derp

Dependencies:   FastPWM3 mbed

Committer:
bwang
Date:
Mon Apr 18 20:08:05 2016 +0000
Revision:
11:825203ff4371
Parent:
10:7624146c5945
Child:
12:0811d08424e1
Child:
14:10743610ecb5
throttle wut

Who changed what in which revision?

UserRevisionLine numberNew contents of line
bwang 0:bac9c3a3a6ca 1 #include "mbed.h"
bwang 0:bac9c3a3a6ca 2 #include "math.h"
bwang 0:bac9c3a3a6ca 3 #include "PositionSensor.h"
bwang 0:bac9c3a3a6ca 4 #include "FastPWM.h"
bwang 8:314074b56470 5
bwang 8:314074b56470 6 #define PWMA PA_8
bwang 8:314074b56470 7 #define PWMB PA_9
bwang 8:314074b56470 8 #define PWMC PA_10
bwang 8:314074b56470 9 #define EN PB_15
bwang 8:314074b56470 10
bwang 8:314074b56470 11 #define IA PA_4
bwang 8:314074b56470 12 #define IB PB_0
bwang 8:314074b56470 13
bwang 8:314074b56470 14 #define PI 3.141593f
bwang 8:314074b56470 15 #define CPR 4096
bwang 8:314074b56470 16 #define POS_OFFSET 4.5f
bwang 8:314074b56470 17
bwang 8:314074b56470 18 #define I_SCALE_RAW 25.0f //mv/A
bwang 8:314074b56470 19 #define R_UP 12000.0f //ohms
bwang 8:314074b56470 20 #define R_DOWN 3600.0f //ohms
bwang 8:314074b56470 21 #define R_BIAS 3600.0f //ohms
bwang 8:314074b56470 22 #define AVDD 3300.0f //mV
bwang 8:314074b56470 23
bwang 8:314074b56470 24 #define I_OFFSET (AVDD * R_DOWN * R_UP / (R_DOWN * R_UP + R_BIAS * (R_DOWN + R_UP)))
bwang 8:314074b56470 25 #define I_SCALE (R_BIAS * R_DOWN * I_SCALE_RAW / (R_DOWN * R_UP + R_BIAS * (R_DOWN + R_UP)))
bwang 8:314074b56470 26
bwang 8:314074b56470 27 #define K_LOOP 0.02
bwang 10:7624146c5945 28 #define KI_BASE 0.008
bwang 8:314074b56470 29 #define BUS_VOLTAGE 20.0
bwang 8:314074b56470 30
bwang 8:314074b56470 31 #define KP (K_LOOP / BUS_VOLTAGE)
bwang 8:314074b56470 32 #define KI (KI_BASE * K_LOOP / BUS_VOLTAGE)
bwang 8:314074b56470 33
bwang 8:314074b56470 34 #define INTEGRAL_MAX 1.0f
bwang 0:bac9c3a3a6ca 35
bwang 11:825203ff4371 36 #define THROTTLE_MAX 2000.0f
bwang 11:825203ff4371 37 #define THROTTLE_ERROR 5000.0f
bwang 11:825203ff4371 38 #define THROTTLE_MIN 1500.0f
bwang 10:7624146c5945 39
bwang 11:825203ff4371 40 #define Q_REF_MAX (-200.0)
bwang 10:7624146c5945 41
bwang 1:7b61790f6be9 42 FastPWM *a;
bwang 1:7b61790f6be9 43 FastPWM *b;
bwang 1:7b61790f6be9 44 FastPWM *c;
bwang 0:bac9c3a3a6ca 45 DigitalOut en(EN);
bwang 0:bac9c3a3a6ca 46
bwang 11:825203ff4371 47 InterruptIn throttle_interrupt(PB_8);
bwang 0:bac9c3a3a6ca 48 PositionSensorEncoder pos(CPR, 0);
bwang 0:bac9c3a3a6ca 49
bwang 1:7b61790f6be9 50 int adval1, adval2;
bwang 8:314074b56470 51 float ia, ib, ic, alpha, beta, q;
bwang 10:7624146c5945 52 double vq = 0.0, q_integral = 0.0, last_q = 0.0;
bwang 10:7624146c5945 53 float throttle = 0.0f;
bwang 10:7624146c5945 54
bwang 10:7624146c5945 55 int edge_seen = 0, watchdog_divider = 0;
bwang 11:825203ff4371 56
bwang 11:825203ff4371 57 int err_throttle_too_low = 0, err_throttle_too_high = 0;
bwang 8:314074b56470 58
bwang 1:7b61790f6be9 59 extern "C" void TIM1_UP_TIM10_IRQHandler(void) {
bwang 8:314074b56470 60 if (TIM1->SR & TIM_SR_UIF) {
bwang 8:314074b56470 61 float p = pos.GetElecPosition() - POS_OFFSET;
bwang 8:314074b56470 62 if (p < 0) p += 2 * PI;
bwang 8:314074b56470 63
bwang 8:314074b56470 64 //float pos_dac = 0.85f * p / (2 * PI) + 0.05f;
bwang 8:314074b56470 65 //DAC->DHR12R2 = (unsigned int) (pos_dac * 4096);
bwang 8:314074b56470 66
bwang 8:314074b56470 67 float sin_p = sinf(p);
bwang 8:314074b56470 68 float cos_p = cosf(p);
bwang 8:314074b56470 69
bwang 4:a6669248ce4d 70 ADC1->CR2 |= 0x40000000;
bwang 4:a6669248ce4d 71 volatile int delay;
bwang 4:a6669248ce4d 72 for (delay = 0; delay < 35; delay++);
bwang 1:7b61790f6be9 73 adval1 = ADC1->DR;
bwang 1:7b61790f6be9 74 adval2 = ADC2->DR;
bwang 8:314074b56470 75
bwang 8:314074b56470 76 ia = ((float) adval1 / 4096.0f * AVDD - I_OFFSET) / I_SCALE;
bwang 8:314074b56470 77 ib = ((float) adval2 / 4096.0f * AVDD - I_OFFSET) / I_SCALE;
bwang 8:314074b56470 78 ic = -ia - ib;
bwang 8:314074b56470 79
bwang 8:314074b56470 80 float u = ib;
bwang 8:314074b56470 81 float v = ic;
bwang 8:314074b56470 82
bwang 8:314074b56470 83 alpha = u;
bwang 8:314074b56470 84 beta = 1 / sqrtf(3.0f) * u + 2 / sqrtf(3.0f) * v;
bwang 8:314074b56470 85
bwang 8:314074b56470 86 q = -alpha * sin_p - beta * cos_p;
bwang 8:314074b56470 87
bwang 11:825203ff4371 88 //if (throttle < THROTTLE_MIN || throttle > THROTTLE_ERROR) throttle = THROTTLE_MIN;
bwang 11:825203ff4371 89 if (throttle < THROTTLE_MIN) {
bwang 11:825203ff4371 90 throttle = THROTTLE_MIN;
bwang 11:825203ff4371 91 err_throttle_too_low = 1;
bwang 11:825203ff4371 92 }
bwang 11:825203ff4371 93
bwang 11:825203ff4371 94 /*
bwang 11:825203ff4371 95 if(edge_seen == 0) {
bwang 11:825203ff4371 96 throttle = THROTTLE_MIN;
bwang 11:825203ff4371 97 en = 0;
bwang 11:825203ff4371 98 } else {
bwang 11:825203ff4371 99 en = 1;
bwang 11:825203ff4371 100 }
bwang 11:825203ff4371 101 */
bwang 11:825203ff4371 102
bwang 11:825203ff4371 103 if (throttle > THROTTLE_ERROR) {
bwang 11:825203ff4371 104 throttle = THROTTLE_MIN;
bwang 11:825203ff4371 105 err_throttle_too_high = 1;
bwang 11:825203ff4371 106 }
bwang 11:825203ff4371 107
bwang 10:7624146c5945 108 if (throttle > THROTTLE_MAX) throttle = THROTTLE_MAX;
bwang 10:7624146c5945 109 float throttle_scaler = (throttle - THROTTLE_MIN) / (THROTTLE_MAX - THROTTLE_MIN);
bwang 8:314074b56470 110
bwang 10:7624146c5945 111 double q_err = Q_REF_MAX * (double) throttle_scaler - q;
bwang 11:825203ff4371 112
bwang 10:7624146c5945 113 //DAC->DHR12R2 = (unsigned int) (q_err * 20 + 2048);
bwang 8:314074b56470 114
bwang 8:314074b56470 115 q_integral += q_err * KI;
bwang 8:314074b56470 116 if (q_integral > INTEGRAL_MAX) q_integral = INTEGRAL_MAX;
bwang 8:314074b56470 117 if (q_integral < -INTEGRAL_MAX) q_integral = -INTEGRAL_MAX;
bwang 8:314074b56470 118
bwang 8:314074b56470 119 vq = KP * q_err + q_integral;
bwang 8:314074b56470 120 if (vq < -1.0f) vq = -1.0f;
bwang 8:314074b56470 121 if (vq > 1.0f) vq = 1.0f;
bwang 11:825203ff4371 122
bwang 9:4812c9e932ea 123 //DAC->DHR12R2 = (unsigned int) (vq * 2000 + 2048);
bwang 11:825203ff4371 124 DAC->DHR12R2 = (unsigned int) (throttle_scaler * 2000 + 2048);
bwang 11:825203ff4371 125
bwang 11:825203ff4371 126 if (err_throttle_too_low || err_throttle_too_high || !edge_seen) {
bwang 11:825203ff4371 127 en = 0;
bwang 11:825203ff4371 128 } else {
bwang 11:825203ff4371 129 en = 1;
bwang 11:825203ff4371 130 }
bwang 11:825203ff4371 131
bwang 8:314074b56470 132 *a = 0.5f + 0.5f * vq * sinf(p);
bwang 8:314074b56470 133 *b = 0.5f + 0.5f * vq * sinf(p + 2 * PI / 3);
bwang 8:314074b56470 134 *c = 0.5f + 0.5f * vq * sinf(p - 2 * PI / 3);
bwang 10:7624146c5945 135
bwang 10:7624146c5945 136 watchdog_divider++;
bwang 10:7624146c5945 137 if (watchdog_divider == 15000) {
bwang 10:7624146c5945 138 watchdog_divider = 0;
bwang 10:7624146c5945 139 edge_seen = 0;
bwang 10:7624146c5945 140 }
bwang 1:7b61790f6be9 141 }
bwang 1:7b61790f6be9 142 TIM1->SR = 0x00;
bwang 1:7b61790f6be9 143 }
bwang 10:7624146c5945 144
bwang 10:7624146c5945 145 void throttle_rise() {
bwang 10:7624146c5945 146 TIM5->CNT = 0;
bwang 10:7624146c5945 147 edge_seen = 1;
bwang 10:7624146c5945 148 }
bwang 10:7624146c5945 149
bwang 10:7624146c5945 150 void throttle_fall() {
bwang 10:7624146c5945 151 throttle = TIM5->CNT;
bwang 10:7624146c5945 152 edge_seen = 1;
bwang 10:7624146c5945 153 }
bwang 10:7624146c5945 154
bwang 8:314074b56470 155 int main() {
bwang 1:7b61790f6be9 156 //Enable clocks for GPIOs
bwang 1:7b61790f6be9 157 RCC->AHB1ENR |= RCC_AHB1ENR_GPIOAEN;
bwang 1:7b61790f6be9 158 RCC->AHB1ENR |= RCC_AHB1ENR_GPIOBEN;
bwang 1:7b61790f6be9 159 RCC->AHB1ENR |= RCC_AHB1ENR_GPIOCEN;
bwang 1:7b61790f6be9 160
bwang 1:7b61790f6be9 161 RCC->APB2ENR |= RCC_APB2ENR_TIM1EN; //enable TIM1 clock
bwang 1:7b61790f6be9 162
bwang 1:7b61790f6be9 163 a = new FastPWM(PWMA);
bwang 1:7b61790f6be9 164 b = new FastPWM(PWMB);
bwang 1:7b61790f6be9 165 c = new FastPWM(PWMC);
bwang 1:7b61790f6be9 166
bwang 1:7b61790f6be9 167 NVIC_EnableIRQ(TIM1_UP_TIM10_IRQn); //Enable TIM1 IRQ
bwang 1:7b61790f6be9 168
bwang 1:7b61790f6be9 169 TIM1->DIER |= TIM_DIER_UIE; //enable update interrupt
bwang 8:314074b56470 170 //TIM1->CR1 = 0x40; //CMS = 10, interrupt only when counting up
bwang 1:7b61790f6be9 171 TIM1->CR1 |= TIM_CR1_ARPE; //autoreload on,
bwang 1:7b61790f6be9 172 TIM1->RCR |= 0x01; //update event once per up/down count of tim1
bwang 1:7b61790f6be9 173 TIM1->EGR |= TIM_EGR_UG;
bwang 1:7b61790f6be9 174
bwang 1:7b61790f6be9 175 TIM1->PSC = 0x00; //no prescaler, timer counts up in sync with the peripheral clock
bwang 8:314074b56470 176 TIM1->ARR = 0x2EE0;
bwang 8:314074b56470 177 //TIM1->ARR = 0x1770; //15 Khz
bwang 1:7b61790f6be9 178 TIM1->CCER |= ~(TIM_CCER_CC1NP); //Interupt when low side is on.
bwang 1:7b61790f6be9 179 TIM1->CR1 |= TIM_CR1_CEN;
bwang 1:7b61790f6be9 180
bwang 10:7624146c5945 181 TIM5->CR1 |= TIM_CR1_ARPE;
bwang 10:7624146c5945 182 TIM5->EGR |= TIM_EGR_UG;
bwang 10:7624146c5945 183 TIM5->PSC = 0x00;
bwang 10:7624146c5945 184 TIM5->ARR = 0xFFFFFFFF;
bwang 10:7624146c5945 185 TIM5->CR1 |= TIM_CR1_CEN;
bwang 10:7624146c5945 186
bwang 1:7b61790f6be9 187 //ADC Setup
bwang 1:7b61790f6be9 188 RCC->APB2ENR |= RCC_APB2ENR_ADC1EN; // clock for ADC1
bwang 1:7b61790f6be9 189 RCC->APB2ENR |= RCC_APB2ENR_ADC2EN; // clock for ADC2
bwang 1:7b61790f6be9 190
bwang 1:7b61790f6be9 191 ADC->CCR = 0x00000006; //Regular simultaneous mode, 3 channels
bwang 1:7b61790f6be9 192
bwang 1:7b61790f6be9 193 ADC1->CR2 |= ADC_CR2_ADON; //ADC1 on
bwang 1:7b61790f6be9 194 ADC1->SQR3 = 0x0000004; //PA_4 as ADC1, sequence 0
bwang 0:bac9c3a3a6ca 195
bwang 1:7b61790f6be9 196 ADC2->CR2 |= ADC_CR2_ADON; //ADC2 ON
bwang 1:7b61790f6be9 197 ADC2->SQR3 = 0x00000008; //PB_0 as ADC2, sequence 1
bwang 1:7b61790f6be9 198
bwang 1:7b61790f6be9 199 GPIOA->MODER |= (1 << 8);
bwang 1:7b61790f6be9 200 GPIOA->MODER |= (1 << 9);
bwang 1:7b61790f6be9 201
bwang 1:7b61790f6be9 202 GPIOA->MODER |= (1 << 2);
bwang 1:7b61790f6be9 203 GPIOA->MODER |= (1 << 3);
bwang 1:7b61790f6be9 204
bwang 1:7b61790f6be9 205 GPIOA->MODER |= (1 << 0);
bwang 1:7b61790f6be9 206 GPIOA->MODER |= (1 << 1);
bwang 1:7b61790f6be9 207
bwang 1:7b61790f6be9 208 GPIOB->MODER |= (1 << 0);
bwang 1:7b61790f6be9 209 GPIOB->MODER |= (1 << 1);
bwang 1:7b61790f6be9 210
bwang 1:7b61790f6be9 211 GPIOC->MODER |= (1 << 2);
bwang 1:7b61790f6be9 212 GPIOC->MODER |= (1 << 3);
bwang 1:7b61790f6be9 213
bwang 1:7b61790f6be9 214 //DAC setup
bwang 1:7b61790f6be9 215 RCC->APB1ENR |= 0x20000000;
bwang 1:7b61790f6be9 216 DAC->CR |= DAC_CR_EN2;
bwang 1:7b61790f6be9 217
bwang 1:7b61790f6be9 218 GPIOA->MODER |= (1 << 10);
bwang 1:7b61790f6be9 219 GPIOA->MODER |= (1 << 11);
bwang 1:7b61790f6be9 220
bwang 8:314074b56470 221 *a = 0.0f;
bwang 8:314074b56470 222 *b = 0.0f;
bwang 8:314074b56470 223 *c = 0.0f;
bwang 2:eabe8feaaabb 224
bwang 8:314074b56470 225 en = 1;
bwang 0:bac9c3a3a6ca 226
bwang 10:7624146c5945 227 throttle_interrupt.rise(throttle_rise);
bwang 10:7624146c5945 228 throttle_interrupt.fall(throttle_fall);
bwang 10:7624146c5945 229
bwang 0:bac9c3a3a6ca 230 for (;;) {
bwang 0:bac9c3a3a6ca 231 }
bwang 0:bac9c3a3a6ca 232 }