fix LPC812 PWM

Dependents:   IR_LED_Send

Fork of mbed-dev by mbed official

Committer:
mbed_official
Date:
Mon May 09 18:30:12 2016 +0100
Revision:
124:6a4a5b7d7324
Parent:
0:9b334a45a8ff
Synchronized with git revision ad75bdcde34d7da9d54b7669010c7fb968a99c7c

Full URL: https://github.com/mbedmicro/mbed/commit/ad75bdcde34d7da9d54b7669010c7fb968a99c7c/

[STMF1] Stm32f1_hal_cube update

Who changed what in which revision?

UserRevisionLine numberNew contents of line
bogdanm 0:9b334a45a8ff 1 /**
bogdanm 0:9b334a45a8ff 2 ******************************************************************************
bogdanm 0:9b334a45a8ff 3 * @file stm32f100xb.h
bogdanm 0:9b334a45a8ff 4 * @author MCD Application Team
mbed_official 124:6a4a5b7d7324 5 * @version V4.1.0
mbed_official 124:6a4a5b7d7324 6 * @date 29-April-2016
bogdanm 0:9b334a45a8ff 7 * @brief CMSIS Cortex-M3 Device Peripheral Access Layer Header File.
bogdanm 0:9b334a45a8ff 8 * This file contains all the peripheral register's definitions, bits
bogdanm 0:9b334a45a8ff 9 * definitions and memory mapping for STM32F1xx devices.
bogdanm 0:9b334a45a8ff 10 *
bogdanm 0:9b334a45a8ff 11 * This file contains:
bogdanm 0:9b334a45a8ff 12 * - Data structures and the address mapping for all peripherals
bogdanm 0:9b334a45a8ff 13 * - Peripheral's registers declarations and bits definition
bogdanm 0:9b334a45a8ff 14 * - Macros to access peripheral’s registers hardware
bogdanm 0:9b334a45a8ff 15 *
bogdanm 0:9b334a45a8ff 16 ******************************************************************************
bogdanm 0:9b334a45a8ff 17 * @attention
bogdanm 0:9b334a45a8ff 18 *
mbed_official 124:6a4a5b7d7324 19 * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
bogdanm 0:9b334a45a8ff 20 *
bogdanm 0:9b334a45a8ff 21 * Redistribution and use in source and binary forms, with or without modification,
bogdanm 0:9b334a45a8ff 22 * are permitted provided that the following conditions are met:
bogdanm 0:9b334a45a8ff 23 * 1. Redistributions of source code must retain the above copyright notice,
bogdanm 0:9b334a45a8ff 24 * this list of conditions and the following disclaimer.
bogdanm 0:9b334a45a8ff 25 * 2. Redistributions in binary form must reproduce the above copyright notice,
bogdanm 0:9b334a45a8ff 26 * this list of conditions and the following disclaimer in the documentation
bogdanm 0:9b334a45a8ff 27 * and/or other materials provided with the distribution.
bogdanm 0:9b334a45a8ff 28 * 3. Neither the name of STMicroelectronics nor the names of its contributors
bogdanm 0:9b334a45a8ff 29 * may be used to endorse or promote products derived from this software
bogdanm 0:9b334a45a8ff 30 * without specific prior written permission.
bogdanm 0:9b334a45a8ff 31 *
bogdanm 0:9b334a45a8ff 32 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
bogdanm 0:9b334a45a8ff 33 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
bogdanm 0:9b334a45a8ff 34 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
bogdanm 0:9b334a45a8ff 35 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
bogdanm 0:9b334a45a8ff 36 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
bogdanm 0:9b334a45a8ff 37 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
bogdanm 0:9b334a45a8ff 38 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
bogdanm 0:9b334a45a8ff 39 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
bogdanm 0:9b334a45a8ff 40 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
bogdanm 0:9b334a45a8ff 41 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
bogdanm 0:9b334a45a8ff 42 *
bogdanm 0:9b334a45a8ff 43 ******************************************************************************
bogdanm 0:9b334a45a8ff 44 */
bogdanm 0:9b334a45a8ff 45
bogdanm 0:9b334a45a8ff 46
bogdanm 0:9b334a45a8ff 47 /** @addtogroup CMSIS
bogdanm 0:9b334a45a8ff 48 * @{
bogdanm 0:9b334a45a8ff 49 */
bogdanm 0:9b334a45a8ff 50
bogdanm 0:9b334a45a8ff 51 /** @addtogroup stm32f100xb
bogdanm 0:9b334a45a8ff 52 * @{
bogdanm 0:9b334a45a8ff 53 */
bogdanm 0:9b334a45a8ff 54
bogdanm 0:9b334a45a8ff 55 #ifndef __STM32F100xB_H
bogdanm 0:9b334a45a8ff 56 #define __STM32F100xB_H
bogdanm 0:9b334a45a8ff 57
bogdanm 0:9b334a45a8ff 58 #ifdef __cplusplus
bogdanm 0:9b334a45a8ff 59 extern "C" {
bogdanm 0:9b334a45a8ff 60 #endif
bogdanm 0:9b334a45a8ff 61
bogdanm 0:9b334a45a8ff 62 /** @addtogroup Configuration_section_for_CMSIS
bogdanm 0:9b334a45a8ff 63 * @{
bogdanm 0:9b334a45a8ff 64 */
bogdanm 0:9b334a45a8ff 65 /**
bogdanm 0:9b334a45a8ff 66 * @brief Configuration of the Cortex-M3 Processor and Core Peripherals
bogdanm 0:9b334a45a8ff 67 */
bogdanm 0:9b334a45a8ff 68 #define __MPU_PRESENT 0 /*!< Other STM32 devices does not provide an MPU */
bogdanm 0:9b334a45a8ff 69 #define __CM3_REV 0x0200 /*!< Core Revision r2p0 */
bogdanm 0:9b334a45a8ff 70 #define __NVIC_PRIO_BITS 4 /*!< STM32 uses 4 Bits for the Priority Levels */
bogdanm 0:9b334a45a8ff 71 #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */
bogdanm 0:9b334a45a8ff 72
bogdanm 0:9b334a45a8ff 73 /**
bogdanm 0:9b334a45a8ff 74 * @}
bogdanm 0:9b334a45a8ff 75 */
bogdanm 0:9b334a45a8ff 76
bogdanm 0:9b334a45a8ff 77 /** @addtogroup Peripheral_interrupt_number_definition
bogdanm 0:9b334a45a8ff 78 * @{
bogdanm 0:9b334a45a8ff 79 */
bogdanm 0:9b334a45a8ff 80
bogdanm 0:9b334a45a8ff 81 /**
bogdanm 0:9b334a45a8ff 82 * @brief STM32F10x Interrupt Number Definition, according to the selected device
bogdanm 0:9b334a45a8ff 83 * in @ref Library_configuration_section
bogdanm 0:9b334a45a8ff 84 */
bogdanm 0:9b334a45a8ff 85
bogdanm 0:9b334a45a8ff 86 /*!< Interrupt Number Definition */
bogdanm 0:9b334a45a8ff 87 typedef enum
bogdanm 0:9b334a45a8ff 88 {
bogdanm 0:9b334a45a8ff 89 /****** Cortex-M3 Processor Exceptions Numbers ***************************************************/
bogdanm 0:9b334a45a8ff 90 NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
mbed_official 124:6a4a5b7d7324 91 HardFault_IRQn = -13, /*!< 3 Cortex-M3 Hard Fault Interrupt */
bogdanm 0:9b334a45a8ff 92 MemoryManagement_IRQn = -12, /*!< 4 Cortex-M3 Memory Management Interrupt */
bogdanm 0:9b334a45a8ff 93 BusFault_IRQn = -11, /*!< 5 Cortex-M3 Bus Fault Interrupt */
bogdanm 0:9b334a45a8ff 94 UsageFault_IRQn = -10, /*!< 6 Cortex-M3 Usage Fault Interrupt */
bogdanm 0:9b334a45a8ff 95 SVCall_IRQn = -5, /*!< 11 Cortex-M3 SV Call Interrupt */
bogdanm 0:9b334a45a8ff 96 DebugMonitor_IRQn = -4, /*!< 12 Cortex-M3 Debug Monitor Interrupt */
bogdanm 0:9b334a45a8ff 97 PendSV_IRQn = -2, /*!< 14 Cortex-M3 Pend SV Interrupt */
bogdanm 0:9b334a45a8ff 98 SysTick_IRQn = -1, /*!< 15 Cortex-M3 System Tick Interrupt */
bogdanm 0:9b334a45a8ff 99
bogdanm 0:9b334a45a8ff 100 /****** STM32 specific Interrupt Numbers *********************************************************/
bogdanm 0:9b334a45a8ff 101 WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
bogdanm 0:9b334a45a8ff 102 PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */
bogdanm 0:9b334a45a8ff 103 TAMPER_IRQn = 2, /*!< Tamper Interrupt */
bogdanm 0:9b334a45a8ff 104 RTC_IRQn = 3, /*!< RTC global Interrupt */
bogdanm 0:9b334a45a8ff 105 FLASH_IRQn = 4, /*!< FLASH global Interrupt */
bogdanm 0:9b334a45a8ff 106 RCC_IRQn = 5, /*!< RCC global Interrupt */
bogdanm 0:9b334a45a8ff 107 EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */
bogdanm 0:9b334a45a8ff 108 EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */
bogdanm 0:9b334a45a8ff 109 EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */
bogdanm 0:9b334a45a8ff 110 EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */
bogdanm 0:9b334a45a8ff 111 EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */
bogdanm 0:9b334a45a8ff 112 DMA1_Channel1_IRQn = 11, /*!< DMA1 Channel 1 global Interrupt */
bogdanm 0:9b334a45a8ff 113 DMA1_Channel2_IRQn = 12, /*!< DMA1 Channel 2 global Interrupt */
bogdanm 0:9b334a45a8ff 114 DMA1_Channel3_IRQn = 13, /*!< DMA1 Channel 3 global Interrupt */
bogdanm 0:9b334a45a8ff 115 DMA1_Channel4_IRQn = 14, /*!< DMA1 Channel 4 global Interrupt */
bogdanm 0:9b334a45a8ff 116 DMA1_Channel5_IRQn = 15, /*!< DMA1 Channel 5 global Interrupt */
bogdanm 0:9b334a45a8ff 117 DMA1_Channel6_IRQn = 16, /*!< DMA1 Channel 6 global Interrupt */
bogdanm 0:9b334a45a8ff 118 DMA1_Channel7_IRQn = 17, /*!< DMA1 Channel 7 global Interrupt */
bogdanm 0:9b334a45a8ff 119 ADC1_IRQn = 18, /*!< ADC1 global Interrupt */
bogdanm 0:9b334a45a8ff 120 EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */
bogdanm 0:9b334a45a8ff 121 TIM1_BRK_TIM15_IRQn = 24, /*!< TIM1 Break and TIM15 Interrupts */
bogdanm 0:9b334a45a8ff 122 TIM1_UP_TIM16_IRQn = 25, /*!< TIM1 Update and TIM16 Interrupts */
bogdanm 0:9b334a45a8ff 123 TIM1_TRG_COM_TIM17_IRQn = 26, /*!< TIM1 Trigger and Commutation and TIM17 Interrupt */
bogdanm 0:9b334a45a8ff 124 TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */
bogdanm 0:9b334a45a8ff 125 TIM2_IRQn = 28, /*!< TIM2 global Interrupt */
bogdanm 0:9b334a45a8ff 126 TIM3_IRQn = 29, /*!< TIM3 global Interrupt */
bogdanm 0:9b334a45a8ff 127 TIM4_IRQn = 30, /*!< TIM4 global Interrupt */
bogdanm 0:9b334a45a8ff 128 I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */
bogdanm 0:9b334a45a8ff 129 I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */
bogdanm 0:9b334a45a8ff 130 I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */
bogdanm 0:9b334a45a8ff 131 I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */
bogdanm 0:9b334a45a8ff 132 SPI1_IRQn = 35, /*!< SPI1 global Interrupt */
bogdanm 0:9b334a45a8ff 133 SPI2_IRQn = 36, /*!< SPI2 global Interrupt */
bogdanm 0:9b334a45a8ff 134 USART1_IRQn = 37, /*!< USART1 global Interrupt */
bogdanm 0:9b334a45a8ff 135 USART2_IRQn = 38, /*!< USART2 global Interrupt */
bogdanm 0:9b334a45a8ff 136 USART3_IRQn = 39, /*!< USART3 global Interrupt */
bogdanm 0:9b334a45a8ff 137 EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */
bogdanm 0:9b334a45a8ff 138 RTC_Alarm_IRQn = 41, /*!< RTC Alarm through EXTI Line Interrupt */
bogdanm 0:9b334a45a8ff 139 CEC_IRQn = 42, /*!< HDMI-CEC Interrupt */
bogdanm 0:9b334a45a8ff 140 TIM6_DAC_IRQn = 54, /*!< TIM6 and DAC underrun Interrupt */
bogdanm 0:9b334a45a8ff 141 TIM7_IRQn = 55, /*!< TIM7 global Interrupt */
bogdanm 0:9b334a45a8ff 142 } IRQn_Type;
bogdanm 0:9b334a45a8ff 143
bogdanm 0:9b334a45a8ff 144
bogdanm 0:9b334a45a8ff 145 /**
bogdanm 0:9b334a45a8ff 146 * @}
bogdanm 0:9b334a45a8ff 147 */
bogdanm 0:9b334a45a8ff 148
bogdanm 0:9b334a45a8ff 149 #include "core_cm3.h"
bogdanm 0:9b334a45a8ff 150 #include "system_stm32f1xx.h"
bogdanm 0:9b334a45a8ff 151 #include <stdint.h>
bogdanm 0:9b334a45a8ff 152
bogdanm 0:9b334a45a8ff 153 /** @addtogroup Peripheral_registers_structures
bogdanm 0:9b334a45a8ff 154 * @{
bogdanm 0:9b334a45a8ff 155 */
bogdanm 0:9b334a45a8ff 156
bogdanm 0:9b334a45a8ff 157 /**
bogdanm 0:9b334a45a8ff 158 * @brief Analog to Digital Converter
bogdanm 0:9b334a45a8ff 159 */
bogdanm 0:9b334a45a8ff 160
bogdanm 0:9b334a45a8ff 161 typedef struct
bogdanm 0:9b334a45a8ff 162 {
bogdanm 0:9b334a45a8ff 163 __IO uint32_t SR;
bogdanm 0:9b334a45a8ff 164 __IO uint32_t CR1;
bogdanm 0:9b334a45a8ff 165 __IO uint32_t CR2;
bogdanm 0:9b334a45a8ff 166 __IO uint32_t SMPR1;
bogdanm 0:9b334a45a8ff 167 __IO uint32_t SMPR2;
bogdanm 0:9b334a45a8ff 168 __IO uint32_t JOFR1;
bogdanm 0:9b334a45a8ff 169 __IO uint32_t JOFR2;
bogdanm 0:9b334a45a8ff 170 __IO uint32_t JOFR3;
bogdanm 0:9b334a45a8ff 171 __IO uint32_t JOFR4;
bogdanm 0:9b334a45a8ff 172 __IO uint32_t HTR;
bogdanm 0:9b334a45a8ff 173 __IO uint32_t LTR;
bogdanm 0:9b334a45a8ff 174 __IO uint32_t SQR1;
bogdanm 0:9b334a45a8ff 175 __IO uint32_t SQR2;
bogdanm 0:9b334a45a8ff 176 __IO uint32_t SQR3;
bogdanm 0:9b334a45a8ff 177 __IO uint32_t JSQR;
bogdanm 0:9b334a45a8ff 178 __IO uint32_t JDR1;
bogdanm 0:9b334a45a8ff 179 __IO uint32_t JDR2;
bogdanm 0:9b334a45a8ff 180 __IO uint32_t JDR3;
bogdanm 0:9b334a45a8ff 181 __IO uint32_t JDR4;
bogdanm 0:9b334a45a8ff 182 __IO uint32_t DR;
bogdanm 0:9b334a45a8ff 183 } ADC_TypeDef;
bogdanm 0:9b334a45a8ff 184
mbed_official 124:6a4a5b7d7324 185 typedef struct
mbed_official 124:6a4a5b7d7324 186 {
mbed_official 124:6a4a5b7d7324 187 __IO uint32_t SR; /*!< ADC status register, used for ADC multimode (bits common to several ADC instances). Address offset: ADC1 base address */
mbed_official 124:6a4a5b7d7324 188 __IO uint32_t CR1; /*!< ADC control register 1, used for ADC multimode (bits common to several ADC instances). Address offset: ADC1 base address + 0x04 */
mbed_official 124:6a4a5b7d7324 189 __IO uint32_t CR2; /*!< ADC control register 2, used for ADC multimode (bits common to several ADC instances). Address offset: ADC1 base address + 0x08 */
mbed_official 124:6a4a5b7d7324 190 uint32_t RESERVED[16];
mbed_official 124:6a4a5b7d7324 191 __IO uint32_t DR; /*!< ADC data register, used for ADC multimode (bits common to several ADC instances). Address offset: ADC1 base address + 0x4C */
mbed_official 124:6a4a5b7d7324 192 } ADC_Common_TypeDef;
mbed_official 124:6a4a5b7d7324 193
bogdanm 0:9b334a45a8ff 194 /**
bogdanm 0:9b334a45a8ff 195 * @brief Backup Registers
bogdanm 0:9b334a45a8ff 196 */
bogdanm 0:9b334a45a8ff 197
bogdanm 0:9b334a45a8ff 198 typedef struct
bogdanm 0:9b334a45a8ff 199 {
bogdanm 0:9b334a45a8ff 200 uint32_t RESERVED0;
bogdanm 0:9b334a45a8ff 201 __IO uint32_t DR1;
bogdanm 0:9b334a45a8ff 202 __IO uint32_t DR2;
bogdanm 0:9b334a45a8ff 203 __IO uint32_t DR3;
bogdanm 0:9b334a45a8ff 204 __IO uint32_t DR4;
bogdanm 0:9b334a45a8ff 205 __IO uint32_t DR5;
bogdanm 0:9b334a45a8ff 206 __IO uint32_t DR6;
bogdanm 0:9b334a45a8ff 207 __IO uint32_t DR7;
bogdanm 0:9b334a45a8ff 208 __IO uint32_t DR8;
bogdanm 0:9b334a45a8ff 209 __IO uint32_t DR9;
bogdanm 0:9b334a45a8ff 210 __IO uint32_t DR10;
bogdanm 0:9b334a45a8ff 211 __IO uint32_t RTCCR;
bogdanm 0:9b334a45a8ff 212 __IO uint32_t CR;
bogdanm 0:9b334a45a8ff 213 __IO uint32_t CSR;
bogdanm 0:9b334a45a8ff 214 } BKP_TypeDef;
bogdanm 0:9b334a45a8ff 215
bogdanm 0:9b334a45a8ff 216
bogdanm 0:9b334a45a8ff 217 /**
bogdanm 0:9b334a45a8ff 218 * @brief Consumer Electronics Control (CEC)
bogdanm 0:9b334a45a8ff 219 */
bogdanm 0:9b334a45a8ff 220 typedef struct
bogdanm 0:9b334a45a8ff 221 {
bogdanm 0:9b334a45a8ff 222 __IO uint32_t CFGR;
bogdanm 0:9b334a45a8ff 223 __IO uint32_t OAR;
bogdanm 0:9b334a45a8ff 224 __IO uint32_t PRES;
bogdanm 0:9b334a45a8ff 225 __IO uint32_t ESR;
bogdanm 0:9b334a45a8ff 226 __IO uint32_t CSR;
bogdanm 0:9b334a45a8ff 227 __IO uint32_t TXD;
bogdanm 0:9b334a45a8ff 228 __IO uint32_t RXD;
bogdanm 0:9b334a45a8ff 229 } CEC_TypeDef;
bogdanm 0:9b334a45a8ff 230
bogdanm 0:9b334a45a8ff 231 /**
bogdanm 0:9b334a45a8ff 232 * @brief CRC calculation unit
bogdanm 0:9b334a45a8ff 233 */
bogdanm 0:9b334a45a8ff 234
bogdanm 0:9b334a45a8ff 235 typedef struct
bogdanm 0:9b334a45a8ff 236 {
bogdanm 0:9b334a45a8ff 237 __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
mbed_official 124:6a4a5b7d7324 238 __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
mbed_official 124:6a4a5b7d7324 239 uint8_t RESERVED0; /*!< Reserved, Address offset: 0x05 */
mbed_official 124:6a4a5b7d7324 240 uint16_t RESERVED1; /*!< Reserved, Address offset: 0x06 */
bogdanm 0:9b334a45a8ff 241 __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
bogdanm 0:9b334a45a8ff 242 } CRC_TypeDef;
bogdanm 0:9b334a45a8ff 243
bogdanm 0:9b334a45a8ff 244 /**
bogdanm 0:9b334a45a8ff 245 * @brief Digital to Analog Converter
bogdanm 0:9b334a45a8ff 246 */
bogdanm 0:9b334a45a8ff 247
bogdanm 0:9b334a45a8ff 248 typedef struct
bogdanm 0:9b334a45a8ff 249 {
bogdanm 0:9b334a45a8ff 250 __IO uint32_t CR;
bogdanm 0:9b334a45a8ff 251 __IO uint32_t SWTRIGR;
bogdanm 0:9b334a45a8ff 252 __IO uint32_t DHR12R1;
bogdanm 0:9b334a45a8ff 253 __IO uint32_t DHR12L1;
bogdanm 0:9b334a45a8ff 254 __IO uint32_t DHR8R1;
bogdanm 0:9b334a45a8ff 255 __IO uint32_t DHR12R2;
bogdanm 0:9b334a45a8ff 256 __IO uint32_t DHR12L2;
bogdanm 0:9b334a45a8ff 257 __IO uint32_t DHR8R2;
bogdanm 0:9b334a45a8ff 258 __IO uint32_t DHR12RD;
bogdanm 0:9b334a45a8ff 259 __IO uint32_t DHR12LD;
bogdanm 0:9b334a45a8ff 260 __IO uint32_t DHR8RD;
bogdanm 0:9b334a45a8ff 261 __IO uint32_t DOR1;
bogdanm 0:9b334a45a8ff 262 __IO uint32_t DOR2;
bogdanm 0:9b334a45a8ff 263 __IO uint32_t SR;
bogdanm 0:9b334a45a8ff 264 } DAC_TypeDef;
bogdanm 0:9b334a45a8ff 265
bogdanm 0:9b334a45a8ff 266 /**
bogdanm 0:9b334a45a8ff 267 * @brief Debug MCU
bogdanm 0:9b334a45a8ff 268 */
bogdanm 0:9b334a45a8ff 269
bogdanm 0:9b334a45a8ff 270 typedef struct
bogdanm 0:9b334a45a8ff 271 {
bogdanm 0:9b334a45a8ff 272 __IO uint32_t IDCODE;
bogdanm 0:9b334a45a8ff 273 __IO uint32_t CR;
bogdanm 0:9b334a45a8ff 274 }DBGMCU_TypeDef;
bogdanm 0:9b334a45a8ff 275
bogdanm 0:9b334a45a8ff 276 /**
bogdanm 0:9b334a45a8ff 277 * @brief DMA Controller
bogdanm 0:9b334a45a8ff 278 */
bogdanm 0:9b334a45a8ff 279
bogdanm 0:9b334a45a8ff 280 typedef struct
bogdanm 0:9b334a45a8ff 281 {
bogdanm 0:9b334a45a8ff 282 __IO uint32_t CCR;
bogdanm 0:9b334a45a8ff 283 __IO uint32_t CNDTR;
bogdanm 0:9b334a45a8ff 284 __IO uint32_t CPAR;
bogdanm 0:9b334a45a8ff 285 __IO uint32_t CMAR;
bogdanm 0:9b334a45a8ff 286 } DMA_Channel_TypeDef;
bogdanm 0:9b334a45a8ff 287
bogdanm 0:9b334a45a8ff 288 typedef struct
bogdanm 0:9b334a45a8ff 289 {
bogdanm 0:9b334a45a8ff 290 __IO uint32_t ISR;
bogdanm 0:9b334a45a8ff 291 __IO uint32_t IFCR;
bogdanm 0:9b334a45a8ff 292 } DMA_TypeDef;
bogdanm 0:9b334a45a8ff 293
bogdanm 0:9b334a45a8ff 294
bogdanm 0:9b334a45a8ff 295
bogdanm 0:9b334a45a8ff 296 /**
bogdanm 0:9b334a45a8ff 297 * @brief External Interrupt/Event Controller
bogdanm 0:9b334a45a8ff 298 */
bogdanm 0:9b334a45a8ff 299
bogdanm 0:9b334a45a8ff 300 typedef struct
bogdanm 0:9b334a45a8ff 301 {
bogdanm 0:9b334a45a8ff 302 __IO uint32_t IMR;
bogdanm 0:9b334a45a8ff 303 __IO uint32_t EMR;
bogdanm 0:9b334a45a8ff 304 __IO uint32_t RTSR;
bogdanm 0:9b334a45a8ff 305 __IO uint32_t FTSR;
bogdanm 0:9b334a45a8ff 306 __IO uint32_t SWIER;
bogdanm 0:9b334a45a8ff 307 __IO uint32_t PR;
bogdanm 0:9b334a45a8ff 308 } EXTI_TypeDef;
bogdanm 0:9b334a45a8ff 309
bogdanm 0:9b334a45a8ff 310 /**
bogdanm 0:9b334a45a8ff 311 * @brief FLASH Registers
bogdanm 0:9b334a45a8ff 312 */
bogdanm 0:9b334a45a8ff 313
bogdanm 0:9b334a45a8ff 314 typedef struct
bogdanm 0:9b334a45a8ff 315 {
bogdanm 0:9b334a45a8ff 316 __IO uint32_t ACR;
bogdanm 0:9b334a45a8ff 317 __IO uint32_t KEYR;
bogdanm 0:9b334a45a8ff 318 __IO uint32_t OPTKEYR;
bogdanm 0:9b334a45a8ff 319 __IO uint32_t SR;
bogdanm 0:9b334a45a8ff 320 __IO uint32_t CR;
bogdanm 0:9b334a45a8ff 321 __IO uint32_t AR;
bogdanm 0:9b334a45a8ff 322 __IO uint32_t RESERVED;
bogdanm 0:9b334a45a8ff 323 __IO uint32_t OBR;
bogdanm 0:9b334a45a8ff 324 __IO uint32_t WRPR;
bogdanm 0:9b334a45a8ff 325 } FLASH_TypeDef;
bogdanm 0:9b334a45a8ff 326
bogdanm 0:9b334a45a8ff 327 /**
bogdanm 0:9b334a45a8ff 328 * @brief Option Bytes Registers
bogdanm 0:9b334a45a8ff 329 */
bogdanm 0:9b334a45a8ff 330
bogdanm 0:9b334a45a8ff 331 typedef struct
bogdanm 0:9b334a45a8ff 332 {
bogdanm 0:9b334a45a8ff 333 __IO uint16_t RDP;
bogdanm 0:9b334a45a8ff 334 __IO uint16_t USER;
bogdanm 0:9b334a45a8ff 335 __IO uint16_t Data0;
bogdanm 0:9b334a45a8ff 336 __IO uint16_t Data1;
bogdanm 0:9b334a45a8ff 337 __IO uint16_t WRP0;
bogdanm 0:9b334a45a8ff 338 __IO uint16_t WRP1;
bogdanm 0:9b334a45a8ff 339 __IO uint16_t WRP2;
bogdanm 0:9b334a45a8ff 340 __IO uint16_t WRP3;
bogdanm 0:9b334a45a8ff 341 } OB_TypeDef;
bogdanm 0:9b334a45a8ff 342
bogdanm 0:9b334a45a8ff 343 /**
bogdanm 0:9b334a45a8ff 344 * @brief General Purpose I/O
bogdanm 0:9b334a45a8ff 345 */
bogdanm 0:9b334a45a8ff 346
bogdanm 0:9b334a45a8ff 347 typedef struct
bogdanm 0:9b334a45a8ff 348 {
bogdanm 0:9b334a45a8ff 349 __IO uint32_t CRL;
bogdanm 0:9b334a45a8ff 350 __IO uint32_t CRH;
bogdanm 0:9b334a45a8ff 351 __IO uint32_t IDR;
bogdanm 0:9b334a45a8ff 352 __IO uint32_t ODR;
bogdanm 0:9b334a45a8ff 353 __IO uint32_t BSRR;
bogdanm 0:9b334a45a8ff 354 __IO uint32_t BRR;
bogdanm 0:9b334a45a8ff 355 __IO uint32_t LCKR;
bogdanm 0:9b334a45a8ff 356 } GPIO_TypeDef;
bogdanm 0:9b334a45a8ff 357
bogdanm 0:9b334a45a8ff 358 /**
bogdanm 0:9b334a45a8ff 359 * @brief Alternate Function I/O
bogdanm 0:9b334a45a8ff 360 */
bogdanm 0:9b334a45a8ff 361
bogdanm 0:9b334a45a8ff 362 typedef struct
bogdanm 0:9b334a45a8ff 363 {
bogdanm 0:9b334a45a8ff 364 __IO uint32_t EVCR;
bogdanm 0:9b334a45a8ff 365 __IO uint32_t MAPR;
bogdanm 0:9b334a45a8ff 366 __IO uint32_t EXTICR[4];
bogdanm 0:9b334a45a8ff 367 uint32_t RESERVED0;
bogdanm 0:9b334a45a8ff 368 __IO uint32_t MAPR2;
bogdanm 0:9b334a45a8ff 369 } AFIO_TypeDef;
bogdanm 0:9b334a45a8ff 370 /**
bogdanm 0:9b334a45a8ff 371 * @brief Inter Integrated Circuit Interface
bogdanm 0:9b334a45a8ff 372 */
bogdanm 0:9b334a45a8ff 373
bogdanm 0:9b334a45a8ff 374 typedef struct
bogdanm 0:9b334a45a8ff 375 {
bogdanm 0:9b334a45a8ff 376 __IO uint32_t CR1;
bogdanm 0:9b334a45a8ff 377 __IO uint32_t CR2;
bogdanm 0:9b334a45a8ff 378 __IO uint32_t OAR1;
bogdanm 0:9b334a45a8ff 379 __IO uint32_t OAR2;
bogdanm 0:9b334a45a8ff 380 __IO uint32_t DR;
bogdanm 0:9b334a45a8ff 381 __IO uint32_t SR1;
bogdanm 0:9b334a45a8ff 382 __IO uint32_t SR2;
bogdanm 0:9b334a45a8ff 383 __IO uint32_t CCR;
bogdanm 0:9b334a45a8ff 384 __IO uint32_t TRISE;
bogdanm 0:9b334a45a8ff 385 } I2C_TypeDef;
bogdanm 0:9b334a45a8ff 386
bogdanm 0:9b334a45a8ff 387 /**
bogdanm 0:9b334a45a8ff 388 * @brief Independent WATCHDOG
bogdanm 0:9b334a45a8ff 389 */
bogdanm 0:9b334a45a8ff 390
bogdanm 0:9b334a45a8ff 391 typedef struct
bogdanm 0:9b334a45a8ff 392 {
bogdanm 0:9b334a45a8ff 393 __IO uint32_t KR; /*!< Key register, Address offset: 0x00 */
bogdanm 0:9b334a45a8ff 394 __IO uint32_t PR; /*!< Prescaler register, Address offset: 0x04 */
bogdanm 0:9b334a45a8ff 395 __IO uint32_t RLR; /*!< Reload register, Address offset: 0x08 */
bogdanm 0:9b334a45a8ff 396 __IO uint32_t SR; /*!< Status register, Address offset: 0x0C */
bogdanm 0:9b334a45a8ff 397 } IWDG_TypeDef;
bogdanm 0:9b334a45a8ff 398
bogdanm 0:9b334a45a8ff 399 /**
bogdanm 0:9b334a45a8ff 400 * @brief Power Control
bogdanm 0:9b334a45a8ff 401 */
bogdanm 0:9b334a45a8ff 402
bogdanm 0:9b334a45a8ff 403 typedef struct
bogdanm 0:9b334a45a8ff 404 {
bogdanm 0:9b334a45a8ff 405 __IO uint32_t CR;
bogdanm 0:9b334a45a8ff 406 __IO uint32_t CSR;
bogdanm 0:9b334a45a8ff 407 } PWR_TypeDef;
bogdanm 0:9b334a45a8ff 408
bogdanm 0:9b334a45a8ff 409 /**
bogdanm 0:9b334a45a8ff 410 * @brief Reset and Clock Control
bogdanm 0:9b334a45a8ff 411 */
bogdanm 0:9b334a45a8ff 412
bogdanm 0:9b334a45a8ff 413 typedef struct
bogdanm 0:9b334a45a8ff 414 {
bogdanm 0:9b334a45a8ff 415 __IO uint32_t CR;
bogdanm 0:9b334a45a8ff 416 __IO uint32_t CFGR;
bogdanm 0:9b334a45a8ff 417 __IO uint32_t CIR;
bogdanm 0:9b334a45a8ff 418 __IO uint32_t APB2RSTR;
bogdanm 0:9b334a45a8ff 419 __IO uint32_t APB1RSTR;
bogdanm 0:9b334a45a8ff 420 __IO uint32_t AHBENR;
bogdanm 0:9b334a45a8ff 421 __IO uint32_t APB2ENR;
bogdanm 0:9b334a45a8ff 422 __IO uint32_t APB1ENR;
bogdanm 0:9b334a45a8ff 423 __IO uint32_t BDCR;
bogdanm 0:9b334a45a8ff 424 __IO uint32_t CSR;
bogdanm 0:9b334a45a8ff 425
bogdanm 0:9b334a45a8ff 426
bogdanm 0:9b334a45a8ff 427 uint32_t RESERVED0;
bogdanm 0:9b334a45a8ff 428 __IO uint32_t CFGR2;
bogdanm 0:9b334a45a8ff 429 } RCC_TypeDef;
bogdanm 0:9b334a45a8ff 430
bogdanm 0:9b334a45a8ff 431 /**
bogdanm 0:9b334a45a8ff 432 * @brief Real-Time Clock
bogdanm 0:9b334a45a8ff 433 */
bogdanm 0:9b334a45a8ff 434
bogdanm 0:9b334a45a8ff 435 typedef struct
bogdanm 0:9b334a45a8ff 436 {
bogdanm 0:9b334a45a8ff 437 __IO uint32_t CRH;
bogdanm 0:9b334a45a8ff 438 __IO uint32_t CRL;
bogdanm 0:9b334a45a8ff 439 __IO uint32_t PRLH;
bogdanm 0:9b334a45a8ff 440 __IO uint32_t PRLL;
bogdanm 0:9b334a45a8ff 441 __IO uint32_t DIVH;
bogdanm 0:9b334a45a8ff 442 __IO uint32_t DIVL;
bogdanm 0:9b334a45a8ff 443 __IO uint32_t CNTH;
bogdanm 0:9b334a45a8ff 444 __IO uint32_t CNTL;
bogdanm 0:9b334a45a8ff 445 __IO uint32_t ALRH;
bogdanm 0:9b334a45a8ff 446 __IO uint32_t ALRL;
bogdanm 0:9b334a45a8ff 447 } RTC_TypeDef;
bogdanm 0:9b334a45a8ff 448
bogdanm 0:9b334a45a8ff 449 /**
bogdanm 0:9b334a45a8ff 450 * @brief SD host Interface
bogdanm 0:9b334a45a8ff 451 */
bogdanm 0:9b334a45a8ff 452
bogdanm 0:9b334a45a8ff 453 typedef struct
bogdanm 0:9b334a45a8ff 454 {
bogdanm 0:9b334a45a8ff 455 __IO uint32_t POWER;
bogdanm 0:9b334a45a8ff 456 __IO uint32_t CLKCR;
bogdanm 0:9b334a45a8ff 457 __IO uint32_t ARG;
bogdanm 0:9b334a45a8ff 458 __IO uint32_t CMD;
bogdanm 0:9b334a45a8ff 459 __I uint32_t RESPCMD;
bogdanm 0:9b334a45a8ff 460 __I uint32_t RESP1;
bogdanm 0:9b334a45a8ff 461 __I uint32_t RESP2;
bogdanm 0:9b334a45a8ff 462 __I uint32_t RESP3;
bogdanm 0:9b334a45a8ff 463 __I uint32_t RESP4;
bogdanm 0:9b334a45a8ff 464 __IO uint32_t DTIMER;
bogdanm 0:9b334a45a8ff 465 __IO uint32_t DLEN;
bogdanm 0:9b334a45a8ff 466 __IO uint32_t DCTRL;
bogdanm 0:9b334a45a8ff 467 __I uint32_t DCOUNT;
bogdanm 0:9b334a45a8ff 468 __I uint32_t STA;
bogdanm 0:9b334a45a8ff 469 __IO uint32_t ICR;
bogdanm 0:9b334a45a8ff 470 __IO uint32_t MASK;
bogdanm 0:9b334a45a8ff 471 uint32_t RESERVED0[2];
bogdanm 0:9b334a45a8ff 472 __I uint32_t FIFOCNT;
bogdanm 0:9b334a45a8ff 473 uint32_t RESERVED1[13];
bogdanm 0:9b334a45a8ff 474 __IO uint32_t FIFO;
bogdanm 0:9b334a45a8ff 475 } SDIO_TypeDef;
bogdanm 0:9b334a45a8ff 476
bogdanm 0:9b334a45a8ff 477 /**
bogdanm 0:9b334a45a8ff 478 * @brief Serial Peripheral Interface
bogdanm 0:9b334a45a8ff 479 */
bogdanm 0:9b334a45a8ff 480
bogdanm 0:9b334a45a8ff 481 typedef struct
bogdanm 0:9b334a45a8ff 482 {
bogdanm 0:9b334a45a8ff 483 __IO uint32_t CR1;
bogdanm 0:9b334a45a8ff 484 __IO uint32_t CR2;
bogdanm 0:9b334a45a8ff 485 __IO uint32_t SR;
bogdanm 0:9b334a45a8ff 486 __IO uint32_t DR;
bogdanm 0:9b334a45a8ff 487 __IO uint32_t CRCPR;
bogdanm 0:9b334a45a8ff 488 __IO uint32_t RXCRCR;
bogdanm 0:9b334a45a8ff 489 __IO uint32_t TXCRCR;
bogdanm 0:9b334a45a8ff 490 } SPI_TypeDef;
bogdanm 0:9b334a45a8ff 491
bogdanm 0:9b334a45a8ff 492 /**
bogdanm 0:9b334a45a8ff 493 * @brief TIM Timers
bogdanm 0:9b334a45a8ff 494 */
bogdanm 0:9b334a45a8ff 495 typedef struct
bogdanm 0:9b334a45a8ff 496 {
bogdanm 0:9b334a45a8ff 497 __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
bogdanm 0:9b334a45a8ff 498 __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
bogdanm 0:9b334a45a8ff 499 __IO uint32_t SMCR; /*!< TIM slave Mode Control register, Address offset: 0x08 */
bogdanm 0:9b334a45a8ff 500 __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
bogdanm 0:9b334a45a8ff 501 __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
bogdanm 0:9b334a45a8ff 502 __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
bogdanm 0:9b334a45a8ff 503 __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
bogdanm 0:9b334a45a8ff 504 __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
bogdanm 0:9b334a45a8ff 505 __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
bogdanm 0:9b334a45a8ff 506 __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
bogdanm 0:9b334a45a8ff 507 __IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */
bogdanm 0:9b334a45a8ff 508 __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
bogdanm 0:9b334a45a8ff 509 __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
bogdanm 0:9b334a45a8ff 510 __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
bogdanm 0:9b334a45a8ff 511 __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
bogdanm 0:9b334a45a8ff 512 __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
bogdanm 0:9b334a45a8ff 513 __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
bogdanm 0:9b334a45a8ff 514 __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
bogdanm 0:9b334a45a8ff 515 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
bogdanm 0:9b334a45a8ff 516 __IO uint32_t DMAR; /*!< TIM DMA address for full transfer register, Address offset: 0x4C */
bogdanm 0:9b334a45a8ff 517 __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */
bogdanm 0:9b334a45a8ff 518 }TIM_TypeDef;
bogdanm 0:9b334a45a8ff 519
bogdanm 0:9b334a45a8ff 520
bogdanm 0:9b334a45a8ff 521 /**
bogdanm 0:9b334a45a8ff 522 * @brief Universal Synchronous Asynchronous Receiver Transmitter
bogdanm 0:9b334a45a8ff 523 */
bogdanm 0:9b334a45a8ff 524
bogdanm 0:9b334a45a8ff 525 typedef struct
bogdanm 0:9b334a45a8ff 526 {
bogdanm 0:9b334a45a8ff 527 __IO uint32_t SR; /*!< USART Status register, Address offset: 0x00 */
bogdanm 0:9b334a45a8ff 528 __IO uint32_t DR; /*!< USART Data register, Address offset: 0x04 */
bogdanm 0:9b334a45a8ff 529 __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x08 */
bogdanm 0:9b334a45a8ff 530 __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x0C */
bogdanm 0:9b334a45a8ff 531 __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x10 */
bogdanm 0:9b334a45a8ff 532 __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x14 */
bogdanm 0:9b334a45a8ff 533 __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x18 */
bogdanm 0:9b334a45a8ff 534 } USART_TypeDef;
bogdanm 0:9b334a45a8ff 535
bogdanm 0:9b334a45a8ff 536
bogdanm 0:9b334a45a8ff 537
bogdanm 0:9b334a45a8ff 538 /**
bogdanm 0:9b334a45a8ff 539 * @brief Window WATCHDOG
bogdanm 0:9b334a45a8ff 540 */
bogdanm 0:9b334a45a8ff 541
bogdanm 0:9b334a45a8ff 542 typedef struct
bogdanm 0:9b334a45a8ff 543 {
bogdanm 0:9b334a45a8ff 544 __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
bogdanm 0:9b334a45a8ff 545 __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
bogdanm 0:9b334a45a8ff 546 __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
bogdanm 0:9b334a45a8ff 547 } WWDG_TypeDef;
bogdanm 0:9b334a45a8ff 548
bogdanm 0:9b334a45a8ff 549 /**
bogdanm 0:9b334a45a8ff 550 * @}
bogdanm 0:9b334a45a8ff 551 */
bogdanm 0:9b334a45a8ff 552
bogdanm 0:9b334a45a8ff 553 /** @addtogroup Peripheral_memory_map
bogdanm 0:9b334a45a8ff 554 * @{
bogdanm 0:9b334a45a8ff 555 */
bogdanm 0:9b334a45a8ff 556
bogdanm 0:9b334a45a8ff 557
bogdanm 0:9b334a45a8ff 558 #define FLASH_BASE ((uint32_t)0x08000000) /*!< FLASH base address in the alias region */
bogdanm 0:9b334a45a8ff 559 #define FLASH_BANK1_END ((uint32_t)0x0801FFFF) /*!< FLASH END address of bank1 */
bogdanm 0:9b334a45a8ff 560 #define SRAM_BASE ((uint32_t)0x20000000) /*!< SRAM base address in the alias region */
bogdanm 0:9b334a45a8ff 561 #define PERIPH_BASE ((uint32_t)0x40000000) /*!< Peripheral base address in the alias region */
bogdanm 0:9b334a45a8ff 562
bogdanm 0:9b334a45a8ff 563 #define SRAM_BB_BASE ((uint32_t)0x22000000) /*!< SRAM base address in the bit-band region */
bogdanm 0:9b334a45a8ff 564 #define PERIPH_BB_BASE ((uint32_t)0x42000000) /*!< Peripheral base address in the bit-band region */
bogdanm 0:9b334a45a8ff 565
bogdanm 0:9b334a45a8ff 566
bogdanm 0:9b334a45a8ff 567 /*!< Peripheral memory map */
bogdanm 0:9b334a45a8ff 568 #define APB1PERIPH_BASE PERIPH_BASE
bogdanm 0:9b334a45a8ff 569 #define APB2PERIPH_BASE (PERIPH_BASE + 0x10000)
bogdanm 0:9b334a45a8ff 570 #define AHBPERIPH_BASE (PERIPH_BASE + 0x20000)
bogdanm 0:9b334a45a8ff 571
bogdanm 0:9b334a45a8ff 572 #define TIM2_BASE (APB1PERIPH_BASE + 0x0000)
bogdanm 0:9b334a45a8ff 573 #define TIM3_BASE (APB1PERIPH_BASE + 0x0400)
bogdanm 0:9b334a45a8ff 574 #define TIM4_BASE (APB1PERIPH_BASE + 0x0800)
bogdanm 0:9b334a45a8ff 575 #define TIM6_BASE (APB1PERIPH_BASE + 0x1000)
bogdanm 0:9b334a45a8ff 576 #define TIM7_BASE (APB1PERIPH_BASE + 0x1400)
bogdanm 0:9b334a45a8ff 577 #define RTC_BASE (APB1PERIPH_BASE + 0x2800)
bogdanm 0:9b334a45a8ff 578 #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00)
bogdanm 0:9b334a45a8ff 579 #define IWDG_BASE (APB1PERIPH_BASE + 0x3000)
bogdanm 0:9b334a45a8ff 580 #define SPI2_BASE (APB1PERIPH_BASE + 0x3800)
bogdanm 0:9b334a45a8ff 581 #define USART2_BASE (APB1PERIPH_BASE + 0x4400)
bogdanm 0:9b334a45a8ff 582 #define USART3_BASE (APB1PERIPH_BASE + 0x4800)
bogdanm 0:9b334a45a8ff 583 #define I2C1_BASE (APB1PERIPH_BASE + 0x5400)
bogdanm 0:9b334a45a8ff 584 #define I2C2_BASE (APB1PERIPH_BASE + 0x5800)
bogdanm 0:9b334a45a8ff 585 #define BKP_BASE (APB1PERIPH_BASE + 0x6C00)
bogdanm 0:9b334a45a8ff 586 #define PWR_BASE (APB1PERIPH_BASE + 0x7000)
bogdanm 0:9b334a45a8ff 587 #define DAC_BASE (APB1PERIPH_BASE + 0x7400)
bogdanm 0:9b334a45a8ff 588 #define CEC_BASE (APB1PERIPH_BASE + 0x7800)
bogdanm 0:9b334a45a8ff 589 #define AFIO_BASE (APB2PERIPH_BASE + 0x0000)
bogdanm 0:9b334a45a8ff 590 #define EXTI_BASE (APB2PERIPH_BASE + 0x0400)
bogdanm 0:9b334a45a8ff 591 #define GPIOA_BASE (APB2PERIPH_BASE + 0x0800)
bogdanm 0:9b334a45a8ff 592 #define GPIOB_BASE (APB2PERIPH_BASE + 0x0C00)
bogdanm 0:9b334a45a8ff 593 #define GPIOC_BASE (APB2PERIPH_BASE + 0x1000)
bogdanm 0:9b334a45a8ff 594 #define GPIOD_BASE (APB2PERIPH_BASE + 0x1400)
bogdanm 0:9b334a45a8ff 595 #define GPIOE_BASE (APB2PERIPH_BASE + 0x1800)
bogdanm 0:9b334a45a8ff 596 #define ADC1_BASE (APB2PERIPH_BASE + 0x2400)
bogdanm 0:9b334a45a8ff 597 #define TIM1_BASE (APB2PERIPH_BASE + 0x2C00)
bogdanm 0:9b334a45a8ff 598 #define SPI1_BASE (APB2PERIPH_BASE + 0x3000)
bogdanm 0:9b334a45a8ff 599 #define USART1_BASE (APB2PERIPH_BASE + 0x3800)
bogdanm 0:9b334a45a8ff 600 #define TIM15_BASE (APB2PERIPH_BASE + 0x4000)
bogdanm 0:9b334a45a8ff 601 #define TIM16_BASE (APB2PERIPH_BASE + 0x4400)
bogdanm 0:9b334a45a8ff 602 #define TIM17_BASE (APB2PERIPH_BASE + 0x4800)
bogdanm 0:9b334a45a8ff 603
bogdanm 0:9b334a45a8ff 604 #define SDIO_BASE (PERIPH_BASE + 0x18000)
bogdanm 0:9b334a45a8ff 605
bogdanm 0:9b334a45a8ff 606 #define DMA1_BASE (AHBPERIPH_BASE + 0x0000)
bogdanm 0:9b334a45a8ff 607 #define DMA1_Channel1_BASE (AHBPERIPH_BASE + 0x0008)
bogdanm 0:9b334a45a8ff 608 #define DMA1_Channel2_BASE (AHBPERIPH_BASE + 0x001C)
bogdanm 0:9b334a45a8ff 609 #define DMA1_Channel3_BASE (AHBPERIPH_BASE + 0x0030)
bogdanm 0:9b334a45a8ff 610 #define DMA1_Channel4_BASE (AHBPERIPH_BASE + 0x0044)
bogdanm 0:9b334a45a8ff 611 #define DMA1_Channel5_BASE (AHBPERIPH_BASE + 0x0058)
bogdanm 0:9b334a45a8ff 612 #define DMA1_Channel6_BASE (AHBPERIPH_BASE + 0x006C)
bogdanm 0:9b334a45a8ff 613 #define DMA1_Channel7_BASE (AHBPERIPH_BASE + 0x0080)
bogdanm 0:9b334a45a8ff 614 #define RCC_BASE (AHBPERIPH_BASE + 0x1000)
bogdanm 0:9b334a45a8ff 615 #define CRC_BASE (AHBPERIPH_BASE + 0x3000)
bogdanm 0:9b334a45a8ff 616
bogdanm 0:9b334a45a8ff 617 #define FLASH_R_BASE (AHBPERIPH_BASE + 0x2000) /*!< Flash registers base address */
mbed_official 124:6a4a5b7d7324 618 #define FLASHSIZE_BASE ((uint32_t)0x1FFFF7E0) /*!< FLASH Size register base address */
mbed_official 124:6a4a5b7d7324 619 #define UID_BASE ((uint32_t)0x1FFFF7E8) /*!< Unique device ID register base address */
bogdanm 0:9b334a45a8ff 620 #define OB_BASE ((uint32_t)0x1FFFF800) /*!< Flash Option Bytes base address */
bogdanm 0:9b334a45a8ff 621
bogdanm 0:9b334a45a8ff 622
bogdanm 0:9b334a45a8ff 623
bogdanm 0:9b334a45a8ff 624 #define DBGMCU_BASE ((uint32_t)0xE0042000) /*!< Debug MCU registers base address */
bogdanm 0:9b334a45a8ff 625
bogdanm 0:9b334a45a8ff 626
bogdanm 0:9b334a45a8ff 627
bogdanm 0:9b334a45a8ff 628 /**
bogdanm 0:9b334a45a8ff 629 * @}
bogdanm 0:9b334a45a8ff 630 */
bogdanm 0:9b334a45a8ff 631
bogdanm 0:9b334a45a8ff 632 /** @addtogroup Peripheral_declaration
bogdanm 0:9b334a45a8ff 633 * @{
bogdanm 0:9b334a45a8ff 634 */
bogdanm 0:9b334a45a8ff 635
bogdanm 0:9b334a45a8ff 636 #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
bogdanm 0:9b334a45a8ff 637 #define TIM3 ((TIM_TypeDef *) TIM3_BASE)
bogdanm 0:9b334a45a8ff 638 #define TIM4 ((TIM_TypeDef *) TIM4_BASE)
bogdanm 0:9b334a45a8ff 639 #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
bogdanm 0:9b334a45a8ff 640 #define TIM7 ((TIM_TypeDef *) TIM7_BASE)
bogdanm 0:9b334a45a8ff 641 #define RTC ((RTC_TypeDef *) RTC_BASE)
bogdanm 0:9b334a45a8ff 642 #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
bogdanm 0:9b334a45a8ff 643 #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
bogdanm 0:9b334a45a8ff 644 #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
bogdanm 0:9b334a45a8ff 645 #define USART2 ((USART_TypeDef *) USART2_BASE)
bogdanm 0:9b334a45a8ff 646 #define USART3 ((USART_TypeDef *) USART3_BASE)
bogdanm 0:9b334a45a8ff 647 #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
bogdanm 0:9b334a45a8ff 648 #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
bogdanm 0:9b334a45a8ff 649 #define BKP ((BKP_TypeDef *) BKP_BASE)
bogdanm 0:9b334a45a8ff 650 #define PWR ((PWR_TypeDef *) PWR_BASE)
bogdanm 0:9b334a45a8ff 651 #define DAC ((DAC_TypeDef *) DAC_BASE)
bogdanm 0:9b334a45a8ff 652 #define CEC ((CEC_TypeDef *) CEC_BASE)
bogdanm 0:9b334a45a8ff 653 #define AFIO ((AFIO_TypeDef *) AFIO_BASE)
bogdanm 0:9b334a45a8ff 654 #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
bogdanm 0:9b334a45a8ff 655 #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
bogdanm 0:9b334a45a8ff 656 #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
bogdanm 0:9b334a45a8ff 657 #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
bogdanm 0:9b334a45a8ff 658 #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
bogdanm 0:9b334a45a8ff 659 #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
bogdanm 0:9b334a45a8ff 660 #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
mbed_official 124:6a4a5b7d7324 661 #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC1_BASE)
bogdanm 0:9b334a45a8ff 662 #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
bogdanm 0:9b334a45a8ff 663 #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
bogdanm 0:9b334a45a8ff 664 #define USART1 ((USART_TypeDef *) USART1_BASE)
bogdanm 0:9b334a45a8ff 665 #define TIM15 ((TIM_TypeDef *) TIM15_BASE)
bogdanm 0:9b334a45a8ff 666 #define TIM16 ((TIM_TypeDef *) TIM16_BASE)
bogdanm 0:9b334a45a8ff 667 #define TIM17 ((TIM_TypeDef *) TIM17_BASE)
bogdanm 0:9b334a45a8ff 668 #define SDIO ((SDIO_TypeDef *) SDIO_BASE)
bogdanm 0:9b334a45a8ff 669 #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
bogdanm 0:9b334a45a8ff 670 #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE)
bogdanm 0:9b334a45a8ff 671 #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE)
bogdanm 0:9b334a45a8ff 672 #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE)
bogdanm 0:9b334a45a8ff 673 #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE)
bogdanm 0:9b334a45a8ff 674 #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE)
bogdanm 0:9b334a45a8ff 675 #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE)
bogdanm 0:9b334a45a8ff 676 #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE)
bogdanm 0:9b334a45a8ff 677 #define RCC ((RCC_TypeDef *) RCC_BASE)
bogdanm 0:9b334a45a8ff 678 #define CRC ((CRC_TypeDef *) CRC_BASE)
bogdanm 0:9b334a45a8ff 679 #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
bogdanm 0:9b334a45a8ff 680 #define OB ((OB_TypeDef *) OB_BASE)
bogdanm 0:9b334a45a8ff 681 #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
bogdanm 0:9b334a45a8ff 682
bogdanm 0:9b334a45a8ff 683
bogdanm 0:9b334a45a8ff 684 /**
bogdanm 0:9b334a45a8ff 685 * @}
bogdanm 0:9b334a45a8ff 686 */
bogdanm 0:9b334a45a8ff 687
bogdanm 0:9b334a45a8ff 688 /** @addtogroup Exported_constants
bogdanm 0:9b334a45a8ff 689 * @{
bogdanm 0:9b334a45a8ff 690 */
bogdanm 0:9b334a45a8ff 691
bogdanm 0:9b334a45a8ff 692 /** @addtogroup Peripheral_Registers_Bits_Definition
bogdanm 0:9b334a45a8ff 693 * @{
bogdanm 0:9b334a45a8ff 694 */
bogdanm 0:9b334a45a8ff 695
bogdanm 0:9b334a45a8ff 696 /******************************************************************************/
bogdanm 0:9b334a45a8ff 697 /* Peripheral Registers_Bits_Definition */
bogdanm 0:9b334a45a8ff 698 /******************************************************************************/
bogdanm 0:9b334a45a8ff 699
bogdanm 0:9b334a45a8ff 700 /******************************************************************************/
bogdanm 0:9b334a45a8ff 701 /* */
bogdanm 0:9b334a45a8ff 702 /* CRC calculation unit (CRC) */
bogdanm 0:9b334a45a8ff 703 /* */
bogdanm 0:9b334a45a8ff 704 /******************************************************************************/
bogdanm 0:9b334a45a8ff 705
bogdanm 0:9b334a45a8ff 706 /******************* Bit definition for CRC_DR register *********************/
mbed_official 124:6a4a5b7d7324 707 #define CRC_DR_DR_Pos (0U)
mbed_official 124:6a4a5b7d7324 708 #define CRC_DR_DR_Msk (0xFFFFFFFFU << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */
mbed_official 124:6a4a5b7d7324 709 #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */
bogdanm 0:9b334a45a8ff 710
bogdanm 0:9b334a45a8ff 711 /******************* Bit definition for CRC_IDR register ********************/
mbed_official 124:6a4a5b7d7324 712 #define CRC_IDR_IDR_Pos (0U)
mbed_official 124:6a4a5b7d7324 713 #define CRC_IDR_IDR_Msk (0xFFU << CRC_IDR_IDR_Pos) /*!< 0x000000FF */
mbed_official 124:6a4a5b7d7324 714 #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 8-bit data register bits */
bogdanm 0:9b334a45a8ff 715
bogdanm 0:9b334a45a8ff 716 /******************** Bit definition for CRC_CR register ********************/
mbed_official 124:6a4a5b7d7324 717 #define CRC_CR_RESET_Pos (0U)
mbed_official 124:6a4a5b7d7324 718 #define CRC_CR_RESET_Msk (0x1U << CRC_CR_RESET_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 719 #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET bit */
bogdanm 0:9b334a45a8ff 720
bogdanm 0:9b334a45a8ff 721 /******************************************************************************/
bogdanm 0:9b334a45a8ff 722 /* */
bogdanm 0:9b334a45a8ff 723 /* Power Control */
bogdanm 0:9b334a45a8ff 724 /* */
bogdanm 0:9b334a45a8ff 725 /******************************************************************************/
bogdanm 0:9b334a45a8ff 726
bogdanm 0:9b334a45a8ff 727 /******************** Bit definition for PWR_CR register ********************/
mbed_official 124:6a4a5b7d7324 728 #define PWR_CR_LPDS_Pos (0U)
mbed_official 124:6a4a5b7d7324 729 #define PWR_CR_LPDS_Msk (0x1U << PWR_CR_LPDS_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 730 #define PWR_CR_LPDS PWR_CR_LPDS_Msk /*!< Low-Power Deepsleep */
mbed_official 124:6a4a5b7d7324 731 #define PWR_CR_PDDS_Pos (1U)
mbed_official 124:6a4a5b7d7324 732 #define PWR_CR_PDDS_Msk (0x1U << PWR_CR_PDDS_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 733 #define PWR_CR_PDDS PWR_CR_PDDS_Msk /*!< Power Down Deepsleep */
mbed_official 124:6a4a5b7d7324 734 #define PWR_CR_CWUF_Pos (2U)
mbed_official 124:6a4a5b7d7324 735 #define PWR_CR_CWUF_Msk (0x1U << PWR_CR_CWUF_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 736 #define PWR_CR_CWUF PWR_CR_CWUF_Msk /*!< Clear Wakeup Flag */
mbed_official 124:6a4a5b7d7324 737 #define PWR_CR_CSBF_Pos (3U)
mbed_official 124:6a4a5b7d7324 738 #define PWR_CR_CSBF_Msk (0x1U << PWR_CR_CSBF_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 739 #define PWR_CR_CSBF PWR_CR_CSBF_Msk /*!< Clear Standby Flag */
mbed_official 124:6a4a5b7d7324 740 #define PWR_CR_PVDE_Pos (4U)
mbed_official 124:6a4a5b7d7324 741 #define PWR_CR_PVDE_Msk (0x1U << PWR_CR_PVDE_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 742 #define PWR_CR_PVDE PWR_CR_PVDE_Msk /*!< Power Voltage Detector Enable */
mbed_official 124:6a4a5b7d7324 743
mbed_official 124:6a4a5b7d7324 744 #define PWR_CR_PLS_Pos (5U)
mbed_official 124:6a4a5b7d7324 745 #define PWR_CR_PLS_Msk (0x7U << PWR_CR_PLS_Pos) /*!< 0x000000E0 */
mbed_official 124:6a4a5b7d7324 746 #define PWR_CR_PLS PWR_CR_PLS_Msk /*!< PLS[2:0] bits (PVD Level Selection) */
mbed_official 124:6a4a5b7d7324 747 #define PWR_CR_PLS_0 (0x1U << PWR_CR_PLS_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 748 #define PWR_CR_PLS_1 (0x2U << PWR_CR_PLS_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 749 #define PWR_CR_PLS_2 (0x4U << PWR_CR_PLS_Pos) /*!< 0x00000080 */
bogdanm 0:9b334a45a8ff 750
bogdanm 0:9b334a45a8ff 751 /*!< PVD level configuration */
mbed_official 124:6a4a5b7d7324 752 #define PWR_CR_PLS_2V2 ((uint32_t)0x00000000) /*!< PVD level 2.2V */
mbed_official 124:6a4a5b7d7324 753 #define PWR_CR_PLS_2V3 ((uint32_t)0x00000020) /*!< PVD level 2.3V */
mbed_official 124:6a4a5b7d7324 754 #define PWR_CR_PLS_2V4 ((uint32_t)0x00000040) /*!< PVD level 2.4V */
mbed_official 124:6a4a5b7d7324 755 #define PWR_CR_PLS_2V5 ((uint32_t)0x00000060) /*!< PVD level 2.5V */
mbed_official 124:6a4a5b7d7324 756 #define PWR_CR_PLS_2V6 ((uint32_t)0x00000080) /*!< PVD level 2.6V */
mbed_official 124:6a4a5b7d7324 757 #define PWR_CR_PLS_2V7 ((uint32_t)0x000000A0) /*!< PVD level 2.7V */
mbed_official 124:6a4a5b7d7324 758 #define PWR_CR_PLS_2V8 ((uint32_t)0x000000C0) /*!< PVD level 2.8V */
mbed_official 124:6a4a5b7d7324 759 #define PWR_CR_PLS_2V9 ((uint32_t)0x000000E0) /*!< PVD level 2.9V */
mbed_official 124:6a4a5b7d7324 760
mbed_official 124:6a4a5b7d7324 761 #define PWR_CR_DBP_Pos (8U)
mbed_official 124:6a4a5b7d7324 762 #define PWR_CR_DBP_Msk (0x1U << PWR_CR_DBP_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 763 #define PWR_CR_DBP PWR_CR_DBP_Msk /*!< Disable Backup Domain write protection */
bogdanm 0:9b334a45a8ff 764
bogdanm 0:9b334a45a8ff 765
bogdanm 0:9b334a45a8ff 766 /******************* Bit definition for PWR_CSR register ********************/
mbed_official 124:6a4a5b7d7324 767 #define PWR_CSR_WUF_Pos (0U)
mbed_official 124:6a4a5b7d7324 768 #define PWR_CSR_WUF_Msk (0x1U << PWR_CSR_WUF_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 769 #define PWR_CSR_WUF PWR_CSR_WUF_Msk /*!< Wakeup Flag */
mbed_official 124:6a4a5b7d7324 770 #define PWR_CSR_SBF_Pos (1U)
mbed_official 124:6a4a5b7d7324 771 #define PWR_CSR_SBF_Msk (0x1U << PWR_CSR_SBF_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 772 #define PWR_CSR_SBF PWR_CSR_SBF_Msk /*!< Standby Flag */
mbed_official 124:6a4a5b7d7324 773 #define PWR_CSR_PVDO_Pos (2U)
mbed_official 124:6a4a5b7d7324 774 #define PWR_CSR_PVDO_Msk (0x1U << PWR_CSR_PVDO_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 775 #define PWR_CSR_PVDO PWR_CSR_PVDO_Msk /*!< PVD Output */
mbed_official 124:6a4a5b7d7324 776 #define PWR_CSR_EWUP_Pos (8U)
mbed_official 124:6a4a5b7d7324 777 #define PWR_CSR_EWUP_Msk (0x1U << PWR_CSR_EWUP_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 778 #define PWR_CSR_EWUP PWR_CSR_EWUP_Msk /*!< Enable WKUP pin */
bogdanm 0:9b334a45a8ff 779
bogdanm 0:9b334a45a8ff 780 /******************************************************************************/
bogdanm 0:9b334a45a8ff 781 /* */
bogdanm 0:9b334a45a8ff 782 /* Backup registers */
bogdanm 0:9b334a45a8ff 783 /* */
bogdanm 0:9b334a45a8ff 784 /******************************************************************************/
bogdanm 0:9b334a45a8ff 785
bogdanm 0:9b334a45a8ff 786 /******************* Bit definition for BKP_DR1 register ********************/
mbed_official 124:6a4a5b7d7324 787 #define BKP_DR1_D_Pos (0U)
mbed_official 124:6a4a5b7d7324 788 #define BKP_DR1_D_Msk (0xFFFFU << BKP_DR1_D_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 789 #define BKP_DR1_D BKP_DR1_D_Msk /*!< Backup data */
bogdanm 0:9b334a45a8ff 790
bogdanm 0:9b334a45a8ff 791 /******************* Bit definition for BKP_DR2 register ********************/
mbed_official 124:6a4a5b7d7324 792 #define BKP_DR2_D_Pos (0U)
mbed_official 124:6a4a5b7d7324 793 #define BKP_DR2_D_Msk (0xFFFFU << BKP_DR2_D_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 794 #define BKP_DR2_D BKP_DR2_D_Msk /*!< Backup data */
bogdanm 0:9b334a45a8ff 795
bogdanm 0:9b334a45a8ff 796 /******************* Bit definition for BKP_DR3 register ********************/
mbed_official 124:6a4a5b7d7324 797 #define BKP_DR3_D_Pos (0U)
mbed_official 124:6a4a5b7d7324 798 #define BKP_DR3_D_Msk (0xFFFFU << BKP_DR3_D_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 799 #define BKP_DR3_D BKP_DR3_D_Msk /*!< Backup data */
bogdanm 0:9b334a45a8ff 800
bogdanm 0:9b334a45a8ff 801 /******************* Bit definition for BKP_DR4 register ********************/
mbed_official 124:6a4a5b7d7324 802 #define BKP_DR4_D_Pos (0U)
mbed_official 124:6a4a5b7d7324 803 #define BKP_DR4_D_Msk (0xFFFFU << BKP_DR4_D_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 804 #define BKP_DR4_D BKP_DR4_D_Msk /*!< Backup data */
bogdanm 0:9b334a45a8ff 805
bogdanm 0:9b334a45a8ff 806 /******************* Bit definition for BKP_DR5 register ********************/
mbed_official 124:6a4a5b7d7324 807 #define BKP_DR5_D_Pos (0U)
mbed_official 124:6a4a5b7d7324 808 #define BKP_DR5_D_Msk (0xFFFFU << BKP_DR5_D_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 809 #define BKP_DR5_D BKP_DR5_D_Msk /*!< Backup data */
bogdanm 0:9b334a45a8ff 810
bogdanm 0:9b334a45a8ff 811 /******************* Bit definition for BKP_DR6 register ********************/
mbed_official 124:6a4a5b7d7324 812 #define BKP_DR6_D_Pos (0U)
mbed_official 124:6a4a5b7d7324 813 #define BKP_DR6_D_Msk (0xFFFFU << BKP_DR6_D_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 814 #define BKP_DR6_D BKP_DR6_D_Msk /*!< Backup data */
bogdanm 0:9b334a45a8ff 815
bogdanm 0:9b334a45a8ff 816 /******************* Bit definition for BKP_DR7 register ********************/
mbed_official 124:6a4a5b7d7324 817 #define BKP_DR7_D_Pos (0U)
mbed_official 124:6a4a5b7d7324 818 #define BKP_DR7_D_Msk (0xFFFFU << BKP_DR7_D_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 819 #define BKP_DR7_D BKP_DR7_D_Msk /*!< Backup data */
bogdanm 0:9b334a45a8ff 820
bogdanm 0:9b334a45a8ff 821 /******************* Bit definition for BKP_DR8 register ********************/
mbed_official 124:6a4a5b7d7324 822 #define BKP_DR8_D_Pos (0U)
mbed_official 124:6a4a5b7d7324 823 #define BKP_DR8_D_Msk (0xFFFFU << BKP_DR8_D_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 824 #define BKP_DR8_D BKP_DR8_D_Msk /*!< Backup data */
bogdanm 0:9b334a45a8ff 825
bogdanm 0:9b334a45a8ff 826 /******************* Bit definition for BKP_DR9 register ********************/
mbed_official 124:6a4a5b7d7324 827 #define BKP_DR9_D_Pos (0U)
mbed_official 124:6a4a5b7d7324 828 #define BKP_DR9_D_Msk (0xFFFFU << BKP_DR9_D_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 829 #define BKP_DR9_D BKP_DR9_D_Msk /*!< Backup data */
bogdanm 0:9b334a45a8ff 830
bogdanm 0:9b334a45a8ff 831 /******************* Bit definition for BKP_DR10 register *******************/
mbed_official 124:6a4a5b7d7324 832 #define BKP_DR10_D_Pos (0U)
mbed_official 124:6a4a5b7d7324 833 #define BKP_DR10_D_Msk (0xFFFFU << BKP_DR10_D_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 834 #define BKP_DR10_D BKP_DR10_D_Msk /*!< Backup data */
bogdanm 0:9b334a45a8ff 835
bogdanm 0:9b334a45a8ff 836 #define RTC_BKP_NUMBER 10
bogdanm 0:9b334a45a8ff 837
bogdanm 0:9b334a45a8ff 838 /****************** Bit definition for BKP_RTCCR register *******************/
mbed_official 124:6a4a5b7d7324 839 #define BKP_RTCCR_CAL_Pos (0U)
mbed_official 124:6a4a5b7d7324 840 #define BKP_RTCCR_CAL_Msk (0x7FU << BKP_RTCCR_CAL_Pos) /*!< 0x0000007F */
mbed_official 124:6a4a5b7d7324 841 #define BKP_RTCCR_CAL BKP_RTCCR_CAL_Msk /*!< Calibration value */
mbed_official 124:6a4a5b7d7324 842 #define BKP_RTCCR_CCO_Pos (7U)
mbed_official 124:6a4a5b7d7324 843 #define BKP_RTCCR_CCO_Msk (0x1U << BKP_RTCCR_CCO_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 844 #define BKP_RTCCR_CCO BKP_RTCCR_CCO_Msk /*!< Calibration Clock Output */
mbed_official 124:6a4a5b7d7324 845 #define BKP_RTCCR_ASOE_Pos (8U)
mbed_official 124:6a4a5b7d7324 846 #define BKP_RTCCR_ASOE_Msk (0x1U << BKP_RTCCR_ASOE_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 847 #define BKP_RTCCR_ASOE BKP_RTCCR_ASOE_Msk /*!< Alarm or Second Output Enable */
mbed_official 124:6a4a5b7d7324 848 #define BKP_RTCCR_ASOS_Pos (9U)
mbed_official 124:6a4a5b7d7324 849 #define BKP_RTCCR_ASOS_Msk (0x1U << BKP_RTCCR_ASOS_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 850 #define BKP_RTCCR_ASOS BKP_RTCCR_ASOS_Msk /*!< Alarm or Second Output Selection */
bogdanm 0:9b334a45a8ff 851
bogdanm 0:9b334a45a8ff 852 /******************** Bit definition for BKP_CR register ********************/
mbed_official 124:6a4a5b7d7324 853 #define BKP_CR_TPE_Pos (0U)
mbed_official 124:6a4a5b7d7324 854 #define BKP_CR_TPE_Msk (0x1U << BKP_CR_TPE_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 855 #define BKP_CR_TPE BKP_CR_TPE_Msk /*!< TAMPER pin enable */
mbed_official 124:6a4a5b7d7324 856 #define BKP_CR_TPAL_Pos (1U)
mbed_official 124:6a4a5b7d7324 857 #define BKP_CR_TPAL_Msk (0x1U << BKP_CR_TPAL_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 858 #define BKP_CR_TPAL BKP_CR_TPAL_Msk /*!< TAMPER pin active level */
bogdanm 0:9b334a45a8ff 859
bogdanm 0:9b334a45a8ff 860 /******************* Bit definition for BKP_CSR register ********************/
mbed_official 124:6a4a5b7d7324 861 #define BKP_CSR_CTE_Pos (0U)
mbed_official 124:6a4a5b7d7324 862 #define BKP_CSR_CTE_Msk (0x1U << BKP_CSR_CTE_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 863 #define BKP_CSR_CTE BKP_CSR_CTE_Msk /*!< Clear Tamper event */
mbed_official 124:6a4a5b7d7324 864 #define BKP_CSR_CTI_Pos (1U)
mbed_official 124:6a4a5b7d7324 865 #define BKP_CSR_CTI_Msk (0x1U << BKP_CSR_CTI_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 866 #define BKP_CSR_CTI BKP_CSR_CTI_Msk /*!< Clear Tamper Interrupt */
mbed_official 124:6a4a5b7d7324 867 #define BKP_CSR_TPIE_Pos (2U)
mbed_official 124:6a4a5b7d7324 868 #define BKP_CSR_TPIE_Msk (0x1U << BKP_CSR_TPIE_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 869 #define BKP_CSR_TPIE BKP_CSR_TPIE_Msk /*!< TAMPER Pin interrupt enable */
mbed_official 124:6a4a5b7d7324 870 #define BKP_CSR_TEF_Pos (8U)
mbed_official 124:6a4a5b7d7324 871 #define BKP_CSR_TEF_Msk (0x1U << BKP_CSR_TEF_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 872 #define BKP_CSR_TEF BKP_CSR_TEF_Msk /*!< Tamper Event Flag */
mbed_official 124:6a4a5b7d7324 873 #define BKP_CSR_TIF_Pos (9U)
mbed_official 124:6a4a5b7d7324 874 #define BKP_CSR_TIF_Msk (0x1U << BKP_CSR_TIF_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 875 #define BKP_CSR_TIF BKP_CSR_TIF_Msk /*!< Tamper Interrupt Flag */
bogdanm 0:9b334a45a8ff 876
bogdanm 0:9b334a45a8ff 877 /******************************************************************************/
bogdanm 0:9b334a45a8ff 878 /* */
bogdanm 0:9b334a45a8ff 879 /* Reset and Clock Control */
bogdanm 0:9b334a45a8ff 880 /* */
bogdanm 0:9b334a45a8ff 881 /******************************************************************************/
bogdanm 0:9b334a45a8ff 882
bogdanm 0:9b334a45a8ff 883 /******************** Bit definition for RCC_CR register ********************/
mbed_official 124:6a4a5b7d7324 884 #define RCC_CR_HSION_Pos (0U)
mbed_official 124:6a4a5b7d7324 885 #define RCC_CR_HSION_Msk (0x1U << RCC_CR_HSION_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 886 #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed clock enable */
mbed_official 124:6a4a5b7d7324 887 #define RCC_CR_HSIRDY_Pos (1U)
mbed_official 124:6a4a5b7d7324 888 #define RCC_CR_HSIRDY_Msk (0x1U << RCC_CR_HSIRDY_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 889 #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed clock ready flag */
mbed_official 124:6a4a5b7d7324 890 #define RCC_CR_HSITRIM_Pos (3U)
mbed_official 124:6a4a5b7d7324 891 #define RCC_CR_HSITRIM_Msk (0x1FU << RCC_CR_HSITRIM_Pos) /*!< 0x000000F8 */
mbed_official 124:6a4a5b7d7324 892 #define RCC_CR_HSITRIM RCC_CR_HSITRIM_Msk /*!< Internal High Speed clock trimming */
mbed_official 124:6a4a5b7d7324 893 #define RCC_CR_HSICAL_Pos (8U)
mbed_official 124:6a4a5b7d7324 894 #define RCC_CR_HSICAL_Msk (0xFFU << RCC_CR_HSICAL_Pos) /*!< 0x0000FF00 */
mbed_official 124:6a4a5b7d7324 895 #define RCC_CR_HSICAL RCC_CR_HSICAL_Msk /*!< Internal High Speed clock Calibration */
mbed_official 124:6a4a5b7d7324 896 #define RCC_CR_HSEON_Pos (16U)
mbed_official 124:6a4a5b7d7324 897 #define RCC_CR_HSEON_Msk (0x1U << RCC_CR_HSEON_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 898 #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed clock enable */
mbed_official 124:6a4a5b7d7324 899 #define RCC_CR_HSERDY_Pos (17U)
mbed_official 124:6a4a5b7d7324 900 #define RCC_CR_HSERDY_Msk (0x1U << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 901 #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed clock ready flag */
mbed_official 124:6a4a5b7d7324 902 #define RCC_CR_HSEBYP_Pos (18U)
mbed_official 124:6a4a5b7d7324 903 #define RCC_CR_HSEBYP_Msk (0x1U << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 904 #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed clock Bypass */
mbed_official 124:6a4a5b7d7324 905 #define RCC_CR_CSSON_Pos (19U)
mbed_official 124:6a4a5b7d7324 906 #define RCC_CR_CSSON_Msk (0x1U << RCC_CR_CSSON_Pos) /*!< 0x00080000 */
mbed_official 124:6a4a5b7d7324 907 #define RCC_CR_CSSON RCC_CR_CSSON_Msk /*!< Clock Security System enable */
mbed_official 124:6a4a5b7d7324 908 #define RCC_CR_PLLON_Pos (24U)
mbed_official 124:6a4a5b7d7324 909 #define RCC_CR_PLLON_Msk (0x1U << RCC_CR_PLLON_Pos) /*!< 0x01000000 */
mbed_official 124:6a4a5b7d7324 910 #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< PLL enable */
mbed_official 124:6a4a5b7d7324 911 #define RCC_CR_PLLRDY_Pos (25U)
mbed_official 124:6a4a5b7d7324 912 #define RCC_CR_PLLRDY_Msk (0x1U << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */
mbed_official 124:6a4a5b7d7324 913 #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< PLL clock ready flag */
bogdanm 0:9b334a45a8ff 914
bogdanm 0:9b334a45a8ff 915
bogdanm 0:9b334a45a8ff 916 /******************* Bit definition for RCC_CFGR register *******************/
bogdanm 0:9b334a45a8ff 917 /*!< SW configuration */
mbed_official 124:6a4a5b7d7324 918 #define RCC_CFGR_SW_Pos (0U)
mbed_official 124:6a4a5b7d7324 919 #define RCC_CFGR_SW_Msk (0x3U << RCC_CFGR_SW_Pos) /*!< 0x00000003 */
mbed_official 124:6a4a5b7d7324 920 #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */
mbed_official 124:6a4a5b7d7324 921 #define RCC_CFGR_SW_0 (0x1U << RCC_CFGR_SW_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 922 #define RCC_CFGR_SW_1 (0x2U << RCC_CFGR_SW_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 923
mbed_official 124:6a4a5b7d7324 924 #define RCC_CFGR_SW_HSI ((uint32_t)0x00000000) /*!< HSI selected as system clock */
mbed_official 124:6a4a5b7d7324 925 #define RCC_CFGR_SW_HSE ((uint32_t)0x00000001) /*!< HSE selected as system clock */
mbed_official 124:6a4a5b7d7324 926 #define RCC_CFGR_SW_PLL ((uint32_t)0x00000002) /*!< PLL selected as system clock */
bogdanm 0:9b334a45a8ff 927
bogdanm 0:9b334a45a8ff 928 /*!< SWS configuration */
mbed_official 124:6a4a5b7d7324 929 #define RCC_CFGR_SWS_Pos (2U)
mbed_official 124:6a4a5b7d7324 930 #define RCC_CFGR_SWS_Msk (0x3U << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */
mbed_official 124:6a4a5b7d7324 931 #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */
mbed_official 124:6a4a5b7d7324 932 #define RCC_CFGR_SWS_0 (0x1U << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 933 #define RCC_CFGR_SWS_1 (0x2U << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 934
mbed_official 124:6a4a5b7d7324 935 #define RCC_CFGR_SWS_HSI ((uint32_t)0x00000000) /*!< HSI oscillator used as system clock */
mbed_official 124:6a4a5b7d7324 936 #define RCC_CFGR_SWS_HSE ((uint32_t)0x00000004) /*!< HSE oscillator used as system clock */
mbed_official 124:6a4a5b7d7324 937 #define RCC_CFGR_SWS_PLL ((uint32_t)0x00000008) /*!< PLL used as system clock */
bogdanm 0:9b334a45a8ff 938
bogdanm 0:9b334a45a8ff 939 /*!< HPRE configuration */
mbed_official 124:6a4a5b7d7324 940 #define RCC_CFGR_HPRE_Pos (4U)
mbed_official 124:6a4a5b7d7324 941 #define RCC_CFGR_HPRE_Msk (0xFU << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */
mbed_official 124:6a4a5b7d7324 942 #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */
mbed_official 124:6a4a5b7d7324 943 #define RCC_CFGR_HPRE_0 (0x1U << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 944 #define RCC_CFGR_HPRE_1 (0x2U << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 945 #define RCC_CFGR_HPRE_2 (0x4U << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 946 #define RCC_CFGR_HPRE_3 (0x8U << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 947
mbed_official 124:6a4a5b7d7324 948 #define RCC_CFGR_HPRE_DIV1 ((uint32_t)0x00000000) /*!< SYSCLK not divided */
mbed_official 124:6a4a5b7d7324 949 #define RCC_CFGR_HPRE_DIV2 ((uint32_t)0x00000080) /*!< SYSCLK divided by 2 */
mbed_official 124:6a4a5b7d7324 950 #define RCC_CFGR_HPRE_DIV4 ((uint32_t)0x00000090) /*!< SYSCLK divided by 4 */
mbed_official 124:6a4a5b7d7324 951 #define RCC_CFGR_HPRE_DIV8 ((uint32_t)0x000000A0) /*!< SYSCLK divided by 8 */
mbed_official 124:6a4a5b7d7324 952 #define RCC_CFGR_HPRE_DIV16 ((uint32_t)0x000000B0) /*!< SYSCLK divided by 16 */
mbed_official 124:6a4a5b7d7324 953 #define RCC_CFGR_HPRE_DIV64 ((uint32_t)0x000000C0) /*!< SYSCLK divided by 64 */
mbed_official 124:6a4a5b7d7324 954 #define RCC_CFGR_HPRE_DIV128 ((uint32_t)0x000000D0) /*!< SYSCLK divided by 128 */
mbed_official 124:6a4a5b7d7324 955 #define RCC_CFGR_HPRE_DIV256 ((uint32_t)0x000000E0) /*!< SYSCLK divided by 256 */
mbed_official 124:6a4a5b7d7324 956 #define RCC_CFGR_HPRE_DIV512 ((uint32_t)0x000000F0) /*!< SYSCLK divided by 512 */
bogdanm 0:9b334a45a8ff 957
bogdanm 0:9b334a45a8ff 958 /*!< PPRE1 configuration */
mbed_official 124:6a4a5b7d7324 959 #define RCC_CFGR_PPRE1_Pos (8U)
mbed_official 124:6a4a5b7d7324 960 #define RCC_CFGR_PPRE1_Msk (0x7U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000700 */
mbed_official 124:6a4a5b7d7324 961 #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB1 prescaler) */
mbed_official 124:6a4a5b7d7324 962 #define RCC_CFGR_PPRE1_0 (0x1U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 963 #define RCC_CFGR_PPRE1_1 (0x2U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 964 #define RCC_CFGR_PPRE1_2 (0x4U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 965
mbed_official 124:6a4a5b7d7324 966 #define RCC_CFGR_PPRE1_DIV1 ((uint32_t)0x00000000) /*!< HCLK not divided */
mbed_official 124:6a4a5b7d7324 967 #define RCC_CFGR_PPRE1_DIV2 ((uint32_t)0x00000400) /*!< HCLK divided by 2 */
mbed_official 124:6a4a5b7d7324 968 #define RCC_CFGR_PPRE1_DIV4 ((uint32_t)0x00000500) /*!< HCLK divided by 4 */
mbed_official 124:6a4a5b7d7324 969 #define RCC_CFGR_PPRE1_DIV8 ((uint32_t)0x00000600) /*!< HCLK divided by 8 */
mbed_official 124:6a4a5b7d7324 970 #define RCC_CFGR_PPRE1_DIV16 ((uint32_t)0x00000700) /*!< HCLK divided by 16 */
bogdanm 0:9b334a45a8ff 971
bogdanm 0:9b334a45a8ff 972 /*!< PPRE2 configuration */
mbed_official 124:6a4a5b7d7324 973 #define RCC_CFGR_PPRE2_Pos (11U)
mbed_official 124:6a4a5b7d7324 974 #define RCC_CFGR_PPRE2_Msk (0x7U << RCC_CFGR_PPRE2_Pos) /*!< 0x00003800 */
mbed_official 124:6a4a5b7d7324 975 #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */
mbed_official 124:6a4a5b7d7324 976 #define RCC_CFGR_PPRE2_0 (0x1U << RCC_CFGR_PPRE2_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 977 #define RCC_CFGR_PPRE2_1 (0x2U << RCC_CFGR_PPRE2_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 978 #define RCC_CFGR_PPRE2_2 (0x4U << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 979
mbed_official 124:6a4a5b7d7324 980 #define RCC_CFGR_PPRE2_DIV1 ((uint32_t)0x00000000) /*!< HCLK not divided */
mbed_official 124:6a4a5b7d7324 981 #define RCC_CFGR_PPRE2_DIV2 ((uint32_t)0x00002000) /*!< HCLK divided by 2 */
mbed_official 124:6a4a5b7d7324 982 #define RCC_CFGR_PPRE2_DIV4 ((uint32_t)0x00002800) /*!< HCLK divided by 4 */
mbed_official 124:6a4a5b7d7324 983 #define RCC_CFGR_PPRE2_DIV8 ((uint32_t)0x00003000) /*!< HCLK divided by 8 */
mbed_official 124:6a4a5b7d7324 984 #define RCC_CFGR_PPRE2_DIV16 ((uint32_t)0x00003800) /*!< HCLK divided by 16 */
bogdanm 0:9b334a45a8ff 985
bogdanm 0:9b334a45a8ff 986 /*!< ADCPPRE configuration */
mbed_official 124:6a4a5b7d7324 987 #define RCC_CFGR_ADCPRE_Pos (14U)
mbed_official 124:6a4a5b7d7324 988 #define RCC_CFGR_ADCPRE_Msk (0x3U << RCC_CFGR_ADCPRE_Pos) /*!< 0x0000C000 */
mbed_official 124:6a4a5b7d7324 989 #define RCC_CFGR_ADCPRE RCC_CFGR_ADCPRE_Msk /*!< ADCPRE[1:0] bits (ADC prescaler) */
mbed_official 124:6a4a5b7d7324 990 #define RCC_CFGR_ADCPRE_0 (0x1U << RCC_CFGR_ADCPRE_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 991 #define RCC_CFGR_ADCPRE_1 (0x2U << RCC_CFGR_ADCPRE_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 992
mbed_official 124:6a4a5b7d7324 993 #define RCC_CFGR_ADCPRE_DIV2 ((uint32_t)0x00000000) /*!< PCLK2 divided by 2 */
mbed_official 124:6a4a5b7d7324 994 #define RCC_CFGR_ADCPRE_DIV4 ((uint32_t)0x00004000) /*!< PCLK2 divided by 4 */
mbed_official 124:6a4a5b7d7324 995 #define RCC_CFGR_ADCPRE_DIV6 ((uint32_t)0x00008000) /*!< PCLK2 divided by 6 */
mbed_official 124:6a4a5b7d7324 996 #define RCC_CFGR_ADCPRE_DIV8 ((uint32_t)0x0000C000) /*!< PCLK2 divided by 8 */
mbed_official 124:6a4a5b7d7324 997
mbed_official 124:6a4a5b7d7324 998 #define RCC_CFGR_PLLSRC_Pos (16U)
mbed_official 124:6a4a5b7d7324 999 #define RCC_CFGR_PLLSRC_Msk (0x1U << RCC_CFGR_PLLSRC_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 1000 #define RCC_CFGR_PLLSRC RCC_CFGR_PLLSRC_Msk /*!< PLL entry clock source */
mbed_official 124:6a4a5b7d7324 1001
mbed_official 124:6a4a5b7d7324 1002 #define RCC_CFGR_PLLXTPRE_Pos (17U)
mbed_official 124:6a4a5b7d7324 1003 #define RCC_CFGR_PLLXTPRE_Msk (0x1U << RCC_CFGR_PLLXTPRE_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 1004 #define RCC_CFGR_PLLXTPRE RCC_CFGR_PLLXTPRE_Msk /*!< HSE divider for PLL entry */
bogdanm 0:9b334a45a8ff 1005
bogdanm 0:9b334a45a8ff 1006 /*!< PLLMUL configuration */
mbed_official 124:6a4a5b7d7324 1007 #define RCC_CFGR_PLLMULL_Pos (18U)
mbed_official 124:6a4a5b7d7324 1008 #define RCC_CFGR_PLLMULL_Msk (0xFU << RCC_CFGR_PLLMULL_Pos) /*!< 0x003C0000 */
mbed_official 124:6a4a5b7d7324 1009 #define RCC_CFGR_PLLMULL RCC_CFGR_PLLMULL_Msk /*!< PLLMUL[3:0] bits (PLL multiplication factor) */
mbed_official 124:6a4a5b7d7324 1010 #define RCC_CFGR_PLLMULL_0 (0x1U << RCC_CFGR_PLLMULL_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 1011 #define RCC_CFGR_PLLMULL_1 (0x2U << RCC_CFGR_PLLMULL_Pos) /*!< 0x00080000 */
mbed_official 124:6a4a5b7d7324 1012 #define RCC_CFGR_PLLMULL_2 (0x4U << RCC_CFGR_PLLMULL_Pos) /*!< 0x00100000 */
mbed_official 124:6a4a5b7d7324 1013 #define RCC_CFGR_PLLMULL_3 (0x8U << RCC_CFGR_PLLMULL_Pos) /*!< 0x00200000 */
mbed_official 124:6a4a5b7d7324 1014
mbed_official 124:6a4a5b7d7324 1015 #define RCC_CFGR_PLLXTPRE_PREDIV1 ((uint32_t)0x00000000) /*!< PREDIV1 clock not divided for PLL entry */
mbed_official 124:6a4a5b7d7324 1016 #define RCC_CFGR_PLLXTPRE_PREDIV1_DIV2 ((uint32_t)0x00020000) /*!< PREDIV1 clock divided by 2 for PLL entry */
mbed_official 124:6a4a5b7d7324 1017
mbed_official 124:6a4a5b7d7324 1018 #define RCC_CFGR_PLLMULL2 ((uint32_t)0x00000000) /*!< PLL input clock*2 */
mbed_official 124:6a4a5b7d7324 1019 #define RCC_CFGR_PLLMULL3_Pos (18U)
mbed_official 124:6a4a5b7d7324 1020 #define RCC_CFGR_PLLMULL3_Msk (0x1U << RCC_CFGR_PLLMULL3_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 1021 #define RCC_CFGR_PLLMULL3 RCC_CFGR_PLLMULL3_Msk /*!< PLL input clock*3 */
mbed_official 124:6a4a5b7d7324 1022 #define RCC_CFGR_PLLMULL4_Pos (19U)
mbed_official 124:6a4a5b7d7324 1023 #define RCC_CFGR_PLLMULL4_Msk (0x1U << RCC_CFGR_PLLMULL4_Pos) /*!< 0x00080000 */
mbed_official 124:6a4a5b7d7324 1024 #define RCC_CFGR_PLLMULL4 RCC_CFGR_PLLMULL4_Msk /*!< PLL input clock*4 */
mbed_official 124:6a4a5b7d7324 1025 #define RCC_CFGR_PLLMULL5_Pos (18U)
mbed_official 124:6a4a5b7d7324 1026 #define RCC_CFGR_PLLMULL5_Msk (0x3U << RCC_CFGR_PLLMULL5_Pos) /*!< 0x000C0000 */
mbed_official 124:6a4a5b7d7324 1027 #define RCC_CFGR_PLLMULL5 RCC_CFGR_PLLMULL5_Msk /*!< PLL input clock*5 */
mbed_official 124:6a4a5b7d7324 1028 #define RCC_CFGR_PLLMULL6_Pos (20U)
mbed_official 124:6a4a5b7d7324 1029 #define RCC_CFGR_PLLMULL6_Msk (0x1U << RCC_CFGR_PLLMULL6_Pos) /*!< 0x00100000 */
mbed_official 124:6a4a5b7d7324 1030 #define RCC_CFGR_PLLMULL6 RCC_CFGR_PLLMULL6_Msk /*!< PLL input clock*6 */
mbed_official 124:6a4a5b7d7324 1031 #define RCC_CFGR_PLLMULL7_Pos (18U)
mbed_official 124:6a4a5b7d7324 1032 #define RCC_CFGR_PLLMULL7_Msk (0x5U << RCC_CFGR_PLLMULL7_Pos) /*!< 0x00140000 */
mbed_official 124:6a4a5b7d7324 1033 #define RCC_CFGR_PLLMULL7 RCC_CFGR_PLLMULL7_Msk /*!< PLL input clock*7 */
mbed_official 124:6a4a5b7d7324 1034 #define RCC_CFGR_PLLMULL8_Pos (19U)
mbed_official 124:6a4a5b7d7324 1035 #define RCC_CFGR_PLLMULL8_Msk (0x3U << RCC_CFGR_PLLMULL8_Pos) /*!< 0x00180000 */
mbed_official 124:6a4a5b7d7324 1036 #define RCC_CFGR_PLLMULL8 RCC_CFGR_PLLMULL8_Msk /*!< PLL input clock*8 */
mbed_official 124:6a4a5b7d7324 1037 #define RCC_CFGR_PLLMULL9_Pos (18U)
mbed_official 124:6a4a5b7d7324 1038 #define RCC_CFGR_PLLMULL9_Msk (0x7U << RCC_CFGR_PLLMULL9_Pos) /*!< 0x001C0000 */
mbed_official 124:6a4a5b7d7324 1039 #define RCC_CFGR_PLLMULL9 RCC_CFGR_PLLMULL9_Msk /*!< PLL input clock*9 */
mbed_official 124:6a4a5b7d7324 1040 #define RCC_CFGR_PLLMULL10_Pos (21U)
mbed_official 124:6a4a5b7d7324 1041 #define RCC_CFGR_PLLMULL10_Msk (0x1U << RCC_CFGR_PLLMULL10_Pos) /*!< 0x00200000 */
mbed_official 124:6a4a5b7d7324 1042 #define RCC_CFGR_PLLMULL10 RCC_CFGR_PLLMULL10_Msk /*!< PLL input clock10 */
mbed_official 124:6a4a5b7d7324 1043 #define RCC_CFGR_PLLMULL11_Pos (18U)
mbed_official 124:6a4a5b7d7324 1044 #define RCC_CFGR_PLLMULL11_Msk (0x9U << RCC_CFGR_PLLMULL11_Pos) /*!< 0x00240000 */
mbed_official 124:6a4a5b7d7324 1045 #define RCC_CFGR_PLLMULL11 RCC_CFGR_PLLMULL11_Msk /*!< PLL input clock*11 */
mbed_official 124:6a4a5b7d7324 1046 #define RCC_CFGR_PLLMULL12_Pos (19U)
mbed_official 124:6a4a5b7d7324 1047 #define RCC_CFGR_PLLMULL12_Msk (0x5U << RCC_CFGR_PLLMULL12_Pos) /*!< 0x00280000 */
mbed_official 124:6a4a5b7d7324 1048 #define RCC_CFGR_PLLMULL12 RCC_CFGR_PLLMULL12_Msk /*!< PLL input clock*12 */
mbed_official 124:6a4a5b7d7324 1049 #define RCC_CFGR_PLLMULL13_Pos (18U)
mbed_official 124:6a4a5b7d7324 1050 #define RCC_CFGR_PLLMULL13_Msk (0xBU << RCC_CFGR_PLLMULL13_Pos) /*!< 0x002C0000 */
mbed_official 124:6a4a5b7d7324 1051 #define RCC_CFGR_PLLMULL13 RCC_CFGR_PLLMULL13_Msk /*!< PLL input clock*13 */
mbed_official 124:6a4a5b7d7324 1052 #define RCC_CFGR_PLLMULL14_Pos (20U)
mbed_official 124:6a4a5b7d7324 1053 #define RCC_CFGR_PLLMULL14_Msk (0x3U << RCC_CFGR_PLLMULL14_Pos) /*!< 0x00300000 */
mbed_official 124:6a4a5b7d7324 1054 #define RCC_CFGR_PLLMULL14 RCC_CFGR_PLLMULL14_Msk /*!< PLL input clock*14 */
mbed_official 124:6a4a5b7d7324 1055 #define RCC_CFGR_PLLMULL15_Pos (18U)
mbed_official 124:6a4a5b7d7324 1056 #define RCC_CFGR_PLLMULL15_Msk (0xDU << RCC_CFGR_PLLMULL15_Pos) /*!< 0x00340000 */
mbed_official 124:6a4a5b7d7324 1057 #define RCC_CFGR_PLLMULL15 RCC_CFGR_PLLMULL15_Msk /*!< PLL input clock*15 */
mbed_official 124:6a4a5b7d7324 1058 #define RCC_CFGR_PLLMULL16_Pos (19U)
mbed_official 124:6a4a5b7d7324 1059 #define RCC_CFGR_PLLMULL16_Msk (0x7U << RCC_CFGR_PLLMULL16_Pos) /*!< 0x00380000 */
mbed_official 124:6a4a5b7d7324 1060 #define RCC_CFGR_PLLMULL16 RCC_CFGR_PLLMULL16_Msk /*!< PLL input clock*16 */
bogdanm 0:9b334a45a8ff 1061
bogdanm 0:9b334a45a8ff 1062 /*!< MCO configuration */
mbed_official 124:6a4a5b7d7324 1063 #define RCC_CFGR_MCO_Pos (24U)
mbed_official 124:6a4a5b7d7324 1064 #define RCC_CFGR_MCO_Msk (0x7U << RCC_CFGR_MCO_Pos) /*!< 0x07000000 */
mbed_official 124:6a4a5b7d7324 1065 #define RCC_CFGR_MCO RCC_CFGR_MCO_Msk /*!< MCO[2:0] bits (Microcontroller Clock Output) */
mbed_official 124:6a4a5b7d7324 1066 #define RCC_CFGR_MCO_0 (0x1U << RCC_CFGR_MCO_Pos) /*!< 0x01000000 */
mbed_official 124:6a4a5b7d7324 1067 #define RCC_CFGR_MCO_1 (0x2U << RCC_CFGR_MCO_Pos) /*!< 0x02000000 */
mbed_official 124:6a4a5b7d7324 1068 #define RCC_CFGR_MCO_2 (0x4U << RCC_CFGR_MCO_Pos) /*!< 0x04000000 */
mbed_official 124:6a4a5b7d7324 1069
mbed_official 124:6a4a5b7d7324 1070 #define RCC_CFGR_MCO_NOCLOCK ((uint32_t)0x00000000) /*!< No clock */
mbed_official 124:6a4a5b7d7324 1071 #define RCC_CFGR_MCO_SYSCLK ((uint32_t)0x04000000) /*!< System clock selected as MCO source */
mbed_official 124:6a4a5b7d7324 1072 #define RCC_CFGR_MCO_HSI ((uint32_t)0x05000000) /*!< HSI clock selected as MCO source */
mbed_official 124:6a4a5b7d7324 1073 #define RCC_CFGR_MCO_HSE ((uint32_t)0x06000000) /*!< HSE clock selected as MCO source */
mbed_official 124:6a4a5b7d7324 1074 #define RCC_CFGR_MCO_PLLCLK_DIV2 ((uint32_t)0x07000000) /*!< PLL clock divided by 2 selected as MCO source */
mbed_official 124:6a4a5b7d7324 1075
mbed_official 124:6a4a5b7d7324 1076 /* Reference defines */
mbed_official 124:6a4a5b7d7324 1077 #define RCC_CFGR_MCOSEL RCC_CFGR_MCO
mbed_official 124:6a4a5b7d7324 1078 #define RCC_CFGR_MCOSEL_0 RCC_CFGR_MCO_0
mbed_official 124:6a4a5b7d7324 1079 #define RCC_CFGR_MCOSEL_1 RCC_CFGR_MCO_1
mbed_official 124:6a4a5b7d7324 1080 #define RCC_CFGR_MCOSEL_2 RCC_CFGR_MCO_2
mbed_official 124:6a4a5b7d7324 1081 #define RCC_CFGR_MCOSEL_NOCLOCK RCC_CFGR_MCO_NOCLOCK
mbed_official 124:6a4a5b7d7324 1082 #define RCC_CFGR_MCOSEL_SYSCLK RCC_CFGR_MCO_SYSCLK
mbed_official 124:6a4a5b7d7324 1083 #define RCC_CFGR_MCOSEL_HSI RCC_CFGR_MCO_HSI
mbed_official 124:6a4a5b7d7324 1084 #define RCC_CFGR_MCOSEL_HSE RCC_CFGR_MCO_HSE
mbed_official 124:6a4a5b7d7324 1085 #define RCC_CFGR_MCOSEL_PLL_DIV2 RCC_CFGR_MCO_PLLCLK_DIV2
bogdanm 0:9b334a45a8ff 1086
bogdanm 0:9b334a45a8ff 1087 /*!<****************** Bit definition for RCC_CIR register ********************/
mbed_official 124:6a4a5b7d7324 1088 #define RCC_CIR_LSIRDYF_Pos (0U)
mbed_official 124:6a4a5b7d7324 1089 #define RCC_CIR_LSIRDYF_Msk (0x1U << RCC_CIR_LSIRDYF_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 1090 #define RCC_CIR_LSIRDYF RCC_CIR_LSIRDYF_Msk /*!< LSI Ready Interrupt flag */
mbed_official 124:6a4a5b7d7324 1091 #define RCC_CIR_LSERDYF_Pos (1U)
mbed_official 124:6a4a5b7d7324 1092 #define RCC_CIR_LSERDYF_Msk (0x1U << RCC_CIR_LSERDYF_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 1093 #define RCC_CIR_LSERDYF RCC_CIR_LSERDYF_Msk /*!< LSE Ready Interrupt flag */
mbed_official 124:6a4a5b7d7324 1094 #define RCC_CIR_HSIRDYF_Pos (2U)
mbed_official 124:6a4a5b7d7324 1095 #define RCC_CIR_HSIRDYF_Msk (0x1U << RCC_CIR_HSIRDYF_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 1096 #define RCC_CIR_HSIRDYF RCC_CIR_HSIRDYF_Msk /*!< HSI Ready Interrupt flag */
mbed_official 124:6a4a5b7d7324 1097 #define RCC_CIR_HSERDYF_Pos (3U)
mbed_official 124:6a4a5b7d7324 1098 #define RCC_CIR_HSERDYF_Msk (0x1U << RCC_CIR_HSERDYF_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 1099 #define RCC_CIR_HSERDYF RCC_CIR_HSERDYF_Msk /*!< HSE Ready Interrupt flag */
mbed_official 124:6a4a5b7d7324 1100 #define RCC_CIR_PLLRDYF_Pos (4U)
mbed_official 124:6a4a5b7d7324 1101 #define RCC_CIR_PLLRDYF_Msk (0x1U << RCC_CIR_PLLRDYF_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 1102 #define RCC_CIR_PLLRDYF RCC_CIR_PLLRDYF_Msk /*!< PLL Ready Interrupt flag */
mbed_official 124:6a4a5b7d7324 1103 #define RCC_CIR_CSSF_Pos (7U)
mbed_official 124:6a4a5b7d7324 1104 #define RCC_CIR_CSSF_Msk (0x1U << RCC_CIR_CSSF_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 1105 #define RCC_CIR_CSSF RCC_CIR_CSSF_Msk /*!< Clock Security System Interrupt flag */
mbed_official 124:6a4a5b7d7324 1106 #define RCC_CIR_LSIRDYIE_Pos (8U)
mbed_official 124:6a4a5b7d7324 1107 #define RCC_CIR_LSIRDYIE_Msk (0x1U << RCC_CIR_LSIRDYIE_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 1108 #define RCC_CIR_LSIRDYIE RCC_CIR_LSIRDYIE_Msk /*!< LSI Ready Interrupt Enable */
mbed_official 124:6a4a5b7d7324 1109 #define RCC_CIR_LSERDYIE_Pos (9U)
mbed_official 124:6a4a5b7d7324 1110 #define RCC_CIR_LSERDYIE_Msk (0x1U << RCC_CIR_LSERDYIE_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 1111 #define RCC_CIR_LSERDYIE RCC_CIR_LSERDYIE_Msk /*!< LSE Ready Interrupt Enable */
mbed_official 124:6a4a5b7d7324 1112 #define RCC_CIR_HSIRDYIE_Pos (10U)
mbed_official 124:6a4a5b7d7324 1113 #define RCC_CIR_HSIRDYIE_Msk (0x1U << RCC_CIR_HSIRDYIE_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 1114 #define RCC_CIR_HSIRDYIE RCC_CIR_HSIRDYIE_Msk /*!< HSI Ready Interrupt Enable */
mbed_official 124:6a4a5b7d7324 1115 #define RCC_CIR_HSERDYIE_Pos (11U)
mbed_official 124:6a4a5b7d7324 1116 #define RCC_CIR_HSERDYIE_Msk (0x1U << RCC_CIR_HSERDYIE_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 1117 #define RCC_CIR_HSERDYIE RCC_CIR_HSERDYIE_Msk /*!< HSE Ready Interrupt Enable */
mbed_official 124:6a4a5b7d7324 1118 #define RCC_CIR_PLLRDYIE_Pos (12U)
mbed_official 124:6a4a5b7d7324 1119 #define RCC_CIR_PLLRDYIE_Msk (0x1U << RCC_CIR_PLLRDYIE_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 1120 #define RCC_CIR_PLLRDYIE RCC_CIR_PLLRDYIE_Msk /*!< PLL Ready Interrupt Enable */
mbed_official 124:6a4a5b7d7324 1121 #define RCC_CIR_LSIRDYC_Pos (16U)
mbed_official 124:6a4a5b7d7324 1122 #define RCC_CIR_LSIRDYC_Msk (0x1U << RCC_CIR_LSIRDYC_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 1123 #define RCC_CIR_LSIRDYC RCC_CIR_LSIRDYC_Msk /*!< LSI Ready Interrupt Clear */
mbed_official 124:6a4a5b7d7324 1124 #define RCC_CIR_LSERDYC_Pos (17U)
mbed_official 124:6a4a5b7d7324 1125 #define RCC_CIR_LSERDYC_Msk (0x1U << RCC_CIR_LSERDYC_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 1126 #define RCC_CIR_LSERDYC RCC_CIR_LSERDYC_Msk /*!< LSE Ready Interrupt Clear */
mbed_official 124:6a4a5b7d7324 1127 #define RCC_CIR_HSIRDYC_Pos (18U)
mbed_official 124:6a4a5b7d7324 1128 #define RCC_CIR_HSIRDYC_Msk (0x1U << RCC_CIR_HSIRDYC_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 1129 #define RCC_CIR_HSIRDYC RCC_CIR_HSIRDYC_Msk /*!< HSI Ready Interrupt Clear */
mbed_official 124:6a4a5b7d7324 1130 #define RCC_CIR_HSERDYC_Pos (19U)
mbed_official 124:6a4a5b7d7324 1131 #define RCC_CIR_HSERDYC_Msk (0x1U << RCC_CIR_HSERDYC_Pos) /*!< 0x00080000 */
mbed_official 124:6a4a5b7d7324 1132 #define RCC_CIR_HSERDYC RCC_CIR_HSERDYC_Msk /*!< HSE Ready Interrupt Clear */
mbed_official 124:6a4a5b7d7324 1133 #define RCC_CIR_PLLRDYC_Pos (20U)
mbed_official 124:6a4a5b7d7324 1134 #define RCC_CIR_PLLRDYC_Msk (0x1U << RCC_CIR_PLLRDYC_Pos) /*!< 0x00100000 */
mbed_official 124:6a4a5b7d7324 1135 #define RCC_CIR_PLLRDYC RCC_CIR_PLLRDYC_Msk /*!< PLL Ready Interrupt Clear */
mbed_official 124:6a4a5b7d7324 1136 #define RCC_CIR_CSSC_Pos (23U)
mbed_official 124:6a4a5b7d7324 1137 #define RCC_CIR_CSSC_Msk (0x1U << RCC_CIR_CSSC_Pos) /*!< 0x00800000 */
mbed_official 124:6a4a5b7d7324 1138 #define RCC_CIR_CSSC RCC_CIR_CSSC_Msk /*!< Clock Security System Interrupt Clear */
bogdanm 0:9b334a45a8ff 1139
bogdanm 0:9b334a45a8ff 1140
bogdanm 0:9b334a45a8ff 1141 /***************** Bit definition for RCC_APB2RSTR register *****************/
mbed_official 124:6a4a5b7d7324 1142 #define RCC_APB2RSTR_AFIORST_Pos (0U)
mbed_official 124:6a4a5b7d7324 1143 #define RCC_APB2RSTR_AFIORST_Msk (0x1U << RCC_APB2RSTR_AFIORST_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 1144 #define RCC_APB2RSTR_AFIORST RCC_APB2RSTR_AFIORST_Msk /*!< Alternate Function I/O reset */
mbed_official 124:6a4a5b7d7324 1145 #define RCC_APB2RSTR_IOPARST_Pos (2U)
mbed_official 124:6a4a5b7d7324 1146 #define RCC_APB2RSTR_IOPARST_Msk (0x1U << RCC_APB2RSTR_IOPARST_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 1147 #define RCC_APB2RSTR_IOPARST RCC_APB2RSTR_IOPARST_Msk /*!< I/O port A reset */
mbed_official 124:6a4a5b7d7324 1148 #define RCC_APB2RSTR_IOPBRST_Pos (3U)
mbed_official 124:6a4a5b7d7324 1149 #define RCC_APB2RSTR_IOPBRST_Msk (0x1U << RCC_APB2RSTR_IOPBRST_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 1150 #define RCC_APB2RSTR_IOPBRST RCC_APB2RSTR_IOPBRST_Msk /*!< I/O port B reset */
mbed_official 124:6a4a5b7d7324 1151 #define RCC_APB2RSTR_IOPCRST_Pos (4U)
mbed_official 124:6a4a5b7d7324 1152 #define RCC_APB2RSTR_IOPCRST_Msk (0x1U << RCC_APB2RSTR_IOPCRST_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 1153 #define RCC_APB2RSTR_IOPCRST RCC_APB2RSTR_IOPCRST_Msk /*!< I/O port C reset */
mbed_official 124:6a4a5b7d7324 1154 #define RCC_APB2RSTR_IOPDRST_Pos (5U)
mbed_official 124:6a4a5b7d7324 1155 #define RCC_APB2RSTR_IOPDRST_Msk (0x1U << RCC_APB2RSTR_IOPDRST_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 1156 #define RCC_APB2RSTR_IOPDRST RCC_APB2RSTR_IOPDRST_Msk /*!< I/O port D reset */
mbed_official 124:6a4a5b7d7324 1157 #define RCC_APB2RSTR_ADC1RST_Pos (9U)
mbed_official 124:6a4a5b7d7324 1158 #define RCC_APB2RSTR_ADC1RST_Msk (0x1U << RCC_APB2RSTR_ADC1RST_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 1159 #define RCC_APB2RSTR_ADC1RST RCC_APB2RSTR_ADC1RST_Msk /*!< ADC 1 interface reset */
mbed_official 124:6a4a5b7d7324 1160
mbed_official 124:6a4a5b7d7324 1161
mbed_official 124:6a4a5b7d7324 1162 #define RCC_APB2RSTR_TIM1RST_Pos (11U)
mbed_official 124:6a4a5b7d7324 1163 #define RCC_APB2RSTR_TIM1RST_Msk (0x1U << RCC_APB2RSTR_TIM1RST_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 1164 #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk /*!< TIM1 Timer reset */
mbed_official 124:6a4a5b7d7324 1165 #define RCC_APB2RSTR_SPI1RST_Pos (12U)
mbed_official 124:6a4a5b7d7324 1166 #define RCC_APB2RSTR_SPI1RST_Msk (0x1U << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 1167 #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk /*!< SPI 1 reset */
mbed_official 124:6a4a5b7d7324 1168 #define RCC_APB2RSTR_USART1RST_Pos (14U)
mbed_official 124:6a4a5b7d7324 1169 #define RCC_APB2RSTR_USART1RST_Msk (0x1U << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 1170 #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk /*!< USART1 reset */
mbed_official 124:6a4a5b7d7324 1171
mbed_official 124:6a4a5b7d7324 1172 #define RCC_APB2RSTR_TIM15RST_Pos (16U)
mbed_official 124:6a4a5b7d7324 1173 #define RCC_APB2RSTR_TIM15RST_Msk (0x1U << RCC_APB2RSTR_TIM15RST_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 1174 #define RCC_APB2RSTR_TIM15RST RCC_APB2RSTR_TIM15RST_Msk /*!< TIM15 Timer reset */
mbed_official 124:6a4a5b7d7324 1175 #define RCC_APB2RSTR_TIM16RST_Pos (17U)
mbed_official 124:6a4a5b7d7324 1176 #define RCC_APB2RSTR_TIM16RST_Msk (0x1U << RCC_APB2RSTR_TIM16RST_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 1177 #define RCC_APB2RSTR_TIM16RST RCC_APB2RSTR_TIM16RST_Msk /*!< TIM16 Timer reset */
mbed_official 124:6a4a5b7d7324 1178 #define RCC_APB2RSTR_TIM17RST_Pos (18U)
mbed_official 124:6a4a5b7d7324 1179 #define RCC_APB2RSTR_TIM17RST_Msk (0x1U << RCC_APB2RSTR_TIM17RST_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 1180 #define RCC_APB2RSTR_TIM17RST RCC_APB2RSTR_TIM17RST_Msk /*!< TIM17 Timer reset */
mbed_official 124:6a4a5b7d7324 1181
mbed_official 124:6a4a5b7d7324 1182 #define RCC_APB2RSTR_IOPERST_Pos (6U)
mbed_official 124:6a4a5b7d7324 1183 #define RCC_APB2RSTR_IOPERST_Msk (0x1U << RCC_APB2RSTR_IOPERST_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 1184 #define RCC_APB2RSTR_IOPERST RCC_APB2RSTR_IOPERST_Msk /*!< I/O port E reset */
bogdanm 0:9b334a45a8ff 1185
bogdanm 0:9b334a45a8ff 1186
bogdanm 0:9b334a45a8ff 1187
bogdanm 0:9b334a45a8ff 1188
bogdanm 0:9b334a45a8ff 1189 /***************** Bit definition for RCC_APB1RSTR register *****************/
mbed_official 124:6a4a5b7d7324 1190 #define RCC_APB1RSTR_TIM2RST_Pos (0U)
mbed_official 124:6a4a5b7d7324 1191 #define RCC_APB1RSTR_TIM2RST_Msk (0x1U << RCC_APB1RSTR_TIM2RST_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 1192 #define RCC_APB1RSTR_TIM2RST RCC_APB1RSTR_TIM2RST_Msk /*!< Timer 2 reset */
mbed_official 124:6a4a5b7d7324 1193 #define RCC_APB1RSTR_TIM3RST_Pos (1U)
mbed_official 124:6a4a5b7d7324 1194 #define RCC_APB1RSTR_TIM3RST_Msk (0x1U << RCC_APB1RSTR_TIM3RST_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 1195 #define RCC_APB1RSTR_TIM3RST RCC_APB1RSTR_TIM3RST_Msk /*!< Timer 3 reset */
mbed_official 124:6a4a5b7d7324 1196 #define RCC_APB1RSTR_WWDGRST_Pos (11U)
mbed_official 124:6a4a5b7d7324 1197 #define RCC_APB1RSTR_WWDGRST_Msk (0x1U << RCC_APB1RSTR_WWDGRST_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 1198 #define RCC_APB1RSTR_WWDGRST RCC_APB1RSTR_WWDGRST_Msk /*!< Window Watchdog reset */
mbed_official 124:6a4a5b7d7324 1199 #define RCC_APB1RSTR_USART2RST_Pos (17U)
mbed_official 124:6a4a5b7d7324 1200 #define RCC_APB1RSTR_USART2RST_Msk (0x1U << RCC_APB1RSTR_USART2RST_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 1201 #define RCC_APB1RSTR_USART2RST RCC_APB1RSTR_USART2RST_Msk /*!< USART 2 reset */
mbed_official 124:6a4a5b7d7324 1202 #define RCC_APB1RSTR_I2C1RST_Pos (21U)
mbed_official 124:6a4a5b7d7324 1203 #define RCC_APB1RSTR_I2C1RST_Msk (0x1U << RCC_APB1RSTR_I2C1RST_Pos) /*!< 0x00200000 */
mbed_official 124:6a4a5b7d7324 1204 #define RCC_APB1RSTR_I2C1RST RCC_APB1RSTR_I2C1RST_Msk /*!< I2C 1 reset */
mbed_official 124:6a4a5b7d7324 1205
mbed_official 124:6a4a5b7d7324 1206
mbed_official 124:6a4a5b7d7324 1207 #define RCC_APB1RSTR_BKPRST_Pos (27U)
mbed_official 124:6a4a5b7d7324 1208 #define RCC_APB1RSTR_BKPRST_Msk (0x1U << RCC_APB1RSTR_BKPRST_Pos) /*!< 0x08000000 */
mbed_official 124:6a4a5b7d7324 1209 #define RCC_APB1RSTR_BKPRST RCC_APB1RSTR_BKPRST_Msk /*!< Backup interface reset */
mbed_official 124:6a4a5b7d7324 1210 #define RCC_APB1RSTR_PWRRST_Pos (28U)
mbed_official 124:6a4a5b7d7324 1211 #define RCC_APB1RSTR_PWRRST_Msk (0x1U << RCC_APB1RSTR_PWRRST_Pos) /*!< 0x10000000 */
mbed_official 124:6a4a5b7d7324 1212 #define RCC_APB1RSTR_PWRRST RCC_APB1RSTR_PWRRST_Msk /*!< Power interface reset */
mbed_official 124:6a4a5b7d7324 1213
mbed_official 124:6a4a5b7d7324 1214 #define RCC_APB1RSTR_TIM4RST_Pos (2U)
mbed_official 124:6a4a5b7d7324 1215 #define RCC_APB1RSTR_TIM4RST_Msk (0x1U << RCC_APB1RSTR_TIM4RST_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 1216 #define RCC_APB1RSTR_TIM4RST RCC_APB1RSTR_TIM4RST_Msk /*!< Timer 4 reset */
mbed_official 124:6a4a5b7d7324 1217 #define RCC_APB1RSTR_SPI2RST_Pos (14U)
mbed_official 124:6a4a5b7d7324 1218 #define RCC_APB1RSTR_SPI2RST_Msk (0x1U << RCC_APB1RSTR_SPI2RST_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 1219 #define RCC_APB1RSTR_SPI2RST RCC_APB1RSTR_SPI2RST_Msk /*!< SPI 2 reset */
mbed_official 124:6a4a5b7d7324 1220 #define RCC_APB1RSTR_USART3RST_Pos (18U)
mbed_official 124:6a4a5b7d7324 1221 #define RCC_APB1RSTR_USART3RST_Msk (0x1U << RCC_APB1RSTR_USART3RST_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 1222 #define RCC_APB1RSTR_USART3RST RCC_APB1RSTR_USART3RST_Msk /*!< USART 3 reset */
mbed_official 124:6a4a5b7d7324 1223 #define RCC_APB1RSTR_I2C2RST_Pos (22U)
mbed_official 124:6a4a5b7d7324 1224 #define RCC_APB1RSTR_I2C2RST_Msk (0x1U << RCC_APB1RSTR_I2C2RST_Pos) /*!< 0x00400000 */
mbed_official 124:6a4a5b7d7324 1225 #define RCC_APB1RSTR_I2C2RST RCC_APB1RSTR_I2C2RST_Msk /*!< I2C 2 reset */
mbed_official 124:6a4a5b7d7324 1226
mbed_official 124:6a4a5b7d7324 1227
mbed_official 124:6a4a5b7d7324 1228
mbed_official 124:6a4a5b7d7324 1229 #define RCC_APB1RSTR_TIM6RST_Pos (4U)
mbed_official 124:6a4a5b7d7324 1230 #define RCC_APB1RSTR_TIM6RST_Msk (0x1U << RCC_APB1RSTR_TIM6RST_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 1231 #define RCC_APB1RSTR_TIM6RST RCC_APB1RSTR_TIM6RST_Msk /*!< Timer 6 reset */
mbed_official 124:6a4a5b7d7324 1232 #define RCC_APB1RSTR_TIM7RST_Pos (5U)
mbed_official 124:6a4a5b7d7324 1233 #define RCC_APB1RSTR_TIM7RST_Msk (0x1U << RCC_APB1RSTR_TIM7RST_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 1234 #define RCC_APB1RSTR_TIM7RST RCC_APB1RSTR_TIM7RST_Msk /*!< Timer 7 reset */
mbed_official 124:6a4a5b7d7324 1235 #define RCC_APB1RSTR_CECRST_Pos (30U)
mbed_official 124:6a4a5b7d7324 1236 #define RCC_APB1RSTR_CECRST_Msk (0x1U << RCC_APB1RSTR_CECRST_Pos) /*!< 0x40000000 */
mbed_official 124:6a4a5b7d7324 1237 #define RCC_APB1RSTR_CECRST RCC_APB1RSTR_CECRST_Msk /*!< CEC interface reset */
mbed_official 124:6a4a5b7d7324 1238
mbed_official 124:6a4a5b7d7324 1239
mbed_official 124:6a4a5b7d7324 1240
mbed_official 124:6a4a5b7d7324 1241 #define RCC_APB1RSTR_DACRST_Pos (29U)
mbed_official 124:6a4a5b7d7324 1242 #define RCC_APB1RSTR_DACRST_Msk (0x1U << RCC_APB1RSTR_DACRST_Pos) /*!< 0x20000000 */
mbed_official 124:6a4a5b7d7324 1243 #define RCC_APB1RSTR_DACRST RCC_APB1RSTR_DACRST_Msk /*!< DAC interface reset */
bogdanm 0:9b334a45a8ff 1244
bogdanm 0:9b334a45a8ff 1245 /****************** Bit definition for RCC_AHBENR register ******************/
mbed_official 124:6a4a5b7d7324 1246 #define RCC_AHBENR_DMA1EN_Pos (0U)
mbed_official 124:6a4a5b7d7324 1247 #define RCC_AHBENR_DMA1EN_Msk (0x1U << RCC_AHBENR_DMA1EN_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 1248 #define RCC_AHBENR_DMA1EN RCC_AHBENR_DMA1EN_Msk /*!< DMA1 clock enable */
mbed_official 124:6a4a5b7d7324 1249 #define RCC_AHBENR_SRAMEN_Pos (2U)
mbed_official 124:6a4a5b7d7324 1250 #define RCC_AHBENR_SRAMEN_Msk (0x1U << RCC_AHBENR_SRAMEN_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 1251 #define RCC_AHBENR_SRAMEN RCC_AHBENR_SRAMEN_Msk /*!< SRAM interface clock enable */
mbed_official 124:6a4a5b7d7324 1252 #define RCC_AHBENR_FLITFEN_Pos (4U)
mbed_official 124:6a4a5b7d7324 1253 #define RCC_AHBENR_FLITFEN_Msk (0x1U << RCC_AHBENR_FLITFEN_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 1254 #define RCC_AHBENR_FLITFEN RCC_AHBENR_FLITFEN_Msk /*!< FLITF clock enable */
mbed_official 124:6a4a5b7d7324 1255 #define RCC_AHBENR_CRCEN_Pos (6U)
mbed_official 124:6a4a5b7d7324 1256 #define RCC_AHBENR_CRCEN_Msk (0x1U << RCC_AHBENR_CRCEN_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 1257 #define RCC_AHBENR_CRCEN RCC_AHBENR_CRCEN_Msk /*!< CRC clock enable */
bogdanm 0:9b334a45a8ff 1258
bogdanm 0:9b334a45a8ff 1259
bogdanm 0:9b334a45a8ff 1260
bogdanm 0:9b334a45a8ff 1261
bogdanm 0:9b334a45a8ff 1262 /****************** Bit definition for RCC_APB2ENR register *****************/
mbed_official 124:6a4a5b7d7324 1263 #define RCC_APB2ENR_AFIOEN_Pos (0U)
mbed_official 124:6a4a5b7d7324 1264 #define RCC_APB2ENR_AFIOEN_Msk (0x1U << RCC_APB2ENR_AFIOEN_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 1265 #define RCC_APB2ENR_AFIOEN RCC_APB2ENR_AFIOEN_Msk /*!< Alternate Function I/O clock enable */
mbed_official 124:6a4a5b7d7324 1266 #define RCC_APB2ENR_IOPAEN_Pos (2U)
mbed_official 124:6a4a5b7d7324 1267 #define RCC_APB2ENR_IOPAEN_Msk (0x1U << RCC_APB2ENR_IOPAEN_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 1268 #define RCC_APB2ENR_IOPAEN RCC_APB2ENR_IOPAEN_Msk /*!< I/O port A clock enable */
mbed_official 124:6a4a5b7d7324 1269 #define RCC_APB2ENR_IOPBEN_Pos (3U)
mbed_official 124:6a4a5b7d7324 1270 #define RCC_APB2ENR_IOPBEN_Msk (0x1U << RCC_APB2ENR_IOPBEN_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 1271 #define RCC_APB2ENR_IOPBEN RCC_APB2ENR_IOPBEN_Msk /*!< I/O port B clock enable */
mbed_official 124:6a4a5b7d7324 1272 #define RCC_APB2ENR_IOPCEN_Pos (4U)
mbed_official 124:6a4a5b7d7324 1273 #define RCC_APB2ENR_IOPCEN_Msk (0x1U << RCC_APB2ENR_IOPCEN_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 1274 #define RCC_APB2ENR_IOPCEN RCC_APB2ENR_IOPCEN_Msk /*!< I/O port C clock enable */
mbed_official 124:6a4a5b7d7324 1275 #define RCC_APB2ENR_IOPDEN_Pos (5U)
mbed_official 124:6a4a5b7d7324 1276 #define RCC_APB2ENR_IOPDEN_Msk (0x1U << RCC_APB2ENR_IOPDEN_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 1277 #define RCC_APB2ENR_IOPDEN RCC_APB2ENR_IOPDEN_Msk /*!< I/O port D clock enable */
mbed_official 124:6a4a5b7d7324 1278 #define RCC_APB2ENR_ADC1EN_Pos (9U)
mbed_official 124:6a4a5b7d7324 1279 #define RCC_APB2ENR_ADC1EN_Msk (0x1U << RCC_APB2ENR_ADC1EN_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 1280 #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADC1EN_Msk /*!< ADC 1 interface clock enable */
mbed_official 124:6a4a5b7d7324 1281
mbed_official 124:6a4a5b7d7324 1282
mbed_official 124:6a4a5b7d7324 1283 #define RCC_APB2ENR_TIM1EN_Pos (11U)
mbed_official 124:6a4a5b7d7324 1284 #define RCC_APB2ENR_TIM1EN_Msk (0x1U << RCC_APB2ENR_TIM1EN_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 1285 #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk /*!< TIM1 Timer clock enable */
mbed_official 124:6a4a5b7d7324 1286 #define RCC_APB2ENR_SPI1EN_Pos (12U)
mbed_official 124:6a4a5b7d7324 1287 #define RCC_APB2ENR_SPI1EN_Msk (0x1U << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 1288 #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk /*!< SPI 1 clock enable */
mbed_official 124:6a4a5b7d7324 1289 #define RCC_APB2ENR_USART1EN_Pos (14U)
mbed_official 124:6a4a5b7d7324 1290 #define RCC_APB2ENR_USART1EN_Msk (0x1U << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 1291 #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk /*!< USART1 clock enable */
mbed_official 124:6a4a5b7d7324 1292
mbed_official 124:6a4a5b7d7324 1293 #define RCC_APB2ENR_TIM15EN_Pos (16U)
mbed_official 124:6a4a5b7d7324 1294 #define RCC_APB2ENR_TIM15EN_Msk (0x1U << RCC_APB2ENR_TIM15EN_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 1295 #define RCC_APB2ENR_TIM15EN RCC_APB2ENR_TIM15EN_Msk /*!< TIM15 Timer clock enable */
mbed_official 124:6a4a5b7d7324 1296 #define RCC_APB2ENR_TIM16EN_Pos (17U)
mbed_official 124:6a4a5b7d7324 1297 #define RCC_APB2ENR_TIM16EN_Msk (0x1U << RCC_APB2ENR_TIM16EN_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 1298 #define RCC_APB2ENR_TIM16EN RCC_APB2ENR_TIM16EN_Msk /*!< TIM16 Timer clock enable */
mbed_official 124:6a4a5b7d7324 1299 #define RCC_APB2ENR_TIM17EN_Pos (18U)
mbed_official 124:6a4a5b7d7324 1300 #define RCC_APB2ENR_TIM17EN_Msk (0x1U << RCC_APB2ENR_TIM17EN_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 1301 #define RCC_APB2ENR_TIM17EN RCC_APB2ENR_TIM17EN_Msk /*!< TIM17 Timer clock enable */
mbed_official 124:6a4a5b7d7324 1302
mbed_official 124:6a4a5b7d7324 1303 #define RCC_APB2ENR_IOPEEN_Pos (6U)
mbed_official 124:6a4a5b7d7324 1304 #define RCC_APB2ENR_IOPEEN_Msk (0x1U << RCC_APB2ENR_IOPEEN_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 1305 #define RCC_APB2ENR_IOPEEN RCC_APB2ENR_IOPEEN_Msk /*!< I/O port E clock enable */
bogdanm 0:9b334a45a8ff 1306
bogdanm 0:9b334a45a8ff 1307
bogdanm 0:9b334a45a8ff 1308
bogdanm 0:9b334a45a8ff 1309
bogdanm 0:9b334a45a8ff 1310 /***************** Bit definition for RCC_APB1ENR register ******************/
mbed_official 124:6a4a5b7d7324 1311 #define RCC_APB1ENR_TIM2EN_Pos (0U)
mbed_official 124:6a4a5b7d7324 1312 #define RCC_APB1ENR_TIM2EN_Msk (0x1U << RCC_APB1ENR_TIM2EN_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 1313 #define RCC_APB1ENR_TIM2EN RCC_APB1ENR_TIM2EN_Msk /*!< Timer 2 clock enabled*/
mbed_official 124:6a4a5b7d7324 1314 #define RCC_APB1ENR_TIM3EN_Pos (1U)
mbed_official 124:6a4a5b7d7324 1315 #define RCC_APB1ENR_TIM3EN_Msk (0x1U << RCC_APB1ENR_TIM3EN_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 1316 #define RCC_APB1ENR_TIM3EN RCC_APB1ENR_TIM3EN_Msk /*!< Timer 3 clock enable */
mbed_official 124:6a4a5b7d7324 1317 #define RCC_APB1ENR_WWDGEN_Pos (11U)
mbed_official 124:6a4a5b7d7324 1318 #define RCC_APB1ENR_WWDGEN_Msk (0x1U << RCC_APB1ENR_WWDGEN_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 1319 #define RCC_APB1ENR_WWDGEN RCC_APB1ENR_WWDGEN_Msk /*!< Window Watchdog clock enable */
mbed_official 124:6a4a5b7d7324 1320 #define RCC_APB1ENR_USART2EN_Pos (17U)
mbed_official 124:6a4a5b7d7324 1321 #define RCC_APB1ENR_USART2EN_Msk (0x1U << RCC_APB1ENR_USART2EN_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 1322 #define RCC_APB1ENR_USART2EN RCC_APB1ENR_USART2EN_Msk /*!< USART 2 clock enable */
mbed_official 124:6a4a5b7d7324 1323 #define RCC_APB1ENR_I2C1EN_Pos (21U)
mbed_official 124:6a4a5b7d7324 1324 #define RCC_APB1ENR_I2C1EN_Msk (0x1U << RCC_APB1ENR_I2C1EN_Pos) /*!< 0x00200000 */
mbed_official 124:6a4a5b7d7324 1325 #define RCC_APB1ENR_I2C1EN RCC_APB1ENR_I2C1EN_Msk /*!< I2C 1 clock enable */
mbed_official 124:6a4a5b7d7324 1326
mbed_official 124:6a4a5b7d7324 1327
mbed_official 124:6a4a5b7d7324 1328 #define RCC_APB1ENR_BKPEN_Pos (27U)
mbed_official 124:6a4a5b7d7324 1329 #define RCC_APB1ENR_BKPEN_Msk (0x1U << RCC_APB1ENR_BKPEN_Pos) /*!< 0x08000000 */
mbed_official 124:6a4a5b7d7324 1330 #define RCC_APB1ENR_BKPEN RCC_APB1ENR_BKPEN_Msk /*!< Backup interface clock enable */
mbed_official 124:6a4a5b7d7324 1331 #define RCC_APB1ENR_PWREN_Pos (28U)
mbed_official 124:6a4a5b7d7324 1332 #define RCC_APB1ENR_PWREN_Msk (0x1U << RCC_APB1ENR_PWREN_Pos) /*!< 0x10000000 */
mbed_official 124:6a4a5b7d7324 1333 #define RCC_APB1ENR_PWREN RCC_APB1ENR_PWREN_Msk /*!< Power interface clock enable */
mbed_official 124:6a4a5b7d7324 1334
mbed_official 124:6a4a5b7d7324 1335 #define RCC_APB1ENR_TIM4EN_Pos (2U)
mbed_official 124:6a4a5b7d7324 1336 #define RCC_APB1ENR_TIM4EN_Msk (0x1U << RCC_APB1ENR_TIM4EN_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 1337 #define RCC_APB1ENR_TIM4EN RCC_APB1ENR_TIM4EN_Msk /*!< Timer 4 clock enable */
mbed_official 124:6a4a5b7d7324 1338 #define RCC_APB1ENR_SPI2EN_Pos (14U)
mbed_official 124:6a4a5b7d7324 1339 #define RCC_APB1ENR_SPI2EN_Msk (0x1U << RCC_APB1ENR_SPI2EN_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 1340 #define RCC_APB1ENR_SPI2EN RCC_APB1ENR_SPI2EN_Msk /*!< SPI 2 clock enable */
mbed_official 124:6a4a5b7d7324 1341 #define RCC_APB1ENR_USART3EN_Pos (18U)
mbed_official 124:6a4a5b7d7324 1342 #define RCC_APB1ENR_USART3EN_Msk (0x1U << RCC_APB1ENR_USART3EN_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 1343 #define RCC_APB1ENR_USART3EN RCC_APB1ENR_USART3EN_Msk /*!< USART 3 clock enable */
mbed_official 124:6a4a5b7d7324 1344 #define RCC_APB1ENR_I2C2EN_Pos (22U)
mbed_official 124:6a4a5b7d7324 1345 #define RCC_APB1ENR_I2C2EN_Msk (0x1U << RCC_APB1ENR_I2C2EN_Pos) /*!< 0x00400000 */
mbed_official 124:6a4a5b7d7324 1346 #define RCC_APB1ENR_I2C2EN RCC_APB1ENR_I2C2EN_Msk /*!< I2C 2 clock enable */
mbed_official 124:6a4a5b7d7324 1347
mbed_official 124:6a4a5b7d7324 1348
mbed_official 124:6a4a5b7d7324 1349
mbed_official 124:6a4a5b7d7324 1350 #define RCC_APB1ENR_TIM6EN_Pos (4U)
mbed_official 124:6a4a5b7d7324 1351 #define RCC_APB1ENR_TIM6EN_Msk (0x1U << RCC_APB1ENR_TIM6EN_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 1352 #define RCC_APB1ENR_TIM6EN RCC_APB1ENR_TIM6EN_Msk /*!< Timer 6 clock enable */
mbed_official 124:6a4a5b7d7324 1353 #define RCC_APB1ENR_TIM7EN_Pos (5U)
mbed_official 124:6a4a5b7d7324 1354 #define RCC_APB1ENR_TIM7EN_Msk (0x1U << RCC_APB1ENR_TIM7EN_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 1355 #define RCC_APB1ENR_TIM7EN RCC_APB1ENR_TIM7EN_Msk /*!< Timer 7 clock enable */
mbed_official 124:6a4a5b7d7324 1356 #define RCC_APB1ENR_CECEN_Pos (30U)
mbed_official 124:6a4a5b7d7324 1357 #define RCC_APB1ENR_CECEN_Msk (0x1U << RCC_APB1ENR_CECEN_Pos) /*!< 0x40000000 */
mbed_official 124:6a4a5b7d7324 1358 #define RCC_APB1ENR_CECEN RCC_APB1ENR_CECEN_Msk /*!< CEC interface clock enable */
mbed_official 124:6a4a5b7d7324 1359
mbed_official 124:6a4a5b7d7324 1360
mbed_official 124:6a4a5b7d7324 1361
mbed_official 124:6a4a5b7d7324 1362 #define RCC_APB1ENR_DACEN_Pos (29U)
mbed_official 124:6a4a5b7d7324 1363 #define RCC_APB1ENR_DACEN_Msk (0x1U << RCC_APB1ENR_DACEN_Pos) /*!< 0x20000000 */
mbed_official 124:6a4a5b7d7324 1364 #define RCC_APB1ENR_DACEN RCC_APB1ENR_DACEN_Msk /*!< DAC interface clock enable */
bogdanm 0:9b334a45a8ff 1365
bogdanm 0:9b334a45a8ff 1366 /******************* Bit definition for RCC_BDCR register *******************/
mbed_official 124:6a4a5b7d7324 1367 #define RCC_BDCR_LSEON_Pos (0U)
mbed_official 124:6a4a5b7d7324 1368 #define RCC_BDCR_LSEON_Msk (0x1U << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 1369 #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk /*!< External Low Speed oscillator enable */
mbed_official 124:6a4a5b7d7324 1370 #define RCC_BDCR_LSERDY_Pos (1U)
mbed_official 124:6a4a5b7d7324 1371 #define RCC_BDCR_LSERDY_Msk (0x1U << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 1372 #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk /*!< External Low Speed oscillator Ready */
mbed_official 124:6a4a5b7d7324 1373 #define RCC_BDCR_LSEBYP_Pos (2U)
mbed_official 124:6a4a5b7d7324 1374 #define RCC_BDCR_LSEBYP_Msk (0x1U << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 1375 #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk /*!< External Low Speed oscillator Bypass */
mbed_official 124:6a4a5b7d7324 1376
mbed_official 124:6a4a5b7d7324 1377 #define RCC_BDCR_RTCSEL_Pos (8U)
mbed_official 124:6a4a5b7d7324 1378 #define RCC_BDCR_RTCSEL_Msk (0x3U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */
mbed_official 124:6a4a5b7d7324 1379 #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk /*!< RTCSEL[1:0] bits (RTC clock source selection) */
mbed_official 124:6a4a5b7d7324 1380 #define RCC_BDCR_RTCSEL_0 (0x1U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 1381 #define RCC_BDCR_RTCSEL_1 (0x2U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */
bogdanm 0:9b334a45a8ff 1382
bogdanm 0:9b334a45a8ff 1383 /*!< RTC congiguration */
mbed_official 124:6a4a5b7d7324 1384 #define RCC_BDCR_RTCSEL_NOCLOCK ((uint32_t)0x00000000) /*!< No clock */
mbed_official 124:6a4a5b7d7324 1385 #define RCC_BDCR_RTCSEL_LSE ((uint32_t)0x00000100) /*!< LSE oscillator clock used as RTC clock */
mbed_official 124:6a4a5b7d7324 1386 #define RCC_BDCR_RTCSEL_LSI ((uint32_t)0x00000200) /*!< LSI oscillator clock used as RTC clock */
mbed_official 124:6a4a5b7d7324 1387 #define RCC_BDCR_RTCSEL_HSE ((uint32_t)0x00000300) /*!< HSE oscillator clock divided by 128 used as RTC clock */
mbed_official 124:6a4a5b7d7324 1388
mbed_official 124:6a4a5b7d7324 1389 #define RCC_BDCR_RTCEN_Pos (15U)
mbed_official 124:6a4a5b7d7324 1390 #define RCC_BDCR_RTCEN_Msk (0x1U << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 1391 #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk /*!< RTC clock enable */
mbed_official 124:6a4a5b7d7324 1392 #define RCC_BDCR_BDRST_Pos (16U)
mbed_official 124:6a4a5b7d7324 1393 #define RCC_BDCR_BDRST_Msk (0x1U << RCC_BDCR_BDRST_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 1394 #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk /*!< Backup domain software reset */
bogdanm 0:9b334a45a8ff 1395
bogdanm 0:9b334a45a8ff 1396 /******************* Bit definition for RCC_CSR register ********************/
mbed_official 124:6a4a5b7d7324 1397 #define RCC_CSR_LSION_Pos (0U)
mbed_official 124:6a4a5b7d7324 1398 #define RCC_CSR_LSION_Msk (0x1U << RCC_CSR_LSION_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 1399 #define RCC_CSR_LSION RCC_CSR_LSION_Msk /*!< Internal Low Speed oscillator enable */
mbed_official 124:6a4a5b7d7324 1400 #define RCC_CSR_LSIRDY_Pos (1U)
mbed_official 124:6a4a5b7d7324 1401 #define RCC_CSR_LSIRDY_Msk (0x1U << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 1402 #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk /*!< Internal Low Speed oscillator Ready */
mbed_official 124:6a4a5b7d7324 1403 #define RCC_CSR_RMVF_Pos (24U)
mbed_official 124:6a4a5b7d7324 1404 #define RCC_CSR_RMVF_Msk (0x1U << RCC_CSR_RMVF_Pos) /*!< 0x01000000 */
mbed_official 124:6a4a5b7d7324 1405 #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk /*!< Remove reset flag */
mbed_official 124:6a4a5b7d7324 1406 #define RCC_CSR_PINRSTF_Pos (26U)
mbed_official 124:6a4a5b7d7324 1407 #define RCC_CSR_PINRSTF_Msk (0x1U << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */
mbed_official 124:6a4a5b7d7324 1408 #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk /*!< PIN reset flag */
mbed_official 124:6a4a5b7d7324 1409 #define RCC_CSR_PORRSTF_Pos (27U)
mbed_official 124:6a4a5b7d7324 1410 #define RCC_CSR_PORRSTF_Msk (0x1U << RCC_CSR_PORRSTF_Pos) /*!< 0x08000000 */
mbed_official 124:6a4a5b7d7324 1411 #define RCC_CSR_PORRSTF RCC_CSR_PORRSTF_Msk /*!< POR/PDR reset flag */
mbed_official 124:6a4a5b7d7324 1412 #define RCC_CSR_SFTRSTF_Pos (28U)
mbed_official 124:6a4a5b7d7324 1413 #define RCC_CSR_SFTRSTF_Msk (0x1U << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */
mbed_official 124:6a4a5b7d7324 1414 #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk /*!< Software Reset flag */
mbed_official 124:6a4a5b7d7324 1415 #define RCC_CSR_IWDGRSTF_Pos (29U)
mbed_official 124:6a4a5b7d7324 1416 #define RCC_CSR_IWDGRSTF_Msk (0x1U << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */
mbed_official 124:6a4a5b7d7324 1417 #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk /*!< Independent Watchdog reset flag */
mbed_official 124:6a4a5b7d7324 1418 #define RCC_CSR_WWDGRSTF_Pos (30U)
mbed_official 124:6a4a5b7d7324 1419 #define RCC_CSR_WWDGRSTF_Msk (0x1U << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */
mbed_official 124:6a4a5b7d7324 1420 #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk /*!< Window watchdog reset flag */
mbed_official 124:6a4a5b7d7324 1421 #define RCC_CSR_LPWRRSTF_Pos (31U)
mbed_official 124:6a4a5b7d7324 1422 #define RCC_CSR_LPWRRSTF_Msk (0x1U << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */
mbed_official 124:6a4a5b7d7324 1423 #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk /*!< Low-Power reset flag */
bogdanm 0:9b334a45a8ff 1424
bogdanm 0:9b334a45a8ff 1425
bogdanm 0:9b334a45a8ff 1426 /******************* Bit definition for RCC_CFGR2 register ******************/
bogdanm 0:9b334a45a8ff 1427 /*!< PREDIV1 configuration */
mbed_official 124:6a4a5b7d7324 1428 #define RCC_CFGR2_PREDIV1_Pos (0U)
mbed_official 124:6a4a5b7d7324 1429 #define RCC_CFGR2_PREDIV1_Msk (0xFU << RCC_CFGR2_PREDIV1_Pos) /*!< 0x0000000F */
mbed_official 124:6a4a5b7d7324 1430 #define RCC_CFGR2_PREDIV1 RCC_CFGR2_PREDIV1_Msk /*!< PREDIV1[3:0] bits */
mbed_official 124:6a4a5b7d7324 1431 #define RCC_CFGR2_PREDIV1_0 (0x1U << RCC_CFGR2_PREDIV1_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 1432 #define RCC_CFGR2_PREDIV1_1 (0x2U << RCC_CFGR2_PREDIV1_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 1433 #define RCC_CFGR2_PREDIV1_2 (0x4U << RCC_CFGR2_PREDIV1_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 1434 #define RCC_CFGR2_PREDIV1_3 (0x8U << RCC_CFGR2_PREDIV1_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 1435
mbed_official 124:6a4a5b7d7324 1436 #define RCC_CFGR2_PREDIV1_DIV1 ((uint32_t)0x00000000) /*!< PREDIV1 input clock not divided */
mbed_official 124:6a4a5b7d7324 1437 #define RCC_CFGR2_PREDIV1_DIV2_Pos (0U)
mbed_official 124:6a4a5b7d7324 1438 #define RCC_CFGR2_PREDIV1_DIV2_Msk (0x1U << RCC_CFGR2_PREDIV1_DIV2_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 1439 #define RCC_CFGR2_PREDIV1_DIV2 RCC_CFGR2_PREDIV1_DIV2_Msk /*!< PREDIV1 input clock divided by 2 */
mbed_official 124:6a4a5b7d7324 1440 #define RCC_CFGR2_PREDIV1_DIV3_Pos (1U)
mbed_official 124:6a4a5b7d7324 1441 #define RCC_CFGR2_PREDIV1_DIV3_Msk (0x1U << RCC_CFGR2_PREDIV1_DIV3_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 1442 #define RCC_CFGR2_PREDIV1_DIV3 RCC_CFGR2_PREDIV1_DIV3_Msk /*!< PREDIV1 input clock divided by 3 */
mbed_official 124:6a4a5b7d7324 1443 #define RCC_CFGR2_PREDIV1_DIV4_Pos (0U)
mbed_official 124:6a4a5b7d7324 1444 #define RCC_CFGR2_PREDIV1_DIV4_Msk (0x3U << RCC_CFGR2_PREDIV1_DIV4_Pos) /*!< 0x00000003 */
mbed_official 124:6a4a5b7d7324 1445 #define RCC_CFGR2_PREDIV1_DIV4 RCC_CFGR2_PREDIV1_DIV4_Msk /*!< PREDIV1 input clock divided by 4 */
mbed_official 124:6a4a5b7d7324 1446 #define RCC_CFGR2_PREDIV1_DIV5_Pos (2U)
mbed_official 124:6a4a5b7d7324 1447 #define RCC_CFGR2_PREDIV1_DIV5_Msk (0x1U << RCC_CFGR2_PREDIV1_DIV5_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 1448 #define RCC_CFGR2_PREDIV1_DIV5 RCC_CFGR2_PREDIV1_DIV5_Msk /*!< PREDIV1 input clock divided by 5 */
mbed_official 124:6a4a5b7d7324 1449 #define RCC_CFGR2_PREDIV1_DIV6_Pos (0U)
mbed_official 124:6a4a5b7d7324 1450 #define RCC_CFGR2_PREDIV1_DIV6_Msk (0x5U << RCC_CFGR2_PREDIV1_DIV6_Pos) /*!< 0x00000005 */
mbed_official 124:6a4a5b7d7324 1451 #define RCC_CFGR2_PREDIV1_DIV6 RCC_CFGR2_PREDIV1_DIV6_Msk /*!< PREDIV1 input clock divided by 6 */
mbed_official 124:6a4a5b7d7324 1452 #define RCC_CFGR2_PREDIV1_DIV7_Pos (1U)
mbed_official 124:6a4a5b7d7324 1453 #define RCC_CFGR2_PREDIV1_DIV7_Msk (0x3U << RCC_CFGR2_PREDIV1_DIV7_Pos) /*!< 0x00000006 */
mbed_official 124:6a4a5b7d7324 1454 #define RCC_CFGR2_PREDIV1_DIV7 RCC_CFGR2_PREDIV1_DIV7_Msk /*!< PREDIV1 input clock divided by 7 */
mbed_official 124:6a4a5b7d7324 1455 #define RCC_CFGR2_PREDIV1_DIV8_Pos (0U)
mbed_official 124:6a4a5b7d7324 1456 #define RCC_CFGR2_PREDIV1_DIV8_Msk (0x7U << RCC_CFGR2_PREDIV1_DIV8_Pos) /*!< 0x00000007 */
mbed_official 124:6a4a5b7d7324 1457 #define RCC_CFGR2_PREDIV1_DIV8 RCC_CFGR2_PREDIV1_DIV8_Msk /*!< PREDIV1 input clock divided by 8 */
mbed_official 124:6a4a5b7d7324 1458 #define RCC_CFGR2_PREDIV1_DIV9_Pos (3U)
mbed_official 124:6a4a5b7d7324 1459 #define RCC_CFGR2_PREDIV1_DIV9_Msk (0x1U << RCC_CFGR2_PREDIV1_DIV9_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 1460 #define RCC_CFGR2_PREDIV1_DIV9 RCC_CFGR2_PREDIV1_DIV9_Msk /*!< PREDIV1 input clock divided by 9 */
mbed_official 124:6a4a5b7d7324 1461 #define RCC_CFGR2_PREDIV1_DIV10_Pos (0U)
mbed_official 124:6a4a5b7d7324 1462 #define RCC_CFGR2_PREDIV1_DIV10_Msk (0x9U << RCC_CFGR2_PREDIV1_DIV10_Pos) /*!< 0x00000009 */
mbed_official 124:6a4a5b7d7324 1463 #define RCC_CFGR2_PREDIV1_DIV10 RCC_CFGR2_PREDIV1_DIV10_Msk /*!< PREDIV1 input clock divided by 10 */
mbed_official 124:6a4a5b7d7324 1464 #define RCC_CFGR2_PREDIV1_DIV11_Pos (1U)
mbed_official 124:6a4a5b7d7324 1465 #define RCC_CFGR2_PREDIV1_DIV11_Msk (0x5U << RCC_CFGR2_PREDIV1_DIV11_Pos) /*!< 0x0000000A */
mbed_official 124:6a4a5b7d7324 1466 #define RCC_CFGR2_PREDIV1_DIV11 RCC_CFGR2_PREDIV1_DIV11_Msk /*!< PREDIV1 input clock divided by 11 */
mbed_official 124:6a4a5b7d7324 1467 #define RCC_CFGR2_PREDIV1_DIV12_Pos (0U)
mbed_official 124:6a4a5b7d7324 1468 #define RCC_CFGR2_PREDIV1_DIV12_Msk (0xBU << RCC_CFGR2_PREDIV1_DIV12_Pos) /*!< 0x0000000B */
mbed_official 124:6a4a5b7d7324 1469 #define RCC_CFGR2_PREDIV1_DIV12 RCC_CFGR2_PREDIV1_DIV12_Msk /*!< PREDIV1 input clock divided by 12 */
mbed_official 124:6a4a5b7d7324 1470 #define RCC_CFGR2_PREDIV1_DIV13_Pos (2U)
mbed_official 124:6a4a5b7d7324 1471 #define RCC_CFGR2_PREDIV1_DIV13_Msk (0x3U << RCC_CFGR2_PREDIV1_DIV13_Pos) /*!< 0x0000000C */
mbed_official 124:6a4a5b7d7324 1472 #define RCC_CFGR2_PREDIV1_DIV13 RCC_CFGR2_PREDIV1_DIV13_Msk /*!< PREDIV1 input clock divided by 13 */
mbed_official 124:6a4a5b7d7324 1473 #define RCC_CFGR2_PREDIV1_DIV14_Pos (0U)
mbed_official 124:6a4a5b7d7324 1474 #define RCC_CFGR2_PREDIV1_DIV14_Msk (0xDU << RCC_CFGR2_PREDIV1_DIV14_Pos) /*!< 0x0000000D */
mbed_official 124:6a4a5b7d7324 1475 #define RCC_CFGR2_PREDIV1_DIV14 RCC_CFGR2_PREDIV1_DIV14_Msk /*!< PREDIV1 input clock divided by 14 */
mbed_official 124:6a4a5b7d7324 1476 #define RCC_CFGR2_PREDIV1_DIV15_Pos (1U)
mbed_official 124:6a4a5b7d7324 1477 #define RCC_CFGR2_PREDIV1_DIV15_Msk (0x7U << RCC_CFGR2_PREDIV1_DIV15_Pos) /*!< 0x0000000E */
mbed_official 124:6a4a5b7d7324 1478 #define RCC_CFGR2_PREDIV1_DIV15 RCC_CFGR2_PREDIV1_DIV15_Msk /*!< PREDIV1 input clock divided by 15 */
mbed_official 124:6a4a5b7d7324 1479 #define RCC_CFGR2_PREDIV1_DIV16_Pos (0U)
mbed_official 124:6a4a5b7d7324 1480 #define RCC_CFGR2_PREDIV1_DIV16_Msk (0xFU << RCC_CFGR2_PREDIV1_DIV16_Pos) /*!< 0x0000000F */
mbed_official 124:6a4a5b7d7324 1481 #define RCC_CFGR2_PREDIV1_DIV16 RCC_CFGR2_PREDIV1_DIV16_Msk /*!< PREDIV1 input clock divided by 16 */
bogdanm 0:9b334a45a8ff 1482
bogdanm 0:9b334a45a8ff 1483 /******************************************************************************/
bogdanm 0:9b334a45a8ff 1484 /* */
bogdanm 0:9b334a45a8ff 1485 /* General Purpose and Alternate Function I/O */
bogdanm 0:9b334a45a8ff 1486 /* */
bogdanm 0:9b334a45a8ff 1487 /******************************************************************************/
bogdanm 0:9b334a45a8ff 1488
bogdanm 0:9b334a45a8ff 1489 /******************* Bit definition for GPIO_CRL register *******************/
mbed_official 124:6a4a5b7d7324 1490 #define GPIO_CRL_MODE_Pos (0U)
mbed_official 124:6a4a5b7d7324 1491 #define GPIO_CRL_MODE_Msk (0x33333333U << GPIO_CRL_MODE_Pos) /*!< 0x33333333 */
mbed_official 124:6a4a5b7d7324 1492 #define GPIO_CRL_MODE GPIO_CRL_MODE_Msk /*!< Port x mode bits */
mbed_official 124:6a4a5b7d7324 1493
mbed_official 124:6a4a5b7d7324 1494 #define GPIO_CRL_MODE0_Pos (0U)
mbed_official 124:6a4a5b7d7324 1495 #define GPIO_CRL_MODE0_Msk (0x3U << GPIO_CRL_MODE0_Pos) /*!< 0x00000003 */
mbed_official 124:6a4a5b7d7324 1496 #define GPIO_CRL_MODE0 GPIO_CRL_MODE0_Msk /*!< MODE0[1:0] bits (Port x mode bits, pin 0) */
mbed_official 124:6a4a5b7d7324 1497 #define GPIO_CRL_MODE0_0 (0x1U << GPIO_CRL_MODE0_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 1498 #define GPIO_CRL_MODE0_1 (0x2U << GPIO_CRL_MODE0_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 1499
mbed_official 124:6a4a5b7d7324 1500 #define GPIO_CRL_MODE1_Pos (4U)
mbed_official 124:6a4a5b7d7324 1501 #define GPIO_CRL_MODE1_Msk (0x3U << GPIO_CRL_MODE1_Pos) /*!< 0x00000030 */
mbed_official 124:6a4a5b7d7324 1502 #define GPIO_CRL_MODE1 GPIO_CRL_MODE1_Msk /*!< MODE1[1:0] bits (Port x mode bits, pin 1) */
mbed_official 124:6a4a5b7d7324 1503 #define GPIO_CRL_MODE1_0 (0x1U << GPIO_CRL_MODE1_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 1504 #define GPIO_CRL_MODE1_1 (0x2U << GPIO_CRL_MODE1_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 1505
mbed_official 124:6a4a5b7d7324 1506 #define GPIO_CRL_MODE2_Pos (8U)
mbed_official 124:6a4a5b7d7324 1507 #define GPIO_CRL_MODE2_Msk (0x3U << GPIO_CRL_MODE2_Pos) /*!< 0x00000300 */
mbed_official 124:6a4a5b7d7324 1508 #define GPIO_CRL_MODE2 GPIO_CRL_MODE2_Msk /*!< MODE2[1:0] bits (Port x mode bits, pin 2) */
mbed_official 124:6a4a5b7d7324 1509 #define GPIO_CRL_MODE2_0 (0x1U << GPIO_CRL_MODE2_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 1510 #define GPIO_CRL_MODE2_1 (0x2U << GPIO_CRL_MODE2_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 1511
mbed_official 124:6a4a5b7d7324 1512 #define GPIO_CRL_MODE3_Pos (12U)
mbed_official 124:6a4a5b7d7324 1513 #define GPIO_CRL_MODE3_Msk (0x3U << GPIO_CRL_MODE3_Pos) /*!< 0x00003000 */
mbed_official 124:6a4a5b7d7324 1514 #define GPIO_CRL_MODE3 GPIO_CRL_MODE3_Msk /*!< MODE3[1:0] bits (Port x mode bits, pin 3) */
mbed_official 124:6a4a5b7d7324 1515 #define GPIO_CRL_MODE3_0 (0x1U << GPIO_CRL_MODE3_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 1516 #define GPIO_CRL_MODE3_1 (0x2U << GPIO_CRL_MODE3_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 1517
mbed_official 124:6a4a5b7d7324 1518 #define GPIO_CRL_MODE4_Pos (16U)
mbed_official 124:6a4a5b7d7324 1519 #define GPIO_CRL_MODE4_Msk (0x3U << GPIO_CRL_MODE4_Pos) /*!< 0x00030000 */
mbed_official 124:6a4a5b7d7324 1520 #define GPIO_CRL_MODE4 GPIO_CRL_MODE4_Msk /*!< MODE4[1:0] bits (Port x mode bits, pin 4) */
mbed_official 124:6a4a5b7d7324 1521 #define GPIO_CRL_MODE4_0 (0x1U << GPIO_CRL_MODE4_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 1522 #define GPIO_CRL_MODE4_1 (0x2U << GPIO_CRL_MODE4_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 1523
mbed_official 124:6a4a5b7d7324 1524 #define GPIO_CRL_MODE5_Pos (20U)
mbed_official 124:6a4a5b7d7324 1525 #define GPIO_CRL_MODE5_Msk (0x3U << GPIO_CRL_MODE5_Pos) /*!< 0x00300000 */
mbed_official 124:6a4a5b7d7324 1526 #define GPIO_CRL_MODE5 GPIO_CRL_MODE5_Msk /*!< MODE5[1:0] bits (Port x mode bits, pin 5) */
mbed_official 124:6a4a5b7d7324 1527 #define GPIO_CRL_MODE5_0 (0x1U << GPIO_CRL_MODE5_Pos) /*!< 0x00100000 */
mbed_official 124:6a4a5b7d7324 1528 #define GPIO_CRL_MODE5_1 (0x2U << GPIO_CRL_MODE5_Pos) /*!< 0x00200000 */
mbed_official 124:6a4a5b7d7324 1529
mbed_official 124:6a4a5b7d7324 1530 #define GPIO_CRL_MODE6_Pos (24U)
mbed_official 124:6a4a5b7d7324 1531 #define GPIO_CRL_MODE6_Msk (0x3U << GPIO_CRL_MODE6_Pos) /*!< 0x03000000 */
mbed_official 124:6a4a5b7d7324 1532 #define GPIO_CRL_MODE6 GPIO_CRL_MODE6_Msk /*!< MODE6[1:0] bits (Port x mode bits, pin 6) */
mbed_official 124:6a4a5b7d7324 1533 #define GPIO_CRL_MODE6_0 (0x1U << GPIO_CRL_MODE6_Pos) /*!< 0x01000000 */
mbed_official 124:6a4a5b7d7324 1534 #define GPIO_CRL_MODE6_1 (0x2U << GPIO_CRL_MODE6_Pos) /*!< 0x02000000 */
mbed_official 124:6a4a5b7d7324 1535
mbed_official 124:6a4a5b7d7324 1536 #define GPIO_CRL_MODE7_Pos (28U)
mbed_official 124:6a4a5b7d7324 1537 #define GPIO_CRL_MODE7_Msk (0x3U << GPIO_CRL_MODE7_Pos) /*!< 0x30000000 */
mbed_official 124:6a4a5b7d7324 1538 #define GPIO_CRL_MODE7 GPIO_CRL_MODE7_Msk /*!< MODE7[1:0] bits (Port x mode bits, pin 7) */
mbed_official 124:6a4a5b7d7324 1539 #define GPIO_CRL_MODE7_0 (0x1U << GPIO_CRL_MODE7_Pos) /*!< 0x10000000 */
mbed_official 124:6a4a5b7d7324 1540 #define GPIO_CRL_MODE7_1 (0x2U << GPIO_CRL_MODE7_Pos) /*!< 0x20000000 */
mbed_official 124:6a4a5b7d7324 1541
mbed_official 124:6a4a5b7d7324 1542 #define GPIO_CRL_CNF_Pos (2U)
mbed_official 124:6a4a5b7d7324 1543 #define GPIO_CRL_CNF_Msk (0x33333333U << GPIO_CRL_CNF_Pos) /*!< 0xCCCCCCCC */
mbed_official 124:6a4a5b7d7324 1544 #define GPIO_CRL_CNF GPIO_CRL_CNF_Msk /*!< Port x configuration bits */
mbed_official 124:6a4a5b7d7324 1545
mbed_official 124:6a4a5b7d7324 1546 #define GPIO_CRL_CNF0_Pos (2U)
mbed_official 124:6a4a5b7d7324 1547 #define GPIO_CRL_CNF0_Msk (0x3U << GPIO_CRL_CNF0_Pos) /*!< 0x0000000C */
mbed_official 124:6a4a5b7d7324 1548 #define GPIO_CRL_CNF0 GPIO_CRL_CNF0_Msk /*!< CNF0[1:0] bits (Port x configuration bits, pin 0) */
mbed_official 124:6a4a5b7d7324 1549 #define GPIO_CRL_CNF0_0 (0x1U << GPIO_CRL_CNF0_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 1550 #define GPIO_CRL_CNF0_1 (0x2U << GPIO_CRL_CNF0_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 1551
mbed_official 124:6a4a5b7d7324 1552 #define GPIO_CRL_CNF1_Pos (6U)
mbed_official 124:6a4a5b7d7324 1553 #define GPIO_CRL_CNF1_Msk (0x3U << GPIO_CRL_CNF1_Pos) /*!< 0x000000C0 */
mbed_official 124:6a4a5b7d7324 1554 #define GPIO_CRL_CNF1 GPIO_CRL_CNF1_Msk /*!< CNF1[1:0] bits (Port x configuration bits, pin 1) */
mbed_official 124:6a4a5b7d7324 1555 #define GPIO_CRL_CNF1_0 (0x1U << GPIO_CRL_CNF1_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 1556 #define GPIO_CRL_CNF1_1 (0x2U << GPIO_CRL_CNF1_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 1557
mbed_official 124:6a4a5b7d7324 1558 #define GPIO_CRL_CNF2_Pos (10U)
mbed_official 124:6a4a5b7d7324 1559 #define GPIO_CRL_CNF2_Msk (0x3U << GPIO_CRL_CNF2_Pos) /*!< 0x00000C00 */
mbed_official 124:6a4a5b7d7324 1560 #define GPIO_CRL_CNF2 GPIO_CRL_CNF2_Msk /*!< CNF2[1:0] bits (Port x configuration bits, pin 2) */
mbed_official 124:6a4a5b7d7324 1561 #define GPIO_CRL_CNF2_0 (0x1U << GPIO_CRL_CNF2_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 1562 #define GPIO_CRL_CNF2_1 (0x2U << GPIO_CRL_CNF2_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 1563
mbed_official 124:6a4a5b7d7324 1564 #define GPIO_CRL_CNF3_Pos (14U)
mbed_official 124:6a4a5b7d7324 1565 #define GPIO_CRL_CNF3_Msk (0x3U << GPIO_CRL_CNF3_Pos) /*!< 0x0000C000 */
mbed_official 124:6a4a5b7d7324 1566 #define GPIO_CRL_CNF3 GPIO_CRL_CNF3_Msk /*!< CNF3[1:0] bits (Port x configuration bits, pin 3) */
mbed_official 124:6a4a5b7d7324 1567 #define GPIO_CRL_CNF3_0 (0x1U << GPIO_CRL_CNF3_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 1568 #define GPIO_CRL_CNF3_1 (0x2U << GPIO_CRL_CNF3_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 1569
mbed_official 124:6a4a5b7d7324 1570 #define GPIO_CRL_CNF4_Pos (18U)
mbed_official 124:6a4a5b7d7324 1571 #define GPIO_CRL_CNF4_Msk (0x3U << GPIO_CRL_CNF4_Pos) /*!< 0x000C0000 */
mbed_official 124:6a4a5b7d7324 1572 #define GPIO_CRL_CNF4 GPIO_CRL_CNF4_Msk /*!< CNF4[1:0] bits (Port x configuration bits, pin 4) */
mbed_official 124:6a4a5b7d7324 1573 #define GPIO_CRL_CNF4_0 (0x1U << GPIO_CRL_CNF4_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 1574 #define GPIO_CRL_CNF4_1 (0x2U << GPIO_CRL_CNF4_Pos) /*!< 0x00080000 */
mbed_official 124:6a4a5b7d7324 1575
mbed_official 124:6a4a5b7d7324 1576 #define GPIO_CRL_CNF5_Pos (22U)
mbed_official 124:6a4a5b7d7324 1577 #define GPIO_CRL_CNF5_Msk (0x3U << GPIO_CRL_CNF5_Pos) /*!< 0x00C00000 */
mbed_official 124:6a4a5b7d7324 1578 #define GPIO_CRL_CNF5 GPIO_CRL_CNF5_Msk /*!< CNF5[1:0] bits (Port x configuration bits, pin 5) */
mbed_official 124:6a4a5b7d7324 1579 #define GPIO_CRL_CNF5_0 (0x1U << GPIO_CRL_CNF5_Pos) /*!< 0x00400000 */
mbed_official 124:6a4a5b7d7324 1580 #define GPIO_CRL_CNF5_1 (0x2U << GPIO_CRL_CNF5_Pos) /*!< 0x00800000 */
mbed_official 124:6a4a5b7d7324 1581
mbed_official 124:6a4a5b7d7324 1582 #define GPIO_CRL_CNF6_Pos (26U)
mbed_official 124:6a4a5b7d7324 1583 #define GPIO_CRL_CNF6_Msk (0x3U << GPIO_CRL_CNF6_Pos) /*!< 0x0C000000 */
mbed_official 124:6a4a5b7d7324 1584 #define GPIO_CRL_CNF6 GPIO_CRL_CNF6_Msk /*!< CNF6[1:0] bits (Port x configuration bits, pin 6) */
mbed_official 124:6a4a5b7d7324 1585 #define GPIO_CRL_CNF6_0 (0x1U << GPIO_CRL_CNF6_Pos) /*!< 0x04000000 */
mbed_official 124:6a4a5b7d7324 1586 #define GPIO_CRL_CNF6_1 (0x2U << GPIO_CRL_CNF6_Pos) /*!< 0x08000000 */
mbed_official 124:6a4a5b7d7324 1587
mbed_official 124:6a4a5b7d7324 1588 #define GPIO_CRL_CNF7_Pos (30U)
mbed_official 124:6a4a5b7d7324 1589 #define GPIO_CRL_CNF7_Msk (0x3U << GPIO_CRL_CNF7_Pos) /*!< 0xC0000000 */
mbed_official 124:6a4a5b7d7324 1590 #define GPIO_CRL_CNF7 GPIO_CRL_CNF7_Msk /*!< CNF7[1:0] bits (Port x configuration bits, pin 7) */
mbed_official 124:6a4a5b7d7324 1591 #define GPIO_CRL_CNF7_0 (0x1U << GPIO_CRL_CNF7_Pos) /*!< 0x40000000 */
mbed_official 124:6a4a5b7d7324 1592 #define GPIO_CRL_CNF7_1 (0x2U << GPIO_CRL_CNF7_Pos) /*!< 0x80000000 */
bogdanm 0:9b334a45a8ff 1593
bogdanm 0:9b334a45a8ff 1594 /******************* Bit definition for GPIO_CRH register *******************/
mbed_official 124:6a4a5b7d7324 1595 #define GPIO_CRH_MODE_Pos (0U)
mbed_official 124:6a4a5b7d7324 1596 #define GPIO_CRH_MODE_Msk (0x33333333U << GPIO_CRH_MODE_Pos) /*!< 0x33333333 */
mbed_official 124:6a4a5b7d7324 1597 #define GPIO_CRH_MODE GPIO_CRH_MODE_Msk /*!< Port x mode bits */
mbed_official 124:6a4a5b7d7324 1598
mbed_official 124:6a4a5b7d7324 1599 #define GPIO_CRH_MODE8_Pos (0U)
mbed_official 124:6a4a5b7d7324 1600 #define GPIO_CRH_MODE8_Msk (0x3U << GPIO_CRH_MODE8_Pos) /*!< 0x00000003 */
mbed_official 124:6a4a5b7d7324 1601 #define GPIO_CRH_MODE8 GPIO_CRH_MODE8_Msk /*!< MODE8[1:0] bits (Port x mode bits, pin 8) */
mbed_official 124:6a4a5b7d7324 1602 #define GPIO_CRH_MODE8_0 (0x1U << GPIO_CRH_MODE8_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 1603 #define GPIO_CRH_MODE8_1 (0x2U << GPIO_CRH_MODE8_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 1604
mbed_official 124:6a4a5b7d7324 1605 #define GPIO_CRH_MODE9_Pos (4U)
mbed_official 124:6a4a5b7d7324 1606 #define GPIO_CRH_MODE9_Msk (0x3U << GPIO_CRH_MODE9_Pos) /*!< 0x00000030 */
mbed_official 124:6a4a5b7d7324 1607 #define GPIO_CRH_MODE9 GPIO_CRH_MODE9_Msk /*!< MODE9[1:0] bits (Port x mode bits, pin 9) */
mbed_official 124:6a4a5b7d7324 1608 #define GPIO_CRH_MODE9_0 (0x1U << GPIO_CRH_MODE9_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 1609 #define GPIO_CRH_MODE9_1 (0x2U << GPIO_CRH_MODE9_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 1610
mbed_official 124:6a4a5b7d7324 1611 #define GPIO_CRH_MODE10_Pos (8U)
mbed_official 124:6a4a5b7d7324 1612 #define GPIO_CRH_MODE10_Msk (0x3U << GPIO_CRH_MODE10_Pos) /*!< 0x00000300 */
mbed_official 124:6a4a5b7d7324 1613 #define GPIO_CRH_MODE10 GPIO_CRH_MODE10_Msk /*!< MODE10[1:0] bits (Port x mode bits, pin 10) */
mbed_official 124:6a4a5b7d7324 1614 #define GPIO_CRH_MODE10_0 (0x1U << GPIO_CRH_MODE10_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 1615 #define GPIO_CRH_MODE10_1 (0x2U << GPIO_CRH_MODE10_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 1616
mbed_official 124:6a4a5b7d7324 1617 #define GPIO_CRH_MODE11_Pos (12U)
mbed_official 124:6a4a5b7d7324 1618 #define GPIO_CRH_MODE11_Msk (0x3U << GPIO_CRH_MODE11_Pos) /*!< 0x00003000 */
mbed_official 124:6a4a5b7d7324 1619 #define GPIO_CRH_MODE11 GPIO_CRH_MODE11_Msk /*!< MODE11[1:0] bits (Port x mode bits, pin 11) */
mbed_official 124:6a4a5b7d7324 1620 #define GPIO_CRH_MODE11_0 (0x1U << GPIO_CRH_MODE11_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 1621 #define GPIO_CRH_MODE11_1 (0x2U << GPIO_CRH_MODE11_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 1622
mbed_official 124:6a4a5b7d7324 1623 #define GPIO_CRH_MODE12_Pos (16U)
mbed_official 124:6a4a5b7d7324 1624 #define GPIO_CRH_MODE12_Msk (0x3U << GPIO_CRH_MODE12_Pos) /*!< 0x00030000 */
mbed_official 124:6a4a5b7d7324 1625 #define GPIO_CRH_MODE12 GPIO_CRH_MODE12_Msk /*!< MODE12[1:0] bits (Port x mode bits, pin 12) */
mbed_official 124:6a4a5b7d7324 1626 #define GPIO_CRH_MODE12_0 (0x1U << GPIO_CRH_MODE12_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 1627 #define GPIO_CRH_MODE12_1 (0x2U << GPIO_CRH_MODE12_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 1628
mbed_official 124:6a4a5b7d7324 1629 #define GPIO_CRH_MODE13_Pos (20U)
mbed_official 124:6a4a5b7d7324 1630 #define GPIO_CRH_MODE13_Msk (0x3U << GPIO_CRH_MODE13_Pos) /*!< 0x00300000 */
mbed_official 124:6a4a5b7d7324 1631 #define GPIO_CRH_MODE13 GPIO_CRH_MODE13_Msk /*!< MODE13[1:0] bits (Port x mode bits, pin 13) */
mbed_official 124:6a4a5b7d7324 1632 #define GPIO_CRH_MODE13_0 (0x1U << GPIO_CRH_MODE13_Pos) /*!< 0x00100000 */
mbed_official 124:6a4a5b7d7324 1633 #define GPIO_CRH_MODE13_1 (0x2U << GPIO_CRH_MODE13_Pos) /*!< 0x00200000 */
mbed_official 124:6a4a5b7d7324 1634
mbed_official 124:6a4a5b7d7324 1635 #define GPIO_CRH_MODE14_Pos (24U)
mbed_official 124:6a4a5b7d7324 1636 #define GPIO_CRH_MODE14_Msk (0x3U << GPIO_CRH_MODE14_Pos) /*!< 0x03000000 */
mbed_official 124:6a4a5b7d7324 1637 #define GPIO_CRH_MODE14 GPIO_CRH_MODE14_Msk /*!< MODE14[1:0] bits (Port x mode bits, pin 14) */
mbed_official 124:6a4a5b7d7324 1638 #define GPIO_CRH_MODE14_0 (0x1U << GPIO_CRH_MODE14_Pos) /*!< 0x01000000 */
mbed_official 124:6a4a5b7d7324 1639 #define GPIO_CRH_MODE14_1 (0x2U << GPIO_CRH_MODE14_Pos) /*!< 0x02000000 */
mbed_official 124:6a4a5b7d7324 1640
mbed_official 124:6a4a5b7d7324 1641 #define GPIO_CRH_MODE15_Pos (28U)
mbed_official 124:6a4a5b7d7324 1642 #define GPIO_CRH_MODE15_Msk (0x3U << GPIO_CRH_MODE15_Pos) /*!< 0x30000000 */
mbed_official 124:6a4a5b7d7324 1643 #define GPIO_CRH_MODE15 GPIO_CRH_MODE15_Msk /*!< MODE15[1:0] bits (Port x mode bits, pin 15) */
mbed_official 124:6a4a5b7d7324 1644 #define GPIO_CRH_MODE15_0 (0x1U << GPIO_CRH_MODE15_Pos) /*!< 0x10000000 */
mbed_official 124:6a4a5b7d7324 1645 #define GPIO_CRH_MODE15_1 (0x2U << GPIO_CRH_MODE15_Pos) /*!< 0x20000000 */
mbed_official 124:6a4a5b7d7324 1646
mbed_official 124:6a4a5b7d7324 1647 #define GPIO_CRH_CNF_Pos (2U)
mbed_official 124:6a4a5b7d7324 1648 #define GPIO_CRH_CNF_Msk (0x33333333U << GPIO_CRH_CNF_Pos) /*!< 0xCCCCCCCC */
mbed_official 124:6a4a5b7d7324 1649 #define GPIO_CRH_CNF GPIO_CRH_CNF_Msk /*!< Port x configuration bits */
mbed_official 124:6a4a5b7d7324 1650
mbed_official 124:6a4a5b7d7324 1651 #define GPIO_CRH_CNF8_Pos (2U)
mbed_official 124:6a4a5b7d7324 1652 #define GPIO_CRH_CNF8_Msk (0x3U << GPIO_CRH_CNF8_Pos) /*!< 0x0000000C */
mbed_official 124:6a4a5b7d7324 1653 #define GPIO_CRH_CNF8 GPIO_CRH_CNF8_Msk /*!< CNF8[1:0] bits (Port x configuration bits, pin 8) */
mbed_official 124:6a4a5b7d7324 1654 #define GPIO_CRH_CNF8_0 (0x1U << GPIO_CRH_CNF8_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 1655 #define GPIO_CRH_CNF8_1 (0x2U << GPIO_CRH_CNF8_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 1656
mbed_official 124:6a4a5b7d7324 1657 #define GPIO_CRH_CNF9_Pos (6U)
mbed_official 124:6a4a5b7d7324 1658 #define GPIO_CRH_CNF9_Msk (0x3U << GPIO_CRH_CNF9_Pos) /*!< 0x000000C0 */
mbed_official 124:6a4a5b7d7324 1659 #define GPIO_CRH_CNF9 GPIO_CRH_CNF9_Msk /*!< CNF9[1:0] bits (Port x configuration bits, pin 9) */
mbed_official 124:6a4a5b7d7324 1660 #define GPIO_CRH_CNF9_0 (0x1U << GPIO_CRH_CNF9_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 1661 #define GPIO_CRH_CNF9_1 (0x2U << GPIO_CRH_CNF9_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 1662
mbed_official 124:6a4a5b7d7324 1663 #define GPIO_CRH_CNF10_Pos (10U)
mbed_official 124:6a4a5b7d7324 1664 #define GPIO_CRH_CNF10_Msk (0x3U << GPIO_CRH_CNF10_Pos) /*!< 0x00000C00 */
mbed_official 124:6a4a5b7d7324 1665 #define GPIO_CRH_CNF10 GPIO_CRH_CNF10_Msk /*!< CNF10[1:0] bits (Port x configuration bits, pin 10) */
mbed_official 124:6a4a5b7d7324 1666 #define GPIO_CRH_CNF10_0 (0x1U << GPIO_CRH_CNF10_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 1667 #define GPIO_CRH_CNF10_1 (0x2U << GPIO_CRH_CNF10_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 1668
mbed_official 124:6a4a5b7d7324 1669 #define GPIO_CRH_CNF11_Pos (14U)
mbed_official 124:6a4a5b7d7324 1670 #define GPIO_CRH_CNF11_Msk (0x3U << GPIO_CRH_CNF11_Pos) /*!< 0x0000C000 */
mbed_official 124:6a4a5b7d7324 1671 #define GPIO_CRH_CNF11 GPIO_CRH_CNF11_Msk /*!< CNF11[1:0] bits (Port x configuration bits, pin 11) */
mbed_official 124:6a4a5b7d7324 1672 #define GPIO_CRH_CNF11_0 (0x1U << GPIO_CRH_CNF11_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 1673 #define GPIO_CRH_CNF11_1 (0x2U << GPIO_CRH_CNF11_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 1674
mbed_official 124:6a4a5b7d7324 1675 #define GPIO_CRH_CNF12_Pos (18U)
mbed_official 124:6a4a5b7d7324 1676 #define GPIO_CRH_CNF12_Msk (0x3U << GPIO_CRH_CNF12_Pos) /*!< 0x000C0000 */
mbed_official 124:6a4a5b7d7324 1677 #define GPIO_CRH_CNF12 GPIO_CRH_CNF12_Msk /*!< CNF12[1:0] bits (Port x configuration bits, pin 12) */
mbed_official 124:6a4a5b7d7324 1678 #define GPIO_CRH_CNF12_0 (0x1U << GPIO_CRH_CNF12_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 1679 #define GPIO_CRH_CNF12_1 (0x2U << GPIO_CRH_CNF12_Pos) /*!< 0x00080000 */
mbed_official 124:6a4a5b7d7324 1680
mbed_official 124:6a4a5b7d7324 1681 #define GPIO_CRH_CNF13_Pos (22U)
mbed_official 124:6a4a5b7d7324 1682 #define GPIO_CRH_CNF13_Msk (0x3U << GPIO_CRH_CNF13_Pos) /*!< 0x00C00000 */
mbed_official 124:6a4a5b7d7324 1683 #define GPIO_CRH_CNF13 GPIO_CRH_CNF13_Msk /*!< CNF13[1:0] bits (Port x configuration bits, pin 13) */
mbed_official 124:6a4a5b7d7324 1684 #define GPIO_CRH_CNF13_0 (0x1U << GPIO_CRH_CNF13_Pos) /*!< 0x00400000 */
mbed_official 124:6a4a5b7d7324 1685 #define GPIO_CRH_CNF13_1 (0x2U << GPIO_CRH_CNF13_Pos) /*!< 0x00800000 */
mbed_official 124:6a4a5b7d7324 1686
mbed_official 124:6a4a5b7d7324 1687 #define GPIO_CRH_CNF14_Pos (26U)
mbed_official 124:6a4a5b7d7324 1688 #define GPIO_CRH_CNF14_Msk (0x3U << GPIO_CRH_CNF14_Pos) /*!< 0x0C000000 */
mbed_official 124:6a4a5b7d7324 1689 #define GPIO_CRH_CNF14 GPIO_CRH_CNF14_Msk /*!< CNF14[1:0] bits (Port x configuration bits, pin 14) */
mbed_official 124:6a4a5b7d7324 1690 #define GPIO_CRH_CNF14_0 (0x1U << GPIO_CRH_CNF14_Pos) /*!< 0x04000000 */
mbed_official 124:6a4a5b7d7324 1691 #define GPIO_CRH_CNF14_1 (0x2U << GPIO_CRH_CNF14_Pos) /*!< 0x08000000 */
mbed_official 124:6a4a5b7d7324 1692
mbed_official 124:6a4a5b7d7324 1693 #define GPIO_CRH_CNF15_Pos (30U)
mbed_official 124:6a4a5b7d7324 1694 #define GPIO_CRH_CNF15_Msk (0x3U << GPIO_CRH_CNF15_Pos) /*!< 0xC0000000 */
mbed_official 124:6a4a5b7d7324 1695 #define GPIO_CRH_CNF15 GPIO_CRH_CNF15_Msk /*!< CNF15[1:0] bits (Port x configuration bits, pin 15) */
mbed_official 124:6a4a5b7d7324 1696 #define GPIO_CRH_CNF15_0 (0x1U << GPIO_CRH_CNF15_Pos) /*!< 0x40000000 */
mbed_official 124:6a4a5b7d7324 1697 #define GPIO_CRH_CNF15_1 (0x2U << GPIO_CRH_CNF15_Pos) /*!< 0x80000000 */
bogdanm 0:9b334a45a8ff 1698
bogdanm 0:9b334a45a8ff 1699 /*!<****************** Bit definition for GPIO_IDR register *******************/
mbed_official 124:6a4a5b7d7324 1700 #define GPIO_IDR_IDR0_Pos (0U)
mbed_official 124:6a4a5b7d7324 1701 #define GPIO_IDR_IDR0_Msk (0x1U << GPIO_IDR_IDR0_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 1702 #define GPIO_IDR_IDR0 GPIO_IDR_IDR0_Msk /*!< Port input data, bit 0 */
mbed_official 124:6a4a5b7d7324 1703 #define GPIO_IDR_IDR1_Pos (1U)
mbed_official 124:6a4a5b7d7324 1704 #define GPIO_IDR_IDR1_Msk (0x1U << GPIO_IDR_IDR1_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 1705 #define GPIO_IDR_IDR1 GPIO_IDR_IDR1_Msk /*!< Port input data, bit 1 */
mbed_official 124:6a4a5b7d7324 1706 #define GPIO_IDR_IDR2_Pos (2U)
mbed_official 124:6a4a5b7d7324 1707 #define GPIO_IDR_IDR2_Msk (0x1U << GPIO_IDR_IDR2_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 1708 #define GPIO_IDR_IDR2 GPIO_IDR_IDR2_Msk /*!< Port input data, bit 2 */
mbed_official 124:6a4a5b7d7324 1709 #define GPIO_IDR_IDR3_Pos (3U)
mbed_official 124:6a4a5b7d7324 1710 #define GPIO_IDR_IDR3_Msk (0x1U << GPIO_IDR_IDR3_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 1711 #define GPIO_IDR_IDR3 GPIO_IDR_IDR3_Msk /*!< Port input data, bit 3 */
mbed_official 124:6a4a5b7d7324 1712 #define GPIO_IDR_IDR4_Pos (4U)
mbed_official 124:6a4a5b7d7324 1713 #define GPIO_IDR_IDR4_Msk (0x1U << GPIO_IDR_IDR4_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 1714 #define GPIO_IDR_IDR4 GPIO_IDR_IDR4_Msk /*!< Port input data, bit 4 */
mbed_official 124:6a4a5b7d7324 1715 #define GPIO_IDR_IDR5_Pos (5U)
mbed_official 124:6a4a5b7d7324 1716 #define GPIO_IDR_IDR5_Msk (0x1U << GPIO_IDR_IDR5_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 1717 #define GPIO_IDR_IDR5 GPIO_IDR_IDR5_Msk /*!< Port input data, bit 5 */
mbed_official 124:6a4a5b7d7324 1718 #define GPIO_IDR_IDR6_Pos (6U)
mbed_official 124:6a4a5b7d7324 1719 #define GPIO_IDR_IDR6_Msk (0x1U << GPIO_IDR_IDR6_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 1720 #define GPIO_IDR_IDR6 GPIO_IDR_IDR6_Msk /*!< Port input data, bit 6 */
mbed_official 124:6a4a5b7d7324 1721 #define GPIO_IDR_IDR7_Pos (7U)
mbed_official 124:6a4a5b7d7324 1722 #define GPIO_IDR_IDR7_Msk (0x1U << GPIO_IDR_IDR7_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 1723 #define GPIO_IDR_IDR7 GPIO_IDR_IDR7_Msk /*!< Port input data, bit 7 */
mbed_official 124:6a4a5b7d7324 1724 #define GPIO_IDR_IDR8_Pos (8U)
mbed_official 124:6a4a5b7d7324 1725 #define GPIO_IDR_IDR8_Msk (0x1U << GPIO_IDR_IDR8_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 1726 #define GPIO_IDR_IDR8 GPIO_IDR_IDR8_Msk /*!< Port input data, bit 8 */
mbed_official 124:6a4a5b7d7324 1727 #define GPIO_IDR_IDR9_Pos (9U)
mbed_official 124:6a4a5b7d7324 1728 #define GPIO_IDR_IDR9_Msk (0x1U << GPIO_IDR_IDR9_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 1729 #define GPIO_IDR_IDR9 GPIO_IDR_IDR9_Msk /*!< Port input data, bit 9 */
mbed_official 124:6a4a5b7d7324 1730 #define GPIO_IDR_IDR10_Pos (10U)
mbed_official 124:6a4a5b7d7324 1731 #define GPIO_IDR_IDR10_Msk (0x1U << GPIO_IDR_IDR10_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 1732 #define GPIO_IDR_IDR10 GPIO_IDR_IDR10_Msk /*!< Port input data, bit 10 */
mbed_official 124:6a4a5b7d7324 1733 #define GPIO_IDR_IDR11_Pos (11U)
mbed_official 124:6a4a5b7d7324 1734 #define GPIO_IDR_IDR11_Msk (0x1U << GPIO_IDR_IDR11_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 1735 #define GPIO_IDR_IDR11 GPIO_IDR_IDR11_Msk /*!< Port input data, bit 11 */
mbed_official 124:6a4a5b7d7324 1736 #define GPIO_IDR_IDR12_Pos (12U)
mbed_official 124:6a4a5b7d7324 1737 #define GPIO_IDR_IDR12_Msk (0x1U << GPIO_IDR_IDR12_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 1738 #define GPIO_IDR_IDR12 GPIO_IDR_IDR12_Msk /*!< Port input data, bit 12 */
mbed_official 124:6a4a5b7d7324 1739 #define GPIO_IDR_IDR13_Pos (13U)
mbed_official 124:6a4a5b7d7324 1740 #define GPIO_IDR_IDR13_Msk (0x1U << GPIO_IDR_IDR13_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 1741 #define GPIO_IDR_IDR13 GPIO_IDR_IDR13_Msk /*!< Port input data, bit 13 */
mbed_official 124:6a4a5b7d7324 1742 #define GPIO_IDR_IDR14_Pos (14U)
mbed_official 124:6a4a5b7d7324 1743 #define GPIO_IDR_IDR14_Msk (0x1U << GPIO_IDR_IDR14_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 1744 #define GPIO_IDR_IDR14 GPIO_IDR_IDR14_Msk /*!< Port input data, bit 14 */
mbed_official 124:6a4a5b7d7324 1745 #define GPIO_IDR_IDR15_Pos (15U)
mbed_official 124:6a4a5b7d7324 1746 #define GPIO_IDR_IDR15_Msk (0x1U << GPIO_IDR_IDR15_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 1747 #define GPIO_IDR_IDR15 GPIO_IDR_IDR15_Msk /*!< Port input data, bit 15 */
bogdanm 0:9b334a45a8ff 1748
bogdanm 0:9b334a45a8ff 1749 /******************* Bit definition for GPIO_ODR register *******************/
mbed_official 124:6a4a5b7d7324 1750 #define GPIO_ODR_ODR0_Pos (0U)
mbed_official 124:6a4a5b7d7324 1751 #define GPIO_ODR_ODR0_Msk (0x1U << GPIO_ODR_ODR0_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 1752 #define GPIO_ODR_ODR0 GPIO_ODR_ODR0_Msk /*!< Port output data, bit 0 */
mbed_official 124:6a4a5b7d7324 1753 #define GPIO_ODR_ODR1_Pos (1U)
mbed_official 124:6a4a5b7d7324 1754 #define GPIO_ODR_ODR1_Msk (0x1U << GPIO_ODR_ODR1_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 1755 #define GPIO_ODR_ODR1 GPIO_ODR_ODR1_Msk /*!< Port output data, bit 1 */
mbed_official 124:6a4a5b7d7324 1756 #define GPIO_ODR_ODR2_Pos (2U)
mbed_official 124:6a4a5b7d7324 1757 #define GPIO_ODR_ODR2_Msk (0x1U << GPIO_ODR_ODR2_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 1758 #define GPIO_ODR_ODR2 GPIO_ODR_ODR2_Msk /*!< Port output data, bit 2 */
mbed_official 124:6a4a5b7d7324 1759 #define GPIO_ODR_ODR3_Pos (3U)
mbed_official 124:6a4a5b7d7324 1760 #define GPIO_ODR_ODR3_Msk (0x1U << GPIO_ODR_ODR3_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 1761 #define GPIO_ODR_ODR3 GPIO_ODR_ODR3_Msk /*!< Port output data, bit 3 */
mbed_official 124:6a4a5b7d7324 1762 #define GPIO_ODR_ODR4_Pos (4U)
mbed_official 124:6a4a5b7d7324 1763 #define GPIO_ODR_ODR4_Msk (0x1U << GPIO_ODR_ODR4_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 1764 #define GPIO_ODR_ODR4 GPIO_ODR_ODR4_Msk /*!< Port output data, bit 4 */
mbed_official 124:6a4a5b7d7324 1765 #define GPIO_ODR_ODR5_Pos (5U)
mbed_official 124:6a4a5b7d7324 1766 #define GPIO_ODR_ODR5_Msk (0x1U << GPIO_ODR_ODR5_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 1767 #define GPIO_ODR_ODR5 GPIO_ODR_ODR5_Msk /*!< Port output data, bit 5 */
mbed_official 124:6a4a5b7d7324 1768 #define GPIO_ODR_ODR6_Pos (6U)
mbed_official 124:6a4a5b7d7324 1769 #define GPIO_ODR_ODR6_Msk (0x1U << GPIO_ODR_ODR6_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 1770 #define GPIO_ODR_ODR6 GPIO_ODR_ODR6_Msk /*!< Port output data, bit 6 */
mbed_official 124:6a4a5b7d7324 1771 #define GPIO_ODR_ODR7_Pos (7U)
mbed_official 124:6a4a5b7d7324 1772 #define GPIO_ODR_ODR7_Msk (0x1U << GPIO_ODR_ODR7_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 1773 #define GPIO_ODR_ODR7 GPIO_ODR_ODR7_Msk /*!< Port output data, bit 7 */
mbed_official 124:6a4a5b7d7324 1774 #define GPIO_ODR_ODR8_Pos (8U)
mbed_official 124:6a4a5b7d7324 1775 #define GPIO_ODR_ODR8_Msk (0x1U << GPIO_ODR_ODR8_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 1776 #define GPIO_ODR_ODR8 GPIO_ODR_ODR8_Msk /*!< Port output data, bit 8 */
mbed_official 124:6a4a5b7d7324 1777 #define GPIO_ODR_ODR9_Pos (9U)
mbed_official 124:6a4a5b7d7324 1778 #define GPIO_ODR_ODR9_Msk (0x1U << GPIO_ODR_ODR9_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 1779 #define GPIO_ODR_ODR9 GPIO_ODR_ODR9_Msk /*!< Port output data, bit 9 */
mbed_official 124:6a4a5b7d7324 1780 #define GPIO_ODR_ODR10_Pos (10U)
mbed_official 124:6a4a5b7d7324 1781 #define GPIO_ODR_ODR10_Msk (0x1U << GPIO_ODR_ODR10_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 1782 #define GPIO_ODR_ODR10 GPIO_ODR_ODR10_Msk /*!< Port output data, bit 10 */
mbed_official 124:6a4a5b7d7324 1783 #define GPIO_ODR_ODR11_Pos (11U)
mbed_official 124:6a4a5b7d7324 1784 #define GPIO_ODR_ODR11_Msk (0x1U << GPIO_ODR_ODR11_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 1785 #define GPIO_ODR_ODR11 GPIO_ODR_ODR11_Msk /*!< Port output data, bit 11 */
mbed_official 124:6a4a5b7d7324 1786 #define GPIO_ODR_ODR12_Pos (12U)
mbed_official 124:6a4a5b7d7324 1787 #define GPIO_ODR_ODR12_Msk (0x1U << GPIO_ODR_ODR12_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 1788 #define GPIO_ODR_ODR12 GPIO_ODR_ODR12_Msk /*!< Port output data, bit 12 */
mbed_official 124:6a4a5b7d7324 1789 #define GPIO_ODR_ODR13_Pos (13U)
mbed_official 124:6a4a5b7d7324 1790 #define GPIO_ODR_ODR13_Msk (0x1U << GPIO_ODR_ODR13_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 1791 #define GPIO_ODR_ODR13 GPIO_ODR_ODR13_Msk /*!< Port output data, bit 13 */
mbed_official 124:6a4a5b7d7324 1792 #define GPIO_ODR_ODR14_Pos (14U)
mbed_official 124:6a4a5b7d7324 1793 #define GPIO_ODR_ODR14_Msk (0x1U << GPIO_ODR_ODR14_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 1794 #define GPIO_ODR_ODR14 GPIO_ODR_ODR14_Msk /*!< Port output data, bit 14 */
mbed_official 124:6a4a5b7d7324 1795 #define GPIO_ODR_ODR15_Pos (15U)
mbed_official 124:6a4a5b7d7324 1796 #define GPIO_ODR_ODR15_Msk (0x1U << GPIO_ODR_ODR15_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 1797 #define GPIO_ODR_ODR15 GPIO_ODR_ODR15_Msk /*!< Port output data, bit 15 */
bogdanm 0:9b334a45a8ff 1798
bogdanm 0:9b334a45a8ff 1799 /****************** Bit definition for GPIO_BSRR register *******************/
mbed_official 124:6a4a5b7d7324 1800 #define GPIO_BSRR_BS0_Pos (0U)
mbed_official 124:6a4a5b7d7324 1801 #define GPIO_BSRR_BS0_Msk (0x1U << GPIO_BSRR_BS0_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 1802 #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk /*!< Port x Set bit 0 */
mbed_official 124:6a4a5b7d7324 1803 #define GPIO_BSRR_BS1_Pos (1U)
mbed_official 124:6a4a5b7d7324 1804 #define GPIO_BSRR_BS1_Msk (0x1U << GPIO_BSRR_BS1_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 1805 #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk /*!< Port x Set bit 1 */
mbed_official 124:6a4a5b7d7324 1806 #define GPIO_BSRR_BS2_Pos (2U)
mbed_official 124:6a4a5b7d7324 1807 #define GPIO_BSRR_BS2_Msk (0x1U << GPIO_BSRR_BS2_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 1808 #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk /*!< Port x Set bit 2 */
mbed_official 124:6a4a5b7d7324 1809 #define GPIO_BSRR_BS3_Pos (3U)
mbed_official 124:6a4a5b7d7324 1810 #define GPIO_BSRR_BS3_Msk (0x1U << GPIO_BSRR_BS3_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 1811 #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk /*!< Port x Set bit 3 */
mbed_official 124:6a4a5b7d7324 1812 #define GPIO_BSRR_BS4_Pos (4U)
mbed_official 124:6a4a5b7d7324 1813 #define GPIO_BSRR_BS4_Msk (0x1U << GPIO_BSRR_BS4_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 1814 #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk /*!< Port x Set bit 4 */
mbed_official 124:6a4a5b7d7324 1815 #define GPIO_BSRR_BS5_Pos (5U)
mbed_official 124:6a4a5b7d7324 1816 #define GPIO_BSRR_BS5_Msk (0x1U << GPIO_BSRR_BS5_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 1817 #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk /*!< Port x Set bit 5 */
mbed_official 124:6a4a5b7d7324 1818 #define GPIO_BSRR_BS6_Pos (6U)
mbed_official 124:6a4a5b7d7324 1819 #define GPIO_BSRR_BS6_Msk (0x1U << GPIO_BSRR_BS6_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 1820 #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk /*!< Port x Set bit 6 */
mbed_official 124:6a4a5b7d7324 1821 #define GPIO_BSRR_BS7_Pos (7U)
mbed_official 124:6a4a5b7d7324 1822 #define GPIO_BSRR_BS7_Msk (0x1U << GPIO_BSRR_BS7_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 1823 #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk /*!< Port x Set bit 7 */
mbed_official 124:6a4a5b7d7324 1824 #define GPIO_BSRR_BS8_Pos (8U)
mbed_official 124:6a4a5b7d7324 1825 #define GPIO_BSRR_BS8_Msk (0x1U << GPIO_BSRR_BS8_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 1826 #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk /*!< Port x Set bit 8 */
mbed_official 124:6a4a5b7d7324 1827 #define GPIO_BSRR_BS9_Pos (9U)
mbed_official 124:6a4a5b7d7324 1828 #define GPIO_BSRR_BS9_Msk (0x1U << GPIO_BSRR_BS9_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 1829 #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk /*!< Port x Set bit 9 */
mbed_official 124:6a4a5b7d7324 1830 #define GPIO_BSRR_BS10_Pos (10U)
mbed_official 124:6a4a5b7d7324 1831 #define GPIO_BSRR_BS10_Msk (0x1U << GPIO_BSRR_BS10_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 1832 #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk /*!< Port x Set bit 10 */
mbed_official 124:6a4a5b7d7324 1833 #define GPIO_BSRR_BS11_Pos (11U)
mbed_official 124:6a4a5b7d7324 1834 #define GPIO_BSRR_BS11_Msk (0x1U << GPIO_BSRR_BS11_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 1835 #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk /*!< Port x Set bit 11 */
mbed_official 124:6a4a5b7d7324 1836 #define GPIO_BSRR_BS12_Pos (12U)
mbed_official 124:6a4a5b7d7324 1837 #define GPIO_BSRR_BS12_Msk (0x1U << GPIO_BSRR_BS12_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 1838 #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk /*!< Port x Set bit 12 */
mbed_official 124:6a4a5b7d7324 1839 #define GPIO_BSRR_BS13_Pos (13U)
mbed_official 124:6a4a5b7d7324 1840 #define GPIO_BSRR_BS13_Msk (0x1U << GPIO_BSRR_BS13_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 1841 #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk /*!< Port x Set bit 13 */
mbed_official 124:6a4a5b7d7324 1842 #define GPIO_BSRR_BS14_Pos (14U)
mbed_official 124:6a4a5b7d7324 1843 #define GPIO_BSRR_BS14_Msk (0x1U << GPIO_BSRR_BS14_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 1844 #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk /*!< Port x Set bit 14 */
mbed_official 124:6a4a5b7d7324 1845 #define GPIO_BSRR_BS15_Pos (15U)
mbed_official 124:6a4a5b7d7324 1846 #define GPIO_BSRR_BS15_Msk (0x1U << GPIO_BSRR_BS15_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 1847 #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk /*!< Port x Set bit 15 */
mbed_official 124:6a4a5b7d7324 1848
mbed_official 124:6a4a5b7d7324 1849 #define GPIO_BSRR_BR0_Pos (16U)
mbed_official 124:6a4a5b7d7324 1850 #define GPIO_BSRR_BR0_Msk (0x1U << GPIO_BSRR_BR0_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 1851 #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk /*!< Port x Reset bit 0 */
mbed_official 124:6a4a5b7d7324 1852 #define GPIO_BSRR_BR1_Pos (17U)
mbed_official 124:6a4a5b7d7324 1853 #define GPIO_BSRR_BR1_Msk (0x1U << GPIO_BSRR_BR1_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 1854 #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk /*!< Port x Reset bit 1 */
mbed_official 124:6a4a5b7d7324 1855 #define GPIO_BSRR_BR2_Pos (18U)
mbed_official 124:6a4a5b7d7324 1856 #define GPIO_BSRR_BR2_Msk (0x1U << GPIO_BSRR_BR2_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 1857 #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk /*!< Port x Reset bit 2 */
mbed_official 124:6a4a5b7d7324 1858 #define GPIO_BSRR_BR3_Pos (19U)
mbed_official 124:6a4a5b7d7324 1859 #define GPIO_BSRR_BR3_Msk (0x1U << GPIO_BSRR_BR3_Pos) /*!< 0x00080000 */
mbed_official 124:6a4a5b7d7324 1860 #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk /*!< Port x Reset bit 3 */
mbed_official 124:6a4a5b7d7324 1861 #define GPIO_BSRR_BR4_Pos (20U)
mbed_official 124:6a4a5b7d7324 1862 #define GPIO_BSRR_BR4_Msk (0x1U << GPIO_BSRR_BR4_Pos) /*!< 0x00100000 */
mbed_official 124:6a4a5b7d7324 1863 #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk /*!< Port x Reset bit 4 */
mbed_official 124:6a4a5b7d7324 1864 #define GPIO_BSRR_BR5_Pos (21U)
mbed_official 124:6a4a5b7d7324 1865 #define GPIO_BSRR_BR5_Msk (0x1U << GPIO_BSRR_BR5_Pos) /*!< 0x00200000 */
mbed_official 124:6a4a5b7d7324 1866 #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk /*!< Port x Reset bit 5 */
mbed_official 124:6a4a5b7d7324 1867 #define GPIO_BSRR_BR6_Pos (22U)
mbed_official 124:6a4a5b7d7324 1868 #define GPIO_BSRR_BR6_Msk (0x1U << GPIO_BSRR_BR6_Pos) /*!< 0x00400000 */
mbed_official 124:6a4a5b7d7324 1869 #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk /*!< Port x Reset bit 6 */
mbed_official 124:6a4a5b7d7324 1870 #define GPIO_BSRR_BR7_Pos (23U)
mbed_official 124:6a4a5b7d7324 1871 #define GPIO_BSRR_BR7_Msk (0x1U << GPIO_BSRR_BR7_Pos) /*!< 0x00800000 */
mbed_official 124:6a4a5b7d7324 1872 #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk /*!< Port x Reset bit 7 */
mbed_official 124:6a4a5b7d7324 1873 #define GPIO_BSRR_BR8_Pos (24U)
mbed_official 124:6a4a5b7d7324 1874 #define GPIO_BSRR_BR8_Msk (0x1U << GPIO_BSRR_BR8_Pos) /*!< 0x01000000 */
mbed_official 124:6a4a5b7d7324 1875 #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk /*!< Port x Reset bit 8 */
mbed_official 124:6a4a5b7d7324 1876 #define GPIO_BSRR_BR9_Pos (25U)
mbed_official 124:6a4a5b7d7324 1877 #define GPIO_BSRR_BR9_Msk (0x1U << GPIO_BSRR_BR9_Pos) /*!< 0x02000000 */
mbed_official 124:6a4a5b7d7324 1878 #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk /*!< Port x Reset bit 9 */
mbed_official 124:6a4a5b7d7324 1879 #define GPIO_BSRR_BR10_Pos (26U)
mbed_official 124:6a4a5b7d7324 1880 #define GPIO_BSRR_BR10_Msk (0x1U << GPIO_BSRR_BR10_Pos) /*!< 0x04000000 */
mbed_official 124:6a4a5b7d7324 1881 #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk /*!< Port x Reset bit 10 */
mbed_official 124:6a4a5b7d7324 1882 #define GPIO_BSRR_BR11_Pos (27U)
mbed_official 124:6a4a5b7d7324 1883 #define GPIO_BSRR_BR11_Msk (0x1U << GPIO_BSRR_BR11_Pos) /*!< 0x08000000 */
mbed_official 124:6a4a5b7d7324 1884 #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk /*!< Port x Reset bit 11 */
mbed_official 124:6a4a5b7d7324 1885 #define GPIO_BSRR_BR12_Pos (28U)
mbed_official 124:6a4a5b7d7324 1886 #define GPIO_BSRR_BR12_Msk (0x1U << GPIO_BSRR_BR12_Pos) /*!< 0x10000000 */
mbed_official 124:6a4a5b7d7324 1887 #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk /*!< Port x Reset bit 12 */
mbed_official 124:6a4a5b7d7324 1888 #define GPIO_BSRR_BR13_Pos (29U)
mbed_official 124:6a4a5b7d7324 1889 #define GPIO_BSRR_BR13_Msk (0x1U << GPIO_BSRR_BR13_Pos) /*!< 0x20000000 */
mbed_official 124:6a4a5b7d7324 1890 #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk /*!< Port x Reset bit 13 */
mbed_official 124:6a4a5b7d7324 1891 #define GPIO_BSRR_BR14_Pos (30U)
mbed_official 124:6a4a5b7d7324 1892 #define GPIO_BSRR_BR14_Msk (0x1U << GPIO_BSRR_BR14_Pos) /*!< 0x40000000 */
mbed_official 124:6a4a5b7d7324 1893 #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk /*!< Port x Reset bit 14 */
mbed_official 124:6a4a5b7d7324 1894 #define GPIO_BSRR_BR15_Pos (31U)
mbed_official 124:6a4a5b7d7324 1895 #define GPIO_BSRR_BR15_Msk (0x1U << GPIO_BSRR_BR15_Pos) /*!< 0x80000000 */
mbed_official 124:6a4a5b7d7324 1896 #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk /*!< Port x Reset bit 15 */
bogdanm 0:9b334a45a8ff 1897
bogdanm 0:9b334a45a8ff 1898 /******************* Bit definition for GPIO_BRR register *******************/
mbed_official 124:6a4a5b7d7324 1899 #define GPIO_BRR_BR0_Pos (0U)
mbed_official 124:6a4a5b7d7324 1900 #define GPIO_BRR_BR0_Msk (0x1U << GPIO_BRR_BR0_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 1901 #define GPIO_BRR_BR0 GPIO_BRR_BR0_Msk /*!< Port x Reset bit 0 */
mbed_official 124:6a4a5b7d7324 1902 #define GPIO_BRR_BR1_Pos (1U)
mbed_official 124:6a4a5b7d7324 1903 #define GPIO_BRR_BR1_Msk (0x1U << GPIO_BRR_BR1_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 1904 #define GPIO_BRR_BR1 GPIO_BRR_BR1_Msk /*!< Port x Reset bit 1 */
mbed_official 124:6a4a5b7d7324 1905 #define GPIO_BRR_BR2_Pos (2U)
mbed_official 124:6a4a5b7d7324 1906 #define GPIO_BRR_BR2_Msk (0x1U << GPIO_BRR_BR2_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 1907 #define GPIO_BRR_BR2 GPIO_BRR_BR2_Msk /*!< Port x Reset bit 2 */
mbed_official 124:6a4a5b7d7324 1908 #define GPIO_BRR_BR3_Pos (3U)
mbed_official 124:6a4a5b7d7324 1909 #define GPIO_BRR_BR3_Msk (0x1U << GPIO_BRR_BR3_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 1910 #define GPIO_BRR_BR3 GPIO_BRR_BR3_Msk /*!< Port x Reset bit 3 */
mbed_official 124:6a4a5b7d7324 1911 #define GPIO_BRR_BR4_Pos (4U)
mbed_official 124:6a4a5b7d7324 1912 #define GPIO_BRR_BR4_Msk (0x1U << GPIO_BRR_BR4_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 1913 #define GPIO_BRR_BR4 GPIO_BRR_BR4_Msk /*!< Port x Reset bit 4 */
mbed_official 124:6a4a5b7d7324 1914 #define GPIO_BRR_BR5_Pos (5U)
mbed_official 124:6a4a5b7d7324 1915 #define GPIO_BRR_BR5_Msk (0x1U << GPIO_BRR_BR5_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 1916 #define GPIO_BRR_BR5 GPIO_BRR_BR5_Msk /*!< Port x Reset bit 5 */
mbed_official 124:6a4a5b7d7324 1917 #define GPIO_BRR_BR6_Pos (6U)
mbed_official 124:6a4a5b7d7324 1918 #define GPIO_BRR_BR6_Msk (0x1U << GPIO_BRR_BR6_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 1919 #define GPIO_BRR_BR6 GPIO_BRR_BR6_Msk /*!< Port x Reset bit 6 */
mbed_official 124:6a4a5b7d7324 1920 #define GPIO_BRR_BR7_Pos (7U)
mbed_official 124:6a4a5b7d7324 1921 #define GPIO_BRR_BR7_Msk (0x1U << GPIO_BRR_BR7_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 1922 #define GPIO_BRR_BR7 GPIO_BRR_BR7_Msk /*!< Port x Reset bit 7 */
mbed_official 124:6a4a5b7d7324 1923 #define GPIO_BRR_BR8_Pos (8U)
mbed_official 124:6a4a5b7d7324 1924 #define GPIO_BRR_BR8_Msk (0x1U << GPIO_BRR_BR8_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 1925 #define GPIO_BRR_BR8 GPIO_BRR_BR8_Msk /*!< Port x Reset bit 8 */
mbed_official 124:6a4a5b7d7324 1926 #define GPIO_BRR_BR9_Pos (9U)
mbed_official 124:6a4a5b7d7324 1927 #define GPIO_BRR_BR9_Msk (0x1U << GPIO_BRR_BR9_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 1928 #define GPIO_BRR_BR9 GPIO_BRR_BR9_Msk /*!< Port x Reset bit 9 */
mbed_official 124:6a4a5b7d7324 1929 #define GPIO_BRR_BR10_Pos (10U)
mbed_official 124:6a4a5b7d7324 1930 #define GPIO_BRR_BR10_Msk (0x1U << GPIO_BRR_BR10_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 1931 #define GPIO_BRR_BR10 GPIO_BRR_BR10_Msk /*!< Port x Reset bit 10 */
mbed_official 124:6a4a5b7d7324 1932 #define GPIO_BRR_BR11_Pos (11U)
mbed_official 124:6a4a5b7d7324 1933 #define GPIO_BRR_BR11_Msk (0x1U << GPIO_BRR_BR11_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 1934 #define GPIO_BRR_BR11 GPIO_BRR_BR11_Msk /*!< Port x Reset bit 11 */
mbed_official 124:6a4a5b7d7324 1935 #define GPIO_BRR_BR12_Pos (12U)
mbed_official 124:6a4a5b7d7324 1936 #define GPIO_BRR_BR12_Msk (0x1U << GPIO_BRR_BR12_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 1937 #define GPIO_BRR_BR12 GPIO_BRR_BR12_Msk /*!< Port x Reset bit 12 */
mbed_official 124:6a4a5b7d7324 1938 #define GPIO_BRR_BR13_Pos (13U)
mbed_official 124:6a4a5b7d7324 1939 #define GPIO_BRR_BR13_Msk (0x1U << GPIO_BRR_BR13_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 1940 #define GPIO_BRR_BR13 GPIO_BRR_BR13_Msk /*!< Port x Reset bit 13 */
mbed_official 124:6a4a5b7d7324 1941 #define GPIO_BRR_BR14_Pos (14U)
mbed_official 124:6a4a5b7d7324 1942 #define GPIO_BRR_BR14_Msk (0x1U << GPIO_BRR_BR14_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 1943 #define GPIO_BRR_BR14 GPIO_BRR_BR14_Msk /*!< Port x Reset bit 14 */
mbed_official 124:6a4a5b7d7324 1944 #define GPIO_BRR_BR15_Pos (15U)
mbed_official 124:6a4a5b7d7324 1945 #define GPIO_BRR_BR15_Msk (0x1U << GPIO_BRR_BR15_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 1946 #define GPIO_BRR_BR15 GPIO_BRR_BR15_Msk /*!< Port x Reset bit 15 */
bogdanm 0:9b334a45a8ff 1947
bogdanm 0:9b334a45a8ff 1948 /****************** Bit definition for GPIO_LCKR register *******************/
mbed_official 124:6a4a5b7d7324 1949 #define GPIO_LCKR_LCK0_Pos (0U)
mbed_official 124:6a4a5b7d7324 1950 #define GPIO_LCKR_LCK0_Msk (0x1U << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 1951 #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk /*!< Port x Lock bit 0 */
mbed_official 124:6a4a5b7d7324 1952 #define GPIO_LCKR_LCK1_Pos (1U)
mbed_official 124:6a4a5b7d7324 1953 #define GPIO_LCKR_LCK1_Msk (0x1U << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 1954 #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk /*!< Port x Lock bit 1 */
mbed_official 124:6a4a5b7d7324 1955 #define GPIO_LCKR_LCK2_Pos (2U)
mbed_official 124:6a4a5b7d7324 1956 #define GPIO_LCKR_LCK2_Msk (0x1U << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 1957 #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk /*!< Port x Lock bit 2 */
mbed_official 124:6a4a5b7d7324 1958 #define GPIO_LCKR_LCK3_Pos (3U)
mbed_official 124:6a4a5b7d7324 1959 #define GPIO_LCKR_LCK3_Msk (0x1U << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 1960 #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk /*!< Port x Lock bit 3 */
mbed_official 124:6a4a5b7d7324 1961 #define GPIO_LCKR_LCK4_Pos (4U)
mbed_official 124:6a4a5b7d7324 1962 #define GPIO_LCKR_LCK4_Msk (0x1U << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 1963 #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk /*!< Port x Lock bit 4 */
mbed_official 124:6a4a5b7d7324 1964 #define GPIO_LCKR_LCK5_Pos (5U)
mbed_official 124:6a4a5b7d7324 1965 #define GPIO_LCKR_LCK5_Msk (0x1U << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 1966 #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk /*!< Port x Lock bit 5 */
mbed_official 124:6a4a5b7d7324 1967 #define GPIO_LCKR_LCK6_Pos (6U)
mbed_official 124:6a4a5b7d7324 1968 #define GPIO_LCKR_LCK6_Msk (0x1U << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 1969 #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk /*!< Port x Lock bit 6 */
mbed_official 124:6a4a5b7d7324 1970 #define GPIO_LCKR_LCK7_Pos (7U)
mbed_official 124:6a4a5b7d7324 1971 #define GPIO_LCKR_LCK7_Msk (0x1U << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 1972 #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk /*!< Port x Lock bit 7 */
mbed_official 124:6a4a5b7d7324 1973 #define GPIO_LCKR_LCK8_Pos (8U)
mbed_official 124:6a4a5b7d7324 1974 #define GPIO_LCKR_LCK8_Msk (0x1U << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 1975 #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk /*!< Port x Lock bit 8 */
mbed_official 124:6a4a5b7d7324 1976 #define GPIO_LCKR_LCK9_Pos (9U)
mbed_official 124:6a4a5b7d7324 1977 #define GPIO_LCKR_LCK9_Msk (0x1U << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 1978 #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk /*!< Port x Lock bit 9 */
mbed_official 124:6a4a5b7d7324 1979 #define GPIO_LCKR_LCK10_Pos (10U)
mbed_official 124:6a4a5b7d7324 1980 #define GPIO_LCKR_LCK10_Msk (0x1U << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 1981 #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk /*!< Port x Lock bit 10 */
mbed_official 124:6a4a5b7d7324 1982 #define GPIO_LCKR_LCK11_Pos (11U)
mbed_official 124:6a4a5b7d7324 1983 #define GPIO_LCKR_LCK11_Msk (0x1U << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 1984 #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk /*!< Port x Lock bit 11 */
mbed_official 124:6a4a5b7d7324 1985 #define GPIO_LCKR_LCK12_Pos (12U)
mbed_official 124:6a4a5b7d7324 1986 #define GPIO_LCKR_LCK12_Msk (0x1U << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 1987 #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk /*!< Port x Lock bit 12 */
mbed_official 124:6a4a5b7d7324 1988 #define GPIO_LCKR_LCK13_Pos (13U)
mbed_official 124:6a4a5b7d7324 1989 #define GPIO_LCKR_LCK13_Msk (0x1U << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 1990 #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk /*!< Port x Lock bit 13 */
mbed_official 124:6a4a5b7d7324 1991 #define GPIO_LCKR_LCK14_Pos (14U)
mbed_official 124:6a4a5b7d7324 1992 #define GPIO_LCKR_LCK14_Msk (0x1U << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 1993 #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk /*!< Port x Lock bit 14 */
mbed_official 124:6a4a5b7d7324 1994 #define GPIO_LCKR_LCK15_Pos (15U)
mbed_official 124:6a4a5b7d7324 1995 #define GPIO_LCKR_LCK15_Msk (0x1U << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 1996 #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk /*!< Port x Lock bit 15 */
mbed_official 124:6a4a5b7d7324 1997 #define GPIO_LCKR_LCKK_Pos (16U)
mbed_official 124:6a4a5b7d7324 1998 #define GPIO_LCKR_LCKK_Msk (0x1U << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 1999 #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk /*!< Lock key */
bogdanm 0:9b334a45a8ff 2000
bogdanm 0:9b334a45a8ff 2001 /*----------------------------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 2002
bogdanm 0:9b334a45a8ff 2003 /****************** Bit definition for AFIO_EVCR register *******************/
mbed_official 124:6a4a5b7d7324 2004 #define AFIO_EVCR_PIN_Pos (0U)
mbed_official 124:6a4a5b7d7324 2005 #define AFIO_EVCR_PIN_Msk (0xFU << AFIO_EVCR_PIN_Pos) /*!< 0x0000000F */
mbed_official 124:6a4a5b7d7324 2006 #define AFIO_EVCR_PIN AFIO_EVCR_PIN_Msk /*!< PIN[3:0] bits (Pin selection) */
mbed_official 124:6a4a5b7d7324 2007 #define AFIO_EVCR_PIN_0 (0x1U << AFIO_EVCR_PIN_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 2008 #define AFIO_EVCR_PIN_1 (0x2U << AFIO_EVCR_PIN_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 2009 #define AFIO_EVCR_PIN_2 (0x4U << AFIO_EVCR_PIN_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 2010 #define AFIO_EVCR_PIN_3 (0x8U << AFIO_EVCR_PIN_Pos) /*!< 0x00000008 */
bogdanm 0:9b334a45a8ff 2011
bogdanm 0:9b334a45a8ff 2012 /*!< PIN configuration */
mbed_official 124:6a4a5b7d7324 2013 #define AFIO_EVCR_PIN_PX0 ((uint32_t)0x00000000) /*!< Pin 0 selected */
mbed_official 124:6a4a5b7d7324 2014 #define AFIO_EVCR_PIN_PX1_Pos (0U)
mbed_official 124:6a4a5b7d7324 2015 #define AFIO_EVCR_PIN_PX1_Msk (0x1U << AFIO_EVCR_PIN_PX1_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 2016 #define AFIO_EVCR_PIN_PX1 AFIO_EVCR_PIN_PX1_Msk /*!< Pin 1 selected */
mbed_official 124:6a4a5b7d7324 2017 #define AFIO_EVCR_PIN_PX2_Pos (1U)
mbed_official 124:6a4a5b7d7324 2018 #define AFIO_EVCR_PIN_PX2_Msk (0x1U << AFIO_EVCR_PIN_PX2_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 2019 #define AFIO_EVCR_PIN_PX2 AFIO_EVCR_PIN_PX2_Msk /*!< Pin 2 selected */
mbed_official 124:6a4a5b7d7324 2020 #define AFIO_EVCR_PIN_PX3_Pos (0U)
mbed_official 124:6a4a5b7d7324 2021 #define AFIO_EVCR_PIN_PX3_Msk (0x3U << AFIO_EVCR_PIN_PX3_Pos) /*!< 0x00000003 */
mbed_official 124:6a4a5b7d7324 2022 #define AFIO_EVCR_PIN_PX3 AFIO_EVCR_PIN_PX3_Msk /*!< Pin 3 selected */
mbed_official 124:6a4a5b7d7324 2023 #define AFIO_EVCR_PIN_PX4_Pos (2U)
mbed_official 124:6a4a5b7d7324 2024 #define AFIO_EVCR_PIN_PX4_Msk (0x1U << AFIO_EVCR_PIN_PX4_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 2025 #define AFIO_EVCR_PIN_PX4 AFIO_EVCR_PIN_PX4_Msk /*!< Pin 4 selected */
mbed_official 124:6a4a5b7d7324 2026 #define AFIO_EVCR_PIN_PX5_Pos (0U)
mbed_official 124:6a4a5b7d7324 2027 #define AFIO_EVCR_PIN_PX5_Msk (0x5U << AFIO_EVCR_PIN_PX5_Pos) /*!< 0x00000005 */
mbed_official 124:6a4a5b7d7324 2028 #define AFIO_EVCR_PIN_PX5 AFIO_EVCR_PIN_PX5_Msk /*!< Pin 5 selected */
mbed_official 124:6a4a5b7d7324 2029 #define AFIO_EVCR_PIN_PX6_Pos (1U)
mbed_official 124:6a4a5b7d7324 2030 #define AFIO_EVCR_PIN_PX6_Msk (0x3U << AFIO_EVCR_PIN_PX6_Pos) /*!< 0x00000006 */
mbed_official 124:6a4a5b7d7324 2031 #define AFIO_EVCR_PIN_PX6 AFIO_EVCR_PIN_PX6_Msk /*!< Pin 6 selected */
mbed_official 124:6a4a5b7d7324 2032 #define AFIO_EVCR_PIN_PX7_Pos (0U)
mbed_official 124:6a4a5b7d7324 2033 #define AFIO_EVCR_PIN_PX7_Msk (0x7U << AFIO_EVCR_PIN_PX7_Pos) /*!< 0x00000007 */
mbed_official 124:6a4a5b7d7324 2034 #define AFIO_EVCR_PIN_PX7 AFIO_EVCR_PIN_PX7_Msk /*!< Pin 7 selected */
mbed_official 124:6a4a5b7d7324 2035 #define AFIO_EVCR_PIN_PX8_Pos (3U)
mbed_official 124:6a4a5b7d7324 2036 #define AFIO_EVCR_PIN_PX8_Msk (0x1U << AFIO_EVCR_PIN_PX8_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 2037 #define AFIO_EVCR_PIN_PX8 AFIO_EVCR_PIN_PX8_Msk /*!< Pin 8 selected */
mbed_official 124:6a4a5b7d7324 2038 #define AFIO_EVCR_PIN_PX9_Pos (0U)
mbed_official 124:6a4a5b7d7324 2039 #define AFIO_EVCR_PIN_PX9_Msk (0x9U << AFIO_EVCR_PIN_PX9_Pos) /*!< 0x00000009 */
mbed_official 124:6a4a5b7d7324 2040 #define AFIO_EVCR_PIN_PX9 AFIO_EVCR_PIN_PX9_Msk /*!< Pin 9 selected */
mbed_official 124:6a4a5b7d7324 2041 #define AFIO_EVCR_PIN_PX10_Pos (1U)
mbed_official 124:6a4a5b7d7324 2042 #define AFIO_EVCR_PIN_PX10_Msk (0x5U << AFIO_EVCR_PIN_PX10_Pos) /*!< 0x0000000A */
mbed_official 124:6a4a5b7d7324 2043 #define AFIO_EVCR_PIN_PX10 AFIO_EVCR_PIN_PX10_Msk /*!< Pin 10 selected */
mbed_official 124:6a4a5b7d7324 2044 #define AFIO_EVCR_PIN_PX11_Pos (0U)
mbed_official 124:6a4a5b7d7324 2045 #define AFIO_EVCR_PIN_PX11_Msk (0xBU << AFIO_EVCR_PIN_PX11_Pos) /*!< 0x0000000B */
mbed_official 124:6a4a5b7d7324 2046 #define AFIO_EVCR_PIN_PX11 AFIO_EVCR_PIN_PX11_Msk /*!< Pin 11 selected */
mbed_official 124:6a4a5b7d7324 2047 #define AFIO_EVCR_PIN_PX12_Pos (2U)
mbed_official 124:6a4a5b7d7324 2048 #define AFIO_EVCR_PIN_PX12_Msk (0x3U << AFIO_EVCR_PIN_PX12_Pos) /*!< 0x0000000C */
mbed_official 124:6a4a5b7d7324 2049 #define AFIO_EVCR_PIN_PX12 AFIO_EVCR_PIN_PX12_Msk /*!< Pin 12 selected */
mbed_official 124:6a4a5b7d7324 2050 #define AFIO_EVCR_PIN_PX13_Pos (0U)
mbed_official 124:6a4a5b7d7324 2051 #define AFIO_EVCR_PIN_PX13_Msk (0xDU << AFIO_EVCR_PIN_PX13_Pos) /*!< 0x0000000D */
mbed_official 124:6a4a5b7d7324 2052 #define AFIO_EVCR_PIN_PX13 AFIO_EVCR_PIN_PX13_Msk /*!< Pin 13 selected */
mbed_official 124:6a4a5b7d7324 2053 #define AFIO_EVCR_PIN_PX14_Pos (1U)
mbed_official 124:6a4a5b7d7324 2054 #define AFIO_EVCR_PIN_PX14_Msk (0x7U << AFIO_EVCR_PIN_PX14_Pos) /*!< 0x0000000E */
mbed_official 124:6a4a5b7d7324 2055 #define AFIO_EVCR_PIN_PX14 AFIO_EVCR_PIN_PX14_Msk /*!< Pin 14 selected */
mbed_official 124:6a4a5b7d7324 2056 #define AFIO_EVCR_PIN_PX15_Pos (0U)
mbed_official 124:6a4a5b7d7324 2057 #define AFIO_EVCR_PIN_PX15_Msk (0xFU << AFIO_EVCR_PIN_PX15_Pos) /*!< 0x0000000F */
mbed_official 124:6a4a5b7d7324 2058 #define AFIO_EVCR_PIN_PX15 AFIO_EVCR_PIN_PX15_Msk /*!< Pin 15 selected */
mbed_official 124:6a4a5b7d7324 2059
mbed_official 124:6a4a5b7d7324 2060 #define AFIO_EVCR_PORT_Pos (4U)
mbed_official 124:6a4a5b7d7324 2061 #define AFIO_EVCR_PORT_Msk (0x7U << AFIO_EVCR_PORT_Pos) /*!< 0x00000070 */
mbed_official 124:6a4a5b7d7324 2062 #define AFIO_EVCR_PORT AFIO_EVCR_PORT_Msk /*!< PORT[2:0] bits (Port selection) */
mbed_official 124:6a4a5b7d7324 2063 #define AFIO_EVCR_PORT_0 (0x1U << AFIO_EVCR_PORT_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 2064 #define AFIO_EVCR_PORT_1 (0x2U << AFIO_EVCR_PORT_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 2065 #define AFIO_EVCR_PORT_2 (0x4U << AFIO_EVCR_PORT_Pos) /*!< 0x00000040 */
bogdanm 0:9b334a45a8ff 2066
bogdanm 0:9b334a45a8ff 2067 /*!< PORT configuration */
mbed_official 124:6a4a5b7d7324 2068 #define AFIO_EVCR_PORT_PA ((uint32_t)0x00000000) /*!< Port A selected */
mbed_official 124:6a4a5b7d7324 2069 #define AFIO_EVCR_PORT_PB_Pos (4U)
mbed_official 124:6a4a5b7d7324 2070 #define AFIO_EVCR_PORT_PB_Msk (0x1U << AFIO_EVCR_PORT_PB_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 2071 #define AFIO_EVCR_PORT_PB AFIO_EVCR_PORT_PB_Msk /*!< Port B selected */
mbed_official 124:6a4a5b7d7324 2072 #define AFIO_EVCR_PORT_PC_Pos (5U)
mbed_official 124:6a4a5b7d7324 2073 #define AFIO_EVCR_PORT_PC_Msk (0x1U << AFIO_EVCR_PORT_PC_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 2074 #define AFIO_EVCR_PORT_PC AFIO_EVCR_PORT_PC_Msk /*!< Port C selected */
mbed_official 124:6a4a5b7d7324 2075 #define AFIO_EVCR_PORT_PD_Pos (4U)
mbed_official 124:6a4a5b7d7324 2076 #define AFIO_EVCR_PORT_PD_Msk (0x3U << AFIO_EVCR_PORT_PD_Pos) /*!< 0x00000030 */
mbed_official 124:6a4a5b7d7324 2077 #define AFIO_EVCR_PORT_PD AFIO_EVCR_PORT_PD_Msk /*!< Port D selected */
mbed_official 124:6a4a5b7d7324 2078 #define AFIO_EVCR_PORT_PE_Pos (6U)
mbed_official 124:6a4a5b7d7324 2079 #define AFIO_EVCR_PORT_PE_Msk (0x1U << AFIO_EVCR_PORT_PE_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 2080 #define AFIO_EVCR_PORT_PE AFIO_EVCR_PORT_PE_Msk /*!< Port E selected */
mbed_official 124:6a4a5b7d7324 2081
mbed_official 124:6a4a5b7d7324 2082 #define AFIO_EVCR_EVOE_Pos (7U)
mbed_official 124:6a4a5b7d7324 2083 #define AFIO_EVCR_EVOE_Msk (0x1U << AFIO_EVCR_EVOE_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 2084 #define AFIO_EVCR_EVOE AFIO_EVCR_EVOE_Msk /*!< Event Output Enable */
bogdanm 0:9b334a45a8ff 2085
bogdanm 0:9b334a45a8ff 2086 /****************** Bit definition for AFIO_MAPR register *******************/
mbed_official 124:6a4a5b7d7324 2087 #define AFIO_MAPR_SPI1_REMAP_Pos (0U)
mbed_official 124:6a4a5b7d7324 2088 #define AFIO_MAPR_SPI1_REMAP_Msk (0x1U << AFIO_MAPR_SPI1_REMAP_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 2089 #define AFIO_MAPR_SPI1_REMAP AFIO_MAPR_SPI1_REMAP_Msk /*!< SPI1 remapping */
mbed_official 124:6a4a5b7d7324 2090 #define AFIO_MAPR_I2C1_REMAP_Pos (1U)
mbed_official 124:6a4a5b7d7324 2091 #define AFIO_MAPR_I2C1_REMAP_Msk (0x1U << AFIO_MAPR_I2C1_REMAP_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 2092 #define AFIO_MAPR_I2C1_REMAP AFIO_MAPR_I2C1_REMAP_Msk /*!< I2C1 remapping */
mbed_official 124:6a4a5b7d7324 2093 #define AFIO_MAPR_USART1_REMAP_Pos (2U)
mbed_official 124:6a4a5b7d7324 2094 #define AFIO_MAPR_USART1_REMAP_Msk (0x1U << AFIO_MAPR_USART1_REMAP_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 2095 #define AFIO_MAPR_USART1_REMAP AFIO_MAPR_USART1_REMAP_Msk /*!< USART1 remapping */
mbed_official 124:6a4a5b7d7324 2096 #define AFIO_MAPR_USART2_REMAP_Pos (3U)
mbed_official 124:6a4a5b7d7324 2097 #define AFIO_MAPR_USART2_REMAP_Msk (0x1U << AFIO_MAPR_USART2_REMAP_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 2098 #define AFIO_MAPR_USART2_REMAP AFIO_MAPR_USART2_REMAP_Msk /*!< USART2 remapping */
mbed_official 124:6a4a5b7d7324 2099
mbed_official 124:6a4a5b7d7324 2100 #define AFIO_MAPR_USART3_REMAP_Pos (4U)
mbed_official 124:6a4a5b7d7324 2101 #define AFIO_MAPR_USART3_REMAP_Msk (0x3U << AFIO_MAPR_USART3_REMAP_Pos) /*!< 0x00000030 */
mbed_official 124:6a4a5b7d7324 2102 #define AFIO_MAPR_USART3_REMAP AFIO_MAPR_USART3_REMAP_Msk /*!< USART3_REMAP[1:0] bits (USART3 remapping) */
mbed_official 124:6a4a5b7d7324 2103 #define AFIO_MAPR_USART3_REMAP_0 (0x1U << AFIO_MAPR_USART3_REMAP_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 2104 #define AFIO_MAPR_USART3_REMAP_1 (0x2U << AFIO_MAPR_USART3_REMAP_Pos) /*!< 0x00000020 */
bogdanm 0:9b334a45a8ff 2105
bogdanm 0:9b334a45a8ff 2106 /* USART3_REMAP configuration */
mbed_official 124:6a4a5b7d7324 2107 #define AFIO_MAPR_USART3_REMAP_NOREMAP ((uint32_t)0x00000000) /*!< No remap (TX/PB10, RX/PB11, CK/PB12, CTS/PB13, RTS/PB14) */
mbed_official 124:6a4a5b7d7324 2108 #define AFIO_MAPR_USART3_REMAP_PARTIALREMAP_Pos (4U)
mbed_official 124:6a4a5b7d7324 2109 #define AFIO_MAPR_USART3_REMAP_PARTIALREMAP_Msk (0x1U << AFIO_MAPR_USART3_REMAP_PARTIALREMAP_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 2110 #define AFIO_MAPR_USART3_REMAP_PARTIALREMAP AFIO_MAPR_USART3_REMAP_PARTIALREMAP_Msk /*!< Partial remap (TX/PC10, RX/PC11, CK/PC12, CTS/PB13, RTS/PB14) */
mbed_official 124:6a4a5b7d7324 2111 #define AFIO_MAPR_USART3_REMAP_FULLREMAP_Pos (4U)
mbed_official 124:6a4a5b7d7324 2112 #define AFIO_MAPR_USART3_REMAP_FULLREMAP_Msk (0x3U << AFIO_MAPR_USART3_REMAP_FULLREMAP_Pos) /*!< 0x00000030 */
mbed_official 124:6a4a5b7d7324 2113 #define AFIO_MAPR_USART3_REMAP_FULLREMAP AFIO_MAPR_USART3_REMAP_FULLREMAP_Msk /*!< Full remap (TX/PD8, RX/PD9, CK/PD10, CTS/PD11, RTS/PD12) */
mbed_official 124:6a4a5b7d7324 2114
mbed_official 124:6a4a5b7d7324 2115 #define AFIO_MAPR_TIM1_REMAP_Pos (6U)
mbed_official 124:6a4a5b7d7324 2116 #define AFIO_MAPR_TIM1_REMAP_Msk (0x3U << AFIO_MAPR_TIM1_REMAP_Pos) /*!< 0x000000C0 */
mbed_official 124:6a4a5b7d7324 2117 #define AFIO_MAPR_TIM1_REMAP AFIO_MAPR_TIM1_REMAP_Msk /*!< TIM1_REMAP[1:0] bits (TIM1 remapping) */
mbed_official 124:6a4a5b7d7324 2118 #define AFIO_MAPR_TIM1_REMAP_0 (0x1U << AFIO_MAPR_TIM1_REMAP_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 2119 #define AFIO_MAPR_TIM1_REMAP_1 (0x2U << AFIO_MAPR_TIM1_REMAP_Pos) /*!< 0x00000080 */
bogdanm 0:9b334a45a8ff 2120
bogdanm 0:9b334a45a8ff 2121 /*!< TIM1_REMAP configuration */
mbed_official 124:6a4a5b7d7324 2122 #define AFIO_MAPR_TIM1_REMAP_NOREMAP ((uint32_t)0x00000000) /*!< No remap (ETR/PA12, CH1/PA8, CH2/PA9, CH3/PA10, CH4/PA11, BKIN/PB12, CH1N/PB13, CH2N/PB14, CH3N/PB15) */
mbed_official 124:6a4a5b7d7324 2123 #define AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Pos (6U)
mbed_official 124:6a4a5b7d7324 2124 #define AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Msk (0x1U << AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 2125 #define AFIO_MAPR_TIM1_REMAP_PARTIALREMAP AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Msk /*!< Partial remap (ETR/PA12, CH1/PA8, CH2/PA9, CH3/PA10, CH4/PA11, BKIN/PA6, CH1N/PA7, CH2N/PB0, CH3N/PB1) */
mbed_official 124:6a4a5b7d7324 2126 #define AFIO_MAPR_TIM1_REMAP_FULLREMAP_Pos (6U)
mbed_official 124:6a4a5b7d7324 2127 #define AFIO_MAPR_TIM1_REMAP_FULLREMAP_Msk (0x3U << AFIO_MAPR_TIM1_REMAP_FULLREMAP_Pos) /*!< 0x000000C0 */
mbed_official 124:6a4a5b7d7324 2128 #define AFIO_MAPR_TIM1_REMAP_FULLREMAP AFIO_MAPR_TIM1_REMAP_FULLREMAP_Msk /*!< Full remap (ETR/PE7, CH1/PE9, CH2/PE11, CH3/PE13, CH4/PE14, BKIN/PE15, CH1N/PE8, CH2N/PE10, CH3N/PE12) */
mbed_official 124:6a4a5b7d7324 2129
mbed_official 124:6a4a5b7d7324 2130 #define AFIO_MAPR_TIM2_REMAP_Pos (8U)
mbed_official 124:6a4a5b7d7324 2131 #define AFIO_MAPR_TIM2_REMAP_Msk (0x3U << AFIO_MAPR_TIM2_REMAP_Pos) /*!< 0x00000300 */
mbed_official 124:6a4a5b7d7324 2132 #define AFIO_MAPR_TIM2_REMAP AFIO_MAPR_TIM2_REMAP_Msk /*!< TIM2_REMAP[1:0] bits (TIM2 remapping) */
mbed_official 124:6a4a5b7d7324 2133 #define AFIO_MAPR_TIM2_REMAP_0 (0x1U << AFIO_MAPR_TIM2_REMAP_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 2134 #define AFIO_MAPR_TIM2_REMAP_1 (0x2U << AFIO_MAPR_TIM2_REMAP_Pos) /*!< 0x00000200 */
bogdanm 0:9b334a45a8ff 2135
bogdanm 0:9b334a45a8ff 2136 /*!< TIM2_REMAP configuration */
mbed_official 124:6a4a5b7d7324 2137 #define AFIO_MAPR_TIM2_REMAP_NOREMAP ((uint32_t)0x00000000) /*!< No remap (CH1/ETR/PA0, CH2/PA1, CH3/PA2, CH4/PA3) */
mbed_official 124:6a4a5b7d7324 2138 #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Pos (8U)
mbed_official 124:6a4a5b7d7324 2139 #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Msk (0x1U << AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 2140 #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1 AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Msk /*!< Partial remap (CH1/ETR/PA15, CH2/PB3, CH3/PA2, CH4/PA3) */
mbed_official 124:6a4a5b7d7324 2141 #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Pos (9U)
mbed_official 124:6a4a5b7d7324 2142 #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Msk (0x1U << AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 2143 #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2 AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Msk /*!< Partial remap (CH1/ETR/PA0, CH2/PA1, CH3/PB10, CH4/PB11) */
mbed_official 124:6a4a5b7d7324 2144 #define AFIO_MAPR_TIM2_REMAP_FULLREMAP_Pos (8U)
mbed_official 124:6a4a5b7d7324 2145 #define AFIO_MAPR_TIM2_REMAP_FULLREMAP_Msk (0x3U << AFIO_MAPR_TIM2_REMAP_FULLREMAP_Pos) /*!< 0x00000300 */
mbed_official 124:6a4a5b7d7324 2146 #define AFIO_MAPR_TIM2_REMAP_FULLREMAP AFIO_MAPR_TIM2_REMAP_FULLREMAP_Msk /*!< Full remap (CH1/ETR/PA15, CH2/PB3, CH3/PB10, CH4/PB11) */
mbed_official 124:6a4a5b7d7324 2147
mbed_official 124:6a4a5b7d7324 2148 #define AFIO_MAPR_TIM3_REMAP_Pos (10U)
mbed_official 124:6a4a5b7d7324 2149 #define AFIO_MAPR_TIM3_REMAP_Msk (0x3U << AFIO_MAPR_TIM3_REMAP_Pos) /*!< 0x00000C00 */
mbed_official 124:6a4a5b7d7324 2150 #define AFIO_MAPR_TIM3_REMAP AFIO_MAPR_TIM3_REMAP_Msk /*!< TIM3_REMAP[1:0] bits (TIM3 remapping) */
mbed_official 124:6a4a5b7d7324 2151 #define AFIO_MAPR_TIM3_REMAP_0 (0x1U << AFIO_MAPR_TIM3_REMAP_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 2152 #define AFIO_MAPR_TIM3_REMAP_1 (0x2U << AFIO_MAPR_TIM3_REMAP_Pos) /*!< 0x00000800 */
bogdanm 0:9b334a45a8ff 2153
bogdanm 0:9b334a45a8ff 2154 /*!< TIM3_REMAP configuration */
mbed_official 124:6a4a5b7d7324 2155 #define AFIO_MAPR_TIM3_REMAP_NOREMAP ((uint32_t)0x00000000) /*!< No remap (CH1/PA6, CH2/PA7, CH3/PB0, CH4/PB1) */
mbed_official 124:6a4a5b7d7324 2156 #define AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Pos (11U)
mbed_official 124:6a4a5b7d7324 2157 #define AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Msk (0x1U << AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 2158 #define AFIO_MAPR_TIM3_REMAP_PARTIALREMAP AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Msk /*!< Partial remap (CH1/PB4, CH2/PB5, CH3/PB0, CH4/PB1) */
mbed_official 124:6a4a5b7d7324 2159 #define AFIO_MAPR_TIM3_REMAP_FULLREMAP_Pos (10U)
mbed_official 124:6a4a5b7d7324 2160 #define AFIO_MAPR_TIM3_REMAP_FULLREMAP_Msk (0x3U << AFIO_MAPR_TIM3_REMAP_FULLREMAP_Pos) /*!< 0x00000C00 */
mbed_official 124:6a4a5b7d7324 2161 #define AFIO_MAPR_TIM3_REMAP_FULLREMAP AFIO_MAPR_TIM3_REMAP_FULLREMAP_Msk /*!< Full remap (CH1/PC6, CH2/PC7, CH3/PC8, CH4/PC9) */
mbed_official 124:6a4a5b7d7324 2162
mbed_official 124:6a4a5b7d7324 2163 #define AFIO_MAPR_TIM4_REMAP_Pos (12U)
mbed_official 124:6a4a5b7d7324 2164 #define AFIO_MAPR_TIM4_REMAP_Msk (0x1U << AFIO_MAPR_TIM4_REMAP_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 2165 #define AFIO_MAPR_TIM4_REMAP AFIO_MAPR_TIM4_REMAP_Msk /*!< TIM4_REMAP bit (TIM4 remapping) */
mbed_official 124:6a4a5b7d7324 2166
mbed_official 124:6a4a5b7d7324 2167
mbed_official 124:6a4a5b7d7324 2168 #define AFIO_MAPR_PD01_REMAP_Pos (15U)
mbed_official 124:6a4a5b7d7324 2169 #define AFIO_MAPR_PD01_REMAP_Msk (0x1U << AFIO_MAPR_PD01_REMAP_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 2170 #define AFIO_MAPR_PD01_REMAP AFIO_MAPR_PD01_REMAP_Msk /*!< Port D0/Port D1 mapping on OSC_IN/OSC_OUT */
bogdanm 0:9b334a45a8ff 2171
bogdanm 0:9b334a45a8ff 2172 /*!< SWJ_CFG configuration */
mbed_official 124:6a4a5b7d7324 2173 #define AFIO_MAPR_SWJ_CFG_Pos (24U)
mbed_official 124:6a4a5b7d7324 2174 #define AFIO_MAPR_SWJ_CFG_Msk (0x7U << AFIO_MAPR_SWJ_CFG_Pos) /*!< 0x07000000 */
mbed_official 124:6a4a5b7d7324 2175 #define AFIO_MAPR_SWJ_CFG AFIO_MAPR_SWJ_CFG_Msk /*!< SWJ_CFG[2:0] bits (Serial Wire JTAG configuration) */
mbed_official 124:6a4a5b7d7324 2176 #define AFIO_MAPR_SWJ_CFG_0 (0x1U << AFIO_MAPR_SWJ_CFG_Pos) /*!< 0x01000000 */
mbed_official 124:6a4a5b7d7324 2177 #define AFIO_MAPR_SWJ_CFG_1 (0x2U << AFIO_MAPR_SWJ_CFG_Pos) /*!< 0x02000000 */
mbed_official 124:6a4a5b7d7324 2178 #define AFIO_MAPR_SWJ_CFG_2 (0x4U << AFIO_MAPR_SWJ_CFG_Pos) /*!< 0x04000000 */
mbed_official 124:6a4a5b7d7324 2179
mbed_official 124:6a4a5b7d7324 2180 #define AFIO_MAPR_SWJ_CFG_RESET ((uint32_t)0x00000000) /*!< Full SWJ (JTAG-DP + SW-DP) : Reset State */
mbed_official 124:6a4a5b7d7324 2181 #define AFIO_MAPR_SWJ_CFG_NOJNTRST_Pos (24U)
mbed_official 124:6a4a5b7d7324 2182 #define AFIO_MAPR_SWJ_CFG_NOJNTRST_Msk (0x1U << AFIO_MAPR_SWJ_CFG_NOJNTRST_Pos) /*!< 0x01000000 */
mbed_official 124:6a4a5b7d7324 2183 #define AFIO_MAPR_SWJ_CFG_NOJNTRST AFIO_MAPR_SWJ_CFG_NOJNTRST_Msk /*!< Full SWJ (JTAG-DP + SW-DP) but without JNTRST */
mbed_official 124:6a4a5b7d7324 2184 #define AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Pos (25U)
mbed_official 124:6a4a5b7d7324 2185 #define AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Msk (0x1U << AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Pos) /*!< 0x02000000 */
mbed_official 124:6a4a5b7d7324 2186 #define AFIO_MAPR_SWJ_CFG_JTAGDISABLE AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Msk /*!< JTAG-DP Disabled and SW-DP Enabled */
mbed_official 124:6a4a5b7d7324 2187 #define AFIO_MAPR_SWJ_CFG_DISABLE_Pos (26U)
mbed_official 124:6a4a5b7d7324 2188 #define AFIO_MAPR_SWJ_CFG_DISABLE_Msk (0x1U << AFIO_MAPR_SWJ_CFG_DISABLE_Pos) /*!< 0x04000000 */
mbed_official 124:6a4a5b7d7324 2189 #define AFIO_MAPR_SWJ_CFG_DISABLE AFIO_MAPR_SWJ_CFG_DISABLE_Msk /*!< JTAG-DP Disabled and SW-DP Disabled */
bogdanm 0:9b334a45a8ff 2190
bogdanm 0:9b334a45a8ff 2191
bogdanm 0:9b334a45a8ff 2192 /***************** Bit definition for AFIO_EXTICR1 register *****************/
mbed_official 124:6a4a5b7d7324 2193 #define AFIO_EXTICR1_EXTI0_Pos (0U)
mbed_official 124:6a4a5b7d7324 2194 #define AFIO_EXTICR1_EXTI0_Msk (0xFU << AFIO_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */
mbed_official 124:6a4a5b7d7324 2195 #define AFIO_EXTICR1_EXTI0 AFIO_EXTICR1_EXTI0_Msk /*!< EXTI 0 configuration */
mbed_official 124:6a4a5b7d7324 2196 #define AFIO_EXTICR1_EXTI1_Pos (4U)
mbed_official 124:6a4a5b7d7324 2197 #define AFIO_EXTICR1_EXTI1_Msk (0xFU << AFIO_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */
mbed_official 124:6a4a5b7d7324 2198 #define AFIO_EXTICR1_EXTI1 AFIO_EXTICR1_EXTI1_Msk /*!< EXTI 1 configuration */
mbed_official 124:6a4a5b7d7324 2199 #define AFIO_EXTICR1_EXTI2_Pos (8U)
mbed_official 124:6a4a5b7d7324 2200 #define AFIO_EXTICR1_EXTI2_Msk (0xFU << AFIO_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */
mbed_official 124:6a4a5b7d7324 2201 #define AFIO_EXTICR1_EXTI2 AFIO_EXTICR1_EXTI2_Msk /*!< EXTI 2 configuration */
mbed_official 124:6a4a5b7d7324 2202 #define AFIO_EXTICR1_EXTI3_Pos (12U)
mbed_official 124:6a4a5b7d7324 2203 #define AFIO_EXTICR1_EXTI3_Msk (0xFU << AFIO_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */
mbed_official 124:6a4a5b7d7324 2204 #define AFIO_EXTICR1_EXTI3 AFIO_EXTICR1_EXTI3_Msk /*!< EXTI 3 configuration */
bogdanm 0:9b334a45a8ff 2205
bogdanm 0:9b334a45a8ff 2206 /*!< EXTI0 configuration */
bogdanm 0:9b334a45a8ff 2207 #define AFIO_EXTICR1_EXTI0_PA ((uint32_t)0x00000000) /*!< PA[0] pin */
mbed_official 124:6a4a5b7d7324 2208 #define AFIO_EXTICR1_EXTI0_PB_Pos (0U)
mbed_official 124:6a4a5b7d7324 2209 #define AFIO_EXTICR1_EXTI0_PB_Msk (0x1U << AFIO_EXTICR1_EXTI0_PB_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 2210 #define AFIO_EXTICR1_EXTI0_PB AFIO_EXTICR1_EXTI0_PB_Msk /*!< PB[0] pin */
mbed_official 124:6a4a5b7d7324 2211 #define AFIO_EXTICR1_EXTI0_PC_Pos (1U)
mbed_official 124:6a4a5b7d7324 2212 #define AFIO_EXTICR1_EXTI0_PC_Msk (0x1U << AFIO_EXTICR1_EXTI0_PC_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 2213 #define AFIO_EXTICR1_EXTI0_PC AFIO_EXTICR1_EXTI0_PC_Msk /*!< PC[0] pin */
mbed_official 124:6a4a5b7d7324 2214 #define AFIO_EXTICR1_EXTI0_PD_Pos (0U)
mbed_official 124:6a4a5b7d7324 2215 #define AFIO_EXTICR1_EXTI0_PD_Msk (0x3U << AFIO_EXTICR1_EXTI0_PD_Pos) /*!< 0x00000003 */
mbed_official 124:6a4a5b7d7324 2216 #define AFIO_EXTICR1_EXTI0_PD AFIO_EXTICR1_EXTI0_PD_Msk /*!< PD[0] pin */
mbed_official 124:6a4a5b7d7324 2217 #define AFIO_EXTICR1_EXTI0_PE_Pos (2U)
mbed_official 124:6a4a5b7d7324 2218 #define AFIO_EXTICR1_EXTI0_PE_Msk (0x1U << AFIO_EXTICR1_EXTI0_PE_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 2219 #define AFIO_EXTICR1_EXTI0_PE AFIO_EXTICR1_EXTI0_PE_Msk /*!< PE[0] pin */
mbed_official 124:6a4a5b7d7324 2220 #define AFIO_EXTICR1_EXTI0_PF_Pos (0U)
mbed_official 124:6a4a5b7d7324 2221 #define AFIO_EXTICR1_EXTI0_PF_Msk (0x5U << AFIO_EXTICR1_EXTI0_PF_Pos) /*!< 0x00000005 */
mbed_official 124:6a4a5b7d7324 2222 #define AFIO_EXTICR1_EXTI0_PF AFIO_EXTICR1_EXTI0_PF_Msk /*!< PF[0] pin */
mbed_official 124:6a4a5b7d7324 2223 #define AFIO_EXTICR1_EXTI0_PG_Pos (1U)
mbed_official 124:6a4a5b7d7324 2224 #define AFIO_EXTICR1_EXTI0_PG_Msk (0x3U << AFIO_EXTICR1_EXTI0_PG_Pos) /*!< 0x00000006 */
mbed_official 124:6a4a5b7d7324 2225 #define AFIO_EXTICR1_EXTI0_PG AFIO_EXTICR1_EXTI0_PG_Msk /*!< PG[0] pin */
bogdanm 0:9b334a45a8ff 2226
bogdanm 0:9b334a45a8ff 2227 /*!< EXTI1 configuration */
bogdanm 0:9b334a45a8ff 2228 #define AFIO_EXTICR1_EXTI1_PA ((uint32_t)0x00000000) /*!< PA[1] pin */
mbed_official 124:6a4a5b7d7324 2229 #define AFIO_EXTICR1_EXTI1_PB_Pos (4U)
mbed_official 124:6a4a5b7d7324 2230 #define AFIO_EXTICR1_EXTI1_PB_Msk (0x1U << AFIO_EXTICR1_EXTI1_PB_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 2231 #define AFIO_EXTICR1_EXTI1_PB AFIO_EXTICR1_EXTI1_PB_Msk /*!< PB[1] pin */
mbed_official 124:6a4a5b7d7324 2232 #define AFIO_EXTICR1_EXTI1_PC_Pos (5U)
mbed_official 124:6a4a5b7d7324 2233 #define AFIO_EXTICR1_EXTI1_PC_Msk (0x1U << AFIO_EXTICR1_EXTI1_PC_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 2234 #define AFIO_EXTICR1_EXTI1_PC AFIO_EXTICR1_EXTI1_PC_Msk /*!< PC[1] pin */
mbed_official 124:6a4a5b7d7324 2235 #define AFIO_EXTICR1_EXTI1_PD_Pos (4U)
mbed_official 124:6a4a5b7d7324 2236 #define AFIO_EXTICR1_EXTI1_PD_Msk (0x3U << AFIO_EXTICR1_EXTI1_PD_Pos) /*!< 0x00000030 */
mbed_official 124:6a4a5b7d7324 2237 #define AFIO_EXTICR1_EXTI1_PD AFIO_EXTICR1_EXTI1_PD_Msk /*!< PD[1] pin */
mbed_official 124:6a4a5b7d7324 2238 #define AFIO_EXTICR1_EXTI1_PE_Pos (6U)
mbed_official 124:6a4a5b7d7324 2239 #define AFIO_EXTICR1_EXTI1_PE_Msk (0x1U << AFIO_EXTICR1_EXTI1_PE_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 2240 #define AFIO_EXTICR1_EXTI1_PE AFIO_EXTICR1_EXTI1_PE_Msk /*!< PE[1] pin */
mbed_official 124:6a4a5b7d7324 2241 #define AFIO_EXTICR1_EXTI1_PF_Pos (4U)
mbed_official 124:6a4a5b7d7324 2242 #define AFIO_EXTICR1_EXTI1_PF_Msk (0x5U << AFIO_EXTICR1_EXTI1_PF_Pos) /*!< 0x00000050 */
mbed_official 124:6a4a5b7d7324 2243 #define AFIO_EXTICR1_EXTI1_PF AFIO_EXTICR1_EXTI1_PF_Msk /*!< PF[1] pin */
mbed_official 124:6a4a5b7d7324 2244 #define AFIO_EXTICR1_EXTI1_PG_Pos (5U)
mbed_official 124:6a4a5b7d7324 2245 #define AFIO_EXTICR1_EXTI1_PG_Msk (0x3U << AFIO_EXTICR1_EXTI1_PG_Pos) /*!< 0x00000060 */
mbed_official 124:6a4a5b7d7324 2246 #define AFIO_EXTICR1_EXTI1_PG AFIO_EXTICR1_EXTI1_PG_Msk /*!< PG[1] pin */
bogdanm 0:9b334a45a8ff 2247
bogdanm 0:9b334a45a8ff 2248 /*!< EXTI2 configuration */
bogdanm 0:9b334a45a8ff 2249 #define AFIO_EXTICR1_EXTI2_PA ((uint32_t)0x00000000) /*!< PA[2] pin */
mbed_official 124:6a4a5b7d7324 2250 #define AFIO_EXTICR1_EXTI2_PB_Pos (8U)
mbed_official 124:6a4a5b7d7324 2251 #define AFIO_EXTICR1_EXTI2_PB_Msk (0x1U << AFIO_EXTICR1_EXTI2_PB_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 2252 #define AFIO_EXTICR1_EXTI2_PB AFIO_EXTICR1_EXTI2_PB_Msk /*!< PB[2] pin */
mbed_official 124:6a4a5b7d7324 2253 #define AFIO_EXTICR1_EXTI2_PC_Pos (9U)
mbed_official 124:6a4a5b7d7324 2254 #define AFIO_EXTICR1_EXTI2_PC_Msk (0x1U << AFIO_EXTICR1_EXTI2_PC_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 2255 #define AFIO_EXTICR1_EXTI2_PC AFIO_EXTICR1_EXTI2_PC_Msk /*!< PC[2] pin */
mbed_official 124:6a4a5b7d7324 2256 #define AFIO_EXTICR1_EXTI2_PD_Pos (8U)
mbed_official 124:6a4a5b7d7324 2257 #define AFIO_EXTICR1_EXTI2_PD_Msk (0x3U << AFIO_EXTICR1_EXTI2_PD_Pos) /*!< 0x00000300 */
mbed_official 124:6a4a5b7d7324 2258 #define AFIO_EXTICR1_EXTI2_PD AFIO_EXTICR1_EXTI2_PD_Msk /*!< PD[2] pin */
mbed_official 124:6a4a5b7d7324 2259 #define AFIO_EXTICR1_EXTI2_PE_Pos (10U)
mbed_official 124:6a4a5b7d7324 2260 #define AFIO_EXTICR1_EXTI2_PE_Msk (0x1U << AFIO_EXTICR1_EXTI2_PE_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 2261 #define AFIO_EXTICR1_EXTI2_PE AFIO_EXTICR1_EXTI2_PE_Msk /*!< PE[2] pin */
mbed_official 124:6a4a5b7d7324 2262 #define AFIO_EXTICR1_EXTI2_PF_Pos (8U)
mbed_official 124:6a4a5b7d7324 2263 #define AFIO_EXTICR1_EXTI2_PF_Msk (0x5U << AFIO_EXTICR1_EXTI2_PF_Pos) /*!< 0x00000500 */
mbed_official 124:6a4a5b7d7324 2264 #define AFIO_EXTICR1_EXTI2_PF AFIO_EXTICR1_EXTI2_PF_Msk /*!< PF[2] pin */
mbed_official 124:6a4a5b7d7324 2265 #define AFIO_EXTICR1_EXTI2_PG_Pos (9U)
mbed_official 124:6a4a5b7d7324 2266 #define AFIO_EXTICR1_EXTI2_PG_Msk (0x3U << AFIO_EXTICR1_EXTI2_PG_Pos) /*!< 0x00000600 */
mbed_official 124:6a4a5b7d7324 2267 #define AFIO_EXTICR1_EXTI2_PG AFIO_EXTICR1_EXTI2_PG_Msk /*!< PG[2] pin */
bogdanm 0:9b334a45a8ff 2268
bogdanm 0:9b334a45a8ff 2269 /*!< EXTI3 configuration */
bogdanm 0:9b334a45a8ff 2270 #define AFIO_EXTICR1_EXTI3_PA ((uint32_t)0x00000000) /*!< PA[3] pin */
mbed_official 124:6a4a5b7d7324 2271 #define AFIO_EXTICR1_EXTI3_PB_Pos (12U)
mbed_official 124:6a4a5b7d7324 2272 #define AFIO_EXTICR1_EXTI3_PB_Msk (0x1U << AFIO_EXTICR1_EXTI3_PB_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 2273 #define AFIO_EXTICR1_EXTI3_PB AFIO_EXTICR1_EXTI3_PB_Msk /*!< PB[3] pin */
mbed_official 124:6a4a5b7d7324 2274 #define AFIO_EXTICR1_EXTI3_PC_Pos (13U)
mbed_official 124:6a4a5b7d7324 2275 #define AFIO_EXTICR1_EXTI3_PC_Msk (0x1U << AFIO_EXTICR1_EXTI3_PC_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 2276 #define AFIO_EXTICR1_EXTI3_PC AFIO_EXTICR1_EXTI3_PC_Msk /*!< PC[3] pin */
mbed_official 124:6a4a5b7d7324 2277 #define AFIO_EXTICR1_EXTI3_PD_Pos (12U)
mbed_official 124:6a4a5b7d7324 2278 #define AFIO_EXTICR1_EXTI3_PD_Msk (0x3U << AFIO_EXTICR1_EXTI3_PD_Pos) /*!< 0x00003000 */
mbed_official 124:6a4a5b7d7324 2279 #define AFIO_EXTICR1_EXTI3_PD AFIO_EXTICR1_EXTI3_PD_Msk /*!< PD[3] pin */
mbed_official 124:6a4a5b7d7324 2280 #define AFIO_EXTICR1_EXTI3_PE_Pos (14U)
mbed_official 124:6a4a5b7d7324 2281 #define AFIO_EXTICR1_EXTI3_PE_Msk (0x1U << AFIO_EXTICR1_EXTI3_PE_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 2282 #define AFIO_EXTICR1_EXTI3_PE AFIO_EXTICR1_EXTI3_PE_Msk /*!< PE[3] pin */
mbed_official 124:6a4a5b7d7324 2283 #define AFIO_EXTICR1_EXTI3_PF_Pos (12U)
mbed_official 124:6a4a5b7d7324 2284 #define AFIO_EXTICR1_EXTI3_PF_Msk (0x5U << AFIO_EXTICR1_EXTI3_PF_Pos) /*!< 0x00005000 */
mbed_official 124:6a4a5b7d7324 2285 #define AFIO_EXTICR1_EXTI3_PF AFIO_EXTICR1_EXTI3_PF_Msk /*!< PF[3] pin */
mbed_official 124:6a4a5b7d7324 2286 #define AFIO_EXTICR1_EXTI3_PG_Pos (13U)
mbed_official 124:6a4a5b7d7324 2287 #define AFIO_EXTICR1_EXTI3_PG_Msk (0x3U << AFIO_EXTICR1_EXTI3_PG_Pos) /*!< 0x00006000 */
mbed_official 124:6a4a5b7d7324 2288 #define AFIO_EXTICR1_EXTI3_PG AFIO_EXTICR1_EXTI3_PG_Msk /*!< PG[3] pin */
bogdanm 0:9b334a45a8ff 2289
bogdanm 0:9b334a45a8ff 2290 /***************** Bit definition for AFIO_EXTICR2 register *****************/
mbed_official 124:6a4a5b7d7324 2291 #define AFIO_EXTICR2_EXTI4_Pos (0U)
mbed_official 124:6a4a5b7d7324 2292 #define AFIO_EXTICR2_EXTI4_Msk (0xFU << AFIO_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */
mbed_official 124:6a4a5b7d7324 2293 #define AFIO_EXTICR2_EXTI4 AFIO_EXTICR2_EXTI4_Msk /*!< EXTI 4 configuration */
mbed_official 124:6a4a5b7d7324 2294 #define AFIO_EXTICR2_EXTI5_Pos (4U)
mbed_official 124:6a4a5b7d7324 2295 #define AFIO_EXTICR2_EXTI5_Msk (0xFU << AFIO_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */
mbed_official 124:6a4a5b7d7324 2296 #define AFIO_EXTICR2_EXTI5 AFIO_EXTICR2_EXTI5_Msk /*!< EXTI 5 configuration */
mbed_official 124:6a4a5b7d7324 2297 #define AFIO_EXTICR2_EXTI6_Pos (8U)
mbed_official 124:6a4a5b7d7324 2298 #define AFIO_EXTICR2_EXTI6_Msk (0xFU << AFIO_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */
mbed_official 124:6a4a5b7d7324 2299 #define AFIO_EXTICR2_EXTI6 AFIO_EXTICR2_EXTI6_Msk /*!< EXTI 6 configuration */
mbed_official 124:6a4a5b7d7324 2300 #define AFIO_EXTICR2_EXTI7_Pos (12U)
mbed_official 124:6a4a5b7d7324 2301 #define AFIO_EXTICR2_EXTI7_Msk (0xFU << AFIO_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */
mbed_official 124:6a4a5b7d7324 2302 #define AFIO_EXTICR2_EXTI7 AFIO_EXTICR2_EXTI7_Msk /*!< EXTI 7 configuration */
bogdanm 0:9b334a45a8ff 2303
bogdanm 0:9b334a45a8ff 2304 /*!< EXTI4 configuration */
bogdanm 0:9b334a45a8ff 2305 #define AFIO_EXTICR2_EXTI4_PA ((uint32_t)0x00000000) /*!< PA[4] pin */
mbed_official 124:6a4a5b7d7324 2306 #define AFIO_EXTICR2_EXTI4_PB_Pos (0U)
mbed_official 124:6a4a5b7d7324 2307 #define AFIO_EXTICR2_EXTI4_PB_Msk (0x1U << AFIO_EXTICR2_EXTI4_PB_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 2308 #define AFIO_EXTICR2_EXTI4_PB AFIO_EXTICR2_EXTI4_PB_Msk /*!< PB[4] pin */
mbed_official 124:6a4a5b7d7324 2309 #define AFIO_EXTICR2_EXTI4_PC_Pos (1U)
mbed_official 124:6a4a5b7d7324 2310 #define AFIO_EXTICR2_EXTI4_PC_Msk (0x1U << AFIO_EXTICR2_EXTI4_PC_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 2311 #define AFIO_EXTICR2_EXTI4_PC AFIO_EXTICR2_EXTI4_PC_Msk /*!< PC[4] pin */
mbed_official 124:6a4a5b7d7324 2312 #define AFIO_EXTICR2_EXTI4_PD_Pos (0U)
mbed_official 124:6a4a5b7d7324 2313 #define AFIO_EXTICR2_EXTI4_PD_Msk (0x3U << AFIO_EXTICR2_EXTI4_PD_Pos) /*!< 0x00000003 */
mbed_official 124:6a4a5b7d7324 2314 #define AFIO_EXTICR2_EXTI4_PD AFIO_EXTICR2_EXTI4_PD_Msk /*!< PD[4] pin */
mbed_official 124:6a4a5b7d7324 2315 #define AFIO_EXTICR2_EXTI4_PE_Pos (2U)
mbed_official 124:6a4a5b7d7324 2316 #define AFIO_EXTICR2_EXTI4_PE_Msk (0x1U << AFIO_EXTICR2_EXTI4_PE_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 2317 #define AFIO_EXTICR2_EXTI4_PE AFIO_EXTICR2_EXTI4_PE_Msk /*!< PE[4] pin */
mbed_official 124:6a4a5b7d7324 2318 #define AFIO_EXTICR2_EXTI4_PF_Pos (0U)
mbed_official 124:6a4a5b7d7324 2319 #define AFIO_EXTICR2_EXTI4_PF_Msk (0x5U << AFIO_EXTICR2_EXTI4_PF_Pos) /*!< 0x00000005 */
mbed_official 124:6a4a5b7d7324 2320 #define AFIO_EXTICR2_EXTI4_PF AFIO_EXTICR2_EXTI4_PF_Msk /*!< PF[4] pin */
mbed_official 124:6a4a5b7d7324 2321 #define AFIO_EXTICR2_EXTI4_PG_Pos (1U)
mbed_official 124:6a4a5b7d7324 2322 #define AFIO_EXTICR2_EXTI4_PG_Msk (0x3U << AFIO_EXTICR2_EXTI4_PG_Pos) /*!< 0x00000006 */
mbed_official 124:6a4a5b7d7324 2323 #define AFIO_EXTICR2_EXTI4_PG AFIO_EXTICR2_EXTI4_PG_Msk /*!< PG[4] pin */
bogdanm 0:9b334a45a8ff 2324
bogdanm 0:9b334a45a8ff 2325 /* EXTI5 configuration */
bogdanm 0:9b334a45a8ff 2326 #define AFIO_EXTICR2_EXTI5_PA ((uint32_t)0x00000000) /*!< PA[5] pin */
mbed_official 124:6a4a5b7d7324 2327 #define AFIO_EXTICR2_EXTI5_PB_Pos (4U)
mbed_official 124:6a4a5b7d7324 2328 #define AFIO_EXTICR2_EXTI5_PB_Msk (0x1U << AFIO_EXTICR2_EXTI5_PB_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 2329 #define AFIO_EXTICR2_EXTI5_PB AFIO_EXTICR2_EXTI5_PB_Msk /*!< PB[5] pin */
mbed_official 124:6a4a5b7d7324 2330 #define AFIO_EXTICR2_EXTI5_PC_Pos (5U)
mbed_official 124:6a4a5b7d7324 2331 #define AFIO_EXTICR2_EXTI5_PC_Msk (0x1U << AFIO_EXTICR2_EXTI5_PC_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 2332 #define AFIO_EXTICR2_EXTI5_PC AFIO_EXTICR2_EXTI5_PC_Msk /*!< PC[5] pin */
mbed_official 124:6a4a5b7d7324 2333 #define AFIO_EXTICR2_EXTI5_PD_Pos (4U)
mbed_official 124:6a4a5b7d7324 2334 #define AFIO_EXTICR2_EXTI5_PD_Msk (0x3U << AFIO_EXTICR2_EXTI5_PD_Pos) /*!< 0x00000030 */
mbed_official 124:6a4a5b7d7324 2335 #define AFIO_EXTICR2_EXTI5_PD AFIO_EXTICR2_EXTI5_PD_Msk /*!< PD[5] pin */
mbed_official 124:6a4a5b7d7324 2336 #define AFIO_EXTICR2_EXTI5_PE_Pos (6U)
mbed_official 124:6a4a5b7d7324 2337 #define AFIO_EXTICR2_EXTI5_PE_Msk (0x1U << AFIO_EXTICR2_EXTI5_PE_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 2338 #define AFIO_EXTICR2_EXTI5_PE AFIO_EXTICR2_EXTI5_PE_Msk /*!< PE[5] pin */
mbed_official 124:6a4a5b7d7324 2339 #define AFIO_EXTICR2_EXTI5_PF_Pos (4U)
mbed_official 124:6a4a5b7d7324 2340 #define AFIO_EXTICR2_EXTI5_PF_Msk (0x5U << AFIO_EXTICR2_EXTI5_PF_Pos) /*!< 0x00000050 */
mbed_official 124:6a4a5b7d7324 2341 #define AFIO_EXTICR2_EXTI5_PF AFIO_EXTICR2_EXTI5_PF_Msk /*!< PF[5] pin */
mbed_official 124:6a4a5b7d7324 2342 #define AFIO_EXTICR2_EXTI5_PG_Pos (5U)
mbed_official 124:6a4a5b7d7324 2343 #define AFIO_EXTICR2_EXTI5_PG_Msk (0x3U << AFIO_EXTICR2_EXTI5_PG_Pos) /*!< 0x00000060 */
mbed_official 124:6a4a5b7d7324 2344 #define AFIO_EXTICR2_EXTI5_PG AFIO_EXTICR2_EXTI5_PG_Msk /*!< PG[5] pin */
bogdanm 0:9b334a45a8ff 2345
bogdanm 0:9b334a45a8ff 2346 /*!< EXTI6 configuration */
bogdanm 0:9b334a45a8ff 2347 #define AFIO_EXTICR2_EXTI6_PA ((uint32_t)0x00000000) /*!< PA[6] pin */
mbed_official 124:6a4a5b7d7324 2348 #define AFIO_EXTICR2_EXTI6_PB_Pos (8U)
mbed_official 124:6a4a5b7d7324 2349 #define AFIO_EXTICR2_EXTI6_PB_Msk (0x1U << AFIO_EXTICR2_EXTI6_PB_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 2350 #define AFIO_EXTICR2_EXTI6_PB AFIO_EXTICR2_EXTI6_PB_Msk /*!< PB[6] pin */
mbed_official 124:6a4a5b7d7324 2351 #define AFIO_EXTICR2_EXTI6_PC_Pos (9U)
mbed_official 124:6a4a5b7d7324 2352 #define AFIO_EXTICR2_EXTI6_PC_Msk (0x1U << AFIO_EXTICR2_EXTI6_PC_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 2353 #define AFIO_EXTICR2_EXTI6_PC AFIO_EXTICR2_EXTI6_PC_Msk /*!< PC[6] pin */
mbed_official 124:6a4a5b7d7324 2354 #define AFIO_EXTICR2_EXTI6_PD_Pos (8U)
mbed_official 124:6a4a5b7d7324 2355 #define AFIO_EXTICR2_EXTI6_PD_Msk (0x3U << AFIO_EXTICR2_EXTI6_PD_Pos) /*!< 0x00000300 */
mbed_official 124:6a4a5b7d7324 2356 #define AFIO_EXTICR2_EXTI6_PD AFIO_EXTICR2_EXTI6_PD_Msk /*!< PD[6] pin */
mbed_official 124:6a4a5b7d7324 2357 #define AFIO_EXTICR2_EXTI6_PE_Pos (10U)
mbed_official 124:6a4a5b7d7324 2358 #define AFIO_EXTICR2_EXTI6_PE_Msk (0x1U << AFIO_EXTICR2_EXTI6_PE_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 2359 #define AFIO_EXTICR2_EXTI6_PE AFIO_EXTICR2_EXTI6_PE_Msk /*!< PE[6] pin */
mbed_official 124:6a4a5b7d7324 2360 #define AFIO_EXTICR2_EXTI6_PF_Pos (8U)
mbed_official 124:6a4a5b7d7324 2361 #define AFIO_EXTICR2_EXTI6_PF_Msk (0x5U << AFIO_EXTICR2_EXTI6_PF_Pos) /*!< 0x00000500 */
mbed_official 124:6a4a5b7d7324 2362 #define AFIO_EXTICR2_EXTI6_PF AFIO_EXTICR2_EXTI6_PF_Msk /*!< PF[6] pin */
mbed_official 124:6a4a5b7d7324 2363 #define AFIO_EXTICR2_EXTI6_PG_Pos (9U)
mbed_official 124:6a4a5b7d7324 2364 #define AFIO_EXTICR2_EXTI6_PG_Msk (0x3U << AFIO_EXTICR2_EXTI6_PG_Pos) /*!< 0x00000600 */
mbed_official 124:6a4a5b7d7324 2365 #define AFIO_EXTICR2_EXTI6_PG AFIO_EXTICR2_EXTI6_PG_Msk /*!< PG[6] pin */
bogdanm 0:9b334a45a8ff 2366
bogdanm 0:9b334a45a8ff 2367 /*!< EXTI7 configuration */
bogdanm 0:9b334a45a8ff 2368 #define AFIO_EXTICR2_EXTI7_PA ((uint32_t)0x00000000) /*!< PA[7] pin */
mbed_official 124:6a4a5b7d7324 2369 #define AFIO_EXTICR2_EXTI7_PB_Pos (12U)
mbed_official 124:6a4a5b7d7324 2370 #define AFIO_EXTICR2_EXTI7_PB_Msk (0x1U << AFIO_EXTICR2_EXTI7_PB_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 2371 #define AFIO_EXTICR2_EXTI7_PB AFIO_EXTICR2_EXTI7_PB_Msk /*!< PB[7] pin */
mbed_official 124:6a4a5b7d7324 2372 #define AFIO_EXTICR2_EXTI7_PC_Pos (13U)
mbed_official 124:6a4a5b7d7324 2373 #define AFIO_EXTICR2_EXTI7_PC_Msk (0x1U << AFIO_EXTICR2_EXTI7_PC_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 2374 #define AFIO_EXTICR2_EXTI7_PC AFIO_EXTICR2_EXTI7_PC_Msk /*!< PC[7] pin */
mbed_official 124:6a4a5b7d7324 2375 #define AFIO_EXTICR2_EXTI7_PD_Pos (12U)
mbed_official 124:6a4a5b7d7324 2376 #define AFIO_EXTICR2_EXTI7_PD_Msk (0x3U << AFIO_EXTICR2_EXTI7_PD_Pos) /*!< 0x00003000 */
mbed_official 124:6a4a5b7d7324 2377 #define AFIO_EXTICR2_EXTI7_PD AFIO_EXTICR2_EXTI7_PD_Msk /*!< PD[7] pin */
mbed_official 124:6a4a5b7d7324 2378 #define AFIO_EXTICR2_EXTI7_PE_Pos (14U)
mbed_official 124:6a4a5b7d7324 2379 #define AFIO_EXTICR2_EXTI7_PE_Msk (0x1U << AFIO_EXTICR2_EXTI7_PE_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 2380 #define AFIO_EXTICR2_EXTI7_PE AFIO_EXTICR2_EXTI7_PE_Msk /*!< PE[7] pin */
mbed_official 124:6a4a5b7d7324 2381 #define AFIO_EXTICR2_EXTI7_PF_Pos (12U)
mbed_official 124:6a4a5b7d7324 2382 #define AFIO_EXTICR2_EXTI7_PF_Msk (0x5U << AFIO_EXTICR2_EXTI7_PF_Pos) /*!< 0x00005000 */
mbed_official 124:6a4a5b7d7324 2383 #define AFIO_EXTICR2_EXTI7_PF AFIO_EXTICR2_EXTI7_PF_Msk /*!< PF[7] pin */
mbed_official 124:6a4a5b7d7324 2384 #define AFIO_EXTICR2_EXTI7_PG_Pos (13U)
mbed_official 124:6a4a5b7d7324 2385 #define AFIO_EXTICR2_EXTI7_PG_Msk (0x3U << AFIO_EXTICR2_EXTI7_PG_Pos) /*!< 0x00006000 */
mbed_official 124:6a4a5b7d7324 2386 #define AFIO_EXTICR2_EXTI7_PG AFIO_EXTICR2_EXTI7_PG_Msk /*!< PG[7] pin */
bogdanm 0:9b334a45a8ff 2387
bogdanm 0:9b334a45a8ff 2388 /***************** Bit definition for AFIO_EXTICR3 register *****************/
mbed_official 124:6a4a5b7d7324 2389 #define AFIO_EXTICR3_EXTI8_Pos (0U)
mbed_official 124:6a4a5b7d7324 2390 #define AFIO_EXTICR3_EXTI8_Msk (0xFU << AFIO_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */
mbed_official 124:6a4a5b7d7324 2391 #define AFIO_EXTICR3_EXTI8 AFIO_EXTICR3_EXTI8_Msk /*!< EXTI 8 configuration */
mbed_official 124:6a4a5b7d7324 2392 #define AFIO_EXTICR3_EXTI9_Pos (4U)
mbed_official 124:6a4a5b7d7324 2393 #define AFIO_EXTICR3_EXTI9_Msk (0xFU << AFIO_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */
mbed_official 124:6a4a5b7d7324 2394 #define AFIO_EXTICR3_EXTI9 AFIO_EXTICR3_EXTI9_Msk /*!< EXTI 9 configuration */
mbed_official 124:6a4a5b7d7324 2395 #define AFIO_EXTICR3_EXTI10_Pos (8U)
mbed_official 124:6a4a5b7d7324 2396 #define AFIO_EXTICR3_EXTI10_Msk (0xFU << AFIO_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */
mbed_official 124:6a4a5b7d7324 2397 #define AFIO_EXTICR3_EXTI10 AFIO_EXTICR3_EXTI10_Msk /*!< EXTI 10 configuration */
mbed_official 124:6a4a5b7d7324 2398 #define AFIO_EXTICR3_EXTI11_Pos (12U)
mbed_official 124:6a4a5b7d7324 2399 #define AFIO_EXTICR3_EXTI11_Msk (0xFU << AFIO_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */
mbed_official 124:6a4a5b7d7324 2400 #define AFIO_EXTICR3_EXTI11 AFIO_EXTICR3_EXTI11_Msk /*!< EXTI 11 configuration */
bogdanm 0:9b334a45a8ff 2401
bogdanm 0:9b334a45a8ff 2402 /*!< EXTI8 configuration */
bogdanm 0:9b334a45a8ff 2403 #define AFIO_EXTICR3_EXTI8_PA ((uint32_t)0x00000000) /*!< PA[8] pin */
mbed_official 124:6a4a5b7d7324 2404 #define AFIO_EXTICR3_EXTI8_PB_Pos (0U)
mbed_official 124:6a4a5b7d7324 2405 #define AFIO_EXTICR3_EXTI8_PB_Msk (0x1U << AFIO_EXTICR3_EXTI8_PB_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 2406 #define AFIO_EXTICR3_EXTI8_PB AFIO_EXTICR3_EXTI8_PB_Msk /*!< PB[8] pin */
mbed_official 124:6a4a5b7d7324 2407 #define AFIO_EXTICR3_EXTI8_PC_Pos (1U)
mbed_official 124:6a4a5b7d7324 2408 #define AFIO_EXTICR3_EXTI8_PC_Msk (0x1U << AFIO_EXTICR3_EXTI8_PC_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 2409 #define AFIO_EXTICR3_EXTI8_PC AFIO_EXTICR3_EXTI8_PC_Msk /*!< PC[8] pin */
mbed_official 124:6a4a5b7d7324 2410 #define AFIO_EXTICR3_EXTI8_PD_Pos (0U)
mbed_official 124:6a4a5b7d7324 2411 #define AFIO_EXTICR3_EXTI8_PD_Msk (0x3U << AFIO_EXTICR3_EXTI8_PD_Pos) /*!< 0x00000003 */
mbed_official 124:6a4a5b7d7324 2412 #define AFIO_EXTICR3_EXTI8_PD AFIO_EXTICR3_EXTI8_PD_Msk /*!< PD[8] pin */
mbed_official 124:6a4a5b7d7324 2413 #define AFIO_EXTICR3_EXTI8_PE_Pos (2U)
mbed_official 124:6a4a5b7d7324 2414 #define AFIO_EXTICR3_EXTI8_PE_Msk (0x1U << AFIO_EXTICR3_EXTI8_PE_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 2415 #define AFIO_EXTICR3_EXTI8_PE AFIO_EXTICR3_EXTI8_PE_Msk /*!< PE[8] pin */
mbed_official 124:6a4a5b7d7324 2416 #define AFIO_EXTICR3_EXTI8_PF_Pos (0U)
mbed_official 124:6a4a5b7d7324 2417 #define AFIO_EXTICR3_EXTI8_PF_Msk (0x5U << AFIO_EXTICR3_EXTI8_PF_Pos) /*!< 0x00000005 */
mbed_official 124:6a4a5b7d7324 2418 #define AFIO_EXTICR3_EXTI8_PF AFIO_EXTICR3_EXTI8_PF_Msk /*!< PF[8] pin */
mbed_official 124:6a4a5b7d7324 2419 #define AFIO_EXTICR3_EXTI8_PG_Pos (1U)
mbed_official 124:6a4a5b7d7324 2420 #define AFIO_EXTICR3_EXTI8_PG_Msk (0x3U << AFIO_EXTICR3_EXTI8_PG_Pos) /*!< 0x00000006 */
mbed_official 124:6a4a5b7d7324 2421 #define AFIO_EXTICR3_EXTI8_PG AFIO_EXTICR3_EXTI8_PG_Msk /*!< PG[8] pin */
bogdanm 0:9b334a45a8ff 2422
bogdanm 0:9b334a45a8ff 2423 /*!< EXTI9 configuration */
bogdanm 0:9b334a45a8ff 2424 #define AFIO_EXTICR3_EXTI9_PA ((uint32_t)0x00000000) /*!< PA[9] pin */
mbed_official 124:6a4a5b7d7324 2425 #define AFIO_EXTICR3_EXTI9_PB_Pos (4U)
mbed_official 124:6a4a5b7d7324 2426 #define AFIO_EXTICR3_EXTI9_PB_Msk (0x1U << AFIO_EXTICR3_EXTI9_PB_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 2427 #define AFIO_EXTICR3_EXTI9_PB AFIO_EXTICR3_EXTI9_PB_Msk /*!< PB[9] pin */
mbed_official 124:6a4a5b7d7324 2428 #define AFIO_EXTICR3_EXTI9_PC_Pos (5U)
mbed_official 124:6a4a5b7d7324 2429 #define AFIO_EXTICR3_EXTI9_PC_Msk (0x1U << AFIO_EXTICR3_EXTI9_PC_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 2430 #define AFIO_EXTICR3_EXTI9_PC AFIO_EXTICR3_EXTI9_PC_Msk /*!< PC[9] pin */
mbed_official 124:6a4a5b7d7324 2431 #define AFIO_EXTICR3_EXTI9_PD_Pos (4U)
mbed_official 124:6a4a5b7d7324 2432 #define AFIO_EXTICR3_EXTI9_PD_Msk (0x3U << AFIO_EXTICR3_EXTI9_PD_Pos) /*!< 0x00000030 */
mbed_official 124:6a4a5b7d7324 2433 #define AFIO_EXTICR3_EXTI9_PD AFIO_EXTICR3_EXTI9_PD_Msk /*!< PD[9] pin */
mbed_official 124:6a4a5b7d7324 2434 #define AFIO_EXTICR3_EXTI9_PE_Pos (6U)
mbed_official 124:6a4a5b7d7324 2435 #define AFIO_EXTICR3_EXTI9_PE_Msk (0x1U << AFIO_EXTICR3_EXTI9_PE_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 2436 #define AFIO_EXTICR3_EXTI9_PE AFIO_EXTICR3_EXTI9_PE_Msk /*!< PE[9] pin */
mbed_official 124:6a4a5b7d7324 2437 #define AFIO_EXTICR3_EXTI9_PF_Pos (4U)
mbed_official 124:6a4a5b7d7324 2438 #define AFIO_EXTICR3_EXTI9_PF_Msk (0x5U << AFIO_EXTICR3_EXTI9_PF_Pos) /*!< 0x00000050 */
mbed_official 124:6a4a5b7d7324 2439 #define AFIO_EXTICR3_EXTI9_PF AFIO_EXTICR3_EXTI9_PF_Msk /*!< PF[9] pin */
mbed_official 124:6a4a5b7d7324 2440 #define AFIO_EXTICR3_EXTI9_PG_Pos (5U)
mbed_official 124:6a4a5b7d7324 2441 #define AFIO_EXTICR3_EXTI9_PG_Msk (0x3U << AFIO_EXTICR3_EXTI9_PG_Pos) /*!< 0x00000060 */
mbed_official 124:6a4a5b7d7324 2442 #define AFIO_EXTICR3_EXTI9_PG AFIO_EXTICR3_EXTI9_PG_Msk /*!< PG[9] pin */
bogdanm 0:9b334a45a8ff 2443
bogdanm 0:9b334a45a8ff 2444 /*!< EXTI10 configuration */
bogdanm 0:9b334a45a8ff 2445 #define AFIO_EXTICR3_EXTI10_PA ((uint32_t)0x00000000) /*!< PA[10] pin */
mbed_official 124:6a4a5b7d7324 2446 #define AFIO_EXTICR3_EXTI10_PB_Pos (8U)
mbed_official 124:6a4a5b7d7324 2447 #define AFIO_EXTICR3_EXTI10_PB_Msk (0x1U << AFIO_EXTICR3_EXTI10_PB_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 2448 #define AFIO_EXTICR3_EXTI10_PB AFIO_EXTICR3_EXTI10_PB_Msk /*!< PB[10] pin */
mbed_official 124:6a4a5b7d7324 2449 #define AFIO_EXTICR3_EXTI10_PC_Pos (9U)
mbed_official 124:6a4a5b7d7324 2450 #define AFIO_EXTICR3_EXTI10_PC_Msk (0x1U << AFIO_EXTICR3_EXTI10_PC_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 2451 #define AFIO_EXTICR3_EXTI10_PC AFIO_EXTICR3_EXTI10_PC_Msk /*!< PC[10] pin */
mbed_official 124:6a4a5b7d7324 2452 #define AFIO_EXTICR3_EXTI10_PD_Pos (8U)
mbed_official 124:6a4a5b7d7324 2453 #define AFIO_EXTICR3_EXTI10_PD_Msk (0x3U << AFIO_EXTICR3_EXTI10_PD_Pos) /*!< 0x00000300 */
mbed_official 124:6a4a5b7d7324 2454 #define AFIO_EXTICR3_EXTI10_PD AFIO_EXTICR3_EXTI10_PD_Msk /*!< PD[10] pin */
mbed_official 124:6a4a5b7d7324 2455 #define AFIO_EXTICR3_EXTI10_PE_Pos (10U)
mbed_official 124:6a4a5b7d7324 2456 #define AFIO_EXTICR3_EXTI10_PE_Msk (0x1U << AFIO_EXTICR3_EXTI10_PE_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 2457 #define AFIO_EXTICR3_EXTI10_PE AFIO_EXTICR3_EXTI10_PE_Msk /*!< PE[10] pin */
mbed_official 124:6a4a5b7d7324 2458 #define AFIO_EXTICR3_EXTI10_PF_Pos (8U)
mbed_official 124:6a4a5b7d7324 2459 #define AFIO_EXTICR3_EXTI10_PF_Msk (0x5U << AFIO_EXTICR3_EXTI10_PF_Pos) /*!< 0x00000500 */
mbed_official 124:6a4a5b7d7324 2460 #define AFIO_EXTICR3_EXTI10_PF AFIO_EXTICR3_EXTI10_PF_Msk /*!< PF[10] pin */
mbed_official 124:6a4a5b7d7324 2461 #define AFIO_EXTICR3_EXTI10_PG_Pos (9U)
mbed_official 124:6a4a5b7d7324 2462 #define AFIO_EXTICR3_EXTI10_PG_Msk (0x3U << AFIO_EXTICR3_EXTI10_PG_Pos) /*!< 0x00000600 */
mbed_official 124:6a4a5b7d7324 2463 #define AFIO_EXTICR3_EXTI10_PG AFIO_EXTICR3_EXTI10_PG_Msk /*!< PG[10] pin */
bogdanm 0:9b334a45a8ff 2464
bogdanm 0:9b334a45a8ff 2465 /*!< EXTI11 configuration */
bogdanm 0:9b334a45a8ff 2466 #define AFIO_EXTICR3_EXTI11_PA ((uint32_t)0x00000000) /*!< PA[11] pin */
mbed_official 124:6a4a5b7d7324 2467 #define AFIO_EXTICR3_EXTI11_PB_Pos (12U)
mbed_official 124:6a4a5b7d7324 2468 #define AFIO_EXTICR3_EXTI11_PB_Msk (0x1U << AFIO_EXTICR3_EXTI11_PB_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 2469 #define AFIO_EXTICR3_EXTI11_PB AFIO_EXTICR3_EXTI11_PB_Msk /*!< PB[11] pin */
mbed_official 124:6a4a5b7d7324 2470 #define AFIO_EXTICR3_EXTI11_PC_Pos (13U)
mbed_official 124:6a4a5b7d7324 2471 #define AFIO_EXTICR3_EXTI11_PC_Msk (0x1U << AFIO_EXTICR3_EXTI11_PC_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 2472 #define AFIO_EXTICR3_EXTI11_PC AFIO_EXTICR3_EXTI11_PC_Msk /*!< PC[11] pin */
mbed_official 124:6a4a5b7d7324 2473 #define AFIO_EXTICR3_EXTI11_PD_Pos (12U)
mbed_official 124:6a4a5b7d7324 2474 #define AFIO_EXTICR3_EXTI11_PD_Msk (0x3U << AFIO_EXTICR3_EXTI11_PD_Pos) /*!< 0x00003000 */
mbed_official 124:6a4a5b7d7324 2475 #define AFIO_EXTICR3_EXTI11_PD AFIO_EXTICR3_EXTI11_PD_Msk /*!< PD[11] pin */
mbed_official 124:6a4a5b7d7324 2476 #define AFIO_EXTICR3_EXTI11_PE_Pos (14U)
mbed_official 124:6a4a5b7d7324 2477 #define AFIO_EXTICR3_EXTI11_PE_Msk (0x1U << AFIO_EXTICR3_EXTI11_PE_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 2478 #define AFIO_EXTICR3_EXTI11_PE AFIO_EXTICR3_EXTI11_PE_Msk /*!< PE[11] pin */
mbed_official 124:6a4a5b7d7324 2479 #define AFIO_EXTICR3_EXTI11_PF_Pos (12U)
mbed_official 124:6a4a5b7d7324 2480 #define AFIO_EXTICR3_EXTI11_PF_Msk (0x5U << AFIO_EXTICR3_EXTI11_PF_Pos) /*!< 0x00005000 */
mbed_official 124:6a4a5b7d7324 2481 #define AFIO_EXTICR3_EXTI11_PF AFIO_EXTICR3_EXTI11_PF_Msk /*!< PF[11] pin */
mbed_official 124:6a4a5b7d7324 2482 #define AFIO_EXTICR3_EXTI11_PG_Pos (13U)
mbed_official 124:6a4a5b7d7324 2483 #define AFIO_EXTICR3_EXTI11_PG_Msk (0x3U << AFIO_EXTICR3_EXTI11_PG_Pos) /*!< 0x00006000 */
mbed_official 124:6a4a5b7d7324 2484 #define AFIO_EXTICR3_EXTI11_PG AFIO_EXTICR3_EXTI11_PG_Msk /*!< PG[11] pin */
bogdanm 0:9b334a45a8ff 2485
bogdanm 0:9b334a45a8ff 2486 /***************** Bit definition for AFIO_EXTICR4 register *****************/
mbed_official 124:6a4a5b7d7324 2487 #define AFIO_EXTICR4_EXTI12_Pos (0U)
mbed_official 124:6a4a5b7d7324 2488 #define AFIO_EXTICR4_EXTI12_Msk (0xFU << AFIO_EXTICR4_EXTI12_Pos) /*!< 0x0000000F */
mbed_official 124:6a4a5b7d7324 2489 #define AFIO_EXTICR4_EXTI12 AFIO_EXTICR4_EXTI12_Msk /*!< EXTI 12 configuration */
mbed_official 124:6a4a5b7d7324 2490 #define AFIO_EXTICR4_EXTI13_Pos (4U)
mbed_official 124:6a4a5b7d7324 2491 #define AFIO_EXTICR4_EXTI13_Msk (0xFU << AFIO_EXTICR4_EXTI13_Pos) /*!< 0x000000F0 */
mbed_official 124:6a4a5b7d7324 2492 #define AFIO_EXTICR4_EXTI13 AFIO_EXTICR4_EXTI13_Msk /*!< EXTI 13 configuration */
mbed_official 124:6a4a5b7d7324 2493 #define AFIO_EXTICR4_EXTI14_Pos (8U)
mbed_official 124:6a4a5b7d7324 2494 #define AFIO_EXTICR4_EXTI14_Msk (0xFU << AFIO_EXTICR4_EXTI14_Pos) /*!< 0x00000F00 */
mbed_official 124:6a4a5b7d7324 2495 #define AFIO_EXTICR4_EXTI14 AFIO_EXTICR4_EXTI14_Msk /*!< EXTI 14 configuration */
mbed_official 124:6a4a5b7d7324 2496 #define AFIO_EXTICR4_EXTI15_Pos (12U)
mbed_official 124:6a4a5b7d7324 2497 #define AFIO_EXTICR4_EXTI15_Msk (0xFU << AFIO_EXTICR4_EXTI15_Pos) /*!< 0x0000F000 */
mbed_official 124:6a4a5b7d7324 2498 #define AFIO_EXTICR4_EXTI15 AFIO_EXTICR4_EXTI15_Msk /*!< EXTI 15 configuration */
bogdanm 0:9b334a45a8ff 2499
bogdanm 0:9b334a45a8ff 2500 /* EXTI12 configuration */
bogdanm 0:9b334a45a8ff 2501 #define AFIO_EXTICR4_EXTI12_PA ((uint32_t)0x00000000) /*!< PA[12] pin */
mbed_official 124:6a4a5b7d7324 2502 #define AFIO_EXTICR4_EXTI12_PB_Pos (0U)
mbed_official 124:6a4a5b7d7324 2503 #define AFIO_EXTICR4_EXTI12_PB_Msk (0x1U << AFIO_EXTICR4_EXTI12_PB_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 2504 #define AFIO_EXTICR4_EXTI12_PB AFIO_EXTICR4_EXTI12_PB_Msk /*!< PB[12] pin */
mbed_official 124:6a4a5b7d7324 2505 #define AFIO_EXTICR4_EXTI12_PC_Pos (1U)
mbed_official 124:6a4a5b7d7324 2506 #define AFIO_EXTICR4_EXTI12_PC_Msk (0x1U << AFIO_EXTICR4_EXTI12_PC_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 2507 #define AFIO_EXTICR4_EXTI12_PC AFIO_EXTICR4_EXTI12_PC_Msk /*!< PC[12] pin */
mbed_official 124:6a4a5b7d7324 2508 #define AFIO_EXTICR4_EXTI12_PD_Pos (0U)
mbed_official 124:6a4a5b7d7324 2509 #define AFIO_EXTICR4_EXTI12_PD_Msk (0x3U << AFIO_EXTICR4_EXTI12_PD_Pos) /*!< 0x00000003 */
mbed_official 124:6a4a5b7d7324 2510 #define AFIO_EXTICR4_EXTI12_PD AFIO_EXTICR4_EXTI12_PD_Msk /*!< PD[12] pin */
mbed_official 124:6a4a5b7d7324 2511 #define AFIO_EXTICR4_EXTI12_PE_Pos (2U)
mbed_official 124:6a4a5b7d7324 2512 #define AFIO_EXTICR4_EXTI12_PE_Msk (0x1U << AFIO_EXTICR4_EXTI12_PE_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 2513 #define AFIO_EXTICR4_EXTI12_PE AFIO_EXTICR4_EXTI12_PE_Msk /*!< PE[12] pin */
mbed_official 124:6a4a5b7d7324 2514 #define AFIO_EXTICR4_EXTI12_PF_Pos (0U)
mbed_official 124:6a4a5b7d7324 2515 #define AFIO_EXTICR4_EXTI12_PF_Msk (0x5U << AFIO_EXTICR4_EXTI12_PF_Pos) /*!< 0x00000005 */
mbed_official 124:6a4a5b7d7324 2516 #define AFIO_EXTICR4_EXTI12_PF AFIO_EXTICR4_EXTI12_PF_Msk /*!< PF[12] pin */
mbed_official 124:6a4a5b7d7324 2517 #define AFIO_EXTICR4_EXTI12_PG_Pos (1U)
mbed_official 124:6a4a5b7d7324 2518 #define AFIO_EXTICR4_EXTI12_PG_Msk (0x3U << AFIO_EXTICR4_EXTI12_PG_Pos) /*!< 0x00000006 */
mbed_official 124:6a4a5b7d7324 2519 #define AFIO_EXTICR4_EXTI12_PG AFIO_EXTICR4_EXTI12_PG_Msk /*!< PG[12] pin */
bogdanm 0:9b334a45a8ff 2520
bogdanm 0:9b334a45a8ff 2521 /* EXTI13 configuration */
bogdanm 0:9b334a45a8ff 2522 #define AFIO_EXTICR4_EXTI13_PA ((uint32_t)0x00000000) /*!< PA[13] pin */
mbed_official 124:6a4a5b7d7324 2523 #define AFIO_EXTICR4_EXTI13_PB_Pos (4U)
mbed_official 124:6a4a5b7d7324 2524 #define AFIO_EXTICR4_EXTI13_PB_Msk (0x1U << AFIO_EXTICR4_EXTI13_PB_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 2525 #define AFIO_EXTICR4_EXTI13_PB AFIO_EXTICR4_EXTI13_PB_Msk /*!< PB[13] pin */
mbed_official 124:6a4a5b7d7324 2526 #define AFIO_EXTICR4_EXTI13_PC_Pos (5U)
mbed_official 124:6a4a5b7d7324 2527 #define AFIO_EXTICR4_EXTI13_PC_Msk (0x1U << AFIO_EXTICR4_EXTI13_PC_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 2528 #define AFIO_EXTICR4_EXTI13_PC AFIO_EXTICR4_EXTI13_PC_Msk /*!< PC[13] pin */
mbed_official 124:6a4a5b7d7324 2529 #define AFIO_EXTICR4_EXTI13_PD_Pos (4U)
mbed_official 124:6a4a5b7d7324 2530 #define AFIO_EXTICR4_EXTI13_PD_Msk (0x3U << AFIO_EXTICR4_EXTI13_PD_Pos) /*!< 0x00000030 */
mbed_official 124:6a4a5b7d7324 2531 #define AFIO_EXTICR4_EXTI13_PD AFIO_EXTICR4_EXTI13_PD_Msk /*!< PD[13] pin */
mbed_official 124:6a4a5b7d7324 2532 #define AFIO_EXTICR4_EXTI13_PE_Pos (6U)
mbed_official 124:6a4a5b7d7324 2533 #define AFIO_EXTICR4_EXTI13_PE_Msk (0x1U << AFIO_EXTICR4_EXTI13_PE_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 2534 #define AFIO_EXTICR4_EXTI13_PE AFIO_EXTICR4_EXTI13_PE_Msk /*!< PE[13] pin */
mbed_official 124:6a4a5b7d7324 2535 #define AFIO_EXTICR4_EXTI13_PF_Pos (4U)
mbed_official 124:6a4a5b7d7324 2536 #define AFIO_EXTICR4_EXTI13_PF_Msk (0x5U << AFIO_EXTICR4_EXTI13_PF_Pos) /*!< 0x00000050 */
mbed_official 124:6a4a5b7d7324 2537 #define AFIO_EXTICR4_EXTI13_PF AFIO_EXTICR4_EXTI13_PF_Msk /*!< PF[13] pin */
mbed_official 124:6a4a5b7d7324 2538 #define AFIO_EXTICR4_EXTI13_PG_Pos (5U)
mbed_official 124:6a4a5b7d7324 2539 #define AFIO_EXTICR4_EXTI13_PG_Msk (0x3U << AFIO_EXTICR4_EXTI13_PG_Pos) /*!< 0x00000060 */
mbed_official 124:6a4a5b7d7324 2540 #define AFIO_EXTICR4_EXTI13_PG AFIO_EXTICR4_EXTI13_PG_Msk /*!< PG[13] pin */
bogdanm 0:9b334a45a8ff 2541
bogdanm 0:9b334a45a8ff 2542 /*!< EXTI14 configuration */
bogdanm 0:9b334a45a8ff 2543 #define AFIO_EXTICR4_EXTI14_PA ((uint32_t)0x00000000) /*!< PA[14] pin */
mbed_official 124:6a4a5b7d7324 2544 #define AFIO_EXTICR4_EXTI14_PB_Pos (8U)
mbed_official 124:6a4a5b7d7324 2545 #define AFIO_EXTICR4_EXTI14_PB_Msk (0x1U << AFIO_EXTICR4_EXTI14_PB_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 2546 #define AFIO_EXTICR4_EXTI14_PB AFIO_EXTICR4_EXTI14_PB_Msk /*!< PB[14] pin */
mbed_official 124:6a4a5b7d7324 2547 #define AFIO_EXTICR4_EXTI14_PC_Pos (9U)
mbed_official 124:6a4a5b7d7324 2548 #define AFIO_EXTICR4_EXTI14_PC_Msk (0x1U << AFIO_EXTICR4_EXTI14_PC_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 2549 #define AFIO_EXTICR4_EXTI14_PC AFIO_EXTICR4_EXTI14_PC_Msk /*!< PC[14] pin */
mbed_official 124:6a4a5b7d7324 2550 #define AFIO_EXTICR4_EXTI14_PD_Pos (8U)
mbed_official 124:6a4a5b7d7324 2551 #define AFIO_EXTICR4_EXTI14_PD_Msk (0x3U << AFIO_EXTICR4_EXTI14_PD_Pos) /*!< 0x00000300 */
mbed_official 124:6a4a5b7d7324 2552 #define AFIO_EXTICR4_EXTI14_PD AFIO_EXTICR4_EXTI14_PD_Msk /*!< PD[14] pin */
mbed_official 124:6a4a5b7d7324 2553 #define AFIO_EXTICR4_EXTI14_PE_Pos (10U)
mbed_official 124:6a4a5b7d7324 2554 #define AFIO_EXTICR4_EXTI14_PE_Msk (0x1U << AFIO_EXTICR4_EXTI14_PE_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 2555 #define AFIO_EXTICR4_EXTI14_PE AFIO_EXTICR4_EXTI14_PE_Msk /*!< PE[14] pin */
mbed_official 124:6a4a5b7d7324 2556 #define AFIO_EXTICR4_EXTI14_PF_Pos (8U)
mbed_official 124:6a4a5b7d7324 2557 #define AFIO_EXTICR4_EXTI14_PF_Msk (0x5U << AFIO_EXTICR4_EXTI14_PF_Pos) /*!< 0x00000500 */
mbed_official 124:6a4a5b7d7324 2558 #define AFIO_EXTICR4_EXTI14_PF AFIO_EXTICR4_EXTI14_PF_Msk /*!< PF[14] pin */
mbed_official 124:6a4a5b7d7324 2559 #define AFIO_EXTICR4_EXTI14_PG_Pos (9U)
mbed_official 124:6a4a5b7d7324 2560 #define AFIO_EXTICR4_EXTI14_PG_Msk (0x3U << AFIO_EXTICR4_EXTI14_PG_Pos) /*!< 0x00000600 */
mbed_official 124:6a4a5b7d7324 2561 #define AFIO_EXTICR4_EXTI14_PG AFIO_EXTICR4_EXTI14_PG_Msk /*!< PG[14] pin */
bogdanm 0:9b334a45a8ff 2562
bogdanm 0:9b334a45a8ff 2563 /*!< EXTI15 configuration */
bogdanm 0:9b334a45a8ff 2564 #define AFIO_EXTICR4_EXTI15_PA ((uint32_t)0x00000000) /*!< PA[15] pin */
mbed_official 124:6a4a5b7d7324 2565 #define AFIO_EXTICR4_EXTI15_PB_Pos (12U)
mbed_official 124:6a4a5b7d7324 2566 #define AFIO_EXTICR4_EXTI15_PB_Msk (0x1U << AFIO_EXTICR4_EXTI15_PB_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 2567 #define AFIO_EXTICR4_EXTI15_PB AFIO_EXTICR4_EXTI15_PB_Msk /*!< PB[15] pin */
mbed_official 124:6a4a5b7d7324 2568 #define AFIO_EXTICR4_EXTI15_PC_Pos (13U)
mbed_official 124:6a4a5b7d7324 2569 #define AFIO_EXTICR4_EXTI15_PC_Msk (0x1U << AFIO_EXTICR4_EXTI15_PC_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 2570 #define AFIO_EXTICR4_EXTI15_PC AFIO_EXTICR4_EXTI15_PC_Msk /*!< PC[15] pin */
mbed_official 124:6a4a5b7d7324 2571 #define AFIO_EXTICR4_EXTI15_PD_Pos (12U)
mbed_official 124:6a4a5b7d7324 2572 #define AFIO_EXTICR4_EXTI15_PD_Msk (0x3U << AFIO_EXTICR4_EXTI15_PD_Pos) /*!< 0x00003000 */
mbed_official 124:6a4a5b7d7324 2573 #define AFIO_EXTICR4_EXTI15_PD AFIO_EXTICR4_EXTI15_PD_Msk /*!< PD[15] pin */
mbed_official 124:6a4a5b7d7324 2574 #define AFIO_EXTICR4_EXTI15_PE_Pos (14U)
mbed_official 124:6a4a5b7d7324 2575 #define AFIO_EXTICR4_EXTI15_PE_Msk (0x1U << AFIO_EXTICR4_EXTI15_PE_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 2576 #define AFIO_EXTICR4_EXTI15_PE AFIO_EXTICR4_EXTI15_PE_Msk /*!< PE[15] pin */
mbed_official 124:6a4a5b7d7324 2577 #define AFIO_EXTICR4_EXTI15_PF_Pos (12U)
mbed_official 124:6a4a5b7d7324 2578 #define AFIO_EXTICR4_EXTI15_PF_Msk (0x5U << AFIO_EXTICR4_EXTI15_PF_Pos) /*!< 0x00005000 */
mbed_official 124:6a4a5b7d7324 2579 #define AFIO_EXTICR4_EXTI15_PF AFIO_EXTICR4_EXTI15_PF_Msk /*!< PF[15] pin */
mbed_official 124:6a4a5b7d7324 2580 #define AFIO_EXTICR4_EXTI15_PG_Pos (13U)
mbed_official 124:6a4a5b7d7324 2581 #define AFIO_EXTICR4_EXTI15_PG_Msk (0x3U << AFIO_EXTICR4_EXTI15_PG_Pos) /*!< 0x00006000 */
mbed_official 124:6a4a5b7d7324 2582 #define AFIO_EXTICR4_EXTI15_PG AFIO_EXTICR4_EXTI15_PG_Msk /*!< PG[15] pin */
bogdanm 0:9b334a45a8ff 2583
bogdanm 0:9b334a45a8ff 2584 /****************** Bit definition for AFIO_MAPR2 register ******************/
mbed_official 124:6a4a5b7d7324 2585 #define AFIO_MAPR2_TIM15_REMAP_Pos (0U)
mbed_official 124:6a4a5b7d7324 2586 #define AFIO_MAPR2_TIM15_REMAP_Msk (0x1U << AFIO_MAPR2_TIM15_REMAP_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 2587 #define AFIO_MAPR2_TIM15_REMAP AFIO_MAPR2_TIM15_REMAP_Msk /*!< TIM15 remapping */
mbed_official 124:6a4a5b7d7324 2588 #define AFIO_MAPR2_TIM16_REMAP_Pos (1U)
mbed_official 124:6a4a5b7d7324 2589 #define AFIO_MAPR2_TIM16_REMAP_Msk (0x1U << AFIO_MAPR2_TIM16_REMAP_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 2590 #define AFIO_MAPR2_TIM16_REMAP AFIO_MAPR2_TIM16_REMAP_Msk /*!< TIM16 remapping */
mbed_official 124:6a4a5b7d7324 2591 #define AFIO_MAPR2_TIM17_REMAP_Pos (2U)
mbed_official 124:6a4a5b7d7324 2592 #define AFIO_MAPR2_TIM17_REMAP_Msk (0x1U << AFIO_MAPR2_TIM17_REMAP_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 2593 #define AFIO_MAPR2_TIM17_REMAP AFIO_MAPR2_TIM17_REMAP_Msk /*!< TIM17 remapping */
mbed_official 124:6a4a5b7d7324 2594 #define AFIO_MAPR2_CEC_REMAP_Pos (3U)
mbed_official 124:6a4a5b7d7324 2595 #define AFIO_MAPR2_CEC_REMAP_Msk (0x1U << AFIO_MAPR2_CEC_REMAP_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 2596 #define AFIO_MAPR2_CEC_REMAP AFIO_MAPR2_CEC_REMAP_Msk /*!< CEC remapping */
mbed_official 124:6a4a5b7d7324 2597 #define AFIO_MAPR2_TIM1_DMA_REMAP_Pos (4U)
mbed_official 124:6a4a5b7d7324 2598 #define AFIO_MAPR2_TIM1_DMA_REMAP_Msk (0x1U << AFIO_MAPR2_TIM1_DMA_REMAP_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 2599 #define AFIO_MAPR2_TIM1_DMA_REMAP AFIO_MAPR2_TIM1_DMA_REMAP_Msk /*!< TIM1_DMA remapping */
mbed_official 124:6a4a5b7d7324 2600
mbed_official 124:6a4a5b7d7324 2601 #define AFIO_MAPR2_TIM67_DAC_DMA_REMAP_Pos (11U)
mbed_official 124:6a4a5b7d7324 2602 #define AFIO_MAPR2_TIM67_DAC_DMA_REMAP_Msk (0x1U << AFIO_MAPR2_TIM67_DAC_DMA_REMAP_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 2603 #define AFIO_MAPR2_TIM67_DAC_DMA_REMAP AFIO_MAPR2_TIM67_DAC_DMA_REMAP_Msk /*!< TIM6/TIM7 and DAC DMA remapping */
bogdanm 0:9b334a45a8ff 2604
bogdanm 0:9b334a45a8ff 2605
bogdanm 0:9b334a45a8ff 2606 /******************************************************************************/
bogdanm 0:9b334a45a8ff 2607 /* */
bogdanm 0:9b334a45a8ff 2608 /* SystemTick */
bogdanm 0:9b334a45a8ff 2609 /* */
bogdanm 0:9b334a45a8ff 2610 /******************************************************************************/
bogdanm 0:9b334a45a8ff 2611
bogdanm 0:9b334a45a8ff 2612 /***************** Bit definition for SysTick_CTRL register *****************/
mbed_official 124:6a4a5b7d7324 2613 #define SysTick_CTRL_ENABLE ((uint32_t)0x00000001) /*!< Counter enable */
mbed_official 124:6a4a5b7d7324 2614 #define SysTick_CTRL_TICKINT ((uint32_t)0x00000002) /*!< Counting down to 0 pends the SysTick handler */
mbed_official 124:6a4a5b7d7324 2615 #define SysTick_CTRL_CLKSOURCE ((uint32_t)0x00000004) /*!< Clock source */
mbed_official 124:6a4a5b7d7324 2616 #define SysTick_CTRL_COUNTFLAG ((uint32_t)0x00010000) /*!< Count Flag */
bogdanm 0:9b334a45a8ff 2617
bogdanm 0:9b334a45a8ff 2618 /***************** Bit definition for SysTick_LOAD register *****************/
mbed_official 124:6a4a5b7d7324 2619 #define SysTick_LOAD_RELOAD ((uint32_t)0x00FFFFFF) /*!< Value to load into the SysTick Current Value Register when the counter reaches 0 */
bogdanm 0:9b334a45a8ff 2620
bogdanm 0:9b334a45a8ff 2621 /***************** Bit definition for SysTick_VAL register ******************/
mbed_official 124:6a4a5b7d7324 2622 #define SysTick_VAL_CURRENT ((uint32_t)0x00FFFFFF) /*!< Current value at the time the register is accessed */
bogdanm 0:9b334a45a8ff 2623
bogdanm 0:9b334a45a8ff 2624 /***************** Bit definition for SysTick_CALIB register ****************/
mbed_official 124:6a4a5b7d7324 2625 #define SysTick_CALIB_TENMS ((uint32_t)0x00FFFFFF) /*!< Reload value to use for 10ms timing */
mbed_official 124:6a4a5b7d7324 2626 #define SysTick_CALIB_SKEW ((uint32_t)0x40000000) /*!< Calibration value is not exactly 10 ms */
mbed_official 124:6a4a5b7d7324 2627 #define SysTick_CALIB_NOREF ((uint32_t)0x80000000) /*!< The reference clock is not provided */
bogdanm 0:9b334a45a8ff 2628
bogdanm 0:9b334a45a8ff 2629 /******************************************************************************/
bogdanm 0:9b334a45a8ff 2630 /* */
bogdanm 0:9b334a45a8ff 2631 /* Nested Vectored Interrupt Controller */
bogdanm 0:9b334a45a8ff 2632 /* */
bogdanm 0:9b334a45a8ff 2633 /******************************************************************************/
bogdanm 0:9b334a45a8ff 2634
bogdanm 0:9b334a45a8ff 2635 /****************** Bit definition for NVIC_ISER register *******************/
mbed_official 124:6a4a5b7d7324 2636 #define NVIC_ISER_SETENA_Pos (0U)
mbed_official 124:6a4a5b7d7324 2637 #define NVIC_ISER_SETENA_Msk (0xFFFFFFFFU << NVIC_ISER_SETENA_Pos) /*!< 0xFFFFFFFF */
mbed_official 124:6a4a5b7d7324 2638 #define NVIC_ISER_SETENA NVIC_ISER_SETENA_Msk /*!< Interrupt set enable bits */
mbed_official 124:6a4a5b7d7324 2639 #define NVIC_ISER_SETENA_0 (0x00000001U << NVIC_ISER_SETENA_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 2640 #define NVIC_ISER_SETENA_1 (0x00000002U << NVIC_ISER_SETENA_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 2641 #define NVIC_ISER_SETENA_2 (0x00000004U << NVIC_ISER_SETENA_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 2642 #define NVIC_ISER_SETENA_3 (0x00000008U << NVIC_ISER_SETENA_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 2643 #define NVIC_ISER_SETENA_4 (0x00000010U << NVIC_ISER_SETENA_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 2644 #define NVIC_ISER_SETENA_5 (0x00000020U << NVIC_ISER_SETENA_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 2645 #define NVIC_ISER_SETENA_6 (0x00000040U << NVIC_ISER_SETENA_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 2646 #define NVIC_ISER_SETENA_7 (0x00000080U << NVIC_ISER_SETENA_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 2647 #define NVIC_ISER_SETENA_8 (0x00000100U << NVIC_ISER_SETENA_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 2648 #define NVIC_ISER_SETENA_9 (0x00000200U << NVIC_ISER_SETENA_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 2649 #define NVIC_ISER_SETENA_10 (0x00000400U << NVIC_ISER_SETENA_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 2650 #define NVIC_ISER_SETENA_11 (0x00000800U << NVIC_ISER_SETENA_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 2651 #define NVIC_ISER_SETENA_12 (0x00001000U << NVIC_ISER_SETENA_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 2652 #define NVIC_ISER_SETENA_13 (0x00002000U << NVIC_ISER_SETENA_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 2653 #define NVIC_ISER_SETENA_14 (0x00004000U << NVIC_ISER_SETENA_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 2654 #define NVIC_ISER_SETENA_15 (0x00008000U << NVIC_ISER_SETENA_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 2655 #define NVIC_ISER_SETENA_16 (0x00010000U << NVIC_ISER_SETENA_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 2656 #define NVIC_ISER_SETENA_17 (0x00020000U << NVIC_ISER_SETENA_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 2657 #define NVIC_ISER_SETENA_18 (0x00040000U << NVIC_ISER_SETENA_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 2658 #define NVIC_ISER_SETENA_19 (0x00080000U << NVIC_ISER_SETENA_Pos) /*!< 0x00080000 */
mbed_official 124:6a4a5b7d7324 2659 #define NVIC_ISER_SETENA_20 (0x00100000U << NVIC_ISER_SETENA_Pos) /*!< 0x00100000 */
mbed_official 124:6a4a5b7d7324 2660 #define NVIC_ISER_SETENA_21 (0x00200000U << NVIC_ISER_SETENA_Pos) /*!< 0x00200000 */
mbed_official 124:6a4a5b7d7324 2661 #define NVIC_ISER_SETENA_22 (0x00400000U << NVIC_ISER_SETENA_Pos) /*!< 0x00400000 */
mbed_official 124:6a4a5b7d7324 2662 #define NVIC_ISER_SETENA_23 (0x00800000U << NVIC_ISER_SETENA_Pos) /*!< 0x00800000 */
mbed_official 124:6a4a5b7d7324 2663 #define NVIC_ISER_SETENA_24 (0x01000000U << NVIC_ISER_SETENA_Pos) /*!< 0x01000000 */
mbed_official 124:6a4a5b7d7324 2664 #define NVIC_ISER_SETENA_25 (0x02000000U << NVIC_ISER_SETENA_Pos) /*!< 0x02000000 */
mbed_official 124:6a4a5b7d7324 2665 #define NVIC_ISER_SETENA_26 (0x04000000U << NVIC_ISER_SETENA_Pos) /*!< 0x04000000 */
mbed_official 124:6a4a5b7d7324 2666 #define NVIC_ISER_SETENA_27 (0x08000000U << NVIC_ISER_SETENA_Pos) /*!< 0x08000000 */
mbed_official 124:6a4a5b7d7324 2667 #define NVIC_ISER_SETENA_28 (0x10000000U << NVIC_ISER_SETENA_Pos) /*!< 0x10000000 */
mbed_official 124:6a4a5b7d7324 2668 #define NVIC_ISER_SETENA_29 (0x20000000U << NVIC_ISER_SETENA_Pos) /*!< 0x20000000 */
mbed_official 124:6a4a5b7d7324 2669 #define NVIC_ISER_SETENA_30 (0x40000000U << NVIC_ISER_SETENA_Pos) /*!< 0x40000000 */
mbed_official 124:6a4a5b7d7324 2670 #define NVIC_ISER_SETENA_31 (0x80000000U << NVIC_ISER_SETENA_Pos) /*!< 0x80000000 */
bogdanm 0:9b334a45a8ff 2671
bogdanm 0:9b334a45a8ff 2672 /****************** Bit definition for NVIC_ICER register *******************/
mbed_official 124:6a4a5b7d7324 2673 #define NVIC_ICER_CLRENA_Pos (0U)
mbed_official 124:6a4a5b7d7324 2674 #define NVIC_ICER_CLRENA_Msk (0xFFFFFFFFU << NVIC_ICER_CLRENA_Pos) /*!< 0xFFFFFFFF */
mbed_official 124:6a4a5b7d7324 2675 #define NVIC_ICER_CLRENA NVIC_ICER_CLRENA_Msk /*!< Interrupt clear-enable bits */
mbed_official 124:6a4a5b7d7324 2676 #define NVIC_ICER_CLRENA_0 (0x00000001U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 2677 #define NVIC_ICER_CLRENA_1 (0x00000002U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 2678 #define NVIC_ICER_CLRENA_2 (0x00000004U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 2679 #define NVIC_ICER_CLRENA_3 (0x00000008U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 2680 #define NVIC_ICER_CLRENA_4 (0x00000010U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 2681 #define NVIC_ICER_CLRENA_5 (0x00000020U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 2682 #define NVIC_ICER_CLRENA_6 (0x00000040U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 2683 #define NVIC_ICER_CLRENA_7 (0x00000080U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 2684 #define NVIC_ICER_CLRENA_8 (0x00000100U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 2685 #define NVIC_ICER_CLRENA_9 (0x00000200U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 2686 #define NVIC_ICER_CLRENA_10 (0x00000400U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 2687 #define NVIC_ICER_CLRENA_11 (0x00000800U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 2688 #define NVIC_ICER_CLRENA_12 (0x00001000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 2689 #define NVIC_ICER_CLRENA_13 (0x00002000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 2690 #define NVIC_ICER_CLRENA_14 (0x00004000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 2691 #define NVIC_ICER_CLRENA_15 (0x00008000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 2692 #define NVIC_ICER_CLRENA_16 (0x00010000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 2693 #define NVIC_ICER_CLRENA_17 (0x00020000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 2694 #define NVIC_ICER_CLRENA_18 (0x00040000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 2695 #define NVIC_ICER_CLRENA_19 (0x00080000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00080000 */
mbed_official 124:6a4a5b7d7324 2696 #define NVIC_ICER_CLRENA_20 (0x00100000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00100000 */
mbed_official 124:6a4a5b7d7324 2697 #define NVIC_ICER_CLRENA_21 (0x00200000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00200000 */
mbed_official 124:6a4a5b7d7324 2698 #define NVIC_ICER_CLRENA_22 (0x00400000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00400000 */
mbed_official 124:6a4a5b7d7324 2699 #define NVIC_ICER_CLRENA_23 (0x00800000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00800000 */
mbed_official 124:6a4a5b7d7324 2700 #define NVIC_ICER_CLRENA_24 (0x01000000U << NVIC_ICER_CLRENA_Pos) /*!< 0x01000000 */
mbed_official 124:6a4a5b7d7324 2701 #define NVIC_ICER_CLRENA_25 (0x02000000U << NVIC_ICER_CLRENA_Pos) /*!< 0x02000000 */
mbed_official 124:6a4a5b7d7324 2702 #define NVIC_ICER_CLRENA_26 (0x04000000U << NVIC_ICER_CLRENA_Pos) /*!< 0x04000000 */
mbed_official 124:6a4a5b7d7324 2703 #define NVIC_ICER_CLRENA_27 (0x08000000U << NVIC_ICER_CLRENA_Pos) /*!< 0x08000000 */
mbed_official 124:6a4a5b7d7324 2704 #define NVIC_ICER_CLRENA_28 (0x10000000U << NVIC_ICER_CLRENA_Pos) /*!< 0x10000000 */
mbed_official 124:6a4a5b7d7324 2705 #define NVIC_ICER_CLRENA_29 (0x20000000U << NVIC_ICER_CLRENA_Pos) /*!< 0x20000000 */
mbed_official 124:6a4a5b7d7324 2706 #define NVIC_ICER_CLRENA_30 (0x40000000U << NVIC_ICER_CLRENA_Pos) /*!< 0x40000000 */
mbed_official 124:6a4a5b7d7324 2707 #define NVIC_ICER_CLRENA_31 (0x80000000U << NVIC_ICER_CLRENA_Pos) /*!< 0x80000000 */
bogdanm 0:9b334a45a8ff 2708
bogdanm 0:9b334a45a8ff 2709 /****************** Bit definition for NVIC_ISPR register *******************/
mbed_official 124:6a4a5b7d7324 2710 #define NVIC_ISPR_SETPEND_Pos (0U)
mbed_official 124:6a4a5b7d7324 2711 #define NVIC_ISPR_SETPEND_Msk (0xFFFFFFFFU << NVIC_ISPR_SETPEND_Pos) /*!< 0xFFFFFFFF */
mbed_official 124:6a4a5b7d7324 2712 #define NVIC_ISPR_SETPEND NVIC_ISPR_SETPEND_Msk /*!< Interrupt set-pending bits */
mbed_official 124:6a4a5b7d7324 2713 #define NVIC_ISPR_SETPEND_0 (0x00000001U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 2714 #define NVIC_ISPR_SETPEND_1 (0x00000002U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 2715 #define NVIC_ISPR_SETPEND_2 (0x00000004U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 2716 #define NVIC_ISPR_SETPEND_3 (0x00000008U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 2717 #define NVIC_ISPR_SETPEND_4 (0x00000010U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 2718 #define NVIC_ISPR_SETPEND_5 (0x00000020U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 2719 #define NVIC_ISPR_SETPEND_6 (0x00000040U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 2720 #define NVIC_ISPR_SETPEND_7 (0x00000080U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 2721 #define NVIC_ISPR_SETPEND_8 (0x00000100U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 2722 #define NVIC_ISPR_SETPEND_9 (0x00000200U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 2723 #define NVIC_ISPR_SETPEND_10 (0x00000400U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 2724 #define NVIC_ISPR_SETPEND_11 (0x00000800U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 2725 #define NVIC_ISPR_SETPEND_12 (0x00001000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 2726 #define NVIC_ISPR_SETPEND_13 (0x00002000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 2727 #define NVIC_ISPR_SETPEND_14 (0x00004000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 2728 #define NVIC_ISPR_SETPEND_15 (0x00008000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 2729 #define NVIC_ISPR_SETPEND_16 (0x00010000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 2730 #define NVIC_ISPR_SETPEND_17 (0x00020000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 2731 #define NVIC_ISPR_SETPEND_18 (0x00040000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 2732 #define NVIC_ISPR_SETPEND_19 (0x00080000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00080000 */
mbed_official 124:6a4a5b7d7324 2733 #define NVIC_ISPR_SETPEND_20 (0x00100000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00100000 */
mbed_official 124:6a4a5b7d7324 2734 #define NVIC_ISPR_SETPEND_21 (0x00200000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00200000 */
mbed_official 124:6a4a5b7d7324 2735 #define NVIC_ISPR_SETPEND_22 (0x00400000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00400000 */
mbed_official 124:6a4a5b7d7324 2736 #define NVIC_ISPR_SETPEND_23 (0x00800000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00800000 */
mbed_official 124:6a4a5b7d7324 2737 #define NVIC_ISPR_SETPEND_24 (0x01000000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x01000000 */
mbed_official 124:6a4a5b7d7324 2738 #define NVIC_ISPR_SETPEND_25 (0x02000000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x02000000 */
mbed_official 124:6a4a5b7d7324 2739 #define NVIC_ISPR_SETPEND_26 (0x04000000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x04000000 */
mbed_official 124:6a4a5b7d7324 2740 #define NVIC_ISPR_SETPEND_27 (0x08000000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x08000000 */
mbed_official 124:6a4a5b7d7324 2741 #define NVIC_ISPR_SETPEND_28 (0x10000000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x10000000 */
mbed_official 124:6a4a5b7d7324 2742 #define NVIC_ISPR_SETPEND_29 (0x20000000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x20000000 */
mbed_official 124:6a4a5b7d7324 2743 #define NVIC_ISPR_SETPEND_30 (0x40000000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x40000000 */
mbed_official 124:6a4a5b7d7324 2744 #define NVIC_ISPR_SETPEND_31 (0x80000000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x80000000 */
bogdanm 0:9b334a45a8ff 2745
bogdanm 0:9b334a45a8ff 2746 /****************** Bit definition for NVIC_ICPR register *******************/
mbed_official 124:6a4a5b7d7324 2747 #define NVIC_ICPR_CLRPEND_Pos (0U)
mbed_official 124:6a4a5b7d7324 2748 #define NVIC_ICPR_CLRPEND_Msk (0xFFFFFFFFU << NVIC_ICPR_CLRPEND_Pos) /*!< 0xFFFFFFFF */
mbed_official 124:6a4a5b7d7324 2749 #define NVIC_ICPR_CLRPEND NVIC_ICPR_CLRPEND_Msk /*!< Interrupt clear-pending bits */
mbed_official 124:6a4a5b7d7324 2750 #define NVIC_ICPR_CLRPEND_0 (0x00000001U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 2751 #define NVIC_ICPR_CLRPEND_1 (0x00000002U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 2752 #define NVIC_ICPR_CLRPEND_2 (0x00000004U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 2753 #define NVIC_ICPR_CLRPEND_3 (0x00000008U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 2754 #define NVIC_ICPR_CLRPEND_4 (0x00000010U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 2755 #define NVIC_ICPR_CLRPEND_5 (0x00000020U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 2756 #define NVIC_ICPR_CLRPEND_6 (0x00000040U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 2757 #define NVIC_ICPR_CLRPEND_7 (0x00000080U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 2758 #define NVIC_ICPR_CLRPEND_8 (0x00000100U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 2759 #define NVIC_ICPR_CLRPEND_9 (0x00000200U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 2760 #define NVIC_ICPR_CLRPEND_10 (0x00000400U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 2761 #define NVIC_ICPR_CLRPEND_11 (0x00000800U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 2762 #define NVIC_ICPR_CLRPEND_12 (0x00001000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 2763 #define NVIC_ICPR_CLRPEND_13 (0x00002000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 2764 #define NVIC_ICPR_CLRPEND_14 (0x00004000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 2765 #define NVIC_ICPR_CLRPEND_15 (0x00008000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 2766 #define NVIC_ICPR_CLRPEND_16 (0x00010000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 2767 #define NVIC_ICPR_CLRPEND_17 (0x00020000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 2768 #define NVIC_ICPR_CLRPEND_18 (0x00040000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 2769 #define NVIC_ICPR_CLRPEND_19 (0x00080000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00080000 */
mbed_official 124:6a4a5b7d7324 2770 #define NVIC_ICPR_CLRPEND_20 (0x00100000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00100000 */
mbed_official 124:6a4a5b7d7324 2771 #define NVIC_ICPR_CLRPEND_21 (0x00200000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00200000 */
mbed_official 124:6a4a5b7d7324 2772 #define NVIC_ICPR_CLRPEND_22 (0x00400000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00400000 */
mbed_official 124:6a4a5b7d7324 2773 #define NVIC_ICPR_CLRPEND_23 (0x00800000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00800000 */
mbed_official 124:6a4a5b7d7324 2774 #define NVIC_ICPR_CLRPEND_24 (0x01000000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x01000000 */
mbed_official 124:6a4a5b7d7324 2775 #define NVIC_ICPR_CLRPEND_25 (0x02000000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x02000000 */
mbed_official 124:6a4a5b7d7324 2776 #define NVIC_ICPR_CLRPEND_26 (0x04000000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x04000000 */
mbed_official 124:6a4a5b7d7324 2777 #define NVIC_ICPR_CLRPEND_27 (0x08000000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x08000000 */
mbed_official 124:6a4a5b7d7324 2778 #define NVIC_ICPR_CLRPEND_28 (0x10000000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x10000000 */
mbed_official 124:6a4a5b7d7324 2779 #define NVIC_ICPR_CLRPEND_29 (0x20000000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x20000000 */
mbed_official 124:6a4a5b7d7324 2780 #define NVIC_ICPR_CLRPEND_30 (0x40000000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x40000000 */
mbed_official 124:6a4a5b7d7324 2781 #define NVIC_ICPR_CLRPEND_31 (0x80000000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x80000000 */
bogdanm 0:9b334a45a8ff 2782
bogdanm 0:9b334a45a8ff 2783 /****************** Bit definition for NVIC_IABR register *******************/
mbed_official 124:6a4a5b7d7324 2784 #define NVIC_IABR_ACTIVE_Pos (0U)
mbed_official 124:6a4a5b7d7324 2785 #define NVIC_IABR_ACTIVE_Msk (0xFFFFFFFFU << NVIC_IABR_ACTIVE_Pos) /*!< 0xFFFFFFFF */
mbed_official 124:6a4a5b7d7324 2786 #define NVIC_IABR_ACTIVE NVIC_IABR_ACTIVE_Msk /*!< Interrupt active flags */
mbed_official 124:6a4a5b7d7324 2787 #define NVIC_IABR_ACTIVE_0 (0x00000001U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 2788 #define NVIC_IABR_ACTIVE_1 (0x00000002U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 2789 #define NVIC_IABR_ACTIVE_2 (0x00000004U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 2790 #define NVIC_IABR_ACTIVE_3 (0x00000008U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 2791 #define NVIC_IABR_ACTIVE_4 (0x00000010U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 2792 #define NVIC_IABR_ACTIVE_5 (0x00000020U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 2793 #define NVIC_IABR_ACTIVE_6 (0x00000040U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 2794 #define NVIC_IABR_ACTIVE_7 (0x00000080U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 2795 #define NVIC_IABR_ACTIVE_8 (0x00000100U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 2796 #define NVIC_IABR_ACTIVE_9 (0x00000200U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 2797 #define NVIC_IABR_ACTIVE_10 (0x00000400U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 2798 #define NVIC_IABR_ACTIVE_11 (0x00000800U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 2799 #define NVIC_IABR_ACTIVE_12 (0x00001000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 2800 #define NVIC_IABR_ACTIVE_13 (0x00002000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 2801 #define NVIC_IABR_ACTIVE_14 (0x00004000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 2802 #define NVIC_IABR_ACTIVE_15 (0x00008000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 2803 #define NVIC_IABR_ACTIVE_16 (0x00010000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 2804 #define NVIC_IABR_ACTIVE_17 (0x00020000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 2805 #define NVIC_IABR_ACTIVE_18 (0x00040000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 2806 #define NVIC_IABR_ACTIVE_19 (0x00080000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00080000 */
mbed_official 124:6a4a5b7d7324 2807 #define NVIC_IABR_ACTIVE_20 (0x00100000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00100000 */
mbed_official 124:6a4a5b7d7324 2808 #define NVIC_IABR_ACTIVE_21 (0x00200000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00200000 */
mbed_official 124:6a4a5b7d7324 2809 #define NVIC_IABR_ACTIVE_22 (0x00400000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00400000 */
mbed_official 124:6a4a5b7d7324 2810 #define NVIC_IABR_ACTIVE_23 (0x00800000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00800000 */
mbed_official 124:6a4a5b7d7324 2811 #define NVIC_IABR_ACTIVE_24 (0x01000000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x01000000 */
mbed_official 124:6a4a5b7d7324 2812 #define NVIC_IABR_ACTIVE_25 (0x02000000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x02000000 */
mbed_official 124:6a4a5b7d7324 2813 #define NVIC_IABR_ACTIVE_26 (0x04000000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x04000000 */
mbed_official 124:6a4a5b7d7324 2814 #define NVIC_IABR_ACTIVE_27 (0x08000000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x08000000 */
mbed_official 124:6a4a5b7d7324 2815 #define NVIC_IABR_ACTIVE_28 (0x10000000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x10000000 */
mbed_official 124:6a4a5b7d7324 2816 #define NVIC_IABR_ACTIVE_29 (0x20000000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x20000000 */
mbed_official 124:6a4a5b7d7324 2817 #define NVIC_IABR_ACTIVE_30 (0x40000000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x40000000 */
mbed_official 124:6a4a5b7d7324 2818 #define NVIC_IABR_ACTIVE_31 (0x80000000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x80000000 */
bogdanm 0:9b334a45a8ff 2819
bogdanm 0:9b334a45a8ff 2820 /****************** Bit definition for NVIC_PRI0 register *******************/
mbed_official 124:6a4a5b7d7324 2821 #define NVIC_IPR0_PRI_0 ((uint32_t)0x000000FF) /*!< Priority of interrupt 0 */
mbed_official 124:6a4a5b7d7324 2822 #define NVIC_IPR0_PRI_1 ((uint32_t)0x0000FF00) /*!< Priority of interrupt 1 */
mbed_official 124:6a4a5b7d7324 2823 #define NVIC_IPR0_PRI_2 ((uint32_t)0x00FF0000) /*!< Priority of interrupt 2 */
mbed_official 124:6a4a5b7d7324 2824 #define NVIC_IPR0_PRI_3 ((uint32_t)0xFF000000) /*!< Priority of interrupt 3 */
bogdanm 0:9b334a45a8ff 2825
bogdanm 0:9b334a45a8ff 2826 /****************** Bit definition for NVIC_PRI1 register *******************/
mbed_official 124:6a4a5b7d7324 2827 #define NVIC_IPR1_PRI_4 ((uint32_t)0x000000FF) /*!< Priority of interrupt 4 */
mbed_official 124:6a4a5b7d7324 2828 #define NVIC_IPR1_PRI_5 ((uint32_t)0x0000FF00) /*!< Priority of interrupt 5 */
mbed_official 124:6a4a5b7d7324 2829 #define NVIC_IPR1_PRI_6 ((uint32_t)0x00FF0000) /*!< Priority of interrupt 6 */
mbed_official 124:6a4a5b7d7324 2830 #define NVIC_IPR1_PRI_7 ((uint32_t)0xFF000000) /*!< Priority of interrupt 7 */
bogdanm 0:9b334a45a8ff 2831
bogdanm 0:9b334a45a8ff 2832 /****************** Bit definition for NVIC_PRI2 register *******************/
mbed_official 124:6a4a5b7d7324 2833 #define NVIC_IPR2_PRI_8 ((uint32_t)0x000000FF) /*!< Priority of interrupt 8 */
mbed_official 124:6a4a5b7d7324 2834 #define NVIC_IPR2_PRI_9 ((uint32_t)0x0000FF00) /*!< Priority of interrupt 9 */
mbed_official 124:6a4a5b7d7324 2835 #define NVIC_IPR2_PRI_10 ((uint32_t)0x00FF0000) /*!< Priority of interrupt 10 */
mbed_official 124:6a4a5b7d7324 2836 #define NVIC_IPR2_PRI_11 ((uint32_t)0xFF000000) /*!< Priority of interrupt 11 */
bogdanm 0:9b334a45a8ff 2837
bogdanm 0:9b334a45a8ff 2838 /****************** Bit definition for NVIC_PRI3 register *******************/
mbed_official 124:6a4a5b7d7324 2839 #define NVIC_IPR3_PRI_12 ((uint32_t)0x000000FF) /*!< Priority of interrupt 12 */
mbed_official 124:6a4a5b7d7324 2840 #define NVIC_IPR3_PRI_13 ((uint32_t)0x0000FF00) /*!< Priority of interrupt 13 */
mbed_official 124:6a4a5b7d7324 2841 #define NVIC_IPR3_PRI_14 ((uint32_t)0x00FF0000) /*!< Priority of interrupt 14 */
mbed_official 124:6a4a5b7d7324 2842 #define NVIC_IPR3_PRI_15 ((uint32_t)0xFF000000) /*!< Priority of interrupt 15 */
bogdanm 0:9b334a45a8ff 2843
bogdanm 0:9b334a45a8ff 2844 /****************** Bit definition for NVIC_PRI4 register *******************/
mbed_official 124:6a4a5b7d7324 2845 #define NVIC_IPR4_PRI_16 ((uint32_t)0x000000FF) /*!< Priority of interrupt 16 */
mbed_official 124:6a4a5b7d7324 2846 #define NVIC_IPR4_PRI_17 ((uint32_t)0x0000FF00) /*!< Priority of interrupt 17 */
mbed_official 124:6a4a5b7d7324 2847 #define NVIC_IPR4_PRI_18 ((uint32_t)0x00FF0000) /*!< Priority of interrupt 18 */
mbed_official 124:6a4a5b7d7324 2848 #define NVIC_IPR4_PRI_19 ((uint32_t)0xFF000000) /*!< Priority of interrupt 19 */
bogdanm 0:9b334a45a8ff 2849
bogdanm 0:9b334a45a8ff 2850 /****************** Bit definition for NVIC_PRI5 register *******************/
mbed_official 124:6a4a5b7d7324 2851 #define NVIC_IPR5_PRI_20 ((uint32_t)0x000000FF) /*!< Priority of interrupt 20 */
mbed_official 124:6a4a5b7d7324 2852 #define NVIC_IPR5_PRI_21 ((uint32_t)0x0000FF00) /*!< Priority of interrupt 21 */
mbed_official 124:6a4a5b7d7324 2853 #define NVIC_IPR5_PRI_22 ((uint32_t)0x00FF0000) /*!< Priority of interrupt 22 */
mbed_official 124:6a4a5b7d7324 2854 #define NVIC_IPR5_PRI_23 ((uint32_t)0xFF000000) /*!< Priority of interrupt 23 */
bogdanm 0:9b334a45a8ff 2855
bogdanm 0:9b334a45a8ff 2856 /****************** Bit definition for NVIC_PRI6 register *******************/
mbed_official 124:6a4a5b7d7324 2857 #define NVIC_IPR6_PRI_24 ((uint32_t)0x000000FF) /*!< Priority of interrupt 24 */
mbed_official 124:6a4a5b7d7324 2858 #define NVIC_IPR6_PRI_25 ((uint32_t)0x0000FF00) /*!< Priority of interrupt 25 */
mbed_official 124:6a4a5b7d7324 2859 #define NVIC_IPR6_PRI_26 ((uint32_t)0x00FF0000) /*!< Priority of interrupt 26 */
mbed_official 124:6a4a5b7d7324 2860 #define NVIC_IPR6_PRI_27 ((uint32_t)0xFF000000) /*!< Priority of interrupt 27 */
bogdanm 0:9b334a45a8ff 2861
bogdanm 0:9b334a45a8ff 2862 /****************** Bit definition for NVIC_PRI7 register *******************/
mbed_official 124:6a4a5b7d7324 2863 #define NVIC_IPR7_PRI_28 ((uint32_t)0x000000FF) /*!< Priority of interrupt 28 */
mbed_official 124:6a4a5b7d7324 2864 #define NVIC_IPR7_PRI_29 ((uint32_t)0x0000FF00) /*!< Priority of interrupt 29 */
mbed_official 124:6a4a5b7d7324 2865 #define NVIC_IPR7_PRI_30 ((uint32_t)0x00FF0000) /*!< Priority of interrupt 30 */
mbed_official 124:6a4a5b7d7324 2866 #define NVIC_IPR7_PRI_31 ((uint32_t)0xFF000000) /*!< Priority of interrupt 31 */
bogdanm 0:9b334a45a8ff 2867
bogdanm 0:9b334a45a8ff 2868 /****************** Bit definition for SCB_CPUID register *******************/
mbed_official 124:6a4a5b7d7324 2869 #define SCB_CPUID_REVISION ((uint32_t)0x0000000F) /*!< Implementation defined revision number */
mbed_official 124:6a4a5b7d7324 2870 #define SCB_CPUID_PARTNO ((uint32_t)0x0000FFF0) /*!< Number of processor within family */
mbed_official 124:6a4a5b7d7324 2871 #define SCB_CPUID_Constant ((uint32_t)0x000F0000) /*!< Reads as 0x0F */
mbed_official 124:6a4a5b7d7324 2872 #define SCB_CPUID_VARIANT ((uint32_t)0x00F00000) /*!< Implementation defined variant number */
mbed_official 124:6a4a5b7d7324 2873 #define SCB_CPUID_IMPLEMENTER ((uint32_t)0xFF000000) /*!< Implementer code. ARM is 0x41 */
bogdanm 0:9b334a45a8ff 2874
bogdanm 0:9b334a45a8ff 2875 /******************* Bit definition for SCB_ICSR register *******************/
mbed_official 124:6a4a5b7d7324 2876 #define SCB_ICSR_VECTACTIVE ((uint32_t)0x000001FF) /*!< Active ISR number field */
mbed_official 124:6a4a5b7d7324 2877 #define SCB_ICSR_RETTOBASE ((uint32_t)0x00000800) /*!< All active exceptions minus the IPSR_current_exception yields the empty set */
mbed_official 124:6a4a5b7d7324 2878 #define SCB_ICSR_VECTPENDING ((uint32_t)0x003FF000) /*!< Pending ISR number field */
mbed_official 124:6a4a5b7d7324 2879 #define SCB_ICSR_ISRPENDING ((uint32_t)0x00400000) /*!< Interrupt pending flag */
mbed_official 124:6a4a5b7d7324 2880 #define SCB_ICSR_ISRPREEMPT ((uint32_t)0x00800000) /*!< It indicates that a pending interrupt becomes active in the next running cycle */
mbed_official 124:6a4a5b7d7324 2881 #define SCB_ICSR_PENDSTCLR ((uint32_t)0x02000000) /*!< Clear pending SysTick bit */
mbed_official 124:6a4a5b7d7324 2882 #define SCB_ICSR_PENDSTSET ((uint32_t)0x04000000) /*!< Set pending SysTick bit */
mbed_official 124:6a4a5b7d7324 2883 #define SCB_ICSR_PENDSVCLR ((uint32_t)0x08000000) /*!< Clear pending pendSV bit */
mbed_official 124:6a4a5b7d7324 2884 #define SCB_ICSR_PENDSVSET ((uint32_t)0x10000000) /*!< Set pending pendSV bit */
mbed_official 124:6a4a5b7d7324 2885 #define SCB_ICSR_NMIPENDSET ((uint32_t)0x80000000) /*!< Set pending NMI bit */
bogdanm 0:9b334a45a8ff 2886
bogdanm 0:9b334a45a8ff 2887 /******************* Bit definition for SCB_VTOR register *******************/
mbed_official 124:6a4a5b7d7324 2888 #define SCB_VTOR_TBLOFF ((uint32_t)0x1FFFFF80) /*!< Vector table base offset field */
mbed_official 124:6a4a5b7d7324 2889 #define SCB_VTOR_TBLBASE ((uint32_t)0x20000000) /*!< Table base in code(0) or RAM(1) */
bogdanm 0:9b334a45a8ff 2890
bogdanm 0:9b334a45a8ff 2891 /*!<***************** Bit definition for SCB_AIRCR register *******************/
mbed_official 124:6a4a5b7d7324 2892 #define SCB_AIRCR_VECTRESET ((uint32_t)0x00000001) /*!< System Reset bit */
mbed_official 124:6a4a5b7d7324 2893 #define SCB_AIRCR_VECTCLRACTIVE ((uint32_t)0x00000002) /*!< Clear active vector bit */
mbed_official 124:6a4a5b7d7324 2894 #define SCB_AIRCR_SYSRESETREQ ((uint32_t)0x00000004) /*!< Requests chip control logic to generate a reset */
mbed_official 124:6a4a5b7d7324 2895
mbed_official 124:6a4a5b7d7324 2896 #define SCB_AIRCR_PRIGROUP ((uint32_t)0x00000700) /*!< PRIGROUP[2:0] bits (Priority group) */
mbed_official 124:6a4a5b7d7324 2897 #define SCB_AIRCR_PRIGROUP_0 ((uint32_t)0x00000100) /*!< Bit 0 */
mbed_official 124:6a4a5b7d7324 2898 #define SCB_AIRCR_PRIGROUP_1 ((uint32_t)0x00000200) /*!< Bit 1 */
mbed_official 124:6a4a5b7d7324 2899 #define SCB_AIRCR_PRIGROUP_2 ((uint32_t)0x00000400) /*!< Bit 2 */
bogdanm 0:9b334a45a8ff 2900
bogdanm 0:9b334a45a8ff 2901 /* prority group configuration */
mbed_official 124:6a4a5b7d7324 2902 #define SCB_AIRCR_PRIGROUP0 ((uint32_t)0x00000000) /*!< Priority group=0 (7 bits of pre-emption priority, 1 bit of subpriority) */
mbed_official 124:6a4a5b7d7324 2903 #define SCB_AIRCR_PRIGROUP1 ((uint32_t)0x00000100) /*!< Priority group=1 (6 bits of pre-emption priority, 2 bits of subpriority) */
mbed_official 124:6a4a5b7d7324 2904 #define SCB_AIRCR_PRIGROUP2 ((uint32_t)0x00000200) /*!< Priority group=2 (5 bits of pre-emption priority, 3 bits of subpriority) */
mbed_official 124:6a4a5b7d7324 2905 #define SCB_AIRCR_PRIGROUP3 ((uint32_t)0x00000300) /*!< Priority group=3 (4 bits of pre-emption priority, 4 bits of subpriority) */
mbed_official 124:6a4a5b7d7324 2906 #define SCB_AIRCR_PRIGROUP4 ((uint32_t)0x00000400) /*!< Priority group=4 (3 bits of pre-emption priority, 5 bits of subpriority) */
mbed_official 124:6a4a5b7d7324 2907 #define SCB_AIRCR_PRIGROUP5 ((uint32_t)0x00000500) /*!< Priority group=5 (2 bits of pre-emption priority, 6 bits of subpriority) */
mbed_official 124:6a4a5b7d7324 2908 #define SCB_AIRCR_PRIGROUP6 ((uint32_t)0x00000600) /*!< Priority group=6 (1 bit of pre-emption priority, 7 bits of subpriority) */
mbed_official 124:6a4a5b7d7324 2909 #define SCB_AIRCR_PRIGROUP7 ((uint32_t)0x00000700) /*!< Priority group=7 (no pre-emption priority, 8 bits of subpriority) */
mbed_official 124:6a4a5b7d7324 2910
mbed_official 124:6a4a5b7d7324 2911 #define SCB_AIRCR_ENDIANESS ((uint32_t)0x00008000) /*!< Data endianness bit */
mbed_official 124:6a4a5b7d7324 2912 #define SCB_AIRCR_VECTKEY ((uint32_t)0xFFFF0000) /*!< Register key (VECTKEY) - Reads as 0xFA05 (VECTKEYSTAT) */
bogdanm 0:9b334a45a8ff 2913
bogdanm 0:9b334a45a8ff 2914 /******************* Bit definition for SCB_SCR register ********************/
mbed_official 124:6a4a5b7d7324 2915 #define SCB_SCR_SLEEPONEXIT ((uint32_t)0x00000002) /*!< Sleep on exit bit */
mbed_official 124:6a4a5b7d7324 2916 #define SCB_SCR_SLEEPDEEP ((uint32_t)0x00000004) /*!< Sleep deep bit */
mbed_official 124:6a4a5b7d7324 2917 #define SCB_SCR_SEVONPEND ((uint32_t)0x00000010) /*!< Wake up from WFE */
bogdanm 0:9b334a45a8ff 2918
bogdanm 0:9b334a45a8ff 2919 /******************** Bit definition for SCB_CCR register *******************/
mbed_official 124:6a4a5b7d7324 2920 #define SCB_CCR_NONBASETHRDENA ((uint32_t)0x00000001) /*!< Thread mode can be entered from any level in Handler mode by controlled return value */
mbed_official 124:6a4a5b7d7324 2921 #define SCB_CCR_USERSETMPEND ((uint32_t)0x00000002) /*!< Enables user code to write the Software Trigger Interrupt register to trigger (pend) a Main exception */
mbed_official 124:6a4a5b7d7324 2922 #define SCB_CCR_UNALIGN_TRP ((uint32_t)0x00000008) /*!< Trap for unaligned access */
mbed_official 124:6a4a5b7d7324 2923 #define SCB_CCR_DIV_0_TRP ((uint32_t)0x00000010) /*!< Trap on Divide by 0 */
mbed_official 124:6a4a5b7d7324 2924 #define SCB_CCR_BFHFNMIGN ((uint32_t)0x00000100) /*!< Handlers running at priority -1 and -2 */
mbed_official 124:6a4a5b7d7324 2925 #define SCB_CCR_STKALIGN ((uint32_t)0x00000200) /*!< On exception entry, the SP used prior to the exception is adjusted to be 8-byte aligned */
bogdanm 0:9b334a45a8ff 2926
bogdanm 0:9b334a45a8ff 2927 /******************* Bit definition for SCB_SHPR register ********************/
mbed_official 124:6a4a5b7d7324 2928 #define SCB_SHPR_PRI_N_Pos (0U)
mbed_official 124:6a4a5b7d7324 2929 #define SCB_SHPR_PRI_N_Msk (0xFFU << SCB_SHPR_PRI_N_Pos) /*!< 0x000000FF */
mbed_official 124:6a4a5b7d7324 2930 #define SCB_SHPR_PRI_N SCB_SHPR_PRI_N_Msk /*!< Priority of system handler 4,8, and 12. Mem Manage, reserved and Debug Monitor */
mbed_official 124:6a4a5b7d7324 2931 #define SCB_SHPR_PRI_N1_Pos (8U)
mbed_official 124:6a4a5b7d7324 2932 #define SCB_SHPR_PRI_N1_Msk (0xFFU << SCB_SHPR_PRI_N1_Pos) /*!< 0x0000FF00 */
mbed_official 124:6a4a5b7d7324 2933 #define SCB_SHPR_PRI_N1 SCB_SHPR_PRI_N1_Msk /*!< Priority of system handler 5,9, and 13. Bus Fault, reserved and reserved */
mbed_official 124:6a4a5b7d7324 2934 #define SCB_SHPR_PRI_N2_Pos (16U)
mbed_official 124:6a4a5b7d7324 2935 #define SCB_SHPR_PRI_N2_Msk (0xFFU << SCB_SHPR_PRI_N2_Pos) /*!< 0x00FF0000 */
mbed_official 124:6a4a5b7d7324 2936 #define SCB_SHPR_PRI_N2 SCB_SHPR_PRI_N2_Msk /*!< Priority of system handler 6,10, and 14. Usage Fault, reserved and PendSV */
mbed_official 124:6a4a5b7d7324 2937 #define SCB_SHPR_PRI_N3_Pos (24U)
mbed_official 124:6a4a5b7d7324 2938 #define SCB_SHPR_PRI_N3_Msk (0xFFU << SCB_SHPR_PRI_N3_Pos) /*!< 0xFF000000 */
mbed_official 124:6a4a5b7d7324 2939 #define SCB_SHPR_PRI_N3 SCB_SHPR_PRI_N3_Msk /*!< Priority of system handler 7,11, and 15. Reserved, SVCall and SysTick */
bogdanm 0:9b334a45a8ff 2940
bogdanm 0:9b334a45a8ff 2941 /****************** Bit definition for SCB_SHCSR register *******************/
mbed_official 124:6a4a5b7d7324 2942 #define SCB_SHCSR_MEMFAULTACT ((uint32_t)0x00000001) /*!< MemManage is active */
mbed_official 124:6a4a5b7d7324 2943 #define SCB_SHCSR_BUSFAULTACT ((uint32_t)0x00000002) /*!< BusFault is active */
mbed_official 124:6a4a5b7d7324 2944 #define SCB_SHCSR_USGFAULTACT ((uint32_t)0x00000008) /*!< UsageFault is active */
mbed_official 124:6a4a5b7d7324 2945 #define SCB_SHCSR_SVCALLACT ((uint32_t)0x00000080) /*!< SVCall is active */
mbed_official 124:6a4a5b7d7324 2946 #define SCB_SHCSR_MONITORACT ((uint32_t)0x00000100) /*!< Monitor is active */
mbed_official 124:6a4a5b7d7324 2947 #define SCB_SHCSR_PENDSVACT ((uint32_t)0x00000400) /*!< PendSV is active */
mbed_official 124:6a4a5b7d7324 2948 #define SCB_SHCSR_SYSTICKACT ((uint32_t)0x00000800) /*!< SysTick is active */
mbed_official 124:6a4a5b7d7324 2949 #define SCB_SHCSR_USGFAULTPENDED ((uint32_t)0x00001000) /*!< Usage Fault is pended */
mbed_official 124:6a4a5b7d7324 2950 #define SCB_SHCSR_MEMFAULTPENDED ((uint32_t)0x00002000) /*!< MemManage is pended */
mbed_official 124:6a4a5b7d7324 2951 #define SCB_SHCSR_BUSFAULTPENDED ((uint32_t)0x00004000) /*!< Bus Fault is pended */
mbed_official 124:6a4a5b7d7324 2952 #define SCB_SHCSR_SVCALLPENDED ((uint32_t)0x00008000) /*!< SVCall is pended */
mbed_official 124:6a4a5b7d7324 2953 #define SCB_SHCSR_MEMFAULTENA ((uint32_t)0x00010000) /*!< MemManage enable */
mbed_official 124:6a4a5b7d7324 2954 #define SCB_SHCSR_BUSFAULTENA ((uint32_t)0x00020000) /*!< Bus Fault enable */
mbed_official 124:6a4a5b7d7324 2955 #define SCB_SHCSR_USGFAULTENA ((uint32_t)0x00040000) /*!< UsageFault enable */
bogdanm 0:9b334a45a8ff 2956
bogdanm 0:9b334a45a8ff 2957 /******************* Bit definition for SCB_CFSR register *******************/
bogdanm 0:9b334a45a8ff 2958 /*!< MFSR */
mbed_official 124:6a4a5b7d7324 2959 #define SCB_CFSR_IACCVIOL_Pos (0U)
mbed_official 124:6a4a5b7d7324 2960 #define SCB_CFSR_IACCVIOL_Msk (0x1U << SCB_CFSR_IACCVIOL_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 2961 #define SCB_CFSR_IACCVIOL SCB_CFSR_IACCVIOL_Msk /*!< Instruction access violation */
mbed_official 124:6a4a5b7d7324 2962 #define SCB_CFSR_DACCVIOL_Pos (1U)
mbed_official 124:6a4a5b7d7324 2963 #define SCB_CFSR_DACCVIOL_Msk (0x1U << SCB_CFSR_DACCVIOL_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 2964 #define SCB_CFSR_DACCVIOL SCB_CFSR_DACCVIOL_Msk /*!< Data access violation */
mbed_official 124:6a4a5b7d7324 2965 #define SCB_CFSR_MUNSTKERR_Pos (3U)
mbed_official 124:6a4a5b7d7324 2966 #define SCB_CFSR_MUNSTKERR_Msk (0x1U << SCB_CFSR_MUNSTKERR_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 2967 #define SCB_CFSR_MUNSTKERR SCB_CFSR_MUNSTKERR_Msk /*!< Unstacking error */
mbed_official 124:6a4a5b7d7324 2968 #define SCB_CFSR_MSTKERR_Pos (4U)
mbed_official 124:6a4a5b7d7324 2969 #define SCB_CFSR_MSTKERR_Msk (0x1U << SCB_CFSR_MSTKERR_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 2970 #define SCB_CFSR_MSTKERR SCB_CFSR_MSTKERR_Msk /*!< Stacking error */
mbed_official 124:6a4a5b7d7324 2971 #define SCB_CFSR_MMARVALID_Pos (7U)
mbed_official 124:6a4a5b7d7324 2972 #define SCB_CFSR_MMARVALID_Msk (0x1U << SCB_CFSR_MMARVALID_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 2973 #define SCB_CFSR_MMARVALID SCB_CFSR_MMARVALID_Msk /*!< Memory Manage Address Register address valid flag */
bogdanm 0:9b334a45a8ff 2974 /*!< BFSR */
mbed_official 124:6a4a5b7d7324 2975 #define SCB_CFSR_IBUSERR_Pos (8U)
mbed_official 124:6a4a5b7d7324 2976 #define SCB_CFSR_IBUSERR_Msk (0x1U << SCB_CFSR_IBUSERR_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 2977 #define SCB_CFSR_IBUSERR SCB_CFSR_IBUSERR_Msk /*!< Instruction bus error flag */
mbed_official 124:6a4a5b7d7324 2978 #define SCB_CFSR_PRECISERR_Pos (9U)
mbed_official 124:6a4a5b7d7324 2979 #define SCB_CFSR_PRECISERR_Msk (0x1U << SCB_CFSR_PRECISERR_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 2980 #define SCB_CFSR_PRECISERR SCB_CFSR_PRECISERR_Msk /*!< Precise data bus error */
mbed_official 124:6a4a5b7d7324 2981 #define SCB_CFSR_IMPRECISERR_Pos (10U)
mbed_official 124:6a4a5b7d7324 2982 #define SCB_CFSR_IMPRECISERR_Msk (0x1U << SCB_CFSR_IMPRECISERR_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 2983 #define SCB_CFSR_IMPRECISERR SCB_CFSR_IMPRECISERR_Msk /*!< Imprecise data bus error */
mbed_official 124:6a4a5b7d7324 2984 #define SCB_CFSR_UNSTKERR_Pos (11U)
mbed_official 124:6a4a5b7d7324 2985 #define SCB_CFSR_UNSTKERR_Msk (0x1U << SCB_CFSR_UNSTKERR_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 2986 #define SCB_CFSR_UNSTKERR SCB_CFSR_UNSTKERR_Msk /*!< Unstacking error */
mbed_official 124:6a4a5b7d7324 2987 #define SCB_CFSR_STKERR_Pos (12U)
mbed_official 124:6a4a5b7d7324 2988 #define SCB_CFSR_STKERR_Msk (0x1U << SCB_CFSR_STKERR_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 2989 #define SCB_CFSR_STKERR SCB_CFSR_STKERR_Msk /*!< Stacking error */
mbed_official 124:6a4a5b7d7324 2990 #define SCB_CFSR_BFARVALID_Pos (15U)
mbed_official 124:6a4a5b7d7324 2991 #define SCB_CFSR_BFARVALID_Msk (0x1U << SCB_CFSR_BFARVALID_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 2992 #define SCB_CFSR_BFARVALID SCB_CFSR_BFARVALID_Msk /*!< Bus Fault Address Register address valid flag */
bogdanm 0:9b334a45a8ff 2993 /*!< UFSR */
mbed_official 124:6a4a5b7d7324 2994 #define SCB_CFSR_UNDEFINSTR_Pos (16U)
mbed_official 124:6a4a5b7d7324 2995 #define SCB_CFSR_UNDEFINSTR_Msk (0x1U << SCB_CFSR_UNDEFINSTR_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 2996 #define SCB_CFSR_UNDEFINSTR SCB_CFSR_UNDEFINSTR_Msk /*!< The processor attempt to execute an undefined instruction */
mbed_official 124:6a4a5b7d7324 2997 #define SCB_CFSR_INVSTATE_Pos (17U)
mbed_official 124:6a4a5b7d7324 2998 #define SCB_CFSR_INVSTATE_Msk (0x1U << SCB_CFSR_INVSTATE_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 2999 #define SCB_CFSR_INVSTATE SCB_CFSR_INVSTATE_Msk /*!< Invalid combination of EPSR and instruction */
mbed_official 124:6a4a5b7d7324 3000 #define SCB_CFSR_INVPC_Pos (18U)
mbed_official 124:6a4a5b7d7324 3001 #define SCB_CFSR_INVPC_Msk (0x1U << SCB_CFSR_INVPC_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 3002 #define SCB_CFSR_INVPC SCB_CFSR_INVPC_Msk /*!< Attempt to load EXC_RETURN into pc illegally */
mbed_official 124:6a4a5b7d7324 3003 #define SCB_CFSR_NOCP_Pos (19U)
mbed_official 124:6a4a5b7d7324 3004 #define SCB_CFSR_NOCP_Msk (0x1U << SCB_CFSR_NOCP_Pos) /*!< 0x00080000 */
mbed_official 124:6a4a5b7d7324 3005 #define SCB_CFSR_NOCP SCB_CFSR_NOCP_Msk /*!< Attempt to use a coprocessor instruction */
mbed_official 124:6a4a5b7d7324 3006 #define SCB_CFSR_UNALIGNED_Pos (24U)
mbed_official 124:6a4a5b7d7324 3007 #define SCB_CFSR_UNALIGNED_Msk (0x1U << SCB_CFSR_UNALIGNED_Pos) /*!< 0x01000000 */
mbed_official 124:6a4a5b7d7324 3008 #define SCB_CFSR_UNALIGNED SCB_CFSR_UNALIGNED_Msk /*!< Fault occurs when there is an attempt to make an unaligned memory access */
mbed_official 124:6a4a5b7d7324 3009 #define SCB_CFSR_DIVBYZERO_Pos (25U)
mbed_official 124:6a4a5b7d7324 3010 #define SCB_CFSR_DIVBYZERO_Msk (0x1U << SCB_CFSR_DIVBYZERO_Pos) /*!< 0x02000000 */
mbed_official 124:6a4a5b7d7324 3011 #define SCB_CFSR_DIVBYZERO SCB_CFSR_DIVBYZERO_Msk /*!< Fault occurs when SDIV or DIV instruction is used with a divisor of 0 */
bogdanm 0:9b334a45a8ff 3012
bogdanm 0:9b334a45a8ff 3013 /******************* Bit definition for SCB_HFSR register *******************/
mbed_official 124:6a4a5b7d7324 3014 #define SCB_HFSR_VECTTBL ((uint32_t)0x00000002) /*!< Fault occurs because of vector table read on exception processing */
mbed_official 124:6a4a5b7d7324 3015 #define SCB_HFSR_FORCED ((uint32_t)0x40000000) /*!< Hard Fault activated when a configurable Fault was received and cannot activate */
mbed_official 124:6a4a5b7d7324 3016 #define SCB_HFSR_DEBUGEVT ((uint32_t)0x80000000) /*!< Fault related to debug */
bogdanm 0:9b334a45a8ff 3017
bogdanm 0:9b334a45a8ff 3018 /******************* Bit definition for SCB_DFSR register *******************/
mbed_official 124:6a4a5b7d7324 3019 #define SCB_DFSR_HALTED ((uint32_t)0x00000001) /*!< Halt request flag */
mbed_official 124:6a4a5b7d7324 3020 #define SCB_DFSR_BKPT ((uint32_t)0x00000002) /*!< BKPT flag */
mbed_official 124:6a4a5b7d7324 3021 #define SCB_DFSR_DWTTRAP ((uint32_t)0x00000004) /*!< Data Watchpoint and Trace (DWT) flag */
mbed_official 124:6a4a5b7d7324 3022 #define SCB_DFSR_VCATCH ((uint32_t)0x00000008) /*!< Vector catch flag */
mbed_official 124:6a4a5b7d7324 3023 #define SCB_DFSR_EXTERNAL ((uint32_t)0x00000010) /*!< External debug request flag */
bogdanm 0:9b334a45a8ff 3024
bogdanm 0:9b334a45a8ff 3025 /******************* Bit definition for SCB_MMFAR register ******************/
mbed_official 124:6a4a5b7d7324 3026 #define SCB_MMFAR_ADDRESS_Pos (0U)
mbed_official 124:6a4a5b7d7324 3027 #define SCB_MMFAR_ADDRESS_Msk (0xFFFFFFFFU << SCB_MMFAR_ADDRESS_Pos) /*!< 0xFFFFFFFF */
mbed_official 124:6a4a5b7d7324 3028 #define SCB_MMFAR_ADDRESS SCB_MMFAR_ADDRESS_Msk /*!< Mem Manage fault address field */
bogdanm 0:9b334a45a8ff 3029
bogdanm 0:9b334a45a8ff 3030 /******************* Bit definition for SCB_BFAR register *******************/
mbed_official 124:6a4a5b7d7324 3031 #define SCB_BFAR_ADDRESS_Pos (0U)
mbed_official 124:6a4a5b7d7324 3032 #define SCB_BFAR_ADDRESS_Msk (0xFFFFFFFFU << SCB_BFAR_ADDRESS_Pos) /*!< 0xFFFFFFFF */
mbed_official 124:6a4a5b7d7324 3033 #define SCB_BFAR_ADDRESS SCB_BFAR_ADDRESS_Msk /*!< Bus fault address field */
bogdanm 0:9b334a45a8ff 3034
bogdanm 0:9b334a45a8ff 3035 /******************* Bit definition for SCB_afsr register *******************/
mbed_official 124:6a4a5b7d7324 3036 #define SCB_AFSR_IMPDEF_Pos (0U)
mbed_official 124:6a4a5b7d7324 3037 #define SCB_AFSR_IMPDEF_Msk (0xFFFFFFFFU << SCB_AFSR_IMPDEF_Pos) /*!< 0xFFFFFFFF */
mbed_official 124:6a4a5b7d7324 3038 #define SCB_AFSR_IMPDEF SCB_AFSR_IMPDEF_Msk /*!< Implementation defined */
bogdanm 0:9b334a45a8ff 3039
bogdanm 0:9b334a45a8ff 3040 /******************************************************************************/
bogdanm 0:9b334a45a8ff 3041 /* */
bogdanm 0:9b334a45a8ff 3042 /* External Interrupt/Event Controller */
bogdanm 0:9b334a45a8ff 3043 /* */
bogdanm 0:9b334a45a8ff 3044 /******************************************************************************/
bogdanm 0:9b334a45a8ff 3045
bogdanm 0:9b334a45a8ff 3046 /******************* Bit definition for EXTI_IMR register *******************/
mbed_official 124:6a4a5b7d7324 3047 #define EXTI_IMR_MR0_Pos (0U)
mbed_official 124:6a4a5b7d7324 3048 #define EXTI_IMR_MR0_Msk (0x1U << EXTI_IMR_MR0_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 3049 #define EXTI_IMR_MR0 EXTI_IMR_MR0_Msk /*!< Interrupt Mask on line 0 */
mbed_official 124:6a4a5b7d7324 3050 #define EXTI_IMR_MR1_Pos (1U)
mbed_official 124:6a4a5b7d7324 3051 #define EXTI_IMR_MR1_Msk (0x1U << EXTI_IMR_MR1_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 3052 #define EXTI_IMR_MR1 EXTI_IMR_MR1_Msk /*!< Interrupt Mask on line 1 */
mbed_official 124:6a4a5b7d7324 3053 #define EXTI_IMR_MR2_Pos (2U)
mbed_official 124:6a4a5b7d7324 3054 #define EXTI_IMR_MR2_Msk (0x1U << EXTI_IMR_MR2_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 3055 #define EXTI_IMR_MR2 EXTI_IMR_MR2_Msk /*!< Interrupt Mask on line 2 */
mbed_official 124:6a4a5b7d7324 3056 #define EXTI_IMR_MR3_Pos (3U)
mbed_official 124:6a4a5b7d7324 3057 #define EXTI_IMR_MR3_Msk (0x1U << EXTI_IMR_MR3_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 3058 #define EXTI_IMR_MR3 EXTI_IMR_MR3_Msk /*!< Interrupt Mask on line 3 */
mbed_official 124:6a4a5b7d7324 3059 #define EXTI_IMR_MR4_Pos (4U)
mbed_official 124:6a4a5b7d7324 3060 #define EXTI_IMR_MR4_Msk (0x1U << EXTI_IMR_MR4_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 3061 #define EXTI_IMR_MR4 EXTI_IMR_MR4_Msk /*!< Interrupt Mask on line 4 */
mbed_official 124:6a4a5b7d7324 3062 #define EXTI_IMR_MR5_Pos (5U)
mbed_official 124:6a4a5b7d7324 3063 #define EXTI_IMR_MR5_Msk (0x1U << EXTI_IMR_MR5_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 3064 #define EXTI_IMR_MR5 EXTI_IMR_MR5_Msk /*!< Interrupt Mask on line 5 */
mbed_official 124:6a4a5b7d7324 3065 #define EXTI_IMR_MR6_Pos (6U)
mbed_official 124:6a4a5b7d7324 3066 #define EXTI_IMR_MR6_Msk (0x1U << EXTI_IMR_MR6_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 3067 #define EXTI_IMR_MR6 EXTI_IMR_MR6_Msk /*!< Interrupt Mask on line 6 */
mbed_official 124:6a4a5b7d7324 3068 #define EXTI_IMR_MR7_Pos (7U)
mbed_official 124:6a4a5b7d7324 3069 #define EXTI_IMR_MR7_Msk (0x1U << EXTI_IMR_MR7_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 3070 #define EXTI_IMR_MR7 EXTI_IMR_MR7_Msk /*!< Interrupt Mask on line 7 */
mbed_official 124:6a4a5b7d7324 3071 #define EXTI_IMR_MR8_Pos (8U)
mbed_official 124:6a4a5b7d7324 3072 #define EXTI_IMR_MR8_Msk (0x1U << EXTI_IMR_MR8_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 3073 #define EXTI_IMR_MR8 EXTI_IMR_MR8_Msk /*!< Interrupt Mask on line 8 */
mbed_official 124:6a4a5b7d7324 3074 #define EXTI_IMR_MR9_Pos (9U)
mbed_official 124:6a4a5b7d7324 3075 #define EXTI_IMR_MR9_Msk (0x1U << EXTI_IMR_MR9_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 3076 #define EXTI_IMR_MR9 EXTI_IMR_MR9_Msk /*!< Interrupt Mask on line 9 */
mbed_official 124:6a4a5b7d7324 3077 #define EXTI_IMR_MR10_Pos (10U)
mbed_official 124:6a4a5b7d7324 3078 #define EXTI_IMR_MR10_Msk (0x1U << EXTI_IMR_MR10_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 3079 #define EXTI_IMR_MR10 EXTI_IMR_MR10_Msk /*!< Interrupt Mask on line 10 */
mbed_official 124:6a4a5b7d7324 3080 #define EXTI_IMR_MR11_Pos (11U)
mbed_official 124:6a4a5b7d7324 3081 #define EXTI_IMR_MR11_Msk (0x1U << EXTI_IMR_MR11_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 3082 #define EXTI_IMR_MR11 EXTI_IMR_MR11_Msk /*!< Interrupt Mask on line 11 */
mbed_official 124:6a4a5b7d7324 3083 #define EXTI_IMR_MR12_Pos (12U)
mbed_official 124:6a4a5b7d7324 3084 #define EXTI_IMR_MR12_Msk (0x1U << EXTI_IMR_MR12_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 3085 #define EXTI_IMR_MR12 EXTI_IMR_MR12_Msk /*!< Interrupt Mask on line 12 */
mbed_official 124:6a4a5b7d7324 3086 #define EXTI_IMR_MR13_Pos (13U)
mbed_official 124:6a4a5b7d7324 3087 #define EXTI_IMR_MR13_Msk (0x1U << EXTI_IMR_MR13_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 3088 #define EXTI_IMR_MR13 EXTI_IMR_MR13_Msk /*!< Interrupt Mask on line 13 */
mbed_official 124:6a4a5b7d7324 3089 #define EXTI_IMR_MR14_Pos (14U)
mbed_official 124:6a4a5b7d7324 3090 #define EXTI_IMR_MR14_Msk (0x1U << EXTI_IMR_MR14_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 3091 #define EXTI_IMR_MR14 EXTI_IMR_MR14_Msk /*!< Interrupt Mask on line 14 */
mbed_official 124:6a4a5b7d7324 3092 #define EXTI_IMR_MR15_Pos (15U)
mbed_official 124:6a4a5b7d7324 3093 #define EXTI_IMR_MR15_Msk (0x1U << EXTI_IMR_MR15_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 3094 #define EXTI_IMR_MR15 EXTI_IMR_MR15_Msk /*!< Interrupt Mask on line 15 */
mbed_official 124:6a4a5b7d7324 3095 #define EXTI_IMR_MR16_Pos (16U)
mbed_official 124:6a4a5b7d7324 3096 #define EXTI_IMR_MR16_Msk (0x1U << EXTI_IMR_MR16_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 3097 #define EXTI_IMR_MR16 EXTI_IMR_MR16_Msk /*!< Interrupt Mask on line 16 */
mbed_official 124:6a4a5b7d7324 3098 #define EXTI_IMR_MR17_Pos (17U)
mbed_official 124:6a4a5b7d7324 3099 #define EXTI_IMR_MR17_Msk (0x1U << EXTI_IMR_MR17_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 3100 #define EXTI_IMR_MR17 EXTI_IMR_MR17_Msk /*!< Interrupt Mask on line 17 */
mbed_official 124:6a4a5b7d7324 3101 #define EXTI_IMR_MR18_Pos (18U)
mbed_official 124:6a4a5b7d7324 3102 #define EXTI_IMR_MR18_Msk (0x1U << EXTI_IMR_MR18_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 3103 #define EXTI_IMR_MR18 EXTI_IMR_MR18_Msk /*!< Interrupt Mask on line 18 */
mbed_official 124:6a4a5b7d7324 3104 #define EXTI_IMR_MR19_Pos (19U)
mbed_official 124:6a4a5b7d7324 3105 #define EXTI_IMR_MR19_Msk (0x1U << EXTI_IMR_MR19_Pos) /*!< 0x00080000 */
mbed_official 124:6a4a5b7d7324 3106 #define EXTI_IMR_MR19 EXTI_IMR_MR19_Msk /*!< Interrupt Mask on line 19 */
mbed_official 124:6a4a5b7d7324 3107
mbed_official 124:6a4a5b7d7324 3108 /* References Defines */
mbed_official 124:6a4a5b7d7324 3109 #define EXTI_IMR_IM0 EXTI_IMR_MR0
mbed_official 124:6a4a5b7d7324 3110 #define EXTI_IMR_IM1 EXTI_IMR_MR1
mbed_official 124:6a4a5b7d7324 3111 #define EXTI_IMR_IM2 EXTI_IMR_MR2
mbed_official 124:6a4a5b7d7324 3112 #define EXTI_IMR_IM3 EXTI_IMR_MR3
mbed_official 124:6a4a5b7d7324 3113 #define EXTI_IMR_IM4 EXTI_IMR_MR4
mbed_official 124:6a4a5b7d7324 3114 #define EXTI_IMR_IM5 EXTI_IMR_MR5
mbed_official 124:6a4a5b7d7324 3115 #define EXTI_IMR_IM6 EXTI_IMR_MR6
mbed_official 124:6a4a5b7d7324 3116 #define EXTI_IMR_IM7 EXTI_IMR_MR7
mbed_official 124:6a4a5b7d7324 3117 #define EXTI_IMR_IM8 EXTI_IMR_MR8
mbed_official 124:6a4a5b7d7324 3118 #define EXTI_IMR_IM9 EXTI_IMR_MR9
mbed_official 124:6a4a5b7d7324 3119 #define EXTI_IMR_IM10 EXTI_IMR_MR10
mbed_official 124:6a4a5b7d7324 3120 #define EXTI_IMR_IM11 EXTI_IMR_MR11
mbed_official 124:6a4a5b7d7324 3121 #define EXTI_IMR_IM12 EXTI_IMR_MR12
mbed_official 124:6a4a5b7d7324 3122 #define EXTI_IMR_IM13 EXTI_IMR_MR13
mbed_official 124:6a4a5b7d7324 3123 #define EXTI_IMR_IM14 EXTI_IMR_MR14
mbed_official 124:6a4a5b7d7324 3124 #define EXTI_IMR_IM15 EXTI_IMR_MR15
mbed_official 124:6a4a5b7d7324 3125 #define EXTI_IMR_IM16 EXTI_IMR_MR16
mbed_official 124:6a4a5b7d7324 3126 #define EXTI_IMR_IM17 EXTI_IMR_MR17
mbed_official 124:6a4a5b7d7324 3127 #define EXTI_IMR_IM18 EXTI_IMR_MR18
mbed_official 124:6a4a5b7d7324 3128 #define EXTI_IMR_IM19 EXTI_IMR_MR19
bogdanm 0:9b334a45a8ff 3129
bogdanm 0:9b334a45a8ff 3130 /******************* Bit definition for EXTI_EMR register *******************/
mbed_official 124:6a4a5b7d7324 3131 #define EXTI_EMR_MR0_Pos (0U)
mbed_official 124:6a4a5b7d7324 3132 #define EXTI_EMR_MR0_Msk (0x1U << EXTI_EMR_MR0_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 3133 #define EXTI_EMR_MR0 EXTI_EMR_MR0_Msk /*!< Event Mask on line 0 */
mbed_official 124:6a4a5b7d7324 3134 #define EXTI_EMR_MR1_Pos (1U)
mbed_official 124:6a4a5b7d7324 3135 #define EXTI_EMR_MR1_Msk (0x1U << EXTI_EMR_MR1_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 3136 #define EXTI_EMR_MR1 EXTI_EMR_MR1_Msk /*!< Event Mask on line 1 */
mbed_official 124:6a4a5b7d7324 3137 #define EXTI_EMR_MR2_Pos (2U)
mbed_official 124:6a4a5b7d7324 3138 #define EXTI_EMR_MR2_Msk (0x1U << EXTI_EMR_MR2_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 3139 #define EXTI_EMR_MR2 EXTI_EMR_MR2_Msk /*!< Event Mask on line 2 */
mbed_official 124:6a4a5b7d7324 3140 #define EXTI_EMR_MR3_Pos (3U)
mbed_official 124:6a4a5b7d7324 3141 #define EXTI_EMR_MR3_Msk (0x1U << EXTI_EMR_MR3_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 3142 #define EXTI_EMR_MR3 EXTI_EMR_MR3_Msk /*!< Event Mask on line 3 */
mbed_official 124:6a4a5b7d7324 3143 #define EXTI_EMR_MR4_Pos (4U)
mbed_official 124:6a4a5b7d7324 3144 #define EXTI_EMR_MR4_Msk (0x1U << EXTI_EMR_MR4_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 3145 #define EXTI_EMR_MR4 EXTI_EMR_MR4_Msk /*!< Event Mask on line 4 */
mbed_official 124:6a4a5b7d7324 3146 #define EXTI_EMR_MR5_Pos (5U)
mbed_official 124:6a4a5b7d7324 3147 #define EXTI_EMR_MR5_Msk (0x1U << EXTI_EMR_MR5_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 3148 #define EXTI_EMR_MR5 EXTI_EMR_MR5_Msk /*!< Event Mask on line 5 */
mbed_official 124:6a4a5b7d7324 3149 #define EXTI_EMR_MR6_Pos (6U)
mbed_official 124:6a4a5b7d7324 3150 #define EXTI_EMR_MR6_Msk (0x1U << EXTI_EMR_MR6_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 3151 #define EXTI_EMR_MR6 EXTI_EMR_MR6_Msk /*!< Event Mask on line 6 */
mbed_official 124:6a4a5b7d7324 3152 #define EXTI_EMR_MR7_Pos (7U)
mbed_official 124:6a4a5b7d7324 3153 #define EXTI_EMR_MR7_Msk (0x1U << EXTI_EMR_MR7_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 3154 #define EXTI_EMR_MR7 EXTI_EMR_MR7_Msk /*!< Event Mask on line 7 */
mbed_official 124:6a4a5b7d7324 3155 #define EXTI_EMR_MR8_Pos (8U)
mbed_official 124:6a4a5b7d7324 3156 #define EXTI_EMR_MR8_Msk (0x1U << EXTI_EMR_MR8_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 3157 #define EXTI_EMR_MR8 EXTI_EMR_MR8_Msk /*!< Event Mask on line 8 */
mbed_official 124:6a4a5b7d7324 3158 #define EXTI_EMR_MR9_Pos (9U)
mbed_official 124:6a4a5b7d7324 3159 #define EXTI_EMR_MR9_Msk (0x1U << EXTI_EMR_MR9_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 3160 #define EXTI_EMR_MR9 EXTI_EMR_MR9_Msk /*!< Event Mask on line 9 */
mbed_official 124:6a4a5b7d7324 3161 #define EXTI_EMR_MR10_Pos (10U)
mbed_official 124:6a4a5b7d7324 3162 #define EXTI_EMR_MR10_Msk (0x1U << EXTI_EMR_MR10_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 3163 #define EXTI_EMR_MR10 EXTI_EMR_MR10_Msk /*!< Event Mask on line 10 */
mbed_official 124:6a4a5b7d7324 3164 #define EXTI_EMR_MR11_Pos (11U)
mbed_official 124:6a4a5b7d7324 3165 #define EXTI_EMR_MR11_Msk (0x1U << EXTI_EMR_MR11_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 3166 #define EXTI_EMR_MR11 EXTI_EMR_MR11_Msk /*!< Event Mask on line 11 */
mbed_official 124:6a4a5b7d7324 3167 #define EXTI_EMR_MR12_Pos (12U)
mbed_official 124:6a4a5b7d7324 3168 #define EXTI_EMR_MR12_Msk (0x1U << EXTI_EMR_MR12_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 3169 #define EXTI_EMR_MR12 EXTI_EMR_MR12_Msk /*!< Event Mask on line 12 */
mbed_official 124:6a4a5b7d7324 3170 #define EXTI_EMR_MR13_Pos (13U)
mbed_official 124:6a4a5b7d7324 3171 #define EXTI_EMR_MR13_Msk (0x1U << EXTI_EMR_MR13_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 3172 #define EXTI_EMR_MR13 EXTI_EMR_MR13_Msk /*!< Event Mask on line 13 */
mbed_official 124:6a4a5b7d7324 3173 #define EXTI_EMR_MR14_Pos (14U)
mbed_official 124:6a4a5b7d7324 3174 #define EXTI_EMR_MR14_Msk (0x1U << EXTI_EMR_MR14_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 3175 #define EXTI_EMR_MR14 EXTI_EMR_MR14_Msk /*!< Event Mask on line 14 */
mbed_official 124:6a4a5b7d7324 3176 #define EXTI_EMR_MR15_Pos (15U)
mbed_official 124:6a4a5b7d7324 3177 #define EXTI_EMR_MR15_Msk (0x1U << EXTI_EMR_MR15_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 3178 #define EXTI_EMR_MR15 EXTI_EMR_MR15_Msk /*!< Event Mask on line 15 */
mbed_official 124:6a4a5b7d7324 3179 #define EXTI_EMR_MR16_Pos (16U)
mbed_official 124:6a4a5b7d7324 3180 #define EXTI_EMR_MR16_Msk (0x1U << EXTI_EMR_MR16_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 3181 #define EXTI_EMR_MR16 EXTI_EMR_MR16_Msk /*!< Event Mask on line 16 */
mbed_official 124:6a4a5b7d7324 3182 #define EXTI_EMR_MR17_Pos (17U)
mbed_official 124:6a4a5b7d7324 3183 #define EXTI_EMR_MR17_Msk (0x1U << EXTI_EMR_MR17_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 3184 #define EXTI_EMR_MR17 EXTI_EMR_MR17_Msk /*!< Event Mask on line 17 */
mbed_official 124:6a4a5b7d7324 3185 #define EXTI_EMR_MR18_Pos (18U)
mbed_official 124:6a4a5b7d7324 3186 #define EXTI_EMR_MR18_Msk (0x1U << EXTI_EMR_MR18_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 3187 #define EXTI_EMR_MR18 EXTI_EMR_MR18_Msk /*!< Event Mask on line 18 */
mbed_official 124:6a4a5b7d7324 3188 #define EXTI_EMR_MR19_Pos (19U)
mbed_official 124:6a4a5b7d7324 3189 #define EXTI_EMR_MR19_Msk (0x1U << EXTI_EMR_MR19_Pos) /*!< 0x00080000 */
mbed_official 124:6a4a5b7d7324 3190 #define EXTI_EMR_MR19 EXTI_EMR_MR19_Msk /*!< Event Mask on line 19 */
mbed_official 124:6a4a5b7d7324 3191
mbed_official 124:6a4a5b7d7324 3192 /* References Defines */
mbed_official 124:6a4a5b7d7324 3193 #define EXTI_EMR_EM0 EXTI_EMR_MR0
mbed_official 124:6a4a5b7d7324 3194 #define EXTI_EMR_EM1 EXTI_EMR_MR1
mbed_official 124:6a4a5b7d7324 3195 #define EXTI_EMR_EM2 EXTI_EMR_MR2
mbed_official 124:6a4a5b7d7324 3196 #define EXTI_EMR_EM3 EXTI_EMR_MR3
mbed_official 124:6a4a5b7d7324 3197 #define EXTI_EMR_EM4 EXTI_EMR_MR4
mbed_official 124:6a4a5b7d7324 3198 #define EXTI_EMR_EM5 EXTI_EMR_MR5
mbed_official 124:6a4a5b7d7324 3199 #define EXTI_EMR_EM6 EXTI_EMR_MR6
mbed_official 124:6a4a5b7d7324 3200 #define EXTI_EMR_EM7 EXTI_EMR_MR7
mbed_official 124:6a4a5b7d7324 3201 #define EXTI_EMR_EM8 EXTI_EMR_MR8
mbed_official 124:6a4a5b7d7324 3202 #define EXTI_EMR_EM9 EXTI_EMR_MR9
mbed_official 124:6a4a5b7d7324 3203 #define EXTI_EMR_EM10 EXTI_EMR_MR10
mbed_official 124:6a4a5b7d7324 3204 #define EXTI_EMR_EM11 EXTI_EMR_MR11
mbed_official 124:6a4a5b7d7324 3205 #define EXTI_EMR_EM12 EXTI_EMR_MR12
mbed_official 124:6a4a5b7d7324 3206 #define EXTI_EMR_EM13 EXTI_EMR_MR13
mbed_official 124:6a4a5b7d7324 3207 #define EXTI_EMR_EM14 EXTI_EMR_MR14
mbed_official 124:6a4a5b7d7324 3208 #define EXTI_EMR_EM15 EXTI_EMR_MR15
mbed_official 124:6a4a5b7d7324 3209 #define EXTI_EMR_EM16 EXTI_EMR_MR16
mbed_official 124:6a4a5b7d7324 3210 #define EXTI_EMR_EM17 EXTI_EMR_MR17
mbed_official 124:6a4a5b7d7324 3211 #define EXTI_EMR_EM18 EXTI_EMR_MR18
mbed_official 124:6a4a5b7d7324 3212 #define EXTI_EMR_EM19 EXTI_EMR_MR19
bogdanm 0:9b334a45a8ff 3213
bogdanm 0:9b334a45a8ff 3214 /****************** Bit definition for EXTI_RTSR register *******************/
mbed_official 124:6a4a5b7d7324 3215 #define EXTI_RTSR_TR0_Pos (0U)
mbed_official 124:6a4a5b7d7324 3216 #define EXTI_RTSR_TR0_Msk (0x1U << EXTI_RTSR_TR0_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 3217 #define EXTI_RTSR_TR0 EXTI_RTSR_TR0_Msk /*!< Rising trigger event configuration bit of line 0 */
mbed_official 124:6a4a5b7d7324 3218 #define EXTI_RTSR_TR1_Pos (1U)
mbed_official 124:6a4a5b7d7324 3219 #define EXTI_RTSR_TR1_Msk (0x1U << EXTI_RTSR_TR1_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 3220 #define EXTI_RTSR_TR1 EXTI_RTSR_TR1_Msk /*!< Rising trigger event configuration bit of line 1 */
mbed_official 124:6a4a5b7d7324 3221 #define EXTI_RTSR_TR2_Pos (2U)
mbed_official 124:6a4a5b7d7324 3222 #define EXTI_RTSR_TR2_Msk (0x1U << EXTI_RTSR_TR2_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 3223 #define EXTI_RTSR_TR2 EXTI_RTSR_TR2_Msk /*!< Rising trigger event configuration bit of line 2 */
mbed_official 124:6a4a5b7d7324 3224 #define EXTI_RTSR_TR3_Pos (3U)
mbed_official 124:6a4a5b7d7324 3225 #define EXTI_RTSR_TR3_Msk (0x1U << EXTI_RTSR_TR3_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 3226 #define EXTI_RTSR_TR3 EXTI_RTSR_TR3_Msk /*!< Rising trigger event configuration bit of line 3 */
mbed_official 124:6a4a5b7d7324 3227 #define EXTI_RTSR_TR4_Pos (4U)
mbed_official 124:6a4a5b7d7324 3228 #define EXTI_RTSR_TR4_Msk (0x1U << EXTI_RTSR_TR4_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 3229 #define EXTI_RTSR_TR4 EXTI_RTSR_TR4_Msk /*!< Rising trigger event configuration bit of line 4 */
mbed_official 124:6a4a5b7d7324 3230 #define EXTI_RTSR_TR5_Pos (5U)
mbed_official 124:6a4a5b7d7324 3231 #define EXTI_RTSR_TR5_Msk (0x1U << EXTI_RTSR_TR5_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 3232 #define EXTI_RTSR_TR5 EXTI_RTSR_TR5_Msk /*!< Rising trigger event configuration bit of line 5 */
mbed_official 124:6a4a5b7d7324 3233 #define EXTI_RTSR_TR6_Pos (6U)
mbed_official 124:6a4a5b7d7324 3234 #define EXTI_RTSR_TR6_Msk (0x1U << EXTI_RTSR_TR6_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 3235 #define EXTI_RTSR_TR6 EXTI_RTSR_TR6_Msk /*!< Rising trigger event configuration bit of line 6 */
mbed_official 124:6a4a5b7d7324 3236 #define EXTI_RTSR_TR7_Pos (7U)
mbed_official 124:6a4a5b7d7324 3237 #define EXTI_RTSR_TR7_Msk (0x1U << EXTI_RTSR_TR7_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 3238 #define EXTI_RTSR_TR7 EXTI_RTSR_TR7_Msk /*!< Rising trigger event configuration bit of line 7 */
mbed_official 124:6a4a5b7d7324 3239 #define EXTI_RTSR_TR8_Pos (8U)
mbed_official 124:6a4a5b7d7324 3240 #define EXTI_RTSR_TR8_Msk (0x1U << EXTI_RTSR_TR8_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 3241 #define EXTI_RTSR_TR8 EXTI_RTSR_TR8_Msk /*!< Rising trigger event configuration bit of line 8 */
mbed_official 124:6a4a5b7d7324 3242 #define EXTI_RTSR_TR9_Pos (9U)
mbed_official 124:6a4a5b7d7324 3243 #define EXTI_RTSR_TR9_Msk (0x1U << EXTI_RTSR_TR9_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 3244 #define EXTI_RTSR_TR9 EXTI_RTSR_TR9_Msk /*!< Rising trigger event configuration bit of line 9 */
mbed_official 124:6a4a5b7d7324 3245 #define EXTI_RTSR_TR10_Pos (10U)
mbed_official 124:6a4a5b7d7324 3246 #define EXTI_RTSR_TR10_Msk (0x1U << EXTI_RTSR_TR10_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 3247 #define EXTI_RTSR_TR10 EXTI_RTSR_TR10_Msk /*!< Rising trigger event configuration bit of line 10 */
mbed_official 124:6a4a5b7d7324 3248 #define EXTI_RTSR_TR11_Pos (11U)
mbed_official 124:6a4a5b7d7324 3249 #define EXTI_RTSR_TR11_Msk (0x1U << EXTI_RTSR_TR11_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 3250 #define EXTI_RTSR_TR11 EXTI_RTSR_TR11_Msk /*!< Rising trigger event configuration bit of line 11 */
mbed_official 124:6a4a5b7d7324 3251 #define EXTI_RTSR_TR12_Pos (12U)
mbed_official 124:6a4a5b7d7324 3252 #define EXTI_RTSR_TR12_Msk (0x1U << EXTI_RTSR_TR12_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 3253 #define EXTI_RTSR_TR12 EXTI_RTSR_TR12_Msk /*!< Rising trigger event configuration bit of line 12 */
mbed_official 124:6a4a5b7d7324 3254 #define EXTI_RTSR_TR13_Pos (13U)
mbed_official 124:6a4a5b7d7324 3255 #define EXTI_RTSR_TR13_Msk (0x1U << EXTI_RTSR_TR13_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 3256 #define EXTI_RTSR_TR13 EXTI_RTSR_TR13_Msk /*!< Rising trigger event configuration bit of line 13 */
mbed_official 124:6a4a5b7d7324 3257 #define EXTI_RTSR_TR14_Pos (14U)
mbed_official 124:6a4a5b7d7324 3258 #define EXTI_RTSR_TR14_Msk (0x1U << EXTI_RTSR_TR14_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 3259 #define EXTI_RTSR_TR14 EXTI_RTSR_TR14_Msk /*!< Rising trigger event configuration bit of line 14 */
mbed_official 124:6a4a5b7d7324 3260 #define EXTI_RTSR_TR15_Pos (15U)
mbed_official 124:6a4a5b7d7324 3261 #define EXTI_RTSR_TR15_Msk (0x1U << EXTI_RTSR_TR15_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 3262 #define EXTI_RTSR_TR15 EXTI_RTSR_TR15_Msk /*!< Rising trigger event configuration bit of line 15 */
mbed_official 124:6a4a5b7d7324 3263 #define EXTI_RTSR_TR16_Pos (16U)
mbed_official 124:6a4a5b7d7324 3264 #define EXTI_RTSR_TR16_Msk (0x1U << EXTI_RTSR_TR16_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 3265 #define EXTI_RTSR_TR16 EXTI_RTSR_TR16_Msk /*!< Rising trigger event configuration bit of line 16 */
mbed_official 124:6a4a5b7d7324 3266 #define EXTI_RTSR_TR17_Pos (17U)
mbed_official 124:6a4a5b7d7324 3267 #define EXTI_RTSR_TR17_Msk (0x1U << EXTI_RTSR_TR17_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 3268 #define EXTI_RTSR_TR17 EXTI_RTSR_TR17_Msk /*!< Rising trigger event configuration bit of line 17 */
mbed_official 124:6a4a5b7d7324 3269 #define EXTI_RTSR_TR18_Pos (18U)
mbed_official 124:6a4a5b7d7324 3270 #define EXTI_RTSR_TR18_Msk (0x1U << EXTI_RTSR_TR18_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 3271 #define EXTI_RTSR_TR18 EXTI_RTSR_TR18_Msk /*!< Rising trigger event configuration bit of line 18 */
mbed_official 124:6a4a5b7d7324 3272 #define EXTI_RTSR_TR19_Pos (19U)
mbed_official 124:6a4a5b7d7324 3273 #define EXTI_RTSR_TR19_Msk (0x1U << EXTI_RTSR_TR19_Pos) /*!< 0x00080000 */
mbed_official 124:6a4a5b7d7324 3274 #define EXTI_RTSR_TR19 EXTI_RTSR_TR19_Msk /*!< Rising trigger event configuration bit of line 19 */
mbed_official 124:6a4a5b7d7324 3275
mbed_official 124:6a4a5b7d7324 3276 /* References Defines */
mbed_official 124:6a4a5b7d7324 3277 #define EXTI_RTSR_RT0 EXTI_RTSR_TR0
mbed_official 124:6a4a5b7d7324 3278 #define EXTI_RTSR_RT1 EXTI_RTSR_TR1
mbed_official 124:6a4a5b7d7324 3279 #define EXTI_RTSR_RT2 EXTI_RTSR_TR2
mbed_official 124:6a4a5b7d7324 3280 #define EXTI_RTSR_RT3 EXTI_RTSR_TR3
mbed_official 124:6a4a5b7d7324 3281 #define EXTI_RTSR_RT4 EXTI_RTSR_TR4
mbed_official 124:6a4a5b7d7324 3282 #define EXTI_RTSR_RT5 EXTI_RTSR_TR5
mbed_official 124:6a4a5b7d7324 3283 #define EXTI_RTSR_RT6 EXTI_RTSR_TR6
mbed_official 124:6a4a5b7d7324 3284 #define EXTI_RTSR_RT7 EXTI_RTSR_TR7
mbed_official 124:6a4a5b7d7324 3285 #define EXTI_RTSR_RT8 EXTI_RTSR_TR8
mbed_official 124:6a4a5b7d7324 3286 #define EXTI_RTSR_RT9 EXTI_RTSR_TR9
mbed_official 124:6a4a5b7d7324 3287 #define EXTI_RTSR_RT10 EXTI_RTSR_TR10
mbed_official 124:6a4a5b7d7324 3288 #define EXTI_RTSR_RT11 EXTI_RTSR_TR11
mbed_official 124:6a4a5b7d7324 3289 #define EXTI_RTSR_RT12 EXTI_RTSR_TR12
mbed_official 124:6a4a5b7d7324 3290 #define EXTI_RTSR_RT13 EXTI_RTSR_TR13
mbed_official 124:6a4a5b7d7324 3291 #define EXTI_RTSR_RT14 EXTI_RTSR_TR14
mbed_official 124:6a4a5b7d7324 3292 #define EXTI_RTSR_RT15 EXTI_RTSR_TR15
mbed_official 124:6a4a5b7d7324 3293 #define EXTI_RTSR_RT16 EXTI_RTSR_TR16
mbed_official 124:6a4a5b7d7324 3294 #define EXTI_RTSR_RT17 EXTI_RTSR_TR17
mbed_official 124:6a4a5b7d7324 3295 #define EXTI_RTSR_RT18 EXTI_RTSR_TR18
mbed_official 124:6a4a5b7d7324 3296 #define EXTI_RTSR_RT19 EXTI_RTSR_TR19
bogdanm 0:9b334a45a8ff 3297
bogdanm 0:9b334a45a8ff 3298 /****************** Bit definition for EXTI_FTSR register *******************/
mbed_official 124:6a4a5b7d7324 3299 #define EXTI_FTSR_TR0_Pos (0U)
mbed_official 124:6a4a5b7d7324 3300 #define EXTI_FTSR_TR0_Msk (0x1U << EXTI_FTSR_TR0_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 3301 #define EXTI_FTSR_TR0 EXTI_FTSR_TR0_Msk /*!< Falling trigger event configuration bit of line 0 */
mbed_official 124:6a4a5b7d7324 3302 #define EXTI_FTSR_TR1_Pos (1U)
mbed_official 124:6a4a5b7d7324 3303 #define EXTI_FTSR_TR1_Msk (0x1U << EXTI_FTSR_TR1_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 3304 #define EXTI_FTSR_TR1 EXTI_FTSR_TR1_Msk /*!< Falling trigger event configuration bit of line 1 */
mbed_official 124:6a4a5b7d7324 3305 #define EXTI_FTSR_TR2_Pos (2U)
mbed_official 124:6a4a5b7d7324 3306 #define EXTI_FTSR_TR2_Msk (0x1U << EXTI_FTSR_TR2_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 3307 #define EXTI_FTSR_TR2 EXTI_FTSR_TR2_Msk /*!< Falling trigger event configuration bit of line 2 */
mbed_official 124:6a4a5b7d7324 3308 #define EXTI_FTSR_TR3_Pos (3U)
mbed_official 124:6a4a5b7d7324 3309 #define EXTI_FTSR_TR3_Msk (0x1U << EXTI_FTSR_TR3_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 3310 #define EXTI_FTSR_TR3 EXTI_FTSR_TR3_Msk /*!< Falling trigger event configuration bit of line 3 */
mbed_official 124:6a4a5b7d7324 3311 #define EXTI_FTSR_TR4_Pos (4U)
mbed_official 124:6a4a5b7d7324 3312 #define EXTI_FTSR_TR4_Msk (0x1U << EXTI_FTSR_TR4_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 3313 #define EXTI_FTSR_TR4 EXTI_FTSR_TR4_Msk /*!< Falling trigger event configuration bit of line 4 */
mbed_official 124:6a4a5b7d7324 3314 #define EXTI_FTSR_TR5_Pos (5U)
mbed_official 124:6a4a5b7d7324 3315 #define EXTI_FTSR_TR5_Msk (0x1U << EXTI_FTSR_TR5_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 3316 #define EXTI_FTSR_TR5 EXTI_FTSR_TR5_Msk /*!< Falling trigger event configuration bit of line 5 */
mbed_official 124:6a4a5b7d7324 3317 #define EXTI_FTSR_TR6_Pos (6U)
mbed_official 124:6a4a5b7d7324 3318 #define EXTI_FTSR_TR6_Msk (0x1U << EXTI_FTSR_TR6_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 3319 #define EXTI_FTSR_TR6 EXTI_FTSR_TR6_Msk /*!< Falling trigger event configuration bit of line 6 */
mbed_official 124:6a4a5b7d7324 3320 #define EXTI_FTSR_TR7_Pos (7U)
mbed_official 124:6a4a5b7d7324 3321 #define EXTI_FTSR_TR7_Msk (0x1U << EXTI_FTSR_TR7_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 3322 #define EXTI_FTSR_TR7 EXTI_FTSR_TR7_Msk /*!< Falling trigger event configuration bit of line 7 */
mbed_official 124:6a4a5b7d7324 3323 #define EXTI_FTSR_TR8_Pos (8U)
mbed_official 124:6a4a5b7d7324 3324 #define EXTI_FTSR_TR8_Msk (0x1U << EXTI_FTSR_TR8_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 3325 #define EXTI_FTSR_TR8 EXTI_FTSR_TR8_Msk /*!< Falling trigger event configuration bit of line 8 */
mbed_official 124:6a4a5b7d7324 3326 #define EXTI_FTSR_TR9_Pos (9U)
mbed_official 124:6a4a5b7d7324 3327 #define EXTI_FTSR_TR9_Msk (0x1U << EXTI_FTSR_TR9_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 3328 #define EXTI_FTSR_TR9 EXTI_FTSR_TR9_Msk /*!< Falling trigger event configuration bit of line 9 */
mbed_official 124:6a4a5b7d7324 3329 #define EXTI_FTSR_TR10_Pos (10U)
mbed_official 124:6a4a5b7d7324 3330 #define EXTI_FTSR_TR10_Msk (0x1U << EXTI_FTSR_TR10_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 3331 #define EXTI_FTSR_TR10 EXTI_FTSR_TR10_Msk /*!< Falling trigger event configuration bit of line 10 */
mbed_official 124:6a4a5b7d7324 3332 #define EXTI_FTSR_TR11_Pos (11U)
mbed_official 124:6a4a5b7d7324 3333 #define EXTI_FTSR_TR11_Msk (0x1U << EXTI_FTSR_TR11_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 3334 #define EXTI_FTSR_TR11 EXTI_FTSR_TR11_Msk /*!< Falling trigger event configuration bit of line 11 */
mbed_official 124:6a4a5b7d7324 3335 #define EXTI_FTSR_TR12_Pos (12U)
mbed_official 124:6a4a5b7d7324 3336 #define EXTI_FTSR_TR12_Msk (0x1U << EXTI_FTSR_TR12_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 3337 #define EXTI_FTSR_TR12 EXTI_FTSR_TR12_Msk /*!< Falling trigger event configuration bit of line 12 */
mbed_official 124:6a4a5b7d7324 3338 #define EXTI_FTSR_TR13_Pos (13U)
mbed_official 124:6a4a5b7d7324 3339 #define EXTI_FTSR_TR13_Msk (0x1U << EXTI_FTSR_TR13_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 3340 #define EXTI_FTSR_TR13 EXTI_FTSR_TR13_Msk /*!< Falling trigger event configuration bit of line 13 */
mbed_official 124:6a4a5b7d7324 3341 #define EXTI_FTSR_TR14_Pos (14U)
mbed_official 124:6a4a5b7d7324 3342 #define EXTI_FTSR_TR14_Msk (0x1U << EXTI_FTSR_TR14_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 3343 #define EXTI_FTSR_TR14 EXTI_FTSR_TR14_Msk /*!< Falling trigger event configuration bit of line 14 */
mbed_official 124:6a4a5b7d7324 3344 #define EXTI_FTSR_TR15_Pos (15U)
mbed_official 124:6a4a5b7d7324 3345 #define EXTI_FTSR_TR15_Msk (0x1U << EXTI_FTSR_TR15_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 3346 #define EXTI_FTSR_TR15 EXTI_FTSR_TR15_Msk /*!< Falling trigger event configuration bit of line 15 */
mbed_official 124:6a4a5b7d7324 3347 #define EXTI_FTSR_TR16_Pos (16U)
mbed_official 124:6a4a5b7d7324 3348 #define EXTI_FTSR_TR16_Msk (0x1U << EXTI_FTSR_TR16_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 3349 #define EXTI_FTSR_TR16 EXTI_FTSR_TR16_Msk /*!< Falling trigger event configuration bit of line 16 */
mbed_official 124:6a4a5b7d7324 3350 #define EXTI_FTSR_TR17_Pos (17U)
mbed_official 124:6a4a5b7d7324 3351 #define EXTI_FTSR_TR17_Msk (0x1U << EXTI_FTSR_TR17_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 3352 #define EXTI_FTSR_TR17 EXTI_FTSR_TR17_Msk /*!< Falling trigger event configuration bit of line 17 */
mbed_official 124:6a4a5b7d7324 3353 #define EXTI_FTSR_TR18_Pos (18U)
mbed_official 124:6a4a5b7d7324 3354 #define EXTI_FTSR_TR18_Msk (0x1U << EXTI_FTSR_TR18_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 3355 #define EXTI_FTSR_TR18 EXTI_FTSR_TR18_Msk /*!< Falling trigger event configuration bit of line 18 */
mbed_official 124:6a4a5b7d7324 3356 #define EXTI_FTSR_TR19_Pos (19U)
mbed_official 124:6a4a5b7d7324 3357 #define EXTI_FTSR_TR19_Msk (0x1U << EXTI_FTSR_TR19_Pos) /*!< 0x00080000 */
mbed_official 124:6a4a5b7d7324 3358 #define EXTI_FTSR_TR19 EXTI_FTSR_TR19_Msk /*!< Falling trigger event configuration bit of line 19 */
mbed_official 124:6a4a5b7d7324 3359
mbed_official 124:6a4a5b7d7324 3360 /* References Defines */
mbed_official 124:6a4a5b7d7324 3361 #define EXTI_FTSR_FT0 EXTI_FTSR_TR0
mbed_official 124:6a4a5b7d7324 3362 #define EXTI_FTSR_FT1 EXTI_FTSR_TR1
mbed_official 124:6a4a5b7d7324 3363 #define EXTI_FTSR_FT2 EXTI_FTSR_TR2
mbed_official 124:6a4a5b7d7324 3364 #define EXTI_FTSR_FT3 EXTI_FTSR_TR3
mbed_official 124:6a4a5b7d7324 3365 #define EXTI_FTSR_FT4 EXTI_FTSR_TR4
mbed_official 124:6a4a5b7d7324 3366 #define EXTI_FTSR_FT5 EXTI_FTSR_TR5
mbed_official 124:6a4a5b7d7324 3367 #define EXTI_FTSR_FT6 EXTI_FTSR_TR6
mbed_official 124:6a4a5b7d7324 3368 #define EXTI_FTSR_FT7 EXTI_FTSR_TR7
mbed_official 124:6a4a5b7d7324 3369 #define EXTI_FTSR_FT8 EXTI_FTSR_TR8
mbed_official 124:6a4a5b7d7324 3370 #define EXTI_FTSR_FT9 EXTI_FTSR_TR9
mbed_official 124:6a4a5b7d7324 3371 #define EXTI_FTSR_FT10 EXTI_FTSR_TR10
mbed_official 124:6a4a5b7d7324 3372 #define EXTI_FTSR_FT11 EXTI_FTSR_TR11
mbed_official 124:6a4a5b7d7324 3373 #define EXTI_FTSR_FT12 EXTI_FTSR_TR12
mbed_official 124:6a4a5b7d7324 3374 #define EXTI_FTSR_FT13 EXTI_FTSR_TR13
mbed_official 124:6a4a5b7d7324 3375 #define EXTI_FTSR_FT14 EXTI_FTSR_TR14
mbed_official 124:6a4a5b7d7324 3376 #define EXTI_FTSR_FT15 EXTI_FTSR_TR15
mbed_official 124:6a4a5b7d7324 3377 #define EXTI_FTSR_FT16 EXTI_FTSR_TR16
mbed_official 124:6a4a5b7d7324 3378 #define EXTI_FTSR_FT17 EXTI_FTSR_TR17
mbed_official 124:6a4a5b7d7324 3379 #define EXTI_FTSR_FT18 EXTI_FTSR_TR18
mbed_official 124:6a4a5b7d7324 3380 #define EXTI_FTSR_FT19 EXTI_FTSR_TR19
bogdanm 0:9b334a45a8ff 3381
bogdanm 0:9b334a45a8ff 3382 /****************** Bit definition for EXTI_SWIER register ******************/
mbed_official 124:6a4a5b7d7324 3383 #define EXTI_SWIER_SWIER0_Pos (0U)
mbed_official 124:6a4a5b7d7324 3384 #define EXTI_SWIER_SWIER0_Msk (0x1U << EXTI_SWIER_SWIER0_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 3385 #define EXTI_SWIER_SWIER0 EXTI_SWIER_SWIER0_Msk /*!< Software Interrupt on line 0 */
mbed_official 124:6a4a5b7d7324 3386 #define EXTI_SWIER_SWIER1_Pos (1U)
mbed_official 124:6a4a5b7d7324 3387 #define EXTI_SWIER_SWIER1_Msk (0x1U << EXTI_SWIER_SWIER1_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 3388 #define EXTI_SWIER_SWIER1 EXTI_SWIER_SWIER1_Msk /*!< Software Interrupt on line 1 */
mbed_official 124:6a4a5b7d7324 3389 #define EXTI_SWIER_SWIER2_Pos (2U)
mbed_official 124:6a4a5b7d7324 3390 #define EXTI_SWIER_SWIER2_Msk (0x1U << EXTI_SWIER_SWIER2_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 3391 #define EXTI_SWIER_SWIER2 EXTI_SWIER_SWIER2_Msk /*!< Software Interrupt on line 2 */
mbed_official 124:6a4a5b7d7324 3392 #define EXTI_SWIER_SWIER3_Pos (3U)
mbed_official 124:6a4a5b7d7324 3393 #define EXTI_SWIER_SWIER3_Msk (0x1U << EXTI_SWIER_SWIER3_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 3394 #define EXTI_SWIER_SWIER3 EXTI_SWIER_SWIER3_Msk /*!< Software Interrupt on line 3 */
mbed_official 124:6a4a5b7d7324 3395 #define EXTI_SWIER_SWIER4_Pos (4U)
mbed_official 124:6a4a5b7d7324 3396 #define EXTI_SWIER_SWIER4_Msk (0x1U << EXTI_SWIER_SWIER4_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 3397 #define EXTI_SWIER_SWIER4 EXTI_SWIER_SWIER4_Msk /*!< Software Interrupt on line 4 */
mbed_official 124:6a4a5b7d7324 3398 #define EXTI_SWIER_SWIER5_Pos (5U)
mbed_official 124:6a4a5b7d7324 3399 #define EXTI_SWIER_SWIER5_Msk (0x1U << EXTI_SWIER_SWIER5_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 3400 #define EXTI_SWIER_SWIER5 EXTI_SWIER_SWIER5_Msk /*!< Software Interrupt on line 5 */
mbed_official 124:6a4a5b7d7324 3401 #define EXTI_SWIER_SWIER6_Pos (6U)
mbed_official 124:6a4a5b7d7324 3402 #define EXTI_SWIER_SWIER6_Msk (0x1U << EXTI_SWIER_SWIER6_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 3403 #define EXTI_SWIER_SWIER6 EXTI_SWIER_SWIER6_Msk /*!< Software Interrupt on line 6 */
mbed_official 124:6a4a5b7d7324 3404 #define EXTI_SWIER_SWIER7_Pos (7U)
mbed_official 124:6a4a5b7d7324 3405 #define EXTI_SWIER_SWIER7_Msk (0x1U << EXTI_SWIER_SWIER7_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 3406 #define EXTI_SWIER_SWIER7 EXTI_SWIER_SWIER7_Msk /*!< Software Interrupt on line 7 */
mbed_official 124:6a4a5b7d7324 3407 #define EXTI_SWIER_SWIER8_Pos (8U)
mbed_official 124:6a4a5b7d7324 3408 #define EXTI_SWIER_SWIER8_Msk (0x1U << EXTI_SWIER_SWIER8_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 3409 #define EXTI_SWIER_SWIER8 EXTI_SWIER_SWIER8_Msk /*!< Software Interrupt on line 8 */
mbed_official 124:6a4a5b7d7324 3410 #define EXTI_SWIER_SWIER9_Pos (9U)
mbed_official 124:6a4a5b7d7324 3411 #define EXTI_SWIER_SWIER9_Msk (0x1U << EXTI_SWIER_SWIER9_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 3412 #define EXTI_SWIER_SWIER9 EXTI_SWIER_SWIER9_Msk /*!< Software Interrupt on line 9 */
mbed_official 124:6a4a5b7d7324 3413 #define EXTI_SWIER_SWIER10_Pos (10U)
mbed_official 124:6a4a5b7d7324 3414 #define EXTI_SWIER_SWIER10_Msk (0x1U << EXTI_SWIER_SWIER10_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 3415 #define EXTI_SWIER_SWIER10 EXTI_SWIER_SWIER10_Msk /*!< Software Interrupt on line 10 */
mbed_official 124:6a4a5b7d7324 3416 #define EXTI_SWIER_SWIER11_Pos (11U)
mbed_official 124:6a4a5b7d7324 3417 #define EXTI_SWIER_SWIER11_Msk (0x1U << EXTI_SWIER_SWIER11_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 3418 #define EXTI_SWIER_SWIER11 EXTI_SWIER_SWIER11_Msk /*!< Software Interrupt on line 11 */
mbed_official 124:6a4a5b7d7324 3419 #define EXTI_SWIER_SWIER12_Pos (12U)
mbed_official 124:6a4a5b7d7324 3420 #define EXTI_SWIER_SWIER12_Msk (0x1U << EXTI_SWIER_SWIER12_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 3421 #define EXTI_SWIER_SWIER12 EXTI_SWIER_SWIER12_Msk /*!< Software Interrupt on line 12 */
mbed_official 124:6a4a5b7d7324 3422 #define EXTI_SWIER_SWIER13_Pos (13U)
mbed_official 124:6a4a5b7d7324 3423 #define EXTI_SWIER_SWIER13_Msk (0x1U << EXTI_SWIER_SWIER13_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 3424 #define EXTI_SWIER_SWIER13 EXTI_SWIER_SWIER13_Msk /*!< Software Interrupt on line 13 */
mbed_official 124:6a4a5b7d7324 3425 #define EXTI_SWIER_SWIER14_Pos (14U)
mbed_official 124:6a4a5b7d7324 3426 #define EXTI_SWIER_SWIER14_Msk (0x1U << EXTI_SWIER_SWIER14_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 3427 #define EXTI_SWIER_SWIER14 EXTI_SWIER_SWIER14_Msk /*!< Software Interrupt on line 14 */
mbed_official 124:6a4a5b7d7324 3428 #define EXTI_SWIER_SWIER15_Pos (15U)
mbed_official 124:6a4a5b7d7324 3429 #define EXTI_SWIER_SWIER15_Msk (0x1U << EXTI_SWIER_SWIER15_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 3430 #define EXTI_SWIER_SWIER15 EXTI_SWIER_SWIER15_Msk /*!< Software Interrupt on line 15 */
mbed_official 124:6a4a5b7d7324 3431 #define EXTI_SWIER_SWIER16_Pos (16U)
mbed_official 124:6a4a5b7d7324 3432 #define EXTI_SWIER_SWIER16_Msk (0x1U << EXTI_SWIER_SWIER16_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 3433 #define EXTI_SWIER_SWIER16 EXTI_SWIER_SWIER16_Msk /*!< Software Interrupt on line 16 */
mbed_official 124:6a4a5b7d7324 3434 #define EXTI_SWIER_SWIER17_Pos (17U)
mbed_official 124:6a4a5b7d7324 3435 #define EXTI_SWIER_SWIER17_Msk (0x1U << EXTI_SWIER_SWIER17_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 3436 #define EXTI_SWIER_SWIER17 EXTI_SWIER_SWIER17_Msk /*!< Software Interrupt on line 17 */
mbed_official 124:6a4a5b7d7324 3437 #define EXTI_SWIER_SWIER18_Pos (18U)
mbed_official 124:6a4a5b7d7324 3438 #define EXTI_SWIER_SWIER18_Msk (0x1U << EXTI_SWIER_SWIER18_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 3439 #define EXTI_SWIER_SWIER18 EXTI_SWIER_SWIER18_Msk /*!< Software Interrupt on line 18 */
mbed_official 124:6a4a5b7d7324 3440 #define EXTI_SWIER_SWIER19_Pos (19U)
mbed_official 124:6a4a5b7d7324 3441 #define EXTI_SWIER_SWIER19_Msk (0x1U << EXTI_SWIER_SWIER19_Pos) /*!< 0x00080000 */
mbed_official 124:6a4a5b7d7324 3442 #define EXTI_SWIER_SWIER19 EXTI_SWIER_SWIER19_Msk /*!< Software Interrupt on line 19 */
mbed_official 124:6a4a5b7d7324 3443
mbed_official 124:6a4a5b7d7324 3444 /* References Defines */
mbed_official 124:6a4a5b7d7324 3445 #define EXTI_SWIER_SWI0 EXTI_SWIER_SWIER0
mbed_official 124:6a4a5b7d7324 3446 #define EXTI_SWIER_SWI1 EXTI_SWIER_SWIER1
mbed_official 124:6a4a5b7d7324 3447 #define EXTI_SWIER_SWI2 EXTI_SWIER_SWIER2
mbed_official 124:6a4a5b7d7324 3448 #define EXTI_SWIER_SWI3 EXTI_SWIER_SWIER3
mbed_official 124:6a4a5b7d7324 3449 #define EXTI_SWIER_SWI4 EXTI_SWIER_SWIER4
mbed_official 124:6a4a5b7d7324 3450 #define EXTI_SWIER_SWI5 EXTI_SWIER_SWIER5
mbed_official 124:6a4a5b7d7324 3451 #define EXTI_SWIER_SWI6 EXTI_SWIER_SWIER6
mbed_official 124:6a4a5b7d7324 3452 #define EXTI_SWIER_SWI7 EXTI_SWIER_SWIER7
mbed_official 124:6a4a5b7d7324 3453 #define EXTI_SWIER_SWI8 EXTI_SWIER_SWIER8
mbed_official 124:6a4a5b7d7324 3454 #define EXTI_SWIER_SWI9 EXTI_SWIER_SWIER9
mbed_official 124:6a4a5b7d7324 3455 #define EXTI_SWIER_SWI10 EXTI_SWIER_SWIER10
mbed_official 124:6a4a5b7d7324 3456 #define EXTI_SWIER_SWI11 EXTI_SWIER_SWIER11
mbed_official 124:6a4a5b7d7324 3457 #define EXTI_SWIER_SWI12 EXTI_SWIER_SWIER12
mbed_official 124:6a4a5b7d7324 3458 #define EXTI_SWIER_SWI13 EXTI_SWIER_SWIER13
mbed_official 124:6a4a5b7d7324 3459 #define EXTI_SWIER_SWI14 EXTI_SWIER_SWIER14
mbed_official 124:6a4a5b7d7324 3460 #define EXTI_SWIER_SWI15 EXTI_SWIER_SWIER15
mbed_official 124:6a4a5b7d7324 3461 #define EXTI_SWIER_SWI16 EXTI_SWIER_SWIER16
mbed_official 124:6a4a5b7d7324 3462 #define EXTI_SWIER_SWI17 EXTI_SWIER_SWIER17
mbed_official 124:6a4a5b7d7324 3463 #define EXTI_SWIER_SWI18 EXTI_SWIER_SWIER18
mbed_official 124:6a4a5b7d7324 3464 #define EXTI_SWIER_SWI19 EXTI_SWIER_SWIER19
bogdanm 0:9b334a45a8ff 3465
bogdanm 0:9b334a45a8ff 3466 /******************* Bit definition for EXTI_PR register ********************/
mbed_official 124:6a4a5b7d7324 3467 #define EXTI_PR_PR0_Pos (0U)
mbed_official 124:6a4a5b7d7324 3468 #define EXTI_PR_PR0_Msk (0x1U << EXTI_PR_PR0_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 3469 #define EXTI_PR_PR0 EXTI_PR_PR0_Msk /*!< Pending bit for line 0 */
mbed_official 124:6a4a5b7d7324 3470 #define EXTI_PR_PR1_Pos (1U)
mbed_official 124:6a4a5b7d7324 3471 #define EXTI_PR_PR1_Msk (0x1U << EXTI_PR_PR1_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 3472 #define EXTI_PR_PR1 EXTI_PR_PR1_Msk /*!< Pending bit for line 1 */
mbed_official 124:6a4a5b7d7324 3473 #define EXTI_PR_PR2_Pos (2U)
mbed_official 124:6a4a5b7d7324 3474 #define EXTI_PR_PR2_Msk (0x1U << EXTI_PR_PR2_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 3475 #define EXTI_PR_PR2 EXTI_PR_PR2_Msk /*!< Pending bit for line 2 */
mbed_official 124:6a4a5b7d7324 3476 #define EXTI_PR_PR3_Pos (3U)
mbed_official 124:6a4a5b7d7324 3477 #define EXTI_PR_PR3_Msk (0x1U << EXTI_PR_PR3_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 3478 #define EXTI_PR_PR3 EXTI_PR_PR3_Msk /*!< Pending bit for line 3 */
mbed_official 124:6a4a5b7d7324 3479 #define EXTI_PR_PR4_Pos (4U)
mbed_official 124:6a4a5b7d7324 3480 #define EXTI_PR_PR4_Msk (0x1U << EXTI_PR_PR4_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 3481 #define EXTI_PR_PR4 EXTI_PR_PR4_Msk /*!< Pending bit for line 4 */
mbed_official 124:6a4a5b7d7324 3482 #define EXTI_PR_PR5_Pos (5U)
mbed_official 124:6a4a5b7d7324 3483 #define EXTI_PR_PR5_Msk (0x1U << EXTI_PR_PR5_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 3484 #define EXTI_PR_PR5 EXTI_PR_PR5_Msk /*!< Pending bit for line 5 */
mbed_official 124:6a4a5b7d7324 3485 #define EXTI_PR_PR6_Pos (6U)
mbed_official 124:6a4a5b7d7324 3486 #define EXTI_PR_PR6_Msk (0x1U << EXTI_PR_PR6_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 3487 #define EXTI_PR_PR6 EXTI_PR_PR6_Msk /*!< Pending bit for line 6 */
mbed_official 124:6a4a5b7d7324 3488 #define EXTI_PR_PR7_Pos (7U)
mbed_official 124:6a4a5b7d7324 3489 #define EXTI_PR_PR7_Msk (0x1U << EXTI_PR_PR7_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 3490 #define EXTI_PR_PR7 EXTI_PR_PR7_Msk /*!< Pending bit for line 7 */
mbed_official 124:6a4a5b7d7324 3491 #define EXTI_PR_PR8_Pos (8U)
mbed_official 124:6a4a5b7d7324 3492 #define EXTI_PR_PR8_Msk (0x1U << EXTI_PR_PR8_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 3493 #define EXTI_PR_PR8 EXTI_PR_PR8_Msk /*!< Pending bit for line 8 */
mbed_official 124:6a4a5b7d7324 3494 #define EXTI_PR_PR9_Pos (9U)
mbed_official 124:6a4a5b7d7324 3495 #define EXTI_PR_PR9_Msk (0x1U << EXTI_PR_PR9_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 3496 #define EXTI_PR_PR9 EXTI_PR_PR9_Msk /*!< Pending bit for line 9 */
mbed_official 124:6a4a5b7d7324 3497 #define EXTI_PR_PR10_Pos (10U)
mbed_official 124:6a4a5b7d7324 3498 #define EXTI_PR_PR10_Msk (0x1U << EXTI_PR_PR10_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 3499 #define EXTI_PR_PR10 EXTI_PR_PR10_Msk /*!< Pending bit for line 10 */
mbed_official 124:6a4a5b7d7324 3500 #define EXTI_PR_PR11_Pos (11U)
mbed_official 124:6a4a5b7d7324 3501 #define EXTI_PR_PR11_Msk (0x1U << EXTI_PR_PR11_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 3502 #define EXTI_PR_PR11 EXTI_PR_PR11_Msk /*!< Pending bit for line 11 */
mbed_official 124:6a4a5b7d7324 3503 #define EXTI_PR_PR12_Pos (12U)
mbed_official 124:6a4a5b7d7324 3504 #define EXTI_PR_PR12_Msk (0x1U << EXTI_PR_PR12_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 3505 #define EXTI_PR_PR12 EXTI_PR_PR12_Msk /*!< Pending bit for line 12 */
mbed_official 124:6a4a5b7d7324 3506 #define EXTI_PR_PR13_Pos (13U)
mbed_official 124:6a4a5b7d7324 3507 #define EXTI_PR_PR13_Msk (0x1U << EXTI_PR_PR13_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 3508 #define EXTI_PR_PR13 EXTI_PR_PR13_Msk /*!< Pending bit for line 13 */
mbed_official 124:6a4a5b7d7324 3509 #define EXTI_PR_PR14_Pos (14U)
mbed_official 124:6a4a5b7d7324 3510 #define EXTI_PR_PR14_Msk (0x1U << EXTI_PR_PR14_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 3511 #define EXTI_PR_PR14 EXTI_PR_PR14_Msk /*!< Pending bit for line 14 */
mbed_official 124:6a4a5b7d7324 3512 #define EXTI_PR_PR15_Pos (15U)
mbed_official 124:6a4a5b7d7324 3513 #define EXTI_PR_PR15_Msk (0x1U << EXTI_PR_PR15_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 3514 #define EXTI_PR_PR15 EXTI_PR_PR15_Msk /*!< Pending bit for line 15 */
mbed_official 124:6a4a5b7d7324 3515 #define EXTI_PR_PR16_Pos (16U)
mbed_official 124:6a4a5b7d7324 3516 #define EXTI_PR_PR16_Msk (0x1U << EXTI_PR_PR16_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 3517 #define EXTI_PR_PR16 EXTI_PR_PR16_Msk /*!< Pending bit for line 16 */
mbed_official 124:6a4a5b7d7324 3518 #define EXTI_PR_PR17_Pos (17U)
mbed_official 124:6a4a5b7d7324 3519 #define EXTI_PR_PR17_Msk (0x1U << EXTI_PR_PR17_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 3520 #define EXTI_PR_PR17 EXTI_PR_PR17_Msk /*!< Pending bit for line 17 */
mbed_official 124:6a4a5b7d7324 3521 #define EXTI_PR_PR18_Pos (18U)
mbed_official 124:6a4a5b7d7324 3522 #define EXTI_PR_PR18_Msk (0x1U << EXTI_PR_PR18_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 3523 #define EXTI_PR_PR18 EXTI_PR_PR18_Msk /*!< Pending bit for line 18 */
mbed_official 124:6a4a5b7d7324 3524 #define EXTI_PR_PR19_Pos (19U)
mbed_official 124:6a4a5b7d7324 3525 #define EXTI_PR_PR19_Msk (0x1U << EXTI_PR_PR19_Pos) /*!< 0x00080000 */
mbed_official 124:6a4a5b7d7324 3526 #define EXTI_PR_PR19 EXTI_PR_PR19_Msk /*!< Pending bit for line 19 */
mbed_official 124:6a4a5b7d7324 3527
mbed_official 124:6a4a5b7d7324 3528 /* References Defines */
mbed_official 124:6a4a5b7d7324 3529 #define EXTI_PR_PIF0 EXTI_PR_PR0
mbed_official 124:6a4a5b7d7324 3530 #define EXTI_PR_PIF1 EXTI_PR_PR1
mbed_official 124:6a4a5b7d7324 3531 #define EXTI_PR_PIF2 EXTI_PR_PR2
mbed_official 124:6a4a5b7d7324 3532 #define EXTI_PR_PIF3 EXTI_PR_PR3
mbed_official 124:6a4a5b7d7324 3533 #define EXTI_PR_PIF4 EXTI_PR_PR4
mbed_official 124:6a4a5b7d7324 3534 #define EXTI_PR_PIF5 EXTI_PR_PR5
mbed_official 124:6a4a5b7d7324 3535 #define EXTI_PR_PIF6 EXTI_PR_PR6
mbed_official 124:6a4a5b7d7324 3536 #define EXTI_PR_PIF7 EXTI_PR_PR7
mbed_official 124:6a4a5b7d7324 3537 #define EXTI_PR_PIF8 EXTI_PR_PR8
mbed_official 124:6a4a5b7d7324 3538 #define EXTI_PR_PIF9 EXTI_PR_PR9
mbed_official 124:6a4a5b7d7324 3539 #define EXTI_PR_PIF10 EXTI_PR_PR10
mbed_official 124:6a4a5b7d7324 3540 #define EXTI_PR_PIF11 EXTI_PR_PR11
mbed_official 124:6a4a5b7d7324 3541 #define EXTI_PR_PIF12 EXTI_PR_PR12
mbed_official 124:6a4a5b7d7324 3542 #define EXTI_PR_PIF13 EXTI_PR_PR13
mbed_official 124:6a4a5b7d7324 3543 #define EXTI_PR_PIF14 EXTI_PR_PR14
mbed_official 124:6a4a5b7d7324 3544 #define EXTI_PR_PIF15 EXTI_PR_PR15
mbed_official 124:6a4a5b7d7324 3545 #define EXTI_PR_PIF16 EXTI_PR_PR16
mbed_official 124:6a4a5b7d7324 3546 #define EXTI_PR_PIF17 EXTI_PR_PR17
mbed_official 124:6a4a5b7d7324 3547 #define EXTI_PR_PIF18 EXTI_PR_PR18
mbed_official 124:6a4a5b7d7324 3548 #define EXTI_PR_PIF19 EXTI_PR_PR19
bogdanm 0:9b334a45a8ff 3549
bogdanm 0:9b334a45a8ff 3550 /******************************************************************************/
bogdanm 0:9b334a45a8ff 3551 /* */
bogdanm 0:9b334a45a8ff 3552 /* DMA Controller */
bogdanm 0:9b334a45a8ff 3553 /* */
bogdanm 0:9b334a45a8ff 3554 /******************************************************************************/
bogdanm 0:9b334a45a8ff 3555
bogdanm 0:9b334a45a8ff 3556 /******************* Bit definition for DMA_ISR register ********************/
mbed_official 124:6a4a5b7d7324 3557 #define DMA_ISR_GIF1_Pos (0U)
mbed_official 124:6a4a5b7d7324 3558 #define DMA_ISR_GIF1_Msk (0x1U << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 3559 #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */
mbed_official 124:6a4a5b7d7324 3560 #define DMA_ISR_TCIF1_Pos (1U)
mbed_official 124:6a4a5b7d7324 3561 #define DMA_ISR_TCIF1_Msk (0x1U << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 3562 #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */
mbed_official 124:6a4a5b7d7324 3563 #define DMA_ISR_HTIF1_Pos (2U)
mbed_official 124:6a4a5b7d7324 3564 #define DMA_ISR_HTIF1_Msk (0x1U << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 3565 #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */
mbed_official 124:6a4a5b7d7324 3566 #define DMA_ISR_TEIF1_Pos (3U)
mbed_official 124:6a4a5b7d7324 3567 #define DMA_ISR_TEIF1_Msk (0x1U << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 3568 #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */
mbed_official 124:6a4a5b7d7324 3569 #define DMA_ISR_GIF2_Pos (4U)
mbed_official 124:6a4a5b7d7324 3570 #define DMA_ISR_GIF2_Msk (0x1U << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 3571 #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */
mbed_official 124:6a4a5b7d7324 3572 #define DMA_ISR_TCIF2_Pos (5U)
mbed_official 124:6a4a5b7d7324 3573 #define DMA_ISR_TCIF2_Msk (0x1U << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 3574 #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */
mbed_official 124:6a4a5b7d7324 3575 #define DMA_ISR_HTIF2_Pos (6U)
mbed_official 124:6a4a5b7d7324 3576 #define DMA_ISR_HTIF2_Msk (0x1U << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 3577 #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */
mbed_official 124:6a4a5b7d7324 3578 #define DMA_ISR_TEIF2_Pos (7U)
mbed_official 124:6a4a5b7d7324 3579 #define DMA_ISR_TEIF2_Msk (0x1U << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 3580 #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */
mbed_official 124:6a4a5b7d7324 3581 #define DMA_ISR_GIF3_Pos (8U)
mbed_official 124:6a4a5b7d7324 3582 #define DMA_ISR_GIF3_Msk (0x1U << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 3583 #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */
mbed_official 124:6a4a5b7d7324 3584 #define DMA_ISR_TCIF3_Pos (9U)
mbed_official 124:6a4a5b7d7324 3585 #define DMA_ISR_TCIF3_Msk (0x1U << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 3586 #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */
mbed_official 124:6a4a5b7d7324 3587 #define DMA_ISR_HTIF3_Pos (10U)
mbed_official 124:6a4a5b7d7324 3588 #define DMA_ISR_HTIF3_Msk (0x1U << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 3589 #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */
mbed_official 124:6a4a5b7d7324 3590 #define DMA_ISR_TEIF3_Pos (11U)
mbed_official 124:6a4a5b7d7324 3591 #define DMA_ISR_TEIF3_Msk (0x1U << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 3592 #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */
mbed_official 124:6a4a5b7d7324 3593 #define DMA_ISR_GIF4_Pos (12U)
mbed_official 124:6a4a5b7d7324 3594 #define DMA_ISR_GIF4_Msk (0x1U << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 3595 #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */
mbed_official 124:6a4a5b7d7324 3596 #define DMA_ISR_TCIF4_Pos (13U)
mbed_official 124:6a4a5b7d7324 3597 #define DMA_ISR_TCIF4_Msk (0x1U << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 3598 #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */
mbed_official 124:6a4a5b7d7324 3599 #define DMA_ISR_HTIF4_Pos (14U)
mbed_official 124:6a4a5b7d7324 3600 #define DMA_ISR_HTIF4_Msk (0x1U << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 3601 #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */
mbed_official 124:6a4a5b7d7324 3602 #define DMA_ISR_TEIF4_Pos (15U)
mbed_official 124:6a4a5b7d7324 3603 #define DMA_ISR_TEIF4_Msk (0x1U << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 3604 #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */
mbed_official 124:6a4a5b7d7324 3605 #define DMA_ISR_GIF5_Pos (16U)
mbed_official 124:6a4a5b7d7324 3606 #define DMA_ISR_GIF5_Msk (0x1U << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 3607 #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */
mbed_official 124:6a4a5b7d7324 3608 #define DMA_ISR_TCIF5_Pos (17U)
mbed_official 124:6a4a5b7d7324 3609 #define DMA_ISR_TCIF5_Msk (0x1U << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 3610 #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */
mbed_official 124:6a4a5b7d7324 3611 #define DMA_ISR_HTIF5_Pos (18U)
mbed_official 124:6a4a5b7d7324 3612 #define DMA_ISR_HTIF5_Msk (0x1U << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 3613 #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */
mbed_official 124:6a4a5b7d7324 3614 #define DMA_ISR_TEIF5_Pos (19U)
mbed_official 124:6a4a5b7d7324 3615 #define DMA_ISR_TEIF5_Msk (0x1U << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */
mbed_official 124:6a4a5b7d7324 3616 #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */
mbed_official 124:6a4a5b7d7324 3617 #define DMA_ISR_GIF6_Pos (20U)
mbed_official 124:6a4a5b7d7324 3618 #define DMA_ISR_GIF6_Msk (0x1U << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */
mbed_official 124:6a4a5b7d7324 3619 #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */
mbed_official 124:6a4a5b7d7324 3620 #define DMA_ISR_TCIF6_Pos (21U)
mbed_official 124:6a4a5b7d7324 3621 #define DMA_ISR_TCIF6_Msk (0x1U << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */
mbed_official 124:6a4a5b7d7324 3622 #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */
mbed_official 124:6a4a5b7d7324 3623 #define DMA_ISR_HTIF6_Pos (22U)
mbed_official 124:6a4a5b7d7324 3624 #define DMA_ISR_HTIF6_Msk (0x1U << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */
mbed_official 124:6a4a5b7d7324 3625 #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */
mbed_official 124:6a4a5b7d7324 3626 #define DMA_ISR_TEIF6_Pos (23U)
mbed_official 124:6a4a5b7d7324 3627 #define DMA_ISR_TEIF6_Msk (0x1U << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */
mbed_official 124:6a4a5b7d7324 3628 #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */
mbed_official 124:6a4a5b7d7324 3629 #define DMA_ISR_GIF7_Pos (24U)
mbed_official 124:6a4a5b7d7324 3630 #define DMA_ISR_GIF7_Msk (0x1U << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */
mbed_official 124:6a4a5b7d7324 3631 #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */
mbed_official 124:6a4a5b7d7324 3632 #define DMA_ISR_TCIF7_Pos (25U)
mbed_official 124:6a4a5b7d7324 3633 #define DMA_ISR_TCIF7_Msk (0x1U << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */
mbed_official 124:6a4a5b7d7324 3634 #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */
mbed_official 124:6a4a5b7d7324 3635 #define DMA_ISR_HTIF7_Pos (26U)
mbed_official 124:6a4a5b7d7324 3636 #define DMA_ISR_HTIF7_Msk (0x1U << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */
mbed_official 124:6a4a5b7d7324 3637 #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */
mbed_official 124:6a4a5b7d7324 3638 #define DMA_ISR_TEIF7_Pos (27U)
mbed_official 124:6a4a5b7d7324 3639 #define DMA_ISR_TEIF7_Msk (0x1U << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */
mbed_official 124:6a4a5b7d7324 3640 #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */
bogdanm 0:9b334a45a8ff 3641
bogdanm 0:9b334a45a8ff 3642 /******************* Bit definition for DMA_IFCR register *******************/
mbed_official 124:6a4a5b7d7324 3643 #define DMA_IFCR_CGIF1_Pos (0U)
mbed_official 124:6a4a5b7d7324 3644 #define DMA_IFCR_CGIF1_Msk (0x1U << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 3645 #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clear */
mbed_official 124:6a4a5b7d7324 3646 #define DMA_IFCR_CTCIF1_Pos (1U)
mbed_official 124:6a4a5b7d7324 3647 #define DMA_IFCR_CTCIF1_Msk (0x1U << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 3648 #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */
mbed_official 124:6a4a5b7d7324 3649 #define DMA_IFCR_CHTIF1_Pos (2U)
mbed_official 124:6a4a5b7d7324 3650 #define DMA_IFCR_CHTIF1_Msk (0x1U << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 3651 #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */
mbed_official 124:6a4a5b7d7324 3652 #define DMA_IFCR_CTEIF1_Pos (3U)
mbed_official 124:6a4a5b7d7324 3653 #define DMA_IFCR_CTEIF1_Msk (0x1U << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 3654 #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */
mbed_official 124:6a4a5b7d7324 3655 #define DMA_IFCR_CGIF2_Pos (4U)
mbed_official 124:6a4a5b7d7324 3656 #define DMA_IFCR_CGIF2_Msk (0x1U << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 3657 #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */
mbed_official 124:6a4a5b7d7324 3658 #define DMA_IFCR_CTCIF2_Pos (5U)
mbed_official 124:6a4a5b7d7324 3659 #define DMA_IFCR_CTCIF2_Msk (0x1U << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 3660 #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */
mbed_official 124:6a4a5b7d7324 3661 #define DMA_IFCR_CHTIF2_Pos (6U)
mbed_official 124:6a4a5b7d7324 3662 #define DMA_IFCR_CHTIF2_Msk (0x1U << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 3663 #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */
mbed_official 124:6a4a5b7d7324 3664 #define DMA_IFCR_CTEIF2_Pos (7U)
mbed_official 124:6a4a5b7d7324 3665 #define DMA_IFCR_CTEIF2_Msk (0x1U << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 3666 #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */
mbed_official 124:6a4a5b7d7324 3667 #define DMA_IFCR_CGIF3_Pos (8U)
mbed_official 124:6a4a5b7d7324 3668 #define DMA_IFCR_CGIF3_Msk (0x1U << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 3669 #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */
mbed_official 124:6a4a5b7d7324 3670 #define DMA_IFCR_CTCIF3_Pos (9U)
mbed_official 124:6a4a5b7d7324 3671 #define DMA_IFCR_CTCIF3_Msk (0x1U << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 3672 #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */
mbed_official 124:6a4a5b7d7324 3673 #define DMA_IFCR_CHTIF3_Pos (10U)
mbed_official 124:6a4a5b7d7324 3674 #define DMA_IFCR_CHTIF3_Msk (0x1U << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 3675 #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */
mbed_official 124:6a4a5b7d7324 3676 #define DMA_IFCR_CTEIF3_Pos (11U)
mbed_official 124:6a4a5b7d7324 3677 #define DMA_IFCR_CTEIF3_Msk (0x1U << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 3678 #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */
mbed_official 124:6a4a5b7d7324 3679 #define DMA_IFCR_CGIF4_Pos (12U)
mbed_official 124:6a4a5b7d7324 3680 #define DMA_IFCR_CGIF4_Msk (0x1U << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 3681 #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */
mbed_official 124:6a4a5b7d7324 3682 #define DMA_IFCR_CTCIF4_Pos (13U)
mbed_official 124:6a4a5b7d7324 3683 #define DMA_IFCR_CTCIF4_Msk (0x1U << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 3684 #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */
mbed_official 124:6a4a5b7d7324 3685 #define DMA_IFCR_CHTIF4_Pos (14U)
mbed_official 124:6a4a5b7d7324 3686 #define DMA_IFCR_CHTIF4_Msk (0x1U << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 3687 #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */
mbed_official 124:6a4a5b7d7324 3688 #define DMA_IFCR_CTEIF4_Pos (15U)
mbed_official 124:6a4a5b7d7324 3689 #define DMA_IFCR_CTEIF4_Msk (0x1U << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 3690 #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */
mbed_official 124:6a4a5b7d7324 3691 #define DMA_IFCR_CGIF5_Pos (16U)
mbed_official 124:6a4a5b7d7324 3692 #define DMA_IFCR_CGIF5_Msk (0x1U << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 3693 #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */
mbed_official 124:6a4a5b7d7324 3694 #define DMA_IFCR_CTCIF5_Pos (17U)
mbed_official 124:6a4a5b7d7324 3695 #define DMA_IFCR_CTCIF5_Msk (0x1U << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 3696 #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */
mbed_official 124:6a4a5b7d7324 3697 #define DMA_IFCR_CHTIF5_Pos (18U)
mbed_official 124:6a4a5b7d7324 3698 #define DMA_IFCR_CHTIF5_Msk (0x1U << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 3699 #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */
mbed_official 124:6a4a5b7d7324 3700 #define DMA_IFCR_CTEIF5_Pos (19U)
mbed_official 124:6a4a5b7d7324 3701 #define DMA_IFCR_CTEIF5_Msk (0x1U << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */
mbed_official 124:6a4a5b7d7324 3702 #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */
mbed_official 124:6a4a5b7d7324 3703 #define DMA_IFCR_CGIF6_Pos (20U)
mbed_official 124:6a4a5b7d7324 3704 #define DMA_IFCR_CGIF6_Msk (0x1U << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */
mbed_official 124:6a4a5b7d7324 3705 #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */
mbed_official 124:6a4a5b7d7324 3706 #define DMA_IFCR_CTCIF6_Pos (21U)
mbed_official 124:6a4a5b7d7324 3707 #define DMA_IFCR_CTCIF6_Msk (0x1U << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */
mbed_official 124:6a4a5b7d7324 3708 #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */
mbed_official 124:6a4a5b7d7324 3709 #define DMA_IFCR_CHTIF6_Pos (22U)
mbed_official 124:6a4a5b7d7324 3710 #define DMA_IFCR_CHTIF6_Msk (0x1U << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */
mbed_official 124:6a4a5b7d7324 3711 #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */
mbed_official 124:6a4a5b7d7324 3712 #define DMA_IFCR_CTEIF6_Pos (23U)
mbed_official 124:6a4a5b7d7324 3713 #define DMA_IFCR_CTEIF6_Msk (0x1U << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */
mbed_official 124:6a4a5b7d7324 3714 #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */
mbed_official 124:6a4a5b7d7324 3715 #define DMA_IFCR_CGIF7_Pos (24U)
mbed_official 124:6a4a5b7d7324 3716 #define DMA_IFCR_CGIF7_Msk (0x1U << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */
mbed_official 124:6a4a5b7d7324 3717 #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */
mbed_official 124:6a4a5b7d7324 3718 #define DMA_IFCR_CTCIF7_Pos (25U)
mbed_official 124:6a4a5b7d7324 3719 #define DMA_IFCR_CTCIF7_Msk (0x1U << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */
mbed_official 124:6a4a5b7d7324 3720 #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */
mbed_official 124:6a4a5b7d7324 3721 #define DMA_IFCR_CHTIF7_Pos (26U)
mbed_official 124:6a4a5b7d7324 3722 #define DMA_IFCR_CHTIF7_Msk (0x1U << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */
mbed_official 124:6a4a5b7d7324 3723 #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */
mbed_official 124:6a4a5b7d7324 3724 #define DMA_IFCR_CTEIF7_Pos (27U)
mbed_official 124:6a4a5b7d7324 3725 #define DMA_IFCR_CTEIF7_Msk (0x1U << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */
mbed_official 124:6a4a5b7d7324 3726 #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */
bogdanm 0:9b334a45a8ff 3727
bogdanm 0:9b334a45a8ff 3728 /******************* Bit definition for DMA_CCR register *******************/
mbed_official 124:6a4a5b7d7324 3729 #define DMA_CCR_EN_Pos (0U)
mbed_official 124:6a4a5b7d7324 3730 #define DMA_CCR_EN_Msk (0x1U << DMA_CCR_EN_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 3731 #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */
mbed_official 124:6a4a5b7d7324 3732 #define DMA_CCR_TCIE_Pos (1U)
mbed_official 124:6a4a5b7d7324 3733 #define DMA_CCR_TCIE_Msk (0x1U << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 3734 #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */
mbed_official 124:6a4a5b7d7324 3735 #define DMA_CCR_HTIE_Pos (2U)
mbed_official 124:6a4a5b7d7324 3736 #define DMA_CCR_HTIE_Msk (0x1U << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 3737 #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */
mbed_official 124:6a4a5b7d7324 3738 #define DMA_CCR_TEIE_Pos (3U)
mbed_official 124:6a4a5b7d7324 3739 #define DMA_CCR_TEIE_Msk (0x1U << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 3740 #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */
mbed_official 124:6a4a5b7d7324 3741 #define DMA_CCR_DIR_Pos (4U)
mbed_official 124:6a4a5b7d7324 3742 #define DMA_CCR_DIR_Msk (0x1U << DMA_CCR_DIR_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 3743 #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */
mbed_official 124:6a4a5b7d7324 3744 #define DMA_CCR_CIRC_Pos (5U)
mbed_official 124:6a4a5b7d7324 3745 #define DMA_CCR_CIRC_Msk (0x1U << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 3746 #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */
mbed_official 124:6a4a5b7d7324 3747 #define DMA_CCR_PINC_Pos (6U)
mbed_official 124:6a4a5b7d7324 3748 #define DMA_CCR_PINC_Msk (0x1U << DMA_CCR_PINC_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 3749 #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */
mbed_official 124:6a4a5b7d7324 3750 #define DMA_CCR_MINC_Pos (7U)
mbed_official 124:6a4a5b7d7324 3751 #define DMA_CCR_MINC_Msk (0x1U << DMA_CCR_MINC_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 3752 #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */
mbed_official 124:6a4a5b7d7324 3753
mbed_official 124:6a4a5b7d7324 3754 #define DMA_CCR_PSIZE_Pos (8U)
mbed_official 124:6a4a5b7d7324 3755 #define DMA_CCR_PSIZE_Msk (0x3U << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */
mbed_official 124:6a4a5b7d7324 3756 #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */
mbed_official 124:6a4a5b7d7324 3757 #define DMA_CCR_PSIZE_0 (0x1U << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 3758 #define DMA_CCR_PSIZE_1 (0x2U << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 3759
mbed_official 124:6a4a5b7d7324 3760 #define DMA_CCR_MSIZE_Pos (10U)
mbed_official 124:6a4a5b7d7324 3761 #define DMA_CCR_MSIZE_Msk (0x3U << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */
mbed_official 124:6a4a5b7d7324 3762 #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */
mbed_official 124:6a4a5b7d7324 3763 #define DMA_CCR_MSIZE_0 (0x1U << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 3764 #define DMA_CCR_MSIZE_1 (0x2U << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 3765
mbed_official 124:6a4a5b7d7324 3766 #define DMA_CCR_PL_Pos (12U)
mbed_official 124:6a4a5b7d7324 3767 #define DMA_CCR_PL_Msk (0x3U << DMA_CCR_PL_Pos) /*!< 0x00003000 */
mbed_official 124:6a4a5b7d7324 3768 #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level) */
mbed_official 124:6a4a5b7d7324 3769 #define DMA_CCR_PL_0 (0x1U << DMA_CCR_PL_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 3770 #define DMA_CCR_PL_1 (0x2U << DMA_CCR_PL_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 3771
mbed_official 124:6a4a5b7d7324 3772 #define DMA_CCR_MEM2MEM_Pos (14U)
mbed_official 124:6a4a5b7d7324 3773 #define DMA_CCR_MEM2MEM_Msk (0x1U << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 3774 #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */
bogdanm 0:9b334a45a8ff 3775
bogdanm 0:9b334a45a8ff 3776 /****************** Bit definition for DMA_CNDTR register ******************/
mbed_official 124:6a4a5b7d7324 3777 #define DMA_CNDTR_NDT_Pos (0U)
mbed_official 124:6a4a5b7d7324 3778 #define DMA_CNDTR_NDT_Msk (0xFFFFU << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 3779 #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */
bogdanm 0:9b334a45a8ff 3780
bogdanm 0:9b334a45a8ff 3781 /****************** Bit definition for DMA_CPAR register *******************/
mbed_official 124:6a4a5b7d7324 3782 #define DMA_CPAR_PA_Pos (0U)
mbed_official 124:6a4a5b7d7324 3783 #define DMA_CPAR_PA_Msk (0xFFFFFFFFU << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */
mbed_official 124:6a4a5b7d7324 3784 #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */
bogdanm 0:9b334a45a8ff 3785
bogdanm 0:9b334a45a8ff 3786 /****************** Bit definition for DMA_CMAR register *******************/
mbed_official 124:6a4a5b7d7324 3787 #define DMA_CMAR_MA_Pos (0U)
mbed_official 124:6a4a5b7d7324 3788 #define DMA_CMAR_MA_Msk (0xFFFFFFFFU << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */
mbed_official 124:6a4a5b7d7324 3789 #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */
bogdanm 0:9b334a45a8ff 3790
bogdanm 0:9b334a45a8ff 3791 /******************************************************************************/
bogdanm 0:9b334a45a8ff 3792 /* */
mbed_official 124:6a4a5b7d7324 3793 /* Analog to Digital Converter (ADC) */
bogdanm 0:9b334a45a8ff 3794 /* */
bogdanm 0:9b334a45a8ff 3795 /******************************************************************************/
bogdanm 0:9b334a45a8ff 3796
mbed_official 124:6a4a5b7d7324 3797 /*
mbed_official 124:6a4a5b7d7324 3798 * @brief Specific device feature definitions (not present on all devices in the STM32F1 family)
mbed_official 124:6a4a5b7d7324 3799 */
mbed_official 124:6a4a5b7d7324 3800 /* Note: No specific macro feature on this device */
mbed_official 124:6a4a5b7d7324 3801
bogdanm 0:9b334a45a8ff 3802 /******************** Bit definition for ADC_SR register ********************/
mbed_official 124:6a4a5b7d7324 3803 #define ADC_SR_AWD_Pos (0U)
mbed_official 124:6a4a5b7d7324 3804 #define ADC_SR_AWD_Msk (0x1U << ADC_SR_AWD_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 3805 #define ADC_SR_AWD ADC_SR_AWD_Msk /*!< ADC analog watchdog 1 flag */
mbed_official 124:6a4a5b7d7324 3806 #define ADC_SR_EOS_Pos (1U)
mbed_official 124:6a4a5b7d7324 3807 #define ADC_SR_EOS_Msk (0x1U << ADC_SR_EOS_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 3808 #define ADC_SR_EOS ADC_SR_EOS_Msk /*!< ADC group regular end of sequence conversions flag */
mbed_official 124:6a4a5b7d7324 3809 #define ADC_SR_JEOS_Pos (2U)
mbed_official 124:6a4a5b7d7324 3810 #define ADC_SR_JEOS_Msk (0x1U << ADC_SR_JEOS_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 3811 #define ADC_SR_JEOS ADC_SR_JEOS_Msk /*!< ADC group injected end of sequence conversions flag */
mbed_official 124:6a4a5b7d7324 3812 #define ADC_SR_JSTRT_Pos (3U)
mbed_official 124:6a4a5b7d7324 3813 #define ADC_SR_JSTRT_Msk (0x1U << ADC_SR_JSTRT_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 3814 #define ADC_SR_JSTRT ADC_SR_JSTRT_Msk /*!< ADC group injected conversion start flag */
mbed_official 124:6a4a5b7d7324 3815 #define ADC_SR_STRT_Pos (4U)
mbed_official 124:6a4a5b7d7324 3816 #define ADC_SR_STRT_Msk (0x1U << ADC_SR_STRT_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 3817 #define ADC_SR_STRT ADC_SR_STRT_Msk /*!< ADC group regular conversion start flag */
mbed_official 124:6a4a5b7d7324 3818
mbed_official 124:6a4a5b7d7324 3819 /* Legacy defines */
mbed_official 124:6a4a5b7d7324 3820 #define ADC_SR_EOC (ADC_SR_EOS)
mbed_official 124:6a4a5b7d7324 3821 #define ADC_SR_JEOC (ADC_SR_JEOS)
bogdanm 0:9b334a45a8ff 3822
bogdanm 0:9b334a45a8ff 3823 /******************* Bit definition for ADC_CR1 register ********************/
mbed_official 124:6a4a5b7d7324 3824 #define ADC_CR1_AWDCH_Pos (0U)
mbed_official 124:6a4a5b7d7324 3825 #define ADC_CR1_AWDCH_Msk (0x1FU << ADC_CR1_AWDCH_Pos) /*!< 0x0000001F */
mbed_official 124:6a4a5b7d7324 3826 #define ADC_CR1_AWDCH ADC_CR1_AWDCH_Msk /*!< ADC analog watchdog 1 monitored channel selection */
mbed_official 124:6a4a5b7d7324 3827 #define ADC_CR1_AWDCH_0 (0x01U << ADC_CR1_AWDCH_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 3828 #define ADC_CR1_AWDCH_1 (0x02U << ADC_CR1_AWDCH_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 3829 #define ADC_CR1_AWDCH_2 (0x04U << ADC_CR1_AWDCH_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 3830 #define ADC_CR1_AWDCH_3 (0x08U << ADC_CR1_AWDCH_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 3831 #define ADC_CR1_AWDCH_4 (0x10U << ADC_CR1_AWDCH_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 3832
mbed_official 124:6a4a5b7d7324 3833 #define ADC_CR1_EOSIE_Pos (5U)
mbed_official 124:6a4a5b7d7324 3834 #define ADC_CR1_EOSIE_Msk (0x1U << ADC_CR1_EOSIE_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 3835 #define ADC_CR1_EOSIE ADC_CR1_EOSIE_Msk /*!< ADC group regular end of sequence conversions interrupt */
mbed_official 124:6a4a5b7d7324 3836 #define ADC_CR1_AWDIE_Pos (6U)
mbed_official 124:6a4a5b7d7324 3837 #define ADC_CR1_AWDIE_Msk (0x1U << ADC_CR1_AWDIE_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 3838 #define ADC_CR1_AWDIE ADC_CR1_AWDIE_Msk /*!< ADC analog watchdog 1 interrupt */
mbed_official 124:6a4a5b7d7324 3839 #define ADC_CR1_JEOSIE_Pos (7U)
mbed_official 124:6a4a5b7d7324 3840 #define ADC_CR1_JEOSIE_Msk (0x1U << ADC_CR1_JEOSIE_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 3841 #define ADC_CR1_JEOSIE ADC_CR1_JEOSIE_Msk /*!< ADC group injected end of sequence conversions interrupt */
mbed_official 124:6a4a5b7d7324 3842 #define ADC_CR1_SCAN_Pos (8U)
mbed_official 124:6a4a5b7d7324 3843 #define ADC_CR1_SCAN_Msk (0x1U << ADC_CR1_SCAN_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 3844 #define ADC_CR1_SCAN ADC_CR1_SCAN_Msk /*!< ADC scan mode */
mbed_official 124:6a4a5b7d7324 3845 #define ADC_CR1_AWDSGL_Pos (9U)
mbed_official 124:6a4a5b7d7324 3846 #define ADC_CR1_AWDSGL_Msk (0x1U << ADC_CR1_AWDSGL_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 3847 #define ADC_CR1_AWDSGL ADC_CR1_AWDSGL_Msk /*!< ADC analog watchdog 1 monitoring a single channel or all channels */
mbed_official 124:6a4a5b7d7324 3848 #define ADC_CR1_JAUTO_Pos (10U)
mbed_official 124:6a4a5b7d7324 3849 #define ADC_CR1_JAUTO_Msk (0x1U << ADC_CR1_JAUTO_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 3850 #define ADC_CR1_JAUTO ADC_CR1_JAUTO_Msk /*!< ADC group injected automatic trigger mode */
mbed_official 124:6a4a5b7d7324 3851 #define ADC_CR1_DISCEN_Pos (11U)
mbed_official 124:6a4a5b7d7324 3852 #define ADC_CR1_DISCEN_Msk (0x1U << ADC_CR1_DISCEN_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 3853 #define ADC_CR1_DISCEN ADC_CR1_DISCEN_Msk /*!< ADC group regular sequencer discontinuous mode */
mbed_official 124:6a4a5b7d7324 3854 #define ADC_CR1_JDISCEN_Pos (12U)
mbed_official 124:6a4a5b7d7324 3855 #define ADC_CR1_JDISCEN_Msk (0x1U << ADC_CR1_JDISCEN_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 3856 #define ADC_CR1_JDISCEN ADC_CR1_JDISCEN_Msk /*!< ADC group injected sequencer discontinuous mode */
mbed_official 124:6a4a5b7d7324 3857
mbed_official 124:6a4a5b7d7324 3858 #define ADC_CR1_DISCNUM_Pos (13U)
mbed_official 124:6a4a5b7d7324 3859 #define ADC_CR1_DISCNUM_Msk (0x7U << ADC_CR1_DISCNUM_Pos) /*!< 0x0000E000 */
mbed_official 124:6a4a5b7d7324 3860 #define ADC_CR1_DISCNUM ADC_CR1_DISCNUM_Msk /*!< ADC group regular sequencer discontinuous number of ranks */
mbed_official 124:6a4a5b7d7324 3861 #define ADC_CR1_DISCNUM_0 (0x1U << ADC_CR1_DISCNUM_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 3862 #define ADC_CR1_DISCNUM_1 (0x2U << ADC_CR1_DISCNUM_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 3863 #define ADC_CR1_DISCNUM_2 (0x4U << ADC_CR1_DISCNUM_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 3864
mbed_official 124:6a4a5b7d7324 3865 #define ADC_CR1_JAWDEN_Pos (22U)
mbed_official 124:6a4a5b7d7324 3866 #define ADC_CR1_JAWDEN_Msk (0x1U << ADC_CR1_JAWDEN_Pos) /*!< 0x00400000 */
mbed_official 124:6a4a5b7d7324 3867 #define ADC_CR1_JAWDEN ADC_CR1_JAWDEN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group injected */
mbed_official 124:6a4a5b7d7324 3868 #define ADC_CR1_AWDEN_Pos (23U)
mbed_official 124:6a4a5b7d7324 3869 #define ADC_CR1_AWDEN_Msk (0x1U << ADC_CR1_AWDEN_Pos) /*!< 0x00800000 */
mbed_official 124:6a4a5b7d7324 3870 #define ADC_CR1_AWDEN ADC_CR1_AWDEN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group regular */
mbed_official 124:6a4a5b7d7324 3871
mbed_official 124:6a4a5b7d7324 3872 /* Legacy defines */
mbed_official 124:6a4a5b7d7324 3873 #define ADC_CR1_EOCIE (ADC_CR1_EOSIE)
mbed_official 124:6a4a5b7d7324 3874 #define ADC_CR1_JEOCIE (ADC_CR1_JEOSIE)
mbed_official 124:6a4a5b7d7324 3875
bogdanm 0:9b334a45a8ff 3876 /******************* Bit definition for ADC_CR2 register ********************/
mbed_official 124:6a4a5b7d7324 3877 #define ADC_CR2_ADON_Pos (0U)
mbed_official 124:6a4a5b7d7324 3878 #define ADC_CR2_ADON_Msk (0x1U << ADC_CR2_ADON_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 3879 #define ADC_CR2_ADON ADC_CR2_ADON_Msk /*!< ADC enable */
mbed_official 124:6a4a5b7d7324 3880 #define ADC_CR2_CONT_Pos (1U)
mbed_official 124:6a4a5b7d7324 3881 #define ADC_CR2_CONT_Msk (0x1U << ADC_CR2_CONT_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 3882 #define ADC_CR2_CONT ADC_CR2_CONT_Msk /*!< ADC group regular continuous conversion mode */
mbed_official 124:6a4a5b7d7324 3883 #define ADC_CR2_CAL_Pos (2U)
mbed_official 124:6a4a5b7d7324 3884 #define ADC_CR2_CAL_Msk (0x1U << ADC_CR2_CAL_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 3885 #define ADC_CR2_CAL ADC_CR2_CAL_Msk /*!< ADC calibration start */
mbed_official 124:6a4a5b7d7324 3886 #define ADC_CR2_RSTCAL_Pos (3U)
mbed_official 124:6a4a5b7d7324 3887 #define ADC_CR2_RSTCAL_Msk (0x1U << ADC_CR2_RSTCAL_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 3888 #define ADC_CR2_RSTCAL ADC_CR2_RSTCAL_Msk /*!< ADC calibration reset */
mbed_official 124:6a4a5b7d7324 3889 #define ADC_CR2_DMA_Pos (8U)
mbed_official 124:6a4a5b7d7324 3890 #define ADC_CR2_DMA_Msk (0x1U << ADC_CR2_DMA_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 3891 #define ADC_CR2_DMA ADC_CR2_DMA_Msk /*!< ADC DMA transfer enable */
mbed_official 124:6a4a5b7d7324 3892 #define ADC_CR2_ALIGN_Pos (11U)
mbed_official 124:6a4a5b7d7324 3893 #define ADC_CR2_ALIGN_Msk (0x1U << ADC_CR2_ALIGN_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 3894 #define ADC_CR2_ALIGN ADC_CR2_ALIGN_Msk /*!< ADC data alignement */
mbed_official 124:6a4a5b7d7324 3895
mbed_official 124:6a4a5b7d7324 3896 #define ADC_CR2_JEXTSEL_Pos (12U)
mbed_official 124:6a4a5b7d7324 3897 #define ADC_CR2_JEXTSEL_Msk (0x7U << ADC_CR2_JEXTSEL_Pos) /*!< 0x00007000 */
mbed_official 124:6a4a5b7d7324 3898 #define ADC_CR2_JEXTSEL ADC_CR2_JEXTSEL_Msk /*!< ADC group injected external trigger source */
mbed_official 124:6a4a5b7d7324 3899 #define ADC_CR2_JEXTSEL_0 (0x1U << ADC_CR2_JEXTSEL_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 3900 #define ADC_CR2_JEXTSEL_1 (0x2U << ADC_CR2_JEXTSEL_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 3901 #define ADC_CR2_JEXTSEL_2 (0x4U << ADC_CR2_JEXTSEL_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 3902
mbed_official 124:6a4a5b7d7324 3903 #define ADC_CR2_JEXTTRIG_Pos (15U)
mbed_official 124:6a4a5b7d7324 3904 #define ADC_CR2_JEXTTRIG_Msk (0x1U << ADC_CR2_JEXTTRIG_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 3905 #define ADC_CR2_JEXTTRIG ADC_CR2_JEXTTRIG_Msk /*!< ADC group injected external trigger enable */
mbed_official 124:6a4a5b7d7324 3906
mbed_official 124:6a4a5b7d7324 3907 #define ADC_CR2_EXTSEL_Pos (17U)
mbed_official 124:6a4a5b7d7324 3908 #define ADC_CR2_EXTSEL_Msk (0x7U << ADC_CR2_EXTSEL_Pos) /*!< 0x000E0000 */
mbed_official 124:6a4a5b7d7324 3909 #define ADC_CR2_EXTSEL ADC_CR2_EXTSEL_Msk /*!< ADC group regular external trigger source */
mbed_official 124:6a4a5b7d7324 3910 #define ADC_CR2_EXTSEL_0 (0x1U << ADC_CR2_EXTSEL_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 3911 #define ADC_CR2_EXTSEL_1 (0x2U << ADC_CR2_EXTSEL_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 3912 #define ADC_CR2_EXTSEL_2 (0x4U << ADC_CR2_EXTSEL_Pos) /*!< 0x00080000 */
mbed_official 124:6a4a5b7d7324 3913
mbed_official 124:6a4a5b7d7324 3914 #define ADC_CR2_EXTTRIG_Pos (20U)
mbed_official 124:6a4a5b7d7324 3915 #define ADC_CR2_EXTTRIG_Msk (0x1U << ADC_CR2_EXTTRIG_Pos) /*!< 0x00100000 */
mbed_official 124:6a4a5b7d7324 3916 #define ADC_CR2_EXTTRIG ADC_CR2_EXTTRIG_Msk /*!< ADC group regular external trigger enable */
mbed_official 124:6a4a5b7d7324 3917 #define ADC_CR2_JSWSTART_Pos (21U)
mbed_official 124:6a4a5b7d7324 3918 #define ADC_CR2_JSWSTART_Msk (0x1U << ADC_CR2_JSWSTART_Pos) /*!< 0x00200000 */
mbed_official 124:6a4a5b7d7324 3919 #define ADC_CR2_JSWSTART ADC_CR2_JSWSTART_Msk /*!< ADC group injected conversion start */
mbed_official 124:6a4a5b7d7324 3920 #define ADC_CR2_SWSTART_Pos (22U)
mbed_official 124:6a4a5b7d7324 3921 #define ADC_CR2_SWSTART_Msk (0x1U << ADC_CR2_SWSTART_Pos) /*!< 0x00400000 */
mbed_official 124:6a4a5b7d7324 3922 #define ADC_CR2_SWSTART ADC_CR2_SWSTART_Msk /*!< ADC group regular conversion start */
mbed_official 124:6a4a5b7d7324 3923 #define ADC_CR2_TSVREFE_Pos (23U)
mbed_official 124:6a4a5b7d7324 3924 #define ADC_CR2_TSVREFE_Msk (0x1U << ADC_CR2_TSVREFE_Pos) /*!< 0x00800000 */
mbed_official 124:6a4a5b7d7324 3925 #define ADC_CR2_TSVREFE ADC_CR2_TSVREFE_Msk /*!< ADC internal path to VrefInt and temperature sensor enable */
bogdanm 0:9b334a45a8ff 3926
bogdanm 0:9b334a45a8ff 3927 /****************** Bit definition for ADC_SMPR1 register *******************/
mbed_official 124:6a4a5b7d7324 3928 #define ADC_SMPR1_SMP10_Pos (0U)
mbed_official 124:6a4a5b7d7324 3929 #define ADC_SMPR1_SMP10_Msk (0x7U << ADC_SMPR1_SMP10_Pos) /*!< 0x00000007 */
mbed_official 124:6a4a5b7d7324 3930 #define ADC_SMPR1_SMP10 ADC_SMPR1_SMP10_Msk /*!< ADC channel 10 sampling time selection */
mbed_official 124:6a4a5b7d7324 3931 #define ADC_SMPR1_SMP10_0 (0x1U << ADC_SMPR1_SMP10_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 3932 #define ADC_SMPR1_SMP10_1 (0x2U << ADC_SMPR1_SMP10_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 3933 #define ADC_SMPR1_SMP10_2 (0x4U << ADC_SMPR1_SMP10_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 3934
mbed_official 124:6a4a5b7d7324 3935 #define ADC_SMPR1_SMP11_Pos (3U)
mbed_official 124:6a4a5b7d7324 3936 #define ADC_SMPR1_SMP11_Msk (0x7U << ADC_SMPR1_SMP11_Pos) /*!< 0x00000038 */
mbed_official 124:6a4a5b7d7324 3937 #define ADC_SMPR1_SMP11 ADC_SMPR1_SMP11_Msk /*!< ADC channel 11 sampling time selection */
mbed_official 124:6a4a5b7d7324 3938 #define ADC_SMPR1_SMP11_0 (0x1U << ADC_SMPR1_SMP11_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 3939 #define ADC_SMPR1_SMP11_1 (0x2U << ADC_SMPR1_SMP11_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 3940 #define ADC_SMPR1_SMP11_2 (0x4U << ADC_SMPR1_SMP11_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 3941
mbed_official 124:6a4a5b7d7324 3942 #define ADC_SMPR1_SMP12_Pos (6U)
mbed_official 124:6a4a5b7d7324 3943 #define ADC_SMPR1_SMP12_Msk (0x7U << ADC_SMPR1_SMP12_Pos) /*!< 0x000001C0 */
mbed_official 124:6a4a5b7d7324 3944 #define ADC_SMPR1_SMP12 ADC_SMPR1_SMP12_Msk /*!< ADC channel 12 sampling time selection */
mbed_official 124:6a4a5b7d7324 3945 #define ADC_SMPR1_SMP12_0 (0x1U << ADC_SMPR1_SMP12_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 3946 #define ADC_SMPR1_SMP12_1 (0x2U << ADC_SMPR1_SMP12_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 3947 #define ADC_SMPR1_SMP12_2 (0x4U << ADC_SMPR1_SMP12_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 3948
mbed_official 124:6a4a5b7d7324 3949 #define ADC_SMPR1_SMP13_Pos (9U)
mbed_official 124:6a4a5b7d7324 3950 #define ADC_SMPR1_SMP13_Msk (0x7U << ADC_SMPR1_SMP13_Pos) /*!< 0x00000E00 */
mbed_official 124:6a4a5b7d7324 3951 #define ADC_SMPR1_SMP13 ADC_SMPR1_SMP13_Msk /*!< ADC channel 13 sampling time selection */
mbed_official 124:6a4a5b7d7324 3952 #define ADC_SMPR1_SMP13_0 (0x1U << ADC_SMPR1_SMP13_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 3953 #define ADC_SMPR1_SMP13_1 (0x2U << ADC_SMPR1_SMP13_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 3954 #define ADC_SMPR1_SMP13_2 (0x4U << ADC_SMPR1_SMP13_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 3955
mbed_official 124:6a4a5b7d7324 3956 #define ADC_SMPR1_SMP14_Pos (12U)
mbed_official 124:6a4a5b7d7324 3957 #define ADC_SMPR1_SMP14_Msk (0x7U << ADC_SMPR1_SMP14_Pos) /*!< 0x00007000 */
mbed_official 124:6a4a5b7d7324 3958 #define ADC_SMPR1_SMP14 ADC_SMPR1_SMP14_Msk /*!< ADC channel 14 sampling time selection */
mbed_official 124:6a4a5b7d7324 3959 #define ADC_SMPR1_SMP14_0 (0x1U << ADC_SMPR1_SMP14_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 3960 #define ADC_SMPR1_SMP14_1 (0x2U << ADC_SMPR1_SMP14_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 3961 #define ADC_SMPR1_SMP14_2 (0x4U << ADC_SMPR1_SMP14_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 3962
mbed_official 124:6a4a5b7d7324 3963 #define ADC_SMPR1_SMP15_Pos (15U)
mbed_official 124:6a4a5b7d7324 3964 #define ADC_SMPR1_SMP15_Msk (0x7U << ADC_SMPR1_SMP15_Pos) /*!< 0x00038000 */
mbed_official 124:6a4a5b7d7324 3965 #define ADC_SMPR1_SMP15 ADC_SMPR1_SMP15_Msk /*!< ADC channel 15 sampling time selection */
mbed_official 124:6a4a5b7d7324 3966 #define ADC_SMPR1_SMP15_0 (0x1U << ADC_SMPR1_SMP15_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 3967 #define ADC_SMPR1_SMP15_1 (0x2U << ADC_SMPR1_SMP15_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 3968 #define ADC_SMPR1_SMP15_2 (0x4U << ADC_SMPR1_SMP15_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 3969
mbed_official 124:6a4a5b7d7324 3970 #define ADC_SMPR1_SMP16_Pos (18U)
mbed_official 124:6a4a5b7d7324 3971 #define ADC_SMPR1_SMP16_Msk (0x7U << ADC_SMPR1_SMP16_Pos) /*!< 0x001C0000 */
mbed_official 124:6a4a5b7d7324 3972 #define ADC_SMPR1_SMP16 ADC_SMPR1_SMP16_Msk /*!< ADC channel 16 sampling time selection */
mbed_official 124:6a4a5b7d7324 3973 #define ADC_SMPR1_SMP16_0 (0x1U << ADC_SMPR1_SMP16_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 3974 #define ADC_SMPR1_SMP16_1 (0x2U << ADC_SMPR1_SMP16_Pos) /*!< 0x00080000 */
mbed_official 124:6a4a5b7d7324 3975 #define ADC_SMPR1_SMP16_2 (0x4U << ADC_SMPR1_SMP16_Pos) /*!< 0x00100000 */
mbed_official 124:6a4a5b7d7324 3976
mbed_official 124:6a4a5b7d7324 3977 #define ADC_SMPR1_SMP17_Pos (21U)
mbed_official 124:6a4a5b7d7324 3978 #define ADC_SMPR1_SMP17_Msk (0x7U << ADC_SMPR1_SMP17_Pos) /*!< 0x00E00000 */
mbed_official 124:6a4a5b7d7324 3979 #define ADC_SMPR1_SMP17 ADC_SMPR1_SMP17_Msk /*!< ADC channel 17 sampling time selection */
mbed_official 124:6a4a5b7d7324 3980 #define ADC_SMPR1_SMP17_0 (0x1U << ADC_SMPR1_SMP17_Pos) /*!< 0x00200000 */
mbed_official 124:6a4a5b7d7324 3981 #define ADC_SMPR1_SMP17_1 (0x2U << ADC_SMPR1_SMP17_Pos) /*!< 0x00400000 */
mbed_official 124:6a4a5b7d7324 3982 #define ADC_SMPR1_SMP17_2 (0x4U << ADC_SMPR1_SMP17_Pos) /*!< 0x00800000 */
bogdanm 0:9b334a45a8ff 3983
bogdanm 0:9b334a45a8ff 3984 /****************** Bit definition for ADC_SMPR2 register *******************/
mbed_official 124:6a4a5b7d7324 3985 #define ADC_SMPR2_SMP0_Pos (0U)
mbed_official 124:6a4a5b7d7324 3986 #define ADC_SMPR2_SMP0_Msk (0x7U << ADC_SMPR2_SMP0_Pos) /*!< 0x00000007 */
mbed_official 124:6a4a5b7d7324 3987 #define ADC_SMPR2_SMP0 ADC_SMPR2_SMP0_Msk /*!< ADC channel 0 sampling time selection */
mbed_official 124:6a4a5b7d7324 3988 #define ADC_SMPR2_SMP0_0 (0x1U << ADC_SMPR2_SMP0_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 3989 #define ADC_SMPR2_SMP0_1 (0x2U << ADC_SMPR2_SMP0_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 3990 #define ADC_SMPR2_SMP0_2 (0x4U << ADC_SMPR2_SMP0_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 3991
mbed_official 124:6a4a5b7d7324 3992 #define ADC_SMPR2_SMP1_Pos (3U)
mbed_official 124:6a4a5b7d7324 3993 #define ADC_SMPR2_SMP1_Msk (0x7U << ADC_SMPR2_SMP1_Pos) /*!< 0x00000038 */
mbed_official 124:6a4a5b7d7324 3994 #define ADC_SMPR2_SMP1 ADC_SMPR2_SMP1_Msk /*!< ADC channel 1 sampling time selection */
mbed_official 124:6a4a5b7d7324 3995 #define ADC_SMPR2_SMP1_0 (0x1U << ADC_SMPR2_SMP1_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 3996 #define ADC_SMPR2_SMP1_1 (0x2U << ADC_SMPR2_SMP1_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 3997 #define ADC_SMPR2_SMP1_2 (0x4U << ADC_SMPR2_SMP1_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 3998
mbed_official 124:6a4a5b7d7324 3999 #define ADC_SMPR2_SMP2_Pos (6U)
mbed_official 124:6a4a5b7d7324 4000 #define ADC_SMPR2_SMP2_Msk (0x7U << ADC_SMPR2_SMP2_Pos) /*!< 0x000001C0 */
mbed_official 124:6a4a5b7d7324 4001 #define ADC_SMPR2_SMP2 ADC_SMPR2_SMP2_Msk /*!< ADC channel 2 sampling time selection */
mbed_official 124:6a4a5b7d7324 4002 #define ADC_SMPR2_SMP2_0 (0x1U << ADC_SMPR2_SMP2_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 4003 #define ADC_SMPR2_SMP2_1 (0x2U << ADC_SMPR2_SMP2_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 4004 #define ADC_SMPR2_SMP2_2 (0x4U << ADC_SMPR2_SMP2_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 4005
mbed_official 124:6a4a5b7d7324 4006 #define ADC_SMPR2_SMP3_Pos (9U)
mbed_official 124:6a4a5b7d7324 4007 #define ADC_SMPR2_SMP3_Msk (0x7U << ADC_SMPR2_SMP3_Pos) /*!< 0x00000E00 */
mbed_official 124:6a4a5b7d7324 4008 #define ADC_SMPR2_SMP3 ADC_SMPR2_SMP3_Msk /*!< ADC channel 3 sampling time selection */
mbed_official 124:6a4a5b7d7324 4009 #define ADC_SMPR2_SMP3_0 (0x1U << ADC_SMPR2_SMP3_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 4010 #define ADC_SMPR2_SMP3_1 (0x2U << ADC_SMPR2_SMP3_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 4011 #define ADC_SMPR2_SMP3_2 (0x4U << ADC_SMPR2_SMP3_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 4012
mbed_official 124:6a4a5b7d7324 4013 #define ADC_SMPR2_SMP4_Pos (12U)
mbed_official 124:6a4a5b7d7324 4014 #define ADC_SMPR2_SMP4_Msk (0x7U << ADC_SMPR2_SMP4_Pos) /*!< 0x00007000 */
mbed_official 124:6a4a5b7d7324 4015 #define ADC_SMPR2_SMP4 ADC_SMPR2_SMP4_Msk /*!< ADC channel 4 sampling time selection */
mbed_official 124:6a4a5b7d7324 4016 #define ADC_SMPR2_SMP4_0 (0x1U << ADC_SMPR2_SMP4_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 4017 #define ADC_SMPR2_SMP4_1 (0x2U << ADC_SMPR2_SMP4_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 4018 #define ADC_SMPR2_SMP4_2 (0x4U << ADC_SMPR2_SMP4_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 4019
mbed_official 124:6a4a5b7d7324 4020 #define ADC_SMPR2_SMP5_Pos (15U)
mbed_official 124:6a4a5b7d7324 4021 #define ADC_SMPR2_SMP5_Msk (0x7U << ADC_SMPR2_SMP5_Pos) /*!< 0x00038000 */
mbed_official 124:6a4a5b7d7324 4022 #define ADC_SMPR2_SMP5 ADC_SMPR2_SMP5_Msk /*!< ADC channel 5 sampling time selection */
mbed_official 124:6a4a5b7d7324 4023 #define ADC_SMPR2_SMP5_0 (0x1U << ADC_SMPR2_SMP5_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 4024 #define ADC_SMPR2_SMP5_1 (0x2U << ADC_SMPR2_SMP5_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 4025 #define ADC_SMPR2_SMP5_2 (0x4U << ADC_SMPR2_SMP5_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 4026
mbed_official 124:6a4a5b7d7324 4027 #define ADC_SMPR2_SMP6_Pos (18U)
mbed_official 124:6a4a5b7d7324 4028 #define ADC_SMPR2_SMP6_Msk (0x7U << ADC_SMPR2_SMP6_Pos) /*!< 0x001C0000 */
mbed_official 124:6a4a5b7d7324 4029 #define ADC_SMPR2_SMP6 ADC_SMPR2_SMP6_Msk /*!< ADC channel 6 sampling time selection */
mbed_official 124:6a4a5b7d7324 4030 #define ADC_SMPR2_SMP6_0 (0x1U << ADC_SMPR2_SMP6_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 4031 #define ADC_SMPR2_SMP6_1 (0x2U << ADC_SMPR2_SMP6_Pos) /*!< 0x00080000 */
mbed_official 124:6a4a5b7d7324 4032 #define ADC_SMPR2_SMP6_2 (0x4U << ADC_SMPR2_SMP6_Pos) /*!< 0x00100000 */
mbed_official 124:6a4a5b7d7324 4033
mbed_official 124:6a4a5b7d7324 4034 #define ADC_SMPR2_SMP7_Pos (21U)
mbed_official 124:6a4a5b7d7324 4035 #define ADC_SMPR2_SMP7_Msk (0x7U << ADC_SMPR2_SMP7_Pos) /*!< 0x00E00000 */
mbed_official 124:6a4a5b7d7324 4036 #define ADC_SMPR2_SMP7 ADC_SMPR2_SMP7_Msk /*!< ADC channel 7 sampling time selection */
mbed_official 124:6a4a5b7d7324 4037 #define ADC_SMPR2_SMP7_0 (0x1U << ADC_SMPR2_SMP7_Pos) /*!< 0x00200000 */
mbed_official 124:6a4a5b7d7324 4038 #define ADC_SMPR2_SMP7_1 (0x2U << ADC_SMPR2_SMP7_Pos) /*!< 0x00400000 */
mbed_official 124:6a4a5b7d7324 4039 #define ADC_SMPR2_SMP7_2 (0x4U << ADC_SMPR2_SMP7_Pos) /*!< 0x00800000 */
mbed_official 124:6a4a5b7d7324 4040
mbed_official 124:6a4a5b7d7324 4041 #define ADC_SMPR2_SMP8_Pos (24U)
mbed_official 124:6a4a5b7d7324 4042 #define ADC_SMPR2_SMP8_Msk (0x7U << ADC_SMPR2_SMP8_Pos) /*!< 0x07000000 */
mbed_official 124:6a4a5b7d7324 4043 #define ADC_SMPR2_SMP8 ADC_SMPR2_SMP8_Msk /*!< ADC channel 8 sampling time selection */
mbed_official 124:6a4a5b7d7324 4044 #define ADC_SMPR2_SMP8_0 (0x1U << ADC_SMPR2_SMP8_Pos) /*!< 0x01000000 */
mbed_official 124:6a4a5b7d7324 4045 #define ADC_SMPR2_SMP8_1 (0x2U << ADC_SMPR2_SMP8_Pos) /*!< 0x02000000 */
mbed_official 124:6a4a5b7d7324 4046 #define ADC_SMPR2_SMP8_2 (0x4U << ADC_SMPR2_SMP8_Pos) /*!< 0x04000000 */
mbed_official 124:6a4a5b7d7324 4047
mbed_official 124:6a4a5b7d7324 4048 #define ADC_SMPR2_SMP9_Pos (27U)
mbed_official 124:6a4a5b7d7324 4049 #define ADC_SMPR2_SMP9_Msk (0x7U << ADC_SMPR2_SMP9_Pos) /*!< 0x38000000 */
mbed_official 124:6a4a5b7d7324 4050 #define ADC_SMPR2_SMP9 ADC_SMPR2_SMP9_Msk /*!< ADC channel 9 sampling time selection */
mbed_official 124:6a4a5b7d7324 4051 #define ADC_SMPR2_SMP9_0 (0x1U << ADC_SMPR2_SMP9_Pos) /*!< 0x08000000 */
mbed_official 124:6a4a5b7d7324 4052 #define ADC_SMPR2_SMP9_1 (0x2U << ADC_SMPR2_SMP9_Pos) /*!< 0x10000000 */
mbed_official 124:6a4a5b7d7324 4053 #define ADC_SMPR2_SMP9_2 (0x4U << ADC_SMPR2_SMP9_Pos) /*!< 0x20000000 */
bogdanm 0:9b334a45a8ff 4054
bogdanm 0:9b334a45a8ff 4055 /****************** Bit definition for ADC_JOFR1 register *******************/
mbed_official 124:6a4a5b7d7324 4056 #define ADC_JOFR1_JOFFSET1_Pos (0U)
mbed_official 124:6a4a5b7d7324 4057 #define ADC_JOFR1_JOFFSET1_Msk (0xFFFU << ADC_JOFR1_JOFFSET1_Pos) /*!< 0x00000FFF */
mbed_official 124:6a4a5b7d7324 4058 #define ADC_JOFR1_JOFFSET1 ADC_JOFR1_JOFFSET1_Msk /*!< ADC group injected sequencer rank 1 offset value */
bogdanm 0:9b334a45a8ff 4059
bogdanm 0:9b334a45a8ff 4060 /****************** Bit definition for ADC_JOFR2 register *******************/
mbed_official 124:6a4a5b7d7324 4061 #define ADC_JOFR2_JOFFSET2_Pos (0U)
mbed_official 124:6a4a5b7d7324 4062 #define ADC_JOFR2_JOFFSET2_Msk (0xFFFU << ADC_JOFR2_JOFFSET2_Pos) /*!< 0x00000FFF */
mbed_official 124:6a4a5b7d7324 4063 #define ADC_JOFR2_JOFFSET2 ADC_JOFR2_JOFFSET2_Msk /*!< ADC group injected sequencer rank 2 offset value */
bogdanm 0:9b334a45a8ff 4064
bogdanm 0:9b334a45a8ff 4065 /****************** Bit definition for ADC_JOFR3 register *******************/
mbed_official 124:6a4a5b7d7324 4066 #define ADC_JOFR3_JOFFSET3_Pos (0U)
mbed_official 124:6a4a5b7d7324 4067 #define ADC_JOFR3_JOFFSET3_Msk (0xFFFU << ADC_JOFR3_JOFFSET3_Pos) /*!< 0x00000FFF */
mbed_official 124:6a4a5b7d7324 4068 #define ADC_JOFR3_JOFFSET3 ADC_JOFR3_JOFFSET3_Msk /*!< ADC group injected sequencer rank 3 offset value */
bogdanm 0:9b334a45a8ff 4069
bogdanm 0:9b334a45a8ff 4070 /****************** Bit definition for ADC_JOFR4 register *******************/
mbed_official 124:6a4a5b7d7324 4071 #define ADC_JOFR4_JOFFSET4_Pos (0U)
mbed_official 124:6a4a5b7d7324 4072 #define ADC_JOFR4_JOFFSET4_Msk (0xFFFU << ADC_JOFR4_JOFFSET4_Pos) /*!< 0x00000FFF */
mbed_official 124:6a4a5b7d7324 4073 #define ADC_JOFR4_JOFFSET4 ADC_JOFR4_JOFFSET4_Msk /*!< ADC group injected sequencer rank 4 offset value */
bogdanm 0:9b334a45a8ff 4074
bogdanm 0:9b334a45a8ff 4075 /******************* Bit definition for ADC_HTR register ********************/
mbed_official 124:6a4a5b7d7324 4076 #define ADC_HTR_HT_Pos (0U)
mbed_official 124:6a4a5b7d7324 4077 #define ADC_HTR_HT_Msk (0xFFFU << ADC_HTR_HT_Pos) /*!< 0x00000FFF */
mbed_official 124:6a4a5b7d7324 4078 #define ADC_HTR_HT ADC_HTR_HT_Msk /*!< ADC analog watchdog 1 threshold high */
bogdanm 0:9b334a45a8ff 4079
bogdanm 0:9b334a45a8ff 4080 /******************* Bit definition for ADC_LTR register ********************/
mbed_official 124:6a4a5b7d7324 4081 #define ADC_LTR_LT_Pos (0U)
mbed_official 124:6a4a5b7d7324 4082 #define ADC_LTR_LT_Msk (0xFFFU << ADC_LTR_LT_Pos) /*!< 0x00000FFF */
mbed_official 124:6a4a5b7d7324 4083 #define ADC_LTR_LT ADC_LTR_LT_Msk /*!< ADC analog watchdog 1 threshold low */
bogdanm 0:9b334a45a8ff 4084
bogdanm 0:9b334a45a8ff 4085 /******************* Bit definition for ADC_SQR1 register *******************/
mbed_official 124:6a4a5b7d7324 4086 #define ADC_SQR1_SQ13_Pos (0U)
mbed_official 124:6a4a5b7d7324 4087 #define ADC_SQR1_SQ13_Msk (0x1FU << ADC_SQR1_SQ13_Pos) /*!< 0x0000001F */
mbed_official 124:6a4a5b7d7324 4088 #define ADC_SQR1_SQ13 ADC_SQR1_SQ13_Msk /*!< ADC group regular sequencer rank 13 */
mbed_official 124:6a4a5b7d7324 4089 #define ADC_SQR1_SQ13_0 (0x01U << ADC_SQR1_SQ13_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 4090 #define ADC_SQR1_SQ13_1 (0x02U << ADC_SQR1_SQ13_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 4091 #define ADC_SQR1_SQ13_2 (0x04U << ADC_SQR1_SQ13_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 4092 #define ADC_SQR1_SQ13_3 (0x08U << ADC_SQR1_SQ13_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 4093 #define ADC_SQR1_SQ13_4 (0x10U << ADC_SQR1_SQ13_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 4094
mbed_official 124:6a4a5b7d7324 4095 #define ADC_SQR1_SQ14_Pos (5U)
mbed_official 124:6a4a5b7d7324 4096 #define ADC_SQR1_SQ14_Msk (0x1FU << ADC_SQR1_SQ14_Pos) /*!< 0x000003E0 */
mbed_official 124:6a4a5b7d7324 4097 #define ADC_SQR1_SQ14 ADC_SQR1_SQ14_Msk /*!< ADC group regular sequencer rank 14 */
mbed_official 124:6a4a5b7d7324 4098 #define ADC_SQR1_SQ14_0 (0x01U << ADC_SQR1_SQ14_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 4099 #define ADC_SQR1_SQ14_1 (0x02U << ADC_SQR1_SQ14_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 4100 #define ADC_SQR1_SQ14_2 (0x04U << ADC_SQR1_SQ14_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 4101 #define ADC_SQR1_SQ14_3 (0x08U << ADC_SQR1_SQ14_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 4102 #define ADC_SQR1_SQ14_4 (0x10U << ADC_SQR1_SQ14_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 4103
mbed_official 124:6a4a5b7d7324 4104 #define ADC_SQR1_SQ15_Pos (10U)
mbed_official 124:6a4a5b7d7324 4105 #define ADC_SQR1_SQ15_Msk (0x1FU << ADC_SQR1_SQ15_Pos) /*!< 0x00007C00 */
mbed_official 124:6a4a5b7d7324 4106 #define ADC_SQR1_SQ15 ADC_SQR1_SQ15_Msk /*!< ADC group regular sequencer rank 15 */
mbed_official 124:6a4a5b7d7324 4107 #define ADC_SQR1_SQ15_0 (0x01U << ADC_SQR1_SQ15_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 4108 #define ADC_SQR1_SQ15_1 (0x02U << ADC_SQR1_SQ15_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 4109 #define ADC_SQR1_SQ15_2 (0x04U << ADC_SQR1_SQ15_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 4110 #define ADC_SQR1_SQ15_3 (0x08U << ADC_SQR1_SQ15_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 4111 #define ADC_SQR1_SQ15_4 (0x10U << ADC_SQR1_SQ15_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 4112
mbed_official 124:6a4a5b7d7324 4113 #define ADC_SQR1_SQ16_Pos (15U)
mbed_official 124:6a4a5b7d7324 4114 #define ADC_SQR1_SQ16_Msk (0x1FU << ADC_SQR1_SQ16_Pos) /*!< 0x000F8000 */
mbed_official 124:6a4a5b7d7324 4115 #define ADC_SQR1_SQ16 ADC_SQR1_SQ16_Msk /*!< ADC group regular sequencer rank 16 */
mbed_official 124:6a4a5b7d7324 4116 #define ADC_SQR1_SQ16_0 (0x01U << ADC_SQR1_SQ16_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 4117 #define ADC_SQR1_SQ16_1 (0x02U << ADC_SQR1_SQ16_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 4118 #define ADC_SQR1_SQ16_2 (0x04U << ADC_SQR1_SQ16_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 4119 #define ADC_SQR1_SQ16_3 (0x08U << ADC_SQR1_SQ16_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 4120 #define ADC_SQR1_SQ16_4 (0x10U << ADC_SQR1_SQ16_Pos) /*!< 0x00080000 */
mbed_official 124:6a4a5b7d7324 4121
mbed_official 124:6a4a5b7d7324 4122 #define ADC_SQR1_L_Pos (20U)
mbed_official 124:6a4a5b7d7324 4123 #define ADC_SQR1_L_Msk (0xFU << ADC_SQR1_L_Pos) /*!< 0x00F00000 */
mbed_official 124:6a4a5b7d7324 4124 #define ADC_SQR1_L ADC_SQR1_L_Msk /*!< ADC group regular sequencer scan length */
mbed_official 124:6a4a5b7d7324 4125 #define ADC_SQR1_L_0 (0x1U << ADC_SQR1_L_Pos) /*!< 0x00100000 */
mbed_official 124:6a4a5b7d7324 4126 #define ADC_SQR1_L_1 (0x2U << ADC_SQR1_L_Pos) /*!< 0x00200000 */
mbed_official 124:6a4a5b7d7324 4127 #define ADC_SQR1_L_2 (0x4U << ADC_SQR1_L_Pos) /*!< 0x00400000 */
mbed_official 124:6a4a5b7d7324 4128 #define ADC_SQR1_L_3 (0x8U << ADC_SQR1_L_Pos) /*!< 0x00800000 */
bogdanm 0:9b334a45a8ff 4129
bogdanm 0:9b334a45a8ff 4130 /******************* Bit definition for ADC_SQR2 register *******************/
mbed_official 124:6a4a5b7d7324 4131 #define ADC_SQR2_SQ7_Pos (0U)
mbed_official 124:6a4a5b7d7324 4132 #define ADC_SQR2_SQ7_Msk (0x1FU << ADC_SQR2_SQ7_Pos) /*!< 0x0000001F */
mbed_official 124:6a4a5b7d7324 4133 #define ADC_SQR2_SQ7 ADC_SQR2_SQ7_Msk /*!< ADC group regular sequencer rank 7 */
mbed_official 124:6a4a5b7d7324 4134 #define ADC_SQR2_SQ7_0 (0x01U << ADC_SQR2_SQ7_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 4135 #define ADC_SQR2_SQ7_1 (0x02U << ADC_SQR2_SQ7_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 4136 #define ADC_SQR2_SQ7_2 (0x04U << ADC_SQR2_SQ7_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 4137 #define ADC_SQR2_SQ7_3 (0x08U << ADC_SQR2_SQ7_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 4138 #define ADC_SQR2_SQ7_4 (0x10U << ADC_SQR2_SQ7_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 4139
mbed_official 124:6a4a5b7d7324 4140 #define ADC_SQR2_SQ8_Pos (5U)
mbed_official 124:6a4a5b7d7324 4141 #define ADC_SQR2_SQ8_Msk (0x1FU << ADC_SQR2_SQ8_Pos) /*!< 0x000003E0 */
mbed_official 124:6a4a5b7d7324 4142 #define ADC_SQR2_SQ8 ADC_SQR2_SQ8_Msk /*!< ADC group regular sequencer rank 8 */
mbed_official 124:6a4a5b7d7324 4143 #define ADC_SQR2_SQ8_0 (0x01U << ADC_SQR2_SQ8_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 4144 #define ADC_SQR2_SQ8_1 (0x02U << ADC_SQR2_SQ8_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 4145 #define ADC_SQR2_SQ8_2 (0x04U << ADC_SQR2_SQ8_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 4146 #define ADC_SQR2_SQ8_3 (0x08U << ADC_SQR2_SQ8_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 4147 #define ADC_SQR2_SQ8_4 (0x10U << ADC_SQR2_SQ8_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 4148
mbed_official 124:6a4a5b7d7324 4149 #define ADC_SQR2_SQ9_Pos (10U)
mbed_official 124:6a4a5b7d7324 4150 #define ADC_SQR2_SQ9_Msk (0x1FU << ADC_SQR2_SQ9_Pos) /*!< 0x00007C00 */
mbed_official 124:6a4a5b7d7324 4151 #define ADC_SQR2_SQ9 ADC_SQR2_SQ9_Msk /*!< ADC group regular sequencer rank 9 */
mbed_official 124:6a4a5b7d7324 4152 #define ADC_SQR2_SQ9_0 (0x01U << ADC_SQR2_SQ9_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 4153 #define ADC_SQR2_SQ9_1 (0x02U << ADC_SQR2_SQ9_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 4154 #define ADC_SQR2_SQ9_2 (0x04U << ADC_SQR2_SQ9_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 4155 #define ADC_SQR2_SQ9_3 (0x08U << ADC_SQR2_SQ9_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 4156 #define ADC_SQR2_SQ9_4 (0x10U << ADC_SQR2_SQ9_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 4157
mbed_official 124:6a4a5b7d7324 4158 #define ADC_SQR2_SQ10_Pos (15U)
mbed_official 124:6a4a5b7d7324 4159 #define ADC_SQR2_SQ10_Msk (0x1FU << ADC_SQR2_SQ10_Pos) /*!< 0x000F8000 */
mbed_official 124:6a4a5b7d7324 4160 #define ADC_SQR2_SQ10 ADC_SQR2_SQ10_Msk /*!< ADC group regular sequencer rank 10 */
mbed_official 124:6a4a5b7d7324 4161 #define ADC_SQR2_SQ10_0 (0x01U << ADC_SQR2_SQ10_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 4162 #define ADC_SQR2_SQ10_1 (0x02U << ADC_SQR2_SQ10_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 4163 #define ADC_SQR2_SQ10_2 (0x04U << ADC_SQR2_SQ10_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 4164 #define ADC_SQR2_SQ10_3 (0x08U << ADC_SQR2_SQ10_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 4165 #define ADC_SQR2_SQ10_4 (0x10U << ADC_SQR2_SQ10_Pos) /*!< 0x00080000 */
mbed_official 124:6a4a5b7d7324 4166
mbed_official 124:6a4a5b7d7324 4167 #define ADC_SQR2_SQ11_Pos (20U)
mbed_official 124:6a4a5b7d7324 4168 #define ADC_SQR2_SQ11_Msk (0x1FU << ADC_SQR2_SQ11_Pos) /*!< 0x01F00000 */
mbed_official 124:6a4a5b7d7324 4169 #define ADC_SQR2_SQ11 ADC_SQR2_SQ11_Msk /*!< ADC group regular sequencer rank 1 */
mbed_official 124:6a4a5b7d7324 4170 #define ADC_SQR2_SQ11_0 (0x01U << ADC_SQR2_SQ11_Pos) /*!< 0x00100000 */
mbed_official 124:6a4a5b7d7324 4171 #define ADC_SQR2_SQ11_1 (0x02U << ADC_SQR2_SQ11_Pos) /*!< 0x00200000 */
mbed_official 124:6a4a5b7d7324 4172 #define ADC_SQR2_SQ11_2 (0x04U << ADC_SQR2_SQ11_Pos) /*!< 0x00400000 */
mbed_official 124:6a4a5b7d7324 4173 #define ADC_SQR2_SQ11_3 (0x08U << ADC_SQR2_SQ11_Pos) /*!< 0x00800000 */
mbed_official 124:6a4a5b7d7324 4174 #define ADC_SQR2_SQ11_4 (0x10U << ADC_SQR2_SQ11_Pos) /*!< 0x01000000 */
mbed_official 124:6a4a5b7d7324 4175
mbed_official 124:6a4a5b7d7324 4176 #define ADC_SQR2_SQ12_Pos (25U)
mbed_official 124:6a4a5b7d7324 4177 #define ADC_SQR2_SQ12_Msk (0x1FU << ADC_SQR2_SQ12_Pos) /*!< 0x3E000000 */
mbed_official 124:6a4a5b7d7324 4178 #define ADC_SQR2_SQ12 ADC_SQR2_SQ12_Msk /*!< ADC group regular sequencer rank 12 */
mbed_official 124:6a4a5b7d7324 4179 #define ADC_SQR2_SQ12_0 (0x01U << ADC_SQR2_SQ12_Pos) /*!< 0x02000000 */
mbed_official 124:6a4a5b7d7324 4180 #define ADC_SQR2_SQ12_1 (0x02U << ADC_SQR2_SQ12_Pos) /*!< 0x04000000 */
mbed_official 124:6a4a5b7d7324 4181 #define ADC_SQR2_SQ12_2 (0x04U << ADC_SQR2_SQ12_Pos) /*!< 0x08000000 */
mbed_official 124:6a4a5b7d7324 4182 #define ADC_SQR2_SQ12_3 (0x08U << ADC_SQR2_SQ12_Pos) /*!< 0x10000000 */
mbed_official 124:6a4a5b7d7324 4183 #define ADC_SQR2_SQ12_4 (0x10U << ADC_SQR2_SQ12_Pos) /*!< 0x20000000 */
bogdanm 0:9b334a45a8ff 4184
bogdanm 0:9b334a45a8ff 4185 /******************* Bit definition for ADC_SQR3 register *******************/
mbed_official 124:6a4a5b7d7324 4186 #define ADC_SQR3_SQ1_Pos (0U)
mbed_official 124:6a4a5b7d7324 4187 #define ADC_SQR3_SQ1_Msk (0x1FU << ADC_SQR3_SQ1_Pos) /*!< 0x0000001F */
mbed_official 124:6a4a5b7d7324 4188 #define ADC_SQR3_SQ1 ADC_SQR3_SQ1_Msk /*!< ADC group regular sequencer rank 1 */
mbed_official 124:6a4a5b7d7324 4189 #define ADC_SQR3_SQ1_0 (0x01U << ADC_SQR3_SQ1_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 4190 #define ADC_SQR3_SQ1_1 (0x02U << ADC_SQR3_SQ1_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 4191 #define ADC_SQR3_SQ1_2 (0x04U << ADC_SQR3_SQ1_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 4192 #define ADC_SQR3_SQ1_3 (0x08U << ADC_SQR3_SQ1_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 4193 #define ADC_SQR3_SQ1_4 (0x10U << ADC_SQR3_SQ1_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 4194
mbed_official 124:6a4a5b7d7324 4195 #define ADC_SQR3_SQ2_Pos (5U)
mbed_official 124:6a4a5b7d7324 4196 #define ADC_SQR3_SQ2_Msk (0x1FU << ADC_SQR3_SQ2_Pos) /*!< 0x000003E0 */
mbed_official 124:6a4a5b7d7324 4197 #define ADC_SQR3_SQ2 ADC_SQR3_SQ2_Msk /*!< ADC group regular sequencer rank 2 */
mbed_official 124:6a4a5b7d7324 4198 #define ADC_SQR3_SQ2_0 (0x01U << ADC_SQR3_SQ2_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 4199 #define ADC_SQR3_SQ2_1 (0x02U << ADC_SQR3_SQ2_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 4200 #define ADC_SQR3_SQ2_2 (0x04U << ADC_SQR3_SQ2_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 4201 #define ADC_SQR3_SQ2_3 (0x08U << ADC_SQR3_SQ2_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 4202 #define ADC_SQR3_SQ2_4 (0x10U << ADC_SQR3_SQ2_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 4203
mbed_official 124:6a4a5b7d7324 4204 #define ADC_SQR3_SQ3_Pos (10U)
mbed_official 124:6a4a5b7d7324 4205 #define ADC_SQR3_SQ3_Msk (0x1FU << ADC_SQR3_SQ3_Pos) /*!< 0x00007C00 */
mbed_official 124:6a4a5b7d7324 4206 #define ADC_SQR3_SQ3 ADC_SQR3_SQ3_Msk /*!< ADC group regular sequencer rank 3 */
mbed_official 124:6a4a5b7d7324 4207 #define ADC_SQR3_SQ3_0 (0x01U << ADC_SQR3_SQ3_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 4208 #define ADC_SQR3_SQ3_1 (0x02U << ADC_SQR3_SQ3_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 4209 #define ADC_SQR3_SQ3_2 (0x04U << ADC_SQR3_SQ3_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 4210 #define ADC_SQR3_SQ3_3 (0x08U << ADC_SQR3_SQ3_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 4211 #define ADC_SQR3_SQ3_4 (0x10U << ADC_SQR3_SQ3_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 4212
mbed_official 124:6a4a5b7d7324 4213 #define ADC_SQR3_SQ4_Pos (15U)
mbed_official 124:6a4a5b7d7324 4214 #define ADC_SQR3_SQ4_Msk (0x1FU << ADC_SQR3_SQ4_Pos) /*!< 0x000F8000 */
mbed_official 124:6a4a5b7d7324 4215 #define ADC_SQR3_SQ4 ADC_SQR3_SQ4_Msk /*!< ADC group regular sequencer rank 4 */
mbed_official 124:6a4a5b7d7324 4216 #define ADC_SQR3_SQ4_0 (0x01U << ADC_SQR3_SQ4_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 4217 #define ADC_SQR3_SQ4_1 (0x02U << ADC_SQR3_SQ4_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 4218 #define ADC_SQR3_SQ4_2 (0x04U << ADC_SQR3_SQ4_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 4219 #define ADC_SQR3_SQ4_3 (0x08U << ADC_SQR3_SQ4_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 4220 #define ADC_SQR3_SQ4_4 (0x10U << ADC_SQR3_SQ4_Pos) /*!< 0x00080000 */
mbed_official 124:6a4a5b7d7324 4221
mbed_official 124:6a4a5b7d7324 4222 #define ADC_SQR3_SQ5_Pos (20U)
mbed_official 124:6a4a5b7d7324 4223 #define ADC_SQR3_SQ5_Msk (0x1FU << ADC_SQR3_SQ5_Pos) /*!< 0x01F00000 */
mbed_official 124:6a4a5b7d7324 4224 #define ADC_SQR3_SQ5 ADC_SQR3_SQ5_Msk /*!< ADC group regular sequencer rank 5 */
mbed_official 124:6a4a5b7d7324 4225 #define ADC_SQR3_SQ5_0 (0x01U << ADC_SQR3_SQ5_Pos) /*!< 0x00100000 */
mbed_official 124:6a4a5b7d7324 4226 #define ADC_SQR3_SQ5_1 (0x02U << ADC_SQR3_SQ5_Pos) /*!< 0x00200000 */
mbed_official 124:6a4a5b7d7324 4227 #define ADC_SQR3_SQ5_2 (0x04U << ADC_SQR3_SQ5_Pos) /*!< 0x00400000 */
mbed_official 124:6a4a5b7d7324 4228 #define ADC_SQR3_SQ5_3 (0x08U << ADC_SQR3_SQ5_Pos) /*!< 0x00800000 */
mbed_official 124:6a4a5b7d7324 4229 #define ADC_SQR3_SQ5_4 (0x10U << ADC_SQR3_SQ5_Pos) /*!< 0x01000000 */
mbed_official 124:6a4a5b7d7324 4230
mbed_official 124:6a4a5b7d7324 4231 #define ADC_SQR3_SQ6_Pos (25U)
mbed_official 124:6a4a5b7d7324 4232 #define ADC_SQR3_SQ6_Msk (0x1FU << ADC_SQR3_SQ6_Pos) /*!< 0x3E000000 */
mbed_official 124:6a4a5b7d7324 4233 #define ADC_SQR3_SQ6 ADC_SQR3_SQ6_Msk /*!< ADC group regular sequencer rank 6 */
mbed_official 124:6a4a5b7d7324 4234 #define ADC_SQR3_SQ6_0 (0x01U << ADC_SQR3_SQ6_Pos) /*!< 0x02000000 */
mbed_official 124:6a4a5b7d7324 4235 #define ADC_SQR3_SQ6_1 (0x02U << ADC_SQR3_SQ6_Pos) /*!< 0x04000000 */
mbed_official 124:6a4a5b7d7324 4236 #define ADC_SQR3_SQ6_2 (0x04U << ADC_SQR3_SQ6_Pos) /*!< 0x08000000 */
mbed_official 124:6a4a5b7d7324 4237 #define ADC_SQR3_SQ6_3 (0x08U << ADC_SQR3_SQ6_Pos) /*!< 0x10000000 */
mbed_official 124:6a4a5b7d7324 4238 #define ADC_SQR3_SQ6_4 (0x10U << ADC_SQR3_SQ6_Pos) /*!< 0x20000000 */
bogdanm 0:9b334a45a8ff 4239
bogdanm 0:9b334a45a8ff 4240 /******************* Bit definition for ADC_JSQR register *******************/
mbed_official 124:6a4a5b7d7324 4241 #define ADC_JSQR_JSQ1_Pos (0U)
mbed_official 124:6a4a5b7d7324 4242 #define ADC_JSQR_JSQ1_Msk (0x1FU << ADC_JSQR_JSQ1_Pos) /*!< 0x0000001F */
mbed_official 124:6a4a5b7d7324 4243 #define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk /*!< ADC group injected sequencer rank 1 */
mbed_official 124:6a4a5b7d7324 4244 #define ADC_JSQR_JSQ1_0 (0x01U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 4245 #define ADC_JSQR_JSQ1_1 (0x02U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 4246 #define ADC_JSQR_JSQ1_2 (0x04U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 4247 #define ADC_JSQR_JSQ1_3 (0x08U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 4248 #define ADC_JSQR_JSQ1_4 (0x10U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 4249
mbed_official 124:6a4a5b7d7324 4250 #define ADC_JSQR_JSQ2_Pos (5U)
mbed_official 124:6a4a5b7d7324 4251 #define ADC_JSQR_JSQ2_Msk (0x1FU << ADC_JSQR_JSQ2_Pos) /*!< 0x000003E0 */
mbed_official 124:6a4a5b7d7324 4252 #define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk /*!< ADC group injected sequencer rank 2 */
mbed_official 124:6a4a5b7d7324 4253 #define ADC_JSQR_JSQ2_0 (0x01U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 4254 #define ADC_JSQR_JSQ2_1 (0x02U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 4255 #define ADC_JSQR_JSQ2_2 (0x04U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 4256 #define ADC_JSQR_JSQ2_3 (0x08U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 4257 #define ADC_JSQR_JSQ2_4 (0x10U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 4258
mbed_official 124:6a4a5b7d7324 4259 #define ADC_JSQR_JSQ3_Pos (10U)
mbed_official 124:6a4a5b7d7324 4260 #define ADC_JSQR_JSQ3_Msk (0x1FU << ADC_JSQR_JSQ3_Pos) /*!< 0x00007C00 */
mbed_official 124:6a4a5b7d7324 4261 #define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk /*!< ADC group injected sequencer rank 3 */
mbed_official 124:6a4a5b7d7324 4262 #define ADC_JSQR_JSQ3_0 (0x01U << ADC_JSQR_JSQ3_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 4263 #define ADC_JSQR_JSQ3_1 (0x02U << ADC_JSQR_JSQ3_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 4264 #define ADC_JSQR_JSQ3_2 (0x04U << ADC_JSQR_JSQ3_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 4265 #define ADC_JSQR_JSQ3_3 (0x08U << ADC_JSQR_JSQ3_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 4266 #define ADC_JSQR_JSQ3_4 (0x10U << ADC_JSQR_JSQ3_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 4267
mbed_official 124:6a4a5b7d7324 4268 #define ADC_JSQR_JSQ4_Pos (15U)
mbed_official 124:6a4a5b7d7324 4269 #define ADC_JSQR_JSQ4_Msk (0x1FU << ADC_JSQR_JSQ4_Pos) /*!< 0x000F8000 */
mbed_official 124:6a4a5b7d7324 4270 #define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk /*!< ADC group injected sequencer rank 4 */
mbed_official 124:6a4a5b7d7324 4271 #define ADC_JSQR_JSQ4_0 (0x01U << ADC_JSQR_JSQ4_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 4272 #define ADC_JSQR_JSQ4_1 (0x02U << ADC_JSQR_JSQ4_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 4273 #define ADC_JSQR_JSQ4_2 (0x04U << ADC_JSQR_JSQ4_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 4274 #define ADC_JSQR_JSQ4_3 (0x08U << ADC_JSQR_JSQ4_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 4275 #define ADC_JSQR_JSQ4_4 (0x10U << ADC_JSQR_JSQ4_Pos) /*!< 0x00080000 */
mbed_official 124:6a4a5b7d7324 4276
mbed_official 124:6a4a5b7d7324 4277 #define ADC_JSQR_JL_Pos (20U)
mbed_official 124:6a4a5b7d7324 4278 #define ADC_JSQR_JL_Msk (0x3U << ADC_JSQR_JL_Pos) /*!< 0x00300000 */
mbed_official 124:6a4a5b7d7324 4279 #define ADC_JSQR_JL ADC_JSQR_JL_Msk /*!< ADC group injected sequencer scan length */
mbed_official 124:6a4a5b7d7324 4280 #define ADC_JSQR_JL_0 (0x1U << ADC_JSQR_JL_Pos) /*!< 0x00100000 */
mbed_official 124:6a4a5b7d7324 4281 #define ADC_JSQR_JL_1 (0x2U << ADC_JSQR_JL_Pos) /*!< 0x00200000 */
bogdanm 0:9b334a45a8ff 4282
bogdanm 0:9b334a45a8ff 4283 /******************* Bit definition for ADC_JDR1 register *******************/
mbed_official 124:6a4a5b7d7324 4284 #define ADC_JDR1_JDATA_Pos (0U)
mbed_official 124:6a4a5b7d7324 4285 #define ADC_JDR1_JDATA_Msk (0xFFFFU << ADC_JDR1_JDATA_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 4286 #define ADC_JDR1_JDATA ADC_JDR1_JDATA_Msk /*!< ADC group injected sequencer rank 1 conversion data */
bogdanm 0:9b334a45a8ff 4287
bogdanm 0:9b334a45a8ff 4288 /******************* Bit definition for ADC_JDR2 register *******************/
mbed_official 124:6a4a5b7d7324 4289 #define ADC_JDR2_JDATA_Pos (0U)
mbed_official 124:6a4a5b7d7324 4290 #define ADC_JDR2_JDATA_Msk (0xFFFFU << ADC_JDR2_JDATA_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 4291 #define ADC_JDR2_JDATA ADC_JDR2_JDATA_Msk /*!< ADC group injected sequencer rank 2 conversion data */
bogdanm 0:9b334a45a8ff 4292
bogdanm 0:9b334a45a8ff 4293 /******************* Bit definition for ADC_JDR3 register *******************/
mbed_official 124:6a4a5b7d7324 4294 #define ADC_JDR3_JDATA_Pos (0U)
mbed_official 124:6a4a5b7d7324 4295 #define ADC_JDR3_JDATA_Msk (0xFFFFU << ADC_JDR3_JDATA_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 4296 #define ADC_JDR3_JDATA ADC_JDR3_JDATA_Msk /*!< ADC group injected sequencer rank 3 conversion data */
bogdanm 0:9b334a45a8ff 4297
bogdanm 0:9b334a45a8ff 4298 /******************* Bit definition for ADC_JDR4 register *******************/
mbed_official 124:6a4a5b7d7324 4299 #define ADC_JDR4_JDATA_Pos (0U)
mbed_official 124:6a4a5b7d7324 4300 #define ADC_JDR4_JDATA_Msk (0xFFFFU << ADC_JDR4_JDATA_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 4301 #define ADC_JDR4_JDATA ADC_JDR4_JDATA_Msk /*!< ADC group injected sequencer rank 4 conversion data */
bogdanm 0:9b334a45a8ff 4302
bogdanm 0:9b334a45a8ff 4303 /******************** Bit definition for ADC_DR register ********************/
mbed_official 124:6a4a5b7d7324 4304 #define ADC_DR_DATA_Pos (0U)
mbed_official 124:6a4a5b7d7324 4305 #define ADC_DR_DATA_Msk (0xFFFFU << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 4306 #define ADC_DR_DATA ADC_DR_DATA_Msk /*!< ADC group regular conversion data */
bogdanm 0:9b334a45a8ff 4307 /******************************************************************************/
bogdanm 0:9b334a45a8ff 4308 /* */
bogdanm 0:9b334a45a8ff 4309 /* Digital to Analog Converter */
bogdanm 0:9b334a45a8ff 4310 /* */
bogdanm 0:9b334a45a8ff 4311 /******************************************************************************/
bogdanm 0:9b334a45a8ff 4312
bogdanm 0:9b334a45a8ff 4313 /******************** Bit definition for DAC_CR register ********************/
mbed_official 124:6a4a5b7d7324 4314 #define DAC_CR_EN1_Pos (0U)
mbed_official 124:6a4a5b7d7324 4315 #define DAC_CR_EN1_Msk (0x1U << DAC_CR_EN1_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 4316 #define DAC_CR_EN1 DAC_CR_EN1_Msk /*!< DAC channel1 enable */
mbed_official 124:6a4a5b7d7324 4317 #define DAC_CR_BOFF1_Pos (1U)
mbed_official 124:6a4a5b7d7324 4318 #define DAC_CR_BOFF1_Msk (0x1U << DAC_CR_BOFF1_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 4319 #define DAC_CR_BOFF1 DAC_CR_BOFF1_Msk /*!< DAC channel1 output buffer disable */
mbed_official 124:6a4a5b7d7324 4320 #define DAC_CR_TEN1_Pos (2U)
mbed_official 124:6a4a5b7d7324 4321 #define DAC_CR_TEN1_Msk (0x1U << DAC_CR_TEN1_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 4322 #define DAC_CR_TEN1 DAC_CR_TEN1_Msk /*!< DAC channel1 Trigger enable */
mbed_official 124:6a4a5b7d7324 4323
mbed_official 124:6a4a5b7d7324 4324 #define DAC_CR_TSEL1_Pos (3U)
mbed_official 124:6a4a5b7d7324 4325 #define DAC_CR_TSEL1_Msk (0x7U << DAC_CR_TSEL1_Pos) /*!< 0x00000038 */
mbed_official 124:6a4a5b7d7324 4326 #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk /*!< TSEL1[2:0] (DAC channel1 Trigger selection) */
mbed_official 124:6a4a5b7d7324 4327 #define DAC_CR_TSEL1_0 (0x1U << DAC_CR_TSEL1_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 4328 #define DAC_CR_TSEL1_1 (0x2U << DAC_CR_TSEL1_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 4329 #define DAC_CR_TSEL1_2 (0x4U << DAC_CR_TSEL1_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 4330
mbed_official 124:6a4a5b7d7324 4331 #define DAC_CR_WAVE1_Pos (6U)
mbed_official 124:6a4a5b7d7324 4332 #define DAC_CR_WAVE1_Msk (0x3U << DAC_CR_WAVE1_Pos) /*!< 0x000000C0 */
mbed_official 124:6a4a5b7d7324 4333 #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk /*!< WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */
mbed_official 124:6a4a5b7d7324 4334 #define DAC_CR_WAVE1_0 (0x1U << DAC_CR_WAVE1_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 4335 #define DAC_CR_WAVE1_1 (0x2U << DAC_CR_WAVE1_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 4336
mbed_official 124:6a4a5b7d7324 4337 #define DAC_CR_MAMP1_Pos (8U)
mbed_official 124:6a4a5b7d7324 4338 #define DAC_CR_MAMP1_Msk (0xFU << DAC_CR_MAMP1_Pos) /*!< 0x00000F00 */
mbed_official 124:6a4a5b7d7324 4339 #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk /*!< MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
mbed_official 124:6a4a5b7d7324 4340 #define DAC_CR_MAMP1_0 (0x1U << DAC_CR_MAMP1_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 4341 #define DAC_CR_MAMP1_1 (0x2U << DAC_CR_MAMP1_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 4342 #define DAC_CR_MAMP1_2 (0x4U << DAC_CR_MAMP1_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 4343 #define DAC_CR_MAMP1_3 (0x8U << DAC_CR_MAMP1_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 4344
mbed_official 124:6a4a5b7d7324 4345 #define DAC_CR_DMAEN1_Pos (12U)
mbed_official 124:6a4a5b7d7324 4346 #define DAC_CR_DMAEN1_Msk (0x1U << DAC_CR_DMAEN1_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 4347 #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk /*!< DAC channel1 DMA enable */
mbed_official 124:6a4a5b7d7324 4348 #define DAC_CR_EN2_Pos (16U)
mbed_official 124:6a4a5b7d7324 4349 #define DAC_CR_EN2_Msk (0x1U << DAC_CR_EN2_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 4350 #define DAC_CR_EN2 DAC_CR_EN2_Msk /*!< DAC channel2 enable */
mbed_official 124:6a4a5b7d7324 4351 #define DAC_CR_BOFF2_Pos (17U)
mbed_official 124:6a4a5b7d7324 4352 #define DAC_CR_BOFF2_Msk (0x1U << DAC_CR_BOFF2_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 4353 #define DAC_CR_BOFF2 DAC_CR_BOFF2_Msk /*!< DAC channel2 output buffer disable */
mbed_official 124:6a4a5b7d7324 4354 #define DAC_CR_TEN2_Pos (18U)
mbed_official 124:6a4a5b7d7324 4355 #define DAC_CR_TEN2_Msk (0x1U << DAC_CR_TEN2_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 4356 #define DAC_CR_TEN2 DAC_CR_TEN2_Msk /*!< DAC channel2 Trigger enable */
mbed_official 124:6a4a5b7d7324 4357
mbed_official 124:6a4a5b7d7324 4358 #define DAC_CR_TSEL2_Pos (19U)
mbed_official 124:6a4a5b7d7324 4359 #define DAC_CR_TSEL2_Msk (0x7U << DAC_CR_TSEL2_Pos) /*!< 0x00380000 */
mbed_official 124:6a4a5b7d7324 4360 #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk /*!< TSEL2[2:0] (DAC channel2 Trigger selection) */
mbed_official 124:6a4a5b7d7324 4361 #define DAC_CR_TSEL2_0 (0x1U << DAC_CR_TSEL2_Pos) /*!< 0x00080000 */
mbed_official 124:6a4a5b7d7324 4362 #define DAC_CR_TSEL2_1 (0x2U << DAC_CR_TSEL2_Pos) /*!< 0x00100000 */
mbed_official 124:6a4a5b7d7324 4363 #define DAC_CR_TSEL2_2 (0x4U << DAC_CR_TSEL2_Pos) /*!< 0x00200000 */
mbed_official 124:6a4a5b7d7324 4364
mbed_official 124:6a4a5b7d7324 4365 #define DAC_CR_WAVE2_Pos (22U)
mbed_official 124:6a4a5b7d7324 4366 #define DAC_CR_WAVE2_Msk (0x3U << DAC_CR_WAVE2_Pos) /*!< 0x00C00000 */
mbed_official 124:6a4a5b7d7324 4367 #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk /*!< WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
mbed_official 124:6a4a5b7d7324 4368 #define DAC_CR_WAVE2_0 (0x1U << DAC_CR_WAVE2_Pos) /*!< 0x00400000 */
mbed_official 124:6a4a5b7d7324 4369 #define DAC_CR_WAVE2_1 (0x2U << DAC_CR_WAVE2_Pos) /*!< 0x00800000 */
mbed_official 124:6a4a5b7d7324 4370
mbed_official 124:6a4a5b7d7324 4371 #define DAC_CR_MAMP2_Pos (24U)
mbed_official 124:6a4a5b7d7324 4372 #define DAC_CR_MAMP2_Msk (0xFU << DAC_CR_MAMP2_Pos) /*!< 0x0F000000 */
mbed_official 124:6a4a5b7d7324 4373 #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk /*!< MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
mbed_official 124:6a4a5b7d7324 4374 #define DAC_CR_MAMP2_0 (0x1U << DAC_CR_MAMP2_Pos) /*!< 0x01000000 */
mbed_official 124:6a4a5b7d7324 4375 #define DAC_CR_MAMP2_1 (0x2U << DAC_CR_MAMP2_Pos) /*!< 0x02000000 */
mbed_official 124:6a4a5b7d7324 4376 #define DAC_CR_MAMP2_2 (0x4U << DAC_CR_MAMP2_Pos) /*!< 0x04000000 */
mbed_official 124:6a4a5b7d7324 4377 #define DAC_CR_MAMP2_3 (0x8U << DAC_CR_MAMP2_Pos) /*!< 0x08000000 */
mbed_official 124:6a4a5b7d7324 4378
mbed_official 124:6a4a5b7d7324 4379 #define DAC_CR_DMAEN2_Pos (28U)
mbed_official 124:6a4a5b7d7324 4380 #define DAC_CR_DMAEN2_Msk (0x1U << DAC_CR_DMAEN2_Pos) /*!< 0x10000000 */
mbed_official 124:6a4a5b7d7324 4381 #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk /*!< DAC channel2 DMA enabled */
mbed_official 124:6a4a5b7d7324 4382
mbed_official 124:6a4a5b7d7324 4383 #define DAC_CR_DMAUDRIE1_Pos (13U)
mbed_official 124:6a4a5b7d7324 4384 #define DAC_CR_DMAUDRIE1_Msk (0x1U << DAC_CR_DMAUDRIE1_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 4385 #define DAC_CR_DMAUDRIE1 DAC_CR_DMAUDRIE1_Msk /*!< DAC channel1 DMA underrun interrupt enable */
mbed_official 124:6a4a5b7d7324 4386 #define DAC_CR_DMAUDRIE2_Pos (29U)
mbed_official 124:6a4a5b7d7324 4387 #define DAC_CR_DMAUDRIE2_Msk (0x1U << DAC_CR_DMAUDRIE2_Pos) /*!< 0x20000000 */
mbed_official 124:6a4a5b7d7324 4388 #define DAC_CR_DMAUDRIE2 DAC_CR_DMAUDRIE2_Msk /*!< DAC channel2 DMA underrun interrupt enable */
bogdanm 0:9b334a45a8ff 4389
bogdanm 0:9b334a45a8ff 4390 /***************** Bit definition for DAC_SWTRIGR register ******************/
mbed_official 124:6a4a5b7d7324 4391 #define DAC_SWTRIGR_SWTRIG1_Pos (0U)
mbed_official 124:6a4a5b7d7324 4392 #define DAC_SWTRIGR_SWTRIG1_Msk (0x1U << DAC_SWTRIGR_SWTRIG1_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 4393 #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk /*!< DAC channel1 software trigger */
mbed_official 124:6a4a5b7d7324 4394 #define DAC_SWTRIGR_SWTRIG2_Pos (1U)
mbed_official 124:6a4a5b7d7324 4395 #define DAC_SWTRIGR_SWTRIG2_Msk (0x1U << DAC_SWTRIGR_SWTRIG2_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 4396 #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk /*!< DAC channel2 software trigger */
bogdanm 0:9b334a45a8ff 4397
bogdanm 0:9b334a45a8ff 4398 /***************** Bit definition for DAC_DHR12R1 register ******************/
mbed_official 124:6a4a5b7d7324 4399 #define DAC_DHR12R1_DACC1DHR_Pos (0U)
mbed_official 124:6a4a5b7d7324 4400 #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFU << DAC_DHR12R1_DACC1DHR_Pos) /*!< 0x00000FFF */
mbed_official 124:6a4a5b7d7324 4401 #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk /*!< DAC channel1 12-bit Right aligned data */
bogdanm 0:9b334a45a8ff 4402
bogdanm 0:9b334a45a8ff 4403 /***************** Bit definition for DAC_DHR12L1 register ******************/
mbed_official 124:6a4a5b7d7324 4404 #define DAC_DHR12L1_DACC1DHR_Pos (4U)
mbed_official 124:6a4a5b7d7324 4405 #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFU << DAC_DHR12L1_DACC1DHR_Pos) /*!< 0x0000FFF0 */
mbed_official 124:6a4a5b7d7324 4406 #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk /*!< DAC channel1 12-bit Left aligned data */
bogdanm 0:9b334a45a8ff 4407
bogdanm 0:9b334a45a8ff 4408 /****************** Bit definition for DAC_DHR8R1 register ******************/
mbed_official 124:6a4a5b7d7324 4409 #define DAC_DHR8R1_DACC1DHR_Pos (0U)
mbed_official 124:6a4a5b7d7324 4410 #define DAC_DHR8R1_DACC1DHR_Msk (0xFFU << DAC_DHR8R1_DACC1DHR_Pos) /*!< 0x000000FF */
mbed_official 124:6a4a5b7d7324 4411 #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk /*!< DAC channel1 8-bit Right aligned data */
bogdanm 0:9b334a45a8ff 4412
bogdanm 0:9b334a45a8ff 4413 /***************** Bit definition for DAC_DHR12R2 register ******************/
mbed_official 124:6a4a5b7d7324 4414 #define DAC_DHR12R2_DACC2DHR_Pos (0U)
mbed_official 124:6a4a5b7d7324 4415 #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFU << DAC_DHR12R2_DACC2DHR_Pos) /*!< 0x00000FFF */
mbed_official 124:6a4a5b7d7324 4416 #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk /*!< DAC channel2 12-bit Right aligned data */
bogdanm 0:9b334a45a8ff 4417
bogdanm 0:9b334a45a8ff 4418 /***************** Bit definition for DAC_DHR12L2 register ******************/
mbed_official 124:6a4a5b7d7324 4419 #define DAC_DHR12L2_DACC2DHR_Pos (4U)
mbed_official 124:6a4a5b7d7324 4420 #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFU << DAC_DHR12L2_DACC2DHR_Pos) /*!< 0x0000FFF0 */
mbed_official 124:6a4a5b7d7324 4421 #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk /*!< DAC channel2 12-bit Left aligned data */
bogdanm 0:9b334a45a8ff 4422
bogdanm 0:9b334a45a8ff 4423 /****************** Bit definition for DAC_DHR8R2 register ******************/
mbed_official 124:6a4a5b7d7324 4424 #define DAC_DHR8R2_DACC2DHR_Pos (0U)
mbed_official 124:6a4a5b7d7324 4425 #define DAC_DHR8R2_DACC2DHR_Msk (0xFFU << DAC_DHR8R2_DACC2DHR_Pos) /*!< 0x000000FF */
mbed_official 124:6a4a5b7d7324 4426 #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk /*!< DAC channel2 8-bit Right aligned data */
bogdanm 0:9b334a45a8ff 4427
bogdanm 0:9b334a45a8ff 4428 /***************** Bit definition for DAC_DHR12RD register ******************/
mbed_official 124:6a4a5b7d7324 4429 #define DAC_DHR12RD_DACC1DHR_Pos (0U)
mbed_official 124:6a4a5b7d7324 4430 #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFU << DAC_DHR12RD_DACC1DHR_Pos) /*!< 0x00000FFF */
mbed_official 124:6a4a5b7d7324 4431 #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk /*!< DAC channel1 12-bit Right aligned data */
mbed_official 124:6a4a5b7d7324 4432 #define DAC_DHR12RD_DACC2DHR_Pos (16U)
mbed_official 124:6a4a5b7d7324 4433 #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFU << DAC_DHR12RD_DACC2DHR_Pos) /*!< 0x0FFF0000 */
mbed_official 124:6a4a5b7d7324 4434 #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk /*!< DAC channel2 12-bit Right aligned data */
bogdanm 0:9b334a45a8ff 4435
bogdanm 0:9b334a45a8ff 4436 /***************** Bit definition for DAC_DHR12LD register ******************/
mbed_official 124:6a4a5b7d7324 4437 #define DAC_DHR12LD_DACC1DHR_Pos (4U)
mbed_official 124:6a4a5b7d7324 4438 #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFU << DAC_DHR12LD_DACC1DHR_Pos) /*!< 0x0000FFF0 */
mbed_official 124:6a4a5b7d7324 4439 #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk /*!< DAC channel1 12-bit Left aligned data */
mbed_official 124:6a4a5b7d7324 4440 #define DAC_DHR12LD_DACC2DHR_Pos (20U)
mbed_official 124:6a4a5b7d7324 4441 #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFU << DAC_DHR12LD_DACC2DHR_Pos) /*!< 0xFFF00000 */
mbed_official 124:6a4a5b7d7324 4442 #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk /*!< DAC channel2 12-bit Left aligned data */
bogdanm 0:9b334a45a8ff 4443
bogdanm 0:9b334a45a8ff 4444 /****************** Bit definition for DAC_DHR8RD register ******************/
mbed_official 124:6a4a5b7d7324 4445 #define DAC_DHR8RD_DACC1DHR_Pos (0U)
mbed_official 124:6a4a5b7d7324 4446 #define DAC_DHR8RD_DACC1DHR_Msk (0xFFU << DAC_DHR8RD_DACC1DHR_Pos) /*!< 0x000000FF */
mbed_official 124:6a4a5b7d7324 4447 #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk /*!< DAC channel1 8-bit Right aligned data */
mbed_official 124:6a4a5b7d7324 4448 #define DAC_DHR8RD_DACC2DHR_Pos (8U)
mbed_official 124:6a4a5b7d7324 4449 #define DAC_DHR8RD_DACC2DHR_Msk (0xFFU << DAC_DHR8RD_DACC2DHR_Pos) /*!< 0x0000FF00 */
mbed_official 124:6a4a5b7d7324 4450 #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk /*!< DAC channel2 8-bit Right aligned data */
bogdanm 0:9b334a45a8ff 4451
bogdanm 0:9b334a45a8ff 4452 /******************* Bit definition for DAC_DOR1 register *******************/
mbed_official 124:6a4a5b7d7324 4453 #define DAC_DOR1_DACC1DOR_Pos (0U)
mbed_official 124:6a4a5b7d7324 4454 #define DAC_DOR1_DACC1DOR_Msk (0xFFFU << DAC_DOR1_DACC1DOR_Pos) /*!< 0x00000FFF */
mbed_official 124:6a4a5b7d7324 4455 #define DAC_DOR1_DACC1DOR DAC_DOR1_DACC1DOR_Msk /*!< DAC channel1 data output */
bogdanm 0:9b334a45a8ff 4456
bogdanm 0:9b334a45a8ff 4457 /******************* Bit definition for DAC_DOR2 register *******************/
mbed_official 124:6a4a5b7d7324 4458 #define DAC_DOR2_DACC2DOR_Pos (0U)
mbed_official 124:6a4a5b7d7324 4459 #define DAC_DOR2_DACC2DOR_Msk (0xFFFU << DAC_DOR2_DACC2DOR_Pos) /*!< 0x00000FFF */
mbed_official 124:6a4a5b7d7324 4460 #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk /*!< DAC channel2 data output */
bogdanm 0:9b334a45a8ff 4461
bogdanm 0:9b334a45a8ff 4462 /******************** Bit definition for DAC_SR register ********************/
mbed_official 124:6a4a5b7d7324 4463 #define DAC_SR_DMAUDR1_Pos (13U)
mbed_official 124:6a4a5b7d7324 4464 #define DAC_SR_DMAUDR1_Msk (0x1U << DAC_SR_DMAUDR1_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 4465 #define DAC_SR_DMAUDR1 DAC_SR_DMAUDR1_Msk /*!< DAC channel1 DMA underrun flag */
mbed_official 124:6a4a5b7d7324 4466 #define DAC_SR_DMAUDR2_Pos (29U)
mbed_official 124:6a4a5b7d7324 4467 #define DAC_SR_DMAUDR2_Msk (0x1U << DAC_SR_DMAUDR2_Pos) /*!< 0x20000000 */
mbed_official 124:6a4a5b7d7324 4468 #define DAC_SR_DMAUDR2 DAC_SR_DMAUDR2_Msk /*!< DAC channel2 DMA underrun flag */
bogdanm 0:9b334a45a8ff 4469
bogdanm 0:9b334a45a8ff 4470 /******************************************************************************/
bogdanm 0:9b334a45a8ff 4471 /* */
bogdanm 0:9b334a45a8ff 4472 /* CEC */
bogdanm 0:9b334a45a8ff 4473 /* */
bogdanm 0:9b334a45a8ff 4474 /******************************************************************************/
bogdanm 0:9b334a45a8ff 4475 /******************** Bit definition for CEC_CFGR register ******************/
mbed_official 124:6a4a5b7d7324 4476 #define CEC_CFGR_PE_Pos (0U)
mbed_official 124:6a4a5b7d7324 4477 #define CEC_CFGR_PE_Msk (0x1U << CEC_CFGR_PE_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 4478 #define CEC_CFGR_PE CEC_CFGR_PE_Msk /*!< Peripheral Enable */
mbed_official 124:6a4a5b7d7324 4479 #define CEC_CFGR_IE_Pos (1U)
mbed_official 124:6a4a5b7d7324 4480 #define CEC_CFGR_IE_Msk (0x1U << CEC_CFGR_IE_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 4481 #define CEC_CFGR_IE CEC_CFGR_IE_Msk /*!< Interrupt Enable */
mbed_official 124:6a4a5b7d7324 4482 #define CEC_CFGR_BTEM_Pos (2U)
mbed_official 124:6a4a5b7d7324 4483 #define CEC_CFGR_BTEM_Msk (0x1U << CEC_CFGR_BTEM_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 4484 #define CEC_CFGR_BTEM CEC_CFGR_BTEM_Msk /*!< Bit Timing Error Mode */
mbed_official 124:6a4a5b7d7324 4485 #define CEC_CFGR_BPEM_Pos (3U)
mbed_official 124:6a4a5b7d7324 4486 #define CEC_CFGR_BPEM_Msk (0x1U << CEC_CFGR_BPEM_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 4487 #define CEC_CFGR_BPEM CEC_CFGR_BPEM_Msk /*!< Bit Period Error Mode */
bogdanm 0:9b334a45a8ff 4488
bogdanm 0:9b334a45a8ff 4489 /******************** Bit definition for CEC_OAR register ******************/
mbed_official 124:6a4a5b7d7324 4490 #define CEC_OAR_OA_Pos (0U)
mbed_official 124:6a4a5b7d7324 4491 #define CEC_OAR_OA_Msk (0xFU << CEC_OAR_OA_Pos) /*!< 0x0000000F */
mbed_official 124:6a4a5b7d7324 4492 #define CEC_OAR_OA CEC_OAR_OA_Msk /*!< OA[3:0]: Own Address */
mbed_official 124:6a4a5b7d7324 4493 #define CEC_OAR_OA_0 (0x1U << CEC_OAR_OA_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 4494 #define CEC_OAR_OA_1 (0x2U << CEC_OAR_OA_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 4495 #define CEC_OAR_OA_2 (0x4U << CEC_OAR_OA_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 4496 #define CEC_OAR_OA_3 (0x8U << CEC_OAR_OA_Pos) /*!< 0x00000008 */
bogdanm 0:9b334a45a8ff 4497
bogdanm 0:9b334a45a8ff 4498 /******************** Bit definition for CEC_PRES register ******************/
mbed_official 124:6a4a5b7d7324 4499 #define CEC_PRES_PRES_Pos (0U)
mbed_official 124:6a4a5b7d7324 4500 #define CEC_PRES_PRES_Msk (0x3FFFU << CEC_PRES_PRES_Pos) /*!< 0x00003FFF */
mbed_official 124:6a4a5b7d7324 4501 #define CEC_PRES_PRES CEC_PRES_PRES_Msk /*!< Prescaler Counter Value */
bogdanm 0:9b334a45a8ff 4502
bogdanm 0:9b334a45a8ff 4503 /******************** Bit definition for CEC_ESR register ******************/
mbed_official 124:6a4a5b7d7324 4504 #define CEC_ESR_BTE_Pos (0U)
mbed_official 124:6a4a5b7d7324 4505 #define CEC_ESR_BTE_Msk (0x1U << CEC_ESR_BTE_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 4506 #define CEC_ESR_BTE CEC_ESR_BTE_Msk /*!< Bit Timing Error */
mbed_official 124:6a4a5b7d7324 4507 #define CEC_ESR_BPE_Pos (1U)
mbed_official 124:6a4a5b7d7324 4508 #define CEC_ESR_BPE_Msk (0x1U << CEC_ESR_BPE_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 4509 #define CEC_ESR_BPE CEC_ESR_BPE_Msk /*!< Bit Period Error */
mbed_official 124:6a4a5b7d7324 4510 #define CEC_ESR_RBTFE_Pos (2U)
mbed_official 124:6a4a5b7d7324 4511 #define CEC_ESR_RBTFE_Msk (0x1U << CEC_ESR_RBTFE_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 4512 #define CEC_ESR_RBTFE CEC_ESR_RBTFE_Msk /*!< Rx Block Transfer Finished Error */
mbed_official 124:6a4a5b7d7324 4513 #define CEC_ESR_SBE_Pos (3U)
mbed_official 124:6a4a5b7d7324 4514 #define CEC_ESR_SBE_Msk (0x1U << CEC_ESR_SBE_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 4515 #define CEC_ESR_SBE CEC_ESR_SBE_Msk /*!< Start Bit Error */
mbed_official 124:6a4a5b7d7324 4516 #define CEC_ESR_ACKE_Pos (4U)
mbed_official 124:6a4a5b7d7324 4517 #define CEC_ESR_ACKE_Msk (0x1U << CEC_ESR_ACKE_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 4518 #define CEC_ESR_ACKE CEC_ESR_ACKE_Msk /*!< Block Acknowledge Error */
mbed_official 124:6a4a5b7d7324 4519 #define CEC_ESR_LINE_Pos (5U)
mbed_official 124:6a4a5b7d7324 4520 #define CEC_ESR_LINE_Msk (0x1U << CEC_ESR_LINE_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 4521 #define CEC_ESR_LINE CEC_ESR_LINE_Msk /*!< Line Error */
mbed_official 124:6a4a5b7d7324 4522 #define CEC_ESR_TBTFE_Pos (6U)
mbed_official 124:6a4a5b7d7324 4523 #define CEC_ESR_TBTFE_Msk (0x1U << CEC_ESR_TBTFE_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 4524 #define CEC_ESR_TBTFE CEC_ESR_TBTFE_Msk /*!< Tx Block Transfer Finished Error */
bogdanm 0:9b334a45a8ff 4525
bogdanm 0:9b334a45a8ff 4526 /******************** Bit definition for CEC_CSR register ******************/
mbed_official 124:6a4a5b7d7324 4527 #define CEC_CSR_TSOM_Pos (0U)
mbed_official 124:6a4a5b7d7324 4528 #define CEC_CSR_TSOM_Msk (0x1U << CEC_CSR_TSOM_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 4529 #define CEC_CSR_TSOM CEC_CSR_TSOM_Msk /*!< Tx Start Of Message */
mbed_official 124:6a4a5b7d7324 4530 #define CEC_CSR_TEOM_Pos (1U)
mbed_official 124:6a4a5b7d7324 4531 #define CEC_CSR_TEOM_Msk (0x1U << CEC_CSR_TEOM_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 4532 #define CEC_CSR_TEOM CEC_CSR_TEOM_Msk /*!< Tx End Of Message */
mbed_official 124:6a4a5b7d7324 4533 #define CEC_CSR_TERR_Pos (2U)
mbed_official 124:6a4a5b7d7324 4534 #define CEC_CSR_TERR_Msk (0x1U << CEC_CSR_TERR_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 4535 #define CEC_CSR_TERR CEC_CSR_TERR_Msk /*!< Tx Error */
mbed_official 124:6a4a5b7d7324 4536 #define CEC_CSR_TBTRF_Pos (3U)
mbed_official 124:6a4a5b7d7324 4537 #define CEC_CSR_TBTRF_Msk (0x1U << CEC_CSR_TBTRF_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 4538 #define CEC_CSR_TBTRF CEC_CSR_TBTRF_Msk /*!< Tx Byte Transfer Request or Block Transfer Finished */
mbed_official 124:6a4a5b7d7324 4539 #define CEC_CSR_RSOM_Pos (4U)
mbed_official 124:6a4a5b7d7324 4540 #define CEC_CSR_RSOM_Msk (0x1U << CEC_CSR_RSOM_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 4541 #define CEC_CSR_RSOM CEC_CSR_RSOM_Msk /*!< Rx Start Of Message */
mbed_official 124:6a4a5b7d7324 4542 #define CEC_CSR_REOM_Pos (5U)
mbed_official 124:6a4a5b7d7324 4543 #define CEC_CSR_REOM_Msk (0x1U << CEC_CSR_REOM_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 4544 #define CEC_CSR_REOM CEC_CSR_REOM_Msk /*!< Rx End Of Message */
mbed_official 124:6a4a5b7d7324 4545 #define CEC_CSR_RERR_Pos (6U)
mbed_official 124:6a4a5b7d7324 4546 #define CEC_CSR_RERR_Msk (0x1U << CEC_CSR_RERR_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 4547 #define CEC_CSR_RERR CEC_CSR_RERR_Msk /*!< Rx Error */
mbed_official 124:6a4a5b7d7324 4548 #define CEC_CSR_RBTF_Pos (7U)
mbed_official 124:6a4a5b7d7324 4549 #define CEC_CSR_RBTF_Msk (0x1U << CEC_CSR_RBTF_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 4550 #define CEC_CSR_RBTF CEC_CSR_RBTF_Msk /*!< Rx Block Transfer Finished */
bogdanm 0:9b334a45a8ff 4551
bogdanm 0:9b334a45a8ff 4552 /******************** Bit definition for CEC_TXD register ******************/
mbed_official 124:6a4a5b7d7324 4553 #define CEC_TXD_TXD_Pos (0U)
mbed_official 124:6a4a5b7d7324 4554 #define CEC_TXD_TXD_Msk (0xFFU << CEC_TXD_TXD_Pos) /*!< 0x000000FF */
mbed_official 124:6a4a5b7d7324 4555 #define CEC_TXD_TXD CEC_TXD_TXD_Msk /*!< Tx Data register */
bogdanm 0:9b334a45a8ff 4556
bogdanm 0:9b334a45a8ff 4557 /******************** Bit definition for CEC_RXD register ******************/
mbed_official 124:6a4a5b7d7324 4558 #define CEC_RXD_RXD_Pos (0U)
mbed_official 124:6a4a5b7d7324 4559 #define CEC_RXD_RXD_Msk (0xFFU << CEC_RXD_RXD_Pos) /*!< 0x000000FF */
mbed_official 124:6a4a5b7d7324 4560 #define CEC_RXD_RXD CEC_RXD_RXD_Msk /*!< Rx Data register */
bogdanm 0:9b334a45a8ff 4561
bogdanm 0:9b334a45a8ff 4562 /*****************************************************************************/
bogdanm 0:9b334a45a8ff 4563 /* */
bogdanm 0:9b334a45a8ff 4564 /* Timers (TIM) */
bogdanm 0:9b334a45a8ff 4565 /* */
bogdanm 0:9b334a45a8ff 4566 /*****************************************************************************/
bogdanm 0:9b334a45a8ff 4567 /******************* Bit definition for TIM_CR1 register *******************/
mbed_official 124:6a4a5b7d7324 4568 #define TIM_CR1_CEN_Pos (0U)
mbed_official 124:6a4a5b7d7324 4569 #define TIM_CR1_CEN_Msk (0x1U << TIM_CR1_CEN_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 4570 #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */
mbed_official 124:6a4a5b7d7324 4571 #define TIM_CR1_UDIS_Pos (1U)
mbed_official 124:6a4a5b7d7324 4572 #define TIM_CR1_UDIS_Msk (0x1U << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 4573 #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */
mbed_official 124:6a4a5b7d7324 4574 #define TIM_CR1_URS_Pos (2U)
mbed_official 124:6a4a5b7d7324 4575 #define TIM_CR1_URS_Msk (0x1U << TIM_CR1_URS_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 4576 #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */
mbed_official 124:6a4a5b7d7324 4577 #define TIM_CR1_OPM_Pos (3U)
mbed_official 124:6a4a5b7d7324 4578 #define TIM_CR1_OPM_Msk (0x1U << TIM_CR1_OPM_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 4579 #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */
mbed_official 124:6a4a5b7d7324 4580 #define TIM_CR1_DIR_Pos (4U)
mbed_official 124:6a4a5b7d7324 4581 #define TIM_CR1_DIR_Msk (0x1U << TIM_CR1_DIR_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 4582 #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */
mbed_official 124:6a4a5b7d7324 4583
mbed_official 124:6a4a5b7d7324 4584 #define TIM_CR1_CMS_Pos (5U)
mbed_official 124:6a4a5b7d7324 4585 #define TIM_CR1_CMS_Msk (0x3U << TIM_CR1_CMS_Pos) /*!< 0x00000060 */
mbed_official 124:6a4a5b7d7324 4586 #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */
mbed_official 124:6a4a5b7d7324 4587 #define TIM_CR1_CMS_0 (0x1U << TIM_CR1_CMS_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 4588 #define TIM_CR1_CMS_1 (0x2U << TIM_CR1_CMS_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 4589
mbed_official 124:6a4a5b7d7324 4590 #define TIM_CR1_ARPE_Pos (7U)
mbed_official 124:6a4a5b7d7324 4591 #define TIM_CR1_ARPE_Msk (0x1U << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 4592 #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */
mbed_official 124:6a4a5b7d7324 4593
mbed_official 124:6a4a5b7d7324 4594 #define TIM_CR1_CKD_Pos (8U)
mbed_official 124:6a4a5b7d7324 4595 #define TIM_CR1_CKD_Msk (0x3U << TIM_CR1_CKD_Pos) /*!< 0x00000300 */
mbed_official 124:6a4a5b7d7324 4596 #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */
mbed_official 124:6a4a5b7d7324 4597 #define TIM_CR1_CKD_0 (0x1U << TIM_CR1_CKD_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 4598 #define TIM_CR1_CKD_1 (0x2U << TIM_CR1_CKD_Pos) /*!< 0x00000200 */
bogdanm 0:9b334a45a8ff 4599
bogdanm 0:9b334a45a8ff 4600 /******************* Bit definition for TIM_CR2 register *******************/
mbed_official 124:6a4a5b7d7324 4601 #define TIM_CR2_CCPC_Pos (0U)
mbed_official 124:6a4a5b7d7324 4602 #define TIM_CR2_CCPC_Msk (0x1U << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 4603 #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */
mbed_official 124:6a4a5b7d7324 4604 #define TIM_CR2_CCUS_Pos (2U)
mbed_official 124:6a4a5b7d7324 4605 #define TIM_CR2_CCUS_Msk (0x1U << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 4606 #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */
mbed_official 124:6a4a5b7d7324 4607 #define TIM_CR2_CCDS_Pos (3U)
mbed_official 124:6a4a5b7d7324 4608 #define TIM_CR2_CCDS_Msk (0x1U << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 4609 #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */
mbed_official 124:6a4a5b7d7324 4610
mbed_official 124:6a4a5b7d7324 4611 #define TIM_CR2_MMS_Pos (4U)
mbed_official 124:6a4a5b7d7324 4612 #define TIM_CR2_MMS_Msk (0x7U << TIM_CR2_MMS_Pos) /*!< 0x00000070 */
mbed_official 124:6a4a5b7d7324 4613 #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
mbed_official 124:6a4a5b7d7324 4614 #define TIM_CR2_MMS_0 (0x1U << TIM_CR2_MMS_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 4615 #define TIM_CR2_MMS_1 (0x2U << TIM_CR2_MMS_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 4616 #define TIM_CR2_MMS_2 (0x4U << TIM_CR2_MMS_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 4617
mbed_official 124:6a4a5b7d7324 4618 #define TIM_CR2_TI1S_Pos (7U)
mbed_official 124:6a4a5b7d7324 4619 #define TIM_CR2_TI1S_Msk (0x1U << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 4620 #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */
mbed_official 124:6a4a5b7d7324 4621 #define TIM_CR2_OIS1_Pos (8U)
mbed_official 124:6a4a5b7d7324 4622 #define TIM_CR2_OIS1_Msk (0x1U << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 4623 #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */
mbed_official 124:6a4a5b7d7324 4624 #define TIM_CR2_OIS1N_Pos (9U)
mbed_official 124:6a4a5b7d7324 4625 #define TIM_CR2_OIS1N_Msk (0x1U << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 4626 #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */
mbed_official 124:6a4a5b7d7324 4627 #define TIM_CR2_OIS2_Pos (10U)
mbed_official 124:6a4a5b7d7324 4628 #define TIM_CR2_OIS2_Msk (0x1U << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 4629 #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */
mbed_official 124:6a4a5b7d7324 4630 #define TIM_CR2_OIS2N_Pos (11U)
mbed_official 124:6a4a5b7d7324 4631 #define TIM_CR2_OIS2N_Msk (0x1U << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 4632 #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */
mbed_official 124:6a4a5b7d7324 4633 #define TIM_CR2_OIS3_Pos (12U)
mbed_official 124:6a4a5b7d7324 4634 #define TIM_CR2_OIS3_Msk (0x1U << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 4635 #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */
mbed_official 124:6a4a5b7d7324 4636 #define TIM_CR2_OIS3N_Pos (13U)
mbed_official 124:6a4a5b7d7324 4637 #define TIM_CR2_OIS3N_Msk (0x1U << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 4638 #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */
mbed_official 124:6a4a5b7d7324 4639 #define TIM_CR2_OIS4_Pos (14U)
mbed_official 124:6a4a5b7d7324 4640 #define TIM_CR2_OIS4_Msk (0x1U << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 4641 #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */
bogdanm 0:9b334a45a8ff 4642
bogdanm 0:9b334a45a8ff 4643 /******************* Bit definition for TIM_SMCR register ******************/
mbed_official 124:6a4a5b7d7324 4644 #define TIM_SMCR_SMS_Pos (0U)
mbed_official 124:6a4a5b7d7324 4645 #define TIM_SMCR_SMS_Msk (0x7U << TIM_SMCR_SMS_Pos) /*!< 0x00000007 */
mbed_official 124:6a4a5b7d7324 4646 #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */
mbed_official 124:6a4a5b7d7324 4647 #define TIM_SMCR_SMS_0 (0x1U << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 4648 #define TIM_SMCR_SMS_1 (0x2U << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 4649 #define TIM_SMCR_SMS_2 (0x4U << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 4650
mbed_official 124:6a4a5b7d7324 4651 #define TIM_SMCR_OCCS_Pos (3U)
mbed_official 124:6a4a5b7d7324 4652 #define TIM_SMCR_OCCS_Msk (0x1U << TIM_SMCR_OCCS_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 4653 #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk /*!< OCREF clear selection */
mbed_official 124:6a4a5b7d7324 4654
mbed_official 124:6a4a5b7d7324 4655 #define TIM_SMCR_TS_Pos (4U)
mbed_official 124:6a4a5b7d7324 4656 #define TIM_SMCR_TS_Msk (0x7U << TIM_SMCR_TS_Pos) /*!< 0x00000070 */
mbed_official 124:6a4a5b7d7324 4657 #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */
mbed_official 124:6a4a5b7d7324 4658 #define TIM_SMCR_TS_0 (0x1U << TIM_SMCR_TS_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 4659 #define TIM_SMCR_TS_1 (0x2U << TIM_SMCR_TS_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 4660 #define TIM_SMCR_TS_2 (0x4U << TIM_SMCR_TS_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 4661
mbed_official 124:6a4a5b7d7324 4662 #define TIM_SMCR_MSM_Pos (7U)
mbed_official 124:6a4a5b7d7324 4663 #define TIM_SMCR_MSM_Msk (0x1U << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 4664 #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */
mbed_official 124:6a4a5b7d7324 4665
mbed_official 124:6a4a5b7d7324 4666 #define TIM_SMCR_ETF_Pos (8U)
mbed_official 124:6a4a5b7d7324 4667 #define TIM_SMCR_ETF_Msk (0xFU << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */
mbed_official 124:6a4a5b7d7324 4668 #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */
mbed_official 124:6a4a5b7d7324 4669 #define TIM_SMCR_ETF_0 (0x1U << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 4670 #define TIM_SMCR_ETF_1 (0x2U << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 4671 #define TIM_SMCR_ETF_2 (0x4U << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 4672 #define TIM_SMCR_ETF_3 (0x8U << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 4673
mbed_official 124:6a4a5b7d7324 4674 #define TIM_SMCR_ETPS_Pos (12U)
mbed_official 124:6a4a5b7d7324 4675 #define TIM_SMCR_ETPS_Msk (0x3U << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */
mbed_official 124:6a4a5b7d7324 4676 #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */
mbed_official 124:6a4a5b7d7324 4677 #define TIM_SMCR_ETPS_0 (0x1U << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 4678 #define TIM_SMCR_ETPS_1 (0x2U << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 4679
mbed_official 124:6a4a5b7d7324 4680 #define TIM_SMCR_ECE_Pos (14U)
mbed_official 124:6a4a5b7d7324 4681 #define TIM_SMCR_ECE_Msk (0x1U << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 4682 #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */
mbed_official 124:6a4a5b7d7324 4683 #define TIM_SMCR_ETP_Pos (15U)
mbed_official 124:6a4a5b7d7324 4684 #define TIM_SMCR_ETP_Msk (0x1U << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 4685 #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */
bogdanm 0:9b334a45a8ff 4686
bogdanm 0:9b334a45a8ff 4687 /******************* Bit definition for TIM_DIER register ******************/
mbed_official 124:6a4a5b7d7324 4688 #define TIM_DIER_UIE_Pos (0U)
mbed_official 124:6a4a5b7d7324 4689 #define TIM_DIER_UIE_Msk (0x1U << TIM_DIER_UIE_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 4690 #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */
mbed_official 124:6a4a5b7d7324 4691 #define TIM_DIER_CC1IE_Pos (1U)
mbed_official 124:6a4a5b7d7324 4692 #define TIM_DIER_CC1IE_Msk (0x1U << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 4693 #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */
mbed_official 124:6a4a5b7d7324 4694 #define TIM_DIER_CC2IE_Pos (2U)
mbed_official 124:6a4a5b7d7324 4695 #define TIM_DIER_CC2IE_Msk (0x1U << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 4696 #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */
mbed_official 124:6a4a5b7d7324 4697 #define TIM_DIER_CC3IE_Pos (3U)
mbed_official 124:6a4a5b7d7324 4698 #define TIM_DIER_CC3IE_Msk (0x1U << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 4699 #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */
mbed_official 124:6a4a5b7d7324 4700 #define TIM_DIER_CC4IE_Pos (4U)
mbed_official 124:6a4a5b7d7324 4701 #define TIM_DIER_CC4IE_Msk (0x1U << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 4702 #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */
mbed_official 124:6a4a5b7d7324 4703 #define TIM_DIER_COMIE_Pos (5U)
mbed_official 124:6a4a5b7d7324 4704 #define TIM_DIER_COMIE_Msk (0x1U << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 4705 #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */
mbed_official 124:6a4a5b7d7324 4706 #define TIM_DIER_TIE_Pos (6U)
mbed_official 124:6a4a5b7d7324 4707 #define TIM_DIER_TIE_Msk (0x1U << TIM_DIER_TIE_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 4708 #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */
mbed_official 124:6a4a5b7d7324 4709 #define TIM_DIER_BIE_Pos (7U)
mbed_official 124:6a4a5b7d7324 4710 #define TIM_DIER_BIE_Msk (0x1U << TIM_DIER_BIE_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 4711 #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */
mbed_official 124:6a4a5b7d7324 4712 #define TIM_DIER_UDE_Pos (8U)
mbed_official 124:6a4a5b7d7324 4713 #define TIM_DIER_UDE_Msk (0x1U << TIM_DIER_UDE_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 4714 #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */
mbed_official 124:6a4a5b7d7324 4715 #define TIM_DIER_CC1DE_Pos (9U)
mbed_official 124:6a4a5b7d7324 4716 #define TIM_DIER_CC1DE_Msk (0x1U << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 4717 #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */
mbed_official 124:6a4a5b7d7324 4718 #define TIM_DIER_CC2DE_Pos (10U)
mbed_official 124:6a4a5b7d7324 4719 #define TIM_DIER_CC2DE_Msk (0x1U << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 4720 #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */
mbed_official 124:6a4a5b7d7324 4721 #define TIM_DIER_CC3DE_Pos (11U)
mbed_official 124:6a4a5b7d7324 4722 #define TIM_DIER_CC3DE_Msk (0x1U << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 4723 #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */
mbed_official 124:6a4a5b7d7324 4724 #define TIM_DIER_CC4DE_Pos (12U)
mbed_official 124:6a4a5b7d7324 4725 #define TIM_DIER_CC4DE_Msk (0x1U << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 4726 #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */
mbed_official 124:6a4a5b7d7324 4727 #define TIM_DIER_COMDE_Pos (13U)
mbed_official 124:6a4a5b7d7324 4728 #define TIM_DIER_COMDE_Msk (0x1U << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 4729 #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */
mbed_official 124:6a4a5b7d7324 4730 #define TIM_DIER_TDE_Pos (14U)
mbed_official 124:6a4a5b7d7324 4731 #define TIM_DIER_TDE_Msk (0x1U << TIM_DIER_TDE_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 4732 #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */
bogdanm 0:9b334a45a8ff 4733
bogdanm 0:9b334a45a8ff 4734 /******************** Bit definition for TIM_SR register *******************/
mbed_official 124:6a4a5b7d7324 4735 #define TIM_SR_UIF_Pos (0U)
mbed_official 124:6a4a5b7d7324 4736 #define TIM_SR_UIF_Msk (0x1U << TIM_SR_UIF_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 4737 #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */
mbed_official 124:6a4a5b7d7324 4738 #define TIM_SR_CC1IF_Pos (1U)
mbed_official 124:6a4a5b7d7324 4739 #define TIM_SR_CC1IF_Msk (0x1U << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 4740 #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */
mbed_official 124:6a4a5b7d7324 4741 #define TIM_SR_CC2IF_Pos (2U)
mbed_official 124:6a4a5b7d7324 4742 #define TIM_SR_CC2IF_Msk (0x1U << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 4743 #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */
mbed_official 124:6a4a5b7d7324 4744 #define TIM_SR_CC3IF_Pos (3U)
mbed_official 124:6a4a5b7d7324 4745 #define TIM_SR_CC3IF_Msk (0x1U << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 4746 #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */
mbed_official 124:6a4a5b7d7324 4747 #define TIM_SR_CC4IF_Pos (4U)
mbed_official 124:6a4a5b7d7324 4748 #define TIM_SR_CC4IF_Msk (0x1U << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 4749 #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */
mbed_official 124:6a4a5b7d7324 4750 #define TIM_SR_COMIF_Pos (5U)
mbed_official 124:6a4a5b7d7324 4751 #define TIM_SR_COMIF_Msk (0x1U << TIM_SR_COMIF_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 4752 #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */
mbed_official 124:6a4a5b7d7324 4753 #define TIM_SR_TIF_Pos (6U)
mbed_official 124:6a4a5b7d7324 4754 #define TIM_SR_TIF_Msk (0x1U << TIM_SR_TIF_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 4755 #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */
mbed_official 124:6a4a5b7d7324 4756 #define TIM_SR_BIF_Pos (7U)
mbed_official 124:6a4a5b7d7324 4757 #define TIM_SR_BIF_Msk (0x1U << TIM_SR_BIF_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 4758 #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */
mbed_official 124:6a4a5b7d7324 4759 #define TIM_SR_CC1OF_Pos (9U)
mbed_official 124:6a4a5b7d7324 4760 #define TIM_SR_CC1OF_Msk (0x1U << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 4761 #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */
mbed_official 124:6a4a5b7d7324 4762 #define TIM_SR_CC2OF_Pos (10U)
mbed_official 124:6a4a5b7d7324 4763 #define TIM_SR_CC2OF_Msk (0x1U << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 4764 #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */
mbed_official 124:6a4a5b7d7324 4765 #define TIM_SR_CC3OF_Pos (11U)
mbed_official 124:6a4a5b7d7324 4766 #define TIM_SR_CC3OF_Msk (0x1U << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 4767 #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */
mbed_official 124:6a4a5b7d7324 4768 #define TIM_SR_CC4OF_Pos (12U)
mbed_official 124:6a4a5b7d7324 4769 #define TIM_SR_CC4OF_Msk (0x1U << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 4770 #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */
bogdanm 0:9b334a45a8ff 4771
bogdanm 0:9b334a45a8ff 4772 /******************* Bit definition for TIM_EGR register *******************/
mbed_official 124:6a4a5b7d7324 4773 #define TIM_EGR_UG_Pos (0U)
mbed_official 124:6a4a5b7d7324 4774 #define TIM_EGR_UG_Msk (0x1U << TIM_EGR_UG_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 4775 #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */
mbed_official 124:6a4a5b7d7324 4776 #define TIM_EGR_CC1G_Pos (1U)
mbed_official 124:6a4a5b7d7324 4777 #define TIM_EGR_CC1G_Msk (0x1U << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 4778 #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */
mbed_official 124:6a4a5b7d7324 4779 #define TIM_EGR_CC2G_Pos (2U)
mbed_official 124:6a4a5b7d7324 4780 #define TIM_EGR_CC2G_Msk (0x1U << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 4781 #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */
mbed_official 124:6a4a5b7d7324 4782 #define TIM_EGR_CC3G_Pos (3U)
mbed_official 124:6a4a5b7d7324 4783 #define TIM_EGR_CC3G_Msk (0x1U << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 4784 #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */
mbed_official 124:6a4a5b7d7324 4785 #define TIM_EGR_CC4G_Pos (4U)
mbed_official 124:6a4a5b7d7324 4786 #define TIM_EGR_CC4G_Msk (0x1U << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 4787 #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */
mbed_official 124:6a4a5b7d7324 4788 #define TIM_EGR_COMG_Pos (5U)
mbed_official 124:6a4a5b7d7324 4789 #define TIM_EGR_COMG_Msk (0x1U << TIM_EGR_COMG_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 4790 #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */
mbed_official 124:6a4a5b7d7324 4791 #define TIM_EGR_TG_Pos (6U)
mbed_official 124:6a4a5b7d7324 4792 #define TIM_EGR_TG_Msk (0x1U << TIM_EGR_TG_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 4793 #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */
mbed_official 124:6a4a5b7d7324 4794 #define TIM_EGR_BG_Pos (7U)
mbed_official 124:6a4a5b7d7324 4795 #define TIM_EGR_BG_Msk (0x1U << TIM_EGR_BG_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 4796 #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */
bogdanm 0:9b334a45a8ff 4797
bogdanm 0:9b334a45a8ff 4798 /****************** Bit definition for TIM_CCMR1 register ******************/
mbed_official 124:6a4a5b7d7324 4799 #define TIM_CCMR1_CC1S_Pos (0U)
mbed_official 124:6a4a5b7d7324 4800 #define TIM_CCMR1_CC1S_Msk (0x3U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */
mbed_official 124:6a4a5b7d7324 4801 #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
mbed_official 124:6a4a5b7d7324 4802 #define TIM_CCMR1_CC1S_0 (0x1U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 4803 #define TIM_CCMR1_CC1S_1 (0x2U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 4804
mbed_official 124:6a4a5b7d7324 4805 #define TIM_CCMR1_OC1FE_Pos (2U)
mbed_official 124:6a4a5b7d7324 4806 #define TIM_CCMR1_OC1FE_Msk (0x1U << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 4807 #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */
mbed_official 124:6a4a5b7d7324 4808 #define TIM_CCMR1_OC1PE_Pos (3U)
mbed_official 124:6a4a5b7d7324 4809 #define TIM_CCMR1_OC1PE_Msk (0x1U << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 4810 #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */
mbed_official 124:6a4a5b7d7324 4811
mbed_official 124:6a4a5b7d7324 4812 #define TIM_CCMR1_OC1M_Pos (4U)
mbed_official 124:6a4a5b7d7324 4813 #define TIM_CCMR1_OC1M_Msk (0x7U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000070 */
mbed_official 124:6a4a5b7d7324 4814 #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
mbed_official 124:6a4a5b7d7324 4815 #define TIM_CCMR1_OC1M_0 (0x1U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 4816 #define TIM_CCMR1_OC1M_1 (0x2U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 4817 #define TIM_CCMR1_OC1M_2 (0x4U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 4818
mbed_official 124:6a4a5b7d7324 4819 #define TIM_CCMR1_OC1CE_Pos (7U)
mbed_official 124:6a4a5b7d7324 4820 #define TIM_CCMR1_OC1CE_Msk (0x1U << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 4821 #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1Clear Enable */
mbed_official 124:6a4a5b7d7324 4822
mbed_official 124:6a4a5b7d7324 4823 #define TIM_CCMR1_CC2S_Pos (8U)
mbed_official 124:6a4a5b7d7324 4824 #define TIM_CCMR1_CC2S_Msk (0x3U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */
mbed_official 124:6a4a5b7d7324 4825 #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
mbed_official 124:6a4a5b7d7324 4826 #define TIM_CCMR1_CC2S_0 (0x1U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 4827 #define TIM_CCMR1_CC2S_1 (0x2U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 4828
mbed_official 124:6a4a5b7d7324 4829 #define TIM_CCMR1_OC2FE_Pos (10U)
mbed_official 124:6a4a5b7d7324 4830 #define TIM_CCMR1_OC2FE_Msk (0x1U << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 4831 #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */
mbed_official 124:6a4a5b7d7324 4832 #define TIM_CCMR1_OC2PE_Pos (11U)
mbed_official 124:6a4a5b7d7324 4833 #define TIM_CCMR1_OC2PE_Msk (0x1U << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 4834 #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */
mbed_official 124:6a4a5b7d7324 4835
mbed_official 124:6a4a5b7d7324 4836 #define TIM_CCMR1_OC2M_Pos (12U)
mbed_official 124:6a4a5b7d7324 4837 #define TIM_CCMR1_OC2M_Msk (0x7U << TIM_CCMR1_OC2M_Pos) /*!< 0x00007000 */
mbed_official 124:6a4a5b7d7324 4838 #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
mbed_official 124:6a4a5b7d7324 4839 #define TIM_CCMR1_OC2M_0 (0x1U << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 4840 #define TIM_CCMR1_OC2M_1 (0x2U << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 4841 #define TIM_CCMR1_OC2M_2 (0x4U << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 4842
mbed_official 124:6a4a5b7d7324 4843 #define TIM_CCMR1_OC2CE_Pos (15U)
mbed_official 124:6a4a5b7d7324 4844 #define TIM_CCMR1_OC2CE_Msk (0x1U << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 4845 #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */
bogdanm 0:9b334a45a8ff 4846
bogdanm 0:9b334a45a8ff 4847 /*---------------------------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 4848
mbed_official 124:6a4a5b7d7324 4849 #define TIM_CCMR1_IC1PSC_Pos (2U)
mbed_official 124:6a4a5b7d7324 4850 #define TIM_CCMR1_IC1PSC_Msk (0x3U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */
mbed_official 124:6a4a5b7d7324 4851 #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
mbed_official 124:6a4a5b7d7324 4852 #define TIM_CCMR1_IC1PSC_0 (0x1U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 4853 #define TIM_CCMR1_IC1PSC_1 (0x2U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 4854
mbed_official 124:6a4a5b7d7324 4855 #define TIM_CCMR1_IC1F_Pos (4U)
mbed_official 124:6a4a5b7d7324 4856 #define TIM_CCMR1_IC1F_Msk (0xFU << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */
mbed_official 124:6a4a5b7d7324 4857 #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
mbed_official 124:6a4a5b7d7324 4858 #define TIM_CCMR1_IC1F_0 (0x1U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 4859 #define TIM_CCMR1_IC1F_1 (0x2U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 4860 #define TIM_CCMR1_IC1F_2 (0x4U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 4861 #define TIM_CCMR1_IC1F_3 (0x8U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 4862
mbed_official 124:6a4a5b7d7324 4863 #define TIM_CCMR1_IC2PSC_Pos (10U)
mbed_official 124:6a4a5b7d7324 4864 #define TIM_CCMR1_IC2PSC_Msk (0x3U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */
mbed_official 124:6a4a5b7d7324 4865 #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
mbed_official 124:6a4a5b7d7324 4866 #define TIM_CCMR1_IC2PSC_0 (0x1U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 4867 #define TIM_CCMR1_IC2PSC_1 (0x2U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 4868
mbed_official 124:6a4a5b7d7324 4869 #define TIM_CCMR1_IC2F_Pos (12U)
mbed_official 124:6a4a5b7d7324 4870 #define TIM_CCMR1_IC2F_Msk (0xFU << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */
mbed_official 124:6a4a5b7d7324 4871 #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
mbed_official 124:6a4a5b7d7324 4872 #define TIM_CCMR1_IC2F_0 (0x1U << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 4873 #define TIM_CCMR1_IC2F_1 (0x2U << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 4874 #define TIM_CCMR1_IC2F_2 (0x4U << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 4875 #define TIM_CCMR1_IC2F_3 (0x8U << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */
bogdanm 0:9b334a45a8ff 4876
bogdanm 0:9b334a45a8ff 4877 /****************** Bit definition for TIM_CCMR2 register ******************/
mbed_official 124:6a4a5b7d7324 4878 #define TIM_CCMR2_CC3S_Pos (0U)
mbed_official 124:6a4a5b7d7324 4879 #define TIM_CCMR2_CC3S_Msk (0x3U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */
mbed_official 124:6a4a5b7d7324 4880 #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
mbed_official 124:6a4a5b7d7324 4881 #define TIM_CCMR2_CC3S_0 (0x1U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 4882 #define TIM_CCMR2_CC3S_1 (0x2U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 4883
mbed_official 124:6a4a5b7d7324 4884 #define TIM_CCMR2_OC3FE_Pos (2U)
mbed_official 124:6a4a5b7d7324 4885 #define TIM_CCMR2_OC3FE_Msk (0x1U << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 4886 #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */
mbed_official 124:6a4a5b7d7324 4887 #define TIM_CCMR2_OC3PE_Pos (3U)
mbed_official 124:6a4a5b7d7324 4888 #define TIM_CCMR2_OC3PE_Msk (0x1U << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 4889 #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */
mbed_official 124:6a4a5b7d7324 4890
mbed_official 124:6a4a5b7d7324 4891 #define TIM_CCMR2_OC3M_Pos (4U)
mbed_official 124:6a4a5b7d7324 4892 #define TIM_CCMR2_OC3M_Msk (0x7U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000070 */
mbed_official 124:6a4a5b7d7324 4893 #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
mbed_official 124:6a4a5b7d7324 4894 #define TIM_CCMR2_OC3M_0 (0x1U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 4895 #define TIM_CCMR2_OC3M_1 (0x2U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 4896 #define TIM_CCMR2_OC3M_2 (0x4U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 4897
mbed_official 124:6a4a5b7d7324 4898 #define TIM_CCMR2_OC3CE_Pos (7U)
mbed_official 124:6a4a5b7d7324 4899 #define TIM_CCMR2_OC3CE_Msk (0x1U << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 4900 #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */
mbed_official 124:6a4a5b7d7324 4901
mbed_official 124:6a4a5b7d7324 4902 #define TIM_CCMR2_CC4S_Pos (8U)
mbed_official 124:6a4a5b7d7324 4903 #define TIM_CCMR2_CC4S_Msk (0x3U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */
mbed_official 124:6a4a5b7d7324 4904 #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
mbed_official 124:6a4a5b7d7324 4905 #define TIM_CCMR2_CC4S_0 (0x1U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 4906 #define TIM_CCMR2_CC4S_1 (0x2U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 4907
mbed_official 124:6a4a5b7d7324 4908 #define TIM_CCMR2_OC4FE_Pos (10U)
mbed_official 124:6a4a5b7d7324 4909 #define TIM_CCMR2_OC4FE_Msk (0x1U << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 4910 #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */
mbed_official 124:6a4a5b7d7324 4911 #define TIM_CCMR2_OC4PE_Pos (11U)
mbed_official 124:6a4a5b7d7324 4912 #define TIM_CCMR2_OC4PE_Msk (0x1U << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 4913 #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */
mbed_official 124:6a4a5b7d7324 4914
mbed_official 124:6a4a5b7d7324 4915 #define TIM_CCMR2_OC4M_Pos (12U)
mbed_official 124:6a4a5b7d7324 4916 #define TIM_CCMR2_OC4M_Msk (0x7U << TIM_CCMR2_OC4M_Pos) /*!< 0x00007000 */
mbed_official 124:6a4a5b7d7324 4917 #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
mbed_official 124:6a4a5b7d7324 4918 #define TIM_CCMR2_OC4M_0 (0x1U << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 4919 #define TIM_CCMR2_OC4M_1 (0x2U << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 4920 #define TIM_CCMR2_OC4M_2 (0x4U << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 4921
mbed_official 124:6a4a5b7d7324 4922 #define TIM_CCMR2_OC4CE_Pos (15U)
mbed_official 124:6a4a5b7d7324 4923 #define TIM_CCMR2_OC4CE_Msk (0x1U << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 4924 #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */
bogdanm 0:9b334a45a8ff 4925
bogdanm 0:9b334a45a8ff 4926 /*---------------------------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 4927
mbed_official 124:6a4a5b7d7324 4928 #define TIM_CCMR2_IC3PSC_Pos (2U)
mbed_official 124:6a4a5b7d7324 4929 #define TIM_CCMR2_IC3PSC_Msk (0x3U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */
mbed_official 124:6a4a5b7d7324 4930 #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
mbed_official 124:6a4a5b7d7324 4931 #define TIM_CCMR2_IC3PSC_0 (0x1U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 4932 #define TIM_CCMR2_IC3PSC_1 (0x2U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 4933
mbed_official 124:6a4a5b7d7324 4934 #define TIM_CCMR2_IC3F_Pos (4U)
mbed_official 124:6a4a5b7d7324 4935 #define TIM_CCMR2_IC3F_Msk (0xFU << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */
mbed_official 124:6a4a5b7d7324 4936 #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
mbed_official 124:6a4a5b7d7324 4937 #define TIM_CCMR2_IC3F_0 (0x1U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 4938 #define TIM_CCMR2_IC3F_1 (0x2U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 4939 #define TIM_CCMR2_IC3F_2 (0x4U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 4940 #define TIM_CCMR2_IC3F_3 (0x8U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 4941
mbed_official 124:6a4a5b7d7324 4942 #define TIM_CCMR2_IC4PSC_Pos (10U)
mbed_official 124:6a4a5b7d7324 4943 #define TIM_CCMR2_IC4PSC_Msk (0x3U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */
mbed_official 124:6a4a5b7d7324 4944 #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
mbed_official 124:6a4a5b7d7324 4945 #define TIM_CCMR2_IC4PSC_0 (0x1U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 4946 #define TIM_CCMR2_IC4PSC_1 (0x2U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 4947
mbed_official 124:6a4a5b7d7324 4948 #define TIM_CCMR2_IC4F_Pos (12U)
mbed_official 124:6a4a5b7d7324 4949 #define TIM_CCMR2_IC4F_Msk (0xFU << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */
mbed_official 124:6a4a5b7d7324 4950 #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
mbed_official 124:6a4a5b7d7324 4951 #define TIM_CCMR2_IC4F_0 (0x1U << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 4952 #define TIM_CCMR2_IC4F_1 (0x2U << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 4953 #define TIM_CCMR2_IC4F_2 (0x4U << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 4954 #define TIM_CCMR2_IC4F_3 (0x8U << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */
bogdanm 0:9b334a45a8ff 4955
bogdanm 0:9b334a45a8ff 4956 /******************* Bit definition for TIM_CCER register ******************/
mbed_official 124:6a4a5b7d7324 4957 #define TIM_CCER_CC1E_Pos (0U)
mbed_official 124:6a4a5b7d7324 4958 #define TIM_CCER_CC1E_Msk (0x1U << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 4959 #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */
mbed_official 124:6a4a5b7d7324 4960 #define TIM_CCER_CC1P_Pos (1U)
mbed_official 124:6a4a5b7d7324 4961 #define TIM_CCER_CC1P_Msk (0x1U << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 4962 #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */
mbed_official 124:6a4a5b7d7324 4963 #define TIM_CCER_CC1NE_Pos (2U)
mbed_official 124:6a4a5b7d7324 4964 #define TIM_CCER_CC1NE_Msk (0x1U << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 4965 #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */
mbed_official 124:6a4a5b7d7324 4966 #define TIM_CCER_CC1NP_Pos (3U)
mbed_official 124:6a4a5b7d7324 4967 #define TIM_CCER_CC1NP_Msk (0x1U << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 4968 #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */
mbed_official 124:6a4a5b7d7324 4969 #define TIM_CCER_CC2E_Pos (4U)
mbed_official 124:6a4a5b7d7324 4970 #define TIM_CCER_CC2E_Msk (0x1U << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 4971 #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */
mbed_official 124:6a4a5b7d7324 4972 #define TIM_CCER_CC2P_Pos (5U)
mbed_official 124:6a4a5b7d7324 4973 #define TIM_CCER_CC2P_Msk (0x1U << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 4974 #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */
mbed_official 124:6a4a5b7d7324 4975 #define TIM_CCER_CC2NE_Pos (6U)
mbed_official 124:6a4a5b7d7324 4976 #define TIM_CCER_CC2NE_Msk (0x1U << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 4977 #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */
mbed_official 124:6a4a5b7d7324 4978 #define TIM_CCER_CC2NP_Pos (7U)
mbed_official 124:6a4a5b7d7324 4979 #define TIM_CCER_CC2NP_Msk (0x1U << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 4980 #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */
mbed_official 124:6a4a5b7d7324 4981 #define TIM_CCER_CC3E_Pos (8U)
mbed_official 124:6a4a5b7d7324 4982 #define TIM_CCER_CC3E_Msk (0x1U << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 4983 #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */
mbed_official 124:6a4a5b7d7324 4984 #define TIM_CCER_CC3P_Pos (9U)
mbed_official 124:6a4a5b7d7324 4985 #define TIM_CCER_CC3P_Msk (0x1U << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 4986 #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */
mbed_official 124:6a4a5b7d7324 4987 #define TIM_CCER_CC3NE_Pos (10U)
mbed_official 124:6a4a5b7d7324 4988 #define TIM_CCER_CC3NE_Msk (0x1U << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 4989 #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */
mbed_official 124:6a4a5b7d7324 4990 #define TIM_CCER_CC3NP_Pos (11U)
mbed_official 124:6a4a5b7d7324 4991 #define TIM_CCER_CC3NP_Msk (0x1U << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 4992 #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */
mbed_official 124:6a4a5b7d7324 4993 #define TIM_CCER_CC4E_Pos (12U)
mbed_official 124:6a4a5b7d7324 4994 #define TIM_CCER_CC4E_Msk (0x1U << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 4995 #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */
mbed_official 124:6a4a5b7d7324 4996 #define TIM_CCER_CC4P_Pos (13U)
mbed_official 124:6a4a5b7d7324 4997 #define TIM_CCER_CC4P_Msk (0x1U << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 4998 #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */
mbed_official 124:6a4a5b7d7324 4999 #define TIM_CCER_CC4NP_Pos (15U)
mbed_official 124:6a4a5b7d7324 5000 #define TIM_CCER_CC4NP_Msk (0x1U << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 5001 #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */
bogdanm 0:9b334a45a8ff 5002
bogdanm 0:9b334a45a8ff 5003 /******************* Bit definition for TIM_CNT register *******************/
mbed_official 124:6a4a5b7d7324 5004 #define TIM_CNT_CNT_Pos (0U)
mbed_official 124:6a4a5b7d7324 5005 #define TIM_CNT_CNT_Msk (0xFFFFFFFFU << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */
mbed_official 124:6a4a5b7d7324 5006 #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */
bogdanm 0:9b334a45a8ff 5007
bogdanm 0:9b334a45a8ff 5008 /******************* Bit definition for TIM_PSC register *******************/
mbed_official 124:6a4a5b7d7324 5009 #define TIM_PSC_PSC_Pos (0U)
mbed_official 124:6a4a5b7d7324 5010 #define TIM_PSC_PSC_Msk (0xFFFFU << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 5011 #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */
bogdanm 0:9b334a45a8ff 5012
bogdanm 0:9b334a45a8ff 5013 /******************* Bit definition for TIM_ARR register *******************/
mbed_official 124:6a4a5b7d7324 5014 #define TIM_ARR_ARR_Pos (0U)
mbed_official 124:6a4a5b7d7324 5015 #define TIM_ARR_ARR_Msk (0xFFFFFFFFU << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */
mbed_official 124:6a4a5b7d7324 5016 #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<actual auto-reload Value */
bogdanm 0:9b334a45a8ff 5017
bogdanm 0:9b334a45a8ff 5018 /******************* Bit definition for TIM_RCR register *******************/
mbed_official 124:6a4a5b7d7324 5019 #define TIM_RCR_REP_Pos (0U)
mbed_official 124:6a4a5b7d7324 5020 #define TIM_RCR_REP_Msk (0xFFU << TIM_RCR_REP_Pos) /*!< 0x000000FF */
mbed_official 124:6a4a5b7d7324 5021 #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */
bogdanm 0:9b334a45a8ff 5022
bogdanm 0:9b334a45a8ff 5023 /******************* Bit definition for TIM_CCR1 register ******************/
mbed_official 124:6a4a5b7d7324 5024 #define TIM_CCR1_CCR1_Pos (0U)
mbed_official 124:6a4a5b7d7324 5025 #define TIM_CCR1_CCR1_Msk (0xFFFFU << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 5026 #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */
bogdanm 0:9b334a45a8ff 5027
bogdanm 0:9b334a45a8ff 5028 /******************* Bit definition for TIM_CCR2 register ******************/
mbed_official 124:6a4a5b7d7324 5029 #define TIM_CCR2_CCR2_Pos (0U)
mbed_official 124:6a4a5b7d7324 5030 #define TIM_CCR2_CCR2_Msk (0xFFFFU << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 5031 #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */
bogdanm 0:9b334a45a8ff 5032
bogdanm 0:9b334a45a8ff 5033 /******************* Bit definition for TIM_CCR3 register ******************/
mbed_official 124:6a4a5b7d7324 5034 #define TIM_CCR3_CCR3_Pos (0U)
mbed_official 124:6a4a5b7d7324 5035 #define TIM_CCR3_CCR3_Msk (0xFFFFU << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 5036 #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */
bogdanm 0:9b334a45a8ff 5037
bogdanm 0:9b334a45a8ff 5038 /******************* Bit definition for TIM_CCR4 register ******************/
mbed_official 124:6a4a5b7d7324 5039 #define TIM_CCR4_CCR4_Pos (0U)
mbed_official 124:6a4a5b7d7324 5040 #define TIM_CCR4_CCR4_Msk (0xFFFFU << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 5041 #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */
bogdanm 0:9b334a45a8ff 5042
bogdanm 0:9b334a45a8ff 5043 /******************* Bit definition for TIM_BDTR register ******************/
mbed_official 124:6a4a5b7d7324 5044 #define TIM_BDTR_DTG_Pos (0U)
mbed_official 124:6a4a5b7d7324 5045 #define TIM_BDTR_DTG_Msk (0xFFU << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */
mbed_official 124:6a4a5b7d7324 5046 #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
mbed_official 124:6a4a5b7d7324 5047 #define TIM_BDTR_DTG_0 (0x01U << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 5048 #define TIM_BDTR_DTG_1 (0x02U << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 5049 #define TIM_BDTR_DTG_2 (0x04U << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 5050 #define TIM_BDTR_DTG_3 (0x08U << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 5051 #define TIM_BDTR_DTG_4 (0x10U << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 5052 #define TIM_BDTR_DTG_5 (0x20U << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 5053 #define TIM_BDTR_DTG_6 (0x40U << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 5054 #define TIM_BDTR_DTG_7 (0x80U << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 5055
mbed_official 124:6a4a5b7d7324 5056 #define TIM_BDTR_LOCK_Pos (8U)
mbed_official 124:6a4a5b7d7324 5057 #define TIM_BDTR_LOCK_Msk (0x3U << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */
mbed_official 124:6a4a5b7d7324 5058 #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */
mbed_official 124:6a4a5b7d7324 5059 #define TIM_BDTR_LOCK_0 (0x1U << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 5060 #define TIM_BDTR_LOCK_1 (0x2U << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 5061
mbed_official 124:6a4a5b7d7324 5062 #define TIM_BDTR_OSSI_Pos (10U)
mbed_official 124:6a4a5b7d7324 5063 #define TIM_BDTR_OSSI_Msk (0x1U << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 5064 #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */
mbed_official 124:6a4a5b7d7324 5065 #define TIM_BDTR_OSSR_Pos (11U)
mbed_official 124:6a4a5b7d7324 5066 #define TIM_BDTR_OSSR_Msk (0x1U << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 5067 #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */
mbed_official 124:6a4a5b7d7324 5068 #define TIM_BDTR_BKE_Pos (12U)
mbed_official 124:6a4a5b7d7324 5069 #define TIM_BDTR_BKE_Msk (0x1U << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 5070 #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable */
mbed_official 124:6a4a5b7d7324 5071 #define TIM_BDTR_BKP_Pos (13U)
mbed_official 124:6a4a5b7d7324 5072 #define TIM_BDTR_BKP_Msk (0x1U << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 5073 #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity */
mbed_official 124:6a4a5b7d7324 5074 #define TIM_BDTR_AOE_Pos (14U)
mbed_official 124:6a4a5b7d7324 5075 #define TIM_BDTR_AOE_Msk (0x1U << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 5076 #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */
mbed_official 124:6a4a5b7d7324 5077 #define TIM_BDTR_MOE_Pos (15U)
mbed_official 124:6a4a5b7d7324 5078 #define TIM_BDTR_MOE_Msk (0x1U << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 5079 #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */
bogdanm 0:9b334a45a8ff 5080
bogdanm 0:9b334a45a8ff 5081 /******************* Bit definition for TIM_DCR register *******************/
mbed_official 124:6a4a5b7d7324 5082 #define TIM_DCR_DBA_Pos (0U)
mbed_official 124:6a4a5b7d7324 5083 #define TIM_DCR_DBA_Msk (0x1FU << TIM_DCR_DBA_Pos) /*!< 0x0000001F */
mbed_official 124:6a4a5b7d7324 5084 #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */
mbed_official 124:6a4a5b7d7324 5085 #define TIM_DCR_DBA_0 (0x01U << TIM_DCR_DBA_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 5086 #define TIM_DCR_DBA_1 (0x02U << TIM_DCR_DBA_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 5087 #define TIM_DCR_DBA_2 (0x04U << TIM_DCR_DBA_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 5088 #define TIM_DCR_DBA_3 (0x08U << TIM_DCR_DBA_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 5089 #define TIM_DCR_DBA_4 (0x10U << TIM_DCR_DBA_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 5090
mbed_official 124:6a4a5b7d7324 5091 #define TIM_DCR_DBL_Pos (8U)
mbed_official 124:6a4a5b7d7324 5092 #define TIM_DCR_DBL_Msk (0x1FU << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */
mbed_official 124:6a4a5b7d7324 5093 #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */
mbed_official 124:6a4a5b7d7324 5094 #define TIM_DCR_DBL_0 (0x01U << TIM_DCR_DBL_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 5095 #define TIM_DCR_DBL_1 (0x02U << TIM_DCR_DBL_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 5096 #define TIM_DCR_DBL_2 (0x04U << TIM_DCR_DBL_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 5097 #define TIM_DCR_DBL_3 (0x08U << TIM_DCR_DBL_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 5098 #define TIM_DCR_DBL_4 (0x10U << TIM_DCR_DBL_Pos) /*!< 0x00001000 */
bogdanm 0:9b334a45a8ff 5099
bogdanm 0:9b334a45a8ff 5100 /******************* Bit definition for TIM_DMAR register ******************/
mbed_official 124:6a4a5b7d7324 5101 #define TIM_DMAR_DMAB_Pos (0U)
mbed_official 124:6a4a5b7d7324 5102 #define TIM_DMAR_DMAB_Msk (0xFFFFU << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 5103 #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */
bogdanm 0:9b334a45a8ff 5104
bogdanm 0:9b334a45a8ff 5105 /******************* Bit definition for TIM_OR register ********************/
bogdanm 0:9b334a45a8ff 5106
bogdanm 0:9b334a45a8ff 5107 /******************************************************************************/
bogdanm 0:9b334a45a8ff 5108 /* */
bogdanm 0:9b334a45a8ff 5109 /* Real-Time Clock */
bogdanm 0:9b334a45a8ff 5110 /* */
bogdanm 0:9b334a45a8ff 5111 /******************************************************************************/
bogdanm 0:9b334a45a8ff 5112
bogdanm 0:9b334a45a8ff 5113 /******************* Bit definition for RTC_CRH register ********************/
mbed_official 124:6a4a5b7d7324 5114 #define RTC_CRH_SECIE_Pos (0U)
mbed_official 124:6a4a5b7d7324 5115 #define RTC_CRH_SECIE_Msk (0x1U << RTC_CRH_SECIE_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 5116 #define RTC_CRH_SECIE RTC_CRH_SECIE_Msk /*!< Second Interrupt Enable */
mbed_official 124:6a4a5b7d7324 5117 #define RTC_CRH_ALRIE_Pos (1U)
mbed_official 124:6a4a5b7d7324 5118 #define RTC_CRH_ALRIE_Msk (0x1U << RTC_CRH_ALRIE_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 5119 #define RTC_CRH_ALRIE RTC_CRH_ALRIE_Msk /*!< Alarm Interrupt Enable */
mbed_official 124:6a4a5b7d7324 5120 #define RTC_CRH_OWIE_Pos (2U)
mbed_official 124:6a4a5b7d7324 5121 #define RTC_CRH_OWIE_Msk (0x1U << RTC_CRH_OWIE_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 5122 #define RTC_CRH_OWIE RTC_CRH_OWIE_Msk /*!< OverfloW Interrupt Enable */
bogdanm 0:9b334a45a8ff 5123
bogdanm 0:9b334a45a8ff 5124 /******************* Bit definition for RTC_CRL register ********************/
mbed_official 124:6a4a5b7d7324 5125 #define RTC_CRL_SECF_Pos (0U)
mbed_official 124:6a4a5b7d7324 5126 #define RTC_CRL_SECF_Msk (0x1U << RTC_CRL_SECF_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 5127 #define RTC_CRL_SECF RTC_CRL_SECF_Msk /*!< Second Flag */
mbed_official 124:6a4a5b7d7324 5128 #define RTC_CRL_ALRF_Pos (1U)
mbed_official 124:6a4a5b7d7324 5129 #define RTC_CRL_ALRF_Msk (0x1U << RTC_CRL_ALRF_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 5130 #define RTC_CRL_ALRF RTC_CRL_ALRF_Msk /*!< Alarm Flag */
mbed_official 124:6a4a5b7d7324 5131 #define RTC_CRL_OWF_Pos (2U)
mbed_official 124:6a4a5b7d7324 5132 #define RTC_CRL_OWF_Msk (0x1U << RTC_CRL_OWF_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 5133 #define RTC_CRL_OWF RTC_CRL_OWF_Msk /*!< OverfloW Flag */
mbed_official 124:6a4a5b7d7324 5134 #define RTC_CRL_RSF_Pos (3U)
mbed_official 124:6a4a5b7d7324 5135 #define RTC_CRL_RSF_Msk (0x1U << RTC_CRL_RSF_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 5136 #define RTC_CRL_RSF RTC_CRL_RSF_Msk /*!< Registers Synchronized Flag */
mbed_official 124:6a4a5b7d7324 5137 #define RTC_CRL_CNF_Pos (4U)
mbed_official 124:6a4a5b7d7324 5138 #define RTC_CRL_CNF_Msk (0x1U << RTC_CRL_CNF_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 5139 #define RTC_CRL_CNF RTC_CRL_CNF_Msk /*!< Configuration Flag */
mbed_official 124:6a4a5b7d7324 5140 #define RTC_CRL_RTOFF_Pos (5U)
mbed_official 124:6a4a5b7d7324 5141 #define RTC_CRL_RTOFF_Msk (0x1U << RTC_CRL_RTOFF_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 5142 #define RTC_CRL_RTOFF RTC_CRL_RTOFF_Msk /*!< RTC operation OFF */
bogdanm 0:9b334a45a8ff 5143
bogdanm 0:9b334a45a8ff 5144 /******************* Bit definition for RTC_PRLH register *******************/
mbed_official 124:6a4a5b7d7324 5145 #define RTC_PRLH_PRL_Pos (0U)
mbed_official 124:6a4a5b7d7324 5146 #define RTC_PRLH_PRL_Msk (0xFU << RTC_PRLH_PRL_Pos) /*!< 0x0000000F */
mbed_official 124:6a4a5b7d7324 5147 #define RTC_PRLH_PRL RTC_PRLH_PRL_Msk /*!< RTC Prescaler Reload Value High */
bogdanm 0:9b334a45a8ff 5148
bogdanm 0:9b334a45a8ff 5149 /******************* Bit definition for RTC_PRLL register *******************/
mbed_official 124:6a4a5b7d7324 5150 #define RTC_PRLL_PRL_Pos (0U)
mbed_official 124:6a4a5b7d7324 5151 #define RTC_PRLL_PRL_Msk (0xFFFFU << RTC_PRLL_PRL_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 5152 #define RTC_PRLL_PRL RTC_PRLL_PRL_Msk /*!< RTC Prescaler Reload Value Low */
bogdanm 0:9b334a45a8ff 5153
bogdanm 0:9b334a45a8ff 5154 /******************* Bit definition for RTC_DIVH register *******************/
mbed_official 124:6a4a5b7d7324 5155 #define RTC_DIVH_RTC_DIV_Pos (0U)
mbed_official 124:6a4a5b7d7324 5156 #define RTC_DIVH_RTC_DIV_Msk (0xFU << RTC_DIVH_RTC_DIV_Pos) /*!< 0x0000000F */
mbed_official 124:6a4a5b7d7324 5157 #define RTC_DIVH_RTC_DIV RTC_DIVH_RTC_DIV_Msk /*!< RTC Clock Divider High */
bogdanm 0:9b334a45a8ff 5158
bogdanm 0:9b334a45a8ff 5159 /******************* Bit definition for RTC_DIVL register *******************/
mbed_official 124:6a4a5b7d7324 5160 #define RTC_DIVL_RTC_DIV_Pos (0U)
mbed_official 124:6a4a5b7d7324 5161 #define RTC_DIVL_RTC_DIV_Msk (0xFFFFU << RTC_DIVL_RTC_DIV_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 5162 #define RTC_DIVL_RTC_DIV RTC_DIVL_RTC_DIV_Msk /*!< RTC Clock Divider Low */
bogdanm 0:9b334a45a8ff 5163
bogdanm 0:9b334a45a8ff 5164 /******************* Bit definition for RTC_CNTH register *******************/
mbed_official 124:6a4a5b7d7324 5165 #define RTC_CNTH_RTC_CNT_Pos (0U)
mbed_official 124:6a4a5b7d7324 5166 #define RTC_CNTH_RTC_CNT_Msk (0xFFFFU << RTC_CNTH_RTC_CNT_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 5167 #define RTC_CNTH_RTC_CNT RTC_CNTH_RTC_CNT_Msk /*!< RTC Counter High */
bogdanm 0:9b334a45a8ff 5168
bogdanm 0:9b334a45a8ff 5169 /******************* Bit definition for RTC_CNTL register *******************/
mbed_official 124:6a4a5b7d7324 5170 #define RTC_CNTL_RTC_CNT_Pos (0U)
mbed_official 124:6a4a5b7d7324 5171 #define RTC_CNTL_RTC_CNT_Msk (0xFFFFU << RTC_CNTL_RTC_CNT_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 5172 #define RTC_CNTL_RTC_CNT RTC_CNTL_RTC_CNT_Msk /*!< RTC Counter Low */
bogdanm 0:9b334a45a8ff 5173
bogdanm 0:9b334a45a8ff 5174 /******************* Bit definition for RTC_ALRH register *******************/
mbed_official 124:6a4a5b7d7324 5175 #define RTC_ALRH_RTC_ALR_Pos (0U)
mbed_official 124:6a4a5b7d7324 5176 #define RTC_ALRH_RTC_ALR_Msk (0xFFFFU << RTC_ALRH_RTC_ALR_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 5177 #define RTC_ALRH_RTC_ALR RTC_ALRH_RTC_ALR_Msk /*!< RTC Alarm High */
bogdanm 0:9b334a45a8ff 5178
bogdanm 0:9b334a45a8ff 5179 /******************* Bit definition for RTC_ALRL register *******************/
mbed_official 124:6a4a5b7d7324 5180 #define RTC_ALRL_RTC_ALR_Pos (0U)
mbed_official 124:6a4a5b7d7324 5181 #define RTC_ALRL_RTC_ALR_Msk (0xFFFFU << RTC_ALRL_RTC_ALR_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 5182 #define RTC_ALRL_RTC_ALR RTC_ALRL_RTC_ALR_Msk /*!< RTC Alarm Low */
bogdanm 0:9b334a45a8ff 5183
bogdanm 0:9b334a45a8ff 5184 /******************************************************************************/
bogdanm 0:9b334a45a8ff 5185 /* */
bogdanm 0:9b334a45a8ff 5186 /* Independent WATCHDOG (IWDG) */
bogdanm 0:9b334a45a8ff 5187 /* */
bogdanm 0:9b334a45a8ff 5188 /******************************************************************************/
bogdanm 0:9b334a45a8ff 5189
bogdanm 0:9b334a45a8ff 5190 /******************* Bit definition for IWDG_KR register ********************/
mbed_official 124:6a4a5b7d7324 5191 #define IWDG_KR_KEY_Pos (0U)
mbed_official 124:6a4a5b7d7324 5192 #define IWDG_KR_KEY_Msk (0xFFFFU << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 5193 #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!< Key value (write only, read 0000h) */
bogdanm 0:9b334a45a8ff 5194
bogdanm 0:9b334a45a8ff 5195 /******************* Bit definition for IWDG_PR register ********************/
mbed_official 124:6a4a5b7d7324 5196 #define IWDG_PR_PR_Pos (0U)
mbed_official 124:6a4a5b7d7324 5197 #define IWDG_PR_PR_Msk (0x7U << IWDG_PR_PR_Pos) /*!< 0x00000007 */
mbed_official 124:6a4a5b7d7324 5198 #define IWDG_PR_PR IWDG_PR_PR_Msk /*!< PR[2:0] (Prescaler divider) */
mbed_official 124:6a4a5b7d7324 5199 #define IWDG_PR_PR_0 (0x1U << IWDG_PR_PR_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 5200 #define IWDG_PR_PR_1 (0x2U << IWDG_PR_PR_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 5201 #define IWDG_PR_PR_2 (0x4U << IWDG_PR_PR_Pos) /*!< 0x00000004 */
bogdanm 0:9b334a45a8ff 5202
bogdanm 0:9b334a45a8ff 5203 /******************* Bit definition for IWDG_RLR register *******************/
mbed_official 124:6a4a5b7d7324 5204 #define IWDG_RLR_RL_Pos (0U)
mbed_official 124:6a4a5b7d7324 5205 #define IWDG_RLR_RL_Msk (0xFFFU << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */
mbed_official 124:6a4a5b7d7324 5206 #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!< Watchdog counter reload value */
bogdanm 0:9b334a45a8ff 5207
bogdanm 0:9b334a45a8ff 5208 /******************* Bit definition for IWDG_SR register ********************/
mbed_official 124:6a4a5b7d7324 5209 #define IWDG_SR_PVU_Pos (0U)
mbed_official 124:6a4a5b7d7324 5210 #define IWDG_SR_PVU_Msk (0x1U << IWDG_SR_PVU_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 5211 #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */
mbed_official 124:6a4a5b7d7324 5212 #define IWDG_SR_RVU_Pos (1U)
mbed_official 124:6a4a5b7d7324 5213 #define IWDG_SR_RVU_Msk (0x1U << IWDG_SR_RVU_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 5214 #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */
bogdanm 0:9b334a45a8ff 5215
bogdanm 0:9b334a45a8ff 5216 /******************************************************************************/
bogdanm 0:9b334a45a8ff 5217 /* */
mbed_official 124:6a4a5b7d7324 5218 /* Window WATCHDOG (WWDG) */
bogdanm 0:9b334a45a8ff 5219 /* */
bogdanm 0:9b334a45a8ff 5220 /******************************************************************************/
bogdanm 0:9b334a45a8ff 5221
bogdanm 0:9b334a45a8ff 5222 /******************* Bit definition for WWDG_CR register ********************/
mbed_official 124:6a4a5b7d7324 5223 #define WWDG_CR_T_Pos (0U)
mbed_official 124:6a4a5b7d7324 5224 #define WWDG_CR_T_Msk (0x7FU << WWDG_CR_T_Pos) /*!< 0x0000007F */
mbed_official 124:6a4a5b7d7324 5225 #define WWDG_CR_T WWDG_CR_T_Msk /*!< T[6:0] bits (7-Bit counter (MSB to LSB)) */
mbed_official 124:6a4a5b7d7324 5226 #define WWDG_CR_T_0 (0x01U << WWDG_CR_T_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 5227 #define WWDG_CR_T_1 (0x02U << WWDG_CR_T_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 5228 #define WWDG_CR_T_2 (0x04U << WWDG_CR_T_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 5229 #define WWDG_CR_T_3 (0x08U << WWDG_CR_T_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 5230 #define WWDG_CR_T_4 (0x10U << WWDG_CR_T_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 5231 #define WWDG_CR_T_5 (0x20U << WWDG_CR_T_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 5232 #define WWDG_CR_T_6 (0x40U << WWDG_CR_T_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 5233
mbed_official 124:6a4a5b7d7324 5234 /* Legacy defines */
mbed_official 124:6a4a5b7d7324 5235 #define WWDG_CR_T0 WWDG_CR_T_0
mbed_official 124:6a4a5b7d7324 5236 #define WWDG_CR_T1 WWDG_CR_T_1
mbed_official 124:6a4a5b7d7324 5237 #define WWDG_CR_T2 WWDG_CR_T_2
mbed_official 124:6a4a5b7d7324 5238 #define WWDG_CR_T3 WWDG_CR_T_3
mbed_official 124:6a4a5b7d7324 5239 #define WWDG_CR_T4 WWDG_CR_T_4
mbed_official 124:6a4a5b7d7324 5240 #define WWDG_CR_T5 WWDG_CR_T_5
mbed_official 124:6a4a5b7d7324 5241 #define WWDG_CR_T6 WWDG_CR_T_6
mbed_official 124:6a4a5b7d7324 5242
mbed_official 124:6a4a5b7d7324 5243 #define WWDG_CR_WDGA_Pos (7U)
mbed_official 124:6a4a5b7d7324 5244 #define WWDG_CR_WDGA_Msk (0x1U << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 5245 #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!< Activation bit */
bogdanm 0:9b334a45a8ff 5246
bogdanm 0:9b334a45a8ff 5247 /******************* Bit definition for WWDG_CFR register *******************/
mbed_official 124:6a4a5b7d7324 5248 #define WWDG_CFR_W_Pos (0U)
mbed_official 124:6a4a5b7d7324 5249 #define WWDG_CFR_W_Msk (0x7FU << WWDG_CFR_W_Pos) /*!< 0x0000007F */
mbed_official 124:6a4a5b7d7324 5250 #define WWDG_CFR_W WWDG_CFR_W_Msk /*!< W[6:0] bits (7-bit window value) */
mbed_official 124:6a4a5b7d7324 5251 #define WWDG_CFR_W_0 (0x01U << WWDG_CFR_W_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 5252 #define WWDG_CFR_W_1 (0x02U << WWDG_CFR_W_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 5253 #define WWDG_CFR_W_2 (0x04U << WWDG_CFR_W_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 5254 #define WWDG_CFR_W_3 (0x08U << WWDG_CFR_W_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 5255 #define WWDG_CFR_W_4 (0x10U << WWDG_CFR_W_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 5256 #define WWDG_CFR_W_5 (0x20U << WWDG_CFR_W_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 5257 #define WWDG_CFR_W_6 (0x40U << WWDG_CFR_W_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 5258
mbed_official 124:6a4a5b7d7324 5259 /* Legacy defines */
mbed_official 124:6a4a5b7d7324 5260 #define WWDG_CFR_W0 WWDG_CFR_W_0
mbed_official 124:6a4a5b7d7324 5261 #define WWDG_CFR_W1 WWDG_CFR_W_1
mbed_official 124:6a4a5b7d7324 5262 #define WWDG_CFR_W2 WWDG_CFR_W_2
mbed_official 124:6a4a5b7d7324 5263 #define WWDG_CFR_W3 WWDG_CFR_W_3
mbed_official 124:6a4a5b7d7324 5264 #define WWDG_CFR_W4 WWDG_CFR_W_4
mbed_official 124:6a4a5b7d7324 5265 #define WWDG_CFR_W5 WWDG_CFR_W_5
mbed_official 124:6a4a5b7d7324 5266 #define WWDG_CFR_W6 WWDG_CFR_W_6
mbed_official 124:6a4a5b7d7324 5267
mbed_official 124:6a4a5b7d7324 5268 #define WWDG_CFR_WDGTB_Pos (7U)
mbed_official 124:6a4a5b7d7324 5269 #define WWDG_CFR_WDGTB_Msk (0x3U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000180 */
mbed_official 124:6a4a5b7d7324 5270 #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!< WDGTB[1:0] bits (Timer Base) */
mbed_official 124:6a4a5b7d7324 5271 #define WWDG_CFR_WDGTB_0 (0x1U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 5272 #define WWDG_CFR_WDGTB_1 (0x2U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 5273
mbed_official 124:6a4a5b7d7324 5274 /* Legacy defines */
mbed_official 124:6a4a5b7d7324 5275 #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0
mbed_official 124:6a4a5b7d7324 5276 #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1
mbed_official 124:6a4a5b7d7324 5277
mbed_official 124:6a4a5b7d7324 5278 #define WWDG_CFR_EWI_Pos (9U)
mbed_official 124:6a4a5b7d7324 5279 #define WWDG_CFR_EWI_Msk (0x1U << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 5280 #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!< Early Wakeup Interrupt */
bogdanm 0:9b334a45a8ff 5281
bogdanm 0:9b334a45a8ff 5282 /******************* Bit definition for WWDG_SR register ********************/
mbed_official 124:6a4a5b7d7324 5283 #define WWDG_SR_EWIF_Pos (0U)
mbed_official 124:6a4a5b7d7324 5284 #define WWDG_SR_EWIF_Msk (0x1U << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 5285 #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!< Early Wakeup Interrupt Flag */
bogdanm 0:9b334a45a8ff 5286
bogdanm 0:9b334a45a8ff 5287
bogdanm 0:9b334a45a8ff 5288 /******************************************************************************/
bogdanm 0:9b334a45a8ff 5289 /* */
bogdanm 0:9b334a45a8ff 5290 /* SD host Interface */
bogdanm 0:9b334a45a8ff 5291 /* */
bogdanm 0:9b334a45a8ff 5292 /******************************************************************************/
bogdanm 0:9b334a45a8ff 5293
bogdanm 0:9b334a45a8ff 5294 /****************** Bit definition for SDIO_POWER register ******************/
mbed_official 124:6a4a5b7d7324 5295 #define SDIO_POWER_PWRCTRL_Pos (0U)
mbed_official 124:6a4a5b7d7324 5296 #define SDIO_POWER_PWRCTRL_Msk (0x3U << SDIO_POWER_PWRCTRL_Pos) /*!< 0x00000003 */
mbed_official 124:6a4a5b7d7324 5297 #define SDIO_POWER_PWRCTRL SDIO_POWER_PWRCTRL_Msk /*!< PWRCTRL[1:0] bits (Power supply control bits) */
mbed_official 124:6a4a5b7d7324 5298 #define SDIO_POWER_PWRCTRL_0 (0x1U << SDIO_POWER_PWRCTRL_Pos) /*!< 0x01 */
mbed_official 124:6a4a5b7d7324 5299 #define SDIO_POWER_PWRCTRL_1 (0x2U << SDIO_POWER_PWRCTRL_Pos) /*!< 0x02 */
bogdanm 0:9b334a45a8ff 5300
bogdanm 0:9b334a45a8ff 5301 /****************** Bit definition for SDIO_CLKCR register ******************/
mbed_official 124:6a4a5b7d7324 5302 #define SDIO_CLKCR_CLKDIV_Pos (0U)
mbed_official 124:6a4a5b7d7324 5303 #define SDIO_CLKCR_CLKDIV_Msk (0xFFU << SDIO_CLKCR_CLKDIV_Pos) /*!< 0x000000FF */
mbed_official 124:6a4a5b7d7324 5304 #define SDIO_CLKCR_CLKDIV SDIO_CLKCR_CLKDIV_Msk /*!< Clock divide factor */
mbed_official 124:6a4a5b7d7324 5305 #define SDIO_CLKCR_CLKEN_Pos (8U)
mbed_official 124:6a4a5b7d7324 5306 #define SDIO_CLKCR_CLKEN_Msk (0x1U << SDIO_CLKCR_CLKEN_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 5307 #define SDIO_CLKCR_CLKEN SDIO_CLKCR_CLKEN_Msk /*!< Clock enable bit */
mbed_official 124:6a4a5b7d7324 5308 #define SDIO_CLKCR_PWRSAV_Pos (9U)
mbed_official 124:6a4a5b7d7324 5309 #define SDIO_CLKCR_PWRSAV_Msk (0x1U << SDIO_CLKCR_PWRSAV_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 5310 #define SDIO_CLKCR_PWRSAV SDIO_CLKCR_PWRSAV_Msk /*!< Power saving configuration bit */
mbed_official 124:6a4a5b7d7324 5311 #define SDIO_CLKCR_BYPASS_Pos (10U)
mbed_official 124:6a4a5b7d7324 5312 #define SDIO_CLKCR_BYPASS_Msk (0x1U << SDIO_CLKCR_BYPASS_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 5313 #define SDIO_CLKCR_BYPASS SDIO_CLKCR_BYPASS_Msk /*!< Clock divider bypass enable bit */
mbed_official 124:6a4a5b7d7324 5314
mbed_official 124:6a4a5b7d7324 5315 #define SDIO_CLKCR_WIDBUS_Pos (11U)
mbed_official 124:6a4a5b7d7324 5316 #define SDIO_CLKCR_WIDBUS_Msk (0x3U << SDIO_CLKCR_WIDBUS_Pos) /*!< 0x00001800 */
mbed_official 124:6a4a5b7d7324 5317 #define SDIO_CLKCR_WIDBUS SDIO_CLKCR_WIDBUS_Msk /*!< WIDBUS[1:0] bits (Wide bus mode enable bit) */
mbed_official 124:6a4a5b7d7324 5318 #define SDIO_CLKCR_WIDBUS_0 (0x1U << SDIO_CLKCR_WIDBUS_Pos) /*!< 0x0800 */
mbed_official 124:6a4a5b7d7324 5319 #define SDIO_CLKCR_WIDBUS_1 (0x2U << SDIO_CLKCR_WIDBUS_Pos) /*!< 0x1000 */
mbed_official 124:6a4a5b7d7324 5320
mbed_official 124:6a4a5b7d7324 5321 #define SDIO_CLKCR_NEGEDGE_Pos (13U)
mbed_official 124:6a4a5b7d7324 5322 #define SDIO_CLKCR_NEGEDGE_Msk (0x1U << SDIO_CLKCR_NEGEDGE_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 5323 #define SDIO_CLKCR_NEGEDGE SDIO_CLKCR_NEGEDGE_Msk /*!< SDIO_CK dephasing selection bit */
mbed_official 124:6a4a5b7d7324 5324 #define SDIO_CLKCR_HWFC_EN_Pos (14U)
mbed_official 124:6a4a5b7d7324 5325 #define SDIO_CLKCR_HWFC_EN_Msk (0x1U << SDIO_CLKCR_HWFC_EN_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 5326 #define SDIO_CLKCR_HWFC_EN SDIO_CLKCR_HWFC_EN_Msk /*!< HW Flow Control enable */
bogdanm 0:9b334a45a8ff 5327
bogdanm 0:9b334a45a8ff 5328 /******************* Bit definition for SDIO_ARG register *******************/
mbed_official 124:6a4a5b7d7324 5329 #define SDIO_ARG_CMDARG_Pos (0U)
mbed_official 124:6a4a5b7d7324 5330 #define SDIO_ARG_CMDARG_Msk (0xFFFFFFFFU << SDIO_ARG_CMDARG_Pos) /*!< 0xFFFFFFFF */
mbed_official 124:6a4a5b7d7324 5331 #define SDIO_ARG_CMDARG SDIO_ARG_CMDARG_Msk /*!< Command argument */
bogdanm 0:9b334a45a8ff 5332
bogdanm 0:9b334a45a8ff 5333 /******************* Bit definition for SDIO_CMD register *******************/
mbed_official 124:6a4a5b7d7324 5334 #define SDIO_CMD_CMDINDEX_Pos (0U)
mbed_official 124:6a4a5b7d7324 5335 #define SDIO_CMD_CMDINDEX_Msk (0x3FU << SDIO_CMD_CMDINDEX_Pos) /*!< 0x0000003F */
mbed_official 124:6a4a5b7d7324 5336 #define SDIO_CMD_CMDINDEX SDIO_CMD_CMDINDEX_Msk /*!< Command Index */
mbed_official 124:6a4a5b7d7324 5337
mbed_official 124:6a4a5b7d7324 5338 #define SDIO_CMD_WAITRESP_Pos (6U)
mbed_official 124:6a4a5b7d7324 5339 #define SDIO_CMD_WAITRESP_Msk (0x3U << SDIO_CMD_WAITRESP_Pos) /*!< 0x000000C0 */
mbed_official 124:6a4a5b7d7324 5340 #define SDIO_CMD_WAITRESP SDIO_CMD_WAITRESP_Msk /*!< WAITRESP[1:0] bits (Wait for response bits) */
mbed_official 124:6a4a5b7d7324 5341 #define SDIO_CMD_WAITRESP_0 (0x1U << SDIO_CMD_WAITRESP_Pos) /*!< 0x0040 */
mbed_official 124:6a4a5b7d7324 5342 #define SDIO_CMD_WAITRESP_1 (0x2U << SDIO_CMD_WAITRESP_Pos) /*!< 0x0080 */
mbed_official 124:6a4a5b7d7324 5343
mbed_official 124:6a4a5b7d7324 5344 #define SDIO_CMD_WAITINT_Pos (8U)
mbed_official 124:6a4a5b7d7324 5345 #define SDIO_CMD_WAITINT_Msk (0x1U << SDIO_CMD_WAITINT_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 5346 #define SDIO_CMD_WAITINT SDIO_CMD_WAITINT_Msk /*!< CPSM Waits for Interrupt Request */
mbed_official 124:6a4a5b7d7324 5347 #define SDIO_CMD_WAITPEND_Pos (9U)
mbed_official 124:6a4a5b7d7324 5348 #define SDIO_CMD_WAITPEND_Msk (0x1U << SDIO_CMD_WAITPEND_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 5349 #define SDIO_CMD_WAITPEND SDIO_CMD_WAITPEND_Msk /*!< CPSM Waits for ends of data transfer (CmdPend internal signal) */
mbed_official 124:6a4a5b7d7324 5350 #define SDIO_CMD_CPSMEN_Pos (10U)
mbed_official 124:6a4a5b7d7324 5351 #define SDIO_CMD_CPSMEN_Msk (0x1U << SDIO_CMD_CPSMEN_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 5352 #define SDIO_CMD_CPSMEN SDIO_CMD_CPSMEN_Msk /*!< Command path state machine (CPSM) Enable bit */
mbed_official 124:6a4a5b7d7324 5353 #define SDIO_CMD_SDIOSUSPEND_Pos (11U)
mbed_official 124:6a4a5b7d7324 5354 #define SDIO_CMD_SDIOSUSPEND_Msk (0x1U << SDIO_CMD_SDIOSUSPEND_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 5355 #define SDIO_CMD_SDIOSUSPEND SDIO_CMD_SDIOSUSPEND_Msk /*!< SD I/O suspend command */
mbed_official 124:6a4a5b7d7324 5356 #define SDIO_CMD_ENCMDCOMPL_Pos (12U)
mbed_official 124:6a4a5b7d7324 5357 #define SDIO_CMD_ENCMDCOMPL_Msk (0x1U << SDIO_CMD_ENCMDCOMPL_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 5358 #define SDIO_CMD_ENCMDCOMPL SDIO_CMD_ENCMDCOMPL_Msk /*!< Enable CMD completion */
mbed_official 124:6a4a5b7d7324 5359 #define SDIO_CMD_NIEN_Pos (13U)
mbed_official 124:6a4a5b7d7324 5360 #define SDIO_CMD_NIEN_Msk (0x1U << SDIO_CMD_NIEN_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 5361 #define SDIO_CMD_NIEN SDIO_CMD_NIEN_Msk /*!< Not Interrupt Enable */
mbed_official 124:6a4a5b7d7324 5362 #define SDIO_CMD_CEATACMD_Pos (14U)
mbed_official 124:6a4a5b7d7324 5363 #define SDIO_CMD_CEATACMD_Msk (0x1U << SDIO_CMD_CEATACMD_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 5364 #define SDIO_CMD_CEATACMD SDIO_CMD_CEATACMD_Msk /*!< CE-ATA command */
bogdanm 0:9b334a45a8ff 5365
bogdanm 0:9b334a45a8ff 5366 /***************** Bit definition for SDIO_RESPCMD register *****************/
mbed_official 124:6a4a5b7d7324 5367 #define SDIO_RESPCMD_RESPCMD_Pos (0U)
mbed_official 124:6a4a5b7d7324 5368 #define SDIO_RESPCMD_RESPCMD_Msk (0x3FU << SDIO_RESPCMD_RESPCMD_Pos) /*!< 0x0000003F */
mbed_official 124:6a4a5b7d7324 5369 #define SDIO_RESPCMD_RESPCMD SDIO_RESPCMD_RESPCMD_Msk /*!< Response command index */
bogdanm 0:9b334a45a8ff 5370
bogdanm 0:9b334a45a8ff 5371 /****************** Bit definition for SDIO_RESP0 register ******************/
mbed_official 124:6a4a5b7d7324 5372 #define SDIO_RESP0_CARDSTATUS0_Pos (0U)
mbed_official 124:6a4a5b7d7324 5373 #define SDIO_RESP0_CARDSTATUS0_Msk (0xFFFFFFFFU << SDIO_RESP0_CARDSTATUS0_Pos) /*!< 0xFFFFFFFF */
mbed_official 124:6a4a5b7d7324 5374 #define SDIO_RESP0_CARDSTATUS0 SDIO_RESP0_CARDSTATUS0_Msk /*!< Card Status */
bogdanm 0:9b334a45a8ff 5375
bogdanm 0:9b334a45a8ff 5376 /****************** Bit definition for SDIO_RESP1 register ******************/
mbed_official 124:6a4a5b7d7324 5377 #define SDIO_RESP1_CARDSTATUS1_Pos (0U)
mbed_official 124:6a4a5b7d7324 5378 #define SDIO_RESP1_CARDSTATUS1_Msk (0xFFFFFFFFU << SDIO_RESP1_CARDSTATUS1_Pos) /*!< 0xFFFFFFFF */
mbed_official 124:6a4a5b7d7324 5379 #define SDIO_RESP1_CARDSTATUS1 SDIO_RESP1_CARDSTATUS1_Msk /*!< Card Status */
bogdanm 0:9b334a45a8ff 5380
bogdanm 0:9b334a45a8ff 5381 /****************** Bit definition for SDIO_RESP2 register ******************/
mbed_official 124:6a4a5b7d7324 5382 #define SDIO_RESP2_CARDSTATUS2_Pos (0U)
mbed_official 124:6a4a5b7d7324 5383 #define SDIO_RESP2_CARDSTATUS2_Msk (0xFFFFFFFFU << SDIO_RESP2_CARDSTATUS2_Pos) /*!< 0xFFFFFFFF */
mbed_official 124:6a4a5b7d7324 5384 #define SDIO_RESP2_CARDSTATUS2 SDIO_RESP2_CARDSTATUS2_Msk /*!< Card Status */
bogdanm 0:9b334a45a8ff 5385
bogdanm 0:9b334a45a8ff 5386 /****************** Bit definition for SDIO_RESP3 register ******************/
mbed_official 124:6a4a5b7d7324 5387 #define SDIO_RESP3_CARDSTATUS3_Pos (0U)
mbed_official 124:6a4a5b7d7324 5388 #define SDIO_RESP3_CARDSTATUS3_Msk (0xFFFFFFFFU << SDIO_RESP3_CARDSTATUS3_Pos) /*!< 0xFFFFFFFF */
mbed_official 124:6a4a5b7d7324 5389 #define SDIO_RESP3_CARDSTATUS3 SDIO_RESP3_CARDSTATUS3_Msk /*!< Card Status */
bogdanm 0:9b334a45a8ff 5390
bogdanm 0:9b334a45a8ff 5391 /****************** Bit definition for SDIO_RESP4 register ******************/
mbed_official 124:6a4a5b7d7324 5392 #define SDIO_RESP4_CARDSTATUS4_Pos (0U)
mbed_official 124:6a4a5b7d7324 5393 #define SDIO_RESP4_CARDSTATUS4_Msk (0xFFFFFFFFU << SDIO_RESP4_CARDSTATUS4_Pos) /*!< 0xFFFFFFFF */
mbed_official 124:6a4a5b7d7324 5394 #define SDIO_RESP4_CARDSTATUS4 SDIO_RESP4_CARDSTATUS4_Msk /*!< Card Status */
bogdanm 0:9b334a45a8ff 5395
bogdanm 0:9b334a45a8ff 5396 /****************** Bit definition for SDIO_DTIMER register *****************/
mbed_official 124:6a4a5b7d7324 5397 #define SDIO_DTIMER_DATATIME_Pos (0U)
mbed_official 124:6a4a5b7d7324 5398 #define SDIO_DTIMER_DATATIME_Msk (0xFFFFFFFFU << SDIO_DTIMER_DATATIME_Pos) /*!< 0xFFFFFFFF */
mbed_official 124:6a4a5b7d7324 5399 #define SDIO_DTIMER_DATATIME SDIO_DTIMER_DATATIME_Msk /*!< Data timeout period. */
bogdanm 0:9b334a45a8ff 5400
bogdanm 0:9b334a45a8ff 5401 /****************** Bit definition for SDIO_DLEN register *******************/
mbed_official 124:6a4a5b7d7324 5402 #define SDIO_DLEN_DATALENGTH_Pos (0U)
mbed_official 124:6a4a5b7d7324 5403 #define SDIO_DLEN_DATALENGTH_Msk (0x1FFFFFFU << SDIO_DLEN_DATALENGTH_Pos) /*!< 0x01FFFFFF */
mbed_official 124:6a4a5b7d7324 5404 #define SDIO_DLEN_DATALENGTH SDIO_DLEN_DATALENGTH_Msk /*!< Data length value */
bogdanm 0:9b334a45a8ff 5405
bogdanm 0:9b334a45a8ff 5406 /****************** Bit definition for SDIO_DCTRL register ******************/
mbed_official 124:6a4a5b7d7324 5407 #define SDIO_DCTRL_DTEN_Pos (0U)
mbed_official 124:6a4a5b7d7324 5408 #define SDIO_DCTRL_DTEN_Msk (0x1U << SDIO_DCTRL_DTEN_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 5409 #define SDIO_DCTRL_DTEN SDIO_DCTRL_DTEN_Msk /*!< Data transfer enabled bit */
mbed_official 124:6a4a5b7d7324 5410 #define SDIO_DCTRL_DTDIR_Pos (1U)
mbed_official 124:6a4a5b7d7324 5411 #define SDIO_DCTRL_DTDIR_Msk (0x1U << SDIO_DCTRL_DTDIR_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 5412 #define SDIO_DCTRL_DTDIR SDIO_DCTRL_DTDIR_Msk /*!< Data transfer direction selection */
mbed_official 124:6a4a5b7d7324 5413 #define SDIO_DCTRL_DTMODE_Pos (2U)
mbed_official 124:6a4a5b7d7324 5414 #define SDIO_DCTRL_DTMODE_Msk (0x1U << SDIO_DCTRL_DTMODE_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 5415 #define SDIO_DCTRL_DTMODE SDIO_DCTRL_DTMODE_Msk /*!< Data transfer mode selection */
mbed_official 124:6a4a5b7d7324 5416 #define SDIO_DCTRL_DMAEN_Pos (3U)
mbed_official 124:6a4a5b7d7324 5417 #define SDIO_DCTRL_DMAEN_Msk (0x1U << SDIO_DCTRL_DMAEN_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 5418 #define SDIO_DCTRL_DMAEN SDIO_DCTRL_DMAEN_Msk /*!< DMA enabled bit */
mbed_official 124:6a4a5b7d7324 5419
mbed_official 124:6a4a5b7d7324 5420 #define SDIO_DCTRL_DBLOCKSIZE_Pos (4U)
mbed_official 124:6a4a5b7d7324 5421 #define SDIO_DCTRL_DBLOCKSIZE_Msk (0xFU << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x000000F0 */
mbed_official 124:6a4a5b7d7324 5422 #define SDIO_DCTRL_DBLOCKSIZE SDIO_DCTRL_DBLOCKSIZE_Msk /*!< DBLOCKSIZE[3:0] bits (Data block size) */
mbed_official 124:6a4a5b7d7324 5423 #define SDIO_DCTRL_DBLOCKSIZE_0 (0x1U << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0010 */
mbed_official 124:6a4a5b7d7324 5424 #define SDIO_DCTRL_DBLOCKSIZE_1 (0x2U << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0020 */
mbed_official 124:6a4a5b7d7324 5425 #define SDIO_DCTRL_DBLOCKSIZE_2 (0x4U << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0040 */
mbed_official 124:6a4a5b7d7324 5426 #define SDIO_DCTRL_DBLOCKSIZE_3 (0x8U << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0080 */
mbed_official 124:6a4a5b7d7324 5427
mbed_official 124:6a4a5b7d7324 5428 #define SDIO_DCTRL_RWSTART_Pos (8U)
mbed_official 124:6a4a5b7d7324 5429 #define SDIO_DCTRL_RWSTART_Msk (0x1U << SDIO_DCTRL_RWSTART_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 5430 #define SDIO_DCTRL_RWSTART SDIO_DCTRL_RWSTART_Msk /*!< Read wait start */
mbed_official 124:6a4a5b7d7324 5431 #define SDIO_DCTRL_RWSTOP_Pos (9U)
mbed_official 124:6a4a5b7d7324 5432 #define SDIO_DCTRL_RWSTOP_Msk (0x1U << SDIO_DCTRL_RWSTOP_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 5433 #define SDIO_DCTRL_RWSTOP SDIO_DCTRL_RWSTOP_Msk /*!< Read wait stop */
mbed_official 124:6a4a5b7d7324 5434 #define SDIO_DCTRL_RWMOD_Pos (10U)
mbed_official 124:6a4a5b7d7324 5435 #define SDIO_DCTRL_RWMOD_Msk (0x1U << SDIO_DCTRL_RWMOD_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 5436 #define SDIO_DCTRL_RWMOD SDIO_DCTRL_RWMOD_Msk /*!< Read wait mode */
mbed_official 124:6a4a5b7d7324 5437 #define SDIO_DCTRL_SDIOEN_Pos (11U)
mbed_official 124:6a4a5b7d7324 5438 #define SDIO_DCTRL_SDIOEN_Msk (0x1U << SDIO_DCTRL_SDIOEN_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 5439 #define SDIO_DCTRL_SDIOEN SDIO_DCTRL_SDIOEN_Msk /*!< SD I/O enable functions */
bogdanm 0:9b334a45a8ff 5440
bogdanm 0:9b334a45a8ff 5441 /****************** Bit definition for SDIO_DCOUNT register *****************/
mbed_official 124:6a4a5b7d7324 5442 #define SDIO_DCOUNT_DATACOUNT_Pos (0U)
mbed_official 124:6a4a5b7d7324 5443 #define SDIO_DCOUNT_DATACOUNT_Msk (0x1FFFFFFU << SDIO_DCOUNT_DATACOUNT_Pos) /*!< 0x01FFFFFF */
mbed_official 124:6a4a5b7d7324 5444 #define SDIO_DCOUNT_DATACOUNT SDIO_DCOUNT_DATACOUNT_Msk /*!< Data count value */
bogdanm 0:9b334a45a8ff 5445
bogdanm 0:9b334a45a8ff 5446 /****************** Bit definition for SDIO_STA register ********************/
mbed_official 124:6a4a5b7d7324 5447 #define SDIO_STA_CCRCFAIL_Pos (0U)
mbed_official 124:6a4a5b7d7324 5448 #define SDIO_STA_CCRCFAIL_Msk (0x1U << SDIO_STA_CCRCFAIL_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 5449 #define SDIO_STA_CCRCFAIL SDIO_STA_CCRCFAIL_Msk /*!< Command response received (CRC check failed) */
mbed_official 124:6a4a5b7d7324 5450 #define SDIO_STA_DCRCFAIL_Pos (1U)
mbed_official 124:6a4a5b7d7324 5451 #define SDIO_STA_DCRCFAIL_Msk (0x1U << SDIO_STA_DCRCFAIL_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 5452 #define SDIO_STA_DCRCFAIL SDIO_STA_DCRCFAIL_Msk /*!< Data block sent/received (CRC check failed) */
mbed_official 124:6a4a5b7d7324 5453 #define SDIO_STA_CTIMEOUT_Pos (2U)
mbed_official 124:6a4a5b7d7324 5454 #define SDIO_STA_CTIMEOUT_Msk (0x1U << SDIO_STA_CTIMEOUT_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 5455 #define SDIO_STA_CTIMEOUT SDIO_STA_CTIMEOUT_Msk /*!< Command response timeout */
mbed_official 124:6a4a5b7d7324 5456 #define SDIO_STA_DTIMEOUT_Pos (3U)
mbed_official 124:6a4a5b7d7324 5457 #define SDIO_STA_DTIMEOUT_Msk (0x1U << SDIO_STA_DTIMEOUT_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 5458 #define SDIO_STA_DTIMEOUT SDIO_STA_DTIMEOUT_Msk /*!< Data timeout */
mbed_official 124:6a4a5b7d7324 5459 #define SDIO_STA_TXUNDERR_Pos (4U)
mbed_official 124:6a4a5b7d7324 5460 #define SDIO_STA_TXUNDERR_Msk (0x1U << SDIO_STA_TXUNDERR_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 5461 #define SDIO_STA_TXUNDERR SDIO_STA_TXUNDERR_Msk /*!< Transmit FIFO underrun error */
mbed_official 124:6a4a5b7d7324 5462 #define SDIO_STA_RXOVERR_Pos (5U)
mbed_official 124:6a4a5b7d7324 5463 #define SDIO_STA_RXOVERR_Msk (0x1U << SDIO_STA_RXOVERR_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 5464 #define SDIO_STA_RXOVERR SDIO_STA_RXOVERR_Msk /*!< Received FIFO overrun error */
mbed_official 124:6a4a5b7d7324 5465 #define SDIO_STA_CMDREND_Pos (6U)
mbed_official 124:6a4a5b7d7324 5466 #define SDIO_STA_CMDREND_Msk (0x1U << SDIO_STA_CMDREND_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 5467 #define SDIO_STA_CMDREND SDIO_STA_CMDREND_Msk /*!< Command response received (CRC check passed) */
mbed_official 124:6a4a5b7d7324 5468 #define SDIO_STA_CMDSENT_Pos (7U)
mbed_official 124:6a4a5b7d7324 5469 #define SDIO_STA_CMDSENT_Msk (0x1U << SDIO_STA_CMDSENT_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 5470 #define SDIO_STA_CMDSENT SDIO_STA_CMDSENT_Msk /*!< Command sent (no response required) */
mbed_official 124:6a4a5b7d7324 5471 #define SDIO_STA_DATAEND_Pos (8U)
mbed_official 124:6a4a5b7d7324 5472 #define SDIO_STA_DATAEND_Msk (0x1U << SDIO_STA_DATAEND_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 5473 #define SDIO_STA_DATAEND SDIO_STA_DATAEND_Msk /*!< Data end (data counter, SDIDCOUNT, is zero) */
mbed_official 124:6a4a5b7d7324 5474 #define SDIO_STA_STBITERR_Pos (9U)
mbed_official 124:6a4a5b7d7324 5475 #define SDIO_STA_STBITERR_Msk (0x1U << SDIO_STA_STBITERR_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 5476 #define SDIO_STA_STBITERR SDIO_STA_STBITERR_Msk /*!< Start bit not detected on all data signals in wide bus mode */
mbed_official 124:6a4a5b7d7324 5477 #define SDIO_STA_DBCKEND_Pos (10U)
mbed_official 124:6a4a5b7d7324 5478 #define SDIO_STA_DBCKEND_Msk (0x1U << SDIO_STA_DBCKEND_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 5479 #define SDIO_STA_DBCKEND SDIO_STA_DBCKEND_Msk /*!< Data block sent/received (CRC check passed) */
mbed_official 124:6a4a5b7d7324 5480 #define SDIO_STA_CMDACT_Pos (11U)
mbed_official 124:6a4a5b7d7324 5481 #define SDIO_STA_CMDACT_Msk (0x1U << SDIO_STA_CMDACT_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 5482 #define SDIO_STA_CMDACT SDIO_STA_CMDACT_Msk /*!< Command transfer in progress */
mbed_official 124:6a4a5b7d7324 5483 #define SDIO_STA_TXACT_Pos (12U)
mbed_official 124:6a4a5b7d7324 5484 #define SDIO_STA_TXACT_Msk (0x1U << SDIO_STA_TXACT_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 5485 #define SDIO_STA_TXACT SDIO_STA_TXACT_Msk /*!< Data transmit in progress */
mbed_official 124:6a4a5b7d7324 5486 #define SDIO_STA_RXACT_Pos (13U)
mbed_official 124:6a4a5b7d7324 5487 #define SDIO_STA_RXACT_Msk (0x1U << SDIO_STA_RXACT_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 5488 #define SDIO_STA_RXACT SDIO_STA_RXACT_Msk /*!< Data receive in progress */
mbed_official 124:6a4a5b7d7324 5489 #define SDIO_STA_TXFIFOHE_Pos (14U)
mbed_official 124:6a4a5b7d7324 5490 #define SDIO_STA_TXFIFOHE_Msk (0x1U << SDIO_STA_TXFIFOHE_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 5491 #define SDIO_STA_TXFIFOHE SDIO_STA_TXFIFOHE_Msk /*!< Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */
mbed_official 124:6a4a5b7d7324 5492 #define SDIO_STA_RXFIFOHF_Pos (15U)
mbed_official 124:6a4a5b7d7324 5493 #define SDIO_STA_RXFIFOHF_Msk (0x1U << SDIO_STA_RXFIFOHF_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 5494 #define SDIO_STA_RXFIFOHF SDIO_STA_RXFIFOHF_Msk /*!< Receive FIFO Half Full: there are at least 8 words in the FIFO */
mbed_official 124:6a4a5b7d7324 5495 #define SDIO_STA_TXFIFOF_Pos (16U)
mbed_official 124:6a4a5b7d7324 5496 #define SDIO_STA_TXFIFOF_Msk (0x1U << SDIO_STA_TXFIFOF_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 5497 #define SDIO_STA_TXFIFOF SDIO_STA_TXFIFOF_Msk /*!< Transmit FIFO full */
mbed_official 124:6a4a5b7d7324 5498 #define SDIO_STA_RXFIFOF_Pos (17U)
mbed_official 124:6a4a5b7d7324 5499 #define SDIO_STA_RXFIFOF_Msk (0x1U << SDIO_STA_RXFIFOF_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 5500 #define SDIO_STA_RXFIFOF SDIO_STA_RXFIFOF_Msk /*!< Receive FIFO full */
mbed_official 124:6a4a5b7d7324 5501 #define SDIO_STA_TXFIFOE_Pos (18U)
mbed_official 124:6a4a5b7d7324 5502 #define SDIO_STA_TXFIFOE_Msk (0x1U << SDIO_STA_TXFIFOE_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 5503 #define SDIO_STA_TXFIFOE SDIO_STA_TXFIFOE_Msk /*!< Transmit FIFO empty */
mbed_official 124:6a4a5b7d7324 5504 #define SDIO_STA_RXFIFOE_Pos (19U)
mbed_official 124:6a4a5b7d7324 5505 #define SDIO_STA_RXFIFOE_Msk (0x1U << SDIO_STA_RXFIFOE_Pos) /*!< 0x00080000 */
mbed_official 124:6a4a5b7d7324 5506 #define SDIO_STA_RXFIFOE SDIO_STA_RXFIFOE_Msk /*!< Receive FIFO empty */
mbed_official 124:6a4a5b7d7324 5507 #define SDIO_STA_TXDAVL_Pos (20U)
mbed_official 124:6a4a5b7d7324 5508 #define SDIO_STA_TXDAVL_Msk (0x1U << SDIO_STA_TXDAVL_Pos) /*!< 0x00100000 */
mbed_official 124:6a4a5b7d7324 5509 #define SDIO_STA_TXDAVL SDIO_STA_TXDAVL_Msk /*!< Data available in transmit FIFO */
mbed_official 124:6a4a5b7d7324 5510 #define SDIO_STA_RXDAVL_Pos (21U)
mbed_official 124:6a4a5b7d7324 5511 #define SDIO_STA_RXDAVL_Msk (0x1U << SDIO_STA_RXDAVL_Pos) /*!< 0x00200000 */
mbed_official 124:6a4a5b7d7324 5512 #define SDIO_STA_RXDAVL SDIO_STA_RXDAVL_Msk /*!< Data available in receive FIFO */
mbed_official 124:6a4a5b7d7324 5513 #define SDIO_STA_SDIOIT_Pos (22U)
mbed_official 124:6a4a5b7d7324 5514 #define SDIO_STA_SDIOIT_Msk (0x1U << SDIO_STA_SDIOIT_Pos) /*!< 0x00400000 */
mbed_official 124:6a4a5b7d7324 5515 #define SDIO_STA_SDIOIT SDIO_STA_SDIOIT_Msk /*!< SDIO interrupt received */
mbed_official 124:6a4a5b7d7324 5516 #define SDIO_STA_CEATAEND_Pos (23U)
mbed_official 124:6a4a5b7d7324 5517 #define SDIO_STA_CEATAEND_Msk (0x1U << SDIO_STA_CEATAEND_Pos) /*!< 0x00800000 */
mbed_official 124:6a4a5b7d7324 5518 #define SDIO_STA_CEATAEND SDIO_STA_CEATAEND_Msk /*!< CE-ATA command completion signal received for CMD61 */
bogdanm 0:9b334a45a8ff 5519
bogdanm 0:9b334a45a8ff 5520 /******************* Bit definition for SDIO_ICR register *******************/
mbed_official 124:6a4a5b7d7324 5521 #define SDIO_ICR_CCRCFAILC_Pos (0U)
mbed_official 124:6a4a5b7d7324 5522 #define SDIO_ICR_CCRCFAILC_Msk (0x1U << SDIO_ICR_CCRCFAILC_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 5523 #define SDIO_ICR_CCRCFAILC SDIO_ICR_CCRCFAILC_Msk /*!< CCRCFAIL flag clear bit */
mbed_official 124:6a4a5b7d7324 5524 #define SDIO_ICR_DCRCFAILC_Pos (1U)
mbed_official 124:6a4a5b7d7324 5525 #define SDIO_ICR_DCRCFAILC_Msk (0x1U << SDIO_ICR_DCRCFAILC_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 5526 #define SDIO_ICR_DCRCFAILC SDIO_ICR_DCRCFAILC_Msk /*!< DCRCFAIL flag clear bit */
mbed_official 124:6a4a5b7d7324 5527 #define SDIO_ICR_CTIMEOUTC_Pos (2U)
mbed_official 124:6a4a5b7d7324 5528 #define SDIO_ICR_CTIMEOUTC_Msk (0x1U << SDIO_ICR_CTIMEOUTC_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 5529 #define SDIO_ICR_CTIMEOUTC SDIO_ICR_CTIMEOUTC_Msk /*!< CTIMEOUT flag clear bit */
mbed_official 124:6a4a5b7d7324 5530 #define SDIO_ICR_DTIMEOUTC_Pos (3U)
mbed_official 124:6a4a5b7d7324 5531 #define SDIO_ICR_DTIMEOUTC_Msk (0x1U << SDIO_ICR_DTIMEOUTC_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 5532 #define SDIO_ICR_DTIMEOUTC SDIO_ICR_DTIMEOUTC_Msk /*!< DTIMEOUT flag clear bit */
mbed_official 124:6a4a5b7d7324 5533 #define SDIO_ICR_TXUNDERRC_Pos (4U)
mbed_official 124:6a4a5b7d7324 5534 #define SDIO_ICR_TXUNDERRC_Msk (0x1U << SDIO_ICR_TXUNDERRC_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 5535 #define SDIO_ICR_TXUNDERRC SDIO_ICR_TXUNDERRC_Msk /*!< TXUNDERR flag clear bit */
mbed_official 124:6a4a5b7d7324 5536 #define SDIO_ICR_RXOVERRC_Pos (5U)
mbed_official 124:6a4a5b7d7324 5537 #define SDIO_ICR_RXOVERRC_Msk (0x1U << SDIO_ICR_RXOVERRC_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 5538 #define SDIO_ICR_RXOVERRC SDIO_ICR_RXOVERRC_Msk /*!< RXOVERR flag clear bit */
mbed_official 124:6a4a5b7d7324 5539 #define SDIO_ICR_CMDRENDC_Pos (6U)
mbed_official 124:6a4a5b7d7324 5540 #define SDIO_ICR_CMDRENDC_Msk (0x1U << SDIO_ICR_CMDRENDC_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 5541 #define SDIO_ICR_CMDRENDC SDIO_ICR_CMDRENDC_Msk /*!< CMDREND flag clear bit */
mbed_official 124:6a4a5b7d7324 5542 #define SDIO_ICR_CMDSENTC_Pos (7U)
mbed_official 124:6a4a5b7d7324 5543 #define SDIO_ICR_CMDSENTC_Msk (0x1U << SDIO_ICR_CMDSENTC_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 5544 #define SDIO_ICR_CMDSENTC SDIO_ICR_CMDSENTC_Msk /*!< CMDSENT flag clear bit */
mbed_official 124:6a4a5b7d7324 5545 #define SDIO_ICR_DATAENDC_Pos (8U)
mbed_official 124:6a4a5b7d7324 5546 #define SDIO_ICR_DATAENDC_Msk (0x1U << SDIO_ICR_DATAENDC_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 5547 #define SDIO_ICR_DATAENDC SDIO_ICR_DATAENDC_Msk /*!< DATAEND flag clear bit */
mbed_official 124:6a4a5b7d7324 5548 #define SDIO_ICR_STBITERRC_Pos (9U)
mbed_official 124:6a4a5b7d7324 5549 #define SDIO_ICR_STBITERRC_Msk (0x1U << SDIO_ICR_STBITERRC_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 5550 #define SDIO_ICR_STBITERRC SDIO_ICR_STBITERRC_Msk /*!< STBITERR flag clear bit */
mbed_official 124:6a4a5b7d7324 5551 #define SDIO_ICR_DBCKENDC_Pos (10U)
mbed_official 124:6a4a5b7d7324 5552 #define SDIO_ICR_DBCKENDC_Msk (0x1U << SDIO_ICR_DBCKENDC_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 5553 #define SDIO_ICR_DBCKENDC SDIO_ICR_DBCKENDC_Msk /*!< DBCKEND flag clear bit */
mbed_official 124:6a4a5b7d7324 5554 #define SDIO_ICR_SDIOITC_Pos (22U)
mbed_official 124:6a4a5b7d7324 5555 #define SDIO_ICR_SDIOITC_Msk (0x1U << SDIO_ICR_SDIOITC_Pos) /*!< 0x00400000 */
mbed_official 124:6a4a5b7d7324 5556 #define SDIO_ICR_SDIOITC SDIO_ICR_SDIOITC_Msk /*!< SDIOIT flag clear bit */
mbed_official 124:6a4a5b7d7324 5557 #define SDIO_ICR_CEATAENDC_Pos (23U)
mbed_official 124:6a4a5b7d7324 5558 #define SDIO_ICR_CEATAENDC_Msk (0x1U << SDIO_ICR_CEATAENDC_Pos) /*!< 0x00800000 */
mbed_official 124:6a4a5b7d7324 5559 #define SDIO_ICR_CEATAENDC SDIO_ICR_CEATAENDC_Msk /*!< CEATAEND flag clear bit */
bogdanm 0:9b334a45a8ff 5560
bogdanm 0:9b334a45a8ff 5561 /****************** Bit definition for SDIO_MASK register *******************/
mbed_official 124:6a4a5b7d7324 5562 #define SDIO_MASK_CCRCFAILIE_Pos (0U)
mbed_official 124:6a4a5b7d7324 5563 #define SDIO_MASK_CCRCFAILIE_Msk (0x1U << SDIO_MASK_CCRCFAILIE_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 5564 #define SDIO_MASK_CCRCFAILIE SDIO_MASK_CCRCFAILIE_Msk /*!< Command CRC Fail Interrupt Enable */
mbed_official 124:6a4a5b7d7324 5565 #define SDIO_MASK_DCRCFAILIE_Pos (1U)
mbed_official 124:6a4a5b7d7324 5566 #define SDIO_MASK_DCRCFAILIE_Msk (0x1U << SDIO_MASK_DCRCFAILIE_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 5567 #define SDIO_MASK_DCRCFAILIE SDIO_MASK_DCRCFAILIE_Msk /*!< Data CRC Fail Interrupt Enable */
mbed_official 124:6a4a5b7d7324 5568 #define SDIO_MASK_CTIMEOUTIE_Pos (2U)
mbed_official 124:6a4a5b7d7324 5569 #define SDIO_MASK_CTIMEOUTIE_Msk (0x1U << SDIO_MASK_CTIMEOUTIE_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 5570 #define SDIO_MASK_CTIMEOUTIE SDIO_MASK_CTIMEOUTIE_Msk /*!< Command TimeOut Interrupt Enable */
mbed_official 124:6a4a5b7d7324 5571 #define SDIO_MASK_DTIMEOUTIE_Pos (3U)
mbed_official 124:6a4a5b7d7324 5572 #define SDIO_MASK_DTIMEOUTIE_Msk (0x1U << SDIO_MASK_DTIMEOUTIE_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 5573 #define SDIO_MASK_DTIMEOUTIE SDIO_MASK_DTIMEOUTIE_Msk /*!< Data TimeOut Interrupt Enable */
mbed_official 124:6a4a5b7d7324 5574 #define SDIO_MASK_TXUNDERRIE_Pos (4U)
mbed_official 124:6a4a5b7d7324 5575 #define SDIO_MASK_TXUNDERRIE_Msk (0x1U << SDIO_MASK_TXUNDERRIE_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 5576 #define SDIO_MASK_TXUNDERRIE SDIO_MASK_TXUNDERRIE_Msk /*!< Tx FIFO UnderRun Error Interrupt Enable */
mbed_official 124:6a4a5b7d7324 5577 #define SDIO_MASK_RXOVERRIE_Pos (5U)
mbed_official 124:6a4a5b7d7324 5578 #define SDIO_MASK_RXOVERRIE_Msk (0x1U << SDIO_MASK_RXOVERRIE_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 5579 #define SDIO_MASK_RXOVERRIE SDIO_MASK_RXOVERRIE_Msk /*!< Rx FIFO OverRun Error Interrupt Enable */
mbed_official 124:6a4a5b7d7324 5580 #define SDIO_MASK_CMDRENDIE_Pos (6U)
mbed_official 124:6a4a5b7d7324 5581 #define SDIO_MASK_CMDRENDIE_Msk (0x1U << SDIO_MASK_CMDRENDIE_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 5582 #define SDIO_MASK_CMDRENDIE SDIO_MASK_CMDRENDIE_Msk /*!< Command Response Received Interrupt Enable */
mbed_official 124:6a4a5b7d7324 5583 #define SDIO_MASK_CMDSENTIE_Pos (7U)
mbed_official 124:6a4a5b7d7324 5584 #define SDIO_MASK_CMDSENTIE_Msk (0x1U << SDIO_MASK_CMDSENTIE_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 5585 #define SDIO_MASK_CMDSENTIE SDIO_MASK_CMDSENTIE_Msk /*!< Command Sent Interrupt Enable */
mbed_official 124:6a4a5b7d7324 5586 #define SDIO_MASK_DATAENDIE_Pos (8U)
mbed_official 124:6a4a5b7d7324 5587 #define SDIO_MASK_DATAENDIE_Msk (0x1U << SDIO_MASK_DATAENDIE_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 5588 #define SDIO_MASK_DATAENDIE SDIO_MASK_DATAENDIE_Msk /*!< Data End Interrupt Enable */
mbed_official 124:6a4a5b7d7324 5589 #define SDIO_MASK_STBITERRIE_Pos (9U)
mbed_official 124:6a4a5b7d7324 5590 #define SDIO_MASK_STBITERRIE_Msk (0x1U << SDIO_MASK_STBITERRIE_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 5591 #define SDIO_MASK_STBITERRIE SDIO_MASK_STBITERRIE_Msk /*!< Start Bit Error Interrupt Enable */
mbed_official 124:6a4a5b7d7324 5592 #define SDIO_MASK_DBCKENDIE_Pos (10U)
mbed_official 124:6a4a5b7d7324 5593 #define SDIO_MASK_DBCKENDIE_Msk (0x1U << SDIO_MASK_DBCKENDIE_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 5594 #define SDIO_MASK_DBCKENDIE SDIO_MASK_DBCKENDIE_Msk /*!< Data Block End Interrupt Enable */
mbed_official 124:6a4a5b7d7324 5595 #define SDIO_MASK_CMDACTIE_Pos (11U)
mbed_official 124:6a4a5b7d7324 5596 #define SDIO_MASK_CMDACTIE_Msk (0x1U << SDIO_MASK_CMDACTIE_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 5597 #define SDIO_MASK_CMDACTIE SDIO_MASK_CMDACTIE_Msk /*!< Command Acting Interrupt Enable */
mbed_official 124:6a4a5b7d7324 5598 #define SDIO_MASK_TXACTIE_Pos (12U)
mbed_official 124:6a4a5b7d7324 5599 #define SDIO_MASK_TXACTIE_Msk (0x1U << SDIO_MASK_TXACTIE_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 5600 #define SDIO_MASK_TXACTIE SDIO_MASK_TXACTIE_Msk /*!< Data Transmit Acting Interrupt Enable */
mbed_official 124:6a4a5b7d7324 5601 #define SDIO_MASK_RXACTIE_Pos (13U)
mbed_official 124:6a4a5b7d7324 5602 #define SDIO_MASK_RXACTIE_Msk (0x1U << SDIO_MASK_RXACTIE_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 5603 #define SDIO_MASK_RXACTIE SDIO_MASK_RXACTIE_Msk /*!< Data receive acting interrupt enabled */
mbed_official 124:6a4a5b7d7324 5604 #define SDIO_MASK_TXFIFOHEIE_Pos (14U)
mbed_official 124:6a4a5b7d7324 5605 #define SDIO_MASK_TXFIFOHEIE_Msk (0x1U << SDIO_MASK_TXFIFOHEIE_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 5606 #define SDIO_MASK_TXFIFOHEIE SDIO_MASK_TXFIFOHEIE_Msk /*!< Tx FIFO Half Empty interrupt Enable */
mbed_official 124:6a4a5b7d7324 5607 #define SDIO_MASK_RXFIFOHFIE_Pos (15U)
mbed_official 124:6a4a5b7d7324 5608 #define SDIO_MASK_RXFIFOHFIE_Msk (0x1U << SDIO_MASK_RXFIFOHFIE_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 5609 #define SDIO_MASK_RXFIFOHFIE SDIO_MASK_RXFIFOHFIE_Msk /*!< Rx FIFO Half Full interrupt Enable */
mbed_official 124:6a4a5b7d7324 5610 #define SDIO_MASK_TXFIFOFIE_Pos (16U)
mbed_official 124:6a4a5b7d7324 5611 #define SDIO_MASK_TXFIFOFIE_Msk (0x1U << SDIO_MASK_TXFIFOFIE_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 5612 #define SDIO_MASK_TXFIFOFIE SDIO_MASK_TXFIFOFIE_Msk /*!< Tx FIFO Full interrupt Enable */
mbed_official 124:6a4a5b7d7324 5613 #define SDIO_MASK_RXFIFOFIE_Pos (17U)
mbed_official 124:6a4a5b7d7324 5614 #define SDIO_MASK_RXFIFOFIE_Msk (0x1U << SDIO_MASK_RXFIFOFIE_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 5615 #define SDIO_MASK_RXFIFOFIE SDIO_MASK_RXFIFOFIE_Msk /*!< Rx FIFO Full interrupt Enable */
mbed_official 124:6a4a5b7d7324 5616 #define SDIO_MASK_TXFIFOEIE_Pos (18U)
mbed_official 124:6a4a5b7d7324 5617 #define SDIO_MASK_TXFIFOEIE_Msk (0x1U << SDIO_MASK_TXFIFOEIE_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 5618 #define SDIO_MASK_TXFIFOEIE SDIO_MASK_TXFIFOEIE_Msk /*!< Tx FIFO Empty interrupt Enable */
mbed_official 124:6a4a5b7d7324 5619 #define SDIO_MASK_RXFIFOEIE_Pos (19U)
mbed_official 124:6a4a5b7d7324 5620 #define SDIO_MASK_RXFIFOEIE_Msk (0x1U << SDIO_MASK_RXFIFOEIE_Pos) /*!< 0x00080000 */
mbed_official 124:6a4a5b7d7324 5621 #define SDIO_MASK_RXFIFOEIE SDIO_MASK_RXFIFOEIE_Msk /*!< Rx FIFO Empty interrupt Enable */
mbed_official 124:6a4a5b7d7324 5622 #define SDIO_MASK_TXDAVLIE_Pos (20U)
mbed_official 124:6a4a5b7d7324 5623 #define SDIO_MASK_TXDAVLIE_Msk (0x1U << SDIO_MASK_TXDAVLIE_Pos) /*!< 0x00100000 */
mbed_official 124:6a4a5b7d7324 5624 #define SDIO_MASK_TXDAVLIE SDIO_MASK_TXDAVLIE_Msk /*!< Data available in Tx FIFO interrupt Enable */
mbed_official 124:6a4a5b7d7324 5625 #define SDIO_MASK_RXDAVLIE_Pos (21U)
mbed_official 124:6a4a5b7d7324 5626 #define SDIO_MASK_RXDAVLIE_Msk (0x1U << SDIO_MASK_RXDAVLIE_Pos) /*!< 0x00200000 */
mbed_official 124:6a4a5b7d7324 5627 #define SDIO_MASK_RXDAVLIE SDIO_MASK_RXDAVLIE_Msk /*!< Data available in Rx FIFO interrupt Enable */
mbed_official 124:6a4a5b7d7324 5628 #define SDIO_MASK_SDIOITIE_Pos (22U)
mbed_official 124:6a4a5b7d7324 5629 #define SDIO_MASK_SDIOITIE_Msk (0x1U << SDIO_MASK_SDIOITIE_Pos) /*!< 0x00400000 */
mbed_official 124:6a4a5b7d7324 5630 #define SDIO_MASK_SDIOITIE SDIO_MASK_SDIOITIE_Msk /*!< SDIO Mode Interrupt Received interrupt Enable */
mbed_official 124:6a4a5b7d7324 5631 #define SDIO_MASK_CEATAENDIE_Pos (23U)
mbed_official 124:6a4a5b7d7324 5632 #define SDIO_MASK_CEATAENDIE_Msk (0x1U << SDIO_MASK_CEATAENDIE_Pos) /*!< 0x00800000 */
mbed_official 124:6a4a5b7d7324 5633 #define SDIO_MASK_CEATAENDIE SDIO_MASK_CEATAENDIE_Msk /*!< CE-ATA command completion signal received Interrupt Enable */
bogdanm 0:9b334a45a8ff 5634
bogdanm 0:9b334a45a8ff 5635 /***************** Bit definition for SDIO_FIFOCNT register *****************/
mbed_official 124:6a4a5b7d7324 5636 #define SDIO_FIFOCNT_FIFOCOUNT_Pos (0U)
mbed_official 124:6a4a5b7d7324 5637 #define SDIO_FIFOCNT_FIFOCOUNT_Msk (0xFFFFFFU << SDIO_FIFOCNT_FIFOCOUNT_Pos) /*!< 0x00FFFFFF */
mbed_official 124:6a4a5b7d7324 5638 #define SDIO_FIFOCNT_FIFOCOUNT SDIO_FIFOCNT_FIFOCOUNT_Msk /*!< Remaining number of words to be written to or read from the FIFO */
bogdanm 0:9b334a45a8ff 5639
bogdanm 0:9b334a45a8ff 5640 /****************** Bit definition for SDIO_FIFO register *******************/
mbed_official 124:6a4a5b7d7324 5641 #define SDIO_FIFO_FIFODATA_Pos (0U)
mbed_official 124:6a4a5b7d7324 5642 #define SDIO_FIFO_FIFODATA_Msk (0xFFFFFFFFU << SDIO_FIFO_FIFODATA_Pos) /*!< 0xFFFFFFFF */
mbed_official 124:6a4a5b7d7324 5643 #define SDIO_FIFO_FIFODATA SDIO_FIFO_FIFODATA_Msk /*!< Receive and transmit FIFO data */
bogdanm 0:9b334a45a8ff 5644
bogdanm 0:9b334a45a8ff 5645
bogdanm 0:9b334a45a8ff 5646
bogdanm 0:9b334a45a8ff 5647 /******************************************************************************/
bogdanm 0:9b334a45a8ff 5648 /* */
bogdanm 0:9b334a45a8ff 5649 /* Serial Peripheral Interface */
bogdanm 0:9b334a45a8ff 5650 /* */
bogdanm 0:9b334a45a8ff 5651 /******************************************************************************/
bogdanm 0:9b334a45a8ff 5652
bogdanm 0:9b334a45a8ff 5653 /******************* Bit definition for SPI_CR1 register ********************/
mbed_official 124:6a4a5b7d7324 5654 #define SPI_CR1_CPHA_Pos (0U)
mbed_official 124:6a4a5b7d7324 5655 #define SPI_CR1_CPHA_Msk (0x1U << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 5656 #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!< Clock Phase */
mbed_official 124:6a4a5b7d7324 5657 #define SPI_CR1_CPOL_Pos (1U)
mbed_official 124:6a4a5b7d7324 5658 #define SPI_CR1_CPOL_Msk (0x1U << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 5659 #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!< Clock Polarity */
mbed_official 124:6a4a5b7d7324 5660 #define SPI_CR1_MSTR_Pos (2U)
mbed_official 124:6a4a5b7d7324 5661 #define SPI_CR1_MSTR_Msk (0x1U << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 5662 #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!< Master Selection */
mbed_official 124:6a4a5b7d7324 5663
mbed_official 124:6a4a5b7d7324 5664 #define SPI_CR1_BR_Pos (3U)
mbed_official 124:6a4a5b7d7324 5665 #define SPI_CR1_BR_Msk (0x7U << SPI_CR1_BR_Pos) /*!< 0x00000038 */
mbed_official 124:6a4a5b7d7324 5666 #define SPI_CR1_BR SPI_CR1_BR_Msk /*!< BR[2:0] bits (Baud Rate Control) */
mbed_official 124:6a4a5b7d7324 5667 #define SPI_CR1_BR_0 (0x1U << SPI_CR1_BR_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 5668 #define SPI_CR1_BR_1 (0x2U << SPI_CR1_BR_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 5669 #define SPI_CR1_BR_2 (0x4U << SPI_CR1_BR_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 5670
mbed_official 124:6a4a5b7d7324 5671 #define SPI_CR1_SPE_Pos (6U)
mbed_official 124:6a4a5b7d7324 5672 #define SPI_CR1_SPE_Msk (0x1U << SPI_CR1_SPE_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 5673 #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!< SPI Enable */
mbed_official 124:6a4a5b7d7324 5674 #define SPI_CR1_LSBFIRST_Pos (7U)
mbed_official 124:6a4a5b7d7324 5675 #define SPI_CR1_LSBFIRST_Msk (0x1U << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 5676 #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!< Frame Format */
mbed_official 124:6a4a5b7d7324 5677 #define SPI_CR1_SSI_Pos (8U)
mbed_official 124:6a4a5b7d7324 5678 #define SPI_CR1_SSI_Msk (0x1U << SPI_CR1_SSI_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 5679 #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!< Internal slave select */
mbed_official 124:6a4a5b7d7324 5680 #define SPI_CR1_SSM_Pos (9U)
mbed_official 124:6a4a5b7d7324 5681 #define SPI_CR1_SSM_Msk (0x1U << SPI_CR1_SSM_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 5682 #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!< Software slave management */
mbed_official 124:6a4a5b7d7324 5683 #define SPI_CR1_RXONLY_Pos (10U)
mbed_official 124:6a4a5b7d7324 5684 #define SPI_CR1_RXONLY_Msk (0x1U << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 5685 #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!< Receive only */
mbed_official 124:6a4a5b7d7324 5686 #define SPI_CR1_DFF_Pos (11U)
mbed_official 124:6a4a5b7d7324 5687 #define SPI_CR1_DFF_Msk (0x1U << SPI_CR1_DFF_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 5688 #define SPI_CR1_DFF SPI_CR1_DFF_Msk /*!< Data Frame Format */
mbed_official 124:6a4a5b7d7324 5689 #define SPI_CR1_CRCNEXT_Pos (12U)
mbed_official 124:6a4a5b7d7324 5690 #define SPI_CR1_CRCNEXT_Msk (0x1U << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 5691 #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!< Transmit CRC next */
mbed_official 124:6a4a5b7d7324 5692 #define SPI_CR1_CRCEN_Pos (13U)
mbed_official 124:6a4a5b7d7324 5693 #define SPI_CR1_CRCEN_Msk (0x1U << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 5694 #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!< Hardware CRC calculation enable */
mbed_official 124:6a4a5b7d7324 5695 #define SPI_CR1_BIDIOE_Pos (14U)
mbed_official 124:6a4a5b7d7324 5696 #define SPI_CR1_BIDIOE_Msk (0x1U << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 5697 #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!< Output enable in bidirectional mode */
mbed_official 124:6a4a5b7d7324 5698 #define SPI_CR1_BIDIMODE_Pos (15U)
mbed_official 124:6a4a5b7d7324 5699 #define SPI_CR1_BIDIMODE_Msk (0x1U << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 5700 #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!< Bidirectional data mode enable */
bogdanm 0:9b334a45a8ff 5701
bogdanm 0:9b334a45a8ff 5702 /******************* Bit definition for SPI_CR2 register ********************/
mbed_official 124:6a4a5b7d7324 5703 #define SPI_CR2_RXDMAEN_Pos (0U)
mbed_official 124:6a4a5b7d7324 5704 #define SPI_CR2_RXDMAEN_Msk (0x1U << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 5705 #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */
mbed_official 124:6a4a5b7d7324 5706 #define SPI_CR2_TXDMAEN_Pos (1U)
mbed_official 124:6a4a5b7d7324 5707 #define SPI_CR2_TXDMAEN_Msk (0x1U << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 5708 #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */
mbed_official 124:6a4a5b7d7324 5709 #define SPI_CR2_SSOE_Pos (2U)
mbed_official 124:6a4a5b7d7324 5710 #define SPI_CR2_SSOE_Msk (0x1U << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 5711 #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */
mbed_official 124:6a4a5b7d7324 5712 #define SPI_CR2_ERRIE_Pos (5U)
mbed_official 124:6a4a5b7d7324 5713 #define SPI_CR2_ERRIE_Msk (0x1U << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 5714 #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */
mbed_official 124:6a4a5b7d7324 5715 #define SPI_CR2_RXNEIE_Pos (6U)
mbed_official 124:6a4a5b7d7324 5716 #define SPI_CR2_RXNEIE_Msk (0x1U << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 5717 #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */
mbed_official 124:6a4a5b7d7324 5718 #define SPI_CR2_TXEIE_Pos (7U)
mbed_official 124:6a4a5b7d7324 5719 #define SPI_CR2_TXEIE_Msk (0x1U << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 5720 #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */
bogdanm 0:9b334a45a8ff 5721
bogdanm 0:9b334a45a8ff 5722 /******************** Bit definition for SPI_SR register ********************/
mbed_official 124:6a4a5b7d7324 5723 #define SPI_SR_RXNE_Pos (0U)
mbed_official 124:6a4a5b7d7324 5724 #define SPI_SR_RXNE_Msk (0x1U << SPI_SR_RXNE_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 5725 #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */
mbed_official 124:6a4a5b7d7324 5726 #define SPI_SR_TXE_Pos (1U)
mbed_official 124:6a4a5b7d7324 5727 #define SPI_SR_TXE_Msk (0x1U << SPI_SR_TXE_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 5728 #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */
mbed_official 124:6a4a5b7d7324 5729 #define SPI_SR_CHSIDE_Pos (2U)
mbed_official 124:6a4a5b7d7324 5730 #define SPI_SR_CHSIDE_Msk (0x1U << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 5731 #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */
mbed_official 124:6a4a5b7d7324 5732 #define SPI_SR_UDR_Pos (3U)
mbed_official 124:6a4a5b7d7324 5733 #define SPI_SR_UDR_Msk (0x1U << SPI_SR_UDR_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 5734 #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */
mbed_official 124:6a4a5b7d7324 5735 #define SPI_SR_CRCERR_Pos (4U)
mbed_official 124:6a4a5b7d7324 5736 #define SPI_SR_CRCERR_Msk (0x1U << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 5737 #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */
mbed_official 124:6a4a5b7d7324 5738 #define SPI_SR_MODF_Pos (5U)
mbed_official 124:6a4a5b7d7324 5739 #define SPI_SR_MODF_Msk (0x1U << SPI_SR_MODF_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 5740 #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */
mbed_official 124:6a4a5b7d7324 5741 #define SPI_SR_OVR_Pos (6U)
mbed_official 124:6a4a5b7d7324 5742 #define SPI_SR_OVR_Msk (0x1U << SPI_SR_OVR_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 5743 #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */
mbed_official 124:6a4a5b7d7324 5744 #define SPI_SR_BSY_Pos (7U)
mbed_official 124:6a4a5b7d7324 5745 #define SPI_SR_BSY_Msk (0x1U << SPI_SR_BSY_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 5746 #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */
bogdanm 0:9b334a45a8ff 5747
bogdanm 0:9b334a45a8ff 5748 /******************** Bit definition for SPI_DR register ********************/
mbed_official 124:6a4a5b7d7324 5749 #define SPI_DR_DR_Pos (0U)
mbed_official 124:6a4a5b7d7324 5750 #define SPI_DR_DR_Msk (0xFFFFU << SPI_DR_DR_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 5751 #define SPI_DR_DR SPI_DR_DR_Msk /*!< Data Register */
bogdanm 0:9b334a45a8ff 5752
bogdanm 0:9b334a45a8ff 5753 /******************* Bit definition for SPI_CRCPR register ******************/
mbed_official 124:6a4a5b7d7324 5754 #define SPI_CRCPR_CRCPOLY_Pos (0U)
mbed_official 124:6a4a5b7d7324 5755 #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFU << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 5756 #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!< CRC polynomial register */
bogdanm 0:9b334a45a8ff 5757
bogdanm 0:9b334a45a8ff 5758 /****************** Bit definition for SPI_RXCRCR register ******************/
mbed_official 124:6a4a5b7d7324 5759 #define SPI_RXCRCR_RXCRC_Pos (0U)
mbed_official 124:6a4a5b7d7324 5760 #define SPI_RXCRCR_RXCRC_Msk (0xFFFFU << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 5761 #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!< Rx CRC Register */
bogdanm 0:9b334a45a8ff 5762
bogdanm 0:9b334a45a8ff 5763 /****************** Bit definition for SPI_TXCRCR register ******************/
mbed_official 124:6a4a5b7d7324 5764 #define SPI_TXCRCR_TXCRC_Pos (0U)
mbed_official 124:6a4a5b7d7324 5765 #define SPI_TXCRCR_TXCRC_Msk (0xFFFFU << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */
mbed_official 124:6a4a5b7d7324 5766 #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!< Tx CRC Register */
bogdanm 0:9b334a45a8ff 5767
bogdanm 0:9b334a45a8ff 5768
bogdanm 0:9b334a45a8ff 5769
bogdanm 0:9b334a45a8ff 5770 /******************************************************************************/
bogdanm 0:9b334a45a8ff 5771 /* */
bogdanm 0:9b334a45a8ff 5772 /* Inter-integrated Circuit Interface */
bogdanm 0:9b334a45a8ff 5773 /* */
bogdanm 0:9b334a45a8ff 5774 /******************************************************************************/
bogdanm 0:9b334a45a8ff 5775
bogdanm 0:9b334a45a8ff 5776 /******************* Bit definition for I2C_CR1 register ********************/
mbed_official 124:6a4a5b7d7324 5777 #define I2C_CR1_PE_Pos (0U)
mbed_official 124:6a4a5b7d7324 5778 #define I2C_CR1_PE_Msk (0x1U << I2C_CR1_PE_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 5779 #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral Enable */
mbed_official 124:6a4a5b7d7324 5780 #define I2C_CR1_SMBUS_Pos (1U)
mbed_official 124:6a4a5b7d7324 5781 #define I2C_CR1_SMBUS_Msk (0x1U << I2C_CR1_SMBUS_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 5782 #define I2C_CR1_SMBUS I2C_CR1_SMBUS_Msk /*!< SMBus Mode */
mbed_official 124:6a4a5b7d7324 5783 #define I2C_CR1_SMBTYPE_Pos (3U)
mbed_official 124:6a4a5b7d7324 5784 #define I2C_CR1_SMBTYPE_Msk (0x1U << I2C_CR1_SMBTYPE_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 5785 #define I2C_CR1_SMBTYPE I2C_CR1_SMBTYPE_Msk /*!< SMBus Type */
mbed_official 124:6a4a5b7d7324 5786 #define I2C_CR1_ENARP_Pos (4U)
mbed_official 124:6a4a5b7d7324 5787 #define I2C_CR1_ENARP_Msk (0x1U << I2C_CR1_ENARP_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 5788 #define I2C_CR1_ENARP I2C_CR1_ENARP_Msk /*!< ARP Enable */
mbed_official 124:6a4a5b7d7324 5789 #define I2C_CR1_ENPEC_Pos (5U)
mbed_official 124:6a4a5b7d7324 5790 #define I2C_CR1_ENPEC_Msk (0x1U << I2C_CR1_ENPEC_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 5791 #define I2C_CR1_ENPEC I2C_CR1_ENPEC_Msk /*!< PEC Enable */
mbed_official 124:6a4a5b7d7324 5792 #define I2C_CR1_ENGC_Pos (6U)
mbed_official 124:6a4a5b7d7324 5793 #define I2C_CR1_ENGC_Msk (0x1U << I2C_CR1_ENGC_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 5794 #define I2C_CR1_ENGC I2C_CR1_ENGC_Msk /*!< General Call Enable */
mbed_official 124:6a4a5b7d7324 5795 #define I2C_CR1_NOSTRETCH_Pos (7U)
mbed_official 124:6a4a5b7d7324 5796 #define I2C_CR1_NOSTRETCH_Msk (0x1U << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 5797 #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock Stretching Disable (Slave mode) */
mbed_official 124:6a4a5b7d7324 5798 #define I2C_CR1_START_Pos (8U)
mbed_official 124:6a4a5b7d7324 5799 #define I2C_CR1_START_Msk (0x1U << I2C_CR1_START_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 5800 #define I2C_CR1_START I2C_CR1_START_Msk /*!< Start Generation */
mbed_official 124:6a4a5b7d7324 5801 #define I2C_CR1_STOP_Pos (9U)
mbed_official 124:6a4a5b7d7324 5802 #define I2C_CR1_STOP_Msk (0x1U << I2C_CR1_STOP_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 5803 #define I2C_CR1_STOP I2C_CR1_STOP_Msk /*!< Stop Generation */
mbed_official 124:6a4a5b7d7324 5804 #define I2C_CR1_ACK_Pos (10U)
mbed_official 124:6a4a5b7d7324 5805 #define I2C_CR1_ACK_Msk (0x1U << I2C_CR1_ACK_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 5806 #define I2C_CR1_ACK I2C_CR1_ACK_Msk /*!< Acknowledge Enable */
mbed_official 124:6a4a5b7d7324 5807 #define I2C_CR1_POS_Pos (11U)
mbed_official 124:6a4a5b7d7324 5808 #define I2C_CR1_POS_Msk (0x1U << I2C_CR1_POS_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 5809 #define I2C_CR1_POS I2C_CR1_POS_Msk /*!< Acknowledge/PEC Position (for data reception) */
mbed_official 124:6a4a5b7d7324 5810 #define I2C_CR1_PEC_Pos (12U)
mbed_official 124:6a4a5b7d7324 5811 #define I2C_CR1_PEC_Msk (0x1U << I2C_CR1_PEC_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 5812 #define I2C_CR1_PEC I2C_CR1_PEC_Msk /*!< Packet Error Checking */
mbed_official 124:6a4a5b7d7324 5813 #define I2C_CR1_ALERT_Pos (13U)
mbed_official 124:6a4a5b7d7324 5814 #define I2C_CR1_ALERT_Msk (0x1U << I2C_CR1_ALERT_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 5815 #define I2C_CR1_ALERT I2C_CR1_ALERT_Msk /*!< SMBus Alert */
mbed_official 124:6a4a5b7d7324 5816 #define I2C_CR1_SWRST_Pos (15U)
mbed_official 124:6a4a5b7d7324 5817 #define I2C_CR1_SWRST_Msk (0x1U << I2C_CR1_SWRST_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 5818 #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software Reset */
bogdanm 0:9b334a45a8ff 5819
bogdanm 0:9b334a45a8ff 5820 /******************* Bit definition for I2C_CR2 register ********************/
mbed_official 124:6a4a5b7d7324 5821 #define I2C_CR2_FREQ_Pos (0U)
mbed_official 124:6a4a5b7d7324 5822 #define I2C_CR2_FREQ_Msk (0x3FU << I2C_CR2_FREQ_Pos) /*!< 0x0000003F */
mbed_official 124:6a4a5b7d7324 5823 #define I2C_CR2_FREQ I2C_CR2_FREQ_Msk /*!< FREQ[5:0] bits (Peripheral Clock Frequency) */
mbed_official 124:6a4a5b7d7324 5824 #define I2C_CR2_FREQ_0 (0x01U << I2C_CR2_FREQ_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 5825 #define I2C_CR2_FREQ_1 (0x02U << I2C_CR2_FREQ_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 5826 #define I2C_CR2_FREQ_2 (0x04U << I2C_CR2_FREQ_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 5827 #define I2C_CR2_FREQ_3 (0x08U << I2C_CR2_FREQ_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 5828 #define I2C_CR2_FREQ_4 (0x10U << I2C_CR2_FREQ_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 5829 #define I2C_CR2_FREQ_5 (0x20U << I2C_CR2_FREQ_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 5830
mbed_official 124:6a4a5b7d7324 5831 #define I2C_CR2_ITERREN_Pos (8U)
mbed_official 124:6a4a5b7d7324 5832 #define I2C_CR2_ITERREN_Msk (0x1U << I2C_CR2_ITERREN_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 5833 #define I2C_CR2_ITERREN I2C_CR2_ITERREN_Msk /*!< Error Interrupt Enable */
mbed_official 124:6a4a5b7d7324 5834 #define I2C_CR2_ITEVTEN_Pos (9U)
mbed_official 124:6a4a5b7d7324 5835 #define I2C_CR2_ITEVTEN_Msk (0x1U << I2C_CR2_ITEVTEN_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 5836 #define I2C_CR2_ITEVTEN I2C_CR2_ITEVTEN_Msk /*!< Event Interrupt Enable */
mbed_official 124:6a4a5b7d7324 5837 #define I2C_CR2_ITBUFEN_Pos (10U)
mbed_official 124:6a4a5b7d7324 5838 #define I2C_CR2_ITBUFEN_Msk (0x1U << I2C_CR2_ITBUFEN_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 5839 #define I2C_CR2_ITBUFEN I2C_CR2_ITBUFEN_Msk /*!< Buffer Interrupt Enable */
mbed_official 124:6a4a5b7d7324 5840 #define I2C_CR2_DMAEN_Pos (11U)
mbed_official 124:6a4a5b7d7324 5841 #define I2C_CR2_DMAEN_Msk (0x1U << I2C_CR2_DMAEN_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 5842 #define I2C_CR2_DMAEN I2C_CR2_DMAEN_Msk /*!< DMA Requests Enable */
mbed_official 124:6a4a5b7d7324 5843 #define I2C_CR2_LAST_Pos (12U)
mbed_official 124:6a4a5b7d7324 5844 #define I2C_CR2_LAST_Msk (0x1U << I2C_CR2_LAST_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 5845 #define I2C_CR2_LAST I2C_CR2_LAST_Msk /*!< DMA Last Transfer */
bogdanm 0:9b334a45a8ff 5846
bogdanm 0:9b334a45a8ff 5847 /******************* Bit definition for I2C_OAR1 register *******************/
mbed_official 124:6a4a5b7d7324 5848 #define I2C_OAR1_ADD1_7 ((uint32_t)0x000000FE) /*!< Interface Address */
mbed_official 124:6a4a5b7d7324 5849 #define I2C_OAR1_ADD8_9 ((uint32_t)0x00000300) /*!< Interface Address */
mbed_official 124:6a4a5b7d7324 5850
mbed_official 124:6a4a5b7d7324 5851 #define I2C_OAR1_ADD0_Pos (0U)
mbed_official 124:6a4a5b7d7324 5852 #define I2C_OAR1_ADD0_Msk (0x1U << I2C_OAR1_ADD0_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 5853 #define I2C_OAR1_ADD0 I2C_OAR1_ADD0_Msk /*!< Bit 0 */
mbed_official 124:6a4a5b7d7324 5854 #define I2C_OAR1_ADD1_Pos (1U)
mbed_official 124:6a4a5b7d7324 5855 #define I2C_OAR1_ADD1_Msk (0x1U << I2C_OAR1_ADD1_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 5856 #define I2C_OAR1_ADD1 I2C_OAR1_ADD1_Msk /*!< Bit 1 */
mbed_official 124:6a4a5b7d7324 5857 #define I2C_OAR1_ADD2_Pos (2U)
mbed_official 124:6a4a5b7d7324 5858 #define I2C_OAR1_ADD2_Msk (0x1U << I2C_OAR1_ADD2_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 5859 #define I2C_OAR1_ADD2 I2C_OAR1_ADD2_Msk /*!< Bit 2 */
mbed_official 124:6a4a5b7d7324 5860 #define I2C_OAR1_ADD3_Pos (3U)
mbed_official 124:6a4a5b7d7324 5861 #define I2C_OAR1_ADD3_Msk (0x1U << I2C_OAR1_ADD3_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 5862 #define I2C_OAR1_ADD3 I2C_OAR1_ADD3_Msk /*!< Bit 3 */
mbed_official 124:6a4a5b7d7324 5863 #define I2C_OAR1_ADD4_Pos (4U)
mbed_official 124:6a4a5b7d7324 5864 #define I2C_OAR1_ADD4_Msk (0x1U << I2C_OAR1_ADD4_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 5865 #define I2C_OAR1_ADD4 I2C_OAR1_ADD4_Msk /*!< Bit 4 */
mbed_official 124:6a4a5b7d7324 5866 #define I2C_OAR1_ADD5_Pos (5U)
mbed_official 124:6a4a5b7d7324 5867 #define I2C_OAR1_ADD5_Msk (0x1U << I2C_OAR1_ADD5_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 5868 #define I2C_OAR1_ADD5 I2C_OAR1_ADD5_Msk /*!< Bit 5 */
mbed_official 124:6a4a5b7d7324 5869 #define I2C_OAR1_ADD6_Pos (6U)
mbed_official 124:6a4a5b7d7324 5870 #define I2C_OAR1_ADD6_Msk (0x1U << I2C_OAR1_ADD6_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 5871 #define I2C_OAR1_ADD6 I2C_OAR1_ADD6_Msk /*!< Bit 6 */
mbed_official 124:6a4a5b7d7324 5872 #define I2C_OAR1_ADD7_Pos (7U)
mbed_official 124:6a4a5b7d7324 5873 #define I2C_OAR1_ADD7_Msk (0x1U << I2C_OAR1_ADD7_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 5874 #define I2C_OAR1_ADD7 I2C_OAR1_ADD7_Msk /*!< Bit 7 */
mbed_official 124:6a4a5b7d7324 5875 #define I2C_OAR1_ADD8_Pos (8U)
mbed_official 124:6a4a5b7d7324 5876 #define I2C_OAR1_ADD8_Msk (0x1U << I2C_OAR1_ADD8_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 5877 #define I2C_OAR1_ADD8 I2C_OAR1_ADD8_Msk /*!< Bit 8 */
mbed_official 124:6a4a5b7d7324 5878 #define I2C_OAR1_ADD9_Pos (9U)
mbed_official 124:6a4a5b7d7324 5879 #define I2C_OAR1_ADD9_Msk (0x1U << I2C_OAR1_ADD9_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 5880 #define I2C_OAR1_ADD9 I2C_OAR1_ADD9_Msk /*!< Bit 9 */
mbed_official 124:6a4a5b7d7324 5881
mbed_official 124:6a4a5b7d7324 5882 #define I2C_OAR1_ADDMODE_Pos (15U)
mbed_official 124:6a4a5b7d7324 5883 #define I2C_OAR1_ADDMODE_Msk (0x1U << I2C_OAR1_ADDMODE_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 5884 #define I2C_OAR1_ADDMODE I2C_OAR1_ADDMODE_Msk /*!< Addressing Mode (Slave mode) */
bogdanm 0:9b334a45a8ff 5885
bogdanm 0:9b334a45a8ff 5886 /******************* Bit definition for I2C_OAR2 register *******************/
mbed_official 124:6a4a5b7d7324 5887 #define I2C_OAR2_ENDUAL_Pos (0U)
mbed_official 124:6a4a5b7d7324 5888 #define I2C_OAR2_ENDUAL_Msk (0x1U << I2C_OAR2_ENDUAL_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 5889 #define I2C_OAR2_ENDUAL I2C_OAR2_ENDUAL_Msk /*!< Dual addressing mode enable */
mbed_official 124:6a4a5b7d7324 5890 #define I2C_OAR2_ADD2_Pos (1U)
mbed_official 124:6a4a5b7d7324 5891 #define I2C_OAR2_ADD2_Msk (0x7FU << I2C_OAR2_ADD2_Pos) /*!< 0x000000FE */
mbed_official 124:6a4a5b7d7324 5892 #define I2C_OAR2_ADD2 I2C_OAR2_ADD2_Msk /*!< Interface address */
bogdanm 0:9b334a45a8ff 5893
bogdanm 0:9b334a45a8ff 5894 /******************* Bit definition for I2C_SR1 register ********************/
mbed_official 124:6a4a5b7d7324 5895 #define I2C_SR1_SB_Pos (0U)
mbed_official 124:6a4a5b7d7324 5896 #define I2C_SR1_SB_Msk (0x1U << I2C_SR1_SB_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 5897 #define I2C_SR1_SB I2C_SR1_SB_Msk /*!< Start Bit (Master mode) */
mbed_official 124:6a4a5b7d7324 5898 #define I2C_SR1_ADDR_Pos (1U)
mbed_official 124:6a4a5b7d7324 5899 #define I2C_SR1_ADDR_Msk (0x1U << I2C_SR1_ADDR_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 5900 #define I2C_SR1_ADDR I2C_SR1_ADDR_Msk /*!< Address sent (master mode)/matched (slave mode) */
mbed_official 124:6a4a5b7d7324 5901 #define I2C_SR1_BTF_Pos (2U)
mbed_official 124:6a4a5b7d7324 5902 #define I2C_SR1_BTF_Msk (0x1U << I2C_SR1_BTF_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 5903 #define I2C_SR1_BTF I2C_SR1_BTF_Msk /*!< Byte Transfer Finished */
mbed_official 124:6a4a5b7d7324 5904 #define I2C_SR1_ADD10_Pos (3U)
mbed_official 124:6a4a5b7d7324 5905 #define I2C_SR1_ADD10_Msk (0x1U << I2C_SR1_ADD10_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 5906 #define I2C_SR1_ADD10 I2C_SR1_ADD10_Msk /*!< 10-bit header sent (Master mode) */
mbed_official 124:6a4a5b7d7324 5907 #define I2C_SR1_STOPF_Pos (4U)
mbed_official 124:6a4a5b7d7324 5908 #define I2C_SR1_STOPF_Msk (0x1U << I2C_SR1_STOPF_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 5909 #define I2C_SR1_STOPF I2C_SR1_STOPF_Msk /*!< Stop detection (Slave mode) */
mbed_official 124:6a4a5b7d7324 5910 #define I2C_SR1_RXNE_Pos (6U)
mbed_official 124:6a4a5b7d7324 5911 #define I2C_SR1_RXNE_Msk (0x1U << I2C_SR1_RXNE_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 5912 #define I2C_SR1_RXNE I2C_SR1_RXNE_Msk /*!< Data Register not Empty (receivers) */
mbed_official 124:6a4a5b7d7324 5913 #define I2C_SR1_TXE_Pos (7U)
mbed_official 124:6a4a5b7d7324 5914 #define I2C_SR1_TXE_Msk (0x1U << I2C_SR1_TXE_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 5915 #define I2C_SR1_TXE I2C_SR1_TXE_Msk /*!< Data Register Empty (transmitters) */
mbed_official 124:6a4a5b7d7324 5916 #define I2C_SR1_BERR_Pos (8U)
mbed_official 124:6a4a5b7d7324 5917 #define I2C_SR1_BERR_Msk (0x1U << I2C_SR1_BERR_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 5918 #define I2C_SR1_BERR I2C_SR1_BERR_Msk /*!< Bus Error */
mbed_official 124:6a4a5b7d7324 5919 #define I2C_SR1_ARLO_Pos (9U)
mbed_official 124:6a4a5b7d7324 5920 #define I2C_SR1_ARLO_Msk (0x1U << I2C_SR1_ARLO_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 5921 #define I2C_SR1_ARLO I2C_SR1_ARLO_Msk /*!< Arbitration Lost (master mode) */
mbed_official 124:6a4a5b7d7324 5922 #define I2C_SR1_AF_Pos (10U)
mbed_official 124:6a4a5b7d7324 5923 #define I2C_SR1_AF_Msk (0x1U << I2C_SR1_AF_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 5924 #define I2C_SR1_AF I2C_SR1_AF_Msk /*!< Acknowledge Failure */
mbed_official 124:6a4a5b7d7324 5925 #define I2C_SR1_OVR_Pos (11U)
mbed_official 124:6a4a5b7d7324 5926 #define I2C_SR1_OVR_Msk (0x1U << I2C_SR1_OVR_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 5927 #define I2C_SR1_OVR I2C_SR1_OVR_Msk /*!< Overrun/Underrun */
mbed_official 124:6a4a5b7d7324 5928 #define I2C_SR1_PECERR_Pos (12U)
mbed_official 124:6a4a5b7d7324 5929 #define I2C_SR1_PECERR_Msk (0x1U << I2C_SR1_PECERR_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 5930 #define I2C_SR1_PECERR I2C_SR1_PECERR_Msk /*!< PEC Error in reception */
mbed_official 124:6a4a5b7d7324 5931 #define I2C_SR1_TIMEOUT_Pos (14U)
mbed_official 124:6a4a5b7d7324 5932 #define I2C_SR1_TIMEOUT_Msk (0x1U << I2C_SR1_TIMEOUT_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 5933 #define I2C_SR1_TIMEOUT I2C_SR1_TIMEOUT_Msk /*!< Timeout or Tlow Error */
mbed_official 124:6a4a5b7d7324 5934 #define I2C_SR1_SMBALERT_Pos (15U)
mbed_official 124:6a4a5b7d7324 5935 #define I2C_SR1_SMBALERT_Msk (0x1U << I2C_SR1_SMBALERT_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 5936 #define I2C_SR1_SMBALERT I2C_SR1_SMBALERT_Msk /*!< SMBus Alert */
bogdanm 0:9b334a45a8ff 5937
bogdanm 0:9b334a45a8ff 5938 /******************* Bit definition for I2C_SR2 register ********************/
mbed_official 124:6a4a5b7d7324 5939 #define I2C_SR2_MSL_Pos (0U)
mbed_official 124:6a4a5b7d7324 5940 #define I2C_SR2_MSL_Msk (0x1U << I2C_SR2_MSL_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 5941 #define I2C_SR2_MSL I2C_SR2_MSL_Msk /*!< Master/Slave */
mbed_official 124:6a4a5b7d7324 5942 #define I2C_SR2_BUSY_Pos (1U)
mbed_official 124:6a4a5b7d7324 5943 #define I2C_SR2_BUSY_Msk (0x1U << I2C_SR2_BUSY_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 5944 #define I2C_SR2_BUSY I2C_SR2_BUSY_Msk /*!< Bus Busy */
mbed_official 124:6a4a5b7d7324 5945 #define I2C_SR2_TRA_Pos (2U)
mbed_official 124:6a4a5b7d7324 5946 #define I2C_SR2_TRA_Msk (0x1U << I2C_SR2_TRA_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 5947 #define I2C_SR2_TRA I2C_SR2_TRA_Msk /*!< Transmitter/Receiver */
mbed_official 124:6a4a5b7d7324 5948 #define I2C_SR2_GENCALL_Pos (4U)
mbed_official 124:6a4a5b7d7324 5949 #define I2C_SR2_GENCALL_Msk (0x1U << I2C_SR2_GENCALL_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 5950 #define I2C_SR2_GENCALL I2C_SR2_GENCALL_Msk /*!< General Call Address (Slave mode) */
mbed_official 124:6a4a5b7d7324 5951 #define I2C_SR2_SMBDEFAULT_Pos (5U)
mbed_official 124:6a4a5b7d7324 5952 #define I2C_SR2_SMBDEFAULT_Msk (0x1U << I2C_SR2_SMBDEFAULT_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 5953 #define I2C_SR2_SMBDEFAULT I2C_SR2_SMBDEFAULT_Msk /*!< SMBus Device Default Address (Slave mode) */
mbed_official 124:6a4a5b7d7324 5954 #define I2C_SR2_SMBHOST_Pos (6U)
mbed_official 124:6a4a5b7d7324 5955 #define I2C_SR2_SMBHOST_Msk (0x1U << I2C_SR2_SMBHOST_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 5956 #define I2C_SR2_SMBHOST I2C_SR2_SMBHOST_Msk /*!< SMBus Host Header (Slave mode) */
mbed_official 124:6a4a5b7d7324 5957 #define I2C_SR2_DUALF_Pos (7U)
mbed_official 124:6a4a5b7d7324 5958 #define I2C_SR2_DUALF_Msk (0x1U << I2C_SR2_DUALF_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 5959 #define I2C_SR2_DUALF I2C_SR2_DUALF_Msk /*!< Dual Flag (Slave mode) */
mbed_official 124:6a4a5b7d7324 5960 #define I2C_SR2_PEC_Pos (8U)
mbed_official 124:6a4a5b7d7324 5961 #define I2C_SR2_PEC_Msk (0xFFU << I2C_SR2_PEC_Pos) /*!< 0x0000FF00 */
mbed_official 124:6a4a5b7d7324 5962 #define I2C_SR2_PEC I2C_SR2_PEC_Msk /*!< Packet Error Checking Register */
bogdanm 0:9b334a45a8ff 5963
bogdanm 0:9b334a45a8ff 5964 /******************* Bit definition for I2C_CCR register ********************/
mbed_official 124:6a4a5b7d7324 5965 #define I2C_CCR_CCR_Pos (0U)
mbed_official 124:6a4a5b7d7324 5966 #define I2C_CCR_CCR_Msk (0xFFFU << I2C_CCR_CCR_Pos) /*!< 0x00000FFF */
mbed_official 124:6a4a5b7d7324 5967 #define I2C_CCR_CCR I2C_CCR_CCR_Msk /*!< Clock Control Register in Fast/Standard mode (Master mode) */
mbed_official 124:6a4a5b7d7324 5968 #define I2C_CCR_DUTY_Pos (14U)
mbed_official 124:6a4a5b7d7324 5969 #define I2C_CCR_DUTY_Msk (0x1U << I2C_CCR_DUTY_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 5970 #define I2C_CCR_DUTY I2C_CCR_DUTY_Msk /*!< Fast Mode Duty Cycle */
mbed_official 124:6a4a5b7d7324 5971 #define I2C_CCR_FS_Pos (15U)
mbed_official 124:6a4a5b7d7324 5972 #define I2C_CCR_FS_Msk (0x1U << I2C_CCR_FS_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 5973 #define I2C_CCR_FS I2C_CCR_FS_Msk /*!< I2C Master Mode Selection */
bogdanm 0:9b334a45a8ff 5974
bogdanm 0:9b334a45a8ff 5975 /****************** Bit definition for I2C_TRISE register *******************/
mbed_official 124:6a4a5b7d7324 5976 #define I2C_TRISE_TRISE_Pos (0U)
mbed_official 124:6a4a5b7d7324 5977 #define I2C_TRISE_TRISE_Msk (0x3FU << I2C_TRISE_TRISE_Pos) /*!< 0x0000003F */
mbed_official 124:6a4a5b7d7324 5978 #define I2C_TRISE_TRISE I2C_TRISE_TRISE_Msk /*!< Maximum Rise Time in Fast/Standard mode (Master mode) */
bogdanm 0:9b334a45a8ff 5979
bogdanm 0:9b334a45a8ff 5980 /******************************************************************************/
bogdanm 0:9b334a45a8ff 5981 /* */
bogdanm 0:9b334a45a8ff 5982 /* Universal Synchronous Asynchronous Receiver Transmitter */
bogdanm 0:9b334a45a8ff 5983 /* */
bogdanm 0:9b334a45a8ff 5984 /******************************************************************************/
bogdanm 0:9b334a45a8ff 5985
bogdanm 0:9b334a45a8ff 5986 /******************* Bit definition for USART_SR register *******************/
mbed_official 124:6a4a5b7d7324 5987 #define USART_SR_PE_Pos (0U)
mbed_official 124:6a4a5b7d7324 5988 #define USART_SR_PE_Msk (0x1U << USART_SR_PE_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 5989 #define USART_SR_PE USART_SR_PE_Msk /*!< Parity Error */
mbed_official 124:6a4a5b7d7324 5990 #define USART_SR_FE_Pos (1U)
mbed_official 124:6a4a5b7d7324 5991 #define USART_SR_FE_Msk (0x1U << USART_SR_FE_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 5992 #define USART_SR_FE USART_SR_FE_Msk /*!< Framing Error */
mbed_official 124:6a4a5b7d7324 5993 #define USART_SR_NE_Pos (2U)
mbed_official 124:6a4a5b7d7324 5994 #define USART_SR_NE_Msk (0x1U << USART_SR_NE_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 5995 #define USART_SR_NE USART_SR_NE_Msk /*!< Noise Error Flag */
mbed_official 124:6a4a5b7d7324 5996 #define USART_SR_ORE_Pos (3U)
mbed_official 124:6a4a5b7d7324 5997 #define USART_SR_ORE_Msk (0x1U << USART_SR_ORE_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 5998 #define USART_SR_ORE USART_SR_ORE_Msk /*!< OverRun Error */
mbed_official 124:6a4a5b7d7324 5999 #define USART_SR_IDLE_Pos (4U)
mbed_official 124:6a4a5b7d7324 6000 #define USART_SR_IDLE_Msk (0x1U << USART_SR_IDLE_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 6001 #define USART_SR_IDLE USART_SR_IDLE_Msk /*!< IDLE line detected */
mbed_official 124:6a4a5b7d7324 6002 #define USART_SR_RXNE_Pos (5U)
mbed_official 124:6a4a5b7d7324 6003 #define USART_SR_RXNE_Msk (0x1U << USART_SR_RXNE_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 6004 #define USART_SR_RXNE USART_SR_RXNE_Msk /*!< Read Data Register Not Empty */
mbed_official 124:6a4a5b7d7324 6005 #define USART_SR_TC_Pos (6U)
mbed_official 124:6a4a5b7d7324 6006 #define USART_SR_TC_Msk (0x1U << USART_SR_TC_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 6007 #define USART_SR_TC USART_SR_TC_Msk /*!< Transmission Complete */
mbed_official 124:6a4a5b7d7324 6008 #define USART_SR_TXE_Pos (7U)
mbed_official 124:6a4a5b7d7324 6009 #define USART_SR_TXE_Msk (0x1U << USART_SR_TXE_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 6010 #define USART_SR_TXE USART_SR_TXE_Msk /*!< Transmit Data Register Empty */
mbed_official 124:6a4a5b7d7324 6011 #define USART_SR_LBD_Pos (8U)
mbed_official 124:6a4a5b7d7324 6012 #define USART_SR_LBD_Msk (0x1U << USART_SR_LBD_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 6013 #define USART_SR_LBD USART_SR_LBD_Msk /*!< LIN Break Detection Flag */
mbed_official 124:6a4a5b7d7324 6014 #define USART_SR_CTS_Pos (9U)
mbed_official 124:6a4a5b7d7324 6015 #define USART_SR_CTS_Msk (0x1U << USART_SR_CTS_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 6016 #define USART_SR_CTS USART_SR_CTS_Msk /*!< CTS Flag */
bogdanm 0:9b334a45a8ff 6017
bogdanm 0:9b334a45a8ff 6018 /******************* Bit definition for USART_DR register *******************/
mbed_official 124:6a4a5b7d7324 6019 #define USART_DR_DR_Pos (0U)
mbed_official 124:6a4a5b7d7324 6020 #define USART_DR_DR_Msk (0x1FFU << USART_DR_DR_Pos) /*!< 0x000001FF */
mbed_official 124:6a4a5b7d7324 6021 #define USART_DR_DR USART_DR_DR_Msk /*!< Data value */
bogdanm 0:9b334a45a8ff 6022
bogdanm 0:9b334a45a8ff 6023 /****************** Bit definition for USART_BRR register *******************/
mbed_official 124:6a4a5b7d7324 6024 #define USART_BRR_DIV_Fraction_Pos (0U)
mbed_official 124:6a4a5b7d7324 6025 #define USART_BRR_DIV_Fraction_Msk (0xFU << USART_BRR_DIV_Fraction_Pos) /*!< 0x0000000F */
mbed_official 124:6a4a5b7d7324 6026 #define USART_BRR_DIV_Fraction USART_BRR_DIV_Fraction_Msk /*!< Fraction of USARTDIV */
mbed_official 124:6a4a5b7d7324 6027 #define USART_BRR_DIV_Mantissa_Pos (4U)
mbed_official 124:6a4a5b7d7324 6028 #define USART_BRR_DIV_Mantissa_Msk (0xFFFU << USART_BRR_DIV_Mantissa_Pos) /*!< 0x0000FFF0 */
mbed_official 124:6a4a5b7d7324 6029 #define USART_BRR_DIV_Mantissa USART_BRR_DIV_Mantissa_Msk /*!< Mantissa of USARTDIV */
bogdanm 0:9b334a45a8ff 6030
bogdanm 0:9b334a45a8ff 6031 /****************** Bit definition for USART_CR1 register *******************/
mbed_official 124:6a4a5b7d7324 6032 #define USART_CR1_SBK_Pos (0U)
mbed_official 124:6a4a5b7d7324 6033 #define USART_CR1_SBK_Msk (0x1U << USART_CR1_SBK_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 6034 #define USART_CR1_SBK USART_CR1_SBK_Msk /*!< Send Break */
mbed_official 124:6a4a5b7d7324 6035 #define USART_CR1_RWU_Pos (1U)
mbed_official 124:6a4a5b7d7324 6036 #define USART_CR1_RWU_Msk (0x1U << USART_CR1_RWU_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 6037 #define USART_CR1_RWU USART_CR1_RWU_Msk /*!< Receiver wakeup */
mbed_official 124:6a4a5b7d7324 6038 #define USART_CR1_RE_Pos (2U)
mbed_official 124:6a4a5b7d7324 6039 #define USART_CR1_RE_Msk (0x1U << USART_CR1_RE_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 6040 #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */
mbed_official 124:6a4a5b7d7324 6041 #define USART_CR1_TE_Pos (3U)
mbed_official 124:6a4a5b7d7324 6042 #define USART_CR1_TE_Msk (0x1U << USART_CR1_TE_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 6043 #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */
mbed_official 124:6a4a5b7d7324 6044 #define USART_CR1_IDLEIE_Pos (4U)
mbed_official 124:6a4a5b7d7324 6045 #define USART_CR1_IDLEIE_Msk (0x1U << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 6046 #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */
mbed_official 124:6a4a5b7d7324 6047 #define USART_CR1_RXNEIE_Pos (5U)
mbed_official 124:6a4a5b7d7324 6048 #define USART_CR1_RXNEIE_Msk (0x1U << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 6049 #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */
mbed_official 124:6a4a5b7d7324 6050 #define USART_CR1_TCIE_Pos (6U)
mbed_official 124:6a4a5b7d7324 6051 #define USART_CR1_TCIE_Msk (0x1U << USART_CR1_TCIE_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 6052 #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */
mbed_official 124:6a4a5b7d7324 6053 #define USART_CR1_TXEIE_Pos (7U)
mbed_official 124:6a4a5b7d7324 6054 #define USART_CR1_TXEIE_Msk (0x1U << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 6055 #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< PE Interrupt Enable */
mbed_official 124:6a4a5b7d7324 6056 #define USART_CR1_PEIE_Pos (8U)
mbed_official 124:6a4a5b7d7324 6057 #define USART_CR1_PEIE_Msk (0x1U << USART_CR1_PEIE_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 6058 #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */
mbed_official 124:6a4a5b7d7324 6059 #define USART_CR1_PS_Pos (9U)
mbed_official 124:6a4a5b7d7324 6060 #define USART_CR1_PS_Msk (0x1U << USART_CR1_PS_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 6061 #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */
mbed_official 124:6a4a5b7d7324 6062 #define USART_CR1_PCE_Pos (10U)
mbed_official 124:6a4a5b7d7324 6063 #define USART_CR1_PCE_Msk (0x1U << USART_CR1_PCE_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 6064 #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */
mbed_official 124:6a4a5b7d7324 6065 #define USART_CR1_WAKE_Pos (11U)
mbed_official 124:6a4a5b7d7324 6066 #define USART_CR1_WAKE_Msk (0x1U << USART_CR1_WAKE_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 6067 #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Wakeup method */
mbed_official 124:6a4a5b7d7324 6068 #define USART_CR1_M_Pos (12U)
mbed_official 124:6a4a5b7d7324 6069 #define USART_CR1_M_Msk (0x1U << USART_CR1_M_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 6070 #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */
mbed_official 124:6a4a5b7d7324 6071 #define USART_CR1_UE_Pos (13U)
mbed_official 124:6a4a5b7d7324 6072 #define USART_CR1_UE_Msk (0x1U << USART_CR1_UE_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 6073 #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */
bogdanm 0:9b334a45a8ff 6074
bogdanm 0:9b334a45a8ff 6075 /****************** Bit definition for USART_CR2 register *******************/
mbed_official 124:6a4a5b7d7324 6076 #define USART_CR2_ADD_Pos (0U)
mbed_official 124:6a4a5b7d7324 6077 #define USART_CR2_ADD_Msk (0xFU << USART_CR2_ADD_Pos) /*!< 0x0000000F */
mbed_official 124:6a4a5b7d7324 6078 #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */
mbed_official 124:6a4a5b7d7324 6079 #define USART_CR2_LBDL_Pos (5U)
mbed_official 124:6a4a5b7d7324 6080 #define USART_CR2_LBDL_Msk (0x1U << USART_CR2_LBDL_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 6081 #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */
mbed_official 124:6a4a5b7d7324 6082 #define USART_CR2_LBDIE_Pos (6U)
mbed_official 124:6a4a5b7d7324 6083 #define USART_CR2_LBDIE_Msk (0x1U << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 6084 #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */
mbed_official 124:6a4a5b7d7324 6085 #define USART_CR2_LBCL_Pos (8U)
mbed_official 124:6a4a5b7d7324 6086 #define USART_CR2_LBCL_Msk (0x1U << USART_CR2_LBCL_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 6087 #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */
mbed_official 124:6a4a5b7d7324 6088 #define USART_CR2_CPHA_Pos (9U)
mbed_official 124:6a4a5b7d7324 6089 #define USART_CR2_CPHA_Msk (0x1U << USART_CR2_CPHA_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 6090 #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */
mbed_official 124:6a4a5b7d7324 6091 #define USART_CR2_CPOL_Pos (10U)
mbed_official 124:6a4a5b7d7324 6092 #define USART_CR2_CPOL_Msk (0x1U << USART_CR2_CPOL_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 6093 #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */
mbed_official 124:6a4a5b7d7324 6094 #define USART_CR2_CLKEN_Pos (11U)
mbed_official 124:6a4a5b7d7324 6095 #define USART_CR2_CLKEN_Msk (0x1U << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 6096 #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */
mbed_official 124:6a4a5b7d7324 6097
mbed_official 124:6a4a5b7d7324 6098 #define USART_CR2_STOP_Pos (12U)
mbed_official 124:6a4a5b7d7324 6099 #define USART_CR2_STOP_Msk (0x3U << USART_CR2_STOP_Pos) /*!< 0x00003000 */
mbed_official 124:6a4a5b7d7324 6100 #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */
mbed_official 124:6a4a5b7d7324 6101 #define USART_CR2_STOP_0 (0x1U << USART_CR2_STOP_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 6102 #define USART_CR2_STOP_1 (0x2U << USART_CR2_STOP_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 6103
mbed_official 124:6a4a5b7d7324 6104 #define USART_CR2_LINEN_Pos (14U)
mbed_official 124:6a4a5b7d7324 6105 #define USART_CR2_LINEN_Msk (0x1U << USART_CR2_LINEN_Pos) /*!< 0x00004000 */
mbed_official 124:6a4a5b7d7324 6106 #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */
bogdanm 0:9b334a45a8ff 6107
bogdanm 0:9b334a45a8ff 6108 /****************** Bit definition for USART_CR3 register *******************/
mbed_official 124:6a4a5b7d7324 6109 #define USART_CR3_EIE_Pos (0U)
mbed_official 124:6a4a5b7d7324 6110 #define USART_CR3_EIE_Msk (0x1U << USART_CR3_EIE_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 6111 #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */
mbed_official 124:6a4a5b7d7324 6112 #define USART_CR3_IREN_Pos (1U)
mbed_official 124:6a4a5b7d7324 6113 #define USART_CR3_IREN_Msk (0x1U << USART_CR3_IREN_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 6114 #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */
mbed_official 124:6a4a5b7d7324 6115 #define USART_CR3_IRLP_Pos (2U)
mbed_official 124:6a4a5b7d7324 6116 #define USART_CR3_IRLP_Msk (0x1U << USART_CR3_IRLP_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 6117 #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */
mbed_official 124:6a4a5b7d7324 6118 #define USART_CR3_HDSEL_Pos (3U)
mbed_official 124:6a4a5b7d7324 6119 #define USART_CR3_HDSEL_Msk (0x1U << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 6120 #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */
mbed_official 124:6a4a5b7d7324 6121 #define USART_CR3_NACK_Pos (4U)
mbed_official 124:6a4a5b7d7324 6122 #define USART_CR3_NACK_Msk (0x1U << USART_CR3_NACK_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 6123 #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< Smartcard NACK enable */
mbed_official 124:6a4a5b7d7324 6124 #define USART_CR3_SCEN_Pos (5U)
mbed_official 124:6a4a5b7d7324 6125 #define USART_CR3_SCEN_Msk (0x1U << USART_CR3_SCEN_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 6126 #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< Smartcard mode enable */
mbed_official 124:6a4a5b7d7324 6127 #define USART_CR3_DMAR_Pos (6U)
mbed_official 124:6a4a5b7d7324 6128 #define USART_CR3_DMAR_Msk (0x1U << USART_CR3_DMAR_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 6129 #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */
mbed_official 124:6a4a5b7d7324 6130 #define USART_CR3_DMAT_Pos (7U)
mbed_official 124:6a4a5b7d7324 6131 #define USART_CR3_DMAT_Msk (0x1U << USART_CR3_DMAT_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 6132 #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */
mbed_official 124:6a4a5b7d7324 6133 #define USART_CR3_RTSE_Pos (8U)
mbed_official 124:6a4a5b7d7324 6134 #define USART_CR3_RTSE_Msk (0x1U << USART_CR3_RTSE_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 6135 #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */
mbed_official 124:6a4a5b7d7324 6136 #define USART_CR3_CTSE_Pos (9U)
mbed_official 124:6a4a5b7d7324 6137 #define USART_CR3_CTSE_Msk (0x1U << USART_CR3_CTSE_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 6138 #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */
mbed_official 124:6a4a5b7d7324 6139 #define USART_CR3_CTSIE_Pos (10U)
mbed_official 124:6a4a5b7d7324 6140 #define USART_CR3_CTSIE_Msk (0x1U << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 6141 #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */
bogdanm 0:9b334a45a8ff 6142
bogdanm 0:9b334a45a8ff 6143 /****************** Bit definition for USART_GTPR register ******************/
mbed_official 124:6a4a5b7d7324 6144 #define USART_GTPR_PSC_Pos (0U)
mbed_official 124:6a4a5b7d7324 6145 #define USART_GTPR_PSC_Msk (0xFFU << USART_GTPR_PSC_Pos) /*!< 0x000000FF */
mbed_official 124:6a4a5b7d7324 6146 #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */
mbed_official 124:6a4a5b7d7324 6147 #define USART_GTPR_PSC_0 (0x01U << USART_GTPR_PSC_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 6148 #define USART_GTPR_PSC_1 (0x02U << USART_GTPR_PSC_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 6149 #define USART_GTPR_PSC_2 (0x04U << USART_GTPR_PSC_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 6150 #define USART_GTPR_PSC_3 (0x08U << USART_GTPR_PSC_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 6151 #define USART_GTPR_PSC_4 (0x10U << USART_GTPR_PSC_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 6152 #define USART_GTPR_PSC_5 (0x20U << USART_GTPR_PSC_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 6153 #define USART_GTPR_PSC_6 (0x40U << USART_GTPR_PSC_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 6154 #define USART_GTPR_PSC_7 (0x80U << USART_GTPR_PSC_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 6155
mbed_official 124:6a4a5b7d7324 6156 #define USART_GTPR_GT_Pos (8U)
mbed_official 124:6a4a5b7d7324 6157 #define USART_GTPR_GT_Msk (0xFFU << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */
mbed_official 124:6a4a5b7d7324 6158 #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< Guard time value */
bogdanm 0:9b334a45a8ff 6159
bogdanm 0:9b334a45a8ff 6160 /******************************************************************************/
bogdanm 0:9b334a45a8ff 6161 /* */
bogdanm 0:9b334a45a8ff 6162 /* Debug MCU */
bogdanm 0:9b334a45a8ff 6163 /* */
bogdanm 0:9b334a45a8ff 6164 /******************************************************************************/
bogdanm 0:9b334a45a8ff 6165
bogdanm 0:9b334a45a8ff 6166 /**************** Bit definition for DBGMCU_IDCODE register *****************/
mbed_official 124:6a4a5b7d7324 6167 #define DBGMCU_IDCODE_DEV_ID_Pos (0U)
mbed_official 124:6a4a5b7d7324 6168 #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFU << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */
mbed_official 124:6a4a5b7d7324 6169 #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk /*!< Device Identifier */
mbed_official 124:6a4a5b7d7324 6170
mbed_official 124:6a4a5b7d7324 6171 #define DBGMCU_IDCODE_REV_ID_Pos (16U)
mbed_official 124:6a4a5b7d7324 6172 #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFU << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */
mbed_official 124:6a4a5b7d7324 6173 #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk /*!< REV_ID[15:0] bits (Revision Identifier) */
mbed_official 124:6a4a5b7d7324 6174 #define DBGMCU_IDCODE_REV_ID_0 (0x0001U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 6175 #define DBGMCU_IDCODE_REV_ID_1 (0x0002U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00020000 */
mbed_official 124:6a4a5b7d7324 6176 #define DBGMCU_IDCODE_REV_ID_2 (0x0004U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00040000 */
mbed_official 124:6a4a5b7d7324 6177 #define DBGMCU_IDCODE_REV_ID_3 (0x0008U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00080000 */
mbed_official 124:6a4a5b7d7324 6178 #define DBGMCU_IDCODE_REV_ID_4 (0x0010U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00100000 */
mbed_official 124:6a4a5b7d7324 6179 #define DBGMCU_IDCODE_REV_ID_5 (0x0020U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00200000 */
mbed_official 124:6a4a5b7d7324 6180 #define DBGMCU_IDCODE_REV_ID_6 (0x0040U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00400000 */
mbed_official 124:6a4a5b7d7324 6181 #define DBGMCU_IDCODE_REV_ID_7 (0x0080U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00800000 */
mbed_official 124:6a4a5b7d7324 6182 #define DBGMCU_IDCODE_REV_ID_8 (0x0100U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x01000000 */
mbed_official 124:6a4a5b7d7324 6183 #define DBGMCU_IDCODE_REV_ID_9 (0x0200U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x02000000 */
mbed_official 124:6a4a5b7d7324 6184 #define DBGMCU_IDCODE_REV_ID_10 (0x0400U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x04000000 */
mbed_official 124:6a4a5b7d7324 6185 #define DBGMCU_IDCODE_REV_ID_11 (0x0800U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x08000000 */
mbed_official 124:6a4a5b7d7324 6186 #define DBGMCU_IDCODE_REV_ID_12 (0x1000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x10000000 */
mbed_official 124:6a4a5b7d7324 6187 #define DBGMCU_IDCODE_REV_ID_13 (0x2000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x20000000 */
mbed_official 124:6a4a5b7d7324 6188 #define DBGMCU_IDCODE_REV_ID_14 (0x4000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x40000000 */
mbed_official 124:6a4a5b7d7324 6189 #define DBGMCU_IDCODE_REV_ID_15 (0x8000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x80000000 */
bogdanm 0:9b334a45a8ff 6190
bogdanm 0:9b334a45a8ff 6191 /****************** Bit definition for DBGMCU_CR register *******************/
mbed_official 124:6a4a5b7d7324 6192 #define DBGMCU_CR_DBG_SLEEP_Pos (0U)
mbed_official 124:6a4a5b7d7324 6193 #define DBGMCU_CR_DBG_SLEEP_Msk (0x1U << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 6194 #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk /*!< Debug Sleep Mode */
mbed_official 124:6a4a5b7d7324 6195 #define DBGMCU_CR_DBG_STOP_Pos (1U)
mbed_official 124:6a4a5b7d7324 6196 #define DBGMCU_CR_DBG_STOP_Msk (0x1U << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 6197 #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk /*!< Debug Stop Mode */
mbed_official 124:6a4a5b7d7324 6198 #define DBGMCU_CR_DBG_STANDBY_Pos (2U)
mbed_official 124:6a4a5b7d7324 6199 #define DBGMCU_CR_DBG_STANDBY_Msk (0x1U << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 6200 #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk /*!< Debug Standby mode */
mbed_official 124:6a4a5b7d7324 6201 #define DBGMCU_CR_TRACE_IOEN_Pos (5U)
mbed_official 124:6a4a5b7d7324 6202 #define DBGMCU_CR_TRACE_IOEN_Msk (0x1U << DBGMCU_CR_TRACE_IOEN_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 6203 #define DBGMCU_CR_TRACE_IOEN DBGMCU_CR_TRACE_IOEN_Msk /*!< Trace Pin Assignment Control */
mbed_official 124:6a4a5b7d7324 6204
mbed_official 124:6a4a5b7d7324 6205 #define DBGMCU_CR_TRACE_MODE_Pos (6U)
mbed_official 124:6a4a5b7d7324 6206 #define DBGMCU_CR_TRACE_MODE_Msk (0x3U << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x000000C0 */
mbed_official 124:6a4a5b7d7324 6207 #define DBGMCU_CR_TRACE_MODE DBGMCU_CR_TRACE_MODE_Msk /*!< TRACE_MODE[1:0] bits (Trace Pin Assignment Control) */
mbed_official 124:6a4a5b7d7324 6208 #define DBGMCU_CR_TRACE_MODE_0 (0x1U << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 6209 #define DBGMCU_CR_TRACE_MODE_1 (0x2U << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 6210
mbed_official 124:6a4a5b7d7324 6211 #define DBGMCU_CR_DBG_IWDG_STOP_Pos (8U)
mbed_official 124:6a4a5b7d7324 6212 #define DBGMCU_CR_DBG_IWDG_STOP_Msk (0x1U << DBGMCU_CR_DBG_IWDG_STOP_Pos) /*!< 0x00000100 */
mbed_official 124:6a4a5b7d7324 6213 #define DBGMCU_CR_DBG_IWDG_STOP DBGMCU_CR_DBG_IWDG_STOP_Msk /*!< Debug Independent Watchdog stopped when Core is halted */
mbed_official 124:6a4a5b7d7324 6214 #define DBGMCU_CR_DBG_WWDG_STOP_Pos (9U)
mbed_official 124:6a4a5b7d7324 6215 #define DBGMCU_CR_DBG_WWDG_STOP_Msk (0x1U << DBGMCU_CR_DBG_WWDG_STOP_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 6216 #define DBGMCU_CR_DBG_WWDG_STOP DBGMCU_CR_DBG_WWDG_STOP_Msk /*!< Debug Window Watchdog stopped when Core is halted */
mbed_official 124:6a4a5b7d7324 6217 #define DBGMCU_CR_DBG_TIM1_STOP_Pos (10U)
mbed_official 124:6a4a5b7d7324 6218 #define DBGMCU_CR_DBG_TIM1_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM1_STOP_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 6219 #define DBGMCU_CR_DBG_TIM1_STOP DBGMCU_CR_DBG_TIM1_STOP_Msk /*!< TIM1 counter stopped when core is halted */
mbed_official 124:6a4a5b7d7324 6220 #define DBGMCU_CR_DBG_TIM2_STOP_Pos (11U)
mbed_official 124:6a4a5b7d7324 6221 #define DBGMCU_CR_DBG_TIM2_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM2_STOP_Pos) /*!< 0x00000800 */
mbed_official 124:6a4a5b7d7324 6222 #define DBGMCU_CR_DBG_TIM2_STOP DBGMCU_CR_DBG_TIM2_STOP_Msk /*!< TIM2 counter stopped when core is halted */
mbed_official 124:6a4a5b7d7324 6223 #define DBGMCU_CR_DBG_TIM3_STOP_Pos (12U)
mbed_official 124:6a4a5b7d7324 6224 #define DBGMCU_CR_DBG_TIM3_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM3_STOP_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 6225 #define DBGMCU_CR_DBG_TIM3_STOP DBGMCU_CR_DBG_TIM3_STOP_Msk /*!< TIM3 counter stopped when core is halted */
mbed_official 124:6a4a5b7d7324 6226 #define DBGMCU_CR_DBG_TIM4_STOP_Pos (13U)
mbed_official 124:6a4a5b7d7324 6227 #define DBGMCU_CR_DBG_TIM4_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM4_STOP_Pos) /*!< 0x00002000 */
mbed_official 124:6a4a5b7d7324 6228 #define DBGMCU_CR_DBG_TIM4_STOP DBGMCU_CR_DBG_TIM4_STOP_Msk /*!< TIM4 counter stopped when core is halted */
mbed_official 124:6a4a5b7d7324 6229 #define DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Pos (15U)
mbed_official 124:6a4a5b7d7324 6230 #define DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Msk (0x1U << DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Pos) /*!< 0x00008000 */
mbed_official 124:6a4a5b7d7324 6231 #define DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Msk /*!< SMBUS timeout mode stopped when Core is halted */
mbed_official 124:6a4a5b7d7324 6232 #define DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT_Pos (16U)
mbed_official 124:6a4a5b7d7324 6233 #define DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT_Msk (0x1U << DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT_Pos) /*!< 0x00010000 */
mbed_official 124:6a4a5b7d7324 6234 #define DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT_Msk /*!< SMBUS timeout mode stopped when Core is halted */
mbed_official 124:6a4a5b7d7324 6235 #define DBGMCU_CR_DBG_TIM15_STOP_Pos (22U)
mbed_official 124:6a4a5b7d7324 6236 #define DBGMCU_CR_DBG_TIM15_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM15_STOP_Pos) /*!< 0x00400000 */
mbed_official 124:6a4a5b7d7324 6237 #define DBGMCU_CR_DBG_TIM15_STOP DBGMCU_CR_DBG_TIM15_STOP_Msk /*!< Debug TIM15 stopped when Core is halted */
mbed_official 124:6a4a5b7d7324 6238 #define DBGMCU_CR_DBG_TIM16_STOP_Pos (23U)
mbed_official 124:6a4a5b7d7324 6239 #define DBGMCU_CR_DBG_TIM16_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM16_STOP_Pos) /*!< 0x00800000 */
mbed_official 124:6a4a5b7d7324 6240 #define DBGMCU_CR_DBG_TIM16_STOP DBGMCU_CR_DBG_TIM16_STOP_Msk /*!< Debug TIM16 stopped when Core is halted */
mbed_official 124:6a4a5b7d7324 6241 #define DBGMCU_CR_DBG_TIM17_STOP_Pos (24U)
mbed_official 124:6a4a5b7d7324 6242 #define DBGMCU_CR_DBG_TIM17_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM17_STOP_Pos) /*!< 0x01000000 */
mbed_official 124:6a4a5b7d7324 6243 #define DBGMCU_CR_DBG_TIM17_STOP DBGMCU_CR_DBG_TIM17_STOP_Msk /*!< Debug TIM17 stopped when Core is halted */
bogdanm 0:9b334a45a8ff 6244
bogdanm 0:9b334a45a8ff 6245 /******************************************************************************/
bogdanm 0:9b334a45a8ff 6246 /* */
bogdanm 0:9b334a45a8ff 6247 /* FLASH and Option Bytes Registers */
bogdanm 0:9b334a45a8ff 6248 /* */
bogdanm 0:9b334a45a8ff 6249 /******************************************************************************/
bogdanm 0:9b334a45a8ff 6250 /******************* Bit definition for FLASH_ACR register ******************/
mbed_official 124:6a4a5b7d7324 6251 #define FLASH_ACR_HLFCYA_Pos (3U)
mbed_official 124:6a4a5b7d7324 6252 #define FLASH_ACR_HLFCYA_Msk (0x1U << FLASH_ACR_HLFCYA_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 6253 #define FLASH_ACR_HLFCYA FLASH_ACR_HLFCYA_Msk /*!< Flash Half Cycle Access Enable */
bogdanm 0:9b334a45a8ff 6254
bogdanm 0:9b334a45a8ff 6255 /****************** Bit definition for FLASH_KEYR register ******************/
mbed_official 124:6a4a5b7d7324 6256 #define FLASH_KEYR_FKEYR_Pos (0U)
mbed_official 124:6a4a5b7d7324 6257 #define FLASH_KEYR_FKEYR_Msk (0xFFFFFFFFU << FLASH_KEYR_FKEYR_Pos) /*!< 0xFFFFFFFF */
mbed_official 124:6a4a5b7d7324 6258 #define FLASH_KEYR_FKEYR FLASH_KEYR_FKEYR_Msk /*!< FPEC Key */
mbed_official 124:6a4a5b7d7324 6259
mbed_official 124:6a4a5b7d7324 6260 #define RDP_KEY_Pos (0U)
mbed_official 124:6a4a5b7d7324 6261 #define RDP_KEY_Msk (0xA5U << RDP_KEY_Pos) /*!< 0x000000A5 */
mbed_official 124:6a4a5b7d7324 6262 #define RDP_KEY RDP_KEY_Msk /*!< RDP Key */
mbed_official 124:6a4a5b7d7324 6263 #define FLASH_KEY1_Pos (0U)
mbed_official 124:6a4a5b7d7324 6264 #define FLASH_KEY1_Msk (0x45670123U << FLASH_KEY1_Pos) /*!< 0x45670123 */
mbed_official 124:6a4a5b7d7324 6265 #define FLASH_KEY1 FLASH_KEY1_Msk /*!< FPEC Key1 */
mbed_official 124:6a4a5b7d7324 6266 #define FLASH_KEY2_Pos (0U)
mbed_official 124:6a4a5b7d7324 6267 #define FLASH_KEY2_Msk (0xCDEF89ABU << FLASH_KEY2_Pos) /*!< 0xCDEF89AB */
mbed_official 124:6a4a5b7d7324 6268 #define FLASH_KEY2 FLASH_KEY2_Msk /*!< FPEC Key2 */
bogdanm 0:9b334a45a8ff 6269
bogdanm 0:9b334a45a8ff 6270 /***************** Bit definition for FLASH_OPTKEYR register ****************/
mbed_official 124:6a4a5b7d7324 6271 #define FLASH_OPTKEYR_OPTKEYR_Pos (0U)
mbed_official 124:6a4a5b7d7324 6272 #define FLASH_OPTKEYR_OPTKEYR_Msk (0xFFFFFFFFU << FLASH_OPTKEYR_OPTKEYR_Pos) /*!< 0xFFFFFFFF */
mbed_official 124:6a4a5b7d7324 6273 #define FLASH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option Byte Key */
bogdanm 0:9b334a45a8ff 6274
bogdanm 0:9b334a45a8ff 6275 #define FLASH_OPTKEY1 FLASH_KEY1 /*!< Option Byte Key1 */
bogdanm 0:9b334a45a8ff 6276 #define FLASH_OPTKEY2 FLASH_KEY2 /*!< Option Byte Key2 */
bogdanm 0:9b334a45a8ff 6277
bogdanm 0:9b334a45a8ff 6278 /****************** Bit definition for FLASH_SR register ********************/
mbed_official 124:6a4a5b7d7324 6279 #define FLASH_SR_BSY_Pos (0U)
mbed_official 124:6a4a5b7d7324 6280 #define FLASH_SR_BSY_Msk (0x1U << FLASH_SR_BSY_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 6281 #define FLASH_SR_BSY FLASH_SR_BSY_Msk /*!< Busy */
mbed_official 124:6a4a5b7d7324 6282 #define FLASH_SR_PGERR_Pos (2U)
mbed_official 124:6a4a5b7d7324 6283 #define FLASH_SR_PGERR_Msk (0x1U << FLASH_SR_PGERR_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 6284 #define FLASH_SR_PGERR FLASH_SR_PGERR_Msk /*!< Programming Error */
mbed_official 124:6a4a5b7d7324 6285 #define FLASH_SR_WRPRTERR_Pos (4U)
mbed_official 124:6a4a5b7d7324 6286 #define FLASH_SR_WRPRTERR_Msk (0x1U << FLASH_SR_WRPRTERR_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 6287 #define FLASH_SR_WRPRTERR FLASH_SR_WRPRTERR_Msk /*!< Write Protection Error */
mbed_official 124:6a4a5b7d7324 6288 #define FLASH_SR_EOP_Pos (5U)
mbed_official 124:6a4a5b7d7324 6289 #define FLASH_SR_EOP_Msk (0x1U << FLASH_SR_EOP_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 6290 #define FLASH_SR_EOP FLASH_SR_EOP_Msk /*!< End of operation */
bogdanm 0:9b334a45a8ff 6291
bogdanm 0:9b334a45a8ff 6292 /******************* Bit definition for FLASH_CR register *******************/
mbed_official 124:6a4a5b7d7324 6293 #define FLASH_CR_PG_Pos (0U)
mbed_official 124:6a4a5b7d7324 6294 #define FLASH_CR_PG_Msk (0x1U << FLASH_CR_PG_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 6295 #define FLASH_CR_PG FLASH_CR_PG_Msk /*!< Programming */
mbed_official 124:6a4a5b7d7324 6296 #define FLASH_CR_PER_Pos (1U)
mbed_official 124:6a4a5b7d7324 6297 #define FLASH_CR_PER_Msk (0x1U << FLASH_CR_PER_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 6298 #define FLASH_CR_PER FLASH_CR_PER_Msk /*!< Page Erase */
mbed_official 124:6a4a5b7d7324 6299 #define FLASH_CR_MER_Pos (2U)
mbed_official 124:6a4a5b7d7324 6300 #define FLASH_CR_MER_Msk (0x1U << FLASH_CR_MER_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 6301 #define FLASH_CR_MER FLASH_CR_MER_Msk /*!< Mass Erase */
mbed_official 124:6a4a5b7d7324 6302 #define FLASH_CR_OPTPG_Pos (4U)
mbed_official 124:6a4a5b7d7324 6303 #define FLASH_CR_OPTPG_Msk (0x1U << FLASH_CR_OPTPG_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 6304 #define FLASH_CR_OPTPG FLASH_CR_OPTPG_Msk /*!< Option Byte Programming */
mbed_official 124:6a4a5b7d7324 6305 #define FLASH_CR_OPTER_Pos (5U)
mbed_official 124:6a4a5b7d7324 6306 #define FLASH_CR_OPTER_Msk (0x1U << FLASH_CR_OPTER_Pos) /*!< 0x00000020 */
mbed_official 124:6a4a5b7d7324 6307 #define FLASH_CR_OPTER FLASH_CR_OPTER_Msk /*!< Option Byte Erase */
mbed_official 124:6a4a5b7d7324 6308 #define FLASH_CR_STRT_Pos (6U)
mbed_official 124:6a4a5b7d7324 6309 #define FLASH_CR_STRT_Msk (0x1U << FLASH_CR_STRT_Pos) /*!< 0x00000040 */
mbed_official 124:6a4a5b7d7324 6310 #define FLASH_CR_STRT FLASH_CR_STRT_Msk /*!< Start */
mbed_official 124:6a4a5b7d7324 6311 #define FLASH_CR_LOCK_Pos (7U)
mbed_official 124:6a4a5b7d7324 6312 #define FLASH_CR_LOCK_Msk (0x1U << FLASH_CR_LOCK_Pos) /*!< 0x00000080 */
mbed_official 124:6a4a5b7d7324 6313 #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk /*!< Lock */
mbed_official 124:6a4a5b7d7324 6314 #define FLASH_CR_OPTWRE_Pos (9U)
mbed_official 124:6a4a5b7d7324 6315 #define FLASH_CR_OPTWRE_Msk (0x1U << FLASH_CR_OPTWRE_Pos) /*!< 0x00000200 */
mbed_official 124:6a4a5b7d7324 6316 #define FLASH_CR_OPTWRE FLASH_CR_OPTWRE_Msk /*!< Option Bytes Write Enable */
mbed_official 124:6a4a5b7d7324 6317 #define FLASH_CR_ERRIE_Pos (10U)
mbed_official 124:6a4a5b7d7324 6318 #define FLASH_CR_ERRIE_Msk (0x1U << FLASH_CR_ERRIE_Pos) /*!< 0x00000400 */
mbed_official 124:6a4a5b7d7324 6319 #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk /*!< Error Interrupt Enable */
mbed_official 124:6a4a5b7d7324 6320 #define FLASH_CR_EOPIE_Pos (12U)
mbed_official 124:6a4a5b7d7324 6321 #define FLASH_CR_EOPIE_Msk (0x1U << FLASH_CR_EOPIE_Pos) /*!< 0x00001000 */
mbed_official 124:6a4a5b7d7324 6322 #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk /*!< End of operation interrupt enable */
bogdanm 0:9b334a45a8ff 6323
bogdanm 0:9b334a45a8ff 6324 /******************* Bit definition for FLASH_AR register *******************/
mbed_official 124:6a4a5b7d7324 6325 #define FLASH_AR_FAR_Pos (0U)
mbed_official 124:6a4a5b7d7324 6326 #define FLASH_AR_FAR_Msk (0xFFFFFFFFU << FLASH_AR_FAR_Pos) /*!< 0xFFFFFFFF */
mbed_official 124:6a4a5b7d7324 6327 #define FLASH_AR_FAR FLASH_AR_FAR_Msk /*!< Flash Address */
bogdanm 0:9b334a45a8ff 6328
bogdanm 0:9b334a45a8ff 6329 /****************** Bit definition for FLASH_OBR register *******************/
mbed_official 124:6a4a5b7d7324 6330 #define FLASH_OBR_OPTERR_Pos (0U)
mbed_official 124:6a4a5b7d7324 6331 #define FLASH_OBR_OPTERR_Msk (0x1U << FLASH_OBR_OPTERR_Pos) /*!< 0x00000001 */
mbed_official 124:6a4a5b7d7324 6332 #define FLASH_OBR_OPTERR FLASH_OBR_OPTERR_Msk /*!< Option Byte Error */
mbed_official 124:6a4a5b7d7324 6333 #define FLASH_OBR_RDPRT_Pos (1U)
mbed_official 124:6a4a5b7d7324 6334 #define FLASH_OBR_RDPRT_Msk (0x1U << FLASH_OBR_RDPRT_Pos) /*!< 0x00000002 */
mbed_official 124:6a4a5b7d7324 6335 #define FLASH_OBR_RDPRT FLASH_OBR_RDPRT_Msk /*!< Read protection */
mbed_official 124:6a4a5b7d7324 6336
mbed_official 124:6a4a5b7d7324 6337 #define FLASH_OBR_IWDG_SW_Pos (2U)
mbed_official 124:6a4a5b7d7324 6338 #define FLASH_OBR_IWDG_SW_Msk (0x1U << FLASH_OBR_IWDG_SW_Pos) /*!< 0x00000004 */
mbed_official 124:6a4a5b7d7324 6339 #define FLASH_OBR_IWDG_SW FLASH_OBR_IWDG_SW_Msk /*!< IWDG SW */
mbed_official 124:6a4a5b7d7324 6340 #define FLASH_OBR_nRST_STOP_Pos (3U)
mbed_official 124:6a4a5b7d7324 6341 #define FLASH_OBR_nRST_STOP_Msk (0x1U << FLASH_OBR_nRST_STOP_Pos) /*!< 0x00000008 */
mbed_official 124:6a4a5b7d7324 6342 #define FLASH_OBR_nRST_STOP FLASH_OBR_nRST_STOP_Msk /*!< nRST_STOP */
mbed_official 124:6a4a5b7d7324 6343 #define FLASH_OBR_nRST_STDBY_Pos (4U)
mbed_official 124:6a4a5b7d7324 6344 #define FLASH_OBR_nRST_STDBY_Msk (0x1U << FLASH_OBR_nRST_STDBY_Pos) /*!< 0x00000010 */
mbed_official 124:6a4a5b7d7324 6345 #define FLASH_OBR_nRST_STDBY FLASH_OBR_nRST_STDBY_Msk /*!< nRST_STDBY */
mbed_official 124:6a4a5b7d7324 6346 #define FLASH_OBR_USER_Pos (2U)
mbed_official 124:6a4a5b7d7324 6347 #define FLASH_OBR_USER_Msk (0x7U << FLASH_OBR_USER_Pos) /*!< 0x0000001C */
mbed_official 124:6a4a5b7d7324 6348 #define FLASH_OBR_USER FLASH_OBR_USER_Msk /*!< User Option Bytes */
mbed_official 124:6a4a5b7d7324 6349 #define FLASH_OBR_DATA0_Pos (10U)
mbed_official 124:6a4a5b7d7324 6350 #define FLASH_OBR_DATA0_Msk (0xFFU << FLASH_OBR_DATA0_Pos) /*!< 0x0003FC00 */
mbed_official 124:6a4a5b7d7324 6351 #define FLASH_OBR_DATA0 FLASH_OBR_DATA0_Msk /*!< Data0 */
mbed_official 124:6a4a5b7d7324 6352 #define FLASH_OBR_DATA1_Pos (18U)
mbed_official 124:6a4a5b7d7324 6353 #define FLASH_OBR_DATA1_Msk (0xFFU << FLASH_OBR_DATA1_Pos) /*!< 0x03FC0000 */
mbed_official 124:6a4a5b7d7324 6354 #define FLASH_OBR_DATA1 FLASH_OBR_DATA1_Msk /*!< Data1 */
bogdanm 0:9b334a45a8ff 6355
bogdanm 0:9b334a45a8ff 6356 /****************** Bit definition for FLASH_WRPR register ******************/
mbed_official 124:6a4a5b7d7324 6357 #define FLASH_WRPR_WRP_Pos (0U)
mbed_official 124:6a4a5b7d7324 6358 #define FLASH_WRPR_WRP_Msk (0xFFFFFFFFU << FLASH_WRPR_WRP_Pos) /*!< 0xFFFFFFFF */
mbed_official 124:6a4a5b7d7324 6359 #define FLASH_WRPR_WRP FLASH_WRPR_WRP_Msk /*!< Write Protect */
bogdanm 0:9b334a45a8ff 6360
bogdanm 0:9b334a45a8ff 6361 /*----------------------------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 6362
bogdanm 0:9b334a45a8ff 6363 /****************** Bit definition for FLASH_RDP register *******************/
mbed_official 124:6a4a5b7d7324 6364 #define FLASH_RDP_RDP_Pos (0U)
mbed_official 124:6a4a5b7d7324 6365 #define FLASH_RDP_RDP_Msk (0xFFU << FLASH_RDP_RDP_Pos) /*!< 0x000000FF */
mbed_official 124:6a4a5b7d7324 6366 #define FLASH_RDP_RDP FLASH_RDP_RDP_Msk /*!< Read protection option byte */
mbed_official 124:6a4a5b7d7324 6367 #define FLASH_RDP_nRDP_Pos (8U)
mbed_official 124:6a4a5b7d7324 6368 #define FLASH_RDP_nRDP_Msk (0xFFU << FLASH_RDP_nRDP_Pos) /*!< 0x0000FF00 */
mbed_official 124:6a4a5b7d7324 6369 #define FLASH_RDP_nRDP FLASH_RDP_nRDP_Msk /*!< Read protection complemented option byte */
bogdanm 0:9b334a45a8ff 6370
bogdanm 0:9b334a45a8ff 6371 /****************** Bit definition for FLASH_USER register ******************/
mbed_official 124:6a4a5b7d7324 6372 #define FLASH_USER_USER_Pos (16U)
mbed_official 124:6a4a5b7d7324 6373 #define FLASH_USER_USER_Msk (0xFFU << FLASH_USER_USER_Pos) /*!< 0x00FF0000 */
mbed_official 124:6a4a5b7d7324 6374 #define FLASH_USER_USER FLASH_USER_USER_Msk /*!< User option byte */
mbed_official 124:6a4a5b7d7324 6375 #define FLASH_USER_nUSER_Pos (24U)
mbed_official 124:6a4a5b7d7324 6376 #define FLASH_USER_nUSER_Msk (0xFFU << FLASH_USER_nUSER_Pos) /*!< 0xFF000000 */
mbed_official 124:6a4a5b7d7324 6377 #define FLASH_USER_nUSER FLASH_USER_nUSER_Msk /*!< User complemented option byte */
bogdanm 0:9b334a45a8ff 6378
bogdanm 0:9b334a45a8ff 6379 /****************** Bit definition for FLASH_Data0 register *****************/
mbed_official 124:6a4a5b7d7324 6380 #define FLASH_DATA0_DATA0_Pos (0U)
mbed_official 124:6a4a5b7d7324 6381 #define FLASH_DATA0_DATA0_Msk (0xFFU << FLASH_DATA0_DATA0_Pos) /*!< 0x000000FF */
mbed_official 124:6a4a5b7d7324 6382 #define FLASH_DATA0_DATA0 FLASH_DATA0_DATA0_Msk /*!< User data storage option byte */
mbed_official 124:6a4a5b7d7324 6383 #define FLASH_DATA0_nDATA0_Pos (8U)
mbed_official 124:6a4a5b7d7324 6384 #define FLASH_DATA0_nDATA0_Msk (0xFFU << FLASH_DATA0_nDATA0_Pos) /*!< 0x0000FF00 */
mbed_official 124:6a4a5b7d7324 6385 #define FLASH_DATA0_nDATA0 FLASH_DATA0_nDATA0_Msk /*!< User data storage complemented option byte */
bogdanm 0:9b334a45a8ff 6386
bogdanm 0:9b334a45a8ff 6387 /****************** Bit definition for FLASH_Data1 register *****************/
mbed_official 124:6a4a5b7d7324 6388 #define FLASH_DATA1_DATA1_Pos (16U)
mbed_official 124:6a4a5b7d7324 6389 #define FLASH_DATA1_DATA1_Msk (0xFFU << FLASH_DATA1_DATA1_Pos) /*!< 0x00FF0000 */
mbed_official 124:6a4a5b7d7324 6390 #define FLASH_DATA1_DATA1 FLASH_DATA1_DATA1_Msk /*!< User data storage option byte */
mbed_official 124:6a4a5b7d7324 6391 #define FLASH_DATA1_nDATA1_Pos (24U)
mbed_official 124:6a4a5b7d7324 6392 #define FLASH_DATA1_nDATA1_Msk (0xFFU << FLASH_DATA1_nDATA1_Pos) /*!< 0xFF000000 */
mbed_official 124:6a4a5b7d7324 6393 #define FLASH_DATA1_nDATA1 FLASH_DATA1_nDATA1_Msk /*!< User data storage complemented option byte */
bogdanm 0:9b334a45a8ff 6394
bogdanm 0:9b334a45a8ff 6395 /****************** Bit definition for FLASH_WRP0 register ******************/
mbed_official 124:6a4a5b7d7324 6396 #define FLASH_WRP0_WRP0_Pos (0U)
mbed_official 124:6a4a5b7d7324 6397 #define FLASH_WRP0_WRP0_Msk (0xFFU << FLASH_WRP0_WRP0_Pos) /*!< 0x000000FF */
mbed_official 124:6a4a5b7d7324 6398 #define FLASH_WRP0_WRP0 FLASH_WRP0_WRP0_Msk /*!< Flash memory write protection option bytes */
mbed_official 124:6a4a5b7d7324 6399 #define FLASH_WRP0_nWRP0_Pos (8U)
mbed_official 124:6a4a5b7d7324 6400 #define FLASH_WRP0_nWRP0_Msk (0xFFU << FLASH_WRP0_nWRP0_Pos) /*!< 0x0000FF00 */
mbed_official 124:6a4a5b7d7324 6401 #define FLASH_WRP0_nWRP0 FLASH_WRP0_nWRP0_Msk /*!< Flash memory write protection complemented option bytes */
bogdanm 0:9b334a45a8ff 6402
bogdanm 0:9b334a45a8ff 6403 /****************** Bit definition for FLASH_WRP1 register ******************/
mbed_official 124:6a4a5b7d7324 6404 #define FLASH_WRP1_WRP1_Pos (16U)
mbed_official 124:6a4a5b7d7324 6405 #define FLASH_WRP1_WRP1_Msk (0xFFU << FLASH_WRP1_WRP1_Pos) /*!< 0x00FF0000 */
mbed_official 124:6a4a5b7d7324 6406 #define FLASH_WRP1_WRP1 FLASH_WRP1_WRP1_Msk /*!< Flash memory write protection option bytes */
mbed_official 124:6a4a5b7d7324 6407 #define FLASH_WRP1_nWRP1_Pos (24U)
mbed_official 124:6a4a5b7d7324 6408 #define FLASH_WRP1_nWRP1_Msk (0xFFU << FLASH_WRP1_nWRP1_Pos) /*!< 0xFF000000 */
mbed_official 124:6a4a5b7d7324 6409 #define FLASH_WRP1_nWRP1 FLASH_WRP1_nWRP1_Msk /*!< Flash memory write protection complemented option bytes */
bogdanm 0:9b334a45a8ff 6410
bogdanm 0:9b334a45a8ff 6411 /****************** Bit definition for FLASH_WRP2 register ******************/
mbed_official 124:6a4a5b7d7324 6412 #define FLASH_WRP2_WRP2_Pos (0U)
mbed_official 124:6a4a5b7d7324 6413 #define FLASH_WRP2_WRP2_Msk (0xFFU << FLASH_WRP2_WRP2_Pos) /*!< 0x000000FF */
mbed_official 124:6a4a5b7d7324 6414 #define FLASH_WRP2_WRP2 FLASH_WRP2_WRP2_Msk /*!< Flash memory write protection option bytes */
mbed_official 124:6a4a5b7d7324 6415 #define FLASH_WRP2_nWRP2_Pos (8U)
mbed_official 124:6a4a5b7d7324 6416 #define FLASH_WRP2_nWRP2_Msk (0xFFU << FLASH_WRP2_nWRP2_Pos) /*!< 0x0000FF00 */
mbed_official 124:6a4a5b7d7324 6417 #define FLASH_WRP2_nWRP2 FLASH_WRP2_nWRP2_Msk /*!< Flash memory write protection complemented option bytes */
bogdanm 0:9b334a45a8ff 6418
bogdanm 0:9b334a45a8ff 6419 /****************** Bit definition for FLASH_WRP3 register ******************/
mbed_official 124:6a4a5b7d7324 6420 #define FLASH_WRP3_WRP3_Pos (16U)
mbed_official 124:6a4a5b7d7324 6421 #define FLASH_WRP3_WRP3_Msk (0xFFU << FLASH_WRP3_WRP3_Pos) /*!< 0x00FF0000 */
mbed_official 124:6a4a5b7d7324 6422 #define FLASH_WRP3_WRP3 FLASH_WRP3_WRP3_Msk /*!< Flash memory write protection option bytes */
mbed_official 124:6a4a5b7d7324 6423 #define FLASH_WRP3_nWRP3_Pos (24U)
mbed_official 124:6a4a5b7d7324 6424 #define FLASH_WRP3_nWRP3_Msk (0xFFU << FLASH_WRP3_nWRP3_Pos) /*!< 0xFF000000 */
mbed_official 124:6a4a5b7d7324 6425 #define FLASH_WRP3_nWRP3 FLASH_WRP3_nWRP3_Msk /*!< Flash memory write protection complemented option bytes */
bogdanm 0:9b334a45a8ff 6426
bogdanm 0:9b334a45a8ff 6427
bogdanm 0:9b334a45a8ff 6428
bogdanm 0:9b334a45a8ff 6429 /**
bogdanm 0:9b334a45a8ff 6430 * @}
bogdanm 0:9b334a45a8ff 6431 */
bogdanm 0:9b334a45a8ff 6432
bogdanm 0:9b334a45a8ff 6433 /**
bogdanm 0:9b334a45a8ff 6434 * @}
bogdanm 0:9b334a45a8ff 6435 */
bogdanm 0:9b334a45a8ff 6436
bogdanm 0:9b334a45a8ff 6437 /** @addtogroup Exported_macro
bogdanm 0:9b334a45a8ff 6438 * @{
bogdanm 0:9b334a45a8ff 6439 */
bogdanm 0:9b334a45a8ff 6440
bogdanm 0:9b334a45a8ff 6441 /****************************** ADC Instances *********************************/
bogdanm 0:9b334a45a8ff 6442 #define IS_ADC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == ADC1))
bogdanm 0:9b334a45a8ff 6443
mbed_official 124:6a4a5b7d7324 6444 #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON)
mbed_official 124:6a4a5b7d7324 6445
bogdanm 0:9b334a45a8ff 6446 #define IS_ADC_DMA_CAPABILITY_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
bogdanm 0:9b334a45a8ff 6447
bogdanm 0:9b334a45a8ff 6448 /****************************** CEC Instances *********************************/
bogdanm 0:9b334a45a8ff 6449 #define IS_CEC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CEC)
bogdanm 0:9b334a45a8ff 6450
bogdanm 0:9b334a45a8ff 6451 /****************************** CRC Instances *********************************/
bogdanm 0:9b334a45a8ff 6452 #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
bogdanm 0:9b334a45a8ff 6453
bogdanm 0:9b334a45a8ff 6454 /****************************** DAC Instances *********************************/
bogdanm 0:9b334a45a8ff 6455 #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC)
bogdanm 0:9b334a45a8ff 6456
bogdanm 0:9b334a45a8ff 6457 /****************************** DMA Instances *********************************/
bogdanm 0:9b334a45a8ff 6458 #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \
bogdanm 0:9b334a45a8ff 6459 ((INSTANCE) == DMA1_Channel2) || \
bogdanm 0:9b334a45a8ff 6460 ((INSTANCE) == DMA1_Channel3) || \
bogdanm 0:9b334a45a8ff 6461 ((INSTANCE) == DMA1_Channel4) || \
bogdanm 0:9b334a45a8ff 6462 ((INSTANCE) == DMA1_Channel5) || \
bogdanm 0:9b334a45a8ff 6463 ((INSTANCE) == DMA1_Channel6) || \
bogdanm 0:9b334a45a8ff 6464 ((INSTANCE) == DMA1_Channel7))
bogdanm 0:9b334a45a8ff 6465
bogdanm 0:9b334a45a8ff 6466 /******************************* GPIO Instances *******************************/
bogdanm 0:9b334a45a8ff 6467 #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
bogdanm 0:9b334a45a8ff 6468 ((INSTANCE) == GPIOB) || \
bogdanm 0:9b334a45a8ff 6469 ((INSTANCE) == GPIOC) || \
bogdanm 0:9b334a45a8ff 6470 ((INSTANCE) == GPIOD) || \
bogdanm 0:9b334a45a8ff 6471 ((INSTANCE) == GPIOE))
bogdanm 0:9b334a45a8ff 6472
bogdanm 0:9b334a45a8ff 6473 /**************************** GPIO Alternate Function Instances ***************/
bogdanm 0:9b334a45a8ff 6474 #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
bogdanm 0:9b334a45a8ff 6475
bogdanm 0:9b334a45a8ff 6476 /**************************** GPIO Lock Instances *****************************/
bogdanm 0:9b334a45a8ff 6477 #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
bogdanm 0:9b334a45a8ff 6478
bogdanm 0:9b334a45a8ff 6479 /******************************** I2C Instances *******************************/
bogdanm 0:9b334a45a8ff 6480 #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
bogdanm 0:9b334a45a8ff 6481 ((INSTANCE) == I2C2))
bogdanm 0:9b334a45a8ff 6482
bogdanm 0:9b334a45a8ff 6483 /****************************** IWDG Instances ********************************/
bogdanm 0:9b334a45a8ff 6484 #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
bogdanm 0:9b334a45a8ff 6485
bogdanm 0:9b334a45a8ff 6486 /******************************** SPI Instances *******************************/
bogdanm 0:9b334a45a8ff 6487 #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
bogdanm 0:9b334a45a8ff 6488 ((INSTANCE) == SPI2))
bogdanm 0:9b334a45a8ff 6489
bogdanm 0:9b334a45a8ff 6490 /****************************** START TIM Instances ***************************/
bogdanm 0:9b334a45a8ff 6491 /****************************** TIM Instances *********************************/
bogdanm 0:9b334a45a8ff 6492 #define IS_TIM_INSTANCE(INSTANCE)\
bogdanm 0:9b334a45a8ff 6493 (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 6494 ((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 6495 ((INSTANCE) == TIM3) || \
bogdanm 0:9b334a45a8ff 6496 ((INSTANCE) == TIM4) || \
bogdanm 0:9b334a45a8ff 6497 ((INSTANCE) == TIM6) || \
bogdanm 0:9b334a45a8ff 6498 ((INSTANCE) == TIM7) || \
bogdanm 0:9b334a45a8ff 6499 ((INSTANCE) == TIM15) || \
bogdanm 0:9b334a45a8ff 6500 ((INSTANCE) == TIM16) || \
bogdanm 0:9b334a45a8ff 6501 ((INSTANCE) == TIM17))
bogdanm 0:9b334a45a8ff 6502
bogdanm 0:9b334a45a8ff 6503 #define IS_TIM_CC1_INSTANCE(INSTANCE)\
bogdanm 0:9b334a45a8ff 6504 (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 6505 ((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 6506 ((INSTANCE) == TIM3) || \
bogdanm 0:9b334a45a8ff 6507 ((INSTANCE) == TIM4) || \
bogdanm 0:9b334a45a8ff 6508 ((INSTANCE) == TIM15) || \
bogdanm 0:9b334a45a8ff 6509 ((INSTANCE) == TIM16) || \
bogdanm 0:9b334a45a8ff 6510 ((INSTANCE) == TIM17))
bogdanm 0:9b334a45a8ff 6511
bogdanm 0:9b334a45a8ff 6512 #define IS_TIM_CC2_INSTANCE(INSTANCE)\
bogdanm 0:9b334a45a8ff 6513 (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 6514 ((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 6515 ((INSTANCE) == TIM3) || \
bogdanm 0:9b334a45a8ff 6516 ((INSTANCE) == TIM4) || \
bogdanm 0:9b334a45a8ff 6517 ((INSTANCE) == TIM15))
bogdanm 0:9b334a45a8ff 6518
bogdanm 0:9b334a45a8ff 6519 #define IS_TIM_CC3_INSTANCE(INSTANCE)\
bogdanm 0:9b334a45a8ff 6520 (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 6521 ((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 6522 ((INSTANCE) == TIM3) || \
bogdanm 0:9b334a45a8ff 6523 ((INSTANCE) == TIM4))
bogdanm 0:9b334a45a8ff 6524
bogdanm 0:9b334a45a8ff 6525 #define IS_TIM_CC4_INSTANCE(INSTANCE)\
bogdanm 0:9b334a45a8ff 6526 (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 6527 ((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 6528 ((INSTANCE) == TIM3) || \
bogdanm 0:9b334a45a8ff 6529 ((INSTANCE) == TIM4))
bogdanm 0:9b334a45a8ff 6530
bogdanm 0:9b334a45a8ff 6531 #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE)\
bogdanm 0:9b334a45a8ff 6532 (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 6533 ((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 6534 ((INSTANCE) == TIM3) || \
bogdanm 0:9b334a45a8ff 6535 ((INSTANCE) == TIM4))
bogdanm 0:9b334a45a8ff 6536
bogdanm 0:9b334a45a8ff 6537 #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE)\
bogdanm 0:9b334a45a8ff 6538 (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 6539 ((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 6540 ((INSTANCE) == TIM3) || \
bogdanm 0:9b334a45a8ff 6541 ((INSTANCE) == TIM4))
bogdanm 0:9b334a45a8ff 6542
bogdanm 0:9b334a45a8ff 6543 #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE)\
bogdanm 0:9b334a45a8ff 6544 (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 6545 ((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 6546 ((INSTANCE) == TIM3) || \
bogdanm 0:9b334a45a8ff 6547 ((INSTANCE) == TIM4) || \
bogdanm 0:9b334a45a8ff 6548 ((INSTANCE) == TIM15))
bogdanm 0:9b334a45a8ff 6549
bogdanm 0:9b334a45a8ff 6550 #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE)\
bogdanm 0:9b334a45a8ff 6551 (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 6552 ((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 6553 ((INSTANCE) == TIM3) || \
bogdanm 0:9b334a45a8ff 6554 ((INSTANCE) == TIM4) || \
bogdanm 0:9b334a45a8ff 6555 ((INSTANCE) == TIM15))
bogdanm 0:9b334a45a8ff 6556
bogdanm 0:9b334a45a8ff 6557 #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE)\
bogdanm 0:9b334a45a8ff 6558 (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 6559 ((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 6560 ((INSTANCE) == TIM3) || \
bogdanm 0:9b334a45a8ff 6561 ((INSTANCE) == TIM4))
bogdanm 0:9b334a45a8ff 6562
bogdanm 0:9b334a45a8ff 6563 #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE)\
bogdanm 0:9b334a45a8ff 6564 (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 6565 ((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 6566 ((INSTANCE) == TIM3) || \
bogdanm 0:9b334a45a8ff 6567 ((INSTANCE) == TIM4))
bogdanm 0:9b334a45a8ff 6568
bogdanm 0:9b334a45a8ff 6569 #define IS_TIM_XOR_INSTANCE(INSTANCE)\
bogdanm 0:9b334a45a8ff 6570 (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 6571 ((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 6572 ((INSTANCE) == TIM3) || \
bogdanm 0:9b334a45a8ff 6573 ((INSTANCE) == TIM4))
bogdanm 0:9b334a45a8ff 6574
bogdanm 0:9b334a45a8ff 6575 #define IS_TIM_MASTER_INSTANCE(INSTANCE)\
bogdanm 0:9b334a45a8ff 6576 (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 6577 ((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 6578 ((INSTANCE) == TIM3) || \
bogdanm 0:9b334a45a8ff 6579 ((INSTANCE) == TIM4) || \
bogdanm 0:9b334a45a8ff 6580 ((INSTANCE) == TIM6) || \
bogdanm 0:9b334a45a8ff 6581 ((INSTANCE) == TIM7) || \
bogdanm 0:9b334a45a8ff 6582 ((INSTANCE) == TIM15))
bogdanm 0:9b334a45a8ff 6583
bogdanm 0:9b334a45a8ff 6584 #define IS_TIM_SLAVE_INSTANCE(INSTANCE)\
bogdanm 0:9b334a45a8ff 6585 (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 6586 ((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 6587 ((INSTANCE) == TIM3) || \
bogdanm 0:9b334a45a8ff 6588 ((INSTANCE) == TIM4) || \
bogdanm 0:9b334a45a8ff 6589 ((INSTANCE) == TIM15))
bogdanm 0:9b334a45a8ff 6590
bogdanm 0:9b334a45a8ff 6591 #define IS_TIM_DMABURST_INSTANCE(INSTANCE)\
bogdanm 0:9b334a45a8ff 6592 (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 6593 ((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 6594 ((INSTANCE) == TIM3) || \
bogdanm 0:9b334a45a8ff 6595 ((INSTANCE) == TIM4) || \
bogdanm 0:9b334a45a8ff 6596 ((INSTANCE) == TIM15) || \
bogdanm 0:9b334a45a8ff 6597 ((INSTANCE) == TIM16) || \
bogdanm 0:9b334a45a8ff 6598 ((INSTANCE) == TIM17))
bogdanm 0:9b334a45a8ff 6599
bogdanm 0:9b334a45a8ff 6600 #define IS_TIM_BREAK_INSTANCE(INSTANCE)\
bogdanm 0:9b334a45a8ff 6601 (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 6602 ((INSTANCE) == TIM15) || \
bogdanm 0:9b334a45a8ff 6603 ((INSTANCE) == TIM16) || \
bogdanm 0:9b334a45a8ff 6604 ((INSTANCE) == TIM17))
bogdanm 0:9b334a45a8ff 6605
bogdanm 0:9b334a45a8ff 6606 #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
bogdanm 0:9b334a45a8ff 6607 ((((INSTANCE) == TIM1) && \
bogdanm 0:9b334a45a8ff 6608 (((CHANNEL) == TIM_CHANNEL_1) || \
bogdanm 0:9b334a45a8ff 6609 ((CHANNEL) == TIM_CHANNEL_2) || \
bogdanm 0:9b334a45a8ff 6610 ((CHANNEL) == TIM_CHANNEL_3) || \
bogdanm 0:9b334a45a8ff 6611 ((CHANNEL) == TIM_CHANNEL_4))) \
bogdanm 0:9b334a45a8ff 6612 || \
bogdanm 0:9b334a45a8ff 6613 (((INSTANCE) == TIM2) && \
bogdanm 0:9b334a45a8ff 6614 (((CHANNEL) == TIM_CHANNEL_1) || \
bogdanm 0:9b334a45a8ff 6615 ((CHANNEL) == TIM_CHANNEL_2) || \
bogdanm 0:9b334a45a8ff 6616 ((CHANNEL) == TIM_CHANNEL_3) || \
bogdanm 0:9b334a45a8ff 6617 ((CHANNEL) == TIM_CHANNEL_4))) \
bogdanm 0:9b334a45a8ff 6618 || \
bogdanm 0:9b334a45a8ff 6619 (((INSTANCE) == TIM3) && \
bogdanm 0:9b334a45a8ff 6620 (((CHANNEL) == TIM_CHANNEL_1) || \
bogdanm 0:9b334a45a8ff 6621 ((CHANNEL) == TIM_CHANNEL_2) || \
bogdanm 0:9b334a45a8ff 6622 ((CHANNEL) == TIM_CHANNEL_3) || \
bogdanm 0:9b334a45a8ff 6623 ((CHANNEL) == TIM_CHANNEL_4))) \
bogdanm 0:9b334a45a8ff 6624 || \
bogdanm 0:9b334a45a8ff 6625 (((INSTANCE) == TIM4) && \
bogdanm 0:9b334a45a8ff 6626 (((CHANNEL) == TIM_CHANNEL_1) || \
bogdanm 0:9b334a45a8ff 6627 ((CHANNEL) == TIM_CHANNEL_2) || \
bogdanm 0:9b334a45a8ff 6628 ((CHANNEL) == TIM_CHANNEL_3) || \
bogdanm 0:9b334a45a8ff 6629 ((CHANNEL) == TIM_CHANNEL_4))) \
bogdanm 0:9b334a45a8ff 6630 || \
bogdanm 0:9b334a45a8ff 6631 (((INSTANCE) == TIM15) && \
bogdanm 0:9b334a45a8ff 6632 (((CHANNEL) == TIM_CHANNEL_1) || \
bogdanm 0:9b334a45a8ff 6633 ((CHANNEL) == TIM_CHANNEL_2))) \
bogdanm 0:9b334a45a8ff 6634 || \
bogdanm 0:9b334a45a8ff 6635 (((INSTANCE) == TIM16) && \
bogdanm 0:9b334a45a8ff 6636 (((CHANNEL) == TIM_CHANNEL_1))) \
bogdanm 0:9b334a45a8ff 6637 || \
bogdanm 0:9b334a45a8ff 6638 (((INSTANCE) == TIM17) && \
bogdanm 0:9b334a45a8ff 6639 (((CHANNEL) == TIM_CHANNEL_1))))
bogdanm 0:9b334a45a8ff 6640
bogdanm 0:9b334a45a8ff 6641 #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
bogdanm 0:9b334a45a8ff 6642 ((((INSTANCE) == TIM1) && \
bogdanm 0:9b334a45a8ff 6643 (((CHANNEL) == TIM_CHANNEL_1) || \
bogdanm 0:9b334a45a8ff 6644 ((CHANNEL) == TIM_CHANNEL_2) || \
bogdanm 0:9b334a45a8ff 6645 ((CHANNEL) == TIM_CHANNEL_3))) \
bogdanm 0:9b334a45a8ff 6646 || \
bogdanm 0:9b334a45a8ff 6647 (((INSTANCE) == TIM15) && \
bogdanm 0:9b334a45a8ff 6648 ((CHANNEL) == TIM_CHANNEL_1)) \
bogdanm 0:9b334a45a8ff 6649 || \
bogdanm 0:9b334a45a8ff 6650 (((INSTANCE) == TIM16) && \
bogdanm 0:9b334a45a8ff 6651 ((CHANNEL) == TIM_CHANNEL_1)) \
bogdanm 0:9b334a45a8ff 6652 || \
bogdanm 0:9b334a45a8ff 6653 (((INSTANCE) == TIM17) && \
bogdanm 0:9b334a45a8ff 6654 ((CHANNEL) == TIM_CHANNEL_1)))
bogdanm 0:9b334a45a8ff 6655
bogdanm 0:9b334a45a8ff 6656 #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE)\
bogdanm 0:9b334a45a8ff 6657 (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 6658 ((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 6659 ((INSTANCE) == TIM3) || \
bogdanm 0:9b334a45a8ff 6660 ((INSTANCE) == TIM4))
bogdanm 0:9b334a45a8ff 6661
bogdanm 0:9b334a45a8ff 6662 #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE)\
bogdanm 0:9b334a45a8ff 6663 (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 6664 ((INSTANCE) == TIM15) || \
bogdanm 0:9b334a45a8ff 6665 ((INSTANCE) == TIM16) || \
bogdanm 0:9b334a45a8ff 6666 ((INSTANCE) == TIM17))
bogdanm 0:9b334a45a8ff 6667
bogdanm 0:9b334a45a8ff 6668 #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE)\
bogdanm 0:9b334a45a8ff 6669 (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 6670 ((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 6671 ((INSTANCE) == TIM3) || \
bogdanm 0:9b334a45a8ff 6672 ((INSTANCE) == TIM4) || \
bogdanm 0:9b334a45a8ff 6673 ((INSTANCE) == TIM15) || \
bogdanm 0:9b334a45a8ff 6674 ((INSTANCE) == TIM16) || \
bogdanm 0:9b334a45a8ff 6675 ((INSTANCE) == TIM17))
bogdanm 0:9b334a45a8ff 6676
bogdanm 0:9b334a45a8ff 6677 #define IS_TIM_DMA_INSTANCE(INSTANCE)\
bogdanm 0:9b334a45a8ff 6678 (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 6679 ((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 6680 ((INSTANCE) == TIM3) || \
bogdanm 0:9b334a45a8ff 6681 ((INSTANCE) == TIM4) || \
bogdanm 0:9b334a45a8ff 6682 ((INSTANCE) == TIM6) || \
bogdanm 0:9b334a45a8ff 6683 ((INSTANCE) == TIM7) || \
bogdanm 0:9b334a45a8ff 6684 ((INSTANCE) == TIM15) || \
bogdanm 0:9b334a45a8ff 6685 ((INSTANCE) == TIM16) || \
bogdanm 0:9b334a45a8ff 6686 ((INSTANCE) == TIM17))
bogdanm 0:9b334a45a8ff 6687
bogdanm 0:9b334a45a8ff 6688 #define IS_TIM_DMA_CC_INSTANCE(INSTANCE)\
bogdanm 0:9b334a45a8ff 6689 (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 6690 ((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 6691 ((INSTANCE) == TIM3) || \
bogdanm 0:9b334a45a8ff 6692 ((INSTANCE) == TIM4) || \
bogdanm 0:9b334a45a8ff 6693 ((INSTANCE) == TIM15) || \
bogdanm 0:9b334a45a8ff 6694 ((INSTANCE) == TIM16) || \
bogdanm 0:9b334a45a8ff 6695 ((INSTANCE) == TIM17))
bogdanm 0:9b334a45a8ff 6696
bogdanm 0:9b334a45a8ff 6697 #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE)\
bogdanm 0:9b334a45a8ff 6698 (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 6699 ((INSTANCE) == TIM15) || \
bogdanm 0:9b334a45a8ff 6700 ((INSTANCE) == TIM16) || \
bogdanm 0:9b334a45a8ff 6701 ((INSTANCE) == TIM17))
bogdanm 0:9b334a45a8ff 6702
bogdanm 0:9b334a45a8ff 6703 /****************************** END TIM Instances *****************************/
bogdanm 0:9b334a45a8ff 6704
bogdanm 0:9b334a45a8ff 6705
bogdanm 0:9b334a45a8ff 6706 /******************** USART Instances : Synchronous mode **********************/
bogdanm 0:9b334a45a8ff 6707 #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
bogdanm 0:9b334a45a8ff 6708 ((INSTANCE) == USART2) || \
bogdanm 0:9b334a45a8ff 6709 ((INSTANCE) == USART3))
bogdanm 0:9b334a45a8ff 6710
bogdanm 0:9b334a45a8ff 6711 /******************** UART Instances : Asynchronous mode **********************/
bogdanm 0:9b334a45a8ff 6712 #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
bogdanm 0:9b334a45a8ff 6713 ((INSTANCE) == USART2) || \
bogdanm 0:9b334a45a8ff 6714 ((INSTANCE) == USART3))
bogdanm 0:9b334a45a8ff 6715
bogdanm 0:9b334a45a8ff 6716 /******************** UART Instances : Half-Duplex mode **********************/
bogdanm 0:9b334a45a8ff 6717 #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
bogdanm 0:9b334a45a8ff 6718 ((INSTANCE) == USART2) || \
bogdanm 0:9b334a45a8ff 6719 ((INSTANCE) == USART3))
bogdanm 0:9b334a45a8ff 6720
bogdanm 0:9b334a45a8ff 6721 /******************** UART Instances : LIN mode **********************/
bogdanm 0:9b334a45a8ff 6722 #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
bogdanm 0:9b334a45a8ff 6723 ((INSTANCE) == USART2) || \
bogdanm 0:9b334a45a8ff 6724 ((INSTANCE) == USART3))
bogdanm 0:9b334a45a8ff 6725
bogdanm 0:9b334a45a8ff 6726 /****************** UART Instances : Hardware Flow control ********************/
bogdanm 0:9b334a45a8ff 6727 #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
bogdanm 0:9b334a45a8ff 6728 ((INSTANCE) == USART2) || \
bogdanm 0:9b334a45a8ff 6729 ((INSTANCE) == USART3))
bogdanm 0:9b334a45a8ff 6730
bogdanm 0:9b334a45a8ff 6731 /********************* UART Instances : Smard card mode ***********************/
bogdanm 0:9b334a45a8ff 6732 #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
bogdanm 0:9b334a45a8ff 6733 ((INSTANCE) == USART2) || \
bogdanm 0:9b334a45a8ff 6734 ((INSTANCE) == USART3))
bogdanm 0:9b334a45a8ff 6735
bogdanm 0:9b334a45a8ff 6736 /*********************** UART Instances : IRDA mode ***************************/
bogdanm 0:9b334a45a8ff 6737 #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
bogdanm 0:9b334a45a8ff 6738 ((INSTANCE) == USART2) || \
bogdanm 0:9b334a45a8ff 6739 ((INSTANCE) == USART3))
bogdanm 0:9b334a45a8ff 6740
bogdanm 0:9b334a45a8ff 6741 /***************** UART Instances : Multi-Processor mode **********************/
bogdanm 0:9b334a45a8ff 6742 #define IS_UART_MULTIPROCESSOR_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
bogdanm 0:9b334a45a8ff 6743 ((INSTANCE) == USART2) || \
bogdanm 0:9b334a45a8ff 6744 ((INSTANCE) == USART3))
bogdanm 0:9b334a45a8ff 6745
bogdanm 0:9b334a45a8ff 6746 /***************** UART Instances : DMA mode available **********************/
bogdanm 0:9b334a45a8ff 6747 #define IS_UART_DMA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
bogdanm 0:9b334a45a8ff 6748 ((INSTANCE) == USART2) || \
bogdanm 0:9b334a45a8ff 6749 ((INSTANCE) == USART3))
bogdanm 0:9b334a45a8ff 6750
bogdanm 0:9b334a45a8ff 6751 /****************************** RTC Instances *********************************/
bogdanm 0:9b334a45a8ff 6752 #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
bogdanm 0:9b334a45a8ff 6753
bogdanm 0:9b334a45a8ff 6754 /**************************** WWDG Instances *****************************/
bogdanm 0:9b334a45a8ff 6755 #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
bogdanm 0:9b334a45a8ff 6756
bogdanm 0:9b334a45a8ff 6757
bogdanm 0:9b334a45a8ff 6758
bogdanm 0:9b334a45a8ff 6759
bogdanm 0:9b334a45a8ff 6760
bogdanm 0:9b334a45a8ff 6761 /**
bogdanm 0:9b334a45a8ff 6762 * @}
bogdanm 0:9b334a45a8ff 6763 */
bogdanm 0:9b334a45a8ff 6764 /******************************************************************************/
bogdanm 0:9b334a45a8ff 6765 /* For a painless codes migration between the STM32F1xx device product */
bogdanm 0:9b334a45a8ff 6766 /* lines, the aliases defined below are put in place to overcome the */
bogdanm 0:9b334a45a8ff 6767 /* differences in the interrupt handlers and IRQn definitions. */
bogdanm 0:9b334a45a8ff 6768 /* No need to update developed interrupt code when moving across */
bogdanm 0:9b334a45a8ff 6769 /* product lines within the same STM32F1 Family */
bogdanm 0:9b334a45a8ff 6770 /******************************************************************************/
bogdanm 0:9b334a45a8ff 6771
bogdanm 0:9b334a45a8ff 6772 /* Aliases for __IRQn */
mbed_official 124:6a4a5b7d7324 6773 #define ADC1_2_IRQn ADC1_IRQn
mbed_official 124:6a4a5b7d7324 6774 #define USBWakeUp_IRQn CEC_IRQn
mbed_official 124:6a4a5b7d7324 6775 #define OTG_FS_WKUP_IRQn CEC_IRQn
mbed_official 124:6a4a5b7d7324 6776 #define TIM1_BRK_IRQn TIM1_BRK_TIM15_IRQn
mbed_official 124:6a4a5b7d7324 6777 #define TIM1_BRK_TIM9_IRQn TIM1_BRK_TIM15_IRQn
mbed_official 124:6a4a5b7d7324 6778 #define TIM9_IRQn TIM1_BRK_TIM15_IRQn
mbed_official 124:6a4a5b7d7324 6779 #define TIM1_TRG_COM_TIM11_IRQn TIM1_TRG_COM_TIM17_IRQn
mbed_official 124:6a4a5b7d7324 6780 #define TIM1_TRG_COM_IRQn TIM1_TRG_COM_TIM17_IRQn
mbed_official 124:6a4a5b7d7324 6781 #define TIM11_IRQn TIM1_TRG_COM_TIM17_IRQn
mbed_official 124:6a4a5b7d7324 6782 #define TIM1_UP_IRQn TIM1_UP_TIM16_IRQn
mbed_official 124:6a4a5b7d7324 6783 #define TIM10_IRQn TIM1_UP_TIM16_IRQn
mbed_official 124:6a4a5b7d7324 6784 #define TIM1_UP_TIM10_IRQn TIM1_UP_TIM16_IRQn
mbed_official 124:6a4a5b7d7324 6785 #define TIM6_IRQn TIM6_DAC_IRQn
bogdanm 0:9b334a45a8ff 6786
bogdanm 0:9b334a45a8ff 6787
bogdanm 0:9b334a45a8ff 6788 /* Aliases for __IRQHandler */
mbed_official 124:6a4a5b7d7324 6789 #define ADC1_2_IRQHandler ADC1_IRQHandler
mbed_official 124:6a4a5b7d7324 6790 #define USBWakeUp_IRQHandler CEC_IRQHandler
mbed_official 124:6a4a5b7d7324 6791 #define OTG_FS_WKUP_IRQHandler CEC_IRQHandler
mbed_official 124:6a4a5b7d7324 6792 #define TIM1_BRK_IRQHandler TIM1_BRK_TIM15_IRQHandler
mbed_official 124:6a4a5b7d7324 6793 #define TIM1_BRK_TIM9_IRQHandler TIM1_BRK_TIM15_IRQHandler
mbed_official 124:6a4a5b7d7324 6794 #define TIM9_IRQHandler TIM1_BRK_TIM15_IRQHandler
mbed_official 124:6a4a5b7d7324 6795 #define TIM1_TRG_COM_TIM11_IRQHandler TIM1_TRG_COM_TIM17_IRQHandler
mbed_official 124:6a4a5b7d7324 6796 #define TIM1_TRG_COM_IRQHandler TIM1_TRG_COM_TIM17_IRQHandler
mbed_official 124:6a4a5b7d7324 6797 #define TIM11_IRQHandler TIM1_TRG_COM_TIM17_IRQHandler
mbed_official 124:6a4a5b7d7324 6798 #define TIM1_UP_IRQHandler TIM1_UP_TIM16_IRQHandler
mbed_official 124:6a4a5b7d7324 6799 #define TIM10_IRQHandler TIM1_UP_TIM16_IRQHandler
mbed_official 124:6a4a5b7d7324 6800 #define TIM1_UP_TIM10_IRQHandler TIM1_UP_TIM16_IRQHandler
mbed_official 124:6a4a5b7d7324 6801 #define TIM6_IRQHandler TIM6_DAC_IRQHandler
bogdanm 0:9b334a45a8ff 6802
bogdanm 0:9b334a45a8ff 6803
bogdanm 0:9b334a45a8ff 6804 /**
bogdanm 0:9b334a45a8ff 6805 * @}
bogdanm 0:9b334a45a8ff 6806 */
bogdanm 0:9b334a45a8ff 6807
bogdanm 0:9b334a45a8ff 6808 /**
bogdanm 0:9b334a45a8ff 6809 * @}
bogdanm 0:9b334a45a8ff 6810 */
bogdanm 0:9b334a45a8ff 6811
bogdanm 0:9b334a45a8ff 6812
bogdanm 0:9b334a45a8ff 6813 #ifdef __cplusplus
bogdanm 0:9b334a45a8ff 6814 }
bogdanm 0:9b334a45a8ff 6815 #endif /* __cplusplus */
bogdanm 0:9b334a45a8ff 6816
bogdanm 0:9b334a45a8ff 6817 #endif /* __STM32F100xB_H */
bogdanm 0:9b334a45a8ff 6818
bogdanm 0:9b334a45a8ff 6819
bogdanm 0:9b334a45a8ff 6820
bogdanm 0:9b334a45a8ff 6821 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/