Repostiory containing DAPLink source code with Reset Pin workaround for HANI_IOT board.
Upstream: https://github.com/ARMmbed/DAPLink
source/hic_hal/atmel/sam3u2c/instance/rtc.h@0:01f31e923fe2, 2020-04-07 (annotated)
- Committer:
- Pawel Zarembski
- Date:
- Tue Apr 07 12:55:42 2020 +0200
- Revision:
- 0:01f31e923fe2
hani: DAPLink with reset workaround
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
Pawel Zarembski |
0:01f31e923fe2 | 1 | /* ---------------------------------------------------------------------------- */ |
Pawel Zarembski |
0:01f31e923fe2 | 2 | /* Atmel Microcontroller Software Support */ |
Pawel Zarembski |
0:01f31e923fe2 | 3 | /* SAM Software Package License */ |
Pawel Zarembski |
0:01f31e923fe2 | 4 | /* ---------------------------------------------------------------------------- */ |
Pawel Zarembski |
0:01f31e923fe2 | 5 | /* Copyright (c) %copyright_year%, Atmel Corporation */ |
Pawel Zarembski |
0:01f31e923fe2 | 6 | /* */ |
Pawel Zarembski |
0:01f31e923fe2 | 7 | /* All rights reserved. */ |
Pawel Zarembski |
0:01f31e923fe2 | 8 | /* */ |
Pawel Zarembski |
0:01f31e923fe2 | 9 | /* Redistribution and use in source and binary forms, with or without */ |
Pawel Zarembski |
0:01f31e923fe2 | 10 | /* modification, are permitted provided that the following condition is met: */ |
Pawel Zarembski |
0:01f31e923fe2 | 11 | /* */ |
Pawel Zarembski |
0:01f31e923fe2 | 12 | /* - Redistributions of source code must retain the above copyright notice, */ |
Pawel Zarembski |
0:01f31e923fe2 | 13 | /* this list of conditions and the disclaimer below. */ |
Pawel Zarembski |
0:01f31e923fe2 | 14 | /* */ |
Pawel Zarembski |
0:01f31e923fe2 | 15 | /* Atmel's name may not be used to endorse or promote products derived from */ |
Pawel Zarembski |
0:01f31e923fe2 | 16 | /* this software without specific prior written permission. */ |
Pawel Zarembski |
0:01f31e923fe2 | 17 | /* */ |
Pawel Zarembski |
0:01f31e923fe2 | 18 | /* DISCLAIMER: THIS SOFTWARE IS PROVIDED BY ATMEL "AS IS" AND ANY EXPRESS OR */ |
Pawel Zarembski |
0:01f31e923fe2 | 19 | /* IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF */ |
Pawel Zarembski |
0:01f31e923fe2 | 20 | /* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT ARE */ |
Pawel Zarembski |
0:01f31e923fe2 | 21 | /* DISCLAIMED. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, */ |
Pawel Zarembski |
0:01f31e923fe2 | 22 | /* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT */ |
Pawel Zarembski |
0:01f31e923fe2 | 23 | /* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, */ |
Pawel Zarembski |
0:01f31e923fe2 | 24 | /* OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF */ |
Pawel Zarembski |
0:01f31e923fe2 | 25 | /* LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING */ |
Pawel Zarembski |
0:01f31e923fe2 | 26 | /* NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, */ |
Pawel Zarembski |
0:01f31e923fe2 | 27 | /* EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. */ |
Pawel Zarembski |
0:01f31e923fe2 | 28 | /* ---------------------------------------------------------------------------- */ |
Pawel Zarembski |
0:01f31e923fe2 | 29 | |
Pawel Zarembski |
0:01f31e923fe2 | 30 | #ifndef _SAM3U_RTC_INSTANCE_ |
Pawel Zarembski |
0:01f31e923fe2 | 31 | #define _SAM3U_RTC_INSTANCE_ |
Pawel Zarembski |
0:01f31e923fe2 | 32 | |
Pawel Zarembski |
0:01f31e923fe2 | 33 | /* ========== Register definition for RTC peripheral ========== */ |
Pawel Zarembski |
0:01f31e923fe2 | 34 | #if (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) |
Pawel Zarembski |
0:01f31e923fe2 | 35 | #define REG_RTC_CR (0x400E1260U) /**< \brief (RTC) Control Register */ |
Pawel Zarembski |
0:01f31e923fe2 | 36 | #define REG_RTC_MR (0x400E1264U) /**< \brief (RTC) Mode Register */ |
Pawel Zarembski |
0:01f31e923fe2 | 37 | #define REG_RTC_TIMR (0x400E1268U) /**< \brief (RTC) Time Register */ |
Pawel Zarembski |
0:01f31e923fe2 | 38 | #define REG_RTC_CALR (0x400E126CU) /**< \brief (RTC) Calendar Register */ |
Pawel Zarembski |
0:01f31e923fe2 | 39 | #define REG_RTC_TIMALR (0x400E1270U) /**< \brief (RTC) Time Alarm Register */ |
Pawel Zarembski |
0:01f31e923fe2 | 40 | #define REG_RTC_CALALR (0x400E1274U) /**< \brief (RTC) Calendar Alarm Register */ |
Pawel Zarembski |
0:01f31e923fe2 | 41 | #define REG_RTC_SR (0x400E1278U) /**< \brief (RTC) Status Register */ |
Pawel Zarembski |
0:01f31e923fe2 | 42 | #define REG_RTC_SCCR (0x400E127CU) /**< \brief (RTC) Status Clear Command Register */ |
Pawel Zarembski |
0:01f31e923fe2 | 43 | #define REG_RTC_IER (0x400E1280U) /**< \brief (RTC) Interrupt Enable Register */ |
Pawel Zarembski |
0:01f31e923fe2 | 44 | #define REG_RTC_IDR (0x400E1284U) /**< \brief (RTC) Interrupt Disable Register */ |
Pawel Zarembski |
0:01f31e923fe2 | 45 | #define REG_RTC_IMR (0x400E1288U) /**< \brief (RTC) Interrupt Mask Register */ |
Pawel Zarembski |
0:01f31e923fe2 | 46 | #define REG_RTC_VER (0x400E128CU) /**< \brief (RTC) Valid Entry Register */ |
Pawel Zarembski |
0:01f31e923fe2 | 47 | #define REG_RTC_WPMR (0x400E1344U) /**< \brief (RTC) Write Protect Mode Register */ |
Pawel Zarembski |
0:01f31e923fe2 | 48 | #else |
Pawel Zarembski |
0:01f31e923fe2 | 49 | #define REG_RTC_CR (*(RwReg*)0x400E1260U) /**< \brief (RTC) Control Register */ |
Pawel Zarembski |
0:01f31e923fe2 | 50 | #define REG_RTC_MR (*(RwReg*)0x400E1264U) /**< \brief (RTC) Mode Register */ |
Pawel Zarembski |
0:01f31e923fe2 | 51 | #define REG_RTC_TIMR (*(RwReg*)0x400E1268U) /**< \brief (RTC) Time Register */ |
Pawel Zarembski |
0:01f31e923fe2 | 52 | #define REG_RTC_CALR (*(RwReg*)0x400E126CU) /**< \brief (RTC) Calendar Register */ |
Pawel Zarembski |
0:01f31e923fe2 | 53 | #define REG_RTC_TIMALR (*(RwReg*)0x400E1270U) /**< \brief (RTC) Time Alarm Register */ |
Pawel Zarembski |
0:01f31e923fe2 | 54 | #define REG_RTC_CALALR (*(RwReg*)0x400E1274U) /**< \brief (RTC) Calendar Alarm Register */ |
Pawel Zarembski |
0:01f31e923fe2 | 55 | #define REG_RTC_SR (*(RoReg*)0x400E1278U) /**< \brief (RTC) Status Register */ |
Pawel Zarembski |
0:01f31e923fe2 | 56 | #define REG_RTC_SCCR (*(WoReg*)0x400E127CU) /**< \brief (RTC) Status Clear Command Register */ |
Pawel Zarembski |
0:01f31e923fe2 | 57 | #define REG_RTC_IER (*(WoReg*)0x400E1280U) /**< \brief (RTC) Interrupt Enable Register */ |
Pawel Zarembski |
0:01f31e923fe2 | 58 | #define REG_RTC_IDR (*(WoReg*)0x400E1284U) /**< \brief (RTC) Interrupt Disable Register */ |
Pawel Zarembski |
0:01f31e923fe2 | 59 | #define REG_RTC_IMR (*(RoReg*)0x400E1288U) /**< \brief (RTC) Interrupt Mask Register */ |
Pawel Zarembski |
0:01f31e923fe2 | 60 | #define REG_RTC_VER (*(RoReg*)0x400E128CU) /**< \brief (RTC) Valid Entry Register */ |
Pawel Zarembski |
0:01f31e923fe2 | 61 | #define REG_RTC_WPMR (*(RwReg*)0x400E1344U) /**< \brief (RTC) Write Protect Mode Register */ |
Pawel Zarembski |
0:01f31e923fe2 | 62 | #endif /* (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) */ |
Pawel Zarembski |
0:01f31e923fe2 | 63 | |
Pawel Zarembski |
0:01f31e923fe2 | 64 | #endif /* _SAM3U_RTC_INSTANCE_ */ |