mbed(SerialHalfDuplex入り)

Fork of mbed by mbed official

Committer:
bogdanm
Date:
Wed Jul 02 13:22:23 2014 +0100
Revision:
86:04dd9b1680ae
Release 86 of the mbed library

Main changes:


- bug fixes in various backends
- mbed "error" replaced by assert logic (mbed_assert)
- new ST Nucleo targets

Who changed what in which revision?

UserRevisionLine numberNew contents of line
bogdanm 86:04dd9b1680ae 1 /**
bogdanm 86:04dd9b1680ae 2 ******************************************************************************
bogdanm 86:04dd9b1680ae 3 * @file stm32f4xx_hal_eth.h
bogdanm 86:04dd9b1680ae 4 * @author MCD Application Team
bogdanm 86:04dd9b1680ae 5 * @version V1.1.0
bogdanm 86:04dd9b1680ae 6 * @date 19-June-2014
bogdanm 86:04dd9b1680ae 7 * @brief Header file of ETH HAL module.
bogdanm 86:04dd9b1680ae 8 ******************************************************************************
bogdanm 86:04dd9b1680ae 9 * @attention
bogdanm 86:04dd9b1680ae 10 *
bogdanm 86:04dd9b1680ae 11 * <h2><center>&copy; COPYRIGHT(c) 2014 STMicroelectronics</center></h2>
bogdanm 86:04dd9b1680ae 12 *
bogdanm 86:04dd9b1680ae 13 * Redistribution and use in source and binary forms, with or without modification,
bogdanm 86:04dd9b1680ae 14 * are permitted provided that the following conditions are met:
bogdanm 86:04dd9b1680ae 15 * 1. Redistributions of source code must retain the above copyright notice,
bogdanm 86:04dd9b1680ae 16 * this list of conditions and the following disclaimer.
bogdanm 86:04dd9b1680ae 17 * 2. Redistributions in binary form must reproduce the above copyright notice,
bogdanm 86:04dd9b1680ae 18 * this list of conditions and the following disclaimer in the documentation
bogdanm 86:04dd9b1680ae 19 * and/or other materials provided with the distribution.
bogdanm 86:04dd9b1680ae 20 * 3. Neither the name of STMicroelectronics nor the names of its contributors
bogdanm 86:04dd9b1680ae 21 * may be used to endorse or promote products derived from this software
bogdanm 86:04dd9b1680ae 22 * without specific prior written permission.
bogdanm 86:04dd9b1680ae 23 *
bogdanm 86:04dd9b1680ae 24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
bogdanm 86:04dd9b1680ae 25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
bogdanm 86:04dd9b1680ae 26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
bogdanm 86:04dd9b1680ae 27 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
bogdanm 86:04dd9b1680ae 28 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
bogdanm 86:04dd9b1680ae 29 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
bogdanm 86:04dd9b1680ae 30 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
bogdanm 86:04dd9b1680ae 31 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
bogdanm 86:04dd9b1680ae 32 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
bogdanm 86:04dd9b1680ae 33 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
bogdanm 86:04dd9b1680ae 34 *
bogdanm 86:04dd9b1680ae 35 ******************************************************************************
bogdanm 86:04dd9b1680ae 36 */
bogdanm 86:04dd9b1680ae 37
bogdanm 86:04dd9b1680ae 38 /* Define to prevent recursive inclusion -------------------------------------*/
bogdanm 86:04dd9b1680ae 39 #ifndef __STM32F4xx_HAL_ETH_H
bogdanm 86:04dd9b1680ae 40 #define __STM32F4xx_HAL_ETH_H
bogdanm 86:04dd9b1680ae 41
bogdanm 86:04dd9b1680ae 42 #ifdef __cplusplus
bogdanm 86:04dd9b1680ae 43 extern "C" {
bogdanm 86:04dd9b1680ae 44 #endif
bogdanm 86:04dd9b1680ae 45
bogdanm 86:04dd9b1680ae 46 #if defined(STM32F407xx) || defined(STM32F417xx) || defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx)
bogdanm 86:04dd9b1680ae 47 /* Includes ------------------------------------------------------------------*/
bogdanm 86:04dd9b1680ae 48 #include "stm32f4xx_hal_def.h"
bogdanm 86:04dd9b1680ae 49
bogdanm 86:04dd9b1680ae 50 /** @addtogroup STM32F4xx_HAL_Driver
bogdanm 86:04dd9b1680ae 51 * @{
bogdanm 86:04dd9b1680ae 52 */
bogdanm 86:04dd9b1680ae 53
bogdanm 86:04dd9b1680ae 54 /** @addtogroup ETH
bogdanm 86:04dd9b1680ae 55 * @{
bogdanm 86:04dd9b1680ae 56 */
bogdanm 86:04dd9b1680ae 57
bogdanm 86:04dd9b1680ae 58 /* Exported types ------------------------------------------------------------*/
bogdanm 86:04dd9b1680ae 59
bogdanm 86:04dd9b1680ae 60 /**
bogdanm 86:04dd9b1680ae 61 * @brief HAL State structures definition
bogdanm 86:04dd9b1680ae 62 */
bogdanm 86:04dd9b1680ae 63 typedef enum
bogdanm 86:04dd9b1680ae 64 {
bogdanm 86:04dd9b1680ae 65 HAL_ETH_STATE_RESET = 0x00, /*!< Peripheral not yet Initialized or disabled */
bogdanm 86:04dd9b1680ae 66 HAL_ETH_STATE_READY = 0x01, /*!< Peripheral Initialized and ready for use */
bogdanm 86:04dd9b1680ae 67 HAL_ETH_STATE_BUSY = 0x02, /*!< an internal process is ongoing */
bogdanm 86:04dd9b1680ae 68 HAL_ETH_STATE_BUSY_TX = 0x12, /*!< Data Transmission process is ongoing */
bogdanm 86:04dd9b1680ae 69 HAL_ETH_STATE_BUSY_RX = 0x22, /*!< Data Reception process is ongoing */
bogdanm 86:04dd9b1680ae 70 HAL_ETH_STATE_BUSY_TX_RX = 0x32, /*!< Data Transmission and Reception process is ongoing */
bogdanm 86:04dd9b1680ae 71 HAL_ETH_STATE_BUSY_WR = 0x42, /*!< Write process is ongoing */
bogdanm 86:04dd9b1680ae 72 HAL_ETH_STATE_BUSY_RD = 0x82, /*!< Read process is ongoing */
bogdanm 86:04dd9b1680ae 73 HAL_ETH_STATE_TIMEOUT = 0x03, /*!< Timeout state */
bogdanm 86:04dd9b1680ae 74 HAL_ETH_STATE_ERROR = 0x04 /*!< Reception process is ongoing */
bogdanm 86:04dd9b1680ae 75 }HAL_ETH_StateTypeDef;
bogdanm 86:04dd9b1680ae 76
bogdanm 86:04dd9b1680ae 77 /**
bogdanm 86:04dd9b1680ae 78 * @brief ETH Init Structure definition
bogdanm 86:04dd9b1680ae 79 */
bogdanm 86:04dd9b1680ae 80
bogdanm 86:04dd9b1680ae 81 typedef struct
bogdanm 86:04dd9b1680ae 82 {
bogdanm 86:04dd9b1680ae 83 uint32_t AutoNegotiation; /*!< Selects or not the AutoNegotiation mode for the external PHY
bogdanm 86:04dd9b1680ae 84 The AutoNegotiation allows an automatic setting of the Speed (10/100Mbps)
bogdanm 86:04dd9b1680ae 85 and the mode (half/full-duplex).
bogdanm 86:04dd9b1680ae 86 This parameter can be a value of @ref ETH_AutoNegotiation */
bogdanm 86:04dd9b1680ae 87
bogdanm 86:04dd9b1680ae 88 uint32_t Speed; /*!< Sets the Ethernet speed: 10/100 Mbps.
bogdanm 86:04dd9b1680ae 89 This parameter can be a value of @ref ETH_Speed */
bogdanm 86:04dd9b1680ae 90
bogdanm 86:04dd9b1680ae 91 uint32_t DuplexMode; /*!< Selects the MAC duplex mode: Half-Duplex or Full-Duplex mode
bogdanm 86:04dd9b1680ae 92 This parameter can be a value of @ref ETH_Duplex_Mode */
bogdanm 86:04dd9b1680ae 93
bogdanm 86:04dd9b1680ae 94 uint16_t PhyAddress; /*!< Ethernet PHY address.
bogdanm 86:04dd9b1680ae 95 This parameter must be a number between Min_Data = 0 and Max_Data = 32 */
bogdanm 86:04dd9b1680ae 96
bogdanm 86:04dd9b1680ae 97 uint8_t *MACAddr; /*!< MAC Address of used Hardware: must be pointer on an array of 6 bytes */
bogdanm 86:04dd9b1680ae 98
bogdanm 86:04dd9b1680ae 99 uint32_t RxMode; /*!< Selects the Ethernet Rx mode: Polling mode, Interrupt mode.
bogdanm 86:04dd9b1680ae 100 This parameter can be a value of @ref ETH_Rx_Mode */
bogdanm 86:04dd9b1680ae 101
bogdanm 86:04dd9b1680ae 102 uint32_t ChecksumMode; /*!< Selects if the checksum is check by hardware or by software.
bogdanm 86:04dd9b1680ae 103 This parameter can be a value of @ref ETH_Checksum_Mode */
bogdanm 86:04dd9b1680ae 104
bogdanm 86:04dd9b1680ae 105 uint32_t MediaInterface ; /*!< Selects the media-independent interface or the reduced media-independent interface.
bogdanm 86:04dd9b1680ae 106 This parameter can be a value of @ref ETH_Media_Interface */
bogdanm 86:04dd9b1680ae 107
bogdanm 86:04dd9b1680ae 108 } ETH_InitTypeDef;
bogdanm 86:04dd9b1680ae 109
bogdanm 86:04dd9b1680ae 110
bogdanm 86:04dd9b1680ae 111 /**
bogdanm 86:04dd9b1680ae 112 * @brief ETH MAC Configuration Structure definition
bogdanm 86:04dd9b1680ae 113 */
bogdanm 86:04dd9b1680ae 114
bogdanm 86:04dd9b1680ae 115 typedef struct
bogdanm 86:04dd9b1680ae 116 {
bogdanm 86:04dd9b1680ae 117 uint32_t Watchdog; /*!< Selects or not the Watchdog timer
bogdanm 86:04dd9b1680ae 118 When enabled, the MAC allows no more then 2048 bytes to be received.
bogdanm 86:04dd9b1680ae 119 When disabled, the MAC can receive up to 16384 bytes.
bogdanm 86:04dd9b1680ae 120 This parameter can be a value of @ref ETH_watchdog */
bogdanm 86:04dd9b1680ae 121
bogdanm 86:04dd9b1680ae 122 uint32_t Jabber; /*!< Selects or not Jabber timer
bogdanm 86:04dd9b1680ae 123 When enabled, the MAC allows no more then 2048 bytes to be sent.
bogdanm 86:04dd9b1680ae 124 When disabled, the MAC can send up to 16384 bytes.
bogdanm 86:04dd9b1680ae 125 This parameter can be a value of @ref ETH_Jabber */
bogdanm 86:04dd9b1680ae 126
bogdanm 86:04dd9b1680ae 127 uint32_t InterFrameGap; /*!< Selects the minimum IFG between frames during transmission.
bogdanm 86:04dd9b1680ae 128 This parameter can be a value of @ref ETH_Inter_Frame_Gap */
bogdanm 86:04dd9b1680ae 129
bogdanm 86:04dd9b1680ae 130 uint32_t CarrierSense; /*!< Selects or not the Carrier Sense.
bogdanm 86:04dd9b1680ae 131 This parameter can be a value of @ref ETH_Carrier_Sense */
bogdanm 86:04dd9b1680ae 132
bogdanm 86:04dd9b1680ae 133 uint32_t ReceiveOwn; /*!< Selects or not the ReceiveOwn,
bogdanm 86:04dd9b1680ae 134 ReceiveOwn allows the reception of frames when the TX_EN signal is asserted
bogdanm 86:04dd9b1680ae 135 in Half-Duplex mode.
bogdanm 86:04dd9b1680ae 136 This parameter can be a value of @ref ETH_Receive_Own */
bogdanm 86:04dd9b1680ae 137
bogdanm 86:04dd9b1680ae 138 uint32_t LoopbackMode; /*!< Selects or not the internal MAC MII Loopback mode.
bogdanm 86:04dd9b1680ae 139 This parameter can be a value of @ref ETH_Loop_Back_Mode */
bogdanm 86:04dd9b1680ae 140
bogdanm 86:04dd9b1680ae 141 uint32_t ChecksumOffload; /*!< Selects or not the IPv4 checksum checking for received frame payloads' TCP/UDP/ICMP headers.
bogdanm 86:04dd9b1680ae 142 This parameter can be a value of @ref ETH_Checksum_Offload */
bogdanm 86:04dd9b1680ae 143
bogdanm 86:04dd9b1680ae 144 uint32_t RetryTransmission; /*!< Selects or not the MAC attempt retries transmission, based on the settings of BL,
bogdanm 86:04dd9b1680ae 145 when a collision occurs (Half-Duplex mode).
bogdanm 86:04dd9b1680ae 146 This parameter can be a value of @ref ETH_Retry_Transmission */
bogdanm 86:04dd9b1680ae 147
bogdanm 86:04dd9b1680ae 148 uint32_t AutomaticPadCRCStrip; /*!< Selects or not the Automatic MAC Pad/CRC Stripping.
bogdanm 86:04dd9b1680ae 149 This parameter can be a value of @ref ETH_Automatic_Pad_CRC_Strip */
bogdanm 86:04dd9b1680ae 150
bogdanm 86:04dd9b1680ae 151 uint32_t BackOffLimit; /*!< Selects the BackOff limit value.
bogdanm 86:04dd9b1680ae 152 This parameter can be a value of @ref ETH_Back_Off_Limit */
bogdanm 86:04dd9b1680ae 153
bogdanm 86:04dd9b1680ae 154 uint32_t DeferralCheck; /*!< Selects or not the deferral check function (Half-Duplex mode).
bogdanm 86:04dd9b1680ae 155 This parameter can be a value of @ref ETH_Deferral_Check */
bogdanm 86:04dd9b1680ae 156
bogdanm 86:04dd9b1680ae 157 uint32_t ReceiveAll; /*!< Selects or not all frames reception by the MAC (No filtering).
bogdanm 86:04dd9b1680ae 158 This parameter can be a value of @ref ETH_Receive_All */
bogdanm 86:04dd9b1680ae 159
bogdanm 86:04dd9b1680ae 160 uint32_t SourceAddrFilter; /*!< Selects the Source Address Filter mode.
bogdanm 86:04dd9b1680ae 161 This parameter can be a value of @ref ETH_Source_Addr_Filter */
bogdanm 86:04dd9b1680ae 162
bogdanm 86:04dd9b1680ae 163 uint32_t PassControlFrames; /*!< Sets the forwarding mode of the control frames (including unicast and multicast PAUSE frames)
bogdanm 86:04dd9b1680ae 164 This parameter can be a value of @ref ETH_Pass_Control_Frames */
bogdanm 86:04dd9b1680ae 165
bogdanm 86:04dd9b1680ae 166 uint32_t BroadcastFramesReception; /*!< Selects or not the reception of Broadcast Frames.
bogdanm 86:04dd9b1680ae 167 This parameter can be a value of @ref ETH_Broadcast_Frames_Reception */
bogdanm 86:04dd9b1680ae 168
bogdanm 86:04dd9b1680ae 169 uint32_t DestinationAddrFilter; /*!< Sets the destination filter mode for both unicast and multicast frames.
bogdanm 86:04dd9b1680ae 170 This parameter can be a value of @ref ETH_Destination_Addr_Filter */
bogdanm 86:04dd9b1680ae 171
bogdanm 86:04dd9b1680ae 172 uint32_t PromiscuousMode; /*!< Selects or not the Promiscuous Mode
bogdanm 86:04dd9b1680ae 173 This parameter can be a value of @ref ETH_Promiscuous_Mode */
bogdanm 86:04dd9b1680ae 174
bogdanm 86:04dd9b1680ae 175 uint32_t MulticastFramesFilter; /*!< Selects the Multicast Frames filter mode: None/HashTableFilter/PerfectFilter/PerfectHashTableFilter.
bogdanm 86:04dd9b1680ae 176 This parameter can be a value of @ref ETH_Multicast_Frames_Filter */
bogdanm 86:04dd9b1680ae 177
bogdanm 86:04dd9b1680ae 178 uint32_t UnicastFramesFilter; /*!< Selects the Unicast Frames filter mode: HashTableFilter/PerfectFilter/PerfectHashTableFilter.
bogdanm 86:04dd9b1680ae 179 This parameter can be a value of @ref ETH_Unicast_Frames_Filter */
bogdanm 86:04dd9b1680ae 180
bogdanm 86:04dd9b1680ae 181 uint32_t HashTableHigh; /*!< This field holds the higher 32 bits of Hash table.
bogdanm 86:04dd9b1680ae 182 This parameter must be a number between Min_Data = 0x0 and Max_Data = 0xFFFFFFFF */
bogdanm 86:04dd9b1680ae 183
bogdanm 86:04dd9b1680ae 184 uint32_t HashTableLow; /*!< This field holds the lower 32 bits of Hash table.
bogdanm 86:04dd9b1680ae 185 This parameter must be a number between Min_Data = 0x0 and Max_Data = 0xFFFFFFFF */
bogdanm 86:04dd9b1680ae 186
bogdanm 86:04dd9b1680ae 187 uint32_t PauseTime; /*!< This field holds the value to be used in the Pause Time field in the transmit control frame.
bogdanm 86:04dd9b1680ae 188 This parameter must be a number between Min_Data = 0x0 and Max_Data = 0xFFFF */
bogdanm 86:04dd9b1680ae 189
bogdanm 86:04dd9b1680ae 190 uint32_t ZeroQuantaPause; /*!< Selects or not the automatic generation of Zero-Quanta Pause Control frames.
bogdanm 86:04dd9b1680ae 191 This parameter can be a value of @ref ETH_Zero_Quanta_Pause */
bogdanm 86:04dd9b1680ae 192
bogdanm 86:04dd9b1680ae 193 uint32_t PauseLowThreshold; /*!< This field configures the threshold of the PAUSE to be checked for
bogdanm 86:04dd9b1680ae 194 automatic retransmission of PAUSE Frame.
bogdanm 86:04dd9b1680ae 195 This parameter can be a value of @ref ETH_Pause_Low_Threshold */
bogdanm 86:04dd9b1680ae 196
bogdanm 86:04dd9b1680ae 197 uint32_t UnicastPauseFrameDetect; /*!< Selects or not the MAC detection of the Pause frames (with MAC Address0
bogdanm 86:04dd9b1680ae 198 unicast address and unique multicast address).
bogdanm 86:04dd9b1680ae 199 This parameter can be a value of @ref ETH_Unicast_Pause_Frame_Detect */
bogdanm 86:04dd9b1680ae 200
bogdanm 86:04dd9b1680ae 201 uint32_t ReceiveFlowControl; /*!< Enables or disables the MAC to decode the received Pause frame and
bogdanm 86:04dd9b1680ae 202 disable its transmitter for a specified time (Pause Time)
bogdanm 86:04dd9b1680ae 203 This parameter can be a value of @ref ETH_Receive_Flow_Control */
bogdanm 86:04dd9b1680ae 204
bogdanm 86:04dd9b1680ae 205 uint32_t TransmitFlowControl; /*!< Enables or disables the MAC to transmit Pause frames (Full-Duplex mode)
bogdanm 86:04dd9b1680ae 206 or the MAC back-pressure operation (Half-Duplex mode)
bogdanm 86:04dd9b1680ae 207 This parameter can be a value of @ref ETH_Transmit_Flow_Control */
bogdanm 86:04dd9b1680ae 208
bogdanm 86:04dd9b1680ae 209 uint32_t VLANTagComparison; /*!< Selects the 12-bit VLAN identifier or the complete 16-bit VLAN tag for
bogdanm 86:04dd9b1680ae 210 comparison and filtering.
bogdanm 86:04dd9b1680ae 211 This parameter can be a value of @ref ETH_VLAN_Tag_Comparison */
bogdanm 86:04dd9b1680ae 212
bogdanm 86:04dd9b1680ae 213 uint32_t VLANTagIdentifier; /*!< Holds the VLAN tag identifier for receive frames */
bogdanm 86:04dd9b1680ae 214
bogdanm 86:04dd9b1680ae 215 } ETH_MACInitTypeDef;
bogdanm 86:04dd9b1680ae 216
bogdanm 86:04dd9b1680ae 217
bogdanm 86:04dd9b1680ae 218 /**
bogdanm 86:04dd9b1680ae 219 * @brief ETH DMA Configuration Structure definition
bogdanm 86:04dd9b1680ae 220 */
bogdanm 86:04dd9b1680ae 221
bogdanm 86:04dd9b1680ae 222 typedef struct
bogdanm 86:04dd9b1680ae 223 {
bogdanm 86:04dd9b1680ae 224 uint32_t DropTCPIPChecksumErrorFrame; /*!< Selects or not the Dropping of TCP/IP Checksum Error Frames.
bogdanm 86:04dd9b1680ae 225 This parameter can be a value of @ref ETH_Drop_TCP_IP_Checksum_Error_Frame */
bogdanm 86:04dd9b1680ae 226
bogdanm 86:04dd9b1680ae 227 uint32_t ReceiveStoreForward; /*!< Enables or disables the Receive store and forward mode.
bogdanm 86:04dd9b1680ae 228 This parameter can be a value of @ref ETH_Receive_Store_Forward */
bogdanm 86:04dd9b1680ae 229
bogdanm 86:04dd9b1680ae 230 uint32_t FlushReceivedFrame; /*!< Enables or disables the flushing of received frames.
bogdanm 86:04dd9b1680ae 231 This parameter can be a value of @ref ETH_Flush_Received_Frame */
bogdanm 86:04dd9b1680ae 232
bogdanm 86:04dd9b1680ae 233 uint32_t TransmitStoreForward; /*!< Enables or disables Transmit store and forward mode.
bogdanm 86:04dd9b1680ae 234 This parameter can be a value of @ref ETH_Transmit_Store_Forward */
bogdanm 86:04dd9b1680ae 235
bogdanm 86:04dd9b1680ae 236 uint32_t TransmitThresholdControl; /*!< Selects or not the Transmit Threshold Control.
bogdanm 86:04dd9b1680ae 237 This parameter can be a value of @ref ETH_Transmit_Threshold_Control */
bogdanm 86:04dd9b1680ae 238
bogdanm 86:04dd9b1680ae 239 uint32_t ForwardErrorFrames; /*!< Selects or not the forward to the DMA of erroneous frames.
bogdanm 86:04dd9b1680ae 240 This parameter can be a value of @ref ETH_Forward_Error_Frames */
bogdanm 86:04dd9b1680ae 241
bogdanm 86:04dd9b1680ae 242 uint32_t ForwardUndersizedGoodFrames; /*!< Enables or disables the Rx FIFO to forward Undersized frames (frames with no Error
bogdanm 86:04dd9b1680ae 243 and length less than 64 bytes) including pad-bytes and CRC)
bogdanm 86:04dd9b1680ae 244 This parameter can be a value of @ref ETH_Forward_Undersized_Good_Frames */
bogdanm 86:04dd9b1680ae 245
bogdanm 86:04dd9b1680ae 246 uint32_t ReceiveThresholdControl; /*!< Selects the threshold level of the Receive FIFO.
bogdanm 86:04dd9b1680ae 247 This parameter can be a value of @ref ETH_Receive_Threshold_Control */
bogdanm 86:04dd9b1680ae 248
bogdanm 86:04dd9b1680ae 249 uint32_t SecondFrameOperate; /*!< Selects or not the Operate on second frame mode, which allows the DMA to process a second
bogdanm 86:04dd9b1680ae 250 frame of Transmit data even before obtaining the status for the first frame.
bogdanm 86:04dd9b1680ae 251 This parameter can be a value of @ref ETH_Second_Frame_Operate */
bogdanm 86:04dd9b1680ae 252
bogdanm 86:04dd9b1680ae 253 uint32_t AddressAlignedBeats; /*!< Enables or disables the Address Aligned Beats.
bogdanm 86:04dd9b1680ae 254 This parameter can be a value of @ref ETH_Address_Aligned_Beats */
bogdanm 86:04dd9b1680ae 255
bogdanm 86:04dd9b1680ae 256 uint32_t FixedBurst; /*!< Enables or disables the AHB Master interface fixed burst transfers.
bogdanm 86:04dd9b1680ae 257 This parameter can be a value of @ref ETH_Fixed_Burst */
bogdanm 86:04dd9b1680ae 258
bogdanm 86:04dd9b1680ae 259 uint32_t RxDMABurstLength; /*!< Indicates the maximum number of beats to be transferred in one Rx DMA transaction.
bogdanm 86:04dd9b1680ae 260 This parameter can be a value of @ref ETH_Rx_DMA_Burst_Length */
bogdanm 86:04dd9b1680ae 261
bogdanm 86:04dd9b1680ae 262 uint32_t TxDMABurstLength; /*!< Indicates the maximum number of beats to be transferred in one Tx DMA transaction.
bogdanm 86:04dd9b1680ae 263 This parameter can be a value of @ref ETH_Tx_DMA_Burst_Length */
bogdanm 86:04dd9b1680ae 264
bogdanm 86:04dd9b1680ae 265 uint32_t EnhancedDescriptorFormat; /*!< Enables the enhanced descriptor format.
bogdanm 86:04dd9b1680ae 266 This parameter can be a value of @ref ETH_DMA_Enhanced_descriptor_format */
bogdanm 86:04dd9b1680ae 267
bogdanm 86:04dd9b1680ae 268 uint32_t DescriptorSkipLength; /*!< Specifies the number of word to skip between two unchained descriptors (Ring mode)
bogdanm 86:04dd9b1680ae 269 This parameter must be a number between Min_Data = 0 and Max_Data = 32 */
bogdanm 86:04dd9b1680ae 270
bogdanm 86:04dd9b1680ae 271 uint32_t DMAArbitration; /*!< Selects the DMA Tx/Rx arbitration.
bogdanm 86:04dd9b1680ae 272 This parameter can be a value of @ref ETH_DMA_Arbitration */
bogdanm 86:04dd9b1680ae 273 } ETH_DMAInitTypeDef;
bogdanm 86:04dd9b1680ae 274
bogdanm 86:04dd9b1680ae 275
bogdanm 86:04dd9b1680ae 276 /**
bogdanm 86:04dd9b1680ae 277 * @brief ETH DMA Descriptors data structure definition
bogdanm 86:04dd9b1680ae 278 */
bogdanm 86:04dd9b1680ae 279
bogdanm 86:04dd9b1680ae 280 typedef struct
bogdanm 86:04dd9b1680ae 281 {
bogdanm 86:04dd9b1680ae 282 __IO uint32_t Status; /*!< Status */
bogdanm 86:04dd9b1680ae 283
bogdanm 86:04dd9b1680ae 284 uint32_t ControlBufferSize; /*!< Control and Buffer1, Buffer2 lengths */
bogdanm 86:04dd9b1680ae 285
bogdanm 86:04dd9b1680ae 286 uint32_t Buffer1Addr; /*!< Buffer1 address pointer */
bogdanm 86:04dd9b1680ae 287
bogdanm 86:04dd9b1680ae 288 uint32_t Buffer2NextDescAddr; /*!< Buffer2 or next descriptor address pointer */
bogdanm 86:04dd9b1680ae 289
bogdanm 86:04dd9b1680ae 290 /*!< Enhanced ETHERNET DMA PTP Descriptors */
bogdanm 86:04dd9b1680ae 291 uint32_t ExtendedStatus; /*!< Extended status for PTP receive descriptor */
bogdanm 86:04dd9b1680ae 292
bogdanm 86:04dd9b1680ae 293 uint32_t Reserved1; /*!< Reserved */
bogdanm 86:04dd9b1680ae 294
bogdanm 86:04dd9b1680ae 295 uint32_t TimeStampLow; /*!< Time Stamp Low value for transmit and receive */
bogdanm 86:04dd9b1680ae 296
bogdanm 86:04dd9b1680ae 297 uint32_t TimeStampHigh; /*!< Time Stamp High value for transmit and receive */
bogdanm 86:04dd9b1680ae 298
bogdanm 86:04dd9b1680ae 299 } ETH_DMADescTypeDef;
bogdanm 86:04dd9b1680ae 300
bogdanm 86:04dd9b1680ae 301
bogdanm 86:04dd9b1680ae 302 /**
bogdanm 86:04dd9b1680ae 303 * @brief Received Frame Informations structure definition
bogdanm 86:04dd9b1680ae 304 */
bogdanm 86:04dd9b1680ae 305 typedef struct
bogdanm 86:04dd9b1680ae 306 {
bogdanm 86:04dd9b1680ae 307 ETH_DMADescTypeDef *FSRxDesc; /*!< First Segment Rx Desc */
bogdanm 86:04dd9b1680ae 308
bogdanm 86:04dd9b1680ae 309 ETH_DMADescTypeDef *LSRxDesc; /*!< Last Segment Rx Desc */
bogdanm 86:04dd9b1680ae 310
bogdanm 86:04dd9b1680ae 311 uint32_t SegCount; /*!< Segment count */
bogdanm 86:04dd9b1680ae 312
bogdanm 86:04dd9b1680ae 313 uint32_t length; /*!< Frame length */
bogdanm 86:04dd9b1680ae 314
bogdanm 86:04dd9b1680ae 315 uint32_t buffer; /*!< Frame buffer */
bogdanm 86:04dd9b1680ae 316
bogdanm 86:04dd9b1680ae 317 } ETH_DMARxFrameInfos;
bogdanm 86:04dd9b1680ae 318
bogdanm 86:04dd9b1680ae 319
bogdanm 86:04dd9b1680ae 320 /**
bogdanm 86:04dd9b1680ae 321 * @brief ETH Handle Structure definition
bogdanm 86:04dd9b1680ae 322 */
bogdanm 86:04dd9b1680ae 323
bogdanm 86:04dd9b1680ae 324 typedef struct
bogdanm 86:04dd9b1680ae 325 {
bogdanm 86:04dd9b1680ae 326 ETH_TypeDef *Instance; /*!< Register base address */
bogdanm 86:04dd9b1680ae 327
bogdanm 86:04dd9b1680ae 328 ETH_InitTypeDef Init; /*!< Ethernet Init Configuration */
bogdanm 86:04dd9b1680ae 329
bogdanm 86:04dd9b1680ae 330 uint32_t LinkStatus; /*!< Ethernet link status */
bogdanm 86:04dd9b1680ae 331
bogdanm 86:04dd9b1680ae 332 ETH_DMADescTypeDef *RxDesc; /*!< Rx descriptor to Get */
bogdanm 86:04dd9b1680ae 333
bogdanm 86:04dd9b1680ae 334 ETH_DMADescTypeDef *TxDesc; /*!< Tx descriptor to Set */
bogdanm 86:04dd9b1680ae 335
bogdanm 86:04dd9b1680ae 336 ETH_DMARxFrameInfos RxFrameInfos; /*!< last Rx frame infos */
bogdanm 86:04dd9b1680ae 337
bogdanm 86:04dd9b1680ae 338 __IO HAL_ETH_StateTypeDef State; /*!< ETH communication state */
bogdanm 86:04dd9b1680ae 339
bogdanm 86:04dd9b1680ae 340 HAL_LockTypeDef Lock; /*!< ETH Lock */
bogdanm 86:04dd9b1680ae 341
bogdanm 86:04dd9b1680ae 342 } ETH_HandleTypeDef;
bogdanm 86:04dd9b1680ae 343
bogdanm 86:04dd9b1680ae 344 /* Exported constants --------------------------------------------------------*/
bogdanm 86:04dd9b1680ae 345
bogdanm 86:04dd9b1680ae 346 #define IS_ETH_PHY_ADDRESS(ADDRESS) ((ADDRESS) <= 0x20)
bogdanm 86:04dd9b1680ae 347
bogdanm 86:04dd9b1680ae 348 /* Delay to wait when writing to some Ethernet registers */
bogdanm 86:04dd9b1680ae 349 #define ETH_REG_WRITE_DELAY ((uint32_t)0x00000001)
bogdanm 86:04dd9b1680ae 350
bogdanm 86:04dd9b1680ae 351
bogdanm 86:04dd9b1680ae 352 /* ETHERNET Errors */
bogdanm 86:04dd9b1680ae 353 #define ETH_SUCCESS ((uint32_t)0)
bogdanm 86:04dd9b1680ae 354 #define ETH_ERROR ((uint32_t)1)
bogdanm 86:04dd9b1680ae 355
bogdanm 86:04dd9b1680ae 356 /** @defgroup ETH_Buffers_setting
bogdanm 86:04dd9b1680ae 357 * @{
bogdanm 86:04dd9b1680ae 358 */
bogdanm 86:04dd9b1680ae 359 #define ETH_MAX_PACKET_SIZE ((uint32_t)1524) /*!< ETH_HEADER + ETH_EXTRA + VLAN_TAG + MAX_ETH_PAYLOAD + ETH_CRC */
bogdanm 86:04dd9b1680ae 360 #define ETH_HEADER ((uint32_t)14) /*!< 6 byte Dest addr, 6 byte Src addr, 2 byte length/type */
bogdanm 86:04dd9b1680ae 361 #define ETH_CRC ((uint32_t)4) /*!< Ethernet CRC */
bogdanm 86:04dd9b1680ae 362 #define ETH_EXTRA ((uint32_t)2) /*!< Extra bytes in some cases */
bogdanm 86:04dd9b1680ae 363 #define VLAN_TAG ((uint32_t)4) /*!< optional 802.1q VLAN Tag */
bogdanm 86:04dd9b1680ae 364 #define MIN_ETH_PAYLOAD ((uint32_t)46) /*!< Minimum Ethernet payload size */
bogdanm 86:04dd9b1680ae 365 #define MAX_ETH_PAYLOAD ((uint32_t)1500) /*!< Maximum Ethernet payload size */
bogdanm 86:04dd9b1680ae 366 #define JUMBO_FRAME_PAYLOAD ((uint32_t)9000) /*!< Jumbo frame payload size */
bogdanm 86:04dd9b1680ae 367
bogdanm 86:04dd9b1680ae 368 /* Ethernet driver receive buffers are organized in a chained linked-list, when
bogdanm 86:04dd9b1680ae 369 an ethernet packet is received, the Rx-DMA will transfer the packet from RxFIFO
bogdanm 86:04dd9b1680ae 370 to the driver receive buffers memory.
bogdanm 86:04dd9b1680ae 371
bogdanm 86:04dd9b1680ae 372 Depending on the size of the received ethernet packet and the size of
bogdanm 86:04dd9b1680ae 373 each ethernet driver receive buffer, the received packet can take one or more
bogdanm 86:04dd9b1680ae 374 ethernet driver receive buffer.
bogdanm 86:04dd9b1680ae 375
bogdanm 86:04dd9b1680ae 376 In below are defined the size of one ethernet driver receive buffer ETH_RX_BUF_SIZE
bogdanm 86:04dd9b1680ae 377 and the total count of the driver receive buffers ETH_RXBUFNB.
bogdanm 86:04dd9b1680ae 378
bogdanm 86:04dd9b1680ae 379 The configured value for ETH_RX_BUF_SIZE and ETH_RXBUFNB are only provided as
bogdanm 86:04dd9b1680ae 380 example, they can be reconfigured in the application layer to fit the application
bogdanm 86:04dd9b1680ae 381 needs */
bogdanm 86:04dd9b1680ae 382
bogdanm 86:04dd9b1680ae 383 /* Here we configure each Ethernet driver receive buffer to fit the Max size Ethernet
bogdanm 86:04dd9b1680ae 384 packet */
bogdanm 86:04dd9b1680ae 385 #ifndef ETH_RX_BUF_SIZE
bogdanm 86:04dd9b1680ae 386 #define ETH_RX_BUF_SIZE ETH_MAX_PACKET_SIZE
bogdanm 86:04dd9b1680ae 387 #endif
bogdanm 86:04dd9b1680ae 388
bogdanm 86:04dd9b1680ae 389 /* 5 Ethernet driver receive buffers are used (in a chained linked list)*/
bogdanm 86:04dd9b1680ae 390 #ifndef ETH_RXBUFNB
bogdanm 86:04dd9b1680ae 391 #define ETH_RXBUFNB ((uint32_t)5 /* 5 Rx buffers of size ETH_RX_BUF_SIZE */
bogdanm 86:04dd9b1680ae 392 #endif
bogdanm 86:04dd9b1680ae 393
bogdanm 86:04dd9b1680ae 394
bogdanm 86:04dd9b1680ae 395 /* Ethernet driver transmit buffers are organized in a chained linked-list, when
bogdanm 86:04dd9b1680ae 396 an ethernet packet is transmitted, Tx-DMA will transfer the packet from the
bogdanm 86:04dd9b1680ae 397 driver transmit buffers memory to the TxFIFO.
bogdanm 86:04dd9b1680ae 398
bogdanm 86:04dd9b1680ae 399 Depending on the size of the Ethernet packet to be transmitted and the size of
bogdanm 86:04dd9b1680ae 400 each ethernet driver transmit buffer, the packet to be transmitted can take
bogdanm 86:04dd9b1680ae 401 one or more ethernet driver transmit buffer.
bogdanm 86:04dd9b1680ae 402
bogdanm 86:04dd9b1680ae 403 In below are defined the size of one ethernet driver transmit buffer ETH_TX_BUF_SIZE
bogdanm 86:04dd9b1680ae 404 and the total count of the driver transmit buffers ETH_TXBUFNB.
bogdanm 86:04dd9b1680ae 405
bogdanm 86:04dd9b1680ae 406 The configured value for ETH_TX_BUF_SIZE and ETH_TXBUFNB are only provided as
bogdanm 86:04dd9b1680ae 407 example, they can be reconfigured in the application layer to fit the application
bogdanm 86:04dd9b1680ae 408 needs */
bogdanm 86:04dd9b1680ae 409
bogdanm 86:04dd9b1680ae 410 /* Here we configure each Ethernet driver transmit buffer to fit the Max size Ethernet
bogdanm 86:04dd9b1680ae 411 packet */
bogdanm 86:04dd9b1680ae 412 #ifndef ETH_TX_BUF_SIZE
bogdanm 86:04dd9b1680ae 413 #define ETH_TX_BUF_SIZE ETH_MAX_PACKET_SIZE
bogdanm 86:04dd9b1680ae 414 #endif
bogdanm 86:04dd9b1680ae 415
bogdanm 86:04dd9b1680ae 416 /* 5 ethernet driver transmit buffers are used (in a chained linked list)*/
bogdanm 86:04dd9b1680ae 417 #ifndef ETH_TXBUFNB
bogdanm 86:04dd9b1680ae 418 #define ETH_TXBUFNB ((uint32_t)5 /* 5 Tx buffers of size ETH_TX_BUF_SIZE */
bogdanm 86:04dd9b1680ae 419 #endif
bogdanm 86:04dd9b1680ae 420
bogdanm 86:04dd9b1680ae 421
bogdanm 86:04dd9b1680ae 422 /*
bogdanm 86:04dd9b1680ae 423 DMA Tx Desciptor
bogdanm 86:04dd9b1680ae 424 -----------------------------------------------------------------------------------------------
bogdanm 86:04dd9b1680ae 425 TDES0 | OWN(31) | CTRL[30:26] | Reserved[25:24] | CTRL[23:20] | Reserved[19:17] | Status[16:0] |
bogdanm 86:04dd9b1680ae 426 -----------------------------------------------------------------------------------------------
bogdanm 86:04dd9b1680ae 427 TDES1 | Reserved[31:29] | Buffer2 ByteCount[28:16] | Reserved[15:13] | Buffer1 ByteCount[12:0] |
bogdanm 86:04dd9b1680ae 428 -----------------------------------------------------------------------------------------------
bogdanm 86:04dd9b1680ae 429 TDES2 | Buffer1 Address [31:0] |
bogdanm 86:04dd9b1680ae 430 -----------------------------------------------------------------------------------------------
bogdanm 86:04dd9b1680ae 431 TDES3 | Buffer2 Address [31:0] / Next Descriptor Address [31:0] |
bogdanm 86:04dd9b1680ae 432 -----------------------------------------------------------------------------------------------
bogdanm 86:04dd9b1680ae 433 */
bogdanm 86:04dd9b1680ae 434
bogdanm 86:04dd9b1680ae 435 /**
bogdanm 86:04dd9b1680ae 436 * @brief Bit definition of TDES0 register: DMA Tx descriptor status register
bogdanm 86:04dd9b1680ae 437 */
bogdanm 86:04dd9b1680ae 438 #define ETH_DMATXDESC_OWN ((uint32_t)0x80000000) /*!< OWN bit: descriptor is owned by DMA engine */
bogdanm 86:04dd9b1680ae 439 #define ETH_DMATXDESC_IC ((uint32_t)0x40000000) /*!< Interrupt on Completion */
bogdanm 86:04dd9b1680ae 440 #define ETH_DMATXDESC_LS ((uint32_t)0x20000000) /*!< Last Segment */
bogdanm 86:04dd9b1680ae 441 #define ETH_DMATXDESC_FS ((uint32_t)0x10000000) /*!< First Segment */
bogdanm 86:04dd9b1680ae 442 #define ETH_DMATXDESC_DC ((uint32_t)0x08000000) /*!< Disable CRC */
bogdanm 86:04dd9b1680ae 443 #define ETH_DMATXDESC_DP ((uint32_t)0x04000000) /*!< Disable Padding */
bogdanm 86:04dd9b1680ae 444 #define ETH_DMATXDESC_TTSE ((uint32_t)0x02000000) /*!< Transmit Time Stamp Enable */
bogdanm 86:04dd9b1680ae 445 #define ETH_DMATXDESC_CIC ((uint32_t)0x00C00000) /*!< Checksum Insertion Control: 4 cases */
bogdanm 86:04dd9b1680ae 446 #define ETH_DMATXDESC_CIC_BYPASS ((uint32_t)0x00000000) /*!< Do Nothing: Checksum Engine is bypassed */
bogdanm 86:04dd9b1680ae 447 #define ETH_DMATXDESC_CIC_IPV4HEADER ((uint32_t)0x00400000) /*!< IPV4 header Checksum Insertion */
bogdanm 86:04dd9b1680ae 448 #define ETH_DMATXDESC_CIC_TCPUDPICMP_SEGMENT ((uint32_t)0x00800000) /*!< TCP/UDP/ICMP Checksum Insertion calculated over segment only */
bogdanm 86:04dd9b1680ae 449 #define ETH_DMATXDESC_CIC_TCPUDPICMP_FULL ((uint32_t)0x00C00000) /*!< TCP/UDP/ICMP Checksum Insertion fully calculated */
bogdanm 86:04dd9b1680ae 450 #define ETH_DMATXDESC_TER ((uint32_t)0x00200000) /*!< Transmit End of Ring */
bogdanm 86:04dd9b1680ae 451 #define ETH_DMATXDESC_TCH ((uint32_t)0x00100000) /*!< Second Address Chained */
bogdanm 86:04dd9b1680ae 452 #define ETH_DMATXDESC_TTSS ((uint32_t)0x00020000) /*!< Tx Time Stamp Status */
bogdanm 86:04dd9b1680ae 453 #define ETH_DMATXDESC_IHE ((uint32_t)0x00010000) /*!< IP Header Error */
bogdanm 86:04dd9b1680ae 454 #define ETH_DMATXDESC_ES ((uint32_t)0x00008000) /*!< Error summary: OR of the following bits: UE || ED || EC || LCO || NC || LCA || FF || JT */
bogdanm 86:04dd9b1680ae 455 #define ETH_DMATXDESC_JT ((uint32_t)0x00004000) /*!< Jabber Timeout */
bogdanm 86:04dd9b1680ae 456 #define ETH_DMATXDESC_FF ((uint32_t)0x00002000) /*!< Frame Flushed: DMA/MTL flushed the frame due to SW flush */
bogdanm 86:04dd9b1680ae 457 #define ETH_DMATXDESC_PCE ((uint32_t)0x00001000) /*!< Payload Checksum Error */
bogdanm 86:04dd9b1680ae 458 #define ETH_DMATXDESC_LCA ((uint32_t)0x00000800) /*!< Loss of Carrier: carrier lost during transmission */
bogdanm 86:04dd9b1680ae 459 #define ETH_DMATXDESC_NC ((uint32_t)0x00000400) /*!< No Carrier: no carrier signal from the transceiver */
bogdanm 86:04dd9b1680ae 460 #define ETH_DMATXDESC_LCO ((uint32_t)0x00000200) /*!< Late Collision: transmission aborted due to collision */
bogdanm 86:04dd9b1680ae 461 #define ETH_DMATXDESC_EC ((uint32_t)0x00000100) /*!< Excessive Collision: transmission aborted after 16 collisions */
bogdanm 86:04dd9b1680ae 462 #define ETH_DMATXDESC_VF ((uint32_t)0x00000080) /*!< VLAN Frame */
bogdanm 86:04dd9b1680ae 463 #define ETH_DMATXDESC_CC ((uint32_t)0x00000078) /*!< Collision Count */
bogdanm 86:04dd9b1680ae 464 #define ETH_DMATXDESC_ED ((uint32_t)0x00000004) /*!< Excessive Deferral */
bogdanm 86:04dd9b1680ae 465 #define ETH_DMATXDESC_UF ((uint32_t)0x00000002) /*!< Underflow Error: late data arrival from the memory */
bogdanm 86:04dd9b1680ae 466 #define ETH_DMATXDESC_DB ((uint32_t)0x00000001) /*!< Deferred Bit */
bogdanm 86:04dd9b1680ae 467
bogdanm 86:04dd9b1680ae 468 /**
bogdanm 86:04dd9b1680ae 469 * @brief Bit definition of TDES1 register
bogdanm 86:04dd9b1680ae 470 */
bogdanm 86:04dd9b1680ae 471 #define ETH_DMATXDESC_TBS2 ((uint32_t)0x1FFF0000) /*!< Transmit Buffer2 Size */
bogdanm 86:04dd9b1680ae 472 #define ETH_DMATXDESC_TBS1 ((uint32_t)0x00001FFF) /*!< Transmit Buffer1 Size */
bogdanm 86:04dd9b1680ae 473
bogdanm 86:04dd9b1680ae 474 /**
bogdanm 86:04dd9b1680ae 475 * @brief Bit definition of TDES2 register
bogdanm 86:04dd9b1680ae 476 */
bogdanm 86:04dd9b1680ae 477 #define ETH_DMATXDESC_B1AP ((uint32_t)0xFFFFFFFF) /*!< Buffer1 Address Pointer */
bogdanm 86:04dd9b1680ae 478
bogdanm 86:04dd9b1680ae 479 /**
bogdanm 86:04dd9b1680ae 480 * @brief Bit definition of TDES3 register
bogdanm 86:04dd9b1680ae 481 */
bogdanm 86:04dd9b1680ae 482 #define ETH_DMATXDESC_B2AP ((uint32_t)0xFFFFFFFF) /*!< Buffer2 Address Pointer */
bogdanm 86:04dd9b1680ae 483
bogdanm 86:04dd9b1680ae 484 /*---------------------------------------------------------------------------------------------
bogdanm 86:04dd9b1680ae 485 TDES6 | Transmit Time Stamp Low [31:0] |
bogdanm 86:04dd9b1680ae 486 -----------------------------------------------------------------------------------------------
bogdanm 86:04dd9b1680ae 487 TDES7 | Transmit Time Stamp High [31:0] |
bogdanm 86:04dd9b1680ae 488 ----------------------------------------------------------------------------------------------*/
bogdanm 86:04dd9b1680ae 489
bogdanm 86:04dd9b1680ae 490 /* Bit definition of TDES6 register */
bogdanm 86:04dd9b1680ae 491 #define ETH_DMAPTPTXDESC_TTSL ((uint32_t)0xFFFFFFFF) /* Transmit Time Stamp Low */
bogdanm 86:04dd9b1680ae 492
bogdanm 86:04dd9b1680ae 493 /* Bit definition of TDES7 register */
bogdanm 86:04dd9b1680ae 494 #define ETH_DMAPTPTXDESC_TTSH ((uint32_t)0xFFFFFFFF) /* Transmit Time Stamp High */
bogdanm 86:04dd9b1680ae 495
bogdanm 86:04dd9b1680ae 496 /**
bogdanm 86:04dd9b1680ae 497 * @}
bogdanm 86:04dd9b1680ae 498 */
bogdanm 86:04dd9b1680ae 499
bogdanm 86:04dd9b1680ae 500
bogdanm 86:04dd9b1680ae 501 /** @defgroup ETH_DMA_Rx_descriptor
bogdanm 86:04dd9b1680ae 502 * @{
bogdanm 86:04dd9b1680ae 503 */
bogdanm 86:04dd9b1680ae 504
bogdanm 86:04dd9b1680ae 505 /*
bogdanm 86:04dd9b1680ae 506 DMA Rx Descriptor
bogdanm 86:04dd9b1680ae 507 --------------------------------------------------------------------------------------------------------------------
bogdanm 86:04dd9b1680ae 508 RDES0 | OWN(31) | Status [30:0] |
bogdanm 86:04dd9b1680ae 509 ---------------------------------------------------------------------------------------------------------------------
bogdanm 86:04dd9b1680ae 510 RDES1 | CTRL(31) | Reserved[30:29] | Buffer2 ByteCount[28:16] | CTRL[15:14] | Reserved(13) | Buffer1 ByteCount[12:0] |
bogdanm 86:04dd9b1680ae 511 ---------------------------------------------------------------------------------------------------------------------
bogdanm 86:04dd9b1680ae 512 RDES2 | Buffer1 Address [31:0] |
bogdanm 86:04dd9b1680ae 513 ---------------------------------------------------------------------------------------------------------------------
bogdanm 86:04dd9b1680ae 514 RDES3 | Buffer2 Address [31:0] / Next Descriptor Address [31:0] |
bogdanm 86:04dd9b1680ae 515 ---------------------------------------------------------------------------------------------------------------------
bogdanm 86:04dd9b1680ae 516 */
bogdanm 86:04dd9b1680ae 517
bogdanm 86:04dd9b1680ae 518 /**
bogdanm 86:04dd9b1680ae 519 * @brief Bit definition of RDES0 register: DMA Rx descriptor status register
bogdanm 86:04dd9b1680ae 520 */
bogdanm 86:04dd9b1680ae 521 #define ETH_DMARXDESC_OWN ((uint32_t)0x80000000) /*!< OWN bit: descriptor is owned by DMA engine */
bogdanm 86:04dd9b1680ae 522 #define ETH_DMARXDESC_AFM ((uint32_t)0x40000000) /*!< DA Filter Fail for the rx frame */
bogdanm 86:04dd9b1680ae 523 #define ETH_DMARXDESC_FL ((uint32_t)0x3FFF0000) /*!< Receive descriptor frame length */
bogdanm 86:04dd9b1680ae 524 #define ETH_DMARXDESC_ES ((uint32_t)0x00008000) /*!< Error summary: OR of the following bits: DE || OE || IPC || LC || RWT || RE || CE */
bogdanm 86:04dd9b1680ae 525 #define ETH_DMARXDESC_DE ((uint32_t)0x00004000) /*!< Descriptor error: no more descriptors for receive frame */
bogdanm 86:04dd9b1680ae 526 #define ETH_DMARXDESC_SAF ((uint32_t)0x00002000) /*!< SA Filter Fail for the received frame */
bogdanm 86:04dd9b1680ae 527 #define ETH_DMARXDESC_LE ((uint32_t)0x00001000) /*!< Frame size not matching with length field */
bogdanm 86:04dd9b1680ae 528 #define ETH_DMARXDESC_OE ((uint32_t)0x00000800) /*!< Overflow Error: Frame was damaged due to buffer overflow */
bogdanm 86:04dd9b1680ae 529 #define ETH_DMARXDESC_VLAN ((uint32_t)0x00000400) /*!< VLAN Tag: received frame is a VLAN frame */
bogdanm 86:04dd9b1680ae 530 #define ETH_DMARXDESC_FS ((uint32_t)0x00000200) /*!< First descriptor of the frame */
bogdanm 86:04dd9b1680ae 531 #define ETH_DMARXDESC_LS ((uint32_t)0x00000100) /*!< Last descriptor of the frame */
bogdanm 86:04dd9b1680ae 532 #define ETH_DMARXDESC_IPV4HCE ((uint32_t)0x00000080) /*!< IPC Checksum Error: Rx Ipv4 header checksum error */
bogdanm 86:04dd9b1680ae 533 #define ETH_DMARXDESC_LC ((uint32_t)0x00000040) /*!< Late collision occurred during reception */
bogdanm 86:04dd9b1680ae 534 #define ETH_DMARXDESC_FT ((uint32_t)0x00000020) /*!< Frame type - Ethernet, otherwise 802.3 */
bogdanm 86:04dd9b1680ae 535 #define ETH_DMARXDESC_RWT ((uint32_t)0x00000010) /*!< Receive Watchdog Timeout: watchdog timer expired during reception */
bogdanm 86:04dd9b1680ae 536 #define ETH_DMARXDESC_RE ((uint32_t)0x00000008) /*!< Receive error: error reported by MII interface */
bogdanm 86:04dd9b1680ae 537 #define ETH_DMARXDESC_DBE ((uint32_t)0x00000004) /*!< Dribble bit error: frame contains non int multiple of 8 bits */
bogdanm 86:04dd9b1680ae 538 #define ETH_DMARXDESC_CE ((uint32_t)0x00000002) /*!< CRC error */
bogdanm 86:04dd9b1680ae 539 #define ETH_DMARXDESC_MAMPCE ((uint32_t)0x00000001) /*!< Rx MAC Address/Payload Checksum Error: Rx MAC address matched/ Rx Payload Checksum Error */
bogdanm 86:04dd9b1680ae 540
bogdanm 86:04dd9b1680ae 541 /**
bogdanm 86:04dd9b1680ae 542 * @brief Bit definition of RDES1 register
bogdanm 86:04dd9b1680ae 543 */
bogdanm 86:04dd9b1680ae 544 #define ETH_DMARXDESC_DIC ((uint32_t)0x80000000) /*!< Disable Interrupt on Completion */
bogdanm 86:04dd9b1680ae 545 #define ETH_DMARXDESC_RBS2 ((uint32_t)0x1FFF0000) /*!< Receive Buffer2 Size */
bogdanm 86:04dd9b1680ae 546 #define ETH_DMARXDESC_RER ((uint32_t)0x00008000) /*!< Receive End of Ring */
bogdanm 86:04dd9b1680ae 547 #define ETH_DMARXDESC_RCH ((uint32_t)0x00004000) /*!< Second Address Chained */
bogdanm 86:04dd9b1680ae 548 #define ETH_DMARXDESC_RBS1 ((uint32_t)0x00001FFF) /*!< Receive Buffer1 Size */
bogdanm 86:04dd9b1680ae 549
bogdanm 86:04dd9b1680ae 550 /**
bogdanm 86:04dd9b1680ae 551 * @brief Bit definition of RDES2 register
bogdanm 86:04dd9b1680ae 552 */
bogdanm 86:04dd9b1680ae 553 #define ETH_DMARXDESC_B1AP ((uint32_t)0xFFFFFFFF) /*!< Buffer1 Address Pointer */
bogdanm 86:04dd9b1680ae 554
bogdanm 86:04dd9b1680ae 555 /**
bogdanm 86:04dd9b1680ae 556 * @brief Bit definition of RDES3 register
bogdanm 86:04dd9b1680ae 557 */
bogdanm 86:04dd9b1680ae 558 #define ETH_DMARXDESC_B2AP ((uint32_t)0xFFFFFFFF) /*!< Buffer2 Address Pointer */
bogdanm 86:04dd9b1680ae 559
bogdanm 86:04dd9b1680ae 560 /*---------------------------------------------------------------------------------------------------------------------
bogdanm 86:04dd9b1680ae 561 RDES4 | Reserved[31:15] | Extended Status [14:0] |
bogdanm 86:04dd9b1680ae 562 ---------------------------------------------------------------------------------------------------------------------
bogdanm 86:04dd9b1680ae 563 RDES5 | Reserved[31:0] |
bogdanm 86:04dd9b1680ae 564 ---------------------------------------------------------------------------------------------------------------------
bogdanm 86:04dd9b1680ae 565 RDES6 | Receive Time Stamp Low [31:0] |
bogdanm 86:04dd9b1680ae 566 ---------------------------------------------------------------------------------------------------------------------
bogdanm 86:04dd9b1680ae 567 RDES7 | Receive Time Stamp High [31:0] |
bogdanm 86:04dd9b1680ae 568 --------------------------------------------------------------------------------------------------------------------*/
bogdanm 86:04dd9b1680ae 569
bogdanm 86:04dd9b1680ae 570 /* Bit definition of RDES4 register */
bogdanm 86:04dd9b1680ae 571 #define ETH_DMAPTPRXDESC_PTPV ((uint32_t)0x00002000) /* PTP Version */
bogdanm 86:04dd9b1680ae 572 #define ETH_DMAPTPRXDESC_PTPFT ((uint32_t)0x00001000) /* PTP Frame Type */
bogdanm 86:04dd9b1680ae 573 #define ETH_DMAPTPRXDESC_PTPMT ((uint32_t)0x00000F00) /* PTP Message Type */
bogdanm 86:04dd9b1680ae 574 #define ETH_DMAPTPRXDESC_PTPMT_SYNC ((uint32_t)0x00000100) /* SYNC message (all clock types) */
bogdanm 86:04dd9b1680ae 575 #define ETH_DMAPTPRXDESC_PTPMT_FOLLOWUP ((uint32_t)0x00000200) /* FollowUp message (all clock types) */
bogdanm 86:04dd9b1680ae 576 #define ETH_DMAPTPRXDESC_PTPMT_DELAYREQ ((uint32_t)0x00000300) /* DelayReq message (all clock types) */
bogdanm 86:04dd9b1680ae 577 #define ETH_DMAPTPRXDESC_PTPMT_DELAYRESP ((uint32_t)0x00000400) /* DelayResp message (all clock types) */
bogdanm 86:04dd9b1680ae 578 #define ETH_DMAPTPRXDESC_PTPMT_PDELAYREQ_ANNOUNCE ((uint32_t)0x00000500) /* PdelayReq message (peer-to-peer transparent clock) or Announce message (Ordinary or Boundary clock) */
bogdanm 86:04dd9b1680ae 579 #define ETH_DMAPTPRXDESC_PTPMT_PDELAYRESP_MANAG ((uint32_t)0x00000600) /* PdelayResp message (peer-to-peer transparent clock) or Management message (Ordinary or Boundary clock) */
bogdanm 86:04dd9b1680ae 580 #define ETH_DMAPTPRXDESC_PTPMT_PDELAYRESPFOLLOWUP_SIGNAL ((uint32_t)0x00000700) /* PdelayRespFollowUp message (peer-to-peer transparent clock) or Signaling message (Ordinary or Boundary clock) */
bogdanm 86:04dd9b1680ae 581 #define ETH_DMAPTPRXDESC_IPV6PR ((uint32_t)0x00000080) /* IPv6 Packet Received */
bogdanm 86:04dd9b1680ae 582 #define ETH_DMAPTPRXDESC_IPV4PR ((uint32_t)0x00000040) /* IPv4 Packet Received */
bogdanm 86:04dd9b1680ae 583 #define ETH_DMAPTPRXDESC_IPCB ((uint32_t)0x00000020) /* IP Checksum Bypassed */
bogdanm 86:04dd9b1680ae 584 #define ETH_DMAPTPRXDESC_IPPE ((uint32_t)0x00000010) /* IP Payload Error */
bogdanm 86:04dd9b1680ae 585 #define ETH_DMAPTPRXDESC_IPHE ((uint32_t)0x00000008) /* IP Header Error */
bogdanm 86:04dd9b1680ae 586 #define ETH_DMAPTPRXDESC_IPPT ((uint32_t)0x00000007) /* IP Payload Type */
bogdanm 86:04dd9b1680ae 587 #define ETH_DMAPTPRXDESC_IPPT_UDP ((uint32_t)0x00000001) /* UDP payload encapsulated in the IP datagram */
bogdanm 86:04dd9b1680ae 588 #define ETH_DMAPTPRXDESC_IPPT_TCP ((uint32_t)0x00000002) /* TCP payload encapsulated in the IP datagram */
bogdanm 86:04dd9b1680ae 589 #define ETH_DMAPTPRXDESC_IPPT_ICMP ((uint32_t)0x00000003) /* ICMP payload encapsulated in the IP datagram */
bogdanm 86:04dd9b1680ae 590
bogdanm 86:04dd9b1680ae 591 /* Bit definition of RDES6 register */
bogdanm 86:04dd9b1680ae 592 #define ETH_DMAPTPRXDESC_RTSL ((uint32_t)0xFFFFFFFF) /* Receive Time Stamp Low */
bogdanm 86:04dd9b1680ae 593
bogdanm 86:04dd9b1680ae 594 /* Bit definition of RDES7 register */
bogdanm 86:04dd9b1680ae 595 #define ETH_DMAPTPRXDESC_RTSH ((uint32_t)0xFFFFFFFF) /* Receive Time Stamp High */
bogdanm 86:04dd9b1680ae 596
bogdanm 86:04dd9b1680ae 597
bogdanm 86:04dd9b1680ae 598 /** @defgroup ETH_AutoNegotiation
bogdanm 86:04dd9b1680ae 599 * @{
bogdanm 86:04dd9b1680ae 600 */
bogdanm 86:04dd9b1680ae 601 #define ETH_AUTONEGOTIATION_ENABLE ((uint32_t)0x00000001)
bogdanm 86:04dd9b1680ae 602 #define ETH_AUTONEGOTIATION_DISABLE ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 603 #define IS_ETH_AUTONEGOTIATION(CMD) (((CMD) == ETH_AUTONEGOTIATION_ENABLE) || \
bogdanm 86:04dd9b1680ae 604 ((CMD) == ETH_AUTONEGOTIATION_DISABLE))
bogdanm 86:04dd9b1680ae 605 /**
bogdanm 86:04dd9b1680ae 606 * @}
bogdanm 86:04dd9b1680ae 607 */
bogdanm 86:04dd9b1680ae 608 /** @defgroup ETH_Speed
bogdanm 86:04dd9b1680ae 609 * @{
bogdanm 86:04dd9b1680ae 610 */
bogdanm 86:04dd9b1680ae 611 #define ETH_SPEED_10M ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 612 #define ETH_SPEED_100M ((uint32_t)0x00004000)
bogdanm 86:04dd9b1680ae 613 #define IS_ETH_SPEED(SPEED) (((SPEED) == ETH_SPEED_10M) || \
bogdanm 86:04dd9b1680ae 614 ((SPEED) == ETH_SPEED_100M))
bogdanm 86:04dd9b1680ae 615 /**
bogdanm 86:04dd9b1680ae 616 * @}
bogdanm 86:04dd9b1680ae 617 */
bogdanm 86:04dd9b1680ae 618 /** @defgroup ETH_Duplex_Mode
bogdanm 86:04dd9b1680ae 619 * @{
bogdanm 86:04dd9b1680ae 620 */
bogdanm 86:04dd9b1680ae 621 #define ETH_MODE_FULLDUPLEX ((uint32_t)0x00000800)
bogdanm 86:04dd9b1680ae 622 #define ETH_MODE_HALFDUPLEX ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 623 #define IS_ETH_DUPLEX_MODE(MODE) (((MODE) == ETH_MODE_FULLDUPLEX) || \
bogdanm 86:04dd9b1680ae 624 ((MODE) == ETH_MODE_HALFDUPLEX))
bogdanm 86:04dd9b1680ae 625 /**
bogdanm 86:04dd9b1680ae 626 * @}
bogdanm 86:04dd9b1680ae 627 */
bogdanm 86:04dd9b1680ae 628 /** @defgroup ETH_Rx_Mode
bogdanm 86:04dd9b1680ae 629 * @{
bogdanm 86:04dd9b1680ae 630 */
bogdanm 86:04dd9b1680ae 631 #define ETH_RXPOLLING_MODE ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 632 #define ETH_RXINTERRUPT_MODE ((uint32_t)0x00000001)
bogdanm 86:04dd9b1680ae 633 #define IS_ETH_RX_MODE(MODE) (((MODE) == ETH_RXPOLLING_MODE) || \
bogdanm 86:04dd9b1680ae 634 ((MODE) == ETH_RXINTERRUPT_MODE))
bogdanm 86:04dd9b1680ae 635 /**
bogdanm 86:04dd9b1680ae 636 * @}
bogdanm 86:04dd9b1680ae 637 */
bogdanm 86:04dd9b1680ae 638
bogdanm 86:04dd9b1680ae 639 /** @defgroup ETH_Checksum_Mode
bogdanm 86:04dd9b1680ae 640 * @{
bogdanm 86:04dd9b1680ae 641 */
bogdanm 86:04dd9b1680ae 642 #define ETH_CHECKSUM_BY_HARDWARE ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 643 #define ETH_CHECKSUM_BY_SOFTWARE ((uint32_t)0x00000001)
bogdanm 86:04dd9b1680ae 644 #define IS_ETH_CHECKSUM_MODE(MODE) (((MODE) == ETH_CHECKSUM_BY_HARDWARE) || \
bogdanm 86:04dd9b1680ae 645 ((MODE) == ETH_CHECKSUM_BY_SOFTWARE))
bogdanm 86:04dd9b1680ae 646 /**
bogdanm 86:04dd9b1680ae 647 * @}
bogdanm 86:04dd9b1680ae 648 */
bogdanm 86:04dd9b1680ae 649
bogdanm 86:04dd9b1680ae 650 /** @defgroup ETH_Media_Interface
bogdanm 86:04dd9b1680ae 651 * @{
bogdanm 86:04dd9b1680ae 652 */
bogdanm 86:04dd9b1680ae 653 #define ETH_MEDIA_INTERFACE_MII ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 654 #define ETH_MEDIA_INTERFACE_RMII ((uint32_t)SYSCFG_PMC_MII_RMII_SEL)
bogdanm 86:04dd9b1680ae 655 #define IS_ETH_MEDIA_INTERFACE(MODE) (((MODE) == ETH_MEDIA_INTERFACE_MII) || \
bogdanm 86:04dd9b1680ae 656 ((MODE) == ETH_MEDIA_INTERFACE_RMII))
bogdanm 86:04dd9b1680ae 657
bogdanm 86:04dd9b1680ae 658 /**
bogdanm 86:04dd9b1680ae 659 * @}
bogdanm 86:04dd9b1680ae 660 */
bogdanm 86:04dd9b1680ae 661
bogdanm 86:04dd9b1680ae 662 /** @defgroup ETH_watchdog
bogdanm 86:04dd9b1680ae 663 * @{
bogdanm 86:04dd9b1680ae 664 */
bogdanm 86:04dd9b1680ae 665 #define ETH_WATCHDOG_ENABLE ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 666 #define ETH_WATCHDOG_DISABLE ((uint32_t)0x00800000)
bogdanm 86:04dd9b1680ae 667 #define IS_ETH_WATCHDOG(CMD) (((CMD) == ETH_WATCHDOG_ENABLE) || \
bogdanm 86:04dd9b1680ae 668 ((CMD) == ETH_WATCHDOG_DISABLE))
bogdanm 86:04dd9b1680ae 669
bogdanm 86:04dd9b1680ae 670 /**
bogdanm 86:04dd9b1680ae 671 * @}
bogdanm 86:04dd9b1680ae 672 */
bogdanm 86:04dd9b1680ae 673
bogdanm 86:04dd9b1680ae 674 /** @defgroup ETH_Jabber
bogdanm 86:04dd9b1680ae 675 * @{
bogdanm 86:04dd9b1680ae 676 */
bogdanm 86:04dd9b1680ae 677 #define ETH_JABBER_ENABLE ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 678 #define ETH_JABBER_DISABLE ((uint32_t)0x00400000)
bogdanm 86:04dd9b1680ae 679 #define IS_ETH_JABBER(CMD) (((CMD) == ETH_JABBER_ENABLE) || \
bogdanm 86:04dd9b1680ae 680 ((CMD) == ETH_JABBER_DISABLE))
bogdanm 86:04dd9b1680ae 681
bogdanm 86:04dd9b1680ae 682 /**
bogdanm 86:04dd9b1680ae 683 * @}
bogdanm 86:04dd9b1680ae 684 */
bogdanm 86:04dd9b1680ae 685
bogdanm 86:04dd9b1680ae 686 /** @defgroup ETH_Inter_Frame_Gap
bogdanm 86:04dd9b1680ae 687 * @{
bogdanm 86:04dd9b1680ae 688 */
bogdanm 86:04dd9b1680ae 689 #define ETH_INTERFRAMEGAP_96BIT ((uint32_t)0x00000000) /*!< minimum IFG between frames during transmission is 96Bit */
bogdanm 86:04dd9b1680ae 690 #define ETH_INTERFRAMEGAP_88BIT ((uint32_t)0x00020000) /*!< minimum IFG between frames during transmission is 88Bit */
bogdanm 86:04dd9b1680ae 691 #define ETH_INTERFRAMEGAP_80BIT ((uint32_t)0x00040000) /*!< minimum IFG between frames during transmission is 80Bit */
bogdanm 86:04dd9b1680ae 692 #define ETH_INTERFRAMEGAP_72BIT ((uint32_t)0x00060000) /*!< minimum IFG between frames during transmission is 72Bit */
bogdanm 86:04dd9b1680ae 693 #define ETH_INTERFRAMEGAP_64BIT ((uint32_t)0x00080000) /*!< minimum IFG between frames during transmission is 64Bit */
bogdanm 86:04dd9b1680ae 694 #define ETH_INTERFRAMEGAP_56BIT ((uint32_t)0x000A0000) /*!< minimum IFG between frames during transmission is 56Bit */
bogdanm 86:04dd9b1680ae 695 #define ETH_INTERFRAMEGAP_48BIT ((uint32_t)0x000C0000) /*!< minimum IFG between frames during transmission is 48Bit */
bogdanm 86:04dd9b1680ae 696 #define ETH_INTERFRAMEGAP_40BIT ((uint32_t)0x000E0000) /*!< minimum IFG between frames during transmission is 40Bit */
bogdanm 86:04dd9b1680ae 697 #define IS_ETH_INTER_FRAME_GAP(GAP) (((GAP) == ETH_INTERFRAMEGAP_96BIT) || \
bogdanm 86:04dd9b1680ae 698 ((GAP) == ETH_INTERFRAMEGAP_88BIT) || \
bogdanm 86:04dd9b1680ae 699 ((GAP) == ETH_INTERFRAMEGAP_80BIT) || \
bogdanm 86:04dd9b1680ae 700 ((GAP) == ETH_INTERFRAMEGAP_72BIT) || \
bogdanm 86:04dd9b1680ae 701 ((GAP) == ETH_INTERFRAMEGAP_64BIT) || \
bogdanm 86:04dd9b1680ae 702 ((GAP) == ETH_INTERFRAMEGAP_56BIT) || \
bogdanm 86:04dd9b1680ae 703 ((GAP) == ETH_INTERFRAMEGAP_48BIT) || \
bogdanm 86:04dd9b1680ae 704 ((GAP) == ETH_INTERFRAMEGAP_40BIT))
bogdanm 86:04dd9b1680ae 705
bogdanm 86:04dd9b1680ae 706 /**
bogdanm 86:04dd9b1680ae 707 * @}
bogdanm 86:04dd9b1680ae 708 */
bogdanm 86:04dd9b1680ae 709
bogdanm 86:04dd9b1680ae 710 /** @defgroup ETH_Carrier_Sense
bogdanm 86:04dd9b1680ae 711 * @{
bogdanm 86:04dd9b1680ae 712 */
bogdanm 86:04dd9b1680ae 713 #define ETH_CARRIERSENCE_ENABLE ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 714 #define ETH_CARRIERSENCE_DISABLE ((uint32_t)0x00010000)
bogdanm 86:04dd9b1680ae 715 #define IS_ETH_CARRIER_SENSE(CMD) (((CMD) == ETH_CARRIERSENCE_ENABLE) || \
bogdanm 86:04dd9b1680ae 716 ((CMD) == ETH_CARRIERSENCE_DISABLE))
bogdanm 86:04dd9b1680ae 717
bogdanm 86:04dd9b1680ae 718 /**
bogdanm 86:04dd9b1680ae 719 * @}
bogdanm 86:04dd9b1680ae 720 */
bogdanm 86:04dd9b1680ae 721
bogdanm 86:04dd9b1680ae 722 /** @defgroup ETH_Receive_Own
bogdanm 86:04dd9b1680ae 723 * @{
bogdanm 86:04dd9b1680ae 724 */
bogdanm 86:04dd9b1680ae 725 #define ETH_RECEIVEOWN_ENABLE ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 726 #define ETH_RECEIVEOWN_DISABLE ((uint32_t)0x00002000)
bogdanm 86:04dd9b1680ae 727 #define IS_ETH_RECEIVE_OWN(CMD) (((CMD) == ETH_RECEIVEOWN_ENABLE) || \
bogdanm 86:04dd9b1680ae 728 ((CMD) == ETH_RECEIVEOWN_DISABLE))
bogdanm 86:04dd9b1680ae 729
bogdanm 86:04dd9b1680ae 730 /**
bogdanm 86:04dd9b1680ae 731 * @}
bogdanm 86:04dd9b1680ae 732 */
bogdanm 86:04dd9b1680ae 733
bogdanm 86:04dd9b1680ae 734 /** @defgroup ETH_Loop_Back_Mode
bogdanm 86:04dd9b1680ae 735 * @{
bogdanm 86:04dd9b1680ae 736 */
bogdanm 86:04dd9b1680ae 737 #define ETH_LOOPBACKMODE_ENABLE ((uint32_t)0x00001000)
bogdanm 86:04dd9b1680ae 738 #define ETH_LOOPBACKMODE_DISABLE ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 739 #define IS_ETH_LOOPBACK_MODE(CMD) (((CMD) == ETH_LOOPBACKMODE_ENABLE) || \
bogdanm 86:04dd9b1680ae 740 ((CMD) == ETH_LOOPBACKMODE_DISABLE))
bogdanm 86:04dd9b1680ae 741
bogdanm 86:04dd9b1680ae 742 /**
bogdanm 86:04dd9b1680ae 743 * @}
bogdanm 86:04dd9b1680ae 744 */
bogdanm 86:04dd9b1680ae 745
bogdanm 86:04dd9b1680ae 746 /** @defgroup ETH_Checksum_Offload
bogdanm 86:04dd9b1680ae 747 * @{
bogdanm 86:04dd9b1680ae 748 */
bogdanm 86:04dd9b1680ae 749 #define ETH_CHECKSUMOFFLAOD_ENABLE ((uint32_t)0x00000400)
bogdanm 86:04dd9b1680ae 750 #define ETH_CHECKSUMOFFLAOD_DISABLE ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 751 #define IS_ETH_CHECKSUM_OFFLOAD(CMD) (((CMD) == ETH_CHECKSUMOFFLAOD_ENABLE) || \
bogdanm 86:04dd9b1680ae 752 ((CMD) == ETH_CHECKSUMOFFLAOD_DISABLE))
bogdanm 86:04dd9b1680ae 753
bogdanm 86:04dd9b1680ae 754 /**
bogdanm 86:04dd9b1680ae 755 * @}
bogdanm 86:04dd9b1680ae 756 */
bogdanm 86:04dd9b1680ae 757
bogdanm 86:04dd9b1680ae 758 /** @defgroup ETH_Retry_Transmission
bogdanm 86:04dd9b1680ae 759 * @{
bogdanm 86:04dd9b1680ae 760 */
bogdanm 86:04dd9b1680ae 761 #define ETH_RETRYTRANSMISSION_ENABLE ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 762 #define ETH_RETRYTRANSMISSION_DISABLE ((uint32_t)0x00000200)
bogdanm 86:04dd9b1680ae 763 #define IS_ETH_RETRY_TRANSMISSION(CMD) (((CMD) == ETH_RETRYTRANSMISSION_ENABLE) || \
bogdanm 86:04dd9b1680ae 764 ((CMD) == ETH_RETRYTRANSMISSION_DISABLE))
bogdanm 86:04dd9b1680ae 765
bogdanm 86:04dd9b1680ae 766 /**
bogdanm 86:04dd9b1680ae 767 * @}
bogdanm 86:04dd9b1680ae 768 */
bogdanm 86:04dd9b1680ae 769
bogdanm 86:04dd9b1680ae 770 /** @defgroup ETH_Automatic_Pad_CRC_Strip
bogdanm 86:04dd9b1680ae 771 * @{
bogdanm 86:04dd9b1680ae 772 */
bogdanm 86:04dd9b1680ae 773 #define ETH_AUTOMATICPADCRCSTRIP_ENABLE ((uint32_t)0x00000080)
bogdanm 86:04dd9b1680ae 774 #define ETH_AUTOMATICPADCRCSTRIP_DISABLE ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 775 #define IS_ETH_AUTOMATIC_PADCRC_STRIP(CMD) (((CMD) == ETH_AUTOMATICPADCRCSTRIP_ENABLE) || \
bogdanm 86:04dd9b1680ae 776 ((CMD) == ETH_AUTOMATICPADCRCSTRIP_DISABLE))
bogdanm 86:04dd9b1680ae 777
bogdanm 86:04dd9b1680ae 778 /**
bogdanm 86:04dd9b1680ae 779 * @}
bogdanm 86:04dd9b1680ae 780 */
bogdanm 86:04dd9b1680ae 781
bogdanm 86:04dd9b1680ae 782 /** @defgroup ETH_Back_Off_Limit
bogdanm 86:04dd9b1680ae 783 * @{
bogdanm 86:04dd9b1680ae 784 */
bogdanm 86:04dd9b1680ae 785 #define ETH_BACKOFFLIMIT_10 ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 786 #define ETH_BACKOFFLIMIT_8 ((uint32_t)0x00000020)
bogdanm 86:04dd9b1680ae 787 #define ETH_BACKOFFLIMIT_4 ((uint32_t)0x00000040)
bogdanm 86:04dd9b1680ae 788 #define ETH_BACKOFFLIMIT_1 ((uint32_t)0x00000060)
bogdanm 86:04dd9b1680ae 789 #define IS_ETH_BACKOFF_LIMIT(LIMIT) (((LIMIT) == ETH_BACKOFFLIMIT_10) || \
bogdanm 86:04dd9b1680ae 790 ((LIMIT) == ETH_BACKOFFLIMIT_8) || \
bogdanm 86:04dd9b1680ae 791 ((LIMIT) == ETH_BACKOFFLIMIT_4) || \
bogdanm 86:04dd9b1680ae 792 ((LIMIT) == ETH_BACKOFFLIMIT_1))
bogdanm 86:04dd9b1680ae 793
bogdanm 86:04dd9b1680ae 794 /**
bogdanm 86:04dd9b1680ae 795 * @}
bogdanm 86:04dd9b1680ae 796 */
bogdanm 86:04dd9b1680ae 797
bogdanm 86:04dd9b1680ae 798 /** @defgroup ETH_Deferral_Check
bogdanm 86:04dd9b1680ae 799 * @{
bogdanm 86:04dd9b1680ae 800 */
bogdanm 86:04dd9b1680ae 801 #define ETH_DEFFERRALCHECK_ENABLE ((uint32_t)0x00000010)
bogdanm 86:04dd9b1680ae 802 #define ETH_DEFFERRALCHECK_DISABLE ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 803 #define IS_ETH_DEFERRAL_CHECK(CMD) (((CMD) == ETH_DEFFERRALCHECK_ENABLE) || \
bogdanm 86:04dd9b1680ae 804 ((CMD) == ETH_DEFFERRALCHECK_DISABLE))
bogdanm 86:04dd9b1680ae 805
bogdanm 86:04dd9b1680ae 806 /**
bogdanm 86:04dd9b1680ae 807 * @}
bogdanm 86:04dd9b1680ae 808 */
bogdanm 86:04dd9b1680ae 809
bogdanm 86:04dd9b1680ae 810 /** @defgroup ETH_Receive_All
bogdanm 86:04dd9b1680ae 811 * @{
bogdanm 86:04dd9b1680ae 812 */
bogdanm 86:04dd9b1680ae 813 #define ETH_RECEIVEALL_ENABLE ((uint32_t)0x80000000)
bogdanm 86:04dd9b1680ae 814 #define ETH_RECEIVEAll_DISABLE ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 815 #define IS_ETH_RECEIVE_ALL(CMD) (((CMD) == ETH_RECEIVEALL_ENABLE) || \
bogdanm 86:04dd9b1680ae 816 ((CMD) == ETH_RECEIVEAll_DISABLE))
bogdanm 86:04dd9b1680ae 817
bogdanm 86:04dd9b1680ae 818 /**
bogdanm 86:04dd9b1680ae 819 * @}
bogdanm 86:04dd9b1680ae 820 */
bogdanm 86:04dd9b1680ae 821
bogdanm 86:04dd9b1680ae 822 /** @defgroup ETH_Source_Addr_Filter
bogdanm 86:04dd9b1680ae 823 * @{
bogdanm 86:04dd9b1680ae 824 */
bogdanm 86:04dd9b1680ae 825 #define ETH_SOURCEADDRFILTER_NORMAL_ENABLE ((uint32_t)0x00000200)
bogdanm 86:04dd9b1680ae 826 #define ETH_SOURCEADDRFILTER_INVERSE_ENABLE ((uint32_t)0x00000300)
bogdanm 86:04dd9b1680ae 827 #define ETH_SOURCEADDRFILTER_DISABLE ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 828 #define IS_ETH_SOURCE_ADDR_FILTER(CMD) (((CMD) == ETH_SOURCEADDRFILTER_NORMAL_ENABLE) || \
bogdanm 86:04dd9b1680ae 829 ((CMD) == ETH_SOURCEADDRFILTER_INVERSE_ENABLE) || \
bogdanm 86:04dd9b1680ae 830 ((CMD) == ETH_SOURCEADDRFILTER_DISABLE))
bogdanm 86:04dd9b1680ae 831
bogdanm 86:04dd9b1680ae 832 /**
bogdanm 86:04dd9b1680ae 833 * @}
bogdanm 86:04dd9b1680ae 834 */
bogdanm 86:04dd9b1680ae 835
bogdanm 86:04dd9b1680ae 836 /** @defgroup ETH_Pass_Control_Frames
bogdanm 86:04dd9b1680ae 837 * @{
bogdanm 86:04dd9b1680ae 838 */
bogdanm 86:04dd9b1680ae 839 #define ETH_PASSCONTROLFRAMES_BLOCKALL ((uint32_t)0x00000040) /*!< MAC filters all control frames from reaching the application */
bogdanm 86:04dd9b1680ae 840 #define ETH_PASSCONTROLFRAMES_FORWARDALL ((uint32_t)0x00000080) /*!< MAC forwards all control frames to application even if they fail the Address Filter */
bogdanm 86:04dd9b1680ae 841 #define ETH_PASSCONTROLFRAMES_FORWARDPASSEDADDRFILTER ((uint32_t)0x000000C0) /*!< MAC forwards control frames that pass the Address Filter. */
bogdanm 86:04dd9b1680ae 842 #define IS_ETH_CONTROL_FRAMES(PASS) (((PASS) == ETH_PASSCONTROLFRAMES_BLOCKALL) || \
bogdanm 86:04dd9b1680ae 843 ((PASS) == ETH_PASSCONTROLFRAMES_FORWARDALL) || \
bogdanm 86:04dd9b1680ae 844 ((PASS) == ETH_PASSCONTROLFRAMES_FORWARDPASSEDADDRFILTER))
bogdanm 86:04dd9b1680ae 845
bogdanm 86:04dd9b1680ae 846 /**
bogdanm 86:04dd9b1680ae 847 * @}
bogdanm 86:04dd9b1680ae 848 */
bogdanm 86:04dd9b1680ae 849
bogdanm 86:04dd9b1680ae 850 /** @defgroup ETH_Broadcast_Frames_Reception
bogdanm 86:04dd9b1680ae 851 * @{
bogdanm 86:04dd9b1680ae 852 */
bogdanm 86:04dd9b1680ae 853 #define ETH_BROADCASTFRAMESRECEPTION_ENABLE ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 854 #define ETH_BROADCASTFRAMESRECEPTION_DISABLE ((uint32_t)0x00000020)
bogdanm 86:04dd9b1680ae 855 #define IS_ETH_BROADCAST_FRAMES_RECEPTION(CMD) (((CMD) == ETH_BROADCASTFRAMESRECEPTION_ENABLE) || \
bogdanm 86:04dd9b1680ae 856 ((CMD) == ETH_BROADCASTFRAMESRECEPTION_DISABLE))
bogdanm 86:04dd9b1680ae 857
bogdanm 86:04dd9b1680ae 858 /**
bogdanm 86:04dd9b1680ae 859 * @}
bogdanm 86:04dd9b1680ae 860 */
bogdanm 86:04dd9b1680ae 861
bogdanm 86:04dd9b1680ae 862 /** @defgroup ETH_Destination_Addr_Filter
bogdanm 86:04dd9b1680ae 863 * @{
bogdanm 86:04dd9b1680ae 864 */
bogdanm 86:04dd9b1680ae 865 #define ETH_DESTINATIONADDRFILTER_NORMAL ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 866 #define ETH_DESTINATIONADDRFILTER_INVERSE ((uint32_t)0x00000008)
bogdanm 86:04dd9b1680ae 867 #define IS_ETH_DESTINATION_ADDR_FILTER(FILTER) (((FILTER) == ETH_DESTINATIONADDRFILTER_NORMAL) || \
bogdanm 86:04dd9b1680ae 868 ((FILTER) == ETH_DESTINATIONADDRFILTER_INVERSE))
bogdanm 86:04dd9b1680ae 869
bogdanm 86:04dd9b1680ae 870 /**
bogdanm 86:04dd9b1680ae 871 * @}
bogdanm 86:04dd9b1680ae 872 */
bogdanm 86:04dd9b1680ae 873
bogdanm 86:04dd9b1680ae 874 /** @defgroup ETH_Promiscuous_Mode
bogdanm 86:04dd9b1680ae 875 * @{
bogdanm 86:04dd9b1680ae 876 */
bogdanm 86:04dd9b1680ae 877 #define ETH_PROMISCIOUSMODE_ENABLE ((uint32_t)0x00000001)
bogdanm 86:04dd9b1680ae 878 #define ETH_PROMISCIOUSMODE_DISABLE ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 879 #define IS_ETH_PROMISCIOUS_MODE(CMD) (((CMD) == ETH_PROMISCIOUSMODE_ENABLE) || \
bogdanm 86:04dd9b1680ae 880 ((CMD) == ETH_PROMISCIOUSMODE_DISABLE))
bogdanm 86:04dd9b1680ae 881
bogdanm 86:04dd9b1680ae 882 /**
bogdanm 86:04dd9b1680ae 883 * @}
bogdanm 86:04dd9b1680ae 884 */
bogdanm 86:04dd9b1680ae 885
bogdanm 86:04dd9b1680ae 886 /** @defgroup ETH_Multicast_Frames_Filter
bogdanm 86:04dd9b1680ae 887 * @{
bogdanm 86:04dd9b1680ae 888 */
bogdanm 86:04dd9b1680ae 889 #define ETH_MULTICASTFRAMESFILTER_PERFECTHASHTABLE ((uint32_t)0x00000404)
bogdanm 86:04dd9b1680ae 890 #define ETH_MULTICASTFRAMESFILTER_HASHTABLE ((uint32_t)0x00000004)
bogdanm 86:04dd9b1680ae 891 #define ETH_MULTICASTFRAMESFILTER_PERFECT ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 892 #define ETH_MULTICASTFRAMESFILTER_NONE ((uint32_t)0x00000010)
bogdanm 86:04dd9b1680ae 893 #define IS_ETH_MULTICAST_FRAMES_FILTER(FILTER) (((FILTER) == ETH_MULTICASTFRAMESFILTER_PERFECTHASHTABLE) || \
bogdanm 86:04dd9b1680ae 894 ((FILTER) == ETH_MULTICASTFRAMESFILTER_HASHTABLE) || \
bogdanm 86:04dd9b1680ae 895 ((FILTER) == ETH_MULTICASTFRAMESFILTER_PERFECT) || \
bogdanm 86:04dd9b1680ae 896 ((FILTER) == ETH_MULTICASTFRAMESFILTER_NONE))
bogdanm 86:04dd9b1680ae 897 /**
bogdanm 86:04dd9b1680ae 898 * @}
bogdanm 86:04dd9b1680ae 899 */
bogdanm 86:04dd9b1680ae 900
bogdanm 86:04dd9b1680ae 901 /** @defgroup ETH_Unicast_Frames_Filter
bogdanm 86:04dd9b1680ae 902 * @{
bogdanm 86:04dd9b1680ae 903 */
bogdanm 86:04dd9b1680ae 904 #define ETH_UNICASTFRAMESFILTER_PERFECTHASHTABLE ((uint32_t)0x00000402)
bogdanm 86:04dd9b1680ae 905 #define ETH_UNICASTFRAMESFILTER_HASHTABLE ((uint32_t)0x00000002)
bogdanm 86:04dd9b1680ae 906 #define ETH_UNICASTFRAMESFILTER_PERFECT ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 907 #define IS_ETH_UNICAST_FRAMES_FILTER(FILTER) (((FILTER) == ETH_UNICASTFRAMESFILTER_PERFECTHASHTABLE) || \
bogdanm 86:04dd9b1680ae 908 ((FILTER) == ETH_UNICASTFRAMESFILTER_HASHTABLE) || \
bogdanm 86:04dd9b1680ae 909 ((FILTER) == ETH_UNICASTFRAMESFILTER_PERFECT))
bogdanm 86:04dd9b1680ae 910 /**
bogdanm 86:04dd9b1680ae 911 * @}
bogdanm 86:04dd9b1680ae 912 */
bogdanm 86:04dd9b1680ae 913
bogdanm 86:04dd9b1680ae 914 /** @defgroup ETH_Pause_Time
bogdanm 86:04dd9b1680ae 915 * @{
bogdanm 86:04dd9b1680ae 916 */
bogdanm 86:04dd9b1680ae 917 #define IS_ETH_PAUSE_TIME(TIME) ((TIME) <= 0xFFFF)
bogdanm 86:04dd9b1680ae 918
bogdanm 86:04dd9b1680ae 919 /**
bogdanm 86:04dd9b1680ae 920 * @}
bogdanm 86:04dd9b1680ae 921 */
bogdanm 86:04dd9b1680ae 922
bogdanm 86:04dd9b1680ae 923 /** @defgroup ETH_Zero_Quanta_Pause
bogdanm 86:04dd9b1680ae 924 * @{
bogdanm 86:04dd9b1680ae 925 */
bogdanm 86:04dd9b1680ae 926 #define ETH_ZEROQUANTAPAUSE_ENABLE ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 927 #define ETH_ZEROQUANTAPAUSE_DISABLE ((uint32_t)0x00000080)
bogdanm 86:04dd9b1680ae 928 #define IS_ETH_ZEROQUANTA_PAUSE(CMD) (((CMD) == ETH_ZEROQUANTAPAUSE_ENABLE) || \
bogdanm 86:04dd9b1680ae 929 ((CMD) == ETH_ZEROQUANTAPAUSE_DISABLE))
bogdanm 86:04dd9b1680ae 930 /**
bogdanm 86:04dd9b1680ae 931 * @}
bogdanm 86:04dd9b1680ae 932 */
bogdanm 86:04dd9b1680ae 933
bogdanm 86:04dd9b1680ae 934 /** @defgroup ETH_Pause_Low_Threshold
bogdanm 86:04dd9b1680ae 935 * @{
bogdanm 86:04dd9b1680ae 936 */
bogdanm 86:04dd9b1680ae 937 #define ETH_PAUSELOWTHRESHOLD_MINUS4 ((uint32_t)0x00000000) /*!< Pause time minus 4 slot times */
bogdanm 86:04dd9b1680ae 938 #define ETH_PAUSELOWTHRESHOLD_MINUS28 ((uint32_t)0x00000010) /*!< Pause time minus 28 slot times */
bogdanm 86:04dd9b1680ae 939 #define ETH_PAUSELOWTHRESHOLD_MINUS144 ((uint32_t)0x00000020) /*!< Pause time minus 144 slot times */
bogdanm 86:04dd9b1680ae 940 #define ETH_PAUSELOWTHRESHOLD_MINUS256 ((uint32_t)0x00000030) /*!< Pause time minus 256 slot times */
bogdanm 86:04dd9b1680ae 941 #define IS_ETH_PAUSE_LOW_THRESHOLD(THRESHOLD) (((THRESHOLD) == ETH_PAUSELOWTHRESHOLD_MINUS4) || \
bogdanm 86:04dd9b1680ae 942 ((THRESHOLD) == ETH_PAUSELOWTHRESHOLD_MINUS28) || \
bogdanm 86:04dd9b1680ae 943 ((THRESHOLD) == ETH_PAUSELOWTHRESHOLD_MINUS144) || \
bogdanm 86:04dd9b1680ae 944 ((THRESHOLD) == ETH_PAUSELOWTHRESHOLD_MINUS256))
bogdanm 86:04dd9b1680ae 945 /**
bogdanm 86:04dd9b1680ae 946 * @}
bogdanm 86:04dd9b1680ae 947 */
bogdanm 86:04dd9b1680ae 948
bogdanm 86:04dd9b1680ae 949 /** @defgroup ETH_Unicast_Pause_Frame_Detect
bogdanm 86:04dd9b1680ae 950 * @{
bogdanm 86:04dd9b1680ae 951 */
bogdanm 86:04dd9b1680ae 952 #define ETH_UNICASTPAUSEFRAMEDETECT_ENABLE ((uint32_t)0x00000008)
bogdanm 86:04dd9b1680ae 953 #define ETH_UNICASTPAUSEFRAMEDETECT_DISABLE ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 954 #define IS_ETH_UNICAST_PAUSE_FRAME_DETECT(CMD) (((CMD) == ETH_UNICASTPAUSEFRAMEDETECT_ENABLE) || \
bogdanm 86:04dd9b1680ae 955 ((CMD) == ETH_UNICASTPAUSEFRAMEDETECT_DISABLE))
bogdanm 86:04dd9b1680ae 956 /**
bogdanm 86:04dd9b1680ae 957 * @}
bogdanm 86:04dd9b1680ae 958 */
bogdanm 86:04dd9b1680ae 959
bogdanm 86:04dd9b1680ae 960 /** @defgroup ETH_Receive_Flow_Control
bogdanm 86:04dd9b1680ae 961 * @{
bogdanm 86:04dd9b1680ae 962 */
bogdanm 86:04dd9b1680ae 963 #define ETH_RECEIVEFLOWCONTROL_ENABLE ((uint32_t)0x00000004)
bogdanm 86:04dd9b1680ae 964 #define ETH_RECEIVEFLOWCONTROL_DISABLE ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 965 #define IS_ETH_RECEIVE_FLOWCONTROL(CMD) (((CMD) == ETH_RECEIVEFLOWCONTROL_ENABLE) || \
bogdanm 86:04dd9b1680ae 966 ((CMD) == ETH_RECEIVEFLOWCONTROL_DISABLE))
bogdanm 86:04dd9b1680ae 967 /**
bogdanm 86:04dd9b1680ae 968 * @}
bogdanm 86:04dd9b1680ae 969 */
bogdanm 86:04dd9b1680ae 970
bogdanm 86:04dd9b1680ae 971 /** @defgroup ETH_Transmit_Flow_Control
bogdanm 86:04dd9b1680ae 972 * @{
bogdanm 86:04dd9b1680ae 973 */
bogdanm 86:04dd9b1680ae 974 #define ETH_TRANSMITFLOWCONTROL_ENABLE ((uint32_t)0x00000002)
bogdanm 86:04dd9b1680ae 975 #define ETH_TRANSMITFLOWCONTROL_DISABLE ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 976 #define IS_ETH_TRANSMIT_FLOWCONTROL(CMD) (((CMD) == ETH_TRANSMITFLOWCONTROL_ENABLE) || \
bogdanm 86:04dd9b1680ae 977 ((CMD) == ETH_TRANSMITFLOWCONTROL_DISABLE))
bogdanm 86:04dd9b1680ae 978 /**
bogdanm 86:04dd9b1680ae 979 * @}
bogdanm 86:04dd9b1680ae 980 */
bogdanm 86:04dd9b1680ae 981
bogdanm 86:04dd9b1680ae 982 /** @defgroup ETH_VLAN_Tag_Comparison
bogdanm 86:04dd9b1680ae 983 * @{
bogdanm 86:04dd9b1680ae 984 */
bogdanm 86:04dd9b1680ae 985 #define ETH_VLANTAGCOMPARISON_12BIT ((uint32_t)0x00010000)
bogdanm 86:04dd9b1680ae 986 #define ETH_VLANTAGCOMPARISON_16BIT ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 987 #define IS_ETH_VLAN_TAG_COMPARISON(COMPARISON) (((COMPARISON) == ETH_VLANTAGCOMPARISON_12BIT) || \
bogdanm 86:04dd9b1680ae 988 ((COMPARISON) == ETH_VLANTAGCOMPARISON_16BIT))
bogdanm 86:04dd9b1680ae 989 #define IS_ETH_VLAN_TAG_IDENTIFIER(IDENTIFIER) ((IDENTIFIER) <= 0xFFFF)
bogdanm 86:04dd9b1680ae 990
bogdanm 86:04dd9b1680ae 991 /**
bogdanm 86:04dd9b1680ae 992 * @}
bogdanm 86:04dd9b1680ae 993 */
bogdanm 86:04dd9b1680ae 994
bogdanm 86:04dd9b1680ae 995 /** @defgroup ETH_MAC_addresses
bogdanm 86:04dd9b1680ae 996 * @{
bogdanm 86:04dd9b1680ae 997 */
bogdanm 86:04dd9b1680ae 998 #define ETH_MAC_ADDRESS0 ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 999 #define ETH_MAC_ADDRESS1 ((uint32_t)0x00000008)
bogdanm 86:04dd9b1680ae 1000 #define ETH_MAC_ADDRESS2 ((uint32_t)0x00000010)
bogdanm 86:04dd9b1680ae 1001 #define ETH_MAC_ADDRESS3 ((uint32_t)0x00000018)
bogdanm 86:04dd9b1680ae 1002 #define IS_ETH_MAC_ADDRESS0123(ADDRESS) (((ADDRESS) == ETH_MAC_ADDRESS0) || \
bogdanm 86:04dd9b1680ae 1003 ((ADDRESS) == ETH_MAC_ADDRESS1) || \
bogdanm 86:04dd9b1680ae 1004 ((ADDRESS) == ETH_MAC_ADDRESS2) || \
bogdanm 86:04dd9b1680ae 1005 ((ADDRESS) == ETH_MAC_ADDRESS3))
bogdanm 86:04dd9b1680ae 1006 #define IS_ETH_MAC_ADDRESS123(ADDRESS) (((ADDRESS) == ETH_MAC_ADDRESS1) || \
bogdanm 86:04dd9b1680ae 1007 ((ADDRESS) == ETH_MAC_ADDRESS2) || \
bogdanm 86:04dd9b1680ae 1008 ((ADDRESS) == ETH_MAC_ADDRESS3))
bogdanm 86:04dd9b1680ae 1009 /**
bogdanm 86:04dd9b1680ae 1010 * @}
bogdanm 86:04dd9b1680ae 1011 */
bogdanm 86:04dd9b1680ae 1012
bogdanm 86:04dd9b1680ae 1013 /** @defgroup ETH_MAC_addresses_filter_SA_DA_filed_of_received_frames
bogdanm 86:04dd9b1680ae 1014 * @{
bogdanm 86:04dd9b1680ae 1015 */
bogdanm 86:04dd9b1680ae 1016 #define ETH_MAC_ADDRESSFILTER_SA ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 1017 #define ETH_MAC_ADDRESSFILTER_DA ((uint32_t)0x00000008)
bogdanm 86:04dd9b1680ae 1018 #define IS_ETH_MAC_ADDRESS_FILTER(FILTER) (((FILTER) == ETH_MAC_ADDRESSFILTER_SA) || \
bogdanm 86:04dd9b1680ae 1019 ((FILTER) == ETH_MAC_ADDRESSFILTER_DA))
bogdanm 86:04dd9b1680ae 1020 /**
bogdanm 86:04dd9b1680ae 1021 * @}
bogdanm 86:04dd9b1680ae 1022 */
bogdanm 86:04dd9b1680ae 1023
bogdanm 86:04dd9b1680ae 1024 /** @defgroup ETH_MAC_addresses_filter_Mask_bytes
bogdanm 86:04dd9b1680ae 1025 * @{
bogdanm 86:04dd9b1680ae 1026 */
bogdanm 86:04dd9b1680ae 1027 #define ETH_MAC_ADDRESSMASK_BYTE6 ((uint32_t)0x20000000) /*!< Mask MAC Address high reg bits [15:8] */
bogdanm 86:04dd9b1680ae 1028 #define ETH_MAC_ADDRESSMASK_BYTE5 ((uint32_t)0x10000000) /*!< Mask MAC Address high reg bits [7:0] */
bogdanm 86:04dd9b1680ae 1029 #define ETH_MAC_ADDRESSMASK_BYTE4 ((uint32_t)0x08000000) /*!< Mask MAC Address low reg bits [31:24] */
bogdanm 86:04dd9b1680ae 1030 #define ETH_MAC_ADDRESSMASK_BYTE3 ((uint32_t)0x04000000) /*!< Mask MAC Address low reg bits [23:16] */
bogdanm 86:04dd9b1680ae 1031 #define ETH_MAC_ADDRESSMASK_BYTE2 ((uint32_t)0x02000000) /*!< Mask MAC Address low reg bits [15:8] */
bogdanm 86:04dd9b1680ae 1032 #define ETH_MAC_ADDRESSMASK_BYTE1 ((uint32_t)0x01000000) /*!< Mask MAC Address low reg bits [70] */
bogdanm 86:04dd9b1680ae 1033 #define IS_ETH_MAC_ADDRESS_MASK(MASK) (((MASK) == ETH_MAC_ADDRESSMASK_BYTE6) || \
bogdanm 86:04dd9b1680ae 1034 ((MASK) == ETH_MAC_ADDRESSMASK_BYTE5) || \
bogdanm 86:04dd9b1680ae 1035 ((MASK) == ETH_MAC_ADDRESSMASK_BYTE4) || \
bogdanm 86:04dd9b1680ae 1036 ((MASK) == ETH_MAC_ADDRESSMASK_BYTE3) || \
bogdanm 86:04dd9b1680ae 1037 ((MASK) == ETH_MAC_ADDRESSMASK_BYTE2) || \
bogdanm 86:04dd9b1680ae 1038 ((MASK) == ETH_MAC_ADDRESSMASK_BYTE1))
bogdanm 86:04dd9b1680ae 1039
bogdanm 86:04dd9b1680ae 1040 /**
bogdanm 86:04dd9b1680ae 1041 * @}
bogdanm 86:04dd9b1680ae 1042 */
bogdanm 86:04dd9b1680ae 1043
bogdanm 86:04dd9b1680ae 1044 /** @defgroup ETH_MAC_Debug_flags
bogdanm 86:04dd9b1680ae 1045 * @{
bogdanm 86:04dd9b1680ae 1046 */
bogdanm 86:04dd9b1680ae 1047 #define ETH_MAC_TXFIFO_FULL ((uint32_t)0x02000000) /* Tx FIFO full */
bogdanm 86:04dd9b1680ae 1048
bogdanm 86:04dd9b1680ae 1049 #define ETH_MAC_TXFIFONOT_EMPTY ((uint32_t)0x01000000) /* Tx FIFO not empty */
bogdanm 86:04dd9b1680ae 1050
bogdanm 86:04dd9b1680ae 1051 #define ETH_MAC_TXFIFO_WRITE_ACTIVE ((uint32_t)0x00400000) /* Tx FIFO write active */
bogdanm 86:04dd9b1680ae 1052
bogdanm 86:04dd9b1680ae 1053 #define ETH_MAC_TXFIFO_IDLE ((uint32_t)0x00000000) /* Tx FIFO read status: Idle */
bogdanm 86:04dd9b1680ae 1054 #define ETH_MAC_TXFIFO_READ ((uint32_t)0x00100000) /* Tx FIFO read status: Read (transferring data to the MAC transmitter) */
bogdanm 86:04dd9b1680ae 1055 #define ETH_MAC_TXFIFO_WAITING ((uint32_t)0x00200000) /* Tx FIFO read status: Waiting for TxStatus from MAC transmitter */
bogdanm 86:04dd9b1680ae 1056 #define ETH_MAC_TXFIFO_WRITING ((uint32_t)0x00300000) /* Tx FIFO read status: Writing the received TxStatus or flushing the TxFIFO */
bogdanm 86:04dd9b1680ae 1057
bogdanm 86:04dd9b1680ae 1058 #define ETH_MAC_TRANSMISSION_PAUSE ((uint32_t)0x00080000) /* MAC transmitter in pause */
bogdanm 86:04dd9b1680ae 1059
bogdanm 86:04dd9b1680ae 1060 #define ETH_MAC_TRANSMITFRAMECONTROLLER_IDLE ((uint32_t)0x00000000) /* MAC transmit frame controller: Idle */
bogdanm 86:04dd9b1680ae 1061 #define ETH_MAC_TRANSMITFRAMECONTROLLER_WAITING ((uint32_t)0x00020000) /* MAC transmit frame controller: Waiting for Status of previous frame or IFG/backoff period to be over */
bogdanm 86:04dd9b1680ae 1062 #define ETH_MAC_TRANSMITFRAMECONTROLLER_GENRATING_PCF ((uint32_t)0x00040000) /* MAC transmit frame controller: Generating and transmitting a Pause control frame (in full duplex mode) */
bogdanm 86:04dd9b1680ae 1063 #define ETH_MAC_TRANSMITFRAMECONTROLLER_TRANSFERRING ((uint32_t)0x00060000) /* MAC transmit frame controller: Transferring input frame for transmission */
bogdanm 86:04dd9b1680ae 1064
bogdanm 86:04dd9b1680ae 1065 #define ETH_MAC_MII_TRANSMIT_ACTIVE ((uint32_t)0x00010000) /* MAC MII transmit engine active */
bogdanm 86:04dd9b1680ae 1066
bogdanm 86:04dd9b1680ae 1067 #define ETH_MAC_RXFIFO_EMPTY ((uint32_t)0x00000000) /* Rx FIFO fill level: empty */
bogdanm 86:04dd9b1680ae 1068 #define ETH_MAC_RXFIFO_BELOW_THRESHOLD ((uint32_t)0x00000100) /* Rx FIFO fill level: fill-level below flow-control de-activate threshold */
bogdanm 86:04dd9b1680ae 1069 #define ETH_MAC_RXFIFO_ABOVE_THRESHOLD ((uint32_t)0x00000200) /* Rx FIFO fill level: fill-level above flow-control activate threshold */
bogdanm 86:04dd9b1680ae 1070 #define ETH_MAC_RXFIFO_FULL ((uint32_t)0x00000300) /* Rx FIFO fill level: full */
bogdanm 86:04dd9b1680ae 1071
bogdanm 86:04dd9b1680ae 1072 #define ETH_MAC_READCONTROLLER_IDLE ((uint32_t)0x00000060) /* Rx FIFO read controller IDLE state */
bogdanm 86:04dd9b1680ae 1073 #define ETH_MAC_READCONTROLLER_READING_DATA ((uint32_t)0x00000060) /* Rx FIFO read controller Reading frame data */
bogdanm 86:04dd9b1680ae 1074 #define ETH_MAC_READCONTROLLER_READING_STATUS ((uint32_t)0x00000060) /* Rx FIFO read controller Reading frame status (or time-stamp) */
bogdanm 86:04dd9b1680ae 1075 #define ETH_MAC_READCONTROLLER_ FLUSHING ((uint32_t)0x00000060) /* Rx FIFO read controller Flushing the frame data and status */
bogdanm 86:04dd9b1680ae 1076
bogdanm 86:04dd9b1680ae 1077 #define ETH_MAC_RXFIFO_WRITE_ACTIVE ((uint32_t)0x00000010) /* Rx FIFO write controller active */
bogdanm 86:04dd9b1680ae 1078
bogdanm 86:04dd9b1680ae 1079 #define ETH_MAC_SMALL_FIFO_NOTACTIVE ((uint32_t)0x00000000) /* MAC small FIFO read / write controllers not active */
bogdanm 86:04dd9b1680ae 1080 #define ETH_MAC_SMALL_FIFO_READ_ACTIVE ((uint32_t)0x00000002) /* MAC small FIFO read controller active */
bogdanm 86:04dd9b1680ae 1081 #define ETH_MAC_SMALL_FIFO_WRITE_ACTIVE ((uint32_t)0x00000004) /* MAC small FIFO write controller active */
bogdanm 86:04dd9b1680ae 1082 #define ETH_MAC_SMALL_FIFO_RW_ACTIVE ((uint32_t)0x00000006) /* MAC small FIFO read / write controllers active */
bogdanm 86:04dd9b1680ae 1083
bogdanm 86:04dd9b1680ae 1084 #define ETH_MAC_MII_RECEIVE_PROTOCOL_AVTIVE ((uint32_t)0x00000001) /* MAC MII receive protocol engine active */
bogdanm 86:04dd9b1680ae 1085
bogdanm 86:04dd9b1680ae 1086 /**
bogdanm 86:04dd9b1680ae 1087 * @}
bogdanm 86:04dd9b1680ae 1088 */
bogdanm 86:04dd9b1680ae 1089
bogdanm 86:04dd9b1680ae 1090 /** @defgroup ETH_Drop_TCP_IP_Checksum_Error_Frame
bogdanm 86:04dd9b1680ae 1091 * @{
bogdanm 86:04dd9b1680ae 1092 */
bogdanm 86:04dd9b1680ae 1093 #define ETH_DROPTCPIPCHECKSUMERRORFRAME_ENABLE ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 1094 #define ETH_DROPTCPIPCHECKSUMERRORFRAME_DISABLE ((uint32_t)0x04000000)
bogdanm 86:04dd9b1680ae 1095 #define IS_ETH_DROP_TCPIP_CHECKSUM_FRAME(CMD) (((CMD) == ETH_DROPTCPIPCHECKSUMERRORFRAME_ENABLE) || \
bogdanm 86:04dd9b1680ae 1096 ((CMD) == ETH_DROPTCPIPCHECKSUMERRORFRAME_DISABLE))
bogdanm 86:04dd9b1680ae 1097 /**
bogdanm 86:04dd9b1680ae 1098 * @}
bogdanm 86:04dd9b1680ae 1099 */
bogdanm 86:04dd9b1680ae 1100
bogdanm 86:04dd9b1680ae 1101 /** @defgroup ETH_Receive_Store_Forward
bogdanm 86:04dd9b1680ae 1102 * @{
bogdanm 86:04dd9b1680ae 1103 */
bogdanm 86:04dd9b1680ae 1104 #define ETH_RECEIVESTOREFORWARD_ENABLE ((uint32_t)0x02000000)
bogdanm 86:04dd9b1680ae 1105 #define ETH_RECEIVESTOREFORWARD_DISABLE ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 1106 #define IS_ETH_RECEIVE_STORE_FORWARD(CMD) (((CMD) == ETH_RECEIVESTOREFORWARD_ENABLE) || \
bogdanm 86:04dd9b1680ae 1107 ((CMD) == ETH_RECEIVESTOREFORWARD_DISABLE))
bogdanm 86:04dd9b1680ae 1108 /**
bogdanm 86:04dd9b1680ae 1109 * @}
bogdanm 86:04dd9b1680ae 1110 */
bogdanm 86:04dd9b1680ae 1111
bogdanm 86:04dd9b1680ae 1112 /** @defgroup ETH_Flush_Received_Frame
bogdanm 86:04dd9b1680ae 1113 * @{
bogdanm 86:04dd9b1680ae 1114 */
bogdanm 86:04dd9b1680ae 1115 #define ETH_FLUSHRECEIVEDFRAME_ENABLE ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 1116 #define ETH_FLUSHRECEIVEDFRAME_DISABLE ((uint32_t)0x01000000)
bogdanm 86:04dd9b1680ae 1117 #define IS_ETH_FLUSH_RECEIVE_FRAME(CMD) (((CMD) == ETH_FLUSHRECEIVEDFRAME_ENABLE) || \
bogdanm 86:04dd9b1680ae 1118 ((CMD) == ETH_FLUSHRECEIVEDFRAME_DISABLE))
bogdanm 86:04dd9b1680ae 1119 /**
bogdanm 86:04dd9b1680ae 1120 * @}
bogdanm 86:04dd9b1680ae 1121 */
bogdanm 86:04dd9b1680ae 1122
bogdanm 86:04dd9b1680ae 1123 /** @defgroup ETH_Transmit_Store_Forward
bogdanm 86:04dd9b1680ae 1124 * @{
bogdanm 86:04dd9b1680ae 1125 */
bogdanm 86:04dd9b1680ae 1126 #define ETH_TRANSMITSTOREFORWARD_ENABLE ((uint32_t)0x00200000)
bogdanm 86:04dd9b1680ae 1127 #define ETH_TRANSMITSTOREFORWARD_DISABLE ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 1128 #define IS_ETH_TRANSMIT_STORE_FORWARD(CMD) (((CMD) == ETH_TRANSMITSTOREFORWARD_ENABLE) || \
bogdanm 86:04dd9b1680ae 1129 ((CMD) == ETH_TRANSMITSTOREFORWARD_DISABLE))
bogdanm 86:04dd9b1680ae 1130 /**
bogdanm 86:04dd9b1680ae 1131 * @}
bogdanm 86:04dd9b1680ae 1132 */
bogdanm 86:04dd9b1680ae 1133
bogdanm 86:04dd9b1680ae 1134 /** @defgroup ETH_Transmit_Threshold_Control
bogdanm 86:04dd9b1680ae 1135 * @{
bogdanm 86:04dd9b1680ae 1136 */
bogdanm 86:04dd9b1680ae 1137 #define ETH_TRANSMITTHRESHOLDCONTROL_64BYTES ((uint32_t)0x00000000) /*!< threshold level of the MTL Transmit FIFO is 64 Bytes */
bogdanm 86:04dd9b1680ae 1138 #define ETH_TRANSMITTHRESHOLDCONTROL_128BYTES ((uint32_t)0x00004000) /*!< threshold level of the MTL Transmit FIFO is 128 Bytes */
bogdanm 86:04dd9b1680ae 1139 #define ETH_TRANSMITTHRESHOLDCONTROL_192BYTES ((uint32_t)0x00008000) /*!< threshold level of the MTL Transmit FIFO is 192 Bytes */
bogdanm 86:04dd9b1680ae 1140 #define ETH_TRANSMITTHRESHOLDCONTROL_256BYTES ((uint32_t)0x0000C000) /*!< threshold level of the MTL Transmit FIFO is 256 Bytes */
bogdanm 86:04dd9b1680ae 1141 #define ETH_TRANSMITTHRESHOLDCONTROL_40BYTES ((uint32_t)0x00010000) /*!< threshold level of the MTL Transmit FIFO is 40 Bytes */
bogdanm 86:04dd9b1680ae 1142 #define ETH_TRANSMITTHRESHOLDCONTROL_32BYTES ((uint32_t)0x00014000) /*!< threshold level of the MTL Transmit FIFO is 32 Bytes */
bogdanm 86:04dd9b1680ae 1143 #define ETH_TRANSMITTHRESHOLDCONTROL_24BYTES ((uint32_t)0x00018000) /*!< threshold level of the MTL Transmit FIFO is 24 Bytes */
bogdanm 86:04dd9b1680ae 1144 #define ETH_TRANSMITTHRESHOLDCONTROL_16BYTES ((uint32_t)0x0001C000) /*!< threshold level of the MTL Transmit FIFO is 16 Bytes */
bogdanm 86:04dd9b1680ae 1145 #define IS_ETH_TRANSMIT_THRESHOLD_CONTROL(THRESHOLD) (((THRESHOLD) == ETH_TRANSMITTHRESHOLDCONTROL_64BYTES) || \
bogdanm 86:04dd9b1680ae 1146 ((THRESHOLD) == ETH_TRANSMITTHRESHOLDCONTROL_128BYTES) || \
bogdanm 86:04dd9b1680ae 1147 ((THRESHOLD) == ETH_TRANSMITTHRESHOLDCONTROL_192BYTES) || \
bogdanm 86:04dd9b1680ae 1148 ((THRESHOLD) == ETH_TRANSMITTHRESHOLDCONTROL_256BYTES) || \
bogdanm 86:04dd9b1680ae 1149 ((THRESHOLD) == ETH_TRANSMITTHRESHOLDCONTROL_40BYTES) || \
bogdanm 86:04dd9b1680ae 1150 ((THRESHOLD) == ETH_TRANSMITTHRESHOLDCONTROL_32BYTES) || \
bogdanm 86:04dd9b1680ae 1151 ((THRESHOLD) == ETH_TRANSMITTHRESHOLDCONTROL_24BYTES) || \
bogdanm 86:04dd9b1680ae 1152 ((THRESHOLD) == ETH_TRANSMITTHRESHOLDCONTROL_16BYTES))
bogdanm 86:04dd9b1680ae 1153 /**
bogdanm 86:04dd9b1680ae 1154 * @}
bogdanm 86:04dd9b1680ae 1155 */
bogdanm 86:04dd9b1680ae 1156
bogdanm 86:04dd9b1680ae 1157 /** @defgroup ETH_Forward_Error_Frames
bogdanm 86:04dd9b1680ae 1158 * @{
bogdanm 86:04dd9b1680ae 1159 */
bogdanm 86:04dd9b1680ae 1160 #define ETH_FORWARDERRORFRAMES_ENABLE ((uint32_t)0x00000080)
bogdanm 86:04dd9b1680ae 1161 #define ETH_FORWARDERRORFRAMES_DISABLE ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 1162 #define IS_ETH_FORWARD_ERROR_FRAMES(CMD) (((CMD) == ETH_FORWARDERRORFRAMES_ENABLE) || \
bogdanm 86:04dd9b1680ae 1163 ((CMD) == ETH_FORWARDERRORFRAMES_DISABLE))
bogdanm 86:04dd9b1680ae 1164 /**
bogdanm 86:04dd9b1680ae 1165 * @}
bogdanm 86:04dd9b1680ae 1166 */
bogdanm 86:04dd9b1680ae 1167
bogdanm 86:04dd9b1680ae 1168 /** @defgroup ETH_Forward_Undersized_Good_Frames
bogdanm 86:04dd9b1680ae 1169 * @{
bogdanm 86:04dd9b1680ae 1170 */
bogdanm 86:04dd9b1680ae 1171 #define ETH_FORWARDUNDERSIZEDGOODFRAMES_ENABLE ((uint32_t)0x00000040)
bogdanm 86:04dd9b1680ae 1172 #define ETH_FORWARDUNDERSIZEDGOODFRAMES_DISABLE ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 1173 #define IS_ETH_FORWARD_UNDERSIZED_GOOD_FRAMES(CMD) (((CMD) == ETH_FORWARDUNDERSIZEDGOODFRAMES_ENABLE) || \
bogdanm 86:04dd9b1680ae 1174 ((CMD) == ETH_FORWARDUNDERSIZEDGOODFRAMES_DISABLE))
bogdanm 86:04dd9b1680ae 1175
bogdanm 86:04dd9b1680ae 1176 /**
bogdanm 86:04dd9b1680ae 1177 * @}
bogdanm 86:04dd9b1680ae 1178 */
bogdanm 86:04dd9b1680ae 1179
bogdanm 86:04dd9b1680ae 1180 /** @defgroup ETH_Receive_Threshold_Control
bogdanm 86:04dd9b1680ae 1181 * @{
bogdanm 86:04dd9b1680ae 1182 */
bogdanm 86:04dd9b1680ae 1183 #define ETH_RECEIVEDTHRESHOLDCONTROL_64BYTES ((uint32_t)0x00000000) /*!< threshold level of the MTL Receive FIFO is 64 Bytes */
bogdanm 86:04dd9b1680ae 1184 #define ETH_RECEIVEDTHRESHOLDCONTROL_32BYTES ((uint32_t)0x00000008) /*!< threshold level of the MTL Receive FIFO is 32 Bytes */
bogdanm 86:04dd9b1680ae 1185 #define ETH_RECEIVEDTHRESHOLDCONTROL_96BYTES ((uint32_t)0x00000010) /*!< threshold level of the MTL Receive FIFO is 96 Bytes */
bogdanm 86:04dd9b1680ae 1186 #define ETH_RECEIVEDTHRESHOLDCONTROL_128BYTES ((uint32_t)0x00000018) /*!< threshold level of the MTL Receive FIFO is 128 Bytes */
bogdanm 86:04dd9b1680ae 1187 #define IS_ETH_RECEIVE_THRESHOLD_CONTROL(THRESHOLD) (((THRESHOLD) == ETH_RECEIVEDTHRESHOLDCONTROL_64BYTES) || \
bogdanm 86:04dd9b1680ae 1188 ((THRESHOLD) == ETH_RECEIVEDTHRESHOLDCONTROL_32BYTES) || \
bogdanm 86:04dd9b1680ae 1189 ((THRESHOLD) == ETH_RECEIVEDTHRESHOLDCONTROL_96BYTES) || \
bogdanm 86:04dd9b1680ae 1190 ((THRESHOLD) == ETH_RECEIVEDTHRESHOLDCONTROL_128BYTES))
bogdanm 86:04dd9b1680ae 1191 /**
bogdanm 86:04dd9b1680ae 1192 * @}
bogdanm 86:04dd9b1680ae 1193 */
bogdanm 86:04dd9b1680ae 1194
bogdanm 86:04dd9b1680ae 1195 /** @defgroup ETH_Second_Frame_Operate
bogdanm 86:04dd9b1680ae 1196 * @{
bogdanm 86:04dd9b1680ae 1197 */
bogdanm 86:04dd9b1680ae 1198 #define ETH_SECONDFRAMEOPERARTE_ENABLE ((uint32_t)0x00000004)
bogdanm 86:04dd9b1680ae 1199 #define ETH_SECONDFRAMEOPERARTE_DISABLE ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 1200 #define IS_ETH_SECOND_FRAME_OPERATE(CMD) (((CMD) == ETH_SECONDFRAMEOPERARTE_ENABLE) || \
bogdanm 86:04dd9b1680ae 1201 ((CMD) == ETH_SECONDFRAMEOPERARTE_DISABLE))
bogdanm 86:04dd9b1680ae 1202
bogdanm 86:04dd9b1680ae 1203 /**
bogdanm 86:04dd9b1680ae 1204 * @}
bogdanm 86:04dd9b1680ae 1205 */
bogdanm 86:04dd9b1680ae 1206
bogdanm 86:04dd9b1680ae 1207 /** @defgroup ETH_Address_Aligned_Beats
bogdanm 86:04dd9b1680ae 1208 * @{
bogdanm 86:04dd9b1680ae 1209 */
bogdanm 86:04dd9b1680ae 1210 #define ETH_ADDRESSALIGNEDBEATS_ENABLE ((uint32_t)0x02000000)
bogdanm 86:04dd9b1680ae 1211 #define ETH_ADDRESSALIGNEDBEATS_DISABLE ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 1212 #define IS_ETH_ADDRESS_ALIGNED_BEATS(CMD) (((CMD) == ETH_ADDRESSALIGNEDBEATS_ENABLE) || \
bogdanm 86:04dd9b1680ae 1213 ((CMD) == ETH_ADDRESSALIGNEDBEATS_DISABLE))
bogdanm 86:04dd9b1680ae 1214
bogdanm 86:04dd9b1680ae 1215 /**
bogdanm 86:04dd9b1680ae 1216 * @}
bogdanm 86:04dd9b1680ae 1217 */
bogdanm 86:04dd9b1680ae 1218
bogdanm 86:04dd9b1680ae 1219 /** @defgroup ETH_Fixed_Burst
bogdanm 86:04dd9b1680ae 1220 * @{
bogdanm 86:04dd9b1680ae 1221 */
bogdanm 86:04dd9b1680ae 1222 #define ETH_FIXEDBURST_ENABLE ((uint32_t)0x00010000)
bogdanm 86:04dd9b1680ae 1223 #define ETH_FIXEDBURST_DISABLE ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 1224 #define IS_ETH_FIXED_BURST(CMD) (((CMD) == ETH_FIXEDBURST_ENABLE) || \
bogdanm 86:04dd9b1680ae 1225 ((CMD) == ETH_FIXEDBURST_DISABLE))
bogdanm 86:04dd9b1680ae 1226
bogdanm 86:04dd9b1680ae 1227 /**
bogdanm 86:04dd9b1680ae 1228 * @}
bogdanm 86:04dd9b1680ae 1229 */
bogdanm 86:04dd9b1680ae 1230
bogdanm 86:04dd9b1680ae 1231 /** @defgroup ETH_Rx_DMA_Burst_Length
bogdanm 86:04dd9b1680ae 1232 * @{
bogdanm 86:04dd9b1680ae 1233 */
bogdanm 86:04dd9b1680ae 1234 #define ETH_RXDMABURSTLENGTH_1BEAT ((uint32_t)0x00020000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 1 */
bogdanm 86:04dd9b1680ae 1235 #define ETH_RXDMABURSTLENGTH_2BEAT ((uint32_t)0x00040000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 2 */
bogdanm 86:04dd9b1680ae 1236 #define ETH_RXDMABURSTLENGTH_4BEAT ((uint32_t)0x00080000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 4 */
bogdanm 86:04dd9b1680ae 1237 #define ETH_RXDMABURSTLENGTH_8BEAT ((uint32_t)0x00100000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 8 */
bogdanm 86:04dd9b1680ae 1238 #define ETH_RXDMABURSTLENGTH_16BEAT ((uint32_t)0x00200000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 16 */
bogdanm 86:04dd9b1680ae 1239 #define ETH_RXDMABURSTLENGTH_32BEAT ((uint32_t)0x00400000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 32 */
bogdanm 86:04dd9b1680ae 1240 #define ETH_RXDMABURSTLENGTH_4XPBL_4BEAT ((uint32_t)0x01020000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 4 */
bogdanm 86:04dd9b1680ae 1241 #define ETH_RXDMABURSTLENGTH_4XPBL_8BEAT ((uint32_t)0x01040000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 8 */
bogdanm 86:04dd9b1680ae 1242 #define ETH_RXDMABURSTLENGTH_4XPBL_16BEAT ((uint32_t)0x01080000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 16 */
bogdanm 86:04dd9b1680ae 1243 #define ETH_RXDMABURSTLENGTH_4XPBL_32BEAT ((uint32_t)0x01100000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 32 */
bogdanm 86:04dd9b1680ae 1244 #define ETH_RXDMABURSTLENGTH_4XPBL_64BEAT ((uint32_t)0x01200000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 64 */
bogdanm 86:04dd9b1680ae 1245 #define ETH_RXDMABURSTLENGTH_4XPBL_128BEAT ((uint32_t)0x01400000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 128 */
bogdanm 86:04dd9b1680ae 1246
bogdanm 86:04dd9b1680ae 1247 #define IS_ETH_RXDMA_BURST_LENGTH(LENGTH) (((LENGTH) == ETH_RXDMABURSTLENGTH_1BEAT) || \
bogdanm 86:04dd9b1680ae 1248 ((LENGTH) == ETH_RXDMABURSTLENGTH_2BEAT) || \
bogdanm 86:04dd9b1680ae 1249 ((LENGTH) == ETH_RXDMABURSTLENGTH_4BEAT) || \
bogdanm 86:04dd9b1680ae 1250 ((LENGTH) == ETH_RXDMABURSTLENGTH_8BEAT) || \
bogdanm 86:04dd9b1680ae 1251 ((LENGTH) == ETH_RXDMABURSTLENGTH_16BEAT) || \
bogdanm 86:04dd9b1680ae 1252 ((LENGTH) == ETH_RXDMABURSTLENGTH_32BEAT) || \
bogdanm 86:04dd9b1680ae 1253 ((LENGTH) == ETH_RXDMABURSTLENGTH_4XPBL_4BEAT) || \
bogdanm 86:04dd9b1680ae 1254 ((LENGTH) == ETH_RXDMABURSTLENGTH_4XPBL_8BEAT) || \
bogdanm 86:04dd9b1680ae 1255 ((LENGTH) == ETH_RXDMABURSTLENGTH_4XPBL_16BEAT) || \
bogdanm 86:04dd9b1680ae 1256 ((LENGTH) == ETH_RXDMABURSTLENGTH_4XPBL_32BEAT) || \
bogdanm 86:04dd9b1680ae 1257 ((LENGTH) == ETH_RXDMABURSTLENGTH_4XPBL_64BEAT) || \
bogdanm 86:04dd9b1680ae 1258 ((LENGTH) == ETH_RXDMABURSTLENGTH_4XPBL_128BEAT))
bogdanm 86:04dd9b1680ae 1259
bogdanm 86:04dd9b1680ae 1260 /**
bogdanm 86:04dd9b1680ae 1261 * @}
bogdanm 86:04dd9b1680ae 1262 */
bogdanm 86:04dd9b1680ae 1263
bogdanm 86:04dd9b1680ae 1264 /** @defgroup ETH_Tx_DMA_Burst_Length
bogdanm 86:04dd9b1680ae 1265 * @{
bogdanm 86:04dd9b1680ae 1266 */
bogdanm 86:04dd9b1680ae 1267 #define ETH_TXDMABURSTLENGTH_1BEAT ((uint32_t)0x00000100) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 1 */
bogdanm 86:04dd9b1680ae 1268 #define ETH_TXDMABURSTLENGTH_2BEAT ((uint32_t)0x00000200) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 2 */
bogdanm 86:04dd9b1680ae 1269 #define ETH_TXDMABURSTLENGTH_4BEAT ((uint32_t)0x00000400) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */
bogdanm 86:04dd9b1680ae 1270 #define ETH_TXDMABURSTLENGTH_8BEAT ((uint32_t)0x00000800) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */
bogdanm 86:04dd9b1680ae 1271 #define ETH_TXDMABURSTLENGTH_16BEAT ((uint32_t)0x00001000) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */
bogdanm 86:04dd9b1680ae 1272 #define ETH_TXDMABURSTLENGTH_32BEAT ((uint32_t)0x00002000) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */
bogdanm 86:04dd9b1680ae 1273 #define ETH_TXDMABURSTLENGTH_4XPBL_4BEAT ((uint32_t)0x01000100) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */
bogdanm 86:04dd9b1680ae 1274 #define ETH_TXDMABURSTLENGTH_4XPBL_8BEAT ((uint32_t)0x01000200) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */
bogdanm 86:04dd9b1680ae 1275 #define ETH_TXDMABURSTLENGTH_4XPBL_16BEAT ((uint32_t)0x01000400) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */
bogdanm 86:04dd9b1680ae 1276 #define ETH_TXDMABURSTLENGTH_4XPBL_32BEAT ((uint32_t)0x01000800) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */
bogdanm 86:04dd9b1680ae 1277 #define ETH_TXDMABURSTLENGTH_4XPBL_64BEAT ((uint32_t)0x01001000) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 64 */
bogdanm 86:04dd9b1680ae 1278 #define ETH_TXDMABURSTLENGTH_4XPBL_128BEAT ((uint32_t)0x01002000) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 128 */
bogdanm 86:04dd9b1680ae 1279
bogdanm 86:04dd9b1680ae 1280 #define IS_ETH_TXDMA_BURST_LENGTH(LENGTH) (((LENGTH) == ETH_TXDMABURSTLENGTH_1BEAT) || \
bogdanm 86:04dd9b1680ae 1281 ((LENGTH) == ETH_TXDMABURSTLENGTH_2BEAT) || \
bogdanm 86:04dd9b1680ae 1282 ((LENGTH) == ETH_TXDMABURSTLENGTH_4BEAT) || \
bogdanm 86:04dd9b1680ae 1283 ((LENGTH) == ETH_TXDMABURSTLENGTH_8BEAT) || \
bogdanm 86:04dd9b1680ae 1284 ((LENGTH) == ETH_TXDMABURSTLENGTH_16BEAT) || \
bogdanm 86:04dd9b1680ae 1285 ((LENGTH) == ETH_TXDMABURSTLENGTH_32BEAT) || \
bogdanm 86:04dd9b1680ae 1286 ((LENGTH) == ETH_TXDMABURSTLENGTH_4XPBL_4BEAT) || \
bogdanm 86:04dd9b1680ae 1287 ((LENGTH) == ETH_TXDMABURSTLENGTH_4XPBL_8BEAT) || \
bogdanm 86:04dd9b1680ae 1288 ((LENGTH) == ETH_TXDMABURSTLENGTH_4XPBL_16BEAT) || \
bogdanm 86:04dd9b1680ae 1289 ((LENGTH) == ETH_TXDMABURSTLENGTH_4XPBL_32BEAT) || \
bogdanm 86:04dd9b1680ae 1290 ((LENGTH) == ETH_TXDMABURSTLENGTH_4XPBL_64BEAT) || \
bogdanm 86:04dd9b1680ae 1291 ((LENGTH) == ETH_TXDMABURSTLENGTH_4XPBL_128BEAT))
bogdanm 86:04dd9b1680ae 1292
bogdanm 86:04dd9b1680ae 1293 /** @defgroup ETH_DMA_Enhanced_descriptor_format
bogdanm 86:04dd9b1680ae 1294 * @{
bogdanm 86:04dd9b1680ae 1295 */
bogdanm 86:04dd9b1680ae 1296 #define ETH_DMAENHANCEDDESCRIPTOR_ENABLE ((uint32_t)0x00000080)
bogdanm 86:04dd9b1680ae 1297 #define ETH_DMAENHANCEDDESCRIPTOR_DISABLE ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 1298
bogdanm 86:04dd9b1680ae 1299 #define IS_ETH_ENHANCED_DESCRIPTOR_FORMAT(CMD) (((CMD) == ETH_DMAENHANCEDDESCRIPTOR_ENABLE) || \
bogdanm 86:04dd9b1680ae 1300 ((CMD) == ETH_DMAENHANCEDDESCRIPTOR_DISABLE))
bogdanm 86:04dd9b1680ae 1301
bogdanm 86:04dd9b1680ae 1302 /**
bogdanm 86:04dd9b1680ae 1303 * @}
bogdanm 86:04dd9b1680ae 1304 */
bogdanm 86:04dd9b1680ae 1305
bogdanm 86:04dd9b1680ae 1306 /**
bogdanm 86:04dd9b1680ae 1307 * @brief ETH DMA Descriptor SkipLength
bogdanm 86:04dd9b1680ae 1308 */
bogdanm 86:04dd9b1680ae 1309 #define IS_ETH_DMA_DESC_SKIP_LENGTH(LENGTH) ((LENGTH) <= 0x1F)
bogdanm 86:04dd9b1680ae 1310
bogdanm 86:04dd9b1680ae 1311
bogdanm 86:04dd9b1680ae 1312 /** @defgroup ETH_DMA_Arbitration
bogdanm 86:04dd9b1680ae 1313 * @{
bogdanm 86:04dd9b1680ae 1314 */
bogdanm 86:04dd9b1680ae 1315 #define ETH_DMAARBITRATION_ROUNDROBIN_RXTX_1_1 ((uint32_t)0x00000000)
bogdanm 86:04dd9b1680ae 1316 #define ETH_DMAARBITRATION_ROUNDROBIN_RXTX_2_1 ((uint32_t)0x00004000)
bogdanm 86:04dd9b1680ae 1317 #define ETH_DMAARBITRATION_ROUNDROBIN_RXTX_3_1 ((uint32_t)0x00008000)
bogdanm 86:04dd9b1680ae 1318 #define ETH_DMAARBITRATION_ROUNDROBIN_RXTX_4_1 ((uint32_t)0x0000C000)
bogdanm 86:04dd9b1680ae 1319 #define ETH_DMAARBITRATION_RXPRIORTX ((uint32_t)0x00000002)
bogdanm 86:04dd9b1680ae 1320 #define IS_ETH_DMA_ARBITRATION_ROUNDROBIN_RXTX(RATIO) (((RATIO) == ETH_DMAARBITRATION_ROUNDROBIN_RXTX_1_1) || \
bogdanm 86:04dd9b1680ae 1321 ((RATIO) == ETH_DMAARBITRATION_ROUNDROBIN_RXTX_2_1) || \
bogdanm 86:04dd9b1680ae 1322 ((RATIO) == ETH_DMAARBITRATION_ROUNDROBIN_RXTX_3_1) || \
bogdanm 86:04dd9b1680ae 1323 ((RATIO) == ETH_DMAARBITRATION_ROUNDROBIN_RXTX_4_1) || \
bogdanm 86:04dd9b1680ae 1324 ((RATIO) == ETH_DMAARBITRATION_RXPRIORTX))
bogdanm 86:04dd9b1680ae 1325 /**
bogdanm 86:04dd9b1680ae 1326 * @}
bogdanm 86:04dd9b1680ae 1327 */
bogdanm 86:04dd9b1680ae 1328
bogdanm 86:04dd9b1680ae 1329 /** @defgroup ETH_DMA_Tx_descriptor_flags
bogdanm 86:04dd9b1680ae 1330 * @{
bogdanm 86:04dd9b1680ae 1331 */
bogdanm 86:04dd9b1680ae 1332 #define IS_ETH_DMATXDESC_GET_FLAG(FLAG) (((FLAG) == ETH_DMATXDESC_OWN) || \
bogdanm 86:04dd9b1680ae 1333 ((FLAG) == ETH_DMATXDESC_IC) || \
bogdanm 86:04dd9b1680ae 1334 ((FLAG) == ETH_DMATXDESC_LS) || \
bogdanm 86:04dd9b1680ae 1335 ((FLAG) == ETH_DMATXDESC_FS) || \
bogdanm 86:04dd9b1680ae 1336 ((FLAG) == ETH_DMATXDESC_DC) || \
bogdanm 86:04dd9b1680ae 1337 ((FLAG) == ETH_DMATXDESC_DP) || \
bogdanm 86:04dd9b1680ae 1338 ((FLAG) == ETH_DMATXDESC_TTSE) || \
bogdanm 86:04dd9b1680ae 1339 ((FLAG) == ETH_DMATXDESC_TER) || \
bogdanm 86:04dd9b1680ae 1340 ((FLAG) == ETH_DMATXDESC_TCH) || \
bogdanm 86:04dd9b1680ae 1341 ((FLAG) == ETH_DMATXDESC_TTSS) || \
bogdanm 86:04dd9b1680ae 1342 ((FLAG) == ETH_DMATXDESC_IHE) || \
bogdanm 86:04dd9b1680ae 1343 ((FLAG) == ETH_DMATXDESC_ES) || \
bogdanm 86:04dd9b1680ae 1344 ((FLAG) == ETH_DMATXDESC_JT) || \
bogdanm 86:04dd9b1680ae 1345 ((FLAG) == ETH_DMATXDESC_FF) || \
bogdanm 86:04dd9b1680ae 1346 ((FLAG) == ETH_DMATXDESC_PCE) || \
bogdanm 86:04dd9b1680ae 1347 ((FLAG) == ETH_DMATXDESC_LCA) || \
bogdanm 86:04dd9b1680ae 1348 ((FLAG) == ETH_DMATXDESC_NC) || \
bogdanm 86:04dd9b1680ae 1349 ((FLAG) == ETH_DMATXDESC_LCO) || \
bogdanm 86:04dd9b1680ae 1350 ((FLAG) == ETH_DMATXDESC_EC) || \
bogdanm 86:04dd9b1680ae 1351 ((FLAG) == ETH_DMATXDESC_VF) || \
bogdanm 86:04dd9b1680ae 1352 ((FLAG) == ETH_DMATXDESC_CC) || \
bogdanm 86:04dd9b1680ae 1353 ((FLAG) == ETH_DMATXDESC_ED) || \
bogdanm 86:04dd9b1680ae 1354 ((FLAG) == ETH_DMATXDESC_UF) || \
bogdanm 86:04dd9b1680ae 1355 ((FLAG) == ETH_DMATXDESC_DB))
bogdanm 86:04dd9b1680ae 1356
bogdanm 86:04dd9b1680ae 1357 /**
bogdanm 86:04dd9b1680ae 1358 * @}
bogdanm 86:04dd9b1680ae 1359 */
bogdanm 86:04dd9b1680ae 1360
bogdanm 86:04dd9b1680ae 1361 /** @defgroup ETH_DMA_Tx_descriptor_segment
bogdanm 86:04dd9b1680ae 1362 * @{
bogdanm 86:04dd9b1680ae 1363 */
bogdanm 86:04dd9b1680ae 1364 #define ETH_DMATXDESC_LASTSEGMENTS ((uint32_t)0x40000000) /*!< Last Segment */
bogdanm 86:04dd9b1680ae 1365 #define ETH_DMATXDESC_FIRSTSEGMENT ((uint32_t)0x20000000) /*!< First Segment */
bogdanm 86:04dd9b1680ae 1366 #define IS_ETH_DMA_TXDESC_SEGMENT(SEGMENT) (((SEGMENT) == ETH_DMATXDESC_LASTSEGMENTS) || \
bogdanm 86:04dd9b1680ae 1367 ((SEGMENT) == ETH_DMATXDESC_FIRSTSEGMENT))
bogdanm 86:04dd9b1680ae 1368
bogdanm 86:04dd9b1680ae 1369 /**
bogdanm 86:04dd9b1680ae 1370 * @}
bogdanm 86:04dd9b1680ae 1371 */
bogdanm 86:04dd9b1680ae 1372
bogdanm 86:04dd9b1680ae 1373 /** @defgroup ETH_DMA_Tx_descriptor_Checksum_Insertion_Control
bogdanm 86:04dd9b1680ae 1374 * @{
bogdanm 86:04dd9b1680ae 1375 */
bogdanm 86:04dd9b1680ae 1376 #define ETH_DMATXDESC_CHECKSUMBYPASS ((uint32_t)0x00000000) /*!< Checksum engine bypass */
bogdanm 86:04dd9b1680ae 1377 #define ETH_DMATXDESC_CHECKSUMIPV4HEADER ((uint32_t)0x00400000) /*!< IPv4 header checksum insertion */
bogdanm 86:04dd9b1680ae 1378 #define ETH_DMATXDESC_CHECKSUMTCPUDPICMPSEGMENT ((uint32_t)0x00800000) /*!< TCP/UDP/ICMP checksum insertion. Pseudo header checksum is assumed to be present */
bogdanm 86:04dd9b1680ae 1379 #define ETH_DMATXDESC_CHECKSUMTCPUDPICMPFULL ((uint32_t)0x00C00000) /*!< TCP/UDP/ICMP checksum fully in hardware including pseudo header */
bogdanm 86:04dd9b1680ae 1380 #define IS_ETH_DMA_TXDESC_CHECKSUM(CHECKSUM) (((CHECKSUM) == ETH_DMATXDESC_CHECKSUMBYPASS) || \
bogdanm 86:04dd9b1680ae 1381 ((CHECKSUM) == ETH_DMATXDESC_CHECKSUMIPV4HEADER) || \
bogdanm 86:04dd9b1680ae 1382 ((CHECKSUM) == ETH_DMATXDESC_CHECKSUMTCPUDPICMPSEGMENT) || \
bogdanm 86:04dd9b1680ae 1383 ((CHECKSUM) == ETH_DMATXDESC_CHECKSUMTCPUDPICMPFULL))
bogdanm 86:04dd9b1680ae 1384 /**
bogdanm 86:04dd9b1680ae 1385 * @brief ETH DMA Tx Desciptor buffer size
bogdanm 86:04dd9b1680ae 1386 */
bogdanm 86:04dd9b1680ae 1387 #define IS_ETH_DMATXDESC_BUFFER_SIZE(SIZE) ((SIZE) <= 0x1FFF)
bogdanm 86:04dd9b1680ae 1388
bogdanm 86:04dd9b1680ae 1389 /**
bogdanm 86:04dd9b1680ae 1390 * @}
bogdanm 86:04dd9b1680ae 1391 */
bogdanm 86:04dd9b1680ae 1392
bogdanm 86:04dd9b1680ae 1393 /** @defgroup ETH_DMA_Rx_descriptor_flags
bogdanm 86:04dd9b1680ae 1394 * @{
bogdanm 86:04dd9b1680ae 1395 */
bogdanm 86:04dd9b1680ae 1396 #define IS_ETH_DMARXDESC_GET_FLAG(FLAG) (((FLAG) == ETH_DMARXDESC_OWN) || \
bogdanm 86:04dd9b1680ae 1397 ((FLAG) == ETH_DMARXDESC_AFM) || \
bogdanm 86:04dd9b1680ae 1398 ((FLAG) == ETH_DMARXDESC_ES) || \
bogdanm 86:04dd9b1680ae 1399 ((FLAG) == ETH_DMARXDESC_DE) || \
bogdanm 86:04dd9b1680ae 1400 ((FLAG) == ETH_DMARXDESC_SAF) || \
bogdanm 86:04dd9b1680ae 1401 ((FLAG) == ETH_DMARXDESC_LE) || \
bogdanm 86:04dd9b1680ae 1402 ((FLAG) == ETH_DMARXDESC_OE) || \
bogdanm 86:04dd9b1680ae 1403 ((FLAG) == ETH_DMARXDESC_VLAN) || \
bogdanm 86:04dd9b1680ae 1404 ((FLAG) == ETH_DMARXDESC_FS) || \
bogdanm 86:04dd9b1680ae 1405 ((FLAG) == ETH_DMARXDESC_LS) || \
bogdanm 86:04dd9b1680ae 1406 ((FLAG) == ETH_DMARXDESC_IPV4HCE) || \
bogdanm 86:04dd9b1680ae 1407 ((FLAG) == ETH_DMARXDESC_LC) || \
bogdanm 86:04dd9b1680ae 1408 ((FLAG) == ETH_DMARXDESC_FT) || \
bogdanm 86:04dd9b1680ae 1409 ((FLAG) == ETH_DMARXDESC_RWT) || \
bogdanm 86:04dd9b1680ae 1410 ((FLAG) == ETH_DMARXDESC_RE) || \
bogdanm 86:04dd9b1680ae 1411 ((FLAG) == ETH_DMARXDESC_DBE) || \
bogdanm 86:04dd9b1680ae 1412 ((FLAG) == ETH_DMARXDESC_CE) || \
bogdanm 86:04dd9b1680ae 1413 ((FLAG) == ETH_DMARXDESC_MAMPCE))
bogdanm 86:04dd9b1680ae 1414
bogdanm 86:04dd9b1680ae 1415 /* ETHERNET DMA PTP Rx descriptor extended flags --------------------------------*/
bogdanm 86:04dd9b1680ae 1416 #define IS_ETH_DMAPTPRXDESC_GET_EXTENDED_FLAG(FLAG) (((FLAG) == ETH_DMAPTPRXDESC_PTPV) || \
bogdanm 86:04dd9b1680ae 1417 ((FLAG) == ETH_DMAPTPRXDESC_PTPFT) || \
bogdanm 86:04dd9b1680ae 1418 ((FLAG) == ETH_DMAPTPRXDESC_PTPMT) || \
bogdanm 86:04dd9b1680ae 1419 ((FLAG) == ETH_DMAPTPRXDESC_IPV6PR) || \
bogdanm 86:04dd9b1680ae 1420 ((FLAG) == ETH_DMAPTPRXDESC_IPV4PR) || \
bogdanm 86:04dd9b1680ae 1421 ((FLAG) == ETH_DMAPTPRXDESC_IPCB) || \
bogdanm 86:04dd9b1680ae 1422 ((FLAG) == ETH_DMAPTPRXDESC_IPPE) || \
bogdanm 86:04dd9b1680ae 1423 ((FLAG) == ETH_DMAPTPRXDESC_IPHE) || \
bogdanm 86:04dd9b1680ae 1424 ((FLAG) == ETH_DMAPTPRXDESC_IPPT))
bogdanm 86:04dd9b1680ae 1425
bogdanm 86:04dd9b1680ae 1426 /**
bogdanm 86:04dd9b1680ae 1427 * @}
bogdanm 86:04dd9b1680ae 1428 */
bogdanm 86:04dd9b1680ae 1429
bogdanm 86:04dd9b1680ae 1430 /** @defgroup ETH_DMA_Rx_descriptor_buffers_
bogdanm 86:04dd9b1680ae 1431 * @{
bogdanm 86:04dd9b1680ae 1432 */
bogdanm 86:04dd9b1680ae 1433 #define ETH_DMARXDESC_BUFFER1 ((uint32_t)0x00000000) /*!< DMA Rx Desc Buffer1 */
bogdanm 86:04dd9b1680ae 1434 #define ETH_DMARXDESC_BUFFER2 ((uint32_t)0x00000001) /*!< DMA Rx Desc Buffer2 */
bogdanm 86:04dd9b1680ae 1435 #define IS_ETH_DMA_RXDESC_BUFFER(BUFFER) (((BUFFER) == ETH_DMARXDESC_BUFFER1) || \
bogdanm 86:04dd9b1680ae 1436 ((BUFFER) == ETH_DMARXDESC_BUFFER2))
bogdanm 86:04dd9b1680ae 1437
bogdanm 86:04dd9b1680ae 1438
bogdanm 86:04dd9b1680ae 1439 /* ETHERNET DMA Tx descriptors Collision Count Shift */
bogdanm 86:04dd9b1680ae 1440 #define ETH_DMATXDESC_COLLISION_COUNTSHIFT ((uint32_t)3)
bogdanm 86:04dd9b1680ae 1441
bogdanm 86:04dd9b1680ae 1442 /* ETHERNET DMA Tx descriptors Buffer2 Size Shift */
bogdanm 86:04dd9b1680ae 1443 #define ETH_DMATXDESC_BUFFER2_SIZESHIFT ((uint32_t)16)
bogdanm 86:04dd9b1680ae 1444
bogdanm 86:04dd9b1680ae 1445 /* ETHERNET DMA Rx descriptors Frame Length Shift */
bogdanm 86:04dd9b1680ae 1446 #define ETH_DMARXDESC_FRAME_LENGTHSHIFT ((uint32_t)16)
bogdanm 86:04dd9b1680ae 1447
bogdanm 86:04dd9b1680ae 1448 /* ETHERNET DMA Rx descriptors Buffer2 Size Shift */
bogdanm 86:04dd9b1680ae 1449 #define ETH_DMARXDESC_BUFFER2_SIZESHIFT ((uint32_t)16)
bogdanm 86:04dd9b1680ae 1450
bogdanm 86:04dd9b1680ae 1451 /* ETHERNET DMA Rx descriptors Frame length Shift */
bogdanm 86:04dd9b1680ae 1452 #define ETH_DMARXDESC_FRAMELENGTHSHIFT ((uint32_t)16)
bogdanm 86:04dd9b1680ae 1453
bogdanm 86:04dd9b1680ae 1454 /**
bogdanm 86:04dd9b1680ae 1455 * @}
bogdanm 86:04dd9b1680ae 1456 */
bogdanm 86:04dd9b1680ae 1457
bogdanm 86:04dd9b1680ae 1458 /** @defgroup ETH_PMT_Flags
bogdanm 86:04dd9b1680ae 1459 * @{
bogdanm 86:04dd9b1680ae 1460 */
bogdanm 86:04dd9b1680ae 1461 #define ETH_PMT_FLAG_WUFFRPR ((uint32_t)0x80000000) /*!< Wake-Up Frame Filter Register Pointer Reset */
bogdanm 86:04dd9b1680ae 1462 #define ETH_PMT_FLAG_WUFR ((uint32_t)0x00000040) /*!< Wake-Up Frame Received */
bogdanm 86:04dd9b1680ae 1463 #define ETH_PMT_FLAG_MPR ((uint32_t)0x00000020) /*!< Magic Packet Received */
bogdanm 86:04dd9b1680ae 1464 #define IS_ETH_PMT_GET_FLAG(FLAG) (((FLAG) == ETH_PMT_FLAG_WUFR) || \
bogdanm 86:04dd9b1680ae 1465 ((FLAG) == ETH_PMT_FLAG_MPR))
bogdanm 86:04dd9b1680ae 1466 /**
bogdanm 86:04dd9b1680ae 1467 * @}
bogdanm 86:04dd9b1680ae 1468 */
bogdanm 86:04dd9b1680ae 1469
bogdanm 86:04dd9b1680ae 1470 /** @defgroup ETH_MMC_Tx_Interrupts
bogdanm 86:04dd9b1680ae 1471 * @{
bogdanm 86:04dd9b1680ae 1472 */
bogdanm 86:04dd9b1680ae 1473 #define ETH_MMC_IT_TGF ((uint32_t)0x00200000) /*!< When Tx good frame counter reaches half the maximum value */
bogdanm 86:04dd9b1680ae 1474 #define ETH_MMC_IT_TGFMSC ((uint32_t)0x00008000) /*!< When Tx good multi col counter reaches half the maximum value */
bogdanm 86:04dd9b1680ae 1475 #define ETH_MMC_IT_TGFSC ((uint32_t)0x00004000) /*!< When Tx good single col counter reaches half the maximum value */
bogdanm 86:04dd9b1680ae 1476
bogdanm 86:04dd9b1680ae 1477 /**
bogdanm 86:04dd9b1680ae 1478 * @}
bogdanm 86:04dd9b1680ae 1479 */
bogdanm 86:04dd9b1680ae 1480
bogdanm 86:04dd9b1680ae 1481 /** @defgroup ETH_MMC_Rx_Interrupts
bogdanm 86:04dd9b1680ae 1482 * @{
bogdanm 86:04dd9b1680ae 1483 */
bogdanm 86:04dd9b1680ae 1484 #define ETH_MMC_IT_RGUF ((uint32_t)0x10020000) /*!< When Rx good unicast frames counter reaches half the maximum value */
bogdanm 86:04dd9b1680ae 1485 #define ETH_MMC_IT_RFAE ((uint32_t)0x10000040) /*!< When Rx alignment error counter reaches half the maximum value */
bogdanm 86:04dd9b1680ae 1486 #define ETH_MMC_IT_RFCE ((uint32_t)0x10000020) /*!< When Rx crc error counter reaches half the maximum value */
bogdanm 86:04dd9b1680ae 1487 #define IS_ETH_MMC_IT(IT) (((((IT) & (uint32_t)0xFFDF3FFF) == 0x00) || (((IT) & (uint32_t)0xEFFDFF9F) == 0x00)) && \
bogdanm 86:04dd9b1680ae 1488 ((IT) != 0x00))
bogdanm 86:04dd9b1680ae 1489 #define IS_ETH_MMC_GET_IT(IT) (((IT) == ETH_MMC_IT_TGF) || ((IT) == ETH_MMC_IT_TGFMSC) || \
bogdanm 86:04dd9b1680ae 1490 ((IT) == ETH_MMC_IT_TGFSC) || ((IT) == ETH_MMC_IT_RGUF) || \
bogdanm 86:04dd9b1680ae 1491 ((IT) == ETH_MMC_IT_RFAE) || ((IT) == ETH_MMC_IT_RFCE))
bogdanm 86:04dd9b1680ae 1492 /**
bogdanm 86:04dd9b1680ae 1493 * @}
bogdanm 86:04dd9b1680ae 1494 */
bogdanm 86:04dd9b1680ae 1495
bogdanm 86:04dd9b1680ae 1496 /** @defgroup ETH_MMC_Registers
bogdanm 86:04dd9b1680ae 1497 * @{
bogdanm 86:04dd9b1680ae 1498 */
bogdanm 86:04dd9b1680ae 1499 #define ETH_MMCCR ((uint32_t)0x00000100) /*!< MMC CR register */
bogdanm 86:04dd9b1680ae 1500 #define ETH_MMCRIR ((uint32_t)0x00000104) /*!< MMC RIR register */
bogdanm 86:04dd9b1680ae 1501 #define ETH_MMCTIR ((uint32_t)0x00000108) /*!< MMC TIR register */
bogdanm 86:04dd9b1680ae 1502 #define ETH_MMCRIMR ((uint32_t)0x0000010C) /*!< MMC RIMR register */
bogdanm 86:04dd9b1680ae 1503 #define ETH_MMCTIMR ((uint32_t)0x00000110) /*!< MMC TIMR register */
bogdanm 86:04dd9b1680ae 1504 #define ETH_MMCTGFSCCR ((uint32_t)0x0000014C) /*!< MMC TGFSCCR register */
bogdanm 86:04dd9b1680ae 1505 #define ETH_MMCTGFMSCCR ((uint32_t)0x00000150) /*!< MMC TGFMSCCR register */
bogdanm 86:04dd9b1680ae 1506 #define ETH_MMCTGFCR ((uint32_t)0x00000168) /*!< MMC TGFCR register */
bogdanm 86:04dd9b1680ae 1507 #define ETH_MMCRFCECR ((uint32_t)0x00000194) /*!< MMC RFCECR register */
bogdanm 86:04dd9b1680ae 1508 #define ETH_MMCRFAECR ((uint32_t)0x00000198) /*!< MMC RFAECR register */
bogdanm 86:04dd9b1680ae 1509 #define ETH_MMCRGUFCR ((uint32_t)0x000001C4) /*!< MMC RGUFCR register */
bogdanm 86:04dd9b1680ae 1510
bogdanm 86:04dd9b1680ae 1511 /**
bogdanm 86:04dd9b1680ae 1512 * @brief ETH MMC registers
bogdanm 86:04dd9b1680ae 1513 */
bogdanm 86:04dd9b1680ae 1514 #define IS_ETH_MMC_REGISTER(REG) (((REG) == ETH_MMCCR) || ((REG) == ETH_MMCRIR) || \
bogdanm 86:04dd9b1680ae 1515 ((REG) == ETH_MMCTIR) || ((REG) == ETH_MMCRIMR) || \
bogdanm 86:04dd9b1680ae 1516 ((REG) == ETH_MMCTIMR) || ((REG) == ETH_MMCTGFSCCR) || \
bogdanm 86:04dd9b1680ae 1517 ((REG) == ETH_MMCTGFMSCCR) || ((REG) == ETH_MMCTGFCR) || \
bogdanm 86:04dd9b1680ae 1518 ((REG) == ETH_MMCRFCECR) || ((REG) == ETH_MMCRFAECR) || \
bogdanm 86:04dd9b1680ae 1519 ((REG) == ETH_MMCRGUFCR))
bogdanm 86:04dd9b1680ae 1520 /**
bogdanm 86:04dd9b1680ae 1521 * @}
bogdanm 86:04dd9b1680ae 1522 */
bogdanm 86:04dd9b1680ae 1523
bogdanm 86:04dd9b1680ae 1524 /** @defgroup ETH_MAC_Flags
bogdanm 86:04dd9b1680ae 1525 * @{
bogdanm 86:04dd9b1680ae 1526 */
bogdanm 86:04dd9b1680ae 1527 #define ETH_MAC_FLAG_TST ((uint32_t)0x00000200) /*!< Time stamp trigger flag (on MAC) */
bogdanm 86:04dd9b1680ae 1528 #define ETH_MAC_FLAG_MMCT ((uint32_t)0x00000040) /*!< MMC transmit flag */
bogdanm 86:04dd9b1680ae 1529 #define ETH_MAC_FLAG_MMCR ((uint32_t)0x00000020) /*!< MMC receive flag */
bogdanm 86:04dd9b1680ae 1530 #define ETH_MAC_FLAG_MMC ((uint32_t)0x00000010) /*!< MMC flag (on MAC) */
bogdanm 86:04dd9b1680ae 1531 #define ETH_MAC_FLAG_PMT ((uint32_t)0x00000008) /*!< PMT flag (on MAC) */
bogdanm 86:04dd9b1680ae 1532 #define IS_ETH_MAC_GET_FLAG(FLAG) (((FLAG) == ETH_MAC_FLAG_TST) || ((FLAG) == ETH_MAC_FLAG_MMCT) || \
bogdanm 86:04dd9b1680ae 1533 ((FLAG) == ETH_MAC_FLAG_MMCR) || ((FLAG) == ETH_MAC_FLAG_MMC) || \
bogdanm 86:04dd9b1680ae 1534 ((FLAG) == ETH_MAC_FLAG_PMT))
bogdanm 86:04dd9b1680ae 1535 /**
bogdanm 86:04dd9b1680ae 1536 * @}
bogdanm 86:04dd9b1680ae 1537 */
bogdanm 86:04dd9b1680ae 1538
bogdanm 86:04dd9b1680ae 1539 /** @defgroup ETH_DMA_Flags
bogdanm 86:04dd9b1680ae 1540 * @{
bogdanm 86:04dd9b1680ae 1541 */
bogdanm 86:04dd9b1680ae 1542 #define ETH_DMA_FLAG_TST ((uint32_t)0x20000000) /*!< Time-stamp trigger interrupt (on DMA) */
bogdanm 86:04dd9b1680ae 1543 #define ETH_DMA_FLAG_PMT ((uint32_t)0x10000000) /*!< PMT interrupt (on DMA) */
bogdanm 86:04dd9b1680ae 1544 #define ETH_DMA_FLAG_MMC ((uint32_t)0x08000000) /*!< MMC interrupt (on DMA) */
bogdanm 86:04dd9b1680ae 1545 #define ETH_DMA_FLAG_DATATRANSFERERROR ((uint32_t)0x00800000) /*!< Error bits 0-Rx DMA, 1-Tx DMA */
bogdanm 86:04dd9b1680ae 1546 #define ETH_DMA_FLAG_READWRITEERROR ((uint32_t)0x01000000) /*!< Error bits 0-write trnsf, 1-read transfr */
bogdanm 86:04dd9b1680ae 1547 #define ETH_DMA_FLAG_ACCESSERROR ((uint32_t)0x02000000) /*!< Error bits 0-data buffer, 1-desc. access */
bogdanm 86:04dd9b1680ae 1548 #define ETH_DMA_FLAG_NIS ((uint32_t)0x00010000) /*!< Normal interrupt summary flag */
bogdanm 86:04dd9b1680ae 1549 #define ETH_DMA_FLAG_AIS ((uint32_t)0x00008000) /*!< Abnormal interrupt summary flag */
bogdanm 86:04dd9b1680ae 1550 #define ETH_DMA_FLAG_ER ((uint32_t)0x00004000) /*!< Early receive flag */
bogdanm 86:04dd9b1680ae 1551 #define ETH_DMA_FLAG_FBE ((uint32_t)0x00002000) /*!< Fatal bus error flag */
bogdanm 86:04dd9b1680ae 1552 #define ETH_DMA_FLAG_ET ((uint32_t)0x00000400) /*!< Early transmit flag */
bogdanm 86:04dd9b1680ae 1553 #define ETH_DMA_FLAG_RWT ((uint32_t)0x00000200) /*!< Receive watchdog timeout flag */
bogdanm 86:04dd9b1680ae 1554 #define ETH_DMA_FLAG_RPS ((uint32_t)0x00000100) /*!< Receive process stopped flag */
bogdanm 86:04dd9b1680ae 1555 #define ETH_DMA_FLAG_RBU ((uint32_t)0x00000080) /*!< Receive buffer unavailable flag */
bogdanm 86:04dd9b1680ae 1556 #define ETH_DMA_FLAG_R ((uint32_t)0x00000040) /*!< Receive flag */
bogdanm 86:04dd9b1680ae 1557 #define ETH_DMA_FLAG_TU ((uint32_t)0x00000020) /*!< Underflow flag */
bogdanm 86:04dd9b1680ae 1558 #define ETH_DMA_FLAG_RO ((uint32_t)0x00000010) /*!< Overflow flag */
bogdanm 86:04dd9b1680ae 1559 #define ETH_DMA_FLAG_TJT ((uint32_t)0x00000008) /*!< Transmit jabber timeout flag */
bogdanm 86:04dd9b1680ae 1560 #define ETH_DMA_FLAG_TBU ((uint32_t)0x00000004) /*!< Transmit buffer unavailable flag */
bogdanm 86:04dd9b1680ae 1561 #define ETH_DMA_FLAG_TPS ((uint32_t)0x00000002) /*!< Transmit process stopped flag */
bogdanm 86:04dd9b1680ae 1562 #define ETH_DMA_FLAG_T ((uint32_t)0x00000001) /*!< Transmit flag */
bogdanm 86:04dd9b1680ae 1563
bogdanm 86:04dd9b1680ae 1564 #define IS_ETH_DMA_FLAG(FLAG) ((((FLAG) & (uint32_t)0xC7FE1800) == 0x00) && ((FLAG) != 0x00))
bogdanm 86:04dd9b1680ae 1565 #define IS_ETH_DMA_GET_FLAG(FLAG) (((FLAG) == ETH_DMA_FLAG_TST) || ((FLAG) == ETH_DMA_FLAG_PMT) || \
bogdanm 86:04dd9b1680ae 1566 ((FLAG) == ETH_DMA_FLAG_MMC) || ((FLAG) == ETH_DMA_FLAG_DATATRANSFERERROR) || \
bogdanm 86:04dd9b1680ae 1567 ((FLAG) == ETH_DMA_FLAG_READWRITEERROR) || ((FLAG) == ETH_DMA_FLAG_ACCESSERROR) || \
bogdanm 86:04dd9b1680ae 1568 ((FLAG) == ETH_DMA_FLAG_NIS) || ((FLAG) == ETH_DMA_FLAG_AIS) || \
bogdanm 86:04dd9b1680ae 1569 ((FLAG) == ETH_DMA_FLAG_ER) || ((FLAG) == ETH_DMA_FLAG_FBE) || \
bogdanm 86:04dd9b1680ae 1570 ((FLAG) == ETH_DMA_FLAG_ET) || ((FLAG) == ETH_DMA_FLAG_RWT) || \
bogdanm 86:04dd9b1680ae 1571 ((FLAG) == ETH_DMA_FLAG_RPS) || ((FLAG) == ETH_DMA_FLAG_RBU) || \
bogdanm 86:04dd9b1680ae 1572 ((FLAG) == ETH_DMA_FLAG_R) || ((FLAG) == ETH_DMA_FLAG_TU) || \
bogdanm 86:04dd9b1680ae 1573 ((FLAG) == ETH_DMA_FLAG_RO) || ((FLAG) == ETH_DMA_FLAG_TJT) || \
bogdanm 86:04dd9b1680ae 1574 ((FLAG) == ETH_DMA_FLAG_TBU) || ((FLAG) == ETH_DMA_FLAG_TPS) || \
bogdanm 86:04dd9b1680ae 1575 ((FLAG) == ETH_DMA_FLAG_T))
bogdanm 86:04dd9b1680ae 1576 /**
bogdanm 86:04dd9b1680ae 1577 * @}
bogdanm 86:04dd9b1680ae 1578 */
bogdanm 86:04dd9b1680ae 1579
bogdanm 86:04dd9b1680ae 1580 /** @defgroup ETH_MAC_Interrupts
bogdanm 86:04dd9b1680ae 1581 * @{
bogdanm 86:04dd9b1680ae 1582 */
bogdanm 86:04dd9b1680ae 1583 #define ETH_MAC_IT_TST ((uint32_t)0x00000200) /*!< Time stamp trigger interrupt (on MAC) */
bogdanm 86:04dd9b1680ae 1584 #define ETH_MAC_IT_MMCT ((uint32_t)0x00000040) /*!< MMC transmit interrupt */
bogdanm 86:04dd9b1680ae 1585 #define ETH_MAC_IT_MMCR ((uint32_t)0x00000020) /*!< MMC receive interrupt */
bogdanm 86:04dd9b1680ae 1586 #define ETH_MAC_IT_MMC ((uint32_t)0x00000010) /*!< MMC interrupt (on MAC) */
bogdanm 86:04dd9b1680ae 1587 #define ETH_MAC_IT_PMT ((uint32_t)0x00000008) /*!< PMT interrupt (on MAC) */
bogdanm 86:04dd9b1680ae 1588 #define IS_ETH_MAC_IT(IT) ((((IT) & (uint32_t)0xFFFFFDF7) == 0x00) && ((IT) != 0x00))
bogdanm 86:04dd9b1680ae 1589 #define IS_ETH_MAC_GET_IT(IT) (((IT) == ETH_MAC_IT_TST) || ((IT) == ETH_MAC_IT_MMCT) || \
bogdanm 86:04dd9b1680ae 1590 ((IT) == ETH_MAC_IT_MMCR) || ((IT) == ETH_MAC_IT_MMC) || \
bogdanm 86:04dd9b1680ae 1591 ((IT) == ETH_MAC_IT_PMT))
bogdanm 86:04dd9b1680ae 1592 /**
bogdanm 86:04dd9b1680ae 1593 * @}
bogdanm 86:04dd9b1680ae 1594 */
bogdanm 86:04dd9b1680ae 1595
bogdanm 86:04dd9b1680ae 1596 /** @defgroup ETH_DMA_Interrupts
bogdanm 86:04dd9b1680ae 1597 * @{
bogdanm 86:04dd9b1680ae 1598 */
bogdanm 86:04dd9b1680ae 1599 #define ETH_DMA_IT_TST ((uint32_t)0x20000000) /*!< Time-stamp trigger interrupt (on DMA) */
bogdanm 86:04dd9b1680ae 1600 #define ETH_DMA_IT_PMT ((uint32_t)0x10000000) /*!< PMT interrupt (on DMA) */
bogdanm 86:04dd9b1680ae 1601 #define ETH_DMA_IT_MMC ((uint32_t)0x08000000) /*!< MMC interrupt (on DMA) */
bogdanm 86:04dd9b1680ae 1602 #define ETH_DMA_IT_NIS ((uint32_t)0x00010000) /*!< Normal interrupt summary */
bogdanm 86:04dd9b1680ae 1603 #define ETH_DMA_IT_AIS ((uint32_t)0x00008000) /*!< Abnormal interrupt summary */
bogdanm 86:04dd9b1680ae 1604 #define ETH_DMA_IT_ER ((uint32_t)0x00004000) /*!< Early receive interrupt */
bogdanm 86:04dd9b1680ae 1605 #define ETH_DMA_IT_FBE ((uint32_t)0x00002000) /*!< Fatal bus error interrupt */
bogdanm 86:04dd9b1680ae 1606 #define ETH_DMA_IT_ET ((uint32_t)0x00000400) /*!< Early transmit interrupt */
bogdanm 86:04dd9b1680ae 1607 #define ETH_DMA_IT_RWT ((uint32_t)0x00000200) /*!< Receive watchdog timeout interrupt */
bogdanm 86:04dd9b1680ae 1608 #define ETH_DMA_IT_RPS ((uint32_t)0x00000100) /*!< Receive process stopped interrupt */
bogdanm 86:04dd9b1680ae 1609 #define ETH_DMA_IT_RBU ((uint32_t)0x00000080) /*!< Receive buffer unavailable interrupt */
bogdanm 86:04dd9b1680ae 1610 #define ETH_DMA_IT_R ((uint32_t)0x00000040) /*!< Receive interrupt */
bogdanm 86:04dd9b1680ae 1611 #define ETH_DMA_IT_TU ((uint32_t)0x00000020) /*!< Underflow interrupt */
bogdanm 86:04dd9b1680ae 1612 #define ETH_DMA_IT_RO ((uint32_t)0x00000010) /*!< Overflow interrupt */
bogdanm 86:04dd9b1680ae 1613 #define ETH_DMA_IT_TJT ((uint32_t)0x00000008) /*!< Transmit jabber timeout interrupt */
bogdanm 86:04dd9b1680ae 1614 #define ETH_DMA_IT_TBU ((uint32_t)0x00000004) /*!< Transmit buffer unavailable interrupt */
bogdanm 86:04dd9b1680ae 1615 #define ETH_DMA_IT_TPS ((uint32_t)0x00000002) /*!< Transmit process stopped interrupt */
bogdanm 86:04dd9b1680ae 1616 #define ETH_DMA_IT_T ((uint32_t)0x00000001) /*!< Transmit interrupt */
bogdanm 86:04dd9b1680ae 1617
bogdanm 86:04dd9b1680ae 1618 #define IS_ETH_DMA_IT(IT) ((((IT) & (uint32_t)0xC7FE1800) == 0x00) && ((IT) != 0x00))
bogdanm 86:04dd9b1680ae 1619 #define IS_ETH_DMA_GET_IT(IT) (((IT) == ETH_DMA_IT_TST) || ((IT) == ETH_DMA_IT_PMT) || \
bogdanm 86:04dd9b1680ae 1620 ((IT) == ETH_DMA_IT_MMC) || ((IT) == ETH_DMA_IT_NIS) || \
bogdanm 86:04dd9b1680ae 1621 ((IT) == ETH_DMA_IT_AIS) || ((IT) == ETH_DMA_IT_ER) || \
bogdanm 86:04dd9b1680ae 1622 ((IT) == ETH_DMA_IT_FBE) || ((IT) == ETH_DMA_IT_ET) || \
bogdanm 86:04dd9b1680ae 1623 ((IT) == ETH_DMA_IT_RWT) || ((IT) == ETH_DMA_IT_RPS) || \
bogdanm 86:04dd9b1680ae 1624 ((IT) == ETH_DMA_IT_RBU) || ((IT) == ETH_DMA_IT_R) || \
bogdanm 86:04dd9b1680ae 1625 ((IT) == ETH_DMA_IT_TU) || ((IT) == ETH_DMA_IT_RO) || \
bogdanm 86:04dd9b1680ae 1626 ((IT) == ETH_DMA_IT_TJT) || ((IT) == ETH_DMA_IT_TBU) || \
bogdanm 86:04dd9b1680ae 1627 ((IT) == ETH_DMA_IT_TPS) || ((IT) == ETH_DMA_IT_T))
bogdanm 86:04dd9b1680ae 1628
bogdanm 86:04dd9b1680ae 1629 /**
bogdanm 86:04dd9b1680ae 1630 * @}
bogdanm 86:04dd9b1680ae 1631 */
bogdanm 86:04dd9b1680ae 1632
bogdanm 86:04dd9b1680ae 1633 /** @defgroup ETH_DMA_transmit_process_state_
bogdanm 86:04dd9b1680ae 1634 * @{
bogdanm 86:04dd9b1680ae 1635 */
bogdanm 86:04dd9b1680ae 1636 #define ETH_DMA_TRANSMITPROCESS_STOPPED ((uint32_t)0x00000000) /*!< Stopped - Reset or Stop Tx Command issued */
bogdanm 86:04dd9b1680ae 1637 #define ETH_DMA_TRANSMITPROCESS_FETCHING ((uint32_t)0x00100000) /*!< Running - fetching the Tx descriptor */
bogdanm 86:04dd9b1680ae 1638 #define ETH_DMA_TRANSMITPROCESS_WAITING ((uint32_t)0x00200000) /*!< Running - waiting for status */
bogdanm 86:04dd9b1680ae 1639 #define ETH_DMA_TRANSMITPROCESS_READING ((uint32_t)0x00300000) /*!< Running - reading the data from host memory */
bogdanm 86:04dd9b1680ae 1640 #define ETH_DMA_TRANSMITPROCESS_SUSPENDED ((uint32_t)0x00600000) /*!< Suspended - Tx Descriptor unavailable */
bogdanm 86:04dd9b1680ae 1641 #define ETH_DMA_TRANSMITPROCESS_CLOSING ((uint32_t)0x00700000) /*!< Running - closing Rx descriptor */
bogdanm 86:04dd9b1680ae 1642
bogdanm 86:04dd9b1680ae 1643 /**
bogdanm 86:04dd9b1680ae 1644 * @}
bogdanm 86:04dd9b1680ae 1645 */
bogdanm 86:04dd9b1680ae 1646
bogdanm 86:04dd9b1680ae 1647
bogdanm 86:04dd9b1680ae 1648 /** @defgroup ETH_DMA_receive_process_state_
bogdanm 86:04dd9b1680ae 1649 * @{
bogdanm 86:04dd9b1680ae 1650 */
bogdanm 86:04dd9b1680ae 1651 #define ETH_DMA_RECEIVEPROCESS_STOPPED ((uint32_t)0x00000000) /*!< Stopped - Reset or Stop Rx Command issued */
bogdanm 86:04dd9b1680ae 1652 #define ETH_DMA_RECEIVEPROCESS_FETCHING ((uint32_t)0x00020000) /*!< Running - fetching the Rx descriptor */
bogdanm 86:04dd9b1680ae 1653 #define ETH_DMA_RECEIVEPROCESS_WAITING ((uint32_t)0x00060000) /*!< Running - waiting for packet */
bogdanm 86:04dd9b1680ae 1654 #define ETH_DMA_RECEIVEPROCESS_SUSPENDED ((uint32_t)0x00080000) /*!< Suspended - Rx Descriptor unavailable */
bogdanm 86:04dd9b1680ae 1655 #define ETH_DMA_RECEIVEPROCESS_CLOSING ((uint32_t)0x000A0000) /*!< Running - closing descriptor */
bogdanm 86:04dd9b1680ae 1656 #define ETH_DMA_RECEIVEPROCESS_QUEUING ((uint32_t)0x000E0000) /*!< Running - queuing the receive frame into host memory */
bogdanm 86:04dd9b1680ae 1657
bogdanm 86:04dd9b1680ae 1658 /**
bogdanm 86:04dd9b1680ae 1659 * @}
bogdanm 86:04dd9b1680ae 1660 */
bogdanm 86:04dd9b1680ae 1661
bogdanm 86:04dd9b1680ae 1662 /** @defgroup ETH_DMA_overflow_
bogdanm 86:04dd9b1680ae 1663 * @{
bogdanm 86:04dd9b1680ae 1664 */
bogdanm 86:04dd9b1680ae 1665 #define ETH_DMA_OVERFLOW_RXFIFOCOUNTER ((uint32_t)0x10000000) /*!< Overflow bit for FIFO overflow counter */
bogdanm 86:04dd9b1680ae 1666 #define ETH_DMA_OVERFLOW_MISSEDFRAMECOUNTER ((uint32_t)0x00010000) /*!< Overflow bit for missed frame counter */
bogdanm 86:04dd9b1680ae 1667 #define IS_ETH_DMA_GET_OVERFLOW(OVERFLOW) (((OVERFLOW) == ETH_DMA_OVERFLOW_RXFIFOCOUNTER) || \
bogdanm 86:04dd9b1680ae 1668 ((OVERFLOW) == ETH_DMA_OVERFLOW_MISSEDFRAMECOUNTER))
bogdanm 86:04dd9b1680ae 1669 /**
bogdanm 86:04dd9b1680ae 1670 * @}
bogdanm 86:04dd9b1680ae 1671 */
bogdanm 86:04dd9b1680ae 1672
bogdanm 86:04dd9b1680ae 1673 /* ETHERNET MAC address offsets */
bogdanm 86:04dd9b1680ae 1674 #define ETH_MAC_ADDR_HBASE (uint32_t)(ETH_MAC_BASE + (uint32_t)0x40) /* ETHERNET MAC address high offset */
bogdanm 86:04dd9b1680ae 1675 #define ETH_MAC_ADDR_LBASE (uint32_t)(ETH_MAC_BASE + (uint32_t)0x44) /* ETHERNET MAC address low offset */
bogdanm 86:04dd9b1680ae 1676
bogdanm 86:04dd9b1680ae 1677 /* ETHERNET MACMIIAR register Mask */
bogdanm 86:04dd9b1680ae 1678 #define MACMIIAR_CR_MASK ((uint32_t)0xFFFFFFE3)
bogdanm 86:04dd9b1680ae 1679
bogdanm 86:04dd9b1680ae 1680 /* ETHERNET MACCR register Mask */
bogdanm 86:04dd9b1680ae 1681 #define MACCR_CLEAR_MASK ((uint32_t)0xFF20810F)
bogdanm 86:04dd9b1680ae 1682
bogdanm 86:04dd9b1680ae 1683 /* ETHERNET MACFCR register Mask */
bogdanm 86:04dd9b1680ae 1684 #define MACFCR_CLEAR_MASK ((uint32_t)0x0000FF41)
bogdanm 86:04dd9b1680ae 1685
bogdanm 86:04dd9b1680ae 1686
bogdanm 86:04dd9b1680ae 1687 /* ETHERNET DMAOMR register Mask */
bogdanm 86:04dd9b1680ae 1688 #define DMAOMR_CLEAR_MASK ((uint32_t)0xF8DE3F23)
bogdanm 86:04dd9b1680ae 1689
bogdanm 86:04dd9b1680ae 1690
bogdanm 86:04dd9b1680ae 1691 /* ETHERNET Remote Wake-up frame register length */
bogdanm 86:04dd9b1680ae 1692 #define ETH_WAKEUP_REGISTER_LENGTH 8
bogdanm 86:04dd9b1680ae 1693
bogdanm 86:04dd9b1680ae 1694 /* ETHERNET Missed frames counter Shift */
bogdanm 86:04dd9b1680ae 1695 #define ETH_DMA_RX_OVERFLOW_MISSEDFRAMES_COUNTERSHIFT 17
bogdanm 86:04dd9b1680ae 1696
bogdanm 86:04dd9b1680ae 1697 /**
bogdanm 86:04dd9b1680ae 1698 * @}
bogdanm 86:04dd9b1680ae 1699 */
bogdanm 86:04dd9b1680ae 1700
bogdanm 86:04dd9b1680ae 1701 /* Exported macro ------------------------------------------------------------*/
bogdanm 86:04dd9b1680ae 1702
bogdanm 86:04dd9b1680ae 1703 /** @brief Reset ETH handle state
bogdanm 86:04dd9b1680ae 1704 * @param __HANDLE__: specifies the ETH handle.
bogdanm 86:04dd9b1680ae 1705 * @retval None
bogdanm 86:04dd9b1680ae 1706 */
bogdanm 86:04dd9b1680ae 1707 #define __HAL_ETH_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_ETH_STATE_RESET)
bogdanm 86:04dd9b1680ae 1708
bogdanm 86:04dd9b1680ae 1709 /**
bogdanm 86:04dd9b1680ae 1710 * @brief Checks whether the specified ETHERNET DMA Tx Desc flag is set or not.
bogdanm 86:04dd9b1680ae 1711 * @param __HANDLE__: ETH Handle
bogdanm 86:04dd9b1680ae 1712 * @param __FLAG__: specifies the flag to check.
bogdanm 86:04dd9b1680ae 1713 * @retval the ETH_DMATxDescFlag (SET or RESET).
bogdanm 86:04dd9b1680ae 1714 */
bogdanm 86:04dd9b1680ae 1715 #define __HAL_ETH_DMATXDESC_GET_FLAG(__HANDLE__, __FLAG__) ((__HANDLE__)->TxDesc->Status & (__FLAG__) == (__FLAG__))
bogdanm 86:04dd9b1680ae 1716
bogdanm 86:04dd9b1680ae 1717 /**
bogdanm 86:04dd9b1680ae 1718 * @brief Checks whether the specified ETHERNET DMA Rx Desc flag is set or not.
bogdanm 86:04dd9b1680ae 1719 * @param __HANDLE__: ETH Handle
bogdanm 86:04dd9b1680ae 1720 * @param __FLAG__: specifies the flag to check.
bogdanm 86:04dd9b1680ae 1721 * @retval the ETH_DMATxDescFlag (SET or RESET).
bogdanm 86:04dd9b1680ae 1722 */
bogdanm 86:04dd9b1680ae 1723 #define __HAL_ETH_DMARXDESC_GET_FLAG(__HANDLE__, __FLAG__) ((__HANDLE__)->RxDesc->Status & (__FLAG__) == (__FLAG__))
bogdanm 86:04dd9b1680ae 1724
bogdanm 86:04dd9b1680ae 1725 /**
bogdanm 86:04dd9b1680ae 1726 * @brief Enables the specified DMA Rx Desc receive interrupt.
bogdanm 86:04dd9b1680ae 1727 * @param __HANDLE__: ETH Handle
bogdanm 86:04dd9b1680ae 1728 * @retval None
bogdanm 86:04dd9b1680ae 1729 */
bogdanm 86:04dd9b1680ae 1730 #define __HAL_ETH_DMARXDESC_ENABLE_IT(__HANDLE__) ((__HANDLE__)->RxDesc->ControlBufferSize &=(~(uint32_t)ETH_DMARXDESC_DIC))
bogdanm 86:04dd9b1680ae 1731
bogdanm 86:04dd9b1680ae 1732 /**
bogdanm 86:04dd9b1680ae 1733 * @brief Disables the specified DMA Rx Desc receive interrupt.
bogdanm 86:04dd9b1680ae 1734 * @param __HANDLE__: ETH Handle
bogdanm 86:04dd9b1680ae 1735 * @retval None
bogdanm 86:04dd9b1680ae 1736 */
bogdanm 86:04dd9b1680ae 1737 #define __HAL_ETH_DMARXDESC_DISABLE_IT(__HANDLE__) ((__HANDLE__)->RxDesc->ControlBufferSize |= ETH_DMARXDESC_DIC)
bogdanm 86:04dd9b1680ae 1738
bogdanm 86:04dd9b1680ae 1739 /**
bogdanm 86:04dd9b1680ae 1740 * @brief Set the specified DMA Rx Desc Own bit.
bogdanm 86:04dd9b1680ae 1741 * @param __HANDLE__: ETH Handle
bogdanm 86:04dd9b1680ae 1742 * @retval None
bogdanm 86:04dd9b1680ae 1743 */
bogdanm 86:04dd9b1680ae 1744 #define __HAL_ETH_DMARXDESC_SET_OWN_BIT(__HANDLE__) ((__HANDLE__)->RxDesc->Status |= ETH_DMARXDESC_OWN)
bogdanm 86:04dd9b1680ae 1745
bogdanm 86:04dd9b1680ae 1746 /**
bogdanm 86:04dd9b1680ae 1747 * @brief Returns the specified ETHERNET DMA Tx Desc collision count.
bogdanm 86:04dd9b1680ae 1748 * @param __HANDLE__: ETH Handle
bogdanm 86:04dd9b1680ae 1749 * @retval The Transmit descriptor collision counter value.
bogdanm 86:04dd9b1680ae 1750 */
bogdanm 86:04dd9b1680ae 1751 #define __HAL_ETH_DMATXDESC_GET_COLLISION_COUNT(__HANDLE__) (((__HANDLE__)->TxDesc->Status & ETH_DMATXDESC_CC) >> ETH_DMATXDESC_COLLISION_COUNTSHIFT)
bogdanm 86:04dd9b1680ae 1752
bogdanm 86:04dd9b1680ae 1753 /**
bogdanm 86:04dd9b1680ae 1754 * @brief Set the specified DMA Tx Desc Own bit.
bogdanm 86:04dd9b1680ae 1755 * @param __HANDLE__: ETH Handle
bogdanm 86:04dd9b1680ae 1756 * @retval None
bogdanm 86:04dd9b1680ae 1757 */
bogdanm 86:04dd9b1680ae 1758 #define __HAL_ETH_DMATXDESC_SET_OWN_BIT(__HANDLE__) ((__HANDLE__)->TxDesc->Status |= ETH_DMATXDESC_OWN)
bogdanm 86:04dd9b1680ae 1759
bogdanm 86:04dd9b1680ae 1760 /**
bogdanm 86:04dd9b1680ae 1761 * @brief Enables the specified DMA Tx Desc Transmit interrupt.
bogdanm 86:04dd9b1680ae 1762 * @param __HANDLE__: ETH Handle
bogdanm 86:04dd9b1680ae 1763 * @retval None
bogdanm 86:04dd9b1680ae 1764 */
bogdanm 86:04dd9b1680ae 1765 #define __HAL_ETH_DMATXDESC_ENABLE_IT(__HANDLE__) ((__HANDLE__)->TxDesc->Status |= ETH_DMATXDESC_IC)
bogdanm 86:04dd9b1680ae 1766
bogdanm 86:04dd9b1680ae 1767 /**
bogdanm 86:04dd9b1680ae 1768 * @brief Disables the specified DMA Tx Desc Transmit interrupt.
bogdanm 86:04dd9b1680ae 1769 * @param __HANDLE__: ETH Handle
bogdanm 86:04dd9b1680ae 1770 * @retval None
bogdanm 86:04dd9b1680ae 1771 */
bogdanm 86:04dd9b1680ae 1772 #define __HAL_ETH_DMATXDESC_DISABLE_IT(__HANDLE__) ((__HANDLE__)->TxDesc->Status &= ~ETH_DMATXDESC_IC)
bogdanm 86:04dd9b1680ae 1773
bogdanm 86:04dd9b1680ae 1774 /**
bogdanm 86:04dd9b1680ae 1775 * @brief Selects the specified ETHERNET DMA Tx Desc Checksum Insertion.
bogdanm 86:04dd9b1680ae 1776 * @param __HANDLE__: ETH Handle
bogdanm 86:04dd9b1680ae 1777 * @param __CHECKSUM__: specifies is the DMA Tx desc checksum insertion.
bogdanm 86:04dd9b1680ae 1778 * This parameter can be one of the following values:
bogdanm 86:04dd9b1680ae 1779 * @arg ETH_DMATXDESC_CHECKSUMBYPASS : Checksum bypass
bogdanm 86:04dd9b1680ae 1780 * @arg ETH_DMATXDESC_CHECKSUMIPV4HEADER : IPv4 header checksum
bogdanm 86:04dd9b1680ae 1781 * @arg ETH_DMATXDESC_CHECKSUMTCPUDPICMPSEGMENT : TCP/UDP/ICMP checksum. Pseudo header checksum is assumed to be present
bogdanm 86:04dd9b1680ae 1782 * @arg ETH_DMATXDESC_CHECKSUMTCPUDPICMPFULL : TCP/UDP/ICMP checksum fully in hardware including pseudo header
bogdanm 86:04dd9b1680ae 1783 * @retval None
bogdanm 86:04dd9b1680ae 1784 */
bogdanm 86:04dd9b1680ae 1785 #define __HAL_ETH_DMATXDESC_CHECKSUM_INSERTION(__HANDLE__, __CHECKSUM__) ((__HANDLE__)->TxDesc->Status |= (__CHECKSUM__))
bogdanm 86:04dd9b1680ae 1786
bogdanm 86:04dd9b1680ae 1787 /**
bogdanm 86:04dd9b1680ae 1788 * @brief Enables the DMA Tx Desc CRC.
bogdanm 86:04dd9b1680ae 1789 * @param __HANDLE__: ETH Handle
bogdanm 86:04dd9b1680ae 1790 * @retval None
bogdanm 86:04dd9b1680ae 1791 */
bogdanm 86:04dd9b1680ae 1792 #define __HAL_ETH_DMATXDESC_CRC_ENABLE(__HANDLE__) ((__HANDLE__)->TxDesc->Status &= ~ETH_DMATXDESC_DC)
bogdanm 86:04dd9b1680ae 1793
bogdanm 86:04dd9b1680ae 1794 /**
bogdanm 86:04dd9b1680ae 1795 * @brief Disables the DMA Tx Desc CRC.
bogdanm 86:04dd9b1680ae 1796 * @param __HANDLE__: ETH Handle
bogdanm 86:04dd9b1680ae 1797 * @retval None
bogdanm 86:04dd9b1680ae 1798 */
bogdanm 86:04dd9b1680ae 1799 #define __HAL_ETH_DMATXDESC_CRC_DISABLE(__HANDLE__) ((__HANDLE__)->TxDesc->Status |= ETH_DMATXDESC_DC)
bogdanm 86:04dd9b1680ae 1800
bogdanm 86:04dd9b1680ae 1801 /**
bogdanm 86:04dd9b1680ae 1802 * @brief Enables the DMA Tx Desc padding for frame shorter than 64 bytes.
bogdanm 86:04dd9b1680ae 1803 * @param __HANDLE__: ETH Handle
bogdanm 86:04dd9b1680ae 1804 * @retval None
bogdanm 86:04dd9b1680ae 1805 */
bogdanm 86:04dd9b1680ae 1806 #define __HAL_ETH_DMATXDESC_SHORT_FRAME_PADDING_ENABLE(__HANDLE__) ((__HANDLE__)->TxDesc->Status &= ~ETH_DMATXDESC_DP)
bogdanm 86:04dd9b1680ae 1807
bogdanm 86:04dd9b1680ae 1808 /**
bogdanm 86:04dd9b1680ae 1809 * @brief Disables the DMA Tx Desc padding for frame shorter than 64 bytes.
bogdanm 86:04dd9b1680ae 1810 * @param __HANDLE__: ETH Handle
bogdanm 86:04dd9b1680ae 1811 * @retval None
bogdanm 86:04dd9b1680ae 1812 */
bogdanm 86:04dd9b1680ae 1813 #define __HAL_ETH_DMATXDESC_SHORT_FRAME_PADDING_DISABLE(__HANDLE__) ((__HANDLE__)->TxDesc->Status |= ETH_DMATXDESC_DP)
bogdanm 86:04dd9b1680ae 1814
bogdanm 86:04dd9b1680ae 1815 /**
bogdanm 86:04dd9b1680ae 1816 * @brief Enables the specified ETHERNET MAC interrupts.
bogdanm 86:04dd9b1680ae 1817 * @param __HANDLE__ : ETH Handle
bogdanm 86:04dd9b1680ae 1818 * @param __INTERRUPT__: specifies the ETHERNET MAC interrupt sources to be
bogdanm 86:04dd9b1680ae 1819 * enabled or disabled.
bogdanm 86:04dd9b1680ae 1820 * This parameter can be any combination of the following values:
bogdanm 86:04dd9b1680ae 1821 * @arg ETH_MAC_IT_TST : Time stamp trigger interrupt
bogdanm 86:04dd9b1680ae 1822 * @arg ETH_MAC_IT_PMT : PMT interrupt
bogdanm 86:04dd9b1680ae 1823 * @retval None
bogdanm 86:04dd9b1680ae 1824 */
bogdanm 86:04dd9b1680ae 1825 #define __HAL_ETH_MAC_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->MACIMR |= (__INTERRUPT__))
bogdanm 86:04dd9b1680ae 1826
bogdanm 86:04dd9b1680ae 1827 /**
bogdanm 86:04dd9b1680ae 1828 * @brief Disables the specified ETHERNET MAC interrupts.
bogdanm 86:04dd9b1680ae 1829 * @param __HANDLE__ : ETH Handle
bogdanm 86:04dd9b1680ae 1830 * @param __INTERRUPT__: specifies the ETHERNET MAC interrupt sources to be
bogdanm 86:04dd9b1680ae 1831 * enabled or disabled.
bogdanm 86:04dd9b1680ae 1832 * This parameter can be any combination of the following values:
bogdanm 86:04dd9b1680ae 1833 * @arg ETH_MAC_IT_TST : Time stamp trigger interrupt
bogdanm 86:04dd9b1680ae 1834 * @arg ETH_MAC_IT_PMT : PMT interrupt
bogdanm 86:04dd9b1680ae 1835 * @retval None
bogdanm 86:04dd9b1680ae 1836 */
bogdanm 86:04dd9b1680ae 1837 #define __HAL_ETH_MAC_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->MACIMR &= ~(__INTERRUPT__))
bogdanm 86:04dd9b1680ae 1838
bogdanm 86:04dd9b1680ae 1839 /**
bogdanm 86:04dd9b1680ae 1840 * @brief Initiate a Pause Control Frame (Full-duplex only).
bogdanm 86:04dd9b1680ae 1841 * @param __HANDLE__: ETH Handle
bogdanm 86:04dd9b1680ae 1842 * @retval None
bogdanm 86:04dd9b1680ae 1843 */
bogdanm 86:04dd9b1680ae 1844 #define __HAL_ETH_INITIATE_PAUSE_CONTROL_FRAME(__HANDLE__) ((__HANDLE__)->Instance->MACFCR |= ETH_MACFCR_FCBBPA)
bogdanm 86:04dd9b1680ae 1845
bogdanm 86:04dd9b1680ae 1846 /**
bogdanm 86:04dd9b1680ae 1847 * @brief Checks whether the ETHERNET flow control busy bit is set or not.
bogdanm 86:04dd9b1680ae 1848 * @param __HANDLE__: ETH Handle
bogdanm 86:04dd9b1680ae 1849 * @retval The new state of flow control busy status bit (SET or RESET).
bogdanm 86:04dd9b1680ae 1850 */
bogdanm 86:04dd9b1680ae 1851 #define __HAL_ETH_GET_FLOW_CONTROL_BUSY_STATUS(__HANDLE__) (((__HANDLE__)->Instance->MACFCR & ETH_MACFCR_FCBBPA) == ETH_MACFCR_FCBBPA)
bogdanm 86:04dd9b1680ae 1852
bogdanm 86:04dd9b1680ae 1853 /**
bogdanm 86:04dd9b1680ae 1854 * @brief Enables the MAC Back Pressure operation activation (Half-duplex only).
bogdanm 86:04dd9b1680ae 1855 * @param __HANDLE__: ETH Handle
bogdanm 86:04dd9b1680ae 1856 * @retval None
bogdanm 86:04dd9b1680ae 1857 */
bogdanm 86:04dd9b1680ae 1858 #define __HAL_ETH_BACK_PRESSURE_ACTIVATION_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->MACFCR |= ETH_MACFCR_FCBBPA)
bogdanm 86:04dd9b1680ae 1859
bogdanm 86:04dd9b1680ae 1860 /**
bogdanm 86:04dd9b1680ae 1861 * @brief Disables the MAC BackPressure operation activation (Half-duplex only).
bogdanm 86:04dd9b1680ae 1862 * @param __HANDLE__: ETH Handle
bogdanm 86:04dd9b1680ae 1863 * @retval None
bogdanm 86:04dd9b1680ae 1864 */
bogdanm 86:04dd9b1680ae 1865 #define __HAL_ETH_BACK_PRESSURE_ACTIVATION_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->MACFCR &= ~ETH_MACFCR_FCBBPA)
bogdanm 86:04dd9b1680ae 1866
bogdanm 86:04dd9b1680ae 1867 /**
bogdanm 86:04dd9b1680ae 1868 * @brief Checks whether the specified ETHERNET MAC flag is set or not.
bogdanm 86:04dd9b1680ae 1869 * @param __HANDLE__: ETH Handle
bogdanm 86:04dd9b1680ae 1870 * @param __FLAG__: specifies the flag to check.
bogdanm 86:04dd9b1680ae 1871 * This parameter can be one of the following values:
bogdanm 86:04dd9b1680ae 1872 * @arg ETH_MAC_FLAG_TST : Time stamp trigger flag
bogdanm 86:04dd9b1680ae 1873 * @arg ETH_MAC_FLAG_MMCT : MMC transmit flag
bogdanm 86:04dd9b1680ae 1874 * @arg ETH_MAC_FLAG_MMCR : MMC receive flag
bogdanm 86:04dd9b1680ae 1875 * @arg ETH_MAC_FLAG_MMC : MMC flag
bogdanm 86:04dd9b1680ae 1876 * @arg ETH_MAC_FLAG_PMT : PMT flag
bogdanm 86:04dd9b1680ae 1877 * @retval The state of ETHERNET MAC flag.
bogdanm 86:04dd9b1680ae 1878 */
bogdanm 86:04dd9b1680ae 1879 #define __HAL_ETH_MAC_GET_FLAG(__HANDLE__, __FLAG__) (((__HANDLE__)->Instance->MACSR &( __FLAG__)) == ( __FLAG__))
bogdanm 86:04dd9b1680ae 1880
bogdanm 86:04dd9b1680ae 1881 /**
bogdanm 86:04dd9b1680ae 1882 * @brief Enables the specified ETHERNET DMA interrupts.
bogdanm 86:04dd9b1680ae 1883 * @param __HANDLE__ : ETH Handle
bogdanm 86:04dd9b1680ae 1884 * @param __INTERRUPT__: specifies the ETHERNET DMA interrupt sources to be
bogdanm 86:04dd9b1680ae 1885 * enabled @defgroup ETH_DMA_Interrupts
bogdanm 86:04dd9b1680ae 1886 * @retval None
bogdanm 86:04dd9b1680ae 1887 */
bogdanm 86:04dd9b1680ae 1888 #define __HAL_ETH_DMA_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->DMAIER |= (__INTERRUPT__))
bogdanm 86:04dd9b1680ae 1889
bogdanm 86:04dd9b1680ae 1890 /**
bogdanm 86:04dd9b1680ae 1891 * @brief Disables the specified ETHERNET DMA interrupts.
bogdanm 86:04dd9b1680ae 1892 * @param __HANDLE__ : ETH Handle
bogdanm 86:04dd9b1680ae 1893 * @param __INTERRUPT__: specifies the ETHERNET DMA interrupt sources to be
bogdanm 86:04dd9b1680ae 1894 * disabled. @defgroup ETH_DMA_Interrupts
bogdanm 86:04dd9b1680ae 1895 * @retval None
bogdanm 86:04dd9b1680ae 1896 */
bogdanm 86:04dd9b1680ae 1897 #define __HAL_ETH_DMA_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->DMAIER &= ~(__INTERRUPT__))
bogdanm 86:04dd9b1680ae 1898
bogdanm 86:04dd9b1680ae 1899 /**
bogdanm 86:04dd9b1680ae 1900 * @brief Clears the ETHERNET DMA IT pending bit.
bogdanm 86:04dd9b1680ae 1901 * @param __HANDLE__ : ETH Handle
bogdanm 86:04dd9b1680ae 1902 * @param __INTERRUPT__: specifies the interrupt pending bit to clear. @defgroup ETH_DMA_Interrupts
bogdanm 86:04dd9b1680ae 1903 * @retval None
bogdanm 86:04dd9b1680ae 1904 */
bogdanm 86:04dd9b1680ae 1905 #define __HAL_ETH_DMA_CLEAR_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->DMASR =(__INTERRUPT__))
bogdanm 86:04dd9b1680ae 1906
bogdanm 86:04dd9b1680ae 1907 /**
bogdanm 86:04dd9b1680ae 1908 * @brief Checks whether the specified ETHERNET DMA flag is set or not.
bogdanm 86:04dd9b1680ae 1909 * @param __HANDLE__: ETH Handle
bogdanm 86:04dd9b1680ae 1910 * @param __FLAG__: specifies the flag to check. @defgroup ETH_DMA_Flags
bogdanm 86:04dd9b1680ae 1911 * @retval The new state of ETH_DMA_FLAG (SET or RESET).
bogdanm 86:04dd9b1680ae 1912 */
bogdanm 86:04dd9b1680ae 1913 #define __HAL_ETH_DMA_GET_FLAG(__HANDLE__, __FLAG__) (((__HANDLE__)->Instance->DMASR &( __FLAG__)) == ( __FLAG__))
bogdanm 86:04dd9b1680ae 1914
bogdanm 86:04dd9b1680ae 1915 /**
bogdanm 86:04dd9b1680ae 1916 * @brief Checks whether the specified ETHERNET DMA flag is set or not.
bogdanm 86:04dd9b1680ae 1917 * @param __HANDLE__: ETH Handle
bogdanm 86:04dd9b1680ae 1918 * @param __FLAG__: specifies the flag to clear. @defgroup ETH_DMA_Flags
bogdanm 86:04dd9b1680ae 1919 * @retval The new state of ETH_DMA_FLAG (SET or RESET).
bogdanm 86:04dd9b1680ae 1920 */
bogdanm 86:04dd9b1680ae 1921 #define __HAL_ETH_DMA_CLEAR_FLAG(__HANDLE__, __FLAG__) ((__HANDLE__)->Instance->DMASR = (__FLAG__))
bogdanm 86:04dd9b1680ae 1922
bogdanm 86:04dd9b1680ae 1923 /**
bogdanm 86:04dd9b1680ae 1924 * @brief Checks whether the specified ETHERNET DMA overflow flag is set or not.
bogdanm 86:04dd9b1680ae 1925 * @param __HANDLE__: ETH Handle
bogdanm 86:04dd9b1680ae 1926 * @param __OVERFLOW__: specifies the DMA overflow flag to check.
bogdanm 86:04dd9b1680ae 1927 * This parameter can be one of the following values:
bogdanm 86:04dd9b1680ae 1928 * @arg ETH_DMA_OVERFLOW_RXFIFOCOUNTER : Overflow for FIFO Overflows Counter
bogdanm 86:04dd9b1680ae 1929 * @arg ETH_DMA_OVERFLOW_MISSEDFRAMECOUNTER : Overflow for Buffer Unavailable Missed Frame Counter
bogdanm 86:04dd9b1680ae 1930 * @retval The state of ETHERNET DMA overflow Flag (SET or RESET).
bogdanm 86:04dd9b1680ae 1931 */
bogdanm 86:04dd9b1680ae 1932 #define __HAL_ETH_GET_DMA_OVERFLOW_STATUS(__HANDLE__, __OVERFLOW__) (((__HANDLE__)->Instance->DMAMFBOCR & (__OVERFLOW__)) == (__OVERFLOW__))
bogdanm 86:04dd9b1680ae 1933
bogdanm 86:04dd9b1680ae 1934 /**
bogdanm 86:04dd9b1680ae 1935 * @brief Set the DMA Receive status watchdog timer register value
bogdanm 86:04dd9b1680ae 1936 * @param __HANDLE__: ETH Handle
bogdanm 86:04dd9b1680ae 1937 * @param __VALUE__: DMA Receive status watchdog timer register value
bogdanm 86:04dd9b1680ae 1938 * @retval None
bogdanm 86:04dd9b1680ae 1939 */
bogdanm 86:04dd9b1680ae 1940 #define __HAL_ETH_SET_RECEIVE_WATCHDOG_TIMER(__HANDLE__, __VALUE__) ((__HANDLE__)->Instance->DMARSWTR = (__VALUE__))
bogdanm 86:04dd9b1680ae 1941
bogdanm 86:04dd9b1680ae 1942 /**
bogdanm 86:04dd9b1680ae 1943 * @brief Enables any unicast packet filtered by the MAC address
bogdanm 86:04dd9b1680ae 1944 * recognition to be a wake-up frame.
bogdanm 86:04dd9b1680ae 1945 * @param __HANDLE__: ETH Handle.
bogdanm 86:04dd9b1680ae 1946 * @retval None
bogdanm 86:04dd9b1680ae 1947 */
bogdanm 86:04dd9b1680ae 1948 #define __HAL_ETH_GLOBAL_UNICAST_WAKEUP_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->MACPMTCSR |= ETH_MACPMTCSR_GU)
bogdanm 86:04dd9b1680ae 1949
bogdanm 86:04dd9b1680ae 1950 /**
bogdanm 86:04dd9b1680ae 1951 * @brief Disables any unicast packet filtered by the MAC address
bogdanm 86:04dd9b1680ae 1952 * recognition to be a wake-up frame.
bogdanm 86:04dd9b1680ae 1953 * @param __HANDLE__: ETH Handle.
bogdanm 86:04dd9b1680ae 1954 * @retval None
bogdanm 86:04dd9b1680ae 1955 */
bogdanm 86:04dd9b1680ae 1956 #define __HAL_ETH_GLOBAL_UNICAST_WAKEUP_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->MACPMTCSR &= ~ETH_MACPMTCSR_GU)
bogdanm 86:04dd9b1680ae 1957
bogdanm 86:04dd9b1680ae 1958 /**
bogdanm 86:04dd9b1680ae 1959 * @brief Enables the MAC Wake-Up Frame Detection.
bogdanm 86:04dd9b1680ae 1960 * @param __HANDLE__: ETH Handle.
bogdanm 86:04dd9b1680ae 1961 * @retval None
bogdanm 86:04dd9b1680ae 1962 */
bogdanm 86:04dd9b1680ae 1963 #define __HAL_ETH_WAKEUP_FRAME_DETECTION_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->MACPMTCSR |= ETH_MACPMTCSR_WFE)
bogdanm 86:04dd9b1680ae 1964
bogdanm 86:04dd9b1680ae 1965 /**
bogdanm 86:04dd9b1680ae 1966 * @brief Disables the MAC Wake-Up Frame Detection.
bogdanm 86:04dd9b1680ae 1967 * @param __HANDLE__: ETH Handle.
bogdanm 86:04dd9b1680ae 1968 * @retval None
bogdanm 86:04dd9b1680ae 1969 */
bogdanm 86:04dd9b1680ae 1970 #define __HAL_ETH_WAKEUP_FRAME_DETECTION_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->MACPMTCSR &= ~ETH_MACPMTCSR_WFE)
bogdanm 86:04dd9b1680ae 1971
bogdanm 86:04dd9b1680ae 1972 /**
bogdanm 86:04dd9b1680ae 1973 * @brief Enables the MAC Magic Packet Detection.
bogdanm 86:04dd9b1680ae 1974 * @param __HANDLE__: ETH Handle.
bogdanm 86:04dd9b1680ae 1975 * @retval None
bogdanm 86:04dd9b1680ae 1976 */
bogdanm 86:04dd9b1680ae 1977 #define __HAL_ETH_MAGIC_PACKET_DETECTION_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->MACPMTCSR |= ETH_MACPMTCSR_MPE)
bogdanm 86:04dd9b1680ae 1978
bogdanm 86:04dd9b1680ae 1979 /**
bogdanm 86:04dd9b1680ae 1980 * @brief Disables the MAC Magic Packet Detection.
bogdanm 86:04dd9b1680ae 1981 * @param __HANDLE__: ETH Handle.
bogdanm 86:04dd9b1680ae 1982 * @retval None
bogdanm 86:04dd9b1680ae 1983 */
bogdanm 86:04dd9b1680ae 1984 #define __HAL_ETH_MAGIC_PACKET_DETECTION_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->MACPMTCSR &= ~ETH_MACPMTCSR_WFE)
bogdanm 86:04dd9b1680ae 1985
bogdanm 86:04dd9b1680ae 1986 /**
bogdanm 86:04dd9b1680ae 1987 * @brief Enables the MAC Power Down.
bogdanm 86:04dd9b1680ae 1988 * @param __HANDLE__: ETH Handle
bogdanm 86:04dd9b1680ae 1989 * @retval None
bogdanm 86:04dd9b1680ae 1990 */
bogdanm 86:04dd9b1680ae 1991 #define __HAL_ETH_POWER_DOWN_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->MACPMTCSR |= ETH_MACPMTCSR_PD)
bogdanm 86:04dd9b1680ae 1992
bogdanm 86:04dd9b1680ae 1993 /**
bogdanm 86:04dd9b1680ae 1994 * @brief Disables the MAC Power Down.
bogdanm 86:04dd9b1680ae 1995 * @param __HANDLE__: ETH Handle
bogdanm 86:04dd9b1680ae 1996 * @retval None
bogdanm 86:04dd9b1680ae 1997 */
bogdanm 86:04dd9b1680ae 1998 #define __HAL_ETH_POWER_DOWN_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->MACPMTCSR &= ~ETH_MACPMTCSR_PD)
bogdanm 86:04dd9b1680ae 1999
bogdanm 86:04dd9b1680ae 2000 /**
bogdanm 86:04dd9b1680ae 2001 * @brief Checks whether the specified ETHERNET PMT flag is set or not.
bogdanm 86:04dd9b1680ae 2002 * @param __HANDLE__: ETH Handle.
bogdanm 86:04dd9b1680ae 2003 * @param __FLAG__: specifies the flag to check.
bogdanm 86:04dd9b1680ae 2004 * This parameter can be one of the following values:
bogdanm 86:04dd9b1680ae 2005 * @arg ETH_PMT_FLAG_WUFFRPR : Wake-Up Frame Filter Register Pointer Reset
bogdanm 86:04dd9b1680ae 2006 * @arg ETH_PMT_FLAG_WUFR : Wake-Up Frame Received
bogdanm 86:04dd9b1680ae 2007 * @arg ETH_PMT_FLAG_MPR : Magic Packet Received
bogdanm 86:04dd9b1680ae 2008 * @retval The new state of ETHERNET PMT Flag (SET or RESET).
bogdanm 86:04dd9b1680ae 2009 */
bogdanm 86:04dd9b1680ae 2010 #define __HAL_ETH_GET_PMT_FLAG_STATUS(__HANDLE__, __FLAG__) (((__HANDLE__)->Instance->MACPMTCSR &( __FLAG__)) == ( __FLAG__))
bogdanm 86:04dd9b1680ae 2011
bogdanm 86:04dd9b1680ae 2012 /**
bogdanm 86:04dd9b1680ae 2013 * @brief Preset and Initialize the MMC counters to almost-full value: 0xFFFF_FFF0 (full - 16)
bogdanm 86:04dd9b1680ae 2014 * @param __HANDLE__: ETH Handle.
bogdanm 86:04dd9b1680ae 2015 * @retval None
bogdanm 86:04dd9b1680ae 2016 */
bogdanm 86:04dd9b1680ae 2017 #define __HAL_ETH_MMC_COUNTER_FULL_PRESET(__HANDLE__) ((__HANDLE__)->Instance->MMCCR |= (ETH_MMCCR_MCFHP | ETH_MMCCR_MCP))
bogdanm 86:04dd9b1680ae 2018
bogdanm 86:04dd9b1680ae 2019 /**
bogdanm 86:04dd9b1680ae 2020 * @brief Preset and Initialize the MMC counters to almost-half value: 0x7FFF_FFF0 (half - 16)
bogdanm 86:04dd9b1680ae 2021 * @param __HANDLE__: ETH Handle.
bogdanm 86:04dd9b1680ae 2022 * @retval None
bogdanm 86:04dd9b1680ae 2023 */
bogdanm 86:04dd9b1680ae 2024 #define __HAL_ETH_MMC_COUNTER_HALF_PRESET(__HANDLE__) do{(__HANDLE__)->Instance->MMCCR &= ~ETH_MMCCR_MCFHP;\
bogdanm 86:04dd9b1680ae 2025 (__HANDLE__)->Instance->MMCCR |= ETH_MMCCR_MCP;} while (0)
bogdanm 86:04dd9b1680ae 2026
bogdanm 86:04dd9b1680ae 2027 /**
bogdanm 86:04dd9b1680ae 2028 * @brief Enables the MMC Counter Freeze.
bogdanm 86:04dd9b1680ae 2029 * @param __HANDLE__: ETH Handle.
bogdanm 86:04dd9b1680ae 2030 * @retval None
bogdanm 86:04dd9b1680ae 2031 */
bogdanm 86:04dd9b1680ae 2032 #define __HAL_ETH_MMC_COUNTER_FREEZE_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->MMCCR |= ETH_MMCCR_MCF)
bogdanm 86:04dd9b1680ae 2033
bogdanm 86:04dd9b1680ae 2034 /**
bogdanm 86:04dd9b1680ae 2035 * @brief Disables the MMC Counter Freeze.
bogdanm 86:04dd9b1680ae 2036 * @param __HANDLE__: ETH Handle.
bogdanm 86:04dd9b1680ae 2037 * @retval None
bogdanm 86:04dd9b1680ae 2038 */
bogdanm 86:04dd9b1680ae 2039 #define __HAL_ETH_MMC_COUNTER_FREEZE_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->MMCCR &= ~ETH_MMCCR_MCF)
bogdanm 86:04dd9b1680ae 2040
bogdanm 86:04dd9b1680ae 2041 /**
bogdanm 86:04dd9b1680ae 2042 * @brief Enables the MMC Reset On Read.
bogdanm 86:04dd9b1680ae 2043 * @param __HANDLE__: ETH Handle.
bogdanm 86:04dd9b1680ae 2044 * @retval None
bogdanm 86:04dd9b1680ae 2045 */
bogdanm 86:04dd9b1680ae 2046 #define __HAL_ETH_ETH_MMC_RESET_ONREAD_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->MMCCR |= ETH_MMCCR_ROR)
bogdanm 86:04dd9b1680ae 2047
bogdanm 86:04dd9b1680ae 2048 /**
bogdanm 86:04dd9b1680ae 2049 * @brief Disables the MMC Reset On Read.
bogdanm 86:04dd9b1680ae 2050 * @param __HANDLE__: ETH Handle.
bogdanm 86:04dd9b1680ae 2051 * @retval None
bogdanm 86:04dd9b1680ae 2052 */
bogdanm 86:04dd9b1680ae 2053 #define __HAL_ETH_ETH_MMC_RESET_ONREAD_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->MMCCR &= ~ETH_MMCCR_ROR)
bogdanm 86:04dd9b1680ae 2054
bogdanm 86:04dd9b1680ae 2055 /**
bogdanm 86:04dd9b1680ae 2056 * @brief Enables the MMC Counter Stop Rollover.
bogdanm 86:04dd9b1680ae 2057 * @param __HANDLE__: ETH Handle.
bogdanm 86:04dd9b1680ae 2058 * @retval None
bogdanm 86:04dd9b1680ae 2059 */
bogdanm 86:04dd9b1680ae 2060 #define __HAL_ETH_ETH_MMC_COUNTER_ROLLOVER_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->MMCCR &= ~ETH_MMCCR_CSR)
bogdanm 86:04dd9b1680ae 2061
bogdanm 86:04dd9b1680ae 2062 /**
bogdanm 86:04dd9b1680ae 2063 * @brief Disables the MMC Counter Stop Rollover.
bogdanm 86:04dd9b1680ae 2064 * @param __HANDLE__: ETH Handle.
bogdanm 86:04dd9b1680ae 2065 * @retval None
bogdanm 86:04dd9b1680ae 2066 */
bogdanm 86:04dd9b1680ae 2067 #define __HAL_ETH_ETH_MMC_COUNTER_ROLLOVER_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->MMCCR |= ETH_MMCCR_CSR)
bogdanm 86:04dd9b1680ae 2068
bogdanm 86:04dd9b1680ae 2069 /**
bogdanm 86:04dd9b1680ae 2070 * @brief Resets the MMC Counters.
bogdanm 86:04dd9b1680ae 2071 * @param __HANDLE__: ETH Handle.
bogdanm 86:04dd9b1680ae 2072 * @retval None
bogdanm 86:04dd9b1680ae 2073 */
bogdanm 86:04dd9b1680ae 2074 #define __HAL_ETH_MMC_COUNTERS_RESET(__HANDLE__) ((__HANDLE__)->Instance->MMCCR |= ETH_MMCCR_CR)
bogdanm 86:04dd9b1680ae 2075
bogdanm 86:04dd9b1680ae 2076 /**
bogdanm 86:04dd9b1680ae 2077 * @brief Enables the specified ETHERNET MMC Rx interrupts.
bogdanm 86:04dd9b1680ae 2078 * @param __HANDLE__: ETH Handle.
bogdanm 86:04dd9b1680ae 2079 * @param __INTERRUPT__: specifies the ETHERNET MMC interrupt sources to be enabled or disabled.
bogdanm 86:04dd9b1680ae 2080 * This parameter can be one of the following values:
bogdanm 86:04dd9b1680ae 2081 * @arg ETH_MMC_IT_RGUF : When Rx good unicast frames counter reaches half the maximum value
bogdanm 86:04dd9b1680ae 2082 * @arg ETH_MMC_IT_RFAE : When Rx alignment error counter reaches half the maximum value
bogdanm 86:04dd9b1680ae 2083 * @arg ETH_MMC_IT_RFCE : When Rx crc error counter reaches half the maximum value
bogdanm 86:04dd9b1680ae 2084 * @retval None
bogdanm 86:04dd9b1680ae 2085 */
bogdanm 86:04dd9b1680ae 2086 #define __HAL_ETH_MMC_RX_IT_ENABLE(__HANDLE__, __INTERRUPT__) (__HANDLE__)->Instance->MMCRIMR &= ~((__INTERRUPT__) & 0xEFFFFFFF)
bogdanm 86:04dd9b1680ae 2087 /**
bogdanm 86:04dd9b1680ae 2088 * @brief Disables the specified ETHERNET MMC Rx interrupts.
bogdanm 86:04dd9b1680ae 2089 * @param __HANDLE__: ETH Handle.
bogdanm 86:04dd9b1680ae 2090 * @param __INTERRUPT__: specifies the ETHERNET MMC interrupt sources to be enabled or disabled.
bogdanm 86:04dd9b1680ae 2091 * This parameter can be one of the following values:
bogdanm 86:04dd9b1680ae 2092 * @arg ETH_MMC_IT_RGUF : When Rx good unicast frames counter reaches half the maximum value
bogdanm 86:04dd9b1680ae 2093 * @arg ETH_MMC_IT_RFAE : When Rx alignment error counter reaches half the maximum value
bogdanm 86:04dd9b1680ae 2094 * @arg ETH_MMC_IT_RFCE : When Rx crc error counter reaches half the maximum value
bogdanm 86:04dd9b1680ae 2095 * @retval None
bogdanm 86:04dd9b1680ae 2096 */
bogdanm 86:04dd9b1680ae 2097 #define __HAL_ETH_MMC_RX_IT_DISABLE(__HANDLE__, __INTERRUPT__) (__HANDLE__)->Instance->MMCRIMR |= ((__INTERRUPT__) & 0xEFFFFFFF)
bogdanm 86:04dd9b1680ae 2098 /**
bogdanm 86:04dd9b1680ae 2099 * @brief Enables the specified ETHERNET MMC Tx interrupts.
bogdanm 86:04dd9b1680ae 2100 * @param __HANDLE__: ETH Handle.
bogdanm 86:04dd9b1680ae 2101 * @param __INTERRUPT__: specifies the ETHERNET MMC interrupt sources to be enabled or disabled.
bogdanm 86:04dd9b1680ae 2102 * This parameter can be one of the following values:
bogdanm 86:04dd9b1680ae 2103 * @arg ETH_MMC_IT_TGF : When Tx good frame counter reaches half the maximum value
bogdanm 86:04dd9b1680ae 2104 * @arg ETH_MMC_IT_TGFMSC: When Tx good multi col counter reaches half the maximum value
bogdanm 86:04dd9b1680ae 2105 * @arg ETH_MMC_IT_TGFSC : When Tx good single col counter reaches half the maximum value
bogdanm 86:04dd9b1680ae 2106 * @retval None
bogdanm 86:04dd9b1680ae 2107 */
bogdanm 86:04dd9b1680ae 2108 #define __HAL_ETH_MMC_TX_IT_ENABLE(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->MMCRIMR &= ~ (__INTERRUPT__))
bogdanm 86:04dd9b1680ae 2109
bogdanm 86:04dd9b1680ae 2110 /**
bogdanm 86:04dd9b1680ae 2111 * @brief Disables the specified ETHERNET MMC Tx interrupts.
bogdanm 86:04dd9b1680ae 2112 * @param __HANDLE__: ETH Handle.
bogdanm 86:04dd9b1680ae 2113 * @param __INTERRUPT__: specifies the ETHERNET MMC interrupt sources to be enabled or disabled.
bogdanm 86:04dd9b1680ae 2114 * This parameter can be one of the following values:
bogdanm 86:04dd9b1680ae 2115 * @arg ETH_MMC_IT_TGF : When Tx good frame counter reaches half the maximum value
bogdanm 86:04dd9b1680ae 2116 * @arg ETH_MMC_IT_TGFMSC: When Tx good multi col counter reaches half the maximum value
bogdanm 86:04dd9b1680ae 2117 * @arg ETH_MMC_IT_TGFSC : When Tx good single col counter reaches half the maximum value
bogdanm 86:04dd9b1680ae 2118 * @retval None
bogdanm 86:04dd9b1680ae 2119 */
bogdanm 86:04dd9b1680ae 2120 #define __HAL_ETH_MMC_TX_IT_DISABLE(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->MMCRIMR |= (__INTERRUPT__))
bogdanm 86:04dd9b1680ae 2121
bogdanm 86:04dd9b1680ae 2122 /** @defgroup ETH_EXTI_LINE_WAKEUP
bogdanm 86:04dd9b1680ae 2123 * @{
bogdanm 86:04dd9b1680ae 2124 */
bogdanm 86:04dd9b1680ae 2125 #define ETH_EXTI_LINE_WAKEUP ((uint32_t)0x00080000) /*!< External interrupt line 19 Connected to the ETH EXTI Line */
bogdanm 86:04dd9b1680ae 2126
bogdanm 86:04dd9b1680ae 2127 /**
bogdanm 86:04dd9b1680ae 2128 * @}
bogdanm 86:04dd9b1680ae 2129 */
bogdanm 86:04dd9b1680ae 2130
bogdanm 86:04dd9b1680ae 2131 /**
bogdanm 86:04dd9b1680ae 2132 * @brief Enables the ETH External interrupt line.
bogdanm 86:04dd9b1680ae 2133 * @param None
bogdanm 86:04dd9b1680ae 2134 * @retval None
bogdanm 86:04dd9b1680ae 2135 */
bogdanm 86:04dd9b1680ae 2136 #define __HAL_ETH_EXTI_ENABLE_IT() EXTI->IMR |= (ETH_EXTI_LINE_WAKEUP)
bogdanm 86:04dd9b1680ae 2137
bogdanm 86:04dd9b1680ae 2138 /**
bogdanm 86:04dd9b1680ae 2139 * @brief Disables the ETH External interrupt line.
bogdanm 86:04dd9b1680ae 2140 * @param None
bogdanm 86:04dd9b1680ae 2141 * @retval None
bogdanm 86:04dd9b1680ae 2142 */
bogdanm 86:04dd9b1680ae 2143 #define __HAL_ETH_EXTI_DISABLE_IT() EXTI->IMR &= ~(ETH_EXTI_LINE_WAKEUP)
bogdanm 86:04dd9b1680ae 2144
bogdanm 86:04dd9b1680ae 2145 /**
bogdanm 86:04dd9b1680ae 2146 * @brief Get flag of the ETH External interrupt line.
bogdanm 86:04dd9b1680ae 2147 * @param None
bogdanm 86:04dd9b1680ae 2148 * @retval None
bogdanm 86:04dd9b1680ae 2149 */
bogdanm 86:04dd9b1680ae 2150 #define __HAL_ETH_EXTI_GET_FLAG() EXTI->PR & (ETH_EXTI_LINE_WAKEUP)
bogdanm 86:04dd9b1680ae 2151
bogdanm 86:04dd9b1680ae 2152 /**
bogdanm 86:04dd9b1680ae 2153 * @brief Clear flag of the ETH External interrupt line.
bogdanm 86:04dd9b1680ae 2154 * @param None
bogdanm 86:04dd9b1680ae 2155 * @retval None
bogdanm 86:04dd9b1680ae 2156 */
bogdanm 86:04dd9b1680ae 2157 #define __HAL_ETH_EXTI_CLEAR_FLAG() EXTI->PR = (ETH_EXTI_LINE_WAKEUP)
bogdanm 86:04dd9b1680ae 2158
bogdanm 86:04dd9b1680ae 2159 /**
bogdanm 86:04dd9b1680ae 2160 * @brief Sets rising edge trigger to the ETH External interrupt line.
bogdanm 86:04dd9b1680ae 2161 * @param None
bogdanm 86:04dd9b1680ae 2162 * @retval None
bogdanm 86:04dd9b1680ae 2163 */
bogdanm 86:04dd9b1680ae 2164 #define __HAL_ETH_EXTI_SET_RISING_EGDE_TRIGGER() EXTI->FTSR &= ~(ETH_EXTI_LINE_WAKEUP);\
bogdanm 86:04dd9b1680ae 2165 EXTI->RTSR |= ETH_EXTI_LINE_WAKEUP
bogdanm 86:04dd9b1680ae 2166
bogdanm 86:04dd9b1680ae 2167 /**
bogdanm 86:04dd9b1680ae 2168 * @brief Sets falling edge trigger to the ETH External interrupt line.
bogdanm 86:04dd9b1680ae 2169 * @param None
bogdanm 86:04dd9b1680ae 2170 * @retval None
bogdanm 86:04dd9b1680ae 2171 */
bogdanm 86:04dd9b1680ae 2172 #define __HAL_ETH_EXTI_SET_FALLING_EGDE_TRIGGER() EXTI->FTSR |= (ETH_EXTI_LINE_WAKEUP);\
bogdanm 86:04dd9b1680ae 2173 EXTI->RTSR &= ~(ETH_EXTI_LINE_WAKEUP)
bogdanm 86:04dd9b1680ae 2174
bogdanm 86:04dd9b1680ae 2175 /**
bogdanm 86:04dd9b1680ae 2176 * @brief Sets rising/falling edge trigger to the ETH External interrupt line.
bogdanm 86:04dd9b1680ae 2177 * @param None
bogdanm 86:04dd9b1680ae 2178 * @retval None
bogdanm 86:04dd9b1680ae 2179 */
bogdanm 86:04dd9b1680ae 2180 #define __HAL_ETH_EXTI_SET_FALLINGRISING_TRIGGER() EXTI->RTSR &= ~(ETH_EXTI_LINE_WAKEUP);\
bogdanm 86:04dd9b1680ae 2181 EXTI->FTSR &= ~(ETH_EXTI_LINE_WAKEUP);\
bogdanm 86:04dd9b1680ae 2182 EXTI->RTSR |= ETH_EXTI_LINE_WAKEUP;\
bogdanm 86:04dd9b1680ae 2183 EXTI->FTSR |= ETH_EXTI_LINE_WAKEUP
bogdanm 86:04dd9b1680ae 2184
bogdanm 86:04dd9b1680ae 2185 /* Exported functions --------------------------------------------------------*/
bogdanm 86:04dd9b1680ae 2186
bogdanm 86:04dd9b1680ae 2187 /* Initialization and de-initialization functions ****************************/
bogdanm 86:04dd9b1680ae 2188 HAL_StatusTypeDef HAL_ETH_Init(ETH_HandleTypeDef *heth);
bogdanm 86:04dd9b1680ae 2189 HAL_StatusTypeDef HAL_ETH_DeInit(ETH_HandleTypeDef *heth);
bogdanm 86:04dd9b1680ae 2190 void HAL_ETH_MspInit(ETH_HandleTypeDef *heth);
bogdanm 86:04dd9b1680ae 2191 void HAL_ETH_MspDeInit(ETH_HandleTypeDef *heth);
bogdanm 86:04dd9b1680ae 2192 HAL_StatusTypeDef HAL_ETH_DMATxDescListInit(ETH_HandleTypeDef *heth, ETH_DMADescTypeDef *DMATxDescTab, uint8_t* TxBuff, uint32_t TxBuffCount);
bogdanm 86:04dd9b1680ae 2193 HAL_StatusTypeDef HAL_ETH_DMARxDescListInit(ETH_HandleTypeDef *heth, ETH_DMADescTypeDef *DMARxDescTab, uint8_t *RxBuff, uint32_t RxBuffCount);
bogdanm 86:04dd9b1680ae 2194
bogdanm 86:04dd9b1680ae 2195 /* IO operation functions ****************************************************/
bogdanm 86:04dd9b1680ae 2196 HAL_StatusTypeDef HAL_ETH_TransmitFrame(ETH_HandleTypeDef *heth, uint32_t FrameLength);
bogdanm 86:04dd9b1680ae 2197 HAL_StatusTypeDef HAL_ETH_GetReceivedFrame(ETH_HandleTypeDef *heth);
bogdanm 86:04dd9b1680ae 2198
bogdanm 86:04dd9b1680ae 2199 /* Non-Blocking mode: Interrupt */
bogdanm 86:04dd9b1680ae 2200 HAL_StatusTypeDef HAL_ETH_GetReceivedFrame_IT(ETH_HandleTypeDef *heth);
bogdanm 86:04dd9b1680ae 2201 void HAL_ETH_IRQHandler(ETH_HandleTypeDef *heth);
bogdanm 86:04dd9b1680ae 2202
bogdanm 86:04dd9b1680ae 2203 /* Callback in non blocking modes (Interrupt) */
bogdanm 86:04dd9b1680ae 2204 void HAL_ETH_TxCpltCallback(ETH_HandleTypeDef *heth);
bogdanm 86:04dd9b1680ae 2205 void HAL_ETH_RxCpltCallback(ETH_HandleTypeDef *heth);
bogdanm 86:04dd9b1680ae 2206 void HAL_ETH_ErrorCallback(ETH_HandleTypeDef *heth);
bogdanm 86:04dd9b1680ae 2207
bogdanm 86:04dd9b1680ae 2208 /* Cmmunication with PHY functions*/
bogdanm 86:04dd9b1680ae 2209 HAL_StatusTypeDef HAL_ETH_ReadPHYRegister(ETH_HandleTypeDef *heth, uint16_t PHYReg, uint32_t *RegValue);
bogdanm 86:04dd9b1680ae 2210 HAL_StatusTypeDef HAL_ETH_WritePHYRegister(ETH_HandleTypeDef *heth, uint16_t PHYReg, uint32_t RegValue);
bogdanm 86:04dd9b1680ae 2211
bogdanm 86:04dd9b1680ae 2212 /* Peripheral Control functions **********************************************/
bogdanm 86:04dd9b1680ae 2213 HAL_StatusTypeDef HAL_ETH_Start(ETH_HandleTypeDef *heth);
bogdanm 86:04dd9b1680ae 2214 HAL_StatusTypeDef HAL_ETH_Stop(ETH_HandleTypeDef *heth);
bogdanm 86:04dd9b1680ae 2215
bogdanm 86:04dd9b1680ae 2216 HAL_StatusTypeDef HAL_ETH_ConfigMAC(ETH_HandleTypeDef *heth, ETH_MACInitTypeDef *macconf);
bogdanm 86:04dd9b1680ae 2217 HAL_StatusTypeDef HAL_ETH_ConfigDMA(ETH_HandleTypeDef *heth, ETH_DMAInitTypeDef *dmaconf);
bogdanm 86:04dd9b1680ae 2218
bogdanm 86:04dd9b1680ae 2219 /* Peripheral State functions ************************************************/
bogdanm 86:04dd9b1680ae 2220 HAL_ETH_StateTypeDef HAL_ETH_GetState(ETH_HandleTypeDef *heth);
bogdanm 86:04dd9b1680ae 2221
bogdanm 86:04dd9b1680ae 2222 #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx || STM32F427xx || STM32F437xx || STM32F429xx || STM32F439xx */
bogdanm 86:04dd9b1680ae 2223 /**
bogdanm 86:04dd9b1680ae 2224 * @}
bogdanm 86:04dd9b1680ae 2225 */
bogdanm 86:04dd9b1680ae 2226
bogdanm 86:04dd9b1680ae 2227 /**
bogdanm 86:04dd9b1680ae 2228 * @}
bogdanm 86:04dd9b1680ae 2229 */
bogdanm 86:04dd9b1680ae 2230
bogdanm 86:04dd9b1680ae 2231 #ifdef __cplusplus
bogdanm 86:04dd9b1680ae 2232 }
bogdanm 86:04dd9b1680ae 2233 #endif
bogdanm 86:04dd9b1680ae 2234
bogdanm 86:04dd9b1680ae 2235 #endif /* __STM32F4xx_HAL_ETH_H */
bogdanm 86:04dd9b1680ae 2236
bogdanm 86:04dd9b1680ae 2237
bogdanm 86:04dd9b1680ae 2238
bogdanm 86:04dd9b1680ae 2239 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/