pro vyuku PSS v Jecne

Committer:
vladvana
Date:
Sun Sep 24 12:31:52 2017 +0000
Revision:
0:23d1f73bf130
podklady pro cviceni z PSS

Who changed what in which revision?

UserRevisionLine numberNew contents of line
vladvana 0:23d1f73bf130 1 /**
vladvana 0:23d1f73bf130 2 ******************************************************************************
vladvana 0:23d1f73bf130 3 * @file stm32f1xx_ll_sdmmc.h
vladvana 0:23d1f73bf130 4 * @author MCD Application Team
vladvana 0:23d1f73bf130 5 * @version V1.0.0
vladvana 0:23d1f73bf130 6 * @date 15-December-2014
vladvana 0:23d1f73bf130 7 * @brief Header file of low layer SDMMC HAL module.
vladvana 0:23d1f73bf130 8 ******************************************************************************
vladvana 0:23d1f73bf130 9 * @attention
vladvana 0:23d1f73bf130 10 *
vladvana 0:23d1f73bf130 11 * <h2><center>&copy; COPYRIGHT(c) 2014 STMicroelectronics</center></h2>
vladvana 0:23d1f73bf130 12 *
vladvana 0:23d1f73bf130 13 * Redistribution and use in source and binary forms, with or without modification,
vladvana 0:23d1f73bf130 14 * are permitted provided that the following conditions are met:
vladvana 0:23d1f73bf130 15 * 1. Redistributions of source code must retain the above copyright notice,
vladvana 0:23d1f73bf130 16 * this list of conditions and the following disclaimer.
vladvana 0:23d1f73bf130 17 * 2. Redistributions in binary form must reproduce the above copyright notice,
vladvana 0:23d1f73bf130 18 * this list of conditions and the following disclaimer in the documentation
vladvana 0:23d1f73bf130 19 * and/or other materials provided with the distribution.
vladvana 0:23d1f73bf130 20 * 3. Neither the name of STMicroelectronics nor the names of its contributors
vladvana 0:23d1f73bf130 21 * may be used to endorse or promote products derived from this software
vladvana 0:23d1f73bf130 22 * without specific prior written permission.
vladvana 0:23d1f73bf130 23 *
vladvana 0:23d1f73bf130 24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
vladvana 0:23d1f73bf130 25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
vladvana 0:23d1f73bf130 26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
vladvana 0:23d1f73bf130 27 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
vladvana 0:23d1f73bf130 28 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
vladvana 0:23d1f73bf130 29 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
vladvana 0:23d1f73bf130 30 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
vladvana 0:23d1f73bf130 31 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
vladvana 0:23d1f73bf130 32 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
vladvana 0:23d1f73bf130 33 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
vladvana 0:23d1f73bf130 34 *
vladvana 0:23d1f73bf130 35 ******************************************************************************
vladvana 0:23d1f73bf130 36 */
vladvana 0:23d1f73bf130 37
vladvana 0:23d1f73bf130 38 /* Define to prevent recursive inclusion -------------------------------------*/
vladvana 0:23d1f73bf130 39 #ifndef __stm32f1xx_LL_SD_H
vladvana 0:23d1f73bf130 40 #define __stm32f1xx_LL_SD_H
vladvana 0:23d1f73bf130 41
vladvana 0:23d1f73bf130 42 #if defined(STM32F103xE) || defined(STM32F103xG)
vladvana 0:23d1f73bf130 43
vladvana 0:23d1f73bf130 44 #ifdef __cplusplus
vladvana 0:23d1f73bf130 45 extern "C" {
vladvana 0:23d1f73bf130 46 #endif
vladvana 0:23d1f73bf130 47
vladvana 0:23d1f73bf130 48 /* Includes ------------------------------------------------------------------*/
vladvana 0:23d1f73bf130 49 #include "stm32f1xx_hal_def.h"
vladvana 0:23d1f73bf130 50
vladvana 0:23d1f73bf130 51 /** @addtogroup STM32F1xx_HAL_Driver
vladvana 0:23d1f73bf130 52 * @{
vladvana 0:23d1f73bf130 53 */
vladvana 0:23d1f73bf130 54
vladvana 0:23d1f73bf130 55 /** @addtogroup SDMMC_LL
vladvana 0:23d1f73bf130 56 * @{
vladvana 0:23d1f73bf130 57 */
vladvana 0:23d1f73bf130 58
vladvana 0:23d1f73bf130 59 /* Exported types ------------------------------------------------------------*/
vladvana 0:23d1f73bf130 60 /** @defgroup SDMMC_LL_Exported_Types SDMMC_LL Exported Types
vladvana 0:23d1f73bf130 61 * @{
vladvana 0:23d1f73bf130 62 */
vladvana 0:23d1f73bf130 63
vladvana 0:23d1f73bf130 64 /**
vladvana 0:23d1f73bf130 65 * @brief SDMMC Configuration Structure definition
vladvana 0:23d1f73bf130 66 */
vladvana 0:23d1f73bf130 67 typedef struct
vladvana 0:23d1f73bf130 68 {
vladvana 0:23d1f73bf130 69 uint32_t ClockEdge; /*!< Specifies the clock transition on which the bit capture is made.
vladvana 0:23d1f73bf130 70 This parameter can be a value of @ref SDMMC_LL_Clock_Edge */
vladvana 0:23d1f73bf130 71
vladvana 0:23d1f73bf130 72 uint32_t ClockBypass; /*!< Specifies whether the SDIO Clock divider bypass is
vladvana 0:23d1f73bf130 73 enabled or disabled.
vladvana 0:23d1f73bf130 74 This parameter can be a value of @ref SDMMC_LL_Clock_Bypass */
vladvana 0:23d1f73bf130 75
vladvana 0:23d1f73bf130 76 uint32_t ClockPowerSave; /*!< Specifies whether SDIO Clock output is enabled or
vladvana 0:23d1f73bf130 77 disabled when the bus is idle.
vladvana 0:23d1f73bf130 78 This parameter can be a value of @ref SDMMC_LL_Clock_Power_Save */
vladvana 0:23d1f73bf130 79
vladvana 0:23d1f73bf130 80 uint32_t BusWide; /*!< Specifies the SDIO bus width.
vladvana 0:23d1f73bf130 81 This parameter can be a value of @ref SDMMC_LL_Bus_Wide */
vladvana 0:23d1f73bf130 82
vladvana 0:23d1f73bf130 83 uint32_t HardwareFlowControl; /*!< Specifies whether the SDIO hardware flow control is enabled or disabled.
vladvana 0:23d1f73bf130 84 This parameter can be a value of @ref SDMMC_LL_Hardware_Flow_Control */
vladvana 0:23d1f73bf130 85
vladvana 0:23d1f73bf130 86 uint32_t ClockDiv; /*!< Specifies the clock frequency of the SDIO controller.
vladvana 0:23d1f73bf130 87 This parameter can be a value between Min_Data = 0 and Max_Data = 255 */
vladvana 0:23d1f73bf130 88
vladvana 0:23d1f73bf130 89 }SDIO_InitTypeDef;
vladvana 0:23d1f73bf130 90
vladvana 0:23d1f73bf130 91
vladvana 0:23d1f73bf130 92 /**
vladvana 0:23d1f73bf130 93 * @brief SDIO Command Control structure
vladvana 0:23d1f73bf130 94 */
vladvana 0:23d1f73bf130 95 typedef struct
vladvana 0:23d1f73bf130 96 {
vladvana 0:23d1f73bf130 97 uint32_t Argument; /*!< Specifies the SDIO command argument which is sent
vladvana 0:23d1f73bf130 98 to a card as part of a command message. If a command
vladvana 0:23d1f73bf130 99 contains an argument, it must be loaded into this register
vladvana 0:23d1f73bf130 100 before writing the command to the command register. */
vladvana 0:23d1f73bf130 101
vladvana 0:23d1f73bf130 102 uint32_t CmdIndex; /*!< Specifies the SDIO command index. It must be Min_Data = 0 and
vladvana 0:23d1f73bf130 103 Max_Data = 64 */
vladvana 0:23d1f73bf130 104
vladvana 0:23d1f73bf130 105 uint32_t Response; /*!< Specifies the SDIO response type.
vladvana 0:23d1f73bf130 106 This parameter can be a value of @ref SDMMC_LL_Response_Type */
vladvana 0:23d1f73bf130 107
vladvana 0:23d1f73bf130 108 uint32_t WaitForInterrupt; /*!< Specifies whether SDIO wait for interrupt request is
vladvana 0:23d1f73bf130 109 enabled or disabled.
vladvana 0:23d1f73bf130 110 This parameter can be a value of @ref SDMMC_LL_Wait_Interrupt_State */
vladvana 0:23d1f73bf130 111
vladvana 0:23d1f73bf130 112 uint32_t CPSM; /*!< Specifies whether SDIO Command path state machine (CPSM)
vladvana 0:23d1f73bf130 113 is enabled or disabled.
vladvana 0:23d1f73bf130 114 This parameter can be a value of @ref SDMMC_LL_CPSM_State */
vladvana 0:23d1f73bf130 115 }SDIO_CmdInitTypeDef;
vladvana 0:23d1f73bf130 116
vladvana 0:23d1f73bf130 117
vladvana 0:23d1f73bf130 118 /**
vladvana 0:23d1f73bf130 119 * @brief SDIO Data Control structure
vladvana 0:23d1f73bf130 120 */
vladvana 0:23d1f73bf130 121 typedef struct
vladvana 0:23d1f73bf130 122 {
vladvana 0:23d1f73bf130 123 uint32_t DataTimeOut; /*!< Specifies the data timeout period in card bus clock periods. */
vladvana 0:23d1f73bf130 124
vladvana 0:23d1f73bf130 125 uint32_t DataLength; /*!< Specifies the number of data bytes to be transferred. */
vladvana 0:23d1f73bf130 126
vladvana 0:23d1f73bf130 127 uint32_t DataBlockSize; /*!< Specifies the data block size for block transfer.
vladvana 0:23d1f73bf130 128 This parameter can be a value of @ref SDMMC_LL_Data_Block_Size */
vladvana 0:23d1f73bf130 129
vladvana 0:23d1f73bf130 130 uint32_t TransferDir; /*!< Specifies the data transfer direction, whether the transfer
vladvana 0:23d1f73bf130 131 is a read or write.
vladvana 0:23d1f73bf130 132 This parameter can be a value of @ref SDMMC_LL_Transfer_Direction */
vladvana 0:23d1f73bf130 133
vladvana 0:23d1f73bf130 134 uint32_t TransferMode; /*!< Specifies whether data transfer is in stream or block mode.
vladvana 0:23d1f73bf130 135 This parameter can be a value of @ref SDMMC_LL_Transfer_Type */
vladvana 0:23d1f73bf130 136
vladvana 0:23d1f73bf130 137 uint32_t DPSM; /*!< Specifies whether SDIO Data path state machine (DPSM)
vladvana 0:23d1f73bf130 138 is enabled or disabled.
vladvana 0:23d1f73bf130 139 This parameter can be a value of @ref SDMMC_LL_DPSM_State */
vladvana 0:23d1f73bf130 140 }SDIO_DataInitTypeDef;
vladvana 0:23d1f73bf130 141
vladvana 0:23d1f73bf130 142 /**
vladvana 0:23d1f73bf130 143 * @}
vladvana 0:23d1f73bf130 144 */
vladvana 0:23d1f73bf130 145
vladvana 0:23d1f73bf130 146 /* Exported constants --------------------------------------------------------*/
vladvana 0:23d1f73bf130 147 /** @defgroup SDMMC_LL_Exported_Constants SDMMC_LL Exported Constants
vladvana 0:23d1f73bf130 148 * @{
vladvana 0:23d1f73bf130 149 */
vladvana 0:23d1f73bf130 150
vladvana 0:23d1f73bf130 151 /** @defgroup SDMMC_LL_Clock_Edge Clock Edge
vladvana 0:23d1f73bf130 152 * @{
vladvana 0:23d1f73bf130 153 */
vladvana 0:23d1f73bf130 154 #define SDIO_CLOCK_EDGE_RISING ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 155 #define SDIO_CLOCK_EDGE_FALLING SDIO_CLKCR_NEGEDGE
vladvana 0:23d1f73bf130 156
vladvana 0:23d1f73bf130 157 #define IS_SDIO_CLOCK_EDGE(EDGE) (((EDGE) == SDIO_CLOCK_EDGE_RISING) || \
vladvana 0:23d1f73bf130 158 ((EDGE) == SDIO_CLOCK_EDGE_FALLING))
vladvana 0:23d1f73bf130 159 /**
vladvana 0:23d1f73bf130 160 * @}
vladvana 0:23d1f73bf130 161 */
vladvana 0:23d1f73bf130 162
vladvana 0:23d1f73bf130 163 /** @defgroup SDMMC_LL_Clock_Bypass Clock Bypass
vladvana 0:23d1f73bf130 164 * @{
vladvana 0:23d1f73bf130 165 */
vladvana 0:23d1f73bf130 166 #define SDIO_CLOCK_BYPASS_DISABLE ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 167 #define SDIO_CLOCK_BYPASS_ENABLE SDIO_CLKCR_BYPASS
vladvana 0:23d1f73bf130 168
vladvana 0:23d1f73bf130 169 #define IS_SDIO_CLOCK_BYPASS(BYPASS) (((BYPASS) == SDIO_CLOCK_BYPASS_DISABLE) || \
vladvana 0:23d1f73bf130 170 ((BYPASS) == SDIO_CLOCK_BYPASS_ENABLE))
vladvana 0:23d1f73bf130 171 /**
vladvana 0:23d1f73bf130 172 * @}
vladvana 0:23d1f73bf130 173 */
vladvana 0:23d1f73bf130 174
vladvana 0:23d1f73bf130 175 /** @defgroup SDMMC_LL_Clock_Power_Save Clock Power Saving
vladvana 0:23d1f73bf130 176 * @{
vladvana 0:23d1f73bf130 177 */
vladvana 0:23d1f73bf130 178 #define SDIO_CLOCK_POWER_SAVE_DISABLE ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 179 #define SDIO_CLOCK_POWER_SAVE_ENABLE SDIO_CLKCR_PWRSAV
vladvana 0:23d1f73bf130 180
vladvana 0:23d1f73bf130 181 #define IS_SDIO_CLOCK_POWER_SAVE(SAVE) (((SAVE) == SDIO_CLOCK_POWER_SAVE_DISABLE) || \
vladvana 0:23d1f73bf130 182 ((SAVE) == SDIO_CLOCK_POWER_SAVE_ENABLE))
vladvana 0:23d1f73bf130 183 /**
vladvana 0:23d1f73bf130 184 * @}
vladvana 0:23d1f73bf130 185 */
vladvana 0:23d1f73bf130 186
vladvana 0:23d1f73bf130 187 /** @defgroup SDMMC_LL_Bus_Wide Bus Width
vladvana 0:23d1f73bf130 188 * @{
vladvana 0:23d1f73bf130 189 */
vladvana 0:23d1f73bf130 190 #define SDIO_BUS_WIDE_1B ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 191 #define SDIO_BUS_WIDE_4B SDIO_CLKCR_WIDBUS_0
vladvana 0:23d1f73bf130 192 #define SDIO_BUS_WIDE_8B SDIO_CLKCR_WIDBUS_1
vladvana 0:23d1f73bf130 193
vladvana 0:23d1f73bf130 194 #define IS_SDIO_BUS_WIDE(WIDE) (((WIDE) == SDIO_BUS_WIDE_1B) || \
vladvana 0:23d1f73bf130 195 ((WIDE) == SDIO_BUS_WIDE_4B) || \
vladvana 0:23d1f73bf130 196 ((WIDE) == SDIO_BUS_WIDE_8B))
vladvana 0:23d1f73bf130 197 /**
vladvana 0:23d1f73bf130 198 * @}
vladvana 0:23d1f73bf130 199 */
vladvana 0:23d1f73bf130 200
vladvana 0:23d1f73bf130 201 /** @defgroup SDMMC_LL_Hardware_Flow_Control Hardware Flow Control
vladvana 0:23d1f73bf130 202 * @{
vladvana 0:23d1f73bf130 203 */
vladvana 0:23d1f73bf130 204 #define SDIO_HARDWARE_FLOW_CONTROL_DISABLE ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 205 #define SDIO_HARDWARE_FLOW_CONTROL_ENABLE SDIO_CLKCR_HWFC_EN
vladvana 0:23d1f73bf130 206
vladvana 0:23d1f73bf130 207 #define IS_SDIO_HARDWARE_FLOW_CONTROL(CONTROL) (((CONTROL) == SDIO_HARDWARE_FLOW_CONTROL_DISABLE) || \
vladvana 0:23d1f73bf130 208 ((CONTROL) == SDIO_HARDWARE_FLOW_CONTROL_ENABLE))
vladvana 0:23d1f73bf130 209 /**
vladvana 0:23d1f73bf130 210 * @}
vladvana 0:23d1f73bf130 211 */
vladvana 0:23d1f73bf130 212
vladvana 0:23d1f73bf130 213 /** @defgroup SDMMC_LL_Clock_Division Clock Division
vladvana 0:23d1f73bf130 214 * @{
vladvana 0:23d1f73bf130 215 */
vladvana 0:23d1f73bf130 216 #define IS_SDIO_CLKDIV(DIV) ((DIV) <= 0xFF)
vladvana 0:23d1f73bf130 217 /**
vladvana 0:23d1f73bf130 218 * @}
vladvana 0:23d1f73bf130 219 */
vladvana 0:23d1f73bf130 220
vladvana 0:23d1f73bf130 221 /** @defgroup SDMMC_LL_Command_Index Command Index
vladvana 0:23d1f73bf130 222 * @{
vladvana 0:23d1f73bf130 223 */
vladvana 0:23d1f73bf130 224 #define IS_SDIO_CMD_INDEX(INDEX) ((INDEX) < 0x40)
vladvana 0:23d1f73bf130 225 /**
vladvana 0:23d1f73bf130 226 * @}
vladvana 0:23d1f73bf130 227 */
vladvana 0:23d1f73bf130 228
vladvana 0:23d1f73bf130 229 /** @defgroup SDMMC_LL_Response_Type Response Type
vladvana 0:23d1f73bf130 230 * @{
vladvana 0:23d1f73bf130 231 */
vladvana 0:23d1f73bf130 232 #define SDIO_RESPONSE_NO ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 233 #define SDIO_RESPONSE_SHORT SDIO_CMD_WAITRESP_0
vladvana 0:23d1f73bf130 234 #define SDIO_RESPONSE_LONG SDIO_CMD_WAITRESP
vladvana 0:23d1f73bf130 235
vladvana 0:23d1f73bf130 236 #define IS_SDIO_RESPONSE(RESPONSE) (((RESPONSE) == SDIO_RESPONSE_NO) || \
vladvana 0:23d1f73bf130 237 ((RESPONSE) == SDIO_RESPONSE_SHORT) || \
vladvana 0:23d1f73bf130 238 ((RESPONSE) == SDIO_RESPONSE_LONG))
vladvana 0:23d1f73bf130 239 /**
vladvana 0:23d1f73bf130 240 * @}
vladvana 0:23d1f73bf130 241 */
vladvana 0:23d1f73bf130 242
vladvana 0:23d1f73bf130 243 /** @defgroup SDMMC_LL_Wait_Interrupt_State Wait Interrupt
vladvana 0:23d1f73bf130 244 * @{
vladvana 0:23d1f73bf130 245 */
vladvana 0:23d1f73bf130 246 #define SDIO_WAIT_NO ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 247 #define SDIO_WAIT_IT SDIO_CMD_WAITINT
vladvana 0:23d1f73bf130 248 #define SDIO_WAIT_PEND SDIO_CMD_WAITPEND
vladvana 0:23d1f73bf130 249
vladvana 0:23d1f73bf130 250 #define IS_SDIO_WAIT(WAIT) (((WAIT) == SDIO_WAIT_NO) || \
vladvana 0:23d1f73bf130 251 ((WAIT) == SDIO_WAIT_IT) || \
vladvana 0:23d1f73bf130 252 ((WAIT) == SDIO_WAIT_PEND))
vladvana 0:23d1f73bf130 253 /**
vladvana 0:23d1f73bf130 254 * @}
vladvana 0:23d1f73bf130 255 */
vladvana 0:23d1f73bf130 256
vladvana 0:23d1f73bf130 257 /** @defgroup SDMMC_LL_CPSM_State CPSM State
vladvana 0:23d1f73bf130 258 * @{
vladvana 0:23d1f73bf130 259 */
vladvana 0:23d1f73bf130 260 #define SDIO_CPSM_DISABLE ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 261 #define SDIO_CPSM_ENABLE SDIO_CMD_CPSMEN
vladvana 0:23d1f73bf130 262
vladvana 0:23d1f73bf130 263 #define IS_SDIO_CPSM(CPSM) (((CPSM) == SDIO_CPSM_DISABLE) || \
vladvana 0:23d1f73bf130 264 ((CPSM) == SDIO_CPSM_ENABLE))
vladvana 0:23d1f73bf130 265 /**
vladvana 0:23d1f73bf130 266 * @}
vladvana 0:23d1f73bf130 267 */
vladvana 0:23d1f73bf130 268
vladvana 0:23d1f73bf130 269 /** @defgroup SDMMC_LL_Response_Registers Response Register
vladvana 0:23d1f73bf130 270 * @{
vladvana 0:23d1f73bf130 271 */
vladvana 0:23d1f73bf130 272 #define SDIO_RESP1 ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 273 #define SDIO_RESP2 ((uint32_t)0x00000004)
vladvana 0:23d1f73bf130 274 #define SDIO_RESP3 ((uint32_t)0x00000008)
vladvana 0:23d1f73bf130 275 #define SDIO_RESP4 ((uint32_t)0x0000000C)
vladvana 0:23d1f73bf130 276
vladvana 0:23d1f73bf130 277 #define IS_SDIO_RESP(RESP) (((RESP) == SDIO_RESP1) || \
vladvana 0:23d1f73bf130 278 ((RESP) == SDIO_RESP2) || \
vladvana 0:23d1f73bf130 279 ((RESP) == SDIO_RESP3) || \
vladvana 0:23d1f73bf130 280 ((RESP) == SDIO_RESP4))
vladvana 0:23d1f73bf130 281 /**
vladvana 0:23d1f73bf130 282 * @}
vladvana 0:23d1f73bf130 283 */
vladvana 0:23d1f73bf130 284
vladvana 0:23d1f73bf130 285 /** @defgroup SDMMC_LL_Data_Length Data Lenght
vladvana 0:23d1f73bf130 286 * @{
vladvana 0:23d1f73bf130 287 */
vladvana 0:23d1f73bf130 288 #define IS_SDIO_DATA_LENGTH(LENGTH) ((LENGTH) <= 0x01FFFFFF)
vladvana 0:23d1f73bf130 289 /**
vladvana 0:23d1f73bf130 290 * @}
vladvana 0:23d1f73bf130 291 */
vladvana 0:23d1f73bf130 292
vladvana 0:23d1f73bf130 293 /** @defgroup SDMMC_LL_Data_Block_Size Data Block Size
vladvana 0:23d1f73bf130 294 * @{
vladvana 0:23d1f73bf130 295 */
vladvana 0:23d1f73bf130 296 #define SDIO_DATABLOCK_SIZE_1B ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 297 #define SDIO_DATABLOCK_SIZE_2B SDIO_DCTRL_DBLOCKSIZE_0
vladvana 0:23d1f73bf130 298 #define SDIO_DATABLOCK_SIZE_4B SDIO_DCTRL_DBLOCKSIZE_1
vladvana 0:23d1f73bf130 299 #define SDIO_DATABLOCK_SIZE_8B (SDIO_DCTRL_DBLOCKSIZE_0|SDIO_DCTRL_DBLOCKSIZE_1)
vladvana 0:23d1f73bf130 300 #define SDIO_DATABLOCK_SIZE_16B SDIO_DCTRL_DBLOCKSIZE_2
vladvana 0:23d1f73bf130 301 #define SDIO_DATABLOCK_SIZE_32B (SDIO_DCTRL_DBLOCKSIZE_0|SDIO_DCTRL_DBLOCKSIZE_2)
vladvana 0:23d1f73bf130 302 #define SDIO_DATABLOCK_SIZE_64B (SDIO_DCTRL_DBLOCKSIZE_1|SDIO_DCTRL_DBLOCKSIZE_2)
vladvana 0:23d1f73bf130 303 #define SDIO_DATABLOCK_SIZE_128B (SDIO_DCTRL_DBLOCKSIZE_0|SDIO_DCTRL_DBLOCKSIZE_1|SDIO_DCTRL_DBLOCKSIZE_2)
vladvana 0:23d1f73bf130 304 #define SDIO_DATABLOCK_SIZE_256B SDIO_DCTRL_DBLOCKSIZE_3
vladvana 0:23d1f73bf130 305 #define SDIO_DATABLOCK_SIZE_512B (SDIO_DCTRL_DBLOCKSIZE_0|SDIO_DCTRL_DBLOCKSIZE_3)
vladvana 0:23d1f73bf130 306 #define SDIO_DATABLOCK_SIZE_1024B (SDIO_DCTRL_DBLOCKSIZE_1|SDIO_DCTRL_DBLOCKSIZE_3)
vladvana 0:23d1f73bf130 307 #define SDIO_DATABLOCK_SIZE_2048B (SDIO_DCTRL_DBLOCKSIZE_0|SDIO_DCTRL_DBLOCKSIZE_1|SDIO_DCTRL_DBLOCKSIZE_3)
vladvana 0:23d1f73bf130 308 #define SDIO_DATABLOCK_SIZE_4096B (SDIO_DCTRL_DBLOCKSIZE_2|SDIO_DCTRL_DBLOCKSIZE_3)
vladvana 0:23d1f73bf130 309 #define SDIO_DATABLOCK_SIZE_8192B (SDIO_DCTRL_DBLOCKSIZE_0|SDIO_DCTRL_DBLOCKSIZE_2|SDIO_DCTRL_DBLOCKSIZE_3)
vladvana 0:23d1f73bf130 310 #define SDIO_DATABLOCK_SIZE_16384B (SDIO_DCTRL_DBLOCKSIZE_1|SDIO_DCTRL_DBLOCKSIZE_2|SDIO_DCTRL_DBLOCKSIZE_3)
vladvana 0:23d1f73bf130 311
vladvana 0:23d1f73bf130 312 #define IS_SDIO_BLOCK_SIZE(SIZE) (((SIZE) == SDIO_DATABLOCK_SIZE_1B) || \
vladvana 0:23d1f73bf130 313 ((SIZE) == SDIO_DATABLOCK_SIZE_2B) || \
vladvana 0:23d1f73bf130 314 ((SIZE) == SDIO_DATABLOCK_SIZE_4B) || \
vladvana 0:23d1f73bf130 315 ((SIZE) == SDIO_DATABLOCK_SIZE_8B) || \
vladvana 0:23d1f73bf130 316 ((SIZE) == SDIO_DATABLOCK_SIZE_16B) || \
vladvana 0:23d1f73bf130 317 ((SIZE) == SDIO_DATABLOCK_SIZE_32B) || \
vladvana 0:23d1f73bf130 318 ((SIZE) == SDIO_DATABLOCK_SIZE_64B) || \
vladvana 0:23d1f73bf130 319 ((SIZE) == SDIO_DATABLOCK_SIZE_128B) || \
vladvana 0:23d1f73bf130 320 ((SIZE) == SDIO_DATABLOCK_SIZE_256B) || \
vladvana 0:23d1f73bf130 321 ((SIZE) == SDIO_DATABLOCK_SIZE_512B) || \
vladvana 0:23d1f73bf130 322 ((SIZE) == SDIO_DATABLOCK_SIZE_1024B) || \
vladvana 0:23d1f73bf130 323 ((SIZE) == SDIO_DATABLOCK_SIZE_2048B) || \
vladvana 0:23d1f73bf130 324 ((SIZE) == SDIO_DATABLOCK_SIZE_4096B) || \
vladvana 0:23d1f73bf130 325 ((SIZE) == SDIO_DATABLOCK_SIZE_8192B) || \
vladvana 0:23d1f73bf130 326 ((SIZE) == SDIO_DATABLOCK_SIZE_16384B))
vladvana 0:23d1f73bf130 327 /**
vladvana 0:23d1f73bf130 328 * @}
vladvana 0:23d1f73bf130 329 */
vladvana 0:23d1f73bf130 330
vladvana 0:23d1f73bf130 331 /** @defgroup SDMMC_LL_Transfer_Direction Transfer Direction
vladvana 0:23d1f73bf130 332 * @{
vladvana 0:23d1f73bf130 333 */
vladvana 0:23d1f73bf130 334 #define SDIO_TRANSFER_DIR_TO_CARD ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 335 #define SDIO_TRANSFER_DIR_TO_SDIO SDIO_DCTRL_DTDIR
vladvana 0:23d1f73bf130 336
vladvana 0:23d1f73bf130 337 #define IS_SDIO_TRANSFER_DIR(DIR) (((DIR) == SDIO_TRANSFER_DIR_TO_CARD) || \
vladvana 0:23d1f73bf130 338 ((DIR) == SDIO_TRANSFER_DIR_TO_SDIO))
vladvana 0:23d1f73bf130 339 /**
vladvana 0:23d1f73bf130 340 * @}
vladvana 0:23d1f73bf130 341 */
vladvana 0:23d1f73bf130 342
vladvana 0:23d1f73bf130 343 /** @defgroup SDMMC_LL_Transfer_Type Transfer Type
vladvana 0:23d1f73bf130 344 * @{
vladvana 0:23d1f73bf130 345 */
vladvana 0:23d1f73bf130 346 #define SDIO_TRANSFER_MODE_BLOCK ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 347 #define SDIO_TRANSFER_MODE_STREAM SDIO_DCTRL_DTMODE
vladvana 0:23d1f73bf130 348
vladvana 0:23d1f73bf130 349 #define IS_SDIO_TRANSFER_MODE(MODE) (((MODE) == SDIO_TRANSFER_MODE_BLOCK) || \
vladvana 0:23d1f73bf130 350 ((MODE) == SDIO_TRANSFER_MODE_STREAM))
vladvana 0:23d1f73bf130 351 /**
vladvana 0:23d1f73bf130 352 * @}
vladvana 0:23d1f73bf130 353 */
vladvana 0:23d1f73bf130 354
vladvana 0:23d1f73bf130 355 /** @defgroup SDMMC_LL_DPSM_State DPSM State
vladvana 0:23d1f73bf130 356 * @{
vladvana 0:23d1f73bf130 357 */
vladvana 0:23d1f73bf130 358 #define SDIO_DPSM_DISABLE ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 359 #define SDIO_DPSM_ENABLE SDIO_DCTRL_DTEN
vladvana 0:23d1f73bf130 360
vladvana 0:23d1f73bf130 361 #define IS_SDIO_DPSM(DPSM) (((DPSM) == SDIO_DPSM_DISABLE) ||\
vladvana 0:23d1f73bf130 362 ((DPSM) == SDIO_DPSM_ENABLE))
vladvana 0:23d1f73bf130 363 /**
vladvana 0:23d1f73bf130 364 * @}
vladvana 0:23d1f73bf130 365 */
vladvana 0:23d1f73bf130 366
vladvana 0:23d1f73bf130 367 /** @defgroup SDMMC_LL_Read_Wait_Mode Read Wait Mode
vladvana 0:23d1f73bf130 368 * @{
vladvana 0:23d1f73bf130 369 */
vladvana 0:23d1f73bf130 370 #define SDIO_READ_WAIT_MODE_DATA2 ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 371 #define SDIO_READ_WAIT_MODE_CLK (SDIO_DCTRL_RWMOD)
vladvana 0:23d1f73bf130 372
vladvana 0:23d1f73bf130 373 #define IS_SDIO_READWAIT_MODE(MODE) (((MODE) == SDIO_READ_WAIT_MODE_CLK) || \
vladvana 0:23d1f73bf130 374 ((MODE) == SDIO_READ_WAIT_MODE_DATA2))
vladvana 0:23d1f73bf130 375 /**
vladvana 0:23d1f73bf130 376 * @}
vladvana 0:23d1f73bf130 377 */
vladvana 0:23d1f73bf130 378
vladvana 0:23d1f73bf130 379 /** @defgroup SDMMC_LL_Interrupt_sources Interrupt Sources
vladvana 0:23d1f73bf130 380 * @{
vladvana 0:23d1f73bf130 381 */
vladvana 0:23d1f73bf130 382 #define SDIO_IT_CCRCFAIL SDIO_STA_CCRCFAIL
vladvana 0:23d1f73bf130 383 #define SDIO_IT_DCRCFAIL SDIO_STA_DCRCFAIL
vladvana 0:23d1f73bf130 384 #define SDIO_IT_CTIMEOUT SDIO_STA_CTIMEOUT
vladvana 0:23d1f73bf130 385 #define SDIO_IT_DTIMEOUT SDIO_STA_DTIMEOUT
vladvana 0:23d1f73bf130 386 #define SDIO_IT_TXUNDERR SDIO_STA_TXUNDERR
vladvana 0:23d1f73bf130 387 #define SDIO_IT_RXOVERR SDIO_STA_RXOVERR
vladvana 0:23d1f73bf130 388 #define SDIO_IT_CMDREND SDIO_STA_CMDREND
vladvana 0:23d1f73bf130 389 #define SDIO_IT_CMDSENT SDIO_STA_CMDSENT
vladvana 0:23d1f73bf130 390 #define SDIO_IT_DATAEND SDIO_STA_DATAEND
vladvana 0:23d1f73bf130 391 #define SDIO_IT_STBITERR SDIO_STA_STBITERR
vladvana 0:23d1f73bf130 392 #define SDIO_IT_DBCKEND SDIO_STA_DBCKEND
vladvana 0:23d1f73bf130 393 #define SDIO_IT_CMDACT SDIO_STA_CMDACT
vladvana 0:23d1f73bf130 394 #define SDIO_IT_TXACT SDIO_STA_TXACT
vladvana 0:23d1f73bf130 395 #define SDIO_IT_RXACT SDIO_STA_RXACT
vladvana 0:23d1f73bf130 396 #define SDIO_IT_TXFIFOHE SDIO_STA_TXFIFOHE
vladvana 0:23d1f73bf130 397 #define SDIO_IT_RXFIFOHF SDIO_STA_RXFIFOHF
vladvana 0:23d1f73bf130 398 #define SDIO_IT_TXFIFOF SDIO_STA_TXFIFOF
vladvana 0:23d1f73bf130 399 #define SDIO_IT_RXFIFOF SDIO_STA_RXFIFOF
vladvana 0:23d1f73bf130 400 #define SDIO_IT_TXFIFOE SDIO_STA_TXFIFOE
vladvana 0:23d1f73bf130 401 #define SDIO_IT_RXFIFOE SDIO_STA_RXFIFOE
vladvana 0:23d1f73bf130 402 #define SDIO_IT_TXDAVL SDIO_STA_TXDAVL
vladvana 0:23d1f73bf130 403 #define SDIO_IT_RXDAVL SDIO_STA_RXDAVL
vladvana 0:23d1f73bf130 404 #define SDIO_IT_SDIOIT SDIO_STA_SDIOIT
vladvana 0:23d1f73bf130 405 #define SDIO_IT_CEATAEND SDIO_STA_CEATAEND
vladvana 0:23d1f73bf130 406
vladvana 0:23d1f73bf130 407 /**
vladvana 0:23d1f73bf130 408 * @}
vladvana 0:23d1f73bf130 409 */
vladvana 0:23d1f73bf130 410
vladvana 0:23d1f73bf130 411 /** @defgroup SDMMC_LL_Flags Flags
vladvana 0:23d1f73bf130 412 * @{
vladvana 0:23d1f73bf130 413 */
vladvana 0:23d1f73bf130 414 #define SDIO_FLAG_CCRCFAIL SDIO_STA_CCRCFAIL
vladvana 0:23d1f73bf130 415 #define SDIO_FLAG_DCRCFAIL SDIO_STA_DCRCFAIL
vladvana 0:23d1f73bf130 416 #define SDIO_FLAG_CTIMEOUT SDIO_STA_CTIMEOUT
vladvana 0:23d1f73bf130 417 #define SDIO_FLAG_DTIMEOUT SDIO_STA_DTIMEOUT
vladvana 0:23d1f73bf130 418 #define SDIO_FLAG_TXUNDERR SDIO_STA_TXUNDERR
vladvana 0:23d1f73bf130 419 #define SDIO_FLAG_RXOVERR SDIO_STA_RXOVERR
vladvana 0:23d1f73bf130 420 #define SDIO_FLAG_CMDREND SDIO_STA_CMDREND
vladvana 0:23d1f73bf130 421 #define SDIO_FLAG_CMDSENT SDIO_STA_CMDSENT
vladvana 0:23d1f73bf130 422 #define SDIO_FLAG_DATAEND SDIO_STA_DATAEND
vladvana 0:23d1f73bf130 423 #define SDIO_FLAG_STBITERR SDIO_STA_STBITERR
vladvana 0:23d1f73bf130 424 #define SDIO_FLAG_DBCKEND SDIO_STA_DBCKEND
vladvana 0:23d1f73bf130 425 #define SDIO_FLAG_CMDACT SDIO_STA_CMDACT
vladvana 0:23d1f73bf130 426 #define SDIO_FLAG_TXACT SDIO_STA_TXACT
vladvana 0:23d1f73bf130 427 #define SDIO_FLAG_RXACT SDIO_STA_RXACT
vladvana 0:23d1f73bf130 428 #define SDIO_FLAG_TXFIFOHE SDIO_STA_TXFIFOHE
vladvana 0:23d1f73bf130 429 #define SDIO_FLAG_RXFIFOHF SDIO_STA_RXFIFOHF
vladvana 0:23d1f73bf130 430 #define SDIO_FLAG_TXFIFOF SDIO_STA_TXFIFOF
vladvana 0:23d1f73bf130 431 #define SDIO_FLAG_RXFIFOF SDIO_STA_RXFIFOF
vladvana 0:23d1f73bf130 432 #define SDIO_FLAG_TXFIFOE SDIO_STA_TXFIFOE
vladvana 0:23d1f73bf130 433 #define SDIO_FLAG_RXFIFOE SDIO_STA_RXFIFOE
vladvana 0:23d1f73bf130 434 #define SDIO_FLAG_TXDAVL SDIO_STA_TXDAVL
vladvana 0:23d1f73bf130 435 #define SDIO_FLAG_RXDAVL SDIO_STA_RXDAVL
vladvana 0:23d1f73bf130 436 #define SDIO_FLAG_SDIOIT SDIO_STA_SDIOIT
vladvana 0:23d1f73bf130 437 #define SDIO_FLAG_CEATAEND SDIO_STA_CEATAEND
vladvana 0:23d1f73bf130 438
vladvana 0:23d1f73bf130 439 /**
vladvana 0:23d1f73bf130 440 * @}
vladvana 0:23d1f73bf130 441 */
vladvana 0:23d1f73bf130 442
vladvana 0:23d1f73bf130 443 /**
vladvana 0:23d1f73bf130 444 * @}
vladvana 0:23d1f73bf130 445 */
vladvana 0:23d1f73bf130 446
vladvana 0:23d1f73bf130 447 /* Exported macro ------------------------------------------------------------*/
vladvana 0:23d1f73bf130 448 /** @defgroup SDMMC_LL_Exported_macros SDMMC_LL Exported Macros
vladvana 0:23d1f73bf130 449 * @{
vladvana 0:23d1f73bf130 450 */
vladvana 0:23d1f73bf130 451
vladvana 0:23d1f73bf130 452 /** @defgroup SDMMC_LL_Register Bits And Addresses Definitions
vladvana 0:23d1f73bf130 453 * @brief SDMMC_LL registers bit address in the alias region
vladvana 0:23d1f73bf130 454 * @{
vladvana 0:23d1f73bf130 455 */
vladvana 0:23d1f73bf130 456
vladvana 0:23d1f73bf130 457 /* ---------------------- SDIO registers bit mask --------------------------- */
vladvana 0:23d1f73bf130 458 /* --- CLKCR Register ---*/
vladvana 0:23d1f73bf130 459 /* CLKCR register clear mask */
vladvana 0:23d1f73bf130 460 #define CLKCR_CLEAR_MASK ((uint32_t)(SDIO_CLKCR_CLKDIV | SDIO_CLKCR_PWRSAV |\
vladvana 0:23d1f73bf130 461 SDIO_CLKCR_BYPASS | SDIO_CLKCR_WIDBUS |\
vladvana 0:23d1f73bf130 462 SDIO_CLKCR_NEGEDGE | SDIO_CLKCR_HWFC_EN))
vladvana 0:23d1f73bf130 463
vladvana 0:23d1f73bf130 464 /* --- DCTRL Register ---*/
vladvana 0:23d1f73bf130 465 /* SDIO DCTRL Clear Mask */
vladvana 0:23d1f73bf130 466 #define DCTRL_CLEAR_MASK ((uint32_t)(SDIO_DCTRL_DTEN | SDIO_DCTRL_DTDIR |\
vladvana 0:23d1f73bf130 467 SDIO_DCTRL_DTMODE | SDIO_DCTRL_DBLOCKSIZE))
vladvana 0:23d1f73bf130 468
vladvana 0:23d1f73bf130 469 /* --- CMD Register ---*/
vladvana 0:23d1f73bf130 470 /* CMD Register clear mask */
vladvana 0:23d1f73bf130 471 #define CMD_CLEAR_MASK ((uint32_t)(SDIO_CMD_CMDINDEX | SDIO_CMD_WAITRESP |\
vladvana 0:23d1f73bf130 472 SDIO_CMD_WAITINT | SDIO_CMD_WAITPEND |\
vladvana 0:23d1f73bf130 473 SDIO_CMD_CPSMEN | SDIO_CMD_SDIOSUSPEND))
vladvana 0:23d1f73bf130 474
vladvana 0:23d1f73bf130 475 /* SDIO RESP Registers Address */
vladvana 0:23d1f73bf130 476 #define SDIO_RESP_ADDR ((uint32_t)(SDIO_BASE + 0x14))
vladvana 0:23d1f73bf130 477
vladvana 0:23d1f73bf130 478 /* SDIO Intialization Frequency (400KHz max) */
vladvana 0:23d1f73bf130 479 #define SDIO_INIT_CLK_DIV ((uint8_t)0xC3)
vladvana 0:23d1f73bf130 480
vladvana 0:23d1f73bf130 481 /* SDIO Data Transfer Frequency */
vladvana 0:23d1f73bf130 482 #define SDIO_TRANSFER_CLK_DIV ((uint8_t)0x9)
vladvana 0:23d1f73bf130 483
vladvana 0:23d1f73bf130 484 /**
vladvana 0:23d1f73bf130 485 * @}
vladvana 0:23d1f73bf130 486 */
vladvana 0:23d1f73bf130 487
vladvana 0:23d1f73bf130 488 /** @defgroup SDMMC_LL_Interrupt_Clock Interrupt And Clock Configuration
vladvana 0:23d1f73bf130 489 * @brief macros to handle interrupts and specific clock configurations
vladvana 0:23d1f73bf130 490 * @{
vladvana 0:23d1f73bf130 491 */
vladvana 0:23d1f73bf130 492
vladvana 0:23d1f73bf130 493 /**
vladvana 0:23d1f73bf130 494 * @brief Enable the SDIO device.
vladvana 0:23d1f73bf130 495 * @param __INSTANCE__: SDIO Instance
vladvana 0:23d1f73bf130 496 * @retval None
vladvana 0:23d1f73bf130 497 */
vladvana 0:23d1f73bf130 498 #define __SDIO_ENABLE(__INSTANCE__) ((__INSTANCE__)->CLKCR |= SDIO_CLKCR_CLKEN)
vladvana 0:23d1f73bf130 499
vladvana 0:23d1f73bf130 500 /**
vladvana 0:23d1f73bf130 501 * @brief Disable the SDIO device.
vladvana 0:23d1f73bf130 502 * @param __INSTANCE__: SDIO Instance
vladvana 0:23d1f73bf130 503 * @retval None
vladvana 0:23d1f73bf130 504 */
vladvana 0:23d1f73bf130 505 #define __SDIO_DISABLE(__INSTANCE__) ((__INSTANCE__)->CLKCR &= ~SDIO_CLKCR_CLKEN)
vladvana 0:23d1f73bf130 506
vladvana 0:23d1f73bf130 507 /**
vladvana 0:23d1f73bf130 508 * @brief Enable the SDIO DMA transfer.
vladvana 0:23d1f73bf130 509 * @param None
vladvana 0:23d1f73bf130 510 * @retval None
vladvana 0:23d1f73bf130 511 */
vladvana 0:23d1f73bf130 512 #define __SDIO_DMA_ENABLE(__INSTANCE__) ((__INSTANCE__)->DCTRL |= SDIO_DCTRL_DMAEN)
vladvana 0:23d1f73bf130 513 /**
vladvana 0:23d1f73bf130 514 * @brief Disable the SDIO DMA transfer.
vladvana 0:23d1f73bf130 515 * @param None
vladvana 0:23d1f73bf130 516 * @retval None
vladvana 0:23d1f73bf130 517 */
vladvana 0:23d1f73bf130 518 #define __SDIO_DMA_DISABLE(__INSTANCE__) ((__INSTANCE__)->DCTRL &= ~SDIO_DCTRL_DMAEN)
vladvana 0:23d1f73bf130 519
vladvana 0:23d1f73bf130 520 /**
vladvana 0:23d1f73bf130 521 * @brief Enable the SDIO device interrupt.
vladvana 0:23d1f73bf130 522 * @param __INSTANCE__ : Pointer to SDIO register base
vladvana 0:23d1f73bf130 523 * @param __INTERRUPT__ : specifies the SDIO interrupt sources to be enabled.
vladvana 0:23d1f73bf130 524 * This parameter can be one or a combination of the following values:
vladvana 0:23d1f73bf130 525 * @arg SDIO_IT_CCRCFAIL: Command response received (CRC check failed) interrupt
vladvana 0:23d1f73bf130 526 * @arg SDIO_IT_DCRCFAIL: Data block sent/received (CRC check failed) interrupt
vladvana 0:23d1f73bf130 527 * @arg SDIO_IT_CTIMEOUT: Command response timeout interrupt
vladvana 0:23d1f73bf130 528 * @arg SDIO_IT_DTIMEOUT: Data timeout interrupt
vladvana 0:23d1f73bf130 529 * @arg SDIO_IT_TXUNDERR: Transmit FIFO underrun error interrupt
vladvana 0:23d1f73bf130 530 * @arg SDIO_IT_RXOVERR: Received FIFO overrun error interrupt
vladvana 0:23d1f73bf130 531 * @arg SDIO_IT_CMDREND: Command response received (CRC check passed) interrupt
vladvana 0:23d1f73bf130 532 * @arg SDIO_IT_CMDSENT: Command sent (no response required) interrupt
vladvana 0:23d1f73bf130 533 * @arg SDIO_IT_DATAEND: Data end (data counter, SDIDCOUNT, is zero) interrupt
vladvana 0:23d1f73bf130 534 * @arg SDIO_IT_STBITERR: Start bit not detected on all data signals in wide
vladvana 0:23d1f73bf130 535 * bus mode interrupt
vladvana 0:23d1f73bf130 536 * @arg SDIO_IT_DBCKEND: Data block sent/received (CRC check passed) interrupt
vladvana 0:23d1f73bf130 537 * @arg SDIO_IT_CMDACT: Command transfer in progress interrupt
vladvana 0:23d1f73bf130 538 * @arg SDIO_IT_TXACT: Data transmit in progress interrupt
vladvana 0:23d1f73bf130 539 * @arg SDIO_IT_RXACT: Data receive in progress interrupt
vladvana 0:23d1f73bf130 540 * @arg SDIO_IT_TXFIFOHE: Transmit FIFO Half Empty interrupt
vladvana 0:23d1f73bf130 541 * @arg SDIO_IT_RXFIFOHF: Receive FIFO Half Full interrupt
vladvana 0:23d1f73bf130 542 * @arg SDIO_IT_TXFIFOF: Transmit FIFO full interrupt
vladvana 0:23d1f73bf130 543 * @arg SDIO_IT_RXFIFOF: Receive FIFO full interrupt
vladvana 0:23d1f73bf130 544 * @arg SDIO_IT_TXFIFOE: Transmit FIFO empty interrupt
vladvana 0:23d1f73bf130 545 * @arg SDIO_IT_RXFIFOE: Receive FIFO empty interrupt
vladvana 0:23d1f73bf130 546 * @arg SDIO_IT_TXDAVL: Data available in transmit FIFO interrupt
vladvana 0:23d1f73bf130 547 * @arg SDIO_IT_RXDAVL: Data available in receive FIFO interrupt
vladvana 0:23d1f73bf130 548 * @arg SDIO_IT_SDIOIT: SD I/O interrupt received interrupt
vladvana 0:23d1f73bf130 549 * @arg SDIO_IT_CEATAEND: CE-ATA command completion signal received for CMD61 interrupt
vladvana 0:23d1f73bf130 550 * @retval None
vladvana 0:23d1f73bf130 551 */
vladvana 0:23d1f73bf130 552 #define __SDIO_ENABLE_IT(__INSTANCE__, __INTERRUPT__) ((__INSTANCE__)->MASK |= (__INTERRUPT__))
vladvana 0:23d1f73bf130 553
vladvana 0:23d1f73bf130 554 /**
vladvana 0:23d1f73bf130 555 * @brief Disable the SDIO device interrupt.
vladvana 0:23d1f73bf130 556 * @param __INSTANCE__ : Pointer to SDIO register base
vladvana 0:23d1f73bf130 557 * @param __INTERRUPT__ : specifies the SDIO interrupt sources to be disabled.
vladvana 0:23d1f73bf130 558 * This parameter can be one or a combination of the following values:
vladvana 0:23d1f73bf130 559 * @arg SDIO_IT_CCRCFAIL: Command response received (CRC check failed) interrupt
vladvana 0:23d1f73bf130 560 * @arg SDIO_IT_DCRCFAIL: Data block sent/received (CRC check failed) interrupt
vladvana 0:23d1f73bf130 561 * @arg SDIO_IT_CTIMEOUT: Command response timeout interrupt
vladvana 0:23d1f73bf130 562 * @arg SDIO_IT_DTIMEOUT: Data timeout interrupt
vladvana 0:23d1f73bf130 563 * @arg SDIO_IT_TXUNDERR: Transmit FIFO underrun error interrupt
vladvana 0:23d1f73bf130 564 * @arg SDIO_IT_RXOVERR: Received FIFO overrun error interrupt
vladvana 0:23d1f73bf130 565 * @arg SDIO_IT_CMDREND: Command response received (CRC check passed) interrupt
vladvana 0:23d1f73bf130 566 * @arg SDIO_IT_CMDSENT: Command sent (no response required) interrupt
vladvana 0:23d1f73bf130 567 * @arg SDIO_IT_DATAEND: Data end (data counter, SDIDCOUNT, is zero) interrupt
vladvana 0:23d1f73bf130 568 * @arg SDIO_IT_STBITERR: Start bit not detected on all data signals in wide
vladvana 0:23d1f73bf130 569 * bus mode interrupt
vladvana 0:23d1f73bf130 570 * @arg SDIO_IT_DBCKEND: Data block sent/received (CRC check passed) interrupt
vladvana 0:23d1f73bf130 571 * @arg SDIO_IT_CMDACT: Command transfer in progress interrupt
vladvana 0:23d1f73bf130 572 * @arg SDIO_IT_TXACT: Data transmit in progress interrupt
vladvana 0:23d1f73bf130 573 * @arg SDIO_IT_RXACT: Data receive in progress interrupt
vladvana 0:23d1f73bf130 574 * @arg SDIO_IT_TXFIFOHE: Transmit FIFO Half Empty interrupt
vladvana 0:23d1f73bf130 575 * @arg SDIO_IT_RXFIFOHF: Receive FIFO Half Full interrupt
vladvana 0:23d1f73bf130 576 * @arg SDIO_IT_TXFIFOF: Transmit FIFO full interrupt
vladvana 0:23d1f73bf130 577 * @arg SDIO_IT_RXFIFOF: Receive FIFO full interrupt
vladvana 0:23d1f73bf130 578 * @arg SDIO_IT_TXFIFOE: Transmit FIFO empty interrupt
vladvana 0:23d1f73bf130 579 * @arg SDIO_IT_RXFIFOE: Receive FIFO empty interrupt
vladvana 0:23d1f73bf130 580 * @arg SDIO_IT_TXDAVL: Data available in transmit FIFO interrupt
vladvana 0:23d1f73bf130 581 * @arg SDIO_IT_RXDAVL: Data available in receive FIFO interrupt
vladvana 0:23d1f73bf130 582 * @arg SDIO_IT_SDIOIT: SD I/O interrupt received interrupt
vladvana 0:23d1f73bf130 583 * @arg SDIO_IT_CEATAEND: CE-ATA command completion signal received for CMD61 interrupt
vladvana 0:23d1f73bf130 584 * @retval None
vladvana 0:23d1f73bf130 585 */
vladvana 0:23d1f73bf130 586 #define __SDIO_DISABLE_IT(__INSTANCE__, __INTERRUPT__) ((__INSTANCE__)->MASK &= ~(__INTERRUPT__))
vladvana 0:23d1f73bf130 587
vladvana 0:23d1f73bf130 588 /**
vladvana 0:23d1f73bf130 589 * @brief Checks whether the specified SDIO flag is set or not.
vladvana 0:23d1f73bf130 590 * @param __INSTANCE__ : Pointer to SDIO register base
vladvana 0:23d1f73bf130 591 * @param __FLAG__: specifies the flag to check.
vladvana 0:23d1f73bf130 592 * This parameter can be one of the following values:
vladvana 0:23d1f73bf130 593 * @arg SDIO_FLAG_CCRCFAIL: Command response received (CRC check failed)
vladvana 0:23d1f73bf130 594 * @arg SDIO_FLAG_DCRCFAIL: Data block sent/received (CRC check failed)
vladvana 0:23d1f73bf130 595 * @arg SDIO_FLAG_CTIMEOUT: Command response timeout
vladvana 0:23d1f73bf130 596 * @arg SDIO_FLAG_DTIMEOUT: Data timeout
vladvana 0:23d1f73bf130 597 * @arg SDIO_FLAG_TXUNDERR: Transmit FIFO underrun error
vladvana 0:23d1f73bf130 598 * @arg SDIO_FLAG_RXOVERR: Received FIFO overrun error
vladvana 0:23d1f73bf130 599 * @arg SDIO_FLAG_CMDREND: Command response received (CRC check passed)
vladvana 0:23d1f73bf130 600 * @arg SDIO_FLAG_CMDSENT: Command sent (no response required)
vladvana 0:23d1f73bf130 601 * @arg SDIO_FLAG_DATAEND: Data end (data counter, SDIDCOUNT, is zero)
vladvana 0:23d1f73bf130 602 * @arg SDIO_FLAG_STBITERR: Start bit not detected on all data signals in wide bus mode.
vladvana 0:23d1f73bf130 603 * @arg SDIO_FLAG_DBCKEND: Data block sent/received (CRC check passed)
vladvana 0:23d1f73bf130 604 * @arg SDIO_FLAG_CMDACT: Command transfer in progress
vladvana 0:23d1f73bf130 605 * @arg SDIO_FLAG_TXACT: Data transmit in progress
vladvana 0:23d1f73bf130 606 * @arg SDIO_FLAG_RXACT: Data receive in progress
vladvana 0:23d1f73bf130 607 * @arg SDIO_FLAG_TXFIFOHE: Transmit FIFO Half Empty
vladvana 0:23d1f73bf130 608 * @arg SDIO_FLAG_RXFIFOHF: Receive FIFO Half Full
vladvana 0:23d1f73bf130 609 * @arg SDIO_FLAG_TXFIFOF: Transmit FIFO full
vladvana 0:23d1f73bf130 610 * @arg SDIO_FLAG_RXFIFOF: Receive FIFO full
vladvana 0:23d1f73bf130 611 * @arg SDIO_FLAG_TXFIFOE: Transmit FIFO empty
vladvana 0:23d1f73bf130 612 * @arg SDIO_FLAG_RXFIFOE: Receive FIFO empty
vladvana 0:23d1f73bf130 613 * @arg SDIO_FLAG_TXDAVL: Data available in transmit FIFO
vladvana 0:23d1f73bf130 614 * @arg SDIO_FLAG_RXDAVL: Data available in receive FIFO
vladvana 0:23d1f73bf130 615 * @arg SDIO_FLAG_SDIOIT: SD I/O interrupt received
vladvana 0:23d1f73bf130 616 * @arg SDIO_FLAG_CEATAEND: CE-ATA command completion signal received for CMD61
vladvana 0:23d1f73bf130 617 * @retval The new state of SDIO_FLAG (SET or RESET).
vladvana 0:23d1f73bf130 618 */
vladvana 0:23d1f73bf130 619 #define __SDIO_GET_FLAG(__INSTANCE__, __FLAG__) (((__INSTANCE__)->STA &(__FLAG__)) != RESET)
vladvana 0:23d1f73bf130 620
vladvana 0:23d1f73bf130 621
vladvana 0:23d1f73bf130 622 /**
vladvana 0:23d1f73bf130 623 * @brief Clears the SDIO pending flags.
vladvana 0:23d1f73bf130 624 * @param __INSTANCE__ : Pointer to SDIO register base
vladvana 0:23d1f73bf130 625 * @param __FLAG__: specifies the flag to clear.
vladvana 0:23d1f73bf130 626 * This parameter can be one or a combination of the following values:
vladvana 0:23d1f73bf130 627 * @arg SDIO_FLAG_CCRCFAIL: Command response received (CRC check failed)
vladvana 0:23d1f73bf130 628 * @arg SDIO_FLAG_DCRCFAIL: Data block sent/received (CRC check failed)
vladvana 0:23d1f73bf130 629 * @arg SDIO_FLAG_CTIMEOUT: Command response timeout
vladvana 0:23d1f73bf130 630 * @arg SDIO_FLAG_DTIMEOUT: Data timeout
vladvana 0:23d1f73bf130 631 * @arg SDIO_FLAG_TXUNDERR: Transmit FIFO underrun error
vladvana 0:23d1f73bf130 632 * @arg SDIO_FLAG_RXOVERR: Received FIFO overrun error
vladvana 0:23d1f73bf130 633 * @arg SDIO_FLAG_CMDREND: Command response received (CRC check passed)
vladvana 0:23d1f73bf130 634 * @arg SDIO_FLAG_CMDSENT: Command sent (no response required)
vladvana 0:23d1f73bf130 635 * @arg SDIO_FLAG_DATAEND: Data end (data counter, SDIDCOUNT, is zero)
vladvana 0:23d1f73bf130 636 * @arg SDIO_FLAG_STBITERR: Start bit not detected on all data signals in wide bus mode
vladvana 0:23d1f73bf130 637 * @arg SDIO_FLAG_DBCKEND: Data block sent/received (CRC check passed)
vladvana 0:23d1f73bf130 638 * @arg SDIO_FLAG_SDIOIT: SD I/O interrupt received
vladvana 0:23d1f73bf130 639 * @arg SDIO_FLAG_CEATAEND: CE-ATA command completion signal received for CMD61
vladvana 0:23d1f73bf130 640 * @retval None
vladvana 0:23d1f73bf130 641 */
vladvana 0:23d1f73bf130 642 #define __SDIO_CLEAR_FLAG(__INSTANCE__, __FLAG__) ((__INSTANCE__)->ICR = (__FLAG__))
vladvana 0:23d1f73bf130 643
vladvana 0:23d1f73bf130 644 /**
vladvana 0:23d1f73bf130 645 * @brief Checks whether the specified SDIO interrupt has occurred or not.
vladvana 0:23d1f73bf130 646 * @param __INSTANCE__ : Pointer to SDIO register base
vladvana 0:23d1f73bf130 647 * @param __INTERRUPT__: specifies the SDIO interrupt source to check.
vladvana 0:23d1f73bf130 648 * This parameter can be one of the following values:
vladvana 0:23d1f73bf130 649 * @arg SDIO_IT_CCRCFAIL: Command response received (CRC check failed) interrupt
vladvana 0:23d1f73bf130 650 * @arg SDIO_IT_DCRCFAIL: Data block sent/received (CRC check failed) interrupt
vladvana 0:23d1f73bf130 651 * @arg SDIO_IT_CTIMEOUT: Command response timeout interrupt
vladvana 0:23d1f73bf130 652 * @arg SDIO_IT_DTIMEOUT: Data timeout interrupt
vladvana 0:23d1f73bf130 653 * @arg SDIO_IT_TXUNDERR: Transmit FIFO underrun error interrupt
vladvana 0:23d1f73bf130 654 * @arg SDIO_IT_RXOVERR: Received FIFO overrun error interrupt
vladvana 0:23d1f73bf130 655 * @arg SDIO_IT_CMDREND: Command response received (CRC check passed) interrupt
vladvana 0:23d1f73bf130 656 * @arg SDIO_IT_CMDSENT: Command sent (no response required) interrupt
vladvana 0:23d1f73bf130 657 * @arg SDIO_IT_DATAEND: Data end (data counter, SDIDCOUNT, is zero) interrupt
vladvana 0:23d1f73bf130 658 * @arg SDIO_IT_STBITERR: Start bit not detected on all data signals in wide
vladvana 0:23d1f73bf130 659 * bus mode interrupt
vladvana 0:23d1f73bf130 660 * @arg SDIO_IT_DBCKEND: Data block sent/received (CRC check passed) interrupt
vladvana 0:23d1f73bf130 661 * @arg SDIO_IT_CMDACT: Command transfer in progress interrupt
vladvana 0:23d1f73bf130 662 * @arg SDIO_IT_TXACT: Data transmit in progress interrupt
vladvana 0:23d1f73bf130 663 * @arg SDIO_IT_RXACT: Data receive in progress interrupt
vladvana 0:23d1f73bf130 664 * @arg SDIO_IT_TXFIFOHE: Transmit FIFO Half Empty interrupt
vladvana 0:23d1f73bf130 665 * @arg SDIO_IT_RXFIFOHF: Receive FIFO Half Full interrupt
vladvana 0:23d1f73bf130 666 * @arg SDIO_IT_TXFIFOF: Transmit FIFO full interrupt
vladvana 0:23d1f73bf130 667 * @arg SDIO_IT_RXFIFOF: Receive FIFO full interrupt
vladvana 0:23d1f73bf130 668 * @arg SDIO_IT_TXFIFOE: Transmit FIFO empty interrupt
vladvana 0:23d1f73bf130 669 * @arg SDIO_IT_RXFIFOE: Receive FIFO empty interrupt
vladvana 0:23d1f73bf130 670 * @arg SDIO_IT_TXDAVL: Data available in transmit FIFO interrupt
vladvana 0:23d1f73bf130 671 * @arg SDIO_IT_RXDAVL: Data available in receive FIFO interrupt
vladvana 0:23d1f73bf130 672 * @arg SDIO_IT_SDIOIT: SD I/O interrupt received interrupt
vladvana 0:23d1f73bf130 673 * @arg SDIO_IT_CEATAEND: CE-ATA command completion signal received for CMD61 interrupt
vladvana 0:23d1f73bf130 674 * @retval The new state of SDIO_IT (SET or RESET).
vladvana 0:23d1f73bf130 675 */
vladvana 0:23d1f73bf130 676 #define __SDIO_GET_IT (__INSTANCE__, __INTERRUPT__) (((__INSTANCE__)->STA &(__INTERRUPT__)) == (__INTERRUPT__))
vladvana 0:23d1f73bf130 677
vladvana 0:23d1f73bf130 678 /**
vladvana 0:23d1f73bf130 679 * @brief Clears the SDIO's interrupt pending bits.
vladvana 0:23d1f73bf130 680 * @param __INSTANCE__ : Pointer to SDIO register base
vladvana 0:23d1f73bf130 681 * @param __INTERRUPT__: specifies the interrupt pending bit to clear.
vladvana 0:23d1f73bf130 682 * This parameter can be one or a combination of the following values:
vladvana 0:23d1f73bf130 683 * @arg SDIO_IT_CCRCFAIL: Command response received (CRC check failed) interrupt
vladvana 0:23d1f73bf130 684 * @arg SDIO_IT_DCRCFAIL: Data block sent/received (CRC check failed) interrupt
vladvana 0:23d1f73bf130 685 * @arg SDIO_IT_CTIMEOUT: Command response timeout interrupt
vladvana 0:23d1f73bf130 686 * @arg SDIO_IT_DTIMEOUT: Data timeout interrupt
vladvana 0:23d1f73bf130 687 * @arg SDIO_IT_TXUNDERR: Transmit FIFO underrun error interrupt
vladvana 0:23d1f73bf130 688 * @arg SDIO_IT_RXOVERR: Received FIFO overrun error interrupt
vladvana 0:23d1f73bf130 689 * @arg SDIO_IT_CMDREND: Command response received (CRC check passed) interrupt
vladvana 0:23d1f73bf130 690 * @arg SDIO_IT_CMDSENT: Command sent (no response required) interrupt
vladvana 0:23d1f73bf130 691 * @arg SDIO_IT_DATAEND: Data end (data counter, SDIO_DCOUNT, is zero) interrupt
vladvana 0:23d1f73bf130 692 * @arg SDIO_IT_STBITERR: Start bit not detected on all data signals in wide
vladvana 0:23d1f73bf130 693 * bus mode interrupt
vladvana 0:23d1f73bf130 694 * @arg SDIO_IT_SDIOIT: SD I/O interrupt received interrupt
vladvana 0:23d1f73bf130 695 * @arg SDIO_IT_CEATAEND: CE-ATA command completion signal received for CMD61
vladvana 0:23d1f73bf130 696 * @retval None
vladvana 0:23d1f73bf130 697 */
vladvana 0:23d1f73bf130 698 #define __SDIO_CLEAR_IT(__INSTANCE__, __INTERRUPT__) ((__INSTANCE__)->ICR = (__INTERRUPT__))
vladvana 0:23d1f73bf130 699
vladvana 0:23d1f73bf130 700 /**
vladvana 0:23d1f73bf130 701 * @brief Enable Start the SD I/O Read Wait operation.
vladvana 0:23d1f73bf130 702 * @param __INSTANCE__ : Pointer to SDIO register base
vladvana 0:23d1f73bf130 703 * @retval None
vladvana 0:23d1f73bf130 704 */
vladvana 0:23d1f73bf130 705 #define __SDIO_START_READWAIT_ENABLE(__INSTANCE__) ((__INSTANCE__)->DCTRL |= SDIO_DCTRL_RWSTART)
vladvana 0:23d1f73bf130 706
vladvana 0:23d1f73bf130 707 /**
vladvana 0:23d1f73bf130 708 * @brief Disable Start the SD I/O Read Wait operations.
vladvana 0:23d1f73bf130 709 * @param __INSTANCE__ : Pointer to SDIO register base
vladvana 0:23d1f73bf130 710 * @retval None
vladvana 0:23d1f73bf130 711 */
vladvana 0:23d1f73bf130 712 #define __SDIO_START_READWAIT_DISABLE(__INSTANCE__) ((__INSTANCE__)->DCTRL &= ~SDIO_DCTRL_RWSTART)
vladvana 0:23d1f73bf130 713
vladvana 0:23d1f73bf130 714 /**
vladvana 0:23d1f73bf130 715 * @brief Enable Start the SD I/O Read Wait operation.
vladvana 0:23d1f73bf130 716 * @param __INSTANCE__ : Pointer to SDIO register base
vladvana 0:23d1f73bf130 717 * @retval None
vladvana 0:23d1f73bf130 718 */
vladvana 0:23d1f73bf130 719 #define __SDIO_STOP_READWAIT_ENABLE(__INSTANCE__) ((__INSTANCE__)->DCTRL |= SDIO_DCTRL_RWSTOP)
vladvana 0:23d1f73bf130 720
vladvana 0:23d1f73bf130 721 /**
vladvana 0:23d1f73bf130 722 * @brief Disable Stop the SD I/O Read Wait operations.
vladvana 0:23d1f73bf130 723 * @param __INSTANCE__ : Pointer to SDIO register base
vladvana 0:23d1f73bf130 724 * @retval None
vladvana 0:23d1f73bf130 725 */
vladvana 0:23d1f73bf130 726 #define __SDIO_STOP_READWAIT_DISABLE(__INSTANCE__) ((__INSTANCE__)->DCTRL &= ~SDIO_DCTRL_RWSTOP)
vladvana 0:23d1f73bf130 727
vladvana 0:23d1f73bf130 728 /**
vladvana 0:23d1f73bf130 729 * @brief Enable the SD I/O Mode Operation.
vladvana 0:23d1f73bf130 730 * @param __INSTANCE__ : Pointer to SDIO register base
vladvana 0:23d1f73bf130 731 * @retval None
vladvana 0:23d1f73bf130 732 */
vladvana 0:23d1f73bf130 733 #define __SDIO_OPERATION_ENABLE(__INSTANCE__) ((__INSTANCE__)->DCTRL |= SDIO_DCTRL_SDIOEN)
vladvana 0:23d1f73bf130 734
vladvana 0:23d1f73bf130 735 /**
vladvana 0:23d1f73bf130 736 * @brief Disable the SD I/O Mode Operation.
vladvana 0:23d1f73bf130 737 * @param __INSTANCE__ : Pointer to SDIO register base
vladvana 0:23d1f73bf130 738 * @retval None
vladvana 0:23d1f73bf130 739 */
vladvana 0:23d1f73bf130 740 #define __SDIO_OPERATION_DISABLE(__INSTANCE__) ((__INSTANCE__)->DCTRL &= ~SDIO_DCTRL_SDIOEN)
vladvana 0:23d1f73bf130 741
vladvana 0:23d1f73bf130 742 /**
vladvana 0:23d1f73bf130 743 * @brief Enable the SD I/O Suspend command sending.
vladvana 0:23d1f73bf130 744 * @param __INSTANCE__ : Pointer to SDIO register base
vladvana 0:23d1f73bf130 745 * @retval None
vladvana 0:23d1f73bf130 746 */
vladvana 0:23d1f73bf130 747 #define __SDIO_SUSPEND_CMD_ENABLE(__INSTANCE__) ((__INSTANCE__)->CMD |= SDIO_CMD_SDIOSUSPEND)
vladvana 0:23d1f73bf130 748
vladvana 0:23d1f73bf130 749 /**
vladvana 0:23d1f73bf130 750 * @brief Disable the SD I/O Suspend command sending.
vladvana 0:23d1f73bf130 751 * @param __INSTANCE__ : Pointer to SDIO register base
vladvana 0:23d1f73bf130 752 * @retval None
vladvana 0:23d1f73bf130 753 */
vladvana 0:23d1f73bf130 754 #define __SDIO_SUSPEND_CMD_DISABLE(__INSTANCE__) ((__INSTANCE__)->CMD &= ~SDIO_CMD_SDIOSUSPEND)
vladvana 0:23d1f73bf130 755
vladvana 0:23d1f73bf130 756 /**
vladvana 0:23d1f73bf130 757 * @brief Enable the command completion signal.
vladvana 0:23d1f73bf130 758 * @param __INSTANCE__ : Pointer to SDIO register base
vladvana 0:23d1f73bf130 759 * @retval None
vladvana 0:23d1f73bf130 760 */
vladvana 0:23d1f73bf130 761 #define __SDIO_CEATA_CMD_COMPLETION_ENABLE(__INSTANCE__) ((__INSTANCE__)->CMD |= SDIO_CMD_ENCMDCOMPL)
vladvana 0:23d1f73bf130 762
vladvana 0:23d1f73bf130 763 /**
vladvana 0:23d1f73bf130 764 * @brief Disable the command completion signal.
vladvana 0:23d1f73bf130 765 * @param __INSTANCE__ : Pointer to SDIO register base
vladvana 0:23d1f73bf130 766 * @retval None
vladvana 0:23d1f73bf130 767 */
vladvana 0:23d1f73bf130 768 #define __SDIO_CEATA_CMD_COMPLETION_DISABLE(__INSTANCE__) ((__INSTANCE__)->CMD &= ~SDIO_CMD_ENCMDCOMPL)
vladvana 0:23d1f73bf130 769
vladvana 0:23d1f73bf130 770 /**
vladvana 0:23d1f73bf130 771 * @brief Enable the CE-ATA interrupt.
vladvana 0:23d1f73bf130 772 * @param __INSTANCE__ : Pointer to SDIO register base
vladvana 0:23d1f73bf130 773 * @retval None
vladvana 0:23d1f73bf130 774 */
vladvana 0:23d1f73bf130 775 #define __SDIO_CEATA_ENABLE_IT(__INSTANCE__) ((__INSTANCE__)->CMD &= ~SDIO_CMD_NIEN)
vladvana 0:23d1f73bf130 776
vladvana 0:23d1f73bf130 777 /**
vladvana 0:23d1f73bf130 778 * @brief Disable the CE-ATA interrupt.
vladvana 0:23d1f73bf130 779 * @param __INSTANCE__ : Pointer to SDIO register base
vladvana 0:23d1f73bf130 780 * @retval None
vladvana 0:23d1f73bf130 781 */
vladvana 0:23d1f73bf130 782 #define __SDIO_CEATA_DISABLE_IT(__INSTANCE__) ((__INSTANCE__)->CMD |= SDIO_CMD_NIEN)
vladvana 0:23d1f73bf130 783
vladvana 0:23d1f73bf130 784 /**
vladvana 0:23d1f73bf130 785 * @brief Enable send CE-ATA command (CMD61).
vladvana 0:23d1f73bf130 786 * @param __INSTANCE__ : Pointer to SDIO register base
vladvana 0:23d1f73bf130 787 * @retval None
vladvana 0:23d1f73bf130 788 */
vladvana 0:23d1f73bf130 789 #define __SDIO_CEATA_SENDCMD_ENABLE(__INSTANCE__) ((__INSTANCE__)->CMD |= SDIO_CMD_CEATACMD)
vladvana 0:23d1f73bf130 790
vladvana 0:23d1f73bf130 791 /**
vladvana 0:23d1f73bf130 792 * @brief Disable send CE-ATA command (CMD61).
vladvana 0:23d1f73bf130 793 * @param __INSTANCE__ : Pointer to SDIO register base
vladvana 0:23d1f73bf130 794 * @retval None
vladvana 0:23d1f73bf130 795 */
vladvana 0:23d1f73bf130 796 #define __SDIO_CEATA_SENDCMD_DISABLE(__INSTANCE__) ((__INSTANCE__)->CMD &= ~SDIO_CMD_CEATACMD)
vladvana 0:23d1f73bf130 797
vladvana 0:23d1f73bf130 798 /**
vladvana 0:23d1f73bf130 799 * @}
vladvana 0:23d1f73bf130 800 */
vladvana 0:23d1f73bf130 801
vladvana 0:23d1f73bf130 802 /**
vladvana 0:23d1f73bf130 803 * @}
vladvana 0:23d1f73bf130 804 */
vladvana 0:23d1f73bf130 805
vladvana 0:23d1f73bf130 806 /* Exported functions --------------------------------------------------------*/
vladvana 0:23d1f73bf130 807 /** @addtogroup SDMMC_LL_Exported_Functions
vladvana 0:23d1f73bf130 808 * @{
vladvana 0:23d1f73bf130 809 */
vladvana 0:23d1f73bf130 810
vladvana 0:23d1f73bf130 811 /* Initialization/de-initialization functions **********************************/
vladvana 0:23d1f73bf130 812 /** @addtogroup HAL_SDMMC_LL_Group1
vladvana 0:23d1f73bf130 813 * @{
vladvana 0:23d1f73bf130 814 */
vladvana 0:23d1f73bf130 815 HAL_StatusTypeDef SDIO_Init(SDIO_TypeDef *SDIOx, SDIO_InitTypeDef Init);
vladvana 0:23d1f73bf130 816 /**
vladvana 0:23d1f73bf130 817 * @}
vladvana 0:23d1f73bf130 818 */
vladvana 0:23d1f73bf130 819
vladvana 0:23d1f73bf130 820 /* I/O operation functions *****************************************************/
vladvana 0:23d1f73bf130 821 /** @addtogroup HAL_SDMMC_LL_Group2
vladvana 0:23d1f73bf130 822 * @{
vladvana 0:23d1f73bf130 823 */
vladvana 0:23d1f73bf130 824 /* Blocking mode: Polling */
vladvana 0:23d1f73bf130 825 uint32_t SDIO_ReadFIFO(SDIO_TypeDef *SDIOx);
vladvana 0:23d1f73bf130 826 HAL_StatusTypeDef SDIO_WriteFIFO(SDIO_TypeDef *SDIOx, uint32_t *pWriteData);
vladvana 0:23d1f73bf130 827 /**
vladvana 0:23d1f73bf130 828 * @}
vladvana 0:23d1f73bf130 829 */
vladvana 0:23d1f73bf130 830
vladvana 0:23d1f73bf130 831 /* Peripheral Control functions ************************************************/
vladvana 0:23d1f73bf130 832 /** @addtogroup HAL_SDMMC_LL_Group3
vladvana 0:23d1f73bf130 833 * @{
vladvana 0:23d1f73bf130 834 */
vladvana 0:23d1f73bf130 835 HAL_StatusTypeDef SDIO_PowerState_ON(SDIO_TypeDef *SDIOx);
vladvana 0:23d1f73bf130 836 HAL_StatusTypeDef SDIO_PowerState_OFF(SDIO_TypeDef *SDIOx);
vladvana 0:23d1f73bf130 837 uint32_t SDIO_GetPowerState(SDIO_TypeDef *SDIOx);
vladvana 0:23d1f73bf130 838
vladvana 0:23d1f73bf130 839 /* Command path state machine (CPSM) management functions */
vladvana 0:23d1f73bf130 840 HAL_StatusTypeDef SDIO_SendCommand(SDIO_TypeDef *SDIOx, SDIO_CmdInitTypeDef *Command);
vladvana 0:23d1f73bf130 841 uint8_t SDIO_GetCommandResponse(SDIO_TypeDef *SDIOx);
vladvana 0:23d1f73bf130 842 uint32_t SDIO_GetResponse(SDIO_TypeDef *SDIOx, uint32_t Response);
vladvana 0:23d1f73bf130 843
vladvana 0:23d1f73bf130 844 /* Data path state machine (DPSM) management functions */
vladvana 0:23d1f73bf130 845 HAL_StatusTypeDef SDIO_DataConfig(SDIO_TypeDef *SDIOx, SDIO_DataInitTypeDef* Data);
vladvana 0:23d1f73bf130 846 uint32_t SDIO_GetDataCounter(SDIO_TypeDef *SDIOx);
vladvana 0:23d1f73bf130 847 uint32_t SDIO_GetFIFOCount(SDIO_TypeDef *SDIOx);
vladvana 0:23d1f73bf130 848
vladvana 0:23d1f73bf130 849 /* SDIO Cards mode management functions */
vladvana 0:23d1f73bf130 850 HAL_StatusTypeDef SDIO_SetSDIOReadWaitMode(SDIO_TypeDef *SDIOx, uint32_t SDIO_ReadWaitMode);
vladvana 0:23d1f73bf130 851
vladvana 0:23d1f73bf130 852 /**
vladvana 0:23d1f73bf130 853 * @}
vladvana 0:23d1f73bf130 854 */
vladvana 0:23d1f73bf130 855
vladvana 0:23d1f73bf130 856 /**
vladvana 0:23d1f73bf130 857 * @}
vladvana 0:23d1f73bf130 858 */
vladvana 0:23d1f73bf130 859
vladvana 0:23d1f73bf130 860 /**
vladvana 0:23d1f73bf130 861 * @}
vladvana 0:23d1f73bf130 862 */
vladvana 0:23d1f73bf130 863
vladvana 0:23d1f73bf130 864 /**
vladvana 0:23d1f73bf130 865 * @}
vladvana 0:23d1f73bf130 866 */
vladvana 0:23d1f73bf130 867
vladvana 0:23d1f73bf130 868 #ifdef __cplusplus
vladvana 0:23d1f73bf130 869 }
vladvana 0:23d1f73bf130 870 #endif
vladvana 0:23d1f73bf130 871
vladvana 0:23d1f73bf130 872 #endif /* STM32F103xE || STM32F103xG */
vladvana 0:23d1f73bf130 873
vladvana 0:23d1f73bf130 874 #endif /* __stm32f1xx_LL_SD_H */
vladvana 0:23d1f73bf130 875
vladvana 0:23d1f73bf130 876 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/