pro vyuku PSS v Jecne

Committer:
vladvana
Date:
Sun Sep 24 12:31:52 2017 +0000
Revision:
0:23d1f73bf130
podklady pro cviceni z PSS

Who changed what in which revision?

UserRevisionLine numberNew contents of line
vladvana 0:23d1f73bf130 1 /**
vladvana 0:23d1f73bf130 2 ******************************************************************************
vladvana 0:23d1f73bf130 3 * @file stm32f1xx_ll_fsmc.h
vladvana 0:23d1f73bf130 4 * @author MCD Application Team
vladvana 0:23d1f73bf130 5 * @version V1.0.0
vladvana 0:23d1f73bf130 6 * @date 15-December-2014
vladvana 0:23d1f73bf130 7 * @brief Header file of FSMC HAL module.
vladvana 0:23d1f73bf130 8 ******************************************************************************
vladvana 0:23d1f73bf130 9 * @attention
vladvana 0:23d1f73bf130 10 *
vladvana 0:23d1f73bf130 11 * <h2><center>&copy; COPYRIGHT(c) 2014 STMicroelectronics</center></h2>
vladvana 0:23d1f73bf130 12 *
vladvana 0:23d1f73bf130 13 * Redistribution and use in source and binary forms, with or without modification,
vladvana 0:23d1f73bf130 14 * are permitted provided that the following conditions are met:
vladvana 0:23d1f73bf130 15 * 1. Redistributions of source code must retain the above copyright notice,
vladvana 0:23d1f73bf130 16 * this list of conditions and the following disclaimer.
vladvana 0:23d1f73bf130 17 * 2. Redistributions in binary form must reproduce the above copyright notice,
vladvana 0:23d1f73bf130 18 * this list of conditions and the following disclaimer in the documentation
vladvana 0:23d1f73bf130 19 * and/or other materials provided with the distribution.
vladvana 0:23d1f73bf130 20 * 3. Neither the name of STMicroelectronics nor the names of its contributors
vladvana 0:23d1f73bf130 21 * may be used to endorse or promote products derived from this software
vladvana 0:23d1f73bf130 22 * without specific prior written permission.
vladvana 0:23d1f73bf130 23 *
vladvana 0:23d1f73bf130 24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
vladvana 0:23d1f73bf130 25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
vladvana 0:23d1f73bf130 26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
vladvana 0:23d1f73bf130 27 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
vladvana 0:23d1f73bf130 28 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
vladvana 0:23d1f73bf130 29 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
vladvana 0:23d1f73bf130 30 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
vladvana 0:23d1f73bf130 31 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
vladvana 0:23d1f73bf130 32 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
vladvana 0:23d1f73bf130 33 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
vladvana 0:23d1f73bf130 34 *
vladvana 0:23d1f73bf130 35 ******************************************************************************
vladvana 0:23d1f73bf130 36 */
vladvana 0:23d1f73bf130 37
vladvana 0:23d1f73bf130 38 /* Define to prevent recursive inclusion -------------------------------------*/
vladvana 0:23d1f73bf130 39 #ifndef __STM32F1xx_LL_FSMC_H
vladvana 0:23d1f73bf130 40 #define __STM32F1xx_LL_FSMC_H
vladvana 0:23d1f73bf130 41
vladvana 0:23d1f73bf130 42 #ifdef __cplusplus
vladvana 0:23d1f73bf130 43 extern "C" {
vladvana 0:23d1f73bf130 44 #endif
vladvana 0:23d1f73bf130 45
vladvana 0:23d1f73bf130 46 /* Includes ------------------------------------------------------------------*/
vladvana 0:23d1f73bf130 47 #include "stm32f1xx_hal_def.h"
vladvana 0:23d1f73bf130 48
vladvana 0:23d1f73bf130 49 /** @addtogroup STM32F1xx_HAL_Driver
vladvana 0:23d1f73bf130 50 * @{
vladvana 0:23d1f73bf130 51 */
vladvana 0:23d1f73bf130 52
vladvana 0:23d1f73bf130 53 #if defined (STM32F101xE) || defined(STM32F103xE) || defined(STM32F101xG) || defined(STM32F103xG) || defined(STM32F100xE)
vladvana 0:23d1f73bf130 54
vladvana 0:23d1f73bf130 55 /** @addtogroup FSMC_LL
vladvana 0:23d1f73bf130 56 * @{
vladvana 0:23d1f73bf130 57 */
vladvana 0:23d1f73bf130 58
vladvana 0:23d1f73bf130 59 /** @addtogroup FSMC_LL_Private_Macros
vladvana 0:23d1f73bf130 60 * @{
vladvana 0:23d1f73bf130 61 */
vladvana 0:23d1f73bf130 62
vladvana 0:23d1f73bf130 63 #define IS_FSMC_NORSRAM_BANK(__BANK__) (((__BANK__) == FSMC_NORSRAM_BANK1) || \
vladvana 0:23d1f73bf130 64 ((__BANK__) == FSMC_NORSRAM_BANK2) || \
vladvana 0:23d1f73bf130 65 ((__BANK__) == FSMC_NORSRAM_BANK3) || \
vladvana 0:23d1f73bf130 66 ((__BANK__) == FSMC_NORSRAM_BANK4))
vladvana 0:23d1f73bf130 67
vladvana 0:23d1f73bf130 68 #define IS_FSMC_MUX(__MUX__) (((__MUX__) == FSMC_DATA_ADDRESS_MUX_DISABLE) || \
vladvana 0:23d1f73bf130 69 ((__MUX__) == FSMC_DATA_ADDRESS_MUX_ENABLE))
vladvana 0:23d1f73bf130 70
vladvana 0:23d1f73bf130 71 #define IS_FSMC_MEMORY(__MEMORY__) (((__MEMORY__) == FSMC_MEMORY_TYPE_SRAM) || \
vladvana 0:23d1f73bf130 72 ((__MEMORY__) == FSMC_MEMORY_TYPE_PSRAM)|| \
vladvana 0:23d1f73bf130 73 ((__MEMORY__) == FSMC_MEMORY_TYPE_NOR))
vladvana 0:23d1f73bf130 74
vladvana 0:23d1f73bf130 75 #define IS_FSMC_NORSRAM_MEMORY_WIDTH(__WIDTH__) (((__WIDTH__) == FSMC_NORSRAM_MEM_BUS_WIDTH_8) || \
vladvana 0:23d1f73bf130 76 ((__WIDTH__) == FSMC_NORSRAM_MEM_BUS_WIDTH_16) || \
vladvana 0:23d1f73bf130 77 ((__WIDTH__) == FSMC_NORSRAM_MEM_BUS_WIDTH_32))
vladvana 0:23d1f73bf130 78
vladvana 0:23d1f73bf130 79 #define IS_FSMC_ACCESS_MODE(__MODE__) (((__MODE__) == FSMC_ACCESS_MODE_A) || \
vladvana 0:23d1f73bf130 80 ((__MODE__) == FSMC_ACCESS_MODE_B) || \
vladvana 0:23d1f73bf130 81 ((__MODE__) == FSMC_ACCESS_MODE_C) || \
vladvana 0:23d1f73bf130 82 ((__MODE__) == FSMC_ACCESS_MODE_D))
vladvana 0:23d1f73bf130 83
vladvana 0:23d1f73bf130 84 #define IS_FSMC_NAND_BANK(BANK) (((BANK) == FSMC_NAND_BANK2) || \
vladvana 0:23d1f73bf130 85 ((BANK) == FSMC_NAND_BANK3))
vladvana 0:23d1f73bf130 86
vladvana 0:23d1f73bf130 87 #define IS_FSMC_WAIT_FEATURE(FEATURE) (((FEATURE) == FSMC_NAND_PCC_WAIT_FEATURE_DISABLE) || \
vladvana 0:23d1f73bf130 88 ((FEATURE) == FSMC_NAND_PCC_WAIT_FEATURE_ENABLE))
vladvana 0:23d1f73bf130 89
vladvana 0:23d1f73bf130 90 #define IS_FSMC_NAND_MEMORY_WIDTH(WIDTH) (((WIDTH) == FSMC_NAND_PCC_MEM_BUS_WIDTH_8) || \
vladvana 0:23d1f73bf130 91 ((WIDTH) == FSMC_NAND_PCC_MEM_BUS_WIDTH_16))
vladvana 0:23d1f73bf130 92
vladvana 0:23d1f73bf130 93 #define IS_FSMC_ECC_STATE(STATE) (((STATE) == FSMC_NAND_ECC_DISABLE) || \
vladvana 0:23d1f73bf130 94 ((STATE) == FSMC_NAND_ECC_ENABLE))
vladvana 0:23d1f73bf130 95
vladvana 0:23d1f73bf130 96 #define IS_FSMC_ECCPAGE_SIZE(SIZE) (((SIZE) == FSMC_NAND_ECC_PAGE_SIZE_256BYTE) || \
vladvana 0:23d1f73bf130 97 ((SIZE) == FSMC_NAND_ECC_PAGE_SIZE_512BYTE) || \
vladvana 0:23d1f73bf130 98 ((SIZE) == FSMC_NAND_ECC_PAGE_SIZE_1024BYTE) || \
vladvana 0:23d1f73bf130 99 ((SIZE) == FSMC_NAND_ECC_PAGE_SIZE_2048BYTE) || \
vladvana 0:23d1f73bf130 100 ((SIZE) == FSMC_NAND_ECC_PAGE_SIZE_4096BYTE) || \
vladvana 0:23d1f73bf130 101 ((SIZE) == FSMC_NAND_ECC_PAGE_SIZE_8192BYTE))
vladvana 0:23d1f73bf130 102 /** @defgroup FSMC_TCLR_Setup_Time FSMC_TCLR_Setup_Time
vladvana 0:23d1f73bf130 103 * @{
vladvana 0:23d1f73bf130 104 */
vladvana 0:23d1f73bf130 105 #define IS_FSMC_TCLR_TIME(TIME) ((TIME) <= 255)
vladvana 0:23d1f73bf130 106 /**
vladvana 0:23d1f73bf130 107 * @}
vladvana 0:23d1f73bf130 108 */
vladvana 0:23d1f73bf130 109
vladvana 0:23d1f73bf130 110 /** @defgroup FSMC_TAR_Setup_Time FSMC_TAR_Setup_Time
vladvana 0:23d1f73bf130 111 * @{
vladvana 0:23d1f73bf130 112 */
vladvana 0:23d1f73bf130 113 #define IS_FSMC_TAR_TIME(TIME) ((TIME) <= 255)
vladvana 0:23d1f73bf130 114 /**
vladvana 0:23d1f73bf130 115 * @}
vladvana 0:23d1f73bf130 116 */
vladvana 0:23d1f73bf130 117
vladvana 0:23d1f73bf130 118 /** @defgroup FSMC_Setup_Time FSMC_Setup_Time
vladvana 0:23d1f73bf130 119 * @{
vladvana 0:23d1f73bf130 120 */
vladvana 0:23d1f73bf130 121 #define IS_FSMC_SETUP_TIME(TIME) ((TIME) <= 255)
vladvana 0:23d1f73bf130 122 /**
vladvana 0:23d1f73bf130 123 * @}
vladvana 0:23d1f73bf130 124 */
vladvana 0:23d1f73bf130 125
vladvana 0:23d1f73bf130 126 /** @defgroup FSMC_Wait_Setup_Time FSMC_Wait_Setup_Time
vladvana 0:23d1f73bf130 127 * @{
vladvana 0:23d1f73bf130 128 */
vladvana 0:23d1f73bf130 129 #define IS_FSMC_WAIT_TIME(TIME) ((TIME) <= 255)
vladvana 0:23d1f73bf130 130 /**
vladvana 0:23d1f73bf130 131 * @}
vladvana 0:23d1f73bf130 132 */
vladvana 0:23d1f73bf130 133
vladvana 0:23d1f73bf130 134 /** @defgroup FSMC_Hold_Setup_Time FSMC_Hold_Setup_Time
vladvana 0:23d1f73bf130 135 * @{
vladvana 0:23d1f73bf130 136 */
vladvana 0:23d1f73bf130 137 #define IS_FSMC_HOLD_TIME(TIME) ((TIME) <= 255)
vladvana 0:23d1f73bf130 138 /**
vladvana 0:23d1f73bf130 139 * @}
vladvana 0:23d1f73bf130 140 */
vladvana 0:23d1f73bf130 141
vladvana 0:23d1f73bf130 142 /** @defgroup FSMC_HiZ_Setup_Time FSMC_HiZ_Setup_Time
vladvana 0:23d1f73bf130 143 * @{
vladvana 0:23d1f73bf130 144 */
vladvana 0:23d1f73bf130 145 #define IS_FSMC_HIZ_TIME(TIME) ((TIME) <= 255)
vladvana 0:23d1f73bf130 146 /**
vladvana 0:23d1f73bf130 147 * @}
vladvana 0:23d1f73bf130 148 */
vladvana 0:23d1f73bf130 149
vladvana 0:23d1f73bf130 150 /** @defgroup FSMC_NORSRAM_Device_Instance FSMC NOR/SRAM Device Instance
vladvana 0:23d1f73bf130 151 * @{
vladvana 0:23d1f73bf130 152 */
vladvana 0:23d1f73bf130 153
vladvana 0:23d1f73bf130 154 #define IS_FSMC_NORSRAM_DEVICE(__INSTANCE__) ((__INSTANCE__) == FSMC_NORSRAM_DEVICE)
vladvana 0:23d1f73bf130 155
vladvana 0:23d1f73bf130 156 /**
vladvana 0:23d1f73bf130 157 * @}
vladvana 0:23d1f73bf130 158 */
vladvana 0:23d1f73bf130 159
vladvana 0:23d1f73bf130 160 /** @defgroup FSMC_NORSRAM_EXTENDED_Device_Instance FSMC NOR/SRAM EXTENDED Device Instance
vladvana 0:23d1f73bf130 161 * @{
vladvana 0:23d1f73bf130 162 */
vladvana 0:23d1f73bf130 163
vladvana 0:23d1f73bf130 164 #define IS_FSMC_NORSRAM_EXTENDED_DEVICE(__INSTANCE__) ((__INSTANCE__) == FSMC_NORSRAM_EXTENDED_DEVICE)
vladvana 0:23d1f73bf130 165
vladvana 0:23d1f73bf130 166 /**
vladvana 0:23d1f73bf130 167 * @}
vladvana 0:23d1f73bf130 168 */
vladvana 0:23d1f73bf130 169
vladvana 0:23d1f73bf130 170 /** @defgroup FSMC_NAND_Device_Instance FSMC_NAND_Device_Instance
vladvana 0:23d1f73bf130 171 * @{
vladvana 0:23d1f73bf130 172 */
vladvana 0:23d1f73bf130 173 #define IS_FSMC_NAND_DEVICE(INSTANCE) ((INSTANCE) == FSMC_NAND_DEVICE)
vladvana 0:23d1f73bf130 174 /**
vladvana 0:23d1f73bf130 175 * @}
vladvana 0:23d1f73bf130 176 */
vladvana 0:23d1f73bf130 177
vladvana 0:23d1f73bf130 178 /** @defgroup FSMC_PCCARD_Device_Instance FSMC_PCCARD_Device_Instance
vladvana 0:23d1f73bf130 179 * @{
vladvana 0:23d1f73bf130 180 */
vladvana 0:23d1f73bf130 181 #define IS_FSMC_PCCARD_DEVICE(INSTANCE) ((INSTANCE) == FSMC_PCCARD_DEVICE)
vladvana 0:23d1f73bf130 182
vladvana 0:23d1f73bf130 183 /**
vladvana 0:23d1f73bf130 184 * @}
vladvana 0:23d1f73bf130 185 */
vladvana 0:23d1f73bf130 186
vladvana 0:23d1f73bf130 187 #define IS_FSMC_BURSTMODE(__STATE__) (((__STATE__) == FSMC_BURST_ACCESS_MODE_DISABLE) || \
vladvana 0:23d1f73bf130 188 ((__STATE__) == FSMC_BURST_ACCESS_MODE_ENABLE))
vladvana 0:23d1f73bf130 189
vladvana 0:23d1f73bf130 190 #define IS_FSMC_WAIT_POLARITY(__POLARITY__) (((__POLARITY__) == FSMC_WAIT_SIGNAL_POLARITY_LOW) || \
vladvana 0:23d1f73bf130 191 ((__POLARITY__) == FSMC_WAIT_SIGNAL_POLARITY_HIGH))
vladvana 0:23d1f73bf130 192
vladvana 0:23d1f73bf130 193 #define IS_FSMC_WRAP_MODE(__MODE__) (((__MODE__) == FSMC_WRAP_MODE_DISABLE) || \
vladvana 0:23d1f73bf130 194 ((__MODE__) == FSMC_WRAP_MODE_ENABLE))
vladvana 0:23d1f73bf130 195
vladvana 0:23d1f73bf130 196 #define IS_FSMC_WAIT_SIGNAL_ACTIVE(__ACTIVE__) (((__ACTIVE__) == FSMC_WAIT_TIMING_BEFORE_WS) || \
vladvana 0:23d1f73bf130 197 ((__ACTIVE__) == FSMC_WAIT_TIMING_DURING_WS))
vladvana 0:23d1f73bf130 198
vladvana 0:23d1f73bf130 199 #define IS_FSMC_WRITE_OPERATION(__OPERATION__) (((__OPERATION__) == FSMC_WRITE_OPERATION_DISABLE) || \
vladvana 0:23d1f73bf130 200 ((__OPERATION__) == FSMC_WRITE_OPERATION_ENABLE))
vladvana 0:23d1f73bf130 201
vladvana 0:23d1f73bf130 202 #define IS_FSMC_WAITE_SIGNAL(__SIGNAL__) (((__SIGNAL__) == FSMC_WAIT_SIGNAL_DISABLE) || \
vladvana 0:23d1f73bf130 203 ((__SIGNAL__) == FSMC_WAIT_SIGNAL_ENABLE))
vladvana 0:23d1f73bf130 204
vladvana 0:23d1f73bf130 205 #define IS_FSMC_EXTENDED_MODE(__MODE__) (((__MODE__) == FSMC_EXTENDED_MODE_DISABLE) || \
vladvana 0:23d1f73bf130 206 ((__MODE__) == FSMC_EXTENDED_MODE_ENABLE))
vladvana 0:23d1f73bf130 207
vladvana 0:23d1f73bf130 208 #define IS_FSMC_ASYNWAIT(__STATE__) (((__STATE__) == FSMC_ASYNCHRONOUS_WAIT_DISABLE) || \
vladvana 0:23d1f73bf130 209 ((__STATE__) == FSMC_ASYNCHRONOUS_WAIT_ENABLE))
vladvana 0:23d1f73bf130 210
vladvana 0:23d1f73bf130 211 #define IS_FSMC_CLK_DIV(DIV) (((DIV) > 1) && ((DIV) <= 16))
vladvana 0:23d1f73bf130 212
vladvana 0:23d1f73bf130 213 /** @defgroup FSMC_Data_Latency FSMC Data Latency
vladvana 0:23d1f73bf130 214 * @{
vladvana 0:23d1f73bf130 215 */
vladvana 0:23d1f73bf130 216
vladvana 0:23d1f73bf130 217 #define IS_FSMC_DATA_LATENCY(__LATENCY__) (((__LATENCY__) > 1) && ((__LATENCY__) <= 17))
vladvana 0:23d1f73bf130 218 /**
vladvana 0:23d1f73bf130 219 * @}
vladvana 0:23d1f73bf130 220 */
vladvana 0:23d1f73bf130 221
vladvana 0:23d1f73bf130 222 #define IS_FSMC_WRITE_BURST(__BURST__) (((__BURST__) == FSMC_WRITE_BURST_DISABLE) || \
vladvana 0:23d1f73bf130 223 ((__BURST__) == FSMC_WRITE_BURST_ENABLE))
vladvana 0:23d1f73bf130 224 /** @defgroup FSMC_Address_Setup_Time FSMC Address Setup Time
vladvana 0:23d1f73bf130 225 * @{
vladvana 0:23d1f73bf130 226 */
vladvana 0:23d1f73bf130 227
vladvana 0:23d1f73bf130 228 #define IS_FSMC_ADDRESS_SETUP_TIME(__TIME__) ((__TIME__) <= 15)
vladvana 0:23d1f73bf130 229 /**
vladvana 0:23d1f73bf130 230 * @}
vladvana 0:23d1f73bf130 231 */
vladvana 0:23d1f73bf130 232
vladvana 0:23d1f73bf130 233 /** @defgroup FSMC_Address_Hold_Time FSMC Address Hold Time
vladvana 0:23d1f73bf130 234 * @{
vladvana 0:23d1f73bf130 235 */
vladvana 0:23d1f73bf130 236
vladvana 0:23d1f73bf130 237 #define IS_FSMC_ADDRESS_HOLD_TIME(__TIME__) (((__TIME__) > 0) && ((__TIME__) <= 15))
vladvana 0:23d1f73bf130 238 /**
vladvana 0:23d1f73bf130 239 * @}
vladvana 0:23d1f73bf130 240 */
vladvana 0:23d1f73bf130 241
vladvana 0:23d1f73bf130 242 /** @defgroup FSMC_Data_Setup_Time FSMC Data Setup Time
vladvana 0:23d1f73bf130 243 * @{
vladvana 0:23d1f73bf130 244 */
vladvana 0:23d1f73bf130 245
vladvana 0:23d1f73bf130 246 #define IS_FSMC_DATASETUP_TIME(__TIME__) (((__TIME__) > 0) && ((__TIME__) <= 255))
vladvana 0:23d1f73bf130 247 /**
vladvana 0:23d1f73bf130 248 * @}
vladvana 0:23d1f73bf130 249 */
vladvana 0:23d1f73bf130 250
vladvana 0:23d1f73bf130 251 /** @defgroup FSMC_Bus_Turn_around_Duration FSMC Bus Turn around Duration
vladvana 0:23d1f73bf130 252 * @{
vladvana 0:23d1f73bf130 253 */
vladvana 0:23d1f73bf130 254
vladvana 0:23d1f73bf130 255 #define IS_FSMC_TURNAROUND_TIME(__TIME__) ((__TIME__) <= 15)
vladvana 0:23d1f73bf130 256 /**
vladvana 0:23d1f73bf130 257 * @}
vladvana 0:23d1f73bf130 258 */
vladvana 0:23d1f73bf130 259
vladvana 0:23d1f73bf130 260 /**
vladvana 0:23d1f73bf130 261 * @}
vladvana 0:23d1f73bf130 262 */
vladvana 0:23d1f73bf130 263
vladvana 0:23d1f73bf130 264 /* Exported typedef ----------------------------------------------------------*/
vladvana 0:23d1f73bf130 265
vladvana 0:23d1f73bf130 266 /** @defgroup FSMC_NORSRAM_Exported_typedef FSMC Low Layer Exported Types
vladvana 0:23d1f73bf130 267 * @{
vladvana 0:23d1f73bf130 268 */
vladvana 0:23d1f73bf130 269
vladvana 0:23d1f73bf130 270 #define FSMC_NORSRAM_TypeDef FSMC_Bank1_TypeDef
vladvana 0:23d1f73bf130 271 #define FSMC_NORSRAM_EXTENDED_TypeDef FSMC_Bank1E_TypeDef
vladvana 0:23d1f73bf130 272 #define FSMC_NAND_TypeDef FSMC_Bank2_3_TypeDef
vladvana 0:23d1f73bf130 273 #define FSMC_PCCARD_TypeDef FSMC_Bank4_TypeDef
vladvana 0:23d1f73bf130 274
vladvana 0:23d1f73bf130 275 #define FSMC_NORSRAM_DEVICE FSMC_Bank1
vladvana 0:23d1f73bf130 276 #define FSMC_NORSRAM_EXTENDED_DEVICE FSMC_Bank1E
vladvana 0:23d1f73bf130 277 #define FSMC_NAND_DEVICE FSMC_Bank2_3
vladvana 0:23d1f73bf130 278 #define FSMC_PCCARD_DEVICE FSMC_Bank4
vladvana 0:23d1f73bf130 279
vladvana 0:23d1f73bf130 280 /**
vladvana 0:23d1f73bf130 281 * @brief FSMC_NORSRAM Configuration Structure definition
vladvana 0:23d1f73bf130 282 */
vladvana 0:23d1f73bf130 283 typedef struct
vladvana 0:23d1f73bf130 284 {
vladvana 0:23d1f73bf130 285 uint32_t NSBank; /*!< Specifies the NORSRAM memory device that will be used.
vladvana 0:23d1f73bf130 286 This parameter can be a value of @ref FSMC_NORSRAM_Bank */
vladvana 0:23d1f73bf130 287
vladvana 0:23d1f73bf130 288 uint32_t DataAddressMux; /*!< Specifies whether the address and data values are
vladvana 0:23d1f73bf130 289 multiplexed on the data bus or not.
vladvana 0:23d1f73bf130 290 This parameter can be a value of @ref FSMC_Data_Address_Bus_Multiplexing */
vladvana 0:23d1f73bf130 291
vladvana 0:23d1f73bf130 292 uint32_t MemoryType; /*!< Specifies the type of external memory attached to
vladvana 0:23d1f73bf130 293 the corresponding memory device.
vladvana 0:23d1f73bf130 294 This parameter can be a value of @ref FSMC_Memory_Type */
vladvana 0:23d1f73bf130 295
vladvana 0:23d1f73bf130 296 uint32_t MemoryDataWidth; /*!< Specifies the external memory device width.
vladvana 0:23d1f73bf130 297 This parameter can be a value of @ref FSMC_NORSRAM_Data_Width */
vladvana 0:23d1f73bf130 298
vladvana 0:23d1f73bf130 299 uint32_t BurstAccessMode; /*!< Enables or disables the burst access mode for Flash memory,
vladvana 0:23d1f73bf130 300 valid only with synchronous burst Flash memories.
vladvana 0:23d1f73bf130 301 This parameter can be a value of @ref FSMC_Burst_Access_Mode */
vladvana 0:23d1f73bf130 302
vladvana 0:23d1f73bf130 303 uint32_t WaitSignalPolarity; /*!< Specifies the wait signal polarity, valid only when accessing
vladvana 0:23d1f73bf130 304 the Flash memory in burst mode.
vladvana 0:23d1f73bf130 305 This parameter can be a value of @ref FSMC_Wait_Signal_Polarity */
vladvana 0:23d1f73bf130 306
vladvana 0:23d1f73bf130 307 uint32_t WrapMode; /*!< Enables or disables the Wrapped burst access mode for Flash
vladvana 0:23d1f73bf130 308 memory, valid only when accessing Flash memories in burst mode.
vladvana 0:23d1f73bf130 309 This parameter can be a value of @ref FSMC_Wrap_Mode */
vladvana 0:23d1f73bf130 310
vladvana 0:23d1f73bf130 311 uint32_t WaitSignalActive; /*!< Specifies if the wait signal is asserted by the memory one
vladvana 0:23d1f73bf130 312 clock cycle before the wait state or during the wait state,
vladvana 0:23d1f73bf130 313 valid only when accessing memories in burst mode.
vladvana 0:23d1f73bf130 314 This parameter can be a value of @ref FSMC_Wait_Timing */
vladvana 0:23d1f73bf130 315
vladvana 0:23d1f73bf130 316 uint32_t WriteOperation; /*!< Enables or disables the write operation in the selected device by the FSMC.
vladvana 0:23d1f73bf130 317 This parameter can be a value of @ref FSMC_Write_Operation */
vladvana 0:23d1f73bf130 318
vladvana 0:23d1f73bf130 319 uint32_t WaitSignal; /*!< Enables or disables the wait state insertion via wait
vladvana 0:23d1f73bf130 320 signal, valid for Flash memory access in burst mode.
vladvana 0:23d1f73bf130 321 This parameter can be a value of @ref FSMC_Wait_Signal */
vladvana 0:23d1f73bf130 322
vladvana 0:23d1f73bf130 323 uint32_t ExtendedMode; /*!< Enables or disables the extended mode.
vladvana 0:23d1f73bf130 324 This parameter can be a value of @ref FSMC_Extended_Mode */
vladvana 0:23d1f73bf130 325
vladvana 0:23d1f73bf130 326 uint32_t AsynchronousWait; /*!< Enables or disables wait signal during asynchronous transfers,
vladvana 0:23d1f73bf130 327 valid only with asynchronous Flash memories.
vladvana 0:23d1f73bf130 328 This parameter can be a value of @ref FSMC_AsynchronousWait */
vladvana 0:23d1f73bf130 329
vladvana 0:23d1f73bf130 330 uint32_t WriteBurst; /*!< Enables or disables the write burst operation.
vladvana 0:23d1f73bf130 331 This parameter can be a value of @ref FSMC_Write_Burst */
vladvana 0:23d1f73bf130 332
vladvana 0:23d1f73bf130 333 }FSMC_NORSRAM_InitTypeDef;
vladvana 0:23d1f73bf130 334
vladvana 0:23d1f73bf130 335
vladvana 0:23d1f73bf130 336 /**
vladvana 0:23d1f73bf130 337 * @brief FSMC_NORSRAM Timing parameters structure definition
vladvana 0:23d1f73bf130 338 */
vladvana 0:23d1f73bf130 339 typedef struct
vladvana 0:23d1f73bf130 340 {
vladvana 0:23d1f73bf130 341 uint32_t AddressSetupTime; /*!< Defines the number of HCLK cycles to configure
vladvana 0:23d1f73bf130 342 the duration of the address setup time.
vladvana 0:23d1f73bf130 343 This parameter can be a value between Min_Data = 0 and Max_Data = 15.
vladvana 0:23d1f73bf130 344 @note This parameter is not used with synchronous NOR Flash memories. */
vladvana 0:23d1f73bf130 345
vladvana 0:23d1f73bf130 346 uint32_t AddressHoldTime; /*!< Defines the number of HCLK cycles to configure
vladvana 0:23d1f73bf130 347 the duration of the address hold time.
vladvana 0:23d1f73bf130 348 This parameter can be a value between Min_Data = 1 and Max_Data = 15.
vladvana 0:23d1f73bf130 349 @note This parameter is not used with synchronous NOR Flash memories. */
vladvana 0:23d1f73bf130 350
vladvana 0:23d1f73bf130 351 uint32_t DataSetupTime; /*!< Defines the number of HCLK cycles to configure
vladvana 0:23d1f73bf130 352 the duration of the data setup time.
vladvana 0:23d1f73bf130 353 This parameter can be a value between Min_Data = 1 and Max_Data = 255.
vladvana 0:23d1f73bf130 354 @note This parameter is used for SRAMs, ROMs and asynchronous multiplexed
vladvana 0:23d1f73bf130 355 NOR Flash memories. */
vladvana 0:23d1f73bf130 356
vladvana 0:23d1f73bf130 357 uint32_t BusTurnAroundDuration; /*!< Defines the number of HCLK cycles to configure
vladvana 0:23d1f73bf130 358 the duration of the bus turnaround.
vladvana 0:23d1f73bf130 359 This parameter can be a value between Min_Data = 0 and Max_Data = 15.
vladvana 0:23d1f73bf130 360 @note This parameter is only used for multiplexed NOR Flash memories. */
vladvana 0:23d1f73bf130 361
vladvana 0:23d1f73bf130 362 uint32_t CLKDivision; /*!< Defines the period of CLK clock output signal, expressed in number of
vladvana 0:23d1f73bf130 363 HCLK cycles. This parameter can be a value between Min_Data = 2 and Max_Data = 16.
vladvana 0:23d1f73bf130 364 @note This parameter is not used for asynchronous NOR Flash, SRAM or ROM
vladvana 0:23d1f73bf130 365 accesses. */
vladvana 0:23d1f73bf130 366
vladvana 0:23d1f73bf130 367 uint32_t DataLatency; /*!< Defines the number of memory clock cycles to issue
vladvana 0:23d1f73bf130 368 to the memory before getting the first data.
vladvana 0:23d1f73bf130 369 The parameter value depends on the memory type as shown below:
vladvana 0:23d1f73bf130 370 - It must be set to 0 in case of a CRAM
vladvana 0:23d1f73bf130 371 - It is don't care in asynchronous NOR, SRAM or ROM accesses
vladvana 0:23d1f73bf130 372 - It may assume a value between Min_Data = 2 and Max_Data = 17 in NOR Flash memories
vladvana 0:23d1f73bf130 373 with synchronous burst mode enable */
vladvana 0:23d1f73bf130 374
vladvana 0:23d1f73bf130 375 uint32_t AccessMode; /*!< Specifies the asynchronous access mode.
vladvana 0:23d1f73bf130 376 This parameter can be a value of @ref FSMC_Access_Mode */
vladvana 0:23d1f73bf130 377
vladvana 0:23d1f73bf130 378 }FSMC_NORSRAM_TimingTypeDef;
vladvana 0:23d1f73bf130 379
vladvana 0:23d1f73bf130 380 #if defined (STM32F101xE) || defined(STM32F103xE) || defined(STM32F101xG) || defined(STM32F103xG)
vladvana 0:23d1f73bf130 381 /**
vladvana 0:23d1f73bf130 382 * @brief FSMC_NAND Configuration Structure definition
vladvana 0:23d1f73bf130 383 */
vladvana 0:23d1f73bf130 384 typedef struct
vladvana 0:23d1f73bf130 385 {
vladvana 0:23d1f73bf130 386 uint32_t NandBank; /*!< Specifies the NAND memory device that will be used.
vladvana 0:23d1f73bf130 387 This parameter can be a value of @ref FSMC_NAND_Bank */
vladvana 0:23d1f73bf130 388
vladvana 0:23d1f73bf130 389 uint32_t Waitfeature; /*!< Enables or disables the Wait feature for the NAND Memory device.
vladvana 0:23d1f73bf130 390 This parameter can be any value of @ref FSMC_Wait_feature */
vladvana 0:23d1f73bf130 391
vladvana 0:23d1f73bf130 392 uint32_t MemoryDataWidth; /*!< Specifies the external memory device width.
vladvana 0:23d1f73bf130 393 This parameter can be any value of @ref FSMC_NAND_Data_Width */
vladvana 0:23d1f73bf130 394
vladvana 0:23d1f73bf130 395 uint32_t EccComputation; /*!< Enables or disables the ECC computation.
vladvana 0:23d1f73bf130 396 This parameter can be any value of @ref FSMC_ECC */
vladvana 0:23d1f73bf130 397
vladvana 0:23d1f73bf130 398 uint32_t ECCPageSize; /*!< Defines the page size for the extended ECC.
vladvana 0:23d1f73bf130 399 This parameter can be any value of @ref FSMC_ECC_Page_Size */
vladvana 0:23d1f73bf130 400
vladvana 0:23d1f73bf130 401 uint32_t TCLRSetupTime; /*!< Defines the number of HCLK cycles to configure the
vladvana 0:23d1f73bf130 402 delay between CLE low and RE low.
vladvana 0:23d1f73bf130 403 This parameter can be a value between Min_Data = 0 and Max_Data = 255 */
vladvana 0:23d1f73bf130 404
vladvana 0:23d1f73bf130 405 uint32_t TARSetupTime; /*!< Defines the number of HCLK cycles to configure the
vladvana 0:23d1f73bf130 406 delay between ALE low and RE low.
vladvana 0:23d1f73bf130 407 This parameter can be a number between Min_Data = 0 and Max_Data = 255 */
vladvana 0:23d1f73bf130 408
vladvana 0:23d1f73bf130 409 }FSMC_NAND_InitTypeDef;
vladvana 0:23d1f73bf130 410
vladvana 0:23d1f73bf130 411 /**
vladvana 0:23d1f73bf130 412 * @brief FSMC_NAND_PCCARD Timing parameters structure definition
vladvana 0:23d1f73bf130 413 */
vladvana 0:23d1f73bf130 414 typedef struct
vladvana 0:23d1f73bf130 415 {
vladvana 0:23d1f73bf130 416 uint32_t SetupTime; /*!< Defines the number of HCLK cycles to setup address before
vladvana 0:23d1f73bf130 417 the command assertion for NAND-Flash read or write access
vladvana 0:23d1f73bf130 418 to common/Attribute or I/O memory space (depending on
vladvana 0:23d1f73bf130 419 the memory space timing to be configured).
vladvana 0:23d1f73bf130 420 This parameter can be a value between Min_Data = 0 and Max_Data = 255 */
vladvana 0:23d1f73bf130 421
vladvana 0:23d1f73bf130 422 uint32_t WaitSetupTime; /*!< Defines the minimum number of HCLK cycles to assert the
vladvana 0:23d1f73bf130 423 command for NAND-Flash read or write access to
vladvana 0:23d1f73bf130 424 common/Attribute or I/O memory space (depending on the
vladvana 0:23d1f73bf130 425 memory space timing to be configured).
vladvana 0:23d1f73bf130 426 This parameter can be a number between Min_Data = 0 and Max_Data = 255 */
vladvana 0:23d1f73bf130 427
vladvana 0:23d1f73bf130 428 uint32_t HoldSetupTime; /*!< Defines the number of HCLK clock cycles to hold address
vladvana 0:23d1f73bf130 429 (and data for write access) after the command de-assertion
vladvana 0:23d1f73bf130 430 for NAND-Flash read or write access to common/Attribute
vladvana 0:23d1f73bf130 431 or I/O memory space (depending on the memory space timing
vladvana 0:23d1f73bf130 432 to be configured).
vladvana 0:23d1f73bf130 433 This parameter can be a number between Min_Data = 0 and Max_Data = 255 */
vladvana 0:23d1f73bf130 434
vladvana 0:23d1f73bf130 435 uint32_t HiZSetupTime; /*!< Defines the number of HCLK clock cycles during which the
vladvana 0:23d1f73bf130 436 data bus is kept in HiZ after the start of a NAND-Flash
vladvana 0:23d1f73bf130 437 write access to common/Attribute or I/O memory space (depending
vladvana 0:23d1f73bf130 438 on the memory space timing to be configured).
vladvana 0:23d1f73bf130 439 This parameter can be a number between Min_Data = 0 and Max_Data = 255 */
vladvana 0:23d1f73bf130 440
vladvana 0:23d1f73bf130 441 }FSMC_NAND_PCC_TimingTypeDef;
vladvana 0:23d1f73bf130 442
vladvana 0:23d1f73bf130 443 /**
vladvana 0:23d1f73bf130 444 * @brief FSMC_NAND Configuration Structure definition
vladvana 0:23d1f73bf130 445 */
vladvana 0:23d1f73bf130 446 typedef struct
vladvana 0:23d1f73bf130 447 {
vladvana 0:23d1f73bf130 448 uint32_t Waitfeature; /*!< Enables or disables the Wait feature for the PCCARD Memory device.
vladvana 0:23d1f73bf130 449 This parameter can be any value of @ref FSMC_Wait_feature */
vladvana 0:23d1f73bf130 450
vladvana 0:23d1f73bf130 451 uint32_t TCLRSetupTime; /*!< Defines the number of HCLK cycles to configure the
vladvana 0:23d1f73bf130 452 delay between CLE low and RE low.
vladvana 0:23d1f73bf130 453 This parameter can be a value between Min_Data = 0 and Max_Data = 255 */
vladvana 0:23d1f73bf130 454
vladvana 0:23d1f73bf130 455 uint32_t TARSetupTime; /*!< Defines the number of HCLK cycles to configure the
vladvana 0:23d1f73bf130 456 delay between ALE low and RE low.
vladvana 0:23d1f73bf130 457 This parameter can be a number between Min_Data = 0 and Max_Data = 255 */
vladvana 0:23d1f73bf130 458
vladvana 0:23d1f73bf130 459 }FSMC_PCCARD_InitTypeDef;
vladvana 0:23d1f73bf130 460
vladvana 0:23d1f73bf130 461 #endif /* STM32F101xE || STM32F103xE || STM32F101xG || STM32F103xG */
vladvana 0:23d1f73bf130 462 /**
vladvana 0:23d1f73bf130 463 * @}
vladvana 0:23d1f73bf130 464 */
vladvana 0:23d1f73bf130 465
vladvana 0:23d1f73bf130 466 /* Exported constants --------------------------------------------------------*/
vladvana 0:23d1f73bf130 467
vladvana 0:23d1f73bf130 468 /** @defgroup FSMC_Exported_Constants FSMC Low Layer Exported Constants
vladvana 0:23d1f73bf130 469 * @{
vladvana 0:23d1f73bf130 470 */
vladvana 0:23d1f73bf130 471
vladvana 0:23d1f73bf130 472 /** @defgroup FSMC_NORSRAM_Exported_constants FSMC NOR/SRAM Exported constants
vladvana 0:23d1f73bf130 473 * @{
vladvana 0:23d1f73bf130 474 */
vladvana 0:23d1f73bf130 475
vladvana 0:23d1f73bf130 476 /** @defgroup FSMC_NORSRAM_Bank FSMC NOR/SRAM Bank
vladvana 0:23d1f73bf130 477 * @{
vladvana 0:23d1f73bf130 478 */
vladvana 0:23d1f73bf130 479 #define FSMC_NORSRAM_BANK1 ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 480 #define FSMC_NORSRAM_BANK2 ((uint32_t)0x00000002)
vladvana 0:23d1f73bf130 481 #define FSMC_NORSRAM_BANK3 ((uint32_t)0x00000004)
vladvana 0:23d1f73bf130 482 #define FSMC_NORSRAM_BANK4 ((uint32_t)0x00000006)
vladvana 0:23d1f73bf130 483
vladvana 0:23d1f73bf130 484 /**
vladvana 0:23d1f73bf130 485 * @}
vladvana 0:23d1f73bf130 486 */
vladvana 0:23d1f73bf130 487
vladvana 0:23d1f73bf130 488 /** @defgroup FSMC_Data_Address_Bus_Multiplexing FSMC Data Address Bus Multiplexing
vladvana 0:23d1f73bf130 489 * @{
vladvana 0:23d1f73bf130 490 */
vladvana 0:23d1f73bf130 491
vladvana 0:23d1f73bf130 492 #define FSMC_DATA_ADDRESS_MUX_DISABLE ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 493 #define FSMC_DATA_ADDRESS_MUX_ENABLE ((uint32_t)FSMC_BCRx_MUXEN)
vladvana 0:23d1f73bf130 494
vladvana 0:23d1f73bf130 495 /**
vladvana 0:23d1f73bf130 496 * @}
vladvana 0:23d1f73bf130 497 */
vladvana 0:23d1f73bf130 498
vladvana 0:23d1f73bf130 499 /** @defgroup FSMC_Memory_Type FSMC Memory Type
vladvana 0:23d1f73bf130 500 * @{
vladvana 0:23d1f73bf130 501 */
vladvana 0:23d1f73bf130 502
vladvana 0:23d1f73bf130 503 #define FSMC_MEMORY_TYPE_SRAM ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 504 #define FSMC_MEMORY_TYPE_PSRAM ((uint32_t)FSMC_BCRx_MTYP_0)
vladvana 0:23d1f73bf130 505 #define FSMC_MEMORY_TYPE_NOR ((uint32_t)FSMC_BCRx_MTYP_1)
vladvana 0:23d1f73bf130 506
vladvana 0:23d1f73bf130 507
vladvana 0:23d1f73bf130 508 /**
vladvana 0:23d1f73bf130 509 * @}
vladvana 0:23d1f73bf130 510 */
vladvana 0:23d1f73bf130 511
vladvana 0:23d1f73bf130 512 /** @defgroup FSMC_NORSRAM_Data_Width FSMC NOR/SRAM Data Width
vladvana 0:23d1f73bf130 513 * @{
vladvana 0:23d1f73bf130 514 */
vladvana 0:23d1f73bf130 515
vladvana 0:23d1f73bf130 516 #define FSMC_NORSRAM_MEM_BUS_WIDTH_8 ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 517 #define FSMC_NORSRAM_MEM_BUS_WIDTH_16 ((uint32_t)FSMC_BCRx_MWID_0)
vladvana 0:23d1f73bf130 518 #define FSMC_NORSRAM_MEM_BUS_WIDTH_32 ((uint32_t)FSMC_BCRx_MWID_1)
vladvana 0:23d1f73bf130 519
vladvana 0:23d1f73bf130 520 /**
vladvana 0:23d1f73bf130 521 * @}
vladvana 0:23d1f73bf130 522 */
vladvana 0:23d1f73bf130 523
vladvana 0:23d1f73bf130 524 /** @defgroup FSMC_NORSRAM_Flash_Access FSMC NOR/SRAM Flash Access
vladvana 0:23d1f73bf130 525 * @{
vladvana 0:23d1f73bf130 526 */
vladvana 0:23d1f73bf130 527
vladvana 0:23d1f73bf130 528 #define FSMC_NORSRAM_FLASH_ACCESS_ENABLE ((uint32_t)FSMC_BCRx_FACCEN)
vladvana 0:23d1f73bf130 529 #define FSMC_NORSRAM_FLASH_ACCESS_DISABLE ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 530 /**
vladvana 0:23d1f73bf130 531 * @}
vladvana 0:23d1f73bf130 532 */
vladvana 0:23d1f73bf130 533
vladvana 0:23d1f73bf130 534 /** @defgroup FSMC_Burst_Access_Mode FSMC Burst Access Mode
vladvana 0:23d1f73bf130 535 * @{
vladvana 0:23d1f73bf130 536 */
vladvana 0:23d1f73bf130 537
vladvana 0:23d1f73bf130 538 #define FSMC_BURST_ACCESS_MODE_DISABLE ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 539 #define FSMC_BURST_ACCESS_MODE_ENABLE ((uint32_t)FSMC_BCRx_BURSTEN)
vladvana 0:23d1f73bf130 540
vladvana 0:23d1f73bf130 541 /**
vladvana 0:23d1f73bf130 542 * @}
vladvana 0:23d1f73bf130 543 */
vladvana 0:23d1f73bf130 544
vladvana 0:23d1f73bf130 545
vladvana 0:23d1f73bf130 546 /** @defgroup FSMC_Wait_Signal_Polarity FSMC Wait Signal Polarity
vladvana 0:23d1f73bf130 547 * @{
vladvana 0:23d1f73bf130 548 */
vladvana 0:23d1f73bf130 549
vladvana 0:23d1f73bf130 550 #define FSMC_WAIT_SIGNAL_POLARITY_LOW ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 551 #define FSMC_WAIT_SIGNAL_POLARITY_HIGH ((uint32_t)FSMC_BCRx_WAITPOL)
vladvana 0:23d1f73bf130 552
vladvana 0:23d1f73bf130 553 /**
vladvana 0:23d1f73bf130 554 * @}
vladvana 0:23d1f73bf130 555 */
vladvana 0:23d1f73bf130 556
vladvana 0:23d1f73bf130 557 /** @defgroup FSMC_Wrap_Mode FSMC Wrap Mode
vladvana 0:23d1f73bf130 558 * @{
vladvana 0:23d1f73bf130 559 */
vladvana 0:23d1f73bf130 560
vladvana 0:23d1f73bf130 561 #define FSMC_WRAP_MODE_DISABLE ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 562 #define FSMC_WRAP_MODE_ENABLE ((uint32_t)FSMC_BCRx_WRAPMOD)
vladvana 0:23d1f73bf130 563
vladvana 0:23d1f73bf130 564 /**
vladvana 0:23d1f73bf130 565 * @}
vladvana 0:23d1f73bf130 566 */
vladvana 0:23d1f73bf130 567
vladvana 0:23d1f73bf130 568 /** @defgroup FSMC_Wait_Timing FSMC Wait Timing
vladvana 0:23d1f73bf130 569 * @{
vladvana 0:23d1f73bf130 570 */
vladvana 0:23d1f73bf130 571
vladvana 0:23d1f73bf130 572 #define FSMC_WAIT_TIMING_BEFORE_WS ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 573 #define FSMC_WAIT_TIMING_DURING_WS ((uint32_t)FSMC_BCRx_WAITCFG)
vladvana 0:23d1f73bf130 574
vladvana 0:23d1f73bf130 575 /**
vladvana 0:23d1f73bf130 576 * @}
vladvana 0:23d1f73bf130 577 */
vladvana 0:23d1f73bf130 578
vladvana 0:23d1f73bf130 579 /** @defgroup FSMC_Write_Operation FSMC Write Operation
vladvana 0:23d1f73bf130 580 * @{
vladvana 0:23d1f73bf130 581 */
vladvana 0:23d1f73bf130 582
vladvana 0:23d1f73bf130 583 #define FSMC_WRITE_OPERATION_DISABLE ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 584 #define FSMC_WRITE_OPERATION_ENABLE ((uint32_t)FSMC_BCRx_WREN)
vladvana 0:23d1f73bf130 585
vladvana 0:23d1f73bf130 586 /**
vladvana 0:23d1f73bf130 587 * @}
vladvana 0:23d1f73bf130 588 */
vladvana 0:23d1f73bf130 589
vladvana 0:23d1f73bf130 590 /** @defgroup FSMC_Wait_Signal FSMC Wait Signal
vladvana 0:23d1f73bf130 591 * @{
vladvana 0:23d1f73bf130 592 */
vladvana 0:23d1f73bf130 593
vladvana 0:23d1f73bf130 594 #define FSMC_WAIT_SIGNAL_DISABLE ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 595 #define FSMC_WAIT_SIGNAL_ENABLE ((uint32_t)FSMC_BCRx_WAITEN)
vladvana 0:23d1f73bf130 596
vladvana 0:23d1f73bf130 597 /**
vladvana 0:23d1f73bf130 598 * @}
vladvana 0:23d1f73bf130 599 */
vladvana 0:23d1f73bf130 600
vladvana 0:23d1f73bf130 601 /** @defgroup FSMC_Extended_Mode FSMC Extended Mode
vladvana 0:23d1f73bf130 602 * @{
vladvana 0:23d1f73bf130 603 */
vladvana 0:23d1f73bf130 604
vladvana 0:23d1f73bf130 605 #define FSMC_EXTENDED_MODE_DISABLE ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 606 #define FSMC_EXTENDED_MODE_ENABLE ((uint32_t)FSMC_BCRx_EXTMOD)
vladvana 0:23d1f73bf130 607
vladvana 0:23d1f73bf130 608 /**
vladvana 0:23d1f73bf130 609 * @}
vladvana 0:23d1f73bf130 610 */
vladvana 0:23d1f73bf130 611
vladvana 0:23d1f73bf130 612 /** @defgroup FSMC_AsynchronousWait FSMC Asynchronous Wait
vladvana 0:23d1f73bf130 613 * @{
vladvana 0:23d1f73bf130 614 */
vladvana 0:23d1f73bf130 615
vladvana 0:23d1f73bf130 616 #define FSMC_ASYNCHRONOUS_WAIT_DISABLE ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 617 #define FSMC_ASYNCHRONOUS_WAIT_ENABLE ((uint32_t)FSMC_BCRx_ASYNCWAIT)
vladvana 0:23d1f73bf130 618
vladvana 0:23d1f73bf130 619 /**
vladvana 0:23d1f73bf130 620 * @}
vladvana 0:23d1f73bf130 621 */
vladvana 0:23d1f73bf130 622
vladvana 0:23d1f73bf130 623 /** @defgroup FSMC_Write_Burst FSMC Write Burst
vladvana 0:23d1f73bf130 624 * @{
vladvana 0:23d1f73bf130 625 */
vladvana 0:23d1f73bf130 626
vladvana 0:23d1f73bf130 627 #define FSMC_WRITE_BURST_DISABLE ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 628 #define FSMC_WRITE_BURST_ENABLE ((uint32_t)FSMC_BCRx_CBURSTRW)
vladvana 0:23d1f73bf130 629
vladvana 0:23d1f73bf130 630 /**
vladvana 0:23d1f73bf130 631 * @}
vladvana 0:23d1f73bf130 632 */
vladvana 0:23d1f73bf130 633
vladvana 0:23d1f73bf130 634 /** @defgroup FSMC_Access_Mode FSMC Access Mode
vladvana 0:23d1f73bf130 635 * @{
vladvana 0:23d1f73bf130 636 */
vladvana 0:23d1f73bf130 637
vladvana 0:23d1f73bf130 638 #define FSMC_ACCESS_MODE_A ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 639 #define FSMC_ACCESS_MODE_B ((uint32_t)FSMC_BTRx_ACCMOD_0)
vladvana 0:23d1f73bf130 640 #define FSMC_ACCESS_MODE_C ((uint32_t)FSMC_BTRx_ACCMOD_1)
vladvana 0:23d1f73bf130 641 #define FSMC_ACCESS_MODE_D ((uint32_t)(FSMC_BTRx_ACCMOD_0 | FSMC_BTRx_ACCMOD_1))
vladvana 0:23d1f73bf130 642
vladvana 0:23d1f73bf130 643 /**
vladvana 0:23d1f73bf130 644 * @}
vladvana 0:23d1f73bf130 645 */
vladvana 0:23d1f73bf130 646
vladvana 0:23d1f73bf130 647
vladvana 0:23d1f73bf130 648 /**
vladvana 0:23d1f73bf130 649 * @}
vladvana 0:23d1f73bf130 650 */
vladvana 0:23d1f73bf130 651
vladvana 0:23d1f73bf130 652 #if defined (STM32F101xE) || defined(STM32F103xE) || defined(STM32F101xG) || defined(STM32F103xG)
vladvana 0:23d1f73bf130 653 /** @defgroup FSMC_NAND_Controller FSMC NAND and PCCARD Controller
vladvana 0:23d1f73bf130 654 * @{
vladvana 0:23d1f73bf130 655 */
vladvana 0:23d1f73bf130 656
vladvana 0:23d1f73bf130 657 /** @defgroup FSMC_NAND_Bank FSMC_NAND_Bank
vladvana 0:23d1f73bf130 658 * @{
vladvana 0:23d1f73bf130 659 */
vladvana 0:23d1f73bf130 660 #define FSMC_NAND_BANK2 ((uint32_t)0x00000010)
vladvana 0:23d1f73bf130 661 #define FSMC_NAND_BANK3 ((uint32_t)0x00000100)
vladvana 0:23d1f73bf130 662
vladvana 0:23d1f73bf130 663 /**
vladvana 0:23d1f73bf130 664 * @}
vladvana 0:23d1f73bf130 665 */
vladvana 0:23d1f73bf130 666
vladvana 0:23d1f73bf130 667 /** @defgroup FSMC_Wait_feature FSMC_Wait_feature
vladvana 0:23d1f73bf130 668 * @{
vladvana 0:23d1f73bf130 669 */
vladvana 0:23d1f73bf130 670 #define FSMC_NAND_PCC_WAIT_FEATURE_DISABLE ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 671 #define FSMC_NAND_PCC_WAIT_FEATURE_ENABLE ((uint32_t)0x00000002)
vladvana 0:23d1f73bf130 672
vladvana 0:23d1f73bf130 673 /**
vladvana 0:23d1f73bf130 674 * @}
vladvana 0:23d1f73bf130 675 */
vladvana 0:23d1f73bf130 676
vladvana 0:23d1f73bf130 677 /** @defgroup FSMC_PCR_Memory_Type FSMC_PCR_Memory_Type
vladvana 0:23d1f73bf130 678 * @{
vladvana 0:23d1f73bf130 679 */
vladvana 0:23d1f73bf130 680 #define FSMC_PCR_MEMORY_TYPE_PCCARD ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 681 #define FSMC_PCR_MEMORY_TYPE_NAND ((uint32_t)FSMC_PCRx_PTYP)
vladvana 0:23d1f73bf130 682 /**
vladvana 0:23d1f73bf130 683 * @}
vladvana 0:23d1f73bf130 684 */
vladvana 0:23d1f73bf130 685
vladvana 0:23d1f73bf130 686 /** @defgroup FSMC_NAND_Data_Width FSMC_NAND_Data_Width
vladvana 0:23d1f73bf130 687 * @{
vladvana 0:23d1f73bf130 688 */
vladvana 0:23d1f73bf130 689 #define FSMC_NAND_PCC_MEM_BUS_WIDTH_8 ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 690 #define FSMC_NAND_PCC_MEM_BUS_WIDTH_16 ((uint32_t)FSMC_PCRx_PWID_0)
vladvana 0:23d1f73bf130 691
vladvana 0:23d1f73bf130 692 /**
vladvana 0:23d1f73bf130 693 * @}
vladvana 0:23d1f73bf130 694 */
vladvana 0:23d1f73bf130 695
vladvana 0:23d1f73bf130 696 /** @defgroup FSMC_ECC FSMC_ECC
vladvana 0:23d1f73bf130 697 * @{
vladvana 0:23d1f73bf130 698 */
vladvana 0:23d1f73bf130 699 #define FSMC_NAND_ECC_DISABLE ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 700 #define FSMC_NAND_ECC_ENABLE ((uint32_t)FSMC_PCRx_ECCEN)
vladvana 0:23d1f73bf130 701
vladvana 0:23d1f73bf130 702 /**
vladvana 0:23d1f73bf130 703 * @}
vladvana 0:23d1f73bf130 704 */
vladvana 0:23d1f73bf130 705
vladvana 0:23d1f73bf130 706 /** @defgroup FSMC_ECC_Page_Size FSMC_ECC_Page_Size
vladvana 0:23d1f73bf130 707 * @{
vladvana 0:23d1f73bf130 708 */
vladvana 0:23d1f73bf130 709 #define FSMC_NAND_ECC_PAGE_SIZE_256BYTE ((uint32_t)0x00000000)
vladvana 0:23d1f73bf130 710 #define FSMC_NAND_ECC_PAGE_SIZE_512BYTE ((uint32_t)FSMC_PCRx_ECCPS_0)
vladvana 0:23d1f73bf130 711 #define FSMC_NAND_ECC_PAGE_SIZE_1024BYTE ((uint32_t)FSMC_PCRx_ECCPS_1)
vladvana 0:23d1f73bf130 712 #define FSMC_NAND_ECC_PAGE_SIZE_2048BYTE ((uint32_t)FSMC_PCRx_ECCPS_0|FSMC_PCRx_ECCPS_1)
vladvana 0:23d1f73bf130 713 #define FSMC_NAND_ECC_PAGE_SIZE_4096BYTE ((uint32_t)FSMC_PCRx_ECCPS_2)
vladvana 0:23d1f73bf130 714 #define FSMC_NAND_ECC_PAGE_SIZE_8192BYTE ((uint32_t)FSMC_PCRx_ECCPS_0|FSMC_PCRx_ECCPS_2)
vladvana 0:23d1f73bf130 715
vladvana 0:23d1f73bf130 716 /**
vladvana 0:23d1f73bf130 717 * @}
vladvana 0:23d1f73bf130 718 */
vladvana 0:23d1f73bf130 719
vladvana 0:23d1f73bf130 720 /** @defgroup FSMC_Interrupt_definition FSMC_Interrupt_definition
vladvana 0:23d1f73bf130 721 * @brief FSMC Interrupt definition
vladvana 0:23d1f73bf130 722 * @{
vladvana 0:23d1f73bf130 723 */
vladvana 0:23d1f73bf130 724 #define FSMC_IT_RISING_EDGE ((uint32_t)FSMC_SRx_IREN)
vladvana 0:23d1f73bf130 725 #define FSMC_IT_LEVEL ((uint32_t)FSMC_SRx_ILEN)
vladvana 0:23d1f73bf130 726 #define FSMC_IT_FALLING_EDGE ((uint32_t)FSMC_SRx_IFEN)
vladvana 0:23d1f73bf130 727
vladvana 0:23d1f73bf130 728 /**
vladvana 0:23d1f73bf130 729 * @}
vladvana 0:23d1f73bf130 730 */
vladvana 0:23d1f73bf130 731
vladvana 0:23d1f73bf130 732 /** @defgroup FSMC_Flag_definition FSMC_Flag_definition
vladvana 0:23d1f73bf130 733 * @brief FSMC Flag definition
vladvana 0:23d1f73bf130 734 * @{
vladvana 0:23d1f73bf130 735 */
vladvana 0:23d1f73bf130 736 #define FSMC_FLAG_RISING_EDGE ((uint32_t)FSMC_SRx_IRS)
vladvana 0:23d1f73bf130 737 #define FSMC_FLAG_LEVEL ((uint32_t)FSMC_SRx_ILS)
vladvana 0:23d1f73bf130 738 #define FSMC_FLAG_FALLING_EDGE ((uint32_t)FSMC_SRx_IFS)
vladvana 0:23d1f73bf130 739 #define FSMC_FLAG_FEMPT ((uint32_t)FSMC_SRx_FEMPT)
vladvana 0:23d1f73bf130 740
vladvana 0:23d1f73bf130 741 /**
vladvana 0:23d1f73bf130 742 * @}
vladvana 0:23d1f73bf130 743 */
vladvana 0:23d1f73bf130 744
vladvana 0:23d1f73bf130 745 /**
vladvana 0:23d1f73bf130 746 * @}
vladvana 0:23d1f73bf130 747 */
vladvana 0:23d1f73bf130 748 #endif /* STM32F101xE || STM32F103xE || STM32F101xG || STM32F103xG */
vladvana 0:23d1f73bf130 749
vladvana 0:23d1f73bf130 750 /**
vladvana 0:23d1f73bf130 751 * @}
vladvana 0:23d1f73bf130 752 */
vladvana 0:23d1f73bf130 753
vladvana 0:23d1f73bf130 754 /* Exported macro ------------------------------------------------------------*/
vladvana 0:23d1f73bf130 755
vladvana 0:23d1f73bf130 756 /** @defgroup FSMC_Exported_Macros FSMC Low Layer Exported Macros
vladvana 0:23d1f73bf130 757 * @{
vladvana 0:23d1f73bf130 758 */
vladvana 0:23d1f73bf130 759
vladvana 0:23d1f73bf130 760 /** @defgroup FSMC_NOR_Macros FSMC NOR/SRAM Exported Macros
vladvana 0:23d1f73bf130 761 * @brief macros to handle NOR device enable/disable and read/write operations
vladvana 0:23d1f73bf130 762 * @{
vladvana 0:23d1f73bf130 763 */
vladvana 0:23d1f73bf130 764
vladvana 0:23d1f73bf130 765 /**
vladvana 0:23d1f73bf130 766 * @brief Enable the NORSRAM device access.
vladvana 0:23d1f73bf130 767 * @param __INSTANCE__: FSMC_NORSRAM Instance
vladvana 0:23d1f73bf130 768 * @param __BANK__: FSMC_NORSRAM Bank
vladvana 0:23d1f73bf130 769 * @retval none
vladvana 0:23d1f73bf130 770 */
vladvana 0:23d1f73bf130 771 #define __FSMC_NORSRAM_ENABLE(__INSTANCE__, __BANK__) SET_BIT((__INSTANCE__)->BTCR[(__BANK__)], FSMC_BCRx_MBKEN)
vladvana 0:23d1f73bf130 772
vladvana 0:23d1f73bf130 773 /**
vladvana 0:23d1f73bf130 774 * @brief Disable the NORSRAM device access.
vladvana 0:23d1f73bf130 775 * @param __INSTANCE__: FSMC_NORSRAM Instance
vladvana 0:23d1f73bf130 776 * @param __BANK__: FSMC_NORSRAM Bank
vladvana 0:23d1f73bf130 777 * @retval none
vladvana 0:23d1f73bf130 778 */
vladvana 0:23d1f73bf130 779 #define __FSMC_NORSRAM_DISABLE(__INSTANCE__, __BANK__) CLEAR_BIT((__INSTANCE__)->BTCR[(__BANK__)], FSMC_BCRx_MBKEN)
vladvana 0:23d1f73bf130 780
vladvana 0:23d1f73bf130 781 /**
vladvana 0:23d1f73bf130 782 * @}
vladvana 0:23d1f73bf130 783 */
vladvana 0:23d1f73bf130 784
vladvana 0:23d1f73bf130 785 #if defined (STM32F101xE) || defined(STM32F103xE) || defined(STM32F101xG) || defined(STM32F103xG)
vladvana 0:23d1f73bf130 786 /** @defgroup FSMC_NAND_Macros FSMC_NAND_Macros
vladvana 0:23d1f73bf130 787 * @brief macros to handle NAND device enable/disable
vladvana 0:23d1f73bf130 788 * @{
vladvana 0:23d1f73bf130 789 */
vladvana 0:23d1f73bf130 790
vladvana 0:23d1f73bf130 791 /**
vladvana 0:23d1f73bf130 792 * @brief Enable the NAND device access.
vladvana 0:23d1f73bf130 793 * @param __INSTANCE__: FSMC_NAND Instance
vladvana 0:23d1f73bf130 794 * @param __BANK__: FSMC_NAND Bank
vladvana 0:23d1f73bf130 795 * @retval None
vladvana 0:23d1f73bf130 796 */
vladvana 0:23d1f73bf130 797 #define __FSMC_NAND_ENABLE(__INSTANCE__, __BANK__) (((__BANK__) == FSMC_NAND_BANK2)? SET_BIT((__INSTANCE__)->PCR2, FSMC_PCRx_PBKEN): \
vladvana 0:23d1f73bf130 798 SET_BIT((__INSTANCE__)->PCR3, FSMC_PCRx_PBKEN))
vladvana 0:23d1f73bf130 799
vladvana 0:23d1f73bf130 800 /**
vladvana 0:23d1f73bf130 801 * @brief Disable the NAND device access.
vladvana 0:23d1f73bf130 802 * @param __INSTANCE__: FSMC_NAND Instance
vladvana 0:23d1f73bf130 803 * @param __BANK__: FSMC_NAND Bank
vladvana 0:23d1f73bf130 804 * @retval None
vladvana 0:23d1f73bf130 805 */
vladvana 0:23d1f73bf130 806 #define __FSMC_NAND_DISABLE(__INSTANCE__, __BANK__) (((__BANK__) == FSMC_NAND_BANK2)? CLEAR_BIT((__INSTANCE__)->PCR2, FSMC_PCRx_PBKEN): \
vladvana 0:23d1f73bf130 807 CLEAR_BIT((__INSTANCE__)->PCR3, FSMC_PCRx_PBKEN))
vladvana 0:23d1f73bf130 808 /**
vladvana 0:23d1f73bf130 809 * @}
vladvana 0:23d1f73bf130 810 */
vladvana 0:23d1f73bf130 811
vladvana 0:23d1f73bf130 812 /** @defgroup FSMC_PCCARD_Macros FSMC_PCCARD_Macros
vladvana 0:23d1f73bf130 813 * @brief macros to handle SRAM read/write operations
vladvana 0:23d1f73bf130 814 * @{
vladvana 0:23d1f73bf130 815 */
vladvana 0:23d1f73bf130 816
vladvana 0:23d1f73bf130 817 /**
vladvana 0:23d1f73bf130 818 * @brief Enable the PCCARD device access.
vladvana 0:23d1f73bf130 819 * @param __INSTANCE__: FSMC_PCCARD Instance
vladvana 0:23d1f73bf130 820 * @retval None
vladvana 0:23d1f73bf130 821 */
vladvana 0:23d1f73bf130 822 #define __FSMC_PCCARD_ENABLE(__INSTANCE__) SET_BIT((__INSTANCE__)->PCR4, FSMC_PCRx_PBKEN)
vladvana 0:23d1f73bf130 823
vladvana 0:23d1f73bf130 824 /**
vladvana 0:23d1f73bf130 825 * @brief Disable the PCCARD device access.
vladvana 0:23d1f73bf130 826 * @param __INSTANCE__: FSMC_PCCARD Instance
vladvana 0:23d1f73bf130 827 * @retval None
vladvana 0:23d1f73bf130 828 */
vladvana 0:23d1f73bf130 829 #define __FSMC_PCCARD_DISABLE(__INSTANCE__) CLEAR_BIT((__INSTANCE__)->PCR4, FSMC_PCRx_PBKEN)
vladvana 0:23d1f73bf130 830 /**
vladvana 0:23d1f73bf130 831 * @}
vladvana 0:23d1f73bf130 832 */
vladvana 0:23d1f73bf130 833
vladvana 0:23d1f73bf130 834 /** @defgroup FSMC_Interrupt FSMC_Interrupt
vladvana 0:23d1f73bf130 835 * @brief macros to handle FSMC interrupts
vladvana 0:23d1f73bf130 836 * @{
vladvana 0:23d1f73bf130 837 */
vladvana 0:23d1f73bf130 838
vladvana 0:23d1f73bf130 839 /**
vladvana 0:23d1f73bf130 840 * @brief Enable the NAND device interrupt.
vladvana 0:23d1f73bf130 841 * @param __INSTANCE__: FSMC_NAND Instance
vladvana 0:23d1f73bf130 842 * @param __BANK__: FSMC_NAND Bank
vladvana 0:23d1f73bf130 843 * @param __INTERRUPT__: FSMC_NAND interrupt
vladvana 0:23d1f73bf130 844 * This parameter can be any combination of the following values:
vladvana 0:23d1f73bf130 845 * @arg FSMC_IT_RISING_EDGE: Interrupt rising edge.
vladvana 0:23d1f73bf130 846 * @arg FSMC_IT_LEVEL: Interrupt level.
vladvana 0:23d1f73bf130 847 * @arg FSMC_IT_FALLING_EDGE: Interrupt falling edge.
vladvana 0:23d1f73bf130 848 * @retval None
vladvana 0:23d1f73bf130 849 */
vladvana 0:23d1f73bf130 850 #define __FSMC_NAND_ENABLE_IT(__INSTANCE__, __BANK__, __INTERRUPT__) (((__BANK__) == FSMC_NAND_BANK2)? SET_BIT((__INSTANCE__)->SR2, (__INTERRUPT__)): \
vladvana 0:23d1f73bf130 851 SET_BIT((__INSTANCE__)->SR3, (__INTERRUPT__)))
vladvana 0:23d1f73bf130 852
vladvana 0:23d1f73bf130 853 /**
vladvana 0:23d1f73bf130 854 * @brief Disable the NAND device interrupt.
vladvana 0:23d1f73bf130 855 * @param __INSTANCE__: FSMC_NAND Instance
vladvana 0:23d1f73bf130 856 * @param __BANK__: FSMC_NAND Bank
vladvana 0:23d1f73bf130 857 * @param __INTERRUPT__: FSMC_NAND interrupt
vladvana 0:23d1f73bf130 858 * This parameter can be any combination of the following values:
vladvana 0:23d1f73bf130 859 * @arg FSMC_IT_RISING_EDGE: Interrupt rising edge.
vladvana 0:23d1f73bf130 860 * @arg FSMC_IT_LEVEL: Interrupt level.
vladvana 0:23d1f73bf130 861 * @arg FSMC_IT_FALLING_EDGE: Interrupt falling edge.
vladvana 0:23d1f73bf130 862 * @retval None
vladvana 0:23d1f73bf130 863 */
vladvana 0:23d1f73bf130 864 #define __FSMC_NAND_DISABLE_IT(__INSTANCE__, __BANK__, __INTERRUPT__) (((__BANK__) == FSMC_NAND_BANK2)? CLEAR_BIT((__INSTANCE__)->SR2, (__INTERRUPT__)): \
vladvana 0:23d1f73bf130 865 CLEAR_BIT((__INSTANCE__)->SR3, (__INTERRUPT__)))
vladvana 0:23d1f73bf130 866
vladvana 0:23d1f73bf130 867 /**
vladvana 0:23d1f73bf130 868 * @brief Get flag status of the NAND device.
vladvana 0:23d1f73bf130 869 * @param __INSTANCE__: FSMC_NAND Instance
vladvana 0:23d1f73bf130 870 * @param __BANK__: FSMC_NAND Bank
vladvana 0:23d1f73bf130 871 * @param __FLAG__: FSMC_NAND flag
vladvana 0:23d1f73bf130 872 * This parameter can be any combination of the following values:
vladvana 0:23d1f73bf130 873 * @arg FSMC_FLAG_RISING_EDGE: Interrupt rising edge flag.
vladvana 0:23d1f73bf130 874 * @arg FSMC_FLAG_LEVEL: Interrupt level edge flag.
vladvana 0:23d1f73bf130 875 * @arg FSMC_FLAG_FALLING_EDGE: Interrupt falling edge flag.
vladvana 0:23d1f73bf130 876 * @arg FSMC_FLAG_FEMPT: FIFO empty flag.
vladvana 0:23d1f73bf130 877 * @retval The state of FLAG (SET or RESET).
vladvana 0:23d1f73bf130 878 */
vladvana 0:23d1f73bf130 879 #define __FSMC_NAND_GET_FLAG(__INSTANCE__, __BANK__, __FLAG__) (((__BANK__) == FSMC_NAND_BANK2)? (((__INSTANCE__)->SR2 &(__FLAG__)) == (__FLAG__)): \
vladvana 0:23d1f73bf130 880 (((__INSTANCE__)->SR3 &(__FLAG__)) == (__FLAG__)))
vladvana 0:23d1f73bf130 881 /**
vladvana 0:23d1f73bf130 882 * @brief Clear flag status of the NAND device.
vladvana 0:23d1f73bf130 883 * @param __INSTANCE__: FSMC_NAND Instance
vladvana 0:23d1f73bf130 884 * @param __BANK__: FSMC_NAND Bank
vladvana 0:23d1f73bf130 885 * @param __FLAG__: FSMC_NAND flag
vladvana 0:23d1f73bf130 886 * This parameter can be any combination of the following values:
vladvana 0:23d1f73bf130 887 * @arg FSMC_FLAG_RISING_EDGE: Interrupt rising edge flag.
vladvana 0:23d1f73bf130 888 * @arg FSMC_FLAG_LEVEL: Interrupt level edge flag.
vladvana 0:23d1f73bf130 889 * @arg FSMC_FLAG_FALLING_EDGE: Interrupt falling edge flag.
vladvana 0:23d1f73bf130 890 * @arg FSMC_FLAG_FEMPT: FIFO empty flag.
vladvana 0:23d1f73bf130 891 * @retval None
vladvana 0:23d1f73bf130 892 */
vladvana 0:23d1f73bf130 893 #define __FSMC_NAND_CLEAR_FLAG(__INSTANCE__, __BANK__, __FLAG__) (((__BANK__) == FSMC_NAND_BANK2)? CLEAR_BIT((__INSTANCE__)->SR2, (__FLAG__)): \
vladvana 0:23d1f73bf130 894 CLEAR_BIT((__INSTANCE__)->SR3, (__FLAG__)))
vladvana 0:23d1f73bf130 895 /**
vladvana 0:23d1f73bf130 896 * @brief Enable the PCCARD device interrupt.
vladvana 0:23d1f73bf130 897 * @param __INSTANCE__: FSMC_PCCARD Instance
vladvana 0:23d1f73bf130 898 * @param __INTERRUPT__: FSMC_PCCARD interrupt
vladvana 0:23d1f73bf130 899 * This parameter can be any combination of the following values:
vladvana 0:23d1f73bf130 900 * @arg FSMC_IT_RISING_EDGE: Interrupt rising edge.
vladvana 0:23d1f73bf130 901 * @arg FSMC_IT_LEVEL: Interrupt level.
vladvana 0:23d1f73bf130 902 * @arg FSMC_IT_FALLING_EDGE: Interrupt falling edge.
vladvana 0:23d1f73bf130 903 * @retval None
vladvana 0:23d1f73bf130 904 */
vladvana 0:23d1f73bf130 905 #define __FSMC_PCCARD_ENABLE_IT(__INSTANCE__, __INTERRUPT__) SET_BIT((__INSTANCE__)->SR4, (__INTERRUPT__))
vladvana 0:23d1f73bf130 906
vladvana 0:23d1f73bf130 907 /**
vladvana 0:23d1f73bf130 908 * @brief Disable the PCCARD device interrupt.
vladvana 0:23d1f73bf130 909 * @param __INSTANCE__: FSMC_PCCARD Instance
vladvana 0:23d1f73bf130 910 * @param __INTERRUPT__: FSMC_PCCARD interrupt
vladvana 0:23d1f73bf130 911 * This parameter can be any combination of the following values:
vladvana 0:23d1f73bf130 912 * @arg FSMC_IT_RISING_EDGE: Interrupt rising edge.
vladvana 0:23d1f73bf130 913 * @arg FSMC_IT_LEVEL: Interrupt level.
vladvana 0:23d1f73bf130 914 * @arg FSMC_IT_FALLING_EDGE: Interrupt falling edge.
vladvana 0:23d1f73bf130 915 * @retval None
vladvana 0:23d1f73bf130 916 */
vladvana 0:23d1f73bf130 917 #define __FSMC_PCCARD_DISABLE_IT(__INSTANCE__, __INTERRUPT__) CLEAR_BIT((__INSTANCE__)->SR4, (__INTERRUPT__))
vladvana 0:23d1f73bf130 918
vladvana 0:23d1f73bf130 919 /**
vladvana 0:23d1f73bf130 920 * @brief Get flag status of the PCCARD device.
vladvana 0:23d1f73bf130 921 * @param __INSTANCE__: FSMC_PCCARD Instance
vladvana 0:23d1f73bf130 922 * @param __FLAG__: FSMC_PCCARD flag
vladvana 0:23d1f73bf130 923 * This parameter can be any combination of the following values:
vladvana 0:23d1f73bf130 924 * @arg FSMC_FLAG_RISING_EDGE: Interrupt rising edge flag.
vladvana 0:23d1f73bf130 925 * @arg FSMC_FLAG_LEVEL: Interrupt level edge flag.
vladvana 0:23d1f73bf130 926 * @arg FSMC_FLAG_FALLING_EDGE: Interrupt falling edge flag.
vladvana 0:23d1f73bf130 927 * @arg FSMC_FLAG_FEMPT: FIFO empty flag.
vladvana 0:23d1f73bf130 928 * @retval The state of FLAG (SET or RESET).
vladvana 0:23d1f73bf130 929 */
vladvana 0:23d1f73bf130 930 #define __FSMC_PCCARD_GET_FLAG(__INSTANCE__, __FLAG__) (((__INSTANCE__)->SR4 &(__FLAG__)) == (__FLAG__))
vladvana 0:23d1f73bf130 931
vladvana 0:23d1f73bf130 932 /**
vladvana 0:23d1f73bf130 933 * @brief Clear flag status of the PCCARD device.
vladvana 0:23d1f73bf130 934 * @param __INSTANCE__: FSMC_PCCARD Instance
vladvana 0:23d1f73bf130 935 * @param __FLAG__: FSMC_PCCARD flag
vladvana 0:23d1f73bf130 936 * This parameter can be any combination of the following values:
vladvana 0:23d1f73bf130 937 * @arg FSMC_FLAG_RISING_EDGE: Interrupt rising edge flag.
vladvana 0:23d1f73bf130 938 * @arg FSMC_FLAG_LEVEL: Interrupt level edge flag.
vladvana 0:23d1f73bf130 939 * @arg FSMC_FLAG_FALLING_EDGE: Interrupt falling edge flag.
vladvana 0:23d1f73bf130 940 * @arg FSMC_FLAG_FEMPT: FIFO empty flag.
vladvana 0:23d1f73bf130 941 * @retval None
vladvana 0:23d1f73bf130 942 */
vladvana 0:23d1f73bf130 943 #define __FSMC_PCCARD_CLEAR_FLAG(__INSTANCE__, __FLAG__) CLEAR_BIT((__INSTANCE__)->SR4, (__FLAG__))
vladvana 0:23d1f73bf130 944
vladvana 0:23d1f73bf130 945 /**
vladvana 0:23d1f73bf130 946 * @}
vladvana 0:23d1f73bf130 947 */
vladvana 0:23d1f73bf130 948
vladvana 0:23d1f73bf130 949 #endif /* STM32F101xE || STM32F103xE || STM32F101xG || STM32F103xG */
vladvana 0:23d1f73bf130 950
vladvana 0:23d1f73bf130 951 /**
vladvana 0:23d1f73bf130 952 * @}
vladvana 0:23d1f73bf130 953 */
vladvana 0:23d1f73bf130 954
vladvana 0:23d1f73bf130 955 /* Exported functions --------------------------------------------------------*/
vladvana 0:23d1f73bf130 956
vladvana 0:23d1f73bf130 957 /** @addtogroup FSMC_LL_Exported_Functions
vladvana 0:23d1f73bf130 958 * @{
vladvana 0:23d1f73bf130 959 */
vladvana 0:23d1f73bf130 960
vladvana 0:23d1f73bf130 961 /** @addtogroup FSMC_NORSRAM
vladvana 0:23d1f73bf130 962 * @{
vladvana 0:23d1f73bf130 963 */
vladvana 0:23d1f73bf130 964
vladvana 0:23d1f73bf130 965 /** @addtogroup FSMC_NORSRAM_Group1
vladvana 0:23d1f73bf130 966 * @{
vladvana 0:23d1f73bf130 967 */
vladvana 0:23d1f73bf130 968
vladvana 0:23d1f73bf130 969 /* FSMC_NORSRAM Controller functions ******************************************/
vladvana 0:23d1f73bf130 970 /* Initialization/de-initialization functions */
vladvana 0:23d1f73bf130 971 HAL_StatusTypeDef FSMC_NORSRAM_Init(FSMC_NORSRAM_TypeDef *Device, FSMC_NORSRAM_InitTypeDef *Init);
vladvana 0:23d1f73bf130 972 HAL_StatusTypeDef FSMC_NORSRAM_Timing_Init(FSMC_NORSRAM_TypeDef *Device, FSMC_NORSRAM_TimingTypeDef *Timing, uint32_t Bank);
vladvana 0:23d1f73bf130 973 HAL_StatusTypeDef FSMC_NORSRAM_Extended_Timing_Init(FSMC_NORSRAM_EXTENDED_TypeDef *Device, FSMC_NORSRAM_TimingTypeDef *Timing, uint32_t Bank, uint32_t ExtendedMode);
vladvana 0:23d1f73bf130 974 HAL_StatusTypeDef FSMC_NORSRAM_DeInit(FSMC_NORSRAM_TypeDef *Device, FSMC_NORSRAM_EXTENDED_TypeDef *ExDevice, uint32_t Bank);
vladvana 0:23d1f73bf130 975
vladvana 0:23d1f73bf130 976 /**
vladvana 0:23d1f73bf130 977 * @}
vladvana 0:23d1f73bf130 978 */
vladvana 0:23d1f73bf130 979
vladvana 0:23d1f73bf130 980 /** @addtogroup FSMC_NORSRAM_Group2
vladvana 0:23d1f73bf130 981 * @{
vladvana 0:23d1f73bf130 982 */
vladvana 0:23d1f73bf130 983
vladvana 0:23d1f73bf130 984 /* FSMC_NORSRAM Control functions */
vladvana 0:23d1f73bf130 985 HAL_StatusTypeDef FSMC_NORSRAM_WriteOperation_Enable(FSMC_NORSRAM_TypeDef *Device, uint32_t Bank);
vladvana 0:23d1f73bf130 986 HAL_StatusTypeDef FSMC_NORSRAM_WriteOperation_Disable(FSMC_NORSRAM_TypeDef *Device, uint32_t Bank);
vladvana 0:23d1f73bf130 987
vladvana 0:23d1f73bf130 988 /**
vladvana 0:23d1f73bf130 989 * @}
vladvana 0:23d1f73bf130 990 */
vladvana 0:23d1f73bf130 991
vladvana 0:23d1f73bf130 992 /**
vladvana 0:23d1f73bf130 993 * @}
vladvana 0:23d1f73bf130 994 */
vladvana 0:23d1f73bf130 995
vladvana 0:23d1f73bf130 996 #if defined (STM32F101xE) || defined(STM32F103xE) || defined(STM32F101xG) || defined(STM32F103xG)
vladvana 0:23d1f73bf130 997 /** @addtogroup FSMC_NAND
vladvana 0:23d1f73bf130 998 * @{
vladvana 0:23d1f73bf130 999 */
vladvana 0:23d1f73bf130 1000
vladvana 0:23d1f73bf130 1001 /* FSMC_NAND Controller functions **********************************************/
vladvana 0:23d1f73bf130 1002 /* Initialization/de-initialization functions */
vladvana 0:23d1f73bf130 1003 /** @addtogroup FSMC_NAND_Exported_Functions_Group1
vladvana 0:23d1f73bf130 1004 * @{
vladvana 0:23d1f73bf130 1005 */
vladvana 0:23d1f73bf130 1006
vladvana 0:23d1f73bf130 1007 HAL_StatusTypeDef FSMC_NAND_Init(FSMC_NAND_TypeDef *Device, FSMC_NAND_InitTypeDef *Init);
vladvana 0:23d1f73bf130 1008 HAL_StatusTypeDef FSMC_NAND_CommonSpace_Timing_Init(FSMC_NAND_TypeDef *Device, FSMC_NAND_PCC_TimingTypeDef *Timing, uint32_t Bank);
vladvana 0:23d1f73bf130 1009 HAL_StatusTypeDef FSMC_NAND_AttributeSpace_Timing_Init(FSMC_NAND_TypeDef *Device, FSMC_NAND_PCC_TimingTypeDef *Timing, uint32_t Bank);
vladvana 0:23d1f73bf130 1010 HAL_StatusTypeDef FSMC_NAND_DeInit(FSMC_NAND_TypeDef *Device, uint32_t Bank);
vladvana 0:23d1f73bf130 1011
vladvana 0:23d1f73bf130 1012 /**
vladvana 0:23d1f73bf130 1013 * @}
vladvana 0:23d1f73bf130 1014 */
vladvana 0:23d1f73bf130 1015
vladvana 0:23d1f73bf130 1016 /* FSMC_NAND Control functions */
vladvana 0:23d1f73bf130 1017 /** @addtogroup FSMC_NAND_Exported_Functions_Group2
vladvana 0:23d1f73bf130 1018 * @{
vladvana 0:23d1f73bf130 1019 */
vladvana 0:23d1f73bf130 1020
vladvana 0:23d1f73bf130 1021 HAL_StatusTypeDef FSMC_NAND_ECC_Enable(FSMC_NAND_TypeDef *Device, uint32_t Bank);
vladvana 0:23d1f73bf130 1022 HAL_StatusTypeDef FSMC_NAND_ECC_Disable(FSMC_NAND_TypeDef *Device, uint32_t Bank);
vladvana 0:23d1f73bf130 1023 HAL_StatusTypeDef FSMC_NAND_GetECC(FSMC_NAND_TypeDef *Device, uint32_t *ECCval, uint32_t Bank, uint32_t Timeout);
vladvana 0:23d1f73bf130 1024
vladvana 0:23d1f73bf130 1025 /**
vladvana 0:23d1f73bf130 1026 * @}
vladvana 0:23d1f73bf130 1027 */
vladvana 0:23d1f73bf130 1028
vladvana 0:23d1f73bf130 1029 /**
vladvana 0:23d1f73bf130 1030 * @}
vladvana 0:23d1f73bf130 1031 */
vladvana 0:23d1f73bf130 1032
vladvana 0:23d1f73bf130 1033 /** @addtogroup FSMC_PCCARD
vladvana 0:23d1f73bf130 1034 * @{
vladvana 0:23d1f73bf130 1035 */
vladvana 0:23d1f73bf130 1036
vladvana 0:23d1f73bf130 1037 /* FSMC_PCCARD Controller functions ********************************************/
vladvana 0:23d1f73bf130 1038 /* Initialization/de-initialization functions */
vladvana 0:23d1f73bf130 1039 /** @addtogroup FSMC_PCCARD_Exported_Functions_Group1
vladvana 0:23d1f73bf130 1040 * @{
vladvana 0:23d1f73bf130 1041 */
vladvana 0:23d1f73bf130 1042
vladvana 0:23d1f73bf130 1043 HAL_StatusTypeDef FSMC_PCCARD_Init(FSMC_PCCARD_TypeDef *Device, FSMC_PCCARD_InitTypeDef *Init);
vladvana 0:23d1f73bf130 1044 HAL_StatusTypeDef FSMC_PCCARD_CommonSpace_Timing_Init(FSMC_PCCARD_TypeDef *Device, FSMC_NAND_PCC_TimingTypeDef *Timing);
vladvana 0:23d1f73bf130 1045 HAL_StatusTypeDef FSMC_PCCARD_AttributeSpace_Timing_Init(FSMC_PCCARD_TypeDef *Device, FSMC_NAND_PCC_TimingTypeDef *Timing);
vladvana 0:23d1f73bf130 1046 HAL_StatusTypeDef FSMC_PCCARD_IOSpace_Timing_Init(FSMC_PCCARD_TypeDef *Device, FSMC_NAND_PCC_TimingTypeDef *Timing);
vladvana 0:23d1f73bf130 1047 HAL_StatusTypeDef FSMC_PCCARD_DeInit(FSMC_PCCARD_TypeDef *Device);
vladvana 0:23d1f73bf130 1048
vladvana 0:23d1f73bf130 1049 /**
vladvana 0:23d1f73bf130 1050 * @}
vladvana 0:23d1f73bf130 1051 */
vladvana 0:23d1f73bf130 1052
vladvana 0:23d1f73bf130 1053 /**
vladvana 0:23d1f73bf130 1054 * @}
vladvana 0:23d1f73bf130 1055 */
vladvana 0:23d1f73bf130 1056
vladvana 0:23d1f73bf130 1057 #endif /* STM32F101xE || STM32F103xE || STM32F101xG || STM32F103xG */
vladvana 0:23d1f73bf130 1058
vladvana 0:23d1f73bf130 1059 /**
vladvana 0:23d1f73bf130 1060 * @}
vladvana 0:23d1f73bf130 1061 */
vladvana 0:23d1f73bf130 1062
vladvana 0:23d1f73bf130 1063 /**
vladvana 0:23d1f73bf130 1064 * @}
vladvana 0:23d1f73bf130 1065 */
vladvana 0:23d1f73bf130 1066
vladvana 0:23d1f73bf130 1067 #endif /* STM32F101xE || STM32F103xE || STM32F101xG || STM32F103xG || STM32F100xE */
vladvana 0:23d1f73bf130 1068
vladvana 0:23d1f73bf130 1069 /**
vladvana 0:23d1f73bf130 1070 * @}
vladvana 0:23d1f73bf130 1071 */
vladvana 0:23d1f73bf130 1072
vladvana 0:23d1f73bf130 1073 #ifdef __cplusplus
vladvana 0:23d1f73bf130 1074 }
vladvana 0:23d1f73bf130 1075 #endif
vladvana 0:23d1f73bf130 1076
vladvana 0:23d1f73bf130 1077 #endif /* __STM32F1xx_LL_FSMC_H */
vladvana 0:23d1f73bf130 1078
vladvana 0:23d1f73bf130 1079 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/
vladvana 0:23d1f73bf130 1080