A simple 128x32 graphical LCD program to quickstart with LCD on ARM mbed IoT Starter Kit. This requires mbed Applciation Shield with FRDM-K64F platform.

Dependencies:   C12832

Committer:
tushki7
Date:
Sat Apr 11 04:08:13 2015 +0000
Revision:
0:60d829a0353a
A simple 128x32 LCD program to quickstart with LCD on ARM mbed IoT Starter kit. Mbed Application Shield is required if using FRDM-K64F platform.

Who changed what in which revision?

UserRevisionLine numberNew contents of line
tushki7 0:60d829a0353a 1 /*
tushki7 0:60d829a0353a 2 ** ###################################################################
tushki7 0:60d829a0353a 3 ** Processors: MKL46Z256VLH4
tushki7 0:60d829a0353a 4 ** MKL46Z128VLH4
tushki7 0:60d829a0353a 5 ** MKL46Z256VLL4
tushki7 0:60d829a0353a 6 ** MKL46Z128VLL4
tushki7 0:60d829a0353a 7 ** MKL46Z256VMC4
tushki7 0:60d829a0353a 8 ** MKL46Z128VMC4
tushki7 0:60d829a0353a 9 **
tushki7 0:60d829a0353a 10 ** Compilers: ARM Compiler
tushki7 0:60d829a0353a 11 ** Freescale C/C++ for Embedded ARM
tushki7 0:60d829a0353a 12 ** GNU C Compiler
tushki7 0:60d829a0353a 13 ** IAR ANSI C/C++ Compiler for ARM
tushki7 0:60d829a0353a 14 **
tushki7 0:60d829a0353a 15 ** Reference manual: KL46P121M48SF4RM, Rev.2, Dec 2012
tushki7 0:60d829a0353a 16 ** Version: rev. 2.2, 2013-04-12
tushki7 0:60d829a0353a 17 **
tushki7 0:60d829a0353a 18 ** Abstract:
tushki7 0:60d829a0353a 19 ** CMSIS Peripheral Access Layer for MKL46Z4
tushki7 0:60d829a0353a 20 **
tushki7 0:60d829a0353a 21 ** Copyright: 1997 - 2013 Freescale, Inc. All Rights Reserved.
tushki7 0:60d829a0353a 22 **
tushki7 0:60d829a0353a 23 ** http: www.freescale.com
tushki7 0:60d829a0353a 24 ** mail: support@freescale.com
tushki7 0:60d829a0353a 25 **
tushki7 0:60d829a0353a 26 ** Revisions:
tushki7 0:60d829a0353a 27 ** - rev. 1.0 (2012-10-16)
tushki7 0:60d829a0353a 28 ** Initial version.
tushki7 0:60d829a0353a 29 ** - rev. 2.0 (2012-12-12)
tushki7 0:60d829a0353a 30 ** Update to reference manual rev. 1.
tushki7 0:60d829a0353a 31 ** - rev. 2.1 (2013-04-05)
tushki7 0:60d829a0353a 32 ** Changed start of doxygen comment.
tushki7 0:60d829a0353a 33 ** - rev. 2.2 (2013-04-12)
tushki7 0:60d829a0353a 34 ** SystemInit function fixed for clock configuration 1.
tushki7 0:60d829a0353a 35 ** Name of the interrupt num. 31 updated to reflect proper function.
tushki7 0:60d829a0353a 36 **
tushki7 0:60d829a0353a 37 ** ###################################################################
tushki7 0:60d829a0353a 38 */
tushki7 0:60d829a0353a 39
tushki7 0:60d829a0353a 40 /*!
tushki7 0:60d829a0353a 41 * @file MKL46Z4.h
tushki7 0:60d829a0353a 42 * @version 2.2
tushki7 0:60d829a0353a 43 * @date 2013-04-12
tushki7 0:60d829a0353a 44 * @brief CMSIS Peripheral Access Layer for MKL46Z4
tushki7 0:60d829a0353a 45 *
tushki7 0:60d829a0353a 46 * CMSIS Peripheral Access Layer for MKL46Z4
tushki7 0:60d829a0353a 47 */
tushki7 0:60d829a0353a 48
tushki7 0:60d829a0353a 49 #if !defined(MKL46Z4_H_)
tushki7 0:60d829a0353a 50 #define MKL46Z4_H_ /**< Symbol preventing repeated inclusion */
tushki7 0:60d829a0353a 51
tushki7 0:60d829a0353a 52 /** Memory map major version (memory maps with equal major version number are
tushki7 0:60d829a0353a 53 * compatible) */
tushki7 0:60d829a0353a 54 #define MCU_MEM_MAP_VERSION 0x0200u
tushki7 0:60d829a0353a 55 /** Memory map minor version */
tushki7 0:60d829a0353a 56 #define MCU_MEM_MAP_VERSION_MINOR 0x0002u
tushki7 0:60d829a0353a 57
tushki7 0:60d829a0353a 58
tushki7 0:60d829a0353a 59 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 60 -- Interrupt vector numbers
tushki7 0:60d829a0353a 61 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 62
tushki7 0:60d829a0353a 63 /*!
tushki7 0:60d829a0353a 64 * @addtogroup Interrupt_vector_numbers Interrupt vector numbers
tushki7 0:60d829a0353a 65 * @{
tushki7 0:60d829a0353a 66 */
tushki7 0:60d829a0353a 67
tushki7 0:60d829a0353a 68 /** Interrupt Number Definitions */
tushki7 0:60d829a0353a 69 typedef enum IRQn {
tushki7 0:60d829a0353a 70 /* Core interrupts */
tushki7 0:60d829a0353a 71 NonMaskableInt_IRQn = -14, /**< Non Maskable Interrupt */
tushki7 0:60d829a0353a 72 HardFault_IRQn = -13, /**< Cortex-M0 SV Hard Fault Interrupt */
tushki7 0:60d829a0353a 73 SVCall_IRQn = -5, /**< Cortex-M0 SV Call Interrupt */
tushki7 0:60d829a0353a 74 PendSV_IRQn = -2, /**< Cortex-M0 Pend SV Interrupt */
tushki7 0:60d829a0353a 75 SysTick_IRQn = -1, /**< Cortex-M0 System Tick Interrupt */
tushki7 0:60d829a0353a 76
tushki7 0:60d829a0353a 77 /* Device specific interrupts */
tushki7 0:60d829a0353a 78 DMA0_IRQn = 0, /**< DMA channel 0 transfer complete/error interrupt */
tushki7 0:60d829a0353a 79 DMA1_IRQn = 1, /**< DMA channel 1 transfer complete/error interrupt */
tushki7 0:60d829a0353a 80 DMA2_IRQn = 2, /**< DMA channel 2 transfer complete/error interrupt */
tushki7 0:60d829a0353a 81 DMA3_IRQn = 3, /**< DMA channel 3 transfer complete/error interrupt */
tushki7 0:60d829a0353a 82 Reserved20_IRQn = 4, /**< Reserved interrupt 20 */
tushki7 0:60d829a0353a 83 FTFA_IRQn = 5, /**< FTFA command complete/read collision interrupt */
tushki7 0:60d829a0353a 84 LVD_LVW_IRQn = 6, /**< Low Voltage Detect, Low Voltage Warning */
tushki7 0:60d829a0353a 85 LLW_IRQn = 7, /**< Low Leakage Wakeup */
tushki7 0:60d829a0353a 86 I2C0_IRQn = 8, /**< I2C0 interrupt */
tushki7 0:60d829a0353a 87 I2C1_IRQn = 9, /**< I2C0 interrupt 25 */
tushki7 0:60d829a0353a 88 SPI0_IRQn = 10, /**< SPI0 interrupt */
tushki7 0:60d829a0353a 89 SPI1_IRQn = 11, /**< SPI1 interrupt */
tushki7 0:60d829a0353a 90 UART0_IRQn = 12, /**< UART0 status/error interrupt */
tushki7 0:60d829a0353a 91 UART1_IRQn = 13, /**< UART1 status/error interrupt */
tushki7 0:60d829a0353a 92 UART2_IRQn = 14, /**< UART2 status/error interrupt */
tushki7 0:60d829a0353a 93 ADC0_IRQn = 15, /**< ADC0 interrupt */
tushki7 0:60d829a0353a 94 CMP0_IRQn = 16, /**< CMP0 interrupt */
tushki7 0:60d829a0353a 95 TPM0_IRQn = 17, /**< TPM0 fault, overflow and channels interrupt */
tushki7 0:60d829a0353a 96 TPM1_IRQn = 18, /**< TPM1 fault, overflow and channels interrupt */
tushki7 0:60d829a0353a 97 TPM2_IRQn = 19, /**< TPM2 fault, overflow and channels interrupt */
tushki7 0:60d829a0353a 98 RTC_IRQn = 20, /**< RTC interrupt */
tushki7 0:60d829a0353a 99 RTC_Seconds_IRQn = 21, /**< RTC seconds interrupt */
tushki7 0:60d829a0353a 100 PIT_IRQn = 22, /**< PIT timer interrupt */
tushki7 0:60d829a0353a 101 I2S0_IRQn = 23, /**< I2S0 transmit interrupt */
tushki7 0:60d829a0353a 102 USB0_IRQn = 24, /**< USB0 interrupt */
tushki7 0:60d829a0353a 103 DAC0_IRQn = 25, /**< DAC0 interrupt */
tushki7 0:60d829a0353a 104 TSI0_IRQn = 26, /**< TSI0 interrupt */
tushki7 0:60d829a0353a 105 MCG_IRQn = 27, /**< MCG interrupt */
tushki7 0:60d829a0353a 106 LPTimer_IRQn = 28, /**< LPTimer interrupt */
tushki7 0:60d829a0353a 107 LCD_IRQn = 29, /**< Segment LCD Interrupt */
tushki7 0:60d829a0353a 108 PORTA_IRQn = 30, /**< Port A interrupt */
tushki7 0:60d829a0353a 109 PORTC_PORTD_IRQn = 31 /**< Port C and port D interrupt */
tushki7 0:60d829a0353a 110 } IRQn_Type;
tushki7 0:60d829a0353a 111
tushki7 0:60d829a0353a 112 /*!
tushki7 0:60d829a0353a 113 * @}
tushki7 0:60d829a0353a 114 */ /* end of group Interrupt_vector_numbers */
tushki7 0:60d829a0353a 115
tushki7 0:60d829a0353a 116
tushki7 0:60d829a0353a 117 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 118 -- Cortex M0 Core Configuration
tushki7 0:60d829a0353a 119 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 120
tushki7 0:60d829a0353a 121 /*!
tushki7 0:60d829a0353a 122 * @addtogroup Cortex_Core_Configuration Cortex M0 Core Configuration
tushki7 0:60d829a0353a 123 * @{
tushki7 0:60d829a0353a 124 */
tushki7 0:60d829a0353a 125
tushki7 0:60d829a0353a 126 #define __CM0PLUS_REV 0x0000 /**< Core revision r0p0 */
tushki7 0:60d829a0353a 127 #define __MPU_PRESENT 0 /**< Defines if an MPU is present or not */
tushki7 0:60d829a0353a 128 #define __VTOR_PRESENT 1 /**< Defines if an MPU is present or not */
tushki7 0:60d829a0353a 129 #define __NVIC_PRIO_BITS 2 /**< Number of priority bits implemented in the NVIC */
tushki7 0:60d829a0353a 130 #define __Vendor_SysTickConfig 0 /**< Vendor specific implementation of SysTickConfig is defined */
tushki7 0:60d829a0353a 131
tushki7 0:60d829a0353a 132 #include "core_cm0plus.h" /* Core Peripheral Access Layer */
tushki7 0:60d829a0353a 133 #include "system_MKL46Z4.h" /* Device specific configuration file */
tushki7 0:60d829a0353a 134
tushki7 0:60d829a0353a 135 /*!
tushki7 0:60d829a0353a 136 * @}
tushki7 0:60d829a0353a 137 */ /* end of group Cortex_Core_Configuration */
tushki7 0:60d829a0353a 138
tushki7 0:60d829a0353a 139
tushki7 0:60d829a0353a 140 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 141 -- Device Peripheral Access Layer
tushki7 0:60d829a0353a 142 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 143
tushki7 0:60d829a0353a 144 /*!
tushki7 0:60d829a0353a 145 * @addtogroup Peripheral_access_layer Device Peripheral Access Layer
tushki7 0:60d829a0353a 146 * @{
tushki7 0:60d829a0353a 147 */
tushki7 0:60d829a0353a 148
tushki7 0:60d829a0353a 149
tushki7 0:60d829a0353a 150 /*
tushki7 0:60d829a0353a 151 ** Start of section using anonymous unions
tushki7 0:60d829a0353a 152 */
tushki7 0:60d829a0353a 153
tushki7 0:60d829a0353a 154 #if defined(__ARMCC_VERSION)
tushki7 0:60d829a0353a 155 #pragma push
tushki7 0:60d829a0353a 156 #pragma anon_unions
tushki7 0:60d829a0353a 157 #elif defined(__CWCC__)
tushki7 0:60d829a0353a 158 #pragma push
tushki7 0:60d829a0353a 159 #pragma cpp_extensions on
tushki7 0:60d829a0353a 160 #elif defined(__GNUC__)
tushki7 0:60d829a0353a 161 /* anonymous unions are enabled by default */
tushki7 0:60d829a0353a 162 #elif defined(__IAR_SYSTEMS_ICC__)
tushki7 0:60d829a0353a 163 #pragma language=extended
tushki7 0:60d829a0353a 164 #else
tushki7 0:60d829a0353a 165 #error Not supported compiler type
tushki7 0:60d829a0353a 166 #endif
tushki7 0:60d829a0353a 167
tushki7 0:60d829a0353a 168 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 169 -- ADC Peripheral Access Layer
tushki7 0:60d829a0353a 170 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 171
tushki7 0:60d829a0353a 172 /*!
tushki7 0:60d829a0353a 173 * @addtogroup ADC_Peripheral_Access_Layer ADC Peripheral Access Layer
tushki7 0:60d829a0353a 174 * @{
tushki7 0:60d829a0353a 175 */
tushki7 0:60d829a0353a 176
tushki7 0:60d829a0353a 177 /** ADC - Register Layout Typedef */
tushki7 0:60d829a0353a 178 typedef struct {
tushki7 0:60d829a0353a 179 __IO uint32_t SC1[2]; /**< ADC Status and Control Registers 1, array offset: 0x0, array step: 0x4 */
tushki7 0:60d829a0353a 180 __IO uint32_t CFG1; /**< ADC Configuration Register 1, offset: 0x8 */
tushki7 0:60d829a0353a 181 __IO uint32_t CFG2; /**< ADC Configuration Register 2, offset: 0xC */
tushki7 0:60d829a0353a 182 __I uint32_t R[2]; /**< ADC Data Result Register, array offset: 0x10, array step: 0x4 */
tushki7 0:60d829a0353a 183 __IO uint32_t CV1; /**< Compare Value Registers, offset: 0x18 */
tushki7 0:60d829a0353a 184 __IO uint32_t CV2; /**< Compare Value Registers, offset: 0x1C */
tushki7 0:60d829a0353a 185 __IO uint32_t SC2; /**< Status and Control Register 2, offset: 0x20 */
tushki7 0:60d829a0353a 186 __IO uint32_t SC3; /**< Status and Control Register 3, offset: 0x24 */
tushki7 0:60d829a0353a 187 __IO uint32_t OFS; /**< ADC Offset Correction Register, offset: 0x28 */
tushki7 0:60d829a0353a 188 __IO uint32_t PG; /**< ADC Plus-Side Gain Register, offset: 0x2C */
tushki7 0:60d829a0353a 189 __IO uint32_t MG; /**< ADC Minus-Side Gain Register, offset: 0x30 */
tushki7 0:60d829a0353a 190 __IO uint32_t CLPD; /**< ADC Plus-Side General Calibration Value Register, offset: 0x34 */
tushki7 0:60d829a0353a 191 __IO uint32_t CLPS; /**< ADC Plus-Side General Calibration Value Register, offset: 0x38 */
tushki7 0:60d829a0353a 192 __IO uint32_t CLP4; /**< ADC Plus-Side General Calibration Value Register, offset: 0x3C */
tushki7 0:60d829a0353a 193 __IO uint32_t CLP3; /**< ADC Plus-Side General Calibration Value Register, offset: 0x40 */
tushki7 0:60d829a0353a 194 __IO uint32_t CLP2; /**< ADC Plus-Side General Calibration Value Register, offset: 0x44 */
tushki7 0:60d829a0353a 195 __IO uint32_t CLP1; /**< ADC Plus-Side General Calibration Value Register, offset: 0x48 */
tushki7 0:60d829a0353a 196 __IO uint32_t CLP0; /**< ADC Plus-Side General Calibration Value Register, offset: 0x4C */
tushki7 0:60d829a0353a 197 uint8_t RESERVED_0[4];
tushki7 0:60d829a0353a 198 __IO uint32_t CLMD; /**< ADC Minus-Side General Calibration Value Register, offset: 0x54 */
tushki7 0:60d829a0353a 199 __IO uint32_t CLMS; /**< ADC Minus-Side General Calibration Value Register, offset: 0x58 */
tushki7 0:60d829a0353a 200 __IO uint32_t CLM4; /**< ADC Minus-Side General Calibration Value Register, offset: 0x5C */
tushki7 0:60d829a0353a 201 __IO uint32_t CLM3; /**< ADC Minus-Side General Calibration Value Register, offset: 0x60 */
tushki7 0:60d829a0353a 202 __IO uint32_t CLM2; /**< ADC Minus-Side General Calibration Value Register, offset: 0x64 */
tushki7 0:60d829a0353a 203 __IO uint32_t CLM1; /**< ADC Minus-Side General Calibration Value Register, offset: 0x68 */
tushki7 0:60d829a0353a 204 __IO uint32_t CLM0; /**< ADC Minus-Side General Calibration Value Register, offset: 0x6C */
tushki7 0:60d829a0353a 205 } ADC_Type;
tushki7 0:60d829a0353a 206
tushki7 0:60d829a0353a 207 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 208 -- ADC Register Masks
tushki7 0:60d829a0353a 209 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 210
tushki7 0:60d829a0353a 211 /*!
tushki7 0:60d829a0353a 212 * @addtogroup ADC_Register_Masks ADC Register Masks
tushki7 0:60d829a0353a 213 * @{
tushki7 0:60d829a0353a 214 */
tushki7 0:60d829a0353a 215
tushki7 0:60d829a0353a 216 /* SC1 Bit Fields */
tushki7 0:60d829a0353a 217 #define ADC_SC1_ADCH_MASK 0x1Fu
tushki7 0:60d829a0353a 218 #define ADC_SC1_ADCH_SHIFT 0
tushki7 0:60d829a0353a 219 #define ADC_SC1_ADCH(x) (((uint32_t)(((uint32_t)(x))<<ADC_SC1_ADCH_SHIFT))&ADC_SC1_ADCH_MASK)
tushki7 0:60d829a0353a 220 #define ADC_SC1_DIFF_MASK 0x20u
tushki7 0:60d829a0353a 221 #define ADC_SC1_DIFF_SHIFT 5
tushki7 0:60d829a0353a 222 #define ADC_SC1_AIEN_MASK 0x40u
tushki7 0:60d829a0353a 223 #define ADC_SC1_AIEN_SHIFT 6
tushki7 0:60d829a0353a 224 #define ADC_SC1_COCO_MASK 0x80u
tushki7 0:60d829a0353a 225 #define ADC_SC1_COCO_SHIFT 7
tushki7 0:60d829a0353a 226 /* CFG1 Bit Fields */
tushki7 0:60d829a0353a 227 #define ADC_CFG1_ADICLK_MASK 0x3u
tushki7 0:60d829a0353a 228 #define ADC_CFG1_ADICLK_SHIFT 0
tushki7 0:60d829a0353a 229 #define ADC_CFG1_ADICLK(x) (((uint32_t)(((uint32_t)(x))<<ADC_CFG1_ADICLK_SHIFT))&ADC_CFG1_ADICLK_MASK)
tushki7 0:60d829a0353a 230 #define ADC_CFG1_MODE_MASK 0xCu
tushki7 0:60d829a0353a 231 #define ADC_CFG1_MODE_SHIFT 2
tushki7 0:60d829a0353a 232 #define ADC_CFG1_MODE(x) (((uint32_t)(((uint32_t)(x))<<ADC_CFG1_MODE_SHIFT))&ADC_CFG1_MODE_MASK)
tushki7 0:60d829a0353a 233 #define ADC_CFG1_ADLSMP_MASK 0x10u
tushki7 0:60d829a0353a 234 #define ADC_CFG1_ADLSMP_SHIFT 4
tushki7 0:60d829a0353a 235 #define ADC_CFG1_ADIV_MASK 0x60u
tushki7 0:60d829a0353a 236 #define ADC_CFG1_ADIV_SHIFT 5
tushki7 0:60d829a0353a 237 #define ADC_CFG1_ADIV(x) (((uint32_t)(((uint32_t)(x))<<ADC_CFG1_ADIV_SHIFT))&ADC_CFG1_ADIV_MASK)
tushki7 0:60d829a0353a 238 #define ADC_CFG1_ADLPC_MASK 0x80u
tushki7 0:60d829a0353a 239 #define ADC_CFG1_ADLPC_SHIFT 7
tushki7 0:60d829a0353a 240 /* CFG2 Bit Fields */
tushki7 0:60d829a0353a 241 #define ADC_CFG2_ADLSTS_MASK 0x3u
tushki7 0:60d829a0353a 242 #define ADC_CFG2_ADLSTS_SHIFT 0
tushki7 0:60d829a0353a 243 #define ADC_CFG2_ADLSTS(x) (((uint32_t)(((uint32_t)(x))<<ADC_CFG2_ADLSTS_SHIFT))&ADC_CFG2_ADLSTS_MASK)
tushki7 0:60d829a0353a 244 #define ADC_CFG2_ADHSC_MASK 0x4u
tushki7 0:60d829a0353a 245 #define ADC_CFG2_ADHSC_SHIFT 2
tushki7 0:60d829a0353a 246 #define ADC_CFG2_ADACKEN_MASK 0x8u
tushki7 0:60d829a0353a 247 #define ADC_CFG2_ADACKEN_SHIFT 3
tushki7 0:60d829a0353a 248 #define ADC_CFG2_MUXSEL_MASK 0x10u
tushki7 0:60d829a0353a 249 #define ADC_CFG2_MUXSEL_SHIFT 4
tushki7 0:60d829a0353a 250 /* R Bit Fields */
tushki7 0:60d829a0353a 251 #define ADC_R_D_MASK 0xFFFFu
tushki7 0:60d829a0353a 252 #define ADC_R_D_SHIFT 0
tushki7 0:60d829a0353a 253 #define ADC_R_D(x) (((uint32_t)(((uint32_t)(x))<<ADC_R_D_SHIFT))&ADC_R_D_MASK)
tushki7 0:60d829a0353a 254 /* CV1 Bit Fields */
tushki7 0:60d829a0353a 255 #define ADC_CV1_CV_MASK 0xFFFFu
tushki7 0:60d829a0353a 256 #define ADC_CV1_CV_SHIFT 0
tushki7 0:60d829a0353a 257 #define ADC_CV1_CV(x) (((uint32_t)(((uint32_t)(x))<<ADC_CV1_CV_SHIFT))&ADC_CV1_CV_MASK)
tushki7 0:60d829a0353a 258 /* CV2 Bit Fields */
tushki7 0:60d829a0353a 259 #define ADC_CV2_CV_MASK 0xFFFFu
tushki7 0:60d829a0353a 260 #define ADC_CV2_CV_SHIFT 0
tushki7 0:60d829a0353a 261 #define ADC_CV2_CV(x) (((uint32_t)(((uint32_t)(x))<<ADC_CV2_CV_SHIFT))&ADC_CV2_CV_MASK)
tushki7 0:60d829a0353a 262 /* SC2 Bit Fields */
tushki7 0:60d829a0353a 263 #define ADC_SC2_REFSEL_MASK 0x3u
tushki7 0:60d829a0353a 264 #define ADC_SC2_REFSEL_SHIFT 0
tushki7 0:60d829a0353a 265 #define ADC_SC2_REFSEL(x) (((uint32_t)(((uint32_t)(x))<<ADC_SC2_REFSEL_SHIFT))&ADC_SC2_REFSEL_MASK)
tushki7 0:60d829a0353a 266 #define ADC_SC2_DMAEN_MASK 0x4u
tushki7 0:60d829a0353a 267 #define ADC_SC2_DMAEN_SHIFT 2
tushki7 0:60d829a0353a 268 #define ADC_SC2_ACREN_MASK 0x8u
tushki7 0:60d829a0353a 269 #define ADC_SC2_ACREN_SHIFT 3
tushki7 0:60d829a0353a 270 #define ADC_SC2_ACFGT_MASK 0x10u
tushki7 0:60d829a0353a 271 #define ADC_SC2_ACFGT_SHIFT 4
tushki7 0:60d829a0353a 272 #define ADC_SC2_ACFE_MASK 0x20u
tushki7 0:60d829a0353a 273 #define ADC_SC2_ACFE_SHIFT 5
tushki7 0:60d829a0353a 274 #define ADC_SC2_ADTRG_MASK 0x40u
tushki7 0:60d829a0353a 275 #define ADC_SC2_ADTRG_SHIFT 6
tushki7 0:60d829a0353a 276 #define ADC_SC2_ADACT_MASK 0x80u
tushki7 0:60d829a0353a 277 #define ADC_SC2_ADACT_SHIFT 7
tushki7 0:60d829a0353a 278 /* SC3 Bit Fields */
tushki7 0:60d829a0353a 279 #define ADC_SC3_AVGS_MASK 0x3u
tushki7 0:60d829a0353a 280 #define ADC_SC3_AVGS_SHIFT 0
tushki7 0:60d829a0353a 281 #define ADC_SC3_AVGS(x) (((uint32_t)(((uint32_t)(x))<<ADC_SC3_AVGS_SHIFT))&ADC_SC3_AVGS_MASK)
tushki7 0:60d829a0353a 282 #define ADC_SC3_AVGE_MASK 0x4u
tushki7 0:60d829a0353a 283 #define ADC_SC3_AVGE_SHIFT 2
tushki7 0:60d829a0353a 284 #define ADC_SC3_ADCO_MASK 0x8u
tushki7 0:60d829a0353a 285 #define ADC_SC3_ADCO_SHIFT 3
tushki7 0:60d829a0353a 286 #define ADC_SC3_CALF_MASK 0x40u
tushki7 0:60d829a0353a 287 #define ADC_SC3_CALF_SHIFT 6
tushki7 0:60d829a0353a 288 #define ADC_SC3_CAL_MASK 0x80u
tushki7 0:60d829a0353a 289 #define ADC_SC3_CAL_SHIFT 7
tushki7 0:60d829a0353a 290 /* OFS Bit Fields */
tushki7 0:60d829a0353a 291 #define ADC_OFS_OFS_MASK 0xFFFFu
tushki7 0:60d829a0353a 292 #define ADC_OFS_OFS_SHIFT 0
tushki7 0:60d829a0353a 293 #define ADC_OFS_OFS(x) (((uint32_t)(((uint32_t)(x))<<ADC_OFS_OFS_SHIFT))&ADC_OFS_OFS_MASK)
tushki7 0:60d829a0353a 294 /* PG Bit Fields */
tushki7 0:60d829a0353a 295 #define ADC_PG_PG_MASK 0xFFFFu
tushki7 0:60d829a0353a 296 #define ADC_PG_PG_SHIFT 0
tushki7 0:60d829a0353a 297 #define ADC_PG_PG(x) (((uint32_t)(((uint32_t)(x))<<ADC_PG_PG_SHIFT))&ADC_PG_PG_MASK)
tushki7 0:60d829a0353a 298 /* MG Bit Fields */
tushki7 0:60d829a0353a 299 #define ADC_MG_MG_MASK 0xFFFFu
tushki7 0:60d829a0353a 300 #define ADC_MG_MG_SHIFT 0
tushki7 0:60d829a0353a 301 #define ADC_MG_MG(x) (((uint32_t)(((uint32_t)(x))<<ADC_MG_MG_SHIFT))&ADC_MG_MG_MASK)
tushki7 0:60d829a0353a 302 /* CLPD Bit Fields */
tushki7 0:60d829a0353a 303 #define ADC_CLPD_CLPD_MASK 0x3Fu
tushki7 0:60d829a0353a 304 #define ADC_CLPD_CLPD_SHIFT 0
tushki7 0:60d829a0353a 305 #define ADC_CLPD_CLPD(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLPD_CLPD_SHIFT))&ADC_CLPD_CLPD_MASK)
tushki7 0:60d829a0353a 306 /* CLPS Bit Fields */
tushki7 0:60d829a0353a 307 #define ADC_CLPS_CLPS_MASK 0x3Fu
tushki7 0:60d829a0353a 308 #define ADC_CLPS_CLPS_SHIFT 0
tushki7 0:60d829a0353a 309 #define ADC_CLPS_CLPS(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLPS_CLPS_SHIFT))&ADC_CLPS_CLPS_MASK)
tushki7 0:60d829a0353a 310 /* CLP4 Bit Fields */
tushki7 0:60d829a0353a 311 #define ADC_CLP4_CLP4_MASK 0x3FFu
tushki7 0:60d829a0353a 312 #define ADC_CLP4_CLP4_SHIFT 0
tushki7 0:60d829a0353a 313 #define ADC_CLP4_CLP4(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLP4_CLP4_SHIFT))&ADC_CLP4_CLP4_MASK)
tushki7 0:60d829a0353a 314 /* CLP3 Bit Fields */
tushki7 0:60d829a0353a 315 #define ADC_CLP3_CLP3_MASK 0x1FFu
tushki7 0:60d829a0353a 316 #define ADC_CLP3_CLP3_SHIFT 0
tushki7 0:60d829a0353a 317 #define ADC_CLP3_CLP3(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLP3_CLP3_SHIFT))&ADC_CLP3_CLP3_MASK)
tushki7 0:60d829a0353a 318 /* CLP2 Bit Fields */
tushki7 0:60d829a0353a 319 #define ADC_CLP2_CLP2_MASK 0xFFu
tushki7 0:60d829a0353a 320 #define ADC_CLP2_CLP2_SHIFT 0
tushki7 0:60d829a0353a 321 #define ADC_CLP2_CLP2(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLP2_CLP2_SHIFT))&ADC_CLP2_CLP2_MASK)
tushki7 0:60d829a0353a 322 /* CLP1 Bit Fields */
tushki7 0:60d829a0353a 323 #define ADC_CLP1_CLP1_MASK 0x7Fu
tushki7 0:60d829a0353a 324 #define ADC_CLP1_CLP1_SHIFT 0
tushki7 0:60d829a0353a 325 #define ADC_CLP1_CLP1(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLP1_CLP1_SHIFT))&ADC_CLP1_CLP1_MASK)
tushki7 0:60d829a0353a 326 /* CLP0 Bit Fields */
tushki7 0:60d829a0353a 327 #define ADC_CLP0_CLP0_MASK 0x3Fu
tushki7 0:60d829a0353a 328 #define ADC_CLP0_CLP0_SHIFT 0
tushki7 0:60d829a0353a 329 #define ADC_CLP0_CLP0(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLP0_CLP0_SHIFT))&ADC_CLP0_CLP0_MASK)
tushki7 0:60d829a0353a 330 /* CLMD Bit Fields */
tushki7 0:60d829a0353a 331 #define ADC_CLMD_CLMD_MASK 0x3Fu
tushki7 0:60d829a0353a 332 #define ADC_CLMD_CLMD_SHIFT 0
tushki7 0:60d829a0353a 333 #define ADC_CLMD_CLMD(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLMD_CLMD_SHIFT))&ADC_CLMD_CLMD_MASK)
tushki7 0:60d829a0353a 334 /* CLMS Bit Fields */
tushki7 0:60d829a0353a 335 #define ADC_CLMS_CLMS_MASK 0x3Fu
tushki7 0:60d829a0353a 336 #define ADC_CLMS_CLMS_SHIFT 0
tushki7 0:60d829a0353a 337 #define ADC_CLMS_CLMS(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLMS_CLMS_SHIFT))&ADC_CLMS_CLMS_MASK)
tushki7 0:60d829a0353a 338 /* CLM4 Bit Fields */
tushki7 0:60d829a0353a 339 #define ADC_CLM4_CLM4_MASK 0x3FFu
tushki7 0:60d829a0353a 340 #define ADC_CLM4_CLM4_SHIFT 0
tushki7 0:60d829a0353a 341 #define ADC_CLM4_CLM4(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLM4_CLM4_SHIFT))&ADC_CLM4_CLM4_MASK)
tushki7 0:60d829a0353a 342 /* CLM3 Bit Fields */
tushki7 0:60d829a0353a 343 #define ADC_CLM3_CLM3_MASK 0x1FFu
tushki7 0:60d829a0353a 344 #define ADC_CLM3_CLM3_SHIFT 0
tushki7 0:60d829a0353a 345 #define ADC_CLM3_CLM3(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLM3_CLM3_SHIFT))&ADC_CLM3_CLM3_MASK)
tushki7 0:60d829a0353a 346 /* CLM2 Bit Fields */
tushki7 0:60d829a0353a 347 #define ADC_CLM2_CLM2_MASK 0xFFu
tushki7 0:60d829a0353a 348 #define ADC_CLM2_CLM2_SHIFT 0
tushki7 0:60d829a0353a 349 #define ADC_CLM2_CLM2(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLM2_CLM2_SHIFT))&ADC_CLM2_CLM2_MASK)
tushki7 0:60d829a0353a 350 /* CLM1 Bit Fields */
tushki7 0:60d829a0353a 351 #define ADC_CLM1_CLM1_MASK 0x7Fu
tushki7 0:60d829a0353a 352 #define ADC_CLM1_CLM1_SHIFT 0
tushki7 0:60d829a0353a 353 #define ADC_CLM1_CLM1(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLM1_CLM1_SHIFT))&ADC_CLM1_CLM1_MASK)
tushki7 0:60d829a0353a 354 /* CLM0 Bit Fields */
tushki7 0:60d829a0353a 355 #define ADC_CLM0_CLM0_MASK 0x3Fu
tushki7 0:60d829a0353a 356 #define ADC_CLM0_CLM0_SHIFT 0
tushki7 0:60d829a0353a 357 #define ADC_CLM0_CLM0(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLM0_CLM0_SHIFT))&ADC_CLM0_CLM0_MASK)
tushki7 0:60d829a0353a 358
tushki7 0:60d829a0353a 359 /*!
tushki7 0:60d829a0353a 360 * @}
tushki7 0:60d829a0353a 361 */ /* end of group ADC_Register_Masks */
tushki7 0:60d829a0353a 362
tushki7 0:60d829a0353a 363
tushki7 0:60d829a0353a 364 /* ADC - Peripheral instance base addresses */
tushki7 0:60d829a0353a 365 /** Peripheral ADC0 base address */
tushki7 0:60d829a0353a 366 #define ADC0_BASE (0x4003B000u)
tushki7 0:60d829a0353a 367 /** Peripheral ADC0 base pointer */
tushki7 0:60d829a0353a 368 #define ADC0 ((ADC_Type *)ADC0_BASE)
tushki7 0:60d829a0353a 369 /** Array initializer of ADC peripheral base pointers */
tushki7 0:60d829a0353a 370 #define ADC_BASES { ADC0 }
tushki7 0:60d829a0353a 371
tushki7 0:60d829a0353a 372 /*!
tushki7 0:60d829a0353a 373 * @}
tushki7 0:60d829a0353a 374 */ /* end of group ADC_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 375
tushki7 0:60d829a0353a 376
tushki7 0:60d829a0353a 377 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 378 -- CMP Peripheral Access Layer
tushki7 0:60d829a0353a 379 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 380
tushki7 0:60d829a0353a 381 /*!
tushki7 0:60d829a0353a 382 * @addtogroup CMP_Peripheral_Access_Layer CMP Peripheral Access Layer
tushki7 0:60d829a0353a 383 * @{
tushki7 0:60d829a0353a 384 */
tushki7 0:60d829a0353a 385
tushki7 0:60d829a0353a 386 /** CMP - Register Layout Typedef */
tushki7 0:60d829a0353a 387 typedef struct {
tushki7 0:60d829a0353a 388 __IO uint8_t CR0; /**< CMP Control Register 0, offset: 0x0 */
tushki7 0:60d829a0353a 389 __IO uint8_t CR1; /**< CMP Control Register 1, offset: 0x1 */
tushki7 0:60d829a0353a 390 __IO uint8_t FPR; /**< CMP Filter Period Register, offset: 0x2 */
tushki7 0:60d829a0353a 391 __IO uint8_t SCR; /**< CMP Status and Control Register, offset: 0x3 */
tushki7 0:60d829a0353a 392 __IO uint8_t DACCR; /**< DAC Control Register, offset: 0x4 */
tushki7 0:60d829a0353a 393 __IO uint8_t MUXCR; /**< MUX Control Register, offset: 0x5 */
tushki7 0:60d829a0353a 394 } CMP_Type;
tushki7 0:60d829a0353a 395
tushki7 0:60d829a0353a 396 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 397 -- CMP Register Masks
tushki7 0:60d829a0353a 398 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 399
tushki7 0:60d829a0353a 400 /*!
tushki7 0:60d829a0353a 401 * @addtogroup CMP_Register_Masks CMP Register Masks
tushki7 0:60d829a0353a 402 * @{
tushki7 0:60d829a0353a 403 */
tushki7 0:60d829a0353a 404
tushki7 0:60d829a0353a 405 /* CR0 Bit Fields */
tushki7 0:60d829a0353a 406 #define CMP_CR0_HYSTCTR_MASK 0x3u
tushki7 0:60d829a0353a 407 #define CMP_CR0_HYSTCTR_SHIFT 0
tushki7 0:60d829a0353a 408 #define CMP_CR0_HYSTCTR(x) (((uint8_t)(((uint8_t)(x))<<CMP_CR0_HYSTCTR_SHIFT))&CMP_CR0_HYSTCTR_MASK)
tushki7 0:60d829a0353a 409 #define CMP_CR0_FILTER_CNT_MASK 0x70u
tushki7 0:60d829a0353a 410 #define CMP_CR0_FILTER_CNT_SHIFT 4
tushki7 0:60d829a0353a 411 #define CMP_CR0_FILTER_CNT(x) (((uint8_t)(((uint8_t)(x))<<CMP_CR0_FILTER_CNT_SHIFT))&CMP_CR0_FILTER_CNT_MASK)
tushki7 0:60d829a0353a 412 /* CR1 Bit Fields */
tushki7 0:60d829a0353a 413 #define CMP_CR1_EN_MASK 0x1u
tushki7 0:60d829a0353a 414 #define CMP_CR1_EN_SHIFT 0
tushki7 0:60d829a0353a 415 #define CMP_CR1_OPE_MASK 0x2u
tushki7 0:60d829a0353a 416 #define CMP_CR1_OPE_SHIFT 1
tushki7 0:60d829a0353a 417 #define CMP_CR1_COS_MASK 0x4u
tushki7 0:60d829a0353a 418 #define CMP_CR1_COS_SHIFT 2
tushki7 0:60d829a0353a 419 #define CMP_CR1_INV_MASK 0x8u
tushki7 0:60d829a0353a 420 #define CMP_CR1_INV_SHIFT 3
tushki7 0:60d829a0353a 421 #define CMP_CR1_PMODE_MASK 0x10u
tushki7 0:60d829a0353a 422 #define CMP_CR1_PMODE_SHIFT 4
tushki7 0:60d829a0353a 423 #define CMP_CR1_TRIGM_MASK 0x20u
tushki7 0:60d829a0353a 424 #define CMP_CR1_TRIGM_SHIFT 5
tushki7 0:60d829a0353a 425 #define CMP_CR1_WE_MASK 0x40u
tushki7 0:60d829a0353a 426 #define CMP_CR1_WE_SHIFT 6
tushki7 0:60d829a0353a 427 #define CMP_CR1_SE_MASK 0x80u
tushki7 0:60d829a0353a 428 #define CMP_CR1_SE_SHIFT 7
tushki7 0:60d829a0353a 429 /* FPR Bit Fields */
tushki7 0:60d829a0353a 430 #define CMP_FPR_FILT_PER_MASK 0xFFu
tushki7 0:60d829a0353a 431 #define CMP_FPR_FILT_PER_SHIFT 0
tushki7 0:60d829a0353a 432 #define CMP_FPR_FILT_PER(x) (((uint8_t)(((uint8_t)(x))<<CMP_FPR_FILT_PER_SHIFT))&CMP_FPR_FILT_PER_MASK)
tushki7 0:60d829a0353a 433 /* SCR Bit Fields */
tushki7 0:60d829a0353a 434 #define CMP_SCR_COUT_MASK 0x1u
tushki7 0:60d829a0353a 435 #define CMP_SCR_COUT_SHIFT 0
tushki7 0:60d829a0353a 436 #define CMP_SCR_CFF_MASK 0x2u
tushki7 0:60d829a0353a 437 #define CMP_SCR_CFF_SHIFT 1
tushki7 0:60d829a0353a 438 #define CMP_SCR_CFR_MASK 0x4u
tushki7 0:60d829a0353a 439 #define CMP_SCR_CFR_SHIFT 2
tushki7 0:60d829a0353a 440 #define CMP_SCR_IEF_MASK 0x8u
tushki7 0:60d829a0353a 441 #define CMP_SCR_IEF_SHIFT 3
tushki7 0:60d829a0353a 442 #define CMP_SCR_IER_MASK 0x10u
tushki7 0:60d829a0353a 443 #define CMP_SCR_IER_SHIFT 4
tushki7 0:60d829a0353a 444 #define CMP_SCR_DMAEN_MASK 0x40u
tushki7 0:60d829a0353a 445 #define CMP_SCR_DMAEN_SHIFT 6
tushki7 0:60d829a0353a 446 /* DACCR Bit Fields */
tushki7 0:60d829a0353a 447 #define CMP_DACCR_VOSEL_MASK 0x3Fu
tushki7 0:60d829a0353a 448 #define CMP_DACCR_VOSEL_SHIFT 0
tushki7 0:60d829a0353a 449 #define CMP_DACCR_VOSEL(x) (((uint8_t)(((uint8_t)(x))<<CMP_DACCR_VOSEL_SHIFT))&CMP_DACCR_VOSEL_MASK)
tushki7 0:60d829a0353a 450 #define CMP_DACCR_VRSEL_MASK 0x40u
tushki7 0:60d829a0353a 451 #define CMP_DACCR_VRSEL_SHIFT 6
tushki7 0:60d829a0353a 452 #define CMP_DACCR_DACEN_MASK 0x80u
tushki7 0:60d829a0353a 453 #define CMP_DACCR_DACEN_SHIFT 7
tushki7 0:60d829a0353a 454 /* MUXCR Bit Fields */
tushki7 0:60d829a0353a 455 #define CMP_MUXCR_MSEL_MASK 0x7u
tushki7 0:60d829a0353a 456 #define CMP_MUXCR_MSEL_SHIFT 0
tushki7 0:60d829a0353a 457 #define CMP_MUXCR_MSEL(x) (((uint8_t)(((uint8_t)(x))<<CMP_MUXCR_MSEL_SHIFT))&CMP_MUXCR_MSEL_MASK)
tushki7 0:60d829a0353a 458 #define CMP_MUXCR_PSEL_MASK 0x38u
tushki7 0:60d829a0353a 459 #define CMP_MUXCR_PSEL_SHIFT 3
tushki7 0:60d829a0353a 460 #define CMP_MUXCR_PSEL(x) (((uint8_t)(((uint8_t)(x))<<CMP_MUXCR_PSEL_SHIFT))&CMP_MUXCR_PSEL_MASK)
tushki7 0:60d829a0353a 461 #define CMP_MUXCR_PSTM_MASK 0x80u
tushki7 0:60d829a0353a 462 #define CMP_MUXCR_PSTM_SHIFT 7
tushki7 0:60d829a0353a 463
tushki7 0:60d829a0353a 464 /*!
tushki7 0:60d829a0353a 465 * @}
tushki7 0:60d829a0353a 466 */ /* end of group CMP_Register_Masks */
tushki7 0:60d829a0353a 467
tushki7 0:60d829a0353a 468
tushki7 0:60d829a0353a 469 /* CMP - Peripheral instance base addresses */
tushki7 0:60d829a0353a 470 /** Peripheral CMP0 base address */
tushki7 0:60d829a0353a 471 #define CMP0_BASE (0x40073000u)
tushki7 0:60d829a0353a 472 /** Peripheral CMP0 base pointer */
tushki7 0:60d829a0353a 473 #define CMP0 ((CMP_Type *)CMP0_BASE)
tushki7 0:60d829a0353a 474 /** Array initializer of CMP peripheral base pointers */
tushki7 0:60d829a0353a 475 #define CMP_BASES { CMP0 }
tushki7 0:60d829a0353a 476
tushki7 0:60d829a0353a 477 /*!
tushki7 0:60d829a0353a 478 * @}
tushki7 0:60d829a0353a 479 */ /* end of group CMP_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 480
tushki7 0:60d829a0353a 481
tushki7 0:60d829a0353a 482 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 483 -- DAC Peripheral Access Layer
tushki7 0:60d829a0353a 484 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 485
tushki7 0:60d829a0353a 486 /*!
tushki7 0:60d829a0353a 487 * @addtogroup DAC_Peripheral_Access_Layer DAC Peripheral Access Layer
tushki7 0:60d829a0353a 488 * @{
tushki7 0:60d829a0353a 489 */
tushki7 0:60d829a0353a 490
tushki7 0:60d829a0353a 491 /** DAC - Register Layout Typedef */
tushki7 0:60d829a0353a 492 typedef struct {
tushki7 0:60d829a0353a 493 struct { /* offset: 0x0, array step: 0x2 */
tushki7 0:60d829a0353a 494 __IO uint8_t DATL; /**< DAC Data Low Register, array offset: 0x0, array step: 0x2 */
tushki7 0:60d829a0353a 495 __IO uint8_t DATH; /**< DAC Data High Register, array offset: 0x1, array step: 0x2 */
tushki7 0:60d829a0353a 496 } DAT[2];
tushki7 0:60d829a0353a 497 uint8_t RESERVED_0[28];
tushki7 0:60d829a0353a 498 __IO uint8_t SR; /**< DAC Status Register, offset: 0x20 */
tushki7 0:60d829a0353a 499 __IO uint8_t C0; /**< DAC Control Register, offset: 0x21 */
tushki7 0:60d829a0353a 500 __IO uint8_t C1; /**< DAC Control Register 1, offset: 0x22 */
tushki7 0:60d829a0353a 501 __IO uint8_t C2; /**< DAC Control Register 2, offset: 0x23 */
tushki7 0:60d829a0353a 502 } DAC_Type;
tushki7 0:60d829a0353a 503
tushki7 0:60d829a0353a 504 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 505 -- DAC Register Masks
tushki7 0:60d829a0353a 506 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 507
tushki7 0:60d829a0353a 508 /*!
tushki7 0:60d829a0353a 509 * @addtogroup DAC_Register_Masks DAC Register Masks
tushki7 0:60d829a0353a 510 * @{
tushki7 0:60d829a0353a 511 */
tushki7 0:60d829a0353a 512
tushki7 0:60d829a0353a 513 /* DATL Bit Fields */
tushki7 0:60d829a0353a 514 #define DAC_DATL_DATA0_MASK 0xFFu
tushki7 0:60d829a0353a 515 #define DAC_DATL_DATA0_SHIFT 0
tushki7 0:60d829a0353a 516 #define DAC_DATL_DATA0(x) (((uint8_t)(((uint8_t)(x))<<DAC_DATL_DATA0_SHIFT))&DAC_DATL_DATA0_MASK)
tushki7 0:60d829a0353a 517 /* DATH Bit Fields */
tushki7 0:60d829a0353a 518 #define DAC_DATH_DATA1_MASK 0xFu
tushki7 0:60d829a0353a 519 #define DAC_DATH_DATA1_SHIFT 0
tushki7 0:60d829a0353a 520 #define DAC_DATH_DATA1(x) (((uint8_t)(((uint8_t)(x))<<DAC_DATH_DATA1_SHIFT))&DAC_DATH_DATA1_MASK)
tushki7 0:60d829a0353a 521 /* SR Bit Fields */
tushki7 0:60d829a0353a 522 #define DAC_SR_DACBFRPBF_MASK 0x1u
tushki7 0:60d829a0353a 523 #define DAC_SR_DACBFRPBF_SHIFT 0
tushki7 0:60d829a0353a 524 #define DAC_SR_DACBFRPTF_MASK 0x2u
tushki7 0:60d829a0353a 525 #define DAC_SR_DACBFRPTF_SHIFT 1
tushki7 0:60d829a0353a 526 /* C0 Bit Fields */
tushki7 0:60d829a0353a 527 #define DAC_C0_DACBBIEN_MASK 0x1u
tushki7 0:60d829a0353a 528 #define DAC_C0_DACBBIEN_SHIFT 0
tushki7 0:60d829a0353a 529 #define DAC_C0_DACBTIEN_MASK 0x2u
tushki7 0:60d829a0353a 530 #define DAC_C0_DACBTIEN_SHIFT 1
tushki7 0:60d829a0353a 531 #define DAC_C0_LPEN_MASK 0x8u
tushki7 0:60d829a0353a 532 #define DAC_C0_LPEN_SHIFT 3
tushki7 0:60d829a0353a 533 #define DAC_C0_DACSWTRG_MASK 0x10u
tushki7 0:60d829a0353a 534 #define DAC_C0_DACSWTRG_SHIFT 4
tushki7 0:60d829a0353a 535 #define DAC_C0_DACTRGSEL_MASK 0x20u
tushki7 0:60d829a0353a 536 #define DAC_C0_DACTRGSEL_SHIFT 5
tushki7 0:60d829a0353a 537 #define DAC_C0_DACRFS_MASK 0x40u
tushki7 0:60d829a0353a 538 #define DAC_C0_DACRFS_SHIFT 6
tushki7 0:60d829a0353a 539 #define DAC_C0_DACEN_MASK 0x80u
tushki7 0:60d829a0353a 540 #define DAC_C0_DACEN_SHIFT 7
tushki7 0:60d829a0353a 541 /* C1 Bit Fields */
tushki7 0:60d829a0353a 542 #define DAC_C1_DACBFEN_MASK 0x1u
tushki7 0:60d829a0353a 543 #define DAC_C1_DACBFEN_SHIFT 0
tushki7 0:60d829a0353a 544 #define DAC_C1_DACBFMD_MASK 0x4u
tushki7 0:60d829a0353a 545 #define DAC_C1_DACBFMD_SHIFT 2
tushki7 0:60d829a0353a 546 #define DAC_C1_DMAEN_MASK 0x80u
tushki7 0:60d829a0353a 547 #define DAC_C1_DMAEN_SHIFT 7
tushki7 0:60d829a0353a 548 /* C2 Bit Fields */
tushki7 0:60d829a0353a 549 #define DAC_C2_DACBFUP_MASK 0x1u
tushki7 0:60d829a0353a 550 #define DAC_C2_DACBFUP_SHIFT 0
tushki7 0:60d829a0353a 551 #define DAC_C2_DACBFRP_MASK 0x10u
tushki7 0:60d829a0353a 552 #define DAC_C2_DACBFRP_SHIFT 4
tushki7 0:60d829a0353a 553
tushki7 0:60d829a0353a 554 /*!
tushki7 0:60d829a0353a 555 * @}
tushki7 0:60d829a0353a 556 */ /* end of group DAC_Register_Masks */
tushki7 0:60d829a0353a 557
tushki7 0:60d829a0353a 558
tushki7 0:60d829a0353a 559 /* DAC - Peripheral instance base addresses */
tushki7 0:60d829a0353a 560 /** Peripheral DAC0 base address */
tushki7 0:60d829a0353a 561 #define DAC0_BASE (0x4003F000u)
tushki7 0:60d829a0353a 562 /** Peripheral DAC0 base pointer */
tushki7 0:60d829a0353a 563 #define DAC0 ((DAC_Type *)DAC0_BASE)
tushki7 0:60d829a0353a 564 /** Array initializer of DAC peripheral base pointers */
tushki7 0:60d829a0353a 565 #define DAC_BASES { DAC0 }
tushki7 0:60d829a0353a 566
tushki7 0:60d829a0353a 567 /*!
tushki7 0:60d829a0353a 568 * @}
tushki7 0:60d829a0353a 569 */ /* end of group DAC_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 570
tushki7 0:60d829a0353a 571
tushki7 0:60d829a0353a 572 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 573 -- DMA Peripheral Access Layer
tushki7 0:60d829a0353a 574 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 575
tushki7 0:60d829a0353a 576 /*!
tushki7 0:60d829a0353a 577 * @addtogroup DMA_Peripheral_Access_Layer DMA Peripheral Access Layer
tushki7 0:60d829a0353a 578 * @{
tushki7 0:60d829a0353a 579 */
tushki7 0:60d829a0353a 580
tushki7 0:60d829a0353a 581 /** DMA - Register Layout Typedef */
tushki7 0:60d829a0353a 582 typedef struct {
tushki7 0:60d829a0353a 583 uint8_t RESERVED_0[256];
tushki7 0:60d829a0353a 584 struct { /* offset: 0x100, array step: 0x10 */
tushki7 0:60d829a0353a 585 __IO uint32_t SAR; /**< Source Address Register, array offset: 0x100, array step: 0x10 */
tushki7 0:60d829a0353a 586 __IO uint32_t DAR; /**< Destination Address Register, array offset: 0x104, array step: 0x10 */
tushki7 0:60d829a0353a 587 union { /* offset: 0x108, array step: 0x10 */
tushki7 0:60d829a0353a 588 __IO uint32_t DSR_BCR; /**< DMA Status Register / Byte Count Register, array offset: 0x108, array step: 0x10 */
tushki7 0:60d829a0353a 589 struct { /* offset: 0x108, array step: 0x10 */
tushki7 0:60d829a0353a 590 uint8_t RESERVED_0[3];
tushki7 0:60d829a0353a 591 __IO uint8_t DSR; /**< DMA_DSR0 register...DMA_DSR3 register., array offset: 0x10B, array step: 0x10 */
tushki7 0:60d829a0353a 592 } DMA_DSR_ACCESS8BIT;
tushki7 0:60d829a0353a 593 };
tushki7 0:60d829a0353a 594 __IO uint32_t DCR; /**< DMA Control Register, array offset: 0x10C, array step: 0x10 */
tushki7 0:60d829a0353a 595 } DMA[4];
tushki7 0:60d829a0353a 596 } DMA_Type;
tushki7 0:60d829a0353a 597
tushki7 0:60d829a0353a 598 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 599 -- DMA Register Masks
tushki7 0:60d829a0353a 600 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 601
tushki7 0:60d829a0353a 602 /*!
tushki7 0:60d829a0353a 603 * @addtogroup DMA_Register_Masks DMA Register Masks
tushki7 0:60d829a0353a 604 * @{
tushki7 0:60d829a0353a 605 */
tushki7 0:60d829a0353a 606
tushki7 0:60d829a0353a 607 /* SAR Bit Fields */
tushki7 0:60d829a0353a 608 #define DMA_SAR_SAR_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 609 #define DMA_SAR_SAR_SHIFT 0
tushki7 0:60d829a0353a 610 #define DMA_SAR_SAR(x) (((uint32_t)(((uint32_t)(x))<<DMA_SAR_SAR_SHIFT))&DMA_SAR_SAR_MASK)
tushki7 0:60d829a0353a 611 /* DAR Bit Fields */
tushki7 0:60d829a0353a 612 #define DMA_DAR_DAR_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 613 #define DMA_DAR_DAR_SHIFT 0
tushki7 0:60d829a0353a 614 #define DMA_DAR_DAR(x) (((uint32_t)(((uint32_t)(x))<<DMA_DAR_DAR_SHIFT))&DMA_DAR_DAR_MASK)
tushki7 0:60d829a0353a 615 /* DSR_BCR Bit Fields */
tushki7 0:60d829a0353a 616 #define DMA_DSR_BCR_BCR_MASK 0xFFFFFFu
tushki7 0:60d829a0353a 617 #define DMA_DSR_BCR_BCR_SHIFT 0
tushki7 0:60d829a0353a 618 #define DMA_DSR_BCR_BCR(x) (((uint32_t)(((uint32_t)(x))<<DMA_DSR_BCR_BCR_SHIFT))&DMA_DSR_BCR_BCR_MASK)
tushki7 0:60d829a0353a 619 #define DMA_DSR_BCR_DONE_MASK 0x1000000u
tushki7 0:60d829a0353a 620 #define DMA_DSR_BCR_DONE_SHIFT 24
tushki7 0:60d829a0353a 621 #define DMA_DSR_BCR_BSY_MASK 0x2000000u
tushki7 0:60d829a0353a 622 #define DMA_DSR_BCR_BSY_SHIFT 25
tushki7 0:60d829a0353a 623 #define DMA_DSR_BCR_REQ_MASK 0x4000000u
tushki7 0:60d829a0353a 624 #define DMA_DSR_BCR_REQ_SHIFT 26
tushki7 0:60d829a0353a 625 #define DMA_DSR_BCR_BED_MASK 0x10000000u
tushki7 0:60d829a0353a 626 #define DMA_DSR_BCR_BED_SHIFT 28
tushki7 0:60d829a0353a 627 #define DMA_DSR_BCR_BES_MASK 0x20000000u
tushki7 0:60d829a0353a 628 #define DMA_DSR_BCR_BES_SHIFT 29
tushki7 0:60d829a0353a 629 #define DMA_DSR_BCR_CE_MASK 0x40000000u
tushki7 0:60d829a0353a 630 #define DMA_DSR_BCR_CE_SHIFT 30
tushki7 0:60d829a0353a 631 /* DCR Bit Fields */
tushki7 0:60d829a0353a 632 #define DMA_DCR_LCH2_MASK 0x3u
tushki7 0:60d829a0353a 633 #define DMA_DCR_LCH2_SHIFT 0
tushki7 0:60d829a0353a 634 #define DMA_DCR_LCH2(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_LCH2_SHIFT))&DMA_DCR_LCH2_MASK)
tushki7 0:60d829a0353a 635 #define DMA_DCR_LCH1_MASK 0xCu
tushki7 0:60d829a0353a 636 #define DMA_DCR_LCH1_SHIFT 2
tushki7 0:60d829a0353a 637 #define DMA_DCR_LCH1(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_LCH1_SHIFT))&DMA_DCR_LCH1_MASK)
tushki7 0:60d829a0353a 638 #define DMA_DCR_LINKCC_MASK 0x30u
tushki7 0:60d829a0353a 639 #define DMA_DCR_LINKCC_SHIFT 4
tushki7 0:60d829a0353a 640 #define DMA_DCR_LINKCC(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_LINKCC_SHIFT))&DMA_DCR_LINKCC_MASK)
tushki7 0:60d829a0353a 641 #define DMA_DCR_D_REQ_MASK 0x80u
tushki7 0:60d829a0353a 642 #define DMA_DCR_D_REQ_SHIFT 7
tushki7 0:60d829a0353a 643 #define DMA_DCR_DMOD_MASK 0xF00u
tushki7 0:60d829a0353a 644 #define DMA_DCR_DMOD_SHIFT 8
tushki7 0:60d829a0353a 645 #define DMA_DCR_DMOD(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_DMOD_SHIFT))&DMA_DCR_DMOD_MASK)
tushki7 0:60d829a0353a 646 #define DMA_DCR_SMOD_MASK 0xF000u
tushki7 0:60d829a0353a 647 #define DMA_DCR_SMOD_SHIFT 12
tushki7 0:60d829a0353a 648 #define DMA_DCR_SMOD(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_SMOD_SHIFT))&DMA_DCR_SMOD_MASK)
tushki7 0:60d829a0353a 649 #define DMA_DCR_START_MASK 0x10000u
tushki7 0:60d829a0353a 650 #define DMA_DCR_START_SHIFT 16
tushki7 0:60d829a0353a 651 #define DMA_DCR_DSIZE_MASK 0x60000u
tushki7 0:60d829a0353a 652 #define DMA_DCR_DSIZE_SHIFT 17
tushki7 0:60d829a0353a 653 #define DMA_DCR_DSIZE(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_DSIZE_SHIFT))&DMA_DCR_DSIZE_MASK)
tushki7 0:60d829a0353a 654 #define DMA_DCR_DINC_MASK 0x80000u
tushki7 0:60d829a0353a 655 #define DMA_DCR_DINC_SHIFT 19
tushki7 0:60d829a0353a 656 #define DMA_DCR_SSIZE_MASK 0x300000u
tushki7 0:60d829a0353a 657 #define DMA_DCR_SSIZE_SHIFT 20
tushki7 0:60d829a0353a 658 #define DMA_DCR_SSIZE(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_SSIZE_SHIFT))&DMA_DCR_SSIZE_MASK)
tushki7 0:60d829a0353a 659 #define DMA_DCR_SINC_MASK 0x400000u
tushki7 0:60d829a0353a 660 #define DMA_DCR_SINC_SHIFT 22
tushki7 0:60d829a0353a 661 #define DMA_DCR_EADREQ_MASK 0x800000u
tushki7 0:60d829a0353a 662 #define DMA_DCR_EADREQ_SHIFT 23
tushki7 0:60d829a0353a 663 #define DMA_DCR_AA_MASK 0x10000000u
tushki7 0:60d829a0353a 664 #define DMA_DCR_AA_SHIFT 28
tushki7 0:60d829a0353a 665 #define DMA_DCR_CS_MASK 0x20000000u
tushki7 0:60d829a0353a 666 #define DMA_DCR_CS_SHIFT 29
tushki7 0:60d829a0353a 667 #define DMA_DCR_ERQ_MASK 0x40000000u
tushki7 0:60d829a0353a 668 #define DMA_DCR_ERQ_SHIFT 30
tushki7 0:60d829a0353a 669 #define DMA_DCR_EINT_MASK 0x80000000u
tushki7 0:60d829a0353a 670 #define DMA_DCR_EINT_SHIFT 31
tushki7 0:60d829a0353a 671
tushki7 0:60d829a0353a 672 /*!
tushki7 0:60d829a0353a 673 * @}
tushki7 0:60d829a0353a 674 */ /* end of group DMA_Register_Masks */
tushki7 0:60d829a0353a 675
tushki7 0:60d829a0353a 676
tushki7 0:60d829a0353a 677 /* DMA - Peripheral instance base addresses */
tushki7 0:60d829a0353a 678 /** Peripheral DMA base address */
tushki7 0:60d829a0353a 679 #define DMA_BASE (0x40008000u)
tushki7 0:60d829a0353a 680 /** Peripheral DMA base pointer */
tushki7 0:60d829a0353a 681 #define DMA0 ((DMA_Type *)DMA_BASE)
tushki7 0:60d829a0353a 682 /** Array initializer of DMA peripheral base pointers */
tushki7 0:60d829a0353a 683 #define DMA_BASES { DMA0 }
tushki7 0:60d829a0353a 684
tushki7 0:60d829a0353a 685 /*!
tushki7 0:60d829a0353a 686 * @}
tushki7 0:60d829a0353a 687 */ /* end of group DMA_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 688
tushki7 0:60d829a0353a 689
tushki7 0:60d829a0353a 690 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 691 -- DMAMUX Peripheral Access Layer
tushki7 0:60d829a0353a 692 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 693
tushki7 0:60d829a0353a 694 /*!
tushki7 0:60d829a0353a 695 * @addtogroup DMAMUX_Peripheral_Access_Layer DMAMUX Peripheral Access Layer
tushki7 0:60d829a0353a 696 * @{
tushki7 0:60d829a0353a 697 */
tushki7 0:60d829a0353a 698
tushki7 0:60d829a0353a 699 /** DMAMUX - Register Layout Typedef */
tushki7 0:60d829a0353a 700 typedef struct {
tushki7 0:60d829a0353a 701 __IO uint8_t CHCFG[4]; /**< Channel Configuration register, array offset: 0x0, array step: 0x1 */
tushki7 0:60d829a0353a 702 } DMAMUX_Type;
tushki7 0:60d829a0353a 703
tushki7 0:60d829a0353a 704 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 705 -- DMAMUX Register Masks
tushki7 0:60d829a0353a 706 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 707
tushki7 0:60d829a0353a 708 /*!
tushki7 0:60d829a0353a 709 * @addtogroup DMAMUX_Register_Masks DMAMUX Register Masks
tushki7 0:60d829a0353a 710 * @{
tushki7 0:60d829a0353a 711 */
tushki7 0:60d829a0353a 712
tushki7 0:60d829a0353a 713 /* CHCFG Bit Fields */
tushki7 0:60d829a0353a 714 #define DMAMUX_CHCFG_SOURCE_MASK 0x3Fu
tushki7 0:60d829a0353a 715 #define DMAMUX_CHCFG_SOURCE_SHIFT 0
tushki7 0:60d829a0353a 716 #define DMAMUX_CHCFG_SOURCE(x) (((uint8_t)(((uint8_t)(x))<<DMAMUX_CHCFG_SOURCE_SHIFT))&DMAMUX_CHCFG_SOURCE_MASK)
tushki7 0:60d829a0353a 717 #define DMAMUX_CHCFG_TRIG_MASK 0x40u
tushki7 0:60d829a0353a 718 #define DMAMUX_CHCFG_TRIG_SHIFT 6
tushki7 0:60d829a0353a 719 #define DMAMUX_CHCFG_ENBL_MASK 0x80u
tushki7 0:60d829a0353a 720 #define DMAMUX_CHCFG_ENBL_SHIFT 7
tushki7 0:60d829a0353a 721
tushki7 0:60d829a0353a 722 /*!
tushki7 0:60d829a0353a 723 * @}
tushki7 0:60d829a0353a 724 */ /* end of group DMAMUX_Register_Masks */
tushki7 0:60d829a0353a 725
tushki7 0:60d829a0353a 726
tushki7 0:60d829a0353a 727 /* DMAMUX - Peripheral instance base addresses */
tushki7 0:60d829a0353a 728 /** Peripheral DMAMUX0 base address */
tushki7 0:60d829a0353a 729 #define DMAMUX0_BASE (0x40021000u)
tushki7 0:60d829a0353a 730 /** Peripheral DMAMUX0 base pointer */
tushki7 0:60d829a0353a 731 #define DMAMUX0 ((DMAMUX_Type *)DMAMUX0_BASE)
tushki7 0:60d829a0353a 732 /** Array initializer of DMAMUX peripheral base pointers */
tushki7 0:60d829a0353a 733 #define DMAMUX_BASES { DMAMUX0 }
tushki7 0:60d829a0353a 734
tushki7 0:60d829a0353a 735 /*!
tushki7 0:60d829a0353a 736 * @}
tushki7 0:60d829a0353a 737 */ /* end of group DMAMUX_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 738
tushki7 0:60d829a0353a 739
tushki7 0:60d829a0353a 740 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 741 -- FGPIO Peripheral Access Layer
tushki7 0:60d829a0353a 742 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 743
tushki7 0:60d829a0353a 744 /*!
tushki7 0:60d829a0353a 745 * @addtogroup FGPIO_Peripheral_Access_Layer FGPIO Peripheral Access Layer
tushki7 0:60d829a0353a 746 * @{
tushki7 0:60d829a0353a 747 */
tushki7 0:60d829a0353a 748
tushki7 0:60d829a0353a 749 /** FGPIO - Register Layout Typedef */
tushki7 0:60d829a0353a 750 typedef struct {
tushki7 0:60d829a0353a 751 __IO uint32_t PDOR; /**< Port Data Output Register, offset: 0x0 */
tushki7 0:60d829a0353a 752 __O uint32_t PSOR; /**< Port Set Output Register, offset: 0x4 */
tushki7 0:60d829a0353a 753 __O uint32_t PCOR; /**< Port Clear Output Register, offset: 0x8 */
tushki7 0:60d829a0353a 754 __O uint32_t PTOR; /**< Port Toggle Output Register, offset: 0xC */
tushki7 0:60d829a0353a 755 __I uint32_t PDIR; /**< Port Data Input Register, offset: 0x10 */
tushki7 0:60d829a0353a 756 __IO uint32_t PDDR; /**< Port Data Direction Register, offset: 0x14 */
tushki7 0:60d829a0353a 757 } FGPIO_Type;
tushki7 0:60d829a0353a 758
tushki7 0:60d829a0353a 759 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 760 -- FGPIO Register Masks
tushki7 0:60d829a0353a 761 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 762
tushki7 0:60d829a0353a 763 /*!
tushki7 0:60d829a0353a 764 * @addtogroup FGPIO_Register_Masks FGPIO Register Masks
tushki7 0:60d829a0353a 765 * @{
tushki7 0:60d829a0353a 766 */
tushki7 0:60d829a0353a 767
tushki7 0:60d829a0353a 768 /* PDOR Bit Fields */
tushki7 0:60d829a0353a 769 #define FGPIO_PDOR_PDO_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 770 #define FGPIO_PDOR_PDO_SHIFT 0
tushki7 0:60d829a0353a 771 #define FGPIO_PDOR_PDO(x) (((uint32_t)(((uint32_t)(x))<<FGPIO_PDOR_PDO_SHIFT))&FGPIO_PDOR_PDO_MASK)
tushki7 0:60d829a0353a 772 /* PSOR Bit Fields */
tushki7 0:60d829a0353a 773 #define FGPIO_PSOR_PTSO_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 774 #define FGPIO_PSOR_PTSO_SHIFT 0
tushki7 0:60d829a0353a 775 #define FGPIO_PSOR_PTSO(x) (((uint32_t)(((uint32_t)(x))<<FGPIO_PSOR_PTSO_SHIFT))&FGPIO_PSOR_PTSO_MASK)
tushki7 0:60d829a0353a 776 /* PCOR Bit Fields */
tushki7 0:60d829a0353a 777 #define FGPIO_PCOR_PTCO_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 778 #define FGPIO_PCOR_PTCO_SHIFT 0
tushki7 0:60d829a0353a 779 #define FGPIO_PCOR_PTCO(x) (((uint32_t)(((uint32_t)(x))<<FGPIO_PCOR_PTCO_SHIFT))&FGPIO_PCOR_PTCO_MASK)
tushki7 0:60d829a0353a 780 /* PTOR Bit Fields */
tushki7 0:60d829a0353a 781 #define FGPIO_PTOR_PTTO_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 782 #define FGPIO_PTOR_PTTO_SHIFT 0
tushki7 0:60d829a0353a 783 #define FGPIO_PTOR_PTTO(x) (((uint32_t)(((uint32_t)(x))<<FGPIO_PTOR_PTTO_SHIFT))&FGPIO_PTOR_PTTO_MASK)
tushki7 0:60d829a0353a 784 /* PDIR Bit Fields */
tushki7 0:60d829a0353a 785 #define FGPIO_PDIR_PDI_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 786 #define FGPIO_PDIR_PDI_SHIFT 0
tushki7 0:60d829a0353a 787 #define FGPIO_PDIR_PDI(x) (((uint32_t)(((uint32_t)(x))<<FGPIO_PDIR_PDI_SHIFT))&FGPIO_PDIR_PDI_MASK)
tushki7 0:60d829a0353a 788 /* PDDR Bit Fields */
tushki7 0:60d829a0353a 789 #define FGPIO_PDDR_PDD_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 790 #define FGPIO_PDDR_PDD_SHIFT 0
tushki7 0:60d829a0353a 791 #define FGPIO_PDDR_PDD(x) (((uint32_t)(((uint32_t)(x))<<FGPIO_PDDR_PDD_SHIFT))&FGPIO_PDDR_PDD_MASK)
tushki7 0:60d829a0353a 792
tushki7 0:60d829a0353a 793 /*!
tushki7 0:60d829a0353a 794 * @}
tushki7 0:60d829a0353a 795 */ /* end of group FGPIO_Register_Masks */
tushki7 0:60d829a0353a 796
tushki7 0:60d829a0353a 797
tushki7 0:60d829a0353a 798 /* FGPIO - Peripheral instance base addresses */
tushki7 0:60d829a0353a 799 /** Peripheral FPTA base address */
tushki7 0:60d829a0353a 800 #define FPTA_BASE (0xF80FF000u)
tushki7 0:60d829a0353a 801 /** Peripheral FPTA base pointer */
tushki7 0:60d829a0353a 802 #define FPTA ((FGPIO_Type *)FPTA_BASE)
tushki7 0:60d829a0353a 803 /** Peripheral FPTB base address */
tushki7 0:60d829a0353a 804 #define FPTB_BASE (0xF80FF040u)
tushki7 0:60d829a0353a 805 /** Peripheral FPTB base pointer */
tushki7 0:60d829a0353a 806 #define FPTB ((FGPIO_Type *)FPTB_BASE)
tushki7 0:60d829a0353a 807 /** Peripheral FPTC base address */
tushki7 0:60d829a0353a 808 #define FPTC_BASE (0xF80FF080u)
tushki7 0:60d829a0353a 809 /** Peripheral FPTC base pointer */
tushki7 0:60d829a0353a 810 #define FPTC ((FGPIO_Type *)FPTC_BASE)
tushki7 0:60d829a0353a 811 /** Peripheral FPTD base address */
tushki7 0:60d829a0353a 812 #define FPTD_BASE (0xF80FF0C0u)
tushki7 0:60d829a0353a 813 /** Peripheral FPTD base pointer */
tushki7 0:60d829a0353a 814 #define FPTD ((FGPIO_Type *)FPTD_BASE)
tushki7 0:60d829a0353a 815 /** Peripheral FPTE base address */
tushki7 0:60d829a0353a 816 #define FPTE_BASE (0xF80FF100u)
tushki7 0:60d829a0353a 817 /** Peripheral FPTE base pointer */
tushki7 0:60d829a0353a 818 #define FPTE ((FGPIO_Type *)FPTE_BASE)
tushki7 0:60d829a0353a 819 /** Array initializer of FGPIO peripheral base pointers */
tushki7 0:60d829a0353a 820 #define FGPIO_BASES { FPTA, FPTB, FPTC, FPTD, FPTE }
tushki7 0:60d829a0353a 821
tushki7 0:60d829a0353a 822 /*!
tushki7 0:60d829a0353a 823 * @}
tushki7 0:60d829a0353a 824 */ /* end of group FGPIO_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 825
tushki7 0:60d829a0353a 826
tushki7 0:60d829a0353a 827 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 828 -- FTFA Peripheral Access Layer
tushki7 0:60d829a0353a 829 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 830
tushki7 0:60d829a0353a 831 /*!
tushki7 0:60d829a0353a 832 * @addtogroup FTFA_Peripheral_Access_Layer FTFA Peripheral Access Layer
tushki7 0:60d829a0353a 833 * @{
tushki7 0:60d829a0353a 834 */
tushki7 0:60d829a0353a 835
tushki7 0:60d829a0353a 836 /** FTFA - Register Layout Typedef */
tushki7 0:60d829a0353a 837 typedef struct {
tushki7 0:60d829a0353a 838 __IO uint8_t FSTAT; /**< Flash Status Register, offset: 0x0 */
tushki7 0:60d829a0353a 839 __IO uint8_t FCNFG; /**< Flash Configuration Register, offset: 0x1 */
tushki7 0:60d829a0353a 840 __I uint8_t FSEC; /**< Flash Security Register, offset: 0x2 */
tushki7 0:60d829a0353a 841 __I uint8_t FOPT; /**< Flash Option Register, offset: 0x3 */
tushki7 0:60d829a0353a 842 __IO uint8_t FCCOB3; /**< Flash Common Command Object Registers, offset: 0x4 */
tushki7 0:60d829a0353a 843 __IO uint8_t FCCOB2; /**< Flash Common Command Object Registers, offset: 0x5 */
tushki7 0:60d829a0353a 844 __IO uint8_t FCCOB1; /**< Flash Common Command Object Registers, offset: 0x6 */
tushki7 0:60d829a0353a 845 __IO uint8_t FCCOB0; /**< Flash Common Command Object Registers, offset: 0x7 */
tushki7 0:60d829a0353a 846 __IO uint8_t FCCOB7; /**< Flash Common Command Object Registers, offset: 0x8 */
tushki7 0:60d829a0353a 847 __IO uint8_t FCCOB6; /**< Flash Common Command Object Registers, offset: 0x9 */
tushki7 0:60d829a0353a 848 __IO uint8_t FCCOB5; /**< Flash Common Command Object Registers, offset: 0xA */
tushki7 0:60d829a0353a 849 __IO uint8_t FCCOB4; /**< Flash Common Command Object Registers, offset: 0xB */
tushki7 0:60d829a0353a 850 __IO uint8_t FCCOBB; /**< Flash Common Command Object Registers, offset: 0xC */
tushki7 0:60d829a0353a 851 __IO uint8_t FCCOBA; /**< Flash Common Command Object Registers, offset: 0xD */
tushki7 0:60d829a0353a 852 __IO uint8_t FCCOB9; /**< Flash Common Command Object Registers, offset: 0xE */
tushki7 0:60d829a0353a 853 __IO uint8_t FCCOB8; /**< Flash Common Command Object Registers, offset: 0xF */
tushki7 0:60d829a0353a 854 __IO uint8_t FPROT3; /**< Program Flash Protection Registers, offset: 0x10 */
tushki7 0:60d829a0353a 855 __IO uint8_t FPROT2; /**< Program Flash Protection Registers, offset: 0x11 */
tushki7 0:60d829a0353a 856 __IO uint8_t FPROT1; /**< Program Flash Protection Registers, offset: 0x12 */
tushki7 0:60d829a0353a 857 __IO uint8_t FPROT0; /**< Program Flash Protection Registers, offset: 0x13 */
tushki7 0:60d829a0353a 858 } FTFA_Type;
tushki7 0:60d829a0353a 859
tushki7 0:60d829a0353a 860 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 861 -- FTFA Register Masks
tushki7 0:60d829a0353a 862 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 863
tushki7 0:60d829a0353a 864 /*!
tushki7 0:60d829a0353a 865 * @addtogroup FTFA_Register_Masks FTFA Register Masks
tushki7 0:60d829a0353a 866 * @{
tushki7 0:60d829a0353a 867 */
tushki7 0:60d829a0353a 868
tushki7 0:60d829a0353a 869 /* FSTAT Bit Fields */
tushki7 0:60d829a0353a 870 #define FTFA_FSTAT_MGSTAT0_MASK 0x1u
tushki7 0:60d829a0353a 871 #define FTFA_FSTAT_MGSTAT0_SHIFT 0
tushki7 0:60d829a0353a 872 #define FTFA_FSTAT_FPVIOL_MASK 0x10u
tushki7 0:60d829a0353a 873 #define FTFA_FSTAT_FPVIOL_SHIFT 4
tushki7 0:60d829a0353a 874 #define FTFA_FSTAT_ACCERR_MASK 0x20u
tushki7 0:60d829a0353a 875 #define FTFA_FSTAT_ACCERR_SHIFT 5
tushki7 0:60d829a0353a 876 #define FTFA_FSTAT_RDCOLERR_MASK 0x40u
tushki7 0:60d829a0353a 877 #define FTFA_FSTAT_RDCOLERR_SHIFT 6
tushki7 0:60d829a0353a 878 #define FTFA_FSTAT_CCIF_MASK 0x80u
tushki7 0:60d829a0353a 879 #define FTFA_FSTAT_CCIF_SHIFT 7
tushki7 0:60d829a0353a 880 /* FCNFG Bit Fields */
tushki7 0:60d829a0353a 881 #define FTFA_FCNFG_ERSSUSP_MASK 0x10u
tushki7 0:60d829a0353a 882 #define FTFA_FCNFG_ERSSUSP_SHIFT 4
tushki7 0:60d829a0353a 883 #define FTFA_FCNFG_ERSAREQ_MASK 0x20u
tushki7 0:60d829a0353a 884 #define FTFA_FCNFG_ERSAREQ_SHIFT 5
tushki7 0:60d829a0353a 885 #define FTFA_FCNFG_RDCOLLIE_MASK 0x40u
tushki7 0:60d829a0353a 886 #define FTFA_FCNFG_RDCOLLIE_SHIFT 6
tushki7 0:60d829a0353a 887 #define FTFA_FCNFG_CCIE_MASK 0x80u
tushki7 0:60d829a0353a 888 #define FTFA_FCNFG_CCIE_SHIFT 7
tushki7 0:60d829a0353a 889 /* FSEC Bit Fields */
tushki7 0:60d829a0353a 890 #define FTFA_FSEC_SEC_MASK 0x3u
tushki7 0:60d829a0353a 891 #define FTFA_FSEC_SEC_SHIFT 0
tushki7 0:60d829a0353a 892 #define FTFA_FSEC_SEC(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FSEC_SEC_SHIFT))&FTFA_FSEC_SEC_MASK)
tushki7 0:60d829a0353a 893 #define FTFA_FSEC_FSLACC_MASK 0xCu
tushki7 0:60d829a0353a 894 #define FTFA_FSEC_FSLACC_SHIFT 2
tushki7 0:60d829a0353a 895 #define FTFA_FSEC_FSLACC(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FSEC_FSLACC_SHIFT))&FTFA_FSEC_FSLACC_MASK)
tushki7 0:60d829a0353a 896 #define FTFA_FSEC_MEEN_MASK 0x30u
tushki7 0:60d829a0353a 897 #define FTFA_FSEC_MEEN_SHIFT 4
tushki7 0:60d829a0353a 898 #define FTFA_FSEC_MEEN(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FSEC_MEEN_SHIFT))&FTFA_FSEC_MEEN_MASK)
tushki7 0:60d829a0353a 899 #define FTFA_FSEC_KEYEN_MASK 0xC0u
tushki7 0:60d829a0353a 900 #define FTFA_FSEC_KEYEN_SHIFT 6
tushki7 0:60d829a0353a 901 #define FTFA_FSEC_KEYEN(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FSEC_KEYEN_SHIFT))&FTFA_FSEC_KEYEN_MASK)
tushki7 0:60d829a0353a 902 /* FOPT Bit Fields */
tushki7 0:60d829a0353a 903 #define FTFA_FOPT_OPT_MASK 0xFFu
tushki7 0:60d829a0353a 904 #define FTFA_FOPT_OPT_SHIFT 0
tushki7 0:60d829a0353a 905 #define FTFA_FOPT_OPT(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FOPT_OPT_SHIFT))&FTFA_FOPT_OPT_MASK)
tushki7 0:60d829a0353a 906 /* FCCOB3 Bit Fields */
tushki7 0:60d829a0353a 907 #define FTFA_FCCOB3_CCOBn_MASK 0xFFu
tushki7 0:60d829a0353a 908 #define FTFA_FCCOB3_CCOBn_SHIFT 0
tushki7 0:60d829a0353a 909 #define FTFA_FCCOB3_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB3_CCOBn_SHIFT))&FTFA_FCCOB3_CCOBn_MASK)
tushki7 0:60d829a0353a 910 /* FCCOB2 Bit Fields */
tushki7 0:60d829a0353a 911 #define FTFA_FCCOB2_CCOBn_MASK 0xFFu
tushki7 0:60d829a0353a 912 #define FTFA_FCCOB2_CCOBn_SHIFT 0
tushki7 0:60d829a0353a 913 #define FTFA_FCCOB2_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB2_CCOBn_SHIFT))&FTFA_FCCOB2_CCOBn_MASK)
tushki7 0:60d829a0353a 914 /* FCCOB1 Bit Fields */
tushki7 0:60d829a0353a 915 #define FTFA_FCCOB1_CCOBn_MASK 0xFFu
tushki7 0:60d829a0353a 916 #define FTFA_FCCOB1_CCOBn_SHIFT 0
tushki7 0:60d829a0353a 917 #define FTFA_FCCOB1_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB1_CCOBn_SHIFT))&FTFA_FCCOB1_CCOBn_MASK)
tushki7 0:60d829a0353a 918 /* FCCOB0 Bit Fields */
tushki7 0:60d829a0353a 919 #define FTFA_FCCOB0_CCOBn_MASK 0xFFu
tushki7 0:60d829a0353a 920 #define FTFA_FCCOB0_CCOBn_SHIFT 0
tushki7 0:60d829a0353a 921 #define FTFA_FCCOB0_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB0_CCOBn_SHIFT))&FTFA_FCCOB0_CCOBn_MASK)
tushki7 0:60d829a0353a 922 /* FCCOB7 Bit Fields */
tushki7 0:60d829a0353a 923 #define FTFA_FCCOB7_CCOBn_MASK 0xFFu
tushki7 0:60d829a0353a 924 #define FTFA_FCCOB7_CCOBn_SHIFT 0
tushki7 0:60d829a0353a 925 #define FTFA_FCCOB7_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB7_CCOBn_SHIFT))&FTFA_FCCOB7_CCOBn_MASK)
tushki7 0:60d829a0353a 926 /* FCCOB6 Bit Fields */
tushki7 0:60d829a0353a 927 #define FTFA_FCCOB6_CCOBn_MASK 0xFFu
tushki7 0:60d829a0353a 928 #define FTFA_FCCOB6_CCOBn_SHIFT 0
tushki7 0:60d829a0353a 929 #define FTFA_FCCOB6_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB6_CCOBn_SHIFT))&FTFA_FCCOB6_CCOBn_MASK)
tushki7 0:60d829a0353a 930 /* FCCOB5 Bit Fields */
tushki7 0:60d829a0353a 931 #define FTFA_FCCOB5_CCOBn_MASK 0xFFu
tushki7 0:60d829a0353a 932 #define FTFA_FCCOB5_CCOBn_SHIFT 0
tushki7 0:60d829a0353a 933 #define FTFA_FCCOB5_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB5_CCOBn_SHIFT))&FTFA_FCCOB5_CCOBn_MASK)
tushki7 0:60d829a0353a 934 /* FCCOB4 Bit Fields */
tushki7 0:60d829a0353a 935 #define FTFA_FCCOB4_CCOBn_MASK 0xFFu
tushki7 0:60d829a0353a 936 #define FTFA_FCCOB4_CCOBn_SHIFT 0
tushki7 0:60d829a0353a 937 #define FTFA_FCCOB4_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB4_CCOBn_SHIFT))&FTFA_FCCOB4_CCOBn_MASK)
tushki7 0:60d829a0353a 938 /* FCCOBB Bit Fields */
tushki7 0:60d829a0353a 939 #define FTFA_FCCOBB_CCOBn_MASK 0xFFu
tushki7 0:60d829a0353a 940 #define FTFA_FCCOBB_CCOBn_SHIFT 0
tushki7 0:60d829a0353a 941 #define FTFA_FCCOBB_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOBB_CCOBn_SHIFT))&FTFA_FCCOBB_CCOBn_MASK)
tushki7 0:60d829a0353a 942 /* FCCOBA Bit Fields */
tushki7 0:60d829a0353a 943 #define FTFA_FCCOBA_CCOBn_MASK 0xFFu
tushki7 0:60d829a0353a 944 #define FTFA_FCCOBA_CCOBn_SHIFT 0
tushki7 0:60d829a0353a 945 #define FTFA_FCCOBA_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOBA_CCOBn_SHIFT))&FTFA_FCCOBA_CCOBn_MASK)
tushki7 0:60d829a0353a 946 /* FCCOB9 Bit Fields */
tushki7 0:60d829a0353a 947 #define FTFA_FCCOB9_CCOBn_MASK 0xFFu
tushki7 0:60d829a0353a 948 #define FTFA_FCCOB9_CCOBn_SHIFT 0
tushki7 0:60d829a0353a 949 #define FTFA_FCCOB9_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB9_CCOBn_SHIFT))&FTFA_FCCOB9_CCOBn_MASK)
tushki7 0:60d829a0353a 950 /* FCCOB8 Bit Fields */
tushki7 0:60d829a0353a 951 #define FTFA_FCCOB8_CCOBn_MASK 0xFFu
tushki7 0:60d829a0353a 952 #define FTFA_FCCOB8_CCOBn_SHIFT 0
tushki7 0:60d829a0353a 953 #define FTFA_FCCOB8_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB8_CCOBn_SHIFT))&FTFA_FCCOB8_CCOBn_MASK)
tushki7 0:60d829a0353a 954 /* FPROT3 Bit Fields */
tushki7 0:60d829a0353a 955 #define FTFA_FPROT3_PROT_MASK 0xFFu
tushki7 0:60d829a0353a 956 #define FTFA_FPROT3_PROT_SHIFT 0
tushki7 0:60d829a0353a 957 #define FTFA_FPROT3_PROT(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FPROT3_PROT_SHIFT))&FTFA_FPROT3_PROT_MASK)
tushki7 0:60d829a0353a 958 /* FPROT2 Bit Fields */
tushki7 0:60d829a0353a 959 #define FTFA_FPROT2_PROT_MASK 0xFFu
tushki7 0:60d829a0353a 960 #define FTFA_FPROT2_PROT_SHIFT 0
tushki7 0:60d829a0353a 961 #define FTFA_FPROT2_PROT(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FPROT2_PROT_SHIFT))&FTFA_FPROT2_PROT_MASK)
tushki7 0:60d829a0353a 962 /* FPROT1 Bit Fields */
tushki7 0:60d829a0353a 963 #define FTFA_FPROT1_PROT_MASK 0xFFu
tushki7 0:60d829a0353a 964 #define FTFA_FPROT1_PROT_SHIFT 0
tushki7 0:60d829a0353a 965 #define FTFA_FPROT1_PROT(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FPROT1_PROT_SHIFT))&FTFA_FPROT1_PROT_MASK)
tushki7 0:60d829a0353a 966 /* FPROT0 Bit Fields */
tushki7 0:60d829a0353a 967 #define FTFA_FPROT0_PROT_MASK 0xFFu
tushki7 0:60d829a0353a 968 #define FTFA_FPROT0_PROT_SHIFT 0
tushki7 0:60d829a0353a 969 #define FTFA_FPROT0_PROT(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FPROT0_PROT_SHIFT))&FTFA_FPROT0_PROT_MASK)
tushki7 0:60d829a0353a 970
tushki7 0:60d829a0353a 971 /*!
tushki7 0:60d829a0353a 972 * @}
tushki7 0:60d829a0353a 973 */ /* end of group FTFA_Register_Masks */
tushki7 0:60d829a0353a 974
tushki7 0:60d829a0353a 975
tushki7 0:60d829a0353a 976 /* FTFA - Peripheral instance base addresses */
tushki7 0:60d829a0353a 977 /** Peripheral FTFA base address */
tushki7 0:60d829a0353a 978 #define FTFA_BASE (0x40020000u)
tushki7 0:60d829a0353a 979 /** Peripheral FTFA base pointer */
tushki7 0:60d829a0353a 980 #define FTFA ((FTFA_Type *)FTFA_BASE)
tushki7 0:60d829a0353a 981 /** Array initializer of FTFA peripheral base pointers */
tushki7 0:60d829a0353a 982 #define FTFA_BASES { FTFA }
tushki7 0:60d829a0353a 983
tushki7 0:60d829a0353a 984 /*!
tushki7 0:60d829a0353a 985 * @}
tushki7 0:60d829a0353a 986 */ /* end of group FTFA_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 987
tushki7 0:60d829a0353a 988
tushki7 0:60d829a0353a 989 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 990 -- GPIO Peripheral Access Layer
tushki7 0:60d829a0353a 991 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 992
tushki7 0:60d829a0353a 993 /*!
tushki7 0:60d829a0353a 994 * @addtogroup GPIO_Peripheral_Access_Layer GPIO Peripheral Access Layer
tushki7 0:60d829a0353a 995 * @{
tushki7 0:60d829a0353a 996 */
tushki7 0:60d829a0353a 997
tushki7 0:60d829a0353a 998 /** GPIO - Register Layout Typedef */
tushki7 0:60d829a0353a 999 typedef struct {
tushki7 0:60d829a0353a 1000 __IO uint32_t PDOR; /**< Port Data Output Register, offset: 0x0 */
tushki7 0:60d829a0353a 1001 __O uint32_t PSOR; /**< Port Set Output Register, offset: 0x4 */
tushki7 0:60d829a0353a 1002 __O uint32_t PCOR; /**< Port Clear Output Register, offset: 0x8 */
tushki7 0:60d829a0353a 1003 __O uint32_t PTOR; /**< Port Toggle Output Register, offset: 0xC */
tushki7 0:60d829a0353a 1004 __I uint32_t PDIR; /**< Port Data Input Register, offset: 0x10 */
tushki7 0:60d829a0353a 1005 __IO uint32_t PDDR; /**< Port Data Direction Register, offset: 0x14 */
tushki7 0:60d829a0353a 1006 } GPIO_Type;
tushki7 0:60d829a0353a 1007
tushki7 0:60d829a0353a 1008 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 1009 -- GPIO Register Masks
tushki7 0:60d829a0353a 1010 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 1011
tushki7 0:60d829a0353a 1012 /*!
tushki7 0:60d829a0353a 1013 * @addtogroup GPIO_Register_Masks GPIO Register Masks
tushki7 0:60d829a0353a 1014 * @{
tushki7 0:60d829a0353a 1015 */
tushki7 0:60d829a0353a 1016
tushki7 0:60d829a0353a 1017 /* PDOR Bit Fields */
tushki7 0:60d829a0353a 1018 #define GPIO_PDOR_PDO_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 1019 #define GPIO_PDOR_PDO_SHIFT 0
tushki7 0:60d829a0353a 1020 #define GPIO_PDOR_PDO(x) (((uint32_t)(((uint32_t)(x))<<GPIO_PDOR_PDO_SHIFT))&GPIO_PDOR_PDO_MASK)
tushki7 0:60d829a0353a 1021 /* PSOR Bit Fields */
tushki7 0:60d829a0353a 1022 #define GPIO_PSOR_PTSO_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 1023 #define GPIO_PSOR_PTSO_SHIFT 0
tushki7 0:60d829a0353a 1024 #define GPIO_PSOR_PTSO(x) (((uint32_t)(((uint32_t)(x))<<GPIO_PSOR_PTSO_SHIFT))&GPIO_PSOR_PTSO_MASK)
tushki7 0:60d829a0353a 1025 /* PCOR Bit Fields */
tushki7 0:60d829a0353a 1026 #define GPIO_PCOR_PTCO_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 1027 #define GPIO_PCOR_PTCO_SHIFT 0
tushki7 0:60d829a0353a 1028 #define GPIO_PCOR_PTCO(x) (((uint32_t)(((uint32_t)(x))<<GPIO_PCOR_PTCO_SHIFT))&GPIO_PCOR_PTCO_MASK)
tushki7 0:60d829a0353a 1029 /* PTOR Bit Fields */
tushki7 0:60d829a0353a 1030 #define GPIO_PTOR_PTTO_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 1031 #define GPIO_PTOR_PTTO_SHIFT 0
tushki7 0:60d829a0353a 1032 #define GPIO_PTOR_PTTO(x) (((uint32_t)(((uint32_t)(x))<<GPIO_PTOR_PTTO_SHIFT))&GPIO_PTOR_PTTO_MASK)
tushki7 0:60d829a0353a 1033 /* PDIR Bit Fields */
tushki7 0:60d829a0353a 1034 #define GPIO_PDIR_PDI_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 1035 #define GPIO_PDIR_PDI_SHIFT 0
tushki7 0:60d829a0353a 1036 #define GPIO_PDIR_PDI(x) (((uint32_t)(((uint32_t)(x))<<GPIO_PDIR_PDI_SHIFT))&GPIO_PDIR_PDI_MASK)
tushki7 0:60d829a0353a 1037 /* PDDR Bit Fields */
tushki7 0:60d829a0353a 1038 #define GPIO_PDDR_PDD_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 1039 #define GPIO_PDDR_PDD_SHIFT 0
tushki7 0:60d829a0353a 1040 #define GPIO_PDDR_PDD(x) (((uint32_t)(((uint32_t)(x))<<GPIO_PDDR_PDD_SHIFT))&GPIO_PDDR_PDD_MASK)
tushki7 0:60d829a0353a 1041
tushki7 0:60d829a0353a 1042 /*!
tushki7 0:60d829a0353a 1043 * @}
tushki7 0:60d829a0353a 1044 */ /* end of group GPIO_Register_Masks */
tushki7 0:60d829a0353a 1045
tushki7 0:60d829a0353a 1046
tushki7 0:60d829a0353a 1047 /* GPIO - Peripheral instance base addresses */
tushki7 0:60d829a0353a 1048 /** Peripheral PTA base address */
tushki7 0:60d829a0353a 1049 #define PTA_BASE (0x400FF000u)
tushki7 0:60d829a0353a 1050 /** Peripheral PTA base pointer */
tushki7 0:60d829a0353a 1051 #define PTA ((GPIO_Type *)PTA_BASE)
tushki7 0:60d829a0353a 1052 /** Peripheral PTB base address */
tushki7 0:60d829a0353a 1053 #define PTB_BASE (0x400FF040u)
tushki7 0:60d829a0353a 1054 /** Peripheral PTB base pointer */
tushki7 0:60d829a0353a 1055 #define PTB ((GPIO_Type *)PTB_BASE)
tushki7 0:60d829a0353a 1056 /** Peripheral PTC base address */
tushki7 0:60d829a0353a 1057 #define PTC_BASE (0x400FF080u)
tushki7 0:60d829a0353a 1058 /** Peripheral PTC base pointer */
tushki7 0:60d829a0353a 1059 #define PTC ((GPIO_Type *)PTC_BASE)
tushki7 0:60d829a0353a 1060 /** Peripheral PTD base address */
tushki7 0:60d829a0353a 1061 #define PTD_BASE (0x400FF0C0u)
tushki7 0:60d829a0353a 1062 /** Peripheral PTD base pointer */
tushki7 0:60d829a0353a 1063 #define PTD ((GPIO_Type *)PTD_BASE)
tushki7 0:60d829a0353a 1064 /** Peripheral PTE base address */
tushki7 0:60d829a0353a 1065 #define PTE_BASE (0x400FF100u)
tushki7 0:60d829a0353a 1066 /** Peripheral PTE base pointer */
tushki7 0:60d829a0353a 1067 #define PTE ((GPIO_Type *)PTE_BASE)
tushki7 0:60d829a0353a 1068 /** Array initializer of GPIO peripheral base pointers */
tushki7 0:60d829a0353a 1069 #define GPIO_BASES { PTA, PTB, PTC, PTD, PTE }
tushki7 0:60d829a0353a 1070
tushki7 0:60d829a0353a 1071 /*!
tushki7 0:60d829a0353a 1072 * @}
tushki7 0:60d829a0353a 1073 */ /* end of group GPIO_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 1074
tushki7 0:60d829a0353a 1075
tushki7 0:60d829a0353a 1076 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 1077 -- I2C Peripheral Access Layer
tushki7 0:60d829a0353a 1078 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 1079
tushki7 0:60d829a0353a 1080 /*!
tushki7 0:60d829a0353a 1081 * @addtogroup I2C_Peripheral_Access_Layer I2C Peripheral Access Layer
tushki7 0:60d829a0353a 1082 * @{
tushki7 0:60d829a0353a 1083 */
tushki7 0:60d829a0353a 1084
tushki7 0:60d829a0353a 1085 /** I2C - Register Layout Typedef */
tushki7 0:60d829a0353a 1086 typedef struct {
tushki7 0:60d829a0353a 1087 __IO uint8_t A1; /**< I2C Address Register 1, offset: 0x0 */
tushki7 0:60d829a0353a 1088 __IO uint8_t F; /**< I2C Frequency Divider register, offset: 0x1 */
tushki7 0:60d829a0353a 1089 __IO uint8_t C1; /**< I2C Control Register 1, offset: 0x2 */
tushki7 0:60d829a0353a 1090 __IO uint8_t S; /**< I2C Status register, offset: 0x3 */
tushki7 0:60d829a0353a 1091 __IO uint8_t D; /**< I2C Data I/O register, offset: 0x4 */
tushki7 0:60d829a0353a 1092 __IO uint8_t C2; /**< I2C Control Register 2, offset: 0x5 */
tushki7 0:60d829a0353a 1093 __IO uint8_t FLT; /**< I2C Programmable Input Glitch Filter register, offset: 0x6 */
tushki7 0:60d829a0353a 1094 __IO uint8_t RA; /**< I2C Range Address register, offset: 0x7 */
tushki7 0:60d829a0353a 1095 __IO uint8_t SMB; /**< I2C SMBus Control and Status register, offset: 0x8 */
tushki7 0:60d829a0353a 1096 __IO uint8_t A2; /**< I2C Address Register 2, offset: 0x9 */
tushki7 0:60d829a0353a 1097 __IO uint8_t SLTH; /**< I2C SCL Low Timeout Register High, offset: 0xA */
tushki7 0:60d829a0353a 1098 __IO uint8_t SLTL; /**< I2C SCL Low Timeout Register Low, offset: 0xB */
tushki7 0:60d829a0353a 1099 } I2C_Type;
tushki7 0:60d829a0353a 1100
tushki7 0:60d829a0353a 1101 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 1102 -- I2C Register Masks
tushki7 0:60d829a0353a 1103 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 1104
tushki7 0:60d829a0353a 1105 /*!
tushki7 0:60d829a0353a 1106 * @addtogroup I2C_Register_Masks I2C Register Masks
tushki7 0:60d829a0353a 1107 * @{
tushki7 0:60d829a0353a 1108 */
tushki7 0:60d829a0353a 1109
tushki7 0:60d829a0353a 1110 /* A1 Bit Fields */
tushki7 0:60d829a0353a 1111 #define I2C_A1_AD_MASK 0xFEu
tushki7 0:60d829a0353a 1112 #define I2C_A1_AD_SHIFT 1
tushki7 0:60d829a0353a 1113 #define I2C_A1_AD(x) (((uint8_t)(((uint8_t)(x))<<I2C_A1_AD_SHIFT))&I2C_A1_AD_MASK)
tushki7 0:60d829a0353a 1114 /* F Bit Fields */
tushki7 0:60d829a0353a 1115 #define I2C_F_ICR_MASK 0x3Fu
tushki7 0:60d829a0353a 1116 #define I2C_F_ICR_SHIFT 0
tushki7 0:60d829a0353a 1117 #define I2C_F_ICR(x) (((uint8_t)(((uint8_t)(x))<<I2C_F_ICR_SHIFT))&I2C_F_ICR_MASK)
tushki7 0:60d829a0353a 1118 #define I2C_F_MULT_MASK 0xC0u
tushki7 0:60d829a0353a 1119 #define I2C_F_MULT_SHIFT 6
tushki7 0:60d829a0353a 1120 #define I2C_F_MULT(x) (((uint8_t)(((uint8_t)(x))<<I2C_F_MULT_SHIFT))&I2C_F_MULT_MASK)
tushki7 0:60d829a0353a 1121 /* C1 Bit Fields */
tushki7 0:60d829a0353a 1122 #define I2C_C1_DMAEN_MASK 0x1u
tushki7 0:60d829a0353a 1123 #define I2C_C1_DMAEN_SHIFT 0
tushki7 0:60d829a0353a 1124 #define I2C_C1_WUEN_MASK 0x2u
tushki7 0:60d829a0353a 1125 #define I2C_C1_WUEN_SHIFT 1
tushki7 0:60d829a0353a 1126 #define I2C_C1_RSTA_MASK 0x4u
tushki7 0:60d829a0353a 1127 #define I2C_C1_RSTA_SHIFT 2
tushki7 0:60d829a0353a 1128 #define I2C_C1_TXAK_MASK 0x8u
tushki7 0:60d829a0353a 1129 #define I2C_C1_TXAK_SHIFT 3
tushki7 0:60d829a0353a 1130 #define I2C_C1_TX_MASK 0x10u
tushki7 0:60d829a0353a 1131 #define I2C_C1_TX_SHIFT 4
tushki7 0:60d829a0353a 1132 #define I2C_C1_MST_MASK 0x20u
tushki7 0:60d829a0353a 1133 #define I2C_C1_MST_SHIFT 5
tushki7 0:60d829a0353a 1134 #define I2C_C1_IICIE_MASK 0x40u
tushki7 0:60d829a0353a 1135 #define I2C_C1_IICIE_SHIFT 6
tushki7 0:60d829a0353a 1136 #define I2C_C1_IICEN_MASK 0x80u
tushki7 0:60d829a0353a 1137 #define I2C_C1_IICEN_SHIFT 7
tushki7 0:60d829a0353a 1138 /* S Bit Fields */
tushki7 0:60d829a0353a 1139 #define I2C_S_RXAK_MASK 0x1u
tushki7 0:60d829a0353a 1140 #define I2C_S_RXAK_SHIFT 0
tushki7 0:60d829a0353a 1141 #define I2C_S_IICIF_MASK 0x2u
tushki7 0:60d829a0353a 1142 #define I2C_S_IICIF_SHIFT 1
tushki7 0:60d829a0353a 1143 #define I2C_S_SRW_MASK 0x4u
tushki7 0:60d829a0353a 1144 #define I2C_S_SRW_SHIFT 2
tushki7 0:60d829a0353a 1145 #define I2C_S_RAM_MASK 0x8u
tushki7 0:60d829a0353a 1146 #define I2C_S_RAM_SHIFT 3
tushki7 0:60d829a0353a 1147 #define I2C_S_ARBL_MASK 0x10u
tushki7 0:60d829a0353a 1148 #define I2C_S_ARBL_SHIFT 4
tushki7 0:60d829a0353a 1149 #define I2C_S_BUSY_MASK 0x20u
tushki7 0:60d829a0353a 1150 #define I2C_S_BUSY_SHIFT 5
tushki7 0:60d829a0353a 1151 #define I2C_S_IAAS_MASK 0x40u
tushki7 0:60d829a0353a 1152 #define I2C_S_IAAS_SHIFT 6
tushki7 0:60d829a0353a 1153 #define I2C_S_TCF_MASK 0x80u
tushki7 0:60d829a0353a 1154 #define I2C_S_TCF_SHIFT 7
tushki7 0:60d829a0353a 1155 /* D Bit Fields */
tushki7 0:60d829a0353a 1156 #define I2C_D_DATA_MASK 0xFFu
tushki7 0:60d829a0353a 1157 #define I2C_D_DATA_SHIFT 0
tushki7 0:60d829a0353a 1158 #define I2C_D_DATA(x) (((uint8_t)(((uint8_t)(x))<<I2C_D_DATA_SHIFT))&I2C_D_DATA_MASK)
tushki7 0:60d829a0353a 1159 /* C2 Bit Fields */
tushki7 0:60d829a0353a 1160 #define I2C_C2_AD_MASK 0x7u
tushki7 0:60d829a0353a 1161 #define I2C_C2_AD_SHIFT 0
tushki7 0:60d829a0353a 1162 #define I2C_C2_AD(x) (((uint8_t)(((uint8_t)(x))<<I2C_C2_AD_SHIFT))&I2C_C2_AD_MASK)
tushki7 0:60d829a0353a 1163 #define I2C_C2_RMEN_MASK 0x8u
tushki7 0:60d829a0353a 1164 #define I2C_C2_RMEN_SHIFT 3
tushki7 0:60d829a0353a 1165 #define I2C_C2_SBRC_MASK 0x10u
tushki7 0:60d829a0353a 1166 #define I2C_C2_SBRC_SHIFT 4
tushki7 0:60d829a0353a 1167 #define I2C_C2_HDRS_MASK 0x20u
tushki7 0:60d829a0353a 1168 #define I2C_C2_HDRS_SHIFT 5
tushki7 0:60d829a0353a 1169 #define I2C_C2_ADEXT_MASK 0x40u
tushki7 0:60d829a0353a 1170 #define I2C_C2_ADEXT_SHIFT 6
tushki7 0:60d829a0353a 1171 #define I2C_C2_GCAEN_MASK 0x80u
tushki7 0:60d829a0353a 1172 #define I2C_C2_GCAEN_SHIFT 7
tushki7 0:60d829a0353a 1173 /* FLT Bit Fields */
tushki7 0:60d829a0353a 1174 #define I2C_FLT_FLT_MASK 0x1Fu
tushki7 0:60d829a0353a 1175 #define I2C_FLT_FLT_SHIFT 0
tushki7 0:60d829a0353a 1176 #define I2C_FLT_FLT(x) (((uint8_t)(((uint8_t)(x))<<I2C_FLT_FLT_SHIFT))&I2C_FLT_FLT_MASK)
tushki7 0:60d829a0353a 1177 #define I2C_FLT_STOPIE_MASK 0x20u
tushki7 0:60d829a0353a 1178 #define I2C_FLT_STOPIE_SHIFT 5
tushki7 0:60d829a0353a 1179 #define I2C_FLT_STOPF_MASK 0x40u
tushki7 0:60d829a0353a 1180 #define I2C_FLT_STOPF_SHIFT 6
tushki7 0:60d829a0353a 1181 #define I2C_FLT_SHEN_MASK 0x80u
tushki7 0:60d829a0353a 1182 #define I2C_FLT_SHEN_SHIFT 7
tushki7 0:60d829a0353a 1183 /* RA Bit Fields */
tushki7 0:60d829a0353a 1184 #define I2C_RA_RAD_MASK 0xFEu
tushki7 0:60d829a0353a 1185 #define I2C_RA_RAD_SHIFT 1
tushki7 0:60d829a0353a 1186 #define I2C_RA_RAD(x) (((uint8_t)(((uint8_t)(x))<<I2C_RA_RAD_SHIFT))&I2C_RA_RAD_MASK)
tushki7 0:60d829a0353a 1187 /* SMB Bit Fields */
tushki7 0:60d829a0353a 1188 #define I2C_SMB_SHTF2IE_MASK 0x1u
tushki7 0:60d829a0353a 1189 #define I2C_SMB_SHTF2IE_SHIFT 0
tushki7 0:60d829a0353a 1190 #define I2C_SMB_SHTF2_MASK 0x2u
tushki7 0:60d829a0353a 1191 #define I2C_SMB_SHTF2_SHIFT 1
tushki7 0:60d829a0353a 1192 #define I2C_SMB_SHTF1_MASK 0x4u
tushki7 0:60d829a0353a 1193 #define I2C_SMB_SHTF1_SHIFT 2
tushki7 0:60d829a0353a 1194 #define I2C_SMB_SLTF_MASK 0x8u
tushki7 0:60d829a0353a 1195 #define I2C_SMB_SLTF_SHIFT 3
tushki7 0:60d829a0353a 1196 #define I2C_SMB_TCKSEL_MASK 0x10u
tushki7 0:60d829a0353a 1197 #define I2C_SMB_TCKSEL_SHIFT 4
tushki7 0:60d829a0353a 1198 #define I2C_SMB_SIICAEN_MASK 0x20u
tushki7 0:60d829a0353a 1199 #define I2C_SMB_SIICAEN_SHIFT 5
tushki7 0:60d829a0353a 1200 #define I2C_SMB_ALERTEN_MASK 0x40u
tushki7 0:60d829a0353a 1201 #define I2C_SMB_ALERTEN_SHIFT 6
tushki7 0:60d829a0353a 1202 #define I2C_SMB_FACK_MASK 0x80u
tushki7 0:60d829a0353a 1203 #define I2C_SMB_FACK_SHIFT 7
tushki7 0:60d829a0353a 1204 /* A2 Bit Fields */
tushki7 0:60d829a0353a 1205 #define I2C_A2_SAD_MASK 0xFEu
tushki7 0:60d829a0353a 1206 #define I2C_A2_SAD_SHIFT 1
tushki7 0:60d829a0353a 1207 #define I2C_A2_SAD(x) (((uint8_t)(((uint8_t)(x))<<I2C_A2_SAD_SHIFT))&I2C_A2_SAD_MASK)
tushki7 0:60d829a0353a 1208 /* SLTH Bit Fields */
tushki7 0:60d829a0353a 1209 #define I2C_SLTH_SSLT_MASK 0xFFu
tushki7 0:60d829a0353a 1210 #define I2C_SLTH_SSLT_SHIFT 0
tushki7 0:60d829a0353a 1211 #define I2C_SLTH_SSLT(x) (((uint8_t)(((uint8_t)(x))<<I2C_SLTH_SSLT_SHIFT))&I2C_SLTH_SSLT_MASK)
tushki7 0:60d829a0353a 1212 /* SLTL Bit Fields */
tushki7 0:60d829a0353a 1213 #define I2C_SLTL_SSLT_MASK 0xFFu
tushki7 0:60d829a0353a 1214 #define I2C_SLTL_SSLT_SHIFT 0
tushki7 0:60d829a0353a 1215 #define I2C_SLTL_SSLT(x) (((uint8_t)(((uint8_t)(x))<<I2C_SLTL_SSLT_SHIFT))&I2C_SLTL_SSLT_MASK)
tushki7 0:60d829a0353a 1216
tushki7 0:60d829a0353a 1217 /*!
tushki7 0:60d829a0353a 1218 * @}
tushki7 0:60d829a0353a 1219 */ /* end of group I2C_Register_Masks */
tushki7 0:60d829a0353a 1220
tushki7 0:60d829a0353a 1221
tushki7 0:60d829a0353a 1222 /* I2C - Peripheral instance base addresses */
tushki7 0:60d829a0353a 1223 /** Peripheral I2C0 base address */
tushki7 0:60d829a0353a 1224 #define I2C0_BASE (0x40066000u)
tushki7 0:60d829a0353a 1225 /** Peripheral I2C0 base pointer */
tushki7 0:60d829a0353a 1226 #define I2C0 ((I2C_Type *)I2C0_BASE)
tushki7 0:60d829a0353a 1227 /** Peripheral I2C1 base address */
tushki7 0:60d829a0353a 1228 #define I2C1_BASE (0x40067000u)
tushki7 0:60d829a0353a 1229 /** Peripheral I2C1 base pointer */
tushki7 0:60d829a0353a 1230 #define I2C1 ((I2C_Type *)I2C1_BASE)
tushki7 0:60d829a0353a 1231 /** Array initializer of I2C peripheral base pointers */
tushki7 0:60d829a0353a 1232 #define I2C_BASES { I2C0, I2C1 }
tushki7 0:60d829a0353a 1233
tushki7 0:60d829a0353a 1234 /*!
tushki7 0:60d829a0353a 1235 * @}
tushki7 0:60d829a0353a 1236 */ /* end of group I2C_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 1237
tushki7 0:60d829a0353a 1238
tushki7 0:60d829a0353a 1239 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 1240 -- I2S Peripheral Access Layer
tushki7 0:60d829a0353a 1241 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 1242
tushki7 0:60d829a0353a 1243 /*!
tushki7 0:60d829a0353a 1244 * @addtogroup I2S_Peripheral_Access_Layer I2S Peripheral Access Layer
tushki7 0:60d829a0353a 1245 * @{
tushki7 0:60d829a0353a 1246 */
tushki7 0:60d829a0353a 1247
tushki7 0:60d829a0353a 1248 /** I2S - Register Layout Typedef */
tushki7 0:60d829a0353a 1249 typedef struct {
tushki7 0:60d829a0353a 1250 __IO uint32_t TCSR; /**< SAI Transmit Control Register, offset: 0x0 */
tushki7 0:60d829a0353a 1251 uint8_t RESERVED_0[4];
tushki7 0:60d829a0353a 1252 __IO uint32_t TCR2; /**< SAI Transmit Configuration 2 Register, offset: 0x8 */
tushki7 0:60d829a0353a 1253 __IO uint32_t TCR3; /**< SAI Transmit Configuration 3 Register, offset: 0xC */
tushki7 0:60d829a0353a 1254 __IO uint32_t TCR4; /**< SAI Transmit Configuration 4 Register, offset: 0x10 */
tushki7 0:60d829a0353a 1255 __IO uint32_t TCR5; /**< SAI Transmit Configuration 5 Register, offset: 0x14 */
tushki7 0:60d829a0353a 1256 uint8_t RESERVED_1[8];
tushki7 0:60d829a0353a 1257 __O uint32_t TDR[1]; /**< SAI Transmit Data Register, array offset: 0x20, array step: 0x4 */
tushki7 0:60d829a0353a 1258 uint8_t RESERVED_2[60];
tushki7 0:60d829a0353a 1259 __IO uint32_t TMR; /**< SAI Transmit Mask Register, offset: 0x60 */
tushki7 0:60d829a0353a 1260 uint8_t RESERVED_3[28];
tushki7 0:60d829a0353a 1261 __IO uint32_t RCSR; /**< SAI Receive Control Register, offset: 0x80 */
tushki7 0:60d829a0353a 1262 uint8_t RESERVED_4[4];
tushki7 0:60d829a0353a 1263 __IO uint32_t RCR2; /**< SAI Receive Configuration 2 Register, offset: 0x88 */
tushki7 0:60d829a0353a 1264 __IO uint32_t RCR3; /**< SAI Receive Configuration 3 Register, offset: 0x8C */
tushki7 0:60d829a0353a 1265 __IO uint32_t RCR4; /**< SAI Receive Configuration 4 Register, offset: 0x90 */
tushki7 0:60d829a0353a 1266 __IO uint32_t RCR5; /**< SAI Receive Configuration 5 Register, offset: 0x94 */
tushki7 0:60d829a0353a 1267 uint8_t RESERVED_5[8];
tushki7 0:60d829a0353a 1268 __I uint32_t RDR[1]; /**< SAI Receive Data Register, array offset: 0xA0, array step: 0x4 */
tushki7 0:60d829a0353a 1269 uint8_t RESERVED_6[60];
tushki7 0:60d829a0353a 1270 __IO uint32_t RMR; /**< SAI Receive Mask Register, offset: 0xE0 */
tushki7 0:60d829a0353a 1271 uint8_t RESERVED_7[28];
tushki7 0:60d829a0353a 1272 __IO uint32_t MCR; /**< SAI MCLK Control Register, offset: 0x100 */
tushki7 0:60d829a0353a 1273 __IO uint32_t MDR; /**< SAI MCLK Divide Register, offset: 0x104 */
tushki7 0:60d829a0353a 1274 } I2S_Type;
tushki7 0:60d829a0353a 1275
tushki7 0:60d829a0353a 1276 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 1277 -- I2S Register Masks
tushki7 0:60d829a0353a 1278 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 1279
tushki7 0:60d829a0353a 1280 /*!
tushki7 0:60d829a0353a 1281 * @addtogroup I2S_Register_Masks I2S Register Masks
tushki7 0:60d829a0353a 1282 * @{
tushki7 0:60d829a0353a 1283 */
tushki7 0:60d829a0353a 1284
tushki7 0:60d829a0353a 1285 /* TCSR Bit Fields */
tushki7 0:60d829a0353a 1286 #define I2S_TCSR_FWDE_MASK 0x2u
tushki7 0:60d829a0353a 1287 #define I2S_TCSR_FWDE_SHIFT 1
tushki7 0:60d829a0353a 1288 #define I2S_TCSR_FWIE_MASK 0x200u
tushki7 0:60d829a0353a 1289 #define I2S_TCSR_FWIE_SHIFT 9
tushki7 0:60d829a0353a 1290 #define I2S_TCSR_FEIE_MASK 0x400u
tushki7 0:60d829a0353a 1291 #define I2S_TCSR_FEIE_SHIFT 10
tushki7 0:60d829a0353a 1292 #define I2S_TCSR_SEIE_MASK 0x800u
tushki7 0:60d829a0353a 1293 #define I2S_TCSR_SEIE_SHIFT 11
tushki7 0:60d829a0353a 1294 #define I2S_TCSR_WSIE_MASK 0x1000u
tushki7 0:60d829a0353a 1295 #define I2S_TCSR_WSIE_SHIFT 12
tushki7 0:60d829a0353a 1296 #define I2S_TCSR_FWF_MASK 0x20000u
tushki7 0:60d829a0353a 1297 #define I2S_TCSR_FWF_SHIFT 17
tushki7 0:60d829a0353a 1298 #define I2S_TCSR_FEF_MASK 0x40000u
tushki7 0:60d829a0353a 1299 #define I2S_TCSR_FEF_SHIFT 18
tushki7 0:60d829a0353a 1300 #define I2S_TCSR_SEF_MASK 0x80000u
tushki7 0:60d829a0353a 1301 #define I2S_TCSR_SEF_SHIFT 19
tushki7 0:60d829a0353a 1302 #define I2S_TCSR_WSF_MASK 0x100000u
tushki7 0:60d829a0353a 1303 #define I2S_TCSR_WSF_SHIFT 20
tushki7 0:60d829a0353a 1304 #define I2S_TCSR_SR_MASK 0x1000000u
tushki7 0:60d829a0353a 1305 #define I2S_TCSR_SR_SHIFT 24
tushki7 0:60d829a0353a 1306 #define I2S_TCSR_FR_MASK 0x2000000u
tushki7 0:60d829a0353a 1307 #define I2S_TCSR_FR_SHIFT 25
tushki7 0:60d829a0353a 1308 #define I2S_TCSR_BCE_MASK 0x10000000u
tushki7 0:60d829a0353a 1309 #define I2S_TCSR_BCE_SHIFT 28
tushki7 0:60d829a0353a 1310 #define I2S_TCSR_DBGE_MASK 0x20000000u
tushki7 0:60d829a0353a 1311 #define I2S_TCSR_DBGE_SHIFT 29
tushki7 0:60d829a0353a 1312 #define I2S_TCSR_STOPE_MASK 0x40000000u
tushki7 0:60d829a0353a 1313 #define I2S_TCSR_STOPE_SHIFT 30
tushki7 0:60d829a0353a 1314 #define I2S_TCSR_TE_MASK 0x80000000u
tushki7 0:60d829a0353a 1315 #define I2S_TCSR_TE_SHIFT 31
tushki7 0:60d829a0353a 1316 /* TCR2 Bit Fields */
tushki7 0:60d829a0353a 1317 #define I2S_TCR2_DIV_MASK 0xFFu
tushki7 0:60d829a0353a 1318 #define I2S_TCR2_DIV_SHIFT 0
tushki7 0:60d829a0353a 1319 #define I2S_TCR2_DIV(x) (((uint32_t)(((uint32_t)(x))<<I2S_TCR2_DIV_SHIFT))&I2S_TCR2_DIV_MASK)
tushki7 0:60d829a0353a 1320 #define I2S_TCR2_BCD_MASK 0x1000000u
tushki7 0:60d829a0353a 1321 #define I2S_TCR2_BCD_SHIFT 24
tushki7 0:60d829a0353a 1322 #define I2S_TCR2_BCP_MASK 0x2000000u
tushki7 0:60d829a0353a 1323 #define I2S_TCR2_BCP_SHIFT 25
tushki7 0:60d829a0353a 1324 #define I2S_TCR2_CLKMODE_MASK 0xC000000u
tushki7 0:60d829a0353a 1325 #define I2S_TCR2_CLKMODE_SHIFT 26
tushki7 0:60d829a0353a 1326 #define I2S_TCR2_CLKMODE(x) (((uint32_t)(((uint32_t)(x))<<I2S_TCR2_CLKMODE_SHIFT))&I2S_TCR2_CLKMODE_MASK)
tushki7 0:60d829a0353a 1327 /* TCR3 Bit Fields */
tushki7 0:60d829a0353a 1328 #define I2S_TCR3_WDFL_MASK 0x1u
tushki7 0:60d829a0353a 1329 #define I2S_TCR3_WDFL_SHIFT 0
tushki7 0:60d829a0353a 1330 #define I2S_TCR3_TCE_MASK 0x10000u
tushki7 0:60d829a0353a 1331 #define I2S_TCR3_TCE_SHIFT 16
tushki7 0:60d829a0353a 1332 /* TCR4 Bit Fields */
tushki7 0:60d829a0353a 1333 #define I2S_TCR4_FSD_MASK 0x1u
tushki7 0:60d829a0353a 1334 #define I2S_TCR4_FSD_SHIFT 0
tushki7 0:60d829a0353a 1335 #define I2S_TCR4_FSP_MASK 0x2u
tushki7 0:60d829a0353a 1336 #define I2S_TCR4_FSP_SHIFT 1
tushki7 0:60d829a0353a 1337 #define I2S_TCR4_FSE_MASK 0x8u
tushki7 0:60d829a0353a 1338 #define I2S_TCR4_FSE_SHIFT 3
tushki7 0:60d829a0353a 1339 #define I2S_TCR4_MF_MASK 0x10u
tushki7 0:60d829a0353a 1340 #define I2S_TCR4_MF_SHIFT 4
tushki7 0:60d829a0353a 1341 #define I2S_TCR4_SYWD_MASK 0x1F00u
tushki7 0:60d829a0353a 1342 #define I2S_TCR4_SYWD_SHIFT 8
tushki7 0:60d829a0353a 1343 #define I2S_TCR4_SYWD(x) (((uint32_t)(((uint32_t)(x))<<I2S_TCR4_SYWD_SHIFT))&I2S_TCR4_SYWD_MASK)
tushki7 0:60d829a0353a 1344 #define I2S_TCR4_FRSZ_MASK 0x10000u
tushki7 0:60d829a0353a 1345 #define I2S_TCR4_FRSZ_SHIFT 16
tushki7 0:60d829a0353a 1346 /* TCR5 Bit Fields */
tushki7 0:60d829a0353a 1347 #define I2S_TCR5_FBT_MASK 0x1F00u
tushki7 0:60d829a0353a 1348 #define I2S_TCR5_FBT_SHIFT 8
tushki7 0:60d829a0353a 1349 #define I2S_TCR5_FBT(x) (((uint32_t)(((uint32_t)(x))<<I2S_TCR5_FBT_SHIFT))&I2S_TCR5_FBT_MASK)
tushki7 0:60d829a0353a 1350 #define I2S_TCR5_W0W_MASK 0x1F0000u
tushki7 0:60d829a0353a 1351 #define I2S_TCR5_W0W_SHIFT 16
tushki7 0:60d829a0353a 1352 #define I2S_TCR5_W0W(x) (((uint32_t)(((uint32_t)(x))<<I2S_TCR5_W0W_SHIFT))&I2S_TCR5_W0W_MASK)
tushki7 0:60d829a0353a 1353 #define I2S_TCR5_WNW_MASK 0x1F000000u
tushki7 0:60d829a0353a 1354 #define I2S_TCR5_WNW_SHIFT 24
tushki7 0:60d829a0353a 1355 #define I2S_TCR5_WNW(x) (((uint32_t)(((uint32_t)(x))<<I2S_TCR5_WNW_SHIFT))&I2S_TCR5_WNW_MASK)
tushki7 0:60d829a0353a 1356 /* TDR Bit Fields */
tushki7 0:60d829a0353a 1357 #define I2S_TDR_TDR_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 1358 #define I2S_TDR_TDR_SHIFT 0
tushki7 0:60d829a0353a 1359 #define I2S_TDR_TDR(x) (((uint32_t)(((uint32_t)(x))<<I2S_TDR_TDR_SHIFT))&I2S_TDR_TDR_MASK)
tushki7 0:60d829a0353a 1360 /* TMR Bit Fields */
tushki7 0:60d829a0353a 1361 #define I2S_TMR_TWM_MASK 0x3u
tushki7 0:60d829a0353a 1362 #define I2S_TMR_TWM_SHIFT 0
tushki7 0:60d829a0353a 1363 #define I2S_TMR_TWM(x) (((uint32_t)(((uint32_t)(x))<<I2S_TMR_TWM_SHIFT))&I2S_TMR_TWM_MASK)
tushki7 0:60d829a0353a 1364 /* RCSR Bit Fields */
tushki7 0:60d829a0353a 1365 #define I2S_RCSR_FWDE_MASK 0x2u
tushki7 0:60d829a0353a 1366 #define I2S_RCSR_FWDE_SHIFT 1
tushki7 0:60d829a0353a 1367 #define I2S_RCSR_FWIE_MASK 0x200u
tushki7 0:60d829a0353a 1368 #define I2S_RCSR_FWIE_SHIFT 9
tushki7 0:60d829a0353a 1369 #define I2S_RCSR_FEIE_MASK 0x400u
tushki7 0:60d829a0353a 1370 #define I2S_RCSR_FEIE_SHIFT 10
tushki7 0:60d829a0353a 1371 #define I2S_RCSR_SEIE_MASK 0x800u
tushki7 0:60d829a0353a 1372 #define I2S_RCSR_SEIE_SHIFT 11
tushki7 0:60d829a0353a 1373 #define I2S_RCSR_WSIE_MASK 0x1000u
tushki7 0:60d829a0353a 1374 #define I2S_RCSR_WSIE_SHIFT 12
tushki7 0:60d829a0353a 1375 #define I2S_RCSR_FWF_MASK 0x20000u
tushki7 0:60d829a0353a 1376 #define I2S_RCSR_FWF_SHIFT 17
tushki7 0:60d829a0353a 1377 #define I2S_RCSR_FEF_MASK 0x40000u
tushki7 0:60d829a0353a 1378 #define I2S_RCSR_FEF_SHIFT 18
tushki7 0:60d829a0353a 1379 #define I2S_RCSR_SEF_MASK 0x80000u
tushki7 0:60d829a0353a 1380 #define I2S_RCSR_SEF_SHIFT 19
tushki7 0:60d829a0353a 1381 #define I2S_RCSR_WSF_MASK 0x100000u
tushki7 0:60d829a0353a 1382 #define I2S_RCSR_WSF_SHIFT 20
tushki7 0:60d829a0353a 1383 #define I2S_RCSR_SR_MASK 0x1000000u
tushki7 0:60d829a0353a 1384 #define I2S_RCSR_SR_SHIFT 24
tushki7 0:60d829a0353a 1385 #define I2S_RCSR_FR_MASK 0x2000000u
tushki7 0:60d829a0353a 1386 #define I2S_RCSR_FR_SHIFT 25
tushki7 0:60d829a0353a 1387 #define I2S_RCSR_BCE_MASK 0x10000000u
tushki7 0:60d829a0353a 1388 #define I2S_RCSR_BCE_SHIFT 28
tushki7 0:60d829a0353a 1389 #define I2S_RCSR_DBGE_MASK 0x20000000u
tushki7 0:60d829a0353a 1390 #define I2S_RCSR_DBGE_SHIFT 29
tushki7 0:60d829a0353a 1391 #define I2S_RCSR_STOPE_MASK 0x40000000u
tushki7 0:60d829a0353a 1392 #define I2S_RCSR_STOPE_SHIFT 30
tushki7 0:60d829a0353a 1393 #define I2S_RCSR_RE_MASK 0x80000000u
tushki7 0:60d829a0353a 1394 #define I2S_RCSR_RE_SHIFT 31
tushki7 0:60d829a0353a 1395 /* RCR2 Bit Fields */
tushki7 0:60d829a0353a 1396 #define I2S_RCR2_DIV_MASK 0xFFu
tushki7 0:60d829a0353a 1397 #define I2S_RCR2_DIV_SHIFT 0
tushki7 0:60d829a0353a 1398 #define I2S_RCR2_DIV(x) (((uint32_t)(((uint32_t)(x))<<I2S_RCR2_DIV_SHIFT))&I2S_RCR2_DIV_MASK)
tushki7 0:60d829a0353a 1399 #define I2S_RCR2_BCD_MASK 0x1000000u
tushki7 0:60d829a0353a 1400 #define I2S_RCR2_BCD_SHIFT 24
tushki7 0:60d829a0353a 1401 #define I2S_RCR2_BCP_MASK 0x2000000u
tushki7 0:60d829a0353a 1402 #define I2S_RCR2_BCP_SHIFT 25
tushki7 0:60d829a0353a 1403 #define I2S_RCR2_CLKMODE_MASK 0xC000000u
tushki7 0:60d829a0353a 1404 #define I2S_RCR2_CLKMODE_SHIFT 26
tushki7 0:60d829a0353a 1405 #define I2S_RCR2_CLKMODE(x) (((uint32_t)(((uint32_t)(x))<<I2S_RCR2_CLKMODE_SHIFT))&I2S_RCR2_CLKMODE_MASK)
tushki7 0:60d829a0353a 1406 /* RCR3 Bit Fields */
tushki7 0:60d829a0353a 1407 #define I2S_RCR3_WDFL_MASK 0x1u
tushki7 0:60d829a0353a 1408 #define I2S_RCR3_WDFL_SHIFT 0
tushki7 0:60d829a0353a 1409 #define I2S_RCR3_RCE_MASK 0x10000u
tushki7 0:60d829a0353a 1410 #define I2S_RCR3_RCE_SHIFT 16
tushki7 0:60d829a0353a 1411 /* RCR4 Bit Fields */
tushki7 0:60d829a0353a 1412 #define I2S_RCR4_FSD_MASK 0x1u
tushki7 0:60d829a0353a 1413 #define I2S_RCR4_FSD_SHIFT 0
tushki7 0:60d829a0353a 1414 #define I2S_RCR4_FSP_MASK 0x2u
tushki7 0:60d829a0353a 1415 #define I2S_RCR4_FSP_SHIFT 1
tushki7 0:60d829a0353a 1416 #define I2S_RCR4_FSE_MASK 0x8u
tushki7 0:60d829a0353a 1417 #define I2S_RCR4_FSE_SHIFT 3
tushki7 0:60d829a0353a 1418 #define I2S_RCR4_MF_MASK 0x10u
tushki7 0:60d829a0353a 1419 #define I2S_RCR4_MF_SHIFT 4
tushki7 0:60d829a0353a 1420 #define I2S_RCR4_SYWD_MASK 0x1F00u
tushki7 0:60d829a0353a 1421 #define I2S_RCR4_SYWD_SHIFT 8
tushki7 0:60d829a0353a 1422 #define I2S_RCR4_SYWD(x) (((uint32_t)(((uint32_t)(x))<<I2S_RCR4_SYWD_SHIFT))&I2S_RCR4_SYWD_MASK)
tushki7 0:60d829a0353a 1423 #define I2S_RCR4_FRSZ_MASK 0x10000u
tushki7 0:60d829a0353a 1424 #define I2S_RCR4_FRSZ_SHIFT 16
tushki7 0:60d829a0353a 1425 /* RCR5 Bit Fields */
tushki7 0:60d829a0353a 1426 #define I2S_RCR5_FBT_MASK 0x1F00u
tushki7 0:60d829a0353a 1427 #define I2S_RCR5_FBT_SHIFT 8
tushki7 0:60d829a0353a 1428 #define I2S_RCR5_FBT(x) (((uint32_t)(((uint32_t)(x))<<I2S_RCR5_FBT_SHIFT))&I2S_RCR5_FBT_MASK)
tushki7 0:60d829a0353a 1429 #define I2S_RCR5_W0W_MASK 0x1F0000u
tushki7 0:60d829a0353a 1430 #define I2S_RCR5_W0W_SHIFT 16
tushki7 0:60d829a0353a 1431 #define I2S_RCR5_W0W(x) (((uint32_t)(((uint32_t)(x))<<I2S_RCR5_W0W_SHIFT))&I2S_RCR5_W0W_MASK)
tushki7 0:60d829a0353a 1432 #define I2S_RCR5_WNW_MASK 0x1F000000u
tushki7 0:60d829a0353a 1433 #define I2S_RCR5_WNW_SHIFT 24
tushki7 0:60d829a0353a 1434 #define I2S_RCR5_WNW(x) (((uint32_t)(((uint32_t)(x))<<I2S_RCR5_WNW_SHIFT))&I2S_RCR5_WNW_MASK)
tushki7 0:60d829a0353a 1435 /* RDR Bit Fields */
tushki7 0:60d829a0353a 1436 #define I2S_RDR_RDR_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 1437 #define I2S_RDR_RDR_SHIFT 0
tushki7 0:60d829a0353a 1438 #define I2S_RDR_RDR(x) (((uint32_t)(((uint32_t)(x))<<I2S_RDR_RDR_SHIFT))&I2S_RDR_RDR_MASK)
tushki7 0:60d829a0353a 1439 /* RMR Bit Fields */
tushki7 0:60d829a0353a 1440 #define I2S_RMR_RWM_MASK 0x3u
tushki7 0:60d829a0353a 1441 #define I2S_RMR_RWM_SHIFT 0
tushki7 0:60d829a0353a 1442 #define I2S_RMR_RWM(x) (((uint32_t)(((uint32_t)(x))<<I2S_RMR_RWM_SHIFT))&I2S_RMR_RWM_MASK)
tushki7 0:60d829a0353a 1443 /* MCR Bit Fields */
tushki7 0:60d829a0353a 1444 #define I2S_MCR_MICS_MASK 0x3000000u
tushki7 0:60d829a0353a 1445 #define I2S_MCR_MICS_SHIFT 24
tushki7 0:60d829a0353a 1446 #define I2S_MCR_MICS(x) (((uint32_t)(((uint32_t)(x))<<I2S_MCR_MICS_SHIFT))&I2S_MCR_MICS_MASK)
tushki7 0:60d829a0353a 1447 #define I2S_MCR_MOE_MASK 0x40000000u
tushki7 0:60d829a0353a 1448 #define I2S_MCR_MOE_SHIFT 30
tushki7 0:60d829a0353a 1449 #define I2S_MCR_DUF_MASK 0x80000000u
tushki7 0:60d829a0353a 1450 #define I2S_MCR_DUF_SHIFT 31
tushki7 0:60d829a0353a 1451 /* MDR Bit Fields */
tushki7 0:60d829a0353a 1452 #define I2S_MDR_DIVIDE_MASK 0xFFFu
tushki7 0:60d829a0353a 1453 #define I2S_MDR_DIVIDE_SHIFT 0
tushki7 0:60d829a0353a 1454 #define I2S_MDR_DIVIDE(x) (((uint32_t)(((uint32_t)(x))<<I2S_MDR_DIVIDE_SHIFT))&I2S_MDR_DIVIDE_MASK)
tushki7 0:60d829a0353a 1455 #define I2S_MDR_FRACT_MASK 0xFF000u
tushki7 0:60d829a0353a 1456 #define I2S_MDR_FRACT_SHIFT 12
tushki7 0:60d829a0353a 1457 #define I2S_MDR_FRACT(x) (((uint32_t)(((uint32_t)(x))<<I2S_MDR_FRACT_SHIFT))&I2S_MDR_FRACT_MASK)
tushki7 0:60d829a0353a 1458
tushki7 0:60d829a0353a 1459 /*!
tushki7 0:60d829a0353a 1460 * @}
tushki7 0:60d829a0353a 1461 */ /* end of group I2S_Register_Masks */
tushki7 0:60d829a0353a 1462
tushki7 0:60d829a0353a 1463
tushki7 0:60d829a0353a 1464 /* I2S - Peripheral instance base addresses */
tushki7 0:60d829a0353a 1465 /** Peripheral I2S0 base address */
tushki7 0:60d829a0353a 1466 #define I2S0_BASE (0x4002F000u)
tushki7 0:60d829a0353a 1467 /** Peripheral I2S0 base pointer */
tushki7 0:60d829a0353a 1468 #define I2S0 ((I2S_Type *)I2S0_BASE)
tushki7 0:60d829a0353a 1469 /** Array initializer of I2S peripheral base pointers */
tushki7 0:60d829a0353a 1470 #define I2S_BASES { I2S0 }
tushki7 0:60d829a0353a 1471
tushki7 0:60d829a0353a 1472 /*!
tushki7 0:60d829a0353a 1473 * @}
tushki7 0:60d829a0353a 1474 */ /* end of group I2S_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 1475
tushki7 0:60d829a0353a 1476
tushki7 0:60d829a0353a 1477 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 1478 -- LCD Peripheral Access Layer
tushki7 0:60d829a0353a 1479 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 1480
tushki7 0:60d829a0353a 1481 /*!
tushki7 0:60d829a0353a 1482 * @addtogroup LCD_Peripheral_Access_Layer LCD Peripheral Access Layer
tushki7 0:60d829a0353a 1483 * @{
tushki7 0:60d829a0353a 1484 */
tushki7 0:60d829a0353a 1485
tushki7 0:60d829a0353a 1486 /** LCD - Register Layout Typedef */
tushki7 0:60d829a0353a 1487 typedef struct {
tushki7 0:60d829a0353a 1488 __IO uint32_t GCR; /**< LCD General Control Register, offset: 0x0 */
tushki7 0:60d829a0353a 1489 __IO uint32_t AR; /**< LCD Auxiliary Register, offset: 0x4 */
tushki7 0:60d829a0353a 1490 __IO uint32_t FDCR; /**< LCD Fault Detect Control Register, offset: 0x8 */
tushki7 0:60d829a0353a 1491 __IO uint32_t FDSR; /**< LCD Fault Detect Status Register, offset: 0xC */
tushki7 0:60d829a0353a 1492 __IO uint32_t PEN[2]; /**< LCD Pin Enable register, array offset: 0x10, array step: 0x4 */
tushki7 0:60d829a0353a 1493 __IO uint32_t BPEN[2]; /**< LCD Back Plane Enable register, array offset: 0x18, array step: 0x4 */
tushki7 0:60d829a0353a 1494 union { /* offset: 0x20 */
tushki7 0:60d829a0353a 1495 __IO uint32_t WF[16]; /**< LCD Waveform register, array offset: 0x20, array step: 0x4 */
tushki7 0:60d829a0353a 1496 __IO uint8_t WF8B[64]; /**< LCD Waveform Register 0...LCD Waveform Register 63., array offset: 0x20, array step: 0x1 */
tushki7 0:60d829a0353a 1497 };
tushki7 0:60d829a0353a 1498 } LCD_Type;
tushki7 0:60d829a0353a 1499
tushki7 0:60d829a0353a 1500 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 1501 -- LCD Register Masks
tushki7 0:60d829a0353a 1502 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 1503
tushki7 0:60d829a0353a 1504 /*!
tushki7 0:60d829a0353a 1505 * @addtogroup LCD_Register_Masks LCD Register Masks
tushki7 0:60d829a0353a 1506 * @{
tushki7 0:60d829a0353a 1507 */
tushki7 0:60d829a0353a 1508
tushki7 0:60d829a0353a 1509 /* GCR Bit Fields */
tushki7 0:60d829a0353a 1510 #define LCD_GCR_DUTY_MASK 0x7u
tushki7 0:60d829a0353a 1511 #define LCD_GCR_DUTY_SHIFT 0
tushki7 0:60d829a0353a 1512 #define LCD_GCR_DUTY(x) (((uint32_t)(((uint32_t)(x))<<LCD_GCR_DUTY_SHIFT))&LCD_GCR_DUTY_MASK)
tushki7 0:60d829a0353a 1513 #define LCD_GCR_LCLK_MASK 0x38u
tushki7 0:60d829a0353a 1514 #define LCD_GCR_LCLK_SHIFT 3
tushki7 0:60d829a0353a 1515 #define LCD_GCR_LCLK(x) (((uint32_t)(((uint32_t)(x))<<LCD_GCR_LCLK_SHIFT))&LCD_GCR_LCLK_MASK)
tushki7 0:60d829a0353a 1516 #define LCD_GCR_SOURCE_MASK 0x40u
tushki7 0:60d829a0353a 1517 #define LCD_GCR_SOURCE_SHIFT 6
tushki7 0:60d829a0353a 1518 #define LCD_GCR_LCDEN_MASK 0x80u
tushki7 0:60d829a0353a 1519 #define LCD_GCR_LCDEN_SHIFT 7
tushki7 0:60d829a0353a 1520 #define LCD_GCR_LCDSTP_MASK 0x100u
tushki7 0:60d829a0353a 1521 #define LCD_GCR_LCDSTP_SHIFT 8
tushki7 0:60d829a0353a 1522 #define LCD_GCR_LCDDOZE_MASK 0x200u
tushki7 0:60d829a0353a 1523 #define LCD_GCR_LCDDOZE_SHIFT 9
tushki7 0:60d829a0353a 1524 #define LCD_GCR_FFR_MASK 0x400u
tushki7 0:60d829a0353a 1525 #define LCD_GCR_FFR_SHIFT 10
tushki7 0:60d829a0353a 1526 #define LCD_GCR_ALTSOURCE_MASK 0x800u
tushki7 0:60d829a0353a 1527 #define LCD_GCR_ALTSOURCE_SHIFT 11
tushki7 0:60d829a0353a 1528 #define LCD_GCR_ALTDIV_MASK 0x3000u
tushki7 0:60d829a0353a 1529 #define LCD_GCR_ALTDIV_SHIFT 12
tushki7 0:60d829a0353a 1530 #define LCD_GCR_ALTDIV(x) (((uint32_t)(((uint32_t)(x))<<LCD_GCR_ALTDIV_SHIFT))&LCD_GCR_ALTDIV_MASK)
tushki7 0:60d829a0353a 1531 #define LCD_GCR_FDCIEN_MASK 0x4000u
tushki7 0:60d829a0353a 1532 #define LCD_GCR_FDCIEN_SHIFT 14
tushki7 0:60d829a0353a 1533 #define LCD_GCR_PADSAFE_MASK 0x8000u
tushki7 0:60d829a0353a 1534 #define LCD_GCR_PADSAFE_SHIFT 15
tushki7 0:60d829a0353a 1535 #define LCD_GCR_VSUPPLY_MASK 0x20000u
tushki7 0:60d829a0353a 1536 #define LCD_GCR_VSUPPLY_SHIFT 17
tushki7 0:60d829a0353a 1537 #define LCD_GCR_LADJ_MASK 0x300000u
tushki7 0:60d829a0353a 1538 #define LCD_GCR_LADJ_SHIFT 20
tushki7 0:60d829a0353a 1539 #define LCD_GCR_LADJ(x) (((uint32_t)(((uint32_t)(x))<<LCD_GCR_LADJ_SHIFT))&LCD_GCR_LADJ_MASK)
tushki7 0:60d829a0353a 1540 #define LCD_GCR_CPSEL_MASK 0x800000u
tushki7 0:60d829a0353a 1541 #define LCD_GCR_CPSEL_SHIFT 23
tushki7 0:60d829a0353a 1542 #define LCD_GCR_RVTRIM_MASK 0xF000000u
tushki7 0:60d829a0353a 1543 #define LCD_GCR_RVTRIM_SHIFT 24
tushki7 0:60d829a0353a 1544 #define LCD_GCR_RVTRIM(x) (((uint32_t)(((uint32_t)(x))<<LCD_GCR_RVTRIM_SHIFT))&LCD_GCR_RVTRIM_MASK)
tushki7 0:60d829a0353a 1545 #define LCD_GCR_RVEN_MASK 0x80000000u
tushki7 0:60d829a0353a 1546 #define LCD_GCR_RVEN_SHIFT 31
tushki7 0:60d829a0353a 1547 /* AR Bit Fields */
tushki7 0:60d829a0353a 1548 #define LCD_AR_BRATE_MASK 0x7u
tushki7 0:60d829a0353a 1549 #define LCD_AR_BRATE_SHIFT 0
tushki7 0:60d829a0353a 1550 #define LCD_AR_BRATE(x) (((uint32_t)(((uint32_t)(x))<<LCD_AR_BRATE_SHIFT))&LCD_AR_BRATE_MASK)
tushki7 0:60d829a0353a 1551 #define LCD_AR_BMODE_MASK 0x8u
tushki7 0:60d829a0353a 1552 #define LCD_AR_BMODE_SHIFT 3
tushki7 0:60d829a0353a 1553 #define LCD_AR_BLANK_MASK 0x20u
tushki7 0:60d829a0353a 1554 #define LCD_AR_BLANK_SHIFT 5
tushki7 0:60d829a0353a 1555 #define LCD_AR_ALT_MASK 0x40u
tushki7 0:60d829a0353a 1556 #define LCD_AR_ALT_SHIFT 6
tushki7 0:60d829a0353a 1557 #define LCD_AR_BLINK_MASK 0x80u
tushki7 0:60d829a0353a 1558 #define LCD_AR_BLINK_SHIFT 7
tushki7 0:60d829a0353a 1559 /* FDCR Bit Fields */
tushki7 0:60d829a0353a 1560 #define LCD_FDCR_FDPINID_MASK 0x3Fu
tushki7 0:60d829a0353a 1561 #define LCD_FDCR_FDPINID_SHIFT 0
tushki7 0:60d829a0353a 1562 #define LCD_FDCR_FDPINID(x) (((uint32_t)(((uint32_t)(x))<<LCD_FDCR_FDPINID_SHIFT))&LCD_FDCR_FDPINID_MASK)
tushki7 0:60d829a0353a 1563 #define LCD_FDCR_FDBPEN_MASK 0x40u
tushki7 0:60d829a0353a 1564 #define LCD_FDCR_FDBPEN_SHIFT 6
tushki7 0:60d829a0353a 1565 #define LCD_FDCR_FDEN_MASK 0x80u
tushki7 0:60d829a0353a 1566 #define LCD_FDCR_FDEN_SHIFT 7
tushki7 0:60d829a0353a 1567 #define LCD_FDCR_FDSWW_MASK 0xE00u
tushki7 0:60d829a0353a 1568 #define LCD_FDCR_FDSWW_SHIFT 9
tushki7 0:60d829a0353a 1569 #define LCD_FDCR_FDSWW(x) (((uint32_t)(((uint32_t)(x))<<LCD_FDCR_FDSWW_SHIFT))&LCD_FDCR_FDSWW_MASK)
tushki7 0:60d829a0353a 1570 #define LCD_FDCR_FDPRS_MASK 0x7000u
tushki7 0:60d829a0353a 1571 #define LCD_FDCR_FDPRS_SHIFT 12
tushki7 0:60d829a0353a 1572 #define LCD_FDCR_FDPRS(x) (((uint32_t)(((uint32_t)(x))<<LCD_FDCR_FDPRS_SHIFT))&LCD_FDCR_FDPRS_MASK)
tushki7 0:60d829a0353a 1573 /* FDSR Bit Fields */
tushki7 0:60d829a0353a 1574 #define LCD_FDSR_FDCNT_MASK 0xFFu
tushki7 0:60d829a0353a 1575 #define LCD_FDSR_FDCNT_SHIFT 0
tushki7 0:60d829a0353a 1576 #define LCD_FDSR_FDCNT(x) (((uint32_t)(((uint32_t)(x))<<LCD_FDSR_FDCNT_SHIFT))&LCD_FDSR_FDCNT_MASK)
tushki7 0:60d829a0353a 1577 #define LCD_FDSR_FDCF_MASK 0x8000u
tushki7 0:60d829a0353a 1578 #define LCD_FDSR_FDCF_SHIFT 15
tushki7 0:60d829a0353a 1579 /* PEN Bit Fields */
tushki7 0:60d829a0353a 1580 #define LCD_PEN_PEN_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 1581 #define LCD_PEN_PEN_SHIFT 0
tushki7 0:60d829a0353a 1582 #define LCD_PEN_PEN(x) (((uint32_t)(((uint32_t)(x))<<LCD_PEN_PEN_SHIFT))&LCD_PEN_PEN_MASK)
tushki7 0:60d829a0353a 1583 /* BPEN Bit Fields */
tushki7 0:60d829a0353a 1584 #define LCD_BPEN_BPEN_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 1585 #define LCD_BPEN_BPEN_SHIFT 0
tushki7 0:60d829a0353a 1586 #define LCD_BPEN_BPEN(x) (((uint32_t)(((uint32_t)(x))<<LCD_BPEN_BPEN_SHIFT))&LCD_BPEN_BPEN_MASK)
tushki7 0:60d829a0353a 1587 /* WF Bit Fields */
tushki7 0:60d829a0353a 1588 #define LCD_WF_WF0_MASK 0xFFu
tushki7 0:60d829a0353a 1589 #define LCD_WF_WF0_SHIFT 0
tushki7 0:60d829a0353a 1590 #define LCD_WF_WF0(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF0_SHIFT))&LCD_WF_WF0_MASK)
tushki7 0:60d829a0353a 1591 #define LCD_WF_WF60_MASK 0xFFu
tushki7 0:60d829a0353a 1592 #define LCD_WF_WF60_SHIFT 0
tushki7 0:60d829a0353a 1593 #define LCD_WF_WF60(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF60_SHIFT))&LCD_WF_WF60_MASK)
tushki7 0:60d829a0353a 1594 #define LCD_WF_WF56_MASK 0xFFu
tushki7 0:60d829a0353a 1595 #define LCD_WF_WF56_SHIFT 0
tushki7 0:60d829a0353a 1596 #define LCD_WF_WF56(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF56_SHIFT))&LCD_WF_WF56_MASK)
tushki7 0:60d829a0353a 1597 #define LCD_WF_WF52_MASK 0xFFu
tushki7 0:60d829a0353a 1598 #define LCD_WF_WF52_SHIFT 0
tushki7 0:60d829a0353a 1599 #define LCD_WF_WF52(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF52_SHIFT))&LCD_WF_WF52_MASK)
tushki7 0:60d829a0353a 1600 #define LCD_WF_WF4_MASK 0xFFu
tushki7 0:60d829a0353a 1601 #define LCD_WF_WF4_SHIFT 0
tushki7 0:60d829a0353a 1602 #define LCD_WF_WF4(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF4_SHIFT))&LCD_WF_WF4_MASK)
tushki7 0:60d829a0353a 1603 #define LCD_WF_WF48_MASK 0xFFu
tushki7 0:60d829a0353a 1604 #define LCD_WF_WF48_SHIFT 0
tushki7 0:60d829a0353a 1605 #define LCD_WF_WF48(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF48_SHIFT))&LCD_WF_WF48_MASK)
tushki7 0:60d829a0353a 1606 #define LCD_WF_WF44_MASK 0xFFu
tushki7 0:60d829a0353a 1607 #define LCD_WF_WF44_SHIFT 0
tushki7 0:60d829a0353a 1608 #define LCD_WF_WF44(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF44_SHIFT))&LCD_WF_WF44_MASK)
tushki7 0:60d829a0353a 1609 #define LCD_WF_WF40_MASK 0xFFu
tushki7 0:60d829a0353a 1610 #define LCD_WF_WF40_SHIFT 0
tushki7 0:60d829a0353a 1611 #define LCD_WF_WF40(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF40_SHIFT))&LCD_WF_WF40_MASK)
tushki7 0:60d829a0353a 1612 #define LCD_WF_WF8_MASK 0xFFu
tushki7 0:60d829a0353a 1613 #define LCD_WF_WF8_SHIFT 0
tushki7 0:60d829a0353a 1614 #define LCD_WF_WF8(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF8_SHIFT))&LCD_WF_WF8_MASK)
tushki7 0:60d829a0353a 1615 #define LCD_WF_WF36_MASK 0xFFu
tushki7 0:60d829a0353a 1616 #define LCD_WF_WF36_SHIFT 0
tushki7 0:60d829a0353a 1617 #define LCD_WF_WF36(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF36_SHIFT))&LCD_WF_WF36_MASK)
tushki7 0:60d829a0353a 1618 #define LCD_WF_WF32_MASK 0xFFu
tushki7 0:60d829a0353a 1619 #define LCD_WF_WF32_SHIFT 0
tushki7 0:60d829a0353a 1620 #define LCD_WF_WF32(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF32_SHIFT))&LCD_WF_WF32_MASK)
tushki7 0:60d829a0353a 1621 #define LCD_WF_WF28_MASK 0xFFu
tushki7 0:60d829a0353a 1622 #define LCD_WF_WF28_SHIFT 0
tushki7 0:60d829a0353a 1623 #define LCD_WF_WF28(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF28_SHIFT))&LCD_WF_WF28_MASK)
tushki7 0:60d829a0353a 1624 #define LCD_WF_WF12_MASK 0xFFu
tushki7 0:60d829a0353a 1625 #define LCD_WF_WF12_SHIFT 0
tushki7 0:60d829a0353a 1626 #define LCD_WF_WF12(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF12_SHIFT))&LCD_WF_WF12_MASK)
tushki7 0:60d829a0353a 1627 #define LCD_WF_WF24_MASK 0xFFu
tushki7 0:60d829a0353a 1628 #define LCD_WF_WF24_SHIFT 0
tushki7 0:60d829a0353a 1629 #define LCD_WF_WF24(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF24_SHIFT))&LCD_WF_WF24_MASK)
tushki7 0:60d829a0353a 1630 #define LCD_WF_WF20_MASK 0xFFu
tushki7 0:60d829a0353a 1631 #define LCD_WF_WF20_SHIFT 0
tushki7 0:60d829a0353a 1632 #define LCD_WF_WF20(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF20_SHIFT))&LCD_WF_WF20_MASK)
tushki7 0:60d829a0353a 1633 #define LCD_WF_WF16_MASK 0xFFu
tushki7 0:60d829a0353a 1634 #define LCD_WF_WF16_SHIFT 0
tushki7 0:60d829a0353a 1635 #define LCD_WF_WF16(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF16_SHIFT))&LCD_WF_WF16_MASK)
tushki7 0:60d829a0353a 1636 #define LCD_WF_WF5_MASK 0xFF00u
tushki7 0:60d829a0353a 1637 #define LCD_WF_WF5_SHIFT 8
tushki7 0:60d829a0353a 1638 #define LCD_WF_WF5(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF5_SHIFT))&LCD_WF_WF5_MASK)
tushki7 0:60d829a0353a 1639 #define LCD_WF_WF49_MASK 0xFF00u
tushki7 0:60d829a0353a 1640 #define LCD_WF_WF49_SHIFT 8
tushki7 0:60d829a0353a 1641 #define LCD_WF_WF49(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF49_SHIFT))&LCD_WF_WF49_MASK)
tushki7 0:60d829a0353a 1642 #define LCD_WF_WF45_MASK 0xFF00u
tushki7 0:60d829a0353a 1643 #define LCD_WF_WF45_SHIFT 8
tushki7 0:60d829a0353a 1644 #define LCD_WF_WF45(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF45_SHIFT))&LCD_WF_WF45_MASK)
tushki7 0:60d829a0353a 1645 #define LCD_WF_WF61_MASK 0xFF00u
tushki7 0:60d829a0353a 1646 #define LCD_WF_WF61_SHIFT 8
tushki7 0:60d829a0353a 1647 #define LCD_WF_WF61(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF61_SHIFT))&LCD_WF_WF61_MASK)
tushki7 0:60d829a0353a 1648 #define LCD_WF_WF25_MASK 0xFF00u
tushki7 0:60d829a0353a 1649 #define LCD_WF_WF25_SHIFT 8
tushki7 0:60d829a0353a 1650 #define LCD_WF_WF25(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF25_SHIFT))&LCD_WF_WF25_MASK)
tushki7 0:60d829a0353a 1651 #define LCD_WF_WF17_MASK 0xFF00u
tushki7 0:60d829a0353a 1652 #define LCD_WF_WF17_SHIFT 8
tushki7 0:60d829a0353a 1653 #define LCD_WF_WF17(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF17_SHIFT))&LCD_WF_WF17_MASK)
tushki7 0:60d829a0353a 1654 #define LCD_WF_WF41_MASK 0xFF00u
tushki7 0:60d829a0353a 1655 #define LCD_WF_WF41_SHIFT 8
tushki7 0:60d829a0353a 1656 #define LCD_WF_WF41(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF41_SHIFT))&LCD_WF_WF41_MASK)
tushki7 0:60d829a0353a 1657 #define LCD_WF_WF13_MASK 0xFF00u
tushki7 0:60d829a0353a 1658 #define LCD_WF_WF13_SHIFT 8
tushki7 0:60d829a0353a 1659 #define LCD_WF_WF13(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF13_SHIFT))&LCD_WF_WF13_MASK)
tushki7 0:60d829a0353a 1660 #define LCD_WF_WF57_MASK 0xFF00u
tushki7 0:60d829a0353a 1661 #define LCD_WF_WF57_SHIFT 8
tushki7 0:60d829a0353a 1662 #define LCD_WF_WF57(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF57_SHIFT))&LCD_WF_WF57_MASK)
tushki7 0:60d829a0353a 1663 #define LCD_WF_WF53_MASK 0xFF00u
tushki7 0:60d829a0353a 1664 #define LCD_WF_WF53_SHIFT 8
tushki7 0:60d829a0353a 1665 #define LCD_WF_WF53(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF53_SHIFT))&LCD_WF_WF53_MASK)
tushki7 0:60d829a0353a 1666 #define LCD_WF_WF37_MASK 0xFF00u
tushki7 0:60d829a0353a 1667 #define LCD_WF_WF37_SHIFT 8
tushki7 0:60d829a0353a 1668 #define LCD_WF_WF37(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF37_SHIFT))&LCD_WF_WF37_MASK)
tushki7 0:60d829a0353a 1669 #define LCD_WF_WF9_MASK 0xFF00u
tushki7 0:60d829a0353a 1670 #define LCD_WF_WF9_SHIFT 8
tushki7 0:60d829a0353a 1671 #define LCD_WF_WF9(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF9_SHIFT))&LCD_WF_WF9_MASK)
tushki7 0:60d829a0353a 1672 #define LCD_WF_WF1_MASK 0xFF00u
tushki7 0:60d829a0353a 1673 #define LCD_WF_WF1_SHIFT 8
tushki7 0:60d829a0353a 1674 #define LCD_WF_WF1(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF1_SHIFT))&LCD_WF_WF1_MASK)
tushki7 0:60d829a0353a 1675 #define LCD_WF_WF29_MASK 0xFF00u
tushki7 0:60d829a0353a 1676 #define LCD_WF_WF29_SHIFT 8
tushki7 0:60d829a0353a 1677 #define LCD_WF_WF29(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF29_SHIFT))&LCD_WF_WF29_MASK)
tushki7 0:60d829a0353a 1678 #define LCD_WF_WF33_MASK 0xFF00u
tushki7 0:60d829a0353a 1679 #define LCD_WF_WF33_SHIFT 8
tushki7 0:60d829a0353a 1680 #define LCD_WF_WF33(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF33_SHIFT))&LCD_WF_WF33_MASK)
tushki7 0:60d829a0353a 1681 #define LCD_WF_WF21_MASK 0xFF00u
tushki7 0:60d829a0353a 1682 #define LCD_WF_WF21_SHIFT 8
tushki7 0:60d829a0353a 1683 #define LCD_WF_WF21(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF21_SHIFT))&LCD_WF_WF21_MASK)
tushki7 0:60d829a0353a 1684 #define LCD_WF_WF26_MASK 0xFF0000u
tushki7 0:60d829a0353a 1685 #define LCD_WF_WF26_SHIFT 16
tushki7 0:60d829a0353a 1686 #define LCD_WF_WF26(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF26_SHIFT))&LCD_WF_WF26_MASK)
tushki7 0:60d829a0353a 1687 #define LCD_WF_WF46_MASK 0xFF0000u
tushki7 0:60d829a0353a 1688 #define LCD_WF_WF46_SHIFT 16
tushki7 0:60d829a0353a 1689 #define LCD_WF_WF46(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF46_SHIFT))&LCD_WF_WF46_MASK)
tushki7 0:60d829a0353a 1690 #define LCD_WF_WF6_MASK 0xFF0000u
tushki7 0:60d829a0353a 1691 #define LCD_WF_WF6_SHIFT 16
tushki7 0:60d829a0353a 1692 #define LCD_WF_WF6(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF6_SHIFT))&LCD_WF_WF6_MASK)
tushki7 0:60d829a0353a 1693 #define LCD_WF_WF42_MASK 0xFF0000u
tushki7 0:60d829a0353a 1694 #define LCD_WF_WF42_SHIFT 16
tushki7 0:60d829a0353a 1695 #define LCD_WF_WF42(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF42_SHIFT))&LCD_WF_WF42_MASK)
tushki7 0:60d829a0353a 1696 #define LCD_WF_WF18_MASK 0xFF0000u
tushki7 0:60d829a0353a 1697 #define LCD_WF_WF18_SHIFT 16
tushki7 0:60d829a0353a 1698 #define LCD_WF_WF18(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF18_SHIFT))&LCD_WF_WF18_MASK)
tushki7 0:60d829a0353a 1699 #define LCD_WF_WF38_MASK 0xFF0000u
tushki7 0:60d829a0353a 1700 #define LCD_WF_WF38_SHIFT 16
tushki7 0:60d829a0353a 1701 #define LCD_WF_WF38(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF38_SHIFT))&LCD_WF_WF38_MASK)
tushki7 0:60d829a0353a 1702 #define LCD_WF_WF22_MASK 0xFF0000u
tushki7 0:60d829a0353a 1703 #define LCD_WF_WF22_SHIFT 16
tushki7 0:60d829a0353a 1704 #define LCD_WF_WF22(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF22_SHIFT))&LCD_WF_WF22_MASK)
tushki7 0:60d829a0353a 1705 #define LCD_WF_WF34_MASK 0xFF0000u
tushki7 0:60d829a0353a 1706 #define LCD_WF_WF34_SHIFT 16
tushki7 0:60d829a0353a 1707 #define LCD_WF_WF34(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF34_SHIFT))&LCD_WF_WF34_MASK)
tushki7 0:60d829a0353a 1708 #define LCD_WF_WF50_MASK 0xFF0000u
tushki7 0:60d829a0353a 1709 #define LCD_WF_WF50_SHIFT 16
tushki7 0:60d829a0353a 1710 #define LCD_WF_WF50(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF50_SHIFT))&LCD_WF_WF50_MASK)
tushki7 0:60d829a0353a 1711 #define LCD_WF_WF14_MASK 0xFF0000u
tushki7 0:60d829a0353a 1712 #define LCD_WF_WF14_SHIFT 16
tushki7 0:60d829a0353a 1713 #define LCD_WF_WF14(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF14_SHIFT))&LCD_WF_WF14_MASK)
tushki7 0:60d829a0353a 1714 #define LCD_WF_WF54_MASK 0xFF0000u
tushki7 0:60d829a0353a 1715 #define LCD_WF_WF54_SHIFT 16
tushki7 0:60d829a0353a 1716 #define LCD_WF_WF54(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF54_SHIFT))&LCD_WF_WF54_MASK)
tushki7 0:60d829a0353a 1717 #define LCD_WF_WF2_MASK 0xFF0000u
tushki7 0:60d829a0353a 1718 #define LCD_WF_WF2_SHIFT 16
tushki7 0:60d829a0353a 1719 #define LCD_WF_WF2(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF2_SHIFT))&LCD_WF_WF2_MASK)
tushki7 0:60d829a0353a 1720 #define LCD_WF_WF58_MASK 0xFF0000u
tushki7 0:60d829a0353a 1721 #define LCD_WF_WF58_SHIFT 16
tushki7 0:60d829a0353a 1722 #define LCD_WF_WF58(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF58_SHIFT))&LCD_WF_WF58_MASK)
tushki7 0:60d829a0353a 1723 #define LCD_WF_WF30_MASK 0xFF0000u
tushki7 0:60d829a0353a 1724 #define LCD_WF_WF30_SHIFT 16
tushki7 0:60d829a0353a 1725 #define LCD_WF_WF30(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF30_SHIFT))&LCD_WF_WF30_MASK)
tushki7 0:60d829a0353a 1726 #define LCD_WF_WF62_MASK 0xFF0000u
tushki7 0:60d829a0353a 1727 #define LCD_WF_WF62_SHIFT 16
tushki7 0:60d829a0353a 1728 #define LCD_WF_WF62(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF62_SHIFT))&LCD_WF_WF62_MASK)
tushki7 0:60d829a0353a 1729 #define LCD_WF_WF10_MASK 0xFF0000u
tushki7 0:60d829a0353a 1730 #define LCD_WF_WF10_SHIFT 16
tushki7 0:60d829a0353a 1731 #define LCD_WF_WF10(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF10_SHIFT))&LCD_WF_WF10_MASK)
tushki7 0:60d829a0353a 1732 #define LCD_WF_WF63_MASK 0xFF000000u
tushki7 0:60d829a0353a 1733 #define LCD_WF_WF63_SHIFT 24
tushki7 0:60d829a0353a 1734 #define LCD_WF_WF63(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF63_SHIFT))&LCD_WF_WF63_MASK)
tushki7 0:60d829a0353a 1735 #define LCD_WF_WF59_MASK 0xFF000000u
tushki7 0:60d829a0353a 1736 #define LCD_WF_WF59_SHIFT 24
tushki7 0:60d829a0353a 1737 #define LCD_WF_WF59(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF59_SHIFT))&LCD_WF_WF59_MASK)
tushki7 0:60d829a0353a 1738 #define LCD_WF_WF55_MASK 0xFF000000u
tushki7 0:60d829a0353a 1739 #define LCD_WF_WF55_SHIFT 24
tushki7 0:60d829a0353a 1740 #define LCD_WF_WF55(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF55_SHIFT))&LCD_WF_WF55_MASK)
tushki7 0:60d829a0353a 1741 #define LCD_WF_WF3_MASK 0xFF000000u
tushki7 0:60d829a0353a 1742 #define LCD_WF_WF3_SHIFT 24
tushki7 0:60d829a0353a 1743 #define LCD_WF_WF3(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF3_SHIFT))&LCD_WF_WF3_MASK)
tushki7 0:60d829a0353a 1744 #define LCD_WF_WF51_MASK 0xFF000000u
tushki7 0:60d829a0353a 1745 #define LCD_WF_WF51_SHIFT 24
tushki7 0:60d829a0353a 1746 #define LCD_WF_WF51(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF51_SHIFT))&LCD_WF_WF51_MASK)
tushki7 0:60d829a0353a 1747 #define LCD_WF_WF47_MASK 0xFF000000u
tushki7 0:60d829a0353a 1748 #define LCD_WF_WF47_SHIFT 24
tushki7 0:60d829a0353a 1749 #define LCD_WF_WF47(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF47_SHIFT))&LCD_WF_WF47_MASK)
tushki7 0:60d829a0353a 1750 #define LCD_WF_WF43_MASK 0xFF000000u
tushki7 0:60d829a0353a 1751 #define LCD_WF_WF43_SHIFT 24
tushki7 0:60d829a0353a 1752 #define LCD_WF_WF43(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF43_SHIFT))&LCD_WF_WF43_MASK)
tushki7 0:60d829a0353a 1753 #define LCD_WF_WF7_MASK 0xFF000000u
tushki7 0:60d829a0353a 1754 #define LCD_WF_WF7_SHIFT 24
tushki7 0:60d829a0353a 1755 #define LCD_WF_WF7(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF7_SHIFT))&LCD_WF_WF7_MASK)
tushki7 0:60d829a0353a 1756 #define LCD_WF_WF39_MASK 0xFF000000u
tushki7 0:60d829a0353a 1757 #define LCD_WF_WF39_SHIFT 24
tushki7 0:60d829a0353a 1758 #define LCD_WF_WF39(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF39_SHIFT))&LCD_WF_WF39_MASK)
tushki7 0:60d829a0353a 1759 #define LCD_WF_WF35_MASK 0xFF000000u
tushki7 0:60d829a0353a 1760 #define LCD_WF_WF35_SHIFT 24
tushki7 0:60d829a0353a 1761 #define LCD_WF_WF35(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF35_SHIFT))&LCD_WF_WF35_MASK)
tushki7 0:60d829a0353a 1762 #define LCD_WF_WF31_MASK 0xFF000000u
tushki7 0:60d829a0353a 1763 #define LCD_WF_WF31_SHIFT 24
tushki7 0:60d829a0353a 1764 #define LCD_WF_WF31(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF31_SHIFT))&LCD_WF_WF31_MASK)
tushki7 0:60d829a0353a 1765 #define LCD_WF_WF11_MASK 0xFF000000u
tushki7 0:60d829a0353a 1766 #define LCD_WF_WF11_SHIFT 24
tushki7 0:60d829a0353a 1767 #define LCD_WF_WF11(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF11_SHIFT))&LCD_WF_WF11_MASK)
tushki7 0:60d829a0353a 1768 #define LCD_WF_WF27_MASK 0xFF000000u
tushki7 0:60d829a0353a 1769 #define LCD_WF_WF27_SHIFT 24
tushki7 0:60d829a0353a 1770 #define LCD_WF_WF27(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF27_SHIFT))&LCD_WF_WF27_MASK)
tushki7 0:60d829a0353a 1771 #define LCD_WF_WF23_MASK 0xFF000000u
tushki7 0:60d829a0353a 1772 #define LCD_WF_WF23_SHIFT 24
tushki7 0:60d829a0353a 1773 #define LCD_WF_WF23(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF23_SHIFT))&LCD_WF_WF23_MASK)
tushki7 0:60d829a0353a 1774 #define LCD_WF_WF19_MASK 0xFF000000u
tushki7 0:60d829a0353a 1775 #define LCD_WF_WF19_SHIFT 24
tushki7 0:60d829a0353a 1776 #define LCD_WF_WF19(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF19_SHIFT))&LCD_WF_WF19_MASK)
tushki7 0:60d829a0353a 1777 #define LCD_WF_WF15_MASK 0xFF000000u
tushki7 0:60d829a0353a 1778 #define LCD_WF_WF15_SHIFT 24
tushki7 0:60d829a0353a 1779 #define LCD_WF_WF15(x) (((uint32_t)(((uint32_t)(x))<<LCD_WF_WF15_SHIFT))&LCD_WF_WF15_MASK)
tushki7 0:60d829a0353a 1780 /* WF8B Bit Fields */
tushki7 0:60d829a0353a 1781 #define LCD_WF8B_BPALCD0_MASK 0x1u
tushki7 0:60d829a0353a 1782 #define LCD_WF8B_BPALCD0_SHIFT 0
tushki7 0:60d829a0353a 1783 #define LCD_WF8B_BPALCD63_MASK 0x1u
tushki7 0:60d829a0353a 1784 #define LCD_WF8B_BPALCD63_SHIFT 0
tushki7 0:60d829a0353a 1785 #define LCD_WF8B_BPALCD62_MASK 0x1u
tushki7 0:60d829a0353a 1786 #define LCD_WF8B_BPALCD62_SHIFT 0
tushki7 0:60d829a0353a 1787 #define LCD_WF8B_BPALCD61_MASK 0x1u
tushki7 0:60d829a0353a 1788 #define LCD_WF8B_BPALCD61_SHIFT 0
tushki7 0:60d829a0353a 1789 #define LCD_WF8B_BPALCD60_MASK 0x1u
tushki7 0:60d829a0353a 1790 #define LCD_WF8B_BPALCD60_SHIFT 0
tushki7 0:60d829a0353a 1791 #define LCD_WF8B_BPALCD59_MASK 0x1u
tushki7 0:60d829a0353a 1792 #define LCD_WF8B_BPALCD59_SHIFT 0
tushki7 0:60d829a0353a 1793 #define LCD_WF8B_BPALCD58_MASK 0x1u
tushki7 0:60d829a0353a 1794 #define LCD_WF8B_BPALCD58_SHIFT 0
tushki7 0:60d829a0353a 1795 #define LCD_WF8B_BPALCD57_MASK 0x1u
tushki7 0:60d829a0353a 1796 #define LCD_WF8B_BPALCD57_SHIFT 0
tushki7 0:60d829a0353a 1797 #define LCD_WF8B_BPALCD1_MASK 0x1u
tushki7 0:60d829a0353a 1798 #define LCD_WF8B_BPALCD1_SHIFT 0
tushki7 0:60d829a0353a 1799 #define LCD_WF8B_BPALCD56_MASK 0x1u
tushki7 0:60d829a0353a 1800 #define LCD_WF8B_BPALCD56_SHIFT 0
tushki7 0:60d829a0353a 1801 #define LCD_WF8B_BPALCD55_MASK 0x1u
tushki7 0:60d829a0353a 1802 #define LCD_WF8B_BPALCD55_SHIFT 0
tushki7 0:60d829a0353a 1803 #define LCD_WF8B_BPALCD54_MASK 0x1u
tushki7 0:60d829a0353a 1804 #define LCD_WF8B_BPALCD54_SHIFT 0
tushki7 0:60d829a0353a 1805 #define LCD_WF8B_BPALCD53_MASK 0x1u
tushki7 0:60d829a0353a 1806 #define LCD_WF8B_BPALCD53_SHIFT 0
tushki7 0:60d829a0353a 1807 #define LCD_WF8B_BPALCD52_MASK 0x1u
tushki7 0:60d829a0353a 1808 #define LCD_WF8B_BPALCD52_SHIFT 0
tushki7 0:60d829a0353a 1809 #define LCD_WF8B_BPALCD51_MASK 0x1u
tushki7 0:60d829a0353a 1810 #define LCD_WF8B_BPALCD51_SHIFT 0
tushki7 0:60d829a0353a 1811 #define LCD_WF8B_BPALCD50_MASK 0x1u
tushki7 0:60d829a0353a 1812 #define LCD_WF8B_BPALCD50_SHIFT 0
tushki7 0:60d829a0353a 1813 #define LCD_WF8B_BPALCD2_MASK 0x1u
tushki7 0:60d829a0353a 1814 #define LCD_WF8B_BPALCD2_SHIFT 0
tushki7 0:60d829a0353a 1815 #define LCD_WF8B_BPALCD49_MASK 0x1u
tushki7 0:60d829a0353a 1816 #define LCD_WF8B_BPALCD49_SHIFT 0
tushki7 0:60d829a0353a 1817 #define LCD_WF8B_BPALCD48_MASK 0x1u
tushki7 0:60d829a0353a 1818 #define LCD_WF8B_BPALCD48_SHIFT 0
tushki7 0:60d829a0353a 1819 #define LCD_WF8B_BPALCD47_MASK 0x1u
tushki7 0:60d829a0353a 1820 #define LCD_WF8B_BPALCD47_SHIFT 0
tushki7 0:60d829a0353a 1821 #define LCD_WF8B_BPALCD46_MASK 0x1u
tushki7 0:60d829a0353a 1822 #define LCD_WF8B_BPALCD46_SHIFT 0
tushki7 0:60d829a0353a 1823 #define LCD_WF8B_BPALCD45_MASK 0x1u
tushki7 0:60d829a0353a 1824 #define LCD_WF8B_BPALCD45_SHIFT 0
tushki7 0:60d829a0353a 1825 #define LCD_WF8B_BPALCD44_MASK 0x1u
tushki7 0:60d829a0353a 1826 #define LCD_WF8B_BPALCD44_SHIFT 0
tushki7 0:60d829a0353a 1827 #define LCD_WF8B_BPALCD43_MASK 0x1u
tushki7 0:60d829a0353a 1828 #define LCD_WF8B_BPALCD43_SHIFT 0
tushki7 0:60d829a0353a 1829 #define LCD_WF8B_BPALCD3_MASK 0x1u
tushki7 0:60d829a0353a 1830 #define LCD_WF8B_BPALCD3_SHIFT 0
tushki7 0:60d829a0353a 1831 #define LCD_WF8B_BPALCD42_MASK 0x1u
tushki7 0:60d829a0353a 1832 #define LCD_WF8B_BPALCD42_SHIFT 0
tushki7 0:60d829a0353a 1833 #define LCD_WF8B_BPALCD41_MASK 0x1u
tushki7 0:60d829a0353a 1834 #define LCD_WF8B_BPALCD41_SHIFT 0
tushki7 0:60d829a0353a 1835 #define LCD_WF8B_BPALCD40_MASK 0x1u
tushki7 0:60d829a0353a 1836 #define LCD_WF8B_BPALCD40_SHIFT 0
tushki7 0:60d829a0353a 1837 #define LCD_WF8B_BPALCD39_MASK 0x1u
tushki7 0:60d829a0353a 1838 #define LCD_WF8B_BPALCD39_SHIFT 0
tushki7 0:60d829a0353a 1839 #define LCD_WF8B_BPALCD38_MASK 0x1u
tushki7 0:60d829a0353a 1840 #define LCD_WF8B_BPALCD38_SHIFT 0
tushki7 0:60d829a0353a 1841 #define LCD_WF8B_BPALCD37_MASK 0x1u
tushki7 0:60d829a0353a 1842 #define LCD_WF8B_BPALCD37_SHIFT 0
tushki7 0:60d829a0353a 1843 #define LCD_WF8B_BPALCD36_MASK 0x1u
tushki7 0:60d829a0353a 1844 #define LCD_WF8B_BPALCD36_SHIFT 0
tushki7 0:60d829a0353a 1845 #define LCD_WF8B_BPALCD4_MASK 0x1u
tushki7 0:60d829a0353a 1846 #define LCD_WF8B_BPALCD4_SHIFT 0
tushki7 0:60d829a0353a 1847 #define LCD_WF8B_BPALCD35_MASK 0x1u
tushki7 0:60d829a0353a 1848 #define LCD_WF8B_BPALCD35_SHIFT 0
tushki7 0:60d829a0353a 1849 #define LCD_WF8B_BPALCD34_MASK 0x1u
tushki7 0:60d829a0353a 1850 #define LCD_WF8B_BPALCD34_SHIFT 0
tushki7 0:60d829a0353a 1851 #define LCD_WF8B_BPALCD33_MASK 0x1u
tushki7 0:60d829a0353a 1852 #define LCD_WF8B_BPALCD33_SHIFT 0
tushki7 0:60d829a0353a 1853 #define LCD_WF8B_BPALCD32_MASK 0x1u
tushki7 0:60d829a0353a 1854 #define LCD_WF8B_BPALCD32_SHIFT 0
tushki7 0:60d829a0353a 1855 #define LCD_WF8B_BPALCD31_MASK 0x1u
tushki7 0:60d829a0353a 1856 #define LCD_WF8B_BPALCD31_SHIFT 0
tushki7 0:60d829a0353a 1857 #define LCD_WF8B_BPALCD30_MASK 0x1u
tushki7 0:60d829a0353a 1858 #define LCD_WF8B_BPALCD30_SHIFT 0
tushki7 0:60d829a0353a 1859 #define LCD_WF8B_BPALCD29_MASK 0x1u
tushki7 0:60d829a0353a 1860 #define LCD_WF8B_BPALCD29_SHIFT 0
tushki7 0:60d829a0353a 1861 #define LCD_WF8B_BPALCD5_MASK 0x1u
tushki7 0:60d829a0353a 1862 #define LCD_WF8B_BPALCD5_SHIFT 0
tushki7 0:60d829a0353a 1863 #define LCD_WF8B_BPALCD28_MASK 0x1u
tushki7 0:60d829a0353a 1864 #define LCD_WF8B_BPALCD28_SHIFT 0
tushki7 0:60d829a0353a 1865 #define LCD_WF8B_BPALCD27_MASK 0x1u
tushki7 0:60d829a0353a 1866 #define LCD_WF8B_BPALCD27_SHIFT 0
tushki7 0:60d829a0353a 1867 #define LCD_WF8B_BPALCD26_MASK 0x1u
tushki7 0:60d829a0353a 1868 #define LCD_WF8B_BPALCD26_SHIFT 0
tushki7 0:60d829a0353a 1869 #define LCD_WF8B_BPALCD25_MASK 0x1u
tushki7 0:60d829a0353a 1870 #define LCD_WF8B_BPALCD25_SHIFT 0
tushki7 0:60d829a0353a 1871 #define LCD_WF8B_BPALCD24_MASK 0x1u
tushki7 0:60d829a0353a 1872 #define LCD_WF8B_BPALCD24_SHIFT 0
tushki7 0:60d829a0353a 1873 #define LCD_WF8B_BPALCD23_MASK 0x1u
tushki7 0:60d829a0353a 1874 #define LCD_WF8B_BPALCD23_SHIFT 0
tushki7 0:60d829a0353a 1875 #define LCD_WF8B_BPALCD22_MASK 0x1u
tushki7 0:60d829a0353a 1876 #define LCD_WF8B_BPALCD22_SHIFT 0
tushki7 0:60d829a0353a 1877 #define LCD_WF8B_BPALCD6_MASK 0x1u
tushki7 0:60d829a0353a 1878 #define LCD_WF8B_BPALCD6_SHIFT 0
tushki7 0:60d829a0353a 1879 #define LCD_WF8B_BPALCD21_MASK 0x1u
tushki7 0:60d829a0353a 1880 #define LCD_WF8B_BPALCD21_SHIFT 0
tushki7 0:60d829a0353a 1881 #define LCD_WF8B_BPALCD20_MASK 0x1u
tushki7 0:60d829a0353a 1882 #define LCD_WF8B_BPALCD20_SHIFT 0
tushki7 0:60d829a0353a 1883 #define LCD_WF8B_BPALCD19_MASK 0x1u
tushki7 0:60d829a0353a 1884 #define LCD_WF8B_BPALCD19_SHIFT 0
tushki7 0:60d829a0353a 1885 #define LCD_WF8B_BPALCD18_MASK 0x1u
tushki7 0:60d829a0353a 1886 #define LCD_WF8B_BPALCD18_SHIFT 0
tushki7 0:60d829a0353a 1887 #define LCD_WF8B_BPALCD17_MASK 0x1u
tushki7 0:60d829a0353a 1888 #define LCD_WF8B_BPALCD17_SHIFT 0
tushki7 0:60d829a0353a 1889 #define LCD_WF8B_BPALCD16_MASK 0x1u
tushki7 0:60d829a0353a 1890 #define LCD_WF8B_BPALCD16_SHIFT 0
tushki7 0:60d829a0353a 1891 #define LCD_WF8B_BPALCD15_MASK 0x1u
tushki7 0:60d829a0353a 1892 #define LCD_WF8B_BPALCD15_SHIFT 0
tushki7 0:60d829a0353a 1893 #define LCD_WF8B_BPALCD7_MASK 0x1u
tushki7 0:60d829a0353a 1894 #define LCD_WF8B_BPALCD7_SHIFT 0
tushki7 0:60d829a0353a 1895 #define LCD_WF8B_BPALCD14_MASK 0x1u
tushki7 0:60d829a0353a 1896 #define LCD_WF8B_BPALCD14_SHIFT 0
tushki7 0:60d829a0353a 1897 #define LCD_WF8B_BPALCD13_MASK 0x1u
tushki7 0:60d829a0353a 1898 #define LCD_WF8B_BPALCD13_SHIFT 0
tushki7 0:60d829a0353a 1899 #define LCD_WF8B_BPALCD12_MASK 0x1u
tushki7 0:60d829a0353a 1900 #define LCD_WF8B_BPALCD12_SHIFT 0
tushki7 0:60d829a0353a 1901 #define LCD_WF8B_BPALCD11_MASK 0x1u
tushki7 0:60d829a0353a 1902 #define LCD_WF8B_BPALCD11_SHIFT 0
tushki7 0:60d829a0353a 1903 #define LCD_WF8B_BPALCD10_MASK 0x1u
tushki7 0:60d829a0353a 1904 #define LCD_WF8B_BPALCD10_SHIFT 0
tushki7 0:60d829a0353a 1905 #define LCD_WF8B_BPALCD9_MASK 0x1u
tushki7 0:60d829a0353a 1906 #define LCD_WF8B_BPALCD9_SHIFT 0
tushki7 0:60d829a0353a 1907 #define LCD_WF8B_BPALCD8_MASK 0x1u
tushki7 0:60d829a0353a 1908 #define LCD_WF8B_BPALCD8_SHIFT 0
tushki7 0:60d829a0353a 1909 #define LCD_WF8B_BPBLCD1_MASK 0x2u
tushki7 0:60d829a0353a 1910 #define LCD_WF8B_BPBLCD1_SHIFT 1
tushki7 0:60d829a0353a 1911 #define LCD_WF8B_BPBLCD32_MASK 0x2u
tushki7 0:60d829a0353a 1912 #define LCD_WF8B_BPBLCD32_SHIFT 1
tushki7 0:60d829a0353a 1913 #define LCD_WF8B_BPBLCD30_MASK 0x2u
tushki7 0:60d829a0353a 1914 #define LCD_WF8B_BPBLCD30_SHIFT 1
tushki7 0:60d829a0353a 1915 #define LCD_WF8B_BPBLCD60_MASK 0x2u
tushki7 0:60d829a0353a 1916 #define LCD_WF8B_BPBLCD60_SHIFT 1
tushki7 0:60d829a0353a 1917 #define LCD_WF8B_BPBLCD24_MASK 0x2u
tushki7 0:60d829a0353a 1918 #define LCD_WF8B_BPBLCD24_SHIFT 1
tushki7 0:60d829a0353a 1919 #define LCD_WF8B_BPBLCD28_MASK 0x2u
tushki7 0:60d829a0353a 1920 #define LCD_WF8B_BPBLCD28_SHIFT 1
tushki7 0:60d829a0353a 1921 #define LCD_WF8B_BPBLCD23_MASK 0x2u
tushki7 0:60d829a0353a 1922 #define LCD_WF8B_BPBLCD23_SHIFT 1
tushki7 0:60d829a0353a 1923 #define LCD_WF8B_BPBLCD48_MASK 0x2u
tushki7 0:60d829a0353a 1924 #define LCD_WF8B_BPBLCD48_SHIFT 1
tushki7 0:60d829a0353a 1925 #define LCD_WF8B_BPBLCD10_MASK 0x2u
tushki7 0:60d829a0353a 1926 #define LCD_WF8B_BPBLCD10_SHIFT 1
tushki7 0:60d829a0353a 1927 #define LCD_WF8B_BPBLCD15_MASK 0x2u
tushki7 0:60d829a0353a 1928 #define LCD_WF8B_BPBLCD15_SHIFT 1
tushki7 0:60d829a0353a 1929 #define LCD_WF8B_BPBLCD36_MASK 0x2u
tushki7 0:60d829a0353a 1930 #define LCD_WF8B_BPBLCD36_SHIFT 1
tushki7 0:60d829a0353a 1931 #define LCD_WF8B_BPBLCD44_MASK 0x2u
tushki7 0:60d829a0353a 1932 #define LCD_WF8B_BPBLCD44_SHIFT 1
tushki7 0:60d829a0353a 1933 #define LCD_WF8B_BPBLCD62_MASK 0x2u
tushki7 0:60d829a0353a 1934 #define LCD_WF8B_BPBLCD62_SHIFT 1
tushki7 0:60d829a0353a 1935 #define LCD_WF8B_BPBLCD53_MASK 0x2u
tushki7 0:60d829a0353a 1936 #define LCD_WF8B_BPBLCD53_SHIFT 1
tushki7 0:60d829a0353a 1937 #define LCD_WF8B_BPBLCD22_MASK 0x2u
tushki7 0:60d829a0353a 1938 #define LCD_WF8B_BPBLCD22_SHIFT 1
tushki7 0:60d829a0353a 1939 #define LCD_WF8B_BPBLCD47_MASK 0x2u
tushki7 0:60d829a0353a 1940 #define LCD_WF8B_BPBLCD47_SHIFT 1
tushki7 0:60d829a0353a 1941 #define LCD_WF8B_BPBLCD33_MASK 0x2u
tushki7 0:60d829a0353a 1942 #define LCD_WF8B_BPBLCD33_SHIFT 1
tushki7 0:60d829a0353a 1943 #define LCD_WF8B_BPBLCD2_MASK 0x2u
tushki7 0:60d829a0353a 1944 #define LCD_WF8B_BPBLCD2_SHIFT 1
tushki7 0:60d829a0353a 1945 #define LCD_WF8B_BPBLCD49_MASK 0x2u
tushki7 0:60d829a0353a 1946 #define LCD_WF8B_BPBLCD49_SHIFT 1
tushki7 0:60d829a0353a 1947 #define LCD_WF8B_BPBLCD0_MASK 0x2u
tushki7 0:60d829a0353a 1948 #define LCD_WF8B_BPBLCD0_SHIFT 1
tushki7 0:60d829a0353a 1949 #define LCD_WF8B_BPBLCD55_MASK 0x2u
tushki7 0:60d829a0353a 1950 #define LCD_WF8B_BPBLCD55_SHIFT 1
tushki7 0:60d829a0353a 1951 #define LCD_WF8B_BPBLCD56_MASK 0x2u
tushki7 0:60d829a0353a 1952 #define LCD_WF8B_BPBLCD56_SHIFT 1
tushki7 0:60d829a0353a 1953 #define LCD_WF8B_BPBLCD21_MASK 0x2u
tushki7 0:60d829a0353a 1954 #define LCD_WF8B_BPBLCD21_SHIFT 1
tushki7 0:60d829a0353a 1955 #define LCD_WF8B_BPBLCD6_MASK 0x2u
tushki7 0:60d829a0353a 1956 #define LCD_WF8B_BPBLCD6_SHIFT 1
tushki7 0:60d829a0353a 1957 #define LCD_WF8B_BPBLCD29_MASK 0x2u
tushki7 0:60d829a0353a 1958 #define LCD_WF8B_BPBLCD29_SHIFT 1
tushki7 0:60d829a0353a 1959 #define LCD_WF8B_BPBLCD25_MASK 0x2u
tushki7 0:60d829a0353a 1960 #define LCD_WF8B_BPBLCD25_SHIFT 1
tushki7 0:60d829a0353a 1961 #define LCD_WF8B_BPBLCD8_MASK 0x2u
tushki7 0:60d829a0353a 1962 #define LCD_WF8B_BPBLCD8_SHIFT 1
tushki7 0:60d829a0353a 1963 #define LCD_WF8B_BPBLCD54_MASK 0x2u
tushki7 0:60d829a0353a 1964 #define LCD_WF8B_BPBLCD54_SHIFT 1
tushki7 0:60d829a0353a 1965 #define LCD_WF8B_BPBLCD38_MASK 0x2u
tushki7 0:60d829a0353a 1966 #define LCD_WF8B_BPBLCD38_SHIFT 1
tushki7 0:60d829a0353a 1967 #define LCD_WF8B_BPBLCD43_MASK 0x2u
tushki7 0:60d829a0353a 1968 #define LCD_WF8B_BPBLCD43_SHIFT 1
tushki7 0:60d829a0353a 1969 #define LCD_WF8B_BPBLCD20_MASK 0x2u
tushki7 0:60d829a0353a 1970 #define LCD_WF8B_BPBLCD20_SHIFT 1
tushki7 0:60d829a0353a 1971 #define LCD_WF8B_BPBLCD9_MASK 0x2u
tushki7 0:60d829a0353a 1972 #define LCD_WF8B_BPBLCD9_SHIFT 1
tushki7 0:60d829a0353a 1973 #define LCD_WF8B_BPBLCD7_MASK 0x2u
tushki7 0:60d829a0353a 1974 #define LCD_WF8B_BPBLCD7_SHIFT 1
tushki7 0:60d829a0353a 1975 #define LCD_WF8B_BPBLCD50_MASK 0x2u
tushki7 0:60d829a0353a 1976 #define LCD_WF8B_BPBLCD50_SHIFT 1
tushki7 0:60d829a0353a 1977 #define LCD_WF8B_BPBLCD40_MASK 0x2u
tushki7 0:60d829a0353a 1978 #define LCD_WF8B_BPBLCD40_SHIFT 1
tushki7 0:60d829a0353a 1979 #define LCD_WF8B_BPBLCD63_MASK 0x2u
tushki7 0:60d829a0353a 1980 #define LCD_WF8B_BPBLCD63_SHIFT 1
tushki7 0:60d829a0353a 1981 #define LCD_WF8B_BPBLCD26_MASK 0x2u
tushki7 0:60d829a0353a 1982 #define LCD_WF8B_BPBLCD26_SHIFT 1
tushki7 0:60d829a0353a 1983 #define LCD_WF8B_BPBLCD12_MASK 0x2u
tushki7 0:60d829a0353a 1984 #define LCD_WF8B_BPBLCD12_SHIFT 1
tushki7 0:60d829a0353a 1985 #define LCD_WF8B_BPBLCD19_MASK 0x2u
tushki7 0:60d829a0353a 1986 #define LCD_WF8B_BPBLCD19_SHIFT 1
tushki7 0:60d829a0353a 1987 #define LCD_WF8B_BPBLCD34_MASK 0x2u
tushki7 0:60d829a0353a 1988 #define LCD_WF8B_BPBLCD34_SHIFT 1
tushki7 0:60d829a0353a 1989 #define LCD_WF8B_BPBLCD39_MASK 0x2u
tushki7 0:60d829a0353a 1990 #define LCD_WF8B_BPBLCD39_SHIFT 1
tushki7 0:60d829a0353a 1991 #define LCD_WF8B_BPBLCD59_MASK 0x2u
tushki7 0:60d829a0353a 1992 #define LCD_WF8B_BPBLCD59_SHIFT 1
tushki7 0:60d829a0353a 1993 #define LCD_WF8B_BPBLCD61_MASK 0x2u
tushki7 0:60d829a0353a 1994 #define LCD_WF8B_BPBLCD61_SHIFT 1
tushki7 0:60d829a0353a 1995 #define LCD_WF8B_BPBLCD37_MASK 0x2u
tushki7 0:60d829a0353a 1996 #define LCD_WF8B_BPBLCD37_SHIFT 1
tushki7 0:60d829a0353a 1997 #define LCD_WF8B_BPBLCD31_MASK 0x2u
tushki7 0:60d829a0353a 1998 #define LCD_WF8B_BPBLCD31_SHIFT 1
tushki7 0:60d829a0353a 1999 #define LCD_WF8B_BPBLCD58_MASK 0x2u
tushki7 0:60d829a0353a 2000 #define LCD_WF8B_BPBLCD58_SHIFT 1
tushki7 0:60d829a0353a 2001 #define LCD_WF8B_BPBLCD18_MASK 0x2u
tushki7 0:60d829a0353a 2002 #define LCD_WF8B_BPBLCD18_SHIFT 1
tushki7 0:60d829a0353a 2003 #define LCD_WF8B_BPBLCD45_MASK 0x2u
tushki7 0:60d829a0353a 2004 #define LCD_WF8B_BPBLCD45_SHIFT 1
tushki7 0:60d829a0353a 2005 #define LCD_WF8B_BPBLCD27_MASK 0x2u
tushki7 0:60d829a0353a 2006 #define LCD_WF8B_BPBLCD27_SHIFT 1
tushki7 0:60d829a0353a 2007 #define LCD_WF8B_BPBLCD14_MASK 0x2u
tushki7 0:60d829a0353a 2008 #define LCD_WF8B_BPBLCD14_SHIFT 1
tushki7 0:60d829a0353a 2009 #define LCD_WF8B_BPBLCD51_MASK 0x2u
tushki7 0:60d829a0353a 2010 #define LCD_WF8B_BPBLCD51_SHIFT 1
tushki7 0:60d829a0353a 2011 #define LCD_WF8B_BPBLCD52_MASK 0x2u
tushki7 0:60d829a0353a 2012 #define LCD_WF8B_BPBLCD52_SHIFT 1
tushki7 0:60d829a0353a 2013 #define LCD_WF8B_BPBLCD4_MASK 0x2u
tushki7 0:60d829a0353a 2014 #define LCD_WF8B_BPBLCD4_SHIFT 1
tushki7 0:60d829a0353a 2015 #define LCD_WF8B_BPBLCD35_MASK 0x2u
tushki7 0:60d829a0353a 2016 #define LCD_WF8B_BPBLCD35_SHIFT 1
tushki7 0:60d829a0353a 2017 #define LCD_WF8B_BPBLCD17_MASK 0x2u
tushki7 0:60d829a0353a 2018 #define LCD_WF8B_BPBLCD17_SHIFT 1
tushki7 0:60d829a0353a 2019 #define LCD_WF8B_BPBLCD41_MASK 0x2u
tushki7 0:60d829a0353a 2020 #define LCD_WF8B_BPBLCD41_SHIFT 1
tushki7 0:60d829a0353a 2021 #define LCD_WF8B_BPBLCD11_MASK 0x2u
tushki7 0:60d829a0353a 2022 #define LCD_WF8B_BPBLCD11_SHIFT 1
tushki7 0:60d829a0353a 2023 #define LCD_WF8B_BPBLCD46_MASK 0x2u
tushki7 0:60d829a0353a 2024 #define LCD_WF8B_BPBLCD46_SHIFT 1
tushki7 0:60d829a0353a 2025 #define LCD_WF8B_BPBLCD57_MASK 0x2u
tushki7 0:60d829a0353a 2026 #define LCD_WF8B_BPBLCD57_SHIFT 1
tushki7 0:60d829a0353a 2027 #define LCD_WF8B_BPBLCD42_MASK 0x2u
tushki7 0:60d829a0353a 2028 #define LCD_WF8B_BPBLCD42_SHIFT 1
tushki7 0:60d829a0353a 2029 #define LCD_WF8B_BPBLCD5_MASK 0x2u
tushki7 0:60d829a0353a 2030 #define LCD_WF8B_BPBLCD5_SHIFT 1
tushki7 0:60d829a0353a 2031 #define LCD_WF8B_BPBLCD3_MASK 0x2u
tushki7 0:60d829a0353a 2032 #define LCD_WF8B_BPBLCD3_SHIFT 1
tushki7 0:60d829a0353a 2033 #define LCD_WF8B_BPBLCD16_MASK 0x2u
tushki7 0:60d829a0353a 2034 #define LCD_WF8B_BPBLCD16_SHIFT 1
tushki7 0:60d829a0353a 2035 #define LCD_WF8B_BPBLCD13_MASK 0x2u
tushki7 0:60d829a0353a 2036 #define LCD_WF8B_BPBLCD13_SHIFT 1
tushki7 0:60d829a0353a 2037 #define LCD_WF8B_BPCLCD10_MASK 0x4u
tushki7 0:60d829a0353a 2038 #define LCD_WF8B_BPCLCD10_SHIFT 2
tushki7 0:60d829a0353a 2039 #define LCD_WF8B_BPCLCD55_MASK 0x4u
tushki7 0:60d829a0353a 2040 #define LCD_WF8B_BPCLCD55_SHIFT 2
tushki7 0:60d829a0353a 2041 #define LCD_WF8B_BPCLCD2_MASK 0x4u
tushki7 0:60d829a0353a 2042 #define LCD_WF8B_BPCLCD2_SHIFT 2
tushki7 0:60d829a0353a 2043 #define LCD_WF8B_BPCLCD23_MASK 0x4u
tushki7 0:60d829a0353a 2044 #define LCD_WF8B_BPCLCD23_SHIFT 2
tushki7 0:60d829a0353a 2045 #define LCD_WF8B_BPCLCD48_MASK 0x4u
tushki7 0:60d829a0353a 2046 #define LCD_WF8B_BPCLCD48_SHIFT 2
tushki7 0:60d829a0353a 2047 #define LCD_WF8B_BPCLCD24_MASK 0x4u
tushki7 0:60d829a0353a 2048 #define LCD_WF8B_BPCLCD24_SHIFT 2
tushki7 0:60d829a0353a 2049 #define LCD_WF8B_BPCLCD60_MASK 0x4u
tushki7 0:60d829a0353a 2050 #define LCD_WF8B_BPCLCD60_SHIFT 2
tushki7 0:60d829a0353a 2051 #define LCD_WF8B_BPCLCD47_MASK 0x4u
tushki7 0:60d829a0353a 2052 #define LCD_WF8B_BPCLCD47_SHIFT 2
tushki7 0:60d829a0353a 2053 #define LCD_WF8B_BPCLCD22_MASK 0x4u
tushki7 0:60d829a0353a 2054 #define LCD_WF8B_BPCLCD22_SHIFT 2
tushki7 0:60d829a0353a 2055 #define LCD_WF8B_BPCLCD8_MASK 0x4u
tushki7 0:60d829a0353a 2056 #define LCD_WF8B_BPCLCD8_SHIFT 2
tushki7 0:60d829a0353a 2057 #define LCD_WF8B_BPCLCD21_MASK 0x4u
tushki7 0:60d829a0353a 2058 #define LCD_WF8B_BPCLCD21_SHIFT 2
tushki7 0:60d829a0353a 2059 #define LCD_WF8B_BPCLCD49_MASK 0x4u
tushki7 0:60d829a0353a 2060 #define LCD_WF8B_BPCLCD49_SHIFT 2
tushki7 0:60d829a0353a 2061 #define LCD_WF8B_BPCLCD25_MASK 0x4u
tushki7 0:60d829a0353a 2062 #define LCD_WF8B_BPCLCD25_SHIFT 2
tushki7 0:60d829a0353a 2063 #define LCD_WF8B_BPCLCD1_MASK 0x4u
tushki7 0:60d829a0353a 2064 #define LCD_WF8B_BPCLCD1_SHIFT 2
tushki7 0:60d829a0353a 2065 #define LCD_WF8B_BPCLCD20_MASK 0x4u
tushki7 0:60d829a0353a 2066 #define LCD_WF8B_BPCLCD20_SHIFT 2
tushki7 0:60d829a0353a 2067 #define LCD_WF8B_BPCLCD50_MASK 0x4u
tushki7 0:60d829a0353a 2068 #define LCD_WF8B_BPCLCD50_SHIFT 2
tushki7 0:60d829a0353a 2069 #define LCD_WF8B_BPCLCD19_MASK 0x4u
tushki7 0:60d829a0353a 2070 #define LCD_WF8B_BPCLCD19_SHIFT 2
tushki7 0:60d829a0353a 2071 #define LCD_WF8B_BPCLCD26_MASK 0x4u
tushki7 0:60d829a0353a 2072 #define LCD_WF8B_BPCLCD26_SHIFT 2
tushki7 0:60d829a0353a 2073 #define LCD_WF8B_BPCLCD59_MASK 0x4u
tushki7 0:60d829a0353a 2074 #define LCD_WF8B_BPCLCD59_SHIFT 2
tushki7 0:60d829a0353a 2075 #define LCD_WF8B_BPCLCD61_MASK 0x4u
tushki7 0:60d829a0353a 2076 #define LCD_WF8B_BPCLCD61_SHIFT 2
tushki7 0:60d829a0353a 2077 #define LCD_WF8B_BPCLCD46_MASK 0x4u
tushki7 0:60d829a0353a 2078 #define LCD_WF8B_BPCLCD46_SHIFT 2
tushki7 0:60d829a0353a 2079 #define LCD_WF8B_BPCLCD18_MASK 0x4u
tushki7 0:60d829a0353a 2080 #define LCD_WF8B_BPCLCD18_SHIFT 2
tushki7 0:60d829a0353a 2081 #define LCD_WF8B_BPCLCD5_MASK 0x4u
tushki7 0:60d829a0353a 2082 #define LCD_WF8B_BPCLCD5_SHIFT 2
tushki7 0:60d829a0353a 2083 #define LCD_WF8B_BPCLCD63_MASK 0x4u
tushki7 0:60d829a0353a 2084 #define LCD_WF8B_BPCLCD63_SHIFT 2
tushki7 0:60d829a0353a 2085 #define LCD_WF8B_BPCLCD27_MASK 0x4u
tushki7 0:60d829a0353a 2086 #define LCD_WF8B_BPCLCD27_SHIFT 2
tushki7 0:60d829a0353a 2087 #define LCD_WF8B_BPCLCD17_MASK 0x4u
tushki7 0:60d829a0353a 2088 #define LCD_WF8B_BPCLCD17_SHIFT 2
tushki7 0:60d829a0353a 2089 #define LCD_WF8B_BPCLCD51_MASK 0x4u
tushki7 0:60d829a0353a 2090 #define LCD_WF8B_BPCLCD51_SHIFT 2
tushki7 0:60d829a0353a 2091 #define LCD_WF8B_BPCLCD9_MASK 0x4u
tushki7 0:60d829a0353a 2092 #define LCD_WF8B_BPCLCD9_SHIFT 2
tushki7 0:60d829a0353a 2093 #define LCD_WF8B_BPCLCD54_MASK 0x4u
tushki7 0:60d829a0353a 2094 #define LCD_WF8B_BPCLCD54_SHIFT 2
tushki7 0:60d829a0353a 2095 #define LCD_WF8B_BPCLCD15_MASK 0x4u
tushki7 0:60d829a0353a 2096 #define LCD_WF8B_BPCLCD15_SHIFT 2
tushki7 0:60d829a0353a 2097 #define LCD_WF8B_BPCLCD16_MASK 0x4u
tushki7 0:60d829a0353a 2098 #define LCD_WF8B_BPCLCD16_SHIFT 2
tushki7 0:60d829a0353a 2099 #define LCD_WF8B_BPCLCD14_MASK 0x4u
tushki7 0:60d829a0353a 2100 #define LCD_WF8B_BPCLCD14_SHIFT 2
tushki7 0:60d829a0353a 2101 #define LCD_WF8B_BPCLCD32_MASK 0x4u
tushki7 0:60d829a0353a 2102 #define LCD_WF8B_BPCLCD32_SHIFT 2
tushki7 0:60d829a0353a 2103 #define LCD_WF8B_BPCLCD28_MASK 0x4u
tushki7 0:60d829a0353a 2104 #define LCD_WF8B_BPCLCD28_SHIFT 2
tushki7 0:60d829a0353a 2105 #define LCD_WF8B_BPCLCD53_MASK 0x4u
tushki7 0:60d829a0353a 2106 #define LCD_WF8B_BPCLCD53_SHIFT 2
tushki7 0:60d829a0353a 2107 #define LCD_WF8B_BPCLCD33_MASK 0x4u
tushki7 0:60d829a0353a 2108 #define LCD_WF8B_BPCLCD33_SHIFT 2
tushki7 0:60d829a0353a 2109 #define LCD_WF8B_BPCLCD0_MASK 0x4u
tushki7 0:60d829a0353a 2110 #define LCD_WF8B_BPCLCD0_SHIFT 2
tushki7 0:60d829a0353a 2111 #define LCD_WF8B_BPCLCD43_MASK 0x4u
tushki7 0:60d829a0353a 2112 #define LCD_WF8B_BPCLCD43_SHIFT 2
tushki7 0:60d829a0353a 2113 #define LCD_WF8B_BPCLCD7_MASK 0x4u
tushki7 0:60d829a0353a 2114 #define LCD_WF8B_BPCLCD7_SHIFT 2
tushki7 0:60d829a0353a 2115 #define LCD_WF8B_BPCLCD4_MASK 0x4u
tushki7 0:60d829a0353a 2116 #define LCD_WF8B_BPCLCD4_SHIFT 2
tushki7 0:60d829a0353a 2117 #define LCD_WF8B_BPCLCD34_MASK 0x4u
tushki7 0:60d829a0353a 2118 #define LCD_WF8B_BPCLCD34_SHIFT 2
tushki7 0:60d829a0353a 2119 #define LCD_WF8B_BPCLCD29_MASK 0x4u
tushki7 0:60d829a0353a 2120 #define LCD_WF8B_BPCLCD29_SHIFT 2
tushki7 0:60d829a0353a 2121 #define LCD_WF8B_BPCLCD45_MASK 0x4u
tushki7 0:60d829a0353a 2122 #define LCD_WF8B_BPCLCD45_SHIFT 2
tushki7 0:60d829a0353a 2123 #define LCD_WF8B_BPCLCD57_MASK 0x4u
tushki7 0:60d829a0353a 2124 #define LCD_WF8B_BPCLCD57_SHIFT 2
tushki7 0:60d829a0353a 2125 #define LCD_WF8B_BPCLCD42_MASK 0x4u
tushki7 0:60d829a0353a 2126 #define LCD_WF8B_BPCLCD42_SHIFT 2
tushki7 0:60d829a0353a 2127 #define LCD_WF8B_BPCLCD35_MASK 0x4u
tushki7 0:60d829a0353a 2128 #define LCD_WF8B_BPCLCD35_SHIFT 2
tushki7 0:60d829a0353a 2129 #define LCD_WF8B_BPCLCD13_MASK 0x4u
tushki7 0:60d829a0353a 2130 #define LCD_WF8B_BPCLCD13_SHIFT 2
tushki7 0:60d829a0353a 2131 #define LCD_WF8B_BPCLCD36_MASK 0x4u
tushki7 0:60d829a0353a 2132 #define LCD_WF8B_BPCLCD36_SHIFT 2
tushki7 0:60d829a0353a 2133 #define LCD_WF8B_BPCLCD30_MASK 0x4u
tushki7 0:60d829a0353a 2134 #define LCD_WF8B_BPCLCD30_SHIFT 2
tushki7 0:60d829a0353a 2135 #define LCD_WF8B_BPCLCD52_MASK 0x4u
tushki7 0:60d829a0353a 2136 #define LCD_WF8B_BPCLCD52_SHIFT 2
tushki7 0:60d829a0353a 2137 #define LCD_WF8B_BPCLCD58_MASK 0x4u
tushki7 0:60d829a0353a 2138 #define LCD_WF8B_BPCLCD58_SHIFT 2
tushki7 0:60d829a0353a 2139 #define LCD_WF8B_BPCLCD41_MASK 0x4u
tushki7 0:60d829a0353a 2140 #define LCD_WF8B_BPCLCD41_SHIFT 2
tushki7 0:60d829a0353a 2141 #define LCD_WF8B_BPCLCD37_MASK 0x4u
tushki7 0:60d829a0353a 2142 #define LCD_WF8B_BPCLCD37_SHIFT 2
tushki7 0:60d829a0353a 2143 #define LCD_WF8B_BPCLCD3_MASK 0x4u
tushki7 0:60d829a0353a 2144 #define LCD_WF8B_BPCLCD3_SHIFT 2
tushki7 0:60d829a0353a 2145 #define LCD_WF8B_BPCLCD12_MASK 0x4u
tushki7 0:60d829a0353a 2146 #define LCD_WF8B_BPCLCD12_SHIFT 2
tushki7 0:60d829a0353a 2147 #define LCD_WF8B_BPCLCD11_MASK 0x4u
tushki7 0:60d829a0353a 2148 #define LCD_WF8B_BPCLCD11_SHIFT 2
tushki7 0:60d829a0353a 2149 #define LCD_WF8B_BPCLCD38_MASK 0x4u
tushki7 0:60d829a0353a 2150 #define LCD_WF8B_BPCLCD38_SHIFT 2
tushki7 0:60d829a0353a 2151 #define LCD_WF8B_BPCLCD44_MASK 0x4u
tushki7 0:60d829a0353a 2152 #define LCD_WF8B_BPCLCD44_SHIFT 2
tushki7 0:60d829a0353a 2153 #define LCD_WF8B_BPCLCD31_MASK 0x4u
tushki7 0:60d829a0353a 2154 #define LCD_WF8B_BPCLCD31_SHIFT 2
tushki7 0:60d829a0353a 2155 #define LCD_WF8B_BPCLCD40_MASK 0x4u
tushki7 0:60d829a0353a 2156 #define LCD_WF8B_BPCLCD40_SHIFT 2
tushki7 0:60d829a0353a 2157 #define LCD_WF8B_BPCLCD62_MASK 0x4u
tushki7 0:60d829a0353a 2158 #define LCD_WF8B_BPCLCD62_SHIFT 2
tushki7 0:60d829a0353a 2159 #define LCD_WF8B_BPCLCD56_MASK 0x4u
tushki7 0:60d829a0353a 2160 #define LCD_WF8B_BPCLCD56_SHIFT 2
tushki7 0:60d829a0353a 2161 #define LCD_WF8B_BPCLCD39_MASK 0x4u
tushki7 0:60d829a0353a 2162 #define LCD_WF8B_BPCLCD39_SHIFT 2
tushki7 0:60d829a0353a 2163 #define LCD_WF8B_BPCLCD6_MASK 0x4u
tushki7 0:60d829a0353a 2164 #define LCD_WF8B_BPCLCD6_SHIFT 2
tushki7 0:60d829a0353a 2165 #define LCD_WF8B_BPDLCD47_MASK 0x8u
tushki7 0:60d829a0353a 2166 #define LCD_WF8B_BPDLCD47_SHIFT 3
tushki7 0:60d829a0353a 2167 #define LCD_WF8B_BPDLCD23_MASK 0x8u
tushki7 0:60d829a0353a 2168 #define LCD_WF8B_BPDLCD23_SHIFT 3
tushki7 0:60d829a0353a 2169 #define LCD_WF8B_BPDLCD48_MASK 0x8u
tushki7 0:60d829a0353a 2170 #define LCD_WF8B_BPDLCD48_SHIFT 3
tushki7 0:60d829a0353a 2171 #define LCD_WF8B_BPDLCD24_MASK 0x8u
tushki7 0:60d829a0353a 2172 #define LCD_WF8B_BPDLCD24_SHIFT 3
tushki7 0:60d829a0353a 2173 #define LCD_WF8B_BPDLCD15_MASK 0x8u
tushki7 0:60d829a0353a 2174 #define LCD_WF8B_BPDLCD15_SHIFT 3
tushki7 0:60d829a0353a 2175 #define LCD_WF8B_BPDLCD22_MASK 0x8u
tushki7 0:60d829a0353a 2176 #define LCD_WF8B_BPDLCD22_SHIFT 3
tushki7 0:60d829a0353a 2177 #define LCD_WF8B_BPDLCD60_MASK 0x8u
tushki7 0:60d829a0353a 2178 #define LCD_WF8B_BPDLCD60_SHIFT 3
tushki7 0:60d829a0353a 2179 #define LCD_WF8B_BPDLCD10_MASK 0x8u
tushki7 0:60d829a0353a 2180 #define LCD_WF8B_BPDLCD10_SHIFT 3
tushki7 0:60d829a0353a 2181 #define LCD_WF8B_BPDLCD21_MASK 0x8u
tushki7 0:60d829a0353a 2182 #define LCD_WF8B_BPDLCD21_SHIFT 3
tushki7 0:60d829a0353a 2183 #define LCD_WF8B_BPDLCD49_MASK 0x8u
tushki7 0:60d829a0353a 2184 #define LCD_WF8B_BPDLCD49_SHIFT 3
tushki7 0:60d829a0353a 2185 #define LCD_WF8B_BPDLCD1_MASK 0x8u
tushki7 0:60d829a0353a 2186 #define LCD_WF8B_BPDLCD1_SHIFT 3
tushki7 0:60d829a0353a 2187 #define LCD_WF8B_BPDLCD25_MASK 0x8u
tushki7 0:60d829a0353a 2188 #define LCD_WF8B_BPDLCD25_SHIFT 3
tushki7 0:60d829a0353a 2189 #define LCD_WF8B_BPDLCD20_MASK 0x8u
tushki7 0:60d829a0353a 2190 #define LCD_WF8B_BPDLCD20_SHIFT 3
tushki7 0:60d829a0353a 2191 #define LCD_WF8B_BPDLCD2_MASK 0x8u
tushki7 0:60d829a0353a 2192 #define LCD_WF8B_BPDLCD2_SHIFT 3
tushki7 0:60d829a0353a 2193 #define LCD_WF8B_BPDLCD55_MASK 0x8u
tushki7 0:60d829a0353a 2194 #define LCD_WF8B_BPDLCD55_SHIFT 3
tushki7 0:60d829a0353a 2195 #define LCD_WF8B_BPDLCD59_MASK 0x8u
tushki7 0:60d829a0353a 2196 #define LCD_WF8B_BPDLCD59_SHIFT 3
tushki7 0:60d829a0353a 2197 #define LCD_WF8B_BPDLCD5_MASK 0x8u
tushki7 0:60d829a0353a 2198 #define LCD_WF8B_BPDLCD5_SHIFT 3
tushki7 0:60d829a0353a 2199 #define LCD_WF8B_BPDLCD19_MASK 0x8u
tushki7 0:60d829a0353a 2200 #define LCD_WF8B_BPDLCD19_SHIFT 3
tushki7 0:60d829a0353a 2201 #define LCD_WF8B_BPDLCD6_MASK 0x8u
tushki7 0:60d829a0353a 2202 #define LCD_WF8B_BPDLCD6_SHIFT 3
tushki7 0:60d829a0353a 2203 #define LCD_WF8B_BPDLCD26_MASK 0x8u
tushki7 0:60d829a0353a 2204 #define LCD_WF8B_BPDLCD26_SHIFT 3
tushki7 0:60d829a0353a 2205 #define LCD_WF8B_BPDLCD0_MASK 0x8u
tushki7 0:60d829a0353a 2206 #define LCD_WF8B_BPDLCD0_SHIFT 3
tushki7 0:60d829a0353a 2207 #define LCD_WF8B_BPDLCD50_MASK 0x8u
tushki7 0:60d829a0353a 2208 #define LCD_WF8B_BPDLCD50_SHIFT 3
tushki7 0:60d829a0353a 2209 #define LCD_WF8B_BPDLCD46_MASK 0x8u
tushki7 0:60d829a0353a 2210 #define LCD_WF8B_BPDLCD46_SHIFT 3
tushki7 0:60d829a0353a 2211 #define LCD_WF8B_BPDLCD18_MASK 0x8u
tushki7 0:60d829a0353a 2212 #define LCD_WF8B_BPDLCD18_SHIFT 3
tushki7 0:60d829a0353a 2213 #define LCD_WF8B_BPDLCD61_MASK 0x8u
tushki7 0:60d829a0353a 2214 #define LCD_WF8B_BPDLCD61_SHIFT 3
tushki7 0:60d829a0353a 2215 #define LCD_WF8B_BPDLCD9_MASK 0x8u
tushki7 0:60d829a0353a 2216 #define LCD_WF8B_BPDLCD9_SHIFT 3
tushki7 0:60d829a0353a 2217 #define LCD_WF8B_BPDLCD17_MASK 0x8u
tushki7 0:60d829a0353a 2218 #define LCD_WF8B_BPDLCD17_SHIFT 3
tushki7 0:60d829a0353a 2219 #define LCD_WF8B_BPDLCD27_MASK 0x8u
tushki7 0:60d829a0353a 2220 #define LCD_WF8B_BPDLCD27_SHIFT 3
tushki7 0:60d829a0353a 2221 #define LCD_WF8B_BPDLCD53_MASK 0x8u
tushki7 0:60d829a0353a 2222 #define LCD_WF8B_BPDLCD53_SHIFT 3
tushki7 0:60d829a0353a 2223 #define LCD_WF8B_BPDLCD51_MASK 0x8u
tushki7 0:60d829a0353a 2224 #define LCD_WF8B_BPDLCD51_SHIFT 3
tushki7 0:60d829a0353a 2225 #define LCD_WF8B_BPDLCD54_MASK 0x8u
tushki7 0:60d829a0353a 2226 #define LCD_WF8B_BPDLCD54_SHIFT 3
tushki7 0:60d829a0353a 2227 #define LCD_WF8B_BPDLCD13_MASK 0x8u
tushki7 0:60d829a0353a 2228 #define LCD_WF8B_BPDLCD13_SHIFT 3
tushki7 0:60d829a0353a 2229 #define LCD_WF8B_BPDLCD16_MASK 0x8u
tushki7 0:60d829a0353a 2230 #define LCD_WF8B_BPDLCD16_SHIFT 3
tushki7 0:60d829a0353a 2231 #define LCD_WF8B_BPDLCD32_MASK 0x8u
tushki7 0:60d829a0353a 2232 #define LCD_WF8B_BPDLCD32_SHIFT 3
tushki7 0:60d829a0353a 2233 #define LCD_WF8B_BPDLCD14_MASK 0x8u
tushki7 0:60d829a0353a 2234 #define LCD_WF8B_BPDLCD14_SHIFT 3
tushki7 0:60d829a0353a 2235 #define LCD_WF8B_BPDLCD28_MASK 0x8u
tushki7 0:60d829a0353a 2236 #define LCD_WF8B_BPDLCD28_SHIFT 3
tushki7 0:60d829a0353a 2237 #define LCD_WF8B_BPDLCD43_MASK 0x8u
tushki7 0:60d829a0353a 2238 #define LCD_WF8B_BPDLCD43_SHIFT 3
tushki7 0:60d829a0353a 2239 #define LCD_WF8B_BPDLCD4_MASK 0x8u
tushki7 0:60d829a0353a 2240 #define LCD_WF8B_BPDLCD4_SHIFT 3
tushki7 0:60d829a0353a 2241 #define LCD_WF8B_BPDLCD45_MASK 0x8u
tushki7 0:60d829a0353a 2242 #define LCD_WF8B_BPDLCD45_SHIFT 3
tushki7 0:60d829a0353a 2243 #define LCD_WF8B_BPDLCD8_MASK 0x8u
tushki7 0:60d829a0353a 2244 #define LCD_WF8B_BPDLCD8_SHIFT 3
tushki7 0:60d829a0353a 2245 #define LCD_WF8B_BPDLCD62_MASK 0x8u
tushki7 0:60d829a0353a 2246 #define LCD_WF8B_BPDLCD62_SHIFT 3
tushki7 0:60d829a0353a 2247 #define LCD_WF8B_BPDLCD33_MASK 0x8u
tushki7 0:60d829a0353a 2248 #define LCD_WF8B_BPDLCD33_SHIFT 3
tushki7 0:60d829a0353a 2249 #define LCD_WF8B_BPDLCD34_MASK 0x8u
tushki7 0:60d829a0353a 2250 #define LCD_WF8B_BPDLCD34_SHIFT 3
tushki7 0:60d829a0353a 2251 #define LCD_WF8B_BPDLCD29_MASK 0x8u
tushki7 0:60d829a0353a 2252 #define LCD_WF8B_BPDLCD29_SHIFT 3
tushki7 0:60d829a0353a 2253 #define LCD_WF8B_BPDLCD58_MASK 0x8u
tushki7 0:60d829a0353a 2254 #define LCD_WF8B_BPDLCD58_SHIFT 3
tushki7 0:60d829a0353a 2255 #define LCD_WF8B_BPDLCD57_MASK 0x8u
tushki7 0:60d829a0353a 2256 #define LCD_WF8B_BPDLCD57_SHIFT 3
tushki7 0:60d829a0353a 2257 #define LCD_WF8B_BPDLCD42_MASK 0x8u
tushki7 0:60d829a0353a 2258 #define LCD_WF8B_BPDLCD42_SHIFT 3
tushki7 0:60d829a0353a 2259 #define LCD_WF8B_BPDLCD35_MASK 0x8u
tushki7 0:60d829a0353a 2260 #define LCD_WF8B_BPDLCD35_SHIFT 3
tushki7 0:60d829a0353a 2261 #define LCD_WF8B_BPDLCD52_MASK 0x8u
tushki7 0:60d829a0353a 2262 #define LCD_WF8B_BPDLCD52_SHIFT 3
tushki7 0:60d829a0353a 2263 #define LCD_WF8B_BPDLCD7_MASK 0x8u
tushki7 0:60d829a0353a 2264 #define LCD_WF8B_BPDLCD7_SHIFT 3
tushki7 0:60d829a0353a 2265 #define LCD_WF8B_BPDLCD36_MASK 0x8u
tushki7 0:60d829a0353a 2266 #define LCD_WF8B_BPDLCD36_SHIFT 3
tushki7 0:60d829a0353a 2267 #define LCD_WF8B_BPDLCD30_MASK 0x8u
tushki7 0:60d829a0353a 2268 #define LCD_WF8B_BPDLCD30_SHIFT 3
tushki7 0:60d829a0353a 2269 #define LCD_WF8B_BPDLCD41_MASK 0x8u
tushki7 0:60d829a0353a 2270 #define LCD_WF8B_BPDLCD41_SHIFT 3
tushki7 0:60d829a0353a 2271 #define LCD_WF8B_BPDLCD37_MASK 0x8u
tushki7 0:60d829a0353a 2272 #define LCD_WF8B_BPDLCD37_SHIFT 3
tushki7 0:60d829a0353a 2273 #define LCD_WF8B_BPDLCD44_MASK 0x8u
tushki7 0:60d829a0353a 2274 #define LCD_WF8B_BPDLCD44_SHIFT 3
tushki7 0:60d829a0353a 2275 #define LCD_WF8B_BPDLCD63_MASK 0x8u
tushki7 0:60d829a0353a 2276 #define LCD_WF8B_BPDLCD63_SHIFT 3
tushki7 0:60d829a0353a 2277 #define LCD_WF8B_BPDLCD38_MASK 0x8u
tushki7 0:60d829a0353a 2278 #define LCD_WF8B_BPDLCD38_SHIFT 3
tushki7 0:60d829a0353a 2279 #define LCD_WF8B_BPDLCD56_MASK 0x8u
tushki7 0:60d829a0353a 2280 #define LCD_WF8B_BPDLCD56_SHIFT 3
tushki7 0:60d829a0353a 2281 #define LCD_WF8B_BPDLCD40_MASK 0x8u
tushki7 0:60d829a0353a 2282 #define LCD_WF8B_BPDLCD40_SHIFT 3
tushki7 0:60d829a0353a 2283 #define LCD_WF8B_BPDLCD31_MASK 0x8u
tushki7 0:60d829a0353a 2284 #define LCD_WF8B_BPDLCD31_SHIFT 3
tushki7 0:60d829a0353a 2285 #define LCD_WF8B_BPDLCD12_MASK 0x8u
tushki7 0:60d829a0353a 2286 #define LCD_WF8B_BPDLCD12_SHIFT 3
tushki7 0:60d829a0353a 2287 #define LCD_WF8B_BPDLCD39_MASK 0x8u
tushki7 0:60d829a0353a 2288 #define LCD_WF8B_BPDLCD39_SHIFT 3
tushki7 0:60d829a0353a 2289 #define LCD_WF8B_BPDLCD3_MASK 0x8u
tushki7 0:60d829a0353a 2290 #define LCD_WF8B_BPDLCD3_SHIFT 3
tushki7 0:60d829a0353a 2291 #define LCD_WF8B_BPDLCD11_MASK 0x8u
tushki7 0:60d829a0353a 2292 #define LCD_WF8B_BPDLCD11_SHIFT 3
tushki7 0:60d829a0353a 2293 #define LCD_WF8B_BPELCD12_MASK 0x10u
tushki7 0:60d829a0353a 2294 #define LCD_WF8B_BPELCD12_SHIFT 4
tushki7 0:60d829a0353a 2295 #define LCD_WF8B_BPELCD39_MASK 0x10u
tushki7 0:60d829a0353a 2296 #define LCD_WF8B_BPELCD39_SHIFT 4
tushki7 0:60d829a0353a 2297 #define LCD_WF8B_BPELCD3_MASK 0x10u
tushki7 0:60d829a0353a 2298 #define LCD_WF8B_BPELCD3_SHIFT 4
tushki7 0:60d829a0353a 2299 #define LCD_WF8B_BPELCD38_MASK 0x10u
tushki7 0:60d829a0353a 2300 #define LCD_WF8B_BPELCD38_SHIFT 4
tushki7 0:60d829a0353a 2301 #define LCD_WF8B_BPELCD40_MASK 0x10u
tushki7 0:60d829a0353a 2302 #define LCD_WF8B_BPELCD40_SHIFT 4
tushki7 0:60d829a0353a 2303 #define LCD_WF8B_BPELCD37_MASK 0x10u
tushki7 0:60d829a0353a 2304 #define LCD_WF8B_BPELCD37_SHIFT 4
tushki7 0:60d829a0353a 2305 #define LCD_WF8B_BPELCD41_MASK 0x10u
tushki7 0:60d829a0353a 2306 #define LCD_WF8B_BPELCD41_SHIFT 4
tushki7 0:60d829a0353a 2307 #define LCD_WF8B_BPELCD36_MASK 0x10u
tushki7 0:60d829a0353a 2308 #define LCD_WF8B_BPELCD36_SHIFT 4
tushki7 0:60d829a0353a 2309 #define LCD_WF8B_BPELCD8_MASK 0x10u
tushki7 0:60d829a0353a 2310 #define LCD_WF8B_BPELCD8_SHIFT 4
tushki7 0:60d829a0353a 2311 #define LCD_WF8B_BPELCD35_MASK 0x10u
tushki7 0:60d829a0353a 2312 #define LCD_WF8B_BPELCD35_SHIFT 4
tushki7 0:60d829a0353a 2313 #define LCD_WF8B_BPELCD42_MASK 0x10u
tushki7 0:60d829a0353a 2314 #define LCD_WF8B_BPELCD42_SHIFT 4
tushki7 0:60d829a0353a 2315 #define LCD_WF8B_BPELCD34_MASK 0x10u
tushki7 0:60d829a0353a 2316 #define LCD_WF8B_BPELCD34_SHIFT 4
tushki7 0:60d829a0353a 2317 #define LCD_WF8B_BPELCD33_MASK 0x10u
tushki7 0:60d829a0353a 2318 #define LCD_WF8B_BPELCD33_SHIFT 4
tushki7 0:60d829a0353a 2319 #define LCD_WF8B_BPELCD11_MASK 0x10u
tushki7 0:60d829a0353a 2320 #define LCD_WF8B_BPELCD11_SHIFT 4
tushki7 0:60d829a0353a 2321 #define LCD_WF8B_BPELCD43_MASK 0x10u
tushki7 0:60d829a0353a 2322 #define LCD_WF8B_BPELCD43_SHIFT 4
tushki7 0:60d829a0353a 2323 #define LCD_WF8B_BPELCD32_MASK 0x10u
tushki7 0:60d829a0353a 2324 #define LCD_WF8B_BPELCD32_SHIFT 4
tushki7 0:60d829a0353a 2325 #define LCD_WF8B_BPELCD31_MASK 0x10u
tushki7 0:60d829a0353a 2326 #define LCD_WF8B_BPELCD31_SHIFT 4
tushki7 0:60d829a0353a 2327 #define LCD_WF8B_BPELCD44_MASK 0x10u
tushki7 0:60d829a0353a 2328 #define LCD_WF8B_BPELCD44_SHIFT 4
tushki7 0:60d829a0353a 2329 #define LCD_WF8B_BPELCD30_MASK 0x10u
tushki7 0:60d829a0353a 2330 #define LCD_WF8B_BPELCD30_SHIFT 4
tushki7 0:60d829a0353a 2331 #define LCD_WF8B_BPELCD29_MASK 0x10u
tushki7 0:60d829a0353a 2332 #define LCD_WF8B_BPELCD29_SHIFT 4
tushki7 0:60d829a0353a 2333 #define LCD_WF8B_BPELCD7_MASK 0x10u
tushki7 0:60d829a0353a 2334 #define LCD_WF8B_BPELCD7_SHIFT 4
tushki7 0:60d829a0353a 2335 #define LCD_WF8B_BPELCD45_MASK 0x10u
tushki7 0:60d829a0353a 2336 #define LCD_WF8B_BPELCD45_SHIFT 4
tushki7 0:60d829a0353a 2337 #define LCD_WF8B_BPELCD28_MASK 0x10u
tushki7 0:60d829a0353a 2338 #define LCD_WF8B_BPELCD28_SHIFT 4
tushki7 0:60d829a0353a 2339 #define LCD_WF8B_BPELCD2_MASK 0x10u
tushki7 0:60d829a0353a 2340 #define LCD_WF8B_BPELCD2_SHIFT 4
tushki7 0:60d829a0353a 2341 #define LCD_WF8B_BPELCD27_MASK 0x10u
tushki7 0:60d829a0353a 2342 #define LCD_WF8B_BPELCD27_SHIFT 4
tushki7 0:60d829a0353a 2343 #define LCD_WF8B_BPELCD46_MASK 0x10u
tushki7 0:60d829a0353a 2344 #define LCD_WF8B_BPELCD46_SHIFT 4
tushki7 0:60d829a0353a 2345 #define LCD_WF8B_BPELCD26_MASK 0x10u
tushki7 0:60d829a0353a 2346 #define LCD_WF8B_BPELCD26_SHIFT 4
tushki7 0:60d829a0353a 2347 #define LCD_WF8B_BPELCD10_MASK 0x10u
tushki7 0:60d829a0353a 2348 #define LCD_WF8B_BPELCD10_SHIFT 4
tushki7 0:60d829a0353a 2349 #define LCD_WF8B_BPELCD13_MASK 0x10u
tushki7 0:60d829a0353a 2350 #define LCD_WF8B_BPELCD13_SHIFT 4
tushki7 0:60d829a0353a 2351 #define LCD_WF8B_BPELCD25_MASK 0x10u
tushki7 0:60d829a0353a 2352 #define LCD_WF8B_BPELCD25_SHIFT 4
tushki7 0:60d829a0353a 2353 #define LCD_WF8B_BPELCD5_MASK 0x10u
tushki7 0:60d829a0353a 2354 #define LCD_WF8B_BPELCD5_SHIFT 4
tushki7 0:60d829a0353a 2355 #define LCD_WF8B_BPELCD24_MASK 0x10u
tushki7 0:60d829a0353a 2356 #define LCD_WF8B_BPELCD24_SHIFT 4
tushki7 0:60d829a0353a 2357 #define LCD_WF8B_BPELCD47_MASK 0x10u
tushki7 0:60d829a0353a 2358 #define LCD_WF8B_BPELCD47_SHIFT 4
tushki7 0:60d829a0353a 2359 #define LCD_WF8B_BPELCD23_MASK 0x10u
tushki7 0:60d829a0353a 2360 #define LCD_WF8B_BPELCD23_SHIFT 4
tushki7 0:60d829a0353a 2361 #define LCD_WF8B_BPELCD22_MASK 0x10u
tushki7 0:60d829a0353a 2362 #define LCD_WF8B_BPELCD22_SHIFT 4
tushki7 0:60d829a0353a 2363 #define LCD_WF8B_BPELCD48_MASK 0x10u
tushki7 0:60d829a0353a 2364 #define LCD_WF8B_BPELCD48_SHIFT 4
tushki7 0:60d829a0353a 2365 #define LCD_WF8B_BPELCD21_MASK 0x10u
tushki7 0:60d829a0353a 2366 #define LCD_WF8B_BPELCD21_SHIFT 4
tushki7 0:60d829a0353a 2367 #define LCD_WF8B_BPELCD49_MASK 0x10u
tushki7 0:60d829a0353a 2368 #define LCD_WF8B_BPELCD49_SHIFT 4
tushki7 0:60d829a0353a 2369 #define LCD_WF8B_BPELCD20_MASK 0x10u
tushki7 0:60d829a0353a 2370 #define LCD_WF8B_BPELCD20_SHIFT 4
tushki7 0:60d829a0353a 2371 #define LCD_WF8B_BPELCD19_MASK 0x10u
tushki7 0:60d829a0353a 2372 #define LCD_WF8B_BPELCD19_SHIFT 4
tushki7 0:60d829a0353a 2373 #define LCD_WF8B_BPELCD9_MASK 0x10u
tushki7 0:60d829a0353a 2374 #define LCD_WF8B_BPELCD9_SHIFT 4
tushki7 0:60d829a0353a 2375 #define LCD_WF8B_BPELCD50_MASK 0x10u
tushki7 0:60d829a0353a 2376 #define LCD_WF8B_BPELCD50_SHIFT 4
tushki7 0:60d829a0353a 2377 #define LCD_WF8B_BPELCD18_MASK 0x10u
tushki7 0:60d829a0353a 2378 #define LCD_WF8B_BPELCD18_SHIFT 4
tushki7 0:60d829a0353a 2379 #define LCD_WF8B_BPELCD6_MASK 0x10u
tushki7 0:60d829a0353a 2380 #define LCD_WF8B_BPELCD6_SHIFT 4
tushki7 0:60d829a0353a 2381 #define LCD_WF8B_BPELCD17_MASK 0x10u
tushki7 0:60d829a0353a 2382 #define LCD_WF8B_BPELCD17_SHIFT 4
tushki7 0:60d829a0353a 2383 #define LCD_WF8B_BPELCD51_MASK 0x10u
tushki7 0:60d829a0353a 2384 #define LCD_WF8B_BPELCD51_SHIFT 4
tushki7 0:60d829a0353a 2385 #define LCD_WF8B_BPELCD16_MASK 0x10u
tushki7 0:60d829a0353a 2386 #define LCD_WF8B_BPELCD16_SHIFT 4
tushki7 0:60d829a0353a 2387 #define LCD_WF8B_BPELCD56_MASK 0x10u
tushki7 0:60d829a0353a 2388 #define LCD_WF8B_BPELCD56_SHIFT 4
tushki7 0:60d829a0353a 2389 #define LCD_WF8B_BPELCD57_MASK 0x10u
tushki7 0:60d829a0353a 2390 #define LCD_WF8B_BPELCD57_SHIFT 4
tushki7 0:60d829a0353a 2391 #define LCD_WF8B_BPELCD52_MASK 0x10u
tushki7 0:60d829a0353a 2392 #define LCD_WF8B_BPELCD52_SHIFT 4
tushki7 0:60d829a0353a 2393 #define LCD_WF8B_BPELCD1_MASK 0x10u
tushki7 0:60d829a0353a 2394 #define LCD_WF8B_BPELCD1_SHIFT 4
tushki7 0:60d829a0353a 2395 #define LCD_WF8B_BPELCD58_MASK 0x10u
tushki7 0:60d829a0353a 2396 #define LCD_WF8B_BPELCD58_SHIFT 4
tushki7 0:60d829a0353a 2397 #define LCD_WF8B_BPELCD59_MASK 0x10u
tushki7 0:60d829a0353a 2398 #define LCD_WF8B_BPELCD59_SHIFT 4
tushki7 0:60d829a0353a 2399 #define LCD_WF8B_BPELCD53_MASK 0x10u
tushki7 0:60d829a0353a 2400 #define LCD_WF8B_BPELCD53_SHIFT 4
tushki7 0:60d829a0353a 2401 #define LCD_WF8B_BPELCD14_MASK 0x10u
tushki7 0:60d829a0353a 2402 #define LCD_WF8B_BPELCD14_SHIFT 4
tushki7 0:60d829a0353a 2403 #define LCD_WF8B_BPELCD0_MASK 0x10u
tushki7 0:60d829a0353a 2404 #define LCD_WF8B_BPELCD0_SHIFT 4
tushki7 0:60d829a0353a 2405 #define LCD_WF8B_BPELCD60_MASK 0x10u
tushki7 0:60d829a0353a 2406 #define LCD_WF8B_BPELCD60_SHIFT 4
tushki7 0:60d829a0353a 2407 #define LCD_WF8B_BPELCD15_MASK 0x10u
tushki7 0:60d829a0353a 2408 #define LCD_WF8B_BPELCD15_SHIFT 4
tushki7 0:60d829a0353a 2409 #define LCD_WF8B_BPELCD61_MASK 0x10u
tushki7 0:60d829a0353a 2410 #define LCD_WF8B_BPELCD61_SHIFT 4
tushki7 0:60d829a0353a 2411 #define LCD_WF8B_BPELCD54_MASK 0x10u
tushki7 0:60d829a0353a 2412 #define LCD_WF8B_BPELCD54_SHIFT 4
tushki7 0:60d829a0353a 2413 #define LCD_WF8B_BPELCD62_MASK 0x10u
tushki7 0:60d829a0353a 2414 #define LCD_WF8B_BPELCD62_SHIFT 4
tushki7 0:60d829a0353a 2415 #define LCD_WF8B_BPELCD63_MASK 0x10u
tushki7 0:60d829a0353a 2416 #define LCD_WF8B_BPELCD63_SHIFT 4
tushki7 0:60d829a0353a 2417 #define LCD_WF8B_BPELCD55_MASK 0x10u
tushki7 0:60d829a0353a 2418 #define LCD_WF8B_BPELCD55_SHIFT 4
tushki7 0:60d829a0353a 2419 #define LCD_WF8B_BPELCD4_MASK 0x10u
tushki7 0:60d829a0353a 2420 #define LCD_WF8B_BPELCD4_SHIFT 4
tushki7 0:60d829a0353a 2421 #define LCD_WF8B_BPFLCD13_MASK 0x20u
tushki7 0:60d829a0353a 2422 #define LCD_WF8B_BPFLCD13_SHIFT 5
tushki7 0:60d829a0353a 2423 #define LCD_WF8B_BPFLCD39_MASK 0x20u
tushki7 0:60d829a0353a 2424 #define LCD_WF8B_BPFLCD39_SHIFT 5
tushki7 0:60d829a0353a 2425 #define LCD_WF8B_BPFLCD55_MASK 0x20u
tushki7 0:60d829a0353a 2426 #define LCD_WF8B_BPFLCD55_SHIFT 5
tushki7 0:60d829a0353a 2427 #define LCD_WF8B_BPFLCD47_MASK 0x20u
tushki7 0:60d829a0353a 2428 #define LCD_WF8B_BPFLCD47_SHIFT 5
tushki7 0:60d829a0353a 2429 #define LCD_WF8B_BPFLCD63_MASK 0x20u
tushki7 0:60d829a0353a 2430 #define LCD_WF8B_BPFLCD63_SHIFT 5
tushki7 0:60d829a0353a 2431 #define LCD_WF8B_BPFLCD43_MASK 0x20u
tushki7 0:60d829a0353a 2432 #define LCD_WF8B_BPFLCD43_SHIFT 5
tushki7 0:60d829a0353a 2433 #define LCD_WF8B_BPFLCD5_MASK 0x20u
tushki7 0:60d829a0353a 2434 #define LCD_WF8B_BPFLCD5_SHIFT 5
tushki7 0:60d829a0353a 2435 #define LCD_WF8B_BPFLCD62_MASK 0x20u
tushki7 0:60d829a0353a 2436 #define LCD_WF8B_BPFLCD62_SHIFT 5
tushki7 0:60d829a0353a 2437 #define LCD_WF8B_BPFLCD14_MASK 0x20u
tushki7 0:60d829a0353a 2438 #define LCD_WF8B_BPFLCD14_SHIFT 5
tushki7 0:60d829a0353a 2439 #define LCD_WF8B_BPFLCD24_MASK 0x20u
tushki7 0:60d829a0353a 2440 #define LCD_WF8B_BPFLCD24_SHIFT 5
tushki7 0:60d829a0353a 2441 #define LCD_WF8B_BPFLCD54_MASK 0x20u
tushki7 0:60d829a0353a 2442 #define LCD_WF8B_BPFLCD54_SHIFT 5
tushki7 0:60d829a0353a 2443 #define LCD_WF8B_BPFLCD15_MASK 0x20u
tushki7 0:60d829a0353a 2444 #define LCD_WF8B_BPFLCD15_SHIFT 5
tushki7 0:60d829a0353a 2445 #define LCD_WF8B_BPFLCD32_MASK 0x20u
tushki7 0:60d829a0353a 2446 #define LCD_WF8B_BPFLCD32_SHIFT 5
tushki7 0:60d829a0353a 2447 #define LCD_WF8B_BPFLCD61_MASK 0x20u
tushki7 0:60d829a0353a 2448 #define LCD_WF8B_BPFLCD61_SHIFT 5
tushki7 0:60d829a0353a 2449 #define LCD_WF8B_BPFLCD25_MASK 0x20u
tushki7 0:60d829a0353a 2450 #define LCD_WF8B_BPFLCD25_SHIFT 5
tushki7 0:60d829a0353a 2451 #define LCD_WF8B_BPFLCD60_MASK 0x20u
tushki7 0:60d829a0353a 2452 #define LCD_WF8B_BPFLCD60_SHIFT 5
tushki7 0:60d829a0353a 2453 #define LCD_WF8B_BPFLCD41_MASK 0x20u
tushki7 0:60d829a0353a 2454 #define LCD_WF8B_BPFLCD41_SHIFT 5
tushki7 0:60d829a0353a 2455 #define LCD_WF8B_BPFLCD33_MASK 0x20u
tushki7 0:60d829a0353a 2456 #define LCD_WF8B_BPFLCD33_SHIFT 5
tushki7 0:60d829a0353a 2457 #define LCD_WF8B_BPFLCD53_MASK 0x20u
tushki7 0:60d829a0353a 2458 #define LCD_WF8B_BPFLCD53_SHIFT 5
tushki7 0:60d829a0353a 2459 #define LCD_WF8B_BPFLCD59_MASK 0x20u
tushki7 0:60d829a0353a 2460 #define LCD_WF8B_BPFLCD59_SHIFT 5
tushki7 0:60d829a0353a 2461 #define LCD_WF8B_BPFLCD0_MASK 0x20u
tushki7 0:60d829a0353a 2462 #define LCD_WF8B_BPFLCD0_SHIFT 5
tushki7 0:60d829a0353a 2463 #define LCD_WF8B_BPFLCD46_MASK 0x20u
tushki7 0:60d829a0353a 2464 #define LCD_WF8B_BPFLCD46_SHIFT 5
tushki7 0:60d829a0353a 2465 #define LCD_WF8B_BPFLCD58_MASK 0x20u
tushki7 0:60d829a0353a 2466 #define LCD_WF8B_BPFLCD58_SHIFT 5
tushki7 0:60d829a0353a 2467 #define LCD_WF8B_BPFLCD26_MASK 0x20u
tushki7 0:60d829a0353a 2468 #define LCD_WF8B_BPFLCD26_SHIFT 5
tushki7 0:60d829a0353a 2469 #define LCD_WF8B_BPFLCD36_MASK 0x20u
tushki7 0:60d829a0353a 2470 #define LCD_WF8B_BPFLCD36_SHIFT 5
tushki7 0:60d829a0353a 2471 #define LCD_WF8B_BPFLCD10_MASK 0x20u
tushki7 0:60d829a0353a 2472 #define LCD_WF8B_BPFLCD10_SHIFT 5
tushki7 0:60d829a0353a 2473 #define LCD_WF8B_BPFLCD52_MASK 0x20u
tushki7 0:60d829a0353a 2474 #define LCD_WF8B_BPFLCD52_SHIFT 5
tushki7 0:60d829a0353a 2475 #define LCD_WF8B_BPFLCD57_MASK 0x20u
tushki7 0:60d829a0353a 2476 #define LCD_WF8B_BPFLCD57_SHIFT 5
tushki7 0:60d829a0353a 2477 #define LCD_WF8B_BPFLCD27_MASK 0x20u
tushki7 0:60d829a0353a 2478 #define LCD_WF8B_BPFLCD27_SHIFT 5
tushki7 0:60d829a0353a 2479 #define LCD_WF8B_BPFLCD11_MASK 0x20u
tushki7 0:60d829a0353a 2480 #define LCD_WF8B_BPFLCD11_SHIFT 5
tushki7 0:60d829a0353a 2481 #define LCD_WF8B_BPFLCD56_MASK 0x20u
tushki7 0:60d829a0353a 2482 #define LCD_WF8B_BPFLCD56_SHIFT 5
tushki7 0:60d829a0353a 2483 #define LCD_WF8B_BPFLCD1_MASK 0x20u
tushki7 0:60d829a0353a 2484 #define LCD_WF8B_BPFLCD1_SHIFT 5
tushki7 0:60d829a0353a 2485 #define LCD_WF8B_BPFLCD8_MASK 0x20u
tushki7 0:60d829a0353a 2486 #define LCD_WF8B_BPFLCD8_SHIFT 5
tushki7 0:60d829a0353a 2487 #define LCD_WF8B_BPFLCD40_MASK 0x20u
tushki7 0:60d829a0353a 2488 #define LCD_WF8B_BPFLCD40_SHIFT 5
tushki7 0:60d829a0353a 2489 #define LCD_WF8B_BPFLCD51_MASK 0x20u
tushki7 0:60d829a0353a 2490 #define LCD_WF8B_BPFLCD51_SHIFT 5
tushki7 0:60d829a0353a 2491 #define LCD_WF8B_BPFLCD16_MASK 0x20u
tushki7 0:60d829a0353a 2492 #define LCD_WF8B_BPFLCD16_SHIFT 5
tushki7 0:60d829a0353a 2493 #define LCD_WF8B_BPFLCD45_MASK 0x20u
tushki7 0:60d829a0353a 2494 #define LCD_WF8B_BPFLCD45_SHIFT 5
tushki7 0:60d829a0353a 2495 #define LCD_WF8B_BPFLCD6_MASK 0x20u
tushki7 0:60d829a0353a 2496 #define LCD_WF8B_BPFLCD6_SHIFT 5
tushki7 0:60d829a0353a 2497 #define LCD_WF8B_BPFLCD17_MASK 0x20u
tushki7 0:60d829a0353a 2498 #define LCD_WF8B_BPFLCD17_SHIFT 5
tushki7 0:60d829a0353a 2499 #define LCD_WF8B_BPFLCD28_MASK 0x20u
tushki7 0:60d829a0353a 2500 #define LCD_WF8B_BPFLCD28_SHIFT 5
tushki7 0:60d829a0353a 2501 #define LCD_WF8B_BPFLCD42_MASK 0x20u
tushki7 0:60d829a0353a 2502 #define LCD_WF8B_BPFLCD42_SHIFT 5
tushki7 0:60d829a0353a 2503 #define LCD_WF8B_BPFLCD29_MASK 0x20u
tushki7 0:60d829a0353a 2504 #define LCD_WF8B_BPFLCD29_SHIFT 5
tushki7 0:60d829a0353a 2505 #define LCD_WF8B_BPFLCD50_MASK 0x20u
tushki7 0:60d829a0353a 2506 #define LCD_WF8B_BPFLCD50_SHIFT 5
tushki7 0:60d829a0353a 2507 #define LCD_WF8B_BPFLCD18_MASK 0x20u
tushki7 0:60d829a0353a 2508 #define LCD_WF8B_BPFLCD18_SHIFT 5
tushki7 0:60d829a0353a 2509 #define LCD_WF8B_BPFLCD34_MASK 0x20u
tushki7 0:60d829a0353a 2510 #define LCD_WF8B_BPFLCD34_SHIFT 5
tushki7 0:60d829a0353a 2511 #define LCD_WF8B_BPFLCD19_MASK 0x20u
tushki7 0:60d829a0353a 2512 #define LCD_WF8B_BPFLCD19_SHIFT 5
tushki7 0:60d829a0353a 2513 #define LCD_WF8B_BPFLCD2_MASK 0x20u
tushki7 0:60d829a0353a 2514 #define LCD_WF8B_BPFLCD2_SHIFT 5
tushki7 0:60d829a0353a 2515 #define LCD_WF8B_BPFLCD9_MASK 0x20u
tushki7 0:60d829a0353a 2516 #define LCD_WF8B_BPFLCD9_SHIFT 5
tushki7 0:60d829a0353a 2517 #define LCD_WF8B_BPFLCD3_MASK 0x20u
tushki7 0:60d829a0353a 2518 #define LCD_WF8B_BPFLCD3_SHIFT 5
tushki7 0:60d829a0353a 2519 #define LCD_WF8B_BPFLCD37_MASK 0x20u
tushki7 0:60d829a0353a 2520 #define LCD_WF8B_BPFLCD37_SHIFT 5
tushki7 0:60d829a0353a 2521 #define LCD_WF8B_BPFLCD49_MASK 0x20u
tushki7 0:60d829a0353a 2522 #define LCD_WF8B_BPFLCD49_SHIFT 5
tushki7 0:60d829a0353a 2523 #define LCD_WF8B_BPFLCD20_MASK 0x20u
tushki7 0:60d829a0353a 2524 #define LCD_WF8B_BPFLCD20_SHIFT 5
tushki7 0:60d829a0353a 2525 #define LCD_WF8B_BPFLCD44_MASK 0x20u
tushki7 0:60d829a0353a 2526 #define LCD_WF8B_BPFLCD44_SHIFT 5
tushki7 0:60d829a0353a 2527 #define LCD_WF8B_BPFLCD30_MASK 0x20u
tushki7 0:60d829a0353a 2528 #define LCD_WF8B_BPFLCD30_SHIFT 5
tushki7 0:60d829a0353a 2529 #define LCD_WF8B_BPFLCD21_MASK 0x20u
tushki7 0:60d829a0353a 2530 #define LCD_WF8B_BPFLCD21_SHIFT 5
tushki7 0:60d829a0353a 2531 #define LCD_WF8B_BPFLCD35_MASK 0x20u
tushki7 0:60d829a0353a 2532 #define LCD_WF8B_BPFLCD35_SHIFT 5
tushki7 0:60d829a0353a 2533 #define LCD_WF8B_BPFLCD4_MASK 0x20u
tushki7 0:60d829a0353a 2534 #define LCD_WF8B_BPFLCD4_SHIFT 5
tushki7 0:60d829a0353a 2535 #define LCD_WF8B_BPFLCD31_MASK 0x20u
tushki7 0:60d829a0353a 2536 #define LCD_WF8B_BPFLCD31_SHIFT 5
tushki7 0:60d829a0353a 2537 #define LCD_WF8B_BPFLCD48_MASK 0x20u
tushki7 0:60d829a0353a 2538 #define LCD_WF8B_BPFLCD48_SHIFT 5
tushki7 0:60d829a0353a 2539 #define LCD_WF8B_BPFLCD7_MASK 0x20u
tushki7 0:60d829a0353a 2540 #define LCD_WF8B_BPFLCD7_SHIFT 5
tushki7 0:60d829a0353a 2541 #define LCD_WF8B_BPFLCD22_MASK 0x20u
tushki7 0:60d829a0353a 2542 #define LCD_WF8B_BPFLCD22_SHIFT 5
tushki7 0:60d829a0353a 2543 #define LCD_WF8B_BPFLCD38_MASK 0x20u
tushki7 0:60d829a0353a 2544 #define LCD_WF8B_BPFLCD38_SHIFT 5
tushki7 0:60d829a0353a 2545 #define LCD_WF8B_BPFLCD12_MASK 0x20u
tushki7 0:60d829a0353a 2546 #define LCD_WF8B_BPFLCD12_SHIFT 5
tushki7 0:60d829a0353a 2547 #define LCD_WF8B_BPFLCD23_MASK 0x20u
tushki7 0:60d829a0353a 2548 #define LCD_WF8B_BPFLCD23_SHIFT 5
tushki7 0:60d829a0353a 2549 #define LCD_WF8B_BPGLCD14_MASK 0x40u
tushki7 0:60d829a0353a 2550 #define LCD_WF8B_BPGLCD14_SHIFT 6
tushki7 0:60d829a0353a 2551 #define LCD_WF8B_BPGLCD55_MASK 0x40u
tushki7 0:60d829a0353a 2552 #define LCD_WF8B_BPGLCD55_SHIFT 6
tushki7 0:60d829a0353a 2553 #define LCD_WF8B_BPGLCD63_MASK 0x40u
tushki7 0:60d829a0353a 2554 #define LCD_WF8B_BPGLCD63_SHIFT 6
tushki7 0:60d829a0353a 2555 #define LCD_WF8B_BPGLCD15_MASK 0x40u
tushki7 0:60d829a0353a 2556 #define LCD_WF8B_BPGLCD15_SHIFT 6
tushki7 0:60d829a0353a 2557 #define LCD_WF8B_BPGLCD62_MASK 0x40u
tushki7 0:60d829a0353a 2558 #define LCD_WF8B_BPGLCD62_SHIFT 6
tushki7 0:60d829a0353a 2559 #define LCD_WF8B_BPGLCD54_MASK 0x40u
tushki7 0:60d829a0353a 2560 #define LCD_WF8B_BPGLCD54_SHIFT 6
tushki7 0:60d829a0353a 2561 #define LCD_WF8B_BPGLCD61_MASK 0x40u
tushki7 0:60d829a0353a 2562 #define LCD_WF8B_BPGLCD61_SHIFT 6
tushki7 0:60d829a0353a 2563 #define LCD_WF8B_BPGLCD60_MASK 0x40u
tushki7 0:60d829a0353a 2564 #define LCD_WF8B_BPGLCD60_SHIFT 6
tushki7 0:60d829a0353a 2565 #define LCD_WF8B_BPGLCD59_MASK 0x40u
tushki7 0:60d829a0353a 2566 #define LCD_WF8B_BPGLCD59_SHIFT 6
tushki7 0:60d829a0353a 2567 #define LCD_WF8B_BPGLCD53_MASK 0x40u
tushki7 0:60d829a0353a 2568 #define LCD_WF8B_BPGLCD53_SHIFT 6
tushki7 0:60d829a0353a 2569 #define LCD_WF8B_BPGLCD58_MASK 0x40u
tushki7 0:60d829a0353a 2570 #define LCD_WF8B_BPGLCD58_SHIFT 6
tushki7 0:60d829a0353a 2571 #define LCD_WF8B_BPGLCD0_MASK 0x40u
tushki7 0:60d829a0353a 2572 #define LCD_WF8B_BPGLCD0_SHIFT 6
tushki7 0:60d829a0353a 2573 #define LCD_WF8B_BPGLCD57_MASK 0x40u
tushki7 0:60d829a0353a 2574 #define LCD_WF8B_BPGLCD57_SHIFT 6
tushki7 0:60d829a0353a 2575 #define LCD_WF8B_BPGLCD52_MASK 0x40u
tushki7 0:60d829a0353a 2576 #define LCD_WF8B_BPGLCD52_SHIFT 6
tushki7 0:60d829a0353a 2577 #define LCD_WF8B_BPGLCD7_MASK 0x40u
tushki7 0:60d829a0353a 2578 #define LCD_WF8B_BPGLCD7_SHIFT 6
tushki7 0:60d829a0353a 2579 #define LCD_WF8B_BPGLCD56_MASK 0x40u
tushki7 0:60d829a0353a 2580 #define LCD_WF8B_BPGLCD56_SHIFT 6
tushki7 0:60d829a0353a 2581 #define LCD_WF8B_BPGLCD6_MASK 0x40u
tushki7 0:60d829a0353a 2582 #define LCD_WF8B_BPGLCD6_SHIFT 6
tushki7 0:60d829a0353a 2583 #define LCD_WF8B_BPGLCD51_MASK 0x40u
tushki7 0:60d829a0353a 2584 #define LCD_WF8B_BPGLCD51_SHIFT 6
tushki7 0:60d829a0353a 2585 #define LCD_WF8B_BPGLCD16_MASK 0x40u
tushki7 0:60d829a0353a 2586 #define LCD_WF8B_BPGLCD16_SHIFT 6
tushki7 0:60d829a0353a 2587 #define LCD_WF8B_BPGLCD1_MASK 0x40u
tushki7 0:60d829a0353a 2588 #define LCD_WF8B_BPGLCD1_SHIFT 6
tushki7 0:60d829a0353a 2589 #define LCD_WF8B_BPGLCD17_MASK 0x40u
tushki7 0:60d829a0353a 2590 #define LCD_WF8B_BPGLCD17_SHIFT 6
tushki7 0:60d829a0353a 2591 #define LCD_WF8B_BPGLCD50_MASK 0x40u
tushki7 0:60d829a0353a 2592 #define LCD_WF8B_BPGLCD50_SHIFT 6
tushki7 0:60d829a0353a 2593 #define LCD_WF8B_BPGLCD18_MASK 0x40u
tushki7 0:60d829a0353a 2594 #define LCD_WF8B_BPGLCD18_SHIFT 6
tushki7 0:60d829a0353a 2595 #define LCD_WF8B_BPGLCD19_MASK 0x40u
tushki7 0:60d829a0353a 2596 #define LCD_WF8B_BPGLCD19_SHIFT 6
tushki7 0:60d829a0353a 2597 #define LCD_WF8B_BPGLCD8_MASK 0x40u
tushki7 0:60d829a0353a 2598 #define LCD_WF8B_BPGLCD8_SHIFT 6
tushki7 0:60d829a0353a 2599 #define LCD_WF8B_BPGLCD49_MASK 0x40u
tushki7 0:60d829a0353a 2600 #define LCD_WF8B_BPGLCD49_SHIFT 6
tushki7 0:60d829a0353a 2601 #define LCD_WF8B_BPGLCD20_MASK 0x40u
tushki7 0:60d829a0353a 2602 #define LCD_WF8B_BPGLCD20_SHIFT 6
tushki7 0:60d829a0353a 2603 #define LCD_WF8B_BPGLCD9_MASK 0x40u
tushki7 0:60d829a0353a 2604 #define LCD_WF8B_BPGLCD9_SHIFT 6
tushki7 0:60d829a0353a 2605 #define LCD_WF8B_BPGLCD21_MASK 0x40u
tushki7 0:60d829a0353a 2606 #define LCD_WF8B_BPGLCD21_SHIFT 6
tushki7 0:60d829a0353a 2607 #define LCD_WF8B_BPGLCD13_MASK 0x40u
tushki7 0:60d829a0353a 2608 #define LCD_WF8B_BPGLCD13_SHIFT 6
tushki7 0:60d829a0353a 2609 #define LCD_WF8B_BPGLCD48_MASK 0x40u
tushki7 0:60d829a0353a 2610 #define LCD_WF8B_BPGLCD48_SHIFT 6
tushki7 0:60d829a0353a 2611 #define LCD_WF8B_BPGLCD22_MASK 0x40u
tushki7 0:60d829a0353a 2612 #define LCD_WF8B_BPGLCD22_SHIFT 6
tushki7 0:60d829a0353a 2613 #define LCD_WF8B_BPGLCD5_MASK 0x40u
tushki7 0:60d829a0353a 2614 #define LCD_WF8B_BPGLCD5_SHIFT 6
tushki7 0:60d829a0353a 2615 #define LCD_WF8B_BPGLCD47_MASK 0x40u
tushki7 0:60d829a0353a 2616 #define LCD_WF8B_BPGLCD47_SHIFT 6
tushki7 0:60d829a0353a 2617 #define LCD_WF8B_BPGLCD23_MASK 0x40u
tushki7 0:60d829a0353a 2618 #define LCD_WF8B_BPGLCD23_SHIFT 6
tushki7 0:60d829a0353a 2619 #define LCD_WF8B_BPGLCD24_MASK 0x40u
tushki7 0:60d829a0353a 2620 #define LCD_WF8B_BPGLCD24_SHIFT 6
tushki7 0:60d829a0353a 2621 #define LCD_WF8B_BPGLCD25_MASK 0x40u
tushki7 0:60d829a0353a 2622 #define LCD_WF8B_BPGLCD25_SHIFT 6
tushki7 0:60d829a0353a 2623 #define LCD_WF8B_BPGLCD46_MASK 0x40u
tushki7 0:60d829a0353a 2624 #define LCD_WF8B_BPGLCD46_SHIFT 6
tushki7 0:60d829a0353a 2625 #define LCD_WF8B_BPGLCD26_MASK 0x40u
tushki7 0:60d829a0353a 2626 #define LCD_WF8B_BPGLCD26_SHIFT 6
tushki7 0:60d829a0353a 2627 #define LCD_WF8B_BPGLCD27_MASK 0x40u
tushki7 0:60d829a0353a 2628 #define LCD_WF8B_BPGLCD27_SHIFT 6
tushki7 0:60d829a0353a 2629 #define LCD_WF8B_BPGLCD10_MASK 0x40u
tushki7 0:60d829a0353a 2630 #define LCD_WF8B_BPGLCD10_SHIFT 6
tushki7 0:60d829a0353a 2631 #define LCD_WF8B_BPGLCD45_MASK 0x40u
tushki7 0:60d829a0353a 2632 #define LCD_WF8B_BPGLCD45_SHIFT 6
tushki7 0:60d829a0353a 2633 #define LCD_WF8B_BPGLCD28_MASK 0x40u
tushki7 0:60d829a0353a 2634 #define LCD_WF8B_BPGLCD28_SHIFT 6
tushki7 0:60d829a0353a 2635 #define LCD_WF8B_BPGLCD29_MASK 0x40u
tushki7 0:60d829a0353a 2636 #define LCD_WF8B_BPGLCD29_SHIFT 6
tushki7 0:60d829a0353a 2637 #define LCD_WF8B_BPGLCD4_MASK 0x40u
tushki7 0:60d829a0353a 2638 #define LCD_WF8B_BPGLCD4_SHIFT 6
tushki7 0:60d829a0353a 2639 #define LCD_WF8B_BPGLCD44_MASK 0x40u
tushki7 0:60d829a0353a 2640 #define LCD_WF8B_BPGLCD44_SHIFT 6
tushki7 0:60d829a0353a 2641 #define LCD_WF8B_BPGLCD30_MASK 0x40u
tushki7 0:60d829a0353a 2642 #define LCD_WF8B_BPGLCD30_SHIFT 6
tushki7 0:60d829a0353a 2643 #define LCD_WF8B_BPGLCD2_MASK 0x40u
tushki7 0:60d829a0353a 2644 #define LCD_WF8B_BPGLCD2_SHIFT 6
tushki7 0:60d829a0353a 2645 #define LCD_WF8B_BPGLCD31_MASK 0x40u
tushki7 0:60d829a0353a 2646 #define LCD_WF8B_BPGLCD31_SHIFT 6
tushki7 0:60d829a0353a 2647 #define LCD_WF8B_BPGLCD43_MASK 0x40u
tushki7 0:60d829a0353a 2648 #define LCD_WF8B_BPGLCD43_SHIFT 6
tushki7 0:60d829a0353a 2649 #define LCD_WF8B_BPGLCD32_MASK 0x40u
tushki7 0:60d829a0353a 2650 #define LCD_WF8B_BPGLCD32_SHIFT 6
tushki7 0:60d829a0353a 2651 #define LCD_WF8B_BPGLCD33_MASK 0x40u
tushki7 0:60d829a0353a 2652 #define LCD_WF8B_BPGLCD33_SHIFT 6
tushki7 0:60d829a0353a 2653 #define LCD_WF8B_BPGLCD42_MASK 0x40u
tushki7 0:60d829a0353a 2654 #define LCD_WF8B_BPGLCD42_SHIFT 6
tushki7 0:60d829a0353a 2655 #define LCD_WF8B_BPGLCD34_MASK 0x40u
tushki7 0:60d829a0353a 2656 #define LCD_WF8B_BPGLCD34_SHIFT 6
tushki7 0:60d829a0353a 2657 #define LCD_WF8B_BPGLCD11_MASK 0x40u
tushki7 0:60d829a0353a 2658 #define LCD_WF8B_BPGLCD11_SHIFT 6
tushki7 0:60d829a0353a 2659 #define LCD_WF8B_BPGLCD35_MASK 0x40u
tushki7 0:60d829a0353a 2660 #define LCD_WF8B_BPGLCD35_SHIFT 6
tushki7 0:60d829a0353a 2661 #define LCD_WF8B_BPGLCD12_MASK 0x40u
tushki7 0:60d829a0353a 2662 #define LCD_WF8B_BPGLCD12_SHIFT 6
tushki7 0:60d829a0353a 2663 #define LCD_WF8B_BPGLCD41_MASK 0x40u
tushki7 0:60d829a0353a 2664 #define LCD_WF8B_BPGLCD41_SHIFT 6
tushki7 0:60d829a0353a 2665 #define LCD_WF8B_BPGLCD36_MASK 0x40u
tushki7 0:60d829a0353a 2666 #define LCD_WF8B_BPGLCD36_SHIFT 6
tushki7 0:60d829a0353a 2667 #define LCD_WF8B_BPGLCD3_MASK 0x40u
tushki7 0:60d829a0353a 2668 #define LCD_WF8B_BPGLCD3_SHIFT 6
tushki7 0:60d829a0353a 2669 #define LCD_WF8B_BPGLCD37_MASK 0x40u
tushki7 0:60d829a0353a 2670 #define LCD_WF8B_BPGLCD37_SHIFT 6
tushki7 0:60d829a0353a 2671 #define LCD_WF8B_BPGLCD40_MASK 0x40u
tushki7 0:60d829a0353a 2672 #define LCD_WF8B_BPGLCD40_SHIFT 6
tushki7 0:60d829a0353a 2673 #define LCD_WF8B_BPGLCD38_MASK 0x40u
tushki7 0:60d829a0353a 2674 #define LCD_WF8B_BPGLCD38_SHIFT 6
tushki7 0:60d829a0353a 2675 #define LCD_WF8B_BPGLCD39_MASK 0x40u
tushki7 0:60d829a0353a 2676 #define LCD_WF8B_BPGLCD39_SHIFT 6
tushki7 0:60d829a0353a 2677 #define LCD_WF8B_BPHLCD63_MASK 0x80u
tushki7 0:60d829a0353a 2678 #define LCD_WF8B_BPHLCD63_SHIFT 7
tushki7 0:60d829a0353a 2679 #define LCD_WF8B_BPHLCD62_MASK 0x80u
tushki7 0:60d829a0353a 2680 #define LCD_WF8B_BPHLCD62_SHIFT 7
tushki7 0:60d829a0353a 2681 #define LCD_WF8B_BPHLCD61_MASK 0x80u
tushki7 0:60d829a0353a 2682 #define LCD_WF8B_BPHLCD61_SHIFT 7
tushki7 0:60d829a0353a 2683 #define LCD_WF8B_BPHLCD60_MASK 0x80u
tushki7 0:60d829a0353a 2684 #define LCD_WF8B_BPHLCD60_SHIFT 7
tushki7 0:60d829a0353a 2685 #define LCD_WF8B_BPHLCD59_MASK 0x80u
tushki7 0:60d829a0353a 2686 #define LCD_WF8B_BPHLCD59_SHIFT 7
tushki7 0:60d829a0353a 2687 #define LCD_WF8B_BPHLCD58_MASK 0x80u
tushki7 0:60d829a0353a 2688 #define LCD_WF8B_BPHLCD58_SHIFT 7
tushki7 0:60d829a0353a 2689 #define LCD_WF8B_BPHLCD57_MASK 0x80u
tushki7 0:60d829a0353a 2690 #define LCD_WF8B_BPHLCD57_SHIFT 7
tushki7 0:60d829a0353a 2691 #define LCD_WF8B_BPHLCD0_MASK 0x80u
tushki7 0:60d829a0353a 2692 #define LCD_WF8B_BPHLCD0_SHIFT 7
tushki7 0:60d829a0353a 2693 #define LCD_WF8B_BPHLCD56_MASK 0x80u
tushki7 0:60d829a0353a 2694 #define LCD_WF8B_BPHLCD56_SHIFT 7
tushki7 0:60d829a0353a 2695 #define LCD_WF8B_BPHLCD55_MASK 0x80u
tushki7 0:60d829a0353a 2696 #define LCD_WF8B_BPHLCD55_SHIFT 7
tushki7 0:60d829a0353a 2697 #define LCD_WF8B_BPHLCD54_MASK 0x80u
tushki7 0:60d829a0353a 2698 #define LCD_WF8B_BPHLCD54_SHIFT 7
tushki7 0:60d829a0353a 2699 #define LCD_WF8B_BPHLCD53_MASK 0x80u
tushki7 0:60d829a0353a 2700 #define LCD_WF8B_BPHLCD53_SHIFT 7
tushki7 0:60d829a0353a 2701 #define LCD_WF8B_BPHLCD52_MASK 0x80u
tushki7 0:60d829a0353a 2702 #define LCD_WF8B_BPHLCD52_SHIFT 7
tushki7 0:60d829a0353a 2703 #define LCD_WF8B_BPHLCD51_MASK 0x80u
tushki7 0:60d829a0353a 2704 #define LCD_WF8B_BPHLCD51_SHIFT 7
tushki7 0:60d829a0353a 2705 #define LCD_WF8B_BPHLCD50_MASK 0x80u
tushki7 0:60d829a0353a 2706 #define LCD_WF8B_BPHLCD50_SHIFT 7
tushki7 0:60d829a0353a 2707 #define LCD_WF8B_BPHLCD1_MASK 0x80u
tushki7 0:60d829a0353a 2708 #define LCD_WF8B_BPHLCD1_SHIFT 7
tushki7 0:60d829a0353a 2709 #define LCD_WF8B_BPHLCD49_MASK 0x80u
tushki7 0:60d829a0353a 2710 #define LCD_WF8B_BPHLCD49_SHIFT 7
tushki7 0:60d829a0353a 2711 #define LCD_WF8B_BPHLCD48_MASK 0x80u
tushki7 0:60d829a0353a 2712 #define LCD_WF8B_BPHLCD48_SHIFT 7
tushki7 0:60d829a0353a 2713 #define LCD_WF8B_BPHLCD47_MASK 0x80u
tushki7 0:60d829a0353a 2714 #define LCD_WF8B_BPHLCD47_SHIFT 7
tushki7 0:60d829a0353a 2715 #define LCD_WF8B_BPHLCD46_MASK 0x80u
tushki7 0:60d829a0353a 2716 #define LCD_WF8B_BPHLCD46_SHIFT 7
tushki7 0:60d829a0353a 2717 #define LCD_WF8B_BPHLCD45_MASK 0x80u
tushki7 0:60d829a0353a 2718 #define LCD_WF8B_BPHLCD45_SHIFT 7
tushki7 0:60d829a0353a 2719 #define LCD_WF8B_BPHLCD44_MASK 0x80u
tushki7 0:60d829a0353a 2720 #define LCD_WF8B_BPHLCD44_SHIFT 7
tushki7 0:60d829a0353a 2721 #define LCD_WF8B_BPHLCD43_MASK 0x80u
tushki7 0:60d829a0353a 2722 #define LCD_WF8B_BPHLCD43_SHIFT 7
tushki7 0:60d829a0353a 2723 #define LCD_WF8B_BPHLCD2_MASK 0x80u
tushki7 0:60d829a0353a 2724 #define LCD_WF8B_BPHLCD2_SHIFT 7
tushki7 0:60d829a0353a 2725 #define LCD_WF8B_BPHLCD42_MASK 0x80u
tushki7 0:60d829a0353a 2726 #define LCD_WF8B_BPHLCD42_SHIFT 7
tushki7 0:60d829a0353a 2727 #define LCD_WF8B_BPHLCD41_MASK 0x80u
tushki7 0:60d829a0353a 2728 #define LCD_WF8B_BPHLCD41_SHIFT 7
tushki7 0:60d829a0353a 2729 #define LCD_WF8B_BPHLCD40_MASK 0x80u
tushki7 0:60d829a0353a 2730 #define LCD_WF8B_BPHLCD40_SHIFT 7
tushki7 0:60d829a0353a 2731 #define LCD_WF8B_BPHLCD39_MASK 0x80u
tushki7 0:60d829a0353a 2732 #define LCD_WF8B_BPHLCD39_SHIFT 7
tushki7 0:60d829a0353a 2733 #define LCD_WF8B_BPHLCD38_MASK 0x80u
tushki7 0:60d829a0353a 2734 #define LCD_WF8B_BPHLCD38_SHIFT 7
tushki7 0:60d829a0353a 2735 #define LCD_WF8B_BPHLCD37_MASK 0x80u
tushki7 0:60d829a0353a 2736 #define LCD_WF8B_BPHLCD37_SHIFT 7
tushki7 0:60d829a0353a 2737 #define LCD_WF8B_BPHLCD36_MASK 0x80u
tushki7 0:60d829a0353a 2738 #define LCD_WF8B_BPHLCD36_SHIFT 7
tushki7 0:60d829a0353a 2739 #define LCD_WF8B_BPHLCD3_MASK 0x80u
tushki7 0:60d829a0353a 2740 #define LCD_WF8B_BPHLCD3_SHIFT 7
tushki7 0:60d829a0353a 2741 #define LCD_WF8B_BPHLCD35_MASK 0x80u
tushki7 0:60d829a0353a 2742 #define LCD_WF8B_BPHLCD35_SHIFT 7
tushki7 0:60d829a0353a 2743 #define LCD_WF8B_BPHLCD34_MASK 0x80u
tushki7 0:60d829a0353a 2744 #define LCD_WF8B_BPHLCD34_SHIFT 7
tushki7 0:60d829a0353a 2745 #define LCD_WF8B_BPHLCD33_MASK 0x80u
tushki7 0:60d829a0353a 2746 #define LCD_WF8B_BPHLCD33_SHIFT 7
tushki7 0:60d829a0353a 2747 #define LCD_WF8B_BPHLCD32_MASK 0x80u
tushki7 0:60d829a0353a 2748 #define LCD_WF8B_BPHLCD32_SHIFT 7
tushki7 0:60d829a0353a 2749 #define LCD_WF8B_BPHLCD31_MASK 0x80u
tushki7 0:60d829a0353a 2750 #define LCD_WF8B_BPHLCD31_SHIFT 7
tushki7 0:60d829a0353a 2751 #define LCD_WF8B_BPHLCD30_MASK 0x80u
tushki7 0:60d829a0353a 2752 #define LCD_WF8B_BPHLCD30_SHIFT 7
tushki7 0:60d829a0353a 2753 #define LCD_WF8B_BPHLCD29_MASK 0x80u
tushki7 0:60d829a0353a 2754 #define LCD_WF8B_BPHLCD29_SHIFT 7
tushki7 0:60d829a0353a 2755 #define LCD_WF8B_BPHLCD4_MASK 0x80u
tushki7 0:60d829a0353a 2756 #define LCD_WF8B_BPHLCD4_SHIFT 7
tushki7 0:60d829a0353a 2757 #define LCD_WF8B_BPHLCD28_MASK 0x80u
tushki7 0:60d829a0353a 2758 #define LCD_WF8B_BPHLCD28_SHIFT 7
tushki7 0:60d829a0353a 2759 #define LCD_WF8B_BPHLCD27_MASK 0x80u
tushki7 0:60d829a0353a 2760 #define LCD_WF8B_BPHLCD27_SHIFT 7
tushki7 0:60d829a0353a 2761 #define LCD_WF8B_BPHLCD26_MASK 0x80u
tushki7 0:60d829a0353a 2762 #define LCD_WF8B_BPHLCD26_SHIFT 7
tushki7 0:60d829a0353a 2763 #define LCD_WF8B_BPHLCD25_MASK 0x80u
tushki7 0:60d829a0353a 2764 #define LCD_WF8B_BPHLCD25_SHIFT 7
tushki7 0:60d829a0353a 2765 #define LCD_WF8B_BPHLCD24_MASK 0x80u
tushki7 0:60d829a0353a 2766 #define LCD_WF8B_BPHLCD24_SHIFT 7
tushki7 0:60d829a0353a 2767 #define LCD_WF8B_BPHLCD23_MASK 0x80u
tushki7 0:60d829a0353a 2768 #define LCD_WF8B_BPHLCD23_SHIFT 7
tushki7 0:60d829a0353a 2769 #define LCD_WF8B_BPHLCD22_MASK 0x80u
tushki7 0:60d829a0353a 2770 #define LCD_WF8B_BPHLCD22_SHIFT 7
tushki7 0:60d829a0353a 2771 #define LCD_WF8B_BPHLCD5_MASK 0x80u
tushki7 0:60d829a0353a 2772 #define LCD_WF8B_BPHLCD5_SHIFT 7
tushki7 0:60d829a0353a 2773 #define LCD_WF8B_BPHLCD21_MASK 0x80u
tushki7 0:60d829a0353a 2774 #define LCD_WF8B_BPHLCD21_SHIFT 7
tushki7 0:60d829a0353a 2775 #define LCD_WF8B_BPHLCD20_MASK 0x80u
tushki7 0:60d829a0353a 2776 #define LCD_WF8B_BPHLCD20_SHIFT 7
tushki7 0:60d829a0353a 2777 #define LCD_WF8B_BPHLCD19_MASK 0x80u
tushki7 0:60d829a0353a 2778 #define LCD_WF8B_BPHLCD19_SHIFT 7
tushki7 0:60d829a0353a 2779 #define LCD_WF8B_BPHLCD18_MASK 0x80u
tushki7 0:60d829a0353a 2780 #define LCD_WF8B_BPHLCD18_SHIFT 7
tushki7 0:60d829a0353a 2781 #define LCD_WF8B_BPHLCD17_MASK 0x80u
tushki7 0:60d829a0353a 2782 #define LCD_WF8B_BPHLCD17_SHIFT 7
tushki7 0:60d829a0353a 2783 #define LCD_WF8B_BPHLCD16_MASK 0x80u
tushki7 0:60d829a0353a 2784 #define LCD_WF8B_BPHLCD16_SHIFT 7
tushki7 0:60d829a0353a 2785 #define LCD_WF8B_BPHLCD15_MASK 0x80u
tushki7 0:60d829a0353a 2786 #define LCD_WF8B_BPHLCD15_SHIFT 7
tushki7 0:60d829a0353a 2787 #define LCD_WF8B_BPHLCD6_MASK 0x80u
tushki7 0:60d829a0353a 2788 #define LCD_WF8B_BPHLCD6_SHIFT 7
tushki7 0:60d829a0353a 2789 #define LCD_WF8B_BPHLCD14_MASK 0x80u
tushki7 0:60d829a0353a 2790 #define LCD_WF8B_BPHLCD14_SHIFT 7
tushki7 0:60d829a0353a 2791 #define LCD_WF8B_BPHLCD13_MASK 0x80u
tushki7 0:60d829a0353a 2792 #define LCD_WF8B_BPHLCD13_SHIFT 7
tushki7 0:60d829a0353a 2793 #define LCD_WF8B_BPHLCD12_MASK 0x80u
tushki7 0:60d829a0353a 2794 #define LCD_WF8B_BPHLCD12_SHIFT 7
tushki7 0:60d829a0353a 2795 #define LCD_WF8B_BPHLCD11_MASK 0x80u
tushki7 0:60d829a0353a 2796 #define LCD_WF8B_BPHLCD11_SHIFT 7
tushki7 0:60d829a0353a 2797 #define LCD_WF8B_BPHLCD10_MASK 0x80u
tushki7 0:60d829a0353a 2798 #define LCD_WF8B_BPHLCD10_SHIFT 7
tushki7 0:60d829a0353a 2799 #define LCD_WF8B_BPHLCD9_MASK 0x80u
tushki7 0:60d829a0353a 2800 #define LCD_WF8B_BPHLCD9_SHIFT 7
tushki7 0:60d829a0353a 2801 #define LCD_WF8B_BPHLCD8_MASK 0x80u
tushki7 0:60d829a0353a 2802 #define LCD_WF8B_BPHLCD8_SHIFT 7
tushki7 0:60d829a0353a 2803 #define LCD_WF8B_BPHLCD7_MASK 0x80u
tushki7 0:60d829a0353a 2804 #define LCD_WF8B_BPHLCD7_SHIFT 7
tushki7 0:60d829a0353a 2805
tushki7 0:60d829a0353a 2806 /*!
tushki7 0:60d829a0353a 2807 * @}
tushki7 0:60d829a0353a 2808 */ /* end of group LCD_Register_Masks */
tushki7 0:60d829a0353a 2809
tushki7 0:60d829a0353a 2810
tushki7 0:60d829a0353a 2811 /* LCD - Peripheral instance base addresses */
tushki7 0:60d829a0353a 2812 /** Peripheral LCD base address */
tushki7 0:60d829a0353a 2813 #define LCD_BASE (0x40053000u)
tushki7 0:60d829a0353a 2814 /** Peripheral LCD base pointer */
tushki7 0:60d829a0353a 2815 #define LCD ((LCD_Type *)LCD_BASE)
tushki7 0:60d829a0353a 2816 /** Array initializer of LCD peripheral base pointers */
tushki7 0:60d829a0353a 2817 #define LCD_BASES { LCD }
tushki7 0:60d829a0353a 2818
tushki7 0:60d829a0353a 2819 /*!
tushki7 0:60d829a0353a 2820 * @}
tushki7 0:60d829a0353a 2821 */ /* end of group LCD_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 2822
tushki7 0:60d829a0353a 2823
tushki7 0:60d829a0353a 2824 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 2825 -- LLWU Peripheral Access Layer
tushki7 0:60d829a0353a 2826 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 2827
tushki7 0:60d829a0353a 2828 /*!
tushki7 0:60d829a0353a 2829 * @addtogroup LLWU_Peripheral_Access_Layer LLWU Peripheral Access Layer
tushki7 0:60d829a0353a 2830 * @{
tushki7 0:60d829a0353a 2831 */
tushki7 0:60d829a0353a 2832
tushki7 0:60d829a0353a 2833 /** LLWU - Register Layout Typedef */
tushki7 0:60d829a0353a 2834 typedef struct {
tushki7 0:60d829a0353a 2835 __IO uint8_t PE1; /**< LLWU Pin Enable 1 register, offset: 0x0 */
tushki7 0:60d829a0353a 2836 __IO uint8_t PE2; /**< LLWU Pin Enable 2 register, offset: 0x1 */
tushki7 0:60d829a0353a 2837 __IO uint8_t PE3; /**< LLWU Pin Enable 3 register, offset: 0x2 */
tushki7 0:60d829a0353a 2838 __IO uint8_t PE4; /**< LLWU Pin Enable 4 register, offset: 0x3 */
tushki7 0:60d829a0353a 2839 __IO uint8_t ME; /**< LLWU Module Enable register, offset: 0x4 */
tushki7 0:60d829a0353a 2840 __IO uint8_t F1; /**< LLWU Flag 1 register, offset: 0x5 */
tushki7 0:60d829a0353a 2841 __IO uint8_t F2; /**< LLWU Flag 2 register, offset: 0x6 */
tushki7 0:60d829a0353a 2842 __I uint8_t F3; /**< LLWU Flag 3 register, offset: 0x7 */
tushki7 0:60d829a0353a 2843 __IO uint8_t FILT1; /**< LLWU Pin Filter 1 register, offset: 0x8 */
tushki7 0:60d829a0353a 2844 __IO uint8_t FILT2; /**< LLWU Pin Filter 2 register, offset: 0x9 */
tushki7 0:60d829a0353a 2845 } LLWU_Type;
tushki7 0:60d829a0353a 2846
tushki7 0:60d829a0353a 2847 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 2848 -- LLWU Register Masks
tushki7 0:60d829a0353a 2849 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 2850
tushki7 0:60d829a0353a 2851 /*!
tushki7 0:60d829a0353a 2852 * @addtogroup LLWU_Register_Masks LLWU Register Masks
tushki7 0:60d829a0353a 2853 * @{
tushki7 0:60d829a0353a 2854 */
tushki7 0:60d829a0353a 2855
tushki7 0:60d829a0353a 2856 /* PE1 Bit Fields */
tushki7 0:60d829a0353a 2857 #define LLWU_PE1_WUPE0_MASK 0x3u
tushki7 0:60d829a0353a 2858 #define LLWU_PE1_WUPE0_SHIFT 0
tushki7 0:60d829a0353a 2859 #define LLWU_PE1_WUPE0(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE1_WUPE0_SHIFT))&LLWU_PE1_WUPE0_MASK)
tushki7 0:60d829a0353a 2860 #define LLWU_PE1_WUPE1_MASK 0xCu
tushki7 0:60d829a0353a 2861 #define LLWU_PE1_WUPE1_SHIFT 2
tushki7 0:60d829a0353a 2862 #define LLWU_PE1_WUPE1(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE1_WUPE1_SHIFT))&LLWU_PE1_WUPE1_MASK)
tushki7 0:60d829a0353a 2863 #define LLWU_PE1_WUPE2_MASK 0x30u
tushki7 0:60d829a0353a 2864 #define LLWU_PE1_WUPE2_SHIFT 4
tushki7 0:60d829a0353a 2865 #define LLWU_PE1_WUPE2(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE1_WUPE2_SHIFT))&LLWU_PE1_WUPE2_MASK)
tushki7 0:60d829a0353a 2866 #define LLWU_PE1_WUPE3_MASK 0xC0u
tushki7 0:60d829a0353a 2867 #define LLWU_PE1_WUPE3_SHIFT 6
tushki7 0:60d829a0353a 2868 #define LLWU_PE1_WUPE3(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE1_WUPE3_SHIFT))&LLWU_PE1_WUPE3_MASK)
tushki7 0:60d829a0353a 2869 /* PE2 Bit Fields */
tushki7 0:60d829a0353a 2870 #define LLWU_PE2_WUPE4_MASK 0x3u
tushki7 0:60d829a0353a 2871 #define LLWU_PE2_WUPE4_SHIFT 0
tushki7 0:60d829a0353a 2872 #define LLWU_PE2_WUPE4(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE2_WUPE4_SHIFT))&LLWU_PE2_WUPE4_MASK)
tushki7 0:60d829a0353a 2873 #define LLWU_PE2_WUPE5_MASK 0xCu
tushki7 0:60d829a0353a 2874 #define LLWU_PE2_WUPE5_SHIFT 2
tushki7 0:60d829a0353a 2875 #define LLWU_PE2_WUPE5(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE2_WUPE5_SHIFT))&LLWU_PE2_WUPE5_MASK)
tushki7 0:60d829a0353a 2876 #define LLWU_PE2_WUPE6_MASK 0x30u
tushki7 0:60d829a0353a 2877 #define LLWU_PE2_WUPE6_SHIFT 4
tushki7 0:60d829a0353a 2878 #define LLWU_PE2_WUPE6(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE2_WUPE6_SHIFT))&LLWU_PE2_WUPE6_MASK)
tushki7 0:60d829a0353a 2879 #define LLWU_PE2_WUPE7_MASK 0xC0u
tushki7 0:60d829a0353a 2880 #define LLWU_PE2_WUPE7_SHIFT 6
tushki7 0:60d829a0353a 2881 #define LLWU_PE2_WUPE7(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE2_WUPE7_SHIFT))&LLWU_PE2_WUPE7_MASK)
tushki7 0:60d829a0353a 2882 /* PE3 Bit Fields */
tushki7 0:60d829a0353a 2883 #define LLWU_PE3_WUPE8_MASK 0x3u
tushki7 0:60d829a0353a 2884 #define LLWU_PE3_WUPE8_SHIFT 0
tushki7 0:60d829a0353a 2885 #define LLWU_PE3_WUPE8(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE3_WUPE8_SHIFT))&LLWU_PE3_WUPE8_MASK)
tushki7 0:60d829a0353a 2886 #define LLWU_PE3_WUPE9_MASK 0xCu
tushki7 0:60d829a0353a 2887 #define LLWU_PE3_WUPE9_SHIFT 2
tushki7 0:60d829a0353a 2888 #define LLWU_PE3_WUPE9(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE3_WUPE9_SHIFT))&LLWU_PE3_WUPE9_MASK)
tushki7 0:60d829a0353a 2889 #define LLWU_PE3_WUPE10_MASK 0x30u
tushki7 0:60d829a0353a 2890 #define LLWU_PE3_WUPE10_SHIFT 4
tushki7 0:60d829a0353a 2891 #define LLWU_PE3_WUPE10(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE3_WUPE10_SHIFT))&LLWU_PE3_WUPE10_MASK)
tushki7 0:60d829a0353a 2892 #define LLWU_PE3_WUPE11_MASK 0xC0u
tushki7 0:60d829a0353a 2893 #define LLWU_PE3_WUPE11_SHIFT 6
tushki7 0:60d829a0353a 2894 #define LLWU_PE3_WUPE11(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE3_WUPE11_SHIFT))&LLWU_PE3_WUPE11_MASK)
tushki7 0:60d829a0353a 2895 /* PE4 Bit Fields */
tushki7 0:60d829a0353a 2896 #define LLWU_PE4_WUPE12_MASK 0x3u
tushki7 0:60d829a0353a 2897 #define LLWU_PE4_WUPE12_SHIFT 0
tushki7 0:60d829a0353a 2898 #define LLWU_PE4_WUPE12(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE4_WUPE12_SHIFT))&LLWU_PE4_WUPE12_MASK)
tushki7 0:60d829a0353a 2899 #define LLWU_PE4_WUPE13_MASK 0xCu
tushki7 0:60d829a0353a 2900 #define LLWU_PE4_WUPE13_SHIFT 2
tushki7 0:60d829a0353a 2901 #define LLWU_PE4_WUPE13(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE4_WUPE13_SHIFT))&LLWU_PE4_WUPE13_MASK)
tushki7 0:60d829a0353a 2902 #define LLWU_PE4_WUPE14_MASK 0x30u
tushki7 0:60d829a0353a 2903 #define LLWU_PE4_WUPE14_SHIFT 4
tushki7 0:60d829a0353a 2904 #define LLWU_PE4_WUPE14(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE4_WUPE14_SHIFT))&LLWU_PE4_WUPE14_MASK)
tushki7 0:60d829a0353a 2905 #define LLWU_PE4_WUPE15_MASK 0xC0u
tushki7 0:60d829a0353a 2906 #define LLWU_PE4_WUPE15_SHIFT 6
tushki7 0:60d829a0353a 2907 #define LLWU_PE4_WUPE15(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE4_WUPE15_SHIFT))&LLWU_PE4_WUPE15_MASK)
tushki7 0:60d829a0353a 2908 /* ME Bit Fields */
tushki7 0:60d829a0353a 2909 #define LLWU_ME_WUME0_MASK 0x1u
tushki7 0:60d829a0353a 2910 #define LLWU_ME_WUME0_SHIFT 0
tushki7 0:60d829a0353a 2911 #define LLWU_ME_WUME1_MASK 0x2u
tushki7 0:60d829a0353a 2912 #define LLWU_ME_WUME1_SHIFT 1
tushki7 0:60d829a0353a 2913 #define LLWU_ME_WUME2_MASK 0x4u
tushki7 0:60d829a0353a 2914 #define LLWU_ME_WUME2_SHIFT 2
tushki7 0:60d829a0353a 2915 #define LLWU_ME_WUME3_MASK 0x8u
tushki7 0:60d829a0353a 2916 #define LLWU_ME_WUME3_SHIFT 3
tushki7 0:60d829a0353a 2917 #define LLWU_ME_WUME4_MASK 0x10u
tushki7 0:60d829a0353a 2918 #define LLWU_ME_WUME4_SHIFT 4
tushki7 0:60d829a0353a 2919 #define LLWU_ME_WUME5_MASK 0x20u
tushki7 0:60d829a0353a 2920 #define LLWU_ME_WUME5_SHIFT 5
tushki7 0:60d829a0353a 2921 #define LLWU_ME_WUME6_MASK 0x40u
tushki7 0:60d829a0353a 2922 #define LLWU_ME_WUME6_SHIFT 6
tushki7 0:60d829a0353a 2923 #define LLWU_ME_WUME7_MASK 0x80u
tushki7 0:60d829a0353a 2924 #define LLWU_ME_WUME7_SHIFT 7
tushki7 0:60d829a0353a 2925 /* F1 Bit Fields */
tushki7 0:60d829a0353a 2926 #define LLWU_F1_WUF0_MASK 0x1u
tushki7 0:60d829a0353a 2927 #define LLWU_F1_WUF0_SHIFT 0
tushki7 0:60d829a0353a 2928 #define LLWU_F1_WUF1_MASK 0x2u
tushki7 0:60d829a0353a 2929 #define LLWU_F1_WUF1_SHIFT 1
tushki7 0:60d829a0353a 2930 #define LLWU_F1_WUF2_MASK 0x4u
tushki7 0:60d829a0353a 2931 #define LLWU_F1_WUF2_SHIFT 2
tushki7 0:60d829a0353a 2932 #define LLWU_F1_WUF3_MASK 0x8u
tushki7 0:60d829a0353a 2933 #define LLWU_F1_WUF3_SHIFT 3
tushki7 0:60d829a0353a 2934 #define LLWU_F1_WUF4_MASK 0x10u
tushki7 0:60d829a0353a 2935 #define LLWU_F1_WUF4_SHIFT 4
tushki7 0:60d829a0353a 2936 #define LLWU_F1_WUF5_MASK 0x20u
tushki7 0:60d829a0353a 2937 #define LLWU_F1_WUF5_SHIFT 5
tushki7 0:60d829a0353a 2938 #define LLWU_F1_WUF6_MASK 0x40u
tushki7 0:60d829a0353a 2939 #define LLWU_F1_WUF6_SHIFT 6
tushki7 0:60d829a0353a 2940 #define LLWU_F1_WUF7_MASK 0x80u
tushki7 0:60d829a0353a 2941 #define LLWU_F1_WUF7_SHIFT 7
tushki7 0:60d829a0353a 2942 /* F2 Bit Fields */
tushki7 0:60d829a0353a 2943 #define LLWU_F2_WUF8_MASK 0x1u
tushki7 0:60d829a0353a 2944 #define LLWU_F2_WUF8_SHIFT 0
tushki7 0:60d829a0353a 2945 #define LLWU_F2_WUF9_MASK 0x2u
tushki7 0:60d829a0353a 2946 #define LLWU_F2_WUF9_SHIFT 1
tushki7 0:60d829a0353a 2947 #define LLWU_F2_WUF10_MASK 0x4u
tushki7 0:60d829a0353a 2948 #define LLWU_F2_WUF10_SHIFT 2
tushki7 0:60d829a0353a 2949 #define LLWU_F2_WUF11_MASK 0x8u
tushki7 0:60d829a0353a 2950 #define LLWU_F2_WUF11_SHIFT 3
tushki7 0:60d829a0353a 2951 #define LLWU_F2_WUF12_MASK 0x10u
tushki7 0:60d829a0353a 2952 #define LLWU_F2_WUF12_SHIFT 4
tushki7 0:60d829a0353a 2953 #define LLWU_F2_WUF13_MASK 0x20u
tushki7 0:60d829a0353a 2954 #define LLWU_F2_WUF13_SHIFT 5
tushki7 0:60d829a0353a 2955 #define LLWU_F2_WUF14_MASK 0x40u
tushki7 0:60d829a0353a 2956 #define LLWU_F2_WUF14_SHIFT 6
tushki7 0:60d829a0353a 2957 #define LLWU_F2_WUF15_MASK 0x80u
tushki7 0:60d829a0353a 2958 #define LLWU_F2_WUF15_SHIFT 7
tushki7 0:60d829a0353a 2959 /* F3 Bit Fields */
tushki7 0:60d829a0353a 2960 #define LLWU_F3_MWUF0_MASK 0x1u
tushki7 0:60d829a0353a 2961 #define LLWU_F3_MWUF0_SHIFT 0
tushki7 0:60d829a0353a 2962 #define LLWU_F3_MWUF1_MASK 0x2u
tushki7 0:60d829a0353a 2963 #define LLWU_F3_MWUF1_SHIFT 1
tushki7 0:60d829a0353a 2964 #define LLWU_F3_MWUF2_MASK 0x4u
tushki7 0:60d829a0353a 2965 #define LLWU_F3_MWUF2_SHIFT 2
tushki7 0:60d829a0353a 2966 #define LLWU_F3_MWUF3_MASK 0x8u
tushki7 0:60d829a0353a 2967 #define LLWU_F3_MWUF3_SHIFT 3
tushki7 0:60d829a0353a 2968 #define LLWU_F3_MWUF4_MASK 0x10u
tushki7 0:60d829a0353a 2969 #define LLWU_F3_MWUF4_SHIFT 4
tushki7 0:60d829a0353a 2970 #define LLWU_F3_MWUF5_MASK 0x20u
tushki7 0:60d829a0353a 2971 #define LLWU_F3_MWUF5_SHIFT 5
tushki7 0:60d829a0353a 2972 #define LLWU_F3_MWUF6_MASK 0x40u
tushki7 0:60d829a0353a 2973 #define LLWU_F3_MWUF6_SHIFT 6
tushki7 0:60d829a0353a 2974 #define LLWU_F3_MWUF7_MASK 0x80u
tushki7 0:60d829a0353a 2975 #define LLWU_F3_MWUF7_SHIFT 7
tushki7 0:60d829a0353a 2976 /* FILT1 Bit Fields */
tushki7 0:60d829a0353a 2977 #define LLWU_FILT1_FILTSEL_MASK 0xFu
tushki7 0:60d829a0353a 2978 #define LLWU_FILT1_FILTSEL_SHIFT 0
tushki7 0:60d829a0353a 2979 #define LLWU_FILT1_FILTSEL(x) (((uint8_t)(((uint8_t)(x))<<LLWU_FILT1_FILTSEL_SHIFT))&LLWU_FILT1_FILTSEL_MASK)
tushki7 0:60d829a0353a 2980 #define LLWU_FILT1_FILTE_MASK 0x60u
tushki7 0:60d829a0353a 2981 #define LLWU_FILT1_FILTE_SHIFT 5
tushki7 0:60d829a0353a 2982 #define LLWU_FILT1_FILTE(x) (((uint8_t)(((uint8_t)(x))<<LLWU_FILT1_FILTE_SHIFT))&LLWU_FILT1_FILTE_MASK)
tushki7 0:60d829a0353a 2983 #define LLWU_FILT1_FILTF_MASK 0x80u
tushki7 0:60d829a0353a 2984 #define LLWU_FILT1_FILTF_SHIFT 7
tushki7 0:60d829a0353a 2985 /* FILT2 Bit Fields */
tushki7 0:60d829a0353a 2986 #define LLWU_FILT2_FILTSEL_MASK 0xFu
tushki7 0:60d829a0353a 2987 #define LLWU_FILT2_FILTSEL_SHIFT 0
tushki7 0:60d829a0353a 2988 #define LLWU_FILT2_FILTSEL(x) (((uint8_t)(((uint8_t)(x))<<LLWU_FILT2_FILTSEL_SHIFT))&LLWU_FILT2_FILTSEL_MASK)
tushki7 0:60d829a0353a 2989 #define LLWU_FILT2_FILTE_MASK 0x60u
tushki7 0:60d829a0353a 2990 #define LLWU_FILT2_FILTE_SHIFT 5
tushki7 0:60d829a0353a 2991 #define LLWU_FILT2_FILTE(x) (((uint8_t)(((uint8_t)(x))<<LLWU_FILT2_FILTE_SHIFT))&LLWU_FILT2_FILTE_MASK)
tushki7 0:60d829a0353a 2992 #define LLWU_FILT2_FILTF_MASK 0x80u
tushki7 0:60d829a0353a 2993 #define LLWU_FILT2_FILTF_SHIFT 7
tushki7 0:60d829a0353a 2994
tushki7 0:60d829a0353a 2995 /*!
tushki7 0:60d829a0353a 2996 * @}
tushki7 0:60d829a0353a 2997 */ /* end of group LLWU_Register_Masks */
tushki7 0:60d829a0353a 2998
tushki7 0:60d829a0353a 2999
tushki7 0:60d829a0353a 3000 /* LLWU - Peripheral instance base addresses */
tushki7 0:60d829a0353a 3001 /** Peripheral LLWU base address */
tushki7 0:60d829a0353a 3002 #define LLWU_BASE (0x4007C000u)
tushki7 0:60d829a0353a 3003 /** Peripheral LLWU base pointer */
tushki7 0:60d829a0353a 3004 #define LLWU ((LLWU_Type *)LLWU_BASE)
tushki7 0:60d829a0353a 3005 /** Array initializer of LLWU peripheral base pointers */
tushki7 0:60d829a0353a 3006 #define LLWU_BASES { LLWU }
tushki7 0:60d829a0353a 3007
tushki7 0:60d829a0353a 3008 /*!
tushki7 0:60d829a0353a 3009 * @}
tushki7 0:60d829a0353a 3010 */ /* end of group LLWU_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 3011
tushki7 0:60d829a0353a 3012
tushki7 0:60d829a0353a 3013 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 3014 -- LPTMR Peripheral Access Layer
tushki7 0:60d829a0353a 3015 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 3016
tushki7 0:60d829a0353a 3017 /*!
tushki7 0:60d829a0353a 3018 * @addtogroup LPTMR_Peripheral_Access_Layer LPTMR Peripheral Access Layer
tushki7 0:60d829a0353a 3019 * @{
tushki7 0:60d829a0353a 3020 */
tushki7 0:60d829a0353a 3021
tushki7 0:60d829a0353a 3022 /** LPTMR - Register Layout Typedef */
tushki7 0:60d829a0353a 3023 typedef struct {
tushki7 0:60d829a0353a 3024 __IO uint32_t CSR; /**< Low Power Timer Control Status Register, offset: 0x0 */
tushki7 0:60d829a0353a 3025 __IO uint32_t PSR; /**< Low Power Timer Prescale Register, offset: 0x4 */
tushki7 0:60d829a0353a 3026 __IO uint32_t CMR; /**< Low Power Timer Compare Register, offset: 0x8 */
tushki7 0:60d829a0353a 3027 __I uint32_t CNR; /**< Low Power Timer Counter Register, offset: 0xC */
tushki7 0:60d829a0353a 3028 } LPTMR_Type;
tushki7 0:60d829a0353a 3029
tushki7 0:60d829a0353a 3030 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 3031 -- LPTMR Register Masks
tushki7 0:60d829a0353a 3032 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 3033
tushki7 0:60d829a0353a 3034 /*!
tushki7 0:60d829a0353a 3035 * @addtogroup LPTMR_Register_Masks LPTMR Register Masks
tushki7 0:60d829a0353a 3036 * @{
tushki7 0:60d829a0353a 3037 */
tushki7 0:60d829a0353a 3038
tushki7 0:60d829a0353a 3039 /* CSR Bit Fields */
tushki7 0:60d829a0353a 3040 #define LPTMR_CSR_TEN_MASK 0x1u
tushki7 0:60d829a0353a 3041 #define LPTMR_CSR_TEN_SHIFT 0
tushki7 0:60d829a0353a 3042 #define LPTMR_CSR_TMS_MASK 0x2u
tushki7 0:60d829a0353a 3043 #define LPTMR_CSR_TMS_SHIFT 1
tushki7 0:60d829a0353a 3044 #define LPTMR_CSR_TFC_MASK 0x4u
tushki7 0:60d829a0353a 3045 #define LPTMR_CSR_TFC_SHIFT 2
tushki7 0:60d829a0353a 3046 #define LPTMR_CSR_TPP_MASK 0x8u
tushki7 0:60d829a0353a 3047 #define LPTMR_CSR_TPP_SHIFT 3
tushki7 0:60d829a0353a 3048 #define LPTMR_CSR_TPS_MASK 0x30u
tushki7 0:60d829a0353a 3049 #define LPTMR_CSR_TPS_SHIFT 4
tushki7 0:60d829a0353a 3050 #define LPTMR_CSR_TPS(x) (((uint32_t)(((uint32_t)(x))<<LPTMR_CSR_TPS_SHIFT))&LPTMR_CSR_TPS_MASK)
tushki7 0:60d829a0353a 3051 #define LPTMR_CSR_TIE_MASK 0x40u
tushki7 0:60d829a0353a 3052 #define LPTMR_CSR_TIE_SHIFT 6
tushki7 0:60d829a0353a 3053 #define LPTMR_CSR_TCF_MASK 0x80u
tushki7 0:60d829a0353a 3054 #define LPTMR_CSR_TCF_SHIFT 7
tushki7 0:60d829a0353a 3055 /* PSR Bit Fields */
tushki7 0:60d829a0353a 3056 #define LPTMR_PSR_PCS_MASK 0x3u
tushki7 0:60d829a0353a 3057 #define LPTMR_PSR_PCS_SHIFT 0
tushki7 0:60d829a0353a 3058 #define LPTMR_PSR_PCS(x) (((uint32_t)(((uint32_t)(x))<<LPTMR_PSR_PCS_SHIFT))&LPTMR_PSR_PCS_MASK)
tushki7 0:60d829a0353a 3059 #define LPTMR_PSR_PBYP_MASK 0x4u
tushki7 0:60d829a0353a 3060 #define LPTMR_PSR_PBYP_SHIFT 2
tushki7 0:60d829a0353a 3061 #define LPTMR_PSR_PRESCALE_MASK 0x78u
tushki7 0:60d829a0353a 3062 #define LPTMR_PSR_PRESCALE_SHIFT 3
tushki7 0:60d829a0353a 3063 #define LPTMR_PSR_PRESCALE(x) (((uint32_t)(((uint32_t)(x))<<LPTMR_PSR_PRESCALE_SHIFT))&LPTMR_PSR_PRESCALE_MASK)
tushki7 0:60d829a0353a 3064 /* CMR Bit Fields */
tushki7 0:60d829a0353a 3065 #define LPTMR_CMR_COMPARE_MASK 0xFFFFu
tushki7 0:60d829a0353a 3066 #define LPTMR_CMR_COMPARE_SHIFT 0
tushki7 0:60d829a0353a 3067 #define LPTMR_CMR_COMPARE(x) (((uint32_t)(((uint32_t)(x))<<LPTMR_CMR_COMPARE_SHIFT))&LPTMR_CMR_COMPARE_MASK)
tushki7 0:60d829a0353a 3068 /* CNR Bit Fields */
tushki7 0:60d829a0353a 3069 #define LPTMR_CNR_COUNTER_MASK 0xFFFFu
tushki7 0:60d829a0353a 3070 #define LPTMR_CNR_COUNTER_SHIFT 0
tushki7 0:60d829a0353a 3071 #define LPTMR_CNR_COUNTER(x) (((uint32_t)(((uint32_t)(x))<<LPTMR_CNR_COUNTER_SHIFT))&LPTMR_CNR_COUNTER_MASK)
tushki7 0:60d829a0353a 3072
tushki7 0:60d829a0353a 3073 /*!
tushki7 0:60d829a0353a 3074 * @}
tushki7 0:60d829a0353a 3075 */ /* end of group LPTMR_Register_Masks */
tushki7 0:60d829a0353a 3076
tushki7 0:60d829a0353a 3077
tushki7 0:60d829a0353a 3078 /* LPTMR - Peripheral instance base addresses */
tushki7 0:60d829a0353a 3079 /** Peripheral LPTMR0 base address */
tushki7 0:60d829a0353a 3080 #define LPTMR0_BASE (0x40040000u)
tushki7 0:60d829a0353a 3081 /** Peripheral LPTMR0 base pointer */
tushki7 0:60d829a0353a 3082 #define LPTMR0 ((LPTMR_Type *)LPTMR0_BASE)
tushki7 0:60d829a0353a 3083 /** Array initializer of LPTMR peripheral base pointers */
tushki7 0:60d829a0353a 3084 #define LPTMR_BASES { LPTMR0 }
tushki7 0:60d829a0353a 3085
tushki7 0:60d829a0353a 3086 /*!
tushki7 0:60d829a0353a 3087 * @}
tushki7 0:60d829a0353a 3088 */ /* end of group LPTMR_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 3089
tushki7 0:60d829a0353a 3090
tushki7 0:60d829a0353a 3091 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 3092 -- MCG Peripheral Access Layer
tushki7 0:60d829a0353a 3093 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 3094
tushki7 0:60d829a0353a 3095 /*!
tushki7 0:60d829a0353a 3096 * @addtogroup MCG_Peripheral_Access_Layer MCG Peripheral Access Layer
tushki7 0:60d829a0353a 3097 * @{
tushki7 0:60d829a0353a 3098 */
tushki7 0:60d829a0353a 3099
tushki7 0:60d829a0353a 3100 /** MCG - Register Layout Typedef */
tushki7 0:60d829a0353a 3101 typedef struct {
tushki7 0:60d829a0353a 3102 __IO uint8_t C1; /**< MCG Control 1 Register, offset: 0x0 */
tushki7 0:60d829a0353a 3103 __IO uint8_t C2; /**< MCG Control 2 Register, offset: 0x1 */
tushki7 0:60d829a0353a 3104 __IO uint8_t C3; /**< MCG Control 3 Register, offset: 0x2 */
tushki7 0:60d829a0353a 3105 __IO uint8_t C4; /**< MCG Control 4 Register, offset: 0x3 */
tushki7 0:60d829a0353a 3106 __IO uint8_t C5; /**< MCG Control 5 Register, offset: 0x4 */
tushki7 0:60d829a0353a 3107 __IO uint8_t C6; /**< MCG Control 6 Register, offset: 0x5 */
tushki7 0:60d829a0353a 3108 __I uint8_t S; /**< MCG Status Register, offset: 0x6 */
tushki7 0:60d829a0353a 3109 uint8_t RESERVED_0[1];
tushki7 0:60d829a0353a 3110 __IO uint8_t SC; /**< MCG Status and Control Register, offset: 0x8 */
tushki7 0:60d829a0353a 3111 uint8_t RESERVED_1[1];
tushki7 0:60d829a0353a 3112 __IO uint8_t ATCVH; /**< MCG Auto Trim Compare Value High Register, offset: 0xA */
tushki7 0:60d829a0353a 3113 __IO uint8_t ATCVL; /**< MCG Auto Trim Compare Value Low Register, offset: 0xB */
tushki7 0:60d829a0353a 3114 __I uint8_t C7; /**< MCG Control 7 Register, offset: 0xC */
tushki7 0:60d829a0353a 3115 __IO uint8_t C8; /**< MCG Control 8 Register, offset: 0xD */
tushki7 0:60d829a0353a 3116 __I uint8_t C9; /**< MCG Control 9 Register, offset: 0xE */
tushki7 0:60d829a0353a 3117 __I uint8_t C10; /**< MCG Control 10 Register, offset: 0xF */
tushki7 0:60d829a0353a 3118 } MCG_Type;
tushki7 0:60d829a0353a 3119
tushki7 0:60d829a0353a 3120 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 3121 -- MCG Register Masks
tushki7 0:60d829a0353a 3122 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 3123
tushki7 0:60d829a0353a 3124 /*!
tushki7 0:60d829a0353a 3125 * @addtogroup MCG_Register_Masks MCG Register Masks
tushki7 0:60d829a0353a 3126 * @{
tushki7 0:60d829a0353a 3127 */
tushki7 0:60d829a0353a 3128
tushki7 0:60d829a0353a 3129 /* C1 Bit Fields */
tushki7 0:60d829a0353a 3130 #define MCG_C1_IREFSTEN_MASK 0x1u
tushki7 0:60d829a0353a 3131 #define MCG_C1_IREFSTEN_SHIFT 0
tushki7 0:60d829a0353a 3132 #define MCG_C1_IRCLKEN_MASK 0x2u
tushki7 0:60d829a0353a 3133 #define MCG_C1_IRCLKEN_SHIFT 1
tushki7 0:60d829a0353a 3134 #define MCG_C1_IREFS_MASK 0x4u
tushki7 0:60d829a0353a 3135 #define MCG_C1_IREFS_SHIFT 2
tushki7 0:60d829a0353a 3136 #define MCG_C1_FRDIV_MASK 0x38u
tushki7 0:60d829a0353a 3137 #define MCG_C1_FRDIV_SHIFT 3
tushki7 0:60d829a0353a 3138 #define MCG_C1_FRDIV(x) (((uint8_t)(((uint8_t)(x))<<MCG_C1_FRDIV_SHIFT))&MCG_C1_FRDIV_MASK)
tushki7 0:60d829a0353a 3139 #define MCG_C1_CLKS_MASK 0xC0u
tushki7 0:60d829a0353a 3140 #define MCG_C1_CLKS_SHIFT 6
tushki7 0:60d829a0353a 3141 #define MCG_C1_CLKS(x) (((uint8_t)(((uint8_t)(x))<<MCG_C1_CLKS_SHIFT))&MCG_C1_CLKS_MASK)
tushki7 0:60d829a0353a 3142 /* C2 Bit Fields */
tushki7 0:60d829a0353a 3143 #define MCG_C2_IRCS_MASK 0x1u
tushki7 0:60d829a0353a 3144 #define MCG_C2_IRCS_SHIFT 0
tushki7 0:60d829a0353a 3145 #define MCG_C2_LP_MASK 0x2u
tushki7 0:60d829a0353a 3146 #define MCG_C2_LP_SHIFT 1
tushki7 0:60d829a0353a 3147 #define MCG_C2_EREFS0_MASK 0x4u
tushki7 0:60d829a0353a 3148 #define MCG_C2_EREFS0_SHIFT 2
tushki7 0:60d829a0353a 3149 #define MCG_C2_HGO0_MASK 0x8u
tushki7 0:60d829a0353a 3150 #define MCG_C2_HGO0_SHIFT 3
tushki7 0:60d829a0353a 3151 #define MCG_C2_RANGE0_MASK 0x30u
tushki7 0:60d829a0353a 3152 #define MCG_C2_RANGE0_SHIFT 4
tushki7 0:60d829a0353a 3153 #define MCG_C2_RANGE0(x) (((uint8_t)(((uint8_t)(x))<<MCG_C2_RANGE0_SHIFT))&MCG_C2_RANGE0_MASK)
tushki7 0:60d829a0353a 3154 #define MCG_C2_FCFTRIM_MASK 0x40u
tushki7 0:60d829a0353a 3155 #define MCG_C2_FCFTRIM_SHIFT 6
tushki7 0:60d829a0353a 3156 #define MCG_C2_LOCRE0_MASK 0x80u
tushki7 0:60d829a0353a 3157 #define MCG_C2_LOCRE0_SHIFT 7
tushki7 0:60d829a0353a 3158 /* C3 Bit Fields */
tushki7 0:60d829a0353a 3159 #define MCG_C3_SCTRIM_MASK 0xFFu
tushki7 0:60d829a0353a 3160 #define MCG_C3_SCTRIM_SHIFT 0
tushki7 0:60d829a0353a 3161 #define MCG_C3_SCTRIM(x) (((uint8_t)(((uint8_t)(x))<<MCG_C3_SCTRIM_SHIFT))&MCG_C3_SCTRIM_MASK)
tushki7 0:60d829a0353a 3162 /* C4 Bit Fields */
tushki7 0:60d829a0353a 3163 #define MCG_C4_SCFTRIM_MASK 0x1u
tushki7 0:60d829a0353a 3164 #define MCG_C4_SCFTRIM_SHIFT 0
tushki7 0:60d829a0353a 3165 #define MCG_C4_FCTRIM_MASK 0x1Eu
tushki7 0:60d829a0353a 3166 #define MCG_C4_FCTRIM_SHIFT 1
tushki7 0:60d829a0353a 3167 #define MCG_C4_FCTRIM(x) (((uint8_t)(((uint8_t)(x))<<MCG_C4_FCTRIM_SHIFT))&MCG_C4_FCTRIM_MASK)
tushki7 0:60d829a0353a 3168 #define MCG_C4_DRST_DRS_MASK 0x60u
tushki7 0:60d829a0353a 3169 #define MCG_C4_DRST_DRS_SHIFT 5
tushki7 0:60d829a0353a 3170 #define MCG_C4_DRST_DRS(x) (((uint8_t)(((uint8_t)(x))<<MCG_C4_DRST_DRS_SHIFT))&MCG_C4_DRST_DRS_MASK)
tushki7 0:60d829a0353a 3171 #define MCG_C4_DMX32_MASK 0x80u
tushki7 0:60d829a0353a 3172 #define MCG_C4_DMX32_SHIFT 7
tushki7 0:60d829a0353a 3173 /* C5 Bit Fields */
tushki7 0:60d829a0353a 3174 #define MCG_C5_PRDIV0_MASK 0x1Fu
tushki7 0:60d829a0353a 3175 #define MCG_C5_PRDIV0_SHIFT 0
tushki7 0:60d829a0353a 3176 #define MCG_C5_PRDIV0(x) (((uint8_t)(((uint8_t)(x))<<MCG_C5_PRDIV0_SHIFT))&MCG_C5_PRDIV0_MASK)
tushki7 0:60d829a0353a 3177 #define MCG_C5_PLLSTEN0_MASK 0x20u
tushki7 0:60d829a0353a 3178 #define MCG_C5_PLLSTEN0_SHIFT 5
tushki7 0:60d829a0353a 3179 #define MCG_C5_PLLCLKEN0_MASK 0x40u
tushki7 0:60d829a0353a 3180 #define MCG_C5_PLLCLKEN0_SHIFT 6
tushki7 0:60d829a0353a 3181 /* C6 Bit Fields */
tushki7 0:60d829a0353a 3182 #define MCG_C6_VDIV0_MASK 0x1Fu
tushki7 0:60d829a0353a 3183 #define MCG_C6_VDIV0_SHIFT 0
tushki7 0:60d829a0353a 3184 #define MCG_C6_VDIV0(x) (((uint8_t)(((uint8_t)(x))<<MCG_C6_VDIV0_SHIFT))&MCG_C6_VDIV0_MASK)
tushki7 0:60d829a0353a 3185 #define MCG_C6_CME0_MASK 0x20u
tushki7 0:60d829a0353a 3186 #define MCG_C6_CME0_SHIFT 5
tushki7 0:60d829a0353a 3187 #define MCG_C6_PLLS_MASK 0x40u
tushki7 0:60d829a0353a 3188 #define MCG_C6_PLLS_SHIFT 6
tushki7 0:60d829a0353a 3189 #define MCG_C6_LOLIE0_MASK 0x80u
tushki7 0:60d829a0353a 3190 #define MCG_C6_LOLIE0_SHIFT 7
tushki7 0:60d829a0353a 3191 /* S Bit Fields */
tushki7 0:60d829a0353a 3192 #define MCG_S_IRCST_MASK 0x1u
tushki7 0:60d829a0353a 3193 #define MCG_S_IRCST_SHIFT 0
tushki7 0:60d829a0353a 3194 #define MCG_S_OSCINIT0_MASK 0x2u
tushki7 0:60d829a0353a 3195 #define MCG_S_OSCINIT0_SHIFT 1
tushki7 0:60d829a0353a 3196 #define MCG_S_CLKST_MASK 0xCu
tushki7 0:60d829a0353a 3197 #define MCG_S_CLKST_SHIFT 2
tushki7 0:60d829a0353a 3198 #define MCG_S_CLKST(x) (((uint8_t)(((uint8_t)(x))<<MCG_S_CLKST_SHIFT))&MCG_S_CLKST_MASK)
tushki7 0:60d829a0353a 3199 #define MCG_S_IREFST_MASK 0x10u
tushki7 0:60d829a0353a 3200 #define MCG_S_IREFST_SHIFT 4
tushki7 0:60d829a0353a 3201 #define MCG_S_PLLST_MASK 0x20u
tushki7 0:60d829a0353a 3202 #define MCG_S_PLLST_SHIFT 5
tushki7 0:60d829a0353a 3203 #define MCG_S_LOCK0_MASK 0x40u
tushki7 0:60d829a0353a 3204 #define MCG_S_LOCK0_SHIFT 6
tushki7 0:60d829a0353a 3205 #define MCG_S_LOLS_MASK 0x80u
tushki7 0:60d829a0353a 3206 #define MCG_S_LOLS_SHIFT 7
tushki7 0:60d829a0353a 3207 /* SC Bit Fields */
tushki7 0:60d829a0353a 3208 #define MCG_SC_LOCS0_MASK 0x1u
tushki7 0:60d829a0353a 3209 #define MCG_SC_LOCS0_SHIFT 0
tushki7 0:60d829a0353a 3210 #define MCG_SC_FCRDIV_MASK 0xEu
tushki7 0:60d829a0353a 3211 #define MCG_SC_FCRDIV_SHIFT 1
tushki7 0:60d829a0353a 3212 #define MCG_SC_FCRDIV(x) (((uint8_t)(((uint8_t)(x))<<MCG_SC_FCRDIV_SHIFT))&MCG_SC_FCRDIV_MASK)
tushki7 0:60d829a0353a 3213 #define MCG_SC_FLTPRSRV_MASK 0x10u
tushki7 0:60d829a0353a 3214 #define MCG_SC_FLTPRSRV_SHIFT 4
tushki7 0:60d829a0353a 3215 #define MCG_SC_ATMF_MASK 0x20u
tushki7 0:60d829a0353a 3216 #define MCG_SC_ATMF_SHIFT 5
tushki7 0:60d829a0353a 3217 #define MCG_SC_ATMS_MASK 0x40u
tushki7 0:60d829a0353a 3218 #define MCG_SC_ATMS_SHIFT 6
tushki7 0:60d829a0353a 3219 #define MCG_SC_ATME_MASK 0x80u
tushki7 0:60d829a0353a 3220 #define MCG_SC_ATME_SHIFT 7
tushki7 0:60d829a0353a 3221 /* ATCVH Bit Fields */
tushki7 0:60d829a0353a 3222 #define MCG_ATCVH_ATCVH_MASK 0xFFu
tushki7 0:60d829a0353a 3223 #define MCG_ATCVH_ATCVH_SHIFT 0
tushki7 0:60d829a0353a 3224 #define MCG_ATCVH_ATCVH(x) (((uint8_t)(((uint8_t)(x))<<MCG_ATCVH_ATCVH_SHIFT))&MCG_ATCVH_ATCVH_MASK)
tushki7 0:60d829a0353a 3225 /* ATCVL Bit Fields */
tushki7 0:60d829a0353a 3226 #define MCG_ATCVL_ATCVL_MASK 0xFFu
tushki7 0:60d829a0353a 3227 #define MCG_ATCVL_ATCVL_SHIFT 0
tushki7 0:60d829a0353a 3228 #define MCG_ATCVL_ATCVL(x) (((uint8_t)(((uint8_t)(x))<<MCG_ATCVL_ATCVL_SHIFT))&MCG_ATCVL_ATCVL_MASK)
tushki7 0:60d829a0353a 3229 /* C8 Bit Fields */
tushki7 0:60d829a0353a 3230 #define MCG_C8_LOLRE_MASK 0x40u
tushki7 0:60d829a0353a 3231 #define MCG_C8_LOLRE_SHIFT 6
tushki7 0:60d829a0353a 3232
tushki7 0:60d829a0353a 3233 /*!
tushki7 0:60d829a0353a 3234 * @}
tushki7 0:60d829a0353a 3235 */ /* end of group MCG_Register_Masks */
tushki7 0:60d829a0353a 3236
tushki7 0:60d829a0353a 3237
tushki7 0:60d829a0353a 3238 /* MCG - Peripheral instance base addresses */
tushki7 0:60d829a0353a 3239 /** Peripheral MCG base address */
tushki7 0:60d829a0353a 3240 #define MCG_BASE (0x40064000u)
tushki7 0:60d829a0353a 3241 /** Peripheral MCG base pointer */
tushki7 0:60d829a0353a 3242 #define MCG ((MCG_Type *)MCG_BASE)
tushki7 0:60d829a0353a 3243 /** Array initializer of MCG peripheral base pointers */
tushki7 0:60d829a0353a 3244 #define MCG_BASES { MCG }
tushki7 0:60d829a0353a 3245
tushki7 0:60d829a0353a 3246 /*!
tushki7 0:60d829a0353a 3247 * @}
tushki7 0:60d829a0353a 3248 */ /* end of group MCG_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 3249
tushki7 0:60d829a0353a 3250
tushki7 0:60d829a0353a 3251 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 3252 -- MCM Peripheral Access Layer
tushki7 0:60d829a0353a 3253 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 3254
tushki7 0:60d829a0353a 3255 /*!
tushki7 0:60d829a0353a 3256 * @addtogroup MCM_Peripheral_Access_Layer MCM Peripheral Access Layer
tushki7 0:60d829a0353a 3257 * @{
tushki7 0:60d829a0353a 3258 */
tushki7 0:60d829a0353a 3259
tushki7 0:60d829a0353a 3260 /** MCM - Register Layout Typedef */
tushki7 0:60d829a0353a 3261 typedef struct {
tushki7 0:60d829a0353a 3262 uint8_t RESERVED_0[8];
tushki7 0:60d829a0353a 3263 __I uint16_t PLASC; /**< Crossbar Switch (AXBS) Slave Configuration, offset: 0x8 */
tushki7 0:60d829a0353a 3264 __I uint16_t PLAMC; /**< Crossbar Switch (AXBS) Master Configuration, offset: 0xA */
tushki7 0:60d829a0353a 3265 __IO uint32_t PLACR; /**< Platform Control Register, offset: 0xC */
tushki7 0:60d829a0353a 3266 uint8_t RESERVED_1[48];
tushki7 0:60d829a0353a 3267 __IO uint32_t CPO; /**< Compute Operation Control Register, offset: 0x40 */
tushki7 0:60d829a0353a 3268 } MCM_Type;
tushki7 0:60d829a0353a 3269
tushki7 0:60d829a0353a 3270 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 3271 -- MCM Register Masks
tushki7 0:60d829a0353a 3272 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 3273
tushki7 0:60d829a0353a 3274 /*!
tushki7 0:60d829a0353a 3275 * @addtogroup MCM_Register_Masks MCM Register Masks
tushki7 0:60d829a0353a 3276 * @{
tushki7 0:60d829a0353a 3277 */
tushki7 0:60d829a0353a 3278
tushki7 0:60d829a0353a 3279 /* PLASC Bit Fields */
tushki7 0:60d829a0353a 3280 #define MCM_PLASC_ASC_MASK 0xFFu
tushki7 0:60d829a0353a 3281 #define MCM_PLASC_ASC_SHIFT 0
tushki7 0:60d829a0353a 3282 #define MCM_PLASC_ASC(x) (((uint16_t)(((uint16_t)(x))<<MCM_PLASC_ASC_SHIFT))&MCM_PLASC_ASC_MASK)
tushki7 0:60d829a0353a 3283 /* PLAMC Bit Fields */
tushki7 0:60d829a0353a 3284 #define MCM_PLAMC_AMC_MASK 0xFFu
tushki7 0:60d829a0353a 3285 #define MCM_PLAMC_AMC_SHIFT 0
tushki7 0:60d829a0353a 3286 #define MCM_PLAMC_AMC(x) (((uint16_t)(((uint16_t)(x))<<MCM_PLAMC_AMC_SHIFT))&MCM_PLAMC_AMC_MASK)
tushki7 0:60d829a0353a 3287 /* PLACR Bit Fields */
tushki7 0:60d829a0353a 3288 #define MCM_PLACR_ARB_MASK 0x200u
tushki7 0:60d829a0353a 3289 #define MCM_PLACR_ARB_SHIFT 9
tushki7 0:60d829a0353a 3290 #define MCM_PLACR_CFCC_MASK 0x400u
tushki7 0:60d829a0353a 3291 #define MCM_PLACR_CFCC_SHIFT 10
tushki7 0:60d829a0353a 3292 #define MCM_PLACR_DFCDA_MASK 0x800u
tushki7 0:60d829a0353a 3293 #define MCM_PLACR_DFCDA_SHIFT 11
tushki7 0:60d829a0353a 3294 #define MCM_PLACR_DFCIC_MASK 0x1000u
tushki7 0:60d829a0353a 3295 #define MCM_PLACR_DFCIC_SHIFT 12
tushki7 0:60d829a0353a 3296 #define MCM_PLACR_DFCC_MASK 0x2000u
tushki7 0:60d829a0353a 3297 #define MCM_PLACR_DFCC_SHIFT 13
tushki7 0:60d829a0353a 3298 #define MCM_PLACR_EFDS_MASK 0x4000u
tushki7 0:60d829a0353a 3299 #define MCM_PLACR_EFDS_SHIFT 14
tushki7 0:60d829a0353a 3300 #define MCM_PLACR_DFCS_MASK 0x8000u
tushki7 0:60d829a0353a 3301 #define MCM_PLACR_DFCS_SHIFT 15
tushki7 0:60d829a0353a 3302 #define MCM_PLACR_ESFC_MASK 0x10000u
tushki7 0:60d829a0353a 3303 #define MCM_PLACR_ESFC_SHIFT 16
tushki7 0:60d829a0353a 3304 /* CPO Bit Fields */
tushki7 0:60d829a0353a 3305 #define MCM_CPO_CPOREQ_MASK 0x1u
tushki7 0:60d829a0353a 3306 #define MCM_CPO_CPOREQ_SHIFT 0
tushki7 0:60d829a0353a 3307 #define MCM_CPO_CPOACK_MASK 0x2u
tushki7 0:60d829a0353a 3308 #define MCM_CPO_CPOACK_SHIFT 1
tushki7 0:60d829a0353a 3309 #define MCM_CPO_CPOWOI_MASK 0x4u
tushki7 0:60d829a0353a 3310 #define MCM_CPO_CPOWOI_SHIFT 2
tushki7 0:60d829a0353a 3311
tushki7 0:60d829a0353a 3312 /*!
tushki7 0:60d829a0353a 3313 * @}
tushki7 0:60d829a0353a 3314 */ /* end of group MCM_Register_Masks */
tushki7 0:60d829a0353a 3315
tushki7 0:60d829a0353a 3316
tushki7 0:60d829a0353a 3317 /* MCM - Peripheral instance base addresses */
tushki7 0:60d829a0353a 3318 /** Peripheral MCM base address */
tushki7 0:60d829a0353a 3319 #define MCM_BASE (0xF0003000u)
tushki7 0:60d829a0353a 3320 /** Peripheral MCM base pointer */
tushki7 0:60d829a0353a 3321 #define MCM ((MCM_Type *)MCM_BASE)
tushki7 0:60d829a0353a 3322 /** Array initializer of MCM peripheral base pointers */
tushki7 0:60d829a0353a 3323 #define MCM_BASES { MCM }
tushki7 0:60d829a0353a 3324
tushki7 0:60d829a0353a 3325 /*!
tushki7 0:60d829a0353a 3326 * @}
tushki7 0:60d829a0353a 3327 */ /* end of group MCM_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 3328
tushki7 0:60d829a0353a 3329
tushki7 0:60d829a0353a 3330 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 3331 -- MTB Peripheral Access Layer
tushki7 0:60d829a0353a 3332 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 3333
tushki7 0:60d829a0353a 3334 /*!
tushki7 0:60d829a0353a 3335 * @addtogroup MTB_Peripheral_Access_Layer MTB Peripheral Access Layer
tushki7 0:60d829a0353a 3336 * @{
tushki7 0:60d829a0353a 3337 */
tushki7 0:60d829a0353a 3338
tushki7 0:60d829a0353a 3339 /** MTB - Register Layout Typedef */
tushki7 0:60d829a0353a 3340 typedef struct {
tushki7 0:60d829a0353a 3341 __IO uint32_t POSITION; /**< MTB Position Register, offset: 0x0 */
tushki7 0:60d829a0353a 3342 __IO uint32_t MASTER; /**< MTB Master Register, offset: 0x4 */
tushki7 0:60d829a0353a 3343 __IO uint32_t FLOW; /**< MTB Flow Register, offset: 0x8 */
tushki7 0:60d829a0353a 3344 __I uint32_t BASE; /**< MTB Base Register, offset: 0xC */
tushki7 0:60d829a0353a 3345 uint8_t RESERVED_0[3824];
tushki7 0:60d829a0353a 3346 __I uint32_t MODECTRL; /**< Integration Mode Control Register, offset: 0xF00 */
tushki7 0:60d829a0353a 3347 uint8_t RESERVED_1[156];
tushki7 0:60d829a0353a 3348 __I uint32_t TAGSET; /**< Claim TAG Set Register, offset: 0xFA0 */
tushki7 0:60d829a0353a 3349 __I uint32_t TAGCLEAR; /**< Claim TAG Clear Register, offset: 0xFA4 */
tushki7 0:60d829a0353a 3350 uint8_t RESERVED_2[8];
tushki7 0:60d829a0353a 3351 __I uint32_t LOCKACCESS; /**< Lock Access Register, offset: 0xFB0 */
tushki7 0:60d829a0353a 3352 __I uint32_t LOCKSTAT; /**< Lock Status Register, offset: 0xFB4 */
tushki7 0:60d829a0353a 3353 __I uint32_t AUTHSTAT; /**< Authentication Status Register, offset: 0xFB8 */
tushki7 0:60d829a0353a 3354 __I uint32_t DEVICEARCH; /**< Device Architecture Register, offset: 0xFBC */
tushki7 0:60d829a0353a 3355 uint8_t RESERVED_3[8];
tushki7 0:60d829a0353a 3356 __I uint32_t DEVICECFG; /**< Device Configuration Register, offset: 0xFC8 */
tushki7 0:60d829a0353a 3357 __I uint32_t DEVICETYPID; /**< Device Type Identifier Register, offset: 0xFCC */
tushki7 0:60d829a0353a 3358 __I uint32_t PERIPHID[8]; /**< Peripheral ID Register, array offset: 0xFD0, array step: 0x4 */
tushki7 0:60d829a0353a 3359 __I uint32_t COMPID[4]; /**< Component ID Register, array offset: 0xFF0, array step: 0x4 */
tushki7 0:60d829a0353a 3360 } MTB_Type;
tushki7 0:60d829a0353a 3361
tushki7 0:60d829a0353a 3362 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 3363 -- MTB Register Masks
tushki7 0:60d829a0353a 3364 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 3365
tushki7 0:60d829a0353a 3366 /*!
tushki7 0:60d829a0353a 3367 * @addtogroup MTB_Register_Masks MTB Register Masks
tushki7 0:60d829a0353a 3368 * @{
tushki7 0:60d829a0353a 3369 */
tushki7 0:60d829a0353a 3370
tushki7 0:60d829a0353a 3371 /* POSITION Bit Fields */
tushki7 0:60d829a0353a 3372 #define MTB_POSITION_WRAP_MASK 0x4u
tushki7 0:60d829a0353a 3373 #define MTB_POSITION_WRAP_SHIFT 2
tushki7 0:60d829a0353a 3374 #define MTB_POSITION_POINTER_MASK 0xFFFFFFF8u
tushki7 0:60d829a0353a 3375 #define MTB_POSITION_POINTER_SHIFT 3
tushki7 0:60d829a0353a 3376 #define MTB_POSITION_POINTER(x) (((uint32_t)(((uint32_t)(x))<<MTB_POSITION_POINTER_SHIFT))&MTB_POSITION_POINTER_MASK)
tushki7 0:60d829a0353a 3377 /* MASTER Bit Fields */
tushki7 0:60d829a0353a 3378 #define MTB_MASTER_MASK_MASK 0x1Fu
tushki7 0:60d829a0353a 3379 #define MTB_MASTER_MASK_SHIFT 0
tushki7 0:60d829a0353a 3380 #define MTB_MASTER_MASK(x) (((uint32_t)(((uint32_t)(x))<<MTB_MASTER_MASK_SHIFT))&MTB_MASTER_MASK_MASK)
tushki7 0:60d829a0353a 3381 #define MTB_MASTER_TSTARTEN_MASK 0x20u
tushki7 0:60d829a0353a 3382 #define MTB_MASTER_TSTARTEN_SHIFT 5
tushki7 0:60d829a0353a 3383 #define MTB_MASTER_TSTOPEN_MASK 0x40u
tushki7 0:60d829a0353a 3384 #define MTB_MASTER_TSTOPEN_SHIFT 6
tushki7 0:60d829a0353a 3385 #define MTB_MASTER_SFRWPRIV_MASK 0x80u
tushki7 0:60d829a0353a 3386 #define MTB_MASTER_SFRWPRIV_SHIFT 7
tushki7 0:60d829a0353a 3387 #define MTB_MASTER_RAMPRIV_MASK 0x100u
tushki7 0:60d829a0353a 3388 #define MTB_MASTER_RAMPRIV_SHIFT 8
tushki7 0:60d829a0353a 3389 #define MTB_MASTER_HALTREQ_MASK 0x200u
tushki7 0:60d829a0353a 3390 #define MTB_MASTER_HALTREQ_SHIFT 9
tushki7 0:60d829a0353a 3391 #define MTB_MASTER_EN_MASK 0x80000000u
tushki7 0:60d829a0353a 3392 #define MTB_MASTER_EN_SHIFT 31
tushki7 0:60d829a0353a 3393 /* FLOW Bit Fields */
tushki7 0:60d829a0353a 3394 #define MTB_FLOW_AUTOSTOP_MASK 0x1u
tushki7 0:60d829a0353a 3395 #define MTB_FLOW_AUTOSTOP_SHIFT 0
tushki7 0:60d829a0353a 3396 #define MTB_FLOW_AUTOHALT_MASK 0x2u
tushki7 0:60d829a0353a 3397 #define MTB_FLOW_AUTOHALT_SHIFT 1
tushki7 0:60d829a0353a 3398 #define MTB_FLOW_WATERMARK_MASK 0xFFFFFFF8u
tushki7 0:60d829a0353a 3399 #define MTB_FLOW_WATERMARK_SHIFT 3
tushki7 0:60d829a0353a 3400 #define MTB_FLOW_WATERMARK(x) (((uint32_t)(((uint32_t)(x))<<MTB_FLOW_WATERMARK_SHIFT))&MTB_FLOW_WATERMARK_MASK)
tushki7 0:60d829a0353a 3401 /* BASE Bit Fields */
tushki7 0:60d829a0353a 3402 #define MTB_BASE_BASEADDR_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 3403 #define MTB_BASE_BASEADDR_SHIFT 0
tushki7 0:60d829a0353a 3404 #define MTB_BASE_BASEADDR(x) (((uint32_t)(((uint32_t)(x))<<MTB_BASE_BASEADDR_SHIFT))&MTB_BASE_BASEADDR_MASK)
tushki7 0:60d829a0353a 3405 /* MODECTRL Bit Fields */
tushki7 0:60d829a0353a 3406 #define MTB_MODECTRL_MODECTRL_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 3407 #define MTB_MODECTRL_MODECTRL_SHIFT 0
tushki7 0:60d829a0353a 3408 #define MTB_MODECTRL_MODECTRL(x) (((uint32_t)(((uint32_t)(x))<<MTB_MODECTRL_MODECTRL_SHIFT))&MTB_MODECTRL_MODECTRL_MASK)
tushki7 0:60d829a0353a 3409 /* TAGSET Bit Fields */
tushki7 0:60d829a0353a 3410 #define MTB_TAGSET_TAGSET_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 3411 #define MTB_TAGSET_TAGSET_SHIFT 0
tushki7 0:60d829a0353a 3412 #define MTB_TAGSET_TAGSET(x) (((uint32_t)(((uint32_t)(x))<<MTB_TAGSET_TAGSET_SHIFT))&MTB_TAGSET_TAGSET_MASK)
tushki7 0:60d829a0353a 3413 /* TAGCLEAR Bit Fields */
tushki7 0:60d829a0353a 3414 #define MTB_TAGCLEAR_TAGCLEAR_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 3415 #define MTB_TAGCLEAR_TAGCLEAR_SHIFT 0
tushki7 0:60d829a0353a 3416 #define MTB_TAGCLEAR_TAGCLEAR(x) (((uint32_t)(((uint32_t)(x))<<MTB_TAGCLEAR_TAGCLEAR_SHIFT))&MTB_TAGCLEAR_TAGCLEAR_MASK)
tushki7 0:60d829a0353a 3417 /* LOCKACCESS Bit Fields */
tushki7 0:60d829a0353a 3418 #define MTB_LOCKACCESS_LOCKACCESS_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 3419 #define MTB_LOCKACCESS_LOCKACCESS_SHIFT 0
tushki7 0:60d829a0353a 3420 #define MTB_LOCKACCESS_LOCKACCESS(x) (((uint32_t)(((uint32_t)(x))<<MTB_LOCKACCESS_LOCKACCESS_SHIFT))&MTB_LOCKACCESS_LOCKACCESS_MASK)
tushki7 0:60d829a0353a 3421 /* LOCKSTAT Bit Fields */
tushki7 0:60d829a0353a 3422 #define MTB_LOCKSTAT_LOCKSTAT_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 3423 #define MTB_LOCKSTAT_LOCKSTAT_SHIFT 0
tushki7 0:60d829a0353a 3424 #define MTB_LOCKSTAT_LOCKSTAT(x) (((uint32_t)(((uint32_t)(x))<<MTB_LOCKSTAT_LOCKSTAT_SHIFT))&MTB_LOCKSTAT_LOCKSTAT_MASK)
tushki7 0:60d829a0353a 3425 /* AUTHSTAT Bit Fields */
tushki7 0:60d829a0353a 3426 #define MTB_AUTHSTAT_BIT0_MASK 0x1u
tushki7 0:60d829a0353a 3427 #define MTB_AUTHSTAT_BIT0_SHIFT 0
tushki7 0:60d829a0353a 3428 #define MTB_AUTHSTAT_BIT1_MASK 0x2u
tushki7 0:60d829a0353a 3429 #define MTB_AUTHSTAT_BIT1_SHIFT 1
tushki7 0:60d829a0353a 3430 #define MTB_AUTHSTAT_BIT2_MASK 0x4u
tushki7 0:60d829a0353a 3431 #define MTB_AUTHSTAT_BIT2_SHIFT 2
tushki7 0:60d829a0353a 3432 #define MTB_AUTHSTAT_BIT3_MASK 0x8u
tushki7 0:60d829a0353a 3433 #define MTB_AUTHSTAT_BIT3_SHIFT 3
tushki7 0:60d829a0353a 3434 /* DEVICEARCH Bit Fields */
tushki7 0:60d829a0353a 3435 #define MTB_DEVICEARCH_DEVICEARCH_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 3436 #define MTB_DEVICEARCH_DEVICEARCH_SHIFT 0
tushki7 0:60d829a0353a 3437 #define MTB_DEVICEARCH_DEVICEARCH(x) (((uint32_t)(((uint32_t)(x))<<MTB_DEVICEARCH_DEVICEARCH_SHIFT))&MTB_DEVICEARCH_DEVICEARCH_MASK)
tushki7 0:60d829a0353a 3438 /* DEVICECFG Bit Fields */
tushki7 0:60d829a0353a 3439 #define MTB_DEVICECFG_DEVICECFG_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 3440 #define MTB_DEVICECFG_DEVICECFG_SHIFT 0
tushki7 0:60d829a0353a 3441 #define MTB_DEVICECFG_DEVICECFG(x) (((uint32_t)(((uint32_t)(x))<<MTB_DEVICECFG_DEVICECFG_SHIFT))&MTB_DEVICECFG_DEVICECFG_MASK)
tushki7 0:60d829a0353a 3442 /* DEVICETYPID Bit Fields */
tushki7 0:60d829a0353a 3443 #define MTB_DEVICETYPID_DEVICETYPID_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 3444 #define MTB_DEVICETYPID_DEVICETYPID_SHIFT 0
tushki7 0:60d829a0353a 3445 #define MTB_DEVICETYPID_DEVICETYPID(x) (((uint32_t)(((uint32_t)(x))<<MTB_DEVICETYPID_DEVICETYPID_SHIFT))&MTB_DEVICETYPID_DEVICETYPID_MASK)
tushki7 0:60d829a0353a 3446 /* PERIPHID Bit Fields */
tushki7 0:60d829a0353a 3447 #define MTB_PERIPHID_PERIPHID_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 3448 #define MTB_PERIPHID_PERIPHID_SHIFT 0
tushki7 0:60d829a0353a 3449 #define MTB_PERIPHID_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<MTB_PERIPHID_PERIPHID_SHIFT))&MTB_PERIPHID_PERIPHID_MASK)
tushki7 0:60d829a0353a 3450 /* COMPID Bit Fields */
tushki7 0:60d829a0353a 3451 #define MTB_COMPID_COMPID_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 3452 #define MTB_COMPID_COMPID_SHIFT 0
tushki7 0:60d829a0353a 3453 #define MTB_COMPID_COMPID(x) (((uint32_t)(((uint32_t)(x))<<MTB_COMPID_COMPID_SHIFT))&MTB_COMPID_COMPID_MASK)
tushki7 0:60d829a0353a 3454
tushki7 0:60d829a0353a 3455 /*!
tushki7 0:60d829a0353a 3456 * @}
tushki7 0:60d829a0353a 3457 */ /* end of group MTB_Register_Masks */
tushki7 0:60d829a0353a 3458
tushki7 0:60d829a0353a 3459
tushki7 0:60d829a0353a 3460 /* MTB - Peripheral instance base addresses */
tushki7 0:60d829a0353a 3461 /** Peripheral MTB base address */
tushki7 0:60d829a0353a 3462 #define MTB_BASE (0xF0000000u)
tushki7 0:60d829a0353a 3463 /** Peripheral MTB base pointer */
tushki7 0:60d829a0353a 3464 #define MTB ((MTB_Type *)MTB_BASE)
tushki7 0:60d829a0353a 3465 /** Array initializer of MTB peripheral base pointers */
tushki7 0:60d829a0353a 3466 #define MTB_BASES { MTB }
tushki7 0:60d829a0353a 3467
tushki7 0:60d829a0353a 3468 /*!
tushki7 0:60d829a0353a 3469 * @}
tushki7 0:60d829a0353a 3470 */ /* end of group MTB_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 3471
tushki7 0:60d829a0353a 3472
tushki7 0:60d829a0353a 3473 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 3474 -- MTBDWT Peripheral Access Layer
tushki7 0:60d829a0353a 3475 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 3476
tushki7 0:60d829a0353a 3477 /*!
tushki7 0:60d829a0353a 3478 * @addtogroup MTBDWT_Peripheral_Access_Layer MTBDWT Peripheral Access Layer
tushki7 0:60d829a0353a 3479 * @{
tushki7 0:60d829a0353a 3480 */
tushki7 0:60d829a0353a 3481
tushki7 0:60d829a0353a 3482 /** MTBDWT - Register Layout Typedef */
tushki7 0:60d829a0353a 3483 typedef struct {
tushki7 0:60d829a0353a 3484 __I uint32_t CTRL; /**< MTB DWT Control Register, offset: 0x0 */
tushki7 0:60d829a0353a 3485 uint8_t RESERVED_0[28];
tushki7 0:60d829a0353a 3486 struct { /* offset: 0x20, array step: 0x10 */
tushki7 0:60d829a0353a 3487 __IO uint32_t COMP; /**< MTB_DWT Comparator Register, array offset: 0x20, array step: 0x10 */
tushki7 0:60d829a0353a 3488 __IO uint32_t MASK; /**< MTB_DWT Comparator Mask Register, array offset: 0x24, array step: 0x10 */
tushki7 0:60d829a0353a 3489 __IO uint32_t FCT; /**< MTB_DWT Comparator Function Register 0..MTB_DWT Comparator Function Register 1, array offset: 0x28, array step: 0x10 */
tushki7 0:60d829a0353a 3490 uint8_t RESERVED_0[4];
tushki7 0:60d829a0353a 3491 } COMPARATOR[2];
tushki7 0:60d829a0353a 3492 uint8_t RESERVED_1[448];
tushki7 0:60d829a0353a 3493 __IO uint32_t TBCTRL; /**< MTB_DWT Trace Buffer Control Register, offset: 0x200 */
tushki7 0:60d829a0353a 3494 uint8_t RESERVED_2[3524];
tushki7 0:60d829a0353a 3495 __I uint32_t DEVICECFG; /**< Device Configuration Register, offset: 0xFC8 */
tushki7 0:60d829a0353a 3496 __I uint32_t DEVICETYPID; /**< Device Type Identifier Register, offset: 0xFCC */
tushki7 0:60d829a0353a 3497 __I uint32_t PERIPHID[8]; /**< Peripheral ID Register, array offset: 0xFD0, array step: 0x4 */
tushki7 0:60d829a0353a 3498 __I uint32_t COMPID[4]; /**< Component ID Register, array offset: 0xFF0, array step: 0x4 */
tushki7 0:60d829a0353a 3499 } MTBDWT_Type;
tushki7 0:60d829a0353a 3500
tushki7 0:60d829a0353a 3501 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 3502 -- MTBDWT Register Masks
tushki7 0:60d829a0353a 3503 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 3504
tushki7 0:60d829a0353a 3505 /*!
tushki7 0:60d829a0353a 3506 * @addtogroup MTBDWT_Register_Masks MTBDWT Register Masks
tushki7 0:60d829a0353a 3507 * @{
tushki7 0:60d829a0353a 3508 */
tushki7 0:60d829a0353a 3509
tushki7 0:60d829a0353a 3510 /* CTRL Bit Fields */
tushki7 0:60d829a0353a 3511 #define MTBDWT_CTRL_DWTCFGCTRL_MASK 0xFFFFFFFu
tushki7 0:60d829a0353a 3512 #define MTBDWT_CTRL_DWTCFGCTRL_SHIFT 0
tushki7 0:60d829a0353a 3513 #define MTBDWT_CTRL_DWTCFGCTRL(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_CTRL_DWTCFGCTRL_SHIFT))&MTBDWT_CTRL_DWTCFGCTRL_MASK)
tushki7 0:60d829a0353a 3514 #define MTBDWT_CTRL_NUMCMP_MASK 0xF0000000u
tushki7 0:60d829a0353a 3515 #define MTBDWT_CTRL_NUMCMP_SHIFT 28
tushki7 0:60d829a0353a 3516 #define MTBDWT_CTRL_NUMCMP(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_CTRL_NUMCMP_SHIFT))&MTBDWT_CTRL_NUMCMP_MASK)
tushki7 0:60d829a0353a 3517 /* COMP Bit Fields */
tushki7 0:60d829a0353a 3518 #define MTBDWT_COMP_COMP_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 3519 #define MTBDWT_COMP_COMP_SHIFT 0
tushki7 0:60d829a0353a 3520 #define MTBDWT_COMP_COMP(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_COMP_COMP_SHIFT))&MTBDWT_COMP_COMP_MASK)
tushki7 0:60d829a0353a 3521 /* MASK Bit Fields */
tushki7 0:60d829a0353a 3522 #define MTBDWT_MASK_MASK_MASK 0x1Fu
tushki7 0:60d829a0353a 3523 #define MTBDWT_MASK_MASK_SHIFT 0
tushki7 0:60d829a0353a 3524 #define MTBDWT_MASK_MASK(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_MASK_MASK_SHIFT))&MTBDWT_MASK_MASK_MASK)
tushki7 0:60d829a0353a 3525 /* FCT Bit Fields */
tushki7 0:60d829a0353a 3526 #define MTBDWT_FCT_FUNCTION_MASK 0xFu
tushki7 0:60d829a0353a 3527 #define MTBDWT_FCT_FUNCTION_SHIFT 0
tushki7 0:60d829a0353a 3528 #define MTBDWT_FCT_FUNCTION(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_FCT_FUNCTION_SHIFT))&MTBDWT_FCT_FUNCTION_MASK)
tushki7 0:60d829a0353a 3529 #define MTBDWT_FCT_DATAVMATCH_MASK 0x100u
tushki7 0:60d829a0353a 3530 #define MTBDWT_FCT_DATAVMATCH_SHIFT 8
tushki7 0:60d829a0353a 3531 #define MTBDWT_FCT_DATAVSIZE_MASK 0xC00u
tushki7 0:60d829a0353a 3532 #define MTBDWT_FCT_DATAVSIZE_SHIFT 10
tushki7 0:60d829a0353a 3533 #define MTBDWT_FCT_DATAVSIZE(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_FCT_DATAVSIZE_SHIFT))&MTBDWT_FCT_DATAVSIZE_MASK)
tushki7 0:60d829a0353a 3534 #define MTBDWT_FCT_DATAVADDR0_MASK 0xF000u
tushki7 0:60d829a0353a 3535 #define MTBDWT_FCT_DATAVADDR0_SHIFT 12
tushki7 0:60d829a0353a 3536 #define MTBDWT_FCT_DATAVADDR0(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_FCT_DATAVADDR0_SHIFT))&MTBDWT_FCT_DATAVADDR0_MASK)
tushki7 0:60d829a0353a 3537 #define MTBDWT_FCT_MATCHED_MASK 0x1000000u
tushki7 0:60d829a0353a 3538 #define MTBDWT_FCT_MATCHED_SHIFT 24
tushki7 0:60d829a0353a 3539 /* TBCTRL Bit Fields */
tushki7 0:60d829a0353a 3540 #define MTBDWT_TBCTRL_ACOMP0_MASK 0x1u
tushki7 0:60d829a0353a 3541 #define MTBDWT_TBCTRL_ACOMP0_SHIFT 0
tushki7 0:60d829a0353a 3542 #define MTBDWT_TBCTRL_ACOMP1_MASK 0x2u
tushki7 0:60d829a0353a 3543 #define MTBDWT_TBCTRL_ACOMP1_SHIFT 1
tushki7 0:60d829a0353a 3544 #define MTBDWT_TBCTRL_NUMCOMP_MASK 0xF0000000u
tushki7 0:60d829a0353a 3545 #define MTBDWT_TBCTRL_NUMCOMP_SHIFT 28
tushki7 0:60d829a0353a 3546 #define MTBDWT_TBCTRL_NUMCOMP(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_TBCTRL_NUMCOMP_SHIFT))&MTBDWT_TBCTRL_NUMCOMP_MASK)
tushki7 0:60d829a0353a 3547 /* DEVICECFG Bit Fields */
tushki7 0:60d829a0353a 3548 #define MTBDWT_DEVICECFG_DEVICECFG_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 3549 #define MTBDWT_DEVICECFG_DEVICECFG_SHIFT 0
tushki7 0:60d829a0353a 3550 #define MTBDWT_DEVICECFG_DEVICECFG(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_DEVICECFG_DEVICECFG_SHIFT))&MTBDWT_DEVICECFG_DEVICECFG_MASK)
tushki7 0:60d829a0353a 3551 /* DEVICETYPID Bit Fields */
tushki7 0:60d829a0353a 3552 #define MTBDWT_DEVICETYPID_DEVICETYPID_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 3553 #define MTBDWT_DEVICETYPID_DEVICETYPID_SHIFT 0
tushki7 0:60d829a0353a 3554 #define MTBDWT_DEVICETYPID_DEVICETYPID(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_DEVICETYPID_DEVICETYPID_SHIFT))&MTBDWT_DEVICETYPID_DEVICETYPID_MASK)
tushki7 0:60d829a0353a 3555 /* PERIPHID Bit Fields */
tushki7 0:60d829a0353a 3556 #define MTBDWT_PERIPHID_PERIPHID_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 3557 #define MTBDWT_PERIPHID_PERIPHID_SHIFT 0
tushki7 0:60d829a0353a 3558 #define MTBDWT_PERIPHID_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_PERIPHID_PERIPHID_SHIFT))&MTBDWT_PERIPHID_PERIPHID_MASK)
tushki7 0:60d829a0353a 3559 /* COMPID Bit Fields */
tushki7 0:60d829a0353a 3560 #define MTBDWT_COMPID_COMPID_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 3561 #define MTBDWT_COMPID_COMPID_SHIFT 0
tushki7 0:60d829a0353a 3562 #define MTBDWT_COMPID_COMPID(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_COMPID_COMPID_SHIFT))&MTBDWT_COMPID_COMPID_MASK)
tushki7 0:60d829a0353a 3563
tushki7 0:60d829a0353a 3564 /*!
tushki7 0:60d829a0353a 3565 * @}
tushki7 0:60d829a0353a 3566 */ /* end of group MTBDWT_Register_Masks */
tushki7 0:60d829a0353a 3567
tushki7 0:60d829a0353a 3568
tushki7 0:60d829a0353a 3569 /* MTBDWT - Peripheral instance base addresses */
tushki7 0:60d829a0353a 3570 /** Peripheral MTBDWT base address */
tushki7 0:60d829a0353a 3571 #define MTBDWT_BASE (0xF0001000u)
tushki7 0:60d829a0353a 3572 /** Peripheral MTBDWT base pointer */
tushki7 0:60d829a0353a 3573 #define MTBDWT ((MTBDWT_Type *)MTBDWT_BASE)
tushki7 0:60d829a0353a 3574 /** Array initializer of MTBDWT peripheral base pointers */
tushki7 0:60d829a0353a 3575 #define MTBDWT_BASES { MTBDWT }
tushki7 0:60d829a0353a 3576
tushki7 0:60d829a0353a 3577 /*!
tushki7 0:60d829a0353a 3578 * @}
tushki7 0:60d829a0353a 3579 */ /* end of group MTBDWT_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 3580
tushki7 0:60d829a0353a 3581
tushki7 0:60d829a0353a 3582 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 3583 -- NV Peripheral Access Layer
tushki7 0:60d829a0353a 3584 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 3585
tushki7 0:60d829a0353a 3586 /*!
tushki7 0:60d829a0353a 3587 * @addtogroup NV_Peripheral_Access_Layer NV Peripheral Access Layer
tushki7 0:60d829a0353a 3588 * @{
tushki7 0:60d829a0353a 3589 */
tushki7 0:60d829a0353a 3590
tushki7 0:60d829a0353a 3591 /** NV - Register Layout Typedef */
tushki7 0:60d829a0353a 3592 typedef struct {
tushki7 0:60d829a0353a 3593 __I uint8_t BACKKEY3; /**< Backdoor Comparison Key 3., offset: 0x0 */
tushki7 0:60d829a0353a 3594 __I uint8_t BACKKEY2; /**< Backdoor Comparison Key 2., offset: 0x1 */
tushki7 0:60d829a0353a 3595 __I uint8_t BACKKEY1; /**< Backdoor Comparison Key 1., offset: 0x2 */
tushki7 0:60d829a0353a 3596 __I uint8_t BACKKEY0; /**< Backdoor Comparison Key 0., offset: 0x3 */
tushki7 0:60d829a0353a 3597 __I uint8_t BACKKEY7; /**< Backdoor Comparison Key 7., offset: 0x4 */
tushki7 0:60d829a0353a 3598 __I uint8_t BACKKEY6; /**< Backdoor Comparison Key 6., offset: 0x5 */
tushki7 0:60d829a0353a 3599 __I uint8_t BACKKEY5; /**< Backdoor Comparison Key 5., offset: 0x6 */
tushki7 0:60d829a0353a 3600 __I uint8_t BACKKEY4; /**< Backdoor Comparison Key 4., offset: 0x7 */
tushki7 0:60d829a0353a 3601 __I uint8_t FPROT3; /**< Non-volatile P-Flash Protection 1 - Low Register, offset: 0x8 */
tushki7 0:60d829a0353a 3602 __I uint8_t FPROT2; /**< Non-volatile P-Flash Protection 1 - High Register, offset: 0x9 */
tushki7 0:60d829a0353a 3603 __I uint8_t FPROT1; /**< Non-volatile P-Flash Protection 0 - Low Register, offset: 0xA */
tushki7 0:60d829a0353a 3604 __I uint8_t FPROT0; /**< Non-volatile P-Flash Protection 0 - High Register, offset: 0xB */
tushki7 0:60d829a0353a 3605 __I uint8_t FSEC; /**< Non-volatile Flash Security Register, offset: 0xC */
tushki7 0:60d829a0353a 3606 __I uint8_t FOPT; /**< Non-volatile Flash Option Register, offset: 0xD */
tushki7 0:60d829a0353a 3607 } NV_Type;
tushki7 0:60d829a0353a 3608
tushki7 0:60d829a0353a 3609 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 3610 -- NV Register Masks
tushki7 0:60d829a0353a 3611 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 3612
tushki7 0:60d829a0353a 3613 /*!
tushki7 0:60d829a0353a 3614 * @addtogroup NV_Register_Masks NV Register Masks
tushki7 0:60d829a0353a 3615 * @{
tushki7 0:60d829a0353a 3616 */
tushki7 0:60d829a0353a 3617
tushki7 0:60d829a0353a 3618 /* BACKKEY3 Bit Fields */
tushki7 0:60d829a0353a 3619 #define NV_BACKKEY3_KEY_MASK 0xFFu
tushki7 0:60d829a0353a 3620 #define NV_BACKKEY3_KEY_SHIFT 0
tushki7 0:60d829a0353a 3621 #define NV_BACKKEY3_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY3_KEY_SHIFT))&NV_BACKKEY3_KEY_MASK)
tushki7 0:60d829a0353a 3622 /* BACKKEY2 Bit Fields */
tushki7 0:60d829a0353a 3623 #define NV_BACKKEY2_KEY_MASK 0xFFu
tushki7 0:60d829a0353a 3624 #define NV_BACKKEY2_KEY_SHIFT 0
tushki7 0:60d829a0353a 3625 #define NV_BACKKEY2_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY2_KEY_SHIFT))&NV_BACKKEY2_KEY_MASK)
tushki7 0:60d829a0353a 3626 /* BACKKEY1 Bit Fields */
tushki7 0:60d829a0353a 3627 #define NV_BACKKEY1_KEY_MASK 0xFFu
tushki7 0:60d829a0353a 3628 #define NV_BACKKEY1_KEY_SHIFT 0
tushki7 0:60d829a0353a 3629 #define NV_BACKKEY1_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY1_KEY_SHIFT))&NV_BACKKEY1_KEY_MASK)
tushki7 0:60d829a0353a 3630 /* BACKKEY0 Bit Fields */
tushki7 0:60d829a0353a 3631 #define NV_BACKKEY0_KEY_MASK 0xFFu
tushki7 0:60d829a0353a 3632 #define NV_BACKKEY0_KEY_SHIFT 0
tushki7 0:60d829a0353a 3633 #define NV_BACKKEY0_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY0_KEY_SHIFT))&NV_BACKKEY0_KEY_MASK)
tushki7 0:60d829a0353a 3634 /* BACKKEY7 Bit Fields */
tushki7 0:60d829a0353a 3635 #define NV_BACKKEY7_KEY_MASK 0xFFu
tushki7 0:60d829a0353a 3636 #define NV_BACKKEY7_KEY_SHIFT 0
tushki7 0:60d829a0353a 3637 #define NV_BACKKEY7_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY7_KEY_SHIFT))&NV_BACKKEY7_KEY_MASK)
tushki7 0:60d829a0353a 3638 /* BACKKEY6 Bit Fields */
tushki7 0:60d829a0353a 3639 #define NV_BACKKEY6_KEY_MASK 0xFFu
tushki7 0:60d829a0353a 3640 #define NV_BACKKEY6_KEY_SHIFT 0
tushki7 0:60d829a0353a 3641 #define NV_BACKKEY6_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY6_KEY_SHIFT))&NV_BACKKEY6_KEY_MASK)
tushki7 0:60d829a0353a 3642 /* BACKKEY5 Bit Fields */
tushki7 0:60d829a0353a 3643 #define NV_BACKKEY5_KEY_MASK 0xFFu
tushki7 0:60d829a0353a 3644 #define NV_BACKKEY5_KEY_SHIFT 0
tushki7 0:60d829a0353a 3645 #define NV_BACKKEY5_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY5_KEY_SHIFT))&NV_BACKKEY5_KEY_MASK)
tushki7 0:60d829a0353a 3646 /* BACKKEY4 Bit Fields */
tushki7 0:60d829a0353a 3647 #define NV_BACKKEY4_KEY_MASK 0xFFu
tushki7 0:60d829a0353a 3648 #define NV_BACKKEY4_KEY_SHIFT 0
tushki7 0:60d829a0353a 3649 #define NV_BACKKEY4_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY4_KEY_SHIFT))&NV_BACKKEY4_KEY_MASK)
tushki7 0:60d829a0353a 3650 /* FPROT3 Bit Fields */
tushki7 0:60d829a0353a 3651 #define NV_FPROT3_PROT_MASK 0xFFu
tushki7 0:60d829a0353a 3652 #define NV_FPROT3_PROT_SHIFT 0
tushki7 0:60d829a0353a 3653 #define NV_FPROT3_PROT(x) (((uint8_t)(((uint8_t)(x))<<NV_FPROT3_PROT_SHIFT))&NV_FPROT3_PROT_MASK)
tushki7 0:60d829a0353a 3654 /* FPROT2 Bit Fields */
tushki7 0:60d829a0353a 3655 #define NV_FPROT2_PROT_MASK 0xFFu
tushki7 0:60d829a0353a 3656 #define NV_FPROT2_PROT_SHIFT 0
tushki7 0:60d829a0353a 3657 #define NV_FPROT2_PROT(x) (((uint8_t)(((uint8_t)(x))<<NV_FPROT2_PROT_SHIFT))&NV_FPROT2_PROT_MASK)
tushki7 0:60d829a0353a 3658 /* FPROT1 Bit Fields */
tushki7 0:60d829a0353a 3659 #define NV_FPROT1_PROT_MASK 0xFFu
tushki7 0:60d829a0353a 3660 #define NV_FPROT1_PROT_SHIFT 0
tushki7 0:60d829a0353a 3661 #define NV_FPROT1_PROT(x) (((uint8_t)(((uint8_t)(x))<<NV_FPROT1_PROT_SHIFT))&NV_FPROT1_PROT_MASK)
tushki7 0:60d829a0353a 3662 /* FPROT0 Bit Fields */
tushki7 0:60d829a0353a 3663 #define NV_FPROT0_PROT_MASK 0xFFu
tushki7 0:60d829a0353a 3664 #define NV_FPROT0_PROT_SHIFT 0
tushki7 0:60d829a0353a 3665 #define NV_FPROT0_PROT(x) (((uint8_t)(((uint8_t)(x))<<NV_FPROT0_PROT_SHIFT))&NV_FPROT0_PROT_MASK)
tushki7 0:60d829a0353a 3666 /* FSEC Bit Fields */
tushki7 0:60d829a0353a 3667 #define NV_FSEC_SEC_MASK 0x3u
tushki7 0:60d829a0353a 3668 #define NV_FSEC_SEC_SHIFT 0
tushki7 0:60d829a0353a 3669 #define NV_FSEC_SEC(x) (((uint8_t)(((uint8_t)(x))<<NV_FSEC_SEC_SHIFT))&NV_FSEC_SEC_MASK)
tushki7 0:60d829a0353a 3670 #define NV_FSEC_FSLACC_MASK 0xCu
tushki7 0:60d829a0353a 3671 #define NV_FSEC_FSLACC_SHIFT 2
tushki7 0:60d829a0353a 3672 #define NV_FSEC_FSLACC(x) (((uint8_t)(((uint8_t)(x))<<NV_FSEC_FSLACC_SHIFT))&NV_FSEC_FSLACC_MASK)
tushki7 0:60d829a0353a 3673 #define NV_FSEC_MEEN_MASK 0x30u
tushki7 0:60d829a0353a 3674 #define NV_FSEC_MEEN_SHIFT 4
tushki7 0:60d829a0353a 3675 #define NV_FSEC_MEEN(x) (((uint8_t)(((uint8_t)(x))<<NV_FSEC_MEEN_SHIFT))&NV_FSEC_MEEN_MASK)
tushki7 0:60d829a0353a 3676 #define NV_FSEC_KEYEN_MASK 0xC0u
tushki7 0:60d829a0353a 3677 #define NV_FSEC_KEYEN_SHIFT 6
tushki7 0:60d829a0353a 3678 #define NV_FSEC_KEYEN(x) (((uint8_t)(((uint8_t)(x))<<NV_FSEC_KEYEN_SHIFT))&NV_FSEC_KEYEN_MASK)
tushki7 0:60d829a0353a 3679 /* FOPT Bit Fields */
tushki7 0:60d829a0353a 3680 #define NV_FOPT_LPBOOT0_MASK 0x1u
tushki7 0:60d829a0353a 3681 #define NV_FOPT_LPBOOT0_SHIFT 0
tushki7 0:60d829a0353a 3682 #define NV_FOPT_NMI_DIS_MASK 0x4u
tushki7 0:60d829a0353a 3683 #define NV_FOPT_NMI_DIS_SHIFT 2
tushki7 0:60d829a0353a 3684 #define NV_FOPT_RESET_PIN_CFG_MASK 0x8u
tushki7 0:60d829a0353a 3685 #define NV_FOPT_RESET_PIN_CFG_SHIFT 3
tushki7 0:60d829a0353a 3686 #define NV_FOPT_LPBOOT1_MASK 0x10u
tushki7 0:60d829a0353a 3687 #define NV_FOPT_LPBOOT1_SHIFT 4
tushki7 0:60d829a0353a 3688 #define NV_FOPT_FAST_INIT_MASK 0x20u
tushki7 0:60d829a0353a 3689 #define NV_FOPT_FAST_INIT_SHIFT 5
tushki7 0:60d829a0353a 3690
tushki7 0:60d829a0353a 3691 /*!
tushki7 0:60d829a0353a 3692 * @}
tushki7 0:60d829a0353a 3693 */ /* end of group NV_Register_Masks */
tushki7 0:60d829a0353a 3694
tushki7 0:60d829a0353a 3695
tushki7 0:60d829a0353a 3696 /* NV - Peripheral instance base addresses */
tushki7 0:60d829a0353a 3697 /** Peripheral FTFA_FlashConfig base address */
tushki7 0:60d829a0353a 3698 #define FTFA_FlashConfig_BASE (0x400u)
tushki7 0:60d829a0353a 3699 /** Peripheral FTFA_FlashConfig base pointer */
tushki7 0:60d829a0353a 3700 #define FTFA_FlashConfig ((NV_Type *)FTFA_FlashConfig_BASE)
tushki7 0:60d829a0353a 3701 /** Array initializer of NV peripheral base pointers */
tushki7 0:60d829a0353a 3702 #define NV_BASES { FTFA_FlashConfig }
tushki7 0:60d829a0353a 3703
tushki7 0:60d829a0353a 3704 /*!
tushki7 0:60d829a0353a 3705 * @}
tushki7 0:60d829a0353a 3706 */ /* end of group NV_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 3707
tushki7 0:60d829a0353a 3708
tushki7 0:60d829a0353a 3709 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 3710 -- OSC Peripheral Access Layer
tushki7 0:60d829a0353a 3711 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 3712
tushki7 0:60d829a0353a 3713 /*!
tushki7 0:60d829a0353a 3714 * @addtogroup OSC_Peripheral_Access_Layer OSC Peripheral Access Layer
tushki7 0:60d829a0353a 3715 * @{
tushki7 0:60d829a0353a 3716 */
tushki7 0:60d829a0353a 3717
tushki7 0:60d829a0353a 3718 /** OSC - Register Layout Typedef */
tushki7 0:60d829a0353a 3719 typedef struct {
tushki7 0:60d829a0353a 3720 __IO uint8_t CR; /**< OSC Control Register, offset: 0x0 */
tushki7 0:60d829a0353a 3721 } OSC_Type;
tushki7 0:60d829a0353a 3722
tushki7 0:60d829a0353a 3723 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 3724 -- OSC Register Masks
tushki7 0:60d829a0353a 3725 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 3726
tushki7 0:60d829a0353a 3727 /*!
tushki7 0:60d829a0353a 3728 * @addtogroup OSC_Register_Masks OSC Register Masks
tushki7 0:60d829a0353a 3729 * @{
tushki7 0:60d829a0353a 3730 */
tushki7 0:60d829a0353a 3731
tushki7 0:60d829a0353a 3732 /* CR Bit Fields */
tushki7 0:60d829a0353a 3733 #define OSC_CR_SC16P_MASK 0x1u
tushki7 0:60d829a0353a 3734 #define OSC_CR_SC16P_SHIFT 0
tushki7 0:60d829a0353a 3735 #define OSC_CR_SC8P_MASK 0x2u
tushki7 0:60d829a0353a 3736 #define OSC_CR_SC8P_SHIFT 1
tushki7 0:60d829a0353a 3737 #define OSC_CR_SC4P_MASK 0x4u
tushki7 0:60d829a0353a 3738 #define OSC_CR_SC4P_SHIFT 2
tushki7 0:60d829a0353a 3739 #define OSC_CR_SC2P_MASK 0x8u
tushki7 0:60d829a0353a 3740 #define OSC_CR_SC2P_SHIFT 3
tushki7 0:60d829a0353a 3741 #define OSC_CR_EREFSTEN_MASK 0x20u
tushki7 0:60d829a0353a 3742 #define OSC_CR_EREFSTEN_SHIFT 5
tushki7 0:60d829a0353a 3743 #define OSC_CR_ERCLKEN_MASK 0x80u
tushki7 0:60d829a0353a 3744 #define OSC_CR_ERCLKEN_SHIFT 7
tushki7 0:60d829a0353a 3745
tushki7 0:60d829a0353a 3746 /*!
tushki7 0:60d829a0353a 3747 * @}
tushki7 0:60d829a0353a 3748 */ /* end of group OSC_Register_Masks */
tushki7 0:60d829a0353a 3749
tushki7 0:60d829a0353a 3750
tushki7 0:60d829a0353a 3751 /* OSC - Peripheral instance base addresses */
tushki7 0:60d829a0353a 3752 /** Peripheral OSC0 base address */
tushki7 0:60d829a0353a 3753 #define OSC0_BASE (0x40065000u)
tushki7 0:60d829a0353a 3754 /** Peripheral OSC0 base pointer */
tushki7 0:60d829a0353a 3755 #define OSC0 ((OSC_Type *)OSC0_BASE)
tushki7 0:60d829a0353a 3756 /** Array initializer of OSC peripheral base pointers */
tushki7 0:60d829a0353a 3757 #define OSC_BASES { OSC0 }
tushki7 0:60d829a0353a 3758
tushki7 0:60d829a0353a 3759 /*!
tushki7 0:60d829a0353a 3760 * @}
tushki7 0:60d829a0353a 3761 */ /* end of group OSC_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 3762
tushki7 0:60d829a0353a 3763
tushki7 0:60d829a0353a 3764 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 3765 -- PIT Peripheral Access Layer
tushki7 0:60d829a0353a 3766 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 3767
tushki7 0:60d829a0353a 3768 /*!
tushki7 0:60d829a0353a 3769 * @addtogroup PIT_Peripheral_Access_Layer PIT Peripheral Access Layer
tushki7 0:60d829a0353a 3770 * @{
tushki7 0:60d829a0353a 3771 */
tushki7 0:60d829a0353a 3772
tushki7 0:60d829a0353a 3773 /** PIT - Register Layout Typedef */
tushki7 0:60d829a0353a 3774 typedef struct {
tushki7 0:60d829a0353a 3775 __IO uint32_t MCR; /**< PIT Module Control Register, offset: 0x0 */
tushki7 0:60d829a0353a 3776 uint8_t RESERVED_0[220];
tushki7 0:60d829a0353a 3777 __I uint32_t LTMR64H; /**< PIT Upper Lifetime Timer Register, offset: 0xE0 */
tushki7 0:60d829a0353a 3778 __I uint32_t LTMR64L; /**< PIT Lower Lifetime Timer Register, offset: 0xE4 */
tushki7 0:60d829a0353a 3779 uint8_t RESERVED_1[24];
tushki7 0:60d829a0353a 3780 struct { /* offset: 0x100, array step: 0x10 */
tushki7 0:60d829a0353a 3781 __IO uint32_t LDVAL; /**< Timer Load Value Register, array offset: 0x100, array step: 0x10 */
tushki7 0:60d829a0353a 3782 __I uint32_t CVAL; /**< Current Timer Value Register, array offset: 0x104, array step: 0x10 */
tushki7 0:60d829a0353a 3783 __IO uint32_t TCTRL; /**< Timer Control Register, array offset: 0x108, array step: 0x10 */
tushki7 0:60d829a0353a 3784 __IO uint32_t TFLG; /**< Timer Flag Register, array offset: 0x10C, array step: 0x10 */
tushki7 0:60d829a0353a 3785 } CHANNEL[2];
tushki7 0:60d829a0353a 3786 } PIT_Type;
tushki7 0:60d829a0353a 3787
tushki7 0:60d829a0353a 3788 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 3789 -- PIT Register Masks
tushki7 0:60d829a0353a 3790 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 3791
tushki7 0:60d829a0353a 3792 /*!
tushki7 0:60d829a0353a 3793 * @addtogroup PIT_Register_Masks PIT Register Masks
tushki7 0:60d829a0353a 3794 * @{
tushki7 0:60d829a0353a 3795 */
tushki7 0:60d829a0353a 3796
tushki7 0:60d829a0353a 3797 /* MCR Bit Fields */
tushki7 0:60d829a0353a 3798 #define PIT_MCR_FRZ_MASK 0x1u
tushki7 0:60d829a0353a 3799 #define PIT_MCR_FRZ_SHIFT 0
tushki7 0:60d829a0353a 3800 #define PIT_MCR_MDIS_MASK 0x2u
tushki7 0:60d829a0353a 3801 #define PIT_MCR_MDIS_SHIFT 1
tushki7 0:60d829a0353a 3802 /* LTMR64H Bit Fields */
tushki7 0:60d829a0353a 3803 #define PIT_LTMR64H_LTH_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 3804 #define PIT_LTMR64H_LTH_SHIFT 0
tushki7 0:60d829a0353a 3805 #define PIT_LTMR64H_LTH(x) (((uint32_t)(((uint32_t)(x))<<PIT_LTMR64H_LTH_SHIFT))&PIT_LTMR64H_LTH_MASK)
tushki7 0:60d829a0353a 3806 /* LTMR64L Bit Fields */
tushki7 0:60d829a0353a 3807 #define PIT_LTMR64L_LTL_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 3808 #define PIT_LTMR64L_LTL_SHIFT 0
tushki7 0:60d829a0353a 3809 #define PIT_LTMR64L_LTL(x) (((uint32_t)(((uint32_t)(x))<<PIT_LTMR64L_LTL_SHIFT))&PIT_LTMR64L_LTL_MASK)
tushki7 0:60d829a0353a 3810 /* LDVAL Bit Fields */
tushki7 0:60d829a0353a 3811 #define PIT_LDVAL_TSV_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 3812 #define PIT_LDVAL_TSV_SHIFT 0
tushki7 0:60d829a0353a 3813 #define PIT_LDVAL_TSV(x) (((uint32_t)(((uint32_t)(x))<<PIT_LDVAL_TSV_SHIFT))&PIT_LDVAL_TSV_MASK)
tushki7 0:60d829a0353a 3814 /* CVAL Bit Fields */
tushki7 0:60d829a0353a 3815 #define PIT_CVAL_TVL_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 3816 #define PIT_CVAL_TVL_SHIFT 0
tushki7 0:60d829a0353a 3817 #define PIT_CVAL_TVL(x) (((uint32_t)(((uint32_t)(x))<<PIT_CVAL_TVL_SHIFT))&PIT_CVAL_TVL_MASK)
tushki7 0:60d829a0353a 3818 /* TCTRL Bit Fields */
tushki7 0:60d829a0353a 3819 #define PIT_TCTRL_TEN_MASK 0x1u
tushki7 0:60d829a0353a 3820 #define PIT_TCTRL_TEN_SHIFT 0
tushki7 0:60d829a0353a 3821 #define PIT_TCTRL_TIE_MASK 0x2u
tushki7 0:60d829a0353a 3822 #define PIT_TCTRL_TIE_SHIFT 1
tushki7 0:60d829a0353a 3823 #define PIT_TCTRL_CHN_MASK 0x4u
tushki7 0:60d829a0353a 3824 #define PIT_TCTRL_CHN_SHIFT 2
tushki7 0:60d829a0353a 3825 /* TFLG Bit Fields */
tushki7 0:60d829a0353a 3826 #define PIT_TFLG_TIF_MASK 0x1u
tushki7 0:60d829a0353a 3827 #define PIT_TFLG_TIF_SHIFT 0
tushki7 0:60d829a0353a 3828
tushki7 0:60d829a0353a 3829 /*!
tushki7 0:60d829a0353a 3830 * @}
tushki7 0:60d829a0353a 3831 */ /* end of group PIT_Register_Masks */
tushki7 0:60d829a0353a 3832
tushki7 0:60d829a0353a 3833
tushki7 0:60d829a0353a 3834 /* PIT - Peripheral instance base addresses */
tushki7 0:60d829a0353a 3835 /** Peripheral PIT base address */
tushki7 0:60d829a0353a 3836 #define PIT_BASE (0x40037000u)
tushki7 0:60d829a0353a 3837 /** Peripheral PIT base pointer */
tushki7 0:60d829a0353a 3838 #define PIT ((PIT_Type *)PIT_BASE)
tushki7 0:60d829a0353a 3839 /** Array initializer of PIT peripheral base pointers */
tushki7 0:60d829a0353a 3840 #define PIT_BASES { PIT }
tushki7 0:60d829a0353a 3841
tushki7 0:60d829a0353a 3842 /*!
tushki7 0:60d829a0353a 3843 * @}
tushki7 0:60d829a0353a 3844 */ /* end of group PIT_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 3845
tushki7 0:60d829a0353a 3846
tushki7 0:60d829a0353a 3847 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 3848 -- PMC Peripheral Access Layer
tushki7 0:60d829a0353a 3849 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 3850
tushki7 0:60d829a0353a 3851 /*!
tushki7 0:60d829a0353a 3852 * @addtogroup PMC_Peripheral_Access_Layer PMC Peripheral Access Layer
tushki7 0:60d829a0353a 3853 * @{
tushki7 0:60d829a0353a 3854 */
tushki7 0:60d829a0353a 3855
tushki7 0:60d829a0353a 3856 /** PMC - Register Layout Typedef */
tushki7 0:60d829a0353a 3857 typedef struct {
tushki7 0:60d829a0353a 3858 __IO uint8_t LVDSC1; /**< Low Voltage Detect Status And Control 1 register, offset: 0x0 */
tushki7 0:60d829a0353a 3859 __IO uint8_t LVDSC2; /**< Low Voltage Detect Status And Control 2 register, offset: 0x1 */
tushki7 0:60d829a0353a 3860 __IO uint8_t REGSC; /**< Regulator Status And Control register, offset: 0x2 */
tushki7 0:60d829a0353a 3861 } PMC_Type;
tushki7 0:60d829a0353a 3862
tushki7 0:60d829a0353a 3863 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 3864 -- PMC Register Masks
tushki7 0:60d829a0353a 3865 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 3866
tushki7 0:60d829a0353a 3867 /*!
tushki7 0:60d829a0353a 3868 * @addtogroup PMC_Register_Masks PMC Register Masks
tushki7 0:60d829a0353a 3869 * @{
tushki7 0:60d829a0353a 3870 */
tushki7 0:60d829a0353a 3871
tushki7 0:60d829a0353a 3872 /* LVDSC1 Bit Fields */
tushki7 0:60d829a0353a 3873 #define PMC_LVDSC1_LVDV_MASK 0x3u
tushki7 0:60d829a0353a 3874 #define PMC_LVDSC1_LVDV_SHIFT 0
tushki7 0:60d829a0353a 3875 #define PMC_LVDSC1_LVDV(x) (((uint8_t)(((uint8_t)(x))<<PMC_LVDSC1_LVDV_SHIFT))&PMC_LVDSC1_LVDV_MASK)
tushki7 0:60d829a0353a 3876 #define PMC_LVDSC1_LVDRE_MASK 0x10u
tushki7 0:60d829a0353a 3877 #define PMC_LVDSC1_LVDRE_SHIFT 4
tushki7 0:60d829a0353a 3878 #define PMC_LVDSC1_LVDIE_MASK 0x20u
tushki7 0:60d829a0353a 3879 #define PMC_LVDSC1_LVDIE_SHIFT 5
tushki7 0:60d829a0353a 3880 #define PMC_LVDSC1_LVDACK_MASK 0x40u
tushki7 0:60d829a0353a 3881 #define PMC_LVDSC1_LVDACK_SHIFT 6
tushki7 0:60d829a0353a 3882 #define PMC_LVDSC1_LVDF_MASK 0x80u
tushki7 0:60d829a0353a 3883 #define PMC_LVDSC1_LVDF_SHIFT 7
tushki7 0:60d829a0353a 3884 /* LVDSC2 Bit Fields */
tushki7 0:60d829a0353a 3885 #define PMC_LVDSC2_LVWV_MASK 0x3u
tushki7 0:60d829a0353a 3886 #define PMC_LVDSC2_LVWV_SHIFT 0
tushki7 0:60d829a0353a 3887 #define PMC_LVDSC2_LVWV(x) (((uint8_t)(((uint8_t)(x))<<PMC_LVDSC2_LVWV_SHIFT))&PMC_LVDSC2_LVWV_MASK)
tushki7 0:60d829a0353a 3888 #define PMC_LVDSC2_LVWIE_MASK 0x20u
tushki7 0:60d829a0353a 3889 #define PMC_LVDSC2_LVWIE_SHIFT 5
tushki7 0:60d829a0353a 3890 #define PMC_LVDSC2_LVWACK_MASK 0x40u
tushki7 0:60d829a0353a 3891 #define PMC_LVDSC2_LVWACK_SHIFT 6
tushki7 0:60d829a0353a 3892 #define PMC_LVDSC2_LVWF_MASK 0x80u
tushki7 0:60d829a0353a 3893 #define PMC_LVDSC2_LVWF_SHIFT 7
tushki7 0:60d829a0353a 3894 /* REGSC Bit Fields */
tushki7 0:60d829a0353a 3895 #define PMC_REGSC_BGBE_MASK 0x1u
tushki7 0:60d829a0353a 3896 #define PMC_REGSC_BGBE_SHIFT 0
tushki7 0:60d829a0353a 3897 #define PMC_REGSC_REGONS_MASK 0x4u
tushki7 0:60d829a0353a 3898 #define PMC_REGSC_REGONS_SHIFT 2
tushki7 0:60d829a0353a 3899 #define PMC_REGSC_ACKISO_MASK 0x8u
tushki7 0:60d829a0353a 3900 #define PMC_REGSC_ACKISO_SHIFT 3
tushki7 0:60d829a0353a 3901 #define PMC_REGSC_BGEN_MASK 0x10u
tushki7 0:60d829a0353a 3902 #define PMC_REGSC_BGEN_SHIFT 4
tushki7 0:60d829a0353a 3903
tushki7 0:60d829a0353a 3904 /*!
tushki7 0:60d829a0353a 3905 * @}
tushki7 0:60d829a0353a 3906 */ /* end of group PMC_Register_Masks */
tushki7 0:60d829a0353a 3907
tushki7 0:60d829a0353a 3908
tushki7 0:60d829a0353a 3909 /* PMC - Peripheral instance base addresses */
tushki7 0:60d829a0353a 3910 /** Peripheral PMC base address */
tushki7 0:60d829a0353a 3911 #define PMC_BASE (0x4007D000u)
tushki7 0:60d829a0353a 3912 /** Peripheral PMC base pointer */
tushki7 0:60d829a0353a 3913 #define PMC ((PMC_Type *)PMC_BASE)
tushki7 0:60d829a0353a 3914 /** Array initializer of PMC peripheral base pointers */
tushki7 0:60d829a0353a 3915 #define PMC_BASES { PMC }
tushki7 0:60d829a0353a 3916
tushki7 0:60d829a0353a 3917 /*!
tushki7 0:60d829a0353a 3918 * @}
tushki7 0:60d829a0353a 3919 */ /* end of group PMC_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 3920
tushki7 0:60d829a0353a 3921
tushki7 0:60d829a0353a 3922 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 3923 -- PORT Peripheral Access Layer
tushki7 0:60d829a0353a 3924 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 3925
tushki7 0:60d829a0353a 3926 /*!
tushki7 0:60d829a0353a 3927 * @addtogroup PORT_Peripheral_Access_Layer PORT Peripheral Access Layer
tushki7 0:60d829a0353a 3928 * @{
tushki7 0:60d829a0353a 3929 */
tushki7 0:60d829a0353a 3930
tushki7 0:60d829a0353a 3931 /** PORT - Register Layout Typedef */
tushki7 0:60d829a0353a 3932 typedef struct {
tushki7 0:60d829a0353a 3933 __IO uint32_t PCR[32]; /**< Pin Control Register n, array offset: 0x0, array step: 0x4 */
tushki7 0:60d829a0353a 3934 __O uint32_t GPCLR; /**< Global Pin Control Low Register, offset: 0x80 */
tushki7 0:60d829a0353a 3935 __O uint32_t GPCHR; /**< Global Pin Control High Register, offset: 0x84 */
tushki7 0:60d829a0353a 3936 uint8_t RESERVED_0[24];
tushki7 0:60d829a0353a 3937 __IO uint32_t ISFR; /**< Interrupt Status Flag Register, offset: 0xA0 */
tushki7 0:60d829a0353a 3938 } PORT_Type;
tushki7 0:60d829a0353a 3939
tushki7 0:60d829a0353a 3940 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 3941 -- PORT Register Masks
tushki7 0:60d829a0353a 3942 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 3943
tushki7 0:60d829a0353a 3944 /*!
tushki7 0:60d829a0353a 3945 * @addtogroup PORT_Register_Masks PORT Register Masks
tushki7 0:60d829a0353a 3946 * @{
tushki7 0:60d829a0353a 3947 */
tushki7 0:60d829a0353a 3948
tushki7 0:60d829a0353a 3949 /* PCR Bit Fields */
tushki7 0:60d829a0353a 3950 #define PORT_PCR_PS_MASK 0x1u
tushki7 0:60d829a0353a 3951 #define PORT_PCR_PS_SHIFT 0
tushki7 0:60d829a0353a 3952 #define PORT_PCR_PE_MASK 0x2u
tushki7 0:60d829a0353a 3953 #define PORT_PCR_PE_SHIFT 1
tushki7 0:60d829a0353a 3954 #define PORT_PCR_SRE_MASK 0x4u
tushki7 0:60d829a0353a 3955 #define PORT_PCR_SRE_SHIFT 2
tushki7 0:60d829a0353a 3956 #define PORT_PCR_PFE_MASK 0x10u
tushki7 0:60d829a0353a 3957 #define PORT_PCR_PFE_SHIFT 4
tushki7 0:60d829a0353a 3958 #define PORT_PCR_DSE_MASK 0x40u
tushki7 0:60d829a0353a 3959 #define PORT_PCR_DSE_SHIFT 6
tushki7 0:60d829a0353a 3960 #define PORT_PCR_MUX_MASK 0x700u
tushki7 0:60d829a0353a 3961 #define PORT_PCR_MUX_SHIFT 8
tushki7 0:60d829a0353a 3962 #define PORT_PCR_MUX(x) (((uint32_t)(((uint32_t)(x))<<PORT_PCR_MUX_SHIFT))&PORT_PCR_MUX_MASK)
tushki7 0:60d829a0353a 3963 #define PORT_PCR_IRQC_MASK 0xF0000u
tushki7 0:60d829a0353a 3964 #define PORT_PCR_IRQC_SHIFT 16
tushki7 0:60d829a0353a 3965 #define PORT_PCR_IRQC(x) (((uint32_t)(((uint32_t)(x))<<PORT_PCR_IRQC_SHIFT))&PORT_PCR_IRQC_MASK)
tushki7 0:60d829a0353a 3966 #define PORT_PCR_ISF_MASK 0x1000000u
tushki7 0:60d829a0353a 3967 #define PORT_PCR_ISF_SHIFT 24
tushki7 0:60d829a0353a 3968 /* GPCLR Bit Fields */
tushki7 0:60d829a0353a 3969 #define PORT_GPCLR_GPWD_MASK 0xFFFFu
tushki7 0:60d829a0353a 3970 #define PORT_GPCLR_GPWD_SHIFT 0
tushki7 0:60d829a0353a 3971 #define PORT_GPCLR_GPWD(x) (((uint32_t)(((uint32_t)(x))<<PORT_GPCLR_GPWD_SHIFT))&PORT_GPCLR_GPWD_MASK)
tushki7 0:60d829a0353a 3972 #define PORT_GPCLR_GPWE_MASK 0xFFFF0000u
tushki7 0:60d829a0353a 3973 #define PORT_GPCLR_GPWE_SHIFT 16
tushki7 0:60d829a0353a 3974 #define PORT_GPCLR_GPWE(x) (((uint32_t)(((uint32_t)(x))<<PORT_GPCLR_GPWE_SHIFT))&PORT_GPCLR_GPWE_MASK)
tushki7 0:60d829a0353a 3975 /* GPCHR Bit Fields */
tushki7 0:60d829a0353a 3976 #define PORT_GPCHR_GPWD_MASK 0xFFFFu
tushki7 0:60d829a0353a 3977 #define PORT_GPCHR_GPWD_SHIFT 0
tushki7 0:60d829a0353a 3978 #define PORT_GPCHR_GPWD(x) (((uint32_t)(((uint32_t)(x))<<PORT_GPCHR_GPWD_SHIFT))&PORT_GPCHR_GPWD_MASK)
tushki7 0:60d829a0353a 3979 #define PORT_GPCHR_GPWE_MASK 0xFFFF0000u
tushki7 0:60d829a0353a 3980 #define PORT_GPCHR_GPWE_SHIFT 16
tushki7 0:60d829a0353a 3981 #define PORT_GPCHR_GPWE(x) (((uint32_t)(((uint32_t)(x))<<PORT_GPCHR_GPWE_SHIFT))&PORT_GPCHR_GPWE_MASK)
tushki7 0:60d829a0353a 3982 /* ISFR Bit Fields */
tushki7 0:60d829a0353a 3983 #define PORT_ISFR_ISF_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 3984 #define PORT_ISFR_ISF_SHIFT 0
tushki7 0:60d829a0353a 3985 #define PORT_ISFR_ISF(x) (((uint32_t)(((uint32_t)(x))<<PORT_ISFR_ISF_SHIFT))&PORT_ISFR_ISF_MASK)
tushki7 0:60d829a0353a 3986
tushki7 0:60d829a0353a 3987 /*!
tushki7 0:60d829a0353a 3988 * @}
tushki7 0:60d829a0353a 3989 */ /* end of group PORT_Register_Masks */
tushki7 0:60d829a0353a 3990
tushki7 0:60d829a0353a 3991
tushki7 0:60d829a0353a 3992 /* PORT - Peripheral instance base addresses */
tushki7 0:60d829a0353a 3993 /** Peripheral PORTA base address */
tushki7 0:60d829a0353a 3994 #define PORTA_BASE (0x40049000u)
tushki7 0:60d829a0353a 3995 /** Peripheral PORTA base pointer */
tushki7 0:60d829a0353a 3996 #define PORTA ((PORT_Type *)PORTA_BASE)
tushki7 0:60d829a0353a 3997 /** Peripheral PORTB base address */
tushki7 0:60d829a0353a 3998 #define PORTB_BASE (0x4004A000u)
tushki7 0:60d829a0353a 3999 /** Peripheral PORTB base pointer */
tushki7 0:60d829a0353a 4000 #define PORTB ((PORT_Type *)PORTB_BASE)
tushki7 0:60d829a0353a 4001 /** Peripheral PORTC base address */
tushki7 0:60d829a0353a 4002 #define PORTC_BASE (0x4004B000u)
tushki7 0:60d829a0353a 4003 /** Peripheral PORTC base pointer */
tushki7 0:60d829a0353a 4004 #define PORTC ((PORT_Type *)PORTC_BASE)
tushki7 0:60d829a0353a 4005 /** Peripheral PORTD base address */
tushki7 0:60d829a0353a 4006 #define PORTD_BASE (0x4004C000u)
tushki7 0:60d829a0353a 4007 /** Peripheral PORTD base pointer */
tushki7 0:60d829a0353a 4008 #define PORTD ((PORT_Type *)PORTD_BASE)
tushki7 0:60d829a0353a 4009 /** Peripheral PORTE base address */
tushki7 0:60d829a0353a 4010 #define PORTE_BASE (0x4004D000u)
tushki7 0:60d829a0353a 4011 /** Peripheral PORTE base pointer */
tushki7 0:60d829a0353a 4012 #define PORTE ((PORT_Type *)PORTE_BASE)
tushki7 0:60d829a0353a 4013 /** Array initializer of PORT peripheral base pointers */
tushki7 0:60d829a0353a 4014 #define PORT_BASES { PORTA, PORTB, PORTC, PORTD, PORTE }
tushki7 0:60d829a0353a 4015
tushki7 0:60d829a0353a 4016 /*!
tushki7 0:60d829a0353a 4017 * @}
tushki7 0:60d829a0353a 4018 */ /* end of group PORT_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 4019
tushki7 0:60d829a0353a 4020
tushki7 0:60d829a0353a 4021 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 4022 -- RCM Peripheral Access Layer
tushki7 0:60d829a0353a 4023 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 4024
tushki7 0:60d829a0353a 4025 /*!
tushki7 0:60d829a0353a 4026 * @addtogroup RCM_Peripheral_Access_Layer RCM Peripheral Access Layer
tushki7 0:60d829a0353a 4027 * @{
tushki7 0:60d829a0353a 4028 */
tushki7 0:60d829a0353a 4029
tushki7 0:60d829a0353a 4030 /** RCM - Register Layout Typedef */
tushki7 0:60d829a0353a 4031 typedef struct {
tushki7 0:60d829a0353a 4032 __I uint8_t SRS0; /**< System Reset Status Register 0, offset: 0x0 */
tushki7 0:60d829a0353a 4033 __I uint8_t SRS1; /**< System Reset Status Register 1, offset: 0x1 */
tushki7 0:60d829a0353a 4034 uint8_t RESERVED_0[2];
tushki7 0:60d829a0353a 4035 __IO uint8_t RPFC; /**< Reset Pin Filter Control register, offset: 0x4 */
tushki7 0:60d829a0353a 4036 __IO uint8_t RPFW; /**< Reset Pin Filter Width register, offset: 0x5 */
tushki7 0:60d829a0353a 4037 } RCM_Type;
tushki7 0:60d829a0353a 4038
tushki7 0:60d829a0353a 4039 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 4040 -- RCM Register Masks
tushki7 0:60d829a0353a 4041 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 4042
tushki7 0:60d829a0353a 4043 /*!
tushki7 0:60d829a0353a 4044 * @addtogroup RCM_Register_Masks RCM Register Masks
tushki7 0:60d829a0353a 4045 * @{
tushki7 0:60d829a0353a 4046 */
tushki7 0:60d829a0353a 4047
tushki7 0:60d829a0353a 4048 /* SRS0 Bit Fields */
tushki7 0:60d829a0353a 4049 #define RCM_SRS0_WAKEUP_MASK 0x1u
tushki7 0:60d829a0353a 4050 #define RCM_SRS0_WAKEUP_SHIFT 0
tushki7 0:60d829a0353a 4051 #define RCM_SRS0_LVD_MASK 0x2u
tushki7 0:60d829a0353a 4052 #define RCM_SRS0_LVD_SHIFT 1
tushki7 0:60d829a0353a 4053 #define RCM_SRS0_LOC_MASK 0x4u
tushki7 0:60d829a0353a 4054 #define RCM_SRS0_LOC_SHIFT 2
tushki7 0:60d829a0353a 4055 #define RCM_SRS0_LOL_MASK 0x8u
tushki7 0:60d829a0353a 4056 #define RCM_SRS0_LOL_SHIFT 3
tushki7 0:60d829a0353a 4057 #define RCM_SRS0_WDOG_MASK 0x20u
tushki7 0:60d829a0353a 4058 #define RCM_SRS0_WDOG_SHIFT 5
tushki7 0:60d829a0353a 4059 #define RCM_SRS0_PIN_MASK 0x40u
tushki7 0:60d829a0353a 4060 #define RCM_SRS0_PIN_SHIFT 6
tushki7 0:60d829a0353a 4061 #define RCM_SRS0_POR_MASK 0x80u
tushki7 0:60d829a0353a 4062 #define RCM_SRS0_POR_SHIFT 7
tushki7 0:60d829a0353a 4063 /* SRS1 Bit Fields */
tushki7 0:60d829a0353a 4064 #define RCM_SRS1_LOCKUP_MASK 0x2u
tushki7 0:60d829a0353a 4065 #define RCM_SRS1_LOCKUP_SHIFT 1
tushki7 0:60d829a0353a 4066 #define RCM_SRS1_SW_MASK 0x4u
tushki7 0:60d829a0353a 4067 #define RCM_SRS1_SW_SHIFT 2
tushki7 0:60d829a0353a 4068 #define RCM_SRS1_MDM_AP_MASK 0x8u
tushki7 0:60d829a0353a 4069 #define RCM_SRS1_MDM_AP_SHIFT 3
tushki7 0:60d829a0353a 4070 #define RCM_SRS1_SACKERR_MASK 0x20u
tushki7 0:60d829a0353a 4071 #define RCM_SRS1_SACKERR_SHIFT 5
tushki7 0:60d829a0353a 4072 /* RPFC Bit Fields */
tushki7 0:60d829a0353a 4073 #define RCM_RPFC_RSTFLTSRW_MASK 0x3u
tushki7 0:60d829a0353a 4074 #define RCM_RPFC_RSTFLTSRW_SHIFT 0
tushki7 0:60d829a0353a 4075 #define RCM_RPFC_RSTFLTSRW(x) (((uint8_t)(((uint8_t)(x))<<RCM_RPFC_RSTFLTSRW_SHIFT))&RCM_RPFC_RSTFLTSRW_MASK)
tushki7 0:60d829a0353a 4076 #define RCM_RPFC_RSTFLTSS_MASK 0x4u
tushki7 0:60d829a0353a 4077 #define RCM_RPFC_RSTFLTSS_SHIFT 2
tushki7 0:60d829a0353a 4078 /* RPFW Bit Fields */
tushki7 0:60d829a0353a 4079 #define RCM_RPFW_RSTFLTSEL_MASK 0x1Fu
tushki7 0:60d829a0353a 4080 #define RCM_RPFW_RSTFLTSEL_SHIFT 0
tushki7 0:60d829a0353a 4081 #define RCM_RPFW_RSTFLTSEL(x) (((uint8_t)(((uint8_t)(x))<<RCM_RPFW_RSTFLTSEL_SHIFT))&RCM_RPFW_RSTFLTSEL_MASK)
tushki7 0:60d829a0353a 4082
tushki7 0:60d829a0353a 4083 /*!
tushki7 0:60d829a0353a 4084 * @}
tushki7 0:60d829a0353a 4085 */ /* end of group RCM_Register_Masks */
tushki7 0:60d829a0353a 4086
tushki7 0:60d829a0353a 4087
tushki7 0:60d829a0353a 4088 /* RCM - Peripheral instance base addresses */
tushki7 0:60d829a0353a 4089 /** Peripheral RCM base address */
tushki7 0:60d829a0353a 4090 #define RCM_BASE (0x4007F000u)
tushki7 0:60d829a0353a 4091 /** Peripheral RCM base pointer */
tushki7 0:60d829a0353a 4092 #define RCM ((RCM_Type *)RCM_BASE)
tushki7 0:60d829a0353a 4093 /** Array initializer of RCM peripheral base pointers */
tushki7 0:60d829a0353a 4094 #define RCM_BASES { RCM }
tushki7 0:60d829a0353a 4095
tushki7 0:60d829a0353a 4096 /*!
tushki7 0:60d829a0353a 4097 * @}
tushki7 0:60d829a0353a 4098 */ /* end of group RCM_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 4099
tushki7 0:60d829a0353a 4100
tushki7 0:60d829a0353a 4101 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 4102 -- ROM Peripheral Access Layer
tushki7 0:60d829a0353a 4103 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 4104
tushki7 0:60d829a0353a 4105 /*!
tushki7 0:60d829a0353a 4106 * @addtogroup ROM_Peripheral_Access_Layer ROM Peripheral Access Layer
tushki7 0:60d829a0353a 4107 * @{
tushki7 0:60d829a0353a 4108 */
tushki7 0:60d829a0353a 4109
tushki7 0:60d829a0353a 4110 /** ROM - Register Layout Typedef */
tushki7 0:60d829a0353a 4111 typedef struct {
tushki7 0:60d829a0353a 4112 __I uint32_t ENTRY[3]; /**< Entry, array offset: 0x0, array step: 0x4 */
tushki7 0:60d829a0353a 4113 __I uint32_t TABLEMARK; /**< End of Table Marker Register, offset: 0xC */
tushki7 0:60d829a0353a 4114 uint8_t RESERVED_0[4028];
tushki7 0:60d829a0353a 4115 __I uint32_t SYSACCESS; /**< System Access Register, offset: 0xFCC */
tushki7 0:60d829a0353a 4116 __I uint32_t PERIPHID4; /**< Peripheral ID Register, offset: 0xFD0 */
tushki7 0:60d829a0353a 4117 __I uint32_t PERIPHID5; /**< Peripheral ID Register, offset: 0xFD4 */
tushki7 0:60d829a0353a 4118 __I uint32_t PERIPHID6; /**< Peripheral ID Register, offset: 0xFD8 */
tushki7 0:60d829a0353a 4119 __I uint32_t PERIPHID7; /**< Peripheral ID Register, offset: 0xFDC */
tushki7 0:60d829a0353a 4120 __I uint32_t PERIPHID0; /**< Peripheral ID Register, offset: 0xFE0 */
tushki7 0:60d829a0353a 4121 __I uint32_t PERIPHID1; /**< Peripheral ID Register, offset: 0xFE4 */
tushki7 0:60d829a0353a 4122 __I uint32_t PERIPHID2; /**< Peripheral ID Register, offset: 0xFE8 */
tushki7 0:60d829a0353a 4123 __I uint32_t PERIPHID3; /**< Peripheral ID Register, offset: 0xFEC */
tushki7 0:60d829a0353a 4124 __I uint32_t COMPID[4]; /**< Component ID Register, array offset: 0xFF0, array step: 0x4 */
tushki7 0:60d829a0353a 4125 } ROM_Type;
tushki7 0:60d829a0353a 4126
tushki7 0:60d829a0353a 4127 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 4128 -- ROM Register Masks
tushki7 0:60d829a0353a 4129 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 4130
tushki7 0:60d829a0353a 4131 /*!
tushki7 0:60d829a0353a 4132 * @addtogroup ROM_Register_Masks ROM Register Masks
tushki7 0:60d829a0353a 4133 * @{
tushki7 0:60d829a0353a 4134 */
tushki7 0:60d829a0353a 4135
tushki7 0:60d829a0353a 4136 /* ENTRY Bit Fields */
tushki7 0:60d829a0353a 4137 #define ROM_ENTRY_ENTRY_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 4138 #define ROM_ENTRY_ENTRY_SHIFT 0
tushki7 0:60d829a0353a 4139 #define ROM_ENTRY_ENTRY(x) (((uint32_t)(((uint32_t)(x))<<ROM_ENTRY_ENTRY_SHIFT))&ROM_ENTRY_ENTRY_MASK)
tushki7 0:60d829a0353a 4140 /* TABLEMARK Bit Fields */
tushki7 0:60d829a0353a 4141 #define ROM_TABLEMARK_MARK_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 4142 #define ROM_TABLEMARK_MARK_SHIFT 0
tushki7 0:60d829a0353a 4143 #define ROM_TABLEMARK_MARK(x) (((uint32_t)(((uint32_t)(x))<<ROM_TABLEMARK_MARK_SHIFT))&ROM_TABLEMARK_MARK_MASK)
tushki7 0:60d829a0353a 4144 /* SYSACCESS Bit Fields */
tushki7 0:60d829a0353a 4145 #define ROM_SYSACCESS_SYSACCESS_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 4146 #define ROM_SYSACCESS_SYSACCESS_SHIFT 0
tushki7 0:60d829a0353a 4147 #define ROM_SYSACCESS_SYSACCESS(x) (((uint32_t)(((uint32_t)(x))<<ROM_SYSACCESS_SYSACCESS_SHIFT))&ROM_SYSACCESS_SYSACCESS_MASK)
tushki7 0:60d829a0353a 4148 /* PERIPHID4 Bit Fields */
tushki7 0:60d829a0353a 4149 #define ROM_PERIPHID4_PERIPHID_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 4150 #define ROM_PERIPHID4_PERIPHID_SHIFT 0
tushki7 0:60d829a0353a 4151 #define ROM_PERIPHID4_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID4_PERIPHID_SHIFT))&ROM_PERIPHID4_PERIPHID_MASK)
tushki7 0:60d829a0353a 4152 /* PERIPHID5 Bit Fields */
tushki7 0:60d829a0353a 4153 #define ROM_PERIPHID5_PERIPHID_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 4154 #define ROM_PERIPHID5_PERIPHID_SHIFT 0
tushki7 0:60d829a0353a 4155 #define ROM_PERIPHID5_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID5_PERIPHID_SHIFT))&ROM_PERIPHID5_PERIPHID_MASK)
tushki7 0:60d829a0353a 4156 /* PERIPHID6 Bit Fields */
tushki7 0:60d829a0353a 4157 #define ROM_PERIPHID6_PERIPHID_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 4158 #define ROM_PERIPHID6_PERIPHID_SHIFT 0
tushki7 0:60d829a0353a 4159 #define ROM_PERIPHID6_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID6_PERIPHID_SHIFT))&ROM_PERIPHID6_PERIPHID_MASK)
tushki7 0:60d829a0353a 4160 /* PERIPHID7 Bit Fields */
tushki7 0:60d829a0353a 4161 #define ROM_PERIPHID7_PERIPHID_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 4162 #define ROM_PERIPHID7_PERIPHID_SHIFT 0
tushki7 0:60d829a0353a 4163 #define ROM_PERIPHID7_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID7_PERIPHID_SHIFT))&ROM_PERIPHID7_PERIPHID_MASK)
tushki7 0:60d829a0353a 4164 /* PERIPHID0 Bit Fields */
tushki7 0:60d829a0353a 4165 #define ROM_PERIPHID0_PERIPHID_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 4166 #define ROM_PERIPHID0_PERIPHID_SHIFT 0
tushki7 0:60d829a0353a 4167 #define ROM_PERIPHID0_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID0_PERIPHID_SHIFT))&ROM_PERIPHID0_PERIPHID_MASK)
tushki7 0:60d829a0353a 4168 /* PERIPHID1 Bit Fields */
tushki7 0:60d829a0353a 4169 #define ROM_PERIPHID1_PERIPHID_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 4170 #define ROM_PERIPHID1_PERIPHID_SHIFT 0
tushki7 0:60d829a0353a 4171 #define ROM_PERIPHID1_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID1_PERIPHID_SHIFT))&ROM_PERIPHID1_PERIPHID_MASK)
tushki7 0:60d829a0353a 4172 /* PERIPHID2 Bit Fields */
tushki7 0:60d829a0353a 4173 #define ROM_PERIPHID2_PERIPHID_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 4174 #define ROM_PERIPHID2_PERIPHID_SHIFT 0
tushki7 0:60d829a0353a 4175 #define ROM_PERIPHID2_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID2_PERIPHID_SHIFT))&ROM_PERIPHID2_PERIPHID_MASK)
tushki7 0:60d829a0353a 4176 /* PERIPHID3 Bit Fields */
tushki7 0:60d829a0353a 4177 #define ROM_PERIPHID3_PERIPHID_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 4178 #define ROM_PERIPHID3_PERIPHID_SHIFT 0
tushki7 0:60d829a0353a 4179 #define ROM_PERIPHID3_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID3_PERIPHID_SHIFT))&ROM_PERIPHID3_PERIPHID_MASK)
tushki7 0:60d829a0353a 4180 /* COMPID Bit Fields */
tushki7 0:60d829a0353a 4181 #define ROM_COMPID_COMPID_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 4182 #define ROM_COMPID_COMPID_SHIFT 0
tushki7 0:60d829a0353a 4183 #define ROM_COMPID_COMPID(x) (((uint32_t)(((uint32_t)(x))<<ROM_COMPID_COMPID_SHIFT))&ROM_COMPID_COMPID_MASK)
tushki7 0:60d829a0353a 4184
tushki7 0:60d829a0353a 4185 /*!
tushki7 0:60d829a0353a 4186 * @}
tushki7 0:60d829a0353a 4187 */ /* end of group ROM_Register_Masks */
tushki7 0:60d829a0353a 4188
tushki7 0:60d829a0353a 4189
tushki7 0:60d829a0353a 4190 /* ROM - Peripheral instance base addresses */
tushki7 0:60d829a0353a 4191 /** Peripheral ROM base address */
tushki7 0:60d829a0353a 4192 #define ROM_BASE (0xF0002000u)
tushki7 0:60d829a0353a 4193 /** Peripheral ROM base pointer */
tushki7 0:60d829a0353a 4194 #define ROM ((ROM_Type *)ROM_BASE)
tushki7 0:60d829a0353a 4195 /** Array initializer of ROM peripheral base pointers */
tushki7 0:60d829a0353a 4196 #define ROM_BASES { ROM }
tushki7 0:60d829a0353a 4197
tushki7 0:60d829a0353a 4198 /*!
tushki7 0:60d829a0353a 4199 * @}
tushki7 0:60d829a0353a 4200 */ /* end of group ROM_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 4201
tushki7 0:60d829a0353a 4202
tushki7 0:60d829a0353a 4203 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 4204 -- RTC Peripheral Access Layer
tushki7 0:60d829a0353a 4205 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 4206
tushki7 0:60d829a0353a 4207 /*!
tushki7 0:60d829a0353a 4208 * @addtogroup RTC_Peripheral_Access_Layer RTC Peripheral Access Layer
tushki7 0:60d829a0353a 4209 * @{
tushki7 0:60d829a0353a 4210 */
tushki7 0:60d829a0353a 4211
tushki7 0:60d829a0353a 4212 /** RTC - Register Layout Typedef */
tushki7 0:60d829a0353a 4213 typedef struct {
tushki7 0:60d829a0353a 4214 __IO uint32_t TSR; /**< RTC Time Seconds Register, offset: 0x0 */
tushki7 0:60d829a0353a 4215 __IO uint32_t TPR; /**< RTC Time Prescaler Register, offset: 0x4 */
tushki7 0:60d829a0353a 4216 __IO uint32_t TAR; /**< RTC Time Alarm Register, offset: 0x8 */
tushki7 0:60d829a0353a 4217 __IO uint32_t TCR; /**< RTC Time Compensation Register, offset: 0xC */
tushki7 0:60d829a0353a 4218 __IO uint32_t CR; /**< RTC Control Register, offset: 0x10 */
tushki7 0:60d829a0353a 4219 __IO uint32_t SR; /**< RTC Status Register, offset: 0x14 */
tushki7 0:60d829a0353a 4220 __IO uint32_t LR; /**< RTC Lock Register, offset: 0x18 */
tushki7 0:60d829a0353a 4221 __IO uint32_t IER; /**< RTC Interrupt Enable Register, offset: 0x1C */
tushki7 0:60d829a0353a 4222 } RTC_Type;
tushki7 0:60d829a0353a 4223
tushki7 0:60d829a0353a 4224 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 4225 -- RTC Register Masks
tushki7 0:60d829a0353a 4226 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 4227
tushki7 0:60d829a0353a 4228 /*!
tushki7 0:60d829a0353a 4229 * @addtogroup RTC_Register_Masks RTC Register Masks
tushki7 0:60d829a0353a 4230 * @{
tushki7 0:60d829a0353a 4231 */
tushki7 0:60d829a0353a 4232
tushki7 0:60d829a0353a 4233 /* TSR Bit Fields */
tushki7 0:60d829a0353a 4234 #define RTC_TSR_TSR_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 4235 #define RTC_TSR_TSR_SHIFT 0
tushki7 0:60d829a0353a 4236 #define RTC_TSR_TSR(x) (((uint32_t)(((uint32_t)(x))<<RTC_TSR_TSR_SHIFT))&RTC_TSR_TSR_MASK)
tushki7 0:60d829a0353a 4237 /* TPR Bit Fields */
tushki7 0:60d829a0353a 4238 #define RTC_TPR_TPR_MASK 0xFFFFu
tushki7 0:60d829a0353a 4239 #define RTC_TPR_TPR_SHIFT 0
tushki7 0:60d829a0353a 4240 #define RTC_TPR_TPR(x) (((uint32_t)(((uint32_t)(x))<<RTC_TPR_TPR_SHIFT))&RTC_TPR_TPR_MASK)
tushki7 0:60d829a0353a 4241 /* TAR Bit Fields */
tushki7 0:60d829a0353a 4242 #define RTC_TAR_TAR_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 4243 #define RTC_TAR_TAR_SHIFT 0
tushki7 0:60d829a0353a 4244 #define RTC_TAR_TAR(x) (((uint32_t)(((uint32_t)(x))<<RTC_TAR_TAR_SHIFT))&RTC_TAR_TAR_MASK)
tushki7 0:60d829a0353a 4245 /* TCR Bit Fields */
tushki7 0:60d829a0353a 4246 #define RTC_TCR_TCR_MASK 0xFFu
tushki7 0:60d829a0353a 4247 #define RTC_TCR_TCR_SHIFT 0
tushki7 0:60d829a0353a 4248 #define RTC_TCR_TCR(x) (((uint32_t)(((uint32_t)(x))<<RTC_TCR_TCR_SHIFT))&RTC_TCR_TCR_MASK)
tushki7 0:60d829a0353a 4249 #define RTC_TCR_CIR_MASK 0xFF00u
tushki7 0:60d829a0353a 4250 #define RTC_TCR_CIR_SHIFT 8
tushki7 0:60d829a0353a 4251 #define RTC_TCR_CIR(x) (((uint32_t)(((uint32_t)(x))<<RTC_TCR_CIR_SHIFT))&RTC_TCR_CIR_MASK)
tushki7 0:60d829a0353a 4252 #define RTC_TCR_TCV_MASK 0xFF0000u
tushki7 0:60d829a0353a 4253 #define RTC_TCR_TCV_SHIFT 16
tushki7 0:60d829a0353a 4254 #define RTC_TCR_TCV(x) (((uint32_t)(((uint32_t)(x))<<RTC_TCR_TCV_SHIFT))&RTC_TCR_TCV_MASK)
tushki7 0:60d829a0353a 4255 #define RTC_TCR_CIC_MASK 0xFF000000u
tushki7 0:60d829a0353a 4256 #define RTC_TCR_CIC_SHIFT 24
tushki7 0:60d829a0353a 4257 #define RTC_TCR_CIC(x) (((uint32_t)(((uint32_t)(x))<<RTC_TCR_CIC_SHIFT))&RTC_TCR_CIC_MASK)
tushki7 0:60d829a0353a 4258 /* CR Bit Fields */
tushki7 0:60d829a0353a 4259 #define RTC_CR_SWR_MASK 0x1u
tushki7 0:60d829a0353a 4260 #define RTC_CR_SWR_SHIFT 0
tushki7 0:60d829a0353a 4261 #define RTC_CR_WPE_MASK 0x2u
tushki7 0:60d829a0353a 4262 #define RTC_CR_WPE_SHIFT 1
tushki7 0:60d829a0353a 4263 #define RTC_CR_SUP_MASK 0x4u
tushki7 0:60d829a0353a 4264 #define RTC_CR_SUP_SHIFT 2
tushki7 0:60d829a0353a 4265 #define RTC_CR_UM_MASK 0x8u
tushki7 0:60d829a0353a 4266 #define RTC_CR_UM_SHIFT 3
tushki7 0:60d829a0353a 4267 #define RTC_CR_OSCE_MASK 0x100u
tushki7 0:60d829a0353a 4268 #define RTC_CR_OSCE_SHIFT 8
tushki7 0:60d829a0353a 4269 #define RTC_CR_CLKO_MASK 0x200u
tushki7 0:60d829a0353a 4270 #define RTC_CR_CLKO_SHIFT 9
tushki7 0:60d829a0353a 4271 #define RTC_CR_SC16P_MASK 0x400u
tushki7 0:60d829a0353a 4272 #define RTC_CR_SC16P_SHIFT 10
tushki7 0:60d829a0353a 4273 #define RTC_CR_SC8P_MASK 0x800u
tushki7 0:60d829a0353a 4274 #define RTC_CR_SC8P_SHIFT 11
tushki7 0:60d829a0353a 4275 #define RTC_CR_SC4P_MASK 0x1000u
tushki7 0:60d829a0353a 4276 #define RTC_CR_SC4P_SHIFT 12
tushki7 0:60d829a0353a 4277 #define RTC_CR_SC2P_MASK 0x2000u
tushki7 0:60d829a0353a 4278 #define RTC_CR_SC2P_SHIFT 13
tushki7 0:60d829a0353a 4279 /* SR Bit Fields */
tushki7 0:60d829a0353a 4280 #define RTC_SR_TIF_MASK 0x1u
tushki7 0:60d829a0353a 4281 #define RTC_SR_TIF_SHIFT 0
tushki7 0:60d829a0353a 4282 #define RTC_SR_TOF_MASK 0x2u
tushki7 0:60d829a0353a 4283 #define RTC_SR_TOF_SHIFT 1
tushki7 0:60d829a0353a 4284 #define RTC_SR_TAF_MASK 0x4u
tushki7 0:60d829a0353a 4285 #define RTC_SR_TAF_SHIFT 2
tushki7 0:60d829a0353a 4286 #define RTC_SR_TCE_MASK 0x10u
tushki7 0:60d829a0353a 4287 #define RTC_SR_TCE_SHIFT 4
tushki7 0:60d829a0353a 4288 /* LR Bit Fields */
tushki7 0:60d829a0353a 4289 #define RTC_LR_TCL_MASK 0x8u
tushki7 0:60d829a0353a 4290 #define RTC_LR_TCL_SHIFT 3
tushki7 0:60d829a0353a 4291 #define RTC_LR_CRL_MASK 0x10u
tushki7 0:60d829a0353a 4292 #define RTC_LR_CRL_SHIFT 4
tushki7 0:60d829a0353a 4293 #define RTC_LR_SRL_MASK 0x20u
tushki7 0:60d829a0353a 4294 #define RTC_LR_SRL_SHIFT 5
tushki7 0:60d829a0353a 4295 #define RTC_LR_LRL_MASK 0x40u
tushki7 0:60d829a0353a 4296 #define RTC_LR_LRL_SHIFT 6
tushki7 0:60d829a0353a 4297 /* IER Bit Fields */
tushki7 0:60d829a0353a 4298 #define RTC_IER_TIIE_MASK 0x1u
tushki7 0:60d829a0353a 4299 #define RTC_IER_TIIE_SHIFT 0
tushki7 0:60d829a0353a 4300 #define RTC_IER_TOIE_MASK 0x2u
tushki7 0:60d829a0353a 4301 #define RTC_IER_TOIE_SHIFT 1
tushki7 0:60d829a0353a 4302 #define RTC_IER_TAIE_MASK 0x4u
tushki7 0:60d829a0353a 4303 #define RTC_IER_TAIE_SHIFT 2
tushki7 0:60d829a0353a 4304 #define RTC_IER_TSIE_MASK 0x10u
tushki7 0:60d829a0353a 4305 #define RTC_IER_TSIE_SHIFT 4
tushki7 0:60d829a0353a 4306 #define RTC_IER_WPON_MASK 0x80u
tushki7 0:60d829a0353a 4307 #define RTC_IER_WPON_SHIFT 7
tushki7 0:60d829a0353a 4308
tushki7 0:60d829a0353a 4309 /*!
tushki7 0:60d829a0353a 4310 * @}
tushki7 0:60d829a0353a 4311 */ /* end of group RTC_Register_Masks */
tushki7 0:60d829a0353a 4312
tushki7 0:60d829a0353a 4313
tushki7 0:60d829a0353a 4314 /* RTC - Peripheral instance base addresses */
tushki7 0:60d829a0353a 4315 /** Peripheral RTC base address */
tushki7 0:60d829a0353a 4316 #define RTC_BASE (0x4003D000u)
tushki7 0:60d829a0353a 4317 /** Peripheral RTC base pointer */
tushki7 0:60d829a0353a 4318 #define RTC ((RTC_Type *)RTC_BASE)
tushki7 0:60d829a0353a 4319 /** Array initializer of RTC peripheral base pointers */
tushki7 0:60d829a0353a 4320 #define RTC_BASES { RTC }
tushki7 0:60d829a0353a 4321
tushki7 0:60d829a0353a 4322 /*!
tushki7 0:60d829a0353a 4323 * @}
tushki7 0:60d829a0353a 4324 */ /* end of group RTC_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 4325
tushki7 0:60d829a0353a 4326
tushki7 0:60d829a0353a 4327 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 4328 -- SIM Peripheral Access Layer
tushki7 0:60d829a0353a 4329 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 4330
tushki7 0:60d829a0353a 4331 /*!
tushki7 0:60d829a0353a 4332 * @addtogroup SIM_Peripheral_Access_Layer SIM Peripheral Access Layer
tushki7 0:60d829a0353a 4333 * @{
tushki7 0:60d829a0353a 4334 */
tushki7 0:60d829a0353a 4335
tushki7 0:60d829a0353a 4336 /** SIM - Register Layout Typedef */
tushki7 0:60d829a0353a 4337 typedef struct {
tushki7 0:60d829a0353a 4338 __IO uint32_t SOPT1; /**< System Options Register 1, offset: 0x0 */
tushki7 0:60d829a0353a 4339 __IO uint32_t SOPT1CFG; /**< SOPT1 Configuration Register, offset: 0x4 */
tushki7 0:60d829a0353a 4340 uint8_t RESERVED_0[4092];
tushki7 0:60d829a0353a 4341 __IO uint32_t SOPT2; /**< System Options Register 2, offset: 0x1004 */
tushki7 0:60d829a0353a 4342 uint8_t RESERVED_1[4];
tushki7 0:60d829a0353a 4343 __IO uint32_t SOPT4; /**< System Options Register 4, offset: 0x100C */
tushki7 0:60d829a0353a 4344 __IO uint32_t SOPT5; /**< System Options Register 5, offset: 0x1010 */
tushki7 0:60d829a0353a 4345 uint8_t RESERVED_2[4];
tushki7 0:60d829a0353a 4346 __IO uint32_t SOPT7; /**< System Options Register 7, offset: 0x1018 */
tushki7 0:60d829a0353a 4347 uint8_t RESERVED_3[8];
tushki7 0:60d829a0353a 4348 __I uint32_t SDID; /**< System Device Identification Register, offset: 0x1024 */
tushki7 0:60d829a0353a 4349 uint8_t RESERVED_4[12];
tushki7 0:60d829a0353a 4350 __IO uint32_t SCGC4; /**< System Clock Gating Control Register 4, offset: 0x1034 */
tushki7 0:60d829a0353a 4351 __IO uint32_t SCGC5; /**< System Clock Gating Control Register 5, offset: 0x1038 */
tushki7 0:60d829a0353a 4352 __IO uint32_t SCGC6; /**< System Clock Gating Control Register 6, offset: 0x103C */
tushki7 0:60d829a0353a 4353 __IO uint32_t SCGC7; /**< System Clock Gating Control Register 7, offset: 0x1040 */
tushki7 0:60d829a0353a 4354 __IO uint32_t CLKDIV1; /**< System Clock Divider Register 1, offset: 0x1044 */
tushki7 0:60d829a0353a 4355 uint8_t RESERVED_5[4];
tushki7 0:60d829a0353a 4356 __IO uint32_t FCFG1; /**< Flash Configuration Register 1, offset: 0x104C */
tushki7 0:60d829a0353a 4357 __I uint32_t FCFG2; /**< Flash Configuration Register 2, offset: 0x1050 */
tushki7 0:60d829a0353a 4358 uint8_t RESERVED_6[4];
tushki7 0:60d829a0353a 4359 __I uint32_t UIDMH; /**< Unique Identification Register Mid-High, offset: 0x1058 */
tushki7 0:60d829a0353a 4360 __I uint32_t UIDML; /**< Unique Identification Register Mid Low, offset: 0x105C */
tushki7 0:60d829a0353a 4361 __I uint32_t UIDL; /**< Unique Identification Register Low, offset: 0x1060 */
tushki7 0:60d829a0353a 4362 uint8_t RESERVED_7[156];
tushki7 0:60d829a0353a 4363 __IO uint32_t COPC; /**< COP Control Register, offset: 0x1100 */
tushki7 0:60d829a0353a 4364 __O uint32_t SRVCOP; /**< Service COP Register, offset: 0x1104 */
tushki7 0:60d829a0353a 4365 } SIM_Type;
tushki7 0:60d829a0353a 4366
tushki7 0:60d829a0353a 4367 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 4368 -- SIM Register Masks
tushki7 0:60d829a0353a 4369 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 4370
tushki7 0:60d829a0353a 4371 /*!
tushki7 0:60d829a0353a 4372 * @addtogroup SIM_Register_Masks SIM Register Masks
tushki7 0:60d829a0353a 4373 * @{
tushki7 0:60d829a0353a 4374 */
tushki7 0:60d829a0353a 4375
tushki7 0:60d829a0353a 4376 /* SOPT1 Bit Fields */
tushki7 0:60d829a0353a 4377 #define SIM_SOPT1_OSC32KSEL_MASK 0xC0000u
tushki7 0:60d829a0353a 4378 #define SIM_SOPT1_OSC32KSEL_SHIFT 18
tushki7 0:60d829a0353a 4379 #define SIM_SOPT1_OSC32KSEL(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT1_OSC32KSEL_SHIFT))&SIM_SOPT1_OSC32KSEL_MASK)
tushki7 0:60d829a0353a 4380 #define SIM_SOPT1_USBVSTBY_MASK 0x20000000u
tushki7 0:60d829a0353a 4381 #define SIM_SOPT1_USBVSTBY_SHIFT 29
tushki7 0:60d829a0353a 4382 #define SIM_SOPT1_USBSSTBY_MASK 0x40000000u
tushki7 0:60d829a0353a 4383 #define SIM_SOPT1_USBSSTBY_SHIFT 30
tushki7 0:60d829a0353a 4384 #define SIM_SOPT1_USBREGEN_MASK 0x80000000u
tushki7 0:60d829a0353a 4385 #define SIM_SOPT1_USBREGEN_SHIFT 31
tushki7 0:60d829a0353a 4386 /* SOPT1CFG Bit Fields */
tushki7 0:60d829a0353a 4387 #define SIM_SOPT1CFG_URWE_MASK 0x1000000u
tushki7 0:60d829a0353a 4388 #define SIM_SOPT1CFG_URWE_SHIFT 24
tushki7 0:60d829a0353a 4389 #define SIM_SOPT1CFG_UVSWE_MASK 0x2000000u
tushki7 0:60d829a0353a 4390 #define SIM_SOPT1CFG_UVSWE_SHIFT 25
tushki7 0:60d829a0353a 4391 #define SIM_SOPT1CFG_USSWE_MASK 0x4000000u
tushki7 0:60d829a0353a 4392 #define SIM_SOPT1CFG_USSWE_SHIFT 26
tushki7 0:60d829a0353a 4393 /* SOPT2 Bit Fields */
tushki7 0:60d829a0353a 4394 #define SIM_SOPT2_RTCCLKOUTSEL_MASK 0x10u
tushki7 0:60d829a0353a 4395 #define SIM_SOPT2_RTCCLKOUTSEL_SHIFT 4
tushki7 0:60d829a0353a 4396 #define SIM_SOPT2_CLKOUTSEL_MASK 0xE0u
tushki7 0:60d829a0353a 4397 #define SIM_SOPT2_CLKOUTSEL_SHIFT 5
tushki7 0:60d829a0353a 4398 #define SIM_SOPT2_CLKOUTSEL(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT2_CLKOUTSEL_SHIFT))&SIM_SOPT2_CLKOUTSEL_MASK)
tushki7 0:60d829a0353a 4399 #define SIM_SOPT2_PLLFLLSEL_MASK 0x10000u
tushki7 0:60d829a0353a 4400 #define SIM_SOPT2_PLLFLLSEL_SHIFT 16
tushki7 0:60d829a0353a 4401 #define SIM_SOPT2_USBSRC_MASK 0x40000u
tushki7 0:60d829a0353a 4402 #define SIM_SOPT2_USBSRC_SHIFT 18
tushki7 0:60d829a0353a 4403 #define SIM_SOPT2_TPMSRC_MASK 0x3000000u
tushki7 0:60d829a0353a 4404 #define SIM_SOPT2_TPMSRC_SHIFT 24
tushki7 0:60d829a0353a 4405 #define SIM_SOPT2_TPMSRC(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT2_TPMSRC_SHIFT))&SIM_SOPT2_TPMSRC_MASK)
tushki7 0:60d829a0353a 4406 #define SIM_SOPT2_UART0SRC_MASK 0xC000000u
tushki7 0:60d829a0353a 4407 #define SIM_SOPT2_UART0SRC_SHIFT 26
tushki7 0:60d829a0353a 4408 #define SIM_SOPT2_UART0SRC(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT2_UART0SRC_SHIFT))&SIM_SOPT2_UART0SRC_MASK)
tushki7 0:60d829a0353a 4409 /* SOPT4 Bit Fields */
tushki7 0:60d829a0353a 4410 #define SIM_SOPT4_TPM1CH0SRC_MASK 0xC0000u
tushki7 0:60d829a0353a 4411 #define SIM_SOPT4_TPM1CH0SRC_SHIFT 18
tushki7 0:60d829a0353a 4412 #define SIM_SOPT4_TPM1CH0SRC(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT4_TPM1CH0SRC_SHIFT))&SIM_SOPT4_TPM1CH0SRC_MASK)
tushki7 0:60d829a0353a 4413 #define SIM_SOPT4_TPM2CH0SRC_MASK 0x100000u
tushki7 0:60d829a0353a 4414 #define SIM_SOPT4_TPM2CH0SRC_SHIFT 20
tushki7 0:60d829a0353a 4415 #define SIM_SOPT4_TPM0CLKSEL_MASK 0x1000000u
tushki7 0:60d829a0353a 4416 #define SIM_SOPT4_TPM0CLKSEL_SHIFT 24
tushki7 0:60d829a0353a 4417 #define SIM_SOPT4_TPM1CLKSEL_MASK 0x2000000u
tushki7 0:60d829a0353a 4418 #define SIM_SOPT4_TPM1CLKSEL_SHIFT 25
tushki7 0:60d829a0353a 4419 #define SIM_SOPT4_TPM2CLKSEL_MASK 0x4000000u
tushki7 0:60d829a0353a 4420 #define SIM_SOPT4_TPM2CLKSEL_SHIFT 26
tushki7 0:60d829a0353a 4421 /* SOPT5 Bit Fields */
tushki7 0:60d829a0353a 4422 #define SIM_SOPT5_UART0TXSRC_MASK 0x3u
tushki7 0:60d829a0353a 4423 #define SIM_SOPT5_UART0TXSRC_SHIFT 0
tushki7 0:60d829a0353a 4424 #define SIM_SOPT5_UART0TXSRC(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT5_UART0TXSRC_SHIFT))&SIM_SOPT5_UART0TXSRC_MASK)
tushki7 0:60d829a0353a 4425 #define SIM_SOPT5_UART0RXSRC_MASK 0x4u
tushki7 0:60d829a0353a 4426 #define SIM_SOPT5_UART0RXSRC_SHIFT 2
tushki7 0:60d829a0353a 4427 #define SIM_SOPT5_UART1TXSRC_MASK 0x30u
tushki7 0:60d829a0353a 4428 #define SIM_SOPT5_UART1TXSRC_SHIFT 4
tushki7 0:60d829a0353a 4429 #define SIM_SOPT5_UART1TXSRC(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT5_UART1TXSRC_SHIFT))&SIM_SOPT5_UART1TXSRC_MASK)
tushki7 0:60d829a0353a 4430 #define SIM_SOPT5_UART1RXSRC_MASK 0x40u
tushki7 0:60d829a0353a 4431 #define SIM_SOPT5_UART1RXSRC_SHIFT 6
tushki7 0:60d829a0353a 4432 #define SIM_SOPT5_UART0ODE_MASK 0x10000u
tushki7 0:60d829a0353a 4433 #define SIM_SOPT5_UART0ODE_SHIFT 16
tushki7 0:60d829a0353a 4434 #define SIM_SOPT5_UART1ODE_MASK 0x20000u
tushki7 0:60d829a0353a 4435 #define SIM_SOPT5_UART1ODE_SHIFT 17
tushki7 0:60d829a0353a 4436 #define SIM_SOPT5_UART2ODE_MASK 0x40000u
tushki7 0:60d829a0353a 4437 #define SIM_SOPT5_UART2ODE_SHIFT 18
tushki7 0:60d829a0353a 4438 /* SOPT7 Bit Fields */
tushki7 0:60d829a0353a 4439 #define SIM_SOPT7_ADC0TRGSEL_MASK 0xFu
tushki7 0:60d829a0353a 4440 #define SIM_SOPT7_ADC0TRGSEL_SHIFT 0
tushki7 0:60d829a0353a 4441 #define SIM_SOPT7_ADC0TRGSEL(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT7_ADC0TRGSEL_SHIFT))&SIM_SOPT7_ADC0TRGSEL_MASK)
tushki7 0:60d829a0353a 4442 #define SIM_SOPT7_ADC0PRETRGSEL_MASK 0x10u
tushki7 0:60d829a0353a 4443 #define SIM_SOPT7_ADC0PRETRGSEL_SHIFT 4
tushki7 0:60d829a0353a 4444 #define SIM_SOPT7_ADC0ALTTRGEN_MASK 0x80u
tushki7 0:60d829a0353a 4445 #define SIM_SOPT7_ADC0ALTTRGEN_SHIFT 7
tushki7 0:60d829a0353a 4446 /* SDID Bit Fields */
tushki7 0:60d829a0353a 4447 #define SIM_SDID_PINID_MASK 0xFu
tushki7 0:60d829a0353a 4448 #define SIM_SDID_PINID_SHIFT 0
tushki7 0:60d829a0353a 4449 #define SIM_SDID_PINID(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_PINID_SHIFT))&SIM_SDID_PINID_MASK)
tushki7 0:60d829a0353a 4450 #define SIM_SDID_DIEID_MASK 0xF80u
tushki7 0:60d829a0353a 4451 #define SIM_SDID_DIEID_SHIFT 7
tushki7 0:60d829a0353a 4452 #define SIM_SDID_DIEID(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_DIEID_SHIFT))&SIM_SDID_DIEID_MASK)
tushki7 0:60d829a0353a 4453 #define SIM_SDID_REVID_MASK 0xF000u
tushki7 0:60d829a0353a 4454 #define SIM_SDID_REVID_SHIFT 12
tushki7 0:60d829a0353a 4455 #define SIM_SDID_REVID(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_REVID_SHIFT))&SIM_SDID_REVID_MASK)
tushki7 0:60d829a0353a 4456 #define SIM_SDID_SRAMSIZE_MASK 0xF0000u
tushki7 0:60d829a0353a 4457 #define SIM_SDID_SRAMSIZE_SHIFT 16
tushki7 0:60d829a0353a 4458 #define SIM_SDID_SRAMSIZE(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_SRAMSIZE_SHIFT))&SIM_SDID_SRAMSIZE_MASK)
tushki7 0:60d829a0353a 4459 #define SIM_SDID_SERIESID_MASK 0xF00000u
tushki7 0:60d829a0353a 4460 #define SIM_SDID_SERIESID_SHIFT 20
tushki7 0:60d829a0353a 4461 #define SIM_SDID_SERIESID(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_SERIESID_SHIFT))&SIM_SDID_SERIESID_MASK)
tushki7 0:60d829a0353a 4462 #define SIM_SDID_SUBFAMID_MASK 0xF000000u
tushki7 0:60d829a0353a 4463 #define SIM_SDID_SUBFAMID_SHIFT 24
tushki7 0:60d829a0353a 4464 #define SIM_SDID_SUBFAMID(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_SUBFAMID_SHIFT))&SIM_SDID_SUBFAMID_MASK)
tushki7 0:60d829a0353a 4465 #define SIM_SDID_FAMID_MASK 0xF0000000u
tushki7 0:60d829a0353a 4466 #define SIM_SDID_FAMID_SHIFT 28
tushki7 0:60d829a0353a 4467 #define SIM_SDID_FAMID(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_FAMID_SHIFT))&SIM_SDID_FAMID_MASK)
tushki7 0:60d829a0353a 4468 /* SCGC4 Bit Fields */
tushki7 0:60d829a0353a 4469 #define SIM_SCGC4_I2C0_MASK 0x40u
tushki7 0:60d829a0353a 4470 #define SIM_SCGC4_I2C0_SHIFT 6
tushki7 0:60d829a0353a 4471 #define SIM_SCGC4_I2C1_MASK 0x80u
tushki7 0:60d829a0353a 4472 #define SIM_SCGC4_I2C1_SHIFT 7
tushki7 0:60d829a0353a 4473 #define SIM_SCGC4_UART0_MASK 0x400u
tushki7 0:60d829a0353a 4474 #define SIM_SCGC4_UART0_SHIFT 10
tushki7 0:60d829a0353a 4475 #define SIM_SCGC4_UART1_MASK 0x800u
tushki7 0:60d829a0353a 4476 #define SIM_SCGC4_UART1_SHIFT 11
tushki7 0:60d829a0353a 4477 #define SIM_SCGC4_UART2_MASK 0x1000u
tushki7 0:60d829a0353a 4478 #define SIM_SCGC4_UART2_SHIFT 12
tushki7 0:60d829a0353a 4479 #define SIM_SCGC4_USBOTG_MASK 0x40000u
tushki7 0:60d829a0353a 4480 #define SIM_SCGC4_USBOTG_SHIFT 18
tushki7 0:60d829a0353a 4481 #define SIM_SCGC4_CMP_MASK 0x80000u
tushki7 0:60d829a0353a 4482 #define SIM_SCGC4_CMP_SHIFT 19
tushki7 0:60d829a0353a 4483 #define SIM_SCGC4_SPI0_MASK 0x400000u
tushki7 0:60d829a0353a 4484 #define SIM_SCGC4_SPI0_SHIFT 22
tushki7 0:60d829a0353a 4485 #define SIM_SCGC4_SPI1_MASK 0x800000u
tushki7 0:60d829a0353a 4486 #define SIM_SCGC4_SPI1_SHIFT 23
tushki7 0:60d829a0353a 4487 /* SCGC5 Bit Fields */
tushki7 0:60d829a0353a 4488 #define SIM_SCGC5_LPTMR_MASK 0x1u
tushki7 0:60d829a0353a 4489 #define SIM_SCGC5_LPTMR_SHIFT 0
tushki7 0:60d829a0353a 4490 #define SIM_SCGC5_TSI_MASK 0x20u
tushki7 0:60d829a0353a 4491 #define SIM_SCGC5_TSI_SHIFT 5
tushki7 0:60d829a0353a 4492 #define SIM_SCGC5_PORTA_MASK 0x200u
tushki7 0:60d829a0353a 4493 #define SIM_SCGC5_PORTA_SHIFT 9
tushki7 0:60d829a0353a 4494 #define SIM_SCGC5_PORTB_MASK 0x400u
tushki7 0:60d829a0353a 4495 #define SIM_SCGC5_PORTB_SHIFT 10
tushki7 0:60d829a0353a 4496 #define SIM_SCGC5_PORTC_MASK 0x800u
tushki7 0:60d829a0353a 4497 #define SIM_SCGC5_PORTC_SHIFT 11
tushki7 0:60d829a0353a 4498 #define SIM_SCGC5_PORTD_MASK 0x1000u
tushki7 0:60d829a0353a 4499 #define SIM_SCGC5_PORTD_SHIFT 12
tushki7 0:60d829a0353a 4500 #define SIM_SCGC5_PORTE_MASK 0x2000u
tushki7 0:60d829a0353a 4501 #define SIM_SCGC5_PORTE_SHIFT 13
tushki7 0:60d829a0353a 4502 #define SIM_SCGC5_SLCD_MASK 0x80000u
tushki7 0:60d829a0353a 4503 #define SIM_SCGC5_SLCD_SHIFT 19
tushki7 0:60d829a0353a 4504 /* SCGC6 Bit Fields */
tushki7 0:60d829a0353a 4505 #define SIM_SCGC6_FTF_MASK 0x1u
tushki7 0:60d829a0353a 4506 #define SIM_SCGC6_FTF_SHIFT 0
tushki7 0:60d829a0353a 4507 #define SIM_SCGC6_DMAMUX_MASK 0x2u
tushki7 0:60d829a0353a 4508 #define SIM_SCGC6_DMAMUX_SHIFT 1
tushki7 0:60d829a0353a 4509 #define SIM_SCGC6_I2S_MASK 0x8000u
tushki7 0:60d829a0353a 4510 #define SIM_SCGC6_I2S_SHIFT 15
tushki7 0:60d829a0353a 4511 #define SIM_SCGC6_PIT_MASK 0x800000u
tushki7 0:60d829a0353a 4512 #define SIM_SCGC6_PIT_SHIFT 23
tushki7 0:60d829a0353a 4513 #define SIM_SCGC6_TPM0_MASK 0x1000000u
tushki7 0:60d829a0353a 4514 #define SIM_SCGC6_TPM0_SHIFT 24
tushki7 0:60d829a0353a 4515 #define SIM_SCGC6_TPM1_MASK 0x2000000u
tushki7 0:60d829a0353a 4516 #define SIM_SCGC6_TPM1_SHIFT 25
tushki7 0:60d829a0353a 4517 #define SIM_SCGC6_TPM2_MASK 0x4000000u
tushki7 0:60d829a0353a 4518 #define SIM_SCGC6_TPM2_SHIFT 26
tushki7 0:60d829a0353a 4519 #define SIM_SCGC6_ADC0_MASK 0x8000000u
tushki7 0:60d829a0353a 4520 #define SIM_SCGC6_ADC0_SHIFT 27
tushki7 0:60d829a0353a 4521 #define SIM_SCGC6_RTC_MASK 0x20000000u
tushki7 0:60d829a0353a 4522 #define SIM_SCGC6_RTC_SHIFT 29
tushki7 0:60d829a0353a 4523 #define SIM_SCGC6_DAC0_MASK 0x80000000u
tushki7 0:60d829a0353a 4524 #define SIM_SCGC6_DAC0_SHIFT 31
tushki7 0:60d829a0353a 4525 /* SCGC7 Bit Fields */
tushki7 0:60d829a0353a 4526 #define SIM_SCGC7_DMA_MASK 0x100u
tushki7 0:60d829a0353a 4527 #define SIM_SCGC7_DMA_SHIFT 8
tushki7 0:60d829a0353a 4528 /* CLKDIV1 Bit Fields */
tushki7 0:60d829a0353a 4529 #define SIM_CLKDIV1_OUTDIV4_MASK 0x70000u
tushki7 0:60d829a0353a 4530 #define SIM_CLKDIV1_OUTDIV4_SHIFT 16
tushki7 0:60d829a0353a 4531 #define SIM_CLKDIV1_OUTDIV4(x) (((uint32_t)(((uint32_t)(x))<<SIM_CLKDIV1_OUTDIV4_SHIFT))&SIM_CLKDIV1_OUTDIV4_MASK)
tushki7 0:60d829a0353a 4532 #define SIM_CLKDIV1_OUTDIV1_MASK 0xF0000000u
tushki7 0:60d829a0353a 4533 #define SIM_CLKDIV1_OUTDIV1_SHIFT 28
tushki7 0:60d829a0353a 4534 #define SIM_CLKDIV1_OUTDIV1(x) (((uint32_t)(((uint32_t)(x))<<SIM_CLKDIV1_OUTDIV1_SHIFT))&SIM_CLKDIV1_OUTDIV1_MASK)
tushki7 0:60d829a0353a 4535 /* FCFG1 Bit Fields */
tushki7 0:60d829a0353a 4536 #define SIM_FCFG1_FLASHDIS_MASK 0x1u
tushki7 0:60d829a0353a 4537 #define SIM_FCFG1_FLASHDIS_SHIFT 0
tushki7 0:60d829a0353a 4538 #define SIM_FCFG1_FLASHDOZE_MASK 0x2u
tushki7 0:60d829a0353a 4539 #define SIM_FCFG1_FLASHDOZE_SHIFT 1
tushki7 0:60d829a0353a 4540 #define SIM_FCFG1_PFSIZE_MASK 0xF000000u
tushki7 0:60d829a0353a 4541 #define SIM_FCFG1_PFSIZE_SHIFT 24
tushki7 0:60d829a0353a 4542 #define SIM_FCFG1_PFSIZE(x) (((uint32_t)(((uint32_t)(x))<<SIM_FCFG1_PFSIZE_SHIFT))&SIM_FCFG1_PFSIZE_MASK)
tushki7 0:60d829a0353a 4543 /* FCFG2 Bit Fields */
tushki7 0:60d829a0353a 4544 #define SIM_FCFG2_MAXADDR1_MASK 0x7F0000u
tushki7 0:60d829a0353a 4545 #define SIM_FCFG2_MAXADDR1_SHIFT 16
tushki7 0:60d829a0353a 4546 #define SIM_FCFG2_MAXADDR1(x) (((uint32_t)(((uint32_t)(x))<<SIM_FCFG2_MAXADDR1_SHIFT))&SIM_FCFG2_MAXADDR1_MASK)
tushki7 0:60d829a0353a 4547 #define SIM_FCFG2_MAXADDR0_MASK 0x7F000000u
tushki7 0:60d829a0353a 4548 #define SIM_FCFG2_MAXADDR0_SHIFT 24
tushki7 0:60d829a0353a 4549 #define SIM_FCFG2_MAXADDR0(x) (((uint32_t)(((uint32_t)(x))<<SIM_FCFG2_MAXADDR0_SHIFT))&SIM_FCFG2_MAXADDR0_MASK)
tushki7 0:60d829a0353a 4550 /* UIDMH Bit Fields */
tushki7 0:60d829a0353a 4551 #define SIM_UIDMH_UID_MASK 0xFFFFu
tushki7 0:60d829a0353a 4552 #define SIM_UIDMH_UID_SHIFT 0
tushki7 0:60d829a0353a 4553 #define SIM_UIDMH_UID(x) (((uint32_t)(((uint32_t)(x))<<SIM_UIDMH_UID_SHIFT))&SIM_UIDMH_UID_MASK)
tushki7 0:60d829a0353a 4554 /* UIDML Bit Fields */
tushki7 0:60d829a0353a 4555 #define SIM_UIDML_UID_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 4556 #define SIM_UIDML_UID_SHIFT 0
tushki7 0:60d829a0353a 4557 #define SIM_UIDML_UID(x) (((uint32_t)(((uint32_t)(x))<<SIM_UIDML_UID_SHIFT))&SIM_UIDML_UID_MASK)
tushki7 0:60d829a0353a 4558 /* UIDL Bit Fields */
tushki7 0:60d829a0353a 4559 #define SIM_UIDL_UID_MASK 0xFFFFFFFFu
tushki7 0:60d829a0353a 4560 #define SIM_UIDL_UID_SHIFT 0
tushki7 0:60d829a0353a 4561 #define SIM_UIDL_UID(x) (((uint32_t)(((uint32_t)(x))<<SIM_UIDL_UID_SHIFT))&SIM_UIDL_UID_MASK)
tushki7 0:60d829a0353a 4562 /* COPC Bit Fields */
tushki7 0:60d829a0353a 4563 #define SIM_COPC_COPW_MASK 0x1u
tushki7 0:60d829a0353a 4564 #define SIM_COPC_COPW_SHIFT 0
tushki7 0:60d829a0353a 4565 #define SIM_COPC_COPCLKS_MASK 0x2u
tushki7 0:60d829a0353a 4566 #define SIM_COPC_COPCLKS_SHIFT 1
tushki7 0:60d829a0353a 4567 #define SIM_COPC_COPT_MASK 0xCu
tushki7 0:60d829a0353a 4568 #define SIM_COPC_COPT_SHIFT 2
tushki7 0:60d829a0353a 4569 #define SIM_COPC_COPT(x) (((uint32_t)(((uint32_t)(x))<<SIM_COPC_COPT_SHIFT))&SIM_COPC_COPT_MASK)
tushki7 0:60d829a0353a 4570 /* SRVCOP Bit Fields */
tushki7 0:60d829a0353a 4571 #define SIM_SRVCOP_SRVCOP_MASK 0xFFu
tushki7 0:60d829a0353a 4572 #define SIM_SRVCOP_SRVCOP_SHIFT 0
tushki7 0:60d829a0353a 4573 #define SIM_SRVCOP_SRVCOP(x) (((uint32_t)(((uint32_t)(x))<<SIM_SRVCOP_SRVCOP_SHIFT))&SIM_SRVCOP_SRVCOP_MASK)
tushki7 0:60d829a0353a 4574
tushki7 0:60d829a0353a 4575 /*!
tushki7 0:60d829a0353a 4576 * @}
tushki7 0:60d829a0353a 4577 */ /* end of group SIM_Register_Masks */
tushki7 0:60d829a0353a 4578
tushki7 0:60d829a0353a 4579
tushki7 0:60d829a0353a 4580 /* SIM - Peripheral instance base addresses */
tushki7 0:60d829a0353a 4581 /** Peripheral SIM base address */
tushki7 0:60d829a0353a 4582 #define SIM_BASE (0x40047000u)
tushki7 0:60d829a0353a 4583 /** Peripheral SIM base pointer */
tushki7 0:60d829a0353a 4584 #define SIM ((SIM_Type *)SIM_BASE)
tushki7 0:60d829a0353a 4585 /** Array initializer of SIM peripheral base pointers */
tushki7 0:60d829a0353a 4586 #define SIM_BASES { SIM }
tushki7 0:60d829a0353a 4587
tushki7 0:60d829a0353a 4588 /*!
tushki7 0:60d829a0353a 4589 * @}
tushki7 0:60d829a0353a 4590 */ /* end of group SIM_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 4591
tushki7 0:60d829a0353a 4592
tushki7 0:60d829a0353a 4593 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 4594 -- SMC Peripheral Access Layer
tushki7 0:60d829a0353a 4595 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 4596
tushki7 0:60d829a0353a 4597 /*!
tushki7 0:60d829a0353a 4598 * @addtogroup SMC_Peripheral_Access_Layer SMC Peripheral Access Layer
tushki7 0:60d829a0353a 4599 * @{
tushki7 0:60d829a0353a 4600 */
tushki7 0:60d829a0353a 4601
tushki7 0:60d829a0353a 4602 /** SMC - Register Layout Typedef */
tushki7 0:60d829a0353a 4603 typedef struct {
tushki7 0:60d829a0353a 4604 __IO uint8_t PMPROT; /**< Power Mode Protection register, offset: 0x0 */
tushki7 0:60d829a0353a 4605 __IO uint8_t PMCTRL; /**< Power Mode Control register, offset: 0x1 */
tushki7 0:60d829a0353a 4606 __IO uint8_t STOPCTRL; /**< Stop Control Register, offset: 0x2 */
tushki7 0:60d829a0353a 4607 __I uint8_t PMSTAT; /**< Power Mode Status register, offset: 0x3 */
tushki7 0:60d829a0353a 4608 } SMC_Type;
tushki7 0:60d829a0353a 4609
tushki7 0:60d829a0353a 4610 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 4611 -- SMC Register Masks
tushki7 0:60d829a0353a 4612 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 4613
tushki7 0:60d829a0353a 4614 /*!
tushki7 0:60d829a0353a 4615 * @addtogroup SMC_Register_Masks SMC Register Masks
tushki7 0:60d829a0353a 4616 * @{
tushki7 0:60d829a0353a 4617 */
tushki7 0:60d829a0353a 4618
tushki7 0:60d829a0353a 4619 /* PMPROT Bit Fields */
tushki7 0:60d829a0353a 4620 #define SMC_PMPROT_AVLLS_MASK 0x2u
tushki7 0:60d829a0353a 4621 #define SMC_PMPROT_AVLLS_SHIFT 1
tushki7 0:60d829a0353a 4622 #define SMC_PMPROT_ALLS_MASK 0x8u
tushki7 0:60d829a0353a 4623 #define SMC_PMPROT_ALLS_SHIFT 3
tushki7 0:60d829a0353a 4624 #define SMC_PMPROT_AVLP_MASK 0x20u
tushki7 0:60d829a0353a 4625 #define SMC_PMPROT_AVLP_SHIFT 5
tushki7 0:60d829a0353a 4626 /* PMCTRL Bit Fields */
tushki7 0:60d829a0353a 4627 #define SMC_PMCTRL_STOPM_MASK 0x7u
tushki7 0:60d829a0353a 4628 #define SMC_PMCTRL_STOPM_SHIFT 0
tushki7 0:60d829a0353a 4629 #define SMC_PMCTRL_STOPM(x) (((uint8_t)(((uint8_t)(x))<<SMC_PMCTRL_STOPM_SHIFT))&SMC_PMCTRL_STOPM_MASK)
tushki7 0:60d829a0353a 4630 #define SMC_PMCTRL_STOPA_MASK 0x8u
tushki7 0:60d829a0353a 4631 #define SMC_PMCTRL_STOPA_SHIFT 3
tushki7 0:60d829a0353a 4632 #define SMC_PMCTRL_RUNM_MASK 0x60u
tushki7 0:60d829a0353a 4633 #define SMC_PMCTRL_RUNM_SHIFT 5
tushki7 0:60d829a0353a 4634 #define SMC_PMCTRL_RUNM(x) (((uint8_t)(((uint8_t)(x))<<SMC_PMCTRL_RUNM_SHIFT))&SMC_PMCTRL_RUNM_MASK)
tushki7 0:60d829a0353a 4635 /* STOPCTRL Bit Fields */
tushki7 0:60d829a0353a 4636 #define SMC_STOPCTRL_VLLSM_MASK 0x7u
tushki7 0:60d829a0353a 4637 #define SMC_STOPCTRL_VLLSM_SHIFT 0
tushki7 0:60d829a0353a 4638 #define SMC_STOPCTRL_VLLSM(x) (((uint8_t)(((uint8_t)(x))<<SMC_STOPCTRL_VLLSM_SHIFT))&SMC_STOPCTRL_VLLSM_MASK)
tushki7 0:60d829a0353a 4639 #define SMC_STOPCTRL_PORPO_MASK 0x20u
tushki7 0:60d829a0353a 4640 #define SMC_STOPCTRL_PORPO_SHIFT 5
tushki7 0:60d829a0353a 4641 #define SMC_STOPCTRL_PSTOPO_MASK 0xC0u
tushki7 0:60d829a0353a 4642 #define SMC_STOPCTRL_PSTOPO_SHIFT 6
tushki7 0:60d829a0353a 4643 #define SMC_STOPCTRL_PSTOPO(x) (((uint8_t)(((uint8_t)(x))<<SMC_STOPCTRL_PSTOPO_SHIFT))&SMC_STOPCTRL_PSTOPO_MASK)
tushki7 0:60d829a0353a 4644 /* PMSTAT Bit Fields */
tushki7 0:60d829a0353a 4645 #define SMC_PMSTAT_PMSTAT_MASK 0x7Fu
tushki7 0:60d829a0353a 4646 #define SMC_PMSTAT_PMSTAT_SHIFT 0
tushki7 0:60d829a0353a 4647 #define SMC_PMSTAT_PMSTAT(x) (((uint8_t)(((uint8_t)(x))<<SMC_PMSTAT_PMSTAT_SHIFT))&SMC_PMSTAT_PMSTAT_MASK)
tushki7 0:60d829a0353a 4648
tushki7 0:60d829a0353a 4649 /*!
tushki7 0:60d829a0353a 4650 * @}
tushki7 0:60d829a0353a 4651 */ /* end of group SMC_Register_Masks */
tushki7 0:60d829a0353a 4652
tushki7 0:60d829a0353a 4653
tushki7 0:60d829a0353a 4654 /* SMC - Peripheral instance base addresses */
tushki7 0:60d829a0353a 4655 /** Peripheral SMC base address */
tushki7 0:60d829a0353a 4656 #define SMC_BASE (0x4007E000u)
tushki7 0:60d829a0353a 4657 /** Peripheral SMC base pointer */
tushki7 0:60d829a0353a 4658 #define SMC ((SMC_Type *)SMC_BASE)
tushki7 0:60d829a0353a 4659 /** Array initializer of SMC peripheral base pointers */
tushki7 0:60d829a0353a 4660 #define SMC_BASES { SMC }
tushki7 0:60d829a0353a 4661
tushki7 0:60d829a0353a 4662 /*!
tushki7 0:60d829a0353a 4663 * @}
tushki7 0:60d829a0353a 4664 */ /* end of group SMC_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 4665
tushki7 0:60d829a0353a 4666
tushki7 0:60d829a0353a 4667 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 4668 -- SPI Peripheral Access Layer
tushki7 0:60d829a0353a 4669 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 4670
tushki7 0:60d829a0353a 4671 /*!
tushki7 0:60d829a0353a 4672 * @addtogroup SPI_Peripheral_Access_Layer SPI Peripheral Access Layer
tushki7 0:60d829a0353a 4673 * @{
tushki7 0:60d829a0353a 4674 */
tushki7 0:60d829a0353a 4675
tushki7 0:60d829a0353a 4676 /** SPI - Register Layout Typedef */
tushki7 0:60d829a0353a 4677 typedef struct {
tushki7 0:60d829a0353a 4678 __I uint8_t S; /**< SPI status register, offset: 0x0 */
tushki7 0:60d829a0353a 4679 __IO uint8_t BR; /**< SPI baud rate register, offset: 0x1 */
tushki7 0:60d829a0353a 4680 __IO uint8_t C2; /**< SPI control register 2, offset: 0x2 */
tushki7 0:60d829a0353a 4681 __IO uint8_t C1; /**< SPI control register 1, offset: 0x3 */
tushki7 0:60d829a0353a 4682 __IO uint8_t ML; /**< SPI match register low, offset: 0x4 */
tushki7 0:60d829a0353a 4683 __IO uint8_t MH; /**< SPI match register high, offset: 0x5 */
tushki7 0:60d829a0353a 4684 __IO uint8_t DL; /**< SPI data register low, offset: 0x6 */
tushki7 0:60d829a0353a 4685 __IO uint8_t DH; /**< SPI data register high, offset: 0x7 */
tushki7 0:60d829a0353a 4686 uint8_t RESERVED_0[2];
tushki7 0:60d829a0353a 4687 __IO uint8_t CI; /**< SPI clear interrupt register, offset: 0xA */
tushki7 0:60d829a0353a 4688 __IO uint8_t C3; /**< SPI control register 3, offset: 0xB */
tushki7 0:60d829a0353a 4689 } SPI_Type;
tushki7 0:60d829a0353a 4690
tushki7 0:60d829a0353a 4691 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 4692 -- SPI Register Masks
tushki7 0:60d829a0353a 4693 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 4694
tushki7 0:60d829a0353a 4695 /*!
tushki7 0:60d829a0353a 4696 * @addtogroup SPI_Register_Masks SPI Register Masks
tushki7 0:60d829a0353a 4697 * @{
tushki7 0:60d829a0353a 4698 */
tushki7 0:60d829a0353a 4699
tushki7 0:60d829a0353a 4700 /* S Bit Fields */
tushki7 0:60d829a0353a 4701 #define SPI_S_RFIFOEF_MASK 0x1u
tushki7 0:60d829a0353a 4702 #define SPI_S_RFIFOEF_SHIFT 0
tushki7 0:60d829a0353a 4703 #define SPI_S_TXFULLF_MASK 0x2u
tushki7 0:60d829a0353a 4704 #define SPI_S_TXFULLF_SHIFT 1
tushki7 0:60d829a0353a 4705 #define SPI_S_TNEAREF_MASK 0x4u
tushki7 0:60d829a0353a 4706 #define SPI_S_TNEAREF_SHIFT 2
tushki7 0:60d829a0353a 4707 #define SPI_S_RNFULLF_MASK 0x8u
tushki7 0:60d829a0353a 4708 #define SPI_S_RNFULLF_SHIFT 3
tushki7 0:60d829a0353a 4709 #define SPI_S_MODF_MASK 0x10u
tushki7 0:60d829a0353a 4710 #define SPI_S_MODF_SHIFT 4
tushki7 0:60d829a0353a 4711 #define SPI_S_SPTEF_MASK 0x20u
tushki7 0:60d829a0353a 4712 #define SPI_S_SPTEF_SHIFT 5
tushki7 0:60d829a0353a 4713 #define SPI_S_SPMF_MASK 0x40u
tushki7 0:60d829a0353a 4714 #define SPI_S_SPMF_SHIFT 6
tushki7 0:60d829a0353a 4715 #define SPI_S_SPRF_MASK 0x80u
tushki7 0:60d829a0353a 4716 #define SPI_S_SPRF_SHIFT 7
tushki7 0:60d829a0353a 4717 /* BR Bit Fields */
tushki7 0:60d829a0353a 4718 #define SPI_BR_SPR_MASK 0xFu
tushki7 0:60d829a0353a 4719 #define SPI_BR_SPR_SHIFT 0
tushki7 0:60d829a0353a 4720 #define SPI_BR_SPR(x) (((uint8_t)(((uint8_t)(x))<<SPI_BR_SPR_SHIFT))&SPI_BR_SPR_MASK)
tushki7 0:60d829a0353a 4721 #define SPI_BR_SPPR_MASK 0x70u
tushki7 0:60d829a0353a 4722 #define SPI_BR_SPPR_SHIFT 4
tushki7 0:60d829a0353a 4723 #define SPI_BR_SPPR(x) (((uint8_t)(((uint8_t)(x))<<SPI_BR_SPPR_SHIFT))&SPI_BR_SPPR_MASK)
tushki7 0:60d829a0353a 4724 /* C2 Bit Fields */
tushki7 0:60d829a0353a 4725 #define SPI_C2_SPC0_MASK 0x1u
tushki7 0:60d829a0353a 4726 #define SPI_C2_SPC0_SHIFT 0
tushki7 0:60d829a0353a 4727 #define SPI_C2_SPISWAI_MASK 0x2u
tushki7 0:60d829a0353a 4728 #define SPI_C2_SPISWAI_SHIFT 1
tushki7 0:60d829a0353a 4729 #define SPI_C2_RXDMAE_MASK 0x4u
tushki7 0:60d829a0353a 4730 #define SPI_C2_RXDMAE_SHIFT 2
tushki7 0:60d829a0353a 4731 #define SPI_C2_BIDIROE_MASK 0x8u
tushki7 0:60d829a0353a 4732 #define SPI_C2_BIDIROE_SHIFT 3
tushki7 0:60d829a0353a 4733 #define SPI_C2_MODFEN_MASK 0x10u
tushki7 0:60d829a0353a 4734 #define SPI_C2_MODFEN_SHIFT 4
tushki7 0:60d829a0353a 4735 #define SPI_C2_TXDMAE_MASK 0x20u
tushki7 0:60d829a0353a 4736 #define SPI_C2_TXDMAE_SHIFT 5
tushki7 0:60d829a0353a 4737 #define SPI_C2_SPIMODE_MASK 0x40u
tushki7 0:60d829a0353a 4738 #define SPI_C2_SPIMODE_SHIFT 6
tushki7 0:60d829a0353a 4739 #define SPI_C2_SPMIE_MASK 0x80u
tushki7 0:60d829a0353a 4740 #define SPI_C2_SPMIE_SHIFT 7
tushki7 0:60d829a0353a 4741 /* C1 Bit Fields */
tushki7 0:60d829a0353a 4742 #define SPI_C1_LSBFE_MASK 0x1u
tushki7 0:60d829a0353a 4743 #define SPI_C1_LSBFE_SHIFT 0
tushki7 0:60d829a0353a 4744 #define SPI_C1_SSOE_MASK 0x2u
tushki7 0:60d829a0353a 4745 #define SPI_C1_SSOE_SHIFT 1
tushki7 0:60d829a0353a 4746 #define SPI_C1_CPHA_MASK 0x4u
tushki7 0:60d829a0353a 4747 #define SPI_C1_CPHA_SHIFT 2
tushki7 0:60d829a0353a 4748 #define SPI_C1_CPOL_MASK 0x8u
tushki7 0:60d829a0353a 4749 #define SPI_C1_CPOL_SHIFT 3
tushki7 0:60d829a0353a 4750 #define SPI_C1_MSTR_MASK 0x10u
tushki7 0:60d829a0353a 4751 #define SPI_C1_MSTR_SHIFT 4
tushki7 0:60d829a0353a 4752 #define SPI_C1_SPTIE_MASK 0x20u
tushki7 0:60d829a0353a 4753 #define SPI_C1_SPTIE_SHIFT 5
tushki7 0:60d829a0353a 4754 #define SPI_C1_SPE_MASK 0x40u
tushki7 0:60d829a0353a 4755 #define SPI_C1_SPE_SHIFT 6
tushki7 0:60d829a0353a 4756 #define SPI_C1_SPIE_MASK 0x80u
tushki7 0:60d829a0353a 4757 #define SPI_C1_SPIE_SHIFT 7
tushki7 0:60d829a0353a 4758 /* ML Bit Fields */
tushki7 0:60d829a0353a 4759 #define SPI_ML_Bits_MASK 0xFFu
tushki7 0:60d829a0353a 4760 #define SPI_ML_Bits_SHIFT 0
tushki7 0:60d829a0353a 4761 #define SPI_ML_Bits(x) (((uint8_t)(((uint8_t)(x))<<SPI_ML_Bits_SHIFT))&SPI_ML_Bits_MASK)
tushki7 0:60d829a0353a 4762 /* MH Bit Fields */
tushki7 0:60d829a0353a 4763 #define SPI_MH_Bits_MASK 0xFFu
tushki7 0:60d829a0353a 4764 #define SPI_MH_Bits_SHIFT 0
tushki7 0:60d829a0353a 4765 #define SPI_MH_Bits(x) (((uint8_t)(((uint8_t)(x))<<SPI_MH_Bits_SHIFT))&SPI_MH_Bits_MASK)
tushki7 0:60d829a0353a 4766 /* DL Bit Fields */
tushki7 0:60d829a0353a 4767 #define SPI_DL_Bits_MASK 0xFFu
tushki7 0:60d829a0353a 4768 #define SPI_DL_Bits_SHIFT 0
tushki7 0:60d829a0353a 4769 #define SPI_DL_Bits(x) (((uint8_t)(((uint8_t)(x))<<SPI_DL_Bits_SHIFT))&SPI_DL_Bits_MASK)
tushki7 0:60d829a0353a 4770 /* DH Bit Fields */
tushki7 0:60d829a0353a 4771 #define SPI_DH_Bits_MASK 0xFFu
tushki7 0:60d829a0353a 4772 #define SPI_DH_Bits_SHIFT 0
tushki7 0:60d829a0353a 4773 #define SPI_DH_Bits(x) (((uint8_t)(((uint8_t)(x))<<SPI_DH_Bits_SHIFT))&SPI_DH_Bits_MASK)
tushki7 0:60d829a0353a 4774 /* CI Bit Fields */
tushki7 0:60d829a0353a 4775 #define SPI_CI_SPRFCI_MASK 0x1u
tushki7 0:60d829a0353a 4776 #define SPI_CI_SPRFCI_SHIFT 0
tushki7 0:60d829a0353a 4777 #define SPI_CI_SPTEFCI_MASK 0x2u
tushki7 0:60d829a0353a 4778 #define SPI_CI_SPTEFCI_SHIFT 1
tushki7 0:60d829a0353a 4779 #define SPI_CI_RNFULLFCI_MASK 0x4u
tushki7 0:60d829a0353a 4780 #define SPI_CI_RNFULLFCI_SHIFT 2
tushki7 0:60d829a0353a 4781 #define SPI_CI_TNEAREFCI_MASK 0x8u
tushki7 0:60d829a0353a 4782 #define SPI_CI_TNEAREFCI_SHIFT 3
tushki7 0:60d829a0353a 4783 #define SPI_CI_RXFOF_MASK 0x10u
tushki7 0:60d829a0353a 4784 #define SPI_CI_RXFOF_SHIFT 4
tushki7 0:60d829a0353a 4785 #define SPI_CI_TXFOF_MASK 0x20u
tushki7 0:60d829a0353a 4786 #define SPI_CI_TXFOF_SHIFT 5
tushki7 0:60d829a0353a 4787 #define SPI_CI_RXFERR_MASK 0x40u
tushki7 0:60d829a0353a 4788 #define SPI_CI_RXFERR_SHIFT 6
tushki7 0:60d829a0353a 4789 #define SPI_CI_TXFERR_MASK 0x80u
tushki7 0:60d829a0353a 4790 #define SPI_CI_TXFERR_SHIFT 7
tushki7 0:60d829a0353a 4791 /* C3 Bit Fields */
tushki7 0:60d829a0353a 4792 #define SPI_C3_FIFOMODE_MASK 0x1u
tushki7 0:60d829a0353a 4793 #define SPI_C3_FIFOMODE_SHIFT 0
tushki7 0:60d829a0353a 4794 #define SPI_C3_RNFULLIEN_MASK 0x2u
tushki7 0:60d829a0353a 4795 #define SPI_C3_RNFULLIEN_SHIFT 1
tushki7 0:60d829a0353a 4796 #define SPI_C3_TNEARIEN_MASK 0x4u
tushki7 0:60d829a0353a 4797 #define SPI_C3_TNEARIEN_SHIFT 2
tushki7 0:60d829a0353a 4798 #define SPI_C3_INTCLR_MASK 0x8u
tushki7 0:60d829a0353a 4799 #define SPI_C3_INTCLR_SHIFT 3
tushki7 0:60d829a0353a 4800 #define SPI_C3_RNFULLF_MARK_MASK 0x10u
tushki7 0:60d829a0353a 4801 #define SPI_C3_RNFULLF_MARK_SHIFT 4
tushki7 0:60d829a0353a 4802 #define SPI_C3_TNEAREF_MARK_MASK 0x20u
tushki7 0:60d829a0353a 4803 #define SPI_C3_TNEAREF_MARK_SHIFT 5
tushki7 0:60d829a0353a 4804
tushki7 0:60d829a0353a 4805 /*!
tushki7 0:60d829a0353a 4806 * @}
tushki7 0:60d829a0353a 4807 */ /* end of group SPI_Register_Masks */
tushki7 0:60d829a0353a 4808
tushki7 0:60d829a0353a 4809
tushki7 0:60d829a0353a 4810 /* SPI - Peripheral instance base addresses */
tushki7 0:60d829a0353a 4811 /** Peripheral SPI0 base address */
tushki7 0:60d829a0353a 4812 #define SPI0_BASE (0x40076000u)
tushki7 0:60d829a0353a 4813 /** Peripheral SPI0 base pointer */
tushki7 0:60d829a0353a 4814 #define SPI0 ((SPI_Type *)SPI0_BASE)
tushki7 0:60d829a0353a 4815 /** Peripheral SPI1 base address */
tushki7 0:60d829a0353a 4816 #define SPI1_BASE (0x40077000u)
tushki7 0:60d829a0353a 4817 /** Peripheral SPI1 base pointer */
tushki7 0:60d829a0353a 4818 #define SPI1 ((SPI_Type *)SPI1_BASE)
tushki7 0:60d829a0353a 4819 /** Array initializer of SPI peripheral base pointers */
tushki7 0:60d829a0353a 4820 #define SPI_BASES { SPI0, SPI1 }
tushki7 0:60d829a0353a 4821
tushki7 0:60d829a0353a 4822 /*!
tushki7 0:60d829a0353a 4823 * @}
tushki7 0:60d829a0353a 4824 */ /* end of group SPI_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 4825
tushki7 0:60d829a0353a 4826
tushki7 0:60d829a0353a 4827 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 4828 -- TPM Peripheral Access Layer
tushki7 0:60d829a0353a 4829 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 4830
tushki7 0:60d829a0353a 4831 /*!
tushki7 0:60d829a0353a 4832 * @addtogroup TPM_Peripheral_Access_Layer TPM Peripheral Access Layer
tushki7 0:60d829a0353a 4833 * @{
tushki7 0:60d829a0353a 4834 */
tushki7 0:60d829a0353a 4835
tushki7 0:60d829a0353a 4836 /** TPM - Register Layout Typedef */
tushki7 0:60d829a0353a 4837 typedef struct {
tushki7 0:60d829a0353a 4838 __IO uint32_t SC; /**< Status and Control, offset: 0x0 */
tushki7 0:60d829a0353a 4839 __IO uint32_t CNT; /**< Counter, offset: 0x4 */
tushki7 0:60d829a0353a 4840 __IO uint32_t MOD; /**< Modulo, offset: 0x8 */
tushki7 0:60d829a0353a 4841 struct { /* offset: 0xC, array step: 0x8 */
tushki7 0:60d829a0353a 4842 __IO uint32_t CnSC; /**< Channel (n) Status and Control, array offset: 0xC, array step: 0x8 */
tushki7 0:60d829a0353a 4843 __IO uint32_t CnV; /**< Channel (n) Value, array offset: 0x10, array step: 0x8 */
tushki7 0:60d829a0353a 4844 } CONTROLS[6];
tushki7 0:60d829a0353a 4845 uint8_t RESERVED_0[20];
tushki7 0:60d829a0353a 4846 __IO uint32_t STATUS; /**< Capture and Compare Status, offset: 0x50 */
tushki7 0:60d829a0353a 4847 uint8_t RESERVED_1[48];
tushki7 0:60d829a0353a 4848 __IO uint32_t CONF; /**< Configuration, offset: 0x84 */
tushki7 0:60d829a0353a 4849 } TPM_Type;
tushki7 0:60d829a0353a 4850
tushki7 0:60d829a0353a 4851 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 4852 -- TPM Register Masks
tushki7 0:60d829a0353a 4853 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 4854
tushki7 0:60d829a0353a 4855 /*!
tushki7 0:60d829a0353a 4856 * @addtogroup TPM_Register_Masks TPM Register Masks
tushki7 0:60d829a0353a 4857 * @{
tushki7 0:60d829a0353a 4858 */
tushki7 0:60d829a0353a 4859
tushki7 0:60d829a0353a 4860 /* SC Bit Fields */
tushki7 0:60d829a0353a 4861 #define TPM_SC_PS_MASK 0x7u
tushki7 0:60d829a0353a 4862 #define TPM_SC_PS_SHIFT 0
tushki7 0:60d829a0353a 4863 #define TPM_SC_PS(x) (((uint32_t)(((uint32_t)(x))<<TPM_SC_PS_SHIFT))&TPM_SC_PS_MASK)
tushki7 0:60d829a0353a 4864 #define TPM_SC_CMOD_MASK 0x18u
tushki7 0:60d829a0353a 4865 #define TPM_SC_CMOD_SHIFT 3
tushki7 0:60d829a0353a 4866 #define TPM_SC_CMOD(x) (((uint32_t)(((uint32_t)(x))<<TPM_SC_CMOD_SHIFT))&TPM_SC_CMOD_MASK)
tushki7 0:60d829a0353a 4867 #define TPM_SC_CPWMS_MASK 0x20u
tushki7 0:60d829a0353a 4868 #define TPM_SC_CPWMS_SHIFT 5
tushki7 0:60d829a0353a 4869 #define TPM_SC_TOIE_MASK 0x40u
tushki7 0:60d829a0353a 4870 #define TPM_SC_TOIE_SHIFT 6
tushki7 0:60d829a0353a 4871 #define TPM_SC_TOF_MASK 0x80u
tushki7 0:60d829a0353a 4872 #define TPM_SC_TOF_SHIFT 7
tushki7 0:60d829a0353a 4873 #define TPM_SC_DMA_MASK 0x100u
tushki7 0:60d829a0353a 4874 #define TPM_SC_DMA_SHIFT 8
tushki7 0:60d829a0353a 4875 /* CNT Bit Fields */
tushki7 0:60d829a0353a 4876 #define TPM_CNT_COUNT_MASK 0xFFFFu
tushki7 0:60d829a0353a 4877 #define TPM_CNT_COUNT_SHIFT 0
tushki7 0:60d829a0353a 4878 #define TPM_CNT_COUNT(x) (((uint32_t)(((uint32_t)(x))<<TPM_CNT_COUNT_SHIFT))&TPM_CNT_COUNT_MASK)
tushki7 0:60d829a0353a 4879 /* MOD Bit Fields */
tushki7 0:60d829a0353a 4880 #define TPM_MOD_MOD_MASK 0xFFFFu
tushki7 0:60d829a0353a 4881 #define TPM_MOD_MOD_SHIFT 0
tushki7 0:60d829a0353a 4882 #define TPM_MOD_MOD(x) (((uint32_t)(((uint32_t)(x))<<TPM_MOD_MOD_SHIFT))&TPM_MOD_MOD_MASK)
tushki7 0:60d829a0353a 4883 /* CnSC Bit Fields */
tushki7 0:60d829a0353a 4884 #define TPM_CnSC_DMA_MASK 0x1u
tushki7 0:60d829a0353a 4885 #define TPM_CnSC_DMA_SHIFT 0
tushki7 0:60d829a0353a 4886 #define TPM_CnSC_ELSA_MASK 0x4u
tushki7 0:60d829a0353a 4887 #define TPM_CnSC_ELSA_SHIFT 2
tushki7 0:60d829a0353a 4888 #define TPM_CnSC_ELSB_MASK 0x8u
tushki7 0:60d829a0353a 4889 #define TPM_CnSC_ELSB_SHIFT 3
tushki7 0:60d829a0353a 4890 #define TPM_CnSC_MSA_MASK 0x10u
tushki7 0:60d829a0353a 4891 #define TPM_CnSC_MSA_SHIFT 4
tushki7 0:60d829a0353a 4892 #define TPM_CnSC_MSB_MASK 0x20u
tushki7 0:60d829a0353a 4893 #define TPM_CnSC_MSB_SHIFT 5
tushki7 0:60d829a0353a 4894 #define TPM_CnSC_CHIE_MASK 0x40u
tushki7 0:60d829a0353a 4895 #define TPM_CnSC_CHIE_SHIFT 6
tushki7 0:60d829a0353a 4896 #define TPM_CnSC_CHF_MASK 0x80u
tushki7 0:60d829a0353a 4897 #define TPM_CnSC_CHF_SHIFT 7
tushki7 0:60d829a0353a 4898 /* CnV Bit Fields */
tushki7 0:60d829a0353a 4899 #define TPM_CnV_VAL_MASK 0xFFFFu
tushki7 0:60d829a0353a 4900 #define TPM_CnV_VAL_SHIFT 0
tushki7 0:60d829a0353a 4901 #define TPM_CnV_VAL(x) (((uint32_t)(((uint32_t)(x))<<TPM_CnV_VAL_SHIFT))&TPM_CnV_VAL_MASK)
tushki7 0:60d829a0353a 4902 /* STATUS Bit Fields */
tushki7 0:60d829a0353a 4903 #define TPM_STATUS_CH0F_MASK 0x1u
tushki7 0:60d829a0353a 4904 #define TPM_STATUS_CH0F_SHIFT 0
tushki7 0:60d829a0353a 4905 #define TPM_STATUS_CH1F_MASK 0x2u
tushki7 0:60d829a0353a 4906 #define TPM_STATUS_CH1F_SHIFT 1
tushki7 0:60d829a0353a 4907 #define TPM_STATUS_CH2F_MASK 0x4u
tushki7 0:60d829a0353a 4908 #define TPM_STATUS_CH2F_SHIFT 2
tushki7 0:60d829a0353a 4909 #define TPM_STATUS_CH3F_MASK 0x8u
tushki7 0:60d829a0353a 4910 #define TPM_STATUS_CH3F_SHIFT 3
tushki7 0:60d829a0353a 4911 #define TPM_STATUS_CH4F_MASK 0x10u
tushki7 0:60d829a0353a 4912 #define TPM_STATUS_CH4F_SHIFT 4
tushki7 0:60d829a0353a 4913 #define TPM_STATUS_CH5F_MASK 0x20u
tushki7 0:60d829a0353a 4914 #define TPM_STATUS_CH5F_SHIFT 5
tushki7 0:60d829a0353a 4915 #define TPM_STATUS_TOF_MASK 0x100u
tushki7 0:60d829a0353a 4916 #define TPM_STATUS_TOF_SHIFT 8
tushki7 0:60d829a0353a 4917 /* CONF Bit Fields */
tushki7 0:60d829a0353a 4918 #define TPM_CONF_DOZEEN_MASK 0x20u
tushki7 0:60d829a0353a 4919 #define TPM_CONF_DOZEEN_SHIFT 5
tushki7 0:60d829a0353a 4920 #define TPM_CONF_DBGMODE_MASK 0xC0u
tushki7 0:60d829a0353a 4921 #define TPM_CONF_DBGMODE_SHIFT 6
tushki7 0:60d829a0353a 4922 #define TPM_CONF_DBGMODE(x) (((uint32_t)(((uint32_t)(x))<<TPM_CONF_DBGMODE_SHIFT))&TPM_CONF_DBGMODE_MASK)
tushki7 0:60d829a0353a 4923 #define TPM_CONF_GTBEEN_MASK 0x200u
tushki7 0:60d829a0353a 4924 #define TPM_CONF_GTBEEN_SHIFT 9
tushki7 0:60d829a0353a 4925 #define TPM_CONF_CSOT_MASK 0x10000u
tushki7 0:60d829a0353a 4926 #define TPM_CONF_CSOT_SHIFT 16
tushki7 0:60d829a0353a 4927 #define TPM_CONF_CSOO_MASK 0x20000u
tushki7 0:60d829a0353a 4928 #define TPM_CONF_CSOO_SHIFT 17
tushki7 0:60d829a0353a 4929 #define TPM_CONF_CROT_MASK 0x40000u
tushki7 0:60d829a0353a 4930 #define TPM_CONF_CROT_SHIFT 18
tushki7 0:60d829a0353a 4931 #define TPM_CONF_TRGSEL_MASK 0xF000000u
tushki7 0:60d829a0353a 4932 #define TPM_CONF_TRGSEL_SHIFT 24
tushki7 0:60d829a0353a 4933 #define TPM_CONF_TRGSEL(x) (((uint32_t)(((uint32_t)(x))<<TPM_CONF_TRGSEL_SHIFT))&TPM_CONF_TRGSEL_MASK)
tushki7 0:60d829a0353a 4934
tushki7 0:60d829a0353a 4935 /*!
tushki7 0:60d829a0353a 4936 * @}
tushki7 0:60d829a0353a 4937 */ /* end of group TPM_Register_Masks */
tushki7 0:60d829a0353a 4938
tushki7 0:60d829a0353a 4939
tushki7 0:60d829a0353a 4940 /* TPM - Peripheral instance base addresses */
tushki7 0:60d829a0353a 4941 /** Peripheral TPM0 base address */
tushki7 0:60d829a0353a 4942 #define TPM0_BASE (0x40038000u)
tushki7 0:60d829a0353a 4943 /** Peripheral TPM0 base pointer */
tushki7 0:60d829a0353a 4944 #define TPM0 ((TPM_Type *)TPM0_BASE)
tushki7 0:60d829a0353a 4945 /** Peripheral TPM1 base address */
tushki7 0:60d829a0353a 4946 #define TPM1_BASE (0x40039000u)
tushki7 0:60d829a0353a 4947 /** Peripheral TPM1 base pointer */
tushki7 0:60d829a0353a 4948 #define TPM1 ((TPM_Type *)TPM1_BASE)
tushki7 0:60d829a0353a 4949 /** Peripheral TPM2 base address */
tushki7 0:60d829a0353a 4950 #define TPM2_BASE (0x4003A000u)
tushki7 0:60d829a0353a 4951 /** Peripheral TPM2 base pointer */
tushki7 0:60d829a0353a 4952 #define TPM2 ((TPM_Type *)TPM2_BASE)
tushki7 0:60d829a0353a 4953 /** Array initializer of TPM peripheral base pointers */
tushki7 0:60d829a0353a 4954 #define TPM_BASES { TPM0, TPM1, TPM2 }
tushki7 0:60d829a0353a 4955
tushki7 0:60d829a0353a 4956 /*!
tushki7 0:60d829a0353a 4957 * @}
tushki7 0:60d829a0353a 4958 */ /* end of group TPM_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 4959
tushki7 0:60d829a0353a 4960
tushki7 0:60d829a0353a 4961 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 4962 -- TSI Peripheral Access Layer
tushki7 0:60d829a0353a 4963 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 4964
tushki7 0:60d829a0353a 4965 /*!
tushki7 0:60d829a0353a 4966 * @addtogroup TSI_Peripheral_Access_Layer TSI Peripheral Access Layer
tushki7 0:60d829a0353a 4967 * @{
tushki7 0:60d829a0353a 4968 */
tushki7 0:60d829a0353a 4969
tushki7 0:60d829a0353a 4970 /** TSI - Register Layout Typedef */
tushki7 0:60d829a0353a 4971 typedef struct {
tushki7 0:60d829a0353a 4972 __IO uint32_t GENCS; /**< TSI General Control and Status Register, offset: 0x0 */
tushki7 0:60d829a0353a 4973 __IO uint32_t DATA; /**< TSI DATA Register, offset: 0x4 */
tushki7 0:60d829a0353a 4974 __IO uint32_t TSHD; /**< TSI Threshold Register, offset: 0x8 */
tushki7 0:60d829a0353a 4975 } TSI_Type;
tushki7 0:60d829a0353a 4976
tushki7 0:60d829a0353a 4977 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 4978 -- TSI Register Masks
tushki7 0:60d829a0353a 4979 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 4980
tushki7 0:60d829a0353a 4981 /*!
tushki7 0:60d829a0353a 4982 * @addtogroup TSI_Register_Masks TSI Register Masks
tushki7 0:60d829a0353a 4983 * @{
tushki7 0:60d829a0353a 4984 */
tushki7 0:60d829a0353a 4985
tushki7 0:60d829a0353a 4986 /* GENCS Bit Fields */
tushki7 0:60d829a0353a 4987 #define TSI_GENCS_CURSW_MASK 0x2u
tushki7 0:60d829a0353a 4988 #define TSI_GENCS_CURSW_SHIFT 1
tushki7 0:60d829a0353a 4989 #define TSI_GENCS_EOSF_MASK 0x4u
tushki7 0:60d829a0353a 4990 #define TSI_GENCS_EOSF_SHIFT 2
tushki7 0:60d829a0353a 4991 #define TSI_GENCS_SCNIP_MASK 0x8u
tushki7 0:60d829a0353a 4992 #define TSI_GENCS_SCNIP_SHIFT 3
tushki7 0:60d829a0353a 4993 #define TSI_GENCS_STM_MASK 0x10u
tushki7 0:60d829a0353a 4994 #define TSI_GENCS_STM_SHIFT 4
tushki7 0:60d829a0353a 4995 #define TSI_GENCS_STPE_MASK 0x20u
tushki7 0:60d829a0353a 4996 #define TSI_GENCS_STPE_SHIFT 5
tushki7 0:60d829a0353a 4997 #define TSI_GENCS_TSIIEN_MASK 0x40u
tushki7 0:60d829a0353a 4998 #define TSI_GENCS_TSIIEN_SHIFT 6
tushki7 0:60d829a0353a 4999 #define TSI_GENCS_TSIEN_MASK 0x80u
tushki7 0:60d829a0353a 5000 #define TSI_GENCS_TSIEN_SHIFT 7
tushki7 0:60d829a0353a 5001 #define TSI_GENCS_NSCN_MASK 0x1F00u
tushki7 0:60d829a0353a 5002 #define TSI_GENCS_NSCN_SHIFT 8
tushki7 0:60d829a0353a 5003 #define TSI_GENCS_NSCN(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_NSCN_SHIFT))&TSI_GENCS_NSCN_MASK)
tushki7 0:60d829a0353a 5004 #define TSI_GENCS_PS_MASK 0xE000u
tushki7 0:60d829a0353a 5005 #define TSI_GENCS_PS_SHIFT 13
tushki7 0:60d829a0353a 5006 #define TSI_GENCS_PS(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_PS_SHIFT))&TSI_GENCS_PS_MASK)
tushki7 0:60d829a0353a 5007 #define TSI_GENCS_EXTCHRG_MASK 0x70000u
tushki7 0:60d829a0353a 5008 #define TSI_GENCS_EXTCHRG_SHIFT 16
tushki7 0:60d829a0353a 5009 #define TSI_GENCS_EXTCHRG(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_EXTCHRG_SHIFT))&TSI_GENCS_EXTCHRG_MASK)
tushki7 0:60d829a0353a 5010 #define TSI_GENCS_DVOLT_MASK 0x180000u
tushki7 0:60d829a0353a 5011 #define TSI_GENCS_DVOLT_SHIFT 19
tushki7 0:60d829a0353a 5012 #define TSI_GENCS_DVOLT(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_DVOLT_SHIFT))&TSI_GENCS_DVOLT_MASK)
tushki7 0:60d829a0353a 5013 #define TSI_GENCS_REFCHRG_MASK 0xE00000u
tushki7 0:60d829a0353a 5014 #define TSI_GENCS_REFCHRG_SHIFT 21
tushki7 0:60d829a0353a 5015 #define TSI_GENCS_REFCHRG(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_REFCHRG_SHIFT))&TSI_GENCS_REFCHRG_MASK)
tushki7 0:60d829a0353a 5016 #define TSI_GENCS_MODE_MASK 0xF000000u
tushki7 0:60d829a0353a 5017 #define TSI_GENCS_MODE_SHIFT 24
tushki7 0:60d829a0353a 5018 #define TSI_GENCS_MODE(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_MODE_SHIFT))&TSI_GENCS_MODE_MASK)
tushki7 0:60d829a0353a 5019 #define TSI_GENCS_ESOR_MASK 0x10000000u
tushki7 0:60d829a0353a 5020 #define TSI_GENCS_ESOR_SHIFT 28
tushki7 0:60d829a0353a 5021 #define TSI_GENCS_OUTRGF_MASK 0x80000000u
tushki7 0:60d829a0353a 5022 #define TSI_GENCS_OUTRGF_SHIFT 31
tushki7 0:60d829a0353a 5023 /* DATA Bit Fields */
tushki7 0:60d829a0353a 5024 #define TSI_DATA_TSICNT_MASK 0xFFFFu
tushki7 0:60d829a0353a 5025 #define TSI_DATA_TSICNT_SHIFT 0
tushki7 0:60d829a0353a 5026 #define TSI_DATA_TSICNT(x) (((uint32_t)(((uint32_t)(x))<<TSI_DATA_TSICNT_SHIFT))&TSI_DATA_TSICNT_MASK)
tushki7 0:60d829a0353a 5027 #define TSI_DATA_SWTS_MASK 0x400000u
tushki7 0:60d829a0353a 5028 #define TSI_DATA_SWTS_SHIFT 22
tushki7 0:60d829a0353a 5029 #define TSI_DATA_DMAEN_MASK 0x800000u
tushki7 0:60d829a0353a 5030 #define TSI_DATA_DMAEN_SHIFT 23
tushki7 0:60d829a0353a 5031 #define TSI_DATA_TSICH_MASK 0xF0000000u
tushki7 0:60d829a0353a 5032 #define TSI_DATA_TSICH_SHIFT 28
tushki7 0:60d829a0353a 5033 #define TSI_DATA_TSICH(x) (((uint32_t)(((uint32_t)(x))<<TSI_DATA_TSICH_SHIFT))&TSI_DATA_TSICH_MASK)
tushki7 0:60d829a0353a 5034 /* TSHD Bit Fields */
tushki7 0:60d829a0353a 5035 #define TSI_TSHD_THRESL_MASK 0xFFFFu
tushki7 0:60d829a0353a 5036 #define TSI_TSHD_THRESL_SHIFT 0
tushki7 0:60d829a0353a 5037 #define TSI_TSHD_THRESL(x) (((uint32_t)(((uint32_t)(x))<<TSI_TSHD_THRESL_SHIFT))&TSI_TSHD_THRESL_MASK)
tushki7 0:60d829a0353a 5038 #define TSI_TSHD_THRESH_MASK 0xFFFF0000u
tushki7 0:60d829a0353a 5039 #define TSI_TSHD_THRESH_SHIFT 16
tushki7 0:60d829a0353a 5040 #define TSI_TSHD_THRESH(x) (((uint32_t)(((uint32_t)(x))<<TSI_TSHD_THRESH_SHIFT))&TSI_TSHD_THRESH_MASK)
tushki7 0:60d829a0353a 5041
tushki7 0:60d829a0353a 5042 /*!
tushki7 0:60d829a0353a 5043 * @}
tushki7 0:60d829a0353a 5044 */ /* end of group TSI_Register_Masks */
tushki7 0:60d829a0353a 5045
tushki7 0:60d829a0353a 5046
tushki7 0:60d829a0353a 5047 /* TSI - Peripheral instance base addresses */
tushki7 0:60d829a0353a 5048 /** Peripheral TSI0 base address */
tushki7 0:60d829a0353a 5049 #define TSI0_BASE (0x40045000u)
tushki7 0:60d829a0353a 5050 /** Peripheral TSI0 base pointer */
tushki7 0:60d829a0353a 5051 #define TSI0 ((TSI_Type *)TSI0_BASE)
tushki7 0:60d829a0353a 5052 /** Array initializer of TSI peripheral base pointers */
tushki7 0:60d829a0353a 5053 #define TSI_BASES { TSI0 }
tushki7 0:60d829a0353a 5054
tushki7 0:60d829a0353a 5055 /*!
tushki7 0:60d829a0353a 5056 * @}
tushki7 0:60d829a0353a 5057 */ /* end of group TSI_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 5058
tushki7 0:60d829a0353a 5059
tushki7 0:60d829a0353a 5060 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 5061 -- UART Peripheral Access Layer
tushki7 0:60d829a0353a 5062 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 5063
tushki7 0:60d829a0353a 5064 /*!
tushki7 0:60d829a0353a 5065 * @addtogroup UART_Peripheral_Access_Layer UART Peripheral Access Layer
tushki7 0:60d829a0353a 5066 * @{
tushki7 0:60d829a0353a 5067 */
tushki7 0:60d829a0353a 5068
tushki7 0:60d829a0353a 5069 /** UART - Register Layout Typedef */
tushki7 0:60d829a0353a 5070 typedef struct {
tushki7 0:60d829a0353a 5071 __IO uint8_t BDH; /**< UART Baud Rate Register: High, offset: 0x0 */
tushki7 0:60d829a0353a 5072 __IO uint8_t BDL; /**< UART Baud Rate Register: Low, offset: 0x1 */
tushki7 0:60d829a0353a 5073 __IO uint8_t C1; /**< UART Control Register 1, offset: 0x2 */
tushki7 0:60d829a0353a 5074 __IO uint8_t C2; /**< UART Control Register 2, offset: 0x3 */
tushki7 0:60d829a0353a 5075 __I uint8_t S1; /**< UART Status Register 1, offset: 0x4 */
tushki7 0:60d829a0353a 5076 __IO uint8_t S2; /**< UART Status Register 2, offset: 0x5 */
tushki7 0:60d829a0353a 5077 __IO uint8_t C3; /**< UART Control Register 3, offset: 0x6 */
tushki7 0:60d829a0353a 5078 __IO uint8_t D; /**< UART Data Register, offset: 0x7 */
tushki7 0:60d829a0353a 5079 __IO uint8_t C4; /**< UART Control Register 4, offset: 0x8 */
tushki7 0:60d829a0353a 5080 } UART_Type;
tushki7 0:60d829a0353a 5081
tushki7 0:60d829a0353a 5082 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 5083 -- UART Register Masks
tushki7 0:60d829a0353a 5084 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 5085
tushki7 0:60d829a0353a 5086 /*!
tushki7 0:60d829a0353a 5087 * @addtogroup UART_Register_Masks UART Register Masks
tushki7 0:60d829a0353a 5088 * @{
tushki7 0:60d829a0353a 5089 */
tushki7 0:60d829a0353a 5090
tushki7 0:60d829a0353a 5091 /* BDH Bit Fields */
tushki7 0:60d829a0353a 5092 #define UART_BDH_SBR_MASK 0x1Fu
tushki7 0:60d829a0353a 5093 #define UART_BDH_SBR_SHIFT 0
tushki7 0:60d829a0353a 5094 #define UART_BDH_SBR(x) (((uint8_t)(((uint8_t)(x))<<UART_BDH_SBR_SHIFT))&UART_BDH_SBR_MASK)
tushki7 0:60d829a0353a 5095 #define UART_BDH_SBNS_MASK 0x20u
tushki7 0:60d829a0353a 5096 #define UART_BDH_SBNS_SHIFT 5
tushki7 0:60d829a0353a 5097 #define UART_BDH_RXEDGIE_MASK 0x40u
tushki7 0:60d829a0353a 5098 #define UART_BDH_RXEDGIE_SHIFT 6
tushki7 0:60d829a0353a 5099 #define UART_BDH_LBKDIE_MASK 0x80u
tushki7 0:60d829a0353a 5100 #define UART_BDH_LBKDIE_SHIFT 7
tushki7 0:60d829a0353a 5101 /* BDL Bit Fields */
tushki7 0:60d829a0353a 5102 #define UART_BDL_SBR_MASK 0xFFu
tushki7 0:60d829a0353a 5103 #define UART_BDL_SBR_SHIFT 0
tushki7 0:60d829a0353a 5104 #define UART_BDL_SBR(x) (((uint8_t)(((uint8_t)(x))<<UART_BDL_SBR_SHIFT))&UART_BDL_SBR_MASK)
tushki7 0:60d829a0353a 5105 /* C1 Bit Fields */
tushki7 0:60d829a0353a 5106 #define UART_C1_PT_MASK 0x1u
tushki7 0:60d829a0353a 5107 #define UART_C1_PT_SHIFT 0
tushki7 0:60d829a0353a 5108 #define UART_C1_PE_MASK 0x2u
tushki7 0:60d829a0353a 5109 #define UART_C1_PE_SHIFT 1
tushki7 0:60d829a0353a 5110 #define UART_C1_ILT_MASK 0x4u
tushki7 0:60d829a0353a 5111 #define UART_C1_ILT_SHIFT 2
tushki7 0:60d829a0353a 5112 #define UART_C1_WAKE_MASK 0x8u
tushki7 0:60d829a0353a 5113 #define UART_C1_WAKE_SHIFT 3
tushki7 0:60d829a0353a 5114 #define UART_C1_M_MASK 0x10u
tushki7 0:60d829a0353a 5115 #define UART_C1_M_SHIFT 4
tushki7 0:60d829a0353a 5116 #define UART_C1_RSRC_MASK 0x20u
tushki7 0:60d829a0353a 5117 #define UART_C1_RSRC_SHIFT 5
tushki7 0:60d829a0353a 5118 #define UART_C1_UARTSWAI_MASK 0x40u
tushki7 0:60d829a0353a 5119 #define UART_C1_UARTSWAI_SHIFT 6
tushki7 0:60d829a0353a 5120 #define UART_C1_LOOPS_MASK 0x80u
tushki7 0:60d829a0353a 5121 #define UART_C1_LOOPS_SHIFT 7
tushki7 0:60d829a0353a 5122 /* C2 Bit Fields */
tushki7 0:60d829a0353a 5123 #define UART_C2_SBK_MASK 0x1u
tushki7 0:60d829a0353a 5124 #define UART_C2_SBK_SHIFT 0
tushki7 0:60d829a0353a 5125 #define UART_C2_RWU_MASK 0x2u
tushki7 0:60d829a0353a 5126 #define UART_C2_RWU_SHIFT 1
tushki7 0:60d829a0353a 5127 #define UART_C2_RE_MASK 0x4u
tushki7 0:60d829a0353a 5128 #define UART_C2_RE_SHIFT 2
tushki7 0:60d829a0353a 5129 #define UART_C2_TE_MASK 0x8u
tushki7 0:60d829a0353a 5130 #define UART_C2_TE_SHIFT 3
tushki7 0:60d829a0353a 5131 #define UART_C2_ILIE_MASK 0x10u
tushki7 0:60d829a0353a 5132 #define UART_C2_ILIE_SHIFT 4
tushki7 0:60d829a0353a 5133 #define UART_C2_RIE_MASK 0x20u
tushki7 0:60d829a0353a 5134 #define UART_C2_RIE_SHIFT 5
tushki7 0:60d829a0353a 5135 #define UART_C2_TCIE_MASK 0x40u
tushki7 0:60d829a0353a 5136 #define UART_C2_TCIE_SHIFT 6
tushki7 0:60d829a0353a 5137 #define UART_C2_TIE_MASK 0x80u
tushki7 0:60d829a0353a 5138 #define UART_C2_TIE_SHIFT 7
tushki7 0:60d829a0353a 5139 /* S1 Bit Fields */
tushki7 0:60d829a0353a 5140 #define UART_S1_PF_MASK 0x1u
tushki7 0:60d829a0353a 5141 #define UART_S1_PF_SHIFT 0
tushki7 0:60d829a0353a 5142 #define UART_S1_FE_MASK 0x2u
tushki7 0:60d829a0353a 5143 #define UART_S1_FE_SHIFT 1
tushki7 0:60d829a0353a 5144 #define UART_S1_NF_MASK 0x4u
tushki7 0:60d829a0353a 5145 #define UART_S1_NF_SHIFT 2
tushki7 0:60d829a0353a 5146 #define UART_S1_OR_MASK 0x8u
tushki7 0:60d829a0353a 5147 #define UART_S1_OR_SHIFT 3
tushki7 0:60d829a0353a 5148 #define UART_S1_IDLE_MASK 0x10u
tushki7 0:60d829a0353a 5149 #define UART_S1_IDLE_SHIFT 4
tushki7 0:60d829a0353a 5150 #define UART_S1_RDRF_MASK 0x20u
tushki7 0:60d829a0353a 5151 #define UART_S1_RDRF_SHIFT 5
tushki7 0:60d829a0353a 5152 #define UART_S1_TC_MASK 0x40u
tushki7 0:60d829a0353a 5153 #define UART_S1_TC_SHIFT 6
tushki7 0:60d829a0353a 5154 #define UART_S1_TDRE_MASK 0x80u
tushki7 0:60d829a0353a 5155 #define UART_S1_TDRE_SHIFT 7
tushki7 0:60d829a0353a 5156 /* S2 Bit Fields */
tushki7 0:60d829a0353a 5157 #define UART_S2_RAF_MASK 0x1u
tushki7 0:60d829a0353a 5158 #define UART_S2_RAF_SHIFT 0
tushki7 0:60d829a0353a 5159 #define UART_S2_LBKDE_MASK 0x2u
tushki7 0:60d829a0353a 5160 #define UART_S2_LBKDE_SHIFT 1
tushki7 0:60d829a0353a 5161 #define UART_S2_BRK13_MASK 0x4u
tushki7 0:60d829a0353a 5162 #define UART_S2_BRK13_SHIFT 2
tushki7 0:60d829a0353a 5163 #define UART_S2_RWUID_MASK 0x8u
tushki7 0:60d829a0353a 5164 #define UART_S2_RWUID_SHIFT 3
tushki7 0:60d829a0353a 5165 #define UART_S2_RXINV_MASK 0x10u
tushki7 0:60d829a0353a 5166 #define UART_S2_RXINV_SHIFT 4
tushki7 0:60d829a0353a 5167 #define UART_S2_RXEDGIF_MASK 0x40u
tushki7 0:60d829a0353a 5168 #define UART_S2_RXEDGIF_SHIFT 6
tushki7 0:60d829a0353a 5169 #define UART_S2_LBKDIF_MASK 0x80u
tushki7 0:60d829a0353a 5170 #define UART_S2_LBKDIF_SHIFT 7
tushki7 0:60d829a0353a 5171 /* C3 Bit Fields */
tushki7 0:60d829a0353a 5172 #define UART_C3_PEIE_MASK 0x1u
tushki7 0:60d829a0353a 5173 #define UART_C3_PEIE_SHIFT 0
tushki7 0:60d829a0353a 5174 #define UART_C3_FEIE_MASK 0x2u
tushki7 0:60d829a0353a 5175 #define UART_C3_FEIE_SHIFT 1
tushki7 0:60d829a0353a 5176 #define UART_C3_NEIE_MASK 0x4u
tushki7 0:60d829a0353a 5177 #define UART_C3_NEIE_SHIFT 2
tushki7 0:60d829a0353a 5178 #define UART_C3_ORIE_MASK 0x8u
tushki7 0:60d829a0353a 5179 #define UART_C3_ORIE_SHIFT 3
tushki7 0:60d829a0353a 5180 #define UART_C3_TXINV_MASK 0x10u
tushki7 0:60d829a0353a 5181 #define UART_C3_TXINV_SHIFT 4
tushki7 0:60d829a0353a 5182 #define UART_C3_TXDIR_MASK 0x20u
tushki7 0:60d829a0353a 5183 #define UART_C3_TXDIR_SHIFT 5
tushki7 0:60d829a0353a 5184 #define UART_C3_T8_MASK 0x40u
tushki7 0:60d829a0353a 5185 #define UART_C3_T8_SHIFT 6
tushki7 0:60d829a0353a 5186 #define UART_C3_R8_MASK 0x80u
tushki7 0:60d829a0353a 5187 #define UART_C3_R8_SHIFT 7
tushki7 0:60d829a0353a 5188 /* D Bit Fields */
tushki7 0:60d829a0353a 5189 #define UART_D_R0T0_MASK 0x1u
tushki7 0:60d829a0353a 5190 #define UART_D_R0T0_SHIFT 0
tushki7 0:60d829a0353a 5191 #define UART_D_R1T1_MASK 0x2u
tushki7 0:60d829a0353a 5192 #define UART_D_R1T1_SHIFT 1
tushki7 0:60d829a0353a 5193 #define UART_D_R2T2_MASK 0x4u
tushki7 0:60d829a0353a 5194 #define UART_D_R2T2_SHIFT 2
tushki7 0:60d829a0353a 5195 #define UART_D_R3T3_MASK 0x8u
tushki7 0:60d829a0353a 5196 #define UART_D_R3T3_SHIFT 3
tushki7 0:60d829a0353a 5197 #define UART_D_R4T4_MASK 0x10u
tushki7 0:60d829a0353a 5198 #define UART_D_R4T4_SHIFT 4
tushki7 0:60d829a0353a 5199 #define UART_D_R5T5_MASK 0x20u
tushki7 0:60d829a0353a 5200 #define UART_D_R5T5_SHIFT 5
tushki7 0:60d829a0353a 5201 #define UART_D_R6T6_MASK 0x40u
tushki7 0:60d829a0353a 5202 #define UART_D_R6T6_SHIFT 6
tushki7 0:60d829a0353a 5203 #define UART_D_R7T7_MASK 0x80u
tushki7 0:60d829a0353a 5204 #define UART_D_R7T7_SHIFT 7
tushki7 0:60d829a0353a 5205 /* C4 Bit Fields */
tushki7 0:60d829a0353a 5206 #define UART_C4_RDMAS_MASK 0x20u
tushki7 0:60d829a0353a 5207 #define UART_C4_RDMAS_SHIFT 5
tushki7 0:60d829a0353a 5208 #define UART_C4_TDMAS_MASK 0x80u
tushki7 0:60d829a0353a 5209 #define UART_C4_TDMAS_SHIFT 7
tushki7 0:60d829a0353a 5210
tushki7 0:60d829a0353a 5211 /*!
tushki7 0:60d829a0353a 5212 * @}
tushki7 0:60d829a0353a 5213 */ /* end of group UART_Register_Masks */
tushki7 0:60d829a0353a 5214
tushki7 0:60d829a0353a 5215
tushki7 0:60d829a0353a 5216 /* UART - Peripheral instance base addresses */
tushki7 0:60d829a0353a 5217 /** Peripheral UART1 base address */
tushki7 0:60d829a0353a 5218 #define UART1_BASE (0x4006B000u)
tushki7 0:60d829a0353a 5219 /** Peripheral UART1 base pointer */
tushki7 0:60d829a0353a 5220 #define UART1 ((UART_Type *)UART1_BASE)
tushki7 0:60d829a0353a 5221 /** Peripheral UART2 base address */
tushki7 0:60d829a0353a 5222 #define UART2_BASE (0x4006C000u)
tushki7 0:60d829a0353a 5223 /** Peripheral UART2 base pointer */
tushki7 0:60d829a0353a 5224 #define UART2 ((UART_Type *)UART2_BASE)
tushki7 0:60d829a0353a 5225 /** Array initializer of UART peripheral base pointers */
tushki7 0:60d829a0353a 5226 #define UART_BASES { UART1, UART2 }
tushki7 0:60d829a0353a 5227
tushki7 0:60d829a0353a 5228 /*!
tushki7 0:60d829a0353a 5229 * @}
tushki7 0:60d829a0353a 5230 */ /* end of group UART_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 5231
tushki7 0:60d829a0353a 5232
tushki7 0:60d829a0353a 5233 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 5234 -- UART0 Peripheral Access Layer
tushki7 0:60d829a0353a 5235 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 5236
tushki7 0:60d829a0353a 5237 /*!
tushki7 0:60d829a0353a 5238 * @addtogroup UART0_Peripheral_Access_Layer UART0 Peripheral Access Layer
tushki7 0:60d829a0353a 5239 * @{
tushki7 0:60d829a0353a 5240 */
tushki7 0:60d829a0353a 5241
tushki7 0:60d829a0353a 5242 /** UART0 - Register Layout Typedef */
tushki7 0:60d829a0353a 5243 typedef struct {
tushki7 0:60d829a0353a 5244 __IO uint8_t BDH; /**< UART Baud Rate Register High, offset: 0x0 */
tushki7 0:60d829a0353a 5245 __IO uint8_t BDL; /**< UART Baud Rate Register Low, offset: 0x1 */
tushki7 0:60d829a0353a 5246 __IO uint8_t C1; /**< UART Control Register 1, offset: 0x2 */
tushki7 0:60d829a0353a 5247 __IO uint8_t C2; /**< UART Control Register 2, offset: 0x3 */
tushki7 0:60d829a0353a 5248 __IO uint8_t S1; /**< UART Status Register 1, offset: 0x4 */
tushki7 0:60d829a0353a 5249 __IO uint8_t S2; /**< UART Status Register 2, offset: 0x5 */
tushki7 0:60d829a0353a 5250 __IO uint8_t C3; /**< UART Control Register 3, offset: 0x6 */
tushki7 0:60d829a0353a 5251 __IO uint8_t D; /**< UART Data Register, offset: 0x7 */
tushki7 0:60d829a0353a 5252 __IO uint8_t MA1; /**< UART Match Address Registers 1, offset: 0x8 */
tushki7 0:60d829a0353a 5253 __IO uint8_t MA2; /**< UART Match Address Registers 2, offset: 0x9 */
tushki7 0:60d829a0353a 5254 __IO uint8_t C4; /**< UART Control Register 4, offset: 0xA */
tushki7 0:60d829a0353a 5255 __IO uint8_t C5; /**< UART Control Register 5, offset: 0xB */
tushki7 0:60d829a0353a 5256 } UART0_Type;
tushki7 0:60d829a0353a 5257
tushki7 0:60d829a0353a 5258 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 5259 -- UART0 Register Masks
tushki7 0:60d829a0353a 5260 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 5261
tushki7 0:60d829a0353a 5262 /*!
tushki7 0:60d829a0353a 5263 * @addtogroup UART0_Register_Masks UART0 Register Masks
tushki7 0:60d829a0353a 5264 * @{
tushki7 0:60d829a0353a 5265 */
tushki7 0:60d829a0353a 5266
tushki7 0:60d829a0353a 5267 /* BDH Bit Fields */
tushki7 0:60d829a0353a 5268 #define UART0_BDH_SBR_MASK 0x1Fu
tushki7 0:60d829a0353a 5269 #define UART0_BDH_SBR_SHIFT 0
tushki7 0:60d829a0353a 5270 #define UART0_BDH_SBR(x) (((uint8_t)(((uint8_t)(x))<<UART0_BDH_SBR_SHIFT))&UART0_BDH_SBR_MASK)
tushki7 0:60d829a0353a 5271 #define UART0_BDH_SBNS_MASK 0x20u
tushki7 0:60d829a0353a 5272 #define UART0_BDH_SBNS_SHIFT 5
tushki7 0:60d829a0353a 5273 #define UART0_BDH_RXEDGIE_MASK 0x40u
tushki7 0:60d829a0353a 5274 #define UART0_BDH_RXEDGIE_SHIFT 6
tushki7 0:60d829a0353a 5275 #define UART0_BDH_LBKDIE_MASK 0x80u
tushki7 0:60d829a0353a 5276 #define UART0_BDH_LBKDIE_SHIFT 7
tushki7 0:60d829a0353a 5277 /* BDL Bit Fields */
tushki7 0:60d829a0353a 5278 #define UART0_BDL_SBR_MASK 0xFFu
tushki7 0:60d829a0353a 5279 #define UART0_BDL_SBR_SHIFT 0
tushki7 0:60d829a0353a 5280 #define UART0_BDL_SBR(x) (((uint8_t)(((uint8_t)(x))<<UART0_BDL_SBR_SHIFT))&UART0_BDL_SBR_MASK)
tushki7 0:60d829a0353a 5281 /* C1 Bit Fields */
tushki7 0:60d829a0353a 5282 #define UART0_C1_PT_MASK 0x1u
tushki7 0:60d829a0353a 5283 #define UART0_C1_PT_SHIFT 0
tushki7 0:60d829a0353a 5284 #define UART0_C1_PE_MASK 0x2u
tushki7 0:60d829a0353a 5285 #define UART0_C1_PE_SHIFT 1
tushki7 0:60d829a0353a 5286 #define UART0_C1_ILT_MASK 0x4u
tushki7 0:60d829a0353a 5287 #define UART0_C1_ILT_SHIFT 2
tushki7 0:60d829a0353a 5288 #define UART0_C1_WAKE_MASK 0x8u
tushki7 0:60d829a0353a 5289 #define UART0_C1_WAKE_SHIFT 3
tushki7 0:60d829a0353a 5290 #define UART0_C1_M_MASK 0x10u
tushki7 0:60d829a0353a 5291 #define UART0_C1_M_SHIFT 4
tushki7 0:60d829a0353a 5292 #define UART0_C1_RSRC_MASK 0x20u
tushki7 0:60d829a0353a 5293 #define UART0_C1_RSRC_SHIFT 5
tushki7 0:60d829a0353a 5294 #define UART0_C1_DOZEEN_MASK 0x40u
tushki7 0:60d829a0353a 5295 #define UART0_C1_DOZEEN_SHIFT 6
tushki7 0:60d829a0353a 5296 #define UART0_C1_LOOPS_MASK 0x80u
tushki7 0:60d829a0353a 5297 #define UART0_C1_LOOPS_SHIFT 7
tushki7 0:60d829a0353a 5298 /* C2 Bit Fields */
tushki7 0:60d829a0353a 5299 #define UART0_C2_SBK_MASK 0x1u
tushki7 0:60d829a0353a 5300 #define UART0_C2_SBK_SHIFT 0
tushki7 0:60d829a0353a 5301 #define UART0_C2_RWU_MASK 0x2u
tushki7 0:60d829a0353a 5302 #define UART0_C2_RWU_SHIFT 1
tushki7 0:60d829a0353a 5303 #define UART0_C2_RE_MASK 0x4u
tushki7 0:60d829a0353a 5304 #define UART0_C2_RE_SHIFT 2
tushki7 0:60d829a0353a 5305 #define UART0_C2_TE_MASK 0x8u
tushki7 0:60d829a0353a 5306 #define UART0_C2_TE_SHIFT 3
tushki7 0:60d829a0353a 5307 #define UART0_C2_ILIE_MASK 0x10u
tushki7 0:60d829a0353a 5308 #define UART0_C2_ILIE_SHIFT 4
tushki7 0:60d829a0353a 5309 #define UART0_C2_RIE_MASK 0x20u
tushki7 0:60d829a0353a 5310 #define UART0_C2_RIE_SHIFT 5
tushki7 0:60d829a0353a 5311 #define UART0_C2_TCIE_MASK 0x40u
tushki7 0:60d829a0353a 5312 #define UART0_C2_TCIE_SHIFT 6
tushki7 0:60d829a0353a 5313 #define UART0_C2_TIE_MASK 0x80u
tushki7 0:60d829a0353a 5314 #define UART0_C2_TIE_SHIFT 7
tushki7 0:60d829a0353a 5315 /* S1 Bit Fields */
tushki7 0:60d829a0353a 5316 #define UART0_S1_PF_MASK 0x1u
tushki7 0:60d829a0353a 5317 #define UART0_S1_PF_SHIFT 0
tushki7 0:60d829a0353a 5318 #define UART0_S1_FE_MASK 0x2u
tushki7 0:60d829a0353a 5319 #define UART0_S1_FE_SHIFT 1
tushki7 0:60d829a0353a 5320 #define UART0_S1_NF_MASK 0x4u
tushki7 0:60d829a0353a 5321 #define UART0_S1_NF_SHIFT 2
tushki7 0:60d829a0353a 5322 #define UART0_S1_OR_MASK 0x8u
tushki7 0:60d829a0353a 5323 #define UART0_S1_OR_SHIFT 3
tushki7 0:60d829a0353a 5324 #define UART0_S1_IDLE_MASK 0x10u
tushki7 0:60d829a0353a 5325 #define UART0_S1_IDLE_SHIFT 4
tushki7 0:60d829a0353a 5326 #define UART0_S1_RDRF_MASK 0x20u
tushki7 0:60d829a0353a 5327 #define UART0_S1_RDRF_SHIFT 5
tushki7 0:60d829a0353a 5328 #define UART0_S1_TC_MASK 0x40u
tushki7 0:60d829a0353a 5329 #define UART0_S1_TC_SHIFT 6
tushki7 0:60d829a0353a 5330 #define UART0_S1_TDRE_MASK 0x80u
tushki7 0:60d829a0353a 5331 #define UART0_S1_TDRE_SHIFT 7
tushki7 0:60d829a0353a 5332 /* S2 Bit Fields */
tushki7 0:60d829a0353a 5333 #define UART0_S2_RAF_MASK 0x1u
tushki7 0:60d829a0353a 5334 #define UART0_S2_RAF_SHIFT 0
tushki7 0:60d829a0353a 5335 #define UART0_S2_LBKDE_MASK 0x2u
tushki7 0:60d829a0353a 5336 #define UART0_S2_LBKDE_SHIFT 1
tushki7 0:60d829a0353a 5337 #define UART0_S2_BRK13_MASK 0x4u
tushki7 0:60d829a0353a 5338 #define UART0_S2_BRK13_SHIFT 2
tushki7 0:60d829a0353a 5339 #define UART0_S2_RWUID_MASK 0x8u
tushki7 0:60d829a0353a 5340 #define UART0_S2_RWUID_SHIFT 3
tushki7 0:60d829a0353a 5341 #define UART0_S2_RXINV_MASK 0x10u
tushki7 0:60d829a0353a 5342 #define UART0_S2_RXINV_SHIFT 4
tushki7 0:60d829a0353a 5343 #define UART0_S2_MSBF_MASK 0x20u
tushki7 0:60d829a0353a 5344 #define UART0_S2_MSBF_SHIFT 5
tushki7 0:60d829a0353a 5345 #define UART0_S2_RXEDGIF_MASK 0x40u
tushki7 0:60d829a0353a 5346 #define UART0_S2_RXEDGIF_SHIFT 6
tushki7 0:60d829a0353a 5347 #define UART0_S2_LBKDIF_MASK 0x80u
tushki7 0:60d829a0353a 5348 #define UART0_S2_LBKDIF_SHIFT 7
tushki7 0:60d829a0353a 5349 /* C3 Bit Fields */
tushki7 0:60d829a0353a 5350 #define UART0_C3_PEIE_MASK 0x1u
tushki7 0:60d829a0353a 5351 #define UART0_C3_PEIE_SHIFT 0
tushki7 0:60d829a0353a 5352 #define UART0_C3_FEIE_MASK 0x2u
tushki7 0:60d829a0353a 5353 #define UART0_C3_FEIE_SHIFT 1
tushki7 0:60d829a0353a 5354 #define UART0_C3_NEIE_MASK 0x4u
tushki7 0:60d829a0353a 5355 #define UART0_C3_NEIE_SHIFT 2
tushki7 0:60d829a0353a 5356 #define UART0_C3_ORIE_MASK 0x8u
tushki7 0:60d829a0353a 5357 #define UART0_C3_ORIE_SHIFT 3
tushki7 0:60d829a0353a 5358 #define UART0_C3_TXINV_MASK 0x10u
tushki7 0:60d829a0353a 5359 #define UART0_C3_TXINV_SHIFT 4
tushki7 0:60d829a0353a 5360 #define UART0_C3_TXDIR_MASK 0x20u
tushki7 0:60d829a0353a 5361 #define UART0_C3_TXDIR_SHIFT 5
tushki7 0:60d829a0353a 5362 #define UART0_C3_R9T8_MASK 0x40u
tushki7 0:60d829a0353a 5363 #define UART0_C3_R9T8_SHIFT 6
tushki7 0:60d829a0353a 5364 #define UART0_C3_R8T9_MASK 0x80u
tushki7 0:60d829a0353a 5365 #define UART0_C3_R8T9_SHIFT 7
tushki7 0:60d829a0353a 5366 /* D Bit Fields */
tushki7 0:60d829a0353a 5367 #define UART0_D_R0T0_MASK 0x1u
tushki7 0:60d829a0353a 5368 #define UART0_D_R0T0_SHIFT 0
tushki7 0:60d829a0353a 5369 #define UART0_D_R1T1_MASK 0x2u
tushki7 0:60d829a0353a 5370 #define UART0_D_R1T1_SHIFT 1
tushki7 0:60d829a0353a 5371 #define UART0_D_R2T2_MASK 0x4u
tushki7 0:60d829a0353a 5372 #define UART0_D_R2T2_SHIFT 2
tushki7 0:60d829a0353a 5373 #define UART0_D_R3T3_MASK 0x8u
tushki7 0:60d829a0353a 5374 #define UART0_D_R3T3_SHIFT 3
tushki7 0:60d829a0353a 5375 #define UART0_D_R4T4_MASK 0x10u
tushki7 0:60d829a0353a 5376 #define UART0_D_R4T4_SHIFT 4
tushki7 0:60d829a0353a 5377 #define UART0_D_R5T5_MASK 0x20u
tushki7 0:60d829a0353a 5378 #define UART0_D_R5T5_SHIFT 5
tushki7 0:60d829a0353a 5379 #define UART0_D_R6T6_MASK 0x40u
tushki7 0:60d829a0353a 5380 #define UART0_D_R6T6_SHIFT 6
tushki7 0:60d829a0353a 5381 #define UART0_D_R7T7_MASK 0x80u
tushki7 0:60d829a0353a 5382 #define UART0_D_R7T7_SHIFT 7
tushki7 0:60d829a0353a 5383 /* MA1 Bit Fields */
tushki7 0:60d829a0353a 5384 #define UART0_MA1_MA_MASK 0xFFu
tushki7 0:60d829a0353a 5385 #define UART0_MA1_MA_SHIFT 0
tushki7 0:60d829a0353a 5386 #define UART0_MA1_MA(x) (((uint8_t)(((uint8_t)(x))<<UART0_MA1_MA_SHIFT))&UART0_MA1_MA_MASK)
tushki7 0:60d829a0353a 5387 /* MA2 Bit Fields */
tushki7 0:60d829a0353a 5388 #define UART0_MA2_MA_MASK 0xFFu
tushki7 0:60d829a0353a 5389 #define UART0_MA2_MA_SHIFT 0
tushki7 0:60d829a0353a 5390 #define UART0_MA2_MA(x) (((uint8_t)(((uint8_t)(x))<<UART0_MA2_MA_SHIFT))&UART0_MA2_MA_MASK)
tushki7 0:60d829a0353a 5391 /* C4 Bit Fields */
tushki7 0:60d829a0353a 5392 #define UART0_C4_OSR_MASK 0x1Fu
tushki7 0:60d829a0353a 5393 #define UART0_C4_OSR_SHIFT 0
tushki7 0:60d829a0353a 5394 #define UART0_C4_OSR(x) (((uint8_t)(((uint8_t)(x))<<UART0_C4_OSR_SHIFT))&UART0_C4_OSR_MASK)
tushki7 0:60d829a0353a 5395 #define UART0_C4_M10_MASK 0x20u
tushki7 0:60d829a0353a 5396 #define UART0_C4_M10_SHIFT 5
tushki7 0:60d829a0353a 5397 #define UART0_C4_MAEN2_MASK 0x40u
tushki7 0:60d829a0353a 5398 #define UART0_C4_MAEN2_SHIFT 6
tushki7 0:60d829a0353a 5399 #define UART0_C4_MAEN1_MASK 0x80u
tushki7 0:60d829a0353a 5400 #define UART0_C4_MAEN1_SHIFT 7
tushki7 0:60d829a0353a 5401 /* C5 Bit Fields */
tushki7 0:60d829a0353a 5402 #define UART0_C5_RESYNCDIS_MASK 0x1u
tushki7 0:60d829a0353a 5403 #define UART0_C5_RESYNCDIS_SHIFT 0
tushki7 0:60d829a0353a 5404 #define UART0_C5_BOTHEDGE_MASK 0x2u
tushki7 0:60d829a0353a 5405 #define UART0_C5_BOTHEDGE_SHIFT 1
tushki7 0:60d829a0353a 5406 #define UART0_C5_RDMAE_MASK 0x20u
tushki7 0:60d829a0353a 5407 #define UART0_C5_RDMAE_SHIFT 5
tushki7 0:60d829a0353a 5408 #define UART0_C5_TDMAE_MASK 0x80u
tushki7 0:60d829a0353a 5409 #define UART0_C5_TDMAE_SHIFT 7
tushki7 0:60d829a0353a 5410
tushki7 0:60d829a0353a 5411 /*!
tushki7 0:60d829a0353a 5412 * @}
tushki7 0:60d829a0353a 5413 */ /* end of group UART0_Register_Masks */
tushki7 0:60d829a0353a 5414
tushki7 0:60d829a0353a 5415
tushki7 0:60d829a0353a 5416 /* UART0 - Peripheral instance base addresses */
tushki7 0:60d829a0353a 5417 /** Peripheral UART0 base address */
tushki7 0:60d829a0353a 5418 #define UART0_BASE (0x4006A000u)
tushki7 0:60d829a0353a 5419 /** Peripheral UART0 base pointer */
tushki7 0:60d829a0353a 5420 #define UART0 ((UART0_Type *)UART0_BASE)
tushki7 0:60d829a0353a 5421 /** Array initializer of UART0 peripheral base pointers */
tushki7 0:60d829a0353a 5422 #define UART0_BASES { UART0 }
tushki7 0:60d829a0353a 5423
tushki7 0:60d829a0353a 5424 /*!
tushki7 0:60d829a0353a 5425 * @}
tushki7 0:60d829a0353a 5426 */ /* end of group UART0_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 5427
tushki7 0:60d829a0353a 5428
tushki7 0:60d829a0353a 5429 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 5430 -- USB Peripheral Access Layer
tushki7 0:60d829a0353a 5431 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 5432
tushki7 0:60d829a0353a 5433 /*!
tushki7 0:60d829a0353a 5434 * @addtogroup USB_Peripheral_Access_Layer USB Peripheral Access Layer
tushki7 0:60d829a0353a 5435 * @{
tushki7 0:60d829a0353a 5436 */
tushki7 0:60d829a0353a 5437
tushki7 0:60d829a0353a 5438 /** USB - Register Layout Typedef */
tushki7 0:60d829a0353a 5439 typedef struct {
tushki7 0:60d829a0353a 5440 __I uint8_t PERID; /**< Peripheral ID register, offset: 0x0 */
tushki7 0:60d829a0353a 5441 uint8_t RESERVED_0[3];
tushki7 0:60d829a0353a 5442 __I uint8_t IDCOMP; /**< Peripheral ID Complement register, offset: 0x4 */
tushki7 0:60d829a0353a 5443 uint8_t RESERVED_1[3];
tushki7 0:60d829a0353a 5444 __I uint8_t REV; /**< Peripheral Revision register, offset: 0x8 */
tushki7 0:60d829a0353a 5445 uint8_t RESERVED_2[3];
tushki7 0:60d829a0353a 5446 __I uint8_t ADDINFO; /**< Peripheral Additional Info register, offset: 0xC */
tushki7 0:60d829a0353a 5447 uint8_t RESERVED_3[3];
tushki7 0:60d829a0353a 5448 __IO uint8_t OTGISTAT; /**< OTG Interrupt Status register, offset: 0x10 */
tushki7 0:60d829a0353a 5449 uint8_t RESERVED_4[3];
tushki7 0:60d829a0353a 5450 __IO uint8_t OTGICR; /**< OTG Interrupt Control Register, offset: 0x14 */
tushki7 0:60d829a0353a 5451 uint8_t RESERVED_5[3];
tushki7 0:60d829a0353a 5452 __IO uint8_t OTGSTAT; /**< OTG Status register, offset: 0x18 */
tushki7 0:60d829a0353a 5453 uint8_t RESERVED_6[3];
tushki7 0:60d829a0353a 5454 __IO uint8_t OTGCTL; /**< OTG Control register, offset: 0x1C */
tushki7 0:60d829a0353a 5455 uint8_t RESERVED_7[99];
tushki7 0:60d829a0353a 5456 __IO uint8_t ISTAT; /**< Interrupt Status register, offset: 0x80 */
tushki7 0:60d829a0353a 5457 uint8_t RESERVED_8[3];
tushki7 0:60d829a0353a 5458 __IO uint8_t INTEN; /**< Interrupt Enable register, offset: 0x84 */
tushki7 0:60d829a0353a 5459 uint8_t RESERVED_9[3];
tushki7 0:60d829a0353a 5460 __IO uint8_t ERRSTAT; /**< Error Interrupt Status register, offset: 0x88 */
tushki7 0:60d829a0353a 5461 uint8_t RESERVED_10[3];
tushki7 0:60d829a0353a 5462 __IO uint8_t ERREN; /**< Error Interrupt Enable register, offset: 0x8C */
tushki7 0:60d829a0353a 5463 uint8_t RESERVED_11[3];
tushki7 0:60d829a0353a 5464 __I uint8_t STAT; /**< Status register, offset: 0x90 */
tushki7 0:60d829a0353a 5465 uint8_t RESERVED_12[3];
tushki7 0:60d829a0353a 5466 __IO uint8_t CTL; /**< Control register, offset: 0x94 */
tushki7 0:60d829a0353a 5467 uint8_t RESERVED_13[3];
tushki7 0:60d829a0353a 5468 __IO uint8_t ADDR; /**< Address register, offset: 0x98 */
tushki7 0:60d829a0353a 5469 uint8_t RESERVED_14[3];
tushki7 0:60d829a0353a 5470 __IO uint8_t BDTPAGE1; /**< BDT Page Register 1, offset: 0x9C */
tushki7 0:60d829a0353a 5471 uint8_t RESERVED_15[3];
tushki7 0:60d829a0353a 5472 __IO uint8_t FRMNUML; /**< Frame Number Register Low, offset: 0xA0 */
tushki7 0:60d829a0353a 5473 uint8_t RESERVED_16[3];
tushki7 0:60d829a0353a 5474 __IO uint8_t FRMNUMH; /**< Frame Number Register High, offset: 0xA4 */
tushki7 0:60d829a0353a 5475 uint8_t RESERVED_17[3];
tushki7 0:60d829a0353a 5476 __IO uint8_t TOKEN; /**< Token register, offset: 0xA8 */
tushki7 0:60d829a0353a 5477 uint8_t RESERVED_18[3];
tushki7 0:60d829a0353a 5478 __IO uint8_t SOFTHLD; /**< SOF Threshold Register, offset: 0xAC */
tushki7 0:60d829a0353a 5479 uint8_t RESERVED_19[3];
tushki7 0:60d829a0353a 5480 __IO uint8_t BDTPAGE2; /**< BDT Page Register 2, offset: 0xB0 */
tushki7 0:60d829a0353a 5481 uint8_t RESERVED_20[3];
tushki7 0:60d829a0353a 5482 __IO uint8_t BDTPAGE3; /**< BDT Page Register 3, offset: 0xB4 */
tushki7 0:60d829a0353a 5483 uint8_t RESERVED_21[11];
tushki7 0:60d829a0353a 5484 struct { /* offset: 0xC0, array step: 0x4 */
tushki7 0:60d829a0353a 5485 __IO uint8_t ENDPT; /**< Endpoint Control register, array offset: 0xC0, array step: 0x4 */
tushki7 0:60d829a0353a 5486 uint8_t RESERVED_0[3];
tushki7 0:60d829a0353a 5487 } ENDPOINT[16];
tushki7 0:60d829a0353a 5488 __IO uint8_t USBCTRL; /**< USB Control register, offset: 0x100 */
tushki7 0:60d829a0353a 5489 uint8_t RESERVED_22[3];
tushki7 0:60d829a0353a 5490 __I uint8_t OBSERVE; /**< USB OTG Observe register, offset: 0x104 */
tushki7 0:60d829a0353a 5491 uint8_t RESERVED_23[3];
tushki7 0:60d829a0353a 5492 __IO uint8_t CONTROL; /**< USB OTG Control register, offset: 0x108 */
tushki7 0:60d829a0353a 5493 uint8_t RESERVED_24[3];
tushki7 0:60d829a0353a 5494 __IO uint8_t USBTRC0; /**< USB Transceiver Control Register 0, offset: 0x10C */
tushki7 0:60d829a0353a 5495 uint8_t RESERVED_25[7];
tushki7 0:60d829a0353a 5496 __IO uint8_t USBFRMADJUST; /**< Frame Adjust Register, offset: 0x114 */
tushki7 0:60d829a0353a 5497 } USB_Type;
tushki7 0:60d829a0353a 5498
tushki7 0:60d829a0353a 5499 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 5500 -- USB Register Masks
tushki7 0:60d829a0353a 5501 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 5502
tushki7 0:60d829a0353a 5503 /*!
tushki7 0:60d829a0353a 5504 * @addtogroup USB_Register_Masks USB Register Masks
tushki7 0:60d829a0353a 5505 * @{
tushki7 0:60d829a0353a 5506 */
tushki7 0:60d829a0353a 5507
tushki7 0:60d829a0353a 5508 /* PERID Bit Fields */
tushki7 0:60d829a0353a 5509 #define USB_PERID_ID_MASK 0x3Fu
tushki7 0:60d829a0353a 5510 #define USB_PERID_ID_SHIFT 0
tushki7 0:60d829a0353a 5511 #define USB_PERID_ID(x) (((uint8_t)(((uint8_t)(x))<<USB_PERID_ID_SHIFT))&USB_PERID_ID_MASK)
tushki7 0:60d829a0353a 5512 /* IDCOMP Bit Fields */
tushki7 0:60d829a0353a 5513 #define USB_IDCOMP_NID_MASK 0x3Fu
tushki7 0:60d829a0353a 5514 #define USB_IDCOMP_NID_SHIFT 0
tushki7 0:60d829a0353a 5515 #define USB_IDCOMP_NID(x) (((uint8_t)(((uint8_t)(x))<<USB_IDCOMP_NID_SHIFT))&USB_IDCOMP_NID_MASK)
tushki7 0:60d829a0353a 5516 /* REV Bit Fields */
tushki7 0:60d829a0353a 5517 #define USB_REV_REV_MASK 0xFFu
tushki7 0:60d829a0353a 5518 #define USB_REV_REV_SHIFT 0
tushki7 0:60d829a0353a 5519 #define USB_REV_REV(x) (((uint8_t)(((uint8_t)(x))<<USB_REV_REV_SHIFT))&USB_REV_REV_MASK)
tushki7 0:60d829a0353a 5520 /* ADDINFO Bit Fields */
tushki7 0:60d829a0353a 5521 #define USB_ADDINFO_IEHOST_MASK 0x1u
tushki7 0:60d829a0353a 5522 #define USB_ADDINFO_IEHOST_SHIFT 0
tushki7 0:60d829a0353a 5523 #define USB_ADDINFO_IRQNUM_MASK 0xF8u
tushki7 0:60d829a0353a 5524 #define USB_ADDINFO_IRQNUM_SHIFT 3
tushki7 0:60d829a0353a 5525 #define USB_ADDINFO_IRQNUM(x) (((uint8_t)(((uint8_t)(x))<<USB_ADDINFO_IRQNUM_SHIFT))&USB_ADDINFO_IRQNUM_MASK)
tushki7 0:60d829a0353a 5526 /* OTGISTAT Bit Fields */
tushki7 0:60d829a0353a 5527 #define USB_OTGISTAT_AVBUSCHG_MASK 0x1u
tushki7 0:60d829a0353a 5528 #define USB_OTGISTAT_AVBUSCHG_SHIFT 0
tushki7 0:60d829a0353a 5529 #define USB_OTGISTAT_B_SESS_CHG_MASK 0x4u
tushki7 0:60d829a0353a 5530 #define USB_OTGISTAT_B_SESS_CHG_SHIFT 2
tushki7 0:60d829a0353a 5531 #define USB_OTGISTAT_SESSVLDCHG_MASK 0x8u
tushki7 0:60d829a0353a 5532 #define USB_OTGISTAT_SESSVLDCHG_SHIFT 3
tushki7 0:60d829a0353a 5533 #define USB_OTGISTAT_LINE_STATE_CHG_MASK 0x20u
tushki7 0:60d829a0353a 5534 #define USB_OTGISTAT_LINE_STATE_CHG_SHIFT 5
tushki7 0:60d829a0353a 5535 #define USB_OTGISTAT_ONEMSEC_MASK 0x40u
tushki7 0:60d829a0353a 5536 #define USB_OTGISTAT_ONEMSEC_SHIFT 6
tushki7 0:60d829a0353a 5537 #define USB_OTGISTAT_IDCHG_MASK 0x80u
tushki7 0:60d829a0353a 5538 #define USB_OTGISTAT_IDCHG_SHIFT 7
tushki7 0:60d829a0353a 5539 /* OTGICR Bit Fields */
tushki7 0:60d829a0353a 5540 #define USB_OTGICR_AVBUSEN_MASK 0x1u
tushki7 0:60d829a0353a 5541 #define USB_OTGICR_AVBUSEN_SHIFT 0
tushki7 0:60d829a0353a 5542 #define USB_OTGICR_BSESSEN_MASK 0x4u
tushki7 0:60d829a0353a 5543 #define USB_OTGICR_BSESSEN_SHIFT 2
tushki7 0:60d829a0353a 5544 #define USB_OTGICR_SESSVLDEN_MASK 0x8u
tushki7 0:60d829a0353a 5545 #define USB_OTGICR_SESSVLDEN_SHIFT 3
tushki7 0:60d829a0353a 5546 #define USB_OTGICR_LINESTATEEN_MASK 0x20u
tushki7 0:60d829a0353a 5547 #define USB_OTGICR_LINESTATEEN_SHIFT 5
tushki7 0:60d829a0353a 5548 #define USB_OTGICR_ONEMSECEN_MASK 0x40u
tushki7 0:60d829a0353a 5549 #define USB_OTGICR_ONEMSECEN_SHIFT 6
tushki7 0:60d829a0353a 5550 #define USB_OTGICR_IDEN_MASK 0x80u
tushki7 0:60d829a0353a 5551 #define USB_OTGICR_IDEN_SHIFT 7
tushki7 0:60d829a0353a 5552 /* OTGSTAT Bit Fields */
tushki7 0:60d829a0353a 5553 #define USB_OTGSTAT_AVBUSVLD_MASK 0x1u
tushki7 0:60d829a0353a 5554 #define USB_OTGSTAT_AVBUSVLD_SHIFT 0
tushki7 0:60d829a0353a 5555 #define USB_OTGSTAT_BSESSEND_MASK 0x4u
tushki7 0:60d829a0353a 5556 #define USB_OTGSTAT_BSESSEND_SHIFT 2
tushki7 0:60d829a0353a 5557 #define USB_OTGSTAT_SESS_VLD_MASK 0x8u
tushki7 0:60d829a0353a 5558 #define USB_OTGSTAT_SESS_VLD_SHIFT 3
tushki7 0:60d829a0353a 5559 #define USB_OTGSTAT_LINESTATESTABLE_MASK 0x20u
tushki7 0:60d829a0353a 5560 #define USB_OTGSTAT_LINESTATESTABLE_SHIFT 5
tushki7 0:60d829a0353a 5561 #define USB_OTGSTAT_ONEMSECEN_MASK 0x40u
tushki7 0:60d829a0353a 5562 #define USB_OTGSTAT_ONEMSECEN_SHIFT 6
tushki7 0:60d829a0353a 5563 #define USB_OTGSTAT_ID_MASK 0x80u
tushki7 0:60d829a0353a 5564 #define USB_OTGSTAT_ID_SHIFT 7
tushki7 0:60d829a0353a 5565 /* OTGCTL Bit Fields */
tushki7 0:60d829a0353a 5566 #define USB_OTGCTL_OTGEN_MASK 0x4u
tushki7 0:60d829a0353a 5567 #define USB_OTGCTL_OTGEN_SHIFT 2
tushki7 0:60d829a0353a 5568 #define USB_OTGCTL_DMLOW_MASK 0x10u
tushki7 0:60d829a0353a 5569 #define USB_OTGCTL_DMLOW_SHIFT 4
tushki7 0:60d829a0353a 5570 #define USB_OTGCTL_DPLOW_MASK 0x20u
tushki7 0:60d829a0353a 5571 #define USB_OTGCTL_DPLOW_SHIFT 5
tushki7 0:60d829a0353a 5572 #define USB_OTGCTL_DPHIGH_MASK 0x80u
tushki7 0:60d829a0353a 5573 #define USB_OTGCTL_DPHIGH_SHIFT 7
tushki7 0:60d829a0353a 5574 /* ISTAT Bit Fields */
tushki7 0:60d829a0353a 5575 #define USB_ISTAT_USBRST_MASK 0x1u
tushki7 0:60d829a0353a 5576 #define USB_ISTAT_USBRST_SHIFT 0
tushki7 0:60d829a0353a 5577 #define USB_ISTAT_ERROR_MASK 0x2u
tushki7 0:60d829a0353a 5578 #define USB_ISTAT_ERROR_SHIFT 1
tushki7 0:60d829a0353a 5579 #define USB_ISTAT_SOFTOK_MASK 0x4u
tushki7 0:60d829a0353a 5580 #define USB_ISTAT_SOFTOK_SHIFT 2
tushki7 0:60d829a0353a 5581 #define USB_ISTAT_TOKDNE_MASK 0x8u
tushki7 0:60d829a0353a 5582 #define USB_ISTAT_TOKDNE_SHIFT 3
tushki7 0:60d829a0353a 5583 #define USB_ISTAT_SLEEP_MASK 0x10u
tushki7 0:60d829a0353a 5584 #define USB_ISTAT_SLEEP_SHIFT 4
tushki7 0:60d829a0353a 5585 #define USB_ISTAT_RESUME_MASK 0x20u
tushki7 0:60d829a0353a 5586 #define USB_ISTAT_RESUME_SHIFT 5
tushki7 0:60d829a0353a 5587 #define USB_ISTAT_ATTACH_MASK 0x40u
tushki7 0:60d829a0353a 5588 #define USB_ISTAT_ATTACH_SHIFT 6
tushki7 0:60d829a0353a 5589 #define USB_ISTAT_STALL_MASK 0x80u
tushki7 0:60d829a0353a 5590 #define USB_ISTAT_STALL_SHIFT 7
tushki7 0:60d829a0353a 5591 /* INTEN Bit Fields */
tushki7 0:60d829a0353a 5592 #define USB_INTEN_USBRSTEN_MASK 0x1u
tushki7 0:60d829a0353a 5593 #define USB_INTEN_USBRSTEN_SHIFT 0
tushki7 0:60d829a0353a 5594 #define USB_INTEN_ERROREN_MASK 0x2u
tushki7 0:60d829a0353a 5595 #define USB_INTEN_ERROREN_SHIFT 1
tushki7 0:60d829a0353a 5596 #define USB_INTEN_SOFTOKEN_MASK 0x4u
tushki7 0:60d829a0353a 5597 #define USB_INTEN_SOFTOKEN_SHIFT 2
tushki7 0:60d829a0353a 5598 #define USB_INTEN_TOKDNEEN_MASK 0x8u
tushki7 0:60d829a0353a 5599 #define USB_INTEN_TOKDNEEN_SHIFT 3
tushki7 0:60d829a0353a 5600 #define USB_INTEN_SLEEPEN_MASK 0x10u
tushki7 0:60d829a0353a 5601 #define USB_INTEN_SLEEPEN_SHIFT 4
tushki7 0:60d829a0353a 5602 #define USB_INTEN_RESUMEEN_MASK 0x20u
tushki7 0:60d829a0353a 5603 #define USB_INTEN_RESUMEEN_SHIFT 5
tushki7 0:60d829a0353a 5604 #define USB_INTEN_ATTACHEN_MASK 0x40u
tushki7 0:60d829a0353a 5605 #define USB_INTEN_ATTACHEN_SHIFT 6
tushki7 0:60d829a0353a 5606 #define USB_INTEN_STALLEN_MASK 0x80u
tushki7 0:60d829a0353a 5607 #define USB_INTEN_STALLEN_SHIFT 7
tushki7 0:60d829a0353a 5608 /* ERRSTAT Bit Fields */
tushki7 0:60d829a0353a 5609 #define USB_ERRSTAT_PIDERR_MASK 0x1u
tushki7 0:60d829a0353a 5610 #define USB_ERRSTAT_PIDERR_SHIFT 0
tushki7 0:60d829a0353a 5611 #define USB_ERRSTAT_CRC5EOF_MASK 0x2u
tushki7 0:60d829a0353a 5612 #define USB_ERRSTAT_CRC5EOF_SHIFT 1
tushki7 0:60d829a0353a 5613 #define USB_ERRSTAT_CRC16_MASK 0x4u
tushki7 0:60d829a0353a 5614 #define USB_ERRSTAT_CRC16_SHIFT 2
tushki7 0:60d829a0353a 5615 #define USB_ERRSTAT_DFN8_MASK 0x8u
tushki7 0:60d829a0353a 5616 #define USB_ERRSTAT_DFN8_SHIFT 3
tushki7 0:60d829a0353a 5617 #define USB_ERRSTAT_BTOERR_MASK 0x10u
tushki7 0:60d829a0353a 5618 #define USB_ERRSTAT_BTOERR_SHIFT 4
tushki7 0:60d829a0353a 5619 #define USB_ERRSTAT_DMAERR_MASK 0x20u
tushki7 0:60d829a0353a 5620 #define USB_ERRSTAT_DMAERR_SHIFT 5
tushki7 0:60d829a0353a 5621 #define USB_ERRSTAT_BTSERR_MASK 0x80u
tushki7 0:60d829a0353a 5622 #define USB_ERRSTAT_BTSERR_SHIFT 7
tushki7 0:60d829a0353a 5623 /* ERREN Bit Fields */
tushki7 0:60d829a0353a 5624 #define USB_ERREN_PIDERREN_MASK 0x1u
tushki7 0:60d829a0353a 5625 #define USB_ERREN_PIDERREN_SHIFT 0
tushki7 0:60d829a0353a 5626 #define USB_ERREN_CRC5EOFEN_MASK 0x2u
tushki7 0:60d829a0353a 5627 #define USB_ERREN_CRC5EOFEN_SHIFT 1
tushki7 0:60d829a0353a 5628 #define USB_ERREN_CRC16EN_MASK 0x4u
tushki7 0:60d829a0353a 5629 #define USB_ERREN_CRC16EN_SHIFT 2
tushki7 0:60d829a0353a 5630 #define USB_ERREN_DFN8EN_MASK 0x8u
tushki7 0:60d829a0353a 5631 #define USB_ERREN_DFN8EN_SHIFT 3
tushki7 0:60d829a0353a 5632 #define USB_ERREN_BTOERREN_MASK 0x10u
tushki7 0:60d829a0353a 5633 #define USB_ERREN_BTOERREN_SHIFT 4
tushki7 0:60d829a0353a 5634 #define USB_ERREN_DMAERREN_MASK 0x20u
tushki7 0:60d829a0353a 5635 #define USB_ERREN_DMAERREN_SHIFT 5
tushki7 0:60d829a0353a 5636 #define USB_ERREN_BTSERREN_MASK 0x80u
tushki7 0:60d829a0353a 5637 #define USB_ERREN_BTSERREN_SHIFT 7
tushki7 0:60d829a0353a 5638 /* STAT Bit Fields */
tushki7 0:60d829a0353a 5639 #define USB_STAT_ODD_MASK 0x4u
tushki7 0:60d829a0353a 5640 #define USB_STAT_ODD_SHIFT 2
tushki7 0:60d829a0353a 5641 #define USB_STAT_TX_MASK 0x8u
tushki7 0:60d829a0353a 5642 #define USB_STAT_TX_SHIFT 3
tushki7 0:60d829a0353a 5643 #define USB_STAT_ENDP_MASK 0xF0u
tushki7 0:60d829a0353a 5644 #define USB_STAT_ENDP_SHIFT 4
tushki7 0:60d829a0353a 5645 #define USB_STAT_ENDP(x) (((uint8_t)(((uint8_t)(x))<<USB_STAT_ENDP_SHIFT))&USB_STAT_ENDP_MASK)
tushki7 0:60d829a0353a 5646 /* CTL Bit Fields */
tushki7 0:60d829a0353a 5647 #define USB_CTL_USBENSOFEN_MASK 0x1u
tushki7 0:60d829a0353a 5648 #define USB_CTL_USBENSOFEN_SHIFT 0
tushki7 0:60d829a0353a 5649 #define USB_CTL_ODDRST_MASK 0x2u
tushki7 0:60d829a0353a 5650 #define USB_CTL_ODDRST_SHIFT 1
tushki7 0:60d829a0353a 5651 #define USB_CTL_RESUME_MASK 0x4u
tushki7 0:60d829a0353a 5652 #define USB_CTL_RESUME_SHIFT 2
tushki7 0:60d829a0353a 5653 #define USB_CTL_HOSTMODEEN_MASK 0x8u
tushki7 0:60d829a0353a 5654 #define USB_CTL_HOSTMODEEN_SHIFT 3
tushki7 0:60d829a0353a 5655 #define USB_CTL_RESET_MASK 0x10u
tushki7 0:60d829a0353a 5656 #define USB_CTL_RESET_SHIFT 4
tushki7 0:60d829a0353a 5657 #define USB_CTL_TXSUSPENDTOKENBUSY_MASK 0x20u
tushki7 0:60d829a0353a 5658 #define USB_CTL_TXSUSPENDTOKENBUSY_SHIFT 5
tushki7 0:60d829a0353a 5659 #define USB_CTL_SE0_MASK 0x40u
tushki7 0:60d829a0353a 5660 #define USB_CTL_SE0_SHIFT 6
tushki7 0:60d829a0353a 5661 #define USB_CTL_JSTATE_MASK 0x80u
tushki7 0:60d829a0353a 5662 #define USB_CTL_JSTATE_SHIFT 7
tushki7 0:60d829a0353a 5663 /* ADDR Bit Fields */
tushki7 0:60d829a0353a 5664 #define USB_ADDR_ADDR_MASK 0x7Fu
tushki7 0:60d829a0353a 5665 #define USB_ADDR_ADDR_SHIFT 0
tushki7 0:60d829a0353a 5666 #define USB_ADDR_ADDR(x) (((uint8_t)(((uint8_t)(x))<<USB_ADDR_ADDR_SHIFT))&USB_ADDR_ADDR_MASK)
tushki7 0:60d829a0353a 5667 #define USB_ADDR_LSEN_MASK 0x80u
tushki7 0:60d829a0353a 5668 #define USB_ADDR_LSEN_SHIFT 7
tushki7 0:60d829a0353a 5669 /* BDTPAGE1 Bit Fields */
tushki7 0:60d829a0353a 5670 #define USB_BDTPAGE1_BDTBA_MASK 0xFEu
tushki7 0:60d829a0353a 5671 #define USB_BDTPAGE1_BDTBA_SHIFT 1
tushki7 0:60d829a0353a 5672 #define USB_BDTPAGE1_BDTBA(x) (((uint8_t)(((uint8_t)(x))<<USB_BDTPAGE1_BDTBA_SHIFT))&USB_BDTPAGE1_BDTBA_MASK)
tushki7 0:60d829a0353a 5673 /* FRMNUML Bit Fields */
tushki7 0:60d829a0353a 5674 #define USB_FRMNUML_FRM_MASK 0xFFu
tushki7 0:60d829a0353a 5675 #define USB_FRMNUML_FRM_SHIFT 0
tushki7 0:60d829a0353a 5676 #define USB_FRMNUML_FRM(x) (((uint8_t)(((uint8_t)(x))<<USB_FRMNUML_FRM_SHIFT))&USB_FRMNUML_FRM_MASK)
tushki7 0:60d829a0353a 5677 /* FRMNUMH Bit Fields */
tushki7 0:60d829a0353a 5678 #define USB_FRMNUMH_FRM_MASK 0x7u
tushki7 0:60d829a0353a 5679 #define USB_FRMNUMH_FRM_SHIFT 0
tushki7 0:60d829a0353a 5680 #define USB_FRMNUMH_FRM(x) (((uint8_t)(((uint8_t)(x))<<USB_FRMNUMH_FRM_SHIFT))&USB_FRMNUMH_FRM_MASK)
tushki7 0:60d829a0353a 5681 /* TOKEN Bit Fields */
tushki7 0:60d829a0353a 5682 #define USB_TOKEN_TOKENENDPT_MASK 0xFu
tushki7 0:60d829a0353a 5683 #define USB_TOKEN_TOKENENDPT_SHIFT 0
tushki7 0:60d829a0353a 5684 #define USB_TOKEN_TOKENENDPT(x) (((uint8_t)(((uint8_t)(x))<<USB_TOKEN_TOKENENDPT_SHIFT))&USB_TOKEN_TOKENENDPT_MASK)
tushki7 0:60d829a0353a 5685 #define USB_TOKEN_TOKENPID_MASK 0xF0u
tushki7 0:60d829a0353a 5686 #define USB_TOKEN_TOKENPID_SHIFT 4
tushki7 0:60d829a0353a 5687 #define USB_TOKEN_TOKENPID(x) (((uint8_t)(((uint8_t)(x))<<USB_TOKEN_TOKENPID_SHIFT))&USB_TOKEN_TOKENPID_MASK)
tushki7 0:60d829a0353a 5688 /* SOFTHLD Bit Fields */
tushki7 0:60d829a0353a 5689 #define USB_SOFTHLD_CNT_MASK 0xFFu
tushki7 0:60d829a0353a 5690 #define USB_SOFTHLD_CNT_SHIFT 0
tushki7 0:60d829a0353a 5691 #define USB_SOFTHLD_CNT(x) (((uint8_t)(((uint8_t)(x))<<USB_SOFTHLD_CNT_SHIFT))&USB_SOFTHLD_CNT_MASK)
tushki7 0:60d829a0353a 5692 /* BDTPAGE2 Bit Fields */
tushki7 0:60d829a0353a 5693 #define USB_BDTPAGE2_BDTBA_MASK 0xFFu
tushki7 0:60d829a0353a 5694 #define USB_BDTPAGE2_BDTBA_SHIFT 0
tushki7 0:60d829a0353a 5695 #define USB_BDTPAGE2_BDTBA(x) (((uint8_t)(((uint8_t)(x))<<USB_BDTPAGE2_BDTBA_SHIFT))&USB_BDTPAGE2_BDTBA_MASK)
tushki7 0:60d829a0353a 5696 /* BDTPAGE3 Bit Fields */
tushki7 0:60d829a0353a 5697 #define USB_BDTPAGE3_BDTBA_MASK 0xFFu
tushki7 0:60d829a0353a 5698 #define USB_BDTPAGE3_BDTBA_SHIFT 0
tushki7 0:60d829a0353a 5699 #define USB_BDTPAGE3_BDTBA(x) (((uint8_t)(((uint8_t)(x))<<USB_BDTPAGE3_BDTBA_SHIFT))&USB_BDTPAGE3_BDTBA_MASK)
tushki7 0:60d829a0353a 5700 /* ENDPT Bit Fields */
tushki7 0:60d829a0353a 5701 #define USB_ENDPT_EPHSHK_MASK 0x1u
tushki7 0:60d829a0353a 5702 #define USB_ENDPT_EPHSHK_SHIFT 0
tushki7 0:60d829a0353a 5703 #define USB_ENDPT_EPSTALL_MASK 0x2u
tushki7 0:60d829a0353a 5704 #define USB_ENDPT_EPSTALL_SHIFT 1
tushki7 0:60d829a0353a 5705 #define USB_ENDPT_EPTXEN_MASK 0x4u
tushki7 0:60d829a0353a 5706 #define USB_ENDPT_EPTXEN_SHIFT 2
tushki7 0:60d829a0353a 5707 #define USB_ENDPT_EPRXEN_MASK 0x8u
tushki7 0:60d829a0353a 5708 #define USB_ENDPT_EPRXEN_SHIFT 3
tushki7 0:60d829a0353a 5709 #define USB_ENDPT_EPCTLDIS_MASK 0x10u
tushki7 0:60d829a0353a 5710 #define USB_ENDPT_EPCTLDIS_SHIFT 4
tushki7 0:60d829a0353a 5711 #define USB_ENDPT_RETRYDIS_MASK 0x40u
tushki7 0:60d829a0353a 5712 #define USB_ENDPT_RETRYDIS_SHIFT 6
tushki7 0:60d829a0353a 5713 #define USB_ENDPT_HOSTWOHUB_MASK 0x80u
tushki7 0:60d829a0353a 5714 #define USB_ENDPT_HOSTWOHUB_SHIFT 7
tushki7 0:60d829a0353a 5715 /* USBCTRL Bit Fields */
tushki7 0:60d829a0353a 5716 #define USB_USBCTRL_PDE_MASK 0x40u
tushki7 0:60d829a0353a 5717 #define USB_USBCTRL_PDE_SHIFT 6
tushki7 0:60d829a0353a 5718 #define USB_USBCTRL_SUSP_MASK 0x80u
tushki7 0:60d829a0353a 5719 #define USB_USBCTRL_SUSP_SHIFT 7
tushki7 0:60d829a0353a 5720 /* OBSERVE Bit Fields */
tushki7 0:60d829a0353a 5721 #define USB_OBSERVE_DMPD_MASK 0x10u
tushki7 0:60d829a0353a 5722 #define USB_OBSERVE_DMPD_SHIFT 4
tushki7 0:60d829a0353a 5723 #define USB_OBSERVE_DPPD_MASK 0x40u
tushki7 0:60d829a0353a 5724 #define USB_OBSERVE_DPPD_SHIFT 6
tushki7 0:60d829a0353a 5725 #define USB_OBSERVE_DPPU_MASK 0x80u
tushki7 0:60d829a0353a 5726 #define USB_OBSERVE_DPPU_SHIFT 7
tushki7 0:60d829a0353a 5727 /* CONTROL Bit Fields */
tushki7 0:60d829a0353a 5728 #define USB_CONTROL_DPPULLUPNONOTG_MASK 0x10u
tushki7 0:60d829a0353a 5729 #define USB_CONTROL_DPPULLUPNONOTG_SHIFT 4
tushki7 0:60d829a0353a 5730 /* USBTRC0 Bit Fields */
tushki7 0:60d829a0353a 5731 #define USB_USBTRC0_USB_RESUME_INT_MASK 0x1u
tushki7 0:60d829a0353a 5732 #define USB_USBTRC0_USB_RESUME_INT_SHIFT 0
tushki7 0:60d829a0353a 5733 #define USB_USBTRC0_SYNC_DET_MASK 0x2u
tushki7 0:60d829a0353a 5734 #define USB_USBTRC0_SYNC_DET_SHIFT 1
tushki7 0:60d829a0353a 5735 #define USB_USBTRC0_USBRESMEN_MASK 0x20u
tushki7 0:60d829a0353a 5736 #define USB_USBTRC0_USBRESMEN_SHIFT 5
tushki7 0:60d829a0353a 5737 #define USB_USBTRC0_USBRESET_MASK 0x80u
tushki7 0:60d829a0353a 5738 #define USB_USBTRC0_USBRESET_SHIFT 7
tushki7 0:60d829a0353a 5739 /* USBFRMADJUST Bit Fields */
tushki7 0:60d829a0353a 5740 #define USB_USBFRMADJUST_ADJ_MASK 0xFFu
tushki7 0:60d829a0353a 5741 #define USB_USBFRMADJUST_ADJ_SHIFT 0
tushki7 0:60d829a0353a 5742 #define USB_USBFRMADJUST_ADJ(x) (((uint8_t)(((uint8_t)(x))<<USB_USBFRMADJUST_ADJ_SHIFT))&USB_USBFRMADJUST_ADJ_MASK)
tushki7 0:60d829a0353a 5743
tushki7 0:60d829a0353a 5744 /*!
tushki7 0:60d829a0353a 5745 * @}
tushki7 0:60d829a0353a 5746 */ /* end of group USB_Register_Masks */
tushki7 0:60d829a0353a 5747
tushki7 0:60d829a0353a 5748
tushki7 0:60d829a0353a 5749 /* USB - Peripheral instance base addresses */
tushki7 0:60d829a0353a 5750 /** Peripheral USB0 base address */
tushki7 0:60d829a0353a 5751 #define USB0_BASE (0x40072000u)
tushki7 0:60d829a0353a 5752 /** Peripheral USB0 base pointer */
tushki7 0:60d829a0353a 5753 #define USB0 ((USB_Type *)USB0_BASE)
tushki7 0:60d829a0353a 5754 /** Array initializer of USB peripheral base pointers */
tushki7 0:60d829a0353a 5755 #define USB_BASES { USB0 }
tushki7 0:60d829a0353a 5756
tushki7 0:60d829a0353a 5757 /*!
tushki7 0:60d829a0353a 5758 * @}
tushki7 0:60d829a0353a 5759 */ /* end of group USB_Peripheral_Access_Layer */
tushki7 0:60d829a0353a 5760
tushki7 0:60d829a0353a 5761
tushki7 0:60d829a0353a 5762 /*
tushki7 0:60d829a0353a 5763 ** End of section using anonymous unions
tushki7 0:60d829a0353a 5764 */
tushki7 0:60d829a0353a 5765
tushki7 0:60d829a0353a 5766 #if defined(__ARMCC_VERSION)
tushki7 0:60d829a0353a 5767 #pragma pop
tushki7 0:60d829a0353a 5768 #elif defined(__CWCC__)
tushki7 0:60d829a0353a 5769 #pragma pop
tushki7 0:60d829a0353a 5770 #elif defined(__GNUC__)
tushki7 0:60d829a0353a 5771 /* leave anonymous unions enabled */
tushki7 0:60d829a0353a 5772 #elif defined(__IAR_SYSTEMS_ICC__)
tushki7 0:60d829a0353a 5773 #pragma language=default
tushki7 0:60d829a0353a 5774 #else
tushki7 0:60d829a0353a 5775 #error Not supported compiler type
tushki7 0:60d829a0353a 5776 #endif
tushki7 0:60d829a0353a 5777
tushki7 0:60d829a0353a 5778 /*!
tushki7 0:60d829a0353a 5779 * @}
tushki7 0:60d829a0353a 5780 */ /* end of group Peripheral_access_layer */
tushki7 0:60d829a0353a 5781
tushki7 0:60d829a0353a 5782
tushki7 0:60d829a0353a 5783 /* ----------------------------------------------------------------------------
tushki7 0:60d829a0353a 5784 -- Backward Compatibility
tushki7 0:60d829a0353a 5785 ---------------------------------------------------------------------------- */
tushki7 0:60d829a0353a 5786
tushki7 0:60d829a0353a 5787 /*!
tushki7 0:60d829a0353a 5788 * @addtogroup Backward_Compatibility_Symbols Backward Compatibility
tushki7 0:60d829a0353a 5789 * @{
tushki7 0:60d829a0353a 5790 */
tushki7 0:60d829a0353a 5791
tushki7 0:60d829a0353a 5792 /* No backward compatibility issues. */
tushki7 0:60d829a0353a 5793
tushki7 0:60d829a0353a 5794 /*!
tushki7 0:60d829a0353a 5795 * @}
tushki7 0:60d829a0353a 5796 */ /* end of group Backward_Compatibility_Symbols */
tushki7 0:60d829a0353a 5797
tushki7 0:60d829a0353a 5798
tushki7 0:60d829a0353a 5799 #endif /* #if !defined(MKL46Z4_H_) */
tushki7 0:60d829a0353a 5800
tushki7 0:60d829a0353a 5801 /* MKL46Z4.h, eof. */