Development mbed library for MAX32630FTHR
Dependents: blinky_max32630fthr
tools/export/codered_lpc11u68_cproject.tmpl@0:5c4d7b2438d3, 2016-11-11 (annotated)
- Committer:
- switches
- Date:
- Fri Nov 11 20:59:50 2016 +0000
- Revision:
- 0:5c4d7b2438d3
Initial commit
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
switches | 0:5c4d7b2438d3 | 1 | {% extends "codered_cproject_cortexm0_common.tmpl" %} |
switches | 0:5c4d7b2438d3 | 2 | |
switches | 0:5c4d7b2438d3 | 3 | {% block startup_file %}startup_LPC11U68.cpp{% endblock %} |
switches | 0:5c4d7b2438d3 | 4 | |
switches | 0:5c4d7b2438d3 | 5 | {% block cpu_config %}<?xml version="1.0" encoding="UTF-8"?> |
switches | 0:5c4d7b2438d3 | 6 | <TargetConfig> |
switches | 0:5c4d7b2438d3 | 7 | <Properties property_0="" property_2="LPC11U6x_256K.cfx" property_3="NXP" property_4="LPC11U68" property_count="5" version="70200"/> |
switches | 0:5c4d7b2438d3 | 8 | <infoList vendor="NXP"> <info chip="LPC11U68" flash_driver="LPC11U6x_256K.cfx" match_id="0x0" name="LPC11U68" stub="crt_emu_cm3_gen"> <chip> <name> LPC11U68</name> |
switches | 0:5c4d7b2438d3 | 9 | <family> LPC11U6x</family> |
switches | 0:5c4d7b2438d3 | 10 | <vendor> NXP (formerly Philips)</vendor> |
switches | 0:5c4d7b2438d3 | 11 | <reset board="None" core="Real" sys="Real"/> |
switches | 0:5c4d7b2438d3 | 12 | <clock changeable="TRUE" freq="12MHz" is_accurate="TRUE"/> |
switches | 0:5c4d7b2438d3 | 13 | <memory can_program="true" id="Flash" is_ro="true" type="Flash"/> |
switches | 0:5c4d7b2438d3 | 14 | <memory id="RAM" type="RAM"/> |
switches | 0:5c4d7b2438d3 | 15 | <memory id="Periph" is_volatile="true" type="Peripheral"/> |
switches | 0:5c4d7b2438d3 | 16 | <memoryInstance derived_from="Flash" id="MFlash256" location="0x0" size="0x40000"/> |
switches | 0:5c4d7b2438d3 | 17 | <memoryInstance derived_from="RAM" id="Ram0_32" location="0x10000000" size="0x8000"/> |
switches | 0:5c4d7b2438d3 | 18 | <memoryInstance derived_from="RAM" id="Ram1_2" location="0x20000000" size="0x800"/> |
switches | 0:5c4d7b2438d3 | 19 | <memoryInstance derived_from="RAM" id="Ram2USB_2" location="0x20004000" size="0x800"/> |
switches | 0:5c4d7b2438d3 | 20 | <peripheralInstance derived_from="V6M_NVIC" determined="infoFile" id="NVIC" location="0xe000e000"/> |
switches | 0:5c4d7b2438d3 | 21 | <peripheralInstance derived_from="V6M_DCR" determined="infoFile" id="DCR" location="0xe000edf0"/> |
switches | 0:5c4d7b2438d3 | 22 | <peripheralInstance derived_from="I2C0" determined="infoFile" id="I2C0" location="0x40000000"/> |
switches | 0:5c4d7b2438d3 | 23 | <peripheralInstance derived_from="WWDT" determined="infoFile" id="WWDT" location="0x40004000"/> |
switches | 0:5c4d7b2438d3 | 24 | <peripheralInstance derived_from="USART0" determined="infoFile" id="USART0" location="0x40008000"/> |
switches | 0:5c4d7b2438d3 | 25 | <peripheralInstance derived_from="CT16B0" determined="infoFile" id="CT16B0" location="0x4000c000"/> |
switches | 0:5c4d7b2438d3 | 26 | <peripheralInstance derived_from="CT16B1" determined="infoFile" id="CT16B1" location="0x40010000"/> |
switches | 0:5c4d7b2438d3 | 27 | <peripheralInstance derived_from="CT32B0" determined="infoFile" id="CT32B0" location="0x40014000"/> |
switches | 0:5c4d7b2438d3 | 28 | <peripheralInstance derived_from="CT32B1" determined="infoFile" id="CT32B1" location="0x40018000"/> |
switches | 0:5c4d7b2438d3 | 29 | <peripheralInstance derived_from="ADC" determined="infoFile" id="ADC" location="0x4001c000"/> |
switches | 0:5c4d7b2438d3 | 30 | <peripheralInstance derived_from="I2C1" determined="infoFile" id="I2C1" location="0x40020000"/> |
switches | 0:5c4d7b2438d3 | 31 | <peripheralInstance derived_from="RTC" determined="infoFile" id="RTC" location="0x40024000"/> |
switches | 0:5c4d7b2438d3 | 32 | <peripheralInstance derived_from="DMATRIGMUX" determined="infoFile" id="DMATRIGMUX" location="0x40028000"/> |
switches | 0:5c4d7b2438d3 | 33 | <peripheralInstance derived_from="PMU" determined="infoFile" id="PMU" location="0x40038000"/> |
switches | 0:5c4d7b2438d3 | 34 | <peripheralInstance derived_from="FLASHCTRL" determined="infoFile" id="FLASHCTRL" location="0x4003c000"/> |
switches | 0:5c4d7b2438d3 | 35 | <peripheralInstance derived_from="SSP0" determined="infoFile" id="SSP0" location="0x40040000"/> |
switches | 0:5c4d7b2438d3 | 36 | <peripheralInstance derived_from="IOCON" determined="infoFile" id="IOCON" location="0x40044000"/> |
switches | 0:5c4d7b2438d3 | 37 | <peripheralInstance derived_from="SYSCON" determined="infoFile" id="SYSCON" location="0x40048000"/> |
switches | 0:5c4d7b2438d3 | 38 | <peripheralInstance derived_from="USART4" determined="infoFile" id="USART4" location="0x4004c000"/> |
switches | 0:5c4d7b2438d3 | 39 | <peripheralInstance derived_from="SSP1" determined="infoFile" id="SSP1" location="0x40058000"/> |
switches | 0:5c4d7b2438d3 | 40 | <peripheralInstance derived_from="GINT0" determined="infoFile" id="GINT0" location="0x4005c000"/> |
switches | 0:5c4d7b2438d3 | 41 | <peripheralInstance derived_from="GINT1" determined="infoFile" id="GINT1" location="0x40060000"/> |
switches | 0:5c4d7b2438d3 | 42 | <peripheralInstance derived_from="USART1" determined="infoFile" id="USART1" location="0x4006c000"/> |
switches | 0:5c4d7b2438d3 | 43 | <peripheralInstance derived_from="USART2" determined="infoFile" id="USART2" location="0x40070000"/> |
switches | 0:5c4d7b2438d3 | 44 | <peripheralInstance derived_from="USART3" determined="infoFile" id="USART3" location="0x40074000"/> |
switches | 0:5c4d7b2438d3 | 45 | <peripheralInstance derived_from="USB" determined="infoFile" id="USB" location="0x40080000"/> |
switches | 0:5c4d7b2438d3 | 46 | <peripheralInstance derived_from="CRC" determined="infoFile" id="CRC" location="0x50000000"/> |
switches | 0:5c4d7b2438d3 | 47 | <peripheralInstance derived_from="DMA" determined="infoFile" id="DMA" location="0x50004000"/> |
switches | 0:5c4d7b2438d3 | 48 | <peripheralInstance derived_from="SCT0" determined="infoFile" id="SCT0" location="0x5000c000"/> |
switches | 0:5c4d7b2438d3 | 49 | <peripheralInstance derived_from="SCT1" determined="infoFile" id="SCT1" location="0x5000e000"/> |
switches | 0:5c4d7b2438d3 | 50 | <peripheralInstance derived_from="GPIO-PORT" determined="infoFile" id="GPIO-PORT" location="0xa0000000"/> |
switches | 0:5c4d7b2438d3 | 51 | <peripheralInstance derived_from="PINT" determined="infoFile" id="PINT" location="0xa0004000"/> |
switches | 0:5c4d7b2438d3 | 52 | </chip> |
switches | 0:5c4d7b2438d3 | 53 | <processor> |
switches | 0:5c4d7b2438d3 | 54 | <name gcc_name="cortex-m0">Cortex-M0</name> |
switches | 0:5c4d7b2438d3 | 55 | <family>Cortex-M</family> |
switches | 0:5c4d7b2438d3 | 56 | </processor> |
switches | 0:5c4d7b2438d3 | 57 | <link href="LPC11Uxx_peripheral.xme" show="embed" type="simple"/> |
switches | 0:5c4d7b2438d3 | 58 | </info> |
switches | 0:5c4d7b2438d3 | 59 | </infoList> |
switches | 0:5c4d7b2438d3 | 60 | </TargetConfig>{% endblock %} |