helpfor studient
Dependents: STM32_F103-C8T6basecanblink_led
Fork of mbed-dev by
Diff: targets/hal/TARGET_ONSEMI/TARGET_NCS36510/architecture.h
- Revision:
- 144:ef7eb2e8f9f7
- Child:
- 147:30b64687e01f
--- /dev/null Thu Jan 01 00:00:00 1970 +0000 +++ b/targets/hal/TARGET_ONSEMI/TARGET_NCS36510/architecture.h Fri Sep 02 15:07:44 2016 +0100 @@ -0,0 +1,71 @@ +/** +****************************************************************************** +* @file architecture.h +* @brief CM3 architecture specific inclusions and defines. +* @internal +* @author ON Semiconductor +* $Rev: $ +* $Date: $ +****************************************************************************** +* @copyright (c) 2012 ON Semiconductor. All rights reserved. +* ON Semiconductor is supplying this software for use with ON Semiconductor +* processor based microcontrollers only. +* +* THIS SOFTWARE IS PROVIDED "AS IS". NO WARRANTIES, WHETHER EXPRESS, IMPLIED +* OR STATUTORY, INCLUDING, BUT NOT LIMITED TO, IMPLIED WARRANTIES OF +* MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE APPLY TO THIS SOFTWARE. +* ON SEMICONDUCTOR SHALL NOT, IN ANY CIRCUMSTANCES, BE LIABLE FOR SPECIAL, +* INCIDENTAL, OR CONSEQUENTIAL DAMAGES, FOR ANY REASON WHATSOEVER. +* @endinternal +* +* @ingroup bsp +*/ + +#ifndef ARCHITECTURE_H_ +#define ARCHITECTURE_H_ + +/************************************************************************************************* +* * +* Header files * +* * +*************************************************************************************************/ + +//#include <ncs36510.h> +//#include <system_ncs36510.h> +//#include <core_cm3.h> + +#include "NCS36510.h" +#include "system_NCS36510.h" +#include "core_cm3.h" +#include "cmsis.h" + + +/************************************************************************************************* +* * +* Symbolic Constants * +* * +*************************************************************************************************/ + +/* Interrupt Control and State Register (0xE000ED04) + * 31 NMIPENDSET R/W 0 NMI pended + * 28 PENDSVSET R/W 0 Write 1 to pend system call; Read value + * indicates pending status + * 27 PENDSVCLR W 0 Write 1 to clear PendSV pending status + * 26 PENDSTSET R/W 0 Write 1 to pend Systick exception; Read + * value indicates pending status + * 25 PENDSTCLR W 0 Write 1 to clear Systick pending status + * 23 ISRPREEMPT R 0 Indicate that a pending interrupt is going + * to be active in next step (for debug) + * 22 ISRPENDING R 0 External interrupt pending (excluding + * system exceptions such as NMI for + * fault) + * 21:12 VECTPENDING R 0 Pending ISR number + * 11 RETTOBASE R 0 Set to 1 when the processor is running + * an exception handler and will return to + * thread level if interrupt return and no + * other exceptions pending + * 9:0 VECTACTIVE R 0 Current running interrupt service routine + */ +#define RUNNING_IN_ISR (((SCB->ICSR & 0x3FF) > 0 ) ? 1 : 0) + +#endif /* ARCHITECTURE_H_ */