meh

Fork of mbed by mbed official

Committer:
bogdanm
Date:
Mon Aug 12 13:17:46 2013 +0300
Revision:
65:5798e58a58b1
Parent:
64:e3affc9e7238
Child:
66:9c8f0e3462fb
New target (LPC4088), new features (interrupt chaining), bug fixes (KL25Z I2C).

Who changed what in which revision?

UserRevisionLine numberNew contents of line
bogdanm 65:5798e58a58b1 1 /*
bogdanm 65:5798e58a58b1 2 ** ###################################################################
bogdanm 65:5798e58a58b1 3 ** Processor: MKL25Z128VLK4
bogdanm 65:5798e58a58b1 4 ** Compilers: ARM Compiler
bogdanm 65:5798e58a58b1 5 ** Freescale C/C++ for Embedded ARM
bogdanm 65:5798e58a58b1 6 ** GNU C Compiler
bogdanm 65:5798e58a58b1 7 ** IAR ANSI C/C++ Compiler for ARM
bogdanm 65:5798e58a58b1 8 **
bogdanm 65:5798e58a58b1 9 ** Reference manual: KL25RM, Rev.1, Jun 2012
bogdanm 65:5798e58a58b1 10 ** Version: rev. 1.1, 2012-06-21
bogdanm 65:5798e58a58b1 11 **
bogdanm 65:5798e58a58b1 12 ** Abstract:
bogdanm 65:5798e58a58b1 13 ** CMSIS Peripheral Access Layer for MKL25Z4
bogdanm 65:5798e58a58b1 14 **
bogdanm 65:5798e58a58b1 15 ** Copyright: 1997 - 2012 Freescale Semiconductor, Inc. All Rights Reserved.
bogdanm 65:5798e58a58b1 16 **
bogdanm 65:5798e58a58b1 17 ** http: www.freescale.com
bogdanm 65:5798e58a58b1 18 ** mail: support@freescale.com
bogdanm 65:5798e58a58b1 19 **
bogdanm 65:5798e58a58b1 20 ** Revisions:
bogdanm 65:5798e58a58b1 21 ** - rev. 1.0 (2012-06-13)
bogdanm 65:5798e58a58b1 22 ** Initial version.
bogdanm 65:5798e58a58b1 23 ** - rev. 1.1 (2012-06-21)
bogdanm 65:5798e58a58b1 24 ** Update according to reference manual rev. 1.
bogdanm 65:5798e58a58b1 25 **
bogdanm 65:5798e58a58b1 26 ** ###################################################################
bogdanm 65:5798e58a58b1 27 */
bogdanm 65:5798e58a58b1 28
bogdanm 65:5798e58a58b1 29 /**
bogdanm 65:5798e58a58b1 30 * @file MKL25Z4.h
bogdanm 65:5798e58a58b1 31 * @version 1.1
bogdanm 65:5798e58a58b1 32 * @date 2012-06-21
bogdanm 65:5798e58a58b1 33 * @brief CMSIS Peripheral Access Layer for MKL25Z4
bogdanm 65:5798e58a58b1 34 *
bogdanm 65:5798e58a58b1 35 * CMSIS Peripheral Access Layer for MKL25Z4
bogdanm 65:5798e58a58b1 36 */
bogdanm 65:5798e58a58b1 37
bogdanm 65:5798e58a58b1 38 #if !defined(MKL25Z4_H_)
bogdanm 65:5798e58a58b1 39 #define MKL25Z4_H_ /**< Symbol preventing repeated inclusion */
bogdanm 65:5798e58a58b1 40
bogdanm 65:5798e58a58b1 41 /** Memory map major version (memory maps with equal major version number are
bogdanm 65:5798e58a58b1 42 * compatible) */
bogdanm 65:5798e58a58b1 43 #define MCU_MEM_MAP_VERSION 0x0100u
bogdanm 65:5798e58a58b1 44 /** Memory map minor version */
bogdanm 65:5798e58a58b1 45 #define MCU_MEM_MAP_VERSION_MINOR 0x0001u
bogdanm 65:5798e58a58b1 46
bogdanm 65:5798e58a58b1 47
bogdanm 65:5798e58a58b1 48 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 49 -- Interrupt vector numbers
bogdanm 65:5798e58a58b1 50 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 51
bogdanm 65:5798e58a58b1 52 /**
bogdanm 65:5798e58a58b1 53 * @addtogroup Interrupt_vector_numbers Interrupt vector numbers
bogdanm 65:5798e58a58b1 54 * @{
bogdanm 65:5798e58a58b1 55 */
bogdanm 65:5798e58a58b1 56
bogdanm 65:5798e58a58b1 57 /** Interrupt Number Definitions */
bogdanm 65:5798e58a58b1 58 typedef enum IRQn {
bogdanm 65:5798e58a58b1 59 /* Core interrupts */
bogdanm 65:5798e58a58b1 60 NonMaskableInt_IRQn = -14, /**< Non Maskable Interrupt */
bogdanm 65:5798e58a58b1 61 HardFault_IRQn = -13, /**< Cortex-M0 SV Hard Fault Interrupt */
bogdanm 65:5798e58a58b1 62 SVCall_IRQn = -5, /**< Cortex-M0 SV Call Interrupt */
bogdanm 65:5798e58a58b1 63 PendSV_IRQn = -2, /**< Cortex-M0 Pend SV Interrupt */
bogdanm 65:5798e58a58b1 64 SysTick_IRQn = -1, /**< Cortex-M0 System Tick Interrupt */
bogdanm 65:5798e58a58b1 65
bogdanm 65:5798e58a58b1 66 /* Device specific interrupts */
bogdanm 65:5798e58a58b1 67 DMA0_IRQn = 0, /**< DMA channel 0 transfer complete interrupt */
bogdanm 65:5798e58a58b1 68 DMA1_IRQn = 1, /**< DMA channel 1 transfer complete interrupt */
bogdanm 65:5798e58a58b1 69 DMA2_IRQn = 2, /**< DMA channel 2 transfer complete interrupt */
bogdanm 65:5798e58a58b1 70 DMA3_IRQn = 3, /**< DMA channel 3 transfer complete interrupt */
bogdanm 65:5798e58a58b1 71 Reserved20_IRQn = 4, /**< Reserved interrupt 20 */
bogdanm 65:5798e58a58b1 72 FTFA_IRQn = 5, /**< FTFA interrupt */
bogdanm 65:5798e58a58b1 73 LVD_LVW_IRQn = 6, /**< Low Voltage Detect, Low Voltage Warning */
bogdanm 65:5798e58a58b1 74 LLW_IRQn = 7, /**< Low Leakage Wakeup */
bogdanm 65:5798e58a58b1 75 I2C0_IRQn = 8, /**< I2C0 interrupt */
bogdanm 65:5798e58a58b1 76 I2C1_IRQn = 9, /**< I2C0 interrupt 25 */
bogdanm 65:5798e58a58b1 77 SPI0_IRQn = 10, /**< SPI0 interrupt */
bogdanm 65:5798e58a58b1 78 SPI1_IRQn = 11, /**< SPI1 interrupt */
bogdanm 65:5798e58a58b1 79 UART0_IRQn = 12, /**< UART0 status/error interrupt */
bogdanm 65:5798e58a58b1 80 UART1_IRQn = 13, /**< UART1 status/error interrupt */
bogdanm 65:5798e58a58b1 81 UART2_IRQn = 14, /**< UART2 status/error interrupt */
bogdanm 65:5798e58a58b1 82 ADC0_IRQn = 15, /**< ADC0 interrupt */
bogdanm 65:5798e58a58b1 83 CMP0_IRQn = 16, /**< CMP0 interrupt */
bogdanm 65:5798e58a58b1 84 TPM0_IRQn = 17, /**< TPM0 fault, overflow and channels interrupt */
bogdanm 65:5798e58a58b1 85 TPM1_IRQn = 18, /**< TPM1 fault, overflow and channels interrupt */
bogdanm 65:5798e58a58b1 86 TPM2_IRQn = 19, /**< TPM2 fault, overflow and channels interrupt */
bogdanm 65:5798e58a58b1 87 RTC_IRQn = 20, /**< RTC interrupt */
bogdanm 65:5798e58a58b1 88 RTC_Seconds_IRQn = 21, /**< RTC seconds interrupt */
bogdanm 65:5798e58a58b1 89 PIT_IRQn = 22, /**< PIT timer interrupt */
bogdanm 65:5798e58a58b1 90 Reserved39_IRQn = 23, /**< Reserved interrupt 39 */
bogdanm 65:5798e58a58b1 91 USB0_IRQn = 24, /**< USB0 interrupt */
bogdanm 65:5798e58a58b1 92 DAC0_IRQn = 25, /**< DAC interrupt */
bogdanm 65:5798e58a58b1 93 TSI0_IRQn = 26, /**< TSI0 interrupt */
bogdanm 65:5798e58a58b1 94 MCG_IRQn = 27, /**< MCG interrupt */
bogdanm 65:5798e58a58b1 95 LPTimer_IRQn = 28, /**< LPTimer interrupt */
bogdanm 65:5798e58a58b1 96 Reserved45_IRQn = 29, /**< Reserved interrupt 45 */
bogdanm 65:5798e58a58b1 97 PORTA_IRQn = 30, /**< Port A interrupt */
bogdanm 65:5798e58a58b1 98 PORTD_IRQn = 31 /**< Port D interrupt */
bogdanm 65:5798e58a58b1 99 } IRQn_Type;
bogdanm 65:5798e58a58b1 100
bogdanm 65:5798e58a58b1 101 /**
bogdanm 65:5798e58a58b1 102 * @}
bogdanm 65:5798e58a58b1 103 */ /* end of group Interrupt_vector_numbers */
bogdanm 65:5798e58a58b1 104
bogdanm 65:5798e58a58b1 105
bogdanm 65:5798e58a58b1 106 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 107 -- Cortex M0 Core Configuration
bogdanm 65:5798e58a58b1 108 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 109
bogdanm 65:5798e58a58b1 110 /**
bogdanm 65:5798e58a58b1 111 * @addtogroup Cortex_Core_Configuration Cortex M0 Core Configuration
bogdanm 65:5798e58a58b1 112 * @{
bogdanm 65:5798e58a58b1 113 */
bogdanm 65:5798e58a58b1 114
bogdanm 65:5798e58a58b1 115 #define __CM0PLUS_REV 0x0000 /**< Core revision r0p0 */
bogdanm 65:5798e58a58b1 116 #define __MPU_PRESENT 0 /**< Defines if an MPU is present or not */
bogdanm 65:5798e58a58b1 117 #define __VTOR_PRESENT 1 /**< Defines if an MPU is present or not */
bogdanm 65:5798e58a58b1 118 #define __NVIC_PRIO_BITS 2 /**< Number of priority bits implemented in the NVIC */
bogdanm 65:5798e58a58b1 119 #define __Vendor_SysTickConfig 0 /**< Vendor specific implementation of SysTickConfig is defined */
bogdanm 65:5798e58a58b1 120
bogdanm 65:5798e58a58b1 121 #include "core_cm0plus.h" /* Core Peripheral Access Layer */
bogdanm 65:5798e58a58b1 122 #include "system_MKL25Z4.h" /* Device specific configuration file */
bogdanm 65:5798e58a58b1 123
bogdanm 65:5798e58a58b1 124 /**
bogdanm 65:5798e58a58b1 125 * @}
bogdanm 65:5798e58a58b1 126 */ /* end of group Cortex_Core_Configuration */
bogdanm 65:5798e58a58b1 127
bogdanm 65:5798e58a58b1 128
bogdanm 65:5798e58a58b1 129 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 130 -- Device Peripheral Access Layer
bogdanm 65:5798e58a58b1 131 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 132
bogdanm 65:5798e58a58b1 133 /**
bogdanm 65:5798e58a58b1 134 * @addtogroup Peripheral_access_layer Device Peripheral Access Layer
bogdanm 65:5798e58a58b1 135 * @{
bogdanm 65:5798e58a58b1 136 */
bogdanm 65:5798e58a58b1 137
bogdanm 65:5798e58a58b1 138
bogdanm 65:5798e58a58b1 139 /*
bogdanm 65:5798e58a58b1 140 ** Start of section using anonymous unions
bogdanm 65:5798e58a58b1 141 */
bogdanm 65:5798e58a58b1 142
bogdanm 65:5798e58a58b1 143 #if defined(__ARMCC_VERSION)
bogdanm 65:5798e58a58b1 144 #pragma push
bogdanm 65:5798e58a58b1 145 #pragma anon_unions
bogdanm 65:5798e58a58b1 146 #elif defined(__CWCC__)
bogdanm 65:5798e58a58b1 147 #pragma push
bogdanm 65:5798e58a58b1 148 #pragma cpp_extensions on
bogdanm 65:5798e58a58b1 149 #elif defined(__GNUC__)
bogdanm 65:5798e58a58b1 150 /* anonymous unions are enabled by default */
bogdanm 65:5798e58a58b1 151 #elif defined(__IAR_SYSTEMS_ICC__)
bogdanm 65:5798e58a58b1 152 #pragma language=extended
bogdanm 65:5798e58a58b1 153 #else
bogdanm 65:5798e58a58b1 154 #error Not supported compiler type
bogdanm 65:5798e58a58b1 155 #endif
bogdanm 65:5798e58a58b1 156
bogdanm 65:5798e58a58b1 157 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 158 -- ADC Peripheral Access Layer
bogdanm 65:5798e58a58b1 159 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 160
bogdanm 65:5798e58a58b1 161 /**
bogdanm 65:5798e58a58b1 162 * @addtogroup ADC_Peripheral_Access_Layer ADC Peripheral Access Layer
bogdanm 65:5798e58a58b1 163 * @{
bogdanm 65:5798e58a58b1 164 */
bogdanm 65:5798e58a58b1 165
bogdanm 65:5798e58a58b1 166 /** ADC - Register Layout Typedef */
bogdanm 65:5798e58a58b1 167 typedef struct {
bogdanm 65:5798e58a58b1 168 __IO uint32_t SC1[2]; /**< ADC Status and Control Registers 1, array offset: 0x0, array step: 0x4 */
bogdanm 65:5798e58a58b1 169 __IO uint32_t CFG1; /**< ADC Configuration Register 1, offset: 0x8 */
bogdanm 65:5798e58a58b1 170 __IO uint32_t CFG2; /**< ADC Configuration Register 2, offset: 0xC */
bogdanm 65:5798e58a58b1 171 __I uint32_t R[2]; /**< ADC Data Result Register, array offset: 0x10, array step: 0x4 */
bogdanm 65:5798e58a58b1 172 __IO uint32_t CV1; /**< Compare Value Registers, offset: 0x18 */
bogdanm 65:5798e58a58b1 173 __IO uint32_t CV2; /**< Compare Value Registers, offset: 0x1C */
bogdanm 65:5798e58a58b1 174 __IO uint32_t SC2; /**< Status and Control Register 2, offset: 0x20 */
bogdanm 65:5798e58a58b1 175 __IO uint32_t SC3; /**< Status and Control Register 3, offset: 0x24 */
bogdanm 65:5798e58a58b1 176 __IO uint32_t OFS; /**< ADC Offset Correction Register, offset: 0x28 */
bogdanm 65:5798e58a58b1 177 __IO uint32_t PG; /**< ADC Plus-Side Gain Register, offset: 0x2C */
bogdanm 65:5798e58a58b1 178 __IO uint32_t MG; /**< ADC Minus-Side Gain Register, offset: 0x30 */
bogdanm 65:5798e58a58b1 179 __IO uint32_t CLPD; /**< ADC Plus-Side General Calibration Value Register, offset: 0x34 */
bogdanm 65:5798e58a58b1 180 __IO uint32_t CLPS; /**< ADC Plus-Side General Calibration Value Register, offset: 0x38 */
bogdanm 65:5798e58a58b1 181 __IO uint32_t CLP4; /**< ADC Plus-Side General Calibration Value Register, offset: 0x3C */
bogdanm 65:5798e58a58b1 182 __IO uint32_t CLP3; /**< ADC Plus-Side General Calibration Value Register, offset: 0x40 */
bogdanm 65:5798e58a58b1 183 __IO uint32_t CLP2; /**< ADC Plus-Side General Calibration Value Register, offset: 0x44 */
bogdanm 65:5798e58a58b1 184 __IO uint32_t CLP1; /**< ADC Plus-Side General Calibration Value Register, offset: 0x48 */
bogdanm 65:5798e58a58b1 185 __IO uint32_t CLP0; /**< ADC Plus-Side General Calibration Value Register, offset: 0x4C */
bogdanm 65:5798e58a58b1 186 uint8_t RESERVED_0[4];
bogdanm 65:5798e58a58b1 187 __IO uint32_t CLMD; /**< ADC Minus-Side General Calibration Value Register, offset: 0x54 */
bogdanm 65:5798e58a58b1 188 __IO uint32_t CLMS; /**< ADC Minus-Side General Calibration Value Register, offset: 0x58 */
bogdanm 65:5798e58a58b1 189 __IO uint32_t CLM4; /**< ADC Minus-Side General Calibration Value Register, offset: 0x5C */
bogdanm 65:5798e58a58b1 190 __IO uint32_t CLM3; /**< ADC Minus-Side General Calibration Value Register, offset: 0x60 */
bogdanm 65:5798e58a58b1 191 __IO uint32_t CLM2; /**< ADC Minus-Side General Calibration Value Register, offset: 0x64 */
bogdanm 65:5798e58a58b1 192 __IO uint32_t CLM1; /**< ADC Minus-Side General Calibration Value Register, offset: 0x68 */
bogdanm 65:5798e58a58b1 193 __IO uint32_t CLM0; /**< ADC Minus-Side General Calibration Value Register, offset: 0x6C */
bogdanm 65:5798e58a58b1 194 } ADC_Type;
bogdanm 65:5798e58a58b1 195
bogdanm 65:5798e58a58b1 196 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 197 -- ADC Register Masks
bogdanm 65:5798e58a58b1 198 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 199
bogdanm 65:5798e58a58b1 200 /**
bogdanm 65:5798e58a58b1 201 * @addtogroup ADC_Register_Masks ADC Register Masks
bogdanm 65:5798e58a58b1 202 * @{
bogdanm 65:5798e58a58b1 203 */
bogdanm 65:5798e58a58b1 204
bogdanm 65:5798e58a58b1 205 /* SC1 Bit Fields */
bogdanm 65:5798e58a58b1 206 #define ADC_SC1_ADCH_MASK 0x1Fu
bogdanm 65:5798e58a58b1 207 #define ADC_SC1_ADCH_SHIFT 0
bogdanm 65:5798e58a58b1 208 #define ADC_SC1_ADCH(x) (((uint32_t)(((uint32_t)(x))<<ADC_SC1_ADCH_SHIFT))&ADC_SC1_ADCH_MASK)
bogdanm 65:5798e58a58b1 209 #define ADC_SC1_DIFF_MASK 0x20u
bogdanm 65:5798e58a58b1 210 #define ADC_SC1_DIFF_SHIFT 5
bogdanm 65:5798e58a58b1 211 #define ADC_SC1_AIEN_MASK 0x40u
bogdanm 65:5798e58a58b1 212 #define ADC_SC1_AIEN_SHIFT 6
bogdanm 65:5798e58a58b1 213 #define ADC_SC1_COCO_MASK 0x80u
bogdanm 65:5798e58a58b1 214 #define ADC_SC1_COCO_SHIFT 7
bogdanm 65:5798e58a58b1 215 /* CFG1 Bit Fields */
bogdanm 65:5798e58a58b1 216 #define ADC_CFG1_ADICLK_MASK 0x3u
bogdanm 65:5798e58a58b1 217 #define ADC_CFG1_ADICLK_SHIFT 0
bogdanm 65:5798e58a58b1 218 #define ADC_CFG1_ADICLK(x) (((uint32_t)(((uint32_t)(x))<<ADC_CFG1_ADICLK_SHIFT))&ADC_CFG1_ADICLK_MASK)
bogdanm 65:5798e58a58b1 219 #define ADC_CFG1_MODE_MASK 0xCu
bogdanm 65:5798e58a58b1 220 #define ADC_CFG1_MODE_SHIFT 2
bogdanm 65:5798e58a58b1 221 #define ADC_CFG1_MODE(x) (((uint32_t)(((uint32_t)(x))<<ADC_CFG1_MODE_SHIFT))&ADC_CFG1_MODE_MASK)
bogdanm 65:5798e58a58b1 222 #define ADC_CFG1_ADLSMP_MASK 0x10u
bogdanm 65:5798e58a58b1 223 #define ADC_CFG1_ADLSMP_SHIFT 4
bogdanm 65:5798e58a58b1 224 #define ADC_CFG1_ADIV_MASK 0x60u
bogdanm 65:5798e58a58b1 225 #define ADC_CFG1_ADIV_SHIFT 5
bogdanm 65:5798e58a58b1 226 #define ADC_CFG1_ADIV(x) (((uint32_t)(((uint32_t)(x))<<ADC_CFG1_ADIV_SHIFT))&ADC_CFG1_ADIV_MASK)
bogdanm 65:5798e58a58b1 227 #define ADC_CFG1_ADLPC_MASK 0x80u
bogdanm 65:5798e58a58b1 228 #define ADC_CFG1_ADLPC_SHIFT 7
bogdanm 65:5798e58a58b1 229 /* CFG2 Bit Fields */
bogdanm 65:5798e58a58b1 230 #define ADC_CFG2_ADLSTS_MASK 0x3u
bogdanm 65:5798e58a58b1 231 #define ADC_CFG2_ADLSTS_SHIFT 0
bogdanm 65:5798e58a58b1 232 #define ADC_CFG2_ADLSTS(x) (((uint32_t)(((uint32_t)(x))<<ADC_CFG2_ADLSTS_SHIFT))&ADC_CFG2_ADLSTS_MASK)
bogdanm 65:5798e58a58b1 233 #define ADC_CFG2_ADHSC_MASK 0x4u
bogdanm 65:5798e58a58b1 234 #define ADC_CFG2_ADHSC_SHIFT 2
bogdanm 65:5798e58a58b1 235 #define ADC_CFG2_ADACKEN_MASK 0x8u
bogdanm 65:5798e58a58b1 236 #define ADC_CFG2_ADACKEN_SHIFT 3
bogdanm 65:5798e58a58b1 237 #define ADC_CFG2_MUXSEL_MASK 0x10u
bogdanm 65:5798e58a58b1 238 #define ADC_CFG2_MUXSEL_SHIFT 4
bogdanm 65:5798e58a58b1 239 /* R Bit Fields */
bogdanm 65:5798e58a58b1 240 #define ADC_R_D_MASK 0xFFFFu
bogdanm 65:5798e58a58b1 241 #define ADC_R_D_SHIFT 0
bogdanm 65:5798e58a58b1 242 #define ADC_R_D(x) (((uint32_t)(((uint32_t)(x))<<ADC_R_D_SHIFT))&ADC_R_D_MASK)
bogdanm 65:5798e58a58b1 243 /* CV1 Bit Fields */
bogdanm 65:5798e58a58b1 244 #define ADC_CV1_CV_MASK 0xFFFFu
bogdanm 65:5798e58a58b1 245 #define ADC_CV1_CV_SHIFT 0
bogdanm 65:5798e58a58b1 246 #define ADC_CV1_CV(x) (((uint32_t)(((uint32_t)(x))<<ADC_CV1_CV_SHIFT))&ADC_CV1_CV_MASK)
bogdanm 65:5798e58a58b1 247 /* CV2 Bit Fields */
bogdanm 65:5798e58a58b1 248 #define ADC_CV2_CV_MASK 0xFFFFu
bogdanm 65:5798e58a58b1 249 #define ADC_CV2_CV_SHIFT 0
bogdanm 65:5798e58a58b1 250 #define ADC_CV2_CV(x) (((uint32_t)(((uint32_t)(x))<<ADC_CV2_CV_SHIFT))&ADC_CV2_CV_MASK)
bogdanm 65:5798e58a58b1 251 /* SC2 Bit Fields */
bogdanm 65:5798e58a58b1 252 #define ADC_SC2_REFSEL_MASK 0x3u
bogdanm 65:5798e58a58b1 253 #define ADC_SC2_REFSEL_SHIFT 0
bogdanm 65:5798e58a58b1 254 #define ADC_SC2_REFSEL(x) (((uint32_t)(((uint32_t)(x))<<ADC_SC2_REFSEL_SHIFT))&ADC_SC2_REFSEL_MASK)
bogdanm 65:5798e58a58b1 255 #define ADC_SC2_DMAEN_MASK 0x4u
bogdanm 65:5798e58a58b1 256 #define ADC_SC2_DMAEN_SHIFT 2
bogdanm 65:5798e58a58b1 257 #define ADC_SC2_ACREN_MASK 0x8u
bogdanm 65:5798e58a58b1 258 #define ADC_SC2_ACREN_SHIFT 3
bogdanm 65:5798e58a58b1 259 #define ADC_SC2_ACFGT_MASK 0x10u
bogdanm 65:5798e58a58b1 260 #define ADC_SC2_ACFGT_SHIFT 4
bogdanm 65:5798e58a58b1 261 #define ADC_SC2_ACFE_MASK 0x20u
bogdanm 65:5798e58a58b1 262 #define ADC_SC2_ACFE_SHIFT 5
bogdanm 65:5798e58a58b1 263 #define ADC_SC2_ADTRG_MASK 0x40u
bogdanm 65:5798e58a58b1 264 #define ADC_SC2_ADTRG_SHIFT 6
bogdanm 65:5798e58a58b1 265 #define ADC_SC2_ADACT_MASK 0x80u
bogdanm 65:5798e58a58b1 266 #define ADC_SC2_ADACT_SHIFT 7
bogdanm 65:5798e58a58b1 267 /* SC3 Bit Fields */
bogdanm 65:5798e58a58b1 268 #define ADC_SC3_AVGS_MASK 0x3u
bogdanm 65:5798e58a58b1 269 #define ADC_SC3_AVGS_SHIFT 0
bogdanm 65:5798e58a58b1 270 #define ADC_SC3_AVGS(x) (((uint32_t)(((uint32_t)(x))<<ADC_SC3_AVGS_SHIFT))&ADC_SC3_AVGS_MASK)
bogdanm 65:5798e58a58b1 271 #define ADC_SC3_AVGE_MASK 0x4u
bogdanm 65:5798e58a58b1 272 #define ADC_SC3_AVGE_SHIFT 2
bogdanm 65:5798e58a58b1 273 #define ADC_SC3_ADCO_MASK 0x8u
bogdanm 65:5798e58a58b1 274 #define ADC_SC3_ADCO_SHIFT 3
bogdanm 65:5798e58a58b1 275 #define ADC_SC3_CALF_MASK 0x40u
bogdanm 65:5798e58a58b1 276 #define ADC_SC3_CALF_SHIFT 6
bogdanm 65:5798e58a58b1 277 #define ADC_SC3_CAL_MASK 0x80u
bogdanm 65:5798e58a58b1 278 #define ADC_SC3_CAL_SHIFT 7
bogdanm 65:5798e58a58b1 279 /* OFS Bit Fields */
bogdanm 65:5798e58a58b1 280 #define ADC_OFS_OFS_MASK 0xFFFFu
bogdanm 65:5798e58a58b1 281 #define ADC_OFS_OFS_SHIFT 0
bogdanm 65:5798e58a58b1 282 #define ADC_OFS_OFS(x) (((uint32_t)(((uint32_t)(x))<<ADC_OFS_OFS_SHIFT))&ADC_OFS_OFS_MASK)
bogdanm 65:5798e58a58b1 283 /* PG Bit Fields */
bogdanm 65:5798e58a58b1 284 #define ADC_PG_PG_MASK 0xFFFFu
bogdanm 65:5798e58a58b1 285 #define ADC_PG_PG_SHIFT 0
bogdanm 65:5798e58a58b1 286 #define ADC_PG_PG(x) (((uint32_t)(((uint32_t)(x))<<ADC_PG_PG_SHIFT))&ADC_PG_PG_MASK)
bogdanm 65:5798e58a58b1 287 /* MG Bit Fields */
bogdanm 65:5798e58a58b1 288 #define ADC_MG_MG_MASK 0xFFFFu
bogdanm 65:5798e58a58b1 289 #define ADC_MG_MG_SHIFT 0
bogdanm 65:5798e58a58b1 290 #define ADC_MG_MG(x) (((uint32_t)(((uint32_t)(x))<<ADC_MG_MG_SHIFT))&ADC_MG_MG_MASK)
bogdanm 65:5798e58a58b1 291 /* CLPD Bit Fields */
bogdanm 65:5798e58a58b1 292 #define ADC_CLPD_CLPD_MASK 0x3Fu
bogdanm 65:5798e58a58b1 293 #define ADC_CLPD_CLPD_SHIFT 0
bogdanm 65:5798e58a58b1 294 #define ADC_CLPD_CLPD(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLPD_CLPD_SHIFT))&ADC_CLPD_CLPD_MASK)
bogdanm 65:5798e58a58b1 295 /* CLPS Bit Fields */
bogdanm 65:5798e58a58b1 296 #define ADC_CLPS_CLPS_MASK 0x3Fu
bogdanm 65:5798e58a58b1 297 #define ADC_CLPS_CLPS_SHIFT 0
bogdanm 65:5798e58a58b1 298 #define ADC_CLPS_CLPS(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLPS_CLPS_SHIFT))&ADC_CLPS_CLPS_MASK)
bogdanm 65:5798e58a58b1 299 /* CLP4 Bit Fields */
bogdanm 65:5798e58a58b1 300 #define ADC_CLP4_CLP4_MASK 0x3FFu
bogdanm 65:5798e58a58b1 301 #define ADC_CLP4_CLP4_SHIFT 0
bogdanm 65:5798e58a58b1 302 #define ADC_CLP4_CLP4(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLP4_CLP4_SHIFT))&ADC_CLP4_CLP4_MASK)
bogdanm 65:5798e58a58b1 303 /* CLP3 Bit Fields */
bogdanm 65:5798e58a58b1 304 #define ADC_CLP3_CLP3_MASK 0x1FFu
bogdanm 65:5798e58a58b1 305 #define ADC_CLP3_CLP3_SHIFT 0
bogdanm 65:5798e58a58b1 306 #define ADC_CLP3_CLP3(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLP3_CLP3_SHIFT))&ADC_CLP3_CLP3_MASK)
bogdanm 65:5798e58a58b1 307 /* CLP2 Bit Fields */
bogdanm 65:5798e58a58b1 308 #define ADC_CLP2_CLP2_MASK 0xFFu
bogdanm 65:5798e58a58b1 309 #define ADC_CLP2_CLP2_SHIFT 0
bogdanm 65:5798e58a58b1 310 #define ADC_CLP2_CLP2(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLP2_CLP2_SHIFT))&ADC_CLP2_CLP2_MASK)
bogdanm 65:5798e58a58b1 311 /* CLP1 Bit Fields */
bogdanm 65:5798e58a58b1 312 #define ADC_CLP1_CLP1_MASK 0x7Fu
bogdanm 65:5798e58a58b1 313 #define ADC_CLP1_CLP1_SHIFT 0
bogdanm 65:5798e58a58b1 314 #define ADC_CLP1_CLP1(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLP1_CLP1_SHIFT))&ADC_CLP1_CLP1_MASK)
bogdanm 65:5798e58a58b1 315 /* CLP0 Bit Fields */
bogdanm 65:5798e58a58b1 316 #define ADC_CLP0_CLP0_MASK 0x3Fu
bogdanm 65:5798e58a58b1 317 #define ADC_CLP0_CLP0_SHIFT 0
bogdanm 65:5798e58a58b1 318 #define ADC_CLP0_CLP0(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLP0_CLP0_SHIFT))&ADC_CLP0_CLP0_MASK)
bogdanm 65:5798e58a58b1 319 /* CLMD Bit Fields */
bogdanm 65:5798e58a58b1 320 #define ADC_CLMD_CLMD_MASK 0x3Fu
bogdanm 65:5798e58a58b1 321 #define ADC_CLMD_CLMD_SHIFT 0
bogdanm 65:5798e58a58b1 322 #define ADC_CLMD_CLMD(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLMD_CLMD_SHIFT))&ADC_CLMD_CLMD_MASK)
bogdanm 65:5798e58a58b1 323 /* CLMS Bit Fields */
bogdanm 65:5798e58a58b1 324 #define ADC_CLMS_CLMS_MASK 0x3Fu
bogdanm 65:5798e58a58b1 325 #define ADC_CLMS_CLMS_SHIFT 0
bogdanm 65:5798e58a58b1 326 #define ADC_CLMS_CLMS(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLMS_CLMS_SHIFT))&ADC_CLMS_CLMS_MASK)
bogdanm 65:5798e58a58b1 327 /* CLM4 Bit Fields */
bogdanm 65:5798e58a58b1 328 #define ADC_CLM4_CLM4_MASK 0x3FFu
bogdanm 65:5798e58a58b1 329 #define ADC_CLM4_CLM4_SHIFT 0
bogdanm 65:5798e58a58b1 330 #define ADC_CLM4_CLM4(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLM4_CLM4_SHIFT))&ADC_CLM4_CLM4_MASK)
bogdanm 65:5798e58a58b1 331 /* CLM3 Bit Fields */
bogdanm 65:5798e58a58b1 332 #define ADC_CLM3_CLM3_MASK 0x1FFu
bogdanm 65:5798e58a58b1 333 #define ADC_CLM3_CLM3_SHIFT 0
bogdanm 65:5798e58a58b1 334 #define ADC_CLM3_CLM3(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLM3_CLM3_SHIFT))&ADC_CLM3_CLM3_MASK)
bogdanm 65:5798e58a58b1 335 /* CLM2 Bit Fields */
bogdanm 65:5798e58a58b1 336 #define ADC_CLM2_CLM2_MASK 0xFFu
bogdanm 65:5798e58a58b1 337 #define ADC_CLM2_CLM2_SHIFT 0
bogdanm 65:5798e58a58b1 338 #define ADC_CLM2_CLM2(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLM2_CLM2_SHIFT))&ADC_CLM2_CLM2_MASK)
bogdanm 65:5798e58a58b1 339 /* CLM1 Bit Fields */
bogdanm 65:5798e58a58b1 340 #define ADC_CLM1_CLM1_MASK 0x7Fu
bogdanm 65:5798e58a58b1 341 #define ADC_CLM1_CLM1_SHIFT 0
bogdanm 65:5798e58a58b1 342 #define ADC_CLM1_CLM1(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLM1_CLM1_SHIFT))&ADC_CLM1_CLM1_MASK)
bogdanm 65:5798e58a58b1 343 /* CLM0 Bit Fields */
bogdanm 65:5798e58a58b1 344 #define ADC_CLM0_CLM0_MASK 0x3Fu
bogdanm 65:5798e58a58b1 345 #define ADC_CLM0_CLM0_SHIFT 0
bogdanm 65:5798e58a58b1 346 #define ADC_CLM0_CLM0(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLM0_CLM0_SHIFT))&ADC_CLM0_CLM0_MASK)
bogdanm 65:5798e58a58b1 347
bogdanm 65:5798e58a58b1 348 /**
bogdanm 65:5798e58a58b1 349 * @}
bogdanm 65:5798e58a58b1 350 */ /* end of group ADC_Register_Masks */
bogdanm 65:5798e58a58b1 351
bogdanm 65:5798e58a58b1 352
bogdanm 65:5798e58a58b1 353 /* ADC - Peripheral instance base addresses */
bogdanm 65:5798e58a58b1 354 /** Peripheral ADC0 base address */
bogdanm 65:5798e58a58b1 355 #define ADC0_BASE (0x4003B000u)
bogdanm 65:5798e58a58b1 356 /** Peripheral ADC0 base pointer */
bogdanm 65:5798e58a58b1 357 #define ADC0 ((ADC_Type *)ADC0_BASE)
bogdanm 65:5798e58a58b1 358 /** Array initializer of ADC peripheral base pointers */
bogdanm 65:5798e58a58b1 359 #define ADC_BASES { ADC0 }
bogdanm 65:5798e58a58b1 360
bogdanm 65:5798e58a58b1 361 /**
bogdanm 65:5798e58a58b1 362 * @}
bogdanm 65:5798e58a58b1 363 */ /* end of group ADC_Peripheral_Access_Layer */
bogdanm 65:5798e58a58b1 364
bogdanm 65:5798e58a58b1 365
bogdanm 65:5798e58a58b1 366 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 367 -- CMP Peripheral Access Layer
bogdanm 65:5798e58a58b1 368 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 369
bogdanm 65:5798e58a58b1 370 /**
bogdanm 65:5798e58a58b1 371 * @addtogroup CMP_Peripheral_Access_Layer CMP Peripheral Access Layer
bogdanm 65:5798e58a58b1 372 * @{
bogdanm 65:5798e58a58b1 373 */
bogdanm 65:5798e58a58b1 374
bogdanm 65:5798e58a58b1 375 /** CMP - Register Layout Typedef */
bogdanm 65:5798e58a58b1 376 typedef struct {
bogdanm 65:5798e58a58b1 377 __IO uint8_t CR0; /**< CMP Control Register 0, offset: 0x0 */
bogdanm 65:5798e58a58b1 378 __IO uint8_t CR1; /**< CMP Control Register 1, offset: 0x1 */
bogdanm 65:5798e58a58b1 379 __IO uint8_t FPR; /**< CMP Filter Period Register, offset: 0x2 */
bogdanm 65:5798e58a58b1 380 __IO uint8_t SCR; /**< CMP Status and Control Register, offset: 0x3 */
bogdanm 65:5798e58a58b1 381 __IO uint8_t DACCR; /**< DAC Control Register, offset: 0x4 */
bogdanm 65:5798e58a58b1 382 __IO uint8_t MUXCR; /**< MUX Control Register, offset: 0x5 */
bogdanm 65:5798e58a58b1 383 } CMP_Type;
bogdanm 65:5798e58a58b1 384
bogdanm 65:5798e58a58b1 385 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 386 -- CMP Register Masks
bogdanm 65:5798e58a58b1 387 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 388
bogdanm 65:5798e58a58b1 389 /**
bogdanm 65:5798e58a58b1 390 * @addtogroup CMP_Register_Masks CMP Register Masks
bogdanm 65:5798e58a58b1 391 * @{
bogdanm 65:5798e58a58b1 392 */
bogdanm 65:5798e58a58b1 393
bogdanm 65:5798e58a58b1 394 /* CR0 Bit Fields */
bogdanm 65:5798e58a58b1 395 #define CMP_CR0_HYSTCTR_MASK 0x3u
bogdanm 65:5798e58a58b1 396 #define CMP_CR0_HYSTCTR_SHIFT 0
bogdanm 65:5798e58a58b1 397 #define CMP_CR0_HYSTCTR(x) (((uint8_t)(((uint8_t)(x))<<CMP_CR0_HYSTCTR_SHIFT))&CMP_CR0_HYSTCTR_MASK)
bogdanm 65:5798e58a58b1 398 #define CMP_CR0_FILTER_CNT_MASK 0x70u
bogdanm 65:5798e58a58b1 399 #define CMP_CR0_FILTER_CNT_SHIFT 4
bogdanm 65:5798e58a58b1 400 #define CMP_CR0_FILTER_CNT(x) (((uint8_t)(((uint8_t)(x))<<CMP_CR0_FILTER_CNT_SHIFT))&CMP_CR0_FILTER_CNT_MASK)
bogdanm 65:5798e58a58b1 401 /* CR1 Bit Fields */
bogdanm 65:5798e58a58b1 402 #define CMP_CR1_EN_MASK 0x1u
bogdanm 65:5798e58a58b1 403 #define CMP_CR1_EN_SHIFT 0
bogdanm 65:5798e58a58b1 404 #define CMP_CR1_OPE_MASK 0x2u
bogdanm 65:5798e58a58b1 405 #define CMP_CR1_OPE_SHIFT 1
bogdanm 65:5798e58a58b1 406 #define CMP_CR1_COS_MASK 0x4u
bogdanm 65:5798e58a58b1 407 #define CMP_CR1_COS_SHIFT 2
bogdanm 65:5798e58a58b1 408 #define CMP_CR1_INV_MASK 0x8u
bogdanm 65:5798e58a58b1 409 #define CMP_CR1_INV_SHIFT 3
bogdanm 65:5798e58a58b1 410 #define CMP_CR1_PMODE_MASK 0x10u
bogdanm 65:5798e58a58b1 411 #define CMP_CR1_PMODE_SHIFT 4
bogdanm 65:5798e58a58b1 412 #define CMP_CR1_TRIGM_MASK 0x20u
bogdanm 65:5798e58a58b1 413 #define CMP_CR1_TRIGM_SHIFT 5
bogdanm 65:5798e58a58b1 414 #define CMP_CR1_WE_MASK 0x40u
bogdanm 65:5798e58a58b1 415 #define CMP_CR1_WE_SHIFT 6
bogdanm 65:5798e58a58b1 416 #define CMP_CR1_SE_MASK 0x80u
bogdanm 65:5798e58a58b1 417 #define CMP_CR1_SE_SHIFT 7
bogdanm 65:5798e58a58b1 418 /* FPR Bit Fields */
bogdanm 65:5798e58a58b1 419 #define CMP_FPR_FILT_PER_MASK 0xFFu
bogdanm 65:5798e58a58b1 420 #define CMP_FPR_FILT_PER_SHIFT 0
bogdanm 65:5798e58a58b1 421 #define CMP_FPR_FILT_PER(x) (((uint8_t)(((uint8_t)(x))<<CMP_FPR_FILT_PER_SHIFT))&CMP_FPR_FILT_PER_MASK)
bogdanm 65:5798e58a58b1 422 /* SCR Bit Fields */
bogdanm 65:5798e58a58b1 423 #define CMP_SCR_COUT_MASK 0x1u
bogdanm 65:5798e58a58b1 424 #define CMP_SCR_COUT_SHIFT 0
bogdanm 65:5798e58a58b1 425 #define CMP_SCR_CFF_MASK 0x2u
bogdanm 65:5798e58a58b1 426 #define CMP_SCR_CFF_SHIFT 1
bogdanm 65:5798e58a58b1 427 #define CMP_SCR_CFR_MASK 0x4u
bogdanm 65:5798e58a58b1 428 #define CMP_SCR_CFR_SHIFT 2
bogdanm 65:5798e58a58b1 429 #define CMP_SCR_IEF_MASK 0x8u
bogdanm 65:5798e58a58b1 430 #define CMP_SCR_IEF_SHIFT 3
bogdanm 65:5798e58a58b1 431 #define CMP_SCR_IER_MASK 0x10u
bogdanm 65:5798e58a58b1 432 #define CMP_SCR_IER_SHIFT 4
bogdanm 65:5798e58a58b1 433 #define CMP_SCR_DMAEN_MASK 0x40u
bogdanm 65:5798e58a58b1 434 #define CMP_SCR_DMAEN_SHIFT 6
bogdanm 65:5798e58a58b1 435 /* DACCR Bit Fields */
bogdanm 65:5798e58a58b1 436 #define CMP_DACCR_VOSEL_MASK 0x3Fu
bogdanm 65:5798e58a58b1 437 #define CMP_DACCR_VOSEL_SHIFT 0
bogdanm 65:5798e58a58b1 438 #define CMP_DACCR_VOSEL(x) (((uint8_t)(((uint8_t)(x))<<CMP_DACCR_VOSEL_SHIFT))&CMP_DACCR_VOSEL_MASK)
bogdanm 65:5798e58a58b1 439 #define CMP_DACCR_VRSEL_MASK 0x40u
bogdanm 65:5798e58a58b1 440 #define CMP_DACCR_VRSEL_SHIFT 6
bogdanm 65:5798e58a58b1 441 #define CMP_DACCR_DACEN_MASK 0x80u
bogdanm 65:5798e58a58b1 442 #define CMP_DACCR_DACEN_SHIFT 7
bogdanm 65:5798e58a58b1 443 /* MUXCR Bit Fields */
bogdanm 65:5798e58a58b1 444 #define CMP_MUXCR_MSEL_MASK 0x7u
bogdanm 65:5798e58a58b1 445 #define CMP_MUXCR_MSEL_SHIFT 0
bogdanm 65:5798e58a58b1 446 #define CMP_MUXCR_MSEL(x) (((uint8_t)(((uint8_t)(x))<<CMP_MUXCR_MSEL_SHIFT))&CMP_MUXCR_MSEL_MASK)
bogdanm 65:5798e58a58b1 447 #define CMP_MUXCR_PSEL_MASK 0x38u
bogdanm 65:5798e58a58b1 448 #define CMP_MUXCR_PSEL_SHIFT 3
bogdanm 65:5798e58a58b1 449 #define CMP_MUXCR_PSEL(x) (((uint8_t)(((uint8_t)(x))<<CMP_MUXCR_PSEL_SHIFT))&CMP_MUXCR_PSEL_MASK)
bogdanm 65:5798e58a58b1 450 #define CMP_MUXCR_PSTM_MASK 0x40u
bogdanm 65:5798e58a58b1 451 #define CMP_MUXCR_PSTM_SHIFT 6
bogdanm 65:5798e58a58b1 452
bogdanm 65:5798e58a58b1 453 /**
bogdanm 65:5798e58a58b1 454 * @}
bogdanm 65:5798e58a58b1 455 */ /* end of group CMP_Register_Masks */
bogdanm 65:5798e58a58b1 456
bogdanm 65:5798e58a58b1 457
bogdanm 65:5798e58a58b1 458 /* CMP - Peripheral instance base addresses */
bogdanm 65:5798e58a58b1 459 /** Peripheral CMP0 base address */
bogdanm 65:5798e58a58b1 460 #define CMP0_BASE (0x40073000u)
bogdanm 65:5798e58a58b1 461 /** Peripheral CMP0 base pointer */
bogdanm 65:5798e58a58b1 462 #define CMP0 ((CMP_Type *)CMP0_BASE)
bogdanm 65:5798e58a58b1 463 /** Array initializer of CMP peripheral base pointers */
bogdanm 65:5798e58a58b1 464 #define CMP_BASES { CMP0 }
bogdanm 65:5798e58a58b1 465
bogdanm 65:5798e58a58b1 466 /**
bogdanm 65:5798e58a58b1 467 * @}
bogdanm 65:5798e58a58b1 468 */ /* end of group CMP_Peripheral_Access_Layer */
bogdanm 65:5798e58a58b1 469
bogdanm 65:5798e58a58b1 470
bogdanm 65:5798e58a58b1 471 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 472 -- DAC Peripheral Access Layer
bogdanm 65:5798e58a58b1 473 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 474
bogdanm 65:5798e58a58b1 475 /**
bogdanm 65:5798e58a58b1 476 * @addtogroup DAC_Peripheral_Access_Layer DAC Peripheral Access Layer
bogdanm 65:5798e58a58b1 477 * @{
bogdanm 65:5798e58a58b1 478 */
bogdanm 65:5798e58a58b1 479
bogdanm 65:5798e58a58b1 480 /** DAC - Register Layout Typedef */
bogdanm 65:5798e58a58b1 481 typedef struct {
bogdanm 65:5798e58a58b1 482 struct { /* offset: 0x0, array step: 0x2 */
bogdanm 65:5798e58a58b1 483 __IO uint8_t DATL; /**< DAC Data Low Register, array offset: 0x0, array step: 0x2 */
bogdanm 65:5798e58a58b1 484 __IO uint8_t DATH; /**< DAC Data High Register, array offset: 0x1, array step: 0x2 */
bogdanm 65:5798e58a58b1 485 } DAT[2];
bogdanm 65:5798e58a58b1 486 uint8_t RESERVED_0[28];
bogdanm 65:5798e58a58b1 487 __IO uint8_t SR; /**< DAC Status Register, offset: 0x20 */
bogdanm 65:5798e58a58b1 488 __IO uint8_t C0; /**< DAC Control Register, offset: 0x21 */
bogdanm 65:5798e58a58b1 489 __IO uint8_t C1; /**< DAC Control Register 1, offset: 0x22 */
bogdanm 65:5798e58a58b1 490 __IO uint8_t C2; /**< DAC Control Register 2, offset: 0x23 */
bogdanm 65:5798e58a58b1 491 } DAC_Type;
bogdanm 65:5798e58a58b1 492
bogdanm 65:5798e58a58b1 493 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 494 -- DAC Register Masks
bogdanm 65:5798e58a58b1 495 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 496
bogdanm 65:5798e58a58b1 497 /**
bogdanm 65:5798e58a58b1 498 * @addtogroup DAC_Register_Masks DAC Register Masks
bogdanm 65:5798e58a58b1 499 * @{
bogdanm 65:5798e58a58b1 500 */
bogdanm 65:5798e58a58b1 501
bogdanm 65:5798e58a58b1 502 /* DATL Bit Fields */
bogdanm 65:5798e58a58b1 503 #define DAC_DATL_DATA0_MASK 0xFFu
bogdanm 65:5798e58a58b1 504 #define DAC_DATL_DATA0_SHIFT 0
bogdanm 65:5798e58a58b1 505 #define DAC_DATL_DATA0(x) (((uint8_t)(((uint8_t)(x))<<DAC_DATL_DATA0_SHIFT))&DAC_DATL_DATA0_MASK)
bogdanm 65:5798e58a58b1 506 /* DATH Bit Fields */
bogdanm 65:5798e58a58b1 507 #define DAC_DATH_DATA1_MASK 0xFu
bogdanm 65:5798e58a58b1 508 #define DAC_DATH_DATA1_SHIFT 0
bogdanm 65:5798e58a58b1 509 #define DAC_DATH_DATA1(x) (((uint8_t)(((uint8_t)(x))<<DAC_DATH_DATA1_SHIFT))&DAC_DATH_DATA1_MASK)
bogdanm 65:5798e58a58b1 510 /* SR Bit Fields */
bogdanm 65:5798e58a58b1 511 #define DAC_SR_DACBFRPBF_MASK 0x1u
bogdanm 65:5798e58a58b1 512 #define DAC_SR_DACBFRPBF_SHIFT 0
bogdanm 65:5798e58a58b1 513 #define DAC_SR_DACBFRPTF_MASK 0x2u
bogdanm 65:5798e58a58b1 514 #define DAC_SR_DACBFRPTF_SHIFT 1
bogdanm 65:5798e58a58b1 515 /* C0 Bit Fields */
bogdanm 65:5798e58a58b1 516 #define DAC_C0_DACBBIEN_MASK 0x1u
bogdanm 65:5798e58a58b1 517 #define DAC_C0_DACBBIEN_SHIFT 0
bogdanm 65:5798e58a58b1 518 #define DAC_C0_DACBTIEN_MASK 0x2u
bogdanm 65:5798e58a58b1 519 #define DAC_C0_DACBTIEN_SHIFT 1
bogdanm 65:5798e58a58b1 520 #define DAC_C0_LPEN_MASK 0x8u
bogdanm 65:5798e58a58b1 521 #define DAC_C0_LPEN_SHIFT 3
bogdanm 65:5798e58a58b1 522 #define DAC_C0_DACSWTRG_MASK 0x10u
bogdanm 65:5798e58a58b1 523 #define DAC_C0_DACSWTRG_SHIFT 4
bogdanm 65:5798e58a58b1 524 #define DAC_C0_DACTRGSEL_MASK 0x20u
bogdanm 65:5798e58a58b1 525 #define DAC_C0_DACTRGSEL_SHIFT 5
bogdanm 65:5798e58a58b1 526 #define DAC_C0_DACRFS_MASK 0x40u
bogdanm 65:5798e58a58b1 527 #define DAC_C0_DACRFS_SHIFT 6
bogdanm 65:5798e58a58b1 528 #define DAC_C0_DACEN_MASK 0x80u
bogdanm 65:5798e58a58b1 529 #define DAC_C0_DACEN_SHIFT 7
bogdanm 65:5798e58a58b1 530 /* C1 Bit Fields */
bogdanm 65:5798e58a58b1 531 #define DAC_C1_DACBFEN_MASK 0x1u
bogdanm 65:5798e58a58b1 532 #define DAC_C1_DACBFEN_SHIFT 0
bogdanm 65:5798e58a58b1 533 #define DAC_C1_DACBFMD_MASK 0x4u
bogdanm 65:5798e58a58b1 534 #define DAC_C1_DACBFMD_SHIFT 2
bogdanm 65:5798e58a58b1 535 #define DAC_C1_DMAEN_MASK 0x80u
bogdanm 65:5798e58a58b1 536 #define DAC_C1_DMAEN_SHIFT 7
bogdanm 65:5798e58a58b1 537 /* C2 Bit Fields */
bogdanm 65:5798e58a58b1 538 #define DAC_C2_DACBFUP_MASK 0x1u
bogdanm 65:5798e58a58b1 539 #define DAC_C2_DACBFUP_SHIFT 0
bogdanm 65:5798e58a58b1 540 #define DAC_C2_DACBFRP_MASK 0x10u
bogdanm 65:5798e58a58b1 541 #define DAC_C2_DACBFRP_SHIFT 4
bogdanm 65:5798e58a58b1 542
bogdanm 65:5798e58a58b1 543 /**
bogdanm 65:5798e58a58b1 544 * @}
bogdanm 65:5798e58a58b1 545 */ /* end of group DAC_Register_Masks */
bogdanm 65:5798e58a58b1 546
bogdanm 65:5798e58a58b1 547
bogdanm 65:5798e58a58b1 548 /* DAC - Peripheral instance base addresses */
bogdanm 65:5798e58a58b1 549 /** Peripheral DAC0 base address */
bogdanm 65:5798e58a58b1 550 #define DAC0_BASE (0x4003F000u)
bogdanm 65:5798e58a58b1 551 /** Peripheral DAC0 base pointer */
bogdanm 65:5798e58a58b1 552 #define DAC0 ((DAC_Type *)DAC0_BASE)
bogdanm 65:5798e58a58b1 553 /** Array initializer of DAC peripheral base pointers */
bogdanm 65:5798e58a58b1 554 #define DAC_BASES { DAC0 }
bogdanm 65:5798e58a58b1 555
bogdanm 65:5798e58a58b1 556 /**
bogdanm 65:5798e58a58b1 557 * @}
bogdanm 65:5798e58a58b1 558 */ /* end of group DAC_Peripheral_Access_Layer */
bogdanm 65:5798e58a58b1 559
bogdanm 65:5798e58a58b1 560
bogdanm 65:5798e58a58b1 561 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 562 -- DMA Peripheral Access Layer
bogdanm 65:5798e58a58b1 563 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 564
bogdanm 65:5798e58a58b1 565 /**
bogdanm 65:5798e58a58b1 566 * @addtogroup DMA_Peripheral_Access_Layer DMA Peripheral Access Layer
bogdanm 65:5798e58a58b1 567 * @{
bogdanm 65:5798e58a58b1 568 */
bogdanm 65:5798e58a58b1 569
bogdanm 65:5798e58a58b1 570 /** DMA - Register Layout Typedef */
bogdanm 65:5798e58a58b1 571 typedef struct {
bogdanm 65:5798e58a58b1 572 union { /* offset: 0x0 */
bogdanm 65:5798e58a58b1 573 __IO uint8_t REQC_ARR[4]; /**< DMA_REQC0 register...DMA_REQC3 register., array offset: 0x0, array step: 0x1 */
bogdanm 65:5798e58a58b1 574 };
bogdanm 65:5798e58a58b1 575 uint8_t RESERVED_0[252];
bogdanm 65:5798e58a58b1 576 struct { /* offset: 0x100, array step: 0x10 */
bogdanm 65:5798e58a58b1 577 __IO uint32_t SAR; /**< Source Address Register, array offset: 0x100, array step: 0x10 */
bogdanm 65:5798e58a58b1 578 __IO uint32_t DAR; /**< Destination Address Register, array offset: 0x104, array step: 0x10 */
bogdanm 65:5798e58a58b1 579 union { /* offset: 0x108, array step: 0x10 */
bogdanm 65:5798e58a58b1 580 __IO uint32_t DSR_BCR; /**< DMA Status Register / Byte Count Register, array offset: 0x108, array step: 0x10 */
bogdanm 65:5798e58a58b1 581 struct { /* offset: 0x108, array step: 0x10 */
bogdanm 65:5798e58a58b1 582 uint8_t RESERVED_0[3];
bogdanm 65:5798e58a58b1 583 __IO uint8_t DSR; /**< DMA_DSR0 register...DMA_DSR3 register., array offset: 0x10B, array step: 0x10 */
bogdanm 65:5798e58a58b1 584 } DMA_DSR_ACCESS8BIT;
bogdanm 65:5798e58a58b1 585 };
bogdanm 65:5798e58a58b1 586 __IO uint32_t DCR; /**< DMA Control Register, array offset: 0x10C, array step: 0x10 */
bogdanm 65:5798e58a58b1 587 } DMA[4];
bogdanm 65:5798e58a58b1 588 } DMA_Type;
bogdanm 65:5798e58a58b1 589
bogdanm 65:5798e58a58b1 590 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 591 -- DMA Register Masks
bogdanm 65:5798e58a58b1 592 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 593
bogdanm 65:5798e58a58b1 594 /**
bogdanm 65:5798e58a58b1 595 * @addtogroup DMA_Register_Masks DMA Register Masks
bogdanm 65:5798e58a58b1 596 * @{
bogdanm 65:5798e58a58b1 597 */
bogdanm 65:5798e58a58b1 598
bogdanm 65:5798e58a58b1 599 /* REQC_ARR Bit Fields */
bogdanm 65:5798e58a58b1 600 #define DMA_REQC_ARR_DMAC_MASK 0xFu
bogdanm 65:5798e58a58b1 601 #define DMA_REQC_ARR_DMAC_SHIFT 0
bogdanm 65:5798e58a58b1 602 #define DMA_REQC_ARR_DMAC(x) (((uint8_t)(((uint8_t)(x))<<DMA_REQC_ARR_DMAC_SHIFT))&DMA_REQC_ARR_DMAC_MASK)
bogdanm 65:5798e58a58b1 603 #define DMA_REQC_ARR_CFSM_MASK 0x80u
bogdanm 65:5798e58a58b1 604 #define DMA_REQC_ARR_CFSM_SHIFT 7
bogdanm 65:5798e58a58b1 605 /* SAR Bit Fields */
bogdanm 65:5798e58a58b1 606 #define DMA_SAR_SAR_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 607 #define DMA_SAR_SAR_SHIFT 0
bogdanm 65:5798e58a58b1 608 #define DMA_SAR_SAR(x) (((uint32_t)(((uint32_t)(x))<<DMA_SAR_SAR_SHIFT))&DMA_SAR_SAR_MASK)
bogdanm 65:5798e58a58b1 609 /* DAR Bit Fields */
bogdanm 65:5798e58a58b1 610 #define DMA_DAR_DAR_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 611 #define DMA_DAR_DAR_SHIFT 0
bogdanm 65:5798e58a58b1 612 #define DMA_DAR_DAR(x) (((uint32_t)(((uint32_t)(x))<<DMA_DAR_DAR_SHIFT))&DMA_DAR_DAR_MASK)
bogdanm 65:5798e58a58b1 613 /* DSR_BCR Bit Fields */
bogdanm 65:5798e58a58b1 614 #define DMA_DSR_BCR_BCR_MASK 0xFFFFFFu
bogdanm 65:5798e58a58b1 615 #define DMA_DSR_BCR_BCR_SHIFT 0
bogdanm 65:5798e58a58b1 616 #define DMA_DSR_BCR_BCR(x) (((uint32_t)(((uint32_t)(x))<<DMA_DSR_BCR_BCR_SHIFT))&DMA_DSR_BCR_BCR_MASK)
bogdanm 65:5798e58a58b1 617 #define DMA_DSR_BCR_DONE_MASK 0x1000000u
bogdanm 65:5798e58a58b1 618 #define DMA_DSR_BCR_DONE_SHIFT 24
bogdanm 65:5798e58a58b1 619 #define DMA_DSR_BCR_BSY_MASK 0x2000000u
bogdanm 65:5798e58a58b1 620 #define DMA_DSR_BCR_BSY_SHIFT 25
bogdanm 65:5798e58a58b1 621 #define DMA_DSR_BCR_REQ_MASK 0x4000000u
bogdanm 65:5798e58a58b1 622 #define DMA_DSR_BCR_REQ_SHIFT 26
bogdanm 65:5798e58a58b1 623 #define DMA_DSR_BCR_BED_MASK 0x10000000u
bogdanm 65:5798e58a58b1 624 #define DMA_DSR_BCR_BED_SHIFT 28
bogdanm 65:5798e58a58b1 625 #define DMA_DSR_BCR_BES_MASK 0x20000000u
bogdanm 65:5798e58a58b1 626 #define DMA_DSR_BCR_BES_SHIFT 29
bogdanm 65:5798e58a58b1 627 #define DMA_DSR_BCR_CE_MASK 0x40000000u
bogdanm 65:5798e58a58b1 628 #define DMA_DSR_BCR_CE_SHIFT 30
bogdanm 65:5798e58a58b1 629 /* DCR Bit Fields */
bogdanm 65:5798e58a58b1 630 #define DMA_DCR_LCH2_MASK 0x3u
bogdanm 65:5798e58a58b1 631 #define DMA_DCR_LCH2_SHIFT 0
bogdanm 65:5798e58a58b1 632 #define DMA_DCR_LCH2(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_LCH2_SHIFT))&DMA_DCR_LCH2_MASK)
bogdanm 65:5798e58a58b1 633 #define DMA_DCR_LCH1_MASK 0xCu
bogdanm 65:5798e58a58b1 634 #define DMA_DCR_LCH1_SHIFT 2
bogdanm 65:5798e58a58b1 635 #define DMA_DCR_LCH1(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_LCH1_SHIFT))&DMA_DCR_LCH1_MASK)
bogdanm 65:5798e58a58b1 636 #define DMA_DCR_LINKCC_MASK 0x30u
bogdanm 65:5798e58a58b1 637 #define DMA_DCR_LINKCC_SHIFT 4
bogdanm 65:5798e58a58b1 638 #define DMA_DCR_LINKCC(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_LINKCC_SHIFT))&DMA_DCR_LINKCC_MASK)
bogdanm 65:5798e58a58b1 639 #define DMA_DCR_D_REQ_MASK 0x80u
bogdanm 65:5798e58a58b1 640 #define DMA_DCR_D_REQ_SHIFT 7
bogdanm 65:5798e58a58b1 641 #define DMA_DCR_DMOD_MASK 0xF00u
bogdanm 65:5798e58a58b1 642 #define DMA_DCR_DMOD_SHIFT 8
bogdanm 65:5798e58a58b1 643 #define DMA_DCR_DMOD(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_DMOD_SHIFT))&DMA_DCR_DMOD_MASK)
bogdanm 65:5798e58a58b1 644 #define DMA_DCR_SMOD_MASK 0xF000u
bogdanm 65:5798e58a58b1 645 #define DMA_DCR_SMOD_SHIFT 12
bogdanm 65:5798e58a58b1 646 #define DMA_DCR_SMOD(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_SMOD_SHIFT))&DMA_DCR_SMOD_MASK)
bogdanm 65:5798e58a58b1 647 #define DMA_DCR_START_MASK 0x10000u
bogdanm 65:5798e58a58b1 648 #define DMA_DCR_START_SHIFT 16
bogdanm 65:5798e58a58b1 649 #define DMA_DCR_DSIZE_MASK 0x60000u
bogdanm 65:5798e58a58b1 650 #define DMA_DCR_DSIZE_SHIFT 17
bogdanm 65:5798e58a58b1 651 #define DMA_DCR_DSIZE(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_DSIZE_SHIFT))&DMA_DCR_DSIZE_MASK)
bogdanm 65:5798e58a58b1 652 #define DMA_DCR_DINC_MASK 0x80000u
bogdanm 65:5798e58a58b1 653 #define DMA_DCR_DINC_SHIFT 19
bogdanm 65:5798e58a58b1 654 #define DMA_DCR_SSIZE_MASK 0x300000u
bogdanm 65:5798e58a58b1 655 #define DMA_DCR_SSIZE_SHIFT 20
bogdanm 65:5798e58a58b1 656 #define DMA_DCR_SSIZE(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_SSIZE_SHIFT))&DMA_DCR_SSIZE_MASK)
bogdanm 65:5798e58a58b1 657 #define DMA_DCR_SINC_MASK 0x400000u
bogdanm 65:5798e58a58b1 658 #define DMA_DCR_SINC_SHIFT 22
bogdanm 65:5798e58a58b1 659 #define DMA_DCR_EADREQ_MASK 0x800000u
bogdanm 65:5798e58a58b1 660 #define DMA_DCR_EADREQ_SHIFT 23
bogdanm 65:5798e58a58b1 661 #define DMA_DCR_AA_MASK 0x10000000u
bogdanm 65:5798e58a58b1 662 #define DMA_DCR_AA_SHIFT 28
bogdanm 65:5798e58a58b1 663 #define DMA_DCR_CS_MASK 0x20000000u
bogdanm 65:5798e58a58b1 664 #define DMA_DCR_CS_SHIFT 29
bogdanm 65:5798e58a58b1 665 #define DMA_DCR_ERQ_MASK 0x40000000u
bogdanm 65:5798e58a58b1 666 #define DMA_DCR_ERQ_SHIFT 30
bogdanm 65:5798e58a58b1 667 #define DMA_DCR_EINT_MASK 0x80000000u
bogdanm 65:5798e58a58b1 668 #define DMA_DCR_EINT_SHIFT 31
bogdanm 65:5798e58a58b1 669
bogdanm 65:5798e58a58b1 670 /**
bogdanm 65:5798e58a58b1 671 * @}
bogdanm 65:5798e58a58b1 672 */ /* end of group DMA_Register_Masks */
bogdanm 65:5798e58a58b1 673
bogdanm 65:5798e58a58b1 674
bogdanm 65:5798e58a58b1 675 /* DMA - Peripheral instance base addresses */
bogdanm 65:5798e58a58b1 676 /** Peripheral DMA base address */
bogdanm 65:5798e58a58b1 677 #define DMA_BASE (0x40008000u)
bogdanm 65:5798e58a58b1 678 /** Peripheral DMA base pointer */
bogdanm 65:5798e58a58b1 679 #define DMA0 ((DMA_Type *)DMA_BASE)
bogdanm 65:5798e58a58b1 680 /** Array initializer of DMA peripheral base pointers */
bogdanm 65:5798e58a58b1 681 #define DMA_BASES { DMA0 }
bogdanm 65:5798e58a58b1 682
bogdanm 65:5798e58a58b1 683 /**
bogdanm 65:5798e58a58b1 684 * @}
bogdanm 65:5798e58a58b1 685 */ /* end of group DMA_Peripheral_Access_Layer */
bogdanm 65:5798e58a58b1 686
bogdanm 65:5798e58a58b1 687
bogdanm 65:5798e58a58b1 688 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 689 -- DMAMUX Peripheral Access Layer
bogdanm 65:5798e58a58b1 690 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 691
bogdanm 65:5798e58a58b1 692 /**
bogdanm 65:5798e58a58b1 693 * @addtogroup DMAMUX_Peripheral_Access_Layer DMAMUX Peripheral Access Layer
bogdanm 65:5798e58a58b1 694 * @{
bogdanm 65:5798e58a58b1 695 */
bogdanm 65:5798e58a58b1 696
bogdanm 65:5798e58a58b1 697 /** DMAMUX - Register Layout Typedef */
bogdanm 65:5798e58a58b1 698 typedef struct {
bogdanm 65:5798e58a58b1 699 __IO uint8_t CHCFG[4]; /**< Channel Configuration register, array offset: 0x0, array step: 0x1 */
bogdanm 65:5798e58a58b1 700 } DMAMUX_Type;
bogdanm 65:5798e58a58b1 701
bogdanm 65:5798e58a58b1 702 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 703 -- DMAMUX Register Masks
bogdanm 65:5798e58a58b1 704 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 705
bogdanm 65:5798e58a58b1 706 /**
bogdanm 65:5798e58a58b1 707 * @addtogroup DMAMUX_Register_Masks DMAMUX Register Masks
bogdanm 65:5798e58a58b1 708 * @{
bogdanm 65:5798e58a58b1 709 */
bogdanm 65:5798e58a58b1 710
bogdanm 65:5798e58a58b1 711 /* CHCFG Bit Fields */
bogdanm 65:5798e58a58b1 712 #define DMAMUX_CHCFG_SOURCE_MASK 0x3Fu
bogdanm 65:5798e58a58b1 713 #define DMAMUX_CHCFG_SOURCE_SHIFT 0
bogdanm 65:5798e58a58b1 714 #define DMAMUX_CHCFG_SOURCE(x) (((uint8_t)(((uint8_t)(x))<<DMAMUX_CHCFG_SOURCE_SHIFT))&DMAMUX_CHCFG_SOURCE_MASK)
bogdanm 65:5798e58a58b1 715 #define DMAMUX_CHCFG_TRIG_MASK 0x40u
bogdanm 65:5798e58a58b1 716 #define DMAMUX_CHCFG_TRIG_SHIFT 6
bogdanm 65:5798e58a58b1 717 #define DMAMUX_CHCFG_ENBL_MASK 0x80u
bogdanm 65:5798e58a58b1 718 #define DMAMUX_CHCFG_ENBL_SHIFT 7
bogdanm 65:5798e58a58b1 719
bogdanm 65:5798e58a58b1 720 /**
bogdanm 65:5798e58a58b1 721 * @}
bogdanm 65:5798e58a58b1 722 */ /* end of group DMAMUX_Register_Masks */
bogdanm 65:5798e58a58b1 723
bogdanm 65:5798e58a58b1 724
bogdanm 65:5798e58a58b1 725 /* DMAMUX - Peripheral instance base addresses */
bogdanm 65:5798e58a58b1 726 /** Peripheral DMAMUX0 base address */
bogdanm 65:5798e58a58b1 727 #define DMAMUX0_BASE (0x40021000u)
bogdanm 65:5798e58a58b1 728 /** Peripheral DMAMUX0 base pointer */
bogdanm 65:5798e58a58b1 729 #define DMAMUX0 ((DMAMUX_Type *)DMAMUX0_BASE)
bogdanm 65:5798e58a58b1 730 /** Array initializer of DMAMUX peripheral base pointers */
bogdanm 65:5798e58a58b1 731 #define DMAMUX_BASES { DMAMUX0 }
bogdanm 65:5798e58a58b1 732
bogdanm 65:5798e58a58b1 733 /**
bogdanm 65:5798e58a58b1 734 * @}
bogdanm 65:5798e58a58b1 735 */ /* end of group DMAMUX_Peripheral_Access_Layer */
bogdanm 65:5798e58a58b1 736
bogdanm 65:5798e58a58b1 737
bogdanm 65:5798e58a58b1 738 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 739 -- FGPIO Peripheral Access Layer
bogdanm 65:5798e58a58b1 740 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 741
bogdanm 65:5798e58a58b1 742 /**
bogdanm 65:5798e58a58b1 743 * @addtogroup FGPIO_Peripheral_Access_Layer FGPIO Peripheral Access Layer
bogdanm 65:5798e58a58b1 744 * @{
bogdanm 65:5798e58a58b1 745 */
bogdanm 65:5798e58a58b1 746
bogdanm 65:5798e58a58b1 747 /** FGPIO - Register Layout Typedef */
bogdanm 65:5798e58a58b1 748 typedef struct {
bogdanm 65:5798e58a58b1 749 __IO uint32_t PDOR; /**< Port Data Output Register, offset: 0x0 */
bogdanm 65:5798e58a58b1 750 __O uint32_t PSOR; /**< Port Set Output Register, offset: 0x4 */
bogdanm 65:5798e58a58b1 751 __O uint32_t PCOR; /**< Port Clear Output Register, offset: 0x8 */
bogdanm 65:5798e58a58b1 752 __O uint32_t PTOR; /**< Port Toggle Output Register, offset: 0xC */
bogdanm 65:5798e58a58b1 753 __I uint32_t PDIR; /**< Port Data Input Register, offset: 0x10 */
bogdanm 65:5798e58a58b1 754 __IO uint32_t PDDR; /**< Port Data Direction Register, offset: 0x14 */
bogdanm 65:5798e58a58b1 755 } FGPIO_Type;
bogdanm 65:5798e58a58b1 756
bogdanm 65:5798e58a58b1 757 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 758 -- FGPIO Register Masks
bogdanm 65:5798e58a58b1 759 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 760
bogdanm 65:5798e58a58b1 761 /**
bogdanm 65:5798e58a58b1 762 * @addtogroup FGPIO_Register_Masks FGPIO Register Masks
bogdanm 65:5798e58a58b1 763 * @{
bogdanm 65:5798e58a58b1 764 */
bogdanm 65:5798e58a58b1 765
bogdanm 65:5798e58a58b1 766 /* PDOR Bit Fields */
bogdanm 65:5798e58a58b1 767 #define FGPIO_PDOR_PDO_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 768 #define FGPIO_PDOR_PDO_SHIFT 0
bogdanm 65:5798e58a58b1 769 #define FGPIO_PDOR_PDO(x) (((uint32_t)(((uint32_t)(x))<<FGPIO_PDOR_PDO_SHIFT))&FGPIO_PDOR_PDO_MASK)
bogdanm 65:5798e58a58b1 770 /* PSOR Bit Fields */
bogdanm 65:5798e58a58b1 771 #define FGPIO_PSOR_PTSO_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 772 #define FGPIO_PSOR_PTSO_SHIFT 0
bogdanm 65:5798e58a58b1 773 #define FGPIO_PSOR_PTSO(x) (((uint32_t)(((uint32_t)(x))<<FGPIO_PSOR_PTSO_SHIFT))&FGPIO_PSOR_PTSO_MASK)
bogdanm 65:5798e58a58b1 774 /* PCOR Bit Fields */
bogdanm 65:5798e58a58b1 775 #define FGPIO_PCOR_PTCO_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 776 #define FGPIO_PCOR_PTCO_SHIFT 0
bogdanm 65:5798e58a58b1 777 #define FGPIO_PCOR_PTCO(x) (((uint32_t)(((uint32_t)(x))<<FGPIO_PCOR_PTCO_SHIFT))&FGPIO_PCOR_PTCO_MASK)
bogdanm 65:5798e58a58b1 778 /* PTOR Bit Fields */
bogdanm 65:5798e58a58b1 779 #define FGPIO_PTOR_PTTO_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 780 #define FGPIO_PTOR_PTTO_SHIFT 0
bogdanm 65:5798e58a58b1 781 #define FGPIO_PTOR_PTTO(x) (((uint32_t)(((uint32_t)(x))<<FGPIO_PTOR_PTTO_SHIFT))&FGPIO_PTOR_PTTO_MASK)
bogdanm 65:5798e58a58b1 782 /* PDIR Bit Fields */
bogdanm 65:5798e58a58b1 783 #define FGPIO_PDIR_PDI_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 784 #define FGPIO_PDIR_PDI_SHIFT 0
bogdanm 65:5798e58a58b1 785 #define FGPIO_PDIR_PDI(x) (((uint32_t)(((uint32_t)(x))<<FGPIO_PDIR_PDI_SHIFT))&FGPIO_PDIR_PDI_MASK)
bogdanm 65:5798e58a58b1 786 /* PDDR Bit Fields */
bogdanm 65:5798e58a58b1 787 #define FGPIO_PDDR_PDD_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 788 #define FGPIO_PDDR_PDD_SHIFT 0
bogdanm 65:5798e58a58b1 789 #define FGPIO_PDDR_PDD(x) (((uint32_t)(((uint32_t)(x))<<FGPIO_PDDR_PDD_SHIFT))&FGPIO_PDDR_PDD_MASK)
bogdanm 65:5798e58a58b1 790
bogdanm 65:5798e58a58b1 791 /**
bogdanm 65:5798e58a58b1 792 * @}
bogdanm 65:5798e58a58b1 793 */ /* end of group FGPIO_Register_Masks */
bogdanm 65:5798e58a58b1 794
bogdanm 65:5798e58a58b1 795
bogdanm 65:5798e58a58b1 796 /* FGPIO - Peripheral instance base addresses */
bogdanm 65:5798e58a58b1 797 /** Peripheral FPTA base address */
bogdanm 65:5798e58a58b1 798 #define FPTA_BASE (0xF80FF000u)
bogdanm 65:5798e58a58b1 799 /** Peripheral FPTA base pointer */
bogdanm 65:5798e58a58b1 800 #define FPTA ((FGPIO_Type *)FPTA_BASE)
bogdanm 65:5798e58a58b1 801 /** Peripheral FPTB base address */
bogdanm 65:5798e58a58b1 802 #define FPTB_BASE (0xF80FF040u)
bogdanm 65:5798e58a58b1 803 /** Peripheral FPTB base pointer */
bogdanm 65:5798e58a58b1 804 #define FPTB ((FGPIO_Type *)FPTB_BASE)
bogdanm 65:5798e58a58b1 805 /** Peripheral FPTC base address */
bogdanm 65:5798e58a58b1 806 #define FPTC_BASE (0xF80FF080u)
bogdanm 65:5798e58a58b1 807 /** Peripheral FPTC base pointer */
bogdanm 65:5798e58a58b1 808 #define FPTC ((FGPIO_Type *)FPTC_BASE)
bogdanm 65:5798e58a58b1 809 /** Peripheral FPTD base address */
bogdanm 65:5798e58a58b1 810 #define FPTD_BASE (0xF80FF0C0u)
bogdanm 65:5798e58a58b1 811 /** Peripheral FPTD base pointer */
bogdanm 65:5798e58a58b1 812 #define FPTD ((FGPIO_Type *)FPTD_BASE)
bogdanm 65:5798e58a58b1 813 /** Peripheral FPTE base address */
bogdanm 65:5798e58a58b1 814 #define FPTE_BASE (0xF80FF100u)
bogdanm 65:5798e58a58b1 815 /** Peripheral FPTE base pointer */
bogdanm 65:5798e58a58b1 816 #define FPTE ((FGPIO_Type *)FPTE_BASE)
bogdanm 65:5798e58a58b1 817 /** Array initializer of FGPIO peripheral base pointers */
bogdanm 65:5798e58a58b1 818 #define FGPIO_BASES { FPTA, FPTB, FPTC, FPTD, FPTE }
bogdanm 65:5798e58a58b1 819
bogdanm 65:5798e58a58b1 820 /**
bogdanm 65:5798e58a58b1 821 * @}
bogdanm 65:5798e58a58b1 822 */ /* end of group FGPIO_Peripheral_Access_Layer */
bogdanm 65:5798e58a58b1 823
bogdanm 65:5798e58a58b1 824
bogdanm 65:5798e58a58b1 825 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 826 -- FTFA Peripheral Access Layer
bogdanm 65:5798e58a58b1 827 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 828
bogdanm 65:5798e58a58b1 829 /**
bogdanm 65:5798e58a58b1 830 * @addtogroup FTFA_Peripheral_Access_Layer FTFA Peripheral Access Layer
bogdanm 65:5798e58a58b1 831 * @{
bogdanm 65:5798e58a58b1 832 */
bogdanm 65:5798e58a58b1 833
bogdanm 65:5798e58a58b1 834 /** FTFA - Register Layout Typedef */
bogdanm 65:5798e58a58b1 835 typedef struct {
bogdanm 65:5798e58a58b1 836 __IO uint8_t FSTAT; /**< Flash Status Register, offset: 0x0 */
bogdanm 65:5798e58a58b1 837 __IO uint8_t FCNFG; /**< Flash Configuration Register, offset: 0x1 */
bogdanm 65:5798e58a58b1 838 __I uint8_t FSEC; /**< Flash Security Register, offset: 0x2 */
bogdanm 65:5798e58a58b1 839 __I uint8_t FOPT; /**< Flash Option Register, offset: 0x3 */
bogdanm 65:5798e58a58b1 840 __IO uint8_t FCCOB3; /**< Flash Common Command Object Registers, offset: 0x4 */
bogdanm 65:5798e58a58b1 841 __IO uint8_t FCCOB2; /**< Flash Common Command Object Registers, offset: 0x5 */
bogdanm 65:5798e58a58b1 842 __IO uint8_t FCCOB1; /**< Flash Common Command Object Registers, offset: 0x6 */
bogdanm 65:5798e58a58b1 843 __IO uint8_t FCCOB0; /**< Flash Common Command Object Registers, offset: 0x7 */
bogdanm 65:5798e58a58b1 844 __IO uint8_t FCCOB7; /**< Flash Common Command Object Registers, offset: 0x8 */
bogdanm 65:5798e58a58b1 845 __IO uint8_t FCCOB6; /**< Flash Common Command Object Registers, offset: 0x9 */
bogdanm 65:5798e58a58b1 846 __IO uint8_t FCCOB5; /**< Flash Common Command Object Registers, offset: 0xA */
bogdanm 65:5798e58a58b1 847 __IO uint8_t FCCOB4; /**< Flash Common Command Object Registers, offset: 0xB */
bogdanm 65:5798e58a58b1 848 __IO uint8_t FCCOBB; /**< Flash Common Command Object Registers, offset: 0xC */
bogdanm 65:5798e58a58b1 849 __IO uint8_t FCCOBA; /**< Flash Common Command Object Registers, offset: 0xD */
bogdanm 65:5798e58a58b1 850 __IO uint8_t FCCOB9; /**< Flash Common Command Object Registers, offset: 0xE */
bogdanm 65:5798e58a58b1 851 __IO uint8_t FCCOB8; /**< Flash Common Command Object Registers, offset: 0xF */
bogdanm 65:5798e58a58b1 852 __IO uint8_t FPROT3; /**< Program Flash Protection Registers, offset: 0x10 */
bogdanm 65:5798e58a58b1 853 __IO uint8_t FPROT2; /**< Program Flash Protection Registers, offset: 0x11 */
bogdanm 65:5798e58a58b1 854 __IO uint8_t FPROT1; /**< Program Flash Protection Registers, offset: 0x12 */
bogdanm 65:5798e58a58b1 855 __IO uint8_t FPROT0; /**< Program Flash Protection Registers, offset: 0x13 */
bogdanm 65:5798e58a58b1 856 } FTFA_Type;
bogdanm 65:5798e58a58b1 857
bogdanm 65:5798e58a58b1 858 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 859 -- FTFA Register Masks
bogdanm 65:5798e58a58b1 860 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 861
bogdanm 65:5798e58a58b1 862 /**
bogdanm 65:5798e58a58b1 863 * @addtogroup FTFA_Register_Masks FTFA Register Masks
bogdanm 65:5798e58a58b1 864 * @{
bogdanm 65:5798e58a58b1 865 */
bogdanm 65:5798e58a58b1 866
bogdanm 65:5798e58a58b1 867 /* FSTAT Bit Fields */
bogdanm 65:5798e58a58b1 868 #define FTFA_FSTAT_MGSTAT0_MASK 0x1u
bogdanm 65:5798e58a58b1 869 #define FTFA_FSTAT_MGSTAT0_SHIFT 0
bogdanm 65:5798e58a58b1 870 #define FTFA_FSTAT_FPVIOL_MASK 0x10u
bogdanm 65:5798e58a58b1 871 #define FTFA_FSTAT_FPVIOL_SHIFT 4
bogdanm 65:5798e58a58b1 872 #define FTFA_FSTAT_ACCERR_MASK 0x20u
bogdanm 65:5798e58a58b1 873 #define FTFA_FSTAT_ACCERR_SHIFT 5
bogdanm 65:5798e58a58b1 874 #define FTFA_FSTAT_RDCOLERR_MASK 0x40u
bogdanm 65:5798e58a58b1 875 #define FTFA_FSTAT_RDCOLERR_SHIFT 6
bogdanm 65:5798e58a58b1 876 #define FTFA_FSTAT_CCIF_MASK 0x80u
bogdanm 65:5798e58a58b1 877 #define FTFA_FSTAT_CCIF_SHIFT 7
bogdanm 65:5798e58a58b1 878 /* FCNFG Bit Fields */
bogdanm 65:5798e58a58b1 879 #define FTFA_FCNFG_ERSSUSP_MASK 0x10u
bogdanm 65:5798e58a58b1 880 #define FTFA_FCNFG_ERSSUSP_SHIFT 4
bogdanm 65:5798e58a58b1 881 #define FTFA_FCNFG_ERSAREQ_MASK 0x20u
bogdanm 65:5798e58a58b1 882 #define FTFA_FCNFG_ERSAREQ_SHIFT 5
bogdanm 65:5798e58a58b1 883 #define FTFA_FCNFG_RDCOLLIE_MASK 0x40u
bogdanm 65:5798e58a58b1 884 #define FTFA_FCNFG_RDCOLLIE_SHIFT 6
bogdanm 65:5798e58a58b1 885 #define FTFA_FCNFG_CCIE_MASK 0x80u
bogdanm 65:5798e58a58b1 886 #define FTFA_FCNFG_CCIE_SHIFT 7
bogdanm 65:5798e58a58b1 887 /* FSEC Bit Fields */
bogdanm 65:5798e58a58b1 888 #define FTFA_FSEC_SEC_MASK 0x3u
bogdanm 65:5798e58a58b1 889 #define FTFA_FSEC_SEC_SHIFT 0
bogdanm 65:5798e58a58b1 890 #define FTFA_FSEC_SEC(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FSEC_SEC_SHIFT))&FTFA_FSEC_SEC_MASK)
bogdanm 65:5798e58a58b1 891 #define FTFA_FSEC_FSLACC_MASK 0xCu
bogdanm 65:5798e58a58b1 892 #define FTFA_FSEC_FSLACC_SHIFT 2
bogdanm 65:5798e58a58b1 893 #define FTFA_FSEC_FSLACC(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FSEC_FSLACC_SHIFT))&FTFA_FSEC_FSLACC_MASK)
bogdanm 65:5798e58a58b1 894 #define FTFA_FSEC_MEEN_MASK 0x30u
bogdanm 65:5798e58a58b1 895 #define FTFA_FSEC_MEEN_SHIFT 4
bogdanm 65:5798e58a58b1 896 #define FTFA_FSEC_MEEN(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FSEC_MEEN_SHIFT))&FTFA_FSEC_MEEN_MASK)
bogdanm 65:5798e58a58b1 897 #define FTFA_FSEC_KEYEN_MASK 0xC0u
bogdanm 65:5798e58a58b1 898 #define FTFA_FSEC_KEYEN_SHIFT 6
bogdanm 65:5798e58a58b1 899 #define FTFA_FSEC_KEYEN(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FSEC_KEYEN_SHIFT))&FTFA_FSEC_KEYEN_MASK)
bogdanm 65:5798e58a58b1 900 /* FOPT Bit Fields */
bogdanm 65:5798e58a58b1 901 #define FTFA_FOPT_OPT_MASK 0xFFu
bogdanm 65:5798e58a58b1 902 #define FTFA_FOPT_OPT_SHIFT 0
bogdanm 65:5798e58a58b1 903 #define FTFA_FOPT_OPT(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FOPT_OPT_SHIFT))&FTFA_FOPT_OPT_MASK)
bogdanm 65:5798e58a58b1 904 /* FCCOB3 Bit Fields */
bogdanm 65:5798e58a58b1 905 #define FTFA_FCCOB3_CCOBn_MASK 0xFFu
bogdanm 65:5798e58a58b1 906 #define FTFA_FCCOB3_CCOBn_SHIFT 0
bogdanm 65:5798e58a58b1 907 #define FTFA_FCCOB3_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB3_CCOBn_SHIFT))&FTFA_FCCOB3_CCOBn_MASK)
bogdanm 65:5798e58a58b1 908 /* FCCOB2 Bit Fields */
bogdanm 65:5798e58a58b1 909 #define FTFA_FCCOB2_CCOBn_MASK 0xFFu
bogdanm 65:5798e58a58b1 910 #define FTFA_FCCOB2_CCOBn_SHIFT 0
bogdanm 65:5798e58a58b1 911 #define FTFA_FCCOB2_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB2_CCOBn_SHIFT))&FTFA_FCCOB2_CCOBn_MASK)
bogdanm 65:5798e58a58b1 912 /* FCCOB1 Bit Fields */
bogdanm 65:5798e58a58b1 913 #define FTFA_FCCOB1_CCOBn_MASK 0xFFu
bogdanm 65:5798e58a58b1 914 #define FTFA_FCCOB1_CCOBn_SHIFT 0
bogdanm 65:5798e58a58b1 915 #define FTFA_FCCOB1_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB1_CCOBn_SHIFT))&FTFA_FCCOB1_CCOBn_MASK)
bogdanm 65:5798e58a58b1 916 /* FCCOB0 Bit Fields */
bogdanm 65:5798e58a58b1 917 #define FTFA_FCCOB0_CCOBn_MASK 0xFFu
bogdanm 65:5798e58a58b1 918 #define FTFA_FCCOB0_CCOBn_SHIFT 0
bogdanm 65:5798e58a58b1 919 #define FTFA_FCCOB0_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB0_CCOBn_SHIFT))&FTFA_FCCOB0_CCOBn_MASK)
bogdanm 65:5798e58a58b1 920 /* FCCOB7 Bit Fields */
bogdanm 65:5798e58a58b1 921 #define FTFA_FCCOB7_CCOBn_MASK 0xFFu
bogdanm 65:5798e58a58b1 922 #define FTFA_FCCOB7_CCOBn_SHIFT 0
bogdanm 65:5798e58a58b1 923 #define FTFA_FCCOB7_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB7_CCOBn_SHIFT))&FTFA_FCCOB7_CCOBn_MASK)
bogdanm 65:5798e58a58b1 924 /* FCCOB6 Bit Fields */
bogdanm 65:5798e58a58b1 925 #define FTFA_FCCOB6_CCOBn_MASK 0xFFu
bogdanm 65:5798e58a58b1 926 #define FTFA_FCCOB6_CCOBn_SHIFT 0
bogdanm 65:5798e58a58b1 927 #define FTFA_FCCOB6_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB6_CCOBn_SHIFT))&FTFA_FCCOB6_CCOBn_MASK)
bogdanm 65:5798e58a58b1 928 /* FCCOB5 Bit Fields */
bogdanm 65:5798e58a58b1 929 #define FTFA_FCCOB5_CCOBn_MASK 0xFFu
bogdanm 65:5798e58a58b1 930 #define FTFA_FCCOB5_CCOBn_SHIFT 0
bogdanm 65:5798e58a58b1 931 #define FTFA_FCCOB5_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB5_CCOBn_SHIFT))&FTFA_FCCOB5_CCOBn_MASK)
bogdanm 65:5798e58a58b1 932 /* FCCOB4 Bit Fields */
bogdanm 65:5798e58a58b1 933 #define FTFA_FCCOB4_CCOBn_MASK 0xFFu
bogdanm 65:5798e58a58b1 934 #define FTFA_FCCOB4_CCOBn_SHIFT 0
bogdanm 65:5798e58a58b1 935 #define FTFA_FCCOB4_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB4_CCOBn_SHIFT))&FTFA_FCCOB4_CCOBn_MASK)
bogdanm 65:5798e58a58b1 936 /* FCCOBB Bit Fields */
bogdanm 65:5798e58a58b1 937 #define FTFA_FCCOBB_CCOBn_MASK 0xFFu
bogdanm 65:5798e58a58b1 938 #define FTFA_FCCOBB_CCOBn_SHIFT 0
bogdanm 65:5798e58a58b1 939 #define FTFA_FCCOBB_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOBB_CCOBn_SHIFT))&FTFA_FCCOBB_CCOBn_MASK)
bogdanm 65:5798e58a58b1 940 /* FCCOBA Bit Fields */
bogdanm 65:5798e58a58b1 941 #define FTFA_FCCOBA_CCOBn_MASK 0xFFu
bogdanm 65:5798e58a58b1 942 #define FTFA_FCCOBA_CCOBn_SHIFT 0
bogdanm 65:5798e58a58b1 943 #define FTFA_FCCOBA_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOBA_CCOBn_SHIFT))&FTFA_FCCOBA_CCOBn_MASK)
bogdanm 65:5798e58a58b1 944 /* FCCOB9 Bit Fields */
bogdanm 65:5798e58a58b1 945 #define FTFA_FCCOB9_CCOBn_MASK 0xFFu
bogdanm 65:5798e58a58b1 946 #define FTFA_FCCOB9_CCOBn_SHIFT 0
bogdanm 65:5798e58a58b1 947 #define FTFA_FCCOB9_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB9_CCOBn_SHIFT))&FTFA_FCCOB9_CCOBn_MASK)
bogdanm 65:5798e58a58b1 948 /* FCCOB8 Bit Fields */
bogdanm 65:5798e58a58b1 949 #define FTFA_FCCOB8_CCOBn_MASK 0xFFu
bogdanm 65:5798e58a58b1 950 #define FTFA_FCCOB8_CCOBn_SHIFT 0
bogdanm 65:5798e58a58b1 951 #define FTFA_FCCOB8_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB8_CCOBn_SHIFT))&FTFA_FCCOB8_CCOBn_MASK)
bogdanm 65:5798e58a58b1 952 /* FPROT3 Bit Fields */
bogdanm 65:5798e58a58b1 953 #define FTFA_FPROT3_PROT_MASK 0xFFu
bogdanm 65:5798e58a58b1 954 #define FTFA_FPROT3_PROT_SHIFT 0
bogdanm 65:5798e58a58b1 955 #define FTFA_FPROT3_PROT(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FPROT3_PROT_SHIFT))&FTFA_FPROT3_PROT_MASK)
bogdanm 65:5798e58a58b1 956 /* FPROT2 Bit Fields */
bogdanm 65:5798e58a58b1 957 #define FTFA_FPROT2_PROT_MASK 0xFFu
bogdanm 65:5798e58a58b1 958 #define FTFA_FPROT2_PROT_SHIFT 0
bogdanm 65:5798e58a58b1 959 #define FTFA_FPROT2_PROT(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FPROT2_PROT_SHIFT))&FTFA_FPROT2_PROT_MASK)
bogdanm 65:5798e58a58b1 960 /* FPROT1 Bit Fields */
bogdanm 65:5798e58a58b1 961 #define FTFA_FPROT1_PROT_MASK 0xFFu
bogdanm 65:5798e58a58b1 962 #define FTFA_FPROT1_PROT_SHIFT 0
bogdanm 65:5798e58a58b1 963 #define FTFA_FPROT1_PROT(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FPROT1_PROT_SHIFT))&FTFA_FPROT1_PROT_MASK)
bogdanm 65:5798e58a58b1 964 /* FPROT0 Bit Fields */
bogdanm 65:5798e58a58b1 965 #define FTFA_FPROT0_PROT_MASK 0xFFu
bogdanm 65:5798e58a58b1 966 #define FTFA_FPROT0_PROT_SHIFT 0
bogdanm 65:5798e58a58b1 967 #define FTFA_FPROT0_PROT(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FPROT0_PROT_SHIFT))&FTFA_FPROT0_PROT_MASK)
bogdanm 65:5798e58a58b1 968
bogdanm 65:5798e58a58b1 969 /**
bogdanm 65:5798e58a58b1 970 * @}
bogdanm 65:5798e58a58b1 971 */ /* end of group FTFA_Register_Masks */
bogdanm 65:5798e58a58b1 972
bogdanm 65:5798e58a58b1 973
bogdanm 65:5798e58a58b1 974 /* FTFA - Peripheral instance base addresses */
bogdanm 65:5798e58a58b1 975 /** Peripheral FTFA base address */
bogdanm 65:5798e58a58b1 976 #define FTFA_BASE (0x40020000u)
bogdanm 65:5798e58a58b1 977 /** Peripheral FTFA base pointer */
bogdanm 65:5798e58a58b1 978 #define FTFA ((FTFA_Type *)FTFA_BASE)
bogdanm 65:5798e58a58b1 979 /** Array initializer of FTFA peripheral base pointers */
bogdanm 65:5798e58a58b1 980 #define FTFA_BASES { FTFA }
bogdanm 65:5798e58a58b1 981
bogdanm 65:5798e58a58b1 982 /**
bogdanm 65:5798e58a58b1 983 * @}
bogdanm 65:5798e58a58b1 984 */ /* end of group FTFA_Peripheral_Access_Layer */
bogdanm 65:5798e58a58b1 985
bogdanm 65:5798e58a58b1 986
bogdanm 65:5798e58a58b1 987 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 988 -- GPIO Peripheral Access Layer
bogdanm 65:5798e58a58b1 989 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 990
bogdanm 65:5798e58a58b1 991 /**
bogdanm 65:5798e58a58b1 992 * @addtogroup GPIO_Peripheral_Access_Layer GPIO Peripheral Access Layer
bogdanm 65:5798e58a58b1 993 * @{
bogdanm 65:5798e58a58b1 994 */
bogdanm 65:5798e58a58b1 995
bogdanm 65:5798e58a58b1 996 /** GPIO - Register Layout Typedef */
bogdanm 65:5798e58a58b1 997 typedef struct {
bogdanm 65:5798e58a58b1 998 __IO uint32_t PDOR; /**< Port Data Output Register, offset: 0x0 */
bogdanm 65:5798e58a58b1 999 __O uint32_t PSOR; /**< Port Set Output Register, offset: 0x4 */
bogdanm 65:5798e58a58b1 1000 __O uint32_t PCOR; /**< Port Clear Output Register, offset: 0x8 */
bogdanm 65:5798e58a58b1 1001 __O uint32_t PTOR; /**< Port Toggle Output Register, offset: 0xC */
bogdanm 65:5798e58a58b1 1002 __I uint32_t PDIR; /**< Port Data Input Register, offset: 0x10 */
bogdanm 65:5798e58a58b1 1003 __IO uint32_t PDDR; /**< Port Data Direction Register, offset: 0x14 */
bogdanm 65:5798e58a58b1 1004 } GPIO_Type;
bogdanm 65:5798e58a58b1 1005
bogdanm 65:5798e58a58b1 1006 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 1007 -- GPIO Register Masks
bogdanm 65:5798e58a58b1 1008 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 1009
bogdanm 65:5798e58a58b1 1010 /**
bogdanm 65:5798e58a58b1 1011 * @addtogroup GPIO_Register_Masks GPIO Register Masks
bogdanm 65:5798e58a58b1 1012 * @{
bogdanm 65:5798e58a58b1 1013 */
bogdanm 65:5798e58a58b1 1014
bogdanm 65:5798e58a58b1 1015 /* PDOR Bit Fields */
bogdanm 65:5798e58a58b1 1016 #define GPIO_PDOR_PDO_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 1017 #define GPIO_PDOR_PDO_SHIFT 0
bogdanm 65:5798e58a58b1 1018 #define GPIO_PDOR_PDO(x) (((uint32_t)(((uint32_t)(x))<<GPIO_PDOR_PDO_SHIFT))&GPIO_PDOR_PDO_MASK)
bogdanm 65:5798e58a58b1 1019 /* PSOR Bit Fields */
bogdanm 65:5798e58a58b1 1020 #define GPIO_PSOR_PTSO_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 1021 #define GPIO_PSOR_PTSO_SHIFT 0
bogdanm 65:5798e58a58b1 1022 #define GPIO_PSOR_PTSO(x) (((uint32_t)(((uint32_t)(x))<<GPIO_PSOR_PTSO_SHIFT))&GPIO_PSOR_PTSO_MASK)
bogdanm 65:5798e58a58b1 1023 /* PCOR Bit Fields */
bogdanm 65:5798e58a58b1 1024 #define GPIO_PCOR_PTCO_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 1025 #define GPIO_PCOR_PTCO_SHIFT 0
bogdanm 65:5798e58a58b1 1026 #define GPIO_PCOR_PTCO(x) (((uint32_t)(((uint32_t)(x))<<GPIO_PCOR_PTCO_SHIFT))&GPIO_PCOR_PTCO_MASK)
bogdanm 65:5798e58a58b1 1027 /* PTOR Bit Fields */
bogdanm 65:5798e58a58b1 1028 #define GPIO_PTOR_PTTO_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 1029 #define GPIO_PTOR_PTTO_SHIFT 0
bogdanm 65:5798e58a58b1 1030 #define GPIO_PTOR_PTTO(x) (((uint32_t)(((uint32_t)(x))<<GPIO_PTOR_PTTO_SHIFT))&GPIO_PTOR_PTTO_MASK)
bogdanm 65:5798e58a58b1 1031 /* PDIR Bit Fields */
bogdanm 65:5798e58a58b1 1032 #define GPIO_PDIR_PDI_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 1033 #define GPIO_PDIR_PDI_SHIFT 0
bogdanm 65:5798e58a58b1 1034 #define GPIO_PDIR_PDI(x) (((uint32_t)(((uint32_t)(x))<<GPIO_PDIR_PDI_SHIFT))&GPIO_PDIR_PDI_MASK)
bogdanm 65:5798e58a58b1 1035 /* PDDR Bit Fields */
bogdanm 65:5798e58a58b1 1036 #define GPIO_PDDR_PDD_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 1037 #define GPIO_PDDR_PDD_SHIFT 0
bogdanm 65:5798e58a58b1 1038 #define GPIO_PDDR_PDD(x) (((uint32_t)(((uint32_t)(x))<<GPIO_PDDR_PDD_SHIFT))&GPIO_PDDR_PDD_MASK)
bogdanm 65:5798e58a58b1 1039
bogdanm 65:5798e58a58b1 1040 /**
bogdanm 65:5798e58a58b1 1041 * @}
bogdanm 65:5798e58a58b1 1042 */ /* end of group GPIO_Register_Masks */
bogdanm 65:5798e58a58b1 1043
bogdanm 65:5798e58a58b1 1044
bogdanm 65:5798e58a58b1 1045 /* GPIO - Peripheral instance base addresses */
bogdanm 65:5798e58a58b1 1046 /** Peripheral PTA base address */
bogdanm 65:5798e58a58b1 1047 #define PTA_BASE (0x400FF000u)
bogdanm 65:5798e58a58b1 1048 /** Peripheral PTA base pointer */
bogdanm 65:5798e58a58b1 1049 #define PTA ((GPIO_Type *)PTA_BASE)
bogdanm 65:5798e58a58b1 1050 /** Peripheral PTB base address */
bogdanm 65:5798e58a58b1 1051 #define PTB_BASE (0x400FF040u)
bogdanm 65:5798e58a58b1 1052 /** Peripheral PTB base pointer */
bogdanm 65:5798e58a58b1 1053 #define PTB ((GPIO_Type *)PTB_BASE)
bogdanm 65:5798e58a58b1 1054 /** Peripheral PTC base address */
bogdanm 65:5798e58a58b1 1055 #define PTC_BASE (0x400FF080u)
bogdanm 65:5798e58a58b1 1056 /** Peripheral PTC base pointer */
bogdanm 65:5798e58a58b1 1057 #define PTC ((GPIO_Type *)PTC_BASE)
bogdanm 65:5798e58a58b1 1058 /** Peripheral PTD base address */
bogdanm 65:5798e58a58b1 1059 #define PTD_BASE (0x400FF0C0u)
bogdanm 65:5798e58a58b1 1060 /** Peripheral PTD base pointer */
bogdanm 65:5798e58a58b1 1061 #define PTD ((GPIO_Type *)PTD_BASE)
bogdanm 65:5798e58a58b1 1062 /** Peripheral PTE base address */
bogdanm 65:5798e58a58b1 1063 #define PTE_BASE (0x400FF100u)
bogdanm 65:5798e58a58b1 1064 /** Peripheral PTE base pointer */
bogdanm 65:5798e58a58b1 1065 #define PTE ((GPIO_Type *)PTE_BASE)
bogdanm 65:5798e58a58b1 1066 /** Array initializer of GPIO peripheral base pointers */
bogdanm 65:5798e58a58b1 1067 #define GPIO_BASES { PTA, PTB, PTC, PTD, PTE }
bogdanm 65:5798e58a58b1 1068
bogdanm 65:5798e58a58b1 1069 /**
bogdanm 65:5798e58a58b1 1070 * @}
bogdanm 65:5798e58a58b1 1071 */ /* end of group GPIO_Peripheral_Access_Layer */
bogdanm 65:5798e58a58b1 1072
bogdanm 65:5798e58a58b1 1073
bogdanm 65:5798e58a58b1 1074 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 1075 -- I2C Peripheral Access Layer
bogdanm 65:5798e58a58b1 1076 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 1077
bogdanm 65:5798e58a58b1 1078 /**
bogdanm 65:5798e58a58b1 1079 * @addtogroup I2C_Peripheral_Access_Layer I2C Peripheral Access Layer
bogdanm 65:5798e58a58b1 1080 * @{
bogdanm 65:5798e58a58b1 1081 */
bogdanm 65:5798e58a58b1 1082
bogdanm 65:5798e58a58b1 1083 /** I2C - Register Layout Typedef */
bogdanm 65:5798e58a58b1 1084 typedef struct {
bogdanm 65:5798e58a58b1 1085 __IO uint8_t A1; /**< I2C Address Register 1, offset: 0x0 */
bogdanm 65:5798e58a58b1 1086 __IO uint8_t F; /**< I2C Frequency Divider register, offset: 0x1 */
bogdanm 65:5798e58a58b1 1087 __IO uint8_t C1; /**< I2C Control Register 1, offset: 0x2 */
bogdanm 65:5798e58a58b1 1088 __IO uint8_t S; /**< I2C Status register, offset: 0x3 */
bogdanm 65:5798e58a58b1 1089 __IO uint8_t D; /**< I2C Data I/O register, offset: 0x4 */
bogdanm 65:5798e58a58b1 1090 __IO uint8_t C2; /**< I2C Control Register 2, offset: 0x5 */
bogdanm 65:5798e58a58b1 1091 __IO uint8_t FLT; /**< I2C Programmable Input Glitch Filter register, offset: 0x6 */
bogdanm 65:5798e58a58b1 1092 __IO uint8_t RA; /**< I2C Range Address register, offset: 0x7 */
bogdanm 65:5798e58a58b1 1093 __IO uint8_t SMB; /**< I2C SMBus Control and Status register, offset: 0x8 */
bogdanm 65:5798e58a58b1 1094 __IO uint8_t A2; /**< I2C Address Register 2, offset: 0x9 */
bogdanm 65:5798e58a58b1 1095 __IO uint8_t SLTH; /**< I2C SCL Low Timeout Register High, offset: 0xA */
bogdanm 65:5798e58a58b1 1096 __IO uint8_t SLTL; /**< I2C SCL Low Timeout Register Low, offset: 0xB */
bogdanm 65:5798e58a58b1 1097 } I2C_Type;
bogdanm 65:5798e58a58b1 1098
bogdanm 65:5798e58a58b1 1099 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 1100 -- I2C Register Masks
bogdanm 65:5798e58a58b1 1101 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 1102
bogdanm 65:5798e58a58b1 1103 /**
bogdanm 65:5798e58a58b1 1104 * @addtogroup I2C_Register_Masks I2C Register Masks
bogdanm 65:5798e58a58b1 1105 * @{
bogdanm 65:5798e58a58b1 1106 */
bogdanm 65:5798e58a58b1 1107
bogdanm 65:5798e58a58b1 1108 /* A1 Bit Fields */
bogdanm 65:5798e58a58b1 1109 #define I2C_A1_AD_MASK 0xFEu
bogdanm 65:5798e58a58b1 1110 #define I2C_A1_AD_SHIFT 1
bogdanm 65:5798e58a58b1 1111 #define I2C_A1_AD(x) (((uint8_t)(((uint8_t)(x))<<I2C_A1_AD_SHIFT))&I2C_A1_AD_MASK)
bogdanm 65:5798e58a58b1 1112 /* F Bit Fields */
bogdanm 65:5798e58a58b1 1113 #define I2C_F_ICR_MASK 0x3Fu
bogdanm 65:5798e58a58b1 1114 #define I2C_F_ICR_SHIFT 0
bogdanm 65:5798e58a58b1 1115 #define I2C_F_ICR(x) (((uint8_t)(((uint8_t)(x))<<I2C_F_ICR_SHIFT))&I2C_F_ICR_MASK)
bogdanm 65:5798e58a58b1 1116 #define I2C_F_MULT_MASK 0xC0u
bogdanm 65:5798e58a58b1 1117 #define I2C_F_MULT_SHIFT 6
bogdanm 65:5798e58a58b1 1118 #define I2C_F_MULT(x) (((uint8_t)(((uint8_t)(x))<<I2C_F_MULT_SHIFT))&I2C_F_MULT_MASK)
bogdanm 65:5798e58a58b1 1119 /* C1 Bit Fields */
bogdanm 65:5798e58a58b1 1120 #define I2C_C1_DMAEN_MASK 0x1u
bogdanm 65:5798e58a58b1 1121 #define I2C_C1_DMAEN_SHIFT 0
bogdanm 65:5798e58a58b1 1122 #define I2C_C1_WUEN_MASK 0x2u
bogdanm 65:5798e58a58b1 1123 #define I2C_C1_WUEN_SHIFT 1
bogdanm 65:5798e58a58b1 1124 #define I2C_C1_RSTA_MASK 0x4u
bogdanm 65:5798e58a58b1 1125 #define I2C_C1_RSTA_SHIFT 2
bogdanm 65:5798e58a58b1 1126 #define I2C_C1_TXAK_MASK 0x8u
bogdanm 65:5798e58a58b1 1127 #define I2C_C1_TXAK_SHIFT 3
bogdanm 65:5798e58a58b1 1128 #define I2C_C1_TX_MASK 0x10u
bogdanm 65:5798e58a58b1 1129 #define I2C_C1_TX_SHIFT 4
bogdanm 65:5798e58a58b1 1130 #define I2C_C1_MST_MASK 0x20u
bogdanm 65:5798e58a58b1 1131 #define I2C_C1_MST_SHIFT 5
bogdanm 65:5798e58a58b1 1132 #define I2C_C1_IICIE_MASK 0x40u
bogdanm 65:5798e58a58b1 1133 #define I2C_C1_IICIE_SHIFT 6
bogdanm 65:5798e58a58b1 1134 #define I2C_C1_IICEN_MASK 0x80u
bogdanm 65:5798e58a58b1 1135 #define I2C_C1_IICEN_SHIFT 7
bogdanm 65:5798e58a58b1 1136 /* S Bit Fields */
bogdanm 65:5798e58a58b1 1137 #define I2C_S_RXAK_MASK 0x1u
bogdanm 65:5798e58a58b1 1138 #define I2C_S_RXAK_SHIFT 0
bogdanm 65:5798e58a58b1 1139 #define I2C_S_IICIF_MASK 0x2u
bogdanm 65:5798e58a58b1 1140 #define I2C_S_IICIF_SHIFT 1
bogdanm 65:5798e58a58b1 1141 #define I2C_S_SRW_MASK 0x4u
bogdanm 65:5798e58a58b1 1142 #define I2C_S_SRW_SHIFT 2
bogdanm 65:5798e58a58b1 1143 #define I2C_S_RAM_MASK 0x8u
bogdanm 65:5798e58a58b1 1144 #define I2C_S_RAM_SHIFT 3
bogdanm 65:5798e58a58b1 1145 #define I2C_S_ARBL_MASK 0x10u
bogdanm 65:5798e58a58b1 1146 #define I2C_S_ARBL_SHIFT 4
bogdanm 65:5798e58a58b1 1147 #define I2C_S_BUSY_MASK 0x20u
bogdanm 65:5798e58a58b1 1148 #define I2C_S_BUSY_SHIFT 5
bogdanm 65:5798e58a58b1 1149 #define I2C_S_IAAS_MASK 0x40u
bogdanm 65:5798e58a58b1 1150 #define I2C_S_IAAS_SHIFT 6
bogdanm 65:5798e58a58b1 1151 #define I2C_S_TCF_MASK 0x80u
bogdanm 65:5798e58a58b1 1152 #define I2C_S_TCF_SHIFT 7
bogdanm 65:5798e58a58b1 1153 /* D Bit Fields */
bogdanm 65:5798e58a58b1 1154 #define I2C_D_DATA_MASK 0xFFu
bogdanm 65:5798e58a58b1 1155 #define I2C_D_DATA_SHIFT 0
bogdanm 65:5798e58a58b1 1156 #define I2C_D_DATA(x) (((uint8_t)(((uint8_t)(x))<<I2C_D_DATA_SHIFT))&I2C_D_DATA_MASK)
bogdanm 65:5798e58a58b1 1157 /* C2 Bit Fields */
bogdanm 65:5798e58a58b1 1158 #define I2C_C2_AD_MASK 0x7u
bogdanm 65:5798e58a58b1 1159 #define I2C_C2_AD_SHIFT 0
bogdanm 65:5798e58a58b1 1160 #define I2C_C2_AD(x) (((uint8_t)(((uint8_t)(x))<<I2C_C2_AD_SHIFT))&I2C_C2_AD_MASK)
bogdanm 65:5798e58a58b1 1161 #define I2C_C2_RMEN_MASK 0x8u
bogdanm 65:5798e58a58b1 1162 #define I2C_C2_RMEN_SHIFT 3
bogdanm 65:5798e58a58b1 1163 #define I2C_C2_SBRC_MASK 0x10u
bogdanm 65:5798e58a58b1 1164 #define I2C_C2_SBRC_SHIFT 4
bogdanm 65:5798e58a58b1 1165 #define I2C_C2_HDRS_MASK 0x20u
bogdanm 65:5798e58a58b1 1166 #define I2C_C2_HDRS_SHIFT 5
bogdanm 65:5798e58a58b1 1167 #define I2C_C2_ADEXT_MASK 0x40u
bogdanm 65:5798e58a58b1 1168 #define I2C_C2_ADEXT_SHIFT 6
bogdanm 65:5798e58a58b1 1169 #define I2C_C2_GCAEN_MASK 0x80u
bogdanm 65:5798e58a58b1 1170 #define I2C_C2_GCAEN_SHIFT 7
bogdanm 65:5798e58a58b1 1171 /* FLT Bit Fields */
bogdanm 65:5798e58a58b1 1172 #define I2C_FLT_FLT_MASK 0x1Fu
bogdanm 65:5798e58a58b1 1173 #define I2C_FLT_FLT_SHIFT 0
bogdanm 65:5798e58a58b1 1174 #define I2C_FLT_FLT(x) (((uint8_t)(((uint8_t)(x))<<I2C_FLT_FLT_SHIFT))&I2C_FLT_FLT_MASK)
bogdanm 65:5798e58a58b1 1175 #define I2C_FLT_STOPIE_MASK 0x20u
bogdanm 65:5798e58a58b1 1176 #define I2C_FLT_STOPIE_SHIFT 5
bogdanm 65:5798e58a58b1 1177 #define I2C_FLT_STOPF_MASK 0x40u
bogdanm 65:5798e58a58b1 1178 #define I2C_FLT_STOPF_SHIFT 6
bogdanm 65:5798e58a58b1 1179 #define I2C_FLT_SHEN_MASK 0x80u
bogdanm 65:5798e58a58b1 1180 #define I2C_FLT_SHEN_SHIFT 7
bogdanm 65:5798e58a58b1 1181 /* RA Bit Fields */
bogdanm 65:5798e58a58b1 1182 #define I2C_RA_RAD_MASK 0xFEu
bogdanm 65:5798e58a58b1 1183 #define I2C_RA_RAD_SHIFT 1
bogdanm 65:5798e58a58b1 1184 #define I2C_RA_RAD(x) (((uint8_t)(((uint8_t)(x))<<I2C_RA_RAD_SHIFT))&I2C_RA_RAD_MASK)
bogdanm 65:5798e58a58b1 1185 /* SMB Bit Fields */
bogdanm 65:5798e58a58b1 1186 #define I2C_SMB_SHTF2IE_MASK 0x1u
bogdanm 65:5798e58a58b1 1187 #define I2C_SMB_SHTF2IE_SHIFT 0
bogdanm 65:5798e58a58b1 1188 #define I2C_SMB_SHTF2_MASK 0x2u
bogdanm 65:5798e58a58b1 1189 #define I2C_SMB_SHTF2_SHIFT 1
bogdanm 65:5798e58a58b1 1190 #define I2C_SMB_SHTF1_MASK 0x4u
bogdanm 65:5798e58a58b1 1191 #define I2C_SMB_SHTF1_SHIFT 2
bogdanm 65:5798e58a58b1 1192 #define I2C_SMB_SLTF_MASK 0x8u
bogdanm 65:5798e58a58b1 1193 #define I2C_SMB_SLTF_SHIFT 3
bogdanm 65:5798e58a58b1 1194 #define I2C_SMB_TCKSEL_MASK 0x10u
bogdanm 65:5798e58a58b1 1195 #define I2C_SMB_TCKSEL_SHIFT 4
bogdanm 65:5798e58a58b1 1196 #define I2C_SMB_SIICAEN_MASK 0x20u
bogdanm 65:5798e58a58b1 1197 #define I2C_SMB_SIICAEN_SHIFT 5
bogdanm 65:5798e58a58b1 1198 #define I2C_SMB_ALERTEN_MASK 0x40u
bogdanm 65:5798e58a58b1 1199 #define I2C_SMB_ALERTEN_SHIFT 6
bogdanm 65:5798e58a58b1 1200 #define I2C_SMB_FACK_MASK 0x80u
bogdanm 65:5798e58a58b1 1201 #define I2C_SMB_FACK_SHIFT 7
bogdanm 65:5798e58a58b1 1202 /* A2 Bit Fields */
bogdanm 65:5798e58a58b1 1203 #define I2C_A2_SAD_MASK 0xFEu
bogdanm 65:5798e58a58b1 1204 #define I2C_A2_SAD_SHIFT 1
bogdanm 65:5798e58a58b1 1205 #define I2C_A2_SAD(x) (((uint8_t)(((uint8_t)(x))<<I2C_A2_SAD_SHIFT))&I2C_A2_SAD_MASK)
bogdanm 65:5798e58a58b1 1206 /* SLTH Bit Fields */
bogdanm 65:5798e58a58b1 1207 #define I2C_SLTH_SSLT_MASK 0xFFu
bogdanm 65:5798e58a58b1 1208 #define I2C_SLTH_SSLT_SHIFT 0
bogdanm 65:5798e58a58b1 1209 #define I2C_SLTH_SSLT(x) (((uint8_t)(((uint8_t)(x))<<I2C_SLTH_SSLT_SHIFT))&I2C_SLTH_SSLT_MASK)
bogdanm 65:5798e58a58b1 1210 /* SLTL Bit Fields */
bogdanm 65:5798e58a58b1 1211 #define I2C_SLTL_SSLT_MASK 0xFFu
bogdanm 65:5798e58a58b1 1212 #define I2C_SLTL_SSLT_SHIFT 0
bogdanm 65:5798e58a58b1 1213 #define I2C_SLTL_SSLT(x) (((uint8_t)(((uint8_t)(x))<<I2C_SLTL_SSLT_SHIFT))&I2C_SLTL_SSLT_MASK)
bogdanm 65:5798e58a58b1 1214
bogdanm 65:5798e58a58b1 1215 /**
bogdanm 65:5798e58a58b1 1216 * @}
bogdanm 65:5798e58a58b1 1217 */ /* end of group I2C_Register_Masks */
bogdanm 65:5798e58a58b1 1218
bogdanm 65:5798e58a58b1 1219
bogdanm 65:5798e58a58b1 1220 /* I2C - Peripheral instance base addresses */
bogdanm 65:5798e58a58b1 1221 /** Peripheral I2C0 base address */
bogdanm 65:5798e58a58b1 1222 #define I2C0_BASE (0x40066000u)
bogdanm 65:5798e58a58b1 1223 /** Peripheral I2C0 base pointer */
bogdanm 65:5798e58a58b1 1224 #define I2C0 ((I2C_Type *)I2C0_BASE)
bogdanm 65:5798e58a58b1 1225 /** Peripheral I2C1 base address */
bogdanm 65:5798e58a58b1 1226 #define I2C1_BASE (0x40067000u)
bogdanm 65:5798e58a58b1 1227 /** Peripheral I2C1 base pointer */
bogdanm 65:5798e58a58b1 1228 #define I2C1 ((I2C_Type *)I2C1_BASE)
bogdanm 65:5798e58a58b1 1229 /** Array initializer of I2C peripheral base pointers */
bogdanm 65:5798e58a58b1 1230 #define I2C_BASES { I2C0, I2C1 }
bogdanm 65:5798e58a58b1 1231
bogdanm 65:5798e58a58b1 1232 /**
bogdanm 65:5798e58a58b1 1233 * @}
bogdanm 65:5798e58a58b1 1234 */ /* end of group I2C_Peripheral_Access_Layer */
bogdanm 65:5798e58a58b1 1235
bogdanm 65:5798e58a58b1 1236
bogdanm 65:5798e58a58b1 1237 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 1238 -- LLWU Peripheral Access Layer
bogdanm 65:5798e58a58b1 1239 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 1240
bogdanm 65:5798e58a58b1 1241 /**
bogdanm 65:5798e58a58b1 1242 * @addtogroup LLWU_Peripheral_Access_Layer LLWU Peripheral Access Layer
bogdanm 65:5798e58a58b1 1243 * @{
bogdanm 65:5798e58a58b1 1244 */
bogdanm 65:5798e58a58b1 1245
bogdanm 65:5798e58a58b1 1246 /** LLWU - Register Layout Typedef */
bogdanm 65:5798e58a58b1 1247 typedef struct {
bogdanm 65:5798e58a58b1 1248 __IO uint8_t PE1; /**< LLWU Pin Enable 1 register, offset: 0x0 */
bogdanm 65:5798e58a58b1 1249 __IO uint8_t PE2; /**< LLWU Pin Enable 2 register, offset: 0x1 */
bogdanm 65:5798e58a58b1 1250 __IO uint8_t PE3; /**< LLWU Pin Enable 3 register, offset: 0x2 */
bogdanm 65:5798e58a58b1 1251 __IO uint8_t PE4; /**< LLWU Pin Enable 4 register, offset: 0x3 */
bogdanm 65:5798e58a58b1 1252 __IO uint8_t ME; /**< LLWU Module Enable register, offset: 0x4 */
bogdanm 65:5798e58a58b1 1253 __IO uint8_t F1; /**< LLWU Flag 1 register, offset: 0x5 */
bogdanm 65:5798e58a58b1 1254 __IO uint8_t F2; /**< LLWU Flag 2 register, offset: 0x6 */
bogdanm 65:5798e58a58b1 1255 __I uint8_t F3; /**< LLWU Flag 3 register, offset: 0x7 */
bogdanm 65:5798e58a58b1 1256 __IO uint8_t FILT1; /**< LLWU Pin Filter 1 register, offset: 0x8 */
bogdanm 65:5798e58a58b1 1257 __IO uint8_t FILT2; /**< LLWU Pin Filter 2 register, offset: 0x9 */
bogdanm 65:5798e58a58b1 1258 } LLWU_Type;
bogdanm 65:5798e58a58b1 1259
bogdanm 65:5798e58a58b1 1260 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 1261 -- LLWU Register Masks
bogdanm 65:5798e58a58b1 1262 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 1263
bogdanm 65:5798e58a58b1 1264 /**
bogdanm 65:5798e58a58b1 1265 * @addtogroup LLWU_Register_Masks LLWU Register Masks
bogdanm 65:5798e58a58b1 1266 * @{
bogdanm 65:5798e58a58b1 1267 */
bogdanm 65:5798e58a58b1 1268
bogdanm 65:5798e58a58b1 1269 /* PE1 Bit Fields */
bogdanm 65:5798e58a58b1 1270 #define LLWU_PE1_WUPE0_MASK 0x3u
bogdanm 65:5798e58a58b1 1271 #define LLWU_PE1_WUPE0_SHIFT 0
bogdanm 65:5798e58a58b1 1272 #define LLWU_PE1_WUPE0(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE1_WUPE0_SHIFT))&LLWU_PE1_WUPE0_MASK)
bogdanm 65:5798e58a58b1 1273 #define LLWU_PE1_WUPE1_MASK 0xCu
bogdanm 65:5798e58a58b1 1274 #define LLWU_PE1_WUPE1_SHIFT 2
bogdanm 65:5798e58a58b1 1275 #define LLWU_PE1_WUPE1(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE1_WUPE1_SHIFT))&LLWU_PE1_WUPE1_MASK)
bogdanm 65:5798e58a58b1 1276 #define LLWU_PE1_WUPE2_MASK 0x30u
bogdanm 65:5798e58a58b1 1277 #define LLWU_PE1_WUPE2_SHIFT 4
bogdanm 65:5798e58a58b1 1278 #define LLWU_PE1_WUPE2(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE1_WUPE2_SHIFT))&LLWU_PE1_WUPE2_MASK)
bogdanm 65:5798e58a58b1 1279 #define LLWU_PE1_WUPE3_MASK 0xC0u
bogdanm 65:5798e58a58b1 1280 #define LLWU_PE1_WUPE3_SHIFT 6
bogdanm 65:5798e58a58b1 1281 #define LLWU_PE1_WUPE3(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE1_WUPE3_SHIFT))&LLWU_PE1_WUPE3_MASK)
bogdanm 65:5798e58a58b1 1282 /* PE2 Bit Fields */
bogdanm 65:5798e58a58b1 1283 #define LLWU_PE2_WUPE4_MASK 0x3u
bogdanm 65:5798e58a58b1 1284 #define LLWU_PE2_WUPE4_SHIFT 0
bogdanm 65:5798e58a58b1 1285 #define LLWU_PE2_WUPE4(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE2_WUPE4_SHIFT))&LLWU_PE2_WUPE4_MASK)
bogdanm 65:5798e58a58b1 1286 #define LLWU_PE2_WUPE5_MASK 0xCu
bogdanm 65:5798e58a58b1 1287 #define LLWU_PE2_WUPE5_SHIFT 2
bogdanm 65:5798e58a58b1 1288 #define LLWU_PE2_WUPE5(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE2_WUPE5_SHIFT))&LLWU_PE2_WUPE5_MASK)
bogdanm 65:5798e58a58b1 1289 #define LLWU_PE2_WUPE6_MASK 0x30u
bogdanm 65:5798e58a58b1 1290 #define LLWU_PE2_WUPE6_SHIFT 4
bogdanm 65:5798e58a58b1 1291 #define LLWU_PE2_WUPE6(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE2_WUPE6_SHIFT))&LLWU_PE2_WUPE6_MASK)
bogdanm 65:5798e58a58b1 1292 #define LLWU_PE2_WUPE7_MASK 0xC0u
bogdanm 65:5798e58a58b1 1293 #define LLWU_PE2_WUPE7_SHIFT 6
bogdanm 65:5798e58a58b1 1294 #define LLWU_PE2_WUPE7(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE2_WUPE7_SHIFT))&LLWU_PE2_WUPE7_MASK)
bogdanm 65:5798e58a58b1 1295 /* PE3 Bit Fields */
bogdanm 65:5798e58a58b1 1296 #define LLWU_PE3_WUPE8_MASK 0x3u
bogdanm 65:5798e58a58b1 1297 #define LLWU_PE3_WUPE8_SHIFT 0
bogdanm 65:5798e58a58b1 1298 #define LLWU_PE3_WUPE8(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE3_WUPE8_SHIFT))&LLWU_PE3_WUPE8_MASK)
bogdanm 65:5798e58a58b1 1299 #define LLWU_PE3_WUPE9_MASK 0xCu
bogdanm 65:5798e58a58b1 1300 #define LLWU_PE3_WUPE9_SHIFT 2
bogdanm 65:5798e58a58b1 1301 #define LLWU_PE3_WUPE9(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE3_WUPE9_SHIFT))&LLWU_PE3_WUPE9_MASK)
bogdanm 65:5798e58a58b1 1302 #define LLWU_PE3_WUPE10_MASK 0x30u
bogdanm 65:5798e58a58b1 1303 #define LLWU_PE3_WUPE10_SHIFT 4
bogdanm 65:5798e58a58b1 1304 #define LLWU_PE3_WUPE10(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE3_WUPE10_SHIFT))&LLWU_PE3_WUPE10_MASK)
bogdanm 65:5798e58a58b1 1305 #define LLWU_PE3_WUPE11_MASK 0xC0u
bogdanm 65:5798e58a58b1 1306 #define LLWU_PE3_WUPE11_SHIFT 6
bogdanm 65:5798e58a58b1 1307 #define LLWU_PE3_WUPE11(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE3_WUPE11_SHIFT))&LLWU_PE3_WUPE11_MASK)
bogdanm 65:5798e58a58b1 1308 /* PE4 Bit Fields */
bogdanm 65:5798e58a58b1 1309 #define LLWU_PE4_WUPE12_MASK 0x3u
bogdanm 65:5798e58a58b1 1310 #define LLWU_PE4_WUPE12_SHIFT 0
bogdanm 65:5798e58a58b1 1311 #define LLWU_PE4_WUPE12(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE4_WUPE12_SHIFT))&LLWU_PE4_WUPE12_MASK)
bogdanm 65:5798e58a58b1 1312 #define LLWU_PE4_WUPE13_MASK 0xCu
bogdanm 65:5798e58a58b1 1313 #define LLWU_PE4_WUPE13_SHIFT 2
bogdanm 65:5798e58a58b1 1314 #define LLWU_PE4_WUPE13(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE4_WUPE13_SHIFT))&LLWU_PE4_WUPE13_MASK)
bogdanm 65:5798e58a58b1 1315 #define LLWU_PE4_WUPE14_MASK 0x30u
bogdanm 65:5798e58a58b1 1316 #define LLWU_PE4_WUPE14_SHIFT 4
bogdanm 65:5798e58a58b1 1317 #define LLWU_PE4_WUPE14(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE4_WUPE14_SHIFT))&LLWU_PE4_WUPE14_MASK)
bogdanm 65:5798e58a58b1 1318 #define LLWU_PE4_WUPE15_MASK 0xC0u
bogdanm 65:5798e58a58b1 1319 #define LLWU_PE4_WUPE15_SHIFT 6
bogdanm 65:5798e58a58b1 1320 #define LLWU_PE4_WUPE15(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE4_WUPE15_SHIFT))&LLWU_PE4_WUPE15_MASK)
bogdanm 65:5798e58a58b1 1321 /* ME Bit Fields */
bogdanm 65:5798e58a58b1 1322 #define LLWU_ME_WUME0_MASK 0x1u
bogdanm 65:5798e58a58b1 1323 #define LLWU_ME_WUME0_SHIFT 0
bogdanm 65:5798e58a58b1 1324 #define LLWU_ME_WUME1_MASK 0x2u
bogdanm 65:5798e58a58b1 1325 #define LLWU_ME_WUME1_SHIFT 1
bogdanm 65:5798e58a58b1 1326 #define LLWU_ME_WUME2_MASK 0x4u
bogdanm 65:5798e58a58b1 1327 #define LLWU_ME_WUME2_SHIFT 2
bogdanm 65:5798e58a58b1 1328 #define LLWU_ME_WUME3_MASK 0x8u
bogdanm 65:5798e58a58b1 1329 #define LLWU_ME_WUME3_SHIFT 3
bogdanm 65:5798e58a58b1 1330 #define LLWU_ME_WUME4_MASK 0x10u
bogdanm 65:5798e58a58b1 1331 #define LLWU_ME_WUME4_SHIFT 4
bogdanm 65:5798e58a58b1 1332 #define LLWU_ME_WUME5_MASK 0x20u
bogdanm 65:5798e58a58b1 1333 #define LLWU_ME_WUME5_SHIFT 5
bogdanm 65:5798e58a58b1 1334 #define LLWU_ME_WUME6_MASK 0x40u
bogdanm 65:5798e58a58b1 1335 #define LLWU_ME_WUME6_SHIFT 6
bogdanm 65:5798e58a58b1 1336 #define LLWU_ME_WUME7_MASK 0x80u
bogdanm 65:5798e58a58b1 1337 #define LLWU_ME_WUME7_SHIFT 7
bogdanm 65:5798e58a58b1 1338 /* F1 Bit Fields */
bogdanm 65:5798e58a58b1 1339 #define LLWU_F1_WUF0_MASK 0x1u
bogdanm 65:5798e58a58b1 1340 #define LLWU_F1_WUF0_SHIFT 0
bogdanm 65:5798e58a58b1 1341 #define LLWU_F1_WUF1_MASK 0x2u
bogdanm 65:5798e58a58b1 1342 #define LLWU_F1_WUF1_SHIFT 1
bogdanm 65:5798e58a58b1 1343 #define LLWU_F1_WUF2_MASK 0x4u
bogdanm 65:5798e58a58b1 1344 #define LLWU_F1_WUF2_SHIFT 2
bogdanm 65:5798e58a58b1 1345 #define LLWU_F1_WUF3_MASK 0x8u
bogdanm 65:5798e58a58b1 1346 #define LLWU_F1_WUF3_SHIFT 3
bogdanm 65:5798e58a58b1 1347 #define LLWU_F1_WUF4_MASK 0x10u
bogdanm 65:5798e58a58b1 1348 #define LLWU_F1_WUF4_SHIFT 4
bogdanm 65:5798e58a58b1 1349 #define LLWU_F1_WUF5_MASK 0x20u
bogdanm 65:5798e58a58b1 1350 #define LLWU_F1_WUF5_SHIFT 5
bogdanm 65:5798e58a58b1 1351 #define LLWU_F1_WUF6_MASK 0x40u
bogdanm 65:5798e58a58b1 1352 #define LLWU_F1_WUF6_SHIFT 6
bogdanm 65:5798e58a58b1 1353 #define LLWU_F1_WUF7_MASK 0x80u
bogdanm 65:5798e58a58b1 1354 #define LLWU_F1_WUF7_SHIFT 7
bogdanm 65:5798e58a58b1 1355 /* F2 Bit Fields */
bogdanm 65:5798e58a58b1 1356 #define LLWU_F2_WUF8_MASK 0x1u
bogdanm 65:5798e58a58b1 1357 #define LLWU_F2_WUF8_SHIFT 0
bogdanm 65:5798e58a58b1 1358 #define LLWU_F2_WUF9_MASK 0x2u
bogdanm 65:5798e58a58b1 1359 #define LLWU_F2_WUF9_SHIFT 1
bogdanm 65:5798e58a58b1 1360 #define LLWU_F2_WUF10_MASK 0x4u
bogdanm 65:5798e58a58b1 1361 #define LLWU_F2_WUF10_SHIFT 2
bogdanm 65:5798e58a58b1 1362 #define LLWU_F2_WUF11_MASK 0x8u
bogdanm 65:5798e58a58b1 1363 #define LLWU_F2_WUF11_SHIFT 3
bogdanm 65:5798e58a58b1 1364 #define LLWU_F2_WUF12_MASK 0x10u
bogdanm 65:5798e58a58b1 1365 #define LLWU_F2_WUF12_SHIFT 4
bogdanm 65:5798e58a58b1 1366 #define LLWU_F2_WUF13_MASK 0x20u
bogdanm 65:5798e58a58b1 1367 #define LLWU_F2_WUF13_SHIFT 5
bogdanm 65:5798e58a58b1 1368 #define LLWU_F2_WUF14_MASK 0x40u
bogdanm 65:5798e58a58b1 1369 #define LLWU_F2_WUF14_SHIFT 6
bogdanm 65:5798e58a58b1 1370 #define LLWU_F2_WUF15_MASK 0x80u
bogdanm 65:5798e58a58b1 1371 #define LLWU_F2_WUF15_SHIFT 7
bogdanm 65:5798e58a58b1 1372 /* F3 Bit Fields */
bogdanm 65:5798e58a58b1 1373 #define LLWU_F3_MWUF0_MASK 0x1u
bogdanm 65:5798e58a58b1 1374 #define LLWU_F3_MWUF0_SHIFT 0
bogdanm 65:5798e58a58b1 1375 #define LLWU_F3_MWUF1_MASK 0x2u
bogdanm 65:5798e58a58b1 1376 #define LLWU_F3_MWUF1_SHIFT 1
bogdanm 65:5798e58a58b1 1377 #define LLWU_F3_MWUF2_MASK 0x4u
bogdanm 65:5798e58a58b1 1378 #define LLWU_F3_MWUF2_SHIFT 2
bogdanm 65:5798e58a58b1 1379 #define LLWU_F3_MWUF3_MASK 0x8u
bogdanm 65:5798e58a58b1 1380 #define LLWU_F3_MWUF3_SHIFT 3
bogdanm 65:5798e58a58b1 1381 #define LLWU_F3_MWUF4_MASK 0x10u
bogdanm 65:5798e58a58b1 1382 #define LLWU_F3_MWUF4_SHIFT 4
bogdanm 65:5798e58a58b1 1383 #define LLWU_F3_MWUF5_MASK 0x20u
bogdanm 65:5798e58a58b1 1384 #define LLWU_F3_MWUF5_SHIFT 5
bogdanm 65:5798e58a58b1 1385 #define LLWU_F3_MWUF6_MASK 0x40u
bogdanm 65:5798e58a58b1 1386 #define LLWU_F3_MWUF6_SHIFT 6
bogdanm 65:5798e58a58b1 1387 #define LLWU_F3_MWUF7_MASK 0x80u
bogdanm 65:5798e58a58b1 1388 #define LLWU_F3_MWUF7_SHIFT 7
bogdanm 65:5798e58a58b1 1389 /* FILT1 Bit Fields */
bogdanm 65:5798e58a58b1 1390 #define LLWU_FILT1_FILTSEL_MASK 0xFu
bogdanm 65:5798e58a58b1 1391 #define LLWU_FILT1_FILTSEL_SHIFT 0
bogdanm 65:5798e58a58b1 1392 #define LLWU_FILT1_FILTSEL(x) (((uint8_t)(((uint8_t)(x))<<LLWU_FILT1_FILTSEL_SHIFT))&LLWU_FILT1_FILTSEL_MASK)
bogdanm 65:5798e58a58b1 1393 #define LLWU_FILT1_FILTE_MASK 0x60u
bogdanm 65:5798e58a58b1 1394 #define LLWU_FILT1_FILTE_SHIFT 5
bogdanm 65:5798e58a58b1 1395 #define LLWU_FILT1_FILTE(x) (((uint8_t)(((uint8_t)(x))<<LLWU_FILT1_FILTE_SHIFT))&LLWU_FILT1_FILTE_MASK)
bogdanm 65:5798e58a58b1 1396 #define LLWU_FILT1_FILTF_MASK 0x80u
bogdanm 65:5798e58a58b1 1397 #define LLWU_FILT1_FILTF_SHIFT 7
bogdanm 65:5798e58a58b1 1398 /* FILT2 Bit Fields */
bogdanm 65:5798e58a58b1 1399 #define LLWU_FILT2_FILTSEL_MASK 0xFu
bogdanm 65:5798e58a58b1 1400 #define LLWU_FILT2_FILTSEL_SHIFT 0
bogdanm 65:5798e58a58b1 1401 #define LLWU_FILT2_FILTSEL(x) (((uint8_t)(((uint8_t)(x))<<LLWU_FILT2_FILTSEL_SHIFT))&LLWU_FILT2_FILTSEL_MASK)
bogdanm 65:5798e58a58b1 1402 #define LLWU_FILT2_FILTE_MASK 0x60u
bogdanm 65:5798e58a58b1 1403 #define LLWU_FILT2_FILTE_SHIFT 5
bogdanm 65:5798e58a58b1 1404 #define LLWU_FILT2_FILTE(x) (((uint8_t)(((uint8_t)(x))<<LLWU_FILT2_FILTE_SHIFT))&LLWU_FILT2_FILTE_MASK)
bogdanm 65:5798e58a58b1 1405 #define LLWU_FILT2_FILTF_MASK 0x80u
bogdanm 65:5798e58a58b1 1406 #define LLWU_FILT2_FILTF_SHIFT 7
bogdanm 65:5798e58a58b1 1407
bogdanm 65:5798e58a58b1 1408 /**
bogdanm 65:5798e58a58b1 1409 * @}
bogdanm 65:5798e58a58b1 1410 */ /* end of group LLWU_Register_Masks */
bogdanm 65:5798e58a58b1 1411
bogdanm 65:5798e58a58b1 1412
bogdanm 65:5798e58a58b1 1413 /* LLWU - Peripheral instance base addresses */
bogdanm 65:5798e58a58b1 1414 /** Peripheral LLWU base address */
bogdanm 65:5798e58a58b1 1415 #define LLWU_BASE (0x4007C000u)
bogdanm 65:5798e58a58b1 1416 /** Peripheral LLWU base pointer */
bogdanm 65:5798e58a58b1 1417 #define LLWU ((LLWU_Type *)LLWU_BASE)
bogdanm 65:5798e58a58b1 1418 /** Array initializer of LLWU peripheral base pointers */
bogdanm 65:5798e58a58b1 1419 #define LLWU_BASES { LLWU }
bogdanm 65:5798e58a58b1 1420
bogdanm 65:5798e58a58b1 1421 /**
bogdanm 65:5798e58a58b1 1422 * @}
bogdanm 65:5798e58a58b1 1423 */ /* end of group LLWU_Peripheral_Access_Layer */
bogdanm 65:5798e58a58b1 1424
bogdanm 65:5798e58a58b1 1425
bogdanm 65:5798e58a58b1 1426 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 1427 -- LPTMR Peripheral Access Layer
bogdanm 65:5798e58a58b1 1428 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 1429
bogdanm 65:5798e58a58b1 1430 /**
bogdanm 65:5798e58a58b1 1431 * @addtogroup LPTMR_Peripheral_Access_Layer LPTMR Peripheral Access Layer
bogdanm 65:5798e58a58b1 1432 * @{
bogdanm 65:5798e58a58b1 1433 */
bogdanm 65:5798e58a58b1 1434
bogdanm 65:5798e58a58b1 1435 /** LPTMR - Register Layout Typedef */
bogdanm 65:5798e58a58b1 1436 typedef struct {
bogdanm 65:5798e58a58b1 1437 __IO uint32_t CSR; /**< Low Power Timer Control Status Register, offset: 0x0 */
bogdanm 65:5798e58a58b1 1438 __IO uint32_t PSR; /**< Low Power Timer Prescale Register, offset: 0x4 */
bogdanm 65:5798e58a58b1 1439 __IO uint32_t CMR; /**< Low Power Timer Compare Register, offset: 0x8 */
bogdanm 65:5798e58a58b1 1440 __I uint32_t CNR; /**< Low Power Timer Counter Register, offset: 0xC */
bogdanm 65:5798e58a58b1 1441 } LPTMR_Type;
bogdanm 65:5798e58a58b1 1442
bogdanm 65:5798e58a58b1 1443 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 1444 -- LPTMR Register Masks
bogdanm 65:5798e58a58b1 1445 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 1446
bogdanm 65:5798e58a58b1 1447 /**
bogdanm 65:5798e58a58b1 1448 * @addtogroup LPTMR_Register_Masks LPTMR Register Masks
bogdanm 65:5798e58a58b1 1449 * @{
bogdanm 65:5798e58a58b1 1450 */
bogdanm 65:5798e58a58b1 1451
bogdanm 65:5798e58a58b1 1452 /* CSR Bit Fields */
bogdanm 65:5798e58a58b1 1453 #define LPTMR_CSR_TEN_MASK 0x1u
bogdanm 65:5798e58a58b1 1454 #define LPTMR_CSR_TEN_SHIFT 0
bogdanm 65:5798e58a58b1 1455 #define LPTMR_CSR_TMS_MASK 0x2u
bogdanm 65:5798e58a58b1 1456 #define LPTMR_CSR_TMS_SHIFT 1
bogdanm 65:5798e58a58b1 1457 #define LPTMR_CSR_TFC_MASK 0x4u
bogdanm 65:5798e58a58b1 1458 #define LPTMR_CSR_TFC_SHIFT 2
bogdanm 65:5798e58a58b1 1459 #define LPTMR_CSR_TPP_MASK 0x8u
bogdanm 65:5798e58a58b1 1460 #define LPTMR_CSR_TPP_SHIFT 3
bogdanm 65:5798e58a58b1 1461 #define LPTMR_CSR_TPS_MASK 0x30u
bogdanm 65:5798e58a58b1 1462 #define LPTMR_CSR_TPS_SHIFT 4
bogdanm 65:5798e58a58b1 1463 #define LPTMR_CSR_TPS(x) (((uint32_t)(((uint32_t)(x))<<LPTMR_CSR_TPS_SHIFT))&LPTMR_CSR_TPS_MASK)
bogdanm 65:5798e58a58b1 1464 #define LPTMR_CSR_TIE_MASK 0x40u
bogdanm 65:5798e58a58b1 1465 #define LPTMR_CSR_TIE_SHIFT 6
bogdanm 65:5798e58a58b1 1466 #define LPTMR_CSR_TCF_MASK 0x80u
bogdanm 65:5798e58a58b1 1467 #define LPTMR_CSR_TCF_SHIFT 7
bogdanm 65:5798e58a58b1 1468 /* PSR Bit Fields */
bogdanm 65:5798e58a58b1 1469 #define LPTMR_PSR_PCS_MASK 0x3u
bogdanm 65:5798e58a58b1 1470 #define LPTMR_PSR_PCS_SHIFT 0
bogdanm 65:5798e58a58b1 1471 #define LPTMR_PSR_PCS(x) (((uint32_t)(((uint32_t)(x))<<LPTMR_PSR_PCS_SHIFT))&LPTMR_PSR_PCS_MASK)
bogdanm 65:5798e58a58b1 1472 #define LPTMR_PSR_PBYP_MASK 0x4u
bogdanm 65:5798e58a58b1 1473 #define LPTMR_PSR_PBYP_SHIFT 2
bogdanm 65:5798e58a58b1 1474 #define LPTMR_PSR_PRESCALE_MASK 0x78u
bogdanm 65:5798e58a58b1 1475 #define LPTMR_PSR_PRESCALE_SHIFT 3
bogdanm 65:5798e58a58b1 1476 #define LPTMR_PSR_PRESCALE(x) (((uint32_t)(((uint32_t)(x))<<LPTMR_PSR_PRESCALE_SHIFT))&LPTMR_PSR_PRESCALE_MASK)
bogdanm 65:5798e58a58b1 1477 /* CMR Bit Fields */
bogdanm 65:5798e58a58b1 1478 #define LPTMR_CMR_COMPARE_MASK 0xFFFFu
bogdanm 65:5798e58a58b1 1479 #define LPTMR_CMR_COMPARE_SHIFT 0
bogdanm 65:5798e58a58b1 1480 #define LPTMR_CMR_COMPARE(x) (((uint32_t)(((uint32_t)(x))<<LPTMR_CMR_COMPARE_SHIFT))&LPTMR_CMR_COMPARE_MASK)
bogdanm 65:5798e58a58b1 1481 /* CNR Bit Fields */
bogdanm 65:5798e58a58b1 1482 #define LPTMR_CNR_COUNTER_MASK 0xFFFFu
bogdanm 65:5798e58a58b1 1483 #define LPTMR_CNR_COUNTER_SHIFT 0
bogdanm 65:5798e58a58b1 1484 #define LPTMR_CNR_COUNTER(x) (((uint32_t)(((uint32_t)(x))<<LPTMR_CNR_COUNTER_SHIFT))&LPTMR_CNR_COUNTER_MASK)
bogdanm 65:5798e58a58b1 1485
bogdanm 65:5798e58a58b1 1486 /**
bogdanm 65:5798e58a58b1 1487 * @}
bogdanm 65:5798e58a58b1 1488 */ /* end of group LPTMR_Register_Masks */
bogdanm 65:5798e58a58b1 1489
bogdanm 65:5798e58a58b1 1490
bogdanm 65:5798e58a58b1 1491 /* LPTMR - Peripheral instance base addresses */
bogdanm 65:5798e58a58b1 1492 /** Peripheral LPTMR0 base address */
bogdanm 65:5798e58a58b1 1493 #define LPTMR0_BASE (0x40040000u)
bogdanm 65:5798e58a58b1 1494 /** Peripheral LPTMR0 base pointer */
bogdanm 65:5798e58a58b1 1495 #define LPTMR0 ((LPTMR_Type *)LPTMR0_BASE)
bogdanm 65:5798e58a58b1 1496 /** Array initializer of LPTMR peripheral base pointers */
bogdanm 65:5798e58a58b1 1497 #define LPTMR_BASES { LPTMR0 }
bogdanm 65:5798e58a58b1 1498
bogdanm 65:5798e58a58b1 1499 /**
bogdanm 65:5798e58a58b1 1500 * @}
bogdanm 65:5798e58a58b1 1501 */ /* end of group LPTMR_Peripheral_Access_Layer */
bogdanm 65:5798e58a58b1 1502
bogdanm 65:5798e58a58b1 1503
bogdanm 65:5798e58a58b1 1504 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 1505 -- MCG Peripheral Access Layer
bogdanm 65:5798e58a58b1 1506 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 1507
bogdanm 65:5798e58a58b1 1508 /**
bogdanm 65:5798e58a58b1 1509 * @addtogroup MCG_Peripheral_Access_Layer MCG Peripheral Access Layer
bogdanm 65:5798e58a58b1 1510 * @{
bogdanm 65:5798e58a58b1 1511 */
bogdanm 65:5798e58a58b1 1512
bogdanm 65:5798e58a58b1 1513 /** MCG - Register Layout Typedef */
bogdanm 65:5798e58a58b1 1514 typedef struct {
bogdanm 65:5798e58a58b1 1515 __IO uint8_t C1; /**< MCG Control 1 Register, offset: 0x0 */
bogdanm 65:5798e58a58b1 1516 __IO uint8_t C2; /**< MCG Control 2 Register, offset: 0x1 */
bogdanm 65:5798e58a58b1 1517 __IO uint8_t C3; /**< MCG Control 3 Register, offset: 0x2 */
bogdanm 65:5798e58a58b1 1518 __IO uint8_t C4; /**< MCG Control 4 Register, offset: 0x3 */
bogdanm 65:5798e58a58b1 1519 __IO uint8_t C5; /**< MCG Control 5 Register, offset: 0x4 */
bogdanm 65:5798e58a58b1 1520 __IO uint8_t C6; /**< MCG Control 6 Register, offset: 0x5 */
bogdanm 65:5798e58a58b1 1521 __I uint8_t S; /**< MCG Status Register, offset: 0x6 */
bogdanm 65:5798e58a58b1 1522 uint8_t RESERVED_0[1];
bogdanm 65:5798e58a58b1 1523 __IO uint8_t SC; /**< MCG Status and Control Register, offset: 0x8 */
bogdanm 65:5798e58a58b1 1524 uint8_t RESERVED_1[1];
bogdanm 65:5798e58a58b1 1525 __IO uint8_t ATCVH; /**< MCG Auto Trim Compare Value High Register, offset: 0xA */
bogdanm 65:5798e58a58b1 1526 __IO uint8_t ATCVL; /**< MCG Auto Trim Compare Value Low Register, offset: 0xB */
bogdanm 65:5798e58a58b1 1527 __I uint8_t C7; /**< MCG Control 7 Register, offset: 0xC */
bogdanm 65:5798e58a58b1 1528 __IO uint8_t C8; /**< MCG Control 8 Register, offset: 0xD */
bogdanm 65:5798e58a58b1 1529 __I uint8_t C9; /**< MCG Control 9 Register, offset: 0xE */
bogdanm 65:5798e58a58b1 1530 __I uint8_t C10; /**< MCG Control 10 Register, offset: 0xF */
bogdanm 65:5798e58a58b1 1531 } MCG_Type;
bogdanm 65:5798e58a58b1 1532
bogdanm 65:5798e58a58b1 1533 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 1534 -- MCG Register Masks
bogdanm 65:5798e58a58b1 1535 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 1536
bogdanm 65:5798e58a58b1 1537 /**
bogdanm 65:5798e58a58b1 1538 * @addtogroup MCG_Register_Masks MCG Register Masks
bogdanm 65:5798e58a58b1 1539 * @{
bogdanm 65:5798e58a58b1 1540 */
bogdanm 65:5798e58a58b1 1541
bogdanm 65:5798e58a58b1 1542 /* C1 Bit Fields */
bogdanm 65:5798e58a58b1 1543 #define MCG_C1_IREFSTEN_MASK 0x1u
bogdanm 65:5798e58a58b1 1544 #define MCG_C1_IREFSTEN_SHIFT 0
bogdanm 65:5798e58a58b1 1545 #define MCG_C1_IRCLKEN_MASK 0x2u
bogdanm 65:5798e58a58b1 1546 #define MCG_C1_IRCLKEN_SHIFT 1
bogdanm 65:5798e58a58b1 1547 #define MCG_C1_IREFS_MASK 0x4u
bogdanm 65:5798e58a58b1 1548 #define MCG_C1_IREFS_SHIFT 2
bogdanm 65:5798e58a58b1 1549 #define MCG_C1_FRDIV_MASK 0x38u
bogdanm 65:5798e58a58b1 1550 #define MCG_C1_FRDIV_SHIFT 3
bogdanm 65:5798e58a58b1 1551 #define MCG_C1_FRDIV(x) (((uint8_t)(((uint8_t)(x))<<MCG_C1_FRDIV_SHIFT))&MCG_C1_FRDIV_MASK)
bogdanm 65:5798e58a58b1 1552 #define MCG_C1_CLKS_MASK 0xC0u
bogdanm 65:5798e58a58b1 1553 #define MCG_C1_CLKS_SHIFT 6
bogdanm 65:5798e58a58b1 1554 #define MCG_C1_CLKS(x) (((uint8_t)(((uint8_t)(x))<<MCG_C1_CLKS_SHIFT))&MCG_C1_CLKS_MASK)
bogdanm 65:5798e58a58b1 1555 /* C2 Bit Fields */
bogdanm 65:5798e58a58b1 1556 #define MCG_C2_IRCS_MASK 0x1u
bogdanm 65:5798e58a58b1 1557 #define MCG_C2_IRCS_SHIFT 0
bogdanm 65:5798e58a58b1 1558 #define MCG_C2_LP_MASK 0x2u
bogdanm 65:5798e58a58b1 1559 #define MCG_C2_LP_SHIFT 1
bogdanm 65:5798e58a58b1 1560 #define MCG_C2_EREFS0_MASK 0x4u
bogdanm 65:5798e58a58b1 1561 #define MCG_C2_EREFS0_SHIFT 2
bogdanm 65:5798e58a58b1 1562 #define MCG_C2_HGO0_MASK 0x8u
bogdanm 65:5798e58a58b1 1563 #define MCG_C2_HGO0_SHIFT 3
bogdanm 65:5798e58a58b1 1564 #define MCG_C2_RANGE0_MASK 0x30u
bogdanm 65:5798e58a58b1 1565 #define MCG_C2_RANGE0_SHIFT 4
bogdanm 65:5798e58a58b1 1566 #define MCG_C2_RANGE0(x) (((uint8_t)(((uint8_t)(x))<<MCG_C2_RANGE0_SHIFT))&MCG_C2_RANGE0_MASK)
bogdanm 65:5798e58a58b1 1567 #define MCG_C2_LOCRE0_MASK 0x80u
bogdanm 65:5798e58a58b1 1568 #define MCG_C2_LOCRE0_SHIFT 7
bogdanm 65:5798e58a58b1 1569 /* C3 Bit Fields */
bogdanm 65:5798e58a58b1 1570 #define MCG_C3_SCTRIM_MASK 0xFFu
bogdanm 65:5798e58a58b1 1571 #define MCG_C3_SCTRIM_SHIFT 0
bogdanm 65:5798e58a58b1 1572 #define MCG_C3_SCTRIM(x) (((uint8_t)(((uint8_t)(x))<<MCG_C3_SCTRIM_SHIFT))&MCG_C3_SCTRIM_MASK)
bogdanm 65:5798e58a58b1 1573 /* C4 Bit Fields */
bogdanm 65:5798e58a58b1 1574 #define MCG_C4_SCFTRIM_MASK 0x1u
bogdanm 65:5798e58a58b1 1575 #define MCG_C4_SCFTRIM_SHIFT 0
bogdanm 65:5798e58a58b1 1576 #define MCG_C4_FCTRIM_MASK 0x1Eu
bogdanm 65:5798e58a58b1 1577 #define MCG_C4_FCTRIM_SHIFT 1
bogdanm 65:5798e58a58b1 1578 #define MCG_C4_FCTRIM(x) (((uint8_t)(((uint8_t)(x))<<MCG_C4_FCTRIM_SHIFT))&MCG_C4_FCTRIM_MASK)
bogdanm 65:5798e58a58b1 1579 #define MCG_C4_DRST_DRS_MASK 0x60u
bogdanm 65:5798e58a58b1 1580 #define MCG_C4_DRST_DRS_SHIFT 5
bogdanm 65:5798e58a58b1 1581 #define MCG_C4_DRST_DRS(x) (((uint8_t)(((uint8_t)(x))<<MCG_C4_DRST_DRS_SHIFT))&MCG_C4_DRST_DRS_MASK)
bogdanm 65:5798e58a58b1 1582 #define MCG_C4_DMX32_MASK 0x80u
bogdanm 65:5798e58a58b1 1583 #define MCG_C4_DMX32_SHIFT 7
bogdanm 65:5798e58a58b1 1584 /* C5 Bit Fields */
bogdanm 65:5798e58a58b1 1585 #define MCG_C5_PRDIV0_MASK 0x1Fu
bogdanm 65:5798e58a58b1 1586 #define MCG_C5_PRDIV0_SHIFT 0
bogdanm 65:5798e58a58b1 1587 #define MCG_C5_PRDIV0(x) (((uint8_t)(((uint8_t)(x))<<MCG_C5_PRDIV0_SHIFT))&MCG_C5_PRDIV0_MASK)
bogdanm 65:5798e58a58b1 1588 #define MCG_C5_PLLSTEN0_MASK 0x20u
bogdanm 65:5798e58a58b1 1589 #define MCG_C5_PLLSTEN0_SHIFT 5
bogdanm 65:5798e58a58b1 1590 #define MCG_C5_PLLCLKEN0_MASK 0x40u
bogdanm 65:5798e58a58b1 1591 #define MCG_C5_PLLCLKEN0_SHIFT 6
bogdanm 65:5798e58a58b1 1592 /* C6 Bit Fields */
bogdanm 65:5798e58a58b1 1593 #define MCG_C6_VDIV0_MASK 0x1Fu
bogdanm 65:5798e58a58b1 1594 #define MCG_C6_VDIV0_SHIFT 0
bogdanm 65:5798e58a58b1 1595 #define MCG_C6_VDIV0(x) (((uint8_t)(((uint8_t)(x))<<MCG_C6_VDIV0_SHIFT))&MCG_C6_VDIV0_MASK)
bogdanm 65:5798e58a58b1 1596 #define MCG_C6_CME0_MASK 0x20u
bogdanm 65:5798e58a58b1 1597 #define MCG_C6_CME0_SHIFT 5
bogdanm 65:5798e58a58b1 1598 #define MCG_C6_PLLS_MASK 0x40u
bogdanm 65:5798e58a58b1 1599 #define MCG_C6_PLLS_SHIFT 6
bogdanm 65:5798e58a58b1 1600 #define MCG_C6_LOLIE0_MASK 0x80u
bogdanm 65:5798e58a58b1 1601 #define MCG_C6_LOLIE0_SHIFT 7
bogdanm 65:5798e58a58b1 1602 /* S Bit Fields */
bogdanm 65:5798e58a58b1 1603 #define MCG_S_IRCST_MASK 0x1u
bogdanm 65:5798e58a58b1 1604 #define MCG_S_IRCST_SHIFT 0
bogdanm 65:5798e58a58b1 1605 #define MCG_S_OSCINIT0_MASK 0x2u
bogdanm 65:5798e58a58b1 1606 #define MCG_S_OSCINIT0_SHIFT 1
bogdanm 65:5798e58a58b1 1607 #define MCG_S_CLKST_MASK 0xCu
bogdanm 65:5798e58a58b1 1608 #define MCG_S_CLKST_SHIFT 2
bogdanm 65:5798e58a58b1 1609 #define MCG_S_CLKST(x) (((uint8_t)(((uint8_t)(x))<<MCG_S_CLKST_SHIFT))&MCG_S_CLKST_MASK)
bogdanm 65:5798e58a58b1 1610 #define MCG_S_IREFST_MASK 0x10u
bogdanm 65:5798e58a58b1 1611 #define MCG_S_IREFST_SHIFT 4
bogdanm 65:5798e58a58b1 1612 #define MCG_S_PLLST_MASK 0x20u
bogdanm 65:5798e58a58b1 1613 #define MCG_S_PLLST_SHIFT 5
bogdanm 65:5798e58a58b1 1614 #define MCG_S_LOCK0_MASK 0x40u
bogdanm 65:5798e58a58b1 1615 #define MCG_S_LOCK0_SHIFT 6
bogdanm 65:5798e58a58b1 1616 #define MCG_S_LOLS_MASK 0x80u
bogdanm 65:5798e58a58b1 1617 #define MCG_S_LOLS_SHIFT 7
bogdanm 65:5798e58a58b1 1618 /* SC Bit Fields */
bogdanm 65:5798e58a58b1 1619 #define MCG_SC_LOCS0_MASK 0x1u
bogdanm 65:5798e58a58b1 1620 #define MCG_SC_LOCS0_SHIFT 0
bogdanm 65:5798e58a58b1 1621 #define MCG_SC_FCRDIV_MASK 0xEu
bogdanm 65:5798e58a58b1 1622 #define MCG_SC_FCRDIV_SHIFT 1
bogdanm 65:5798e58a58b1 1623 #define MCG_SC_FCRDIV(x) (((uint8_t)(((uint8_t)(x))<<MCG_SC_FCRDIV_SHIFT))&MCG_SC_FCRDIV_MASK)
bogdanm 65:5798e58a58b1 1624 #define MCG_SC_FLTPRSRV_MASK 0x10u
bogdanm 65:5798e58a58b1 1625 #define MCG_SC_FLTPRSRV_SHIFT 4
bogdanm 65:5798e58a58b1 1626 #define MCG_SC_ATMF_MASK 0x20u
bogdanm 65:5798e58a58b1 1627 #define MCG_SC_ATMF_SHIFT 5
bogdanm 65:5798e58a58b1 1628 #define MCG_SC_ATMS_MASK 0x40u
bogdanm 65:5798e58a58b1 1629 #define MCG_SC_ATMS_SHIFT 6
bogdanm 65:5798e58a58b1 1630 #define MCG_SC_ATME_MASK 0x80u
bogdanm 65:5798e58a58b1 1631 #define MCG_SC_ATME_SHIFT 7
bogdanm 65:5798e58a58b1 1632 /* ATCVH Bit Fields */
bogdanm 65:5798e58a58b1 1633 #define MCG_ATCVH_ATCVH_MASK 0xFFu
bogdanm 65:5798e58a58b1 1634 #define MCG_ATCVH_ATCVH_SHIFT 0
bogdanm 65:5798e58a58b1 1635 #define MCG_ATCVH_ATCVH(x) (((uint8_t)(((uint8_t)(x))<<MCG_ATCVH_ATCVH_SHIFT))&MCG_ATCVH_ATCVH_MASK)
bogdanm 65:5798e58a58b1 1636 /* ATCVL Bit Fields */
bogdanm 65:5798e58a58b1 1637 #define MCG_ATCVL_ATCVL_MASK 0xFFu
bogdanm 65:5798e58a58b1 1638 #define MCG_ATCVL_ATCVL_SHIFT 0
bogdanm 65:5798e58a58b1 1639 #define MCG_ATCVL_ATCVL(x) (((uint8_t)(((uint8_t)(x))<<MCG_ATCVL_ATCVL_SHIFT))&MCG_ATCVL_ATCVL_MASK)
bogdanm 65:5798e58a58b1 1640 /* C8 Bit Fields */
bogdanm 65:5798e58a58b1 1641 #define MCG_C8_LOLRE_MASK 0x40u
bogdanm 65:5798e58a58b1 1642 #define MCG_C8_LOLRE_SHIFT 6
bogdanm 65:5798e58a58b1 1643
bogdanm 65:5798e58a58b1 1644 /**
bogdanm 65:5798e58a58b1 1645 * @}
bogdanm 65:5798e58a58b1 1646 */ /* end of group MCG_Register_Masks */
bogdanm 65:5798e58a58b1 1647
bogdanm 65:5798e58a58b1 1648
bogdanm 65:5798e58a58b1 1649 /* MCG - Peripheral instance base addresses */
bogdanm 65:5798e58a58b1 1650 /** Peripheral MCG base address */
bogdanm 65:5798e58a58b1 1651 #define MCG_BASE (0x40064000u)
bogdanm 65:5798e58a58b1 1652 /** Peripheral MCG base pointer */
bogdanm 65:5798e58a58b1 1653 #define MCG ((MCG_Type *)MCG_BASE)
bogdanm 65:5798e58a58b1 1654 /** Array initializer of MCG peripheral base pointers */
bogdanm 65:5798e58a58b1 1655 #define MCG_BASES { MCG }
bogdanm 65:5798e58a58b1 1656
bogdanm 65:5798e58a58b1 1657 /**
bogdanm 65:5798e58a58b1 1658 * @}
bogdanm 65:5798e58a58b1 1659 */ /* end of group MCG_Peripheral_Access_Layer */
bogdanm 65:5798e58a58b1 1660
bogdanm 65:5798e58a58b1 1661
bogdanm 65:5798e58a58b1 1662 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 1663 -- MCM Peripheral Access Layer
bogdanm 65:5798e58a58b1 1664 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 1665
bogdanm 65:5798e58a58b1 1666 /**
bogdanm 65:5798e58a58b1 1667 * @addtogroup MCM_Peripheral_Access_Layer MCM Peripheral Access Layer
bogdanm 65:5798e58a58b1 1668 * @{
bogdanm 65:5798e58a58b1 1669 */
bogdanm 65:5798e58a58b1 1670
bogdanm 65:5798e58a58b1 1671 /** MCM - Register Layout Typedef */
bogdanm 65:5798e58a58b1 1672 typedef struct {
bogdanm 65:5798e58a58b1 1673 uint8_t RESERVED_0[8];
bogdanm 65:5798e58a58b1 1674 __I uint16_t PLASC; /**< Crossbar Switch (AXBS) Slave Configuration, offset: 0x8 */
bogdanm 65:5798e58a58b1 1675 __I uint16_t PLAMC; /**< Crossbar Switch (AXBS) Master Configuration, offset: 0xA */
bogdanm 65:5798e58a58b1 1676 __IO uint32_t PLACR; /**< Platform Control Register, offset: 0xC */
bogdanm 65:5798e58a58b1 1677 uint8_t RESERVED_1[48];
bogdanm 65:5798e58a58b1 1678 __IO uint32_t CPO; /**< Compute Operation Control Register, offset: 0x40 */
bogdanm 65:5798e58a58b1 1679 } MCM_Type;
bogdanm 65:5798e58a58b1 1680
bogdanm 65:5798e58a58b1 1681 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 1682 -- MCM Register Masks
bogdanm 65:5798e58a58b1 1683 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 1684
bogdanm 65:5798e58a58b1 1685 /**
bogdanm 65:5798e58a58b1 1686 * @addtogroup MCM_Register_Masks MCM Register Masks
bogdanm 65:5798e58a58b1 1687 * @{
bogdanm 65:5798e58a58b1 1688 */
bogdanm 65:5798e58a58b1 1689
bogdanm 65:5798e58a58b1 1690 /* PLASC Bit Fields */
bogdanm 65:5798e58a58b1 1691 #define MCM_PLASC_ASC_MASK 0xFFu
bogdanm 65:5798e58a58b1 1692 #define MCM_PLASC_ASC_SHIFT 0
bogdanm 65:5798e58a58b1 1693 #define MCM_PLASC_ASC(x) (((uint16_t)(((uint16_t)(x))<<MCM_PLASC_ASC_SHIFT))&MCM_PLASC_ASC_MASK)
bogdanm 65:5798e58a58b1 1694 /* PLAMC Bit Fields */
bogdanm 65:5798e58a58b1 1695 #define MCM_PLAMC_AMC_MASK 0xFFu
bogdanm 65:5798e58a58b1 1696 #define MCM_PLAMC_AMC_SHIFT 0
bogdanm 65:5798e58a58b1 1697 #define MCM_PLAMC_AMC(x) (((uint16_t)(((uint16_t)(x))<<MCM_PLAMC_AMC_SHIFT))&MCM_PLAMC_AMC_MASK)
bogdanm 65:5798e58a58b1 1698 /* PLACR Bit Fields */
bogdanm 65:5798e58a58b1 1699 #define MCM_PLACR_ARB_MASK 0x200u
bogdanm 65:5798e58a58b1 1700 #define MCM_PLACR_ARB_SHIFT 9
bogdanm 65:5798e58a58b1 1701 #define MCM_PLACR_CFCC_MASK 0x400u
bogdanm 65:5798e58a58b1 1702 #define MCM_PLACR_CFCC_SHIFT 10
bogdanm 65:5798e58a58b1 1703 #define MCM_PLACR_DFCDA_MASK 0x800u
bogdanm 65:5798e58a58b1 1704 #define MCM_PLACR_DFCDA_SHIFT 11
bogdanm 65:5798e58a58b1 1705 #define MCM_PLACR_DFCIC_MASK 0x1000u
bogdanm 65:5798e58a58b1 1706 #define MCM_PLACR_DFCIC_SHIFT 12
bogdanm 65:5798e58a58b1 1707 #define MCM_PLACR_DFCC_MASK 0x2000u
bogdanm 65:5798e58a58b1 1708 #define MCM_PLACR_DFCC_SHIFT 13
bogdanm 65:5798e58a58b1 1709 #define MCM_PLACR_EFDS_MASK 0x4000u
bogdanm 65:5798e58a58b1 1710 #define MCM_PLACR_EFDS_SHIFT 14
bogdanm 65:5798e58a58b1 1711 #define MCM_PLACR_DFCS_MASK 0x8000u
bogdanm 65:5798e58a58b1 1712 #define MCM_PLACR_DFCS_SHIFT 15
bogdanm 65:5798e58a58b1 1713 #define MCM_PLACR_ESFC_MASK 0x10000u
bogdanm 65:5798e58a58b1 1714 #define MCM_PLACR_ESFC_SHIFT 16
bogdanm 65:5798e58a58b1 1715 /* CPO Bit Fields */
bogdanm 65:5798e58a58b1 1716 #define MCM_CPO_CPOREQ_MASK 0x1u
bogdanm 65:5798e58a58b1 1717 #define MCM_CPO_CPOREQ_SHIFT 0
bogdanm 65:5798e58a58b1 1718 #define MCM_CPO_CPOACK_MASK 0x2u
bogdanm 65:5798e58a58b1 1719 #define MCM_CPO_CPOACK_SHIFT 1
bogdanm 65:5798e58a58b1 1720 #define MCM_CPO_CPOWOI_MASK 0x4u
bogdanm 65:5798e58a58b1 1721 #define MCM_CPO_CPOWOI_SHIFT 2
bogdanm 65:5798e58a58b1 1722
bogdanm 65:5798e58a58b1 1723 /**
bogdanm 65:5798e58a58b1 1724 * @}
bogdanm 65:5798e58a58b1 1725 */ /* end of group MCM_Register_Masks */
bogdanm 65:5798e58a58b1 1726
bogdanm 65:5798e58a58b1 1727
bogdanm 65:5798e58a58b1 1728 /* MCM - Peripheral instance base addresses */
bogdanm 65:5798e58a58b1 1729 /** Peripheral MCM base address */
bogdanm 65:5798e58a58b1 1730 #define MCM_BASE (0xF0003000u)
bogdanm 65:5798e58a58b1 1731 /** Peripheral MCM base pointer */
bogdanm 65:5798e58a58b1 1732 #define MCM ((MCM_Type *)MCM_BASE)
bogdanm 65:5798e58a58b1 1733 /** Array initializer of MCM peripheral base pointers */
bogdanm 65:5798e58a58b1 1734 #define MCM_BASES { MCM }
bogdanm 65:5798e58a58b1 1735
bogdanm 65:5798e58a58b1 1736 /**
bogdanm 65:5798e58a58b1 1737 * @}
bogdanm 65:5798e58a58b1 1738 */ /* end of group MCM_Peripheral_Access_Layer */
bogdanm 65:5798e58a58b1 1739
bogdanm 65:5798e58a58b1 1740
bogdanm 65:5798e58a58b1 1741 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 1742 -- MTB Peripheral Access Layer
bogdanm 65:5798e58a58b1 1743 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 1744
bogdanm 65:5798e58a58b1 1745 /**
bogdanm 65:5798e58a58b1 1746 * @addtogroup MTB_Peripheral_Access_Layer MTB Peripheral Access Layer
bogdanm 65:5798e58a58b1 1747 * @{
bogdanm 65:5798e58a58b1 1748 */
bogdanm 65:5798e58a58b1 1749
bogdanm 65:5798e58a58b1 1750 /** MTB - Register Layout Typedef */
bogdanm 65:5798e58a58b1 1751 typedef struct {
bogdanm 65:5798e58a58b1 1752 __IO uint32_t POSITION; /**< MTB Position Register, offset: 0x0 */
bogdanm 65:5798e58a58b1 1753 __IO uint32_t MASTER; /**< MTB Master Register, offset: 0x4 */
bogdanm 65:5798e58a58b1 1754 __IO uint32_t FLOW; /**< MTB Flow Register, offset: 0x8 */
bogdanm 65:5798e58a58b1 1755 __I uint32_t BASE; /**< MTB Base Register, offset: 0xC */
bogdanm 65:5798e58a58b1 1756 uint8_t RESERVED_0[3824];
bogdanm 65:5798e58a58b1 1757 __I uint32_t MODECTRL; /**< Integration Mode Control Register, offset: 0xF00 */
bogdanm 65:5798e58a58b1 1758 uint8_t RESERVED_1[156];
bogdanm 65:5798e58a58b1 1759 __I uint32_t TAGSET; /**< Claim TAG Set Register, offset: 0xFA0 */
bogdanm 65:5798e58a58b1 1760 __I uint32_t TAGCLEAR; /**< Claim TAG Clear Register, offset: 0xFA4 */
bogdanm 65:5798e58a58b1 1761 uint8_t RESERVED_2[8];
bogdanm 65:5798e58a58b1 1762 __I uint32_t LOCKACCESS; /**< Lock Access Register, offset: 0xFB0 */
bogdanm 65:5798e58a58b1 1763 __I uint32_t LOCKSTAT; /**< Lock Status Register, offset: 0xFB4 */
bogdanm 65:5798e58a58b1 1764 __I uint32_t AUTHSTAT; /**< Authentication Status Register, offset: 0xFB8 */
bogdanm 65:5798e58a58b1 1765 __I uint32_t DEVICEARCH; /**< Device Architecture Register, offset: 0xFBC */
bogdanm 65:5798e58a58b1 1766 uint8_t RESERVED_3[8];
bogdanm 65:5798e58a58b1 1767 __I uint32_t DEVICECFG; /**< Device Configuration Register, offset: 0xFC8 */
bogdanm 65:5798e58a58b1 1768 __I uint32_t DEVICETYPID; /**< Device Type Identifier Register, offset: 0xFCC */
bogdanm 65:5798e58a58b1 1769 __I uint32_t PERIPHID[8]; /**< Peripheral ID Register, array offset: 0xFD0, array step: 0x4 */
bogdanm 65:5798e58a58b1 1770 __I uint32_t COMPID[4]; /**< Component ID Register, array offset: 0xFF0, array step: 0x4 */
bogdanm 65:5798e58a58b1 1771 } MTB_Type;
bogdanm 65:5798e58a58b1 1772
bogdanm 65:5798e58a58b1 1773 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 1774 -- MTB Register Masks
bogdanm 65:5798e58a58b1 1775 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 1776
bogdanm 65:5798e58a58b1 1777 /**
bogdanm 65:5798e58a58b1 1778 * @addtogroup MTB_Register_Masks MTB Register Masks
bogdanm 65:5798e58a58b1 1779 * @{
bogdanm 65:5798e58a58b1 1780 */
bogdanm 65:5798e58a58b1 1781
bogdanm 65:5798e58a58b1 1782 /* POSITION Bit Fields */
bogdanm 65:5798e58a58b1 1783 #define MTB_POSITION_WRAP_MASK 0x4u
bogdanm 65:5798e58a58b1 1784 #define MTB_POSITION_WRAP_SHIFT 2
bogdanm 65:5798e58a58b1 1785 #define MTB_POSITION_POINTER_MASK 0xFFFFFFF8u
bogdanm 65:5798e58a58b1 1786 #define MTB_POSITION_POINTER_SHIFT 3
bogdanm 65:5798e58a58b1 1787 #define MTB_POSITION_POINTER(x) (((uint32_t)(((uint32_t)(x))<<MTB_POSITION_POINTER_SHIFT))&MTB_POSITION_POINTER_MASK)
bogdanm 65:5798e58a58b1 1788 /* MASTER Bit Fields */
bogdanm 65:5798e58a58b1 1789 #define MTB_MASTER_MASK_MASK 0x1Fu
bogdanm 65:5798e58a58b1 1790 #define MTB_MASTER_MASK_SHIFT 0
bogdanm 65:5798e58a58b1 1791 #define MTB_MASTER_MASK(x) (((uint32_t)(((uint32_t)(x))<<MTB_MASTER_MASK_SHIFT))&MTB_MASTER_MASK_MASK)
bogdanm 65:5798e58a58b1 1792 #define MTB_MASTER_TSTARTEN_MASK 0x20u
bogdanm 65:5798e58a58b1 1793 #define MTB_MASTER_TSTARTEN_SHIFT 5
bogdanm 65:5798e58a58b1 1794 #define MTB_MASTER_TSTOPEN_MASK 0x40u
bogdanm 65:5798e58a58b1 1795 #define MTB_MASTER_TSTOPEN_SHIFT 6
bogdanm 65:5798e58a58b1 1796 #define MTB_MASTER_SFRWPRIV_MASK 0x80u
bogdanm 65:5798e58a58b1 1797 #define MTB_MASTER_SFRWPRIV_SHIFT 7
bogdanm 65:5798e58a58b1 1798 #define MTB_MASTER_RAMPRIV_MASK 0x100u
bogdanm 65:5798e58a58b1 1799 #define MTB_MASTER_RAMPRIV_SHIFT 8
bogdanm 65:5798e58a58b1 1800 #define MTB_MASTER_HALTREQ_MASK 0x200u
bogdanm 65:5798e58a58b1 1801 #define MTB_MASTER_HALTREQ_SHIFT 9
bogdanm 65:5798e58a58b1 1802 #define MTB_MASTER_EN_MASK 0x80000000u
bogdanm 65:5798e58a58b1 1803 #define MTB_MASTER_EN_SHIFT 31
bogdanm 65:5798e58a58b1 1804 /* FLOW Bit Fields */
bogdanm 65:5798e58a58b1 1805 #define MTB_FLOW_AUTOSTOP_MASK 0x1u
bogdanm 65:5798e58a58b1 1806 #define MTB_FLOW_AUTOSTOP_SHIFT 0
bogdanm 65:5798e58a58b1 1807 #define MTB_FLOW_AUTOHALT_MASK 0x2u
bogdanm 65:5798e58a58b1 1808 #define MTB_FLOW_AUTOHALT_SHIFT 1
bogdanm 65:5798e58a58b1 1809 #define MTB_FLOW_WATERMARK_MASK 0xFFFFFFF8u
bogdanm 65:5798e58a58b1 1810 #define MTB_FLOW_WATERMARK_SHIFT 3
bogdanm 65:5798e58a58b1 1811 #define MTB_FLOW_WATERMARK(x) (((uint32_t)(((uint32_t)(x))<<MTB_FLOW_WATERMARK_SHIFT))&MTB_FLOW_WATERMARK_MASK)
bogdanm 65:5798e58a58b1 1812 /* BASE Bit Fields */
bogdanm 65:5798e58a58b1 1813 #define MTB_BASE_BASEADDR_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 1814 #define MTB_BASE_BASEADDR_SHIFT 0
bogdanm 65:5798e58a58b1 1815 #define MTB_BASE_BASEADDR(x) (((uint32_t)(((uint32_t)(x))<<MTB_BASE_BASEADDR_SHIFT))&MTB_BASE_BASEADDR_MASK)
bogdanm 65:5798e58a58b1 1816 /* MODECTRL Bit Fields */
bogdanm 65:5798e58a58b1 1817 #define MTB_MODECTRL_MODECTRL_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 1818 #define MTB_MODECTRL_MODECTRL_SHIFT 0
bogdanm 65:5798e58a58b1 1819 #define MTB_MODECTRL_MODECTRL(x) (((uint32_t)(((uint32_t)(x))<<MTB_MODECTRL_MODECTRL_SHIFT))&MTB_MODECTRL_MODECTRL_MASK)
bogdanm 65:5798e58a58b1 1820 /* TAGSET Bit Fields */
bogdanm 65:5798e58a58b1 1821 #define MTB_TAGSET_TAGSET_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 1822 #define MTB_TAGSET_TAGSET_SHIFT 0
bogdanm 65:5798e58a58b1 1823 #define MTB_TAGSET_TAGSET(x) (((uint32_t)(((uint32_t)(x))<<MTB_TAGSET_TAGSET_SHIFT))&MTB_TAGSET_TAGSET_MASK)
bogdanm 65:5798e58a58b1 1824 /* TAGCLEAR Bit Fields */
bogdanm 65:5798e58a58b1 1825 #define MTB_TAGCLEAR_TAGCLEAR_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 1826 #define MTB_TAGCLEAR_TAGCLEAR_SHIFT 0
bogdanm 65:5798e58a58b1 1827 #define MTB_TAGCLEAR_TAGCLEAR(x) (((uint32_t)(((uint32_t)(x))<<MTB_TAGCLEAR_TAGCLEAR_SHIFT))&MTB_TAGCLEAR_TAGCLEAR_MASK)
bogdanm 65:5798e58a58b1 1828 /* LOCKACCESS Bit Fields */
bogdanm 65:5798e58a58b1 1829 #define MTB_LOCKACCESS_LOCKACCESS_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 1830 #define MTB_LOCKACCESS_LOCKACCESS_SHIFT 0
bogdanm 65:5798e58a58b1 1831 #define MTB_LOCKACCESS_LOCKACCESS(x) (((uint32_t)(((uint32_t)(x))<<MTB_LOCKACCESS_LOCKACCESS_SHIFT))&MTB_LOCKACCESS_LOCKACCESS_MASK)
bogdanm 65:5798e58a58b1 1832 /* LOCKSTAT Bit Fields */
bogdanm 65:5798e58a58b1 1833 #define MTB_LOCKSTAT_LOCKSTAT_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 1834 #define MTB_LOCKSTAT_LOCKSTAT_SHIFT 0
bogdanm 65:5798e58a58b1 1835 #define MTB_LOCKSTAT_LOCKSTAT(x) (((uint32_t)(((uint32_t)(x))<<MTB_LOCKSTAT_LOCKSTAT_SHIFT))&MTB_LOCKSTAT_LOCKSTAT_MASK)
bogdanm 65:5798e58a58b1 1836 /* AUTHSTAT Bit Fields */
bogdanm 65:5798e58a58b1 1837 #define MTB_AUTHSTAT_BIT0_MASK 0x1u
bogdanm 65:5798e58a58b1 1838 #define MTB_AUTHSTAT_BIT0_SHIFT 0
bogdanm 65:5798e58a58b1 1839 #define MTB_AUTHSTAT_BIT1_MASK 0x2u
bogdanm 65:5798e58a58b1 1840 #define MTB_AUTHSTAT_BIT1_SHIFT 1
bogdanm 65:5798e58a58b1 1841 #define MTB_AUTHSTAT_BIT2_MASK 0x4u
bogdanm 65:5798e58a58b1 1842 #define MTB_AUTHSTAT_BIT2_SHIFT 2
bogdanm 65:5798e58a58b1 1843 #define MTB_AUTHSTAT_BIT3_MASK 0x8u
bogdanm 65:5798e58a58b1 1844 #define MTB_AUTHSTAT_BIT3_SHIFT 3
bogdanm 65:5798e58a58b1 1845 /* DEVICEARCH Bit Fields */
bogdanm 65:5798e58a58b1 1846 #define MTB_DEVICEARCH_DEVICEARCH_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 1847 #define MTB_DEVICEARCH_DEVICEARCH_SHIFT 0
bogdanm 65:5798e58a58b1 1848 #define MTB_DEVICEARCH_DEVICEARCH(x) (((uint32_t)(((uint32_t)(x))<<MTB_DEVICEARCH_DEVICEARCH_SHIFT))&MTB_DEVICEARCH_DEVICEARCH_MASK)
bogdanm 65:5798e58a58b1 1849 /* DEVICECFG Bit Fields */
bogdanm 65:5798e58a58b1 1850 #define MTB_DEVICECFG_DEVICECFG_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 1851 #define MTB_DEVICECFG_DEVICECFG_SHIFT 0
bogdanm 65:5798e58a58b1 1852 #define MTB_DEVICECFG_DEVICECFG(x) (((uint32_t)(((uint32_t)(x))<<MTB_DEVICECFG_DEVICECFG_SHIFT))&MTB_DEVICECFG_DEVICECFG_MASK)
bogdanm 65:5798e58a58b1 1853 /* DEVICETYPID Bit Fields */
bogdanm 65:5798e58a58b1 1854 #define MTB_DEVICETYPID_DEVICETYPID_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 1855 #define MTB_DEVICETYPID_DEVICETYPID_SHIFT 0
bogdanm 65:5798e58a58b1 1856 #define MTB_DEVICETYPID_DEVICETYPID(x) (((uint32_t)(((uint32_t)(x))<<MTB_DEVICETYPID_DEVICETYPID_SHIFT))&MTB_DEVICETYPID_DEVICETYPID_MASK)
bogdanm 65:5798e58a58b1 1857 /* PERIPHID Bit Fields */
bogdanm 65:5798e58a58b1 1858 #define MTB_PERIPHID_PERIPHID_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 1859 #define MTB_PERIPHID_PERIPHID_SHIFT 0
bogdanm 65:5798e58a58b1 1860 #define MTB_PERIPHID_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<MTB_PERIPHID_PERIPHID_SHIFT))&MTB_PERIPHID_PERIPHID_MASK)
bogdanm 65:5798e58a58b1 1861 /* COMPID Bit Fields */
bogdanm 65:5798e58a58b1 1862 #define MTB_COMPID_COMPID_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 1863 #define MTB_COMPID_COMPID_SHIFT 0
bogdanm 65:5798e58a58b1 1864 #define MTB_COMPID_COMPID(x) (((uint32_t)(((uint32_t)(x))<<MTB_COMPID_COMPID_SHIFT))&MTB_COMPID_COMPID_MASK)
bogdanm 65:5798e58a58b1 1865
bogdanm 65:5798e58a58b1 1866 /**
bogdanm 65:5798e58a58b1 1867 * @}
bogdanm 65:5798e58a58b1 1868 */ /* end of group MTB_Register_Masks */
bogdanm 65:5798e58a58b1 1869
bogdanm 65:5798e58a58b1 1870
bogdanm 65:5798e58a58b1 1871 /* MTB - Peripheral instance base addresses */
bogdanm 65:5798e58a58b1 1872 /** Peripheral MTB base address */
bogdanm 65:5798e58a58b1 1873 #define MTB_BASE (0xF0000000u)
bogdanm 65:5798e58a58b1 1874 /** Peripheral MTB base pointer */
bogdanm 65:5798e58a58b1 1875 #define MTB ((MTB_Type *)MTB_BASE)
bogdanm 65:5798e58a58b1 1876 /** Array initializer of MTB peripheral base pointers */
bogdanm 65:5798e58a58b1 1877 #define MTB_BASES { MTB }
bogdanm 65:5798e58a58b1 1878
bogdanm 65:5798e58a58b1 1879 /**
bogdanm 65:5798e58a58b1 1880 * @}
bogdanm 65:5798e58a58b1 1881 */ /* end of group MTB_Peripheral_Access_Layer */
bogdanm 65:5798e58a58b1 1882
bogdanm 65:5798e58a58b1 1883
bogdanm 65:5798e58a58b1 1884 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 1885 -- MTBDWT Peripheral Access Layer
bogdanm 65:5798e58a58b1 1886 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 1887
bogdanm 65:5798e58a58b1 1888 /**
bogdanm 65:5798e58a58b1 1889 * @addtogroup MTBDWT_Peripheral_Access_Layer MTBDWT Peripheral Access Layer
bogdanm 65:5798e58a58b1 1890 * @{
bogdanm 65:5798e58a58b1 1891 */
bogdanm 65:5798e58a58b1 1892
bogdanm 65:5798e58a58b1 1893 /** MTBDWT - Register Layout Typedef */
bogdanm 65:5798e58a58b1 1894 typedef struct {
bogdanm 65:5798e58a58b1 1895 __I uint32_t CTRL; /**< MTB DWT Control Register, offset: 0x0 */
bogdanm 65:5798e58a58b1 1896 uint8_t RESERVED_0[28];
bogdanm 65:5798e58a58b1 1897 struct { /* offset: 0x20, array step: 0x10 */
bogdanm 65:5798e58a58b1 1898 __IO uint32_t COMP; /**< MTB_DWT Comparator Register, array offset: 0x20, array step: 0x10 */
bogdanm 65:5798e58a58b1 1899 __IO uint32_t MASK; /**< MTB_DWT Comparator Mask Register, array offset: 0x24, array step: 0x10 */
bogdanm 65:5798e58a58b1 1900 __IO uint32_t FCT; /**< MTB_DWT Comparator Function Register 0..MTB_DWT Comparator Function Register 1, array offset: 0x28, array step: 0x10 */
bogdanm 65:5798e58a58b1 1901 uint8_t RESERVED_0[4];
bogdanm 65:5798e58a58b1 1902 } COMPARATOR[2];
bogdanm 65:5798e58a58b1 1903 uint8_t RESERVED_1[448];
bogdanm 65:5798e58a58b1 1904 __IO uint32_t TBCTRL; /**< MTB_DWT Trace Buffer Control Register, offset: 0x200 */
bogdanm 65:5798e58a58b1 1905 uint8_t RESERVED_2[3524];
bogdanm 65:5798e58a58b1 1906 __I uint32_t DEVICECFG; /**< Device Configuration Register, offset: 0xFC8 */
bogdanm 65:5798e58a58b1 1907 __I uint32_t DEVICETYPID; /**< Device Type Identifier Register, offset: 0xFCC */
bogdanm 65:5798e58a58b1 1908 __I uint32_t PERIPHID[8]; /**< Peripheral ID Register, array offset: 0xFD0, array step: 0x4 */
bogdanm 65:5798e58a58b1 1909 __I uint32_t COMPID[4]; /**< Component ID Register, array offset: 0xFF0, array step: 0x4 */
bogdanm 65:5798e58a58b1 1910 } MTBDWT_Type;
bogdanm 65:5798e58a58b1 1911
bogdanm 65:5798e58a58b1 1912 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 1913 -- MTBDWT Register Masks
bogdanm 65:5798e58a58b1 1914 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 1915
bogdanm 65:5798e58a58b1 1916 /**
bogdanm 65:5798e58a58b1 1917 * @addtogroup MTBDWT_Register_Masks MTBDWT Register Masks
bogdanm 65:5798e58a58b1 1918 * @{
bogdanm 65:5798e58a58b1 1919 */
bogdanm 65:5798e58a58b1 1920
bogdanm 65:5798e58a58b1 1921 /* CTRL Bit Fields */
bogdanm 65:5798e58a58b1 1922 #define MTBDWT_CTRL_DWTCFGCTRL_MASK 0xFFFFFFFu
bogdanm 65:5798e58a58b1 1923 #define MTBDWT_CTRL_DWTCFGCTRL_SHIFT 0
bogdanm 65:5798e58a58b1 1924 #define MTBDWT_CTRL_DWTCFGCTRL(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_CTRL_DWTCFGCTRL_SHIFT))&MTBDWT_CTRL_DWTCFGCTRL_MASK)
bogdanm 65:5798e58a58b1 1925 #define MTBDWT_CTRL_NUMCMP_MASK 0xF0000000u
bogdanm 65:5798e58a58b1 1926 #define MTBDWT_CTRL_NUMCMP_SHIFT 28
bogdanm 65:5798e58a58b1 1927 #define MTBDWT_CTRL_NUMCMP(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_CTRL_NUMCMP_SHIFT))&MTBDWT_CTRL_NUMCMP_MASK)
bogdanm 65:5798e58a58b1 1928 /* COMP Bit Fields */
bogdanm 65:5798e58a58b1 1929 #define MTBDWT_COMP_COMP_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 1930 #define MTBDWT_COMP_COMP_SHIFT 0
bogdanm 65:5798e58a58b1 1931 #define MTBDWT_COMP_COMP(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_COMP_COMP_SHIFT))&MTBDWT_COMP_COMP_MASK)
bogdanm 65:5798e58a58b1 1932 /* MASK Bit Fields */
bogdanm 65:5798e58a58b1 1933 #define MTBDWT_MASK_MASK_MASK 0x1Fu
bogdanm 65:5798e58a58b1 1934 #define MTBDWT_MASK_MASK_SHIFT 0
bogdanm 65:5798e58a58b1 1935 #define MTBDWT_MASK_MASK(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_MASK_MASK_SHIFT))&MTBDWT_MASK_MASK_MASK)
bogdanm 65:5798e58a58b1 1936 /* FCT Bit Fields */
bogdanm 65:5798e58a58b1 1937 #define MTBDWT_FCT_FUNCTION_MASK 0xFu
bogdanm 65:5798e58a58b1 1938 #define MTBDWT_FCT_FUNCTION_SHIFT 0
bogdanm 65:5798e58a58b1 1939 #define MTBDWT_FCT_FUNCTION(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_FCT_FUNCTION_SHIFT))&MTBDWT_FCT_FUNCTION_MASK)
bogdanm 65:5798e58a58b1 1940 #define MTBDWT_FCT_DATAVMATCH_MASK 0x100u
bogdanm 65:5798e58a58b1 1941 #define MTBDWT_FCT_DATAVMATCH_SHIFT 8
bogdanm 65:5798e58a58b1 1942 #define MTBDWT_FCT_DATAVSIZE_MASK 0xC00u
bogdanm 65:5798e58a58b1 1943 #define MTBDWT_FCT_DATAVSIZE_SHIFT 10
bogdanm 65:5798e58a58b1 1944 #define MTBDWT_FCT_DATAVSIZE(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_FCT_DATAVSIZE_SHIFT))&MTBDWT_FCT_DATAVSIZE_MASK)
bogdanm 65:5798e58a58b1 1945 #define MTBDWT_FCT_DATAVADDR0_MASK 0xF000u
bogdanm 65:5798e58a58b1 1946 #define MTBDWT_FCT_DATAVADDR0_SHIFT 12
bogdanm 65:5798e58a58b1 1947 #define MTBDWT_FCT_DATAVADDR0(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_FCT_DATAVADDR0_SHIFT))&MTBDWT_FCT_DATAVADDR0_MASK)
bogdanm 65:5798e58a58b1 1948 #define MTBDWT_FCT_MATCHED_MASK 0x1000000u
bogdanm 65:5798e58a58b1 1949 #define MTBDWT_FCT_MATCHED_SHIFT 24
bogdanm 65:5798e58a58b1 1950 /* TBCTRL Bit Fields */
bogdanm 65:5798e58a58b1 1951 #define MTBDWT_TBCTRL_ACOMP0_MASK 0x1u
bogdanm 65:5798e58a58b1 1952 #define MTBDWT_TBCTRL_ACOMP0_SHIFT 0
bogdanm 65:5798e58a58b1 1953 #define MTBDWT_TBCTRL_ACOMP1_MASK 0x2u
bogdanm 65:5798e58a58b1 1954 #define MTBDWT_TBCTRL_ACOMP1_SHIFT 1
bogdanm 65:5798e58a58b1 1955 #define MTBDWT_TBCTRL_NUMCOMP_MASK 0xF0000000u
bogdanm 65:5798e58a58b1 1956 #define MTBDWT_TBCTRL_NUMCOMP_SHIFT 28
bogdanm 65:5798e58a58b1 1957 #define MTBDWT_TBCTRL_NUMCOMP(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_TBCTRL_NUMCOMP_SHIFT))&MTBDWT_TBCTRL_NUMCOMP_MASK)
bogdanm 65:5798e58a58b1 1958 /* DEVICECFG Bit Fields */
bogdanm 65:5798e58a58b1 1959 #define MTBDWT_DEVICECFG_DEVICECFG_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 1960 #define MTBDWT_DEVICECFG_DEVICECFG_SHIFT 0
bogdanm 65:5798e58a58b1 1961 #define MTBDWT_DEVICECFG_DEVICECFG(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_DEVICECFG_DEVICECFG_SHIFT))&MTBDWT_DEVICECFG_DEVICECFG_MASK)
bogdanm 65:5798e58a58b1 1962 /* DEVICETYPID Bit Fields */
bogdanm 65:5798e58a58b1 1963 #define MTBDWT_DEVICETYPID_DEVICETYPID_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 1964 #define MTBDWT_DEVICETYPID_DEVICETYPID_SHIFT 0
bogdanm 65:5798e58a58b1 1965 #define MTBDWT_DEVICETYPID_DEVICETYPID(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_DEVICETYPID_DEVICETYPID_SHIFT))&MTBDWT_DEVICETYPID_DEVICETYPID_MASK)
bogdanm 65:5798e58a58b1 1966 /* PERIPHID Bit Fields */
bogdanm 65:5798e58a58b1 1967 #define MTBDWT_PERIPHID_PERIPHID_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 1968 #define MTBDWT_PERIPHID_PERIPHID_SHIFT 0
bogdanm 65:5798e58a58b1 1969 #define MTBDWT_PERIPHID_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_PERIPHID_PERIPHID_SHIFT))&MTBDWT_PERIPHID_PERIPHID_MASK)
bogdanm 65:5798e58a58b1 1970 /* COMPID Bit Fields */
bogdanm 65:5798e58a58b1 1971 #define MTBDWT_COMPID_COMPID_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 1972 #define MTBDWT_COMPID_COMPID_SHIFT 0
bogdanm 65:5798e58a58b1 1973 #define MTBDWT_COMPID_COMPID(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_COMPID_COMPID_SHIFT))&MTBDWT_COMPID_COMPID_MASK)
bogdanm 65:5798e58a58b1 1974
bogdanm 65:5798e58a58b1 1975 /**
bogdanm 65:5798e58a58b1 1976 * @}
bogdanm 65:5798e58a58b1 1977 */ /* end of group MTBDWT_Register_Masks */
bogdanm 65:5798e58a58b1 1978
bogdanm 65:5798e58a58b1 1979
bogdanm 65:5798e58a58b1 1980 /* MTBDWT - Peripheral instance base addresses */
bogdanm 65:5798e58a58b1 1981 /** Peripheral MTBDWT base address */
bogdanm 65:5798e58a58b1 1982 #define MTBDWT_BASE (0xF0001000u)
bogdanm 65:5798e58a58b1 1983 /** Peripheral MTBDWT base pointer */
bogdanm 65:5798e58a58b1 1984 #define MTBDWT ((MTBDWT_Type *)MTBDWT_BASE)
bogdanm 65:5798e58a58b1 1985 /** Array initializer of MTBDWT peripheral base pointers */
bogdanm 65:5798e58a58b1 1986 #define MTBDWT_BASES { MTBDWT }
bogdanm 65:5798e58a58b1 1987
bogdanm 65:5798e58a58b1 1988 /**
bogdanm 65:5798e58a58b1 1989 * @}
bogdanm 65:5798e58a58b1 1990 */ /* end of group MTBDWT_Peripheral_Access_Layer */
bogdanm 65:5798e58a58b1 1991
bogdanm 65:5798e58a58b1 1992
bogdanm 65:5798e58a58b1 1993 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 1994 -- NV Peripheral Access Layer
bogdanm 65:5798e58a58b1 1995 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 1996
bogdanm 65:5798e58a58b1 1997 /**
bogdanm 65:5798e58a58b1 1998 * @addtogroup NV_Peripheral_Access_Layer NV Peripheral Access Layer
bogdanm 65:5798e58a58b1 1999 * @{
bogdanm 65:5798e58a58b1 2000 */
bogdanm 65:5798e58a58b1 2001
bogdanm 65:5798e58a58b1 2002 /** NV - Register Layout Typedef */
bogdanm 65:5798e58a58b1 2003 typedef struct {
bogdanm 65:5798e58a58b1 2004 __I uint8_t BACKKEY3; /**< Backdoor Comparison Key 3., offset: 0x0 */
bogdanm 65:5798e58a58b1 2005 __I uint8_t BACKKEY2; /**< Backdoor Comparison Key 2., offset: 0x1 */
bogdanm 65:5798e58a58b1 2006 __I uint8_t BACKKEY1; /**< Backdoor Comparison Key 1., offset: 0x2 */
bogdanm 65:5798e58a58b1 2007 __I uint8_t BACKKEY0; /**< Backdoor Comparison Key 0., offset: 0x3 */
bogdanm 65:5798e58a58b1 2008 __I uint8_t BACKKEY7; /**< Backdoor Comparison Key 7., offset: 0x4 */
bogdanm 65:5798e58a58b1 2009 __I uint8_t BACKKEY6; /**< Backdoor Comparison Key 6., offset: 0x5 */
bogdanm 65:5798e58a58b1 2010 __I uint8_t BACKKEY5; /**< Backdoor Comparison Key 5., offset: 0x6 */
bogdanm 65:5798e58a58b1 2011 __I uint8_t BACKKEY4; /**< Backdoor Comparison Key 4., offset: 0x7 */
bogdanm 65:5798e58a58b1 2012 __I uint8_t FPROT3; /**< Non-volatile P-Flash Protection 1 - Low Register, offset: 0x8 */
bogdanm 65:5798e58a58b1 2013 __I uint8_t FPROT2; /**< Non-volatile P-Flash Protection 1 - High Register, offset: 0x9 */
bogdanm 65:5798e58a58b1 2014 __I uint8_t FPROT1; /**< Non-volatile P-Flash Protection 0 - Low Register, offset: 0xA */
bogdanm 65:5798e58a58b1 2015 __I uint8_t FPROT0; /**< Non-volatile P-Flash Protection 0 - High Register, offset: 0xB */
bogdanm 65:5798e58a58b1 2016 __I uint8_t FSEC; /**< Non-volatile Flash Security Register, offset: 0xC */
bogdanm 65:5798e58a58b1 2017 __I uint8_t FOPT; /**< Non-volatile Flash Option Register, offset: 0xD */
bogdanm 65:5798e58a58b1 2018 } NV_Type;
bogdanm 65:5798e58a58b1 2019
bogdanm 65:5798e58a58b1 2020 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 2021 -- NV Register Masks
bogdanm 65:5798e58a58b1 2022 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 2023
bogdanm 65:5798e58a58b1 2024 /**
bogdanm 65:5798e58a58b1 2025 * @addtogroup NV_Register_Masks NV Register Masks
bogdanm 65:5798e58a58b1 2026 * @{
bogdanm 65:5798e58a58b1 2027 */
bogdanm 65:5798e58a58b1 2028
bogdanm 65:5798e58a58b1 2029 /* BACKKEY3 Bit Fields */
bogdanm 65:5798e58a58b1 2030 #define NV_BACKKEY3_KEY_MASK 0xFFu
bogdanm 65:5798e58a58b1 2031 #define NV_BACKKEY3_KEY_SHIFT 0
bogdanm 65:5798e58a58b1 2032 #define NV_BACKKEY3_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY3_KEY_SHIFT))&NV_BACKKEY3_KEY_MASK)
bogdanm 65:5798e58a58b1 2033 /* BACKKEY2 Bit Fields */
bogdanm 65:5798e58a58b1 2034 #define NV_BACKKEY2_KEY_MASK 0xFFu
bogdanm 65:5798e58a58b1 2035 #define NV_BACKKEY2_KEY_SHIFT 0
bogdanm 65:5798e58a58b1 2036 #define NV_BACKKEY2_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY2_KEY_SHIFT))&NV_BACKKEY2_KEY_MASK)
bogdanm 65:5798e58a58b1 2037 /* BACKKEY1 Bit Fields */
bogdanm 65:5798e58a58b1 2038 #define NV_BACKKEY1_KEY_MASK 0xFFu
bogdanm 65:5798e58a58b1 2039 #define NV_BACKKEY1_KEY_SHIFT 0
bogdanm 65:5798e58a58b1 2040 #define NV_BACKKEY1_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY1_KEY_SHIFT))&NV_BACKKEY1_KEY_MASK)
bogdanm 65:5798e58a58b1 2041 /* BACKKEY0 Bit Fields */
bogdanm 65:5798e58a58b1 2042 #define NV_BACKKEY0_KEY_MASK 0xFFu
bogdanm 65:5798e58a58b1 2043 #define NV_BACKKEY0_KEY_SHIFT 0
bogdanm 65:5798e58a58b1 2044 #define NV_BACKKEY0_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY0_KEY_SHIFT))&NV_BACKKEY0_KEY_MASK)
bogdanm 65:5798e58a58b1 2045 /* BACKKEY7 Bit Fields */
bogdanm 65:5798e58a58b1 2046 #define NV_BACKKEY7_KEY_MASK 0xFFu
bogdanm 65:5798e58a58b1 2047 #define NV_BACKKEY7_KEY_SHIFT 0
bogdanm 65:5798e58a58b1 2048 #define NV_BACKKEY7_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY7_KEY_SHIFT))&NV_BACKKEY7_KEY_MASK)
bogdanm 65:5798e58a58b1 2049 /* BACKKEY6 Bit Fields */
bogdanm 65:5798e58a58b1 2050 #define NV_BACKKEY6_KEY_MASK 0xFFu
bogdanm 65:5798e58a58b1 2051 #define NV_BACKKEY6_KEY_SHIFT 0
bogdanm 65:5798e58a58b1 2052 #define NV_BACKKEY6_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY6_KEY_SHIFT))&NV_BACKKEY6_KEY_MASK)
bogdanm 65:5798e58a58b1 2053 /* BACKKEY5 Bit Fields */
bogdanm 65:5798e58a58b1 2054 #define NV_BACKKEY5_KEY_MASK 0xFFu
bogdanm 65:5798e58a58b1 2055 #define NV_BACKKEY5_KEY_SHIFT 0
bogdanm 65:5798e58a58b1 2056 #define NV_BACKKEY5_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY5_KEY_SHIFT))&NV_BACKKEY5_KEY_MASK)
bogdanm 65:5798e58a58b1 2057 /* BACKKEY4 Bit Fields */
bogdanm 65:5798e58a58b1 2058 #define NV_BACKKEY4_KEY_MASK 0xFFu
bogdanm 65:5798e58a58b1 2059 #define NV_BACKKEY4_KEY_SHIFT 0
bogdanm 65:5798e58a58b1 2060 #define NV_BACKKEY4_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY4_KEY_SHIFT))&NV_BACKKEY4_KEY_MASK)
bogdanm 65:5798e58a58b1 2061 /* FPROT3 Bit Fields */
bogdanm 65:5798e58a58b1 2062 #define NV_FPROT3_PROT_MASK 0xFFu
bogdanm 65:5798e58a58b1 2063 #define NV_FPROT3_PROT_SHIFT 0
bogdanm 65:5798e58a58b1 2064 #define NV_FPROT3_PROT(x) (((uint8_t)(((uint8_t)(x))<<NV_FPROT3_PROT_SHIFT))&NV_FPROT3_PROT_MASK)
bogdanm 65:5798e58a58b1 2065 /* FPROT2 Bit Fields */
bogdanm 65:5798e58a58b1 2066 #define NV_FPROT2_PROT_MASK 0xFFu
bogdanm 65:5798e58a58b1 2067 #define NV_FPROT2_PROT_SHIFT 0
bogdanm 65:5798e58a58b1 2068 #define NV_FPROT2_PROT(x) (((uint8_t)(((uint8_t)(x))<<NV_FPROT2_PROT_SHIFT))&NV_FPROT2_PROT_MASK)
bogdanm 65:5798e58a58b1 2069 /* FPROT1 Bit Fields */
bogdanm 65:5798e58a58b1 2070 #define NV_FPROT1_PROT_MASK 0xFFu
bogdanm 65:5798e58a58b1 2071 #define NV_FPROT1_PROT_SHIFT 0
bogdanm 65:5798e58a58b1 2072 #define NV_FPROT1_PROT(x) (((uint8_t)(((uint8_t)(x))<<NV_FPROT1_PROT_SHIFT))&NV_FPROT1_PROT_MASK)
bogdanm 65:5798e58a58b1 2073 /* FPROT0 Bit Fields */
bogdanm 65:5798e58a58b1 2074 #define NV_FPROT0_PROT_MASK 0xFFu
bogdanm 65:5798e58a58b1 2075 #define NV_FPROT0_PROT_SHIFT 0
bogdanm 65:5798e58a58b1 2076 #define NV_FPROT0_PROT(x) (((uint8_t)(((uint8_t)(x))<<NV_FPROT0_PROT_SHIFT))&NV_FPROT0_PROT_MASK)
bogdanm 65:5798e58a58b1 2077 /* FSEC Bit Fields */
bogdanm 65:5798e58a58b1 2078 #define NV_FSEC_SEC_MASK 0x3u
bogdanm 65:5798e58a58b1 2079 #define NV_FSEC_SEC_SHIFT 0
bogdanm 65:5798e58a58b1 2080 #define NV_FSEC_SEC(x) (((uint8_t)(((uint8_t)(x))<<NV_FSEC_SEC_SHIFT))&NV_FSEC_SEC_MASK)
bogdanm 65:5798e58a58b1 2081 #define NV_FSEC_FSLACC_MASK 0xCu
bogdanm 65:5798e58a58b1 2082 #define NV_FSEC_FSLACC_SHIFT 2
bogdanm 65:5798e58a58b1 2083 #define NV_FSEC_FSLACC(x) (((uint8_t)(((uint8_t)(x))<<NV_FSEC_FSLACC_SHIFT))&NV_FSEC_FSLACC_MASK)
bogdanm 65:5798e58a58b1 2084 #define NV_FSEC_MEEN_MASK 0x30u
bogdanm 65:5798e58a58b1 2085 #define NV_FSEC_MEEN_SHIFT 4
bogdanm 65:5798e58a58b1 2086 #define NV_FSEC_MEEN(x) (((uint8_t)(((uint8_t)(x))<<NV_FSEC_MEEN_SHIFT))&NV_FSEC_MEEN_MASK)
bogdanm 65:5798e58a58b1 2087 #define NV_FSEC_KEYEN_MASK 0xC0u
bogdanm 65:5798e58a58b1 2088 #define NV_FSEC_KEYEN_SHIFT 6
bogdanm 65:5798e58a58b1 2089 #define NV_FSEC_KEYEN(x) (((uint8_t)(((uint8_t)(x))<<NV_FSEC_KEYEN_SHIFT))&NV_FSEC_KEYEN_MASK)
bogdanm 65:5798e58a58b1 2090 /* FOPT Bit Fields */
bogdanm 65:5798e58a58b1 2091 #define NV_FOPT_LPBOOT0_MASK 0x1u
bogdanm 65:5798e58a58b1 2092 #define NV_FOPT_LPBOOT0_SHIFT 0
bogdanm 65:5798e58a58b1 2093 #define NV_FOPT_NMI_DIS_MASK 0x4u
bogdanm 65:5798e58a58b1 2094 #define NV_FOPT_NMI_DIS_SHIFT 2
bogdanm 65:5798e58a58b1 2095 #define NV_FOPT_RESET_PIN_CFG_MASK 0x8u
bogdanm 65:5798e58a58b1 2096 #define NV_FOPT_RESET_PIN_CFG_SHIFT 3
bogdanm 65:5798e58a58b1 2097 #define NV_FOPT_LPBOOT1_MASK 0x10u
bogdanm 65:5798e58a58b1 2098 #define NV_FOPT_LPBOOT1_SHIFT 4
bogdanm 65:5798e58a58b1 2099 #define NV_FOPT_FAST_INIT_MASK 0x20u
bogdanm 65:5798e58a58b1 2100 #define NV_FOPT_FAST_INIT_SHIFT 5
bogdanm 65:5798e58a58b1 2101
bogdanm 65:5798e58a58b1 2102 /**
bogdanm 65:5798e58a58b1 2103 * @}
bogdanm 65:5798e58a58b1 2104 */ /* end of group NV_Register_Masks */
bogdanm 65:5798e58a58b1 2105
bogdanm 65:5798e58a58b1 2106
bogdanm 65:5798e58a58b1 2107 /* NV - Peripheral instance base addresses */
bogdanm 65:5798e58a58b1 2108 /** Peripheral FTFA_FlashConfig base address */
bogdanm 65:5798e58a58b1 2109 #define FTFA_FlashConfig_BASE (0x400u)
bogdanm 65:5798e58a58b1 2110 /** Peripheral FTFA_FlashConfig base pointer */
bogdanm 65:5798e58a58b1 2111 #define FTFA_FlashConfig ((NV_Type *)FTFA_FlashConfig_BASE)
bogdanm 65:5798e58a58b1 2112 /** Array initializer of NV peripheral base pointers */
bogdanm 65:5798e58a58b1 2113 #define NV_BASES { FTFA_FlashConfig }
bogdanm 65:5798e58a58b1 2114
bogdanm 65:5798e58a58b1 2115 /**
bogdanm 65:5798e58a58b1 2116 * @}
bogdanm 65:5798e58a58b1 2117 */ /* end of group NV_Peripheral_Access_Layer */
bogdanm 65:5798e58a58b1 2118
bogdanm 65:5798e58a58b1 2119
bogdanm 65:5798e58a58b1 2120 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 2121 -- OSC Peripheral Access Layer
bogdanm 65:5798e58a58b1 2122 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 2123
bogdanm 65:5798e58a58b1 2124 /**
bogdanm 65:5798e58a58b1 2125 * @addtogroup OSC_Peripheral_Access_Layer OSC Peripheral Access Layer
bogdanm 65:5798e58a58b1 2126 * @{
bogdanm 65:5798e58a58b1 2127 */
bogdanm 65:5798e58a58b1 2128
bogdanm 65:5798e58a58b1 2129 /** OSC - Register Layout Typedef */
bogdanm 65:5798e58a58b1 2130 typedef struct {
bogdanm 65:5798e58a58b1 2131 __IO uint8_t CR; /**< OSC Control Register, offset: 0x0 */
bogdanm 65:5798e58a58b1 2132 } OSC_Type;
bogdanm 65:5798e58a58b1 2133
bogdanm 65:5798e58a58b1 2134 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 2135 -- OSC Register Masks
bogdanm 65:5798e58a58b1 2136 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 2137
bogdanm 65:5798e58a58b1 2138 /**
bogdanm 65:5798e58a58b1 2139 * @addtogroup OSC_Register_Masks OSC Register Masks
bogdanm 65:5798e58a58b1 2140 * @{
bogdanm 65:5798e58a58b1 2141 */
bogdanm 65:5798e58a58b1 2142
bogdanm 65:5798e58a58b1 2143 /* CR Bit Fields */
bogdanm 65:5798e58a58b1 2144 #define OSC_CR_SC16P_MASK 0x1u
bogdanm 65:5798e58a58b1 2145 #define OSC_CR_SC16P_SHIFT 0
bogdanm 65:5798e58a58b1 2146 #define OSC_CR_SC8P_MASK 0x2u
bogdanm 65:5798e58a58b1 2147 #define OSC_CR_SC8P_SHIFT 1
bogdanm 65:5798e58a58b1 2148 #define OSC_CR_SC4P_MASK 0x4u
bogdanm 65:5798e58a58b1 2149 #define OSC_CR_SC4P_SHIFT 2
bogdanm 65:5798e58a58b1 2150 #define OSC_CR_SC2P_MASK 0x8u
bogdanm 65:5798e58a58b1 2151 #define OSC_CR_SC2P_SHIFT 3
bogdanm 65:5798e58a58b1 2152 #define OSC_CR_EREFSTEN_MASK 0x20u
bogdanm 65:5798e58a58b1 2153 #define OSC_CR_EREFSTEN_SHIFT 5
bogdanm 65:5798e58a58b1 2154 #define OSC_CR_ERCLKEN_MASK 0x80u
bogdanm 65:5798e58a58b1 2155 #define OSC_CR_ERCLKEN_SHIFT 7
bogdanm 65:5798e58a58b1 2156
bogdanm 65:5798e58a58b1 2157 /**
bogdanm 65:5798e58a58b1 2158 * @}
bogdanm 65:5798e58a58b1 2159 */ /* end of group OSC_Register_Masks */
bogdanm 65:5798e58a58b1 2160
bogdanm 65:5798e58a58b1 2161
bogdanm 65:5798e58a58b1 2162 /* OSC - Peripheral instance base addresses */
bogdanm 65:5798e58a58b1 2163 /** Peripheral OSC0 base address */
bogdanm 65:5798e58a58b1 2164 #define OSC0_BASE (0x40065000u)
bogdanm 65:5798e58a58b1 2165 /** Peripheral OSC0 base pointer */
bogdanm 65:5798e58a58b1 2166 #define OSC0 ((OSC_Type *)OSC0_BASE)
bogdanm 65:5798e58a58b1 2167 /** Array initializer of OSC peripheral base pointers */
bogdanm 65:5798e58a58b1 2168 #define OSC_BASES { OSC0 }
bogdanm 65:5798e58a58b1 2169
bogdanm 65:5798e58a58b1 2170 /**
bogdanm 65:5798e58a58b1 2171 * @}
bogdanm 65:5798e58a58b1 2172 */ /* end of group OSC_Peripheral_Access_Layer */
bogdanm 65:5798e58a58b1 2173
bogdanm 65:5798e58a58b1 2174
bogdanm 65:5798e58a58b1 2175 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 2176 -- PIT Peripheral Access Layer
bogdanm 65:5798e58a58b1 2177 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 2178
bogdanm 65:5798e58a58b1 2179 /**
bogdanm 65:5798e58a58b1 2180 * @addtogroup PIT_Peripheral_Access_Layer PIT Peripheral Access Layer
bogdanm 65:5798e58a58b1 2181 * @{
bogdanm 65:5798e58a58b1 2182 */
bogdanm 65:5798e58a58b1 2183
bogdanm 65:5798e58a58b1 2184 /** PIT - Register Layout Typedef */
bogdanm 65:5798e58a58b1 2185 typedef struct {
bogdanm 65:5798e58a58b1 2186 __IO uint32_t MCR; /**< PIT Module Control Register, offset: 0x0 */
bogdanm 65:5798e58a58b1 2187 uint8_t RESERVED_0[220];
bogdanm 65:5798e58a58b1 2188 __I uint32_t LTMR64H; /**< PIT Upper Lifetime Timer Register, offset: 0xE0 */
bogdanm 65:5798e58a58b1 2189 __I uint32_t LTMR64L; /**< PIT Lower Lifetime Timer Register, offset: 0xE4 */
bogdanm 65:5798e58a58b1 2190 uint8_t RESERVED_1[24];
bogdanm 65:5798e58a58b1 2191 struct { /* offset: 0x100, array step: 0x10 */
bogdanm 65:5798e58a58b1 2192 __IO uint32_t LDVAL; /**< Timer Load Value Register, array offset: 0x100, array step: 0x10 */
bogdanm 65:5798e58a58b1 2193 __I uint32_t CVAL; /**< Current Timer Value Register, array offset: 0x104, array step: 0x10 */
bogdanm 65:5798e58a58b1 2194 __IO uint32_t TCTRL; /**< Timer Control Register, array offset: 0x108, array step: 0x10 */
bogdanm 65:5798e58a58b1 2195 __IO uint32_t TFLG; /**< Timer Flag Register, array offset: 0x10C, array step: 0x10 */
bogdanm 65:5798e58a58b1 2196 } CHANNEL[2];
bogdanm 65:5798e58a58b1 2197 } PIT_Type;
bogdanm 65:5798e58a58b1 2198
bogdanm 65:5798e58a58b1 2199 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 2200 -- PIT Register Masks
bogdanm 65:5798e58a58b1 2201 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 2202
bogdanm 65:5798e58a58b1 2203 /**
bogdanm 65:5798e58a58b1 2204 * @addtogroup PIT_Register_Masks PIT Register Masks
bogdanm 65:5798e58a58b1 2205 * @{
bogdanm 65:5798e58a58b1 2206 */
bogdanm 65:5798e58a58b1 2207
bogdanm 65:5798e58a58b1 2208 /* MCR Bit Fields */
bogdanm 65:5798e58a58b1 2209 #define PIT_MCR_FRZ_MASK 0x1u
bogdanm 65:5798e58a58b1 2210 #define PIT_MCR_FRZ_SHIFT 0
bogdanm 65:5798e58a58b1 2211 #define PIT_MCR_MDIS_MASK 0x2u
bogdanm 65:5798e58a58b1 2212 #define PIT_MCR_MDIS_SHIFT 1
bogdanm 65:5798e58a58b1 2213 /* LTMR64H Bit Fields */
bogdanm 65:5798e58a58b1 2214 #define PIT_LTMR64H_LTH_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 2215 #define PIT_LTMR64H_LTH_SHIFT 0
bogdanm 65:5798e58a58b1 2216 #define PIT_LTMR64H_LTH(x) (((uint32_t)(((uint32_t)(x))<<PIT_LTMR64H_LTH_SHIFT))&PIT_LTMR64H_LTH_MASK)
bogdanm 65:5798e58a58b1 2217 /* LTMR64L Bit Fields */
bogdanm 65:5798e58a58b1 2218 #define PIT_LTMR64L_LTL_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 2219 #define PIT_LTMR64L_LTL_SHIFT 0
bogdanm 65:5798e58a58b1 2220 #define PIT_LTMR64L_LTL(x) (((uint32_t)(((uint32_t)(x))<<PIT_LTMR64L_LTL_SHIFT))&PIT_LTMR64L_LTL_MASK)
bogdanm 65:5798e58a58b1 2221 /* LDVAL Bit Fields */
bogdanm 65:5798e58a58b1 2222 #define PIT_LDVAL_TSV_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 2223 #define PIT_LDVAL_TSV_SHIFT 0
bogdanm 65:5798e58a58b1 2224 #define PIT_LDVAL_TSV(x) (((uint32_t)(((uint32_t)(x))<<PIT_LDVAL_TSV_SHIFT))&PIT_LDVAL_TSV_MASK)
bogdanm 65:5798e58a58b1 2225 /* CVAL Bit Fields */
bogdanm 65:5798e58a58b1 2226 #define PIT_CVAL_TVL_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 2227 #define PIT_CVAL_TVL_SHIFT 0
bogdanm 65:5798e58a58b1 2228 #define PIT_CVAL_TVL(x) (((uint32_t)(((uint32_t)(x))<<PIT_CVAL_TVL_SHIFT))&PIT_CVAL_TVL_MASK)
bogdanm 65:5798e58a58b1 2229 /* TCTRL Bit Fields */
bogdanm 65:5798e58a58b1 2230 #define PIT_TCTRL_TEN_MASK 0x1u
bogdanm 65:5798e58a58b1 2231 #define PIT_TCTRL_TEN_SHIFT 0
bogdanm 65:5798e58a58b1 2232 #define PIT_TCTRL_TIE_MASK 0x2u
bogdanm 65:5798e58a58b1 2233 #define PIT_TCTRL_TIE_SHIFT 1
bogdanm 65:5798e58a58b1 2234 #define PIT_TCTRL_CHN_MASK 0x4u
bogdanm 65:5798e58a58b1 2235 #define PIT_TCTRL_CHN_SHIFT 2
bogdanm 65:5798e58a58b1 2236 /* TFLG Bit Fields */
bogdanm 65:5798e58a58b1 2237 #define PIT_TFLG_TIF_MASK 0x1u
bogdanm 65:5798e58a58b1 2238 #define PIT_TFLG_TIF_SHIFT 0
bogdanm 65:5798e58a58b1 2239
bogdanm 65:5798e58a58b1 2240 /**
bogdanm 65:5798e58a58b1 2241 * @}
bogdanm 65:5798e58a58b1 2242 */ /* end of group PIT_Register_Masks */
bogdanm 65:5798e58a58b1 2243
bogdanm 65:5798e58a58b1 2244
bogdanm 65:5798e58a58b1 2245 /* PIT - Peripheral instance base addresses */
bogdanm 65:5798e58a58b1 2246 /** Peripheral PIT base address */
bogdanm 65:5798e58a58b1 2247 #define PIT_BASE (0x40037000u)
bogdanm 65:5798e58a58b1 2248 /** Peripheral PIT base pointer */
bogdanm 65:5798e58a58b1 2249 #define PIT ((PIT_Type *)PIT_BASE)
bogdanm 65:5798e58a58b1 2250 /** Array initializer of PIT peripheral base pointers */
bogdanm 65:5798e58a58b1 2251 #define PIT_BASES { PIT }
bogdanm 65:5798e58a58b1 2252
bogdanm 65:5798e58a58b1 2253 /**
bogdanm 65:5798e58a58b1 2254 * @}
bogdanm 65:5798e58a58b1 2255 */ /* end of group PIT_Peripheral_Access_Layer */
bogdanm 65:5798e58a58b1 2256
bogdanm 65:5798e58a58b1 2257
bogdanm 65:5798e58a58b1 2258 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 2259 -- PMC Peripheral Access Layer
bogdanm 65:5798e58a58b1 2260 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 2261
bogdanm 65:5798e58a58b1 2262 /**
bogdanm 65:5798e58a58b1 2263 * @addtogroup PMC_Peripheral_Access_Layer PMC Peripheral Access Layer
bogdanm 65:5798e58a58b1 2264 * @{
bogdanm 65:5798e58a58b1 2265 */
bogdanm 65:5798e58a58b1 2266
bogdanm 65:5798e58a58b1 2267 /** PMC - Register Layout Typedef */
bogdanm 65:5798e58a58b1 2268 typedef struct {
bogdanm 65:5798e58a58b1 2269 __IO uint8_t LVDSC1; /**< Low Voltage Detect Status And Control 1 register, offset: 0x0 */
bogdanm 65:5798e58a58b1 2270 __IO uint8_t LVDSC2; /**< Low Voltage Detect Status And Control 2 register, offset: 0x1 */
bogdanm 65:5798e58a58b1 2271 __IO uint8_t REGSC; /**< Regulator Status And Control register, offset: 0x2 */
bogdanm 65:5798e58a58b1 2272 } PMC_Type;
bogdanm 65:5798e58a58b1 2273
bogdanm 65:5798e58a58b1 2274 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 2275 -- PMC Register Masks
bogdanm 65:5798e58a58b1 2276 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 2277
bogdanm 65:5798e58a58b1 2278 /**
bogdanm 65:5798e58a58b1 2279 * @addtogroup PMC_Register_Masks PMC Register Masks
bogdanm 65:5798e58a58b1 2280 * @{
bogdanm 65:5798e58a58b1 2281 */
bogdanm 65:5798e58a58b1 2282
bogdanm 65:5798e58a58b1 2283 /* LVDSC1 Bit Fields */
bogdanm 65:5798e58a58b1 2284 #define PMC_LVDSC1_LVDV_MASK 0x3u
bogdanm 65:5798e58a58b1 2285 #define PMC_LVDSC1_LVDV_SHIFT 0
bogdanm 65:5798e58a58b1 2286 #define PMC_LVDSC1_LVDV(x) (((uint8_t)(((uint8_t)(x))<<PMC_LVDSC1_LVDV_SHIFT))&PMC_LVDSC1_LVDV_MASK)
bogdanm 65:5798e58a58b1 2287 #define PMC_LVDSC1_LVDRE_MASK 0x10u
bogdanm 65:5798e58a58b1 2288 #define PMC_LVDSC1_LVDRE_SHIFT 4
bogdanm 65:5798e58a58b1 2289 #define PMC_LVDSC1_LVDIE_MASK 0x20u
bogdanm 65:5798e58a58b1 2290 #define PMC_LVDSC1_LVDIE_SHIFT 5
bogdanm 65:5798e58a58b1 2291 #define PMC_LVDSC1_LVDACK_MASK 0x40u
bogdanm 65:5798e58a58b1 2292 #define PMC_LVDSC1_LVDACK_SHIFT 6
bogdanm 65:5798e58a58b1 2293 #define PMC_LVDSC1_LVDF_MASK 0x80u
bogdanm 65:5798e58a58b1 2294 #define PMC_LVDSC1_LVDF_SHIFT 7
bogdanm 65:5798e58a58b1 2295 /* LVDSC2 Bit Fields */
bogdanm 65:5798e58a58b1 2296 #define PMC_LVDSC2_LVWV_MASK 0x3u
bogdanm 65:5798e58a58b1 2297 #define PMC_LVDSC2_LVWV_SHIFT 0
bogdanm 65:5798e58a58b1 2298 #define PMC_LVDSC2_LVWV(x) (((uint8_t)(((uint8_t)(x))<<PMC_LVDSC2_LVWV_SHIFT))&PMC_LVDSC2_LVWV_MASK)
bogdanm 65:5798e58a58b1 2299 #define PMC_LVDSC2_LVWIE_MASK 0x20u
bogdanm 65:5798e58a58b1 2300 #define PMC_LVDSC2_LVWIE_SHIFT 5
bogdanm 65:5798e58a58b1 2301 #define PMC_LVDSC2_LVWACK_MASK 0x40u
bogdanm 65:5798e58a58b1 2302 #define PMC_LVDSC2_LVWACK_SHIFT 6
bogdanm 65:5798e58a58b1 2303 #define PMC_LVDSC2_LVWF_MASK 0x80u
bogdanm 65:5798e58a58b1 2304 #define PMC_LVDSC2_LVWF_SHIFT 7
bogdanm 65:5798e58a58b1 2305 /* REGSC Bit Fields */
bogdanm 65:5798e58a58b1 2306 #define PMC_REGSC_BGBE_MASK 0x1u
bogdanm 65:5798e58a58b1 2307 #define PMC_REGSC_BGBE_SHIFT 0
bogdanm 65:5798e58a58b1 2308 #define PMC_REGSC_REGONS_MASK 0x4u
bogdanm 65:5798e58a58b1 2309 #define PMC_REGSC_REGONS_SHIFT 2
bogdanm 65:5798e58a58b1 2310 #define PMC_REGSC_ACKISO_MASK 0x8u
bogdanm 65:5798e58a58b1 2311 #define PMC_REGSC_ACKISO_SHIFT 3
bogdanm 65:5798e58a58b1 2312 #define PMC_REGSC_BGEN_MASK 0x10u
bogdanm 65:5798e58a58b1 2313 #define PMC_REGSC_BGEN_SHIFT 4
bogdanm 65:5798e58a58b1 2314
bogdanm 65:5798e58a58b1 2315 /**
bogdanm 65:5798e58a58b1 2316 * @}
bogdanm 65:5798e58a58b1 2317 */ /* end of group PMC_Register_Masks */
bogdanm 65:5798e58a58b1 2318
bogdanm 65:5798e58a58b1 2319
bogdanm 65:5798e58a58b1 2320 /* PMC - Peripheral instance base addresses */
bogdanm 65:5798e58a58b1 2321 /** Peripheral PMC base address */
bogdanm 65:5798e58a58b1 2322 #define PMC_BASE (0x4007D000u)
bogdanm 65:5798e58a58b1 2323 /** Peripheral PMC base pointer */
bogdanm 65:5798e58a58b1 2324 #define PMC ((PMC_Type *)PMC_BASE)
bogdanm 65:5798e58a58b1 2325 /** Array initializer of PMC peripheral base pointers */
bogdanm 65:5798e58a58b1 2326 #define PMC_BASES { PMC }
bogdanm 65:5798e58a58b1 2327
bogdanm 65:5798e58a58b1 2328 /**
bogdanm 65:5798e58a58b1 2329 * @}
bogdanm 65:5798e58a58b1 2330 */ /* end of group PMC_Peripheral_Access_Layer */
bogdanm 65:5798e58a58b1 2331
bogdanm 65:5798e58a58b1 2332
bogdanm 65:5798e58a58b1 2333 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 2334 -- PORT Peripheral Access Layer
bogdanm 65:5798e58a58b1 2335 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 2336
bogdanm 65:5798e58a58b1 2337 /**
bogdanm 65:5798e58a58b1 2338 * @addtogroup PORT_Peripheral_Access_Layer PORT Peripheral Access Layer
bogdanm 65:5798e58a58b1 2339 * @{
bogdanm 65:5798e58a58b1 2340 */
bogdanm 65:5798e58a58b1 2341
bogdanm 65:5798e58a58b1 2342 /** PORT - Register Layout Typedef */
bogdanm 65:5798e58a58b1 2343 typedef struct {
bogdanm 65:5798e58a58b1 2344 __IO uint32_t PCR[32]; /**< Pin Control Register n, array offset: 0x0, array step: 0x4 */
bogdanm 65:5798e58a58b1 2345 __O uint32_t GPCLR; /**< Global Pin Control Low Register, offset: 0x80 */
bogdanm 65:5798e58a58b1 2346 __O uint32_t GPCHR; /**< Global Pin Control High Register, offset: 0x84 */
bogdanm 65:5798e58a58b1 2347 uint8_t RESERVED_0[24];
bogdanm 65:5798e58a58b1 2348 __IO uint32_t ISFR; /**< Interrupt Status Flag Register, offset: 0xA0 */
bogdanm 65:5798e58a58b1 2349 } PORT_Type;
bogdanm 65:5798e58a58b1 2350
bogdanm 65:5798e58a58b1 2351 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 2352 -- PORT Register Masks
bogdanm 65:5798e58a58b1 2353 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 2354
bogdanm 65:5798e58a58b1 2355 /**
bogdanm 65:5798e58a58b1 2356 * @addtogroup PORT_Register_Masks PORT Register Masks
bogdanm 65:5798e58a58b1 2357 * @{
bogdanm 65:5798e58a58b1 2358 */
bogdanm 65:5798e58a58b1 2359
bogdanm 65:5798e58a58b1 2360 /* PCR Bit Fields */
bogdanm 65:5798e58a58b1 2361 #define PORT_PCR_PS_MASK 0x1u
bogdanm 65:5798e58a58b1 2362 #define PORT_PCR_PS_SHIFT 0
bogdanm 65:5798e58a58b1 2363 #define PORT_PCR_PE_MASK 0x2u
bogdanm 65:5798e58a58b1 2364 #define PORT_PCR_PE_SHIFT 1
bogdanm 65:5798e58a58b1 2365 #define PORT_PCR_SRE_MASK 0x4u
bogdanm 65:5798e58a58b1 2366 #define PORT_PCR_SRE_SHIFT 2
bogdanm 65:5798e58a58b1 2367 #define PORT_PCR_PFE_MASK 0x10u
bogdanm 65:5798e58a58b1 2368 #define PORT_PCR_PFE_SHIFT 4
bogdanm 65:5798e58a58b1 2369 #define PORT_PCR_DSE_MASK 0x40u
bogdanm 65:5798e58a58b1 2370 #define PORT_PCR_DSE_SHIFT 6
bogdanm 65:5798e58a58b1 2371 #define PORT_PCR_MUX_MASK 0x700u
bogdanm 65:5798e58a58b1 2372 #define PORT_PCR_MUX_SHIFT 8
bogdanm 65:5798e58a58b1 2373 #define PORT_PCR_MUX(x) (((uint32_t)(((uint32_t)(x))<<PORT_PCR_MUX_SHIFT))&PORT_PCR_MUX_MASK)
bogdanm 65:5798e58a58b1 2374 #define PORT_PCR_IRQC_MASK 0xF0000u
bogdanm 65:5798e58a58b1 2375 #define PORT_PCR_IRQC_SHIFT 16
bogdanm 65:5798e58a58b1 2376 #define PORT_PCR_IRQC(x) (((uint32_t)(((uint32_t)(x))<<PORT_PCR_IRQC_SHIFT))&PORT_PCR_IRQC_MASK)
bogdanm 65:5798e58a58b1 2377 #define PORT_PCR_ISF_MASK 0x1000000u
bogdanm 65:5798e58a58b1 2378 #define PORT_PCR_ISF_SHIFT 24
bogdanm 65:5798e58a58b1 2379 /* GPCLR Bit Fields */
bogdanm 65:5798e58a58b1 2380 #define PORT_GPCLR_GPWD_MASK 0xFFFFu
bogdanm 65:5798e58a58b1 2381 #define PORT_GPCLR_GPWD_SHIFT 0
bogdanm 65:5798e58a58b1 2382 #define PORT_GPCLR_GPWD(x) (((uint32_t)(((uint32_t)(x))<<PORT_GPCLR_GPWD_SHIFT))&PORT_GPCLR_GPWD_MASK)
bogdanm 65:5798e58a58b1 2383 #define PORT_GPCLR_GPWE_MASK 0xFFFF0000u
bogdanm 65:5798e58a58b1 2384 #define PORT_GPCLR_GPWE_SHIFT 16
bogdanm 65:5798e58a58b1 2385 #define PORT_GPCLR_GPWE(x) (((uint32_t)(((uint32_t)(x))<<PORT_GPCLR_GPWE_SHIFT))&PORT_GPCLR_GPWE_MASK)
bogdanm 65:5798e58a58b1 2386 /* GPCHR Bit Fields */
bogdanm 65:5798e58a58b1 2387 #define PORT_GPCHR_GPWD_MASK 0xFFFFu
bogdanm 65:5798e58a58b1 2388 #define PORT_GPCHR_GPWD_SHIFT 0
bogdanm 65:5798e58a58b1 2389 #define PORT_GPCHR_GPWD(x) (((uint32_t)(((uint32_t)(x))<<PORT_GPCHR_GPWD_SHIFT))&PORT_GPCHR_GPWD_MASK)
bogdanm 65:5798e58a58b1 2390 #define PORT_GPCHR_GPWE_MASK 0xFFFF0000u
bogdanm 65:5798e58a58b1 2391 #define PORT_GPCHR_GPWE_SHIFT 16
bogdanm 65:5798e58a58b1 2392 #define PORT_GPCHR_GPWE(x) (((uint32_t)(((uint32_t)(x))<<PORT_GPCHR_GPWE_SHIFT))&PORT_GPCHR_GPWE_MASK)
bogdanm 65:5798e58a58b1 2393 /* ISFR Bit Fields */
bogdanm 65:5798e58a58b1 2394 #define PORT_ISFR_ISF_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 2395 #define PORT_ISFR_ISF_SHIFT 0
bogdanm 65:5798e58a58b1 2396 #define PORT_ISFR_ISF(x) (((uint32_t)(((uint32_t)(x))<<PORT_ISFR_ISF_SHIFT))&PORT_ISFR_ISF_MASK)
bogdanm 65:5798e58a58b1 2397
bogdanm 65:5798e58a58b1 2398 /**
bogdanm 65:5798e58a58b1 2399 * @}
bogdanm 65:5798e58a58b1 2400 */ /* end of group PORT_Register_Masks */
bogdanm 65:5798e58a58b1 2401
bogdanm 65:5798e58a58b1 2402
bogdanm 65:5798e58a58b1 2403 /* PORT - Peripheral instance base addresses */
bogdanm 65:5798e58a58b1 2404 /** Peripheral PORTA base address */
bogdanm 65:5798e58a58b1 2405 #define PORTA_BASE (0x40049000u)
bogdanm 65:5798e58a58b1 2406 /** Peripheral PORTA base pointer */
bogdanm 65:5798e58a58b1 2407 #define PORTA ((PORT_Type *)PORTA_BASE)
bogdanm 65:5798e58a58b1 2408 /** Peripheral PORTB base address */
bogdanm 65:5798e58a58b1 2409 #define PORTB_BASE (0x4004A000u)
bogdanm 65:5798e58a58b1 2410 /** Peripheral PORTB base pointer */
bogdanm 65:5798e58a58b1 2411 #define PORTB ((PORT_Type *)PORTB_BASE)
bogdanm 65:5798e58a58b1 2412 /** Peripheral PORTC base address */
bogdanm 65:5798e58a58b1 2413 #define PORTC_BASE (0x4004B000u)
bogdanm 65:5798e58a58b1 2414 /** Peripheral PORTC base pointer */
bogdanm 65:5798e58a58b1 2415 #define PORTC ((PORT_Type *)PORTC_BASE)
bogdanm 65:5798e58a58b1 2416 /** Peripheral PORTD base address */
bogdanm 65:5798e58a58b1 2417 #define PORTD_BASE (0x4004C000u)
bogdanm 65:5798e58a58b1 2418 /** Peripheral PORTD base pointer */
bogdanm 65:5798e58a58b1 2419 #define PORTD ((PORT_Type *)PORTD_BASE)
bogdanm 65:5798e58a58b1 2420 /** Peripheral PORTE base address */
bogdanm 65:5798e58a58b1 2421 #define PORTE_BASE (0x4004D000u)
bogdanm 65:5798e58a58b1 2422 /** Peripheral PORTE base pointer */
bogdanm 65:5798e58a58b1 2423 #define PORTE ((PORT_Type *)PORTE_BASE)
bogdanm 65:5798e58a58b1 2424 /** Array initializer of PORT peripheral base pointers */
bogdanm 65:5798e58a58b1 2425 #define PORT_BASES { PORTA, PORTB, PORTC, PORTD, PORTE }
bogdanm 65:5798e58a58b1 2426
bogdanm 65:5798e58a58b1 2427 /**
bogdanm 65:5798e58a58b1 2428 * @}
bogdanm 65:5798e58a58b1 2429 */ /* end of group PORT_Peripheral_Access_Layer */
bogdanm 65:5798e58a58b1 2430
bogdanm 65:5798e58a58b1 2431
bogdanm 65:5798e58a58b1 2432 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 2433 -- RCM Peripheral Access Layer
bogdanm 65:5798e58a58b1 2434 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 2435
bogdanm 65:5798e58a58b1 2436 /**
bogdanm 65:5798e58a58b1 2437 * @addtogroup RCM_Peripheral_Access_Layer RCM Peripheral Access Layer
bogdanm 65:5798e58a58b1 2438 * @{
bogdanm 65:5798e58a58b1 2439 */
bogdanm 65:5798e58a58b1 2440
bogdanm 65:5798e58a58b1 2441 /** RCM - Register Layout Typedef */
bogdanm 65:5798e58a58b1 2442 typedef struct {
bogdanm 65:5798e58a58b1 2443 __I uint8_t SRS0; /**< System Reset Status Register 0, offset: 0x0 */
bogdanm 65:5798e58a58b1 2444 __I uint8_t SRS1; /**< System Reset Status Register 1, offset: 0x1 */
bogdanm 65:5798e58a58b1 2445 uint8_t RESERVED_0[2];
bogdanm 65:5798e58a58b1 2446 __IO uint8_t RPFC; /**< Reset Pin Filter Control register, offset: 0x4 */
bogdanm 65:5798e58a58b1 2447 __IO uint8_t RPFW; /**< Reset Pin Filter Width register, offset: 0x5 */
bogdanm 65:5798e58a58b1 2448 } RCM_Type;
bogdanm 65:5798e58a58b1 2449
bogdanm 65:5798e58a58b1 2450 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 2451 -- RCM Register Masks
bogdanm 65:5798e58a58b1 2452 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 2453
bogdanm 65:5798e58a58b1 2454 /**
bogdanm 65:5798e58a58b1 2455 * @addtogroup RCM_Register_Masks RCM Register Masks
bogdanm 65:5798e58a58b1 2456 * @{
bogdanm 65:5798e58a58b1 2457 */
bogdanm 65:5798e58a58b1 2458
bogdanm 65:5798e58a58b1 2459 /* SRS0 Bit Fields */
bogdanm 65:5798e58a58b1 2460 #define RCM_SRS0_WAKEUP_MASK 0x1u
bogdanm 65:5798e58a58b1 2461 #define RCM_SRS0_WAKEUP_SHIFT 0
bogdanm 65:5798e58a58b1 2462 #define RCM_SRS0_LVD_MASK 0x2u
bogdanm 65:5798e58a58b1 2463 #define RCM_SRS0_LVD_SHIFT 1
bogdanm 65:5798e58a58b1 2464 #define RCM_SRS0_LOC_MASK 0x4u
bogdanm 65:5798e58a58b1 2465 #define RCM_SRS0_LOC_SHIFT 2
bogdanm 65:5798e58a58b1 2466 #define RCM_SRS0_LOL_MASK 0x8u
bogdanm 65:5798e58a58b1 2467 #define RCM_SRS0_LOL_SHIFT 3
bogdanm 65:5798e58a58b1 2468 #define RCM_SRS0_WDOG_MASK 0x20u
bogdanm 65:5798e58a58b1 2469 #define RCM_SRS0_WDOG_SHIFT 5
bogdanm 65:5798e58a58b1 2470 #define RCM_SRS0_PIN_MASK 0x40u
bogdanm 65:5798e58a58b1 2471 #define RCM_SRS0_PIN_SHIFT 6
bogdanm 65:5798e58a58b1 2472 #define RCM_SRS0_POR_MASK 0x80u
bogdanm 65:5798e58a58b1 2473 #define RCM_SRS0_POR_SHIFT 7
bogdanm 65:5798e58a58b1 2474 /* SRS1 Bit Fields */
bogdanm 65:5798e58a58b1 2475 #define RCM_SRS1_LOCKUP_MASK 0x2u
bogdanm 65:5798e58a58b1 2476 #define RCM_SRS1_LOCKUP_SHIFT 1
bogdanm 65:5798e58a58b1 2477 #define RCM_SRS1_SW_MASK 0x4u
bogdanm 65:5798e58a58b1 2478 #define RCM_SRS1_SW_SHIFT 2
bogdanm 65:5798e58a58b1 2479 #define RCM_SRS1_MDM_AP_MASK 0x8u
bogdanm 65:5798e58a58b1 2480 #define RCM_SRS1_MDM_AP_SHIFT 3
bogdanm 65:5798e58a58b1 2481 #define RCM_SRS1_SACKERR_MASK 0x20u
bogdanm 65:5798e58a58b1 2482 #define RCM_SRS1_SACKERR_SHIFT 5
bogdanm 65:5798e58a58b1 2483 /* RPFC Bit Fields */
bogdanm 65:5798e58a58b1 2484 #define RCM_RPFC_RSTFLTSRW_MASK 0x3u
bogdanm 65:5798e58a58b1 2485 #define RCM_RPFC_RSTFLTSRW_SHIFT 0
bogdanm 65:5798e58a58b1 2486 #define RCM_RPFC_RSTFLTSRW(x) (((uint8_t)(((uint8_t)(x))<<RCM_RPFC_RSTFLTSRW_SHIFT))&RCM_RPFC_RSTFLTSRW_MASK)
bogdanm 65:5798e58a58b1 2487 #define RCM_RPFC_RSTFLTSS_MASK 0x4u
bogdanm 65:5798e58a58b1 2488 #define RCM_RPFC_RSTFLTSS_SHIFT 2
bogdanm 65:5798e58a58b1 2489 /* RPFW Bit Fields */
bogdanm 65:5798e58a58b1 2490 #define RCM_RPFW_RSTFLTSEL_MASK 0x1Fu
bogdanm 65:5798e58a58b1 2491 #define RCM_RPFW_RSTFLTSEL_SHIFT 0
bogdanm 65:5798e58a58b1 2492 #define RCM_RPFW_RSTFLTSEL(x) (((uint8_t)(((uint8_t)(x))<<RCM_RPFW_RSTFLTSEL_SHIFT))&RCM_RPFW_RSTFLTSEL_MASK)
bogdanm 65:5798e58a58b1 2493
bogdanm 65:5798e58a58b1 2494 /**
bogdanm 65:5798e58a58b1 2495 * @}
bogdanm 65:5798e58a58b1 2496 */ /* end of group RCM_Register_Masks */
bogdanm 65:5798e58a58b1 2497
bogdanm 65:5798e58a58b1 2498
bogdanm 65:5798e58a58b1 2499 /* RCM - Peripheral instance base addresses */
bogdanm 65:5798e58a58b1 2500 /** Peripheral RCM base address */
bogdanm 65:5798e58a58b1 2501 #define RCM_BASE (0x4007F000u)
bogdanm 65:5798e58a58b1 2502 /** Peripheral RCM base pointer */
bogdanm 65:5798e58a58b1 2503 #define RCM ((RCM_Type *)RCM_BASE)
bogdanm 65:5798e58a58b1 2504 /** Array initializer of RCM peripheral base pointers */
bogdanm 65:5798e58a58b1 2505 #define RCM_BASES { RCM }
bogdanm 65:5798e58a58b1 2506
bogdanm 65:5798e58a58b1 2507 /**
bogdanm 65:5798e58a58b1 2508 * @}
bogdanm 65:5798e58a58b1 2509 */ /* end of group RCM_Peripheral_Access_Layer */
bogdanm 65:5798e58a58b1 2510
bogdanm 65:5798e58a58b1 2511
bogdanm 65:5798e58a58b1 2512 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 2513 -- ROM Peripheral Access Layer
bogdanm 65:5798e58a58b1 2514 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 2515
bogdanm 65:5798e58a58b1 2516 /**
bogdanm 65:5798e58a58b1 2517 * @addtogroup ROM_Peripheral_Access_Layer ROM Peripheral Access Layer
bogdanm 65:5798e58a58b1 2518 * @{
bogdanm 65:5798e58a58b1 2519 */
bogdanm 65:5798e58a58b1 2520
bogdanm 65:5798e58a58b1 2521 /** ROM - Register Layout Typedef */
bogdanm 65:5798e58a58b1 2522 typedef struct {
bogdanm 65:5798e58a58b1 2523 __I uint32_t ENTRY[3]; /**< Entry, array offset: 0x0, array step: 0x4 */
bogdanm 65:5798e58a58b1 2524 __I uint32_t TABLEMARK; /**< End of Table Marker Register, offset: 0xC */
bogdanm 65:5798e58a58b1 2525 uint8_t RESERVED_0[4028];
bogdanm 65:5798e58a58b1 2526 __I uint32_t SYSACCESS; /**< System Access Register, offset: 0xFCC */
bogdanm 65:5798e58a58b1 2527 __I uint32_t PERIPHID4; /**< Peripheral ID Register, offset: 0xFD0 */
bogdanm 65:5798e58a58b1 2528 __I uint32_t PERIPHID5; /**< Peripheral ID Register, offset: 0xFD4 */
bogdanm 65:5798e58a58b1 2529 __I uint32_t PERIPHID6; /**< Peripheral ID Register, offset: 0xFD8 */
bogdanm 65:5798e58a58b1 2530 __I uint32_t PERIPHID7; /**< Peripheral ID Register, offset: 0xFDC */
bogdanm 65:5798e58a58b1 2531 __I uint32_t PERIPHID0; /**< Peripheral ID Register, offset: 0xFE0 */
bogdanm 65:5798e58a58b1 2532 __I uint32_t PERIPHID1; /**< Peripheral ID Register, offset: 0xFE4 */
bogdanm 65:5798e58a58b1 2533 __I uint32_t PERIPHID2; /**< Peripheral ID Register, offset: 0xFE8 */
bogdanm 65:5798e58a58b1 2534 __I uint32_t PERIPHID3; /**< Peripheral ID Register, offset: 0xFEC */
bogdanm 65:5798e58a58b1 2535 __I uint32_t COMPID[4]; /**< Component ID Register, array offset: 0xFF0, array step: 0x4 */
bogdanm 65:5798e58a58b1 2536 } ROM_Type;
bogdanm 65:5798e58a58b1 2537
bogdanm 65:5798e58a58b1 2538 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 2539 -- ROM Register Masks
bogdanm 65:5798e58a58b1 2540 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 2541
bogdanm 65:5798e58a58b1 2542 /**
bogdanm 65:5798e58a58b1 2543 * @addtogroup ROM_Register_Masks ROM Register Masks
bogdanm 65:5798e58a58b1 2544 * @{
bogdanm 65:5798e58a58b1 2545 */
bogdanm 65:5798e58a58b1 2546
bogdanm 65:5798e58a58b1 2547 /* ENTRY Bit Fields */
bogdanm 65:5798e58a58b1 2548 #define ROM_ENTRY_ENTRY_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 2549 #define ROM_ENTRY_ENTRY_SHIFT 0
bogdanm 65:5798e58a58b1 2550 #define ROM_ENTRY_ENTRY(x) (((uint32_t)(((uint32_t)(x))<<ROM_ENTRY_ENTRY_SHIFT))&ROM_ENTRY_ENTRY_MASK)
bogdanm 65:5798e58a58b1 2551 /* TABLEMARK Bit Fields */
bogdanm 65:5798e58a58b1 2552 #define ROM_TABLEMARK_MARK_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 2553 #define ROM_TABLEMARK_MARK_SHIFT 0
bogdanm 65:5798e58a58b1 2554 #define ROM_TABLEMARK_MARK(x) (((uint32_t)(((uint32_t)(x))<<ROM_TABLEMARK_MARK_SHIFT))&ROM_TABLEMARK_MARK_MASK)
bogdanm 65:5798e58a58b1 2555 /* SYSACCESS Bit Fields */
bogdanm 65:5798e58a58b1 2556 #define ROM_SYSACCESS_SYSACCESS_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 2557 #define ROM_SYSACCESS_SYSACCESS_SHIFT 0
bogdanm 65:5798e58a58b1 2558 #define ROM_SYSACCESS_SYSACCESS(x) (((uint32_t)(((uint32_t)(x))<<ROM_SYSACCESS_SYSACCESS_SHIFT))&ROM_SYSACCESS_SYSACCESS_MASK)
bogdanm 65:5798e58a58b1 2559 /* PERIPHID4 Bit Fields */
bogdanm 65:5798e58a58b1 2560 #define ROM_PERIPHID4_PERIPHID_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 2561 #define ROM_PERIPHID4_PERIPHID_SHIFT 0
bogdanm 65:5798e58a58b1 2562 #define ROM_PERIPHID4_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID4_PERIPHID_SHIFT))&ROM_PERIPHID4_PERIPHID_MASK)
bogdanm 65:5798e58a58b1 2563 /* PERIPHID5 Bit Fields */
bogdanm 65:5798e58a58b1 2564 #define ROM_PERIPHID5_PERIPHID_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 2565 #define ROM_PERIPHID5_PERIPHID_SHIFT 0
bogdanm 65:5798e58a58b1 2566 #define ROM_PERIPHID5_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID5_PERIPHID_SHIFT))&ROM_PERIPHID5_PERIPHID_MASK)
bogdanm 65:5798e58a58b1 2567 /* PERIPHID6 Bit Fields */
bogdanm 65:5798e58a58b1 2568 #define ROM_PERIPHID6_PERIPHID_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 2569 #define ROM_PERIPHID6_PERIPHID_SHIFT 0
bogdanm 65:5798e58a58b1 2570 #define ROM_PERIPHID6_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID6_PERIPHID_SHIFT))&ROM_PERIPHID6_PERIPHID_MASK)
bogdanm 65:5798e58a58b1 2571 /* PERIPHID7 Bit Fields */
bogdanm 65:5798e58a58b1 2572 #define ROM_PERIPHID7_PERIPHID_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 2573 #define ROM_PERIPHID7_PERIPHID_SHIFT 0
bogdanm 65:5798e58a58b1 2574 #define ROM_PERIPHID7_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID7_PERIPHID_SHIFT))&ROM_PERIPHID7_PERIPHID_MASK)
bogdanm 65:5798e58a58b1 2575 /* PERIPHID0 Bit Fields */
bogdanm 65:5798e58a58b1 2576 #define ROM_PERIPHID0_PERIPHID_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 2577 #define ROM_PERIPHID0_PERIPHID_SHIFT 0
bogdanm 65:5798e58a58b1 2578 #define ROM_PERIPHID0_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID0_PERIPHID_SHIFT))&ROM_PERIPHID0_PERIPHID_MASK)
bogdanm 65:5798e58a58b1 2579 /* PERIPHID1 Bit Fields */
bogdanm 65:5798e58a58b1 2580 #define ROM_PERIPHID1_PERIPHID_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 2581 #define ROM_PERIPHID1_PERIPHID_SHIFT 0
bogdanm 65:5798e58a58b1 2582 #define ROM_PERIPHID1_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID1_PERIPHID_SHIFT))&ROM_PERIPHID1_PERIPHID_MASK)
bogdanm 65:5798e58a58b1 2583 /* PERIPHID2 Bit Fields */
bogdanm 65:5798e58a58b1 2584 #define ROM_PERIPHID2_PERIPHID_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 2585 #define ROM_PERIPHID2_PERIPHID_SHIFT 0
bogdanm 65:5798e58a58b1 2586 #define ROM_PERIPHID2_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID2_PERIPHID_SHIFT))&ROM_PERIPHID2_PERIPHID_MASK)
bogdanm 65:5798e58a58b1 2587 /* PERIPHID3 Bit Fields */
bogdanm 65:5798e58a58b1 2588 #define ROM_PERIPHID3_PERIPHID_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 2589 #define ROM_PERIPHID3_PERIPHID_SHIFT 0
bogdanm 65:5798e58a58b1 2590 #define ROM_PERIPHID3_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID3_PERIPHID_SHIFT))&ROM_PERIPHID3_PERIPHID_MASK)
bogdanm 65:5798e58a58b1 2591 /* COMPID Bit Fields */
bogdanm 65:5798e58a58b1 2592 #define ROM_COMPID_COMPID_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 2593 #define ROM_COMPID_COMPID_SHIFT 0
bogdanm 65:5798e58a58b1 2594 #define ROM_COMPID_COMPID(x) (((uint32_t)(((uint32_t)(x))<<ROM_COMPID_COMPID_SHIFT))&ROM_COMPID_COMPID_MASK)
bogdanm 65:5798e58a58b1 2595
bogdanm 65:5798e58a58b1 2596 /**
bogdanm 65:5798e58a58b1 2597 * @}
bogdanm 65:5798e58a58b1 2598 */ /* end of group ROM_Register_Masks */
bogdanm 65:5798e58a58b1 2599
bogdanm 65:5798e58a58b1 2600
bogdanm 65:5798e58a58b1 2601 /* ROM - Peripheral instance base addresses */
bogdanm 65:5798e58a58b1 2602 /** Peripheral ROM base address */
bogdanm 65:5798e58a58b1 2603 #define ROM_BASE (0xF0002000u)
bogdanm 65:5798e58a58b1 2604 /** Peripheral ROM base pointer */
bogdanm 65:5798e58a58b1 2605 #define ROM ((ROM_Type *)ROM_BASE)
bogdanm 65:5798e58a58b1 2606 /** Array initializer of ROM peripheral base pointers */
bogdanm 65:5798e58a58b1 2607 #define ROM_BASES { ROM }
bogdanm 65:5798e58a58b1 2608
bogdanm 65:5798e58a58b1 2609 /**
bogdanm 65:5798e58a58b1 2610 * @}
bogdanm 65:5798e58a58b1 2611 */ /* end of group ROM_Peripheral_Access_Layer */
bogdanm 65:5798e58a58b1 2612
bogdanm 65:5798e58a58b1 2613
bogdanm 65:5798e58a58b1 2614 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 2615 -- RTC Peripheral Access Layer
bogdanm 65:5798e58a58b1 2616 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 2617
bogdanm 65:5798e58a58b1 2618 /**
bogdanm 65:5798e58a58b1 2619 * @addtogroup RTC_Peripheral_Access_Layer RTC Peripheral Access Layer
bogdanm 65:5798e58a58b1 2620 * @{
bogdanm 65:5798e58a58b1 2621 */
bogdanm 65:5798e58a58b1 2622
bogdanm 65:5798e58a58b1 2623 /** RTC - Register Layout Typedef */
bogdanm 65:5798e58a58b1 2624 typedef struct {
bogdanm 65:5798e58a58b1 2625 __IO uint32_t TSR; /**< RTC Time Seconds Register, offset: 0x0 */
bogdanm 65:5798e58a58b1 2626 __IO uint32_t TPR; /**< RTC Time Prescaler Register, offset: 0x4 */
bogdanm 65:5798e58a58b1 2627 __IO uint32_t TAR; /**< RTC Time Alarm Register, offset: 0x8 */
bogdanm 65:5798e58a58b1 2628 __IO uint32_t TCR; /**< RTC Time Compensation Register, offset: 0xC */
bogdanm 65:5798e58a58b1 2629 __IO uint32_t CR; /**< RTC Control Register, offset: 0x10 */
bogdanm 65:5798e58a58b1 2630 __IO uint32_t SR; /**< RTC Status Register, offset: 0x14 */
bogdanm 65:5798e58a58b1 2631 __IO uint32_t LR; /**< RTC Lock Register, offset: 0x18 */
bogdanm 65:5798e58a58b1 2632 __IO uint32_t IER; /**< RTC Interrupt Enable Register, offset: 0x1C */
bogdanm 65:5798e58a58b1 2633 } RTC_Type;
bogdanm 65:5798e58a58b1 2634
bogdanm 65:5798e58a58b1 2635 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 2636 -- RTC Register Masks
bogdanm 65:5798e58a58b1 2637 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 2638
bogdanm 65:5798e58a58b1 2639 /**
bogdanm 65:5798e58a58b1 2640 * @addtogroup RTC_Register_Masks RTC Register Masks
bogdanm 65:5798e58a58b1 2641 * @{
bogdanm 65:5798e58a58b1 2642 */
bogdanm 65:5798e58a58b1 2643
bogdanm 65:5798e58a58b1 2644 /* TSR Bit Fields */
bogdanm 65:5798e58a58b1 2645 #define RTC_TSR_TSR_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 2646 #define RTC_TSR_TSR_SHIFT 0
bogdanm 65:5798e58a58b1 2647 #define RTC_TSR_TSR(x) (((uint32_t)(((uint32_t)(x))<<RTC_TSR_TSR_SHIFT))&RTC_TSR_TSR_MASK)
bogdanm 65:5798e58a58b1 2648 /* TPR Bit Fields */
bogdanm 65:5798e58a58b1 2649 #define RTC_TPR_TPR_MASK 0xFFFFu
bogdanm 65:5798e58a58b1 2650 #define RTC_TPR_TPR_SHIFT 0
bogdanm 65:5798e58a58b1 2651 #define RTC_TPR_TPR(x) (((uint32_t)(((uint32_t)(x))<<RTC_TPR_TPR_SHIFT))&RTC_TPR_TPR_MASK)
bogdanm 65:5798e58a58b1 2652 /* TAR Bit Fields */
bogdanm 65:5798e58a58b1 2653 #define RTC_TAR_TAR_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 2654 #define RTC_TAR_TAR_SHIFT 0
bogdanm 65:5798e58a58b1 2655 #define RTC_TAR_TAR(x) (((uint32_t)(((uint32_t)(x))<<RTC_TAR_TAR_SHIFT))&RTC_TAR_TAR_MASK)
bogdanm 65:5798e58a58b1 2656 /* TCR Bit Fields */
bogdanm 65:5798e58a58b1 2657 #define RTC_TCR_TCR_MASK 0xFFu
bogdanm 65:5798e58a58b1 2658 #define RTC_TCR_TCR_SHIFT 0
bogdanm 65:5798e58a58b1 2659 #define RTC_TCR_TCR(x) (((uint32_t)(((uint32_t)(x))<<RTC_TCR_TCR_SHIFT))&RTC_TCR_TCR_MASK)
bogdanm 65:5798e58a58b1 2660 #define RTC_TCR_CIR_MASK 0xFF00u
bogdanm 65:5798e58a58b1 2661 #define RTC_TCR_CIR_SHIFT 8
bogdanm 65:5798e58a58b1 2662 #define RTC_TCR_CIR(x) (((uint32_t)(((uint32_t)(x))<<RTC_TCR_CIR_SHIFT))&RTC_TCR_CIR_MASK)
bogdanm 65:5798e58a58b1 2663 #define RTC_TCR_TCV_MASK 0xFF0000u
bogdanm 65:5798e58a58b1 2664 #define RTC_TCR_TCV_SHIFT 16
bogdanm 65:5798e58a58b1 2665 #define RTC_TCR_TCV(x) (((uint32_t)(((uint32_t)(x))<<RTC_TCR_TCV_SHIFT))&RTC_TCR_TCV_MASK)
bogdanm 65:5798e58a58b1 2666 #define RTC_TCR_CIC_MASK 0xFF000000u
bogdanm 65:5798e58a58b1 2667 #define RTC_TCR_CIC_SHIFT 24
bogdanm 65:5798e58a58b1 2668 #define RTC_TCR_CIC(x) (((uint32_t)(((uint32_t)(x))<<RTC_TCR_CIC_SHIFT))&RTC_TCR_CIC_MASK)
bogdanm 65:5798e58a58b1 2669 /* CR Bit Fields */
bogdanm 65:5798e58a58b1 2670 #define RTC_CR_SWR_MASK 0x1u
bogdanm 65:5798e58a58b1 2671 #define RTC_CR_SWR_SHIFT 0
bogdanm 65:5798e58a58b1 2672 #define RTC_CR_WPE_MASK 0x2u
bogdanm 65:5798e58a58b1 2673 #define RTC_CR_WPE_SHIFT 1
bogdanm 65:5798e58a58b1 2674 #define RTC_CR_SUP_MASK 0x4u
bogdanm 65:5798e58a58b1 2675 #define RTC_CR_SUP_SHIFT 2
bogdanm 65:5798e58a58b1 2676 #define RTC_CR_UM_MASK 0x8u
bogdanm 65:5798e58a58b1 2677 #define RTC_CR_UM_SHIFT 3
bogdanm 65:5798e58a58b1 2678 #define RTC_CR_OSCE_MASK 0x100u
bogdanm 65:5798e58a58b1 2679 #define RTC_CR_OSCE_SHIFT 8
bogdanm 65:5798e58a58b1 2680 #define RTC_CR_CLKO_MASK 0x200u
bogdanm 65:5798e58a58b1 2681 #define RTC_CR_CLKO_SHIFT 9
bogdanm 65:5798e58a58b1 2682 #define RTC_CR_SC16P_MASK 0x400u
bogdanm 65:5798e58a58b1 2683 #define RTC_CR_SC16P_SHIFT 10
bogdanm 65:5798e58a58b1 2684 #define RTC_CR_SC8P_MASK 0x800u
bogdanm 65:5798e58a58b1 2685 #define RTC_CR_SC8P_SHIFT 11
bogdanm 65:5798e58a58b1 2686 #define RTC_CR_SC4P_MASK 0x1000u
bogdanm 65:5798e58a58b1 2687 #define RTC_CR_SC4P_SHIFT 12
bogdanm 65:5798e58a58b1 2688 #define RTC_CR_SC2P_MASK 0x2000u
bogdanm 65:5798e58a58b1 2689 #define RTC_CR_SC2P_SHIFT 13
bogdanm 65:5798e58a58b1 2690 /* SR Bit Fields */
bogdanm 65:5798e58a58b1 2691 #define RTC_SR_TIF_MASK 0x1u
bogdanm 65:5798e58a58b1 2692 #define RTC_SR_TIF_SHIFT 0
bogdanm 65:5798e58a58b1 2693 #define RTC_SR_TOF_MASK 0x2u
bogdanm 65:5798e58a58b1 2694 #define RTC_SR_TOF_SHIFT 1
bogdanm 65:5798e58a58b1 2695 #define RTC_SR_TAF_MASK 0x4u
bogdanm 65:5798e58a58b1 2696 #define RTC_SR_TAF_SHIFT 2
bogdanm 65:5798e58a58b1 2697 #define RTC_SR_TCE_MASK 0x10u
bogdanm 65:5798e58a58b1 2698 #define RTC_SR_TCE_SHIFT 4
bogdanm 65:5798e58a58b1 2699 /* LR Bit Fields */
bogdanm 65:5798e58a58b1 2700 #define RTC_LR_TCL_MASK 0x8u
bogdanm 65:5798e58a58b1 2701 #define RTC_LR_TCL_SHIFT 3
bogdanm 65:5798e58a58b1 2702 #define RTC_LR_CRL_MASK 0x10u
bogdanm 65:5798e58a58b1 2703 #define RTC_LR_CRL_SHIFT 4
bogdanm 65:5798e58a58b1 2704 #define RTC_LR_SRL_MASK 0x20u
bogdanm 65:5798e58a58b1 2705 #define RTC_LR_SRL_SHIFT 5
bogdanm 65:5798e58a58b1 2706 #define RTC_LR_LRL_MASK 0x40u
bogdanm 65:5798e58a58b1 2707 #define RTC_LR_LRL_SHIFT 6
bogdanm 65:5798e58a58b1 2708 /* IER Bit Fields */
bogdanm 65:5798e58a58b1 2709 #define RTC_IER_TIIE_MASK 0x1u
bogdanm 65:5798e58a58b1 2710 #define RTC_IER_TIIE_SHIFT 0
bogdanm 65:5798e58a58b1 2711 #define RTC_IER_TOIE_MASK 0x2u
bogdanm 65:5798e58a58b1 2712 #define RTC_IER_TOIE_SHIFT 1
bogdanm 65:5798e58a58b1 2713 #define RTC_IER_TAIE_MASK 0x4u
bogdanm 65:5798e58a58b1 2714 #define RTC_IER_TAIE_SHIFT 2
bogdanm 65:5798e58a58b1 2715 #define RTC_IER_TSIE_MASK 0x10u
bogdanm 65:5798e58a58b1 2716 #define RTC_IER_TSIE_SHIFT 4
bogdanm 65:5798e58a58b1 2717 #define RTC_IER_WPON_MASK 0x80u
bogdanm 65:5798e58a58b1 2718 #define RTC_IER_WPON_SHIFT 7
bogdanm 65:5798e58a58b1 2719
bogdanm 65:5798e58a58b1 2720 /**
bogdanm 65:5798e58a58b1 2721 * @}
bogdanm 65:5798e58a58b1 2722 */ /* end of group RTC_Register_Masks */
bogdanm 65:5798e58a58b1 2723
bogdanm 65:5798e58a58b1 2724
bogdanm 65:5798e58a58b1 2725 /* RTC - Peripheral instance base addresses */
bogdanm 65:5798e58a58b1 2726 /** Peripheral RTC base address */
bogdanm 65:5798e58a58b1 2727 #define RTC_BASE (0x4003D000u)
bogdanm 65:5798e58a58b1 2728 /** Peripheral RTC base pointer */
bogdanm 65:5798e58a58b1 2729 #define RTC ((RTC_Type *)RTC_BASE)
bogdanm 65:5798e58a58b1 2730 /** Array initializer of RTC peripheral base pointers */
bogdanm 65:5798e58a58b1 2731 #define RTC_BASES { RTC }
bogdanm 65:5798e58a58b1 2732
bogdanm 65:5798e58a58b1 2733 /**
bogdanm 65:5798e58a58b1 2734 * @}
bogdanm 65:5798e58a58b1 2735 */ /* end of group RTC_Peripheral_Access_Layer */
bogdanm 65:5798e58a58b1 2736
bogdanm 65:5798e58a58b1 2737
bogdanm 65:5798e58a58b1 2738 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 2739 -- SIM Peripheral Access Layer
bogdanm 65:5798e58a58b1 2740 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 2741
bogdanm 65:5798e58a58b1 2742 /**
bogdanm 65:5798e58a58b1 2743 * @addtogroup SIM_Peripheral_Access_Layer SIM Peripheral Access Layer
bogdanm 65:5798e58a58b1 2744 * @{
bogdanm 65:5798e58a58b1 2745 */
bogdanm 65:5798e58a58b1 2746
bogdanm 65:5798e58a58b1 2747 /** SIM - Register Layout Typedef */
bogdanm 65:5798e58a58b1 2748 typedef struct {
bogdanm 65:5798e58a58b1 2749 __IO uint32_t SOPT1; /**< System Options Register 1, offset: 0x0 */
bogdanm 65:5798e58a58b1 2750 __IO uint32_t SOPT1CFG; /**< SOPT1 Configuration Register, offset: 0x4 */
bogdanm 65:5798e58a58b1 2751 uint8_t RESERVED_0[4092];
bogdanm 65:5798e58a58b1 2752 __IO uint32_t SOPT2; /**< System Options Register 2, offset: 0x1004 */
bogdanm 65:5798e58a58b1 2753 uint8_t RESERVED_1[4];
bogdanm 65:5798e58a58b1 2754 __IO uint32_t SOPT4; /**< System Options Register 4, offset: 0x100C */
bogdanm 65:5798e58a58b1 2755 __IO uint32_t SOPT5; /**< System Options Register 5, offset: 0x1010 */
bogdanm 65:5798e58a58b1 2756 uint8_t RESERVED_2[4];
bogdanm 65:5798e58a58b1 2757 __IO uint32_t SOPT7; /**< System Options Register 7, offset: 0x1018 */
bogdanm 65:5798e58a58b1 2758 uint8_t RESERVED_3[8];
bogdanm 65:5798e58a58b1 2759 __I uint32_t SDID; /**< System Device Identification Register, offset: 0x1024 */
bogdanm 65:5798e58a58b1 2760 uint8_t RESERVED_4[12];
bogdanm 65:5798e58a58b1 2761 __IO uint32_t SCGC4; /**< System Clock Gating Control Register 4, offset: 0x1034 */
bogdanm 65:5798e58a58b1 2762 __IO uint32_t SCGC5; /**< System Clock Gating Control Register 5, offset: 0x1038 */
bogdanm 65:5798e58a58b1 2763 __IO uint32_t SCGC6; /**< System Clock Gating Control Register 6, offset: 0x103C */
bogdanm 65:5798e58a58b1 2764 __IO uint32_t SCGC7; /**< System Clock Gating Control Register 7, offset: 0x1040 */
bogdanm 65:5798e58a58b1 2765 __IO uint32_t CLKDIV1; /**< System Clock Divider Register 1, offset: 0x1044 */
bogdanm 65:5798e58a58b1 2766 uint8_t RESERVED_5[4];
bogdanm 65:5798e58a58b1 2767 __IO uint32_t FCFG1; /**< Flash Configuration Register 1, offset: 0x104C */
bogdanm 65:5798e58a58b1 2768 __I uint32_t FCFG2; /**< Flash Configuration Register 2, offset: 0x1050 */
bogdanm 65:5798e58a58b1 2769 uint8_t RESERVED_6[4];
bogdanm 65:5798e58a58b1 2770 __I uint32_t UIDMH; /**< Unique Identification Register Mid-High, offset: 0x1058 */
bogdanm 65:5798e58a58b1 2771 __I uint32_t UIDML; /**< Unique Identification Register Mid Low, offset: 0x105C */
bogdanm 65:5798e58a58b1 2772 __I uint32_t UIDL; /**< Unique Identification Register Low, offset: 0x1060 */
bogdanm 65:5798e58a58b1 2773 uint8_t RESERVED_7[156];
bogdanm 65:5798e58a58b1 2774 __IO uint32_t COPC; /**< COP Control Register, offset: 0x1100 */
bogdanm 65:5798e58a58b1 2775 __O uint32_t SRVCOP; /**< Service COP Register, offset: 0x1104 */
bogdanm 65:5798e58a58b1 2776 } SIM_Type;
bogdanm 65:5798e58a58b1 2777
bogdanm 65:5798e58a58b1 2778 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 2779 -- SIM Register Masks
bogdanm 65:5798e58a58b1 2780 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 2781
bogdanm 65:5798e58a58b1 2782 /**
bogdanm 65:5798e58a58b1 2783 * @addtogroup SIM_Register_Masks SIM Register Masks
bogdanm 65:5798e58a58b1 2784 * @{
bogdanm 65:5798e58a58b1 2785 */
bogdanm 65:5798e58a58b1 2786
bogdanm 65:5798e58a58b1 2787 /* SOPT1 Bit Fields */
bogdanm 65:5798e58a58b1 2788 #define SIM_SOPT1_OSC32KSEL_MASK 0xC0000u
bogdanm 65:5798e58a58b1 2789 #define SIM_SOPT1_OSC32KSEL_SHIFT 18
bogdanm 65:5798e58a58b1 2790 #define SIM_SOPT1_OSC32KSEL(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT1_OSC32KSEL_SHIFT))&SIM_SOPT1_OSC32KSEL_MASK)
bogdanm 65:5798e58a58b1 2791 #define SIM_SOPT1_USBVSTBY_MASK 0x20000000u
bogdanm 65:5798e58a58b1 2792 #define SIM_SOPT1_USBVSTBY_SHIFT 29
bogdanm 65:5798e58a58b1 2793 #define SIM_SOPT1_USBSSTBY_MASK 0x40000000u
bogdanm 65:5798e58a58b1 2794 #define SIM_SOPT1_USBSSTBY_SHIFT 30
bogdanm 65:5798e58a58b1 2795 #define SIM_SOPT1_USBREGEN_MASK 0x80000000u
bogdanm 65:5798e58a58b1 2796 #define SIM_SOPT1_USBREGEN_SHIFT 31
bogdanm 65:5798e58a58b1 2797 /* SOPT1CFG Bit Fields */
bogdanm 65:5798e58a58b1 2798 #define SIM_SOPT1CFG_URWE_MASK 0x1000000u
bogdanm 65:5798e58a58b1 2799 #define SIM_SOPT1CFG_URWE_SHIFT 24
bogdanm 65:5798e58a58b1 2800 #define SIM_SOPT1CFG_UVSWE_MASK 0x2000000u
bogdanm 65:5798e58a58b1 2801 #define SIM_SOPT1CFG_UVSWE_SHIFT 25
bogdanm 65:5798e58a58b1 2802 #define SIM_SOPT1CFG_USSWE_MASK 0x4000000u
bogdanm 65:5798e58a58b1 2803 #define SIM_SOPT1CFG_USSWE_SHIFT 26
bogdanm 65:5798e58a58b1 2804 /* SOPT2 Bit Fields */
bogdanm 65:5798e58a58b1 2805 #define SIM_SOPT2_RTCCLKOUTSEL_MASK 0x10u
bogdanm 65:5798e58a58b1 2806 #define SIM_SOPT2_RTCCLKOUTSEL_SHIFT 4
bogdanm 65:5798e58a58b1 2807 #define SIM_SOPT2_CLKOUTSEL_MASK 0xE0u
bogdanm 65:5798e58a58b1 2808 #define SIM_SOPT2_CLKOUTSEL_SHIFT 5
bogdanm 65:5798e58a58b1 2809 #define SIM_SOPT2_CLKOUTSEL(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT2_CLKOUTSEL_SHIFT))&SIM_SOPT2_CLKOUTSEL_MASK)
bogdanm 65:5798e58a58b1 2810 #define SIM_SOPT2_PLLFLLSEL_MASK 0x10000u
bogdanm 65:5798e58a58b1 2811 #define SIM_SOPT2_PLLFLLSEL_SHIFT 16
bogdanm 65:5798e58a58b1 2812 #define SIM_SOPT2_USBSRC_MASK 0x40000u
bogdanm 65:5798e58a58b1 2813 #define SIM_SOPT2_USBSRC_SHIFT 18
bogdanm 65:5798e58a58b1 2814 #define SIM_SOPT2_TPMSRC_MASK 0x3000000u
bogdanm 65:5798e58a58b1 2815 #define SIM_SOPT2_TPMSRC_SHIFT 24
bogdanm 65:5798e58a58b1 2816 #define SIM_SOPT2_TPMSRC(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT2_TPMSRC_SHIFT))&SIM_SOPT2_TPMSRC_MASK)
bogdanm 65:5798e58a58b1 2817 #define SIM_SOPT2_UART0SRC_MASK 0xC000000u
bogdanm 65:5798e58a58b1 2818 #define SIM_SOPT2_UART0SRC_SHIFT 26
bogdanm 65:5798e58a58b1 2819 #define SIM_SOPT2_UART0SRC(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT2_UART0SRC_SHIFT))&SIM_SOPT2_UART0SRC_MASK)
bogdanm 65:5798e58a58b1 2820 /* SOPT4 Bit Fields */
bogdanm 65:5798e58a58b1 2821 #define SIM_SOPT4_TPM1CH0SRC_MASK 0x40000u
bogdanm 65:5798e58a58b1 2822 #define SIM_SOPT4_TPM1CH0SRC_SHIFT 18
bogdanm 65:5798e58a58b1 2823 #define SIM_SOPT4_TPM2CH0SRC_MASK 0x100000u
bogdanm 65:5798e58a58b1 2824 #define SIM_SOPT4_TPM2CH0SRC_SHIFT 20
bogdanm 65:5798e58a58b1 2825 #define SIM_SOPT4_TPM0CLKSEL_MASK 0x1000000u
bogdanm 65:5798e58a58b1 2826 #define SIM_SOPT4_TPM0CLKSEL_SHIFT 24
bogdanm 65:5798e58a58b1 2827 #define SIM_SOPT4_TPM1CLKSEL_MASK 0x2000000u
bogdanm 65:5798e58a58b1 2828 #define SIM_SOPT4_TPM1CLKSEL_SHIFT 25
bogdanm 65:5798e58a58b1 2829 #define SIM_SOPT4_TPM2CLKSEL_MASK 0x4000000u
bogdanm 65:5798e58a58b1 2830 #define SIM_SOPT4_TPM2CLKSEL_SHIFT 26
bogdanm 65:5798e58a58b1 2831 /* SOPT5 Bit Fields */
bogdanm 65:5798e58a58b1 2832 #define SIM_SOPT5_UART0TXSRC_MASK 0x3u
bogdanm 65:5798e58a58b1 2833 #define SIM_SOPT5_UART0TXSRC_SHIFT 0
bogdanm 65:5798e58a58b1 2834 #define SIM_SOPT5_UART0TXSRC(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT5_UART0TXSRC_SHIFT))&SIM_SOPT5_UART0TXSRC_MASK)
bogdanm 65:5798e58a58b1 2835 #define SIM_SOPT5_UART0RXSRC_MASK 0x4u
bogdanm 65:5798e58a58b1 2836 #define SIM_SOPT5_UART0RXSRC_SHIFT 2
bogdanm 65:5798e58a58b1 2837 #define SIM_SOPT5_UART1TXSRC_MASK 0x30u
bogdanm 65:5798e58a58b1 2838 #define SIM_SOPT5_UART1TXSRC_SHIFT 4
bogdanm 65:5798e58a58b1 2839 #define SIM_SOPT5_UART1TXSRC(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT5_UART1TXSRC_SHIFT))&SIM_SOPT5_UART1TXSRC_MASK)
bogdanm 65:5798e58a58b1 2840 #define SIM_SOPT5_UART1RXSRC_MASK 0x40u
bogdanm 65:5798e58a58b1 2841 #define SIM_SOPT5_UART1RXSRC_SHIFT 6
bogdanm 65:5798e58a58b1 2842 #define SIM_SOPT5_UART0ODE_MASK 0x10000u
bogdanm 65:5798e58a58b1 2843 #define SIM_SOPT5_UART0ODE_SHIFT 16
bogdanm 65:5798e58a58b1 2844 #define SIM_SOPT5_UART1ODE_MASK 0x20000u
bogdanm 65:5798e58a58b1 2845 #define SIM_SOPT5_UART1ODE_SHIFT 17
bogdanm 65:5798e58a58b1 2846 #define SIM_SOPT5_UART2ODE_MASK 0x40000u
bogdanm 65:5798e58a58b1 2847 #define SIM_SOPT5_UART2ODE_SHIFT 18
bogdanm 65:5798e58a58b1 2848 /* SOPT7 Bit Fields */
bogdanm 65:5798e58a58b1 2849 #define SIM_SOPT7_ADC0TRGSEL_MASK 0xFu
bogdanm 65:5798e58a58b1 2850 #define SIM_SOPT7_ADC0TRGSEL_SHIFT 0
bogdanm 65:5798e58a58b1 2851 #define SIM_SOPT7_ADC0TRGSEL(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT7_ADC0TRGSEL_SHIFT))&SIM_SOPT7_ADC0TRGSEL_MASK)
bogdanm 65:5798e58a58b1 2852 #define SIM_SOPT7_ADC0PRETRGSEL_MASK 0x10u
bogdanm 65:5798e58a58b1 2853 #define SIM_SOPT7_ADC0PRETRGSEL_SHIFT 4
bogdanm 65:5798e58a58b1 2854 #define SIM_SOPT7_ADC0ALTTRGEN_MASK 0x80u
bogdanm 65:5798e58a58b1 2855 #define SIM_SOPT7_ADC0ALTTRGEN_SHIFT 7
bogdanm 65:5798e58a58b1 2856 /* SDID Bit Fields */
bogdanm 65:5798e58a58b1 2857 #define SIM_SDID_PINID_MASK 0xFu
bogdanm 65:5798e58a58b1 2858 #define SIM_SDID_PINID_SHIFT 0
bogdanm 65:5798e58a58b1 2859 #define SIM_SDID_PINID(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_PINID_SHIFT))&SIM_SDID_PINID_MASK)
bogdanm 65:5798e58a58b1 2860 #define SIM_SDID_DIEID_MASK 0xF80u
bogdanm 65:5798e58a58b1 2861 #define SIM_SDID_DIEID_SHIFT 7
bogdanm 65:5798e58a58b1 2862 #define SIM_SDID_DIEID(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_DIEID_SHIFT))&SIM_SDID_DIEID_MASK)
bogdanm 65:5798e58a58b1 2863 #define SIM_SDID_REVID_MASK 0xF000u
bogdanm 65:5798e58a58b1 2864 #define SIM_SDID_REVID_SHIFT 12
bogdanm 65:5798e58a58b1 2865 #define SIM_SDID_REVID(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_REVID_SHIFT))&SIM_SDID_REVID_MASK)
bogdanm 65:5798e58a58b1 2866 #define SIM_SDID_SRAMSIZE_MASK 0xF0000u
bogdanm 65:5798e58a58b1 2867 #define SIM_SDID_SRAMSIZE_SHIFT 16
bogdanm 65:5798e58a58b1 2868 #define SIM_SDID_SRAMSIZE(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_SRAMSIZE_SHIFT))&SIM_SDID_SRAMSIZE_MASK)
bogdanm 65:5798e58a58b1 2869 #define SIM_SDID_SERIESID_MASK 0xF00000u
bogdanm 65:5798e58a58b1 2870 #define SIM_SDID_SERIESID_SHIFT 20
bogdanm 65:5798e58a58b1 2871 #define SIM_SDID_SERIESID(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_SERIESID_SHIFT))&SIM_SDID_SERIESID_MASK)
bogdanm 65:5798e58a58b1 2872 #define SIM_SDID_SUBFAMID_MASK 0xF000000u
bogdanm 65:5798e58a58b1 2873 #define SIM_SDID_SUBFAMID_SHIFT 24
bogdanm 65:5798e58a58b1 2874 #define SIM_SDID_SUBFAMID(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_SUBFAMID_SHIFT))&SIM_SDID_SUBFAMID_MASK)
bogdanm 65:5798e58a58b1 2875 #define SIM_SDID_FAMID_MASK 0xF0000000u
bogdanm 65:5798e58a58b1 2876 #define SIM_SDID_FAMID_SHIFT 28
bogdanm 65:5798e58a58b1 2877 #define SIM_SDID_FAMID(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_FAMID_SHIFT))&SIM_SDID_FAMID_MASK)
bogdanm 65:5798e58a58b1 2878 /* SCGC4 Bit Fields */
bogdanm 65:5798e58a58b1 2879 #define SIM_SCGC4_I2C0_MASK 0x40u
bogdanm 65:5798e58a58b1 2880 #define SIM_SCGC4_I2C0_SHIFT 6
bogdanm 65:5798e58a58b1 2881 #define SIM_SCGC4_I2C1_MASK 0x80u
bogdanm 65:5798e58a58b1 2882 #define SIM_SCGC4_I2C1_SHIFT 7
bogdanm 65:5798e58a58b1 2883 #define SIM_SCGC4_UART0_MASK 0x400u
bogdanm 65:5798e58a58b1 2884 #define SIM_SCGC4_UART0_SHIFT 10
bogdanm 65:5798e58a58b1 2885 #define SIM_SCGC4_UART1_MASK 0x800u
bogdanm 65:5798e58a58b1 2886 #define SIM_SCGC4_UART1_SHIFT 11
bogdanm 65:5798e58a58b1 2887 #define SIM_SCGC4_UART2_MASK 0x1000u
bogdanm 65:5798e58a58b1 2888 #define SIM_SCGC4_UART2_SHIFT 12
bogdanm 65:5798e58a58b1 2889 #define SIM_SCGC4_USBOTG_MASK 0x40000u
bogdanm 65:5798e58a58b1 2890 #define SIM_SCGC4_USBOTG_SHIFT 18
bogdanm 65:5798e58a58b1 2891 #define SIM_SCGC4_CMP_MASK 0x80000u
bogdanm 65:5798e58a58b1 2892 #define SIM_SCGC4_CMP_SHIFT 19
bogdanm 65:5798e58a58b1 2893 #define SIM_SCGC4_SPI0_MASK 0x400000u
bogdanm 65:5798e58a58b1 2894 #define SIM_SCGC4_SPI0_SHIFT 22
bogdanm 65:5798e58a58b1 2895 #define SIM_SCGC4_SPI1_MASK 0x800000u
bogdanm 65:5798e58a58b1 2896 #define SIM_SCGC4_SPI1_SHIFT 23
bogdanm 65:5798e58a58b1 2897 /* SCGC5 Bit Fields */
bogdanm 65:5798e58a58b1 2898 #define SIM_SCGC5_LPTMR_MASK 0x1u
bogdanm 65:5798e58a58b1 2899 #define SIM_SCGC5_LPTMR_SHIFT 0
bogdanm 65:5798e58a58b1 2900 #define SIM_SCGC5_TSI_MASK 0x20u
bogdanm 65:5798e58a58b1 2901 #define SIM_SCGC5_TSI_SHIFT 5
bogdanm 65:5798e58a58b1 2902 #define SIM_SCGC5_PORTA_MASK 0x200u
bogdanm 65:5798e58a58b1 2903 #define SIM_SCGC5_PORTA_SHIFT 9
bogdanm 65:5798e58a58b1 2904 #define SIM_SCGC5_PORTB_MASK 0x400u
bogdanm 65:5798e58a58b1 2905 #define SIM_SCGC5_PORTB_SHIFT 10
bogdanm 65:5798e58a58b1 2906 #define SIM_SCGC5_PORTC_MASK 0x800u
bogdanm 65:5798e58a58b1 2907 #define SIM_SCGC5_PORTC_SHIFT 11
bogdanm 65:5798e58a58b1 2908 #define SIM_SCGC5_PORTD_MASK 0x1000u
bogdanm 65:5798e58a58b1 2909 #define SIM_SCGC5_PORTD_SHIFT 12
bogdanm 65:5798e58a58b1 2910 #define SIM_SCGC5_PORTE_MASK 0x2000u
bogdanm 65:5798e58a58b1 2911 #define SIM_SCGC5_PORTE_SHIFT 13
bogdanm 65:5798e58a58b1 2912 /* SCGC6 Bit Fields */
bogdanm 65:5798e58a58b1 2913 #define SIM_SCGC6_FTF_MASK 0x1u
bogdanm 65:5798e58a58b1 2914 #define SIM_SCGC6_FTF_SHIFT 0
bogdanm 65:5798e58a58b1 2915 #define SIM_SCGC6_DMAMUX_MASK 0x2u
bogdanm 65:5798e58a58b1 2916 #define SIM_SCGC6_DMAMUX_SHIFT 1
bogdanm 65:5798e58a58b1 2917 #define SIM_SCGC6_PIT_MASK 0x800000u
bogdanm 65:5798e58a58b1 2918 #define SIM_SCGC6_PIT_SHIFT 23
bogdanm 65:5798e58a58b1 2919 #define SIM_SCGC6_TPM0_MASK 0x1000000u
bogdanm 65:5798e58a58b1 2920 #define SIM_SCGC6_TPM0_SHIFT 24
bogdanm 65:5798e58a58b1 2921 #define SIM_SCGC6_TPM1_MASK 0x2000000u
bogdanm 65:5798e58a58b1 2922 #define SIM_SCGC6_TPM1_SHIFT 25
bogdanm 65:5798e58a58b1 2923 #define SIM_SCGC6_TPM2_MASK 0x4000000u
bogdanm 65:5798e58a58b1 2924 #define SIM_SCGC6_TPM2_SHIFT 26
bogdanm 65:5798e58a58b1 2925 #define SIM_SCGC6_ADC0_MASK 0x8000000u
bogdanm 65:5798e58a58b1 2926 #define SIM_SCGC6_ADC0_SHIFT 27
bogdanm 65:5798e58a58b1 2927 #define SIM_SCGC6_RTC_MASK 0x20000000u
bogdanm 65:5798e58a58b1 2928 #define SIM_SCGC6_RTC_SHIFT 29
bogdanm 65:5798e58a58b1 2929 #define SIM_SCGC6_DAC0_MASK 0x80000000u
bogdanm 65:5798e58a58b1 2930 #define SIM_SCGC6_DAC0_SHIFT 31
bogdanm 65:5798e58a58b1 2931 /* SCGC7 Bit Fields */
bogdanm 65:5798e58a58b1 2932 #define SIM_SCGC7_DMA_MASK 0x100u
bogdanm 65:5798e58a58b1 2933 #define SIM_SCGC7_DMA_SHIFT 8
bogdanm 65:5798e58a58b1 2934 /* CLKDIV1 Bit Fields */
bogdanm 65:5798e58a58b1 2935 #define SIM_CLKDIV1_OUTDIV4_MASK 0x70000u
bogdanm 65:5798e58a58b1 2936 #define SIM_CLKDIV1_OUTDIV4_SHIFT 16
bogdanm 65:5798e58a58b1 2937 #define SIM_CLKDIV1_OUTDIV4(x) (((uint32_t)(((uint32_t)(x))<<SIM_CLKDIV1_OUTDIV4_SHIFT))&SIM_CLKDIV1_OUTDIV4_MASK)
bogdanm 65:5798e58a58b1 2938 #define SIM_CLKDIV1_OUTDIV1_MASK 0xF0000000u
bogdanm 65:5798e58a58b1 2939 #define SIM_CLKDIV1_OUTDIV1_SHIFT 28
bogdanm 65:5798e58a58b1 2940 #define SIM_CLKDIV1_OUTDIV1(x) (((uint32_t)(((uint32_t)(x))<<SIM_CLKDIV1_OUTDIV1_SHIFT))&SIM_CLKDIV1_OUTDIV1_MASK)
bogdanm 65:5798e58a58b1 2941 /* FCFG1 Bit Fields */
bogdanm 65:5798e58a58b1 2942 #define SIM_FCFG1_FLASHDIS_MASK 0x1u
bogdanm 65:5798e58a58b1 2943 #define SIM_FCFG1_FLASHDIS_SHIFT 0
bogdanm 65:5798e58a58b1 2944 #define SIM_FCFG1_FLASHDOZE_MASK 0x2u
bogdanm 65:5798e58a58b1 2945 #define SIM_FCFG1_FLASHDOZE_SHIFT 1
bogdanm 65:5798e58a58b1 2946 #define SIM_FCFG1_PFSIZE_MASK 0xF000000u
bogdanm 65:5798e58a58b1 2947 #define SIM_FCFG1_PFSIZE_SHIFT 24
bogdanm 65:5798e58a58b1 2948 #define SIM_FCFG1_PFSIZE(x) (((uint32_t)(((uint32_t)(x))<<SIM_FCFG1_PFSIZE_SHIFT))&SIM_FCFG1_PFSIZE_MASK)
bogdanm 65:5798e58a58b1 2949 /* FCFG2 Bit Fields */
bogdanm 65:5798e58a58b1 2950 #define SIM_FCFG2_MAXADDR_MASK 0x7F000000u
bogdanm 65:5798e58a58b1 2951 #define SIM_FCFG2_MAXADDR_SHIFT 24
bogdanm 65:5798e58a58b1 2952 #define SIM_FCFG2_MAXADDR(x) (((uint32_t)(((uint32_t)(x))<<SIM_FCFG2_MAXADDR_SHIFT))&SIM_FCFG2_MAXADDR_MASK)
bogdanm 65:5798e58a58b1 2953 /* UIDMH Bit Fields */
bogdanm 65:5798e58a58b1 2954 #define SIM_UIDMH_UID_MASK 0xFFFFu
bogdanm 65:5798e58a58b1 2955 #define SIM_UIDMH_UID_SHIFT 0
bogdanm 65:5798e58a58b1 2956 #define SIM_UIDMH_UID(x) (((uint32_t)(((uint32_t)(x))<<SIM_UIDMH_UID_SHIFT))&SIM_UIDMH_UID_MASK)
bogdanm 65:5798e58a58b1 2957 /* UIDML Bit Fields */
bogdanm 65:5798e58a58b1 2958 #define SIM_UIDML_UID_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 2959 #define SIM_UIDML_UID_SHIFT 0
bogdanm 65:5798e58a58b1 2960 #define SIM_UIDML_UID(x) (((uint32_t)(((uint32_t)(x))<<SIM_UIDML_UID_SHIFT))&SIM_UIDML_UID_MASK)
bogdanm 65:5798e58a58b1 2961 /* UIDL Bit Fields */
bogdanm 65:5798e58a58b1 2962 #define SIM_UIDL_UID_MASK 0xFFFFFFFFu
bogdanm 65:5798e58a58b1 2963 #define SIM_UIDL_UID_SHIFT 0
bogdanm 65:5798e58a58b1 2964 #define SIM_UIDL_UID(x) (((uint32_t)(((uint32_t)(x))<<SIM_UIDL_UID_SHIFT))&SIM_UIDL_UID_MASK)
bogdanm 65:5798e58a58b1 2965 /* COPC Bit Fields */
bogdanm 65:5798e58a58b1 2966 #define SIM_COPC_COPW_MASK 0x1u
bogdanm 65:5798e58a58b1 2967 #define SIM_COPC_COPW_SHIFT 0
bogdanm 65:5798e58a58b1 2968 #define SIM_COPC_COPCLKS_MASK 0x2u
bogdanm 65:5798e58a58b1 2969 #define SIM_COPC_COPCLKS_SHIFT 1
bogdanm 65:5798e58a58b1 2970 #define SIM_COPC_COPT_MASK 0xCu
bogdanm 65:5798e58a58b1 2971 #define SIM_COPC_COPT_SHIFT 2
bogdanm 65:5798e58a58b1 2972 #define SIM_COPC_COPT(x) (((uint32_t)(((uint32_t)(x))<<SIM_COPC_COPT_SHIFT))&SIM_COPC_COPT_MASK)
bogdanm 65:5798e58a58b1 2973 /* SRVCOP Bit Fields */
bogdanm 65:5798e58a58b1 2974 #define SIM_SRVCOP_SRVCOP_MASK 0xFFu
bogdanm 65:5798e58a58b1 2975 #define SIM_SRVCOP_SRVCOP_SHIFT 0
bogdanm 65:5798e58a58b1 2976 #define SIM_SRVCOP_SRVCOP(x) (((uint32_t)(((uint32_t)(x))<<SIM_SRVCOP_SRVCOP_SHIFT))&SIM_SRVCOP_SRVCOP_MASK)
bogdanm 65:5798e58a58b1 2977
bogdanm 65:5798e58a58b1 2978 /**
bogdanm 65:5798e58a58b1 2979 * @}
bogdanm 65:5798e58a58b1 2980 */ /* end of group SIM_Register_Masks */
bogdanm 65:5798e58a58b1 2981
bogdanm 65:5798e58a58b1 2982
bogdanm 65:5798e58a58b1 2983 /* SIM - Peripheral instance base addresses */
bogdanm 65:5798e58a58b1 2984 /** Peripheral SIM base address */
bogdanm 65:5798e58a58b1 2985 #define SIM_BASE (0x40047000u)
bogdanm 65:5798e58a58b1 2986 /** Peripheral SIM base pointer */
bogdanm 65:5798e58a58b1 2987 #define SIM ((SIM_Type *)SIM_BASE)
bogdanm 65:5798e58a58b1 2988 /** Array initializer of SIM peripheral base pointers */
bogdanm 65:5798e58a58b1 2989 #define SIM_BASES { SIM }
bogdanm 65:5798e58a58b1 2990
bogdanm 65:5798e58a58b1 2991 /**
bogdanm 65:5798e58a58b1 2992 * @}
bogdanm 65:5798e58a58b1 2993 */ /* end of group SIM_Peripheral_Access_Layer */
bogdanm 65:5798e58a58b1 2994
bogdanm 65:5798e58a58b1 2995
bogdanm 65:5798e58a58b1 2996 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 2997 -- SMC Peripheral Access Layer
bogdanm 65:5798e58a58b1 2998 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 2999
bogdanm 65:5798e58a58b1 3000 /**
bogdanm 65:5798e58a58b1 3001 * @addtogroup SMC_Peripheral_Access_Layer SMC Peripheral Access Layer
bogdanm 65:5798e58a58b1 3002 * @{
bogdanm 65:5798e58a58b1 3003 */
bogdanm 65:5798e58a58b1 3004
bogdanm 65:5798e58a58b1 3005 /** SMC - Register Layout Typedef */
bogdanm 65:5798e58a58b1 3006 typedef struct {
bogdanm 65:5798e58a58b1 3007 __IO uint8_t PMPROT; /**< Power Mode Protection register, offset: 0x0 */
bogdanm 65:5798e58a58b1 3008 __IO uint8_t PMCTRL; /**< Power Mode Control register, offset: 0x1 */
bogdanm 65:5798e58a58b1 3009 __IO uint8_t STOPCTRL; /**< Stop Control Register, offset: 0x2 */
bogdanm 65:5798e58a58b1 3010 __I uint8_t PMSTAT; /**< Power Mode Status register, offset: 0x3 */
bogdanm 65:5798e58a58b1 3011 } SMC_Type;
bogdanm 65:5798e58a58b1 3012
bogdanm 65:5798e58a58b1 3013 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 3014 -- SMC Register Masks
bogdanm 65:5798e58a58b1 3015 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 3016
bogdanm 65:5798e58a58b1 3017 /**
bogdanm 65:5798e58a58b1 3018 * @addtogroup SMC_Register_Masks SMC Register Masks
bogdanm 65:5798e58a58b1 3019 * @{
bogdanm 65:5798e58a58b1 3020 */
bogdanm 65:5798e58a58b1 3021
bogdanm 65:5798e58a58b1 3022 /* PMPROT Bit Fields */
bogdanm 65:5798e58a58b1 3023 #define SMC_PMPROT_AVLLS_MASK 0x2u
bogdanm 65:5798e58a58b1 3024 #define SMC_PMPROT_AVLLS_SHIFT 1
bogdanm 65:5798e58a58b1 3025 #define SMC_PMPROT_ALLS_MASK 0x8u
bogdanm 65:5798e58a58b1 3026 #define SMC_PMPROT_ALLS_SHIFT 3
bogdanm 65:5798e58a58b1 3027 #define SMC_PMPROT_AVLP_MASK 0x20u
bogdanm 65:5798e58a58b1 3028 #define SMC_PMPROT_AVLP_SHIFT 5
bogdanm 65:5798e58a58b1 3029 /* PMCTRL Bit Fields */
bogdanm 65:5798e58a58b1 3030 #define SMC_PMCTRL_STOPM_MASK 0x7u
bogdanm 65:5798e58a58b1 3031 #define SMC_PMCTRL_STOPM_SHIFT 0
bogdanm 65:5798e58a58b1 3032 #define SMC_PMCTRL_STOPM(x) (((uint8_t)(((uint8_t)(x))<<SMC_PMCTRL_STOPM_SHIFT))&SMC_PMCTRL_STOPM_MASK)
bogdanm 65:5798e58a58b1 3033 #define SMC_PMCTRL_STOPA_MASK 0x8u
bogdanm 65:5798e58a58b1 3034 #define SMC_PMCTRL_STOPA_SHIFT 3
bogdanm 65:5798e58a58b1 3035 #define SMC_PMCTRL_RUNM_MASK 0x60u
bogdanm 65:5798e58a58b1 3036 #define SMC_PMCTRL_RUNM_SHIFT 5
bogdanm 65:5798e58a58b1 3037 #define SMC_PMCTRL_RUNM(x) (((uint8_t)(((uint8_t)(x))<<SMC_PMCTRL_RUNM_SHIFT))&SMC_PMCTRL_RUNM_MASK)
bogdanm 65:5798e58a58b1 3038 /* STOPCTRL Bit Fields */
bogdanm 65:5798e58a58b1 3039 #define SMC_STOPCTRL_VLLSM_MASK 0x7u
bogdanm 65:5798e58a58b1 3040 #define SMC_STOPCTRL_VLLSM_SHIFT 0
bogdanm 65:5798e58a58b1 3041 #define SMC_STOPCTRL_VLLSM(x) (((uint8_t)(((uint8_t)(x))<<SMC_STOPCTRL_VLLSM_SHIFT))&SMC_STOPCTRL_VLLSM_MASK)
bogdanm 65:5798e58a58b1 3042 #define SMC_STOPCTRL_PORPO_MASK 0x20u
bogdanm 65:5798e58a58b1 3043 #define SMC_STOPCTRL_PORPO_SHIFT 5
bogdanm 65:5798e58a58b1 3044 #define SMC_STOPCTRL_PSTOPO_MASK 0xC0u
bogdanm 65:5798e58a58b1 3045 #define SMC_STOPCTRL_PSTOPO_SHIFT 6
bogdanm 65:5798e58a58b1 3046 #define SMC_STOPCTRL_PSTOPO(x) (((uint8_t)(((uint8_t)(x))<<SMC_STOPCTRL_PSTOPO_SHIFT))&SMC_STOPCTRL_PSTOPO_MASK)
bogdanm 65:5798e58a58b1 3047 /* PMSTAT Bit Fields */
bogdanm 65:5798e58a58b1 3048 #define SMC_PMSTAT_PMSTAT_MASK 0x7Fu
bogdanm 65:5798e58a58b1 3049 #define SMC_PMSTAT_PMSTAT_SHIFT 0
bogdanm 65:5798e58a58b1 3050 #define SMC_PMSTAT_PMSTAT(x) (((uint8_t)(((uint8_t)(x))<<SMC_PMSTAT_PMSTAT_SHIFT))&SMC_PMSTAT_PMSTAT_MASK)
bogdanm 65:5798e58a58b1 3051
bogdanm 65:5798e58a58b1 3052 /**
bogdanm 65:5798e58a58b1 3053 * @}
bogdanm 65:5798e58a58b1 3054 */ /* end of group SMC_Register_Masks */
bogdanm 65:5798e58a58b1 3055
bogdanm 65:5798e58a58b1 3056
bogdanm 65:5798e58a58b1 3057 /* SMC - Peripheral instance base addresses */
bogdanm 65:5798e58a58b1 3058 /** Peripheral SMC base address */
bogdanm 65:5798e58a58b1 3059 #define SMC_BASE (0x4007E000u)
bogdanm 65:5798e58a58b1 3060 /** Peripheral SMC base pointer */
bogdanm 65:5798e58a58b1 3061 #define SMC ((SMC_Type *)SMC_BASE)
bogdanm 65:5798e58a58b1 3062 /** Array initializer of SMC peripheral base pointers */
bogdanm 65:5798e58a58b1 3063 #define SMC_BASES { SMC }
bogdanm 65:5798e58a58b1 3064
bogdanm 65:5798e58a58b1 3065 /**
bogdanm 65:5798e58a58b1 3066 * @}
bogdanm 65:5798e58a58b1 3067 */ /* end of group SMC_Peripheral_Access_Layer */
bogdanm 65:5798e58a58b1 3068
bogdanm 65:5798e58a58b1 3069
bogdanm 65:5798e58a58b1 3070 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 3071 -- SPI Peripheral Access Layer
bogdanm 65:5798e58a58b1 3072 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 3073
bogdanm 65:5798e58a58b1 3074 /**
bogdanm 65:5798e58a58b1 3075 * @addtogroup SPI_Peripheral_Access_Layer SPI Peripheral Access Layer
bogdanm 65:5798e58a58b1 3076 * @{
bogdanm 65:5798e58a58b1 3077 */
bogdanm 65:5798e58a58b1 3078
bogdanm 65:5798e58a58b1 3079 /** SPI - Register Layout Typedef */
bogdanm 65:5798e58a58b1 3080 typedef struct {
bogdanm 65:5798e58a58b1 3081 __IO uint8_t C1; /**< SPI control register 1, offset: 0x0 */
bogdanm 65:5798e58a58b1 3082 __IO uint8_t C2; /**< SPI control register 2, offset: 0x1 */
bogdanm 65:5798e58a58b1 3083 __IO uint8_t BR; /**< SPI baud rate register, offset: 0x2 */
bogdanm 65:5798e58a58b1 3084 __I uint8_t S; /**< SPI status register, offset: 0x3 */
bogdanm 65:5798e58a58b1 3085 uint8_t RESERVED_0[1];
bogdanm 65:5798e58a58b1 3086 __IO uint8_t D; /**< SPI data register, offset: 0x5 */
bogdanm 65:5798e58a58b1 3087 uint8_t RESERVED_1[1];
bogdanm 65:5798e58a58b1 3088 __IO uint8_t M; /**< SPI match register, offset: 0x7 */
bogdanm 65:5798e58a58b1 3089 } SPI_Type;
bogdanm 65:5798e58a58b1 3090
bogdanm 65:5798e58a58b1 3091 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 3092 -- SPI Register Masks
bogdanm 65:5798e58a58b1 3093 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 3094
bogdanm 65:5798e58a58b1 3095 /**
bogdanm 65:5798e58a58b1 3096 * @addtogroup SPI_Register_Masks SPI Register Masks
bogdanm 65:5798e58a58b1 3097 * @{
bogdanm 65:5798e58a58b1 3098 */
bogdanm 65:5798e58a58b1 3099
bogdanm 65:5798e58a58b1 3100 /* C1 Bit Fields */
bogdanm 65:5798e58a58b1 3101 #define SPI_C1_LSBFE_MASK 0x1u
bogdanm 65:5798e58a58b1 3102 #define SPI_C1_LSBFE_SHIFT 0
bogdanm 65:5798e58a58b1 3103 #define SPI_C1_SSOE_MASK 0x2u
bogdanm 65:5798e58a58b1 3104 #define SPI_C1_SSOE_SHIFT 1
bogdanm 65:5798e58a58b1 3105 #define SPI_C1_CPHA_MASK 0x4u
bogdanm 65:5798e58a58b1 3106 #define SPI_C1_CPHA_SHIFT 2
bogdanm 65:5798e58a58b1 3107 #define SPI_C1_CPOL_MASK 0x8u
bogdanm 65:5798e58a58b1 3108 #define SPI_C1_CPOL_SHIFT 3
bogdanm 65:5798e58a58b1 3109 #define SPI_C1_MSTR_MASK 0x10u
bogdanm 65:5798e58a58b1 3110 #define SPI_C1_MSTR_SHIFT 4
bogdanm 65:5798e58a58b1 3111 #define SPI_C1_SPTIE_MASK 0x20u
bogdanm 65:5798e58a58b1 3112 #define SPI_C1_SPTIE_SHIFT 5
bogdanm 65:5798e58a58b1 3113 #define SPI_C1_SPE_MASK 0x40u
bogdanm 65:5798e58a58b1 3114 #define SPI_C1_SPE_SHIFT 6
bogdanm 65:5798e58a58b1 3115 #define SPI_C1_SPIE_MASK 0x80u
bogdanm 65:5798e58a58b1 3116 #define SPI_C1_SPIE_SHIFT 7
bogdanm 65:5798e58a58b1 3117 /* C2 Bit Fields */
bogdanm 65:5798e58a58b1 3118 #define SPI_C2_SPC0_MASK 0x1u
bogdanm 65:5798e58a58b1 3119 #define SPI_C2_SPC0_SHIFT 0
bogdanm 65:5798e58a58b1 3120 #define SPI_C2_SPISWAI_MASK 0x2u
bogdanm 65:5798e58a58b1 3121 #define SPI_C2_SPISWAI_SHIFT 1
bogdanm 65:5798e58a58b1 3122 #define SPI_C2_RXDMAE_MASK 0x4u
bogdanm 65:5798e58a58b1 3123 #define SPI_C2_RXDMAE_SHIFT 2
bogdanm 65:5798e58a58b1 3124 #define SPI_C2_BIDIROE_MASK 0x8u
bogdanm 65:5798e58a58b1 3125 #define SPI_C2_BIDIROE_SHIFT 3
bogdanm 65:5798e58a58b1 3126 #define SPI_C2_MODFEN_MASK 0x10u
bogdanm 65:5798e58a58b1 3127 #define SPI_C2_MODFEN_SHIFT 4
bogdanm 65:5798e58a58b1 3128 #define SPI_C2_TXDMAE_MASK 0x20u
bogdanm 65:5798e58a58b1 3129 #define SPI_C2_TXDMAE_SHIFT 5
bogdanm 65:5798e58a58b1 3130 #define SPI_C2_SPLPIE_MASK 0x40u
bogdanm 65:5798e58a58b1 3131 #define SPI_C2_SPLPIE_SHIFT 6
bogdanm 65:5798e58a58b1 3132 #define SPI_C2_SPMIE_MASK 0x80u
bogdanm 65:5798e58a58b1 3133 #define SPI_C2_SPMIE_SHIFT 7
bogdanm 65:5798e58a58b1 3134 /* BR Bit Fields */
bogdanm 65:5798e58a58b1 3135 #define SPI_BR_SPR_MASK 0xFu
bogdanm 65:5798e58a58b1 3136 #define SPI_BR_SPR_SHIFT 0
bogdanm 65:5798e58a58b1 3137 #define SPI_BR_SPR(x) (((uint8_t)(((uint8_t)(x))<<SPI_BR_SPR_SHIFT))&SPI_BR_SPR_MASK)
bogdanm 65:5798e58a58b1 3138 #define SPI_BR_SPPR_MASK 0x70u
bogdanm 65:5798e58a58b1 3139 #define SPI_BR_SPPR_SHIFT 4
bogdanm 65:5798e58a58b1 3140 #define SPI_BR_SPPR(x) (((uint8_t)(((uint8_t)(x))<<SPI_BR_SPPR_SHIFT))&SPI_BR_SPPR_MASK)
bogdanm 65:5798e58a58b1 3141 /* S Bit Fields */
bogdanm 65:5798e58a58b1 3142 #define SPI_S_MODF_MASK 0x10u
bogdanm 65:5798e58a58b1 3143 #define SPI_S_MODF_SHIFT 4
bogdanm 65:5798e58a58b1 3144 #define SPI_S_SPTEF_MASK 0x20u
bogdanm 65:5798e58a58b1 3145 #define SPI_S_SPTEF_SHIFT 5
bogdanm 65:5798e58a58b1 3146 #define SPI_S_SPMF_MASK 0x40u
bogdanm 65:5798e58a58b1 3147 #define SPI_S_SPMF_SHIFT 6
bogdanm 65:5798e58a58b1 3148 #define SPI_S_SPRF_MASK 0x80u
bogdanm 65:5798e58a58b1 3149 #define SPI_S_SPRF_SHIFT 7
bogdanm 65:5798e58a58b1 3150 /* D Bit Fields */
bogdanm 65:5798e58a58b1 3151 #define SPI_D_Bits_MASK 0xFFu
bogdanm 65:5798e58a58b1 3152 #define SPI_D_Bits_SHIFT 0
bogdanm 65:5798e58a58b1 3153 #define SPI_D_Bits(x) (((uint8_t)(((uint8_t)(x))<<SPI_D_Bits_SHIFT))&SPI_D_Bits_MASK)
bogdanm 65:5798e58a58b1 3154 /* M Bit Fields */
bogdanm 65:5798e58a58b1 3155 #define SPI_M_Bits_MASK 0xFFu
bogdanm 65:5798e58a58b1 3156 #define SPI_M_Bits_SHIFT 0
bogdanm 65:5798e58a58b1 3157 #define SPI_M_Bits(x) (((uint8_t)(((uint8_t)(x))<<SPI_M_Bits_SHIFT))&SPI_M_Bits_MASK)
bogdanm 65:5798e58a58b1 3158
bogdanm 65:5798e58a58b1 3159 /**
bogdanm 65:5798e58a58b1 3160 * @}
bogdanm 65:5798e58a58b1 3161 */ /* end of group SPI_Register_Masks */
bogdanm 65:5798e58a58b1 3162
bogdanm 65:5798e58a58b1 3163
bogdanm 65:5798e58a58b1 3164 /* SPI - Peripheral instance base addresses */
bogdanm 65:5798e58a58b1 3165 /** Peripheral SPI0 base address */
bogdanm 65:5798e58a58b1 3166 #define SPI0_BASE (0x40076000u)
bogdanm 65:5798e58a58b1 3167 /** Peripheral SPI0 base pointer */
bogdanm 65:5798e58a58b1 3168 #define SPI0 ((SPI_Type *)SPI0_BASE)
bogdanm 65:5798e58a58b1 3169 /** Peripheral SPI1 base address */
bogdanm 65:5798e58a58b1 3170 #define SPI1_BASE (0x40077000u)
bogdanm 65:5798e58a58b1 3171 /** Peripheral SPI1 base pointer */
bogdanm 65:5798e58a58b1 3172 #define SPI1 ((SPI_Type *)SPI1_BASE)
bogdanm 65:5798e58a58b1 3173 /** Array initializer of SPI peripheral base pointers */
bogdanm 65:5798e58a58b1 3174 #define SPI_BASES { SPI0, SPI1 }
bogdanm 65:5798e58a58b1 3175
bogdanm 65:5798e58a58b1 3176 /**
bogdanm 65:5798e58a58b1 3177 * @}
bogdanm 65:5798e58a58b1 3178 */ /* end of group SPI_Peripheral_Access_Layer */
bogdanm 65:5798e58a58b1 3179
bogdanm 65:5798e58a58b1 3180
bogdanm 65:5798e58a58b1 3181 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 3182 -- TPM Peripheral Access Layer
bogdanm 65:5798e58a58b1 3183 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 3184
bogdanm 65:5798e58a58b1 3185 /**
bogdanm 65:5798e58a58b1 3186 * @addtogroup TPM_Peripheral_Access_Layer TPM Peripheral Access Layer
bogdanm 65:5798e58a58b1 3187 * @{
bogdanm 65:5798e58a58b1 3188 */
bogdanm 65:5798e58a58b1 3189
bogdanm 65:5798e58a58b1 3190 /** TPM - Register Layout Typedef */
bogdanm 65:5798e58a58b1 3191 typedef struct {
bogdanm 65:5798e58a58b1 3192 __IO uint32_t SC; /**< Status and Control, offset: 0x0 */
bogdanm 65:5798e58a58b1 3193 __IO uint32_t CNT; /**< Counter, offset: 0x4 */
bogdanm 65:5798e58a58b1 3194 __IO uint32_t MOD; /**< Modulo, offset: 0x8 */
bogdanm 65:5798e58a58b1 3195 struct { /* offset: 0xC, array step: 0x8 */
bogdanm 65:5798e58a58b1 3196 __IO uint32_t CnSC; /**< Channel (n) Status and Control, array offset: 0xC, array step: 0x8 */
bogdanm 65:5798e58a58b1 3197 __IO uint32_t CnV; /**< Channel (n) Value, array offset: 0x10, array step: 0x8 */
bogdanm 65:5798e58a58b1 3198 } CONTROLS[6];
bogdanm 65:5798e58a58b1 3199 uint8_t RESERVED_0[20];
bogdanm 65:5798e58a58b1 3200 __IO uint32_t STATUS; /**< Capture and Compare Status, offset: 0x50 */
bogdanm 65:5798e58a58b1 3201 uint8_t RESERVED_1[48];
bogdanm 65:5798e58a58b1 3202 __IO uint32_t CONF; /**< Configuration, offset: 0x84 */
bogdanm 65:5798e58a58b1 3203 } TPM_Type;
bogdanm 65:5798e58a58b1 3204
bogdanm 65:5798e58a58b1 3205 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 3206 -- TPM Register Masks
bogdanm 65:5798e58a58b1 3207 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 3208
bogdanm 65:5798e58a58b1 3209 /**
bogdanm 65:5798e58a58b1 3210 * @addtogroup TPM_Register_Masks TPM Register Masks
bogdanm 65:5798e58a58b1 3211 * @{
bogdanm 65:5798e58a58b1 3212 */
bogdanm 65:5798e58a58b1 3213
bogdanm 65:5798e58a58b1 3214 /* SC Bit Fields */
bogdanm 65:5798e58a58b1 3215 #define TPM_SC_PS_MASK 0x7u
bogdanm 65:5798e58a58b1 3216 #define TPM_SC_PS_SHIFT 0
bogdanm 65:5798e58a58b1 3217 #define TPM_SC_PS(x) (((uint32_t)(((uint32_t)(x))<<TPM_SC_PS_SHIFT))&TPM_SC_PS_MASK)
bogdanm 65:5798e58a58b1 3218 #define TPM_SC_CMOD_MASK 0x18u
bogdanm 65:5798e58a58b1 3219 #define TPM_SC_CMOD_SHIFT 3
bogdanm 65:5798e58a58b1 3220 #define TPM_SC_CMOD(x) (((uint32_t)(((uint32_t)(x))<<TPM_SC_CMOD_SHIFT))&TPM_SC_CMOD_MASK)
bogdanm 65:5798e58a58b1 3221 #define TPM_SC_CPWMS_MASK 0x20u
bogdanm 65:5798e58a58b1 3222 #define TPM_SC_CPWMS_SHIFT 5
bogdanm 65:5798e58a58b1 3223 #define TPM_SC_TOIE_MASK 0x40u
bogdanm 65:5798e58a58b1 3224 #define TPM_SC_TOIE_SHIFT 6
bogdanm 65:5798e58a58b1 3225 #define TPM_SC_TOF_MASK 0x80u
bogdanm 65:5798e58a58b1 3226 #define TPM_SC_TOF_SHIFT 7
bogdanm 65:5798e58a58b1 3227 #define TPM_SC_DMA_MASK 0x100u
bogdanm 65:5798e58a58b1 3228 #define TPM_SC_DMA_SHIFT 8
bogdanm 65:5798e58a58b1 3229 /* CNT Bit Fields */
bogdanm 65:5798e58a58b1 3230 #define TPM_CNT_COUNT_MASK 0xFFFFu
bogdanm 65:5798e58a58b1 3231 #define TPM_CNT_COUNT_SHIFT 0
bogdanm 65:5798e58a58b1 3232 #define TPM_CNT_COUNT(x) (((uint32_t)(((uint32_t)(x))<<TPM_CNT_COUNT_SHIFT))&TPM_CNT_COUNT_MASK)
bogdanm 65:5798e58a58b1 3233 /* MOD Bit Fields */
bogdanm 65:5798e58a58b1 3234 #define TPM_MOD_MOD_MASK 0xFFFFu
bogdanm 65:5798e58a58b1 3235 #define TPM_MOD_MOD_SHIFT 0
bogdanm 65:5798e58a58b1 3236 #define TPM_MOD_MOD(x) (((uint32_t)(((uint32_t)(x))<<TPM_MOD_MOD_SHIFT))&TPM_MOD_MOD_MASK)
bogdanm 65:5798e58a58b1 3237 /* CnSC Bit Fields */
bogdanm 65:5798e58a58b1 3238 #define TPM_CnSC_DMA_MASK 0x1u
bogdanm 65:5798e58a58b1 3239 #define TPM_CnSC_DMA_SHIFT 0
bogdanm 65:5798e58a58b1 3240 #define TPM_CnSC_ELSA_MASK 0x4u
bogdanm 65:5798e58a58b1 3241 #define TPM_CnSC_ELSA_SHIFT 2
bogdanm 65:5798e58a58b1 3242 #define TPM_CnSC_ELSB_MASK 0x8u
bogdanm 65:5798e58a58b1 3243 #define TPM_CnSC_ELSB_SHIFT 3
bogdanm 65:5798e58a58b1 3244 #define TPM_CnSC_MSA_MASK 0x10u
bogdanm 65:5798e58a58b1 3245 #define TPM_CnSC_MSA_SHIFT 4
bogdanm 65:5798e58a58b1 3246 #define TPM_CnSC_MSB_MASK 0x20u
bogdanm 65:5798e58a58b1 3247 #define TPM_CnSC_MSB_SHIFT 5
bogdanm 65:5798e58a58b1 3248 #define TPM_CnSC_CHIE_MASK 0x40u
bogdanm 65:5798e58a58b1 3249 #define TPM_CnSC_CHIE_SHIFT 6
bogdanm 65:5798e58a58b1 3250 #define TPM_CnSC_CHF_MASK 0x80u
bogdanm 65:5798e58a58b1 3251 #define TPM_CnSC_CHF_SHIFT 7
bogdanm 65:5798e58a58b1 3252 /* CnV Bit Fields */
bogdanm 65:5798e58a58b1 3253 #define TPM_CnV_VAL_MASK 0xFFFFu
bogdanm 65:5798e58a58b1 3254 #define TPM_CnV_VAL_SHIFT 0
bogdanm 65:5798e58a58b1 3255 #define TPM_CnV_VAL(x) (((uint32_t)(((uint32_t)(x))<<TPM_CnV_VAL_SHIFT))&TPM_CnV_VAL_MASK)
bogdanm 65:5798e58a58b1 3256 /* STATUS Bit Fields */
bogdanm 65:5798e58a58b1 3257 #define TPM_STATUS_CH0F_MASK 0x1u
bogdanm 65:5798e58a58b1 3258 #define TPM_STATUS_CH0F_SHIFT 0
bogdanm 65:5798e58a58b1 3259 #define TPM_STATUS_CH1F_MASK 0x2u
bogdanm 65:5798e58a58b1 3260 #define TPM_STATUS_CH1F_SHIFT 1
bogdanm 65:5798e58a58b1 3261 #define TPM_STATUS_CH2F_MASK 0x4u
bogdanm 65:5798e58a58b1 3262 #define TPM_STATUS_CH2F_SHIFT 2
bogdanm 65:5798e58a58b1 3263 #define TPM_STATUS_CH3F_MASK 0x8u
bogdanm 65:5798e58a58b1 3264 #define TPM_STATUS_CH3F_SHIFT 3
bogdanm 65:5798e58a58b1 3265 #define TPM_STATUS_CH4F_MASK 0x10u
bogdanm 65:5798e58a58b1 3266 #define TPM_STATUS_CH4F_SHIFT 4
bogdanm 65:5798e58a58b1 3267 #define TPM_STATUS_CH5F_MASK 0x20u
bogdanm 65:5798e58a58b1 3268 #define TPM_STATUS_CH5F_SHIFT 5
bogdanm 65:5798e58a58b1 3269 #define TPM_STATUS_TOF_MASK 0x100u
bogdanm 65:5798e58a58b1 3270 #define TPM_STATUS_TOF_SHIFT 8
bogdanm 65:5798e58a58b1 3271 /* CONF Bit Fields */
bogdanm 65:5798e58a58b1 3272 #define TPM_CONF_DOZEEN_MASK 0x20u
bogdanm 65:5798e58a58b1 3273 #define TPM_CONF_DOZEEN_SHIFT 5
bogdanm 65:5798e58a58b1 3274 #define TPM_CONF_DBGMODE_MASK 0xC0u
bogdanm 65:5798e58a58b1 3275 #define TPM_CONF_DBGMODE_SHIFT 6
bogdanm 65:5798e58a58b1 3276 #define TPM_CONF_DBGMODE(x) (((uint32_t)(((uint32_t)(x))<<TPM_CONF_DBGMODE_SHIFT))&TPM_CONF_DBGMODE_MASK)
bogdanm 65:5798e58a58b1 3277 #define TPM_CONF_GTBEEN_MASK 0x200u
bogdanm 65:5798e58a58b1 3278 #define TPM_CONF_GTBEEN_SHIFT 9
bogdanm 65:5798e58a58b1 3279 #define TPM_CONF_CSOT_MASK 0x10000u
bogdanm 65:5798e58a58b1 3280 #define TPM_CONF_CSOT_SHIFT 16
bogdanm 65:5798e58a58b1 3281 #define TPM_CONF_CSOO_MASK 0x20000u
bogdanm 65:5798e58a58b1 3282 #define TPM_CONF_CSOO_SHIFT 17
bogdanm 65:5798e58a58b1 3283 #define TPM_CONF_CROT_MASK 0x40000u
bogdanm 65:5798e58a58b1 3284 #define TPM_CONF_CROT_SHIFT 18
bogdanm 65:5798e58a58b1 3285 #define TPM_CONF_TRGSEL_MASK 0xF000000u
bogdanm 65:5798e58a58b1 3286 #define TPM_CONF_TRGSEL_SHIFT 24
bogdanm 65:5798e58a58b1 3287 #define TPM_CONF_TRGSEL(x) (((uint32_t)(((uint32_t)(x))<<TPM_CONF_TRGSEL_SHIFT))&TPM_CONF_TRGSEL_MASK)
bogdanm 65:5798e58a58b1 3288
bogdanm 65:5798e58a58b1 3289 /**
bogdanm 65:5798e58a58b1 3290 * @}
bogdanm 65:5798e58a58b1 3291 */ /* end of group TPM_Register_Masks */
bogdanm 65:5798e58a58b1 3292
bogdanm 65:5798e58a58b1 3293
bogdanm 65:5798e58a58b1 3294 /* TPM - Peripheral instance base addresses */
bogdanm 65:5798e58a58b1 3295 /** Peripheral TPM0 base address */
bogdanm 65:5798e58a58b1 3296 #define TPM0_BASE (0x40038000u)
bogdanm 65:5798e58a58b1 3297 /** Peripheral TPM0 base pointer */
bogdanm 65:5798e58a58b1 3298 #define TPM0 ((TPM_Type *)TPM0_BASE)
bogdanm 65:5798e58a58b1 3299 /** Peripheral TPM1 base address */
bogdanm 65:5798e58a58b1 3300 #define TPM1_BASE (0x40039000u)
bogdanm 65:5798e58a58b1 3301 /** Peripheral TPM1 base pointer */
bogdanm 65:5798e58a58b1 3302 #define TPM1 ((TPM_Type *)TPM1_BASE)
bogdanm 65:5798e58a58b1 3303 /** Peripheral TPM2 base address */
bogdanm 65:5798e58a58b1 3304 #define TPM2_BASE (0x4003A000u)
bogdanm 65:5798e58a58b1 3305 /** Peripheral TPM2 base pointer */
bogdanm 65:5798e58a58b1 3306 #define TPM2 ((TPM_Type *)TPM2_BASE)
bogdanm 65:5798e58a58b1 3307 /** Array initializer of TPM peripheral base pointers */
bogdanm 65:5798e58a58b1 3308 #define TPM_BASES { TPM0, TPM1, TPM2 }
bogdanm 65:5798e58a58b1 3309
bogdanm 65:5798e58a58b1 3310 /**
bogdanm 65:5798e58a58b1 3311 * @}
bogdanm 65:5798e58a58b1 3312 */ /* end of group TPM_Peripheral_Access_Layer */
bogdanm 65:5798e58a58b1 3313
bogdanm 65:5798e58a58b1 3314
bogdanm 65:5798e58a58b1 3315 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 3316 -- TSI Peripheral Access Layer
bogdanm 65:5798e58a58b1 3317 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 3318
bogdanm 65:5798e58a58b1 3319 /**
bogdanm 65:5798e58a58b1 3320 * @addtogroup TSI_Peripheral_Access_Layer TSI Peripheral Access Layer
bogdanm 65:5798e58a58b1 3321 * @{
bogdanm 65:5798e58a58b1 3322 */
bogdanm 65:5798e58a58b1 3323
bogdanm 65:5798e58a58b1 3324 /** TSI - Register Layout Typedef */
bogdanm 65:5798e58a58b1 3325 typedef struct {
bogdanm 65:5798e58a58b1 3326 __IO uint32_t GENCS; /**< TSI General Control and Status Register, offset: 0x0 */
bogdanm 65:5798e58a58b1 3327 __IO uint32_t DATA; /**< TSI DATA Register, offset: 0x4 */
bogdanm 65:5798e58a58b1 3328 __IO uint32_t TSHD; /**< TSI Threshold Register, offset: 0x8 */
bogdanm 65:5798e58a58b1 3329 } TSI_Type;
bogdanm 65:5798e58a58b1 3330
bogdanm 65:5798e58a58b1 3331 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 3332 -- TSI Register Masks
bogdanm 65:5798e58a58b1 3333 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 3334
bogdanm 65:5798e58a58b1 3335 /**
bogdanm 65:5798e58a58b1 3336 * @addtogroup TSI_Register_Masks TSI Register Masks
bogdanm 65:5798e58a58b1 3337 * @{
bogdanm 65:5798e58a58b1 3338 */
bogdanm 65:5798e58a58b1 3339
bogdanm 65:5798e58a58b1 3340 /* GENCS Bit Fields */
bogdanm 65:5798e58a58b1 3341 #define TSI_GENCS_CURSW_MASK 0x2u
bogdanm 65:5798e58a58b1 3342 #define TSI_GENCS_CURSW_SHIFT 1
bogdanm 65:5798e58a58b1 3343 #define TSI_GENCS_EOSF_MASK 0x4u
bogdanm 65:5798e58a58b1 3344 #define TSI_GENCS_EOSF_SHIFT 2
bogdanm 65:5798e58a58b1 3345 #define TSI_GENCS_SCNIP_MASK 0x8u
bogdanm 65:5798e58a58b1 3346 #define TSI_GENCS_SCNIP_SHIFT 3
bogdanm 65:5798e58a58b1 3347 #define TSI_GENCS_STM_MASK 0x10u
bogdanm 65:5798e58a58b1 3348 #define TSI_GENCS_STM_SHIFT 4
bogdanm 65:5798e58a58b1 3349 #define TSI_GENCS_STPE_MASK 0x20u
bogdanm 65:5798e58a58b1 3350 #define TSI_GENCS_STPE_SHIFT 5
bogdanm 65:5798e58a58b1 3351 #define TSI_GENCS_TSIIEN_MASK 0x40u
bogdanm 65:5798e58a58b1 3352 #define TSI_GENCS_TSIIEN_SHIFT 6
bogdanm 65:5798e58a58b1 3353 #define TSI_GENCS_TSIEN_MASK 0x80u
bogdanm 65:5798e58a58b1 3354 #define TSI_GENCS_TSIEN_SHIFT 7
bogdanm 65:5798e58a58b1 3355 #define TSI_GENCS_NSCN_MASK 0x1F00u
bogdanm 65:5798e58a58b1 3356 #define TSI_GENCS_NSCN_SHIFT 8
bogdanm 65:5798e58a58b1 3357 #define TSI_GENCS_NSCN(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_NSCN_SHIFT))&TSI_GENCS_NSCN_MASK)
bogdanm 65:5798e58a58b1 3358 #define TSI_GENCS_PS_MASK 0xE000u
bogdanm 65:5798e58a58b1 3359 #define TSI_GENCS_PS_SHIFT 13
bogdanm 65:5798e58a58b1 3360 #define TSI_GENCS_PS(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_PS_SHIFT))&TSI_GENCS_PS_MASK)
bogdanm 65:5798e58a58b1 3361 #define TSI_GENCS_EXTCHRG_MASK 0x70000u
bogdanm 65:5798e58a58b1 3362 #define TSI_GENCS_EXTCHRG_SHIFT 16
bogdanm 65:5798e58a58b1 3363 #define TSI_GENCS_EXTCHRG(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_EXTCHRG_SHIFT))&TSI_GENCS_EXTCHRG_MASK)
bogdanm 65:5798e58a58b1 3364 #define TSI_GENCS_DVOLT_MASK 0x180000u
bogdanm 65:5798e58a58b1 3365 #define TSI_GENCS_DVOLT_SHIFT 19
bogdanm 65:5798e58a58b1 3366 #define TSI_GENCS_DVOLT(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_DVOLT_SHIFT))&TSI_GENCS_DVOLT_MASK)
bogdanm 65:5798e58a58b1 3367 #define TSI_GENCS_REFCHRG_MASK 0xE00000u
bogdanm 65:5798e58a58b1 3368 #define TSI_GENCS_REFCHRG_SHIFT 21
bogdanm 65:5798e58a58b1 3369 #define TSI_GENCS_REFCHRG(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_REFCHRG_SHIFT))&TSI_GENCS_REFCHRG_MASK)
bogdanm 65:5798e58a58b1 3370 #define TSI_GENCS_MODE_MASK 0xF000000u
bogdanm 65:5798e58a58b1 3371 #define TSI_GENCS_MODE_SHIFT 24
bogdanm 65:5798e58a58b1 3372 #define TSI_GENCS_MODE(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_MODE_SHIFT))&TSI_GENCS_MODE_MASK)
bogdanm 65:5798e58a58b1 3373 #define TSI_GENCS_ESOR_MASK 0x10000000u
bogdanm 65:5798e58a58b1 3374 #define TSI_GENCS_ESOR_SHIFT 28
bogdanm 65:5798e58a58b1 3375 #define TSI_GENCS_OUTRGF_MASK 0x80000000u
bogdanm 65:5798e58a58b1 3376 #define TSI_GENCS_OUTRGF_SHIFT 31
bogdanm 65:5798e58a58b1 3377 /* DATA Bit Fields */
bogdanm 65:5798e58a58b1 3378 #define TSI_DATA_TSICNT_MASK 0xFFFFu
bogdanm 65:5798e58a58b1 3379 #define TSI_DATA_TSICNT_SHIFT 0
bogdanm 65:5798e58a58b1 3380 #define TSI_DATA_TSICNT(x) (((uint32_t)(((uint32_t)(x))<<TSI_DATA_TSICNT_SHIFT))&TSI_DATA_TSICNT_MASK)
bogdanm 65:5798e58a58b1 3381 #define TSI_DATA_SWTS_MASK 0x400000u
bogdanm 65:5798e58a58b1 3382 #define TSI_DATA_SWTS_SHIFT 22
bogdanm 65:5798e58a58b1 3383 #define TSI_DATA_DMAEN_MASK 0x800000u
bogdanm 65:5798e58a58b1 3384 #define TSI_DATA_DMAEN_SHIFT 23
bogdanm 65:5798e58a58b1 3385 #define TSI_DATA_TSICH_MASK 0xF0000000u
bogdanm 65:5798e58a58b1 3386 #define TSI_DATA_TSICH_SHIFT 28
bogdanm 65:5798e58a58b1 3387 #define TSI_DATA_TSICH(x) (((uint32_t)(((uint32_t)(x))<<TSI_DATA_TSICH_SHIFT))&TSI_DATA_TSICH_MASK)
bogdanm 65:5798e58a58b1 3388 /* TSHD Bit Fields */
bogdanm 65:5798e58a58b1 3389 #define TSI_TSHD_THRESL_MASK 0xFFFFu
bogdanm 65:5798e58a58b1 3390 #define TSI_TSHD_THRESL_SHIFT 0
bogdanm 65:5798e58a58b1 3391 #define TSI_TSHD_THRESL(x) (((uint32_t)(((uint32_t)(x))<<TSI_TSHD_THRESL_SHIFT))&TSI_TSHD_THRESL_MASK)
bogdanm 65:5798e58a58b1 3392 #define TSI_TSHD_THRESH_MASK 0xFFFF0000u
bogdanm 65:5798e58a58b1 3393 #define TSI_TSHD_THRESH_SHIFT 16
bogdanm 65:5798e58a58b1 3394 #define TSI_TSHD_THRESH(x) (((uint32_t)(((uint32_t)(x))<<TSI_TSHD_THRESH_SHIFT))&TSI_TSHD_THRESH_MASK)
bogdanm 65:5798e58a58b1 3395
bogdanm 65:5798e58a58b1 3396 /**
bogdanm 65:5798e58a58b1 3397 * @}
bogdanm 65:5798e58a58b1 3398 */ /* end of group TSI_Register_Masks */
bogdanm 65:5798e58a58b1 3399
bogdanm 65:5798e58a58b1 3400
bogdanm 65:5798e58a58b1 3401 /* TSI - Peripheral instance base addresses */
bogdanm 65:5798e58a58b1 3402 /** Peripheral TSI0 base address */
bogdanm 65:5798e58a58b1 3403 #define TSI0_BASE (0x40045000u)
bogdanm 65:5798e58a58b1 3404 /** Peripheral TSI0 base pointer */
bogdanm 65:5798e58a58b1 3405 #define TSI0 ((TSI_Type *)TSI0_BASE)
bogdanm 65:5798e58a58b1 3406 /** Array initializer of TSI peripheral base pointers */
bogdanm 65:5798e58a58b1 3407 #define TSI_BASES { TSI0 }
bogdanm 65:5798e58a58b1 3408
bogdanm 65:5798e58a58b1 3409 /**
bogdanm 65:5798e58a58b1 3410 * @}
bogdanm 65:5798e58a58b1 3411 */ /* end of group TSI_Peripheral_Access_Layer */
bogdanm 65:5798e58a58b1 3412
bogdanm 65:5798e58a58b1 3413
bogdanm 65:5798e58a58b1 3414 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 3415 -- UART Peripheral Access Layer
bogdanm 65:5798e58a58b1 3416 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 3417
bogdanm 65:5798e58a58b1 3418 /**
bogdanm 65:5798e58a58b1 3419 * @addtogroup UART_Peripheral_Access_Layer UART Peripheral Access Layer
bogdanm 65:5798e58a58b1 3420 * @{
bogdanm 65:5798e58a58b1 3421 */
bogdanm 65:5798e58a58b1 3422
bogdanm 65:5798e58a58b1 3423 /** UART - Register Layout Typedef */
bogdanm 65:5798e58a58b1 3424 typedef struct {
bogdanm 65:5798e58a58b1 3425 __IO uint8_t BDH; /**< UART Baud Rate Register: High, offset: 0x0 */
bogdanm 65:5798e58a58b1 3426 __IO uint8_t BDL; /**< UART Baud Rate Register: Low, offset: 0x1 */
bogdanm 65:5798e58a58b1 3427 __IO uint8_t C1; /**< UART Control Register 1, offset: 0x2 */
bogdanm 65:5798e58a58b1 3428 __IO uint8_t C2; /**< UART Control Register 2, offset: 0x3 */
bogdanm 65:5798e58a58b1 3429 __I uint8_t S1; /**< UART Status Register 1, offset: 0x4 */
bogdanm 65:5798e58a58b1 3430 __IO uint8_t S2; /**< UART Status Register 2, offset: 0x5 */
bogdanm 65:5798e58a58b1 3431 __IO uint8_t C3; /**< UART Control Register 3, offset: 0x6 */
bogdanm 65:5798e58a58b1 3432 __IO uint8_t D; /**< UART Data Register, offset: 0x7 */
bogdanm 65:5798e58a58b1 3433 __IO uint8_t C4; /**< UART Control Register 4, offset: 0x8 */
bogdanm 65:5798e58a58b1 3434 } UART_Type;
bogdanm 65:5798e58a58b1 3435
bogdanm 65:5798e58a58b1 3436 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 3437 -- UART Register Masks
bogdanm 65:5798e58a58b1 3438 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 3439
bogdanm 65:5798e58a58b1 3440 /**
bogdanm 65:5798e58a58b1 3441 * @addtogroup UART_Register_Masks UART Register Masks
bogdanm 65:5798e58a58b1 3442 * @{
bogdanm 65:5798e58a58b1 3443 */
bogdanm 65:5798e58a58b1 3444
bogdanm 65:5798e58a58b1 3445 /* BDH Bit Fields */
bogdanm 65:5798e58a58b1 3446 #define UART_BDH_SBR_MASK 0x1Fu
bogdanm 65:5798e58a58b1 3447 #define UART_BDH_SBR_SHIFT 0
bogdanm 65:5798e58a58b1 3448 #define UART_BDH_SBR(x) (((uint8_t)(((uint8_t)(x))<<UART_BDH_SBR_SHIFT))&UART_BDH_SBR_MASK)
bogdanm 65:5798e58a58b1 3449 #define UART_BDH_SBNS_MASK 0x20u
bogdanm 65:5798e58a58b1 3450 #define UART_BDH_SBNS_SHIFT 5
bogdanm 65:5798e58a58b1 3451 #define UART_BDH_RXEDGIE_MASK 0x40u
bogdanm 65:5798e58a58b1 3452 #define UART_BDH_RXEDGIE_SHIFT 6
bogdanm 65:5798e58a58b1 3453 #define UART_BDH_LBKDIE_MASK 0x80u
bogdanm 65:5798e58a58b1 3454 #define UART_BDH_LBKDIE_SHIFT 7
bogdanm 65:5798e58a58b1 3455 /* BDL Bit Fields */
bogdanm 65:5798e58a58b1 3456 #define UART_BDL_SBR_MASK 0xFFu
bogdanm 65:5798e58a58b1 3457 #define UART_BDL_SBR_SHIFT 0
bogdanm 65:5798e58a58b1 3458 #define UART_BDL_SBR(x) (((uint8_t)(((uint8_t)(x))<<UART_BDL_SBR_SHIFT))&UART_BDL_SBR_MASK)
bogdanm 65:5798e58a58b1 3459 /* C1 Bit Fields */
bogdanm 65:5798e58a58b1 3460 #define UART_C1_PT_MASK 0x1u
bogdanm 65:5798e58a58b1 3461 #define UART_C1_PT_SHIFT 0
bogdanm 65:5798e58a58b1 3462 #define UART_C1_PE_MASK 0x2u
bogdanm 65:5798e58a58b1 3463 #define UART_C1_PE_SHIFT 1
bogdanm 65:5798e58a58b1 3464 #define UART_C1_ILT_MASK 0x4u
bogdanm 65:5798e58a58b1 3465 #define UART_C1_ILT_SHIFT 2
bogdanm 65:5798e58a58b1 3466 #define UART_C1_WAKE_MASK 0x8u
bogdanm 65:5798e58a58b1 3467 #define UART_C1_WAKE_SHIFT 3
bogdanm 65:5798e58a58b1 3468 #define UART_C1_M_MASK 0x10u
bogdanm 65:5798e58a58b1 3469 #define UART_C1_M_SHIFT 4
bogdanm 65:5798e58a58b1 3470 #define UART_C1_RSRC_MASK 0x20u
bogdanm 65:5798e58a58b1 3471 #define UART_C1_RSRC_SHIFT 5
bogdanm 65:5798e58a58b1 3472 #define UART_C1_UARTSWAI_MASK 0x40u
bogdanm 65:5798e58a58b1 3473 #define UART_C1_UARTSWAI_SHIFT 6
bogdanm 65:5798e58a58b1 3474 #define UART_C1_LOOPS_MASK 0x80u
bogdanm 65:5798e58a58b1 3475 #define UART_C1_LOOPS_SHIFT 7
bogdanm 65:5798e58a58b1 3476 /* C2 Bit Fields */
bogdanm 65:5798e58a58b1 3477 #define UART_C2_SBK_MASK 0x1u
bogdanm 65:5798e58a58b1 3478 #define UART_C2_SBK_SHIFT 0
bogdanm 65:5798e58a58b1 3479 #define UART_C2_RWU_MASK 0x2u
bogdanm 65:5798e58a58b1 3480 #define UART_C2_RWU_SHIFT 1
bogdanm 65:5798e58a58b1 3481 #define UART_C2_RE_MASK 0x4u
bogdanm 65:5798e58a58b1 3482 #define UART_C2_RE_SHIFT 2
bogdanm 65:5798e58a58b1 3483 #define UART_C2_TE_MASK 0x8u
bogdanm 65:5798e58a58b1 3484 #define UART_C2_TE_SHIFT 3
bogdanm 65:5798e58a58b1 3485 #define UART_C2_ILIE_MASK 0x10u
bogdanm 65:5798e58a58b1 3486 #define UART_C2_ILIE_SHIFT 4
bogdanm 65:5798e58a58b1 3487 #define UART_C2_RIE_MASK 0x20u
bogdanm 65:5798e58a58b1 3488 #define UART_C2_RIE_SHIFT 5
bogdanm 65:5798e58a58b1 3489 #define UART_C2_TCIE_MASK 0x40u
bogdanm 65:5798e58a58b1 3490 #define UART_C2_TCIE_SHIFT 6
bogdanm 65:5798e58a58b1 3491 #define UART_C2_TIE_MASK 0x80u
bogdanm 65:5798e58a58b1 3492 #define UART_C2_TIE_SHIFT 7
bogdanm 65:5798e58a58b1 3493 /* S1 Bit Fields */
bogdanm 65:5798e58a58b1 3494 #define UART_S1_PF_MASK 0x1u
bogdanm 65:5798e58a58b1 3495 #define UART_S1_PF_SHIFT 0
bogdanm 65:5798e58a58b1 3496 #define UART_S1_FE_MASK 0x2u
bogdanm 65:5798e58a58b1 3497 #define UART_S1_FE_SHIFT 1
bogdanm 65:5798e58a58b1 3498 #define UART_S1_NF_MASK 0x4u
bogdanm 65:5798e58a58b1 3499 #define UART_S1_NF_SHIFT 2
bogdanm 65:5798e58a58b1 3500 #define UART_S1_OR_MASK 0x8u
bogdanm 65:5798e58a58b1 3501 #define UART_S1_OR_SHIFT 3
bogdanm 65:5798e58a58b1 3502 #define UART_S1_IDLE_MASK 0x10u
bogdanm 65:5798e58a58b1 3503 #define UART_S1_IDLE_SHIFT 4
bogdanm 65:5798e58a58b1 3504 #define UART_S1_RDRF_MASK 0x20u
bogdanm 65:5798e58a58b1 3505 #define UART_S1_RDRF_SHIFT 5
bogdanm 65:5798e58a58b1 3506 #define UART_S1_TC_MASK 0x40u
bogdanm 65:5798e58a58b1 3507 #define UART_S1_TC_SHIFT 6
bogdanm 65:5798e58a58b1 3508 #define UART_S1_TDRE_MASK 0x80u
bogdanm 65:5798e58a58b1 3509 #define UART_S1_TDRE_SHIFT 7
bogdanm 65:5798e58a58b1 3510 /* S2 Bit Fields */
bogdanm 65:5798e58a58b1 3511 #define UART_S2_RAF_MASK 0x1u
bogdanm 65:5798e58a58b1 3512 #define UART_S2_RAF_SHIFT 0
bogdanm 65:5798e58a58b1 3513 #define UART_S2_LBKDE_MASK 0x2u
bogdanm 65:5798e58a58b1 3514 #define UART_S2_LBKDE_SHIFT 1
bogdanm 65:5798e58a58b1 3515 #define UART_S2_BRK13_MASK 0x4u
bogdanm 65:5798e58a58b1 3516 #define UART_S2_BRK13_SHIFT 2
bogdanm 65:5798e58a58b1 3517 #define UART_S2_RWUID_MASK 0x8u
bogdanm 65:5798e58a58b1 3518 #define UART_S2_RWUID_SHIFT 3
bogdanm 65:5798e58a58b1 3519 #define UART_S2_RXINV_MASK 0x10u
bogdanm 65:5798e58a58b1 3520 #define UART_S2_RXINV_SHIFT 4
bogdanm 65:5798e58a58b1 3521 #define UART_S2_RXEDGIF_MASK 0x40u
bogdanm 65:5798e58a58b1 3522 #define UART_S2_RXEDGIF_SHIFT 6
bogdanm 65:5798e58a58b1 3523 #define UART_S2_LBKDIF_MASK 0x80u
bogdanm 65:5798e58a58b1 3524 #define UART_S2_LBKDIF_SHIFT 7
bogdanm 65:5798e58a58b1 3525 /* C3 Bit Fields */
bogdanm 65:5798e58a58b1 3526 #define UART_C3_PEIE_MASK 0x1u
bogdanm 65:5798e58a58b1 3527 #define UART_C3_PEIE_SHIFT 0
bogdanm 65:5798e58a58b1 3528 #define UART_C3_FEIE_MASK 0x2u
bogdanm 65:5798e58a58b1 3529 #define UART_C3_FEIE_SHIFT 1
bogdanm 65:5798e58a58b1 3530 #define UART_C3_NEIE_MASK 0x4u
bogdanm 65:5798e58a58b1 3531 #define UART_C3_NEIE_SHIFT 2
bogdanm 65:5798e58a58b1 3532 #define UART_C3_ORIE_MASK 0x8u
bogdanm 65:5798e58a58b1 3533 #define UART_C3_ORIE_SHIFT 3
bogdanm 65:5798e58a58b1 3534 #define UART_C3_TXINV_MASK 0x10u
bogdanm 65:5798e58a58b1 3535 #define UART_C3_TXINV_SHIFT 4
bogdanm 65:5798e58a58b1 3536 #define UART_C3_TXDIR_MASK 0x20u
bogdanm 65:5798e58a58b1 3537 #define UART_C3_TXDIR_SHIFT 5
bogdanm 65:5798e58a58b1 3538 #define UART_C3_T8_MASK 0x40u
bogdanm 65:5798e58a58b1 3539 #define UART_C3_T8_SHIFT 6
bogdanm 65:5798e58a58b1 3540 #define UART_C3_R8_MASK 0x80u
bogdanm 65:5798e58a58b1 3541 #define UART_C3_R8_SHIFT 7
bogdanm 65:5798e58a58b1 3542 /* D Bit Fields */
bogdanm 65:5798e58a58b1 3543 #define UART_D_R0T0_MASK 0x1u
bogdanm 65:5798e58a58b1 3544 #define UART_D_R0T0_SHIFT 0
bogdanm 65:5798e58a58b1 3545 #define UART_D_R1T1_MASK 0x2u
bogdanm 65:5798e58a58b1 3546 #define UART_D_R1T1_SHIFT 1
bogdanm 65:5798e58a58b1 3547 #define UART_D_R2T2_MASK 0x4u
bogdanm 65:5798e58a58b1 3548 #define UART_D_R2T2_SHIFT 2
bogdanm 65:5798e58a58b1 3549 #define UART_D_R3T3_MASK 0x8u
bogdanm 65:5798e58a58b1 3550 #define UART_D_R3T3_SHIFT 3
bogdanm 65:5798e58a58b1 3551 #define UART_D_R4T4_MASK 0x10u
bogdanm 65:5798e58a58b1 3552 #define UART_D_R4T4_SHIFT 4
bogdanm 65:5798e58a58b1 3553 #define UART_D_R5T5_MASK 0x20u
bogdanm 65:5798e58a58b1 3554 #define UART_D_R5T5_SHIFT 5
bogdanm 65:5798e58a58b1 3555 #define UART_D_R6T6_MASK 0x40u
bogdanm 65:5798e58a58b1 3556 #define UART_D_R6T6_SHIFT 6
bogdanm 65:5798e58a58b1 3557 #define UART_D_R7T7_MASK 0x80u
bogdanm 65:5798e58a58b1 3558 #define UART_D_R7T7_SHIFT 7
bogdanm 65:5798e58a58b1 3559 /* C4 Bit Fields */
bogdanm 65:5798e58a58b1 3560 #define UART_C4_LBKDDMAS_MASK 0x8u
bogdanm 65:5798e58a58b1 3561 #define UART_C4_LBKDDMAS_SHIFT 3
bogdanm 65:5798e58a58b1 3562 #define UART_C4_ILDMAS_MASK 0x10u
bogdanm 65:5798e58a58b1 3563 #define UART_C4_ILDMAS_SHIFT 4
bogdanm 65:5798e58a58b1 3564 #define UART_C4_RDMAS_MASK 0x20u
bogdanm 65:5798e58a58b1 3565 #define UART_C4_RDMAS_SHIFT 5
bogdanm 65:5798e58a58b1 3566 #define UART_C4_TCDMAS_MASK 0x40u
bogdanm 65:5798e58a58b1 3567 #define UART_C4_TCDMAS_SHIFT 6
bogdanm 65:5798e58a58b1 3568 #define UART_C4_TDMAS_MASK 0x80u
bogdanm 65:5798e58a58b1 3569 #define UART_C4_TDMAS_SHIFT 7
bogdanm 65:5798e58a58b1 3570
bogdanm 65:5798e58a58b1 3571 /**
bogdanm 65:5798e58a58b1 3572 * @}
bogdanm 65:5798e58a58b1 3573 */ /* end of group UART_Register_Masks */
bogdanm 65:5798e58a58b1 3574
bogdanm 65:5798e58a58b1 3575
bogdanm 65:5798e58a58b1 3576 /* UART - Peripheral instance base addresses */
bogdanm 65:5798e58a58b1 3577 /** Peripheral UART1 base address */
bogdanm 65:5798e58a58b1 3578 #define UART1_BASE (0x4006B000u)
bogdanm 65:5798e58a58b1 3579 /** Peripheral UART1 base pointer */
bogdanm 65:5798e58a58b1 3580 #define UART1 ((UART_Type *)UART1_BASE)
bogdanm 65:5798e58a58b1 3581 /** Peripheral UART2 base address */
bogdanm 65:5798e58a58b1 3582 #define UART2_BASE (0x4006C000u)
bogdanm 65:5798e58a58b1 3583 /** Peripheral UART2 base pointer */
bogdanm 65:5798e58a58b1 3584 #define UART2 ((UART_Type *)UART2_BASE)
bogdanm 65:5798e58a58b1 3585 /** Array initializer of UART peripheral base pointers */
bogdanm 65:5798e58a58b1 3586 #define UART_BASES { UART1, UART2 }
bogdanm 65:5798e58a58b1 3587
bogdanm 65:5798e58a58b1 3588 /**
bogdanm 65:5798e58a58b1 3589 * @}
bogdanm 65:5798e58a58b1 3590 */ /* end of group UART_Peripheral_Access_Layer */
bogdanm 65:5798e58a58b1 3591
bogdanm 65:5798e58a58b1 3592
bogdanm 65:5798e58a58b1 3593 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 3594 -- UARTLP Peripheral Access Layer
bogdanm 65:5798e58a58b1 3595 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 3596
bogdanm 65:5798e58a58b1 3597 /**
bogdanm 65:5798e58a58b1 3598 * @addtogroup UARTLP_Peripheral_Access_Layer UARTLP Peripheral Access Layer
bogdanm 65:5798e58a58b1 3599 * @{
bogdanm 65:5798e58a58b1 3600 */
bogdanm 65:5798e58a58b1 3601
bogdanm 65:5798e58a58b1 3602 /** UARTLP - Register Layout Typedef */
bogdanm 65:5798e58a58b1 3603 typedef struct {
bogdanm 65:5798e58a58b1 3604 __IO uint8_t BDH; /**< UART Baud Rate Register High, offset: 0x0 */
bogdanm 65:5798e58a58b1 3605 __IO uint8_t BDL; /**< UART Baud Rate Register Low, offset: 0x1 */
bogdanm 65:5798e58a58b1 3606 __IO uint8_t C1; /**< UART Control Register 1, offset: 0x2 */
bogdanm 65:5798e58a58b1 3607 __IO uint8_t C2; /**< UART Control Register 2, offset: 0x3 */
bogdanm 65:5798e58a58b1 3608 __IO uint8_t S1; /**< UART Status Register 1, offset: 0x4 */
bogdanm 65:5798e58a58b1 3609 __IO uint8_t S2; /**< UART Status Register 2, offset: 0x5 */
bogdanm 65:5798e58a58b1 3610 __IO uint8_t C3; /**< UART Control Register 3, offset: 0x6 */
bogdanm 65:5798e58a58b1 3611 __IO uint8_t D; /**< UART Data Register, offset: 0x7 */
bogdanm 65:5798e58a58b1 3612 __IO uint8_t MA1; /**< UART Match Address Registers 1, offset: 0x8 */
bogdanm 65:5798e58a58b1 3613 __IO uint8_t MA2; /**< UART Match Address Registers 2, offset: 0x9 */
bogdanm 65:5798e58a58b1 3614 __IO uint8_t C4; /**< UART Control Register 4, offset: 0xA */
bogdanm 65:5798e58a58b1 3615 __IO uint8_t C5; /**< UART Control Register 5, offset: 0xB */
bogdanm 65:5798e58a58b1 3616 } UARTLP_Type;
bogdanm 65:5798e58a58b1 3617
bogdanm 65:5798e58a58b1 3618 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 3619 -- UARTLP Register Masks
bogdanm 65:5798e58a58b1 3620 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 3621
bogdanm 65:5798e58a58b1 3622 /**
bogdanm 65:5798e58a58b1 3623 * @addtogroup UARTLP_Register_Masks UARTLP Register Masks
bogdanm 65:5798e58a58b1 3624 * @{
bogdanm 65:5798e58a58b1 3625 */
bogdanm 65:5798e58a58b1 3626
bogdanm 65:5798e58a58b1 3627 /* BDH Bit Fields */
bogdanm 65:5798e58a58b1 3628 #define UARTLP_BDH_SBR_MASK 0x1Fu
bogdanm 65:5798e58a58b1 3629 #define UARTLP_BDH_SBR_SHIFT 0
bogdanm 65:5798e58a58b1 3630 #define UARTLP_BDH_SBR(x) (((uint8_t)(((uint8_t)(x))<<UARTLP_BDH_SBR_SHIFT))&UARTLP_BDH_SBR_MASK)
bogdanm 65:5798e58a58b1 3631 #define UARTLP_BDH_SBNS_MASK 0x20u
bogdanm 65:5798e58a58b1 3632 #define UARTLP_BDH_SBNS_SHIFT 5
bogdanm 65:5798e58a58b1 3633 #define UARTLP_BDH_RXEDGIE_MASK 0x40u
bogdanm 65:5798e58a58b1 3634 #define UARTLP_BDH_RXEDGIE_SHIFT 6
bogdanm 65:5798e58a58b1 3635 #define UARTLP_BDH_LBKDIE_MASK 0x80u
bogdanm 65:5798e58a58b1 3636 #define UARTLP_BDH_LBKDIE_SHIFT 7
bogdanm 65:5798e58a58b1 3637 /* BDL Bit Fields */
bogdanm 65:5798e58a58b1 3638 #define UARTLP_BDL_SBR_MASK 0xFFu
bogdanm 65:5798e58a58b1 3639 #define UARTLP_BDL_SBR_SHIFT 0
bogdanm 65:5798e58a58b1 3640 #define UARTLP_BDL_SBR(x) (((uint8_t)(((uint8_t)(x))<<UARTLP_BDL_SBR_SHIFT))&UARTLP_BDL_SBR_MASK)
bogdanm 65:5798e58a58b1 3641 /* C1 Bit Fields */
bogdanm 65:5798e58a58b1 3642 #define UARTLP_C1_PT_MASK 0x1u
bogdanm 65:5798e58a58b1 3643 #define UARTLP_C1_PT_SHIFT 0
bogdanm 65:5798e58a58b1 3644 #define UARTLP_C1_PE_MASK 0x2u
bogdanm 65:5798e58a58b1 3645 #define UARTLP_C1_PE_SHIFT 1
bogdanm 65:5798e58a58b1 3646 #define UARTLP_C1_ILT_MASK 0x4u
bogdanm 65:5798e58a58b1 3647 #define UARTLP_C1_ILT_SHIFT 2
bogdanm 65:5798e58a58b1 3648 #define UARTLP_C1_WAKE_MASK 0x8u
bogdanm 65:5798e58a58b1 3649 #define UARTLP_C1_WAKE_SHIFT 3
bogdanm 65:5798e58a58b1 3650 #define UARTLP_C1_M_MASK 0x10u
bogdanm 65:5798e58a58b1 3651 #define UARTLP_C1_M_SHIFT 4
bogdanm 65:5798e58a58b1 3652 #define UARTLP_C1_RSRC_MASK 0x20u
bogdanm 65:5798e58a58b1 3653 #define UARTLP_C1_RSRC_SHIFT 5
bogdanm 65:5798e58a58b1 3654 #define UARTLP_C1_DOZEEN_MASK 0x40u
bogdanm 65:5798e58a58b1 3655 #define UARTLP_C1_DOZEEN_SHIFT 6
bogdanm 65:5798e58a58b1 3656 #define UARTLP_C1_LOOPS_MASK 0x80u
bogdanm 65:5798e58a58b1 3657 #define UARTLP_C1_LOOPS_SHIFT 7
bogdanm 65:5798e58a58b1 3658 /* C2 Bit Fields */
bogdanm 65:5798e58a58b1 3659 #define UARTLP_C2_SBK_MASK 0x1u
bogdanm 65:5798e58a58b1 3660 #define UARTLP_C2_SBK_SHIFT 0
bogdanm 65:5798e58a58b1 3661 #define UARTLP_C2_RWU_MASK 0x2u
bogdanm 65:5798e58a58b1 3662 #define UARTLP_C2_RWU_SHIFT 1
bogdanm 65:5798e58a58b1 3663 #define UARTLP_C2_RE_MASK 0x4u
bogdanm 65:5798e58a58b1 3664 #define UARTLP_C2_RE_SHIFT 2
bogdanm 65:5798e58a58b1 3665 #define UARTLP_C2_TE_MASK 0x8u
bogdanm 65:5798e58a58b1 3666 #define UARTLP_C2_TE_SHIFT 3
bogdanm 65:5798e58a58b1 3667 #define UARTLP_C2_ILIE_MASK 0x10u
bogdanm 65:5798e58a58b1 3668 #define UARTLP_C2_ILIE_SHIFT 4
bogdanm 65:5798e58a58b1 3669 #define UARTLP_C2_RIE_MASK 0x20u
bogdanm 65:5798e58a58b1 3670 #define UARTLP_C2_RIE_SHIFT 5
bogdanm 65:5798e58a58b1 3671 #define UARTLP_C2_TCIE_MASK 0x40u
bogdanm 65:5798e58a58b1 3672 #define UARTLP_C2_TCIE_SHIFT 6
bogdanm 65:5798e58a58b1 3673 #define UARTLP_C2_TIE_MASK 0x80u
bogdanm 65:5798e58a58b1 3674 #define UARTLP_C2_TIE_SHIFT 7
bogdanm 65:5798e58a58b1 3675 /* S1 Bit Fields */
bogdanm 65:5798e58a58b1 3676 #define UARTLP_S1_PF_MASK 0x1u
bogdanm 65:5798e58a58b1 3677 #define UARTLP_S1_PF_SHIFT 0
bogdanm 65:5798e58a58b1 3678 #define UARTLP_S1_FE_MASK 0x2u
bogdanm 65:5798e58a58b1 3679 #define UARTLP_S1_FE_SHIFT 1
bogdanm 65:5798e58a58b1 3680 #define UARTLP_S1_NF_MASK 0x4u
bogdanm 65:5798e58a58b1 3681 #define UARTLP_S1_NF_SHIFT 2
bogdanm 65:5798e58a58b1 3682 #define UARTLP_S1_OR_MASK 0x8u
bogdanm 65:5798e58a58b1 3683 #define UARTLP_S1_OR_SHIFT 3
bogdanm 65:5798e58a58b1 3684 #define UARTLP_S1_IDLE_MASK 0x10u
bogdanm 65:5798e58a58b1 3685 #define UARTLP_S1_IDLE_SHIFT 4
bogdanm 65:5798e58a58b1 3686 #define UARTLP_S1_RDRF_MASK 0x20u
bogdanm 65:5798e58a58b1 3687 #define UARTLP_S1_RDRF_SHIFT 5
bogdanm 65:5798e58a58b1 3688 #define UARTLP_S1_TC_MASK 0x40u
bogdanm 65:5798e58a58b1 3689 #define UARTLP_S1_TC_SHIFT 6
bogdanm 65:5798e58a58b1 3690 #define UARTLP_S1_TDRE_MASK 0x80u
bogdanm 65:5798e58a58b1 3691 #define UARTLP_S1_TDRE_SHIFT 7
bogdanm 65:5798e58a58b1 3692 /* S2 Bit Fields */
bogdanm 65:5798e58a58b1 3693 #define UARTLP_S2_RAF_MASK 0x1u
bogdanm 65:5798e58a58b1 3694 #define UARTLP_S2_RAF_SHIFT 0
bogdanm 65:5798e58a58b1 3695 #define UARTLP_S2_LBKDE_MASK 0x2u
bogdanm 65:5798e58a58b1 3696 #define UARTLP_S2_LBKDE_SHIFT 1
bogdanm 65:5798e58a58b1 3697 #define UARTLP_S2_BRK13_MASK 0x4u
bogdanm 65:5798e58a58b1 3698 #define UARTLP_S2_BRK13_SHIFT 2
bogdanm 65:5798e58a58b1 3699 #define UARTLP_S2_RWUID_MASK 0x8u
bogdanm 65:5798e58a58b1 3700 #define UARTLP_S2_RWUID_SHIFT 3
bogdanm 65:5798e58a58b1 3701 #define UARTLP_S2_RXINV_MASK 0x10u
bogdanm 65:5798e58a58b1 3702 #define UARTLP_S2_RXINV_SHIFT 4
bogdanm 65:5798e58a58b1 3703 #define UARTLP_S2_MSBF_MASK 0x20u
bogdanm 65:5798e58a58b1 3704 #define UARTLP_S2_MSBF_SHIFT 5
bogdanm 65:5798e58a58b1 3705 #define UARTLP_S2_RXEDGIF_MASK 0x40u
bogdanm 65:5798e58a58b1 3706 #define UARTLP_S2_RXEDGIF_SHIFT 6
bogdanm 65:5798e58a58b1 3707 #define UARTLP_S2_LBKDIF_MASK 0x80u
bogdanm 65:5798e58a58b1 3708 #define UARTLP_S2_LBKDIF_SHIFT 7
bogdanm 65:5798e58a58b1 3709 /* C3 Bit Fields */
bogdanm 65:5798e58a58b1 3710 #define UARTLP_C3_PEIE_MASK 0x1u
bogdanm 65:5798e58a58b1 3711 #define UARTLP_C3_PEIE_SHIFT 0
bogdanm 65:5798e58a58b1 3712 #define UARTLP_C3_FEIE_MASK 0x2u
bogdanm 65:5798e58a58b1 3713 #define UARTLP_C3_FEIE_SHIFT 1
bogdanm 65:5798e58a58b1 3714 #define UARTLP_C3_NEIE_MASK 0x4u
bogdanm 65:5798e58a58b1 3715 #define UARTLP_C3_NEIE_SHIFT 2
bogdanm 65:5798e58a58b1 3716 #define UARTLP_C3_ORIE_MASK 0x8u
bogdanm 65:5798e58a58b1 3717 #define UARTLP_C3_ORIE_SHIFT 3
bogdanm 65:5798e58a58b1 3718 #define UARTLP_C3_TXINV_MASK 0x10u
bogdanm 65:5798e58a58b1 3719 #define UARTLP_C3_TXINV_SHIFT 4
bogdanm 65:5798e58a58b1 3720 #define UARTLP_C3_TXDIR_MASK 0x20u
bogdanm 65:5798e58a58b1 3721 #define UARTLP_C3_TXDIR_SHIFT 5
bogdanm 65:5798e58a58b1 3722 #define UARTLP_C3_R9T8_MASK 0x40u
bogdanm 65:5798e58a58b1 3723 #define UARTLP_C3_R9T8_SHIFT 6
bogdanm 65:5798e58a58b1 3724 #define UARTLP_C3_R8T9_MASK 0x80u
bogdanm 65:5798e58a58b1 3725 #define UARTLP_C3_R8T9_SHIFT 7
bogdanm 65:5798e58a58b1 3726 /* D Bit Fields */
bogdanm 65:5798e58a58b1 3727 #define UARTLP_D_R0T0_MASK 0x1u
bogdanm 65:5798e58a58b1 3728 #define UARTLP_D_R0T0_SHIFT 0
bogdanm 65:5798e58a58b1 3729 #define UARTLP_D_R1T1_MASK 0x2u
bogdanm 65:5798e58a58b1 3730 #define UARTLP_D_R1T1_SHIFT 1
bogdanm 65:5798e58a58b1 3731 #define UARTLP_D_R2T2_MASK 0x4u
bogdanm 65:5798e58a58b1 3732 #define UARTLP_D_R2T2_SHIFT 2
bogdanm 65:5798e58a58b1 3733 #define UARTLP_D_R3T3_MASK 0x8u
bogdanm 65:5798e58a58b1 3734 #define UARTLP_D_R3T3_SHIFT 3
bogdanm 65:5798e58a58b1 3735 #define UARTLP_D_R4T4_MASK 0x10u
bogdanm 65:5798e58a58b1 3736 #define UARTLP_D_R4T4_SHIFT 4
bogdanm 65:5798e58a58b1 3737 #define UARTLP_D_R5T5_MASK 0x20u
bogdanm 65:5798e58a58b1 3738 #define UARTLP_D_R5T5_SHIFT 5
bogdanm 65:5798e58a58b1 3739 #define UARTLP_D_R6T6_MASK 0x40u
bogdanm 65:5798e58a58b1 3740 #define UARTLP_D_R6T6_SHIFT 6
bogdanm 65:5798e58a58b1 3741 #define UARTLP_D_R7T7_MASK 0x80u
bogdanm 65:5798e58a58b1 3742 #define UARTLP_D_R7T7_SHIFT 7
bogdanm 65:5798e58a58b1 3743 /* MA1 Bit Fields */
bogdanm 65:5798e58a58b1 3744 #define UARTLP_MA1_MA_MASK 0xFFu
bogdanm 65:5798e58a58b1 3745 #define UARTLP_MA1_MA_SHIFT 0
bogdanm 65:5798e58a58b1 3746 #define UARTLP_MA1_MA(x) (((uint8_t)(((uint8_t)(x))<<UARTLP_MA1_MA_SHIFT))&UARTLP_MA1_MA_MASK)
bogdanm 65:5798e58a58b1 3747 /* MA2 Bit Fields */
bogdanm 65:5798e58a58b1 3748 #define UARTLP_MA2_MA_MASK 0xFFu
bogdanm 65:5798e58a58b1 3749 #define UARTLP_MA2_MA_SHIFT 0
bogdanm 65:5798e58a58b1 3750 #define UARTLP_MA2_MA(x) (((uint8_t)(((uint8_t)(x))<<UARTLP_MA2_MA_SHIFT))&UARTLP_MA2_MA_MASK)
bogdanm 65:5798e58a58b1 3751 /* C4 Bit Fields */
bogdanm 65:5798e58a58b1 3752 #define UARTLP_C4_OSR_MASK 0x1Fu
bogdanm 65:5798e58a58b1 3753 #define UARTLP_C4_OSR_SHIFT 0
bogdanm 65:5798e58a58b1 3754 #define UARTLP_C4_OSR(x) (((uint8_t)(((uint8_t)(x))<<UARTLP_C4_OSR_SHIFT))&UARTLP_C4_OSR_MASK)
bogdanm 65:5798e58a58b1 3755 #define UARTLP_C4_M10_MASK 0x20u
bogdanm 65:5798e58a58b1 3756 #define UARTLP_C4_M10_SHIFT 5
bogdanm 65:5798e58a58b1 3757 #define UARTLP_C4_MAEN2_MASK 0x40u
bogdanm 65:5798e58a58b1 3758 #define UARTLP_C4_MAEN2_SHIFT 6
bogdanm 65:5798e58a58b1 3759 #define UARTLP_C4_MAEN1_MASK 0x80u
bogdanm 65:5798e58a58b1 3760 #define UARTLP_C4_MAEN1_SHIFT 7
bogdanm 65:5798e58a58b1 3761 /* C5 Bit Fields */
bogdanm 65:5798e58a58b1 3762 #define UARTLP_C5_RESYNCDIS_MASK 0x1u
bogdanm 65:5798e58a58b1 3763 #define UARTLP_C5_RESYNCDIS_SHIFT 0
bogdanm 65:5798e58a58b1 3764 #define UARTLP_C5_BOTHEDGE_MASK 0x2u
bogdanm 65:5798e58a58b1 3765 #define UARTLP_C5_BOTHEDGE_SHIFT 1
bogdanm 65:5798e58a58b1 3766 #define UARTLP_C5_RDMAE_MASK 0x20u
bogdanm 65:5798e58a58b1 3767 #define UARTLP_C5_RDMAE_SHIFT 5
bogdanm 65:5798e58a58b1 3768 #define UARTLP_C5_TDMAE_MASK 0x80u
bogdanm 65:5798e58a58b1 3769 #define UARTLP_C5_TDMAE_SHIFT 7
bogdanm 65:5798e58a58b1 3770
bogdanm 65:5798e58a58b1 3771 /**
bogdanm 65:5798e58a58b1 3772 * @}
bogdanm 65:5798e58a58b1 3773 */ /* end of group UARTLP_Register_Masks */
bogdanm 65:5798e58a58b1 3774
bogdanm 65:5798e58a58b1 3775
bogdanm 65:5798e58a58b1 3776 /* UARTLP - Peripheral instance base addresses */
bogdanm 65:5798e58a58b1 3777 /** Peripheral UART0 base address */
bogdanm 65:5798e58a58b1 3778 #define UART0_BASE (0x4006A000u)
bogdanm 65:5798e58a58b1 3779 /** Peripheral UART0 base pointer */
bogdanm 65:5798e58a58b1 3780 #define UART0 ((UARTLP_Type *)UART0_BASE)
bogdanm 65:5798e58a58b1 3781 /** Array initializer of UARTLP peripheral base pointers */
bogdanm 65:5798e58a58b1 3782 #define UARTLP_BASES { UART0 }
bogdanm 65:5798e58a58b1 3783
bogdanm 65:5798e58a58b1 3784 /**
bogdanm 65:5798e58a58b1 3785 * @}
bogdanm 65:5798e58a58b1 3786 */ /* end of group UARTLP_Peripheral_Access_Layer */
bogdanm 65:5798e58a58b1 3787
bogdanm 65:5798e58a58b1 3788
bogdanm 65:5798e58a58b1 3789 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 3790 -- USB Peripheral Access Layer
bogdanm 65:5798e58a58b1 3791 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 3792
bogdanm 65:5798e58a58b1 3793 /**
bogdanm 65:5798e58a58b1 3794 * @addtogroup USB_Peripheral_Access_Layer USB Peripheral Access Layer
bogdanm 65:5798e58a58b1 3795 * @{
bogdanm 65:5798e58a58b1 3796 */
bogdanm 65:5798e58a58b1 3797
bogdanm 65:5798e58a58b1 3798 /** USB - Register Layout Typedef */
bogdanm 65:5798e58a58b1 3799 typedef struct {
bogdanm 65:5798e58a58b1 3800 __I uint8_t PERID; /**< Peripheral ID register, offset: 0x0 */
bogdanm 65:5798e58a58b1 3801 uint8_t RESERVED_0[3];
bogdanm 65:5798e58a58b1 3802 __I uint8_t IDCOMP; /**< Peripheral ID Complement register, offset: 0x4 */
bogdanm 65:5798e58a58b1 3803 uint8_t RESERVED_1[3];
bogdanm 65:5798e58a58b1 3804 __I uint8_t REV; /**< Peripheral Revision register, offset: 0x8 */
bogdanm 65:5798e58a58b1 3805 uint8_t RESERVED_2[3];
bogdanm 65:5798e58a58b1 3806 __I uint8_t ADDINFO; /**< Peripheral Additional Info register, offset: 0xC */
bogdanm 65:5798e58a58b1 3807 uint8_t RESERVED_3[3];
bogdanm 65:5798e58a58b1 3808 __IO uint8_t OTGISTAT; /**< OTG Interrupt Status register, offset: 0x10 */
bogdanm 65:5798e58a58b1 3809 uint8_t RESERVED_4[3];
bogdanm 65:5798e58a58b1 3810 __IO uint8_t OTGICR; /**< OTG Interrupt Control Register, offset: 0x14 */
bogdanm 65:5798e58a58b1 3811 uint8_t RESERVED_5[3];
bogdanm 65:5798e58a58b1 3812 __IO uint8_t OTGSTAT; /**< OTG Status register, offset: 0x18 */
bogdanm 65:5798e58a58b1 3813 uint8_t RESERVED_6[3];
bogdanm 65:5798e58a58b1 3814 __IO uint8_t OTGCTL; /**< OTG Control register, offset: 0x1C */
bogdanm 65:5798e58a58b1 3815 uint8_t RESERVED_7[99];
bogdanm 65:5798e58a58b1 3816 __IO uint8_t ISTAT; /**< Interrupt Status register, offset: 0x80 */
bogdanm 65:5798e58a58b1 3817 uint8_t RESERVED_8[3];
bogdanm 65:5798e58a58b1 3818 __IO uint8_t INTEN; /**< Interrupt Enable register, offset: 0x84 */
bogdanm 65:5798e58a58b1 3819 uint8_t RESERVED_9[3];
bogdanm 65:5798e58a58b1 3820 __IO uint8_t ERRSTAT; /**< Error Interrupt Status register, offset: 0x88 */
bogdanm 65:5798e58a58b1 3821 uint8_t RESERVED_10[3];
bogdanm 65:5798e58a58b1 3822 __IO uint8_t ERREN; /**< Error Interrupt Enable register, offset: 0x8C */
bogdanm 65:5798e58a58b1 3823 uint8_t RESERVED_11[3];
bogdanm 65:5798e58a58b1 3824 __I uint8_t STAT; /**< Status register, offset: 0x90 */
bogdanm 65:5798e58a58b1 3825 uint8_t RESERVED_12[3];
bogdanm 65:5798e58a58b1 3826 __IO uint8_t CTL; /**< Control register, offset: 0x94 */
bogdanm 65:5798e58a58b1 3827 uint8_t RESERVED_13[3];
bogdanm 65:5798e58a58b1 3828 __IO uint8_t ADDR; /**< Address register, offset: 0x98 */
bogdanm 65:5798e58a58b1 3829 uint8_t RESERVED_14[3];
bogdanm 65:5798e58a58b1 3830 __IO uint8_t BDTPAGE1; /**< BDT Page Register 1, offset: 0x9C */
bogdanm 65:5798e58a58b1 3831 uint8_t RESERVED_15[3];
bogdanm 65:5798e58a58b1 3832 __IO uint8_t FRMNUML; /**< Frame Number Register Low, offset: 0xA0 */
bogdanm 65:5798e58a58b1 3833 uint8_t RESERVED_16[3];
bogdanm 65:5798e58a58b1 3834 __IO uint8_t FRMNUMH; /**< Frame Number Register High, offset: 0xA4 */
bogdanm 65:5798e58a58b1 3835 uint8_t RESERVED_17[3];
bogdanm 65:5798e58a58b1 3836 __IO uint8_t TOKEN; /**< Token register, offset: 0xA8 */
bogdanm 65:5798e58a58b1 3837 uint8_t RESERVED_18[3];
bogdanm 65:5798e58a58b1 3838 __IO uint8_t SOFTHLD; /**< SOF Threshold Register, offset: 0xAC */
bogdanm 65:5798e58a58b1 3839 uint8_t RESERVED_19[3];
bogdanm 65:5798e58a58b1 3840 __IO uint8_t BDTPAGE2; /**< BDT Page Register 2, offset: 0xB0 */
bogdanm 65:5798e58a58b1 3841 uint8_t RESERVED_20[3];
bogdanm 65:5798e58a58b1 3842 __IO uint8_t BDTPAGE3; /**< BDT Page Register 3, offset: 0xB4 */
bogdanm 65:5798e58a58b1 3843 uint8_t RESERVED_21[11];
bogdanm 65:5798e58a58b1 3844 struct { /* offset: 0xC0, array step: 0x4 */
bogdanm 65:5798e58a58b1 3845 __IO uint8_t ENDPT; /**< Endpoint Control register, array offset: 0xC0, array step: 0x4 */
bogdanm 65:5798e58a58b1 3846 uint8_t RESERVED_0[3];
bogdanm 65:5798e58a58b1 3847 } ENDPOINT[16];
bogdanm 65:5798e58a58b1 3848 __IO uint8_t USBCTRL; /**< USB Control register, offset: 0x100 */
bogdanm 65:5798e58a58b1 3849 uint8_t RESERVED_22[3];
bogdanm 65:5798e58a58b1 3850 __I uint8_t OBSERVE; /**< USB OTG Observe register, offset: 0x104 */
bogdanm 65:5798e58a58b1 3851 uint8_t RESERVED_23[3];
bogdanm 65:5798e58a58b1 3852 __IO uint8_t CONTROL; /**< USB OTG Control register, offset: 0x108 */
bogdanm 65:5798e58a58b1 3853 uint8_t RESERVED_24[3];
bogdanm 65:5798e58a58b1 3854 __IO uint8_t USBTRC0; /**< USB Transceiver Control Register 0, offset: 0x10C */
bogdanm 65:5798e58a58b1 3855 } USB_Type;
bogdanm 65:5798e58a58b1 3856
bogdanm 65:5798e58a58b1 3857 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 3858 -- USB Register Masks
bogdanm 65:5798e58a58b1 3859 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 3860
bogdanm 65:5798e58a58b1 3861 /**
bogdanm 65:5798e58a58b1 3862 * @addtogroup USB_Register_Masks USB Register Masks
bogdanm 65:5798e58a58b1 3863 * @{
bogdanm 65:5798e58a58b1 3864 */
bogdanm 65:5798e58a58b1 3865
bogdanm 65:5798e58a58b1 3866 /* PERID Bit Fields */
bogdanm 65:5798e58a58b1 3867 #define USB_PERID_ID_MASK 0x3Fu
bogdanm 65:5798e58a58b1 3868 #define USB_PERID_ID_SHIFT 0
bogdanm 65:5798e58a58b1 3869 #define USB_PERID_ID(x) (((uint8_t)(((uint8_t)(x))<<USB_PERID_ID_SHIFT))&USB_PERID_ID_MASK)
bogdanm 65:5798e58a58b1 3870 /* IDCOMP Bit Fields */
bogdanm 65:5798e58a58b1 3871 #define USB_IDCOMP_NID_MASK 0x3Fu
bogdanm 65:5798e58a58b1 3872 #define USB_IDCOMP_NID_SHIFT 0
bogdanm 65:5798e58a58b1 3873 #define USB_IDCOMP_NID(x) (((uint8_t)(((uint8_t)(x))<<USB_IDCOMP_NID_SHIFT))&USB_IDCOMP_NID_MASK)
bogdanm 65:5798e58a58b1 3874 /* REV Bit Fields */
bogdanm 65:5798e58a58b1 3875 #define USB_REV_REV_MASK 0xFFu
bogdanm 65:5798e58a58b1 3876 #define USB_REV_REV_SHIFT 0
bogdanm 65:5798e58a58b1 3877 #define USB_REV_REV(x) (((uint8_t)(((uint8_t)(x))<<USB_REV_REV_SHIFT))&USB_REV_REV_MASK)
bogdanm 65:5798e58a58b1 3878 /* ADDINFO Bit Fields */
bogdanm 65:5798e58a58b1 3879 #define USB_ADDINFO_IEHOST_MASK 0x1u
bogdanm 65:5798e58a58b1 3880 #define USB_ADDINFO_IEHOST_SHIFT 0
bogdanm 65:5798e58a58b1 3881 #define USB_ADDINFO_IRQNUM_MASK 0xF8u
bogdanm 65:5798e58a58b1 3882 #define USB_ADDINFO_IRQNUM_SHIFT 3
bogdanm 65:5798e58a58b1 3883 #define USB_ADDINFO_IRQNUM(x) (((uint8_t)(((uint8_t)(x))<<USB_ADDINFO_IRQNUM_SHIFT))&USB_ADDINFO_IRQNUM_MASK)
bogdanm 65:5798e58a58b1 3884 /* OTGISTAT Bit Fields */
bogdanm 65:5798e58a58b1 3885 #define USB_OTGISTAT_AVBUSCHG_MASK 0x1u
bogdanm 65:5798e58a58b1 3886 #define USB_OTGISTAT_AVBUSCHG_SHIFT 0
bogdanm 65:5798e58a58b1 3887 #define USB_OTGISTAT_B_SESS_CHG_MASK 0x4u
bogdanm 65:5798e58a58b1 3888 #define USB_OTGISTAT_B_SESS_CHG_SHIFT 2
bogdanm 65:5798e58a58b1 3889 #define USB_OTGISTAT_SESSVLDCHG_MASK 0x8u
bogdanm 65:5798e58a58b1 3890 #define USB_OTGISTAT_SESSVLDCHG_SHIFT 3
bogdanm 65:5798e58a58b1 3891 #define USB_OTGISTAT_LINE_STATE_CHG_MASK 0x20u
bogdanm 65:5798e58a58b1 3892 #define USB_OTGISTAT_LINE_STATE_CHG_SHIFT 5
bogdanm 65:5798e58a58b1 3893 #define USB_OTGISTAT_ONEMSEC_MASK 0x40u
bogdanm 65:5798e58a58b1 3894 #define USB_OTGISTAT_ONEMSEC_SHIFT 6
bogdanm 65:5798e58a58b1 3895 #define USB_OTGISTAT_IDCHG_MASK 0x80u
bogdanm 65:5798e58a58b1 3896 #define USB_OTGISTAT_IDCHG_SHIFT 7
bogdanm 65:5798e58a58b1 3897 /* OTGICR Bit Fields */
bogdanm 65:5798e58a58b1 3898 #define USB_OTGICR_AVBUSEN_MASK 0x1u
bogdanm 65:5798e58a58b1 3899 #define USB_OTGICR_AVBUSEN_SHIFT 0
bogdanm 65:5798e58a58b1 3900 #define USB_OTGICR_BSESSEN_MASK 0x4u
bogdanm 65:5798e58a58b1 3901 #define USB_OTGICR_BSESSEN_SHIFT 2
bogdanm 65:5798e58a58b1 3902 #define USB_OTGICR_SESSVLDEN_MASK 0x8u
bogdanm 65:5798e58a58b1 3903 #define USB_OTGICR_SESSVLDEN_SHIFT 3
bogdanm 65:5798e58a58b1 3904 #define USB_OTGICR_LINESTATEEN_MASK 0x20u
bogdanm 65:5798e58a58b1 3905 #define USB_OTGICR_LINESTATEEN_SHIFT 5
bogdanm 65:5798e58a58b1 3906 #define USB_OTGICR_ONEMSECEN_MASK 0x40u
bogdanm 65:5798e58a58b1 3907 #define USB_OTGICR_ONEMSECEN_SHIFT 6
bogdanm 65:5798e58a58b1 3908 #define USB_OTGICR_IDEN_MASK 0x80u
bogdanm 65:5798e58a58b1 3909 #define USB_OTGICR_IDEN_SHIFT 7
bogdanm 65:5798e58a58b1 3910 /* OTGSTAT Bit Fields */
bogdanm 65:5798e58a58b1 3911 #define USB_OTGSTAT_AVBUSVLD_MASK 0x1u
bogdanm 65:5798e58a58b1 3912 #define USB_OTGSTAT_AVBUSVLD_SHIFT 0
bogdanm 65:5798e58a58b1 3913 #define USB_OTGSTAT_BSESSEND_MASK 0x4u
bogdanm 65:5798e58a58b1 3914 #define USB_OTGSTAT_BSESSEND_SHIFT 2
bogdanm 65:5798e58a58b1 3915 #define USB_OTGSTAT_SESS_VLD_MASK 0x8u
bogdanm 65:5798e58a58b1 3916 #define USB_OTGSTAT_SESS_VLD_SHIFT 3
bogdanm 65:5798e58a58b1 3917 #define USB_OTGSTAT_LINESTATESTABLE_MASK 0x20u
bogdanm 65:5798e58a58b1 3918 #define USB_OTGSTAT_LINESTATESTABLE_SHIFT 5
bogdanm 65:5798e58a58b1 3919 #define USB_OTGSTAT_ONEMSECEN_MASK 0x40u
bogdanm 65:5798e58a58b1 3920 #define USB_OTGSTAT_ONEMSECEN_SHIFT 6
bogdanm 65:5798e58a58b1 3921 #define USB_OTGSTAT_ID_MASK 0x80u
bogdanm 65:5798e58a58b1 3922 #define USB_OTGSTAT_ID_SHIFT 7
bogdanm 65:5798e58a58b1 3923 /* OTGCTL Bit Fields */
bogdanm 65:5798e58a58b1 3924 #define USB_OTGCTL_OTGEN_MASK 0x4u
bogdanm 65:5798e58a58b1 3925 #define USB_OTGCTL_OTGEN_SHIFT 2
bogdanm 65:5798e58a58b1 3926 #define USB_OTGCTL_DMLOW_MASK 0x10u
bogdanm 65:5798e58a58b1 3927 #define USB_OTGCTL_DMLOW_SHIFT 4
bogdanm 65:5798e58a58b1 3928 #define USB_OTGCTL_DPLOW_MASK 0x20u
bogdanm 65:5798e58a58b1 3929 #define USB_OTGCTL_DPLOW_SHIFT 5
bogdanm 65:5798e58a58b1 3930 #define USB_OTGCTL_DPHIGH_MASK 0x80u
bogdanm 65:5798e58a58b1 3931 #define USB_OTGCTL_DPHIGH_SHIFT 7
bogdanm 65:5798e58a58b1 3932 /* ISTAT Bit Fields */
bogdanm 65:5798e58a58b1 3933 #define USB_ISTAT_USBRST_MASK 0x1u
bogdanm 65:5798e58a58b1 3934 #define USB_ISTAT_USBRST_SHIFT 0
bogdanm 65:5798e58a58b1 3935 #define USB_ISTAT_ERROR_MASK 0x2u
bogdanm 65:5798e58a58b1 3936 #define USB_ISTAT_ERROR_SHIFT 1
bogdanm 65:5798e58a58b1 3937 #define USB_ISTAT_SOFTOK_MASK 0x4u
bogdanm 65:5798e58a58b1 3938 #define USB_ISTAT_SOFTOK_SHIFT 2
bogdanm 65:5798e58a58b1 3939 #define USB_ISTAT_TOKDNE_MASK 0x8u
bogdanm 65:5798e58a58b1 3940 #define USB_ISTAT_TOKDNE_SHIFT 3
bogdanm 65:5798e58a58b1 3941 #define USB_ISTAT_SLEEP_MASK 0x10u
bogdanm 65:5798e58a58b1 3942 #define USB_ISTAT_SLEEP_SHIFT 4
bogdanm 65:5798e58a58b1 3943 #define USB_ISTAT_RESUME_MASK 0x20u
bogdanm 65:5798e58a58b1 3944 #define USB_ISTAT_RESUME_SHIFT 5
bogdanm 65:5798e58a58b1 3945 #define USB_ISTAT_ATTACH_MASK 0x40u
bogdanm 65:5798e58a58b1 3946 #define USB_ISTAT_ATTACH_SHIFT 6
bogdanm 65:5798e58a58b1 3947 #define USB_ISTAT_STALL_MASK 0x80u
bogdanm 65:5798e58a58b1 3948 #define USB_ISTAT_STALL_SHIFT 7
bogdanm 65:5798e58a58b1 3949 /* INTEN Bit Fields */
bogdanm 65:5798e58a58b1 3950 #define USB_INTEN_USBRSTEN_MASK 0x1u
bogdanm 65:5798e58a58b1 3951 #define USB_INTEN_USBRSTEN_SHIFT 0
bogdanm 65:5798e58a58b1 3952 #define USB_INTEN_ERROREN_MASK 0x2u
bogdanm 65:5798e58a58b1 3953 #define USB_INTEN_ERROREN_SHIFT 1
bogdanm 65:5798e58a58b1 3954 #define USB_INTEN_SOFTOKEN_MASK 0x4u
bogdanm 65:5798e58a58b1 3955 #define USB_INTEN_SOFTOKEN_SHIFT 2
bogdanm 65:5798e58a58b1 3956 #define USB_INTEN_TOKDNEEN_MASK 0x8u
bogdanm 65:5798e58a58b1 3957 #define USB_INTEN_TOKDNEEN_SHIFT 3
bogdanm 65:5798e58a58b1 3958 #define USB_INTEN_SLEEPEN_MASK 0x10u
bogdanm 65:5798e58a58b1 3959 #define USB_INTEN_SLEEPEN_SHIFT 4
bogdanm 65:5798e58a58b1 3960 #define USB_INTEN_RESUMEEN_MASK 0x20u
bogdanm 65:5798e58a58b1 3961 #define USB_INTEN_RESUMEEN_SHIFT 5
bogdanm 65:5798e58a58b1 3962 #define USB_INTEN_ATTACHEN_MASK 0x40u
bogdanm 65:5798e58a58b1 3963 #define USB_INTEN_ATTACHEN_SHIFT 6
bogdanm 65:5798e58a58b1 3964 #define USB_INTEN_STALLEN_MASK 0x80u
bogdanm 65:5798e58a58b1 3965 #define USB_INTEN_STALLEN_SHIFT 7
bogdanm 65:5798e58a58b1 3966 /* ERRSTAT Bit Fields */
bogdanm 65:5798e58a58b1 3967 #define USB_ERRSTAT_PIDERR_MASK 0x1u
bogdanm 65:5798e58a58b1 3968 #define USB_ERRSTAT_PIDERR_SHIFT 0
bogdanm 65:5798e58a58b1 3969 #define USB_ERRSTAT_CRC5EOF_MASK 0x2u
bogdanm 65:5798e58a58b1 3970 #define USB_ERRSTAT_CRC5EOF_SHIFT 1
bogdanm 65:5798e58a58b1 3971 #define USB_ERRSTAT_CRC16_MASK 0x4u
bogdanm 65:5798e58a58b1 3972 #define USB_ERRSTAT_CRC16_SHIFT 2
bogdanm 65:5798e58a58b1 3973 #define USB_ERRSTAT_DFN8_MASK 0x8u
bogdanm 65:5798e58a58b1 3974 #define USB_ERRSTAT_DFN8_SHIFT 3
bogdanm 65:5798e58a58b1 3975 #define USB_ERRSTAT_BTOERR_MASK 0x10u
bogdanm 65:5798e58a58b1 3976 #define USB_ERRSTAT_BTOERR_SHIFT 4
bogdanm 65:5798e58a58b1 3977 #define USB_ERRSTAT_DMAERR_MASK 0x20u
bogdanm 65:5798e58a58b1 3978 #define USB_ERRSTAT_DMAERR_SHIFT 5
bogdanm 65:5798e58a58b1 3979 #define USB_ERRSTAT_BTSERR_MASK 0x80u
bogdanm 65:5798e58a58b1 3980 #define USB_ERRSTAT_BTSERR_SHIFT 7
bogdanm 65:5798e58a58b1 3981 /* ERREN Bit Fields */
bogdanm 65:5798e58a58b1 3982 #define USB_ERREN_PIDERREN_MASK 0x1u
bogdanm 65:5798e58a58b1 3983 #define USB_ERREN_PIDERREN_SHIFT 0
bogdanm 65:5798e58a58b1 3984 #define USB_ERREN_CRC5EOFEN_MASK 0x2u
bogdanm 65:5798e58a58b1 3985 #define USB_ERREN_CRC5EOFEN_SHIFT 1
bogdanm 65:5798e58a58b1 3986 #define USB_ERREN_CRC16EN_MASK 0x4u
bogdanm 65:5798e58a58b1 3987 #define USB_ERREN_CRC16EN_SHIFT 2
bogdanm 65:5798e58a58b1 3988 #define USB_ERREN_DFN8EN_MASK 0x8u
bogdanm 65:5798e58a58b1 3989 #define USB_ERREN_DFN8EN_SHIFT 3
bogdanm 65:5798e58a58b1 3990 #define USB_ERREN_BTOERREN_MASK 0x10u
bogdanm 65:5798e58a58b1 3991 #define USB_ERREN_BTOERREN_SHIFT 4
bogdanm 65:5798e58a58b1 3992 #define USB_ERREN_DMAERREN_MASK 0x20u
bogdanm 65:5798e58a58b1 3993 #define USB_ERREN_DMAERREN_SHIFT 5
bogdanm 65:5798e58a58b1 3994 #define USB_ERREN_BTSERREN_MASK 0x80u
bogdanm 65:5798e58a58b1 3995 #define USB_ERREN_BTSERREN_SHIFT 7
bogdanm 65:5798e58a58b1 3996 /* STAT Bit Fields */
bogdanm 65:5798e58a58b1 3997 #define USB_STAT_ODD_MASK 0x4u
bogdanm 65:5798e58a58b1 3998 #define USB_STAT_ODD_SHIFT 2
bogdanm 65:5798e58a58b1 3999 #define USB_STAT_TX_MASK 0x8u
bogdanm 65:5798e58a58b1 4000 #define USB_STAT_TX_SHIFT 3
bogdanm 65:5798e58a58b1 4001 #define USB_STAT_ENDP_MASK 0xF0u
bogdanm 65:5798e58a58b1 4002 #define USB_STAT_ENDP_SHIFT 4
bogdanm 65:5798e58a58b1 4003 #define USB_STAT_ENDP(x) (((uint8_t)(((uint8_t)(x))<<USB_STAT_ENDP_SHIFT))&USB_STAT_ENDP_MASK)
bogdanm 65:5798e58a58b1 4004 /* CTL Bit Fields */
bogdanm 65:5798e58a58b1 4005 #define USB_CTL_USBENSOFEN_MASK 0x1u
bogdanm 65:5798e58a58b1 4006 #define USB_CTL_USBENSOFEN_SHIFT 0
bogdanm 65:5798e58a58b1 4007 #define USB_CTL_ODDRST_MASK 0x2u
bogdanm 65:5798e58a58b1 4008 #define USB_CTL_ODDRST_SHIFT 1
bogdanm 65:5798e58a58b1 4009 #define USB_CTL_RESUME_MASK 0x4u
bogdanm 65:5798e58a58b1 4010 #define USB_CTL_RESUME_SHIFT 2
bogdanm 65:5798e58a58b1 4011 #define USB_CTL_HOSTMODEEN_MASK 0x8u
bogdanm 65:5798e58a58b1 4012 #define USB_CTL_HOSTMODEEN_SHIFT 3
bogdanm 65:5798e58a58b1 4013 #define USB_CTL_RESET_MASK 0x10u
bogdanm 65:5798e58a58b1 4014 #define USB_CTL_RESET_SHIFT 4
bogdanm 65:5798e58a58b1 4015 #define USB_CTL_TXSUSPENDTOKENBUSY_MASK 0x20u
bogdanm 65:5798e58a58b1 4016 #define USB_CTL_TXSUSPENDTOKENBUSY_SHIFT 5
bogdanm 65:5798e58a58b1 4017 #define USB_CTL_SE0_MASK 0x40u
bogdanm 65:5798e58a58b1 4018 #define USB_CTL_SE0_SHIFT 6
bogdanm 65:5798e58a58b1 4019 #define USB_CTL_JSTATE_MASK 0x80u
bogdanm 65:5798e58a58b1 4020 #define USB_CTL_JSTATE_SHIFT 7
bogdanm 65:5798e58a58b1 4021 /* ADDR Bit Fields */
bogdanm 65:5798e58a58b1 4022 #define USB_ADDR_ADDR_MASK 0x7Fu
bogdanm 65:5798e58a58b1 4023 #define USB_ADDR_ADDR_SHIFT 0
bogdanm 65:5798e58a58b1 4024 #define USB_ADDR_ADDR(x) (((uint8_t)(((uint8_t)(x))<<USB_ADDR_ADDR_SHIFT))&USB_ADDR_ADDR_MASK)
bogdanm 65:5798e58a58b1 4025 #define USB_ADDR_LSEN_MASK 0x80u
bogdanm 65:5798e58a58b1 4026 #define USB_ADDR_LSEN_SHIFT 7
bogdanm 65:5798e58a58b1 4027 /* BDTPAGE1 Bit Fields */
bogdanm 65:5798e58a58b1 4028 #define USB_BDTPAGE1_BDTBA_MASK 0xFEu
bogdanm 65:5798e58a58b1 4029 #define USB_BDTPAGE1_BDTBA_SHIFT 1
bogdanm 65:5798e58a58b1 4030 #define USB_BDTPAGE1_BDTBA(x) (((uint8_t)(((uint8_t)(x))<<USB_BDTPAGE1_BDTBA_SHIFT))&USB_BDTPAGE1_BDTBA_MASK)
bogdanm 65:5798e58a58b1 4031 /* FRMNUML Bit Fields */
bogdanm 65:5798e58a58b1 4032 #define USB_FRMNUML_FRM_MASK 0xFFu
bogdanm 65:5798e58a58b1 4033 #define USB_FRMNUML_FRM_SHIFT 0
bogdanm 65:5798e58a58b1 4034 #define USB_FRMNUML_FRM(x) (((uint8_t)(((uint8_t)(x))<<USB_FRMNUML_FRM_SHIFT))&USB_FRMNUML_FRM_MASK)
bogdanm 65:5798e58a58b1 4035 /* FRMNUMH Bit Fields */
bogdanm 65:5798e58a58b1 4036 #define USB_FRMNUMH_FRM_MASK 0x7u
bogdanm 65:5798e58a58b1 4037 #define USB_FRMNUMH_FRM_SHIFT 0
bogdanm 65:5798e58a58b1 4038 #define USB_FRMNUMH_FRM(x) (((uint8_t)(((uint8_t)(x))<<USB_FRMNUMH_FRM_SHIFT))&USB_FRMNUMH_FRM_MASK)
bogdanm 65:5798e58a58b1 4039 /* TOKEN Bit Fields */
bogdanm 65:5798e58a58b1 4040 #define USB_TOKEN_TOKENENDPT_MASK 0xFu
bogdanm 65:5798e58a58b1 4041 #define USB_TOKEN_TOKENENDPT_SHIFT 0
bogdanm 65:5798e58a58b1 4042 #define USB_TOKEN_TOKENENDPT(x) (((uint8_t)(((uint8_t)(x))<<USB_TOKEN_TOKENENDPT_SHIFT))&USB_TOKEN_TOKENENDPT_MASK)
bogdanm 65:5798e58a58b1 4043 #define USB_TOKEN_TOKENPID_MASK 0xF0u
bogdanm 65:5798e58a58b1 4044 #define USB_TOKEN_TOKENPID_SHIFT 4
bogdanm 65:5798e58a58b1 4045 #define USB_TOKEN_TOKENPID(x) (((uint8_t)(((uint8_t)(x))<<USB_TOKEN_TOKENPID_SHIFT))&USB_TOKEN_TOKENPID_MASK)
bogdanm 65:5798e58a58b1 4046 /* SOFTHLD Bit Fields */
bogdanm 65:5798e58a58b1 4047 #define USB_SOFTHLD_CNT_MASK 0xFFu
bogdanm 65:5798e58a58b1 4048 #define USB_SOFTHLD_CNT_SHIFT 0
bogdanm 65:5798e58a58b1 4049 #define USB_SOFTHLD_CNT(x) (((uint8_t)(((uint8_t)(x))<<USB_SOFTHLD_CNT_SHIFT))&USB_SOFTHLD_CNT_MASK)
bogdanm 65:5798e58a58b1 4050 /* BDTPAGE2 Bit Fields */
bogdanm 65:5798e58a58b1 4051 #define USB_BDTPAGE2_BDTBA_MASK 0xFFu
bogdanm 65:5798e58a58b1 4052 #define USB_BDTPAGE2_BDTBA_SHIFT 0
bogdanm 65:5798e58a58b1 4053 #define USB_BDTPAGE2_BDTBA(x) (((uint8_t)(((uint8_t)(x))<<USB_BDTPAGE2_BDTBA_SHIFT))&USB_BDTPAGE2_BDTBA_MASK)
bogdanm 65:5798e58a58b1 4054 /* BDTPAGE3 Bit Fields */
bogdanm 65:5798e58a58b1 4055 #define USB_BDTPAGE3_BDTBA_MASK 0xFFu
bogdanm 65:5798e58a58b1 4056 #define USB_BDTPAGE3_BDTBA_SHIFT 0
bogdanm 65:5798e58a58b1 4057 #define USB_BDTPAGE3_BDTBA(x) (((uint8_t)(((uint8_t)(x))<<USB_BDTPAGE3_BDTBA_SHIFT))&USB_BDTPAGE3_BDTBA_MASK)
bogdanm 65:5798e58a58b1 4058 /* ENDPT Bit Fields */
bogdanm 65:5798e58a58b1 4059 #define USB_ENDPT_EPHSHK_MASK 0x1u
bogdanm 65:5798e58a58b1 4060 #define USB_ENDPT_EPHSHK_SHIFT 0
bogdanm 65:5798e58a58b1 4061 #define USB_ENDPT_EPSTALL_MASK 0x2u
bogdanm 65:5798e58a58b1 4062 #define USB_ENDPT_EPSTALL_SHIFT 1
bogdanm 65:5798e58a58b1 4063 #define USB_ENDPT_EPTXEN_MASK 0x4u
bogdanm 65:5798e58a58b1 4064 #define USB_ENDPT_EPTXEN_SHIFT 2
bogdanm 65:5798e58a58b1 4065 #define USB_ENDPT_EPRXEN_MASK 0x8u
bogdanm 65:5798e58a58b1 4066 #define USB_ENDPT_EPRXEN_SHIFT 3
bogdanm 65:5798e58a58b1 4067 #define USB_ENDPT_EPCTLDIS_MASK 0x10u
bogdanm 65:5798e58a58b1 4068 #define USB_ENDPT_EPCTLDIS_SHIFT 4
bogdanm 65:5798e58a58b1 4069 #define USB_ENDPT_RETRYDIS_MASK 0x40u
bogdanm 65:5798e58a58b1 4070 #define USB_ENDPT_RETRYDIS_SHIFT 6
bogdanm 65:5798e58a58b1 4071 #define USB_ENDPT_HOSTWOHUB_MASK 0x80u
bogdanm 65:5798e58a58b1 4072 #define USB_ENDPT_HOSTWOHUB_SHIFT 7
bogdanm 65:5798e58a58b1 4073 /* USBCTRL Bit Fields */
bogdanm 65:5798e58a58b1 4074 #define USB_USBCTRL_PDE_MASK 0x40u
bogdanm 65:5798e58a58b1 4075 #define USB_USBCTRL_PDE_SHIFT 6
bogdanm 65:5798e58a58b1 4076 #define USB_USBCTRL_SUSP_MASK 0x80u
bogdanm 65:5798e58a58b1 4077 #define USB_USBCTRL_SUSP_SHIFT 7
bogdanm 65:5798e58a58b1 4078 /* OBSERVE Bit Fields */
bogdanm 65:5798e58a58b1 4079 #define USB_OBSERVE_DMPD_MASK 0x10u
bogdanm 65:5798e58a58b1 4080 #define USB_OBSERVE_DMPD_SHIFT 4
bogdanm 65:5798e58a58b1 4081 #define USB_OBSERVE_DPPD_MASK 0x40u
bogdanm 65:5798e58a58b1 4082 #define USB_OBSERVE_DPPD_SHIFT 6
bogdanm 65:5798e58a58b1 4083 #define USB_OBSERVE_DPPU_MASK 0x80u
bogdanm 65:5798e58a58b1 4084 #define USB_OBSERVE_DPPU_SHIFT 7
bogdanm 65:5798e58a58b1 4085 /* CONTROL Bit Fields */
bogdanm 65:5798e58a58b1 4086 #define USB_CONTROL_DPPULLUPNONOTG_MASK 0x10u
bogdanm 65:5798e58a58b1 4087 #define USB_CONTROL_DPPULLUPNONOTG_SHIFT 4
bogdanm 65:5798e58a58b1 4088 /* USBTRC0 Bit Fields */
bogdanm 65:5798e58a58b1 4089 #define USB_USBTRC0_USB_RESUME_INT_MASK 0x1u
bogdanm 65:5798e58a58b1 4090 #define USB_USBTRC0_USB_RESUME_INT_SHIFT 0
bogdanm 65:5798e58a58b1 4091 #define USB_USBTRC0_SYNC_DET_MASK 0x2u
bogdanm 65:5798e58a58b1 4092 #define USB_USBTRC0_SYNC_DET_SHIFT 1
bogdanm 65:5798e58a58b1 4093 #define USB_USBTRC0_USBRESMEN_MASK 0x20u
bogdanm 65:5798e58a58b1 4094 #define USB_USBTRC0_USBRESMEN_SHIFT 5
bogdanm 65:5798e58a58b1 4095 #define USB_USBTRC0_USBRESET_MASK 0x80u
bogdanm 65:5798e58a58b1 4096 #define USB_USBTRC0_USBRESET_SHIFT 7
bogdanm 65:5798e58a58b1 4097
bogdanm 65:5798e58a58b1 4098 /**
bogdanm 65:5798e58a58b1 4099 * @}
bogdanm 65:5798e58a58b1 4100 */ /* end of group USB_Register_Masks */
bogdanm 65:5798e58a58b1 4101
bogdanm 65:5798e58a58b1 4102
bogdanm 65:5798e58a58b1 4103 /* USB - Peripheral instance base addresses */
bogdanm 65:5798e58a58b1 4104 /** Peripheral USB0 base address */
bogdanm 65:5798e58a58b1 4105 #define USB0_BASE (0x40072000u)
bogdanm 65:5798e58a58b1 4106 /** Peripheral USB0 base pointer */
bogdanm 65:5798e58a58b1 4107 #define USB0 ((USB_Type *)USB0_BASE)
bogdanm 65:5798e58a58b1 4108 /** Array initializer of USB peripheral base pointers */
bogdanm 65:5798e58a58b1 4109 #define USB_BASES { USB0 }
bogdanm 65:5798e58a58b1 4110
bogdanm 65:5798e58a58b1 4111 /**
bogdanm 65:5798e58a58b1 4112 * @}
bogdanm 65:5798e58a58b1 4113 */ /* end of group USB_Peripheral_Access_Layer */
bogdanm 65:5798e58a58b1 4114
bogdanm 65:5798e58a58b1 4115
bogdanm 65:5798e58a58b1 4116 /*
bogdanm 65:5798e58a58b1 4117 ** End of section using anonymous unions
bogdanm 65:5798e58a58b1 4118 */
bogdanm 65:5798e58a58b1 4119
bogdanm 65:5798e58a58b1 4120 #if defined(__ARMCC_VERSION)
bogdanm 65:5798e58a58b1 4121 #pragma pop
bogdanm 65:5798e58a58b1 4122 #elif defined(__CWCC__)
bogdanm 65:5798e58a58b1 4123 #pragma pop
bogdanm 65:5798e58a58b1 4124 #elif defined(__GNUC__)
bogdanm 65:5798e58a58b1 4125 /* leave anonymous unions enabled */
bogdanm 65:5798e58a58b1 4126 #elif defined(__IAR_SYSTEMS_ICC__)
bogdanm 65:5798e58a58b1 4127 #pragma language=default
bogdanm 65:5798e58a58b1 4128 #else
bogdanm 65:5798e58a58b1 4129 #error Not supported compiler type
bogdanm 65:5798e58a58b1 4130 #endif
bogdanm 65:5798e58a58b1 4131
bogdanm 65:5798e58a58b1 4132 /**
bogdanm 65:5798e58a58b1 4133 * @}
bogdanm 65:5798e58a58b1 4134 */ /* end of group Peripheral_access_layer */
bogdanm 65:5798e58a58b1 4135
bogdanm 65:5798e58a58b1 4136
bogdanm 65:5798e58a58b1 4137 /* ----------------------------------------------------------------------------
bogdanm 65:5798e58a58b1 4138 -- Backward Compatibility
bogdanm 65:5798e58a58b1 4139 ---------------------------------------------------------------------------- */
bogdanm 65:5798e58a58b1 4140
bogdanm 65:5798e58a58b1 4141 /**
bogdanm 65:5798e58a58b1 4142 * @addtogroup Backward_Compatibility_Symbols Backward Compatibility
bogdanm 65:5798e58a58b1 4143 * @{
bogdanm 65:5798e58a58b1 4144 */
bogdanm 65:5798e58a58b1 4145
bogdanm 65:5798e58a58b1 4146 /* No backward compatibility issues. */
bogdanm 65:5798e58a58b1 4147
bogdanm 65:5798e58a58b1 4148 /**
bogdanm 65:5798e58a58b1 4149 * @}
bogdanm 65:5798e58a58b1 4150 */ /* end of group Backward_Compatibility_Symbols */
bogdanm 65:5798e58a58b1 4151
bogdanm 65:5798e58a58b1 4152
bogdanm 65:5798e58a58b1 4153 #endif /* #if !defined(MKL25Z4_H_) */
bogdanm 65:5798e58a58b1 4154
bogdanm 65:5798e58a58b1 4155 /* MKL25Z4.h, eof. */