meh
Fork of mbed by
TARGET_NUCLEO_F401RE/stm32f4xx_hal_eth.h@99:dbbf35b96557, 2015-05-13 (annotated)
- Committer:
- Kojto
- Date:
- Wed May 13 08:08:21 2015 +0200
- Revision:
- 99:dbbf35b96557
- Parent:
- 90:cb3d968589d8
- Child:
- 106:ba1f97679dad
Release 99 of the mbed library
Changes:
- new targets - MAXWSNENV, DISCO_L053C8
- STM32F4xx - ST Cube driver
- KSDK mcu - SPI timing fix
- Nordic - update to softdevice s130
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
emilmont | 77:869cf507173a | 1 | /** |
emilmont | 77:869cf507173a | 2 | ****************************************************************************** |
emilmont | 77:869cf507173a | 3 | * @file stm32f4xx_hal_eth.h |
emilmont | 77:869cf507173a | 4 | * @author MCD Application Team |
Kojto | 99:dbbf35b96557 | 5 | * @version V1.3.0 |
Kojto | 99:dbbf35b96557 | 6 | * @date 09-March-2015 |
emilmont | 77:869cf507173a | 7 | * @brief Header file of ETH HAL module. |
emilmont | 77:869cf507173a | 8 | ****************************************************************************** |
emilmont | 77:869cf507173a | 9 | * @attention |
emilmont | 77:869cf507173a | 10 | * |
Kojto | 99:dbbf35b96557 | 11 | * <h2><center>© COPYRIGHT(c) 2015 STMicroelectronics</center></h2> |
emilmont | 77:869cf507173a | 12 | * |
emilmont | 77:869cf507173a | 13 | * Redistribution and use in source and binary forms, with or without modification, |
emilmont | 77:869cf507173a | 14 | * are permitted provided that the following conditions are met: |
emilmont | 77:869cf507173a | 15 | * 1. Redistributions of source code must retain the above copyright notice, |
emilmont | 77:869cf507173a | 16 | * this list of conditions and the following disclaimer. |
emilmont | 77:869cf507173a | 17 | * 2. Redistributions in binary form must reproduce the above copyright notice, |
emilmont | 77:869cf507173a | 18 | * this list of conditions and the following disclaimer in the documentation |
emilmont | 77:869cf507173a | 19 | * and/or other materials provided with the distribution. |
emilmont | 77:869cf507173a | 20 | * 3. Neither the name of STMicroelectronics nor the names of its contributors |
emilmont | 77:869cf507173a | 21 | * may be used to endorse or promote products derived from this software |
emilmont | 77:869cf507173a | 22 | * without specific prior written permission. |
emilmont | 77:869cf507173a | 23 | * |
emilmont | 77:869cf507173a | 24 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
emilmont | 77:869cf507173a | 25 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
emilmont | 77:869cf507173a | 26 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE |
emilmont | 77:869cf507173a | 27 | * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE |
emilmont | 77:869cf507173a | 28 | * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL |
emilmont | 77:869cf507173a | 29 | * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR |
emilmont | 77:869cf507173a | 30 | * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER |
emilmont | 77:869cf507173a | 31 | * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, |
emilmont | 77:869cf507173a | 32 | * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
emilmont | 77:869cf507173a | 33 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
emilmont | 77:869cf507173a | 34 | * |
emilmont | 77:869cf507173a | 35 | ****************************************************************************** |
emilmont | 77:869cf507173a | 36 | */ |
emilmont | 77:869cf507173a | 37 | |
emilmont | 77:869cf507173a | 38 | /* Define to prevent recursive inclusion -------------------------------------*/ |
emilmont | 77:869cf507173a | 39 | #ifndef __STM32F4xx_HAL_ETH_H |
emilmont | 77:869cf507173a | 40 | #define __STM32F4xx_HAL_ETH_H |
emilmont | 77:869cf507173a | 41 | |
emilmont | 77:869cf507173a | 42 | #ifdef __cplusplus |
emilmont | 77:869cf507173a | 43 | extern "C" { |
emilmont | 77:869cf507173a | 44 | #endif |
emilmont | 77:869cf507173a | 45 | |
emilmont | 77:869cf507173a | 46 | #if defined(STM32F407xx) || defined(STM32F417xx) || defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx) |
emilmont | 77:869cf507173a | 47 | /* Includes ------------------------------------------------------------------*/ |
emilmont | 77:869cf507173a | 48 | #include "stm32f4xx_hal_def.h" |
emilmont | 77:869cf507173a | 49 | |
emilmont | 77:869cf507173a | 50 | /** @addtogroup STM32F4xx_HAL_Driver |
emilmont | 77:869cf507173a | 51 | * @{ |
emilmont | 77:869cf507173a | 52 | */ |
emilmont | 77:869cf507173a | 53 | |
emilmont | 77:869cf507173a | 54 | /** @addtogroup ETH |
emilmont | 77:869cf507173a | 55 | * @{ |
emilmont | 77:869cf507173a | 56 | */ |
Kojto | 99:dbbf35b96557 | 57 | |
Kojto | 99:dbbf35b96557 | 58 | /** @addtogroup ETH_Private_Macros |
Kojto | 99:dbbf35b96557 | 59 | * @{ |
Kojto | 99:dbbf35b96557 | 60 | */ |
Kojto | 99:dbbf35b96557 | 61 | #define IS_ETH_PHY_ADDRESS(ADDRESS) ((ADDRESS) <= 0x20) |
Kojto | 99:dbbf35b96557 | 62 | #define IS_ETH_AUTONEGOTIATION(CMD) (((CMD) == ETH_AUTONEGOTIATION_ENABLE) || \ |
Kojto | 99:dbbf35b96557 | 63 | ((CMD) == ETH_AUTONEGOTIATION_DISABLE)) |
Kojto | 99:dbbf35b96557 | 64 | #define IS_ETH_SPEED(SPEED) (((SPEED) == ETH_SPEED_10M) || \ |
Kojto | 99:dbbf35b96557 | 65 | ((SPEED) == ETH_SPEED_100M)) |
Kojto | 99:dbbf35b96557 | 66 | #define IS_ETH_DUPLEX_MODE(MODE) (((MODE) == ETH_MODE_FULLDUPLEX) || \ |
Kojto | 99:dbbf35b96557 | 67 | ((MODE) == ETH_MODE_HALFDUPLEX)) |
Kojto | 99:dbbf35b96557 | 68 | #define IS_ETH_DUPLEX_MODE(MODE) (((MODE) == ETH_MODE_FULLDUPLEX) || \ |
Kojto | 99:dbbf35b96557 | 69 | ((MODE) == ETH_MODE_HALFDUPLEX)) |
Kojto | 99:dbbf35b96557 | 70 | #define IS_ETH_RX_MODE(MODE) (((MODE) == ETH_RXPOLLING_MODE) || \ |
Kojto | 99:dbbf35b96557 | 71 | ((MODE) == ETH_RXINTERRUPT_MODE)) |
Kojto | 99:dbbf35b96557 | 72 | #define IS_ETH_RX_MODE(MODE) (((MODE) == ETH_RXPOLLING_MODE) || \ |
Kojto | 99:dbbf35b96557 | 73 | ((MODE) == ETH_RXINTERRUPT_MODE)) |
Kojto | 99:dbbf35b96557 | 74 | #define IS_ETH_RX_MODE(MODE) (((MODE) == ETH_RXPOLLING_MODE) || \ |
Kojto | 99:dbbf35b96557 | 75 | ((MODE) == ETH_RXINTERRUPT_MODE)) |
Kojto | 99:dbbf35b96557 | 76 | #define IS_ETH_CHECKSUM_MODE(MODE) (((MODE) == ETH_CHECKSUM_BY_HARDWARE) || \ |
Kojto | 99:dbbf35b96557 | 77 | ((MODE) == ETH_CHECKSUM_BY_SOFTWARE)) |
Kojto | 99:dbbf35b96557 | 78 | #define IS_ETH_MEDIA_INTERFACE(MODE) (((MODE) == ETH_MEDIA_INTERFACE_MII) || \ |
Kojto | 99:dbbf35b96557 | 79 | ((MODE) == ETH_MEDIA_INTERFACE_RMII)) |
Kojto | 99:dbbf35b96557 | 80 | #define IS_ETH_WATCHDOG(CMD) (((CMD) == ETH_WATCHDOG_ENABLE) || \ |
Kojto | 99:dbbf35b96557 | 81 | ((CMD) == ETH_WATCHDOG_DISABLE)) |
Kojto | 99:dbbf35b96557 | 82 | #define IS_ETH_JABBER(CMD) (((CMD) == ETH_JABBER_ENABLE) || \ |
Kojto | 99:dbbf35b96557 | 83 | ((CMD) == ETH_JABBER_DISABLE)) |
Kojto | 99:dbbf35b96557 | 84 | #define IS_ETH_INTER_FRAME_GAP(GAP) (((GAP) == ETH_INTERFRAMEGAP_96BIT) || \ |
Kojto | 99:dbbf35b96557 | 85 | ((GAP) == ETH_INTERFRAMEGAP_88BIT) || \ |
Kojto | 99:dbbf35b96557 | 86 | ((GAP) == ETH_INTERFRAMEGAP_80BIT) || \ |
Kojto | 99:dbbf35b96557 | 87 | ((GAP) == ETH_INTERFRAMEGAP_72BIT) || \ |
Kojto | 99:dbbf35b96557 | 88 | ((GAP) == ETH_INTERFRAMEGAP_64BIT) || \ |
Kojto | 99:dbbf35b96557 | 89 | ((GAP) == ETH_INTERFRAMEGAP_56BIT) || \ |
Kojto | 99:dbbf35b96557 | 90 | ((GAP) == ETH_INTERFRAMEGAP_48BIT) || \ |
Kojto | 99:dbbf35b96557 | 91 | ((GAP) == ETH_INTERFRAMEGAP_40BIT)) |
Kojto | 99:dbbf35b96557 | 92 | #define IS_ETH_CARRIER_SENSE(CMD) (((CMD) == ETH_CARRIERSENCE_ENABLE) || \ |
Kojto | 99:dbbf35b96557 | 93 | ((CMD) == ETH_CARRIERSENCE_DISABLE)) |
Kojto | 99:dbbf35b96557 | 94 | #define IS_ETH_RECEIVE_OWN(CMD) (((CMD) == ETH_RECEIVEOWN_ENABLE) || \ |
Kojto | 99:dbbf35b96557 | 95 | ((CMD) == ETH_RECEIVEOWN_DISABLE)) |
Kojto | 99:dbbf35b96557 | 96 | #define IS_ETH_LOOPBACK_MODE(CMD) (((CMD) == ETH_LOOPBACKMODE_ENABLE) || \ |
Kojto | 99:dbbf35b96557 | 97 | ((CMD) == ETH_LOOPBACKMODE_DISABLE)) |
Kojto | 99:dbbf35b96557 | 98 | #define IS_ETH_CHECKSUM_OFFLOAD(CMD) (((CMD) == ETH_CHECKSUMOFFLAOD_ENABLE) || \ |
Kojto | 99:dbbf35b96557 | 99 | ((CMD) == ETH_CHECKSUMOFFLAOD_DISABLE)) |
Kojto | 99:dbbf35b96557 | 100 | #define IS_ETH_RETRY_TRANSMISSION(CMD) (((CMD) == ETH_RETRYTRANSMISSION_ENABLE) || \ |
Kojto | 99:dbbf35b96557 | 101 | ((CMD) == ETH_RETRYTRANSMISSION_DISABLE)) |
Kojto | 99:dbbf35b96557 | 102 | #define IS_ETH_AUTOMATIC_PADCRC_STRIP(CMD) (((CMD) == ETH_AUTOMATICPADCRCSTRIP_ENABLE) || \ |
Kojto | 99:dbbf35b96557 | 103 | ((CMD) == ETH_AUTOMATICPADCRCSTRIP_DISABLE)) |
Kojto | 99:dbbf35b96557 | 104 | #define IS_ETH_BACKOFF_LIMIT(LIMIT) (((LIMIT) == ETH_BACKOFFLIMIT_10) || \ |
Kojto | 99:dbbf35b96557 | 105 | ((LIMIT) == ETH_BACKOFFLIMIT_8) || \ |
Kojto | 99:dbbf35b96557 | 106 | ((LIMIT) == ETH_BACKOFFLIMIT_4) || \ |
Kojto | 99:dbbf35b96557 | 107 | ((LIMIT) == ETH_BACKOFFLIMIT_1)) |
Kojto | 99:dbbf35b96557 | 108 | #define IS_ETH_DEFERRAL_CHECK(CMD) (((CMD) == ETH_DEFFERRALCHECK_ENABLE) || \ |
Kojto | 99:dbbf35b96557 | 109 | ((CMD) == ETH_DEFFERRALCHECK_DISABLE)) |
Kojto | 99:dbbf35b96557 | 110 | #define IS_ETH_RECEIVE_ALL(CMD) (((CMD) == ETH_RECEIVEALL_ENABLE) || \ |
Kojto | 99:dbbf35b96557 | 111 | ((CMD) == ETH_RECEIVEAll_DISABLE)) |
Kojto | 99:dbbf35b96557 | 112 | #define IS_ETH_SOURCE_ADDR_FILTER(CMD) (((CMD) == ETH_SOURCEADDRFILTER_NORMAL_ENABLE) || \ |
Kojto | 99:dbbf35b96557 | 113 | ((CMD) == ETH_SOURCEADDRFILTER_INVERSE_ENABLE) || \ |
Kojto | 99:dbbf35b96557 | 114 | ((CMD) == ETH_SOURCEADDRFILTER_DISABLE)) |
Kojto | 99:dbbf35b96557 | 115 | #define IS_ETH_CONTROL_FRAMES(PASS) (((PASS) == ETH_PASSCONTROLFRAMES_BLOCKALL) || \ |
Kojto | 99:dbbf35b96557 | 116 | ((PASS) == ETH_PASSCONTROLFRAMES_FORWARDALL) || \ |
Kojto | 99:dbbf35b96557 | 117 | ((PASS) == ETH_PASSCONTROLFRAMES_FORWARDPASSEDADDRFILTER)) |
Kojto | 99:dbbf35b96557 | 118 | #define IS_ETH_BROADCAST_FRAMES_RECEPTION(CMD) (((CMD) == ETH_BROADCASTFRAMESRECEPTION_ENABLE) || \ |
Kojto | 99:dbbf35b96557 | 119 | ((CMD) == ETH_BROADCASTFRAMESRECEPTION_DISABLE)) |
Kojto | 99:dbbf35b96557 | 120 | #define IS_ETH_DESTINATION_ADDR_FILTER(FILTER) (((FILTER) == ETH_DESTINATIONADDRFILTER_NORMAL) || \ |
Kojto | 99:dbbf35b96557 | 121 | ((FILTER) == ETH_DESTINATIONADDRFILTER_INVERSE)) |
Kojto | 99:dbbf35b96557 | 122 | #define IS_ETH_PROMISCUOUS_MODE(CMD) (((CMD) == ETH_PROMISCUOUS_MODE_ENABLE) || \ |
Kojto | 99:dbbf35b96557 | 123 | ((CMD) == ETH_PROMISCUOUS_MODE_DISABLE)) |
Kojto | 99:dbbf35b96557 | 124 | #define IS_ETH_MULTICAST_FRAMES_FILTER(FILTER) (((FILTER) == ETH_MULTICASTFRAMESFILTER_PERFECTHASHTABLE) || \ |
Kojto | 99:dbbf35b96557 | 125 | ((FILTER) == ETH_MULTICASTFRAMESFILTER_HASHTABLE) || \ |
Kojto | 99:dbbf35b96557 | 126 | ((FILTER) == ETH_MULTICASTFRAMESFILTER_PERFECT) || \ |
Kojto | 99:dbbf35b96557 | 127 | ((FILTER) == ETH_MULTICASTFRAMESFILTER_NONE)) |
Kojto | 99:dbbf35b96557 | 128 | #define IS_ETH_UNICAST_FRAMES_FILTER(FILTER) (((FILTER) == ETH_UNICASTFRAMESFILTER_PERFECTHASHTABLE) || \ |
Kojto | 99:dbbf35b96557 | 129 | ((FILTER) == ETH_UNICASTFRAMESFILTER_HASHTABLE) || \ |
Kojto | 99:dbbf35b96557 | 130 | ((FILTER) == ETH_UNICASTFRAMESFILTER_PERFECT)) |
Kojto | 99:dbbf35b96557 | 131 | #define IS_ETH_PAUSE_TIME(TIME) ((TIME) <= 0xFFFF) |
Kojto | 99:dbbf35b96557 | 132 | #define IS_ETH_ZEROQUANTA_PAUSE(CMD) (((CMD) == ETH_ZEROQUANTAPAUSE_ENABLE) || \ |
Kojto | 99:dbbf35b96557 | 133 | ((CMD) == ETH_ZEROQUANTAPAUSE_DISABLE)) |
Kojto | 99:dbbf35b96557 | 134 | #define IS_ETH_PAUSE_LOW_THRESHOLD(THRESHOLD) (((THRESHOLD) == ETH_PAUSELOWTHRESHOLD_MINUS4) || \ |
Kojto | 99:dbbf35b96557 | 135 | ((THRESHOLD) == ETH_PAUSELOWTHRESHOLD_MINUS28) || \ |
Kojto | 99:dbbf35b96557 | 136 | ((THRESHOLD) == ETH_PAUSELOWTHRESHOLD_MINUS144) || \ |
Kojto | 99:dbbf35b96557 | 137 | ((THRESHOLD) == ETH_PAUSELOWTHRESHOLD_MINUS256)) |
Kojto | 99:dbbf35b96557 | 138 | #define IS_ETH_UNICAST_PAUSE_FRAME_DETECT(CMD) (((CMD) == ETH_UNICASTPAUSEFRAMEDETECT_ENABLE) || \ |
Kojto | 99:dbbf35b96557 | 139 | ((CMD) == ETH_UNICASTPAUSEFRAMEDETECT_DISABLE)) |
Kojto | 99:dbbf35b96557 | 140 | #define IS_ETH_RECEIVE_FLOWCONTROL(CMD) (((CMD) == ETH_RECEIVEFLOWCONTROL_ENABLE) || \ |
Kojto | 99:dbbf35b96557 | 141 | ((CMD) == ETH_RECEIVEFLOWCONTROL_DISABLE)) |
Kojto | 99:dbbf35b96557 | 142 | #define IS_ETH_TRANSMIT_FLOWCONTROL(CMD) (((CMD) == ETH_TRANSMITFLOWCONTROL_ENABLE) || \ |
Kojto | 99:dbbf35b96557 | 143 | ((CMD) == ETH_TRANSMITFLOWCONTROL_DISABLE)) |
Kojto | 99:dbbf35b96557 | 144 | #define IS_ETH_VLAN_TAG_COMPARISON(COMPARISON) (((COMPARISON) == ETH_VLANTAGCOMPARISON_12BIT) || \ |
Kojto | 99:dbbf35b96557 | 145 | ((COMPARISON) == ETH_VLANTAGCOMPARISON_16BIT)) |
Kojto | 99:dbbf35b96557 | 146 | #define IS_ETH_VLAN_TAG_IDENTIFIER(IDENTIFIER) ((IDENTIFIER) <= 0xFFFF) |
Kojto | 99:dbbf35b96557 | 147 | #define IS_ETH_MAC_ADDRESS0123(ADDRESS) (((ADDRESS) == ETH_MAC_ADDRESS0) || \ |
Kojto | 99:dbbf35b96557 | 148 | ((ADDRESS) == ETH_MAC_ADDRESS1) || \ |
Kojto | 99:dbbf35b96557 | 149 | ((ADDRESS) == ETH_MAC_ADDRESS2) || \ |
Kojto | 99:dbbf35b96557 | 150 | ((ADDRESS) == ETH_MAC_ADDRESS3)) |
Kojto | 99:dbbf35b96557 | 151 | #define IS_ETH_MAC_ADDRESS123(ADDRESS) (((ADDRESS) == ETH_MAC_ADDRESS1) || \ |
Kojto | 99:dbbf35b96557 | 152 | ((ADDRESS) == ETH_MAC_ADDRESS2) || \ |
Kojto | 99:dbbf35b96557 | 153 | ((ADDRESS) == ETH_MAC_ADDRESS3)) |
Kojto | 99:dbbf35b96557 | 154 | #define IS_ETH_MAC_ADDRESS_FILTER(FILTER) (((FILTER) == ETH_MAC_ADDRESSFILTER_SA) || \ |
Kojto | 99:dbbf35b96557 | 155 | ((FILTER) == ETH_MAC_ADDRESSFILTER_DA)) |
Kojto | 99:dbbf35b96557 | 156 | #define IS_ETH_MAC_ADDRESS_MASK(MASK) (((MASK) == ETH_MAC_ADDRESSMASK_BYTE6) || \ |
Kojto | 99:dbbf35b96557 | 157 | ((MASK) == ETH_MAC_ADDRESSMASK_BYTE5) || \ |
Kojto | 99:dbbf35b96557 | 158 | ((MASK) == ETH_MAC_ADDRESSMASK_BYTE4) || \ |
Kojto | 99:dbbf35b96557 | 159 | ((MASK) == ETH_MAC_ADDRESSMASK_BYTE3) || \ |
Kojto | 99:dbbf35b96557 | 160 | ((MASK) == ETH_MAC_ADDRESSMASK_BYTE2) || \ |
Kojto | 99:dbbf35b96557 | 161 | ((MASK) == ETH_MAC_ADDRESSMASK_BYTE1)) |
Kojto | 99:dbbf35b96557 | 162 | #define IS_ETH_DROP_TCPIP_CHECKSUM_FRAME(CMD) (((CMD) == ETH_DROPTCPIPCHECKSUMERRORFRAME_ENABLE) || \ |
Kojto | 99:dbbf35b96557 | 163 | ((CMD) == ETH_DROPTCPIPCHECKSUMERRORFRAME_DISABLE)) |
Kojto | 99:dbbf35b96557 | 164 | #define IS_ETH_RECEIVE_STORE_FORWARD(CMD) (((CMD) == ETH_RECEIVESTOREFORWARD_ENABLE) || \ |
Kojto | 99:dbbf35b96557 | 165 | ((CMD) == ETH_RECEIVESTOREFORWARD_DISABLE)) |
Kojto | 99:dbbf35b96557 | 166 | #define IS_ETH_FLUSH_RECEIVE_FRAME(CMD) (((CMD) == ETH_FLUSHRECEIVEDFRAME_ENABLE) || \ |
Kojto | 99:dbbf35b96557 | 167 | ((CMD) == ETH_FLUSHRECEIVEDFRAME_DISABLE)) |
Kojto | 99:dbbf35b96557 | 168 | #define IS_ETH_TRANSMIT_STORE_FORWARD(CMD) (((CMD) == ETH_TRANSMITSTOREFORWARD_ENABLE) || \ |
Kojto | 99:dbbf35b96557 | 169 | ((CMD) == ETH_TRANSMITSTOREFORWARD_DISABLE)) |
Kojto | 99:dbbf35b96557 | 170 | #define IS_ETH_TRANSMIT_THRESHOLD_CONTROL(THRESHOLD) (((THRESHOLD) == ETH_TRANSMITTHRESHOLDCONTROL_64BYTES) || \ |
Kojto | 99:dbbf35b96557 | 171 | ((THRESHOLD) == ETH_TRANSMITTHRESHOLDCONTROL_128BYTES) || \ |
Kojto | 99:dbbf35b96557 | 172 | ((THRESHOLD) == ETH_TRANSMITTHRESHOLDCONTROL_192BYTES) || \ |
Kojto | 99:dbbf35b96557 | 173 | ((THRESHOLD) == ETH_TRANSMITTHRESHOLDCONTROL_256BYTES) || \ |
Kojto | 99:dbbf35b96557 | 174 | ((THRESHOLD) == ETH_TRANSMITTHRESHOLDCONTROL_40BYTES) || \ |
Kojto | 99:dbbf35b96557 | 175 | ((THRESHOLD) == ETH_TRANSMITTHRESHOLDCONTROL_32BYTES) || \ |
Kojto | 99:dbbf35b96557 | 176 | ((THRESHOLD) == ETH_TRANSMITTHRESHOLDCONTROL_24BYTES) || \ |
Kojto | 99:dbbf35b96557 | 177 | ((THRESHOLD) == ETH_TRANSMITTHRESHOLDCONTROL_16BYTES)) |
Kojto | 99:dbbf35b96557 | 178 | #define IS_ETH_FORWARD_ERROR_FRAMES(CMD) (((CMD) == ETH_FORWARDERRORFRAMES_ENABLE) || \ |
Kojto | 99:dbbf35b96557 | 179 | ((CMD) == ETH_FORWARDERRORFRAMES_DISABLE)) |
Kojto | 99:dbbf35b96557 | 180 | #define IS_ETH_FORWARD_UNDERSIZED_GOOD_FRAMES(CMD) (((CMD) == ETH_FORWARDUNDERSIZEDGOODFRAMES_ENABLE) || \ |
Kojto | 99:dbbf35b96557 | 181 | ((CMD) == ETH_FORWARDUNDERSIZEDGOODFRAMES_DISABLE)) |
Kojto | 99:dbbf35b96557 | 182 | #define IS_ETH_RECEIVE_THRESHOLD_CONTROL(THRESHOLD) (((THRESHOLD) == ETH_RECEIVEDTHRESHOLDCONTROL_64BYTES) || \ |
Kojto | 99:dbbf35b96557 | 183 | ((THRESHOLD) == ETH_RECEIVEDTHRESHOLDCONTROL_32BYTES) || \ |
Kojto | 99:dbbf35b96557 | 184 | ((THRESHOLD) == ETH_RECEIVEDTHRESHOLDCONTROL_96BYTES) || \ |
Kojto | 99:dbbf35b96557 | 185 | ((THRESHOLD) == ETH_RECEIVEDTHRESHOLDCONTROL_128BYTES)) |
Kojto | 99:dbbf35b96557 | 186 | #define IS_ETH_SECOND_FRAME_OPERATE(CMD) (((CMD) == ETH_SECONDFRAMEOPERARTE_ENABLE) || \ |
Kojto | 99:dbbf35b96557 | 187 | ((CMD) == ETH_SECONDFRAMEOPERARTE_DISABLE)) |
Kojto | 99:dbbf35b96557 | 188 | #define IS_ETH_ADDRESS_ALIGNED_BEATS(CMD) (((CMD) == ETH_ADDRESSALIGNEDBEATS_ENABLE) || \ |
Kojto | 99:dbbf35b96557 | 189 | ((CMD) == ETH_ADDRESSALIGNEDBEATS_DISABLE)) |
Kojto | 99:dbbf35b96557 | 190 | #define IS_ETH_FIXED_BURST(CMD) (((CMD) == ETH_FIXEDBURST_ENABLE) || \ |
Kojto | 99:dbbf35b96557 | 191 | ((CMD) == ETH_FIXEDBURST_DISABLE)) |
Kojto | 99:dbbf35b96557 | 192 | #define IS_ETH_RXDMA_BURST_LENGTH(LENGTH) (((LENGTH) == ETH_RXDMABURSTLENGTH_1BEAT) || \ |
Kojto | 99:dbbf35b96557 | 193 | ((LENGTH) == ETH_RXDMABURSTLENGTH_2BEAT) || \ |
Kojto | 99:dbbf35b96557 | 194 | ((LENGTH) == ETH_RXDMABURSTLENGTH_4BEAT) || \ |
Kojto | 99:dbbf35b96557 | 195 | ((LENGTH) == ETH_RXDMABURSTLENGTH_8BEAT) || \ |
Kojto | 99:dbbf35b96557 | 196 | ((LENGTH) == ETH_RXDMABURSTLENGTH_16BEAT) || \ |
Kojto | 99:dbbf35b96557 | 197 | ((LENGTH) == ETH_RXDMABURSTLENGTH_32BEAT) || \ |
Kojto | 99:dbbf35b96557 | 198 | ((LENGTH) == ETH_RXDMABURSTLENGTH_4XPBL_4BEAT) || \ |
Kojto | 99:dbbf35b96557 | 199 | ((LENGTH) == ETH_RXDMABURSTLENGTH_4XPBL_8BEAT) || \ |
Kojto | 99:dbbf35b96557 | 200 | ((LENGTH) == ETH_RXDMABURSTLENGTH_4XPBL_16BEAT) || \ |
Kojto | 99:dbbf35b96557 | 201 | ((LENGTH) == ETH_RXDMABURSTLENGTH_4XPBL_32BEAT) || \ |
Kojto | 99:dbbf35b96557 | 202 | ((LENGTH) == ETH_RXDMABURSTLENGTH_4XPBL_64BEAT) || \ |
Kojto | 99:dbbf35b96557 | 203 | ((LENGTH) == ETH_RXDMABURSTLENGTH_4XPBL_128BEAT)) |
Kojto | 99:dbbf35b96557 | 204 | #define IS_ETH_TXDMA_BURST_LENGTH(LENGTH) (((LENGTH) == ETH_TXDMABURSTLENGTH_1BEAT) || \ |
Kojto | 99:dbbf35b96557 | 205 | ((LENGTH) == ETH_TXDMABURSTLENGTH_2BEAT) || \ |
Kojto | 99:dbbf35b96557 | 206 | ((LENGTH) == ETH_TXDMABURSTLENGTH_4BEAT) || \ |
Kojto | 99:dbbf35b96557 | 207 | ((LENGTH) == ETH_TXDMABURSTLENGTH_8BEAT) || \ |
Kojto | 99:dbbf35b96557 | 208 | ((LENGTH) == ETH_TXDMABURSTLENGTH_16BEAT) || \ |
Kojto | 99:dbbf35b96557 | 209 | ((LENGTH) == ETH_TXDMABURSTLENGTH_32BEAT) || \ |
Kojto | 99:dbbf35b96557 | 210 | ((LENGTH) == ETH_TXDMABURSTLENGTH_4XPBL_4BEAT) || \ |
Kojto | 99:dbbf35b96557 | 211 | ((LENGTH) == ETH_TXDMABURSTLENGTH_4XPBL_8BEAT) || \ |
Kojto | 99:dbbf35b96557 | 212 | ((LENGTH) == ETH_TXDMABURSTLENGTH_4XPBL_16BEAT) || \ |
Kojto | 99:dbbf35b96557 | 213 | ((LENGTH) == ETH_TXDMABURSTLENGTH_4XPBL_32BEAT) || \ |
Kojto | 99:dbbf35b96557 | 214 | ((LENGTH) == ETH_TXDMABURSTLENGTH_4XPBL_64BEAT) || \ |
Kojto | 99:dbbf35b96557 | 215 | ((LENGTH) == ETH_TXDMABURSTLENGTH_4XPBL_128BEAT)) |
Kojto | 99:dbbf35b96557 | 216 | #define IS_ETH_DMA_DESC_SKIP_LENGTH(LENGTH) ((LENGTH) <= 0x1F) |
Kojto | 99:dbbf35b96557 | 217 | #define IS_ETH_DMA_ARBITRATION_ROUNDROBIN_RXTX(RATIO) (((RATIO) == ETH_DMAARBITRATION_ROUNDROBIN_RXTX_1_1) || \ |
Kojto | 99:dbbf35b96557 | 218 | ((RATIO) == ETH_DMAARBITRATION_ROUNDROBIN_RXTX_2_1) || \ |
Kojto | 99:dbbf35b96557 | 219 | ((RATIO) == ETH_DMAARBITRATION_ROUNDROBIN_RXTX_3_1) || \ |
Kojto | 99:dbbf35b96557 | 220 | ((RATIO) == ETH_DMAARBITRATION_ROUNDROBIN_RXTX_4_1) || \ |
Kojto | 99:dbbf35b96557 | 221 | ((RATIO) == ETH_DMAARBITRATION_RXPRIORTX)) |
Kojto | 99:dbbf35b96557 | 222 | #define IS_ETH_DMATXDESC_GET_FLAG(FLAG) (((FLAG) == ETH_DMATXDESC_OWN) || \ |
Kojto | 99:dbbf35b96557 | 223 | ((FLAG) == ETH_DMATXDESC_IC) || \ |
Kojto | 99:dbbf35b96557 | 224 | ((FLAG) == ETH_DMATXDESC_LS) || \ |
Kojto | 99:dbbf35b96557 | 225 | ((FLAG) == ETH_DMATXDESC_FS) || \ |
Kojto | 99:dbbf35b96557 | 226 | ((FLAG) == ETH_DMATXDESC_DC) || \ |
Kojto | 99:dbbf35b96557 | 227 | ((FLAG) == ETH_DMATXDESC_DP) || \ |
Kojto | 99:dbbf35b96557 | 228 | ((FLAG) == ETH_DMATXDESC_TTSE) || \ |
Kojto | 99:dbbf35b96557 | 229 | ((FLAG) == ETH_DMATXDESC_TER) || \ |
Kojto | 99:dbbf35b96557 | 230 | ((FLAG) == ETH_DMATXDESC_TCH) || \ |
Kojto | 99:dbbf35b96557 | 231 | ((FLAG) == ETH_DMATXDESC_TTSS) || \ |
Kojto | 99:dbbf35b96557 | 232 | ((FLAG) == ETH_DMATXDESC_IHE) || \ |
Kojto | 99:dbbf35b96557 | 233 | ((FLAG) == ETH_DMATXDESC_ES) || \ |
Kojto | 99:dbbf35b96557 | 234 | ((FLAG) == ETH_DMATXDESC_JT) || \ |
Kojto | 99:dbbf35b96557 | 235 | ((FLAG) == ETH_DMATXDESC_FF) || \ |
Kojto | 99:dbbf35b96557 | 236 | ((FLAG) == ETH_DMATXDESC_PCE) || \ |
Kojto | 99:dbbf35b96557 | 237 | ((FLAG) == ETH_DMATXDESC_LCA) || \ |
Kojto | 99:dbbf35b96557 | 238 | ((FLAG) == ETH_DMATXDESC_NC) || \ |
Kojto | 99:dbbf35b96557 | 239 | ((FLAG) == ETH_DMATXDESC_LCO) || \ |
Kojto | 99:dbbf35b96557 | 240 | ((FLAG) == ETH_DMATXDESC_EC) || \ |
Kojto | 99:dbbf35b96557 | 241 | ((FLAG) == ETH_DMATXDESC_VF) || \ |
Kojto | 99:dbbf35b96557 | 242 | ((FLAG) == ETH_DMATXDESC_CC) || \ |
Kojto | 99:dbbf35b96557 | 243 | ((FLAG) == ETH_DMATXDESC_ED) || \ |
Kojto | 99:dbbf35b96557 | 244 | ((FLAG) == ETH_DMATXDESC_UF) || \ |
Kojto | 99:dbbf35b96557 | 245 | ((FLAG) == ETH_DMATXDESC_DB)) |
Kojto | 99:dbbf35b96557 | 246 | #define IS_ETH_DMA_TXDESC_SEGMENT(SEGMENT) (((SEGMENT) == ETH_DMATXDESC_LASTSEGMENTS) || \ |
Kojto | 99:dbbf35b96557 | 247 | ((SEGMENT) == ETH_DMATXDESC_FIRSTSEGMENT)) |
Kojto | 99:dbbf35b96557 | 248 | #define IS_ETH_DMA_TXDESC_CHECKSUM(CHECKSUM) (((CHECKSUM) == ETH_DMATXDESC_CHECKSUMBYPASS) || \ |
Kojto | 99:dbbf35b96557 | 249 | ((CHECKSUM) == ETH_DMATXDESC_CHECKSUMIPV4HEADER) || \ |
Kojto | 99:dbbf35b96557 | 250 | ((CHECKSUM) == ETH_DMATXDESC_CHECKSUMTCPUDPICMPSEGMENT) || \ |
Kojto | 99:dbbf35b96557 | 251 | ((CHECKSUM) == ETH_DMATXDESC_CHECKSUMTCPUDPICMPFULL)) |
Kojto | 99:dbbf35b96557 | 252 | #define IS_ETH_DMATXDESC_BUFFER_SIZE(SIZE) ((SIZE) <= 0x1FFF) |
Kojto | 99:dbbf35b96557 | 253 | #define IS_ETH_DMARXDESC_GET_FLAG(FLAG) (((FLAG) == ETH_DMARXDESC_OWN) || \ |
Kojto | 99:dbbf35b96557 | 254 | ((FLAG) == ETH_DMARXDESC_AFM) || \ |
Kojto | 99:dbbf35b96557 | 255 | ((FLAG) == ETH_DMARXDESC_ES) || \ |
Kojto | 99:dbbf35b96557 | 256 | ((FLAG) == ETH_DMARXDESC_DE) || \ |
Kojto | 99:dbbf35b96557 | 257 | ((FLAG) == ETH_DMARXDESC_SAF) || \ |
Kojto | 99:dbbf35b96557 | 258 | ((FLAG) == ETH_DMARXDESC_LE) || \ |
Kojto | 99:dbbf35b96557 | 259 | ((FLAG) == ETH_DMARXDESC_OE) || \ |
Kojto | 99:dbbf35b96557 | 260 | ((FLAG) == ETH_DMARXDESC_VLAN) || \ |
Kojto | 99:dbbf35b96557 | 261 | ((FLAG) == ETH_DMARXDESC_FS) || \ |
Kojto | 99:dbbf35b96557 | 262 | ((FLAG) == ETH_DMARXDESC_LS) || \ |
Kojto | 99:dbbf35b96557 | 263 | ((FLAG) == ETH_DMARXDESC_IPV4HCE) || \ |
Kojto | 99:dbbf35b96557 | 264 | ((FLAG) == ETH_DMARXDESC_LC) || \ |
Kojto | 99:dbbf35b96557 | 265 | ((FLAG) == ETH_DMARXDESC_FT) || \ |
Kojto | 99:dbbf35b96557 | 266 | ((FLAG) == ETH_DMARXDESC_RWT) || \ |
Kojto | 99:dbbf35b96557 | 267 | ((FLAG) == ETH_DMARXDESC_RE) || \ |
Kojto | 99:dbbf35b96557 | 268 | ((FLAG) == ETH_DMARXDESC_DBE) || \ |
Kojto | 99:dbbf35b96557 | 269 | ((FLAG) == ETH_DMARXDESC_CE) || \ |
Kojto | 99:dbbf35b96557 | 270 | ((FLAG) == ETH_DMARXDESC_MAMPCE)) |
Kojto | 99:dbbf35b96557 | 271 | #define IS_ETH_DMA_RXDESC_BUFFER(BUFFER) (((BUFFER) == ETH_DMARXDESC_BUFFER1) || \ |
Kojto | 99:dbbf35b96557 | 272 | ((BUFFER) == ETH_DMARXDESC_BUFFER2)) |
Kojto | 99:dbbf35b96557 | 273 | #define IS_ETH_PMT_GET_FLAG(FLAG) (((FLAG) == ETH_PMT_FLAG_WUFR) || \ |
Kojto | 99:dbbf35b96557 | 274 | ((FLAG) == ETH_PMT_FLAG_MPR)) |
Kojto | 99:dbbf35b96557 | 275 | #define IS_ETH_DMA_FLAG(FLAG) ((((FLAG) & (uint32_t)0xC7FE1800) == 0x00) && ((FLAG) != 0x00)) |
Kojto | 99:dbbf35b96557 | 276 | #define IS_ETH_DMA_GET_FLAG(FLAG) (((FLAG) == ETH_DMA_FLAG_TST) || ((FLAG) == ETH_DMA_FLAG_PMT) || \ |
Kojto | 99:dbbf35b96557 | 277 | ((FLAG) == ETH_DMA_FLAG_MMC) || ((FLAG) == ETH_DMA_FLAG_DATATRANSFERERROR) || \ |
Kojto | 99:dbbf35b96557 | 278 | ((FLAG) == ETH_DMA_FLAG_READWRITEERROR) || ((FLAG) == ETH_DMA_FLAG_ACCESSERROR) || \ |
Kojto | 99:dbbf35b96557 | 279 | ((FLAG) == ETH_DMA_FLAG_NIS) || ((FLAG) == ETH_DMA_FLAG_AIS) || \ |
Kojto | 99:dbbf35b96557 | 280 | ((FLAG) == ETH_DMA_FLAG_ER) || ((FLAG) == ETH_DMA_FLAG_FBE) || \ |
Kojto | 99:dbbf35b96557 | 281 | ((FLAG) == ETH_DMA_FLAG_ET) || ((FLAG) == ETH_DMA_FLAG_RWT) || \ |
Kojto | 99:dbbf35b96557 | 282 | ((FLAG) == ETH_DMA_FLAG_RPS) || ((FLAG) == ETH_DMA_FLAG_RBU) || \ |
Kojto | 99:dbbf35b96557 | 283 | ((FLAG) == ETH_DMA_FLAG_R) || ((FLAG) == ETH_DMA_FLAG_TU) || \ |
Kojto | 99:dbbf35b96557 | 284 | ((FLAG) == ETH_DMA_FLAG_RO) || ((FLAG) == ETH_DMA_FLAG_TJT) || \ |
Kojto | 99:dbbf35b96557 | 285 | ((FLAG) == ETH_DMA_FLAG_TBU) || ((FLAG) == ETH_DMA_FLAG_TPS) || \ |
Kojto | 99:dbbf35b96557 | 286 | ((FLAG) == ETH_DMA_FLAG_T)) |
Kojto | 99:dbbf35b96557 | 287 | #define IS_ETH_MAC_IT(IT) ((((IT) & (uint32_t)0xFFFFFDF1) == 0x00) && ((IT) != 0x00)) |
Kojto | 99:dbbf35b96557 | 288 | #define IS_ETH_MAC_GET_IT(IT) (((IT) == ETH_MAC_IT_TST) || ((IT) == ETH_MAC_IT_MMCT) || \ |
Kojto | 99:dbbf35b96557 | 289 | ((IT) == ETH_MAC_IT_MMCR) || ((IT) == ETH_MAC_IT_MMC) || \ |
Kojto | 99:dbbf35b96557 | 290 | ((IT) == ETH_MAC_IT_PMT)) |
Kojto | 99:dbbf35b96557 | 291 | #define IS_ETH_MAC_GET_FLAG(FLAG) (((FLAG) == ETH_MAC_FLAG_TST) || ((FLAG) == ETH_MAC_FLAG_MMCT) || \ |
Kojto | 99:dbbf35b96557 | 292 | ((FLAG) == ETH_MAC_FLAG_MMCR) || ((FLAG) == ETH_MAC_FLAG_MMC) || \ |
Kojto | 99:dbbf35b96557 | 293 | ((FLAG) == ETH_MAC_FLAG_PMT)) |
Kojto | 99:dbbf35b96557 | 294 | #define IS_ETH_DMA_IT(IT) ((((IT) & (uint32_t)0xC7FE1800) == 0x00) && ((IT) != 0x00)) |
Kojto | 99:dbbf35b96557 | 295 | #define IS_ETH_DMA_GET_IT(IT) (((IT) == ETH_DMA_IT_TST) || ((IT) == ETH_DMA_IT_PMT) || \ |
Kojto | 99:dbbf35b96557 | 296 | ((IT) == ETH_DMA_IT_MMC) || ((IT) == ETH_DMA_IT_NIS) || \ |
Kojto | 99:dbbf35b96557 | 297 | ((IT) == ETH_DMA_IT_AIS) || ((IT) == ETH_DMA_IT_ER) || \ |
Kojto | 99:dbbf35b96557 | 298 | ((IT) == ETH_DMA_IT_FBE) || ((IT) == ETH_DMA_IT_ET) || \ |
Kojto | 99:dbbf35b96557 | 299 | ((IT) == ETH_DMA_IT_RWT) || ((IT) == ETH_DMA_IT_RPS) || \ |
Kojto | 99:dbbf35b96557 | 300 | ((IT) == ETH_DMA_IT_RBU) || ((IT) == ETH_DMA_IT_R) || \ |
Kojto | 99:dbbf35b96557 | 301 | ((IT) == ETH_DMA_IT_TU) || ((IT) == ETH_DMA_IT_RO) || \ |
Kojto | 99:dbbf35b96557 | 302 | ((IT) == ETH_DMA_IT_TJT) || ((IT) == ETH_DMA_IT_TBU) || \ |
Kojto | 99:dbbf35b96557 | 303 | ((IT) == ETH_DMA_IT_TPS) || ((IT) == ETH_DMA_IT_T)) |
Kojto | 99:dbbf35b96557 | 304 | #define IS_ETH_DMA_GET_OVERFLOW(OVERFLOW) (((OVERFLOW) == ETH_DMA_OVERFLOW_RXFIFOCOUNTER) || \ |
Kojto | 99:dbbf35b96557 | 305 | ((OVERFLOW) == ETH_DMA_OVERFLOW_MISSEDFRAMECOUNTER)) |
Kojto | 99:dbbf35b96557 | 306 | #define IS_ETH_MMC_IT(IT) (((((IT) & (uint32_t)0xFFDF3FFF) == 0x00) || (((IT) & (uint32_t)0xEFFDFF9F) == 0x00)) && \ |
Kojto | 99:dbbf35b96557 | 307 | ((IT) != 0x00)) |
Kojto | 99:dbbf35b96557 | 308 | #define IS_ETH_MMC_GET_IT(IT) (((IT) == ETH_MMC_IT_TGF) || ((IT) == ETH_MMC_IT_TGFMSC) || \ |
Kojto | 99:dbbf35b96557 | 309 | ((IT) == ETH_MMC_IT_TGFSC) || ((IT) == ETH_MMC_IT_RGUF) || \ |
Kojto | 99:dbbf35b96557 | 310 | ((IT) == ETH_MMC_IT_RFAE) || ((IT) == ETH_MMC_IT_RFCE)) |
Kojto | 99:dbbf35b96557 | 311 | #define IS_ETH_ENHANCED_DESCRIPTOR_FORMAT(CMD) (((CMD) == ETH_DMAENHANCEDDESCRIPTOR_ENABLE) || \ |
Kojto | 99:dbbf35b96557 | 312 | ((CMD) == ETH_DMAENHANCEDDESCRIPTOR_DISABLE)) |
Kojto | 99:dbbf35b96557 | 313 | |
Kojto | 99:dbbf35b96557 | 314 | |
Kojto | 99:dbbf35b96557 | 315 | /** |
Kojto | 99:dbbf35b96557 | 316 | * @} |
Kojto | 99:dbbf35b96557 | 317 | */ |
Kojto | 99:dbbf35b96557 | 318 | |
Kojto | 99:dbbf35b96557 | 319 | /** @addtogroup ETH_Private_Defines |
Kojto | 99:dbbf35b96557 | 320 | * @{ |
Kojto | 99:dbbf35b96557 | 321 | */ |
Kojto | 99:dbbf35b96557 | 322 | /* Delay to wait when writing to some Ethernet registers */ |
Kojto | 99:dbbf35b96557 | 323 | #define ETH_REG_WRITE_DELAY ((uint32_t)0x00000001) |
Kojto | 99:dbbf35b96557 | 324 | |
Kojto | 99:dbbf35b96557 | 325 | /* ETHERNET Errors */ |
Kojto | 99:dbbf35b96557 | 326 | #define ETH_SUCCESS ((uint32_t)0) |
Kojto | 99:dbbf35b96557 | 327 | #define ETH_ERROR ((uint32_t)1) |
Kojto | 99:dbbf35b96557 | 328 | |
Kojto | 99:dbbf35b96557 | 329 | /* ETHERNET DMA Tx descriptors Collision Count Shift */ |
Kojto | 99:dbbf35b96557 | 330 | #define ETH_DMATXDESC_COLLISION_COUNTSHIFT ((uint32_t)3) |
Kojto | 99:dbbf35b96557 | 331 | |
Kojto | 99:dbbf35b96557 | 332 | /* ETHERNET DMA Tx descriptors Buffer2 Size Shift */ |
Kojto | 99:dbbf35b96557 | 333 | #define ETH_DMATXDESC_BUFFER2_SIZESHIFT ((uint32_t)16) |
Kojto | 99:dbbf35b96557 | 334 | |
Kojto | 99:dbbf35b96557 | 335 | /* ETHERNET DMA Rx descriptors Frame Length Shift */ |
Kojto | 99:dbbf35b96557 | 336 | #define ETH_DMARXDESC_FRAME_LENGTHSHIFT ((uint32_t)16) |
Kojto | 99:dbbf35b96557 | 337 | |
Kojto | 99:dbbf35b96557 | 338 | /* ETHERNET DMA Rx descriptors Buffer2 Size Shift */ |
Kojto | 99:dbbf35b96557 | 339 | #define ETH_DMARXDESC_BUFFER2_SIZESHIFT ((uint32_t)16) |
Kojto | 99:dbbf35b96557 | 340 | |
Kojto | 99:dbbf35b96557 | 341 | /* ETHERNET DMA Rx descriptors Frame length Shift */ |
Kojto | 99:dbbf35b96557 | 342 | #define ETH_DMARXDESC_FRAMELENGTHSHIFT ((uint32_t)16) |
Kojto | 99:dbbf35b96557 | 343 | |
Kojto | 99:dbbf35b96557 | 344 | /* ETHERNET MAC address offsets */ |
Kojto | 99:dbbf35b96557 | 345 | #define ETH_MAC_ADDR_HBASE (uint32_t)(ETH_MAC_BASE + (uint32_t)0x40) /* ETHERNET MAC address high offset */ |
Kojto | 99:dbbf35b96557 | 346 | #define ETH_MAC_ADDR_LBASE (uint32_t)(ETH_MAC_BASE + (uint32_t)0x44) /* ETHERNET MAC address low offset */ |
Kojto | 99:dbbf35b96557 | 347 | |
Kojto | 99:dbbf35b96557 | 348 | /* ETHERNET MACMIIAR register Mask */ |
Kojto | 99:dbbf35b96557 | 349 | #define ETH_MACMIIAR_CR_MASK ((uint32_t)0xFFFFFFE3) |
Kojto | 99:dbbf35b96557 | 350 | |
Kojto | 99:dbbf35b96557 | 351 | /* ETHERNET MACCR register Mask */ |
Kojto | 99:dbbf35b96557 | 352 | #define ETH_MACCR_CLEAR_MASK ((uint32_t)0xFF20810F) |
Kojto | 99:dbbf35b96557 | 353 | |
Kojto | 99:dbbf35b96557 | 354 | /* ETHERNET MACFCR register Mask */ |
Kojto | 99:dbbf35b96557 | 355 | #define ETH_MACFCR_CLEAR_MASK ((uint32_t)0x0000FF41) |
Kojto | 99:dbbf35b96557 | 356 | |
Kojto | 99:dbbf35b96557 | 357 | /* ETHERNET DMAOMR register Mask */ |
Kojto | 99:dbbf35b96557 | 358 | #define ETH_DMAOMR_CLEAR_MASK ((uint32_t)0xF8DE3F23) |
Kojto | 99:dbbf35b96557 | 359 | |
Kojto | 99:dbbf35b96557 | 360 | /* ETHERNET Remote Wake-up frame register length */ |
Kojto | 99:dbbf35b96557 | 361 | #define ETH_WAKEUP_REGISTER_LENGTH 8 |
Kojto | 99:dbbf35b96557 | 362 | |
Kojto | 99:dbbf35b96557 | 363 | /* ETHERNET Missed frames counter Shift */ |
Kojto | 99:dbbf35b96557 | 364 | #define ETH_DMA_RX_OVERFLOW_MISSEDFRAMES_COUNTERSHIFT 17 |
Kojto | 99:dbbf35b96557 | 365 | /** |
Kojto | 99:dbbf35b96557 | 366 | * @} |
Kojto | 99:dbbf35b96557 | 367 | */ |
emilmont | 77:869cf507173a | 368 | |
emilmont | 77:869cf507173a | 369 | /* Exported types ------------------------------------------------------------*/ |
Kojto | 99:dbbf35b96557 | 370 | /** @defgroup ETH_Exported_Types ETH Exported Types |
Kojto | 99:dbbf35b96557 | 371 | * @{ |
Kojto | 99:dbbf35b96557 | 372 | */ |
emilmont | 77:869cf507173a | 373 | |
emilmont | 77:869cf507173a | 374 | /** |
emilmont | 77:869cf507173a | 375 | * @brief HAL State structures definition |
emilmont | 77:869cf507173a | 376 | */ |
emilmont | 77:869cf507173a | 377 | typedef enum |
emilmont | 77:869cf507173a | 378 | { |
emilmont | 77:869cf507173a | 379 | HAL_ETH_STATE_RESET = 0x00, /*!< Peripheral not yet Initialized or disabled */ |
emilmont | 77:869cf507173a | 380 | HAL_ETH_STATE_READY = 0x01, /*!< Peripheral Initialized and ready for use */ |
emilmont | 77:869cf507173a | 381 | HAL_ETH_STATE_BUSY = 0x02, /*!< an internal process is ongoing */ |
emilmont | 77:869cf507173a | 382 | HAL_ETH_STATE_BUSY_TX = 0x12, /*!< Data Transmission process is ongoing */ |
emilmont | 77:869cf507173a | 383 | HAL_ETH_STATE_BUSY_RX = 0x22, /*!< Data Reception process is ongoing */ |
emilmont | 77:869cf507173a | 384 | HAL_ETH_STATE_BUSY_TX_RX = 0x32, /*!< Data Transmission and Reception process is ongoing */ |
emilmont | 77:869cf507173a | 385 | HAL_ETH_STATE_BUSY_WR = 0x42, /*!< Write process is ongoing */ |
emilmont | 77:869cf507173a | 386 | HAL_ETH_STATE_BUSY_RD = 0x82, /*!< Read process is ongoing */ |
emilmont | 77:869cf507173a | 387 | HAL_ETH_STATE_TIMEOUT = 0x03, /*!< Timeout state */ |
emilmont | 77:869cf507173a | 388 | HAL_ETH_STATE_ERROR = 0x04 /*!< Reception process is ongoing */ |
emilmont | 77:869cf507173a | 389 | }HAL_ETH_StateTypeDef; |
emilmont | 77:869cf507173a | 390 | |
emilmont | 77:869cf507173a | 391 | /** |
emilmont | 77:869cf507173a | 392 | * @brief ETH Init Structure definition |
emilmont | 77:869cf507173a | 393 | */ |
emilmont | 77:869cf507173a | 394 | |
emilmont | 77:869cf507173a | 395 | typedef struct |
emilmont | 77:869cf507173a | 396 | { |
emilmont | 77:869cf507173a | 397 | uint32_t AutoNegotiation; /*!< Selects or not the AutoNegotiation mode for the external PHY |
emilmont | 77:869cf507173a | 398 | The AutoNegotiation allows an automatic setting of the Speed (10/100Mbps) |
emilmont | 77:869cf507173a | 399 | and the mode (half/full-duplex). |
emilmont | 77:869cf507173a | 400 | This parameter can be a value of @ref ETH_AutoNegotiation */ |
emilmont | 77:869cf507173a | 401 | |
bogdanm | 85:024bf7f99721 | 402 | uint32_t Speed; /*!< Sets the Ethernet speed: 10/100 Mbps. |
emilmont | 77:869cf507173a | 403 | This parameter can be a value of @ref ETH_Speed */ |
emilmont | 77:869cf507173a | 404 | |
emilmont | 77:869cf507173a | 405 | uint32_t DuplexMode; /*!< Selects the MAC duplex mode: Half-Duplex or Full-Duplex mode |
emilmont | 77:869cf507173a | 406 | This parameter can be a value of @ref ETH_Duplex_Mode */ |
emilmont | 77:869cf507173a | 407 | |
bogdanm | 85:024bf7f99721 | 408 | uint16_t PhyAddress; /*!< Ethernet PHY address. |
emilmont | 77:869cf507173a | 409 | This parameter must be a number between Min_Data = 0 and Max_Data = 32 */ |
emilmont | 77:869cf507173a | 410 | |
emilmont | 77:869cf507173a | 411 | uint8_t *MACAddr; /*!< MAC Address of used Hardware: must be pointer on an array of 6 bytes */ |
emilmont | 77:869cf507173a | 412 | |
bogdanm | 85:024bf7f99721 | 413 | uint32_t RxMode; /*!< Selects the Ethernet Rx mode: Polling mode, Interrupt mode. |
emilmont | 77:869cf507173a | 414 | This parameter can be a value of @ref ETH_Rx_Mode */ |
emilmont | 77:869cf507173a | 415 | |
bogdanm | 85:024bf7f99721 | 416 | uint32_t ChecksumMode; /*!< Selects if the checksum is check by hardware or by software. |
emilmont | 77:869cf507173a | 417 | This parameter can be a value of @ref ETH_Checksum_Mode */ |
emilmont | 77:869cf507173a | 418 | |
bogdanm | 85:024bf7f99721 | 419 | uint32_t MediaInterface ; /*!< Selects the media-independent interface or the reduced media-independent interface. |
emilmont | 77:869cf507173a | 420 | This parameter can be a value of @ref ETH_Media_Interface */ |
emilmont | 77:869cf507173a | 421 | |
emilmont | 77:869cf507173a | 422 | } ETH_InitTypeDef; |
emilmont | 77:869cf507173a | 423 | |
emilmont | 77:869cf507173a | 424 | |
emilmont | 77:869cf507173a | 425 | /** |
emilmont | 77:869cf507173a | 426 | * @brief ETH MAC Configuration Structure definition |
emilmont | 77:869cf507173a | 427 | */ |
emilmont | 77:869cf507173a | 428 | |
emilmont | 77:869cf507173a | 429 | typedef struct |
emilmont | 77:869cf507173a | 430 | { |
emilmont | 77:869cf507173a | 431 | uint32_t Watchdog; /*!< Selects or not the Watchdog timer |
emilmont | 77:869cf507173a | 432 | When enabled, the MAC allows no more then 2048 bytes to be received. |
emilmont | 77:869cf507173a | 433 | When disabled, the MAC can receive up to 16384 bytes. |
Kojto | 99:dbbf35b96557 | 434 | This parameter can be a value of @ref ETH_Watchdog */ |
emilmont | 77:869cf507173a | 435 | |
emilmont | 77:869cf507173a | 436 | uint32_t Jabber; /*!< Selects or not Jabber timer |
emilmont | 77:869cf507173a | 437 | When enabled, the MAC allows no more then 2048 bytes to be sent. |
emilmont | 77:869cf507173a | 438 | When disabled, the MAC can send up to 16384 bytes. |
emilmont | 77:869cf507173a | 439 | This parameter can be a value of @ref ETH_Jabber */ |
emilmont | 77:869cf507173a | 440 | |
bogdanm | 85:024bf7f99721 | 441 | uint32_t InterFrameGap; /*!< Selects the minimum IFG between frames during transmission. |
emilmont | 77:869cf507173a | 442 | This parameter can be a value of @ref ETH_Inter_Frame_Gap */ |
emilmont | 77:869cf507173a | 443 | |
bogdanm | 85:024bf7f99721 | 444 | uint32_t CarrierSense; /*!< Selects or not the Carrier Sense. |
emilmont | 77:869cf507173a | 445 | This parameter can be a value of @ref ETH_Carrier_Sense */ |
emilmont | 77:869cf507173a | 446 | |
bogdanm | 85:024bf7f99721 | 447 | uint32_t ReceiveOwn; /*!< Selects or not the ReceiveOwn, |
emilmont | 77:869cf507173a | 448 | ReceiveOwn allows the reception of frames when the TX_EN signal is asserted |
bogdanm | 85:024bf7f99721 | 449 | in Half-Duplex mode. |
emilmont | 77:869cf507173a | 450 | This parameter can be a value of @ref ETH_Receive_Own */ |
emilmont | 77:869cf507173a | 451 | |
bogdanm | 85:024bf7f99721 | 452 | uint32_t LoopbackMode; /*!< Selects or not the internal MAC MII Loopback mode. |
emilmont | 77:869cf507173a | 453 | This parameter can be a value of @ref ETH_Loop_Back_Mode */ |
emilmont | 77:869cf507173a | 454 | |
emilmont | 77:869cf507173a | 455 | uint32_t ChecksumOffload; /*!< Selects or not the IPv4 checksum checking for received frame payloads' TCP/UDP/ICMP headers. |
emilmont | 77:869cf507173a | 456 | This parameter can be a value of @ref ETH_Checksum_Offload */ |
emilmont | 77:869cf507173a | 457 | |
emilmont | 77:869cf507173a | 458 | uint32_t RetryTransmission; /*!< Selects or not the MAC attempt retries transmission, based on the settings of BL, |
bogdanm | 85:024bf7f99721 | 459 | when a collision occurs (Half-Duplex mode). |
emilmont | 77:869cf507173a | 460 | This parameter can be a value of @ref ETH_Retry_Transmission */ |
emilmont | 77:869cf507173a | 461 | |
bogdanm | 85:024bf7f99721 | 462 | uint32_t AutomaticPadCRCStrip; /*!< Selects or not the Automatic MAC Pad/CRC Stripping. |
emilmont | 77:869cf507173a | 463 | This parameter can be a value of @ref ETH_Automatic_Pad_CRC_Strip */ |
emilmont | 77:869cf507173a | 464 | |
bogdanm | 85:024bf7f99721 | 465 | uint32_t BackOffLimit; /*!< Selects the BackOff limit value. |
emilmont | 77:869cf507173a | 466 | This parameter can be a value of @ref ETH_Back_Off_Limit */ |
emilmont | 77:869cf507173a | 467 | |
bogdanm | 85:024bf7f99721 | 468 | uint32_t DeferralCheck; /*!< Selects or not the deferral check function (Half-Duplex mode). |
emilmont | 77:869cf507173a | 469 | This parameter can be a value of @ref ETH_Deferral_Check */ |
emilmont | 77:869cf507173a | 470 | |
bogdanm | 85:024bf7f99721 | 471 | uint32_t ReceiveAll; /*!< Selects or not all frames reception by the MAC (No filtering). |
emilmont | 77:869cf507173a | 472 | This parameter can be a value of @ref ETH_Receive_All */ |
emilmont | 77:869cf507173a | 473 | |
bogdanm | 85:024bf7f99721 | 474 | uint32_t SourceAddrFilter; /*!< Selects the Source Address Filter mode. |
emilmont | 77:869cf507173a | 475 | This parameter can be a value of @ref ETH_Source_Addr_Filter */ |
emilmont | 77:869cf507173a | 476 | |
emilmont | 77:869cf507173a | 477 | uint32_t PassControlFrames; /*!< Sets the forwarding mode of the control frames (including unicast and multicast PAUSE frames) |
emilmont | 77:869cf507173a | 478 | This parameter can be a value of @ref ETH_Pass_Control_Frames */ |
emilmont | 77:869cf507173a | 479 | |
bogdanm | 85:024bf7f99721 | 480 | uint32_t BroadcastFramesReception; /*!< Selects or not the reception of Broadcast Frames. |
emilmont | 77:869cf507173a | 481 | This parameter can be a value of @ref ETH_Broadcast_Frames_Reception */ |
emilmont | 77:869cf507173a | 482 | |
bogdanm | 85:024bf7f99721 | 483 | uint32_t DestinationAddrFilter; /*!< Sets the destination filter mode for both unicast and multicast frames. |
emilmont | 77:869cf507173a | 484 | This parameter can be a value of @ref ETH_Destination_Addr_Filter */ |
emilmont | 77:869cf507173a | 485 | |
emilmont | 77:869cf507173a | 486 | uint32_t PromiscuousMode; /*!< Selects or not the Promiscuous Mode |
emilmont | 77:869cf507173a | 487 | This parameter can be a value of @ref ETH_Promiscuous_Mode */ |
emilmont | 77:869cf507173a | 488 | |
bogdanm | 85:024bf7f99721 | 489 | uint32_t MulticastFramesFilter; /*!< Selects the Multicast Frames filter mode: None/HashTableFilter/PerfectFilter/PerfectHashTableFilter. |
emilmont | 77:869cf507173a | 490 | This parameter can be a value of @ref ETH_Multicast_Frames_Filter */ |
emilmont | 77:869cf507173a | 491 | |
bogdanm | 85:024bf7f99721 | 492 | uint32_t UnicastFramesFilter; /*!< Selects the Unicast Frames filter mode: HashTableFilter/PerfectFilter/PerfectHashTableFilter. |
emilmont | 77:869cf507173a | 493 | This parameter can be a value of @ref ETH_Unicast_Frames_Filter */ |
emilmont | 77:869cf507173a | 494 | |
bogdanm | 85:024bf7f99721 | 495 | uint32_t HashTableHigh; /*!< This field holds the higher 32 bits of Hash table. |
emilmont | 77:869cf507173a | 496 | This parameter must be a number between Min_Data = 0x0 and Max_Data = 0xFFFFFFFF */ |
emilmont | 77:869cf507173a | 497 | |
bogdanm | 85:024bf7f99721 | 498 | uint32_t HashTableLow; /*!< This field holds the lower 32 bits of Hash table. |
emilmont | 77:869cf507173a | 499 | This parameter must be a number between Min_Data = 0x0 and Max_Data = 0xFFFFFFFF */ |
emilmont | 77:869cf507173a | 500 | |
bogdanm | 85:024bf7f99721 | 501 | uint32_t PauseTime; /*!< This field holds the value to be used in the Pause Time field in the transmit control frame. |
emilmont | 77:869cf507173a | 502 | This parameter must be a number between Min_Data = 0x0 and Max_Data = 0xFFFF */ |
emilmont | 77:869cf507173a | 503 | |
bogdanm | 85:024bf7f99721 | 504 | uint32_t ZeroQuantaPause; /*!< Selects or not the automatic generation of Zero-Quanta Pause Control frames. |
emilmont | 77:869cf507173a | 505 | This parameter can be a value of @ref ETH_Zero_Quanta_Pause */ |
emilmont | 77:869cf507173a | 506 | |
emilmont | 77:869cf507173a | 507 | uint32_t PauseLowThreshold; /*!< This field configures the threshold of the PAUSE to be checked for |
bogdanm | 85:024bf7f99721 | 508 | automatic retransmission of PAUSE Frame. |
emilmont | 77:869cf507173a | 509 | This parameter can be a value of @ref ETH_Pause_Low_Threshold */ |
emilmont | 77:869cf507173a | 510 | |
emilmont | 77:869cf507173a | 511 | uint32_t UnicastPauseFrameDetect; /*!< Selects or not the MAC detection of the Pause frames (with MAC Address0 |
bogdanm | 85:024bf7f99721 | 512 | unicast address and unique multicast address). |
emilmont | 77:869cf507173a | 513 | This parameter can be a value of @ref ETH_Unicast_Pause_Frame_Detect */ |
emilmont | 77:869cf507173a | 514 | |
emilmont | 77:869cf507173a | 515 | uint32_t ReceiveFlowControl; /*!< Enables or disables the MAC to decode the received Pause frame and |
emilmont | 77:869cf507173a | 516 | disable its transmitter for a specified time (Pause Time) |
emilmont | 77:869cf507173a | 517 | This parameter can be a value of @ref ETH_Receive_Flow_Control */ |
emilmont | 77:869cf507173a | 518 | |
emilmont | 77:869cf507173a | 519 | uint32_t TransmitFlowControl; /*!< Enables or disables the MAC to transmit Pause frames (Full-Duplex mode) |
emilmont | 77:869cf507173a | 520 | or the MAC back-pressure operation (Half-Duplex mode) |
emilmont | 77:869cf507173a | 521 | This parameter can be a value of @ref ETH_Transmit_Flow_Control */ |
emilmont | 77:869cf507173a | 522 | |
emilmont | 77:869cf507173a | 523 | uint32_t VLANTagComparison; /*!< Selects the 12-bit VLAN identifier or the complete 16-bit VLAN tag for |
bogdanm | 85:024bf7f99721 | 524 | comparison and filtering. |
emilmont | 77:869cf507173a | 525 | This parameter can be a value of @ref ETH_VLAN_Tag_Comparison */ |
emilmont | 77:869cf507173a | 526 | |
emilmont | 77:869cf507173a | 527 | uint32_t VLANTagIdentifier; /*!< Holds the VLAN tag identifier for receive frames */ |
emilmont | 77:869cf507173a | 528 | |
emilmont | 77:869cf507173a | 529 | } ETH_MACInitTypeDef; |
emilmont | 77:869cf507173a | 530 | |
emilmont | 77:869cf507173a | 531 | |
emilmont | 77:869cf507173a | 532 | /** |
emilmont | 77:869cf507173a | 533 | * @brief ETH DMA Configuration Structure definition |
emilmont | 77:869cf507173a | 534 | */ |
emilmont | 77:869cf507173a | 535 | |
emilmont | 77:869cf507173a | 536 | typedef struct |
emilmont | 77:869cf507173a | 537 | { |
bogdanm | 85:024bf7f99721 | 538 | uint32_t DropTCPIPChecksumErrorFrame; /*!< Selects or not the Dropping of TCP/IP Checksum Error Frames. |
emilmont | 77:869cf507173a | 539 | This parameter can be a value of @ref ETH_Drop_TCP_IP_Checksum_Error_Frame */ |
emilmont | 77:869cf507173a | 540 | |
bogdanm | 85:024bf7f99721 | 541 | uint32_t ReceiveStoreForward; /*!< Enables or disables the Receive store and forward mode. |
emilmont | 77:869cf507173a | 542 | This parameter can be a value of @ref ETH_Receive_Store_Forward */ |
emilmont | 77:869cf507173a | 543 | |
bogdanm | 85:024bf7f99721 | 544 | uint32_t FlushReceivedFrame; /*!< Enables or disables the flushing of received frames. |
emilmont | 77:869cf507173a | 545 | This parameter can be a value of @ref ETH_Flush_Received_Frame */ |
emilmont | 77:869cf507173a | 546 | |
bogdanm | 85:024bf7f99721 | 547 | uint32_t TransmitStoreForward; /*!< Enables or disables Transmit store and forward mode. |
emilmont | 77:869cf507173a | 548 | This parameter can be a value of @ref ETH_Transmit_Store_Forward */ |
emilmont | 77:869cf507173a | 549 | |
bogdanm | 85:024bf7f99721 | 550 | uint32_t TransmitThresholdControl; /*!< Selects or not the Transmit Threshold Control. |
emilmont | 77:869cf507173a | 551 | This parameter can be a value of @ref ETH_Transmit_Threshold_Control */ |
emilmont | 77:869cf507173a | 552 | |
bogdanm | 85:024bf7f99721 | 553 | uint32_t ForwardErrorFrames; /*!< Selects or not the forward to the DMA of erroneous frames. |
emilmont | 77:869cf507173a | 554 | This parameter can be a value of @ref ETH_Forward_Error_Frames */ |
emilmont | 77:869cf507173a | 555 | |
emilmont | 77:869cf507173a | 556 | uint32_t ForwardUndersizedGoodFrames; /*!< Enables or disables the Rx FIFO to forward Undersized frames (frames with no Error |
emilmont | 77:869cf507173a | 557 | and length less than 64 bytes) including pad-bytes and CRC) |
emilmont | 77:869cf507173a | 558 | This parameter can be a value of @ref ETH_Forward_Undersized_Good_Frames */ |
emilmont | 77:869cf507173a | 559 | |
bogdanm | 85:024bf7f99721 | 560 | uint32_t ReceiveThresholdControl; /*!< Selects the threshold level of the Receive FIFO. |
emilmont | 77:869cf507173a | 561 | This parameter can be a value of @ref ETH_Receive_Threshold_Control */ |
emilmont | 77:869cf507173a | 562 | |
emilmont | 77:869cf507173a | 563 | uint32_t SecondFrameOperate; /*!< Selects or not the Operate on second frame mode, which allows the DMA to process a second |
emilmont | 77:869cf507173a | 564 | frame of Transmit data even before obtaining the status for the first frame. |
emilmont | 77:869cf507173a | 565 | This parameter can be a value of @ref ETH_Second_Frame_Operate */ |
emilmont | 77:869cf507173a | 566 | |
bogdanm | 85:024bf7f99721 | 567 | uint32_t AddressAlignedBeats; /*!< Enables or disables the Address Aligned Beats. |
emilmont | 77:869cf507173a | 568 | This parameter can be a value of @ref ETH_Address_Aligned_Beats */ |
emilmont | 77:869cf507173a | 569 | |
bogdanm | 85:024bf7f99721 | 570 | uint32_t FixedBurst; /*!< Enables or disables the AHB Master interface fixed burst transfers. |
emilmont | 77:869cf507173a | 571 | This parameter can be a value of @ref ETH_Fixed_Burst */ |
emilmont | 77:869cf507173a | 572 | |
bogdanm | 85:024bf7f99721 | 573 | uint32_t RxDMABurstLength; /*!< Indicates the maximum number of beats to be transferred in one Rx DMA transaction. |
emilmont | 77:869cf507173a | 574 | This parameter can be a value of @ref ETH_Rx_DMA_Burst_Length */ |
emilmont | 77:869cf507173a | 575 | |
bogdanm | 85:024bf7f99721 | 576 | uint32_t TxDMABurstLength; /*!< Indicates the maximum number of beats to be transferred in one Tx DMA transaction. |
emilmont | 77:869cf507173a | 577 | This parameter can be a value of @ref ETH_Tx_DMA_Burst_Length */ |
emilmont | 77:869cf507173a | 578 | |
bogdanm | 85:024bf7f99721 | 579 | uint32_t EnhancedDescriptorFormat; /*!< Enables the enhanced descriptor format. |
emilmont | 77:869cf507173a | 580 | This parameter can be a value of @ref ETH_DMA_Enhanced_descriptor_format */ |
emilmont | 77:869cf507173a | 581 | |
emilmont | 77:869cf507173a | 582 | uint32_t DescriptorSkipLength; /*!< Specifies the number of word to skip between two unchained descriptors (Ring mode) |
emilmont | 77:869cf507173a | 583 | This parameter must be a number between Min_Data = 0 and Max_Data = 32 */ |
emilmont | 77:869cf507173a | 584 | |
bogdanm | 85:024bf7f99721 | 585 | uint32_t DMAArbitration; /*!< Selects the DMA Tx/Rx arbitration. |
emilmont | 77:869cf507173a | 586 | This parameter can be a value of @ref ETH_DMA_Arbitration */ |
emilmont | 77:869cf507173a | 587 | } ETH_DMAInitTypeDef; |
emilmont | 77:869cf507173a | 588 | |
emilmont | 77:869cf507173a | 589 | |
emilmont | 77:869cf507173a | 590 | /** |
emilmont | 77:869cf507173a | 591 | * @brief ETH DMA Descriptors data structure definition |
emilmont | 77:869cf507173a | 592 | */ |
emilmont | 77:869cf507173a | 593 | |
emilmont | 77:869cf507173a | 594 | typedef struct |
emilmont | 77:869cf507173a | 595 | { |
emilmont | 77:869cf507173a | 596 | __IO uint32_t Status; /*!< Status */ |
emilmont | 77:869cf507173a | 597 | |
emilmont | 77:869cf507173a | 598 | uint32_t ControlBufferSize; /*!< Control and Buffer1, Buffer2 lengths */ |
emilmont | 77:869cf507173a | 599 | |
emilmont | 77:869cf507173a | 600 | uint32_t Buffer1Addr; /*!< Buffer1 address pointer */ |
emilmont | 77:869cf507173a | 601 | |
emilmont | 77:869cf507173a | 602 | uint32_t Buffer2NextDescAddr; /*!< Buffer2 or next descriptor address pointer */ |
emilmont | 77:869cf507173a | 603 | |
emilmont | 77:869cf507173a | 604 | /*!< Enhanced ETHERNET DMA PTP Descriptors */ |
emilmont | 77:869cf507173a | 605 | uint32_t ExtendedStatus; /*!< Extended status for PTP receive descriptor */ |
emilmont | 77:869cf507173a | 606 | |
emilmont | 77:869cf507173a | 607 | uint32_t Reserved1; /*!< Reserved */ |
emilmont | 77:869cf507173a | 608 | |
emilmont | 77:869cf507173a | 609 | uint32_t TimeStampLow; /*!< Time Stamp Low value for transmit and receive */ |
emilmont | 77:869cf507173a | 610 | |
emilmont | 77:869cf507173a | 611 | uint32_t TimeStampHigh; /*!< Time Stamp High value for transmit and receive */ |
emilmont | 77:869cf507173a | 612 | |
emilmont | 77:869cf507173a | 613 | } ETH_DMADescTypeDef; |
emilmont | 77:869cf507173a | 614 | |
emilmont | 77:869cf507173a | 615 | |
emilmont | 77:869cf507173a | 616 | /** |
emilmont | 77:869cf507173a | 617 | * @brief Received Frame Informations structure definition |
emilmont | 77:869cf507173a | 618 | */ |
emilmont | 77:869cf507173a | 619 | typedef struct |
emilmont | 77:869cf507173a | 620 | { |
emilmont | 77:869cf507173a | 621 | ETH_DMADescTypeDef *FSRxDesc; /*!< First Segment Rx Desc */ |
emilmont | 77:869cf507173a | 622 | |
emilmont | 77:869cf507173a | 623 | ETH_DMADescTypeDef *LSRxDesc; /*!< Last Segment Rx Desc */ |
emilmont | 77:869cf507173a | 624 | |
emilmont | 77:869cf507173a | 625 | uint32_t SegCount; /*!< Segment count */ |
emilmont | 77:869cf507173a | 626 | |
emilmont | 77:869cf507173a | 627 | uint32_t length; /*!< Frame length */ |
emilmont | 77:869cf507173a | 628 | |
emilmont | 77:869cf507173a | 629 | uint32_t buffer; /*!< Frame buffer */ |
emilmont | 77:869cf507173a | 630 | |
emilmont | 77:869cf507173a | 631 | } ETH_DMARxFrameInfos; |
emilmont | 77:869cf507173a | 632 | |
emilmont | 77:869cf507173a | 633 | |
emilmont | 77:869cf507173a | 634 | /** |
emilmont | 77:869cf507173a | 635 | * @brief ETH Handle Structure definition |
emilmont | 77:869cf507173a | 636 | */ |
emilmont | 77:869cf507173a | 637 | |
emilmont | 77:869cf507173a | 638 | typedef struct |
emilmont | 77:869cf507173a | 639 | { |
emilmont | 77:869cf507173a | 640 | ETH_TypeDef *Instance; /*!< Register base address */ |
emilmont | 77:869cf507173a | 641 | |
emilmont | 77:869cf507173a | 642 | ETH_InitTypeDef Init; /*!< Ethernet Init Configuration */ |
emilmont | 77:869cf507173a | 643 | |
emilmont | 77:869cf507173a | 644 | uint32_t LinkStatus; /*!< Ethernet link status */ |
emilmont | 77:869cf507173a | 645 | |
emilmont | 77:869cf507173a | 646 | ETH_DMADescTypeDef *RxDesc; /*!< Rx descriptor to Get */ |
emilmont | 77:869cf507173a | 647 | |
emilmont | 77:869cf507173a | 648 | ETH_DMADescTypeDef *TxDesc; /*!< Tx descriptor to Set */ |
emilmont | 77:869cf507173a | 649 | |
emilmont | 77:869cf507173a | 650 | ETH_DMARxFrameInfos RxFrameInfos; /*!< last Rx frame infos */ |
emilmont | 77:869cf507173a | 651 | |
emilmont | 77:869cf507173a | 652 | __IO HAL_ETH_StateTypeDef State; /*!< ETH communication state */ |
emilmont | 77:869cf507173a | 653 | |
emilmont | 77:869cf507173a | 654 | HAL_LockTypeDef Lock; /*!< ETH Lock */ |
emilmont | 77:869cf507173a | 655 | |
emilmont | 77:869cf507173a | 656 | } ETH_HandleTypeDef; |
emilmont | 77:869cf507173a | 657 | |
Kojto | 99:dbbf35b96557 | 658 | /** |
Kojto | 99:dbbf35b96557 | 659 | * @} |
Kojto | 99:dbbf35b96557 | 660 | */ |
emilmont | 77:869cf507173a | 661 | |
Kojto | 99:dbbf35b96557 | 662 | /* Exported constants --------------------------------------------------------*/ |
Kojto | 99:dbbf35b96557 | 663 | /** @defgroup ETH_Exported_Constants ETH Exported Constants |
Kojto | 99:dbbf35b96557 | 664 | * @{ |
Kojto | 99:dbbf35b96557 | 665 | */ |
emilmont | 77:869cf507173a | 666 | |
Kojto | 99:dbbf35b96557 | 667 | /** @defgroup ETH_Buffers_setting ETH Buffers setting |
emilmont | 77:869cf507173a | 668 | * @{ |
emilmont | 77:869cf507173a | 669 | */ |
Kojto | 99:dbbf35b96557 | 670 | #define ETH_MAX_PACKET_SIZE ((uint32_t)1524) /*!< ETH_HEADER + ETH_EXTRA + ETH_VLAN_TAG + ETH_MAX_ETH_PAYLOAD + ETH_CRC */ |
emilmont | 77:869cf507173a | 671 | #define ETH_HEADER ((uint32_t)14) /*!< 6 byte Dest addr, 6 byte Src addr, 2 byte length/type */ |
emilmont | 77:869cf507173a | 672 | #define ETH_CRC ((uint32_t)4) /*!< Ethernet CRC */ |
emilmont | 77:869cf507173a | 673 | #define ETH_EXTRA ((uint32_t)2) /*!< Extra bytes in some cases */ |
Kojto | 99:dbbf35b96557 | 674 | #define ETH_VLAN_TAG ((uint32_t)4) /*!< optional 802.1q VLAN Tag */ |
Kojto | 99:dbbf35b96557 | 675 | #define ETH_MIN_ETH_PAYLOAD ((uint32_t)46) /*!< Minimum Ethernet payload size */ |
Kojto | 99:dbbf35b96557 | 676 | #define ETH_MAX_ETH_PAYLOAD ((uint32_t)1500) /*!< Maximum Ethernet payload size */ |
Kojto | 99:dbbf35b96557 | 677 | #define ETH_JUMBO_FRAME_PAYLOAD ((uint32_t)9000) /*!< Jumbo frame payload size */ |
emilmont | 77:869cf507173a | 678 | |
emilmont | 77:869cf507173a | 679 | /* Ethernet driver receive buffers are organized in a chained linked-list, when |
emilmont | 77:869cf507173a | 680 | an ethernet packet is received, the Rx-DMA will transfer the packet from RxFIFO |
emilmont | 77:869cf507173a | 681 | to the driver receive buffers memory. |
emilmont | 77:869cf507173a | 682 | |
emilmont | 77:869cf507173a | 683 | Depending on the size of the received ethernet packet and the size of |
emilmont | 77:869cf507173a | 684 | each ethernet driver receive buffer, the received packet can take one or more |
emilmont | 77:869cf507173a | 685 | ethernet driver receive buffer. |
emilmont | 77:869cf507173a | 686 | |
emilmont | 77:869cf507173a | 687 | In below are defined the size of one ethernet driver receive buffer ETH_RX_BUF_SIZE |
emilmont | 77:869cf507173a | 688 | and the total count of the driver receive buffers ETH_RXBUFNB. |
emilmont | 77:869cf507173a | 689 | |
emilmont | 77:869cf507173a | 690 | The configured value for ETH_RX_BUF_SIZE and ETH_RXBUFNB are only provided as |
emilmont | 77:869cf507173a | 691 | example, they can be reconfigured in the application layer to fit the application |
emilmont | 77:869cf507173a | 692 | needs */ |
emilmont | 77:869cf507173a | 693 | |
emilmont | 77:869cf507173a | 694 | /* Here we configure each Ethernet driver receive buffer to fit the Max size Ethernet |
emilmont | 77:869cf507173a | 695 | packet */ |
emilmont | 77:869cf507173a | 696 | #ifndef ETH_RX_BUF_SIZE |
emilmont | 77:869cf507173a | 697 | #define ETH_RX_BUF_SIZE ETH_MAX_PACKET_SIZE |
emilmont | 77:869cf507173a | 698 | #endif |
emilmont | 77:869cf507173a | 699 | |
emilmont | 77:869cf507173a | 700 | /* 5 Ethernet driver receive buffers are used (in a chained linked list)*/ |
emilmont | 77:869cf507173a | 701 | #ifndef ETH_RXBUFNB |
emilmont | 77:869cf507173a | 702 | #define ETH_RXBUFNB ((uint32_t)5 /* 5 Rx buffers of size ETH_RX_BUF_SIZE */ |
emilmont | 77:869cf507173a | 703 | #endif |
emilmont | 77:869cf507173a | 704 | |
emilmont | 77:869cf507173a | 705 | |
emilmont | 77:869cf507173a | 706 | /* Ethernet driver transmit buffers are organized in a chained linked-list, when |
emilmont | 77:869cf507173a | 707 | an ethernet packet is transmitted, Tx-DMA will transfer the packet from the |
emilmont | 77:869cf507173a | 708 | driver transmit buffers memory to the TxFIFO. |
emilmont | 77:869cf507173a | 709 | |
emilmont | 77:869cf507173a | 710 | Depending on the size of the Ethernet packet to be transmitted and the size of |
emilmont | 77:869cf507173a | 711 | each ethernet driver transmit buffer, the packet to be transmitted can take |
emilmont | 77:869cf507173a | 712 | one or more ethernet driver transmit buffer. |
emilmont | 77:869cf507173a | 713 | |
emilmont | 77:869cf507173a | 714 | In below are defined the size of one ethernet driver transmit buffer ETH_TX_BUF_SIZE |
emilmont | 77:869cf507173a | 715 | and the total count of the driver transmit buffers ETH_TXBUFNB. |
emilmont | 77:869cf507173a | 716 | |
emilmont | 77:869cf507173a | 717 | The configured value for ETH_TX_BUF_SIZE and ETH_TXBUFNB are only provided as |
emilmont | 77:869cf507173a | 718 | example, they can be reconfigured in the application layer to fit the application |
emilmont | 77:869cf507173a | 719 | needs */ |
emilmont | 77:869cf507173a | 720 | |
emilmont | 77:869cf507173a | 721 | /* Here we configure each Ethernet driver transmit buffer to fit the Max size Ethernet |
emilmont | 77:869cf507173a | 722 | packet */ |
emilmont | 77:869cf507173a | 723 | #ifndef ETH_TX_BUF_SIZE |
emilmont | 77:869cf507173a | 724 | #define ETH_TX_BUF_SIZE ETH_MAX_PACKET_SIZE |
emilmont | 77:869cf507173a | 725 | #endif |
emilmont | 77:869cf507173a | 726 | |
emilmont | 77:869cf507173a | 727 | /* 5 ethernet driver transmit buffers are used (in a chained linked list)*/ |
emilmont | 77:869cf507173a | 728 | #ifndef ETH_TXBUFNB |
emilmont | 77:869cf507173a | 729 | #define ETH_TXBUFNB ((uint32_t)5 /* 5 Tx buffers of size ETH_TX_BUF_SIZE */ |
emilmont | 77:869cf507173a | 730 | #endif |
emilmont | 77:869cf507173a | 731 | |
Kojto | 99:dbbf35b96557 | 732 | /** |
Kojto | 99:dbbf35b96557 | 733 | * @} |
Kojto | 99:dbbf35b96557 | 734 | */ |
Kojto | 99:dbbf35b96557 | 735 | |
Kojto | 99:dbbf35b96557 | 736 | /** @defgroup ETH_DMA_TX_Descriptor ETH DMA TX Descriptor |
Kojto | 99:dbbf35b96557 | 737 | * @{ |
Kojto | 99:dbbf35b96557 | 738 | */ |
emilmont | 77:869cf507173a | 739 | |
emilmont | 77:869cf507173a | 740 | /* |
Kojto | 99:dbbf35b96557 | 741 | DMA Tx Descriptor |
emilmont | 77:869cf507173a | 742 | ----------------------------------------------------------------------------------------------- |
emilmont | 77:869cf507173a | 743 | TDES0 | OWN(31) | CTRL[30:26] | Reserved[25:24] | CTRL[23:20] | Reserved[19:17] | Status[16:0] | |
emilmont | 77:869cf507173a | 744 | ----------------------------------------------------------------------------------------------- |
emilmont | 77:869cf507173a | 745 | TDES1 | Reserved[31:29] | Buffer2 ByteCount[28:16] | Reserved[15:13] | Buffer1 ByteCount[12:0] | |
emilmont | 77:869cf507173a | 746 | ----------------------------------------------------------------------------------------------- |
emilmont | 77:869cf507173a | 747 | TDES2 | Buffer1 Address [31:0] | |
emilmont | 77:869cf507173a | 748 | ----------------------------------------------------------------------------------------------- |
emilmont | 77:869cf507173a | 749 | TDES3 | Buffer2 Address [31:0] / Next Descriptor Address [31:0] | |
emilmont | 77:869cf507173a | 750 | ----------------------------------------------------------------------------------------------- |
emilmont | 77:869cf507173a | 751 | */ |
emilmont | 77:869cf507173a | 752 | |
emilmont | 77:869cf507173a | 753 | /** |
emilmont | 77:869cf507173a | 754 | * @brief Bit definition of TDES0 register: DMA Tx descriptor status register |
emilmont | 77:869cf507173a | 755 | */ |
emilmont | 77:869cf507173a | 756 | #define ETH_DMATXDESC_OWN ((uint32_t)0x80000000) /*!< OWN bit: descriptor is owned by DMA engine */ |
emilmont | 77:869cf507173a | 757 | #define ETH_DMATXDESC_IC ((uint32_t)0x40000000) /*!< Interrupt on Completion */ |
emilmont | 77:869cf507173a | 758 | #define ETH_DMATXDESC_LS ((uint32_t)0x20000000) /*!< Last Segment */ |
emilmont | 77:869cf507173a | 759 | #define ETH_DMATXDESC_FS ((uint32_t)0x10000000) /*!< First Segment */ |
emilmont | 77:869cf507173a | 760 | #define ETH_DMATXDESC_DC ((uint32_t)0x08000000) /*!< Disable CRC */ |
emilmont | 77:869cf507173a | 761 | #define ETH_DMATXDESC_DP ((uint32_t)0x04000000) /*!< Disable Padding */ |
emilmont | 77:869cf507173a | 762 | #define ETH_DMATXDESC_TTSE ((uint32_t)0x02000000) /*!< Transmit Time Stamp Enable */ |
emilmont | 77:869cf507173a | 763 | #define ETH_DMATXDESC_CIC ((uint32_t)0x00C00000) /*!< Checksum Insertion Control: 4 cases */ |
emilmont | 77:869cf507173a | 764 | #define ETH_DMATXDESC_CIC_BYPASS ((uint32_t)0x00000000) /*!< Do Nothing: Checksum Engine is bypassed */ |
emilmont | 77:869cf507173a | 765 | #define ETH_DMATXDESC_CIC_IPV4HEADER ((uint32_t)0x00400000) /*!< IPV4 header Checksum Insertion */ |
emilmont | 77:869cf507173a | 766 | #define ETH_DMATXDESC_CIC_TCPUDPICMP_SEGMENT ((uint32_t)0x00800000) /*!< TCP/UDP/ICMP Checksum Insertion calculated over segment only */ |
emilmont | 77:869cf507173a | 767 | #define ETH_DMATXDESC_CIC_TCPUDPICMP_FULL ((uint32_t)0x00C00000) /*!< TCP/UDP/ICMP Checksum Insertion fully calculated */ |
emilmont | 77:869cf507173a | 768 | #define ETH_DMATXDESC_TER ((uint32_t)0x00200000) /*!< Transmit End of Ring */ |
emilmont | 77:869cf507173a | 769 | #define ETH_DMATXDESC_TCH ((uint32_t)0x00100000) /*!< Second Address Chained */ |
emilmont | 77:869cf507173a | 770 | #define ETH_DMATXDESC_TTSS ((uint32_t)0x00020000) /*!< Tx Time Stamp Status */ |
emilmont | 77:869cf507173a | 771 | #define ETH_DMATXDESC_IHE ((uint32_t)0x00010000) /*!< IP Header Error */ |
emilmont | 77:869cf507173a | 772 | #define ETH_DMATXDESC_ES ((uint32_t)0x00008000) /*!< Error summary: OR of the following bits: UE || ED || EC || LCO || NC || LCA || FF || JT */ |
emilmont | 77:869cf507173a | 773 | #define ETH_DMATXDESC_JT ((uint32_t)0x00004000) /*!< Jabber Timeout */ |
emilmont | 77:869cf507173a | 774 | #define ETH_DMATXDESC_FF ((uint32_t)0x00002000) /*!< Frame Flushed: DMA/MTL flushed the frame due to SW flush */ |
emilmont | 77:869cf507173a | 775 | #define ETH_DMATXDESC_PCE ((uint32_t)0x00001000) /*!< Payload Checksum Error */ |
emilmont | 77:869cf507173a | 776 | #define ETH_DMATXDESC_LCA ((uint32_t)0x00000800) /*!< Loss of Carrier: carrier lost during transmission */ |
emilmont | 77:869cf507173a | 777 | #define ETH_DMATXDESC_NC ((uint32_t)0x00000400) /*!< No Carrier: no carrier signal from the transceiver */ |
emilmont | 77:869cf507173a | 778 | #define ETH_DMATXDESC_LCO ((uint32_t)0x00000200) /*!< Late Collision: transmission aborted due to collision */ |
emilmont | 77:869cf507173a | 779 | #define ETH_DMATXDESC_EC ((uint32_t)0x00000100) /*!< Excessive Collision: transmission aborted after 16 collisions */ |
emilmont | 77:869cf507173a | 780 | #define ETH_DMATXDESC_VF ((uint32_t)0x00000080) /*!< VLAN Frame */ |
emilmont | 77:869cf507173a | 781 | #define ETH_DMATXDESC_CC ((uint32_t)0x00000078) /*!< Collision Count */ |
emilmont | 77:869cf507173a | 782 | #define ETH_DMATXDESC_ED ((uint32_t)0x00000004) /*!< Excessive Deferral */ |
emilmont | 77:869cf507173a | 783 | #define ETH_DMATXDESC_UF ((uint32_t)0x00000002) /*!< Underflow Error: late data arrival from the memory */ |
emilmont | 77:869cf507173a | 784 | #define ETH_DMATXDESC_DB ((uint32_t)0x00000001) /*!< Deferred Bit */ |
emilmont | 77:869cf507173a | 785 | |
emilmont | 77:869cf507173a | 786 | /** |
emilmont | 77:869cf507173a | 787 | * @brief Bit definition of TDES1 register |
emilmont | 77:869cf507173a | 788 | */ |
emilmont | 77:869cf507173a | 789 | #define ETH_DMATXDESC_TBS2 ((uint32_t)0x1FFF0000) /*!< Transmit Buffer2 Size */ |
emilmont | 77:869cf507173a | 790 | #define ETH_DMATXDESC_TBS1 ((uint32_t)0x00001FFF) /*!< Transmit Buffer1 Size */ |
emilmont | 77:869cf507173a | 791 | |
emilmont | 77:869cf507173a | 792 | /** |
emilmont | 77:869cf507173a | 793 | * @brief Bit definition of TDES2 register |
emilmont | 77:869cf507173a | 794 | */ |
emilmont | 77:869cf507173a | 795 | #define ETH_DMATXDESC_B1AP ((uint32_t)0xFFFFFFFF) /*!< Buffer1 Address Pointer */ |
emilmont | 77:869cf507173a | 796 | |
emilmont | 77:869cf507173a | 797 | /** |
emilmont | 77:869cf507173a | 798 | * @brief Bit definition of TDES3 register |
emilmont | 77:869cf507173a | 799 | */ |
emilmont | 77:869cf507173a | 800 | #define ETH_DMATXDESC_B2AP ((uint32_t)0xFFFFFFFF) /*!< Buffer2 Address Pointer */ |
emilmont | 77:869cf507173a | 801 | |
emilmont | 77:869cf507173a | 802 | /*--------------------------------------------------------------------------------------------- |
emilmont | 77:869cf507173a | 803 | TDES6 | Transmit Time Stamp Low [31:0] | |
emilmont | 77:869cf507173a | 804 | ----------------------------------------------------------------------------------------------- |
emilmont | 77:869cf507173a | 805 | TDES7 | Transmit Time Stamp High [31:0] | |
emilmont | 77:869cf507173a | 806 | ----------------------------------------------------------------------------------------------*/ |
emilmont | 77:869cf507173a | 807 | |
emilmont | 77:869cf507173a | 808 | /* Bit definition of TDES6 register */ |
emilmont | 77:869cf507173a | 809 | #define ETH_DMAPTPTXDESC_TTSL ((uint32_t)0xFFFFFFFF) /* Transmit Time Stamp Low */ |
emilmont | 77:869cf507173a | 810 | |
emilmont | 77:869cf507173a | 811 | /* Bit definition of TDES7 register */ |
emilmont | 77:869cf507173a | 812 | #define ETH_DMAPTPTXDESC_TTSH ((uint32_t)0xFFFFFFFF) /* Transmit Time Stamp High */ |
emilmont | 77:869cf507173a | 813 | |
emilmont | 77:869cf507173a | 814 | /** |
emilmont | 77:869cf507173a | 815 | * @} |
emilmont | 77:869cf507173a | 816 | */ |
Kojto | 99:dbbf35b96557 | 817 | /** @defgroup ETH_DMA_RX_Descriptor ETH DMA RX Descriptor |
emilmont | 77:869cf507173a | 818 | * @{ |
emilmont | 77:869cf507173a | 819 | */ |
emilmont | 77:869cf507173a | 820 | |
emilmont | 77:869cf507173a | 821 | /* |
emilmont | 77:869cf507173a | 822 | DMA Rx Descriptor |
emilmont | 77:869cf507173a | 823 | -------------------------------------------------------------------------------------------------------------------- |
emilmont | 77:869cf507173a | 824 | RDES0 | OWN(31) | Status [30:0] | |
emilmont | 77:869cf507173a | 825 | --------------------------------------------------------------------------------------------------------------------- |
emilmont | 77:869cf507173a | 826 | RDES1 | CTRL(31) | Reserved[30:29] | Buffer2 ByteCount[28:16] | CTRL[15:14] | Reserved(13) | Buffer1 ByteCount[12:0] | |
emilmont | 77:869cf507173a | 827 | --------------------------------------------------------------------------------------------------------------------- |
emilmont | 77:869cf507173a | 828 | RDES2 | Buffer1 Address [31:0] | |
emilmont | 77:869cf507173a | 829 | --------------------------------------------------------------------------------------------------------------------- |
emilmont | 77:869cf507173a | 830 | RDES3 | Buffer2 Address [31:0] / Next Descriptor Address [31:0] | |
emilmont | 77:869cf507173a | 831 | --------------------------------------------------------------------------------------------------------------------- |
emilmont | 77:869cf507173a | 832 | */ |
emilmont | 77:869cf507173a | 833 | |
emilmont | 77:869cf507173a | 834 | /** |
emilmont | 77:869cf507173a | 835 | * @brief Bit definition of RDES0 register: DMA Rx descriptor status register |
emilmont | 77:869cf507173a | 836 | */ |
emilmont | 77:869cf507173a | 837 | #define ETH_DMARXDESC_OWN ((uint32_t)0x80000000) /*!< OWN bit: descriptor is owned by DMA engine */ |
emilmont | 77:869cf507173a | 838 | #define ETH_DMARXDESC_AFM ((uint32_t)0x40000000) /*!< DA Filter Fail for the rx frame */ |
emilmont | 77:869cf507173a | 839 | #define ETH_DMARXDESC_FL ((uint32_t)0x3FFF0000) /*!< Receive descriptor frame length */ |
emilmont | 77:869cf507173a | 840 | #define ETH_DMARXDESC_ES ((uint32_t)0x00008000) /*!< Error summary: OR of the following bits: DE || OE || IPC || LC || RWT || RE || CE */ |
emilmont | 77:869cf507173a | 841 | #define ETH_DMARXDESC_DE ((uint32_t)0x00004000) /*!< Descriptor error: no more descriptors for receive frame */ |
emilmont | 77:869cf507173a | 842 | #define ETH_DMARXDESC_SAF ((uint32_t)0x00002000) /*!< SA Filter Fail for the received frame */ |
emilmont | 77:869cf507173a | 843 | #define ETH_DMARXDESC_LE ((uint32_t)0x00001000) /*!< Frame size not matching with length field */ |
emilmont | 77:869cf507173a | 844 | #define ETH_DMARXDESC_OE ((uint32_t)0x00000800) /*!< Overflow Error: Frame was damaged due to buffer overflow */ |
emilmont | 77:869cf507173a | 845 | #define ETH_DMARXDESC_VLAN ((uint32_t)0x00000400) /*!< VLAN Tag: received frame is a VLAN frame */ |
emilmont | 77:869cf507173a | 846 | #define ETH_DMARXDESC_FS ((uint32_t)0x00000200) /*!< First descriptor of the frame */ |
emilmont | 77:869cf507173a | 847 | #define ETH_DMARXDESC_LS ((uint32_t)0x00000100) /*!< Last descriptor of the frame */ |
emilmont | 77:869cf507173a | 848 | #define ETH_DMARXDESC_IPV4HCE ((uint32_t)0x00000080) /*!< IPC Checksum Error: Rx Ipv4 header checksum error */ |
emilmont | 77:869cf507173a | 849 | #define ETH_DMARXDESC_LC ((uint32_t)0x00000040) /*!< Late collision occurred during reception */ |
emilmont | 77:869cf507173a | 850 | #define ETH_DMARXDESC_FT ((uint32_t)0x00000020) /*!< Frame type - Ethernet, otherwise 802.3 */ |
emilmont | 77:869cf507173a | 851 | #define ETH_DMARXDESC_RWT ((uint32_t)0x00000010) /*!< Receive Watchdog Timeout: watchdog timer expired during reception */ |
emilmont | 77:869cf507173a | 852 | #define ETH_DMARXDESC_RE ((uint32_t)0x00000008) /*!< Receive error: error reported by MII interface */ |
emilmont | 77:869cf507173a | 853 | #define ETH_DMARXDESC_DBE ((uint32_t)0x00000004) /*!< Dribble bit error: frame contains non int multiple of 8 bits */ |
emilmont | 77:869cf507173a | 854 | #define ETH_DMARXDESC_CE ((uint32_t)0x00000002) /*!< CRC error */ |
emilmont | 77:869cf507173a | 855 | #define ETH_DMARXDESC_MAMPCE ((uint32_t)0x00000001) /*!< Rx MAC Address/Payload Checksum Error: Rx MAC address matched/ Rx Payload Checksum Error */ |
emilmont | 77:869cf507173a | 856 | |
emilmont | 77:869cf507173a | 857 | /** |
emilmont | 77:869cf507173a | 858 | * @brief Bit definition of RDES1 register |
emilmont | 77:869cf507173a | 859 | */ |
emilmont | 77:869cf507173a | 860 | #define ETH_DMARXDESC_DIC ((uint32_t)0x80000000) /*!< Disable Interrupt on Completion */ |
emilmont | 77:869cf507173a | 861 | #define ETH_DMARXDESC_RBS2 ((uint32_t)0x1FFF0000) /*!< Receive Buffer2 Size */ |
emilmont | 77:869cf507173a | 862 | #define ETH_DMARXDESC_RER ((uint32_t)0x00008000) /*!< Receive End of Ring */ |
emilmont | 77:869cf507173a | 863 | #define ETH_DMARXDESC_RCH ((uint32_t)0x00004000) /*!< Second Address Chained */ |
emilmont | 77:869cf507173a | 864 | #define ETH_DMARXDESC_RBS1 ((uint32_t)0x00001FFF) /*!< Receive Buffer1 Size */ |
emilmont | 77:869cf507173a | 865 | |
emilmont | 77:869cf507173a | 866 | /** |
emilmont | 77:869cf507173a | 867 | * @brief Bit definition of RDES2 register |
emilmont | 77:869cf507173a | 868 | */ |
emilmont | 77:869cf507173a | 869 | #define ETH_DMARXDESC_B1AP ((uint32_t)0xFFFFFFFF) /*!< Buffer1 Address Pointer */ |
emilmont | 77:869cf507173a | 870 | |
emilmont | 77:869cf507173a | 871 | /** |
emilmont | 77:869cf507173a | 872 | * @brief Bit definition of RDES3 register |
emilmont | 77:869cf507173a | 873 | */ |
emilmont | 77:869cf507173a | 874 | #define ETH_DMARXDESC_B2AP ((uint32_t)0xFFFFFFFF) /*!< Buffer2 Address Pointer */ |
emilmont | 77:869cf507173a | 875 | |
emilmont | 77:869cf507173a | 876 | /*--------------------------------------------------------------------------------------------------------------------- |
emilmont | 77:869cf507173a | 877 | RDES4 | Reserved[31:15] | Extended Status [14:0] | |
emilmont | 77:869cf507173a | 878 | --------------------------------------------------------------------------------------------------------------------- |
emilmont | 77:869cf507173a | 879 | RDES5 | Reserved[31:0] | |
emilmont | 77:869cf507173a | 880 | --------------------------------------------------------------------------------------------------------------------- |
emilmont | 77:869cf507173a | 881 | RDES6 | Receive Time Stamp Low [31:0] | |
emilmont | 77:869cf507173a | 882 | --------------------------------------------------------------------------------------------------------------------- |
emilmont | 77:869cf507173a | 883 | RDES7 | Receive Time Stamp High [31:0] | |
emilmont | 77:869cf507173a | 884 | --------------------------------------------------------------------------------------------------------------------*/ |
emilmont | 77:869cf507173a | 885 | |
emilmont | 77:869cf507173a | 886 | /* Bit definition of RDES4 register */ |
emilmont | 77:869cf507173a | 887 | #define ETH_DMAPTPRXDESC_PTPV ((uint32_t)0x00002000) /* PTP Version */ |
emilmont | 77:869cf507173a | 888 | #define ETH_DMAPTPRXDESC_PTPFT ((uint32_t)0x00001000) /* PTP Frame Type */ |
emilmont | 77:869cf507173a | 889 | #define ETH_DMAPTPRXDESC_PTPMT ((uint32_t)0x00000F00) /* PTP Message Type */ |
emilmont | 77:869cf507173a | 890 | #define ETH_DMAPTPRXDESC_PTPMT_SYNC ((uint32_t)0x00000100) /* SYNC message (all clock types) */ |
emilmont | 77:869cf507173a | 891 | #define ETH_DMAPTPRXDESC_PTPMT_FOLLOWUP ((uint32_t)0x00000200) /* FollowUp message (all clock types) */ |
emilmont | 77:869cf507173a | 892 | #define ETH_DMAPTPRXDESC_PTPMT_DELAYREQ ((uint32_t)0x00000300) /* DelayReq message (all clock types) */ |
emilmont | 77:869cf507173a | 893 | #define ETH_DMAPTPRXDESC_PTPMT_DELAYRESP ((uint32_t)0x00000400) /* DelayResp message (all clock types) */ |
emilmont | 77:869cf507173a | 894 | #define ETH_DMAPTPRXDESC_PTPMT_PDELAYREQ_ANNOUNCE ((uint32_t)0x00000500) /* PdelayReq message (peer-to-peer transparent clock) or Announce message (Ordinary or Boundary clock) */ |
emilmont | 77:869cf507173a | 895 | #define ETH_DMAPTPRXDESC_PTPMT_PDELAYRESP_MANAG ((uint32_t)0x00000600) /* PdelayResp message (peer-to-peer transparent clock) or Management message (Ordinary or Boundary clock) */ |
emilmont | 77:869cf507173a | 896 | #define ETH_DMAPTPRXDESC_PTPMT_PDELAYRESPFOLLOWUP_SIGNAL ((uint32_t)0x00000700) /* PdelayRespFollowUp message (peer-to-peer transparent clock) or Signaling message (Ordinary or Boundary clock) */ |
emilmont | 77:869cf507173a | 897 | #define ETH_DMAPTPRXDESC_IPV6PR ((uint32_t)0x00000080) /* IPv6 Packet Received */ |
emilmont | 77:869cf507173a | 898 | #define ETH_DMAPTPRXDESC_IPV4PR ((uint32_t)0x00000040) /* IPv4 Packet Received */ |
emilmont | 77:869cf507173a | 899 | #define ETH_DMAPTPRXDESC_IPCB ((uint32_t)0x00000020) /* IP Checksum Bypassed */ |
emilmont | 77:869cf507173a | 900 | #define ETH_DMAPTPRXDESC_IPPE ((uint32_t)0x00000010) /* IP Payload Error */ |
emilmont | 77:869cf507173a | 901 | #define ETH_DMAPTPRXDESC_IPHE ((uint32_t)0x00000008) /* IP Header Error */ |
emilmont | 77:869cf507173a | 902 | #define ETH_DMAPTPRXDESC_IPPT ((uint32_t)0x00000007) /* IP Payload Type */ |
emilmont | 77:869cf507173a | 903 | #define ETH_DMAPTPRXDESC_IPPT_UDP ((uint32_t)0x00000001) /* UDP payload encapsulated in the IP datagram */ |
emilmont | 77:869cf507173a | 904 | #define ETH_DMAPTPRXDESC_IPPT_TCP ((uint32_t)0x00000002) /* TCP payload encapsulated in the IP datagram */ |
emilmont | 77:869cf507173a | 905 | #define ETH_DMAPTPRXDESC_IPPT_ICMP ((uint32_t)0x00000003) /* ICMP payload encapsulated in the IP datagram */ |
emilmont | 77:869cf507173a | 906 | |
emilmont | 77:869cf507173a | 907 | /* Bit definition of RDES6 register */ |
emilmont | 77:869cf507173a | 908 | #define ETH_DMAPTPRXDESC_RTSL ((uint32_t)0xFFFFFFFF) /* Receive Time Stamp Low */ |
emilmont | 77:869cf507173a | 909 | |
emilmont | 77:869cf507173a | 910 | /* Bit definition of RDES7 register */ |
emilmont | 77:869cf507173a | 911 | #define ETH_DMAPTPRXDESC_RTSH ((uint32_t)0xFFFFFFFF) /* Receive Time Stamp High */ |
Kojto | 99:dbbf35b96557 | 912 | /** |
Kojto | 99:dbbf35b96557 | 913 | * @} |
Kojto | 99:dbbf35b96557 | 914 | */ |
Kojto | 99:dbbf35b96557 | 915 | /** @defgroup ETH_AutoNegotiation ETH AutoNegotiation |
emilmont | 77:869cf507173a | 916 | * @{ |
emilmont | 77:869cf507173a | 917 | */ |
emilmont | 77:869cf507173a | 918 | #define ETH_AUTONEGOTIATION_ENABLE ((uint32_t)0x00000001) |
emilmont | 77:869cf507173a | 919 | #define ETH_AUTONEGOTIATION_DISABLE ((uint32_t)0x00000000) |
Kojto | 99:dbbf35b96557 | 920 | |
emilmont | 77:869cf507173a | 921 | /** |
emilmont | 77:869cf507173a | 922 | * @} |
emilmont | 77:869cf507173a | 923 | */ |
Kojto | 99:dbbf35b96557 | 924 | /** @defgroup ETH_Speed ETH Speed |
emilmont | 77:869cf507173a | 925 | * @{ |
emilmont | 77:869cf507173a | 926 | */ |
emilmont | 77:869cf507173a | 927 | #define ETH_SPEED_10M ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 928 | #define ETH_SPEED_100M ((uint32_t)0x00004000) |
Kojto | 99:dbbf35b96557 | 929 | |
emilmont | 77:869cf507173a | 930 | /** |
emilmont | 77:869cf507173a | 931 | * @} |
emilmont | 77:869cf507173a | 932 | */ |
Kojto | 99:dbbf35b96557 | 933 | /** @defgroup ETH_Duplex_Mode ETH Duplex Mode |
emilmont | 77:869cf507173a | 934 | * @{ |
emilmont | 77:869cf507173a | 935 | */ |
emilmont | 77:869cf507173a | 936 | #define ETH_MODE_FULLDUPLEX ((uint32_t)0x00000800) |
emilmont | 77:869cf507173a | 937 | #define ETH_MODE_HALFDUPLEX ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 938 | /** |
emilmont | 77:869cf507173a | 939 | * @} |
emilmont | 77:869cf507173a | 940 | */ |
Kojto | 99:dbbf35b96557 | 941 | /** @defgroup ETH_Rx_Mode ETH Rx Mode |
emilmont | 77:869cf507173a | 942 | * @{ |
emilmont | 77:869cf507173a | 943 | */ |
emilmont | 77:869cf507173a | 944 | #define ETH_RXPOLLING_MODE ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 945 | #define ETH_RXINTERRUPT_MODE ((uint32_t)0x00000001) |
emilmont | 77:869cf507173a | 946 | /** |
emilmont | 77:869cf507173a | 947 | * @} |
emilmont | 77:869cf507173a | 948 | */ |
emilmont | 77:869cf507173a | 949 | |
Kojto | 99:dbbf35b96557 | 950 | /** @defgroup ETH_Checksum_Mode ETH Checksum Mode |
emilmont | 77:869cf507173a | 951 | * @{ |
emilmont | 77:869cf507173a | 952 | */ |
emilmont | 77:869cf507173a | 953 | #define ETH_CHECKSUM_BY_HARDWARE ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 954 | #define ETH_CHECKSUM_BY_SOFTWARE ((uint32_t)0x00000001) |
emilmont | 77:869cf507173a | 955 | /** |
emilmont | 77:869cf507173a | 956 | * @} |
emilmont | 77:869cf507173a | 957 | */ |
emilmont | 77:869cf507173a | 958 | |
Kojto | 99:dbbf35b96557 | 959 | /** @defgroup ETH_Media_Interface ETH Media Interface |
emilmont | 77:869cf507173a | 960 | * @{ |
emilmont | 77:869cf507173a | 961 | */ |
emilmont | 77:869cf507173a | 962 | #define ETH_MEDIA_INTERFACE_MII ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 963 | #define ETH_MEDIA_INTERFACE_RMII ((uint32_t)SYSCFG_PMC_MII_RMII_SEL) |
emilmont | 77:869cf507173a | 964 | /** |
emilmont | 77:869cf507173a | 965 | * @} |
emilmont | 77:869cf507173a | 966 | */ |
emilmont | 77:869cf507173a | 967 | |
Kojto | 99:dbbf35b96557 | 968 | /** @defgroup ETH_Watchdog ETH Watchdog |
emilmont | 77:869cf507173a | 969 | * @{ |
emilmont | 77:869cf507173a | 970 | */ |
emilmont | 77:869cf507173a | 971 | #define ETH_WATCHDOG_ENABLE ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 972 | #define ETH_WATCHDOG_DISABLE ((uint32_t)0x00800000) |
emilmont | 77:869cf507173a | 973 | /** |
emilmont | 77:869cf507173a | 974 | * @} |
emilmont | 77:869cf507173a | 975 | */ |
emilmont | 77:869cf507173a | 976 | |
Kojto | 99:dbbf35b96557 | 977 | /** @defgroup ETH_Jabber ETH Jabber |
emilmont | 77:869cf507173a | 978 | * @{ |
emilmont | 77:869cf507173a | 979 | */ |
emilmont | 77:869cf507173a | 980 | #define ETH_JABBER_ENABLE ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 981 | #define ETH_JABBER_DISABLE ((uint32_t)0x00400000) |
emilmont | 77:869cf507173a | 982 | /** |
emilmont | 77:869cf507173a | 983 | * @} |
emilmont | 77:869cf507173a | 984 | */ |
emilmont | 77:869cf507173a | 985 | |
Kojto | 99:dbbf35b96557 | 986 | /** @defgroup ETH_Inter_Frame_Gap ETH Inter Frame Gap |
emilmont | 77:869cf507173a | 987 | * @{ |
emilmont | 77:869cf507173a | 988 | */ |
emilmont | 77:869cf507173a | 989 | #define ETH_INTERFRAMEGAP_96BIT ((uint32_t)0x00000000) /*!< minimum IFG between frames during transmission is 96Bit */ |
emilmont | 77:869cf507173a | 990 | #define ETH_INTERFRAMEGAP_88BIT ((uint32_t)0x00020000) /*!< minimum IFG between frames during transmission is 88Bit */ |
emilmont | 77:869cf507173a | 991 | #define ETH_INTERFRAMEGAP_80BIT ((uint32_t)0x00040000) /*!< minimum IFG between frames during transmission is 80Bit */ |
emilmont | 77:869cf507173a | 992 | #define ETH_INTERFRAMEGAP_72BIT ((uint32_t)0x00060000) /*!< minimum IFG between frames during transmission is 72Bit */ |
emilmont | 77:869cf507173a | 993 | #define ETH_INTERFRAMEGAP_64BIT ((uint32_t)0x00080000) /*!< minimum IFG between frames during transmission is 64Bit */ |
emilmont | 77:869cf507173a | 994 | #define ETH_INTERFRAMEGAP_56BIT ((uint32_t)0x000A0000) /*!< minimum IFG between frames during transmission is 56Bit */ |
emilmont | 77:869cf507173a | 995 | #define ETH_INTERFRAMEGAP_48BIT ((uint32_t)0x000C0000) /*!< minimum IFG between frames during transmission is 48Bit */ |
emilmont | 77:869cf507173a | 996 | #define ETH_INTERFRAMEGAP_40BIT ((uint32_t)0x000E0000) /*!< minimum IFG between frames during transmission is 40Bit */ |
emilmont | 77:869cf507173a | 997 | /** |
emilmont | 77:869cf507173a | 998 | * @} |
emilmont | 77:869cf507173a | 999 | */ |
emilmont | 77:869cf507173a | 1000 | |
Kojto | 99:dbbf35b96557 | 1001 | /** @defgroup ETH_Carrier_Sense ETH Carrier Sense |
emilmont | 77:869cf507173a | 1002 | * @{ |
emilmont | 77:869cf507173a | 1003 | */ |
emilmont | 77:869cf507173a | 1004 | #define ETH_CARRIERSENCE_ENABLE ((uint32_t)0x00000000) |
Kojto | 99:dbbf35b96557 | 1005 | #define ETH_CARRIERSENCE_DISABLE ((uint32_t)0x00010000) |
emilmont | 77:869cf507173a | 1006 | /** |
emilmont | 77:869cf507173a | 1007 | * @} |
emilmont | 77:869cf507173a | 1008 | */ |
emilmont | 77:869cf507173a | 1009 | |
Kojto | 99:dbbf35b96557 | 1010 | /** @defgroup ETH_Receive_Own ETH Receive Own |
emilmont | 77:869cf507173a | 1011 | * @{ |
emilmont | 77:869cf507173a | 1012 | */ |
emilmont | 77:869cf507173a | 1013 | #define ETH_RECEIVEOWN_ENABLE ((uint32_t)0x00000000) |
Kojto | 99:dbbf35b96557 | 1014 | #define ETH_RECEIVEOWN_DISABLE ((uint32_t)0x00002000) |
emilmont | 77:869cf507173a | 1015 | /** |
emilmont | 77:869cf507173a | 1016 | * @} |
emilmont | 77:869cf507173a | 1017 | */ |
emilmont | 77:869cf507173a | 1018 | |
Kojto | 99:dbbf35b96557 | 1019 | /** @defgroup ETH_Loop_Back_Mode ETH Loop Back Mode |
emilmont | 77:869cf507173a | 1020 | * @{ |
emilmont | 77:869cf507173a | 1021 | */ |
emilmont | 77:869cf507173a | 1022 | #define ETH_LOOPBACKMODE_ENABLE ((uint32_t)0x00001000) |
emilmont | 77:869cf507173a | 1023 | #define ETH_LOOPBACKMODE_DISABLE ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 1024 | /** |
emilmont | 77:869cf507173a | 1025 | * @} |
emilmont | 77:869cf507173a | 1026 | */ |
emilmont | 77:869cf507173a | 1027 | |
Kojto | 99:dbbf35b96557 | 1028 | /** @defgroup ETH_Checksum_Offload ETH Checksum Offload |
emilmont | 77:869cf507173a | 1029 | * @{ |
emilmont | 77:869cf507173a | 1030 | */ |
emilmont | 77:869cf507173a | 1031 | #define ETH_CHECKSUMOFFLAOD_ENABLE ((uint32_t)0x00000400) |
emilmont | 77:869cf507173a | 1032 | #define ETH_CHECKSUMOFFLAOD_DISABLE ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 1033 | /** |
emilmont | 77:869cf507173a | 1034 | * @} |
emilmont | 77:869cf507173a | 1035 | */ |
emilmont | 77:869cf507173a | 1036 | |
Kojto | 99:dbbf35b96557 | 1037 | /** @defgroup ETH_Retry_Transmission ETH Retry Transmission |
emilmont | 77:869cf507173a | 1038 | * @{ |
emilmont | 77:869cf507173a | 1039 | */ |
emilmont | 77:869cf507173a | 1040 | #define ETH_RETRYTRANSMISSION_ENABLE ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 1041 | #define ETH_RETRYTRANSMISSION_DISABLE ((uint32_t)0x00000200) |
emilmont | 77:869cf507173a | 1042 | /** |
emilmont | 77:869cf507173a | 1043 | * @} |
emilmont | 77:869cf507173a | 1044 | */ |
emilmont | 77:869cf507173a | 1045 | |
Kojto | 99:dbbf35b96557 | 1046 | /** @defgroup ETH_Automatic_Pad_CRC_Strip ETH Automatic Pad CRC Strip |
emilmont | 77:869cf507173a | 1047 | * @{ |
emilmont | 77:869cf507173a | 1048 | */ |
emilmont | 77:869cf507173a | 1049 | #define ETH_AUTOMATICPADCRCSTRIP_ENABLE ((uint32_t)0x00000080) |
emilmont | 77:869cf507173a | 1050 | #define ETH_AUTOMATICPADCRCSTRIP_DISABLE ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 1051 | /** |
emilmont | 77:869cf507173a | 1052 | * @} |
emilmont | 77:869cf507173a | 1053 | */ |
emilmont | 77:869cf507173a | 1054 | |
Kojto | 99:dbbf35b96557 | 1055 | /** @defgroup ETH_Back_Off_Limit ETH Back Off Limit |
emilmont | 77:869cf507173a | 1056 | * @{ |
emilmont | 77:869cf507173a | 1057 | */ |
emilmont | 77:869cf507173a | 1058 | #define ETH_BACKOFFLIMIT_10 ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 1059 | #define ETH_BACKOFFLIMIT_8 ((uint32_t)0x00000020) |
emilmont | 77:869cf507173a | 1060 | #define ETH_BACKOFFLIMIT_4 ((uint32_t)0x00000040) |
emilmont | 77:869cf507173a | 1061 | #define ETH_BACKOFFLIMIT_1 ((uint32_t)0x00000060) |
emilmont | 77:869cf507173a | 1062 | /** |
emilmont | 77:869cf507173a | 1063 | * @} |
emilmont | 77:869cf507173a | 1064 | */ |
emilmont | 77:869cf507173a | 1065 | |
Kojto | 99:dbbf35b96557 | 1066 | /** @defgroup ETH_Deferral_Check ETH Deferral Check |
emilmont | 77:869cf507173a | 1067 | * @{ |
emilmont | 77:869cf507173a | 1068 | */ |
emilmont | 77:869cf507173a | 1069 | #define ETH_DEFFERRALCHECK_ENABLE ((uint32_t)0x00000010) |
emilmont | 77:869cf507173a | 1070 | #define ETH_DEFFERRALCHECK_DISABLE ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 1071 | /** |
emilmont | 77:869cf507173a | 1072 | * @} |
emilmont | 77:869cf507173a | 1073 | */ |
emilmont | 77:869cf507173a | 1074 | |
Kojto | 99:dbbf35b96557 | 1075 | /** @defgroup ETH_Receive_All ETH Receive All |
emilmont | 77:869cf507173a | 1076 | * @{ |
emilmont | 77:869cf507173a | 1077 | */ |
emilmont | 77:869cf507173a | 1078 | #define ETH_RECEIVEALL_ENABLE ((uint32_t)0x80000000) |
emilmont | 77:869cf507173a | 1079 | #define ETH_RECEIVEAll_DISABLE ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 1080 | /** |
emilmont | 77:869cf507173a | 1081 | * @} |
emilmont | 77:869cf507173a | 1082 | */ |
emilmont | 77:869cf507173a | 1083 | |
Kojto | 99:dbbf35b96557 | 1084 | /** @defgroup ETH_Source_Addr_Filter ETH Source Addr Filter |
emilmont | 77:869cf507173a | 1085 | * @{ |
emilmont | 77:869cf507173a | 1086 | */ |
emilmont | 77:869cf507173a | 1087 | #define ETH_SOURCEADDRFILTER_NORMAL_ENABLE ((uint32_t)0x00000200) |
emilmont | 77:869cf507173a | 1088 | #define ETH_SOURCEADDRFILTER_INVERSE_ENABLE ((uint32_t)0x00000300) |
emilmont | 77:869cf507173a | 1089 | #define ETH_SOURCEADDRFILTER_DISABLE ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 1090 | /** |
emilmont | 77:869cf507173a | 1091 | * @} |
emilmont | 77:869cf507173a | 1092 | */ |
emilmont | 77:869cf507173a | 1093 | |
Kojto | 99:dbbf35b96557 | 1094 | /** @defgroup ETH_Pass_Control_Frames ETH Pass Control Frames |
emilmont | 77:869cf507173a | 1095 | * @{ |
emilmont | 77:869cf507173a | 1096 | */ |
emilmont | 77:869cf507173a | 1097 | #define ETH_PASSCONTROLFRAMES_BLOCKALL ((uint32_t)0x00000040) /*!< MAC filters all control frames from reaching the application */ |
emilmont | 77:869cf507173a | 1098 | #define ETH_PASSCONTROLFRAMES_FORWARDALL ((uint32_t)0x00000080) /*!< MAC forwards all control frames to application even if they fail the Address Filter */ |
emilmont | 77:869cf507173a | 1099 | #define ETH_PASSCONTROLFRAMES_FORWARDPASSEDADDRFILTER ((uint32_t)0x000000C0) /*!< MAC forwards control frames that pass the Address Filter. */ |
emilmont | 77:869cf507173a | 1100 | /** |
emilmont | 77:869cf507173a | 1101 | * @} |
emilmont | 77:869cf507173a | 1102 | */ |
emilmont | 77:869cf507173a | 1103 | |
Kojto | 99:dbbf35b96557 | 1104 | /** @defgroup ETH_Broadcast_Frames_Reception ETH Broadcast Frames Reception |
emilmont | 77:869cf507173a | 1105 | * @{ |
emilmont | 77:869cf507173a | 1106 | */ |
emilmont | 77:869cf507173a | 1107 | #define ETH_BROADCASTFRAMESRECEPTION_ENABLE ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 1108 | #define ETH_BROADCASTFRAMESRECEPTION_DISABLE ((uint32_t)0x00000020) |
emilmont | 77:869cf507173a | 1109 | /** |
emilmont | 77:869cf507173a | 1110 | * @} |
emilmont | 77:869cf507173a | 1111 | */ |
emilmont | 77:869cf507173a | 1112 | |
Kojto | 99:dbbf35b96557 | 1113 | /** @defgroup ETH_Destination_Addr_Filter ETH Destination Addr Filter |
emilmont | 77:869cf507173a | 1114 | * @{ |
emilmont | 77:869cf507173a | 1115 | */ |
emilmont | 77:869cf507173a | 1116 | #define ETH_DESTINATIONADDRFILTER_NORMAL ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 1117 | #define ETH_DESTINATIONADDRFILTER_INVERSE ((uint32_t)0x00000008) |
emilmont | 77:869cf507173a | 1118 | /** |
emilmont | 77:869cf507173a | 1119 | * @} |
emilmont | 77:869cf507173a | 1120 | */ |
emilmont | 77:869cf507173a | 1121 | |
Kojto | 99:dbbf35b96557 | 1122 | /** @defgroup ETH_Promiscuous_Mode ETH Promiscuous Mode |
emilmont | 77:869cf507173a | 1123 | * @{ |
emilmont | 77:869cf507173a | 1124 | */ |
Kojto | 99:dbbf35b96557 | 1125 | #define ETH_PROMISCUOUS_MODE_ENABLE ((uint32_t)0x00000001) |
Kojto | 99:dbbf35b96557 | 1126 | #define ETH_PROMISCUOUS_MODE_DISABLE ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 1127 | /** |
emilmont | 77:869cf507173a | 1128 | * @} |
emilmont | 77:869cf507173a | 1129 | */ |
emilmont | 77:869cf507173a | 1130 | |
Kojto | 99:dbbf35b96557 | 1131 | /** @defgroup ETH_Multicast_Frames_Filter ETH Multicast Frames Filter |
emilmont | 77:869cf507173a | 1132 | * @{ |
emilmont | 77:869cf507173a | 1133 | */ |
emilmont | 77:869cf507173a | 1134 | #define ETH_MULTICASTFRAMESFILTER_PERFECTHASHTABLE ((uint32_t)0x00000404) |
emilmont | 77:869cf507173a | 1135 | #define ETH_MULTICASTFRAMESFILTER_HASHTABLE ((uint32_t)0x00000004) |
emilmont | 77:869cf507173a | 1136 | #define ETH_MULTICASTFRAMESFILTER_PERFECT ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 1137 | #define ETH_MULTICASTFRAMESFILTER_NONE ((uint32_t)0x00000010) |
emilmont | 77:869cf507173a | 1138 | /** |
emilmont | 77:869cf507173a | 1139 | * @} |
emilmont | 77:869cf507173a | 1140 | */ |
emilmont | 77:869cf507173a | 1141 | |
Kojto | 99:dbbf35b96557 | 1142 | /** @defgroup ETH_Unicast_Frames_Filter ETH Unicast Frames Filter |
emilmont | 77:869cf507173a | 1143 | * @{ |
emilmont | 77:869cf507173a | 1144 | */ |
emilmont | 77:869cf507173a | 1145 | #define ETH_UNICASTFRAMESFILTER_PERFECTHASHTABLE ((uint32_t)0x00000402) |
emilmont | 77:869cf507173a | 1146 | #define ETH_UNICASTFRAMESFILTER_HASHTABLE ((uint32_t)0x00000002) |
emilmont | 77:869cf507173a | 1147 | #define ETH_UNICASTFRAMESFILTER_PERFECT ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 1148 | /** |
emilmont | 77:869cf507173a | 1149 | * @} |
emilmont | 77:869cf507173a | 1150 | */ |
emilmont | 77:869cf507173a | 1151 | |
Kojto | 99:dbbf35b96557 | 1152 | /** @defgroup ETH_Zero_Quanta_Pause ETH Zero Quanta Pause |
emilmont | 77:869cf507173a | 1153 | * @{ |
emilmont | 77:869cf507173a | 1154 | */ |
Kojto | 99:dbbf35b96557 | 1155 | #define ETH_ZEROQUANTAPAUSE_ENABLE ((uint32_t)0x00000000) |
Kojto | 99:dbbf35b96557 | 1156 | #define ETH_ZEROQUANTAPAUSE_DISABLE ((uint32_t)0x00000080) |
emilmont | 77:869cf507173a | 1157 | /** |
emilmont | 77:869cf507173a | 1158 | * @} |
emilmont | 77:869cf507173a | 1159 | */ |
emilmont | 77:869cf507173a | 1160 | |
Kojto | 99:dbbf35b96557 | 1161 | /** @defgroup ETH_Pause_Low_Threshold ETH Pause Low Threshold |
emilmont | 77:869cf507173a | 1162 | * @{ |
emilmont | 77:869cf507173a | 1163 | */ |
emilmont | 77:869cf507173a | 1164 | #define ETH_PAUSELOWTHRESHOLD_MINUS4 ((uint32_t)0x00000000) /*!< Pause time minus 4 slot times */ |
emilmont | 77:869cf507173a | 1165 | #define ETH_PAUSELOWTHRESHOLD_MINUS28 ((uint32_t)0x00000010) /*!< Pause time minus 28 slot times */ |
emilmont | 77:869cf507173a | 1166 | #define ETH_PAUSELOWTHRESHOLD_MINUS144 ((uint32_t)0x00000020) /*!< Pause time minus 144 slot times */ |
emilmont | 77:869cf507173a | 1167 | #define ETH_PAUSELOWTHRESHOLD_MINUS256 ((uint32_t)0x00000030) /*!< Pause time minus 256 slot times */ |
emilmont | 77:869cf507173a | 1168 | /** |
emilmont | 77:869cf507173a | 1169 | * @} |
emilmont | 77:869cf507173a | 1170 | */ |
emilmont | 77:869cf507173a | 1171 | |
Kojto | 99:dbbf35b96557 | 1172 | /** @defgroup ETH_Unicast_Pause_Frame_Detect ETH Unicast Pause Frame Detect |
emilmont | 77:869cf507173a | 1173 | * @{ |
emilmont | 77:869cf507173a | 1174 | */ |
emilmont | 77:869cf507173a | 1175 | #define ETH_UNICASTPAUSEFRAMEDETECT_ENABLE ((uint32_t)0x00000008) |
emilmont | 77:869cf507173a | 1176 | #define ETH_UNICASTPAUSEFRAMEDETECT_DISABLE ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 1177 | /** |
emilmont | 77:869cf507173a | 1178 | * @} |
emilmont | 77:869cf507173a | 1179 | */ |
emilmont | 77:869cf507173a | 1180 | |
Kojto | 99:dbbf35b96557 | 1181 | /** @defgroup ETH_Receive_Flow_Control ETH Receive Flow Control |
emilmont | 77:869cf507173a | 1182 | * @{ |
emilmont | 77:869cf507173a | 1183 | */ |
emilmont | 77:869cf507173a | 1184 | #define ETH_RECEIVEFLOWCONTROL_ENABLE ((uint32_t)0x00000004) |
emilmont | 77:869cf507173a | 1185 | #define ETH_RECEIVEFLOWCONTROL_DISABLE ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 1186 | /** |
emilmont | 77:869cf507173a | 1187 | * @} |
emilmont | 77:869cf507173a | 1188 | */ |
emilmont | 77:869cf507173a | 1189 | |
Kojto | 99:dbbf35b96557 | 1190 | /** @defgroup ETH_Transmit_Flow_Control ETH Transmit Flow Control |
emilmont | 77:869cf507173a | 1191 | * @{ |
emilmont | 77:869cf507173a | 1192 | */ |
emilmont | 77:869cf507173a | 1193 | #define ETH_TRANSMITFLOWCONTROL_ENABLE ((uint32_t)0x00000002) |
emilmont | 77:869cf507173a | 1194 | #define ETH_TRANSMITFLOWCONTROL_DISABLE ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 1195 | /** |
emilmont | 77:869cf507173a | 1196 | * @} |
emilmont | 77:869cf507173a | 1197 | */ |
emilmont | 77:869cf507173a | 1198 | |
Kojto | 99:dbbf35b96557 | 1199 | /** @defgroup ETH_VLAN_Tag_Comparison ETH VLAN Tag Comparison |
emilmont | 77:869cf507173a | 1200 | * @{ |
emilmont | 77:869cf507173a | 1201 | */ |
emilmont | 77:869cf507173a | 1202 | #define ETH_VLANTAGCOMPARISON_12BIT ((uint32_t)0x00010000) |
emilmont | 77:869cf507173a | 1203 | #define ETH_VLANTAGCOMPARISON_16BIT ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 1204 | /** |
emilmont | 77:869cf507173a | 1205 | * @} |
emilmont | 77:869cf507173a | 1206 | */ |
emilmont | 77:869cf507173a | 1207 | |
Kojto | 99:dbbf35b96557 | 1208 | /** @defgroup ETH_MAC_addresses ETH MAC addresses |
emilmont | 77:869cf507173a | 1209 | * @{ |
emilmont | 77:869cf507173a | 1210 | */ |
emilmont | 77:869cf507173a | 1211 | #define ETH_MAC_ADDRESS0 ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 1212 | #define ETH_MAC_ADDRESS1 ((uint32_t)0x00000008) |
emilmont | 77:869cf507173a | 1213 | #define ETH_MAC_ADDRESS2 ((uint32_t)0x00000010) |
emilmont | 77:869cf507173a | 1214 | #define ETH_MAC_ADDRESS3 ((uint32_t)0x00000018) |
emilmont | 77:869cf507173a | 1215 | /** |
emilmont | 77:869cf507173a | 1216 | * @} |
emilmont | 77:869cf507173a | 1217 | */ |
emilmont | 77:869cf507173a | 1218 | |
Kojto | 99:dbbf35b96557 | 1219 | /** @defgroup ETH_MAC_addresses_filter_SA_DA ETH MAC addresses filter SA DA |
emilmont | 77:869cf507173a | 1220 | * @{ |
emilmont | 77:869cf507173a | 1221 | */ |
emilmont | 77:869cf507173a | 1222 | #define ETH_MAC_ADDRESSFILTER_SA ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 1223 | #define ETH_MAC_ADDRESSFILTER_DA ((uint32_t)0x00000008) |
emilmont | 77:869cf507173a | 1224 | /** |
emilmont | 77:869cf507173a | 1225 | * @} |
emilmont | 77:869cf507173a | 1226 | */ |
emilmont | 77:869cf507173a | 1227 | |
Kojto | 99:dbbf35b96557 | 1228 | /** @defgroup ETH_MAC_addresses_filter_Mask_bytes ETH MAC addresses filter Mask bytes |
emilmont | 77:869cf507173a | 1229 | * @{ |
emilmont | 77:869cf507173a | 1230 | */ |
emilmont | 77:869cf507173a | 1231 | #define ETH_MAC_ADDRESSMASK_BYTE6 ((uint32_t)0x20000000) /*!< Mask MAC Address high reg bits [15:8] */ |
emilmont | 77:869cf507173a | 1232 | #define ETH_MAC_ADDRESSMASK_BYTE5 ((uint32_t)0x10000000) /*!< Mask MAC Address high reg bits [7:0] */ |
emilmont | 77:869cf507173a | 1233 | #define ETH_MAC_ADDRESSMASK_BYTE4 ((uint32_t)0x08000000) /*!< Mask MAC Address low reg bits [31:24] */ |
emilmont | 77:869cf507173a | 1234 | #define ETH_MAC_ADDRESSMASK_BYTE3 ((uint32_t)0x04000000) /*!< Mask MAC Address low reg bits [23:16] */ |
emilmont | 77:869cf507173a | 1235 | #define ETH_MAC_ADDRESSMASK_BYTE2 ((uint32_t)0x02000000) /*!< Mask MAC Address low reg bits [15:8] */ |
emilmont | 77:869cf507173a | 1236 | #define ETH_MAC_ADDRESSMASK_BYTE1 ((uint32_t)0x01000000) /*!< Mask MAC Address low reg bits [70] */ |
emilmont | 77:869cf507173a | 1237 | /** |
emilmont | 77:869cf507173a | 1238 | * @} |
emilmont | 77:869cf507173a | 1239 | */ |
emilmont | 77:869cf507173a | 1240 | |
Kojto | 99:dbbf35b96557 | 1241 | /** @defgroup ETH_MAC_Debug_flags ETH MAC Debug flags |
emilmont | 77:869cf507173a | 1242 | * @{ |
emilmont | 77:869cf507173a | 1243 | */ |
emilmont | 77:869cf507173a | 1244 | #define ETH_MAC_TXFIFO_FULL ((uint32_t)0x02000000) /* Tx FIFO full */ |
emilmont | 77:869cf507173a | 1245 | #define ETH_MAC_TXFIFONOT_EMPTY ((uint32_t)0x01000000) /* Tx FIFO not empty */ |
emilmont | 77:869cf507173a | 1246 | #define ETH_MAC_TXFIFO_WRITE_ACTIVE ((uint32_t)0x00400000) /* Tx FIFO write active */ |
emilmont | 77:869cf507173a | 1247 | #define ETH_MAC_TXFIFO_IDLE ((uint32_t)0x00000000) /* Tx FIFO read status: Idle */ |
emilmont | 77:869cf507173a | 1248 | #define ETH_MAC_TXFIFO_READ ((uint32_t)0x00100000) /* Tx FIFO read status: Read (transferring data to the MAC transmitter) */ |
emilmont | 77:869cf507173a | 1249 | #define ETH_MAC_TXFIFO_WAITING ((uint32_t)0x00200000) /* Tx FIFO read status: Waiting for TxStatus from MAC transmitter */ |
emilmont | 77:869cf507173a | 1250 | #define ETH_MAC_TXFIFO_WRITING ((uint32_t)0x00300000) /* Tx FIFO read status: Writing the received TxStatus or flushing the TxFIFO */ |
emilmont | 77:869cf507173a | 1251 | #define ETH_MAC_TRANSMISSION_PAUSE ((uint32_t)0x00080000) /* MAC transmitter in pause */ |
emilmont | 77:869cf507173a | 1252 | #define ETH_MAC_TRANSMITFRAMECONTROLLER_IDLE ((uint32_t)0x00000000) /* MAC transmit frame controller: Idle */ |
emilmont | 77:869cf507173a | 1253 | #define ETH_MAC_TRANSMITFRAMECONTROLLER_WAITING ((uint32_t)0x00020000) /* MAC transmit frame controller: Waiting for Status of previous frame or IFG/backoff period to be over */ |
emilmont | 77:869cf507173a | 1254 | #define ETH_MAC_TRANSMITFRAMECONTROLLER_GENRATING_PCF ((uint32_t)0x00040000) /* MAC transmit frame controller: Generating and transmitting a Pause control frame (in full duplex mode) */ |
emilmont | 77:869cf507173a | 1255 | #define ETH_MAC_TRANSMITFRAMECONTROLLER_TRANSFERRING ((uint32_t)0x00060000) /* MAC transmit frame controller: Transferring input frame for transmission */ |
emilmont | 77:869cf507173a | 1256 | #define ETH_MAC_MII_TRANSMIT_ACTIVE ((uint32_t)0x00010000) /* MAC MII transmit engine active */ |
emilmont | 77:869cf507173a | 1257 | #define ETH_MAC_RXFIFO_EMPTY ((uint32_t)0x00000000) /* Rx FIFO fill level: empty */ |
emilmont | 77:869cf507173a | 1258 | #define ETH_MAC_RXFIFO_BELOW_THRESHOLD ((uint32_t)0x00000100) /* Rx FIFO fill level: fill-level below flow-control de-activate threshold */ |
emilmont | 77:869cf507173a | 1259 | #define ETH_MAC_RXFIFO_ABOVE_THRESHOLD ((uint32_t)0x00000200) /* Rx FIFO fill level: fill-level above flow-control activate threshold */ |
emilmont | 77:869cf507173a | 1260 | #define ETH_MAC_RXFIFO_FULL ((uint32_t)0x00000300) /* Rx FIFO fill level: full */ |
emilmont | 77:869cf507173a | 1261 | #define ETH_MAC_READCONTROLLER_IDLE ((uint32_t)0x00000060) /* Rx FIFO read controller IDLE state */ |
emilmont | 77:869cf507173a | 1262 | #define ETH_MAC_READCONTROLLER_READING_DATA ((uint32_t)0x00000060) /* Rx FIFO read controller Reading frame data */ |
emilmont | 77:869cf507173a | 1263 | #define ETH_MAC_READCONTROLLER_READING_STATUS ((uint32_t)0x00000060) /* Rx FIFO read controller Reading frame status (or time-stamp) */ |
emilmont | 77:869cf507173a | 1264 | #define ETH_MAC_READCONTROLLER_ FLUSHING ((uint32_t)0x00000060) /* Rx FIFO read controller Flushing the frame data and status */ |
emilmont | 77:869cf507173a | 1265 | #define ETH_MAC_RXFIFO_WRITE_ACTIVE ((uint32_t)0x00000010) /* Rx FIFO write controller active */ |
emilmont | 77:869cf507173a | 1266 | #define ETH_MAC_SMALL_FIFO_NOTACTIVE ((uint32_t)0x00000000) /* MAC small FIFO read / write controllers not active */ |
emilmont | 77:869cf507173a | 1267 | #define ETH_MAC_SMALL_FIFO_READ_ACTIVE ((uint32_t)0x00000002) /* MAC small FIFO read controller active */ |
emilmont | 77:869cf507173a | 1268 | #define ETH_MAC_SMALL_FIFO_WRITE_ACTIVE ((uint32_t)0x00000004) /* MAC small FIFO write controller active */ |
emilmont | 77:869cf507173a | 1269 | #define ETH_MAC_SMALL_FIFO_RW_ACTIVE ((uint32_t)0x00000006) /* MAC small FIFO read / write controllers active */ |
Kojto | 99:dbbf35b96557 | 1270 | #define ETH_MAC_MII_RECEIVE_PROTOCOL_ACTIVE ((uint32_t)0x00000001) /* MAC MII receive protocol engine active */ |
emilmont | 77:869cf507173a | 1271 | /** |
emilmont | 77:869cf507173a | 1272 | * @} |
emilmont | 77:869cf507173a | 1273 | */ |
emilmont | 77:869cf507173a | 1274 | |
Kojto | 99:dbbf35b96557 | 1275 | /** @defgroup ETH_Drop_TCP_IP_Checksum_Error_Frame ETH Drop TCP IP Checksum Error Frame |
emilmont | 77:869cf507173a | 1276 | * @{ |
emilmont | 77:869cf507173a | 1277 | */ |
emilmont | 77:869cf507173a | 1278 | #define ETH_DROPTCPIPCHECKSUMERRORFRAME_ENABLE ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 1279 | #define ETH_DROPTCPIPCHECKSUMERRORFRAME_DISABLE ((uint32_t)0x04000000) |
emilmont | 77:869cf507173a | 1280 | /** |
emilmont | 77:869cf507173a | 1281 | * @} |
emilmont | 77:869cf507173a | 1282 | */ |
emilmont | 77:869cf507173a | 1283 | |
Kojto | 99:dbbf35b96557 | 1284 | /** @defgroup ETH_Receive_Store_Forward ETH Receive Store Forward |
emilmont | 77:869cf507173a | 1285 | * @{ |
emilmont | 77:869cf507173a | 1286 | */ |
emilmont | 77:869cf507173a | 1287 | #define ETH_RECEIVESTOREFORWARD_ENABLE ((uint32_t)0x02000000) |
emilmont | 77:869cf507173a | 1288 | #define ETH_RECEIVESTOREFORWARD_DISABLE ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 1289 | /** |
emilmont | 77:869cf507173a | 1290 | * @} |
emilmont | 77:869cf507173a | 1291 | */ |
emilmont | 77:869cf507173a | 1292 | |
Kojto | 99:dbbf35b96557 | 1293 | /** @defgroup ETH_Flush_Received_Frame ETH Flush Received Frame |
emilmont | 77:869cf507173a | 1294 | * @{ |
emilmont | 77:869cf507173a | 1295 | */ |
emilmont | 77:869cf507173a | 1296 | #define ETH_FLUSHRECEIVEDFRAME_ENABLE ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 1297 | #define ETH_FLUSHRECEIVEDFRAME_DISABLE ((uint32_t)0x01000000) |
emilmont | 77:869cf507173a | 1298 | /** |
emilmont | 77:869cf507173a | 1299 | * @} |
emilmont | 77:869cf507173a | 1300 | */ |
emilmont | 77:869cf507173a | 1301 | |
Kojto | 99:dbbf35b96557 | 1302 | /** @defgroup ETH_Transmit_Store_Forward ETH Transmit Store Forward |
emilmont | 77:869cf507173a | 1303 | * @{ |
emilmont | 77:869cf507173a | 1304 | */ |
emilmont | 77:869cf507173a | 1305 | #define ETH_TRANSMITSTOREFORWARD_ENABLE ((uint32_t)0x00200000) |
emilmont | 77:869cf507173a | 1306 | #define ETH_TRANSMITSTOREFORWARD_DISABLE ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 1307 | /** |
emilmont | 77:869cf507173a | 1308 | * @} |
emilmont | 77:869cf507173a | 1309 | */ |
emilmont | 77:869cf507173a | 1310 | |
Kojto | 99:dbbf35b96557 | 1311 | /** @defgroup ETH_Transmit_Threshold_Control ETH Transmit Threshold Control |
emilmont | 77:869cf507173a | 1312 | * @{ |
emilmont | 77:869cf507173a | 1313 | */ |
emilmont | 77:869cf507173a | 1314 | #define ETH_TRANSMITTHRESHOLDCONTROL_64BYTES ((uint32_t)0x00000000) /*!< threshold level of the MTL Transmit FIFO is 64 Bytes */ |
emilmont | 77:869cf507173a | 1315 | #define ETH_TRANSMITTHRESHOLDCONTROL_128BYTES ((uint32_t)0x00004000) /*!< threshold level of the MTL Transmit FIFO is 128 Bytes */ |
emilmont | 77:869cf507173a | 1316 | #define ETH_TRANSMITTHRESHOLDCONTROL_192BYTES ((uint32_t)0x00008000) /*!< threshold level of the MTL Transmit FIFO is 192 Bytes */ |
emilmont | 77:869cf507173a | 1317 | #define ETH_TRANSMITTHRESHOLDCONTROL_256BYTES ((uint32_t)0x0000C000) /*!< threshold level of the MTL Transmit FIFO is 256 Bytes */ |
emilmont | 77:869cf507173a | 1318 | #define ETH_TRANSMITTHRESHOLDCONTROL_40BYTES ((uint32_t)0x00010000) /*!< threshold level of the MTL Transmit FIFO is 40 Bytes */ |
emilmont | 77:869cf507173a | 1319 | #define ETH_TRANSMITTHRESHOLDCONTROL_32BYTES ((uint32_t)0x00014000) /*!< threshold level of the MTL Transmit FIFO is 32 Bytes */ |
emilmont | 77:869cf507173a | 1320 | #define ETH_TRANSMITTHRESHOLDCONTROL_24BYTES ((uint32_t)0x00018000) /*!< threshold level of the MTL Transmit FIFO is 24 Bytes */ |
emilmont | 77:869cf507173a | 1321 | #define ETH_TRANSMITTHRESHOLDCONTROL_16BYTES ((uint32_t)0x0001C000) /*!< threshold level of the MTL Transmit FIFO is 16 Bytes */ |
emilmont | 77:869cf507173a | 1322 | /** |
emilmont | 77:869cf507173a | 1323 | * @} |
emilmont | 77:869cf507173a | 1324 | */ |
emilmont | 77:869cf507173a | 1325 | |
Kojto | 99:dbbf35b96557 | 1326 | /** @defgroup ETH_Forward_Error_Frames ETH Forward Error Frames |
emilmont | 77:869cf507173a | 1327 | * @{ |
emilmont | 77:869cf507173a | 1328 | */ |
emilmont | 77:869cf507173a | 1329 | #define ETH_FORWARDERRORFRAMES_ENABLE ((uint32_t)0x00000080) |
emilmont | 77:869cf507173a | 1330 | #define ETH_FORWARDERRORFRAMES_DISABLE ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 1331 | /** |
emilmont | 77:869cf507173a | 1332 | * @} |
emilmont | 77:869cf507173a | 1333 | */ |
emilmont | 77:869cf507173a | 1334 | |
Kojto | 99:dbbf35b96557 | 1335 | /** @defgroup ETH_Forward_Undersized_Good_Frames ETH Forward Undersized Good Frames |
emilmont | 77:869cf507173a | 1336 | * @{ |
emilmont | 77:869cf507173a | 1337 | */ |
emilmont | 77:869cf507173a | 1338 | #define ETH_FORWARDUNDERSIZEDGOODFRAMES_ENABLE ((uint32_t)0x00000040) |
emilmont | 77:869cf507173a | 1339 | #define ETH_FORWARDUNDERSIZEDGOODFRAMES_DISABLE ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 1340 | /** |
emilmont | 77:869cf507173a | 1341 | * @} |
emilmont | 77:869cf507173a | 1342 | */ |
emilmont | 77:869cf507173a | 1343 | |
Kojto | 99:dbbf35b96557 | 1344 | /** @defgroup ETH_Receive_Threshold_Control ETH Receive Threshold Control |
emilmont | 77:869cf507173a | 1345 | * @{ |
emilmont | 77:869cf507173a | 1346 | */ |
emilmont | 77:869cf507173a | 1347 | #define ETH_RECEIVEDTHRESHOLDCONTROL_64BYTES ((uint32_t)0x00000000) /*!< threshold level of the MTL Receive FIFO is 64 Bytes */ |
emilmont | 77:869cf507173a | 1348 | #define ETH_RECEIVEDTHRESHOLDCONTROL_32BYTES ((uint32_t)0x00000008) /*!< threshold level of the MTL Receive FIFO is 32 Bytes */ |
emilmont | 77:869cf507173a | 1349 | #define ETH_RECEIVEDTHRESHOLDCONTROL_96BYTES ((uint32_t)0x00000010) /*!< threshold level of the MTL Receive FIFO is 96 Bytes */ |
emilmont | 77:869cf507173a | 1350 | #define ETH_RECEIVEDTHRESHOLDCONTROL_128BYTES ((uint32_t)0x00000018) /*!< threshold level of the MTL Receive FIFO is 128 Bytes */ |
emilmont | 77:869cf507173a | 1351 | /** |
emilmont | 77:869cf507173a | 1352 | * @} |
emilmont | 77:869cf507173a | 1353 | */ |
emilmont | 77:869cf507173a | 1354 | |
Kojto | 99:dbbf35b96557 | 1355 | /** @defgroup ETH_Second_Frame_Operate ETH Second Frame Operate |
emilmont | 77:869cf507173a | 1356 | * @{ |
emilmont | 77:869cf507173a | 1357 | */ |
emilmont | 77:869cf507173a | 1358 | #define ETH_SECONDFRAMEOPERARTE_ENABLE ((uint32_t)0x00000004) |
emilmont | 77:869cf507173a | 1359 | #define ETH_SECONDFRAMEOPERARTE_DISABLE ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 1360 | /** |
emilmont | 77:869cf507173a | 1361 | * @} |
emilmont | 77:869cf507173a | 1362 | */ |
emilmont | 77:869cf507173a | 1363 | |
Kojto | 99:dbbf35b96557 | 1364 | /** @defgroup ETH_Address_Aligned_Beats ETH Address Aligned Beats |
emilmont | 77:869cf507173a | 1365 | * @{ |
emilmont | 77:869cf507173a | 1366 | */ |
emilmont | 77:869cf507173a | 1367 | #define ETH_ADDRESSALIGNEDBEATS_ENABLE ((uint32_t)0x02000000) |
emilmont | 77:869cf507173a | 1368 | #define ETH_ADDRESSALIGNEDBEATS_DISABLE ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 1369 | /** |
emilmont | 77:869cf507173a | 1370 | * @} |
emilmont | 77:869cf507173a | 1371 | */ |
emilmont | 77:869cf507173a | 1372 | |
Kojto | 99:dbbf35b96557 | 1373 | /** @defgroup ETH_Fixed_Burst ETH Fixed Burst |
emilmont | 77:869cf507173a | 1374 | * @{ |
emilmont | 77:869cf507173a | 1375 | */ |
emilmont | 77:869cf507173a | 1376 | #define ETH_FIXEDBURST_ENABLE ((uint32_t)0x00010000) |
emilmont | 77:869cf507173a | 1377 | #define ETH_FIXEDBURST_DISABLE ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 1378 | /** |
emilmont | 77:869cf507173a | 1379 | * @} |
emilmont | 77:869cf507173a | 1380 | */ |
emilmont | 77:869cf507173a | 1381 | |
Kojto | 99:dbbf35b96557 | 1382 | /** @defgroup ETH_Rx_DMA_Burst_Length ETH Rx DMA Burst Length |
emilmont | 77:869cf507173a | 1383 | * @{ |
emilmont | 77:869cf507173a | 1384 | */ |
emilmont | 77:869cf507173a | 1385 | #define ETH_RXDMABURSTLENGTH_1BEAT ((uint32_t)0x00020000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 1 */ |
emilmont | 77:869cf507173a | 1386 | #define ETH_RXDMABURSTLENGTH_2BEAT ((uint32_t)0x00040000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 2 */ |
emilmont | 77:869cf507173a | 1387 | #define ETH_RXDMABURSTLENGTH_4BEAT ((uint32_t)0x00080000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 4 */ |
emilmont | 77:869cf507173a | 1388 | #define ETH_RXDMABURSTLENGTH_8BEAT ((uint32_t)0x00100000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 8 */ |
emilmont | 77:869cf507173a | 1389 | #define ETH_RXDMABURSTLENGTH_16BEAT ((uint32_t)0x00200000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 16 */ |
emilmont | 77:869cf507173a | 1390 | #define ETH_RXDMABURSTLENGTH_32BEAT ((uint32_t)0x00400000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 32 */ |
emilmont | 77:869cf507173a | 1391 | #define ETH_RXDMABURSTLENGTH_4XPBL_4BEAT ((uint32_t)0x01020000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 4 */ |
emilmont | 77:869cf507173a | 1392 | #define ETH_RXDMABURSTLENGTH_4XPBL_8BEAT ((uint32_t)0x01040000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 8 */ |
emilmont | 77:869cf507173a | 1393 | #define ETH_RXDMABURSTLENGTH_4XPBL_16BEAT ((uint32_t)0x01080000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 16 */ |
emilmont | 77:869cf507173a | 1394 | #define ETH_RXDMABURSTLENGTH_4XPBL_32BEAT ((uint32_t)0x01100000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 32 */ |
emilmont | 77:869cf507173a | 1395 | #define ETH_RXDMABURSTLENGTH_4XPBL_64BEAT ((uint32_t)0x01200000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 64 */ |
emilmont | 77:869cf507173a | 1396 | #define ETH_RXDMABURSTLENGTH_4XPBL_128BEAT ((uint32_t)0x01400000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 128 */ |
emilmont | 77:869cf507173a | 1397 | /** |
emilmont | 77:869cf507173a | 1398 | * @} |
emilmont | 77:869cf507173a | 1399 | */ |
emilmont | 77:869cf507173a | 1400 | |
Kojto | 99:dbbf35b96557 | 1401 | /** @defgroup ETH_Tx_DMA_Burst_Length ETH Tx DMA Burst Length |
emilmont | 77:869cf507173a | 1402 | * @{ |
emilmont | 77:869cf507173a | 1403 | */ |
emilmont | 77:869cf507173a | 1404 | #define ETH_TXDMABURSTLENGTH_1BEAT ((uint32_t)0x00000100) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 1 */ |
emilmont | 77:869cf507173a | 1405 | #define ETH_TXDMABURSTLENGTH_2BEAT ((uint32_t)0x00000200) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 2 */ |
emilmont | 77:869cf507173a | 1406 | #define ETH_TXDMABURSTLENGTH_4BEAT ((uint32_t)0x00000400) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */ |
emilmont | 77:869cf507173a | 1407 | #define ETH_TXDMABURSTLENGTH_8BEAT ((uint32_t)0x00000800) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */ |
emilmont | 77:869cf507173a | 1408 | #define ETH_TXDMABURSTLENGTH_16BEAT ((uint32_t)0x00001000) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */ |
emilmont | 77:869cf507173a | 1409 | #define ETH_TXDMABURSTLENGTH_32BEAT ((uint32_t)0x00002000) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */ |
emilmont | 77:869cf507173a | 1410 | #define ETH_TXDMABURSTLENGTH_4XPBL_4BEAT ((uint32_t)0x01000100) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */ |
emilmont | 77:869cf507173a | 1411 | #define ETH_TXDMABURSTLENGTH_4XPBL_8BEAT ((uint32_t)0x01000200) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */ |
emilmont | 77:869cf507173a | 1412 | #define ETH_TXDMABURSTLENGTH_4XPBL_16BEAT ((uint32_t)0x01000400) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */ |
emilmont | 77:869cf507173a | 1413 | #define ETH_TXDMABURSTLENGTH_4XPBL_32BEAT ((uint32_t)0x01000800) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */ |
emilmont | 77:869cf507173a | 1414 | #define ETH_TXDMABURSTLENGTH_4XPBL_64BEAT ((uint32_t)0x01001000) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 64 */ |
emilmont | 77:869cf507173a | 1415 | #define ETH_TXDMABURSTLENGTH_4XPBL_128BEAT ((uint32_t)0x01002000) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 128 */ |
Kojto | 99:dbbf35b96557 | 1416 | /** |
Kojto | 99:dbbf35b96557 | 1417 | * @} |
Kojto | 99:dbbf35b96557 | 1418 | */ |
emilmont | 77:869cf507173a | 1419 | |
Kojto | 99:dbbf35b96557 | 1420 | /** @defgroup ETH_DMA_Enhanced_descriptor_format ETH DMA Enhanced descriptor format |
bogdanm | 85:024bf7f99721 | 1421 | * @{ |
bogdanm | 85:024bf7f99721 | 1422 | */ |
emilmont | 77:869cf507173a | 1423 | #define ETH_DMAENHANCEDDESCRIPTOR_ENABLE ((uint32_t)0x00000080) |
emilmont | 77:869cf507173a | 1424 | #define ETH_DMAENHANCEDDESCRIPTOR_DISABLE ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 1425 | /** |
emilmont | 77:869cf507173a | 1426 | * @} |
emilmont | 77:869cf507173a | 1427 | */ |
emilmont | 77:869cf507173a | 1428 | |
Kojto | 99:dbbf35b96557 | 1429 | /** @defgroup ETH_DMA_Arbitration ETH DMA Arbitration |
emilmont | 77:869cf507173a | 1430 | * @{ |
emilmont | 77:869cf507173a | 1431 | */ |
emilmont | 77:869cf507173a | 1432 | #define ETH_DMAARBITRATION_ROUNDROBIN_RXTX_1_1 ((uint32_t)0x00000000) |
emilmont | 77:869cf507173a | 1433 | #define ETH_DMAARBITRATION_ROUNDROBIN_RXTX_2_1 ((uint32_t)0x00004000) |
emilmont | 77:869cf507173a | 1434 | #define ETH_DMAARBITRATION_ROUNDROBIN_RXTX_3_1 ((uint32_t)0x00008000) |
emilmont | 77:869cf507173a | 1435 | #define ETH_DMAARBITRATION_ROUNDROBIN_RXTX_4_1 ((uint32_t)0x0000C000) |
emilmont | 77:869cf507173a | 1436 | #define ETH_DMAARBITRATION_RXPRIORTX ((uint32_t)0x00000002) |
emilmont | 77:869cf507173a | 1437 | /** |
emilmont | 77:869cf507173a | 1438 | * @} |
emilmont | 77:869cf507173a | 1439 | */ |
emilmont | 77:869cf507173a | 1440 | |
Kojto | 99:dbbf35b96557 | 1441 | /** @defgroup ETH_DMA_Tx_descriptor_segment ETH DMA Tx descriptor segment |
emilmont | 77:869cf507173a | 1442 | * @{ |
emilmont | 77:869cf507173a | 1443 | */ |
Kojto | 99:dbbf35b96557 | 1444 | #define ETH_DMATXDESC_LASTSEGMENTS ((uint32_t)0x40000000) /*!< Last Segment */ |
Kojto | 99:dbbf35b96557 | 1445 | #define ETH_DMATXDESC_FIRSTSEGMENT ((uint32_t)0x20000000) /*!< First Segment */ |
emilmont | 77:869cf507173a | 1446 | /** |
emilmont | 77:869cf507173a | 1447 | * @} |
emilmont | 77:869cf507173a | 1448 | */ |
emilmont | 77:869cf507173a | 1449 | |
Kojto | 99:dbbf35b96557 | 1450 | /** @defgroup ETH_DMA_Tx_descriptor_Checksum_Insertion_Control ETH DMA Tx descriptor Checksum Insertion Control |
emilmont | 77:869cf507173a | 1451 | * @{ |
emilmont | 77:869cf507173a | 1452 | */ |
emilmont | 77:869cf507173a | 1453 | #define ETH_DMATXDESC_CHECKSUMBYPASS ((uint32_t)0x00000000) /*!< Checksum engine bypass */ |
emilmont | 77:869cf507173a | 1454 | #define ETH_DMATXDESC_CHECKSUMIPV4HEADER ((uint32_t)0x00400000) /*!< IPv4 header checksum insertion */ |
emilmont | 77:869cf507173a | 1455 | #define ETH_DMATXDESC_CHECKSUMTCPUDPICMPSEGMENT ((uint32_t)0x00800000) /*!< TCP/UDP/ICMP checksum insertion. Pseudo header checksum is assumed to be present */ |
emilmont | 77:869cf507173a | 1456 | #define ETH_DMATXDESC_CHECKSUMTCPUDPICMPFULL ((uint32_t)0x00C00000) /*!< TCP/UDP/ICMP checksum fully in hardware including pseudo header */ |
emilmont | 77:869cf507173a | 1457 | /** |
emilmont | 77:869cf507173a | 1458 | * @} |
emilmont | 77:869cf507173a | 1459 | */ |
emilmont | 77:869cf507173a | 1460 | |
Kojto | 99:dbbf35b96557 | 1461 | /** @defgroup ETH_DMA_Rx_descriptor_buffers ETH DMA Rx descriptor buffers |
emilmont | 77:869cf507173a | 1462 | * @{ |
emilmont | 77:869cf507173a | 1463 | */ |
Kojto | 99:dbbf35b96557 | 1464 | #define ETH_DMARXDESC_BUFFER1 ((uint32_t)0x00000000) /*!< DMA Rx Desc Buffer1 */ |
Kojto | 99:dbbf35b96557 | 1465 | #define ETH_DMARXDESC_BUFFER2 ((uint32_t)0x00000001) /*!< DMA Rx Desc Buffer2 */ |
emilmont | 77:869cf507173a | 1466 | /** |
emilmont | 77:869cf507173a | 1467 | * @} |
emilmont | 77:869cf507173a | 1468 | */ |
emilmont | 77:869cf507173a | 1469 | |
Kojto | 99:dbbf35b96557 | 1470 | /** @defgroup ETH_PMT_Flags ETH PMT Flags |
emilmont | 77:869cf507173a | 1471 | * @{ |
emilmont | 77:869cf507173a | 1472 | */ |
emilmont | 77:869cf507173a | 1473 | #define ETH_PMT_FLAG_WUFFRPR ((uint32_t)0x80000000) /*!< Wake-Up Frame Filter Register Pointer Reset */ |
emilmont | 77:869cf507173a | 1474 | #define ETH_PMT_FLAG_WUFR ((uint32_t)0x00000040) /*!< Wake-Up Frame Received */ |
emilmont | 77:869cf507173a | 1475 | #define ETH_PMT_FLAG_MPR ((uint32_t)0x00000020) /*!< Magic Packet Received */ |
emilmont | 77:869cf507173a | 1476 | /** |
emilmont | 77:869cf507173a | 1477 | * @} |
emilmont | 77:869cf507173a | 1478 | */ |
emilmont | 77:869cf507173a | 1479 | |
Kojto | 99:dbbf35b96557 | 1480 | /** @defgroup ETH_MMC_Tx_Interrupts ETH MMC Tx Interrupts |
emilmont | 77:869cf507173a | 1481 | * @{ |
emilmont | 77:869cf507173a | 1482 | */ |
emilmont | 77:869cf507173a | 1483 | #define ETH_MMC_IT_TGF ((uint32_t)0x00200000) /*!< When Tx good frame counter reaches half the maximum value */ |
emilmont | 77:869cf507173a | 1484 | #define ETH_MMC_IT_TGFMSC ((uint32_t)0x00008000) /*!< When Tx good multi col counter reaches half the maximum value */ |
emilmont | 77:869cf507173a | 1485 | #define ETH_MMC_IT_TGFSC ((uint32_t)0x00004000) /*!< When Tx good single col counter reaches half the maximum value */ |
emilmont | 77:869cf507173a | 1486 | /** |
emilmont | 77:869cf507173a | 1487 | * @} |
emilmont | 77:869cf507173a | 1488 | */ |
emilmont | 77:869cf507173a | 1489 | |
Kojto | 99:dbbf35b96557 | 1490 | /** @defgroup ETH_MMC_Rx_Interrupts ETH MMC Rx Interrupts |
emilmont | 77:869cf507173a | 1491 | * @{ |
emilmont | 77:869cf507173a | 1492 | */ |
emilmont | 77:869cf507173a | 1493 | #define ETH_MMC_IT_RGUF ((uint32_t)0x10020000) /*!< When Rx good unicast frames counter reaches half the maximum value */ |
emilmont | 77:869cf507173a | 1494 | #define ETH_MMC_IT_RFAE ((uint32_t)0x10000040) /*!< When Rx alignment error counter reaches half the maximum value */ |
emilmont | 77:869cf507173a | 1495 | #define ETH_MMC_IT_RFCE ((uint32_t)0x10000020) /*!< When Rx crc error counter reaches half the maximum value */ |
emilmont | 77:869cf507173a | 1496 | /** |
emilmont | 77:869cf507173a | 1497 | * @} |
emilmont | 77:869cf507173a | 1498 | */ |
emilmont | 77:869cf507173a | 1499 | |
Kojto | 99:dbbf35b96557 | 1500 | /** @defgroup ETH_MAC_Flags ETH MAC Flags |
emilmont | 77:869cf507173a | 1501 | * @{ |
emilmont | 77:869cf507173a | 1502 | */ |
emilmont | 77:869cf507173a | 1503 | #define ETH_MAC_FLAG_TST ((uint32_t)0x00000200) /*!< Time stamp trigger flag (on MAC) */ |
emilmont | 77:869cf507173a | 1504 | #define ETH_MAC_FLAG_MMCT ((uint32_t)0x00000040) /*!< MMC transmit flag */ |
emilmont | 77:869cf507173a | 1505 | #define ETH_MAC_FLAG_MMCR ((uint32_t)0x00000020) /*!< MMC receive flag */ |
emilmont | 77:869cf507173a | 1506 | #define ETH_MAC_FLAG_MMC ((uint32_t)0x00000010) /*!< MMC flag (on MAC) */ |
emilmont | 77:869cf507173a | 1507 | #define ETH_MAC_FLAG_PMT ((uint32_t)0x00000008) /*!< PMT flag (on MAC) */ |
emilmont | 77:869cf507173a | 1508 | /** |
emilmont | 77:869cf507173a | 1509 | * @} |
emilmont | 77:869cf507173a | 1510 | */ |
emilmont | 77:869cf507173a | 1511 | |
Kojto | 99:dbbf35b96557 | 1512 | /** @defgroup ETH_DMA_Flags ETH DMA Flags |
emilmont | 77:869cf507173a | 1513 | * @{ |
emilmont | 77:869cf507173a | 1514 | */ |
emilmont | 77:869cf507173a | 1515 | #define ETH_DMA_FLAG_TST ((uint32_t)0x20000000) /*!< Time-stamp trigger interrupt (on DMA) */ |
emilmont | 77:869cf507173a | 1516 | #define ETH_DMA_FLAG_PMT ((uint32_t)0x10000000) /*!< PMT interrupt (on DMA) */ |
emilmont | 77:869cf507173a | 1517 | #define ETH_DMA_FLAG_MMC ((uint32_t)0x08000000) /*!< MMC interrupt (on DMA) */ |
emilmont | 77:869cf507173a | 1518 | #define ETH_DMA_FLAG_DATATRANSFERERROR ((uint32_t)0x00800000) /*!< Error bits 0-Rx DMA, 1-Tx DMA */ |
Kojto | 99:dbbf35b96557 | 1519 | #define ETH_DMA_FLAG_READWRITEERROR ((uint32_t)0x01000000) /*!< Error bits 0-write transfer, 1-read transfer */ |
emilmont | 77:869cf507173a | 1520 | #define ETH_DMA_FLAG_ACCESSERROR ((uint32_t)0x02000000) /*!< Error bits 0-data buffer, 1-desc. access */ |
emilmont | 77:869cf507173a | 1521 | #define ETH_DMA_FLAG_NIS ((uint32_t)0x00010000) /*!< Normal interrupt summary flag */ |
emilmont | 77:869cf507173a | 1522 | #define ETH_DMA_FLAG_AIS ((uint32_t)0x00008000) /*!< Abnormal interrupt summary flag */ |
emilmont | 77:869cf507173a | 1523 | #define ETH_DMA_FLAG_ER ((uint32_t)0x00004000) /*!< Early receive flag */ |
emilmont | 77:869cf507173a | 1524 | #define ETH_DMA_FLAG_FBE ((uint32_t)0x00002000) /*!< Fatal bus error flag */ |
emilmont | 77:869cf507173a | 1525 | #define ETH_DMA_FLAG_ET ((uint32_t)0x00000400) /*!< Early transmit flag */ |
emilmont | 77:869cf507173a | 1526 | #define ETH_DMA_FLAG_RWT ((uint32_t)0x00000200) /*!< Receive watchdog timeout flag */ |
emilmont | 77:869cf507173a | 1527 | #define ETH_DMA_FLAG_RPS ((uint32_t)0x00000100) /*!< Receive process stopped flag */ |
emilmont | 77:869cf507173a | 1528 | #define ETH_DMA_FLAG_RBU ((uint32_t)0x00000080) /*!< Receive buffer unavailable flag */ |
emilmont | 77:869cf507173a | 1529 | #define ETH_DMA_FLAG_R ((uint32_t)0x00000040) /*!< Receive flag */ |
emilmont | 77:869cf507173a | 1530 | #define ETH_DMA_FLAG_TU ((uint32_t)0x00000020) /*!< Underflow flag */ |
emilmont | 77:869cf507173a | 1531 | #define ETH_DMA_FLAG_RO ((uint32_t)0x00000010) /*!< Overflow flag */ |
emilmont | 77:869cf507173a | 1532 | #define ETH_DMA_FLAG_TJT ((uint32_t)0x00000008) /*!< Transmit jabber timeout flag */ |
emilmont | 77:869cf507173a | 1533 | #define ETH_DMA_FLAG_TBU ((uint32_t)0x00000004) /*!< Transmit buffer unavailable flag */ |
emilmont | 77:869cf507173a | 1534 | #define ETH_DMA_FLAG_TPS ((uint32_t)0x00000002) /*!< Transmit process stopped flag */ |
emilmont | 77:869cf507173a | 1535 | #define ETH_DMA_FLAG_T ((uint32_t)0x00000001) /*!< Transmit flag */ |
emilmont | 77:869cf507173a | 1536 | /** |
emilmont | 77:869cf507173a | 1537 | * @} |
emilmont | 77:869cf507173a | 1538 | */ |
emilmont | 77:869cf507173a | 1539 | |
Kojto | 99:dbbf35b96557 | 1540 | /** @defgroup ETH_MAC_Interrupts ETH MAC Interrupts |
emilmont | 77:869cf507173a | 1541 | * @{ |
emilmont | 77:869cf507173a | 1542 | */ |
emilmont | 77:869cf507173a | 1543 | #define ETH_MAC_IT_TST ((uint32_t)0x00000200) /*!< Time stamp trigger interrupt (on MAC) */ |
emilmont | 77:869cf507173a | 1544 | #define ETH_MAC_IT_MMCT ((uint32_t)0x00000040) /*!< MMC transmit interrupt */ |
emilmont | 77:869cf507173a | 1545 | #define ETH_MAC_IT_MMCR ((uint32_t)0x00000020) /*!< MMC receive interrupt */ |
emilmont | 77:869cf507173a | 1546 | #define ETH_MAC_IT_MMC ((uint32_t)0x00000010) /*!< MMC interrupt (on MAC) */ |
emilmont | 77:869cf507173a | 1547 | #define ETH_MAC_IT_PMT ((uint32_t)0x00000008) /*!< PMT interrupt (on MAC) */ |
emilmont | 77:869cf507173a | 1548 | /** |
emilmont | 77:869cf507173a | 1549 | * @} |
emilmont | 77:869cf507173a | 1550 | */ |
emilmont | 77:869cf507173a | 1551 | |
Kojto | 99:dbbf35b96557 | 1552 | /** @defgroup ETH_DMA_Interrupts ETH DMA Interrupts |
emilmont | 77:869cf507173a | 1553 | * @{ |
emilmont | 77:869cf507173a | 1554 | */ |
emilmont | 77:869cf507173a | 1555 | #define ETH_DMA_IT_TST ((uint32_t)0x20000000) /*!< Time-stamp trigger interrupt (on DMA) */ |
emilmont | 77:869cf507173a | 1556 | #define ETH_DMA_IT_PMT ((uint32_t)0x10000000) /*!< PMT interrupt (on DMA) */ |
emilmont | 77:869cf507173a | 1557 | #define ETH_DMA_IT_MMC ((uint32_t)0x08000000) /*!< MMC interrupt (on DMA) */ |
emilmont | 77:869cf507173a | 1558 | #define ETH_DMA_IT_NIS ((uint32_t)0x00010000) /*!< Normal interrupt summary */ |
emilmont | 77:869cf507173a | 1559 | #define ETH_DMA_IT_AIS ((uint32_t)0x00008000) /*!< Abnormal interrupt summary */ |
emilmont | 77:869cf507173a | 1560 | #define ETH_DMA_IT_ER ((uint32_t)0x00004000) /*!< Early receive interrupt */ |
emilmont | 77:869cf507173a | 1561 | #define ETH_DMA_IT_FBE ((uint32_t)0x00002000) /*!< Fatal bus error interrupt */ |
emilmont | 77:869cf507173a | 1562 | #define ETH_DMA_IT_ET ((uint32_t)0x00000400) /*!< Early transmit interrupt */ |
emilmont | 77:869cf507173a | 1563 | #define ETH_DMA_IT_RWT ((uint32_t)0x00000200) /*!< Receive watchdog timeout interrupt */ |
emilmont | 77:869cf507173a | 1564 | #define ETH_DMA_IT_RPS ((uint32_t)0x00000100) /*!< Receive process stopped interrupt */ |
emilmont | 77:869cf507173a | 1565 | #define ETH_DMA_IT_RBU ((uint32_t)0x00000080) /*!< Receive buffer unavailable interrupt */ |
emilmont | 77:869cf507173a | 1566 | #define ETH_DMA_IT_R ((uint32_t)0x00000040) /*!< Receive interrupt */ |
emilmont | 77:869cf507173a | 1567 | #define ETH_DMA_IT_TU ((uint32_t)0x00000020) /*!< Underflow interrupt */ |
emilmont | 77:869cf507173a | 1568 | #define ETH_DMA_IT_RO ((uint32_t)0x00000010) /*!< Overflow interrupt */ |
emilmont | 77:869cf507173a | 1569 | #define ETH_DMA_IT_TJT ((uint32_t)0x00000008) /*!< Transmit jabber timeout interrupt */ |
emilmont | 77:869cf507173a | 1570 | #define ETH_DMA_IT_TBU ((uint32_t)0x00000004) /*!< Transmit buffer unavailable interrupt */ |
emilmont | 77:869cf507173a | 1571 | #define ETH_DMA_IT_TPS ((uint32_t)0x00000002) /*!< Transmit process stopped interrupt */ |
emilmont | 77:869cf507173a | 1572 | #define ETH_DMA_IT_T ((uint32_t)0x00000001) /*!< Transmit interrupt */ |
emilmont | 77:869cf507173a | 1573 | /** |
emilmont | 77:869cf507173a | 1574 | * @} |
emilmont | 77:869cf507173a | 1575 | */ |
emilmont | 77:869cf507173a | 1576 | |
Kojto | 99:dbbf35b96557 | 1577 | /** @defgroup ETH_DMA_transmit_process_state ETH DMA transmit process state |
emilmont | 77:869cf507173a | 1578 | * @{ |
emilmont | 77:869cf507173a | 1579 | */ |
emilmont | 77:869cf507173a | 1580 | #define ETH_DMA_TRANSMITPROCESS_STOPPED ((uint32_t)0x00000000) /*!< Stopped - Reset or Stop Tx Command issued */ |
emilmont | 77:869cf507173a | 1581 | #define ETH_DMA_TRANSMITPROCESS_FETCHING ((uint32_t)0x00100000) /*!< Running - fetching the Tx descriptor */ |
emilmont | 77:869cf507173a | 1582 | #define ETH_DMA_TRANSMITPROCESS_WAITING ((uint32_t)0x00200000) /*!< Running - waiting for status */ |
emilmont | 77:869cf507173a | 1583 | #define ETH_DMA_TRANSMITPROCESS_READING ((uint32_t)0x00300000) /*!< Running - reading the data from host memory */ |
emilmont | 77:869cf507173a | 1584 | #define ETH_DMA_TRANSMITPROCESS_SUSPENDED ((uint32_t)0x00600000) /*!< Suspended - Tx Descriptor unavailable */ |
emilmont | 77:869cf507173a | 1585 | #define ETH_DMA_TRANSMITPROCESS_CLOSING ((uint32_t)0x00700000) /*!< Running - closing Rx descriptor */ |
emilmont | 77:869cf507173a | 1586 | |
emilmont | 77:869cf507173a | 1587 | /** |
emilmont | 77:869cf507173a | 1588 | * @} |
emilmont | 77:869cf507173a | 1589 | */ |
emilmont | 77:869cf507173a | 1590 | |
emilmont | 77:869cf507173a | 1591 | |
Kojto | 99:dbbf35b96557 | 1592 | /** @defgroup ETH_DMA_receive_process_state ETH DMA receive process state |
emilmont | 77:869cf507173a | 1593 | * @{ |
emilmont | 77:869cf507173a | 1594 | */ |
emilmont | 77:869cf507173a | 1595 | #define ETH_DMA_RECEIVEPROCESS_STOPPED ((uint32_t)0x00000000) /*!< Stopped - Reset or Stop Rx Command issued */ |
emilmont | 77:869cf507173a | 1596 | #define ETH_DMA_RECEIVEPROCESS_FETCHING ((uint32_t)0x00020000) /*!< Running - fetching the Rx descriptor */ |
emilmont | 77:869cf507173a | 1597 | #define ETH_DMA_RECEIVEPROCESS_WAITING ((uint32_t)0x00060000) /*!< Running - waiting for packet */ |
emilmont | 77:869cf507173a | 1598 | #define ETH_DMA_RECEIVEPROCESS_SUSPENDED ((uint32_t)0x00080000) /*!< Suspended - Rx Descriptor unavailable */ |
emilmont | 77:869cf507173a | 1599 | #define ETH_DMA_RECEIVEPROCESS_CLOSING ((uint32_t)0x000A0000) /*!< Running - closing descriptor */ |
emilmont | 77:869cf507173a | 1600 | #define ETH_DMA_RECEIVEPROCESS_QUEUING ((uint32_t)0x000E0000) /*!< Running - queuing the receive frame into host memory */ |
emilmont | 77:869cf507173a | 1601 | |
emilmont | 77:869cf507173a | 1602 | /** |
emilmont | 77:869cf507173a | 1603 | * @} |
emilmont | 77:869cf507173a | 1604 | */ |
emilmont | 77:869cf507173a | 1605 | |
Kojto | 99:dbbf35b96557 | 1606 | /** @defgroup ETH_DMA_overflow ETH DMA overflow |
emilmont | 77:869cf507173a | 1607 | * @{ |
emilmont | 77:869cf507173a | 1608 | */ |
emilmont | 77:869cf507173a | 1609 | #define ETH_DMA_OVERFLOW_RXFIFOCOUNTER ((uint32_t)0x10000000) /*!< Overflow bit for FIFO overflow counter */ |
emilmont | 77:869cf507173a | 1610 | #define ETH_DMA_OVERFLOW_MISSEDFRAMECOUNTER ((uint32_t)0x00010000) /*!< Overflow bit for missed frame counter */ |
emilmont | 77:869cf507173a | 1611 | /** |
emilmont | 77:869cf507173a | 1612 | * @} |
emilmont | 77:869cf507173a | 1613 | */ |
emilmont | 77:869cf507173a | 1614 | |
Kojto | 99:dbbf35b96557 | 1615 | /** @defgroup ETH_EXTI_LINE_WAKEUP ETH EXTI LINE WAKEUP |
Kojto | 99:dbbf35b96557 | 1616 | * @{ |
Kojto | 99:dbbf35b96557 | 1617 | */ |
Kojto | 99:dbbf35b96557 | 1618 | #define ETH_EXTI_LINE_WAKEUP ((uint32_t)0x00080000) /*!< External interrupt line 19 Connected to the ETH EXTI Line */ |
emilmont | 77:869cf507173a | 1619 | |
Kojto | 99:dbbf35b96557 | 1620 | /** |
Kojto | 99:dbbf35b96557 | 1621 | * @} |
Kojto | 99:dbbf35b96557 | 1622 | */ |
emilmont | 77:869cf507173a | 1623 | |
emilmont | 77:869cf507173a | 1624 | /** |
emilmont | 77:869cf507173a | 1625 | * @} |
emilmont | 77:869cf507173a | 1626 | */ |
emilmont | 77:869cf507173a | 1627 | |
emilmont | 77:869cf507173a | 1628 | /* Exported macro ------------------------------------------------------------*/ |
Kojto | 99:dbbf35b96557 | 1629 | /** @defgroup ETH_Exported_Macros ETH Exported Macros |
Kojto | 99:dbbf35b96557 | 1630 | * @brief macros to handle interrupts and specific clock configurations |
Kojto | 99:dbbf35b96557 | 1631 | * @{ |
Kojto | 99:dbbf35b96557 | 1632 | */ |
Kojto | 99:dbbf35b96557 | 1633 | |
bogdanm | 85:024bf7f99721 | 1634 | /** @brief Reset ETH handle state |
bogdanm | 85:024bf7f99721 | 1635 | * @param __HANDLE__: specifies the ETH handle. |
bogdanm | 85:024bf7f99721 | 1636 | * @retval None |
bogdanm | 85:024bf7f99721 | 1637 | */ |
bogdanm | 85:024bf7f99721 | 1638 | #define __HAL_ETH_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_ETH_STATE_RESET) |
bogdanm | 85:024bf7f99721 | 1639 | |
emilmont | 77:869cf507173a | 1640 | /** |
emilmont | 77:869cf507173a | 1641 | * @brief Checks whether the specified ETHERNET DMA Tx Desc flag is set or not. |
emilmont | 77:869cf507173a | 1642 | * @param __HANDLE__: ETH Handle |
Kojto | 99:dbbf35b96557 | 1643 | * @param __FLAG__: specifies the flag of TDES0 to check. |
emilmont | 77:869cf507173a | 1644 | * @retval the ETH_DMATxDescFlag (SET or RESET). |
emilmont | 77:869cf507173a | 1645 | */ |
emilmont | 77:869cf507173a | 1646 | #define __HAL_ETH_DMATXDESC_GET_FLAG(__HANDLE__, __FLAG__) ((__HANDLE__)->TxDesc->Status & (__FLAG__) == (__FLAG__)) |
emilmont | 77:869cf507173a | 1647 | |
emilmont | 77:869cf507173a | 1648 | /** |
emilmont | 77:869cf507173a | 1649 | * @brief Checks whether the specified ETHERNET DMA Rx Desc flag is set or not. |
emilmont | 77:869cf507173a | 1650 | * @param __HANDLE__: ETH Handle |
Kojto | 99:dbbf35b96557 | 1651 | * @param __FLAG__: specifies the flag of RDES0 to check. |
emilmont | 77:869cf507173a | 1652 | * @retval the ETH_DMATxDescFlag (SET or RESET). |
emilmont | 77:869cf507173a | 1653 | */ |
emilmont | 77:869cf507173a | 1654 | #define __HAL_ETH_DMARXDESC_GET_FLAG(__HANDLE__, __FLAG__) ((__HANDLE__)->RxDesc->Status & (__FLAG__) == (__FLAG__)) |
emilmont | 77:869cf507173a | 1655 | |
emilmont | 77:869cf507173a | 1656 | /** |
emilmont | 77:869cf507173a | 1657 | * @brief Enables the specified DMA Rx Desc receive interrupt. |
emilmont | 77:869cf507173a | 1658 | * @param __HANDLE__: ETH Handle |
emilmont | 77:869cf507173a | 1659 | * @retval None |
emilmont | 77:869cf507173a | 1660 | */ |
emilmont | 77:869cf507173a | 1661 | #define __HAL_ETH_DMARXDESC_ENABLE_IT(__HANDLE__) ((__HANDLE__)->RxDesc->ControlBufferSize &=(~(uint32_t)ETH_DMARXDESC_DIC)) |
emilmont | 77:869cf507173a | 1662 | |
emilmont | 77:869cf507173a | 1663 | /** |
emilmont | 77:869cf507173a | 1664 | * @brief Disables the specified DMA Rx Desc receive interrupt. |
emilmont | 77:869cf507173a | 1665 | * @param __HANDLE__: ETH Handle |
emilmont | 77:869cf507173a | 1666 | * @retval None |
emilmont | 77:869cf507173a | 1667 | */ |
emilmont | 77:869cf507173a | 1668 | #define __HAL_ETH_DMARXDESC_DISABLE_IT(__HANDLE__) ((__HANDLE__)->RxDesc->ControlBufferSize |= ETH_DMARXDESC_DIC) |
emilmont | 77:869cf507173a | 1669 | |
emilmont | 77:869cf507173a | 1670 | /** |
emilmont | 77:869cf507173a | 1671 | * @brief Set the specified DMA Rx Desc Own bit. |
emilmont | 77:869cf507173a | 1672 | * @param __HANDLE__: ETH Handle |
emilmont | 77:869cf507173a | 1673 | * @retval None |
emilmont | 77:869cf507173a | 1674 | */ |
emilmont | 77:869cf507173a | 1675 | #define __HAL_ETH_DMARXDESC_SET_OWN_BIT(__HANDLE__) ((__HANDLE__)->RxDesc->Status |= ETH_DMARXDESC_OWN) |
emilmont | 77:869cf507173a | 1676 | |
emilmont | 77:869cf507173a | 1677 | /** |
emilmont | 77:869cf507173a | 1678 | * @brief Returns the specified ETHERNET DMA Tx Desc collision count. |
emilmont | 77:869cf507173a | 1679 | * @param __HANDLE__: ETH Handle |
emilmont | 77:869cf507173a | 1680 | * @retval The Transmit descriptor collision counter value. |
emilmont | 77:869cf507173a | 1681 | */ |
emilmont | 77:869cf507173a | 1682 | #define __HAL_ETH_DMATXDESC_GET_COLLISION_COUNT(__HANDLE__) (((__HANDLE__)->TxDesc->Status & ETH_DMATXDESC_CC) >> ETH_DMATXDESC_COLLISION_COUNTSHIFT) |
emilmont | 77:869cf507173a | 1683 | |
emilmont | 77:869cf507173a | 1684 | /** |
emilmont | 77:869cf507173a | 1685 | * @brief Set the specified DMA Tx Desc Own bit. |
emilmont | 77:869cf507173a | 1686 | * @param __HANDLE__: ETH Handle |
emilmont | 77:869cf507173a | 1687 | * @retval None |
emilmont | 77:869cf507173a | 1688 | */ |
emilmont | 77:869cf507173a | 1689 | #define __HAL_ETH_DMATXDESC_SET_OWN_BIT(__HANDLE__) ((__HANDLE__)->TxDesc->Status |= ETH_DMATXDESC_OWN) |
emilmont | 77:869cf507173a | 1690 | |
emilmont | 77:869cf507173a | 1691 | /** |
emilmont | 77:869cf507173a | 1692 | * @brief Enables the specified DMA Tx Desc Transmit interrupt. |
emilmont | 77:869cf507173a | 1693 | * @param __HANDLE__: ETH Handle |
emilmont | 77:869cf507173a | 1694 | * @retval None |
emilmont | 77:869cf507173a | 1695 | */ |
emilmont | 77:869cf507173a | 1696 | #define __HAL_ETH_DMATXDESC_ENABLE_IT(__HANDLE__) ((__HANDLE__)->TxDesc->Status |= ETH_DMATXDESC_IC) |
emilmont | 77:869cf507173a | 1697 | |
emilmont | 77:869cf507173a | 1698 | /** |
emilmont | 77:869cf507173a | 1699 | * @brief Disables the specified DMA Tx Desc Transmit interrupt. |
emilmont | 77:869cf507173a | 1700 | * @param __HANDLE__: ETH Handle |
emilmont | 77:869cf507173a | 1701 | * @retval None |
emilmont | 77:869cf507173a | 1702 | */ |
emilmont | 77:869cf507173a | 1703 | #define __HAL_ETH_DMATXDESC_DISABLE_IT(__HANDLE__) ((__HANDLE__)->TxDesc->Status &= ~ETH_DMATXDESC_IC) |
emilmont | 77:869cf507173a | 1704 | |
emilmont | 77:869cf507173a | 1705 | /** |
emilmont | 77:869cf507173a | 1706 | * @brief Selects the specified ETHERNET DMA Tx Desc Checksum Insertion. |
emilmont | 77:869cf507173a | 1707 | * @param __HANDLE__: ETH Handle |
emilmont | 77:869cf507173a | 1708 | * @param __CHECKSUM__: specifies is the DMA Tx desc checksum insertion. |
emilmont | 77:869cf507173a | 1709 | * This parameter can be one of the following values: |
emilmont | 77:869cf507173a | 1710 | * @arg ETH_DMATXDESC_CHECKSUMBYPASS : Checksum bypass |
emilmont | 77:869cf507173a | 1711 | * @arg ETH_DMATXDESC_CHECKSUMIPV4HEADER : IPv4 header checksum |
emilmont | 77:869cf507173a | 1712 | * @arg ETH_DMATXDESC_CHECKSUMTCPUDPICMPSEGMENT : TCP/UDP/ICMP checksum. Pseudo header checksum is assumed to be present |
emilmont | 77:869cf507173a | 1713 | * @arg ETH_DMATXDESC_CHECKSUMTCPUDPICMPFULL : TCP/UDP/ICMP checksum fully in hardware including pseudo header |
emilmont | 77:869cf507173a | 1714 | * @retval None |
emilmont | 77:869cf507173a | 1715 | */ |
emilmont | 77:869cf507173a | 1716 | #define __HAL_ETH_DMATXDESC_CHECKSUM_INSERTION(__HANDLE__, __CHECKSUM__) ((__HANDLE__)->TxDesc->Status |= (__CHECKSUM__)) |
emilmont | 77:869cf507173a | 1717 | |
emilmont | 77:869cf507173a | 1718 | /** |
emilmont | 77:869cf507173a | 1719 | * @brief Enables the DMA Tx Desc CRC. |
emilmont | 77:869cf507173a | 1720 | * @param __HANDLE__: ETH Handle |
emilmont | 77:869cf507173a | 1721 | * @retval None |
emilmont | 77:869cf507173a | 1722 | */ |
emilmont | 77:869cf507173a | 1723 | #define __HAL_ETH_DMATXDESC_CRC_ENABLE(__HANDLE__) ((__HANDLE__)->TxDesc->Status &= ~ETH_DMATXDESC_DC) |
emilmont | 77:869cf507173a | 1724 | |
emilmont | 77:869cf507173a | 1725 | /** |
emilmont | 77:869cf507173a | 1726 | * @brief Disables the DMA Tx Desc CRC. |
emilmont | 77:869cf507173a | 1727 | * @param __HANDLE__: ETH Handle |
emilmont | 77:869cf507173a | 1728 | * @retval None |
emilmont | 77:869cf507173a | 1729 | */ |
emilmont | 77:869cf507173a | 1730 | #define __HAL_ETH_DMATXDESC_CRC_DISABLE(__HANDLE__) ((__HANDLE__)->TxDesc->Status |= ETH_DMATXDESC_DC) |
emilmont | 77:869cf507173a | 1731 | |
emilmont | 77:869cf507173a | 1732 | /** |
emilmont | 77:869cf507173a | 1733 | * @brief Enables the DMA Tx Desc padding for frame shorter than 64 bytes. |
emilmont | 77:869cf507173a | 1734 | * @param __HANDLE__: ETH Handle |
emilmont | 77:869cf507173a | 1735 | * @retval None |
emilmont | 77:869cf507173a | 1736 | */ |
emilmont | 77:869cf507173a | 1737 | #define __HAL_ETH_DMATXDESC_SHORT_FRAME_PADDING_ENABLE(__HANDLE__) ((__HANDLE__)->TxDesc->Status &= ~ETH_DMATXDESC_DP) |
emilmont | 77:869cf507173a | 1738 | |
emilmont | 77:869cf507173a | 1739 | /** |
emilmont | 77:869cf507173a | 1740 | * @brief Disables the DMA Tx Desc padding for frame shorter than 64 bytes. |
emilmont | 77:869cf507173a | 1741 | * @param __HANDLE__: ETH Handle |
emilmont | 77:869cf507173a | 1742 | * @retval None |
emilmont | 77:869cf507173a | 1743 | */ |
emilmont | 77:869cf507173a | 1744 | #define __HAL_ETH_DMATXDESC_SHORT_FRAME_PADDING_DISABLE(__HANDLE__) ((__HANDLE__)->TxDesc->Status |= ETH_DMATXDESC_DP) |
emilmont | 77:869cf507173a | 1745 | |
emilmont | 77:869cf507173a | 1746 | /** |
emilmont | 77:869cf507173a | 1747 | * @brief Enables the specified ETHERNET MAC interrupts. |
emilmont | 77:869cf507173a | 1748 | * @param __HANDLE__ : ETH Handle |
emilmont | 77:869cf507173a | 1749 | * @param __INTERRUPT__: specifies the ETHERNET MAC interrupt sources to be |
emilmont | 77:869cf507173a | 1750 | * enabled or disabled. |
emilmont | 77:869cf507173a | 1751 | * This parameter can be any combination of the following values: |
emilmont | 77:869cf507173a | 1752 | * @arg ETH_MAC_IT_TST : Time stamp trigger interrupt |
emilmont | 77:869cf507173a | 1753 | * @arg ETH_MAC_IT_PMT : PMT interrupt |
emilmont | 77:869cf507173a | 1754 | * @retval None |
emilmont | 77:869cf507173a | 1755 | */ |
emilmont | 77:869cf507173a | 1756 | #define __HAL_ETH_MAC_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->MACIMR |= (__INTERRUPT__)) |
emilmont | 77:869cf507173a | 1757 | |
emilmont | 77:869cf507173a | 1758 | /** |
emilmont | 77:869cf507173a | 1759 | * @brief Disables the specified ETHERNET MAC interrupts. |
emilmont | 77:869cf507173a | 1760 | * @param __HANDLE__ : ETH Handle |
emilmont | 77:869cf507173a | 1761 | * @param __INTERRUPT__: specifies the ETHERNET MAC interrupt sources to be |
emilmont | 77:869cf507173a | 1762 | * enabled or disabled. |
emilmont | 77:869cf507173a | 1763 | * This parameter can be any combination of the following values: |
emilmont | 77:869cf507173a | 1764 | * @arg ETH_MAC_IT_TST : Time stamp trigger interrupt |
emilmont | 77:869cf507173a | 1765 | * @arg ETH_MAC_IT_PMT : PMT interrupt |
emilmont | 77:869cf507173a | 1766 | * @retval None |
emilmont | 77:869cf507173a | 1767 | */ |
emilmont | 77:869cf507173a | 1768 | #define __HAL_ETH_MAC_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->MACIMR &= ~(__INTERRUPT__)) |
emilmont | 77:869cf507173a | 1769 | |
emilmont | 77:869cf507173a | 1770 | /** |
emilmont | 77:869cf507173a | 1771 | * @brief Initiate a Pause Control Frame (Full-duplex only). |
emilmont | 77:869cf507173a | 1772 | * @param __HANDLE__: ETH Handle |
emilmont | 77:869cf507173a | 1773 | * @retval None |
emilmont | 77:869cf507173a | 1774 | */ |
emilmont | 77:869cf507173a | 1775 | #define __HAL_ETH_INITIATE_PAUSE_CONTROL_FRAME(__HANDLE__) ((__HANDLE__)->Instance->MACFCR |= ETH_MACFCR_FCBBPA) |
emilmont | 77:869cf507173a | 1776 | |
emilmont | 77:869cf507173a | 1777 | /** |
emilmont | 77:869cf507173a | 1778 | * @brief Checks whether the ETHERNET flow control busy bit is set or not. |
emilmont | 77:869cf507173a | 1779 | * @param __HANDLE__: ETH Handle |
emilmont | 77:869cf507173a | 1780 | * @retval The new state of flow control busy status bit (SET or RESET). |
emilmont | 77:869cf507173a | 1781 | */ |
emilmont | 77:869cf507173a | 1782 | #define __HAL_ETH_GET_FLOW_CONTROL_BUSY_STATUS(__HANDLE__) (((__HANDLE__)->Instance->MACFCR & ETH_MACFCR_FCBBPA) == ETH_MACFCR_FCBBPA) |
emilmont | 77:869cf507173a | 1783 | |
emilmont | 77:869cf507173a | 1784 | /** |
emilmont | 77:869cf507173a | 1785 | * @brief Enables the MAC Back Pressure operation activation (Half-duplex only). |
emilmont | 77:869cf507173a | 1786 | * @param __HANDLE__: ETH Handle |
emilmont | 77:869cf507173a | 1787 | * @retval None |
emilmont | 77:869cf507173a | 1788 | */ |
emilmont | 77:869cf507173a | 1789 | #define __HAL_ETH_BACK_PRESSURE_ACTIVATION_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->MACFCR |= ETH_MACFCR_FCBBPA) |
emilmont | 77:869cf507173a | 1790 | |
emilmont | 77:869cf507173a | 1791 | /** |
emilmont | 77:869cf507173a | 1792 | * @brief Disables the MAC BackPressure operation activation (Half-duplex only). |
emilmont | 77:869cf507173a | 1793 | * @param __HANDLE__: ETH Handle |
emilmont | 77:869cf507173a | 1794 | * @retval None |
emilmont | 77:869cf507173a | 1795 | */ |
emilmont | 77:869cf507173a | 1796 | #define __HAL_ETH_BACK_PRESSURE_ACTIVATION_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->MACFCR &= ~ETH_MACFCR_FCBBPA) |
emilmont | 77:869cf507173a | 1797 | |
emilmont | 77:869cf507173a | 1798 | /** |
emilmont | 77:869cf507173a | 1799 | * @brief Checks whether the specified ETHERNET MAC flag is set or not. |
emilmont | 77:869cf507173a | 1800 | * @param __HANDLE__: ETH Handle |
emilmont | 77:869cf507173a | 1801 | * @param __FLAG__: specifies the flag to check. |
emilmont | 77:869cf507173a | 1802 | * This parameter can be one of the following values: |
emilmont | 77:869cf507173a | 1803 | * @arg ETH_MAC_FLAG_TST : Time stamp trigger flag |
emilmont | 77:869cf507173a | 1804 | * @arg ETH_MAC_FLAG_MMCT : MMC transmit flag |
emilmont | 77:869cf507173a | 1805 | * @arg ETH_MAC_FLAG_MMCR : MMC receive flag |
emilmont | 77:869cf507173a | 1806 | * @arg ETH_MAC_FLAG_MMC : MMC flag |
emilmont | 77:869cf507173a | 1807 | * @arg ETH_MAC_FLAG_PMT : PMT flag |
emilmont | 77:869cf507173a | 1808 | * @retval The state of ETHERNET MAC flag. |
emilmont | 77:869cf507173a | 1809 | */ |
emilmont | 77:869cf507173a | 1810 | #define __HAL_ETH_MAC_GET_FLAG(__HANDLE__, __FLAG__) (((__HANDLE__)->Instance->MACSR &( __FLAG__)) == ( __FLAG__)) |
emilmont | 77:869cf507173a | 1811 | |
emilmont | 77:869cf507173a | 1812 | /** |
emilmont | 77:869cf507173a | 1813 | * @brief Enables the specified ETHERNET DMA interrupts. |
emilmont | 77:869cf507173a | 1814 | * @param __HANDLE__ : ETH Handle |
emilmont | 77:869cf507173a | 1815 | * @param __INTERRUPT__: specifies the ETHERNET DMA interrupt sources to be |
Kojto | 99:dbbf35b96557 | 1816 | * enabled @ref ETH_DMA_Interrupts |
emilmont | 77:869cf507173a | 1817 | * @retval None |
emilmont | 77:869cf507173a | 1818 | */ |
emilmont | 77:869cf507173a | 1819 | #define __HAL_ETH_DMA_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->DMAIER |= (__INTERRUPT__)) |
emilmont | 77:869cf507173a | 1820 | |
emilmont | 77:869cf507173a | 1821 | /** |
emilmont | 77:869cf507173a | 1822 | * @brief Disables the specified ETHERNET DMA interrupts. |
emilmont | 77:869cf507173a | 1823 | * @param __HANDLE__ : ETH Handle |
emilmont | 77:869cf507173a | 1824 | * @param __INTERRUPT__: specifies the ETHERNET DMA interrupt sources to be |
Kojto | 99:dbbf35b96557 | 1825 | * disabled. @ref ETH_DMA_Interrupts |
emilmont | 77:869cf507173a | 1826 | * @retval None |
emilmont | 77:869cf507173a | 1827 | */ |
emilmont | 77:869cf507173a | 1828 | #define __HAL_ETH_DMA_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->DMAIER &= ~(__INTERRUPT__)) |
emilmont | 77:869cf507173a | 1829 | |
emilmont | 77:869cf507173a | 1830 | /** |
emilmont | 77:869cf507173a | 1831 | * @brief Clears the ETHERNET DMA IT pending bit. |
emilmont | 77:869cf507173a | 1832 | * @param __HANDLE__ : ETH Handle |
Kojto | 99:dbbf35b96557 | 1833 | * @param __INTERRUPT__: specifies the interrupt pending bit to clear. @ref ETH_DMA_Interrupts |
emilmont | 77:869cf507173a | 1834 | * @retval None |
emilmont | 77:869cf507173a | 1835 | */ |
bogdanm | 81:7d30d6019079 | 1836 | #define __HAL_ETH_DMA_CLEAR_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->DMASR =(__INTERRUPT__)) |
emilmont | 77:869cf507173a | 1837 | |
emilmont | 77:869cf507173a | 1838 | /** |
emilmont | 77:869cf507173a | 1839 | * @brief Checks whether the specified ETHERNET DMA flag is set or not. |
emilmont | 77:869cf507173a | 1840 | * @param __HANDLE__: ETH Handle |
Kojto | 99:dbbf35b96557 | 1841 | * @param __FLAG__: specifies the flag to check. @ref ETH_DMA_Flags |
emilmont | 77:869cf507173a | 1842 | * @retval The new state of ETH_DMA_FLAG (SET or RESET). |
emilmont | 77:869cf507173a | 1843 | */ |
emilmont | 77:869cf507173a | 1844 | #define __HAL_ETH_DMA_GET_FLAG(__HANDLE__, __FLAG__) (((__HANDLE__)->Instance->DMASR &( __FLAG__)) == ( __FLAG__)) |
emilmont | 77:869cf507173a | 1845 | |
emilmont | 77:869cf507173a | 1846 | /** |
emilmont | 77:869cf507173a | 1847 | * @brief Checks whether the specified ETHERNET DMA flag is set or not. |
emilmont | 77:869cf507173a | 1848 | * @param __HANDLE__: ETH Handle |
Kojto | 99:dbbf35b96557 | 1849 | * @param __FLAG__: specifies the flag to clear. @ref ETH_DMA_Flags |
emilmont | 77:869cf507173a | 1850 | * @retval The new state of ETH_DMA_FLAG (SET or RESET). |
emilmont | 77:869cf507173a | 1851 | */ |
Kojto | 90:cb3d968589d8 | 1852 | #define __HAL_ETH_DMA_CLEAR_FLAG(__HANDLE__, __FLAG__) ((__HANDLE__)->Instance->DMASR = (__FLAG__)) |
emilmont | 77:869cf507173a | 1853 | |
emilmont | 77:869cf507173a | 1854 | /** |
emilmont | 77:869cf507173a | 1855 | * @brief Checks whether the specified ETHERNET DMA overflow flag is set or not. |
emilmont | 77:869cf507173a | 1856 | * @param __HANDLE__: ETH Handle |
emilmont | 77:869cf507173a | 1857 | * @param __OVERFLOW__: specifies the DMA overflow flag to check. |
emilmont | 77:869cf507173a | 1858 | * This parameter can be one of the following values: |
emilmont | 77:869cf507173a | 1859 | * @arg ETH_DMA_OVERFLOW_RXFIFOCOUNTER : Overflow for FIFO Overflows Counter |
emilmont | 77:869cf507173a | 1860 | * @arg ETH_DMA_OVERFLOW_MISSEDFRAMECOUNTER : Overflow for Buffer Unavailable Missed Frame Counter |
emilmont | 77:869cf507173a | 1861 | * @retval The state of ETHERNET DMA overflow Flag (SET or RESET). |
emilmont | 77:869cf507173a | 1862 | */ |
emilmont | 77:869cf507173a | 1863 | #define __HAL_ETH_GET_DMA_OVERFLOW_STATUS(__HANDLE__, __OVERFLOW__) (((__HANDLE__)->Instance->DMAMFBOCR & (__OVERFLOW__)) == (__OVERFLOW__)) |
emilmont | 77:869cf507173a | 1864 | |
emilmont | 77:869cf507173a | 1865 | /** |
emilmont | 77:869cf507173a | 1866 | * @brief Set the DMA Receive status watchdog timer register value |
emilmont | 77:869cf507173a | 1867 | * @param __HANDLE__: ETH Handle |
emilmont | 77:869cf507173a | 1868 | * @param __VALUE__: DMA Receive status watchdog timer register value |
emilmont | 77:869cf507173a | 1869 | * @retval None |
emilmont | 77:869cf507173a | 1870 | */ |
emilmont | 77:869cf507173a | 1871 | #define __HAL_ETH_SET_RECEIVE_WATCHDOG_TIMER(__HANDLE__, __VALUE__) ((__HANDLE__)->Instance->DMARSWTR = (__VALUE__)) |
emilmont | 77:869cf507173a | 1872 | |
emilmont | 77:869cf507173a | 1873 | /** |
emilmont | 77:869cf507173a | 1874 | * @brief Enables any unicast packet filtered by the MAC address |
emilmont | 77:869cf507173a | 1875 | * recognition to be a wake-up frame. |
emilmont | 77:869cf507173a | 1876 | * @param __HANDLE__: ETH Handle. |
emilmont | 77:869cf507173a | 1877 | * @retval None |
emilmont | 77:869cf507173a | 1878 | */ |
emilmont | 77:869cf507173a | 1879 | #define __HAL_ETH_GLOBAL_UNICAST_WAKEUP_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->MACPMTCSR |= ETH_MACPMTCSR_GU) |
emilmont | 77:869cf507173a | 1880 | |
emilmont | 77:869cf507173a | 1881 | /** |
emilmont | 77:869cf507173a | 1882 | * @brief Disables any unicast packet filtered by the MAC address |
emilmont | 77:869cf507173a | 1883 | * recognition to be a wake-up frame. |
emilmont | 77:869cf507173a | 1884 | * @param __HANDLE__: ETH Handle. |
emilmont | 77:869cf507173a | 1885 | * @retval None |
emilmont | 77:869cf507173a | 1886 | */ |
emilmont | 77:869cf507173a | 1887 | #define __HAL_ETH_GLOBAL_UNICAST_WAKEUP_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->MACPMTCSR &= ~ETH_MACPMTCSR_GU) |
emilmont | 77:869cf507173a | 1888 | |
emilmont | 77:869cf507173a | 1889 | /** |
emilmont | 77:869cf507173a | 1890 | * @brief Enables the MAC Wake-Up Frame Detection. |
emilmont | 77:869cf507173a | 1891 | * @param __HANDLE__: ETH Handle. |
emilmont | 77:869cf507173a | 1892 | * @retval None |
emilmont | 77:869cf507173a | 1893 | */ |
emilmont | 77:869cf507173a | 1894 | #define __HAL_ETH_WAKEUP_FRAME_DETECTION_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->MACPMTCSR |= ETH_MACPMTCSR_WFE) |
emilmont | 77:869cf507173a | 1895 | |
emilmont | 77:869cf507173a | 1896 | /** |
emilmont | 77:869cf507173a | 1897 | * @brief Disables the MAC Wake-Up Frame Detection. |
emilmont | 77:869cf507173a | 1898 | * @param __HANDLE__: ETH Handle. |
emilmont | 77:869cf507173a | 1899 | * @retval None |
emilmont | 77:869cf507173a | 1900 | */ |
emilmont | 77:869cf507173a | 1901 | #define __HAL_ETH_WAKEUP_FRAME_DETECTION_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->MACPMTCSR &= ~ETH_MACPMTCSR_WFE) |
emilmont | 77:869cf507173a | 1902 | |
emilmont | 77:869cf507173a | 1903 | /** |
emilmont | 77:869cf507173a | 1904 | * @brief Enables the MAC Magic Packet Detection. |
emilmont | 77:869cf507173a | 1905 | * @param __HANDLE__: ETH Handle. |
emilmont | 77:869cf507173a | 1906 | * @retval None |
emilmont | 77:869cf507173a | 1907 | */ |
emilmont | 77:869cf507173a | 1908 | #define __HAL_ETH_MAGIC_PACKET_DETECTION_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->MACPMTCSR |= ETH_MACPMTCSR_MPE) |
emilmont | 77:869cf507173a | 1909 | |
emilmont | 77:869cf507173a | 1910 | /** |
emilmont | 77:869cf507173a | 1911 | * @brief Disables the MAC Magic Packet Detection. |
emilmont | 77:869cf507173a | 1912 | * @param __HANDLE__: ETH Handle. |
emilmont | 77:869cf507173a | 1913 | * @retval None |
emilmont | 77:869cf507173a | 1914 | */ |
emilmont | 77:869cf507173a | 1915 | #define __HAL_ETH_MAGIC_PACKET_DETECTION_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->MACPMTCSR &= ~ETH_MACPMTCSR_WFE) |
emilmont | 77:869cf507173a | 1916 | |
emilmont | 77:869cf507173a | 1917 | /** |
emilmont | 77:869cf507173a | 1918 | * @brief Enables the MAC Power Down. |
emilmont | 77:869cf507173a | 1919 | * @param __HANDLE__: ETH Handle |
emilmont | 77:869cf507173a | 1920 | * @retval None |
emilmont | 77:869cf507173a | 1921 | */ |
emilmont | 77:869cf507173a | 1922 | #define __HAL_ETH_POWER_DOWN_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->MACPMTCSR |= ETH_MACPMTCSR_PD) |
emilmont | 77:869cf507173a | 1923 | |
emilmont | 77:869cf507173a | 1924 | /** |
emilmont | 77:869cf507173a | 1925 | * @brief Disables the MAC Power Down. |
emilmont | 77:869cf507173a | 1926 | * @param __HANDLE__: ETH Handle |
emilmont | 77:869cf507173a | 1927 | * @retval None |
emilmont | 77:869cf507173a | 1928 | */ |
emilmont | 77:869cf507173a | 1929 | #define __HAL_ETH_POWER_DOWN_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->MACPMTCSR &= ~ETH_MACPMTCSR_PD) |
emilmont | 77:869cf507173a | 1930 | |
emilmont | 77:869cf507173a | 1931 | /** |
emilmont | 77:869cf507173a | 1932 | * @brief Checks whether the specified ETHERNET PMT flag is set or not. |
emilmont | 77:869cf507173a | 1933 | * @param __HANDLE__: ETH Handle. |
emilmont | 77:869cf507173a | 1934 | * @param __FLAG__: specifies the flag to check. |
emilmont | 77:869cf507173a | 1935 | * This parameter can be one of the following values: |
emilmont | 77:869cf507173a | 1936 | * @arg ETH_PMT_FLAG_WUFFRPR : Wake-Up Frame Filter Register Pointer Reset |
emilmont | 77:869cf507173a | 1937 | * @arg ETH_PMT_FLAG_WUFR : Wake-Up Frame Received |
emilmont | 77:869cf507173a | 1938 | * @arg ETH_PMT_FLAG_MPR : Magic Packet Received |
emilmont | 77:869cf507173a | 1939 | * @retval The new state of ETHERNET PMT Flag (SET or RESET). |
emilmont | 77:869cf507173a | 1940 | */ |
emilmont | 77:869cf507173a | 1941 | #define __HAL_ETH_GET_PMT_FLAG_STATUS(__HANDLE__, __FLAG__) (((__HANDLE__)->Instance->MACPMTCSR &( __FLAG__)) == ( __FLAG__)) |
emilmont | 77:869cf507173a | 1942 | |
emilmont | 77:869cf507173a | 1943 | /** |
emilmont | 77:869cf507173a | 1944 | * @brief Preset and Initialize the MMC counters to almost-full value: 0xFFFF_FFF0 (full - 16) |
emilmont | 77:869cf507173a | 1945 | * @param __HANDLE__: ETH Handle. |
emilmont | 77:869cf507173a | 1946 | * @retval None |
emilmont | 77:869cf507173a | 1947 | */ |
emilmont | 77:869cf507173a | 1948 | #define __HAL_ETH_MMC_COUNTER_FULL_PRESET(__HANDLE__) ((__HANDLE__)->Instance->MMCCR |= (ETH_MMCCR_MCFHP | ETH_MMCCR_MCP)) |
emilmont | 77:869cf507173a | 1949 | |
emilmont | 77:869cf507173a | 1950 | /** |
emilmont | 77:869cf507173a | 1951 | * @brief Preset and Initialize the MMC counters to almost-half value: 0x7FFF_FFF0 (half - 16) |
emilmont | 77:869cf507173a | 1952 | * @param __HANDLE__: ETH Handle. |
emilmont | 77:869cf507173a | 1953 | * @retval None |
emilmont | 77:869cf507173a | 1954 | */ |
emilmont | 77:869cf507173a | 1955 | #define __HAL_ETH_MMC_COUNTER_HALF_PRESET(__HANDLE__) do{(__HANDLE__)->Instance->MMCCR &= ~ETH_MMCCR_MCFHP;\ |
emilmont | 77:869cf507173a | 1956 | (__HANDLE__)->Instance->MMCCR |= ETH_MMCCR_MCP;} while (0) |
emilmont | 77:869cf507173a | 1957 | |
emilmont | 77:869cf507173a | 1958 | /** |
emilmont | 77:869cf507173a | 1959 | * @brief Enables the MMC Counter Freeze. |
emilmont | 77:869cf507173a | 1960 | * @param __HANDLE__: ETH Handle. |
emilmont | 77:869cf507173a | 1961 | * @retval None |
emilmont | 77:869cf507173a | 1962 | */ |
emilmont | 77:869cf507173a | 1963 | #define __HAL_ETH_MMC_COUNTER_FREEZE_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->MMCCR |= ETH_MMCCR_MCF) |
emilmont | 77:869cf507173a | 1964 | |
emilmont | 77:869cf507173a | 1965 | /** |
emilmont | 77:869cf507173a | 1966 | * @brief Disables the MMC Counter Freeze. |
emilmont | 77:869cf507173a | 1967 | * @param __HANDLE__: ETH Handle. |
emilmont | 77:869cf507173a | 1968 | * @retval None |
emilmont | 77:869cf507173a | 1969 | */ |
emilmont | 77:869cf507173a | 1970 | #define __HAL_ETH_MMC_COUNTER_FREEZE_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->MMCCR &= ~ETH_MMCCR_MCF) |
emilmont | 77:869cf507173a | 1971 | |
emilmont | 77:869cf507173a | 1972 | /** |
emilmont | 77:869cf507173a | 1973 | * @brief Enables the MMC Reset On Read. |
emilmont | 77:869cf507173a | 1974 | * @param __HANDLE__: ETH Handle. |
emilmont | 77:869cf507173a | 1975 | * @retval None |
emilmont | 77:869cf507173a | 1976 | */ |
emilmont | 77:869cf507173a | 1977 | #define __HAL_ETH_ETH_MMC_RESET_ONREAD_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->MMCCR |= ETH_MMCCR_ROR) |
emilmont | 77:869cf507173a | 1978 | |
emilmont | 77:869cf507173a | 1979 | /** |
emilmont | 77:869cf507173a | 1980 | * @brief Disables the MMC Reset On Read. |
emilmont | 77:869cf507173a | 1981 | * @param __HANDLE__: ETH Handle. |
emilmont | 77:869cf507173a | 1982 | * @retval None |
emilmont | 77:869cf507173a | 1983 | */ |
emilmont | 77:869cf507173a | 1984 | #define __HAL_ETH_ETH_MMC_RESET_ONREAD_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->MMCCR &= ~ETH_MMCCR_ROR) |
emilmont | 77:869cf507173a | 1985 | |
emilmont | 77:869cf507173a | 1986 | /** |
emilmont | 77:869cf507173a | 1987 | * @brief Enables the MMC Counter Stop Rollover. |
emilmont | 77:869cf507173a | 1988 | * @param __HANDLE__: ETH Handle. |
emilmont | 77:869cf507173a | 1989 | * @retval None |
emilmont | 77:869cf507173a | 1990 | */ |
emilmont | 77:869cf507173a | 1991 | #define __HAL_ETH_ETH_MMC_COUNTER_ROLLOVER_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->MMCCR &= ~ETH_MMCCR_CSR) |
emilmont | 77:869cf507173a | 1992 | |
emilmont | 77:869cf507173a | 1993 | /** |
emilmont | 77:869cf507173a | 1994 | * @brief Disables the MMC Counter Stop Rollover. |
emilmont | 77:869cf507173a | 1995 | * @param __HANDLE__: ETH Handle. |
emilmont | 77:869cf507173a | 1996 | * @retval None |
emilmont | 77:869cf507173a | 1997 | */ |
emilmont | 77:869cf507173a | 1998 | #define __HAL_ETH_ETH_MMC_COUNTER_ROLLOVER_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->MMCCR |= ETH_MMCCR_CSR) |
emilmont | 77:869cf507173a | 1999 | |
emilmont | 77:869cf507173a | 2000 | /** |
emilmont | 77:869cf507173a | 2001 | * @brief Resets the MMC Counters. |
emilmont | 77:869cf507173a | 2002 | * @param __HANDLE__: ETH Handle. |
emilmont | 77:869cf507173a | 2003 | * @retval None |
emilmont | 77:869cf507173a | 2004 | */ |
emilmont | 77:869cf507173a | 2005 | #define __HAL_ETH_MMC_COUNTERS_RESET(__HANDLE__) ((__HANDLE__)->Instance->MMCCR |= ETH_MMCCR_CR) |
emilmont | 77:869cf507173a | 2006 | |
emilmont | 77:869cf507173a | 2007 | /** |
emilmont | 77:869cf507173a | 2008 | * @brief Enables the specified ETHERNET MMC Rx interrupts. |
emilmont | 77:869cf507173a | 2009 | * @param __HANDLE__: ETH Handle. |
emilmont | 77:869cf507173a | 2010 | * @param __INTERRUPT__: specifies the ETHERNET MMC interrupt sources to be enabled or disabled. |
emilmont | 77:869cf507173a | 2011 | * This parameter can be one of the following values: |
emilmont | 77:869cf507173a | 2012 | * @arg ETH_MMC_IT_RGUF : When Rx good unicast frames counter reaches half the maximum value |
emilmont | 77:869cf507173a | 2013 | * @arg ETH_MMC_IT_RFAE : When Rx alignment error counter reaches half the maximum value |
emilmont | 77:869cf507173a | 2014 | * @arg ETH_MMC_IT_RFCE : When Rx crc error counter reaches half the maximum value |
emilmont | 77:869cf507173a | 2015 | * @retval None |
emilmont | 77:869cf507173a | 2016 | */ |
emilmont | 77:869cf507173a | 2017 | #define __HAL_ETH_MMC_RX_IT_ENABLE(__HANDLE__, __INTERRUPT__) (__HANDLE__)->Instance->MMCRIMR &= ~((__INTERRUPT__) & 0xEFFFFFFF) |
emilmont | 77:869cf507173a | 2018 | /** |
emilmont | 77:869cf507173a | 2019 | * @brief Disables the specified ETHERNET MMC Rx interrupts. |
emilmont | 77:869cf507173a | 2020 | * @param __HANDLE__: ETH Handle. |
emilmont | 77:869cf507173a | 2021 | * @param __INTERRUPT__: specifies the ETHERNET MMC interrupt sources to be enabled or disabled. |
emilmont | 77:869cf507173a | 2022 | * This parameter can be one of the following values: |
emilmont | 77:869cf507173a | 2023 | * @arg ETH_MMC_IT_RGUF : When Rx good unicast frames counter reaches half the maximum value |
emilmont | 77:869cf507173a | 2024 | * @arg ETH_MMC_IT_RFAE : When Rx alignment error counter reaches half the maximum value |
emilmont | 77:869cf507173a | 2025 | * @arg ETH_MMC_IT_RFCE : When Rx crc error counter reaches half the maximum value |
emilmont | 77:869cf507173a | 2026 | * @retval None |
emilmont | 77:869cf507173a | 2027 | */ |
emilmont | 77:869cf507173a | 2028 | #define __HAL_ETH_MMC_RX_IT_DISABLE(__HANDLE__, __INTERRUPT__) (__HANDLE__)->Instance->MMCRIMR |= ((__INTERRUPT__) & 0xEFFFFFFF) |
emilmont | 77:869cf507173a | 2029 | /** |
emilmont | 77:869cf507173a | 2030 | * @brief Enables the specified ETHERNET MMC Tx interrupts. |
emilmont | 77:869cf507173a | 2031 | * @param __HANDLE__: ETH Handle. |
emilmont | 77:869cf507173a | 2032 | * @param __INTERRUPT__: specifies the ETHERNET MMC interrupt sources to be enabled or disabled. |
emilmont | 77:869cf507173a | 2033 | * This parameter can be one of the following values: |
emilmont | 77:869cf507173a | 2034 | * @arg ETH_MMC_IT_TGF : When Tx good frame counter reaches half the maximum value |
emilmont | 77:869cf507173a | 2035 | * @arg ETH_MMC_IT_TGFMSC: When Tx good multi col counter reaches half the maximum value |
emilmont | 77:869cf507173a | 2036 | * @arg ETH_MMC_IT_TGFSC : When Tx good single col counter reaches half the maximum value |
emilmont | 77:869cf507173a | 2037 | * @retval None |
emilmont | 77:869cf507173a | 2038 | */ |
emilmont | 77:869cf507173a | 2039 | #define __HAL_ETH_MMC_TX_IT_ENABLE(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->MMCRIMR &= ~ (__INTERRUPT__)) |
emilmont | 77:869cf507173a | 2040 | |
emilmont | 77:869cf507173a | 2041 | /** |
emilmont | 77:869cf507173a | 2042 | * @brief Disables the specified ETHERNET MMC Tx interrupts. |
emilmont | 77:869cf507173a | 2043 | * @param __HANDLE__: ETH Handle. |
emilmont | 77:869cf507173a | 2044 | * @param __INTERRUPT__: specifies the ETHERNET MMC interrupt sources to be enabled or disabled. |
emilmont | 77:869cf507173a | 2045 | * This parameter can be one of the following values: |
emilmont | 77:869cf507173a | 2046 | * @arg ETH_MMC_IT_TGF : When Tx good frame counter reaches half the maximum value |
emilmont | 77:869cf507173a | 2047 | * @arg ETH_MMC_IT_TGFMSC: When Tx good multi col counter reaches half the maximum value |
emilmont | 77:869cf507173a | 2048 | * @arg ETH_MMC_IT_TGFSC : When Tx good single col counter reaches half the maximum value |
emilmont | 77:869cf507173a | 2049 | * @retval None |
emilmont | 77:869cf507173a | 2050 | */ |
Kojto | 99:dbbf35b96557 | 2051 | #define __HAL_ETH_MMC_TX_IT_DISABLE(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->MMCRIMR |= (__INTERRUPT__)) |
Kojto | 99:dbbf35b96557 | 2052 | |
Kojto | 99:dbbf35b96557 | 2053 | /** |
Kojto | 99:dbbf35b96557 | 2054 | * @brief Enables the ETH External interrupt line. |
Kojto | 99:dbbf35b96557 | 2055 | * @retval None |
Kojto | 99:dbbf35b96557 | 2056 | */ |
Kojto | 99:dbbf35b96557 | 2057 | #define __HAL_ETH_WAKEUP_EXTI_ENABLE_IT() EXTI->IMR |= (ETH_EXTI_LINE_WAKEUP) |
Kojto | 99:dbbf35b96557 | 2058 | |
Kojto | 99:dbbf35b96557 | 2059 | /** |
Kojto | 99:dbbf35b96557 | 2060 | * @brief Disables the ETH External interrupt line. |
Kojto | 99:dbbf35b96557 | 2061 | * @retval None |
Kojto | 99:dbbf35b96557 | 2062 | */ |
Kojto | 99:dbbf35b96557 | 2063 | #define __HAL_ETH_WAKEUP_EXTI_DISABLE_IT() EXTI->IMR &= ~(ETH_EXTI_LINE_WAKEUP) |
Kojto | 99:dbbf35b96557 | 2064 | |
Kojto | 99:dbbf35b96557 | 2065 | /** |
Kojto | 99:dbbf35b96557 | 2066 | * @brief Enable event on ETH External event line. |
Kojto | 99:dbbf35b96557 | 2067 | * @retval None. |
Kojto | 99:dbbf35b96557 | 2068 | */ |
Kojto | 99:dbbf35b96557 | 2069 | #define __HAL_ETH_WAKEUP_EXTI_ENABLE_EVENT() EXTI->EMR |= (ETH_EXTI_LINE_WAKEUP) |
Kojto | 99:dbbf35b96557 | 2070 | |
Kojto | 99:dbbf35b96557 | 2071 | /** |
Kojto | 99:dbbf35b96557 | 2072 | * @brief Disable event on ETH External event line |
Kojto | 99:dbbf35b96557 | 2073 | * @retval None. |
Kojto | 99:dbbf35b96557 | 2074 | */ |
Kojto | 99:dbbf35b96557 | 2075 | #define __HAL_ETH_WAKEUP_EXTI_DISABLE_EVENT() EXTI->EMR &= ~(ETH_EXTI_LINE_WAKEUP) |
Kojto | 99:dbbf35b96557 | 2076 | |
Kojto | 99:dbbf35b96557 | 2077 | /** |
Kojto | 99:dbbf35b96557 | 2078 | * @brief Get flag of the ETH External interrupt line. |
Kojto | 99:dbbf35b96557 | 2079 | * @retval None |
Kojto | 99:dbbf35b96557 | 2080 | */ |
Kojto | 99:dbbf35b96557 | 2081 | #define __HAL_ETH_WAKEUP_EXTI_GET_FLAG() EXTI->PR & (ETH_EXTI_LINE_WAKEUP) |
Kojto | 99:dbbf35b96557 | 2082 | |
Kojto | 99:dbbf35b96557 | 2083 | /** |
Kojto | 99:dbbf35b96557 | 2084 | * @brief Clear flag of the ETH External interrupt line. |
Kojto | 99:dbbf35b96557 | 2085 | * @retval None |
Kojto | 99:dbbf35b96557 | 2086 | */ |
Kojto | 99:dbbf35b96557 | 2087 | #define __HAL_ETH_WAKEUP_EXTI_CLEAR_FLAG() EXTI->PR = (ETH_EXTI_LINE_WAKEUP) |
emilmont | 77:869cf507173a | 2088 | |
Kojto | 99:dbbf35b96557 | 2089 | /** |
Kojto | 99:dbbf35b96557 | 2090 | * @brief Enables rising edge trigger to the ETH External interrupt line. |
Kojto | 99:dbbf35b96557 | 2091 | * @retval None |
Kojto | 99:dbbf35b96557 | 2092 | */ |
Kojto | 99:dbbf35b96557 | 2093 | #define __HAL_ETH_WAKEUP_EXTI_ENABLE_RISING_EDGE_TRIGGER() EXTI->RTSR |= ETH_EXTI_LINE_WAKEUP |
Kojto | 99:dbbf35b96557 | 2094 | |
Kojto | 99:dbbf35b96557 | 2095 | /** |
Kojto | 99:dbbf35b96557 | 2096 | * @brief Disables the rising edge trigger to the ETH External interrupt line. |
Kojto | 99:dbbf35b96557 | 2097 | * @retval None |
Kojto | 99:dbbf35b96557 | 2098 | */ |
Kojto | 99:dbbf35b96557 | 2099 | #define __HAL_ETH_WAKEUP_EXTI_DISABLE_RISING_EDGE_TRIGGER() EXTI->RTSR &= ~(ETH_EXTI_LINE_WAKEUP) |
Kojto | 99:dbbf35b96557 | 2100 | |
Kojto | 99:dbbf35b96557 | 2101 | /** |
Kojto | 99:dbbf35b96557 | 2102 | * @brief Enables falling edge trigger to the ETH External interrupt line. |
Kojto | 99:dbbf35b96557 | 2103 | * @retval None |
Kojto | 99:dbbf35b96557 | 2104 | */ |
Kojto | 99:dbbf35b96557 | 2105 | #define __HAL_ETH_WAKEUP_EXTI_ENABLE_FALLING_EDGE_TRIGGER() EXTI->FTSR |= (ETH_EXTI_LINE_WAKEUP) |
Kojto | 99:dbbf35b96557 | 2106 | |
Kojto | 99:dbbf35b96557 | 2107 | /** |
Kojto | 99:dbbf35b96557 | 2108 | * @brief Disables falling edge trigger to the ETH External interrupt line. |
Kojto | 99:dbbf35b96557 | 2109 | * @retval None |
Kojto | 99:dbbf35b96557 | 2110 | */ |
Kojto | 99:dbbf35b96557 | 2111 | #define __HAL_ETH_WAKEUP_EXTI_DISABLE_FALLING_EDGE_TRIGGER() EXTI->FTSR &= ~(ETH_EXTI_LINE_WAKEUP) |
Kojto | 99:dbbf35b96557 | 2112 | |
Kojto | 99:dbbf35b96557 | 2113 | /** |
Kojto | 99:dbbf35b96557 | 2114 | * @brief Enables rising/falling edge trigger to the ETH External interrupt line. |
Kojto | 99:dbbf35b96557 | 2115 | * @retval None |
Kojto | 99:dbbf35b96557 | 2116 | */ |
Kojto | 99:dbbf35b96557 | 2117 | #define __HAL_ETH_WAKEUP_EXTI_ENABLE_FALLINGRISING_TRIGGER() EXTI->RTSR |= ETH_EXTI_LINE_WAKEUP;\ |
Kojto | 99:dbbf35b96557 | 2118 | EXTI->FTSR |= ETH_EXTI_LINE_WAKEUP |
Kojto | 99:dbbf35b96557 | 2119 | |
Kojto | 99:dbbf35b96557 | 2120 | /** |
Kojto | 99:dbbf35b96557 | 2121 | * @brief Disables rising/falling edge trigger to the ETH External interrupt line. |
Kojto | 99:dbbf35b96557 | 2122 | * @retval None |
Kojto | 99:dbbf35b96557 | 2123 | */ |
Kojto | 99:dbbf35b96557 | 2124 | #define __HAL_ETH_WAKEUP_EXTI_DISABLE_FALLINGRISING_TRIGGER() EXTI->RTSR &= ~(ETH_EXTI_LINE_WAKEUP);\ |
Kojto | 99:dbbf35b96557 | 2125 | EXTI->FTSR &= ~(ETH_EXTI_LINE_WAKEUP) |
Kojto | 99:dbbf35b96557 | 2126 | |
Kojto | 99:dbbf35b96557 | 2127 | /** |
Kojto | 99:dbbf35b96557 | 2128 | * @brief Generate a Software interrupt on selected EXTI line. |
Kojto | 99:dbbf35b96557 | 2129 | * @retval None. |
Kojto | 99:dbbf35b96557 | 2130 | */ |
Kojto | 99:dbbf35b96557 | 2131 | #define __HAL_ETH_WAKEUP_EXTI_GENERATE_SWIT() EXTI->SWIER|= ETH_EXTI_LINE_WAKEUP |
emilmont | 77:869cf507173a | 2132 | |
Kojto | 90:cb3d968589d8 | 2133 | /** |
Kojto | 90:cb3d968589d8 | 2134 | * @} |
Kojto | 90:cb3d968589d8 | 2135 | */ |
emilmont | 77:869cf507173a | 2136 | /* Exported functions --------------------------------------------------------*/ |
emilmont | 77:869cf507173a | 2137 | |
Kojto | 99:dbbf35b96557 | 2138 | /** @addtogroup ETH_Exported_Functions |
Kojto | 99:dbbf35b96557 | 2139 | * @{ |
Kojto | 99:dbbf35b96557 | 2140 | */ |
Kojto | 99:dbbf35b96557 | 2141 | |
emilmont | 77:869cf507173a | 2142 | /* Initialization and de-initialization functions ****************************/ |
Kojto | 99:dbbf35b96557 | 2143 | |
Kojto | 99:dbbf35b96557 | 2144 | /** @addtogroup ETH_Exported_Functions_Group1 |
Kojto | 99:dbbf35b96557 | 2145 | * @{ |
Kojto | 99:dbbf35b96557 | 2146 | */ |
emilmont | 77:869cf507173a | 2147 | HAL_StatusTypeDef HAL_ETH_Init(ETH_HandleTypeDef *heth); |
emilmont | 77:869cf507173a | 2148 | HAL_StatusTypeDef HAL_ETH_DeInit(ETH_HandleTypeDef *heth); |
bogdanm | 81:7d30d6019079 | 2149 | void HAL_ETH_MspInit(ETH_HandleTypeDef *heth); |
bogdanm | 81:7d30d6019079 | 2150 | void HAL_ETH_MspDeInit(ETH_HandleTypeDef *heth); |
emilmont | 77:869cf507173a | 2151 | HAL_StatusTypeDef HAL_ETH_DMATxDescListInit(ETH_HandleTypeDef *heth, ETH_DMADescTypeDef *DMATxDescTab, uint8_t* TxBuff, uint32_t TxBuffCount); |
emilmont | 77:869cf507173a | 2152 | HAL_StatusTypeDef HAL_ETH_DMARxDescListInit(ETH_HandleTypeDef *heth, ETH_DMADescTypeDef *DMARxDescTab, uint8_t *RxBuff, uint32_t RxBuffCount); |
emilmont | 77:869cf507173a | 2153 | |
Kojto | 99:dbbf35b96557 | 2154 | /** |
Kojto | 99:dbbf35b96557 | 2155 | * @} |
Kojto | 99:dbbf35b96557 | 2156 | */ |
emilmont | 77:869cf507173a | 2157 | /* IO operation functions ****************************************************/ |
Kojto | 99:dbbf35b96557 | 2158 | |
Kojto | 99:dbbf35b96557 | 2159 | /** @addtogroup ETH_Exported_Functions_Group2 |
Kojto | 99:dbbf35b96557 | 2160 | * @{ |
Kojto | 99:dbbf35b96557 | 2161 | */ |
emilmont | 77:869cf507173a | 2162 | HAL_StatusTypeDef HAL_ETH_TransmitFrame(ETH_HandleTypeDef *heth, uint32_t FrameLength); |
emilmont | 77:869cf507173a | 2163 | HAL_StatusTypeDef HAL_ETH_GetReceivedFrame(ETH_HandleTypeDef *heth); |
Kojto | 99:dbbf35b96557 | 2164 | /* Communication with PHY functions*/ |
Kojto | 99:dbbf35b96557 | 2165 | HAL_StatusTypeDef HAL_ETH_ReadPHYRegister(ETH_HandleTypeDef *heth, uint16_t PHYReg, uint32_t *RegValue); |
Kojto | 99:dbbf35b96557 | 2166 | HAL_StatusTypeDef HAL_ETH_WritePHYRegister(ETH_HandleTypeDef *heth, uint16_t PHYReg, uint32_t RegValue); |
Kojto | 99:dbbf35b96557 | 2167 | /* Non-Blocking mode: Interrupt */ |
emilmont | 77:869cf507173a | 2168 | HAL_StatusTypeDef HAL_ETH_GetReceivedFrame_IT(ETH_HandleTypeDef *heth); |
emilmont | 77:869cf507173a | 2169 | void HAL_ETH_IRQHandler(ETH_HandleTypeDef *heth); |
Kojto | 99:dbbf35b96557 | 2170 | /* Callback in non blocking modes (Interrupt) */ |
bogdanm | 81:7d30d6019079 | 2171 | void HAL_ETH_TxCpltCallback(ETH_HandleTypeDef *heth); |
bogdanm | 81:7d30d6019079 | 2172 | void HAL_ETH_RxCpltCallback(ETH_HandleTypeDef *heth); |
bogdanm | 81:7d30d6019079 | 2173 | void HAL_ETH_ErrorCallback(ETH_HandleTypeDef *heth); |
Kojto | 99:dbbf35b96557 | 2174 | /** |
Kojto | 99:dbbf35b96557 | 2175 | * @} |
Kojto | 99:dbbf35b96557 | 2176 | */ |
emilmont | 77:869cf507173a | 2177 | |
emilmont | 77:869cf507173a | 2178 | /* Peripheral Control functions **********************************************/ |
Kojto | 99:dbbf35b96557 | 2179 | |
Kojto | 99:dbbf35b96557 | 2180 | /** @addtogroup ETH_Exported_Functions_Group3 |
Kojto | 99:dbbf35b96557 | 2181 | * @{ |
Kojto | 99:dbbf35b96557 | 2182 | */ |
Kojto | 99:dbbf35b96557 | 2183 | |
emilmont | 77:869cf507173a | 2184 | HAL_StatusTypeDef HAL_ETH_Start(ETH_HandleTypeDef *heth); |
emilmont | 77:869cf507173a | 2185 | HAL_StatusTypeDef HAL_ETH_Stop(ETH_HandleTypeDef *heth); |
emilmont | 77:869cf507173a | 2186 | HAL_StatusTypeDef HAL_ETH_ConfigMAC(ETH_HandleTypeDef *heth, ETH_MACInitTypeDef *macconf); |
emilmont | 77:869cf507173a | 2187 | HAL_StatusTypeDef HAL_ETH_ConfigDMA(ETH_HandleTypeDef *heth, ETH_DMAInitTypeDef *dmaconf); |
emilmont | 77:869cf507173a | 2188 | /** |
emilmont | 77:869cf507173a | 2189 | * @} |
emilmont | 77:869cf507173a | 2190 | */ |
emilmont | 77:869cf507173a | 2191 | |
Kojto | 99:dbbf35b96557 | 2192 | /* Peripheral State functions ************************************************/ |
Kojto | 99:dbbf35b96557 | 2193 | |
Kojto | 99:dbbf35b96557 | 2194 | /** @addtogroup ETH_Exported_Functions_Group4 |
Kojto | 99:dbbf35b96557 | 2195 | * @{ |
Kojto | 99:dbbf35b96557 | 2196 | */ |
Kojto | 99:dbbf35b96557 | 2197 | HAL_ETH_StateTypeDef HAL_ETH_GetState(ETH_HandleTypeDef *heth); |
Kojto | 99:dbbf35b96557 | 2198 | /** |
Kojto | 99:dbbf35b96557 | 2199 | * @} |
Kojto | 99:dbbf35b96557 | 2200 | */ |
Kojto | 99:dbbf35b96557 | 2201 | |
emilmont | 77:869cf507173a | 2202 | /** |
emilmont | 77:869cf507173a | 2203 | * @} |
Kojto | 99:dbbf35b96557 | 2204 | */ |
Kojto | 99:dbbf35b96557 | 2205 | |
Kojto | 99:dbbf35b96557 | 2206 | /** |
Kojto | 99:dbbf35b96557 | 2207 | * @} |
Kojto | 99:dbbf35b96557 | 2208 | */ |
Kojto | 99:dbbf35b96557 | 2209 | |
Kojto | 99:dbbf35b96557 | 2210 | /** |
Kojto | 99:dbbf35b96557 | 2211 | * @} |
Kojto | 99:dbbf35b96557 | 2212 | */ |
Kojto | 99:dbbf35b96557 | 2213 | |
Kojto | 99:dbbf35b96557 | 2214 | #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx || STM32F427xx || STM32F437xx || STM32F429xx || STM32F439xx */ |
emilmont | 77:869cf507173a | 2215 | |
emilmont | 77:869cf507173a | 2216 | #ifdef __cplusplus |
emilmont | 77:869cf507173a | 2217 | } |
emilmont | 77:869cf507173a | 2218 | #endif |
emilmont | 77:869cf507173a | 2219 | |
emilmont | 77:869cf507173a | 2220 | #endif /* __STM32F4xx_HAL_ETH_H */ |
emilmont | 77:869cf507173a | 2221 | |
emilmont | 77:869cf507173a | 2222 | |
emilmont | 77:869cf507173a | 2223 | /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ |