meh

Fork of mbed by mbed official

Committer:
Kojto
Date:
Wed May 13 08:08:21 2015 +0200
Revision:
99:dbbf35b96557
Parent:
92:4fc01daae5a5
Child:
106:ba1f97679dad
Release 99 of the mbed library

Changes:
- new targets - MAXWSNENV, DISCO_L053C8
- STM32F4xx - ST Cube driver
- KSDK mcu - SPI timing fix
- Nordic - update to softdevice s130

Who changed what in which revision?

UserRevisionLine numberNew contents of line
bogdanm 92:4fc01daae5a5 1 /**
bogdanm 92:4fc01daae5a5 2 ******************************************************************************
bogdanm 92:4fc01daae5a5 3 * @file stm32f4xx_hal_adc.h
bogdanm 92:4fc01daae5a5 4 * @author MCD Application Team
Kojto 99:dbbf35b96557 5 * @version V1.3.0
Kojto 99:dbbf35b96557 6 * @date 09-March-2015
bogdanm 92:4fc01daae5a5 7 * @brief Header file of ADC HAL extension module.
bogdanm 92:4fc01daae5a5 8 ******************************************************************************
bogdanm 92:4fc01daae5a5 9 * @attention
bogdanm 92:4fc01daae5a5 10 *
Kojto 99:dbbf35b96557 11 * <h2><center>&copy; COPYRIGHT(c) 2015 STMicroelectronics</center></h2>
bogdanm 92:4fc01daae5a5 12 *
bogdanm 92:4fc01daae5a5 13 * Redistribution and use in source and binary forms, with or without modification,
bogdanm 92:4fc01daae5a5 14 * are permitted provided that the following conditions are met:
bogdanm 92:4fc01daae5a5 15 * 1. Redistributions of source code must retain the above copyright notice,
bogdanm 92:4fc01daae5a5 16 * this list of conditions and the following disclaimer.
bogdanm 92:4fc01daae5a5 17 * 2. Redistributions in binary form must reproduce the above copyright notice,
bogdanm 92:4fc01daae5a5 18 * this list of conditions and the following disclaimer in the documentation
bogdanm 92:4fc01daae5a5 19 * and/or other materials provided with the distribution.
bogdanm 92:4fc01daae5a5 20 * 3. Neither the name of STMicroelectronics nor the names of its contributors
bogdanm 92:4fc01daae5a5 21 * may be used to endorse or promote products derived from this software
bogdanm 92:4fc01daae5a5 22 * without specific prior written permission.
bogdanm 92:4fc01daae5a5 23 *
bogdanm 92:4fc01daae5a5 24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
bogdanm 92:4fc01daae5a5 25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
bogdanm 92:4fc01daae5a5 26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
bogdanm 92:4fc01daae5a5 27 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
bogdanm 92:4fc01daae5a5 28 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
bogdanm 92:4fc01daae5a5 29 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
bogdanm 92:4fc01daae5a5 30 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
bogdanm 92:4fc01daae5a5 31 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
bogdanm 92:4fc01daae5a5 32 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
bogdanm 92:4fc01daae5a5 33 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
bogdanm 92:4fc01daae5a5 34 *
bogdanm 92:4fc01daae5a5 35 ******************************************************************************
bogdanm 92:4fc01daae5a5 36 */
bogdanm 92:4fc01daae5a5 37
bogdanm 92:4fc01daae5a5 38 /* Define to prevent recursive inclusion -------------------------------------*/
bogdanm 92:4fc01daae5a5 39 #ifndef __STM32F4xx_ADC_H
bogdanm 92:4fc01daae5a5 40 #define __STM32F4xx_ADC_H
bogdanm 92:4fc01daae5a5 41
bogdanm 92:4fc01daae5a5 42 #ifdef __cplusplus
bogdanm 92:4fc01daae5a5 43 extern "C" {
bogdanm 92:4fc01daae5a5 44 #endif
bogdanm 92:4fc01daae5a5 45
bogdanm 92:4fc01daae5a5 46 /* Includes ------------------------------------------------------------------*/
bogdanm 92:4fc01daae5a5 47 #include "stm32f4xx_hal_def.h"
bogdanm 92:4fc01daae5a5 48
bogdanm 92:4fc01daae5a5 49 /** @addtogroup STM32F4xx_HAL_Driver
bogdanm 92:4fc01daae5a5 50 * @{
bogdanm 92:4fc01daae5a5 51 */
bogdanm 92:4fc01daae5a5 52
bogdanm 92:4fc01daae5a5 53 /** @addtogroup ADC
bogdanm 92:4fc01daae5a5 54 * @{
bogdanm 92:4fc01daae5a5 55 */
bogdanm 92:4fc01daae5a5 56
bogdanm 92:4fc01daae5a5 57 /* Exported types ------------------------------------------------------------*/
Kojto 99:dbbf35b96557 58 /** @defgroup ADC_Exported_Types ADC Exported Types
Kojto 99:dbbf35b96557 59 * @{
Kojto 99:dbbf35b96557 60 */
bogdanm 92:4fc01daae5a5 61
bogdanm 92:4fc01daae5a5 62 /**
Kojto 99:dbbf35b96557 63 * @brief HAL State structures definition
bogdanm 92:4fc01daae5a5 64 */
bogdanm 92:4fc01daae5a5 65 typedef enum
bogdanm 92:4fc01daae5a5 66 {
bogdanm 92:4fc01daae5a5 67 HAL_ADC_STATE_RESET = 0x00, /*!< ADC not yet initialized or disabled */
bogdanm 92:4fc01daae5a5 68 HAL_ADC_STATE_READY = 0x01, /*!< ADC peripheral ready for use */
bogdanm 92:4fc01daae5a5 69 HAL_ADC_STATE_BUSY = 0x02, /*!< An internal process is ongoing */
bogdanm 92:4fc01daae5a5 70 HAL_ADC_STATE_BUSY_REG = 0x12, /*!< Regular conversion is ongoing */
bogdanm 92:4fc01daae5a5 71 HAL_ADC_STATE_BUSY_INJ = 0x22, /*!< Injected conversion is ongoing */
bogdanm 92:4fc01daae5a5 72 HAL_ADC_STATE_BUSY_INJ_REG = 0x32, /*!< Injected and regular conversion are ongoing */
bogdanm 92:4fc01daae5a5 73 HAL_ADC_STATE_TIMEOUT = 0x03, /*!< Timeout state */
bogdanm 92:4fc01daae5a5 74 HAL_ADC_STATE_ERROR = 0x04, /*!< ADC state error */
bogdanm 92:4fc01daae5a5 75 HAL_ADC_STATE_EOC = 0x05, /*!< Conversion is completed */
bogdanm 92:4fc01daae5a5 76 HAL_ADC_STATE_EOC_REG = 0x15, /*!< Regular conversion is completed */
bogdanm 92:4fc01daae5a5 77 HAL_ADC_STATE_EOC_INJ = 0x25, /*!< Injected conversion is completed */
bogdanm 92:4fc01daae5a5 78 HAL_ADC_STATE_EOC_INJ_REG = 0x35, /*!< Injected and regular conversion are completed */
bogdanm 92:4fc01daae5a5 79 HAL_ADC_STATE_AWD = 0x06 /*!< ADC state analog watchdog */
bogdanm 92:4fc01daae5a5 80
bogdanm 92:4fc01daae5a5 81 }HAL_ADC_StateTypeDef;
bogdanm 92:4fc01daae5a5 82
bogdanm 92:4fc01daae5a5 83 /**
Kojto 99:dbbf35b96557 84 * @brief ADC Init structure definition
bogdanm 92:4fc01daae5a5 85 */
bogdanm 92:4fc01daae5a5 86 typedef struct
bogdanm 92:4fc01daae5a5 87 {
bogdanm 92:4fc01daae5a5 88 uint32_t ClockPrescaler; /*!< Select the frequency of the clock to the ADC. The clock is common for
bogdanm 92:4fc01daae5a5 89 all the ADCs.
bogdanm 92:4fc01daae5a5 90 This parameter can be a value of @ref ADC_ClockPrescaler */
bogdanm 92:4fc01daae5a5 91 uint32_t Resolution; /*!< Configures the ADC resolution dual mode.
bogdanm 92:4fc01daae5a5 92 This parameter can be a value of @ref ADC_Resolution */
bogdanm 92:4fc01daae5a5 93 uint32_t DataAlign; /*!< Specifies whether the ADC data alignment is left or right.
bogdanm 92:4fc01daae5a5 94 This parameter can be a value of @ref ADC_data_align */
bogdanm 92:4fc01daae5a5 95 uint32_t ScanConvMode; /*!< Specifies whether the conversion is performed in Scan (multi channels) or
bogdanm 92:4fc01daae5a5 96 Single (one channel) mode.
bogdanm 92:4fc01daae5a5 97 This parameter can be set to ENABLE or DISABLE */
bogdanm 92:4fc01daae5a5 98 uint32_t EOCSelection; /*!< Specifies whether the EOC flag is set
bogdanm 92:4fc01daae5a5 99 at the end of single channel conversion or at the end of all conversions.
bogdanm 92:4fc01daae5a5 100 This parameter can be a value of @ref ADC_EOCSelection */
bogdanm 92:4fc01daae5a5 101 uint32_t ContinuousConvMode; /*!< Specifies whether the conversion is performed in Continuous or Single mode.
bogdanm 92:4fc01daae5a5 102 This parameter can be set to ENABLE or DISABLE. */
bogdanm 92:4fc01daae5a5 103 uint32_t DMAContinuousRequests; /*!< Specifies whether the DMA requests is performed in Continuous or in Single mode.
bogdanm 92:4fc01daae5a5 104 This parameter can be set to ENABLE or DISABLE. */
bogdanm 92:4fc01daae5a5 105 uint32_t NbrOfConversion; /*!< Specifies the number of ADC conversions that will be done using the sequencer for
bogdanm 92:4fc01daae5a5 106 regular channel group.
bogdanm 92:4fc01daae5a5 107 This parameter must be a number between Min_Data = 1 and Max_Data = 16. */
bogdanm 92:4fc01daae5a5 108 uint32_t DiscontinuousConvMode; /*!< Specifies whether the conversion is performed in Discontinuous or not
bogdanm 92:4fc01daae5a5 109 for regular channels.
bogdanm 92:4fc01daae5a5 110 This parameter can be set to ENABLE or DISABLE. */
bogdanm 92:4fc01daae5a5 111 uint32_t NbrOfDiscConversion; /*!< Specifies the number of ADC discontinuous conversions that will be done
bogdanm 92:4fc01daae5a5 112 using the sequencer for regular channel group.
bogdanm 92:4fc01daae5a5 113 This parameter must be a number between Min_Data = 1 and Max_Data = 8. */
Kojto 99:dbbf35b96557 114 uint32_t ExternalTrigConv; /*!< Selects the external event used to trigger the conversion start of regular group.
Kojto 99:dbbf35b96557 115 If set to ADC_SOFTWARE_START, external triggers are disabled.
Kojto 99:dbbf35b96557 116 This parameter can be a value of @ref ADC_External_trigger_Source_Regular
Kojto 99:dbbf35b96557 117 Note: This parameter can be modified only if there is no conversion is ongoing. */
Kojto 99:dbbf35b96557 118 uint32_t ExternalTrigConvEdge; /*!< Selects the external trigger edge of regular group.
Kojto 99:dbbf35b96557 119 If trigger is set to ADC_SOFTWARE_START, this parameter is discarded.
Kojto 99:dbbf35b96557 120 This parameter can be a value of @ref ADC_External_trigger_edge_Regular
Kojto 99:dbbf35b96557 121 Note: This parameter can be modified only if there is no conversion is ongoing. */
bogdanm 92:4fc01daae5a5 122 }ADC_InitTypeDef;
bogdanm 92:4fc01daae5a5 123
bogdanm 92:4fc01daae5a5 124 /**
Kojto 99:dbbf35b96557 125 * @brief ADC handle Structure definition
bogdanm 92:4fc01daae5a5 126 */
bogdanm 92:4fc01daae5a5 127 typedef struct
bogdanm 92:4fc01daae5a5 128 {
bogdanm 92:4fc01daae5a5 129 ADC_TypeDef *Instance; /*!< Register base address */
bogdanm 92:4fc01daae5a5 130
bogdanm 92:4fc01daae5a5 131 ADC_InitTypeDef Init; /*!< ADC required parameters */
bogdanm 92:4fc01daae5a5 132
bogdanm 92:4fc01daae5a5 133 __IO uint32_t NbrOfCurrentConversionRank; /*!< ADC number of current conversion rank */
bogdanm 92:4fc01daae5a5 134
bogdanm 92:4fc01daae5a5 135 DMA_HandleTypeDef *DMA_Handle; /*!< Pointer DMA Handler */
bogdanm 92:4fc01daae5a5 136
bogdanm 92:4fc01daae5a5 137 HAL_LockTypeDef Lock; /*!< ADC locking object */
bogdanm 92:4fc01daae5a5 138
bogdanm 92:4fc01daae5a5 139 __IO HAL_ADC_StateTypeDef State; /*!< ADC communication state */
bogdanm 92:4fc01daae5a5 140
bogdanm 92:4fc01daae5a5 141 __IO uint32_t ErrorCode; /*!< ADC Error code */
bogdanm 92:4fc01daae5a5 142 }ADC_HandleTypeDef;
bogdanm 92:4fc01daae5a5 143
bogdanm 92:4fc01daae5a5 144 /**
Kojto 99:dbbf35b96557 145 * @brief ADC Configuration regular Channel structure definition
bogdanm 92:4fc01daae5a5 146 */
bogdanm 92:4fc01daae5a5 147 typedef struct
bogdanm 92:4fc01daae5a5 148 {
bogdanm 92:4fc01daae5a5 149 uint32_t Channel; /*!< The ADC channel to configure.
bogdanm 92:4fc01daae5a5 150 This parameter can be a value of @ref ADC_channels */
bogdanm 92:4fc01daae5a5 151 uint32_t Rank; /*!< The rank in the regular group sequencer.
bogdanm 92:4fc01daae5a5 152 This parameter must be a number between Min_Data = 1 and Max_Data = 16 */
bogdanm 92:4fc01daae5a5 153 uint32_t SamplingTime; /*!< The sample time value to be set for the selected channel.
bogdanm 92:4fc01daae5a5 154 This parameter can be a value of @ref ADC_sampling_times */
bogdanm 92:4fc01daae5a5 155 uint32_t Offset; /*!< Reserved for future use, can be set to 0 */
bogdanm 92:4fc01daae5a5 156 }ADC_ChannelConfTypeDef;
bogdanm 92:4fc01daae5a5 157
bogdanm 92:4fc01daae5a5 158 /**
Kojto 99:dbbf35b96557 159 * @brief ADC Configuration multi-mode structure definition
bogdanm 92:4fc01daae5a5 160 */
bogdanm 92:4fc01daae5a5 161 typedef struct
bogdanm 92:4fc01daae5a5 162 {
bogdanm 92:4fc01daae5a5 163 uint32_t WatchdogMode; /*!< Configures the ADC analog watchdog mode.
bogdanm 92:4fc01daae5a5 164 This parameter can be a value of @ref ADC_analog_watchdog_selection */
bogdanm 92:4fc01daae5a5 165 uint32_t HighThreshold; /*!< Configures the ADC analog watchdog High threshold value.
bogdanm 92:4fc01daae5a5 166 This parameter must be a 12-bit value. */
bogdanm 92:4fc01daae5a5 167 uint32_t LowThreshold; /*!< Configures the ADC analog watchdog High threshold value.
bogdanm 92:4fc01daae5a5 168 This parameter must be a 12-bit value. */
bogdanm 92:4fc01daae5a5 169 uint32_t Channel; /*!< Configures ADC channel for the analog watchdog.
bogdanm 92:4fc01daae5a5 170 This parameter has an effect only if watchdog mode is configured on single channel
bogdanm 92:4fc01daae5a5 171 This parameter can be a value of @ref ADC_channels */
bogdanm 92:4fc01daae5a5 172 uint32_t ITMode; /*!< Specifies whether the analog watchdog is configured
bogdanm 92:4fc01daae5a5 173 is interrupt mode or in polling mode.
bogdanm 92:4fc01daae5a5 174 This parameter can be set to ENABLE or DISABLE */
bogdanm 92:4fc01daae5a5 175 uint32_t WatchdogNumber; /*!< Reserved for future use, can be set to 0 */
bogdanm 92:4fc01daae5a5 176 }ADC_AnalogWDGConfTypeDef;
Kojto 99:dbbf35b96557 177 /**
Kojto 99:dbbf35b96557 178 * @}
Kojto 99:dbbf35b96557 179 */
bogdanm 92:4fc01daae5a5 180
bogdanm 92:4fc01daae5a5 181 /* Exported constants --------------------------------------------------------*/
Kojto 99:dbbf35b96557 182 /** @defgroup ADC_Exported_Constants ADC Exported Constants
bogdanm 92:4fc01daae5a5 183 * @{
bogdanm 92:4fc01daae5a5 184 */
bogdanm 92:4fc01daae5a5 185
Kojto 99:dbbf35b96557 186 /** @defgroup ADC_Error_Code ADC Error Code
bogdanm 92:4fc01daae5a5 187 * @{
Kojto 99:dbbf35b96557 188 */
bogdanm 92:4fc01daae5a5 189 #define HAL_ADC_ERROR_NONE ((uint32_t)0x00) /*!< No error */
bogdanm 92:4fc01daae5a5 190 #define HAL_ADC_ERROR_OVR ((uint32_t)0x01) /*!< OVR error */
bogdanm 92:4fc01daae5a5 191 #define HAL_ADC_ERROR_DMA ((uint32_t)0x02) /*!< DMA transfer error */
bogdanm 92:4fc01daae5a5 192 /**
bogdanm 92:4fc01daae5a5 193 * @}
bogdanm 92:4fc01daae5a5 194 */
bogdanm 92:4fc01daae5a5 195
bogdanm 92:4fc01daae5a5 196
Kojto 99:dbbf35b96557 197 /** @defgroup ADC_ClockPrescaler ADC Clock Prescaler
bogdanm 92:4fc01daae5a5 198 * @{
bogdanm 92:4fc01daae5a5 199 */
bogdanm 92:4fc01daae5a5 200 #define ADC_CLOCKPRESCALER_PCLK_DIV2 ((uint32_t)0x00000000)
bogdanm 92:4fc01daae5a5 201 #define ADC_CLOCKPRESCALER_PCLK_DIV4 ((uint32_t)ADC_CCR_ADCPRE_0)
bogdanm 92:4fc01daae5a5 202 #define ADC_CLOCKPRESCALER_PCLK_DIV6 ((uint32_t)ADC_CCR_ADCPRE_1)
bogdanm 92:4fc01daae5a5 203 #define ADC_CLOCKPRESCALER_PCLK_DIV8 ((uint32_t)ADC_CCR_ADCPRE)
bogdanm 92:4fc01daae5a5 204 /**
bogdanm 92:4fc01daae5a5 205 * @}
bogdanm 92:4fc01daae5a5 206 */
bogdanm 92:4fc01daae5a5 207
Kojto 99:dbbf35b96557 208 /** @defgroup ADC_delay_between_2_sampling_phases ADC Delay Between 2 Sampling Phases
bogdanm 92:4fc01daae5a5 209 * @{
bogdanm 92:4fc01daae5a5 210 */
bogdanm 92:4fc01daae5a5 211 #define ADC_TWOSAMPLINGDELAY_5CYCLES ((uint32_t)0x00000000)
bogdanm 92:4fc01daae5a5 212 #define ADC_TWOSAMPLINGDELAY_6CYCLES ((uint32_t)ADC_CCR_DELAY_0)
bogdanm 92:4fc01daae5a5 213 #define ADC_TWOSAMPLINGDELAY_7CYCLES ((uint32_t)ADC_CCR_DELAY_1)
bogdanm 92:4fc01daae5a5 214 #define ADC_TWOSAMPLINGDELAY_8CYCLES ((uint32_t)(ADC_CCR_DELAY_1 | ADC_CCR_DELAY_0))
bogdanm 92:4fc01daae5a5 215 #define ADC_TWOSAMPLINGDELAY_9CYCLES ((uint32_t)ADC_CCR_DELAY_2)
bogdanm 92:4fc01daae5a5 216 #define ADC_TWOSAMPLINGDELAY_10CYCLES ((uint32_t)(ADC_CCR_DELAY_2 | ADC_CCR_DELAY_0))
bogdanm 92:4fc01daae5a5 217 #define ADC_TWOSAMPLINGDELAY_11CYCLES ((uint32_t)(ADC_CCR_DELAY_2 | ADC_CCR_DELAY_1))
bogdanm 92:4fc01daae5a5 218 #define ADC_TWOSAMPLINGDELAY_12CYCLES ((uint32_t)(ADC_CCR_DELAY_2 | ADC_CCR_DELAY_1 | ADC_CCR_DELAY_0))
bogdanm 92:4fc01daae5a5 219 #define ADC_TWOSAMPLINGDELAY_13CYCLES ((uint32_t)ADC_CCR_DELAY_3)
bogdanm 92:4fc01daae5a5 220 #define ADC_TWOSAMPLINGDELAY_14CYCLES ((uint32_t)(ADC_CCR_DELAY_3 | ADC_CCR_DELAY_0))
bogdanm 92:4fc01daae5a5 221 #define ADC_TWOSAMPLINGDELAY_15CYCLES ((uint32_t)(ADC_CCR_DELAY_3 | ADC_CCR_DELAY_1))
bogdanm 92:4fc01daae5a5 222 #define ADC_TWOSAMPLINGDELAY_16CYCLES ((uint32_t)(ADC_CCR_DELAY_3 | ADC_CCR_DELAY_1 | ADC_CCR_DELAY_0))
bogdanm 92:4fc01daae5a5 223 #define ADC_TWOSAMPLINGDELAY_17CYCLES ((uint32_t)(ADC_CCR_DELAY_3 | ADC_CCR_DELAY_2))
bogdanm 92:4fc01daae5a5 224 #define ADC_TWOSAMPLINGDELAY_18CYCLES ((uint32_t)(ADC_CCR_DELAY_3 | ADC_CCR_DELAY_2 | ADC_CCR_DELAY_0))
bogdanm 92:4fc01daae5a5 225 #define ADC_TWOSAMPLINGDELAY_19CYCLES ((uint32_t)(ADC_CCR_DELAY_3 | ADC_CCR_DELAY_2 | ADC_CCR_DELAY_1))
bogdanm 92:4fc01daae5a5 226 #define ADC_TWOSAMPLINGDELAY_20CYCLES ((uint32_t)ADC_CCR_DELAY)
bogdanm 92:4fc01daae5a5 227 /**
bogdanm 92:4fc01daae5a5 228 * @}
bogdanm 92:4fc01daae5a5 229 */
bogdanm 92:4fc01daae5a5 230
Kojto 99:dbbf35b96557 231 /** @defgroup ADC_Resolution ADC Resolution
bogdanm 92:4fc01daae5a5 232 * @{
bogdanm 92:4fc01daae5a5 233 */
Kojto 99:dbbf35b96557 234 #define ADC_RESOLUTION_12B ((uint32_t)0x00000000)
Kojto 99:dbbf35b96557 235 #define ADC_RESOLUTION_10B ((uint32_t)ADC_CR1_RES_0)
Kojto 99:dbbf35b96557 236 #define ADC_RESOLUTION_8B ((uint32_t)ADC_CR1_RES_1)
Kojto 99:dbbf35b96557 237 #define ADC_RESOLUTION_6B ((uint32_t)ADC_CR1_RES)
bogdanm 92:4fc01daae5a5 238 /**
bogdanm 92:4fc01daae5a5 239 * @}
bogdanm 92:4fc01daae5a5 240 */
bogdanm 92:4fc01daae5a5 241
Kojto 99:dbbf35b96557 242 /** @defgroup ADC_External_trigger_edge_Regular ADC External Trigger Edge Regular
bogdanm 92:4fc01daae5a5 243 * @{
bogdanm 92:4fc01daae5a5 244 */
bogdanm 92:4fc01daae5a5 245 #define ADC_EXTERNALTRIGCONVEDGE_NONE ((uint32_t)0x00000000)
bogdanm 92:4fc01daae5a5 246 #define ADC_EXTERNALTRIGCONVEDGE_RISING ((uint32_t)ADC_CR2_EXTEN_0)
bogdanm 92:4fc01daae5a5 247 #define ADC_EXTERNALTRIGCONVEDGE_FALLING ((uint32_t)ADC_CR2_EXTEN_1)
bogdanm 92:4fc01daae5a5 248 #define ADC_EXTERNALTRIGCONVEDGE_RISINGFALLING ((uint32_t)ADC_CR2_EXTEN)
bogdanm 92:4fc01daae5a5 249 /**
bogdanm 92:4fc01daae5a5 250 * @}
bogdanm 92:4fc01daae5a5 251 */
bogdanm 92:4fc01daae5a5 252
Kojto 99:dbbf35b96557 253 /** @defgroup ADC_External_trigger_Source_Regular ADC External Trigger Source Regular
bogdanm 92:4fc01daae5a5 254 * @{
Kojto 99:dbbf35b96557 255 */
Kojto 99:dbbf35b96557 256 /* Note: Parameter ADC_SOFTWARE_START is a software parameter used for */
Kojto 99:dbbf35b96557 257 /* compatibility with other STM32 devices. */
bogdanm 92:4fc01daae5a5 258 #define ADC_EXTERNALTRIGCONV_T1_CC1 ((uint32_t)0x00000000)
bogdanm 92:4fc01daae5a5 259 #define ADC_EXTERNALTRIGCONV_T1_CC2 ((uint32_t)ADC_CR2_EXTSEL_0)
bogdanm 92:4fc01daae5a5 260 #define ADC_EXTERNALTRIGCONV_T1_CC3 ((uint32_t)ADC_CR2_EXTSEL_1)
bogdanm 92:4fc01daae5a5 261 #define ADC_EXTERNALTRIGCONV_T2_CC2 ((uint32_t)(ADC_CR2_EXTSEL_1 | ADC_CR2_EXTSEL_0))
bogdanm 92:4fc01daae5a5 262 #define ADC_EXTERNALTRIGCONV_T2_CC3 ((uint32_t)ADC_CR2_EXTSEL_2)
bogdanm 92:4fc01daae5a5 263 #define ADC_EXTERNALTRIGCONV_T2_CC4 ((uint32_t)(ADC_CR2_EXTSEL_2 | ADC_CR2_EXTSEL_0))
bogdanm 92:4fc01daae5a5 264 #define ADC_EXTERNALTRIGCONV_T2_TRGO ((uint32_t)(ADC_CR2_EXTSEL_2 | ADC_CR2_EXTSEL_1))
bogdanm 92:4fc01daae5a5 265 #define ADC_EXTERNALTRIGCONV_T3_CC1 ((uint32_t)(ADC_CR2_EXTSEL_2 | ADC_CR2_EXTSEL_1 | ADC_CR2_EXTSEL_0))
bogdanm 92:4fc01daae5a5 266 #define ADC_EXTERNALTRIGCONV_T3_TRGO ((uint32_t)ADC_CR2_EXTSEL_3)
bogdanm 92:4fc01daae5a5 267 #define ADC_EXTERNALTRIGCONV_T4_CC4 ((uint32_t)(ADC_CR2_EXTSEL_3 | ADC_CR2_EXTSEL_0))
bogdanm 92:4fc01daae5a5 268 #define ADC_EXTERNALTRIGCONV_T5_CC1 ((uint32_t)(ADC_CR2_EXTSEL_3 | ADC_CR2_EXTSEL_1))
bogdanm 92:4fc01daae5a5 269 #define ADC_EXTERNALTRIGCONV_T5_CC2 ((uint32_t)(ADC_CR2_EXTSEL_3 | ADC_CR2_EXTSEL_1 | ADC_CR2_EXTSEL_0))
bogdanm 92:4fc01daae5a5 270 #define ADC_EXTERNALTRIGCONV_T5_CC3 ((uint32_t)(ADC_CR2_EXTSEL_3 | ADC_CR2_EXTSEL_2))
bogdanm 92:4fc01daae5a5 271 #define ADC_EXTERNALTRIGCONV_T8_CC1 ((uint32_t)(ADC_CR2_EXTSEL_3 | ADC_CR2_EXTSEL_2 | ADC_CR2_EXTSEL_0))
bogdanm 92:4fc01daae5a5 272 #define ADC_EXTERNALTRIGCONV_T8_TRGO ((uint32_t)(ADC_CR2_EXTSEL_3 | ADC_CR2_EXTSEL_2 | ADC_CR2_EXTSEL_1))
bogdanm 92:4fc01daae5a5 273 #define ADC_EXTERNALTRIGCONV_Ext_IT11 ((uint32_t)ADC_CR2_EXTSEL)
Kojto 99:dbbf35b96557 274 #define ADC_SOFTWARE_START ((uint32_t)ADC_CR2_EXTSEL + 1)
bogdanm 92:4fc01daae5a5 275 /**
bogdanm 92:4fc01daae5a5 276 * @}
bogdanm 92:4fc01daae5a5 277 */
bogdanm 92:4fc01daae5a5 278
Kojto 99:dbbf35b96557 279 /** @defgroup ADC_data_align ADC Data Align
bogdanm 92:4fc01daae5a5 280 * @{
bogdanm 92:4fc01daae5a5 281 */
bogdanm 92:4fc01daae5a5 282 #define ADC_DATAALIGN_RIGHT ((uint32_t)0x00000000)
bogdanm 92:4fc01daae5a5 283 #define ADC_DATAALIGN_LEFT ((uint32_t)ADC_CR2_ALIGN)
bogdanm 92:4fc01daae5a5 284 /**
bogdanm 92:4fc01daae5a5 285 * @}
bogdanm 92:4fc01daae5a5 286 */
bogdanm 92:4fc01daae5a5 287
Kojto 99:dbbf35b96557 288 /** @defgroup ADC_channels ADC Common Channels
bogdanm 92:4fc01daae5a5 289 * @{
bogdanm 92:4fc01daae5a5 290 */
bogdanm 92:4fc01daae5a5 291 #define ADC_CHANNEL_0 ((uint32_t)0x00000000)
bogdanm 92:4fc01daae5a5 292 #define ADC_CHANNEL_1 ((uint32_t)ADC_CR1_AWDCH_0)
bogdanm 92:4fc01daae5a5 293 #define ADC_CHANNEL_2 ((uint32_t)ADC_CR1_AWDCH_1)
bogdanm 92:4fc01daae5a5 294 #define ADC_CHANNEL_3 ((uint32_t)(ADC_CR1_AWDCH_1 | ADC_CR1_AWDCH_0))
bogdanm 92:4fc01daae5a5 295 #define ADC_CHANNEL_4 ((uint32_t)ADC_CR1_AWDCH_2)
bogdanm 92:4fc01daae5a5 296 #define ADC_CHANNEL_5 ((uint32_t)(ADC_CR1_AWDCH_2 | ADC_CR1_AWDCH_0))
bogdanm 92:4fc01daae5a5 297 #define ADC_CHANNEL_6 ((uint32_t)(ADC_CR1_AWDCH_2 | ADC_CR1_AWDCH_1))
bogdanm 92:4fc01daae5a5 298 #define ADC_CHANNEL_7 ((uint32_t)(ADC_CR1_AWDCH_2 | ADC_CR1_AWDCH_1 | ADC_CR1_AWDCH_0))
bogdanm 92:4fc01daae5a5 299 #define ADC_CHANNEL_8 ((uint32_t)ADC_CR1_AWDCH_3)
bogdanm 92:4fc01daae5a5 300 #define ADC_CHANNEL_9 ((uint32_t)(ADC_CR1_AWDCH_3 | ADC_CR1_AWDCH_0))
bogdanm 92:4fc01daae5a5 301 #define ADC_CHANNEL_10 ((uint32_t)(ADC_CR1_AWDCH_3 | ADC_CR1_AWDCH_1))
bogdanm 92:4fc01daae5a5 302 #define ADC_CHANNEL_11 ((uint32_t)(ADC_CR1_AWDCH_3 | ADC_CR1_AWDCH_1 | ADC_CR1_AWDCH_0))
bogdanm 92:4fc01daae5a5 303 #define ADC_CHANNEL_12 ((uint32_t)(ADC_CR1_AWDCH_3 | ADC_CR1_AWDCH_2))
bogdanm 92:4fc01daae5a5 304 #define ADC_CHANNEL_13 ((uint32_t)(ADC_CR1_AWDCH_3 | ADC_CR1_AWDCH_2 | ADC_CR1_AWDCH_0))
bogdanm 92:4fc01daae5a5 305 #define ADC_CHANNEL_14 ((uint32_t)(ADC_CR1_AWDCH_3 | ADC_CR1_AWDCH_2 | ADC_CR1_AWDCH_1))
bogdanm 92:4fc01daae5a5 306 #define ADC_CHANNEL_15 ((uint32_t)(ADC_CR1_AWDCH_3 | ADC_CR1_AWDCH_2 | ADC_CR1_AWDCH_1 | ADC_CR1_AWDCH_0))
bogdanm 92:4fc01daae5a5 307 #define ADC_CHANNEL_16 ((uint32_t)ADC_CR1_AWDCH_4)
bogdanm 92:4fc01daae5a5 308 #define ADC_CHANNEL_17 ((uint32_t)(ADC_CR1_AWDCH_4 | ADC_CR1_AWDCH_0))
bogdanm 92:4fc01daae5a5 309 #define ADC_CHANNEL_18 ((uint32_t)(ADC_CR1_AWDCH_4 | ADC_CR1_AWDCH_1))
bogdanm 92:4fc01daae5a5 310
bogdanm 92:4fc01daae5a5 311 #define ADC_CHANNEL_VREFINT ((uint32_t)ADC_CHANNEL_17)
Kojto 99:dbbf35b96557 312 #define ADC_CHANNEL_VBAT ((uint32_t)ADC_CHANNEL_18)
bogdanm 92:4fc01daae5a5 313 /**
bogdanm 92:4fc01daae5a5 314 * @}
bogdanm 92:4fc01daae5a5 315 */
bogdanm 92:4fc01daae5a5 316
Kojto 99:dbbf35b96557 317 /** @defgroup ADC_sampling_times ADC Sampling Times
bogdanm 92:4fc01daae5a5 318 * @{
bogdanm 92:4fc01daae5a5 319 */
bogdanm 92:4fc01daae5a5 320 #define ADC_SAMPLETIME_3CYCLES ((uint32_t)0x00000000)
bogdanm 92:4fc01daae5a5 321 #define ADC_SAMPLETIME_15CYCLES ((uint32_t)ADC_SMPR1_SMP10_0)
bogdanm 92:4fc01daae5a5 322 #define ADC_SAMPLETIME_28CYCLES ((uint32_t)ADC_SMPR1_SMP10_1)
bogdanm 92:4fc01daae5a5 323 #define ADC_SAMPLETIME_56CYCLES ((uint32_t)(ADC_SMPR1_SMP10_1 | ADC_SMPR1_SMP10_0))
bogdanm 92:4fc01daae5a5 324 #define ADC_SAMPLETIME_84CYCLES ((uint32_t)ADC_SMPR1_SMP10_2)
bogdanm 92:4fc01daae5a5 325 #define ADC_SAMPLETIME_112CYCLES ((uint32_t)(ADC_SMPR1_SMP10_2 | ADC_SMPR1_SMP10_0))
bogdanm 92:4fc01daae5a5 326 #define ADC_SAMPLETIME_144CYCLES ((uint32_t)(ADC_SMPR1_SMP10_2 | ADC_SMPR1_SMP10_1))
bogdanm 92:4fc01daae5a5 327 #define ADC_SAMPLETIME_480CYCLES ((uint32_t)ADC_SMPR1_SMP10)
bogdanm 92:4fc01daae5a5 328 /**
bogdanm 92:4fc01daae5a5 329 * @}
bogdanm 92:4fc01daae5a5 330 */
bogdanm 92:4fc01daae5a5 331
Kojto 99:dbbf35b96557 332 /** @defgroup ADC_EOCSelection ADC EOC Selection
bogdanm 92:4fc01daae5a5 333 * @{
bogdanm 92:4fc01daae5a5 334 */
Kojto 99:dbbf35b96557 335 #define ADC_EOC_SEQ_CONV ((uint32_t)0x00000000)
Kojto 99:dbbf35b96557 336 #define ADC_EOC_SINGLE_CONV ((uint32_t)0x00000001)
Kojto 99:dbbf35b96557 337 #define ADC_EOC_SINGLE_SEQ_CONV ((uint32_t)0x00000002) /*!< reserved for future use */
bogdanm 92:4fc01daae5a5 338 /**
bogdanm 92:4fc01daae5a5 339 * @}
bogdanm 92:4fc01daae5a5 340 */
bogdanm 92:4fc01daae5a5 341
Kojto 99:dbbf35b96557 342 /** @defgroup ADC_Event_type ADC Event Type
bogdanm 92:4fc01daae5a5 343 * @{
bogdanm 92:4fc01daae5a5 344 */
Kojto 99:dbbf35b96557 345 #define ADC_AWD_EVENT ((uint32_t)ADC_FLAG_AWD)
Kojto 99:dbbf35b96557 346 #define ADC_OVR_EVENT ((uint32_t)ADC_FLAG_OVR)
bogdanm 92:4fc01daae5a5 347 /**
bogdanm 92:4fc01daae5a5 348 * @}
bogdanm 92:4fc01daae5a5 349 */
bogdanm 92:4fc01daae5a5 350
Kojto 99:dbbf35b96557 351 /** @defgroup ADC_analog_watchdog_selection ADC Analog Watchdog Selection
bogdanm 92:4fc01daae5a5 352 * @{
bogdanm 92:4fc01daae5a5 353 */
bogdanm 92:4fc01daae5a5 354 #define ADC_ANALOGWATCHDOG_SINGLE_REG ((uint32_t)(ADC_CR1_AWDSGL | ADC_CR1_AWDEN))
bogdanm 92:4fc01daae5a5 355 #define ADC_ANALOGWATCHDOG_SINGLE_INJEC ((uint32_t)(ADC_CR1_AWDSGL | ADC_CR1_JAWDEN))
bogdanm 92:4fc01daae5a5 356 #define ADC_ANALOGWATCHDOG_SINGLE_REGINJEC ((uint32_t)(ADC_CR1_AWDSGL | ADC_CR1_AWDEN | ADC_CR1_JAWDEN))
bogdanm 92:4fc01daae5a5 357 #define ADC_ANALOGWATCHDOG_ALL_REG ((uint32_t)ADC_CR1_AWDEN)
bogdanm 92:4fc01daae5a5 358 #define ADC_ANALOGWATCHDOG_ALL_INJEC ((uint32_t)ADC_CR1_JAWDEN)
bogdanm 92:4fc01daae5a5 359 #define ADC_ANALOGWATCHDOG_ALL_REGINJEC ((uint32_t)(ADC_CR1_AWDEN | ADC_CR1_JAWDEN))
bogdanm 92:4fc01daae5a5 360 #define ADC_ANALOGWATCHDOG_NONE ((uint32_t)0x00000000)
bogdanm 92:4fc01daae5a5 361 /**
bogdanm 92:4fc01daae5a5 362 * @}
bogdanm 92:4fc01daae5a5 363 */
bogdanm 92:4fc01daae5a5 364
Kojto 99:dbbf35b96557 365 /** @defgroup ADC_interrupts_definition ADC Interrupts Definition
bogdanm 92:4fc01daae5a5 366 * @{
bogdanm 92:4fc01daae5a5 367 */
bogdanm 92:4fc01daae5a5 368 #define ADC_IT_EOC ((uint32_t)ADC_CR1_EOCIE)
bogdanm 92:4fc01daae5a5 369 #define ADC_IT_AWD ((uint32_t)ADC_CR1_AWDIE)
bogdanm 92:4fc01daae5a5 370 #define ADC_IT_JEOC ((uint32_t)ADC_CR1_JEOCIE)
bogdanm 92:4fc01daae5a5 371 #define ADC_IT_OVR ((uint32_t)ADC_CR1_OVRIE)
bogdanm 92:4fc01daae5a5 372 /**
bogdanm 92:4fc01daae5a5 373 * @}
bogdanm 92:4fc01daae5a5 374 */
bogdanm 92:4fc01daae5a5 375
Kojto 99:dbbf35b96557 376 /** @defgroup ADC_flags_definition ADC Flags Definition
bogdanm 92:4fc01daae5a5 377 * @{
bogdanm 92:4fc01daae5a5 378 */
bogdanm 92:4fc01daae5a5 379 #define ADC_FLAG_AWD ((uint32_t)ADC_SR_AWD)
bogdanm 92:4fc01daae5a5 380 #define ADC_FLAG_EOC ((uint32_t)ADC_SR_EOC)
bogdanm 92:4fc01daae5a5 381 #define ADC_FLAG_JEOC ((uint32_t)ADC_SR_JEOC)
bogdanm 92:4fc01daae5a5 382 #define ADC_FLAG_JSTRT ((uint32_t)ADC_SR_JSTRT)
bogdanm 92:4fc01daae5a5 383 #define ADC_FLAG_STRT ((uint32_t)ADC_SR_STRT)
bogdanm 92:4fc01daae5a5 384 #define ADC_FLAG_OVR ((uint32_t)ADC_SR_OVR)
bogdanm 92:4fc01daae5a5 385 /**
bogdanm 92:4fc01daae5a5 386 * @}
bogdanm 92:4fc01daae5a5 387 */
bogdanm 92:4fc01daae5a5 388
Kojto 99:dbbf35b96557 389 /** @defgroup ADC_channels_type ADC Channels Type
bogdanm 92:4fc01daae5a5 390 * @{
bogdanm 92:4fc01daae5a5 391 */
Kojto 99:dbbf35b96557 392 #define ADC_ALL_CHANNELS ((uint32_t)0x00000001)
Kojto 99:dbbf35b96557 393 #define ADC_REGULAR_CHANNELS ((uint32_t)0x00000002) /*!< reserved for future use */
Kojto 99:dbbf35b96557 394 #define ADC_INJECTED_CHANNELS ((uint32_t)0x00000003) /*!< reserved for future use */
bogdanm 92:4fc01daae5a5 395 /**
bogdanm 92:4fc01daae5a5 396 * @}
bogdanm 92:4fc01daae5a5 397 */
bogdanm 92:4fc01daae5a5 398
bogdanm 92:4fc01daae5a5 399 /**
bogdanm 92:4fc01daae5a5 400 * @}
bogdanm 92:4fc01daae5a5 401 */
bogdanm 92:4fc01daae5a5 402
bogdanm 92:4fc01daae5a5 403 /* Exported macro ------------------------------------------------------------*/
Kojto 99:dbbf35b96557 404 /** @defgroup ADC_Exported_Macros ADC Exported Macros
Kojto 99:dbbf35b96557 405 * @{
Kojto 99:dbbf35b96557 406 */
bogdanm 92:4fc01daae5a5 407
bogdanm 92:4fc01daae5a5 408 /** @brief Reset ADC handle state
bogdanm 92:4fc01daae5a5 409 * @param __HANDLE__: ADC handle
bogdanm 92:4fc01daae5a5 410 * @retval None
bogdanm 92:4fc01daae5a5 411 */
bogdanm 92:4fc01daae5a5 412 #define __HAL_ADC_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_ADC_STATE_RESET)
bogdanm 92:4fc01daae5a5 413
bogdanm 92:4fc01daae5a5 414 /**
bogdanm 92:4fc01daae5a5 415 * @brief Enable the ADC peripheral.
bogdanm 92:4fc01daae5a5 416 * @param __HANDLE__: ADC handle
bogdanm 92:4fc01daae5a5 417 * @retval None
bogdanm 92:4fc01daae5a5 418 */
bogdanm 92:4fc01daae5a5 419 #define __HAL_ADC_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->CR2 |= ADC_CR2_ADON)
bogdanm 92:4fc01daae5a5 420
bogdanm 92:4fc01daae5a5 421 /**
bogdanm 92:4fc01daae5a5 422 * @brief Disable the ADC peripheral.
bogdanm 92:4fc01daae5a5 423 * @param __HANDLE__: ADC handle
bogdanm 92:4fc01daae5a5 424 * @retval None
bogdanm 92:4fc01daae5a5 425 */
bogdanm 92:4fc01daae5a5 426 #define __HAL_ADC_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->CR2 &= ~ADC_CR2_ADON)
bogdanm 92:4fc01daae5a5 427
bogdanm 92:4fc01daae5a5 428 /**
bogdanm 92:4fc01daae5a5 429 * @brief Enable the ADC end of conversion interrupt.
bogdanm 92:4fc01daae5a5 430 * @param __HANDLE__: specifies the ADC Handle.
bogdanm 92:4fc01daae5a5 431 * @param __INTERRUPT__: ADC Interrupt.
bogdanm 92:4fc01daae5a5 432 * @retval None
bogdanm 92:4fc01daae5a5 433 */
bogdanm 92:4fc01daae5a5 434 #define __HAL_ADC_ENABLE_IT(__HANDLE__, __INTERRUPT__) (((__HANDLE__)->Instance->CR1) |= (__INTERRUPT__))
bogdanm 92:4fc01daae5a5 435
bogdanm 92:4fc01daae5a5 436 /**
bogdanm 92:4fc01daae5a5 437 * @brief Disable the ADC end of conversion interrupt.
bogdanm 92:4fc01daae5a5 438 * @param __HANDLE__: specifies the ADC Handle.
bogdanm 92:4fc01daae5a5 439 * @param __INTERRUPT__: ADC interrupt.
bogdanm 92:4fc01daae5a5 440 * @retval None
bogdanm 92:4fc01daae5a5 441 */
bogdanm 92:4fc01daae5a5 442 #define __HAL_ADC_DISABLE_IT(__HANDLE__, __INTERRUPT__) (((__HANDLE__)->Instance->CR1) &= ~(__INTERRUPT__))
bogdanm 92:4fc01daae5a5 443
bogdanm 92:4fc01daae5a5 444 /** @brief Check if the specified ADC interrupt source is enabled or disabled.
bogdanm 92:4fc01daae5a5 445 * @param __HANDLE__: specifies the ADC Handle.
bogdanm 92:4fc01daae5a5 446 * @param __INTERRUPT__: specifies the ADC interrupt source to check.
bogdanm 92:4fc01daae5a5 447 * @retval The new state of __IT__ (TRUE or FALSE).
bogdanm 92:4fc01daae5a5 448 */
Kojto 99:dbbf35b96557 449 #define __HAL_ADC_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) (((__HANDLE__)->Instance->CR1 & (__INTERRUPT__)) == (__INTERRUPT__))
bogdanm 92:4fc01daae5a5 450
bogdanm 92:4fc01daae5a5 451 /**
bogdanm 92:4fc01daae5a5 452 * @brief Clear the ADC's pending flags.
bogdanm 92:4fc01daae5a5 453 * @param __HANDLE__: specifies the ADC Handle.
bogdanm 92:4fc01daae5a5 454 * @param __FLAG__: ADC flag.
bogdanm 92:4fc01daae5a5 455 * @retval None
bogdanm 92:4fc01daae5a5 456 */
bogdanm 92:4fc01daae5a5 457 #define __HAL_ADC_CLEAR_FLAG(__HANDLE__, __FLAG__) (((__HANDLE__)->Instance->SR) = ~(__FLAG__))
bogdanm 92:4fc01daae5a5 458
bogdanm 92:4fc01daae5a5 459 /**
bogdanm 92:4fc01daae5a5 460 * @brief Get the selected ADC's flag status.
bogdanm 92:4fc01daae5a5 461 * @param __HANDLE__: specifies the ADC Handle.
bogdanm 92:4fc01daae5a5 462 * @param __FLAG__: ADC flag.
bogdanm 92:4fc01daae5a5 463 * @retval None
bogdanm 92:4fc01daae5a5 464 */
bogdanm 92:4fc01daae5a5 465 #define __HAL_ADC_GET_FLAG(__HANDLE__, __FLAG__) ((((__HANDLE__)->Instance->SR) & (__FLAG__)) == (__FLAG__))
bogdanm 92:4fc01daae5a5 466
bogdanm 92:4fc01daae5a5 467 /**
Kojto 99:dbbf35b96557 468 * @}
bogdanm 92:4fc01daae5a5 469 */
bogdanm 92:4fc01daae5a5 470
bogdanm 92:4fc01daae5a5 471 /* Include ADC HAL Extension module */
bogdanm 92:4fc01daae5a5 472 #include "stm32f4xx_hal_adc_ex.h"
bogdanm 92:4fc01daae5a5 473
bogdanm 92:4fc01daae5a5 474 /* Exported functions --------------------------------------------------------*/
Kojto 99:dbbf35b96557 475 /** @addtogroup ADC_Exported_Functions
Kojto 99:dbbf35b96557 476 * @{
Kojto 99:dbbf35b96557 477 */
Kojto 99:dbbf35b96557 478
Kojto 99:dbbf35b96557 479 /** @addtogroup ADC_Exported_Functions_Group1
Kojto 99:dbbf35b96557 480 * @{
Kojto 99:dbbf35b96557 481 */
bogdanm 92:4fc01daae5a5 482 /* Initialization/de-initialization functions ***********************************/
bogdanm 92:4fc01daae5a5 483 HAL_StatusTypeDef HAL_ADC_Init(ADC_HandleTypeDef* hadc);
bogdanm 92:4fc01daae5a5 484 HAL_StatusTypeDef HAL_ADC_DeInit(ADC_HandleTypeDef *hadc);
Kojto 99:dbbf35b96557 485 void HAL_ADC_MspInit(ADC_HandleTypeDef* hadc);
Kojto 99:dbbf35b96557 486 void HAL_ADC_MspDeInit(ADC_HandleTypeDef* hadc);
Kojto 99:dbbf35b96557 487 /**
Kojto 99:dbbf35b96557 488 * @}
Kojto 99:dbbf35b96557 489 */
bogdanm 92:4fc01daae5a5 490
Kojto 99:dbbf35b96557 491 /** @addtogroup ADC_Exported_Functions_Group2
Kojto 99:dbbf35b96557 492 * @{
Kojto 99:dbbf35b96557 493 */
bogdanm 92:4fc01daae5a5 494 /* I/O operation functions ******************************************************/
bogdanm 92:4fc01daae5a5 495 HAL_StatusTypeDef HAL_ADC_Start(ADC_HandleTypeDef* hadc);
bogdanm 92:4fc01daae5a5 496 HAL_StatusTypeDef HAL_ADC_Stop(ADC_HandleTypeDef* hadc);
bogdanm 92:4fc01daae5a5 497 HAL_StatusTypeDef HAL_ADC_PollForConversion(ADC_HandleTypeDef* hadc, uint32_t Timeout);
bogdanm 92:4fc01daae5a5 498
bogdanm 92:4fc01daae5a5 499 HAL_StatusTypeDef HAL_ADC_PollForEvent(ADC_HandleTypeDef* hadc, uint32_t EventType, uint32_t Timeout);
bogdanm 92:4fc01daae5a5 500
bogdanm 92:4fc01daae5a5 501 HAL_StatusTypeDef HAL_ADC_Start_IT(ADC_HandleTypeDef* hadc);
bogdanm 92:4fc01daae5a5 502 HAL_StatusTypeDef HAL_ADC_Stop_IT(ADC_HandleTypeDef* hadc);
bogdanm 92:4fc01daae5a5 503
Kojto 99:dbbf35b96557 504 void HAL_ADC_IRQHandler(ADC_HandleTypeDef* hadc);
bogdanm 92:4fc01daae5a5 505
bogdanm 92:4fc01daae5a5 506 HAL_StatusTypeDef HAL_ADC_Start_DMA(ADC_HandleTypeDef* hadc, uint32_t* pData, uint32_t Length);
bogdanm 92:4fc01daae5a5 507 HAL_StatusTypeDef HAL_ADC_Stop_DMA(ADC_HandleTypeDef* hadc);
bogdanm 92:4fc01daae5a5 508
Kojto 99:dbbf35b96557 509 uint32_t HAL_ADC_GetValue(ADC_HandleTypeDef* hadc);
bogdanm 92:4fc01daae5a5 510
Kojto 99:dbbf35b96557 511 void HAL_ADC_ConvCpltCallback(ADC_HandleTypeDef* hadc);
Kojto 99:dbbf35b96557 512 void HAL_ADC_ConvHalfCpltCallback(ADC_HandleTypeDef* hadc);
Kojto 99:dbbf35b96557 513 void HAL_ADC_LevelOutOfWindowCallback(ADC_HandleTypeDef* hadc);
Kojto 99:dbbf35b96557 514 void HAL_ADC_ErrorCallback(ADC_HandleTypeDef *hadc);
Kojto 99:dbbf35b96557 515 /**
Kojto 99:dbbf35b96557 516 * @}
Kojto 99:dbbf35b96557 517 */
bogdanm 92:4fc01daae5a5 518
Kojto 99:dbbf35b96557 519 /** @addtogroup ADC_Exported_Functions_Group3
Kojto 99:dbbf35b96557 520 * @{
Kojto 99:dbbf35b96557 521 */
bogdanm 92:4fc01daae5a5 522 /* Peripheral Control functions *************************************************/
bogdanm 92:4fc01daae5a5 523 HAL_StatusTypeDef HAL_ADC_ConfigChannel(ADC_HandleTypeDef* hadc, ADC_ChannelConfTypeDef* sConfig);
bogdanm 92:4fc01daae5a5 524 HAL_StatusTypeDef HAL_ADC_AnalogWDGConfig(ADC_HandleTypeDef* hadc, ADC_AnalogWDGConfTypeDef* AnalogWDGConfig);
Kojto 99:dbbf35b96557 525 /**
Kojto 99:dbbf35b96557 526 * @}
Kojto 99:dbbf35b96557 527 */
bogdanm 92:4fc01daae5a5 528
Kojto 99:dbbf35b96557 529 /** @addtogroup ADC_Exported_Functions_Group4
Kojto 99:dbbf35b96557 530 * @{
Kojto 99:dbbf35b96557 531 */
bogdanm 92:4fc01daae5a5 532 /* Peripheral State functions ***************************************************/
bogdanm 92:4fc01daae5a5 533 HAL_ADC_StateTypeDef HAL_ADC_GetState(ADC_HandleTypeDef* hadc);
Kojto 99:dbbf35b96557 534 uint32_t HAL_ADC_GetError(ADC_HandleTypeDef *hadc);
Kojto 99:dbbf35b96557 535 /**
Kojto 99:dbbf35b96557 536 * @}
Kojto 99:dbbf35b96557 537 */
Kojto 99:dbbf35b96557 538
Kojto 99:dbbf35b96557 539 /**
Kojto 99:dbbf35b96557 540 * @}
Kojto 99:dbbf35b96557 541 */
Kojto 99:dbbf35b96557 542 /* Private types -------------------------------------------------------------*/
Kojto 99:dbbf35b96557 543 /* Private variables ---------------------------------------------------------*/
Kojto 99:dbbf35b96557 544 /* Private constants ---------------------------------------------------------*/
Kojto 99:dbbf35b96557 545 /** @defgroup ADC_Private_Constants ADC Private Constants
Kojto 99:dbbf35b96557 546 * @{
Kojto 99:dbbf35b96557 547 */
Kojto 99:dbbf35b96557 548 /* Delay for ADC stabilization time. */
Kojto 99:dbbf35b96557 549 /* Maximum delay is 1us (refer to device datasheet, parameter tSTAB). */
Kojto 99:dbbf35b96557 550 /* Unit: us */
Kojto 99:dbbf35b96557 551 #define ADC_STAB_DELAY_US ((uint32_t) 3)
Kojto 99:dbbf35b96557 552 /* Delay for temperature sensor stabilization time. */
Kojto 99:dbbf35b96557 553 /* Maximum delay is 10us (refer to device datasheet, parameter tSTART). */
Kojto 99:dbbf35b96557 554 /* Unit: us */
Kojto 99:dbbf35b96557 555 #define ADC_TEMPSENSOR_DELAY_US ((uint32_t) 10)
Kojto 99:dbbf35b96557 556 /**
Kojto 99:dbbf35b96557 557 * @}
Kojto 99:dbbf35b96557 558 */
Kojto 99:dbbf35b96557 559
Kojto 99:dbbf35b96557 560 /* Private macros ------------------------------------------------------------*/
Kojto 99:dbbf35b96557 561 /** @defgroup ADC_Private_Macros ADC Private Macros
Kojto 99:dbbf35b96557 562 * @{
Kojto 99:dbbf35b96557 563 */
Kojto 99:dbbf35b96557 564 #define IS_ADC_CLOCKPRESCALER(ADC_CLOCK) (((ADC_CLOCK) == ADC_CLOCKPRESCALER_PCLK_DIV2) || \
Kojto 99:dbbf35b96557 565 ((ADC_CLOCK) == ADC_CLOCKPRESCALER_PCLK_DIV4) || \
Kojto 99:dbbf35b96557 566 ((ADC_CLOCK) == ADC_CLOCKPRESCALER_PCLK_DIV6) || \
Kojto 99:dbbf35b96557 567 ((ADC_CLOCK) == ADC_CLOCKPRESCALER_PCLK_DIV8))
Kojto 99:dbbf35b96557 568 #define IS_ADC_SAMPLING_DELAY(DELAY) (((DELAY) == ADC_TWOSAMPLINGDELAY_5CYCLES) || \
Kojto 99:dbbf35b96557 569 ((DELAY) == ADC_TWOSAMPLINGDELAY_6CYCLES) || \
Kojto 99:dbbf35b96557 570 ((DELAY) == ADC_TWOSAMPLINGDELAY_7CYCLES) || \
Kojto 99:dbbf35b96557 571 ((DELAY) == ADC_TWOSAMPLINGDELAY_8CYCLES) || \
Kojto 99:dbbf35b96557 572 ((DELAY) == ADC_TWOSAMPLINGDELAY_9CYCLES) || \
Kojto 99:dbbf35b96557 573 ((DELAY) == ADC_TWOSAMPLINGDELAY_10CYCLES) || \
Kojto 99:dbbf35b96557 574 ((DELAY) == ADC_TWOSAMPLINGDELAY_11CYCLES) || \
Kojto 99:dbbf35b96557 575 ((DELAY) == ADC_TWOSAMPLINGDELAY_12CYCLES) || \
Kojto 99:dbbf35b96557 576 ((DELAY) == ADC_TWOSAMPLINGDELAY_13CYCLES) || \
Kojto 99:dbbf35b96557 577 ((DELAY) == ADC_TWOSAMPLINGDELAY_14CYCLES) || \
Kojto 99:dbbf35b96557 578 ((DELAY) == ADC_TWOSAMPLINGDELAY_15CYCLES) || \
Kojto 99:dbbf35b96557 579 ((DELAY) == ADC_TWOSAMPLINGDELAY_16CYCLES) || \
Kojto 99:dbbf35b96557 580 ((DELAY) == ADC_TWOSAMPLINGDELAY_17CYCLES) || \
Kojto 99:dbbf35b96557 581 ((DELAY) == ADC_TWOSAMPLINGDELAY_18CYCLES) || \
Kojto 99:dbbf35b96557 582 ((DELAY) == ADC_TWOSAMPLINGDELAY_19CYCLES) || \
Kojto 99:dbbf35b96557 583 ((DELAY) == ADC_TWOSAMPLINGDELAY_20CYCLES))
Kojto 99:dbbf35b96557 584 #define IS_ADC_RESOLUTION(RESOLUTION) (((RESOLUTION) == ADC_RESOLUTION_12B) || \
Kojto 99:dbbf35b96557 585 ((RESOLUTION) == ADC_RESOLUTION_10B) || \
Kojto 99:dbbf35b96557 586 ((RESOLUTION) == ADC_RESOLUTION_8B) || \
Kojto 99:dbbf35b96557 587 ((RESOLUTION) == ADC_RESOLUTION_6B))
Kojto 99:dbbf35b96557 588 #define IS_ADC_EXT_TRIG_EDGE(EDGE) (((EDGE) == ADC_EXTERNALTRIGCONVEDGE_NONE) || \
Kojto 99:dbbf35b96557 589 ((EDGE) == ADC_EXTERNALTRIGCONVEDGE_RISING) || \
Kojto 99:dbbf35b96557 590 ((EDGE) == ADC_EXTERNALTRIGCONVEDGE_FALLING) || \
Kojto 99:dbbf35b96557 591 ((EDGE) == ADC_EXTERNALTRIGCONVEDGE_RISINGFALLING))
Kojto 99:dbbf35b96557 592 #define IS_ADC_EXT_TRIG(REGTRIG) (((REGTRIG) == ADC_EXTERNALTRIGCONV_T1_CC1) || \
Kojto 99:dbbf35b96557 593 ((REGTRIG) == ADC_EXTERNALTRIGCONV_T1_CC2) || \
Kojto 99:dbbf35b96557 594 ((REGTRIG) == ADC_EXTERNALTRIGCONV_T1_CC3) || \
Kojto 99:dbbf35b96557 595 ((REGTRIG) == ADC_EXTERNALTRIGCONV_T2_CC2) || \
Kojto 99:dbbf35b96557 596 ((REGTRIG) == ADC_EXTERNALTRIGCONV_T2_CC3) || \
Kojto 99:dbbf35b96557 597 ((REGTRIG) == ADC_EXTERNALTRIGCONV_T2_CC4) || \
Kojto 99:dbbf35b96557 598 ((REGTRIG) == ADC_EXTERNALTRIGCONV_T2_TRGO) || \
Kojto 99:dbbf35b96557 599 ((REGTRIG) == ADC_EXTERNALTRIGCONV_T3_CC1) || \
Kojto 99:dbbf35b96557 600 ((REGTRIG) == ADC_EXTERNALTRIGCONV_T3_TRGO) || \
Kojto 99:dbbf35b96557 601 ((REGTRIG) == ADC_EXTERNALTRIGCONV_T4_CC4) || \
Kojto 99:dbbf35b96557 602 ((REGTRIG) == ADC_EXTERNALTRIGCONV_T5_CC1) || \
Kojto 99:dbbf35b96557 603 ((REGTRIG) == ADC_EXTERNALTRIGCONV_T5_CC2) || \
Kojto 99:dbbf35b96557 604 ((REGTRIG) == ADC_EXTERNALTRIGCONV_T5_CC3) || \
Kojto 99:dbbf35b96557 605 ((REGTRIG) == ADC_EXTERNALTRIGCONV_T8_CC1) || \
Kojto 99:dbbf35b96557 606 ((REGTRIG) == ADC_EXTERNALTRIGCONV_T8_TRGO) || \
Kojto 99:dbbf35b96557 607 ((REGTRIG) == ADC_EXTERNALTRIGCONV_Ext_IT11)|| \
Kojto 99:dbbf35b96557 608 ((REGTRIG) == ADC_SOFTWARE_START))
Kojto 99:dbbf35b96557 609 #define IS_ADC_DATA_ALIGN(ALIGN) (((ALIGN) == ADC_DATAALIGN_RIGHT) || \
Kojto 99:dbbf35b96557 610 ((ALIGN) == ADC_DATAALIGN_LEFT))
Kojto 99:dbbf35b96557 611 #define IS_ADC_SAMPLE_TIME(TIME) (((TIME) == ADC_SAMPLETIME_3CYCLES) || \
Kojto 99:dbbf35b96557 612 ((TIME) == ADC_SAMPLETIME_15CYCLES) || \
Kojto 99:dbbf35b96557 613 ((TIME) == ADC_SAMPLETIME_28CYCLES) || \
Kojto 99:dbbf35b96557 614 ((TIME) == ADC_SAMPLETIME_56CYCLES) || \
Kojto 99:dbbf35b96557 615 ((TIME) == ADC_SAMPLETIME_84CYCLES) || \
Kojto 99:dbbf35b96557 616 ((TIME) == ADC_SAMPLETIME_112CYCLES) || \
Kojto 99:dbbf35b96557 617 ((TIME) == ADC_SAMPLETIME_144CYCLES) || \
Kojto 99:dbbf35b96557 618 ((TIME) == ADC_SAMPLETIME_480CYCLES))
Kojto 99:dbbf35b96557 619 #define IS_ADC_EOCSelection(EOCSelection) (((EOCSelection) == ADC_EOC_SINGLE_CONV) || \
Kojto 99:dbbf35b96557 620 ((EOCSelection) == ADC_EOC_SEQ_CONV) || \
Kojto 99:dbbf35b96557 621 ((EOCSelection) == ADC_EOC_SINGLE_SEQ_CONV))
Kojto 99:dbbf35b96557 622 #define IS_ADC_EVENT_TYPE(EVENT) (((EVENT) == ADC_AWD_EVENT) || \
Kojto 99:dbbf35b96557 623 ((EVENT) == ADC_OVR_EVENT))
Kojto 99:dbbf35b96557 624 #define IS_ADC_ANALOG_WATCHDOG(WATCHDOG) (((WATCHDOG) == ADC_ANALOGWATCHDOG_SINGLE_REG) || \
Kojto 99:dbbf35b96557 625 ((WATCHDOG) == ADC_ANALOGWATCHDOG_SINGLE_INJEC) || \
Kojto 99:dbbf35b96557 626 ((WATCHDOG) == ADC_ANALOGWATCHDOG_SINGLE_REGINJEC) || \
Kojto 99:dbbf35b96557 627 ((WATCHDOG) == ADC_ANALOGWATCHDOG_ALL_REG) || \
Kojto 99:dbbf35b96557 628 ((WATCHDOG) == ADC_ANALOGWATCHDOG_ALL_INJEC) || \
Kojto 99:dbbf35b96557 629 ((WATCHDOG) == ADC_ANALOGWATCHDOG_ALL_REGINJEC) || \
Kojto 99:dbbf35b96557 630 ((WATCHDOG) == ADC_ANALOGWATCHDOG_NONE))
Kojto 99:dbbf35b96557 631 #define IS_ADC_CHANNELS_TYPE(CHANNEL_TYPE) (((CHANNEL_TYPE) == ADC_ALL_CHANNELS) || \
Kojto 99:dbbf35b96557 632 ((CHANNEL_TYPE) == ADC_REGULAR_CHANNELS) || \
Kojto 99:dbbf35b96557 633 ((CHANNEL_TYPE) == ADC_INJECTED_CHANNELS))
Kojto 99:dbbf35b96557 634 #define IS_ADC_THRESHOLD(THRESHOLD) ((THRESHOLD) <= ((uint32_t)0xFFF))
Kojto 99:dbbf35b96557 635
Kojto 99:dbbf35b96557 636 #define IS_ADC_REGULAR_LENGTH(LENGTH) (((LENGTH) >= ((uint32_t)1)) && ((LENGTH) <= ((uint32_t)16)))
Kojto 99:dbbf35b96557 637 #define IS_ADC_REGULAR_RANK(RANK) (((RANK) >= ((uint32_t)1)) && ((RANK) <= ((uint32_t)16)))
Kojto 99:dbbf35b96557 638 #define IS_ADC_REGULAR_DISC_NUMBER(NUMBER) (((NUMBER) >= ((uint32_t)1)) && ((NUMBER) <= ((uint32_t)8)))
Kojto 99:dbbf35b96557 639 #define IS_ADC_RANGE(RESOLUTION, ADC_VALUE) \
Kojto 99:dbbf35b96557 640 ((((RESOLUTION) == ADC_RESOLUTION_12B) && ((ADC_VALUE) <= ((uint32_t)0x0FFF))) || \
Kojto 99:dbbf35b96557 641 (((RESOLUTION) == ADC_RESOLUTION_10B) && ((ADC_VALUE) <= ((uint32_t)0x03FF))) || \
Kojto 99:dbbf35b96557 642 (((RESOLUTION) == ADC_RESOLUTION_8B) && ((ADC_VALUE) <= ((uint32_t)0x00FF))) || \
Kojto 99:dbbf35b96557 643 (((RESOLUTION) == ADC_RESOLUTION_6B) && ((ADC_VALUE) <= ((uint32_t)0x003F))))
Kojto 99:dbbf35b96557 644
Kojto 99:dbbf35b96557 645 /**
Kojto 99:dbbf35b96557 646 * @brief Set ADC Regular channel sequence length.
Kojto 99:dbbf35b96557 647 * @param _NbrOfConversion_: Regular channel sequence length.
Kojto 99:dbbf35b96557 648 * @retval None
Kojto 99:dbbf35b96557 649 */
Kojto 99:dbbf35b96557 650 #define ADC_SQR1(_NbrOfConversion_) (((_NbrOfConversion_) - (uint8_t)1) << 20)
Kojto 99:dbbf35b96557 651
Kojto 99:dbbf35b96557 652 /**
Kojto 99:dbbf35b96557 653 * @brief Set the ADC's sample time for channel numbers between 10 and 18.
Kojto 99:dbbf35b96557 654 * @param _SAMPLETIME_: Sample time parameter.
Kojto 99:dbbf35b96557 655 * @param _CHANNELNB_: Channel number.
Kojto 99:dbbf35b96557 656 * @retval None
Kojto 99:dbbf35b96557 657 */
Kojto 99:dbbf35b96557 658 #define ADC_SMPR1(_SAMPLETIME_, _CHANNELNB_) ((_SAMPLETIME_) << (3 * (((uint32_t)((uint16_t)(_CHANNELNB_))) - 10)))
Kojto 99:dbbf35b96557 659
Kojto 99:dbbf35b96557 660 /**
Kojto 99:dbbf35b96557 661 * @brief Set the ADC's sample time for channel numbers between 0 and 9.
Kojto 99:dbbf35b96557 662 * @param _SAMPLETIME_: Sample time parameter.
Kojto 99:dbbf35b96557 663 * @param _CHANNELNB_: Channel number.
Kojto 99:dbbf35b96557 664 * @retval None
Kojto 99:dbbf35b96557 665 */
Kojto 99:dbbf35b96557 666 #define ADC_SMPR2(_SAMPLETIME_, _CHANNELNB_) ((_SAMPLETIME_) << (3 * ((uint32_t)((uint16_t)(_CHANNELNB_)))))
Kojto 99:dbbf35b96557 667
Kojto 99:dbbf35b96557 668 /**
Kojto 99:dbbf35b96557 669 * @brief Set the selected regular channel rank for rank between 1 and 6.
Kojto 99:dbbf35b96557 670 * @param _CHANNELNB_: Channel number.
Kojto 99:dbbf35b96557 671 * @param _RANKNB_: Rank number.
Kojto 99:dbbf35b96557 672 * @retval None
Kojto 99:dbbf35b96557 673 */
Kojto 99:dbbf35b96557 674 #define ADC_SQR3_RK(_CHANNELNB_, _RANKNB_) (((uint32_t)((uint16_t)(_CHANNELNB_))) << (5 * ((_RANKNB_) - 1)))
Kojto 99:dbbf35b96557 675
Kojto 99:dbbf35b96557 676 /**
Kojto 99:dbbf35b96557 677 * @brief Set the selected regular channel rank for rank between 7 and 12.
Kojto 99:dbbf35b96557 678 * @param _CHANNELNB_: Channel number.
Kojto 99:dbbf35b96557 679 * @param _RANKNB_: Rank number.
Kojto 99:dbbf35b96557 680 * @retval None
Kojto 99:dbbf35b96557 681 */
Kojto 99:dbbf35b96557 682 #define ADC_SQR2_RK(_CHANNELNB_, _RANKNB_) (((uint32_t)((uint16_t)(_CHANNELNB_))) << (5 * ((_RANKNB_) - 7)))
Kojto 99:dbbf35b96557 683
Kojto 99:dbbf35b96557 684 /**
Kojto 99:dbbf35b96557 685 * @brief Set the selected regular channel rank for rank between 13 and 16.
Kojto 99:dbbf35b96557 686 * @param _CHANNELNB_: Channel number.
Kojto 99:dbbf35b96557 687 * @param _RANKNB_: Rank number.
Kojto 99:dbbf35b96557 688 * @retval None
Kojto 99:dbbf35b96557 689 */
Kojto 99:dbbf35b96557 690 #define ADC_SQR1_RK(_CHANNELNB_, _RANKNB_) (((uint32_t)((uint16_t)(_CHANNELNB_))) << (5 * ((_RANKNB_) - 13)))
Kojto 99:dbbf35b96557 691
Kojto 99:dbbf35b96557 692 /**
Kojto 99:dbbf35b96557 693 * @brief Enable ADC continuous conversion mode.
Kojto 99:dbbf35b96557 694 * @param _CONTINUOUS_MODE_: Continuous mode.
Kojto 99:dbbf35b96557 695 * @retval None
Kojto 99:dbbf35b96557 696 */
Kojto 99:dbbf35b96557 697 #define ADC_CR2_CONTINUOUS(_CONTINUOUS_MODE_) ((_CONTINUOUS_MODE_) << 1)
Kojto 99:dbbf35b96557 698
Kojto 99:dbbf35b96557 699 /**
Kojto 99:dbbf35b96557 700 * @brief Configures the number of discontinuous conversions for the regular group channels.
Kojto 99:dbbf35b96557 701 * @param _NBR_DISCONTINUOUSCONV_: Number of discontinuous conversions.
Kojto 99:dbbf35b96557 702 * @retval None
Kojto 99:dbbf35b96557 703 */
Kojto 99:dbbf35b96557 704 #define ADC_CR1_DISCONTINUOUS(_NBR_DISCONTINUOUSCONV_) (((_NBR_DISCONTINUOUSCONV_) - 1) << POSITION_VAL(ADC_CR1_DISCNUM))
Kojto 99:dbbf35b96557 705
Kojto 99:dbbf35b96557 706 /**
Kojto 99:dbbf35b96557 707 * @brief Enable ADC scan mode.
Kojto 99:dbbf35b96557 708 * @param _SCANCONV_MODE_: Scan conversion mode.
Kojto 99:dbbf35b96557 709 * @retval None
Kojto 99:dbbf35b96557 710 */
Kojto 99:dbbf35b96557 711 #define ADC_CR1_SCANCONV(_SCANCONV_MODE_) ((_SCANCONV_MODE_) << 8)
Kojto 99:dbbf35b96557 712
Kojto 99:dbbf35b96557 713 /**
Kojto 99:dbbf35b96557 714 * @brief Enable the ADC end of conversion selection.
Kojto 99:dbbf35b96557 715 * @param _EOCSelection_MODE_: End of conversion selection mode.
Kojto 99:dbbf35b96557 716 * @retval None
Kojto 99:dbbf35b96557 717 */
Kojto 99:dbbf35b96557 718 #define ADC_CR2_EOCSelection(_EOCSelection_MODE_) ((_EOCSelection_MODE_) << 10)
Kojto 99:dbbf35b96557 719
Kojto 99:dbbf35b96557 720 /**
Kojto 99:dbbf35b96557 721 * @brief Enable the ADC DMA continuous request.
Kojto 99:dbbf35b96557 722 * @param _DMAContReq_MODE_: DMA continuous request mode.
Kojto 99:dbbf35b96557 723 * @retval None
Kojto 99:dbbf35b96557 724 */
Kojto 99:dbbf35b96557 725 #define ADC_CR2_DMAContReq(_DMAContReq_MODE_) ((_DMAContReq_MODE_) << 9)
Kojto 99:dbbf35b96557 726
Kojto 99:dbbf35b96557 727 /**
Kojto 99:dbbf35b96557 728 * @brief Return resolution bits in CR1 register.
Kojto 99:dbbf35b96557 729 * @param __HANDLE__: ADC handle
Kojto 99:dbbf35b96557 730 * @retval None
Kojto 99:dbbf35b96557 731 */
Kojto 99:dbbf35b96557 732 #define ADC_GET_RESOLUTION(__HANDLE__) (((__HANDLE__)->Instance->CR1) & ADC_CR1_RES)
Kojto 99:dbbf35b96557 733
Kojto 99:dbbf35b96557 734 /**
Kojto 99:dbbf35b96557 735 * @}
Kojto 99:dbbf35b96557 736 */
Kojto 99:dbbf35b96557 737
Kojto 99:dbbf35b96557 738 /* Private functions ---------------------------------------------------------*/
Kojto 99:dbbf35b96557 739 /** @defgroup ADC_Private_Functions ADC Private Functions
Kojto 99:dbbf35b96557 740 * @{
Kojto 99:dbbf35b96557 741 */
Kojto 99:dbbf35b96557 742
Kojto 99:dbbf35b96557 743 /**
Kojto 99:dbbf35b96557 744 * @}
Kojto 99:dbbf35b96557 745 */
bogdanm 92:4fc01daae5a5 746
bogdanm 92:4fc01daae5a5 747 /**
bogdanm 92:4fc01daae5a5 748 * @}
bogdanm 92:4fc01daae5a5 749 */
bogdanm 92:4fc01daae5a5 750
bogdanm 92:4fc01daae5a5 751 /**
bogdanm 92:4fc01daae5a5 752 * @}
bogdanm 92:4fc01daae5a5 753 */
bogdanm 92:4fc01daae5a5 754
bogdanm 92:4fc01daae5a5 755 #ifdef __cplusplus
bogdanm 92:4fc01daae5a5 756 }
bogdanm 92:4fc01daae5a5 757 #endif
bogdanm 92:4fc01daae5a5 758
bogdanm 92:4fc01daae5a5 759 #endif /*__STM32F4xx_ADC_H */
bogdanm 92:4fc01daae5a5 760
bogdanm 92:4fc01daae5a5 761
bogdanm 92:4fc01daae5a5 762 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/