meh
Fork of mbed by
TARGET_NUCLEO_F401RE/stm32f4xx_hal_nor.h@106:ba1f97679dad, 2015-09-02 (annotated)
- Committer:
- Kojto
- Date:
- Wed Sep 02 14:17:43 2015 +0100
- Revision:
- 106:ba1f97679dad
- Parent:
- 99:dbbf35b96557
- Child:
- 110:165afa46840b
Release 106 of the mbed library
Changes:
- new platform - Nucleo F446RE
- STM32F4 Cube driver update v2.3.2
- ST cmsis driver v2.3.2
- nordic bugfix gcc linker start address
- lpc11u68 - bugfix for serial ports
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
emilmont | 77:869cf507173a | 1 | /** |
emilmont | 77:869cf507173a | 2 | ****************************************************************************** |
emilmont | 77:869cf507173a | 3 | * @file stm32f4xx_hal_nor.h |
emilmont | 77:869cf507173a | 4 | * @author MCD Application Team |
Kojto | 106:ba1f97679dad | 5 | * @version V1.3.2 |
Kojto | 106:ba1f97679dad | 6 | * @date 26-June-2015 |
emilmont | 77:869cf507173a | 7 | * @brief Header file of NOR HAL module. |
emilmont | 77:869cf507173a | 8 | ****************************************************************************** |
emilmont | 77:869cf507173a | 9 | * @attention |
emilmont | 77:869cf507173a | 10 | * |
Kojto | 99:dbbf35b96557 | 11 | * <h2><center>© COPYRIGHT(c) 2015 STMicroelectronics</center></h2> |
emilmont | 77:869cf507173a | 12 | * |
emilmont | 77:869cf507173a | 13 | * Redistribution and use in source and binary forms, with or without modification, |
emilmont | 77:869cf507173a | 14 | * are permitted provided that the following conditions are met: |
emilmont | 77:869cf507173a | 15 | * 1. Redistributions of source code must retain the above copyright notice, |
emilmont | 77:869cf507173a | 16 | * this list of conditions and the following disclaimer. |
emilmont | 77:869cf507173a | 17 | * 2. Redistributions in binary form must reproduce the above copyright notice, |
emilmont | 77:869cf507173a | 18 | * this list of conditions and the following disclaimer in the documentation |
emilmont | 77:869cf507173a | 19 | * and/or other materials provided with the distribution. |
emilmont | 77:869cf507173a | 20 | * 3. Neither the name of STMicroelectronics nor the names of its contributors |
emilmont | 77:869cf507173a | 21 | * may be used to endorse or promote products derived from this software |
emilmont | 77:869cf507173a | 22 | * without specific prior written permission. |
emilmont | 77:869cf507173a | 23 | * |
emilmont | 77:869cf507173a | 24 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
emilmont | 77:869cf507173a | 25 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
emilmont | 77:869cf507173a | 26 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE |
emilmont | 77:869cf507173a | 27 | * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE |
emilmont | 77:869cf507173a | 28 | * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL |
emilmont | 77:869cf507173a | 29 | * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR |
emilmont | 77:869cf507173a | 30 | * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER |
emilmont | 77:869cf507173a | 31 | * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, |
emilmont | 77:869cf507173a | 32 | * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
emilmont | 77:869cf507173a | 33 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
emilmont | 77:869cf507173a | 34 | * |
emilmont | 77:869cf507173a | 35 | ****************************************************************************** |
emilmont | 77:869cf507173a | 36 | */ |
emilmont | 77:869cf507173a | 37 | |
emilmont | 77:869cf507173a | 38 | /* Define to prevent recursive inclusion -------------------------------------*/ |
emilmont | 77:869cf507173a | 39 | #ifndef __STM32F4xx_HAL_NOR_H |
emilmont | 77:869cf507173a | 40 | #define __STM32F4xx_HAL_NOR_H |
emilmont | 77:869cf507173a | 41 | |
emilmont | 77:869cf507173a | 42 | #ifdef __cplusplus |
emilmont | 77:869cf507173a | 43 | extern "C" { |
emilmont | 77:869cf507173a | 44 | #endif |
emilmont | 77:869cf507173a | 45 | |
emilmont | 77:869cf507173a | 46 | /* Includes ------------------------------------------------------------------*/ |
Kojto | 99:dbbf35b96557 | 47 | #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx) |
emilmont | 77:869cf507173a | 48 | #include "stm32f4xx_ll_fsmc.h" |
emilmont | 77:869cf507173a | 49 | #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx */ |
emilmont | 77:869cf507173a | 50 | |
Kojto | 99:dbbf35b96557 | 51 | #if defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx) || defined(STM32F446xx) |
emilmont | 77:869cf507173a | 52 | #include "stm32f4xx_ll_fmc.h" |
Kojto | 99:dbbf35b96557 | 53 | #endif /* STM32F427xx || STM32F437xx || STM32F429xx || STM32F439xx || STM32F446xx */ |
emilmont | 77:869cf507173a | 54 | |
emilmont | 77:869cf507173a | 55 | /** @addtogroup STM32F4xx_HAL_Driver |
emilmont | 77:869cf507173a | 56 | * @{ |
emilmont | 77:869cf507173a | 57 | */ |
emilmont | 77:869cf507173a | 58 | |
emilmont | 77:869cf507173a | 59 | /** @addtogroup NOR |
emilmont | 77:869cf507173a | 60 | * @{ |
emilmont | 77:869cf507173a | 61 | */ |
emilmont | 77:869cf507173a | 62 | |
Kojto | 99:dbbf35b96557 | 63 | #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx) ||\ |
Kojto | 99:dbbf35b96557 | 64 | defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx) ||\ |
Kojto | 99:dbbf35b96557 | 65 | defined(STM32F446xx) |
emilmont | 77:869cf507173a | 66 | |
bogdanm | 85:024bf7f99721 | 67 | /* Exported typedef ----------------------------------------------------------*/ |
Kojto | 99:dbbf35b96557 | 68 | /** @defgroup NOR_Exported_Types NOR Exported Types |
Kojto | 99:dbbf35b96557 | 69 | * @{ |
Kojto | 99:dbbf35b96557 | 70 | */ |
Kojto | 99:dbbf35b96557 | 71 | |
emilmont | 77:869cf507173a | 72 | /** |
emilmont | 77:869cf507173a | 73 | * @brief HAL SRAM State structures definition |
emilmont | 77:869cf507173a | 74 | */ |
emilmont | 77:869cf507173a | 75 | typedef enum |
emilmont | 77:869cf507173a | 76 | { |
emilmont | 77:869cf507173a | 77 | HAL_NOR_STATE_RESET = 0x00, /*!< NOR not yet initialized or disabled */ |
emilmont | 77:869cf507173a | 78 | HAL_NOR_STATE_READY = 0x01, /*!< NOR initialized and ready for use */ |
emilmont | 77:869cf507173a | 79 | HAL_NOR_STATE_BUSY = 0x02, /*!< NOR internal processing is ongoing */ |
bogdanm | 85:024bf7f99721 | 80 | HAL_NOR_STATE_ERROR = 0x03, /*!< NOR error state */ |
bogdanm | 85:024bf7f99721 | 81 | HAL_NOR_STATE_PROTECTED = 0x04 /*!< NOR NORSRAM device write protected */ |
bogdanm | 85:024bf7f99721 | 82 | }HAL_NOR_StateTypeDef; |
emilmont | 77:869cf507173a | 83 | |
emilmont | 77:869cf507173a | 84 | /** |
emilmont | 77:869cf507173a | 85 | * @brief FMC NOR Status typedef |
emilmont | 77:869cf507173a | 86 | */ |
emilmont | 77:869cf507173a | 87 | typedef enum |
emilmont | 77:869cf507173a | 88 | { |
Kojto | 99:dbbf35b96557 | 89 | HAL_NOR_STATUS_SUCCESS = 0, |
Kojto | 99:dbbf35b96557 | 90 | HAL_NOR_STATUS_ONGOING, |
Kojto | 99:dbbf35b96557 | 91 | HAL_NOR_STATUS_ERROR, |
Kojto | 99:dbbf35b96557 | 92 | HAL_NOR_STATUS_TIMEOUT |
Kojto | 99:dbbf35b96557 | 93 | }HAL_NOR_StatusTypeDef; |
emilmont | 77:869cf507173a | 94 | |
emilmont | 77:869cf507173a | 95 | /** |
emilmont | 77:869cf507173a | 96 | * @brief FMC NOR ID typedef |
emilmont | 77:869cf507173a | 97 | */ |
emilmont | 77:869cf507173a | 98 | typedef struct |
emilmont | 77:869cf507173a | 99 | { |
emilmont | 77:869cf507173a | 100 | uint16_t Manufacturer_Code; /*!< Defines the device's manufacturer code used to identify the memory */ |
bogdanm | 85:024bf7f99721 | 101 | |
bogdanm | 85:024bf7f99721 | 102 | uint16_t Device_Code1; |
bogdanm | 85:024bf7f99721 | 103 | |
bogdanm | 85:024bf7f99721 | 104 | uint16_t Device_Code2; |
bogdanm | 85:024bf7f99721 | 105 | |
Kojto | 99:dbbf35b96557 | 106 | uint16_t Device_Code3; /*!< Defines the device's codes used to identify the memory. |
emilmont | 77:869cf507173a | 107 | These codes can be accessed by performing read operations with specific |
emilmont | 77:869cf507173a | 108 | control signals and addresses set.They can also be accessed by issuing |
bogdanm | 85:024bf7f99721 | 109 | an Auto Select command */ |
emilmont | 77:869cf507173a | 110 | }NOR_IDTypeDef; |
emilmont | 77:869cf507173a | 111 | |
emilmont | 77:869cf507173a | 112 | /** |
emilmont | 77:869cf507173a | 113 | * @brief FMC NOR CFI typedef |
emilmont | 77:869cf507173a | 114 | */ |
emilmont | 77:869cf507173a | 115 | typedef struct |
emilmont | 77:869cf507173a | 116 | { |
emilmont | 77:869cf507173a | 117 | /*!< Defines the information stored in the memory's Common flash interface |
emilmont | 77:869cf507173a | 118 | which contains a description of various electrical and timing parameters, |
emilmont | 77:869cf507173a | 119 | density information and functions supported by the memory */ |
bogdanm | 85:024bf7f99721 | 120 | |
bogdanm | 85:024bf7f99721 | 121 | uint16_t CFI_1; |
bogdanm | 85:024bf7f99721 | 122 | |
bogdanm | 85:024bf7f99721 | 123 | uint16_t CFI_2; |
bogdanm | 85:024bf7f99721 | 124 | |
bogdanm | 85:024bf7f99721 | 125 | uint16_t CFI_3; |
bogdanm | 85:024bf7f99721 | 126 | |
bogdanm | 85:024bf7f99721 | 127 | uint16_t CFI_4; |
emilmont | 77:869cf507173a | 128 | }NOR_CFITypeDef; |
emilmont | 77:869cf507173a | 129 | |
emilmont | 77:869cf507173a | 130 | /** |
bogdanm | 85:024bf7f99721 | 131 | * @brief NOR handle Structure definition |
emilmont | 77:869cf507173a | 132 | */ |
emilmont | 77:869cf507173a | 133 | typedef struct |
emilmont | 77:869cf507173a | 134 | { |
bogdanm | 85:024bf7f99721 | 135 | FMC_NORSRAM_TypeDef *Instance; /*!< Register base address */ |
bogdanm | 85:024bf7f99721 | 136 | |
emilmont | 77:869cf507173a | 137 | FMC_NORSRAM_EXTENDED_TypeDef *Extended; /*!< Extended mode register base address */ |
bogdanm | 85:024bf7f99721 | 138 | |
emilmont | 77:869cf507173a | 139 | FMC_NORSRAM_InitTypeDef Init; /*!< NOR device control configuration parameters */ |
emilmont | 77:869cf507173a | 140 | |
bogdanm | 85:024bf7f99721 | 141 | HAL_LockTypeDef Lock; /*!< NOR locking object */ |
bogdanm | 85:024bf7f99721 | 142 | |
emilmont | 77:869cf507173a | 143 | __IO HAL_NOR_StateTypeDef State; /*!< NOR device access state */ |
bogdanm | 85:024bf7f99721 | 144 | |
Kojto | 99:dbbf35b96557 | 145 | }NOR_HandleTypeDef; |
Kojto | 99:dbbf35b96557 | 146 | /** |
Kojto | 99:dbbf35b96557 | 147 | * @} |
Kojto | 99:dbbf35b96557 | 148 | */ |
Kojto | 99:dbbf35b96557 | 149 | |
Kojto | 99:dbbf35b96557 | 150 | /* Exported constants --------------------------------------------------------*/ |
Kojto | 99:dbbf35b96557 | 151 | /* Exported macros ------------------------------------------------------------*/ |
Kojto | 99:dbbf35b96557 | 152 | /** @defgroup NOR_Exported_Macros NOR Exported Macros |
Kojto | 99:dbbf35b96557 | 153 | * @{ |
Kojto | 99:dbbf35b96557 | 154 | */ |
Kojto | 99:dbbf35b96557 | 155 | /** @brief Reset NOR handle state |
Kojto | 99:dbbf35b96557 | 156 | * @param __HANDLE__: specifies the NOR handle. |
Kojto | 99:dbbf35b96557 | 157 | * @retval None |
Kojto | 99:dbbf35b96557 | 158 | */ |
Kojto | 99:dbbf35b96557 | 159 | #define __HAL_NOR_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_NOR_STATE_RESET) |
Kojto | 99:dbbf35b96557 | 160 | /** |
Kojto | 99:dbbf35b96557 | 161 | * @} |
Kojto | 99:dbbf35b96557 | 162 | */ |
Kojto | 99:dbbf35b96557 | 163 | |
Kojto | 99:dbbf35b96557 | 164 | /* Exported functions --------------------------------------------------------*/ |
Kojto | 99:dbbf35b96557 | 165 | /** @addtogroup NOR_Exported_Functions |
Kojto | 99:dbbf35b96557 | 166 | * @{ |
Kojto | 99:dbbf35b96557 | 167 | */ |
emilmont | 77:869cf507173a | 168 | |
Kojto | 99:dbbf35b96557 | 169 | /** @addtogroup NOR_Exported_Functions_Group1 |
Kojto | 99:dbbf35b96557 | 170 | * @{ |
Kojto | 99:dbbf35b96557 | 171 | */ |
Kojto | 99:dbbf35b96557 | 172 | /* Initialization/de-initialization functions ********************************/ |
Kojto | 99:dbbf35b96557 | 173 | HAL_StatusTypeDef HAL_NOR_Init(NOR_HandleTypeDef *hnor, FMC_NORSRAM_TimingTypeDef *Timing, FMC_NORSRAM_TimingTypeDef *ExtTiming); |
Kojto | 99:dbbf35b96557 | 174 | HAL_StatusTypeDef HAL_NOR_DeInit(NOR_HandleTypeDef *hnor); |
Kojto | 99:dbbf35b96557 | 175 | void HAL_NOR_MspInit(NOR_HandleTypeDef *hnor); |
Kojto | 99:dbbf35b96557 | 176 | void HAL_NOR_MspDeInit(NOR_HandleTypeDef *hnor); |
Kojto | 99:dbbf35b96557 | 177 | void HAL_NOR_MspWait(NOR_HandleTypeDef *hnor, uint32_t Timeout); |
Kojto | 99:dbbf35b96557 | 178 | /** |
Kojto | 99:dbbf35b96557 | 179 | * @} |
Kojto | 99:dbbf35b96557 | 180 | */ |
Kojto | 99:dbbf35b96557 | 181 | |
Kojto | 99:dbbf35b96557 | 182 | /** @addtogroup NOR_Exported_Functions_Group2 |
Kojto | 99:dbbf35b96557 | 183 | * @{ |
Kojto | 99:dbbf35b96557 | 184 | */ |
Kojto | 99:dbbf35b96557 | 185 | /* I/O operation functions ***************************************************/ |
Kojto | 99:dbbf35b96557 | 186 | HAL_StatusTypeDef HAL_NOR_Read_ID(NOR_HandleTypeDef *hnor, NOR_IDTypeDef *pNOR_ID); |
Kojto | 99:dbbf35b96557 | 187 | HAL_StatusTypeDef HAL_NOR_ReturnToReadMode(NOR_HandleTypeDef *hnor); |
Kojto | 99:dbbf35b96557 | 188 | HAL_StatusTypeDef HAL_NOR_Read(NOR_HandleTypeDef *hnor, uint32_t *pAddress, uint16_t *pData); |
Kojto | 99:dbbf35b96557 | 189 | HAL_StatusTypeDef HAL_NOR_Program(NOR_HandleTypeDef *hnor, uint32_t *pAddress, uint16_t *pData); |
Kojto | 99:dbbf35b96557 | 190 | |
Kojto | 99:dbbf35b96557 | 191 | HAL_StatusTypeDef HAL_NOR_ReadBuffer(NOR_HandleTypeDef *hnor, uint32_t uwAddress, uint16_t *pData, uint32_t uwBufferSize); |
Kojto | 99:dbbf35b96557 | 192 | HAL_StatusTypeDef HAL_NOR_ProgramBuffer(NOR_HandleTypeDef *hnor, uint32_t uwAddress, uint16_t *pData, uint32_t uwBufferSize); |
Kojto | 99:dbbf35b96557 | 193 | |
Kojto | 99:dbbf35b96557 | 194 | HAL_StatusTypeDef HAL_NOR_Erase_Block(NOR_HandleTypeDef *hnor, uint32_t BlockAddress, uint32_t Address); |
Kojto | 99:dbbf35b96557 | 195 | HAL_StatusTypeDef HAL_NOR_Erase_Chip(NOR_HandleTypeDef *hnor, uint32_t Address); |
Kojto | 99:dbbf35b96557 | 196 | HAL_StatusTypeDef HAL_NOR_Read_CFI(NOR_HandleTypeDef *hnor, NOR_CFITypeDef *pNOR_CFI); |
Kojto | 99:dbbf35b96557 | 197 | /** |
Kojto | 99:dbbf35b96557 | 198 | * @} |
Kojto | 99:dbbf35b96557 | 199 | */ |
Kojto | 99:dbbf35b96557 | 200 | |
Kojto | 99:dbbf35b96557 | 201 | /** @addtogroup NOR_Exported_Functions_Group3 |
Kojto | 99:dbbf35b96557 | 202 | * @{ |
Kojto | 99:dbbf35b96557 | 203 | */ |
Kojto | 99:dbbf35b96557 | 204 | /* NOR Control functions *****************************************************/ |
Kojto | 99:dbbf35b96557 | 205 | HAL_StatusTypeDef HAL_NOR_WriteOperation_Enable(NOR_HandleTypeDef *hnor); |
Kojto | 99:dbbf35b96557 | 206 | HAL_StatusTypeDef HAL_NOR_WriteOperation_Disable(NOR_HandleTypeDef *hnor); |
Kojto | 99:dbbf35b96557 | 207 | /** |
Kojto | 99:dbbf35b96557 | 208 | * @} |
Kojto | 99:dbbf35b96557 | 209 | */ |
Kojto | 99:dbbf35b96557 | 210 | |
Kojto | 99:dbbf35b96557 | 211 | /** @addtogroup NOR_Exported_Functions_Group4 |
Kojto | 99:dbbf35b96557 | 212 | * @{ |
Kojto | 99:dbbf35b96557 | 213 | */ |
Kojto | 99:dbbf35b96557 | 214 | /* NOR State functions ********************************************************/ |
Kojto | 99:dbbf35b96557 | 215 | HAL_NOR_StateTypeDef HAL_NOR_GetState(NOR_HandleTypeDef *hnor); |
Kojto | 99:dbbf35b96557 | 216 | HAL_NOR_StatusTypeDef HAL_NOR_GetStatus(NOR_HandleTypeDef *hnor, uint32_t Address, uint32_t Timeout); |
Kojto | 99:dbbf35b96557 | 217 | /** |
Kojto | 99:dbbf35b96557 | 218 | * @} |
Kojto | 99:dbbf35b96557 | 219 | */ |
Kojto | 99:dbbf35b96557 | 220 | |
Kojto | 99:dbbf35b96557 | 221 | /** |
Kojto | 99:dbbf35b96557 | 222 | * @} |
Kojto | 99:dbbf35b96557 | 223 | */ |
Kojto | 99:dbbf35b96557 | 224 | |
Kojto | 99:dbbf35b96557 | 225 | /* Private types -------------------------------------------------------------*/ |
Kojto | 99:dbbf35b96557 | 226 | /* Private variables ---------------------------------------------------------*/ |
Kojto | 99:dbbf35b96557 | 227 | /* Private constants ---------------------------------------------------------*/ |
Kojto | 99:dbbf35b96557 | 228 | /** @defgroup NOR_Private_Constants NOR Private Constants |
emilmont | 77:869cf507173a | 229 | * @{ |
emilmont | 77:869cf507173a | 230 | */ |
emilmont | 77:869cf507173a | 231 | /* NOR device IDs addresses */ |
emilmont | 77:869cf507173a | 232 | #define MC_ADDRESS ((uint16_t)0x0000) |
emilmont | 77:869cf507173a | 233 | #define DEVICE_CODE1_ADDR ((uint16_t)0x0001) |
emilmont | 77:869cf507173a | 234 | #define DEVICE_CODE2_ADDR ((uint16_t)0x000E) |
emilmont | 77:869cf507173a | 235 | #define DEVICE_CODE3_ADDR ((uint16_t)0x000F) |
emilmont | 77:869cf507173a | 236 | |
emilmont | 77:869cf507173a | 237 | /* NOR CFI IDs addresses */ |
emilmont | 77:869cf507173a | 238 | #define CFI1_ADDRESS ((uint16_t)0x61) |
emilmont | 77:869cf507173a | 239 | #define CFI2_ADDRESS ((uint16_t)0x62) |
emilmont | 77:869cf507173a | 240 | #define CFI3_ADDRESS ((uint16_t)0x63) |
emilmont | 77:869cf507173a | 241 | #define CFI4_ADDRESS ((uint16_t)0x64) |
emilmont | 77:869cf507173a | 242 | |
emilmont | 77:869cf507173a | 243 | /* NOR operation wait timeout */ |
emilmont | 77:869cf507173a | 244 | #define NOR_TMEOUT ((uint16_t)0xFFFF) |
emilmont | 77:869cf507173a | 245 | |
Kojto | 90:cb3d968589d8 | 246 | /* NOR memory data width */ |
Kojto | 90:cb3d968589d8 | 247 | #define NOR_MEMORY_8B ((uint8_t)0x0) |
Kojto | 90:cb3d968589d8 | 248 | #define NOR_MEMORY_16B ((uint8_t)0x1) |
emilmont | 77:869cf507173a | 249 | |
emilmont | 77:869cf507173a | 250 | /* NOR memory device read/write start address */ |
Kojto | 90:cb3d968589d8 | 251 | #define NOR_MEMORY_ADRESS1 ((uint32_t)0x60000000) |
Kojto | 90:cb3d968589d8 | 252 | #define NOR_MEMORY_ADRESS2 ((uint32_t)0x64000000) |
Kojto | 90:cb3d968589d8 | 253 | #define NOR_MEMORY_ADRESS3 ((uint32_t)0x68000000) |
Kojto | 90:cb3d968589d8 | 254 | #define NOR_MEMORY_ADRESS4 ((uint32_t)0x6C000000) |
emilmont | 77:869cf507173a | 255 | /** |
emilmont | 77:869cf507173a | 256 | * @} |
emilmont | 77:869cf507173a | 257 | */ |
emilmont | 77:869cf507173a | 258 | |
Kojto | 99:dbbf35b96557 | 259 | /* Private macros ------------------------------------------------------------*/ |
Kojto | 99:dbbf35b96557 | 260 | /** @defgroup NOR_Private_Macros NOR Private Macros |
Kojto | 99:dbbf35b96557 | 261 | * @{ |
bogdanm | 85:024bf7f99721 | 262 | */ |
emilmont | 77:869cf507173a | 263 | /** |
emilmont | 77:869cf507173a | 264 | * @brief NOR memory address shifting. |
Kojto | 99:dbbf35b96557 | 265 | * @param __NOR_ADDRESS__: NOR base address |
Kojto | 99:dbbf35b96557 | 266 | * @param NOR_MEMORY_WIDTH: NOR memory width |
Kojto | 99:dbbf35b96557 | 267 | * @param ADDRESS: NOR memory address |
emilmont | 77:869cf507173a | 268 | * @retval NOR shifted address value |
emilmont | 77:869cf507173a | 269 | */ |
Kojto | 99:dbbf35b96557 | 270 | #define NOR_ADDR_SHIFT(__NOR_ADDRESS__, NOR_MEMORY_WIDTH, ADDRESS) (uint32_t)(((NOR_MEMORY_WIDTH) == NOR_MEMORY_8B)? ((uint32_t)((__NOR_ADDRESS__) + (2 * (ADDRESS)))):\ |
Kojto | 99:dbbf35b96557 | 271 | ((uint32_t)((__NOR_ADDRESS__) + (ADDRESS)))) |
emilmont | 77:869cf507173a | 272 | |
emilmont | 77:869cf507173a | 273 | /** |
emilmont | 77:869cf507173a | 274 | * @brief NOR memory write data to specified address. |
Kojto | 99:dbbf35b96557 | 275 | * @param ADDRESS: NOR memory address |
Kojto | 99:dbbf35b96557 | 276 | * @param DATA: Data to write |
emilmont | 77:869cf507173a | 277 | * @retval None |
emilmont | 77:869cf507173a | 278 | */ |
Kojto | 99:dbbf35b96557 | 279 | #define NOR_WRITE(ADDRESS, DATA) (*(__IO uint16_t *)((uint32_t)(ADDRESS)) = (DATA)) |
emilmont | 77:869cf507173a | 280 | |
Kojto | 99:dbbf35b96557 | 281 | /** |
Kojto | 99:dbbf35b96557 | 282 | * @} |
Kojto | 99:dbbf35b96557 | 283 | */ |
Kojto | 99:dbbf35b96557 | 284 | #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx ||\ |
Kojto | 99:dbbf35b96557 | 285 | STM32F427xx || STM32F437xx || STM32F429xx || STM32F439xx ||\ |
Kojto | 99:dbbf35b96557 | 286 | STM32F446xx */ |
emilmont | 77:869cf507173a | 287 | /** |
emilmont | 77:869cf507173a | 288 | * @} |
emilmont | 77:869cf507173a | 289 | */ |
emilmont | 77:869cf507173a | 290 | |
emilmont | 77:869cf507173a | 291 | /** |
emilmont | 77:869cf507173a | 292 | * @} |
emilmont | 77:869cf507173a | 293 | */ |
emilmont | 77:869cf507173a | 294 | |
emilmont | 77:869cf507173a | 295 | #ifdef __cplusplus |
emilmont | 77:869cf507173a | 296 | } |
emilmont | 77:869cf507173a | 297 | #endif |
emilmont | 77:869cf507173a | 298 | |
emilmont | 77:869cf507173a | 299 | #endif /* __STM32F4xx_HAL_NOR_H */ |
emilmont | 77:869cf507173a | 300 | |
emilmont | 77:869cf507173a | 301 | /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ |