meh
Fork of mbed by
TARGET_NUCLEO_L053R8/stm32l0xx_hal_rcc.h@96:487b796308b0, 2015-03-17 (annotated)
- Committer:
- Kojto
- Date:
- Tue Mar 17 14:27:45 2015 +0000
- Revision:
- 96:487b796308b0
- Parent:
- 92:4fc01daae5a5
Release 96 of the mbed library
Changes:
- IAR support for ble boards, lpc, ethernet stack
- RTC - attach function to redirect time functions
- Nucleo F103RB - cube driver
- k20xx - fixes for teensy and k20 platforms in sleep/deepsleep and usb
- STM32L0, Nucleo/Disco L053 - refactoring
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
bogdanm | 84:0b3ab51c8877 | 1 | /** |
bogdanm | 84:0b3ab51c8877 | 2 | ****************************************************************************** |
bogdanm | 84:0b3ab51c8877 | 3 | * @file stm32l0xx_hal_rcc.h |
bogdanm | 84:0b3ab51c8877 | 4 | * @author MCD Application Team |
Kojto | 96:487b796308b0 | 5 | * @version V1.2.0 |
Kojto | 96:487b796308b0 | 6 | * @date 06-February-2015 |
bogdanm | 84:0b3ab51c8877 | 7 | * @brief Header file of RCC HAL module. |
bogdanm | 84:0b3ab51c8877 | 8 | ****************************************************************************** |
bogdanm | 84:0b3ab51c8877 | 9 | * @attention |
bogdanm | 84:0b3ab51c8877 | 10 | * |
Kojto | 96:487b796308b0 | 11 | * <h2><center>© COPYRIGHT(c) 2015 STMicroelectronics</center></h2> |
bogdanm | 84:0b3ab51c8877 | 12 | * |
bogdanm | 84:0b3ab51c8877 | 13 | * Redistribution and use in source and binary forms, with or without modification, |
bogdanm | 84:0b3ab51c8877 | 14 | * are permitted provided that the following conditions are met: |
bogdanm | 84:0b3ab51c8877 | 15 | * 1. Redistributions of source code must retain the above copyright notice, |
bogdanm | 84:0b3ab51c8877 | 16 | * this list of conditions and the following disclaimer. |
bogdanm | 84:0b3ab51c8877 | 17 | * 2. Redistributions in binary form must reproduce the above copyright notice, |
bogdanm | 84:0b3ab51c8877 | 18 | * this list of conditions and the following disclaimer in the documentation |
bogdanm | 84:0b3ab51c8877 | 19 | * and/or other materials provided with the distribution. |
bogdanm | 84:0b3ab51c8877 | 20 | * 3. Neither the name of STMicroelectronics nor the names of its contributors |
bogdanm | 84:0b3ab51c8877 | 21 | * may be used to endorse or promote products derived from this software |
bogdanm | 84:0b3ab51c8877 | 22 | * without specific prior written permission. |
bogdanm | 84:0b3ab51c8877 | 23 | * |
bogdanm | 84:0b3ab51c8877 | 24 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
bogdanm | 84:0b3ab51c8877 | 25 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
bogdanm | 84:0b3ab51c8877 | 26 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE |
bogdanm | 84:0b3ab51c8877 | 27 | * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE |
bogdanm | 84:0b3ab51c8877 | 28 | * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL |
bogdanm | 84:0b3ab51c8877 | 29 | * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR |
bogdanm | 84:0b3ab51c8877 | 30 | * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER |
bogdanm | 84:0b3ab51c8877 | 31 | * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, |
bogdanm | 84:0b3ab51c8877 | 32 | * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
bogdanm | 84:0b3ab51c8877 | 33 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
bogdanm | 84:0b3ab51c8877 | 34 | * |
bogdanm | 84:0b3ab51c8877 | 35 | ****************************************************************************** |
bogdanm | 84:0b3ab51c8877 | 36 | */ |
bogdanm | 84:0b3ab51c8877 | 37 | |
bogdanm | 84:0b3ab51c8877 | 38 | /* Define to prevent recursive inclusion -------------------------------------*/ |
bogdanm | 84:0b3ab51c8877 | 39 | #ifndef __STM32L0xx_HAL_RCC_H |
bogdanm | 84:0b3ab51c8877 | 40 | #define __STM32L0xx_HAL_RCC_H |
bogdanm | 84:0b3ab51c8877 | 41 | |
bogdanm | 84:0b3ab51c8877 | 42 | #ifdef __cplusplus |
bogdanm | 84:0b3ab51c8877 | 43 | extern "C" { |
bogdanm | 84:0b3ab51c8877 | 44 | #endif |
bogdanm | 84:0b3ab51c8877 | 45 | |
bogdanm | 84:0b3ab51c8877 | 46 | /* Includes ------------------------------------------------------------------*/ |
bogdanm | 84:0b3ab51c8877 | 47 | #include "stm32l0xx_hal_def.h" |
bogdanm | 84:0b3ab51c8877 | 48 | |
bogdanm | 84:0b3ab51c8877 | 49 | /** @addtogroup STM32L0xx_HAL_Driver |
bogdanm | 84:0b3ab51c8877 | 50 | * @{ |
bogdanm | 84:0b3ab51c8877 | 51 | */ |
bogdanm | 84:0b3ab51c8877 | 52 | |
Kojto | 96:487b796308b0 | 53 | /** @defgroup RCC RCC |
bogdanm | 84:0b3ab51c8877 | 54 | * @{ |
bogdanm | 84:0b3ab51c8877 | 55 | */ |
bogdanm | 84:0b3ab51c8877 | 56 | |
bogdanm | 84:0b3ab51c8877 | 57 | /* Exported types ------------------------------------------------------------*/ |
bogdanm | 84:0b3ab51c8877 | 58 | |
bogdanm | 84:0b3ab51c8877 | 59 | /** |
bogdanm | 84:0b3ab51c8877 | 60 | * @brief RCC PLL configuration structure definition |
bogdanm | 84:0b3ab51c8877 | 61 | */ |
bogdanm | 84:0b3ab51c8877 | 62 | typedef struct |
bogdanm | 84:0b3ab51c8877 | 63 | { |
bogdanm | 84:0b3ab51c8877 | 64 | uint32_t PLLState; /*!< The new state of the PLL. |
bogdanm | 84:0b3ab51c8877 | 65 | This parameter can be a value of @ref RCC_PLL_Config */ |
bogdanm | 84:0b3ab51c8877 | 66 | |
bogdanm | 84:0b3ab51c8877 | 67 | uint32_t PLLSource; /*!< RCC_PLLSource: PLL entry clock source. |
bogdanm | 84:0b3ab51c8877 | 68 | This parameter must be a value of @ref RCC_PLL_Clock_Source */ |
bogdanm | 84:0b3ab51c8877 | 69 | |
bogdanm | 84:0b3ab51c8877 | 70 | uint32_t PLLMUL; /*!< PLLMUL: Multiplication factor for PLL VCO output clock |
bogdanm | 92:4fc01daae5a5 | 71 | This parameter must of @ref RCC_PLLMultiplication_Factor */ |
bogdanm | 84:0b3ab51c8877 | 72 | |
bogdanm | 84:0b3ab51c8877 | 73 | uint32_t PLLDIV; /*!< PLLDIV: Division factor for main system clock (SYSCLK) |
bogdanm | 84:0b3ab51c8877 | 74 | This parameter must be a value of @ref RCC_PLLDivider_Factor */ |
bogdanm | 84:0b3ab51c8877 | 75 | |
bogdanm | 84:0b3ab51c8877 | 76 | }RCC_PLLInitTypeDef; |
bogdanm | 84:0b3ab51c8877 | 77 | |
bogdanm | 84:0b3ab51c8877 | 78 | /** |
bogdanm | 84:0b3ab51c8877 | 79 | * @brief RCC Internal/External Oscillator (HSE, HSI, LSE and LSI) configuration structure definition |
bogdanm | 84:0b3ab51c8877 | 80 | */ |
bogdanm | 84:0b3ab51c8877 | 81 | typedef struct |
bogdanm | 84:0b3ab51c8877 | 82 | { |
bogdanm | 84:0b3ab51c8877 | 83 | uint32_t OscillatorType; /*!< The oscillators to be configured. |
bogdanm | 84:0b3ab51c8877 | 84 | This parameter can be a value of @ref RCC_Oscillator_Type */ |
bogdanm | 84:0b3ab51c8877 | 85 | |
bogdanm | 84:0b3ab51c8877 | 86 | uint32_t HSEState; /*!< The new state of the HSE. |
bogdanm | 84:0b3ab51c8877 | 87 | This parameter can be a value of @ref RCC_HSE_Config */ |
bogdanm | 84:0b3ab51c8877 | 88 | |
bogdanm | 84:0b3ab51c8877 | 89 | uint32_t LSEState; /*!< The new state of the LSE. |
bogdanm | 84:0b3ab51c8877 | 90 | This parameter can be a value of @ref RCC_LSE_Config */ |
bogdanm | 84:0b3ab51c8877 | 91 | |
bogdanm | 84:0b3ab51c8877 | 92 | uint32_t HSIState; /*!< The new state of the HSI. |
bogdanm | 84:0b3ab51c8877 | 93 | This parameter can be a value of @ref RCC_HSI_Config */ |
bogdanm | 84:0b3ab51c8877 | 94 | |
bogdanm | 84:0b3ab51c8877 | 95 | uint32_t HSICalibrationValue; /*!< The calibration trimming value. |
bogdanm | 84:0b3ab51c8877 | 96 | This parameter must be a number between Min_Data = 0x00 and Max_Data = 0x1F */ |
bogdanm | 84:0b3ab51c8877 | 97 | |
bogdanm | 84:0b3ab51c8877 | 98 | uint32_t LSIState; /*!< The new state of the LSI. |
bogdanm | 84:0b3ab51c8877 | 99 | This parameter can be a value of @ref RCC_LSI_Config */ |
bogdanm | 84:0b3ab51c8877 | 100 | |
Kojto | 96:487b796308b0 | 101 | #if !defined (STM32L031xx) && !defined (STM32L041xx) && !defined(STM32L051xx) && !defined(STM32L061xx) && !defined(STM32L071xx) && !defined(STM32L081xx) |
bogdanm | 84:0b3ab51c8877 | 102 | uint32_t HSI48State; /*!< The new state of the HSI48. |
bogdanm | 84:0b3ab51c8877 | 103 | This parameter can be a value of @ref RCC_HSI48_Config */ |
Kojto | 96:487b796308b0 | 104 | #endif |
bogdanm | 84:0b3ab51c8877 | 105 | |
bogdanm | 84:0b3ab51c8877 | 106 | uint32_t MSIState; /*!< The new state of the MSI. |
bogdanm | 84:0b3ab51c8877 | 107 | This parameter can be a value of @ref RCC_MSI_Config */ |
bogdanm | 84:0b3ab51c8877 | 108 | |
bogdanm | 84:0b3ab51c8877 | 109 | uint32_t MSICalibrationValue; /*!< The calibration trimming value. |
bogdanm | 84:0b3ab51c8877 | 110 | This parameter must be a number between Min_Data = 0x00 and Max_Data = 0xFF */ |
bogdanm | 84:0b3ab51c8877 | 111 | |
bogdanm | 84:0b3ab51c8877 | 112 | uint32_t MSIClockRange; /*!< The MSI frequency range. |
bogdanm | 84:0b3ab51c8877 | 113 | This parameter can be a value of @ref RCC_MSI_Clock_Range */ |
bogdanm | 84:0b3ab51c8877 | 114 | |
bogdanm | 84:0b3ab51c8877 | 115 | RCC_PLLInitTypeDef PLL; /*!< PLL structure parameters */ |
bogdanm | 84:0b3ab51c8877 | 116 | |
bogdanm | 84:0b3ab51c8877 | 117 | }RCC_OscInitTypeDef; |
bogdanm | 84:0b3ab51c8877 | 118 | |
bogdanm | 84:0b3ab51c8877 | 119 | /** |
bogdanm | 84:0b3ab51c8877 | 120 | * @brief RCC System, AHB and APB busses clock configuration structure definition |
bogdanm | 84:0b3ab51c8877 | 121 | */ |
bogdanm | 84:0b3ab51c8877 | 122 | typedef struct |
bogdanm | 84:0b3ab51c8877 | 123 | { |
bogdanm | 84:0b3ab51c8877 | 124 | uint32_t ClockType; /*!< The clock to be configured. |
bogdanm | 84:0b3ab51c8877 | 125 | This parameter can be a value of @ref RCC_System_Clock_Type */ |
bogdanm | 84:0b3ab51c8877 | 126 | |
bogdanm | 84:0b3ab51c8877 | 127 | uint32_t SYSCLKSource; /*!< The clock source (SYSCLKS) used as system clock. |
bogdanm | 84:0b3ab51c8877 | 128 | This parameter can be a value of @ref RCC_System_Clock_Source */ |
bogdanm | 84:0b3ab51c8877 | 129 | |
bogdanm | 84:0b3ab51c8877 | 130 | uint32_t AHBCLKDivider; /*!< The AHB clock (HCLK) divider. This clock is derived from the system clock (SYSCLK). |
bogdanm | 84:0b3ab51c8877 | 131 | This parameter can be a value of @ref RCC_AHB_Clock_Source */ |
bogdanm | 84:0b3ab51c8877 | 132 | |
bogdanm | 84:0b3ab51c8877 | 133 | uint32_t APB1CLKDivider; /*!< The APB1 clock (PCLK1) divider. This clock is derived from the AHB clock (HCLK). |
bogdanm | 84:0b3ab51c8877 | 134 | This parameter can be a value of @ref RCC_APB1_APB2_Clock_Source */ |
bogdanm | 84:0b3ab51c8877 | 135 | |
bogdanm | 84:0b3ab51c8877 | 136 | uint32_t APB2CLKDivider; /*!< The APB2 clock (PCLK2) divider. This clock is derived from the AHB clock (HCLK). |
bogdanm | 84:0b3ab51c8877 | 137 | This parameter can be a value of @ref RCC_APB1_APB2_Clock_Source */ |
bogdanm | 84:0b3ab51c8877 | 138 | |
bogdanm | 84:0b3ab51c8877 | 139 | }RCC_ClkInitTypeDef; |
bogdanm | 84:0b3ab51c8877 | 140 | |
bogdanm | 84:0b3ab51c8877 | 141 | |
Kojto | 96:487b796308b0 | 142 | /** @defgroup RCC_Private_Constants RCC Private constatnts |
bogdanm | 84:0b3ab51c8877 | 143 | * @brief RCC registers bit address in the alias region |
bogdanm | 84:0b3ab51c8877 | 144 | * @{ |
bogdanm | 84:0b3ab51c8877 | 145 | */ |
bogdanm | 84:0b3ab51c8877 | 146 | #define RCC_OFFSET (RCC_BASE - PERIPH_BASE) |
bogdanm | 84:0b3ab51c8877 | 147 | /* --- CR Register ---*/ |
bogdanm | 84:0b3ab51c8877 | 148 | /* Alias word address of HSION bit */ |
bogdanm | 84:0b3ab51c8877 | 149 | #define RCC_CR_OFFSET (RCC_OFFSET + 0x00) |
bogdanm | 84:0b3ab51c8877 | 150 | /* --- CFGR Register ---*/ |
bogdanm | 84:0b3ab51c8877 | 151 | /* Alias word address of I2SSRC bit */ |
bogdanm | 84:0b3ab51c8877 | 152 | #define RCC_CFGR_OFFSET (RCC_OFFSET + 0x08) |
bogdanm | 84:0b3ab51c8877 | 153 | /* --- CSR Register ---*/ |
bogdanm | 84:0b3ab51c8877 | 154 | #define RCC_CSR_OFFSET (RCC_OFFSET + 0x74) |
bogdanm | 84:0b3ab51c8877 | 155 | |
bogdanm | 84:0b3ab51c8877 | 156 | /* CR register byte 3 (Bits[23:16]) base address */ |
Kojto | 96:487b796308b0 | 157 | #define RCC_CR_BYTE2_ADDRESS ((uint32_t)0x40023802) |
bogdanm | 84:0b3ab51c8877 | 158 | |
bogdanm | 84:0b3ab51c8877 | 159 | /* CIER register byte 0 (Bits[0:8]) base address */ |
bogdanm | 84:0b3ab51c8877 | 160 | #define CIER_BYTE0_ADDRESS ((uint32_t)(RCC_BASE + 0x10 + 0x00)) |
bogdanm | 84:0b3ab51c8877 | 161 | |
Kojto | 96:487b796308b0 | 162 | #define RCC_LSE_TIMEOUT_VALUE LSE_STARTUP_TIMEOUT |
Kojto | 96:487b796308b0 | 163 | #define RCC_DBP_TIMEOUT_VALUE ((uint32_t)100) /* 100 ms */ |
bogdanm | 84:0b3ab51c8877 | 164 | |
bogdanm | 84:0b3ab51c8877 | 165 | /** |
bogdanm | 84:0b3ab51c8877 | 166 | * @} |
bogdanm | 84:0b3ab51c8877 | 167 | */ |
bogdanm | 84:0b3ab51c8877 | 168 | |
Kojto | 96:487b796308b0 | 169 | /** @defgroup RCC_Exported_Constants RCC Exported Constants |
Kojto | 96:487b796308b0 | 170 | * @{ |
Kojto | 96:487b796308b0 | 171 | */ |
Kojto | 96:487b796308b0 | 172 | |
Kojto | 96:487b796308b0 | 173 | /** @defgroup RCC_Oscillator_Type RCC Oscillator Type |
bogdanm | 84:0b3ab51c8877 | 174 | * @{ |
bogdanm | 84:0b3ab51c8877 | 175 | */ |
bogdanm | 84:0b3ab51c8877 | 176 | #define RCC_OSCILLATORTYPE_NONE ((uint32_t)0x00000000) |
bogdanm | 84:0b3ab51c8877 | 177 | #define RCC_OSCILLATORTYPE_HSE ((uint32_t)0x00000001) |
bogdanm | 84:0b3ab51c8877 | 178 | #define RCC_OSCILLATORTYPE_HSI ((uint32_t)0x00000002) |
bogdanm | 84:0b3ab51c8877 | 179 | #define RCC_OSCILLATORTYPE_LSE ((uint32_t)0x00000004) |
bogdanm | 84:0b3ab51c8877 | 180 | #define RCC_OSCILLATORTYPE_LSI ((uint32_t)0x00000008) |
bogdanm | 84:0b3ab51c8877 | 181 | #define RCC_OSCILLATORTYPE_MSI ((uint32_t)0x00000010) |
Kojto | 96:487b796308b0 | 182 | #if !defined(STM32L051xx) && !defined(STM32L061xx) && !defined(STM32L071xx) && !defined(STM32L081xx) |
bogdanm | 84:0b3ab51c8877 | 183 | #define RCC_OSCILLATORTYPE_HSI48 ((uint32_t)0x00000020) |
Kojto | 96:487b796308b0 | 184 | #define IS_RCC_OSCILLATORTYPE(__OSCILLATOR__) ((__OSCILLATOR__) <= 0x3F) |
Kojto | 96:487b796308b0 | 185 | #else |
Kojto | 96:487b796308b0 | 186 | #define IS_RCC_OSCILLATORTYPE(__OSCILLATOR__) ((__OSCILLATOR__) <= 0x1F) |
Kojto | 96:487b796308b0 | 187 | #endif /* !defined(STM32L051xx) && !defined(STM32L061xx) && !defined(STM32L071xx) && !defined(STM32L081xx) */ |
bogdanm | 92:4fc01daae5a5 | 188 | |
bogdanm | 84:0b3ab51c8877 | 189 | /** |
bogdanm | 84:0b3ab51c8877 | 190 | * @} |
bogdanm | 84:0b3ab51c8877 | 191 | */ |
bogdanm | 84:0b3ab51c8877 | 192 | |
Kojto | 96:487b796308b0 | 193 | /** @defgroup RCC_HSE_Config RCC HSE Config |
bogdanm | 84:0b3ab51c8877 | 194 | * @{ |
bogdanm | 84:0b3ab51c8877 | 195 | */ |
bogdanm | 84:0b3ab51c8877 | 196 | #define RCC_HSE_OFF ((uint32_t)0x00000000) |
bogdanm | 84:0b3ab51c8877 | 197 | #define RCC_HSE_ON RCC_CR_HSEON |
bogdanm | 84:0b3ab51c8877 | 198 | #define RCC_HSE_BYPASS ((uint32_t)(RCC_CR_HSEBYP | RCC_CR_HSEON)) |
bogdanm | 84:0b3ab51c8877 | 199 | |
Kojto | 96:487b796308b0 | 200 | #define IS_RCC_HSE(__HSE__) (((__HSE__) == RCC_HSE_OFF) || ((__HSE__) == RCC_HSE_ON) || \ |
Kojto | 96:487b796308b0 | 201 | ((__HSE__) == RCC_HSE_BYPASS)) |
bogdanm | 84:0b3ab51c8877 | 202 | /** |
bogdanm | 84:0b3ab51c8877 | 203 | * @} |
bogdanm | 84:0b3ab51c8877 | 204 | */ |
bogdanm | 84:0b3ab51c8877 | 205 | |
Kojto | 96:487b796308b0 | 206 | /** @defgroup RCC_LSE_Config RCC LSE Config |
bogdanm | 84:0b3ab51c8877 | 207 | * @{ |
bogdanm | 84:0b3ab51c8877 | 208 | */ |
bogdanm | 84:0b3ab51c8877 | 209 | #define RCC_LSE_OFF ((uint32_t)0x00000000) |
bogdanm | 84:0b3ab51c8877 | 210 | #define RCC_LSE_ON RCC_CSR_LSEON |
bogdanm | 84:0b3ab51c8877 | 211 | #define RCC_LSE_BYPASS ((uint32_t)(RCC_CSR_LSEBYP | RCC_CSR_LSEON)) |
bogdanm | 84:0b3ab51c8877 | 212 | |
Kojto | 96:487b796308b0 | 213 | #define IS_RCC_LSE(__LSE__) (((__LSE__) == RCC_LSE_OFF) || ((__LSE__) == RCC_LSE_ON) || \ |
Kojto | 96:487b796308b0 | 214 | ((__LSE__) == RCC_LSE_BYPASS)) |
bogdanm | 84:0b3ab51c8877 | 215 | /** |
bogdanm | 84:0b3ab51c8877 | 216 | * @} |
bogdanm | 84:0b3ab51c8877 | 217 | */ |
bogdanm | 84:0b3ab51c8877 | 218 | |
Kojto | 96:487b796308b0 | 219 | |
bogdanm | 84:0b3ab51c8877 | 220 | |
Kojto | 96:487b796308b0 | 221 | /** @defgroup RCC_MSI_Clock_Range RCC MSI Clock Range |
bogdanm | 84:0b3ab51c8877 | 222 | * @{ |
bogdanm | 84:0b3ab51c8877 | 223 | */ |
bogdanm | 84:0b3ab51c8877 | 224 | |
bogdanm | 84:0b3ab51c8877 | 225 | #define RCC_MSIRANGE_0 RCC_ICSCR_MSIRANGE_0 /*!< MSI = 65.536 KHz */ |
bogdanm | 84:0b3ab51c8877 | 226 | #define RCC_MSIRANGE_1 RCC_ICSCR_MSIRANGE_1 /*!< MSI = 131.072 KHz */ |
bogdanm | 84:0b3ab51c8877 | 227 | #define RCC_MSIRANGE_2 RCC_ICSCR_MSIRANGE_2 /*!< MSI = 262.144 KHz */ |
bogdanm | 84:0b3ab51c8877 | 228 | #define RCC_MSIRANGE_3 RCC_ICSCR_MSIRANGE_3 /*!< MSI = 524.288 KHz */ |
bogdanm | 84:0b3ab51c8877 | 229 | #define RCC_MSIRANGE_4 RCC_ICSCR_MSIRANGE_4 /*!< MSI = 1.048 MHz */ |
bogdanm | 84:0b3ab51c8877 | 230 | #define RCC_MSIRANGE_5 RCC_ICSCR_MSIRANGE_5 /*!< MSI = 2.097 MHz */ |
bogdanm | 84:0b3ab51c8877 | 231 | #define RCC_MSIRANGE_6 RCC_ICSCR_MSIRANGE_6 /*!< MSI = 4.194 MHz */ |
bogdanm | 84:0b3ab51c8877 | 232 | |
Kojto | 96:487b796308b0 | 233 | #define IS_RCC_MSI_CLOCK_RANGE(__RANGE__) (((__RANGE__) == RCC_MSIRANGE_0) || \ |
Kojto | 96:487b796308b0 | 234 | ((__RANGE__) == RCC_MSIRANGE_1) || \ |
Kojto | 96:487b796308b0 | 235 | ((__RANGE__) == RCC_MSIRANGE_2) || \ |
Kojto | 96:487b796308b0 | 236 | ((__RANGE__) == RCC_MSIRANGE_3) || \ |
Kojto | 96:487b796308b0 | 237 | ((__RANGE__) == RCC_MSIRANGE_4) || \ |
Kojto | 96:487b796308b0 | 238 | ((__RANGE__) == RCC_MSIRANGE_5) || \ |
Kojto | 96:487b796308b0 | 239 | ((__RANGE__) == RCC_MSIRANGE_6)) |
bogdanm | 84:0b3ab51c8877 | 240 | |
bogdanm | 84:0b3ab51c8877 | 241 | /** |
bogdanm | 84:0b3ab51c8877 | 242 | * @} |
bogdanm | 84:0b3ab51c8877 | 243 | */ |
bogdanm | 84:0b3ab51c8877 | 244 | |
Kojto | 96:487b796308b0 | 245 | /** @defgroup RCC_LSI_Config RCC LSI Config |
bogdanm | 84:0b3ab51c8877 | 246 | * @{ |
bogdanm | 84:0b3ab51c8877 | 247 | */ |
bogdanm | 84:0b3ab51c8877 | 248 | #define RCC_LSI_OFF ((uint8_t)0x00) |
bogdanm | 84:0b3ab51c8877 | 249 | #define RCC_LSI_ON ((uint8_t)0x01) |
bogdanm | 84:0b3ab51c8877 | 250 | |
Kojto | 96:487b796308b0 | 251 | #define RCC_MSICALIBRATION_DEFAULT ((uint32_t)0) /* Default MSI calibration trimming value */ |
Kojto | 96:487b796308b0 | 252 | |
Kojto | 96:487b796308b0 | 253 | #define IS_RCC_LSI(__LSI__) (((__LSI__) == RCC_LSI_OFF) || ((__LSI__) == RCC_LSI_ON)) |
bogdanm | 84:0b3ab51c8877 | 254 | /** |
bogdanm | 84:0b3ab51c8877 | 255 | * @} |
bogdanm | 84:0b3ab51c8877 | 256 | */ |
bogdanm | 84:0b3ab51c8877 | 257 | |
bogdanm | 84:0b3ab51c8877 | 258 | |
Kojto | 96:487b796308b0 | 259 | /** @defgroup RCC_MSI_Config RCC MSI Config |
bogdanm | 84:0b3ab51c8877 | 260 | * @{ |
bogdanm | 84:0b3ab51c8877 | 261 | */ |
bogdanm | 84:0b3ab51c8877 | 262 | #define RCC_MSI_OFF ((uint8_t)0x00) |
bogdanm | 84:0b3ab51c8877 | 263 | #define RCC_MSI_ON ((uint8_t)0x01) |
bogdanm | 84:0b3ab51c8877 | 264 | |
Kojto | 96:487b796308b0 | 265 | #define RCC_HSICALIBRATION_DEFAULT ((uint32_t)0x10) /* Default HSI calibration trimming value */ |
Kojto | 96:487b796308b0 | 266 | |
Kojto | 96:487b796308b0 | 267 | #define IS_RCC_MSI(__MSI__) (((__MSI__) == RCC_MSI_OFF) || ((__MSI__) == RCC_MSI_ON)) |
bogdanm | 84:0b3ab51c8877 | 268 | /** |
bogdanm | 84:0b3ab51c8877 | 269 | * @} |
bogdanm | 84:0b3ab51c8877 | 270 | */ |
bogdanm | 84:0b3ab51c8877 | 271 | |
Kojto | 96:487b796308b0 | 272 | #if !defined(STM32L051xx) && !defined(STM32L061xx) && !defined(STM32L071xx) && !defined(STM32L081xx) |
bogdanm | 92:4fc01daae5a5 | 273 | /** @defgroup RCC_HSI48_Config |
bogdanm | 84:0b3ab51c8877 | 274 | * @{ |
bogdanm | 84:0b3ab51c8877 | 275 | */ |
bogdanm | 84:0b3ab51c8877 | 276 | #define RCC_HSI48_OFF ((uint8_t)0x00) |
bogdanm | 84:0b3ab51c8877 | 277 | #define RCC_HSI48_ON ((uint8_t)0x01) |
bogdanm | 84:0b3ab51c8877 | 278 | |
Kojto | 96:487b796308b0 | 279 | #define IS_RCC_HSI48(__HSI48__) (((__HSI48__) == RCC_HSI48_OFF) || ((__HSI48__) == RCC_HSI48_ON)) |
bogdanm | 84:0b3ab51c8877 | 280 | /** |
bogdanm | 84:0b3ab51c8877 | 281 | * @} |
bogdanm | 84:0b3ab51c8877 | 282 | */ |
Kojto | 96:487b796308b0 | 283 | #endif /* !defined(STM32L051xx) && !defined(STM32L061xx) && !defined(STM32L071xx) && !defined(STM32L081xx) */ |
bogdanm | 84:0b3ab51c8877 | 284 | |
Kojto | 96:487b796308b0 | 285 | /** @defgroup RCC_PLL_Config RCC PLL Config |
bogdanm | 84:0b3ab51c8877 | 286 | * @{ |
bogdanm | 84:0b3ab51c8877 | 287 | */ |
bogdanm | 84:0b3ab51c8877 | 288 | #define RCC_PLL_NONE ((uint8_t)0x00) |
bogdanm | 84:0b3ab51c8877 | 289 | #define RCC_PLL_OFF ((uint8_t)0x01) |
bogdanm | 84:0b3ab51c8877 | 290 | #define RCC_PLL_ON ((uint8_t)0x02) |
bogdanm | 84:0b3ab51c8877 | 291 | |
Kojto | 96:487b796308b0 | 292 | #define IS_RCC_PLL(__PLL__) (((__PLL__) == RCC_PLL_NONE) ||((__PLL__) == RCC_PLL_OFF) || ((__PLL__) == RCC_PLL_ON)) |
bogdanm | 84:0b3ab51c8877 | 293 | /** |
bogdanm | 84:0b3ab51c8877 | 294 | * @} |
bogdanm | 84:0b3ab51c8877 | 295 | */ |
bogdanm | 84:0b3ab51c8877 | 296 | |
Kojto | 96:487b796308b0 | 297 | /** @defgroup RCC_PLL_Clock_Source PCC PLL Clock Source |
bogdanm | 84:0b3ab51c8877 | 298 | * @{ |
bogdanm | 84:0b3ab51c8877 | 299 | */ |
bogdanm | 84:0b3ab51c8877 | 300 | #define RCC_PLLSOURCE_HSI RCC_CFGR_PLLSRC_HSI |
bogdanm | 84:0b3ab51c8877 | 301 | #define RCC_PLLSOURCE_HSE RCC_CFGR_PLLSRC_HSE |
bogdanm | 84:0b3ab51c8877 | 302 | |
Kojto | 96:487b796308b0 | 303 | #define IS_RCC_PLLSOURCE(__SOURCE__) (((__SOURCE__) == RCC_PLLSOURCE_HSI) || \ |
Kojto | 96:487b796308b0 | 304 | ((__SOURCE__) == RCC_PLLSOURCE_HSE)) |
bogdanm | 84:0b3ab51c8877 | 305 | |
bogdanm | 84:0b3ab51c8877 | 306 | /** |
bogdanm | 84:0b3ab51c8877 | 307 | * @} |
bogdanm | 84:0b3ab51c8877 | 308 | */ |
bogdanm | 84:0b3ab51c8877 | 309 | |
Kojto | 96:487b796308b0 | 310 | /** @defgroup RCC_PLLMultiplication_Factor RCC PLL Multipliers |
bogdanm | 84:0b3ab51c8877 | 311 | * @{ |
bogdanm | 84:0b3ab51c8877 | 312 | */ |
bogdanm | 84:0b3ab51c8877 | 313 | |
bogdanm | 84:0b3ab51c8877 | 314 | #define RCC_PLLMUL_3 RCC_CFGR_PLLMUL3 |
bogdanm | 84:0b3ab51c8877 | 315 | #define RCC_PLLMUL_4 RCC_CFGR_PLLMUL4 |
bogdanm | 84:0b3ab51c8877 | 316 | #define RCC_PLLMUL_6 RCC_CFGR_PLLMUL6 |
bogdanm | 84:0b3ab51c8877 | 317 | #define RCC_PLLMUL_8 RCC_CFGR_PLLMUL8 |
bogdanm | 84:0b3ab51c8877 | 318 | #define RCC_PLLMUL_12 RCC_CFGR_PLLMUL12 |
bogdanm | 84:0b3ab51c8877 | 319 | #define RCC_PLLMUL_16 RCC_CFGR_PLLMUL16 |
bogdanm | 84:0b3ab51c8877 | 320 | #define RCC_PLLMUL_24 RCC_CFGR_PLLMUL24 |
bogdanm | 84:0b3ab51c8877 | 321 | #define RCC_PLLMUL_32 RCC_CFGR_PLLMUL32 |
bogdanm | 84:0b3ab51c8877 | 322 | #define RCC_PLLMUL_48 RCC_CFGR_PLLMUL48 |
Kojto | 96:487b796308b0 | 323 | #define IS_RCC_PLL_MUL(__MUL__) (((__MUL__) == RCC_PLLMUL_3) || ((__MUL__) == RCC_PLLMUL_4) || \ |
Kojto | 96:487b796308b0 | 324 | ((__MUL__) == RCC_PLLMUL_6) || ((__MUL__) == RCC_PLLMUL_8) || \ |
Kojto | 96:487b796308b0 | 325 | ((__MUL__) == RCC_PLLMUL_12) || ((__MUL__) == RCC_PLLMUL_16) || \ |
Kojto | 96:487b796308b0 | 326 | ((__MUL__) == RCC_PLLMUL_24) || ((__MUL__) == RCC_PLLMUL_32) || \ |
Kojto | 96:487b796308b0 | 327 | ((__MUL__) == RCC_PLLMUL_48)) |
bogdanm | 84:0b3ab51c8877 | 328 | /** |
bogdanm | 84:0b3ab51c8877 | 329 | * @} |
bogdanm | 84:0b3ab51c8877 | 330 | */ |
bogdanm | 84:0b3ab51c8877 | 331 | |
Kojto | 96:487b796308b0 | 332 | /** @defgroup RCC_PLLDivider_Factor RCC PLL Dividers |
bogdanm | 84:0b3ab51c8877 | 333 | * @{ |
bogdanm | 84:0b3ab51c8877 | 334 | */ |
bogdanm | 84:0b3ab51c8877 | 335 | |
bogdanm | 84:0b3ab51c8877 | 336 | #define RCC_PLLDIV_2 RCC_CFGR_PLLDIV2 |
bogdanm | 84:0b3ab51c8877 | 337 | #define RCC_PLLDIV_3 RCC_CFGR_PLLDIV3 |
bogdanm | 84:0b3ab51c8877 | 338 | #define RCC_PLLDIV_4 RCC_CFGR_PLLDIV4 |
Kojto | 96:487b796308b0 | 339 | #define IS_RCC_PLL_DIV(__DIV__) (((__DIV__) == RCC_PLLDIV_2) || ((__DIV__) == RCC_PLLDIV_3) || \ |
Kojto | 96:487b796308b0 | 340 | ((__DIV__) == RCC_PLLDIV_4)) |
bogdanm | 84:0b3ab51c8877 | 341 | /** |
bogdanm | 84:0b3ab51c8877 | 342 | * @} |
bogdanm | 84:0b3ab51c8877 | 343 | */ |
bogdanm | 84:0b3ab51c8877 | 344 | |
Kojto | 96:487b796308b0 | 345 | /** @defgroup RCC_System_Clock_Type RCC System Clock Type |
bogdanm | 84:0b3ab51c8877 | 346 | * @{ |
bogdanm | 84:0b3ab51c8877 | 347 | */ |
bogdanm | 84:0b3ab51c8877 | 348 | #define RCC_CLOCKTYPE_SYSCLK ((uint32_t)0x00000001) |
bogdanm | 84:0b3ab51c8877 | 349 | #define RCC_CLOCKTYPE_HCLK ((uint32_t)0x00000002) |
bogdanm | 84:0b3ab51c8877 | 350 | #define RCC_CLOCKTYPE_PCLK1 ((uint32_t)0x00000004) |
bogdanm | 84:0b3ab51c8877 | 351 | #define RCC_CLOCKTYPE_PCLK2 ((uint32_t)0x00000008) |
bogdanm | 84:0b3ab51c8877 | 352 | |
Kojto | 96:487b796308b0 | 353 | #define IS_RCC_CLOCKTYPE(__CLK__) ((1 <= (__CLK__)) && ((__CLK__) <= 15)) |
bogdanm | 84:0b3ab51c8877 | 354 | /** |
bogdanm | 84:0b3ab51c8877 | 355 | * @} |
bogdanm | 84:0b3ab51c8877 | 356 | */ |
bogdanm | 84:0b3ab51c8877 | 357 | |
Kojto | 96:487b796308b0 | 358 | /** @defgroup RCC_System_Clock_Source RCC System Clock Source |
bogdanm | 84:0b3ab51c8877 | 359 | * @{ |
bogdanm | 84:0b3ab51c8877 | 360 | */ |
bogdanm | 84:0b3ab51c8877 | 361 | #define RCC_SYSCLKSOURCE_MSI RCC_CFGR_SW_MSI |
bogdanm | 84:0b3ab51c8877 | 362 | #define RCC_SYSCLKSOURCE_HSI RCC_CFGR_SW_HSI |
bogdanm | 84:0b3ab51c8877 | 363 | #define RCC_SYSCLKSOURCE_HSE RCC_CFGR_SW_HSE |
bogdanm | 84:0b3ab51c8877 | 364 | #define RCC_SYSCLKSOURCE_PLLCLK RCC_CFGR_SW_PLL |
bogdanm | 84:0b3ab51c8877 | 365 | |
Kojto | 96:487b796308b0 | 366 | #define IS_RCC_SYSCLKSOURCE(__SOURCE__) (((__SOURCE__) == RCC_SYSCLKSOURCE_HSI) || \ |
Kojto | 96:487b796308b0 | 367 | ((__SOURCE__) == RCC_SYSCLKSOURCE_HSE) || \ |
Kojto | 96:487b796308b0 | 368 | ((__SOURCE__) == RCC_SYSCLKSOURCE_MSI) || \ |
Kojto | 96:487b796308b0 | 369 | ((__SOURCE__) == RCC_SYSCLKSOURCE_PLLCLK)) |
bogdanm | 84:0b3ab51c8877 | 370 | /** |
bogdanm | 84:0b3ab51c8877 | 371 | * @} |
bogdanm | 84:0b3ab51c8877 | 372 | */ |
bogdanm | 84:0b3ab51c8877 | 373 | |
Kojto | 96:487b796308b0 | 374 | /** @defgroup RCC_System_Clock_Source_Status System Clock Source Status |
Kojto | 96:487b796308b0 | 375 | * @{ |
Kojto | 96:487b796308b0 | 376 | */ |
Kojto | 96:487b796308b0 | 377 | #define RCC_SYSCLKSOURCE_STATUS_HSI RCC_CFGR_SWS_HSI |
Kojto | 96:487b796308b0 | 378 | #define RCC_SYSCLKSOURCE_STATUS_HSE RCC_CFGR_SWS_HSE |
Kojto | 96:487b796308b0 | 379 | #define RCC_SYSCLKSOURCE_STATUS_PLLCLK RCC_CFGR_SWS_PLL |
Kojto | 96:487b796308b0 | 380 | |
Kojto | 96:487b796308b0 | 381 | /** |
Kojto | 96:487b796308b0 | 382 | * @} |
Kojto | 96:487b796308b0 | 383 | */ |
Kojto | 96:487b796308b0 | 384 | |
Kojto | 96:487b796308b0 | 385 | /** @defgroup RCC_AHB_Clock_Source RCC AHB Clock SOurce |
bogdanm | 84:0b3ab51c8877 | 386 | * @{ |
bogdanm | 84:0b3ab51c8877 | 387 | */ |
bogdanm | 84:0b3ab51c8877 | 388 | #define RCC_SYSCLK_DIV1 RCC_CFGR_HPRE_DIV1 |
bogdanm | 84:0b3ab51c8877 | 389 | #define RCC_SYSCLK_DIV2 RCC_CFGR_HPRE_DIV2 |
bogdanm | 84:0b3ab51c8877 | 390 | #define RCC_SYSCLK_DIV4 RCC_CFGR_HPRE_DIV4 |
bogdanm | 84:0b3ab51c8877 | 391 | #define RCC_SYSCLK_DIV8 RCC_CFGR_HPRE_DIV8 |
bogdanm | 84:0b3ab51c8877 | 392 | #define RCC_SYSCLK_DIV16 RCC_CFGR_HPRE_DIV16 |
bogdanm | 84:0b3ab51c8877 | 393 | #define RCC_SYSCLK_DIV64 RCC_CFGR_HPRE_DIV64 |
bogdanm | 84:0b3ab51c8877 | 394 | #define RCC_SYSCLK_DIV128 RCC_CFGR_HPRE_DIV128 |
bogdanm | 84:0b3ab51c8877 | 395 | #define RCC_SYSCLK_DIV256 RCC_CFGR_HPRE_DIV256 |
bogdanm | 84:0b3ab51c8877 | 396 | #define RCC_SYSCLK_DIV512 RCC_CFGR_HPRE_DIV512 |
bogdanm | 84:0b3ab51c8877 | 397 | |
Kojto | 96:487b796308b0 | 398 | #define IS_RCC_HCLK(__HCLK__) (((__HCLK__) == RCC_SYSCLK_DIV1) || ((__HCLK__) == RCC_SYSCLK_DIV2) || \ |
Kojto | 96:487b796308b0 | 399 | ((__HCLK__) == RCC_SYSCLK_DIV4) || ((__HCLK__) == RCC_SYSCLK_DIV8) || \ |
Kojto | 96:487b796308b0 | 400 | ((__HCLK__) == RCC_SYSCLK_DIV16) || ((__HCLK__) == RCC_SYSCLK_DIV64) || \ |
Kojto | 96:487b796308b0 | 401 | ((__HCLK__) == RCC_SYSCLK_DIV128) || ((__HCLK__) == RCC_SYSCLK_DIV256) || \ |
Kojto | 96:487b796308b0 | 402 | ((__HCLK__) == RCC_SYSCLK_DIV512)) |
bogdanm | 84:0b3ab51c8877 | 403 | /** |
bogdanm | 84:0b3ab51c8877 | 404 | * @} |
bogdanm | 84:0b3ab51c8877 | 405 | */ |
bogdanm | 84:0b3ab51c8877 | 406 | |
Kojto | 96:487b796308b0 | 407 | /** @defgroup RCC_APB1_APB2_Clock_Source RCC APB1 Clock Source |
bogdanm | 84:0b3ab51c8877 | 408 | * @{ |
bogdanm | 84:0b3ab51c8877 | 409 | */ |
bogdanm | 84:0b3ab51c8877 | 410 | #define RCC_HCLK_DIV1 RCC_CFGR_PPRE1_DIV1 |
bogdanm | 84:0b3ab51c8877 | 411 | #define RCC_HCLK_DIV2 RCC_CFGR_PPRE1_DIV2 |
bogdanm | 84:0b3ab51c8877 | 412 | #define RCC_HCLK_DIV4 RCC_CFGR_PPRE1_DIV4 |
bogdanm | 84:0b3ab51c8877 | 413 | #define RCC_HCLK_DIV8 RCC_CFGR_PPRE1_DIV8 |
bogdanm | 84:0b3ab51c8877 | 414 | #define RCC_HCLK_DIV16 RCC_CFGR_PPRE1_DIV16 |
bogdanm | 84:0b3ab51c8877 | 415 | |
Kojto | 96:487b796308b0 | 416 | #define IS_RCC_PCLK(__PCLK__) (((__PCLK__) == RCC_HCLK_DIV1) || ((__PCLK__) == RCC_HCLK_DIV2) || \ |
Kojto | 96:487b796308b0 | 417 | ((__PCLK__) == RCC_HCLK_DIV4) || ((__PCLK__) == RCC_HCLK_DIV8) || \ |
Kojto | 96:487b796308b0 | 418 | ((__PCLK__) == RCC_HCLK_DIV16)) |
bogdanm | 84:0b3ab51c8877 | 419 | /** |
bogdanm | 84:0b3ab51c8877 | 420 | * @} |
bogdanm | 84:0b3ab51c8877 | 421 | */ |
bogdanm | 84:0b3ab51c8877 | 422 | |
Kojto | 96:487b796308b0 | 423 | /** @defgroup RCC_RTC_Clock_Source RCC RTC Clock Source |
bogdanm | 84:0b3ab51c8877 | 424 | * @{ |
bogdanm | 84:0b3ab51c8877 | 425 | */ |
Kojto | 96:487b796308b0 | 426 | #define RCC_RTCCLKSOURCE_NO_CLK ((uint32_t)0x00000000) |
bogdanm | 84:0b3ab51c8877 | 427 | #define RCC_RTCCLKSOURCE_LSE RCC_CSR_RTCSEL_LSE |
bogdanm | 84:0b3ab51c8877 | 428 | #define RCC_RTCCLKSOURCE_LSI RCC_CSR_RTCSEL_LSI |
bogdanm | 84:0b3ab51c8877 | 429 | #define RCC_RTCCLKSOURCE_HSE_DIV2 RCC_CSR_RTCSEL_HSE |
bogdanm | 84:0b3ab51c8877 | 430 | #define RCC_RTCCLKSOURCE_HSE_DIV4 ((uint32_t)RCC_CSR_RTCSEL_HSE | RCC_CR_RTCPRE_0) |
bogdanm | 84:0b3ab51c8877 | 431 | #define RCC_RTCCLKSOURCE_HSE_DIV8 ((uint32_t)RCC_CSR_RTCSEL_HSE | RCC_CR_RTCPRE_1) |
bogdanm | 84:0b3ab51c8877 | 432 | #define RCC_RTCCLKSOURCE_HSE_DIV16 ((uint32_t)RCC_CSR_RTCSEL_HSE | RCC_CR_RTCPRE) |
Kojto | 96:487b796308b0 | 433 | #define IS_RCC_RTCCLKSOURCE(__SOURCE__) (((__SOURCE__) == RCC_RTCCLKSOURCE_LSE) || \ |
Kojto | 96:487b796308b0 | 434 | ((__SOURCE__) == RCC_RTCCLKSOURCE_LSI) || \ |
Kojto | 96:487b796308b0 | 435 | ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV2) || \ |
Kojto | 96:487b796308b0 | 436 | ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV4) || \ |
Kojto | 96:487b796308b0 | 437 | ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV8) || \ |
Kojto | 96:487b796308b0 | 438 | ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV16)) |
bogdanm | 84:0b3ab51c8877 | 439 | /** |
bogdanm | 84:0b3ab51c8877 | 440 | * @} |
bogdanm | 84:0b3ab51c8877 | 441 | */ |
bogdanm | 84:0b3ab51c8877 | 442 | |
Kojto | 96:487b796308b0 | 443 | /** @defgroup RCC_MCO_Clock_Source RCC MCo Clock Source |
bogdanm | 84:0b3ab51c8877 | 444 | * @{ |
bogdanm | 84:0b3ab51c8877 | 445 | */ |
Kojto | 96:487b796308b0 | 446 | |
Kojto | 96:487b796308b0 | 447 | #define RCC_MCO1SOURCE_NOCLOCK RCC_CFGR_MCO_NOCLOCK |
Kojto | 96:487b796308b0 | 448 | #define RCC_MCO1SOURCE_SYSCLK RCC_CFGR_MCO_SYSCLK |
Kojto | 96:487b796308b0 | 449 | #define RCC_MCO1SOURCE_HSI RCC_CFGR_MCO_HSI |
Kojto | 96:487b796308b0 | 450 | #define RCC_MCO1SOURCE_MSI RCC_CFGR_MCO_MSI |
Kojto | 96:487b796308b0 | 451 | #define RCC_MCO1SOURCE_HSE RCC_CFGR_MCO_HSE |
Kojto | 96:487b796308b0 | 452 | #define RCC_MCO1SOURCE_PLLCLK RCC_CFGR_MCO_PLL |
Kojto | 96:487b796308b0 | 453 | #define RCC_MCO1SOURCE_LSI RCC_CFGR_MCO_LSI |
Kojto | 96:487b796308b0 | 454 | #define RCC_MCO1SOURCE_LSE RCC_CFGR_MCO_LSE |
Kojto | 96:487b796308b0 | 455 | #if !defined (STM32L031xx) && !defined (STM32L041xx) && !defined(STM32L051xx) && !defined(STM32L061xx) && !defined(STM32L071xx) && !defined(STM32L081xx) |
Kojto | 96:487b796308b0 | 456 | #define RCC_MCO1SOURCE_HSI48 RCC_CFGR_MCO_HSI48 |
Kojto | 96:487b796308b0 | 457 | #endif |
bogdanm | 84:0b3ab51c8877 | 458 | |
Kojto | 96:487b796308b0 | 459 | #if !defined (STM32L031xx) && !defined (STM32L041xx) && !defined(STM32L051xx) && !defined(STM32L061xx) && !defined(STM32L071xx) && !defined(STM32L081xx) |
Kojto | 96:487b796308b0 | 460 | #define IS_RCC_MCO1SOURCE(__SOURCE__) (((__SOURCE__) == RCC_MCO1SOURCE_NOCLOCK) || ((__SOURCE__) == RCC_MCO1SOURCE_SYSCLK) || \ |
Kojto | 96:487b796308b0 | 461 | ((__SOURCE__) == RCC_MCO1SOURCE_HSI) || ((__SOURCE__) == RCC_MCO1SOURCE_MSI) || \ |
Kojto | 96:487b796308b0 | 462 | ((__SOURCE__) == RCC_MCO1SOURCE_HSE) || ((__SOURCE__) == RCC_MCO1SOURCE_PLLCLK) || \ |
Kojto | 96:487b796308b0 | 463 | ((__SOURCE__) == RCC_MCO1SOURCE_LSI) || ((__SOURCE__) == RCC_MCO1SOURCE_LSE) || \ |
Kojto | 96:487b796308b0 | 464 | ((__SOURCE__) == RCC_MCO1SOURCE_HSI48)) |
Kojto | 96:487b796308b0 | 465 | #else |
Kojto | 96:487b796308b0 | 466 | #define IS_RCC_MCO1SOURCE(__SOURCE__) (((__SOURCE__) == RCC_MCO1SOURCE_NOCLOCK) || ((__SOURCE__) == RCC_MCO1SOURCE_SYSCLK) || \ |
Kojto | 96:487b796308b0 | 467 | ((__SOURCE__) == RCC_MCO1SOURCE_HSI) || ((__SOURCE__) == RCC_MCO1SOURCE_MSI) || \ |
Kojto | 96:487b796308b0 | 468 | ((__SOURCE__) == RCC_MCO1SOURCE_HSE) || ((__SOURCE__) == RCC_MCO1SOURCE_PLLCLK) || \ |
Kojto | 96:487b796308b0 | 469 | ((__SOURCE__) == RCC_MCO1SOURCE_LSI) || ((__SOURCE__) == RCC_MCO1SOURCE_LSE)) |
Kojto | 96:487b796308b0 | 470 | #endif |
Kojto | 96:487b796308b0 | 471 | |
bogdanm | 84:0b3ab51c8877 | 472 | /** |
bogdanm | 84:0b3ab51c8877 | 473 | * @} |
bogdanm | 84:0b3ab51c8877 | 474 | */ |
bogdanm | 84:0b3ab51c8877 | 475 | |
Kojto | 96:487b796308b0 | 476 | /** @defgroup RCC_MCOPrescaler RCC MCO Prescaler |
bogdanm | 84:0b3ab51c8877 | 477 | * @{ |
bogdanm | 84:0b3ab51c8877 | 478 | */ |
bogdanm | 84:0b3ab51c8877 | 479 | |
bogdanm | 84:0b3ab51c8877 | 480 | #define RCC_MCODIV_1 RCC_CFGR_MCO_PRE_1 |
bogdanm | 84:0b3ab51c8877 | 481 | #define RCC_MCODIV_2 RCC_CFGR_MCO_PRE_2 |
bogdanm | 84:0b3ab51c8877 | 482 | #define RCC_MCODIV_4 RCC_CFGR_MCO_PRE_4 |
bogdanm | 84:0b3ab51c8877 | 483 | #define RCC_MCODIV_8 RCC_CFGR_MCO_PRE_8 |
bogdanm | 84:0b3ab51c8877 | 484 | #define RCC_MCODIV_16 RCC_CFGR_MCO_PRE_16 |
bogdanm | 84:0b3ab51c8877 | 485 | |
Kojto | 96:487b796308b0 | 486 | #define IS_RCC_MCODIV(__DIV__) (((__DIV__) == RCC_MCODIV_1) || \ |
Kojto | 96:487b796308b0 | 487 | ((__DIV__) == RCC_MCODIV_2) || \ |
Kojto | 96:487b796308b0 | 488 | ((__DIV__) == RCC_MCODIV_4) || \ |
Kojto | 96:487b796308b0 | 489 | ((__DIV__) == RCC_MCODIV_8) || \ |
Kojto | 96:487b796308b0 | 490 | ((__DIV__) == RCC_MCODIV_16)) |
bogdanm | 84:0b3ab51c8877 | 491 | /** |
bogdanm | 84:0b3ab51c8877 | 492 | * @} |
bogdanm | 84:0b3ab51c8877 | 493 | */ |
bogdanm | 84:0b3ab51c8877 | 494 | |
Kojto | 96:487b796308b0 | 495 | /** @defgroup RCC_MCO_Index RCC MCO Index |
bogdanm | 84:0b3ab51c8877 | 496 | * @{ |
bogdanm | 84:0b3ab51c8877 | 497 | */ |
bogdanm | 84:0b3ab51c8877 | 498 | #define RCC_MCO1 ((uint32_t)0x00000000) |
bogdanm | 84:0b3ab51c8877 | 499 | #define RCC_MCO2 ((uint32_t)0x00000001) |
bogdanm | 84:0b3ab51c8877 | 500 | |
Kojto | 96:487b796308b0 | 501 | #define IS_RCC_MCO(__MCOx__) (((__MCOx__) == RCC_MCO1) || ((__MCOx__) == RCC_MCO2)) |
bogdanm | 84:0b3ab51c8877 | 502 | /** |
bogdanm | 84:0b3ab51c8877 | 503 | * @} |
bogdanm | 84:0b3ab51c8877 | 504 | */ |
bogdanm | 84:0b3ab51c8877 | 505 | |
Kojto | 96:487b796308b0 | 506 | /** @defgroup RCC_Interrupt RCC Interruptions |
bogdanm | 84:0b3ab51c8877 | 507 | * @{ |
bogdanm | 84:0b3ab51c8877 | 508 | */ |
bogdanm | 84:0b3ab51c8877 | 509 | #define RCC_IT_LSIRDY RCC_CIFR_LSIRDYF |
bogdanm | 84:0b3ab51c8877 | 510 | #define RCC_IT_LSERDY RCC_CIFR_LSERDYF |
bogdanm | 84:0b3ab51c8877 | 511 | #define RCC_IT_HSIRDY RCC_CIFR_HSIRDYF |
bogdanm | 84:0b3ab51c8877 | 512 | #define RCC_IT_HSERDY RCC_CIFR_HSERDYF |
bogdanm | 84:0b3ab51c8877 | 513 | #define RCC_IT_PLLRDY RCC_CIFR_PLLRDYF |
bogdanm | 84:0b3ab51c8877 | 514 | #define RCC_IT_MSIRDY RCC_CIFR_MSIRDYF |
Kojto | 96:487b796308b0 | 515 | |
bogdanm | 84:0b3ab51c8877 | 516 | #define RCC_IT_LSECSS RCC_CIFR_LSECSSF |
bogdanm | 84:0b3ab51c8877 | 517 | #define RCC_IT_CSS RCC_CIFR_CSSF |
Kojto | 96:487b796308b0 | 518 | #if !defined(STM32L051xx) && !defined(STM32L061xx) && !defined(STM32L071xx) && !defined(STM32L081xx) |
Kojto | 96:487b796308b0 | 519 | #define RCC_IT_HSI48RDY RCC_CIFR_HSI48RDYF |
bogdanm | 84:0b3ab51c8877 | 520 | |
Kojto | 96:487b796308b0 | 521 | #define IS_RCC_IT(__IT__) (((__IT__) == RCC_IT_LSIRDY) || ((__IT__) == RCC_IT_LSERDY) || \ |
Kojto | 96:487b796308b0 | 522 | ((__IT__) == RCC_IT_HSIRDY) || ((__IT__) == RCC_IT_HSERDY) || \ |
Kojto | 96:487b796308b0 | 523 | ((__IT__) == RCC_IT_PLLRDY) || ((__IT__) == RCC_IT_MSIRDY) || \ |
Kojto | 96:487b796308b0 | 524 | ((__IT__) == RCC_IT_HSI48RDY) || ((__IT__) == RCC_IT_LSECSS)) |
Kojto | 96:487b796308b0 | 525 | |
Kojto | 96:487b796308b0 | 526 | #define IS_RCC_GET_IT(__IT__) (((__IT__) == RCC_IT_LSIRDY) || ((__IT__) == RCC_IT_LSERDY) || \ |
Kojto | 96:487b796308b0 | 527 | ((__IT__) == RCC_IT_HSIRDY) || ((__IT__) == RCC_IT_HSERDY) || \ |
Kojto | 96:487b796308b0 | 528 | ((__IT__) == RCC_IT_PLLRDY) || ((__IT__) == RCC_IT_MSIRDY) || \ |
Kojto | 96:487b796308b0 | 529 | ((__IT__) == RCC_IT_CSS) || ((__IT__) == RCC_IT_HSI48RDY) || \ |
Kojto | 96:487b796308b0 | 530 | ((__IT__) == RCC_IT_LSECSS)) |
bogdanm | 84:0b3ab51c8877 | 531 | |
Kojto | 96:487b796308b0 | 532 | #define IS_RCC_CLEAR_IT(__IT__) (((__IT__) == RCC_IT_LSIRDY) || ((__IT__) == RCC_IT_LSERDY) || \ |
Kojto | 96:487b796308b0 | 533 | ((__IT__) == RCC_IT_HSIRDY) || ((__IT__) == RCC_IT_HSERDY) || \ |
Kojto | 96:487b796308b0 | 534 | ((__IT__) == RCC_IT_PLLRDY) || ((__IT__) == RCC_IT_MSIRDY) || \ |
Kojto | 96:487b796308b0 | 535 | ((__IT__) == RCC_IT_CSS) || ((__IT__) == RCC_IT_HSI48RDY) || \ |
Kojto | 96:487b796308b0 | 536 | ((__IT__) == RCC_IT_LSECSS)) |
Kojto | 96:487b796308b0 | 537 | #else |
Kojto | 96:487b796308b0 | 538 | #define IS_RCC_IT(__IT__) (((__IT__) == RCC_IT_LSIRDY) || ((__IT__) == RCC_IT_LSERDY) || \ |
Kojto | 96:487b796308b0 | 539 | ((__IT__) == RCC_IT_HSIRDY) || ((__IT__) == RCC_IT_HSERDY) || \ |
Kojto | 96:487b796308b0 | 540 | ((__IT__) == RCC_IT_PLLRDY) || ((__IT__) == RCC_IT_MSIRDY) || \ |
Kojto | 96:487b796308b0 | 541 | ((__IT__) == RCC_IT_LSECSS)) |
bogdanm | 84:0b3ab51c8877 | 542 | |
Kojto | 96:487b796308b0 | 543 | #define IS_RCC_GET_IT(__IT__) (((__IT__) == RCC_IT_LSIRDY) || ((__IT__) == RCC_IT_LSERDY) || \ |
Kojto | 96:487b796308b0 | 544 | ((__IT__) == RCC_IT_HSIRDY) || ((__IT__) == RCC_IT_HSERDY) || \ |
Kojto | 96:487b796308b0 | 545 | ((__IT__) == RCC_IT_PLLRDY) || ((__IT__) == RCC_IT_MSIRDY) || \ |
Kojto | 96:487b796308b0 | 546 | ((__IT__) == RCC_IT_CSS) || ((__IT__) == RCC_IT_LSECSS)) |
Kojto | 96:487b796308b0 | 547 | |
bogdanm | 84:0b3ab51c8877 | 548 | |
Kojto | 96:487b796308b0 | 549 | #define IS_RCC_CLEAR_IT(__IT__) (((__IT__) == RCC_IT_LSIRDY) || ((__IT__) == RCC_IT_LSERDY) || \ |
Kojto | 96:487b796308b0 | 550 | ((__IT__) == RCC_IT_HSIRDY) || ((__IT__) == RCC_IT_HSERDY) || \ |
Kojto | 96:487b796308b0 | 551 | ((__IT__) == RCC_IT_PLLRDY) || ((__IT__) == RCC_IT_MSIRDY) || \ |
Kojto | 96:487b796308b0 | 552 | ((__IT__) == RCC_IT_CSS) || ((__IT__) == RCC_IT_LSECSS)) |
Kojto | 96:487b796308b0 | 553 | |
Kojto | 96:487b796308b0 | 554 | #endif /* !defined(STM32L051xx) && !defined(STM32L061xx) && !defined(STM32L071xx) && !defined(STM32L081xx) */ |
bogdanm | 84:0b3ab51c8877 | 555 | /** |
bogdanm | 84:0b3ab51c8877 | 556 | * @} |
bogdanm | 84:0b3ab51c8877 | 557 | */ |
Kojto | 96:487b796308b0 | 558 | |
bogdanm | 84:0b3ab51c8877 | 559 | /** @defgroup RCC_Flag |
bogdanm | 84:0b3ab51c8877 | 560 | * Elements values convention: 0XXYYYYYb |
bogdanm | 84:0b3ab51c8877 | 561 | * - YYYYY : Flag position in the register |
bogdanm | 84:0b3ab51c8877 | 562 | * - 0XX : Register index |
bogdanm | 84:0b3ab51c8877 | 563 | * - 01: CR register |
bogdanm | 84:0b3ab51c8877 | 564 | * - 10: CSR register |
bogdanm | 84:0b3ab51c8877 | 565 | * - 11: CRRCR register |
bogdanm | 84:0b3ab51c8877 | 566 | * @{ |
bogdanm | 84:0b3ab51c8877 | 567 | */ |
bogdanm | 84:0b3ab51c8877 | 568 | /* Flags in the CR register */ |
bogdanm | 84:0b3ab51c8877 | 569 | #define RCC_FLAG_HSIRDY ((uint8_t)0x22) |
bogdanm | 84:0b3ab51c8877 | 570 | #define RCC_FLAG_HSIDIV ((uint8_t)0x24) |
bogdanm | 84:0b3ab51c8877 | 571 | #define RCC_FLAG_MSIRDY ((uint8_t)0x29) |
bogdanm | 84:0b3ab51c8877 | 572 | #define RCC_FLAG_HSERDY ((uint8_t)0x31) |
bogdanm | 84:0b3ab51c8877 | 573 | #define RCC_FLAG_PLLRDY ((uint8_t)0x39) |
bogdanm | 84:0b3ab51c8877 | 574 | |
bogdanm | 84:0b3ab51c8877 | 575 | /* Flags in the CSR register */ |
bogdanm | 84:0b3ab51c8877 | 576 | #define RCC_FLAG_LSERDY ((uint8_t)0x49) |
bogdanm | 84:0b3ab51c8877 | 577 | #define RCC_FLAG_LSECSS ((uint8_t)0x4E) |
bogdanm | 84:0b3ab51c8877 | 578 | #define RCC_FLAG_LSIRDY ((uint8_t)0x41) |
Kojto | 96:487b796308b0 | 579 | #define RCC_FLAG_FWRST ((uint8_t)0x58) |
bogdanm | 84:0b3ab51c8877 | 580 | #define RCC_FLAG_OBLRST ((uint8_t)0x59) |
bogdanm | 84:0b3ab51c8877 | 581 | #define RCC_FLAG_PINRST ((uint8_t)0x5A) |
bogdanm | 84:0b3ab51c8877 | 582 | #define RCC_FLAG_PORRST ((uint8_t)0x5B) |
bogdanm | 84:0b3ab51c8877 | 583 | #define RCC_FLAG_SFTRST ((uint8_t)0x5C) |
bogdanm | 84:0b3ab51c8877 | 584 | #define RCC_FLAG_IWDGRST ((uint8_t)0x5D) |
bogdanm | 84:0b3ab51c8877 | 585 | #define RCC_FLAG_WWDGRST ((uint8_t)0x5E) |
bogdanm | 84:0b3ab51c8877 | 586 | #define RCC_FLAG_LPWRRST ((uint8_t)0x5F) |
bogdanm | 84:0b3ab51c8877 | 587 | |
Kojto | 96:487b796308b0 | 588 | #if !defined(STM32L051xx) && !defined(STM32L061xx) && !defined(STM32L071xx) && !defined(STM32L081xx) |
bogdanm | 84:0b3ab51c8877 | 589 | /* Flags in the CRRCR register */ |
bogdanm | 84:0b3ab51c8877 | 590 | #define RCC_FLAG_HSI48RDY ((uint8_t)0x61) |
Kojto | 96:487b796308b0 | 591 | #endif /* !defined(STM32L051xx) && !defined(STM32L061xx) && !defined(STM32L071xx) && !defined(STM32L081xx) */ |
bogdanm | 84:0b3ab51c8877 | 592 | |
Kojto | 96:487b796308b0 | 593 | #define IS_RCC_CALIBRATION_VALUE(__VALUE__) ((__VALUE__) <= 0x1F) |
Kojto | 96:487b796308b0 | 594 | #define IS_RCC_MSICALIBRATION_VALUE(__VALUE__) ((__VALUE__) <= 0xFF) |
Kojto | 96:487b796308b0 | 595 | |
bogdanm | 84:0b3ab51c8877 | 596 | /** |
bogdanm | 84:0b3ab51c8877 | 597 | * @} |
bogdanm | 84:0b3ab51c8877 | 598 | */ |
bogdanm | 84:0b3ab51c8877 | 599 | |
bogdanm | 84:0b3ab51c8877 | 600 | /** |
bogdanm | 84:0b3ab51c8877 | 601 | * @} |
bogdanm | 84:0b3ab51c8877 | 602 | */ |
bogdanm | 84:0b3ab51c8877 | 603 | /* Exported macro ------------------------------------------------------------*/ |
Kojto | 96:487b796308b0 | 604 | /** @defgroup RCC_Exported_Macros RCC Exported Macros |
bogdanm | 84:0b3ab51c8877 | 605 | * @{ |
bogdanm | 84:0b3ab51c8877 | 606 | */ |
bogdanm | 84:0b3ab51c8877 | 607 | |
bogdanm | 84:0b3ab51c8877 | 608 | /** @brief Enable or disable the AHB peripheral clock. |
bogdanm | 84:0b3ab51c8877 | 609 | * @note After reset, the peripheral clock (used for registers read/write access) |
bogdanm | 84:0b3ab51c8877 | 610 | * is disabled and the application software has to enable this clock before |
bogdanm | 84:0b3ab51c8877 | 611 | * using it. |
bogdanm | 84:0b3ab51c8877 | 612 | */ |
Kojto | 96:487b796308b0 | 613 | #define __HAL_RCC_DMA1_CLK_ENABLE() do { \ |
Kojto | 96:487b796308b0 | 614 | __IO uint32_t tmpreg; \ |
Kojto | 96:487b796308b0 | 615 | SET_BIT(RCC->AHBENR, RCC_AHBENR_DMA1EN);\ |
Kojto | 96:487b796308b0 | 616 | /* Delay after an RCC peripheral clock enabling */ \ |
Kojto | 96:487b796308b0 | 617 | tmpreg = READ_BIT(RCC->AHBENR, RCC_AHBENR_DMA1EN);\ |
Kojto | 96:487b796308b0 | 618 | UNUSED(tmpreg); \ |
Kojto | 96:487b796308b0 | 619 | } while(0) |
Kojto | 96:487b796308b0 | 620 | |
Kojto | 96:487b796308b0 | 621 | #define __HAL_RCC_MIF_CLK_ENABLE() do { \ |
Kojto | 96:487b796308b0 | 622 | __IO uint32_t tmpreg; \ |
Kojto | 96:487b796308b0 | 623 | SET_BIT(RCC->AHBENR, RCC_AHBENR_MIFEN);\ |
Kojto | 96:487b796308b0 | 624 | /* Delay after an RCC peripheral clock enabling */ \ |
Kojto | 96:487b796308b0 | 625 | tmpreg = READ_BIT(RCC->AHBENR, RCC_AHBENR_MIFEN);\ |
Kojto | 96:487b796308b0 | 626 | UNUSED(tmpreg); \ |
Kojto | 96:487b796308b0 | 627 | } while(0) |
Kojto | 96:487b796308b0 | 628 | |
Kojto | 96:487b796308b0 | 629 | #define __HAL_RCC_CRC_CLK_ENABLE() do { \ |
Kojto | 96:487b796308b0 | 630 | __IO uint32_t tmpreg; \ |
Kojto | 96:487b796308b0 | 631 | SET_BIT(RCC->AHBENR, RCC_AHBENR_CRCEN);\ |
Kojto | 96:487b796308b0 | 632 | /* Delay after an RCC peripheral clock enabling */ \ |
Kojto | 96:487b796308b0 | 633 | tmpreg = READ_BIT(RCC->AHBENR, RCC_AHBENR_CRCEN);\ |
Kojto | 96:487b796308b0 | 634 | UNUSED(tmpreg); \ |
Kojto | 96:487b796308b0 | 635 | } while(0) |
bogdanm | 84:0b3ab51c8877 | 636 | |
bogdanm | 84:0b3ab51c8877 | 637 | |
Kojto | 96:487b796308b0 | 638 | #define __HAL_RCC_DMA1_CLK_DISABLE() (RCC->AHBENR &= ~ (RCC_AHBENR_DMA1EN)) |
Kojto | 96:487b796308b0 | 639 | #define __HAL_RCC_MIF_CLK_DISABLE() (RCC->AHBENR &= ~ (RCC_AHBENR_MIFEN)) |
Kojto | 96:487b796308b0 | 640 | #define __HAL_RCC_CRC_CLK_DISABLE() (RCC->AHBENR &= ~ (RCC_AHBENR_CRCEN)) |
bogdanm | 84:0b3ab51c8877 | 641 | |
bogdanm | 84:0b3ab51c8877 | 642 | |
bogdanm | 84:0b3ab51c8877 | 643 | /** @brief Enable or disable the IOPORT peripheral clock. |
bogdanm | 84:0b3ab51c8877 | 644 | * @note After reset, the peripheral clock (used for registers read/write access) |
bogdanm | 84:0b3ab51c8877 | 645 | * is disabled and the application software has to enable this clock before |
bogdanm | 84:0b3ab51c8877 | 646 | * using it. |
bogdanm | 84:0b3ab51c8877 | 647 | */ |
Kojto | 96:487b796308b0 | 648 | #define __HAL_RCC_GPIOA_CLK_ENABLE() do { \ |
Kojto | 96:487b796308b0 | 649 | __IO uint32_t tmpreg; \ |
Kojto | 96:487b796308b0 | 650 | SET_BIT(RCC->IOPENR, RCC_IOPENR_GPIOAEN);\ |
Kojto | 96:487b796308b0 | 651 | /* Delay after an RCC peripheral clock enabling */ \ |
Kojto | 96:487b796308b0 | 652 | tmpreg = READ_BIT(RCC->IOPENR, RCC_IOPENR_GPIOAEN);\ |
Kojto | 96:487b796308b0 | 653 | UNUSED(tmpreg); \ |
Kojto | 96:487b796308b0 | 654 | } while(0) |
Kojto | 96:487b796308b0 | 655 | |
Kojto | 96:487b796308b0 | 656 | #define __HAL_RCC_GPIOB_CLK_ENABLE() do { \ |
Kojto | 96:487b796308b0 | 657 | __IO uint32_t tmpreg; \ |
Kojto | 96:487b796308b0 | 658 | SET_BIT(RCC->IOPENR, RCC_IOPENR_GPIOBEN);\ |
Kojto | 96:487b796308b0 | 659 | /* Delay after an RCC peripheral clock enabling */ \ |
Kojto | 96:487b796308b0 | 660 | tmpreg = READ_BIT(RCC->IOPENR, RCC_IOPENR_GPIOBEN);\ |
Kojto | 96:487b796308b0 | 661 | UNUSED(tmpreg); \ |
Kojto | 96:487b796308b0 | 662 | } while(0) |
Kojto | 96:487b796308b0 | 663 | |
Kojto | 96:487b796308b0 | 664 | #define __HAL_RCC_GPIOC_CLK_ENABLE() do { \ |
Kojto | 96:487b796308b0 | 665 | __IO uint32_t tmpreg; \ |
Kojto | 96:487b796308b0 | 666 | SET_BIT(RCC->IOPENR, RCC_IOPENR_GPIOCEN);\ |
Kojto | 96:487b796308b0 | 667 | /* Delay after an RCC peripheral clock enabling */ \ |
Kojto | 96:487b796308b0 | 668 | tmpreg = READ_BIT(RCC->IOPENR, RCC_IOPENR_GPIOCEN);\ |
Kojto | 96:487b796308b0 | 669 | UNUSED(tmpreg); \ |
Kojto | 96:487b796308b0 | 670 | } while(0) |
bogdanm | 84:0b3ab51c8877 | 671 | |
Kojto | 96:487b796308b0 | 672 | #define __HAL_RCC_GPIOD_CLK_ENABLE() do { \ |
Kojto | 96:487b796308b0 | 673 | __IO uint32_t tmpreg; \ |
Kojto | 96:487b796308b0 | 674 | SET_BIT(RCC->IOPENR, RCC_IOPENR_GPIODEN);\ |
Kojto | 96:487b796308b0 | 675 | /* Delay after an RCC peripheral clock enabling */ \ |
Kojto | 96:487b796308b0 | 676 | tmpreg = READ_BIT(RCC->IOPENR, RCC_IOPENR_GPIODEN);\ |
Kojto | 96:487b796308b0 | 677 | UNUSED(tmpreg); \ |
Kojto | 96:487b796308b0 | 678 | } while(0) |
Kojto | 96:487b796308b0 | 679 | |
Kojto | 96:487b796308b0 | 680 | #define __HAL_RCC_GPIOH_CLK_ENABLE() do { \ |
Kojto | 96:487b796308b0 | 681 | __IO uint32_t tmpreg; \ |
Kojto | 96:487b796308b0 | 682 | SET_BIT(RCC->IOPENR, RCC_IOPENR_GPIOHEN);\ |
Kojto | 96:487b796308b0 | 683 | /* Delay after an RCC peripheral clock enabling */ \ |
Kojto | 96:487b796308b0 | 684 | tmpreg = READ_BIT(RCC->IOPENR, RCC_IOPENR_GPIOHEN);\ |
Kojto | 96:487b796308b0 | 685 | UNUSED(tmpreg); \ |
Kojto | 96:487b796308b0 | 686 | } while(0) |
Kojto | 96:487b796308b0 | 687 | |
Kojto | 96:487b796308b0 | 688 | |
Kojto | 96:487b796308b0 | 689 | #define __HAL_RCC_GPIOA_CLK_DISABLE() (RCC->IOPENR &= ~(RCC_IOPENR_GPIOAEN)) |
Kojto | 96:487b796308b0 | 690 | #define __HAL_RCC_GPIOB_CLK_DISABLE() (RCC->IOPENR &= ~(RCC_IOPENR_GPIOBEN)) |
Kojto | 96:487b796308b0 | 691 | #define __HAL_RCC_GPIOC_CLK_DISABLE() (RCC->IOPENR &= ~(RCC_IOPENR_GPIOCEN)) |
Kojto | 96:487b796308b0 | 692 | #define __HAL_RCC_GPIOD_CLK_DISABLE() (RCC->IOPENR &= ~(RCC_IOPENR_GPIODEN)) |
Kojto | 96:487b796308b0 | 693 | #define __HAL_RCC_GPIOH_CLK_DISABLE() (RCC->IOPENR &= ~(RCC_IOPENR_GPIOHEN)) |
bogdanm | 84:0b3ab51c8877 | 694 | |
bogdanm | 84:0b3ab51c8877 | 695 | |
bogdanm | 84:0b3ab51c8877 | 696 | /** @brief Enable or disable the Low Speed APB (APB1) peripheral clock. |
bogdanm | 84:0b3ab51c8877 | 697 | * @note After reset, the peripheral clock (used for registers read/write access) |
bogdanm | 84:0b3ab51c8877 | 698 | * is disabled and the application software has to enable this clock before |
bogdanm | 84:0b3ab51c8877 | 699 | * using it. |
bogdanm | 84:0b3ab51c8877 | 700 | */ |
Kojto | 96:487b796308b0 | 701 | #define __HAL_RCC_WWDG_CLK_ENABLE() (RCC->APB1ENR |= (RCC_APB1ENR_WWDGEN)) |
Kojto | 96:487b796308b0 | 702 | #define __HAL_RCC_PWR_CLK_ENABLE() (RCC->APB1ENR |= (RCC_APB1ENR_PWREN)) |
bogdanm | 84:0b3ab51c8877 | 703 | |
Kojto | 96:487b796308b0 | 704 | #define __HAL_RCC_WWDG_CLK_DISABLE() (RCC->APB1ENR &= ~ (RCC_APB1ENR_WWDGEN)) |
Kojto | 96:487b796308b0 | 705 | #define __HAL_RCC_PWR_CLK_DISABLE() (RCC->APB1ENR &= ~ (RCC_APB1ENR_PWREN)) |
bogdanm | 84:0b3ab51c8877 | 706 | |
bogdanm | 84:0b3ab51c8877 | 707 | /** @brief Enable or disable the High Speed APB (APB2) peripheral clock. |
bogdanm | 84:0b3ab51c8877 | 708 | * @note After reset, the peripheral clock (used for registers read/write access) |
bogdanm | 84:0b3ab51c8877 | 709 | * is disabled and the application software has to enable this clock before |
bogdanm | 84:0b3ab51c8877 | 710 | * using it. |
bogdanm | 84:0b3ab51c8877 | 711 | */ |
Kojto | 96:487b796308b0 | 712 | #define __HAL_RCC_SYSCFG_CLK_ENABLE() (RCC->APB2ENR |= (RCC_APB2ENR_SYSCFGEN)) |
Kojto | 96:487b796308b0 | 713 | #define __HAL_RCC_DBGMCU_CLK_ENABLE() (RCC->APB2ENR |= (RCC_APB2ENR_DBGMCUEN)) |
bogdanm | 84:0b3ab51c8877 | 714 | |
Kojto | 96:487b796308b0 | 715 | #define __HAL_RCC_SYSCFG_CLK_DISABLE() (RCC->APB2ENR &= ~ (RCC_APB2ENR_SYSCFGEN)) |
Kojto | 96:487b796308b0 | 716 | #define __HAL_RCC_DBGMCU_CLK_DISABLE() (RCC->APB2ENR &= ~ (RCC_APB2ENR_DBGMCUEN)) |
bogdanm | 84:0b3ab51c8877 | 717 | |
bogdanm | 84:0b3ab51c8877 | 718 | /** @brief Force or release AHB peripheral reset. |
bogdanm | 84:0b3ab51c8877 | 719 | */ |
Kojto | 96:487b796308b0 | 720 | #define __HAL_RCC_AHB_FORCE_RESET() (RCC->AHBRSTR = 0xFFFFFFFF) |
Kojto | 96:487b796308b0 | 721 | #define __HAL_RCC_DMA1_FORCE_RESET() (RCC->AHBRSTR |= (RCC_AHBRSTR_DMA1RST)) |
Kojto | 96:487b796308b0 | 722 | #define __HAL_RCC_MIF_FORCE_RESET() (RCC->AHBRSTR |= (RCC_AHBRSTR_MIFRST)) |
Kojto | 96:487b796308b0 | 723 | #define __HAL_RCC_CRC_FORCE_RESET() (RCC->AHBRSTR |= (RCC_AHBRSTR_CRCRST)) |
bogdanm | 84:0b3ab51c8877 | 724 | |
Kojto | 96:487b796308b0 | 725 | #define __HAL_RCC_AHB_RELEASE_RESET() (RCC->AHBRSTR = 0x00) |
Kojto | 96:487b796308b0 | 726 | #define __HAL_RCC_CRC_RELEASE_RESET() (RCC->AHBRSTR &= ~ (RCC_AHBRSTR_CRCRST)) |
Kojto | 96:487b796308b0 | 727 | #define __HAL_RCC_DMA1_RELEASE_RESET() (RCC->AHBRSTR &= ~ (RCC_AHBRSTR_DMA1RST)) |
Kojto | 96:487b796308b0 | 728 | #define __HAL_RCC_MIF_RELEASE_RESET() (RCC->AHBRSTR &= ~ (RCC_AHBRSTR_MIFRST)) |
bogdanm | 84:0b3ab51c8877 | 729 | |
bogdanm | 84:0b3ab51c8877 | 730 | |
bogdanm | 84:0b3ab51c8877 | 731 | /** @brief Force or release IOPORT peripheral reset. |
bogdanm | 84:0b3ab51c8877 | 732 | */ |
Kojto | 96:487b796308b0 | 733 | #define __HAL_RCC_IOP_FORCE_RESET() (RCC->IOPRSTR = 0xFFFFFFFF) |
Kojto | 96:487b796308b0 | 734 | #define __HAL_RCC_GPIOA_FORCE_RESET() (RCC->IOPRSTR |= (RCC_IOPRSTR_GPIOARST)) |
Kojto | 96:487b796308b0 | 735 | #define __HAL_RCC_GPIOB_FORCE_RESET() (RCC->IOPRSTR |= (RCC_IOPRSTR_GPIOBRST)) |
Kojto | 96:487b796308b0 | 736 | #define __HAL_RCC_GPIOC_FORCE_RESET() (RCC->IOPRSTR |= (RCC_IOPRSTR_GPIOCRST)) |
Kojto | 96:487b796308b0 | 737 | #define __HAL_RCC_GPIOD_FORCE_RESET() (RCC->IOPRSTR |= (RCC_IOPRSTR_GPIODRST)) |
Kojto | 96:487b796308b0 | 738 | #define __HAL_RCC_GPIOH_FORCE_RESET() (RCC->IOPRSTR |= (RCC_IOPRSTR_GPIOHRST)) |
bogdanm | 84:0b3ab51c8877 | 739 | |
Kojto | 96:487b796308b0 | 740 | #define __HAL_RCC_IOP_RELEASE_RESET() (RCC->IOPRSTR = 0x00) |
Kojto | 96:487b796308b0 | 741 | #define __HAL_RCC_GPIOA_RELEASE_RESET() (RCC->IOPRSTR &= ~(RCC_IOPRSTR_GPIOARST)) |
Kojto | 96:487b796308b0 | 742 | #define __HAL_RCC_GPIOB_RELEASE_RESET() (RCC->IOPRSTR &= ~(RCC_IOPRSTR_GPIOBRST)) |
Kojto | 96:487b796308b0 | 743 | #define __HAL_RCC_GPIOC_RELEASE_RESET() (RCC->IOPRSTR &= ~(RCC_IOPRSTR_GPIOCRST)) |
Kojto | 96:487b796308b0 | 744 | #define __HAL_RCC_GPIOD_RELEASE_RESET() (RCC->IOPRSTR &= ~(RCC_IOPRSTR_GPIODRST)) |
Kojto | 96:487b796308b0 | 745 | #define __HAL_RCC_GPIOH_RELEASE_RESET() (RCC->IOPRSTR &= ~(RCC_IOPRSTR_GPIOHRST)) |
bogdanm | 84:0b3ab51c8877 | 746 | |
bogdanm | 84:0b3ab51c8877 | 747 | /** @brief Force or release APB1 peripheral reset. |
bogdanm | 84:0b3ab51c8877 | 748 | */ |
Kojto | 96:487b796308b0 | 749 | #define __HAL_RCC_APB1_FORCE_RESET() (RCC->APB1RSTR = 0xFFFFFFFF) |
Kojto | 96:487b796308b0 | 750 | #define __HAL_RCC_WWDG_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_WWDGRST)) |
Kojto | 96:487b796308b0 | 751 | #define __HAL_RCC_PWR_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_PWRRST)) |
bogdanm | 84:0b3ab51c8877 | 752 | |
Kojto | 96:487b796308b0 | 753 | #define __HAL_RCC_APB1_RELEASE_RESET() (RCC->APB1RSTR = 0x00) |
Kojto | 96:487b796308b0 | 754 | #define __HAL_RCC_WWDG_RELEASE_RESET() (RCC->APB1RSTR &= ~ (RCC_APB1RSTR_WWDGRST)) |
Kojto | 96:487b796308b0 | 755 | #define __HAL_RCC_PWR_RELEASE_RESET() (RCC->APB1RSTR &= ~ (RCC_APB1RSTR_PWRRST)) |
bogdanm | 84:0b3ab51c8877 | 756 | |
bogdanm | 84:0b3ab51c8877 | 757 | /** @brief Force or release APB2 peripheral reset. |
bogdanm | 84:0b3ab51c8877 | 758 | */ |
Kojto | 96:487b796308b0 | 759 | #define __HAL_RCC_APB2_FORCE_RESET() (RCC->APB2RSTR = 0xFFFFFFFF) |
Kojto | 96:487b796308b0 | 760 | #define __HAL_RCC_DBGMCU_FORCE_RESET() (RCC->APB2RSTR |= (RCC_APB2RSTR_DBGMCURST)) |
Kojto | 96:487b796308b0 | 761 | #define __HAL_RCC_SYSCFG_FORCE_RESET() (RCC->APB2RSTR |= (RCC_APB2RSTR_SYSCFGRST)) |
bogdanm | 84:0b3ab51c8877 | 762 | |
Kojto | 96:487b796308b0 | 763 | #define __HAL_RCC_APB2_RELEASE_RESET() (RCC->APB2RSTR = 0x00) |
Kojto | 96:487b796308b0 | 764 | #define __HAL_RCC_DBGMCU_RELEASE_RESET() (RCC->APB2RSTR &= ~ (RCC_APB2RSTR_DBGMCURST)) |
Kojto | 96:487b796308b0 | 765 | #define __HAL_RCC_SYSCFG_RELEASE_RESET() (RCC->APB2RSTR &= ~ (RCC_APB2RSTR_SYSCFGRST)) |
bogdanm | 84:0b3ab51c8877 | 766 | |
bogdanm | 84:0b3ab51c8877 | 767 | /** @brief Enable or disable the AHB peripheral clock during Low Power (Sleep) mode. |
bogdanm | 84:0b3ab51c8877 | 768 | * @note Peripheral clock gating in SLEEP mode can be used to further reduce |
bogdanm | 84:0b3ab51c8877 | 769 | * power consumption. |
bogdanm | 84:0b3ab51c8877 | 770 | * @note After wakeup from SLEEP mode, the peripheral clock is enabled again. |
Kojto | 96:487b796308b0 | 771 | * @note By default, all peripheral activated clocks remain enabled during SLEEP mode. |
bogdanm | 84:0b3ab51c8877 | 772 | */ |
Kojto | 96:487b796308b0 | 773 | #define __HAL_RCC_CRC_CLK_SLEEP_ENABLE() (RCC->AHBSMENR |= (RCC_AHBSMENR_CRCSMEN)) |
Kojto | 96:487b796308b0 | 774 | #define __HAL_RCC_MIF_CLK_SLEEP_ENABLE() (RCC->AHBSMENR |= (RCC_AHBSMENR_MIFSMEN)) |
Kojto | 96:487b796308b0 | 775 | #define __HAL_RCC_SRAM_CLK_SLEEP_ENABLE() (RCC->AHBSMENR |= (RCC_AHBSMENR_SRAMSMEN)) |
Kojto | 96:487b796308b0 | 776 | #define __HAL_RCC_DMA1_CLK_SLEEP_ENABLE() (RCC->AHBSMENR |= (RCC_AHBSMENR_DMA1SMEN)) |
bogdanm | 84:0b3ab51c8877 | 777 | |
Kojto | 96:487b796308b0 | 778 | #define __HAL_RCC_CRC_CLK_SLEEP_DISABLE() (RCC->AHBSMENR &= ~ (RCC_AHBSMENR_CRCSMEN)) |
Kojto | 96:487b796308b0 | 779 | #define __HAL_RCC_MIF_CLK_SLEEP_DISABLE() (RCC->AHBSMENR &= ~ (RCC_AHBSMENR_MIFSMEN)) |
Kojto | 96:487b796308b0 | 780 | #define __HAL_RCC_SRAM_CLK_SLEEP_DISABLE() (RCC->AHBSMENR &= ~ (RCC_AHBSMENR_SRAMSMEN)) |
Kojto | 96:487b796308b0 | 781 | #define __HAL_RCC_DMA1_CLK_SLEEP_DISABLE() (RCC->AHBSMENR &= ~ (RCC_AHBSMENR_DMA1SMEN)) |
bogdanm | 84:0b3ab51c8877 | 782 | |
bogdanm | 84:0b3ab51c8877 | 783 | /** @brief Enable or disable the IOPORT peripheral clock during Low Power (Sleep) mode. |
bogdanm | 84:0b3ab51c8877 | 784 | * @note Peripheral clock gating in SLEEP mode can be used to further reduce |
bogdanm | 84:0b3ab51c8877 | 785 | * power consumption. |
bogdanm | 84:0b3ab51c8877 | 786 | * @note After wakeup from SLEEP mode, the peripheral clock is enabled again. |
Kojto | 96:487b796308b0 | 787 | * @note By default, all peripheral activated clocks remain enabled during SLEEP mode. |
bogdanm | 84:0b3ab51c8877 | 788 | */ |
bogdanm | 84:0b3ab51c8877 | 789 | |
Kojto | 96:487b796308b0 | 790 | #define __HAL_RCC_GPIOA_CLK_SLEEP_ENABLE() (RCC->IOPSMENR |= (RCC_IOPSMENR_GPIOASMEN)) |
Kojto | 96:487b796308b0 | 791 | #define __HAL_RCC_GPIOB_CLK_SLEEP_ENABLE() (RCC->IOPSMENR |= (RCC_IOPSMENR_GPIOBSMEN)) |
Kojto | 96:487b796308b0 | 792 | #define __HAL_RCC_GPIOC_CLK_SLEEP_ENABLE() (RCC->IOPSMENR |= (RCC_IOPSMENR_GPIOCSMEN)) |
Kojto | 96:487b796308b0 | 793 | #define __HAL_RCC_GPIOD_CLK_SLEEP_ENABLE() (RCC->IOPSMENR |= (RCC_IOPSMENR_GPIODSMEN)) |
Kojto | 96:487b796308b0 | 794 | #define __HAL_RCC_GPIOH_CLK_SLEEP_ENABLE() (RCC->IOPSMENR |= (RCC_IOPSMENR_GPIOHSMEN)) |
bogdanm | 84:0b3ab51c8877 | 795 | |
Kojto | 96:487b796308b0 | 796 | #define __HAL_RCC_GPIOA_CLK_SLEEP_DISABLE() (RCC->IOPSMENR &= ~(RCC_IOPSMENR_GPIOASMEN)) |
Kojto | 96:487b796308b0 | 797 | #define __HAL_RCC_GPIOB_CLK_SLEEP_DISABLE() (RCC->IOPSMENR &= ~(RCC_IOPSMENR_GPIOBSMEN)) |
Kojto | 96:487b796308b0 | 798 | #define __HAL_RCC_GPIOC_CLK_SLEEP_DISABLE() (RCC->IOPSMENR &= ~(RCC_IOPSMENR_GPIOCSMEN)) |
Kojto | 96:487b796308b0 | 799 | #define __HAL_RCC_GPIOD_CLK_SLEEP_DISABLE() (RCC->IOPSMENR &= ~(RCC_IOPSMENR_GPIODSMEN)) |
Kojto | 96:487b796308b0 | 800 | #define __HAL_RCC_GPIOH_CLK_SLEEP_DISABLE() (RCC->IOPSMENR &= ~(RCC_IOPSMENR_GPIOHSMEN)) |
bogdanm | 84:0b3ab51c8877 | 801 | |
bogdanm | 84:0b3ab51c8877 | 802 | /** @brief Enable or disable the APB1 peripheral clock during Low Power (Sleep) mode. |
bogdanm | 84:0b3ab51c8877 | 803 | * @note Peripheral clock gating in SLEEP mode can be used to further reduce |
bogdanm | 84:0b3ab51c8877 | 804 | * power consumption. |
bogdanm | 84:0b3ab51c8877 | 805 | * @note After wakeup from SLEEP mode, the peripheral clock is enabled again. |
Kojto | 96:487b796308b0 | 806 | * @note By default, all peripheral activated clocks remain enabled during SLEEP mode. |
bogdanm | 84:0b3ab51c8877 | 807 | */ |
Kojto | 96:487b796308b0 | 808 | #define __HAL_RCC_WWDG_CLK_SLEEP_ENABLE() (RCC->APB1SMENR |= (RCC_APB1SMENR_WWDGSMEN)) |
Kojto | 96:487b796308b0 | 809 | #define __HAL_RCC_PWR_CLK_SLEEP_ENABLE() (RCC->APB1SMENR |= (RCC_APB1SMENR_PWRSMEN)) |
bogdanm | 84:0b3ab51c8877 | 810 | |
Kojto | 96:487b796308b0 | 811 | #define __HAL_RCC_WWDG_CLK_SLEEP_DISABLE() (RCC->APB1SMENR &= ~ (RCC_APB1SMENR_WWDGSMEN)) |
Kojto | 96:487b796308b0 | 812 | #define __HAL_RCC_PWR_CLK_SLEEP_DISABLE() (RCC->APB1SMENR &= ~ (RCC_APB1SMENR_PWRSMEN)) |
bogdanm | 84:0b3ab51c8877 | 813 | |
bogdanm | 84:0b3ab51c8877 | 814 | /** @brief Enable or disable the APB2 peripheral clock during Low Power (Sleep) mode. |
bogdanm | 84:0b3ab51c8877 | 815 | * @note Peripheral clock gating in SLEEP mode can be used to further reduce |
bogdanm | 84:0b3ab51c8877 | 816 | * power consumption. |
bogdanm | 84:0b3ab51c8877 | 817 | * @note After wakeup from SLEEP mode, the peripheral clock is enabled again. |
Kojto | 96:487b796308b0 | 818 | * @note By default, all peripheral actiated clocks remain enabled during SLEEP mode. |
bogdanm | 84:0b3ab51c8877 | 819 | */ |
Kojto | 96:487b796308b0 | 820 | #define __HAL_RCC_SYSCFG_CLK_SLEEP_ENABLE() (RCC->APB2SMENR |= (RCC_APB2SMENR_SYSCFGSMEN)) |
Kojto | 96:487b796308b0 | 821 | #define __HAL_RCC_DBGMCU_CLK_SLEEP_ENABLE() (RCC->APB2SMENR |= (RCC_APB2SMENR_DBGMCUSMEN)) |
bogdanm | 84:0b3ab51c8877 | 822 | |
Kojto | 96:487b796308b0 | 823 | #define __HAL_RCC_SYSCFG_CLK_SLEEP_DISABLE() (RCC->APB2SMENR &= ~ (RCC_APB2SMENR_SYSCFGSMEN)) |
Kojto | 96:487b796308b0 | 824 | #define __HAL_RCC_DBGMCU_CLK_SLEEP_DISABLE() (RCC->APB2SMENR &= ~ (RCC_APB2SMENR_DBGMCUSMEN)) |
bogdanm | 84:0b3ab51c8877 | 825 | |
bogdanm | 84:0b3ab51c8877 | 826 | /** @brief Macro to enable or disable the Internal High Speed oscillator (HSI). |
bogdanm | 84:0b3ab51c8877 | 827 | * @note After enabling the HSI, the application software should wait on |
bogdanm | 84:0b3ab51c8877 | 828 | * HSIRDY flag to be set indicating that HSI clock is stable and can |
bogdanm | 84:0b3ab51c8877 | 829 | * be used to clock the PLL and/or system clock. |
bogdanm | 84:0b3ab51c8877 | 830 | * @note HSI can not be stopped if it is used directly or through the PLL |
bogdanm | 84:0b3ab51c8877 | 831 | * as system clock. In this case, you have to select another source |
bogdanm | 84:0b3ab51c8877 | 832 | * of the system clock then stop the HSI. |
bogdanm | 84:0b3ab51c8877 | 833 | * @note The HSI is stopped by hardware when entering STOP and STANDBY modes. |
bogdanm | 84:0b3ab51c8877 | 834 | * @param __STATE__: specifies the new state of the HSI. |
bogdanm | 84:0b3ab51c8877 | 835 | * This parameter can be one of the following values: |
bogdanm | 84:0b3ab51c8877 | 836 | * @arg RCC_HSI_OFF: turn OFF the HSI oscillator |
bogdanm | 84:0b3ab51c8877 | 837 | * @arg RCC_HSI_ON: turn ON the HSI oscillator |
bogdanm | 84:0b3ab51c8877 | 838 | * @arg RCC_HSI_DIV4: turn ON the HSI oscillator and divide it by 4 |
bogdanm | 84:0b3ab51c8877 | 839 | * @note When the HSI is stopped, HSIRDY flag goes low after 6 HSI oscillator |
bogdanm | 84:0b3ab51c8877 | 840 | * clock cycles. |
bogdanm | 84:0b3ab51c8877 | 841 | */ |
bogdanm | 84:0b3ab51c8877 | 842 | #define __HAL_RCC_HSI_CONFIG(__STATE__) \ |
Kojto | 96:487b796308b0 | 843 | MODIFY_REG(RCC->CR, RCC_CR_HSION | RCC_CR_HSIDIVEN , (uint32_t)(__STATE__)) |
bogdanm | 84:0b3ab51c8877 | 844 | |
bogdanm | 84:0b3ab51c8877 | 845 | /** @brief Macros to enable or disable the Internal High Speed oscillator (HSI). |
bogdanm | 84:0b3ab51c8877 | 846 | * @note The HSI is stopped by hardware when entering STOP and STANDBY modes. |
bogdanm | 84:0b3ab51c8877 | 847 | * It is used (enabled by hardware) as system clock source after startup |
bogdanm | 84:0b3ab51c8877 | 848 | * from Reset, wakeup from STOP and STANDBY mode, or in case of failure |
bogdanm | 84:0b3ab51c8877 | 849 | * of the HSE used directly or indirectly as system clock (if the Clock |
bogdanm | 84:0b3ab51c8877 | 850 | * Security System CSS is enabled). |
bogdanm | 84:0b3ab51c8877 | 851 | * @note HSI can not be stopped if it is used as system clock source. In this case, |
bogdanm | 84:0b3ab51c8877 | 852 | * you have to select another source of the system clock then stop the HSI. |
bogdanm | 84:0b3ab51c8877 | 853 | * @note After enabling the HSI, the application software should wait on HSIRDY |
bogdanm | 84:0b3ab51c8877 | 854 | * flag to be set indicating that HSI clock is stable and can be used as |
bogdanm | 84:0b3ab51c8877 | 855 | * system clock source. |
bogdanm | 84:0b3ab51c8877 | 856 | * @note When the HSI is stopped, HSIRDY flag goes low after 6 HSI oscillator |
bogdanm | 84:0b3ab51c8877 | 857 | * clock cycles. |
bogdanm | 84:0b3ab51c8877 | 858 | */ |
bogdanm | 84:0b3ab51c8877 | 859 | #define __HAL_RCC_HSI_ENABLE() SET_BIT(RCC->CR, RCC_CR_HSION) |
bogdanm | 84:0b3ab51c8877 | 860 | #define __HAL_RCC_HSI_DISABLE() CLEAR_BIT(RCC->CR, RCC_CR_HSION) |
bogdanm | 84:0b3ab51c8877 | 861 | |
bogdanm | 84:0b3ab51c8877 | 862 | /** |
bogdanm | 84:0b3ab51c8877 | 863 | * @brief Macros to enable or disable the Internal Multi Speed oscillator (MSI). |
bogdanm | 84:0b3ab51c8877 | 864 | * @note The MSI is stopped by hardware when entering STOP and STANDBY modes. |
bogdanm | 84:0b3ab51c8877 | 865 | * It is used (enabled by hardware) as system clock source after |
bogdanm | 84:0b3ab51c8877 | 866 | * startup from Reset, wakeup from STOP and STANDBY mode, or in case |
bogdanm | 84:0b3ab51c8877 | 867 | * of failure of the HSE used directly or indirectly as system clock |
bogdanm | 84:0b3ab51c8877 | 868 | * (if the Clock Security System CSS is enabled). |
bogdanm | 84:0b3ab51c8877 | 869 | * @note MSI can not be stopped if it is used as system clock source. |
bogdanm | 84:0b3ab51c8877 | 870 | * In this case, you have to select another source of the system |
bogdanm | 84:0b3ab51c8877 | 871 | * clock then stop the MSI. |
bogdanm | 84:0b3ab51c8877 | 872 | * @note After enabling the MSI, the application software should wait on |
bogdanm | 84:0b3ab51c8877 | 873 | * MSIRDY flag to be set indicating that MSI clock is stable and can |
bogdanm | 84:0b3ab51c8877 | 874 | * be used as system clock source. |
bogdanm | 84:0b3ab51c8877 | 875 | * @note When the MSI is stopped, MSIRDY flag goes low after 6 MSI oscillator |
bogdanm | 84:0b3ab51c8877 | 876 | * clock cycles. |
bogdanm | 84:0b3ab51c8877 | 877 | */ |
bogdanm | 84:0b3ab51c8877 | 878 | #define __HAL_RCC_MSI_ENABLE() SET_BIT(RCC->CR, RCC_CR_MSION) |
bogdanm | 84:0b3ab51c8877 | 879 | #define __HAL_RCC_MSI_DISABLE() CLEAR_BIT(RCC->CR, RCC_CR_MSION) |
bogdanm | 84:0b3ab51c8877 | 880 | |
bogdanm | 84:0b3ab51c8877 | 881 | /** @brief Macro to adjust the Internal High Speed oscillator (HSI) calibration value. |
bogdanm | 84:0b3ab51c8877 | 882 | * @note The calibration is used to compensate for the variations in voltage |
bogdanm | 84:0b3ab51c8877 | 883 | * and temperature that influence the frequency of the internal HSI RC. |
bogdanm | 84:0b3ab51c8877 | 884 | * @param __HSICalibrationValue__: specifies the calibration trimming value. |
bogdanm | 84:0b3ab51c8877 | 885 | * This parameter must be a number between 0 and 0x1F. |
bogdanm | 84:0b3ab51c8877 | 886 | */ |
bogdanm | 84:0b3ab51c8877 | 887 | #define __HAL_RCC_HSI_CALIBRATIONVALUE_ADJUST(__HSICalibrationValue__) (MODIFY_REG(RCC->ICSCR,\ |
bogdanm | 84:0b3ab51c8877 | 888 | RCC_ICSCR_HSITRIM, (uint32_t)(__HSICalibrationValue__) << 8)) |
bogdanm | 84:0b3ab51c8877 | 889 | |
bogdanm | 84:0b3ab51c8877 | 890 | /** @brief Macro Adjusts the Internal Multi Speed oscillator (MSI) calibration value. |
bogdanm | 84:0b3ab51c8877 | 891 | * @note The calibration is used to compensate for the variations in voltage |
bogdanm | 84:0b3ab51c8877 | 892 | * and temperature that influence the frequency of the internal MSI RC. |
bogdanm | 84:0b3ab51c8877 | 893 | * Refer to the Application Note AN3300 for more details on how to |
bogdanm | 84:0b3ab51c8877 | 894 | * calibrate the MSI. |
bogdanm | 84:0b3ab51c8877 | 895 | * @param __MSICalibrationValue__: specifies the calibration trimming value. |
bogdanm | 84:0b3ab51c8877 | 896 | * This parameter must be a number between 0 and 0xFF. |
bogdanm | 84:0b3ab51c8877 | 897 | */ |
bogdanm | 84:0b3ab51c8877 | 898 | #define __HAL_RCC_MSI_CALIBRATIONVALUE_ADJUST(__MSICalibrationValue__) (MODIFY_REG(RCC->ICSCR,\ |
bogdanm | 84:0b3ab51c8877 | 899 | RCC_ICSCR_MSITRIM, (uint32_t)(__MSICalibrationValue__) << 24)) |
bogdanm | 84:0b3ab51c8877 | 900 | |
bogdanm | 84:0b3ab51c8877 | 901 | /** |
bogdanm | 84:0b3ab51c8877 | 902 | * @brief Macro to configures the Internal Multi Speed oscillator (MSI) clock range. |
bogdanm | 84:0b3ab51c8877 | 903 | * @note After restart from Reset or wakeup from STANDBY, the MSI clock is |
bogdanm | 84:0b3ab51c8877 | 904 | * around 2.097 MHz. The MSI clock does not change after wake-up from |
bogdanm | 84:0b3ab51c8877 | 905 | * STOP mode. |
bogdanm | 84:0b3ab51c8877 | 906 | * @note The MSI clock range can be modified on the fly. |
bogdanm | 84:0b3ab51c8877 | 907 | * @param RCC_MSIRange: specifies the MSI Clock range. |
bogdanm | 84:0b3ab51c8877 | 908 | * This parameter must be one of the following values: |
bogdanm | 84:0b3ab51c8877 | 909 | * @arg RCC_MSIRANGE_0: MSI clock is around 65.536 KHz |
bogdanm | 84:0b3ab51c8877 | 910 | * @arg RCC_MSIRANGE_1: MSI clock is around 131.072 KHz |
bogdanm | 84:0b3ab51c8877 | 911 | * @arg RCC_MSIRANGE_2: MSI clock is around 262.144 KHz |
bogdanm | 84:0b3ab51c8877 | 912 | * @arg RCC_MSIRANGE_3: MSI clock is around 524.288 KHz |
bogdanm | 84:0b3ab51c8877 | 913 | * @arg RCC_MSIRANGE_4: MSI clock is around 1.048 MHz |
bogdanm | 84:0b3ab51c8877 | 914 | * @arg RCC_MSIRANGE_5: MSI clock is around 2.097 MHz (default after Reset or wake-up from STANDBY) |
bogdanm | 84:0b3ab51c8877 | 915 | * @arg RCC_MSIRANGE_6: MSI clock is around 4.194 MHz |
bogdanm | 84:0b3ab51c8877 | 916 | */ |
bogdanm | 84:0b3ab51c8877 | 917 | #define __HAL_RCC_MSI_RANGE_CONFIG(__RCC_MSIRange__) (MODIFY_REG(RCC->ICSCR,\ |
bogdanm | 84:0b3ab51c8877 | 918 | RCC_ICSCR_MSIRANGE, (uint32_t)(__RCC_MSIRange__) )) |
bogdanm | 84:0b3ab51c8877 | 919 | |
bogdanm | 84:0b3ab51c8877 | 920 | /** @brief Macros to enable or disable the Internal Low Speed oscillator (LSI). |
bogdanm | 84:0b3ab51c8877 | 921 | * @note After enabling the LSI, the application software should wait on |
bogdanm | 84:0b3ab51c8877 | 922 | * LSIRDY flag to be set indicating that LSI clock is stable and can |
bogdanm | 84:0b3ab51c8877 | 923 | * be used to clock the IWDG and/or the RTC. |
bogdanm | 84:0b3ab51c8877 | 924 | * @note LSI can not be disabled if the IWDG is running. |
bogdanm | 84:0b3ab51c8877 | 925 | * @note When the LSI is stopped, LSIRDY flag goes low after 6 LSI oscillator |
bogdanm | 84:0b3ab51c8877 | 926 | * clock cycles. |
bogdanm | 84:0b3ab51c8877 | 927 | */ |
bogdanm | 84:0b3ab51c8877 | 928 | #define __HAL_RCC_LSI_ENABLE() SET_BIT(RCC->CSR, RCC_CSR_LSION) |
bogdanm | 84:0b3ab51c8877 | 929 | #define __HAL_RCC_LSI_DISABLE() CLEAR_BIT(RCC->CSR, RCC_CSR_LSION) |
bogdanm | 84:0b3ab51c8877 | 930 | |
bogdanm | 84:0b3ab51c8877 | 931 | /** |
bogdanm | 84:0b3ab51c8877 | 932 | * @brief Macro to configure the External High Speed oscillator (HSE). |
bogdanm | 84:0b3ab51c8877 | 933 | * @note After enabling the HSE (RCC_HSE_ON or RCC_HSE_Bypass), the application |
bogdanm | 84:0b3ab51c8877 | 934 | * software should wait on HSERDY flag to be set indicating that HSE clock |
bogdanm | 84:0b3ab51c8877 | 935 | * is stable and can be used to clock the PLL and/or system clock. |
bogdanm | 84:0b3ab51c8877 | 936 | * @note HSE state can not be changed if it is used directly or through the |
bogdanm | 84:0b3ab51c8877 | 937 | * PLL as system clock. In this case, you have to select another source |
bogdanm | 84:0b3ab51c8877 | 938 | * of the system clock then change the HSE state (ex. disable it). |
bogdanm | 84:0b3ab51c8877 | 939 | * @note The HSE is stopped by hardware when entering STOP and STANDBY modes. |
bogdanm | 84:0b3ab51c8877 | 940 | * @note This function reset the CSSON bit, so if the clock security system(CSS) |
bogdanm | 84:0b3ab51c8877 | 941 | * was previously enabled you have to enable it again after calling this |
bogdanm | 84:0b3ab51c8877 | 942 | * function. |
bogdanm | 84:0b3ab51c8877 | 943 | * @param __STATE__: specifies the new state of the HSE. |
bogdanm | 84:0b3ab51c8877 | 944 | * This parameter can be one of the following values: |
bogdanm | 84:0b3ab51c8877 | 945 | * @arg RCC_HSE_OFF: turn OFF the HSE oscillator, HSERDY flag goes low after |
bogdanm | 84:0b3ab51c8877 | 946 | * 6 HSE oscillator clock cycles. |
bogdanm | 84:0b3ab51c8877 | 947 | * @arg RCC_HSE_ON: turn ON the HSE oscillator. |
bogdanm | 84:0b3ab51c8877 | 948 | * @arg RCC_HSE_BYPASS: HSE oscillator bypassed with external clock. |
bogdanm | 84:0b3ab51c8877 | 949 | */ |
bogdanm | 84:0b3ab51c8877 | 950 | #define __HAL_RCC_HSE_CONFIG(__STATE__) \ |
Kojto | 96:487b796308b0 | 951 | do { \ |
Kojto | 96:487b796308b0 | 952 | CLEAR_BIT(RCC->CR, RCC_CR_HSEON); \ |
Kojto | 96:487b796308b0 | 953 | if((__STATE__) == RCC_HSE_ON) \ |
Kojto | 96:487b796308b0 | 954 | { \ |
Kojto | 96:487b796308b0 | 955 | CLEAR_BIT(RCC->CR, RCC_CR_HSEBYP); \ |
Kojto | 96:487b796308b0 | 956 | SET_BIT(RCC->CR, RCC_CR_HSEON); \ |
Kojto | 96:487b796308b0 | 957 | } \ |
Kojto | 96:487b796308b0 | 958 | else if((__STATE__) == RCC_HSE_BYPASS) \ |
Kojto | 96:487b796308b0 | 959 | { \ |
Kojto | 96:487b796308b0 | 960 | SET_BIT(RCC->CR, RCC_CR_HSEBYP); \ |
Kojto | 96:487b796308b0 | 961 | SET_BIT(RCC->CR, RCC_CR_HSEON); \ |
Kojto | 96:487b796308b0 | 962 | } \ |
Kojto | 96:487b796308b0 | 963 | else \ |
Kojto | 96:487b796308b0 | 964 | { \ |
Kojto | 96:487b796308b0 | 965 | CLEAR_BIT(RCC->CR, RCC_CR_HSEBYP); \ |
Kojto | 96:487b796308b0 | 966 | } \ |
Kojto | 96:487b796308b0 | 967 | } while(0) |
Kojto | 96:487b796308b0 | 968 | |
bogdanm | 84:0b3ab51c8877 | 969 | /** |
bogdanm | 84:0b3ab51c8877 | 970 | * @brief Macro to configure the External Low Speed oscillator (LSE). |
bogdanm | 84:0b3ab51c8877 | 971 | * @note As the LSE is in the Backup domain and write access is denied to |
bogdanm | 84:0b3ab51c8877 | 972 | * this domain after reset, you have to enable write access using |
bogdanm | 84:0b3ab51c8877 | 973 | * HAL_PWR_EnableBkUpAccess() function before to configure the LSE |
bogdanm | 84:0b3ab51c8877 | 974 | * (to be done once after reset). |
bogdanm | 84:0b3ab51c8877 | 975 | * @note After enabling the LSE (RCC_LSE_ON or RCC_LSE_BYPASS), the application |
bogdanm | 84:0b3ab51c8877 | 976 | * software should wait on LSERDY flag to be set indicating that LSE clock |
bogdanm | 84:0b3ab51c8877 | 977 | * is stable and can be used to clock the RTC. |
bogdanm | 84:0b3ab51c8877 | 978 | * @param __STATE__: specifies the new state of the LSE. |
bogdanm | 84:0b3ab51c8877 | 979 | * This parameter can be one of the following values: |
bogdanm | 84:0b3ab51c8877 | 980 | * @arg RCC_LSE_OFF: turn OFF the LSE oscillator, LSERDY flag goes low after |
bogdanm | 84:0b3ab51c8877 | 981 | * 6 LSE oscillator clock cycles. |
bogdanm | 84:0b3ab51c8877 | 982 | * @arg RCC_LSE_ON: turn ON the LSE oscillator. |
bogdanm | 84:0b3ab51c8877 | 983 | * @arg RCC_LSE_BYPASS: LSE oscillator bypassed with external clock. |
bogdanm | 84:0b3ab51c8877 | 984 | */ |
bogdanm | 84:0b3ab51c8877 | 985 | #define __HAL_RCC_LSE_CONFIG(__STATE__) \ |
Kojto | 96:487b796308b0 | 986 | do { \ |
Kojto | 96:487b796308b0 | 987 | if((__STATE__) == RCC_LSE_ON) \ |
Kojto | 96:487b796308b0 | 988 | { \ |
Kojto | 96:487b796308b0 | 989 | SET_BIT(RCC->CSR, RCC_CSR_LSEON); \ |
Kojto | 96:487b796308b0 | 990 | } \ |
Kojto | 96:487b796308b0 | 991 | else if((__STATE__) == RCC_LSE_OFF) \ |
Kojto | 96:487b796308b0 | 992 | { \ |
Kojto | 96:487b796308b0 | 993 | CLEAR_BIT(RCC->CSR, RCC_CSR_LSEON); \ |
Kojto | 96:487b796308b0 | 994 | } \ |
Kojto | 96:487b796308b0 | 995 | else if((__STATE__) == RCC_LSE_BYPASS) \ |
Kojto | 96:487b796308b0 | 996 | { \ |
Kojto | 96:487b796308b0 | 997 | CLEAR_BIT(RCC->CSR, RCC_CSR_LSEON); \ |
Kojto | 96:487b796308b0 | 998 | SET_BIT(RCC->CSR, RCC_CSR_LSEBYP); \ |
Kojto | 96:487b796308b0 | 999 | SET_BIT(RCC->CSR, RCC_CSR_LSEON); \ |
Kojto | 96:487b796308b0 | 1000 | } \ |
Kojto | 96:487b796308b0 | 1001 | else \ |
Kojto | 96:487b796308b0 | 1002 | { \ |
Kojto | 96:487b796308b0 | 1003 | CLEAR_BIT(RCC->CSR, RCC_CSR_LSEON); \ |
Kojto | 96:487b796308b0 | 1004 | CLEAR_BIT(RCC->CSR, RCC_CSR_LSEBYP); \ |
Kojto | 96:487b796308b0 | 1005 | } \ |
Kojto | 96:487b796308b0 | 1006 | } while(0) |
bogdanm | 84:0b3ab51c8877 | 1007 | |
bogdanm | 84:0b3ab51c8877 | 1008 | /** @brief Macros to enable or disable the the RTC clock. |
bogdanm | 84:0b3ab51c8877 | 1009 | * @note These macros must be used only after the RTC clock source was selected. |
bogdanm | 84:0b3ab51c8877 | 1010 | */ |
bogdanm | 84:0b3ab51c8877 | 1011 | #define __HAL_RCC_RTC_ENABLE() SET_BIT(RCC->CSR, RCC_CSR_RTCEN) |
bogdanm | 84:0b3ab51c8877 | 1012 | #define __HAL_RCC_RTC_DISABLE() CLEAR_BIT(RCC->CSR, RCC_CSR_RTCEN) |
bogdanm | 84:0b3ab51c8877 | 1013 | |
bogdanm | 84:0b3ab51c8877 | 1014 | /** |
bogdanm | 84:0b3ab51c8877 | 1015 | * @brief Configures or Get the RTC and LCD clock (RTCCLK / LCDCLK). |
bogdanm | 84:0b3ab51c8877 | 1016 | * @note As the RTC clock configuration bits are in the RTC domain and write |
bogdanm | 84:0b3ab51c8877 | 1017 | * access is denied to this domain after reset, you have to enable write |
bogdanm | 84:0b3ab51c8877 | 1018 | * access using PWR_RTCAccessCmd(ENABLE) function before to configure |
bogdanm | 84:0b3ab51c8877 | 1019 | * the RTC clock source (to be done once after reset). |
Kojto | 96:487b796308b0 | 1020 | * @note Once the RTC clock is configured it cannot be changed unless the RTC |
bogdanm | 84:0b3ab51c8877 | 1021 | * is reset using RCC_RTCResetCmd function, or by a Power On Reset (POR) |
bogdanm | 84:0b3ab51c8877 | 1022 | * @note The RTC clock (RTCCLK) is used also to clock the LCD (LCDCLK). |
bogdanm | 84:0b3ab51c8877 | 1023 | * |
bogdanm | 84:0b3ab51c8877 | 1024 | * @param RCC_RTCCLKSource: specifies the RTC clock source. |
bogdanm | 84:0b3ab51c8877 | 1025 | * This parameter can be one of the following values: |
bogdanm | 84:0b3ab51c8877 | 1026 | * @arg RCC_RTCCLKSOURCE_LSE: LSE selected as RTC clock |
bogdanm | 84:0b3ab51c8877 | 1027 | * @arg RCC_RTCCLKSOURCE_LSI: LSI selected as RTC clock |
bogdanm | 84:0b3ab51c8877 | 1028 | * @arg RCC_RTCCLKSOURCE_HSE_DIV2: HSE divided by 2 selected as RTC clock |
bogdanm | 84:0b3ab51c8877 | 1029 | * @arg RCC_RTCCLKSOURCE_HSE_DIV4: HSE divided by 4 selected as RTC clock |
bogdanm | 84:0b3ab51c8877 | 1030 | * @arg RCC_RTCCLKSOURCE_HSE_DIV8: HSE divided by 8 selected as RTC clock |
bogdanm | 84:0b3ab51c8877 | 1031 | * @arg RCC_RTCCLKSOURCE_HSE_DIV16: HSE divided by 16 selected as RTC clock |
bogdanm | 84:0b3ab51c8877 | 1032 | * |
bogdanm | 84:0b3ab51c8877 | 1033 | * @note If the LSE or LSI is used as RTC clock source, the RTC continues to |
bogdanm | 84:0b3ab51c8877 | 1034 | * work in STOP and STANDBY modes, and can be used as wakeup source. |
bogdanm | 84:0b3ab51c8877 | 1035 | * However, when the HSE clock is used as RTC clock source, the RTC |
bogdanm | 84:0b3ab51c8877 | 1036 | * cannot be used in STOP and STANDBY modes. |
bogdanm | 84:0b3ab51c8877 | 1037 | * @note The maximum input clock frequency for RTC is 1MHz (when using HSE as |
bogdanm | 84:0b3ab51c8877 | 1038 | * RTC clock source). |
bogdanm | 84:0b3ab51c8877 | 1039 | */ |
bogdanm | 84:0b3ab51c8877 | 1040 | #define __HAL_RCC_RTC_CLKPRESCALER(__RTCCLKSource__) (((__RTCCLKSource__) & RCC_CSR_RTCSEL) == RCC_CSR_RTCSEL) ? \ |
bogdanm | 84:0b3ab51c8877 | 1041 | MODIFY_REG(RCC->CR, RCC_CR_RTCPRE, ((__RTCCLKSource__) & 0xFFFCFFFF)) : CLEAR_BIT(RCC->CR, RCC_CR_RTCPRE) |
bogdanm | 84:0b3ab51c8877 | 1042 | |
bogdanm | 84:0b3ab51c8877 | 1043 | #define __HAL_RCC_RTC_CONFIG(__RTCCLKSource__) do { __HAL_RCC_RTC_CLKPRESCALER(__RTCCLKSource__); \ |
bogdanm | 84:0b3ab51c8877 | 1044 | MODIFY_REG( RCC->CSR, RCC_CSR_RTCSEL, (uint32_t)(__RTCCLKSource__)); \ |
bogdanm | 84:0b3ab51c8877 | 1045 | } while (0) |
bogdanm | 84:0b3ab51c8877 | 1046 | |
bogdanm | 92:4fc01daae5a5 | 1047 | #define __HAL_RCC_GET_RTC_SOURCE() ((uint32_t)(READ_BIT(RCC->CSR, RCC_CSR_RTCSEL))) |
bogdanm | 84:0b3ab51c8877 | 1048 | |
bogdanm | 84:0b3ab51c8877 | 1049 | /** @brief Macros to force or release the Backup domain reset. |
bogdanm | 84:0b3ab51c8877 | 1050 | * @note This function resets the RTC peripheral (including the backup registers) |
bogdanm | 84:0b3ab51c8877 | 1051 | * and the RTC clock source selection in RCC_CSR register. |
bogdanm | 84:0b3ab51c8877 | 1052 | * @note The BKPSRAM is not affected by this reset. |
bogdanm | 84:0b3ab51c8877 | 1053 | */ |
bogdanm | 84:0b3ab51c8877 | 1054 | #define __HAL_RCC_BACKUPRESET_FORCE() SET_BIT(RCC->CSR, RCC_CSR_RTCRST) |
bogdanm | 84:0b3ab51c8877 | 1055 | #define __HAL_RCC_BACKUPRESET_RELEASE() CLEAR_BIT(RCC->CSR, RCC_CSR_RTCRST) |
bogdanm | 84:0b3ab51c8877 | 1056 | |
bogdanm | 84:0b3ab51c8877 | 1057 | /** @brief Macros to enable or disable the main PLL. |
bogdanm | 84:0b3ab51c8877 | 1058 | * @note After enabling the main PLL, the application software should wait on |
bogdanm | 84:0b3ab51c8877 | 1059 | * PLLRDY flag to be set indicating that PLL clock is stable and can |
bogdanm | 84:0b3ab51c8877 | 1060 | * be used as system clock source. |
bogdanm | 84:0b3ab51c8877 | 1061 | * @note The main PLL can not be disabled if it is used as system clock source |
bogdanm | 84:0b3ab51c8877 | 1062 | * @note The main PLL is disabled by hardware when entering STOP and STANDBY modes. |
bogdanm | 84:0b3ab51c8877 | 1063 | */ |
bogdanm | 84:0b3ab51c8877 | 1064 | #define __HAL_RCC_PLL_ENABLE() SET_BIT(RCC->CR, RCC_CR_PLLON) |
bogdanm | 84:0b3ab51c8877 | 1065 | #define __HAL_RCC_PLL_DISABLE() CLEAR_BIT(RCC->CR, RCC_CR_PLLON) |
bogdanm | 84:0b3ab51c8877 | 1066 | |
bogdanm | 84:0b3ab51c8877 | 1067 | /** @brief Macro to configure the main PLL clock source, multiplication and division factors. |
bogdanm | 84:0b3ab51c8877 | 1068 | * @note This function must be used only when the main PLL is disabled. |
bogdanm | 84:0b3ab51c8877 | 1069 | * @param __RCC_PLLSource__: specifies the PLL entry clock source. |
bogdanm | 84:0b3ab51c8877 | 1070 | * This parameter can be one of the following values: |
bogdanm | 84:0b3ab51c8877 | 1071 | * @arg RCC_PLLSOURCE_HSI: HSI oscillator clock selected as PLL clock entry |
bogdanm | 84:0b3ab51c8877 | 1072 | * @arg RCC_PLLSOURCE_HSE: HSE oscillator clock selected as PLL clock entry |
bogdanm | 84:0b3ab51c8877 | 1073 | * @param __PLLMUL__: specifies the multiplication factor to generate the PLL VCO clock |
bogdanm | 84:0b3ab51c8877 | 1074 | * This parameter must be one of the following values: |
bogdanm | 84:0b3ab51c8877 | 1075 | * @arg RCC_CFGR_PLLMUL3: PLLVCO = PLL clock entry x 3 |
bogdanm | 84:0b3ab51c8877 | 1076 | * @arg RCC_CFGR_PLLMUL4: PLLVCO = PLL clock entry x 4 |
bogdanm | 84:0b3ab51c8877 | 1077 | * @arg RCC_CFGR_PLLMUL6: PLLVCO = PLL clock entry x 6 |
bogdanm | 84:0b3ab51c8877 | 1078 | * @arg RCC_CFGR_PLLMUL8: PLLVCO = PLL clock entry x 8 |
bogdanm | 84:0b3ab51c8877 | 1079 | * @arg RCC_CFGR_PLLMUL12: PLLVCO = PLL clock entry x 12 |
bogdanm | 84:0b3ab51c8877 | 1080 | * @arg RCC_CFGR_PLLMUL16: PLLVCO = PLL clock entry x 16 |
bogdanm | 84:0b3ab51c8877 | 1081 | * @arg RCC_CFGR_PLLMUL24: PLLVCO = PLL clock entry x 24 |
bogdanm | 84:0b3ab51c8877 | 1082 | * @arg RCC_CFGR_PLLMUL32: PLLVCO = PLL clock entry x 32 |
bogdanm | 84:0b3ab51c8877 | 1083 | * @arg RCC_CFGR_PLLMUL48: PLLVCO = PLL clock entry x 48 |
bogdanm | 84:0b3ab51c8877 | 1084 | * @note The PLL VCO clock frequency must not exceed 96 MHz when the product is in |
bogdanm | 84:0b3ab51c8877 | 1085 | * Range 1, 48 MHz when the product is in Range 2 and 24 MHz when the product is |
bogdanm | 84:0b3ab51c8877 | 1086 | * in Range 3. |
bogdanm | 84:0b3ab51c8877 | 1087 | * @param __PLLDIV__: specifies the PLL output clock division from PLL VCO clock |
bogdanm | 84:0b3ab51c8877 | 1088 | * This parameter must be one of the following values: |
bogdanm | 84:0b3ab51c8877 | 1089 | * @arg RCC_PLLDIV_2: PLL clock output = PLLVCO / 2 |
bogdanm | 84:0b3ab51c8877 | 1090 | * @arg RCC_PLLDIV_3: PLL clock output = PLLVCO / 3 |
bogdanm | 84:0b3ab51c8877 | 1091 | * @arg RCC_PLLDIV_4: PLL clock output = PLLVCO / 4 |
bogdanm | 84:0b3ab51c8877 | 1092 | */ |
bogdanm | 84:0b3ab51c8877 | 1093 | |
bogdanm | 84:0b3ab51c8877 | 1094 | #define __HAL_RCC_PLL_CONFIG(__RCC_PLLSource__ , __PLLMUL__ ,__PLLDIV__ ) \ |
bogdanm | 84:0b3ab51c8877 | 1095 | MODIFY_REG(RCC->CFGR, RCC_CFGR_PLLMUL | RCC_CFGR_PLLDIV | RCC_CFGR_PLLSRC, (uint32_t)((__PLLMUL__)| (__PLLDIV__)| (__RCC_PLLSource__))) |
bogdanm | 84:0b3ab51c8877 | 1096 | |
bogdanm | 84:0b3ab51c8877 | 1097 | /** @brief Macro to get the clock source used as system clock. |
bogdanm | 84:0b3ab51c8877 | 1098 | * @retval The clock source used as system clock. The returned value can be one |
bogdanm | 84:0b3ab51c8877 | 1099 | * of the following: |
bogdanm | 84:0b3ab51c8877 | 1100 | * - RCC_CFGR_SWS_HSI: HSI used as system clock. |
bogdanm | 84:0b3ab51c8877 | 1101 | * - RCC_CFGR_SWS_HSE: HSE used as system clock. |
bogdanm | 84:0b3ab51c8877 | 1102 | * - RCC_CFGR_SWS_PLL: PLL used as system clock. |
bogdanm | 84:0b3ab51c8877 | 1103 | */ |
bogdanm | 84:0b3ab51c8877 | 1104 | #define __HAL_RCC_GET_SYSCLK_SOURCE() ((uint32_t)(RCC->CFGR & RCC_CFGR_SWS)) |
bogdanm | 84:0b3ab51c8877 | 1105 | |
bogdanm | 84:0b3ab51c8877 | 1106 | /** @brief Macro to get the oscillator used as PLL clock source. |
bogdanm | 84:0b3ab51c8877 | 1107 | * @retval The oscillator used as PLL clock source. The returned value can be one |
bogdanm | 84:0b3ab51c8877 | 1108 | * of the following: |
bogdanm | 84:0b3ab51c8877 | 1109 | * - RCC_PLLSOURCE_HSI: HSI oscillator is used as PLL clock source. |
bogdanm | 84:0b3ab51c8877 | 1110 | * - RCC_PLLSOURCE_HSE: HSE oscillator is used as PLL clock source. |
bogdanm | 84:0b3ab51c8877 | 1111 | */ |
bogdanm | 84:0b3ab51c8877 | 1112 | #define __HAL_RCC_GET_PLL_OSCSOURCE() ((uint32_t)(RCC->CFGR & RCC_CFGR_PLLSRC)) |
bogdanm | 84:0b3ab51c8877 | 1113 | |
bogdanm | 84:0b3ab51c8877 | 1114 | /** @defgroup RCC_Flags_Interrupts_Management |
bogdanm | 84:0b3ab51c8877 | 1115 | * @brief macros to manage the specified RCC Flags and interrupts. |
bogdanm | 84:0b3ab51c8877 | 1116 | * @{ |
bogdanm | 84:0b3ab51c8877 | 1117 | */ |
bogdanm | 84:0b3ab51c8877 | 1118 | |
bogdanm | 84:0b3ab51c8877 | 1119 | /** @brief Enable RCC interrupt (Perform Byte access to RCC_CIER[0:7] bits to enable |
bogdanm | 84:0b3ab51c8877 | 1120 | * the selected interrupts). |
bogdanm | 84:0b3ab51c8877 | 1121 | * @note The CSS interrupt doesn't have an enable bit; once the CSS is enabled |
bogdanm | 84:0b3ab51c8877 | 1122 | * and if the HSE clock fails, the CSS interrupt occurs and an NMI is |
bogdanm | 84:0b3ab51c8877 | 1123 | * automatically generated. The NMI will be executed indefinitely, and |
bogdanm | 84:0b3ab51c8877 | 1124 | * since NMI has higher priority than any other IRQ (and main program) |
bogdanm | 84:0b3ab51c8877 | 1125 | * the application will be stacked in the NMI ISR unless the CSS interrupt |
bogdanm | 84:0b3ab51c8877 | 1126 | * pending bit is cleared. |
bogdanm | 84:0b3ab51c8877 | 1127 | * @param __INTERRUPT__: specifies the RCC interrupt sources to be enabled. |
bogdanm | 84:0b3ab51c8877 | 1128 | * This parameter can be any combination of the following values: |
bogdanm | 84:0b3ab51c8877 | 1129 | * @arg RCC_IT_LSIRDY: LSI ready interrupt |
bogdanm | 84:0b3ab51c8877 | 1130 | * @arg RCC_IT_LSERDY: LSE ready interrupt |
bogdanm | 84:0b3ab51c8877 | 1131 | * @arg RCC_IT_HSIRDY: HSI ready interrupt |
bogdanm | 84:0b3ab51c8877 | 1132 | * @arg RCC_IT_HSERDY: HSE ready interrupt |
bogdanm | 84:0b3ab51c8877 | 1133 | * @arg RCC_IT_PLLRDY: PLL ready interrupt |
bogdanm | 84:0b3ab51c8877 | 1134 | * @arg RCC_IT_MSIRDY: MSI ready interrupt |
bogdanm | 84:0b3ab51c8877 | 1135 | * @arg RCC_IT_LSECSS: LSE CSS interrupt |
Kojto | 96:487b796308b0 | 1136 | * @arg RCC_IT_HSI48RDY: HSI48 ready interrupt |
bogdanm | 84:0b3ab51c8877 | 1137 | */ |
Kojto | 96:487b796308b0 | 1138 | #define __HAL_RCC_ENABLE_IT(__INTERRUPT__) (RCC->CIER |= (__INTERRUPT__)) |
bogdanm | 84:0b3ab51c8877 | 1139 | |
bogdanm | 84:0b3ab51c8877 | 1140 | /** @brief Disable RCC interrupt (Perform Byte access to RCC_CIER[0:7] bits to disable |
bogdanm | 84:0b3ab51c8877 | 1141 | * the selected interrupts). |
bogdanm | 84:0b3ab51c8877 | 1142 | * @note The CSS interrupt doesn't have an enable bit; once the CSS is enabled |
bogdanm | 84:0b3ab51c8877 | 1143 | * and if the HSE clock fails, the CSS interrupt occurs and an NMI is |
bogdanm | 84:0b3ab51c8877 | 1144 | * automatically generated. The NMI will be executed indefinitely, and |
bogdanm | 84:0b3ab51c8877 | 1145 | * since NMI has higher priority than any other IRQ (and main program) |
bogdanm | 84:0b3ab51c8877 | 1146 | * the application will be stacked in the NMI ISR unless the CSS interrupt |
bogdanm | 84:0b3ab51c8877 | 1147 | * pending bit is cleared. |
bogdanm | 84:0b3ab51c8877 | 1148 | * @param __INTERRUPT__: specifies the RCC interrupt sources to be disabled. |
bogdanm | 84:0b3ab51c8877 | 1149 | * This parameter can be any combination of the following values: |
bogdanm | 84:0b3ab51c8877 | 1150 | * @arg RCC_IT_LSIRDY: LSI ready interrupt |
bogdanm | 84:0b3ab51c8877 | 1151 | * @arg RCC_IT_LSERDY: LSE ready interrupt |
bogdanm | 84:0b3ab51c8877 | 1152 | * @arg RCC_IT_HSIRDY: HSI ready interrupt |
bogdanm | 84:0b3ab51c8877 | 1153 | * @arg RCC_IT_HSERDY: HSE ready interrupt |
bogdanm | 84:0b3ab51c8877 | 1154 | * @arg RCC_IT_PLLRDY: PLL ready interrupt |
bogdanm | 84:0b3ab51c8877 | 1155 | * @arg RCC_IT_MSIRDY: MSI ready interrupt |
Kojto | 96:487b796308b0 | 1156 | * @arg RCC_IT_HSI48RDY: HSI48 ready interrupt |
bogdanm | 84:0b3ab51c8877 | 1157 | * @arg RCC_IT_LSECSS: LSE CSS interrupt |
Kojto | 96:487b796308b0 | 1158 | |
bogdanm | 84:0b3ab51c8877 | 1159 | */ |
Kojto | 96:487b796308b0 | 1160 | #define __HAL_RCC_DISABLE_IT(__INTERRUPT__) (RCC->CIER &= ~(__INTERRUPT__)) |
bogdanm | 84:0b3ab51c8877 | 1161 | |
bogdanm | 84:0b3ab51c8877 | 1162 | /** @brief Clear the RCC's interrupt pending bits (Perform Byte access to RCC_CIR[23:16] |
bogdanm | 84:0b3ab51c8877 | 1163 | * bits to clear the selected interrupt pending bits. |
bogdanm | 84:0b3ab51c8877 | 1164 | * @param __INTERRUPT__: specifies the interrupt pending bit to clear. |
bogdanm | 84:0b3ab51c8877 | 1165 | * This parameter can be any combination of the following values: |
bogdanm | 84:0b3ab51c8877 | 1166 | * @arg RCC_IT_LSIRDY: LSI ready interrupt |
bogdanm | 84:0b3ab51c8877 | 1167 | * @arg RCC_IT_LSERDY: LSE ready interrupt |
bogdanm | 84:0b3ab51c8877 | 1168 | * @arg RCC_IT_HSIRDY: HSI ready interrupt |
bogdanm | 84:0b3ab51c8877 | 1169 | * @arg RCC_IT_HSERDY: HSE ready interrupt |
bogdanm | 84:0b3ab51c8877 | 1170 | * @arg RCC_IT_PLLRDY: PLL ready interrupt |
Kojto | 96:487b796308b0 | 1171 | * @arg RCC_IT_MSIRDY: MSI ready interrupt |
Kojto | 96:487b796308b0 | 1172 | * @arg RCC_IT_HSI48RDY: HSI48 ready interrupt |
bogdanm | 84:0b3ab51c8877 | 1173 | * @arg RCC_IT_LSECSS: LSE CSS interrupt |
bogdanm | 84:0b3ab51c8877 | 1174 | * @arg RCC_IT_CSS: Clock Security System interrupt |
bogdanm | 84:0b3ab51c8877 | 1175 | */ |
bogdanm | 92:4fc01daae5a5 | 1176 | #define __HAL_RCC_CLEAR_IT(__INTERRUPT__) (RCC->CICR = (__INTERRUPT__)) |
bogdanm | 84:0b3ab51c8877 | 1177 | |
bogdanm | 84:0b3ab51c8877 | 1178 | /** @brief Check the RCC's interrupt has occurred or not. |
bogdanm | 84:0b3ab51c8877 | 1179 | * @param __INTERRUPT__: specifies the RCC interrupt source to check. |
bogdanm | 84:0b3ab51c8877 | 1180 | * This parameter can be one of the following values: |
bogdanm | 84:0b3ab51c8877 | 1181 | * @arg RCC_IT_LSIRDY: LSI ready interrupt |
bogdanm | 84:0b3ab51c8877 | 1182 | * @arg RCC_IT_LSERDY: LSE ready interrupt |
bogdanm | 84:0b3ab51c8877 | 1183 | * @arg RCC_IT_HSIRDY: HSI ready interrupt |
bogdanm | 84:0b3ab51c8877 | 1184 | * @arg RCC_IT_HSERDY: HSE ready interrupt |
bogdanm | 84:0b3ab51c8877 | 1185 | * @arg RCC_IT_PLLRDY: PLL ready interrupt |
bogdanm | 84:0b3ab51c8877 | 1186 | * @arg RCC_IT_MSIRDY: MSI ready interrupt |
bogdanm | 84:0b3ab51c8877 | 1187 | * @arg RCC_IT_LSECSS: LSE CSS interrupt |
bogdanm | 84:0b3ab51c8877 | 1188 | * @arg RCC_IT_CSS: Clock Security System interrupt |
bogdanm | 84:0b3ab51c8877 | 1189 | * @retval The new state of __INTERRUPT__ (TRUE or FALSE). |
bogdanm | 84:0b3ab51c8877 | 1190 | */ |
Kojto | 96:487b796308b0 | 1191 | #define __HAL_RCC_GET_IT_SOURCE(__INTERRUPT__) ((RCC->CIFR & (__INTERRUPT__)) == (__INTERRUPT__)) |
bogdanm | 84:0b3ab51c8877 | 1192 | |
bogdanm | 84:0b3ab51c8877 | 1193 | /** @brief Set RMVF bit to clear the reset flags. |
bogdanm | 84:0b3ab51c8877 | 1194 | * The reset flags are: RCC_FLAG_OBLRST, RCC_FLAG_PINRST, RCC_FLAG_PORRST, |
bogdanm | 84:0b3ab51c8877 | 1195 | * RCC_FLAG_SFTRST, RCC_FLAG_IWDGRST, RCC_FLAG_WWDGRST, RCC_FLAG_LPWRRST. |
bogdanm | 84:0b3ab51c8877 | 1196 | */ |
bogdanm | 84:0b3ab51c8877 | 1197 | #define __HAL_RCC_CLEAR_RESET_FLAGS() (RCC->CSR |= RCC_CSR_RMVF) |
bogdanm | 84:0b3ab51c8877 | 1198 | |
bogdanm | 84:0b3ab51c8877 | 1199 | /** @brief Check RCC flag is set or not. |
bogdanm | 84:0b3ab51c8877 | 1200 | * @param __FLAG__: specifies the flag to check. |
bogdanm | 84:0b3ab51c8877 | 1201 | * This parameter can be one of the following values: |
bogdanm | 84:0b3ab51c8877 | 1202 | * @arg RCC_FLAG_HSIRDY: HSI oscillator clock ready |
bogdanm | 84:0b3ab51c8877 | 1203 | * @arg RCC_FLAG_MSIRDY: MSI oscillator clock ready |
bogdanm | 84:0b3ab51c8877 | 1204 | * @arg RCC_FLAG_HSERDY: HSE oscillator clock ready |
bogdanm | 84:0b3ab51c8877 | 1205 | * @arg RCC_FLAG_PLLRDY: PLL clock ready |
bogdanm | 84:0b3ab51c8877 | 1206 | * @arg RCC_FLAG_LSECSS: LSE oscillator clock CSS detected |
bogdanm | 84:0b3ab51c8877 | 1207 | * @arg RCC_FLAG_LSERDY: LSE oscillator clock ready |
bogdanm | 84:0b3ab51c8877 | 1208 | * @arg RCC_FLAG_LSIRDY: LSI oscillator clock ready |
Kojto | 96:487b796308b0 | 1209 | * @arg RCC_FLAG_FWRST: Firewall reset |
bogdanm | 84:0b3ab51c8877 | 1210 | * @arg RCC_FLAG_OBLRST: Option Byte Loader (OBL) reset |
bogdanm | 84:0b3ab51c8877 | 1211 | * @arg RCC_FLAG_PINRST: Pin reset |
bogdanm | 84:0b3ab51c8877 | 1212 | * @arg RCC_FLAG_PORRST: POR/PDR reset |
bogdanm | 84:0b3ab51c8877 | 1213 | * @arg RCC_FLAG_SFTRST: Software reset |
bogdanm | 84:0b3ab51c8877 | 1214 | * @arg RCC_FLAG_IWDGRST: Independent Watchdog reset |
bogdanm | 84:0b3ab51c8877 | 1215 | * @arg RCC_FLAG_WWDGRST: Window Watchdog reset |
bogdanm | 84:0b3ab51c8877 | 1216 | * @arg RCC_FLAG_LPWRRST: Low Power reset |
bogdanm | 84:0b3ab51c8877 | 1217 | * @retval The new state of __FLAG__ (TRUE or FALSE). |
bogdanm | 84:0b3ab51c8877 | 1218 | */ |
bogdanm | 84:0b3ab51c8877 | 1219 | #define RCC_FLAG_MASK ((uint8_t)0x1F) |
bogdanm | 84:0b3ab51c8877 | 1220 | #define __HAL_RCC_GET_FLAG(__FLAG__) (((((((__FLAG__) >> 5) == 1)? RCC->CR :((((__FLAG__) >> 5) == 2) ? RCC->CSR :((((__FLAG__) >> 5) == 3)? \ |
bogdanm | 84:0b3ab51c8877 | 1221 | RCC->CRRCR :RCC->CIFR))) & ((uint32_t)1 << ((__FLAG__) & RCC_FLAG_MASK))) != 0 ) ? 1 : 0 ) |
bogdanm | 84:0b3ab51c8877 | 1222 | |
bogdanm | 84:0b3ab51c8877 | 1223 | /** |
bogdanm | 84:0b3ab51c8877 | 1224 | * @} |
bogdanm | 84:0b3ab51c8877 | 1225 | */ |
bogdanm | 84:0b3ab51c8877 | 1226 | |
bogdanm | 84:0b3ab51c8877 | 1227 | /** |
Kojto | 96:487b796308b0 | 1228 | * @} |
Kojto | 96:487b796308b0 | 1229 | */ |
bogdanm | 84:0b3ab51c8877 | 1230 | |
bogdanm | 84:0b3ab51c8877 | 1231 | /* Include RCC HAL Extension module */ |
bogdanm | 85:024bf7f99721 | 1232 | #include "stm32l0xx_hal_rcc_ex.h" |
bogdanm | 84:0b3ab51c8877 | 1233 | |
Kojto | 96:487b796308b0 | 1234 | /** @defgroup RCC_Exported_Functions RCC Exported Functions |
Kojto | 96:487b796308b0 | 1235 | * @{ |
Kojto | 96:487b796308b0 | 1236 | */ |
Kojto | 96:487b796308b0 | 1237 | |
Kojto | 96:487b796308b0 | 1238 | /** @defgroup RCC_Exported_Functions_Group1 Initialization and de-initialization functions |
Kojto | 96:487b796308b0 | 1239 | * @{ |
Kojto | 96:487b796308b0 | 1240 | */ |
bogdanm | 84:0b3ab51c8877 | 1241 | void HAL_RCC_DeInit(void); |
bogdanm | 84:0b3ab51c8877 | 1242 | HAL_StatusTypeDef HAL_RCC_OscConfig(RCC_OscInitTypeDef *RCC_OscInitStruct); |
bogdanm | 84:0b3ab51c8877 | 1243 | HAL_StatusTypeDef HAL_RCC_ClockConfig(RCC_ClkInitTypeDef *RCC_ClkInitStruct, uint32_t FLatency); |
Kojto | 96:487b796308b0 | 1244 | /** |
Kojto | 96:487b796308b0 | 1245 | * @} |
Kojto | 96:487b796308b0 | 1246 | */ |
bogdanm | 84:0b3ab51c8877 | 1247 | |
Kojto | 96:487b796308b0 | 1248 | /** @defgroup RCC_Exported_Functions_Group2 Peripheral Control functions |
Kojto | 96:487b796308b0 | 1249 | * @{ |
Kojto | 96:487b796308b0 | 1250 | */ |
bogdanm | 84:0b3ab51c8877 | 1251 | void HAL_RCC_MCOConfig(uint32_t RCC_MCOx, uint32_t RCC_MCOSource, uint32_t RCC_MCODiv); |
bogdanm | 84:0b3ab51c8877 | 1252 | void HAL_RCC_EnableCSS(void); |
bogdanm | 84:0b3ab51c8877 | 1253 | uint32_t HAL_RCC_GetSysClockFreq(void); |
bogdanm | 84:0b3ab51c8877 | 1254 | uint32_t HAL_RCC_GetHCLKFreq(void); |
bogdanm | 84:0b3ab51c8877 | 1255 | uint32_t HAL_RCC_GetPCLK1Freq(void); |
bogdanm | 84:0b3ab51c8877 | 1256 | uint32_t HAL_RCC_GetPCLK2Freq(void); |
bogdanm | 84:0b3ab51c8877 | 1257 | void HAL_RCC_GetOscConfig(RCC_OscInitTypeDef *RCC_OscInitStruct); |
bogdanm | 84:0b3ab51c8877 | 1258 | void HAL_RCC_GetClockConfig(RCC_ClkInitTypeDef *RCC_ClkInitStruct, uint32_t *pFLatency); |
bogdanm | 84:0b3ab51c8877 | 1259 | /* CSS NMI IRQ handler */ |
bogdanm | 84:0b3ab51c8877 | 1260 | void HAL_RCC_NMI_IRQHandler(void); |
bogdanm | 84:0b3ab51c8877 | 1261 | |
bogdanm | 84:0b3ab51c8877 | 1262 | /* User Callbacks in non blocking mode (IT mode) */ |
Kojto | 96:487b796308b0 | 1263 | void HAL_RCC_CSSCallback(void); |
Kojto | 96:487b796308b0 | 1264 | /** |
Kojto | 96:487b796308b0 | 1265 | * @} |
Kojto | 96:487b796308b0 | 1266 | */ |
Kojto | 96:487b796308b0 | 1267 | |
Kojto | 96:487b796308b0 | 1268 | /** |
Kojto | 96:487b796308b0 | 1269 | * @} |
Kojto | 96:487b796308b0 | 1270 | */ |
Kojto | 96:487b796308b0 | 1271 | |
bogdanm | 84:0b3ab51c8877 | 1272 | /** |
bogdanm | 84:0b3ab51c8877 | 1273 | * @} |
bogdanm | 84:0b3ab51c8877 | 1274 | */ |
bogdanm | 84:0b3ab51c8877 | 1275 | |
bogdanm | 84:0b3ab51c8877 | 1276 | /** |
bogdanm | 84:0b3ab51c8877 | 1277 | * @} |
bogdanm | 84:0b3ab51c8877 | 1278 | */ |
bogdanm | 84:0b3ab51c8877 | 1279 | |
bogdanm | 84:0b3ab51c8877 | 1280 | #ifdef __cplusplus |
bogdanm | 84:0b3ab51c8877 | 1281 | } |
bogdanm | 84:0b3ab51c8877 | 1282 | #endif |
bogdanm | 84:0b3ab51c8877 | 1283 | |
Kojto | 96:487b796308b0 | 1284 | #endif /* __STM32l0xx_HAL_RCC_H */ |
bogdanm | 84:0b3ab51c8877 | 1285 | |
bogdanm | 84:0b3ab51c8877 | 1286 | /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ |
Kojto | 96:487b796308b0 | 1287 |