Ricardo Benitez / mbed

Fork of mbed by mbed official

Committer:
Kojto
Date:
Wed Nov 25 13:21:40 2015 +0000
Revision:
110:165afa46840b
Parent:
106:ba1f97679dad
Release 110  of the mbed library

Changes:
- new platforms - STM32F410R, DISCO_F429ZI, DISCO_F469NI
- Nucleo L476 - gcc and uvision template
- k22,k64f targets - ADC channels A addition
- EFM32 - bugfixes in sleep, serial and spi
- Delta DFCM NNN40 - pinnames update

Who changed what in which revision?

UserRevisionLine numberNew contents of line
Kojto 93:e188a91d3eaa 1 /**
Kojto 93:e188a91d3eaa 2 ******************************************************************************
Kojto 93:e188a91d3eaa 3 * @file stm32f4xx_ll_sdmmc.h
Kojto 93:e188a91d3eaa 4 * @author MCD Application Team
Kojto 110:165afa46840b 5 * @version V1.4.1
Kojto 110:165afa46840b 6 * @date 09-October-2015
Kojto 93:e188a91d3eaa 7 * @brief Header file of SDMMC HAL module.
Kojto 93:e188a91d3eaa 8 ******************************************************************************
Kojto 93:e188a91d3eaa 9 * @attention
Kojto 93:e188a91d3eaa 10 *
Kojto 99:dbbf35b96557 11 * <h2><center>&copy; COPYRIGHT(c) 2015 STMicroelectronics</center></h2>
Kojto 93:e188a91d3eaa 12 *
Kojto 93:e188a91d3eaa 13 * Redistribution and use in source and binary forms, with or without modification,
Kojto 93:e188a91d3eaa 14 * are permitted provided that the following conditions are met:
Kojto 93:e188a91d3eaa 15 * 1. Redistributions of source code must retain the above copyright notice,
Kojto 93:e188a91d3eaa 16 * this list of conditions and the following disclaimer.
Kojto 93:e188a91d3eaa 17 * 2. Redistributions in binary form must reproduce the above copyright notice,
Kojto 93:e188a91d3eaa 18 * this list of conditions and the following disclaimer in the documentation
Kojto 93:e188a91d3eaa 19 * and/or other materials provided with the distribution.
Kojto 93:e188a91d3eaa 20 * 3. Neither the name of STMicroelectronics nor the names of its contributors
Kojto 93:e188a91d3eaa 21 * may be used to endorse or promote products derived from this software
Kojto 93:e188a91d3eaa 22 * without specific prior written permission.
Kojto 93:e188a91d3eaa 23 *
Kojto 93:e188a91d3eaa 24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
Kojto 93:e188a91d3eaa 25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
Kojto 93:e188a91d3eaa 26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
Kojto 93:e188a91d3eaa 27 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
Kojto 93:e188a91d3eaa 28 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
Kojto 93:e188a91d3eaa 29 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
Kojto 93:e188a91d3eaa 30 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
Kojto 93:e188a91d3eaa 31 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
Kojto 93:e188a91d3eaa 32 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
Kojto 93:e188a91d3eaa 33 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
Kojto 93:e188a91d3eaa 34 *
Kojto 93:e188a91d3eaa 35 ******************************************************************************
Kojto 93:e188a91d3eaa 36 */
Kojto 93:e188a91d3eaa 37
Kojto 93:e188a91d3eaa 38 /* Define to prevent recursive inclusion -------------------------------------*/
Kojto 93:e188a91d3eaa 39 #ifndef __STM32F4xx_LL_SDMMC_H
Kojto 93:e188a91d3eaa 40 #define __STM32F4xx_LL_SDMMC_H
Kojto 93:e188a91d3eaa 41
Kojto 93:e188a91d3eaa 42 #ifdef __cplusplus
Kojto 93:e188a91d3eaa 43 extern "C" {
Kojto 93:e188a91d3eaa 44 #endif
Kojto 110:165afa46840b 45 #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx) || \
Kojto 110:165afa46840b 46 defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx) || \
Kojto 110:165afa46840b 47 defined(STM32F401xC) || defined(STM32F401xE) || defined(STM32F411xE) || defined(STM32F446xx) || \
Kojto 110:165afa46840b 48 defined(STM32F469xx) || defined(STM32F479xx)
Kojto 93:e188a91d3eaa 49 /* Includes ------------------------------------------------------------------*/
Kojto 93:e188a91d3eaa 50 #include "stm32f4xx_hal_def.h"
Kojto 93:e188a91d3eaa 51
Kojto 93:e188a91d3eaa 52 /** @addtogroup STM32F4xx_Driver
Kojto 93:e188a91d3eaa 53 * @{
Kojto 93:e188a91d3eaa 54 */
Kojto 93:e188a91d3eaa 55
Kojto 99:dbbf35b96557 56 /** @addtogroup SDMMC_LL
Kojto 93:e188a91d3eaa 57 * @{
Kojto 93:e188a91d3eaa 58 */
Kojto 93:e188a91d3eaa 59
Kojto 93:e188a91d3eaa 60 /* Exported types ------------------------------------------------------------*/
Kojto 99:dbbf35b96557 61 /** @defgroup SDMMC_LL_Exported_Types SDMMC_LL Exported Types
Kojto 93:e188a91d3eaa 62 * @{
Kojto 93:e188a91d3eaa 63 */
Kojto 93:e188a91d3eaa 64
Kojto 93:e188a91d3eaa 65 /**
Kojto 93:e188a91d3eaa 66 * @brief SDMMC Configuration Structure definition
Kojto 93:e188a91d3eaa 67 */
Kojto 93:e188a91d3eaa 68 typedef struct
Kojto 93:e188a91d3eaa 69 {
Kojto 93:e188a91d3eaa 70 uint32_t ClockEdge; /*!< Specifies the clock transition on which the bit capture is made.
Kojto 93:e188a91d3eaa 71 This parameter can be a value of @ref SDIO_Clock_Edge */
Kojto 93:e188a91d3eaa 72
Kojto 93:e188a91d3eaa 73 uint32_t ClockBypass; /*!< Specifies whether the SDIO Clock divider bypass is
Kojto 93:e188a91d3eaa 74 enabled or disabled.
Kojto 93:e188a91d3eaa 75 This parameter can be a value of @ref SDIO_Clock_Bypass */
Kojto 93:e188a91d3eaa 76
Kojto 93:e188a91d3eaa 77 uint32_t ClockPowerSave; /*!< Specifies whether SDIO Clock output is enabled or
Kojto 93:e188a91d3eaa 78 disabled when the bus is idle.
Kojto 93:e188a91d3eaa 79 This parameter can be a value of @ref SDIO_Clock_Power_Save */
Kojto 93:e188a91d3eaa 80
Kojto 93:e188a91d3eaa 81 uint32_t BusWide; /*!< Specifies the SDIO bus width.
Kojto 93:e188a91d3eaa 82 This parameter can be a value of @ref SDIO_Bus_Wide */
Kojto 93:e188a91d3eaa 83
Kojto 93:e188a91d3eaa 84 uint32_t HardwareFlowControl; /*!< Specifies whether the SDIO hardware flow control is enabled or disabled.
Kojto 93:e188a91d3eaa 85 This parameter can be a value of @ref SDIO_Hardware_Flow_Control */
Kojto 93:e188a91d3eaa 86
Kojto 93:e188a91d3eaa 87 uint32_t ClockDiv; /*!< Specifies the clock frequency of the SDIO controller.
Kojto 93:e188a91d3eaa 88 This parameter can be a value between Min_Data = 0 and Max_Data = 255 */
Kojto 93:e188a91d3eaa 89
Kojto 93:e188a91d3eaa 90 }SDIO_InitTypeDef;
Kojto 93:e188a91d3eaa 91
Kojto 93:e188a91d3eaa 92
Kojto 93:e188a91d3eaa 93 /**
Kojto 93:e188a91d3eaa 94 * @brief SDIO Command Control structure
Kojto 93:e188a91d3eaa 95 */
Kojto 93:e188a91d3eaa 96 typedef struct
Kojto 93:e188a91d3eaa 97 {
Kojto 93:e188a91d3eaa 98 uint32_t Argument; /*!< Specifies the SDIO command argument which is sent
Kojto 93:e188a91d3eaa 99 to a card as part of a command message. If a command
Kojto 93:e188a91d3eaa 100 contains an argument, it must be loaded into this register
Kojto 93:e188a91d3eaa 101 before writing the command to the command register. */
Kojto 93:e188a91d3eaa 102
Kojto 93:e188a91d3eaa 103 uint32_t CmdIndex; /*!< Specifies the SDIO command index. It must be Min_Data = 0 and
Kojto 93:e188a91d3eaa 104 Max_Data = 64 */
Kojto 93:e188a91d3eaa 105
Kojto 93:e188a91d3eaa 106 uint32_t Response; /*!< Specifies the SDIO response type.
Kojto 93:e188a91d3eaa 107 This parameter can be a value of @ref SDIO_Response_Type */
Kojto 93:e188a91d3eaa 108
Kojto 93:e188a91d3eaa 109 uint32_t WaitForInterrupt; /*!< Specifies whether SDIO wait for interrupt request is
Kojto 93:e188a91d3eaa 110 enabled or disabled.
Kojto 93:e188a91d3eaa 111 This parameter can be a value of @ref SDIO_Wait_Interrupt_State */
Kojto 93:e188a91d3eaa 112
Kojto 93:e188a91d3eaa 113 uint32_t CPSM; /*!< Specifies whether SDIO Command path state machine (CPSM)
Kojto 93:e188a91d3eaa 114 is enabled or disabled.
Kojto 93:e188a91d3eaa 115 This parameter can be a value of @ref SDIO_CPSM_State */
Kojto 93:e188a91d3eaa 116 }SDIO_CmdInitTypeDef;
Kojto 93:e188a91d3eaa 117
Kojto 93:e188a91d3eaa 118
Kojto 93:e188a91d3eaa 119 /**
Kojto 93:e188a91d3eaa 120 * @brief SDIO Data Control structure
Kojto 93:e188a91d3eaa 121 */
Kojto 93:e188a91d3eaa 122 typedef struct
Kojto 93:e188a91d3eaa 123 {
Kojto 93:e188a91d3eaa 124 uint32_t DataTimeOut; /*!< Specifies the data timeout period in card bus clock periods. */
Kojto 93:e188a91d3eaa 125
Kojto 93:e188a91d3eaa 126 uint32_t DataLength; /*!< Specifies the number of data bytes to be transferred. */
Kojto 93:e188a91d3eaa 127
Kojto 93:e188a91d3eaa 128 uint32_t DataBlockSize; /*!< Specifies the data block size for block transfer.
Kojto 93:e188a91d3eaa 129 This parameter can be a value of @ref SDIO_Data_Block_Size */
Kojto 93:e188a91d3eaa 130
Kojto 93:e188a91d3eaa 131 uint32_t TransferDir; /*!< Specifies the data transfer direction, whether the transfer
Kojto 93:e188a91d3eaa 132 is a read or write.
Kojto 93:e188a91d3eaa 133 This parameter can be a value of @ref SDIO_Transfer_Direction */
Kojto 93:e188a91d3eaa 134
Kojto 93:e188a91d3eaa 135 uint32_t TransferMode; /*!< Specifies whether data transfer is in stream or block mode.
Kojto 93:e188a91d3eaa 136 This parameter can be a value of @ref SDIO_Transfer_Type */
Kojto 93:e188a91d3eaa 137
Kojto 93:e188a91d3eaa 138 uint32_t DPSM; /*!< Specifies whether SDIO Data path state machine (DPSM)
Kojto 93:e188a91d3eaa 139 is enabled or disabled.
Kojto 93:e188a91d3eaa 140 This parameter can be a value of @ref SDIO_DPSM_State */
Kojto 93:e188a91d3eaa 141 }SDIO_DataInitTypeDef;
Kojto 93:e188a91d3eaa 142
Kojto 93:e188a91d3eaa 143 /**
Kojto 93:e188a91d3eaa 144 * @}
Kojto 93:e188a91d3eaa 145 */
Kojto 93:e188a91d3eaa 146
Kojto 93:e188a91d3eaa 147 /* Exported constants --------------------------------------------------------*/
Kojto 99:dbbf35b96557 148 /** @defgroup SDMMC_LL_Exported_Constants SDMMC_LL Exported Constants
Kojto 93:e188a91d3eaa 149 * @{
Kojto 93:e188a91d3eaa 150 */
Kojto 93:e188a91d3eaa 151
Kojto 99:dbbf35b96557 152 /** @defgroup SDIO_Clock_Edge Clock Edge
Kojto 93:e188a91d3eaa 153 * @{
Kojto 93:e188a91d3eaa 154 */
Kojto 93:e188a91d3eaa 155 #define SDIO_CLOCK_EDGE_RISING ((uint32_t)0x00000000)
Kojto 93:e188a91d3eaa 156 #define SDIO_CLOCK_EDGE_FALLING SDIO_CLKCR_NEGEDGE
Kojto 93:e188a91d3eaa 157
Kojto 93:e188a91d3eaa 158 #define IS_SDIO_CLOCK_EDGE(EDGE) (((EDGE) == SDIO_CLOCK_EDGE_RISING) || \
Kojto 93:e188a91d3eaa 159 ((EDGE) == SDIO_CLOCK_EDGE_FALLING))
Kojto 93:e188a91d3eaa 160 /**
Kojto 93:e188a91d3eaa 161 * @}
Kojto 93:e188a91d3eaa 162 */
Kojto 93:e188a91d3eaa 163
Kojto 99:dbbf35b96557 164 /** @defgroup SDIO_Clock_Bypass Clock Bypass
Kojto 93:e188a91d3eaa 165 * @{
Kojto 93:e188a91d3eaa 166 */
Kojto 93:e188a91d3eaa 167 #define SDIO_CLOCK_BYPASS_DISABLE ((uint32_t)0x00000000)
Kojto 93:e188a91d3eaa 168 #define SDIO_CLOCK_BYPASS_ENABLE SDIO_CLKCR_BYPASS
Kojto 93:e188a91d3eaa 169
Kojto 93:e188a91d3eaa 170 #define IS_SDIO_CLOCK_BYPASS(BYPASS) (((BYPASS) == SDIO_CLOCK_BYPASS_DISABLE) || \
Kojto 93:e188a91d3eaa 171 ((BYPASS) == SDIO_CLOCK_BYPASS_ENABLE))
Kojto 93:e188a91d3eaa 172 /**
Kojto 93:e188a91d3eaa 173 * @}
Kojto 93:e188a91d3eaa 174 */
Kojto 93:e188a91d3eaa 175
Kojto 99:dbbf35b96557 176 /** @defgroup SDIO_Clock_Power_Save Clock Power Saving
Kojto 93:e188a91d3eaa 177 * @{
Kojto 93:e188a91d3eaa 178 */
Kojto 93:e188a91d3eaa 179 #define SDIO_CLOCK_POWER_SAVE_DISABLE ((uint32_t)0x00000000)
Kojto 93:e188a91d3eaa 180 #define SDIO_CLOCK_POWER_SAVE_ENABLE SDIO_CLKCR_PWRSAV
Kojto 93:e188a91d3eaa 181
Kojto 93:e188a91d3eaa 182 #define IS_SDIO_CLOCK_POWER_SAVE(SAVE) (((SAVE) == SDIO_CLOCK_POWER_SAVE_DISABLE) || \
Kojto 93:e188a91d3eaa 183 ((SAVE) == SDIO_CLOCK_POWER_SAVE_ENABLE))
Kojto 93:e188a91d3eaa 184 /**
Kojto 93:e188a91d3eaa 185 * @}
Kojto 93:e188a91d3eaa 186 */
Kojto 93:e188a91d3eaa 187
Kojto 99:dbbf35b96557 188 /** @defgroup SDIO_Bus_Wide Bus Width
Kojto 93:e188a91d3eaa 189 * @{
Kojto 93:e188a91d3eaa 190 */
Kojto 93:e188a91d3eaa 191 #define SDIO_BUS_WIDE_1B ((uint32_t)0x00000000)
Kojto 93:e188a91d3eaa 192 #define SDIO_BUS_WIDE_4B SDIO_CLKCR_WIDBUS_0
Kojto 93:e188a91d3eaa 193 #define SDIO_BUS_WIDE_8B SDIO_CLKCR_WIDBUS_1
Kojto 93:e188a91d3eaa 194
Kojto 93:e188a91d3eaa 195 #define IS_SDIO_BUS_WIDE(WIDE) (((WIDE) == SDIO_BUS_WIDE_1B) || \
Kojto 93:e188a91d3eaa 196 ((WIDE) == SDIO_BUS_WIDE_4B) || \
Kojto 93:e188a91d3eaa 197 ((WIDE) == SDIO_BUS_WIDE_8B))
Kojto 93:e188a91d3eaa 198 /**
Kojto 93:e188a91d3eaa 199 * @}
Kojto 93:e188a91d3eaa 200 */
Kojto 93:e188a91d3eaa 201
Kojto 99:dbbf35b96557 202 /** @defgroup SDIO_Hardware_Flow_Control Hardware Flow Control
Kojto 93:e188a91d3eaa 203 * @{
Kojto 93:e188a91d3eaa 204 */
Kojto 93:e188a91d3eaa 205 #define SDIO_HARDWARE_FLOW_CONTROL_DISABLE ((uint32_t)0x00000000)
Kojto 93:e188a91d3eaa 206 #define SDIO_HARDWARE_FLOW_CONTROL_ENABLE SDIO_CLKCR_HWFC_EN
Kojto 93:e188a91d3eaa 207
Kojto 93:e188a91d3eaa 208 #define IS_SDIO_HARDWARE_FLOW_CONTROL(CONTROL) (((CONTROL) == SDIO_HARDWARE_FLOW_CONTROL_DISABLE) || \
Kojto 93:e188a91d3eaa 209 ((CONTROL) == SDIO_HARDWARE_FLOW_CONTROL_ENABLE))
Kojto 93:e188a91d3eaa 210 /**
Kojto 93:e188a91d3eaa 211 * @}
Kojto 93:e188a91d3eaa 212 */
Kojto 93:e188a91d3eaa 213
Kojto 99:dbbf35b96557 214 /** @defgroup SDIO_Clock_Division Clock Division
Kojto 93:e188a91d3eaa 215 * @{
Kojto 93:e188a91d3eaa 216 */
Kojto 93:e188a91d3eaa 217 #define IS_SDIO_CLKDIV(DIV) ((DIV) <= 0xFF)
Kojto 93:e188a91d3eaa 218 /**
Kojto 93:e188a91d3eaa 219 * @}
Kojto 93:e188a91d3eaa 220 */
Kojto 93:e188a91d3eaa 221
Kojto 99:dbbf35b96557 222 /** @defgroup SDIO_Command_Index Command Index
Kojto 93:e188a91d3eaa 223 * @{
Kojto 93:e188a91d3eaa 224 */
Kojto 93:e188a91d3eaa 225 #define IS_SDIO_CMD_INDEX(INDEX) ((INDEX) < 0x40)
Kojto 93:e188a91d3eaa 226 /**
Kojto 93:e188a91d3eaa 227 * @}
Kojto 93:e188a91d3eaa 228 */
Kojto 93:e188a91d3eaa 229
Kojto 99:dbbf35b96557 230 /** @defgroup SDIO_Response_Type Response Type
Kojto 93:e188a91d3eaa 231 * @{
Kojto 93:e188a91d3eaa 232 */
Kojto 93:e188a91d3eaa 233 #define SDIO_RESPONSE_NO ((uint32_t)0x00000000)
Kojto 93:e188a91d3eaa 234 #define SDIO_RESPONSE_SHORT SDIO_CMD_WAITRESP_0
Kojto 93:e188a91d3eaa 235 #define SDIO_RESPONSE_LONG SDIO_CMD_WAITRESP
Kojto 93:e188a91d3eaa 236
Kojto 93:e188a91d3eaa 237 #define IS_SDIO_RESPONSE(RESPONSE) (((RESPONSE) == SDIO_RESPONSE_NO) || \
Kojto 93:e188a91d3eaa 238 ((RESPONSE) == SDIO_RESPONSE_SHORT) || \
Kojto 93:e188a91d3eaa 239 ((RESPONSE) == SDIO_RESPONSE_LONG))
Kojto 93:e188a91d3eaa 240 /**
Kojto 93:e188a91d3eaa 241 * @}
Kojto 93:e188a91d3eaa 242 */
Kojto 93:e188a91d3eaa 243
Kojto 99:dbbf35b96557 244 /** @defgroup SDIO_Wait_Interrupt_State Wait Interrupt
Kojto 93:e188a91d3eaa 245 * @{
Kojto 93:e188a91d3eaa 246 */
Kojto 93:e188a91d3eaa 247 #define SDIO_WAIT_NO ((uint32_t)0x00000000)
Kojto 93:e188a91d3eaa 248 #define SDIO_WAIT_IT SDIO_CMD_WAITINT
Kojto 93:e188a91d3eaa 249 #define SDIO_WAIT_PEND SDIO_CMD_WAITPEND
Kojto 93:e188a91d3eaa 250
Kojto 93:e188a91d3eaa 251 #define IS_SDIO_WAIT(WAIT) (((WAIT) == SDIO_WAIT_NO) || \
Kojto 93:e188a91d3eaa 252 ((WAIT) == SDIO_WAIT_IT) || \
Kojto 93:e188a91d3eaa 253 ((WAIT) == SDIO_WAIT_PEND))
Kojto 93:e188a91d3eaa 254 /**
Kojto 93:e188a91d3eaa 255 * @}
Kojto 93:e188a91d3eaa 256 */
Kojto 93:e188a91d3eaa 257
Kojto 99:dbbf35b96557 258 /** @defgroup SDIO_CPSM_State CPSM State
Kojto 93:e188a91d3eaa 259 * @{
Kojto 93:e188a91d3eaa 260 */
Kojto 93:e188a91d3eaa 261 #define SDIO_CPSM_DISABLE ((uint32_t)0x00000000)
Kojto 93:e188a91d3eaa 262 #define SDIO_CPSM_ENABLE SDIO_CMD_CPSMEN
Kojto 93:e188a91d3eaa 263
Kojto 93:e188a91d3eaa 264 #define IS_SDIO_CPSM(CPSM) (((CPSM) == SDIO_CPSM_DISABLE) || \
Kojto 93:e188a91d3eaa 265 ((CPSM) == SDIO_CPSM_ENABLE))
Kojto 93:e188a91d3eaa 266 /**
Kojto 93:e188a91d3eaa 267 * @}
Kojto 93:e188a91d3eaa 268 */
Kojto 93:e188a91d3eaa 269
Kojto 99:dbbf35b96557 270 /** @defgroup SDIO_Response_Registers Response Register
Kojto 93:e188a91d3eaa 271 * @{
Kojto 93:e188a91d3eaa 272 */
Kojto 93:e188a91d3eaa 273 #define SDIO_RESP1 ((uint32_t)0x00000000)
Kojto 93:e188a91d3eaa 274 #define SDIO_RESP2 ((uint32_t)0x00000004)
Kojto 93:e188a91d3eaa 275 #define SDIO_RESP3 ((uint32_t)0x00000008)
Kojto 93:e188a91d3eaa 276 #define SDIO_RESP4 ((uint32_t)0x0000000C)
Kojto 93:e188a91d3eaa 277
Kojto 93:e188a91d3eaa 278 #define IS_SDIO_RESP(RESP) (((RESP) == SDIO_RESP1) || \
Kojto 93:e188a91d3eaa 279 ((RESP) == SDIO_RESP2) || \
Kojto 93:e188a91d3eaa 280 ((RESP) == SDIO_RESP3) || \
Kojto 93:e188a91d3eaa 281 ((RESP) == SDIO_RESP4))
Kojto 93:e188a91d3eaa 282 /**
Kojto 93:e188a91d3eaa 283 * @}
Kojto 93:e188a91d3eaa 284 */
Kojto 93:e188a91d3eaa 285
Kojto 99:dbbf35b96557 286 /** @defgroup SDIO_Data_Length Data Lenght
Kojto 93:e188a91d3eaa 287 * @{
Kojto 93:e188a91d3eaa 288 */
Kojto 93:e188a91d3eaa 289 #define IS_SDIO_DATA_LENGTH(LENGTH) ((LENGTH) <= 0x01FFFFFF)
Kojto 93:e188a91d3eaa 290 /**
Kojto 93:e188a91d3eaa 291 * @}
Kojto 93:e188a91d3eaa 292 */
Kojto 93:e188a91d3eaa 293
Kojto 99:dbbf35b96557 294 /** @defgroup SDIO_Data_Block_Size Data Block Size
Kojto 93:e188a91d3eaa 295 * @{
Kojto 93:e188a91d3eaa 296 */
Kojto 93:e188a91d3eaa 297 #define SDIO_DATABLOCK_SIZE_1B ((uint32_t)0x00000000)
Kojto 93:e188a91d3eaa 298 #define SDIO_DATABLOCK_SIZE_2B SDIO_DCTRL_DBLOCKSIZE_0
Kojto 93:e188a91d3eaa 299 #define SDIO_DATABLOCK_SIZE_4B SDIO_DCTRL_DBLOCKSIZE_1
Kojto 93:e188a91d3eaa 300 #define SDIO_DATABLOCK_SIZE_8B ((uint32_t)0x00000030)
Kojto 93:e188a91d3eaa 301 #define SDIO_DATABLOCK_SIZE_16B SDIO_DCTRL_DBLOCKSIZE_2
Kojto 93:e188a91d3eaa 302 #define SDIO_DATABLOCK_SIZE_32B ((uint32_t)0x00000050)
Kojto 93:e188a91d3eaa 303 #define SDIO_DATABLOCK_SIZE_64B ((uint32_t)0x00000060)
Kojto 93:e188a91d3eaa 304 #define SDIO_DATABLOCK_SIZE_128B ((uint32_t)0x00000070)
Kojto 93:e188a91d3eaa 305 #define SDIO_DATABLOCK_SIZE_256B SDIO_DCTRL_DBLOCKSIZE_3
Kojto 93:e188a91d3eaa 306 #define SDIO_DATABLOCK_SIZE_512B ((uint32_t)0x00000090)
Kojto 93:e188a91d3eaa 307 #define SDIO_DATABLOCK_SIZE_1024B ((uint32_t)0x000000A0)
Kojto 93:e188a91d3eaa 308 #define SDIO_DATABLOCK_SIZE_2048B ((uint32_t)0x000000B0)
Kojto 93:e188a91d3eaa 309 #define SDIO_DATABLOCK_SIZE_4096B ((uint32_t)0x000000C0)
Kojto 93:e188a91d3eaa 310 #define SDIO_DATABLOCK_SIZE_8192B ((uint32_t)0x000000D0)
Kojto 93:e188a91d3eaa 311 #define SDIO_DATABLOCK_SIZE_16384B ((uint32_t)0x000000E0)
Kojto 93:e188a91d3eaa 312
Kojto 93:e188a91d3eaa 313 #define IS_SDIO_BLOCK_SIZE(SIZE) (((SIZE) == SDIO_DATABLOCK_SIZE_1B) || \
Kojto 93:e188a91d3eaa 314 ((SIZE) == SDIO_DATABLOCK_SIZE_2B) || \
Kojto 93:e188a91d3eaa 315 ((SIZE) == SDIO_DATABLOCK_SIZE_4B) || \
Kojto 93:e188a91d3eaa 316 ((SIZE) == SDIO_DATABLOCK_SIZE_8B) || \
Kojto 93:e188a91d3eaa 317 ((SIZE) == SDIO_DATABLOCK_SIZE_16B) || \
Kojto 93:e188a91d3eaa 318 ((SIZE) == SDIO_DATABLOCK_SIZE_32B) || \
Kojto 93:e188a91d3eaa 319 ((SIZE) == SDIO_DATABLOCK_SIZE_64B) || \
Kojto 93:e188a91d3eaa 320 ((SIZE) == SDIO_DATABLOCK_SIZE_128B) || \
Kojto 93:e188a91d3eaa 321 ((SIZE) == SDIO_DATABLOCK_SIZE_256B) || \
Kojto 93:e188a91d3eaa 322 ((SIZE) == SDIO_DATABLOCK_SIZE_512B) || \
Kojto 93:e188a91d3eaa 323 ((SIZE) == SDIO_DATABLOCK_SIZE_1024B) || \
Kojto 93:e188a91d3eaa 324 ((SIZE) == SDIO_DATABLOCK_SIZE_2048B) || \
Kojto 93:e188a91d3eaa 325 ((SIZE) == SDIO_DATABLOCK_SIZE_4096B) || \
Kojto 93:e188a91d3eaa 326 ((SIZE) == SDIO_DATABLOCK_SIZE_8192B) || \
Kojto 93:e188a91d3eaa 327 ((SIZE) == SDIO_DATABLOCK_SIZE_16384B))
Kojto 93:e188a91d3eaa 328 /**
Kojto 93:e188a91d3eaa 329 * @}
Kojto 93:e188a91d3eaa 330 */
Kojto 93:e188a91d3eaa 331
Kojto 99:dbbf35b96557 332 /** @defgroup SDIO_Transfer_Direction Transfer Direction
Kojto 93:e188a91d3eaa 333 * @{
Kojto 93:e188a91d3eaa 334 */
Kojto 93:e188a91d3eaa 335 #define SDIO_TRANSFER_DIR_TO_CARD ((uint32_t)0x00000000)
Kojto 93:e188a91d3eaa 336 #define SDIO_TRANSFER_DIR_TO_SDIO SDIO_DCTRL_DTDIR
Kojto 93:e188a91d3eaa 337
Kojto 93:e188a91d3eaa 338 #define IS_SDIO_TRANSFER_DIR(DIR) (((DIR) == SDIO_TRANSFER_DIR_TO_CARD) || \
Kojto 93:e188a91d3eaa 339 ((DIR) == SDIO_TRANSFER_DIR_TO_SDIO))
Kojto 93:e188a91d3eaa 340 /**
Kojto 93:e188a91d3eaa 341 * @}
Kojto 93:e188a91d3eaa 342 */
Kojto 93:e188a91d3eaa 343
Kojto 99:dbbf35b96557 344 /** @defgroup SDIO_Transfer_Type Transfer Type
Kojto 93:e188a91d3eaa 345 * @{
Kojto 93:e188a91d3eaa 346 */
Kojto 93:e188a91d3eaa 347 #define SDIO_TRANSFER_MODE_BLOCK ((uint32_t)0x00000000)
Kojto 93:e188a91d3eaa 348 #define SDIO_TRANSFER_MODE_STREAM SDIO_DCTRL_DTMODE
Kojto 93:e188a91d3eaa 349
Kojto 93:e188a91d3eaa 350 #define IS_SDIO_TRANSFER_MODE(MODE) (((MODE) == SDIO_TRANSFER_MODE_BLOCK) || \
Kojto 93:e188a91d3eaa 351 ((MODE) == SDIO_TRANSFER_MODE_STREAM))
Kojto 93:e188a91d3eaa 352 /**
Kojto 93:e188a91d3eaa 353 * @}
Kojto 93:e188a91d3eaa 354 */
Kojto 93:e188a91d3eaa 355
Kojto 99:dbbf35b96557 356 /** @defgroup SDIO_DPSM_State DPSM State
Kojto 93:e188a91d3eaa 357 * @{
Kojto 93:e188a91d3eaa 358 */
Kojto 93:e188a91d3eaa 359 #define SDIO_DPSM_DISABLE ((uint32_t)0x00000000)
Kojto 93:e188a91d3eaa 360 #define SDIO_DPSM_ENABLE SDIO_DCTRL_DTEN
Kojto 93:e188a91d3eaa 361
Kojto 93:e188a91d3eaa 362 #define IS_SDIO_DPSM(DPSM) (((DPSM) == SDIO_DPSM_DISABLE) ||\
Kojto 93:e188a91d3eaa 363 ((DPSM) == SDIO_DPSM_ENABLE))
Kojto 93:e188a91d3eaa 364 /**
Kojto 93:e188a91d3eaa 365 * @}
Kojto 93:e188a91d3eaa 366 */
Kojto 93:e188a91d3eaa 367
Kojto 99:dbbf35b96557 368 /** @defgroup SDIO_Read_Wait_Mode Read Wait Mode
Kojto 93:e188a91d3eaa 369 * @{
Kojto 93:e188a91d3eaa 370 */
Kojto 99:dbbf35b96557 371 #define SDIO_READ_WAIT_MODE_DATA2 ((uint32_t)0x00000000)
Kojto 99:dbbf35b96557 372 #define SDIO_READ_WAIT_MODE_CLK ((uint32_t)0x00000001)
Kojto 93:e188a91d3eaa 373
Kojto 93:e188a91d3eaa 374 #define IS_SDIO_READWAIT_MODE(MODE) (((MODE) == SDIO_READ_WAIT_MODE_CLK) || \
Kojto 93:e188a91d3eaa 375 ((MODE) == SDIO_READ_WAIT_MODE_DATA2))
Kojto 93:e188a91d3eaa 376 /**
Kojto 93:e188a91d3eaa 377 * @}
Kojto 93:e188a91d3eaa 378 */
Kojto 93:e188a91d3eaa 379
Kojto 99:dbbf35b96557 380 /** @defgroup SDIO_Interrupt_sources Interrupt Sources
Kojto 93:e188a91d3eaa 381 * @{
Kojto 93:e188a91d3eaa 382 */
Kojto 93:e188a91d3eaa 383 #define SDIO_IT_CCRCFAIL SDIO_STA_CCRCFAIL
Kojto 93:e188a91d3eaa 384 #define SDIO_IT_DCRCFAIL SDIO_STA_DCRCFAIL
Kojto 93:e188a91d3eaa 385 #define SDIO_IT_CTIMEOUT SDIO_STA_CTIMEOUT
Kojto 93:e188a91d3eaa 386 #define SDIO_IT_DTIMEOUT SDIO_STA_DTIMEOUT
Kojto 93:e188a91d3eaa 387 #define SDIO_IT_TXUNDERR SDIO_STA_TXUNDERR
Kojto 93:e188a91d3eaa 388 #define SDIO_IT_RXOVERR SDIO_STA_RXOVERR
Kojto 93:e188a91d3eaa 389 #define SDIO_IT_CMDREND SDIO_STA_CMDREND
Kojto 93:e188a91d3eaa 390 #define SDIO_IT_CMDSENT SDIO_STA_CMDSENT
Kojto 93:e188a91d3eaa 391 #define SDIO_IT_DATAEND SDIO_STA_DATAEND
Kojto 93:e188a91d3eaa 392 #define SDIO_IT_STBITERR SDIO_STA_STBITERR
Kojto 93:e188a91d3eaa 393 #define SDIO_IT_DBCKEND SDIO_STA_DBCKEND
Kojto 93:e188a91d3eaa 394 #define SDIO_IT_CMDACT SDIO_STA_CMDACT
Kojto 93:e188a91d3eaa 395 #define SDIO_IT_TXACT SDIO_STA_TXACT
Kojto 93:e188a91d3eaa 396 #define SDIO_IT_RXACT SDIO_STA_RXACT
Kojto 93:e188a91d3eaa 397 #define SDIO_IT_TXFIFOHE SDIO_STA_TXFIFOHE
Kojto 93:e188a91d3eaa 398 #define SDIO_IT_RXFIFOHF SDIO_STA_RXFIFOHF
Kojto 93:e188a91d3eaa 399 #define SDIO_IT_TXFIFOF SDIO_STA_TXFIFOF
Kojto 93:e188a91d3eaa 400 #define SDIO_IT_RXFIFOF SDIO_STA_RXFIFOF
Kojto 93:e188a91d3eaa 401 #define SDIO_IT_TXFIFOE SDIO_STA_TXFIFOE
Kojto 93:e188a91d3eaa 402 #define SDIO_IT_RXFIFOE SDIO_STA_RXFIFOE
Kojto 93:e188a91d3eaa 403 #define SDIO_IT_TXDAVL SDIO_STA_TXDAVL
Kojto 93:e188a91d3eaa 404 #define SDIO_IT_RXDAVL SDIO_STA_RXDAVL
Kojto 93:e188a91d3eaa 405 #define SDIO_IT_SDIOIT SDIO_STA_SDIOIT
Kojto 93:e188a91d3eaa 406 #define SDIO_IT_CEATAEND SDIO_STA_CEATAEND
Kojto 93:e188a91d3eaa 407 /**
Kojto 93:e188a91d3eaa 408 * @}
Kojto 93:e188a91d3eaa 409 */
Kojto 93:e188a91d3eaa 410
Kojto 99:dbbf35b96557 411 /** @defgroup SDIO_Flags Flags
Kojto 93:e188a91d3eaa 412 * @{
Kojto 93:e188a91d3eaa 413 */
Kojto 93:e188a91d3eaa 414 #define SDIO_FLAG_CCRCFAIL SDIO_STA_CCRCFAIL
Kojto 93:e188a91d3eaa 415 #define SDIO_FLAG_DCRCFAIL SDIO_STA_DCRCFAIL
Kojto 93:e188a91d3eaa 416 #define SDIO_FLAG_CTIMEOUT SDIO_STA_CTIMEOUT
Kojto 93:e188a91d3eaa 417 #define SDIO_FLAG_DTIMEOUT SDIO_STA_DTIMEOUT
Kojto 93:e188a91d3eaa 418 #define SDIO_FLAG_TXUNDERR SDIO_STA_TXUNDERR
Kojto 93:e188a91d3eaa 419 #define SDIO_FLAG_RXOVERR SDIO_STA_RXOVERR
Kojto 93:e188a91d3eaa 420 #define SDIO_FLAG_CMDREND SDIO_STA_CMDREND
Kojto 93:e188a91d3eaa 421 #define SDIO_FLAG_CMDSENT SDIO_STA_CMDSENT
Kojto 93:e188a91d3eaa 422 #define SDIO_FLAG_DATAEND SDIO_STA_DATAEND
Kojto 93:e188a91d3eaa 423 #define SDIO_FLAG_STBITERR SDIO_STA_STBITERR
Kojto 93:e188a91d3eaa 424 #define SDIO_FLAG_DBCKEND SDIO_STA_DBCKEND
Kojto 93:e188a91d3eaa 425 #define SDIO_FLAG_CMDACT SDIO_STA_CMDACT
Kojto 93:e188a91d3eaa 426 #define SDIO_FLAG_TXACT SDIO_STA_TXACT
Kojto 93:e188a91d3eaa 427 #define SDIO_FLAG_RXACT SDIO_STA_RXACT
Kojto 93:e188a91d3eaa 428 #define SDIO_FLAG_TXFIFOHE SDIO_STA_TXFIFOHE
Kojto 93:e188a91d3eaa 429 #define SDIO_FLAG_RXFIFOHF SDIO_STA_RXFIFOHF
Kojto 93:e188a91d3eaa 430 #define SDIO_FLAG_TXFIFOF SDIO_STA_TXFIFOF
Kojto 93:e188a91d3eaa 431 #define SDIO_FLAG_RXFIFOF SDIO_STA_RXFIFOF
Kojto 93:e188a91d3eaa 432 #define SDIO_FLAG_TXFIFOE SDIO_STA_TXFIFOE
Kojto 93:e188a91d3eaa 433 #define SDIO_FLAG_RXFIFOE SDIO_STA_RXFIFOE
Kojto 93:e188a91d3eaa 434 #define SDIO_FLAG_TXDAVL SDIO_STA_TXDAVL
Kojto 93:e188a91d3eaa 435 #define SDIO_FLAG_RXDAVL SDIO_STA_RXDAVL
Kojto 93:e188a91d3eaa 436 #define SDIO_FLAG_SDIOIT SDIO_STA_SDIOIT
Kojto 93:e188a91d3eaa 437 #define SDIO_FLAG_CEATAEND SDIO_STA_CEATAEND
Kojto 99:dbbf35b96557 438 /**
Kojto 99:dbbf35b96557 439 * @}
Kojto 99:dbbf35b96557 440 */
Kojto 93:e188a91d3eaa 441
Kojto 93:e188a91d3eaa 442 /**
Kojto 93:e188a91d3eaa 443 * @}
Kojto 93:e188a91d3eaa 444 */
Kojto 99:dbbf35b96557 445 /* Exported macro ------------------------------------------------------------*/
Kojto 99:dbbf35b96557 446 /** @defgroup SDMMC_LL_Exported_macros SDMMC_LL Exported Macros
Kojto 93:e188a91d3eaa 447 * @{
Kojto 99:dbbf35b96557 448 */
Kojto 93:e188a91d3eaa 449
Kojto 99:dbbf35b96557 450 /** @defgroup SDMMC_LL_Alias_Region Bit Address in the alias region
Kojto 99:dbbf35b96557 451 * @{
Kojto 93:e188a91d3eaa 452 */
Kojto 93:e188a91d3eaa 453 /* ------------ SDIO registers bit address in the alias region -------------- */
Kojto 93:e188a91d3eaa 454 #define SDIO_OFFSET (SDIO_BASE - PERIPH_BASE)
Kojto 93:e188a91d3eaa 455
Kojto 93:e188a91d3eaa 456 /* --- CLKCR Register ---*/
Kojto 93:e188a91d3eaa 457 /* Alias word address of CLKEN bit */
Kojto 93:e188a91d3eaa 458 #define CLKCR_OFFSET (SDIO_OFFSET + 0x04)
Kojto 99:dbbf35b96557 459 #define CLKEN_BITNUMBER 0x08
Kojto 99:dbbf35b96557 460 #define CLKCR_CLKEN_BB (PERIPH_BB_BASE + (CLKCR_OFFSET * 32) + (CLKEN_BITNUMBER * 4))
Kojto 93:e188a91d3eaa 461
Kojto 93:e188a91d3eaa 462 /* --- CMD Register ---*/
Kojto 93:e188a91d3eaa 463 /* Alias word address of SDIOSUSPEND bit */
Kojto 93:e188a91d3eaa 464 #define CMD_OFFSET (SDIO_OFFSET + 0x0C)
Kojto 99:dbbf35b96557 465 #define SDIOSUSPEND_BITNUMBER 0x0B
Kojto 99:dbbf35b96557 466 #define CMD_SDIOSUSPEND_BB (PERIPH_BB_BASE + (CMD_OFFSET * 32) + (SDIOSUSPEND_BITNUMBER * 4))
Kojto 93:e188a91d3eaa 467
Kojto 93:e188a91d3eaa 468 /* Alias word address of ENCMDCOMPL bit */
Kojto 99:dbbf35b96557 469 #define ENCMDCOMPL_BITNUMBER 0x0C
Kojto 99:dbbf35b96557 470 #define CMD_ENCMDCOMPL_BB (PERIPH_BB_BASE + (CMD_OFFSET * 32) + (ENCMDCOMPL_BITNUMBER * 4))
Kojto 93:e188a91d3eaa 471
Kojto 93:e188a91d3eaa 472 /* Alias word address of NIEN bit */
Kojto 99:dbbf35b96557 473 #define NIEN_BITNUMBER 0x0D
Kojto 99:dbbf35b96557 474 #define CMD_NIEN_BB (PERIPH_BB_BASE + (CMD_OFFSET * 32) + (NIEN_BITNUMBER * 4))
Kojto 93:e188a91d3eaa 475
Kojto 93:e188a91d3eaa 476 /* Alias word address of ATACMD bit */
Kojto 99:dbbf35b96557 477 #define ATACMD_BITNUMBER 0x0E
Kojto 99:dbbf35b96557 478 #define CMD_ATACMD_BB (PERIPH_BB_BASE + (CMD_OFFSET * 32) + (ATACMD_BITNUMBER * 4))
Kojto 93:e188a91d3eaa 479
Kojto 93:e188a91d3eaa 480 /* --- DCTRL Register ---*/
Kojto 93:e188a91d3eaa 481 /* Alias word address of DMAEN bit */
Kojto 93:e188a91d3eaa 482 #define DCTRL_OFFSET (SDIO_OFFSET + 0x2C)
Kojto 99:dbbf35b96557 483 #define DMAEN_BITNUMBER 0x03
Kojto 99:dbbf35b96557 484 #define DCTRL_DMAEN_BB (PERIPH_BB_BASE + (DCTRL_OFFSET * 32) + (DMAEN_BITNUMBER * 4))
Kojto 93:e188a91d3eaa 485
Kojto 93:e188a91d3eaa 486 /* Alias word address of RWSTART bit */
Kojto 99:dbbf35b96557 487 #define RWSTART_BITNUMBER 0x08
Kojto 99:dbbf35b96557 488 #define DCTRL_RWSTART_BB (PERIPH_BB_BASE + (DCTRL_OFFSET * 32) + (RWSTART_BITNUMBER * 4))
Kojto 93:e188a91d3eaa 489
Kojto 93:e188a91d3eaa 490 /* Alias word address of RWSTOP bit */
Kojto 99:dbbf35b96557 491 #define RWSTOP_BITNUMBER 0x09
Kojto 99:dbbf35b96557 492 #define DCTRL_RWSTOP_BB (PERIPH_BB_BASE + (DCTRL_OFFSET * 32) + (RWSTOP_BITNUMBER * 4))
Kojto 93:e188a91d3eaa 493
Kojto 93:e188a91d3eaa 494 /* Alias word address of RWMOD bit */
Kojto 99:dbbf35b96557 495 #define RWMOD_BITNUMBER 0x0A
Kojto 99:dbbf35b96557 496 #define DCTRL_RWMOD_BB (PERIPH_BB_BASE + (DCTRL_OFFSET * 32) + (RWMOD_BITNUMBER * 4))
Kojto 93:e188a91d3eaa 497
Kojto 93:e188a91d3eaa 498 /* Alias word address of SDIOEN bit */
Kojto 99:dbbf35b96557 499 #define SDIOEN_BITNUMBER 0x0B
Kojto 99:dbbf35b96557 500 #define DCTRL_SDIOEN_BB (PERIPH_BB_BASE + (DCTRL_OFFSET * 32) + (SDIOEN_BITNUMBER * 4))
Kojto 99:dbbf35b96557 501 /**
Kojto 99:dbbf35b96557 502 * @}
Kojto 99:dbbf35b96557 503 */
Kojto 99:dbbf35b96557 504
Kojto 99:dbbf35b96557 505 /** @defgroup SDMMC_LL_Register Bits And Addresses Definitions
Kojto 99:dbbf35b96557 506 * @brief SDMMC_LL registers bit address in the alias region
Kojto 99:dbbf35b96557 507 * @{
Kojto 99:dbbf35b96557 508 */
Kojto 93:e188a91d3eaa 509
Kojto 93:e188a91d3eaa 510 /* ---------------------- SDIO registers bit mask --------------------------- */
Kojto 93:e188a91d3eaa 511 /* --- CLKCR Register ---*/
Kojto 93:e188a91d3eaa 512 /* CLKCR register clear mask */
Kojto 93:e188a91d3eaa 513 #define CLKCR_CLEAR_MASK ((uint32_t)(SDIO_CLKCR_CLKDIV | SDIO_CLKCR_PWRSAV |\
Kojto 93:e188a91d3eaa 514 SDIO_CLKCR_BYPASS | SDIO_CLKCR_WIDBUS |\
Kojto 93:e188a91d3eaa 515 SDIO_CLKCR_NEGEDGE | SDIO_CLKCR_HWFC_EN))
Kojto 93:e188a91d3eaa 516
Kojto 93:e188a91d3eaa 517 /* --- PWRCTRL Register ---*/
Kojto 93:e188a91d3eaa 518 /* --- DCTRL Register ---*/
Kojto 93:e188a91d3eaa 519 /* SDIO DCTRL Clear Mask */
Kojto 93:e188a91d3eaa 520 #define DCTRL_CLEAR_MASK ((uint32_t)(SDIO_DCTRL_DTEN | SDIO_DCTRL_DTDIR |\
Kojto 93:e188a91d3eaa 521 SDIO_DCTRL_DTMODE | SDIO_DCTRL_DBLOCKSIZE))
Kojto 93:e188a91d3eaa 522
Kojto 93:e188a91d3eaa 523 /* --- CMD Register ---*/
Kojto 93:e188a91d3eaa 524 /* CMD Register clear mask */
Kojto 93:e188a91d3eaa 525 #define CMD_CLEAR_MASK ((uint32_t)(SDIO_CMD_CMDINDEX | SDIO_CMD_WAITRESP |\
Kojto 93:e188a91d3eaa 526 SDIO_CMD_WAITINT | SDIO_CMD_WAITPEND |\
Kojto 93:e188a91d3eaa 527 SDIO_CMD_CPSMEN | SDIO_CMD_SDIOSUSPEND))
Kojto 93:e188a91d3eaa 528
Kojto 93:e188a91d3eaa 529 /* SDIO RESP Registers Address */
Kojto 93:e188a91d3eaa 530 #define SDIO_RESP_ADDR ((uint32_t)(SDIO_BASE + 0x14))
Kojto 93:e188a91d3eaa 531
Kojto 99:dbbf35b96557 532 /* SDIO Initialization Frequency (400KHz max) */
Kojto 93:e188a91d3eaa 533 #define SDIO_INIT_CLK_DIV ((uint8_t)0x76)
Kojto 93:e188a91d3eaa 534
Kojto 93:e188a91d3eaa 535 /* SDIO Data Transfer Frequency (25MHz max) */
Kojto 93:e188a91d3eaa 536 #define SDIO_TRANSFER_CLK_DIV ((uint8_t)0x0)
Kojto 99:dbbf35b96557 537 /**
Kojto 99:dbbf35b96557 538 * @}
Kojto 99:dbbf35b96557 539 */
Kojto 93:e188a91d3eaa 540
Kojto 99:dbbf35b96557 541 /** @defgroup SDMMC_LL_Interrupt_Clock Interrupt And Clock Configuration
Kojto 99:dbbf35b96557 542 * @brief macros to handle interrupts and specific clock configurations
Kojto 99:dbbf35b96557 543 * @{
Kojto 99:dbbf35b96557 544 */
Kojto 99:dbbf35b96557 545
Kojto 93:e188a91d3eaa 546 /**
Kojto 93:e188a91d3eaa 547 * @brief Enable the SDIO device.
Kojto 93:e188a91d3eaa 548 * @retval None
Kojto 93:e188a91d3eaa 549 */
Kojto 93:e188a91d3eaa 550 #define __SDIO_ENABLE() (*(__IO uint32_t *)CLKCR_CLKEN_BB = ENABLE)
Kojto 93:e188a91d3eaa 551
Kojto 93:e188a91d3eaa 552 /**
Kojto 93:e188a91d3eaa 553 * @brief Disable the SDIO device.
Kojto 93:e188a91d3eaa 554 * @retval None
Kojto 93:e188a91d3eaa 555 */
Kojto 93:e188a91d3eaa 556 #define __SDIO_DISABLE() (*(__IO uint32_t *)CLKCR_CLKEN_BB = DISABLE)
Kojto 93:e188a91d3eaa 557
Kojto 93:e188a91d3eaa 558 /**
Kojto 93:e188a91d3eaa 559 * @brief Enable the SDIO DMA transfer.
Kojto 93:e188a91d3eaa 560 * @retval None
Kojto 93:e188a91d3eaa 561 */
Kojto 93:e188a91d3eaa 562 #define __SDIO_DMA_ENABLE() (*(__IO uint32_t *)DCTRL_DMAEN_BB = ENABLE)
Kojto 93:e188a91d3eaa 563
Kojto 93:e188a91d3eaa 564 /**
Kojto 93:e188a91d3eaa 565 * @brief Disable the SDIO DMA transfer.
Kojto 93:e188a91d3eaa 566 * @retval None
Kojto 93:e188a91d3eaa 567 */
Kojto 93:e188a91d3eaa 568 #define __SDIO_DMA_DISABLE() (*(__IO uint32_t *)DCTRL_DMAEN_BB = DISABLE)
Kojto 93:e188a91d3eaa 569
Kojto 93:e188a91d3eaa 570 /**
Kojto 93:e188a91d3eaa 571 * @brief Enable the SDIO device interrupt.
Kojto 93:e188a91d3eaa 572 * @param __INSTANCE__ : Pointer to SDIO register base
Kojto 93:e188a91d3eaa 573 * @param __INTERRUPT__ : specifies the SDIO interrupt sources to be enabled.
Kojto 93:e188a91d3eaa 574 * This parameter can be one or a combination of the following values:
Kojto 93:e188a91d3eaa 575 * @arg SDIO_IT_CCRCFAIL: Command response received (CRC check failed) interrupt
Kojto 93:e188a91d3eaa 576 * @arg SDIO_IT_DCRCFAIL: Data block sent/received (CRC check failed) interrupt
Kojto 93:e188a91d3eaa 577 * @arg SDIO_IT_CTIMEOUT: Command response timeout interrupt
Kojto 93:e188a91d3eaa 578 * @arg SDIO_IT_DTIMEOUT: Data timeout interrupt
Kojto 93:e188a91d3eaa 579 * @arg SDIO_IT_TXUNDERR: Transmit FIFO underrun error interrupt
Kojto 93:e188a91d3eaa 580 * @arg SDIO_IT_RXOVERR: Received FIFO overrun error interrupt
Kojto 93:e188a91d3eaa 581 * @arg SDIO_IT_CMDREND: Command response received (CRC check passed) interrupt
Kojto 93:e188a91d3eaa 582 * @arg SDIO_IT_CMDSENT: Command sent (no response required) interrupt
Kojto 93:e188a91d3eaa 583 * @arg SDIO_IT_DATAEND: Data end (data counter, SDIDCOUNT, is zero) interrupt
Kojto 93:e188a91d3eaa 584 * @arg SDIO_IT_STBITERR: Start bit not detected on all data signals in wide
Kojto 93:e188a91d3eaa 585 * bus mode interrupt
Kojto 93:e188a91d3eaa 586 * @arg SDIO_IT_DBCKEND: Data block sent/received (CRC check passed) interrupt
Kojto 93:e188a91d3eaa 587 * @arg SDIO_IT_CMDACT: Command transfer in progress interrupt
Kojto 93:e188a91d3eaa 588 * @arg SDIO_IT_TXACT: Data transmit in progress interrupt
Kojto 93:e188a91d3eaa 589 * @arg SDIO_IT_RXACT: Data receive in progress interrupt
Kojto 93:e188a91d3eaa 590 * @arg SDIO_IT_TXFIFOHE: Transmit FIFO Half Empty interrupt
Kojto 93:e188a91d3eaa 591 * @arg SDIO_IT_RXFIFOHF: Receive FIFO Half Full interrupt
Kojto 93:e188a91d3eaa 592 * @arg SDIO_IT_TXFIFOF: Transmit FIFO full interrupt
Kojto 93:e188a91d3eaa 593 * @arg SDIO_IT_RXFIFOF: Receive FIFO full interrupt
Kojto 93:e188a91d3eaa 594 * @arg SDIO_IT_TXFIFOE: Transmit FIFO empty interrupt
Kojto 93:e188a91d3eaa 595 * @arg SDIO_IT_RXFIFOE: Receive FIFO empty interrupt
Kojto 93:e188a91d3eaa 596 * @arg SDIO_IT_TXDAVL: Data available in transmit FIFO interrupt
Kojto 93:e188a91d3eaa 597 * @arg SDIO_IT_RXDAVL: Data available in receive FIFO interrupt
Kojto 93:e188a91d3eaa 598 * @arg SDIO_IT_SDIOIT: SD I/O interrupt received interrupt
Kojto 93:e188a91d3eaa 599 * @arg SDIO_IT_CEATAEND: CE-ATA command completion signal received for CMD61 interrupt
Kojto 93:e188a91d3eaa 600 * @retval None
Kojto 93:e188a91d3eaa 601 */
Kojto 93:e188a91d3eaa 602 #define __SDIO_ENABLE_IT(__INSTANCE__, __INTERRUPT__) ((__INSTANCE__)->MASK |= (__INTERRUPT__))
Kojto 93:e188a91d3eaa 603
Kojto 93:e188a91d3eaa 604 /**
Kojto 93:e188a91d3eaa 605 * @brief Disable the SDIO device interrupt.
Kojto 93:e188a91d3eaa 606 * @param __INSTANCE__ : Pointer to SDIO register base
Kojto 93:e188a91d3eaa 607 * @param __INTERRUPT__ : specifies the SDIO interrupt sources to be disabled.
Kojto 93:e188a91d3eaa 608 * This parameter can be one or a combination of the following values:
Kojto 93:e188a91d3eaa 609 * @arg SDIO_IT_CCRCFAIL: Command response received (CRC check failed) interrupt
Kojto 93:e188a91d3eaa 610 * @arg SDIO_IT_DCRCFAIL: Data block sent/received (CRC check failed) interrupt
Kojto 93:e188a91d3eaa 611 * @arg SDIO_IT_CTIMEOUT: Command response timeout interrupt
Kojto 93:e188a91d3eaa 612 * @arg SDIO_IT_DTIMEOUT: Data timeout interrupt
Kojto 93:e188a91d3eaa 613 * @arg SDIO_IT_TXUNDERR: Transmit FIFO underrun error interrupt
Kojto 93:e188a91d3eaa 614 * @arg SDIO_IT_RXOVERR: Received FIFO overrun error interrupt
Kojto 93:e188a91d3eaa 615 * @arg SDIO_IT_CMDREND: Command response received (CRC check passed) interrupt
Kojto 93:e188a91d3eaa 616 * @arg SDIO_IT_CMDSENT: Command sent (no response required) interrupt
Kojto 93:e188a91d3eaa 617 * @arg SDIO_IT_DATAEND: Data end (data counter, SDIDCOUNT, is zero) interrupt
Kojto 93:e188a91d3eaa 618 * @arg SDIO_IT_STBITERR: Start bit not detected on all data signals in wide
Kojto 93:e188a91d3eaa 619 * bus mode interrupt
Kojto 93:e188a91d3eaa 620 * @arg SDIO_IT_DBCKEND: Data block sent/received (CRC check passed) interrupt
Kojto 93:e188a91d3eaa 621 * @arg SDIO_IT_CMDACT: Command transfer in progress interrupt
Kojto 93:e188a91d3eaa 622 * @arg SDIO_IT_TXACT: Data transmit in progress interrupt
Kojto 93:e188a91d3eaa 623 * @arg SDIO_IT_RXACT: Data receive in progress interrupt
Kojto 93:e188a91d3eaa 624 * @arg SDIO_IT_TXFIFOHE: Transmit FIFO Half Empty interrupt
Kojto 93:e188a91d3eaa 625 * @arg SDIO_IT_RXFIFOHF: Receive FIFO Half Full interrupt
Kojto 93:e188a91d3eaa 626 * @arg SDIO_IT_TXFIFOF: Transmit FIFO full interrupt
Kojto 93:e188a91d3eaa 627 * @arg SDIO_IT_RXFIFOF: Receive FIFO full interrupt
Kojto 93:e188a91d3eaa 628 * @arg SDIO_IT_TXFIFOE: Transmit FIFO empty interrupt
Kojto 93:e188a91d3eaa 629 * @arg SDIO_IT_RXFIFOE: Receive FIFO empty interrupt
Kojto 93:e188a91d3eaa 630 * @arg SDIO_IT_TXDAVL: Data available in transmit FIFO interrupt
Kojto 93:e188a91d3eaa 631 * @arg SDIO_IT_RXDAVL: Data available in receive FIFO interrupt
Kojto 93:e188a91d3eaa 632 * @arg SDIO_IT_SDIOIT: SD I/O interrupt received interrupt
Kojto 93:e188a91d3eaa 633 * @arg SDIO_IT_CEATAEND: CE-ATA command completion signal received for CMD61 interrupt
Kojto 93:e188a91d3eaa 634 * @retval None
Kojto 93:e188a91d3eaa 635 */
Kojto 93:e188a91d3eaa 636 #define __SDIO_DISABLE_IT(__INSTANCE__, __INTERRUPT__) ((__INSTANCE__)->MASK &= ~(__INTERRUPT__))
Kojto 93:e188a91d3eaa 637
Kojto 93:e188a91d3eaa 638 /**
Kojto 93:e188a91d3eaa 639 * @brief Checks whether the specified SDIO flag is set or not.
Kojto 93:e188a91d3eaa 640 * @param __INSTANCE__ : Pointer to SDIO register base
Kojto 93:e188a91d3eaa 641 * @param __FLAG__: specifies the flag to check.
Kojto 93:e188a91d3eaa 642 * This parameter can be one of the following values:
Kojto 93:e188a91d3eaa 643 * @arg SDIO_FLAG_CCRCFAIL: Command response received (CRC check failed)
Kojto 93:e188a91d3eaa 644 * @arg SDIO_FLAG_DCRCFAIL: Data block sent/received (CRC check failed)
Kojto 93:e188a91d3eaa 645 * @arg SDIO_FLAG_CTIMEOUT: Command response timeout
Kojto 93:e188a91d3eaa 646 * @arg SDIO_FLAG_DTIMEOUT: Data timeout
Kojto 93:e188a91d3eaa 647 * @arg SDIO_FLAG_TXUNDERR: Transmit FIFO underrun error
Kojto 93:e188a91d3eaa 648 * @arg SDIO_FLAG_RXOVERR: Received FIFO overrun error
Kojto 93:e188a91d3eaa 649 * @arg SDIO_FLAG_CMDREND: Command response received (CRC check passed)
Kojto 93:e188a91d3eaa 650 * @arg SDIO_FLAG_CMDSENT: Command sent (no response required)
Kojto 93:e188a91d3eaa 651 * @arg SDIO_FLAG_DATAEND: Data end (data counter, SDIDCOUNT, is zero)
Kojto 93:e188a91d3eaa 652 * @arg SDIO_FLAG_STBITERR: Start bit not detected on all data signals in wide bus mode.
Kojto 93:e188a91d3eaa 653 * @arg SDIO_FLAG_DBCKEND: Data block sent/received (CRC check passed)
Kojto 93:e188a91d3eaa 654 * @arg SDIO_FLAG_CMDACT: Command transfer in progress
Kojto 93:e188a91d3eaa 655 * @arg SDIO_FLAG_TXACT: Data transmit in progress
Kojto 93:e188a91d3eaa 656 * @arg SDIO_FLAG_RXACT: Data receive in progress
Kojto 93:e188a91d3eaa 657 * @arg SDIO_FLAG_TXFIFOHE: Transmit FIFO Half Empty
Kojto 93:e188a91d3eaa 658 * @arg SDIO_FLAG_RXFIFOHF: Receive FIFO Half Full
Kojto 93:e188a91d3eaa 659 * @arg SDIO_FLAG_TXFIFOF: Transmit FIFO full
Kojto 93:e188a91d3eaa 660 * @arg SDIO_FLAG_RXFIFOF: Receive FIFO full
Kojto 93:e188a91d3eaa 661 * @arg SDIO_FLAG_TXFIFOE: Transmit FIFO empty
Kojto 93:e188a91d3eaa 662 * @arg SDIO_FLAG_RXFIFOE: Receive FIFO empty
Kojto 93:e188a91d3eaa 663 * @arg SDIO_FLAG_TXDAVL: Data available in transmit FIFO
Kojto 93:e188a91d3eaa 664 * @arg SDIO_FLAG_RXDAVL: Data available in receive FIFO
Kojto 93:e188a91d3eaa 665 * @arg SDIO_FLAG_SDIOIT: SD I/O interrupt received
Kojto 93:e188a91d3eaa 666 * @arg SDIO_FLAG_CEATAEND: CE-ATA command completion signal received for CMD61
Kojto 93:e188a91d3eaa 667 * @retval The new state of SDIO_FLAG (SET or RESET).
Kojto 93:e188a91d3eaa 668 */
Kojto 93:e188a91d3eaa 669 #define __SDIO_GET_FLAG(__INSTANCE__, __FLAG__) (((__INSTANCE__)->STA &(__FLAG__)) != RESET)
Kojto 93:e188a91d3eaa 670
Kojto 93:e188a91d3eaa 671
Kojto 93:e188a91d3eaa 672 /**
Kojto 93:e188a91d3eaa 673 * @brief Clears the SDIO pending flags.
Kojto 93:e188a91d3eaa 674 * @param __INSTANCE__ : Pointer to SDIO register base
Kojto 93:e188a91d3eaa 675 * @param __FLAG__: specifies the flag to clear.
Kojto 93:e188a91d3eaa 676 * This parameter can be one or a combination of the following values:
Kojto 93:e188a91d3eaa 677 * @arg SDIO_FLAG_CCRCFAIL: Command response received (CRC check failed)
Kojto 93:e188a91d3eaa 678 * @arg SDIO_FLAG_DCRCFAIL: Data block sent/received (CRC check failed)
Kojto 93:e188a91d3eaa 679 * @arg SDIO_FLAG_CTIMEOUT: Command response timeout
Kojto 93:e188a91d3eaa 680 * @arg SDIO_FLAG_DTIMEOUT: Data timeout
Kojto 93:e188a91d3eaa 681 * @arg SDIO_FLAG_TXUNDERR: Transmit FIFO underrun error
Kojto 93:e188a91d3eaa 682 * @arg SDIO_FLAG_RXOVERR: Received FIFO overrun error
Kojto 93:e188a91d3eaa 683 * @arg SDIO_FLAG_CMDREND: Command response received (CRC check passed)
Kojto 93:e188a91d3eaa 684 * @arg SDIO_FLAG_CMDSENT: Command sent (no response required)
Kojto 93:e188a91d3eaa 685 * @arg SDIO_FLAG_DATAEND: Data end (data counter, SDIDCOUNT, is zero)
Kojto 93:e188a91d3eaa 686 * @arg SDIO_FLAG_STBITERR: Start bit not detected on all data signals in wide bus mode
Kojto 93:e188a91d3eaa 687 * @arg SDIO_FLAG_DBCKEND: Data block sent/received (CRC check passed)
Kojto 93:e188a91d3eaa 688 * @arg SDIO_FLAG_SDIOIT: SD I/O interrupt received
Kojto 93:e188a91d3eaa 689 * @arg SDIO_FLAG_CEATAEND: CE-ATA command completion signal received for CMD61
Kojto 93:e188a91d3eaa 690 * @retval None
Kojto 93:e188a91d3eaa 691 */
Kojto 93:e188a91d3eaa 692 #define __SDIO_CLEAR_FLAG(__INSTANCE__, __FLAG__) ((__INSTANCE__)->ICR = (__FLAG__))
Kojto 93:e188a91d3eaa 693
Kojto 93:e188a91d3eaa 694 /**
Kojto 93:e188a91d3eaa 695 * @brief Checks whether the specified SDIO interrupt has occurred or not.
Kojto 93:e188a91d3eaa 696 * @param __INSTANCE__ : Pointer to SDIO register base
Kojto 93:e188a91d3eaa 697 * @param __INTERRUPT__: specifies the SDIO interrupt source to check.
Kojto 93:e188a91d3eaa 698 * This parameter can be one of the following values:
Kojto 93:e188a91d3eaa 699 * @arg SDIO_IT_CCRCFAIL: Command response received (CRC check failed) interrupt
Kojto 93:e188a91d3eaa 700 * @arg SDIO_IT_DCRCFAIL: Data block sent/received (CRC check failed) interrupt
Kojto 93:e188a91d3eaa 701 * @arg SDIO_IT_CTIMEOUT: Command response timeout interrupt
Kojto 93:e188a91d3eaa 702 * @arg SDIO_IT_DTIMEOUT: Data timeout interrupt
Kojto 93:e188a91d3eaa 703 * @arg SDIO_IT_TXUNDERR: Transmit FIFO underrun error interrupt
Kojto 93:e188a91d3eaa 704 * @arg SDIO_IT_RXOVERR: Received FIFO overrun error interrupt
Kojto 93:e188a91d3eaa 705 * @arg SDIO_IT_CMDREND: Command response received (CRC check passed) interrupt
Kojto 93:e188a91d3eaa 706 * @arg SDIO_IT_CMDSENT: Command sent (no response required) interrupt
Kojto 93:e188a91d3eaa 707 * @arg SDIO_IT_DATAEND: Data end (data counter, SDIDCOUNT, is zero) interrupt
Kojto 93:e188a91d3eaa 708 * @arg SDIO_IT_STBITERR: Start bit not detected on all data signals in wide
Kojto 93:e188a91d3eaa 709 * bus mode interrupt
Kojto 93:e188a91d3eaa 710 * @arg SDIO_IT_DBCKEND: Data block sent/received (CRC check passed) interrupt
Kojto 93:e188a91d3eaa 711 * @arg SDIO_IT_CMDACT: Command transfer in progress interrupt
Kojto 93:e188a91d3eaa 712 * @arg SDIO_IT_TXACT: Data transmit in progress interrupt
Kojto 93:e188a91d3eaa 713 * @arg SDIO_IT_RXACT: Data receive in progress interrupt
Kojto 93:e188a91d3eaa 714 * @arg SDIO_IT_TXFIFOHE: Transmit FIFO Half Empty interrupt
Kojto 93:e188a91d3eaa 715 * @arg SDIO_IT_RXFIFOHF: Receive FIFO Half Full interrupt
Kojto 93:e188a91d3eaa 716 * @arg SDIO_IT_TXFIFOF: Transmit FIFO full interrupt
Kojto 93:e188a91d3eaa 717 * @arg SDIO_IT_RXFIFOF: Receive FIFO full interrupt
Kojto 93:e188a91d3eaa 718 * @arg SDIO_IT_TXFIFOE: Transmit FIFO empty interrupt
Kojto 93:e188a91d3eaa 719 * @arg SDIO_IT_RXFIFOE: Receive FIFO empty interrupt
Kojto 93:e188a91d3eaa 720 * @arg SDIO_IT_TXDAVL: Data available in transmit FIFO interrupt
Kojto 93:e188a91d3eaa 721 * @arg SDIO_IT_RXDAVL: Data available in receive FIFO interrupt
Kojto 93:e188a91d3eaa 722 * @arg SDIO_IT_SDIOIT: SD I/O interrupt received interrupt
Kojto 93:e188a91d3eaa 723 * @arg SDIO_IT_CEATAEND: CE-ATA command completion signal received for CMD61 interrupt
Kojto 93:e188a91d3eaa 724 * @retval The new state of SDIO_IT (SET or RESET).
Kojto 93:e188a91d3eaa 725 */
Kojto 93:e188a91d3eaa 726 #define __SDIO_GET_IT (__INSTANCE__, __INTERRUPT__) (((__INSTANCE__)->STA &(__INTERRUPT__)) == (__INTERRUPT__))
Kojto 93:e188a91d3eaa 727
Kojto 93:e188a91d3eaa 728 /**
Kojto 93:e188a91d3eaa 729 * @brief Clears the SDIO's interrupt pending bits.
Kojto 93:e188a91d3eaa 730 * @param __INSTANCE__ : Pointer to SDIO register base
Kojto 93:e188a91d3eaa 731 * @param __INTERRUPT__: specifies the interrupt pending bit to clear.
Kojto 93:e188a91d3eaa 732 * This parameter can be one or a combination of the following values:
Kojto 93:e188a91d3eaa 733 * @arg SDIO_IT_CCRCFAIL: Command response received (CRC check failed) interrupt
Kojto 93:e188a91d3eaa 734 * @arg SDIO_IT_DCRCFAIL: Data block sent/received (CRC check failed) interrupt
Kojto 93:e188a91d3eaa 735 * @arg SDIO_IT_CTIMEOUT: Command response timeout interrupt
Kojto 93:e188a91d3eaa 736 * @arg SDIO_IT_DTIMEOUT: Data timeout interrupt
Kojto 93:e188a91d3eaa 737 * @arg SDIO_IT_TXUNDERR: Transmit FIFO underrun error interrupt
Kojto 93:e188a91d3eaa 738 * @arg SDIO_IT_RXOVERR: Received FIFO overrun error interrupt
Kojto 93:e188a91d3eaa 739 * @arg SDIO_IT_CMDREND: Command response received (CRC check passed) interrupt
Kojto 93:e188a91d3eaa 740 * @arg SDIO_IT_CMDSENT: Command sent (no response required) interrupt
Kojto 93:e188a91d3eaa 741 * @arg SDIO_IT_DATAEND: Data end (data counter, SDIO_DCOUNT, is zero) interrupt
Kojto 93:e188a91d3eaa 742 * @arg SDIO_IT_STBITERR: Start bit not detected on all data signals in wide
Kojto 93:e188a91d3eaa 743 * bus mode interrupt
Kojto 93:e188a91d3eaa 744 * @arg SDIO_IT_SDIOIT: SD I/O interrupt received interrupt
Kojto 93:e188a91d3eaa 745 * @arg SDIO_IT_CEATAEND: CE-ATA command completion signal received for CMD61
Kojto 93:e188a91d3eaa 746 * @retval None
Kojto 93:e188a91d3eaa 747 */
Kojto 93:e188a91d3eaa 748 #define __SDIO_CLEAR_IT(__INSTANCE__, __INTERRUPT__) ((__INSTANCE__)->ICR = (__INTERRUPT__))
Kojto 93:e188a91d3eaa 749
Kojto 93:e188a91d3eaa 750 /**
Kojto 93:e188a91d3eaa 751 * @brief Enable Start the SD I/O Read Wait operation.
Kojto 93:e188a91d3eaa 752 * @retval None
Kojto 93:e188a91d3eaa 753 */
Kojto 93:e188a91d3eaa 754 #define __SDIO_START_READWAIT_ENABLE() (*(__IO uint32_t *) DCTRL_RWSTART_BB = ENABLE)
Kojto 93:e188a91d3eaa 755
Kojto 93:e188a91d3eaa 756 /**
Kojto 93:e188a91d3eaa 757 * @brief Disable Start the SD I/O Read Wait operations.
Kojto 93:e188a91d3eaa 758 * @retval None
Kojto 93:e188a91d3eaa 759 */
Kojto 93:e188a91d3eaa 760 #define __SDIO_START_READWAIT_DISABLE() (*(__IO uint32_t *) DCTRL_RWSTART_BB = DISABLE)
Kojto 93:e188a91d3eaa 761
Kojto 93:e188a91d3eaa 762 /**
Kojto 93:e188a91d3eaa 763 * @brief Enable Start the SD I/O Read Wait operation.
Kojto 93:e188a91d3eaa 764 * @retval None
Kojto 93:e188a91d3eaa 765 */
Kojto 93:e188a91d3eaa 766 #define __SDIO_STOP_READWAIT_ENABLE() (*(__IO uint32_t *) DCTRL_RWSTOP_BB = ENABLE)
Kojto 93:e188a91d3eaa 767
Kojto 93:e188a91d3eaa 768 /**
Kojto 93:e188a91d3eaa 769 * @brief Disable Stop the SD I/O Read Wait operations.
Kojto 93:e188a91d3eaa 770 * @retval None
Kojto 93:e188a91d3eaa 771 */
Kojto 93:e188a91d3eaa 772 #define __SDIO_STOP_READWAIT_DISABLE() (*(__IO uint32_t *) DCTRL_RWSTOP_BB = DISABLE)
Kojto 93:e188a91d3eaa 773
Kojto 93:e188a91d3eaa 774 /**
Kojto 93:e188a91d3eaa 775 * @brief Enable the SD I/O Mode Operation.
Kojto 93:e188a91d3eaa 776 * @retval None
Kojto 93:e188a91d3eaa 777 */
Kojto 93:e188a91d3eaa 778 #define __SDIO_OPERATION_ENABLE() (*(__IO uint32_t *) DCTRL_SDIOEN_BB = ENABLE)
Kojto 93:e188a91d3eaa 779
Kojto 93:e188a91d3eaa 780 /**
Kojto 93:e188a91d3eaa 781 * @brief Disable the SD I/O Mode Operation.
Kojto 93:e188a91d3eaa 782 * @retval None
Kojto 93:e188a91d3eaa 783 */
Kojto 93:e188a91d3eaa 784 #define __SDIO_OPERATION_DISABLE() (*(__IO uint32_t *) DCTRL_SDIOEN_BB = DISABLE)
Kojto 93:e188a91d3eaa 785
Kojto 93:e188a91d3eaa 786 /**
Kojto 93:e188a91d3eaa 787 * @brief Enable the SD I/O Suspend command sending.
Kojto 93:e188a91d3eaa 788 * @retval None
Kojto 93:e188a91d3eaa 789 */
Kojto 93:e188a91d3eaa 790 #define __SDIO_SUSPEND_CMD_ENABLE() (*(__IO uint32_t *) CMD_SDIOSUSPEND_BB = ENABLE)
Kojto 93:e188a91d3eaa 791
Kojto 93:e188a91d3eaa 792 /**
Kojto 93:e188a91d3eaa 793 * @brief Disable the SD I/O Suspend command sending.
Kojto 93:e188a91d3eaa 794 * @retval None
Kojto 93:e188a91d3eaa 795 */
Kojto 93:e188a91d3eaa 796 #define __SDIO_SUSPEND_CMD_DISABLE() (*(__IO uint32_t *) CMD_SDIOSUSPEND_BB = DISABLE)
Kojto 99:dbbf35b96557 797
Kojto 110:165afa46840b 798 #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx) ||\
Kojto 110:165afa46840b 799 defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx) ||\
Kojto 110:165afa46840b 800 defined(STM32F401xC) || defined(STM32F401xE) || defined(STM32F411xE)
Kojto 93:e188a91d3eaa 801 /**
Kojto 93:e188a91d3eaa 802 * @brief Enable the command completion signal.
Kojto 93:e188a91d3eaa 803 * @retval None
Kojto 93:e188a91d3eaa 804 */
Kojto 93:e188a91d3eaa 805 #define __SDIO_CEATA_CMD_COMPLETION_ENABLE() (*(__IO uint32_t *) CMD_ENCMDCOMPL_BB = ENABLE)
Kojto 93:e188a91d3eaa 806
Kojto 93:e188a91d3eaa 807 /**
Kojto 93:e188a91d3eaa 808 * @brief Disable the command completion signal.
Kojto 93:e188a91d3eaa 809 * @retval None
Kojto 93:e188a91d3eaa 810 */
Kojto 93:e188a91d3eaa 811 #define __SDIO_CEATA_CMD_COMPLETION_DISABLE() (*(__IO uint32_t *) CMD_ENCMDCOMPL_BB = DISABLE)
Kojto 93:e188a91d3eaa 812
Kojto 93:e188a91d3eaa 813 /**
Kojto 93:e188a91d3eaa 814 * @brief Enable the CE-ATA interrupt.
Kojto 93:e188a91d3eaa 815 * @retval None
Kojto 93:e188a91d3eaa 816 */
Kojto 93:e188a91d3eaa 817 #define __SDIO_CEATA_ENABLE_IT() (*(__IO uint32_t *) CMD_NIEN_BB = (uint32_t)0)
Kojto 93:e188a91d3eaa 818
Kojto 93:e188a91d3eaa 819 /**
Kojto 93:e188a91d3eaa 820 * @brief Disable the CE-ATA interrupt.
Kojto 93:e188a91d3eaa 821 * @retval None
Kojto 93:e188a91d3eaa 822 */
Kojto 93:e188a91d3eaa 823 #define __SDIO_CEATA_DISABLE_IT() (*(__IO uint32_t *) CMD_NIEN_BB = (uint32_t)1)
Kojto 93:e188a91d3eaa 824
Kojto 93:e188a91d3eaa 825 /**
Kojto 93:e188a91d3eaa 826 * @brief Enable send CE-ATA command (CMD61).
Kojto 93:e188a91d3eaa 827 * @retval None
Kojto 93:e188a91d3eaa 828 */
Kojto 93:e188a91d3eaa 829 #define __SDIO_CEATA_SENDCMD_ENABLE() (*(__IO uint32_t *) CMD_ATACMD_BB = ENABLE)
Kojto 93:e188a91d3eaa 830
Kojto 93:e188a91d3eaa 831 /**
Kojto 93:e188a91d3eaa 832 * @brief Disable send CE-ATA command (CMD61).
Kojto 93:e188a91d3eaa 833 * @retval None
Kojto 93:e188a91d3eaa 834 */
Kojto 93:e188a91d3eaa 835 #define __SDIO_CEATA_SENDCMD_DISABLE() (*(__IO uint32_t *) CMD_ATACMD_BB = DISABLE)
Kojto 110:165afa46840b 836 #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx || STM32F401xC || STM32F401xE || STM32F411xE ||\
Kojto 110:165afa46840b 837 STM32F427xx || STM32F437xx || STM32F429xx || STM32F439xx */
Kojto 93:e188a91d3eaa 838 /**
Kojto 93:e188a91d3eaa 839 * @}
Kojto 93:e188a91d3eaa 840 */
Kojto 93:e188a91d3eaa 841
Kojto 93:e188a91d3eaa 842 /**
Kojto 93:e188a91d3eaa 843 * @}
Kojto 93:e188a91d3eaa 844 */
Kojto 93:e188a91d3eaa 845
Kojto 93:e188a91d3eaa 846 /* Exported functions --------------------------------------------------------*/
Kojto 99:dbbf35b96557 847 /** @addtogroup SDMMC_LL_Exported_Functions
Kojto 93:e188a91d3eaa 848 * @{
Kojto 93:e188a91d3eaa 849 */
Kojto 93:e188a91d3eaa 850
Kojto 93:e188a91d3eaa 851 /* Initialization/de-initialization functions **********************************/
Kojto 99:dbbf35b96557 852 /** @addtogroup HAL_SDMMC_LL_Group1
Kojto 93:e188a91d3eaa 853 * @{
Kojto 93:e188a91d3eaa 854 */
Kojto 93:e188a91d3eaa 855 HAL_StatusTypeDef SDIO_Init(SDIO_TypeDef *SDIOx, SDIO_InitTypeDef Init);
Kojto 93:e188a91d3eaa 856 /**
Kojto 93:e188a91d3eaa 857 * @}
Kojto 93:e188a91d3eaa 858 */
Kojto 93:e188a91d3eaa 859
Kojto 93:e188a91d3eaa 860 /* I/O operation functions *****************************************************/
Kojto 99:dbbf35b96557 861 /** @addtogroup HAL_SDMMC_LL_Group2
Kojto 93:e188a91d3eaa 862 * @{
Kojto 93:e188a91d3eaa 863 */
Kojto 93:e188a91d3eaa 864 /* Blocking mode: Polling */
Kojto 93:e188a91d3eaa 865 uint32_t SDIO_ReadFIFO(SDIO_TypeDef *SDIOx);
Kojto 93:e188a91d3eaa 866 HAL_StatusTypeDef SDIO_WriteFIFO(SDIO_TypeDef *SDIOx, uint32_t *pWriteData);
Kojto 93:e188a91d3eaa 867 /**
Kojto 93:e188a91d3eaa 868 * @}
Kojto 93:e188a91d3eaa 869 */
Kojto 93:e188a91d3eaa 870
Kojto 93:e188a91d3eaa 871 /* Peripheral Control functions ************************************************/
Kojto 99:dbbf35b96557 872 /** @addtogroup HAL_SDMMC_LL_Group3
Kojto 93:e188a91d3eaa 873 * @{
Kojto 93:e188a91d3eaa 874 */
Kojto 93:e188a91d3eaa 875 HAL_StatusTypeDef SDIO_PowerState_ON(SDIO_TypeDef *SDIOx);
Kojto 93:e188a91d3eaa 876 HAL_StatusTypeDef SDIO_PowerState_OFF(SDIO_TypeDef *SDIOx);
Kojto 93:e188a91d3eaa 877 uint32_t SDIO_GetPowerState(SDIO_TypeDef *SDIOx);
Kojto 93:e188a91d3eaa 878
Kojto 93:e188a91d3eaa 879 /* Command path state machine (CPSM) management functions */
Kojto 93:e188a91d3eaa 880 HAL_StatusTypeDef SDIO_SendCommand(SDIO_TypeDef *SDIOx, SDIO_CmdInitTypeDef *SDIO_CmdInitStruct);
Kojto 93:e188a91d3eaa 881 uint8_t SDIO_GetCommandResponse(SDIO_TypeDef *SDIOx);
Kojto 93:e188a91d3eaa 882 uint32_t SDIO_GetResponse(uint32_t SDIO_RESP);
Kojto 93:e188a91d3eaa 883
Kojto 93:e188a91d3eaa 884 /* Data path state machine (DPSM) management functions */
Kojto 93:e188a91d3eaa 885 HAL_StatusTypeDef SDIO_DataConfig(SDIO_TypeDef *SDIOx, SDIO_DataInitTypeDef* SDIO_DataInitStruct);
Kojto 93:e188a91d3eaa 886 uint32_t SDIO_GetDataCounter(SDIO_TypeDef *SDIOx);
Kojto 93:e188a91d3eaa 887 uint32_t SDIO_GetFIFOCount(SDIO_TypeDef *SDIOx);
Kojto 93:e188a91d3eaa 888
Kojto 93:e188a91d3eaa 889 /* SDIO IO Cards mode management functions */
Kojto 93:e188a91d3eaa 890 HAL_StatusTypeDef SDIO_SetSDIOReadWaitMode(uint32_t SDIO_ReadWaitMode);
Kojto 93:e188a91d3eaa 891
Kojto 93:e188a91d3eaa 892 /**
Kojto 93:e188a91d3eaa 893 * @}
Kojto 93:e188a91d3eaa 894 */
Kojto 93:e188a91d3eaa 895
Kojto 93:e188a91d3eaa 896 /**
Kojto 93:e188a91d3eaa 897 * @}
Kojto 93:e188a91d3eaa 898 */
Kojto 93:e188a91d3eaa 899
Kojto 93:e188a91d3eaa 900 /**
Kojto 93:e188a91d3eaa 901 * @}
Kojto 93:e188a91d3eaa 902 */
Kojto 93:e188a91d3eaa 903
Kojto 93:e188a91d3eaa 904 /**
Kojto 93:e188a91d3eaa 905 * @}
Kojto 93:e188a91d3eaa 906 */
Kojto 110:165afa46840b 907 #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx || STM32F427xx || STM32F437xx || STM32F429xx || STM32F439xx ||
Kojto 110:165afa46840b 908 STM32F401xC || STM32F401xE || STM32F411xE || STM32F446xx || STM32F469xx || STM32F479xx */
Kojto 93:e188a91d3eaa 909 #ifdef __cplusplus
Kojto 93:e188a91d3eaa 910 }
Kojto 93:e188a91d3eaa 911 #endif
Kojto 93:e188a91d3eaa 912
Kojto 93:e188a91d3eaa 913 #endif /* __STM32F4xx_LL_SDMMC_H */
Kojto 93:e188a91d3eaa 914
Kojto 93:e188a91d3eaa 915 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/