FRDM K64F Metronome

Committer:
ram54288
Date:
Sun May 14 18:37:05 2017 +0000
Revision:
0:dbad57390bd1
Initial commit

Who changed what in which revision?

UserRevisionLine numberNew contents of line
ram54288 0:dbad57390bd1 1 /*!
ram54288 0:dbad57390bd1 2 * Copyright (c) 2015, Freescale Semiconductor, Inc.
ram54288 0:dbad57390bd1 3 * All rights reserved.
ram54288 0:dbad57390bd1 4 *
ram54288 0:dbad57390bd1 5 * \file MCR20Overwrites.h
ram54288 0:dbad57390bd1 6 * Description: Overwrites header file for MCR20 Register values
ram54288 0:dbad57390bd1 7 *
ram54288 0:dbad57390bd1 8 * Redistribution and use in source and binary forms, with or without modification,
ram54288 0:dbad57390bd1 9 * are permitted provided that the following conditions are met:
ram54288 0:dbad57390bd1 10 *
ram54288 0:dbad57390bd1 11 * o Redistributions of source code must retain the above copyright notice, this list
ram54288 0:dbad57390bd1 12 * of conditions and the following disclaimer.
ram54288 0:dbad57390bd1 13 *
ram54288 0:dbad57390bd1 14 * o Redistributions in binary form must reproduce the above copyright notice, this
ram54288 0:dbad57390bd1 15 * list of conditions and the following disclaimer in the documentation and/or
ram54288 0:dbad57390bd1 16 * other materials provided with the distribution.
ram54288 0:dbad57390bd1 17 *
ram54288 0:dbad57390bd1 18 * o Neither the name of Freescale Semiconductor, Inc. nor the names of its
ram54288 0:dbad57390bd1 19 * contributors may be used to endorse or promote products derived from this
ram54288 0:dbad57390bd1 20 * software without specific prior written permission.
ram54288 0:dbad57390bd1 21 *
ram54288 0:dbad57390bd1 22 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
ram54288 0:dbad57390bd1 23 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
ram54288 0:dbad57390bd1 24 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
ram54288 0:dbad57390bd1 25 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR
ram54288 0:dbad57390bd1 26 * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
ram54288 0:dbad57390bd1 27 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
ram54288 0:dbad57390bd1 28 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
ram54288 0:dbad57390bd1 29 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
ram54288 0:dbad57390bd1 30 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
ram54288 0:dbad57390bd1 31 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
ram54288 0:dbad57390bd1 32 */
ram54288 0:dbad57390bd1 33
ram54288 0:dbad57390bd1 34 #ifndef OVERWRITES_H_
ram54288 0:dbad57390bd1 35 #define OVERWRITES_H_
ram54288 0:dbad57390bd1 36
ram54288 0:dbad57390bd1 37 typedef struct overwrites_tag {
ram54288 0:dbad57390bd1 38 char address;
ram54288 0:dbad57390bd1 39 char data;
ram54288 0:dbad57390bd1 40 }overwrites_t;
ram54288 0:dbad57390bd1 41
ram54288 0:dbad57390bd1 42
ram54288 0:dbad57390bd1 43 /*****************************************************************************************************************/
ram54288 0:dbad57390bd1 44 // This file is created exclusively for use with the transceiver 2.0 silicon
ram54288 0:dbad57390bd1 45 // and is provided for the world to use. It contains a list of all
ram54288 0:dbad57390bd1 46 // known overwrite values. Overwrite values are non-default register
ram54288 0:dbad57390bd1 47 // values that configure the transceiver device to a more optimally performing
ram54288 0:dbad57390bd1 48 // posture. It is expected that low level software (i.e. PHY) will
ram54288 0:dbad57390bd1 49 // consume this file as a #include, and transfer the contents to the
ram54288 0:dbad57390bd1 50 // the indicated addresses in the transceiver's memory space. This file has
ram54288 0:dbad57390bd1 51 // at least one required entry, that being its own version current version
ram54288 0:dbad57390bd1 52 // number, to be stored at transceiver's location 0x3B the
ram54288 0:dbad57390bd1 53 // OVERWRITES_VERSION_NUMBER register. The RAM register is provided in
ram54288 0:dbad57390bd1 54 // the transceiver address space to assist in future debug efforts. The
ram54288 0:dbad57390bd1 55 // analyst may read this location (once device has been booted with
ram54288 0:dbad57390bd1 56 // mysterious software) and have a good indication of what register
ram54288 0:dbad57390bd1 57 // overwrites were performed (with all versions of the overwrites.h file
ram54288 0:dbad57390bd1 58 // being archived forever at the Compass location shown above.
ram54288 0:dbad57390bd1 59 //
ram54288 0:dbad57390bd1 60 // The transceiver has an indirect register (IAR) space. Write access to this space
ram54288 0:dbad57390bd1 61 // requires 3 or more writes:
ram54288 0:dbad57390bd1 62 // 1st) the first write is an index value to the indirect (write Bit7=0, register access Bit 6=0) + 0x3E
ram54288 0:dbad57390bd1 63 // 2nd) IAR Register #0x00 - 0xFF.
ram54288 0:dbad57390bd1 64 // 3rd) The data to write
ram54288 0:dbad57390bd1 65 // nth) Burst mode additional data if required.
ram54288 0:dbad57390bd1 66 //
ram54288 0:dbad57390bd1 67 // Write access to direct space requires only a single address, data pair.
ram54288 0:dbad57390bd1 68
ram54288 0:dbad57390bd1 69 overwrites_t const overwrites_direct[] ={
ram54288 0:dbad57390bd1 70 {0x3B, 0x0C}, //version 0C: new value for ACKDELAY targeting 198us (23 May, 2013, Larry Roshak)
ram54288 0:dbad57390bd1 71 {0x23, 0x17} //PA_PWR new default Power Step is "23"
ram54288 0:dbad57390bd1 72 };
ram54288 0:dbad57390bd1 73
ram54288 0:dbad57390bd1 74 overwrites_t const overwrites_indirect[] ={
ram54288 0:dbad57390bd1 75 {0x31, 0x02}, //clear MISO_HIZ_EN (for single SPI master/slave pair) and SPI_PUL_EN (minimize HIB currents)
ram54288 0:dbad57390bd1 76 {0x91, 0xB3}, //VCO_CTRL1 override VCOALC_REF_TX to 3
ram54288 0:dbad57390bd1 77 {0x92, 0x07}, //VCO_CTRL2 override VCOALC_REF_RX to 3, keep VCO_BUF_BOOST = 1
ram54288 0:dbad57390bd1 78 {0x8A, 0x71}, //PA_TUNING override PA_COILTUNING to 001 (27 Nov 2012, D. Brown, on behalf of S. Eid)
ram54288 0:dbad57390bd1 79 {0x79, 0x2F}, //CHF_IBUF Adjust the gm-C filter gain (+/- 6dB) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 80 {0x7A, 0x2F}, //CHF_QBUF Adjust the gm-C filter gain (+/- 6dB) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 81 {0x7B, 0x24}, //CHF_IRIN Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 82 {0x7C, 0x24}, //CHF_QRIN Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 83 {0x7D, 0x24}, //CHF_IL Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 84 {0x7E, 0x24}, //CHF_QL Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 85 {0x7F, 0x32}, //CHF_CC1 Adjust the filter center frequency (+/- 1MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 86 {0x80, 0x1D}, //CHF_CCL Adjust the filter center frequency (+/- 1MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 87 {0x81, 0x2D}, //CHF_CC2 Adjust the filter center frequency (+/- 1MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 88 {0x82, 0x24}, //CHF_IROUT Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 89 {0x83, 0x24}, //CHF_QROUT Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 90 {0x64, 0x28}, //PA_CAL_DIS=1 Disabled PA calibration
ram54288 0:dbad57390bd1 91 {0x52, 0x55}, //AGC_THR1 RSSI tune up
ram54288 0:dbad57390bd1 92 {0x53, 0x2D}, //AGC_THR2 RSSI tune up
ram54288 0:dbad57390bd1 93 {0x66, 0x5F}, //ATT_RSSI1 tune up
ram54288 0:dbad57390bd1 94 {0x67, 0x8F}, //ATT_RSSI2 tune up
ram54288 0:dbad57390bd1 95 {0x68, 0x61}, //RSSI_OFFSET
ram54288 0:dbad57390bd1 96 {0x78, 0x03}, //CHF_PMAGAIN
ram54288 0:dbad57390bd1 97 {0x22, 0x50}, //CCA1_THRESH
ram54288 0:dbad57390bd1 98 {0x4D, 0x13}, //CORR_NVAL moved from 0x14 to 0x13 for 0.5 dB improved Rx Sensitivity
ram54288 0:dbad57390bd1 99 {0x39, 0x3D} //ACKDELAY new value targeting a delay of 198us (23 May, 2013, Larry Roshak)
ram54288 0:dbad57390bd1 100 };
ram54288 0:dbad57390bd1 101
ram54288 0:dbad57390bd1 102
ram54288 0:dbad57390bd1 103 /* begin of deprecated versions
ram54288 0:dbad57390bd1 104
ram54288 0:dbad57390bd1 105 ==VERSION 1==
ram54288 0:dbad57390bd1 106 (version 1 is empty)
ram54288 0:dbad57390bd1 107
ram54288 0:dbad57390bd1 108 ==VERSION 2==
ram54288 0:dbad57390bd1 109 overwrites_t const overwrites_indirect[] ={
ram54288 0:dbad57390bd1 110 {0x31, 0x02} //clear MISO_HIZ_EN (for single SPI master/slave pair) and SPI_PUL_EN (minimize HIB currents)
ram54288 0:dbad57390bd1 111 };
ram54288 0:dbad57390bd1 112
ram54288 0:dbad57390bd1 113 ==VERSION 3==
ram54288 0:dbad57390bd1 114 overwrites_t const overwrites_indirect[] ={
ram54288 0:dbad57390bd1 115 {0x31, 0x02}, //clear MISO_HIZ_EN (for single SPI master/slave pair) and SPI_PUL_EN (minimize HIB currents)
ram54288 0:dbad57390bd1 116 {0x91, 0xB3}, //VCO_CTRL1: override VCOALC_REF_TX to 3
ram54288 0:dbad57390bd1 117 {0x92, 0x07} //VCO_CTRL2: override VCOALC_REF_RX to 3, keep VCO_BUF_BOOST = 1
ram54288 0:dbad57390bd1 118 };
ram54288 0:dbad57390bd1 119
ram54288 0:dbad57390bd1 120 ==VERSION 4==
ram54288 0:dbad57390bd1 121 overwrites_t const overwrites_direct[] ={
ram54288 0:dbad57390bd1 122 {0x3B, 0x04} //version 04 is the current version: update PA_COILTUNING default
ram54288 0:dbad57390bd1 123 };
ram54288 0:dbad57390bd1 124
ram54288 0:dbad57390bd1 125 overwrites_t const overwrites_indirect[] ={
ram54288 0:dbad57390bd1 126 {0x31, 0x02}, //clear MISO_HIZ_EN (for single SPI master/slave pair) and SPI_PUL_EN (minimize HIB currents)
ram54288 0:dbad57390bd1 127 {0x91, 0xB3}, //VCO_CTRL1: override VCOALC_REF_TX to 3
ram54288 0:dbad57390bd1 128 {0x92, 0x07} //VCO_CTRL2: override VCOALC_REF_RX to 3, keep VCO_BUF_BOOST = 1
ram54288 0:dbad57390bd1 129 {0x8A, 0x71} //PA_TUNING: override PA_COILTUNING to 001 (27 Nov 2012, D. Brown, on behalf of S. Eid)
ram54288 0:dbad57390bd1 130 };
ram54288 0:dbad57390bd1 131
ram54288 0:dbad57390bd1 132 ==VERSION 5==
ram54288 0:dbad57390bd1 133 overwrites_t const overwrites_direct[] ={
ram54288 0:dbad57390bd1 134 {0x3B, 0x05} //version 05: updates Channel Filter Register set (21 Dec 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 135 };
ram54288 0:dbad57390bd1 136
ram54288 0:dbad57390bd1 137 overwrites_t const overwrites_indirect[] ={
ram54288 0:dbad57390bd1 138 {0x31, 0x02}, //clear MISO_HIZ_EN (for single SPI master/slave pair) and SPI_PUL_EN (minimize HIB currents)
ram54288 0:dbad57390bd1 139 {0x91, 0xB3}, //VCO_CTRL1 override VCOALC_REF_TX to 3
ram54288 0:dbad57390bd1 140 {0x92, 0x07} //VCO_CTRL2 override VCOALC_REF_RX to 3, keep VCO_BUF_BOOST = 1
ram54288 0:dbad57390bd1 141 {0x8A, 0x71} //PA_TUNING override PA_COILTUNING to 001 (27 Nov 2012, D. Brown, on behalf of S. Eid)
ram54288 0:dbad57390bd1 142 {0x79, 0x2F} //CHF_IBUF Adjust the gm-C filter gain (+/- 6dB) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 143 {0x7A, 0x2F} //CHF_QBUF Adjust the gm-C filter gain (+/- 6dB) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 144 {0x7B, 0x24} //CHF_IRIN Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 145 {0x7C, 0x24} //CHF_QRIN Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 146 {0x7D, 0x24} //CHF_IL Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 147 {0x7E, 0x24} //CHF_QL Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 148 {0x82, 0x24} //CHF_IROUT Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 149 {0x83, 0x24} //CHF_QROUT Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 150 {0x7F, 0x32} //CHF_CC1 Adjust the filter center frequency (+/- 1MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 151 {0x80, 0x1D} //CHF_CCL Adjust the filter center frequency (+/- 1MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 152 {0x81, 0x2D} //CHF_CC2 Adjust the filter center frequency (+/- 1MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 153 };
ram54288 0:dbad57390bd1 154
ram54288 0:dbad57390bd1 155 ==VERSION 6==
ram54288 0:dbad57390bd1 156 overwrites_t const overwrites_direct[] ={
ram54288 0:dbad57390bd1 157 {0x3B, 0x06} //version 06: disable PA calibration
ram54288 0:dbad57390bd1 158 };
ram54288 0:dbad57390bd1 159
ram54288 0:dbad57390bd1 160 overwrites_t const overwrites_indirect[] ={
ram54288 0:dbad57390bd1 161 {0x31, 0x02}, //clear MISO_HIZ_EN (for single SPI master/slave pair) and SPI_PUL_EN (minimize HIB currents)
ram54288 0:dbad57390bd1 162 {0x91, 0xB3}, //VCO_CTRL1 override VCOALC_REF_TX to 3
ram54288 0:dbad57390bd1 163 {0x92, 0x07} //VCO_CTRL2 override VCOALC_REF_RX to 3, keep VCO_BUF_BOOST = 1
ram54288 0:dbad57390bd1 164 {0x8A, 0x71} //PA_TUNING override PA_COILTUNING to 001 (27 Nov 2012, D. Brown, on behalf of S. Eid)
ram54288 0:dbad57390bd1 165 {0x79, 0x2F} //CHF_IBUF Adjust the gm-C filter gain (+/- 6dB) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 166 {0x7A, 0x2F} //CHF_QBUF Adjust the gm-C filter gain (+/- 6dB) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 167 {0x7B, 0x24} //CHF_IRIN Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 168 {0x7C, 0x24} //CHF_QRIN Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 169 {0x7D, 0x24} //CHF_IL Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 170 {0x7E, 0x24} //CHF_QL Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 171 {0x82, 0x24} //CHF_IROUT Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 172 {0x83, 0x24} //CHF_QROUT Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 173 {0x7F, 0x32} //CHF_CC1 Adjust the filter center frequency (+/- 1MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 174 {0x80, 0x1D} //CHF_CCL Adjust the filter center frequency (+/- 1MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 175 {0x81, 0x2D} //CHF_CC2 Adjust the filter center frequency (+/- 1MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 176 {0x64, 0x28} //PA_CAL_DIS=1 Disabled PA calibration
ram54288 0:dbad57390bd1 177 };
ram54288 0:dbad57390bd1 178
ram54288 0:dbad57390bd1 179 ==VERSION 7==
ram54288 0:dbad57390bd1 180 overwrites_t const overwrites_direct[] ={
ram54288 0:dbad57390bd1 181 {0x3B, 0x07} //version 07: updated registers for ED/RSSI
ram54288 0:dbad57390bd1 182 };
ram54288 0:dbad57390bd1 183
ram54288 0:dbad57390bd1 184 overwrites_t const overwrites_indirect[] ={
ram54288 0:dbad57390bd1 185 {0x31, 0x02}, //clear MISO_HIZ_EN (for single SPI master/slave pair) and SPI_PUL_EN (minimize HIB currents)
ram54288 0:dbad57390bd1 186 {0x91, 0xB3}, //VCO_CTRL1 override VCOALC_REF_TX to 3
ram54288 0:dbad57390bd1 187 {0x92, 0x07}, //VCO_CTRL2 override VCOALC_REF_RX to 3, keep VCO_BUF_BOOST = 1
ram54288 0:dbad57390bd1 188 {0x8A, 0x71}, //PA_TUNING override PA_COILTUNING to 001 (27 Nov 2012, D. Brown, on behalf of S. Eid)
ram54288 0:dbad57390bd1 189 {0x79, 0x2F}, //CHF_IBUF Adjust the gm-C filter gain (+/- 6dB) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 190 {0x7A, 0x2F}, //CHF_QBUF Adjust the gm-C filter gain (+/- 6dB) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 191 {0x7B, 0x24}, //CHF_IRIN Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 192 {0x7C, 0x24}, //CHF_QRIN Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 193 {0x7D, 0x24}, //CHF_IL Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 194 {0x7E, 0x24}, //CHF_QL Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 195 {0x82, 0x24}, //CHF_IROUT Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 196 {0x83, 0x24}, //CHF_QROUT Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 197 {0x7F, 0x32}, //CHF_CC1 Adjust the filter center frequency (+/- 1MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 198 {0x80, 0x1D}, //CHF_CCL Adjust the filter center frequency (+/- 1MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 199 {0x81, 0x2D}, //CHF_CC2 Adjust the filter center frequency (+/- 1MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 200 {0x64, 0x28}, //PA_CAL_DIS=1 Disabled PA calibration
ram54288 0:dbad57390bd1 201 {0x52, 0x73}, //AGC_THR1 RSSI tune up
ram54288 0:dbad57390bd1 202 {0x53, 0x2D}, //AGC_THR2 RSSI tune up
ram54288 0:dbad57390bd1 203 {0x66, 0x5F}, //ATT_RSSI1 tune up
ram54288 0:dbad57390bd1 204 {0x67, 0x8F}, //ATT_RSSI2 tune up
ram54288 0:dbad57390bd1 205 {0x68, 0x60}, //RSSI_OFFSET
ram54288 0:dbad57390bd1 206 {0x69, 0x65} //RSSI_SLOPE
ram54288 0:dbad57390bd1 207 };
ram54288 0:dbad57390bd1 208
ram54288 0:dbad57390bd1 209
ram54288 0:dbad57390bd1 210 ==VERSION 8==
ram54288 0:dbad57390bd1 211 overwrites_t const overwrites_direct[] ={
ram54288 0:dbad57390bd1 212 {0x3B, 0x08} //version 08: updated registers for ED/RSSI
ram54288 0:dbad57390bd1 213 };
ram54288 0:dbad57390bd1 214
ram54288 0:dbad57390bd1 215 overwrites_t const overwrites_indirect[] ={
ram54288 0:dbad57390bd1 216 {0x31, 0x02}, //clear MISO_HIZ_EN (for single SPI master/slave pair) and SPI_PUL_EN (minimize HIB currents)
ram54288 0:dbad57390bd1 217 {0x91, 0xB3}, //VCO_CTRL1 override VCOALC_REF_TX to 3
ram54288 0:dbad57390bd1 218 {0x92, 0x07}, //VCO_CTRL2 override VCOALC_REF_RX to 3, keep VCO_BUF_BOOST = 1
ram54288 0:dbad57390bd1 219 {0x8A, 0x71}, //PA_TUNING override PA_COILTUNING to 001 (27 Nov 2012, D. Brown, on behalf of S. Eid)
ram54288 0:dbad57390bd1 220 {0x79, 0x2F}, //CHF_IBUF Adjust the gm-C filter gain (+/- 6dB) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 221 {0x7A, 0x2F}, //CHF_QBUF Adjust the gm-C filter gain (+/- 6dB) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 222 {0x7B, 0x24}, //CHF_IRIN Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 223 {0x7C, 0x24}, //CHF_QRIN Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 224 {0x7D, 0x24}, //CHF_IL Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 225 {0x7E, 0x24}, //CHF_QL Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 226 {0x82, 0x24}, //CHF_IROUT Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 227 {0x83, 0x24}, //CHF_QROUT Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 228 {0x7F, 0x32}, //CHF_CC1 Adjust the filter center frequency (+/- 1MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 229 {0x80, 0x1D}, //CHF_CCL Adjust the filter center frequency (+/- 1MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 230 {0x81, 0x2D}, //CHF_CC2 Adjust the filter center frequency (+/- 1MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 231 {0x64, 0x28}, //PA_CAL_DIS=1 Disabled PA calibration
ram54288 0:dbad57390bd1 232 {0x52, 0x73}, //AGC_THR1 RSSI tune up
ram54288 0:dbad57390bd1 233 {0x53, 0x2D}, //AGC_THR2 RSSI tune up
ram54288 0:dbad57390bd1 234 {0x66, 0x5F}, //ATT_RSSI1 tune up
ram54288 0:dbad57390bd1 235 {0x67, 0x8F}, //ATT_RSSI2 tune up
ram54288 0:dbad57390bd1 236 {0x69, 0x65} //RSSI_SLOPE
ram54288 0:dbad57390bd1 237 {0x68, 0x61}, //RSSI_OFFSET
ram54288 0:dbad57390bd1 238 {0x78, 0x03} //CHF_PMAGAIN
ram54288 0:dbad57390bd1 239 };
ram54288 0:dbad57390bd1 240
ram54288 0:dbad57390bd1 241
ram54288 0:dbad57390bd1 242 ==VERSION 9==
ram54288 0:dbad57390bd1 243 overwrites_t const overwrites_direct[] ={
ram54288 0:dbad57390bd1 244 {0x3B, 0x09} //version 09: updated registers for ED/RSSI and PowerStep
ram54288 0:dbad57390bd1 245 {0x23, 0x17} //PA_PWR new default value
ram54288 0:dbad57390bd1 246 };
ram54288 0:dbad57390bd1 247
ram54288 0:dbad57390bd1 248 overwrites_t const overwrites_indirect[] ={
ram54288 0:dbad57390bd1 249 {0x31, 0x02}, //clear MISO_HIZ_EN (for single SPI master/slave pair) and SPI_PUL_EN (minimize HIB currents)
ram54288 0:dbad57390bd1 250 {0x91, 0xB3}, //VCO_CTRL1 override VCOALC_REF_TX to 3
ram54288 0:dbad57390bd1 251 {0x92, 0x07}, //VCO_CTRL2 override VCOALC_REF_RX to 3, keep VCO_BUF_BOOST = 1
ram54288 0:dbad57390bd1 252 {0x8A, 0x71}, //PA_TUNING override PA_COILTUNING to 001 (27 Nov 2012, D. Brown, on behalf of S. Eid)
ram54288 0:dbad57390bd1 253 {0x79, 0x2F}, //CHF_IBUF Adjust the gm-C filter gain (+/- 6dB) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 254 {0x7A, 0x2F}, //CHF_QBUF Adjust the gm-C filter gain (+/- 6dB) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 255 {0x7B, 0x24}, //CHF_IRIN Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 256 {0x7C, 0x24}, //CHF_QRIN Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 257 {0x7D, 0x24}, //CHF_IL Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 258 {0x7E, 0x24}, //CHF_QL Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 259 {0x7F, 0x32}, //CHF_CC1 Adjust the filter center frequency (+/- 1MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 260 {0x80, 0x1D}, //CHF_CCL Adjust the filter center frequency (+/- 1MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 261 {0x81, 0x2D}, //CHF_CC2 Adjust the filter center frequency (+/- 1MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 262 {0x82, 0x24}, //CHF_IROUT Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 263 {0x83, 0x24}, //CHF_QROUT Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 264 {0x64, 0x28}, //PA_CAL_DIS=1 Disabled PA calibration
ram54288 0:dbad57390bd1 265 {0x52, 0x55}, //AGC_THR1 RSSI tune up
ram54288 0:dbad57390bd1 266 {0x53, 0x2D}, //AGC_THR2 RSSI tune up
ram54288 0:dbad57390bd1 267 {0x66, 0x5F}, //ATT_RSSI1 tune up
ram54288 0:dbad57390bd1 268 {0x67, 0x8F}, //ATT_RSSI2 tune up
ram54288 0:dbad57390bd1 269 {0x68, 0x61}, //RSSI_OFFSET
ram54288 0:dbad57390bd1 270 {0x78, 0x03} //CHF_PMAGAIN
ram54288 0:dbad57390bd1 271 };
ram54288 0:dbad57390bd1 272
ram54288 0:dbad57390bd1 273 ==VERSION A==
ram54288 0:dbad57390bd1 274 overwrites_t const overwrites_direct[] ={
ram54288 0:dbad57390bd1 275 {0x3B, 0x0A} //version 0A: updated registers for CCA
ram54288 0:dbad57390bd1 276 {0x23, 0x17} //PA_PWR new default Power Step is "23"
ram54288 0:dbad57390bd1 277 };
ram54288 0:dbad57390bd1 278
ram54288 0:dbad57390bd1 279 overwrites_t const overwrites_indirect[] ={
ram54288 0:dbad57390bd1 280 {0x31, 0x02}, //clear MISO_HIZ_EN (for single SPI master/slave pair) and SPI_PUL_EN (minimize HIB currents)
ram54288 0:dbad57390bd1 281 {0x91, 0xB3}, //VCO_CTRL1 override VCOALC_REF_TX to 3
ram54288 0:dbad57390bd1 282 {0x92, 0x07}, //VCO_CTRL2 override VCOALC_REF_RX to 3, keep VCO_BUF_BOOST = 1
ram54288 0:dbad57390bd1 283 {0x8A, 0x71}, //PA_TUNING override PA_COILTUNING to 001 (27 Nov 2012, D. Brown, on behalf of S. Eid)
ram54288 0:dbad57390bd1 284 {0x79, 0x2F}, //CHF_IBUF Adjust the gm-C filter gain (+/- 6dB) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 285 {0x7A, 0x2F}, //CHF_QBUF Adjust the gm-C filter gain (+/- 6dB) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 286 {0x7B, 0x24}, //CHF_IRIN Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 287 {0x7C, 0x24}, //CHF_QRIN Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 288 {0x7D, 0x24}, //CHF_IL Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 289 {0x7E, 0x24}, //CHF_QL Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 290 {0x7F, 0x32}, //CHF_CC1 Adjust the filter center frequency (+/- 1MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 291 {0x80, 0x1D}, //CHF_CCL Adjust the filter center frequency (+/- 1MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 292 {0x81, 0x2D}, //CHF_CC2 Adjust the filter center frequency (+/- 1MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 293 {0x82, 0x24}, //CHF_IROUT Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 294 {0x83, 0x24}, //CHF_QROUT Adjust the filter bandwidth (+/- 0.5MHz) (21 Dec, 2012, on behalf of S. Soca)
ram54288 0:dbad57390bd1 295 {0x64, 0x28}, //PA_CAL_DIS=1 Disabled PA calibration
ram54288 0:dbad57390bd1 296 {0x52, 0x55}, //AGC_THR1 RSSI tune up
ram54288 0:dbad57390bd1 297 {0x53, 0x2D}, //AGC_THR2 RSSI tune up
ram54288 0:dbad57390bd1 298 {0x66, 0x5F}, //ATT_RSSI1 tune up
ram54288 0:dbad57390bd1 299 {0x67, 0x8F}, //ATT_RSSI2 tune up
ram54288 0:dbad57390bd1 300 {0x68, 0x61}, //RSSI_OFFSET
ram54288 0:dbad57390bd1 301 {0x78, 0x03} //CHF_PMAGAIN
ram54288 0:dbad57390bd1 302 {0x22, 0x50} //CCA1_THRESH
ram54288 0:dbad57390bd1 303 };
ram54288 0:dbad57390bd1 304
ram54288 0:dbad57390bd1 305 end of deprecated versions */
ram54288 0:dbad57390bd1 306
ram54288 0:dbad57390bd1 307
ram54288 0:dbad57390bd1 308 #endif //OVERWRITES_H_
ram54288 0:dbad57390bd1 309