SPKT

Dependents:   WAV

Committer:
phungductung
Date:
Tue Jun 04 21:51:46 2019 +0000
Revision:
0:e87aa4c49e95
libray

Who changed what in which revision?

UserRevisionLine numberNew contents of line
phungductung 0:e87aa4c49e95 1 /**
phungductung 0:e87aa4c49e95 2 ******************************************************************************
phungductung 0:e87aa4c49e95 3 * @file stm32f7xx_ll_fmc.c
phungductung 0:e87aa4c49e95 4 * @author MCD Application Team
phungductung 0:e87aa4c49e95 5 * @version V1.0.4
phungductung 0:e87aa4c49e95 6 * @date 09-December-2015
phungductung 0:e87aa4c49e95 7 * @brief FMC Low Layer HAL module driver.
phungductung 0:e87aa4c49e95 8 *
phungductung 0:e87aa4c49e95 9 * This file provides firmware functions to manage the following
phungductung 0:e87aa4c49e95 10 * functionalities of the Flexible Memory Controller (FMC) peripheral memories:
phungductung 0:e87aa4c49e95 11 * + Initialization/de-initialization functions
phungductung 0:e87aa4c49e95 12 * + Peripheral Control functions
phungductung 0:e87aa4c49e95 13 * + Peripheral State functions
phungductung 0:e87aa4c49e95 14 *
phungductung 0:e87aa4c49e95 15 @verbatim
phungductung 0:e87aa4c49e95 16 ==============================================================================
phungductung 0:e87aa4c49e95 17 ##### FMC peripheral features #####
phungductung 0:e87aa4c49e95 18 ==============================================================================
phungductung 0:e87aa4c49e95 19 [..] The Flexible memory controller (FMC) includes three memory controllers:
phungductung 0:e87aa4c49e95 20 (+) The NOR/PSRAM memory controller
phungductung 0:e87aa4c49e95 21 (+) The NAND memory controller
phungductung 0:e87aa4c49e95 22 (+) The Synchronous DRAM (SDRAM) controller
phungductung 0:e87aa4c49e95 23
phungductung 0:e87aa4c49e95 24 [..] The FMC functional block makes the interface with synchronous and asynchronous static
phungductung 0:e87aa4c49e95 25 memories, SDRAM memories, and 16-bit PC memory cards. Its main purposes are:
phungductung 0:e87aa4c49e95 26 (+) to translate AHB transactions into the appropriate external device protocol
phungductung 0:e87aa4c49e95 27 (+) to meet the access time requirements of the external memory devices
phungductung 0:e87aa4c49e95 28
phungductung 0:e87aa4c49e95 29 [..] All external memories share the addresses, data and control signals with the controller.
phungductung 0:e87aa4c49e95 30 Each external device is accessed by means of a unique Chip Select. The FMC performs
phungductung 0:e87aa4c49e95 31 only one access at a time to an external device.
phungductung 0:e87aa4c49e95 32 The main features of the FMC controller are the following:
phungductung 0:e87aa4c49e95 33 (+) Interface with static-memory mapped devices including:
phungductung 0:e87aa4c49e95 34 (++) Static random access memory (SRAM)
phungductung 0:e87aa4c49e95 35 (++) Read-only memory (ROM)
phungductung 0:e87aa4c49e95 36 (++) NOR Flash memory/OneNAND Flash memory
phungductung 0:e87aa4c49e95 37 (++) PSRAM (4 memory banks)
phungductung 0:e87aa4c49e95 38 (++) 16-bit PC Card compatible devices
phungductung 0:e87aa4c49e95 39 (++) Two banks of NAND Flash memory with ECC hardware to check up to 8 Kbytes of
phungductung 0:e87aa4c49e95 40 data
phungductung 0:e87aa4c49e95 41 (+) Interface with synchronous DRAM (SDRAM) memories
phungductung 0:e87aa4c49e95 42 (+) Independent Chip Select control for each memory bank
phungductung 0:e87aa4c49e95 43 (+) Independent configuration for each memory bank
phungductung 0:e87aa4c49e95 44
phungductung 0:e87aa4c49e95 45 @endverbatim
phungductung 0:e87aa4c49e95 46 ******************************************************************************
phungductung 0:e87aa4c49e95 47 * @attention
phungductung 0:e87aa4c49e95 48 *
phungductung 0:e87aa4c49e95 49 * <h2><center>&copy; COPYRIGHT(c) 2015 STMicroelectronics</center></h2>
phungductung 0:e87aa4c49e95 50 *
phungductung 0:e87aa4c49e95 51 * Redistribution and use in source and binary forms, with or without modification,
phungductung 0:e87aa4c49e95 52 * are permitted provided that the following conditions are met:
phungductung 0:e87aa4c49e95 53 * 1. Redistributions of source code must retain the above copyright notice,
phungductung 0:e87aa4c49e95 54 * this list of conditions and the following disclaimer.
phungductung 0:e87aa4c49e95 55 * 2. Redistributions in binary form must reproduce the above copyright notice,
phungductung 0:e87aa4c49e95 56 * this list of conditions and the following disclaimer in the documentation
phungductung 0:e87aa4c49e95 57 * and/or other materials provided with the distribution.
phungductung 0:e87aa4c49e95 58 * 3. Neither the name of STMicroelectronics nor the names of its contributors
phungductung 0:e87aa4c49e95 59 * may be used to endorse or promote products derived from this software
phungductung 0:e87aa4c49e95 60 * without specific prior written permission.
phungductung 0:e87aa4c49e95 61 *
phungductung 0:e87aa4c49e95 62 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
phungductung 0:e87aa4c49e95 63 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
phungductung 0:e87aa4c49e95 64 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
phungductung 0:e87aa4c49e95 65 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
phungductung 0:e87aa4c49e95 66 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
phungductung 0:e87aa4c49e95 67 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
phungductung 0:e87aa4c49e95 68 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
phungductung 0:e87aa4c49e95 69 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
phungductung 0:e87aa4c49e95 70 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
phungductung 0:e87aa4c49e95 71 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
phungductung 0:e87aa4c49e95 72 *
phungductung 0:e87aa4c49e95 73 ******************************************************************************
phungductung 0:e87aa4c49e95 74 */
phungductung 0:e87aa4c49e95 75
phungductung 0:e87aa4c49e95 76 /* Includes ------------------------------------------------------------------*/
phungductung 0:e87aa4c49e95 77 #include "stm32f7xx_hal.h"
phungductung 0:e87aa4c49e95 78
phungductung 0:e87aa4c49e95 79 /** @addtogroup STM32F7xx_HAL_Driver
phungductung 0:e87aa4c49e95 80 * @{
phungductung 0:e87aa4c49e95 81 */
phungductung 0:e87aa4c49e95 82
phungductung 0:e87aa4c49e95 83 /** @defgroup FMC_LL FMC Low Layer
phungductung 0:e87aa4c49e95 84 * @brief FMC driver modules
phungductung 0:e87aa4c49e95 85 * @{
phungductung 0:e87aa4c49e95 86 */
phungductung 0:e87aa4c49e95 87
phungductung 0:e87aa4c49e95 88 #if defined (HAL_SRAM_MODULE_ENABLED) || defined(HAL_NOR_MODULE_ENABLED) || defined(HAL_NAND_MODULE_ENABLED) || defined(HAL_SDRAM_MODULE_ENABLED)
phungductung 0:e87aa4c49e95 89
phungductung 0:e87aa4c49e95 90 /* Private typedef -----------------------------------------------------------*/
phungductung 0:e87aa4c49e95 91 /* Private define ------------------------------------------------------------*/
phungductung 0:e87aa4c49e95 92 /* Private macro -------------------------------------------------------------*/
phungductung 0:e87aa4c49e95 93 /* Private variables ---------------------------------------------------------*/
phungductung 0:e87aa4c49e95 94 /* Private function prototypes -----------------------------------------------*/
phungductung 0:e87aa4c49e95 95 /* Exported functions --------------------------------------------------------*/
phungductung 0:e87aa4c49e95 96
phungductung 0:e87aa4c49e95 97 /** @defgroup FMC_LL_Exported_Functions FMC Low Layer Exported Functions
phungductung 0:e87aa4c49e95 98 * @{
phungductung 0:e87aa4c49e95 99 */
phungductung 0:e87aa4c49e95 100
phungductung 0:e87aa4c49e95 101 /** @defgroup FMC_LL_Exported_Functions_NORSRAM FMC Low Layer NOR SRAM Exported Functions
phungductung 0:e87aa4c49e95 102 * @brief NORSRAM Controller functions
phungductung 0:e87aa4c49e95 103 *
phungductung 0:e87aa4c49e95 104 @verbatim
phungductung 0:e87aa4c49e95 105 ==============================================================================
phungductung 0:e87aa4c49e95 106 ##### How to use NORSRAM device driver #####
phungductung 0:e87aa4c49e95 107 ==============================================================================
phungductung 0:e87aa4c49e95 108
phungductung 0:e87aa4c49e95 109 [..]
phungductung 0:e87aa4c49e95 110 This driver contains a set of APIs to interface with the FMC NORSRAM banks in order
phungductung 0:e87aa4c49e95 111 to run the NORSRAM external devices.
phungductung 0:e87aa4c49e95 112
phungductung 0:e87aa4c49e95 113 (+) FMC NORSRAM bank reset using the function FMC_NORSRAM_DeInit()
phungductung 0:e87aa4c49e95 114 (+) FMC NORSRAM bank control configuration using the function FMC_NORSRAM_Init()
phungductung 0:e87aa4c49e95 115 (+) FMC NORSRAM bank timing configuration using the function FMC_NORSRAM_Timing_Init()
phungductung 0:e87aa4c49e95 116 (+) FMC NORSRAM bank extended timing configuration using the function
phungductung 0:e87aa4c49e95 117 FMC_NORSRAM_Extended_Timing_Init()
phungductung 0:e87aa4c49e95 118 (+) FMC NORSRAM bank enable/disable write operation using the functions
phungductung 0:e87aa4c49e95 119 FMC_NORSRAM_WriteOperation_Enable()/FMC_NORSRAM_WriteOperation_Disable()
phungductung 0:e87aa4c49e95 120
phungductung 0:e87aa4c49e95 121
phungductung 0:e87aa4c49e95 122 @endverbatim
phungductung 0:e87aa4c49e95 123 * @{
phungductung 0:e87aa4c49e95 124 */
phungductung 0:e87aa4c49e95 125
phungductung 0:e87aa4c49e95 126 /** @defgroup FMC_LL_NORSRAM_Exported_Functions_Group1 Initialization and de-initialization functions
phungductung 0:e87aa4c49e95 127 * @brief Initialization and Configuration functions
phungductung 0:e87aa4c49e95 128 *
phungductung 0:e87aa4c49e95 129 @verbatim
phungductung 0:e87aa4c49e95 130 ==============================================================================
phungductung 0:e87aa4c49e95 131 ##### Initialization and de_initialization functions #####
phungductung 0:e87aa4c49e95 132 ==============================================================================
phungductung 0:e87aa4c49e95 133 [..]
phungductung 0:e87aa4c49e95 134 This section provides functions allowing to:
phungductung 0:e87aa4c49e95 135 (+) Initialize and configure the FMC NORSRAM interface
phungductung 0:e87aa4c49e95 136 (+) De-initialize the FMC NORSRAM interface
phungductung 0:e87aa4c49e95 137 (+) Configure the FMC clock and associated GPIOs
phungductung 0:e87aa4c49e95 138
phungductung 0:e87aa4c49e95 139 @endverbatim
phungductung 0:e87aa4c49e95 140 * @{
phungductung 0:e87aa4c49e95 141 */
phungductung 0:e87aa4c49e95 142
phungductung 0:e87aa4c49e95 143 /**
phungductung 0:e87aa4c49e95 144 * @brief Initialize the FMC_NORSRAM device according to the specified
phungductung 0:e87aa4c49e95 145 * control parameters in the FMC_NORSRAM_InitTypeDef
phungductung 0:e87aa4c49e95 146 * @param Device: Pointer to NORSRAM device instance
phungductung 0:e87aa4c49e95 147 * @param Init: Pointer to NORSRAM Initialization structure
phungductung 0:e87aa4c49e95 148 * @retval HAL status
phungductung 0:e87aa4c49e95 149 */
phungductung 0:e87aa4c49e95 150 HAL_StatusTypeDef FMC_NORSRAM_Init(FMC_NORSRAM_TypeDef *Device, FMC_NORSRAM_InitTypeDef* Init)
phungductung 0:e87aa4c49e95 151 {
phungductung 0:e87aa4c49e95 152 uint32_t tmpr = 0;
phungductung 0:e87aa4c49e95 153
phungductung 0:e87aa4c49e95 154 /* Check the parameters */
phungductung 0:e87aa4c49e95 155 assert_param(IS_FMC_NORSRAM_DEVICE(Device));
phungductung 0:e87aa4c49e95 156 assert_param(IS_FMC_NORSRAM_BANK(Init->NSBank));
phungductung 0:e87aa4c49e95 157 assert_param(IS_FMC_MUX(Init->DataAddressMux));
phungductung 0:e87aa4c49e95 158 assert_param(IS_FMC_MEMORY(Init->MemoryType));
phungductung 0:e87aa4c49e95 159 assert_param(IS_FMC_NORSRAM_MEMORY_WIDTH(Init->MemoryDataWidth));
phungductung 0:e87aa4c49e95 160 assert_param(IS_FMC_BURSTMODE(Init->BurstAccessMode));
phungductung 0:e87aa4c49e95 161 assert_param(IS_FMC_WAIT_POLARITY(Init->WaitSignalPolarity));
phungductung 0:e87aa4c49e95 162 assert_param(IS_FMC_WAIT_SIGNAL_ACTIVE(Init->WaitSignalActive));
phungductung 0:e87aa4c49e95 163 assert_param(IS_FMC_WRITE_OPERATION(Init->WriteOperation));
phungductung 0:e87aa4c49e95 164 assert_param(IS_FMC_WAITE_SIGNAL(Init->WaitSignal));
phungductung 0:e87aa4c49e95 165 assert_param(IS_FMC_EXTENDED_MODE(Init->ExtendedMode));
phungductung 0:e87aa4c49e95 166 assert_param(IS_FMC_ASYNWAIT(Init->AsynchronousWait));
phungductung 0:e87aa4c49e95 167 assert_param(IS_FMC_WRITE_BURST(Init->WriteBurst));
phungductung 0:e87aa4c49e95 168 assert_param(IS_FMC_CONTINOUS_CLOCK(Init->ContinuousClock));
phungductung 0:e87aa4c49e95 169 assert_param(IS_FMC_WRITE_FIFO(Init->WriteFifo));
phungductung 0:e87aa4c49e95 170 assert_param(IS_FMC_PAGESIZE(Init->PageSize));
phungductung 0:e87aa4c49e95 171
phungductung 0:e87aa4c49e95 172 /* Get the BTCR register value */
phungductung 0:e87aa4c49e95 173 tmpr = Device->BTCR[Init->NSBank];
phungductung 0:e87aa4c49e95 174
phungductung 0:e87aa4c49e95 175 /* Clear MBKEN, MUXEN, MTYP, MWID, FACCEN, BURSTEN, WAITPOL, WAITCFG, WREN,
phungductung 0:e87aa4c49e95 176 WAITEN, EXTMOD, ASYNCWAIT, CBURSTRW and CCLKEN bits */
phungductung 0:e87aa4c49e95 177 tmpr &= ((uint32_t)~(FMC_BCR1_MBKEN | FMC_BCR1_MUXEN | FMC_BCR1_MTYP | \
phungductung 0:e87aa4c49e95 178 FMC_BCR1_MWID | FMC_BCR1_FACCEN | FMC_BCR1_BURSTEN | \
phungductung 0:e87aa4c49e95 179 FMC_BCR1_WAITPOL | FMC_BCR1_CPSIZE | FMC_BCR1_WAITCFG | \
phungductung 0:e87aa4c49e95 180 FMC_BCR1_WREN | FMC_BCR1_WAITEN | FMC_BCR1_EXTMOD | \
phungductung 0:e87aa4c49e95 181 FMC_BCR1_ASYNCWAIT | FMC_BCR1_CBURSTRW | FMC_BCR1_CCLKEN | FMC_BCR1_WFDIS));
phungductung 0:e87aa4c49e95 182
phungductung 0:e87aa4c49e95 183 /* Set NORSRAM device control parameters */
phungductung 0:e87aa4c49e95 184 tmpr |= (uint32_t)(Init->DataAddressMux |\
phungductung 0:e87aa4c49e95 185 Init->MemoryType |\
phungductung 0:e87aa4c49e95 186 Init->MemoryDataWidth |\
phungductung 0:e87aa4c49e95 187 Init->BurstAccessMode |\
phungductung 0:e87aa4c49e95 188 Init->WaitSignalPolarity |\
phungductung 0:e87aa4c49e95 189 Init->WaitSignalActive |\
phungductung 0:e87aa4c49e95 190 Init->WriteOperation |\
phungductung 0:e87aa4c49e95 191 Init->WaitSignal |\
phungductung 0:e87aa4c49e95 192 Init->ExtendedMode |\
phungductung 0:e87aa4c49e95 193 Init->AsynchronousWait |\
phungductung 0:e87aa4c49e95 194 Init->WriteBurst |\
phungductung 0:e87aa4c49e95 195 Init->ContinuousClock |\
phungductung 0:e87aa4c49e95 196 Init->PageSize |\
phungductung 0:e87aa4c49e95 197 Init->WriteFifo);
phungductung 0:e87aa4c49e95 198
phungductung 0:e87aa4c49e95 199 if(Init->MemoryType == FMC_MEMORY_TYPE_NOR)
phungductung 0:e87aa4c49e95 200 {
phungductung 0:e87aa4c49e95 201 tmpr |= (uint32_t)FMC_NORSRAM_FLASH_ACCESS_ENABLE;
phungductung 0:e87aa4c49e95 202 }
phungductung 0:e87aa4c49e95 203
phungductung 0:e87aa4c49e95 204 Device->BTCR[Init->NSBank] = tmpr;
phungductung 0:e87aa4c49e95 205
phungductung 0:e87aa4c49e95 206 /* Configure synchronous mode when Continuous clock is enabled for bank2..4 */
phungductung 0:e87aa4c49e95 207 if((Init->ContinuousClock == FMC_CONTINUOUS_CLOCK_SYNC_ASYNC) && (Init->NSBank != FMC_NORSRAM_BANK1))
phungductung 0:e87aa4c49e95 208 {
phungductung 0:e87aa4c49e95 209 Init->BurstAccessMode = FMC_BURST_ACCESS_MODE_ENABLE;
phungductung 0:e87aa4c49e95 210 Device->BTCR[FMC_NORSRAM_BANK1] |= (uint32_t)(Init->BurstAccessMode |\
phungductung 0:e87aa4c49e95 211 Init->ContinuousClock);
phungductung 0:e87aa4c49e95 212 }
phungductung 0:e87aa4c49e95 213 if(Init->NSBank != FMC_NORSRAM_BANK1)
phungductung 0:e87aa4c49e95 214 {
phungductung 0:e87aa4c49e95 215 Device->BTCR[FMC_NORSRAM_BANK1] |= (uint32_t)(Init->WriteFifo);
phungductung 0:e87aa4c49e95 216 }
phungductung 0:e87aa4c49e95 217
phungductung 0:e87aa4c49e95 218 return HAL_OK;
phungductung 0:e87aa4c49e95 219 }
phungductung 0:e87aa4c49e95 220
phungductung 0:e87aa4c49e95 221
phungductung 0:e87aa4c49e95 222 /**
phungductung 0:e87aa4c49e95 223 * @brief DeInitialize the FMC_NORSRAM peripheral
phungductung 0:e87aa4c49e95 224 * @param Device: Pointer to NORSRAM device instance
phungductung 0:e87aa4c49e95 225 * @param ExDevice: Pointer to NORSRAM extended mode device instance
phungductung 0:e87aa4c49e95 226 * @param Bank: NORSRAM bank number
phungductung 0:e87aa4c49e95 227 * @retval HAL status
phungductung 0:e87aa4c49e95 228 */
phungductung 0:e87aa4c49e95 229 HAL_StatusTypeDef FMC_NORSRAM_DeInit(FMC_NORSRAM_TypeDef *Device, FMC_NORSRAM_EXTENDED_TypeDef *ExDevice, uint32_t Bank)
phungductung 0:e87aa4c49e95 230 {
phungductung 0:e87aa4c49e95 231 /* Check the parameters */
phungductung 0:e87aa4c49e95 232 assert_param(IS_FMC_NORSRAM_DEVICE(Device));
phungductung 0:e87aa4c49e95 233 assert_param(IS_FMC_NORSRAM_EXTENDED_DEVICE(ExDevice));
phungductung 0:e87aa4c49e95 234 assert_param(IS_FMC_NORSRAM_BANK(Bank));
phungductung 0:e87aa4c49e95 235
phungductung 0:e87aa4c49e95 236 /* Disable the FMC_NORSRAM device */
phungductung 0:e87aa4c49e95 237 __FMC_NORSRAM_DISABLE(Device, Bank);
phungductung 0:e87aa4c49e95 238
phungductung 0:e87aa4c49e95 239 /* De-initialize the FMC_NORSRAM device */
phungductung 0:e87aa4c49e95 240 /* FMC_NORSRAM_BANK1 */
phungductung 0:e87aa4c49e95 241 if(Bank == FMC_NORSRAM_BANK1)
phungductung 0:e87aa4c49e95 242 {
phungductung 0:e87aa4c49e95 243 Device->BTCR[Bank] = 0x000030DB;
phungductung 0:e87aa4c49e95 244 }
phungductung 0:e87aa4c49e95 245 /* FMC_NORSRAM_BANK2, FMC_NORSRAM_BANK3 or FMC_NORSRAM_BANK4 */
phungductung 0:e87aa4c49e95 246 else
phungductung 0:e87aa4c49e95 247 {
phungductung 0:e87aa4c49e95 248 Device->BTCR[Bank] = 0x000030D2;
phungductung 0:e87aa4c49e95 249 }
phungductung 0:e87aa4c49e95 250
phungductung 0:e87aa4c49e95 251 Device->BTCR[Bank + 1] = 0x0FFFFFFF;
phungductung 0:e87aa4c49e95 252 ExDevice->BWTR[Bank] = 0x0FFFFFFF;
phungductung 0:e87aa4c49e95 253
phungductung 0:e87aa4c49e95 254 return HAL_OK;
phungductung 0:e87aa4c49e95 255 }
phungductung 0:e87aa4c49e95 256
phungductung 0:e87aa4c49e95 257
phungductung 0:e87aa4c49e95 258 /**
phungductung 0:e87aa4c49e95 259 * @brief Initialize the FMC_NORSRAM Timing according to the specified
phungductung 0:e87aa4c49e95 260 * parameters in the FMC_NORSRAM_TimingTypeDef
phungductung 0:e87aa4c49e95 261 * @param Device: Pointer to NORSRAM device instance
phungductung 0:e87aa4c49e95 262 * @param Timing: Pointer to NORSRAM Timing structure
phungductung 0:e87aa4c49e95 263 * @param Bank: NORSRAM bank number
phungductung 0:e87aa4c49e95 264 * @retval HAL status
phungductung 0:e87aa4c49e95 265 */
phungductung 0:e87aa4c49e95 266 HAL_StatusTypeDef FMC_NORSRAM_Timing_Init(FMC_NORSRAM_TypeDef *Device, FMC_NORSRAM_TimingTypeDef *Timing, uint32_t Bank)
phungductung 0:e87aa4c49e95 267 {
phungductung 0:e87aa4c49e95 268 uint32_t tmpr = 0;
phungductung 0:e87aa4c49e95 269
phungductung 0:e87aa4c49e95 270 /* Check the parameters */
phungductung 0:e87aa4c49e95 271 assert_param(IS_FMC_NORSRAM_DEVICE(Device));
phungductung 0:e87aa4c49e95 272 assert_param(IS_FMC_ADDRESS_SETUP_TIME(Timing->AddressSetupTime));
phungductung 0:e87aa4c49e95 273 assert_param(IS_FMC_ADDRESS_HOLD_TIME(Timing->AddressHoldTime));
phungductung 0:e87aa4c49e95 274 assert_param(IS_FMC_DATASETUP_TIME(Timing->DataSetupTime));
phungductung 0:e87aa4c49e95 275 assert_param(IS_FMC_TURNAROUND_TIME(Timing->BusTurnAroundDuration));
phungductung 0:e87aa4c49e95 276 assert_param(IS_FMC_CLK_DIV(Timing->CLKDivision));
phungductung 0:e87aa4c49e95 277 assert_param(IS_FMC_DATA_LATENCY(Timing->DataLatency));
phungductung 0:e87aa4c49e95 278 assert_param(IS_FMC_ACCESS_MODE(Timing->AccessMode));
phungductung 0:e87aa4c49e95 279 assert_param(IS_FMC_NORSRAM_BANK(Bank));
phungductung 0:e87aa4c49e95 280
phungductung 0:e87aa4c49e95 281 /* Get the BTCR register value */
phungductung 0:e87aa4c49e95 282 tmpr = Device->BTCR[Bank + 1];
phungductung 0:e87aa4c49e95 283
phungductung 0:e87aa4c49e95 284 /* Clear ADDSET, ADDHLD, DATAST, BUSTURN, CLKDIV, DATLAT and ACCMOD bits */
phungductung 0:e87aa4c49e95 285 tmpr &= ((uint32_t)~(FMC_BTR1_ADDSET | FMC_BTR1_ADDHLD | FMC_BTR1_DATAST | \
phungductung 0:e87aa4c49e95 286 FMC_BTR1_BUSTURN | FMC_BTR1_CLKDIV | FMC_BTR1_DATLAT | \
phungductung 0:e87aa4c49e95 287 FMC_BTR1_ACCMOD));
phungductung 0:e87aa4c49e95 288
phungductung 0:e87aa4c49e95 289 /* Set FMC_NORSRAM device timing parameters */
phungductung 0:e87aa4c49e95 290 tmpr |= (uint32_t)(Timing->AddressSetupTime |\
phungductung 0:e87aa4c49e95 291 ((Timing->AddressHoldTime) << 4) |\
phungductung 0:e87aa4c49e95 292 ((Timing->DataSetupTime) << 8) |\
phungductung 0:e87aa4c49e95 293 ((Timing->BusTurnAroundDuration) << 16) |\
phungductung 0:e87aa4c49e95 294 (((Timing->CLKDivision)-1) << 20) |\
phungductung 0:e87aa4c49e95 295 (((Timing->DataLatency)-2) << 24) |\
phungductung 0:e87aa4c49e95 296 (Timing->AccessMode)
phungductung 0:e87aa4c49e95 297 );
phungductung 0:e87aa4c49e95 298
phungductung 0:e87aa4c49e95 299 Device->BTCR[Bank + 1] = tmpr;
phungductung 0:e87aa4c49e95 300
phungductung 0:e87aa4c49e95 301 /* Configure Clock division value (in NORSRAM bank 1) when continuous clock is enabled */
phungductung 0:e87aa4c49e95 302 if(HAL_IS_BIT_SET(Device->BTCR[FMC_NORSRAM_BANK1], FMC_BCR1_CCLKEN))
phungductung 0:e87aa4c49e95 303 {
phungductung 0:e87aa4c49e95 304 tmpr = (uint32_t)(Device->BTCR[FMC_NORSRAM_BANK1 + 1] & ~(((uint32_t)0x0F) << 20));
phungductung 0:e87aa4c49e95 305 tmpr |= (uint32_t)(((Timing->CLKDivision)-1) << 20);
phungductung 0:e87aa4c49e95 306 Device->BTCR[FMC_NORSRAM_BANK1 + 1] = tmpr;
phungductung 0:e87aa4c49e95 307 }
phungductung 0:e87aa4c49e95 308
phungductung 0:e87aa4c49e95 309 return HAL_OK;
phungductung 0:e87aa4c49e95 310 }
phungductung 0:e87aa4c49e95 311
phungductung 0:e87aa4c49e95 312 /**
phungductung 0:e87aa4c49e95 313 * @brief Initialize the FMC_NORSRAM Extended mode Timing according to the specified
phungductung 0:e87aa4c49e95 314 * parameters in the FMC_NORSRAM_TimingTypeDef
phungductung 0:e87aa4c49e95 315 * @param Device: Pointer to NORSRAM device instance
phungductung 0:e87aa4c49e95 316 * @param Timing: Pointer to NORSRAM Timing structure
phungductung 0:e87aa4c49e95 317 * @param Bank: NORSRAM bank number
phungductung 0:e87aa4c49e95 318 * @retval HAL status
phungductung 0:e87aa4c49e95 319 */
phungductung 0:e87aa4c49e95 320 HAL_StatusTypeDef FMC_NORSRAM_Extended_Timing_Init(FMC_NORSRAM_EXTENDED_TypeDef *Device, FMC_NORSRAM_TimingTypeDef *Timing, uint32_t Bank, uint32_t ExtendedMode)
phungductung 0:e87aa4c49e95 321 {
phungductung 0:e87aa4c49e95 322 uint32_t tmpr = 0;
phungductung 0:e87aa4c49e95 323
phungductung 0:e87aa4c49e95 324 /* Check the parameters */
phungductung 0:e87aa4c49e95 325 assert_param(IS_FMC_EXTENDED_MODE(ExtendedMode));
phungductung 0:e87aa4c49e95 326
phungductung 0:e87aa4c49e95 327 /* Set NORSRAM device timing register for write configuration, if extended mode is used */
phungductung 0:e87aa4c49e95 328 if(ExtendedMode == FMC_EXTENDED_MODE_ENABLE)
phungductung 0:e87aa4c49e95 329 {
phungductung 0:e87aa4c49e95 330 /* Check the parameters */
phungductung 0:e87aa4c49e95 331 assert_param(IS_FMC_NORSRAM_EXTENDED_DEVICE(Device));
phungductung 0:e87aa4c49e95 332 assert_param(IS_FMC_ADDRESS_SETUP_TIME(Timing->AddressSetupTime));
phungductung 0:e87aa4c49e95 333 assert_param(IS_FMC_ADDRESS_HOLD_TIME(Timing->AddressHoldTime));
phungductung 0:e87aa4c49e95 334 assert_param(IS_FMC_DATASETUP_TIME(Timing->DataSetupTime));
phungductung 0:e87aa4c49e95 335 assert_param(IS_FMC_TURNAROUND_TIME(Timing->BusTurnAroundDuration));
phungductung 0:e87aa4c49e95 336 assert_param(IS_FMC_CLK_DIV(Timing->CLKDivision));
phungductung 0:e87aa4c49e95 337 assert_param(IS_FMC_DATA_LATENCY(Timing->DataLatency));
phungductung 0:e87aa4c49e95 338 assert_param(IS_FMC_ACCESS_MODE(Timing->AccessMode));
phungductung 0:e87aa4c49e95 339 assert_param(IS_FMC_NORSRAM_BANK(Bank));
phungductung 0:e87aa4c49e95 340
phungductung 0:e87aa4c49e95 341 /* Get the BWTR register value */
phungductung 0:e87aa4c49e95 342 tmpr = Device->BWTR[Bank];
phungductung 0:e87aa4c49e95 343
phungductung 0:e87aa4c49e95 344 /* Clear ADDSET, ADDHLD, DATAST, BUSTURN, CLKDIV, DATLAT and ACCMOD bits */
phungductung 0:e87aa4c49e95 345 tmpr &= ((uint32_t)~(FMC_BWTR1_ADDSET | FMC_BWTR1_ADDHLD | FMC_BWTR1_DATAST | \
phungductung 0:e87aa4c49e95 346 FMC_BWTR1_BUSTURN | FMC_BWTR1_ACCMOD));
phungductung 0:e87aa4c49e95 347
phungductung 0:e87aa4c49e95 348 tmpr |= (uint32_t)(Timing->AddressSetupTime |\
phungductung 0:e87aa4c49e95 349 ((Timing->AddressHoldTime) << 4) |\
phungductung 0:e87aa4c49e95 350 ((Timing->DataSetupTime) << 8) |\
phungductung 0:e87aa4c49e95 351 ((Timing->BusTurnAroundDuration) << 16) |\
phungductung 0:e87aa4c49e95 352 (Timing->AccessMode));
phungductung 0:e87aa4c49e95 353
phungductung 0:e87aa4c49e95 354 Device->BWTR[Bank] = tmpr;
phungductung 0:e87aa4c49e95 355 }
phungductung 0:e87aa4c49e95 356 else
phungductung 0:e87aa4c49e95 357 {
phungductung 0:e87aa4c49e95 358 Device->BWTR[Bank] = 0x0FFFFFFF;
phungductung 0:e87aa4c49e95 359 }
phungductung 0:e87aa4c49e95 360
phungductung 0:e87aa4c49e95 361 return HAL_OK;
phungductung 0:e87aa4c49e95 362 }
phungductung 0:e87aa4c49e95 363 /**
phungductung 0:e87aa4c49e95 364 * @}
phungductung 0:e87aa4c49e95 365 */
phungductung 0:e87aa4c49e95 366
phungductung 0:e87aa4c49e95 367 /** @addtogroup FMC_LL_NORSRAM_Private_Functions_Group2
phungductung 0:e87aa4c49e95 368 * @brief management functions
phungductung 0:e87aa4c49e95 369 *
phungductung 0:e87aa4c49e95 370 @verbatim
phungductung 0:e87aa4c49e95 371 ==============================================================================
phungductung 0:e87aa4c49e95 372 ##### FMC_NORSRAM Control functions #####
phungductung 0:e87aa4c49e95 373 ==============================================================================
phungductung 0:e87aa4c49e95 374 [..]
phungductung 0:e87aa4c49e95 375 This subsection provides a set of functions allowing to control dynamically
phungductung 0:e87aa4c49e95 376 the FMC NORSRAM interface.
phungductung 0:e87aa4c49e95 377
phungductung 0:e87aa4c49e95 378 @endverbatim
phungductung 0:e87aa4c49e95 379 * @{
phungductung 0:e87aa4c49e95 380 */
phungductung 0:e87aa4c49e95 381
phungductung 0:e87aa4c49e95 382 /**
phungductung 0:e87aa4c49e95 383 * @brief Enables dynamically FMC_NORSRAM write operation.
phungductung 0:e87aa4c49e95 384 * @param Device: Pointer to NORSRAM device instance
phungductung 0:e87aa4c49e95 385 * @param Bank: NORSRAM bank number
phungductung 0:e87aa4c49e95 386 * @retval HAL status
phungductung 0:e87aa4c49e95 387 */
phungductung 0:e87aa4c49e95 388 HAL_StatusTypeDef FMC_NORSRAM_WriteOperation_Enable(FMC_NORSRAM_TypeDef *Device, uint32_t Bank)
phungductung 0:e87aa4c49e95 389 {
phungductung 0:e87aa4c49e95 390 /* Check the parameters */
phungductung 0:e87aa4c49e95 391 assert_param(IS_FMC_NORSRAM_DEVICE(Device));
phungductung 0:e87aa4c49e95 392 assert_param(IS_FMC_NORSRAM_BANK(Bank));
phungductung 0:e87aa4c49e95 393
phungductung 0:e87aa4c49e95 394 /* Enable write operation */
phungductung 0:e87aa4c49e95 395 Device->BTCR[Bank] |= FMC_WRITE_OPERATION_ENABLE;
phungductung 0:e87aa4c49e95 396
phungductung 0:e87aa4c49e95 397 return HAL_OK;
phungductung 0:e87aa4c49e95 398 }
phungductung 0:e87aa4c49e95 399
phungductung 0:e87aa4c49e95 400 /**
phungductung 0:e87aa4c49e95 401 * @brief Disables dynamically FMC_NORSRAM write operation.
phungductung 0:e87aa4c49e95 402 * @param Device: Pointer to NORSRAM device instance
phungductung 0:e87aa4c49e95 403 * @param Bank: NORSRAM bank number
phungductung 0:e87aa4c49e95 404 * @retval HAL status
phungductung 0:e87aa4c49e95 405 */
phungductung 0:e87aa4c49e95 406 HAL_StatusTypeDef FMC_NORSRAM_WriteOperation_Disable(FMC_NORSRAM_TypeDef *Device, uint32_t Bank)
phungductung 0:e87aa4c49e95 407 {
phungductung 0:e87aa4c49e95 408 /* Check the parameters */
phungductung 0:e87aa4c49e95 409 assert_param(IS_FMC_NORSRAM_DEVICE(Device));
phungductung 0:e87aa4c49e95 410 assert_param(IS_FMC_NORSRAM_BANK(Bank));
phungductung 0:e87aa4c49e95 411
phungductung 0:e87aa4c49e95 412 /* Disable write operation */
phungductung 0:e87aa4c49e95 413 Device->BTCR[Bank] &= ~FMC_WRITE_OPERATION_ENABLE;
phungductung 0:e87aa4c49e95 414
phungductung 0:e87aa4c49e95 415 return HAL_OK;
phungductung 0:e87aa4c49e95 416 }
phungductung 0:e87aa4c49e95 417
phungductung 0:e87aa4c49e95 418 /**
phungductung 0:e87aa4c49e95 419 * @}
phungductung 0:e87aa4c49e95 420 */
phungductung 0:e87aa4c49e95 421
phungductung 0:e87aa4c49e95 422 /**
phungductung 0:e87aa4c49e95 423 * @}
phungductung 0:e87aa4c49e95 424 */
phungductung 0:e87aa4c49e95 425
phungductung 0:e87aa4c49e95 426 /** @defgroup FMC_LL_Exported_Functions_NAND FMC Low Layer NAND Exported Functions
phungductung 0:e87aa4c49e95 427 * @brief NAND Controller functions
phungductung 0:e87aa4c49e95 428 *
phungductung 0:e87aa4c49e95 429 @verbatim
phungductung 0:e87aa4c49e95 430 ==============================================================================
phungductung 0:e87aa4c49e95 431 ##### How to use NAND device driver #####
phungductung 0:e87aa4c49e95 432 ==============================================================================
phungductung 0:e87aa4c49e95 433 [..]
phungductung 0:e87aa4c49e95 434 This driver contains a set of APIs to interface with the FMC NAND banks in order
phungductung 0:e87aa4c49e95 435 to run the NAND external devices.
phungductung 0:e87aa4c49e95 436
phungductung 0:e87aa4c49e95 437 (+) FMC NAND bank reset using the function FMC_NAND_DeInit()
phungductung 0:e87aa4c49e95 438 (+) FMC NAND bank control configuration using the function FMC_NAND_Init()
phungductung 0:e87aa4c49e95 439 (+) FMC NAND bank common space timing configuration using the function
phungductung 0:e87aa4c49e95 440 FMC_NAND_CommonSpace_Timing_Init()
phungductung 0:e87aa4c49e95 441 (+) FMC NAND bank attribute space timing configuration using the function
phungductung 0:e87aa4c49e95 442 FMC_NAND_AttributeSpace_Timing_Init()
phungductung 0:e87aa4c49e95 443 (+) FMC NAND bank enable/disable ECC correction feature using the functions
phungductung 0:e87aa4c49e95 444 FMC_NAND_ECC_Enable()/FMC_NAND_ECC_Disable()
phungductung 0:e87aa4c49e95 445 (+) FMC NAND bank get ECC correction code using the function FMC_NAND_GetECC()
phungductung 0:e87aa4c49e95 446
phungductung 0:e87aa4c49e95 447 @endverbatim
phungductung 0:e87aa4c49e95 448 * @{
phungductung 0:e87aa4c49e95 449 */
phungductung 0:e87aa4c49e95 450
phungductung 0:e87aa4c49e95 451 /** @defgroup FMC_LL_NAND_Exported_Functions_Group1 Initialization and de-initialization functions
phungductung 0:e87aa4c49e95 452 * @brief Initialization and Configuration functions
phungductung 0:e87aa4c49e95 453 *
phungductung 0:e87aa4c49e95 454 @verbatim
phungductung 0:e87aa4c49e95 455 ==============================================================================
phungductung 0:e87aa4c49e95 456 ##### Initialization and de_initialization functions #####
phungductung 0:e87aa4c49e95 457 ==============================================================================
phungductung 0:e87aa4c49e95 458 [..]
phungductung 0:e87aa4c49e95 459 This section provides functions allowing to:
phungductung 0:e87aa4c49e95 460 (+) Initialize and configure the FMC NAND interface
phungductung 0:e87aa4c49e95 461 (+) De-initialize the FMC NAND interface
phungductung 0:e87aa4c49e95 462 (+) Configure the FMC clock and associated GPIOs
phungductung 0:e87aa4c49e95 463
phungductung 0:e87aa4c49e95 464 @endverbatim
phungductung 0:e87aa4c49e95 465 * @{
phungductung 0:e87aa4c49e95 466 */
phungductung 0:e87aa4c49e95 467
phungductung 0:e87aa4c49e95 468 /**
phungductung 0:e87aa4c49e95 469 * @brief Initializes the FMC_NAND device according to the specified
phungductung 0:e87aa4c49e95 470 * control parameters in the FMC_NAND_HandleTypeDef
phungductung 0:e87aa4c49e95 471 * @param Device: Pointer to NAND device instance
phungductung 0:e87aa4c49e95 472 * @param Init: Pointer to NAND Initialization structure
phungductung 0:e87aa4c49e95 473 * @retval HAL status
phungductung 0:e87aa4c49e95 474 */
phungductung 0:e87aa4c49e95 475 HAL_StatusTypeDef FMC_NAND_Init(FMC_NAND_TypeDef *Device, FMC_NAND_InitTypeDef *Init)
phungductung 0:e87aa4c49e95 476 {
phungductung 0:e87aa4c49e95 477 uint32_t tmpr = 0;
phungductung 0:e87aa4c49e95 478
phungductung 0:e87aa4c49e95 479 /* Check the parameters */
phungductung 0:e87aa4c49e95 480 assert_param(IS_FMC_NAND_DEVICE(Device));
phungductung 0:e87aa4c49e95 481 assert_param(IS_FMC_NAND_BANK(Init->NandBank));
phungductung 0:e87aa4c49e95 482 assert_param(IS_FMC_WAIT_FEATURE(Init->Waitfeature));
phungductung 0:e87aa4c49e95 483 assert_param(IS_FMC_NAND_MEMORY_WIDTH(Init->MemoryDataWidth));
phungductung 0:e87aa4c49e95 484 assert_param(IS_FMC_ECC_STATE(Init->EccComputation));
phungductung 0:e87aa4c49e95 485 assert_param(IS_FMC_ECCPAGE_SIZE(Init->ECCPageSize));
phungductung 0:e87aa4c49e95 486 assert_param(IS_FMC_TCLR_TIME(Init->TCLRSetupTime));
phungductung 0:e87aa4c49e95 487 assert_param(IS_FMC_TAR_TIME(Init->TARSetupTime));
phungductung 0:e87aa4c49e95 488
phungductung 0:e87aa4c49e95 489 /* Get the NAND bank 3 register value */
phungductung 0:e87aa4c49e95 490 tmpr = Device->PCR;
phungductung 0:e87aa4c49e95 491
phungductung 0:e87aa4c49e95 492 /* Clear PWAITEN, PBKEN, PTYP, PWID, ECCEN, TCLR, TAR and ECCPS bits */
phungductung 0:e87aa4c49e95 493 tmpr &= ((uint32_t)~(FMC_PCR_PWAITEN | FMC_PCR_PBKEN | FMC_PCR_PTYP | \
phungductung 0:e87aa4c49e95 494 FMC_PCR_PWID | FMC_PCR_ECCEN | FMC_PCR_TCLR | \
phungductung 0:e87aa4c49e95 495 FMC_PCR_TAR | FMC_PCR_ECCPS));
phungductung 0:e87aa4c49e95 496 /* Set NAND device control parameters */
phungductung 0:e87aa4c49e95 497 tmpr |= (uint32_t)(Init->Waitfeature |\
phungductung 0:e87aa4c49e95 498 FMC_PCR_MEMORY_TYPE_NAND |\
phungductung 0:e87aa4c49e95 499 Init->MemoryDataWidth |\
phungductung 0:e87aa4c49e95 500 Init->EccComputation |\
phungductung 0:e87aa4c49e95 501 Init->ECCPageSize |\
phungductung 0:e87aa4c49e95 502 ((Init->TCLRSetupTime) << 9) |\
phungductung 0:e87aa4c49e95 503 ((Init->TARSetupTime) << 13));
phungductung 0:e87aa4c49e95 504
phungductung 0:e87aa4c49e95 505 /* NAND bank 3 registers configuration */
phungductung 0:e87aa4c49e95 506 Device->PCR = tmpr;
phungductung 0:e87aa4c49e95 507
phungductung 0:e87aa4c49e95 508 return HAL_OK;
phungductung 0:e87aa4c49e95 509
phungductung 0:e87aa4c49e95 510 }
phungductung 0:e87aa4c49e95 511
phungductung 0:e87aa4c49e95 512 /**
phungductung 0:e87aa4c49e95 513 * @brief Initializes the FMC_NAND Common space Timing according to the specified
phungductung 0:e87aa4c49e95 514 * parameters in the FMC_NAND_PCC_TimingTypeDef
phungductung 0:e87aa4c49e95 515 * @param Device: Pointer to NAND device instance
phungductung 0:e87aa4c49e95 516 * @param Timing: Pointer to NAND timing structure
phungductung 0:e87aa4c49e95 517 * @param Bank: NAND bank number
phungductung 0:e87aa4c49e95 518 * @retval HAL status
phungductung 0:e87aa4c49e95 519 */
phungductung 0:e87aa4c49e95 520 HAL_StatusTypeDef FMC_NAND_CommonSpace_Timing_Init(FMC_NAND_TypeDef *Device, FMC_NAND_PCC_TimingTypeDef *Timing, uint32_t Bank)
phungductung 0:e87aa4c49e95 521 {
phungductung 0:e87aa4c49e95 522 uint32_t tmpr = 0;
phungductung 0:e87aa4c49e95 523
phungductung 0:e87aa4c49e95 524 /* Check the parameters */
phungductung 0:e87aa4c49e95 525 assert_param(IS_FMC_NAND_DEVICE(Device));
phungductung 0:e87aa4c49e95 526 assert_param(IS_FMC_SETUP_TIME(Timing->SetupTime));
phungductung 0:e87aa4c49e95 527 assert_param(IS_FMC_WAIT_TIME(Timing->WaitSetupTime));
phungductung 0:e87aa4c49e95 528 assert_param(IS_FMC_HOLD_TIME(Timing->HoldSetupTime));
phungductung 0:e87aa4c49e95 529 assert_param(IS_FMC_HIZ_TIME(Timing->HiZSetupTime));
phungductung 0:e87aa4c49e95 530 assert_param(IS_FMC_NAND_BANK(Bank));
phungductung 0:e87aa4c49e95 531
phungductung 0:e87aa4c49e95 532 /* Get the NAND bank 3 register value */
phungductung 0:e87aa4c49e95 533 tmpr = Device->PMEM;
phungductung 0:e87aa4c49e95 534
phungductung 0:e87aa4c49e95 535 /* Clear MEMSETx, MEMWAITx, MEMHOLDx and MEMHIZx bits */
phungductung 0:e87aa4c49e95 536 tmpr &= ((uint32_t)~(FMC_PMEM_MEMSET3 | FMC_PMEM_MEMWAIT3 | FMC_PMEM_MEMHOLD3 | \
phungductung 0:e87aa4c49e95 537 FMC_PMEM_MEMHIZ3));
phungductung 0:e87aa4c49e95 538 /* Set FMC_NAND device timing parameters */
phungductung 0:e87aa4c49e95 539 tmpr |= (uint32_t)(Timing->SetupTime |\
phungductung 0:e87aa4c49e95 540 ((Timing->WaitSetupTime) << 8) |\
phungductung 0:e87aa4c49e95 541 ((Timing->HoldSetupTime) << 16) |\
phungductung 0:e87aa4c49e95 542 ((Timing->HiZSetupTime) << 24)
phungductung 0:e87aa4c49e95 543 );
phungductung 0:e87aa4c49e95 544
phungductung 0:e87aa4c49e95 545 /* NAND bank 3 registers configuration */
phungductung 0:e87aa4c49e95 546 Device->PMEM = tmpr;
phungductung 0:e87aa4c49e95 547
phungductung 0:e87aa4c49e95 548 return HAL_OK;
phungductung 0:e87aa4c49e95 549 }
phungductung 0:e87aa4c49e95 550
phungductung 0:e87aa4c49e95 551 /**
phungductung 0:e87aa4c49e95 552 * @brief Initializes the FMC_NAND Attribute space Timing according to the specified
phungductung 0:e87aa4c49e95 553 * parameters in the FMC_NAND_PCC_TimingTypeDef
phungductung 0:e87aa4c49e95 554 * @param Device: Pointer to NAND device instance
phungductung 0:e87aa4c49e95 555 * @param Timing: Pointer to NAND timing structure
phungductung 0:e87aa4c49e95 556 * @param Bank: NAND bank number
phungductung 0:e87aa4c49e95 557 * @retval HAL status
phungductung 0:e87aa4c49e95 558 */
phungductung 0:e87aa4c49e95 559 HAL_StatusTypeDef FMC_NAND_AttributeSpace_Timing_Init(FMC_NAND_TypeDef *Device, FMC_NAND_PCC_TimingTypeDef *Timing, uint32_t Bank)
phungductung 0:e87aa4c49e95 560 {
phungductung 0:e87aa4c49e95 561 uint32_t tmpr = 0;
phungductung 0:e87aa4c49e95 562
phungductung 0:e87aa4c49e95 563 /* Check the parameters */
phungductung 0:e87aa4c49e95 564 assert_param(IS_FMC_NAND_DEVICE(Device));
phungductung 0:e87aa4c49e95 565 assert_param(IS_FMC_SETUP_TIME(Timing->SetupTime));
phungductung 0:e87aa4c49e95 566 assert_param(IS_FMC_WAIT_TIME(Timing->WaitSetupTime));
phungductung 0:e87aa4c49e95 567 assert_param(IS_FMC_HOLD_TIME(Timing->HoldSetupTime));
phungductung 0:e87aa4c49e95 568 assert_param(IS_FMC_HIZ_TIME(Timing->HiZSetupTime));
phungductung 0:e87aa4c49e95 569 assert_param(IS_FMC_NAND_BANK(Bank));
phungductung 0:e87aa4c49e95 570
phungductung 0:e87aa4c49e95 571 /* Get the NAND bank 3 register value */
phungductung 0:e87aa4c49e95 572 tmpr = Device->PATT;
phungductung 0:e87aa4c49e95 573
phungductung 0:e87aa4c49e95 574 /* Clear ATTSETx, ATTWAITx, ATTHOLDx and ATTHIZx bits */
phungductung 0:e87aa4c49e95 575 tmpr &= ((uint32_t)~(FMC_PATT_ATTSET3 | FMC_PATT_ATTWAIT3 | FMC_PATT_ATTHOLD3 | \
phungductung 0:e87aa4c49e95 576 FMC_PATT_ATTHIZ3));
phungductung 0:e87aa4c49e95 577 /* Set FMC_NAND device timing parameters */
phungductung 0:e87aa4c49e95 578 tmpr |= (uint32_t)(Timing->SetupTime |\
phungductung 0:e87aa4c49e95 579 ((Timing->WaitSetupTime) << 8) |\
phungductung 0:e87aa4c49e95 580 ((Timing->HoldSetupTime) << 16) |\
phungductung 0:e87aa4c49e95 581 ((Timing->HiZSetupTime) << 24));
phungductung 0:e87aa4c49e95 582
phungductung 0:e87aa4c49e95 583 /* NAND bank 3 registers configuration */
phungductung 0:e87aa4c49e95 584 Device->PATT = tmpr;
phungductung 0:e87aa4c49e95 585
phungductung 0:e87aa4c49e95 586 return HAL_OK;
phungductung 0:e87aa4c49e95 587 }
phungductung 0:e87aa4c49e95 588
phungductung 0:e87aa4c49e95 589 /**
phungductung 0:e87aa4c49e95 590 * @brief DeInitializes the FMC_NAND device
phungductung 0:e87aa4c49e95 591 * @param Device: Pointer to NAND device instance
phungductung 0:e87aa4c49e95 592 * @param Bank: NAND bank number
phungductung 0:e87aa4c49e95 593 * @retval HAL status
phungductung 0:e87aa4c49e95 594 */
phungductung 0:e87aa4c49e95 595 HAL_StatusTypeDef FMC_NAND_DeInit(FMC_NAND_TypeDef *Device, uint32_t Bank)
phungductung 0:e87aa4c49e95 596 {
phungductung 0:e87aa4c49e95 597 /* Check the parameters */
phungductung 0:e87aa4c49e95 598 assert_param(IS_FMC_NAND_DEVICE(Device));
phungductung 0:e87aa4c49e95 599 assert_param(IS_FMC_NAND_BANK(Bank));
phungductung 0:e87aa4c49e95 600
phungductung 0:e87aa4c49e95 601 /* Disable the NAND Bank */
phungductung 0:e87aa4c49e95 602 __FMC_NAND_DISABLE(Device);
phungductung 0:e87aa4c49e95 603
phungductung 0:e87aa4c49e95 604 /* Set the FMC_NAND_BANK3 registers to their reset values */
phungductung 0:e87aa4c49e95 605 Device->PCR = 0x00000018;
phungductung 0:e87aa4c49e95 606 Device->SR = 0x00000040;
phungductung 0:e87aa4c49e95 607 Device->PMEM = 0xFCFCFCFC;
phungductung 0:e87aa4c49e95 608 Device->PATT = 0xFCFCFCFC;
phungductung 0:e87aa4c49e95 609
phungductung 0:e87aa4c49e95 610 return HAL_OK;
phungductung 0:e87aa4c49e95 611 }
phungductung 0:e87aa4c49e95 612
phungductung 0:e87aa4c49e95 613 /**
phungductung 0:e87aa4c49e95 614 * @}
phungductung 0:e87aa4c49e95 615 */
phungductung 0:e87aa4c49e95 616
phungductung 0:e87aa4c49e95 617 /** @defgroup HAL_FMC_NAND_Group3 Control functions
phungductung 0:e87aa4c49e95 618 * @brief management functions
phungductung 0:e87aa4c49e95 619 *
phungductung 0:e87aa4c49e95 620 @verbatim
phungductung 0:e87aa4c49e95 621 ==============================================================================
phungductung 0:e87aa4c49e95 622 ##### FMC_NAND Control functions #####
phungductung 0:e87aa4c49e95 623 ==============================================================================
phungductung 0:e87aa4c49e95 624 [..]
phungductung 0:e87aa4c49e95 625 This subsection provides a set of functions allowing to control dynamically
phungductung 0:e87aa4c49e95 626 the FMC NAND interface.
phungductung 0:e87aa4c49e95 627
phungductung 0:e87aa4c49e95 628 @endverbatim
phungductung 0:e87aa4c49e95 629 * @{
phungductung 0:e87aa4c49e95 630 */
phungductung 0:e87aa4c49e95 631
phungductung 0:e87aa4c49e95 632
phungductung 0:e87aa4c49e95 633 /**
phungductung 0:e87aa4c49e95 634 * @brief Enables dynamically FMC_NAND ECC feature.
phungductung 0:e87aa4c49e95 635 * @param Device: Pointer to NAND device instance
phungductung 0:e87aa4c49e95 636 * @param Bank: NAND bank number
phungductung 0:e87aa4c49e95 637 * @retval HAL status
phungductung 0:e87aa4c49e95 638 */
phungductung 0:e87aa4c49e95 639 HAL_StatusTypeDef FMC_NAND_ECC_Enable(FMC_NAND_TypeDef *Device, uint32_t Bank)
phungductung 0:e87aa4c49e95 640 {
phungductung 0:e87aa4c49e95 641 /* Check the parameters */
phungductung 0:e87aa4c49e95 642 assert_param(IS_FMC_NAND_DEVICE(Device));
phungductung 0:e87aa4c49e95 643 assert_param(IS_FMC_NAND_BANK(Bank));
phungductung 0:e87aa4c49e95 644
phungductung 0:e87aa4c49e95 645 /* Enable ECC feature */
phungductung 0:e87aa4c49e95 646 Device->PCR |= FMC_PCR_ECCEN;
phungductung 0:e87aa4c49e95 647
phungductung 0:e87aa4c49e95 648 return HAL_OK;
phungductung 0:e87aa4c49e95 649 }
phungductung 0:e87aa4c49e95 650
phungductung 0:e87aa4c49e95 651
phungductung 0:e87aa4c49e95 652 /**
phungductung 0:e87aa4c49e95 653 * @brief Disables dynamically FMC_NAND ECC feature.
phungductung 0:e87aa4c49e95 654 * @param Device: Pointer to NAND device instance
phungductung 0:e87aa4c49e95 655 * @param Bank: NAND bank number
phungductung 0:e87aa4c49e95 656 * @retval HAL status
phungductung 0:e87aa4c49e95 657 */
phungductung 0:e87aa4c49e95 658 HAL_StatusTypeDef FMC_NAND_ECC_Disable(FMC_NAND_TypeDef *Device, uint32_t Bank)
phungductung 0:e87aa4c49e95 659 {
phungductung 0:e87aa4c49e95 660 /* Check the parameters */
phungductung 0:e87aa4c49e95 661 assert_param(IS_FMC_NAND_DEVICE(Device));
phungductung 0:e87aa4c49e95 662 assert_param(IS_FMC_NAND_BANK(Bank));
phungductung 0:e87aa4c49e95 663
phungductung 0:e87aa4c49e95 664 /* Disable ECC feature */
phungductung 0:e87aa4c49e95 665 Device->PCR &= ~FMC_PCR_ECCEN;
phungductung 0:e87aa4c49e95 666
phungductung 0:e87aa4c49e95 667 return HAL_OK;
phungductung 0:e87aa4c49e95 668 }
phungductung 0:e87aa4c49e95 669
phungductung 0:e87aa4c49e95 670 /**
phungductung 0:e87aa4c49e95 671 * @brief Disables dynamically FMC_NAND ECC feature.
phungductung 0:e87aa4c49e95 672 * @param Device: Pointer to NAND device instance
phungductung 0:e87aa4c49e95 673 * @param ECCval: Pointer to ECC value
phungductung 0:e87aa4c49e95 674 * @param Bank: NAND bank number
phungductung 0:e87aa4c49e95 675 * @param Timeout: Timeout wait value
phungductung 0:e87aa4c49e95 676 * @retval HAL status
phungductung 0:e87aa4c49e95 677 */
phungductung 0:e87aa4c49e95 678 HAL_StatusTypeDef FMC_NAND_GetECC(FMC_NAND_TypeDef *Device, uint32_t *ECCval, uint32_t Bank, uint32_t Timeout)
phungductung 0:e87aa4c49e95 679 {
phungductung 0:e87aa4c49e95 680 uint32_t tickstart = 0;
phungductung 0:e87aa4c49e95 681
phungductung 0:e87aa4c49e95 682 /* Check the parameters */
phungductung 0:e87aa4c49e95 683 assert_param(IS_FMC_NAND_DEVICE(Device));
phungductung 0:e87aa4c49e95 684 assert_param(IS_FMC_NAND_BANK(Bank));
phungductung 0:e87aa4c49e95 685
phungductung 0:e87aa4c49e95 686 /* Get tick */
phungductung 0:e87aa4c49e95 687 tickstart = HAL_GetTick();
phungductung 0:e87aa4c49e95 688
phungductung 0:e87aa4c49e95 689 /* Wait until FIFO is empty */
phungductung 0:e87aa4c49e95 690 while(__FMC_NAND_GET_FLAG(Device, Bank, FMC_FLAG_FEMPT) == RESET)
phungductung 0:e87aa4c49e95 691 {
phungductung 0:e87aa4c49e95 692 /* Check for the Timeout */
phungductung 0:e87aa4c49e95 693 if(Timeout != HAL_MAX_DELAY)
phungductung 0:e87aa4c49e95 694 {
phungductung 0:e87aa4c49e95 695 if((Timeout == 0)||((HAL_GetTick() - tickstart ) > Timeout))
phungductung 0:e87aa4c49e95 696 {
phungductung 0:e87aa4c49e95 697 return HAL_TIMEOUT;
phungductung 0:e87aa4c49e95 698 }
phungductung 0:e87aa4c49e95 699 }
phungductung 0:e87aa4c49e95 700 }
phungductung 0:e87aa4c49e95 701
phungductung 0:e87aa4c49e95 702 /* Get the ECCR register value */
phungductung 0:e87aa4c49e95 703 *ECCval = (uint32_t)Device->ECCR;
phungductung 0:e87aa4c49e95 704
phungductung 0:e87aa4c49e95 705 return HAL_OK;
phungductung 0:e87aa4c49e95 706 }
phungductung 0:e87aa4c49e95 707
phungductung 0:e87aa4c49e95 708 /**
phungductung 0:e87aa4c49e95 709 * @}
phungductung 0:e87aa4c49e95 710 */
phungductung 0:e87aa4c49e95 711
phungductung 0:e87aa4c49e95 712 /**
phungductung 0:e87aa4c49e95 713 * @}
phungductung 0:e87aa4c49e95 714 */
phungductung 0:e87aa4c49e95 715
phungductung 0:e87aa4c49e95 716 /** @defgroup FMC_LL_SDRAM
phungductung 0:e87aa4c49e95 717 * @brief SDRAM Controller functions
phungductung 0:e87aa4c49e95 718 *
phungductung 0:e87aa4c49e95 719 @verbatim
phungductung 0:e87aa4c49e95 720 ==============================================================================
phungductung 0:e87aa4c49e95 721 ##### How to use SDRAM device driver #####
phungductung 0:e87aa4c49e95 722 ==============================================================================
phungductung 0:e87aa4c49e95 723 [..]
phungductung 0:e87aa4c49e95 724 This driver contains a set of APIs to interface with the FMC SDRAM banks in order
phungductung 0:e87aa4c49e95 725 to run the SDRAM external devices.
phungductung 0:e87aa4c49e95 726
phungductung 0:e87aa4c49e95 727 (+) FMC SDRAM bank reset using the function FMC_SDRAM_DeInit()
phungductung 0:e87aa4c49e95 728 (+) FMC SDRAM bank control configuration using the function FMC_SDRAM_Init()
phungductung 0:e87aa4c49e95 729 (+) FMC SDRAM bank timing configuration using the function FMC_SDRAM_Timing_Init()
phungductung 0:e87aa4c49e95 730 (+) FMC SDRAM bank enable/disable write operation using the functions
phungductung 0:e87aa4c49e95 731 FMC_SDRAM_WriteOperation_Enable()/FMC_SDRAM_WriteOperation_Disable()
phungductung 0:e87aa4c49e95 732 (+) FMC SDRAM bank send command using the function FMC_SDRAM_SendCommand()
phungductung 0:e87aa4c49e95 733
phungductung 0:e87aa4c49e95 734 @endverbatim
phungductung 0:e87aa4c49e95 735 * @{
phungductung 0:e87aa4c49e95 736 */
phungductung 0:e87aa4c49e95 737
phungductung 0:e87aa4c49e95 738 /** @addtogroup FMC_LL_SDRAM_Private_Functions_Group1
phungductung 0:e87aa4c49e95 739 * @brief Initialization and Configuration functions
phungductung 0:e87aa4c49e95 740 *
phungductung 0:e87aa4c49e95 741 @verbatim
phungductung 0:e87aa4c49e95 742 ==============================================================================
phungductung 0:e87aa4c49e95 743 ##### Initialization and de_initialization functions #####
phungductung 0:e87aa4c49e95 744 ==============================================================================
phungductung 0:e87aa4c49e95 745 [..]
phungductung 0:e87aa4c49e95 746 This section provides functions allowing to:
phungductung 0:e87aa4c49e95 747 (+) Initialize and configure the FMC SDRAM interface
phungductung 0:e87aa4c49e95 748 (+) De-initialize the FMC SDRAM interface
phungductung 0:e87aa4c49e95 749 (+) Configure the FMC clock and associated GPIOs
phungductung 0:e87aa4c49e95 750
phungductung 0:e87aa4c49e95 751 @endverbatim
phungductung 0:e87aa4c49e95 752 * @{
phungductung 0:e87aa4c49e95 753 */
phungductung 0:e87aa4c49e95 754
phungductung 0:e87aa4c49e95 755 /**
phungductung 0:e87aa4c49e95 756 * @brief Initializes the FMC_SDRAM device according to the specified
phungductung 0:e87aa4c49e95 757 * control parameters in the FMC_SDRAM_InitTypeDef
phungductung 0:e87aa4c49e95 758 * @param Device: Pointer to SDRAM device instance
phungductung 0:e87aa4c49e95 759 * @param Init: Pointer to SDRAM Initialization structure
phungductung 0:e87aa4c49e95 760 * @retval HAL status
phungductung 0:e87aa4c49e95 761 */
phungductung 0:e87aa4c49e95 762 HAL_StatusTypeDef FMC_SDRAM_Init(FMC_SDRAM_TypeDef *Device, FMC_SDRAM_InitTypeDef *Init)
phungductung 0:e87aa4c49e95 763 {
phungductung 0:e87aa4c49e95 764 uint32_t tmpr1 = 0;
phungductung 0:e87aa4c49e95 765 uint32_t tmpr2 = 0;
phungductung 0:e87aa4c49e95 766
phungductung 0:e87aa4c49e95 767 /* Check the parameters */
phungductung 0:e87aa4c49e95 768 assert_param(IS_FMC_SDRAM_DEVICE(Device));
phungductung 0:e87aa4c49e95 769 assert_param(IS_FMC_SDRAM_BANK(Init->SDBank));
phungductung 0:e87aa4c49e95 770 assert_param(IS_FMC_COLUMNBITS_NUMBER(Init->ColumnBitsNumber));
phungductung 0:e87aa4c49e95 771 assert_param(IS_FMC_ROWBITS_NUMBER(Init->RowBitsNumber));
phungductung 0:e87aa4c49e95 772 assert_param(IS_FMC_SDMEMORY_WIDTH(Init->MemoryDataWidth));
phungductung 0:e87aa4c49e95 773 assert_param(IS_FMC_INTERNALBANK_NUMBER(Init->InternalBankNumber));
phungductung 0:e87aa4c49e95 774 assert_param(IS_FMC_CAS_LATENCY(Init->CASLatency));
phungductung 0:e87aa4c49e95 775 assert_param(IS_FMC_WRITE_PROTECTION(Init->WriteProtection));
phungductung 0:e87aa4c49e95 776 assert_param(IS_FMC_SDCLOCK_PERIOD(Init->SDClockPeriod));
phungductung 0:e87aa4c49e95 777 assert_param(IS_FMC_READ_BURST(Init->ReadBurst));
phungductung 0:e87aa4c49e95 778 assert_param(IS_FMC_READPIPE_DELAY(Init->ReadPipeDelay));
phungductung 0:e87aa4c49e95 779
phungductung 0:e87aa4c49e95 780 /* Set SDRAM bank configuration parameters */
phungductung 0:e87aa4c49e95 781 if (Init->SDBank != FMC_SDRAM_BANK2)
phungductung 0:e87aa4c49e95 782 {
phungductung 0:e87aa4c49e95 783 tmpr1 = Device->SDCR[FMC_SDRAM_BANK1];
phungductung 0:e87aa4c49e95 784
phungductung 0:e87aa4c49e95 785 /* Clear NC, NR, MWID, NB, CAS, WP, SDCLK, RBURST, and RPIPE bits */
phungductung 0:e87aa4c49e95 786 tmpr1 &= ((uint32_t)~(FMC_SDCR1_NC | FMC_SDCR1_NR | FMC_SDCR1_MWID | \
phungductung 0:e87aa4c49e95 787 FMC_SDCR1_NB | FMC_SDCR1_CAS | FMC_SDCR1_WP | \
phungductung 0:e87aa4c49e95 788 FMC_SDCR1_SDCLK | FMC_SDCR1_RBURST | FMC_SDCR1_RPIPE));
phungductung 0:e87aa4c49e95 789
phungductung 0:e87aa4c49e95 790 tmpr1 |= (uint32_t)(Init->ColumnBitsNumber |\
phungductung 0:e87aa4c49e95 791 Init->RowBitsNumber |\
phungductung 0:e87aa4c49e95 792 Init->MemoryDataWidth |\
phungductung 0:e87aa4c49e95 793 Init->InternalBankNumber |\
phungductung 0:e87aa4c49e95 794 Init->CASLatency |\
phungductung 0:e87aa4c49e95 795 Init->WriteProtection |\
phungductung 0:e87aa4c49e95 796 Init->SDClockPeriod |\
phungductung 0:e87aa4c49e95 797 Init->ReadBurst |\
phungductung 0:e87aa4c49e95 798 Init->ReadPipeDelay
phungductung 0:e87aa4c49e95 799 );
phungductung 0:e87aa4c49e95 800 Device->SDCR[FMC_SDRAM_BANK1] = tmpr1;
phungductung 0:e87aa4c49e95 801 }
phungductung 0:e87aa4c49e95 802 else /* FMC_Bank2_SDRAM */
phungductung 0:e87aa4c49e95 803 {
phungductung 0:e87aa4c49e95 804 tmpr1 = Device->SDCR[FMC_SDRAM_BANK1];
phungductung 0:e87aa4c49e95 805
phungductung 0:e87aa4c49e95 806 /* Clear NC, NR, MWID, NB, CAS, WP, SDCLK, RBURST, and RPIPE bits */
phungductung 0:e87aa4c49e95 807 tmpr1 &= ((uint32_t)~(FMC_SDCR1_NC | FMC_SDCR1_NR | FMC_SDCR1_MWID | \
phungductung 0:e87aa4c49e95 808 FMC_SDCR1_NB | FMC_SDCR1_CAS | FMC_SDCR1_WP | \
phungductung 0:e87aa4c49e95 809 FMC_SDCR1_SDCLK | FMC_SDCR1_RBURST | FMC_SDCR1_RPIPE));
phungductung 0:e87aa4c49e95 810
phungductung 0:e87aa4c49e95 811 tmpr1 |= (uint32_t)(Init->SDClockPeriod |\
phungductung 0:e87aa4c49e95 812 Init->ReadBurst |\
phungductung 0:e87aa4c49e95 813 Init->ReadPipeDelay);
phungductung 0:e87aa4c49e95 814
phungductung 0:e87aa4c49e95 815 tmpr2 = Device->SDCR[FMC_SDRAM_BANK2];
phungductung 0:e87aa4c49e95 816
phungductung 0:e87aa4c49e95 817 /* Clear NC, NR, MWID, NB, CAS, WP, SDCLK, RBURST, and RPIPE bits */
phungductung 0:e87aa4c49e95 818 tmpr2 &= ((uint32_t)~(FMC_SDCR1_NC | FMC_SDCR1_NR | FMC_SDCR1_MWID | \
phungductung 0:e87aa4c49e95 819 FMC_SDCR1_NB | FMC_SDCR1_CAS | FMC_SDCR1_WP | \
phungductung 0:e87aa4c49e95 820 FMC_SDCR1_SDCLK | FMC_SDCR1_RBURST | FMC_SDCR1_RPIPE));
phungductung 0:e87aa4c49e95 821
phungductung 0:e87aa4c49e95 822 tmpr2 |= (uint32_t)(Init->ColumnBitsNumber |\
phungductung 0:e87aa4c49e95 823 Init->RowBitsNumber |\
phungductung 0:e87aa4c49e95 824 Init->MemoryDataWidth |\
phungductung 0:e87aa4c49e95 825 Init->InternalBankNumber |\
phungductung 0:e87aa4c49e95 826 Init->CASLatency |\
phungductung 0:e87aa4c49e95 827 Init->WriteProtection);
phungductung 0:e87aa4c49e95 828
phungductung 0:e87aa4c49e95 829 Device->SDCR[FMC_SDRAM_BANK1] = tmpr1;
phungductung 0:e87aa4c49e95 830 Device->SDCR[FMC_SDRAM_BANK2] = tmpr2;
phungductung 0:e87aa4c49e95 831 }
phungductung 0:e87aa4c49e95 832
phungductung 0:e87aa4c49e95 833 return HAL_OK;
phungductung 0:e87aa4c49e95 834 }
phungductung 0:e87aa4c49e95 835
phungductung 0:e87aa4c49e95 836 /**
phungductung 0:e87aa4c49e95 837 * @brief Initializes the FMC_SDRAM device timing according to the specified
phungductung 0:e87aa4c49e95 838 * parameters in the FMC_SDRAM_TimingTypeDef
phungductung 0:e87aa4c49e95 839 * @param Device: Pointer to SDRAM device instance
phungductung 0:e87aa4c49e95 840 * @param Timing: Pointer to SDRAM Timing structure
phungductung 0:e87aa4c49e95 841 * @param Bank: SDRAM bank number
phungductung 0:e87aa4c49e95 842 * @retval HAL status
phungductung 0:e87aa4c49e95 843 */
phungductung 0:e87aa4c49e95 844 HAL_StatusTypeDef FMC_SDRAM_Timing_Init(FMC_SDRAM_TypeDef *Device, FMC_SDRAM_TimingTypeDef *Timing, uint32_t Bank)
phungductung 0:e87aa4c49e95 845 {
phungductung 0:e87aa4c49e95 846 uint32_t tmpr1 = 0;
phungductung 0:e87aa4c49e95 847 uint32_t tmpr2 = 0;
phungductung 0:e87aa4c49e95 848
phungductung 0:e87aa4c49e95 849 /* Check the parameters */
phungductung 0:e87aa4c49e95 850 assert_param(IS_FMC_SDRAM_DEVICE(Device));
phungductung 0:e87aa4c49e95 851 assert_param(IS_FMC_LOADTOACTIVE_DELAY(Timing->LoadToActiveDelay));
phungductung 0:e87aa4c49e95 852 assert_param(IS_FMC_EXITSELFREFRESH_DELAY(Timing->ExitSelfRefreshDelay));
phungductung 0:e87aa4c49e95 853 assert_param(IS_FMC_SELFREFRESH_TIME(Timing->SelfRefreshTime));
phungductung 0:e87aa4c49e95 854 assert_param(IS_FMC_ROWCYCLE_DELAY(Timing->RowCycleDelay));
phungductung 0:e87aa4c49e95 855 assert_param(IS_FMC_WRITE_RECOVERY_TIME(Timing->WriteRecoveryTime));
phungductung 0:e87aa4c49e95 856 assert_param(IS_FMC_RP_DELAY(Timing->RPDelay));
phungductung 0:e87aa4c49e95 857 assert_param(IS_FMC_RCD_DELAY(Timing->RCDDelay));
phungductung 0:e87aa4c49e95 858 assert_param(IS_FMC_SDRAM_BANK(Bank));
phungductung 0:e87aa4c49e95 859
phungductung 0:e87aa4c49e95 860 /* Set SDRAM device timing parameters */
phungductung 0:e87aa4c49e95 861 if (Bank != FMC_SDRAM_BANK2)
phungductung 0:e87aa4c49e95 862 {
phungductung 0:e87aa4c49e95 863 tmpr1 = Device->SDTR[FMC_SDRAM_BANK1];
phungductung 0:e87aa4c49e95 864
phungductung 0:e87aa4c49e95 865 /* Clear TMRD, TXSR, TRAS, TRC, TWR, TRP and TRCD bits */
phungductung 0:e87aa4c49e95 866 tmpr1 &= ((uint32_t)~(FMC_SDTR1_TMRD | FMC_SDTR1_TXSR | FMC_SDTR1_TRAS | \
phungductung 0:e87aa4c49e95 867 FMC_SDTR1_TRC | FMC_SDTR1_TWR | FMC_SDTR1_TRP | \
phungductung 0:e87aa4c49e95 868 FMC_SDTR1_TRCD));
phungductung 0:e87aa4c49e95 869
phungductung 0:e87aa4c49e95 870 tmpr1 |= (uint32_t)(((Timing->LoadToActiveDelay)-1) |\
phungductung 0:e87aa4c49e95 871 (((Timing->ExitSelfRefreshDelay)-1) << 4) |\
phungductung 0:e87aa4c49e95 872 (((Timing->SelfRefreshTime)-1) << 8) |\
phungductung 0:e87aa4c49e95 873 (((Timing->RowCycleDelay)-1) << 12) |\
phungductung 0:e87aa4c49e95 874 (((Timing->WriteRecoveryTime)-1) <<16) |\
phungductung 0:e87aa4c49e95 875 (((Timing->RPDelay)-1) << 20) |\
phungductung 0:e87aa4c49e95 876 (((Timing->RCDDelay)-1) << 24));
phungductung 0:e87aa4c49e95 877 Device->SDTR[FMC_SDRAM_BANK1] = tmpr1;
phungductung 0:e87aa4c49e95 878 }
phungductung 0:e87aa4c49e95 879 else /* FMC_Bank2_SDRAM */
phungductung 0:e87aa4c49e95 880 {
phungductung 0:e87aa4c49e95 881 tmpr1 = Device->SDTR[FMC_SDRAM_BANK2];
phungductung 0:e87aa4c49e95 882
phungductung 0:e87aa4c49e95 883 /* Clear TMRD, TXSR, TRAS, TRC, TWR, TRP and TRCD bits */
phungductung 0:e87aa4c49e95 884 tmpr1 &= ((uint32_t)~(FMC_SDTR1_TMRD | FMC_SDTR1_TXSR | FMC_SDTR1_TRAS | \
phungductung 0:e87aa4c49e95 885 FMC_SDTR1_TRC | FMC_SDTR1_TWR | FMC_SDTR1_TRP | \
phungductung 0:e87aa4c49e95 886 FMC_SDTR1_TRCD));
phungductung 0:e87aa4c49e95 887
phungductung 0:e87aa4c49e95 888 tmpr1 |= (uint32_t)(((Timing->LoadToActiveDelay)-1) |\
phungductung 0:e87aa4c49e95 889 (((Timing->ExitSelfRefreshDelay)-1) << 4) |\
phungductung 0:e87aa4c49e95 890 (((Timing->SelfRefreshTime)-1) << 8) |\
phungductung 0:e87aa4c49e95 891 (((Timing->WriteRecoveryTime)-1) <<16) |\
phungductung 0:e87aa4c49e95 892 (((Timing->RCDDelay)-1) << 24));
phungductung 0:e87aa4c49e95 893
phungductung 0:e87aa4c49e95 894 tmpr2 = Device->SDTR[FMC_SDRAM_BANK1];
phungductung 0:e87aa4c49e95 895
phungductung 0:e87aa4c49e95 896 /* Clear TMRD, TXSR, TRAS, TRC, TWR, TRP and TRCD bits */
phungductung 0:e87aa4c49e95 897 tmpr2 &= ((uint32_t)~(FMC_SDTR1_TMRD | FMC_SDTR1_TXSR | FMC_SDTR1_TRAS | \
phungductung 0:e87aa4c49e95 898 FMC_SDTR1_TRC | FMC_SDTR1_TWR | FMC_SDTR1_TRP | \
phungductung 0:e87aa4c49e95 899 FMC_SDTR1_TRCD));
phungductung 0:e87aa4c49e95 900 tmpr2 |= (uint32_t)((((Timing->RowCycleDelay)-1) << 12) |\
phungductung 0:e87aa4c49e95 901 (((Timing->RPDelay)-1) << 20));
phungductung 0:e87aa4c49e95 902
phungductung 0:e87aa4c49e95 903 Device->SDTR[FMC_SDRAM_BANK2] = tmpr1;
phungductung 0:e87aa4c49e95 904 Device->SDTR[FMC_SDRAM_BANK1] = tmpr2;
phungductung 0:e87aa4c49e95 905 }
phungductung 0:e87aa4c49e95 906
phungductung 0:e87aa4c49e95 907 return HAL_OK;
phungductung 0:e87aa4c49e95 908 }
phungductung 0:e87aa4c49e95 909
phungductung 0:e87aa4c49e95 910 /**
phungductung 0:e87aa4c49e95 911 * @brief DeInitializes the FMC_SDRAM peripheral
phungductung 0:e87aa4c49e95 912 * @param Device: Pointer to SDRAM device instance
phungductung 0:e87aa4c49e95 913 * @retval HAL status
phungductung 0:e87aa4c49e95 914 */
phungductung 0:e87aa4c49e95 915 HAL_StatusTypeDef FMC_SDRAM_DeInit(FMC_SDRAM_TypeDef *Device, uint32_t Bank)
phungductung 0:e87aa4c49e95 916 {
phungductung 0:e87aa4c49e95 917 /* Check the parameters */
phungductung 0:e87aa4c49e95 918 assert_param(IS_FMC_SDRAM_DEVICE(Device));
phungductung 0:e87aa4c49e95 919 assert_param(IS_FMC_SDRAM_BANK(Bank));
phungductung 0:e87aa4c49e95 920
phungductung 0:e87aa4c49e95 921 /* De-initialize the SDRAM device */
phungductung 0:e87aa4c49e95 922 Device->SDCR[Bank] = 0x000002D0;
phungductung 0:e87aa4c49e95 923 Device->SDTR[Bank] = 0x0FFFFFFF;
phungductung 0:e87aa4c49e95 924 Device->SDCMR = 0x00000000;
phungductung 0:e87aa4c49e95 925 Device->SDRTR = 0x00000000;
phungductung 0:e87aa4c49e95 926 Device->SDSR = 0x00000000;
phungductung 0:e87aa4c49e95 927
phungductung 0:e87aa4c49e95 928 return HAL_OK;
phungductung 0:e87aa4c49e95 929 }
phungductung 0:e87aa4c49e95 930
phungductung 0:e87aa4c49e95 931 /**
phungductung 0:e87aa4c49e95 932 * @}
phungductung 0:e87aa4c49e95 933 */
phungductung 0:e87aa4c49e95 934
phungductung 0:e87aa4c49e95 935 /** @addtogroup FMC_LL_SDRAMPrivate_Functions_Group2
phungductung 0:e87aa4c49e95 936 * @brief management functions
phungductung 0:e87aa4c49e95 937 *
phungductung 0:e87aa4c49e95 938 @verbatim
phungductung 0:e87aa4c49e95 939 ==============================================================================
phungductung 0:e87aa4c49e95 940 ##### FMC_SDRAM Control functions #####
phungductung 0:e87aa4c49e95 941 ==============================================================================
phungductung 0:e87aa4c49e95 942 [..]
phungductung 0:e87aa4c49e95 943 This subsection provides a set of functions allowing to control dynamically
phungductung 0:e87aa4c49e95 944 the FMC SDRAM interface.
phungductung 0:e87aa4c49e95 945
phungductung 0:e87aa4c49e95 946 @endverbatim
phungductung 0:e87aa4c49e95 947 * @{
phungductung 0:e87aa4c49e95 948 */
phungductung 0:e87aa4c49e95 949
phungductung 0:e87aa4c49e95 950 /**
phungductung 0:e87aa4c49e95 951 * @brief Enables dynamically FMC_SDRAM write protection.
phungductung 0:e87aa4c49e95 952 * @param Device: Pointer to SDRAM device instance
phungductung 0:e87aa4c49e95 953 * @param Bank: SDRAM bank number
phungductung 0:e87aa4c49e95 954 * @retval HAL status
phungductung 0:e87aa4c49e95 955 */
phungductung 0:e87aa4c49e95 956 HAL_StatusTypeDef FMC_SDRAM_WriteProtection_Enable(FMC_SDRAM_TypeDef *Device, uint32_t Bank)
phungductung 0:e87aa4c49e95 957 {
phungductung 0:e87aa4c49e95 958 /* Check the parameters */
phungductung 0:e87aa4c49e95 959 assert_param(IS_FMC_SDRAM_DEVICE(Device));
phungductung 0:e87aa4c49e95 960 assert_param(IS_FMC_SDRAM_BANK(Bank));
phungductung 0:e87aa4c49e95 961
phungductung 0:e87aa4c49e95 962 /* Enable write protection */
phungductung 0:e87aa4c49e95 963 Device->SDCR[Bank] |= FMC_SDRAM_WRITE_PROTECTION_ENABLE;
phungductung 0:e87aa4c49e95 964
phungductung 0:e87aa4c49e95 965 return HAL_OK;
phungductung 0:e87aa4c49e95 966 }
phungductung 0:e87aa4c49e95 967
phungductung 0:e87aa4c49e95 968 /**
phungductung 0:e87aa4c49e95 969 * @brief Disables dynamically FMC_SDRAM write protection.
phungductung 0:e87aa4c49e95 970 * @param hsdram: FMC_SDRAM handle
phungductung 0:e87aa4c49e95 971 * @retval HAL status
phungductung 0:e87aa4c49e95 972 */
phungductung 0:e87aa4c49e95 973 HAL_StatusTypeDef FMC_SDRAM_WriteProtection_Disable(FMC_SDRAM_TypeDef *Device, uint32_t Bank)
phungductung 0:e87aa4c49e95 974 {
phungductung 0:e87aa4c49e95 975 /* Check the parameters */
phungductung 0:e87aa4c49e95 976 assert_param(IS_FMC_SDRAM_DEVICE(Device));
phungductung 0:e87aa4c49e95 977 assert_param(IS_FMC_SDRAM_BANK(Bank));
phungductung 0:e87aa4c49e95 978
phungductung 0:e87aa4c49e95 979 /* Disable write protection */
phungductung 0:e87aa4c49e95 980 Device->SDCR[Bank] &= ~FMC_SDRAM_WRITE_PROTECTION_ENABLE;
phungductung 0:e87aa4c49e95 981
phungductung 0:e87aa4c49e95 982 return HAL_OK;
phungductung 0:e87aa4c49e95 983 }
phungductung 0:e87aa4c49e95 984
phungductung 0:e87aa4c49e95 985 /**
phungductung 0:e87aa4c49e95 986 * @brief Send Command to the FMC SDRAM bank
phungductung 0:e87aa4c49e95 987 * @param Device: Pointer to SDRAM device instance
phungductung 0:e87aa4c49e95 988 * @param Command: Pointer to SDRAM command structure
phungductung 0:e87aa4c49e95 989 * @param Timing: Pointer to SDRAM Timing structure
phungductung 0:e87aa4c49e95 990 * @param Timeout: Timeout wait value
phungductung 0:e87aa4c49e95 991 * @retval HAL state
phungductung 0:e87aa4c49e95 992 */
phungductung 0:e87aa4c49e95 993 HAL_StatusTypeDef FMC_SDRAM_SendCommand(FMC_SDRAM_TypeDef *Device, FMC_SDRAM_CommandTypeDef *Command, uint32_t Timeout)
phungductung 0:e87aa4c49e95 994 {
phungductung 0:e87aa4c49e95 995 __IO uint32_t tmpr = 0;
phungductung 0:e87aa4c49e95 996 uint32_t tickstart = 0;
phungductung 0:e87aa4c49e95 997
phungductung 0:e87aa4c49e95 998 /* Check the parameters */
phungductung 0:e87aa4c49e95 999 assert_param(IS_FMC_SDRAM_DEVICE(Device));
phungductung 0:e87aa4c49e95 1000 assert_param(IS_FMC_COMMAND_MODE(Command->CommandMode));
phungductung 0:e87aa4c49e95 1001 assert_param(IS_FMC_COMMAND_TARGET(Command->CommandTarget));
phungductung 0:e87aa4c49e95 1002 assert_param(IS_FMC_AUTOREFRESH_NUMBER(Command->AutoRefreshNumber));
phungductung 0:e87aa4c49e95 1003 assert_param(IS_FMC_MODE_REGISTER(Command->ModeRegisterDefinition));
phungductung 0:e87aa4c49e95 1004
phungductung 0:e87aa4c49e95 1005 /* Set command register */
phungductung 0:e87aa4c49e95 1006 tmpr = (uint32_t)((Command->CommandMode) |\
phungductung 0:e87aa4c49e95 1007 (Command->CommandTarget) |\
phungductung 0:e87aa4c49e95 1008 (((Command->AutoRefreshNumber)-1) << 5) |\
phungductung 0:e87aa4c49e95 1009 ((Command->ModeRegisterDefinition) << 9)
phungductung 0:e87aa4c49e95 1010 );
phungductung 0:e87aa4c49e95 1011
phungductung 0:e87aa4c49e95 1012 Device->SDCMR = tmpr;
phungductung 0:e87aa4c49e95 1013
phungductung 0:e87aa4c49e95 1014 /* Get tick */
phungductung 0:e87aa4c49e95 1015 tickstart = HAL_GetTick();
phungductung 0:e87aa4c49e95 1016
phungductung 0:e87aa4c49e95 1017 /* wait until command is send */
phungductung 0:e87aa4c49e95 1018 while(HAL_IS_BIT_SET(Device->SDSR, FMC_SDSR_BUSY))
phungductung 0:e87aa4c49e95 1019 {
phungductung 0:e87aa4c49e95 1020 /* Check for the Timeout */
phungductung 0:e87aa4c49e95 1021 if(Timeout != HAL_MAX_DELAY)
phungductung 0:e87aa4c49e95 1022 {
phungductung 0:e87aa4c49e95 1023 if((Timeout == 0)||((HAL_GetTick() - tickstart ) > Timeout))
phungductung 0:e87aa4c49e95 1024 {
phungductung 0:e87aa4c49e95 1025 return HAL_TIMEOUT;
phungductung 0:e87aa4c49e95 1026 }
phungductung 0:e87aa4c49e95 1027 }
phungductung 0:e87aa4c49e95 1028 }
phungductung 0:e87aa4c49e95 1029
phungductung 0:e87aa4c49e95 1030 return HAL_OK;
phungductung 0:e87aa4c49e95 1031 }
phungductung 0:e87aa4c49e95 1032
phungductung 0:e87aa4c49e95 1033 /**
phungductung 0:e87aa4c49e95 1034 * @brief Program the SDRAM Memory Refresh rate.
phungductung 0:e87aa4c49e95 1035 * @param Device: Pointer to SDRAM device instance
phungductung 0:e87aa4c49e95 1036 * @param RefreshRate: The SDRAM refresh rate value.
phungductung 0:e87aa4c49e95 1037 * @retval HAL state
phungductung 0:e87aa4c49e95 1038 */
phungductung 0:e87aa4c49e95 1039 HAL_StatusTypeDef FMC_SDRAM_ProgramRefreshRate(FMC_SDRAM_TypeDef *Device, uint32_t RefreshRate)
phungductung 0:e87aa4c49e95 1040 {
phungductung 0:e87aa4c49e95 1041 /* Check the parameters */
phungductung 0:e87aa4c49e95 1042 assert_param(IS_FMC_SDRAM_DEVICE(Device));
phungductung 0:e87aa4c49e95 1043 assert_param(IS_FMC_REFRESH_RATE(RefreshRate));
phungductung 0:e87aa4c49e95 1044
phungductung 0:e87aa4c49e95 1045 /* Set the refresh rate in command register */
phungductung 0:e87aa4c49e95 1046 Device->SDRTR |= (RefreshRate<<1);
phungductung 0:e87aa4c49e95 1047
phungductung 0:e87aa4c49e95 1048 return HAL_OK;
phungductung 0:e87aa4c49e95 1049 }
phungductung 0:e87aa4c49e95 1050
phungductung 0:e87aa4c49e95 1051 /**
phungductung 0:e87aa4c49e95 1052 * @brief Set the Number of consecutive SDRAM Memory auto Refresh commands.
phungductung 0:e87aa4c49e95 1053 * @param Device: Pointer to SDRAM device instance
phungductung 0:e87aa4c49e95 1054 * @param AutoRefreshNumber: Specifies the auto Refresh number.
phungductung 0:e87aa4c49e95 1055 * @retval None
phungductung 0:e87aa4c49e95 1056 */
phungductung 0:e87aa4c49e95 1057 HAL_StatusTypeDef FMC_SDRAM_SetAutoRefreshNumber(FMC_SDRAM_TypeDef *Device, uint32_t AutoRefreshNumber)
phungductung 0:e87aa4c49e95 1058 {
phungductung 0:e87aa4c49e95 1059 /* Check the parameters */
phungductung 0:e87aa4c49e95 1060 assert_param(IS_FMC_SDRAM_DEVICE(Device));
phungductung 0:e87aa4c49e95 1061 assert_param(IS_FMC_AUTOREFRESH_NUMBER(AutoRefreshNumber));
phungductung 0:e87aa4c49e95 1062
phungductung 0:e87aa4c49e95 1063 /* Set the Auto-refresh number in command register */
phungductung 0:e87aa4c49e95 1064 Device->SDCMR |= (AutoRefreshNumber << 5);
phungductung 0:e87aa4c49e95 1065
phungductung 0:e87aa4c49e95 1066 return HAL_OK;
phungductung 0:e87aa4c49e95 1067 }
phungductung 0:e87aa4c49e95 1068
phungductung 0:e87aa4c49e95 1069 /**
phungductung 0:e87aa4c49e95 1070 * @brief Returns the indicated FMC SDRAM bank mode status.
phungductung 0:e87aa4c49e95 1071 * @param Device: Pointer to SDRAM device instance
phungductung 0:e87aa4c49e95 1072 * @param Bank: Defines the FMC SDRAM bank. This parameter can be
phungductung 0:e87aa4c49e95 1073 * FMC_Bank1_SDRAM or FMC_Bank2_SDRAM.
phungductung 0:e87aa4c49e95 1074 * @retval The FMC SDRAM bank mode status, could be on of the following values:
phungductung 0:e87aa4c49e95 1075 * FMC_SDRAM_NORMAL_MODE, FMC_SDRAM_SELF_REFRESH_MODE or
phungductung 0:e87aa4c49e95 1076 * FMC_SDRAM_POWER_DOWN_MODE.
phungductung 0:e87aa4c49e95 1077 */
phungductung 0:e87aa4c49e95 1078 uint32_t FMC_SDRAM_GetModeStatus(FMC_SDRAM_TypeDef *Device, uint32_t Bank)
phungductung 0:e87aa4c49e95 1079 {
phungductung 0:e87aa4c49e95 1080 uint32_t tmpreg = 0;
phungductung 0:e87aa4c49e95 1081
phungductung 0:e87aa4c49e95 1082 /* Check the parameters */
phungductung 0:e87aa4c49e95 1083 assert_param(IS_FMC_SDRAM_DEVICE(Device));
phungductung 0:e87aa4c49e95 1084 assert_param(IS_FMC_SDRAM_BANK(Bank));
phungductung 0:e87aa4c49e95 1085
phungductung 0:e87aa4c49e95 1086 /* Get the corresponding bank mode */
phungductung 0:e87aa4c49e95 1087 if(Bank == FMC_SDRAM_BANK1)
phungductung 0:e87aa4c49e95 1088 {
phungductung 0:e87aa4c49e95 1089 tmpreg = (uint32_t)(Device->SDSR & FMC_SDSR_MODES1);
phungductung 0:e87aa4c49e95 1090 }
phungductung 0:e87aa4c49e95 1091 else
phungductung 0:e87aa4c49e95 1092 {
phungductung 0:e87aa4c49e95 1093 tmpreg = ((uint32_t)(Device->SDSR & FMC_SDSR_MODES2) >> 2);
phungductung 0:e87aa4c49e95 1094 }
phungductung 0:e87aa4c49e95 1095
phungductung 0:e87aa4c49e95 1096 /* Return the mode status */
phungductung 0:e87aa4c49e95 1097 return tmpreg;
phungductung 0:e87aa4c49e95 1098 }
phungductung 0:e87aa4c49e95 1099
phungductung 0:e87aa4c49e95 1100 /**
phungductung 0:e87aa4c49e95 1101 * @}
phungductung 0:e87aa4c49e95 1102 */
phungductung 0:e87aa4c49e95 1103
phungductung 0:e87aa4c49e95 1104 /**
phungductung 0:e87aa4c49e95 1105 * @}
phungductung 0:e87aa4c49e95 1106 */
phungductung 0:e87aa4c49e95 1107
phungductung 0:e87aa4c49e95 1108 /**
phungductung 0:e87aa4c49e95 1109 * @}
phungductung 0:e87aa4c49e95 1110 */
phungductung 0:e87aa4c49e95 1111 #endif /* HAL_SRAM_MODULE_ENABLED || HAL_NOR_MODULE_ENABLED || HAL_NAND_MODULE_ENABLED || HAL_SDRAM_MODULE_ENABLED */
phungductung 0:e87aa4c49e95 1112
phungductung 0:e87aa4c49e95 1113 /**
phungductung 0:e87aa4c49e95 1114 * @}
phungductung 0:e87aa4c49e95 1115 */
phungductung 0:e87aa4c49e95 1116
phungductung 0:e87aa4c49e95 1117 /**
phungductung 0:e87aa4c49e95 1118 * @}
phungductung 0:e87aa4c49e95 1119 */
phungductung 0:e87aa4c49e95 1120
phungductung 0:e87aa4c49e95 1121 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/