SPKT

Dependents:   WAV

Committer:
phungductung
Date:
Tue Jun 04 21:51:46 2019 +0000
Revision:
0:e87aa4c49e95
libray

Who changed what in which revision?

UserRevisionLine numberNew contents of line
phungductung 0:e87aa4c49e95 1 /**
phungductung 0:e87aa4c49e95 2 ******************************************************************************
phungductung 0:e87aa4c49e95 3 * @file stm32f7xx_hal_qspi.h
phungductung 0:e87aa4c49e95 4 * @author MCD Application Team
phungductung 0:e87aa4c49e95 5 * @version V1.0.4
phungductung 0:e87aa4c49e95 6 * @date 09-December-2015
phungductung 0:e87aa4c49e95 7 * @brief Header file of QSPI HAL module.
phungductung 0:e87aa4c49e95 8 ******************************************************************************
phungductung 0:e87aa4c49e95 9 * @attention
phungductung 0:e87aa4c49e95 10 *
phungductung 0:e87aa4c49e95 11 * <h2><center>&copy; COPYRIGHT(c) 2015 STMicroelectronics</center></h2>
phungductung 0:e87aa4c49e95 12 *
phungductung 0:e87aa4c49e95 13 * Redistribution and use in source and binary forms, with or without modification,
phungductung 0:e87aa4c49e95 14 * are permitted provided that the following conditions are met:
phungductung 0:e87aa4c49e95 15 * 1. Redistributions of source code must retain the above copyright notice,
phungductung 0:e87aa4c49e95 16 * this list of conditions and the following disclaimer.
phungductung 0:e87aa4c49e95 17 * 2. Redistributions in binary form must reproduce the above copyright notice,
phungductung 0:e87aa4c49e95 18 * this list of conditions and the following disclaimer in the documentation
phungductung 0:e87aa4c49e95 19 * and/or other materials provided with the distribution.
phungductung 0:e87aa4c49e95 20 * 3. Neither the name of STMicroelectronics nor the names of its contributors
phungductung 0:e87aa4c49e95 21 * may be used to endorse or promote products derived from this software
phungductung 0:e87aa4c49e95 22 * without specific prior written permission.
phungductung 0:e87aa4c49e95 23 *
phungductung 0:e87aa4c49e95 24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
phungductung 0:e87aa4c49e95 25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
phungductung 0:e87aa4c49e95 26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
phungductung 0:e87aa4c49e95 27 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
phungductung 0:e87aa4c49e95 28 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
phungductung 0:e87aa4c49e95 29 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
phungductung 0:e87aa4c49e95 30 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
phungductung 0:e87aa4c49e95 31 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
phungductung 0:e87aa4c49e95 32 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
phungductung 0:e87aa4c49e95 33 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
phungductung 0:e87aa4c49e95 34 *
phungductung 0:e87aa4c49e95 35 ******************************************************************************
phungductung 0:e87aa4c49e95 36 */
phungductung 0:e87aa4c49e95 37
phungductung 0:e87aa4c49e95 38 /* Define to prevent recursive inclusion -------------------------------------*/
phungductung 0:e87aa4c49e95 39 #ifndef __STM32F7xx_HAL_QSPI_H
phungductung 0:e87aa4c49e95 40 #define __STM32F7xx_HAL_QSPI_H
phungductung 0:e87aa4c49e95 41
phungductung 0:e87aa4c49e95 42 #ifdef __cplusplus
phungductung 0:e87aa4c49e95 43 extern "C" {
phungductung 0:e87aa4c49e95 44 #endif
phungductung 0:e87aa4c49e95 45
phungductung 0:e87aa4c49e95 46 /* Includes ------------------------------------------------------------------*/
phungductung 0:e87aa4c49e95 47 #include "stm32f7xx_hal_def.h"
phungductung 0:e87aa4c49e95 48
phungductung 0:e87aa4c49e95 49 /** @addtogroup STM32F7xx_HAL_Driver
phungductung 0:e87aa4c49e95 50 * @{
phungductung 0:e87aa4c49e95 51 */
phungductung 0:e87aa4c49e95 52
phungductung 0:e87aa4c49e95 53 /** @addtogroup QSPI
phungductung 0:e87aa4c49e95 54 * @{
phungductung 0:e87aa4c49e95 55 */
phungductung 0:e87aa4c49e95 56
phungductung 0:e87aa4c49e95 57 /* Exported types ------------------------------------------------------------*/
phungductung 0:e87aa4c49e95 58 /** @defgroup QSPI_Exported_Types QSPI Exported Types
phungductung 0:e87aa4c49e95 59 * @{
phungductung 0:e87aa4c49e95 60 */
phungductung 0:e87aa4c49e95 61
phungductung 0:e87aa4c49e95 62 /**
phungductung 0:e87aa4c49e95 63 * @brief QSPI Init structure definition
phungductung 0:e87aa4c49e95 64 */
phungductung 0:e87aa4c49e95 65
phungductung 0:e87aa4c49e95 66 typedef struct
phungductung 0:e87aa4c49e95 67 {
phungductung 0:e87aa4c49e95 68 uint32_t ClockPrescaler; /* Specifies the prescaler factor for generating clock based on the AHB clock.
phungductung 0:e87aa4c49e95 69 This parameter can be a number between 0 and 255 */
phungductung 0:e87aa4c49e95 70
phungductung 0:e87aa4c49e95 71 uint32_t FifoThreshold; /* Specifies the threshold number of bytes in the FIFO (used only in indirect mode)
phungductung 0:e87aa4c49e95 72 This parameter can be a value between 1 and 32 */
phungductung 0:e87aa4c49e95 73
phungductung 0:e87aa4c49e95 74 uint32_t SampleShifting; /* Specifies the Sample Shift. The data is sampled 1/2 clock cycle delay later to
phungductung 0:e87aa4c49e95 75 take in account external signal delays. (It should be QSPI_SAMPLE_SHIFTING_NONE in DDR mode)
phungductung 0:e87aa4c49e95 76 This parameter can be a value of @ref QSPI_SampleShifting */
phungductung 0:e87aa4c49e95 77
phungductung 0:e87aa4c49e95 78 uint32_t FlashSize; /* Specifies the Flash Size. FlashSize+1 is effectively the number of address bits
phungductung 0:e87aa4c49e95 79 required to address the flash memory. The flash capacity can be up to 4GB
phungductung 0:e87aa4c49e95 80 (addressed using 32 bits) in indirect mode, but the addressable space in
phungductung 0:e87aa4c49e95 81 memory-mapped mode is limited to 256MB
phungductung 0:e87aa4c49e95 82 This parameter can be a number between 0 and 31 */
phungductung 0:e87aa4c49e95 83
phungductung 0:e87aa4c49e95 84 uint32_t ChipSelectHighTime; /* Specifies the Chip Select High Time. ChipSelectHighTime+1 defines the minimum number
phungductung 0:e87aa4c49e95 85 of clock cycles which the chip select must remain high between commands.
phungductung 0:e87aa4c49e95 86 This parameter can be a value of @ref QSPI_ChipSelectHighTime */
phungductung 0:e87aa4c49e95 87
phungductung 0:e87aa4c49e95 88 uint32_t ClockMode; /* Specifies the Clock Mode. It indicates the level that clock takes between commands.
phungductung 0:e87aa4c49e95 89 This parameter can be a value of @ref QSPI_ClockMode */
phungductung 0:e87aa4c49e95 90
phungductung 0:e87aa4c49e95 91 uint32_t FlashID; /* Specifies the Flash which will be used,
phungductung 0:e87aa4c49e95 92 This parameter can be a value of @ref QSPI_Flash_Select */
phungductung 0:e87aa4c49e95 93
phungductung 0:e87aa4c49e95 94 uint32_t DualFlash; /* Specifies the Dual Flash Mode State
phungductung 0:e87aa4c49e95 95 This parameter can be a value of @ref QSPI_DualFlash_Mode */
phungductung 0:e87aa4c49e95 96 }QSPI_InitTypeDef;
phungductung 0:e87aa4c49e95 97
phungductung 0:e87aa4c49e95 98 /**
phungductung 0:e87aa4c49e95 99 * @brief HAL QSPI State structures definition
phungductung 0:e87aa4c49e95 100 */
phungductung 0:e87aa4c49e95 101 typedef enum
phungductung 0:e87aa4c49e95 102 {
phungductung 0:e87aa4c49e95 103 HAL_QSPI_STATE_RESET = 0x00, /*!< Peripheral not initialized */
phungductung 0:e87aa4c49e95 104 HAL_QSPI_STATE_READY = 0x01, /*!< Peripheral initialized and ready for use */
phungductung 0:e87aa4c49e95 105 HAL_QSPI_STATE_BUSY = 0x02, /*!< Peripheral in indirect mode and busy */
phungductung 0:e87aa4c49e95 106 HAL_QSPI_STATE_BUSY_INDIRECT_TX = 0x12, /*!< Peripheral in indirect mode with transmission ongoing */
phungductung 0:e87aa4c49e95 107 HAL_QSPI_STATE_BUSY_INDIRECT_RX = 0x22, /*!< Peripheral in indirect mode with reception ongoing */
phungductung 0:e87aa4c49e95 108 HAL_QSPI_STATE_BUSY_AUTO_POLLING = 0x42, /*!< Peripheral in auto polling mode ongoing */
phungductung 0:e87aa4c49e95 109 HAL_QSPI_STATE_BUSY_MEM_MAPPED = 0x82, /*!< Peripheral in memory mapped mode ongoing */
phungductung 0:e87aa4c49e95 110 HAL_QSPI_STATE_ERROR = 0x04 /*!< Peripheral in error */
phungductung 0:e87aa4c49e95 111 }HAL_QSPI_StateTypeDef;
phungductung 0:e87aa4c49e95 112
phungductung 0:e87aa4c49e95 113 /**
phungductung 0:e87aa4c49e95 114 * @brief QSPI Handle Structure definition
phungductung 0:e87aa4c49e95 115 */
phungductung 0:e87aa4c49e95 116 typedef struct
phungductung 0:e87aa4c49e95 117 {
phungductung 0:e87aa4c49e95 118 QUADSPI_TypeDef *Instance; /* QSPI registers base address */
phungductung 0:e87aa4c49e95 119 QSPI_InitTypeDef Init; /* QSPI communication parameters */
phungductung 0:e87aa4c49e95 120 uint8_t *pTxBuffPtr; /* Pointer to QSPI Tx transfer Buffer */
phungductung 0:e87aa4c49e95 121 __IO uint16_t TxXferSize; /* QSPI Tx Transfer size */
phungductung 0:e87aa4c49e95 122 __IO uint16_t TxXferCount; /* QSPI Tx Transfer Counter */
phungductung 0:e87aa4c49e95 123 uint8_t *pRxBuffPtr; /* Pointer to QSPI Rx transfer Buffer */
phungductung 0:e87aa4c49e95 124 __IO uint16_t RxXferSize; /* QSPI Rx Transfer size */
phungductung 0:e87aa4c49e95 125 __IO uint16_t RxXferCount; /* QSPI Rx Transfer Counter */
phungductung 0:e87aa4c49e95 126 DMA_HandleTypeDef *hdma; /* QSPI Rx/Tx DMA Handle parameters */
phungductung 0:e87aa4c49e95 127 __IO HAL_LockTypeDef Lock; /* Locking object */
phungductung 0:e87aa4c49e95 128 __IO HAL_QSPI_StateTypeDef State; /* QSPI communication state */
phungductung 0:e87aa4c49e95 129 __IO uint32_t ErrorCode; /* QSPI Error code */
phungductung 0:e87aa4c49e95 130 uint32_t Timeout; /* Timeout for the QSPI memory access */
phungductung 0:e87aa4c49e95 131 }QSPI_HandleTypeDef;
phungductung 0:e87aa4c49e95 132
phungductung 0:e87aa4c49e95 133 /**
phungductung 0:e87aa4c49e95 134 * @brief QSPI Command structure definition
phungductung 0:e87aa4c49e95 135 */
phungductung 0:e87aa4c49e95 136 typedef struct
phungductung 0:e87aa4c49e95 137 {
phungductung 0:e87aa4c49e95 138 uint32_t Instruction; /* Specifies the Instruction to be sent
phungductung 0:e87aa4c49e95 139 This parameter can be a value (8-bit) between 0x00 and 0xFF */
phungductung 0:e87aa4c49e95 140 uint32_t Address; /* Specifies the Address to be sent (Size from 1 to 4 bytes according AddressSize)
phungductung 0:e87aa4c49e95 141 This parameter can be a value (32-bits) between 0x0 and 0xFFFFFFFF */
phungductung 0:e87aa4c49e95 142 uint32_t AlternateBytes; /* Specifies the Alternate Bytes to be sent (Size from 1 to 4 bytes according AlternateBytesSize)
phungductung 0:e87aa4c49e95 143 This parameter can be a value (32-bits) between 0x0 and 0xFFFFFFFF */
phungductung 0:e87aa4c49e95 144 uint32_t AddressSize; /* Specifies the Address Size
phungductung 0:e87aa4c49e95 145 This parameter can be a value of @ref QSPI_AddressSize */
phungductung 0:e87aa4c49e95 146 uint32_t AlternateBytesSize; /* Specifies the Alternate Bytes Size
phungductung 0:e87aa4c49e95 147 This parameter can be a value of @ref QSPI_AlternateBytesSize */
phungductung 0:e87aa4c49e95 148 uint32_t DummyCycles; /* Specifies the Number of Dummy Cycles.
phungductung 0:e87aa4c49e95 149 This parameter can be a number between 0 and 31 */
phungductung 0:e87aa4c49e95 150 uint32_t InstructionMode; /* Specifies the Instruction Mode
phungductung 0:e87aa4c49e95 151 This parameter can be a value of @ref QSPI_InstructionMode */
phungductung 0:e87aa4c49e95 152 uint32_t AddressMode; /* Specifies the Address Mode
phungductung 0:e87aa4c49e95 153 This parameter can be a value of @ref QSPI_AddressMode */
phungductung 0:e87aa4c49e95 154 uint32_t AlternateByteMode; /* Specifies the Alternate Bytes Mode
phungductung 0:e87aa4c49e95 155 This parameter can be a value of @ref QSPI_AlternateBytesMode */
phungductung 0:e87aa4c49e95 156 uint32_t DataMode; /* Specifies the Data Mode (used for dummy cycles and data phases)
phungductung 0:e87aa4c49e95 157 This parameter can be a value of @ref QSPI_DataMode */
phungductung 0:e87aa4c49e95 158 uint32_t NbData; /* Specifies the number of data to transfer.
phungductung 0:e87aa4c49e95 159 This parameter can be any value between 0 and 0xFFFFFFFF (0 means undefined length
phungductung 0:e87aa4c49e95 160 until end of memory)*/
phungductung 0:e87aa4c49e95 161 uint32_t DdrMode; /* Specifies the double data rate mode for address, alternate byte and data phase
phungductung 0:e87aa4c49e95 162 This parameter can be a value of @ref QSPI_DdrMode */
phungductung 0:e87aa4c49e95 163 uint32_t DdrHoldHalfCycle; /* Specifies the DDR hold half cycle. It delays the data output by one half of
phungductung 0:e87aa4c49e95 164 system clock in DDR mode.
phungductung 0:e87aa4c49e95 165 This parameter can be a value of @ref QSPI_DdrHoldHalfCycle */
phungductung 0:e87aa4c49e95 166 uint32_t SIOOMode; /* Specifies the send instruction only once mode
phungductung 0:e87aa4c49e95 167 This parameter can be a value of @ref QSPI_SIOOMode */
phungductung 0:e87aa4c49e95 168 }QSPI_CommandTypeDef;
phungductung 0:e87aa4c49e95 169
phungductung 0:e87aa4c49e95 170 /**
phungductung 0:e87aa4c49e95 171 * @brief QSPI Auto Polling mode configuration structure definition
phungductung 0:e87aa4c49e95 172 */
phungductung 0:e87aa4c49e95 173 typedef struct
phungductung 0:e87aa4c49e95 174 {
phungductung 0:e87aa4c49e95 175 uint32_t Match; /* Specifies the value to be compared with the masked status register to get a match.
phungductung 0:e87aa4c49e95 176 This parameter can be any value between 0 and 0xFFFFFFFF */
phungductung 0:e87aa4c49e95 177 uint32_t Mask; /* Specifies the mask to be applied to the status bytes received.
phungductung 0:e87aa4c49e95 178 This parameter can be any value between 0 and 0xFFFFFFFF */
phungductung 0:e87aa4c49e95 179 uint32_t Interval; /* Specifies the number of clock cycles between two read during automatic polling phases.
phungductung 0:e87aa4c49e95 180 This parameter can be any value between 0 and 0xFFFF */
phungductung 0:e87aa4c49e95 181 uint32_t StatusBytesSize; /* Specifies the size of the status bytes received.
phungductung 0:e87aa4c49e95 182 This parameter can be any value between 1 and 4 */
phungductung 0:e87aa4c49e95 183 uint32_t MatchMode; /* Specifies the method used for determining a match.
phungductung 0:e87aa4c49e95 184 This parameter can be a value of @ref QSPI_MatchMode */
phungductung 0:e87aa4c49e95 185 uint32_t AutomaticStop; /* Specifies if automatic polling is stopped after a match.
phungductung 0:e87aa4c49e95 186 This parameter can be a value of @ref QSPI_AutomaticStop */
phungductung 0:e87aa4c49e95 187 }QSPI_AutoPollingTypeDef;
phungductung 0:e87aa4c49e95 188
phungductung 0:e87aa4c49e95 189 /**
phungductung 0:e87aa4c49e95 190 * @brief QSPI Memory Mapped mode configuration structure definition
phungductung 0:e87aa4c49e95 191 */
phungductung 0:e87aa4c49e95 192 typedef struct
phungductung 0:e87aa4c49e95 193 {
phungductung 0:e87aa4c49e95 194 uint32_t TimeOutPeriod; /* Specifies the number of clock to wait when the FIFO is full before to release the chip select.
phungductung 0:e87aa4c49e95 195 This parameter can be any value between 0 and 0xFFFF */
phungductung 0:e87aa4c49e95 196 uint32_t TimeOutActivation; /* Specifies if the time out counter is enabled to release the chip select.
phungductung 0:e87aa4c49e95 197 This parameter can be a value of @ref QSPI_TimeOutActivation */
phungductung 0:e87aa4c49e95 198 }QSPI_MemoryMappedTypeDef;
phungductung 0:e87aa4c49e95 199 /**
phungductung 0:e87aa4c49e95 200 * @}
phungductung 0:e87aa4c49e95 201 */
phungductung 0:e87aa4c49e95 202
phungductung 0:e87aa4c49e95 203 /* Exported constants --------------------------------------------------------*/
phungductung 0:e87aa4c49e95 204 /** @defgroup QSPI_Exported_Constants QSPI Exported Constants
phungductung 0:e87aa4c49e95 205 * @{
phungductung 0:e87aa4c49e95 206 */
phungductung 0:e87aa4c49e95 207 /** @defgroup QSPI_ErrorCode QSPI Error Code
phungductung 0:e87aa4c49e95 208 * @{
phungductung 0:e87aa4c49e95 209 */
phungductung 0:e87aa4c49e95 210 #define HAL_QSPI_ERROR_NONE ((uint32_t)0x00000000) /*!< No error */
phungductung 0:e87aa4c49e95 211 #define HAL_QSPI_ERROR_TIMEOUT ((uint32_t)0x00000001) /*!< Timeout error */
phungductung 0:e87aa4c49e95 212 #define HAL_QSPI_ERROR_TRANSFER ((uint32_t)0x00000002) /*!< Transfer error */
phungductung 0:e87aa4c49e95 213 #define HAL_QSPI_ERROR_DMA ((uint32_t)0x00000004) /*!< DMA transfer error */
phungductung 0:e87aa4c49e95 214 /**
phungductung 0:e87aa4c49e95 215 * @}
phungductung 0:e87aa4c49e95 216 */
phungductung 0:e87aa4c49e95 217
phungductung 0:e87aa4c49e95 218 /** @defgroup QSPI_SampleShifting QSPI Sample Shifting
phungductung 0:e87aa4c49e95 219 * @{
phungductung 0:e87aa4c49e95 220 */
phungductung 0:e87aa4c49e95 221 #define QSPI_SAMPLE_SHIFTING_NONE ((uint32_t)0x00000000) /*!<No clock cycle shift to sample data*/
phungductung 0:e87aa4c49e95 222 #define QSPI_SAMPLE_SHIFTING_HALFCYCLE ((uint32_t)QUADSPI_CR_SSHIFT) /*!<1/2 clock cycle shift to sample data*/
phungductung 0:e87aa4c49e95 223 /**
phungductung 0:e87aa4c49e95 224 * @}
phungductung 0:e87aa4c49e95 225 */
phungductung 0:e87aa4c49e95 226
phungductung 0:e87aa4c49e95 227 /** @defgroup QSPI_ChipSelectHighTime QSPI Chip Select High Time
phungductung 0:e87aa4c49e95 228 * @{
phungductung 0:e87aa4c49e95 229 */
phungductung 0:e87aa4c49e95 230 #define QSPI_CS_HIGH_TIME_1_CYCLE ((uint32_t)0x00000000) /*!<nCS stay high for at least 1 clock cycle between commands*/
phungductung 0:e87aa4c49e95 231 #define QSPI_CS_HIGH_TIME_2_CYCLE ((uint32_t)QUADSPI_DCR_CSHT_0) /*!<nCS stay high for at least 2 clock cycles between commands*/
phungductung 0:e87aa4c49e95 232 #define QSPI_CS_HIGH_TIME_3_CYCLE ((uint32_t)QUADSPI_DCR_CSHT_1) /*!<nCS stay high for at least 3 clock cycles between commands*/
phungductung 0:e87aa4c49e95 233 #define QSPI_CS_HIGH_TIME_4_CYCLE ((uint32_t)QUADSPI_DCR_CSHT_0 | QUADSPI_DCR_CSHT_1) /*!<nCS stay high for at least 4 clock cycles between commands*/
phungductung 0:e87aa4c49e95 234 #define QSPI_CS_HIGH_TIME_5_CYCLE ((uint32_t)QUADSPI_DCR_CSHT_2) /*!<nCS stay high for at least 5 clock cycles between commands*/
phungductung 0:e87aa4c49e95 235 #define QSPI_CS_HIGH_TIME_6_CYCLE ((uint32_t)QUADSPI_DCR_CSHT_2 | QUADSPI_DCR_CSHT_0) /*!<nCS stay high for at least 6 clock cycles between commands*/
phungductung 0:e87aa4c49e95 236 #define QSPI_CS_HIGH_TIME_7_CYCLE ((uint32_t)QUADSPI_DCR_CSHT_2 | QUADSPI_DCR_CSHT_1) /*!<nCS stay high for at least 7 clock cycles between commands*/
phungductung 0:e87aa4c49e95 237 #define QSPI_CS_HIGH_TIME_8_CYCLE ((uint32_t)QUADSPI_DCR_CSHT) /*!<nCS stay high for at least 8 clock cycles between commands*/
phungductung 0:e87aa4c49e95 238 /**
phungductung 0:e87aa4c49e95 239 * @}
phungductung 0:e87aa4c49e95 240 */
phungductung 0:e87aa4c49e95 241
phungductung 0:e87aa4c49e95 242 /** @defgroup QSPI_ClockMode QSPI Clock Mode
phungductung 0:e87aa4c49e95 243 * @{
phungductung 0:e87aa4c49e95 244 */
phungductung 0:e87aa4c49e95 245 #define QSPI_CLOCK_MODE_0 ((uint32_t)0x00000000) /*!<Clk stays low while nCS is released*/
phungductung 0:e87aa4c49e95 246 #define QSPI_CLOCK_MODE_3 ((uint32_t)QUADSPI_DCR_CKMODE) /*!<Clk goes high while nCS is released*/
phungductung 0:e87aa4c49e95 247 /**
phungductung 0:e87aa4c49e95 248 * @}
phungductung 0:e87aa4c49e95 249 */
phungductung 0:e87aa4c49e95 250
phungductung 0:e87aa4c49e95 251 /** @defgroup QSPI_Flash_Select QSPI Flash Select
phungductung 0:e87aa4c49e95 252 * @{
phungductung 0:e87aa4c49e95 253 */
phungductung 0:e87aa4c49e95 254 #define QSPI_FLASH_ID_1 ((uint32_t)0x00000000)
phungductung 0:e87aa4c49e95 255 #define QSPI_FLASH_ID_2 ((uint32_t)QUADSPI_CR_FSEL)
phungductung 0:e87aa4c49e95 256 /**
phungductung 0:e87aa4c49e95 257 * @}
phungductung 0:e87aa4c49e95 258 */
phungductung 0:e87aa4c49e95 259
phungductung 0:e87aa4c49e95 260 /** @defgroup QSPI_DualFlash_Mode QSPI Dual Flash Mode
phungductung 0:e87aa4c49e95 261 * @{
phungductung 0:e87aa4c49e95 262 */
phungductung 0:e87aa4c49e95 263 #define QSPI_DUALFLASH_ENABLE ((uint32_t)QUADSPI_CR_DFM)
phungductung 0:e87aa4c49e95 264 #define QSPI_DUALFLASH_DISABLE ((uint32_t)0x00000000)
phungductung 0:e87aa4c49e95 265 /**
phungductung 0:e87aa4c49e95 266 * @}
phungductung 0:e87aa4c49e95 267 */
phungductung 0:e87aa4c49e95 268
phungductung 0:e87aa4c49e95 269 /** @defgroup QSPI_AddressSize QSPI Address Size
phungductung 0:e87aa4c49e95 270 * @{
phungductung 0:e87aa4c49e95 271 */
phungductung 0:e87aa4c49e95 272 #define QSPI_ADDRESS_8_BITS ((uint32_t)0x00000000) /*!<8-bit address*/
phungductung 0:e87aa4c49e95 273 #define QSPI_ADDRESS_16_BITS ((uint32_t)QUADSPI_CCR_ADSIZE_0) /*!<16-bit address*/
phungductung 0:e87aa4c49e95 274 #define QSPI_ADDRESS_24_BITS ((uint32_t)QUADSPI_CCR_ADSIZE_1) /*!<24-bit address*/
phungductung 0:e87aa4c49e95 275 #define QSPI_ADDRESS_32_BITS ((uint32_t)QUADSPI_CCR_ADSIZE) /*!<32-bit address*/
phungductung 0:e87aa4c49e95 276 /**
phungductung 0:e87aa4c49e95 277 * @}
phungductung 0:e87aa4c49e95 278 */
phungductung 0:e87aa4c49e95 279
phungductung 0:e87aa4c49e95 280 /** @defgroup QSPI_AlternateBytesSize QSPI Alternate Bytes Size
phungductung 0:e87aa4c49e95 281 * @{
phungductung 0:e87aa4c49e95 282 */
phungductung 0:e87aa4c49e95 283 #define QSPI_ALTERNATE_BYTES_8_BITS ((uint32_t)0x00000000) /*!<8-bit alternate bytes*/
phungductung 0:e87aa4c49e95 284 #define QSPI_ALTERNATE_BYTES_16_BITS ((uint32_t)QUADSPI_CCR_ABSIZE_0) /*!<16-bit alternate bytes*/
phungductung 0:e87aa4c49e95 285 #define QSPI_ALTERNATE_BYTES_24_BITS ((uint32_t)QUADSPI_CCR_ABSIZE_1) /*!<24-bit alternate bytes*/
phungductung 0:e87aa4c49e95 286 #define QSPI_ALTERNATE_BYTES_32_BITS ((uint32_t)QUADSPI_CCR_ABSIZE) /*!<32-bit alternate bytes*/
phungductung 0:e87aa4c49e95 287 /**
phungductung 0:e87aa4c49e95 288 * @}
phungductung 0:e87aa4c49e95 289 */
phungductung 0:e87aa4c49e95 290
phungductung 0:e87aa4c49e95 291 /** @defgroup QSPI_InstructionMode QSPI Instruction Mode
phungductung 0:e87aa4c49e95 292 * @{
phungductung 0:e87aa4c49e95 293 */
phungductung 0:e87aa4c49e95 294 #define QSPI_INSTRUCTION_NONE ((uint32_t)0x00000000) /*!<No instruction*/
phungductung 0:e87aa4c49e95 295 #define QSPI_INSTRUCTION_1_LINE ((uint32_t)QUADSPI_CCR_IMODE_0) /*!<Instruction on a single line*/
phungductung 0:e87aa4c49e95 296 #define QSPI_INSTRUCTION_2_LINES ((uint32_t)QUADSPI_CCR_IMODE_1) /*!<Instruction on two lines*/
phungductung 0:e87aa4c49e95 297 #define QSPI_INSTRUCTION_4_LINES ((uint32_t)QUADSPI_CCR_IMODE) /*!<Instruction on four lines*/
phungductung 0:e87aa4c49e95 298 /**
phungductung 0:e87aa4c49e95 299 * @}
phungductung 0:e87aa4c49e95 300 */
phungductung 0:e87aa4c49e95 301
phungductung 0:e87aa4c49e95 302 /** @defgroup QSPI_AddressMode QSPI Address Mode
phungductung 0:e87aa4c49e95 303 * @{
phungductung 0:e87aa4c49e95 304 */
phungductung 0:e87aa4c49e95 305 #define QSPI_ADDRESS_NONE ((uint32_t)0x00000000) /*!<No address*/
phungductung 0:e87aa4c49e95 306 #define QSPI_ADDRESS_1_LINE ((uint32_t)QUADSPI_CCR_ADMODE_0) /*!<Address on a single line*/
phungductung 0:e87aa4c49e95 307 #define QSPI_ADDRESS_2_LINES ((uint32_t)QUADSPI_CCR_ADMODE_1) /*!<Address on two lines*/
phungductung 0:e87aa4c49e95 308 #define QSPI_ADDRESS_4_LINES ((uint32_t)QUADSPI_CCR_ADMODE) /*!<Address on four lines*/
phungductung 0:e87aa4c49e95 309 /**
phungductung 0:e87aa4c49e95 310 * @}
phungductung 0:e87aa4c49e95 311 */
phungductung 0:e87aa4c49e95 312
phungductung 0:e87aa4c49e95 313 /** @defgroup QSPI_AlternateBytesMode QSPI Alternate Bytes Mode
phungductung 0:e87aa4c49e95 314 * @{
phungductung 0:e87aa4c49e95 315 */
phungductung 0:e87aa4c49e95 316 #define QSPI_ALTERNATE_BYTES_NONE ((uint32_t)0x00000000) /*!<No alternate bytes*/
phungductung 0:e87aa4c49e95 317 #define QSPI_ALTERNATE_BYTES_1_LINE ((uint32_t)QUADSPI_CCR_ABMODE_0) /*!<Alternate bytes on a single line*/
phungductung 0:e87aa4c49e95 318 #define QSPI_ALTERNATE_BYTES_2_LINES ((uint32_t)QUADSPI_CCR_ABMODE_1) /*!<Alternate bytes on two lines*/
phungductung 0:e87aa4c49e95 319 #define QSPI_ALTERNATE_BYTES_4_LINES ((uint32_t)QUADSPI_CCR_ABMODE) /*!<Alternate bytes on four lines*/
phungductung 0:e87aa4c49e95 320 /**
phungductung 0:e87aa4c49e95 321 * @}
phungductung 0:e87aa4c49e95 322 */
phungductung 0:e87aa4c49e95 323
phungductung 0:e87aa4c49e95 324 /** @defgroup QSPI_DataMode QSPI Data Mode
phungductung 0:e87aa4c49e95 325 * @{
phungductung 0:e87aa4c49e95 326 */
phungductung 0:e87aa4c49e95 327 #define QSPI_DATA_NONE ((uint32_t)0X00000000) /*!<No data*/
phungductung 0:e87aa4c49e95 328 #define QSPI_DATA_1_LINE ((uint32_t)QUADSPI_CCR_DMODE_0) /*!<Data on a single line*/
phungductung 0:e87aa4c49e95 329 #define QSPI_DATA_2_LINES ((uint32_t)QUADSPI_CCR_DMODE_1) /*!<Data on two lines*/
phungductung 0:e87aa4c49e95 330 #define QSPI_DATA_4_LINES ((uint32_t)QUADSPI_CCR_DMODE) /*!<Data on four lines*/
phungductung 0:e87aa4c49e95 331 /**
phungductung 0:e87aa4c49e95 332 * @}
phungductung 0:e87aa4c49e95 333 */
phungductung 0:e87aa4c49e95 334
phungductung 0:e87aa4c49e95 335 /** @defgroup QSPI_DdrMode QSPI Ddr Mode
phungductung 0:e87aa4c49e95 336 * @{
phungductung 0:e87aa4c49e95 337 */
phungductung 0:e87aa4c49e95 338 #define QSPI_DDR_MODE_DISABLE ((uint32_t)0x00000000) /*!<Double data rate mode disabled*/
phungductung 0:e87aa4c49e95 339 #define QSPI_DDR_MODE_ENABLE ((uint32_t)QUADSPI_CCR_DDRM) /*!<Double data rate mode enabled*/
phungductung 0:e87aa4c49e95 340 /**
phungductung 0:e87aa4c49e95 341 * @}
phungductung 0:e87aa4c49e95 342 */
phungductung 0:e87aa4c49e95 343
phungductung 0:e87aa4c49e95 344 /** @defgroup QSPI_DdrHoldHalfCycle QSPI Ddr HoldHalfCycle
phungductung 0:e87aa4c49e95 345 * @{
phungductung 0:e87aa4c49e95 346 */
phungductung 0:e87aa4c49e95 347 #define QSPI_DDR_HHC_ANALOG_DELAY ((uint32_t)0x00000000) /*!<Delay the data output using analog delay in DDR mode*/
phungductung 0:e87aa4c49e95 348 #define QSPI_DDR_HHC_HALF_CLK_DELAY ((uint32_t)QUADSPI_CCR_DHHC) /*!<Delay the data output by 1/2 clock cycle in DDR mode*/
phungductung 0:e87aa4c49e95 349 /**
phungductung 0:e87aa4c49e95 350 * @}
phungductung 0:e87aa4c49e95 351 */
phungductung 0:e87aa4c49e95 352
phungductung 0:e87aa4c49e95 353 /** @defgroup QSPI_SIOOMode QSPI SIOO Mode
phungductung 0:e87aa4c49e95 354 * @{
phungductung 0:e87aa4c49e95 355 */
phungductung 0:e87aa4c49e95 356 #define QSPI_SIOO_INST_EVERY_CMD ((uint32_t)0x00000000) /*!<Send instruction on every transaction*/
phungductung 0:e87aa4c49e95 357 #define QSPI_SIOO_INST_ONLY_FIRST_CMD ((uint32_t)QUADSPI_CCR_SIOO) /*!<Send instruction only for the first command*/
phungductung 0:e87aa4c49e95 358 /**
phungductung 0:e87aa4c49e95 359 * @}
phungductung 0:e87aa4c49e95 360 */
phungductung 0:e87aa4c49e95 361
phungductung 0:e87aa4c49e95 362 /** @defgroup QSPI_MatchMode QSPI Match Mode
phungductung 0:e87aa4c49e95 363 * @{
phungductung 0:e87aa4c49e95 364 */
phungductung 0:e87aa4c49e95 365 #define QSPI_MATCH_MODE_AND ((uint32_t)0x00000000) /*!<AND match mode between unmasked bits*/
phungductung 0:e87aa4c49e95 366 #define QSPI_MATCH_MODE_OR ((uint32_t)QUADSPI_CR_PMM) /*!<OR match mode between unmasked bits*/
phungductung 0:e87aa4c49e95 367 /**
phungductung 0:e87aa4c49e95 368 * @}
phungductung 0:e87aa4c49e95 369 */
phungductung 0:e87aa4c49e95 370
phungductung 0:e87aa4c49e95 371 /** @defgroup QSPI_AutomaticStop QSPI Automatic Stop
phungductung 0:e87aa4c49e95 372 * @{
phungductung 0:e87aa4c49e95 373 */
phungductung 0:e87aa4c49e95 374 #define QSPI_AUTOMATIC_STOP_DISABLE ((uint32_t)0x00000000) /*!<AutoPolling stops only with abort or QSPI disabling*/
phungductung 0:e87aa4c49e95 375 #define QSPI_AUTOMATIC_STOP_ENABLE ((uint32_t)QUADSPI_CR_APMS) /*!<AutoPolling stops as soon as there is a match*/
phungductung 0:e87aa4c49e95 376 /**
phungductung 0:e87aa4c49e95 377 * @}
phungductung 0:e87aa4c49e95 378 */
phungductung 0:e87aa4c49e95 379
phungductung 0:e87aa4c49e95 380 /** @defgroup QSPI_TimeOutActivation QSPI TimeOut Activation
phungductung 0:e87aa4c49e95 381 * @{
phungductung 0:e87aa4c49e95 382 */
phungductung 0:e87aa4c49e95 383 #define QSPI_TIMEOUT_COUNTER_DISABLE ((uint32_t)0x00000000) /*!<Timeout counter disabled, nCS remains active*/
phungductung 0:e87aa4c49e95 384 #define QSPI_TIMEOUT_COUNTER_ENABLE ((uint32_t)QUADSPI_CR_TCEN) /*!<Timeout counter enabled, nCS released when timeout expires*/
phungductung 0:e87aa4c49e95 385 /**
phungductung 0:e87aa4c49e95 386 * @}
phungductung 0:e87aa4c49e95 387 */
phungductung 0:e87aa4c49e95 388
phungductung 0:e87aa4c49e95 389 /** @defgroup QSPI_Flags QSPI Flags
phungductung 0:e87aa4c49e95 390 * @{
phungductung 0:e87aa4c49e95 391 */
phungductung 0:e87aa4c49e95 392 #define QSPI_FLAG_BUSY QUADSPI_SR_BUSY /*!<Busy flag: operation is ongoing*/
phungductung 0:e87aa4c49e95 393 #define QSPI_FLAG_TO QUADSPI_SR_TOF /*!<Timeout flag: timeout occurs in memory-mapped mode*/
phungductung 0:e87aa4c49e95 394 #define QSPI_FLAG_SM QUADSPI_SR_SMF /*!<Status match flag: received data matches in autopolling mode*/
phungductung 0:e87aa4c49e95 395 #define QSPI_FLAG_FT QUADSPI_SR_FTF /*!<Fifo threshold flag: Fifo threshold reached or data left after read from memory is complete*/
phungductung 0:e87aa4c49e95 396 #define QSPI_FLAG_TC QUADSPI_SR_TCF /*!<Transfer complete flag: programmed number of data have been transferred or the transfer has been aborted*/
phungductung 0:e87aa4c49e95 397 #define QSPI_FLAG_TE QUADSPI_SR_TEF /*!<Transfer error flag: invalid address is being accessed*/
phungductung 0:e87aa4c49e95 398 /**
phungductung 0:e87aa4c49e95 399 * @}
phungductung 0:e87aa4c49e95 400 */
phungductung 0:e87aa4c49e95 401
phungductung 0:e87aa4c49e95 402 /** @defgroup QSPI_Interrupts QSPI Interrupts
phungductung 0:e87aa4c49e95 403 * @{
phungductung 0:e87aa4c49e95 404 */
phungductung 0:e87aa4c49e95 405 #define QSPI_IT_TO QUADSPI_CR_TOIE /*!<Interrupt on the timeout flag*/
phungductung 0:e87aa4c49e95 406 #define QSPI_IT_SM QUADSPI_CR_SMIE /*!<Interrupt on the status match flag*/
phungductung 0:e87aa4c49e95 407 #define QSPI_IT_FT QUADSPI_CR_FTIE /*!<Interrupt on the fifo threshold flag*/
phungductung 0:e87aa4c49e95 408 #define QSPI_IT_TC QUADSPI_CR_TCIE /*!<Interrupt on the transfer complete flag*/
phungductung 0:e87aa4c49e95 409 #define QSPI_IT_TE QUADSPI_CR_TEIE /*!<Interrupt on the transfer error flag*/
phungductung 0:e87aa4c49e95 410 /**
phungductung 0:e87aa4c49e95 411 * @}
phungductung 0:e87aa4c49e95 412 */
phungductung 0:e87aa4c49e95 413
phungductung 0:e87aa4c49e95 414 /** @defgroup QSPI_Timeout_definition QSPI Timeout definition
phungductung 0:e87aa4c49e95 415 * @{
phungductung 0:e87aa4c49e95 416 */
phungductung 0:e87aa4c49e95 417 #define HAL_QPSI_TIMEOUT_DEFAULT_VALUE ((uint32_t)5000)/* 5 s */
phungductung 0:e87aa4c49e95 418 /**
phungductung 0:e87aa4c49e95 419 * @}
phungductung 0:e87aa4c49e95 420 */
phungductung 0:e87aa4c49e95 421
phungductung 0:e87aa4c49e95 422 /**
phungductung 0:e87aa4c49e95 423 * @}
phungductung 0:e87aa4c49e95 424 */
phungductung 0:e87aa4c49e95 425
phungductung 0:e87aa4c49e95 426 /* Exported macros -----------------------------------------------------------*/
phungductung 0:e87aa4c49e95 427 /** @defgroup QSPI_Exported_Macros QSPI Exported Macros
phungductung 0:e87aa4c49e95 428 * @{
phungductung 0:e87aa4c49e95 429 */
phungductung 0:e87aa4c49e95 430
phungductung 0:e87aa4c49e95 431 /** @brief Reset QSPI handle state
phungductung 0:e87aa4c49e95 432 * @param __HANDLE__: QSPI handle.
phungductung 0:e87aa4c49e95 433 * @retval None
phungductung 0:e87aa4c49e95 434 */
phungductung 0:e87aa4c49e95 435 #define __HAL_QSPI_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_QSPI_STATE_RESET)
phungductung 0:e87aa4c49e95 436
phungductung 0:e87aa4c49e95 437 /** @brief Enable QSPI
phungductung 0:e87aa4c49e95 438 * @param __HANDLE__: specifies the QSPI Handle.
phungductung 0:e87aa4c49e95 439 * @retval None
phungductung 0:e87aa4c49e95 440 */
phungductung 0:e87aa4c49e95 441 #define __HAL_QSPI_ENABLE(__HANDLE__) SET_BIT((__HANDLE__)->Instance->CR, QUADSPI_CR_EN)
phungductung 0:e87aa4c49e95 442
phungductung 0:e87aa4c49e95 443 /** @brief Disable QSPI
phungductung 0:e87aa4c49e95 444 * @param __HANDLE__: specifies the QSPI Handle.
phungductung 0:e87aa4c49e95 445 * @retval None
phungductung 0:e87aa4c49e95 446 */
phungductung 0:e87aa4c49e95 447 #define __HAL_QSPI_DISABLE(__HANDLE__) CLEAR_BIT((__HANDLE__)->Instance->CR, QUADSPI_CR_EN)
phungductung 0:e87aa4c49e95 448
phungductung 0:e87aa4c49e95 449 /** @brief Enables the specified QSPI interrupt.
phungductung 0:e87aa4c49e95 450 * @param __HANDLE__: specifies the QSPI Handle.
phungductung 0:e87aa4c49e95 451 * @param __INTERRUPT__: specifies the QSPI interrupt source to enable.
phungductung 0:e87aa4c49e95 452 * This parameter can be one of the following values:
phungductung 0:e87aa4c49e95 453 * @arg QSPI_IT_TO: QSPI Time out interrupt
phungductung 0:e87aa4c49e95 454 * @arg QSPI_IT_SM: QSPI Status match interrupt
phungductung 0:e87aa4c49e95 455 * @arg QSPI_IT_FT: QSPI FIFO threshold interrupt
phungductung 0:e87aa4c49e95 456 * @arg QSPI_IT_TC: QSPI Transfer complete interrupt
phungductung 0:e87aa4c49e95 457 * @arg QSPI_IT_TE: QSPI Transfer error interrupt
phungductung 0:e87aa4c49e95 458 * @retval None
phungductung 0:e87aa4c49e95 459 */
phungductung 0:e87aa4c49e95 460 #define __HAL_QSPI_ENABLE_IT(__HANDLE__, __INTERRUPT__) SET_BIT((__HANDLE__)->Instance->CR, (__INTERRUPT__))
phungductung 0:e87aa4c49e95 461
phungductung 0:e87aa4c49e95 462
phungductung 0:e87aa4c49e95 463 /** @brief Disables the specified QSPI interrupt.
phungductung 0:e87aa4c49e95 464 * @param __HANDLE__: specifies the QSPI Handle.
phungductung 0:e87aa4c49e95 465 * @param __INTERRUPT__: specifies the QSPI interrupt source to disable.
phungductung 0:e87aa4c49e95 466 * This parameter can be one of the following values:
phungductung 0:e87aa4c49e95 467 * @arg QSPI_IT_TO: QSPI Timeout interrupt
phungductung 0:e87aa4c49e95 468 * @arg QSPI_IT_SM: QSPI Status match interrupt
phungductung 0:e87aa4c49e95 469 * @arg QSPI_IT_FT: QSPI FIFO threshold interrupt
phungductung 0:e87aa4c49e95 470 * @arg QSPI_IT_TC: QSPI Transfer complete interrupt
phungductung 0:e87aa4c49e95 471 * @arg QSPI_IT_TE: QSPI Transfer error interrupt
phungductung 0:e87aa4c49e95 472 * @retval None
phungductung 0:e87aa4c49e95 473 */
phungductung 0:e87aa4c49e95 474 #define __HAL_QSPI_DISABLE_IT(__HANDLE__, __INTERRUPT__) CLEAR_BIT((__HANDLE__)->Instance->CR, (__INTERRUPT__))
phungductung 0:e87aa4c49e95 475
phungductung 0:e87aa4c49e95 476 /** @brief Checks whether the specified QSPI interrupt source is enabled.
phungductung 0:e87aa4c49e95 477 * @param __HANDLE__: specifies the QSPI Handle.
phungductung 0:e87aa4c49e95 478 * @param __INTERRUPT__: specifies the QSPI interrupt source to check.
phungductung 0:e87aa4c49e95 479 * This parameter can be one of the following values:
phungductung 0:e87aa4c49e95 480 * @arg QSPI_IT_TO: QSPI Time out interrupt
phungductung 0:e87aa4c49e95 481 * @arg QSPI_IT_SM: QSPI Status match interrupt
phungductung 0:e87aa4c49e95 482 * @arg QSPI_IT_FT: QSPI FIFO threshold interrupt
phungductung 0:e87aa4c49e95 483 * @arg QSPI_IT_TC: QSPI Transfer complete interrupt
phungductung 0:e87aa4c49e95 484 * @arg QSPI_IT_TE: QSPI Transfer error interrupt
phungductung 0:e87aa4c49e95 485 * @retval The new state of __INTERRUPT__ (TRUE or FALSE).
phungductung 0:e87aa4c49e95 486 */
phungductung 0:e87aa4c49e95 487 #define __HAL_QSPI_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) (READ_BIT((__HANDLE__)->Instance->CR, (__INTERRUPT__)) == (__INTERRUPT__))
phungductung 0:e87aa4c49e95 488
phungductung 0:e87aa4c49e95 489 /**
phungductung 0:e87aa4c49e95 490 * @brief Get the selected QSPI's flag status.
phungductung 0:e87aa4c49e95 491 * @param __HANDLE__: specifies the QSPI Handle.
phungductung 0:e87aa4c49e95 492 * @param __FLAG__: specifies the QSPI flag to check.
phungductung 0:e87aa4c49e95 493 * This parameter can be one of the following values:
phungductung 0:e87aa4c49e95 494 * @arg QSPI_FLAG_BUSY: QSPI Busy flag
phungductung 0:e87aa4c49e95 495 * @arg QSPI_FLAG_TO: QSPI Time out flag
phungductung 0:e87aa4c49e95 496 * @arg QSPI_FLAG_SM: QSPI Status match flag
phungductung 0:e87aa4c49e95 497 * @arg QSPI_FLAG_FT: QSPI FIFO threshold flag
phungductung 0:e87aa4c49e95 498 * @arg QSPI_FLAG_TC: QSPI Transfer complete flag
phungductung 0:e87aa4c49e95 499 * @arg QSPI_FLAG_TE: QSPI Transfer error flag
phungductung 0:e87aa4c49e95 500 * @retval None
phungductung 0:e87aa4c49e95 501 */
phungductung 0:e87aa4c49e95 502 #define __HAL_QSPI_GET_FLAG(__HANDLE__, __FLAG__) (READ_BIT((__HANDLE__)->Instance->SR, (__FLAG__)) != 0)
phungductung 0:e87aa4c49e95 503
phungductung 0:e87aa4c49e95 504 /** @brief Clears the specified QSPI's flag status.
phungductung 0:e87aa4c49e95 505 * @param __HANDLE__: specifies the QSPI Handle.
phungductung 0:e87aa4c49e95 506 * @param __FLAG__: specifies the QSPI clear register flag that needs to be set
phungductung 0:e87aa4c49e95 507 * This parameter can be one of the following values:
phungductung 0:e87aa4c49e95 508 * @arg QSPI_FLAG_TO: QSPI Time out flag
phungductung 0:e87aa4c49e95 509 * @arg QSPI_FLAG_SM: QSPI Status match flag
phungductung 0:e87aa4c49e95 510 * @arg QSPI_FLAG_TC: QSPI Transfer complete flag
phungductung 0:e87aa4c49e95 511 * @arg QSPI_FLAG_TE: QSPI Transfer error flag
phungductung 0:e87aa4c49e95 512 * @retval None
phungductung 0:e87aa4c49e95 513 */
phungductung 0:e87aa4c49e95 514 #define __HAL_QSPI_CLEAR_FLAG(__HANDLE__, __FLAG__) WRITE_REG((__HANDLE__)->Instance->FCR, (__FLAG__))
phungductung 0:e87aa4c49e95 515 /**
phungductung 0:e87aa4c49e95 516 * @}
phungductung 0:e87aa4c49e95 517 */
phungductung 0:e87aa4c49e95 518
phungductung 0:e87aa4c49e95 519 /* Exported functions --------------------------------------------------------*/
phungductung 0:e87aa4c49e95 520 /** @addtogroup QSPI_Exported_Functions
phungductung 0:e87aa4c49e95 521 * @{
phungductung 0:e87aa4c49e95 522 */
phungductung 0:e87aa4c49e95 523
phungductung 0:e87aa4c49e95 524 /** @addtogroup QSPI_Exported_Functions_Group1
phungductung 0:e87aa4c49e95 525 * @{
phungductung 0:e87aa4c49e95 526 */
phungductung 0:e87aa4c49e95 527 /* Initialization/de-initialization functions ********************************/
phungductung 0:e87aa4c49e95 528 HAL_StatusTypeDef HAL_QSPI_Init (QSPI_HandleTypeDef *hqspi);
phungductung 0:e87aa4c49e95 529 HAL_StatusTypeDef HAL_QSPI_DeInit (QSPI_HandleTypeDef *hqspi);
phungductung 0:e87aa4c49e95 530 void HAL_QSPI_MspInit (QSPI_HandleTypeDef *hqspi);
phungductung 0:e87aa4c49e95 531 void HAL_QSPI_MspDeInit(QSPI_HandleTypeDef *hqspi);
phungductung 0:e87aa4c49e95 532 /**
phungductung 0:e87aa4c49e95 533 * @}
phungductung 0:e87aa4c49e95 534 */
phungductung 0:e87aa4c49e95 535
phungductung 0:e87aa4c49e95 536 /** @addtogroup QSPI_Exported_Functions_Group2
phungductung 0:e87aa4c49e95 537 * @{
phungductung 0:e87aa4c49e95 538 */
phungductung 0:e87aa4c49e95 539 /* IO operation functions *****************************************************/
phungductung 0:e87aa4c49e95 540 /* QSPI IRQ handler method */
phungductung 0:e87aa4c49e95 541 void HAL_QSPI_IRQHandler(QSPI_HandleTypeDef *hqspi);
phungductung 0:e87aa4c49e95 542
phungductung 0:e87aa4c49e95 543 /* QSPI indirect mode */
phungductung 0:e87aa4c49e95 544 HAL_StatusTypeDef HAL_QSPI_Command (QSPI_HandleTypeDef *hqspi, QSPI_CommandTypeDef *cmd, uint32_t Timeout);
phungductung 0:e87aa4c49e95 545 HAL_StatusTypeDef HAL_QSPI_Transmit (QSPI_HandleTypeDef *hqspi, uint8_t *pData, uint32_t Timeout);
phungductung 0:e87aa4c49e95 546 HAL_StatusTypeDef HAL_QSPI_Receive (QSPI_HandleTypeDef *hqspi, uint8_t *pData, uint32_t Timeout);
phungductung 0:e87aa4c49e95 547 HAL_StatusTypeDef HAL_QSPI_Command_IT (QSPI_HandleTypeDef *hqspi, QSPI_CommandTypeDef *cmd);
phungductung 0:e87aa4c49e95 548 HAL_StatusTypeDef HAL_QSPI_Transmit_IT (QSPI_HandleTypeDef *hqspi, uint8_t *pData);
phungductung 0:e87aa4c49e95 549 HAL_StatusTypeDef HAL_QSPI_Receive_IT (QSPI_HandleTypeDef *hqspi, uint8_t *pData);
phungductung 0:e87aa4c49e95 550 HAL_StatusTypeDef HAL_QSPI_Transmit_DMA (QSPI_HandleTypeDef *hqspi, uint8_t *pData);
phungductung 0:e87aa4c49e95 551 HAL_StatusTypeDef HAL_QSPI_Receive_DMA (QSPI_HandleTypeDef *hqspi, uint8_t *pData);
phungductung 0:e87aa4c49e95 552
phungductung 0:e87aa4c49e95 553 /* QSPI status flag polling mode */
phungductung 0:e87aa4c49e95 554 HAL_StatusTypeDef HAL_QSPI_AutoPolling (QSPI_HandleTypeDef *hqspi, QSPI_CommandTypeDef *cmd, QSPI_AutoPollingTypeDef *cfg, uint32_t Timeout);
phungductung 0:e87aa4c49e95 555 HAL_StatusTypeDef HAL_QSPI_AutoPolling_IT(QSPI_HandleTypeDef *hqspi, QSPI_CommandTypeDef *cmd, QSPI_AutoPollingTypeDef *cfg);
phungductung 0:e87aa4c49e95 556
phungductung 0:e87aa4c49e95 557 /* QSPI memory-mapped mode */
phungductung 0:e87aa4c49e95 558 HAL_StatusTypeDef HAL_QSPI_MemoryMapped(QSPI_HandleTypeDef *hqspi, QSPI_CommandTypeDef *cmd, QSPI_MemoryMappedTypeDef *cfg);
phungductung 0:e87aa4c49e95 559 /**
phungductung 0:e87aa4c49e95 560 * @}
phungductung 0:e87aa4c49e95 561 */
phungductung 0:e87aa4c49e95 562
phungductung 0:e87aa4c49e95 563 /** @addtogroup QSPI_Exported_Functions_Group3
phungductung 0:e87aa4c49e95 564 * @{
phungductung 0:e87aa4c49e95 565 */
phungductung 0:e87aa4c49e95 566 /* Callback functions in non-blocking modes ***********************************/
phungductung 0:e87aa4c49e95 567 void HAL_QSPI_ErrorCallback (QSPI_HandleTypeDef *hqspi);
phungductung 0:e87aa4c49e95 568 void HAL_QSPI_FifoThresholdCallback(QSPI_HandleTypeDef *hqspi);
phungductung 0:e87aa4c49e95 569
phungductung 0:e87aa4c49e95 570 /* QSPI indirect mode */
phungductung 0:e87aa4c49e95 571 void HAL_QSPI_CmdCpltCallback (QSPI_HandleTypeDef *hqspi);
phungductung 0:e87aa4c49e95 572 void HAL_QSPI_RxCpltCallback (QSPI_HandleTypeDef *hqspi);
phungductung 0:e87aa4c49e95 573 void HAL_QSPI_TxCpltCallback (QSPI_HandleTypeDef *hqspi);
phungductung 0:e87aa4c49e95 574 void HAL_QSPI_RxHalfCpltCallback (QSPI_HandleTypeDef *hqspi);
phungductung 0:e87aa4c49e95 575 void HAL_QSPI_TxHalfCpltCallback (QSPI_HandleTypeDef *hqspi);
phungductung 0:e87aa4c49e95 576
phungductung 0:e87aa4c49e95 577 /* QSPI status flag polling mode */
phungductung 0:e87aa4c49e95 578 void HAL_QSPI_StatusMatchCallback (QSPI_HandleTypeDef *hqspi);
phungductung 0:e87aa4c49e95 579
phungductung 0:e87aa4c49e95 580 /* QSPI memory-mapped mode */
phungductung 0:e87aa4c49e95 581 void HAL_QSPI_TimeOutCallback (QSPI_HandleTypeDef *hqspi);
phungductung 0:e87aa4c49e95 582 /**
phungductung 0:e87aa4c49e95 583 * @}
phungductung 0:e87aa4c49e95 584 */
phungductung 0:e87aa4c49e95 585
phungductung 0:e87aa4c49e95 586 /** @addtogroup QSPI_Exported_Functions_Group4
phungductung 0:e87aa4c49e95 587 * @{
phungductung 0:e87aa4c49e95 588 */
phungductung 0:e87aa4c49e95 589 /* Peripheral Control and State functions ************************************/
phungductung 0:e87aa4c49e95 590 HAL_QSPI_StateTypeDef HAL_QSPI_GetState(QSPI_HandleTypeDef *hqspi);
phungductung 0:e87aa4c49e95 591 uint32_t HAL_QSPI_GetError(QSPI_HandleTypeDef *hqspi);
phungductung 0:e87aa4c49e95 592 HAL_StatusTypeDef HAL_QSPI_Abort (QSPI_HandleTypeDef *hqspi);
phungductung 0:e87aa4c49e95 593 void HAL_QSPI_SetTimeout(QSPI_HandleTypeDef *hqspi, uint32_t Timeout);
phungductung 0:e87aa4c49e95 594 /**
phungductung 0:e87aa4c49e95 595 * @}
phungductung 0:e87aa4c49e95 596 */
phungductung 0:e87aa4c49e95 597
phungductung 0:e87aa4c49e95 598 /**
phungductung 0:e87aa4c49e95 599 * @}
phungductung 0:e87aa4c49e95 600 */
phungductung 0:e87aa4c49e95 601
phungductung 0:e87aa4c49e95 602 /* Private types -------------------------------------------------------------*/
phungductung 0:e87aa4c49e95 603 /* Private variables ---------------------------------------------------------*/
phungductung 0:e87aa4c49e95 604 /* Private constants ---------------------------------------------------------*/
phungductung 0:e87aa4c49e95 605 /** @defgroup QSPI_Private_Constants QSPI Private Constants
phungductung 0:e87aa4c49e95 606 * @{
phungductung 0:e87aa4c49e95 607 */
phungductung 0:e87aa4c49e95 608
phungductung 0:e87aa4c49e95 609 /**
phungductung 0:e87aa4c49e95 610 * @}
phungductung 0:e87aa4c49e95 611 */
phungductung 0:e87aa4c49e95 612
phungductung 0:e87aa4c49e95 613 /* Private macros ------------------------------------------------------------*/
phungductung 0:e87aa4c49e95 614 /** @defgroup QSPI_Private_Macros QSPI Private Macros
phungductung 0:e87aa4c49e95 615 * @{
phungductung 0:e87aa4c49e95 616 */
phungductung 0:e87aa4c49e95 617 /** @defgroup QSPI_ClockPrescaler QSPI Clock Prescaler
phungductung 0:e87aa4c49e95 618 * @{
phungductung 0:e87aa4c49e95 619 */
phungductung 0:e87aa4c49e95 620 #define IS_QSPI_CLOCK_PRESCALER(PRESCALER) ((PRESCALER) <= 0xFF)
phungductung 0:e87aa4c49e95 621 /**
phungductung 0:e87aa4c49e95 622 * @}
phungductung 0:e87aa4c49e95 623 */
phungductung 0:e87aa4c49e95 624
phungductung 0:e87aa4c49e95 625 /** @defgroup QSPI_FifoThreshold QSPI Fifo Threshold
phungductung 0:e87aa4c49e95 626 * @{
phungductung 0:e87aa4c49e95 627 */
phungductung 0:e87aa4c49e95 628 #define IS_QSPI_FIFO_THRESHOLD(THR) (((THR) > 0) && ((THR) <= 32))
phungductung 0:e87aa4c49e95 629 /**
phungductung 0:e87aa4c49e95 630 * @}
phungductung 0:e87aa4c49e95 631 */
phungductung 0:e87aa4c49e95 632
phungductung 0:e87aa4c49e95 633 #define IS_QSPI_SSHIFT(SSHIFT) (((SSHIFT) == QSPI_SAMPLE_SHIFTING_NONE) || \
phungductung 0:e87aa4c49e95 634 ((SSHIFT) == QSPI_SAMPLE_SHIFTING_HALFCYCLE))
phungductung 0:e87aa4c49e95 635
phungductung 0:e87aa4c49e95 636 /** @defgroup QSPI_FlashSize QSPI Flash Size
phungductung 0:e87aa4c49e95 637 * @{
phungductung 0:e87aa4c49e95 638 */
phungductung 0:e87aa4c49e95 639 #define IS_QSPI_FLASH_SIZE(FSIZE) (((FSIZE) <= 31))
phungductung 0:e87aa4c49e95 640 /**
phungductung 0:e87aa4c49e95 641 * @}
phungductung 0:e87aa4c49e95 642 */
phungductung 0:e87aa4c49e95 643
phungductung 0:e87aa4c49e95 644 #define IS_QSPI_CS_HIGH_TIME(CSHTIME) (((CSHTIME) == QSPI_CS_HIGH_TIME_1_CYCLE) || \
phungductung 0:e87aa4c49e95 645 ((CSHTIME) == QSPI_CS_HIGH_TIME_2_CYCLE) || \
phungductung 0:e87aa4c49e95 646 ((CSHTIME) == QSPI_CS_HIGH_TIME_3_CYCLE) || \
phungductung 0:e87aa4c49e95 647 ((CSHTIME) == QSPI_CS_HIGH_TIME_4_CYCLE) || \
phungductung 0:e87aa4c49e95 648 ((CSHTIME) == QSPI_CS_HIGH_TIME_5_CYCLE) || \
phungductung 0:e87aa4c49e95 649 ((CSHTIME) == QSPI_CS_HIGH_TIME_6_CYCLE) || \
phungductung 0:e87aa4c49e95 650 ((CSHTIME) == QSPI_CS_HIGH_TIME_7_CYCLE) || \
phungductung 0:e87aa4c49e95 651 ((CSHTIME) == QSPI_CS_HIGH_TIME_8_CYCLE))
phungductung 0:e87aa4c49e95 652
phungductung 0:e87aa4c49e95 653 #define IS_QSPI_CLOCK_MODE(CLKMODE) (((CLKMODE) == QSPI_CLOCK_MODE_0) || \
phungductung 0:e87aa4c49e95 654 ((CLKMODE) == QSPI_CLOCK_MODE_3))
phungductung 0:e87aa4c49e95 655
phungductung 0:e87aa4c49e95 656 #define IS_QSPI_FLASH_ID(FLA) (((FLA) == QSPI_FLASH_ID_1) || \
phungductung 0:e87aa4c49e95 657 ((FLA) == QSPI_FLASH_ID_2))
phungductung 0:e87aa4c49e95 658
phungductung 0:e87aa4c49e95 659 #define IS_QSPI_DUAL_FLASH_MODE(MODE) (((MODE) == QSPI_DUALFLASH_ENABLE) || \
phungductung 0:e87aa4c49e95 660 ((MODE) == QSPI_DUALFLASH_DISABLE))
phungductung 0:e87aa4c49e95 661
phungductung 0:e87aa4c49e95 662
phungductung 0:e87aa4c49e95 663 /** @defgroup QSPI_Instruction QSPI Instruction
phungductung 0:e87aa4c49e95 664 * @{
phungductung 0:e87aa4c49e95 665 */
phungductung 0:e87aa4c49e95 666 #define IS_QSPI_INSTRUCTION(INSTRUCTION) ((INSTRUCTION) <= 0xFF)
phungductung 0:e87aa4c49e95 667 /**
phungductung 0:e87aa4c49e95 668 * @}
phungductung 0:e87aa4c49e95 669 */
phungductung 0:e87aa4c49e95 670
phungductung 0:e87aa4c49e95 671 #define IS_QSPI_ADDRESS_SIZE(ADDR_SIZE) (((ADDR_SIZE) == QSPI_ADDRESS_8_BITS) || \
phungductung 0:e87aa4c49e95 672 ((ADDR_SIZE) == QSPI_ADDRESS_16_BITS) || \
phungductung 0:e87aa4c49e95 673 ((ADDR_SIZE) == QSPI_ADDRESS_24_BITS) || \
phungductung 0:e87aa4c49e95 674 ((ADDR_SIZE) == QSPI_ADDRESS_32_BITS))
phungductung 0:e87aa4c49e95 675
phungductung 0:e87aa4c49e95 676 #define IS_QSPI_ALTERNATE_BYTES_SIZE(SIZE) (((SIZE) == QSPI_ALTERNATE_BYTES_8_BITS) || \
phungductung 0:e87aa4c49e95 677 ((SIZE) == QSPI_ALTERNATE_BYTES_16_BITS) || \
phungductung 0:e87aa4c49e95 678 ((SIZE) == QSPI_ALTERNATE_BYTES_24_BITS) || \
phungductung 0:e87aa4c49e95 679 ((SIZE) == QSPI_ALTERNATE_BYTES_32_BITS))
phungductung 0:e87aa4c49e95 680
phungductung 0:e87aa4c49e95 681
phungductung 0:e87aa4c49e95 682 /** @defgroup QSPI_DummyCycles QSPI Dummy Cycles
phungductung 0:e87aa4c49e95 683 * @{
phungductung 0:e87aa4c49e95 684 */
phungductung 0:e87aa4c49e95 685 #define IS_QSPI_DUMMY_CYCLES(DCY) ((DCY) <= 31)
phungductung 0:e87aa4c49e95 686 /**
phungductung 0:e87aa4c49e95 687 * @}
phungductung 0:e87aa4c49e95 688 */
phungductung 0:e87aa4c49e95 689
phungductung 0:e87aa4c49e95 690 #define IS_QSPI_INSTRUCTION_MODE(MODE) (((MODE) == QSPI_INSTRUCTION_NONE) || \
phungductung 0:e87aa4c49e95 691 ((MODE) == QSPI_INSTRUCTION_1_LINE) || \
phungductung 0:e87aa4c49e95 692 ((MODE) == QSPI_INSTRUCTION_2_LINES) || \
phungductung 0:e87aa4c49e95 693 ((MODE) == QSPI_INSTRUCTION_4_LINES))
phungductung 0:e87aa4c49e95 694
phungductung 0:e87aa4c49e95 695 #define IS_QSPI_ADDRESS_MODE(MODE) (((MODE) == QSPI_ADDRESS_NONE) || \
phungductung 0:e87aa4c49e95 696 ((MODE) == QSPI_ADDRESS_1_LINE) || \
phungductung 0:e87aa4c49e95 697 ((MODE) == QSPI_ADDRESS_2_LINES) || \
phungductung 0:e87aa4c49e95 698 ((MODE) == QSPI_ADDRESS_4_LINES))
phungductung 0:e87aa4c49e95 699
phungductung 0:e87aa4c49e95 700 #define IS_QSPI_ALTERNATE_BYTES_MODE(MODE) (((MODE) == QSPI_ALTERNATE_BYTES_NONE) || \
phungductung 0:e87aa4c49e95 701 ((MODE) == QSPI_ALTERNATE_BYTES_1_LINE) || \
phungductung 0:e87aa4c49e95 702 ((MODE) == QSPI_ALTERNATE_BYTES_2_LINES) || \
phungductung 0:e87aa4c49e95 703 ((MODE) == QSPI_ALTERNATE_BYTES_4_LINES))
phungductung 0:e87aa4c49e95 704
phungductung 0:e87aa4c49e95 705 #define IS_QSPI_DATA_MODE(MODE) (((MODE) == QSPI_DATA_NONE) || \
phungductung 0:e87aa4c49e95 706 ((MODE) == QSPI_DATA_1_LINE) || \
phungductung 0:e87aa4c49e95 707 ((MODE) == QSPI_DATA_2_LINES) || \
phungductung 0:e87aa4c49e95 708 ((MODE) == QSPI_DATA_4_LINES))
phungductung 0:e87aa4c49e95 709
phungductung 0:e87aa4c49e95 710 #define IS_QSPI_DDR_MODE(DDR_MODE) (((DDR_MODE) == QSPI_DDR_MODE_DISABLE) || \
phungductung 0:e87aa4c49e95 711 ((DDR_MODE) == QSPI_DDR_MODE_ENABLE))
phungductung 0:e87aa4c49e95 712
phungductung 0:e87aa4c49e95 713 #define IS_QSPI_DDR_HHC(DDR_HHC) (((DDR_HHC) == QSPI_DDR_HHC_ANALOG_DELAY) || \
phungductung 0:e87aa4c49e95 714 ((DDR_HHC) == QSPI_DDR_HHC_HALF_CLK_DELAY))
phungductung 0:e87aa4c49e95 715
phungductung 0:e87aa4c49e95 716 #define IS_QSPI_SIOO_MODE(SIOO_MODE) (((SIOO_MODE) == QSPI_SIOO_INST_EVERY_CMD) || \
phungductung 0:e87aa4c49e95 717 ((SIOO_MODE) == QSPI_SIOO_INST_ONLY_FIRST_CMD))
phungductung 0:e87aa4c49e95 718
phungductung 0:e87aa4c49e95 719 /** @defgroup QSPI_Interval QSPI Interval
phungductung 0:e87aa4c49e95 720 * @{
phungductung 0:e87aa4c49e95 721 */
phungductung 0:e87aa4c49e95 722 #define IS_QSPI_INTERVAL(INTERVAL) ((INTERVAL) <= QUADSPI_PIR_INTERVAL)
phungductung 0:e87aa4c49e95 723 /**
phungductung 0:e87aa4c49e95 724 * @}
phungductung 0:e87aa4c49e95 725 */
phungductung 0:e87aa4c49e95 726
phungductung 0:e87aa4c49e95 727 /** @defgroup QSPI_StatusBytesSize QSPI Status Bytes Size
phungductung 0:e87aa4c49e95 728 * @{
phungductung 0:e87aa4c49e95 729 */
phungductung 0:e87aa4c49e95 730 #define IS_QSPI_STATUS_BYTES_SIZE(SIZE) (((SIZE) >= 1) && ((SIZE) <= 4))
phungductung 0:e87aa4c49e95 731 /**
phungductung 0:e87aa4c49e95 732 * @}
phungductung 0:e87aa4c49e95 733 */
phungductung 0:e87aa4c49e95 734 #define IS_QSPI_MATCH_MODE(MODE) (((MODE) == QSPI_MATCH_MODE_AND) || \
phungductung 0:e87aa4c49e95 735 ((MODE) == QSPI_MATCH_MODE_OR))
phungductung 0:e87aa4c49e95 736
phungductung 0:e87aa4c49e95 737 #define IS_QSPI_AUTOMATIC_STOP(APMS) (((APMS) == QSPI_AUTOMATIC_STOP_DISABLE) || \
phungductung 0:e87aa4c49e95 738 ((APMS) == QSPI_AUTOMATIC_STOP_ENABLE))
phungductung 0:e87aa4c49e95 739
phungductung 0:e87aa4c49e95 740 #define IS_QSPI_TIMEOUT_ACTIVATION(TCEN) (((TCEN) == QSPI_TIMEOUT_COUNTER_DISABLE) || \
phungductung 0:e87aa4c49e95 741 ((TCEN) == QSPI_TIMEOUT_COUNTER_ENABLE))
phungductung 0:e87aa4c49e95 742
phungductung 0:e87aa4c49e95 743 /** @defgroup QSPI_TimeOutPeriod QSPI TimeOut Period
phungductung 0:e87aa4c49e95 744 * @{
phungductung 0:e87aa4c49e95 745 */
phungductung 0:e87aa4c49e95 746 #define IS_QSPI_TIMEOUT_PERIOD(PERIOD) ((PERIOD) <= 0xFFFF)
phungductung 0:e87aa4c49e95 747 /**
phungductung 0:e87aa4c49e95 748 * @}
phungductung 0:e87aa4c49e95 749 */
phungductung 0:e87aa4c49e95 750
phungductung 0:e87aa4c49e95 751 #define IS_QSPI_GET_FLAG(FLAG) (((FLAG) == QSPI_FLAG_BUSY) || \
phungductung 0:e87aa4c49e95 752 ((FLAG) == QSPI_FLAG_TO) || \
phungductung 0:e87aa4c49e95 753 ((FLAG) == QSPI_FLAG_SM) || \
phungductung 0:e87aa4c49e95 754 ((FLAG) == QSPI_FLAG_FT) || \
phungductung 0:e87aa4c49e95 755 ((FLAG) == QSPI_FLAG_TC) || \
phungductung 0:e87aa4c49e95 756 ((FLAG) == QSPI_FLAG_TE))
phungductung 0:e87aa4c49e95 757
phungductung 0:e87aa4c49e95 758 #define IS_QSPI_IT(IT) ((((IT) & (uint32_t)0xFFE0FFFF) == 0x00000000) && ((IT) != 0x00000000))
phungductung 0:e87aa4c49e95 759 /**
phungductung 0:e87aa4c49e95 760 * @}
phungductung 0:e87aa4c49e95 761 */
phungductung 0:e87aa4c49e95 762
phungductung 0:e87aa4c49e95 763 /* Private functions ---------------------------------------------------------*/
phungductung 0:e87aa4c49e95 764 /** @defgroup QSPI_Private_Functions QSPI Private Functions
phungductung 0:e87aa4c49e95 765 * @{
phungductung 0:e87aa4c49e95 766 */
phungductung 0:e87aa4c49e95 767
phungductung 0:e87aa4c49e95 768 /**
phungductung 0:e87aa4c49e95 769 * @}
phungductung 0:e87aa4c49e95 770 */
phungductung 0:e87aa4c49e95 771
phungductung 0:e87aa4c49e95 772 /**
phungductung 0:e87aa4c49e95 773 * @}
phungductung 0:e87aa4c49e95 774 */
phungductung 0:e87aa4c49e95 775
phungductung 0:e87aa4c49e95 776 /**
phungductung 0:e87aa4c49e95 777 * @}
phungductung 0:e87aa4c49e95 778 */
phungductung 0:e87aa4c49e95 779
phungductung 0:e87aa4c49e95 780 #ifdef __cplusplus
phungductung 0:e87aa4c49e95 781 }
phungductung 0:e87aa4c49e95 782 #endif
phungductung 0:e87aa4c49e95 783
phungductung 0:e87aa4c49e95 784 #endif /* __STM32F7xx_HAL_QSPI_H */
phungductung 0:e87aa4c49e95 785
phungductung 0:e87aa4c49e95 786 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/