fix LPC812 PWM

Dependents:   IR_LED_Send

Fork of mbed-dev by mbed official

Committer:
nameless129
Date:
Mon May 16 16:50:30 2016 +0000
Revision:
129:2e517c56bcfb
Parent:
0:9b334a45a8ff
PWM Fix:Duty 0%??H???????????????

Who changed what in which revision?

UserRevisionLine numberNew contents of line
bogdanm 0:9b334a45a8ff 1 /**
bogdanm 0:9b334a45a8ff 2 ******************************************************************************
bogdanm 0:9b334a45a8ff 3 * @file stm32l1xx_hal_rcc_ex.h
bogdanm 0:9b334a45a8ff 4 * @author MCD Application Team
bogdanm 0:9b334a45a8ff 5 * @version V1.0.0
bogdanm 0:9b334a45a8ff 6 * @date 5-September-2014
bogdanm 0:9b334a45a8ff 7 * @brief Header file of RCC HAL Extension module.
bogdanm 0:9b334a45a8ff 8 ******************************************************************************
bogdanm 0:9b334a45a8ff 9 * @attention
bogdanm 0:9b334a45a8ff 10 *
bogdanm 0:9b334a45a8ff 11 * <h2><center>&copy; COPYRIGHT(c) 2014 STMicroelectronics</center></h2>
bogdanm 0:9b334a45a8ff 12 *
bogdanm 0:9b334a45a8ff 13 * Redistribution and use in source and binary forms, with or without modification,
bogdanm 0:9b334a45a8ff 14 * are permitted provided that the following conditions are met:
bogdanm 0:9b334a45a8ff 15 * 1. Redistributions of source code must retain the above copyright notice,
bogdanm 0:9b334a45a8ff 16 * this list of conditions and the following disclaimer.
bogdanm 0:9b334a45a8ff 17 * 2. Redistributions in binary form must reproduce the above copyright notice,
bogdanm 0:9b334a45a8ff 18 * this list of conditions and the following disclaimer in the documentation
bogdanm 0:9b334a45a8ff 19 * and/or other materials provided with the distribution.
bogdanm 0:9b334a45a8ff 20 * 3. Neither the name of STMicroelectronics nor the names of its contributors
bogdanm 0:9b334a45a8ff 21 * may be used to endorse or promote products derived from this software
bogdanm 0:9b334a45a8ff 22 * without specific prior written permission.
bogdanm 0:9b334a45a8ff 23 *
bogdanm 0:9b334a45a8ff 24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
bogdanm 0:9b334a45a8ff 25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
bogdanm 0:9b334a45a8ff 26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
bogdanm 0:9b334a45a8ff 27 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
bogdanm 0:9b334a45a8ff 28 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
bogdanm 0:9b334a45a8ff 29 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
bogdanm 0:9b334a45a8ff 30 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
bogdanm 0:9b334a45a8ff 31 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
bogdanm 0:9b334a45a8ff 32 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
bogdanm 0:9b334a45a8ff 33 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
bogdanm 0:9b334a45a8ff 34 *
bogdanm 0:9b334a45a8ff 35 ******************************************************************************
bogdanm 0:9b334a45a8ff 36 */
bogdanm 0:9b334a45a8ff 37
bogdanm 0:9b334a45a8ff 38 /* Define to prevent recursive inclusion -------------------------------------*/
bogdanm 0:9b334a45a8ff 39 #ifndef __STM32L1xx_HAL_RCC_EX_H
bogdanm 0:9b334a45a8ff 40 #define __STM32L1xx_HAL_RCC_EX_H
bogdanm 0:9b334a45a8ff 41
bogdanm 0:9b334a45a8ff 42 #ifdef __cplusplus
bogdanm 0:9b334a45a8ff 43 extern "C" {
bogdanm 0:9b334a45a8ff 44 #endif
bogdanm 0:9b334a45a8ff 45
bogdanm 0:9b334a45a8ff 46 /* Includes ------------------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 47 #include "stm32l1xx_hal_def.h"
bogdanm 0:9b334a45a8ff 48
bogdanm 0:9b334a45a8ff 49 /** @addtogroup STM32L1xx_HAL_Driver
bogdanm 0:9b334a45a8ff 50 * @{
bogdanm 0:9b334a45a8ff 51 */
bogdanm 0:9b334a45a8ff 52
bogdanm 0:9b334a45a8ff 53 /** @addtogroup RCCEx
bogdanm 0:9b334a45a8ff 54 * @{
bogdanm 0:9b334a45a8ff 55 */
bogdanm 0:9b334a45a8ff 56
bogdanm 0:9b334a45a8ff 57 /* Exported types ------------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 58
bogdanm 0:9b334a45a8ff 59 /** @defgroup RCCEx_Exported_Types RCCEx Exported Types
bogdanm 0:9b334a45a8ff 60 * @{
bogdanm 0:9b334a45a8ff 61 */
bogdanm 0:9b334a45a8ff 62
bogdanm 0:9b334a45a8ff 63 /**
bogdanm 0:9b334a45a8ff 64 * @brief RCC extended clocks structure definition
bogdanm 0:9b334a45a8ff 65 */
bogdanm 0:9b334a45a8ff 66 typedef struct
bogdanm 0:9b334a45a8ff 67 {
bogdanm 0:9b334a45a8ff 68 uint32_t PeriphClockSelection; /*!< The Extended Clock to be configured.
bogdanm 0:9b334a45a8ff 69 This parameter can be a value of @ref RCCEx_Periph_Clock_Selection */
bogdanm 0:9b334a45a8ff 70
bogdanm 0:9b334a45a8ff 71 uint32_t RTCClockSelection; /*!< specifies the RTC clock source.
bogdanm 0:9b334a45a8ff 72 This parameter can be a value of @ref RCC_RTC_LCD_Clock_Source */
bogdanm 0:9b334a45a8ff 73
bogdanm 0:9b334a45a8ff 74 #if defined (STM32L100xB) || defined (STM32L100xBA) || defined (STM32L100xC) ||\
bogdanm 0:9b334a45a8ff 75 defined(STM32L152xB) || defined(STM32L152xBA) || defined(STM32L152xC) || \
bogdanm 0:9b334a45a8ff 76 defined(STM32L162xC) || defined(STM32L152xCA) || defined(STM32L152xD) || \
bogdanm 0:9b334a45a8ff 77 defined(STM32L162xCA) || defined(STM32L162xD) || defined(STM32L152xE) || \
bogdanm 0:9b334a45a8ff 78 defined(STM32L162xE)
bogdanm 0:9b334a45a8ff 79
bogdanm 0:9b334a45a8ff 80 uint32_t LCDClockSelection; /*!< specifies the LCD clock source.
bogdanm 0:9b334a45a8ff 81 This parameter can be a value of @ref RCC_RTC_LCD_Clock_Source */
bogdanm 0:9b334a45a8ff 82
bogdanm 0:9b334a45a8ff 83 #endif /* STM32L100xB || STM32L152xBA || ... || STM32L152xE || STM32L162xE */
bogdanm 0:9b334a45a8ff 84 } RCC_PeriphCLKInitTypeDef;
bogdanm 0:9b334a45a8ff 85
bogdanm 0:9b334a45a8ff 86 /**
bogdanm 0:9b334a45a8ff 87 * @}
bogdanm 0:9b334a45a8ff 88 */
bogdanm 0:9b334a45a8ff 89
bogdanm 0:9b334a45a8ff 90 /* Exported constants --------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 91
bogdanm 0:9b334a45a8ff 92 /** @defgroup RCCEx_Exported_Constants RCCEx Exported Constants
bogdanm 0:9b334a45a8ff 93 * @{
bogdanm 0:9b334a45a8ff 94 */
bogdanm 0:9b334a45a8ff 95
bogdanm 0:9b334a45a8ff 96 /** @defgroup RCCEx_Periph_Clock_Selection RCCEx Periph Clock Selection
bogdanm 0:9b334a45a8ff 97 * @{
bogdanm 0:9b334a45a8ff 98 */
bogdanm 0:9b334a45a8ff 99 #define RCC_PERIPHCLK_RTC ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 100
bogdanm 0:9b334a45a8ff 101 #if defined (STM32L100xB) || defined (STM32L100xBA) || defined (STM32L100xC) ||\
bogdanm 0:9b334a45a8ff 102 defined(STM32L152xB) || defined(STM32L152xBA) || defined(STM32L152xC) || \
bogdanm 0:9b334a45a8ff 103 defined(STM32L162xC) || defined(STM32L152xCA) || defined(STM32L152xD) || \
bogdanm 0:9b334a45a8ff 104 defined(STM32L162xCA) || defined(STM32L162xD) || defined(STM32L152xE) || \
bogdanm 0:9b334a45a8ff 105 defined(STM32L162xE)
bogdanm 0:9b334a45a8ff 106
bogdanm 0:9b334a45a8ff 107 #define RCC_PERIPHCLK_LCD ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 108
bogdanm 0:9b334a45a8ff 109 #endif /* STM32L100xB || STM32L152xBA || ... || STM32L152xE || STM32L162xE */
bogdanm 0:9b334a45a8ff 110
bogdanm 0:9b334a45a8ff 111 #if defined (STM32L100xB) || defined (STM32L100xBA) || defined (STM32L100xC) ||\
bogdanm 0:9b334a45a8ff 112 defined(STM32L152xB) || defined(STM32L152xBA) || defined(STM32L152xC) || \
bogdanm 0:9b334a45a8ff 113 defined(STM32L162xC) || defined(STM32L152xCA) || defined(STM32L152xD) || \
bogdanm 0:9b334a45a8ff 114 defined(STM32L162xCA) || defined(STM32L162xD) || defined(STM32L152xE) || \
bogdanm 0:9b334a45a8ff 115 defined(STM32L162xE)
bogdanm 0:9b334a45a8ff 116
bogdanm 0:9b334a45a8ff 117 #define IS_RCC_PERIPHCLOCK(__CLK__) ((RCC_PERIPHCLK_RTC <= (__CLK__)) && ((__CLK__) <= RCC_PERIPHCLK_LCD))
bogdanm 0:9b334a45a8ff 118
bogdanm 0:9b334a45a8ff 119 #else /* Not LCD LINE */
bogdanm 0:9b334a45a8ff 120
bogdanm 0:9b334a45a8ff 121 #define IS_RCC_PERIPHCLOCK(__CLK__) ((__CLK__) == RCC_PERIPHCLK_RTC)
bogdanm 0:9b334a45a8ff 122
bogdanm 0:9b334a45a8ff 123 #endif /* STM32L100xB || STM32L152xBA || ... || STM32L152xE || STM32L162xE */
bogdanm 0:9b334a45a8ff 124 /**
bogdanm 0:9b334a45a8ff 125 * @}
bogdanm 0:9b334a45a8ff 126 */
bogdanm 0:9b334a45a8ff 127
bogdanm 0:9b334a45a8ff 128 #if defined(STM32L100xBA) || defined (STM32L151xBA) || defined (STM32L152xBA) || \
bogdanm 0:9b334a45a8ff 129 defined(STM32L100xC) || defined (STM32L151xC) || defined (STM32L152xC) || defined (STM32L162xC) || \
bogdanm 0:9b334a45a8ff 130 defined(STM32L151xCA) || defined (STM32L151xD) || defined (STM32L152xCA) || defined (STM32L152xD) || defined (STM32L162xCA) || defined (STM32L162xD) || \
bogdanm 0:9b334a45a8ff 131 defined(STM32L151xE) || defined (STM32L152xE) || defined (STM32L162xE)
bogdanm 0:9b334a45a8ff 132
bogdanm 0:9b334a45a8ff 133 /* Alias word address of LSECSSON bit */
bogdanm 0:9b334a45a8ff 134 #define LSECSSON_BITNUMBER POSITION_VAL(RCC_CSR_LSECSSON)
bogdanm 0:9b334a45a8ff 135 #define CSR_LSECSSON_BB ((uint32_t)(PERIPH_BB_BASE + (RCC_CSR_OFFSET_BB * 32) + (LSECSSON_BITNUMBER * 4)))
bogdanm 0:9b334a45a8ff 136
bogdanm 0:9b334a45a8ff 137 #endif /* STM32L100xBA || STM32L151xBA || STM32L152xBA || STM32L100xC || STM32L151xC || STM32L152xC || STM32L162xC || STM32L151xCA || STM32L151xD || STM32L152xCA || STM32L152xD || STM32L162xCA || STM32L162xD || STM32L151xE || STM32L152xE || STM32L162xE*/
bogdanm 0:9b334a45a8ff 138
bogdanm 0:9b334a45a8ff 139 /**
bogdanm 0:9b334a45a8ff 140 * @}
bogdanm 0:9b334a45a8ff 141 */
bogdanm 0:9b334a45a8ff 142
bogdanm 0:9b334a45a8ff 143 /* Exported macro ------------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 144 /** @defgroup RCCEx_Exported_Macros RCCEx Exported Macros
bogdanm 0:9b334a45a8ff 145 * @{
bogdanm 0:9b334a45a8ff 146 */
bogdanm 0:9b334a45a8ff 147
bogdanm 0:9b334a45a8ff 148 /** @defgroup RCCEx_Peripheral_Clock_Enable_Disable RCCEx_Peripheral_Clock_Enable_Disable
bogdanm 0:9b334a45a8ff 149 * @brief Enables or disables the AHB1 peripheral clock.
bogdanm 0:9b334a45a8ff 150 * @note After reset, the peripheral clock (used for registers read/write access)
bogdanm 0:9b334a45a8ff 151 * is disabled and the application software has to enable this clock before
bogdanm 0:9b334a45a8ff 152 * using it.
bogdanm 0:9b334a45a8ff 153 * @{
bogdanm 0:9b334a45a8ff 154 */
bogdanm 0:9b334a45a8ff 155 #if defined (STM32L151xB) || defined (STM32L152xB) || \
bogdanm 0:9b334a45a8ff 156 defined (STM32L151xBA) || defined (STM32L152xBA) || \
bogdanm 0:9b334a45a8ff 157 defined (STM32L151xC) || defined (STM32L152xC) || defined (STM32L162xC) || \
bogdanm 0:9b334a45a8ff 158 defined(STM32L151xCA) || defined (STM32L151xD) || defined (STM32L152xCA) || defined (STM32L152xD) || defined (STM32L162xCA) || defined (STM32L162xD) || \
bogdanm 0:9b334a45a8ff 159 defined(STM32L151xE) || defined (STM32L152xE) || defined (STM32L162xE)
bogdanm 0:9b334a45a8ff 160
bogdanm 0:9b334a45a8ff 161 #define __GPIOE_CLK_ENABLE() (RCC->AHBENR |= (RCC_AHBENR_GPIOEEN))
bogdanm 0:9b334a45a8ff 162 #define __GPIOE_CLK_DISABLE() (RCC->AHBENR &= ~(RCC_AHBENR_GPIOEEN))
bogdanm 0:9b334a45a8ff 163
bogdanm 0:9b334a45a8ff 164 #endif /* STM32L151xB || STM32L152xB || ... || STM32L151xCA || STM32L151xD || STM32L152xCA || STM32L152xD || STM32L162xCA || STM32L162xD || STM32L151xE || STM32L152xE || STM32L162xE */
bogdanm 0:9b334a45a8ff 165
bogdanm 0:9b334a45a8ff 166 #if defined(STM32L151xCA) || defined (STM32L151xD) || defined (STM32L152xCA) || defined (STM32L152xD) || defined (STM32L162xCA) || defined (STM32L162xD) || \
bogdanm 0:9b334a45a8ff 167 defined(STM32L151xE) || defined (STM32L152xE) || defined (STM32L162xE)
bogdanm 0:9b334a45a8ff 168
bogdanm 0:9b334a45a8ff 169 #define __GPIOF_CLK_ENABLE() (RCC->AHBENR |= (RCC_AHBENR_GPIOFEN))
bogdanm 0:9b334a45a8ff 170 #define __GPIOG_CLK_ENABLE() (RCC->AHBENR |= (RCC_AHBENR_GPIOGEN))
bogdanm 0:9b334a45a8ff 171
bogdanm 0:9b334a45a8ff 172 #define __GPIOF_CLK_DISABLE() (RCC->AHBENR &= ~(RCC_AHBENR_GPIOFEN))
bogdanm 0:9b334a45a8ff 173 #define __GPIOG_CLK_DISABLE() (RCC->AHBENR &= ~(RCC_AHBENR_GPIOGEN))
bogdanm 0:9b334a45a8ff 174
bogdanm 0:9b334a45a8ff 175 #endif /* STM32L151xCA || STM32L151xD || STM32L152xCA || STM32L152xD || STM32L162xCA || STM32L162xD || STM32L151xE || STM32L152xE || STM32L162xE */
bogdanm 0:9b334a45a8ff 176
bogdanm 0:9b334a45a8ff 177 #if defined(STM32L100xC) || defined (STM32L151xC) || defined (STM32L152xC) || defined (STM32L162xC) || \
bogdanm 0:9b334a45a8ff 178 defined(STM32L151xCA) || defined (STM32L151xD) || defined (STM32L152xCA) || defined (STM32L152xD) || defined (STM32L162xCA) || defined (STM32L162xD) || \
bogdanm 0:9b334a45a8ff 179 defined(STM32L151xE) || defined (STM32L152xE) || defined (STM32L162xE)
bogdanm 0:9b334a45a8ff 180
bogdanm 0:9b334a45a8ff 181 #define __DMA2_CLK_ENABLE() (RCC->AHBENR |= (RCC_AHBENR_DMA2EN))
bogdanm 0:9b334a45a8ff 182 #define __DMA2_CLK_DISABLE() (RCC->AHBENR &= ~(RCC_AHBENR_DMA2EN))
bogdanm 0:9b334a45a8ff 183
bogdanm 0:9b334a45a8ff 184 #endif /* STM32L100xC || STM32L151xC || STM32L152xC || STM32L162xC || STM32L151xCA || STM32L151xD || STM32L152xCA || STM32L152xD || STM32L162xCA || STM32L162xD || STM32L151xE || STM32L152xE || STM32L162xE */
bogdanm 0:9b334a45a8ff 185
bogdanm 0:9b334a45a8ff 186 #if defined(STM32L162xC) || defined(STM32L162xCA) || defined(STM32L162xD) || defined(STM32L162xE)
bogdanm 0:9b334a45a8ff 187
bogdanm 0:9b334a45a8ff 188 #define __CRYP_CLK_ENABLE() (RCC->AHBENR |= (RCC_AHBENR_AESEN))
bogdanm 0:9b334a45a8ff 189 #define __CRYP_CLK_DISABLE() (RCC->AHBENR &= ~(RCC_AHBENR_AESEN))
bogdanm 0:9b334a45a8ff 190
bogdanm 0:9b334a45a8ff 191 #endif /* STM32L162xC || STM32L162xCA || STM32L162xD || STM32L162xE */
bogdanm 0:9b334a45a8ff 192
bogdanm 0:9b334a45a8ff 193 #if defined (STM32L151xD) || defined (STM32L152xD) || defined (STM32L162xD)
bogdanm 0:9b334a45a8ff 194
bogdanm 0:9b334a45a8ff 195 #define __FSMC_CLK_ENABLE() (RCC->AHBENR |= (RCC_AHBENR_FSMCEN))
bogdanm 0:9b334a45a8ff 196 #define __FSMC_CLK_DISABLE() (RCC->AHBENR &= ~(RCC_AHBENR_FSMCEN))
bogdanm 0:9b334a45a8ff 197
bogdanm 0:9b334a45a8ff 198 #endif /* STM32L151xD || STM32L152xD || STM32L162xD */
bogdanm 0:9b334a45a8ff 199
bogdanm 0:9b334a45a8ff 200 #if defined (STM32L100xB) || defined (STM32L100xBA) || defined (STM32L100xC) ||\
bogdanm 0:9b334a45a8ff 201 defined(STM32L152xB) || defined(STM32L152xBA) || defined(STM32L152xC) || \
bogdanm 0:9b334a45a8ff 202 defined(STM32L162xC) || defined(STM32L152xCA) || defined(STM32L152xD) || \
bogdanm 0:9b334a45a8ff 203 defined(STM32L162xCA) || defined(STM32L162xD) || defined(STM32L152xE) || \
bogdanm 0:9b334a45a8ff 204 defined(STM32L162xE)
bogdanm 0:9b334a45a8ff 205
bogdanm 0:9b334a45a8ff 206 #define __LCD_CLK_ENABLE() (RCC->APB1ENR |= (RCC_APB1ENR_LCDEN))
bogdanm 0:9b334a45a8ff 207 #define __LCD_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_LCDEN))
bogdanm 0:9b334a45a8ff 208
bogdanm 0:9b334a45a8ff 209 #endif /* STM32L100xB || STM32L152xBA || ... || STM32L152xE || STM32L162xE */
bogdanm 0:9b334a45a8ff 210
bogdanm 0:9b334a45a8ff 211 /** @brief Enables or disables the Low Speed APB (APB1) peripheral clock.
bogdanm 0:9b334a45a8ff 212 * @note After reset, the peripheral clock (used for registers read/write access)
bogdanm 0:9b334a45a8ff 213 * is disabled and the application software has to enable this clock before
bogdanm 0:9b334a45a8ff 214 * using it.
bogdanm 0:9b334a45a8ff 215 */
bogdanm 0:9b334a45a8ff 216 #if defined (STM32L151xC) || defined (STM32L152xC) || defined (STM32L162xC) || \
bogdanm 0:9b334a45a8ff 217 defined(STM32L151xCA) || defined (STM32L151xD) || defined (STM32L152xCA) || defined (STM32L152xD) || defined (STM32L162xCA) || defined (STM32L162xD) || \
bogdanm 0:9b334a45a8ff 218 defined(STM32L151xE) || defined (STM32L152xE) || defined (STM32L162xE)
bogdanm 0:9b334a45a8ff 219
bogdanm 0:9b334a45a8ff 220 #define __TIM5_CLK_ENABLE() (RCC->APB1ENR |= (RCC_APB1ENR_TIM5EN))
bogdanm 0:9b334a45a8ff 221 #define __TIM5_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_TIM5EN))
bogdanm 0:9b334a45a8ff 222
bogdanm 0:9b334a45a8ff 223 #endif /* STM32L151xC || STM32L152xC || STM32L162xC || STM32L151xCA || STM32L151xD || STM32L152xCA || STM32L152xD || STM32L162xCA || STM32L162xD || STM32L151xE || STM32L152xE || STM32L162xE */
bogdanm 0:9b334a45a8ff 224
bogdanm 0:9b334a45a8ff 225 #if defined(STM32L100xC) || defined (STM32L151xC) || defined (STM32L152xC) || defined (STM32L162xC) || \
bogdanm 0:9b334a45a8ff 226 defined(STM32L151xCA) || defined (STM32L151xD) || defined (STM32L152xCA) || defined (STM32L152xD) || defined (STM32L162xCA) || defined (STM32L162xD) || \
bogdanm 0:9b334a45a8ff 227 defined(STM32L151xE) || defined (STM32L152xE) || defined (STM32L162xE)
bogdanm 0:9b334a45a8ff 228
bogdanm 0:9b334a45a8ff 229 #define __SPI3_CLK_ENABLE() (RCC->APB1ENR |= (RCC_APB1ENR_SPI3EN))
bogdanm 0:9b334a45a8ff 230 #define __SPI3_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_SPI3EN))
bogdanm 0:9b334a45a8ff 231
bogdanm 0:9b334a45a8ff 232 #endif /* STM32L100xC || STM32L151xC || STM32L152xC || STM32L162xC || STM32L151xCA || STM32L151xD || STM32L152xCA || STM32L152xD || STM32L162xCA || STM32L162xD || STM32L151xE || STM32L152xE || STM32L162xE */
bogdanm 0:9b334a45a8ff 233
bogdanm 0:9b334a45a8ff 234 #if defined (STM32L151xD) || defined (STM32L152xD) || defined (STM32L162xD) || \
bogdanm 0:9b334a45a8ff 235 defined(STM32L151xE) || defined (STM32L152xE) || defined (STM32L162xE)
bogdanm 0:9b334a45a8ff 236
bogdanm 0:9b334a45a8ff 237 #define __UART4_CLK_ENABLE() (RCC->APB1ENR |= (RCC_APB1ENR_UART4EN))
bogdanm 0:9b334a45a8ff 238 #define __UART5_CLK_ENABLE() (RCC->APB1ENR |= (RCC_APB1ENR_UART5EN))
bogdanm 0:9b334a45a8ff 239
bogdanm 0:9b334a45a8ff 240 #define __UART4_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_UART4EN))
bogdanm 0:9b334a45a8ff 241 #define __UART5_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_UART5EN))
bogdanm 0:9b334a45a8ff 242
bogdanm 0:9b334a45a8ff 243 #endif /* STM32L151xD || STM32L152xD || STM32L162xD || STM32L151xE || STM32L152xE || STM32L162xE */
bogdanm 0:9b334a45a8ff 244
bogdanm 0:9b334a45a8ff 245 #if defined (STM32L151xCA) || defined (STM32L151xD) || defined (STM32L152xCA) || defined (STM32L152xD) || defined (STM32L162xCA) || defined (STM32L162xD) || defined (STM32L151xE) || defined (STM32L152xE) || defined (STM32L162xE) || defined (STM32L162xC) || defined (STM32L152xC) || defined (STM32L151xC)
bogdanm 0:9b334a45a8ff 246
bogdanm 0:9b334a45a8ff 247 #define __OPAMP_CLK_ENABLE() __COMP_CLK_ENABLE() /* Peripherals COMP and OPAMP share the same clock domain */
bogdanm 0:9b334a45a8ff 248 #define __OPAMP_CLK_DISABLE() __COMP_CLK_DISABLE() /* Peripherals COMP and OPAMP share the same clock domain */
bogdanm 0:9b334a45a8ff 249
bogdanm 0:9b334a45a8ff 250 #endif /* STM32L151xCA || STM32L151xD || STM32L152xCA || STM32L152xD || STM32L162xCA || STM32L162xD || STM32L151xE || STM32L152xE || STM32L162xE || STM32L162xC || STM32L152xC || STM32L151xC */
bogdanm 0:9b334a45a8ff 251
bogdanm 0:9b334a45a8ff 252 /** @brief Enables or disables the High Speed APB (APB2) peripheral clock.
bogdanm 0:9b334a45a8ff 253 * @note After reset, the peripheral clock (used for registers read/write access)
bogdanm 0:9b334a45a8ff 254 * is disabled and the application software has to enable this clock before
bogdanm 0:9b334a45a8ff 255 * using it.
bogdanm 0:9b334a45a8ff 256 */
bogdanm 0:9b334a45a8ff 257 #if defined (STM32L151xD) || defined (STM32L152xD) || defined (STM32L162xD)
bogdanm 0:9b334a45a8ff 258
bogdanm 0:9b334a45a8ff 259 #define __SDIO_CLK_ENABLE() (RCC->APB2ENR |= (RCC_APB2ENR_SDIOEN))
bogdanm 0:9b334a45a8ff 260 #define __SDIO_CLK_DISABLE() (RCC->APB2ENR &= ~(RCC_APB2ENR_SDIOEN))
bogdanm 0:9b334a45a8ff 261
bogdanm 0:9b334a45a8ff 262 #endif /* STM32L151xD || STM32L152xD || STM32L162xD */
bogdanm 0:9b334a45a8ff 263
bogdanm 0:9b334a45a8ff 264 /**
bogdanm 0:9b334a45a8ff 265 * @}
bogdanm 0:9b334a45a8ff 266 */
bogdanm 0:9b334a45a8ff 267
bogdanm 0:9b334a45a8ff 268
bogdanm 0:9b334a45a8ff 269 /** @defgroup RCCEx_Force_Release_Peripheral_Reset RCCEx Force Release Peripheral Reset
bogdanm 0:9b334a45a8ff 270 * @brief Forces or releases AHB peripheral reset.
bogdanm 0:9b334a45a8ff 271 * @{
bogdanm 0:9b334a45a8ff 272 */
bogdanm 0:9b334a45a8ff 273 #if defined (STM32L151xB) || defined (STM32L152xB) || \
bogdanm 0:9b334a45a8ff 274 defined (STM32L151xBA) || defined (STM32L152xBA) || \
bogdanm 0:9b334a45a8ff 275 defined (STM32L151xC) || defined (STM32L152xC) || defined (STM32L162xC) || \
bogdanm 0:9b334a45a8ff 276 defined(STM32L151xCA) || defined (STM32L151xD) || defined (STM32L152xCA) || defined (STM32L152xD) || defined (STM32L162xCA) || defined (STM32L162xD) || \
bogdanm 0:9b334a45a8ff 277 defined(STM32L151xE) || defined (STM32L152xE) || defined (STM32L162xE)
bogdanm 0:9b334a45a8ff 278
bogdanm 0:9b334a45a8ff 279 #define __GPIOE_FORCE_RESET() (RCC->AHBRSTR |= (RCC_AHBRSTR_GPIOERST))
bogdanm 0:9b334a45a8ff 280 #define __GPIOE_RELEASE_RESET() (RCC->AHBRSTR &= ~(RCC_AHBRSTR_GPIOERST))
bogdanm 0:9b334a45a8ff 281
bogdanm 0:9b334a45a8ff 282 #endif /* STM32L151xB || STM32L152xB || ... || STM32L151xCA || STM32L151xD || STM32L152xCA || STM32L152xD || STM32L162xCA || STM32L162xD || STM32L151xE || STM32L152xE || STM32L162xE */
bogdanm 0:9b334a45a8ff 283
bogdanm 0:9b334a45a8ff 284 #if defined(STM32L151xCA) || defined (STM32L151xD) || defined (STM32L152xCA) || defined (STM32L152xD) || defined (STM32L162xCA) || defined (STM32L162xD) || \
bogdanm 0:9b334a45a8ff 285 defined(STM32L151xE) || defined (STM32L152xE) || defined (STM32L162xE)
bogdanm 0:9b334a45a8ff 286
bogdanm 0:9b334a45a8ff 287 #define __GPIOF_FORCE_RESET() (RCC->AHBRSTR |= (RCC_AHBRSTR_GPIOFRST))
bogdanm 0:9b334a45a8ff 288 #define __GPIOG_FORCE_RESET() (RCC->AHBRSTR |= (RCC_AHBRSTR_GPIOGRST))
bogdanm 0:9b334a45a8ff 289
bogdanm 0:9b334a45a8ff 290 #define __GPIOF_RELEASE_RESET() (RCC->AHBRSTR &= ~(RCC_AHBRSTR_GPIOFRST))
bogdanm 0:9b334a45a8ff 291 #define __GPIOG_RELEASE_RESET() (RCC->AHBRSTR &= ~(RCC_AHBRSTR_GPIOGRST))
bogdanm 0:9b334a45a8ff 292
bogdanm 0:9b334a45a8ff 293 #endif /* STM32L151xCA || STM32L151xD || STM32L152xCA || STM32L152xD || STM32L162xCA || STM32L162xD || STM32L151xE || STM32L152xE || STM32L162xE */
bogdanm 0:9b334a45a8ff 294
bogdanm 0:9b334a45a8ff 295 #if defined(STM32L100xC) || defined (STM32L151xC) || defined (STM32L152xC) || defined (STM32L162xC) || \
bogdanm 0:9b334a45a8ff 296 defined(STM32L151xCA) || defined (STM32L151xD) || defined (STM32L152xCA) || defined (STM32L152xD) || defined (STM32L162xCA) || defined (STM32L162xD) || \
bogdanm 0:9b334a45a8ff 297 defined(STM32L151xE) || defined (STM32L152xE) || defined (STM32L162xE)
bogdanm 0:9b334a45a8ff 298
bogdanm 0:9b334a45a8ff 299 #define __DMA2_FORCE_RESET() (RCC->AHBRSTR |= (RCC_AHBRSTR_DMA2RST))
bogdanm 0:9b334a45a8ff 300 #define __DMA2_RELEASE_RESET() (RCC->AHBRSTR &= ~(RCC_AHBRSTR_DMA2RST))
bogdanm 0:9b334a45a8ff 301
bogdanm 0:9b334a45a8ff 302 #endif /* STM32L100xC || STM32L151xC || STM32L152xC || STM32L162xC || STM32L151xCA || STM32L151xD || STM32L152xCA || STM32L152xD || STM32L162xCA || STM32L162xD || STM32L151xE || STM32L152xE || STM32L162xE */
bogdanm 0:9b334a45a8ff 303
bogdanm 0:9b334a45a8ff 304 #if defined(STM32L162xC) || defined(STM32L162xCA) || defined(STM32L162xD) || defined(STM32L162xE)
bogdanm 0:9b334a45a8ff 305
bogdanm 0:9b334a45a8ff 306 #define __CRYP_FORCE_RESET() (RCC->AHBRSTR |= (RCC_AHBRSTR_AESRST))
bogdanm 0:9b334a45a8ff 307 #define __CRYP_RELEASE_RESET() (RCC->AHBRSTR &= ~(RCC_AHBRSTR_AESRST))
bogdanm 0:9b334a45a8ff 308
bogdanm 0:9b334a45a8ff 309 #endif /* STM32L162xC || STM32L162xCA || STM32L162xD || STM32L162xE */
bogdanm 0:9b334a45a8ff 310
bogdanm 0:9b334a45a8ff 311 #if defined (STM32L151xD) || defined (STM32L152xD) || defined (STM32L162xD)
bogdanm 0:9b334a45a8ff 312
bogdanm 0:9b334a45a8ff 313 #define __FSMC_FORCE_RESET() (RCC->AHBRSTR |= (RCC_AHBRSTR_FSMCRST))
bogdanm 0:9b334a45a8ff 314 #define __FSMC_RELEASE_RESET() (RCC->AHBRSTR &= ~(RCC_AHBRSTR_FSMCRST))
bogdanm 0:9b334a45a8ff 315
bogdanm 0:9b334a45a8ff 316 #endif /* STM32L151xD || STM32L152xD || STM32L162xD */
bogdanm 0:9b334a45a8ff 317
bogdanm 0:9b334a45a8ff 318 #if defined (STM32L100xB) || defined (STM32L100xBA) || defined (STM32L100xC) ||\
bogdanm 0:9b334a45a8ff 319 defined(STM32L152xB) || defined(STM32L152xBA) || defined(STM32L152xC) || \
bogdanm 0:9b334a45a8ff 320 defined(STM32L162xC) || defined(STM32L152xCA) || defined(STM32L152xD) || \
bogdanm 0:9b334a45a8ff 321 defined(STM32L162xCA) || defined(STM32L162xD) || defined(STM32L152xE) || \
bogdanm 0:9b334a45a8ff 322 defined(STM32L162xE)
bogdanm 0:9b334a45a8ff 323
bogdanm 0:9b334a45a8ff 324 #define __LCD_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_LCDRST))
bogdanm 0:9b334a45a8ff 325 #define __LCD_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_LCDRST))
bogdanm 0:9b334a45a8ff 326
bogdanm 0:9b334a45a8ff 327 #endif /* STM32L100xB || STM32L152xBA || ... || STM32L152xE || STM32L162xE */
bogdanm 0:9b334a45a8ff 328
bogdanm 0:9b334a45a8ff 329 /** @brief Forces or releases APB1 peripheral reset.
bogdanm 0:9b334a45a8ff 330 */
bogdanm 0:9b334a45a8ff 331 #if defined (STM32L151xC) || defined (STM32L152xC) || defined (STM32L162xC) || \
bogdanm 0:9b334a45a8ff 332 defined(STM32L151xCA) || defined (STM32L151xD) || defined (STM32L152xCA) || defined (STM32L152xD) || defined (STM32L162xCA) || defined (STM32L162xD) || \
bogdanm 0:9b334a45a8ff 333 defined(STM32L151xE) || defined (STM32L152xE) || defined (STM32L162xE)
bogdanm 0:9b334a45a8ff 334
bogdanm 0:9b334a45a8ff 335 #define __TIM5_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_TIM5RST))
bogdanm 0:9b334a45a8ff 336 #define __TIM5_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_TIM5RST))
bogdanm 0:9b334a45a8ff 337
bogdanm 0:9b334a45a8ff 338 #endif /* STM32L151xC || STM32L152xC || STM32L162xC || STM32L151xCA || STM32L151xD || STM32L152xCA || STM32L152xD || STM32L162xCA || STM32L162xD || STM32L151xE || STM32L152xE || STM32L162xE */
bogdanm 0:9b334a45a8ff 339
bogdanm 0:9b334a45a8ff 340 #if defined(STM32L100xC) || defined (STM32L151xC) || defined (STM32L152xC) || defined (STM32L162xC) || \
bogdanm 0:9b334a45a8ff 341 defined(STM32L151xCA) || defined (STM32L151xD) || defined (STM32L152xCA) || defined (STM32L152xD) || defined (STM32L162xCA) || defined (STM32L162xD) || \
bogdanm 0:9b334a45a8ff 342 defined(STM32L151xE) || defined (STM32L152xE) || defined (STM32L162xE)
bogdanm 0:9b334a45a8ff 343
bogdanm 0:9b334a45a8ff 344 #define __SPI3_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_SPI3RST))
bogdanm 0:9b334a45a8ff 345 #define __SPI3_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_SPI3RST))
bogdanm 0:9b334a45a8ff 346
bogdanm 0:9b334a45a8ff 347 #endif /* STM32L100xC || STM32L151xC || STM32L152xC || STM32L162xC || STM32L151xCA || STM32L151xD || STM32L152xCA || STM32L152xD || STM32L162xCA || STM32L162xD || STM32L151xE || STM32L152xE || STM32L162xE */
bogdanm 0:9b334a45a8ff 348
bogdanm 0:9b334a45a8ff 349 #if defined (STM32L151xD) || defined (STM32L152xD) || defined (STM32L162xD) || \
bogdanm 0:9b334a45a8ff 350 defined(STM32L151xE) || defined (STM32L152xE) || defined (STM32L162xE)
bogdanm 0:9b334a45a8ff 351
bogdanm 0:9b334a45a8ff 352 #define __UART4_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_UART4RST))
bogdanm 0:9b334a45a8ff 353 #define __UART5_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_UART5RST))
bogdanm 0:9b334a45a8ff 354
bogdanm 0:9b334a45a8ff 355 #define __UART4_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_UART4RST))
bogdanm 0:9b334a45a8ff 356 #define __UART5_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_UART5RST))
bogdanm 0:9b334a45a8ff 357
bogdanm 0:9b334a45a8ff 358 #endif /* STM32L151xD || STM32L152xD || STM32L162xD || STM32L151xE || STM32L152xE || STM32L162xE */
bogdanm 0:9b334a45a8ff 359
bogdanm 0:9b334a45a8ff 360 #if defined (STM32L151xCA) || defined (STM32L151xD) || defined (STM32L152xCA) || defined (STM32L152xD) || defined (STM32L162xCA) || defined (STM32L162xD) || defined (STM32L151xE) || defined (STM32L152xE) || defined (STM32L162xE) || defined (STM32L162xC) || defined (STM32L152xC) || defined (STM32L151xC)
bogdanm 0:9b334a45a8ff 361
bogdanm 0:9b334a45a8ff 362 #define __OPAMP_FORCE_RESET() __COMP_FORCE_RESET() /* Peripherals COMP and OPAMP share the same clock domain */
bogdanm 0:9b334a45a8ff 363 #define __OPAMP_RELEASE_RESET() __COMP_RELEASE_RESET() /* Peripherals COMP and OPAMP share the same clock domain */
bogdanm 0:9b334a45a8ff 364
bogdanm 0:9b334a45a8ff 365 #endif /* STM32L151xCA || STM32L151xD || STM32L152xCA || STM32L152xD || STM32L162xCA || STM32L162xD || STM32L151xE || STM32L152xE || STM32L162xE || STM32L162xC || STM32L152xC || STM32L151xC */
bogdanm 0:9b334a45a8ff 366
bogdanm 0:9b334a45a8ff 367 /** @brief Forces or releases APB2 peripheral reset.
bogdanm 0:9b334a45a8ff 368 */
bogdanm 0:9b334a45a8ff 369 #if defined (STM32L151xD) || defined (STM32L152xD) || defined (STM32L162xD)
bogdanm 0:9b334a45a8ff 370
bogdanm 0:9b334a45a8ff 371 #define __SDIO_FORCE_RESET() (RCC->APB2RSTR |= (RCC_APB2RSTR_SDIORST))
bogdanm 0:9b334a45a8ff 372 #define __SDIO_RELEASE_RESET() (RCC->APB2RSTR &= ~(RCC_APB2RSTR_SDIORST))
bogdanm 0:9b334a45a8ff 373
bogdanm 0:9b334a45a8ff 374 #endif /* STM32L151xD || STM32L152xD || STM32L162xD */
bogdanm 0:9b334a45a8ff 375
bogdanm 0:9b334a45a8ff 376 /**
bogdanm 0:9b334a45a8ff 377 * @}
bogdanm 0:9b334a45a8ff 378 */
bogdanm 0:9b334a45a8ff 379
bogdanm 0:9b334a45a8ff 380 /** @defgroup RCCEx_Peripheral_Clock_Sleep_Enable_Disable RCCEx Peripheral Clock Sleep Enable Disable
bogdanm 0:9b334a45a8ff 381 * @brief Enables or disables the AHB1 peripheral clock during Low Power (Sleep) mode.
bogdanm 0:9b334a45a8ff 382 * @note Peripheral clock gating in SLEEP mode can be used to further reduce
bogdanm 0:9b334a45a8ff 383 * power consumption.
bogdanm 0:9b334a45a8ff 384 * @note After wakeup from SLEEP mode, the peripheral clock is enabled again.
bogdanm 0:9b334a45a8ff 385 * @note By default, all peripheral clocks are enabled during SLEEP mode.
bogdanm 0:9b334a45a8ff 386 * @{
bogdanm 0:9b334a45a8ff 387 */
bogdanm 0:9b334a45a8ff 388 #if defined (STM32L151xB) || defined (STM32L152xB) || \
bogdanm 0:9b334a45a8ff 389 defined (STM32L151xBA) || defined (STM32L152xBA) || \
bogdanm 0:9b334a45a8ff 390 defined (STM32L151xC) || defined (STM32L152xC) || defined (STM32L162xC) || \
bogdanm 0:9b334a45a8ff 391 defined(STM32L151xCA) || defined (STM32L151xD) || defined (STM32L152xCA) || defined (STM32L152xD) || defined (STM32L162xCA) || defined (STM32L162xD) || \
bogdanm 0:9b334a45a8ff 392 defined(STM32L151xE) || defined (STM32L152xE) || defined (STM32L162xE)
bogdanm 0:9b334a45a8ff 393
bogdanm 0:9b334a45a8ff 394 #define __GPIOE_CLK_SLEEP_ENABLE() (RCC->AHBLPENR |= (RCC_AHBLPENR_GPIOELPEN))
bogdanm 0:9b334a45a8ff 395 #define __GPIOE_CLK_SLEEP_DISABLE() (RCC->AHBLPENR &= ~(RCC_AHBLPENR_GPIOELPEN))
bogdanm 0:9b334a45a8ff 396
bogdanm 0:9b334a45a8ff 397 #endif /* STM32L151xB || STM32L152xB || ... || STM32L151xCA || STM32L151xD || STM32L152xCA || STM32L152xD || STM32L162xCA || STM32L162xD || STM32L151xE || STM32L152xE || STM32L162xE */
bogdanm 0:9b334a45a8ff 398
bogdanm 0:9b334a45a8ff 399 #if defined(STM32L151xCA) || defined (STM32L151xD) || defined (STM32L152xCA) || defined (STM32L152xD) || defined (STM32L162xCA) || defined (STM32L162xD) || \
bogdanm 0:9b334a45a8ff 400 defined(STM32L151xE) || defined (STM32L152xE) || defined (STM32L162xE)
bogdanm 0:9b334a45a8ff 401
bogdanm 0:9b334a45a8ff 402 #define __GPIOF_CLK_SLEEP_ENABLE() (RCC->AHBLPENR |= (RCC_AHBLPENR_GPIOFLPEN))
bogdanm 0:9b334a45a8ff 403 #define __GPIOG_CLK_SLEEP_ENABLE() (RCC->AHBLPENR |= (RCC_AHBLPENR_GPIOGLPEN))
bogdanm 0:9b334a45a8ff 404
bogdanm 0:9b334a45a8ff 405 #define __GPIOF_CLK_SLEEP_DISABLE() (RCC->AHBLPENR &= ~(RCC_AHBLPENR_GPIOFLPEN))
bogdanm 0:9b334a45a8ff 406 #define __GPIOG_CLK_SLEEP_DISABLE() (RCC->AHBLPENR &= ~(RCC_AHBLPENR_GPIOGLPEN))
bogdanm 0:9b334a45a8ff 407
bogdanm 0:9b334a45a8ff 408 #endif /* STM32L151xCA || STM32L151xD || STM32L152xCA || STM32L152xD || STM32L162xCA || STM32L162xD || STM32L151xE || STM32L152xE || STM32L162xE */
bogdanm 0:9b334a45a8ff 409
bogdanm 0:9b334a45a8ff 410 #if defined(STM32L100xC) || defined (STM32L151xC) || defined (STM32L152xC) || defined (STM32L162xC) || \
bogdanm 0:9b334a45a8ff 411 defined(STM32L151xCA) || defined (STM32L151xD) || defined (STM32L152xCA) || defined (STM32L152xD) || defined (STM32L162xCA) || defined (STM32L162xD) || \
bogdanm 0:9b334a45a8ff 412 defined(STM32L151xE) || defined (STM32L152xE) || defined (STM32L162xE)
bogdanm 0:9b334a45a8ff 413
bogdanm 0:9b334a45a8ff 414 #define __DMA2_CLK_SLEEP_ENABLE() (RCC->AHBLPENR |= (RCC_AHBLPENR_DMA2LPEN))
bogdanm 0:9b334a45a8ff 415 #define __DMA2_CLK_SLEEP_DISABLE() (RCC->AHBLPENR &= ~(RCC_AHBLPENR_DMA2LPEN))
bogdanm 0:9b334a45a8ff 416
bogdanm 0:9b334a45a8ff 417 #endif /* STM32L100xC || STM32L151xC || STM32L152xC || STM32L162xC || STM32L151xCA || STM32L151xD || STM32L152xCA || STM32L152xD || STM32L162xCA || STM32L162xD || STM32L151xE || STM32L152xE || STM32L162xE */
bogdanm 0:9b334a45a8ff 418
bogdanm 0:9b334a45a8ff 419 #if defined(STM32L162xC) || defined(STM32L162xCA) || defined(STM32L162xD) || defined(STM32L162xE)
bogdanm 0:9b334a45a8ff 420
bogdanm 0:9b334a45a8ff 421 #define __CRYP_CLK_SLEEP_ENABLE() (RCC->AHBLPENR |= (RCC_AHBLPENR_AESLPEN))
bogdanm 0:9b334a45a8ff 422 #define __CRYP_CLK_SLEEP_DISABLE() (RCC->AHBLPENR &= ~(RCC_AHBLPENR_AESLPEN))
bogdanm 0:9b334a45a8ff 423
bogdanm 0:9b334a45a8ff 424 #endif /* STM32L162xC || STM32L162xCA || STM32L162xD || STM32L162xE */
bogdanm 0:9b334a45a8ff 425
bogdanm 0:9b334a45a8ff 426 #if defined (STM32L151xD) || defined (STM32L152xD) || defined (STM32L162xD)
bogdanm 0:9b334a45a8ff 427
bogdanm 0:9b334a45a8ff 428 #define __FSMC_CLK_SLEEP_ENABLE() (RCC->AHBLPENR |= (RCC_AHBLPENR_FSMCLPEN))
bogdanm 0:9b334a45a8ff 429 #define __FSMC_CLK_SLEEP_DISABLE() (RCC->AHBLPENR &= ~(RCC_AHBLPENR_FSMCLPEN))
bogdanm 0:9b334a45a8ff 430
bogdanm 0:9b334a45a8ff 431 #endif /* STM32L151xD || STM32L152xD || STM32L162xD */
bogdanm 0:9b334a45a8ff 432
bogdanm 0:9b334a45a8ff 433 #if defined (STM32L100xB) || defined (STM32L100xBA) || defined (STM32L100xC) ||\
bogdanm 0:9b334a45a8ff 434 defined(STM32L152xB) || defined(STM32L152xBA) || defined(STM32L152xC) || \
bogdanm 0:9b334a45a8ff 435 defined(STM32L162xC) || defined(STM32L152xCA) || defined(STM32L152xD) || \
bogdanm 0:9b334a45a8ff 436 defined(STM32L162xCA) || defined(STM32L162xD) || defined(STM32L152xE) || \
bogdanm 0:9b334a45a8ff 437 defined(STM32L162xE)
bogdanm 0:9b334a45a8ff 438
bogdanm 0:9b334a45a8ff 439 #define __LCD_CLK_SLEEP_ENABLE() (RCC->APB1LPENR |= (RCC_APB1LPENR_LCDLPEN))
bogdanm 0:9b334a45a8ff 440 #define __LCD_CLK_SLEEP_DISABLE() (RCC->APB1LPENR &= ~(RCC_APB1LPENR_LCDLPEN))
bogdanm 0:9b334a45a8ff 441
bogdanm 0:9b334a45a8ff 442 #endif /* STM32L100xB || STM32L152xBA || ... || STM32L152xE || STM32L162xE */
bogdanm 0:9b334a45a8ff 443
bogdanm 0:9b334a45a8ff 444 /** @brief Enables or disables the APB1 peripheral clock during Low Power (Sleep) mode.
bogdanm 0:9b334a45a8ff 445 * @note Peripheral clock gating in SLEEP mode can be used to further reduce
bogdanm 0:9b334a45a8ff 446 * power consumption.
bogdanm 0:9b334a45a8ff 447 * @note After wakeup from SLEEP mode, the peripheral clock is enabled again.
bogdanm 0:9b334a45a8ff 448 * @note By default, all peripheral clocks are enabled during SLEEP mode.
bogdanm 0:9b334a45a8ff 449 */
bogdanm 0:9b334a45a8ff 450 #if defined (STM32L151xC) || defined (STM32L152xC) || defined (STM32L162xC) || \
bogdanm 0:9b334a45a8ff 451 defined(STM32L151xCA) || defined (STM32L151xD) || defined (STM32L152xCA) || defined (STM32L152xD) || defined (STM32L162xCA) || defined (STM32L162xD) || \
bogdanm 0:9b334a45a8ff 452 defined(STM32L151xE) || defined (STM32L152xE) || defined (STM32L162xE)
bogdanm 0:9b334a45a8ff 453
bogdanm 0:9b334a45a8ff 454 #define __TIM5_CLK_SLEEP_ENABLE() (RCC->APB1LPENR |= (RCC_APB1LPENR_TIM5LPEN))
bogdanm 0:9b334a45a8ff 455 #define __TIM5_CLK_SLEEP_DISABLE() (RCC->APB1LPENR &= ~(RCC_APB1LPENR_TIM5LPEN))
bogdanm 0:9b334a45a8ff 456
bogdanm 0:9b334a45a8ff 457 #endif /* STM32L151xC || STM32L152xC || STM32L162xC || STM32L151xCA || STM32L151xD || STM32L152xCA || STM32L152xD || STM32L162xCA || STM32L162xD || STM32L151xE || STM32L152xE || STM32L162xE */
bogdanm 0:9b334a45a8ff 458
bogdanm 0:9b334a45a8ff 459 #if defined(STM32L100xC) || defined (STM32L151xC) || defined (STM32L152xC) || defined (STM32L162xC) || \
bogdanm 0:9b334a45a8ff 460 defined(STM32L151xCA) || defined (STM32L151xD) || defined (STM32L152xCA) || defined (STM32L152xD) || defined (STM32L162xCA) || defined (STM32L162xD) || \
bogdanm 0:9b334a45a8ff 461 defined(STM32L151xE) || defined (STM32L152xE) || defined (STM32L162xE)
bogdanm 0:9b334a45a8ff 462
bogdanm 0:9b334a45a8ff 463 #define __SPI3_CLK_SLEEP_ENABLE() (RCC->APB1LPENR |= (RCC_APB1LPENR_SPI3LPEN))
bogdanm 0:9b334a45a8ff 464 #define __SPI3_CLK_SLEEP_DISABLE() (RCC->APB1LPENR &= ~(RCC_APB1LPENR_SPI3LPEN))
bogdanm 0:9b334a45a8ff 465
bogdanm 0:9b334a45a8ff 466 #endif /* STM32L100xC || STM32L151xC || STM32L152xC || STM32L162xC || STM32L151xCA || STM32L151xD || STM32L152xCA || STM32L152xD || STM32L162xCA || STM32L162xD || STM32L151xE || STM32L152xE || STM32L162xE */
bogdanm 0:9b334a45a8ff 467
bogdanm 0:9b334a45a8ff 468 #if defined (STM32L151xD) || defined (STM32L152xD) || defined (STM32L162xD) || \
bogdanm 0:9b334a45a8ff 469 defined(STM32L151xE) || defined (STM32L152xE) || defined (STM32L162xE)
bogdanm 0:9b334a45a8ff 470
bogdanm 0:9b334a45a8ff 471 #define __UART4_CLK_SLEEP_ENABLE() (RCC->APB1LPENR |= (RCC_APB1LPENR_UART4LPEN))
bogdanm 0:9b334a45a8ff 472 #define __UART5_CLK_SLEEP_ENABLE() (RCC->APB1LPENR |= (RCC_APB1LPENR_UART5LPEN))
bogdanm 0:9b334a45a8ff 473
bogdanm 0:9b334a45a8ff 474 #define __UART4_CLK_SLEEP_DISABLE() (RCC->APB1LPENR &= ~(RCC_APB1LPENR_UART4LPEN))
bogdanm 0:9b334a45a8ff 475 #define __UART5_CLK_SLEEP_DISABLE() (RCC->APB1LPENR &= ~(RCC_APB1LPENR_UART5LPEN))
bogdanm 0:9b334a45a8ff 476
bogdanm 0:9b334a45a8ff 477 #endif /* STM32L151xD || STM32L152xD || STM32L162xD || STM32L151xE || STM32L152xE || STM32L162xE */
bogdanm 0:9b334a45a8ff 478
bogdanm 0:9b334a45a8ff 479 /** @brief Enables or disables the APB2 peripheral clock during Low Power (Sleep) mode.
bogdanm 0:9b334a45a8ff 480 * @note Peripheral clock gating in SLEEP mode can be used to further reduce
bogdanm 0:9b334a45a8ff 481 * power consumption.
bogdanm 0:9b334a45a8ff 482 * @note After wakeup from SLEEP mode, the peripheral clock is enabled again.
bogdanm 0:9b334a45a8ff 483 * @note By default, all peripheral clocks are enabled during SLEEP mode.
bogdanm 0:9b334a45a8ff 484 */
bogdanm 0:9b334a45a8ff 485 #if defined (STM32L151xD) || defined (STM32L152xD) || defined (STM32L162xD)
bogdanm 0:9b334a45a8ff 486
bogdanm 0:9b334a45a8ff 487 #define __SDIO_CLK_SLEEP_ENABLE() (RCC->APB2LPENR |= (RCC_APB2LPENR_SDIOLPEN))
bogdanm 0:9b334a45a8ff 488 #define __SDIO_CLK_SLEEP_DISABLE() (RCC->APB2LPENR &= ~(RCC_APB2LPENR_SDIOLPEN))
bogdanm 0:9b334a45a8ff 489
bogdanm 0:9b334a45a8ff 490 #endif /* STM32L151xD || STM32L152xD || STM32L162xD */
bogdanm 0:9b334a45a8ff 491
bogdanm 0:9b334a45a8ff 492 /**
bogdanm 0:9b334a45a8ff 493 * @}
bogdanm 0:9b334a45a8ff 494 */
bogdanm 0:9b334a45a8ff 495
bogdanm 0:9b334a45a8ff 496 #if defined (STM32L100xB) || defined (STM32L100xBA) || defined (STM32L100xC) ||\
bogdanm 0:9b334a45a8ff 497 defined(STM32L152xB) || defined(STM32L152xBA) || defined(STM32L152xC) || \
bogdanm 0:9b334a45a8ff 498 defined(STM32L162xC) || defined(STM32L152xCA) || defined(STM32L152xD) || \
bogdanm 0:9b334a45a8ff 499 defined(STM32L162xCA) || defined(STM32L162xD) || defined(STM32L152xE) || \
bogdanm 0:9b334a45a8ff 500 defined(STM32L162xE)
bogdanm 0:9b334a45a8ff 501
bogdanm 0:9b334a45a8ff 502
bogdanm 0:9b334a45a8ff 503 /** @brief Macro to configures LCD clock (LCDCLK).
bogdanm 0:9b334a45a8ff 504 * @note LCD and RTC use the same configuration
bogdanm 0:9b334a45a8ff 505 * @note LCD can however be used in the Stop low power mode if the LSE or LSI is used as the
bogdanm 0:9b334a45a8ff 506 * LCD clock source.
bogdanm 0:9b334a45a8ff 507 *
bogdanm 0:9b334a45a8ff 508 * @param __LCD_CLKSOURCE__: specifies the LCD clock source.
bogdanm 0:9b334a45a8ff 509 * This parameter can be one of the following values:
bogdanm 0:9b334a45a8ff 510 * @arg RCC_RTCCLKSOURCE_LSE: LSE selected as RTC clock
bogdanm 0:9b334a45a8ff 511 * @arg RCC_RTCCLKSOURCE_LSI: LSI selected as RTC clock
bogdanm 0:9b334a45a8ff 512 * @arg RCC_RTCCLKSOURCE_HSE_DIV2: HSE divided by 2 selected as RTC clock
bogdanm 0:9b334a45a8ff 513 * @arg RCC_RTCCLKSOURCE_HSE_DIV4: HSE divided by 4 selected as RTC clock
bogdanm 0:9b334a45a8ff 514 * @arg RCC_RTCCLKSOURCE_HSE_DIV8: HSE divided by 8 selected as RTC clock
bogdanm 0:9b334a45a8ff 515 * @arg RCC_RTCCLKSOURCE_HSE_DIV16: HSE divided by 16 selected as RTC clock
bogdanm 0:9b334a45a8ff 516 */
bogdanm 0:9b334a45a8ff 517 #define __HAL_RCC_LCD_CONFIG(__LCD_CLKSOURCE__) __HAL_RCC_RTC_CONFIG(__LCD_CLKSOURCE__)
bogdanm 0:9b334a45a8ff 518
bogdanm 0:9b334a45a8ff 519 /** @brief macros to get the LCD clock source.
bogdanm 0:9b334a45a8ff 520 */
bogdanm 0:9b334a45a8ff 521 #define __HAL_RCC_GET_LCD_SOURCE() __HAL_RCC_GET_RTC_SOURCE()
bogdanm 0:9b334a45a8ff 522
bogdanm 0:9b334a45a8ff 523 #endif /* STM32L100xB || STM32L152xBA || ... || STM32L152xE || STM32L162xE */
bogdanm 0:9b334a45a8ff 524
bogdanm 0:9b334a45a8ff 525 /**
bogdanm 0:9b334a45a8ff 526 * @}
bogdanm 0:9b334a45a8ff 527 */
bogdanm 0:9b334a45a8ff 528
bogdanm 0:9b334a45a8ff 529 /* Exported functions --------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 530 /** @addtogroup RCCEx_Private_Functions
bogdanm 0:9b334a45a8ff 531 * @{
bogdanm 0:9b334a45a8ff 532 */
bogdanm 0:9b334a45a8ff 533
bogdanm 0:9b334a45a8ff 534 /** @addtogroup RCCEx_Exported_Functions_Group1
bogdanm 0:9b334a45a8ff 535 * @{
bogdanm 0:9b334a45a8ff 536 */
bogdanm 0:9b334a45a8ff 537
bogdanm 0:9b334a45a8ff 538 HAL_StatusTypeDef HAL_RCCEx_PeriphCLKConfig(RCC_PeriphCLKInitTypeDef *PeriphClkInit);
bogdanm 0:9b334a45a8ff 539 void HAL_RCCEx_GetPeriphCLKConfig(RCC_PeriphCLKInitTypeDef *PeriphClkInit);
bogdanm 0:9b334a45a8ff 540
bogdanm 0:9b334a45a8ff 541 #if defined(STM32L100xBA) || defined (STM32L151xBA) || defined (STM32L152xBA) || \
bogdanm 0:9b334a45a8ff 542 defined(STM32L100xC) || defined (STM32L151xC) || defined (STM32L152xC) || defined (STM32L162xC) || \
bogdanm 0:9b334a45a8ff 543 defined(STM32L151xCA) || defined (STM32L151xD) || defined (STM32L152xCA) || defined (STM32L152xD) || defined (STM32L162xCA) || defined (STM32L162xD) || \
bogdanm 0:9b334a45a8ff 544 defined(STM32L151xE) || defined (STM32L152xE) || defined (STM32L162xE)
bogdanm 0:9b334a45a8ff 545
bogdanm 0:9b334a45a8ff 546 void HAL_RCCEx_EnableLSECSS(void);
bogdanm 0:9b334a45a8ff 547 void HAL_RCCEx_DisableLSECSS(void);
bogdanm 0:9b334a45a8ff 548
bogdanm 0:9b334a45a8ff 549 #endif /* STM32L100xBA || STM32L151xBA || STM32L152xBA || STM32L100xC || STM32L151xC || STM32L152xC || STM32L162xC || STM32L151xCA || STM32L151xD || STM32L152xCA || STM32L152xD || STM32L162xCA || STM32L162xD || STM32L151xE || STM32L152xE || STM32L162xE*/
bogdanm 0:9b334a45a8ff 550
bogdanm 0:9b334a45a8ff 551 /**
bogdanm 0:9b334a45a8ff 552 * @}
bogdanm 0:9b334a45a8ff 553 */
bogdanm 0:9b334a45a8ff 554
bogdanm 0:9b334a45a8ff 555 /**
bogdanm 0:9b334a45a8ff 556 * @}
bogdanm 0:9b334a45a8ff 557 */
bogdanm 0:9b334a45a8ff 558
bogdanm 0:9b334a45a8ff 559 /**
bogdanm 0:9b334a45a8ff 560 * @}
bogdanm 0:9b334a45a8ff 561 */
bogdanm 0:9b334a45a8ff 562
bogdanm 0:9b334a45a8ff 563 /**
bogdanm 0:9b334a45a8ff 564 * @}
bogdanm 0:9b334a45a8ff 565 */
bogdanm 0:9b334a45a8ff 566
bogdanm 0:9b334a45a8ff 567 #ifdef __cplusplus
bogdanm 0:9b334a45a8ff 568 }
bogdanm 0:9b334a45a8ff 569 #endif
bogdanm 0:9b334a45a8ff 570
bogdanm 0:9b334a45a8ff 571 #endif /* __STM32L1xx_HAL_RCC_EX_H */
bogdanm 0:9b334a45a8ff 572
bogdanm 0:9b334a45a8ff 573 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/