fix LPC812 PWM

Dependents:   IR_LED_Send

Fork of mbed-dev by mbed official

Committer:
mbed_official
Date:
Mon Mar 07 10:00:14 2016 +0000
Revision:
83:a036322b8637
Parent:
0:9b334a45a8ff
Synchronized with git revision ee20d03969aa5c570152f88e8f3d8a4739eed40b

Full URL: https://github.com/mbedmicro/mbed/commit/ee20d03969aa5c570152f88e8f3d8a4739eed40b/

[STM32F7] Update STM32F7Cube_FW version

Who changed what in which revision?

UserRevisionLine numberNew contents of line
bogdanm 0:9b334a45a8ff 1 /**
bogdanm 0:9b334a45a8ff 2 ******************************************************************************
bogdanm 0:9b334a45a8ff 3 * @file stm32f7xx_ll_sdmmc.h
bogdanm 0:9b334a45a8ff 4 * @author MCD Application Team
mbed_official 83:a036322b8637 5 * @version V1.0.4
mbed_official 83:a036322b8637 6 * @date 09-December-2015
bogdanm 0:9b334a45a8ff 7 * @brief Header file of SDMMC HAL module.
bogdanm 0:9b334a45a8ff 8 ******************************************************************************
bogdanm 0:9b334a45a8ff 9 * @attention
bogdanm 0:9b334a45a8ff 10 *
bogdanm 0:9b334a45a8ff 11 * <h2><center>&copy; COPYRIGHT(c) 2015 STMicroelectronics</center></h2>
bogdanm 0:9b334a45a8ff 12 *
bogdanm 0:9b334a45a8ff 13 * Redistribution and use in source and binary forms, with or without modification,
bogdanm 0:9b334a45a8ff 14 * are permitted provided that the following conditions are met:
bogdanm 0:9b334a45a8ff 15 * 1. Redistributions of source code must retain the above copyright notice,
bogdanm 0:9b334a45a8ff 16 * this list of conditions and the following disclaimer.
bogdanm 0:9b334a45a8ff 17 * 2. Redistributions in binary form must reproduce the above copyright notice,
bogdanm 0:9b334a45a8ff 18 * this list of conditions and the following disclaimer in the documentation
bogdanm 0:9b334a45a8ff 19 * and/or other materials provided with the distribution.
bogdanm 0:9b334a45a8ff 20 * 3. Neither the name of STMicroelectronics nor the names of its contributors
bogdanm 0:9b334a45a8ff 21 * may be used to endorse or promote products derived from this software
bogdanm 0:9b334a45a8ff 22 * without specific prior written permission.
bogdanm 0:9b334a45a8ff 23 *
bogdanm 0:9b334a45a8ff 24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
bogdanm 0:9b334a45a8ff 25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
bogdanm 0:9b334a45a8ff 26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
bogdanm 0:9b334a45a8ff 27 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
bogdanm 0:9b334a45a8ff 28 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
bogdanm 0:9b334a45a8ff 29 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
bogdanm 0:9b334a45a8ff 30 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
bogdanm 0:9b334a45a8ff 31 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
bogdanm 0:9b334a45a8ff 32 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
bogdanm 0:9b334a45a8ff 33 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
bogdanm 0:9b334a45a8ff 34 *
bogdanm 0:9b334a45a8ff 35 ******************************************************************************
bogdanm 0:9b334a45a8ff 36 */
bogdanm 0:9b334a45a8ff 37
bogdanm 0:9b334a45a8ff 38 /* Define to prevent recursive inclusion -------------------------------------*/
bogdanm 0:9b334a45a8ff 39 #ifndef __STM32F7xx_LL_SDMMC_H
bogdanm 0:9b334a45a8ff 40 #define __STM32F7xx_LL_SDMMC_H
bogdanm 0:9b334a45a8ff 41
bogdanm 0:9b334a45a8ff 42 #ifdef __cplusplus
bogdanm 0:9b334a45a8ff 43 extern "C" {
bogdanm 0:9b334a45a8ff 44 #endif
bogdanm 0:9b334a45a8ff 45
bogdanm 0:9b334a45a8ff 46 /* Includes ------------------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 47 #include "stm32f7xx_hal_def.h"
bogdanm 0:9b334a45a8ff 48
bogdanm 0:9b334a45a8ff 49 /** @addtogroup STM32F7xx_Driver
bogdanm 0:9b334a45a8ff 50 * @{
bogdanm 0:9b334a45a8ff 51 */
bogdanm 0:9b334a45a8ff 52
bogdanm 0:9b334a45a8ff 53 /** @addtogroup SDMMC_LL
bogdanm 0:9b334a45a8ff 54 * @{
bogdanm 0:9b334a45a8ff 55 */
bogdanm 0:9b334a45a8ff 56
bogdanm 0:9b334a45a8ff 57 /* Exported types ------------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 58 /** @defgroup SDMMC_LL_Exported_Types SDMMC_LL Exported Types
bogdanm 0:9b334a45a8ff 59 * @{
bogdanm 0:9b334a45a8ff 60 */
bogdanm 0:9b334a45a8ff 61
bogdanm 0:9b334a45a8ff 62 /**
bogdanm 0:9b334a45a8ff 63 * @brief SDMMC Configuration Structure definition
bogdanm 0:9b334a45a8ff 64 */
bogdanm 0:9b334a45a8ff 65 typedef struct
bogdanm 0:9b334a45a8ff 66 {
bogdanm 0:9b334a45a8ff 67 uint32_t ClockEdge; /*!< Specifies the clock transition on which the bit capture is made.
bogdanm 0:9b334a45a8ff 68 This parameter can be a value of @ref SDMMC_LL_Clock_Edge */
bogdanm 0:9b334a45a8ff 69
bogdanm 0:9b334a45a8ff 70 uint32_t ClockBypass; /*!< Specifies whether the SDMMC Clock divider bypass is
bogdanm 0:9b334a45a8ff 71 enabled or disabled.
bogdanm 0:9b334a45a8ff 72 This parameter can be a value of @ref SDMMC_LL_Clock_Bypass */
bogdanm 0:9b334a45a8ff 73
bogdanm 0:9b334a45a8ff 74 uint32_t ClockPowerSave; /*!< Specifies whether SDMMC Clock output is enabled or
bogdanm 0:9b334a45a8ff 75 disabled when the bus is idle.
bogdanm 0:9b334a45a8ff 76 This parameter can be a value of @ref SDMMC_LL_Clock_Power_Save */
bogdanm 0:9b334a45a8ff 77
bogdanm 0:9b334a45a8ff 78 uint32_t BusWide; /*!< Specifies the SDMMC bus width.
bogdanm 0:9b334a45a8ff 79 This parameter can be a value of @ref SDMMC_LL_Bus_Wide */
bogdanm 0:9b334a45a8ff 80
bogdanm 0:9b334a45a8ff 81 uint32_t HardwareFlowControl; /*!< Specifies whether the SDMMC hardware flow control is enabled or disabled.
bogdanm 0:9b334a45a8ff 82 This parameter can be a value of @ref SDMMC_LL_Hardware_Flow_Control */
bogdanm 0:9b334a45a8ff 83
bogdanm 0:9b334a45a8ff 84 uint32_t ClockDiv; /*!< Specifies the clock frequency of the SDMMC controller.
bogdanm 0:9b334a45a8ff 85 This parameter can be a value between Min_Data = 0 and Max_Data = 255 */
bogdanm 0:9b334a45a8ff 86
bogdanm 0:9b334a45a8ff 87 }SDMMC_InitTypeDef;
bogdanm 0:9b334a45a8ff 88
bogdanm 0:9b334a45a8ff 89
bogdanm 0:9b334a45a8ff 90 /**
bogdanm 0:9b334a45a8ff 91 * @brief SDMMC Command Control structure
bogdanm 0:9b334a45a8ff 92 */
bogdanm 0:9b334a45a8ff 93 typedef struct
bogdanm 0:9b334a45a8ff 94 {
bogdanm 0:9b334a45a8ff 95 uint32_t Argument; /*!< Specifies the SDMMC command argument which is sent
bogdanm 0:9b334a45a8ff 96 to a card as part of a command message. If a command
bogdanm 0:9b334a45a8ff 97 contains an argument, it must be loaded into this register
bogdanm 0:9b334a45a8ff 98 before writing the command to the command register. */
bogdanm 0:9b334a45a8ff 99
bogdanm 0:9b334a45a8ff 100 uint32_t CmdIndex; /*!< Specifies the SDMMC command index. It must be Min_Data = 0 and
bogdanm 0:9b334a45a8ff 101 Max_Data = 64 */
bogdanm 0:9b334a45a8ff 102
bogdanm 0:9b334a45a8ff 103 uint32_t Response; /*!< Specifies the SDMMC response type.
bogdanm 0:9b334a45a8ff 104 This parameter can be a value of @ref SDMMC_LL_Response_Type */
bogdanm 0:9b334a45a8ff 105
bogdanm 0:9b334a45a8ff 106 uint32_t WaitForInterrupt; /*!< Specifies whether SDMMC wait for interrupt request is
bogdanm 0:9b334a45a8ff 107 enabled or disabled.
bogdanm 0:9b334a45a8ff 108 This parameter can be a value of @ref SDMMC_LL_Wait_Interrupt_State */
bogdanm 0:9b334a45a8ff 109
bogdanm 0:9b334a45a8ff 110 uint32_t CPSM; /*!< Specifies whether SDMMC Command path state machine (CPSM)
bogdanm 0:9b334a45a8ff 111 is enabled or disabled.
bogdanm 0:9b334a45a8ff 112 This parameter can be a value of @ref SDMMC_LL_CPSM_State */
bogdanm 0:9b334a45a8ff 113 }SDMMC_CmdInitTypeDef;
bogdanm 0:9b334a45a8ff 114
bogdanm 0:9b334a45a8ff 115
bogdanm 0:9b334a45a8ff 116 /**
bogdanm 0:9b334a45a8ff 117 * @brief SDMMC Data Control structure
bogdanm 0:9b334a45a8ff 118 */
bogdanm 0:9b334a45a8ff 119 typedef struct
bogdanm 0:9b334a45a8ff 120 {
bogdanm 0:9b334a45a8ff 121 uint32_t DataTimeOut; /*!< Specifies the data timeout period in card bus clock periods. */
bogdanm 0:9b334a45a8ff 122
bogdanm 0:9b334a45a8ff 123 uint32_t DataLength; /*!< Specifies the number of data bytes to be transferred. */
bogdanm 0:9b334a45a8ff 124
bogdanm 0:9b334a45a8ff 125 uint32_t DataBlockSize; /*!< Specifies the data block size for block transfer.
bogdanm 0:9b334a45a8ff 126 This parameter can be a value of @ref SDMMC_LL_Data_Block_Size */
bogdanm 0:9b334a45a8ff 127
bogdanm 0:9b334a45a8ff 128 uint32_t TransferDir; /*!< Specifies the data transfer direction, whether the transfer
bogdanm 0:9b334a45a8ff 129 is a read or write.
bogdanm 0:9b334a45a8ff 130 This parameter can be a value of @ref SDMMC_LL_Transfer_Direction */
bogdanm 0:9b334a45a8ff 131
bogdanm 0:9b334a45a8ff 132 uint32_t TransferMode; /*!< Specifies whether data transfer is in stream or block mode.
bogdanm 0:9b334a45a8ff 133 This parameter can be a value of @ref SDMMC_LL_Transfer_Type */
bogdanm 0:9b334a45a8ff 134
bogdanm 0:9b334a45a8ff 135 uint32_t DPSM; /*!< Specifies whether SDMMC Data path state machine (DPSM)
bogdanm 0:9b334a45a8ff 136 is enabled or disabled.
bogdanm 0:9b334a45a8ff 137 This parameter can be a value of @ref SDMMC_LL_DPSM_State */
bogdanm 0:9b334a45a8ff 138 }SDMMC_DataInitTypeDef;
bogdanm 0:9b334a45a8ff 139
bogdanm 0:9b334a45a8ff 140 /**
bogdanm 0:9b334a45a8ff 141 * @}
bogdanm 0:9b334a45a8ff 142 */
bogdanm 0:9b334a45a8ff 143
bogdanm 0:9b334a45a8ff 144 /* Exported constants --------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 145 /** @defgroup SDMMC_LL_Exported_Constants SDMMC_LL Exported Constants
bogdanm 0:9b334a45a8ff 146 * @{
bogdanm 0:9b334a45a8ff 147 */
bogdanm 0:9b334a45a8ff 148
bogdanm 0:9b334a45a8ff 149 /** @defgroup SDMMC_LL_Clock_Edge Clock Edge
bogdanm 0:9b334a45a8ff 150 * @{
bogdanm 0:9b334a45a8ff 151 */
bogdanm 0:9b334a45a8ff 152 #define SDMMC_CLOCK_EDGE_RISING ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 153 #define SDMMC_CLOCK_EDGE_FALLING SDMMC_CLKCR_NEGEDGE
bogdanm 0:9b334a45a8ff 154
bogdanm 0:9b334a45a8ff 155 #define IS_SDMMC_CLOCK_EDGE(EDGE) (((EDGE) == SDMMC_CLOCK_EDGE_RISING) || \
bogdanm 0:9b334a45a8ff 156 ((EDGE) == SDMMC_CLOCK_EDGE_FALLING))
bogdanm 0:9b334a45a8ff 157 /**
bogdanm 0:9b334a45a8ff 158 * @}
bogdanm 0:9b334a45a8ff 159 */
bogdanm 0:9b334a45a8ff 160
bogdanm 0:9b334a45a8ff 161 /** @defgroup SDMMC_LL_Clock_Bypass Clock Bypass
bogdanm 0:9b334a45a8ff 162 * @{
bogdanm 0:9b334a45a8ff 163 */
bogdanm 0:9b334a45a8ff 164 #define SDMMC_CLOCK_BYPASS_DISABLE ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 165 #define SDMMC_CLOCK_BYPASS_ENABLE SDMMC_CLKCR_BYPASS
bogdanm 0:9b334a45a8ff 166
bogdanm 0:9b334a45a8ff 167 #define IS_SDMMC_CLOCK_BYPASS(BYPASS) (((BYPASS) == SDMMC_CLOCK_BYPASS_DISABLE) || \
bogdanm 0:9b334a45a8ff 168 ((BYPASS) == SDMMC_CLOCK_BYPASS_ENABLE))
bogdanm 0:9b334a45a8ff 169 /**
bogdanm 0:9b334a45a8ff 170 * @}
bogdanm 0:9b334a45a8ff 171 */
bogdanm 0:9b334a45a8ff 172
bogdanm 0:9b334a45a8ff 173 /** @defgroup SDMMC_LL_Clock_Power_Save Clock Power Saving
bogdanm 0:9b334a45a8ff 174 * @{
bogdanm 0:9b334a45a8ff 175 */
bogdanm 0:9b334a45a8ff 176 #define SDMMC_CLOCK_POWER_SAVE_DISABLE ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 177 #define SDMMC_CLOCK_POWER_SAVE_ENABLE SDMMC_CLKCR_PWRSAV
bogdanm 0:9b334a45a8ff 178
bogdanm 0:9b334a45a8ff 179 #define IS_SDMMC_CLOCK_POWER_SAVE(SAVE) (((SAVE) == SDMMC_CLOCK_POWER_SAVE_DISABLE) || \
bogdanm 0:9b334a45a8ff 180 ((SAVE) == SDMMC_CLOCK_POWER_SAVE_ENABLE))
bogdanm 0:9b334a45a8ff 181 /**
bogdanm 0:9b334a45a8ff 182 * @}
bogdanm 0:9b334a45a8ff 183 */
bogdanm 0:9b334a45a8ff 184
bogdanm 0:9b334a45a8ff 185 /** @defgroup SDMMC_LL_Bus_Wide Bus Width
bogdanm 0:9b334a45a8ff 186 * @{
bogdanm 0:9b334a45a8ff 187 */
bogdanm 0:9b334a45a8ff 188 #define SDMMC_BUS_WIDE_1B ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 189 #define SDMMC_BUS_WIDE_4B SDMMC_CLKCR_WIDBUS_0
bogdanm 0:9b334a45a8ff 190 #define SDMMC_BUS_WIDE_8B SDMMC_CLKCR_WIDBUS_1
bogdanm 0:9b334a45a8ff 191
bogdanm 0:9b334a45a8ff 192 #define IS_SDMMC_BUS_WIDE(WIDE) (((WIDE) == SDMMC_BUS_WIDE_1B) || \
bogdanm 0:9b334a45a8ff 193 ((WIDE) == SDMMC_BUS_WIDE_4B) || \
bogdanm 0:9b334a45a8ff 194 ((WIDE) == SDMMC_BUS_WIDE_8B))
bogdanm 0:9b334a45a8ff 195 /**
bogdanm 0:9b334a45a8ff 196 * @}
bogdanm 0:9b334a45a8ff 197 */
bogdanm 0:9b334a45a8ff 198
bogdanm 0:9b334a45a8ff 199 /** @defgroup SDMMC_LL_Hardware_Flow_Control Hardware Flow Control
bogdanm 0:9b334a45a8ff 200 * @{
bogdanm 0:9b334a45a8ff 201 */
bogdanm 0:9b334a45a8ff 202 #define SDMMC_HARDWARE_FLOW_CONTROL_DISABLE ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 203 #define SDMMC_HARDWARE_FLOW_CONTROL_ENABLE SDMMC_CLKCR_HWFC_EN
bogdanm 0:9b334a45a8ff 204
bogdanm 0:9b334a45a8ff 205 #define IS_SDMMC_HARDWARE_FLOW_CONTROL(CONTROL) (((CONTROL) == SDMMC_HARDWARE_FLOW_CONTROL_DISABLE) || \
bogdanm 0:9b334a45a8ff 206 ((CONTROL) == SDMMC_HARDWARE_FLOW_CONTROL_ENABLE))
bogdanm 0:9b334a45a8ff 207 /**
bogdanm 0:9b334a45a8ff 208 * @}
bogdanm 0:9b334a45a8ff 209 */
bogdanm 0:9b334a45a8ff 210
bogdanm 0:9b334a45a8ff 211 /** @defgroup SDMMC_LL_Clock_Division Clock Division
bogdanm 0:9b334a45a8ff 212 * @{
bogdanm 0:9b334a45a8ff 213 */
bogdanm 0:9b334a45a8ff 214 #define IS_SDMMC_CLKDIV(DIV) ((DIV) <= 0xFF)
bogdanm 0:9b334a45a8ff 215 /**
bogdanm 0:9b334a45a8ff 216 * @}
bogdanm 0:9b334a45a8ff 217 */
bogdanm 0:9b334a45a8ff 218
bogdanm 0:9b334a45a8ff 219 /** @defgroup SDMMC_LL_Command_Index Command Index
bogdanm 0:9b334a45a8ff 220 * @{
bogdanm 0:9b334a45a8ff 221 */
bogdanm 0:9b334a45a8ff 222 #define IS_SDMMC_CMD_INDEX(INDEX) ((INDEX) < 0x40)
bogdanm 0:9b334a45a8ff 223 /**
bogdanm 0:9b334a45a8ff 224 * @}
bogdanm 0:9b334a45a8ff 225 */
bogdanm 0:9b334a45a8ff 226
bogdanm 0:9b334a45a8ff 227 /** @defgroup SDMMC_LL_Response_Type Response Type
bogdanm 0:9b334a45a8ff 228 * @{
bogdanm 0:9b334a45a8ff 229 */
bogdanm 0:9b334a45a8ff 230 #define SDMMC_RESPONSE_NO ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 231 #define SDMMC_RESPONSE_SHORT SDMMC_CMD_WAITRESP_0
bogdanm 0:9b334a45a8ff 232 #define SDMMC_RESPONSE_LONG SDMMC_CMD_WAITRESP
bogdanm 0:9b334a45a8ff 233
bogdanm 0:9b334a45a8ff 234 #define IS_SDMMC_RESPONSE(RESPONSE) (((RESPONSE) == SDMMC_RESPONSE_NO) || \
bogdanm 0:9b334a45a8ff 235 ((RESPONSE) == SDMMC_RESPONSE_SHORT) || \
bogdanm 0:9b334a45a8ff 236 ((RESPONSE) == SDMMC_RESPONSE_LONG))
bogdanm 0:9b334a45a8ff 237 /**
bogdanm 0:9b334a45a8ff 238 * @}
bogdanm 0:9b334a45a8ff 239 */
bogdanm 0:9b334a45a8ff 240
bogdanm 0:9b334a45a8ff 241 /** @defgroup SDMMC_LL_Wait_Interrupt_State Wait Interrupt
bogdanm 0:9b334a45a8ff 242 * @{
bogdanm 0:9b334a45a8ff 243 */
bogdanm 0:9b334a45a8ff 244 #define SDMMC_WAIT_NO ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 245 #define SDMMC_WAIT_IT SDMMC_CMD_WAITINT
bogdanm 0:9b334a45a8ff 246 #define SDMMC_WAIT_PEND SDMMC_CMD_WAITPEND
bogdanm 0:9b334a45a8ff 247
bogdanm 0:9b334a45a8ff 248 #define IS_SDMMC_WAIT(WAIT) (((WAIT) == SDMMC_WAIT_NO) || \
bogdanm 0:9b334a45a8ff 249 ((WAIT) == SDMMC_WAIT_IT) || \
bogdanm 0:9b334a45a8ff 250 ((WAIT) == SDMMC_WAIT_PEND))
bogdanm 0:9b334a45a8ff 251 /**
bogdanm 0:9b334a45a8ff 252 * @}
bogdanm 0:9b334a45a8ff 253 */
bogdanm 0:9b334a45a8ff 254
bogdanm 0:9b334a45a8ff 255 /** @defgroup SDMMC_LL_CPSM_State CPSM State
bogdanm 0:9b334a45a8ff 256 * @{
bogdanm 0:9b334a45a8ff 257 */
bogdanm 0:9b334a45a8ff 258 #define SDMMC_CPSM_DISABLE ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 259 #define SDMMC_CPSM_ENABLE SDMMC_CMD_CPSMEN
bogdanm 0:9b334a45a8ff 260
bogdanm 0:9b334a45a8ff 261 #define IS_SDMMC_CPSM(CPSM) (((CPSM) == SDMMC_CPSM_DISABLE) || \
bogdanm 0:9b334a45a8ff 262 ((CPSM) == SDMMC_CPSM_ENABLE))
bogdanm 0:9b334a45a8ff 263 /**
bogdanm 0:9b334a45a8ff 264 * @}
bogdanm 0:9b334a45a8ff 265 */
bogdanm 0:9b334a45a8ff 266
bogdanm 0:9b334a45a8ff 267 /** @defgroup SDMMC_LL_Response_Registers Response Register
bogdanm 0:9b334a45a8ff 268 * @{
bogdanm 0:9b334a45a8ff 269 */
bogdanm 0:9b334a45a8ff 270 #define SDMMC_RESP1 ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 271 #define SDMMC_RESP2 ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 272 #define SDMMC_RESP3 ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 273 #define SDMMC_RESP4 ((uint32_t)0x0000000C)
bogdanm 0:9b334a45a8ff 274
bogdanm 0:9b334a45a8ff 275 #define IS_SDMMC_RESP(RESP) (((RESP) == SDMMC_RESP1) || \
bogdanm 0:9b334a45a8ff 276 ((RESP) == SDMMC_RESP2) || \
bogdanm 0:9b334a45a8ff 277 ((RESP) == SDMMC_RESP3) || \
bogdanm 0:9b334a45a8ff 278 ((RESP) == SDMMC_RESP4))
bogdanm 0:9b334a45a8ff 279 /**
bogdanm 0:9b334a45a8ff 280 * @}
bogdanm 0:9b334a45a8ff 281 */
bogdanm 0:9b334a45a8ff 282
bogdanm 0:9b334a45a8ff 283 /** @defgroup SDMMC_LL_Data_Length Data Lenght
bogdanm 0:9b334a45a8ff 284 * @{
bogdanm 0:9b334a45a8ff 285 */
bogdanm 0:9b334a45a8ff 286 #define IS_SDMMC_DATA_LENGTH(LENGTH) ((LENGTH) <= 0x01FFFFFF)
bogdanm 0:9b334a45a8ff 287 /**
bogdanm 0:9b334a45a8ff 288 * @}
bogdanm 0:9b334a45a8ff 289 */
bogdanm 0:9b334a45a8ff 290
bogdanm 0:9b334a45a8ff 291 /** @defgroup SDMMC_LL_Data_Block_Size Data Block Size
bogdanm 0:9b334a45a8ff 292 * @{
bogdanm 0:9b334a45a8ff 293 */
bogdanm 0:9b334a45a8ff 294 #define SDMMC_DATABLOCK_SIZE_1B ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 295 #define SDMMC_DATABLOCK_SIZE_2B SDMMC_DCTRL_DBLOCKSIZE_0
bogdanm 0:9b334a45a8ff 296 #define SDMMC_DATABLOCK_SIZE_4B SDMMC_DCTRL_DBLOCKSIZE_1
bogdanm 0:9b334a45a8ff 297 #define SDMMC_DATABLOCK_SIZE_8B (SDMMC_DCTRL_DBLOCKSIZE_0|SDMMC_DCTRL_DBLOCKSIZE_1)
bogdanm 0:9b334a45a8ff 298 #define SDMMC_DATABLOCK_SIZE_16B SDMMC_DCTRL_DBLOCKSIZE_2
bogdanm 0:9b334a45a8ff 299 #define SDMMC_DATABLOCK_SIZE_32B (SDMMC_DCTRL_DBLOCKSIZE_0|SDMMC_DCTRL_DBLOCKSIZE_2)
bogdanm 0:9b334a45a8ff 300 #define SDMMC_DATABLOCK_SIZE_64B (SDMMC_DCTRL_DBLOCKSIZE_1|SDMMC_DCTRL_DBLOCKSIZE_2)
bogdanm 0:9b334a45a8ff 301 #define SDMMC_DATABLOCK_SIZE_128B (SDMMC_DCTRL_DBLOCKSIZE_0|SDMMC_DCTRL_DBLOCKSIZE_1|SDMMC_DCTRL_DBLOCKSIZE_2)
bogdanm 0:9b334a45a8ff 302 #define SDMMC_DATABLOCK_SIZE_256B SDMMC_DCTRL_DBLOCKSIZE_3
bogdanm 0:9b334a45a8ff 303 #define SDMMC_DATABLOCK_SIZE_512B (SDMMC_DCTRL_DBLOCKSIZE_0|SDMMC_DCTRL_DBLOCKSIZE_3)
bogdanm 0:9b334a45a8ff 304 #define SDMMC_DATABLOCK_SIZE_1024B (SDMMC_DCTRL_DBLOCKSIZE_1|SDMMC_DCTRL_DBLOCKSIZE_3)
bogdanm 0:9b334a45a8ff 305 #define SDMMC_DATABLOCK_SIZE_2048B (SDMMC_DCTRL_DBLOCKSIZE_0|SDMMC_DCTRL_DBLOCKSIZE_1|SDMMC_DCTRL_DBLOCKSIZE_3)
bogdanm 0:9b334a45a8ff 306 #define SDMMC_DATABLOCK_SIZE_4096B (SDMMC_DCTRL_DBLOCKSIZE_2|SDMMC_DCTRL_DBLOCKSIZE_3)
bogdanm 0:9b334a45a8ff 307 #define SDMMC_DATABLOCK_SIZE_8192B (SDMMC_DCTRL_DBLOCKSIZE_0|SDMMC_DCTRL_DBLOCKSIZE_2|SDMMC_DCTRL_DBLOCKSIZE_3)
bogdanm 0:9b334a45a8ff 308 #define SDMMC_DATABLOCK_SIZE_16384B (SDMMC_DCTRL_DBLOCKSIZE_1|SDMMC_DCTRL_DBLOCKSIZE_2|SDMMC_DCTRL_DBLOCKSIZE_3)
bogdanm 0:9b334a45a8ff 309
bogdanm 0:9b334a45a8ff 310 #define IS_SDMMC_BLOCK_SIZE(SIZE) (((SIZE) == SDMMC_DATABLOCK_SIZE_1B) || \
bogdanm 0:9b334a45a8ff 311 ((SIZE) == SDMMC_DATABLOCK_SIZE_2B) || \
bogdanm 0:9b334a45a8ff 312 ((SIZE) == SDMMC_DATABLOCK_SIZE_4B) || \
bogdanm 0:9b334a45a8ff 313 ((SIZE) == SDMMC_DATABLOCK_SIZE_8B) || \
bogdanm 0:9b334a45a8ff 314 ((SIZE) == SDMMC_DATABLOCK_SIZE_16B) || \
bogdanm 0:9b334a45a8ff 315 ((SIZE) == SDMMC_DATABLOCK_SIZE_32B) || \
bogdanm 0:9b334a45a8ff 316 ((SIZE) == SDMMC_DATABLOCK_SIZE_64B) || \
bogdanm 0:9b334a45a8ff 317 ((SIZE) == SDMMC_DATABLOCK_SIZE_128B) || \
bogdanm 0:9b334a45a8ff 318 ((SIZE) == SDMMC_DATABLOCK_SIZE_256B) || \
bogdanm 0:9b334a45a8ff 319 ((SIZE) == SDMMC_DATABLOCK_SIZE_512B) || \
bogdanm 0:9b334a45a8ff 320 ((SIZE) == SDMMC_DATABLOCK_SIZE_1024B) || \
bogdanm 0:9b334a45a8ff 321 ((SIZE) == SDMMC_DATABLOCK_SIZE_2048B) || \
bogdanm 0:9b334a45a8ff 322 ((SIZE) == SDMMC_DATABLOCK_SIZE_4096B) || \
bogdanm 0:9b334a45a8ff 323 ((SIZE) == SDMMC_DATABLOCK_SIZE_8192B) || \
bogdanm 0:9b334a45a8ff 324 ((SIZE) == SDMMC_DATABLOCK_SIZE_16384B))
bogdanm 0:9b334a45a8ff 325 /**
bogdanm 0:9b334a45a8ff 326 * @}
bogdanm 0:9b334a45a8ff 327 */
bogdanm 0:9b334a45a8ff 328
bogdanm 0:9b334a45a8ff 329 /** @defgroup SDMMC_LL_Transfer_Direction Transfer Direction
bogdanm 0:9b334a45a8ff 330 * @{
bogdanm 0:9b334a45a8ff 331 */
bogdanm 0:9b334a45a8ff 332 #define SDMMC_TRANSFER_DIR_TO_CARD ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 333 #define SDMMC_TRANSFER_DIR_TO_SDMMC SDMMC_DCTRL_DTDIR
bogdanm 0:9b334a45a8ff 334
bogdanm 0:9b334a45a8ff 335 #define IS_SDMMC_TRANSFER_DIR(DIR) (((DIR) == SDMMC_TRANSFER_DIR_TO_CARD) || \
bogdanm 0:9b334a45a8ff 336 ((DIR) == SDMMC_TRANSFER_DIR_TO_SDMMC))
bogdanm 0:9b334a45a8ff 337 /**
bogdanm 0:9b334a45a8ff 338 * @}
bogdanm 0:9b334a45a8ff 339 */
bogdanm 0:9b334a45a8ff 340
bogdanm 0:9b334a45a8ff 341 /** @defgroup SDMMC_LL_Transfer_Type Transfer Type
bogdanm 0:9b334a45a8ff 342 * @{
bogdanm 0:9b334a45a8ff 343 */
bogdanm 0:9b334a45a8ff 344 #define SDMMC_TRANSFER_MODE_BLOCK ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 345 #define SDMMC_TRANSFER_MODE_STREAM SDMMC_DCTRL_DTMODE
bogdanm 0:9b334a45a8ff 346
bogdanm 0:9b334a45a8ff 347 #define IS_SDMMC_TRANSFER_MODE(MODE) (((MODE) == SDMMC_TRANSFER_MODE_BLOCK) || \
bogdanm 0:9b334a45a8ff 348 ((MODE) == SDMMC_TRANSFER_MODE_STREAM))
bogdanm 0:9b334a45a8ff 349 /**
bogdanm 0:9b334a45a8ff 350 * @}
bogdanm 0:9b334a45a8ff 351 */
bogdanm 0:9b334a45a8ff 352
bogdanm 0:9b334a45a8ff 353 /** @defgroup SDMMC_LL_DPSM_State DPSM State
bogdanm 0:9b334a45a8ff 354 * @{
bogdanm 0:9b334a45a8ff 355 */
bogdanm 0:9b334a45a8ff 356 #define SDMMC_DPSM_DISABLE ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 357 #define SDMMC_DPSM_ENABLE SDMMC_DCTRL_DTEN
bogdanm 0:9b334a45a8ff 358
bogdanm 0:9b334a45a8ff 359 #define IS_SDMMC_DPSM(DPSM) (((DPSM) == SDMMC_DPSM_DISABLE) ||\
bogdanm 0:9b334a45a8ff 360 ((DPSM) == SDMMC_DPSM_ENABLE))
bogdanm 0:9b334a45a8ff 361 /**
bogdanm 0:9b334a45a8ff 362 * @}
bogdanm 0:9b334a45a8ff 363 */
bogdanm 0:9b334a45a8ff 364
bogdanm 0:9b334a45a8ff 365 /** @defgroup SDMMC_LL_Read_Wait_Mode Read Wait Mode
bogdanm 0:9b334a45a8ff 366 * @{
bogdanm 0:9b334a45a8ff 367 */
bogdanm 0:9b334a45a8ff 368 #define SDMMC_READ_WAIT_MODE_DATA2 ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 369 #define SDMMC_READ_WAIT_MODE_CLK (SDMMC_DCTRL_RWMOD)
bogdanm 0:9b334a45a8ff 370
bogdanm 0:9b334a45a8ff 371 #define IS_SDMMC_READWAIT_MODE(MODE) (((MODE) == SDMMC_READ_WAIT_MODE_CLK) || \
bogdanm 0:9b334a45a8ff 372 ((MODE) == SDMMC_READ_WAIT_MODE_DATA2))
bogdanm 0:9b334a45a8ff 373 /**
bogdanm 0:9b334a45a8ff 374 * @}
bogdanm 0:9b334a45a8ff 375 */
bogdanm 0:9b334a45a8ff 376
bogdanm 0:9b334a45a8ff 377 /** @defgroup SDMMC_LL_Interrupt_sources Interrupt Sources
bogdanm 0:9b334a45a8ff 378 * @{
bogdanm 0:9b334a45a8ff 379 */
bogdanm 0:9b334a45a8ff 380 #define SDMMC_IT_CCRCFAIL SDMMC_STA_CCRCFAIL
bogdanm 0:9b334a45a8ff 381 #define SDMMC_IT_DCRCFAIL SDMMC_STA_DCRCFAIL
bogdanm 0:9b334a45a8ff 382 #define SDMMC_IT_CTIMEOUT SDMMC_STA_CTIMEOUT
bogdanm 0:9b334a45a8ff 383 #define SDMMC_IT_DTIMEOUT SDMMC_STA_DTIMEOUT
bogdanm 0:9b334a45a8ff 384 #define SDMMC_IT_TXUNDERR SDMMC_STA_TXUNDERR
bogdanm 0:9b334a45a8ff 385 #define SDMMC_IT_RXOVERR SDMMC_STA_RXOVERR
bogdanm 0:9b334a45a8ff 386 #define SDMMC_IT_CMDREND SDMMC_STA_CMDREND
bogdanm 0:9b334a45a8ff 387 #define SDMMC_IT_CMDSENT SDMMC_STA_CMDSENT
bogdanm 0:9b334a45a8ff 388 #define SDMMC_IT_DATAEND SDMMC_STA_DATAEND
bogdanm 0:9b334a45a8ff 389 #define SDMMC_IT_DBCKEND SDMMC_STA_DBCKEND
bogdanm 0:9b334a45a8ff 390 #define SDMMC_IT_CMDACT SDMMC_STA_CMDACT
bogdanm 0:9b334a45a8ff 391 #define SDMMC_IT_TXACT SDMMC_STA_TXACT
bogdanm 0:9b334a45a8ff 392 #define SDMMC_IT_RXACT SDMMC_STA_RXACT
bogdanm 0:9b334a45a8ff 393 #define SDMMC_IT_TXFIFOHE SDMMC_STA_TXFIFOHE
bogdanm 0:9b334a45a8ff 394 #define SDMMC_IT_RXFIFOHF SDMMC_STA_RXFIFOHF
bogdanm 0:9b334a45a8ff 395 #define SDMMC_IT_TXFIFOF SDMMC_STA_TXFIFOF
bogdanm 0:9b334a45a8ff 396 #define SDMMC_IT_RXFIFOF SDMMC_STA_RXFIFOF
bogdanm 0:9b334a45a8ff 397 #define SDMMC_IT_TXFIFOE SDMMC_STA_TXFIFOE
bogdanm 0:9b334a45a8ff 398 #define SDMMC_IT_RXFIFOE SDMMC_STA_RXFIFOE
bogdanm 0:9b334a45a8ff 399 #define SDMMC_IT_TXDAVL SDMMC_STA_TXDAVL
bogdanm 0:9b334a45a8ff 400 #define SDMMC_IT_RXDAVL SDMMC_STA_RXDAVL
bogdanm 0:9b334a45a8ff 401 #define SDMMC_IT_SDIOIT SDMMC_STA_SDIOIT
bogdanm 0:9b334a45a8ff 402 /**
bogdanm 0:9b334a45a8ff 403 * @}
bogdanm 0:9b334a45a8ff 404 */
bogdanm 0:9b334a45a8ff 405
bogdanm 0:9b334a45a8ff 406 /** @defgroup SDMMC_LL_Flags Flags
bogdanm 0:9b334a45a8ff 407 * @{
bogdanm 0:9b334a45a8ff 408 */
bogdanm 0:9b334a45a8ff 409 #define SDMMC_FLAG_CCRCFAIL SDMMC_STA_CCRCFAIL
bogdanm 0:9b334a45a8ff 410 #define SDMMC_FLAG_DCRCFAIL SDMMC_STA_DCRCFAIL
bogdanm 0:9b334a45a8ff 411 #define SDMMC_FLAG_CTIMEOUT SDMMC_STA_CTIMEOUT
bogdanm 0:9b334a45a8ff 412 #define SDMMC_FLAG_DTIMEOUT SDMMC_STA_DTIMEOUT
bogdanm 0:9b334a45a8ff 413 #define SDMMC_FLAG_TXUNDERR SDMMC_STA_TXUNDERR
bogdanm 0:9b334a45a8ff 414 #define SDMMC_FLAG_RXOVERR SDMMC_STA_RXOVERR
bogdanm 0:9b334a45a8ff 415 #define SDMMC_FLAG_CMDREND SDMMC_STA_CMDREND
bogdanm 0:9b334a45a8ff 416 #define SDMMC_FLAG_CMDSENT SDMMC_STA_CMDSENT
bogdanm 0:9b334a45a8ff 417 #define SDMMC_FLAG_DATAEND SDMMC_STA_DATAEND
bogdanm 0:9b334a45a8ff 418 #define SDMMC_FLAG_DBCKEND SDMMC_STA_DBCKEND
bogdanm 0:9b334a45a8ff 419 #define SDMMC_FLAG_CMDACT SDMMC_STA_CMDACT
bogdanm 0:9b334a45a8ff 420 #define SDMMC_FLAG_TXACT SDMMC_STA_TXACT
bogdanm 0:9b334a45a8ff 421 #define SDMMC_FLAG_RXACT SDMMC_STA_RXACT
bogdanm 0:9b334a45a8ff 422 #define SDMMC_FLAG_TXFIFOHE SDMMC_STA_TXFIFOHE
bogdanm 0:9b334a45a8ff 423 #define SDMMC_FLAG_RXFIFOHF SDMMC_STA_RXFIFOHF
bogdanm 0:9b334a45a8ff 424 #define SDMMC_FLAG_TXFIFOF SDMMC_STA_TXFIFOF
bogdanm 0:9b334a45a8ff 425 #define SDMMC_FLAG_RXFIFOF SDMMC_STA_RXFIFOF
bogdanm 0:9b334a45a8ff 426 #define SDMMC_FLAG_TXFIFOE SDMMC_STA_TXFIFOE
bogdanm 0:9b334a45a8ff 427 #define SDMMC_FLAG_RXFIFOE SDMMC_STA_RXFIFOE
bogdanm 0:9b334a45a8ff 428 #define SDMMC_FLAG_TXDAVL SDMMC_STA_TXDAVL
bogdanm 0:9b334a45a8ff 429 #define SDMMC_FLAG_RXDAVL SDMMC_STA_RXDAVL
bogdanm 0:9b334a45a8ff 430 #define SDMMC_FLAG_SDIOIT SDMMC_STA_SDIOIT
bogdanm 0:9b334a45a8ff 431 /**
bogdanm 0:9b334a45a8ff 432 * @}
bogdanm 0:9b334a45a8ff 433 */
bogdanm 0:9b334a45a8ff 434
bogdanm 0:9b334a45a8ff 435 /**
bogdanm 0:9b334a45a8ff 436 * @}
bogdanm 0:9b334a45a8ff 437 */
bogdanm 0:9b334a45a8ff 438
bogdanm 0:9b334a45a8ff 439 /* Exported macro ------------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 440 /** @defgroup SDMMC_LL_Exported_macros SDMMC_LL Exported Macros
bogdanm 0:9b334a45a8ff 441 * @{
bogdanm 0:9b334a45a8ff 442 */
bogdanm 0:9b334a45a8ff 443
bogdanm 0:9b334a45a8ff 444 /** @defgroup SDMMC_LL_Register Bits And Addresses Definitions
bogdanm 0:9b334a45a8ff 445 * @brief SDMMC_LL registers bit address in the alias region
bogdanm 0:9b334a45a8ff 446 * @{
bogdanm 0:9b334a45a8ff 447 */
bogdanm 0:9b334a45a8ff 448 /* ---------------------- SDMMC registers bit mask --------------------------- */
bogdanm 0:9b334a45a8ff 449 /* --- CLKCR Register ---*/
bogdanm 0:9b334a45a8ff 450 /* CLKCR register clear mask */
bogdanm 0:9b334a45a8ff 451 #define CLKCR_CLEAR_MASK ((uint32_t)(SDMMC_CLKCR_CLKDIV | SDMMC_CLKCR_PWRSAV |\
bogdanm 0:9b334a45a8ff 452 SDMMC_CLKCR_BYPASS | SDMMC_CLKCR_WIDBUS |\
bogdanm 0:9b334a45a8ff 453 SDMMC_CLKCR_NEGEDGE | SDMMC_CLKCR_HWFC_EN))
bogdanm 0:9b334a45a8ff 454
bogdanm 0:9b334a45a8ff 455 /* --- DCTRL Register ---*/
bogdanm 0:9b334a45a8ff 456 /* SDMMC DCTRL Clear Mask */
bogdanm 0:9b334a45a8ff 457 #define DCTRL_CLEAR_MASK ((uint32_t)(SDMMC_DCTRL_DTEN | SDMMC_DCTRL_DTDIR |\
bogdanm 0:9b334a45a8ff 458 SDMMC_DCTRL_DTMODE | SDMMC_DCTRL_DBLOCKSIZE))
bogdanm 0:9b334a45a8ff 459
bogdanm 0:9b334a45a8ff 460 /* --- CMD Register ---*/
bogdanm 0:9b334a45a8ff 461 /* CMD Register clear mask */
bogdanm 0:9b334a45a8ff 462 #define CMD_CLEAR_MASK ((uint32_t)(SDMMC_CMD_CMDINDEX | SDMMC_CMD_WAITRESP |\
bogdanm 0:9b334a45a8ff 463 SDMMC_CMD_WAITINT | SDMMC_CMD_WAITPEND |\
bogdanm 0:9b334a45a8ff 464 SDMMC_CMD_CPSMEN | SDMMC_CMD_SDIOSUSPEND))
bogdanm 0:9b334a45a8ff 465
bogdanm 0:9b334a45a8ff 466 /* SDMMC Initialization Frequency (400KHz max) */
bogdanm 0:9b334a45a8ff 467 #define SDMMC_INIT_CLK_DIV ((uint8_t)0x76)
bogdanm 0:9b334a45a8ff 468
bogdanm 0:9b334a45a8ff 469 /* SDMMC Data Transfer Frequency (25MHz max) */
bogdanm 0:9b334a45a8ff 470 #define SDMMC_TRANSFER_CLK_DIV ((uint8_t)0x0)
bogdanm 0:9b334a45a8ff 471
bogdanm 0:9b334a45a8ff 472 /**
bogdanm 0:9b334a45a8ff 473 * @}
bogdanm 0:9b334a45a8ff 474 */
bogdanm 0:9b334a45a8ff 475
bogdanm 0:9b334a45a8ff 476 /** @defgroup SDMMC_LL_Interrupt_Clock Interrupt And Clock Configuration
bogdanm 0:9b334a45a8ff 477 * @brief macros to handle interrupts and specific clock configurations
bogdanm 0:9b334a45a8ff 478 * @{
bogdanm 0:9b334a45a8ff 479 */
bogdanm 0:9b334a45a8ff 480
bogdanm 0:9b334a45a8ff 481 /**
bogdanm 0:9b334a45a8ff 482 * @brief Enable the SDMMC device.
bogdanm 0:9b334a45a8ff 483 * @param __INSTANCE__: SDMMC Instance
bogdanm 0:9b334a45a8ff 484 * @retval None
bogdanm 0:9b334a45a8ff 485 */
bogdanm 0:9b334a45a8ff 486 #define __SDMMC_ENABLE(__INSTANCE__) ((__INSTANCE__)->CLKCR |= SDMMC_CLKCR_CLKEN)
bogdanm 0:9b334a45a8ff 487
bogdanm 0:9b334a45a8ff 488 /**
bogdanm 0:9b334a45a8ff 489 * @brief Disable the SDMMC device.
bogdanm 0:9b334a45a8ff 490 * @param __INSTANCE__: SDMMC Instance
bogdanm 0:9b334a45a8ff 491 * @retval None
bogdanm 0:9b334a45a8ff 492 */
bogdanm 0:9b334a45a8ff 493 #define __SDMMC_DISABLE(__INSTANCE__) ((__INSTANCE__)->CLKCR &= ~SDMMC_CLKCR_CLKEN)
bogdanm 0:9b334a45a8ff 494
bogdanm 0:9b334a45a8ff 495 /**
bogdanm 0:9b334a45a8ff 496 * @brief Enable the SDMMC DMA transfer.
bogdanm 0:9b334a45a8ff 497 * @param __INSTANCE__: SDMMC Instance
bogdanm 0:9b334a45a8ff 498 * @retval None
bogdanm 0:9b334a45a8ff 499 */
bogdanm 0:9b334a45a8ff 500 #define __SDMMC_DMA_ENABLE(__INSTANCE__) ((__INSTANCE__)->DCTRL |= SDMMC_DCTRL_DMAEN)
bogdanm 0:9b334a45a8ff 501 /**
bogdanm 0:9b334a45a8ff 502 * @brief Disable the SDMMC DMA transfer.
bogdanm 0:9b334a45a8ff 503 * @param __INSTANCE__: SDMMC Instance
bogdanm 0:9b334a45a8ff 504 * @retval None
bogdanm 0:9b334a45a8ff 505 */
bogdanm 0:9b334a45a8ff 506 #define __SDMMC_DMA_DISABLE(__INSTANCE__) ((__INSTANCE__)->DCTRL &= ~SDMMC_DCTRL_DMAEN)
bogdanm 0:9b334a45a8ff 507
bogdanm 0:9b334a45a8ff 508 /**
bogdanm 0:9b334a45a8ff 509 * @brief Enable the SDMMC device interrupt.
bogdanm 0:9b334a45a8ff 510 * @param __INSTANCE__ : Pointer to SDMMC register base
bogdanm 0:9b334a45a8ff 511 * @param __INTERRUPT__ : specifies the SDMMC interrupt sources to be enabled.
bogdanm 0:9b334a45a8ff 512 * This parameter can be one or a combination of the following values:
bogdanm 0:9b334a45a8ff 513 * @arg SDMMC_IT_CCRCFAIL: Command response received (CRC check failed) interrupt
bogdanm 0:9b334a45a8ff 514 * @arg SDMMC_IT_DCRCFAIL: Data block sent/received (CRC check failed) interrupt
bogdanm 0:9b334a45a8ff 515 * @arg SDMMC_IT_CTIMEOUT: Command response timeout interrupt
bogdanm 0:9b334a45a8ff 516 * @arg SDMMC_IT_DTIMEOUT: Data timeout interrupt
bogdanm 0:9b334a45a8ff 517 * @arg SDMMC_IT_TXUNDERR: Transmit FIFO underrun error interrupt
bogdanm 0:9b334a45a8ff 518 * @arg SDMMC_IT_RXOVERR: Received FIFO overrun error interrupt
bogdanm 0:9b334a45a8ff 519 * @arg SDMMC_IT_CMDREND: Command response received (CRC check passed) interrupt
bogdanm 0:9b334a45a8ff 520 * @arg SDMMC_IT_CMDSENT: Command sent (no response required) interrupt
bogdanm 0:9b334a45a8ff 521 * @arg SDMMC_IT_DATAEND: Data end (data counter, SDIDCOUNT, is zero) interrupt
bogdanm 0:9b334a45a8ff 522 * @arg SDMMC_IT_DBCKEND: Data block sent/received (CRC check passed) interrupt
bogdanm 0:9b334a45a8ff 523 * @arg SDMMC_IT_CMDACT: Command transfer in progress interrupt
bogdanm 0:9b334a45a8ff 524 * @arg SDMMC_IT_TXACT: Data transmit in progress interrupt
bogdanm 0:9b334a45a8ff 525 * @arg SDMMC_IT_RXACT: Data receive in progress interrupt
bogdanm 0:9b334a45a8ff 526 * @arg SDMMC_IT_TXFIFOHE: Transmit FIFO Half Empty interrupt
bogdanm 0:9b334a45a8ff 527 * @arg SDMMC_IT_RXFIFOHF: Receive FIFO Half Full interrupt
bogdanm 0:9b334a45a8ff 528 * @arg SDMMC_IT_TXFIFOF: Transmit FIFO full interrupt
bogdanm 0:9b334a45a8ff 529 * @arg SDMMC_IT_RXFIFOF: Receive FIFO full interrupt
bogdanm 0:9b334a45a8ff 530 * @arg SDMMC_IT_TXFIFOE: Transmit FIFO empty interrupt
bogdanm 0:9b334a45a8ff 531 * @arg SDMMC_IT_RXFIFOE: Receive FIFO empty interrupt
bogdanm 0:9b334a45a8ff 532 * @arg SDMMC_IT_TXDAVL: Data available in transmit FIFO interrupt
bogdanm 0:9b334a45a8ff 533 * @arg SDMMC_IT_RXDAVL: Data available in receive FIFO interrupt
bogdanm 0:9b334a45a8ff 534 * @arg SDMMC_IT_SDIOIT: SD I/O interrupt received interrupt
bogdanm 0:9b334a45a8ff 535 * @retval None
bogdanm 0:9b334a45a8ff 536 */
bogdanm 0:9b334a45a8ff 537 #define __SDMMC_ENABLE_IT(__INSTANCE__, __INTERRUPT__) ((__INSTANCE__)->MASK |= (__INTERRUPT__))
bogdanm 0:9b334a45a8ff 538
bogdanm 0:9b334a45a8ff 539 /**
bogdanm 0:9b334a45a8ff 540 * @brief Disable the SDMMC device interrupt.
bogdanm 0:9b334a45a8ff 541 * @param __INSTANCE__ : Pointer to SDMMC register base
bogdanm 0:9b334a45a8ff 542 * @param __INTERRUPT__ : specifies the SDMMC interrupt sources to be disabled.
bogdanm 0:9b334a45a8ff 543 * This parameter can be one or a combination of the following values:
bogdanm 0:9b334a45a8ff 544 * @arg SDMMC_IT_CCRCFAIL: Command response received (CRC check failed) interrupt
bogdanm 0:9b334a45a8ff 545 * @arg SDMMC_IT_DCRCFAIL: Data block sent/received (CRC check failed) interrupt
bogdanm 0:9b334a45a8ff 546 * @arg SDMMC_IT_CTIMEOUT: Command response timeout interrupt
bogdanm 0:9b334a45a8ff 547 * @arg SDMMC_IT_DTIMEOUT: Data timeout interrupt
bogdanm 0:9b334a45a8ff 548 * @arg SDMMC_IT_TXUNDERR: Transmit FIFO underrun error interrupt
bogdanm 0:9b334a45a8ff 549 * @arg SDMMC_IT_RXOVERR: Received FIFO overrun error interrupt
bogdanm 0:9b334a45a8ff 550 * @arg SDMMC_IT_CMDREND: Command response received (CRC check passed) interrupt
bogdanm 0:9b334a45a8ff 551 * @arg SDMMC_IT_CMDSENT: Command sent (no response required) interrupt
bogdanm 0:9b334a45a8ff 552 * @arg SDMMC_IT_DATAEND: Data end (data counter, SDIDCOUNT, is zero) interrupt
bogdanm 0:9b334a45a8ff 553 * @arg SDMMC_IT_DBCKEND: Data block sent/received (CRC check passed) interrupt
bogdanm 0:9b334a45a8ff 554 * @arg SDMMC_IT_CMDACT: Command transfer in progress interrupt
bogdanm 0:9b334a45a8ff 555 * @arg SDMMC_IT_TXACT: Data transmit in progress interrupt
bogdanm 0:9b334a45a8ff 556 * @arg SDMMC_IT_RXACT: Data receive in progress interrupt
bogdanm 0:9b334a45a8ff 557 * @arg SDMMC_IT_TXFIFOHE: Transmit FIFO Half Empty interrupt
bogdanm 0:9b334a45a8ff 558 * @arg SDMMC_IT_RXFIFOHF: Receive FIFO Half Full interrupt
bogdanm 0:9b334a45a8ff 559 * @arg SDMMC_IT_TXFIFOF: Transmit FIFO full interrupt
bogdanm 0:9b334a45a8ff 560 * @arg SDMMC_IT_RXFIFOF: Receive FIFO full interrupt
bogdanm 0:9b334a45a8ff 561 * @arg SDMMC_IT_TXFIFOE: Transmit FIFO empty interrupt
bogdanm 0:9b334a45a8ff 562 * @arg SDMMC_IT_RXFIFOE: Receive FIFO empty interrupt
bogdanm 0:9b334a45a8ff 563 * @arg SDMMC_IT_TXDAVL: Data available in transmit FIFO interrupt
bogdanm 0:9b334a45a8ff 564 * @arg SDMMC_IT_RXDAVL: Data available in receive FIFO interrupt
bogdanm 0:9b334a45a8ff 565 * @arg SDMMC_IT_SDIOIT: SD I/O interrupt received interrupt
bogdanm 0:9b334a45a8ff 566 * @retval None
bogdanm 0:9b334a45a8ff 567 */
bogdanm 0:9b334a45a8ff 568 #define __SDMMC_DISABLE_IT(__INSTANCE__, __INTERRUPT__) ((__INSTANCE__)->MASK &= ~(__INTERRUPT__))
bogdanm 0:9b334a45a8ff 569
bogdanm 0:9b334a45a8ff 570 /**
bogdanm 0:9b334a45a8ff 571 * @brief Checks whether the specified SDMMC flag is set or not.
bogdanm 0:9b334a45a8ff 572 * @param __INSTANCE__ : Pointer to SDMMC register base
bogdanm 0:9b334a45a8ff 573 * @param __FLAG__: specifies the flag to check.
bogdanm 0:9b334a45a8ff 574 * This parameter can be one of the following values:
bogdanm 0:9b334a45a8ff 575 * @arg SDMMC_FLAG_CCRCFAIL: Command response received (CRC check failed)
bogdanm 0:9b334a45a8ff 576 * @arg SDMMC_FLAG_DCRCFAIL: Data block sent/received (CRC check failed)
bogdanm 0:9b334a45a8ff 577 * @arg SDMMC_FLAG_CTIMEOUT: Command response timeout
bogdanm 0:9b334a45a8ff 578 * @arg SDMMC_FLAG_DTIMEOUT: Data timeout
bogdanm 0:9b334a45a8ff 579 * @arg SDMMC_FLAG_TXUNDERR: Transmit FIFO underrun error
bogdanm 0:9b334a45a8ff 580 * @arg SDMMC_FLAG_RXOVERR: Received FIFO overrun error
bogdanm 0:9b334a45a8ff 581 * @arg SDMMC_FLAG_CMDREND: Command response received (CRC check passed)
bogdanm 0:9b334a45a8ff 582 * @arg SDMMC_FLAG_CMDSENT: Command sent (no response required)
bogdanm 0:9b334a45a8ff 583 * @arg SDMMC_FLAG_DATAEND: Data end (data counter, SDIDCOUNT, is zero)
bogdanm 0:9b334a45a8ff 584 * @arg SDMMC_FLAG_DBCKEND: Data block sent/received (CRC check passed)
bogdanm 0:9b334a45a8ff 585 * @arg SDMMC_FLAG_CMDACT: Command transfer in progress
bogdanm 0:9b334a45a8ff 586 * @arg SDMMC_FLAG_TXACT: Data transmit in progress
bogdanm 0:9b334a45a8ff 587 * @arg SDMMC_FLAG_RXACT: Data receive in progress
bogdanm 0:9b334a45a8ff 588 * @arg SDMMC_FLAG_TXFIFOHE: Transmit FIFO Half Empty
bogdanm 0:9b334a45a8ff 589 * @arg SDMMC_FLAG_RXFIFOHF: Receive FIFO Half Full
bogdanm 0:9b334a45a8ff 590 * @arg SDMMC_FLAG_TXFIFOF: Transmit FIFO full
bogdanm 0:9b334a45a8ff 591 * @arg SDMMC_FLAG_RXFIFOF: Receive FIFO full
bogdanm 0:9b334a45a8ff 592 * @arg SDMMC_FLAG_TXFIFOE: Transmit FIFO empty
bogdanm 0:9b334a45a8ff 593 * @arg SDMMC_FLAG_RXFIFOE: Receive FIFO empty
bogdanm 0:9b334a45a8ff 594 * @arg SDMMC_FLAG_TXDAVL: Data available in transmit FIFO
bogdanm 0:9b334a45a8ff 595 * @arg SDMMC_FLAG_RXDAVL: Data available in receive FIFO
bogdanm 0:9b334a45a8ff 596 * @arg SDMMC_FLAG_SDMMCIT: SD I/O interrupt received
bogdanm 0:9b334a45a8ff 597 * @retval The new state of SDMMC_FLAG (SET or RESET).
bogdanm 0:9b334a45a8ff 598 */
bogdanm 0:9b334a45a8ff 599 #define __SDMMC_GET_FLAG(__INSTANCE__, __FLAG__) (((__INSTANCE__)->STA &(__FLAG__)) != RESET)
bogdanm 0:9b334a45a8ff 600
bogdanm 0:9b334a45a8ff 601
bogdanm 0:9b334a45a8ff 602 /**
bogdanm 0:9b334a45a8ff 603 * @brief Clears the SDMMC pending flags.
bogdanm 0:9b334a45a8ff 604 * @param __INSTANCE__ : Pointer to SDMMC register base
bogdanm 0:9b334a45a8ff 605 * @param __FLAG__: specifies the flag to clear.
bogdanm 0:9b334a45a8ff 606 * This parameter can be one or a combination of the following values:
bogdanm 0:9b334a45a8ff 607 * @arg SDMMC_FLAG_CCRCFAIL: Command response received (CRC check failed)
bogdanm 0:9b334a45a8ff 608 * @arg SDMMC_FLAG_DCRCFAIL: Data block sent/received (CRC check failed)
bogdanm 0:9b334a45a8ff 609 * @arg SDMMC_FLAG_CTIMEOUT: Command response timeout
bogdanm 0:9b334a45a8ff 610 * @arg SDMMC_FLAG_DTIMEOUT: Data timeout
bogdanm 0:9b334a45a8ff 611 * @arg SDMMC_FLAG_TXUNDERR: Transmit FIFO underrun error
bogdanm 0:9b334a45a8ff 612 * @arg SDMMC_FLAG_RXOVERR: Received FIFO overrun error
bogdanm 0:9b334a45a8ff 613 * @arg SDMMC_FLAG_CMDREND: Command response received (CRC check passed)
bogdanm 0:9b334a45a8ff 614 * @arg SDMMC_FLAG_CMDSENT: Command sent (no response required)
bogdanm 0:9b334a45a8ff 615 * @arg SDMMC_FLAG_DATAEND: Data end (data counter, SDIDCOUNT, is zero)
bogdanm 0:9b334a45a8ff 616 * @arg SDMMC_FLAG_DBCKEND: Data block sent/received (CRC check passed)
bogdanm 0:9b334a45a8ff 617 * @arg SDMMC_FLAG_SDMMCIT: SD I/O interrupt received
bogdanm 0:9b334a45a8ff 618 * @retval None
bogdanm 0:9b334a45a8ff 619 */
bogdanm 0:9b334a45a8ff 620 #define __SDMMC_CLEAR_FLAG(__INSTANCE__, __FLAG__) ((__INSTANCE__)->ICR = (__FLAG__))
bogdanm 0:9b334a45a8ff 621
bogdanm 0:9b334a45a8ff 622 /**
bogdanm 0:9b334a45a8ff 623 * @brief Checks whether the specified SDMMC interrupt has occurred or not.
bogdanm 0:9b334a45a8ff 624 * @param __INSTANCE__ : Pointer to SDMMC register base
bogdanm 0:9b334a45a8ff 625 * @param __INTERRUPT__: specifies the SDMMC interrupt source to check.
bogdanm 0:9b334a45a8ff 626 * This parameter can be one of the following values:
bogdanm 0:9b334a45a8ff 627 * @arg SDMMC_IT_CCRCFAIL: Command response received (CRC check failed) interrupt
bogdanm 0:9b334a45a8ff 628 * @arg SDMMC_IT_DCRCFAIL: Data block sent/received (CRC check failed) interrupt
bogdanm 0:9b334a45a8ff 629 * @arg SDMMC_IT_CTIMEOUT: Command response timeout interrupt
bogdanm 0:9b334a45a8ff 630 * @arg SDMMC_IT_DTIMEOUT: Data timeout interrupt
bogdanm 0:9b334a45a8ff 631 * @arg SDMMC_IT_TXUNDERR: Transmit FIFO underrun error interrupt
bogdanm 0:9b334a45a8ff 632 * @arg SDMMC_IT_RXOVERR: Received FIFO overrun error interrupt
bogdanm 0:9b334a45a8ff 633 * @arg SDMMC_IT_CMDREND: Command response received (CRC check passed) interrupt
bogdanm 0:9b334a45a8ff 634 * @arg SDMMC_IT_CMDSENT: Command sent (no response required) interrupt
bogdanm 0:9b334a45a8ff 635 * @arg SDMMC_IT_DATAEND: Data end (data counter, SDIDCOUNT, is zero) interrupt
bogdanm 0:9b334a45a8ff 636 * @arg SDMMC_IT_DBCKEND: Data block sent/received (CRC check passed) interrupt
bogdanm 0:9b334a45a8ff 637 * @arg SDMMC_IT_CMDACT: Command transfer in progress interrupt
bogdanm 0:9b334a45a8ff 638 * @arg SDMMC_IT_TXACT: Data transmit in progress interrupt
bogdanm 0:9b334a45a8ff 639 * @arg SDMMC_IT_RXACT: Data receive in progress interrupt
bogdanm 0:9b334a45a8ff 640 * @arg SDMMC_IT_TXFIFOHE: Transmit FIFO Half Empty interrupt
bogdanm 0:9b334a45a8ff 641 * @arg SDMMC_IT_RXFIFOHF: Receive FIFO Half Full interrupt
bogdanm 0:9b334a45a8ff 642 * @arg SDMMC_IT_TXFIFOF: Transmit FIFO full interrupt
bogdanm 0:9b334a45a8ff 643 * @arg SDMMC_IT_RXFIFOF: Receive FIFO full interrupt
bogdanm 0:9b334a45a8ff 644 * @arg SDMMC_IT_TXFIFOE: Transmit FIFO empty interrupt
bogdanm 0:9b334a45a8ff 645 * @arg SDMMC_IT_RXFIFOE: Receive FIFO empty interrupt
bogdanm 0:9b334a45a8ff 646 * @arg SDMMC_IT_TXDAVL: Data available in transmit FIFO interrupt
bogdanm 0:9b334a45a8ff 647 * @arg SDMMC_IT_RXDAVL: Data available in receive FIFO interrupt
bogdanm 0:9b334a45a8ff 648 * @arg SDMMC_IT_SDIOIT: SD I/O interrupt received interrupt
bogdanm 0:9b334a45a8ff 649 * @retval The new state of SDMMC_IT (SET or RESET).
bogdanm 0:9b334a45a8ff 650 */
bogdanm 0:9b334a45a8ff 651 #define __SDMMC_GET_IT (__INSTANCE__, __INTERRUPT__) (((__INSTANCE__)->STA &(__INTERRUPT__)) == (__INTERRUPT__))
bogdanm 0:9b334a45a8ff 652
bogdanm 0:9b334a45a8ff 653 /**
bogdanm 0:9b334a45a8ff 654 * @brief Clears the SDMMC's interrupt pending bits.
bogdanm 0:9b334a45a8ff 655 * @param __INSTANCE__ : Pointer to SDMMC register base
bogdanm 0:9b334a45a8ff 656 * @param __INTERRUPT__: specifies the interrupt pending bit to clear.
bogdanm 0:9b334a45a8ff 657 * This parameter can be one or a combination of the following values:
bogdanm 0:9b334a45a8ff 658 * @arg SDMMC_IT_CCRCFAIL: Command response received (CRC check failed) interrupt
bogdanm 0:9b334a45a8ff 659 * @arg SDMMC_IT_DCRCFAIL: Data block sent/received (CRC check failed) interrupt
bogdanm 0:9b334a45a8ff 660 * @arg SDMMC_IT_CTIMEOUT: Command response timeout interrupt
bogdanm 0:9b334a45a8ff 661 * @arg SDMMC_IT_DTIMEOUT: Data timeout interrupt
bogdanm 0:9b334a45a8ff 662 * @arg SDMMC_IT_TXUNDERR: Transmit FIFO underrun error interrupt
bogdanm 0:9b334a45a8ff 663 * @arg SDMMC_IT_RXOVERR: Received FIFO overrun error interrupt
bogdanm 0:9b334a45a8ff 664 * @arg SDMMC_IT_CMDREND: Command response received (CRC check passed) interrupt
bogdanm 0:9b334a45a8ff 665 * @arg SDMMC_IT_CMDSENT: Command sent (no response required) interrupt
bogdanm 0:9b334a45a8ff 666 * @arg SDMMC_IT_DATAEND: Data end (data counter, SDMMC_DCOUNT, is zero) interrupt
bogdanm 0:9b334a45a8ff 667 * @arg SDMMC_IT_SDIOIT: SD I/O interrupt received interrupt
bogdanm 0:9b334a45a8ff 668 * @retval None
bogdanm 0:9b334a45a8ff 669 */
bogdanm 0:9b334a45a8ff 670 #define __SDMMC_CLEAR_IT(__INSTANCE__, __INTERRUPT__) ((__INSTANCE__)->ICR = (__INTERRUPT__))
bogdanm 0:9b334a45a8ff 671
bogdanm 0:9b334a45a8ff 672 /**
bogdanm 0:9b334a45a8ff 673 * @brief Enable Start the SD I/O Read Wait operation.
bogdanm 0:9b334a45a8ff 674 * @param __INSTANCE__ : Pointer to SDMMC register base
bogdanm 0:9b334a45a8ff 675 * @retval None
bogdanm 0:9b334a45a8ff 676 */
bogdanm 0:9b334a45a8ff 677 #define __SDMMC_START_READWAIT_ENABLE(__INSTANCE__) ((__INSTANCE__)->DCTRL |= SDMMC_DCTRL_RWSTART)
bogdanm 0:9b334a45a8ff 678
bogdanm 0:9b334a45a8ff 679 /**
bogdanm 0:9b334a45a8ff 680 * @brief Disable Start the SD I/O Read Wait operations.
bogdanm 0:9b334a45a8ff 681 * @param __INSTANCE__ : Pointer to SDMMC register base
bogdanm 0:9b334a45a8ff 682 * @retval None
bogdanm 0:9b334a45a8ff 683 */
bogdanm 0:9b334a45a8ff 684 #define __SDMMC_START_READWAIT_DISABLE(__INSTANCE__) ((__INSTANCE__)->DCTRL &= ~SDMMC_DCTRL_RWSTART)
bogdanm 0:9b334a45a8ff 685
bogdanm 0:9b334a45a8ff 686 /**
bogdanm 0:9b334a45a8ff 687 * @brief Enable Start the SD I/O Read Wait operation.
bogdanm 0:9b334a45a8ff 688 * @param __INSTANCE__ : Pointer to SDMMC register base
bogdanm 0:9b334a45a8ff 689 * @retval None
bogdanm 0:9b334a45a8ff 690 */
bogdanm 0:9b334a45a8ff 691 #define __SDMMC_STOP_READWAIT_ENABLE(__INSTANCE__) ((__INSTANCE__)->DCTRL |= SDMMC_DCTRL_RWSTOP)
bogdanm 0:9b334a45a8ff 692
bogdanm 0:9b334a45a8ff 693 /**
bogdanm 0:9b334a45a8ff 694 * @brief Disable Stop the SD I/O Read Wait operations.
bogdanm 0:9b334a45a8ff 695 * @param __INSTANCE__ : Pointer to SDMMC register base
bogdanm 0:9b334a45a8ff 696 * @retval None
bogdanm 0:9b334a45a8ff 697 */
bogdanm 0:9b334a45a8ff 698 #define __SDMMC_STOP_READWAIT_DISABLE(__INSTANCE__) ((__INSTANCE__)->DCTRL &= ~SDMMC_DCTRL_RWSTOP)
bogdanm 0:9b334a45a8ff 699
bogdanm 0:9b334a45a8ff 700 /**
bogdanm 0:9b334a45a8ff 701 * @brief Enable the SD I/O Mode Operation.
bogdanm 0:9b334a45a8ff 702 * @param __INSTANCE__ : Pointer to SDMMC register base
bogdanm 0:9b334a45a8ff 703 * @retval None
bogdanm 0:9b334a45a8ff 704 */
bogdanm 0:9b334a45a8ff 705 #define __SDMMC_OPERATION_ENABLE(__INSTANCE__) ((__INSTANCE__)->DCTRL |= SDMMC_DCTRL_SDIOEN)
bogdanm 0:9b334a45a8ff 706
bogdanm 0:9b334a45a8ff 707 /**
bogdanm 0:9b334a45a8ff 708 * @brief Disable the SD I/O Mode Operation.
bogdanm 0:9b334a45a8ff 709 * @param __INSTANCE__ : Pointer to SDMMC register base
bogdanm 0:9b334a45a8ff 710 * @retval None
bogdanm 0:9b334a45a8ff 711 */
bogdanm 0:9b334a45a8ff 712 #define __SDMMC_OPERATION_DISABLE(__INSTANCE__) ((__INSTANCE__)->DCTRL &= ~SDMMC_DCTRL_SDIOEN)
bogdanm 0:9b334a45a8ff 713
bogdanm 0:9b334a45a8ff 714 /**
bogdanm 0:9b334a45a8ff 715 * @brief Enable the SD I/O Suspend command sending.
bogdanm 0:9b334a45a8ff 716 * @param __INSTANCE__ : Pointer to SDMMC register base
bogdanm 0:9b334a45a8ff 717 * @retval None
bogdanm 0:9b334a45a8ff 718 */
bogdanm 0:9b334a45a8ff 719 #define __SDMMC_SUSPEND_CMD_ENABLE(__INSTANCE__) ((__INSTANCE__)->CMD |= SDMMC_CMD_SDIOSUSPEND)
bogdanm 0:9b334a45a8ff 720
bogdanm 0:9b334a45a8ff 721 /**
bogdanm 0:9b334a45a8ff 722 * @brief Disable the SD I/O Suspend command sending.
bogdanm 0:9b334a45a8ff 723 * @param __INSTANCE__ : Pointer to SDMMC register base
bogdanm 0:9b334a45a8ff 724 * @retval None
bogdanm 0:9b334a45a8ff 725 */
bogdanm 0:9b334a45a8ff 726 #define __SDMMC_SUSPEND_CMD_DISABLE(__INSTANCE__) ((__INSTANCE__)->CMD &= ~SDMMC_CMD_SDIOSUSPEND)
bogdanm 0:9b334a45a8ff 727
bogdanm 0:9b334a45a8ff 728 /**
bogdanm 0:9b334a45a8ff 729 * @}
bogdanm 0:9b334a45a8ff 730 */
bogdanm 0:9b334a45a8ff 731
bogdanm 0:9b334a45a8ff 732 /**
bogdanm 0:9b334a45a8ff 733 * @}
bogdanm 0:9b334a45a8ff 734 */
bogdanm 0:9b334a45a8ff 735
bogdanm 0:9b334a45a8ff 736 /* Exported functions --------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 737 /** @addtogroup SDMMC_LL_Exported_Functions
bogdanm 0:9b334a45a8ff 738 * @{
bogdanm 0:9b334a45a8ff 739 */
bogdanm 0:9b334a45a8ff 740
bogdanm 0:9b334a45a8ff 741 /* Initialization/de-initialization functions **********************************/
bogdanm 0:9b334a45a8ff 742 /** @addtogroup HAL_SDMMC_LL_Group1
bogdanm 0:9b334a45a8ff 743 * @{
bogdanm 0:9b334a45a8ff 744 */
bogdanm 0:9b334a45a8ff 745 HAL_StatusTypeDef SDMMC_Init(SDMMC_TypeDef *SDMMCx, SDMMC_InitTypeDef Init);
bogdanm 0:9b334a45a8ff 746 /**
bogdanm 0:9b334a45a8ff 747 * @}
bogdanm 0:9b334a45a8ff 748 */
bogdanm 0:9b334a45a8ff 749
bogdanm 0:9b334a45a8ff 750 /* I/O operation functions *****************************************************/
bogdanm 0:9b334a45a8ff 751 /** @addtogroup HAL_SDMMC_LL_Group2
bogdanm 0:9b334a45a8ff 752 * @{
bogdanm 0:9b334a45a8ff 753 */
bogdanm 0:9b334a45a8ff 754 /* Blocking mode: Polling */
bogdanm 0:9b334a45a8ff 755 uint32_t SDMMC_ReadFIFO(SDMMC_TypeDef *SDMMCx);
bogdanm 0:9b334a45a8ff 756 HAL_StatusTypeDef SDMMC_WriteFIFO(SDMMC_TypeDef *SDMMCx, uint32_t *pWriteData);
bogdanm 0:9b334a45a8ff 757 /**
bogdanm 0:9b334a45a8ff 758 * @}
bogdanm 0:9b334a45a8ff 759 */
bogdanm 0:9b334a45a8ff 760
bogdanm 0:9b334a45a8ff 761 /* Peripheral Control functions ************************************************/
bogdanm 0:9b334a45a8ff 762 /** @addtogroup HAL_SDMMC_LL_Group3
bogdanm 0:9b334a45a8ff 763 * @{
bogdanm 0:9b334a45a8ff 764 */
bogdanm 0:9b334a45a8ff 765 HAL_StatusTypeDef SDMMC_PowerState_ON(SDMMC_TypeDef *SDMMCx);
bogdanm 0:9b334a45a8ff 766 HAL_StatusTypeDef SDMMC_PowerState_OFF(SDMMC_TypeDef *SDMMCx);
bogdanm 0:9b334a45a8ff 767 uint32_t SDMMC_GetPowerState(SDMMC_TypeDef *SDMMCx);
bogdanm 0:9b334a45a8ff 768
bogdanm 0:9b334a45a8ff 769 /* Command path state machine (CPSM) management functions */
bogdanm 0:9b334a45a8ff 770 HAL_StatusTypeDef SDMMC_SendCommand(SDMMC_TypeDef *SDMMCx, SDMMC_CmdInitTypeDef *Command);
bogdanm 0:9b334a45a8ff 771 uint8_t SDMMC_GetCommandResponse(SDMMC_TypeDef *SDMMCx);
bogdanm 0:9b334a45a8ff 772 uint32_t SDMMC_GetResponse(SDMMC_TypeDef *SDMMCx, uint32_t Response);
bogdanm 0:9b334a45a8ff 773
bogdanm 0:9b334a45a8ff 774 /* Data path state machine (DPSM) management functions */
bogdanm 0:9b334a45a8ff 775 HAL_StatusTypeDef SDMMC_DataConfig(SDMMC_TypeDef *SDMMCx, SDMMC_DataInitTypeDef* Data);
bogdanm 0:9b334a45a8ff 776 uint32_t SDMMC_GetDataCounter(SDMMC_TypeDef *SDMMCx);
bogdanm 0:9b334a45a8ff 777 uint32_t SDMMC_GetFIFOCount(SDMMC_TypeDef *SDMMCx);
bogdanm 0:9b334a45a8ff 778
bogdanm 0:9b334a45a8ff 779 /* SDMMC Cards mode management functions */
bogdanm 0:9b334a45a8ff 780 HAL_StatusTypeDef SDMMC_SetSDMMCReadWaitMode(SDMMC_TypeDef *SDMMCx, uint32_t SDMMC_ReadWaitMode);
bogdanm 0:9b334a45a8ff 781
bogdanm 0:9b334a45a8ff 782 /**
bogdanm 0:9b334a45a8ff 783 * @}
bogdanm 0:9b334a45a8ff 784 */
bogdanm 0:9b334a45a8ff 785
bogdanm 0:9b334a45a8ff 786 /**
bogdanm 0:9b334a45a8ff 787 * @}
bogdanm 0:9b334a45a8ff 788 */
bogdanm 0:9b334a45a8ff 789
bogdanm 0:9b334a45a8ff 790 /**
bogdanm 0:9b334a45a8ff 791 * @}
bogdanm 0:9b334a45a8ff 792 */
bogdanm 0:9b334a45a8ff 793
bogdanm 0:9b334a45a8ff 794 /**
bogdanm 0:9b334a45a8ff 795 * @}
bogdanm 0:9b334a45a8ff 796 */
bogdanm 0:9b334a45a8ff 797
bogdanm 0:9b334a45a8ff 798 #ifdef __cplusplus
bogdanm 0:9b334a45a8ff 799 }
bogdanm 0:9b334a45a8ff 800 #endif
bogdanm 0:9b334a45a8ff 801
bogdanm 0:9b334a45a8ff 802 #endif /* __STM32F7xx_LL_SDMMC_H */
bogdanm 0:9b334a45a8ff 803
bogdanm 0:9b334a45a8ff 804 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/