fix LPC812 PWM

Dependents:   IR_LED_Send

Fork of mbed-dev by mbed official

Committer:
bogdanm
Date:
Thu Oct 01 15:25:22 2015 +0300
Revision:
0:9b334a45a8ff
Initial commit on mbed-dev

Replaces mbed-src (now inactive)

Who changed what in which revision?

UserRevisionLine numberNew contents of line
bogdanm 0:9b334a45a8ff 1 /**
bogdanm 0:9b334a45a8ff 2 ******************************************************************************
bogdanm 0:9b334a45a8ff 3 * @file stm32l1xx_ll_sdmmc.h
bogdanm 0:9b334a45a8ff 4 * @author MCD Application Team
bogdanm 0:9b334a45a8ff 5 * @version V1.0.0
bogdanm 0:9b334a45a8ff 6 * @date 5-September-2014
bogdanm 0:9b334a45a8ff 7 * @brief Header file of low layer SDMMC HAL module.
bogdanm 0:9b334a45a8ff 8 ******************************************************************************
bogdanm 0:9b334a45a8ff 9 * @attention
bogdanm 0:9b334a45a8ff 10 *
bogdanm 0:9b334a45a8ff 11 * <h2><center>&copy; COPYRIGHT(c) 2014 STMicroelectronics</center></h2>
bogdanm 0:9b334a45a8ff 12 *
bogdanm 0:9b334a45a8ff 13 * Redistribution and use in source and binary forms, with or without modification,
bogdanm 0:9b334a45a8ff 14 * are permitted provided that the following conditions are met:
bogdanm 0:9b334a45a8ff 15 * 1. Redistributions of source code must retain the above copyright notice,
bogdanm 0:9b334a45a8ff 16 * this list of conditions and the following disclaimer.
bogdanm 0:9b334a45a8ff 17 * 2. Redistributions in binary form must reproduce the above copyright notice,
bogdanm 0:9b334a45a8ff 18 * this list of conditions and the following disclaimer in the documentation
bogdanm 0:9b334a45a8ff 19 * and/or other materials provided with the distribution.
bogdanm 0:9b334a45a8ff 20 * 3. Neither the name of STMicroelectronics nor the names of its contributors
bogdanm 0:9b334a45a8ff 21 * may be used to endorse or promote products derived from this software
bogdanm 0:9b334a45a8ff 22 * without specific prior written permission.
bogdanm 0:9b334a45a8ff 23 *
bogdanm 0:9b334a45a8ff 24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
bogdanm 0:9b334a45a8ff 25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
bogdanm 0:9b334a45a8ff 26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
bogdanm 0:9b334a45a8ff 27 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
bogdanm 0:9b334a45a8ff 28 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
bogdanm 0:9b334a45a8ff 29 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
bogdanm 0:9b334a45a8ff 30 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
bogdanm 0:9b334a45a8ff 31 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
bogdanm 0:9b334a45a8ff 32 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
bogdanm 0:9b334a45a8ff 33 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
bogdanm 0:9b334a45a8ff 34 *
bogdanm 0:9b334a45a8ff 35 ******************************************************************************
bogdanm 0:9b334a45a8ff 36 */
bogdanm 0:9b334a45a8ff 37
bogdanm 0:9b334a45a8ff 38 /* Define to prevent recursive inclusion -------------------------------------*/
bogdanm 0:9b334a45a8ff 39 #ifndef __STM32L1xx_LL_SD_H
bogdanm 0:9b334a45a8ff 40 #define __STM32L1xx_LL_SD_H
bogdanm 0:9b334a45a8ff 41
bogdanm 0:9b334a45a8ff 42 #if defined(STM32L151xD) || defined(STM32L152xD) || defined(STM32L162xD)
bogdanm 0:9b334a45a8ff 43
bogdanm 0:9b334a45a8ff 44 #ifdef __cplusplus
bogdanm 0:9b334a45a8ff 45 extern "C" {
bogdanm 0:9b334a45a8ff 46 #endif
bogdanm 0:9b334a45a8ff 47
bogdanm 0:9b334a45a8ff 48 /* Includes ------------------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 49 #include "stm32l1xx_hal_def.h"
bogdanm 0:9b334a45a8ff 50
bogdanm 0:9b334a45a8ff 51 /** @addtogroup STM32L1xx_HAL_Driver
bogdanm 0:9b334a45a8ff 52 * @{
bogdanm 0:9b334a45a8ff 53 */
bogdanm 0:9b334a45a8ff 54
bogdanm 0:9b334a45a8ff 55 /** @addtogroup SDMMC_LL
bogdanm 0:9b334a45a8ff 56 * @{
bogdanm 0:9b334a45a8ff 57 */
bogdanm 0:9b334a45a8ff 58
bogdanm 0:9b334a45a8ff 59 /* Exported types ------------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 60 /** @defgroup SDMMC_LL_Exported_Types SDMMC_LL Exported Types
bogdanm 0:9b334a45a8ff 61 * @{
bogdanm 0:9b334a45a8ff 62 */
bogdanm 0:9b334a45a8ff 63
bogdanm 0:9b334a45a8ff 64 /**
bogdanm 0:9b334a45a8ff 65 * @brief SDMMC Configuration Structure definition
bogdanm 0:9b334a45a8ff 66 */
bogdanm 0:9b334a45a8ff 67 typedef struct
bogdanm 0:9b334a45a8ff 68 {
bogdanm 0:9b334a45a8ff 69 uint32_t ClockEdge; /*!< Specifies the clock transition on which the bit capture is made.
bogdanm 0:9b334a45a8ff 70 This parameter can be a value of @ref SDMMC_LL_Clock_Edge */
bogdanm 0:9b334a45a8ff 71
bogdanm 0:9b334a45a8ff 72 uint32_t ClockBypass; /*!< Specifies whether the SDIO Clock divider bypass is
bogdanm 0:9b334a45a8ff 73 enabled or disabled.
bogdanm 0:9b334a45a8ff 74 This parameter can be a value of @ref SDMMC_LL_Clock_Bypass */
bogdanm 0:9b334a45a8ff 75
bogdanm 0:9b334a45a8ff 76 uint32_t ClockPowerSave; /*!< Specifies whether SDIO Clock output is enabled or
bogdanm 0:9b334a45a8ff 77 disabled when the bus is idle.
bogdanm 0:9b334a45a8ff 78 This parameter can be a value of @ref SDMMC_LL_Clock_Power_Save */
bogdanm 0:9b334a45a8ff 79
bogdanm 0:9b334a45a8ff 80 uint32_t BusWide; /*!< Specifies the SDIO bus width.
bogdanm 0:9b334a45a8ff 81 This parameter can be a value of @ref SDMMC_LL_Bus_Wide */
bogdanm 0:9b334a45a8ff 82
bogdanm 0:9b334a45a8ff 83 uint32_t HardwareFlowControl; /*!< Specifies whether the SDIO hardware flow control is enabled or disabled.
bogdanm 0:9b334a45a8ff 84 This parameter can be a value of @ref SDMMC_LL_Hardware_Flow_Control */
bogdanm 0:9b334a45a8ff 85
bogdanm 0:9b334a45a8ff 86 uint32_t ClockDiv; /*!< Specifies the clock frequency of the SDIO controller.
bogdanm 0:9b334a45a8ff 87 This parameter can be a value between Min_Data = 0 and Max_Data = 255 */
bogdanm 0:9b334a45a8ff 88
bogdanm 0:9b334a45a8ff 89 }SDIO_InitTypeDef;
bogdanm 0:9b334a45a8ff 90
bogdanm 0:9b334a45a8ff 91
bogdanm 0:9b334a45a8ff 92 /**
bogdanm 0:9b334a45a8ff 93 * @brief SDIO Command Control structure
bogdanm 0:9b334a45a8ff 94 */
bogdanm 0:9b334a45a8ff 95 typedef struct
bogdanm 0:9b334a45a8ff 96 {
bogdanm 0:9b334a45a8ff 97 uint32_t Argument; /*!< Specifies the SDIO command argument which is sent
bogdanm 0:9b334a45a8ff 98 to a card as part of a command message. If a command
bogdanm 0:9b334a45a8ff 99 contains an argument, it must be loaded into this register
bogdanm 0:9b334a45a8ff 100 before writing the command to the command register. */
bogdanm 0:9b334a45a8ff 101
bogdanm 0:9b334a45a8ff 102 uint32_t CmdIndex; /*!< Specifies the SDIO command index. It must be Min_Data = 0 and
bogdanm 0:9b334a45a8ff 103 Max_Data = 64 */
bogdanm 0:9b334a45a8ff 104
bogdanm 0:9b334a45a8ff 105 uint32_t Response; /*!< Specifies the SDIO response type.
bogdanm 0:9b334a45a8ff 106 This parameter can be a value of @ref SDMMC_LL_Response_Type */
bogdanm 0:9b334a45a8ff 107
bogdanm 0:9b334a45a8ff 108 uint32_t WaitForInterrupt; /*!< Specifies whether SDIO wait for interrupt request is
bogdanm 0:9b334a45a8ff 109 enabled or disabled.
bogdanm 0:9b334a45a8ff 110 This parameter can be a value of @ref SDMMC_LL_Wait_Interrupt_State */
bogdanm 0:9b334a45a8ff 111
bogdanm 0:9b334a45a8ff 112 uint32_t CPSM; /*!< Specifies whether SDIO Command path state machine (CPSM)
bogdanm 0:9b334a45a8ff 113 is enabled or disabled.
bogdanm 0:9b334a45a8ff 114 This parameter can be a value of @ref SDMMC_LL_CPSM_State */
bogdanm 0:9b334a45a8ff 115 }SDIO_CmdInitTypeDef;
bogdanm 0:9b334a45a8ff 116
bogdanm 0:9b334a45a8ff 117
bogdanm 0:9b334a45a8ff 118 /**
bogdanm 0:9b334a45a8ff 119 * @brief SDIO Data Control structure
bogdanm 0:9b334a45a8ff 120 */
bogdanm 0:9b334a45a8ff 121 typedef struct
bogdanm 0:9b334a45a8ff 122 {
bogdanm 0:9b334a45a8ff 123 uint32_t DataTimeOut; /*!< Specifies the data timeout period in card bus clock periods. */
bogdanm 0:9b334a45a8ff 124
bogdanm 0:9b334a45a8ff 125 uint32_t DataLength; /*!< Specifies the number of data bytes to be transferred. */
bogdanm 0:9b334a45a8ff 126
bogdanm 0:9b334a45a8ff 127 uint32_t DataBlockSize; /*!< Specifies the data block size for block transfer.
bogdanm 0:9b334a45a8ff 128 This parameter can be a value of @ref SDMMC_LL_Data_Block_Size */
bogdanm 0:9b334a45a8ff 129
bogdanm 0:9b334a45a8ff 130 uint32_t TransferDir; /*!< Specifies the data transfer direction, whether the transfer
bogdanm 0:9b334a45a8ff 131 is a read or write.
bogdanm 0:9b334a45a8ff 132 This parameter can be a value of @ref SDMMC_LL_Transfer_Direction */
bogdanm 0:9b334a45a8ff 133
bogdanm 0:9b334a45a8ff 134 uint32_t TransferMode; /*!< Specifies whether data transfer is in stream or block mode.
bogdanm 0:9b334a45a8ff 135 This parameter can be a value of @ref SDMMC_LL_Transfer_Type */
bogdanm 0:9b334a45a8ff 136
bogdanm 0:9b334a45a8ff 137 uint32_t DPSM; /*!< Specifies whether SDIO Data path state machine (DPSM)
bogdanm 0:9b334a45a8ff 138 is enabled or disabled.
bogdanm 0:9b334a45a8ff 139 This parameter can be a value of @ref SDMMC_LL_DPSM_State */
bogdanm 0:9b334a45a8ff 140 }SDIO_DataInitTypeDef;
bogdanm 0:9b334a45a8ff 141
bogdanm 0:9b334a45a8ff 142 /**
bogdanm 0:9b334a45a8ff 143 * @}
bogdanm 0:9b334a45a8ff 144 */
bogdanm 0:9b334a45a8ff 145
bogdanm 0:9b334a45a8ff 146 /* Exported constants --------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 147 /** @defgroup SDMMC_LL_Exported_Constants SDMMC_LL Exported Constants
bogdanm 0:9b334a45a8ff 148 * @{
bogdanm 0:9b334a45a8ff 149 */
bogdanm 0:9b334a45a8ff 150
bogdanm 0:9b334a45a8ff 151 /** @defgroup SDMMC_LL_Clock_Edge Clock Edge
bogdanm 0:9b334a45a8ff 152 * @{
bogdanm 0:9b334a45a8ff 153 */
bogdanm 0:9b334a45a8ff 154 #define SDIO_CLOCK_EDGE_RISING ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 155 #define SDIO_CLOCK_EDGE_FALLING SDIO_CLKCR_NEGEDGE
bogdanm 0:9b334a45a8ff 156
bogdanm 0:9b334a45a8ff 157 #define IS_SDIO_CLOCK_EDGE(EDGE) (((EDGE) == SDIO_CLOCK_EDGE_RISING) || \
bogdanm 0:9b334a45a8ff 158 ((EDGE) == SDIO_CLOCK_EDGE_FALLING))
bogdanm 0:9b334a45a8ff 159 /**
bogdanm 0:9b334a45a8ff 160 * @}
bogdanm 0:9b334a45a8ff 161 */
bogdanm 0:9b334a45a8ff 162
bogdanm 0:9b334a45a8ff 163 /** @defgroup SDMMC_LL_Clock_Bypass Clock Bypass
bogdanm 0:9b334a45a8ff 164 * @{
bogdanm 0:9b334a45a8ff 165 */
bogdanm 0:9b334a45a8ff 166 #define SDIO_CLOCK_BYPASS_DISABLE ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 167 #define SDIO_CLOCK_BYPASS_ENABLE SDIO_CLKCR_BYPASS
bogdanm 0:9b334a45a8ff 168
bogdanm 0:9b334a45a8ff 169 #define IS_SDIO_CLOCK_BYPASS(BYPASS) (((BYPASS) == SDIO_CLOCK_BYPASS_DISABLE) || \
bogdanm 0:9b334a45a8ff 170 ((BYPASS) == SDIO_CLOCK_BYPASS_ENABLE))
bogdanm 0:9b334a45a8ff 171 /**
bogdanm 0:9b334a45a8ff 172 * @}
bogdanm 0:9b334a45a8ff 173 */
bogdanm 0:9b334a45a8ff 174
bogdanm 0:9b334a45a8ff 175 /** @defgroup SDMMC_LL_Clock_Power_Save Clock Power Saving
bogdanm 0:9b334a45a8ff 176 * @{
bogdanm 0:9b334a45a8ff 177 */
bogdanm 0:9b334a45a8ff 178 #define SDIO_CLOCK_POWER_SAVE_DISABLE ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 179 #define SDIO_CLOCK_POWER_SAVE_ENABLE SDIO_CLKCR_PWRSAV
bogdanm 0:9b334a45a8ff 180
bogdanm 0:9b334a45a8ff 181 #define IS_SDIO_CLOCK_POWER_SAVE(SAVE) (((SAVE) == SDIO_CLOCK_POWER_SAVE_DISABLE) || \
bogdanm 0:9b334a45a8ff 182 ((SAVE) == SDIO_CLOCK_POWER_SAVE_ENABLE))
bogdanm 0:9b334a45a8ff 183 /**
bogdanm 0:9b334a45a8ff 184 * @}
bogdanm 0:9b334a45a8ff 185 */
bogdanm 0:9b334a45a8ff 186
bogdanm 0:9b334a45a8ff 187 /** @defgroup SDMMC_LL_Bus_Wide Bus Width
bogdanm 0:9b334a45a8ff 188 * @{
bogdanm 0:9b334a45a8ff 189 */
bogdanm 0:9b334a45a8ff 190 #define SDIO_BUS_WIDE_1B ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 191 #define SDIO_BUS_WIDE_4B SDIO_CLKCR_WIDBUS_0
bogdanm 0:9b334a45a8ff 192 #define SDIO_BUS_WIDE_8B SDIO_CLKCR_WIDBUS_1
bogdanm 0:9b334a45a8ff 193
bogdanm 0:9b334a45a8ff 194 #define IS_SDIO_BUS_WIDE(WIDE) (((WIDE) == SDIO_BUS_WIDE_1B) || \
bogdanm 0:9b334a45a8ff 195 ((WIDE) == SDIO_BUS_WIDE_4B) || \
bogdanm 0:9b334a45a8ff 196 ((WIDE) == SDIO_BUS_WIDE_8B))
bogdanm 0:9b334a45a8ff 197 /**
bogdanm 0:9b334a45a8ff 198 * @}
bogdanm 0:9b334a45a8ff 199 */
bogdanm 0:9b334a45a8ff 200
bogdanm 0:9b334a45a8ff 201 /** @defgroup SDMMC_LL_Hardware_Flow_Control Hardware Flow Control
bogdanm 0:9b334a45a8ff 202 * @{
bogdanm 0:9b334a45a8ff 203 */
bogdanm 0:9b334a45a8ff 204 #define SDIO_HARDWARE_FLOW_CONTROL_DISABLE ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 205 #define SDIO_HARDWARE_FLOW_CONTROL_ENABLE SDIO_CLKCR_HWFC_EN
bogdanm 0:9b334a45a8ff 206
bogdanm 0:9b334a45a8ff 207 #define IS_SDIO_HARDWARE_FLOW_CONTROL(CONTROL) (((CONTROL) == SDIO_HARDWARE_FLOW_CONTROL_DISABLE) || \
bogdanm 0:9b334a45a8ff 208 ((CONTROL) == SDIO_HARDWARE_FLOW_CONTROL_ENABLE))
bogdanm 0:9b334a45a8ff 209 /**
bogdanm 0:9b334a45a8ff 210 * @}
bogdanm 0:9b334a45a8ff 211 */
bogdanm 0:9b334a45a8ff 212
bogdanm 0:9b334a45a8ff 213 /** @defgroup SDMMC_LL_Clock_Division Clock Division
bogdanm 0:9b334a45a8ff 214 * @{
bogdanm 0:9b334a45a8ff 215 */
bogdanm 0:9b334a45a8ff 216 #define IS_SDIO_CLKDIV(DIV) ((DIV) <= 0xFF)
bogdanm 0:9b334a45a8ff 217 /**
bogdanm 0:9b334a45a8ff 218 * @}
bogdanm 0:9b334a45a8ff 219 */
bogdanm 0:9b334a45a8ff 220
bogdanm 0:9b334a45a8ff 221 /** @defgroup SDMMC_LL_Command_Index Command Index
bogdanm 0:9b334a45a8ff 222 * @{
bogdanm 0:9b334a45a8ff 223 */
bogdanm 0:9b334a45a8ff 224 #define IS_SDIO_CMD_INDEX(INDEX) ((INDEX) < 0x40)
bogdanm 0:9b334a45a8ff 225 /**
bogdanm 0:9b334a45a8ff 226 * @}
bogdanm 0:9b334a45a8ff 227 */
bogdanm 0:9b334a45a8ff 228
bogdanm 0:9b334a45a8ff 229 /** @defgroup SDMMC_LL_Response_Type Response Type
bogdanm 0:9b334a45a8ff 230 * @{
bogdanm 0:9b334a45a8ff 231 */
bogdanm 0:9b334a45a8ff 232 #define SDIO_RESPONSE_NO ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 233 #define SDIO_RESPONSE_SHORT SDIO_CMD_WAITRESP_0
bogdanm 0:9b334a45a8ff 234 #define SDIO_RESPONSE_LONG SDIO_CMD_WAITRESP
bogdanm 0:9b334a45a8ff 235
bogdanm 0:9b334a45a8ff 236 #define IS_SDIO_RESPONSE(RESPONSE) (((RESPONSE) == SDIO_RESPONSE_NO) || \
bogdanm 0:9b334a45a8ff 237 ((RESPONSE) == SDIO_RESPONSE_SHORT) || \
bogdanm 0:9b334a45a8ff 238 ((RESPONSE) == SDIO_RESPONSE_LONG))
bogdanm 0:9b334a45a8ff 239 /**
bogdanm 0:9b334a45a8ff 240 * @}
bogdanm 0:9b334a45a8ff 241 */
bogdanm 0:9b334a45a8ff 242
bogdanm 0:9b334a45a8ff 243 /** @defgroup SDMMC_LL_Wait_Interrupt_State Wait Interrupt
bogdanm 0:9b334a45a8ff 244 * @{
bogdanm 0:9b334a45a8ff 245 */
bogdanm 0:9b334a45a8ff 246 #define SDIO_WAIT_NO ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 247 #define SDIO_WAIT_IT SDIO_CMD_WAITINT
bogdanm 0:9b334a45a8ff 248 #define SDIO_WAIT_PEND SDIO_CMD_WAITPEND
bogdanm 0:9b334a45a8ff 249
bogdanm 0:9b334a45a8ff 250 #define IS_SDIO_WAIT(WAIT) (((WAIT) == SDIO_WAIT_NO) || \
bogdanm 0:9b334a45a8ff 251 ((WAIT) == SDIO_WAIT_IT) || \
bogdanm 0:9b334a45a8ff 252 ((WAIT) == SDIO_WAIT_PEND))
bogdanm 0:9b334a45a8ff 253 /**
bogdanm 0:9b334a45a8ff 254 * @}
bogdanm 0:9b334a45a8ff 255 */
bogdanm 0:9b334a45a8ff 256
bogdanm 0:9b334a45a8ff 257 /** @defgroup SDMMC_LL_CPSM_State CPSM State
bogdanm 0:9b334a45a8ff 258 * @{
bogdanm 0:9b334a45a8ff 259 */
bogdanm 0:9b334a45a8ff 260 #define SDIO_CPSM_DISABLE ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 261 #define SDIO_CPSM_ENABLE SDIO_CMD_CPSMEN
bogdanm 0:9b334a45a8ff 262
bogdanm 0:9b334a45a8ff 263 #define IS_SDIO_CPSM(CPSM) (((CPSM) == SDIO_CPSM_DISABLE) || \
bogdanm 0:9b334a45a8ff 264 ((CPSM) == SDIO_CPSM_ENABLE))
bogdanm 0:9b334a45a8ff 265 /**
bogdanm 0:9b334a45a8ff 266 * @}
bogdanm 0:9b334a45a8ff 267 */
bogdanm 0:9b334a45a8ff 268
bogdanm 0:9b334a45a8ff 269 /** @defgroup SDMMC_LL_Response_Registers Response Register
bogdanm 0:9b334a45a8ff 270 * @{
bogdanm 0:9b334a45a8ff 271 */
bogdanm 0:9b334a45a8ff 272 #define SDIO_RESP1 ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 273 #define SDIO_RESP2 ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 274 #define SDIO_RESP3 ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 275 #define SDIO_RESP4 ((uint32_t)0x0000000C)
bogdanm 0:9b334a45a8ff 276
bogdanm 0:9b334a45a8ff 277 #define IS_SDIO_RESP(RESP) (((RESP) == SDIO_RESP1) || \
bogdanm 0:9b334a45a8ff 278 ((RESP) == SDIO_RESP2) || \
bogdanm 0:9b334a45a8ff 279 ((RESP) == SDIO_RESP3) || \
bogdanm 0:9b334a45a8ff 280 ((RESP) == SDIO_RESP4))
bogdanm 0:9b334a45a8ff 281 /**
bogdanm 0:9b334a45a8ff 282 * @}
bogdanm 0:9b334a45a8ff 283 */
bogdanm 0:9b334a45a8ff 284
bogdanm 0:9b334a45a8ff 285 /** @defgroup SDMMC_LL_Data_Length Data Lenght
bogdanm 0:9b334a45a8ff 286 * @{
bogdanm 0:9b334a45a8ff 287 */
bogdanm 0:9b334a45a8ff 288 #define IS_SDIO_DATA_LENGTH(LENGTH) ((LENGTH) <= 0x01FFFFFF)
bogdanm 0:9b334a45a8ff 289 /**
bogdanm 0:9b334a45a8ff 290 * @}
bogdanm 0:9b334a45a8ff 291 */
bogdanm 0:9b334a45a8ff 292
bogdanm 0:9b334a45a8ff 293 /** @defgroup SDMMC_LL_Data_Block_Size Data Block Size
bogdanm 0:9b334a45a8ff 294 * @{
bogdanm 0:9b334a45a8ff 295 */
bogdanm 0:9b334a45a8ff 296 #define SDIO_DATABLOCK_SIZE_1B ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 297 #define SDIO_DATABLOCK_SIZE_2B SDIO_DCTRL_DBLOCKSIZE_0
bogdanm 0:9b334a45a8ff 298 #define SDIO_DATABLOCK_SIZE_4B SDIO_DCTRL_DBLOCKSIZE_1
bogdanm 0:9b334a45a8ff 299 #define SDIO_DATABLOCK_SIZE_8B ((uint32_t)0x00000030)
bogdanm 0:9b334a45a8ff 300 #define SDIO_DATABLOCK_SIZE_16B SDIO_DCTRL_DBLOCKSIZE_2
bogdanm 0:9b334a45a8ff 301 #define SDIO_DATABLOCK_SIZE_32B ((uint32_t)0x00000050)
bogdanm 0:9b334a45a8ff 302 #define SDIO_DATABLOCK_SIZE_64B ((uint32_t)0x00000060)
bogdanm 0:9b334a45a8ff 303 #define SDIO_DATABLOCK_SIZE_128B ((uint32_t)0x00000070)
bogdanm 0:9b334a45a8ff 304 #define SDIO_DATABLOCK_SIZE_256B SDIO_DCTRL_DBLOCKSIZE_3
bogdanm 0:9b334a45a8ff 305 #define SDIO_DATABLOCK_SIZE_512B ((uint32_t)0x00000090)
bogdanm 0:9b334a45a8ff 306 #define SDIO_DATABLOCK_SIZE_1024B ((uint32_t)0x000000A0)
bogdanm 0:9b334a45a8ff 307 #define SDIO_DATABLOCK_SIZE_2048B ((uint32_t)0x000000B0)
bogdanm 0:9b334a45a8ff 308 #define SDIO_DATABLOCK_SIZE_4096B ((uint32_t)0x000000C0)
bogdanm 0:9b334a45a8ff 309 #define SDIO_DATABLOCK_SIZE_8192B ((uint32_t)0x000000D0)
bogdanm 0:9b334a45a8ff 310 #define SDIO_DATABLOCK_SIZE_16384B ((uint32_t)0x000000E0)
bogdanm 0:9b334a45a8ff 311
bogdanm 0:9b334a45a8ff 312 #define IS_SDIO_BLOCK_SIZE(SIZE) (((SIZE) == SDIO_DATABLOCK_SIZE_1B) || \
bogdanm 0:9b334a45a8ff 313 ((SIZE) == SDIO_DATABLOCK_SIZE_2B) || \
bogdanm 0:9b334a45a8ff 314 ((SIZE) == SDIO_DATABLOCK_SIZE_4B) || \
bogdanm 0:9b334a45a8ff 315 ((SIZE) == SDIO_DATABLOCK_SIZE_8B) || \
bogdanm 0:9b334a45a8ff 316 ((SIZE) == SDIO_DATABLOCK_SIZE_16B) || \
bogdanm 0:9b334a45a8ff 317 ((SIZE) == SDIO_DATABLOCK_SIZE_32B) || \
bogdanm 0:9b334a45a8ff 318 ((SIZE) == SDIO_DATABLOCK_SIZE_64B) || \
bogdanm 0:9b334a45a8ff 319 ((SIZE) == SDIO_DATABLOCK_SIZE_128B) || \
bogdanm 0:9b334a45a8ff 320 ((SIZE) == SDIO_DATABLOCK_SIZE_256B) || \
bogdanm 0:9b334a45a8ff 321 ((SIZE) == SDIO_DATABLOCK_SIZE_512B) || \
bogdanm 0:9b334a45a8ff 322 ((SIZE) == SDIO_DATABLOCK_SIZE_1024B) || \
bogdanm 0:9b334a45a8ff 323 ((SIZE) == SDIO_DATABLOCK_SIZE_2048B) || \
bogdanm 0:9b334a45a8ff 324 ((SIZE) == SDIO_DATABLOCK_SIZE_4096B) || \
bogdanm 0:9b334a45a8ff 325 ((SIZE) == SDIO_DATABLOCK_SIZE_8192B) || \
bogdanm 0:9b334a45a8ff 326 ((SIZE) == SDIO_DATABLOCK_SIZE_16384B))
bogdanm 0:9b334a45a8ff 327 /**
bogdanm 0:9b334a45a8ff 328 * @}
bogdanm 0:9b334a45a8ff 329 */
bogdanm 0:9b334a45a8ff 330
bogdanm 0:9b334a45a8ff 331 /** @defgroup SDMMC_LL_Transfer_Direction Transfer Direction
bogdanm 0:9b334a45a8ff 332 * @{
bogdanm 0:9b334a45a8ff 333 */
bogdanm 0:9b334a45a8ff 334 #define SDIO_TRANSFER_DIR_TO_CARD ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 335 #define SDIO_TRANSFER_DIR_TO_SDIO SDIO_DCTRL_DTDIR
bogdanm 0:9b334a45a8ff 336
bogdanm 0:9b334a45a8ff 337 #define IS_SDIO_TRANSFER_DIR(DIR) (((DIR) == SDIO_TRANSFER_DIR_TO_CARD) || \
bogdanm 0:9b334a45a8ff 338 ((DIR) == SDIO_TRANSFER_DIR_TO_SDIO))
bogdanm 0:9b334a45a8ff 339 /**
bogdanm 0:9b334a45a8ff 340 * @}
bogdanm 0:9b334a45a8ff 341 */
bogdanm 0:9b334a45a8ff 342
bogdanm 0:9b334a45a8ff 343 /** @defgroup SDMMC_LL_Transfer_Type Transfer Type
bogdanm 0:9b334a45a8ff 344 * @{
bogdanm 0:9b334a45a8ff 345 */
bogdanm 0:9b334a45a8ff 346 #define SDIO_TRANSFER_MODE_BLOCK ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 347 #define SDIO_TRANSFER_MODE_STREAM SDIO_DCTRL_DTMODE
bogdanm 0:9b334a45a8ff 348
bogdanm 0:9b334a45a8ff 349 #define IS_SDIO_TRANSFER_MODE(MODE) (((MODE) == SDIO_TRANSFER_MODE_BLOCK) || \
bogdanm 0:9b334a45a8ff 350 ((MODE) == SDIO_TRANSFER_MODE_STREAM))
bogdanm 0:9b334a45a8ff 351 /**
bogdanm 0:9b334a45a8ff 352 * @}
bogdanm 0:9b334a45a8ff 353 */
bogdanm 0:9b334a45a8ff 354
bogdanm 0:9b334a45a8ff 355 /** @defgroup SDMMC_LL_DPSM_State DPSM State
bogdanm 0:9b334a45a8ff 356 * @{
bogdanm 0:9b334a45a8ff 357 */
bogdanm 0:9b334a45a8ff 358 #define SDIO_DPSM_DISABLE ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 359 #define SDIO_DPSM_ENABLE SDIO_DCTRL_DTEN
bogdanm 0:9b334a45a8ff 360
bogdanm 0:9b334a45a8ff 361 #define IS_SDIO_DPSM(DPSM) (((DPSM) == SDIO_DPSM_DISABLE) ||\
bogdanm 0:9b334a45a8ff 362 ((DPSM) == SDIO_DPSM_ENABLE))
bogdanm 0:9b334a45a8ff 363 /**
bogdanm 0:9b334a45a8ff 364 * @}
bogdanm 0:9b334a45a8ff 365 */
bogdanm 0:9b334a45a8ff 366
bogdanm 0:9b334a45a8ff 367 /** @defgroup SDMMC_LL_Read_Wait_Mode Read Wait Mode
bogdanm 0:9b334a45a8ff 368 * @{
bogdanm 0:9b334a45a8ff 369 */
bogdanm 0:9b334a45a8ff 370 #define SDIO_READ_WAIT_MODE_CLK ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 371 #define SDIO_READ_WAIT_MODE_DATA2 ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 372
bogdanm 0:9b334a45a8ff 373 #define IS_SDIO_READWAIT_MODE(MODE) (((MODE) == SDIO_READ_WAIT_MODE_CLK) || \
bogdanm 0:9b334a45a8ff 374 ((MODE) == SDIO_READ_WAIT_MODE_DATA2))
bogdanm 0:9b334a45a8ff 375 /**
bogdanm 0:9b334a45a8ff 376 * @}
bogdanm 0:9b334a45a8ff 377 */
bogdanm 0:9b334a45a8ff 378
bogdanm 0:9b334a45a8ff 379 /** @defgroup SDMMC_LL_Interrupt_sources Interrupt Sources
bogdanm 0:9b334a45a8ff 380 * @{
bogdanm 0:9b334a45a8ff 381 */
bogdanm 0:9b334a45a8ff 382 #define SDIO_IT_CCRCFAIL SDIO_STA_CCRCFAIL
bogdanm 0:9b334a45a8ff 383 #define SDIO_IT_DCRCFAIL SDIO_STA_DCRCFAIL
bogdanm 0:9b334a45a8ff 384 #define SDIO_IT_CTIMEOUT SDIO_STA_CTIMEOUT
bogdanm 0:9b334a45a8ff 385 #define SDIO_IT_DTIMEOUT SDIO_STA_DTIMEOUT
bogdanm 0:9b334a45a8ff 386 #define SDIO_IT_TXUNDERR SDIO_STA_TXUNDERR
bogdanm 0:9b334a45a8ff 387 #define SDIO_IT_RXOVERR SDIO_STA_RXOVERR
bogdanm 0:9b334a45a8ff 388 #define SDIO_IT_CMDREND SDIO_STA_CMDREND
bogdanm 0:9b334a45a8ff 389 #define SDIO_IT_CMDSENT SDIO_STA_CMDSENT
bogdanm 0:9b334a45a8ff 390 #define SDIO_IT_DATAEND SDIO_STA_DATAEND
bogdanm 0:9b334a45a8ff 391 #define SDIO_IT_STBITERR SDIO_STA_STBITERR
bogdanm 0:9b334a45a8ff 392 #define SDIO_IT_DBCKEND SDIO_STA_DBCKEND
bogdanm 0:9b334a45a8ff 393 #define SDIO_IT_CMDACT SDIO_STA_CMDACT
bogdanm 0:9b334a45a8ff 394 #define SDIO_IT_TXACT SDIO_STA_TXACT
bogdanm 0:9b334a45a8ff 395 #define SDIO_IT_RXACT SDIO_STA_RXACT
bogdanm 0:9b334a45a8ff 396 #define SDIO_IT_TXFIFOHE SDIO_STA_TXFIFOHE
bogdanm 0:9b334a45a8ff 397 #define SDIO_IT_RXFIFOHF SDIO_STA_RXFIFOHF
bogdanm 0:9b334a45a8ff 398 #define SDIO_IT_TXFIFOF SDIO_STA_TXFIFOF
bogdanm 0:9b334a45a8ff 399 #define SDIO_IT_RXFIFOF SDIO_STA_RXFIFOF
bogdanm 0:9b334a45a8ff 400 #define SDIO_IT_TXFIFOE SDIO_STA_TXFIFOE
bogdanm 0:9b334a45a8ff 401 #define SDIO_IT_RXFIFOE SDIO_STA_RXFIFOE
bogdanm 0:9b334a45a8ff 402 #define SDIO_IT_TXDAVL SDIO_STA_TXDAVL
bogdanm 0:9b334a45a8ff 403 #define SDIO_IT_RXDAVL SDIO_STA_RXDAVL
bogdanm 0:9b334a45a8ff 404 #define SDIO_IT_SDIOIT SDIO_STA_SDIOIT
bogdanm 0:9b334a45a8ff 405 #define SDIO_IT_CEATAEND SDIO_STA_CEATAEND
bogdanm 0:9b334a45a8ff 406
bogdanm 0:9b334a45a8ff 407 /**
bogdanm 0:9b334a45a8ff 408 * @}
bogdanm 0:9b334a45a8ff 409 */
bogdanm 0:9b334a45a8ff 410
bogdanm 0:9b334a45a8ff 411 /** @defgroup SDMMC_LL_Flags Flags
bogdanm 0:9b334a45a8ff 412 * @{
bogdanm 0:9b334a45a8ff 413 */
bogdanm 0:9b334a45a8ff 414 #define SDIO_FLAG_CCRCFAIL SDIO_STA_CCRCFAIL
bogdanm 0:9b334a45a8ff 415 #define SDIO_FLAG_DCRCFAIL SDIO_STA_DCRCFAIL
bogdanm 0:9b334a45a8ff 416 #define SDIO_FLAG_CTIMEOUT SDIO_STA_CTIMEOUT
bogdanm 0:9b334a45a8ff 417 #define SDIO_FLAG_DTIMEOUT SDIO_STA_DTIMEOUT
bogdanm 0:9b334a45a8ff 418 #define SDIO_FLAG_TXUNDERR SDIO_STA_TXUNDERR
bogdanm 0:9b334a45a8ff 419 #define SDIO_FLAG_RXOVERR SDIO_STA_RXOVERR
bogdanm 0:9b334a45a8ff 420 #define SDIO_FLAG_CMDREND SDIO_STA_CMDREND
bogdanm 0:9b334a45a8ff 421 #define SDIO_FLAG_CMDSENT SDIO_STA_CMDSENT
bogdanm 0:9b334a45a8ff 422 #define SDIO_FLAG_DATAEND SDIO_STA_DATAEND
bogdanm 0:9b334a45a8ff 423 #define SDIO_FLAG_STBITERR SDIO_STA_STBITERR
bogdanm 0:9b334a45a8ff 424 #define SDIO_FLAG_DBCKEND SDIO_STA_DBCKEND
bogdanm 0:9b334a45a8ff 425 #define SDIO_FLAG_CMDACT SDIO_STA_CMDACT
bogdanm 0:9b334a45a8ff 426 #define SDIO_FLAG_TXACT SDIO_STA_TXACT
bogdanm 0:9b334a45a8ff 427 #define SDIO_FLAG_RXACT SDIO_STA_RXACT
bogdanm 0:9b334a45a8ff 428 #define SDIO_FLAG_TXFIFOHE SDIO_STA_TXFIFOHE
bogdanm 0:9b334a45a8ff 429 #define SDIO_FLAG_RXFIFOHF SDIO_STA_RXFIFOHF
bogdanm 0:9b334a45a8ff 430 #define SDIO_FLAG_TXFIFOF SDIO_STA_TXFIFOF
bogdanm 0:9b334a45a8ff 431 #define SDIO_FLAG_RXFIFOF SDIO_STA_RXFIFOF
bogdanm 0:9b334a45a8ff 432 #define SDIO_FLAG_TXFIFOE SDIO_STA_TXFIFOE
bogdanm 0:9b334a45a8ff 433 #define SDIO_FLAG_RXFIFOE SDIO_STA_RXFIFOE
bogdanm 0:9b334a45a8ff 434 #define SDIO_FLAG_TXDAVL SDIO_STA_TXDAVL
bogdanm 0:9b334a45a8ff 435 #define SDIO_FLAG_RXDAVL SDIO_STA_RXDAVL
bogdanm 0:9b334a45a8ff 436 #define SDIO_FLAG_SDIOIT SDIO_STA_SDIOIT
bogdanm 0:9b334a45a8ff 437 #define SDIO_FLAG_CEATAEND SDIO_STA_CEATAEND
bogdanm 0:9b334a45a8ff 438
bogdanm 0:9b334a45a8ff 439 /**
bogdanm 0:9b334a45a8ff 440 * @}
bogdanm 0:9b334a45a8ff 441 */
bogdanm 0:9b334a45a8ff 442
bogdanm 0:9b334a45a8ff 443 /**
bogdanm 0:9b334a45a8ff 444 * @}
bogdanm 0:9b334a45a8ff 445 */
bogdanm 0:9b334a45a8ff 446
bogdanm 0:9b334a45a8ff 447 /* Exported macro ------------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 448 /** @defgroup SDMMC_LL_Exported_macros SDMMC_LL Exported Macros
bogdanm 0:9b334a45a8ff 449 * @{
bogdanm 0:9b334a45a8ff 450 */
bogdanm 0:9b334a45a8ff 451
bogdanm 0:9b334a45a8ff 452 /** @defgroup SDMMC_LL_Register Bits And Addresses Definitions
bogdanm 0:9b334a45a8ff 453 * @brief SDMMC_LL registers bit address in the alias region
bogdanm 0:9b334a45a8ff 454 * @{
bogdanm 0:9b334a45a8ff 455 */
bogdanm 0:9b334a45a8ff 456
bogdanm 0:9b334a45a8ff 457 /* ------------ SDIO registers bit address in the alias region -------------- */
bogdanm 0:9b334a45a8ff 458 #define SDIO_OFFSET (SDIO_BASE - PERIPH_BASE)
bogdanm 0:9b334a45a8ff 459
bogdanm 0:9b334a45a8ff 460 /* --- CLKCR Register ---*/
bogdanm 0:9b334a45a8ff 461 /* Alias word address of CLKEN bit */
bogdanm 0:9b334a45a8ff 462 #define CLKCR_OFFSET (SDIO_OFFSET + 0x04)
bogdanm 0:9b334a45a8ff 463 #define CLKEN_BITNUMBER 0x08
bogdanm 0:9b334a45a8ff 464 #define CLKCR_CLKEN_BB (PERIPH_BB_BASE + (CLKCR_OFFSET * 32) + (CLKEN_BITNUMBER * 4))
bogdanm 0:9b334a45a8ff 465
bogdanm 0:9b334a45a8ff 466 /* --- CMD Register ---*/
bogdanm 0:9b334a45a8ff 467 /* Alias word address of SDIOSUSPEND bit */
bogdanm 0:9b334a45a8ff 468 #define CMD_OFFSET (SDIO_OFFSET + 0x0C)
bogdanm 0:9b334a45a8ff 469 #define SDIOSUSPEND_BITNUMBER 0x0B
bogdanm 0:9b334a45a8ff 470 #define CMD_SDIOSUSPEND_BB (PERIPH_BB_BASE + (CMD_OFFSET * 32) + (SDIOSUSPEND_BITNUMBER * 4))
bogdanm 0:9b334a45a8ff 471
bogdanm 0:9b334a45a8ff 472 /* Alias word address of ENCMDCOMPL bit */
bogdanm 0:9b334a45a8ff 473 #define ENCMDCOMPL_BITNUMBER 0x0C
bogdanm 0:9b334a45a8ff 474 #define CMD_ENCMDCOMPL_BB (PERIPH_BB_BASE + (CMD_OFFSET * 32) + (ENCMDCOMPL_BITNUMBER * 4))
bogdanm 0:9b334a45a8ff 475
bogdanm 0:9b334a45a8ff 476 /* Alias word address of NIEN bit */
bogdanm 0:9b334a45a8ff 477 #define NIEN_BITNUMBER 0x0D
bogdanm 0:9b334a45a8ff 478 #define CMD_NIEN_BB (PERIPH_BB_BASE + (CMD_OFFSET * 32) + (NIEN_BITNUMBER * 4))
bogdanm 0:9b334a45a8ff 479
bogdanm 0:9b334a45a8ff 480 /* Alias word address of ATACMD bit */
bogdanm 0:9b334a45a8ff 481 #define ATACMD_BITNUMBER 0x0E
bogdanm 0:9b334a45a8ff 482 #define CMD_ATACMD_BB (PERIPH_BB_BASE + (CMD_OFFSET * 32) + (ATACMD_BITNUMBER * 4))
bogdanm 0:9b334a45a8ff 483
bogdanm 0:9b334a45a8ff 484 /* --- DCTRL Register ---*/
bogdanm 0:9b334a45a8ff 485 /* Alias word address of DMAEN bit */
bogdanm 0:9b334a45a8ff 486 #define DCTRL_OFFSET (SDIO_OFFSET + 0x2C)
bogdanm 0:9b334a45a8ff 487 #define DMAEN_BITNUMBER 0x03
bogdanm 0:9b334a45a8ff 488 #define DCTRL_DMAEN_BB (PERIPH_BB_BASE + (DCTRL_OFFSET * 32) + (DMAEN_BITNUMBER * 4))
bogdanm 0:9b334a45a8ff 489
bogdanm 0:9b334a45a8ff 490 /* Alias word address of RWSTART bit */
bogdanm 0:9b334a45a8ff 491 #define RWSTART_BITNUMBER 0x08
bogdanm 0:9b334a45a8ff 492 #define DCTRL_RWSTART_BB (PERIPH_BB_BASE + (DCTRL_OFFSET * 32) + (RWSTART_BITNUMBER * 4))
bogdanm 0:9b334a45a8ff 493
bogdanm 0:9b334a45a8ff 494 /* Alias word address of RWSTOP bit */
bogdanm 0:9b334a45a8ff 495 #define RWSTOP_BITNUMBER 0x09
bogdanm 0:9b334a45a8ff 496 #define DCTRL_RWSTOP_BB (PERIPH_BB_BASE + (DCTRL_OFFSET * 32) + (RWSTOP_BITNUMBER * 4))
bogdanm 0:9b334a45a8ff 497
bogdanm 0:9b334a45a8ff 498 /* Alias word address of RWMOD bit */
bogdanm 0:9b334a45a8ff 499 #define RWMOD_BITNUMBER 0x0A
bogdanm 0:9b334a45a8ff 500 #define DCTRL_RWMOD_BB (PERIPH_BB_BASE + (DCTRL_OFFSET * 32) + (RWMOD_BITNUMBER * 4))
bogdanm 0:9b334a45a8ff 501
bogdanm 0:9b334a45a8ff 502 /* Alias word address of SDIOEN bit */
bogdanm 0:9b334a45a8ff 503 #define SDIOEN_BITNUMBER 0x0B
bogdanm 0:9b334a45a8ff 504 #define DCTRL_SDIOEN_BB (PERIPH_BB_BASE + (DCTRL_OFFSET * 32) + (SDIOEN_BITNUMBER * 4))
bogdanm 0:9b334a45a8ff 505
bogdanm 0:9b334a45a8ff 506 /* ---------------------- SDIO registers bit mask --------------------------- */
bogdanm 0:9b334a45a8ff 507 /* --- CLKCR Register ---*/
bogdanm 0:9b334a45a8ff 508 /* CLKCR register clear mask */
bogdanm 0:9b334a45a8ff 509 #define CLKCR_CLEAR_MASK ((uint32_t)(SDIO_CLKCR_CLKDIV | SDIO_CLKCR_PWRSAV |\
bogdanm 0:9b334a45a8ff 510 SDIO_CLKCR_BYPASS | SDIO_CLKCR_WIDBUS |\
bogdanm 0:9b334a45a8ff 511 SDIO_CLKCR_NEGEDGE | SDIO_CLKCR_HWFC_EN))
bogdanm 0:9b334a45a8ff 512
bogdanm 0:9b334a45a8ff 513 /* --- DCTRL Register ---*/
bogdanm 0:9b334a45a8ff 514 /* SDIO DCTRL Clear Mask */
bogdanm 0:9b334a45a8ff 515 #define DCTRL_CLEAR_MASK ((uint32_t)(SDIO_DCTRL_DTEN | SDIO_DCTRL_DTDIR |\
bogdanm 0:9b334a45a8ff 516 SDIO_DCTRL_DTMODE | SDIO_DCTRL_DBLOCKSIZE))
bogdanm 0:9b334a45a8ff 517
bogdanm 0:9b334a45a8ff 518 /* --- CMD Register ---*/
bogdanm 0:9b334a45a8ff 519 /* CMD Register clear mask */
bogdanm 0:9b334a45a8ff 520 #define CMD_CLEAR_MASK ((uint32_t)(SDIO_CMD_CMDINDEX | SDIO_CMD_WAITRESP |\
bogdanm 0:9b334a45a8ff 521 SDIO_CMD_WAITINT | SDIO_CMD_WAITPEND |\
bogdanm 0:9b334a45a8ff 522 SDIO_CMD_CPSMEN | SDIO_CMD_SDIOSUSPEND))
bogdanm 0:9b334a45a8ff 523
bogdanm 0:9b334a45a8ff 524 /* SDIO RESP Registers Address */
bogdanm 0:9b334a45a8ff 525 #define SDIO_RESP_ADDR ((uint32_t)(SDIO_BASE + 0x14))
bogdanm 0:9b334a45a8ff 526
bogdanm 0:9b334a45a8ff 527 /* SDIO Intialization Frequency (400KHz max) */
bogdanm 0:9b334a45a8ff 528 #define SDIO_INIT_CLK_DIV ((uint8_t)0x76)
bogdanm 0:9b334a45a8ff 529
bogdanm 0:9b334a45a8ff 530 /* SDIO Data Transfer Frequency */
bogdanm 0:9b334a45a8ff 531 #define SDIO_TRANSFER_CLK_DIV ((uint8_t)0x4)
bogdanm 0:9b334a45a8ff 532
bogdanm 0:9b334a45a8ff 533 /**
bogdanm 0:9b334a45a8ff 534 * @}
bogdanm 0:9b334a45a8ff 535 */
bogdanm 0:9b334a45a8ff 536
bogdanm 0:9b334a45a8ff 537 /** @defgroup SDMMC_LL_Interrupt_Clock Interrupt And Clock Configuration
bogdanm 0:9b334a45a8ff 538 * @brief macros to handle interrupts and specific clock configurations
bogdanm 0:9b334a45a8ff 539 * @{
bogdanm 0:9b334a45a8ff 540 */
bogdanm 0:9b334a45a8ff 541
bogdanm 0:9b334a45a8ff 542 /**
bogdanm 0:9b334a45a8ff 543 * @brief Enable the SDIO device.
bogdanm 0:9b334a45a8ff 544 * @retval None
bogdanm 0:9b334a45a8ff 545 */
bogdanm 0:9b334a45a8ff 546 #define __SDIO_ENABLE() (*(__IO uint32_t *)CLKCR_CLKEN_BB = ENABLE)
bogdanm 0:9b334a45a8ff 547
bogdanm 0:9b334a45a8ff 548 /**
bogdanm 0:9b334a45a8ff 549 * @brief Disable the SDIO device.
bogdanm 0:9b334a45a8ff 550 * @retval None
bogdanm 0:9b334a45a8ff 551 */
bogdanm 0:9b334a45a8ff 552 #define __SDIO_DISABLE() (*(__IO uint32_t *)CLKCR_CLKEN_BB = DISABLE)
bogdanm 0:9b334a45a8ff 553
bogdanm 0:9b334a45a8ff 554 /**
bogdanm 0:9b334a45a8ff 555 * @brief Enable the SDIO DMA transfer.
bogdanm 0:9b334a45a8ff 556 * @retval None
bogdanm 0:9b334a45a8ff 557 */
bogdanm 0:9b334a45a8ff 558 #define __SDIO_DMA_ENABLE() (*(__IO uint32_t *)DCTRL_DMAEN_BB = ENABLE)
bogdanm 0:9b334a45a8ff 559
bogdanm 0:9b334a45a8ff 560 /**
bogdanm 0:9b334a45a8ff 561 * @brief Disable the SDIO DMA transfer.
bogdanm 0:9b334a45a8ff 562 * @retval None
bogdanm 0:9b334a45a8ff 563 */
bogdanm 0:9b334a45a8ff 564 #define __SDIO_DMA_DISABLE() (*(__IO uint32_t *)DCTRL_DMAEN_BB = DISABLE)
bogdanm 0:9b334a45a8ff 565
bogdanm 0:9b334a45a8ff 566 /**
bogdanm 0:9b334a45a8ff 567 * @brief Enable the SDIO device interrupt.
bogdanm 0:9b334a45a8ff 568 * @param __INSTANCE__ : Pointer to SDIO register base
bogdanm 0:9b334a45a8ff 569 * @param __INTERRUPT__ : specifies the SDIO interrupt sources to be enabled.
bogdanm 0:9b334a45a8ff 570 * This parameter can be one or a combination of the following values:
bogdanm 0:9b334a45a8ff 571 * @arg SDIO_IT_CCRCFAIL: Command response received (CRC check failed) interrupt
bogdanm 0:9b334a45a8ff 572 * @arg SDIO_IT_DCRCFAIL: Data block sent/received (CRC check failed) interrupt
bogdanm 0:9b334a45a8ff 573 * @arg SDIO_IT_CTIMEOUT: Command response timeout interrupt
bogdanm 0:9b334a45a8ff 574 * @arg SDIO_IT_DTIMEOUT: Data timeout interrupt
bogdanm 0:9b334a45a8ff 575 * @arg SDIO_IT_TXUNDERR: Transmit FIFO underrun error interrupt
bogdanm 0:9b334a45a8ff 576 * @arg SDIO_IT_RXOVERR: Received FIFO overrun error interrupt
bogdanm 0:9b334a45a8ff 577 * @arg SDIO_IT_CMDREND: Command response received (CRC check passed) interrupt
bogdanm 0:9b334a45a8ff 578 * @arg SDIO_IT_CMDSENT: Command sent (no response required) interrupt
bogdanm 0:9b334a45a8ff 579 * @arg SDIO_IT_DATAEND: Data end (data counter, SDIDCOUNT, is zero) interrupt
bogdanm 0:9b334a45a8ff 580 * @arg SDIO_IT_STBITERR: Start bit not detected on all data signals in wide
bogdanm 0:9b334a45a8ff 581 * bus mode interrupt
bogdanm 0:9b334a45a8ff 582 * @arg SDIO_IT_DBCKEND: Data block sent/received (CRC check passed) interrupt
bogdanm 0:9b334a45a8ff 583 * @arg SDIO_IT_CMDACT: Command transfer in progress interrupt
bogdanm 0:9b334a45a8ff 584 * @arg SDIO_IT_TXACT: Data transmit in progress interrupt
bogdanm 0:9b334a45a8ff 585 * @arg SDIO_IT_RXACT: Data receive in progress interrupt
bogdanm 0:9b334a45a8ff 586 * @arg SDIO_IT_TXFIFOHE: Transmit FIFO Half Empty interrupt
bogdanm 0:9b334a45a8ff 587 * @arg SDIO_IT_RXFIFOHF: Receive FIFO Half Full interrupt
bogdanm 0:9b334a45a8ff 588 * @arg SDIO_IT_TXFIFOF: Transmit FIFO full interrupt
bogdanm 0:9b334a45a8ff 589 * @arg SDIO_IT_RXFIFOF: Receive FIFO full interrupt
bogdanm 0:9b334a45a8ff 590 * @arg SDIO_IT_TXFIFOE: Transmit FIFO empty interrupt
bogdanm 0:9b334a45a8ff 591 * @arg SDIO_IT_RXFIFOE: Receive FIFO empty interrupt
bogdanm 0:9b334a45a8ff 592 * @arg SDIO_IT_TXDAVL: Data available in transmit FIFO interrupt
bogdanm 0:9b334a45a8ff 593 * @arg SDIO_IT_RXDAVL: Data available in receive FIFO interrupt
bogdanm 0:9b334a45a8ff 594 * @arg SDIO_IT_SDIOIT: SD I/O interrupt received interrupt
bogdanm 0:9b334a45a8ff 595 * @arg SDIO_IT_CEATAEND: CE-ATA command completion signal received for CMD61 interrupt
bogdanm 0:9b334a45a8ff 596 * @retval None
bogdanm 0:9b334a45a8ff 597 */
bogdanm 0:9b334a45a8ff 598 #define __SDIO_ENABLE_IT(__INSTANCE__, __INTERRUPT__) ((__INSTANCE__)->MASK |= (__INTERRUPT__))
bogdanm 0:9b334a45a8ff 599
bogdanm 0:9b334a45a8ff 600 /**
bogdanm 0:9b334a45a8ff 601 * @brief Disable the SDIO device interrupt.
bogdanm 0:9b334a45a8ff 602 * @param __INSTANCE__ : Pointer to SDIO register base
bogdanm 0:9b334a45a8ff 603 * @param __INTERRUPT__ : specifies the SDIO interrupt sources to be disabled.
bogdanm 0:9b334a45a8ff 604 * This parameter can be one or a combination of the following values:
bogdanm 0:9b334a45a8ff 605 * @arg SDIO_IT_CCRCFAIL: Command response received (CRC check failed) interrupt
bogdanm 0:9b334a45a8ff 606 * @arg SDIO_IT_DCRCFAIL: Data block sent/received (CRC check failed) interrupt
bogdanm 0:9b334a45a8ff 607 * @arg SDIO_IT_CTIMEOUT: Command response timeout interrupt
bogdanm 0:9b334a45a8ff 608 * @arg SDIO_IT_DTIMEOUT: Data timeout interrupt
bogdanm 0:9b334a45a8ff 609 * @arg SDIO_IT_TXUNDERR: Transmit FIFO underrun error interrupt
bogdanm 0:9b334a45a8ff 610 * @arg SDIO_IT_RXOVERR: Received FIFO overrun error interrupt
bogdanm 0:9b334a45a8ff 611 * @arg SDIO_IT_CMDREND: Command response received (CRC check passed) interrupt
bogdanm 0:9b334a45a8ff 612 * @arg SDIO_IT_CMDSENT: Command sent (no response required) interrupt
bogdanm 0:9b334a45a8ff 613 * @arg SDIO_IT_DATAEND: Data end (data counter, SDIDCOUNT, is zero) interrupt
bogdanm 0:9b334a45a8ff 614 * @arg SDIO_IT_STBITERR: Start bit not detected on all data signals in wide
bogdanm 0:9b334a45a8ff 615 * bus mode interrupt
bogdanm 0:9b334a45a8ff 616 * @arg SDIO_IT_DBCKEND: Data block sent/received (CRC check passed) interrupt
bogdanm 0:9b334a45a8ff 617 * @arg SDIO_IT_CMDACT: Command transfer in progress interrupt
bogdanm 0:9b334a45a8ff 618 * @arg SDIO_IT_TXACT: Data transmit in progress interrupt
bogdanm 0:9b334a45a8ff 619 * @arg SDIO_IT_RXACT: Data receive in progress interrupt
bogdanm 0:9b334a45a8ff 620 * @arg SDIO_IT_TXFIFOHE: Transmit FIFO Half Empty interrupt
bogdanm 0:9b334a45a8ff 621 * @arg SDIO_IT_RXFIFOHF: Receive FIFO Half Full interrupt
bogdanm 0:9b334a45a8ff 622 * @arg SDIO_IT_TXFIFOF: Transmit FIFO full interrupt
bogdanm 0:9b334a45a8ff 623 * @arg SDIO_IT_RXFIFOF: Receive FIFO full interrupt
bogdanm 0:9b334a45a8ff 624 * @arg SDIO_IT_TXFIFOE: Transmit FIFO empty interrupt
bogdanm 0:9b334a45a8ff 625 * @arg SDIO_IT_RXFIFOE: Receive FIFO empty interrupt
bogdanm 0:9b334a45a8ff 626 * @arg SDIO_IT_TXDAVL: Data available in transmit FIFO interrupt
bogdanm 0:9b334a45a8ff 627 * @arg SDIO_IT_RXDAVL: Data available in receive FIFO interrupt
bogdanm 0:9b334a45a8ff 628 * @arg SDIO_IT_SDIOIT: SD I/O interrupt received interrupt
bogdanm 0:9b334a45a8ff 629 * @arg SDIO_IT_CEATAEND: CE-ATA command completion signal received for CMD61 interrupt
bogdanm 0:9b334a45a8ff 630 * @retval None
bogdanm 0:9b334a45a8ff 631 */
bogdanm 0:9b334a45a8ff 632 #define __SDIO_DISABLE_IT(__INSTANCE__, __INTERRUPT__) ((__INSTANCE__)->MASK &= ~(__INTERRUPT__))
bogdanm 0:9b334a45a8ff 633
bogdanm 0:9b334a45a8ff 634 /**
bogdanm 0:9b334a45a8ff 635 * @brief Checks whether the specified SDIO flag is set or not.
bogdanm 0:9b334a45a8ff 636 * @param __INSTANCE__ : Pointer to SDIO register base
bogdanm 0:9b334a45a8ff 637 * @param __FLAG__: specifies the flag to check.
bogdanm 0:9b334a45a8ff 638 * This parameter can be one of the following values:
bogdanm 0:9b334a45a8ff 639 * @arg SDIO_FLAG_CCRCFAIL: Command response received (CRC check failed)
bogdanm 0:9b334a45a8ff 640 * @arg SDIO_FLAG_DCRCFAIL: Data block sent/received (CRC check failed)
bogdanm 0:9b334a45a8ff 641 * @arg SDIO_FLAG_CTIMEOUT: Command response timeout
bogdanm 0:9b334a45a8ff 642 * @arg SDIO_FLAG_DTIMEOUT: Data timeout
bogdanm 0:9b334a45a8ff 643 * @arg SDIO_FLAG_TXUNDERR: Transmit FIFO underrun error
bogdanm 0:9b334a45a8ff 644 * @arg SDIO_FLAG_RXOVERR: Received FIFO overrun error
bogdanm 0:9b334a45a8ff 645 * @arg SDIO_FLAG_CMDREND: Command response received (CRC check passed)
bogdanm 0:9b334a45a8ff 646 * @arg SDIO_FLAG_CMDSENT: Command sent (no response required)
bogdanm 0:9b334a45a8ff 647 * @arg SDIO_FLAG_DATAEND: Data end (data counter, SDIDCOUNT, is zero)
bogdanm 0:9b334a45a8ff 648 * @arg SDIO_FLAG_STBITERR: Start bit not detected on all data signals in wide bus mode.
bogdanm 0:9b334a45a8ff 649 * @arg SDIO_FLAG_DBCKEND: Data block sent/received (CRC check passed)
bogdanm 0:9b334a45a8ff 650 * @arg SDIO_FLAG_CMDACT: Command transfer in progress
bogdanm 0:9b334a45a8ff 651 * @arg SDIO_FLAG_TXACT: Data transmit in progress
bogdanm 0:9b334a45a8ff 652 * @arg SDIO_FLAG_RXACT: Data receive in progress
bogdanm 0:9b334a45a8ff 653 * @arg SDIO_FLAG_TXFIFOHE: Transmit FIFO Half Empty
bogdanm 0:9b334a45a8ff 654 * @arg SDIO_FLAG_RXFIFOHF: Receive FIFO Half Full
bogdanm 0:9b334a45a8ff 655 * @arg SDIO_FLAG_TXFIFOF: Transmit FIFO full
bogdanm 0:9b334a45a8ff 656 * @arg SDIO_FLAG_RXFIFOF: Receive FIFO full
bogdanm 0:9b334a45a8ff 657 * @arg SDIO_FLAG_TXFIFOE: Transmit FIFO empty
bogdanm 0:9b334a45a8ff 658 * @arg SDIO_FLAG_RXFIFOE: Receive FIFO empty
bogdanm 0:9b334a45a8ff 659 * @arg SDIO_FLAG_TXDAVL: Data available in transmit FIFO
bogdanm 0:9b334a45a8ff 660 * @arg SDIO_FLAG_RXDAVL: Data available in receive FIFO
bogdanm 0:9b334a45a8ff 661 * @arg SDIO_FLAG_SDIOIT: SD I/O interrupt received
bogdanm 0:9b334a45a8ff 662 * @arg SDIO_FLAG_CEATAEND: CE-ATA command completion signal received for CMD61
bogdanm 0:9b334a45a8ff 663 * @retval The new state of SDIO_FLAG (SET or RESET).
bogdanm 0:9b334a45a8ff 664 */
bogdanm 0:9b334a45a8ff 665 #define __SDIO_GET_FLAG(__INSTANCE__, __FLAG__) (((__INSTANCE__)->STA &(__FLAG__)) != RESET)
bogdanm 0:9b334a45a8ff 666
bogdanm 0:9b334a45a8ff 667
bogdanm 0:9b334a45a8ff 668 /**
bogdanm 0:9b334a45a8ff 669 * @brief Clears the SDIO pending flags.
bogdanm 0:9b334a45a8ff 670 * @param __INSTANCE__ : Pointer to SDIO register base
bogdanm 0:9b334a45a8ff 671 * @param __FLAG__: specifies the flag to clear.
bogdanm 0:9b334a45a8ff 672 * This parameter can be one or a combination of the following values:
bogdanm 0:9b334a45a8ff 673 * @arg SDIO_FLAG_CCRCFAIL: Command response received (CRC check failed)
bogdanm 0:9b334a45a8ff 674 * @arg SDIO_FLAG_DCRCFAIL: Data block sent/received (CRC check failed)
bogdanm 0:9b334a45a8ff 675 * @arg SDIO_FLAG_CTIMEOUT: Command response timeout
bogdanm 0:9b334a45a8ff 676 * @arg SDIO_FLAG_DTIMEOUT: Data timeout
bogdanm 0:9b334a45a8ff 677 * @arg SDIO_FLAG_TXUNDERR: Transmit FIFO underrun error
bogdanm 0:9b334a45a8ff 678 * @arg SDIO_FLAG_RXOVERR: Received FIFO overrun error
bogdanm 0:9b334a45a8ff 679 * @arg SDIO_FLAG_CMDREND: Command response received (CRC check passed)
bogdanm 0:9b334a45a8ff 680 * @arg SDIO_FLAG_CMDSENT: Command sent (no response required)
bogdanm 0:9b334a45a8ff 681 * @arg SDIO_FLAG_DATAEND: Data end (data counter, SDIDCOUNT, is zero)
bogdanm 0:9b334a45a8ff 682 * @arg SDIO_FLAG_STBITERR: Start bit not detected on all data signals in wide bus mode
bogdanm 0:9b334a45a8ff 683 * @arg SDIO_FLAG_DBCKEND: Data block sent/received (CRC check passed)
bogdanm 0:9b334a45a8ff 684 * @arg SDIO_FLAG_SDIOIT: SD I/O interrupt received
bogdanm 0:9b334a45a8ff 685 * @arg SDIO_FLAG_CEATAEND: CE-ATA command completion signal received for CMD61
bogdanm 0:9b334a45a8ff 686 * @retval None
bogdanm 0:9b334a45a8ff 687 */
bogdanm 0:9b334a45a8ff 688 #define __SDIO_CLEAR_FLAG(__INSTANCE__, __FLAG__) ((__INSTANCE__)->ICR = (__FLAG__))
bogdanm 0:9b334a45a8ff 689
bogdanm 0:9b334a45a8ff 690 /**
bogdanm 0:9b334a45a8ff 691 * @brief Checks whether the specified SDIO interrupt has occurred or not.
bogdanm 0:9b334a45a8ff 692 * @param __INSTANCE__ : Pointer to SDIO register base
bogdanm 0:9b334a45a8ff 693 * @param __INTERRUPT__: specifies the SDIO interrupt source to check.
bogdanm 0:9b334a45a8ff 694 * This parameter can be one of the following values:
bogdanm 0:9b334a45a8ff 695 * @arg SDIO_IT_CCRCFAIL: Command response received (CRC check failed) interrupt
bogdanm 0:9b334a45a8ff 696 * @arg SDIO_IT_DCRCFAIL: Data block sent/received (CRC check failed) interrupt
bogdanm 0:9b334a45a8ff 697 * @arg SDIO_IT_CTIMEOUT: Command response timeout interrupt
bogdanm 0:9b334a45a8ff 698 * @arg SDIO_IT_DTIMEOUT: Data timeout interrupt
bogdanm 0:9b334a45a8ff 699 * @arg SDIO_IT_TXUNDERR: Transmit FIFO underrun error interrupt
bogdanm 0:9b334a45a8ff 700 * @arg SDIO_IT_RXOVERR: Received FIFO overrun error interrupt
bogdanm 0:9b334a45a8ff 701 * @arg SDIO_IT_CMDREND: Command response received (CRC check passed) interrupt
bogdanm 0:9b334a45a8ff 702 * @arg SDIO_IT_CMDSENT: Command sent (no response required) interrupt
bogdanm 0:9b334a45a8ff 703 * @arg SDIO_IT_DATAEND: Data end (data counter, SDIDCOUNT, is zero) interrupt
bogdanm 0:9b334a45a8ff 704 * @arg SDIO_IT_STBITERR: Start bit not detected on all data signals in wide
bogdanm 0:9b334a45a8ff 705 * bus mode interrupt
bogdanm 0:9b334a45a8ff 706 * @arg SDIO_IT_DBCKEND: Data block sent/received (CRC check passed) interrupt
bogdanm 0:9b334a45a8ff 707 * @arg SDIO_IT_CMDACT: Command transfer in progress interrupt
bogdanm 0:9b334a45a8ff 708 * @arg SDIO_IT_TXACT: Data transmit in progress interrupt
bogdanm 0:9b334a45a8ff 709 * @arg SDIO_IT_RXACT: Data receive in progress interrupt
bogdanm 0:9b334a45a8ff 710 * @arg SDIO_IT_TXFIFOHE: Transmit FIFO Half Empty interrupt
bogdanm 0:9b334a45a8ff 711 * @arg SDIO_IT_RXFIFOHF: Receive FIFO Half Full interrupt
bogdanm 0:9b334a45a8ff 712 * @arg SDIO_IT_TXFIFOF: Transmit FIFO full interrupt
bogdanm 0:9b334a45a8ff 713 * @arg SDIO_IT_RXFIFOF: Receive FIFO full interrupt
bogdanm 0:9b334a45a8ff 714 * @arg SDIO_IT_TXFIFOE: Transmit FIFO empty interrupt
bogdanm 0:9b334a45a8ff 715 * @arg SDIO_IT_RXFIFOE: Receive FIFO empty interrupt
bogdanm 0:9b334a45a8ff 716 * @arg SDIO_IT_TXDAVL: Data available in transmit FIFO interrupt
bogdanm 0:9b334a45a8ff 717 * @arg SDIO_IT_RXDAVL: Data available in receive FIFO interrupt
bogdanm 0:9b334a45a8ff 718 * @arg SDIO_IT_SDIOIT: SD I/O interrupt received interrupt
bogdanm 0:9b334a45a8ff 719 * @arg SDIO_IT_CEATAEND: CE-ATA command completion signal received for CMD61 interrupt
bogdanm 0:9b334a45a8ff 720 * @retval The new state of SDIO_IT (SET or RESET).
bogdanm 0:9b334a45a8ff 721 */
bogdanm 0:9b334a45a8ff 722 #define __SDIO_GET_IT (__INSTANCE__, __INTERRUPT__) (((__INSTANCE__)->STA &(__INTERRUPT__)) == (__INTERRUPT__))
bogdanm 0:9b334a45a8ff 723
bogdanm 0:9b334a45a8ff 724 /**
bogdanm 0:9b334a45a8ff 725 * @brief Clears the SDIO's interrupt pending bits.
bogdanm 0:9b334a45a8ff 726 * @param __INSTANCE__ : Pointer to SDIO register base
bogdanm 0:9b334a45a8ff 727 * @param __INTERRUPT__: specifies the interrupt pending bit to clear.
bogdanm 0:9b334a45a8ff 728 * This parameter can be one or a combination of the following values:
bogdanm 0:9b334a45a8ff 729 * @arg SDIO_IT_CCRCFAIL: Command response received (CRC check failed) interrupt
bogdanm 0:9b334a45a8ff 730 * @arg SDIO_IT_DCRCFAIL: Data block sent/received (CRC check failed) interrupt
bogdanm 0:9b334a45a8ff 731 * @arg SDIO_IT_CTIMEOUT: Command response timeout interrupt
bogdanm 0:9b334a45a8ff 732 * @arg SDIO_IT_DTIMEOUT: Data timeout interrupt
bogdanm 0:9b334a45a8ff 733 * @arg SDIO_IT_TXUNDERR: Transmit FIFO underrun error interrupt
bogdanm 0:9b334a45a8ff 734 * @arg SDIO_IT_RXOVERR: Received FIFO overrun error interrupt
bogdanm 0:9b334a45a8ff 735 * @arg SDIO_IT_CMDREND: Command response received (CRC check passed) interrupt
bogdanm 0:9b334a45a8ff 736 * @arg SDIO_IT_CMDSENT: Command sent (no response required) interrupt
bogdanm 0:9b334a45a8ff 737 * @arg SDIO_IT_DATAEND: Data end (data counter, SDIO_DCOUNT, is zero) interrupt
bogdanm 0:9b334a45a8ff 738 * @arg SDIO_IT_STBITERR: Start bit not detected on all data signals in wide
bogdanm 0:9b334a45a8ff 739 * bus mode interrupt
bogdanm 0:9b334a45a8ff 740 * @arg SDIO_IT_SDIOIT: SD I/O interrupt received interrupt
bogdanm 0:9b334a45a8ff 741 * @arg SDIO_IT_CEATAEND: CE-ATA command completion signal received for CMD61
bogdanm 0:9b334a45a8ff 742 * @retval None
bogdanm 0:9b334a45a8ff 743 */
bogdanm 0:9b334a45a8ff 744 #define __SDIO_CLEAR_IT(__INSTANCE__, __INTERRUPT__) ((__INSTANCE__)->ICR = (__INTERRUPT__))
bogdanm 0:9b334a45a8ff 745
bogdanm 0:9b334a45a8ff 746 /**
bogdanm 0:9b334a45a8ff 747 * @brief Enable Start the SD I/O Read Wait operation.
bogdanm 0:9b334a45a8ff 748 * @retval None
bogdanm 0:9b334a45a8ff 749 */
bogdanm 0:9b334a45a8ff 750 #define __SDIO_START_READWAIT_ENABLE() (*(__IO uint32_t *) DCTRL_RWSTART_BB = ENABLE)
bogdanm 0:9b334a45a8ff 751
bogdanm 0:9b334a45a8ff 752 /**
bogdanm 0:9b334a45a8ff 753 * @brief Disable Start the SD I/O Read Wait operations.
bogdanm 0:9b334a45a8ff 754 * @retval None
bogdanm 0:9b334a45a8ff 755 */
bogdanm 0:9b334a45a8ff 756 #define __SDIO_START_READWAIT_DISABLE() (*(__IO uint32_t *) DCTRL_RWSTART_BB = DISABLE)
bogdanm 0:9b334a45a8ff 757
bogdanm 0:9b334a45a8ff 758 /**
bogdanm 0:9b334a45a8ff 759 * @brief Enable Start the SD I/O Read Wait operation.
bogdanm 0:9b334a45a8ff 760 * @retval None
bogdanm 0:9b334a45a8ff 761 */
bogdanm 0:9b334a45a8ff 762 #define __SDIO_STOP_READWAIT_ENABLE() (*(__IO uint32_t *) DCTRL_RWSTOP_BB = ENABLE)
bogdanm 0:9b334a45a8ff 763
bogdanm 0:9b334a45a8ff 764 /**
bogdanm 0:9b334a45a8ff 765 * @brief Disable Stop the SD I/O Read Wait operations.
bogdanm 0:9b334a45a8ff 766 * @retval None
bogdanm 0:9b334a45a8ff 767 */
bogdanm 0:9b334a45a8ff 768 #define __SDIO_STOP_READWAIT_DISABLE() (*(__IO uint32_t *) DCTRL_RWSTOP_BB = DISABLE)
bogdanm 0:9b334a45a8ff 769
bogdanm 0:9b334a45a8ff 770 /**
bogdanm 0:9b334a45a8ff 771 * @brief Enable the SD I/O Mode Operation.
bogdanm 0:9b334a45a8ff 772 * @retval None
bogdanm 0:9b334a45a8ff 773 */
bogdanm 0:9b334a45a8ff 774 #define __SDIO_OPERATION_ENABLE() (*(__IO uint32_t *) DCTRL_SDIOEN_BB = ENABLE)
bogdanm 0:9b334a45a8ff 775
bogdanm 0:9b334a45a8ff 776 /**
bogdanm 0:9b334a45a8ff 777 * @brief Disable the SD I/O Mode Operation.
bogdanm 0:9b334a45a8ff 778 * @retval None
bogdanm 0:9b334a45a8ff 779 */
bogdanm 0:9b334a45a8ff 780 #define __SDIO_OPERATION_DISABLE() (*(__IO uint32_t *) DCTRL_SDIOEN_BB = DISABLE)
bogdanm 0:9b334a45a8ff 781
bogdanm 0:9b334a45a8ff 782 /**
bogdanm 0:9b334a45a8ff 783 * @brief Enable the SD I/O Suspend command sending.
bogdanm 0:9b334a45a8ff 784 * @retval None
bogdanm 0:9b334a45a8ff 785 */
bogdanm 0:9b334a45a8ff 786 #define __SDIO_SUSPEND_CMD_ENABLE() (*(__IO uint32_t *) CMD_SDIOSUSPEND_BB = ENABLE)
bogdanm 0:9b334a45a8ff 787
bogdanm 0:9b334a45a8ff 788 /**
bogdanm 0:9b334a45a8ff 789 * @brief Disable the SD I/O Suspend command sending.
bogdanm 0:9b334a45a8ff 790 * @retval None
bogdanm 0:9b334a45a8ff 791 */
bogdanm 0:9b334a45a8ff 792 #define __SDIO_SUSPEND_CMD_DISABLE() (*(__IO uint32_t *) CMD_SDIOSUSPEND_BB = DISABLE)
bogdanm 0:9b334a45a8ff 793
bogdanm 0:9b334a45a8ff 794 /**
bogdanm 0:9b334a45a8ff 795 * @brief Enable the command completion signal.
bogdanm 0:9b334a45a8ff 796 * @retval None
bogdanm 0:9b334a45a8ff 797 */
bogdanm 0:9b334a45a8ff 798 #define __SDIO_CEATA_CMD_COMPLETION_ENABLE() (*(__IO uint32_t *) CMD_ENCMDCOMPL_BB = ENABLE)
bogdanm 0:9b334a45a8ff 799
bogdanm 0:9b334a45a8ff 800 /**
bogdanm 0:9b334a45a8ff 801 * @brief Disable the command completion signal.
bogdanm 0:9b334a45a8ff 802 * @retval None
bogdanm 0:9b334a45a8ff 803 */
bogdanm 0:9b334a45a8ff 804 #define __SDIO_CEATA_CMD_COMPLETION_DISABLE() (*(__IO uint32_t *) CMD_ENCMDCOMPL_BB = DISABLE)
bogdanm 0:9b334a45a8ff 805
bogdanm 0:9b334a45a8ff 806 /**
bogdanm 0:9b334a45a8ff 807 * @brief Enable the CE-ATA interrupt.
bogdanm 0:9b334a45a8ff 808 * @retval None
bogdanm 0:9b334a45a8ff 809 */
bogdanm 0:9b334a45a8ff 810 #define __SDIO_CEATA_ENABLE_IT() (*(__IO uint32_t *) CMD_NIEN_BB = (uint32_t)0)
bogdanm 0:9b334a45a8ff 811
bogdanm 0:9b334a45a8ff 812 /**
bogdanm 0:9b334a45a8ff 813 * @brief Disable the CE-ATA interrupt.
bogdanm 0:9b334a45a8ff 814 * @retval None
bogdanm 0:9b334a45a8ff 815 */
bogdanm 0:9b334a45a8ff 816 #define __SDIO_CEATA_DISABLE_IT() (*(__IO uint32_t *) CMD_NIEN_BB = (uint32_t)1)
bogdanm 0:9b334a45a8ff 817
bogdanm 0:9b334a45a8ff 818 /**
bogdanm 0:9b334a45a8ff 819 * @brief Enable send CE-ATA command (CMD61).
bogdanm 0:9b334a45a8ff 820 * @retval None
bogdanm 0:9b334a45a8ff 821 */
bogdanm 0:9b334a45a8ff 822 #define __SDIO_CEATA_SENDCMD_ENABLE() (*(__IO uint32_t *) CMD_ATACMD_BB = ENABLE)
bogdanm 0:9b334a45a8ff 823
bogdanm 0:9b334a45a8ff 824 /**
bogdanm 0:9b334a45a8ff 825 * @brief Disable send CE-ATA command (CMD61).
bogdanm 0:9b334a45a8ff 826 * @retval None
bogdanm 0:9b334a45a8ff 827 */
bogdanm 0:9b334a45a8ff 828 #define __SDIO_CEATA_SENDCMD_DISABLE() (*(__IO uint32_t *) CMD_ATACMD_BB = DISABLE)
bogdanm 0:9b334a45a8ff 829
bogdanm 0:9b334a45a8ff 830 /**
bogdanm 0:9b334a45a8ff 831 * @}
bogdanm 0:9b334a45a8ff 832 */
bogdanm 0:9b334a45a8ff 833
bogdanm 0:9b334a45a8ff 834 /**
bogdanm 0:9b334a45a8ff 835 * @}
bogdanm 0:9b334a45a8ff 836 */
bogdanm 0:9b334a45a8ff 837
bogdanm 0:9b334a45a8ff 838 /* Exported functions --------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 839 /** @addtogroup SDMMC_LL_Exported_Functions
bogdanm 0:9b334a45a8ff 840 * @{
bogdanm 0:9b334a45a8ff 841 */
bogdanm 0:9b334a45a8ff 842
bogdanm 0:9b334a45a8ff 843 /* Initialization/de-initialization functions **********************************/
bogdanm 0:9b334a45a8ff 844 /** @addtogroup HAL_SDMMC_LL_Group1
bogdanm 0:9b334a45a8ff 845 * @{
bogdanm 0:9b334a45a8ff 846 */
bogdanm 0:9b334a45a8ff 847 HAL_StatusTypeDef SDIO_Init(SDIO_TypeDef *SDIOx, SDIO_InitTypeDef Init);
bogdanm 0:9b334a45a8ff 848 /**
bogdanm 0:9b334a45a8ff 849 * @}
bogdanm 0:9b334a45a8ff 850 */
bogdanm 0:9b334a45a8ff 851
bogdanm 0:9b334a45a8ff 852 /* I/O operation functions *****************************************************/
bogdanm 0:9b334a45a8ff 853 /** @addtogroup HAL_SDMMC_LL_Group2
bogdanm 0:9b334a45a8ff 854 * @{
bogdanm 0:9b334a45a8ff 855 */
bogdanm 0:9b334a45a8ff 856 /* Blocking mode: Polling */
bogdanm 0:9b334a45a8ff 857 uint32_t SDIO_ReadFIFO(SDIO_TypeDef *SDIOx);
bogdanm 0:9b334a45a8ff 858 HAL_StatusTypeDef SDIO_WriteFIFO(SDIO_TypeDef *SDIOx, uint32_t *pWriteData);
bogdanm 0:9b334a45a8ff 859 /**
bogdanm 0:9b334a45a8ff 860 * @}
bogdanm 0:9b334a45a8ff 861 */
bogdanm 0:9b334a45a8ff 862
bogdanm 0:9b334a45a8ff 863 /* Peripheral Control functions ************************************************/
bogdanm 0:9b334a45a8ff 864 /** @addtogroup HAL_SDMMC_LL_Group3
bogdanm 0:9b334a45a8ff 865 * @{
bogdanm 0:9b334a45a8ff 866 */
bogdanm 0:9b334a45a8ff 867 HAL_StatusTypeDef SDIO_PowerState_ON(SDIO_TypeDef *SDIOx);
bogdanm 0:9b334a45a8ff 868 HAL_StatusTypeDef SDIO_PowerState_OFF(SDIO_TypeDef *SDIOx);
bogdanm 0:9b334a45a8ff 869 uint32_t SDIO_GetPowerState(SDIO_TypeDef *SDIOx);
bogdanm 0:9b334a45a8ff 870
bogdanm 0:9b334a45a8ff 871 /* Command path state machine (CPSM) management functions */
bogdanm 0:9b334a45a8ff 872 HAL_StatusTypeDef SDIO_SendCommand(SDIO_TypeDef *SDIOx, SDIO_CmdInitTypeDef *SDIO_CmdInitStruct);
bogdanm 0:9b334a45a8ff 873 uint8_t SDIO_GetCommandResponse(SDIO_TypeDef *SDIOx);
bogdanm 0:9b334a45a8ff 874 uint32_t SDIO_GetResponse(uint32_t SDIO_RESP);
bogdanm 0:9b334a45a8ff 875
bogdanm 0:9b334a45a8ff 876 /* Data path state machine (DPSM) management functions */
bogdanm 0:9b334a45a8ff 877 HAL_StatusTypeDef SDIO_DataConfig(SDIO_TypeDef *SDIOx, SDIO_DataInitTypeDef* SDIO_DataInitStruct);
bogdanm 0:9b334a45a8ff 878 uint32_t SDIO_GetDataCounter(SDIO_TypeDef *SDIOx);
bogdanm 0:9b334a45a8ff 879 uint32_t SDIO_GetFIFOCount(SDIO_TypeDef *SDIOx);
bogdanm 0:9b334a45a8ff 880
bogdanm 0:9b334a45a8ff 881 /* SDIO IO Cards mode management functions */
bogdanm 0:9b334a45a8ff 882 HAL_StatusTypeDef SDIO_SetSDIOReadWaitMode(uint32_t SDIO_ReadWaitMode);
bogdanm 0:9b334a45a8ff 883 /**
bogdanm 0:9b334a45a8ff 884 * @}
bogdanm 0:9b334a45a8ff 885 */
bogdanm 0:9b334a45a8ff 886
bogdanm 0:9b334a45a8ff 887 /**
bogdanm 0:9b334a45a8ff 888 * @}
bogdanm 0:9b334a45a8ff 889 */
bogdanm 0:9b334a45a8ff 890
bogdanm 0:9b334a45a8ff 891 /**
bogdanm 0:9b334a45a8ff 892 * @}
bogdanm 0:9b334a45a8ff 893 */
bogdanm 0:9b334a45a8ff 894
bogdanm 0:9b334a45a8ff 895 /**
bogdanm 0:9b334a45a8ff 896 * @}
bogdanm 0:9b334a45a8ff 897 */
bogdanm 0:9b334a45a8ff 898
bogdanm 0:9b334a45a8ff 899 #ifdef __cplusplus
bogdanm 0:9b334a45a8ff 900 }
bogdanm 0:9b334a45a8ff 901 #endif
bogdanm 0:9b334a45a8ff 902
bogdanm 0:9b334a45a8ff 903 #endif /* STM32L151xD || STM32L152xD || STM32L162xD */
bogdanm 0:9b334a45a8ff 904
bogdanm 0:9b334a45a8ff 905 #endif /* __STM32L1xx_LL_SD_H */
bogdanm 0:9b334a45a8ff 906
bogdanm 0:9b334a45a8ff 907 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/