fix LPC812 PWM

Dependents:   IR_LED_Send

Fork of mbed-dev by mbed official

Committer:
nameless129
Date:
Mon May 16 16:50:30 2016 +0000
Revision:
129:2e517c56bcfb
Parent:
83:a036322b8637
PWM Fix:Duty 0%??H???????????????

Who changed what in which revision?

UserRevisionLine numberNew contents of line
bogdanm 0:9b334a45a8ff 1 /**
bogdanm 0:9b334a45a8ff 2 ******************************************************************************
bogdanm 0:9b334a45a8ff 3 * @file stm32f7xx_hal_tim.h
bogdanm 0:9b334a45a8ff 4 * @author MCD Application Team
mbed_official 83:a036322b8637 5 * @version V1.0.4
mbed_official 83:a036322b8637 6 * @date 09-December-2015
bogdanm 0:9b334a45a8ff 7 * @brief Header file of TIM HAL module.
bogdanm 0:9b334a45a8ff 8 ******************************************************************************
bogdanm 0:9b334a45a8ff 9 * @attention
bogdanm 0:9b334a45a8ff 10 *
bogdanm 0:9b334a45a8ff 11 * <h2><center>&copy; COPYRIGHT(c) 2015 STMicroelectronics</center></h2>
bogdanm 0:9b334a45a8ff 12 *
bogdanm 0:9b334a45a8ff 13 * Redistribution and use in source and binary forms, with or without modification,
bogdanm 0:9b334a45a8ff 14 * are permitted provided that the following conditions are met:
bogdanm 0:9b334a45a8ff 15 * 1. Redistributions of source code must retain the above copyright notice,
bogdanm 0:9b334a45a8ff 16 * this list of conditions and the following disclaimer.
bogdanm 0:9b334a45a8ff 17 * 2. Redistributions in binary form must reproduce the above copyright notice,
bogdanm 0:9b334a45a8ff 18 * this list of conditions and the following disclaimer in the documentation
bogdanm 0:9b334a45a8ff 19 * and/or other materials provided with the distribution.
bogdanm 0:9b334a45a8ff 20 * 3. Neither the name of STMicroelectronics nor the names of its contributors
bogdanm 0:9b334a45a8ff 21 * may be used to endorse or promote products derived from this software
bogdanm 0:9b334a45a8ff 22 * without specific prior written permission.
bogdanm 0:9b334a45a8ff 23 *
bogdanm 0:9b334a45a8ff 24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
bogdanm 0:9b334a45a8ff 25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
bogdanm 0:9b334a45a8ff 26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
bogdanm 0:9b334a45a8ff 27 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
bogdanm 0:9b334a45a8ff 28 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
bogdanm 0:9b334a45a8ff 29 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
bogdanm 0:9b334a45a8ff 30 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
bogdanm 0:9b334a45a8ff 31 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
bogdanm 0:9b334a45a8ff 32 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
bogdanm 0:9b334a45a8ff 33 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
bogdanm 0:9b334a45a8ff 34 *
bogdanm 0:9b334a45a8ff 35 ******************************************************************************
bogdanm 0:9b334a45a8ff 36 */
bogdanm 0:9b334a45a8ff 37
bogdanm 0:9b334a45a8ff 38 /* Define to prevent recursive inclusion -------------------------------------*/
bogdanm 0:9b334a45a8ff 39 #ifndef __STM32F7xx_HAL_TIM_H
bogdanm 0:9b334a45a8ff 40 #define __STM32F7xx_HAL_TIM_H
bogdanm 0:9b334a45a8ff 41
bogdanm 0:9b334a45a8ff 42 #ifdef __cplusplus
bogdanm 0:9b334a45a8ff 43 extern "C" {
bogdanm 0:9b334a45a8ff 44 #endif
bogdanm 0:9b334a45a8ff 45
bogdanm 0:9b334a45a8ff 46 /* Includes ------------------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 47 #include "stm32f7xx_hal_def.h"
bogdanm 0:9b334a45a8ff 48
bogdanm 0:9b334a45a8ff 49 /** @addtogroup STM32F7xx_HAL_Driver
bogdanm 0:9b334a45a8ff 50 * @{
bogdanm 0:9b334a45a8ff 51 */
bogdanm 0:9b334a45a8ff 52
bogdanm 0:9b334a45a8ff 53 /** @addtogroup TIM
bogdanm 0:9b334a45a8ff 54 * @{
bogdanm 0:9b334a45a8ff 55 */
bogdanm 0:9b334a45a8ff 56
bogdanm 0:9b334a45a8ff 57 /* Exported types ------------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 58 /** @defgroup TIM_Exported_Types TIM Exported Types
bogdanm 0:9b334a45a8ff 59 * @{
bogdanm 0:9b334a45a8ff 60 */
bogdanm 0:9b334a45a8ff 61
bogdanm 0:9b334a45a8ff 62 /**
bogdanm 0:9b334a45a8ff 63 * @brief TIM Time base Configuration Structure definition
bogdanm 0:9b334a45a8ff 64 */
bogdanm 0:9b334a45a8ff 65 typedef struct
bogdanm 0:9b334a45a8ff 66 {
bogdanm 0:9b334a45a8ff 67 uint32_t Prescaler; /*!< Specifies the prescaler value used to divide the TIM clock.
bogdanm 0:9b334a45a8ff 68 This parameter can be a number between Min_Data = 0x0000 and Max_Data = 0xFFFF */
bogdanm 0:9b334a45a8ff 69
bogdanm 0:9b334a45a8ff 70 uint32_t CounterMode; /*!< Specifies the counter mode.
bogdanm 0:9b334a45a8ff 71 This parameter can be a value of @ref TIM_Counter_Mode */
bogdanm 0:9b334a45a8ff 72
bogdanm 0:9b334a45a8ff 73 uint32_t Period; /*!< Specifies the period value to be loaded into the active
bogdanm 0:9b334a45a8ff 74 Auto-Reload Register at the next update event.
bogdanm 0:9b334a45a8ff 75 This parameter can be a number between Min_Data = 0x0000 and Max_Data = 0xFFFF. */
bogdanm 0:9b334a45a8ff 76
bogdanm 0:9b334a45a8ff 77 uint32_t ClockDivision; /*!< Specifies the clock division.
bogdanm 0:9b334a45a8ff 78 This parameter can be a value of @ref TIM_ClockDivision */
bogdanm 0:9b334a45a8ff 79
bogdanm 0:9b334a45a8ff 80 uint32_t RepetitionCounter; /*!< Specifies the repetition counter value. Each time the RCR downcounter
bogdanm 0:9b334a45a8ff 81 reaches zero, an update event is generated and counting restarts
bogdanm 0:9b334a45a8ff 82 from the RCR value (N).
bogdanm 0:9b334a45a8ff 83 This means in PWM mode that (N+1) corresponds to:
bogdanm 0:9b334a45a8ff 84 - the number of PWM periods in edge-aligned mode
bogdanm 0:9b334a45a8ff 85 - the number of half PWM period in center-aligned mode
bogdanm 0:9b334a45a8ff 86 This parameter must be a number between Min_Data = 0x00 and Max_Data = 0xFF.
bogdanm 0:9b334a45a8ff 87 @note This parameter is valid only for TIM1 and TIM8. */
bogdanm 0:9b334a45a8ff 88 } TIM_Base_InitTypeDef;
bogdanm 0:9b334a45a8ff 89
bogdanm 0:9b334a45a8ff 90 /**
bogdanm 0:9b334a45a8ff 91 * @brief TIM Output Compare Configuration Structure definition
bogdanm 0:9b334a45a8ff 92 */
bogdanm 0:9b334a45a8ff 93
bogdanm 0:9b334a45a8ff 94 typedef struct
bogdanm 0:9b334a45a8ff 95 {
bogdanm 0:9b334a45a8ff 96 uint32_t OCMode; /*!< Specifies the TIM mode.
bogdanm 0:9b334a45a8ff 97 This parameter can be a value of @ref TIMEx_Output_Compare_and_PWM_modes */
bogdanm 0:9b334a45a8ff 98
bogdanm 0:9b334a45a8ff 99 uint32_t Pulse; /*!< Specifies the pulse value to be loaded into the Capture Compare Register.
bogdanm 0:9b334a45a8ff 100 This parameter can be a number between Min_Data = 0x0000 and Max_Data = 0xFFFF */
bogdanm 0:9b334a45a8ff 101
bogdanm 0:9b334a45a8ff 102 uint32_t OCPolarity; /*!< Specifies the output polarity.
bogdanm 0:9b334a45a8ff 103 This parameter can be a value of @ref TIM_Output_Compare_Polarity */
bogdanm 0:9b334a45a8ff 104
bogdanm 0:9b334a45a8ff 105 uint32_t OCNPolarity; /*!< Specifies the complementary output polarity.
bogdanm 0:9b334a45a8ff 106 This parameter can be a value of @ref TIM_Output_Compare_N_Polarity
bogdanm 0:9b334a45a8ff 107 @note This parameter is valid only for TIM1 and TIM8. */
bogdanm 0:9b334a45a8ff 108
bogdanm 0:9b334a45a8ff 109 uint32_t OCFastMode; /*!< Specifies the Fast mode state.
bogdanm 0:9b334a45a8ff 110 This parameter can be a value of @ref TIM_Output_Fast_State
bogdanm 0:9b334a45a8ff 111 @note This parameter is valid only in PWM1 and PWM2 mode. */
bogdanm 0:9b334a45a8ff 112
bogdanm 0:9b334a45a8ff 113
bogdanm 0:9b334a45a8ff 114 uint32_t OCIdleState; /*!< Specifies the TIM Output Compare pin state during Idle state.
bogdanm 0:9b334a45a8ff 115 This parameter can be a value of @ref TIM_Output_Compare_Idle_State
bogdanm 0:9b334a45a8ff 116 @note This parameter is valid only for TIM1 and TIM8. */
bogdanm 0:9b334a45a8ff 117
bogdanm 0:9b334a45a8ff 118 uint32_t OCNIdleState; /*!< Specifies the TIM Output Compare pin state during Idle state.
bogdanm 0:9b334a45a8ff 119 This parameter can be a value of @ref TIM_Output_Compare_N_Idle_State
bogdanm 0:9b334a45a8ff 120 @note This parameter is valid only for TIM1 and TIM8. */
bogdanm 0:9b334a45a8ff 121 } TIM_OC_InitTypeDef;
bogdanm 0:9b334a45a8ff 122
bogdanm 0:9b334a45a8ff 123 /**
bogdanm 0:9b334a45a8ff 124 * @brief TIM One Pulse Mode Configuration Structure definition
bogdanm 0:9b334a45a8ff 125 */
bogdanm 0:9b334a45a8ff 126 typedef struct
bogdanm 0:9b334a45a8ff 127 {
bogdanm 0:9b334a45a8ff 128 uint32_t OCMode; /*!< Specifies the TIM mode.
bogdanm 0:9b334a45a8ff 129 This parameter can be a value of @ref TIMEx_Output_Compare_and_PWM_modes */
bogdanm 0:9b334a45a8ff 130
bogdanm 0:9b334a45a8ff 131 uint32_t Pulse; /*!< Specifies the pulse value to be loaded into the Capture Compare Register.
bogdanm 0:9b334a45a8ff 132 This parameter can be a number between Min_Data = 0x0000 and Max_Data = 0xFFFF */
bogdanm 0:9b334a45a8ff 133
bogdanm 0:9b334a45a8ff 134 uint32_t OCPolarity; /*!< Specifies the output polarity.
bogdanm 0:9b334a45a8ff 135 This parameter can be a value of @ref TIM_Output_Compare_Polarity */
bogdanm 0:9b334a45a8ff 136
bogdanm 0:9b334a45a8ff 137 uint32_t OCNPolarity; /*!< Specifies the complementary output polarity.
bogdanm 0:9b334a45a8ff 138 This parameter can be a value of @ref TIM_Output_Compare_N_Polarity
bogdanm 0:9b334a45a8ff 139 @note This parameter is valid only for TIM1 and TIM8. */
bogdanm 0:9b334a45a8ff 140
bogdanm 0:9b334a45a8ff 141 uint32_t OCIdleState; /*!< Specifies the TIM Output Compare pin state during Idle state.
bogdanm 0:9b334a45a8ff 142 This parameter can be a value of @ref TIM_Output_Compare_Idle_State
bogdanm 0:9b334a45a8ff 143 @note This parameter is valid only for TIM1 and TIM8. */
bogdanm 0:9b334a45a8ff 144
bogdanm 0:9b334a45a8ff 145 uint32_t OCNIdleState; /*!< Specifies the TIM Output Compare pin state during Idle state.
bogdanm 0:9b334a45a8ff 146 This parameter can be a value of @ref TIM_Output_Compare_N_Idle_State
bogdanm 0:9b334a45a8ff 147 @note This parameter is valid only for TIM1 and TIM8. */
bogdanm 0:9b334a45a8ff 148
bogdanm 0:9b334a45a8ff 149 uint32_t ICPolarity; /*!< Specifies the active edge of the input signal.
bogdanm 0:9b334a45a8ff 150 This parameter can be a value of @ref TIM_Input_Capture_Polarity */
bogdanm 0:9b334a45a8ff 151
bogdanm 0:9b334a45a8ff 152 uint32_t ICSelection; /*!< Specifies the input.
bogdanm 0:9b334a45a8ff 153 This parameter can be a value of @ref TIM_Input_Capture_Selection */
bogdanm 0:9b334a45a8ff 154
bogdanm 0:9b334a45a8ff 155 uint32_t ICFilter; /*!< Specifies the input capture filter.
bogdanm 0:9b334a45a8ff 156 This parameter can be a number between Min_Data = 0x0 and Max_Data = 0xF */
bogdanm 0:9b334a45a8ff 157 } TIM_OnePulse_InitTypeDef;
bogdanm 0:9b334a45a8ff 158
bogdanm 0:9b334a45a8ff 159
bogdanm 0:9b334a45a8ff 160 /**
bogdanm 0:9b334a45a8ff 161 * @brief TIM Input Capture Configuration Structure definition
bogdanm 0:9b334a45a8ff 162 */
bogdanm 0:9b334a45a8ff 163
bogdanm 0:9b334a45a8ff 164 typedef struct
bogdanm 0:9b334a45a8ff 165 {
bogdanm 0:9b334a45a8ff 166 uint32_t ICPolarity; /*!< Specifies the active edge of the input signal.
bogdanm 0:9b334a45a8ff 167 This parameter can be a value of @ref TIM_Input_Capture_Polarity */
bogdanm 0:9b334a45a8ff 168
bogdanm 0:9b334a45a8ff 169 uint32_t ICSelection; /*!< Specifies the input.
bogdanm 0:9b334a45a8ff 170 This parameter can be a value of @ref TIM_Input_Capture_Selection */
bogdanm 0:9b334a45a8ff 171
bogdanm 0:9b334a45a8ff 172 uint32_t ICPrescaler; /*!< Specifies the Input Capture Prescaler.
bogdanm 0:9b334a45a8ff 173 This parameter can be a value of @ref TIM_Input_Capture_Prescaler */
bogdanm 0:9b334a45a8ff 174
bogdanm 0:9b334a45a8ff 175 uint32_t ICFilter; /*!< Specifies the input capture filter.
bogdanm 0:9b334a45a8ff 176 This parameter can be a number between Min_Data = 0x0 and Max_Data = 0xF */
bogdanm 0:9b334a45a8ff 177 } TIM_IC_InitTypeDef;
bogdanm 0:9b334a45a8ff 178
bogdanm 0:9b334a45a8ff 179 /**
bogdanm 0:9b334a45a8ff 180 * @brief TIM Encoder Configuration Structure definition
bogdanm 0:9b334a45a8ff 181 */
bogdanm 0:9b334a45a8ff 182
bogdanm 0:9b334a45a8ff 183 typedef struct
bogdanm 0:9b334a45a8ff 184 {
bogdanm 0:9b334a45a8ff 185 uint32_t EncoderMode; /*!< Specifies the active edge of the input signal.
bogdanm 0:9b334a45a8ff 186 This parameter can be a value of @ref TIM_Encoder_Mode */
bogdanm 0:9b334a45a8ff 187
bogdanm 0:9b334a45a8ff 188 uint32_t IC1Polarity; /*!< Specifies the active edge of the input signal.
bogdanm 0:9b334a45a8ff 189 This parameter can be a value of @ref TIM_Input_Capture_Polarity */
bogdanm 0:9b334a45a8ff 190
bogdanm 0:9b334a45a8ff 191 uint32_t IC1Selection; /*!< Specifies the input.
bogdanm 0:9b334a45a8ff 192 This parameter can be a value of @ref TIM_Input_Capture_Selection */
bogdanm 0:9b334a45a8ff 193
bogdanm 0:9b334a45a8ff 194 uint32_t IC1Prescaler; /*!< Specifies the Input Capture Prescaler.
bogdanm 0:9b334a45a8ff 195 This parameter can be a value of @ref TIM_Input_Capture_Prescaler */
bogdanm 0:9b334a45a8ff 196
bogdanm 0:9b334a45a8ff 197 uint32_t IC1Filter; /*!< Specifies the input capture filter.
bogdanm 0:9b334a45a8ff 198 This parameter can be a number between Min_Data = 0x0 and Max_Data = 0xF */
bogdanm 0:9b334a45a8ff 199
bogdanm 0:9b334a45a8ff 200 uint32_t IC2Polarity; /*!< Specifies the active edge of the input signal.
bogdanm 0:9b334a45a8ff 201 This parameter can be a value of @ref TIM_Input_Capture_Polarity */
bogdanm 0:9b334a45a8ff 202
bogdanm 0:9b334a45a8ff 203 uint32_t IC2Selection; /*!< Specifies the input.
bogdanm 0:9b334a45a8ff 204 This parameter can be a value of @ref TIM_Input_Capture_Selection */
bogdanm 0:9b334a45a8ff 205
bogdanm 0:9b334a45a8ff 206 uint32_t IC2Prescaler; /*!< Specifies the Input Capture Prescaler.
bogdanm 0:9b334a45a8ff 207 This parameter can be a value of @ref TIM_Input_Capture_Prescaler */
bogdanm 0:9b334a45a8ff 208
bogdanm 0:9b334a45a8ff 209 uint32_t IC2Filter; /*!< Specifies the input capture filter.
bogdanm 0:9b334a45a8ff 210 This parameter can be a number between Min_Data = 0x0 and Max_Data = 0xF */
bogdanm 0:9b334a45a8ff 211 } TIM_Encoder_InitTypeDef;
bogdanm 0:9b334a45a8ff 212
bogdanm 0:9b334a45a8ff 213 /**
bogdanm 0:9b334a45a8ff 214 * @brief Clock Configuration Handle Structure definition
bogdanm 0:9b334a45a8ff 215 */
bogdanm 0:9b334a45a8ff 216 typedef struct
bogdanm 0:9b334a45a8ff 217 {
bogdanm 0:9b334a45a8ff 218 uint32_t ClockSource; /*!< TIM clock sources.
bogdanm 0:9b334a45a8ff 219 This parameter can be a value of @ref TIM_Clock_Source */
bogdanm 0:9b334a45a8ff 220 uint32_t ClockPolarity; /*!< TIM clock polarity.
bogdanm 0:9b334a45a8ff 221 This parameter can be a value of @ref TIM_Clock_Polarity */
bogdanm 0:9b334a45a8ff 222 uint32_t ClockPrescaler; /*!< TIM clock prescaler.
bogdanm 0:9b334a45a8ff 223 This parameter can be a value of @ref TIM_Clock_Prescaler */
bogdanm 0:9b334a45a8ff 224 uint32_t ClockFilter; /*!< TIM clock filter.
bogdanm 0:9b334a45a8ff 225 This parameter can be a number between Min_Data = 0x0 and Max_Data = 0xF */
bogdanm 0:9b334a45a8ff 226 }TIM_ClockConfigTypeDef;
bogdanm 0:9b334a45a8ff 227
bogdanm 0:9b334a45a8ff 228 /**
bogdanm 0:9b334a45a8ff 229 * @brief Clear Input Configuration Handle Structure definition
bogdanm 0:9b334a45a8ff 230 */
bogdanm 0:9b334a45a8ff 231 typedef struct
bogdanm 0:9b334a45a8ff 232 {
bogdanm 0:9b334a45a8ff 233 uint32_t ClearInputState; /*!< TIM clear Input state.
bogdanm 0:9b334a45a8ff 234 This parameter can be ENABLE or DISABLE */
bogdanm 0:9b334a45a8ff 235 uint32_t ClearInputSource; /*!< TIM clear Input sources.
bogdanm 0:9b334a45a8ff 236 This parameter can be a value of @ref TIMEx_ClearInput_Source */
bogdanm 0:9b334a45a8ff 237 uint32_t ClearInputPolarity; /*!< TIM Clear Input polarity.
bogdanm 0:9b334a45a8ff 238 This parameter can be a value of @ref TIM_ClearInput_Polarity */
bogdanm 0:9b334a45a8ff 239 uint32_t ClearInputPrescaler; /*!< TIM Clear Input prescaler.
bogdanm 0:9b334a45a8ff 240 This parameter can be a value of @ref TIM_ClearInput_Prescaler */
bogdanm 0:9b334a45a8ff 241 uint32_t ClearInputFilter; /*!< TIM Clear Input filter.
bogdanm 0:9b334a45a8ff 242 This parameter can be a number between Min_Data = 0x0 and Max_Data = 0xF */
bogdanm 0:9b334a45a8ff 243 }TIM_ClearInputConfigTypeDef;
bogdanm 0:9b334a45a8ff 244
bogdanm 0:9b334a45a8ff 245 /**
bogdanm 0:9b334a45a8ff 246 * @brief TIM Slave configuration Structure definition
bogdanm 0:9b334a45a8ff 247 */
bogdanm 0:9b334a45a8ff 248 typedef struct {
bogdanm 0:9b334a45a8ff 249 uint32_t SlaveMode; /*!< Slave mode selection
bogdanm 0:9b334a45a8ff 250 This parameter can be a value of @ref TIMEx_Slave_Mode */
bogdanm 0:9b334a45a8ff 251 uint32_t InputTrigger; /*!< Input Trigger source
bogdanm 0:9b334a45a8ff 252 This parameter can be a value of @ref TIM_Trigger_Selection */
bogdanm 0:9b334a45a8ff 253 uint32_t TriggerPolarity; /*!< Input Trigger polarity
bogdanm 0:9b334a45a8ff 254 This parameter can be a value of @ref TIM_Trigger_Polarity */
bogdanm 0:9b334a45a8ff 255 uint32_t TriggerPrescaler; /*!< Input trigger prescaler
bogdanm 0:9b334a45a8ff 256 This parameter can be a value of @ref TIM_Trigger_Prescaler */
bogdanm 0:9b334a45a8ff 257 uint32_t TriggerFilter; /*!< Input trigger filter
bogdanm 0:9b334a45a8ff 258 This parameter can be a number between Min_Data = 0x0 and Max_Data = 0xF */
bogdanm 0:9b334a45a8ff 259
bogdanm 0:9b334a45a8ff 260 }TIM_SlaveConfigTypeDef;
bogdanm 0:9b334a45a8ff 261
bogdanm 0:9b334a45a8ff 262 /**
bogdanm 0:9b334a45a8ff 263 * @brief HAL State structures definition
bogdanm 0:9b334a45a8ff 264 */
bogdanm 0:9b334a45a8ff 265 typedef enum
bogdanm 0:9b334a45a8ff 266 {
bogdanm 0:9b334a45a8ff 267 HAL_TIM_STATE_RESET = 0x00, /*!< Peripheral not yet initialized or disabled */
bogdanm 0:9b334a45a8ff 268 HAL_TIM_STATE_READY = 0x01, /*!< Peripheral Initialized and ready for use */
bogdanm 0:9b334a45a8ff 269 HAL_TIM_STATE_BUSY = 0x02, /*!< An internal process is ongoing */
bogdanm 0:9b334a45a8ff 270 HAL_TIM_STATE_TIMEOUT = 0x03, /*!< Timeout state */
bogdanm 0:9b334a45a8ff 271 HAL_TIM_STATE_ERROR = 0x04 /*!< Reception process is ongoing */
bogdanm 0:9b334a45a8ff 272 }HAL_TIM_StateTypeDef;
bogdanm 0:9b334a45a8ff 273
bogdanm 0:9b334a45a8ff 274 /**
bogdanm 0:9b334a45a8ff 275 * @brief HAL Active channel structures definition
bogdanm 0:9b334a45a8ff 276 */
bogdanm 0:9b334a45a8ff 277 typedef enum
bogdanm 0:9b334a45a8ff 278 {
bogdanm 0:9b334a45a8ff 279 HAL_TIM_ACTIVE_CHANNEL_1 = 0x01, /*!< The active channel is 1 */
bogdanm 0:9b334a45a8ff 280 HAL_TIM_ACTIVE_CHANNEL_2 = 0x02, /*!< The active channel is 2 */
bogdanm 0:9b334a45a8ff 281 HAL_TIM_ACTIVE_CHANNEL_3 = 0x04, /*!< The active channel is 3 */
bogdanm 0:9b334a45a8ff 282 HAL_TIM_ACTIVE_CHANNEL_4 = 0x08, /*!< The active channel is 4 */
bogdanm 0:9b334a45a8ff 283 HAL_TIM_ACTIVE_CHANNEL_CLEARED = 0x00 /*!< All active channels cleared */
bogdanm 0:9b334a45a8ff 284 }HAL_TIM_ActiveChannel;
bogdanm 0:9b334a45a8ff 285
bogdanm 0:9b334a45a8ff 286 /**
bogdanm 0:9b334a45a8ff 287 * @brief TIM Time Base Handle Structure definition
bogdanm 0:9b334a45a8ff 288 */
bogdanm 0:9b334a45a8ff 289 typedef struct
bogdanm 0:9b334a45a8ff 290 {
bogdanm 0:9b334a45a8ff 291 TIM_TypeDef *Instance; /*!< Register base address */
bogdanm 0:9b334a45a8ff 292 TIM_Base_InitTypeDef Init; /*!< TIM Time Base required parameters */
bogdanm 0:9b334a45a8ff 293 HAL_TIM_ActiveChannel Channel; /*!< Active channel */
bogdanm 0:9b334a45a8ff 294 DMA_HandleTypeDef *hdma[7]; /*!< DMA Handlers array
bogdanm 0:9b334a45a8ff 295 This array is accessed by a @ref DMA_Handle_index */
bogdanm 0:9b334a45a8ff 296 HAL_LockTypeDef Lock; /*!< Locking object */
bogdanm 0:9b334a45a8ff 297 __IO HAL_TIM_StateTypeDef State; /*!< TIM operation state */
bogdanm 0:9b334a45a8ff 298 }TIM_HandleTypeDef;
bogdanm 0:9b334a45a8ff 299 /**
bogdanm 0:9b334a45a8ff 300 * @}
bogdanm 0:9b334a45a8ff 301 */
bogdanm 0:9b334a45a8ff 302
bogdanm 0:9b334a45a8ff 303 /* Exported constants --------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 304 /** @defgroup TIM_Exported_Constants TIM Exported Constants
bogdanm 0:9b334a45a8ff 305 * @{
bogdanm 0:9b334a45a8ff 306 */
bogdanm 0:9b334a45a8ff 307
bogdanm 0:9b334a45a8ff 308 /** @defgroup TIM_Input_Channel_Polarity TIM Input Channel Polarity
bogdanm 0:9b334a45a8ff 309 * @{
bogdanm 0:9b334a45a8ff 310 */
bogdanm 0:9b334a45a8ff 311 #define TIM_INPUTCHANNELPOLARITY_RISING ((uint32_t)0x00000000) /*!< Polarity for TIx source */
bogdanm 0:9b334a45a8ff 312 #define TIM_INPUTCHANNELPOLARITY_FALLING (TIM_CCER_CC1P) /*!< Polarity for TIx source */
bogdanm 0:9b334a45a8ff 313 #define TIM_INPUTCHANNELPOLARITY_BOTHEDGE (TIM_CCER_CC1P | TIM_CCER_CC1NP) /*!< Polarity for TIx source */
bogdanm 0:9b334a45a8ff 314 /**
bogdanm 0:9b334a45a8ff 315 * @}
bogdanm 0:9b334a45a8ff 316 */
bogdanm 0:9b334a45a8ff 317
bogdanm 0:9b334a45a8ff 318 /** @defgroup TIM_ETR_Polarity TIM ETR Polarity
bogdanm 0:9b334a45a8ff 319 * @{
bogdanm 0:9b334a45a8ff 320 */
bogdanm 0:9b334a45a8ff 321 #define TIM_ETRPOLARITY_INVERTED (TIM_SMCR_ETP) /*!< Polarity for ETR source */
bogdanm 0:9b334a45a8ff 322 #define TIM_ETRPOLARITY_NONINVERTED ((uint32_t)0x0000) /*!< Polarity for ETR source */
bogdanm 0:9b334a45a8ff 323 /**
bogdanm 0:9b334a45a8ff 324 * @}
bogdanm 0:9b334a45a8ff 325 */
bogdanm 0:9b334a45a8ff 326
bogdanm 0:9b334a45a8ff 327 /** @defgroup TIM_ETR_Prescaler TIM ETR Prescaler
bogdanm 0:9b334a45a8ff 328 * @{
bogdanm 0:9b334a45a8ff 329 */
bogdanm 0:9b334a45a8ff 330 #define TIM_ETRPRESCALER_DIV1 ((uint32_t)0x0000) /*!< No prescaler is used */
bogdanm 0:9b334a45a8ff 331 #define TIM_ETRPRESCALER_DIV2 (TIM_SMCR_ETPS_0) /*!< ETR input source is divided by 2 */
bogdanm 0:9b334a45a8ff 332 #define TIM_ETRPRESCALER_DIV4 (TIM_SMCR_ETPS_1) /*!< ETR input source is divided by 4 */
bogdanm 0:9b334a45a8ff 333 #define TIM_ETRPRESCALER_DIV8 (TIM_SMCR_ETPS) /*!< ETR input source is divided by 8 */
bogdanm 0:9b334a45a8ff 334 /**
bogdanm 0:9b334a45a8ff 335 * @}
bogdanm 0:9b334a45a8ff 336 */
bogdanm 0:9b334a45a8ff 337
bogdanm 0:9b334a45a8ff 338 /** @defgroup TIM_Counter_Mode TIM Counter Mode
bogdanm 0:9b334a45a8ff 339 * @{
bogdanm 0:9b334a45a8ff 340 */
bogdanm 0:9b334a45a8ff 341 #define TIM_COUNTERMODE_UP ((uint32_t)0x0000)
bogdanm 0:9b334a45a8ff 342 #define TIM_COUNTERMODE_DOWN TIM_CR1_DIR
bogdanm 0:9b334a45a8ff 343 #define TIM_COUNTERMODE_CENTERALIGNED1 TIM_CR1_CMS_0
bogdanm 0:9b334a45a8ff 344 #define TIM_COUNTERMODE_CENTERALIGNED2 TIM_CR1_CMS_1
bogdanm 0:9b334a45a8ff 345 #define TIM_COUNTERMODE_CENTERALIGNED3 TIM_CR1_CMS
bogdanm 0:9b334a45a8ff 346 /**
bogdanm 0:9b334a45a8ff 347 * @}
bogdanm 0:9b334a45a8ff 348 */
bogdanm 0:9b334a45a8ff 349
bogdanm 0:9b334a45a8ff 350 /** @defgroup TIM_ClockDivision TIM Clock Division
bogdanm 0:9b334a45a8ff 351 * @{
bogdanm 0:9b334a45a8ff 352 */
bogdanm 0:9b334a45a8ff 353 #define TIM_CLOCKDIVISION_DIV1 ((uint32_t)0x0000)
bogdanm 0:9b334a45a8ff 354 #define TIM_CLOCKDIVISION_DIV2 (TIM_CR1_CKD_0)
bogdanm 0:9b334a45a8ff 355 #define TIM_CLOCKDIVISION_DIV4 (TIM_CR1_CKD_1)
bogdanm 0:9b334a45a8ff 356 /**
bogdanm 0:9b334a45a8ff 357 * @}
bogdanm 0:9b334a45a8ff 358 */
bogdanm 0:9b334a45a8ff 359
bogdanm 0:9b334a45a8ff 360 /** @defgroup TIM_Output_Compare_State TIM Output Compare State
bogdanm 0:9b334a45a8ff 361 * @{
bogdanm 0:9b334a45a8ff 362 */
bogdanm 0:9b334a45a8ff 363 #define TIM_OUTPUTSTATE_DISABLE ((uint32_t)0x0000)
bogdanm 0:9b334a45a8ff 364 #define TIM_OUTPUTSTATE_ENABLE (TIM_CCER_CC1E)
bogdanm 0:9b334a45a8ff 365
bogdanm 0:9b334a45a8ff 366 /**
bogdanm 0:9b334a45a8ff 367 * @}
bogdanm 0:9b334a45a8ff 368 */
bogdanm 0:9b334a45a8ff 369
bogdanm 0:9b334a45a8ff 370 /** @defgroup TIM_Output_Fast_State TIM Output Fast State
bogdanm 0:9b334a45a8ff 371 * @{
bogdanm 0:9b334a45a8ff 372 */
bogdanm 0:9b334a45a8ff 373 #define TIM_OCFAST_DISABLE ((uint32_t)0x0000)
bogdanm 0:9b334a45a8ff 374 #define TIM_OCFAST_ENABLE (TIM_CCMR1_OC1FE)
bogdanm 0:9b334a45a8ff 375 /**
bogdanm 0:9b334a45a8ff 376 * @}
bogdanm 0:9b334a45a8ff 377 */
bogdanm 0:9b334a45a8ff 378
bogdanm 0:9b334a45a8ff 379 /** @defgroup TIM_Output_Compare_N_State TIM Complementary Output Compare State
bogdanm 0:9b334a45a8ff 380 * @{
bogdanm 0:9b334a45a8ff 381 */
bogdanm 0:9b334a45a8ff 382 #define TIM_OUTPUTNSTATE_DISABLE ((uint32_t)0x0000)
bogdanm 0:9b334a45a8ff 383 #define TIM_OUTPUTNSTATE_ENABLE (TIM_CCER_CC1NE)
bogdanm 0:9b334a45a8ff 384 /**
bogdanm 0:9b334a45a8ff 385 * @}
bogdanm 0:9b334a45a8ff 386 */
bogdanm 0:9b334a45a8ff 387
bogdanm 0:9b334a45a8ff 388 /** @defgroup TIM_Output_Compare_Polarity TIM Output Compare Polarity
bogdanm 0:9b334a45a8ff 389 * @{
bogdanm 0:9b334a45a8ff 390 */
bogdanm 0:9b334a45a8ff 391 #define TIM_OCPOLARITY_HIGH ((uint32_t)0x0000)
bogdanm 0:9b334a45a8ff 392 #define TIM_OCPOLARITY_LOW (TIM_CCER_CC1P)
bogdanm 0:9b334a45a8ff 393 /**
bogdanm 0:9b334a45a8ff 394 * @}
bogdanm 0:9b334a45a8ff 395 */
bogdanm 0:9b334a45a8ff 396
bogdanm 0:9b334a45a8ff 397 /** @defgroup TIM_Output_Compare_N_Polarity TIM Complementary Output Compare Polarity
bogdanm 0:9b334a45a8ff 398 * @{
bogdanm 0:9b334a45a8ff 399 */
bogdanm 0:9b334a45a8ff 400 #define TIM_OCNPOLARITY_HIGH ((uint32_t)0x0000)
bogdanm 0:9b334a45a8ff 401 #define TIM_OCNPOLARITY_LOW (TIM_CCER_CC1NP)
bogdanm 0:9b334a45a8ff 402 /**
bogdanm 0:9b334a45a8ff 403 * @}
bogdanm 0:9b334a45a8ff 404 */
bogdanm 0:9b334a45a8ff 405
bogdanm 0:9b334a45a8ff 406 /** @defgroup TIM_Output_Compare_Idle_State TIM Output Compare Idle State
bogdanm 0:9b334a45a8ff 407 * @{
bogdanm 0:9b334a45a8ff 408 */
bogdanm 0:9b334a45a8ff 409 #define TIM_OCIDLESTATE_SET (TIM_CR2_OIS1)
bogdanm 0:9b334a45a8ff 410 #define TIM_OCIDLESTATE_RESET ((uint32_t)0x0000)
bogdanm 0:9b334a45a8ff 411 /**
bogdanm 0:9b334a45a8ff 412 * @}
bogdanm 0:9b334a45a8ff 413 */
bogdanm 0:9b334a45a8ff 414
bogdanm 0:9b334a45a8ff 415 /** @defgroup TIM_Output_Compare_N_Idle_State TIM Output Compare N Idle State
bogdanm 0:9b334a45a8ff 416 * @{
bogdanm 0:9b334a45a8ff 417 */
bogdanm 0:9b334a45a8ff 418 #define TIM_OCNIDLESTATE_SET (TIM_CR2_OIS1N)
bogdanm 0:9b334a45a8ff 419 #define TIM_OCNIDLESTATE_RESET ((uint32_t)0x0000)
bogdanm 0:9b334a45a8ff 420 /**
bogdanm 0:9b334a45a8ff 421 * @}
bogdanm 0:9b334a45a8ff 422 */
bogdanm 0:9b334a45a8ff 423
bogdanm 0:9b334a45a8ff 424 /** @defgroup TIM_Input_Capture_Polarity TIM Input Capture Polarity
bogdanm 0:9b334a45a8ff 425 * @{
bogdanm 0:9b334a45a8ff 426 */
bogdanm 0:9b334a45a8ff 427 #define TIM_ICPOLARITY_RISING TIM_INPUTCHANNELPOLARITY_RISING
bogdanm 0:9b334a45a8ff 428 #define TIM_ICPOLARITY_FALLING TIM_INPUTCHANNELPOLARITY_FALLING
bogdanm 0:9b334a45a8ff 429 #define TIM_ICPOLARITY_BOTHEDGE TIM_INPUTCHANNELPOLARITY_BOTHEDGE
bogdanm 0:9b334a45a8ff 430 /**
bogdanm 0:9b334a45a8ff 431 * @}
bogdanm 0:9b334a45a8ff 432 */
bogdanm 0:9b334a45a8ff 433
bogdanm 0:9b334a45a8ff 434 /** @defgroup TIM_Input_Capture_Selection TIM Input Capture Selection
bogdanm 0:9b334a45a8ff 435 * @{
bogdanm 0:9b334a45a8ff 436 */
bogdanm 0:9b334a45a8ff 437 #define TIM_ICSELECTION_DIRECTTI (TIM_CCMR1_CC1S_0) /*!< TIM Input 1, 2, 3 or 4 is selected to be
bogdanm 0:9b334a45a8ff 438 connected to IC1, IC2, IC3 or IC4, respectively */
bogdanm 0:9b334a45a8ff 439 #define TIM_ICSELECTION_INDIRECTTI (TIM_CCMR1_CC1S_1) /*!< TIM Input 1, 2, 3 or 4 is selected to be
bogdanm 0:9b334a45a8ff 440 connected to IC2, IC1, IC4 or IC3, respectively */
bogdanm 0:9b334a45a8ff 441 #define TIM_ICSELECTION_TRC (TIM_CCMR1_CC1S) /*!< TIM Input 1, 2, 3 or 4 is selected to be connected to TRC */
bogdanm 0:9b334a45a8ff 442
bogdanm 0:9b334a45a8ff 443 /**
bogdanm 0:9b334a45a8ff 444 * @}
bogdanm 0:9b334a45a8ff 445 */
bogdanm 0:9b334a45a8ff 446
bogdanm 0:9b334a45a8ff 447 /** @defgroup TIM_Input_Capture_Prescaler TIM Input Capture Prescaler
bogdanm 0:9b334a45a8ff 448 * @{
bogdanm 0:9b334a45a8ff 449 */
bogdanm 0:9b334a45a8ff 450 #define TIM_ICPSC_DIV1 ((uint32_t)0x0000) /*!< Capture performed each time an edge is detected on the capture input */
bogdanm 0:9b334a45a8ff 451 #define TIM_ICPSC_DIV2 (TIM_CCMR1_IC1PSC_0) /*!< Capture performed once every 2 events */
bogdanm 0:9b334a45a8ff 452 #define TIM_ICPSC_DIV4 (TIM_CCMR1_IC1PSC_1) /*!< Capture performed once every 4 events */
bogdanm 0:9b334a45a8ff 453 #define TIM_ICPSC_DIV8 (TIM_CCMR1_IC1PSC) /*!< Capture performed once every 8 events */
bogdanm 0:9b334a45a8ff 454 /**
bogdanm 0:9b334a45a8ff 455 * @}
bogdanm 0:9b334a45a8ff 456 */
bogdanm 0:9b334a45a8ff 457
bogdanm 0:9b334a45a8ff 458 /** @defgroup TIM_One_Pulse_Mode TIM One Pulse Mode
bogdanm 0:9b334a45a8ff 459 * @{
bogdanm 0:9b334a45a8ff 460 */
bogdanm 0:9b334a45a8ff 461 #define TIM_OPMODE_SINGLE (TIM_CR1_OPM)
bogdanm 0:9b334a45a8ff 462 #define TIM_OPMODE_REPETITIVE ((uint32_t)0x0000)
bogdanm 0:9b334a45a8ff 463 /**
bogdanm 0:9b334a45a8ff 464 * @}
bogdanm 0:9b334a45a8ff 465 */
bogdanm 0:9b334a45a8ff 466
bogdanm 0:9b334a45a8ff 467 /** @defgroup TIM_Encoder_Mode TIM Encoder Mode
bogdanm 0:9b334a45a8ff 468 * @{
bogdanm 0:9b334a45a8ff 469 */
bogdanm 0:9b334a45a8ff 470 #define TIM_ENCODERMODE_TI1 (TIM_SMCR_SMS_0)
bogdanm 0:9b334a45a8ff 471 #define TIM_ENCODERMODE_TI2 (TIM_SMCR_SMS_1)
bogdanm 0:9b334a45a8ff 472 #define TIM_ENCODERMODE_TI12 (TIM_SMCR_SMS_1 | TIM_SMCR_SMS_0)
bogdanm 0:9b334a45a8ff 473
bogdanm 0:9b334a45a8ff 474 /**
bogdanm 0:9b334a45a8ff 475 * @}
bogdanm 0:9b334a45a8ff 476 */
bogdanm 0:9b334a45a8ff 477
bogdanm 0:9b334a45a8ff 478 /** @defgroup TIM_Interrupt_definition TIM Interrupt definition
bogdanm 0:9b334a45a8ff 479 * @{
bogdanm 0:9b334a45a8ff 480 */
bogdanm 0:9b334a45a8ff 481 #define TIM_IT_UPDATE (TIM_DIER_UIE)
bogdanm 0:9b334a45a8ff 482 #define TIM_IT_CC1 (TIM_DIER_CC1IE)
bogdanm 0:9b334a45a8ff 483 #define TIM_IT_CC2 (TIM_DIER_CC2IE)
bogdanm 0:9b334a45a8ff 484 #define TIM_IT_CC3 (TIM_DIER_CC3IE)
bogdanm 0:9b334a45a8ff 485 #define TIM_IT_CC4 (TIM_DIER_CC4IE)
bogdanm 0:9b334a45a8ff 486 #define TIM_IT_COM (TIM_DIER_COMIE)
bogdanm 0:9b334a45a8ff 487 #define TIM_IT_TRIGGER (TIM_DIER_TIE)
bogdanm 0:9b334a45a8ff 488 #define TIM_IT_BREAK (TIM_DIER_BIE)
bogdanm 0:9b334a45a8ff 489 /**
bogdanm 0:9b334a45a8ff 490 * @}
bogdanm 0:9b334a45a8ff 491 */
bogdanm 0:9b334a45a8ff 492
bogdanm 0:9b334a45a8ff 493 /** @defgroup TIM_Commutation_Source TIM Commutation Source
bogdanm 0:9b334a45a8ff 494 * @{
bogdanm 0:9b334a45a8ff 495 */
bogdanm 0:9b334a45a8ff 496 #define TIM_COMMUTATION_TRGI (TIM_CR2_CCUS)
bogdanm 0:9b334a45a8ff 497 #define TIM_COMMUTATION_SOFTWARE ((uint32_t)0x0000)
bogdanm 0:9b334a45a8ff 498 /**
bogdanm 0:9b334a45a8ff 499 * @}
bogdanm 0:9b334a45a8ff 500 */
bogdanm 0:9b334a45a8ff 501
bogdanm 0:9b334a45a8ff 502 /** @defgroup TIM_DMA_sources TIM DMA sources
bogdanm 0:9b334a45a8ff 503 * @{
bogdanm 0:9b334a45a8ff 504 */
bogdanm 0:9b334a45a8ff 505 #define TIM_DMA_UPDATE (TIM_DIER_UDE)
bogdanm 0:9b334a45a8ff 506 #define TIM_DMA_CC1 (TIM_DIER_CC1DE)
bogdanm 0:9b334a45a8ff 507 #define TIM_DMA_CC2 (TIM_DIER_CC2DE)
bogdanm 0:9b334a45a8ff 508 #define TIM_DMA_CC3 (TIM_DIER_CC3DE)
bogdanm 0:9b334a45a8ff 509 #define TIM_DMA_CC4 (TIM_DIER_CC4DE)
bogdanm 0:9b334a45a8ff 510 #define TIM_DMA_COM (TIM_DIER_COMDE)
bogdanm 0:9b334a45a8ff 511 #define TIM_DMA_TRIGGER (TIM_DIER_TDE)
bogdanm 0:9b334a45a8ff 512 /**
bogdanm 0:9b334a45a8ff 513 * @}
bogdanm 0:9b334a45a8ff 514 */
bogdanm 0:9b334a45a8ff 515
bogdanm 0:9b334a45a8ff 516 /** @defgroup TIM_Event_Source TIM Event Source
bogdanm 0:9b334a45a8ff 517 * @{
bogdanm 0:9b334a45a8ff 518 */
bogdanm 0:9b334a45a8ff 519 #define TIM_EVENTSOURCE_UPDATE TIM_EGR_UG
bogdanm 0:9b334a45a8ff 520 #define TIM_EVENTSOURCE_CC1 TIM_EGR_CC1G
bogdanm 0:9b334a45a8ff 521 #define TIM_EVENTSOURCE_CC2 TIM_EGR_CC2G
bogdanm 0:9b334a45a8ff 522 #define TIM_EVENTSOURCE_CC3 TIM_EGR_CC3G
bogdanm 0:9b334a45a8ff 523 #define TIM_EVENTSOURCE_CC4 TIM_EGR_CC4G
bogdanm 0:9b334a45a8ff 524 #define TIM_EVENTSOURCE_COM TIM_EGR_COMG
bogdanm 0:9b334a45a8ff 525 #define TIM_EVENTSOURCE_TRIGGER TIM_EGR_TG
bogdanm 0:9b334a45a8ff 526 #define TIM_EVENTSOURCE_BREAK TIM_EGR_BG
bogdanm 0:9b334a45a8ff 527 #define TIM_EVENTSOURCE_BREAK2 TIM_EGR_B2G
bogdanm 0:9b334a45a8ff 528 /**
bogdanm 0:9b334a45a8ff 529 * @}
bogdanm 0:9b334a45a8ff 530 */
bogdanm 0:9b334a45a8ff 531
bogdanm 0:9b334a45a8ff 532 /** @defgroup TIM_Flag_definition TIM Flag definition
bogdanm 0:9b334a45a8ff 533 * @{
bogdanm 0:9b334a45a8ff 534 */
bogdanm 0:9b334a45a8ff 535 #define TIM_FLAG_UPDATE (TIM_SR_UIF)
bogdanm 0:9b334a45a8ff 536 #define TIM_FLAG_CC1 (TIM_SR_CC1IF)
bogdanm 0:9b334a45a8ff 537 #define TIM_FLAG_CC2 (TIM_SR_CC2IF)
bogdanm 0:9b334a45a8ff 538 #define TIM_FLAG_CC3 (TIM_SR_CC3IF)
bogdanm 0:9b334a45a8ff 539 #define TIM_FLAG_CC4 (TIM_SR_CC4IF)
bogdanm 0:9b334a45a8ff 540 #define TIM_FLAG_COM (TIM_SR_COMIF)
bogdanm 0:9b334a45a8ff 541 #define TIM_FLAG_TRIGGER (TIM_SR_TIF)
bogdanm 0:9b334a45a8ff 542 #define TIM_FLAG_BREAK (TIM_SR_BIF)
bogdanm 0:9b334a45a8ff 543 #define TIM_FLAG_BREAK2 (TIM_SR_B2IF)
bogdanm 0:9b334a45a8ff 544 #define TIM_FLAG_CC1OF (TIM_SR_CC1OF)
bogdanm 0:9b334a45a8ff 545 #define TIM_FLAG_CC2OF (TIM_SR_CC2OF)
bogdanm 0:9b334a45a8ff 546 #define TIM_FLAG_CC3OF (TIM_SR_CC3OF)
bogdanm 0:9b334a45a8ff 547 #define TIM_FLAG_CC4OF (TIM_SR_CC4OF)
bogdanm 0:9b334a45a8ff 548 /**
bogdanm 0:9b334a45a8ff 549 * @}
bogdanm 0:9b334a45a8ff 550 */
bogdanm 0:9b334a45a8ff 551
bogdanm 0:9b334a45a8ff 552 /** @defgroup TIM_Clock_Source TIM Clock Source
bogdanm 0:9b334a45a8ff 553 * @{
bogdanm 0:9b334a45a8ff 554 */
bogdanm 0:9b334a45a8ff 555 #define TIM_CLOCKSOURCE_ETRMODE2 (TIM_SMCR_ETPS_1)
bogdanm 0:9b334a45a8ff 556 #define TIM_CLOCKSOURCE_INTERNAL (TIM_SMCR_ETPS_0)
bogdanm 0:9b334a45a8ff 557 #define TIM_CLOCKSOURCE_ITR0 ((uint32_t)0x0000)
bogdanm 0:9b334a45a8ff 558 #define TIM_CLOCKSOURCE_ITR1 (TIM_SMCR_TS_0)
bogdanm 0:9b334a45a8ff 559 #define TIM_CLOCKSOURCE_ITR2 (TIM_SMCR_TS_1)
bogdanm 0:9b334a45a8ff 560 #define TIM_CLOCKSOURCE_ITR3 (TIM_SMCR_TS_0 | TIM_SMCR_TS_1)
bogdanm 0:9b334a45a8ff 561 #define TIM_CLOCKSOURCE_TI1ED (TIM_SMCR_TS_2)
bogdanm 0:9b334a45a8ff 562 #define TIM_CLOCKSOURCE_TI1 (TIM_SMCR_TS_0 | TIM_SMCR_TS_2)
bogdanm 0:9b334a45a8ff 563 #define TIM_CLOCKSOURCE_TI2 (TIM_SMCR_TS_1 | TIM_SMCR_TS_2)
bogdanm 0:9b334a45a8ff 564 #define TIM_CLOCKSOURCE_ETRMODE1 (TIM_SMCR_TS)
bogdanm 0:9b334a45a8ff 565 /**
bogdanm 0:9b334a45a8ff 566 * @}
bogdanm 0:9b334a45a8ff 567 */
bogdanm 0:9b334a45a8ff 568
bogdanm 0:9b334a45a8ff 569 /** @defgroup TIM_Clock_Polarity TIM Clock Polarity
bogdanm 0:9b334a45a8ff 570 * @{
bogdanm 0:9b334a45a8ff 571 */
bogdanm 0:9b334a45a8ff 572 #define TIM_CLOCKPOLARITY_INVERTED TIM_ETRPOLARITY_INVERTED /*!< Polarity for ETRx clock sources */
bogdanm 0:9b334a45a8ff 573 #define TIM_CLOCKPOLARITY_NONINVERTED TIM_ETRPOLARITY_NONINVERTED /*!< Polarity for ETRx clock sources */
bogdanm 0:9b334a45a8ff 574 #define TIM_CLOCKPOLARITY_RISING TIM_INPUTCHANNELPOLARITY_RISING /*!< Polarity for TIx clock sources */
bogdanm 0:9b334a45a8ff 575 #define TIM_CLOCKPOLARITY_FALLING TIM_INPUTCHANNELPOLARITY_FALLING /*!< Polarity for TIx clock sources */
bogdanm 0:9b334a45a8ff 576 #define TIM_CLOCKPOLARITY_BOTHEDGE TIM_INPUTCHANNELPOLARITY_BOTHEDGE /*!< Polarity for TIx clock sources */
bogdanm 0:9b334a45a8ff 577 /**
bogdanm 0:9b334a45a8ff 578 * @}
bogdanm 0:9b334a45a8ff 579 */
bogdanm 0:9b334a45a8ff 580
bogdanm 0:9b334a45a8ff 581 /** @defgroup TIM_Clock_Prescaler TIM Clock Prescaler
bogdanm 0:9b334a45a8ff 582 * @{
bogdanm 0:9b334a45a8ff 583 */
bogdanm 0:9b334a45a8ff 584 #define TIM_CLOCKPRESCALER_DIV1 TIM_ETRPRESCALER_DIV1 /*!< No prescaler is used */
bogdanm 0:9b334a45a8ff 585 #define TIM_CLOCKPRESCALER_DIV2 TIM_ETRPRESCALER_DIV2 /*!< Prescaler for External ETR Clock: Capture performed once every 2 events. */
bogdanm 0:9b334a45a8ff 586 #define TIM_CLOCKPRESCALER_DIV4 TIM_ETRPRESCALER_DIV4 /*!< Prescaler for External ETR Clock: Capture performed once every 4 events. */
bogdanm 0:9b334a45a8ff 587 #define TIM_CLOCKPRESCALER_DIV8 TIM_ETRPRESCALER_DIV8 /*!< Prescaler for External ETR Clock: Capture performed once every 8 events. */
bogdanm 0:9b334a45a8ff 588 /**
bogdanm 0:9b334a45a8ff 589 * @}
bogdanm 0:9b334a45a8ff 590 */
bogdanm 0:9b334a45a8ff 591
bogdanm 0:9b334a45a8ff 592 /** @defgroup TIM_ClearInput_Polarity TIM Clear Input Polarity
bogdanm 0:9b334a45a8ff 593 * @{
bogdanm 0:9b334a45a8ff 594 */
bogdanm 0:9b334a45a8ff 595 #define TIM_CLEARINPUTPOLARITY_INVERTED TIM_ETRPOLARITY_INVERTED /*!< Polarity for ETRx pin */
bogdanm 0:9b334a45a8ff 596 #define TIM_CLEARINPUTPOLARITY_NONINVERTED TIM_ETRPOLARITY_NONINVERTED /*!< Polarity for ETRx pin */
bogdanm 0:9b334a45a8ff 597 /**
bogdanm 0:9b334a45a8ff 598 * @}
bogdanm 0:9b334a45a8ff 599 */
bogdanm 0:9b334a45a8ff 600
bogdanm 0:9b334a45a8ff 601 /** @defgroup TIM_ClearInput_Prescaler TIM Clear Input Prescaler
bogdanm 0:9b334a45a8ff 602 * @{
bogdanm 0:9b334a45a8ff 603 */
bogdanm 0:9b334a45a8ff 604 #define TIM_CLEARINPUTPRESCALER_DIV1 TIM_ETRPRESCALER_DIV1 /*!< No prescaler is used */
bogdanm 0:9b334a45a8ff 605 #define TIM_CLEARINPUTPRESCALER_DIV2 TIM_ETRPRESCALER_DIV2 /*!< Prescaler for External ETR pin: Capture performed once every 2 events. */
bogdanm 0:9b334a45a8ff 606 #define TIM_CLEARINPUTPRESCALER_DIV4 TIM_ETRPRESCALER_DIV4 /*!< Prescaler for External ETR pin: Capture performed once every 4 events. */
bogdanm 0:9b334a45a8ff 607 #define TIM_CLEARINPUTPRESCALER_DIV8 TIM_ETRPRESCALER_DIV8 /*!< Prescaler for External ETR pin: Capture performed once every 8 events. */
bogdanm 0:9b334a45a8ff 608 /**
bogdanm 0:9b334a45a8ff 609 * @}
bogdanm 0:9b334a45a8ff 610 */
bogdanm 0:9b334a45a8ff 611
bogdanm 0:9b334a45a8ff 612 /** @defgroup TIM_OSSR_Off_State_Selection_for_Run_mode_state TIM OSSR OffState Selection for Run mode state
bogdanm 0:9b334a45a8ff 613 * @{
bogdanm 0:9b334a45a8ff 614 */
bogdanm 0:9b334a45a8ff 615 #define TIM_OSSR_ENABLE (TIM_BDTR_OSSR)
bogdanm 0:9b334a45a8ff 616 #define TIM_OSSR_DISABLE ((uint32_t)0x0000)
bogdanm 0:9b334a45a8ff 617 /**
bogdanm 0:9b334a45a8ff 618 * @}
bogdanm 0:9b334a45a8ff 619 */
bogdanm 0:9b334a45a8ff 620
bogdanm 0:9b334a45a8ff 621 /** @defgroup TIM_OSSI_Off_State_Selection_for_Idle_mode_state TIM OSSI OffState Selection for Idle mode state
bogdanm 0:9b334a45a8ff 622 * @{
bogdanm 0:9b334a45a8ff 623 */
bogdanm 0:9b334a45a8ff 624 #define TIM_OSSI_ENABLE (TIM_BDTR_OSSI)
bogdanm 0:9b334a45a8ff 625 #define TIM_OSSI_DISABLE ((uint32_t)0x0000)
bogdanm 0:9b334a45a8ff 626 /**
bogdanm 0:9b334a45a8ff 627 * @}
bogdanm 0:9b334a45a8ff 628 */
bogdanm 0:9b334a45a8ff 629
bogdanm 0:9b334a45a8ff 630 /** @defgroup TIM_Lock_level TIM Lock level
bogdanm 0:9b334a45a8ff 631 * @{
bogdanm 0:9b334a45a8ff 632 */
bogdanm 0:9b334a45a8ff 633 #define TIM_LOCKLEVEL_OFF ((uint32_t)0x0000)
bogdanm 0:9b334a45a8ff 634 #define TIM_LOCKLEVEL_1 (TIM_BDTR_LOCK_0)
bogdanm 0:9b334a45a8ff 635 #define TIM_LOCKLEVEL_2 (TIM_BDTR_LOCK_1)
bogdanm 0:9b334a45a8ff 636 #define TIM_LOCKLEVEL_3 (TIM_BDTR_LOCK)
bogdanm 0:9b334a45a8ff 637 /**
bogdanm 0:9b334a45a8ff 638 * @}
bogdanm 0:9b334a45a8ff 639 */
bogdanm 0:9b334a45a8ff 640 /** @defgroup TIM_Break_Input_enable_disable TIM Break Input State
bogdanm 0:9b334a45a8ff 641 * @{
bogdanm 0:9b334a45a8ff 642 */
bogdanm 0:9b334a45a8ff 643 #define TIM_BREAK_ENABLE (TIM_BDTR_BKE)
bogdanm 0:9b334a45a8ff 644 #define TIM_BREAK_DISABLE ((uint32_t)0x0000)
bogdanm 0:9b334a45a8ff 645 /**
bogdanm 0:9b334a45a8ff 646 * @}
bogdanm 0:9b334a45a8ff 647 */
bogdanm 0:9b334a45a8ff 648
bogdanm 0:9b334a45a8ff 649 /** @defgroup TIM_Break_Polarity TIM Break Polarity
bogdanm 0:9b334a45a8ff 650 * @{
bogdanm 0:9b334a45a8ff 651 */
bogdanm 0:9b334a45a8ff 652 #define TIM_BREAKPOLARITY_LOW ((uint32_t)0x0000)
bogdanm 0:9b334a45a8ff 653 #define TIM_BREAKPOLARITY_HIGH (TIM_BDTR_BKP)
bogdanm 0:9b334a45a8ff 654 /**
bogdanm 0:9b334a45a8ff 655 * @}
bogdanm 0:9b334a45a8ff 656 */
bogdanm 0:9b334a45a8ff 657
bogdanm 0:9b334a45a8ff 658 /** @defgroup TIM_AOE_Bit_Set_Reset TIM AOE Bit State
bogdanm 0:9b334a45a8ff 659 * @{
bogdanm 0:9b334a45a8ff 660 */
bogdanm 0:9b334a45a8ff 661 #define TIM_AUTOMATICOUTPUT_ENABLE (TIM_BDTR_AOE)
bogdanm 0:9b334a45a8ff 662 #define TIM_AUTOMATICOUTPUT_DISABLE ((uint32_t)0x0000)
bogdanm 0:9b334a45a8ff 663 /**
bogdanm 0:9b334a45a8ff 664 * @}
bogdanm 0:9b334a45a8ff 665 */
bogdanm 0:9b334a45a8ff 666
bogdanm 0:9b334a45a8ff 667 /** @defgroup TIM_Master_Mode_Selection TIM Master Mode Selection
bogdanm 0:9b334a45a8ff 668 * @{
bogdanm 0:9b334a45a8ff 669 */
bogdanm 0:9b334a45a8ff 670 #define TIM_TRGO_RESET ((uint32_t)0x0000)
bogdanm 0:9b334a45a8ff 671 #define TIM_TRGO_ENABLE (TIM_CR2_MMS_0)
bogdanm 0:9b334a45a8ff 672 #define TIM_TRGO_UPDATE (TIM_CR2_MMS_1)
bogdanm 0:9b334a45a8ff 673 #define TIM_TRGO_OC1 ((TIM_CR2_MMS_1 | TIM_CR2_MMS_0))
bogdanm 0:9b334a45a8ff 674 #define TIM_TRGO_OC1REF (TIM_CR2_MMS_2)
bogdanm 0:9b334a45a8ff 675 #define TIM_TRGO_OC2REF ((TIM_CR2_MMS_2 | TIM_CR2_MMS_0))
bogdanm 0:9b334a45a8ff 676 #define TIM_TRGO_OC3REF ((TIM_CR2_MMS_2 | TIM_CR2_MMS_1))
bogdanm 0:9b334a45a8ff 677 #define TIM_TRGO_OC4REF ((TIM_CR2_MMS_2 | TIM_CR2_MMS_1 | TIM_CR2_MMS_0))
bogdanm 0:9b334a45a8ff 678 /**
bogdanm 0:9b334a45a8ff 679 * @}
bogdanm 0:9b334a45a8ff 680 */
bogdanm 0:9b334a45a8ff 681
bogdanm 0:9b334a45a8ff 682 /** @defgroup TIM_Master_Slave_Mode TIM Master Slave Mode
bogdanm 0:9b334a45a8ff 683 * @{
bogdanm 0:9b334a45a8ff 684 */
bogdanm 0:9b334a45a8ff 685 #define TIM_MASTERSLAVEMODE_ENABLE ((uint32_t)0x0080)
bogdanm 0:9b334a45a8ff 686 #define TIM_MASTERSLAVEMODE_DISABLE ((uint32_t)0x0000)
bogdanm 0:9b334a45a8ff 687 /**
bogdanm 0:9b334a45a8ff 688 * @}
bogdanm 0:9b334a45a8ff 689 */
bogdanm 0:9b334a45a8ff 690
bogdanm 0:9b334a45a8ff 691 /** @defgroup TIM_Trigger_Selection TIM Trigger Selection
bogdanm 0:9b334a45a8ff 692 * @{
bogdanm 0:9b334a45a8ff 693 */
bogdanm 0:9b334a45a8ff 694 #define TIM_TS_ITR0 ((uint32_t)0x0000)
bogdanm 0:9b334a45a8ff 695 #define TIM_TS_ITR1 ((uint32_t)0x0010)
bogdanm 0:9b334a45a8ff 696 #define TIM_TS_ITR2 ((uint32_t)0x0020)
bogdanm 0:9b334a45a8ff 697 #define TIM_TS_ITR3 ((uint32_t)0x0030)
bogdanm 0:9b334a45a8ff 698 #define TIM_TS_TI1F_ED ((uint32_t)0x0040)
bogdanm 0:9b334a45a8ff 699 #define TIM_TS_TI1FP1 ((uint32_t)0x0050)
bogdanm 0:9b334a45a8ff 700 #define TIM_TS_TI2FP2 ((uint32_t)0x0060)
bogdanm 0:9b334a45a8ff 701 #define TIM_TS_ETRF ((uint32_t)0x0070)
bogdanm 0:9b334a45a8ff 702 #define TIM_TS_NONE ((uint32_t)0xFFFF)
bogdanm 0:9b334a45a8ff 703 /**
bogdanm 0:9b334a45a8ff 704 * @}
bogdanm 0:9b334a45a8ff 705 */
bogdanm 0:9b334a45a8ff 706
bogdanm 0:9b334a45a8ff 707 /** @defgroup TIM_Trigger_Polarity TIM Trigger Polarity
bogdanm 0:9b334a45a8ff 708 * @{
bogdanm 0:9b334a45a8ff 709 */
bogdanm 0:9b334a45a8ff 710 #define TIM_TRIGGERPOLARITY_INVERTED TIM_ETRPOLARITY_INVERTED /*!< Polarity for ETRx trigger sources */
bogdanm 0:9b334a45a8ff 711 #define TIM_TRIGGERPOLARITY_NONINVERTED TIM_ETRPOLARITY_NONINVERTED /*!< Polarity for ETRx trigger sources */
bogdanm 0:9b334a45a8ff 712 #define TIM_TRIGGERPOLARITY_RISING TIM_INPUTCHANNELPOLARITY_RISING /*!< Polarity for TIxFPx or TI1_ED trigger sources */
bogdanm 0:9b334a45a8ff 713 #define TIM_TRIGGERPOLARITY_FALLING TIM_INPUTCHANNELPOLARITY_FALLING /*!< Polarity for TIxFPx or TI1_ED trigger sources */
bogdanm 0:9b334a45a8ff 714 #define TIM_TRIGGERPOLARITY_BOTHEDGE TIM_INPUTCHANNELPOLARITY_BOTHEDGE /*!< Polarity for TIxFPx or TI1_ED trigger sources */
bogdanm 0:9b334a45a8ff 715 /**
bogdanm 0:9b334a45a8ff 716 * @}
bogdanm 0:9b334a45a8ff 717 */
bogdanm 0:9b334a45a8ff 718
bogdanm 0:9b334a45a8ff 719 /** @defgroup TIM_Trigger_Prescaler TIM Trigger Prescaler
bogdanm 0:9b334a45a8ff 720 * @{
bogdanm 0:9b334a45a8ff 721 */
bogdanm 0:9b334a45a8ff 722 #define TIM_TRIGGERPRESCALER_DIV1 TIM_ETRPRESCALER_DIV1 /*!< No prescaler is used */
bogdanm 0:9b334a45a8ff 723 #define TIM_TRIGGERPRESCALER_DIV2 TIM_ETRPRESCALER_DIV2 /*!< Prescaler for External ETR Trigger: Capture performed once every 2 events. */
bogdanm 0:9b334a45a8ff 724 #define TIM_TRIGGERPRESCALER_DIV4 TIM_ETRPRESCALER_DIV4 /*!< Prescaler for External ETR Trigger: Capture performed once every 4 events. */
bogdanm 0:9b334a45a8ff 725 #define TIM_TRIGGERPRESCALER_DIV8 TIM_ETRPRESCALER_DIV8 /*!< Prescaler for External ETR Trigger: Capture performed once every 8 events. */
bogdanm 0:9b334a45a8ff 726 /**
bogdanm 0:9b334a45a8ff 727 * @}
bogdanm 0:9b334a45a8ff 728 */
bogdanm 0:9b334a45a8ff 729
bogdanm 0:9b334a45a8ff 730
bogdanm 0:9b334a45a8ff 731 /** @defgroup TIM_TI1_Selection TIM TI1 Selection
bogdanm 0:9b334a45a8ff 732 * @{
bogdanm 0:9b334a45a8ff 733 */
bogdanm 0:9b334a45a8ff 734 #define TIM_TI1SELECTION_CH1 ((uint32_t)0x0000)
bogdanm 0:9b334a45a8ff 735 #define TIM_TI1SELECTION_XORCOMBINATION (TIM_CR2_TI1S)
bogdanm 0:9b334a45a8ff 736 /**
bogdanm 0:9b334a45a8ff 737 * @}
bogdanm 0:9b334a45a8ff 738 */
bogdanm 0:9b334a45a8ff 739
bogdanm 0:9b334a45a8ff 740 /** @defgroup TIM_DMA_Base_address TIM DMA Base address
bogdanm 0:9b334a45a8ff 741 * @{
bogdanm 0:9b334a45a8ff 742 */
bogdanm 0:9b334a45a8ff 743 #define TIM_DMABASE_CR1 (0x00000000)
bogdanm 0:9b334a45a8ff 744 #define TIM_DMABASE_CR2 (0x00000001)
bogdanm 0:9b334a45a8ff 745 #define TIM_DMABASE_SMCR (0x00000002)
bogdanm 0:9b334a45a8ff 746 #define TIM_DMABASE_DIER (0x00000003)
bogdanm 0:9b334a45a8ff 747 #define TIM_DMABASE_SR (0x00000004)
bogdanm 0:9b334a45a8ff 748 #define TIM_DMABASE_EGR (0x00000005)
bogdanm 0:9b334a45a8ff 749 #define TIM_DMABASE_CCMR1 (0x00000006)
bogdanm 0:9b334a45a8ff 750 #define TIM_DMABASE_CCMR2 (0x00000007)
bogdanm 0:9b334a45a8ff 751 #define TIM_DMABASE_CCER (0x00000008)
bogdanm 0:9b334a45a8ff 752 #define TIM_DMABASE_CNT (0x00000009)
bogdanm 0:9b334a45a8ff 753 #define TIM_DMABASE_PSC (0x0000000A)
bogdanm 0:9b334a45a8ff 754 #define TIM_DMABASE_ARR (0x0000000B)
bogdanm 0:9b334a45a8ff 755 #define TIM_DMABASE_RCR (0x0000000C)
bogdanm 0:9b334a45a8ff 756 #define TIM_DMABASE_CCR1 (0x0000000D)
bogdanm 0:9b334a45a8ff 757 #define TIM_DMABASE_CCR2 (0x0000000E)
bogdanm 0:9b334a45a8ff 758 #define TIM_DMABASE_CCR3 (0x0000000F)
bogdanm 0:9b334a45a8ff 759 #define TIM_DMABASE_CCR4 (0x00000010)
bogdanm 0:9b334a45a8ff 760 #define TIM_DMABASE_BDTR (0x00000011)
bogdanm 0:9b334a45a8ff 761 #define TIM_DMABASE_DCR (0x00000012)
bogdanm 0:9b334a45a8ff 762 #define TIM_DMABASE_OR (0x00000013)
bogdanm 0:9b334a45a8ff 763 /**
bogdanm 0:9b334a45a8ff 764 * @}
bogdanm 0:9b334a45a8ff 765 */
bogdanm 0:9b334a45a8ff 766
bogdanm 0:9b334a45a8ff 767 /** @defgroup TIM_DMA_Burst_Length TIM DMA Burst Length
bogdanm 0:9b334a45a8ff 768 * @{
bogdanm 0:9b334a45a8ff 769 */
bogdanm 0:9b334a45a8ff 770 #define TIM_DMABURSTLENGTH_1TRANSFER (0x00000000)
bogdanm 0:9b334a45a8ff 771 #define TIM_DMABURSTLENGTH_2TRANSFERS (0x00000100)
bogdanm 0:9b334a45a8ff 772 #define TIM_DMABURSTLENGTH_3TRANSFERS (0x00000200)
bogdanm 0:9b334a45a8ff 773 #define TIM_DMABURSTLENGTH_4TRANSFERS (0x00000300)
bogdanm 0:9b334a45a8ff 774 #define TIM_DMABURSTLENGTH_5TRANSFERS (0x00000400)
bogdanm 0:9b334a45a8ff 775 #define TIM_DMABURSTLENGTH_6TRANSFERS (0x00000500)
bogdanm 0:9b334a45a8ff 776 #define TIM_DMABURSTLENGTH_7TRANSFERS (0x00000600)
bogdanm 0:9b334a45a8ff 777 #define TIM_DMABURSTLENGTH_8TRANSFERS (0x00000700)
bogdanm 0:9b334a45a8ff 778 #define TIM_DMABURSTLENGTH_9TRANSFERS (0x00000800)
bogdanm 0:9b334a45a8ff 779 #define TIM_DMABURSTLENGTH_10TRANSFERS (0x00000900)
bogdanm 0:9b334a45a8ff 780 #define TIM_DMABURSTLENGTH_11TRANSFERS (0x00000A00)
bogdanm 0:9b334a45a8ff 781 #define TIM_DMABURSTLENGTH_12TRANSFERS (0x00000B00)
bogdanm 0:9b334a45a8ff 782 #define TIM_DMABURSTLENGTH_13TRANSFERS (0x00000C00)
bogdanm 0:9b334a45a8ff 783 #define TIM_DMABURSTLENGTH_14TRANSFERS (0x00000D00)
bogdanm 0:9b334a45a8ff 784 #define TIM_DMABURSTLENGTH_15TRANSFERS (0x00000E00)
bogdanm 0:9b334a45a8ff 785 #define TIM_DMABURSTLENGTH_16TRANSFERS (0x00000F00)
bogdanm 0:9b334a45a8ff 786 #define TIM_DMABURSTLENGTH_17TRANSFERS (0x00001000)
bogdanm 0:9b334a45a8ff 787 #define TIM_DMABURSTLENGTH_18TRANSFERS (0x00001100)
bogdanm 0:9b334a45a8ff 788 /**
bogdanm 0:9b334a45a8ff 789 * @}
bogdanm 0:9b334a45a8ff 790 */
bogdanm 0:9b334a45a8ff 791
bogdanm 0:9b334a45a8ff 792 /** @defgroup DMA_Handle_index DMA Handle index
bogdanm 0:9b334a45a8ff 793 * @{
bogdanm 0:9b334a45a8ff 794 */
bogdanm 0:9b334a45a8ff 795 #define TIM_DMA_ID_UPDATE ((uint16_t) 0x0) /*!< Index of the DMA handle used for Update DMA requests */
bogdanm 0:9b334a45a8ff 796 #define TIM_DMA_ID_CC1 ((uint16_t) 0x1) /*!< Index of the DMA handle used for Capture/Compare 1 DMA requests */
bogdanm 0:9b334a45a8ff 797 #define TIM_DMA_ID_CC2 ((uint16_t) 0x2) /*!< Index of the DMA handle used for Capture/Compare 2 DMA requests */
bogdanm 0:9b334a45a8ff 798 #define TIM_DMA_ID_CC3 ((uint16_t) 0x3) /*!< Index of the DMA handle used for Capture/Compare 3 DMA requests */
bogdanm 0:9b334a45a8ff 799 #define TIM_DMA_ID_CC4 ((uint16_t) 0x4) /*!< Index of the DMA handle used for Capture/Compare 4 DMA requests */
bogdanm 0:9b334a45a8ff 800 #define TIM_DMA_ID_COMMUTATION ((uint16_t) 0x5) /*!< Index of the DMA handle used for Commutation DMA requests */
bogdanm 0:9b334a45a8ff 801 #define TIM_DMA_ID_TRIGGER ((uint16_t) 0x6) /*!< Index of the DMA handle used for Trigger DMA requests */
bogdanm 0:9b334a45a8ff 802 /**
bogdanm 0:9b334a45a8ff 803 * @}
bogdanm 0:9b334a45a8ff 804 */
bogdanm 0:9b334a45a8ff 805
bogdanm 0:9b334a45a8ff 806 /** @defgroup Channel_CC_State Channel CC State
bogdanm 0:9b334a45a8ff 807 * @{
bogdanm 0:9b334a45a8ff 808 */
bogdanm 0:9b334a45a8ff 809 #define TIM_CCx_ENABLE ((uint32_t)0x0001)
bogdanm 0:9b334a45a8ff 810 #define TIM_CCx_DISABLE ((uint32_t)0x0000)
bogdanm 0:9b334a45a8ff 811 #define TIM_CCxN_ENABLE ((uint32_t)0x0004)
bogdanm 0:9b334a45a8ff 812 #define TIM_CCxN_DISABLE ((uint32_t)0x0000)
bogdanm 0:9b334a45a8ff 813 /**
bogdanm 0:9b334a45a8ff 814 * @}
bogdanm 0:9b334a45a8ff 815 */
bogdanm 0:9b334a45a8ff 816
bogdanm 0:9b334a45a8ff 817 /**
bogdanm 0:9b334a45a8ff 818 * @}
bogdanm 0:9b334a45a8ff 819 */
bogdanm 0:9b334a45a8ff 820
bogdanm 0:9b334a45a8ff 821 /* Exported macro ------------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 822 /** @defgroup TIM_Exported_Macros TIM Exported Macros
bogdanm 0:9b334a45a8ff 823 * @{
bogdanm 0:9b334a45a8ff 824 */
bogdanm 0:9b334a45a8ff 825 /** @brief Reset TIM handle state
bogdanm 0:9b334a45a8ff 826 * @param __HANDLE__: TIM handle
bogdanm 0:9b334a45a8ff 827 * @retval None
bogdanm 0:9b334a45a8ff 828 */
bogdanm 0:9b334a45a8ff 829 #define __HAL_TIM_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_TIM_STATE_RESET)
bogdanm 0:9b334a45a8ff 830
bogdanm 0:9b334a45a8ff 831 /**
bogdanm 0:9b334a45a8ff 832 * @brief Enable the TIM peripheral.
bogdanm 0:9b334a45a8ff 833 * @param __HANDLE__: TIM handle
bogdanm 0:9b334a45a8ff 834 * @retval None
bogdanm 0:9b334a45a8ff 835 */
bogdanm 0:9b334a45a8ff 836 #define __HAL_TIM_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->CR1|=(TIM_CR1_CEN))
bogdanm 0:9b334a45a8ff 837
bogdanm 0:9b334a45a8ff 838 /**
bogdanm 0:9b334a45a8ff 839 * @brief Enable the TIM update source request.
bogdanm 0:9b334a45a8ff 840 * @param __HANDLE__: TIM handle
bogdanm 0:9b334a45a8ff 841 * @retval None
bogdanm 0:9b334a45a8ff 842 */
bogdanm 0:9b334a45a8ff 843 #define __HAL_TIM_URS_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->CR1|=(TIM_CR1_URS))
bogdanm 0:9b334a45a8ff 844
bogdanm 0:9b334a45a8ff 845 /**
bogdanm 0:9b334a45a8ff 846 * @brief Enable the TIM main Output.
bogdanm 0:9b334a45a8ff 847 * @param __HANDLE__: TIM handle
bogdanm 0:9b334a45a8ff 848 * @retval None
bogdanm 0:9b334a45a8ff 849 */
bogdanm 0:9b334a45a8ff 850 #define __HAL_TIM_MOE_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->BDTR|=(TIM_BDTR_MOE))
bogdanm 0:9b334a45a8ff 851
bogdanm 0:9b334a45a8ff 852
bogdanm 0:9b334a45a8ff 853 /* The counter of a timer instance is disabled only if all the CCx and CCxN
bogdanm 0:9b334a45a8ff 854 channels have been disabled */
bogdanm 0:9b334a45a8ff 855 #define TIM_CCER_CCxE_MASK ((uint32_t)(TIM_CCER_CC1E | TIM_CCER_CC2E | TIM_CCER_CC3E | TIM_CCER_CC4E))
bogdanm 0:9b334a45a8ff 856 #define TIM_CCER_CCxNE_MASK ((uint32_t)(TIM_CCER_CC1NE | TIM_CCER_CC2NE | TIM_CCER_CC3NE))
bogdanm 0:9b334a45a8ff 857
bogdanm 0:9b334a45a8ff 858 /**
bogdanm 0:9b334a45a8ff 859 * @brief Disable the TIM peripheral.
bogdanm 0:9b334a45a8ff 860 * @param __HANDLE__: TIM handle
bogdanm 0:9b334a45a8ff 861 * @retval None
bogdanm 0:9b334a45a8ff 862 */
bogdanm 0:9b334a45a8ff 863 #define __HAL_TIM_DISABLE(__HANDLE__) \
bogdanm 0:9b334a45a8ff 864 do { \
bogdanm 0:9b334a45a8ff 865 if (((__HANDLE__)->Instance->CCER & TIM_CCER_CCxE_MASK) == 0) \
bogdanm 0:9b334a45a8ff 866 { \
bogdanm 0:9b334a45a8ff 867 if(((__HANDLE__)->Instance->CCER & TIM_CCER_CCxNE_MASK) == 0) \
bogdanm 0:9b334a45a8ff 868 { \
bogdanm 0:9b334a45a8ff 869 (__HANDLE__)->Instance->CR1 &= ~(TIM_CR1_CEN); \
bogdanm 0:9b334a45a8ff 870 } \
bogdanm 0:9b334a45a8ff 871 } \
bogdanm 0:9b334a45a8ff 872 } while(0)
bogdanm 0:9b334a45a8ff 873
bogdanm 0:9b334a45a8ff 874 /**
bogdanm 0:9b334a45a8ff 875 * @brief Disable the TIM update source request.
bogdanm 0:9b334a45a8ff 876 * @param __HANDLE__: TIM handle
bogdanm 0:9b334a45a8ff 877 * @retval None
bogdanm 0:9b334a45a8ff 878 */
bogdanm 0:9b334a45a8ff 879 #define __HAL_TIM_URS_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->CR1&=~(TIM_CR1_URS))
bogdanm 0:9b334a45a8ff 880
bogdanm 0:9b334a45a8ff 881
bogdanm 0:9b334a45a8ff 882 /* The Main Output of a timer instance is disabled only if all the CCx and CCxN
bogdanm 0:9b334a45a8ff 883 channels have been disabled */
bogdanm 0:9b334a45a8ff 884 /**
bogdanm 0:9b334a45a8ff 885 * @brief Disable the TIM main Output.
bogdanm 0:9b334a45a8ff 886 * @param __HANDLE__: TIM handle
bogdanm 0:9b334a45a8ff 887 * @retval None
bogdanm 0:9b334a45a8ff 888 */
bogdanm 0:9b334a45a8ff 889 #define __HAL_TIM_MOE_DISABLE(__HANDLE__) \
bogdanm 0:9b334a45a8ff 890 do { \
bogdanm 0:9b334a45a8ff 891 if (((__HANDLE__)->Instance->CCER & TIM_CCER_CCxE_MASK) == 0) \
bogdanm 0:9b334a45a8ff 892 { \
bogdanm 0:9b334a45a8ff 893 if(((__HANDLE__)->Instance->CCER & TIM_CCER_CCxNE_MASK) == 0) \
bogdanm 0:9b334a45a8ff 894 { \
bogdanm 0:9b334a45a8ff 895 (__HANDLE__)->Instance->BDTR &= ~(TIM_BDTR_MOE); \
bogdanm 0:9b334a45a8ff 896 } \
bogdanm 0:9b334a45a8ff 897 } \
bogdanm 0:9b334a45a8ff 898 } while(0)
bogdanm 0:9b334a45a8ff 899
bogdanm 0:9b334a45a8ff 900 #define __HAL_TIM_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->DIER |= (__INTERRUPT__))
bogdanm 0:9b334a45a8ff 901 #define __HAL_TIM_ENABLE_DMA(__HANDLE__, __DMA__) ((__HANDLE__)->Instance->DIER |= (__DMA__))
bogdanm 0:9b334a45a8ff 902 #define __HAL_TIM_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->DIER &= ~(__INTERRUPT__))
bogdanm 0:9b334a45a8ff 903 #define __HAL_TIM_DISABLE_DMA(__HANDLE__, __DMA__) ((__HANDLE__)->Instance->DIER &= ~(__DMA__))
bogdanm 0:9b334a45a8ff 904 #define __HAL_TIM_GET_FLAG(__HANDLE__, __FLAG__) (((__HANDLE__)->Instance->SR &(__FLAG__)) == (__FLAG__))
bogdanm 0:9b334a45a8ff 905 #define __HAL_TIM_CLEAR_FLAG(__HANDLE__, __FLAG__) ((__HANDLE__)->Instance->SR = ~(__FLAG__))
bogdanm 0:9b334a45a8ff 906
bogdanm 0:9b334a45a8ff 907 #define __HAL_TIM_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) ((((__HANDLE__)->Instance->DIER & (__INTERRUPT__)) == (__INTERRUPT__)) ? SET : RESET)
bogdanm 0:9b334a45a8ff 908 #define __HAL_TIM_CLEAR_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->SR = ~(__INTERRUPT__))
bogdanm 0:9b334a45a8ff 909
bogdanm 0:9b334a45a8ff 910 #define __HAL_TIM_IS_TIM_COUNTING_DOWN(__HANDLE__) (((__HANDLE__)->Instance->CR1 &(TIM_CR1_DIR)) == (TIM_CR1_DIR))
bogdanm 0:9b334a45a8ff 911 #define __HAL_TIM_SET_PRESCALER (__HANDLE__, __PRESC__) ((__HANDLE__)->Instance->PSC = (__PRESC__))
bogdanm 0:9b334a45a8ff 912
bogdanm 0:9b334a45a8ff 913 #define TIM_SET_ICPRESCALERVALUE(__HANDLE__, __CHANNEL__, __ICPSC__) \
bogdanm 0:9b334a45a8ff 914 (((__CHANNEL__) == TIM_CHANNEL_1) ? ((__HANDLE__)->Instance->CCMR1 |= (__ICPSC__)) :\
bogdanm 0:9b334a45a8ff 915 ((__CHANNEL__) == TIM_CHANNEL_2) ? ((__HANDLE__)->Instance->CCMR1 |= ((__ICPSC__) << 8)) :\
bogdanm 0:9b334a45a8ff 916 ((__CHANNEL__) == TIM_CHANNEL_3) ? ((__HANDLE__)->Instance->CCMR2 |= (__ICPSC__)) :\
bogdanm 0:9b334a45a8ff 917 ((__HANDLE__)->Instance->CCMR2 |= ((__ICPSC__) << 8)))
bogdanm 0:9b334a45a8ff 918
bogdanm 0:9b334a45a8ff 919 #define TIM_RESET_ICPRESCALERVALUE(__HANDLE__, __CHANNEL__) \
bogdanm 0:9b334a45a8ff 920 (((__CHANNEL__) == TIM_CHANNEL_1) ? ((__HANDLE__)->Instance->CCMR1 &= (uint16_t)~TIM_CCMR1_IC1PSC) :\
bogdanm 0:9b334a45a8ff 921 ((__CHANNEL__) == TIM_CHANNEL_2) ? ((__HANDLE__)->Instance->CCMR1 &= (uint16_t)~TIM_CCMR1_IC2PSC) :\
bogdanm 0:9b334a45a8ff 922 ((__CHANNEL__) == TIM_CHANNEL_3) ? ((__HANDLE__)->Instance->CCMR2 &= (uint16_t)~TIM_CCMR2_IC3PSC) :\
bogdanm 0:9b334a45a8ff 923 ((__HANDLE__)->Instance->CCMR2 &= (uint16_t)~TIM_CCMR2_IC4PSC))
bogdanm 0:9b334a45a8ff 924
bogdanm 0:9b334a45a8ff 925 #define TIM_SET_CAPTUREPOLARITY(__HANDLE__, __CHANNEL__, __POLARITY__) \
bogdanm 0:9b334a45a8ff 926 (((__CHANNEL__) == TIM_CHANNEL_1) ? ((__HANDLE__)->Instance->CCER |= (__POLARITY__)) :\
bogdanm 0:9b334a45a8ff 927 ((__CHANNEL__) == TIM_CHANNEL_2) ? ((__HANDLE__)->Instance->CCER |= ((__POLARITY__) << 4)) :\
bogdanm 0:9b334a45a8ff 928 ((__CHANNEL__) == TIM_CHANNEL_3) ? ((__HANDLE__)->Instance->CCER |= ((__POLARITY__) << 8)) :\
bogdanm 0:9b334a45a8ff 929 ((__HANDLE__)->Instance->CCER |= (((__POLARITY__) << 12) & TIM_CCER_CC4P)))
bogdanm 0:9b334a45a8ff 930
bogdanm 0:9b334a45a8ff 931 #define TIM_RESET_CAPTUREPOLARITY(__HANDLE__, __CHANNEL__) \
bogdanm 0:9b334a45a8ff 932 (((__CHANNEL__) == TIM_CHANNEL_1) ? ((__HANDLE__)->Instance->CCER &= (uint16_t)~(TIM_CCER_CC1P | TIM_CCER_CC1NP)) :\
bogdanm 0:9b334a45a8ff 933 ((__CHANNEL__) == TIM_CHANNEL_2) ? ((__HANDLE__)->Instance->CCER &= (uint16_t)~(TIM_CCER_CC2P | TIM_CCER_CC2NP)) :\
bogdanm 0:9b334a45a8ff 934 ((__CHANNEL__) == TIM_CHANNEL_3) ? ((__HANDLE__)->Instance->CCER &= (uint16_t)~(TIM_CCER_CC3P | TIM_CCER_CC3NP)) :\
bogdanm 0:9b334a45a8ff 935 ((__HANDLE__)->Instance->CCER &= (uint16_t)~TIM_CCER_CC4P))
bogdanm 0:9b334a45a8ff 936
bogdanm 0:9b334a45a8ff 937 /**
bogdanm 0:9b334a45a8ff 938 * @brief Sets the TIM Counter Register value on runtime.
bogdanm 0:9b334a45a8ff 939 * @param __HANDLE__: TIM handle.
bogdanm 0:9b334a45a8ff 940 * @param __COUNTER__: specifies the Counter register new value.
bogdanm 0:9b334a45a8ff 941 * @retval None
bogdanm 0:9b334a45a8ff 942 */
bogdanm 0:9b334a45a8ff 943 #define __HAL_TIM_SET_COUNTER(__HANDLE__, __COUNTER__) ((__HANDLE__)->Instance->CNT = (__COUNTER__))
bogdanm 0:9b334a45a8ff 944
bogdanm 0:9b334a45a8ff 945 /**
bogdanm 0:9b334a45a8ff 946 * @brief Gets the TIM Counter Register value on runtime.
bogdanm 0:9b334a45a8ff 947 * @param __HANDLE__: TIM handle.
bogdanm 0:9b334a45a8ff 948 * @retval None
bogdanm 0:9b334a45a8ff 949 */
bogdanm 0:9b334a45a8ff 950 #define __HAL_TIM_GET_COUNTER(__HANDLE__) ((__HANDLE__)->Instance->CNT)
bogdanm 0:9b334a45a8ff 951
bogdanm 0:9b334a45a8ff 952 /**
bogdanm 0:9b334a45a8ff 953 * @brief Sets the TIM Autoreload Register value on runtime without calling
bogdanm 0:9b334a45a8ff 954 * another time any Init function.
bogdanm 0:9b334a45a8ff 955 * @param __HANDLE__: TIM handle.
bogdanm 0:9b334a45a8ff 956 * @param __AUTORELOAD__: specifies the Counter register new value.
bogdanm 0:9b334a45a8ff 957 * @retval None
bogdanm 0:9b334a45a8ff 958 */
bogdanm 0:9b334a45a8ff 959 #define __HAL_TIM_SET_AUTORELOAD(__HANDLE__, __AUTORELOAD__) \
bogdanm 0:9b334a45a8ff 960 do{ \
bogdanm 0:9b334a45a8ff 961 (__HANDLE__)->Instance->ARR = (__AUTORELOAD__); \
bogdanm 0:9b334a45a8ff 962 (__HANDLE__)->Init.Period = (__AUTORELOAD__); \
bogdanm 0:9b334a45a8ff 963 } while(0)
bogdanm 0:9b334a45a8ff 964 /**
bogdanm 0:9b334a45a8ff 965 * @brief Gets the TIM Autoreload Register value on runtime
bogdanm 0:9b334a45a8ff 966 * @param __HANDLE__: TIM handle.
bogdanm 0:9b334a45a8ff 967 * @retval None
bogdanm 0:9b334a45a8ff 968 */
bogdanm 0:9b334a45a8ff 969 #define __HAL_TIM_GET_AUTORELOAD(__HANDLE__) ((__HANDLE__)->Instance->ARR)
bogdanm 0:9b334a45a8ff 970
bogdanm 0:9b334a45a8ff 971 /**
bogdanm 0:9b334a45a8ff 972 * @brief Sets the TIM Clock Division value on runtime without calling
bogdanm 0:9b334a45a8ff 973 * another time any Init function.
bogdanm 0:9b334a45a8ff 974 * @param __HANDLE__: TIM handle.
bogdanm 0:9b334a45a8ff 975 * @param __CKD__: specifies the clock division value.
bogdanm 0:9b334a45a8ff 976 * This parameter can be one of the following value:
bogdanm 0:9b334a45a8ff 977 * @arg TIM_CLOCKDIVISION_DIV1
bogdanm 0:9b334a45a8ff 978 * @arg TIM_CLOCKDIVISION_DIV2
bogdanm 0:9b334a45a8ff 979 * @arg TIM_CLOCKDIVISION_DIV4
bogdanm 0:9b334a45a8ff 980 * @retval None
bogdanm 0:9b334a45a8ff 981 */
bogdanm 0:9b334a45a8ff 982 #define __HAL_TIM_SET_CLOCKDIVISION(__HANDLE__, __CKD__) \
bogdanm 0:9b334a45a8ff 983 do{ \
bogdanm 0:9b334a45a8ff 984 (__HANDLE__)->Instance->CR1 &= (uint16_t)(~TIM_CR1_CKD); \
bogdanm 0:9b334a45a8ff 985 (__HANDLE__)->Instance->CR1 |= (__CKD__); \
bogdanm 0:9b334a45a8ff 986 (__HANDLE__)->Init.ClockDivision = (__CKD__); \
bogdanm 0:9b334a45a8ff 987 } while(0)
bogdanm 0:9b334a45a8ff 988 /**
bogdanm 0:9b334a45a8ff 989 * @brief Gets the TIM Clock Division value on runtime
bogdanm 0:9b334a45a8ff 990 * @param __HANDLE__: TIM handle.
bogdanm 0:9b334a45a8ff 991 * @retval None
bogdanm 0:9b334a45a8ff 992 */
bogdanm 0:9b334a45a8ff 993 #define __HAL_TIM_GET_CLOCKDIVISION(__HANDLE__) ((__HANDLE__)->Instance->CR1 & TIM_CR1_CKD)
bogdanm 0:9b334a45a8ff 994
bogdanm 0:9b334a45a8ff 995 /**
bogdanm 0:9b334a45a8ff 996 * @brief Sets the TIM Input Capture prescaler on runtime without calling
bogdanm 0:9b334a45a8ff 997 * another time HAL_TIM_IC_ConfigChannel() function.
bogdanm 0:9b334a45a8ff 998 * @param __HANDLE__: TIM handle.
bogdanm 0:9b334a45a8ff 999 * @param __CHANNEL__ : TIM Channels to be configured.
bogdanm 0:9b334a45a8ff 1000 * This parameter can be one of the following values:
bogdanm 0:9b334a45a8ff 1001 * @arg TIM_CHANNEL_1: TIM Channel 1 selected
bogdanm 0:9b334a45a8ff 1002 * @arg TIM_CHANNEL_2: TIM Channel 2 selected
bogdanm 0:9b334a45a8ff 1003 * @arg TIM_CHANNEL_3: TIM Channel 3 selected
bogdanm 0:9b334a45a8ff 1004 * @arg TIM_CHANNEL_4: TIM Channel 4 selected
bogdanm 0:9b334a45a8ff 1005 * @param __ICPSC__: specifies the Input Capture4 prescaler new value.
bogdanm 0:9b334a45a8ff 1006 * This parameter can be one of the following values:
bogdanm 0:9b334a45a8ff 1007 * @arg TIM_ICPSC_DIV1: no prescaler
bogdanm 0:9b334a45a8ff 1008 * @arg TIM_ICPSC_DIV2: capture is done once every 2 events
bogdanm 0:9b334a45a8ff 1009 * @arg TIM_ICPSC_DIV4: capture is done once every 4 events
bogdanm 0:9b334a45a8ff 1010 * @arg TIM_ICPSC_DIV8: capture is done once every 8 events
bogdanm 0:9b334a45a8ff 1011 * @retval None
bogdanm 0:9b334a45a8ff 1012 */
bogdanm 0:9b334a45a8ff 1013 #define __HAL_TIM_SET_ICPRESCALER(__HANDLE__, __CHANNEL__, __ICPSC__) \
bogdanm 0:9b334a45a8ff 1014 do{ \
bogdanm 0:9b334a45a8ff 1015 TIM_RESET_ICPRESCALERVALUE((__HANDLE__), (__CHANNEL__)); \
bogdanm 0:9b334a45a8ff 1016 TIM_SET_ICPRESCALERVALUE((__HANDLE__), (__CHANNEL__), (__ICPSC__)); \
bogdanm 0:9b334a45a8ff 1017 } while(0)
bogdanm 0:9b334a45a8ff 1018
bogdanm 0:9b334a45a8ff 1019 /**
bogdanm 0:9b334a45a8ff 1020 * @brief Gets the TIM Input Capture prescaler on runtime
bogdanm 0:9b334a45a8ff 1021 * @param __HANDLE__: TIM handle.
bogdanm 0:9b334a45a8ff 1022 * @param __CHANNEL__ : TIM Channels to be configured.
bogdanm 0:9b334a45a8ff 1023 * This parameter can be one of the following values:
bogdanm 0:9b334a45a8ff 1024 * @arg TIM_CHANNEL_1: get input capture 1 prescaler value
bogdanm 0:9b334a45a8ff 1025 * @arg TIM_CHANNEL_2: get input capture 2 prescaler value
bogdanm 0:9b334a45a8ff 1026 * @arg TIM_CHANNEL_3: get input capture 3 prescaler value
bogdanm 0:9b334a45a8ff 1027 * @arg TIM_CHANNEL_4: get input capture 4 prescaler value
bogdanm 0:9b334a45a8ff 1028 * @retval None
bogdanm 0:9b334a45a8ff 1029 */
bogdanm 0:9b334a45a8ff 1030 #define __HAL_TIM_GET_ICPRESCALER(__HANDLE__, __CHANNEL__) \
bogdanm 0:9b334a45a8ff 1031 (((__CHANNEL__) == TIM_CHANNEL_1) ? ((__HANDLE__)->Instance->CCMR1 & TIM_CCMR1_IC1PSC) :\
bogdanm 0:9b334a45a8ff 1032 ((__CHANNEL__) == TIM_CHANNEL_2) ? (((__HANDLE__)->Instance->CCMR1 & TIM_CCMR1_IC2PSC) >> 8) :\
bogdanm 0:9b334a45a8ff 1033 ((__CHANNEL__) == TIM_CHANNEL_3) ? ((__HANDLE__)->Instance->CCMR2 & TIM_CCMR2_IC3PSC) :\
bogdanm 0:9b334a45a8ff 1034 (((__HANDLE__)->Instance->CCMR2 & TIM_CCMR2_IC4PSC)) >> 8)
bogdanm 0:9b334a45a8ff 1035
bogdanm 0:9b334a45a8ff 1036 /**
bogdanm 0:9b334a45a8ff 1037 * @brief Sets the TIM Capture x input polarity on runtime.
bogdanm 0:9b334a45a8ff 1038 * @param __HANDLE__: TIM handle.
bogdanm 0:9b334a45a8ff 1039 * @param __CHANNEL__: TIM Channels to be configured.
bogdanm 0:9b334a45a8ff 1040 * This parameter can be one of the following values:
bogdanm 0:9b334a45a8ff 1041 * @arg TIM_CHANNEL_1: TIM Channel 1 selected
bogdanm 0:9b334a45a8ff 1042 * @arg TIM_CHANNEL_2: TIM Channel 2 selected
bogdanm 0:9b334a45a8ff 1043 * @arg TIM_CHANNEL_3: TIM Channel 3 selected
bogdanm 0:9b334a45a8ff 1044 * @arg TIM_CHANNEL_4: TIM Channel 4 selected
bogdanm 0:9b334a45a8ff 1045 * @param __POLARITY__: Polarity for TIx source
bogdanm 0:9b334a45a8ff 1046 * @arg TIM_INPUTCHANNELPOLARITY_RISING: Rising Edge
bogdanm 0:9b334a45a8ff 1047 * @arg TIM_INPUTCHANNELPOLARITY_FALLING: Falling Edge
bogdanm 0:9b334a45a8ff 1048 * @arg TIM_INPUTCHANNELPOLARITY_BOTHEDGE: Rising and Falling Edge
bogdanm 0:9b334a45a8ff 1049 * @note The polarity TIM_INPUTCHANNELPOLARITY_BOTHEDGE is not authorized for TIM Channel 4.
bogdanm 0:9b334a45a8ff 1050 * @retval None
bogdanm 0:9b334a45a8ff 1051 */
bogdanm 0:9b334a45a8ff 1052 #define __HAL_TIM_SET_CAPTUREPOLARITY(__HANDLE__, __CHANNEL__, __POLARITY__) \
bogdanm 0:9b334a45a8ff 1053 do{ \
bogdanm 0:9b334a45a8ff 1054 TIM_RESET_CAPTUREPOLARITY((__HANDLE__), (__CHANNEL__)); \
bogdanm 0:9b334a45a8ff 1055 TIM_SET_CAPTUREPOLARITY((__HANDLE__), (__CHANNEL__), (__POLARITY__)); \
bogdanm 0:9b334a45a8ff 1056 }while(0)
bogdanm 0:9b334a45a8ff 1057
bogdanm 0:9b334a45a8ff 1058 /**
bogdanm 0:9b334a45a8ff 1059 * @}
bogdanm 0:9b334a45a8ff 1060 */
bogdanm 0:9b334a45a8ff 1061
bogdanm 0:9b334a45a8ff 1062 /* Include TIM HAL Extension module */
bogdanm 0:9b334a45a8ff 1063 #include "stm32f7xx_hal_tim_ex.h"
bogdanm 0:9b334a45a8ff 1064
bogdanm 0:9b334a45a8ff 1065 /* Exported functions --------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 1066 /** @addtogroup TIM_Exported_Functions
bogdanm 0:9b334a45a8ff 1067 * @{
bogdanm 0:9b334a45a8ff 1068 */
bogdanm 0:9b334a45a8ff 1069
bogdanm 0:9b334a45a8ff 1070 /** @addtogroup TIM_Exported_Functions_Group1
bogdanm 0:9b334a45a8ff 1071 * @{
bogdanm 0:9b334a45a8ff 1072 */
bogdanm 0:9b334a45a8ff 1073
bogdanm 0:9b334a45a8ff 1074 /* Time Base functions ********************************************************/
bogdanm 0:9b334a45a8ff 1075 HAL_StatusTypeDef HAL_TIM_Base_Init(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1076 HAL_StatusTypeDef HAL_TIM_Base_DeInit(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1077 void HAL_TIM_Base_MspInit(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1078 void HAL_TIM_Base_MspDeInit(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1079 /* Blocking mode: Polling */
bogdanm 0:9b334a45a8ff 1080 HAL_StatusTypeDef HAL_TIM_Base_Start(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1081 HAL_StatusTypeDef HAL_TIM_Base_Stop(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1082 /* Non-Blocking mode: Interrupt */
bogdanm 0:9b334a45a8ff 1083 HAL_StatusTypeDef HAL_TIM_Base_Start_IT(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1084 HAL_StatusTypeDef HAL_TIM_Base_Stop_IT(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1085 /* Non-Blocking mode: DMA */
bogdanm 0:9b334a45a8ff 1086 HAL_StatusTypeDef HAL_TIM_Base_Start_DMA(TIM_HandleTypeDef *htim, uint32_t *pData, uint16_t Length);
bogdanm 0:9b334a45a8ff 1087 HAL_StatusTypeDef HAL_TIM_Base_Stop_DMA(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1088 /**
bogdanm 0:9b334a45a8ff 1089 * @}
bogdanm 0:9b334a45a8ff 1090 */
bogdanm 0:9b334a45a8ff 1091
bogdanm 0:9b334a45a8ff 1092 /** @addtogroup TIM_Exported_Functions_Group2
bogdanm 0:9b334a45a8ff 1093 * @{
bogdanm 0:9b334a45a8ff 1094 */
bogdanm 0:9b334a45a8ff 1095 /* Timer Output Compare functions **********************************************/
bogdanm 0:9b334a45a8ff 1096 HAL_StatusTypeDef HAL_TIM_OC_Init(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1097 HAL_StatusTypeDef HAL_TIM_OC_DeInit(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1098 void HAL_TIM_OC_MspInit(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1099 void HAL_TIM_OC_MspDeInit(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1100 /* Blocking mode: Polling */
bogdanm 0:9b334a45a8ff 1101 HAL_StatusTypeDef HAL_TIM_OC_Start(TIM_HandleTypeDef *htim, uint32_t Channel);
bogdanm 0:9b334a45a8ff 1102 HAL_StatusTypeDef HAL_TIM_OC_Stop(TIM_HandleTypeDef *htim, uint32_t Channel);
bogdanm 0:9b334a45a8ff 1103 /* Non-Blocking mode: Interrupt */
bogdanm 0:9b334a45a8ff 1104 HAL_StatusTypeDef HAL_TIM_OC_Start_IT(TIM_HandleTypeDef *htim, uint32_t Channel);
bogdanm 0:9b334a45a8ff 1105 HAL_StatusTypeDef HAL_TIM_OC_Stop_IT(TIM_HandleTypeDef *htim, uint32_t Channel);
bogdanm 0:9b334a45a8ff 1106 /* Non-Blocking mode: DMA */
bogdanm 0:9b334a45a8ff 1107 HAL_StatusTypeDef HAL_TIM_OC_Start_DMA(TIM_HandleTypeDef *htim, uint32_t Channel, uint32_t *pData, uint16_t Length);
bogdanm 0:9b334a45a8ff 1108 HAL_StatusTypeDef HAL_TIM_OC_Stop_DMA(TIM_HandleTypeDef *htim, uint32_t Channel);
bogdanm 0:9b334a45a8ff 1109
bogdanm 0:9b334a45a8ff 1110 /**
bogdanm 0:9b334a45a8ff 1111 * @}
bogdanm 0:9b334a45a8ff 1112 */
bogdanm 0:9b334a45a8ff 1113
bogdanm 0:9b334a45a8ff 1114 /** @addtogroup TIM_Exported_Functions_Group3
bogdanm 0:9b334a45a8ff 1115 * @{
bogdanm 0:9b334a45a8ff 1116 */
bogdanm 0:9b334a45a8ff 1117 /* Timer PWM functions *********************************************************/
bogdanm 0:9b334a45a8ff 1118 HAL_StatusTypeDef HAL_TIM_PWM_Init(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1119 HAL_StatusTypeDef HAL_TIM_PWM_DeInit(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1120 void HAL_TIM_PWM_MspInit(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1121 void HAL_TIM_PWM_MspDeInit(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1122 /* Blocking mode: Polling */
bogdanm 0:9b334a45a8ff 1123 HAL_StatusTypeDef HAL_TIM_PWM_Start(TIM_HandleTypeDef *htim, uint32_t Channel);
bogdanm 0:9b334a45a8ff 1124 HAL_StatusTypeDef HAL_TIM_PWM_Stop(TIM_HandleTypeDef *htim, uint32_t Channel);
bogdanm 0:9b334a45a8ff 1125 /* Non-Blocking mode: Interrupt */
bogdanm 0:9b334a45a8ff 1126 HAL_StatusTypeDef HAL_TIM_PWM_Start_IT(TIM_HandleTypeDef *htim, uint32_t Channel);
bogdanm 0:9b334a45a8ff 1127 HAL_StatusTypeDef HAL_TIM_PWM_Stop_IT(TIM_HandleTypeDef *htim, uint32_t Channel);
bogdanm 0:9b334a45a8ff 1128 /* Non-Blocking mode: DMA */
bogdanm 0:9b334a45a8ff 1129 HAL_StatusTypeDef HAL_TIM_PWM_Start_DMA(TIM_HandleTypeDef *htim, uint32_t Channel, uint32_t *pData, uint16_t Length);
bogdanm 0:9b334a45a8ff 1130 HAL_StatusTypeDef HAL_TIM_PWM_Stop_DMA(TIM_HandleTypeDef *htim, uint32_t Channel);
bogdanm 0:9b334a45a8ff 1131
bogdanm 0:9b334a45a8ff 1132 /**
bogdanm 0:9b334a45a8ff 1133 * @}
bogdanm 0:9b334a45a8ff 1134 */
bogdanm 0:9b334a45a8ff 1135
bogdanm 0:9b334a45a8ff 1136 /** @addtogroup TIM_Exported_Functions_Group4
bogdanm 0:9b334a45a8ff 1137 * @{
bogdanm 0:9b334a45a8ff 1138 */
bogdanm 0:9b334a45a8ff 1139 /* Timer Input Capture functions ***********************************************/
bogdanm 0:9b334a45a8ff 1140 HAL_StatusTypeDef HAL_TIM_IC_Init(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1141 HAL_StatusTypeDef HAL_TIM_IC_DeInit(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1142 void HAL_TIM_IC_MspInit(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1143 void HAL_TIM_IC_MspDeInit(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1144 /* Blocking mode: Polling */
bogdanm 0:9b334a45a8ff 1145 HAL_StatusTypeDef HAL_TIM_IC_Start(TIM_HandleTypeDef *htim, uint32_t Channel);
bogdanm 0:9b334a45a8ff 1146 HAL_StatusTypeDef HAL_TIM_IC_Stop(TIM_HandleTypeDef *htim, uint32_t Channel);
bogdanm 0:9b334a45a8ff 1147 /* Non-Blocking mode: Interrupt */
bogdanm 0:9b334a45a8ff 1148 HAL_StatusTypeDef HAL_TIM_IC_Start_IT(TIM_HandleTypeDef *htim, uint32_t Channel);
bogdanm 0:9b334a45a8ff 1149 HAL_StatusTypeDef HAL_TIM_IC_Stop_IT(TIM_HandleTypeDef *htim, uint32_t Channel);
bogdanm 0:9b334a45a8ff 1150 /* Non-Blocking mode: DMA */
bogdanm 0:9b334a45a8ff 1151 HAL_StatusTypeDef HAL_TIM_IC_Start_DMA(TIM_HandleTypeDef *htim, uint32_t Channel, uint32_t *pData, uint16_t Length);
bogdanm 0:9b334a45a8ff 1152 HAL_StatusTypeDef HAL_TIM_IC_Stop_DMA(TIM_HandleTypeDef *htim, uint32_t Channel);
bogdanm 0:9b334a45a8ff 1153
bogdanm 0:9b334a45a8ff 1154 /**
bogdanm 0:9b334a45a8ff 1155 * @}
bogdanm 0:9b334a45a8ff 1156 */
bogdanm 0:9b334a45a8ff 1157
bogdanm 0:9b334a45a8ff 1158 /** @addtogroup TIM_Exported_Functions_Group5
bogdanm 0:9b334a45a8ff 1159 * @{
bogdanm 0:9b334a45a8ff 1160 */
bogdanm 0:9b334a45a8ff 1161 /* Timer One Pulse functions ***************************************************/
bogdanm 0:9b334a45a8ff 1162 HAL_StatusTypeDef HAL_TIM_OnePulse_Init(TIM_HandleTypeDef *htim, uint32_t OnePulseMode);
bogdanm 0:9b334a45a8ff 1163 HAL_StatusTypeDef HAL_TIM_OnePulse_DeInit(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1164 void HAL_TIM_OnePulse_MspInit(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1165 void HAL_TIM_OnePulse_MspDeInit(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1166 /* Blocking mode: Polling */
bogdanm 0:9b334a45a8ff 1167 HAL_StatusTypeDef HAL_TIM_OnePulse_Start(TIM_HandleTypeDef *htim, uint32_t OutputChannel);
bogdanm 0:9b334a45a8ff 1168 HAL_StatusTypeDef HAL_TIM_OnePulse_Stop(TIM_HandleTypeDef *htim, uint32_t OutputChannel);
bogdanm 0:9b334a45a8ff 1169
bogdanm 0:9b334a45a8ff 1170 /* Non-Blocking mode: Interrupt */
bogdanm 0:9b334a45a8ff 1171 HAL_StatusTypeDef HAL_TIM_OnePulse_Start_IT(TIM_HandleTypeDef *htim, uint32_t OutputChannel);
bogdanm 0:9b334a45a8ff 1172 HAL_StatusTypeDef HAL_TIM_OnePulse_Stop_IT(TIM_HandleTypeDef *htim, uint32_t OutputChannel);
bogdanm 0:9b334a45a8ff 1173
bogdanm 0:9b334a45a8ff 1174 /**
bogdanm 0:9b334a45a8ff 1175 * @}
bogdanm 0:9b334a45a8ff 1176 */
bogdanm 0:9b334a45a8ff 1177
bogdanm 0:9b334a45a8ff 1178 /** @addtogroup TIM_Exported_Functions_Group6
bogdanm 0:9b334a45a8ff 1179 * @{
bogdanm 0:9b334a45a8ff 1180 */
bogdanm 0:9b334a45a8ff 1181 /* Timer Encoder functions *****************************************************/
bogdanm 0:9b334a45a8ff 1182 HAL_StatusTypeDef HAL_TIM_Encoder_Init(TIM_HandleTypeDef *htim, TIM_Encoder_InitTypeDef* sConfig);
bogdanm 0:9b334a45a8ff 1183 HAL_StatusTypeDef HAL_TIM_Encoder_DeInit(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1184 void HAL_TIM_Encoder_MspInit(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1185 void HAL_TIM_Encoder_MspDeInit(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1186 /* Blocking mode: Polling */
bogdanm 0:9b334a45a8ff 1187 HAL_StatusTypeDef HAL_TIM_Encoder_Start(TIM_HandleTypeDef *htim, uint32_t Channel);
bogdanm 0:9b334a45a8ff 1188 HAL_StatusTypeDef HAL_TIM_Encoder_Stop(TIM_HandleTypeDef *htim, uint32_t Channel);
bogdanm 0:9b334a45a8ff 1189 /* Non-Blocking mode: Interrupt */
bogdanm 0:9b334a45a8ff 1190 HAL_StatusTypeDef HAL_TIM_Encoder_Start_IT(TIM_HandleTypeDef *htim, uint32_t Channel);
bogdanm 0:9b334a45a8ff 1191 HAL_StatusTypeDef HAL_TIM_Encoder_Stop_IT(TIM_HandleTypeDef *htim, uint32_t Channel);
bogdanm 0:9b334a45a8ff 1192 /* Non-Blocking mode: DMA */
bogdanm 0:9b334a45a8ff 1193 HAL_StatusTypeDef HAL_TIM_Encoder_Start_DMA(TIM_HandleTypeDef *htim, uint32_t Channel, uint32_t *pData1, uint32_t *pData2, uint16_t Length);
bogdanm 0:9b334a45a8ff 1194 HAL_StatusTypeDef HAL_TIM_Encoder_Stop_DMA(TIM_HandleTypeDef *htim, uint32_t Channel);
bogdanm 0:9b334a45a8ff 1195
bogdanm 0:9b334a45a8ff 1196 /**
bogdanm 0:9b334a45a8ff 1197 * @}
bogdanm 0:9b334a45a8ff 1198 */
bogdanm 0:9b334a45a8ff 1199
bogdanm 0:9b334a45a8ff 1200 /** @addtogroup TIM_Exported_Functions_Group7
bogdanm 0:9b334a45a8ff 1201 * @{
bogdanm 0:9b334a45a8ff 1202 */
bogdanm 0:9b334a45a8ff 1203 /* Interrupt Handler functions **********************************************/
bogdanm 0:9b334a45a8ff 1204 void HAL_TIM_IRQHandler(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1205
bogdanm 0:9b334a45a8ff 1206 /**
bogdanm 0:9b334a45a8ff 1207 * @}
bogdanm 0:9b334a45a8ff 1208 */
bogdanm 0:9b334a45a8ff 1209
bogdanm 0:9b334a45a8ff 1210 /** @addtogroup TIM_Exported_Functions_Group8
bogdanm 0:9b334a45a8ff 1211 * @{
bogdanm 0:9b334a45a8ff 1212 */
bogdanm 0:9b334a45a8ff 1213 /* Control functions *********************************************************/
bogdanm 0:9b334a45a8ff 1214 HAL_StatusTypeDef HAL_TIM_OC_ConfigChannel(TIM_HandleTypeDef *htim, TIM_OC_InitTypeDef* sConfig, uint32_t Channel);
bogdanm 0:9b334a45a8ff 1215 HAL_StatusTypeDef HAL_TIM_PWM_ConfigChannel(TIM_HandleTypeDef *htim, TIM_OC_InitTypeDef* sConfig, uint32_t Channel);
bogdanm 0:9b334a45a8ff 1216 HAL_StatusTypeDef HAL_TIM_IC_ConfigChannel(TIM_HandleTypeDef *htim, TIM_IC_InitTypeDef* sConfig, uint32_t Channel);
bogdanm 0:9b334a45a8ff 1217 HAL_StatusTypeDef HAL_TIM_OnePulse_ConfigChannel(TIM_HandleTypeDef *htim, TIM_OnePulse_InitTypeDef* sConfig, uint32_t OutputChannel, uint32_t InputChannel);
bogdanm 0:9b334a45a8ff 1218 HAL_StatusTypeDef HAL_TIM_ConfigOCrefClear(TIM_HandleTypeDef *htim, TIM_ClearInputConfigTypeDef * sClearInputConfig, uint32_t Channel);
bogdanm 0:9b334a45a8ff 1219 HAL_StatusTypeDef HAL_TIM_ConfigClockSource(TIM_HandleTypeDef *htim, TIM_ClockConfigTypeDef * sClockSourceConfig);
bogdanm 0:9b334a45a8ff 1220 HAL_StatusTypeDef HAL_TIM_ConfigTI1Input(TIM_HandleTypeDef *htim, uint32_t TI1_Selection);
bogdanm 0:9b334a45a8ff 1221 HAL_StatusTypeDef HAL_TIM_SlaveConfigSynchronization(TIM_HandleTypeDef *htim, TIM_SlaveConfigTypeDef * sSlaveConfig);
bogdanm 0:9b334a45a8ff 1222 HAL_StatusTypeDef HAL_TIM_SlaveConfigSynchronization_IT(TIM_HandleTypeDef *htim, TIM_SlaveConfigTypeDef * sSlaveConfig);
bogdanm 0:9b334a45a8ff 1223 HAL_StatusTypeDef HAL_TIM_DMABurst_WriteStart(TIM_HandleTypeDef *htim, uint32_t BurstBaseAddress, uint32_t BurstRequestSrc, \
bogdanm 0:9b334a45a8ff 1224 uint32_t *BurstBuffer, uint32_t BurstLength);
bogdanm 0:9b334a45a8ff 1225 HAL_StatusTypeDef HAL_TIM_DMABurst_WriteStop(TIM_HandleTypeDef *htim, uint32_t BurstRequestSrc);
bogdanm 0:9b334a45a8ff 1226 HAL_StatusTypeDef HAL_TIM_DMABurst_ReadStart(TIM_HandleTypeDef *htim, uint32_t BurstBaseAddress, uint32_t BurstRequestSrc, \
bogdanm 0:9b334a45a8ff 1227 uint32_t *BurstBuffer, uint32_t BurstLength);
bogdanm 0:9b334a45a8ff 1228 HAL_StatusTypeDef HAL_TIM_DMABurst_ReadStop(TIM_HandleTypeDef *htim, uint32_t BurstRequestSrc);
bogdanm 0:9b334a45a8ff 1229 HAL_StatusTypeDef HAL_TIM_GenerateEvent(TIM_HandleTypeDef *htim, uint32_t EventSource);
bogdanm 0:9b334a45a8ff 1230 uint32_t HAL_TIM_ReadCapturedValue(TIM_HandleTypeDef *htim, uint32_t Channel);
bogdanm 0:9b334a45a8ff 1231
bogdanm 0:9b334a45a8ff 1232 /**
bogdanm 0:9b334a45a8ff 1233 * @}
bogdanm 0:9b334a45a8ff 1234 */
bogdanm 0:9b334a45a8ff 1235
bogdanm 0:9b334a45a8ff 1236 /** @addtogroup TIM_Exported_Functions_Group9
bogdanm 0:9b334a45a8ff 1237 * @{
bogdanm 0:9b334a45a8ff 1238 */
bogdanm 0:9b334a45a8ff 1239 /* Callback in non blocking modes (Interrupt and DMA) *************************/
bogdanm 0:9b334a45a8ff 1240 void HAL_TIM_PeriodElapsedCallback(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1241 void HAL_TIM_OC_DelayElapsedCallback(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1242 void HAL_TIM_IC_CaptureCallback(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1243 void HAL_TIM_PWM_PulseFinishedCallback(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1244 void HAL_TIM_TriggerCallback(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1245 void HAL_TIM_ErrorCallback(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1246
bogdanm 0:9b334a45a8ff 1247 /**
bogdanm 0:9b334a45a8ff 1248 * @}
bogdanm 0:9b334a45a8ff 1249 */
bogdanm 0:9b334a45a8ff 1250
bogdanm 0:9b334a45a8ff 1251 /** @addtogroup TIM_Exported_Functions_Group10
bogdanm 0:9b334a45a8ff 1252 * @{
bogdanm 0:9b334a45a8ff 1253 */
bogdanm 0:9b334a45a8ff 1254 /* Peripheral State functions **************************************************/
bogdanm 0:9b334a45a8ff 1255 HAL_TIM_StateTypeDef HAL_TIM_Base_GetState(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1256 HAL_TIM_StateTypeDef HAL_TIM_OC_GetState(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1257 HAL_TIM_StateTypeDef HAL_TIM_PWM_GetState(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1258 HAL_TIM_StateTypeDef HAL_TIM_IC_GetState(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1259 HAL_TIM_StateTypeDef HAL_TIM_OnePulse_GetState(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1260 HAL_TIM_StateTypeDef HAL_TIM_Encoder_GetState(TIM_HandleTypeDef *htim);
bogdanm 0:9b334a45a8ff 1261
bogdanm 0:9b334a45a8ff 1262 /**
bogdanm 0:9b334a45a8ff 1263 * @}
bogdanm 0:9b334a45a8ff 1264 */
bogdanm 0:9b334a45a8ff 1265
bogdanm 0:9b334a45a8ff 1266 /**
bogdanm 0:9b334a45a8ff 1267 * @}
bogdanm 0:9b334a45a8ff 1268 */
bogdanm 0:9b334a45a8ff 1269
bogdanm 0:9b334a45a8ff 1270 /* Private macros ------------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 1271 /** @defgroup TIM_Private_Macros TIM Private Macros
bogdanm 0:9b334a45a8ff 1272 * @{
bogdanm 0:9b334a45a8ff 1273 */
bogdanm 0:9b334a45a8ff 1274
bogdanm 0:9b334a45a8ff 1275 /** @defgroup TIM_IS_TIM_Definitions TIM Private macros to check input parameters
bogdanm 0:9b334a45a8ff 1276 * @{
bogdanm 0:9b334a45a8ff 1277 */
bogdanm 0:9b334a45a8ff 1278 #define IS_TIM_COUNTER_MODE(__MODE__) (((__MODE__) == TIM_COUNTERMODE_UP) || \
bogdanm 0:9b334a45a8ff 1279 ((__MODE__) == TIM_COUNTERMODE_DOWN) || \
bogdanm 0:9b334a45a8ff 1280 ((__MODE__) == TIM_COUNTERMODE_CENTERALIGNED1) || \
bogdanm 0:9b334a45a8ff 1281 ((__MODE__) == TIM_COUNTERMODE_CENTERALIGNED2) || \
bogdanm 0:9b334a45a8ff 1282 ((__MODE__) == TIM_COUNTERMODE_CENTERALIGNED3))
bogdanm 0:9b334a45a8ff 1283
bogdanm 0:9b334a45a8ff 1284 #define IS_TIM_CLOCKDIVISION_DIV(__DIV__) (((__DIV__) == TIM_CLOCKDIVISION_DIV1) || \
bogdanm 0:9b334a45a8ff 1285 ((__DIV__) == TIM_CLOCKDIVISION_DIV2) || \
bogdanm 0:9b334a45a8ff 1286 ((__DIV__) == TIM_CLOCKDIVISION_DIV4))
bogdanm 0:9b334a45a8ff 1287
bogdanm 0:9b334a45a8ff 1288 #define IS_TIM_FAST_STATE(__STATE__) (((__STATE__) == TIM_OCFAST_DISABLE) || \
bogdanm 0:9b334a45a8ff 1289 ((__STATE__) == TIM_OCFAST_ENABLE))
bogdanm 0:9b334a45a8ff 1290
bogdanm 0:9b334a45a8ff 1291 #define IS_TIM_OUTPUT_STATE(STATE) (((STATE) == TIM_OUTPUTSTATE_DISABLE) || \
bogdanm 0:9b334a45a8ff 1292 ((STATE) == TIM_OUTPUTSTATE_ENABLE))
bogdanm 0:9b334a45a8ff 1293
bogdanm 0:9b334a45a8ff 1294 #define IS_TIM_OUTPUTN_STATE(STATE) (((STATE) == TIM_OUTPUTNSTATE_DISABLE) || \
bogdanm 0:9b334a45a8ff 1295 ((STATE) == TIM_OUTPUTNSTATE_ENABLE))
bogdanm 0:9b334a45a8ff 1296
bogdanm 0:9b334a45a8ff 1297 #define IS_TIM_OC_POLARITY(__POLARITY__) (((__POLARITY__) == TIM_OCPOLARITY_HIGH) || \
bogdanm 0:9b334a45a8ff 1298 ((__POLARITY__) == TIM_OCPOLARITY_LOW))
bogdanm 0:9b334a45a8ff 1299
bogdanm 0:9b334a45a8ff 1300 #define IS_TIM_OCN_POLARITY(__POLARITY__) (((__POLARITY__) == TIM_OCNPOLARITY_HIGH) || \
bogdanm 0:9b334a45a8ff 1301 ((__POLARITY__) == TIM_OCNPOLARITY_LOW))
bogdanm 0:9b334a45a8ff 1302
bogdanm 0:9b334a45a8ff 1303 #define IS_TIM_OCIDLE_STATE(__STATE__) (((__STATE__) == TIM_OCIDLESTATE_SET) || \
bogdanm 0:9b334a45a8ff 1304 ((__STATE__) == TIM_OCIDLESTATE_RESET))
bogdanm 0:9b334a45a8ff 1305
bogdanm 0:9b334a45a8ff 1306 #define IS_TIM_OCNIDLE_STATE(__STATE__) (((__STATE__) == TIM_OCNIDLESTATE_SET) || \
bogdanm 0:9b334a45a8ff 1307 ((__STATE__) == TIM_OCNIDLESTATE_RESET))
bogdanm 0:9b334a45a8ff 1308
bogdanm 0:9b334a45a8ff 1309 #define IS_TIM_IC_POLARITY(__POLARITY__) (((__POLARITY__) == TIM_ICPOLARITY_RISING) || \
bogdanm 0:9b334a45a8ff 1310 ((__POLARITY__) == TIM_ICPOLARITY_FALLING) || \
bogdanm 0:9b334a45a8ff 1311 ((__POLARITY__) == TIM_ICPOLARITY_BOTHEDGE))
bogdanm 0:9b334a45a8ff 1312
bogdanm 0:9b334a45a8ff 1313 #define IS_TIM_IC_SELECTION(__SELECTION__) (((__SELECTION__) == TIM_ICSELECTION_DIRECTTI) || \
bogdanm 0:9b334a45a8ff 1314 ((__SELECTION__) == TIM_ICSELECTION_INDIRECTTI) || \
bogdanm 0:9b334a45a8ff 1315 ((__SELECTION__) == TIM_ICSELECTION_TRC))
bogdanm 0:9b334a45a8ff 1316
bogdanm 0:9b334a45a8ff 1317 #define IS_TIM_IC_PRESCALER(__PRESCALER__) (((__PRESCALER__) == TIM_ICPSC_DIV1) || \
bogdanm 0:9b334a45a8ff 1318 ((__PRESCALER__) == TIM_ICPSC_DIV2) || \
bogdanm 0:9b334a45a8ff 1319 ((__PRESCALER__) == TIM_ICPSC_DIV4) || \
bogdanm 0:9b334a45a8ff 1320 ((__PRESCALER__) == TIM_ICPSC_DIV8))
bogdanm 0:9b334a45a8ff 1321
bogdanm 0:9b334a45a8ff 1322 #define IS_TIM_OPM_MODE(__MODE__) (((__MODE__) == TIM_OPMODE_SINGLE) || \
bogdanm 0:9b334a45a8ff 1323 ((__MODE__) == TIM_OPMODE_REPETITIVE))
bogdanm 0:9b334a45a8ff 1324
bogdanm 0:9b334a45a8ff 1325 #define IS_TIM_ENCODER_MODE(__MODE__) (((__MODE__) == TIM_ENCODERMODE_TI1) || \
bogdanm 0:9b334a45a8ff 1326 ((__MODE__) == TIM_ENCODERMODE_TI2) || \
bogdanm 0:9b334a45a8ff 1327 ((__MODE__) == TIM_ENCODERMODE_TI12))
bogdanm 0:9b334a45a8ff 1328
bogdanm 0:9b334a45a8ff 1329 #define IS_TIM_IT(__IT__) ((((__IT__) & 0xFFFFFF00) == 0x00000000) && ((__IT__) != 0x00000000))
bogdanm 0:9b334a45a8ff 1330
bogdanm 0:9b334a45a8ff 1331
bogdanm 0:9b334a45a8ff 1332 #define IS_TIM_GET_IT(__IT__) (((__IT__) == TIM_IT_UPDATE) || \
bogdanm 0:9b334a45a8ff 1333 ((__IT__) == TIM_IT_CC1) || \
bogdanm 0:9b334a45a8ff 1334 ((__IT__) == TIM_IT_CC2) || \
bogdanm 0:9b334a45a8ff 1335 ((__IT__) == TIM_IT_CC3) || \
bogdanm 0:9b334a45a8ff 1336 ((__IT__) == TIM_IT_CC4) || \
bogdanm 0:9b334a45a8ff 1337 ((__IT__) == TIM_IT_COM) || \
bogdanm 0:9b334a45a8ff 1338 ((__IT__) == TIM_IT_TRIGGER) || \
bogdanm 0:9b334a45a8ff 1339 ((__IT__) == TIM_IT_BREAK))
bogdanm 0:9b334a45a8ff 1340
bogdanm 0:9b334a45a8ff 1341 #define IS_TIM_DMA_SOURCE(__SOURCE__) ((((__SOURCE__) & 0xFFFF80FF) == 0x00000000) && ((__SOURCE__) != 0x00000000))
bogdanm 0:9b334a45a8ff 1342
bogdanm 0:9b334a45a8ff 1343 #define IS_TIM_EVENT_SOURCE(__SOURCE__) ((((__SOURCE__) & 0xFFFFFE00) == 0x00000000) && ((__SOURCE__) != 0x00000000))
bogdanm 0:9b334a45a8ff 1344
bogdanm 0:9b334a45a8ff 1345 #define IS_TIM_FLAG(__FLAG__) (((__FLAG__) == TIM_FLAG_UPDATE) || \
bogdanm 0:9b334a45a8ff 1346 ((__FLAG__) == TIM_FLAG_CC1) || \
bogdanm 0:9b334a45a8ff 1347 ((__FLAG__) == TIM_FLAG_CC2) || \
bogdanm 0:9b334a45a8ff 1348 ((__FLAG__) == TIM_FLAG_CC3) || \
bogdanm 0:9b334a45a8ff 1349 ((__FLAG__) == TIM_FLAG_CC4) || \
bogdanm 0:9b334a45a8ff 1350 ((__FLAG__) == TIM_FLAG_COM) || \
bogdanm 0:9b334a45a8ff 1351 ((__FLAG__) == TIM_FLAG_TRIGGER) || \
bogdanm 0:9b334a45a8ff 1352 ((__FLAG__) == TIM_FLAG_BREAK) || \
bogdanm 0:9b334a45a8ff 1353 ((__FLAG__) == TIM_FLAG_BREAK2) || \
bogdanm 0:9b334a45a8ff 1354 ((__FLAG__) == TIM_FLAG_CC1OF) || \
bogdanm 0:9b334a45a8ff 1355 ((__FLAG__) == TIM_FLAG_CC2OF) || \
bogdanm 0:9b334a45a8ff 1356 ((__FLAG__) == TIM_FLAG_CC3OF) || \
bogdanm 0:9b334a45a8ff 1357 ((__FLAG__) == TIM_FLAG_CC4OF))
bogdanm 0:9b334a45a8ff 1358
bogdanm 0:9b334a45a8ff 1359 #define IS_TIM_CLOCKSOURCE(__CLOCK__) (((__CLOCK__) == TIM_CLOCKSOURCE_INTERNAL) || \
bogdanm 0:9b334a45a8ff 1360 ((__CLOCK__) == TIM_CLOCKSOURCE_ETRMODE2) || \
bogdanm 0:9b334a45a8ff 1361 ((__CLOCK__) == TIM_CLOCKSOURCE_ITR0) || \
bogdanm 0:9b334a45a8ff 1362 ((__CLOCK__) == TIM_CLOCKSOURCE_ITR1) || \
bogdanm 0:9b334a45a8ff 1363 ((__CLOCK__) == TIM_CLOCKSOURCE_ITR2) || \
bogdanm 0:9b334a45a8ff 1364 ((__CLOCK__) == TIM_CLOCKSOURCE_ITR3) || \
bogdanm 0:9b334a45a8ff 1365 ((__CLOCK__) == TIM_CLOCKSOURCE_TI1ED) || \
bogdanm 0:9b334a45a8ff 1366 ((__CLOCK__) == TIM_CLOCKSOURCE_TI1) || \
bogdanm 0:9b334a45a8ff 1367 ((__CLOCK__) == TIM_CLOCKSOURCE_TI2) || \
bogdanm 0:9b334a45a8ff 1368 ((__CLOCK__) == TIM_CLOCKSOURCE_ETRMODE1))
bogdanm 0:9b334a45a8ff 1369
bogdanm 0:9b334a45a8ff 1370 #define IS_TIM_CLOCKPOLARITY(__POLARITY__) (((__POLARITY__) == TIM_CLOCKPOLARITY_INVERTED) || \
bogdanm 0:9b334a45a8ff 1371 ((__POLARITY__) == TIM_CLOCKPOLARITY_NONINVERTED) || \
bogdanm 0:9b334a45a8ff 1372 ((__POLARITY__) == TIM_CLOCKPOLARITY_RISING) || \
bogdanm 0:9b334a45a8ff 1373 ((__POLARITY__) == TIM_CLOCKPOLARITY_FALLING) || \
bogdanm 0:9b334a45a8ff 1374 ((__POLARITY__) == TIM_CLOCKPOLARITY_BOTHEDGE))
bogdanm 0:9b334a45a8ff 1375
bogdanm 0:9b334a45a8ff 1376 #define IS_TIM_CLOCKPRESCALER(__PRESCALER__) (((__PRESCALER__) == TIM_CLOCKPRESCALER_DIV1) || \
bogdanm 0:9b334a45a8ff 1377 ((__PRESCALER__) == TIM_CLOCKPRESCALER_DIV2) || \
bogdanm 0:9b334a45a8ff 1378 ((__PRESCALER__) == TIM_CLOCKPRESCALER_DIV4) || \
bogdanm 0:9b334a45a8ff 1379 ((__PRESCALER__) == TIM_CLOCKPRESCALER_DIV8))
bogdanm 0:9b334a45a8ff 1380
bogdanm 0:9b334a45a8ff 1381 #define IS_TIM_CLOCKFILTER(__ICFILTER__) ((__ICFILTER__) <= 0xF)
bogdanm 0:9b334a45a8ff 1382
bogdanm 0:9b334a45a8ff 1383 #define IS_TIM_CLEARINPUT_POLARITY(__POLARITY__) (((__POLARITY__) == TIM_CLEARINPUTPOLARITY_INVERTED) || \
bogdanm 0:9b334a45a8ff 1384 ((__POLARITY__) == TIM_CLEARINPUTPOLARITY_NONINVERTED))
bogdanm 0:9b334a45a8ff 1385
bogdanm 0:9b334a45a8ff 1386 #define IS_TIM_CLEARINPUT_PRESCALER(__PRESCALER__) (((__PRESCALER__) == TIM_CLEARINPUTPRESCALER_DIV1) || \
bogdanm 0:9b334a45a8ff 1387 ((__PRESCALER__) == TIM_CLEARINPUTPRESCALER_DIV2) || \
bogdanm 0:9b334a45a8ff 1388 ((__PRESCALER__) == TIM_CLEARINPUTPRESCALER_DIV4) || \
bogdanm 0:9b334a45a8ff 1389 ((__PRESCALER__) == TIM_CLEARINPUTPRESCALER_DIV8))
bogdanm 0:9b334a45a8ff 1390
bogdanm 0:9b334a45a8ff 1391 #define IS_TIM_CLEARINPUT_FILTER(__ICFILTER__) ((__ICFILTER__) <= 0xF)
bogdanm 0:9b334a45a8ff 1392
bogdanm 0:9b334a45a8ff 1393 #define IS_TIM_OSSR_STATE(__STATE__) (((__STATE__) == TIM_OSSR_ENABLE) || \
bogdanm 0:9b334a45a8ff 1394 ((__STATE__) == TIM_OSSR_DISABLE))
bogdanm 0:9b334a45a8ff 1395
bogdanm 0:9b334a45a8ff 1396 #define IS_TIM_OSSI_STATE(__STATE__) (((__STATE__) == TIM_OSSI_ENABLE) || \
bogdanm 0:9b334a45a8ff 1397 ((__STATE__) == TIM_OSSI_DISABLE))
bogdanm 0:9b334a45a8ff 1398
bogdanm 0:9b334a45a8ff 1399 #define IS_TIM_LOCK_LEVEL(__LEVEL__) (((__LEVEL__) == TIM_LOCKLEVEL_OFF) || \
bogdanm 0:9b334a45a8ff 1400 ((__LEVEL__) == TIM_LOCKLEVEL_1) || \
bogdanm 0:9b334a45a8ff 1401 ((__LEVEL__) == TIM_LOCKLEVEL_2) || \
bogdanm 0:9b334a45a8ff 1402 ((__LEVEL__) == TIM_LOCKLEVEL_3))
bogdanm 0:9b334a45a8ff 1403
bogdanm 0:9b334a45a8ff 1404 #define IS_TIM_BREAK_STATE(__STATE__) (((__STATE__) == TIM_BREAK_ENABLE) || \
bogdanm 0:9b334a45a8ff 1405 ((__STATE__) == TIM_BREAK_DISABLE))
bogdanm 0:9b334a45a8ff 1406
bogdanm 0:9b334a45a8ff 1407 #define IS_TIM_BREAK_POLARITY(__POLARITY__) (((__POLARITY__) == TIM_BREAKPOLARITY_LOW) || \
bogdanm 0:9b334a45a8ff 1408 ((__POLARITY__) == TIM_BREAKPOLARITY_HIGH))
bogdanm 0:9b334a45a8ff 1409
bogdanm 0:9b334a45a8ff 1410 #define IS_TIM_AUTOMATIC_OUTPUT_STATE(__STATE__) (((__STATE__) == TIM_AUTOMATICOUTPUT_ENABLE) || \
bogdanm 0:9b334a45a8ff 1411 ((__STATE__) == TIM_AUTOMATICOUTPUT_DISABLE))
bogdanm 0:9b334a45a8ff 1412
bogdanm 0:9b334a45a8ff 1413 #define IS_TIM_TRGO_SOURCE(__SOURCE__) (((__SOURCE__) == TIM_TRGO_RESET) || \
bogdanm 0:9b334a45a8ff 1414 ((__SOURCE__) == TIM_TRGO_ENABLE) || \
bogdanm 0:9b334a45a8ff 1415 ((__SOURCE__) == TIM_TRGO_UPDATE) || \
bogdanm 0:9b334a45a8ff 1416 ((__SOURCE__) == TIM_TRGO_OC1) || \
bogdanm 0:9b334a45a8ff 1417 ((__SOURCE__) == TIM_TRGO_OC1REF) || \
bogdanm 0:9b334a45a8ff 1418 ((__SOURCE__) == TIM_TRGO_OC2REF) || \
bogdanm 0:9b334a45a8ff 1419 ((__SOURCE__) == TIM_TRGO_OC3REF) || \
bogdanm 0:9b334a45a8ff 1420 ((__SOURCE__) == TIM_TRGO_OC4REF))
bogdanm 0:9b334a45a8ff 1421
bogdanm 0:9b334a45a8ff 1422 #define IS_TIM_MSM_STATE(__STATE__) (((__STATE__) == TIM_MASTERSLAVEMODE_ENABLE) || \
bogdanm 0:9b334a45a8ff 1423 ((__STATE__) == TIM_MASTERSLAVEMODE_DISABLE))
bogdanm 0:9b334a45a8ff 1424
bogdanm 0:9b334a45a8ff 1425 #define IS_TIM_TRIGGER_SELECTION(__SELECTION__) (((__SELECTION__) == TIM_TS_ITR0) || \
bogdanm 0:9b334a45a8ff 1426 ((__SELECTION__) == TIM_TS_ITR1) || \
bogdanm 0:9b334a45a8ff 1427 ((__SELECTION__) == TIM_TS_ITR2) || \
bogdanm 0:9b334a45a8ff 1428 ((__SELECTION__) == TIM_TS_ITR3) || \
bogdanm 0:9b334a45a8ff 1429 ((__SELECTION__) == TIM_TS_TI1F_ED) || \
bogdanm 0:9b334a45a8ff 1430 ((__SELECTION__) == TIM_TS_TI1FP1) || \
bogdanm 0:9b334a45a8ff 1431 ((__SELECTION__) == TIM_TS_TI2FP2) || \
bogdanm 0:9b334a45a8ff 1432 ((__SELECTION__) == TIM_TS_ETRF))
bogdanm 0:9b334a45a8ff 1433
bogdanm 0:9b334a45a8ff 1434 #define IS_TIM_INTERNAL_TRIGGER_SELECTION(SELECTION) (((SELECTION) == TIM_TS_ITR0) || \
bogdanm 0:9b334a45a8ff 1435 ((SELECTION) == TIM_TS_ITR1) || \
bogdanm 0:9b334a45a8ff 1436 ((SELECTION) == TIM_TS_ITR2) || \
bogdanm 0:9b334a45a8ff 1437 ((SELECTION) == TIM_TS_ITR3))
bogdanm 0:9b334a45a8ff 1438
bogdanm 0:9b334a45a8ff 1439 #define IS_TIM_INTERNAL_TRIGGEREVENT_SELECTION(__SELECTION__) (((__SELECTION__) == TIM_TS_ITR0) || \
bogdanm 0:9b334a45a8ff 1440 ((__SELECTION__) == TIM_TS_ITR1) || \
bogdanm 0:9b334a45a8ff 1441 ((__SELECTION__) == TIM_TS_ITR2) || \
bogdanm 0:9b334a45a8ff 1442 ((__SELECTION__) == TIM_TS_ITR3) || \
bogdanm 0:9b334a45a8ff 1443 ((__SELECTION__) == TIM_TS_NONE))
bogdanm 0:9b334a45a8ff 1444
bogdanm 0:9b334a45a8ff 1445 #define IS_TIM_TRIGGERPOLARITY(__POLARITY__) (((__POLARITY__) == TIM_TRIGGERPOLARITY_INVERTED ) || \
bogdanm 0:9b334a45a8ff 1446 ((__POLARITY__) == TIM_TRIGGERPOLARITY_NONINVERTED) || \
bogdanm 0:9b334a45a8ff 1447 ((__POLARITY__) == TIM_TRIGGERPOLARITY_RISING ) || \
bogdanm 0:9b334a45a8ff 1448 ((__POLARITY__) == TIM_TRIGGERPOLARITY_FALLING ) || \
bogdanm 0:9b334a45a8ff 1449 ((__POLARITY__) == TIM_TRIGGERPOLARITY_BOTHEDGE ))
bogdanm 0:9b334a45a8ff 1450
bogdanm 0:9b334a45a8ff 1451 #define IS_TIM_TRIGGERPRESCALER(__PRESCALER__) (((__PRESCALER__) == TIM_TRIGGERPRESCALER_DIV1) || \
bogdanm 0:9b334a45a8ff 1452 ((__PRESCALER__) == TIM_TRIGGERPRESCALER_DIV2) || \
bogdanm 0:9b334a45a8ff 1453 ((__PRESCALER__) == TIM_TRIGGERPRESCALER_DIV4) || \
bogdanm 0:9b334a45a8ff 1454 ((__PRESCALER__) == TIM_TRIGGERPRESCALER_DIV8))
bogdanm 0:9b334a45a8ff 1455
bogdanm 0:9b334a45a8ff 1456 #define IS_TIM_TRIGGERFILTER(__ICFILTER__) ((__ICFILTER__) <= 0xF)
bogdanm 0:9b334a45a8ff 1457
bogdanm 0:9b334a45a8ff 1458 #define IS_TIM_TI1SELECTION(__TI1SELECTION__) (((__TI1SELECTION__) == TIM_TI1SELECTION_CH1) || \
bogdanm 0:9b334a45a8ff 1459 ((__TI1SELECTION__) == TIM_TI1SELECTION_XORCOMBINATION))
bogdanm 0:9b334a45a8ff 1460
bogdanm 0:9b334a45a8ff 1461 #define IS_TIM_DMA_BASE(__BASE__) (((__BASE__) == TIM_DMABASE_CR1) || \
bogdanm 0:9b334a45a8ff 1462 ((__BASE__) == TIM_DMABASE_CR2) || \
bogdanm 0:9b334a45a8ff 1463 ((__BASE__) == TIM_DMABASE_SMCR) || \
bogdanm 0:9b334a45a8ff 1464 ((__BASE__) == TIM_DMABASE_DIER) || \
bogdanm 0:9b334a45a8ff 1465 ((__BASE__) == TIM_DMABASE_SR) || \
bogdanm 0:9b334a45a8ff 1466 ((__BASE__) == TIM_DMABASE_EGR) || \
bogdanm 0:9b334a45a8ff 1467 ((__BASE__) == TIM_DMABASE_CCMR1) || \
bogdanm 0:9b334a45a8ff 1468 ((__BASE__) == TIM_DMABASE_CCMR2) || \
bogdanm 0:9b334a45a8ff 1469 ((__BASE__) == TIM_DMABASE_CCER) || \
bogdanm 0:9b334a45a8ff 1470 ((__BASE__) == TIM_DMABASE_CNT) || \
bogdanm 0:9b334a45a8ff 1471 ((__BASE__) == TIM_DMABASE_PSC) || \
bogdanm 0:9b334a45a8ff 1472 ((__BASE__) == TIM_DMABASE_ARR) || \
bogdanm 0:9b334a45a8ff 1473 ((__BASE__) == TIM_DMABASE_RCR) || \
bogdanm 0:9b334a45a8ff 1474 ((__BASE__) == TIM_DMABASE_CCR1) || \
bogdanm 0:9b334a45a8ff 1475 ((__BASE__) == TIM_DMABASE_CCR2) || \
bogdanm 0:9b334a45a8ff 1476 ((__BASE__) == TIM_DMABASE_CCR3) || \
bogdanm 0:9b334a45a8ff 1477 ((__BASE__) == TIM_DMABASE_CCR4) || \
bogdanm 0:9b334a45a8ff 1478 ((__BASE__) == TIM_DMABASE_BDTR) || \
bogdanm 0:9b334a45a8ff 1479 ((__BASE__) == TIM_DMABASE_DCR) || \
bogdanm 0:9b334a45a8ff 1480 ((__BASE__) == TIM_DMABASE_OR))
bogdanm 0:9b334a45a8ff 1481
bogdanm 0:9b334a45a8ff 1482 #define IS_TIM_DMA_LENGTH(__LENGTH__) (((__LENGTH__) == TIM_DMABURSTLENGTH_1TRANSFER) || \
bogdanm 0:9b334a45a8ff 1483 ((__LENGTH__) == TIM_DMABURSTLENGTH_2TRANSFERS) || \
bogdanm 0:9b334a45a8ff 1484 ((__LENGTH__) == TIM_DMABURSTLENGTH_3TRANSFERS) || \
bogdanm 0:9b334a45a8ff 1485 ((__LENGTH__) == TIM_DMABURSTLENGTH_4TRANSFERS) || \
bogdanm 0:9b334a45a8ff 1486 ((__LENGTH__) == TIM_DMABURSTLENGTH_5TRANSFERS) || \
bogdanm 0:9b334a45a8ff 1487 ((__LENGTH__) == TIM_DMABURSTLENGTH_6TRANSFERS) || \
bogdanm 0:9b334a45a8ff 1488 ((__LENGTH__) == TIM_DMABURSTLENGTH_7TRANSFERS) || \
bogdanm 0:9b334a45a8ff 1489 ((__LENGTH__) == TIM_DMABURSTLENGTH_8TRANSFERS) || \
bogdanm 0:9b334a45a8ff 1490 ((__LENGTH__) == TIM_DMABURSTLENGTH_9TRANSFERS) || \
bogdanm 0:9b334a45a8ff 1491 ((__LENGTH__) == TIM_DMABURSTLENGTH_10TRANSFERS) || \
bogdanm 0:9b334a45a8ff 1492 ((__LENGTH__) == TIM_DMABURSTLENGTH_11TRANSFERS) || \
bogdanm 0:9b334a45a8ff 1493 ((__LENGTH__) == TIM_DMABURSTLENGTH_12TRANSFERS) || \
bogdanm 0:9b334a45a8ff 1494 ((__LENGTH__) == TIM_DMABURSTLENGTH_13TRANSFERS) || \
bogdanm 0:9b334a45a8ff 1495 ((__LENGTH__) == TIM_DMABURSTLENGTH_14TRANSFERS) || \
bogdanm 0:9b334a45a8ff 1496 ((__LENGTH__) == TIM_DMABURSTLENGTH_15TRANSFERS) || \
bogdanm 0:9b334a45a8ff 1497 ((__LENGTH__) == TIM_DMABURSTLENGTH_16TRANSFERS) || \
bogdanm 0:9b334a45a8ff 1498 ((__LENGTH__) == TIM_DMABURSTLENGTH_17TRANSFERS) || \
bogdanm 0:9b334a45a8ff 1499 ((__LENGTH__) == TIM_DMABURSTLENGTH_18TRANSFERS))
bogdanm 0:9b334a45a8ff 1500
bogdanm 0:9b334a45a8ff 1501 #define IS_TIM_IC_FILTER(ICFILTER) ((ICFILTER) <= 0xF)
bogdanm 0:9b334a45a8ff 1502
bogdanm 0:9b334a45a8ff 1503
bogdanm 0:9b334a45a8ff 1504 /**
bogdanm 0:9b334a45a8ff 1505 * @}
bogdanm 0:9b334a45a8ff 1506 */
bogdanm 0:9b334a45a8ff 1507
bogdanm 0:9b334a45a8ff 1508 /**
bogdanm 0:9b334a45a8ff 1509 * @}
bogdanm 0:9b334a45a8ff 1510 */
bogdanm 0:9b334a45a8ff 1511
bogdanm 0:9b334a45a8ff 1512 /* Private functions ---------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 1513 /** @defgroup TIM_Private_Functions TIM Private Functions
bogdanm 0:9b334a45a8ff 1514 * @{
bogdanm 0:9b334a45a8ff 1515 */
bogdanm 0:9b334a45a8ff 1516 void TIM_Base_SetConfig(TIM_TypeDef *TIMx, TIM_Base_InitTypeDef *Structure);
bogdanm 0:9b334a45a8ff 1517 void TIM_TI1_SetConfig(TIM_TypeDef *TIMx, uint32_t TIM_ICPolarity, uint32_t TIM_ICSelection, uint32_t TIM_ICFilter);
bogdanm 0:9b334a45a8ff 1518 void TIM_OC1_SetConfig(TIM_TypeDef *TIMx, TIM_OC_InitTypeDef *OC_Config);
bogdanm 0:9b334a45a8ff 1519 void TIM_OC2_SetConfig(TIM_TypeDef *TIMx, TIM_OC_InitTypeDef *OC_Config);
bogdanm 0:9b334a45a8ff 1520 void TIM_OC3_SetConfig(TIM_TypeDef *TIMx, TIM_OC_InitTypeDef *OC_Config);
bogdanm 0:9b334a45a8ff 1521 void TIM_OC4_SetConfig(TIM_TypeDef *TIMx, TIM_OC_InitTypeDef *OC_Config);
bogdanm 0:9b334a45a8ff 1522 void TIM_ETR_SetConfig(TIM_TypeDef* TIMx, uint32_t TIM_ExtTRGPrescaler, uint32_t TIM_ExtTRGPolarity, uint32_t ExtTRGFilter);
bogdanm 0:9b334a45a8ff 1523
bogdanm 0:9b334a45a8ff 1524 void HAL_TIM_DMADelayPulseCplt(DMA_HandleTypeDef *hdma);
bogdanm 0:9b334a45a8ff 1525 void HAL_TIM_DMAError(DMA_HandleTypeDef *hdma);
bogdanm 0:9b334a45a8ff 1526 void HAL_TIM_DMACaptureCplt(DMA_HandleTypeDef *hdma);
bogdanm 0:9b334a45a8ff 1527 void TIM_CCxChannelCmd(TIM_TypeDef* TIMx, uint32_t Channel, uint32_t ChannelState);
bogdanm 0:9b334a45a8ff 1528 /**
bogdanm 0:9b334a45a8ff 1529 * @}
bogdanm 0:9b334a45a8ff 1530 */
bogdanm 0:9b334a45a8ff 1531
bogdanm 0:9b334a45a8ff 1532 /**
bogdanm 0:9b334a45a8ff 1533 * @}
bogdanm 0:9b334a45a8ff 1534 */
bogdanm 0:9b334a45a8ff 1535
bogdanm 0:9b334a45a8ff 1536 /**
bogdanm 0:9b334a45a8ff 1537 * @}
bogdanm 0:9b334a45a8ff 1538 */
bogdanm 0:9b334a45a8ff 1539
bogdanm 0:9b334a45a8ff 1540 #ifdef __cplusplus
bogdanm 0:9b334a45a8ff 1541 }
bogdanm 0:9b334a45a8ff 1542 #endif
bogdanm 0:9b334a45a8ff 1543
bogdanm 0:9b334a45a8ff 1544 #endif /* __STM32F7xx_HAL_TIM_H */
bogdanm 0:9b334a45a8ff 1545
bogdanm 0:9b334a45a8ff 1546 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/