fix LPC812 PWM

Dependents:   IR_LED_Send

Fork of mbed-dev by mbed official

Committer:
nameless129
Date:
Mon May 16 16:50:30 2016 +0000
Revision:
129:2e517c56bcfb
Parent:
0:9b334a45a8ff
PWM Fix:Duty 0%??H???????????????

Who changed what in which revision?

UserRevisionLine numberNew contents of line
bogdanm 0:9b334a45a8ff 1 /**
bogdanm 0:9b334a45a8ff 2 ******************************************************************************
bogdanm 0:9b334a45a8ff 3 * @file stm32f446xx.h
bogdanm 0:9b334a45a8ff 4 * @author MCD Application Team
bogdanm 0:9b334a45a8ff 5 * @version V2.3.2
bogdanm 0:9b334a45a8ff 6 * @date 26-June-2015
bogdanm 0:9b334a45a8ff 7 * @brief CMSIS STM32F446xx Device Peripheral Access Layer Header File.
bogdanm 0:9b334a45a8ff 8 *
bogdanm 0:9b334a45a8ff 9 * This file contains:
bogdanm 0:9b334a45a8ff 10 * - Data structures and the address mapping for all peripherals
bogdanm 0:9b334a45a8ff 11 * - Peripheral's registers declarations and bits definition
bogdanm 0:9b334a45a8ff 12 * - Macros to access peripheral’s registers hardware
bogdanm 0:9b334a45a8ff 13 *
bogdanm 0:9b334a45a8ff 14 ******************************************************************************
bogdanm 0:9b334a45a8ff 15 * @attention
bogdanm 0:9b334a45a8ff 16 *
bogdanm 0:9b334a45a8ff 17 * <h2><center>&copy; COPYRIGHT(c) 2015 STMicroelectronics</center></h2>
bogdanm 0:9b334a45a8ff 18 *
bogdanm 0:9b334a45a8ff 19 * Redistribution and use in source and binary forms, with or without modification,
bogdanm 0:9b334a45a8ff 20 * are permitted provided that the following conditions are met:
bogdanm 0:9b334a45a8ff 21 * 1. Redistributions of source code must retain the above copyright notice,
bogdanm 0:9b334a45a8ff 22 * this list of conditions and the following disclaimer.
bogdanm 0:9b334a45a8ff 23 * 2. Redistributions in binary form must reproduce the above copyright notice,
bogdanm 0:9b334a45a8ff 24 * this list of conditions and the following disclaimer in the documentation
bogdanm 0:9b334a45a8ff 25 * and/or other materials provided with the distribution.
bogdanm 0:9b334a45a8ff 26 * 3. Neither the name of STMicroelectronics nor the names of its contributors
bogdanm 0:9b334a45a8ff 27 * may be used to endorse or promote products derived from this software
bogdanm 0:9b334a45a8ff 28 * without specific prior written permission.
bogdanm 0:9b334a45a8ff 29 *
bogdanm 0:9b334a45a8ff 30 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
bogdanm 0:9b334a45a8ff 31 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
bogdanm 0:9b334a45a8ff 32 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
bogdanm 0:9b334a45a8ff 33 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
bogdanm 0:9b334a45a8ff 34 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
bogdanm 0:9b334a45a8ff 35 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
bogdanm 0:9b334a45a8ff 36 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
bogdanm 0:9b334a45a8ff 37 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
bogdanm 0:9b334a45a8ff 38 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
bogdanm 0:9b334a45a8ff 39 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
bogdanm 0:9b334a45a8ff 40 *
bogdanm 0:9b334a45a8ff 41 ******************************************************************************
bogdanm 0:9b334a45a8ff 42 */
bogdanm 0:9b334a45a8ff 43
bogdanm 0:9b334a45a8ff 44 /** @addtogroup CMSIS_Device
bogdanm 0:9b334a45a8ff 45 * @{
bogdanm 0:9b334a45a8ff 46 */
bogdanm 0:9b334a45a8ff 47
bogdanm 0:9b334a45a8ff 48 /** @addtogroup stm32f446xx
bogdanm 0:9b334a45a8ff 49 * @{
bogdanm 0:9b334a45a8ff 50 */
bogdanm 0:9b334a45a8ff 51
bogdanm 0:9b334a45a8ff 52 #ifndef __STM32F446xx_H
bogdanm 0:9b334a45a8ff 53 #define __STM32F446xx_H
bogdanm 0:9b334a45a8ff 54
bogdanm 0:9b334a45a8ff 55 #ifdef __cplusplus
bogdanm 0:9b334a45a8ff 56 extern "C" {
bogdanm 0:9b334a45a8ff 57 #endif /* __cplusplus */
bogdanm 0:9b334a45a8ff 58
bogdanm 0:9b334a45a8ff 59 /** @addtogroup Configuration_section_for_CMSIS
bogdanm 0:9b334a45a8ff 60 * @{
bogdanm 0:9b334a45a8ff 61 */
bogdanm 0:9b334a45a8ff 62
bogdanm 0:9b334a45a8ff 63 /**
bogdanm 0:9b334a45a8ff 64 * @brief Configuration of the Cortex-M4 Processor and Core Peripherals
bogdanm 0:9b334a45a8ff 65 */
bogdanm 0:9b334a45a8ff 66 #define __CM4_REV 0x0001 /*!< Core revision r0p1 */
bogdanm 0:9b334a45a8ff 67 #define __MPU_PRESENT 1 /*!< STM32F4XX provides an MPU */
bogdanm 0:9b334a45a8ff 68 #define __NVIC_PRIO_BITS 4 /*!< STM32F4XX uses 4 Bits for the Priority Levels */
bogdanm 0:9b334a45a8ff 69 #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */
bogdanm 0:9b334a45a8ff 70 #define __FPU_PRESENT 1 /*!< FPU present */
bogdanm 0:9b334a45a8ff 71
bogdanm 0:9b334a45a8ff 72 /**
bogdanm 0:9b334a45a8ff 73 * @}
bogdanm 0:9b334a45a8ff 74 */
bogdanm 0:9b334a45a8ff 75
bogdanm 0:9b334a45a8ff 76 /** @addtogroup Peripheral_interrupt_number_definition
bogdanm 0:9b334a45a8ff 77 * @{
bogdanm 0:9b334a45a8ff 78 */
bogdanm 0:9b334a45a8ff 79
bogdanm 0:9b334a45a8ff 80 /**
bogdanm 0:9b334a45a8ff 81 * @brief STM32F4XX Interrupt Number Definition, according to the selected device
bogdanm 0:9b334a45a8ff 82 * in @ref Library_configuration_section
bogdanm 0:9b334a45a8ff 83 */
bogdanm 0:9b334a45a8ff 84 typedef enum
bogdanm 0:9b334a45a8ff 85 {
bogdanm 0:9b334a45a8ff 86 /****** Cortex-M4 Processor Exceptions Numbers ****************************************************************/
bogdanm 0:9b334a45a8ff 87 NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
bogdanm 0:9b334a45a8ff 88 MemoryManagement_IRQn = -12, /*!< 4 Cortex-M4 Memory Management Interrupt */
bogdanm 0:9b334a45a8ff 89 BusFault_IRQn = -11, /*!< 5 Cortex-M4 Bus Fault Interrupt */
bogdanm 0:9b334a45a8ff 90 UsageFault_IRQn = -10, /*!< 6 Cortex-M4 Usage Fault Interrupt */
bogdanm 0:9b334a45a8ff 91 SVCall_IRQn = -5, /*!< 11 Cortex-M4 SV Call Interrupt */
bogdanm 0:9b334a45a8ff 92 DebugMonitor_IRQn = -4, /*!< 12 Cortex-M4 Debug Monitor Interrupt */
bogdanm 0:9b334a45a8ff 93 PendSV_IRQn = -2, /*!< 14 Cortex-M4 Pend SV Interrupt */
bogdanm 0:9b334a45a8ff 94 SysTick_IRQn = -1, /*!< 15 Cortex-M4 System Tick Interrupt */
bogdanm 0:9b334a45a8ff 95 /****** STM32 specific Interrupt Numbers **********************************************************************/
bogdanm 0:9b334a45a8ff 96 WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
bogdanm 0:9b334a45a8ff 97 PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */
bogdanm 0:9b334a45a8ff 98 TAMP_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts through the EXTI line */
bogdanm 0:9b334a45a8ff 99 RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI line */
bogdanm 0:9b334a45a8ff 100 FLASH_IRQn = 4, /*!< FLASH global Interrupt */
bogdanm 0:9b334a45a8ff 101 RCC_IRQn = 5, /*!< RCC global Interrupt */
bogdanm 0:9b334a45a8ff 102 EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */
bogdanm 0:9b334a45a8ff 103 EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */
bogdanm 0:9b334a45a8ff 104 EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */
bogdanm 0:9b334a45a8ff 105 EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */
bogdanm 0:9b334a45a8ff 106 EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */
bogdanm 0:9b334a45a8ff 107 DMA1_Stream0_IRQn = 11, /*!< DMA1 Stream 0 global Interrupt */
bogdanm 0:9b334a45a8ff 108 DMA1_Stream1_IRQn = 12, /*!< DMA1 Stream 1 global Interrupt */
bogdanm 0:9b334a45a8ff 109 DMA1_Stream2_IRQn = 13, /*!< DMA1 Stream 2 global Interrupt */
bogdanm 0:9b334a45a8ff 110 DMA1_Stream3_IRQn = 14, /*!< DMA1 Stream 3 global Interrupt */
bogdanm 0:9b334a45a8ff 111 DMA1_Stream4_IRQn = 15, /*!< DMA1 Stream 4 global Interrupt */
bogdanm 0:9b334a45a8ff 112 DMA1_Stream5_IRQn = 16, /*!< DMA1 Stream 5 global Interrupt */
bogdanm 0:9b334a45a8ff 113 DMA1_Stream6_IRQn = 17, /*!< DMA1 Stream 6 global Interrupt */
bogdanm 0:9b334a45a8ff 114 ADC_IRQn = 18, /*!< ADC1, ADC2 and ADC3 global Interrupts */
bogdanm 0:9b334a45a8ff 115 CAN1_TX_IRQn = 19, /*!< CAN1 TX Interrupt */
bogdanm 0:9b334a45a8ff 116 CAN1_RX0_IRQn = 20, /*!< CAN1 RX0 Interrupt */
bogdanm 0:9b334a45a8ff 117 CAN1_RX1_IRQn = 21, /*!< CAN1 RX1 Interrupt */
bogdanm 0:9b334a45a8ff 118 CAN1_SCE_IRQn = 22, /*!< CAN1 SCE Interrupt */
bogdanm 0:9b334a45a8ff 119 EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */
bogdanm 0:9b334a45a8ff 120 TIM1_BRK_TIM9_IRQn = 24, /*!< TIM1 Break interrupt and TIM9 global interrupt */
bogdanm 0:9b334a45a8ff 121 TIM1_UP_TIM10_IRQn = 25, /*!< TIM1 Update Interrupt and TIM10 global interrupt */
bogdanm 0:9b334a45a8ff 122 TIM1_TRG_COM_TIM11_IRQn = 26, /*!< TIM1 Trigger and Commutation Interrupt and TIM11 global interrupt */
bogdanm 0:9b334a45a8ff 123 TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */
bogdanm 0:9b334a45a8ff 124 TIM2_IRQn = 28, /*!< TIM2 global Interrupt */
bogdanm 0:9b334a45a8ff 125 TIM3_IRQn = 29, /*!< TIM3 global Interrupt */
bogdanm 0:9b334a45a8ff 126 TIM4_IRQn = 30, /*!< TIM4 global Interrupt */
bogdanm 0:9b334a45a8ff 127 I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */
bogdanm 0:9b334a45a8ff 128 I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */
bogdanm 0:9b334a45a8ff 129 I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */
bogdanm 0:9b334a45a8ff 130 I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */
bogdanm 0:9b334a45a8ff 131 SPI1_IRQn = 35, /*!< SPI1 global Interrupt */
bogdanm 0:9b334a45a8ff 132 SPI2_IRQn = 36, /*!< SPI2 global Interrupt */
bogdanm 0:9b334a45a8ff 133 USART1_IRQn = 37, /*!< USART1 global Interrupt */
bogdanm 0:9b334a45a8ff 134 USART2_IRQn = 38, /*!< USART2 global Interrupt */
bogdanm 0:9b334a45a8ff 135 USART3_IRQn = 39, /*!< USART3 global Interrupt */
bogdanm 0:9b334a45a8ff 136 EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */
bogdanm 0:9b334a45a8ff 137 RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line Interrupt */
bogdanm 0:9b334a45a8ff 138 OTG_FS_WKUP_IRQn = 42, /*!< USB OTG FS Wakeup through EXTI line interrupt */
bogdanm 0:9b334a45a8ff 139 TIM8_BRK_TIM12_IRQn = 43, /*!< TIM8 Break Interrupt and TIM12 global interrupt */
bogdanm 0:9b334a45a8ff 140 TIM8_UP_TIM13_IRQn = 44, /*!< TIM8 Update Interrupt and TIM13 global interrupt */
bogdanm 0:9b334a45a8ff 141 TIM8_TRG_COM_TIM14_IRQn = 45, /*!< TIM8 Trigger and Commutation Interrupt and TIM14 global interrupt */
bogdanm 0:9b334a45a8ff 142 TIM8_CC_IRQn = 46, /*!< TIM8 Capture Compare global interrupt */
bogdanm 0:9b334a45a8ff 143 DMA1_Stream7_IRQn = 47, /*!< DMA1 Stream7 Interrupt */
bogdanm 0:9b334a45a8ff 144 FMC_IRQn = 48, /*!< FMC global Interrupt */
bogdanm 0:9b334a45a8ff 145 SDIO_IRQn = 49, /*!< SDIO global Interrupt */
bogdanm 0:9b334a45a8ff 146 TIM5_IRQn = 50, /*!< TIM5 global Interrupt */
bogdanm 0:9b334a45a8ff 147 SPI3_IRQn = 51, /*!< SPI3 global Interrupt */
bogdanm 0:9b334a45a8ff 148 UART4_IRQn = 52, /*!< UART4 global Interrupt */
bogdanm 0:9b334a45a8ff 149 UART5_IRQn = 53, /*!< UART5 global Interrupt */
bogdanm 0:9b334a45a8ff 150 TIM6_DAC_IRQn = 54, /*!< TIM6 global and DAC1&2 underrun error interrupts */
bogdanm 0:9b334a45a8ff 151 TIM7_IRQn = 55, /*!< TIM7 global interrupt */
bogdanm 0:9b334a45a8ff 152 DMA2_Stream0_IRQn = 56, /*!< DMA2 Stream 0 global Interrupt */
bogdanm 0:9b334a45a8ff 153 DMA2_Stream1_IRQn = 57, /*!< DMA2 Stream 1 global Interrupt */
bogdanm 0:9b334a45a8ff 154 DMA2_Stream2_IRQn = 58, /*!< DMA2 Stream 2 global Interrupt */
bogdanm 0:9b334a45a8ff 155 DMA2_Stream3_IRQn = 59, /*!< DMA2 Stream 3 global Interrupt */
bogdanm 0:9b334a45a8ff 156 DMA2_Stream4_IRQn = 60, /*!< DMA2 Stream 4 global Interrupt */
bogdanm 0:9b334a45a8ff 157 CAN2_TX_IRQn = 63, /*!< CAN2 TX Interrupt */
bogdanm 0:9b334a45a8ff 158 CAN2_RX0_IRQn = 64, /*!< CAN2 RX0 Interrupt */
bogdanm 0:9b334a45a8ff 159 CAN2_RX1_IRQn = 65, /*!< CAN2 RX1 Interrupt */
bogdanm 0:9b334a45a8ff 160 CAN2_SCE_IRQn = 66, /*!< CAN2 SCE Interrupt */
bogdanm 0:9b334a45a8ff 161 OTG_FS_IRQn = 67, /*!< USB OTG FS global Interrupt */
bogdanm 0:9b334a45a8ff 162 DMA2_Stream5_IRQn = 68, /*!< DMA2 Stream 5 global interrupt */
bogdanm 0:9b334a45a8ff 163 DMA2_Stream6_IRQn = 69, /*!< DMA2 Stream 6 global interrupt */
bogdanm 0:9b334a45a8ff 164 DMA2_Stream7_IRQn = 70, /*!< DMA2 Stream 7 global interrupt */
bogdanm 0:9b334a45a8ff 165 USART6_IRQn = 71, /*!< USART6 global interrupt */
bogdanm 0:9b334a45a8ff 166 I2C3_EV_IRQn = 72, /*!< I2C3 event interrupt */
bogdanm 0:9b334a45a8ff 167 I2C3_ER_IRQn = 73, /*!< I2C3 error interrupt */
bogdanm 0:9b334a45a8ff 168 OTG_HS_EP1_OUT_IRQn = 74, /*!< USB OTG HS End Point 1 Out global interrupt */
bogdanm 0:9b334a45a8ff 169 OTG_HS_EP1_IN_IRQn = 75, /*!< USB OTG HS End Point 1 In global interrupt */
bogdanm 0:9b334a45a8ff 170 OTG_HS_WKUP_IRQn = 76, /*!< USB OTG HS Wakeup through EXTI interrupt */
bogdanm 0:9b334a45a8ff 171 OTG_HS_IRQn = 77, /*!< USB OTG HS global interrupt */
bogdanm 0:9b334a45a8ff 172 DCMI_IRQn = 78, /*!< DCMI global interrupt */
bogdanm 0:9b334a45a8ff 173 FPU_IRQn = 81, /*!< FPU global interrupt */
bogdanm 0:9b334a45a8ff 174 SPI4_IRQn = 84, /*!< SPI4 global Interrupt */
bogdanm 0:9b334a45a8ff 175 SAI1_IRQn = 87, /*!< SAI1 global Interrupt */
bogdanm 0:9b334a45a8ff 176 SAI2_IRQn = 91, /*!< SAI2 global Interrupt */
bogdanm 0:9b334a45a8ff 177 QUADSPI_IRQn = 92, /*!< QuadSPI global Interrupt */
bogdanm 0:9b334a45a8ff 178 CEC_IRQn = 93, /*!< CEC global Interrupt */
bogdanm 0:9b334a45a8ff 179 SPDIF_RX_IRQn = 94, /*!< SPDIF-RX global Interrupt */
bogdanm 0:9b334a45a8ff 180 FMPI2C1_EV_IRQn = 95, /*!< FMPI2C1 Event Interrupt */
bogdanm 0:9b334a45a8ff 181 FMPI2C1_ER_IRQn = 96 /*!< FMPI2C1 Error Interrupt */
bogdanm 0:9b334a45a8ff 182 } IRQn_Type;
bogdanm 0:9b334a45a8ff 183
bogdanm 0:9b334a45a8ff 184 /**
bogdanm 0:9b334a45a8ff 185 * @}
bogdanm 0:9b334a45a8ff 186 */
bogdanm 0:9b334a45a8ff 187
bogdanm 0:9b334a45a8ff 188 #include "core_cm4.h" /* Cortex-M4 processor and core peripherals */
bogdanm 0:9b334a45a8ff 189 #include "system_stm32f4xx.h"
bogdanm 0:9b334a45a8ff 190 #include <stdint.h>
bogdanm 0:9b334a45a8ff 191
bogdanm 0:9b334a45a8ff 192 /** @addtogroup Peripheral_registers_structures
bogdanm 0:9b334a45a8ff 193 * @{
bogdanm 0:9b334a45a8ff 194 */
bogdanm 0:9b334a45a8ff 195
bogdanm 0:9b334a45a8ff 196 /**
bogdanm 0:9b334a45a8ff 197 * @brief Analog to Digital Converter
bogdanm 0:9b334a45a8ff 198 */
bogdanm 0:9b334a45a8ff 199
bogdanm 0:9b334a45a8ff 200 typedef struct
bogdanm 0:9b334a45a8ff 201 {
bogdanm 0:9b334a45a8ff 202 __IO uint32_t SR; /*!< ADC status register, Address offset: 0x00 */
bogdanm 0:9b334a45a8ff 203 __IO uint32_t CR1; /*!< ADC control register 1, Address offset: 0x04 */
bogdanm 0:9b334a45a8ff 204 __IO uint32_t CR2; /*!< ADC control register 2, Address offset: 0x08 */
bogdanm 0:9b334a45a8ff 205 __IO uint32_t SMPR1; /*!< ADC sample time register 1, Address offset: 0x0C */
bogdanm 0:9b334a45a8ff 206 __IO uint32_t SMPR2; /*!< ADC sample time register 2, Address offset: 0x10 */
bogdanm 0:9b334a45a8ff 207 __IO uint32_t JOFR1; /*!< ADC injected channel data offset register 1, Address offset: 0x14 */
bogdanm 0:9b334a45a8ff 208 __IO uint32_t JOFR2; /*!< ADC injected channel data offset register 2, Address offset: 0x18 */
bogdanm 0:9b334a45a8ff 209 __IO uint32_t JOFR3; /*!< ADC injected channel data offset register 3, Address offset: 0x1C */
bogdanm 0:9b334a45a8ff 210 __IO uint32_t JOFR4; /*!< ADC injected channel data offset register 4, Address offset: 0x20 */
bogdanm 0:9b334a45a8ff 211 __IO uint32_t HTR; /*!< ADC watchdog higher threshold register, Address offset: 0x24 */
bogdanm 0:9b334a45a8ff 212 __IO uint32_t LTR; /*!< ADC watchdog lower threshold register, Address offset: 0x28 */
bogdanm 0:9b334a45a8ff 213 __IO uint32_t SQR1; /*!< ADC regular sequence register 1, Address offset: 0x2C */
bogdanm 0:9b334a45a8ff 214 __IO uint32_t SQR2; /*!< ADC regular sequence register 2, Address offset: 0x30 */
bogdanm 0:9b334a45a8ff 215 __IO uint32_t SQR3; /*!< ADC regular sequence register 3, Address offset: 0x34 */
bogdanm 0:9b334a45a8ff 216 __IO uint32_t JSQR; /*!< ADC injected sequence register, Address offset: 0x38*/
bogdanm 0:9b334a45a8ff 217 __IO uint32_t JDR1; /*!< ADC injected data register 1, Address offset: 0x3C */
bogdanm 0:9b334a45a8ff 218 __IO uint32_t JDR2; /*!< ADC injected data register 2, Address offset: 0x40 */
bogdanm 0:9b334a45a8ff 219 __IO uint32_t JDR3; /*!< ADC injected data register 3, Address offset: 0x44 */
bogdanm 0:9b334a45a8ff 220 __IO uint32_t JDR4; /*!< ADC injected data register 4, Address offset: 0x48 */
bogdanm 0:9b334a45a8ff 221 __IO uint32_t DR; /*!< ADC regular data register, Address offset: 0x4C */
bogdanm 0:9b334a45a8ff 222 } ADC_TypeDef;
bogdanm 0:9b334a45a8ff 223
bogdanm 0:9b334a45a8ff 224 typedef struct
bogdanm 0:9b334a45a8ff 225 {
bogdanm 0:9b334a45a8ff 226 __IO uint32_t CSR; /*!< ADC Common status register, Address offset: ADC1 base address + 0x300 */
bogdanm 0:9b334a45a8ff 227 __IO uint32_t CCR; /*!< ADC common control register, Address offset: ADC1 base address + 0x304 */
bogdanm 0:9b334a45a8ff 228 __IO uint32_t CDR; /*!< ADC common regular data register for dual
bogdanm 0:9b334a45a8ff 229 AND triple modes, Address offset: ADC1 base address + 0x308 */
bogdanm 0:9b334a45a8ff 230 } ADC_Common_TypeDef;
bogdanm 0:9b334a45a8ff 231
bogdanm 0:9b334a45a8ff 232
bogdanm 0:9b334a45a8ff 233 /**
bogdanm 0:9b334a45a8ff 234 * @brief Controller Area Network TxMailBox
bogdanm 0:9b334a45a8ff 235 */
bogdanm 0:9b334a45a8ff 236
bogdanm 0:9b334a45a8ff 237 typedef struct
bogdanm 0:9b334a45a8ff 238 {
bogdanm 0:9b334a45a8ff 239 __IO uint32_t TIR; /*!< CAN TX mailbox identifier register */
bogdanm 0:9b334a45a8ff 240 __IO uint32_t TDTR; /*!< CAN mailbox data length control and time stamp register */
bogdanm 0:9b334a45a8ff 241 __IO uint32_t TDLR; /*!< CAN mailbox data low register */
bogdanm 0:9b334a45a8ff 242 __IO uint32_t TDHR; /*!< CAN mailbox data high register */
bogdanm 0:9b334a45a8ff 243 } CAN_TxMailBox_TypeDef;
bogdanm 0:9b334a45a8ff 244
bogdanm 0:9b334a45a8ff 245 /**
bogdanm 0:9b334a45a8ff 246 * @brief Controller Area Network FIFOMailBox
bogdanm 0:9b334a45a8ff 247 */
bogdanm 0:9b334a45a8ff 248
bogdanm 0:9b334a45a8ff 249 typedef struct
bogdanm 0:9b334a45a8ff 250 {
bogdanm 0:9b334a45a8ff 251 __IO uint32_t RIR; /*!< CAN receive FIFO mailbox identifier register */
bogdanm 0:9b334a45a8ff 252 __IO uint32_t RDTR; /*!< CAN receive FIFO mailbox data length control and time stamp register */
bogdanm 0:9b334a45a8ff 253 __IO uint32_t RDLR; /*!< CAN receive FIFO mailbox data low register */
bogdanm 0:9b334a45a8ff 254 __IO uint32_t RDHR; /*!< CAN receive FIFO mailbox data high register */
bogdanm 0:9b334a45a8ff 255 } CAN_FIFOMailBox_TypeDef;
bogdanm 0:9b334a45a8ff 256
bogdanm 0:9b334a45a8ff 257 /**
bogdanm 0:9b334a45a8ff 258 * @brief Controller Area Network FilterRegister
bogdanm 0:9b334a45a8ff 259 */
bogdanm 0:9b334a45a8ff 260
bogdanm 0:9b334a45a8ff 261 typedef struct
bogdanm 0:9b334a45a8ff 262 {
bogdanm 0:9b334a45a8ff 263 __IO uint32_t FR1; /*!< CAN Filter bank register 1 */
bogdanm 0:9b334a45a8ff 264 __IO uint32_t FR2; /*!< CAN Filter bank register 1 */
bogdanm 0:9b334a45a8ff 265 } CAN_FilterRegister_TypeDef;
bogdanm 0:9b334a45a8ff 266
bogdanm 0:9b334a45a8ff 267 /**
bogdanm 0:9b334a45a8ff 268 * @brief Controller Area Network
bogdanm 0:9b334a45a8ff 269 */
bogdanm 0:9b334a45a8ff 270
bogdanm 0:9b334a45a8ff 271 typedef struct
bogdanm 0:9b334a45a8ff 272 {
bogdanm 0:9b334a45a8ff 273 __IO uint32_t MCR; /*!< CAN master control register, Address offset: 0x00 */
bogdanm 0:9b334a45a8ff 274 __IO uint32_t MSR; /*!< CAN master status register, Address offset: 0x04 */
bogdanm 0:9b334a45a8ff 275 __IO uint32_t TSR; /*!< CAN transmit status register, Address offset: 0x08 */
bogdanm 0:9b334a45a8ff 276 __IO uint32_t RF0R; /*!< CAN receive FIFO 0 register, Address offset: 0x0C */
bogdanm 0:9b334a45a8ff 277 __IO uint32_t RF1R; /*!< CAN receive FIFO 1 register, Address offset: 0x10 */
bogdanm 0:9b334a45a8ff 278 __IO uint32_t IER; /*!< CAN interrupt enable register, Address offset: 0x14 */
bogdanm 0:9b334a45a8ff 279 __IO uint32_t ESR; /*!< CAN error status register, Address offset: 0x18 */
bogdanm 0:9b334a45a8ff 280 __IO uint32_t BTR; /*!< CAN bit timing register, Address offset: 0x1C */
bogdanm 0:9b334a45a8ff 281 uint32_t RESERVED0[88]; /*!< Reserved, 0x020 - 0x17F */
bogdanm 0:9b334a45a8ff 282 CAN_TxMailBox_TypeDef sTxMailBox[3]; /*!< CAN Tx MailBox, Address offset: 0x180 - 0x1AC */
bogdanm 0:9b334a45a8ff 283 CAN_FIFOMailBox_TypeDef sFIFOMailBox[2]; /*!< CAN FIFO MailBox, Address offset: 0x1B0 - 0x1CC */
bogdanm 0:9b334a45a8ff 284 uint32_t RESERVED1[12]; /*!< Reserved, 0x1D0 - 0x1FF */
bogdanm 0:9b334a45a8ff 285 __IO uint32_t FMR; /*!< CAN filter master register, Address offset: 0x200 */
bogdanm 0:9b334a45a8ff 286 __IO uint32_t FM1R; /*!< CAN filter mode register, Address offset: 0x204 */
bogdanm 0:9b334a45a8ff 287 uint32_t RESERVED2; /*!< Reserved, 0x208 */
bogdanm 0:9b334a45a8ff 288 __IO uint32_t FS1R; /*!< CAN filter scale register, Address offset: 0x20C */
bogdanm 0:9b334a45a8ff 289 uint32_t RESERVED3; /*!< Reserved, 0x210 */
bogdanm 0:9b334a45a8ff 290 __IO uint32_t FFA1R; /*!< CAN filter FIFO assignment register, Address offset: 0x214 */
bogdanm 0:9b334a45a8ff 291 uint32_t RESERVED4; /*!< Reserved, 0x218 */
bogdanm 0:9b334a45a8ff 292 __IO uint32_t FA1R; /*!< CAN filter activation register, Address offset: 0x21C */
bogdanm 0:9b334a45a8ff 293 uint32_t RESERVED5[8]; /*!< Reserved, 0x220-0x23F */
bogdanm 0:9b334a45a8ff 294 CAN_FilterRegister_TypeDef sFilterRegister[28]; /*!< CAN Filter Register, Address offset: 0x240-0x31C */
bogdanm 0:9b334a45a8ff 295 } CAN_TypeDef;
bogdanm 0:9b334a45a8ff 296
bogdanm 0:9b334a45a8ff 297 /**
bogdanm 0:9b334a45a8ff 298 * @brief Consumer Electronics Control
bogdanm 0:9b334a45a8ff 299 */
bogdanm 0:9b334a45a8ff 300
bogdanm 0:9b334a45a8ff 301 typedef struct
bogdanm 0:9b334a45a8ff 302 {
bogdanm 0:9b334a45a8ff 303 __IO uint32_t CR; /*!< CEC control register, Address offset:0x00 */
bogdanm 0:9b334a45a8ff 304 __IO uint32_t CFGR; /*!< CEC configuration register, Address offset:0x04 */
bogdanm 0:9b334a45a8ff 305 __IO uint32_t TXDR; /*!< CEC Tx data register , Address offset:0x08 */
bogdanm 0:9b334a45a8ff 306 __IO uint32_t RXDR; /*!< CEC Rx Data Register, Address offset:0x0C */
bogdanm 0:9b334a45a8ff 307 __IO uint32_t ISR; /*!< CEC Interrupt and Status Register, Address offset:0x10 */
bogdanm 0:9b334a45a8ff 308 __IO uint32_t IER; /*!< CEC interrupt enable register, Address offset:0x14 */
bogdanm 0:9b334a45a8ff 309 }CEC_TypeDef;
bogdanm 0:9b334a45a8ff 310
bogdanm 0:9b334a45a8ff 311 /**
bogdanm 0:9b334a45a8ff 312 * @brief CRC calculation unit
bogdanm 0:9b334a45a8ff 313 */
bogdanm 0:9b334a45a8ff 314
bogdanm 0:9b334a45a8ff 315 typedef struct
bogdanm 0:9b334a45a8ff 316 {
bogdanm 0:9b334a45a8ff 317 __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
bogdanm 0:9b334a45a8ff 318 __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
bogdanm 0:9b334a45a8ff 319 uint8_t RESERVED0; /*!< Reserved, 0x05 */
bogdanm 0:9b334a45a8ff 320 uint16_t RESERVED1; /*!< Reserved, 0x06 */
bogdanm 0:9b334a45a8ff 321 __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
bogdanm 0:9b334a45a8ff 322 } CRC_TypeDef;
bogdanm 0:9b334a45a8ff 323
bogdanm 0:9b334a45a8ff 324 /**
bogdanm 0:9b334a45a8ff 325 * @brief Digital to Analog Converter
bogdanm 0:9b334a45a8ff 326 */
bogdanm 0:9b334a45a8ff 327
bogdanm 0:9b334a45a8ff 328 typedef struct
bogdanm 0:9b334a45a8ff 329 {
bogdanm 0:9b334a45a8ff 330 __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */
bogdanm 0:9b334a45a8ff 331 __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */
bogdanm 0:9b334a45a8ff 332 __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */
bogdanm 0:9b334a45a8ff 333 __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */
bogdanm 0:9b334a45a8ff 334 __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */
bogdanm 0:9b334a45a8ff 335 __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */
bogdanm 0:9b334a45a8ff 336 __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */
bogdanm 0:9b334a45a8ff 337 __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */
bogdanm 0:9b334a45a8ff 338 __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */
bogdanm 0:9b334a45a8ff 339 __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */
bogdanm 0:9b334a45a8ff 340 __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */
bogdanm 0:9b334a45a8ff 341 __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */
bogdanm 0:9b334a45a8ff 342 __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */
bogdanm 0:9b334a45a8ff 343 __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */
bogdanm 0:9b334a45a8ff 344 } DAC_TypeDef;
bogdanm 0:9b334a45a8ff 345
bogdanm 0:9b334a45a8ff 346 /**
bogdanm 0:9b334a45a8ff 347 * @brief Debug MCU
bogdanm 0:9b334a45a8ff 348 */
bogdanm 0:9b334a45a8ff 349
bogdanm 0:9b334a45a8ff 350 typedef struct
bogdanm 0:9b334a45a8ff 351 {
bogdanm 0:9b334a45a8ff 352 __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
bogdanm 0:9b334a45a8ff 353 __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
bogdanm 0:9b334a45a8ff 354 __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */
bogdanm 0:9b334a45a8ff 355 __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */
bogdanm 0:9b334a45a8ff 356 }DBGMCU_TypeDef;
bogdanm 0:9b334a45a8ff 357
bogdanm 0:9b334a45a8ff 358 /**
bogdanm 0:9b334a45a8ff 359 * @brief DCMI
bogdanm 0:9b334a45a8ff 360 */
bogdanm 0:9b334a45a8ff 361
bogdanm 0:9b334a45a8ff 362 typedef struct
bogdanm 0:9b334a45a8ff 363 {
bogdanm 0:9b334a45a8ff 364 __IO uint32_t CR; /*!< DCMI control register 1, Address offset: 0x00 */
bogdanm 0:9b334a45a8ff 365 __IO uint32_t SR; /*!< DCMI status register, Address offset: 0x04 */
bogdanm 0:9b334a45a8ff 366 __IO uint32_t RISR; /*!< DCMI raw interrupt status register, Address offset: 0x08 */
bogdanm 0:9b334a45a8ff 367 __IO uint32_t IER; /*!< DCMI interrupt enable register, Address offset: 0x0C */
bogdanm 0:9b334a45a8ff 368 __IO uint32_t MISR; /*!< DCMI masked interrupt status register, Address offset: 0x10 */
bogdanm 0:9b334a45a8ff 369 __IO uint32_t ICR; /*!< DCMI interrupt clear register, Address offset: 0x14 */
bogdanm 0:9b334a45a8ff 370 __IO uint32_t ESCR; /*!< DCMI embedded synchronization code register, Address offset: 0x18 */
bogdanm 0:9b334a45a8ff 371 __IO uint32_t ESUR; /*!< DCMI embedded synchronization unmask register, Address offset: 0x1C */
bogdanm 0:9b334a45a8ff 372 __IO uint32_t CWSTRTR; /*!< DCMI crop window start, Address offset: 0x20 */
bogdanm 0:9b334a45a8ff 373 __IO uint32_t CWSIZER; /*!< DCMI crop window size, Address offset: 0x24 */
bogdanm 0:9b334a45a8ff 374 __IO uint32_t DR; /*!< DCMI data register, Address offset: 0x28 */
bogdanm 0:9b334a45a8ff 375 } DCMI_TypeDef;
bogdanm 0:9b334a45a8ff 376
bogdanm 0:9b334a45a8ff 377 /**
bogdanm 0:9b334a45a8ff 378 * @brief DMA Controller
bogdanm 0:9b334a45a8ff 379 */
bogdanm 0:9b334a45a8ff 380
bogdanm 0:9b334a45a8ff 381 typedef struct
bogdanm 0:9b334a45a8ff 382 {
bogdanm 0:9b334a45a8ff 383 __IO uint32_t CR; /*!< DMA stream x configuration register */
bogdanm 0:9b334a45a8ff 384 __IO uint32_t NDTR; /*!< DMA stream x number of data register */
bogdanm 0:9b334a45a8ff 385 __IO uint32_t PAR; /*!< DMA stream x peripheral address register */
bogdanm 0:9b334a45a8ff 386 __IO uint32_t M0AR; /*!< DMA stream x memory 0 address register */
bogdanm 0:9b334a45a8ff 387 __IO uint32_t M1AR; /*!< DMA stream x memory 1 address register */
bogdanm 0:9b334a45a8ff 388 __IO uint32_t FCR; /*!< DMA stream x FIFO control register */
bogdanm 0:9b334a45a8ff 389 } DMA_Stream_TypeDef;
bogdanm 0:9b334a45a8ff 390
bogdanm 0:9b334a45a8ff 391 typedef struct
bogdanm 0:9b334a45a8ff 392 {
bogdanm 0:9b334a45a8ff 393 __IO uint32_t LISR; /*!< DMA low interrupt status register, Address offset: 0x00 */
bogdanm 0:9b334a45a8ff 394 __IO uint32_t HISR; /*!< DMA high interrupt status register, Address offset: 0x04 */
bogdanm 0:9b334a45a8ff 395 __IO uint32_t LIFCR; /*!< DMA low interrupt flag clear register, Address offset: 0x08 */
bogdanm 0:9b334a45a8ff 396 __IO uint32_t HIFCR; /*!< DMA high interrupt flag clear register, Address offset: 0x0C */
bogdanm 0:9b334a45a8ff 397 } DMA_TypeDef;
bogdanm 0:9b334a45a8ff 398
bogdanm 0:9b334a45a8ff 399
bogdanm 0:9b334a45a8ff 400 /**
bogdanm 0:9b334a45a8ff 401 * @brief External Interrupt/Event Controller
bogdanm 0:9b334a45a8ff 402 */
bogdanm 0:9b334a45a8ff 403
bogdanm 0:9b334a45a8ff 404 typedef struct
bogdanm 0:9b334a45a8ff 405 {
bogdanm 0:9b334a45a8ff 406 __IO uint32_t IMR; /*!< EXTI Interrupt mask register, Address offset: 0x00 */
bogdanm 0:9b334a45a8ff 407 __IO uint32_t EMR; /*!< EXTI Event mask register, Address offset: 0x04 */
bogdanm 0:9b334a45a8ff 408 __IO uint32_t RTSR; /*!< EXTI Rising trigger selection register, Address offset: 0x08 */
bogdanm 0:9b334a45a8ff 409 __IO uint32_t FTSR; /*!< EXTI Falling trigger selection register, Address offset: 0x0C */
bogdanm 0:9b334a45a8ff 410 __IO uint32_t SWIER; /*!< EXTI Software interrupt event register, Address offset: 0x10 */
bogdanm 0:9b334a45a8ff 411 __IO uint32_t PR; /*!< EXTI Pending register, Address offset: 0x14 */
bogdanm 0:9b334a45a8ff 412 } EXTI_TypeDef;
bogdanm 0:9b334a45a8ff 413
bogdanm 0:9b334a45a8ff 414 /**
bogdanm 0:9b334a45a8ff 415 * @brief FLASH Registers
bogdanm 0:9b334a45a8ff 416 */
bogdanm 0:9b334a45a8ff 417
bogdanm 0:9b334a45a8ff 418 typedef struct
bogdanm 0:9b334a45a8ff 419 {
bogdanm 0:9b334a45a8ff 420 __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */
bogdanm 0:9b334a45a8ff 421 __IO uint32_t KEYR; /*!< FLASH key register, Address offset: 0x04 */
bogdanm 0:9b334a45a8ff 422 __IO uint32_t OPTKEYR; /*!< FLASH option key register, Address offset: 0x08 */
bogdanm 0:9b334a45a8ff 423 __IO uint32_t SR; /*!< FLASH status register, Address offset: 0x0C */
bogdanm 0:9b334a45a8ff 424 __IO uint32_t CR; /*!< FLASH control register, Address offset: 0x10 */
bogdanm 0:9b334a45a8ff 425 __IO uint32_t OPTCR; /*!< FLASH option control register , Address offset: 0x14 */
bogdanm 0:9b334a45a8ff 426 __IO uint32_t OPTCR1; /*!< FLASH option control register 1, Address offset: 0x18 */
bogdanm 0:9b334a45a8ff 427 } FLASH_TypeDef;
bogdanm 0:9b334a45a8ff 428
bogdanm 0:9b334a45a8ff 429 /**
bogdanm 0:9b334a45a8ff 430 * @brief Flexible Memory Controller
bogdanm 0:9b334a45a8ff 431 */
bogdanm 0:9b334a45a8ff 432
bogdanm 0:9b334a45a8ff 433 typedef struct
bogdanm 0:9b334a45a8ff 434 {
bogdanm 0:9b334a45a8ff 435 __IO uint32_t BTCR[8]; /*!< NOR/PSRAM chip-select control register(BCR) and chip-select timing register(BTR), Address offset: 0x00-1C */
bogdanm 0:9b334a45a8ff 436 } FMC_Bank1_TypeDef;
bogdanm 0:9b334a45a8ff 437
bogdanm 0:9b334a45a8ff 438 /**
bogdanm 0:9b334a45a8ff 439 * @brief Flexible Memory Controller Bank1E
bogdanm 0:9b334a45a8ff 440 */
bogdanm 0:9b334a45a8ff 441
bogdanm 0:9b334a45a8ff 442 typedef struct
bogdanm 0:9b334a45a8ff 443 {
bogdanm 0:9b334a45a8ff 444 __IO uint32_t BWTR[7]; /*!< NOR/PSRAM write timing registers, Address offset: 0x104-0x11C */
bogdanm 0:9b334a45a8ff 445 } FMC_Bank1E_TypeDef;
bogdanm 0:9b334a45a8ff 446
bogdanm 0:9b334a45a8ff 447 /**
bogdanm 0:9b334a45a8ff 448 * @brief Flexible Memory Controller Bank3
bogdanm 0:9b334a45a8ff 449 */
bogdanm 0:9b334a45a8ff 450
bogdanm 0:9b334a45a8ff 451 typedef struct
bogdanm 0:9b334a45a8ff 452 {
bogdanm 0:9b334a45a8ff 453 __IO uint32_t PCR; /*!< NAND Flash control register, Address offset: 0x80 */
bogdanm 0:9b334a45a8ff 454 __IO uint32_t SR; /*!< NAND Flash FIFO status and interrupt register, Address offset: 0x84 */
bogdanm 0:9b334a45a8ff 455 __IO uint32_t PMEM; /*!< NAND Flash Common memory space timing register, Address offset: 0x88 */
bogdanm 0:9b334a45a8ff 456 __IO uint32_t PATT; /*!< NAND Flash Attribute memory space timing register, Address offset: 0x8C */
bogdanm 0:9b334a45a8ff 457 uint32_t RESERVED; /*!< Reserved, 0x90 */
bogdanm 0:9b334a45a8ff 458 __IO uint32_t ECCR; /*!< NAND Flash ECC result registers, Address offset: 0x94 */
bogdanm 0:9b334a45a8ff 459 } FMC_Bank3_TypeDef;
bogdanm 0:9b334a45a8ff 460
bogdanm 0:9b334a45a8ff 461 /**
bogdanm 0:9b334a45a8ff 462 * @brief Flexible Memory Controller Bank5_6
bogdanm 0:9b334a45a8ff 463 */
bogdanm 0:9b334a45a8ff 464
bogdanm 0:9b334a45a8ff 465 typedef struct
bogdanm 0:9b334a45a8ff 466 {
bogdanm 0:9b334a45a8ff 467 __IO uint32_t SDCR[2]; /*!< SDRAM Control registers , Address offset: 0x140-0x144 */
bogdanm 0:9b334a45a8ff 468 __IO uint32_t SDTR[2]; /*!< SDRAM Timing registers , Address offset: 0x148-0x14C */
bogdanm 0:9b334a45a8ff 469 __IO uint32_t SDCMR; /*!< SDRAM Command Mode register, Address offset: 0x150 */
bogdanm 0:9b334a45a8ff 470 __IO uint32_t SDRTR; /*!< SDRAM Refresh Timer register, Address offset: 0x154 */
bogdanm 0:9b334a45a8ff 471 __IO uint32_t SDSR; /*!< SDRAM Status register, Address offset: 0x158 */
bogdanm 0:9b334a45a8ff 472 } FMC_Bank5_6_TypeDef;
bogdanm 0:9b334a45a8ff 473
bogdanm 0:9b334a45a8ff 474 /**
bogdanm 0:9b334a45a8ff 475 * @brief General Purpose I/O
bogdanm 0:9b334a45a8ff 476 */
bogdanm 0:9b334a45a8ff 477
bogdanm 0:9b334a45a8ff 478 typedef struct
bogdanm 0:9b334a45a8ff 479 {
bogdanm 0:9b334a45a8ff 480 __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
bogdanm 0:9b334a45a8ff 481 __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
bogdanm 0:9b334a45a8ff 482 __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
bogdanm 0:9b334a45a8ff 483 __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
bogdanm 0:9b334a45a8ff 484 __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
bogdanm 0:9b334a45a8ff 485 __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
bogdanm 0:9b334a45a8ff 486 __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */
bogdanm 0:9b334a45a8ff 487 __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
bogdanm 0:9b334a45a8ff 488 __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */
bogdanm 0:9b334a45a8ff 489 } GPIO_TypeDef;
bogdanm 0:9b334a45a8ff 490
bogdanm 0:9b334a45a8ff 491 /**
bogdanm 0:9b334a45a8ff 492 * @brief System configuration controller
bogdanm 0:9b334a45a8ff 493 */
bogdanm 0:9b334a45a8ff 494
bogdanm 0:9b334a45a8ff 495 typedef struct
bogdanm 0:9b334a45a8ff 496 {
bogdanm 0:9b334a45a8ff 497 __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */
bogdanm 0:9b334a45a8ff 498 __IO uint32_t PMC; /*!< SYSCFG peripheral mode configuration register, Address offset: 0x04 */
bogdanm 0:9b334a45a8ff 499 __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */
bogdanm 0:9b334a45a8ff 500 uint32_t RESERVED[2]; /*!< Reserved, 0x18-0x1C */
bogdanm 0:9b334a45a8ff 501 __IO uint32_t CMPCR; /*!< SYSCFG Compensation cell control register, Address offset: 0x20 */
bogdanm 0:9b334a45a8ff 502 uint32_t RESERVED1[2]; /*!< Reserved, 0x24-0x28 */
bogdanm 0:9b334a45a8ff 503 __IO uint32_t CFGR; /*!< SYSCFG Configuration register, Address offset: 0x2C */
bogdanm 0:9b334a45a8ff 504 } SYSCFG_TypeDef;
bogdanm 0:9b334a45a8ff 505
bogdanm 0:9b334a45a8ff 506 /**
bogdanm 0:9b334a45a8ff 507 * @brief Inter-integrated Circuit Interface
bogdanm 0:9b334a45a8ff 508 */
bogdanm 0:9b334a45a8ff 509
bogdanm 0:9b334a45a8ff 510 typedef struct
bogdanm 0:9b334a45a8ff 511 {
bogdanm 0:9b334a45a8ff 512 __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
bogdanm 0:9b334a45a8ff 513 __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
bogdanm 0:9b334a45a8ff 514 __IO uint32_t OAR1; /*!< I2C Own address register 1, Address offset: 0x08 */
bogdanm 0:9b334a45a8ff 515 __IO uint32_t OAR2; /*!< I2C Own address register 2, Address offset: 0x0C */
bogdanm 0:9b334a45a8ff 516 __IO uint32_t DR; /*!< I2C Data register, Address offset: 0x10 */
bogdanm 0:9b334a45a8ff 517 __IO uint32_t SR1; /*!< I2C Status register 1, Address offset: 0x14 */
bogdanm 0:9b334a45a8ff 518 __IO uint32_t SR2; /*!< I2C Status register 2, Address offset: 0x18 */
bogdanm 0:9b334a45a8ff 519 __IO uint32_t CCR; /*!< I2C Clock control register, Address offset: 0x1C */
bogdanm 0:9b334a45a8ff 520 __IO uint32_t TRISE; /*!< I2C TRISE register, Address offset: 0x20 */
bogdanm 0:9b334a45a8ff 521 __IO uint32_t FLTR; /*!< I2C FLTR register, Address offset: 0x24 */
bogdanm 0:9b334a45a8ff 522 } I2C_TypeDef;
bogdanm 0:9b334a45a8ff 523
bogdanm 0:9b334a45a8ff 524 /**
bogdanm 0:9b334a45a8ff 525 * @brief Inter-integrated Circuit Interface
bogdanm 0:9b334a45a8ff 526 */
bogdanm 0:9b334a45a8ff 527
bogdanm 0:9b334a45a8ff 528 typedef struct
bogdanm 0:9b334a45a8ff 529 {
bogdanm 0:9b334a45a8ff 530 __IO uint32_t CR1; /*!< FMPI2C Control register 1, Address offset: 0x00 */
bogdanm 0:9b334a45a8ff 531 __IO uint32_t CR2; /*!< FMPI2C Control register 2, Address offset: 0x04 */
bogdanm 0:9b334a45a8ff 532 __IO uint32_t OAR1; /*!< FMPI2C Own address 1 register, Address offset: 0x08 */
bogdanm 0:9b334a45a8ff 533 __IO uint32_t OAR2; /*!< FMPI2C Own address 2 register, Address offset: 0x0C */
bogdanm 0:9b334a45a8ff 534 __IO uint32_t TIMINGR; /*!< FMPI2C Timing register, Address offset: 0x10 */
bogdanm 0:9b334a45a8ff 535 __IO uint32_t TIMEOUTR; /*!< FMPI2C Timeout register, Address offset: 0x14 */
bogdanm 0:9b334a45a8ff 536 __IO uint32_t ISR; /*!< FMPI2C Interrupt and status register, Address offset: 0x18 */
bogdanm 0:9b334a45a8ff 537 __IO uint32_t ICR; /*!< FMPI2C Interrupt clear register, Address offset: 0x1C */
bogdanm 0:9b334a45a8ff 538 __IO uint32_t PECR; /*!< FMPI2C PEC register, Address offset: 0x20 */
bogdanm 0:9b334a45a8ff 539 __IO uint32_t RXDR; /*!< FMPI2C Receive data register, Address offset: 0x24 */
bogdanm 0:9b334a45a8ff 540 __IO uint32_t TXDR; /*!< FMPI2C Transmit data register, Address offset: 0x28 */
bogdanm 0:9b334a45a8ff 541 } FMPI2C_TypeDef;
bogdanm 0:9b334a45a8ff 542
bogdanm 0:9b334a45a8ff 543 /**
bogdanm 0:9b334a45a8ff 544 * @brief Independent WATCHDOG
bogdanm 0:9b334a45a8ff 545 */
bogdanm 0:9b334a45a8ff 546
bogdanm 0:9b334a45a8ff 547 typedef struct
bogdanm 0:9b334a45a8ff 548 {
bogdanm 0:9b334a45a8ff 549 __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
bogdanm 0:9b334a45a8ff 550 __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
bogdanm 0:9b334a45a8ff 551 __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
bogdanm 0:9b334a45a8ff 552 __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
bogdanm 0:9b334a45a8ff 553 } IWDG_TypeDef;
bogdanm 0:9b334a45a8ff 554
bogdanm 0:9b334a45a8ff 555 /**
bogdanm 0:9b334a45a8ff 556 * @brief Power Control
bogdanm 0:9b334a45a8ff 557 */
bogdanm 0:9b334a45a8ff 558
bogdanm 0:9b334a45a8ff 559 typedef struct
bogdanm 0:9b334a45a8ff 560 {
bogdanm 0:9b334a45a8ff 561 __IO uint32_t CR; /*!< PWR power control register, Address offset: 0x00 */
bogdanm 0:9b334a45a8ff 562 __IO uint32_t CSR; /*!< PWR power control/status register, Address offset: 0x04 */
bogdanm 0:9b334a45a8ff 563 } PWR_TypeDef;
bogdanm 0:9b334a45a8ff 564
bogdanm 0:9b334a45a8ff 565 /**
bogdanm 0:9b334a45a8ff 566 * @brief Reset and Clock Control
bogdanm 0:9b334a45a8ff 567 */
bogdanm 0:9b334a45a8ff 568
bogdanm 0:9b334a45a8ff 569 typedef struct
bogdanm 0:9b334a45a8ff 570 {
bogdanm 0:9b334a45a8ff 571 __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */
bogdanm 0:9b334a45a8ff 572 __IO uint32_t PLLCFGR; /*!< RCC PLL configuration register, Address offset: 0x04 */
bogdanm 0:9b334a45a8ff 573 __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x08 */
bogdanm 0:9b334a45a8ff 574 __IO uint32_t CIR; /*!< RCC clock interrupt register, Address offset: 0x0C */
bogdanm 0:9b334a45a8ff 575 __IO uint32_t AHB1RSTR; /*!< RCC AHB1 peripheral reset register, Address offset: 0x10 */
bogdanm 0:9b334a45a8ff 576 __IO uint32_t AHB2RSTR; /*!< RCC AHB2 peripheral reset register, Address offset: 0x14 */
bogdanm 0:9b334a45a8ff 577 __IO uint32_t AHB3RSTR; /*!< RCC AHB3 peripheral reset register, Address offset: 0x18 */
bogdanm 0:9b334a45a8ff 578 uint32_t RESERVED0; /*!< Reserved, 0x1C */
bogdanm 0:9b334a45a8ff 579 __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x20 */
bogdanm 0:9b334a45a8ff 580 __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x24 */
bogdanm 0:9b334a45a8ff 581 uint32_t RESERVED1[2]; /*!< Reserved, 0x28-0x2C */
bogdanm 0:9b334a45a8ff 582 __IO uint32_t AHB1ENR; /*!< RCC AHB1 peripheral clock register, Address offset: 0x30 */
bogdanm 0:9b334a45a8ff 583 __IO uint32_t AHB2ENR; /*!< RCC AHB2 peripheral clock register, Address offset: 0x34 */
bogdanm 0:9b334a45a8ff 584 __IO uint32_t AHB3ENR; /*!< RCC AHB3 peripheral clock register, Address offset: 0x38 */
bogdanm 0:9b334a45a8ff 585 uint32_t RESERVED2; /*!< Reserved, 0x3C */
bogdanm 0:9b334a45a8ff 586 __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral clock enable register, Address offset: 0x40 */
bogdanm 0:9b334a45a8ff 587 __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clock enable register, Address offset: 0x44 */
bogdanm 0:9b334a45a8ff 588 uint32_t RESERVED3[2]; /*!< Reserved, 0x48-0x4C */
bogdanm 0:9b334a45a8ff 589 __IO uint32_t AHB1LPENR; /*!< RCC AHB1 peripheral clock enable in low power mode register, Address offset: 0x50 */
bogdanm 0:9b334a45a8ff 590 __IO uint32_t AHB2LPENR; /*!< RCC AHB2 peripheral clock enable in low power mode register, Address offset: 0x54 */
bogdanm 0:9b334a45a8ff 591 __IO uint32_t AHB3LPENR; /*!< RCC AHB3 peripheral clock enable in low power mode register, Address offset: 0x58 */
bogdanm 0:9b334a45a8ff 592 uint32_t RESERVED4; /*!< Reserved, 0x5C */
bogdanm 0:9b334a45a8ff 593 __IO uint32_t APB1LPENR; /*!< RCC APB1 peripheral clock enable in low power mode register, Address offset: 0x60 */
bogdanm 0:9b334a45a8ff 594 __IO uint32_t APB2LPENR; /*!< RCC APB2 peripheral clock enable in low power mode register, Address offset: 0x64 */
bogdanm 0:9b334a45a8ff 595 uint32_t RESERVED5[2]; /*!< Reserved, 0x68-0x6C */
bogdanm 0:9b334a45a8ff 596 __IO uint32_t BDCR; /*!< RCC Backup domain control register, Address offset: 0x70 */
bogdanm 0:9b334a45a8ff 597 __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x74 */
bogdanm 0:9b334a45a8ff 598 uint32_t RESERVED6[2]; /*!< Reserved, 0x78-0x7C */
bogdanm 0:9b334a45a8ff 599 __IO uint32_t SSCGR; /*!< RCC spread spectrum clock generation register, Address offset: 0x80 */
bogdanm 0:9b334a45a8ff 600 __IO uint32_t PLLI2SCFGR; /*!< RCC PLLI2S configuration register, Address offset: 0x84 */
bogdanm 0:9b334a45a8ff 601 __IO uint32_t PLLSAICFGR; /*!< RCC PLLSAI configuration register, Address offset: 0x88 */
bogdanm 0:9b334a45a8ff 602 __IO uint32_t DCKCFGR; /*!< RCC Dedicated Clocks configuration register, Address offset: 0x8C */
bogdanm 0:9b334a45a8ff 603 __IO uint32_t CKGATENR; /*!< RCC Clocks Gated ENable Register, Address offset: 0x90 */
bogdanm 0:9b334a45a8ff 604 __IO uint32_t DCKCFGR2; /*!< RCC Dedicated Clocks configuration register 2, Address offset: 0x94 */
bogdanm 0:9b334a45a8ff 605 } RCC_TypeDef;
bogdanm 0:9b334a45a8ff 606
bogdanm 0:9b334a45a8ff 607 /**
bogdanm 0:9b334a45a8ff 608 * @brief Real-Time Clock
bogdanm 0:9b334a45a8ff 609 */
bogdanm 0:9b334a45a8ff 610
bogdanm 0:9b334a45a8ff 611 typedef struct
bogdanm 0:9b334a45a8ff 612 {
bogdanm 0:9b334a45a8ff 613 __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
bogdanm 0:9b334a45a8ff 614 __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
bogdanm 0:9b334a45a8ff 615 __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */
bogdanm 0:9b334a45a8ff 616 __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */
bogdanm 0:9b334a45a8ff 617 __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
bogdanm 0:9b334a45a8ff 618 __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
bogdanm 0:9b334a45a8ff 619 __IO uint32_t CALIBR; /*!< RTC calibration register, Address offset: 0x18 */
bogdanm 0:9b334a45a8ff 620 __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */
bogdanm 0:9b334a45a8ff 621 __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */
bogdanm 0:9b334a45a8ff 622 __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
bogdanm 0:9b334a45a8ff 623 __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */
bogdanm 0:9b334a45a8ff 624 __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
bogdanm 0:9b334a45a8ff 625 __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
bogdanm 0:9b334a45a8ff 626 __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
bogdanm 0:9b334a45a8ff 627 __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
bogdanm 0:9b334a45a8ff 628 __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */
bogdanm 0:9b334a45a8ff 629 __IO uint32_t TAFCR; /*!< RTC tamper and alternate function configuration register, Address offset: 0x40 */
bogdanm 0:9b334a45a8ff 630 __IO uint32_t ALRMASSR;/*!< RTC alarm A sub second register, Address offset: 0x44 */
bogdanm 0:9b334a45a8ff 631 __IO uint32_t ALRMBSSR;/*!< RTC alarm B sub second register, Address offset: 0x48 */
bogdanm 0:9b334a45a8ff 632 uint32_t RESERVED7; /*!< Reserved, 0x4C */
bogdanm 0:9b334a45a8ff 633 __IO uint32_t BKP0R; /*!< RTC backup register 1, Address offset: 0x50 */
bogdanm 0:9b334a45a8ff 634 __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */
bogdanm 0:9b334a45a8ff 635 __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */
bogdanm 0:9b334a45a8ff 636 __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */
bogdanm 0:9b334a45a8ff 637 __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */
bogdanm 0:9b334a45a8ff 638 __IO uint32_t BKP5R; /*!< RTC backup register 5, Address offset: 0x64 */
bogdanm 0:9b334a45a8ff 639 __IO uint32_t BKP6R; /*!< RTC backup register 6, Address offset: 0x68 */
bogdanm 0:9b334a45a8ff 640 __IO uint32_t BKP7R; /*!< RTC backup register 7, Address offset: 0x6C */
bogdanm 0:9b334a45a8ff 641 __IO uint32_t BKP8R; /*!< RTC backup register 8, Address offset: 0x70 */
bogdanm 0:9b334a45a8ff 642 __IO uint32_t BKP9R; /*!< RTC backup register 9, Address offset: 0x74 */
bogdanm 0:9b334a45a8ff 643 __IO uint32_t BKP10R; /*!< RTC backup register 10, Address offset: 0x78 */
bogdanm 0:9b334a45a8ff 644 __IO uint32_t BKP11R; /*!< RTC backup register 11, Address offset: 0x7C */
bogdanm 0:9b334a45a8ff 645 __IO uint32_t BKP12R; /*!< RTC backup register 12, Address offset: 0x80 */
bogdanm 0:9b334a45a8ff 646 __IO uint32_t BKP13R; /*!< RTC backup register 13, Address offset: 0x84 */
bogdanm 0:9b334a45a8ff 647 __IO uint32_t BKP14R; /*!< RTC backup register 14, Address offset: 0x88 */
bogdanm 0:9b334a45a8ff 648 __IO uint32_t BKP15R; /*!< RTC backup register 15, Address offset: 0x8C */
bogdanm 0:9b334a45a8ff 649 __IO uint32_t BKP16R; /*!< RTC backup register 16, Address offset: 0x90 */
bogdanm 0:9b334a45a8ff 650 __IO uint32_t BKP17R; /*!< RTC backup register 17, Address offset: 0x94 */
bogdanm 0:9b334a45a8ff 651 __IO uint32_t BKP18R; /*!< RTC backup register 18, Address offset: 0x98 */
bogdanm 0:9b334a45a8ff 652 __IO uint32_t BKP19R; /*!< RTC backup register 19, Address offset: 0x9C */
bogdanm 0:9b334a45a8ff 653 } RTC_TypeDef;
bogdanm 0:9b334a45a8ff 654
bogdanm 0:9b334a45a8ff 655 /**
bogdanm 0:9b334a45a8ff 656 * @brief Serial Audio Interface
bogdanm 0:9b334a45a8ff 657 */
bogdanm 0:9b334a45a8ff 658
bogdanm 0:9b334a45a8ff 659 typedef struct
bogdanm 0:9b334a45a8ff 660 {
bogdanm 0:9b334a45a8ff 661 __IO uint32_t GCR; /*!< SAI global configuration register, Address offset: 0x00 */
bogdanm 0:9b334a45a8ff 662 } SAI_TypeDef;
bogdanm 0:9b334a45a8ff 663
bogdanm 0:9b334a45a8ff 664 typedef struct
bogdanm 0:9b334a45a8ff 665 {
bogdanm 0:9b334a45a8ff 666 __IO uint32_t CR1; /*!< SAI block x configuration register 1, Address offset: 0x04 */
bogdanm 0:9b334a45a8ff 667 __IO uint32_t CR2; /*!< SAI block x configuration register 2, Address offset: 0x08 */
bogdanm 0:9b334a45a8ff 668 __IO uint32_t FRCR; /*!< SAI block x frame configuration register, Address offset: 0x0C */
bogdanm 0:9b334a45a8ff 669 __IO uint32_t SLOTR; /*!< SAI block x slot register, Address offset: 0x10 */
bogdanm 0:9b334a45a8ff 670 __IO uint32_t IMR; /*!< SAI block x interrupt mask register, Address offset: 0x14 */
bogdanm 0:9b334a45a8ff 671 __IO uint32_t SR; /*!< SAI block x status register, Address offset: 0x18 */
bogdanm 0:9b334a45a8ff 672 __IO uint32_t CLRFR; /*!< SAI block x clear flag register, Address offset: 0x1C */
bogdanm 0:9b334a45a8ff 673 __IO uint32_t DR; /*!< SAI block x data register, Address offset: 0x20 */
bogdanm 0:9b334a45a8ff 674 } SAI_Block_TypeDef;
bogdanm 0:9b334a45a8ff 675
bogdanm 0:9b334a45a8ff 676 /**
bogdanm 0:9b334a45a8ff 677 * @brief SD host Interface
bogdanm 0:9b334a45a8ff 678 */
bogdanm 0:9b334a45a8ff 679
bogdanm 0:9b334a45a8ff 680 typedef struct
bogdanm 0:9b334a45a8ff 681 {
bogdanm 0:9b334a45a8ff 682 __IO uint32_t POWER; /*!< SDIO power control register, Address offset: 0x00 */
bogdanm 0:9b334a45a8ff 683 __IO uint32_t CLKCR; /*!< SDI clock control register, Address offset: 0x04 */
bogdanm 0:9b334a45a8ff 684 __IO uint32_t ARG; /*!< SDIO argument register, Address offset: 0x08 */
bogdanm 0:9b334a45a8ff 685 __IO uint32_t CMD; /*!< SDIO command register, Address offset: 0x0C */
bogdanm 0:9b334a45a8ff 686 __I uint32_t RESPCMD; /*!< SDIO command response register, Address offset: 0x10 */
bogdanm 0:9b334a45a8ff 687 __I uint32_t RESP1; /*!< SDIO response 1 register, Address offset: 0x14 */
bogdanm 0:9b334a45a8ff 688 __I uint32_t RESP2; /*!< SDIO response 2 register, Address offset: 0x18 */
bogdanm 0:9b334a45a8ff 689 __I uint32_t RESP3; /*!< SDIO response 3 register, Address offset: 0x1C */
bogdanm 0:9b334a45a8ff 690 __I uint32_t RESP4; /*!< SDIO response 4 register, Address offset: 0x20 */
bogdanm 0:9b334a45a8ff 691 __IO uint32_t DTIMER; /*!< SDIO data timer register, Address offset: 0x24 */
bogdanm 0:9b334a45a8ff 692 __IO uint32_t DLEN; /*!< SDIO data length register, Address offset: 0x28 */
bogdanm 0:9b334a45a8ff 693 __IO uint32_t DCTRL; /*!< SDIO data control register, Address offset: 0x2C */
bogdanm 0:9b334a45a8ff 694 __I uint32_t DCOUNT; /*!< SDIO data counter register, Address offset: 0x30 */
bogdanm 0:9b334a45a8ff 695 __I uint32_t STA; /*!< SDIO status register, Address offset: 0x34 */
bogdanm 0:9b334a45a8ff 696 __IO uint32_t ICR; /*!< SDIO interrupt clear register, Address offset: 0x38 */
bogdanm 0:9b334a45a8ff 697 __IO uint32_t MASK; /*!< SDIO mask register, Address offset: 0x3C */
bogdanm 0:9b334a45a8ff 698 uint32_t RESERVED0[2]; /*!< Reserved, 0x40-0x44 */
bogdanm 0:9b334a45a8ff 699 __I uint32_t FIFOCNT; /*!< SDIO FIFO counter register, Address offset: 0x48 */
bogdanm 0:9b334a45a8ff 700 uint32_t RESERVED1[13]; /*!< Reserved, 0x4C-0x7C */
bogdanm 0:9b334a45a8ff 701 __IO uint32_t FIFO; /*!< SDIO data FIFO register, Address offset: 0x80 */
bogdanm 0:9b334a45a8ff 702 } SDIO_TypeDef;
bogdanm 0:9b334a45a8ff 703
bogdanm 0:9b334a45a8ff 704 /**
bogdanm 0:9b334a45a8ff 705 * @brief Serial Peripheral Interface
bogdanm 0:9b334a45a8ff 706 */
bogdanm 0:9b334a45a8ff 707
bogdanm 0:9b334a45a8ff 708 typedef struct
bogdanm 0:9b334a45a8ff 709 {
bogdanm 0:9b334a45a8ff 710 __IO uint32_t CR1; /*!< SPI control register 1 (not used in I2S mode), Address offset: 0x00 */
bogdanm 0:9b334a45a8ff 711 __IO uint32_t CR2; /*!< SPI control register 2, Address offset: 0x04 */
bogdanm 0:9b334a45a8ff 712 __IO uint32_t SR; /*!< SPI status register, Address offset: 0x08 */
bogdanm 0:9b334a45a8ff 713 __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
bogdanm 0:9b334a45a8ff 714 __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */
bogdanm 0:9b334a45a8ff 715 __IO uint32_t RXCRCR; /*!< SPI RX CRC register (not used in I2S mode), Address offset: 0x14 */
bogdanm 0:9b334a45a8ff 716 __IO uint32_t TXCRCR; /*!< SPI TX CRC register (not used in I2S mode), Address offset: 0x18 */
bogdanm 0:9b334a45a8ff 717 __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */
bogdanm 0:9b334a45a8ff 718 __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */
bogdanm 0:9b334a45a8ff 719 } SPI_TypeDef;
bogdanm 0:9b334a45a8ff 720
bogdanm 0:9b334a45a8ff 721 /**
bogdanm 0:9b334a45a8ff 722 * @brief QUAD Serial Peripheral Interface
bogdanm 0:9b334a45a8ff 723 */
bogdanm 0:9b334a45a8ff 724
bogdanm 0:9b334a45a8ff 725 typedef struct
bogdanm 0:9b334a45a8ff 726 {
bogdanm 0:9b334a45a8ff 727 __IO uint32_t CR; /*!< QUADSPI Control register, Address offset: 0x00 */
bogdanm 0:9b334a45a8ff 728 __IO uint32_t DCR; /*!< QUADSPI Device Configuration register, Address offset: 0x04 */
bogdanm 0:9b334a45a8ff 729 __IO uint32_t SR; /*!< QUADSPI Status register, Address offset: 0x08 */
bogdanm 0:9b334a45a8ff 730 __IO uint32_t FCR; /*!< QUADSPI Flag Clear register, Address offset: 0x0C */
bogdanm 0:9b334a45a8ff 731 __IO uint32_t DLR; /*!< QUADSPI Data Length register, Address offset: 0x10 */
bogdanm 0:9b334a45a8ff 732 __IO uint32_t CCR; /*!< QUADSPI Communication Configuration register, Address offset: 0x14 */
bogdanm 0:9b334a45a8ff 733 __IO uint32_t AR; /*!< QUADSPI Address register, Address offset: 0x18 */
bogdanm 0:9b334a45a8ff 734 __IO uint32_t ABR; /*!< QUADSPI Alternate Bytes register, Address offset: 0x1C */
bogdanm 0:9b334a45a8ff 735 __IO uint32_t DR; /*!< QUADSPI Data register, Address offset: 0x20 */
bogdanm 0:9b334a45a8ff 736 __IO uint32_t PSMKR; /*!< QUADSPI Polling Status Mask register, Address offset: 0x24 */
bogdanm 0:9b334a45a8ff 737 __IO uint32_t PSMAR; /*!< QUADSPI Polling Status Match register, Address offset: 0x28 */
bogdanm 0:9b334a45a8ff 738 __IO uint32_t PIR; /*!< QUADSPI Polling Interval register, Address offset: 0x2C */
bogdanm 0:9b334a45a8ff 739 __IO uint32_t LPTR; /*!< QUADSPI Low Power Timeout register, Address offset: 0x30 */
bogdanm 0:9b334a45a8ff 740 } QUADSPI_TypeDef;
bogdanm 0:9b334a45a8ff 741
bogdanm 0:9b334a45a8ff 742 /**
bogdanm 0:9b334a45a8ff 743 * @brief SPDIFRX Interface
bogdanm 0:9b334a45a8ff 744 */
bogdanm 0:9b334a45a8ff 745
bogdanm 0:9b334a45a8ff 746 typedef struct
bogdanm 0:9b334a45a8ff 747 {
bogdanm 0:9b334a45a8ff 748 __IO uint32_t CR; /*!< Control register, Address offset: 0x00 */
bogdanm 0:9b334a45a8ff 749 __IO uint16_t IMR; /*!< Interrupt mask register, Address offset: 0x04 */
bogdanm 0:9b334a45a8ff 750 uint16_t RESERVED0; /*!< Reserved, 0x06 */
bogdanm 0:9b334a45a8ff 751 __IO uint32_t SR; /*!< Status register, Address offset: 0x08 */
bogdanm 0:9b334a45a8ff 752 __IO uint16_t IFCR; /*!< Interrupt Flag Clear register, Address offset: 0x0C */
bogdanm 0:9b334a45a8ff 753 uint16_t RESERVED1; /*!< Reserved, 0x0E */
bogdanm 0:9b334a45a8ff 754 __IO uint32_t DR; /*!< Data input register, Address offset: 0x10 */
bogdanm 0:9b334a45a8ff 755 __IO uint32_t CSR; /*!< Channel Status register, Address offset: 0x14 */
bogdanm 0:9b334a45a8ff 756 __IO uint32_t DIR; /*!< Debug Information register, Address offset: 0x18 */
bogdanm 0:9b334a45a8ff 757 uint16_t RESERVED2; /*!< Reserved, 0x1A */
bogdanm 0:9b334a45a8ff 758 } SPDIFRX_TypeDef;
bogdanm 0:9b334a45a8ff 759
bogdanm 0:9b334a45a8ff 760 /**
bogdanm 0:9b334a45a8ff 761 * @brief TIM
bogdanm 0:9b334a45a8ff 762 */
bogdanm 0:9b334a45a8ff 763
bogdanm 0:9b334a45a8ff 764 typedef struct
bogdanm 0:9b334a45a8ff 765 {
bogdanm 0:9b334a45a8ff 766 __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
bogdanm 0:9b334a45a8ff 767 __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
bogdanm 0:9b334a45a8ff 768 __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */
bogdanm 0:9b334a45a8ff 769 __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
bogdanm 0:9b334a45a8ff 770 __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
bogdanm 0:9b334a45a8ff 771 __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
bogdanm 0:9b334a45a8ff 772 __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
bogdanm 0:9b334a45a8ff 773 __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
bogdanm 0:9b334a45a8ff 774 __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
bogdanm 0:9b334a45a8ff 775 __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
bogdanm 0:9b334a45a8ff 776 __IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
bogdanm 0:9b334a45a8ff 777 __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
bogdanm 0:9b334a45a8ff 778 __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
bogdanm 0:9b334a45a8ff 779 __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
bogdanm 0:9b334a45a8ff 780 __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
bogdanm 0:9b334a45a8ff 781 __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
bogdanm 0:9b334a45a8ff 782 __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
bogdanm 0:9b334a45a8ff 783 __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
bogdanm 0:9b334a45a8ff 784 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
bogdanm 0:9b334a45a8ff 785 __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
bogdanm 0:9b334a45a8ff 786 __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */
bogdanm 0:9b334a45a8ff 787 } TIM_TypeDef;
bogdanm 0:9b334a45a8ff 788
bogdanm 0:9b334a45a8ff 789 /**
bogdanm 0:9b334a45a8ff 790 * @brief Universal Synchronous Asynchronous Receiver Transmitter
bogdanm 0:9b334a45a8ff 791 */
bogdanm 0:9b334a45a8ff 792
bogdanm 0:9b334a45a8ff 793 typedef struct
bogdanm 0:9b334a45a8ff 794 {
bogdanm 0:9b334a45a8ff 795 __IO uint32_t SR; /*!< USART Status register, Address offset: 0x00 */
bogdanm 0:9b334a45a8ff 796 __IO uint32_t DR; /*!< USART Data register, Address offset: 0x04 */
bogdanm 0:9b334a45a8ff 797 __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x08 */
bogdanm 0:9b334a45a8ff 798 __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x0C */
bogdanm 0:9b334a45a8ff 799 __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x10 */
bogdanm 0:9b334a45a8ff 800 __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x14 */
bogdanm 0:9b334a45a8ff 801 __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x18 */
bogdanm 0:9b334a45a8ff 802 } USART_TypeDef;
bogdanm 0:9b334a45a8ff 803
bogdanm 0:9b334a45a8ff 804 /**
bogdanm 0:9b334a45a8ff 805 * @brief Window WATCHDOG
bogdanm 0:9b334a45a8ff 806 */
bogdanm 0:9b334a45a8ff 807
bogdanm 0:9b334a45a8ff 808 typedef struct
bogdanm 0:9b334a45a8ff 809 {
bogdanm 0:9b334a45a8ff 810 __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
bogdanm 0:9b334a45a8ff 811 __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
bogdanm 0:9b334a45a8ff 812 __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
bogdanm 0:9b334a45a8ff 813 } WWDG_TypeDef;
bogdanm 0:9b334a45a8ff 814
bogdanm 0:9b334a45a8ff 815 /**
bogdanm 0:9b334a45a8ff 816 * @brief USB_OTG_Core_Registers
bogdanm 0:9b334a45a8ff 817 */
bogdanm 0:9b334a45a8ff 818 typedef struct
bogdanm 0:9b334a45a8ff 819 {
bogdanm 0:9b334a45a8ff 820 __IO uint32_t GOTGCTL; /*!< USB_OTG Control and Status Register 000h */
bogdanm 0:9b334a45a8ff 821 __IO uint32_t GOTGINT; /*!< USB_OTG Interrupt Register 004h */
bogdanm 0:9b334a45a8ff 822 __IO uint32_t GAHBCFG; /*!< Core AHB Configuration Register 008h */
bogdanm 0:9b334a45a8ff 823 __IO uint32_t GUSBCFG; /*!< Core USB Configuration Register 00Ch */
bogdanm 0:9b334a45a8ff 824 __IO uint32_t GRSTCTL; /*!< Core Reset Register 010h */
bogdanm 0:9b334a45a8ff 825 __IO uint32_t GINTSTS; /*!< Core Interrupt Register 014h */
bogdanm 0:9b334a45a8ff 826 __IO uint32_t GINTMSK; /*!< Core Interrupt Mask Register 018h */
bogdanm 0:9b334a45a8ff 827 __IO uint32_t GRXSTSR; /*!< Receive Sts Q Read Register 01Ch */
bogdanm 0:9b334a45a8ff 828 __IO uint32_t GRXSTSP; /*!< Receive Sts Q Read & POP Register 020h */
bogdanm 0:9b334a45a8ff 829 __IO uint32_t GRXFSIZ; /*!< Receive FIFO Size Register 024h */
bogdanm 0:9b334a45a8ff 830 __IO uint32_t DIEPTXF0_HNPTXFSIZ; /*!< EP0 / Non Periodic Tx FIFO Size Register 028h */
bogdanm 0:9b334a45a8ff 831 __IO uint32_t HNPTXSTS; /*!< Non Periodic Tx FIFO/Queue Sts reg 02Ch */
bogdanm 0:9b334a45a8ff 832 uint32_t Reserved30[2]; /*!< Reserved 030h */
bogdanm 0:9b334a45a8ff 833 __IO uint32_t GCCFG; /*!< General Purpose IO Register 038h */
bogdanm 0:9b334a45a8ff 834 __IO uint32_t CID; /*!< User ID Register 03Ch */
bogdanm 0:9b334a45a8ff 835 uint32_t Reserved5[3]; /*!< Reserved 040h-048h */
bogdanm 0:9b334a45a8ff 836 __IO uint32_t GHWCFG3; /*!< User HW config3 04Ch */
bogdanm 0:9b334a45a8ff 837 uint32_t Reserved6; /*!< Reserved 050h */
bogdanm 0:9b334a45a8ff 838 __IO uint32_t GLPMCFG; /*!< LPM Register 054h */
bogdanm 0:9b334a45a8ff 839 __IO uint32_t GPWRDN; /*!< Power Down Register 058h */
bogdanm 0:9b334a45a8ff 840 __IO uint32_t GDFIFOCFG; /*!< DFIFO Software Config Register 05Ch */
bogdanm 0:9b334a45a8ff 841 __IO uint32_t GADPCTL; /*!< ADP Timer, Control and Status Register 60Ch */
bogdanm 0:9b334a45a8ff 842 uint32_t Reserved43[39]; /*!< Reserved 058h-0FFh */
bogdanm 0:9b334a45a8ff 843 __IO uint32_t HPTXFSIZ; /*!< Host Periodic Tx FIFO Size Reg 100h */
bogdanm 0:9b334a45a8ff 844 __IO uint32_t DIEPTXF[0x0F]; /*!< dev Periodic Transmit FIFO */
bogdanm 0:9b334a45a8ff 845 } USB_OTG_GlobalTypeDef;
bogdanm 0:9b334a45a8ff 846
bogdanm 0:9b334a45a8ff 847 /**
bogdanm 0:9b334a45a8ff 848 * @brief USB_OTG_device_Registers
bogdanm 0:9b334a45a8ff 849 */
bogdanm 0:9b334a45a8ff 850 typedef struct
bogdanm 0:9b334a45a8ff 851 {
bogdanm 0:9b334a45a8ff 852 __IO uint32_t DCFG; /*!< dev Configuration Register 800h */
bogdanm 0:9b334a45a8ff 853 __IO uint32_t DCTL; /*!< dev Control Register 804h */
bogdanm 0:9b334a45a8ff 854 __IO uint32_t DSTS; /*!< dev Status Register (RO) 808h */
bogdanm 0:9b334a45a8ff 855 uint32_t Reserved0C; /*!< Reserved 80Ch */
bogdanm 0:9b334a45a8ff 856 __IO uint32_t DIEPMSK; /*!< dev IN Endpoint Mask 810h */
bogdanm 0:9b334a45a8ff 857 __IO uint32_t DOEPMSK; /*!< dev OUT Endpoint Mask 814h */
bogdanm 0:9b334a45a8ff 858 __IO uint32_t DAINT; /*!< dev All Endpoints Itr Reg 818h */
bogdanm 0:9b334a45a8ff 859 __IO uint32_t DAINTMSK; /*!< dev All Endpoints Itr Mask 81Ch */
bogdanm 0:9b334a45a8ff 860 uint32_t Reserved20; /*!< Reserved 820h */
bogdanm 0:9b334a45a8ff 861 uint32_t Reserved9; /*!< Reserved 824h */
bogdanm 0:9b334a45a8ff 862 __IO uint32_t DVBUSDIS; /*!< dev VBUS discharge Register 828h */
bogdanm 0:9b334a45a8ff 863 __IO uint32_t DVBUSPULSE; /*!< dev VBUS Pulse Register 82Ch */
bogdanm 0:9b334a45a8ff 864 __IO uint32_t DTHRCTL; /*!< dev threshold 830h */
bogdanm 0:9b334a45a8ff 865 __IO uint32_t DIEPEMPMSK; /*!< dev empty msk 834h */
bogdanm 0:9b334a45a8ff 866 __IO uint32_t DEACHINT; /*!< dedicated EP interrupt 838h */
bogdanm 0:9b334a45a8ff 867 __IO uint32_t DEACHMSK; /*!< dedicated EP msk 83Ch */
bogdanm 0:9b334a45a8ff 868 uint32_t Reserved40; /*!< dedicated EP mask 840h */
bogdanm 0:9b334a45a8ff 869 __IO uint32_t DINEP1MSK; /*!< dedicated EP mask 844h */
bogdanm 0:9b334a45a8ff 870 uint32_t Reserved44[15]; /*!< Reserved 844-87Ch */
bogdanm 0:9b334a45a8ff 871 __IO uint32_t DOUTEP1MSK; /*!< dedicated EP msk 884h */
bogdanm 0:9b334a45a8ff 872 } USB_OTG_DeviceTypeDef;
bogdanm 0:9b334a45a8ff 873
bogdanm 0:9b334a45a8ff 874 /**
bogdanm 0:9b334a45a8ff 875 * @brief USB_OTG_IN_Endpoint-Specific_Register
bogdanm 0:9b334a45a8ff 876 */
bogdanm 0:9b334a45a8ff 877 typedef struct
bogdanm 0:9b334a45a8ff 878 {
bogdanm 0:9b334a45a8ff 879 __IO uint32_t DIEPCTL; /*!< dev IN Endpoint Control Reg 900h + (ep_num * 20h) + 00h */
bogdanm 0:9b334a45a8ff 880 uint32_t Reserved04; /*!< Reserved 900h + (ep_num * 20h) + 04h */
bogdanm 0:9b334a45a8ff 881 __IO uint32_t DIEPINT; /*!< dev IN Endpoint Itr Reg 900h + (ep_num * 20h) + 08h */
bogdanm 0:9b334a45a8ff 882 uint32_t Reserved0C; /*!< Reserved 900h + (ep_num * 20h) + 0Ch */
bogdanm 0:9b334a45a8ff 883 __IO uint32_t DIEPTSIZ; /*!< IN Endpoint Txfer Size 900h + (ep_num * 20h) + 10h */
bogdanm 0:9b334a45a8ff 884 __IO uint32_t DIEPDMA; /*!< IN Endpoint DMA Address Reg 900h + (ep_num * 20h) + 14h */
bogdanm 0:9b334a45a8ff 885 __IO uint32_t DTXFSTS; /*!< IN Endpoint Tx FIFO Status Reg 900h + (ep_num * 20h) + 18h */
bogdanm 0:9b334a45a8ff 886 uint32_t Reserved18; /*!< Reserved 900h+(ep_num*20h)+1Ch-900h+ (ep_num * 20h) + 1Ch */
bogdanm 0:9b334a45a8ff 887 } USB_OTG_INEndpointTypeDef;
bogdanm 0:9b334a45a8ff 888
bogdanm 0:9b334a45a8ff 889 /**
bogdanm 0:9b334a45a8ff 890 * @brief USB_OTG_OUT_Endpoint-Specific_Registers
bogdanm 0:9b334a45a8ff 891 */
bogdanm 0:9b334a45a8ff 892 typedef struct
bogdanm 0:9b334a45a8ff 893 {
bogdanm 0:9b334a45a8ff 894 __IO uint32_t DOEPCTL; /*!< dev OUT Endpoint Control Reg B00h + (ep_num * 20h) + 00h */
bogdanm 0:9b334a45a8ff 895 uint32_t Reserved04; /*!< Reserved B00h + (ep_num * 20h) + 04h */
bogdanm 0:9b334a45a8ff 896 __IO uint32_t DOEPINT; /*!< dev OUT Endpoint Itr Reg B00h + (ep_num * 20h) + 08h */
bogdanm 0:9b334a45a8ff 897 uint32_t Reserved0C; /*!< Reserved B00h + (ep_num * 20h) + 0Ch */
bogdanm 0:9b334a45a8ff 898 __IO uint32_t DOEPTSIZ; /*!< dev OUT Endpoint Txfer Size B00h + (ep_num * 20h) + 10h */
bogdanm 0:9b334a45a8ff 899 __IO uint32_t DOEPDMA; /*!< dev OUT Endpoint DMA Address B00h + (ep_num * 20h) + 14h */
bogdanm 0:9b334a45a8ff 900 uint32_t Reserved18[2]; /*!< Reserved B00h + (ep_num * 20h) + 18h - B00h + (ep_num * 20h) + 1Ch */
bogdanm 0:9b334a45a8ff 901 } USB_OTG_OUTEndpointTypeDef;
bogdanm 0:9b334a45a8ff 902
bogdanm 0:9b334a45a8ff 903 /**
bogdanm 0:9b334a45a8ff 904 * @brief USB_OTG_Host_Mode_Register_Structures
bogdanm 0:9b334a45a8ff 905 */
bogdanm 0:9b334a45a8ff 906 typedef struct
bogdanm 0:9b334a45a8ff 907 {
bogdanm 0:9b334a45a8ff 908 __IO uint32_t HCFG; /*!< Host Configuration Register 400h */
bogdanm 0:9b334a45a8ff 909 __IO uint32_t HFIR; /*!< Host Frame Interval Register 404h */
bogdanm 0:9b334a45a8ff 910 __IO uint32_t HFNUM; /*!< Host Frame Nbr/Frame Remaining 408h */
bogdanm 0:9b334a45a8ff 911 uint32_t Reserved40C; /*!< Reserved 40Ch */
bogdanm 0:9b334a45a8ff 912 __IO uint32_t HPTXSTS; /*!< Host Periodic Tx FIFO/ Queue Status 410h */
bogdanm 0:9b334a45a8ff 913 __IO uint32_t HAINT; /*!< Host All Channels Interrupt Register 414h */
bogdanm 0:9b334a45a8ff 914 __IO uint32_t HAINTMSK; /*!< Host All Channels Interrupt Mask 418h */
bogdanm 0:9b334a45a8ff 915 } USB_OTG_HostTypeDef;
bogdanm 0:9b334a45a8ff 916
bogdanm 0:9b334a45a8ff 917 /**
bogdanm 0:9b334a45a8ff 918 * @brief USB_OTG_Host_Channel_Specific_Registers
bogdanm 0:9b334a45a8ff 919 */
bogdanm 0:9b334a45a8ff 920 typedef struct
bogdanm 0:9b334a45a8ff 921 {
bogdanm 0:9b334a45a8ff 922 __IO uint32_t HCCHAR; /*!< Host Channel Characteristics Register 500h */
bogdanm 0:9b334a45a8ff 923 __IO uint32_t HCSPLT; /*!< Host Channel Split Control Register 504h */
bogdanm 0:9b334a45a8ff 924 __IO uint32_t HCINT; /*!< Host Channel Interrupt Register 508h */
bogdanm 0:9b334a45a8ff 925 __IO uint32_t HCINTMSK; /*!< Host Channel Interrupt Mask Register 50Ch */
bogdanm 0:9b334a45a8ff 926 __IO uint32_t HCTSIZ; /*!< Host Channel Transfer Size Register 510h */
bogdanm 0:9b334a45a8ff 927 __IO uint32_t HCDMA; /*!< Host Channel DMA Address Register 514h */
bogdanm 0:9b334a45a8ff 928 uint32_t Reserved[2]; /*!< Reserved */
bogdanm 0:9b334a45a8ff 929 } USB_OTG_HostChannelTypeDef;
bogdanm 0:9b334a45a8ff 930
bogdanm 0:9b334a45a8ff 931 /**
bogdanm 0:9b334a45a8ff 932 * @}
bogdanm 0:9b334a45a8ff 933 */
bogdanm 0:9b334a45a8ff 934
bogdanm 0:9b334a45a8ff 935 /** @addtogroup Peripheral_memory_map
bogdanm 0:9b334a45a8ff 936 * @{
bogdanm 0:9b334a45a8ff 937 */
bogdanm 0:9b334a45a8ff 938 #define FLASH_BASE ((uint32_t)0x08000000) /*!< FLASH(up to 1 MB) base address in the alias region */
bogdanm 0:9b334a45a8ff 939 #define SRAM1_BASE ((uint32_t)0x20000000) /*!< SRAM1(112 KB) base address in the alias region */
bogdanm 0:9b334a45a8ff 940 #define SRAM2_BASE ((uint32_t)0x2001C000) /*!< SRAM2(16 KB) base address in the alias region */
bogdanm 0:9b334a45a8ff 941 #define PERIPH_BASE ((uint32_t)0x40000000) /*!< Peripheral base address in the alias region */
bogdanm 0:9b334a45a8ff 942 #define BKPSRAM_BASE ((uint32_t)0x40024000) /*!< Backup SRAM(4 KB) base address in the alias region */
bogdanm 0:9b334a45a8ff 943 #define FMC_R_BASE ((uint32_t)0xA0000000) /*!< FMC registers base address */
bogdanm 0:9b334a45a8ff 944 #define QSPI_R_BASE ((uint32_t)0xA0001000) /*!< QuadSPI registers base address */
bogdanm 0:9b334a45a8ff 945
bogdanm 0:9b334a45a8ff 946 #define SRAM1_BB_BASE ((uint32_t)0x22000000) /*!< SRAM1(112 KB) base address in the bit-band region */
bogdanm 0:9b334a45a8ff 947 #define SRAM2_BB_BASE ((uint32_t)0x22380000) /*!< SRAM2(16 KB) base address in the bit-band region */
bogdanm 0:9b334a45a8ff 948 #define PERIPH_BB_BASE ((uint32_t)0x42000000) /*!< Peripheral base address in the bit-band region */
bogdanm 0:9b334a45a8ff 949 #define BKPSRAM_BB_BASE ((uint32_t)0x42480000) /*!< Backup SRAM(4 KB) base address in the bit-band region */
bogdanm 0:9b334a45a8ff 950 #define FLASH_END ((uint32_t)0x0807FFFF) /*!< FLASH end address */
bogdanm 0:9b334a45a8ff 951
bogdanm 0:9b334a45a8ff 952
bogdanm 0:9b334a45a8ff 953 /* Legacy defines */
bogdanm 0:9b334a45a8ff 954 #define SRAM_BASE SRAM1_BASE
bogdanm 0:9b334a45a8ff 955 #define SRAM_BB_BASE SRAM1_BB_BASE
bogdanm 0:9b334a45a8ff 956
bogdanm 0:9b334a45a8ff 957
bogdanm 0:9b334a45a8ff 958 /*!< Peripheral memory map */
bogdanm 0:9b334a45a8ff 959 #define APB1PERIPH_BASE PERIPH_BASE
bogdanm 0:9b334a45a8ff 960 #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000)
bogdanm 0:9b334a45a8ff 961 #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000)
bogdanm 0:9b334a45a8ff 962 #define AHB2PERIPH_BASE (PERIPH_BASE + 0x10000000)
bogdanm 0:9b334a45a8ff 963
bogdanm 0:9b334a45a8ff 964 /*!< APB1 peripherals */
bogdanm 0:9b334a45a8ff 965 #define TIM2_BASE (APB1PERIPH_BASE + 0x0000)
bogdanm 0:9b334a45a8ff 966 #define TIM3_BASE (APB1PERIPH_BASE + 0x0400)
bogdanm 0:9b334a45a8ff 967 #define TIM4_BASE (APB1PERIPH_BASE + 0x0800)
bogdanm 0:9b334a45a8ff 968 #define TIM5_BASE (APB1PERIPH_BASE + 0x0C00)
bogdanm 0:9b334a45a8ff 969 #define TIM6_BASE (APB1PERIPH_BASE + 0x1000)
bogdanm 0:9b334a45a8ff 970 #define TIM7_BASE (APB1PERIPH_BASE + 0x1400)
bogdanm 0:9b334a45a8ff 971 #define TIM12_BASE (APB1PERIPH_BASE + 0x1800)
bogdanm 0:9b334a45a8ff 972 #define TIM13_BASE (APB1PERIPH_BASE + 0x1C00)
bogdanm 0:9b334a45a8ff 973 #define TIM14_BASE (APB1PERIPH_BASE + 0x2000)
bogdanm 0:9b334a45a8ff 974 #define RTC_BASE (APB1PERIPH_BASE + 0x2800)
bogdanm 0:9b334a45a8ff 975 #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00)
bogdanm 0:9b334a45a8ff 976 #define IWDG_BASE (APB1PERIPH_BASE + 0x3000)
bogdanm 0:9b334a45a8ff 977 #define SPI2_BASE (APB1PERIPH_BASE + 0x3800)
bogdanm 0:9b334a45a8ff 978 #define SPI3_BASE (APB1PERIPH_BASE + 0x3C00)
bogdanm 0:9b334a45a8ff 979 #define SPDIFRX_BASE (APB1PERIPH_BASE + 0x4000)
bogdanm 0:9b334a45a8ff 980 #define USART2_BASE (APB1PERIPH_BASE + 0x4400)
bogdanm 0:9b334a45a8ff 981 #define USART3_BASE (APB1PERIPH_BASE + 0x4800)
bogdanm 0:9b334a45a8ff 982 #define UART4_BASE (APB1PERIPH_BASE + 0x4C00)
bogdanm 0:9b334a45a8ff 983 #define UART5_BASE (APB1PERIPH_BASE + 0x5000)
bogdanm 0:9b334a45a8ff 984 #define I2C1_BASE (APB1PERIPH_BASE + 0x5400)
bogdanm 0:9b334a45a8ff 985 #define I2C2_BASE (APB1PERIPH_BASE + 0x5800)
bogdanm 0:9b334a45a8ff 986 #define I2C3_BASE (APB1PERIPH_BASE + 0x5C00)
bogdanm 0:9b334a45a8ff 987 #define FMPI2C1_BASE (APB1PERIPH_BASE + 0x6000)
bogdanm 0:9b334a45a8ff 988 #define CAN1_BASE (APB1PERIPH_BASE + 0x6400)
bogdanm 0:9b334a45a8ff 989 #define CAN2_BASE (APB1PERIPH_BASE + 0x6800)
bogdanm 0:9b334a45a8ff 990 #define CEC_BASE (APB1PERIPH_BASE + 0x6C00)
bogdanm 0:9b334a45a8ff 991 #define PWR_BASE (APB1PERIPH_BASE + 0x7000)
bogdanm 0:9b334a45a8ff 992 #define DAC_BASE (APB1PERIPH_BASE + 0x7400)
bogdanm 0:9b334a45a8ff 993
bogdanm 0:9b334a45a8ff 994 /*!< APB2 peripherals */
bogdanm 0:9b334a45a8ff 995 #define TIM1_BASE (APB2PERIPH_BASE + 0x0000)
bogdanm 0:9b334a45a8ff 996 #define TIM8_BASE (APB2PERIPH_BASE + 0x0400)
bogdanm 0:9b334a45a8ff 997 #define USART1_BASE (APB2PERIPH_BASE + 0x1000)
bogdanm 0:9b334a45a8ff 998 #define USART6_BASE (APB2PERIPH_BASE + 0x1400)
bogdanm 0:9b334a45a8ff 999 #define ADC1_BASE (APB2PERIPH_BASE + 0x2000)
bogdanm 0:9b334a45a8ff 1000 #define ADC2_BASE (APB2PERIPH_BASE + 0x2100)
bogdanm 0:9b334a45a8ff 1001 #define ADC3_BASE (APB2PERIPH_BASE + 0x2200)
bogdanm 0:9b334a45a8ff 1002 #define ADC_BASE (APB2PERIPH_BASE + 0x2300)
bogdanm 0:9b334a45a8ff 1003 #define SDIO_BASE (APB2PERIPH_BASE + 0x2C00)
bogdanm 0:9b334a45a8ff 1004 #define SPI1_BASE (APB2PERIPH_BASE + 0x3000)
bogdanm 0:9b334a45a8ff 1005 #define SPI4_BASE (APB2PERIPH_BASE + 0x3400)
bogdanm 0:9b334a45a8ff 1006 #define SYSCFG_BASE (APB2PERIPH_BASE + 0x3800)
bogdanm 0:9b334a45a8ff 1007 #define EXTI_BASE (APB2PERIPH_BASE + 0x3C00)
bogdanm 0:9b334a45a8ff 1008 #define TIM9_BASE (APB2PERIPH_BASE + 0x4000)
bogdanm 0:9b334a45a8ff 1009 #define TIM10_BASE (APB2PERIPH_BASE + 0x4400)
bogdanm 0:9b334a45a8ff 1010 #define TIM11_BASE (APB2PERIPH_BASE + 0x4800)
bogdanm 0:9b334a45a8ff 1011 #define SAI1_BASE (APB2PERIPH_BASE + 0x5800)
bogdanm 0:9b334a45a8ff 1012 #define SAI1_Block_A_BASE (SAI1_BASE + 0x004)
bogdanm 0:9b334a45a8ff 1013 #define SAI1_Block_B_BASE (SAI1_BASE + 0x024)
bogdanm 0:9b334a45a8ff 1014 #define SAI2_BASE (APB2PERIPH_BASE + 0x5C00)
bogdanm 0:9b334a45a8ff 1015 #define SAI2_Block_A_BASE (SAI2_BASE + 0x004)
bogdanm 0:9b334a45a8ff 1016 #define SAI2_Block_B_BASE (SAI2_BASE + 0x024)
bogdanm 0:9b334a45a8ff 1017
bogdanm 0:9b334a45a8ff 1018 /*!< AHB1 peripherals */
bogdanm 0:9b334a45a8ff 1019 #define GPIOA_BASE (AHB1PERIPH_BASE + 0x0000)
bogdanm 0:9b334a45a8ff 1020 #define GPIOB_BASE (AHB1PERIPH_BASE + 0x0400)
bogdanm 0:9b334a45a8ff 1021 #define GPIOC_BASE (AHB1PERIPH_BASE + 0x0800)
bogdanm 0:9b334a45a8ff 1022 #define GPIOD_BASE (AHB1PERIPH_BASE + 0x0C00)
bogdanm 0:9b334a45a8ff 1023 #define GPIOE_BASE (AHB1PERIPH_BASE + 0x1000)
bogdanm 0:9b334a45a8ff 1024 #define GPIOF_BASE (AHB1PERIPH_BASE + 0x1400)
bogdanm 0:9b334a45a8ff 1025 #define GPIOG_BASE (AHB1PERIPH_BASE + 0x1800)
bogdanm 0:9b334a45a8ff 1026 #define GPIOH_BASE (AHB1PERIPH_BASE + 0x1C00)
bogdanm 0:9b334a45a8ff 1027 #define CRC_BASE (AHB1PERIPH_BASE + 0x3000)
bogdanm 0:9b334a45a8ff 1028 #define RCC_BASE (AHB1PERIPH_BASE + 0x3800)
bogdanm 0:9b334a45a8ff 1029 #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x3C00)
bogdanm 0:9b334a45a8ff 1030 #define DMA1_BASE (AHB1PERIPH_BASE + 0x6000)
bogdanm 0:9b334a45a8ff 1031 #define DMA1_Stream0_BASE (DMA1_BASE + 0x010)
bogdanm 0:9b334a45a8ff 1032 #define DMA1_Stream1_BASE (DMA1_BASE + 0x028)
bogdanm 0:9b334a45a8ff 1033 #define DMA1_Stream2_BASE (DMA1_BASE + 0x040)
bogdanm 0:9b334a45a8ff 1034 #define DMA1_Stream3_BASE (DMA1_BASE + 0x058)
bogdanm 0:9b334a45a8ff 1035 #define DMA1_Stream4_BASE (DMA1_BASE + 0x070)
bogdanm 0:9b334a45a8ff 1036 #define DMA1_Stream5_BASE (DMA1_BASE + 0x088)
bogdanm 0:9b334a45a8ff 1037 #define DMA1_Stream6_BASE (DMA1_BASE + 0x0A0)
bogdanm 0:9b334a45a8ff 1038 #define DMA1_Stream7_BASE (DMA1_BASE + 0x0B8)
bogdanm 0:9b334a45a8ff 1039 #define DMA2_BASE (AHB1PERIPH_BASE + 0x6400)
bogdanm 0:9b334a45a8ff 1040 #define DMA2_Stream0_BASE (DMA2_BASE + 0x010)
bogdanm 0:9b334a45a8ff 1041 #define DMA2_Stream1_BASE (DMA2_BASE + 0x028)
bogdanm 0:9b334a45a8ff 1042 #define DMA2_Stream2_BASE (DMA2_BASE + 0x040)
bogdanm 0:9b334a45a8ff 1043 #define DMA2_Stream3_BASE (DMA2_BASE + 0x058)
bogdanm 0:9b334a45a8ff 1044 #define DMA2_Stream4_BASE (DMA2_BASE + 0x070)
bogdanm 0:9b334a45a8ff 1045 #define DMA2_Stream5_BASE (DMA2_BASE + 0x088)
bogdanm 0:9b334a45a8ff 1046 #define DMA2_Stream6_BASE (DMA2_BASE + 0x0A0)
bogdanm 0:9b334a45a8ff 1047 #define DMA2_Stream7_BASE (DMA2_BASE + 0x0B8)
bogdanm 0:9b334a45a8ff 1048
bogdanm 0:9b334a45a8ff 1049 /*!< AHB2 peripherals */
bogdanm 0:9b334a45a8ff 1050 #define DCMI_BASE (AHB2PERIPH_BASE + 0x50000)
bogdanm 0:9b334a45a8ff 1051
bogdanm 0:9b334a45a8ff 1052 /*!< FMC Bankx registers base address */
bogdanm 0:9b334a45a8ff 1053 #define FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000)
bogdanm 0:9b334a45a8ff 1054 #define FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104)
bogdanm 0:9b334a45a8ff 1055 #define FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080)
bogdanm 0:9b334a45a8ff 1056 #define FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140)
bogdanm 0:9b334a45a8ff 1057
bogdanm 0:9b334a45a8ff 1058 /*!< Debug MCU registers base address */
bogdanm 0:9b334a45a8ff 1059 #define DBGMCU_BASE ((uint32_t )0xE0042000)
bogdanm 0:9b334a45a8ff 1060
bogdanm 0:9b334a45a8ff 1061 /*!< USB registers base address */
bogdanm 0:9b334a45a8ff 1062 #define USB_OTG_HS_PERIPH_BASE ((uint32_t )0x40040000)
bogdanm 0:9b334a45a8ff 1063 #define USB_OTG_FS_PERIPH_BASE ((uint32_t )0x50000000)
bogdanm 0:9b334a45a8ff 1064
bogdanm 0:9b334a45a8ff 1065 #define USB_OTG_GLOBAL_BASE ((uint32_t )0x000)
bogdanm 0:9b334a45a8ff 1066 #define USB_OTG_DEVICE_BASE ((uint32_t )0x800)
bogdanm 0:9b334a45a8ff 1067 #define USB_OTG_IN_ENDPOINT_BASE ((uint32_t )0x900)
bogdanm 0:9b334a45a8ff 1068 #define USB_OTG_OUT_ENDPOINT_BASE ((uint32_t )0xB00)
bogdanm 0:9b334a45a8ff 1069 #define USB_OTG_EP_REG_SIZE ((uint32_t )0x20)
bogdanm 0:9b334a45a8ff 1070 #define USB_OTG_HOST_BASE ((uint32_t )0x400)
bogdanm 0:9b334a45a8ff 1071 #define USB_OTG_HOST_PORT_BASE ((uint32_t )0x440)
bogdanm 0:9b334a45a8ff 1072 #define USB_OTG_HOST_CHANNEL_BASE ((uint32_t )0x500)
bogdanm 0:9b334a45a8ff 1073 #define USB_OTG_HOST_CHANNEL_SIZE ((uint32_t )0x20)
bogdanm 0:9b334a45a8ff 1074 #define USB_OTG_PCGCCTL_BASE ((uint32_t )0xE00)
bogdanm 0:9b334a45a8ff 1075 #define USB_OTG_FIFO_BASE ((uint32_t )0x1000)
bogdanm 0:9b334a45a8ff 1076 #define USB_OTG_FIFO_SIZE ((uint32_t )0x1000)
bogdanm 0:9b334a45a8ff 1077
bogdanm 0:9b334a45a8ff 1078 /**
bogdanm 0:9b334a45a8ff 1079 * @}
bogdanm 0:9b334a45a8ff 1080 */
bogdanm 0:9b334a45a8ff 1081
bogdanm 0:9b334a45a8ff 1082 /** @addtogroup Peripheral_declaration
bogdanm 0:9b334a45a8ff 1083 * @{
bogdanm 0:9b334a45a8ff 1084 */
bogdanm 0:9b334a45a8ff 1085 #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
bogdanm 0:9b334a45a8ff 1086 #define TIM3 ((TIM_TypeDef *) TIM3_BASE)
bogdanm 0:9b334a45a8ff 1087 #define TIM4 ((TIM_TypeDef *) TIM4_BASE)
bogdanm 0:9b334a45a8ff 1088 #define TIM5 ((TIM_TypeDef *) TIM5_BASE)
bogdanm 0:9b334a45a8ff 1089 #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
bogdanm 0:9b334a45a8ff 1090 #define TIM7 ((TIM_TypeDef *) TIM7_BASE)
bogdanm 0:9b334a45a8ff 1091 #define TIM12 ((TIM_TypeDef *) TIM12_BASE)
bogdanm 0:9b334a45a8ff 1092 #define TIM13 ((TIM_TypeDef *) TIM13_BASE)
bogdanm 0:9b334a45a8ff 1093 #define TIM14 ((TIM_TypeDef *) TIM14_BASE)
bogdanm 0:9b334a45a8ff 1094 #define RTC ((RTC_TypeDef *) RTC_BASE)
bogdanm 0:9b334a45a8ff 1095 #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
bogdanm 0:9b334a45a8ff 1096 #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
bogdanm 0:9b334a45a8ff 1097 #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
bogdanm 0:9b334a45a8ff 1098 #define SPI3 ((SPI_TypeDef *) SPI3_BASE)
bogdanm 0:9b334a45a8ff 1099 #define SPDIFRX ((SPDIFRX_TypeDef *) SPDIFRX_BASE)
bogdanm 0:9b334a45a8ff 1100 #define USART2 ((USART_TypeDef *) USART2_BASE)
bogdanm 0:9b334a45a8ff 1101 #define USART3 ((USART_TypeDef *) USART3_BASE)
bogdanm 0:9b334a45a8ff 1102 #define UART4 ((USART_TypeDef *) UART4_BASE)
bogdanm 0:9b334a45a8ff 1103 #define UART5 ((USART_TypeDef *) UART5_BASE)
bogdanm 0:9b334a45a8ff 1104 #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
bogdanm 0:9b334a45a8ff 1105 #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
bogdanm 0:9b334a45a8ff 1106 #define I2C3 ((I2C_TypeDef *) I2C3_BASE)
bogdanm 0:9b334a45a8ff 1107 #define FMPI2C1 ((FMPI2C_TypeDef *) FMPI2C1_BASE)
bogdanm 0:9b334a45a8ff 1108 #define CAN1 ((CAN_TypeDef *) CAN1_BASE)
bogdanm 0:9b334a45a8ff 1109 #define CAN2 ((CAN_TypeDef *) CAN2_BASE)
bogdanm 0:9b334a45a8ff 1110 #define CEC ((CEC_TypeDef *) CEC_BASE)
bogdanm 0:9b334a45a8ff 1111 #define PWR ((PWR_TypeDef *) PWR_BASE)
bogdanm 0:9b334a45a8ff 1112 #define DAC ((DAC_TypeDef *) DAC_BASE)
bogdanm 0:9b334a45a8ff 1113 #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
bogdanm 0:9b334a45a8ff 1114 #define TIM8 ((TIM_TypeDef *) TIM8_BASE)
bogdanm 0:9b334a45a8ff 1115 #define USART1 ((USART_TypeDef *) USART1_BASE)
bogdanm 0:9b334a45a8ff 1116 #define USART6 ((USART_TypeDef *) USART6_BASE)
bogdanm 0:9b334a45a8ff 1117 #define ADC ((ADC_Common_TypeDef *) ADC_BASE)
bogdanm 0:9b334a45a8ff 1118 #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
bogdanm 0:9b334a45a8ff 1119 #define ADC2 ((ADC_TypeDef *) ADC2_BASE)
bogdanm 0:9b334a45a8ff 1120 #define ADC3 ((ADC_TypeDef *) ADC3_BASE)
bogdanm 0:9b334a45a8ff 1121 #define SDIO ((SDIO_TypeDef *) SDIO_BASE)
bogdanm 0:9b334a45a8ff 1122 #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
bogdanm 0:9b334a45a8ff 1123 #define SPI4 ((SPI_TypeDef *) SPI4_BASE)
bogdanm 0:9b334a45a8ff 1124 #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
bogdanm 0:9b334a45a8ff 1125 #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
bogdanm 0:9b334a45a8ff 1126 #define TIM9 ((TIM_TypeDef *) TIM9_BASE)
bogdanm 0:9b334a45a8ff 1127 #define TIM10 ((TIM_TypeDef *) TIM10_BASE)
bogdanm 0:9b334a45a8ff 1128 #define TIM11 ((TIM_TypeDef *) TIM11_BASE)
bogdanm 0:9b334a45a8ff 1129 #define SAI1 ((SAI_TypeDef *) SAI1_BASE)
bogdanm 0:9b334a45a8ff 1130 #define SAI1_Block_A ((SAI_Block_TypeDef *)SAI1_Block_A_BASE)
bogdanm 0:9b334a45a8ff 1131 #define SAI1_Block_B ((SAI_Block_TypeDef *)SAI1_Block_B_BASE)
bogdanm 0:9b334a45a8ff 1132 #define SAI2 ((SAI_TypeDef *) SAI2_BASE)
bogdanm 0:9b334a45a8ff 1133 #define SAI2_Block_A ((SAI_Block_TypeDef *)SAI2_Block_A_BASE)
bogdanm 0:9b334a45a8ff 1134 #define SAI2_Block_B ((SAI_Block_TypeDef *)SAI2_Block_B_BASE)
bogdanm 0:9b334a45a8ff 1135
bogdanm 0:9b334a45a8ff 1136 #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
bogdanm 0:9b334a45a8ff 1137 #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
bogdanm 0:9b334a45a8ff 1138 #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
bogdanm 0:9b334a45a8ff 1139 #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
bogdanm 0:9b334a45a8ff 1140 #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
bogdanm 0:9b334a45a8ff 1141 #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE)
bogdanm 0:9b334a45a8ff 1142 #define GPIOG ((GPIO_TypeDef *) GPIOG_BASE)
bogdanm 0:9b334a45a8ff 1143 #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE)
bogdanm 0:9b334a45a8ff 1144 #define CRC ((CRC_TypeDef *) CRC_BASE)
bogdanm 0:9b334a45a8ff 1145 #define RCC ((RCC_TypeDef *) RCC_BASE)
bogdanm 0:9b334a45a8ff 1146 #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
bogdanm 0:9b334a45a8ff 1147 #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
bogdanm 0:9b334a45a8ff 1148 #define DMA1_Stream0 ((DMA_Stream_TypeDef *) DMA1_Stream0_BASE)
bogdanm 0:9b334a45a8ff 1149 #define DMA1_Stream1 ((DMA_Stream_TypeDef *) DMA1_Stream1_BASE)
bogdanm 0:9b334a45a8ff 1150 #define DMA1_Stream2 ((DMA_Stream_TypeDef *) DMA1_Stream2_BASE)
bogdanm 0:9b334a45a8ff 1151 #define DMA1_Stream3 ((DMA_Stream_TypeDef *) DMA1_Stream3_BASE)
bogdanm 0:9b334a45a8ff 1152 #define DMA1_Stream4 ((DMA_Stream_TypeDef *) DMA1_Stream4_BASE)
bogdanm 0:9b334a45a8ff 1153 #define DMA1_Stream5 ((DMA_Stream_TypeDef *) DMA1_Stream5_BASE)
bogdanm 0:9b334a45a8ff 1154 #define DMA1_Stream6 ((DMA_Stream_TypeDef *) DMA1_Stream6_BASE)
bogdanm 0:9b334a45a8ff 1155 #define DMA1_Stream7 ((DMA_Stream_TypeDef *) DMA1_Stream7_BASE)
bogdanm 0:9b334a45a8ff 1156 #define DMA2 ((DMA_TypeDef *) DMA2_BASE)
bogdanm 0:9b334a45a8ff 1157 #define DMA2_Stream0 ((DMA_Stream_TypeDef *) DMA2_Stream0_BASE)
bogdanm 0:9b334a45a8ff 1158 #define DMA2_Stream1 ((DMA_Stream_TypeDef *) DMA2_Stream1_BASE)
bogdanm 0:9b334a45a8ff 1159 #define DMA2_Stream2 ((DMA_Stream_TypeDef *) DMA2_Stream2_BASE)
bogdanm 0:9b334a45a8ff 1160 #define DMA2_Stream3 ((DMA_Stream_TypeDef *) DMA2_Stream3_BASE)
bogdanm 0:9b334a45a8ff 1161 #define DMA2_Stream4 ((DMA_Stream_TypeDef *) DMA2_Stream4_BASE)
bogdanm 0:9b334a45a8ff 1162 #define DMA2_Stream5 ((DMA_Stream_TypeDef *) DMA2_Stream5_BASE)
bogdanm 0:9b334a45a8ff 1163 #define DMA2_Stream6 ((DMA_Stream_TypeDef *) DMA2_Stream6_BASE)
bogdanm 0:9b334a45a8ff 1164 #define DMA2_Stream7 ((DMA_Stream_TypeDef *) DMA2_Stream7_BASE)
bogdanm 0:9b334a45a8ff 1165 #define DCMI ((DCMI_TypeDef *) DCMI_BASE)
bogdanm 0:9b334a45a8ff 1166 #define FMC_Bank1 ((FMC_Bank1_TypeDef *) FMC_Bank1_R_BASE)
bogdanm 0:9b334a45a8ff 1167 #define FMC_Bank1E ((FMC_Bank1E_TypeDef *) FMC_Bank1E_R_BASE)
bogdanm 0:9b334a45a8ff 1168 #define FMC_Bank3 ((FMC_Bank3_TypeDef *) FMC_Bank3_R_BASE)
bogdanm 0:9b334a45a8ff 1169 #define FMC_Bank5_6 ((FMC_Bank5_6_TypeDef *) FMC_Bank5_6_R_BASE)
bogdanm 0:9b334a45a8ff 1170 #define QUADSPI ((QUADSPI_TypeDef *) QSPI_R_BASE)
bogdanm 0:9b334a45a8ff 1171
bogdanm 0:9b334a45a8ff 1172 #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
bogdanm 0:9b334a45a8ff 1173
bogdanm 0:9b334a45a8ff 1174 #define USB_OTG_FS ((USB_OTG_GlobalTypeDef *) USB_OTG_FS_PERIPH_BASE)
bogdanm 0:9b334a45a8ff 1175 #define USB_OTG_HS ((USB_OTG_GlobalTypeDef *) USB_OTG_HS_PERIPH_BASE)
bogdanm 0:9b334a45a8ff 1176
bogdanm 0:9b334a45a8ff 1177 /**
bogdanm 0:9b334a45a8ff 1178 * @}
bogdanm 0:9b334a45a8ff 1179 */
bogdanm 0:9b334a45a8ff 1180
bogdanm 0:9b334a45a8ff 1181 /** @addtogroup Exported_constants
bogdanm 0:9b334a45a8ff 1182 * @{
bogdanm 0:9b334a45a8ff 1183 */
bogdanm 0:9b334a45a8ff 1184
bogdanm 0:9b334a45a8ff 1185 /** @addtogroup Peripheral_Registers_Bits_Definition
bogdanm 0:9b334a45a8ff 1186 * @{
bogdanm 0:9b334a45a8ff 1187 */
bogdanm 0:9b334a45a8ff 1188
bogdanm 0:9b334a45a8ff 1189 /******************************************************************************/
bogdanm 0:9b334a45a8ff 1190 /* Peripheral Registers_Bits_Definition */
bogdanm 0:9b334a45a8ff 1191 /******************************************************************************/
bogdanm 0:9b334a45a8ff 1192
bogdanm 0:9b334a45a8ff 1193 /******************************************************************************/
bogdanm 0:9b334a45a8ff 1194 /* */
bogdanm 0:9b334a45a8ff 1195 /* Analog to Digital Converter */
bogdanm 0:9b334a45a8ff 1196 /* */
bogdanm 0:9b334a45a8ff 1197 /******************************************************************************/
bogdanm 0:9b334a45a8ff 1198 /******************** Bit definition for ADC_SR register ********************/
bogdanm 0:9b334a45a8ff 1199 #define ADC_SR_AWD ((uint32_t)0x00000001) /*!<Analog watchdog flag */
bogdanm 0:9b334a45a8ff 1200 #define ADC_SR_EOC ((uint32_t)0x00000002) /*!<End of conversion */
bogdanm 0:9b334a45a8ff 1201 #define ADC_SR_JEOC ((uint32_t)0x00000004) /*!<Injected channel end of conversion */
bogdanm 0:9b334a45a8ff 1202 #define ADC_SR_JSTRT ((uint32_t)0x00000008) /*!<Injected channel Start flag */
bogdanm 0:9b334a45a8ff 1203 #define ADC_SR_STRT ((uint32_t)0x00000010) /*!<Regular channel Start flag */
bogdanm 0:9b334a45a8ff 1204 #define ADC_SR_OVR ((uint32_t)0x00000020) /*!<Overrun flag */
bogdanm 0:9b334a45a8ff 1205
bogdanm 0:9b334a45a8ff 1206 /******************* Bit definition for ADC_CR1 register ********************/
bogdanm 0:9b334a45a8ff 1207 #define ADC_CR1_AWDCH ((uint32_t)0x0000001F) /*!<AWDCH[4:0] bits (Analog watchdog channel select bits) */
bogdanm 0:9b334a45a8ff 1208 #define ADC_CR1_AWDCH_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1209 #define ADC_CR1_AWDCH_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1210 #define ADC_CR1_AWDCH_2 ((uint32_t)0x00000004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1211 #define ADC_CR1_AWDCH_3 ((uint32_t)0x00000008) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 1212 #define ADC_CR1_AWDCH_4 ((uint32_t)0x00000010) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 1213 #define ADC_CR1_EOCIE ((uint32_t)0x00000020) /*!<Interrupt enable for EOC */
bogdanm 0:9b334a45a8ff 1214 #define ADC_CR1_AWDIE ((uint32_t)0x00000040) /*!<AAnalog Watchdog interrupt enable */
bogdanm 0:9b334a45a8ff 1215 #define ADC_CR1_JEOCIE ((uint32_t)0x00000080) /*!<Interrupt enable for injected channels */
bogdanm 0:9b334a45a8ff 1216 #define ADC_CR1_SCAN ((uint32_t)0x00000100) /*!<Scan mode */
bogdanm 0:9b334a45a8ff 1217 #define ADC_CR1_AWDSGL ((uint32_t)0x00000200) /*!<Enable the watchdog on a single channel in scan mode */
bogdanm 0:9b334a45a8ff 1218 #define ADC_CR1_JAUTO ((uint32_t)0x00000400) /*!<Automatic injected group conversion */
bogdanm 0:9b334a45a8ff 1219 #define ADC_CR1_DISCEN ((uint32_t)0x00000800) /*!<Discontinuous mode on regular channels */
bogdanm 0:9b334a45a8ff 1220 #define ADC_CR1_JDISCEN ((uint32_t)0x00001000) /*!<Discontinuous mode on injected channels */
bogdanm 0:9b334a45a8ff 1221 #define ADC_CR1_DISCNUM ((uint32_t)0x0000E000) /*!<DISCNUM[2:0] bits (Discontinuous mode channel count) */
bogdanm 0:9b334a45a8ff 1222 #define ADC_CR1_DISCNUM_0 ((uint32_t)0x00002000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1223 #define ADC_CR1_DISCNUM_1 ((uint32_t)0x00004000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1224 #define ADC_CR1_DISCNUM_2 ((uint32_t)0x00008000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1225 #define ADC_CR1_JAWDEN ((uint32_t)0x00400000) /*!<Analog watchdog enable on injected channels */
bogdanm 0:9b334a45a8ff 1226 #define ADC_CR1_AWDEN ((uint32_t)0x00800000) /*!<Analog watchdog enable on regular channels */
bogdanm 0:9b334a45a8ff 1227 #define ADC_CR1_RES ((uint32_t)0x03000000) /*!<RES[2:0] bits (Resolution) */
bogdanm 0:9b334a45a8ff 1228 #define ADC_CR1_RES_0 ((uint32_t)0x01000000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1229 #define ADC_CR1_RES_1 ((uint32_t)0x02000000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1230 #define ADC_CR1_OVRIE ((uint32_t)0x04000000) /*!<overrun interrupt enable */
bogdanm 0:9b334a45a8ff 1231
bogdanm 0:9b334a45a8ff 1232 /******************* Bit definition for ADC_CR2 register ********************/
bogdanm 0:9b334a45a8ff 1233 #define ADC_CR2_ADON ((uint32_t)0x00000001) /*!<A/D Converter ON / OFF */
bogdanm 0:9b334a45a8ff 1234 #define ADC_CR2_CONT ((uint32_t)0x00000002) /*!<Continuous Conversion */
bogdanm 0:9b334a45a8ff 1235 #define ADC_CR2_DMA ((uint32_t)0x00000100) /*!<Direct Memory access mode */
bogdanm 0:9b334a45a8ff 1236 #define ADC_CR2_DDS ((uint32_t)0x00000200) /*!<DMA disable selection (Single ADC) */
bogdanm 0:9b334a45a8ff 1237 #define ADC_CR2_EOCS ((uint32_t)0x00000400) /*!<End of conversion selection */
bogdanm 0:9b334a45a8ff 1238 #define ADC_CR2_ALIGN ((uint32_t)0x00000800) /*!<Data Alignment */
bogdanm 0:9b334a45a8ff 1239 #define ADC_CR2_JEXTSEL ((uint32_t)0x000F0000) /*!<JEXTSEL[3:0] bits (External event select for injected group) */
bogdanm 0:9b334a45a8ff 1240 #define ADC_CR2_JEXTSEL_0 ((uint32_t)0x00010000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1241 #define ADC_CR2_JEXTSEL_1 ((uint32_t)0x00020000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1242 #define ADC_CR2_JEXTSEL_2 ((uint32_t)0x00040000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1243 #define ADC_CR2_JEXTSEL_3 ((uint32_t)0x00080000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 1244 #define ADC_CR2_JEXTEN ((uint32_t)0x00300000) /*!<JEXTEN[1:0] bits (External Trigger Conversion mode for injected channelsp) */
bogdanm 0:9b334a45a8ff 1245 #define ADC_CR2_JEXTEN_0 ((uint32_t)0x00100000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1246 #define ADC_CR2_JEXTEN_1 ((uint32_t)0x00200000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1247 #define ADC_CR2_JSWSTART ((uint32_t)0x00400000) /*!<Start Conversion of injected channels */
bogdanm 0:9b334a45a8ff 1248 #define ADC_CR2_EXTSEL ((uint32_t)0x0F000000) /*!<EXTSEL[3:0] bits (External Event Select for regular group) */
bogdanm 0:9b334a45a8ff 1249 #define ADC_CR2_EXTSEL_0 ((uint32_t)0x01000000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1250 #define ADC_CR2_EXTSEL_1 ((uint32_t)0x02000000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1251 #define ADC_CR2_EXTSEL_2 ((uint32_t)0x04000000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1252 #define ADC_CR2_EXTSEL_3 ((uint32_t)0x08000000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 1253 #define ADC_CR2_EXTEN ((uint32_t)0x30000000) /*!<EXTEN[1:0] bits (External Trigger Conversion mode for regular channelsp) */
bogdanm 0:9b334a45a8ff 1254 #define ADC_CR2_EXTEN_0 ((uint32_t)0x10000000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1255 #define ADC_CR2_EXTEN_1 ((uint32_t)0x20000000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1256 #define ADC_CR2_SWSTART ((uint32_t)0x40000000) /*!<Start Conversion of regular channels */
bogdanm 0:9b334a45a8ff 1257
bogdanm 0:9b334a45a8ff 1258 /****************** Bit definition for ADC_SMPR1 register *******************/
bogdanm 0:9b334a45a8ff 1259 #define ADC_SMPR1_SMP10 ((uint32_t)0x00000007) /*!<SMP10[2:0] bits (Channel 10 Sample time selection) */
bogdanm 0:9b334a45a8ff 1260 #define ADC_SMPR1_SMP10_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1261 #define ADC_SMPR1_SMP10_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1262 #define ADC_SMPR1_SMP10_2 ((uint32_t)0x00000004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1263 #define ADC_SMPR1_SMP11 ((uint32_t)0x00000038) /*!<SMP11[2:0] bits (Channel 11 Sample time selection) */
bogdanm 0:9b334a45a8ff 1264 #define ADC_SMPR1_SMP11_0 ((uint32_t)0x00000008) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1265 #define ADC_SMPR1_SMP11_1 ((uint32_t)0x00000010) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1266 #define ADC_SMPR1_SMP11_2 ((uint32_t)0x00000020) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1267 #define ADC_SMPR1_SMP12 ((uint32_t)0x000001C0) /*!<SMP12[2:0] bits (Channel 12 Sample time selection) */
bogdanm 0:9b334a45a8ff 1268 #define ADC_SMPR1_SMP12_0 ((uint32_t)0x00000040) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1269 #define ADC_SMPR1_SMP12_1 ((uint32_t)0x00000080) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1270 #define ADC_SMPR1_SMP12_2 ((uint32_t)0x00000100) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1271 #define ADC_SMPR1_SMP13 ((uint32_t)0x00000E00) /*!<SMP13[2:0] bits (Channel 13 Sample time selection) */
bogdanm 0:9b334a45a8ff 1272 #define ADC_SMPR1_SMP13_0 ((uint32_t)0x00000200) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1273 #define ADC_SMPR1_SMP13_1 ((uint32_t)0x00000400) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1274 #define ADC_SMPR1_SMP13_2 ((uint32_t)0x00000800) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1275 #define ADC_SMPR1_SMP14 ((uint32_t)0x00007000) /*!<SMP14[2:0] bits (Channel 14 Sample time selection) */
bogdanm 0:9b334a45a8ff 1276 #define ADC_SMPR1_SMP14_0 ((uint32_t)0x00001000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1277 #define ADC_SMPR1_SMP14_1 ((uint32_t)0x00002000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1278 #define ADC_SMPR1_SMP14_2 ((uint32_t)0x00004000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1279 #define ADC_SMPR1_SMP15 ((uint32_t)0x00038000) /*!<SMP15[2:0] bits (Channel 15 Sample time selection) */
bogdanm 0:9b334a45a8ff 1280 #define ADC_SMPR1_SMP15_0 ((uint32_t)0x00008000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1281 #define ADC_SMPR1_SMP15_1 ((uint32_t)0x00010000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1282 #define ADC_SMPR1_SMP15_2 ((uint32_t)0x00020000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1283 #define ADC_SMPR1_SMP16 ((uint32_t)0x001C0000) /*!<SMP16[2:0] bits (Channel 16 Sample time selection) */
bogdanm 0:9b334a45a8ff 1284 #define ADC_SMPR1_SMP16_0 ((uint32_t)0x00040000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1285 #define ADC_SMPR1_SMP16_1 ((uint32_t)0x00080000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1286 #define ADC_SMPR1_SMP16_2 ((uint32_t)0x00100000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1287 #define ADC_SMPR1_SMP17 ((uint32_t)0x00E00000) /*!<SMP17[2:0] bits (Channel 17 Sample time selection) */
bogdanm 0:9b334a45a8ff 1288 #define ADC_SMPR1_SMP17_0 ((uint32_t)0x00200000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1289 #define ADC_SMPR1_SMP17_1 ((uint32_t)0x00400000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1290 #define ADC_SMPR1_SMP17_2 ((uint32_t)0x00800000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1291 #define ADC_SMPR1_SMP18 ((uint32_t)0x07000000) /*!<SMP18[2:0] bits (Channel 18 Sample time selection) */
bogdanm 0:9b334a45a8ff 1292 #define ADC_SMPR1_SMP18_0 ((uint32_t)0x01000000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1293 #define ADC_SMPR1_SMP18_1 ((uint32_t)0x02000000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1294 #define ADC_SMPR1_SMP18_2 ((uint32_t)0x04000000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1295
bogdanm 0:9b334a45a8ff 1296 /****************** Bit definition for ADC_SMPR2 register *******************/
bogdanm 0:9b334a45a8ff 1297 #define ADC_SMPR2_SMP0 ((uint32_t)0x00000007) /*!<SMP0[2:0] bits (Channel 0 Sample time selection) */
bogdanm 0:9b334a45a8ff 1298 #define ADC_SMPR2_SMP0_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1299 #define ADC_SMPR2_SMP0_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1300 #define ADC_SMPR2_SMP0_2 ((uint32_t)0x00000004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1301 #define ADC_SMPR2_SMP1 ((uint32_t)0x00000038) /*!<SMP1[2:0] bits (Channel 1 Sample time selection) */
bogdanm 0:9b334a45a8ff 1302 #define ADC_SMPR2_SMP1_0 ((uint32_t)0x00000008) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1303 #define ADC_SMPR2_SMP1_1 ((uint32_t)0x00000010) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1304 #define ADC_SMPR2_SMP1_2 ((uint32_t)0x00000020) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1305 #define ADC_SMPR2_SMP2 ((uint32_t)0x000001C0) /*!<SMP2[2:0] bits (Channel 2 Sample time selection) */
bogdanm 0:9b334a45a8ff 1306 #define ADC_SMPR2_SMP2_0 ((uint32_t)0x00000040) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1307 #define ADC_SMPR2_SMP2_1 ((uint32_t)0x00000080) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1308 #define ADC_SMPR2_SMP2_2 ((uint32_t)0x00000100) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1309 #define ADC_SMPR2_SMP3 ((uint32_t)0x00000E00) /*!<SMP3[2:0] bits (Channel 3 Sample time selection) */
bogdanm 0:9b334a45a8ff 1310 #define ADC_SMPR2_SMP3_0 ((uint32_t)0x00000200) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1311 #define ADC_SMPR2_SMP3_1 ((uint32_t)0x00000400) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1312 #define ADC_SMPR2_SMP3_2 ((uint32_t)0x00000800) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1313 #define ADC_SMPR2_SMP4 ((uint32_t)0x00007000) /*!<SMP4[2:0] bits (Channel 4 Sample time selection) */
bogdanm 0:9b334a45a8ff 1314 #define ADC_SMPR2_SMP4_0 ((uint32_t)0x00001000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1315 #define ADC_SMPR2_SMP4_1 ((uint32_t)0x00002000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1316 #define ADC_SMPR2_SMP4_2 ((uint32_t)0x00004000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1317 #define ADC_SMPR2_SMP5 ((uint32_t)0x00038000) /*!<SMP5[2:0] bits (Channel 5 Sample time selection) */
bogdanm 0:9b334a45a8ff 1318 #define ADC_SMPR2_SMP5_0 ((uint32_t)0x00008000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1319 #define ADC_SMPR2_SMP5_1 ((uint32_t)0x00010000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1320 #define ADC_SMPR2_SMP5_2 ((uint32_t)0x00020000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1321 #define ADC_SMPR2_SMP6 ((uint32_t)0x001C0000) /*!<SMP6[2:0] bits (Channel 6 Sample time selection) */
bogdanm 0:9b334a45a8ff 1322 #define ADC_SMPR2_SMP6_0 ((uint32_t)0x00040000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1323 #define ADC_SMPR2_SMP6_1 ((uint32_t)0x00080000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1324 #define ADC_SMPR2_SMP6_2 ((uint32_t)0x00100000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1325 #define ADC_SMPR2_SMP7 ((uint32_t)0x00E00000) /*!<SMP7[2:0] bits (Channel 7 Sample time selection) */
bogdanm 0:9b334a45a8ff 1326 #define ADC_SMPR2_SMP7_0 ((uint32_t)0x00200000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1327 #define ADC_SMPR2_SMP7_1 ((uint32_t)0x00400000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1328 #define ADC_SMPR2_SMP7_2 ((uint32_t)0x00800000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1329 #define ADC_SMPR2_SMP8 ((uint32_t)0x07000000) /*!<SMP8[2:0] bits (Channel 8 Sample time selection) */
bogdanm 0:9b334a45a8ff 1330 #define ADC_SMPR2_SMP8_0 ((uint32_t)0x01000000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1331 #define ADC_SMPR2_SMP8_1 ((uint32_t)0x02000000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1332 #define ADC_SMPR2_SMP8_2 ((uint32_t)0x04000000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1333 #define ADC_SMPR2_SMP9 ((uint32_t)0x38000000) /*!<SMP9[2:0] bits (Channel 9 Sample time selection) */
bogdanm 0:9b334a45a8ff 1334 #define ADC_SMPR2_SMP9_0 ((uint32_t)0x08000000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1335 #define ADC_SMPR2_SMP9_1 ((uint32_t)0x10000000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1336 #define ADC_SMPR2_SMP9_2 ((uint32_t)0x20000000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1337
bogdanm 0:9b334a45a8ff 1338 /****************** Bit definition for ADC_JOFR1 register *******************/
bogdanm 0:9b334a45a8ff 1339 #define ADC_JOFR1_JOFFSET1 ((uint32_t)0x0FFF) /*!<Data offset for injected channel 1 */
bogdanm 0:9b334a45a8ff 1340
bogdanm 0:9b334a45a8ff 1341 /****************** Bit definition for ADC_JOFR2 register *******************/
bogdanm 0:9b334a45a8ff 1342 #define ADC_JOFR2_JOFFSET2 ((uint32_t)0x0FFF) /*!<Data offset for injected channel 2 */
bogdanm 0:9b334a45a8ff 1343
bogdanm 0:9b334a45a8ff 1344 /****************** Bit definition for ADC_JOFR3 register *******************/
bogdanm 0:9b334a45a8ff 1345 #define ADC_JOFR3_JOFFSET3 ((uint32_t)0x0FFF) /*!<Data offset for injected channel 3 */
bogdanm 0:9b334a45a8ff 1346
bogdanm 0:9b334a45a8ff 1347 /****************** Bit definition for ADC_JOFR4 register *******************/
bogdanm 0:9b334a45a8ff 1348 #define ADC_JOFR4_JOFFSET4 ((uint32_t)0x0FFF) /*!<Data offset for injected channel 4 */
bogdanm 0:9b334a45a8ff 1349
bogdanm 0:9b334a45a8ff 1350 /******************* Bit definition for ADC_HTR register ********************/
bogdanm 0:9b334a45a8ff 1351 #define ADC_HTR_HT ((uint32_t)0x0FFF) /*!<Analog watchdog high threshold */
bogdanm 0:9b334a45a8ff 1352
bogdanm 0:9b334a45a8ff 1353 /******************* Bit definition for ADC_LTR register ********************/
bogdanm 0:9b334a45a8ff 1354 #define ADC_LTR_LT ((uint32_t)0x0FFF) /*!<Analog watchdog low threshold */
bogdanm 0:9b334a45a8ff 1355
bogdanm 0:9b334a45a8ff 1356 /******************* Bit definition for ADC_SQR1 register *******************/
bogdanm 0:9b334a45a8ff 1357 #define ADC_SQR1_SQ13 ((uint32_t)0x0000001F) /*!<SQ13[4:0] bits (13th conversion in regular sequence) */
bogdanm 0:9b334a45a8ff 1358 #define ADC_SQR1_SQ13_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1359 #define ADC_SQR1_SQ13_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1360 #define ADC_SQR1_SQ13_2 ((uint32_t)0x00000004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1361 #define ADC_SQR1_SQ13_3 ((uint32_t)0x00000008) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 1362 #define ADC_SQR1_SQ13_4 ((uint32_t)0x00000010) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 1363 #define ADC_SQR1_SQ14 ((uint32_t)0x000003E0) /*!<SQ14[4:0] bits (14th conversion in regular sequence) */
bogdanm 0:9b334a45a8ff 1364 #define ADC_SQR1_SQ14_0 ((uint32_t)0x00000020) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1365 #define ADC_SQR1_SQ14_1 ((uint32_t)0x00000040) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1366 #define ADC_SQR1_SQ14_2 ((uint32_t)0x00000080) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1367 #define ADC_SQR1_SQ14_3 ((uint32_t)0x00000100) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 1368 #define ADC_SQR1_SQ14_4 ((uint32_t)0x00000200) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 1369 #define ADC_SQR1_SQ15 ((uint32_t)0x00007C00) /*!<SQ15[4:0] bits (15th conversion in regular sequence) */
bogdanm 0:9b334a45a8ff 1370 #define ADC_SQR1_SQ15_0 ((uint32_t)0x00000400) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1371 #define ADC_SQR1_SQ15_1 ((uint32_t)0x00000800) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1372 #define ADC_SQR1_SQ15_2 ((uint32_t)0x00001000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1373 #define ADC_SQR1_SQ15_3 ((uint32_t)0x00002000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 1374 #define ADC_SQR1_SQ15_4 ((uint32_t)0x00004000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 1375 #define ADC_SQR1_SQ16 ((uint32_t)0x000F8000) /*!<SQ16[4:0] bits (16th conversion in regular sequence) */
bogdanm 0:9b334a45a8ff 1376 #define ADC_SQR1_SQ16_0 ((uint32_t)0x00008000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1377 #define ADC_SQR1_SQ16_1 ((uint32_t)0x00010000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1378 #define ADC_SQR1_SQ16_2 ((uint32_t)0x00020000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1379 #define ADC_SQR1_SQ16_3 ((uint32_t)0x00040000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 1380 #define ADC_SQR1_SQ16_4 ((uint32_t)0x00080000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 1381 #define ADC_SQR1_L ((uint32_t)0x00F00000) /*!<L[3:0] bits (Regular channel sequence length) */
bogdanm 0:9b334a45a8ff 1382 #define ADC_SQR1_L_0 ((uint32_t)0x00100000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1383 #define ADC_SQR1_L_1 ((uint32_t)0x00200000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1384 #define ADC_SQR1_L_2 ((uint32_t)0x00400000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1385 #define ADC_SQR1_L_3 ((uint32_t)0x00800000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 1386
bogdanm 0:9b334a45a8ff 1387 /******************* Bit definition for ADC_SQR2 register *******************/
bogdanm 0:9b334a45a8ff 1388 #define ADC_SQR2_SQ7 ((uint32_t)0x0000001F) /*!<SQ7[4:0] bits (7th conversion in regular sequence) */
bogdanm 0:9b334a45a8ff 1389 #define ADC_SQR2_SQ7_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1390 #define ADC_SQR2_SQ7_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1391 #define ADC_SQR2_SQ7_2 ((uint32_t)0x00000004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1392 #define ADC_SQR2_SQ7_3 ((uint32_t)0x00000008) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 1393 #define ADC_SQR2_SQ7_4 ((uint32_t)0x00000010) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 1394 #define ADC_SQR2_SQ8 ((uint32_t)0x000003E0) /*!<SQ8[4:0] bits (8th conversion in regular sequence) */
bogdanm 0:9b334a45a8ff 1395 #define ADC_SQR2_SQ8_0 ((uint32_t)0x00000020) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1396 #define ADC_SQR2_SQ8_1 ((uint32_t)0x00000040) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1397 #define ADC_SQR2_SQ8_2 ((uint32_t)0x00000080) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1398 #define ADC_SQR2_SQ8_3 ((uint32_t)0x00000100) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 1399 #define ADC_SQR2_SQ8_4 ((uint32_t)0x00000200) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 1400 #define ADC_SQR2_SQ9 ((uint32_t)0x00007C00) /*!<SQ9[4:0] bits (9th conversion in regular sequence) */
bogdanm 0:9b334a45a8ff 1401 #define ADC_SQR2_SQ9_0 ((uint32_t)0x00000400) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1402 #define ADC_SQR2_SQ9_1 ((uint32_t)0x00000800) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1403 #define ADC_SQR2_SQ9_2 ((uint32_t)0x00001000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1404 #define ADC_SQR2_SQ9_3 ((uint32_t)0x00002000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 1405 #define ADC_SQR2_SQ9_4 ((uint32_t)0x00004000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 1406 #define ADC_SQR2_SQ10 ((uint32_t)0x000F8000) /*!<SQ10[4:0] bits (10th conversion in regular sequence) */
bogdanm 0:9b334a45a8ff 1407 #define ADC_SQR2_SQ10_0 ((uint32_t)0x00008000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1408 #define ADC_SQR2_SQ10_1 ((uint32_t)0x00010000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1409 #define ADC_SQR2_SQ10_2 ((uint32_t)0x00020000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1410 #define ADC_SQR2_SQ10_3 ((uint32_t)0x00040000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 1411 #define ADC_SQR2_SQ10_4 ((uint32_t)0x00080000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 1412 #define ADC_SQR2_SQ11 ((uint32_t)0x01F00000) /*!<SQ11[4:0] bits (11th conversion in regular sequence) */
bogdanm 0:9b334a45a8ff 1413 #define ADC_SQR2_SQ11_0 ((uint32_t)0x00100000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1414 #define ADC_SQR2_SQ11_1 ((uint32_t)0x00200000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1415 #define ADC_SQR2_SQ11_2 ((uint32_t)0x00400000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1416 #define ADC_SQR2_SQ11_3 ((uint32_t)0x00800000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 1417 #define ADC_SQR2_SQ11_4 ((uint32_t)0x01000000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 1418 #define ADC_SQR2_SQ12 ((uint32_t)0x3E000000) /*!<SQ12[4:0] bits (12th conversion in regular sequence) */
bogdanm 0:9b334a45a8ff 1419 #define ADC_SQR2_SQ12_0 ((uint32_t)0x02000000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1420 #define ADC_SQR2_SQ12_1 ((uint32_t)0x04000000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1421 #define ADC_SQR2_SQ12_2 ((uint32_t)0x08000000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1422 #define ADC_SQR2_SQ12_3 ((uint32_t)0x10000000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 1423 #define ADC_SQR2_SQ12_4 ((uint32_t)0x20000000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 1424
bogdanm 0:9b334a45a8ff 1425 /******************* Bit definition for ADC_SQR3 register *******************/
bogdanm 0:9b334a45a8ff 1426 #define ADC_SQR3_SQ1 ((uint32_t)0x0000001F) /*!<SQ1[4:0] bits (1st conversion in regular sequence) */
bogdanm 0:9b334a45a8ff 1427 #define ADC_SQR3_SQ1_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1428 #define ADC_SQR3_SQ1_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1429 #define ADC_SQR3_SQ1_2 ((uint32_t)0x00000004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1430 #define ADC_SQR3_SQ1_3 ((uint32_t)0x00000008) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 1431 #define ADC_SQR3_SQ1_4 ((uint32_t)0x00000010) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 1432 #define ADC_SQR3_SQ2 ((uint32_t)0x000003E0) /*!<SQ2[4:0] bits (2nd conversion in regular sequence) */
bogdanm 0:9b334a45a8ff 1433 #define ADC_SQR3_SQ2_0 ((uint32_t)0x00000020) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1434 #define ADC_SQR3_SQ2_1 ((uint32_t)0x00000040) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1435 #define ADC_SQR3_SQ2_2 ((uint32_t)0x00000080) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1436 #define ADC_SQR3_SQ2_3 ((uint32_t)0x00000100) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 1437 #define ADC_SQR3_SQ2_4 ((uint32_t)0x00000200) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 1438 #define ADC_SQR3_SQ3 ((uint32_t)0x00007C00) /*!<SQ3[4:0] bits (3rd conversion in regular sequence) */
bogdanm 0:9b334a45a8ff 1439 #define ADC_SQR3_SQ3_0 ((uint32_t)0x00000400) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1440 #define ADC_SQR3_SQ3_1 ((uint32_t)0x00000800) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1441 #define ADC_SQR3_SQ3_2 ((uint32_t)0x00001000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1442 #define ADC_SQR3_SQ3_3 ((uint32_t)0x00002000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 1443 #define ADC_SQR3_SQ3_4 ((uint32_t)0x00004000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 1444 #define ADC_SQR3_SQ4 ((uint32_t)0x000F8000) /*!<SQ4[4:0] bits (4th conversion in regular sequence) */
bogdanm 0:9b334a45a8ff 1445 #define ADC_SQR3_SQ4_0 ((uint32_t)0x00008000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1446 #define ADC_SQR3_SQ4_1 ((uint32_t)0x00010000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1447 #define ADC_SQR3_SQ4_2 ((uint32_t)0x00020000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1448 #define ADC_SQR3_SQ4_3 ((uint32_t)0x00040000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 1449 #define ADC_SQR3_SQ4_4 ((uint32_t)0x00080000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 1450 #define ADC_SQR3_SQ5 ((uint32_t)0x01F00000) /*!<SQ5[4:0] bits (5th conversion in regular sequence) */
bogdanm 0:9b334a45a8ff 1451 #define ADC_SQR3_SQ5_0 ((uint32_t)0x00100000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1452 #define ADC_SQR3_SQ5_1 ((uint32_t)0x00200000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1453 #define ADC_SQR3_SQ5_2 ((uint32_t)0x00400000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1454 #define ADC_SQR3_SQ5_3 ((uint32_t)0x00800000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 1455 #define ADC_SQR3_SQ5_4 ((uint32_t)0x01000000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 1456 #define ADC_SQR3_SQ6 ((uint32_t)0x3E000000) /*!<SQ6[4:0] bits (6th conversion in regular sequence) */
bogdanm 0:9b334a45a8ff 1457 #define ADC_SQR3_SQ6_0 ((uint32_t)0x02000000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1458 #define ADC_SQR3_SQ6_1 ((uint32_t)0x04000000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1459 #define ADC_SQR3_SQ6_2 ((uint32_t)0x08000000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1460 #define ADC_SQR3_SQ6_3 ((uint32_t)0x10000000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 1461 #define ADC_SQR3_SQ6_4 ((uint32_t)0x20000000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 1462
bogdanm 0:9b334a45a8ff 1463 /******************* Bit definition for ADC_JSQR register *******************/
bogdanm 0:9b334a45a8ff 1464 #define ADC_JSQR_JSQ1 ((uint32_t)0x0000001F) /*!<JSQ1[4:0] bits (1st conversion in injected sequence) */
bogdanm 0:9b334a45a8ff 1465 #define ADC_JSQR_JSQ1_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1466 #define ADC_JSQR_JSQ1_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1467 #define ADC_JSQR_JSQ1_2 ((uint32_t)0x00000004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1468 #define ADC_JSQR_JSQ1_3 ((uint32_t)0x00000008) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 1469 #define ADC_JSQR_JSQ1_4 ((uint32_t)0x00000010) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 1470 #define ADC_JSQR_JSQ2 ((uint32_t)0x000003E0) /*!<JSQ2[4:0] bits (2nd conversion in injected sequence) */
bogdanm 0:9b334a45a8ff 1471 #define ADC_JSQR_JSQ2_0 ((uint32_t)0x00000020) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1472 #define ADC_JSQR_JSQ2_1 ((uint32_t)0x00000040) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1473 #define ADC_JSQR_JSQ2_2 ((uint32_t)0x00000080) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1474 #define ADC_JSQR_JSQ2_3 ((uint32_t)0x00000100) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 1475 #define ADC_JSQR_JSQ2_4 ((uint32_t)0x00000200) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 1476 #define ADC_JSQR_JSQ3 ((uint32_t)0x00007C00) /*!<JSQ3[4:0] bits (3rd conversion in injected sequence) */
bogdanm 0:9b334a45a8ff 1477 #define ADC_JSQR_JSQ3_0 ((uint32_t)0x00000400) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1478 #define ADC_JSQR_JSQ3_1 ((uint32_t)0x00000800) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1479 #define ADC_JSQR_JSQ3_2 ((uint32_t)0x00001000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1480 #define ADC_JSQR_JSQ3_3 ((uint32_t)0x00002000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 1481 #define ADC_JSQR_JSQ3_4 ((uint32_t)0x00004000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 1482 #define ADC_JSQR_JSQ4 ((uint32_t)0x000F8000) /*!<JSQ4[4:0] bits (4th conversion in injected sequence) */
bogdanm 0:9b334a45a8ff 1483 #define ADC_JSQR_JSQ4_0 ((uint32_t)0x00008000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1484 #define ADC_JSQR_JSQ4_1 ((uint32_t)0x00010000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1485 #define ADC_JSQR_JSQ4_2 ((uint32_t)0x00020000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1486 #define ADC_JSQR_JSQ4_3 ((uint32_t)0x00040000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 1487 #define ADC_JSQR_JSQ4_4 ((uint32_t)0x00080000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 1488 #define ADC_JSQR_JL ((uint32_t)0x00300000) /*!<JL[1:0] bits (Injected Sequence length) */
bogdanm 0:9b334a45a8ff 1489 #define ADC_JSQR_JL_0 ((uint32_t)0x00100000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1490 #define ADC_JSQR_JL_1 ((uint32_t)0x00200000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1491
bogdanm 0:9b334a45a8ff 1492 /******************* Bit definition for ADC_JDR1 register *******************/
bogdanm 0:9b334a45a8ff 1493 #define ADC_JDR1_JDATA ((uint32_t)0xFFFF) /*!<Injected data */
bogdanm 0:9b334a45a8ff 1494
bogdanm 0:9b334a45a8ff 1495 /******************* Bit definition for ADC_JDR2 register *******************/
bogdanm 0:9b334a45a8ff 1496 #define ADC_JDR2_JDATA ((uint32_t)0xFFFF) /*!<Injected data */
bogdanm 0:9b334a45a8ff 1497
bogdanm 0:9b334a45a8ff 1498 /******************* Bit definition for ADC_JDR3 register *******************/
bogdanm 0:9b334a45a8ff 1499 #define ADC_JDR3_JDATA ((uint32_t)0xFFFF) /*!<Injected data */
bogdanm 0:9b334a45a8ff 1500
bogdanm 0:9b334a45a8ff 1501 /******************* Bit definition for ADC_JDR4 register *******************/
bogdanm 0:9b334a45a8ff 1502 #define ADC_JDR4_JDATA ((uint32_t)0xFFFF) /*!<Injected data */
bogdanm 0:9b334a45a8ff 1503
bogdanm 0:9b334a45a8ff 1504 /******************** Bit definition for ADC_DR register ********************/
bogdanm 0:9b334a45a8ff 1505 #define ADC_DR_DATA ((uint32_t)0x0000FFFF) /*!<Regular data */
bogdanm 0:9b334a45a8ff 1506 #define ADC_DR_ADC2DATA ((uint32_t)0xFFFF0000) /*!<ADC2 data */
bogdanm 0:9b334a45a8ff 1507
bogdanm 0:9b334a45a8ff 1508 /******************* Bit definition for ADC_CSR register ********************/
bogdanm 0:9b334a45a8ff 1509 #define ADC_CSR_AWD1 ((uint32_t)0x00000001) /*!<ADC1 Analog watchdog flag */
bogdanm 0:9b334a45a8ff 1510 #define ADC_CSR_EOC1 ((uint32_t)0x00000002) /*!<ADC1 End of conversion */
bogdanm 0:9b334a45a8ff 1511 #define ADC_CSR_JEOC1 ((uint32_t)0x00000004) /*!<ADC1 Injected channel end of conversion */
bogdanm 0:9b334a45a8ff 1512 #define ADC_CSR_JSTRT1 ((uint32_t)0x00000008) /*!<ADC1 Injected channel Start flag */
bogdanm 0:9b334a45a8ff 1513 #define ADC_CSR_STRT1 ((uint32_t)0x00000010) /*!<ADC1 Regular channel Start flag */
bogdanm 0:9b334a45a8ff 1514 #define ADC_CSR_DOVR1 ((uint32_t)0x00000020) /*!<ADC1 DMA overrun flag */
bogdanm 0:9b334a45a8ff 1515 #define ADC_CSR_AWD2 ((uint32_t)0x00000100) /*!<ADC2 Analog watchdog flag */
bogdanm 0:9b334a45a8ff 1516 #define ADC_CSR_EOC2 ((uint32_t)0x00000200) /*!<ADC2 End of conversion */
bogdanm 0:9b334a45a8ff 1517 #define ADC_CSR_JEOC2 ((uint32_t)0x00000400) /*!<ADC2 Injected channel end of conversion */
bogdanm 0:9b334a45a8ff 1518 #define ADC_CSR_JSTRT2 ((uint32_t)0x00000800) /*!<ADC2 Injected channel Start flag */
bogdanm 0:9b334a45a8ff 1519 #define ADC_CSR_STRT2 ((uint32_t)0x00001000) /*!<ADC2 Regular channel Start flag */
bogdanm 0:9b334a45a8ff 1520 #define ADC_CSR_DOVR2 ((uint32_t)0x00002000) /*!<ADC2 DMA overrun flag */
bogdanm 0:9b334a45a8ff 1521 #define ADC_CSR_AWD3 ((uint32_t)0x00010000) /*!<ADC3 Analog watchdog flag */
bogdanm 0:9b334a45a8ff 1522 #define ADC_CSR_EOC3 ((uint32_t)0x00020000) /*!<ADC3 End of conversion */
bogdanm 0:9b334a45a8ff 1523 #define ADC_CSR_JEOC3 ((uint32_t)0x00040000) /*!<ADC3 Injected channel end of conversion */
bogdanm 0:9b334a45a8ff 1524 #define ADC_CSR_JSTRT3 ((uint32_t)0x00080000) /*!<ADC3 Injected channel Start flag */
bogdanm 0:9b334a45a8ff 1525 #define ADC_CSR_STRT3 ((uint32_t)0x00100000) /*!<ADC3 Regular channel Start flag */
bogdanm 0:9b334a45a8ff 1526 #define ADC_CSR_DOVR3 ((uint32_t)0x00200000) /*!<ADC3 DMA overrun flag */
bogdanm 0:9b334a45a8ff 1527
bogdanm 0:9b334a45a8ff 1528 /******************* Bit definition for ADC_CCR register ********************/
bogdanm 0:9b334a45a8ff 1529 #define ADC_CCR_MULTI ((uint32_t)0x0000001F) /*!<MULTI[4:0] bits (Multi-ADC mode selection) */
bogdanm 0:9b334a45a8ff 1530 #define ADC_CCR_MULTI_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1531 #define ADC_CCR_MULTI_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1532 #define ADC_CCR_MULTI_2 ((uint32_t)0x00000004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1533 #define ADC_CCR_MULTI_3 ((uint32_t)0x00000008) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 1534 #define ADC_CCR_MULTI_4 ((uint32_t)0x00000010) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 1535 #define ADC_CCR_DELAY ((uint32_t)0x00000F00) /*!<DELAY[3:0] bits (Delay between 2 sampling phases) */
bogdanm 0:9b334a45a8ff 1536 #define ADC_CCR_DELAY_0 ((uint32_t)0x00000100) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1537 #define ADC_CCR_DELAY_1 ((uint32_t)0x00000200) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1538 #define ADC_CCR_DELAY_2 ((uint32_t)0x00000400) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1539 #define ADC_CCR_DELAY_3 ((uint32_t)0x00000800) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 1540 #define ADC_CCR_DDS ((uint32_t)0x00002000) /*!<DMA disable selection (Multi-ADC mode) */
bogdanm 0:9b334a45a8ff 1541 #define ADC_CCR_DMA ((uint32_t)0x0000C000) /*!<DMA[1:0] bits (Direct Memory Access mode for multimode) */
bogdanm 0:9b334a45a8ff 1542 #define ADC_CCR_DMA_0 ((uint32_t)0x00004000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1543 #define ADC_CCR_DMA_1 ((uint32_t)0x00008000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1544 #define ADC_CCR_ADCPRE ((uint32_t)0x00030000) /*!<ADCPRE[1:0] bits (ADC prescaler) */
bogdanm 0:9b334a45a8ff 1545 #define ADC_CCR_ADCPRE_0 ((uint32_t)0x00010000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1546 #define ADC_CCR_ADCPRE_1 ((uint32_t)0x00020000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1547 #define ADC_CCR_VBATE ((uint32_t)0x00400000) /*!<VBAT Enable */
bogdanm 0:9b334a45a8ff 1548 #define ADC_CCR_TSVREFE ((uint32_t)0x00800000) /*!<Temperature Sensor and VREFINT Enable */
bogdanm 0:9b334a45a8ff 1549
bogdanm 0:9b334a45a8ff 1550 /******************* Bit definition for ADC_CDR register ********************/
bogdanm 0:9b334a45a8ff 1551 #define ADC_CDR_DATA1 ((uint32_t)0x0000FFFF) /*!<1st data of a pair of regular conversions */
bogdanm 0:9b334a45a8ff 1552 #define ADC_CDR_DATA2 ((uint32_t)0xFFFF0000) /*!<2nd data of a pair of regular conversions */
bogdanm 0:9b334a45a8ff 1553
bogdanm 0:9b334a45a8ff 1554 /******************************************************************************/
bogdanm 0:9b334a45a8ff 1555 /* */
bogdanm 0:9b334a45a8ff 1556 /* Controller Area Network */
bogdanm 0:9b334a45a8ff 1557 /* */
bogdanm 0:9b334a45a8ff 1558 /******************************************************************************/
bogdanm 0:9b334a45a8ff 1559 /*!<CAN control and status registers */
bogdanm 0:9b334a45a8ff 1560 /******************* Bit definition for CAN_MCR register ********************/
bogdanm 0:9b334a45a8ff 1561 #define CAN_MCR_INRQ ((uint32_t)0x00000001) /*!<Initialization Request */
bogdanm 0:9b334a45a8ff 1562 #define CAN_MCR_SLEEP ((uint32_t)0x00000002) /*!<Sleep Mode Request */
bogdanm 0:9b334a45a8ff 1563 #define CAN_MCR_TXFP ((uint32_t)0x00000004) /*!<Transmit FIFO Priority */
bogdanm 0:9b334a45a8ff 1564 #define CAN_MCR_RFLM ((uint32_t)0x00000008) /*!<Receive FIFO Locked Mode */
bogdanm 0:9b334a45a8ff 1565 #define CAN_MCR_NART ((uint32_t)0x00000010) /*!<No Automatic Retransmission */
bogdanm 0:9b334a45a8ff 1566 #define CAN_MCR_AWUM ((uint32_t)0x00000020) /*!<Automatic Wakeup Mode */
bogdanm 0:9b334a45a8ff 1567 #define CAN_MCR_ABOM ((uint32_t)0x00000040) /*!<Automatic Bus-Off Management */
bogdanm 0:9b334a45a8ff 1568 #define CAN_MCR_TTCM ((uint32_t)0x00000080) /*!<Time Triggered Communication Mode */
bogdanm 0:9b334a45a8ff 1569 #define CAN_MCR_RESET ((uint32_t)0x00008000) /*!<bxCAN software master reset */
bogdanm 0:9b334a45a8ff 1570 #define CAN_MCR_DBF ((uint32_t)0x00010000) /*!<bxCAN Debug freeze */
bogdanm 0:9b334a45a8ff 1571 /******************* Bit definition for CAN_MSR register ********************/
bogdanm 0:9b334a45a8ff 1572 #define CAN_MSR_INAK ((uint32_t)0x0001) /*!<Initialization Acknowledge */
bogdanm 0:9b334a45a8ff 1573 #define CAN_MSR_SLAK ((uint32_t)0x0002) /*!<Sleep Acknowledge */
bogdanm 0:9b334a45a8ff 1574 #define CAN_MSR_ERRI ((uint32_t)0x0004) /*!<Error Interrupt */
bogdanm 0:9b334a45a8ff 1575 #define CAN_MSR_WKUI ((uint32_t)0x0008) /*!<Wakeup Interrupt */
bogdanm 0:9b334a45a8ff 1576 #define CAN_MSR_SLAKI ((uint32_t)0x0010) /*!<Sleep Acknowledge Interrupt */
bogdanm 0:9b334a45a8ff 1577 #define CAN_MSR_TXM ((uint32_t)0x0100) /*!<Transmit Mode */
bogdanm 0:9b334a45a8ff 1578 #define CAN_MSR_RXM ((uint32_t)0x0200) /*!<Receive Mode */
bogdanm 0:9b334a45a8ff 1579 #define CAN_MSR_SAMP ((uint32_t)0x0400) /*!<Last Sample Point */
bogdanm 0:9b334a45a8ff 1580 #define CAN_MSR_RX ((uint32_t)0x0800) /*!<CAN Rx Signal */
bogdanm 0:9b334a45a8ff 1581
bogdanm 0:9b334a45a8ff 1582 /******************* Bit definition for CAN_TSR register ********************/
bogdanm 0:9b334a45a8ff 1583 #define CAN_TSR_RQCP0 ((uint32_t)0x00000001) /*!<Request Completed Mailbox0 */
bogdanm 0:9b334a45a8ff 1584 #define CAN_TSR_TXOK0 ((uint32_t)0x00000002) /*!<Transmission OK of Mailbox0 */
bogdanm 0:9b334a45a8ff 1585 #define CAN_TSR_ALST0 ((uint32_t)0x00000004) /*!<Arbitration Lost for Mailbox0 */
bogdanm 0:9b334a45a8ff 1586 #define CAN_TSR_TERR0 ((uint32_t)0x00000008) /*!<Transmission Error of Mailbox0 */
bogdanm 0:9b334a45a8ff 1587 #define CAN_TSR_ABRQ0 ((uint32_t)0x00000080) /*!<Abort Request for Mailbox0 */
bogdanm 0:9b334a45a8ff 1588 #define CAN_TSR_RQCP1 ((uint32_t)0x00000100) /*!<Request Completed Mailbox1 */
bogdanm 0:9b334a45a8ff 1589 #define CAN_TSR_TXOK1 ((uint32_t)0x00000200) /*!<Transmission OK of Mailbox1 */
bogdanm 0:9b334a45a8ff 1590 #define CAN_TSR_ALST1 ((uint32_t)0x00000400) /*!<Arbitration Lost for Mailbox1 */
bogdanm 0:9b334a45a8ff 1591 #define CAN_TSR_TERR1 ((uint32_t)0x00000800) /*!<Transmission Error of Mailbox1 */
bogdanm 0:9b334a45a8ff 1592 #define CAN_TSR_ABRQ1 ((uint32_t)0x00008000) /*!<Abort Request for Mailbox 1 */
bogdanm 0:9b334a45a8ff 1593 #define CAN_TSR_RQCP2 ((uint32_t)0x00010000) /*!<Request Completed Mailbox2 */
bogdanm 0:9b334a45a8ff 1594 #define CAN_TSR_TXOK2 ((uint32_t)0x00020000) /*!<Transmission OK of Mailbox 2 */
bogdanm 0:9b334a45a8ff 1595 #define CAN_TSR_ALST2 ((uint32_t)0x00040000) /*!<Arbitration Lost for mailbox 2 */
bogdanm 0:9b334a45a8ff 1596 #define CAN_TSR_TERR2 ((uint32_t)0x00080000) /*!<Transmission Error of Mailbox 2 */
bogdanm 0:9b334a45a8ff 1597 #define CAN_TSR_ABRQ2 ((uint32_t)0x00800000) /*!<Abort Request for Mailbox 2 */
bogdanm 0:9b334a45a8ff 1598 #define CAN_TSR_CODE ((uint32_t)0x03000000) /*!<Mailbox Code */
bogdanm 0:9b334a45a8ff 1599
bogdanm 0:9b334a45a8ff 1600 #define CAN_TSR_TME ((uint32_t)0x1C000000) /*!<TME[2:0] bits */
bogdanm 0:9b334a45a8ff 1601 #define CAN_TSR_TME0 ((uint32_t)0x04000000) /*!<Transmit Mailbox 0 Empty */
bogdanm 0:9b334a45a8ff 1602 #define CAN_TSR_TME1 ((uint32_t)0x08000000) /*!<Transmit Mailbox 1 Empty */
bogdanm 0:9b334a45a8ff 1603 #define CAN_TSR_TME2 ((uint32_t)0x10000000) /*!<Transmit Mailbox 2 Empty */
bogdanm 0:9b334a45a8ff 1604
bogdanm 0:9b334a45a8ff 1605 #define CAN_TSR_LOW ((uint32_t)0xE0000000) /*!<LOW[2:0] bits */
bogdanm 0:9b334a45a8ff 1606 #define CAN_TSR_LOW0 ((uint32_t)0x20000000) /*!<Lowest Priority Flag for Mailbox 0 */
bogdanm 0:9b334a45a8ff 1607 #define CAN_TSR_LOW1 ((uint32_t)0x40000000) /*!<Lowest Priority Flag for Mailbox 1 */
bogdanm 0:9b334a45a8ff 1608 #define CAN_TSR_LOW2 ((uint32_t)0x80000000) /*!<Lowest Priority Flag for Mailbox 2 */
bogdanm 0:9b334a45a8ff 1609
bogdanm 0:9b334a45a8ff 1610 /******************* Bit definition for CAN_RF0R register *******************/
bogdanm 0:9b334a45a8ff 1611 #define CAN_RF0R_FMP0 ((uint32_t)0x03) /*!<FIFO 0 Message Pending */
bogdanm 0:9b334a45a8ff 1612 #define CAN_RF0R_FULL0 ((uint32_t)0x08) /*!<FIFO 0 Full */
bogdanm 0:9b334a45a8ff 1613 #define CAN_RF0R_FOVR0 ((uint32_t)0x10) /*!<FIFO 0 Overrun */
bogdanm 0:9b334a45a8ff 1614 #define CAN_RF0R_RFOM0 ((uint32_t)0x20) /*!<Release FIFO 0 Output Mailbox */
bogdanm 0:9b334a45a8ff 1615
bogdanm 0:9b334a45a8ff 1616 /******************* Bit definition for CAN_RF1R register *******************/
bogdanm 0:9b334a45a8ff 1617 #define CAN_RF1R_FMP1 ((uint32_t)0x03) /*!<FIFO 1 Message Pending */
bogdanm 0:9b334a45a8ff 1618 #define CAN_RF1R_FULL1 ((uint32_t)0x08) /*!<FIFO 1 Full */
bogdanm 0:9b334a45a8ff 1619 #define CAN_RF1R_FOVR1 ((uint32_t)0x10) /*!<FIFO 1 Overrun */
bogdanm 0:9b334a45a8ff 1620 #define CAN_RF1R_RFOM1 ((uint32_t)0x20) /*!<Release FIFO 1 Output Mailbox */
bogdanm 0:9b334a45a8ff 1621
bogdanm 0:9b334a45a8ff 1622 /******************** Bit definition for CAN_IER register *******************/
bogdanm 0:9b334a45a8ff 1623 #define CAN_IER_TMEIE ((uint32_t)0x00000001) /*!<Transmit Mailbox Empty Interrupt Enable */
bogdanm 0:9b334a45a8ff 1624 #define CAN_IER_FMPIE0 ((uint32_t)0x00000002) /*!<FIFO Message Pending Interrupt Enable */
bogdanm 0:9b334a45a8ff 1625 #define CAN_IER_FFIE0 ((uint32_t)0x00000004) /*!<FIFO Full Interrupt Enable */
bogdanm 0:9b334a45a8ff 1626 #define CAN_IER_FOVIE0 ((uint32_t)0x00000008) /*!<FIFO Overrun Interrupt Enable */
bogdanm 0:9b334a45a8ff 1627 #define CAN_IER_FMPIE1 ((uint32_t)0x00000010) /*!<FIFO Message Pending Interrupt Enable */
bogdanm 0:9b334a45a8ff 1628 #define CAN_IER_FFIE1 ((uint32_t)0x00000020) /*!<FIFO Full Interrupt Enable */
bogdanm 0:9b334a45a8ff 1629 #define CAN_IER_FOVIE1 ((uint32_t)0x00000040) /*!<FIFO Overrun Interrupt Enable */
bogdanm 0:9b334a45a8ff 1630 #define CAN_IER_EWGIE ((uint32_t)0x00000100) /*!<Error Warning Interrupt Enable */
bogdanm 0:9b334a45a8ff 1631 #define CAN_IER_EPVIE ((uint32_t)0x00000200) /*!<Error Passive Interrupt Enable */
bogdanm 0:9b334a45a8ff 1632 #define CAN_IER_BOFIE ((uint32_t)0x00000400) /*!<Bus-Off Interrupt Enable */
bogdanm 0:9b334a45a8ff 1633 #define CAN_IER_LECIE ((uint32_t)0x00000800) /*!<Last Error Code Interrupt Enable */
bogdanm 0:9b334a45a8ff 1634 #define CAN_IER_ERRIE ((uint32_t)0x00008000) /*!<Error Interrupt Enable */
bogdanm 0:9b334a45a8ff 1635 #define CAN_IER_WKUIE ((uint32_t)0x00010000) /*!<Wakeup Interrupt Enable */
bogdanm 0:9b334a45a8ff 1636 #define CAN_IER_SLKIE ((uint32_t)0x00020000) /*!<Sleep Interrupt Enable */
bogdanm 0:9b334a45a8ff 1637 #define CAN_IER_EWGIE ((uint32_t)0x00000100) /*!<Error warning interrupt enable */
bogdanm 0:9b334a45a8ff 1638 #define CAN_IER_EPVIE ((uint32_t)0x00000200) /*!<Error passive interrupt enable */
bogdanm 0:9b334a45a8ff 1639 #define CAN_IER_BOFIE ((uint32_t)0x00000400) /*!<Bus-off interrupt enable */
bogdanm 0:9b334a45a8ff 1640 #define CAN_IER_LECIE ((uint32_t)0x00000800) /*!<Last error code interrupt enable */
bogdanm 0:9b334a45a8ff 1641 #define CAN_IER_ERRIE ((uint32_t)0x00008000) /*!<Error interrupt enable */
bogdanm 0:9b334a45a8ff 1642
bogdanm 0:9b334a45a8ff 1643
bogdanm 0:9b334a45a8ff 1644 /******************** Bit definition for CAN_ESR register *******************/
bogdanm 0:9b334a45a8ff 1645 #define CAN_ESR_EWGF ((uint32_t)0x00000001) /*!<Error Warning Flag */
bogdanm 0:9b334a45a8ff 1646 #define CAN_ESR_EPVF ((uint32_t)0x00000002) /*!<Error Passive Flag */
bogdanm 0:9b334a45a8ff 1647 #define CAN_ESR_BOFF ((uint32_t)0x00000004) /*!<Bus-Off Flag */
bogdanm 0:9b334a45a8ff 1648
bogdanm 0:9b334a45a8ff 1649 #define CAN_ESR_LEC ((uint32_t)0x00000070) /*!<LEC[2:0] bits (Last Error Code) */
bogdanm 0:9b334a45a8ff 1650 #define CAN_ESR_LEC_0 ((uint32_t)0x00000010) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1651 #define CAN_ESR_LEC_1 ((uint32_t)0x00000020) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1652 #define CAN_ESR_LEC_2 ((uint32_t)0x00000040) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1653
bogdanm 0:9b334a45a8ff 1654 #define CAN_ESR_TEC ((uint32_t)0x00FF0000) /*!<Least significant byte of the 9-bit Transmit Error Counter */
bogdanm 0:9b334a45a8ff 1655 #define CAN_ESR_REC ((uint32_t)0xFF000000) /*!<Receive Error Counter */
bogdanm 0:9b334a45a8ff 1656
bogdanm 0:9b334a45a8ff 1657 /******************* Bit definition for CAN_BTR register ********************/
bogdanm 0:9b334a45a8ff 1658 #define CAN_BTR_BRP ((uint32_t)0x000003FF) /*!<Baud Rate Prescaler */
bogdanm 0:9b334a45a8ff 1659 #define CAN_BTR_TS1 ((uint32_t)0x000F0000) /*!<Time Segment 1 */
bogdanm 0:9b334a45a8ff 1660 #define CAN_BTR_TS1_0 ((uint32_t)0x00010000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1661 #define CAN_BTR_TS1_1 ((uint32_t)0x00020000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1662 #define CAN_BTR_TS1_2 ((uint32_t)0x00040000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1663 #define CAN_BTR_TS1_3 ((uint32_t)0x00080000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 1664 #define CAN_BTR_TS2 ((uint32_t)0x00700000) /*!<Time Segment 2 */
bogdanm 0:9b334a45a8ff 1665 #define CAN_BTR_TS2_0 ((uint32_t)0x00100000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1666 #define CAN_BTR_TS2_1 ((uint32_t)0x00200000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1667 #define CAN_BTR_TS2_2 ((uint32_t)0x00400000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 1668 #define CAN_BTR_SJW ((uint32_t)0x03000000) /*!<Resynchronization Jump Width */
bogdanm 0:9b334a45a8ff 1669 #define CAN_BTR_SJW_0 ((uint32_t)0x01000000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 1670 #define CAN_BTR_SJW_1 ((uint32_t)0x02000000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 1671 #define CAN_BTR_LBKM ((uint32_t)0x40000000) /*!<Loop Back Mode (Debug) */
bogdanm 0:9b334a45a8ff 1672 #define CAN_BTR_SILM ((uint32_t)0x80000000) /*!<Silent Mode */
bogdanm 0:9b334a45a8ff 1673
bogdanm 0:9b334a45a8ff 1674
bogdanm 0:9b334a45a8ff 1675 /*!<Mailbox registers */
bogdanm 0:9b334a45a8ff 1676 /****************** Bit definition for CAN_TI0R register ********************/
bogdanm 0:9b334a45a8ff 1677 #define CAN_TI0R_TXRQ ((uint32_t)0x00000001) /*!<Transmit Mailbox Request */
bogdanm 0:9b334a45a8ff 1678 #define CAN_TI0R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */
bogdanm 0:9b334a45a8ff 1679 #define CAN_TI0R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */
bogdanm 0:9b334a45a8ff 1680 #define CAN_TI0R_EXID ((uint32_t)0x001FFFF8) /*!<Extended Identifier */
bogdanm 0:9b334a45a8ff 1681 #define CAN_TI0R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */
bogdanm 0:9b334a45a8ff 1682
bogdanm 0:9b334a45a8ff 1683 /****************** Bit definition for CAN_TDT0R register *******************/
bogdanm 0:9b334a45a8ff 1684 #define CAN_TDT0R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */
bogdanm 0:9b334a45a8ff 1685 #define CAN_TDT0R_TGT ((uint32_t)0x00000100) /*!<Transmit Global Time */
bogdanm 0:9b334a45a8ff 1686 #define CAN_TDT0R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */
bogdanm 0:9b334a45a8ff 1687
bogdanm 0:9b334a45a8ff 1688 /****************** Bit definition for CAN_TDL0R register *******************/
bogdanm 0:9b334a45a8ff 1689 #define CAN_TDL0R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */
bogdanm 0:9b334a45a8ff 1690 #define CAN_TDL0R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */
bogdanm 0:9b334a45a8ff 1691 #define CAN_TDL0R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */
bogdanm 0:9b334a45a8ff 1692 #define CAN_TDL0R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */
bogdanm 0:9b334a45a8ff 1693
bogdanm 0:9b334a45a8ff 1694 /****************** Bit definition for CAN_TDH0R register *******************/
bogdanm 0:9b334a45a8ff 1695 #define CAN_TDH0R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */
bogdanm 0:9b334a45a8ff 1696 #define CAN_TDH0R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */
bogdanm 0:9b334a45a8ff 1697 #define CAN_TDH0R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */
bogdanm 0:9b334a45a8ff 1698 #define CAN_TDH0R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */
bogdanm 0:9b334a45a8ff 1699
bogdanm 0:9b334a45a8ff 1700 /******************* Bit definition for CAN_TI1R register *******************/
bogdanm 0:9b334a45a8ff 1701 #define CAN_TI1R_TXRQ ((uint32_t)0x00000001) /*!<Transmit Mailbox Request */
bogdanm 0:9b334a45a8ff 1702 #define CAN_TI1R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */
bogdanm 0:9b334a45a8ff 1703 #define CAN_TI1R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */
bogdanm 0:9b334a45a8ff 1704 #define CAN_TI1R_EXID ((uint32_t)0x001FFFF8) /*!<Extended Identifier */
bogdanm 0:9b334a45a8ff 1705 #define CAN_TI1R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */
bogdanm 0:9b334a45a8ff 1706
bogdanm 0:9b334a45a8ff 1707 /******************* Bit definition for CAN_TDT1R register ******************/
bogdanm 0:9b334a45a8ff 1708 #define CAN_TDT1R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */
bogdanm 0:9b334a45a8ff 1709 #define CAN_TDT1R_TGT ((uint32_t)0x00000100) /*!<Transmit Global Time */
bogdanm 0:9b334a45a8ff 1710 #define CAN_TDT1R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */
bogdanm 0:9b334a45a8ff 1711
bogdanm 0:9b334a45a8ff 1712 /******************* Bit definition for CAN_TDL1R register ******************/
bogdanm 0:9b334a45a8ff 1713 #define CAN_TDL1R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */
bogdanm 0:9b334a45a8ff 1714 #define CAN_TDL1R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */
bogdanm 0:9b334a45a8ff 1715 #define CAN_TDL1R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */
bogdanm 0:9b334a45a8ff 1716 #define CAN_TDL1R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */
bogdanm 0:9b334a45a8ff 1717
bogdanm 0:9b334a45a8ff 1718 /******************* Bit definition for CAN_TDH1R register ******************/
bogdanm 0:9b334a45a8ff 1719 #define CAN_TDH1R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */
bogdanm 0:9b334a45a8ff 1720 #define CAN_TDH1R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */
bogdanm 0:9b334a45a8ff 1721 #define CAN_TDH1R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */
bogdanm 0:9b334a45a8ff 1722 #define CAN_TDH1R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */
bogdanm 0:9b334a45a8ff 1723
bogdanm 0:9b334a45a8ff 1724 /******************* Bit definition for CAN_TI2R register *******************/
bogdanm 0:9b334a45a8ff 1725 #define CAN_TI2R_TXRQ ((uint32_t)0x00000001) /*!<Transmit Mailbox Request */
bogdanm 0:9b334a45a8ff 1726 #define CAN_TI2R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */
bogdanm 0:9b334a45a8ff 1727 #define CAN_TI2R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */
bogdanm 0:9b334a45a8ff 1728 #define CAN_TI2R_EXID ((uint32_t)0x001FFFF8) /*!<Extended identifier */
bogdanm 0:9b334a45a8ff 1729 #define CAN_TI2R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */
bogdanm 0:9b334a45a8ff 1730
bogdanm 0:9b334a45a8ff 1731 /******************* Bit definition for CAN_TDT2R register ******************/
bogdanm 0:9b334a45a8ff 1732 #define CAN_TDT2R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */
bogdanm 0:9b334a45a8ff 1733 #define CAN_TDT2R_TGT ((uint32_t)0x00000100) /*!<Transmit Global Time */
bogdanm 0:9b334a45a8ff 1734 #define CAN_TDT2R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */
bogdanm 0:9b334a45a8ff 1735
bogdanm 0:9b334a45a8ff 1736 /******************* Bit definition for CAN_TDL2R register ******************/
bogdanm 0:9b334a45a8ff 1737 #define CAN_TDL2R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */
bogdanm 0:9b334a45a8ff 1738 #define CAN_TDL2R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */
bogdanm 0:9b334a45a8ff 1739 #define CAN_TDL2R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */
bogdanm 0:9b334a45a8ff 1740 #define CAN_TDL2R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */
bogdanm 0:9b334a45a8ff 1741
bogdanm 0:9b334a45a8ff 1742 /******************* Bit definition for CAN_TDH2R register ******************/
bogdanm 0:9b334a45a8ff 1743 #define CAN_TDH2R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */
bogdanm 0:9b334a45a8ff 1744 #define CAN_TDH2R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */
bogdanm 0:9b334a45a8ff 1745 #define CAN_TDH2R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */
bogdanm 0:9b334a45a8ff 1746 #define CAN_TDH2R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */
bogdanm 0:9b334a45a8ff 1747
bogdanm 0:9b334a45a8ff 1748 /******************* Bit definition for CAN_RI0R register *******************/
bogdanm 0:9b334a45a8ff 1749 #define CAN_RI0R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */
bogdanm 0:9b334a45a8ff 1750 #define CAN_RI0R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */
bogdanm 0:9b334a45a8ff 1751 #define CAN_RI0R_EXID ((uint32_t)0x001FFFF8) /*!<Extended Identifier */
bogdanm 0:9b334a45a8ff 1752 #define CAN_RI0R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */
bogdanm 0:9b334a45a8ff 1753
bogdanm 0:9b334a45a8ff 1754 /******************* Bit definition for CAN_RDT0R register ******************/
bogdanm 0:9b334a45a8ff 1755 #define CAN_RDT0R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */
bogdanm 0:9b334a45a8ff 1756 #define CAN_RDT0R_FMI ((uint32_t)0x0000FF00) /*!<Filter Match Index */
bogdanm 0:9b334a45a8ff 1757 #define CAN_RDT0R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */
bogdanm 0:9b334a45a8ff 1758
bogdanm 0:9b334a45a8ff 1759 /******************* Bit definition for CAN_RDL0R register ******************/
bogdanm 0:9b334a45a8ff 1760 #define CAN_RDL0R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */
bogdanm 0:9b334a45a8ff 1761 #define CAN_RDL0R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */
bogdanm 0:9b334a45a8ff 1762 #define CAN_RDL0R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */
bogdanm 0:9b334a45a8ff 1763 #define CAN_RDL0R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */
bogdanm 0:9b334a45a8ff 1764
bogdanm 0:9b334a45a8ff 1765 /******************* Bit definition for CAN_RDH0R register ******************/
bogdanm 0:9b334a45a8ff 1766 #define CAN_RDH0R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */
bogdanm 0:9b334a45a8ff 1767 #define CAN_RDH0R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */
bogdanm 0:9b334a45a8ff 1768 #define CAN_RDH0R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */
bogdanm 0:9b334a45a8ff 1769 #define CAN_RDH0R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */
bogdanm 0:9b334a45a8ff 1770
bogdanm 0:9b334a45a8ff 1771 /******************* Bit definition for CAN_RI1R register *******************/
bogdanm 0:9b334a45a8ff 1772 #define CAN_RI1R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */
bogdanm 0:9b334a45a8ff 1773 #define CAN_RI1R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */
bogdanm 0:9b334a45a8ff 1774 #define CAN_RI1R_EXID ((uint32_t)0x001FFFF8) /*!<Extended identifier */
bogdanm 0:9b334a45a8ff 1775 #define CAN_RI1R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */
bogdanm 0:9b334a45a8ff 1776
bogdanm 0:9b334a45a8ff 1777 /******************* Bit definition for CAN_RDT1R register ******************/
bogdanm 0:9b334a45a8ff 1778 #define CAN_RDT1R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */
bogdanm 0:9b334a45a8ff 1779 #define CAN_RDT1R_FMI ((uint32_t)0x0000FF00) /*!<Filter Match Index */
bogdanm 0:9b334a45a8ff 1780 #define CAN_RDT1R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */
bogdanm 0:9b334a45a8ff 1781
bogdanm 0:9b334a45a8ff 1782 /******************* Bit definition for CAN_RDL1R register ******************/
bogdanm 0:9b334a45a8ff 1783 #define CAN_RDL1R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */
bogdanm 0:9b334a45a8ff 1784 #define CAN_RDL1R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */
bogdanm 0:9b334a45a8ff 1785 #define CAN_RDL1R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */
bogdanm 0:9b334a45a8ff 1786 #define CAN_RDL1R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */
bogdanm 0:9b334a45a8ff 1787
bogdanm 0:9b334a45a8ff 1788 /******************* Bit definition for CAN_RDH1R register ******************/
bogdanm 0:9b334a45a8ff 1789 #define CAN_RDH1R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */
bogdanm 0:9b334a45a8ff 1790 #define CAN_RDH1R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */
bogdanm 0:9b334a45a8ff 1791 #define CAN_RDH1R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */
bogdanm 0:9b334a45a8ff 1792 #define CAN_RDH1R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */
bogdanm 0:9b334a45a8ff 1793
bogdanm 0:9b334a45a8ff 1794 /*!<CAN filter registers */
bogdanm 0:9b334a45a8ff 1795 /******************* Bit definition for CAN_FMR register ********************/
bogdanm 0:9b334a45a8ff 1796 #define CAN_FMR_FINIT ((uint32_t)0x01) /*!<Filter Init Mode */
bogdanm 0:9b334a45a8ff 1797 #define CAN_FMR_CAN2SB ((uint32_t)0x00003F00) /*!<CAN2 start bank */
bogdanm 0:9b334a45a8ff 1798
bogdanm 0:9b334a45a8ff 1799 /******************* Bit definition for CAN_FM1R register *******************/
bogdanm 0:9b334a45a8ff 1800 #define CAN_FM1R_FBM ((uint32_t)0x0FFFFFFF) /*!<Filter Mode */
bogdanm 0:9b334a45a8ff 1801 #define CAN_FM1R_FBM0 ((uint32_t)0x00000001) /*!<Filter Init Mode bit 0 */
bogdanm 0:9b334a45a8ff 1802 #define CAN_FM1R_FBM1 ((uint32_t)0x00000002) /*!<Filter Init Mode bit 1 */
bogdanm 0:9b334a45a8ff 1803 #define CAN_FM1R_FBM2 ((uint32_t)0x00000004) /*!<Filter Init Mode bit 2 */
bogdanm 0:9b334a45a8ff 1804 #define CAN_FM1R_FBM3 ((uint32_t)0x00000008) /*!<Filter Init Mode bit 3 */
bogdanm 0:9b334a45a8ff 1805 #define CAN_FM1R_FBM4 ((uint32_t)0x00000010) /*!<Filter Init Mode bit 4 */
bogdanm 0:9b334a45a8ff 1806 #define CAN_FM1R_FBM5 ((uint32_t)0x00000020) /*!<Filter Init Mode bit 5 */
bogdanm 0:9b334a45a8ff 1807 #define CAN_FM1R_FBM6 ((uint32_t)0x00000040) /*!<Filter Init Mode bit 6 */
bogdanm 0:9b334a45a8ff 1808 #define CAN_FM1R_FBM7 ((uint32_t)0x00000080) /*!<Filter Init Mode bit 7 */
bogdanm 0:9b334a45a8ff 1809 #define CAN_FM1R_FBM8 ((uint32_t)0x00000100) /*!<Filter Init Mode bit 8 */
bogdanm 0:9b334a45a8ff 1810 #define CAN_FM1R_FBM9 ((uint32_t)0x00000200) /*!<Filter Init Mode bit 9 */
bogdanm 0:9b334a45a8ff 1811 #define CAN_FM1R_FBM10 ((uint32_t)0x00000400) /*!<Filter Init Mode bit 10 */
bogdanm 0:9b334a45a8ff 1812 #define CAN_FM1R_FBM11 ((uint32_t)0x00000800) /*!<Filter Init Mode bit 11 */
bogdanm 0:9b334a45a8ff 1813 #define CAN_FM1R_FBM12 ((uint32_t)0x00001000) /*!<Filter Init Mode bit 12 */
bogdanm 0:9b334a45a8ff 1814 #define CAN_FM1R_FBM13 ((uint32_t)0x00002000) /*!<Filter Init Mode bit 13 */
bogdanm 0:9b334a45a8ff 1815 #define CAN_FM1R_FBM14 ((uint32_t)0x00004000) /*!<Filter Init Mode bit 14 */
bogdanm 0:9b334a45a8ff 1816 #define CAN_FM1R_FBM15 ((uint32_t)0x00008000) /*!<Filter Init Mode bit 15 */
bogdanm 0:9b334a45a8ff 1817 #define CAN_FM1R_FBM16 ((uint32_t)0x00010000) /*!<Filter Init Mode bit 16 */
bogdanm 0:9b334a45a8ff 1818 #define CAN_FM1R_FBM17 ((uint32_t)0x00020000) /*!<Filter Init Mode bit 17 */
bogdanm 0:9b334a45a8ff 1819 #define CAN_FM1R_FBM18 ((uint32_t)0x00040000) /*!<Filter Init Mode bit 18 */
bogdanm 0:9b334a45a8ff 1820 #define CAN_FM1R_FBM19 ((uint32_t)0x00080000) /*!<Filter Init Mode bit 19 */
bogdanm 0:9b334a45a8ff 1821 #define CAN_FM1R_FBM20 ((uint32_t)0x00100000) /*!<Filter Init Mode bit 20 */
bogdanm 0:9b334a45a8ff 1822 #define CAN_FM1R_FBM21 ((uint32_t)0x00200000) /*!<Filter Init Mode bit 21 */
bogdanm 0:9b334a45a8ff 1823 #define CAN_FM1R_FBM22 ((uint32_t)0x00400000) /*!<Filter Init Mode bit 22 */
bogdanm 0:9b334a45a8ff 1824 #define CAN_FM1R_FBM23 ((uint32_t)0x00800000) /*!<Filter Init Mode bit 23 */
bogdanm 0:9b334a45a8ff 1825 #define CAN_FM1R_FBM24 ((uint32_t)0x01000000) /*!<Filter Init Mode bit 24 */
bogdanm 0:9b334a45a8ff 1826 #define CAN_FM1R_FBM25 ((uint32_t)0x02000000) /*!<Filter Init Mode bit 25 */
bogdanm 0:9b334a45a8ff 1827 #define CAN_FM1R_FBM26 ((uint32_t)0x04000000) /*!<Filter Init Mode bit 26 */
bogdanm 0:9b334a45a8ff 1828 #define CAN_FM1R_FBM27 ((uint32_t)0x08000000) /*!<Filter Init Mode bit 27 */
bogdanm 0:9b334a45a8ff 1829
bogdanm 0:9b334a45a8ff 1830 /******************* Bit definition for CAN_FS1R register *******************/
bogdanm 0:9b334a45a8ff 1831 #define CAN_FS1R_FSC ((uint32_t)0x0FFFFFFF) /*!<Filter Scale Configuration */
bogdanm 0:9b334a45a8ff 1832 #define CAN_FS1R_FSC0 ((uint32_t)0x00000001) /*!<Filter Scale Configuration bit 0 */
bogdanm 0:9b334a45a8ff 1833 #define CAN_FS1R_FSC1 ((uint32_t)0x00000002) /*!<Filter Scale Configuration bit 1 */
bogdanm 0:9b334a45a8ff 1834 #define CAN_FS1R_FSC2 ((uint32_t)0x00000004) /*!<Filter Scale Configuration bit 2 */
bogdanm 0:9b334a45a8ff 1835 #define CAN_FS1R_FSC3 ((uint32_t)0x00000008) /*!<Filter Scale Configuration bit 3 */
bogdanm 0:9b334a45a8ff 1836 #define CAN_FS1R_FSC4 ((uint32_t)0x00000010) /*!<Filter Scale Configuration bit 4 */
bogdanm 0:9b334a45a8ff 1837 #define CAN_FS1R_FSC5 ((uint32_t)0x00000020) /*!<Filter Scale Configuration bit 5 */
bogdanm 0:9b334a45a8ff 1838 #define CAN_FS1R_FSC6 ((uint32_t)0x00000040) /*!<Filter Scale Configuration bit 6 */
bogdanm 0:9b334a45a8ff 1839 #define CAN_FS1R_FSC7 ((uint32_t)0x00000080) /*!<Filter Scale Configuration bit 7 */
bogdanm 0:9b334a45a8ff 1840 #define CAN_FS1R_FSC8 ((uint32_t)0x00000100) /*!<Filter Scale Configuration bit 8 */
bogdanm 0:9b334a45a8ff 1841 #define CAN_FS1R_FSC9 ((uint32_t)0x00000200) /*!<Filter Scale Configuration bit 9 */
bogdanm 0:9b334a45a8ff 1842 #define CAN_FS1R_FSC10 ((uint32_t)0x00000400) /*!<Filter Scale Configuration bit 10 */
bogdanm 0:9b334a45a8ff 1843 #define CAN_FS1R_FSC11 ((uint32_t)0x00000800) /*!<Filter Scale Configuration bit 11 */
bogdanm 0:9b334a45a8ff 1844 #define CAN_FS1R_FSC12 ((uint32_t)0x00001000) /*!<Filter Scale Configuration bit 12 */
bogdanm 0:9b334a45a8ff 1845 #define CAN_FS1R_FSC13 ((uint32_t)0x00002000) /*!<Filter Scale Configuration bit 13 */
bogdanm 0:9b334a45a8ff 1846 #define CAN_FS1R_FSC14 ((uint32_t)0x00004000) /*!<Filter Scale Configuration bit 14 */
bogdanm 0:9b334a45a8ff 1847 #define CAN_FS1R_FSC15 ((uint32_t)0x00008000) /*!<Filter Scale Configuration bit 15 */
bogdanm 0:9b334a45a8ff 1848 #define CAN_FS1R_FSC16 ((uint32_t)0x00010000) /*!<Filter Scale Configuration bit 16 */
bogdanm 0:9b334a45a8ff 1849 #define CAN_FS1R_FSC17 ((uint32_t)0x00020000) /*!<Filter Scale Configuration bit 17 */
bogdanm 0:9b334a45a8ff 1850 #define CAN_FS1R_FSC18 ((uint32_t)0x00040000) /*!<Filter Scale Configuration bit 18 */
bogdanm 0:9b334a45a8ff 1851 #define CAN_FS1R_FSC19 ((uint32_t)0x00080000) /*!<Filter Scale Configuration bit 19 */
bogdanm 0:9b334a45a8ff 1852 #define CAN_FS1R_FSC20 ((uint32_t)0x00100000) /*!<Filter Scale Configuration bit 20 */
bogdanm 0:9b334a45a8ff 1853 #define CAN_FS1R_FSC21 ((uint32_t)0x00200000) /*!<Filter Scale Configuration bit 21 */
bogdanm 0:9b334a45a8ff 1854 #define CAN_FS1R_FSC22 ((uint32_t)0x00400000) /*!<Filter Scale Configuration bit 22 */
bogdanm 0:9b334a45a8ff 1855 #define CAN_FS1R_FSC23 ((uint32_t)0x00800000) /*!<Filter Scale Configuration bit 23 */
bogdanm 0:9b334a45a8ff 1856 #define CAN_FS1R_FSC24 ((uint32_t)0x01000000) /*!<Filter Scale Configuration bit 24 */
bogdanm 0:9b334a45a8ff 1857 #define CAN_FS1R_FSC25 ((uint32_t)0x02000000) /*!<Filter Scale Configuration bit 25 */
bogdanm 0:9b334a45a8ff 1858 #define CAN_FS1R_FSC26 ((uint32_t)0x04000000) /*!<Filter Scale Configuration bit 26 */
bogdanm 0:9b334a45a8ff 1859 #define CAN_FS1R_FSC27 ((uint32_t)0x08000000) /*!<Filter Scale Configuration bit 27 */
bogdanm 0:9b334a45a8ff 1860
bogdanm 0:9b334a45a8ff 1861 /****************** Bit definition for CAN_FFA1R register *******************/
bogdanm 0:9b334a45a8ff 1862 #define CAN_FFA1R_FFA ((uint32_t)0x0FFFFFFF) /*!<Filter FIFO Assignment */
bogdanm 0:9b334a45a8ff 1863 #define CAN_FFA1R_FFA0 ((uint32_t)0x00000001) /*!<Filter FIFO Assignment bit 0 */
bogdanm 0:9b334a45a8ff 1864 #define CAN_FFA1R_FFA1 ((uint32_t)0x00000002) /*!<Filter FIFO Assignment bit 1 */
bogdanm 0:9b334a45a8ff 1865 #define CAN_FFA1R_FFA2 ((uint32_t)0x00000004) /*!<Filter FIFO Assignment bit 2 */
bogdanm 0:9b334a45a8ff 1866 #define CAN_FFA1R_FFA3 ((uint32_t)0x00000008) /*!<Filter FIFO Assignment bit 3 */
bogdanm 0:9b334a45a8ff 1867 #define CAN_FFA1R_FFA4 ((uint32_t)0x00000010) /*!<Filter FIFO Assignment bit 4 */
bogdanm 0:9b334a45a8ff 1868 #define CAN_FFA1R_FFA5 ((uint32_t)0x00000020) /*!<Filter FIFO Assignment bit 5 */
bogdanm 0:9b334a45a8ff 1869 #define CAN_FFA1R_FFA6 ((uint32_t)0x00000040) /*!<Filter FIFO Assignment bit 6 */
bogdanm 0:9b334a45a8ff 1870 #define CAN_FFA1R_FFA7 ((uint32_t)0x00000080) /*!<Filter FIFO Assignment bit 7 */
bogdanm 0:9b334a45a8ff 1871 #define CAN_FFA1R_FFA8 ((uint32_t)0x00000100) /*!<Filter FIFO Assignment bit 8 */
bogdanm 0:9b334a45a8ff 1872 #define CAN_FFA1R_FFA9 ((uint32_t)0x00000200) /*!<Filter FIFO Assignment bit 9 */
bogdanm 0:9b334a45a8ff 1873 #define CAN_FFA1R_FFA10 ((uint32_t)0x00000400) /*!<Filter FIFO Assignment bit 10 */
bogdanm 0:9b334a45a8ff 1874 #define CAN_FFA1R_FFA11 ((uint32_t)0x00000800) /*!<Filter FIFO Assignment bit 11 */
bogdanm 0:9b334a45a8ff 1875 #define CAN_FFA1R_FFA12 ((uint32_t)0x00001000) /*!<Filter FIFO Assignment bit 12 */
bogdanm 0:9b334a45a8ff 1876 #define CAN_FFA1R_FFA13 ((uint32_t)0x00002000) /*!<Filter FIFO Assignment bit 13 */
bogdanm 0:9b334a45a8ff 1877 #define CAN_FFA1R_FFA14 ((uint32_t)0x00004000) /*!<Filter FIFO Assignment bit 14 */
bogdanm 0:9b334a45a8ff 1878 #define CAN_FFA1R_FFA15 ((uint32_t)0x00008000) /*!<Filter FIFO Assignment bit 15 */
bogdanm 0:9b334a45a8ff 1879 #define CAN_FFA1R_FFA16 ((uint32_t)0x00010000) /*!<Filter FIFO Assignment bit 16 */
bogdanm 0:9b334a45a8ff 1880 #define CAN_FFA1R_FFA17 ((uint32_t)0x00020000) /*!<Filter FIFO Assignment bit 17 */
bogdanm 0:9b334a45a8ff 1881 #define CAN_FFA1R_FFA18 ((uint32_t)0x00040000) /*!<Filter FIFO Assignment bit 18 */
bogdanm 0:9b334a45a8ff 1882 #define CAN_FFA1R_FFA19 ((uint32_t)0x00080000) /*!<Filter FIFO Assignment bit 19 */
bogdanm 0:9b334a45a8ff 1883 #define CAN_FFA1R_FFA20 ((uint32_t)0x00100000) /*!<Filter FIFO Assignment bit 20 */
bogdanm 0:9b334a45a8ff 1884 #define CAN_FFA1R_FFA21 ((uint32_t)0x00200000) /*!<Filter FIFO Assignment bit 21 */
bogdanm 0:9b334a45a8ff 1885 #define CAN_FFA1R_FFA22 ((uint32_t)0x00400000) /*!<Filter FIFO Assignment bit 22 */
bogdanm 0:9b334a45a8ff 1886 #define CAN_FFA1R_FFA23 ((uint32_t)0x00800000) /*!<Filter FIFO Assignment bit 23 */
bogdanm 0:9b334a45a8ff 1887 #define CAN_FFA1R_FFA24 ((uint32_t)0x01000000) /*!<Filter FIFO Assignment bit 24 */
bogdanm 0:9b334a45a8ff 1888 #define CAN_FFA1R_FFA25 ((uint32_t)0x02000000) /*!<Filter FIFO Assignment bit 25 */
bogdanm 0:9b334a45a8ff 1889 #define CAN_FFA1R_FFA26 ((uint32_t)0x04000000) /*!<Filter FIFO Assignment bit 26 */
bogdanm 0:9b334a45a8ff 1890 #define CAN_FFA1R_FFA27 ((uint32_t)0x08000000) /*!<Filter FIFO Assignment bit 27 */
bogdanm 0:9b334a45a8ff 1891
bogdanm 0:9b334a45a8ff 1892 /******************* Bit definition for CAN_FA1R register *******************/
bogdanm 0:9b334a45a8ff 1893 #define CAN_FA1R_FACT ((uint32_t)0x0FFFFFFF) /*!<Filter Active */
bogdanm 0:9b334a45a8ff 1894 #define CAN_FA1R_FACT0 ((uint32_t)0x00000001) /*!<Filter Active bit 0 */
bogdanm 0:9b334a45a8ff 1895 #define CAN_FA1R_FACT1 ((uint32_t)0x00000002) /*!<Filter Active bit 1 */
bogdanm 0:9b334a45a8ff 1896 #define CAN_FA1R_FACT2 ((uint32_t)0x00000004) /*!<Filter Active bit 2 */
bogdanm 0:9b334a45a8ff 1897 #define CAN_FA1R_FACT3 ((uint32_t)0x00000008) /*!<Filter Active bit 3 */
bogdanm 0:9b334a45a8ff 1898 #define CAN_FA1R_FACT4 ((uint32_t)0x00000010) /*!<Filter Active bit 4 */
bogdanm 0:9b334a45a8ff 1899 #define CAN_FA1R_FACT5 ((uint32_t)0x00000020) /*!<Filter Active bit 5 */
bogdanm 0:9b334a45a8ff 1900 #define CAN_FA1R_FACT6 ((uint32_t)0x00000040) /*!<Filter Active bit 6 */
bogdanm 0:9b334a45a8ff 1901 #define CAN_FA1R_FACT7 ((uint32_t)0x00000080) /*!<Filter Active bit 7 */
bogdanm 0:9b334a45a8ff 1902 #define CAN_FA1R_FACT8 ((uint32_t)0x00000100) /*!<Filter Active bit 8 */
bogdanm 0:9b334a45a8ff 1903 #define CAN_FA1R_FACT9 ((uint32_t)0x00000200) /*!<Filter Active bit 9 */
bogdanm 0:9b334a45a8ff 1904 #define CAN_FA1R_FACT10 ((uint32_t)0x00000400) /*!<Filter Active bit 10 */
bogdanm 0:9b334a45a8ff 1905 #define CAN_FA1R_FACT11 ((uint32_t)0x00000800) /*!<Filter Active bit 11 */
bogdanm 0:9b334a45a8ff 1906 #define CAN_FA1R_FACT12 ((uint32_t)0x00001000) /*!<Filter Active bit 12 */
bogdanm 0:9b334a45a8ff 1907 #define CAN_FA1R_FACT13 ((uint32_t)0x00002000) /*!<Filter Active bit 13 */
bogdanm 0:9b334a45a8ff 1908 #define CAN_FA1R_FACT14 ((uint32_t)0x00004000) /*!<Filter Active bit 14 */
bogdanm 0:9b334a45a8ff 1909 #define CAN_FA1R_FACT15 ((uint32_t)0x00008000) /*!<Filter Active bit 15 */
bogdanm 0:9b334a45a8ff 1910 #define CAN_FA1R_FACT16 ((uint32_t)0x00010000) /*!<Filter Active bit 16 */
bogdanm 0:9b334a45a8ff 1911 #define CAN_FA1R_FACT17 ((uint32_t)0x00020000) /*!<Filter Active bit 17 */
bogdanm 0:9b334a45a8ff 1912 #define CAN_FA1R_FACT18 ((uint32_t)0x00040000) /*!<Filter Active bit 18 */
bogdanm 0:9b334a45a8ff 1913 #define CAN_FA1R_FACT19 ((uint32_t)0x00080000) /*!<Filter Active bit 19 */
bogdanm 0:9b334a45a8ff 1914 #define CAN_FA1R_FACT20 ((uint32_t)0x00100000) /*!<Filter Active bit 20 */
bogdanm 0:9b334a45a8ff 1915 #define CAN_FA1R_FACT21 ((uint32_t)0x00200000) /*!<Filter Active bit 21 */
bogdanm 0:9b334a45a8ff 1916 #define CAN_FA1R_FACT22 ((uint32_t)0x00400000) /*!<Filter Active bit 22 */
bogdanm 0:9b334a45a8ff 1917 #define CAN_FA1R_FACT23 ((uint32_t)0x00800000) /*!<Filter Active bit 23 */
bogdanm 0:9b334a45a8ff 1918 #define CAN_FA1R_FACT24 ((uint32_t)0x01000000) /*!<Filter Active bit 24 */
bogdanm 0:9b334a45a8ff 1919 #define CAN_FA1R_FACT25 ((uint32_t)0x02000000) /*!<Filter Active bit 25 */
bogdanm 0:9b334a45a8ff 1920 #define CAN_FA1R_FACT26 ((uint32_t)0x04000000) /*!<Filter Active bit 26 */
bogdanm 0:9b334a45a8ff 1921 #define CAN_FA1R_FACT27 ((uint32_t)0x08000000) /*!<Filter Active bit 27 */
bogdanm 0:9b334a45a8ff 1922
bogdanm 0:9b334a45a8ff 1923
bogdanm 0:9b334a45a8ff 1924 /******************* Bit definition for CAN_F0R1 register *******************/
bogdanm 0:9b334a45a8ff 1925 #define CAN_F0R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
bogdanm 0:9b334a45a8ff 1926 #define CAN_F0R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
bogdanm 0:9b334a45a8ff 1927 #define CAN_F0R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
bogdanm 0:9b334a45a8ff 1928 #define CAN_F0R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
bogdanm 0:9b334a45a8ff 1929 #define CAN_F0R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
bogdanm 0:9b334a45a8ff 1930 #define CAN_F0R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
bogdanm 0:9b334a45a8ff 1931 #define CAN_F0R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
bogdanm 0:9b334a45a8ff 1932 #define CAN_F0R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
bogdanm 0:9b334a45a8ff 1933 #define CAN_F0R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
bogdanm 0:9b334a45a8ff 1934 #define CAN_F0R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
bogdanm 0:9b334a45a8ff 1935 #define CAN_F0R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
bogdanm 0:9b334a45a8ff 1936 #define CAN_F0R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
bogdanm 0:9b334a45a8ff 1937 #define CAN_F0R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
bogdanm 0:9b334a45a8ff 1938 #define CAN_F0R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
bogdanm 0:9b334a45a8ff 1939 #define CAN_F0R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
bogdanm 0:9b334a45a8ff 1940 #define CAN_F0R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
bogdanm 0:9b334a45a8ff 1941 #define CAN_F0R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
bogdanm 0:9b334a45a8ff 1942 #define CAN_F0R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
bogdanm 0:9b334a45a8ff 1943 #define CAN_F0R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
bogdanm 0:9b334a45a8ff 1944 #define CAN_F0R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
bogdanm 0:9b334a45a8ff 1945 #define CAN_F0R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
bogdanm 0:9b334a45a8ff 1946 #define CAN_F0R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
bogdanm 0:9b334a45a8ff 1947 #define CAN_F0R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
bogdanm 0:9b334a45a8ff 1948 #define CAN_F0R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
bogdanm 0:9b334a45a8ff 1949 #define CAN_F0R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
bogdanm 0:9b334a45a8ff 1950 #define CAN_F0R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
bogdanm 0:9b334a45a8ff 1951 #define CAN_F0R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
bogdanm 0:9b334a45a8ff 1952 #define CAN_F0R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
bogdanm 0:9b334a45a8ff 1953 #define CAN_F0R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
bogdanm 0:9b334a45a8ff 1954 #define CAN_F0R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
bogdanm 0:9b334a45a8ff 1955 #define CAN_F0R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
bogdanm 0:9b334a45a8ff 1956 #define CAN_F0R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
bogdanm 0:9b334a45a8ff 1957
bogdanm 0:9b334a45a8ff 1958 /******************* Bit definition for CAN_F1R1 register *******************/
bogdanm 0:9b334a45a8ff 1959 #define CAN_F1R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
bogdanm 0:9b334a45a8ff 1960 #define CAN_F1R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
bogdanm 0:9b334a45a8ff 1961 #define CAN_F1R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
bogdanm 0:9b334a45a8ff 1962 #define CAN_F1R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
bogdanm 0:9b334a45a8ff 1963 #define CAN_F1R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
bogdanm 0:9b334a45a8ff 1964 #define CAN_F1R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
bogdanm 0:9b334a45a8ff 1965 #define CAN_F1R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
bogdanm 0:9b334a45a8ff 1966 #define CAN_F1R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
bogdanm 0:9b334a45a8ff 1967 #define CAN_F1R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
bogdanm 0:9b334a45a8ff 1968 #define CAN_F1R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
bogdanm 0:9b334a45a8ff 1969 #define CAN_F1R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
bogdanm 0:9b334a45a8ff 1970 #define CAN_F1R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
bogdanm 0:9b334a45a8ff 1971 #define CAN_F1R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
bogdanm 0:9b334a45a8ff 1972 #define CAN_F1R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
bogdanm 0:9b334a45a8ff 1973 #define CAN_F1R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
bogdanm 0:9b334a45a8ff 1974 #define CAN_F1R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
bogdanm 0:9b334a45a8ff 1975 #define CAN_F1R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
bogdanm 0:9b334a45a8ff 1976 #define CAN_F1R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
bogdanm 0:9b334a45a8ff 1977 #define CAN_F1R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
bogdanm 0:9b334a45a8ff 1978 #define CAN_F1R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
bogdanm 0:9b334a45a8ff 1979 #define CAN_F1R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
bogdanm 0:9b334a45a8ff 1980 #define CAN_F1R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
bogdanm 0:9b334a45a8ff 1981 #define CAN_F1R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
bogdanm 0:9b334a45a8ff 1982 #define CAN_F1R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
bogdanm 0:9b334a45a8ff 1983 #define CAN_F1R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
bogdanm 0:9b334a45a8ff 1984 #define CAN_F1R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
bogdanm 0:9b334a45a8ff 1985 #define CAN_F1R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
bogdanm 0:9b334a45a8ff 1986 #define CAN_F1R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
bogdanm 0:9b334a45a8ff 1987 #define CAN_F1R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
bogdanm 0:9b334a45a8ff 1988 #define CAN_F1R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
bogdanm 0:9b334a45a8ff 1989 #define CAN_F1R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
bogdanm 0:9b334a45a8ff 1990 #define CAN_F1R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
bogdanm 0:9b334a45a8ff 1991
bogdanm 0:9b334a45a8ff 1992 /******************* Bit definition for CAN_F2R1 register *******************/
bogdanm 0:9b334a45a8ff 1993 #define CAN_F2R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
bogdanm 0:9b334a45a8ff 1994 #define CAN_F2R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
bogdanm 0:9b334a45a8ff 1995 #define CAN_F2R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
bogdanm 0:9b334a45a8ff 1996 #define CAN_F2R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
bogdanm 0:9b334a45a8ff 1997 #define CAN_F2R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
bogdanm 0:9b334a45a8ff 1998 #define CAN_F2R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
bogdanm 0:9b334a45a8ff 1999 #define CAN_F2R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
bogdanm 0:9b334a45a8ff 2000 #define CAN_F2R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
bogdanm 0:9b334a45a8ff 2001 #define CAN_F2R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
bogdanm 0:9b334a45a8ff 2002 #define CAN_F2R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
bogdanm 0:9b334a45a8ff 2003 #define CAN_F2R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
bogdanm 0:9b334a45a8ff 2004 #define CAN_F2R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
bogdanm 0:9b334a45a8ff 2005 #define CAN_F2R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
bogdanm 0:9b334a45a8ff 2006 #define CAN_F2R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
bogdanm 0:9b334a45a8ff 2007 #define CAN_F2R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
bogdanm 0:9b334a45a8ff 2008 #define CAN_F2R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
bogdanm 0:9b334a45a8ff 2009 #define CAN_F2R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
bogdanm 0:9b334a45a8ff 2010 #define CAN_F2R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
bogdanm 0:9b334a45a8ff 2011 #define CAN_F2R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
bogdanm 0:9b334a45a8ff 2012 #define CAN_F2R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
bogdanm 0:9b334a45a8ff 2013 #define CAN_F2R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
bogdanm 0:9b334a45a8ff 2014 #define CAN_F2R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
bogdanm 0:9b334a45a8ff 2015 #define CAN_F2R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
bogdanm 0:9b334a45a8ff 2016 #define CAN_F2R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
bogdanm 0:9b334a45a8ff 2017 #define CAN_F2R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
bogdanm 0:9b334a45a8ff 2018 #define CAN_F2R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
bogdanm 0:9b334a45a8ff 2019 #define CAN_F2R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
bogdanm 0:9b334a45a8ff 2020 #define CAN_F2R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
bogdanm 0:9b334a45a8ff 2021 #define CAN_F2R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
bogdanm 0:9b334a45a8ff 2022 #define CAN_F2R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
bogdanm 0:9b334a45a8ff 2023 #define CAN_F2R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
bogdanm 0:9b334a45a8ff 2024 #define CAN_F2R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
bogdanm 0:9b334a45a8ff 2025
bogdanm 0:9b334a45a8ff 2026 /******************* Bit definition for CAN_F3R1 register *******************/
bogdanm 0:9b334a45a8ff 2027 #define CAN_F3R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
bogdanm 0:9b334a45a8ff 2028 #define CAN_F3R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
bogdanm 0:9b334a45a8ff 2029 #define CAN_F3R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
bogdanm 0:9b334a45a8ff 2030 #define CAN_F3R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
bogdanm 0:9b334a45a8ff 2031 #define CAN_F3R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
bogdanm 0:9b334a45a8ff 2032 #define CAN_F3R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
bogdanm 0:9b334a45a8ff 2033 #define CAN_F3R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
bogdanm 0:9b334a45a8ff 2034 #define CAN_F3R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
bogdanm 0:9b334a45a8ff 2035 #define CAN_F3R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
bogdanm 0:9b334a45a8ff 2036 #define CAN_F3R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
bogdanm 0:9b334a45a8ff 2037 #define CAN_F3R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
bogdanm 0:9b334a45a8ff 2038 #define CAN_F3R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
bogdanm 0:9b334a45a8ff 2039 #define CAN_F3R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
bogdanm 0:9b334a45a8ff 2040 #define CAN_F3R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
bogdanm 0:9b334a45a8ff 2041 #define CAN_F3R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
bogdanm 0:9b334a45a8ff 2042 #define CAN_F3R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
bogdanm 0:9b334a45a8ff 2043 #define CAN_F3R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
bogdanm 0:9b334a45a8ff 2044 #define CAN_F3R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
bogdanm 0:9b334a45a8ff 2045 #define CAN_F3R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
bogdanm 0:9b334a45a8ff 2046 #define CAN_F3R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
bogdanm 0:9b334a45a8ff 2047 #define CAN_F3R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
bogdanm 0:9b334a45a8ff 2048 #define CAN_F3R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
bogdanm 0:9b334a45a8ff 2049 #define CAN_F3R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
bogdanm 0:9b334a45a8ff 2050 #define CAN_F3R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
bogdanm 0:9b334a45a8ff 2051 #define CAN_F3R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
bogdanm 0:9b334a45a8ff 2052 #define CAN_F3R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
bogdanm 0:9b334a45a8ff 2053 #define CAN_F3R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
bogdanm 0:9b334a45a8ff 2054 #define CAN_F3R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
bogdanm 0:9b334a45a8ff 2055 #define CAN_F3R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
bogdanm 0:9b334a45a8ff 2056 #define CAN_F3R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
bogdanm 0:9b334a45a8ff 2057 #define CAN_F3R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
bogdanm 0:9b334a45a8ff 2058 #define CAN_F3R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
bogdanm 0:9b334a45a8ff 2059
bogdanm 0:9b334a45a8ff 2060 /******************* Bit definition for CAN_F4R1 register *******************/
bogdanm 0:9b334a45a8ff 2061 #define CAN_F4R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
bogdanm 0:9b334a45a8ff 2062 #define CAN_F4R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
bogdanm 0:9b334a45a8ff 2063 #define CAN_F4R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
bogdanm 0:9b334a45a8ff 2064 #define CAN_F4R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
bogdanm 0:9b334a45a8ff 2065 #define CAN_F4R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
bogdanm 0:9b334a45a8ff 2066 #define CAN_F4R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
bogdanm 0:9b334a45a8ff 2067 #define CAN_F4R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
bogdanm 0:9b334a45a8ff 2068 #define CAN_F4R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
bogdanm 0:9b334a45a8ff 2069 #define CAN_F4R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
bogdanm 0:9b334a45a8ff 2070 #define CAN_F4R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
bogdanm 0:9b334a45a8ff 2071 #define CAN_F4R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
bogdanm 0:9b334a45a8ff 2072 #define CAN_F4R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
bogdanm 0:9b334a45a8ff 2073 #define CAN_F4R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
bogdanm 0:9b334a45a8ff 2074 #define CAN_F4R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
bogdanm 0:9b334a45a8ff 2075 #define CAN_F4R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
bogdanm 0:9b334a45a8ff 2076 #define CAN_F4R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
bogdanm 0:9b334a45a8ff 2077 #define CAN_F4R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
bogdanm 0:9b334a45a8ff 2078 #define CAN_F4R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
bogdanm 0:9b334a45a8ff 2079 #define CAN_F4R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
bogdanm 0:9b334a45a8ff 2080 #define CAN_F4R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
bogdanm 0:9b334a45a8ff 2081 #define CAN_F4R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
bogdanm 0:9b334a45a8ff 2082 #define CAN_F4R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
bogdanm 0:9b334a45a8ff 2083 #define CAN_F4R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
bogdanm 0:9b334a45a8ff 2084 #define CAN_F4R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
bogdanm 0:9b334a45a8ff 2085 #define CAN_F4R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
bogdanm 0:9b334a45a8ff 2086 #define CAN_F4R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
bogdanm 0:9b334a45a8ff 2087 #define CAN_F4R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
bogdanm 0:9b334a45a8ff 2088 #define CAN_F4R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
bogdanm 0:9b334a45a8ff 2089 #define CAN_F4R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
bogdanm 0:9b334a45a8ff 2090 #define CAN_F4R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
bogdanm 0:9b334a45a8ff 2091 #define CAN_F4R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
bogdanm 0:9b334a45a8ff 2092 #define CAN_F4R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
bogdanm 0:9b334a45a8ff 2093
bogdanm 0:9b334a45a8ff 2094 /******************* Bit definition for CAN_F5R1 register *******************/
bogdanm 0:9b334a45a8ff 2095 #define CAN_F5R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
bogdanm 0:9b334a45a8ff 2096 #define CAN_F5R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
bogdanm 0:9b334a45a8ff 2097 #define CAN_F5R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
bogdanm 0:9b334a45a8ff 2098 #define CAN_F5R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
bogdanm 0:9b334a45a8ff 2099 #define CAN_F5R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
bogdanm 0:9b334a45a8ff 2100 #define CAN_F5R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
bogdanm 0:9b334a45a8ff 2101 #define CAN_F5R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
bogdanm 0:9b334a45a8ff 2102 #define CAN_F5R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
bogdanm 0:9b334a45a8ff 2103 #define CAN_F5R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
bogdanm 0:9b334a45a8ff 2104 #define CAN_F5R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
bogdanm 0:9b334a45a8ff 2105 #define CAN_F5R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
bogdanm 0:9b334a45a8ff 2106 #define CAN_F5R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
bogdanm 0:9b334a45a8ff 2107 #define CAN_F5R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
bogdanm 0:9b334a45a8ff 2108 #define CAN_F5R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
bogdanm 0:9b334a45a8ff 2109 #define CAN_F5R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
bogdanm 0:9b334a45a8ff 2110 #define CAN_F5R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
bogdanm 0:9b334a45a8ff 2111 #define CAN_F5R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
bogdanm 0:9b334a45a8ff 2112 #define CAN_F5R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
bogdanm 0:9b334a45a8ff 2113 #define CAN_F5R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
bogdanm 0:9b334a45a8ff 2114 #define CAN_F5R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
bogdanm 0:9b334a45a8ff 2115 #define CAN_F5R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
bogdanm 0:9b334a45a8ff 2116 #define CAN_F5R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
bogdanm 0:9b334a45a8ff 2117 #define CAN_F5R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
bogdanm 0:9b334a45a8ff 2118 #define CAN_F5R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
bogdanm 0:9b334a45a8ff 2119 #define CAN_F5R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
bogdanm 0:9b334a45a8ff 2120 #define CAN_F5R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
bogdanm 0:9b334a45a8ff 2121 #define CAN_F5R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
bogdanm 0:9b334a45a8ff 2122 #define CAN_F5R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
bogdanm 0:9b334a45a8ff 2123 #define CAN_F5R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
bogdanm 0:9b334a45a8ff 2124 #define CAN_F5R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
bogdanm 0:9b334a45a8ff 2125 #define CAN_F5R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
bogdanm 0:9b334a45a8ff 2126 #define CAN_F5R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
bogdanm 0:9b334a45a8ff 2127
bogdanm 0:9b334a45a8ff 2128 /******************* Bit definition for CAN_F6R1 register *******************/
bogdanm 0:9b334a45a8ff 2129 #define CAN_F6R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
bogdanm 0:9b334a45a8ff 2130 #define CAN_F6R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
bogdanm 0:9b334a45a8ff 2131 #define CAN_F6R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
bogdanm 0:9b334a45a8ff 2132 #define CAN_F6R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
bogdanm 0:9b334a45a8ff 2133 #define CAN_F6R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
bogdanm 0:9b334a45a8ff 2134 #define CAN_F6R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
bogdanm 0:9b334a45a8ff 2135 #define CAN_F6R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
bogdanm 0:9b334a45a8ff 2136 #define CAN_F6R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
bogdanm 0:9b334a45a8ff 2137 #define CAN_F6R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
bogdanm 0:9b334a45a8ff 2138 #define CAN_F6R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
bogdanm 0:9b334a45a8ff 2139 #define CAN_F6R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
bogdanm 0:9b334a45a8ff 2140 #define CAN_F6R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
bogdanm 0:9b334a45a8ff 2141 #define CAN_F6R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
bogdanm 0:9b334a45a8ff 2142 #define CAN_F6R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
bogdanm 0:9b334a45a8ff 2143 #define CAN_F6R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
bogdanm 0:9b334a45a8ff 2144 #define CAN_F6R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
bogdanm 0:9b334a45a8ff 2145 #define CAN_F6R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
bogdanm 0:9b334a45a8ff 2146 #define CAN_F6R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
bogdanm 0:9b334a45a8ff 2147 #define CAN_F6R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
bogdanm 0:9b334a45a8ff 2148 #define CAN_F6R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
bogdanm 0:9b334a45a8ff 2149 #define CAN_F6R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
bogdanm 0:9b334a45a8ff 2150 #define CAN_F6R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
bogdanm 0:9b334a45a8ff 2151 #define CAN_F6R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
bogdanm 0:9b334a45a8ff 2152 #define CAN_F6R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
bogdanm 0:9b334a45a8ff 2153 #define CAN_F6R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
bogdanm 0:9b334a45a8ff 2154 #define CAN_F6R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
bogdanm 0:9b334a45a8ff 2155 #define CAN_F6R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
bogdanm 0:9b334a45a8ff 2156 #define CAN_F6R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
bogdanm 0:9b334a45a8ff 2157 #define CAN_F6R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
bogdanm 0:9b334a45a8ff 2158 #define CAN_F6R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
bogdanm 0:9b334a45a8ff 2159 #define CAN_F6R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
bogdanm 0:9b334a45a8ff 2160 #define CAN_F6R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
bogdanm 0:9b334a45a8ff 2161
bogdanm 0:9b334a45a8ff 2162 /******************* Bit definition for CAN_F7R1 register *******************/
bogdanm 0:9b334a45a8ff 2163 #define CAN_F7R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
bogdanm 0:9b334a45a8ff 2164 #define CAN_F7R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
bogdanm 0:9b334a45a8ff 2165 #define CAN_F7R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
bogdanm 0:9b334a45a8ff 2166 #define CAN_F7R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
bogdanm 0:9b334a45a8ff 2167 #define CAN_F7R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
bogdanm 0:9b334a45a8ff 2168 #define CAN_F7R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
bogdanm 0:9b334a45a8ff 2169 #define CAN_F7R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
bogdanm 0:9b334a45a8ff 2170 #define CAN_F7R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
bogdanm 0:9b334a45a8ff 2171 #define CAN_F7R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
bogdanm 0:9b334a45a8ff 2172 #define CAN_F7R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
bogdanm 0:9b334a45a8ff 2173 #define CAN_F7R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
bogdanm 0:9b334a45a8ff 2174 #define CAN_F7R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
bogdanm 0:9b334a45a8ff 2175 #define CAN_F7R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
bogdanm 0:9b334a45a8ff 2176 #define CAN_F7R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
bogdanm 0:9b334a45a8ff 2177 #define CAN_F7R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
bogdanm 0:9b334a45a8ff 2178 #define CAN_F7R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
bogdanm 0:9b334a45a8ff 2179 #define CAN_F7R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
bogdanm 0:9b334a45a8ff 2180 #define CAN_F7R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
bogdanm 0:9b334a45a8ff 2181 #define CAN_F7R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
bogdanm 0:9b334a45a8ff 2182 #define CAN_F7R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
bogdanm 0:9b334a45a8ff 2183 #define CAN_F7R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
bogdanm 0:9b334a45a8ff 2184 #define CAN_F7R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
bogdanm 0:9b334a45a8ff 2185 #define CAN_F7R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
bogdanm 0:9b334a45a8ff 2186 #define CAN_F7R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
bogdanm 0:9b334a45a8ff 2187 #define CAN_F7R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
bogdanm 0:9b334a45a8ff 2188 #define CAN_F7R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
bogdanm 0:9b334a45a8ff 2189 #define CAN_F7R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
bogdanm 0:9b334a45a8ff 2190 #define CAN_F7R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
bogdanm 0:9b334a45a8ff 2191 #define CAN_F7R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
bogdanm 0:9b334a45a8ff 2192 #define CAN_F7R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
bogdanm 0:9b334a45a8ff 2193 #define CAN_F7R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
bogdanm 0:9b334a45a8ff 2194 #define CAN_F7R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
bogdanm 0:9b334a45a8ff 2195
bogdanm 0:9b334a45a8ff 2196 /******************* Bit definition for CAN_F8R1 register *******************/
bogdanm 0:9b334a45a8ff 2197 #define CAN_F8R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
bogdanm 0:9b334a45a8ff 2198 #define CAN_F8R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
bogdanm 0:9b334a45a8ff 2199 #define CAN_F8R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
bogdanm 0:9b334a45a8ff 2200 #define CAN_F8R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
bogdanm 0:9b334a45a8ff 2201 #define CAN_F8R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
bogdanm 0:9b334a45a8ff 2202 #define CAN_F8R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
bogdanm 0:9b334a45a8ff 2203 #define CAN_F8R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
bogdanm 0:9b334a45a8ff 2204 #define CAN_F8R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
bogdanm 0:9b334a45a8ff 2205 #define CAN_F8R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
bogdanm 0:9b334a45a8ff 2206 #define CAN_F8R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
bogdanm 0:9b334a45a8ff 2207 #define CAN_F8R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
bogdanm 0:9b334a45a8ff 2208 #define CAN_F8R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
bogdanm 0:9b334a45a8ff 2209 #define CAN_F8R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
bogdanm 0:9b334a45a8ff 2210 #define CAN_F8R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
bogdanm 0:9b334a45a8ff 2211 #define CAN_F8R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
bogdanm 0:9b334a45a8ff 2212 #define CAN_F8R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
bogdanm 0:9b334a45a8ff 2213 #define CAN_F8R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
bogdanm 0:9b334a45a8ff 2214 #define CAN_F8R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
bogdanm 0:9b334a45a8ff 2215 #define CAN_F8R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
bogdanm 0:9b334a45a8ff 2216 #define CAN_F8R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
bogdanm 0:9b334a45a8ff 2217 #define CAN_F8R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
bogdanm 0:9b334a45a8ff 2218 #define CAN_F8R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
bogdanm 0:9b334a45a8ff 2219 #define CAN_F8R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
bogdanm 0:9b334a45a8ff 2220 #define CAN_F8R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
bogdanm 0:9b334a45a8ff 2221 #define CAN_F8R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
bogdanm 0:9b334a45a8ff 2222 #define CAN_F8R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
bogdanm 0:9b334a45a8ff 2223 #define CAN_F8R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
bogdanm 0:9b334a45a8ff 2224 #define CAN_F8R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
bogdanm 0:9b334a45a8ff 2225 #define CAN_F8R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
bogdanm 0:9b334a45a8ff 2226 #define CAN_F8R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
bogdanm 0:9b334a45a8ff 2227 #define CAN_F8R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
bogdanm 0:9b334a45a8ff 2228 #define CAN_F8R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
bogdanm 0:9b334a45a8ff 2229
bogdanm 0:9b334a45a8ff 2230 /******************* Bit definition for CAN_F9R1 register *******************/
bogdanm 0:9b334a45a8ff 2231 #define CAN_F9R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
bogdanm 0:9b334a45a8ff 2232 #define CAN_F9R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
bogdanm 0:9b334a45a8ff 2233 #define CAN_F9R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
bogdanm 0:9b334a45a8ff 2234 #define CAN_F9R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
bogdanm 0:9b334a45a8ff 2235 #define CAN_F9R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
bogdanm 0:9b334a45a8ff 2236 #define CAN_F9R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
bogdanm 0:9b334a45a8ff 2237 #define CAN_F9R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
bogdanm 0:9b334a45a8ff 2238 #define CAN_F9R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
bogdanm 0:9b334a45a8ff 2239 #define CAN_F9R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
bogdanm 0:9b334a45a8ff 2240 #define CAN_F9R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
bogdanm 0:9b334a45a8ff 2241 #define CAN_F9R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
bogdanm 0:9b334a45a8ff 2242 #define CAN_F9R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
bogdanm 0:9b334a45a8ff 2243 #define CAN_F9R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
bogdanm 0:9b334a45a8ff 2244 #define CAN_F9R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
bogdanm 0:9b334a45a8ff 2245 #define CAN_F9R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
bogdanm 0:9b334a45a8ff 2246 #define CAN_F9R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
bogdanm 0:9b334a45a8ff 2247 #define CAN_F9R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
bogdanm 0:9b334a45a8ff 2248 #define CAN_F9R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
bogdanm 0:9b334a45a8ff 2249 #define CAN_F9R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
bogdanm 0:9b334a45a8ff 2250 #define CAN_F9R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
bogdanm 0:9b334a45a8ff 2251 #define CAN_F9R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
bogdanm 0:9b334a45a8ff 2252 #define CAN_F9R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
bogdanm 0:9b334a45a8ff 2253 #define CAN_F9R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
bogdanm 0:9b334a45a8ff 2254 #define CAN_F9R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
bogdanm 0:9b334a45a8ff 2255 #define CAN_F9R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
bogdanm 0:9b334a45a8ff 2256 #define CAN_F9R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
bogdanm 0:9b334a45a8ff 2257 #define CAN_F9R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
bogdanm 0:9b334a45a8ff 2258 #define CAN_F9R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
bogdanm 0:9b334a45a8ff 2259 #define CAN_F9R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
bogdanm 0:9b334a45a8ff 2260 #define CAN_F9R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
bogdanm 0:9b334a45a8ff 2261 #define CAN_F9R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
bogdanm 0:9b334a45a8ff 2262 #define CAN_F9R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
bogdanm 0:9b334a45a8ff 2263
bogdanm 0:9b334a45a8ff 2264 /******************* Bit definition for CAN_F10R1 register ******************/
bogdanm 0:9b334a45a8ff 2265 #define CAN_F10R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
bogdanm 0:9b334a45a8ff 2266 #define CAN_F10R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
bogdanm 0:9b334a45a8ff 2267 #define CAN_F10R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
bogdanm 0:9b334a45a8ff 2268 #define CAN_F10R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
bogdanm 0:9b334a45a8ff 2269 #define CAN_F10R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
bogdanm 0:9b334a45a8ff 2270 #define CAN_F10R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
bogdanm 0:9b334a45a8ff 2271 #define CAN_F10R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
bogdanm 0:9b334a45a8ff 2272 #define CAN_F10R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
bogdanm 0:9b334a45a8ff 2273 #define CAN_F10R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
bogdanm 0:9b334a45a8ff 2274 #define CAN_F10R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
bogdanm 0:9b334a45a8ff 2275 #define CAN_F10R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
bogdanm 0:9b334a45a8ff 2276 #define CAN_F10R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
bogdanm 0:9b334a45a8ff 2277 #define CAN_F10R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
bogdanm 0:9b334a45a8ff 2278 #define CAN_F10R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
bogdanm 0:9b334a45a8ff 2279 #define CAN_F10R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
bogdanm 0:9b334a45a8ff 2280 #define CAN_F10R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
bogdanm 0:9b334a45a8ff 2281 #define CAN_F10R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
bogdanm 0:9b334a45a8ff 2282 #define CAN_F10R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
bogdanm 0:9b334a45a8ff 2283 #define CAN_F10R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
bogdanm 0:9b334a45a8ff 2284 #define CAN_F10R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
bogdanm 0:9b334a45a8ff 2285 #define CAN_F10R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
bogdanm 0:9b334a45a8ff 2286 #define CAN_F10R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
bogdanm 0:9b334a45a8ff 2287 #define CAN_F10R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
bogdanm 0:9b334a45a8ff 2288 #define CAN_F10R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
bogdanm 0:9b334a45a8ff 2289 #define CAN_F10R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
bogdanm 0:9b334a45a8ff 2290 #define CAN_F10R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
bogdanm 0:9b334a45a8ff 2291 #define CAN_F10R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
bogdanm 0:9b334a45a8ff 2292 #define CAN_F10R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
bogdanm 0:9b334a45a8ff 2293 #define CAN_F10R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
bogdanm 0:9b334a45a8ff 2294 #define CAN_F10R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
bogdanm 0:9b334a45a8ff 2295 #define CAN_F10R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
bogdanm 0:9b334a45a8ff 2296 #define CAN_F10R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
bogdanm 0:9b334a45a8ff 2297
bogdanm 0:9b334a45a8ff 2298 /******************* Bit definition for CAN_F11R1 register ******************/
bogdanm 0:9b334a45a8ff 2299 #define CAN_F11R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
bogdanm 0:9b334a45a8ff 2300 #define CAN_F11R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
bogdanm 0:9b334a45a8ff 2301 #define CAN_F11R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
bogdanm 0:9b334a45a8ff 2302 #define CAN_F11R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
bogdanm 0:9b334a45a8ff 2303 #define CAN_F11R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
bogdanm 0:9b334a45a8ff 2304 #define CAN_F11R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
bogdanm 0:9b334a45a8ff 2305 #define CAN_F11R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
bogdanm 0:9b334a45a8ff 2306 #define CAN_F11R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
bogdanm 0:9b334a45a8ff 2307 #define CAN_F11R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
bogdanm 0:9b334a45a8ff 2308 #define CAN_F11R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
bogdanm 0:9b334a45a8ff 2309 #define CAN_F11R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
bogdanm 0:9b334a45a8ff 2310 #define CAN_F11R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
bogdanm 0:9b334a45a8ff 2311 #define CAN_F11R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
bogdanm 0:9b334a45a8ff 2312 #define CAN_F11R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
bogdanm 0:9b334a45a8ff 2313 #define CAN_F11R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
bogdanm 0:9b334a45a8ff 2314 #define CAN_F11R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
bogdanm 0:9b334a45a8ff 2315 #define CAN_F11R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
bogdanm 0:9b334a45a8ff 2316 #define CAN_F11R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
bogdanm 0:9b334a45a8ff 2317 #define CAN_F11R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
bogdanm 0:9b334a45a8ff 2318 #define CAN_F11R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
bogdanm 0:9b334a45a8ff 2319 #define CAN_F11R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
bogdanm 0:9b334a45a8ff 2320 #define CAN_F11R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
bogdanm 0:9b334a45a8ff 2321 #define CAN_F11R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
bogdanm 0:9b334a45a8ff 2322 #define CAN_F11R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
bogdanm 0:9b334a45a8ff 2323 #define CAN_F11R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
bogdanm 0:9b334a45a8ff 2324 #define CAN_F11R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
bogdanm 0:9b334a45a8ff 2325 #define CAN_F11R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
bogdanm 0:9b334a45a8ff 2326 #define CAN_F11R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
bogdanm 0:9b334a45a8ff 2327 #define CAN_F11R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
bogdanm 0:9b334a45a8ff 2328 #define CAN_F11R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
bogdanm 0:9b334a45a8ff 2329 #define CAN_F11R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
bogdanm 0:9b334a45a8ff 2330 #define CAN_F11R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
bogdanm 0:9b334a45a8ff 2331
bogdanm 0:9b334a45a8ff 2332 /******************* Bit definition for CAN_F12R1 register ******************/
bogdanm 0:9b334a45a8ff 2333 #define CAN_F12R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
bogdanm 0:9b334a45a8ff 2334 #define CAN_F12R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
bogdanm 0:9b334a45a8ff 2335 #define CAN_F12R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
bogdanm 0:9b334a45a8ff 2336 #define CAN_F12R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
bogdanm 0:9b334a45a8ff 2337 #define CAN_F12R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
bogdanm 0:9b334a45a8ff 2338 #define CAN_F12R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
bogdanm 0:9b334a45a8ff 2339 #define CAN_F12R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
bogdanm 0:9b334a45a8ff 2340 #define CAN_F12R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
bogdanm 0:9b334a45a8ff 2341 #define CAN_F12R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
bogdanm 0:9b334a45a8ff 2342 #define CAN_F12R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
bogdanm 0:9b334a45a8ff 2343 #define CAN_F12R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
bogdanm 0:9b334a45a8ff 2344 #define CAN_F12R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
bogdanm 0:9b334a45a8ff 2345 #define CAN_F12R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
bogdanm 0:9b334a45a8ff 2346 #define CAN_F12R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
bogdanm 0:9b334a45a8ff 2347 #define CAN_F12R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
bogdanm 0:9b334a45a8ff 2348 #define CAN_F12R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
bogdanm 0:9b334a45a8ff 2349 #define CAN_F12R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
bogdanm 0:9b334a45a8ff 2350 #define CAN_F12R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
bogdanm 0:9b334a45a8ff 2351 #define CAN_F12R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
bogdanm 0:9b334a45a8ff 2352 #define CAN_F12R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
bogdanm 0:9b334a45a8ff 2353 #define CAN_F12R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
bogdanm 0:9b334a45a8ff 2354 #define CAN_F12R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
bogdanm 0:9b334a45a8ff 2355 #define CAN_F12R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
bogdanm 0:9b334a45a8ff 2356 #define CAN_F12R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
bogdanm 0:9b334a45a8ff 2357 #define CAN_F12R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
bogdanm 0:9b334a45a8ff 2358 #define CAN_F12R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
bogdanm 0:9b334a45a8ff 2359 #define CAN_F12R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
bogdanm 0:9b334a45a8ff 2360 #define CAN_F12R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
bogdanm 0:9b334a45a8ff 2361 #define CAN_F12R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
bogdanm 0:9b334a45a8ff 2362 #define CAN_F12R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
bogdanm 0:9b334a45a8ff 2363 #define CAN_F12R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
bogdanm 0:9b334a45a8ff 2364 #define CAN_F12R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
bogdanm 0:9b334a45a8ff 2365
bogdanm 0:9b334a45a8ff 2366 /******************* Bit definition for CAN_F13R1 register ******************/
bogdanm 0:9b334a45a8ff 2367 #define CAN_F13R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
bogdanm 0:9b334a45a8ff 2368 #define CAN_F13R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
bogdanm 0:9b334a45a8ff 2369 #define CAN_F13R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
bogdanm 0:9b334a45a8ff 2370 #define CAN_F13R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
bogdanm 0:9b334a45a8ff 2371 #define CAN_F13R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
bogdanm 0:9b334a45a8ff 2372 #define CAN_F13R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
bogdanm 0:9b334a45a8ff 2373 #define CAN_F13R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
bogdanm 0:9b334a45a8ff 2374 #define CAN_F13R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
bogdanm 0:9b334a45a8ff 2375 #define CAN_F13R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
bogdanm 0:9b334a45a8ff 2376 #define CAN_F13R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
bogdanm 0:9b334a45a8ff 2377 #define CAN_F13R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
bogdanm 0:9b334a45a8ff 2378 #define CAN_F13R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
bogdanm 0:9b334a45a8ff 2379 #define CAN_F13R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
bogdanm 0:9b334a45a8ff 2380 #define CAN_F13R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
bogdanm 0:9b334a45a8ff 2381 #define CAN_F13R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
bogdanm 0:9b334a45a8ff 2382 #define CAN_F13R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
bogdanm 0:9b334a45a8ff 2383 #define CAN_F13R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
bogdanm 0:9b334a45a8ff 2384 #define CAN_F13R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
bogdanm 0:9b334a45a8ff 2385 #define CAN_F13R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
bogdanm 0:9b334a45a8ff 2386 #define CAN_F13R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
bogdanm 0:9b334a45a8ff 2387 #define CAN_F13R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
bogdanm 0:9b334a45a8ff 2388 #define CAN_F13R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
bogdanm 0:9b334a45a8ff 2389 #define CAN_F13R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
bogdanm 0:9b334a45a8ff 2390 #define CAN_F13R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
bogdanm 0:9b334a45a8ff 2391 #define CAN_F13R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
bogdanm 0:9b334a45a8ff 2392 #define CAN_F13R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
bogdanm 0:9b334a45a8ff 2393 #define CAN_F13R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
bogdanm 0:9b334a45a8ff 2394 #define CAN_F13R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
bogdanm 0:9b334a45a8ff 2395 #define CAN_F13R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
bogdanm 0:9b334a45a8ff 2396 #define CAN_F13R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
bogdanm 0:9b334a45a8ff 2397 #define CAN_F13R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
bogdanm 0:9b334a45a8ff 2398 #define CAN_F13R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
bogdanm 0:9b334a45a8ff 2399
bogdanm 0:9b334a45a8ff 2400 /******************* Bit definition for CAN_F0R2 register *******************/
bogdanm 0:9b334a45a8ff 2401 #define CAN_F0R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
bogdanm 0:9b334a45a8ff 2402 #define CAN_F0R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
bogdanm 0:9b334a45a8ff 2403 #define CAN_F0R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
bogdanm 0:9b334a45a8ff 2404 #define CAN_F0R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
bogdanm 0:9b334a45a8ff 2405 #define CAN_F0R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
bogdanm 0:9b334a45a8ff 2406 #define CAN_F0R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
bogdanm 0:9b334a45a8ff 2407 #define CAN_F0R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
bogdanm 0:9b334a45a8ff 2408 #define CAN_F0R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
bogdanm 0:9b334a45a8ff 2409 #define CAN_F0R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
bogdanm 0:9b334a45a8ff 2410 #define CAN_F0R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
bogdanm 0:9b334a45a8ff 2411 #define CAN_F0R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
bogdanm 0:9b334a45a8ff 2412 #define CAN_F0R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
bogdanm 0:9b334a45a8ff 2413 #define CAN_F0R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
bogdanm 0:9b334a45a8ff 2414 #define CAN_F0R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
bogdanm 0:9b334a45a8ff 2415 #define CAN_F0R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
bogdanm 0:9b334a45a8ff 2416 #define CAN_F0R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
bogdanm 0:9b334a45a8ff 2417 #define CAN_F0R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
bogdanm 0:9b334a45a8ff 2418 #define CAN_F0R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
bogdanm 0:9b334a45a8ff 2419 #define CAN_F0R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
bogdanm 0:9b334a45a8ff 2420 #define CAN_F0R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
bogdanm 0:9b334a45a8ff 2421 #define CAN_F0R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
bogdanm 0:9b334a45a8ff 2422 #define CAN_F0R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
bogdanm 0:9b334a45a8ff 2423 #define CAN_F0R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
bogdanm 0:9b334a45a8ff 2424 #define CAN_F0R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
bogdanm 0:9b334a45a8ff 2425 #define CAN_F0R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
bogdanm 0:9b334a45a8ff 2426 #define CAN_F0R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
bogdanm 0:9b334a45a8ff 2427 #define CAN_F0R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
bogdanm 0:9b334a45a8ff 2428 #define CAN_F0R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
bogdanm 0:9b334a45a8ff 2429 #define CAN_F0R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
bogdanm 0:9b334a45a8ff 2430 #define CAN_F0R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
bogdanm 0:9b334a45a8ff 2431 #define CAN_F0R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
bogdanm 0:9b334a45a8ff 2432 #define CAN_F0R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
bogdanm 0:9b334a45a8ff 2433
bogdanm 0:9b334a45a8ff 2434 /******************* Bit definition for CAN_F1R2 register *******************/
bogdanm 0:9b334a45a8ff 2435 #define CAN_F1R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
bogdanm 0:9b334a45a8ff 2436 #define CAN_F1R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
bogdanm 0:9b334a45a8ff 2437 #define CAN_F1R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
bogdanm 0:9b334a45a8ff 2438 #define CAN_F1R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
bogdanm 0:9b334a45a8ff 2439 #define CAN_F1R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
bogdanm 0:9b334a45a8ff 2440 #define CAN_F1R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
bogdanm 0:9b334a45a8ff 2441 #define CAN_F1R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
bogdanm 0:9b334a45a8ff 2442 #define CAN_F1R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
bogdanm 0:9b334a45a8ff 2443 #define CAN_F1R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
bogdanm 0:9b334a45a8ff 2444 #define CAN_F1R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
bogdanm 0:9b334a45a8ff 2445 #define CAN_F1R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
bogdanm 0:9b334a45a8ff 2446 #define CAN_F1R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
bogdanm 0:9b334a45a8ff 2447 #define CAN_F1R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
bogdanm 0:9b334a45a8ff 2448 #define CAN_F1R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
bogdanm 0:9b334a45a8ff 2449 #define CAN_F1R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
bogdanm 0:9b334a45a8ff 2450 #define CAN_F1R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
bogdanm 0:9b334a45a8ff 2451 #define CAN_F1R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
bogdanm 0:9b334a45a8ff 2452 #define CAN_F1R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
bogdanm 0:9b334a45a8ff 2453 #define CAN_F1R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
bogdanm 0:9b334a45a8ff 2454 #define CAN_F1R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
bogdanm 0:9b334a45a8ff 2455 #define CAN_F1R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
bogdanm 0:9b334a45a8ff 2456 #define CAN_F1R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
bogdanm 0:9b334a45a8ff 2457 #define CAN_F1R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
bogdanm 0:9b334a45a8ff 2458 #define CAN_F1R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
bogdanm 0:9b334a45a8ff 2459 #define CAN_F1R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
bogdanm 0:9b334a45a8ff 2460 #define CAN_F1R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
bogdanm 0:9b334a45a8ff 2461 #define CAN_F1R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
bogdanm 0:9b334a45a8ff 2462 #define CAN_F1R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
bogdanm 0:9b334a45a8ff 2463 #define CAN_F1R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
bogdanm 0:9b334a45a8ff 2464 #define CAN_F1R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
bogdanm 0:9b334a45a8ff 2465 #define CAN_F1R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
bogdanm 0:9b334a45a8ff 2466 #define CAN_F1R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
bogdanm 0:9b334a45a8ff 2467
bogdanm 0:9b334a45a8ff 2468 /******************* Bit definition for CAN_F2R2 register *******************/
bogdanm 0:9b334a45a8ff 2469 #define CAN_F2R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
bogdanm 0:9b334a45a8ff 2470 #define CAN_F2R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
bogdanm 0:9b334a45a8ff 2471 #define CAN_F2R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
bogdanm 0:9b334a45a8ff 2472 #define CAN_F2R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
bogdanm 0:9b334a45a8ff 2473 #define CAN_F2R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
bogdanm 0:9b334a45a8ff 2474 #define CAN_F2R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
bogdanm 0:9b334a45a8ff 2475 #define CAN_F2R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
bogdanm 0:9b334a45a8ff 2476 #define CAN_F2R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
bogdanm 0:9b334a45a8ff 2477 #define CAN_F2R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
bogdanm 0:9b334a45a8ff 2478 #define CAN_F2R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
bogdanm 0:9b334a45a8ff 2479 #define CAN_F2R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
bogdanm 0:9b334a45a8ff 2480 #define CAN_F2R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
bogdanm 0:9b334a45a8ff 2481 #define CAN_F2R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
bogdanm 0:9b334a45a8ff 2482 #define CAN_F2R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
bogdanm 0:9b334a45a8ff 2483 #define CAN_F2R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
bogdanm 0:9b334a45a8ff 2484 #define CAN_F2R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
bogdanm 0:9b334a45a8ff 2485 #define CAN_F2R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
bogdanm 0:9b334a45a8ff 2486 #define CAN_F2R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
bogdanm 0:9b334a45a8ff 2487 #define CAN_F2R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
bogdanm 0:9b334a45a8ff 2488 #define CAN_F2R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
bogdanm 0:9b334a45a8ff 2489 #define CAN_F2R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
bogdanm 0:9b334a45a8ff 2490 #define CAN_F2R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
bogdanm 0:9b334a45a8ff 2491 #define CAN_F2R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
bogdanm 0:9b334a45a8ff 2492 #define CAN_F2R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
bogdanm 0:9b334a45a8ff 2493 #define CAN_F2R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
bogdanm 0:9b334a45a8ff 2494 #define CAN_F2R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
bogdanm 0:9b334a45a8ff 2495 #define CAN_F2R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
bogdanm 0:9b334a45a8ff 2496 #define CAN_F2R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
bogdanm 0:9b334a45a8ff 2497 #define CAN_F2R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
bogdanm 0:9b334a45a8ff 2498 #define CAN_F2R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
bogdanm 0:9b334a45a8ff 2499 #define CAN_F2R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
bogdanm 0:9b334a45a8ff 2500 #define CAN_F2R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
bogdanm 0:9b334a45a8ff 2501
bogdanm 0:9b334a45a8ff 2502 /******************* Bit definition for CAN_F3R2 register *******************/
bogdanm 0:9b334a45a8ff 2503 #define CAN_F3R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
bogdanm 0:9b334a45a8ff 2504 #define CAN_F3R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
bogdanm 0:9b334a45a8ff 2505 #define CAN_F3R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
bogdanm 0:9b334a45a8ff 2506 #define CAN_F3R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
bogdanm 0:9b334a45a8ff 2507 #define CAN_F3R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
bogdanm 0:9b334a45a8ff 2508 #define CAN_F3R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
bogdanm 0:9b334a45a8ff 2509 #define CAN_F3R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
bogdanm 0:9b334a45a8ff 2510 #define CAN_F3R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
bogdanm 0:9b334a45a8ff 2511 #define CAN_F3R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
bogdanm 0:9b334a45a8ff 2512 #define CAN_F3R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
bogdanm 0:9b334a45a8ff 2513 #define CAN_F3R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
bogdanm 0:9b334a45a8ff 2514 #define CAN_F3R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
bogdanm 0:9b334a45a8ff 2515 #define CAN_F3R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
bogdanm 0:9b334a45a8ff 2516 #define CAN_F3R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
bogdanm 0:9b334a45a8ff 2517 #define CAN_F3R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
bogdanm 0:9b334a45a8ff 2518 #define CAN_F3R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
bogdanm 0:9b334a45a8ff 2519 #define CAN_F3R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
bogdanm 0:9b334a45a8ff 2520 #define CAN_F3R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
bogdanm 0:9b334a45a8ff 2521 #define CAN_F3R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
bogdanm 0:9b334a45a8ff 2522 #define CAN_F3R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
bogdanm 0:9b334a45a8ff 2523 #define CAN_F3R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
bogdanm 0:9b334a45a8ff 2524 #define CAN_F3R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
bogdanm 0:9b334a45a8ff 2525 #define CAN_F3R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
bogdanm 0:9b334a45a8ff 2526 #define CAN_F3R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
bogdanm 0:9b334a45a8ff 2527 #define CAN_F3R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
bogdanm 0:9b334a45a8ff 2528 #define CAN_F3R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
bogdanm 0:9b334a45a8ff 2529 #define CAN_F3R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
bogdanm 0:9b334a45a8ff 2530 #define CAN_F3R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
bogdanm 0:9b334a45a8ff 2531 #define CAN_F3R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
bogdanm 0:9b334a45a8ff 2532 #define CAN_F3R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
bogdanm 0:9b334a45a8ff 2533 #define CAN_F3R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
bogdanm 0:9b334a45a8ff 2534 #define CAN_F3R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
bogdanm 0:9b334a45a8ff 2535
bogdanm 0:9b334a45a8ff 2536 /******************* Bit definition for CAN_F4R2 register *******************/
bogdanm 0:9b334a45a8ff 2537 #define CAN_F4R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
bogdanm 0:9b334a45a8ff 2538 #define CAN_F4R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
bogdanm 0:9b334a45a8ff 2539 #define CAN_F4R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
bogdanm 0:9b334a45a8ff 2540 #define CAN_F4R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
bogdanm 0:9b334a45a8ff 2541 #define CAN_F4R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
bogdanm 0:9b334a45a8ff 2542 #define CAN_F4R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
bogdanm 0:9b334a45a8ff 2543 #define CAN_F4R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
bogdanm 0:9b334a45a8ff 2544 #define CAN_F4R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
bogdanm 0:9b334a45a8ff 2545 #define CAN_F4R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
bogdanm 0:9b334a45a8ff 2546 #define CAN_F4R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
bogdanm 0:9b334a45a8ff 2547 #define CAN_F4R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
bogdanm 0:9b334a45a8ff 2548 #define CAN_F4R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
bogdanm 0:9b334a45a8ff 2549 #define CAN_F4R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
bogdanm 0:9b334a45a8ff 2550 #define CAN_F4R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
bogdanm 0:9b334a45a8ff 2551 #define CAN_F4R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
bogdanm 0:9b334a45a8ff 2552 #define CAN_F4R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
bogdanm 0:9b334a45a8ff 2553 #define CAN_F4R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
bogdanm 0:9b334a45a8ff 2554 #define CAN_F4R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
bogdanm 0:9b334a45a8ff 2555 #define CAN_F4R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
bogdanm 0:9b334a45a8ff 2556 #define CAN_F4R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
bogdanm 0:9b334a45a8ff 2557 #define CAN_F4R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
bogdanm 0:9b334a45a8ff 2558 #define CAN_F4R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
bogdanm 0:9b334a45a8ff 2559 #define CAN_F4R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
bogdanm 0:9b334a45a8ff 2560 #define CAN_F4R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
bogdanm 0:9b334a45a8ff 2561 #define CAN_F4R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
bogdanm 0:9b334a45a8ff 2562 #define CAN_F4R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
bogdanm 0:9b334a45a8ff 2563 #define CAN_F4R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
bogdanm 0:9b334a45a8ff 2564 #define CAN_F4R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
bogdanm 0:9b334a45a8ff 2565 #define CAN_F4R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
bogdanm 0:9b334a45a8ff 2566 #define CAN_F4R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
bogdanm 0:9b334a45a8ff 2567 #define CAN_F4R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
bogdanm 0:9b334a45a8ff 2568 #define CAN_F4R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
bogdanm 0:9b334a45a8ff 2569
bogdanm 0:9b334a45a8ff 2570 /******************* Bit definition for CAN_F5R2 register *******************/
bogdanm 0:9b334a45a8ff 2571 #define CAN_F5R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
bogdanm 0:9b334a45a8ff 2572 #define CAN_F5R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
bogdanm 0:9b334a45a8ff 2573 #define CAN_F5R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
bogdanm 0:9b334a45a8ff 2574 #define CAN_F5R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
bogdanm 0:9b334a45a8ff 2575 #define CAN_F5R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
bogdanm 0:9b334a45a8ff 2576 #define CAN_F5R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
bogdanm 0:9b334a45a8ff 2577 #define CAN_F5R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
bogdanm 0:9b334a45a8ff 2578 #define CAN_F5R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
bogdanm 0:9b334a45a8ff 2579 #define CAN_F5R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
bogdanm 0:9b334a45a8ff 2580 #define CAN_F5R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
bogdanm 0:9b334a45a8ff 2581 #define CAN_F5R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
bogdanm 0:9b334a45a8ff 2582 #define CAN_F5R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
bogdanm 0:9b334a45a8ff 2583 #define CAN_F5R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
bogdanm 0:9b334a45a8ff 2584 #define CAN_F5R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
bogdanm 0:9b334a45a8ff 2585 #define CAN_F5R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
bogdanm 0:9b334a45a8ff 2586 #define CAN_F5R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
bogdanm 0:9b334a45a8ff 2587 #define CAN_F5R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
bogdanm 0:9b334a45a8ff 2588 #define CAN_F5R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
bogdanm 0:9b334a45a8ff 2589 #define CAN_F5R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
bogdanm 0:9b334a45a8ff 2590 #define CAN_F5R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
bogdanm 0:9b334a45a8ff 2591 #define CAN_F5R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
bogdanm 0:9b334a45a8ff 2592 #define CAN_F5R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
bogdanm 0:9b334a45a8ff 2593 #define CAN_F5R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
bogdanm 0:9b334a45a8ff 2594 #define CAN_F5R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
bogdanm 0:9b334a45a8ff 2595 #define CAN_F5R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
bogdanm 0:9b334a45a8ff 2596 #define CAN_F5R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
bogdanm 0:9b334a45a8ff 2597 #define CAN_F5R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
bogdanm 0:9b334a45a8ff 2598 #define CAN_F5R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
bogdanm 0:9b334a45a8ff 2599 #define CAN_F5R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
bogdanm 0:9b334a45a8ff 2600 #define CAN_F5R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
bogdanm 0:9b334a45a8ff 2601 #define CAN_F5R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
bogdanm 0:9b334a45a8ff 2602 #define CAN_F5R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
bogdanm 0:9b334a45a8ff 2603
bogdanm 0:9b334a45a8ff 2604 /******************* Bit definition for CAN_F6R2 register *******************/
bogdanm 0:9b334a45a8ff 2605 #define CAN_F6R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
bogdanm 0:9b334a45a8ff 2606 #define CAN_F6R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
bogdanm 0:9b334a45a8ff 2607 #define CAN_F6R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
bogdanm 0:9b334a45a8ff 2608 #define CAN_F6R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
bogdanm 0:9b334a45a8ff 2609 #define CAN_F6R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
bogdanm 0:9b334a45a8ff 2610 #define CAN_F6R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
bogdanm 0:9b334a45a8ff 2611 #define CAN_F6R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
bogdanm 0:9b334a45a8ff 2612 #define CAN_F6R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
bogdanm 0:9b334a45a8ff 2613 #define CAN_F6R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
bogdanm 0:9b334a45a8ff 2614 #define CAN_F6R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
bogdanm 0:9b334a45a8ff 2615 #define CAN_F6R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
bogdanm 0:9b334a45a8ff 2616 #define CAN_F6R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
bogdanm 0:9b334a45a8ff 2617 #define CAN_F6R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
bogdanm 0:9b334a45a8ff 2618 #define CAN_F6R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
bogdanm 0:9b334a45a8ff 2619 #define CAN_F6R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
bogdanm 0:9b334a45a8ff 2620 #define CAN_F6R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
bogdanm 0:9b334a45a8ff 2621 #define CAN_F6R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
bogdanm 0:9b334a45a8ff 2622 #define CAN_F6R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
bogdanm 0:9b334a45a8ff 2623 #define CAN_F6R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
bogdanm 0:9b334a45a8ff 2624 #define CAN_F6R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
bogdanm 0:9b334a45a8ff 2625 #define CAN_F6R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
bogdanm 0:9b334a45a8ff 2626 #define CAN_F6R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
bogdanm 0:9b334a45a8ff 2627 #define CAN_F6R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
bogdanm 0:9b334a45a8ff 2628 #define CAN_F6R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
bogdanm 0:9b334a45a8ff 2629 #define CAN_F6R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
bogdanm 0:9b334a45a8ff 2630 #define CAN_F6R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
bogdanm 0:9b334a45a8ff 2631 #define CAN_F6R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
bogdanm 0:9b334a45a8ff 2632 #define CAN_F6R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
bogdanm 0:9b334a45a8ff 2633 #define CAN_F6R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
bogdanm 0:9b334a45a8ff 2634 #define CAN_F6R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
bogdanm 0:9b334a45a8ff 2635 #define CAN_F6R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
bogdanm 0:9b334a45a8ff 2636 #define CAN_F6R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
bogdanm 0:9b334a45a8ff 2637
bogdanm 0:9b334a45a8ff 2638 /******************* Bit definition for CAN_F7R2 register *******************/
bogdanm 0:9b334a45a8ff 2639 #define CAN_F7R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
bogdanm 0:9b334a45a8ff 2640 #define CAN_F7R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
bogdanm 0:9b334a45a8ff 2641 #define CAN_F7R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
bogdanm 0:9b334a45a8ff 2642 #define CAN_F7R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
bogdanm 0:9b334a45a8ff 2643 #define CAN_F7R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
bogdanm 0:9b334a45a8ff 2644 #define CAN_F7R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
bogdanm 0:9b334a45a8ff 2645 #define CAN_F7R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
bogdanm 0:9b334a45a8ff 2646 #define CAN_F7R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
bogdanm 0:9b334a45a8ff 2647 #define CAN_F7R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
bogdanm 0:9b334a45a8ff 2648 #define CAN_F7R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
bogdanm 0:9b334a45a8ff 2649 #define CAN_F7R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
bogdanm 0:9b334a45a8ff 2650 #define CAN_F7R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
bogdanm 0:9b334a45a8ff 2651 #define CAN_F7R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
bogdanm 0:9b334a45a8ff 2652 #define CAN_F7R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
bogdanm 0:9b334a45a8ff 2653 #define CAN_F7R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
bogdanm 0:9b334a45a8ff 2654 #define CAN_F7R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
bogdanm 0:9b334a45a8ff 2655 #define CAN_F7R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
bogdanm 0:9b334a45a8ff 2656 #define CAN_F7R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
bogdanm 0:9b334a45a8ff 2657 #define CAN_F7R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
bogdanm 0:9b334a45a8ff 2658 #define CAN_F7R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
bogdanm 0:9b334a45a8ff 2659 #define CAN_F7R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
bogdanm 0:9b334a45a8ff 2660 #define CAN_F7R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
bogdanm 0:9b334a45a8ff 2661 #define CAN_F7R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
bogdanm 0:9b334a45a8ff 2662 #define CAN_F7R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
bogdanm 0:9b334a45a8ff 2663 #define CAN_F7R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
bogdanm 0:9b334a45a8ff 2664 #define CAN_F7R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
bogdanm 0:9b334a45a8ff 2665 #define CAN_F7R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
bogdanm 0:9b334a45a8ff 2666 #define CAN_F7R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
bogdanm 0:9b334a45a8ff 2667 #define CAN_F7R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
bogdanm 0:9b334a45a8ff 2668 #define CAN_F7R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
bogdanm 0:9b334a45a8ff 2669 #define CAN_F7R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
bogdanm 0:9b334a45a8ff 2670 #define CAN_F7R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
bogdanm 0:9b334a45a8ff 2671
bogdanm 0:9b334a45a8ff 2672 /******************* Bit definition for CAN_F8R2 register *******************/
bogdanm 0:9b334a45a8ff 2673 #define CAN_F8R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
bogdanm 0:9b334a45a8ff 2674 #define CAN_F8R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
bogdanm 0:9b334a45a8ff 2675 #define CAN_F8R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
bogdanm 0:9b334a45a8ff 2676 #define CAN_F8R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
bogdanm 0:9b334a45a8ff 2677 #define CAN_F8R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
bogdanm 0:9b334a45a8ff 2678 #define CAN_F8R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
bogdanm 0:9b334a45a8ff 2679 #define CAN_F8R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
bogdanm 0:9b334a45a8ff 2680 #define CAN_F8R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
bogdanm 0:9b334a45a8ff 2681 #define CAN_F8R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
bogdanm 0:9b334a45a8ff 2682 #define CAN_F8R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
bogdanm 0:9b334a45a8ff 2683 #define CAN_F8R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
bogdanm 0:9b334a45a8ff 2684 #define CAN_F8R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
bogdanm 0:9b334a45a8ff 2685 #define CAN_F8R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
bogdanm 0:9b334a45a8ff 2686 #define CAN_F8R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
bogdanm 0:9b334a45a8ff 2687 #define CAN_F8R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
bogdanm 0:9b334a45a8ff 2688 #define CAN_F8R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
bogdanm 0:9b334a45a8ff 2689 #define CAN_F8R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
bogdanm 0:9b334a45a8ff 2690 #define CAN_F8R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
bogdanm 0:9b334a45a8ff 2691 #define CAN_F8R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
bogdanm 0:9b334a45a8ff 2692 #define CAN_F8R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
bogdanm 0:9b334a45a8ff 2693 #define CAN_F8R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
bogdanm 0:9b334a45a8ff 2694 #define CAN_F8R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
bogdanm 0:9b334a45a8ff 2695 #define CAN_F8R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
bogdanm 0:9b334a45a8ff 2696 #define CAN_F8R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
bogdanm 0:9b334a45a8ff 2697 #define CAN_F8R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
bogdanm 0:9b334a45a8ff 2698 #define CAN_F8R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
bogdanm 0:9b334a45a8ff 2699 #define CAN_F8R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
bogdanm 0:9b334a45a8ff 2700 #define CAN_F8R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
bogdanm 0:9b334a45a8ff 2701 #define CAN_F8R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
bogdanm 0:9b334a45a8ff 2702 #define CAN_F8R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
bogdanm 0:9b334a45a8ff 2703 #define CAN_F8R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
bogdanm 0:9b334a45a8ff 2704 #define CAN_F8R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
bogdanm 0:9b334a45a8ff 2705
bogdanm 0:9b334a45a8ff 2706 /******************* Bit definition for CAN_F9R2 register *******************/
bogdanm 0:9b334a45a8ff 2707 #define CAN_F9R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
bogdanm 0:9b334a45a8ff 2708 #define CAN_F9R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
bogdanm 0:9b334a45a8ff 2709 #define CAN_F9R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
bogdanm 0:9b334a45a8ff 2710 #define CAN_F9R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
bogdanm 0:9b334a45a8ff 2711 #define CAN_F9R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
bogdanm 0:9b334a45a8ff 2712 #define CAN_F9R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
bogdanm 0:9b334a45a8ff 2713 #define CAN_F9R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
bogdanm 0:9b334a45a8ff 2714 #define CAN_F9R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
bogdanm 0:9b334a45a8ff 2715 #define CAN_F9R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
bogdanm 0:9b334a45a8ff 2716 #define CAN_F9R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
bogdanm 0:9b334a45a8ff 2717 #define CAN_F9R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
bogdanm 0:9b334a45a8ff 2718 #define CAN_F9R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
bogdanm 0:9b334a45a8ff 2719 #define CAN_F9R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
bogdanm 0:9b334a45a8ff 2720 #define CAN_F9R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
bogdanm 0:9b334a45a8ff 2721 #define CAN_F9R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
bogdanm 0:9b334a45a8ff 2722 #define CAN_F9R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
bogdanm 0:9b334a45a8ff 2723 #define CAN_F9R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
bogdanm 0:9b334a45a8ff 2724 #define CAN_F9R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
bogdanm 0:9b334a45a8ff 2725 #define CAN_F9R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
bogdanm 0:9b334a45a8ff 2726 #define CAN_F9R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
bogdanm 0:9b334a45a8ff 2727 #define CAN_F9R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
bogdanm 0:9b334a45a8ff 2728 #define CAN_F9R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
bogdanm 0:9b334a45a8ff 2729 #define CAN_F9R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
bogdanm 0:9b334a45a8ff 2730 #define CAN_F9R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
bogdanm 0:9b334a45a8ff 2731 #define CAN_F9R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
bogdanm 0:9b334a45a8ff 2732 #define CAN_F9R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
bogdanm 0:9b334a45a8ff 2733 #define CAN_F9R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
bogdanm 0:9b334a45a8ff 2734 #define CAN_F9R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
bogdanm 0:9b334a45a8ff 2735 #define CAN_F9R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
bogdanm 0:9b334a45a8ff 2736 #define CAN_F9R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
bogdanm 0:9b334a45a8ff 2737 #define CAN_F9R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
bogdanm 0:9b334a45a8ff 2738 #define CAN_F9R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
bogdanm 0:9b334a45a8ff 2739
bogdanm 0:9b334a45a8ff 2740 /******************* Bit definition for CAN_F10R2 register ******************/
bogdanm 0:9b334a45a8ff 2741 #define CAN_F10R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
bogdanm 0:9b334a45a8ff 2742 #define CAN_F10R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
bogdanm 0:9b334a45a8ff 2743 #define CAN_F10R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
bogdanm 0:9b334a45a8ff 2744 #define CAN_F10R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
bogdanm 0:9b334a45a8ff 2745 #define CAN_F10R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
bogdanm 0:9b334a45a8ff 2746 #define CAN_F10R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
bogdanm 0:9b334a45a8ff 2747 #define CAN_F10R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
bogdanm 0:9b334a45a8ff 2748 #define CAN_F10R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
bogdanm 0:9b334a45a8ff 2749 #define CAN_F10R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
bogdanm 0:9b334a45a8ff 2750 #define CAN_F10R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
bogdanm 0:9b334a45a8ff 2751 #define CAN_F10R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
bogdanm 0:9b334a45a8ff 2752 #define CAN_F10R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
bogdanm 0:9b334a45a8ff 2753 #define CAN_F10R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
bogdanm 0:9b334a45a8ff 2754 #define CAN_F10R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
bogdanm 0:9b334a45a8ff 2755 #define CAN_F10R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
bogdanm 0:9b334a45a8ff 2756 #define CAN_F10R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
bogdanm 0:9b334a45a8ff 2757 #define CAN_F10R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
bogdanm 0:9b334a45a8ff 2758 #define CAN_F10R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
bogdanm 0:9b334a45a8ff 2759 #define CAN_F10R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
bogdanm 0:9b334a45a8ff 2760 #define CAN_F10R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
bogdanm 0:9b334a45a8ff 2761 #define CAN_F10R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
bogdanm 0:9b334a45a8ff 2762 #define CAN_F10R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
bogdanm 0:9b334a45a8ff 2763 #define CAN_F10R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
bogdanm 0:9b334a45a8ff 2764 #define CAN_F10R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
bogdanm 0:9b334a45a8ff 2765 #define CAN_F10R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
bogdanm 0:9b334a45a8ff 2766 #define CAN_F10R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
bogdanm 0:9b334a45a8ff 2767 #define CAN_F10R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
bogdanm 0:9b334a45a8ff 2768 #define CAN_F10R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
bogdanm 0:9b334a45a8ff 2769 #define CAN_F10R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
bogdanm 0:9b334a45a8ff 2770 #define CAN_F10R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
bogdanm 0:9b334a45a8ff 2771 #define CAN_F10R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
bogdanm 0:9b334a45a8ff 2772 #define CAN_F10R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
bogdanm 0:9b334a45a8ff 2773
bogdanm 0:9b334a45a8ff 2774 /******************* Bit definition for CAN_F11R2 register ******************/
bogdanm 0:9b334a45a8ff 2775 #define CAN_F11R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
bogdanm 0:9b334a45a8ff 2776 #define CAN_F11R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
bogdanm 0:9b334a45a8ff 2777 #define CAN_F11R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
bogdanm 0:9b334a45a8ff 2778 #define CAN_F11R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
bogdanm 0:9b334a45a8ff 2779 #define CAN_F11R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
bogdanm 0:9b334a45a8ff 2780 #define CAN_F11R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
bogdanm 0:9b334a45a8ff 2781 #define CAN_F11R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
bogdanm 0:9b334a45a8ff 2782 #define CAN_F11R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
bogdanm 0:9b334a45a8ff 2783 #define CAN_F11R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
bogdanm 0:9b334a45a8ff 2784 #define CAN_F11R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
bogdanm 0:9b334a45a8ff 2785 #define CAN_F11R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
bogdanm 0:9b334a45a8ff 2786 #define CAN_F11R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
bogdanm 0:9b334a45a8ff 2787 #define CAN_F11R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
bogdanm 0:9b334a45a8ff 2788 #define CAN_F11R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
bogdanm 0:9b334a45a8ff 2789 #define CAN_F11R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
bogdanm 0:9b334a45a8ff 2790 #define CAN_F11R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
bogdanm 0:9b334a45a8ff 2791 #define CAN_F11R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
bogdanm 0:9b334a45a8ff 2792 #define CAN_F11R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
bogdanm 0:9b334a45a8ff 2793 #define CAN_F11R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
bogdanm 0:9b334a45a8ff 2794 #define CAN_F11R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
bogdanm 0:9b334a45a8ff 2795 #define CAN_F11R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
bogdanm 0:9b334a45a8ff 2796 #define CAN_F11R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
bogdanm 0:9b334a45a8ff 2797 #define CAN_F11R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
bogdanm 0:9b334a45a8ff 2798 #define CAN_F11R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
bogdanm 0:9b334a45a8ff 2799 #define CAN_F11R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
bogdanm 0:9b334a45a8ff 2800 #define CAN_F11R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
bogdanm 0:9b334a45a8ff 2801 #define CAN_F11R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
bogdanm 0:9b334a45a8ff 2802 #define CAN_F11R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
bogdanm 0:9b334a45a8ff 2803 #define CAN_F11R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
bogdanm 0:9b334a45a8ff 2804 #define CAN_F11R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
bogdanm 0:9b334a45a8ff 2805 #define CAN_F11R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
bogdanm 0:9b334a45a8ff 2806 #define CAN_F11R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
bogdanm 0:9b334a45a8ff 2807
bogdanm 0:9b334a45a8ff 2808 /******************* Bit definition for CAN_F12R2 register ******************/
bogdanm 0:9b334a45a8ff 2809 #define CAN_F12R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
bogdanm 0:9b334a45a8ff 2810 #define CAN_F12R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
bogdanm 0:9b334a45a8ff 2811 #define CAN_F12R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
bogdanm 0:9b334a45a8ff 2812 #define CAN_F12R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
bogdanm 0:9b334a45a8ff 2813 #define CAN_F12R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
bogdanm 0:9b334a45a8ff 2814 #define CAN_F12R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
bogdanm 0:9b334a45a8ff 2815 #define CAN_F12R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
bogdanm 0:9b334a45a8ff 2816 #define CAN_F12R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
bogdanm 0:9b334a45a8ff 2817 #define CAN_F12R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
bogdanm 0:9b334a45a8ff 2818 #define CAN_F12R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
bogdanm 0:9b334a45a8ff 2819 #define CAN_F12R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
bogdanm 0:9b334a45a8ff 2820 #define CAN_F12R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
bogdanm 0:9b334a45a8ff 2821 #define CAN_F12R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
bogdanm 0:9b334a45a8ff 2822 #define CAN_F12R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
bogdanm 0:9b334a45a8ff 2823 #define CAN_F12R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
bogdanm 0:9b334a45a8ff 2824 #define CAN_F12R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
bogdanm 0:9b334a45a8ff 2825 #define CAN_F12R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
bogdanm 0:9b334a45a8ff 2826 #define CAN_F12R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
bogdanm 0:9b334a45a8ff 2827 #define CAN_F12R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
bogdanm 0:9b334a45a8ff 2828 #define CAN_F12R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
bogdanm 0:9b334a45a8ff 2829 #define CAN_F12R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
bogdanm 0:9b334a45a8ff 2830 #define CAN_F12R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
bogdanm 0:9b334a45a8ff 2831 #define CAN_F12R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
bogdanm 0:9b334a45a8ff 2832 #define CAN_F12R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
bogdanm 0:9b334a45a8ff 2833 #define CAN_F12R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
bogdanm 0:9b334a45a8ff 2834 #define CAN_F12R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
bogdanm 0:9b334a45a8ff 2835 #define CAN_F12R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
bogdanm 0:9b334a45a8ff 2836 #define CAN_F12R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
bogdanm 0:9b334a45a8ff 2837 #define CAN_F12R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
bogdanm 0:9b334a45a8ff 2838 #define CAN_F12R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
bogdanm 0:9b334a45a8ff 2839 #define CAN_F12R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
bogdanm 0:9b334a45a8ff 2840 #define CAN_F12R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
bogdanm 0:9b334a45a8ff 2841
bogdanm 0:9b334a45a8ff 2842 /******************* Bit definition for CAN_F13R2 register ******************/
bogdanm 0:9b334a45a8ff 2843 #define CAN_F13R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
bogdanm 0:9b334a45a8ff 2844 #define CAN_F13R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
bogdanm 0:9b334a45a8ff 2845 #define CAN_F13R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
bogdanm 0:9b334a45a8ff 2846 #define CAN_F13R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
bogdanm 0:9b334a45a8ff 2847 #define CAN_F13R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
bogdanm 0:9b334a45a8ff 2848 #define CAN_F13R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
bogdanm 0:9b334a45a8ff 2849 #define CAN_F13R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
bogdanm 0:9b334a45a8ff 2850 #define CAN_F13R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
bogdanm 0:9b334a45a8ff 2851 #define CAN_F13R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
bogdanm 0:9b334a45a8ff 2852 #define CAN_F13R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
bogdanm 0:9b334a45a8ff 2853 #define CAN_F13R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
bogdanm 0:9b334a45a8ff 2854 #define CAN_F13R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
bogdanm 0:9b334a45a8ff 2855 #define CAN_F13R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
bogdanm 0:9b334a45a8ff 2856 #define CAN_F13R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
bogdanm 0:9b334a45a8ff 2857 #define CAN_F13R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
bogdanm 0:9b334a45a8ff 2858 #define CAN_F13R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
bogdanm 0:9b334a45a8ff 2859 #define CAN_F13R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
bogdanm 0:9b334a45a8ff 2860 #define CAN_F13R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
bogdanm 0:9b334a45a8ff 2861 #define CAN_F13R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
bogdanm 0:9b334a45a8ff 2862 #define CAN_F13R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
bogdanm 0:9b334a45a8ff 2863 #define CAN_F13R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
bogdanm 0:9b334a45a8ff 2864 #define CAN_F13R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
bogdanm 0:9b334a45a8ff 2865 #define CAN_F13R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
bogdanm 0:9b334a45a8ff 2866 #define CAN_F13R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
bogdanm 0:9b334a45a8ff 2867 #define CAN_F13R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
bogdanm 0:9b334a45a8ff 2868 #define CAN_F13R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
bogdanm 0:9b334a45a8ff 2869 #define CAN_F13R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
bogdanm 0:9b334a45a8ff 2870 #define CAN_F13R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
bogdanm 0:9b334a45a8ff 2871 #define CAN_F13R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
bogdanm 0:9b334a45a8ff 2872 #define CAN_F13R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
bogdanm 0:9b334a45a8ff 2873 #define CAN_F13R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
bogdanm 0:9b334a45a8ff 2874 #define CAN_F13R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
bogdanm 0:9b334a45a8ff 2875
bogdanm 0:9b334a45a8ff 2876 /******************************************************************************/
bogdanm 0:9b334a45a8ff 2877 /* */
bogdanm 0:9b334a45a8ff 2878 /* HDMI-CEC (CEC) */
bogdanm 0:9b334a45a8ff 2879 /* */
bogdanm 0:9b334a45a8ff 2880 /******************************************************************************/
bogdanm 0:9b334a45a8ff 2881
bogdanm 0:9b334a45a8ff 2882 /******************* Bit definition for CEC_CR register *********************/
bogdanm 0:9b334a45a8ff 2883 #define CEC_CR_CECEN ((uint32_t)0x00000001) /*!< CEC Enable */
bogdanm 0:9b334a45a8ff 2884 #define CEC_CR_TXSOM ((uint32_t)0x00000002) /*!< CEC Tx Start Of Message */
bogdanm 0:9b334a45a8ff 2885 #define CEC_CR_TXEOM ((uint32_t)0x00000004) /*!< CEC Tx End Of Message */
bogdanm 0:9b334a45a8ff 2886
bogdanm 0:9b334a45a8ff 2887 /******************* Bit definition for CEC_CFGR register *******************/
bogdanm 0:9b334a45a8ff 2888 #define CEC_CFGR_SFT ((uint32_t)0x00000007) /*!< CEC Signal Free Time */
bogdanm 0:9b334a45a8ff 2889 #define CEC_CFGR_RXTOL ((uint32_t)0x00000008) /*!< CEC Tolerance */
bogdanm 0:9b334a45a8ff 2890 #define CEC_CFGR_BRESTP ((uint32_t)0x00000010) /*!< CEC Rx Stop */
bogdanm 0:9b334a45a8ff 2891 #define CEC_CFGR_BREGEN ((uint32_t)0x00000020) /*!< CEC Bit Rising Error generation */
bogdanm 0:9b334a45a8ff 2892 #define CEC_CFGR_LBPEGEN ((uint32_t)0x00000040) /*!< CEC Long Bit Period Error generation */
bogdanm 0:9b334a45a8ff 2893 #define CEC_CFGR_SFTOPT ((uint32_t)0x00000100) /*!< CEC Signal Free Time optional */
bogdanm 0:9b334a45a8ff 2894 #define CEC_CFGR_BRDNOGEN ((uint32_t)0x00000080) /*!< CEC Broadcast No error generation */
bogdanm 0:9b334a45a8ff 2895 #define CEC_CFGR_OAR ((uint32_t)0x7FFF0000) /*!< CEC Own Address */
bogdanm 0:9b334a45a8ff 2896 #define CEC_CFGR_LSTN ((uint32_t)0x80000000) /*!< CEC Listen mode */
bogdanm 0:9b334a45a8ff 2897
bogdanm 0:9b334a45a8ff 2898 /******************* Bit definition for CEC_TXDR register *******************/
bogdanm 0:9b334a45a8ff 2899 #define CEC_TXDR_TXD ((uint32_t)0x000000FF) /*!< CEC Tx Data */
bogdanm 0:9b334a45a8ff 2900
bogdanm 0:9b334a45a8ff 2901 /******************* Bit definition for CEC_RXDR register *******************/
bogdanm 0:9b334a45a8ff 2902 #define CEC_TXDR_RXD ((uint32_t)0x000000FF) /*!< CEC Rx Data */
bogdanm 0:9b334a45a8ff 2903
bogdanm 0:9b334a45a8ff 2904 /******************* Bit definition for CEC_ISR register ********************/
bogdanm 0:9b334a45a8ff 2905 #define CEC_ISR_RXBR ((uint32_t)0x00000001) /*!< CEC Rx-Byte Received */
bogdanm 0:9b334a45a8ff 2906 #define CEC_ISR_RXEND ((uint32_t)0x00000002) /*!< CEC End Of Reception */
bogdanm 0:9b334a45a8ff 2907 #define CEC_ISR_RXOVR ((uint32_t)0x00000004) /*!< CEC Rx-Overrun */
bogdanm 0:9b334a45a8ff 2908 #define CEC_ISR_BRE ((uint32_t)0x00000008) /*!< CEC Rx Bit Rising Error */
bogdanm 0:9b334a45a8ff 2909 #define CEC_ISR_SBPE ((uint32_t)0x00000010) /*!< CEC Rx Short Bit period Error */
bogdanm 0:9b334a45a8ff 2910 #define CEC_ISR_LBPE ((uint32_t)0x00000020) /*!< CEC Rx Long Bit period Error */
bogdanm 0:9b334a45a8ff 2911 #define CEC_ISR_RXACKE ((uint32_t)0x00000040) /*!< CEC Rx Missing Acknowledge */
bogdanm 0:9b334a45a8ff 2912 #define CEC_ISR_ARBLST ((uint32_t)0x00000080) /*!< CEC Arbitration Lost */
bogdanm 0:9b334a45a8ff 2913 #define CEC_ISR_TXBR ((uint32_t)0x00000100) /*!< CEC Tx Byte Request */
bogdanm 0:9b334a45a8ff 2914 #define CEC_ISR_TXEND ((uint32_t)0x00000200) /*!< CEC End of Transmission */
bogdanm 0:9b334a45a8ff 2915 #define CEC_ISR_TXUDR ((uint32_t)0x00000400) /*!< CEC Tx-Buffer Underrun */
bogdanm 0:9b334a45a8ff 2916 #define CEC_ISR_TXERR ((uint32_t)0x00000800) /*!< CEC Tx-Error */
bogdanm 0:9b334a45a8ff 2917 #define CEC_ISR_TXACKE ((uint32_t)0x00001000) /*!< CEC Tx Missing Acknowledge */
bogdanm 0:9b334a45a8ff 2918
bogdanm 0:9b334a45a8ff 2919 /******************* Bit definition for CEC_IER register ********************/
bogdanm 0:9b334a45a8ff 2920 #define CEC_IER_RXBRIE ((uint32_t)0x00000001) /*!< CEC Rx-Byte Received IT Enable */
bogdanm 0:9b334a45a8ff 2921 #define CEC_IER_RXENDIE ((uint32_t)0x00000002) /*!< CEC End Of Reception IT Enable */
bogdanm 0:9b334a45a8ff 2922 #define CEC_IER_RXOVRIE ((uint32_t)0x00000004) /*!< CEC Rx-Overrun IT Enable */
bogdanm 0:9b334a45a8ff 2923 #define CEC_IER_BREIE ((uint32_t)0x00000008) /*!< CEC Rx Bit Rising Error IT Enable */
bogdanm 0:9b334a45a8ff 2924 #define CEC_IER_SBPEIE ((uint32_t)0x00000010) /*!< CEC Rx Short Bit period Error IT Enable */
bogdanm 0:9b334a45a8ff 2925 #define CEC_IER_LBPEIE ((uint32_t)0x00000020) /*!< CEC Rx Long Bit period Error IT Enable */
bogdanm 0:9b334a45a8ff 2926 #define CEC_IER_RXACKEIE ((uint32_t)0x00000040) /*!< CEC Rx Missing Acknowledge IT Enable */
bogdanm 0:9b334a45a8ff 2927 #define CEC_IER_ARBLSTIE ((uint32_t)0x00000080) /*!< CEC Arbitration Lost IT Enable */
bogdanm 0:9b334a45a8ff 2928 #define CEC_IER_TXBRIE ((uint32_t)0x00000100) /*!< CEC Tx Byte Request IT Enable */
bogdanm 0:9b334a45a8ff 2929 #define CEC_IER_TXENDIE ((uint32_t)0x00000200) /*!< CEC End of Transmission IT Enable */
bogdanm 0:9b334a45a8ff 2930 #define CEC_IER_TXUDRIE ((uint32_t)0x00000400) /*!< CEC Tx-Buffer Underrun IT Enable */
bogdanm 0:9b334a45a8ff 2931 #define CEC_IER_TXERRIE ((uint32_t)0x00000800) /*!< CEC Tx-Error IT Enable */
bogdanm 0:9b334a45a8ff 2932 #define CEC_IER_TXACKEIE ((uint32_t)0x00001000) /*!< CEC Tx Missing Acknowledge IT Enable */
bogdanm 0:9b334a45a8ff 2933
bogdanm 0:9b334a45a8ff 2934 /******************************************************************************/
bogdanm 0:9b334a45a8ff 2935 /* */
bogdanm 0:9b334a45a8ff 2936 /* CRC calculation unit */
bogdanm 0:9b334a45a8ff 2937 /* */
bogdanm 0:9b334a45a8ff 2938 /******************************************************************************/
bogdanm 0:9b334a45a8ff 2939 /******************* Bit definition for CRC_DR register *********************/
bogdanm 0:9b334a45a8ff 2940 #define CRC_DR_DR ((uint32_t)0xFFFFFFFF) /*!< Data register bits */
bogdanm 0:9b334a45a8ff 2941
bogdanm 0:9b334a45a8ff 2942
bogdanm 0:9b334a45a8ff 2943 /******************* Bit definition for CRC_IDR register ********************/
bogdanm 0:9b334a45a8ff 2944 #define CRC_IDR_IDR ((uint32_t)0xFF) /*!< General-purpose 8-bit data register bits */
bogdanm 0:9b334a45a8ff 2945
bogdanm 0:9b334a45a8ff 2946
bogdanm 0:9b334a45a8ff 2947 /******************** Bit definition for CRC_CR register ********************/
bogdanm 0:9b334a45a8ff 2948 #define CRC_CR_RESET ((uint32_t)0x01) /*!< RESET bit */
bogdanm 0:9b334a45a8ff 2949
bogdanm 0:9b334a45a8ff 2950 /******************************************************************************/
bogdanm 0:9b334a45a8ff 2951 /* */
bogdanm 0:9b334a45a8ff 2952 /* Digital to Analog Converter */
bogdanm 0:9b334a45a8ff 2953 /* */
bogdanm 0:9b334a45a8ff 2954 /******************************************************************************/
bogdanm 0:9b334a45a8ff 2955 /******************** Bit definition for DAC_CR register ********************/
bogdanm 0:9b334a45a8ff 2956 #define DAC_CR_EN1 ((uint32_t)0x00000001) /*!<DAC channel1 enable */
bogdanm 0:9b334a45a8ff 2957 #define DAC_CR_BOFF1 ((uint32_t)0x00000002) /*!<DAC channel1 output buffer disable */
bogdanm 0:9b334a45a8ff 2958 #define DAC_CR_TEN1 ((uint32_t)0x00000004) /*!<DAC channel1 Trigger enable */
bogdanm 0:9b334a45a8ff 2959
bogdanm 0:9b334a45a8ff 2960 #define DAC_CR_TSEL1 ((uint32_t)0x00000038) /*!<TSEL1[2:0] (DAC channel1 Trigger selection) */
bogdanm 0:9b334a45a8ff 2961 #define DAC_CR_TSEL1_0 ((uint32_t)0x00000008) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 2962 #define DAC_CR_TSEL1_1 ((uint32_t)0x00000010) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 2963 #define DAC_CR_TSEL1_2 ((uint32_t)0x00000020) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 2964
bogdanm 0:9b334a45a8ff 2965 #define DAC_CR_WAVE1 ((uint32_t)0x000000C0) /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */
bogdanm 0:9b334a45a8ff 2966 #define DAC_CR_WAVE1_0 ((uint32_t)0x00000040) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 2967 #define DAC_CR_WAVE1_1 ((uint32_t)0x00000080) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 2968
bogdanm 0:9b334a45a8ff 2969 #define DAC_CR_MAMP1 ((uint32_t)0x00000F00) /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
bogdanm 0:9b334a45a8ff 2970 #define DAC_CR_MAMP1_0 ((uint32_t)0x00000100) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 2971 #define DAC_CR_MAMP1_1 ((uint32_t)0x00000200) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 2972 #define DAC_CR_MAMP1_2 ((uint32_t)0x00000400) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 2973 #define DAC_CR_MAMP1_3 ((uint32_t)0x00000800) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 2974
bogdanm 0:9b334a45a8ff 2975 #define DAC_CR_DMAEN1 ((uint32_t)0x00001000) /*!<DAC channel1 DMA enable */
bogdanm 0:9b334a45a8ff 2976 #define DAC_CR_EN2 ((uint32_t)0x00010000) /*!<DAC channel2 enable */
bogdanm 0:9b334a45a8ff 2977 #define DAC_CR_BOFF2 ((uint32_t)0x00020000) /*!<DAC channel2 output buffer disable */
bogdanm 0:9b334a45a8ff 2978 #define DAC_CR_TEN2 ((uint32_t)0x00040000) /*!<DAC channel2 Trigger enable */
bogdanm 0:9b334a45a8ff 2979
bogdanm 0:9b334a45a8ff 2980 #define DAC_CR_TSEL2 ((uint32_t)0x00380000) /*!<TSEL2[2:0] (DAC channel2 Trigger selection) */
bogdanm 0:9b334a45a8ff 2981 #define DAC_CR_TSEL2_0 ((uint32_t)0x00080000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 2982 #define DAC_CR_TSEL2_1 ((uint32_t)0x00100000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 2983 #define DAC_CR_TSEL2_2 ((uint32_t)0x00200000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 2984
bogdanm 0:9b334a45a8ff 2985 #define DAC_CR_WAVE2 ((uint32_t)0x00C00000) /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
bogdanm 0:9b334a45a8ff 2986 #define DAC_CR_WAVE2_0 ((uint32_t)0x00400000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 2987 #define DAC_CR_WAVE2_1 ((uint32_t)0x00800000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 2988
bogdanm 0:9b334a45a8ff 2989 #define DAC_CR_MAMP2 ((uint32_t)0x0F000000) /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
bogdanm 0:9b334a45a8ff 2990 #define DAC_CR_MAMP2_0 ((uint32_t)0x01000000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 2991 #define DAC_CR_MAMP2_1 ((uint32_t)0x02000000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 2992 #define DAC_CR_MAMP2_2 ((uint32_t)0x04000000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 2993 #define DAC_CR_MAMP2_3 ((uint32_t)0x08000000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 2994
bogdanm 0:9b334a45a8ff 2995 #define DAC_CR_DMAEN2 ((uint32_t)0x10000000) /*!<DAC channel2 DMA enabled */
bogdanm 0:9b334a45a8ff 2996
bogdanm 0:9b334a45a8ff 2997 /***************** Bit definition for DAC_SWTRIGR register ******************/
bogdanm 0:9b334a45a8ff 2998 #define DAC_SWTRIGR_SWTRIG1 ((uint32_t)0x01) /*!<DAC channel1 software trigger */
bogdanm 0:9b334a45a8ff 2999 #define DAC_SWTRIGR_SWTRIG2 ((uint32_t)0x02) /*!<DAC channel2 software trigger */
bogdanm 0:9b334a45a8ff 3000
bogdanm 0:9b334a45a8ff 3001 /***************** Bit definition for DAC_DHR12R1 register ******************/
bogdanm 0:9b334a45a8ff 3002 #define DAC_DHR12R1_DACC1DHR ((uint32_t)0x0FFF) /*!<DAC channel1 12-bit Right aligned data */
bogdanm 0:9b334a45a8ff 3003
bogdanm 0:9b334a45a8ff 3004 /***************** Bit definition for DAC_DHR12L1 register ******************/
bogdanm 0:9b334a45a8ff 3005 #define DAC_DHR12L1_DACC1DHR ((uint32_t)0xFFF0) /*!<DAC channel1 12-bit Left aligned data */
bogdanm 0:9b334a45a8ff 3006
bogdanm 0:9b334a45a8ff 3007 /****************** Bit definition for DAC_DHR8R1 register ******************/
bogdanm 0:9b334a45a8ff 3008 #define DAC_DHR8R1_DACC1DHR ((uint32_t)0xFF) /*!<DAC channel1 8-bit Right aligned data */
bogdanm 0:9b334a45a8ff 3009
bogdanm 0:9b334a45a8ff 3010 /***************** Bit definition for DAC_DHR12R2 register ******************/
bogdanm 0:9b334a45a8ff 3011 #define DAC_DHR12R2_DACC2DHR ((uint32_t)0x0FFF) /*!<DAC channel2 12-bit Right aligned data */
bogdanm 0:9b334a45a8ff 3012
bogdanm 0:9b334a45a8ff 3013 /***************** Bit definition for DAC_DHR12L2 register ******************/
bogdanm 0:9b334a45a8ff 3014 #define DAC_DHR12L2_DACC2DHR ((uint32_t)0xFFF0) /*!<DAC channel2 12-bit Left aligned data */
bogdanm 0:9b334a45a8ff 3015
bogdanm 0:9b334a45a8ff 3016 /****************** Bit definition for DAC_DHR8R2 register ******************/
bogdanm 0:9b334a45a8ff 3017 #define DAC_DHR8R2_DACC2DHR ((uint32_t)0xFF) /*!<DAC channel2 8-bit Right aligned data */
bogdanm 0:9b334a45a8ff 3018
bogdanm 0:9b334a45a8ff 3019 /***************** Bit definition for DAC_DHR12RD register ******************/
bogdanm 0:9b334a45a8ff 3020 #define DAC_DHR12RD_DACC1DHR ((uint32_t)0x00000FFF) /*!<DAC channel1 12-bit Right aligned data */
bogdanm 0:9b334a45a8ff 3021 #define DAC_DHR12RD_DACC2DHR ((uint32_t)0x0FFF0000) /*!<DAC channel2 12-bit Right aligned data */
bogdanm 0:9b334a45a8ff 3022
bogdanm 0:9b334a45a8ff 3023 /***************** Bit definition for DAC_DHR12LD register ******************/
bogdanm 0:9b334a45a8ff 3024 #define DAC_DHR12LD_DACC1DHR ((uint32_t)0x0000FFF0) /*!<DAC channel1 12-bit Left aligned data */
bogdanm 0:9b334a45a8ff 3025 #define DAC_DHR12LD_DACC2DHR ((uint32_t)0xFFF00000) /*!<DAC channel2 12-bit Left aligned data */
bogdanm 0:9b334a45a8ff 3026
bogdanm 0:9b334a45a8ff 3027 /****************** Bit definition for DAC_DHR8RD register ******************/
bogdanm 0:9b334a45a8ff 3028 #define DAC_DHR8RD_DACC1DHR ((uint32_t)0x00FF) /*!<DAC channel1 8-bit Right aligned data */
bogdanm 0:9b334a45a8ff 3029 #define DAC_DHR8RD_DACC2DHR ((uint32_t)0xFF00) /*!<DAC channel2 8-bit Right aligned data */
bogdanm 0:9b334a45a8ff 3030
bogdanm 0:9b334a45a8ff 3031 /******************* Bit definition for DAC_DOR1 register *******************/
bogdanm 0:9b334a45a8ff 3032 #define DAC_DOR1_DACC1DOR ((uint32_t)0x0FFF) /*!<DAC channel1 data output */
bogdanm 0:9b334a45a8ff 3033
bogdanm 0:9b334a45a8ff 3034 /******************* Bit definition for DAC_DOR2 register *******************/
bogdanm 0:9b334a45a8ff 3035 #define DAC_DOR2_DACC2DOR ((uint32_t)0x0FFF) /*!<DAC channel2 data output */
bogdanm 0:9b334a45a8ff 3036
bogdanm 0:9b334a45a8ff 3037 /******************** Bit definition for DAC_SR register ********************/
bogdanm 0:9b334a45a8ff 3038 #define DAC_SR_DMAUDR1 ((uint32_t)0x00002000) /*!<DAC channel1 DMA underrun flag */
bogdanm 0:9b334a45a8ff 3039 #define DAC_SR_DMAUDR2 ((uint32_t)0x20000000) /*!<DAC channel2 DMA underrun flag */
bogdanm 0:9b334a45a8ff 3040
bogdanm 0:9b334a45a8ff 3041 /******************************************************************************/
bogdanm 0:9b334a45a8ff 3042 /* */
bogdanm 0:9b334a45a8ff 3043 /* Debug MCU */
bogdanm 0:9b334a45a8ff 3044 /* */
bogdanm 0:9b334a45a8ff 3045 /******************************************************************************/
bogdanm 0:9b334a45a8ff 3046
bogdanm 0:9b334a45a8ff 3047 /******************************************************************************/
bogdanm 0:9b334a45a8ff 3048 /* */
bogdanm 0:9b334a45a8ff 3049 /* DCMI */
bogdanm 0:9b334a45a8ff 3050 /* */
bogdanm 0:9b334a45a8ff 3051 /******************************************************************************/
bogdanm 0:9b334a45a8ff 3052 /******************** Bits definition for DCMI_CR register ******************/
bogdanm 0:9b334a45a8ff 3053 #define DCMI_CR_CAPTURE ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 3054 #define DCMI_CR_CM ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 3055 #define DCMI_CR_CROP ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 3056 #define DCMI_CR_JPEG ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 3057 #define DCMI_CR_ESS ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 3058 #define DCMI_CR_PCKPOL ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 3059 #define DCMI_CR_HSPOL ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 3060 #define DCMI_CR_VSPOL ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 3061 #define DCMI_CR_FCRC_0 ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 3062 #define DCMI_CR_FCRC_1 ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 3063 #define DCMI_CR_EDM_0 ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 3064 #define DCMI_CR_EDM_1 ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 3065 #define DCMI_CR_OUTEN ((uint32_t)0x00002000)
bogdanm 0:9b334a45a8ff 3066 #define DCMI_CR_ENABLE ((uint32_t)0x00004000)
bogdanm 0:9b334a45a8ff 3067 #define DCMI_CR_BSM_0 ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 3068 #define DCMI_CR_BSM_1 ((uint32_t)0x00020000)
bogdanm 0:9b334a45a8ff 3069 #define DCMI_CR_OEBS ((uint32_t)0x00040000)
bogdanm 0:9b334a45a8ff 3070 #define DCMI_CR_LSM ((uint32_t)0x00080000)
bogdanm 0:9b334a45a8ff 3071 #define DCMI_CR_OELS ((uint32_t)0x00100000)
bogdanm 0:9b334a45a8ff 3072
bogdanm 0:9b334a45a8ff 3073 /******************** Bits definition for DCMI_SR register ******************/
bogdanm 0:9b334a45a8ff 3074 #define DCMI_SR_HSYNC ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 3075 #define DCMI_SR_VSYNC ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 3076 #define DCMI_SR_FNE ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 3077
bogdanm 0:9b334a45a8ff 3078 /******************** Bits definition for DCMI_RISR register ****************/
bogdanm 0:9b334a45a8ff 3079 #define DCMI_RISR_FRAME_RIS ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 3080 #define DCMI_RISR_OVF_RIS ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 3081 #define DCMI_RISR_ERR_RIS ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 3082 #define DCMI_RISR_VSYNC_RIS ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 3083 #define DCMI_RISR_LINE_RIS ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 3084
bogdanm 0:9b334a45a8ff 3085 /******************** Bits definition for DCMI_IER register *****************/
bogdanm 0:9b334a45a8ff 3086 #define DCMI_IER_FRAME_IE ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 3087 #define DCMI_IER_OVF_IE ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 3088 #define DCMI_IER_ERR_IE ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 3089 #define DCMI_IER_VSYNC_IE ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 3090 #define DCMI_IER_LINE_IE ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 3091
bogdanm 0:9b334a45a8ff 3092 /******************** Bits definition for DCMI_MISR register ****************/
bogdanm 0:9b334a45a8ff 3093 #define DCMI_MISR_FRAME_MIS ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 3094 #define DCMI_MISR_OVF_MIS ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 3095 #define DCMI_MISR_ERR_MIS ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 3096 #define DCMI_MISR_VSYNC_MIS ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 3097 #define DCMI_MISR_LINE_MIS ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 3098
bogdanm 0:9b334a45a8ff 3099 /******************** Bits definition for DCMI_ICR register *****************/
bogdanm 0:9b334a45a8ff 3100 #define DCMI_ICR_FRAME_ISC ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 3101 #define DCMI_ICR_OVF_ISC ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 3102 #define DCMI_ICR_ERR_ISC ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 3103 #define DCMI_ICR_VSYNC_ISC ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 3104 #define DCMI_ICR_LINE_ISC ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 3105
bogdanm 0:9b334a45a8ff 3106 /******************************************************************************/
bogdanm 0:9b334a45a8ff 3107 /* */
bogdanm 0:9b334a45a8ff 3108 /* DMA Controller */
bogdanm 0:9b334a45a8ff 3109 /* */
bogdanm 0:9b334a45a8ff 3110 /******************************************************************************/
bogdanm 0:9b334a45a8ff 3111 /******************** Bits definition for DMA_SxCR register *****************/
bogdanm 0:9b334a45a8ff 3112 #define DMA_SxCR_CHSEL ((uint32_t)0x0E000000)
bogdanm 0:9b334a45a8ff 3113 #define DMA_SxCR_CHSEL_0 ((uint32_t)0x02000000)
bogdanm 0:9b334a45a8ff 3114 #define DMA_SxCR_CHSEL_1 ((uint32_t)0x04000000)
bogdanm 0:9b334a45a8ff 3115 #define DMA_SxCR_CHSEL_2 ((uint32_t)0x08000000)
bogdanm 0:9b334a45a8ff 3116 #define DMA_SxCR_MBURST ((uint32_t)0x01800000)
bogdanm 0:9b334a45a8ff 3117 #define DMA_SxCR_MBURST_0 ((uint32_t)0x00800000)
bogdanm 0:9b334a45a8ff 3118 #define DMA_SxCR_MBURST_1 ((uint32_t)0x01000000)
bogdanm 0:9b334a45a8ff 3119 #define DMA_SxCR_PBURST ((uint32_t)0x00600000)
bogdanm 0:9b334a45a8ff 3120 #define DMA_SxCR_PBURST_0 ((uint32_t)0x00200000)
bogdanm 0:9b334a45a8ff 3121 #define DMA_SxCR_PBURST_1 ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 3122 #define DMA_SxCR_ACK ((uint32_t)0x00100000)
bogdanm 0:9b334a45a8ff 3123 #define DMA_SxCR_CT ((uint32_t)0x00080000)
bogdanm 0:9b334a45a8ff 3124 #define DMA_SxCR_DBM ((uint32_t)0x00040000)
bogdanm 0:9b334a45a8ff 3125 #define DMA_SxCR_PL ((uint32_t)0x00030000)
bogdanm 0:9b334a45a8ff 3126 #define DMA_SxCR_PL_0 ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 3127 #define DMA_SxCR_PL_1 ((uint32_t)0x00020000)
bogdanm 0:9b334a45a8ff 3128 #define DMA_SxCR_PINCOS ((uint32_t)0x00008000)
bogdanm 0:9b334a45a8ff 3129 #define DMA_SxCR_MSIZE ((uint32_t)0x00006000)
bogdanm 0:9b334a45a8ff 3130 #define DMA_SxCR_MSIZE_0 ((uint32_t)0x00002000)
bogdanm 0:9b334a45a8ff 3131 #define DMA_SxCR_MSIZE_1 ((uint32_t)0x00004000)
bogdanm 0:9b334a45a8ff 3132 #define DMA_SxCR_PSIZE ((uint32_t)0x00001800)
bogdanm 0:9b334a45a8ff 3133 #define DMA_SxCR_PSIZE_0 ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 3134 #define DMA_SxCR_PSIZE_1 ((uint32_t)0x00001000)
bogdanm 0:9b334a45a8ff 3135 #define DMA_SxCR_MINC ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 3136 #define DMA_SxCR_PINC ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 3137 #define DMA_SxCR_CIRC ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 3138 #define DMA_SxCR_DIR ((uint32_t)0x000000C0)
bogdanm 0:9b334a45a8ff 3139 #define DMA_SxCR_DIR_0 ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 3140 #define DMA_SxCR_DIR_1 ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 3141 #define DMA_SxCR_PFCTRL ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 3142 #define DMA_SxCR_TCIE ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 3143 #define DMA_SxCR_HTIE ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 3144 #define DMA_SxCR_TEIE ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 3145 #define DMA_SxCR_DMEIE ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 3146 #define DMA_SxCR_EN ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 3147
bogdanm 0:9b334a45a8ff 3148 /******************** Bits definition for DMA_SxCNDTR register **************/
bogdanm 0:9b334a45a8ff 3149 #define DMA_SxNDT ((uint32_t)0x0000FFFF)
bogdanm 0:9b334a45a8ff 3150 #define DMA_SxNDT_0 ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 3151 #define DMA_SxNDT_1 ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 3152 #define DMA_SxNDT_2 ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 3153 #define DMA_SxNDT_3 ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 3154 #define DMA_SxNDT_4 ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 3155 #define DMA_SxNDT_5 ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 3156 #define DMA_SxNDT_6 ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 3157 #define DMA_SxNDT_7 ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 3158 #define DMA_SxNDT_8 ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 3159 #define DMA_SxNDT_9 ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 3160 #define DMA_SxNDT_10 ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 3161 #define DMA_SxNDT_11 ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 3162 #define DMA_SxNDT_12 ((uint32_t)0x00001000)
bogdanm 0:9b334a45a8ff 3163 #define DMA_SxNDT_13 ((uint32_t)0x00002000)
bogdanm 0:9b334a45a8ff 3164 #define DMA_SxNDT_14 ((uint32_t)0x00004000)
bogdanm 0:9b334a45a8ff 3165 #define DMA_SxNDT_15 ((uint32_t)0x00008000)
bogdanm 0:9b334a45a8ff 3166
bogdanm 0:9b334a45a8ff 3167 /******************** Bits definition for DMA_SxFCR register ****************/
bogdanm 0:9b334a45a8ff 3168 #define DMA_SxFCR_FEIE ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 3169 #define DMA_SxFCR_FS ((uint32_t)0x00000038)
bogdanm 0:9b334a45a8ff 3170 #define DMA_SxFCR_FS_0 ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 3171 #define DMA_SxFCR_FS_1 ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 3172 #define DMA_SxFCR_FS_2 ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 3173 #define DMA_SxFCR_DMDIS ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 3174 #define DMA_SxFCR_FTH ((uint32_t)0x00000003)
bogdanm 0:9b334a45a8ff 3175 #define DMA_SxFCR_FTH_0 ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 3176 #define DMA_SxFCR_FTH_1 ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 3177
bogdanm 0:9b334a45a8ff 3178 /******************** Bits definition for DMA_LISR register *****************/
bogdanm 0:9b334a45a8ff 3179 #define DMA_LISR_TCIF3 ((uint32_t)0x08000000)
bogdanm 0:9b334a45a8ff 3180 #define DMA_LISR_HTIF3 ((uint32_t)0x04000000)
bogdanm 0:9b334a45a8ff 3181 #define DMA_LISR_TEIF3 ((uint32_t)0x02000000)
bogdanm 0:9b334a45a8ff 3182 #define DMA_LISR_DMEIF3 ((uint32_t)0x01000000)
bogdanm 0:9b334a45a8ff 3183 #define DMA_LISR_FEIF3 ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 3184 #define DMA_LISR_TCIF2 ((uint32_t)0x00200000)
bogdanm 0:9b334a45a8ff 3185 #define DMA_LISR_HTIF2 ((uint32_t)0x00100000)
bogdanm 0:9b334a45a8ff 3186 #define DMA_LISR_TEIF2 ((uint32_t)0x00080000)
bogdanm 0:9b334a45a8ff 3187 #define DMA_LISR_DMEIF2 ((uint32_t)0x00040000)
bogdanm 0:9b334a45a8ff 3188 #define DMA_LISR_FEIF2 ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 3189 #define DMA_LISR_TCIF1 ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 3190 #define DMA_LISR_HTIF1 ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 3191 #define DMA_LISR_TEIF1 ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 3192 #define DMA_LISR_DMEIF1 ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 3193 #define DMA_LISR_FEIF1 ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 3194 #define DMA_LISR_TCIF0 ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 3195 #define DMA_LISR_HTIF0 ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 3196 #define DMA_LISR_TEIF0 ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 3197 #define DMA_LISR_DMEIF0 ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 3198 #define DMA_LISR_FEIF0 ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 3199
bogdanm 0:9b334a45a8ff 3200 /******************** Bits definition for DMA_HISR register *****************/
bogdanm 0:9b334a45a8ff 3201 #define DMA_HISR_TCIF7 ((uint32_t)0x08000000)
bogdanm 0:9b334a45a8ff 3202 #define DMA_HISR_HTIF7 ((uint32_t)0x04000000)
bogdanm 0:9b334a45a8ff 3203 #define DMA_HISR_TEIF7 ((uint32_t)0x02000000)
bogdanm 0:9b334a45a8ff 3204 #define DMA_HISR_DMEIF7 ((uint32_t)0x01000000)
bogdanm 0:9b334a45a8ff 3205 #define DMA_HISR_FEIF7 ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 3206 #define DMA_HISR_TCIF6 ((uint32_t)0x00200000)
bogdanm 0:9b334a45a8ff 3207 #define DMA_HISR_HTIF6 ((uint32_t)0x00100000)
bogdanm 0:9b334a45a8ff 3208 #define DMA_HISR_TEIF6 ((uint32_t)0x00080000)
bogdanm 0:9b334a45a8ff 3209 #define DMA_HISR_DMEIF6 ((uint32_t)0x00040000)
bogdanm 0:9b334a45a8ff 3210 #define DMA_HISR_FEIF6 ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 3211 #define DMA_HISR_TCIF5 ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 3212 #define DMA_HISR_HTIF5 ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 3213 #define DMA_HISR_TEIF5 ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 3214 #define DMA_HISR_DMEIF5 ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 3215 #define DMA_HISR_FEIF5 ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 3216 #define DMA_HISR_TCIF4 ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 3217 #define DMA_HISR_HTIF4 ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 3218 #define DMA_HISR_TEIF4 ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 3219 #define DMA_HISR_DMEIF4 ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 3220 #define DMA_HISR_FEIF4 ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 3221
bogdanm 0:9b334a45a8ff 3222 /******************** Bits definition for DMA_LIFCR register ****************/
bogdanm 0:9b334a45a8ff 3223 #define DMA_LIFCR_CTCIF3 ((uint32_t)0x08000000)
bogdanm 0:9b334a45a8ff 3224 #define DMA_LIFCR_CHTIF3 ((uint32_t)0x04000000)
bogdanm 0:9b334a45a8ff 3225 #define DMA_LIFCR_CTEIF3 ((uint32_t)0x02000000)
bogdanm 0:9b334a45a8ff 3226 #define DMA_LIFCR_CDMEIF3 ((uint32_t)0x01000000)
bogdanm 0:9b334a45a8ff 3227 #define DMA_LIFCR_CFEIF3 ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 3228 #define DMA_LIFCR_CTCIF2 ((uint32_t)0x00200000)
bogdanm 0:9b334a45a8ff 3229 #define DMA_LIFCR_CHTIF2 ((uint32_t)0x00100000)
bogdanm 0:9b334a45a8ff 3230 #define DMA_LIFCR_CTEIF2 ((uint32_t)0x00080000)
bogdanm 0:9b334a45a8ff 3231 #define DMA_LIFCR_CDMEIF2 ((uint32_t)0x00040000)
bogdanm 0:9b334a45a8ff 3232 #define DMA_LIFCR_CFEIF2 ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 3233 #define DMA_LIFCR_CTCIF1 ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 3234 #define DMA_LIFCR_CHTIF1 ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 3235 #define DMA_LIFCR_CTEIF1 ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 3236 #define DMA_LIFCR_CDMEIF1 ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 3237 #define DMA_LIFCR_CFEIF1 ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 3238 #define DMA_LIFCR_CTCIF0 ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 3239 #define DMA_LIFCR_CHTIF0 ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 3240 #define DMA_LIFCR_CTEIF0 ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 3241 #define DMA_LIFCR_CDMEIF0 ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 3242 #define DMA_LIFCR_CFEIF0 ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 3243
bogdanm 0:9b334a45a8ff 3244 /******************** Bits definition for DMA_HIFCR register ****************/
bogdanm 0:9b334a45a8ff 3245 #define DMA_HIFCR_CTCIF7 ((uint32_t)0x08000000)
bogdanm 0:9b334a45a8ff 3246 #define DMA_HIFCR_CHTIF7 ((uint32_t)0x04000000)
bogdanm 0:9b334a45a8ff 3247 #define DMA_HIFCR_CTEIF7 ((uint32_t)0x02000000)
bogdanm 0:9b334a45a8ff 3248 #define DMA_HIFCR_CDMEIF7 ((uint32_t)0x01000000)
bogdanm 0:9b334a45a8ff 3249 #define DMA_HIFCR_CFEIF7 ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 3250 #define DMA_HIFCR_CTCIF6 ((uint32_t)0x00200000)
bogdanm 0:9b334a45a8ff 3251 #define DMA_HIFCR_CHTIF6 ((uint32_t)0x00100000)
bogdanm 0:9b334a45a8ff 3252 #define DMA_HIFCR_CTEIF6 ((uint32_t)0x00080000)
bogdanm 0:9b334a45a8ff 3253 #define DMA_HIFCR_CDMEIF6 ((uint32_t)0x00040000)
bogdanm 0:9b334a45a8ff 3254 #define DMA_HIFCR_CFEIF6 ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 3255 #define DMA_HIFCR_CTCIF5 ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 3256 #define DMA_HIFCR_CHTIF5 ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 3257 #define DMA_HIFCR_CTEIF5 ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 3258 #define DMA_HIFCR_CDMEIF5 ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 3259 #define DMA_HIFCR_CFEIF5 ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 3260 #define DMA_HIFCR_CTCIF4 ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 3261 #define DMA_HIFCR_CHTIF4 ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 3262 #define DMA_HIFCR_CTEIF4 ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 3263 #define DMA_HIFCR_CDMEIF4 ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 3264 #define DMA_HIFCR_CFEIF4 ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 3265
bogdanm 0:9b334a45a8ff 3266
bogdanm 0:9b334a45a8ff 3267 /******************************************************************************/
bogdanm 0:9b334a45a8ff 3268 /* */
bogdanm 0:9b334a45a8ff 3269 /* External Interrupt/Event Controller */
bogdanm 0:9b334a45a8ff 3270 /* */
bogdanm 0:9b334a45a8ff 3271 /******************************************************************************/
bogdanm 0:9b334a45a8ff 3272 /******************* Bit definition for EXTI_IMR register *******************/
bogdanm 0:9b334a45a8ff 3273 #define EXTI_IMR_MR0 ((uint32_t)0x00000001) /*!< Interrupt Mask on line 0 */
bogdanm 0:9b334a45a8ff 3274 #define EXTI_IMR_MR1 ((uint32_t)0x00000002) /*!< Interrupt Mask on line 1 */
bogdanm 0:9b334a45a8ff 3275 #define EXTI_IMR_MR2 ((uint32_t)0x00000004) /*!< Interrupt Mask on line 2 */
bogdanm 0:9b334a45a8ff 3276 #define EXTI_IMR_MR3 ((uint32_t)0x00000008) /*!< Interrupt Mask on line 3 */
bogdanm 0:9b334a45a8ff 3277 #define EXTI_IMR_MR4 ((uint32_t)0x00000010) /*!< Interrupt Mask on line 4 */
bogdanm 0:9b334a45a8ff 3278 #define EXTI_IMR_MR5 ((uint32_t)0x00000020) /*!< Interrupt Mask on line 5 */
bogdanm 0:9b334a45a8ff 3279 #define EXTI_IMR_MR6 ((uint32_t)0x00000040) /*!< Interrupt Mask on line 6 */
bogdanm 0:9b334a45a8ff 3280 #define EXTI_IMR_MR7 ((uint32_t)0x00000080) /*!< Interrupt Mask on line 7 */
bogdanm 0:9b334a45a8ff 3281 #define EXTI_IMR_MR8 ((uint32_t)0x00000100) /*!< Interrupt Mask on line 8 */
bogdanm 0:9b334a45a8ff 3282 #define EXTI_IMR_MR9 ((uint32_t)0x00000200) /*!< Interrupt Mask on line 9 */
bogdanm 0:9b334a45a8ff 3283 #define EXTI_IMR_MR10 ((uint32_t)0x00000400) /*!< Interrupt Mask on line 10 */
bogdanm 0:9b334a45a8ff 3284 #define EXTI_IMR_MR11 ((uint32_t)0x00000800) /*!< Interrupt Mask on line 11 */
bogdanm 0:9b334a45a8ff 3285 #define EXTI_IMR_MR12 ((uint32_t)0x00001000) /*!< Interrupt Mask on line 12 */
bogdanm 0:9b334a45a8ff 3286 #define EXTI_IMR_MR13 ((uint32_t)0x00002000) /*!< Interrupt Mask on line 13 */
bogdanm 0:9b334a45a8ff 3287 #define EXTI_IMR_MR14 ((uint32_t)0x00004000) /*!< Interrupt Mask on line 14 */
bogdanm 0:9b334a45a8ff 3288 #define EXTI_IMR_MR15 ((uint32_t)0x00008000) /*!< Interrupt Mask on line 15 */
bogdanm 0:9b334a45a8ff 3289 #define EXTI_IMR_MR16 ((uint32_t)0x00010000) /*!< Interrupt Mask on line 16 */
bogdanm 0:9b334a45a8ff 3290 #define EXTI_IMR_MR17 ((uint32_t)0x00020000) /*!< Interrupt Mask on line 17 */
bogdanm 0:9b334a45a8ff 3291 #define EXTI_IMR_MR18 ((uint32_t)0x00040000) /*!< Interrupt Mask on line 18 */
bogdanm 0:9b334a45a8ff 3292 #define EXTI_IMR_MR19 ((uint32_t)0x00080000) /*!< Interrupt Mask on line 19 */
bogdanm 0:9b334a45a8ff 3293 #define EXTI_IMR_MR20 ((uint32_t)0x00100000) /*!< Interrupt Mask on line 20 */
bogdanm 0:9b334a45a8ff 3294 #define EXTI_IMR_MR21 ((uint32_t)0x00200000) /*!< Interrupt Mask on line 21 */
bogdanm 0:9b334a45a8ff 3295 #define EXTI_IMR_MR22 ((uint32_t)0x00400000) /*!< Interrupt Mask on line 22 */
bogdanm 0:9b334a45a8ff 3296
bogdanm 0:9b334a45a8ff 3297 /******************* Bit definition for EXTI_EMR register *******************/
bogdanm 0:9b334a45a8ff 3298 #define EXTI_EMR_MR0 ((uint32_t)0x00000001) /*!< Event Mask on line 0 */
bogdanm 0:9b334a45a8ff 3299 #define EXTI_EMR_MR1 ((uint32_t)0x00000002) /*!< Event Mask on line 1 */
bogdanm 0:9b334a45a8ff 3300 #define EXTI_EMR_MR2 ((uint32_t)0x00000004) /*!< Event Mask on line 2 */
bogdanm 0:9b334a45a8ff 3301 #define EXTI_EMR_MR3 ((uint32_t)0x00000008) /*!< Event Mask on line 3 */
bogdanm 0:9b334a45a8ff 3302 #define EXTI_EMR_MR4 ((uint32_t)0x00000010) /*!< Event Mask on line 4 */
bogdanm 0:9b334a45a8ff 3303 #define EXTI_EMR_MR5 ((uint32_t)0x00000020) /*!< Event Mask on line 5 */
bogdanm 0:9b334a45a8ff 3304 #define EXTI_EMR_MR6 ((uint32_t)0x00000040) /*!< Event Mask on line 6 */
bogdanm 0:9b334a45a8ff 3305 #define EXTI_EMR_MR7 ((uint32_t)0x00000080) /*!< Event Mask on line 7 */
bogdanm 0:9b334a45a8ff 3306 #define EXTI_EMR_MR8 ((uint32_t)0x00000100) /*!< Event Mask on line 8 */
bogdanm 0:9b334a45a8ff 3307 #define EXTI_EMR_MR9 ((uint32_t)0x00000200) /*!< Event Mask on line 9 */
bogdanm 0:9b334a45a8ff 3308 #define EXTI_EMR_MR10 ((uint32_t)0x00000400) /*!< Event Mask on line 10 */
bogdanm 0:9b334a45a8ff 3309 #define EXTI_EMR_MR11 ((uint32_t)0x00000800) /*!< Event Mask on line 11 */
bogdanm 0:9b334a45a8ff 3310 #define EXTI_EMR_MR12 ((uint32_t)0x00001000) /*!< Event Mask on line 12 */
bogdanm 0:9b334a45a8ff 3311 #define EXTI_EMR_MR13 ((uint32_t)0x00002000) /*!< Event Mask on line 13 */
bogdanm 0:9b334a45a8ff 3312 #define EXTI_EMR_MR14 ((uint32_t)0x00004000) /*!< Event Mask on line 14 */
bogdanm 0:9b334a45a8ff 3313 #define EXTI_EMR_MR15 ((uint32_t)0x00008000) /*!< Event Mask on line 15 */
bogdanm 0:9b334a45a8ff 3314 #define EXTI_EMR_MR16 ((uint32_t)0x00010000) /*!< Event Mask on line 16 */
bogdanm 0:9b334a45a8ff 3315 #define EXTI_EMR_MR17 ((uint32_t)0x00020000) /*!< Event Mask on line 17 */
bogdanm 0:9b334a45a8ff 3316 #define EXTI_EMR_MR18 ((uint32_t)0x00040000) /*!< Event Mask on line 18 */
bogdanm 0:9b334a45a8ff 3317 #define EXTI_EMR_MR19 ((uint32_t)0x00080000) /*!< Event Mask on line 19 */
bogdanm 0:9b334a45a8ff 3318 #define EXTI_EMR_MR20 ((uint32_t)0x00100000) /*!< Event Mask on line 20 */
bogdanm 0:9b334a45a8ff 3319 #define EXTI_EMR_MR21 ((uint32_t)0x00200000) /*!< Event Mask on line 21 */
bogdanm 0:9b334a45a8ff 3320 #define EXTI_EMR_MR22 ((uint32_t)0x00400000) /*!< Event Mask on line 22 */
bogdanm 0:9b334a45a8ff 3321
bogdanm 0:9b334a45a8ff 3322 /****************** Bit definition for EXTI_RTSR register *******************/
bogdanm 0:9b334a45a8ff 3323 #define EXTI_RTSR_TR0 ((uint32_t)0x00000001) /*!< Rising trigger event configuration bit of line 0 */
bogdanm 0:9b334a45a8ff 3324 #define EXTI_RTSR_TR1 ((uint32_t)0x00000002) /*!< Rising trigger event configuration bit of line 1 */
bogdanm 0:9b334a45a8ff 3325 #define EXTI_RTSR_TR2 ((uint32_t)0x00000004) /*!< Rising trigger event configuration bit of line 2 */
bogdanm 0:9b334a45a8ff 3326 #define EXTI_RTSR_TR3 ((uint32_t)0x00000008) /*!< Rising trigger event configuration bit of line 3 */
bogdanm 0:9b334a45a8ff 3327 #define EXTI_RTSR_TR4 ((uint32_t)0x00000010) /*!< Rising trigger event configuration bit of line 4 */
bogdanm 0:9b334a45a8ff 3328 #define EXTI_RTSR_TR5 ((uint32_t)0x00000020) /*!< Rising trigger event configuration bit of line 5 */
bogdanm 0:9b334a45a8ff 3329 #define EXTI_RTSR_TR6 ((uint32_t)0x00000040) /*!< Rising trigger event configuration bit of line 6 */
bogdanm 0:9b334a45a8ff 3330 #define EXTI_RTSR_TR7 ((uint32_t)0x00000080) /*!< Rising trigger event configuration bit of line 7 */
bogdanm 0:9b334a45a8ff 3331 #define EXTI_RTSR_TR8 ((uint32_t)0x00000100) /*!< Rising trigger event configuration bit of line 8 */
bogdanm 0:9b334a45a8ff 3332 #define EXTI_RTSR_TR9 ((uint32_t)0x00000200) /*!< Rising trigger event configuration bit of line 9 */
bogdanm 0:9b334a45a8ff 3333 #define EXTI_RTSR_TR10 ((uint32_t)0x00000400) /*!< Rising trigger event configuration bit of line 10 */
bogdanm 0:9b334a45a8ff 3334 #define EXTI_RTSR_TR11 ((uint32_t)0x00000800) /*!< Rising trigger event configuration bit of line 11 */
bogdanm 0:9b334a45a8ff 3335 #define EXTI_RTSR_TR12 ((uint32_t)0x00001000) /*!< Rising trigger event configuration bit of line 12 */
bogdanm 0:9b334a45a8ff 3336 #define EXTI_RTSR_TR13 ((uint32_t)0x00002000) /*!< Rising trigger event configuration bit of line 13 */
bogdanm 0:9b334a45a8ff 3337 #define EXTI_RTSR_TR14 ((uint32_t)0x00004000) /*!< Rising trigger event configuration bit of line 14 */
bogdanm 0:9b334a45a8ff 3338 #define EXTI_RTSR_TR15 ((uint32_t)0x00008000) /*!< Rising trigger event configuration bit of line 15 */
bogdanm 0:9b334a45a8ff 3339 #define EXTI_RTSR_TR16 ((uint32_t)0x00010000) /*!< Rising trigger event configuration bit of line 16 */
bogdanm 0:9b334a45a8ff 3340 #define EXTI_RTSR_TR17 ((uint32_t)0x00020000) /*!< Rising trigger event configuration bit of line 17 */
bogdanm 0:9b334a45a8ff 3341 #define EXTI_RTSR_TR18 ((uint32_t)0x00040000) /*!< Rising trigger event configuration bit of line 18 */
bogdanm 0:9b334a45a8ff 3342 #define EXTI_RTSR_TR19 ((uint32_t)0x00080000) /*!< Rising trigger event configuration bit of line 19 */
bogdanm 0:9b334a45a8ff 3343 #define EXTI_RTSR_TR20 ((uint32_t)0x00100000) /*!< Rising trigger event configuration bit of line 20 */
bogdanm 0:9b334a45a8ff 3344 #define EXTI_RTSR_TR21 ((uint32_t)0x00200000) /*!< Rising trigger event configuration bit of line 21 */
bogdanm 0:9b334a45a8ff 3345 #define EXTI_RTSR_TR22 ((uint32_t)0x00400000) /*!< Rising trigger event configuration bit of line 22 */
bogdanm 0:9b334a45a8ff 3346
bogdanm 0:9b334a45a8ff 3347 /****************** Bit definition for EXTI_FTSR register *******************/
bogdanm 0:9b334a45a8ff 3348 #define EXTI_FTSR_TR0 ((uint32_t)0x00000001) /*!< Falling trigger event configuration bit of line 0 */
bogdanm 0:9b334a45a8ff 3349 #define EXTI_FTSR_TR1 ((uint32_t)0x00000002) /*!< Falling trigger event configuration bit of line 1 */
bogdanm 0:9b334a45a8ff 3350 #define EXTI_FTSR_TR2 ((uint32_t)0x00000004) /*!< Falling trigger event configuration bit of line 2 */
bogdanm 0:9b334a45a8ff 3351 #define EXTI_FTSR_TR3 ((uint32_t)0x00000008) /*!< Falling trigger event configuration bit of line 3 */
bogdanm 0:9b334a45a8ff 3352 #define EXTI_FTSR_TR4 ((uint32_t)0x00000010) /*!< Falling trigger event configuration bit of line 4 */
bogdanm 0:9b334a45a8ff 3353 #define EXTI_FTSR_TR5 ((uint32_t)0x00000020) /*!< Falling trigger event configuration bit of line 5 */
bogdanm 0:9b334a45a8ff 3354 #define EXTI_FTSR_TR6 ((uint32_t)0x00000040) /*!< Falling trigger event configuration bit of line 6 */
bogdanm 0:9b334a45a8ff 3355 #define EXTI_FTSR_TR7 ((uint32_t)0x00000080) /*!< Falling trigger event configuration bit of line 7 */
bogdanm 0:9b334a45a8ff 3356 #define EXTI_FTSR_TR8 ((uint32_t)0x00000100) /*!< Falling trigger event configuration bit of line 8 */
bogdanm 0:9b334a45a8ff 3357 #define EXTI_FTSR_TR9 ((uint32_t)0x00000200) /*!< Falling trigger event configuration bit of line 9 */
bogdanm 0:9b334a45a8ff 3358 #define EXTI_FTSR_TR10 ((uint32_t)0x00000400) /*!< Falling trigger event configuration bit of line 10 */
bogdanm 0:9b334a45a8ff 3359 #define EXTI_FTSR_TR11 ((uint32_t)0x00000800) /*!< Falling trigger event configuration bit of line 11 */
bogdanm 0:9b334a45a8ff 3360 #define EXTI_FTSR_TR12 ((uint32_t)0x00001000) /*!< Falling trigger event configuration bit of line 12 */
bogdanm 0:9b334a45a8ff 3361 #define EXTI_FTSR_TR13 ((uint32_t)0x00002000) /*!< Falling trigger event configuration bit of line 13 */
bogdanm 0:9b334a45a8ff 3362 #define EXTI_FTSR_TR14 ((uint32_t)0x00004000) /*!< Falling trigger event configuration bit of line 14 */
bogdanm 0:9b334a45a8ff 3363 #define EXTI_FTSR_TR15 ((uint32_t)0x00008000) /*!< Falling trigger event configuration bit of line 15 */
bogdanm 0:9b334a45a8ff 3364 #define EXTI_FTSR_TR16 ((uint32_t)0x00010000) /*!< Falling trigger event configuration bit of line 16 */
bogdanm 0:9b334a45a8ff 3365 #define EXTI_FTSR_TR17 ((uint32_t)0x00020000) /*!< Falling trigger event configuration bit of line 17 */
bogdanm 0:9b334a45a8ff 3366 #define EXTI_FTSR_TR18 ((uint32_t)0x00040000) /*!< Falling trigger event configuration bit of line 18 */
bogdanm 0:9b334a45a8ff 3367 #define EXTI_FTSR_TR19 ((uint32_t)0x00080000) /*!< Falling trigger event configuration bit of line 19 */
bogdanm 0:9b334a45a8ff 3368 #define EXTI_FTSR_TR20 ((uint32_t)0x00100000) /*!< Falling trigger event configuration bit of line 20 */
bogdanm 0:9b334a45a8ff 3369 #define EXTI_FTSR_TR21 ((uint32_t)0x00200000) /*!< Falling trigger event configuration bit of line 21 */
bogdanm 0:9b334a45a8ff 3370 #define EXTI_FTSR_TR22 ((uint32_t)0x00400000) /*!< Falling trigger event configuration bit of line 22 */
bogdanm 0:9b334a45a8ff 3371
bogdanm 0:9b334a45a8ff 3372 /****************** Bit definition for EXTI_SWIER register ******************/
bogdanm 0:9b334a45a8ff 3373 #define EXTI_SWIER_SWIER0 ((uint32_t)0x00000001) /*!< Software Interrupt on line 0 */
bogdanm 0:9b334a45a8ff 3374 #define EXTI_SWIER_SWIER1 ((uint32_t)0x00000002) /*!< Software Interrupt on line 1 */
bogdanm 0:9b334a45a8ff 3375 #define EXTI_SWIER_SWIER2 ((uint32_t)0x00000004) /*!< Software Interrupt on line 2 */
bogdanm 0:9b334a45a8ff 3376 #define EXTI_SWIER_SWIER3 ((uint32_t)0x00000008) /*!< Software Interrupt on line 3 */
bogdanm 0:9b334a45a8ff 3377 #define EXTI_SWIER_SWIER4 ((uint32_t)0x00000010) /*!< Software Interrupt on line 4 */
bogdanm 0:9b334a45a8ff 3378 #define EXTI_SWIER_SWIER5 ((uint32_t)0x00000020) /*!< Software Interrupt on line 5 */
bogdanm 0:9b334a45a8ff 3379 #define EXTI_SWIER_SWIER6 ((uint32_t)0x00000040) /*!< Software Interrupt on line 6 */
bogdanm 0:9b334a45a8ff 3380 #define EXTI_SWIER_SWIER7 ((uint32_t)0x00000080) /*!< Software Interrupt on line 7 */
bogdanm 0:9b334a45a8ff 3381 #define EXTI_SWIER_SWIER8 ((uint32_t)0x00000100) /*!< Software Interrupt on line 8 */
bogdanm 0:9b334a45a8ff 3382 #define EXTI_SWIER_SWIER9 ((uint32_t)0x00000200) /*!< Software Interrupt on line 9 */
bogdanm 0:9b334a45a8ff 3383 #define EXTI_SWIER_SWIER10 ((uint32_t)0x00000400) /*!< Software Interrupt on line 10 */
bogdanm 0:9b334a45a8ff 3384 #define EXTI_SWIER_SWIER11 ((uint32_t)0x00000800) /*!< Software Interrupt on line 11 */
bogdanm 0:9b334a45a8ff 3385 #define EXTI_SWIER_SWIER12 ((uint32_t)0x00001000) /*!< Software Interrupt on line 12 */
bogdanm 0:9b334a45a8ff 3386 #define EXTI_SWIER_SWIER13 ((uint32_t)0x00002000) /*!< Software Interrupt on line 13 */
bogdanm 0:9b334a45a8ff 3387 #define EXTI_SWIER_SWIER14 ((uint32_t)0x00004000) /*!< Software Interrupt on line 14 */
bogdanm 0:9b334a45a8ff 3388 #define EXTI_SWIER_SWIER15 ((uint32_t)0x00008000) /*!< Software Interrupt on line 15 */
bogdanm 0:9b334a45a8ff 3389 #define EXTI_SWIER_SWIER16 ((uint32_t)0x00010000) /*!< Software Interrupt on line 16 */
bogdanm 0:9b334a45a8ff 3390 #define EXTI_SWIER_SWIER17 ((uint32_t)0x00020000) /*!< Software Interrupt on line 17 */
bogdanm 0:9b334a45a8ff 3391 #define EXTI_SWIER_SWIER18 ((uint32_t)0x00040000) /*!< Software Interrupt on line 18 */
bogdanm 0:9b334a45a8ff 3392 #define EXTI_SWIER_SWIER19 ((uint32_t)0x00080000) /*!< Software Interrupt on line 19 */
bogdanm 0:9b334a45a8ff 3393 #define EXTI_SWIER_SWIER20 ((uint32_t)0x00100000) /*!< Software Interrupt on line 20 */
bogdanm 0:9b334a45a8ff 3394 #define EXTI_SWIER_SWIER21 ((uint32_t)0x00200000) /*!< Software Interrupt on line 21 */
bogdanm 0:9b334a45a8ff 3395 #define EXTI_SWIER_SWIER22 ((uint32_t)0x00400000) /*!< Software Interrupt on line 22 */
bogdanm 0:9b334a45a8ff 3396
bogdanm 0:9b334a45a8ff 3397 /******************* Bit definition for EXTI_PR register ********************/
bogdanm 0:9b334a45a8ff 3398 #define EXTI_PR_PR0 ((uint32_t)0x00000001) /*!< Pending bit for line 0 */
bogdanm 0:9b334a45a8ff 3399 #define EXTI_PR_PR1 ((uint32_t)0x00000002) /*!< Pending bit for line 1 */
bogdanm 0:9b334a45a8ff 3400 #define EXTI_PR_PR2 ((uint32_t)0x00000004) /*!< Pending bit for line 2 */
bogdanm 0:9b334a45a8ff 3401 #define EXTI_PR_PR3 ((uint32_t)0x00000008) /*!< Pending bit for line 3 */
bogdanm 0:9b334a45a8ff 3402 #define EXTI_PR_PR4 ((uint32_t)0x00000010) /*!< Pending bit for line 4 */
bogdanm 0:9b334a45a8ff 3403 #define EXTI_PR_PR5 ((uint32_t)0x00000020) /*!< Pending bit for line 5 */
bogdanm 0:9b334a45a8ff 3404 #define EXTI_PR_PR6 ((uint32_t)0x00000040) /*!< Pending bit for line 6 */
bogdanm 0:9b334a45a8ff 3405 #define EXTI_PR_PR7 ((uint32_t)0x00000080) /*!< Pending bit for line 7 */
bogdanm 0:9b334a45a8ff 3406 #define EXTI_PR_PR8 ((uint32_t)0x00000100) /*!< Pending bit for line 8 */
bogdanm 0:9b334a45a8ff 3407 #define EXTI_PR_PR9 ((uint32_t)0x00000200) /*!< Pending bit for line 9 */
bogdanm 0:9b334a45a8ff 3408 #define EXTI_PR_PR10 ((uint32_t)0x00000400) /*!< Pending bit for line 10 */
bogdanm 0:9b334a45a8ff 3409 #define EXTI_PR_PR11 ((uint32_t)0x00000800) /*!< Pending bit for line 11 */
bogdanm 0:9b334a45a8ff 3410 #define EXTI_PR_PR12 ((uint32_t)0x00001000) /*!< Pending bit for line 12 */
bogdanm 0:9b334a45a8ff 3411 #define EXTI_PR_PR13 ((uint32_t)0x00002000) /*!< Pending bit for line 13 */
bogdanm 0:9b334a45a8ff 3412 #define EXTI_PR_PR14 ((uint32_t)0x00004000) /*!< Pending bit for line 14 */
bogdanm 0:9b334a45a8ff 3413 #define EXTI_PR_PR15 ((uint32_t)0x00008000) /*!< Pending bit for line 15 */
bogdanm 0:9b334a45a8ff 3414 #define EXTI_PR_PR16 ((uint32_t)0x00010000) /*!< Pending bit for line 16 */
bogdanm 0:9b334a45a8ff 3415 #define EXTI_PR_PR17 ((uint32_t)0x00020000) /*!< Pending bit for line 17 */
bogdanm 0:9b334a45a8ff 3416 #define EXTI_PR_PR18 ((uint32_t)0x00040000) /*!< Pending bit for line 18 */
bogdanm 0:9b334a45a8ff 3417 #define EXTI_PR_PR19 ((uint32_t)0x00080000) /*!< Pending bit for line 19 */
bogdanm 0:9b334a45a8ff 3418 #define EXTI_PR_PR20 ((uint32_t)0x00100000) /*!< Pending bit for line 20 */
bogdanm 0:9b334a45a8ff 3419 #define EXTI_PR_PR21 ((uint32_t)0x00200000) /*!< Pending bit for line 21 */
bogdanm 0:9b334a45a8ff 3420 #define EXTI_PR_PR22 ((uint32_t)0x00400000) /*!< Pending bit for line 22 */
bogdanm 0:9b334a45a8ff 3421
bogdanm 0:9b334a45a8ff 3422 /******************************************************************************/
bogdanm 0:9b334a45a8ff 3423 /* */
bogdanm 0:9b334a45a8ff 3424 /* FLASH */
bogdanm 0:9b334a45a8ff 3425 /* */
bogdanm 0:9b334a45a8ff 3426 /******************************************************************************/
bogdanm 0:9b334a45a8ff 3427 /******************* Bits definition for FLASH_ACR register *****************/
bogdanm 0:9b334a45a8ff 3428 #define FLASH_ACR_LATENCY ((uint32_t)0x0000000F)
bogdanm 0:9b334a45a8ff 3429 #define FLASH_ACR_LATENCY_0WS ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 3430 #define FLASH_ACR_LATENCY_1WS ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 3431 #define FLASH_ACR_LATENCY_2WS ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 3432 #define FLASH_ACR_LATENCY_3WS ((uint32_t)0x00000003)
bogdanm 0:9b334a45a8ff 3433 #define FLASH_ACR_LATENCY_4WS ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 3434 #define FLASH_ACR_LATENCY_5WS ((uint32_t)0x00000005)
bogdanm 0:9b334a45a8ff 3435 #define FLASH_ACR_LATENCY_6WS ((uint32_t)0x00000006)
bogdanm 0:9b334a45a8ff 3436 #define FLASH_ACR_LATENCY_7WS ((uint32_t)0x00000007)
bogdanm 0:9b334a45a8ff 3437 #define FLASH_ACR_LATENCY_8WS ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 3438 #define FLASH_ACR_LATENCY_9WS ((uint32_t)0x00000009)
bogdanm 0:9b334a45a8ff 3439 #define FLASH_ACR_LATENCY_10WS ((uint32_t)0x0000000A)
bogdanm 0:9b334a45a8ff 3440 #define FLASH_ACR_LATENCY_11WS ((uint32_t)0x0000000B)
bogdanm 0:9b334a45a8ff 3441 #define FLASH_ACR_LATENCY_12WS ((uint32_t)0x0000000C)
bogdanm 0:9b334a45a8ff 3442 #define FLASH_ACR_LATENCY_13WS ((uint32_t)0x0000000D)
bogdanm 0:9b334a45a8ff 3443 #define FLASH_ACR_LATENCY_14WS ((uint32_t)0x0000000E)
bogdanm 0:9b334a45a8ff 3444 #define FLASH_ACR_LATENCY_15WS ((uint32_t)0x0000000F)
bogdanm 0:9b334a45a8ff 3445 #define FLASH_ACR_PRFTEN ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 3446 #define FLASH_ACR_ICEN ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 3447 #define FLASH_ACR_DCEN ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 3448 #define FLASH_ACR_ICRST ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 3449 #define FLASH_ACR_DCRST ((uint32_t)0x00001000)
bogdanm 0:9b334a45a8ff 3450 #define FLASH_ACR_BYTE0_ADDRESS ((uint32_t)0x40023C00)
bogdanm 0:9b334a45a8ff 3451 #define FLASH_ACR_BYTE2_ADDRESS ((uint32_t)0x40023C03)
bogdanm 0:9b334a45a8ff 3452
bogdanm 0:9b334a45a8ff 3453 /******************* Bits definition for FLASH_SR register ******************/
bogdanm 0:9b334a45a8ff 3454 #define FLASH_SR_EOP ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 3455 #define FLASH_SR_SOP ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 3456 #define FLASH_SR_WRPERR ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 3457 #define FLASH_SR_PGAERR ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 3458 #define FLASH_SR_PGPERR ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 3459 #define FLASH_SR_PGSERR ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 3460 #define FLASH_SR_BSY ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 3461
bogdanm 0:9b334a45a8ff 3462 /******************* Bits definition for FLASH_CR register ******************/
bogdanm 0:9b334a45a8ff 3463 #define FLASH_CR_PG ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 3464 #define FLASH_CR_SER ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 3465 #define FLASH_CR_MER ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 3466 #define FLASH_CR_MER1 FLASH_CR_MER
bogdanm 0:9b334a45a8ff 3467 #define FLASH_CR_SNB ((uint32_t)0x000000F8)
bogdanm 0:9b334a45a8ff 3468 #define FLASH_CR_SNB_0 ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 3469 #define FLASH_CR_SNB_1 ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 3470 #define FLASH_CR_SNB_2 ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 3471 #define FLASH_CR_SNB_3 ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 3472 #define FLASH_CR_SNB_4 ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 3473 #define FLASH_CR_PSIZE ((uint32_t)0x00000300)
bogdanm 0:9b334a45a8ff 3474 #define FLASH_CR_PSIZE_0 ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 3475 #define FLASH_CR_PSIZE_1 ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 3476 #define FLASH_CR_MER2 ((uint32_t)0x00008000)
bogdanm 0:9b334a45a8ff 3477 #define FLASH_CR_STRT ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 3478 #define FLASH_CR_EOPIE ((uint32_t)0x01000000)
bogdanm 0:9b334a45a8ff 3479 #define FLASH_CR_LOCK ((uint32_t)0x80000000)
bogdanm 0:9b334a45a8ff 3480
bogdanm 0:9b334a45a8ff 3481 /******************* Bits definition for FLASH_OPTCR register ***************/
bogdanm 0:9b334a45a8ff 3482 #define FLASH_OPTCR_OPTLOCK ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 3483 #define FLASH_OPTCR_OPTSTRT ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 3484 #define FLASH_OPTCR_BOR_LEV_0 ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 3485 #define FLASH_OPTCR_BOR_LEV_1 ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 3486 #define FLASH_OPTCR_BOR_LEV ((uint32_t)0x0000000C)
bogdanm 0:9b334a45a8ff 3487 #define FLASH_OPTCR_BFB2 ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 3488 #define FLASH_OPTCR_WDG_SW ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 3489 #define FLASH_OPTCR_nRST_STOP ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 3490 #define FLASH_OPTCR_nRST_STDBY ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 3491 #define FLASH_OPTCR_RDP ((uint32_t)0x0000FF00)
bogdanm 0:9b334a45a8ff 3492 #define FLASH_OPTCR_RDP_0 ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 3493 #define FLASH_OPTCR_RDP_1 ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 3494 #define FLASH_OPTCR_RDP_2 ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 3495 #define FLASH_OPTCR_RDP_3 ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 3496 #define FLASH_OPTCR_RDP_4 ((uint32_t)0x00001000)
bogdanm 0:9b334a45a8ff 3497 #define FLASH_OPTCR_RDP_5 ((uint32_t)0x00002000)
bogdanm 0:9b334a45a8ff 3498 #define FLASH_OPTCR_RDP_6 ((uint32_t)0x00004000)
bogdanm 0:9b334a45a8ff 3499 #define FLASH_OPTCR_RDP_7 ((uint32_t)0x00008000)
bogdanm 0:9b334a45a8ff 3500 #define FLASH_OPTCR_nWRP ((uint32_t)0x0FFF0000)
bogdanm 0:9b334a45a8ff 3501 #define FLASH_OPTCR_nWRP_0 ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 3502 #define FLASH_OPTCR_nWRP_1 ((uint32_t)0x00020000)
bogdanm 0:9b334a45a8ff 3503 #define FLASH_OPTCR_nWRP_2 ((uint32_t)0x00040000)
bogdanm 0:9b334a45a8ff 3504 #define FLASH_OPTCR_nWRP_3 ((uint32_t)0x00080000)
bogdanm 0:9b334a45a8ff 3505 #define FLASH_OPTCR_nWRP_4 ((uint32_t)0x00100000)
bogdanm 0:9b334a45a8ff 3506 #define FLASH_OPTCR_nWRP_5 ((uint32_t)0x00200000)
bogdanm 0:9b334a45a8ff 3507 #define FLASH_OPTCR_nWRP_6 ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 3508 #define FLASH_OPTCR_nWRP_7 ((uint32_t)0x00800000)
bogdanm 0:9b334a45a8ff 3509 #define FLASH_OPTCR_nWRP_8 ((uint32_t)0x01000000)
bogdanm 0:9b334a45a8ff 3510 #define FLASH_OPTCR_nWRP_9 ((uint32_t)0x02000000)
bogdanm 0:9b334a45a8ff 3511 #define FLASH_OPTCR_nWRP_10 ((uint32_t)0x04000000)
bogdanm 0:9b334a45a8ff 3512 #define FLASH_OPTCR_nWRP_11 ((uint32_t)0x08000000)
bogdanm 0:9b334a45a8ff 3513 #define FLASH_OPTCR_DB1M ((uint32_t)0x40000000)
bogdanm 0:9b334a45a8ff 3514 #define FLASH_OPTCR_SPRMOD ((uint32_t)0x80000000)
bogdanm 0:9b334a45a8ff 3515
bogdanm 0:9b334a45a8ff 3516 /****************** Bits definition for FLASH_OPTCR1 register ***************/
bogdanm 0:9b334a45a8ff 3517 #define FLASH_OPTCR1_nWRP ((uint32_t)0x0FFF0000)
bogdanm 0:9b334a45a8ff 3518 #define FLASH_OPTCR1_nWRP_0 ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 3519 #define FLASH_OPTCR1_nWRP_1 ((uint32_t)0x00020000)
bogdanm 0:9b334a45a8ff 3520 #define FLASH_OPTCR1_nWRP_2 ((uint32_t)0x00040000)
bogdanm 0:9b334a45a8ff 3521 #define FLASH_OPTCR1_nWRP_3 ((uint32_t)0x00080000)
bogdanm 0:9b334a45a8ff 3522 #define FLASH_OPTCR1_nWRP_4 ((uint32_t)0x00100000)
bogdanm 0:9b334a45a8ff 3523 #define FLASH_OPTCR1_nWRP_5 ((uint32_t)0x00200000)
bogdanm 0:9b334a45a8ff 3524 #define FLASH_OPTCR1_nWRP_6 ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 3525 #define FLASH_OPTCR1_nWRP_7 ((uint32_t)0x00800000)
bogdanm 0:9b334a45a8ff 3526 #define FLASH_OPTCR1_nWRP_8 ((uint32_t)0x01000000)
bogdanm 0:9b334a45a8ff 3527 #define FLASH_OPTCR1_nWRP_9 ((uint32_t)0x02000000)
bogdanm 0:9b334a45a8ff 3528 #define FLASH_OPTCR1_nWRP_10 ((uint32_t)0x04000000)
bogdanm 0:9b334a45a8ff 3529 #define FLASH_OPTCR1_nWRP_11 ((uint32_t)0x08000000)
bogdanm 0:9b334a45a8ff 3530
bogdanm 0:9b334a45a8ff 3531 /******************************************************************************/
bogdanm 0:9b334a45a8ff 3532 /* */
bogdanm 0:9b334a45a8ff 3533 /* Flexible Memory Controller */
bogdanm 0:9b334a45a8ff 3534 /* */
bogdanm 0:9b334a45a8ff 3535 /******************************************************************************/
bogdanm 0:9b334a45a8ff 3536 /****************** Bit definition for FMC_BCR1 register *******************/
bogdanm 0:9b334a45a8ff 3537 #define FMC_BCR1_MBKEN ((uint32_t)0x00000001) /*!<Memory bank enable bit */
bogdanm 0:9b334a45a8ff 3538 #define FMC_BCR1_MUXEN ((uint32_t)0x00000002) /*!<Address/data multiplexing enable bit */
bogdanm 0:9b334a45a8ff 3539
bogdanm 0:9b334a45a8ff 3540 #define FMC_BCR1_MTYP ((uint32_t)0x0000000C) /*!<MTYP[1:0] bits (Memory type) */
bogdanm 0:9b334a45a8ff 3541 #define FMC_BCR1_MTYP_0 ((uint32_t)0x00000004) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3542 #define FMC_BCR1_MTYP_1 ((uint32_t)0x00000008) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3543
bogdanm 0:9b334a45a8ff 3544 #define FMC_BCR1_MWID ((uint32_t)0x00000030) /*!<MWID[1:0] bits (Memory data bus width) */
bogdanm 0:9b334a45a8ff 3545 #define FMC_BCR1_MWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3546 #define FMC_BCR1_MWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3547
bogdanm 0:9b334a45a8ff 3548 #define FMC_BCR1_FACCEN ((uint32_t)0x00000040) /*!<Flash access enable */
bogdanm 0:9b334a45a8ff 3549 #define FMC_BCR1_BURSTEN ((uint32_t)0x00000100) /*!<Burst enable bit */
bogdanm 0:9b334a45a8ff 3550 #define FMC_BCR1_WAITPOL ((uint32_t)0x00000200) /*!<Wait signal polarity bit */
bogdanm 0:9b334a45a8ff 3551 #define FMC_BCR1_WAITCFG ((uint32_t)0x00000800) /*!<Wait timing configuration */
bogdanm 0:9b334a45a8ff 3552 #define FMC_BCR1_WREN ((uint32_t)0x00001000) /*!<Write enable bit */
bogdanm 0:9b334a45a8ff 3553 #define FMC_BCR1_WAITEN ((uint32_t)0x00002000) /*!<Wait enable bit */
bogdanm 0:9b334a45a8ff 3554 #define FMC_BCR1_EXTMOD ((uint32_t)0x00004000) /*!<Extended mode enable */
bogdanm 0:9b334a45a8ff 3555 #define FMC_BCR1_ASYNCWAIT ((uint32_t)0x00008000) /*!<Asynchronous wait */
bogdanm 0:9b334a45a8ff 3556 #define FMC_BCR1_CPSIZE ((uint32_t)0x00070000) /*!<CRAM page size */
bogdanm 0:9b334a45a8ff 3557 #define FMC_BCR1_CPSIZE_0 ((uint32_t)0x00010000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3558 #define FMC_BCR1_CPSIZE_1 ((uint32_t)0x00020000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3559 #define FMC_BCR1_CPSIZE_2 ((uint32_t)0x00040000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3560 #define FMC_BCR1_CBURSTRW ((uint32_t)0x00080000) /*!<Write burst enable */
bogdanm 0:9b334a45a8ff 3561 #define FMC_BCR1_CCLKEN ((uint32_t)0x00100000) /*!<Continous clock enable */
bogdanm 0:9b334a45a8ff 3562 #define FMC_BCR1_WFDIS ((uint32_t)0x00200000) /*!<Write FIFO Disable */
bogdanm 0:9b334a45a8ff 3563
bogdanm 0:9b334a45a8ff 3564 /****************** Bit definition for FMC_BCR2 register *******************/
bogdanm 0:9b334a45a8ff 3565 #define FMC_BCR2_MBKEN ((uint32_t)0x00000001) /*!<Memory bank enable bit */
bogdanm 0:9b334a45a8ff 3566 #define FMC_BCR2_MUXEN ((uint32_t)0x00000002) /*!<Address/data multiplexing enable bit */
bogdanm 0:9b334a45a8ff 3567
bogdanm 0:9b334a45a8ff 3568 #define FMC_BCR2_MTYP ((uint32_t)0x0000000C) /*!<MTYP[1:0] bits (Memory type) */
bogdanm 0:9b334a45a8ff 3569 #define FMC_BCR2_MTYP_0 ((uint32_t)0x00000004) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3570 #define FMC_BCR2_MTYP_1 ((uint32_t)0x00000008) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3571
bogdanm 0:9b334a45a8ff 3572 #define FMC_BCR2_MWID ((uint32_t)0x00000030) /*!<MWID[1:0] bits (Memory data bus width) */
bogdanm 0:9b334a45a8ff 3573 #define FMC_BCR2_MWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3574 #define FMC_BCR2_MWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3575
bogdanm 0:9b334a45a8ff 3576 #define FMC_BCR2_FACCEN ((uint32_t)0x00000040) /*!<Flash access enable */
bogdanm 0:9b334a45a8ff 3577 #define FMC_BCR2_BURSTEN ((uint32_t)0x00000100) /*!<Burst enable bit */
bogdanm 0:9b334a45a8ff 3578 #define FMC_BCR2_WAITPOL ((uint32_t)0x00000200) /*!<Wait signal polarity bit */
bogdanm 0:9b334a45a8ff 3579 #define FMC_BCR2_WAITCFG ((uint32_t)0x00000800) /*!<Wait timing configuration */
bogdanm 0:9b334a45a8ff 3580 #define FMC_BCR2_WREN ((uint32_t)0x00001000) /*!<Write enable bit */
bogdanm 0:9b334a45a8ff 3581 #define FMC_BCR2_WAITEN ((uint32_t)0x00002000) /*!<Wait enable bit */
bogdanm 0:9b334a45a8ff 3582 #define FMC_BCR2_EXTMOD ((uint32_t)0x00004000) /*!<Extended mode enable */
bogdanm 0:9b334a45a8ff 3583 #define FMC_BCR2_ASYNCWAIT ((uint32_t)0x00008000) /*!<Asynchronous wait */
bogdanm 0:9b334a45a8ff 3584 #define FMC_BCR2_CBURSTRW ((uint32_t)0x00080000) /*!<Write burst enable */
bogdanm 0:9b334a45a8ff 3585
bogdanm 0:9b334a45a8ff 3586 /****************** Bit definition for FMC_BCR3 register *******************/
bogdanm 0:9b334a45a8ff 3587 #define FMC_BCR3_MBKEN ((uint32_t)0x00000001) /*!<Memory bank enable bit */
bogdanm 0:9b334a45a8ff 3588 #define FMC_BCR3_MUXEN ((uint32_t)0x00000002) /*!<Address/data multiplexing enable bit */
bogdanm 0:9b334a45a8ff 3589
bogdanm 0:9b334a45a8ff 3590 #define FMC_BCR3_MTYP ((uint32_t)0x0000000C) /*!<MTYP[1:0] bits (Memory type) */
bogdanm 0:9b334a45a8ff 3591 #define FMC_BCR3_MTYP_0 ((uint32_t)0x00000004) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3592 #define FMC_BCR3_MTYP_1 ((uint32_t)0x00000008) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3593
bogdanm 0:9b334a45a8ff 3594 #define FMC_BCR3_MWID ((uint32_t)0x00000030) /*!<MWID[1:0] bits (Memory data bus width) */
bogdanm 0:9b334a45a8ff 3595 #define FMC_BCR3_MWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3596 #define FMC_BCR3_MWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3597
bogdanm 0:9b334a45a8ff 3598 #define FMC_BCR3_FACCEN ((uint32_t)0x00000040) /*!<Flash access enable */
bogdanm 0:9b334a45a8ff 3599 #define FMC_BCR3_BURSTEN ((uint32_t)0x00000100) /*!<Burst enable bit */
bogdanm 0:9b334a45a8ff 3600 #define FMC_BCR3_WAITPOL ((uint32_t)0x00000200) /*!<Wait signal polarity bit */
bogdanm 0:9b334a45a8ff 3601 #define FMC_BCR3_WAITCFG ((uint32_t)0x00000800) /*!<Wait timing configuration */
bogdanm 0:9b334a45a8ff 3602 #define FMC_BCR3_WREN ((uint32_t)0x00001000) /*!<Write enable bit */
bogdanm 0:9b334a45a8ff 3603 #define FMC_BCR3_WAITEN ((uint32_t)0x00002000) /*!<Wait enable bit */
bogdanm 0:9b334a45a8ff 3604 #define FMC_BCR3_EXTMOD ((uint32_t)0x00004000) /*!<Extended mode enable */
bogdanm 0:9b334a45a8ff 3605 #define FMC_BCR3_ASYNCWAIT ((uint32_t)0x00008000) /*!<Asynchronous wait */
bogdanm 0:9b334a45a8ff 3606 #define FMC_BCR3_CBURSTRW ((uint32_t)0x00080000) /*!<Write burst enable */
bogdanm 0:9b334a45a8ff 3607
bogdanm 0:9b334a45a8ff 3608 /****************** Bit definition for FMC_BCR4 register *******************/
bogdanm 0:9b334a45a8ff 3609 #define FMC_BCR4_MBKEN ((uint32_t)0x00000001) /*!<Memory bank enable bit */
bogdanm 0:9b334a45a8ff 3610 #define FMC_BCR4_MUXEN ((uint32_t)0x00000002) /*!<Address/data multiplexing enable bit */
bogdanm 0:9b334a45a8ff 3611
bogdanm 0:9b334a45a8ff 3612 #define FMC_BCR4_MTYP ((uint32_t)0x0000000C) /*!<MTYP[1:0] bits (Memory type) */
bogdanm 0:9b334a45a8ff 3613 #define FMC_BCR4_MTYP_0 ((uint32_t)0x00000004) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3614 #define FMC_BCR4_MTYP_1 ((uint32_t)0x00000008) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3615
bogdanm 0:9b334a45a8ff 3616 #define FMC_BCR4_MWID ((uint32_t)0x00000030) /*!<MWID[1:0] bits (Memory data bus width) */
bogdanm 0:9b334a45a8ff 3617 #define FMC_BCR4_MWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3618 #define FMC_BCR4_MWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3619
bogdanm 0:9b334a45a8ff 3620 #define FMC_BCR4_FACCEN ((uint32_t)0x00000040) /*!<Flash access enable */
bogdanm 0:9b334a45a8ff 3621 #define FMC_BCR4_BURSTEN ((uint32_t)0x00000100) /*!<Burst enable bit */
bogdanm 0:9b334a45a8ff 3622 #define FMC_BCR4_WAITPOL ((uint32_t)0x00000200) /*!<Wait signal polarity bit */
bogdanm 0:9b334a45a8ff 3623 #define FMC_BCR4_WAITCFG ((uint32_t)0x00000800) /*!<Wait timing configuration */
bogdanm 0:9b334a45a8ff 3624 #define FMC_BCR4_WREN ((uint32_t)0x00001000) /*!<Write enable bit */
bogdanm 0:9b334a45a8ff 3625 #define FMC_BCR4_WAITEN ((uint32_t)0x00002000) /*!<Wait enable bit */
bogdanm 0:9b334a45a8ff 3626 #define FMC_BCR4_EXTMOD ((uint32_t)0x00004000) /*!<Extended mode enable */
bogdanm 0:9b334a45a8ff 3627 #define FMC_BCR4_ASYNCWAIT ((uint32_t)0x00008000) /*!<Asynchronous wait */
bogdanm 0:9b334a45a8ff 3628 #define FMC_BCR4_CBURSTRW ((uint32_t)0x00080000) /*!<Write burst enable */
bogdanm 0:9b334a45a8ff 3629
bogdanm 0:9b334a45a8ff 3630 /****************** Bit definition for FMC_BTR1 register ******************/
bogdanm 0:9b334a45a8ff 3631 #define FMC_BTR1_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
bogdanm 0:9b334a45a8ff 3632 #define FMC_BTR1_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3633 #define FMC_BTR1_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3634 #define FMC_BTR1_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3635 #define FMC_BTR1_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3636
bogdanm 0:9b334a45a8ff 3637 #define FMC_BTR1_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
bogdanm 0:9b334a45a8ff 3638 #define FMC_BTR1_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3639 #define FMC_BTR1_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3640 #define FMC_BTR1_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3641 #define FMC_BTR1_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3642
bogdanm 0:9b334a45a8ff 3643 #define FMC_BTR1_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
bogdanm 0:9b334a45a8ff 3644 #define FMC_BTR1_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3645 #define FMC_BTR1_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3646 #define FMC_BTR1_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3647 #define FMC_BTR1_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3648 #define FMC_BTR1_DATAST_4 ((uint32_t)0x00001000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 3649 #define FMC_BTR1_DATAST_5 ((uint32_t)0x00002000) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 3650 #define FMC_BTR1_DATAST_6 ((uint32_t)0x00004000) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 3651 #define FMC_BTR1_DATAST_7 ((uint32_t)0x00008000) /*!<Bit 7 */
bogdanm 0:9b334a45a8ff 3652
bogdanm 0:9b334a45a8ff 3653 #define FMC_BTR1_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
bogdanm 0:9b334a45a8ff 3654 #define FMC_BTR1_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3655 #define FMC_BTR1_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3656 #define FMC_BTR1_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3657 #define FMC_BTR1_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3658
bogdanm 0:9b334a45a8ff 3659 #define FMC_BTR1_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
bogdanm 0:9b334a45a8ff 3660 #define FMC_BTR1_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3661 #define FMC_BTR1_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3662 #define FMC_BTR1_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3663 #define FMC_BTR1_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3664
bogdanm 0:9b334a45a8ff 3665 #define FMC_BTR1_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */
bogdanm 0:9b334a45a8ff 3666 #define FMC_BTR1_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3667 #define FMC_BTR1_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3668 #define FMC_BTR1_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3669 #define FMC_BTR1_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3670
bogdanm 0:9b334a45a8ff 3671 #define FMC_BTR1_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
bogdanm 0:9b334a45a8ff 3672 #define FMC_BTR1_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3673 #define FMC_BTR1_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3674
bogdanm 0:9b334a45a8ff 3675 /****************** Bit definition for FMC_BTR2 register *******************/
bogdanm 0:9b334a45a8ff 3676 #define FMC_BTR2_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
bogdanm 0:9b334a45a8ff 3677 #define FMC_BTR2_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3678 #define FMC_BTR2_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3679 #define FMC_BTR2_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3680 #define FMC_BTR2_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3681
bogdanm 0:9b334a45a8ff 3682 #define FMC_BTR2_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
bogdanm 0:9b334a45a8ff 3683 #define FMC_BTR2_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3684 #define FMC_BTR2_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3685 #define FMC_BTR2_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3686 #define FMC_BTR2_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3687
bogdanm 0:9b334a45a8ff 3688 #define FMC_BTR2_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
bogdanm 0:9b334a45a8ff 3689 #define FMC_BTR2_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3690 #define FMC_BTR2_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3691 #define FMC_BTR2_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3692 #define FMC_BTR2_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3693 #define FMC_BTR2_DATAST_4 ((uint32_t)0x00001000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 3694 #define FMC_BTR2_DATAST_5 ((uint32_t)0x00002000) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 3695 #define FMC_BTR2_DATAST_6 ((uint32_t)0x00004000) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 3696 #define FMC_BTR2_DATAST_7 ((uint32_t)0x00008000) /*!<Bit 7 */
bogdanm 0:9b334a45a8ff 3697
bogdanm 0:9b334a45a8ff 3698 #define FMC_BTR2_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
bogdanm 0:9b334a45a8ff 3699 #define FMC_BTR2_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3700 #define FMC_BTR2_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3701 #define FMC_BTR2_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3702 #define FMC_BTR2_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3703
bogdanm 0:9b334a45a8ff 3704 #define FMC_BTR2_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
bogdanm 0:9b334a45a8ff 3705 #define FMC_BTR2_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3706 #define FMC_BTR2_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3707 #define FMC_BTR2_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3708 #define FMC_BTR2_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3709
bogdanm 0:9b334a45a8ff 3710 #define FMC_BTR2_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */
bogdanm 0:9b334a45a8ff 3711 #define FMC_BTR2_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3712 #define FMC_BTR2_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3713 #define FMC_BTR2_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3714 #define FMC_BTR2_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3715
bogdanm 0:9b334a45a8ff 3716 #define FMC_BTR2_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
bogdanm 0:9b334a45a8ff 3717 #define FMC_BTR2_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3718 #define FMC_BTR2_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3719
bogdanm 0:9b334a45a8ff 3720 /******************* Bit definition for FMC_BTR3 register *******************/
bogdanm 0:9b334a45a8ff 3721 #define FMC_BTR3_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
bogdanm 0:9b334a45a8ff 3722 #define FMC_BTR3_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3723 #define FMC_BTR3_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3724 #define FMC_BTR3_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3725 #define FMC_BTR3_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3726
bogdanm 0:9b334a45a8ff 3727 #define FMC_BTR3_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
bogdanm 0:9b334a45a8ff 3728 #define FMC_BTR3_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3729 #define FMC_BTR3_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3730 #define FMC_BTR3_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3731 #define FMC_BTR3_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3732
bogdanm 0:9b334a45a8ff 3733 #define FMC_BTR3_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
bogdanm 0:9b334a45a8ff 3734 #define FMC_BTR3_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3735 #define FMC_BTR3_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3736 #define FMC_BTR3_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3737 #define FMC_BTR3_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3738 #define FMC_BTR3_DATAST_4 ((uint32_t)0x00001000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 3739 #define FMC_BTR3_DATAST_5 ((uint32_t)0x00002000) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 3740 #define FMC_BTR3_DATAST_6 ((uint32_t)0x00004000) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 3741 #define FMC_BTR3_DATAST_7 ((uint32_t)0x00008000) /*!<Bit 7 */
bogdanm 0:9b334a45a8ff 3742
bogdanm 0:9b334a45a8ff 3743 #define FMC_BTR3_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
bogdanm 0:9b334a45a8ff 3744 #define FMC_BTR3_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3745 #define FMC_BTR3_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3746 #define FMC_BTR3_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3747 #define FMC_BTR3_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3748
bogdanm 0:9b334a45a8ff 3749 #define FMC_BTR3_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
bogdanm 0:9b334a45a8ff 3750 #define FMC_BTR3_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3751 #define FMC_BTR3_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3752 #define FMC_BTR3_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3753 #define FMC_BTR3_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3754
bogdanm 0:9b334a45a8ff 3755 #define FMC_BTR3_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */
bogdanm 0:9b334a45a8ff 3756 #define FMC_BTR3_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3757 #define FMC_BTR3_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3758 #define FMC_BTR3_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3759 #define FMC_BTR3_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3760
bogdanm 0:9b334a45a8ff 3761 #define FMC_BTR3_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
bogdanm 0:9b334a45a8ff 3762 #define FMC_BTR3_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3763 #define FMC_BTR3_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3764
bogdanm 0:9b334a45a8ff 3765 /****************** Bit definition for FMC_BTR4 register *******************/
bogdanm 0:9b334a45a8ff 3766 #define FMC_BTR4_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
bogdanm 0:9b334a45a8ff 3767 #define FMC_BTR4_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3768 #define FMC_BTR4_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3769 #define FMC_BTR4_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3770 #define FMC_BTR4_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3771
bogdanm 0:9b334a45a8ff 3772 #define FMC_BTR4_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
bogdanm 0:9b334a45a8ff 3773 #define FMC_BTR4_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3774 #define FMC_BTR4_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3775 #define FMC_BTR4_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3776 #define FMC_BTR4_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3777
bogdanm 0:9b334a45a8ff 3778 #define FMC_BTR4_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
bogdanm 0:9b334a45a8ff 3779 #define FMC_BTR4_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3780 #define FMC_BTR4_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3781 #define FMC_BTR4_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3782 #define FMC_BTR4_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3783 #define FMC_BTR4_DATAST_4 ((uint32_t)0x00001000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 3784 #define FMC_BTR4_DATAST_5 ((uint32_t)0x00002000) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 3785 #define FMC_BTR4_DATAST_6 ((uint32_t)0x00004000) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 3786 #define FMC_BTR4_DATAST_7 ((uint32_t)0x00008000) /*!<Bit 7 */
bogdanm 0:9b334a45a8ff 3787
bogdanm 0:9b334a45a8ff 3788 #define FMC_BTR4_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
bogdanm 0:9b334a45a8ff 3789 #define FMC_BTR4_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3790 #define FMC_BTR4_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3791 #define FMC_BTR4_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3792 #define FMC_BTR4_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3793
bogdanm 0:9b334a45a8ff 3794 #define FMC_BTR4_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
bogdanm 0:9b334a45a8ff 3795 #define FMC_BTR4_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3796 #define FMC_BTR4_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3797 #define FMC_BTR4_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3798 #define FMC_BTR4_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3799
bogdanm 0:9b334a45a8ff 3800 #define FMC_BTR4_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */
bogdanm 0:9b334a45a8ff 3801 #define FMC_BTR4_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3802 #define FMC_BTR4_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3803 #define FMC_BTR4_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3804 #define FMC_BTR4_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3805
bogdanm 0:9b334a45a8ff 3806 #define FMC_BTR4_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
bogdanm 0:9b334a45a8ff 3807 #define FMC_BTR4_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3808 #define FMC_BTR4_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3809
bogdanm 0:9b334a45a8ff 3810 /****************** Bit definition for FMC_BWTR1 register ******************/
bogdanm 0:9b334a45a8ff 3811 #define FMC_BWTR1_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
bogdanm 0:9b334a45a8ff 3812 #define FMC_BWTR1_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3813 #define FMC_BWTR1_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3814 #define FMC_BWTR1_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3815 #define FMC_BWTR1_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3816
bogdanm 0:9b334a45a8ff 3817 #define FMC_BWTR1_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
bogdanm 0:9b334a45a8ff 3818 #define FMC_BWTR1_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3819 #define FMC_BWTR1_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3820 #define FMC_BWTR1_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3821 #define FMC_BWTR1_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3822
bogdanm 0:9b334a45a8ff 3823 #define FMC_BWTR1_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
bogdanm 0:9b334a45a8ff 3824 #define FMC_BWTR1_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3825 #define FMC_BWTR1_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3826 #define FMC_BWTR1_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3827 #define FMC_BWTR1_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3828 #define FMC_BWTR1_DATAST_4 ((uint32_t)0x00001000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 3829 #define FMC_BWTR1_DATAST_5 ((uint32_t)0x00002000) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 3830 #define FMC_BWTR1_DATAST_6 ((uint32_t)0x00004000) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 3831 #define FMC_BWTR1_DATAST_7 ((uint32_t)0x00008000) /*!<Bit 7 */
bogdanm 0:9b334a45a8ff 3832
bogdanm 0:9b334a45a8ff 3833 #define FMC_BWTR1_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround duration) */
bogdanm 0:9b334a45a8ff 3834 #define FMC_BWTR1_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3835 #define FMC_BWTR1_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3836 #define FMC_BWTR1_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3837 #define FMC_BWTR1_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3838
bogdanm 0:9b334a45a8ff 3839 #define FMC_BWTR1_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
bogdanm 0:9b334a45a8ff 3840 #define FMC_BWTR1_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3841 #define FMC_BWTR1_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3842
bogdanm 0:9b334a45a8ff 3843 /****************** Bit definition for FMC_BWTR2 register ******************/
bogdanm 0:9b334a45a8ff 3844 #define FMC_BWTR2_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
bogdanm 0:9b334a45a8ff 3845 #define FMC_BWTR2_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3846 #define FMC_BWTR2_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3847 #define FMC_BWTR2_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3848 #define FMC_BWTR2_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3849
bogdanm 0:9b334a45a8ff 3850 #define FMC_BWTR2_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
bogdanm 0:9b334a45a8ff 3851 #define FMC_BWTR2_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3852 #define FMC_BWTR2_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3853 #define FMC_BWTR2_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3854 #define FMC_BWTR2_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3855
bogdanm 0:9b334a45a8ff 3856 #define FMC_BWTR2_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
bogdanm 0:9b334a45a8ff 3857 #define FMC_BWTR2_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3858 #define FMC_BWTR2_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3859 #define FMC_BWTR2_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3860 #define FMC_BWTR2_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3861 #define FMC_BWTR2_DATAST_4 ((uint32_t)0x00001000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 3862 #define FMC_BWTR2_DATAST_5 ((uint32_t)0x00002000) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 3863 #define FMC_BWTR2_DATAST_6 ((uint32_t)0x00004000) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 3864 #define FMC_BWTR2_DATAST_7 ((uint32_t)0x00008000) /*!<Bit 7 */
bogdanm 0:9b334a45a8ff 3865
bogdanm 0:9b334a45a8ff 3866 #define FMC_BWTR2_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround duration) */
bogdanm 0:9b334a45a8ff 3867 #define FMC_BWTR2_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3868 #define FMC_BWTR2_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3869 #define FMC_BWTR2_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3870 #define FMC_BWTR2_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3871
bogdanm 0:9b334a45a8ff 3872 #define FMC_BWTR2_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
bogdanm 0:9b334a45a8ff 3873 #define FMC_BWTR2_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3874 #define FMC_BWTR2_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3875
bogdanm 0:9b334a45a8ff 3876 /****************** Bit definition for FMC_BWTR3 register ******************/
bogdanm 0:9b334a45a8ff 3877 #define FMC_BWTR3_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
bogdanm 0:9b334a45a8ff 3878 #define FMC_BWTR3_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3879 #define FMC_BWTR3_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3880 #define FMC_BWTR3_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3881 #define FMC_BWTR3_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3882
bogdanm 0:9b334a45a8ff 3883 #define FMC_BWTR3_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
bogdanm 0:9b334a45a8ff 3884 #define FMC_BWTR3_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3885 #define FMC_BWTR3_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3886 #define FMC_BWTR3_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3887 #define FMC_BWTR3_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3888
bogdanm 0:9b334a45a8ff 3889 #define FMC_BWTR3_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
bogdanm 0:9b334a45a8ff 3890 #define FMC_BWTR3_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3891 #define FMC_BWTR3_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3892 #define FMC_BWTR3_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3893 #define FMC_BWTR3_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3894 #define FMC_BWTR3_DATAST_4 ((uint32_t)0x00001000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 3895 #define FMC_BWTR3_DATAST_5 ((uint32_t)0x00002000) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 3896 #define FMC_BWTR3_DATAST_6 ((uint32_t)0x00004000) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 3897 #define FMC_BWTR3_DATAST_7 ((uint32_t)0x00008000) /*!<Bit 7 */
bogdanm 0:9b334a45a8ff 3898
bogdanm 0:9b334a45a8ff 3899 #define FMC_BWTR3_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround duration) */
bogdanm 0:9b334a45a8ff 3900 #define FMC_BWTR3_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3901 #define FMC_BWTR3_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3902 #define FMC_BWTR3_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3903 #define FMC_BWTR3_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3904
bogdanm 0:9b334a45a8ff 3905 #define FMC_BWTR3_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
bogdanm 0:9b334a45a8ff 3906 #define FMC_BWTR3_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3907 #define FMC_BWTR3_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3908
bogdanm 0:9b334a45a8ff 3909 /****************** Bit definition for FMC_BWTR4 register ******************/
bogdanm 0:9b334a45a8ff 3910 #define FMC_BWTR4_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
bogdanm 0:9b334a45a8ff 3911 #define FMC_BWTR4_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3912 #define FMC_BWTR4_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3913 #define FMC_BWTR4_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3914 #define FMC_BWTR4_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3915
bogdanm 0:9b334a45a8ff 3916 #define FMC_BWTR4_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
bogdanm 0:9b334a45a8ff 3917 #define FMC_BWTR4_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3918 #define FMC_BWTR4_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3919 #define FMC_BWTR4_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3920 #define FMC_BWTR4_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3921
bogdanm 0:9b334a45a8ff 3922 #define FMC_BWTR4_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
bogdanm 0:9b334a45a8ff 3923 #define FMC_BWTR4_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3924 #define FMC_BWTR4_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3925 #define FMC_BWTR4_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3926 #define FMC_BWTR4_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3927 #define FMC_BWTR4_DATAST_4 ((uint32_t)0x00001000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 3928 #define FMC_BWTR4_DATAST_5 ((uint32_t)0x00002000) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 3929 #define FMC_BWTR4_DATAST_6 ((uint32_t)0x00004000) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 3930 #define FMC_BWTR4_DATAST_7 ((uint32_t)0x00008000) /*!<Bit 7 */
bogdanm 0:9b334a45a8ff 3931
bogdanm 0:9b334a45a8ff 3932 #define FMC_BWTR4_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround duration) */
bogdanm 0:9b334a45a8ff 3933 #define FMC_BWTR4_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3934 #define FMC_BWTR4_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3935 #define FMC_BWTR4_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3936 #define FMC_BWTR4_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3937
bogdanm 0:9b334a45a8ff 3938 #define FMC_BWTR4_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
bogdanm 0:9b334a45a8ff 3939 #define FMC_BWTR4_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3940 #define FMC_BWTR4_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3941
bogdanm 0:9b334a45a8ff 3942 /****************** Bit definition for FMC_PCR register *******************/
bogdanm 0:9b334a45a8ff 3943 #define FMC_PCR_PWAITEN ((uint32_t)0x00000002) /*!<Wait feature enable bit */
bogdanm 0:9b334a45a8ff 3944 #define FMC_PCR_PBKEN ((uint32_t)0x00000004) /*!<PC Card/NAND Flash memory bank enable bit */
bogdanm 0:9b334a45a8ff 3945 #define FMC_PCR_PTYP ((uint32_t)0x00000008) /*!<Memory type */
bogdanm 0:9b334a45a8ff 3946
bogdanm 0:9b334a45a8ff 3947 #define FMC_PCR_PWID ((uint32_t)0x00000030) /*!<PWID[1:0] bits (NAND Flash databus width) */
bogdanm 0:9b334a45a8ff 3948 #define FMC_PCR_PWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3949 #define FMC_PCR_PWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3950
bogdanm 0:9b334a45a8ff 3951 #define FMC_PCR_ECCEN ((uint32_t)0x00000040) /*!<ECC computation logic enable bit */
bogdanm 0:9b334a45a8ff 3952
bogdanm 0:9b334a45a8ff 3953 #define FMC_PCR_TCLR ((uint32_t)0x00001E00) /*!<TCLR[3:0] bits (CLE to RE delay) */
bogdanm 0:9b334a45a8ff 3954 #define FMC_PCR_TCLR_0 ((uint32_t)0x00000200) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3955 #define FMC_PCR_TCLR_1 ((uint32_t)0x00000400) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3956 #define FMC_PCR_TCLR_2 ((uint32_t)0x00000800) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3957 #define FMC_PCR_TCLR_3 ((uint32_t)0x00001000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3958
bogdanm 0:9b334a45a8ff 3959 #define FMC_PCR_TAR ((uint32_t)0x0001E000) /*!<TAR[3:0] bits (ALE to RE delay) */
bogdanm 0:9b334a45a8ff 3960 #define FMC_PCR_TAR_0 ((uint32_t)0x00002000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3961 #define FMC_PCR_TAR_1 ((uint32_t)0x00004000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3962 #define FMC_PCR_TAR_2 ((uint32_t)0x00008000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3963 #define FMC_PCR_TAR_3 ((uint32_t)0x00010000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3964
bogdanm 0:9b334a45a8ff 3965 #define FMC_PCR_ECCPS ((uint32_t)0x000E0000) /*!<ECCPS[1:0] bits (ECC page size) */
bogdanm 0:9b334a45a8ff 3966 #define FMC_PCR_ECCPS_0 ((uint32_t)0x00020000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3967 #define FMC_PCR_ECCPS_1 ((uint32_t)0x00040000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3968 #define FMC_PCR_ECCPS_2 ((uint32_t)0x00080000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3969
bogdanm 0:9b334a45a8ff 3970 /******************* Bit definition for FMC_SR register *******************/
bogdanm 0:9b334a45a8ff 3971 #define FMC_SR_IRS ((uint32_t)0x01) /*!<Interrupt Rising Edge status */
bogdanm 0:9b334a45a8ff 3972 #define FMC_SR_ILS ((uint32_t)0x02) /*!<Interrupt Level status */
bogdanm 0:9b334a45a8ff 3973 #define FMC_SR_IFS ((uint32_t)0x04) /*!<Interrupt Falling Edge status */
bogdanm 0:9b334a45a8ff 3974 #define FMC_SR_IREN ((uint32_t)0x08) /*!<Interrupt Rising Edge detection Enable bit */
bogdanm 0:9b334a45a8ff 3975 #define FMC_SR_ILEN ((uint32_t)0x10) /*!<Interrupt Level detection Enable bit */
bogdanm 0:9b334a45a8ff 3976 #define FMC_SR_IFEN ((uint32_t)0x20) /*!<Interrupt Falling Edge detection Enable bit */
bogdanm 0:9b334a45a8ff 3977 #define FMC_SR_FEMPT ((uint32_t)0x40) /*!<FIFO empty */
bogdanm 0:9b334a45a8ff 3978
bogdanm 0:9b334a45a8ff 3979 /****************** Bit definition for FMC_PMEM register ******************/
bogdanm 0:9b334a45a8ff 3980 #define FMC_PMEM_MEMSET2 ((uint32_t)0x000000FF) /*!<MEMSET2[7:0] bits (Common memory 2 setup time) */
bogdanm 0:9b334a45a8ff 3981 #define FMC_PMEM_MEMSET2_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3982 #define FMC_PMEM_MEMSET2_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3983 #define FMC_PMEM_MEMSET2_2 ((uint32_t)0x00000004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3984 #define FMC_PMEM_MEMSET2_3 ((uint32_t)0x00000008) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3985 #define FMC_PMEM_MEMSET2_4 ((uint32_t)0x00000010) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 3986 #define FMC_PMEM_MEMSET2_5 ((uint32_t)0x00000020) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 3987 #define FMC_PMEM_MEMSET2_6 ((uint32_t)0x00000040) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 3988 #define FMC_PMEM_MEMSET2_7 ((uint32_t)0x00000080) /*!<Bit 7 */
bogdanm 0:9b334a45a8ff 3989
bogdanm 0:9b334a45a8ff 3990 #define FMC_PMEM_MEMWAIT2 ((uint32_t)0x0000FF00) /*!<MEMWAIT2[7:0] bits (Common memory 2 wait time) */
bogdanm 0:9b334a45a8ff 3991 #define FMC_PMEM_MEMWAIT2_0 ((uint32_t)0x00000100) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 3992 #define FMC_PMEM_MEMWAIT2_1 ((uint32_t)0x00000200) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 3993 #define FMC_PMEM_MEMWAIT2_2 ((uint32_t)0x00000400) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 3994 #define FMC_PMEM_MEMWAIT2_3 ((uint32_t)0x00000800) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 3995 #define FMC_PMEM_MEMWAIT2_4 ((uint32_t)0x00001000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 3996 #define FMC_PMEM_MEMWAIT2_5 ((uint32_t)0x00002000) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 3997 #define FMC_PMEM_MEMWAIT2_6 ((uint32_t)0x00004000) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 3998 #define FMC_PMEM_MEMWAIT2_7 ((uint32_t)0x00008000) /*!<Bit 7 */
bogdanm 0:9b334a45a8ff 3999
bogdanm 0:9b334a45a8ff 4000 #define FMC_PMEM_MEMHOLD2 ((uint32_t)0x00FF0000) /*!<MEMHOLD2[7:0] bits (Common memory 2 hold time) */
bogdanm 0:9b334a45a8ff 4001 #define FMC_PMEM_MEMHOLD2_0 ((uint32_t)0x00010000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4002 #define FMC_PMEM_MEMHOLD2_1 ((uint32_t)0x00020000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4003 #define FMC_PMEM_MEMHOLD2_2 ((uint32_t)0x00040000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 4004 #define FMC_PMEM_MEMHOLD2_3 ((uint32_t)0x00080000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 4005 #define FMC_PMEM_MEMHOLD2_4 ((uint32_t)0x00100000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 4006 #define FMC_PMEM_MEMHOLD2_5 ((uint32_t)0x00200000) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 4007 #define FMC_PMEM_MEMHOLD2_6 ((uint32_t)0x00400000) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 4008 #define FMC_PMEM_MEMHOLD2_7 ((uint32_t)0x00800000) /*!<Bit 7 */
bogdanm 0:9b334a45a8ff 4009
bogdanm 0:9b334a45a8ff 4010 #define FMC_PMEM_MEMHIZ2 ((uint32_t)0xFF000000) /*!<MEMHIZ2[7:0] bits (Common memory 2 databus HiZ time) */
bogdanm 0:9b334a45a8ff 4011 #define FMC_PMEM_MEMHIZ2_0 ((uint32_t)0x01000000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4012 #define FMC_PMEM_MEMHIZ2_1 ((uint32_t)0x02000000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4013 #define FMC_PMEM_MEMHIZ2_2 ((uint32_t)0x04000000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 4014 #define FMC_PMEM_MEMHIZ2_3 ((uint32_t)0x08000000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 4015 #define FMC_PMEM_MEMHIZ2_4 ((uint32_t)0x10000000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 4016 #define FMC_PMEM_MEMHIZ2_5 ((uint32_t)0x20000000) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 4017 #define FMC_PMEM_MEMHIZ2_6 ((uint32_t)0x40000000) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 4018 #define FMC_PMEM_MEMHIZ2_7 ((uint32_t)0x80000000) /*!<Bit 7 */
bogdanm 0:9b334a45a8ff 4019
bogdanm 0:9b334a45a8ff 4020 /****************** Bit definition for FMC_PATT register ******************/
bogdanm 0:9b334a45a8ff 4021 #define FMC_PATT_ATTSET2 ((uint32_t)0x000000FF) /*!<ATTSET2[7:0] bits (Attribute memory 2 setup time) */
bogdanm 0:9b334a45a8ff 4022 #define FMC_PATT_ATTSET2_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4023 #define FMC_PATT_ATTSET2_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4024 #define FMC_PATT_ATTSET2_2 ((uint32_t)0x00000004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 4025 #define FMC_PATT_ATTSET2_3 ((uint32_t)0x00000008) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 4026 #define FMC_PATT_ATTSET2_4 ((uint32_t)0x00000010) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 4027 #define FMC_PATT_ATTSET2_5 ((uint32_t)0x00000020) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 4028 #define FMC_PATT_ATTSET2_6 ((uint32_t)0x00000040) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 4029 #define FMC_PATT_ATTSET2_7 ((uint32_t)0x00000080) /*!<Bit 7 */
bogdanm 0:9b334a45a8ff 4030
bogdanm 0:9b334a45a8ff 4031 #define FMC_PATT_ATTWAIT2 ((uint32_t)0x0000FF00) /*!<ATTWAIT2[7:0] bits (Attribute memory 2 wait time) */
bogdanm 0:9b334a45a8ff 4032 #define FMC_PATT_ATTWAIT2_0 ((uint32_t)0x00000100) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4033 #define FMC_PATT_ATTWAIT2_1 ((uint32_t)0x00000200) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4034 #define FMC_PATT_ATTWAIT2_2 ((uint32_t)0x00000400) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 4035 #define FMC_PATT_ATTWAIT2_3 ((uint32_t)0x00000800) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 4036 #define FMC_PATT_ATTWAIT2_4 ((uint32_t)0x00001000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 4037 #define FMC_PATT_ATTWAIT2_5 ((uint32_t)0x00002000) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 4038 #define FMC_PATT_ATTWAIT2_6 ((uint32_t)0x00004000) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 4039 #define FMC_PATT_ATTWAIT2_7 ((uint32_t)0x00008000) /*!<Bit 7 */
bogdanm 0:9b334a45a8ff 4040
bogdanm 0:9b334a45a8ff 4041 #define FMC_PATT_ATTHOLD2 ((uint32_t)0x00FF0000) /*!<ATTHOLD2[7:0] bits (Attribute memory 2 hold time) */
bogdanm 0:9b334a45a8ff 4042 #define FMC_PATT_ATTHOLD2_0 ((uint32_t)0x00010000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4043 #define FMC_PATT_ATTHOLD2_1 ((uint32_t)0x00020000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4044 #define FMC_PATT_ATTHOLD2_2 ((uint32_t)0x00040000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 4045 #define FMC_PATT_ATTHOLD2_3 ((uint32_t)0x00080000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 4046 #define FMC_PATT_ATTHOLD2_4 ((uint32_t)0x00100000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 4047 #define FMC_PATT_ATTHOLD2_5 ((uint32_t)0x00200000) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 4048 #define FMC_PATT_ATTHOLD2_6 ((uint32_t)0x00400000) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 4049 #define FMC_PATT_ATTHOLD2_7 ((uint32_t)0x00800000) /*!<Bit 7 */
bogdanm 0:9b334a45a8ff 4050
bogdanm 0:9b334a45a8ff 4051 #define FMC_PATT_ATTHIZ2 ((uint32_t)0xFF000000) /*!<ATTHIZ2[7:0] bits (Attribute memory 2 databus HiZ time) */
bogdanm 0:9b334a45a8ff 4052 #define FMC_PATT_ATTHIZ2_0 ((uint32_t)0x01000000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4053 #define FMC_PATT_ATTHIZ2_1 ((uint32_t)0x02000000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4054 #define FMC_PATT_ATTHIZ2_2 ((uint32_t)0x04000000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 4055 #define FMC_PATT_ATTHIZ2_3 ((uint32_t)0x08000000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 4056 #define FMC_PATT_ATTHIZ2_4 ((uint32_t)0x10000000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 4057 #define FMC_PATT_ATTHIZ2_5 ((uint32_t)0x20000000) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 4058 #define FMC_PATT_ATTHIZ2_6 ((uint32_t)0x40000000) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 4059 #define FMC_PATT_ATTHIZ2_7 ((uint32_t)0x80000000) /*!<Bit 7 */
bogdanm 0:9b334a45a8ff 4060
bogdanm 0:9b334a45a8ff 4061 /****************** Bit definition for FMC_ECCR register ******************/
bogdanm 0:9b334a45a8ff 4062 #define FMC_ECCR_ECC2 ((uint32_t)0xFFFFFFFF) /*!<ECC result */
bogdanm 0:9b334a45a8ff 4063
bogdanm 0:9b334a45a8ff 4064 /****************** Bit definition for FMC_SDCR1 register ******************/
bogdanm 0:9b334a45a8ff 4065 #define FMC_SDCR1_NC ((uint32_t)0x00000003) /*!<NC[1:0] bits (Number of column bits) */
bogdanm 0:9b334a45a8ff 4066 #define FMC_SDCR1_NC_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4067 #define FMC_SDCR1_NC_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4068
bogdanm 0:9b334a45a8ff 4069 #define FMC_SDCR1_NR ((uint32_t)0x0000000C) /*!<NR[1:0] bits (Number of row bits) */
bogdanm 0:9b334a45a8ff 4070 #define FMC_SDCR1_NR_0 ((uint32_t)0x00000004) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4071 #define FMC_SDCR1_NR_1 ((uint32_t)0x00000008) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4072
bogdanm 0:9b334a45a8ff 4073 #define FMC_SDCR1_MWID ((uint32_t)0x00000030) /*!<NR[1:0] bits (Number of row bits) */
bogdanm 0:9b334a45a8ff 4074 #define FMC_SDCR1_MWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4075 #define FMC_SDCR1_MWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4076
bogdanm 0:9b334a45a8ff 4077 #define FMC_SDCR1_NB ((uint32_t)0x00000040) /*!<Number of internal bank */
bogdanm 0:9b334a45a8ff 4078
bogdanm 0:9b334a45a8ff 4079 #define FMC_SDCR1_CAS ((uint32_t)0x00000180) /*!<CAS[1:0] bits (CAS latency) */
bogdanm 0:9b334a45a8ff 4080 #define FMC_SDCR1_CAS_0 ((uint32_t)0x00000080) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4081 #define FMC_SDCR1_CAS_1 ((uint32_t)0x00000100) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4082
bogdanm 0:9b334a45a8ff 4083 #define FMC_SDCR1_WP ((uint32_t)0x00000200) /*!<Write protection */
bogdanm 0:9b334a45a8ff 4084
bogdanm 0:9b334a45a8ff 4085 #define FMC_SDCR1_SDCLK ((uint32_t)0x00000C00) /*!<SDRAM clock configuration */
bogdanm 0:9b334a45a8ff 4086 #define FMC_SDCR1_SDCLK_0 ((uint32_t)0x00000400) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4087 #define FMC_SDCR1_SDCLK_1 ((uint32_t)0x00000800) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4088
bogdanm 0:9b334a45a8ff 4089 #define FMC_SDCR1_RBURST ((uint32_t)0x00001000) /*!<Read burst */
bogdanm 0:9b334a45a8ff 4090
bogdanm 0:9b334a45a8ff 4091 #define FMC_SDCR1_RPIPE ((uint32_t)0x00006000) /*!<Write protection */
bogdanm 0:9b334a45a8ff 4092 #define FMC_SDCR1_RPIPE_0 ((uint32_t)0x00002000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4093 #define FMC_SDCR1_RPIPE_1 ((uint32_t)0x00004000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4094
bogdanm 0:9b334a45a8ff 4095 /****************** Bit definition for FMC_SDCR2 register ******************/
bogdanm 0:9b334a45a8ff 4096 #define FMC_SDCR2_NC ((uint32_t)0x00000003) /*!<NC[1:0] bits (Number of column bits) */
bogdanm 0:9b334a45a8ff 4097 #define FMC_SDCR2_NC_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4098 #define FMC_SDCR2_NC_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4099
bogdanm 0:9b334a45a8ff 4100 #define FMC_SDCR2_NR ((uint32_t)0x0000000C) /*!<NR[1:0] bits (Number of row bits) */
bogdanm 0:9b334a45a8ff 4101 #define FMC_SDCR2_NR_0 ((uint32_t)0x00000004) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4102 #define FMC_SDCR2_NR_1 ((uint32_t)0x00000008) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4103
bogdanm 0:9b334a45a8ff 4104 #define FMC_SDCR2_MWID ((uint32_t)0x00000030) /*!<NR[1:0] bits (Number of row bits) */
bogdanm 0:9b334a45a8ff 4105 #define FMC_SDCR2_MWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4106 #define FMC_SDCR2_MWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4107
bogdanm 0:9b334a45a8ff 4108 #define FMC_SDCR2_NB ((uint32_t)0x00000040) /*!<Number of internal bank */
bogdanm 0:9b334a45a8ff 4109
bogdanm 0:9b334a45a8ff 4110 #define FMC_SDCR2_CAS ((uint32_t)0x00000180) /*!<CAS[1:0] bits (CAS latency) */
bogdanm 0:9b334a45a8ff 4111 #define FMC_SDCR2_CAS_0 ((uint32_t)0x00000080) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4112 #define FMC_SDCR2_CAS_1 ((uint32_t)0x00000100) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4113
bogdanm 0:9b334a45a8ff 4114 #define FMC_SDCR2_WP ((uint32_t)0x00000200) /*!<Write protection */
bogdanm 0:9b334a45a8ff 4115
bogdanm 0:9b334a45a8ff 4116 #define FMC_SDCR2_SDCLK ((uint32_t)0x00000C00) /*!<SDCLK[1:0] (SDRAM clock configuration) */
bogdanm 0:9b334a45a8ff 4117 #define FMC_SDCR2_SDCLK_0 ((uint32_t)0x00000400) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4118 #define FMC_SDCR2_SDCLK_1 ((uint32_t)0x00000800) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4119
bogdanm 0:9b334a45a8ff 4120 #define FMC_SDCR2_RBURST ((uint32_t)0x00001000) /*!<Read burst */
bogdanm 0:9b334a45a8ff 4121
bogdanm 0:9b334a45a8ff 4122 #define FMC_SDCR2_RPIPE ((uint32_t)0x00006000) /*!<RPIPE[1:0](Read pipe) */
bogdanm 0:9b334a45a8ff 4123 #define FMC_SDCR2_RPIPE_0 ((uint32_t)0x00002000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4124 #define FMC_SDCR2_RPIPE_1 ((uint32_t)0x00004000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4125
bogdanm 0:9b334a45a8ff 4126 /****************** Bit definition for FMC_SDTR1 register ******************/
bogdanm 0:9b334a45a8ff 4127 #define FMC_SDTR1_TMRD ((uint32_t)0x0000000F) /*!<TMRD[3:0] bits (Load mode register to active) */
bogdanm 0:9b334a45a8ff 4128 #define FMC_SDTR1_TMRD_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4129 #define FMC_SDTR1_TMRD_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4130 #define FMC_SDTR1_TMRD_2 ((uint32_t)0x00000004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 4131 #define FMC_SDTR1_TMRD_3 ((uint32_t)0x00000008) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 4132
bogdanm 0:9b334a45a8ff 4133 #define FMC_SDTR1_TXSR ((uint32_t)0x000000F0) /*!<TXSR[3:0] bits (Exit self refresh) */
bogdanm 0:9b334a45a8ff 4134 #define FMC_SDTR1_TXSR_0 ((uint32_t)0x00000010) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4135 #define FMC_SDTR1_TXSR_1 ((uint32_t)0x00000020) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4136 #define FMC_SDTR1_TXSR_2 ((uint32_t)0x00000040) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 4137 #define FMC_SDTR1_TXSR_3 ((uint32_t)0x00000080) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 4138
bogdanm 0:9b334a45a8ff 4139 #define FMC_SDTR1_TRAS ((uint32_t)0x00000F00) /*!<TRAS[3:0] bits (Self refresh time) */
bogdanm 0:9b334a45a8ff 4140 #define FMC_SDTR1_TRAS_0 ((uint32_t)0x00000100) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4141 #define FMC_SDTR1_TRAS_1 ((uint32_t)0x00000200) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4142 #define FMC_SDTR1_TRAS_2 ((uint32_t)0x00000400) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 4143 #define FMC_SDTR1_TRAS_3 ((uint32_t)0x00000800) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 4144
bogdanm 0:9b334a45a8ff 4145 #define FMC_SDTR1_TRC ((uint32_t)0x0000F000) /*!<TRC[2:0] bits (Row cycle delay) */
bogdanm 0:9b334a45a8ff 4146 #define FMC_SDTR1_TRC_0 ((uint32_t)0x00001000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4147 #define FMC_SDTR1_TRC_1 ((uint32_t)0x00002000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4148 #define FMC_SDTR1_TRC_2 ((uint32_t)0x00004000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 4149
bogdanm 0:9b334a45a8ff 4150 #define FMC_SDTR1_TWR ((uint32_t)0x000F0000) /*!<TRC[2:0] bits (Write recovery delay) */
bogdanm 0:9b334a45a8ff 4151 #define FMC_SDTR1_TWR_0 ((uint32_t)0x00010000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4152 #define FMC_SDTR1_TWR_1 ((uint32_t)0x00020000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4153 #define FMC_SDTR1_TWR_2 ((uint32_t)0x00040000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 4154
bogdanm 0:9b334a45a8ff 4155 #define FMC_SDTR1_TRP ((uint32_t)0x00F00000) /*!<TRP[2:0] bits (Row precharge delay) */
bogdanm 0:9b334a45a8ff 4156 #define FMC_SDTR1_TRP_0 ((uint32_t)0x00100000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4157 #define FMC_SDTR1_TRP_1 ((uint32_t)0x00200000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4158 #define FMC_SDTR1_TRP_2 ((uint32_t)0x00400000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 4159
bogdanm 0:9b334a45a8ff 4160 #define FMC_SDTR1_TRCD ((uint32_t)0x0F000000) /*!<TRP[2:0] bits (Row to column delay) */
bogdanm 0:9b334a45a8ff 4161 #define FMC_SDTR1_TRCD_0 ((uint32_t)0x01000000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4162 #define FMC_SDTR1_TRCD_1 ((uint32_t)0x02000000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4163 #define FMC_SDTR1_TRCD_2 ((uint32_t)0x04000000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 4164
bogdanm 0:9b334a45a8ff 4165 /****************** Bit definition for FMC_SDTR2 register ******************/
bogdanm 0:9b334a45a8ff 4166 #define FMC_SDTR2_TMRD ((uint32_t)0x0000000F) /*!<TMRD[3:0] bits (Load mode register to active) */
bogdanm 0:9b334a45a8ff 4167 #define FMC_SDTR2_TMRD_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4168 #define FMC_SDTR2_TMRD_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4169 #define FMC_SDTR2_TMRD_2 ((uint32_t)0x00000004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 4170 #define FMC_SDTR2_TMRD_3 ((uint32_t)0x00000008) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 4171
bogdanm 0:9b334a45a8ff 4172 #define FMC_SDTR2_TXSR ((uint32_t)0x000000F0) /*!<TXSR[3:0] bits (Exit self refresh) */
bogdanm 0:9b334a45a8ff 4173 #define FMC_SDTR2_TXSR_0 ((uint32_t)0x00000010) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4174 #define FMC_SDTR2_TXSR_1 ((uint32_t)0x00000020) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4175 #define FMC_SDTR2_TXSR_2 ((uint32_t)0x00000040) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 4176 #define FMC_SDTR2_TXSR_3 ((uint32_t)0x00000080) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 4177
bogdanm 0:9b334a45a8ff 4178 #define FMC_SDTR2_TRAS ((uint32_t)0x00000F00) /*!<TRAS[3:0] bits (Self refresh time) */
bogdanm 0:9b334a45a8ff 4179 #define FMC_SDTR2_TRAS_0 ((uint32_t)0x00000100) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4180 #define FMC_SDTR2_TRAS_1 ((uint32_t)0x00000200) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4181 #define FMC_SDTR2_TRAS_2 ((uint32_t)0x00000400) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 4182 #define FMC_SDTR2_TRAS_3 ((uint32_t)0x00000800) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 4183
bogdanm 0:9b334a45a8ff 4184 #define FMC_SDTR2_TRC ((uint32_t)0x0000F000) /*!<TRC[2:0] bits (Row cycle delay) */
bogdanm 0:9b334a45a8ff 4185 #define FMC_SDTR2_TRC_0 ((uint32_t)0x00001000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4186 #define FMC_SDTR2_TRC_1 ((uint32_t)0x00002000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4187 #define FMC_SDTR2_TRC_2 ((uint32_t)0x00004000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 4188
bogdanm 0:9b334a45a8ff 4189 #define FMC_SDTR2_TWR ((uint32_t)0x000F0000) /*!<TRC[2:0] bits (Write recovery delay) */
bogdanm 0:9b334a45a8ff 4190 #define FMC_SDTR2_TWR_0 ((uint32_t)0x00010000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4191 #define FMC_SDTR2_TWR_1 ((uint32_t)0x00020000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4192 #define FMC_SDTR2_TWR_2 ((uint32_t)0x00040000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 4193
bogdanm 0:9b334a45a8ff 4194 #define FMC_SDTR2_TRP ((uint32_t)0x00F00000) /*!<TRP[2:0] bits (Row precharge delay) */
bogdanm 0:9b334a45a8ff 4195 #define FMC_SDTR2_TRP_0 ((uint32_t)0x00100000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4196 #define FMC_SDTR2_TRP_1 ((uint32_t)0x00200000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4197 #define FMC_SDTR2_TRP_2 ((uint32_t)0x00400000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 4198
bogdanm 0:9b334a45a8ff 4199 #define FMC_SDTR2_TRCD ((uint32_t)0x0F000000) /*!<TRP[2:0] bits (Row to column delay) */
bogdanm 0:9b334a45a8ff 4200 #define FMC_SDTR2_TRCD_0 ((uint32_t)0x01000000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4201 #define FMC_SDTR2_TRCD_1 ((uint32_t)0x02000000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4202 #define FMC_SDTR2_TRCD_2 ((uint32_t)0x04000000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 4203
bogdanm 0:9b334a45a8ff 4204 /****************** Bit definition for FMC_SDCMR register ******************/
bogdanm 0:9b334a45a8ff 4205 #define FMC_SDCMR_MODE ((uint32_t)0x00000007) /*!<MODE[2:0] bits (Command mode) */
bogdanm 0:9b334a45a8ff 4206 #define FMC_SDCMR_MODE_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4207 #define FMC_SDCMR_MODE_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4208 #define FMC_SDCMR_MODE_2 ((uint32_t)0x00000004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 4209
bogdanm 0:9b334a45a8ff 4210 #define FMC_SDCMR_CTB2 ((uint32_t)0x00000008) /*!<Command target 2 */
bogdanm 0:9b334a45a8ff 4211
bogdanm 0:9b334a45a8ff 4212 #define FMC_SDCMR_CTB1 ((uint32_t)0x00000010) /*!<Command target 1 */
bogdanm 0:9b334a45a8ff 4213
bogdanm 0:9b334a45a8ff 4214 #define FMC_SDCMR_NRFS ((uint32_t)0x000001E0) /*!<NRFS[3:0] bits (Number of auto-refresh) */
bogdanm 0:9b334a45a8ff 4215 #define FMC_SDCMR_NRFS_0 ((uint32_t)0x00000020) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4216 #define FMC_SDCMR_NRFS_1 ((uint32_t)0x00000040) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4217 #define FMC_SDCMR_NRFS_2 ((uint32_t)0x00000080) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 4218 #define FMC_SDCMR_NRFS_3 ((uint32_t)0x00000100) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 4219
bogdanm 0:9b334a45a8ff 4220 #define FMC_SDCMR_MRD ((uint32_t)0x003FFE00) /*!<MRD[12:0] bits (Mode register definition) */
bogdanm 0:9b334a45a8ff 4221
bogdanm 0:9b334a45a8ff 4222 /****************** Bit definition for FMC_SDRTR register ******************/
bogdanm 0:9b334a45a8ff 4223 #define FMC_SDRTR_CRE ((uint32_t)0x00000001) /*!<Clear refresh error flag */
bogdanm 0:9b334a45a8ff 4224
bogdanm 0:9b334a45a8ff 4225 #define FMC_SDRTR_COUNT ((uint32_t)0x00003FFE) /*!<COUNT[12:0] bits (Refresh timer count) */
bogdanm 0:9b334a45a8ff 4226
bogdanm 0:9b334a45a8ff 4227 #define FMC_SDRTR_REIE ((uint32_t)0x00004000) /*!<RES interupt enable */
bogdanm 0:9b334a45a8ff 4228
bogdanm 0:9b334a45a8ff 4229 /****************** Bit definition for FMC_SDSR register ******************/
bogdanm 0:9b334a45a8ff 4230 #define FMC_SDSR_RE ((uint32_t)0x00000001) /*!<Refresh error flag */
bogdanm 0:9b334a45a8ff 4231
bogdanm 0:9b334a45a8ff 4232 #define FMC_SDSR_MODES1 ((uint32_t)0x00000006) /*!<MODES1[1:0]bits (Status mode for bank 1) */
bogdanm 0:9b334a45a8ff 4233 #define FMC_SDSR_MODES1_0 ((uint32_t)0x00000002) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4234 #define FMC_SDSR_MODES1_1 ((uint32_t)0x00000004) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4235
bogdanm 0:9b334a45a8ff 4236 #define FMC_SDSR_MODES2 ((uint32_t)0x00000018) /*!<MODES2[1:0]bits (Status mode for bank 2) */
bogdanm 0:9b334a45a8ff 4237 #define FMC_SDSR_MODES2_0 ((uint32_t)0x00000008) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4238 #define FMC_SDSR_MODES2_1 ((uint32_t)0x00000010) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4239 #define FMC_SDSR_BUSY ((uint32_t)0x00000020) /*!<Busy status */
bogdanm 0:9b334a45a8ff 4240
bogdanm 0:9b334a45a8ff 4241 /******************************************************************************/
bogdanm 0:9b334a45a8ff 4242 /* */
bogdanm 0:9b334a45a8ff 4243 /* General Purpose I/O */
bogdanm 0:9b334a45a8ff 4244 /* */
bogdanm 0:9b334a45a8ff 4245 /******************************************************************************/
bogdanm 0:9b334a45a8ff 4246 /****************** Bits definition for GPIO_MODER register *****************/
bogdanm 0:9b334a45a8ff 4247 #define GPIO_MODER_MODER0 ((uint32_t)0x00000003)
bogdanm 0:9b334a45a8ff 4248 #define GPIO_MODER_MODER0_0 ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 4249 #define GPIO_MODER_MODER0_1 ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 4250
bogdanm 0:9b334a45a8ff 4251 #define GPIO_MODER_MODER1 ((uint32_t)0x0000000C)
bogdanm 0:9b334a45a8ff 4252 #define GPIO_MODER_MODER1_0 ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 4253 #define GPIO_MODER_MODER1_1 ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 4254
bogdanm 0:9b334a45a8ff 4255 #define GPIO_MODER_MODER2 ((uint32_t)0x00000030)
bogdanm 0:9b334a45a8ff 4256 #define GPIO_MODER_MODER2_0 ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 4257 #define GPIO_MODER_MODER2_1 ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 4258
bogdanm 0:9b334a45a8ff 4259 #define GPIO_MODER_MODER3 ((uint32_t)0x000000C0)
bogdanm 0:9b334a45a8ff 4260 #define GPIO_MODER_MODER3_0 ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 4261 #define GPIO_MODER_MODER3_1 ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 4262
bogdanm 0:9b334a45a8ff 4263 #define GPIO_MODER_MODER4 ((uint32_t)0x00000300)
bogdanm 0:9b334a45a8ff 4264 #define GPIO_MODER_MODER4_0 ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 4265 #define GPIO_MODER_MODER4_1 ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 4266
bogdanm 0:9b334a45a8ff 4267 #define GPIO_MODER_MODER5 ((uint32_t)0x00000C00)
bogdanm 0:9b334a45a8ff 4268 #define GPIO_MODER_MODER5_0 ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 4269 #define GPIO_MODER_MODER5_1 ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 4270
bogdanm 0:9b334a45a8ff 4271 #define GPIO_MODER_MODER6 ((uint32_t)0x00003000)
bogdanm 0:9b334a45a8ff 4272 #define GPIO_MODER_MODER6_0 ((uint32_t)0x00001000)
bogdanm 0:9b334a45a8ff 4273 #define GPIO_MODER_MODER6_1 ((uint32_t)0x00002000)
bogdanm 0:9b334a45a8ff 4274
bogdanm 0:9b334a45a8ff 4275 #define GPIO_MODER_MODER7 ((uint32_t)0x0000C000)
bogdanm 0:9b334a45a8ff 4276 #define GPIO_MODER_MODER7_0 ((uint32_t)0x00004000)
bogdanm 0:9b334a45a8ff 4277 #define GPIO_MODER_MODER7_1 ((uint32_t)0x00008000)
bogdanm 0:9b334a45a8ff 4278
bogdanm 0:9b334a45a8ff 4279 #define GPIO_MODER_MODER8 ((uint32_t)0x00030000)
bogdanm 0:9b334a45a8ff 4280 #define GPIO_MODER_MODER8_0 ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 4281 #define GPIO_MODER_MODER8_1 ((uint32_t)0x00020000)
bogdanm 0:9b334a45a8ff 4282
bogdanm 0:9b334a45a8ff 4283 #define GPIO_MODER_MODER9 ((uint32_t)0x000C0000)
bogdanm 0:9b334a45a8ff 4284 #define GPIO_MODER_MODER9_0 ((uint32_t)0x00040000)
bogdanm 0:9b334a45a8ff 4285 #define GPIO_MODER_MODER9_1 ((uint32_t)0x00080000)
bogdanm 0:9b334a45a8ff 4286
bogdanm 0:9b334a45a8ff 4287 #define GPIO_MODER_MODER10 ((uint32_t)0x00300000)
bogdanm 0:9b334a45a8ff 4288 #define GPIO_MODER_MODER10_0 ((uint32_t)0x00100000)
bogdanm 0:9b334a45a8ff 4289 #define GPIO_MODER_MODER10_1 ((uint32_t)0x00200000)
bogdanm 0:9b334a45a8ff 4290
bogdanm 0:9b334a45a8ff 4291 #define GPIO_MODER_MODER11 ((uint32_t)0x00C00000)
bogdanm 0:9b334a45a8ff 4292 #define GPIO_MODER_MODER11_0 ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 4293 #define GPIO_MODER_MODER11_1 ((uint32_t)0x00800000)
bogdanm 0:9b334a45a8ff 4294
bogdanm 0:9b334a45a8ff 4295 #define GPIO_MODER_MODER12 ((uint32_t)0x03000000)
bogdanm 0:9b334a45a8ff 4296 #define GPIO_MODER_MODER12_0 ((uint32_t)0x01000000)
bogdanm 0:9b334a45a8ff 4297 #define GPIO_MODER_MODER12_1 ((uint32_t)0x02000000)
bogdanm 0:9b334a45a8ff 4298
bogdanm 0:9b334a45a8ff 4299 #define GPIO_MODER_MODER13 ((uint32_t)0x0C000000)
bogdanm 0:9b334a45a8ff 4300 #define GPIO_MODER_MODER13_0 ((uint32_t)0x04000000)
bogdanm 0:9b334a45a8ff 4301 #define GPIO_MODER_MODER13_1 ((uint32_t)0x08000000)
bogdanm 0:9b334a45a8ff 4302
bogdanm 0:9b334a45a8ff 4303 #define GPIO_MODER_MODER14 ((uint32_t)0x30000000)
bogdanm 0:9b334a45a8ff 4304 #define GPIO_MODER_MODER14_0 ((uint32_t)0x10000000)
bogdanm 0:9b334a45a8ff 4305 #define GPIO_MODER_MODER14_1 ((uint32_t)0x20000000)
bogdanm 0:9b334a45a8ff 4306
bogdanm 0:9b334a45a8ff 4307 #define GPIO_MODER_MODER15 ((uint32_t)0xC0000000)
bogdanm 0:9b334a45a8ff 4308 #define GPIO_MODER_MODER15_0 ((uint32_t)0x40000000)
bogdanm 0:9b334a45a8ff 4309 #define GPIO_MODER_MODER15_1 ((uint32_t)0x80000000)
bogdanm 0:9b334a45a8ff 4310
bogdanm 0:9b334a45a8ff 4311 /****************** Bits definition for GPIO_OTYPER register ****************/
bogdanm 0:9b334a45a8ff 4312 #define GPIO_OTYPER_OT_0 ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 4313 #define GPIO_OTYPER_OT_1 ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 4314 #define GPIO_OTYPER_OT_2 ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 4315 #define GPIO_OTYPER_OT_3 ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 4316 #define GPIO_OTYPER_OT_4 ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 4317 #define GPIO_OTYPER_OT_5 ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 4318 #define GPIO_OTYPER_OT_6 ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 4319 #define GPIO_OTYPER_OT_7 ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 4320 #define GPIO_OTYPER_OT_8 ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 4321 #define GPIO_OTYPER_OT_9 ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 4322 #define GPIO_OTYPER_OT_10 ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 4323 #define GPIO_OTYPER_OT_11 ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 4324 #define GPIO_OTYPER_OT_12 ((uint32_t)0x00001000)
bogdanm 0:9b334a45a8ff 4325 #define GPIO_OTYPER_OT_13 ((uint32_t)0x00002000)
bogdanm 0:9b334a45a8ff 4326 #define GPIO_OTYPER_OT_14 ((uint32_t)0x00004000)
bogdanm 0:9b334a45a8ff 4327 #define GPIO_OTYPER_OT_15 ((uint32_t)0x00008000)
bogdanm 0:9b334a45a8ff 4328
bogdanm 0:9b334a45a8ff 4329 /****************** Bits definition for GPIO_OSPEEDR register ***************/
bogdanm 0:9b334a45a8ff 4330 #define GPIO_OSPEEDER_OSPEEDR0 ((uint32_t)0x00000003)
bogdanm 0:9b334a45a8ff 4331 #define GPIO_OSPEEDER_OSPEEDR0_0 ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 4332 #define GPIO_OSPEEDER_OSPEEDR0_1 ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 4333
bogdanm 0:9b334a45a8ff 4334 #define GPIO_OSPEEDER_OSPEEDR1 ((uint32_t)0x0000000C)
bogdanm 0:9b334a45a8ff 4335 #define GPIO_OSPEEDER_OSPEEDR1_0 ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 4336 #define GPIO_OSPEEDER_OSPEEDR1_1 ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 4337
bogdanm 0:9b334a45a8ff 4338 #define GPIO_OSPEEDER_OSPEEDR2 ((uint32_t)0x00000030)
bogdanm 0:9b334a45a8ff 4339 #define GPIO_OSPEEDER_OSPEEDR2_0 ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 4340 #define GPIO_OSPEEDER_OSPEEDR2_1 ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 4341
bogdanm 0:9b334a45a8ff 4342 #define GPIO_OSPEEDER_OSPEEDR3 ((uint32_t)0x000000C0)
bogdanm 0:9b334a45a8ff 4343 #define GPIO_OSPEEDER_OSPEEDR3_0 ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 4344 #define GPIO_OSPEEDER_OSPEEDR3_1 ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 4345
bogdanm 0:9b334a45a8ff 4346 #define GPIO_OSPEEDER_OSPEEDR4 ((uint32_t)0x00000300)
bogdanm 0:9b334a45a8ff 4347 #define GPIO_OSPEEDER_OSPEEDR4_0 ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 4348 #define GPIO_OSPEEDER_OSPEEDR4_1 ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 4349
bogdanm 0:9b334a45a8ff 4350 #define GPIO_OSPEEDER_OSPEEDR5 ((uint32_t)0x00000C00)
bogdanm 0:9b334a45a8ff 4351 #define GPIO_OSPEEDER_OSPEEDR5_0 ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 4352 #define GPIO_OSPEEDER_OSPEEDR5_1 ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 4353
bogdanm 0:9b334a45a8ff 4354 #define GPIO_OSPEEDER_OSPEEDR6 ((uint32_t)0x00003000)
bogdanm 0:9b334a45a8ff 4355 #define GPIO_OSPEEDER_OSPEEDR6_0 ((uint32_t)0x00001000)
bogdanm 0:9b334a45a8ff 4356 #define GPIO_OSPEEDER_OSPEEDR6_1 ((uint32_t)0x00002000)
bogdanm 0:9b334a45a8ff 4357
bogdanm 0:9b334a45a8ff 4358 #define GPIO_OSPEEDER_OSPEEDR7 ((uint32_t)0x0000C000)
bogdanm 0:9b334a45a8ff 4359 #define GPIO_OSPEEDER_OSPEEDR7_0 ((uint32_t)0x00004000)
bogdanm 0:9b334a45a8ff 4360 #define GPIO_OSPEEDER_OSPEEDR7_1 ((uint32_t)0x00008000)
bogdanm 0:9b334a45a8ff 4361
bogdanm 0:9b334a45a8ff 4362 #define GPIO_OSPEEDER_OSPEEDR8 ((uint32_t)0x00030000)
bogdanm 0:9b334a45a8ff 4363 #define GPIO_OSPEEDER_OSPEEDR8_0 ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 4364 #define GPIO_OSPEEDER_OSPEEDR8_1 ((uint32_t)0x00020000)
bogdanm 0:9b334a45a8ff 4365
bogdanm 0:9b334a45a8ff 4366 #define GPIO_OSPEEDER_OSPEEDR9 ((uint32_t)0x000C0000)
bogdanm 0:9b334a45a8ff 4367 #define GPIO_OSPEEDER_OSPEEDR9_0 ((uint32_t)0x00040000)
bogdanm 0:9b334a45a8ff 4368 #define GPIO_OSPEEDER_OSPEEDR9_1 ((uint32_t)0x00080000)
bogdanm 0:9b334a45a8ff 4369
bogdanm 0:9b334a45a8ff 4370 #define GPIO_OSPEEDER_OSPEEDR10 ((uint32_t)0x00300000)
bogdanm 0:9b334a45a8ff 4371 #define GPIO_OSPEEDER_OSPEEDR10_0 ((uint32_t)0x00100000)
bogdanm 0:9b334a45a8ff 4372 #define GPIO_OSPEEDER_OSPEEDR10_1 ((uint32_t)0x00200000)
bogdanm 0:9b334a45a8ff 4373
bogdanm 0:9b334a45a8ff 4374 #define GPIO_OSPEEDER_OSPEEDR11 ((uint32_t)0x00C00000)
bogdanm 0:9b334a45a8ff 4375 #define GPIO_OSPEEDER_OSPEEDR11_0 ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 4376 #define GPIO_OSPEEDER_OSPEEDR11_1 ((uint32_t)0x00800000)
bogdanm 0:9b334a45a8ff 4377
bogdanm 0:9b334a45a8ff 4378 #define GPIO_OSPEEDER_OSPEEDR12 ((uint32_t)0x03000000)
bogdanm 0:9b334a45a8ff 4379 #define GPIO_OSPEEDER_OSPEEDR12_0 ((uint32_t)0x01000000)
bogdanm 0:9b334a45a8ff 4380 #define GPIO_OSPEEDER_OSPEEDR12_1 ((uint32_t)0x02000000)
bogdanm 0:9b334a45a8ff 4381
bogdanm 0:9b334a45a8ff 4382 #define GPIO_OSPEEDER_OSPEEDR13 ((uint32_t)0x0C000000)
bogdanm 0:9b334a45a8ff 4383 #define GPIO_OSPEEDER_OSPEEDR13_0 ((uint32_t)0x04000000)
bogdanm 0:9b334a45a8ff 4384 #define GPIO_OSPEEDER_OSPEEDR13_1 ((uint32_t)0x08000000)
bogdanm 0:9b334a45a8ff 4385
bogdanm 0:9b334a45a8ff 4386 #define GPIO_OSPEEDER_OSPEEDR14 ((uint32_t)0x30000000)
bogdanm 0:9b334a45a8ff 4387 #define GPIO_OSPEEDER_OSPEEDR14_0 ((uint32_t)0x10000000)
bogdanm 0:9b334a45a8ff 4388 #define GPIO_OSPEEDER_OSPEEDR14_1 ((uint32_t)0x20000000)
bogdanm 0:9b334a45a8ff 4389
bogdanm 0:9b334a45a8ff 4390 #define GPIO_OSPEEDER_OSPEEDR15 ((uint32_t)0xC0000000)
bogdanm 0:9b334a45a8ff 4391 #define GPIO_OSPEEDER_OSPEEDR15_0 ((uint32_t)0x40000000)
bogdanm 0:9b334a45a8ff 4392 #define GPIO_OSPEEDER_OSPEEDR15_1 ((uint32_t)0x80000000)
bogdanm 0:9b334a45a8ff 4393
bogdanm 0:9b334a45a8ff 4394 /****************** Bits definition for GPIO_PUPDR register *****************/
bogdanm 0:9b334a45a8ff 4395 #define GPIO_PUPDR_PUPDR0 ((uint32_t)0x00000003)
bogdanm 0:9b334a45a8ff 4396 #define GPIO_PUPDR_PUPDR0_0 ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 4397 #define GPIO_PUPDR_PUPDR0_1 ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 4398
bogdanm 0:9b334a45a8ff 4399 #define GPIO_PUPDR_PUPDR1 ((uint32_t)0x0000000C)
bogdanm 0:9b334a45a8ff 4400 #define GPIO_PUPDR_PUPDR1_0 ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 4401 #define GPIO_PUPDR_PUPDR1_1 ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 4402
bogdanm 0:9b334a45a8ff 4403 #define GPIO_PUPDR_PUPDR2 ((uint32_t)0x00000030)
bogdanm 0:9b334a45a8ff 4404 #define GPIO_PUPDR_PUPDR2_0 ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 4405 #define GPIO_PUPDR_PUPDR2_1 ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 4406
bogdanm 0:9b334a45a8ff 4407 #define GPIO_PUPDR_PUPDR3 ((uint32_t)0x000000C0)
bogdanm 0:9b334a45a8ff 4408 #define GPIO_PUPDR_PUPDR3_0 ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 4409 #define GPIO_PUPDR_PUPDR3_1 ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 4410
bogdanm 0:9b334a45a8ff 4411 #define GPIO_PUPDR_PUPDR4 ((uint32_t)0x00000300)
bogdanm 0:9b334a45a8ff 4412 #define GPIO_PUPDR_PUPDR4_0 ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 4413 #define GPIO_PUPDR_PUPDR4_1 ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 4414
bogdanm 0:9b334a45a8ff 4415 #define GPIO_PUPDR_PUPDR5 ((uint32_t)0x00000C00)
bogdanm 0:9b334a45a8ff 4416 #define GPIO_PUPDR_PUPDR5_0 ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 4417 #define GPIO_PUPDR_PUPDR5_1 ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 4418
bogdanm 0:9b334a45a8ff 4419 #define GPIO_PUPDR_PUPDR6 ((uint32_t)0x00003000)
bogdanm 0:9b334a45a8ff 4420 #define GPIO_PUPDR_PUPDR6_0 ((uint32_t)0x00001000)
bogdanm 0:9b334a45a8ff 4421 #define GPIO_PUPDR_PUPDR6_1 ((uint32_t)0x00002000)
bogdanm 0:9b334a45a8ff 4422
bogdanm 0:9b334a45a8ff 4423 #define GPIO_PUPDR_PUPDR7 ((uint32_t)0x0000C000)
bogdanm 0:9b334a45a8ff 4424 #define GPIO_PUPDR_PUPDR7_0 ((uint32_t)0x00004000)
bogdanm 0:9b334a45a8ff 4425 #define GPIO_PUPDR_PUPDR7_1 ((uint32_t)0x00008000)
bogdanm 0:9b334a45a8ff 4426
bogdanm 0:9b334a45a8ff 4427 #define GPIO_PUPDR_PUPDR8 ((uint32_t)0x00030000)
bogdanm 0:9b334a45a8ff 4428 #define GPIO_PUPDR_PUPDR8_0 ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 4429 #define GPIO_PUPDR_PUPDR8_1 ((uint32_t)0x00020000)
bogdanm 0:9b334a45a8ff 4430
bogdanm 0:9b334a45a8ff 4431 #define GPIO_PUPDR_PUPDR9 ((uint32_t)0x000C0000)
bogdanm 0:9b334a45a8ff 4432 #define GPIO_PUPDR_PUPDR9_0 ((uint32_t)0x00040000)
bogdanm 0:9b334a45a8ff 4433 #define GPIO_PUPDR_PUPDR9_1 ((uint32_t)0x00080000)
bogdanm 0:9b334a45a8ff 4434
bogdanm 0:9b334a45a8ff 4435 #define GPIO_PUPDR_PUPDR10 ((uint32_t)0x00300000)
bogdanm 0:9b334a45a8ff 4436 #define GPIO_PUPDR_PUPDR10_0 ((uint32_t)0x00100000)
bogdanm 0:9b334a45a8ff 4437 #define GPIO_PUPDR_PUPDR10_1 ((uint32_t)0x00200000)
bogdanm 0:9b334a45a8ff 4438
bogdanm 0:9b334a45a8ff 4439 #define GPIO_PUPDR_PUPDR11 ((uint32_t)0x00C00000)
bogdanm 0:9b334a45a8ff 4440 #define GPIO_PUPDR_PUPDR11_0 ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 4441 #define GPIO_PUPDR_PUPDR11_1 ((uint32_t)0x00800000)
bogdanm 0:9b334a45a8ff 4442
bogdanm 0:9b334a45a8ff 4443 #define GPIO_PUPDR_PUPDR12 ((uint32_t)0x03000000)
bogdanm 0:9b334a45a8ff 4444 #define GPIO_PUPDR_PUPDR12_0 ((uint32_t)0x01000000)
bogdanm 0:9b334a45a8ff 4445 #define GPIO_PUPDR_PUPDR12_1 ((uint32_t)0x02000000)
bogdanm 0:9b334a45a8ff 4446
bogdanm 0:9b334a45a8ff 4447 #define GPIO_PUPDR_PUPDR13 ((uint32_t)0x0C000000)
bogdanm 0:9b334a45a8ff 4448 #define GPIO_PUPDR_PUPDR13_0 ((uint32_t)0x04000000)
bogdanm 0:9b334a45a8ff 4449 #define GPIO_PUPDR_PUPDR13_1 ((uint32_t)0x08000000)
bogdanm 0:9b334a45a8ff 4450
bogdanm 0:9b334a45a8ff 4451 #define GPIO_PUPDR_PUPDR14 ((uint32_t)0x30000000)
bogdanm 0:9b334a45a8ff 4452 #define GPIO_PUPDR_PUPDR14_0 ((uint32_t)0x10000000)
bogdanm 0:9b334a45a8ff 4453 #define GPIO_PUPDR_PUPDR14_1 ((uint32_t)0x20000000)
bogdanm 0:9b334a45a8ff 4454
bogdanm 0:9b334a45a8ff 4455 #define GPIO_PUPDR_PUPDR15 ((uint32_t)0xC0000000)
bogdanm 0:9b334a45a8ff 4456 #define GPIO_PUPDR_PUPDR15_0 ((uint32_t)0x40000000)
bogdanm 0:9b334a45a8ff 4457 #define GPIO_PUPDR_PUPDR15_1 ((uint32_t)0x80000000)
bogdanm 0:9b334a45a8ff 4458
bogdanm 0:9b334a45a8ff 4459 /****************** Bits definition for GPIO_IDR register *******************/
bogdanm 0:9b334a45a8ff 4460 #define GPIO_IDR_IDR_0 ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 4461 #define GPIO_IDR_IDR_1 ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 4462 #define GPIO_IDR_IDR_2 ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 4463 #define GPIO_IDR_IDR_3 ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 4464 #define GPIO_IDR_IDR_4 ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 4465 #define GPIO_IDR_IDR_5 ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 4466 #define GPIO_IDR_IDR_6 ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 4467 #define GPIO_IDR_IDR_7 ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 4468 #define GPIO_IDR_IDR_8 ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 4469 #define GPIO_IDR_IDR_9 ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 4470 #define GPIO_IDR_IDR_10 ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 4471 #define GPIO_IDR_IDR_11 ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 4472 #define GPIO_IDR_IDR_12 ((uint32_t)0x00001000)
bogdanm 0:9b334a45a8ff 4473 #define GPIO_IDR_IDR_13 ((uint32_t)0x00002000)
bogdanm 0:9b334a45a8ff 4474 #define GPIO_IDR_IDR_14 ((uint32_t)0x00004000)
bogdanm 0:9b334a45a8ff 4475 #define GPIO_IDR_IDR_15 ((uint32_t)0x00008000)
bogdanm 0:9b334a45a8ff 4476 /* Old GPIO_IDR register bits definition, maintained for legacy purpose */
bogdanm 0:9b334a45a8ff 4477 #define GPIO_OTYPER_IDR_0 GPIO_IDR_IDR_0
bogdanm 0:9b334a45a8ff 4478 #define GPIO_OTYPER_IDR_1 GPIO_IDR_IDR_1
bogdanm 0:9b334a45a8ff 4479 #define GPIO_OTYPER_IDR_2 GPIO_IDR_IDR_2
bogdanm 0:9b334a45a8ff 4480 #define GPIO_OTYPER_IDR_3 GPIO_IDR_IDR_3
bogdanm 0:9b334a45a8ff 4481 #define GPIO_OTYPER_IDR_4 GPIO_IDR_IDR_4
bogdanm 0:9b334a45a8ff 4482 #define GPIO_OTYPER_IDR_5 GPIO_IDR_IDR_5
bogdanm 0:9b334a45a8ff 4483 #define GPIO_OTYPER_IDR_6 GPIO_IDR_IDR_6
bogdanm 0:9b334a45a8ff 4484 #define GPIO_OTYPER_IDR_7 GPIO_IDR_IDR_7
bogdanm 0:9b334a45a8ff 4485 #define GPIO_OTYPER_IDR_8 GPIO_IDR_IDR_8
bogdanm 0:9b334a45a8ff 4486 #define GPIO_OTYPER_IDR_9 GPIO_IDR_IDR_9
bogdanm 0:9b334a45a8ff 4487 #define GPIO_OTYPER_IDR_10 GPIO_IDR_IDR_10
bogdanm 0:9b334a45a8ff 4488 #define GPIO_OTYPER_IDR_11 GPIO_IDR_IDR_11
bogdanm 0:9b334a45a8ff 4489 #define GPIO_OTYPER_IDR_12 GPIO_IDR_IDR_12
bogdanm 0:9b334a45a8ff 4490 #define GPIO_OTYPER_IDR_13 GPIO_IDR_IDR_13
bogdanm 0:9b334a45a8ff 4491 #define GPIO_OTYPER_IDR_14 GPIO_IDR_IDR_14
bogdanm 0:9b334a45a8ff 4492 #define GPIO_OTYPER_IDR_15 GPIO_IDR_IDR_15
bogdanm 0:9b334a45a8ff 4493
bogdanm 0:9b334a45a8ff 4494 /****************** Bits definition for GPIO_ODR register *******************/
bogdanm 0:9b334a45a8ff 4495 #define GPIO_ODR_ODR_0 ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 4496 #define GPIO_ODR_ODR_1 ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 4497 #define GPIO_ODR_ODR_2 ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 4498 #define GPIO_ODR_ODR_3 ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 4499 #define GPIO_ODR_ODR_4 ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 4500 #define GPIO_ODR_ODR_5 ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 4501 #define GPIO_ODR_ODR_6 ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 4502 #define GPIO_ODR_ODR_7 ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 4503 #define GPIO_ODR_ODR_8 ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 4504 #define GPIO_ODR_ODR_9 ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 4505 #define GPIO_ODR_ODR_10 ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 4506 #define GPIO_ODR_ODR_11 ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 4507 #define GPIO_ODR_ODR_12 ((uint32_t)0x00001000)
bogdanm 0:9b334a45a8ff 4508 #define GPIO_ODR_ODR_13 ((uint32_t)0x00002000)
bogdanm 0:9b334a45a8ff 4509 #define GPIO_ODR_ODR_14 ((uint32_t)0x00004000)
bogdanm 0:9b334a45a8ff 4510 #define GPIO_ODR_ODR_15 ((uint32_t)0x00008000)
bogdanm 0:9b334a45a8ff 4511 /* Old GPIO_ODR register bits definition, maintained for legacy purpose */
bogdanm 0:9b334a45a8ff 4512 #define GPIO_OTYPER_ODR_0 GPIO_ODR_ODR_0
bogdanm 0:9b334a45a8ff 4513 #define GPIO_OTYPER_ODR_1 GPIO_ODR_ODR_1
bogdanm 0:9b334a45a8ff 4514 #define GPIO_OTYPER_ODR_2 GPIO_ODR_ODR_2
bogdanm 0:9b334a45a8ff 4515 #define GPIO_OTYPER_ODR_3 GPIO_ODR_ODR_3
bogdanm 0:9b334a45a8ff 4516 #define GPIO_OTYPER_ODR_4 GPIO_ODR_ODR_4
bogdanm 0:9b334a45a8ff 4517 #define GPIO_OTYPER_ODR_5 GPIO_ODR_ODR_5
bogdanm 0:9b334a45a8ff 4518 #define GPIO_OTYPER_ODR_6 GPIO_ODR_ODR_6
bogdanm 0:9b334a45a8ff 4519 #define GPIO_OTYPER_ODR_7 GPIO_ODR_ODR_7
bogdanm 0:9b334a45a8ff 4520 #define GPIO_OTYPER_ODR_8 GPIO_ODR_ODR_8
bogdanm 0:9b334a45a8ff 4521 #define GPIO_OTYPER_ODR_9 GPIO_ODR_ODR_9
bogdanm 0:9b334a45a8ff 4522 #define GPIO_OTYPER_ODR_10 GPIO_ODR_ODR_10
bogdanm 0:9b334a45a8ff 4523 #define GPIO_OTYPER_ODR_11 GPIO_ODR_ODR_11
bogdanm 0:9b334a45a8ff 4524 #define GPIO_OTYPER_ODR_12 GPIO_ODR_ODR_12
bogdanm 0:9b334a45a8ff 4525 #define GPIO_OTYPER_ODR_13 GPIO_ODR_ODR_13
bogdanm 0:9b334a45a8ff 4526 #define GPIO_OTYPER_ODR_14 GPIO_ODR_ODR_14
bogdanm 0:9b334a45a8ff 4527 #define GPIO_OTYPER_ODR_15 GPIO_ODR_ODR_15
bogdanm 0:9b334a45a8ff 4528
bogdanm 0:9b334a45a8ff 4529 /****************** Bits definition for GPIO_BSRR register ******************/
bogdanm 0:9b334a45a8ff 4530 #define GPIO_BSRR_BS_0 ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 4531 #define GPIO_BSRR_BS_1 ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 4532 #define GPIO_BSRR_BS_2 ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 4533 #define GPIO_BSRR_BS_3 ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 4534 #define GPIO_BSRR_BS_4 ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 4535 #define GPIO_BSRR_BS_5 ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 4536 #define GPIO_BSRR_BS_6 ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 4537 #define GPIO_BSRR_BS_7 ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 4538 #define GPIO_BSRR_BS_8 ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 4539 #define GPIO_BSRR_BS_9 ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 4540 #define GPIO_BSRR_BS_10 ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 4541 #define GPIO_BSRR_BS_11 ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 4542 #define GPIO_BSRR_BS_12 ((uint32_t)0x00001000)
bogdanm 0:9b334a45a8ff 4543 #define GPIO_BSRR_BS_13 ((uint32_t)0x00002000)
bogdanm 0:9b334a45a8ff 4544 #define GPIO_BSRR_BS_14 ((uint32_t)0x00004000)
bogdanm 0:9b334a45a8ff 4545 #define GPIO_BSRR_BS_15 ((uint32_t)0x00008000)
bogdanm 0:9b334a45a8ff 4546 #define GPIO_BSRR_BR_0 ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 4547 #define GPIO_BSRR_BR_1 ((uint32_t)0x00020000)
bogdanm 0:9b334a45a8ff 4548 #define GPIO_BSRR_BR_2 ((uint32_t)0x00040000)
bogdanm 0:9b334a45a8ff 4549 #define GPIO_BSRR_BR_3 ((uint32_t)0x00080000)
bogdanm 0:9b334a45a8ff 4550 #define GPIO_BSRR_BR_4 ((uint32_t)0x00100000)
bogdanm 0:9b334a45a8ff 4551 #define GPIO_BSRR_BR_5 ((uint32_t)0x00200000)
bogdanm 0:9b334a45a8ff 4552 #define GPIO_BSRR_BR_6 ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 4553 #define GPIO_BSRR_BR_7 ((uint32_t)0x00800000)
bogdanm 0:9b334a45a8ff 4554 #define GPIO_BSRR_BR_8 ((uint32_t)0x01000000)
bogdanm 0:9b334a45a8ff 4555 #define GPIO_BSRR_BR_9 ((uint32_t)0x02000000)
bogdanm 0:9b334a45a8ff 4556 #define GPIO_BSRR_BR_10 ((uint32_t)0x04000000)
bogdanm 0:9b334a45a8ff 4557 #define GPIO_BSRR_BR_11 ((uint32_t)0x08000000)
bogdanm 0:9b334a45a8ff 4558 #define GPIO_BSRR_BR_12 ((uint32_t)0x10000000)
bogdanm 0:9b334a45a8ff 4559 #define GPIO_BSRR_BR_13 ((uint32_t)0x20000000)
bogdanm 0:9b334a45a8ff 4560 #define GPIO_BSRR_BR_14 ((uint32_t)0x40000000)
bogdanm 0:9b334a45a8ff 4561 #define GPIO_BSRR_BR_15 ((uint32_t)0x80000000)
bogdanm 0:9b334a45a8ff 4562
bogdanm 0:9b334a45a8ff 4563 /****************** Bit definition for GPIO_LCKR register *********************/
bogdanm 0:9b334a45a8ff 4564 #define GPIO_LCKR_LCK0 ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 4565 #define GPIO_LCKR_LCK1 ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 4566 #define GPIO_LCKR_LCK2 ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 4567 #define GPIO_LCKR_LCK3 ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 4568 #define GPIO_LCKR_LCK4 ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 4569 #define GPIO_LCKR_LCK5 ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 4570 #define GPIO_LCKR_LCK6 ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 4571 #define GPIO_LCKR_LCK7 ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 4572 #define GPIO_LCKR_LCK8 ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 4573 #define GPIO_LCKR_LCK9 ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 4574 #define GPIO_LCKR_LCK10 ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 4575 #define GPIO_LCKR_LCK11 ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 4576 #define GPIO_LCKR_LCK12 ((uint32_t)0x00001000)
bogdanm 0:9b334a45a8ff 4577 #define GPIO_LCKR_LCK13 ((uint32_t)0x00002000)
bogdanm 0:9b334a45a8ff 4578 #define GPIO_LCKR_LCK14 ((uint32_t)0x00004000)
bogdanm 0:9b334a45a8ff 4579 #define GPIO_LCKR_LCK15 ((uint32_t)0x00008000)
bogdanm 0:9b334a45a8ff 4580 #define GPIO_LCKR_LCKK ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 4581
bogdanm 0:9b334a45a8ff 4582 /******************************************************************************/
bogdanm 0:9b334a45a8ff 4583 /* */
bogdanm 0:9b334a45a8ff 4584 /* Inter-integrated Circuit Interface */
bogdanm 0:9b334a45a8ff 4585 /* */
bogdanm 0:9b334a45a8ff 4586 /******************************************************************************/
bogdanm 0:9b334a45a8ff 4587 /******************* Bit definition for I2C_CR1 register ********************/
bogdanm 0:9b334a45a8ff 4588 #define I2C_CR1_PE ((uint32_t)0x00000001) /*!<Peripheral Enable */
bogdanm 0:9b334a45a8ff 4589 #define I2C_CR1_SMBUS ((uint32_t)0x00000002) /*!<SMBus Mode */
bogdanm 0:9b334a45a8ff 4590 #define I2C_CR1_SMBTYPE ((uint32_t)0x00000008) /*!<SMBus Type */
bogdanm 0:9b334a45a8ff 4591 #define I2C_CR1_ENARP ((uint32_t)0x00000010) /*!<ARP Enable */
bogdanm 0:9b334a45a8ff 4592 #define I2C_CR1_ENPEC ((uint32_t)0x00000020) /*!<PEC Enable */
bogdanm 0:9b334a45a8ff 4593 #define I2C_CR1_ENGC ((uint32_t)0x00000040) /*!<General Call Enable */
bogdanm 0:9b334a45a8ff 4594 #define I2C_CR1_NOSTRETCH ((uint32_t)0x00000080) /*!<Clock Stretching Disable (Slave mode) */
bogdanm 0:9b334a45a8ff 4595 #define I2C_CR1_START ((uint32_t)0x00000100) /*!<Start Generation */
bogdanm 0:9b334a45a8ff 4596 #define I2C_CR1_STOP ((uint32_t)0x00000200) /*!<Stop Generation */
bogdanm 0:9b334a45a8ff 4597 #define I2C_CR1_ACK ((uint32_t)0x00000400) /*!<Acknowledge Enable */
bogdanm 0:9b334a45a8ff 4598 #define I2C_CR1_POS ((uint32_t)0x00000800) /*!<Acknowledge/PEC Position (for data reception) */
bogdanm 0:9b334a45a8ff 4599 #define I2C_CR1_PEC ((uint32_t)0x00001000) /*!<Packet Error Checking */
bogdanm 0:9b334a45a8ff 4600 #define I2C_CR1_ALERT ((uint32_t)0x00002000) /*!<SMBus Alert */
bogdanm 0:9b334a45a8ff 4601 #define I2C_CR1_SWRST ((uint32_t)0x00008000) /*!<Software Reset */
bogdanm 0:9b334a45a8ff 4602
bogdanm 0:9b334a45a8ff 4603 /******************* Bit definition for I2C_CR2 register ********************/
bogdanm 0:9b334a45a8ff 4604 #define I2C_CR2_FREQ ((uint32_t)0x0000003F) /*!<FREQ[5:0] bits (Peripheral Clock Frequency) */
bogdanm 0:9b334a45a8ff 4605 #define I2C_CR2_FREQ_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4606 #define I2C_CR2_FREQ_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4607 #define I2C_CR2_FREQ_2 ((uint32_t)0x00000004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 4608 #define I2C_CR2_FREQ_3 ((uint32_t)0x00000008) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 4609 #define I2C_CR2_FREQ_4 ((uint32_t)0x00000010) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 4610 #define I2C_CR2_FREQ_5 ((uint32_t)0x00000020) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 4611
bogdanm 0:9b334a45a8ff 4612 #define I2C_CR2_ITERREN ((uint32_t)0x00000100) /*!<Error Interrupt Enable */
bogdanm 0:9b334a45a8ff 4613 #define I2C_CR2_ITEVTEN ((uint32_t)0x00000200) /*!<Event Interrupt Enable */
bogdanm 0:9b334a45a8ff 4614 #define I2C_CR2_ITBUFEN ((uint32_t)0x00000400) /*!<Buffer Interrupt Enable */
bogdanm 0:9b334a45a8ff 4615 #define I2C_CR2_DMAEN ((uint32_t)0x00000800) /*!<DMA Requests Enable */
bogdanm 0:9b334a45a8ff 4616 #define I2C_CR2_LAST ((uint32_t)0x00001000) /*!<DMA Last Transfer */
bogdanm 0:9b334a45a8ff 4617
bogdanm 0:9b334a45a8ff 4618 /******************* Bit definition for I2C_OAR1 register *******************/
bogdanm 0:9b334a45a8ff 4619 #define I2C_OAR1_ADD1_7 ((uint32_t)0x000000FE) /*!<Interface Address */
bogdanm 0:9b334a45a8ff 4620 #define I2C_OAR1_ADD8_9 ((uint32_t)0x00000300) /*!<Interface Address */
bogdanm 0:9b334a45a8ff 4621
bogdanm 0:9b334a45a8ff 4622 #define I2C_OAR1_ADD0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4623 #define I2C_OAR1_ADD1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4624 #define I2C_OAR1_ADD2 ((uint32_t)0x00000004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 4625 #define I2C_OAR1_ADD3 ((uint32_t)0x00000008) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 4626 #define I2C_OAR1_ADD4 ((uint32_t)0x00000010) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 4627 #define I2C_OAR1_ADD5 ((uint32_t)0x00000020) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 4628 #define I2C_OAR1_ADD6 ((uint32_t)0x00000040) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 4629 #define I2C_OAR1_ADD7 ((uint32_t)0x00000080) /*!<Bit 7 */
bogdanm 0:9b334a45a8ff 4630 #define I2C_OAR1_ADD8 ((uint32_t)0x00000100) /*!<Bit 8 */
bogdanm 0:9b334a45a8ff 4631 #define I2C_OAR1_ADD9 ((uint32_t)0x00000200) /*!<Bit 9 */
bogdanm 0:9b334a45a8ff 4632
bogdanm 0:9b334a45a8ff 4633 #define I2C_OAR1_ADDMODE ((uint32_t)0x00008000) /*!<Addressing Mode (Slave mode) */
bogdanm 0:9b334a45a8ff 4634
bogdanm 0:9b334a45a8ff 4635 /******************* Bit definition for I2C_OAR2 register *******************/
bogdanm 0:9b334a45a8ff 4636 #define I2C_OAR2_ENDUAL ((uint32_t)0x00000001) /*!<Dual addressing mode enable */
bogdanm 0:9b334a45a8ff 4637 #define I2C_OAR2_ADD2 ((uint32_t)0x000000FE) /*!<Interface address */
bogdanm 0:9b334a45a8ff 4638
bogdanm 0:9b334a45a8ff 4639 /******************** Bit definition for I2C_DR register ********************/
bogdanm 0:9b334a45a8ff 4640 #define I2C_DR_DR ((uint32_t)0x000000FF) /*!<8-bit Data Register */
bogdanm 0:9b334a45a8ff 4641
bogdanm 0:9b334a45a8ff 4642 /******************* Bit definition for I2C_SR1 register ********************/
bogdanm 0:9b334a45a8ff 4643 #define I2C_SR1_SB ((uint32_t)0x00000001) /*!<Start Bit (Master mode) */
bogdanm 0:9b334a45a8ff 4644 #define I2C_SR1_ADDR ((uint32_t)0x00000002) /*!<Address sent (master mode)/matched (slave mode) */
bogdanm 0:9b334a45a8ff 4645 #define I2C_SR1_BTF ((uint32_t)0x00000004) /*!<Byte Transfer Finished */
bogdanm 0:9b334a45a8ff 4646 #define I2C_SR1_ADD10 ((uint32_t)0x00000008) /*!<10-bit header sent (Master mode) */
bogdanm 0:9b334a45a8ff 4647 #define I2C_SR1_STOPF ((uint32_t)0x00000010) /*!<Stop detection (Slave mode) */
bogdanm 0:9b334a45a8ff 4648 #define I2C_SR1_RXNE ((uint32_t)0x00000040) /*!<Data Register not Empty (receivers) */
bogdanm 0:9b334a45a8ff 4649 #define I2C_SR1_TXE ((uint32_t)0x00000080) /*!<Data Register Empty (transmitters) */
bogdanm 0:9b334a45a8ff 4650 #define I2C_SR1_BERR ((uint32_t)0x00000100) /*!<Bus Error */
bogdanm 0:9b334a45a8ff 4651 #define I2C_SR1_ARLO ((uint32_t)0x00000200) /*!<Arbitration Lost (master mode) */
bogdanm 0:9b334a45a8ff 4652 #define I2C_SR1_AF ((uint32_t)0x00000400) /*!<Acknowledge Failure */
bogdanm 0:9b334a45a8ff 4653 #define I2C_SR1_OVR ((uint32_t)0x00000800) /*!<Overrun/Underrun */
bogdanm 0:9b334a45a8ff 4654 #define I2C_SR1_PECERR ((uint32_t)0x00001000) /*!<PEC Error in reception */
bogdanm 0:9b334a45a8ff 4655 #define I2C_SR1_TIMEOUT ((uint32_t)0x00004000) /*!<Timeout or Tlow Error */
bogdanm 0:9b334a45a8ff 4656 #define I2C_SR1_SMBALERT ((uint32_t)0x00008000) /*!<SMBus Alert */
bogdanm 0:9b334a45a8ff 4657
bogdanm 0:9b334a45a8ff 4658 /******************* Bit definition for I2C_SR2 register ********************/
bogdanm 0:9b334a45a8ff 4659 #define I2C_SR2_MSL ((uint32_t)0x00000001) /*!<Master/Slave */
bogdanm 0:9b334a45a8ff 4660 #define I2C_SR2_BUSY ((uint32_t)0x00000002) /*!<Bus Busy */
bogdanm 0:9b334a45a8ff 4661 #define I2C_SR2_TRA ((uint32_t)0x00000004) /*!<Transmitter/Receiver */
bogdanm 0:9b334a45a8ff 4662 #define I2C_SR2_GENCALL ((uint32_t)0x00000010) /*!<General Call Address (Slave mode) */
bogdanm 0:9b334a45a8ff 4663 #define I2C_SR2_SMBDEFAULT ((uint32_t)0x00000020) /*!<SMBus Device Default Address (Slave mode) */
bogdanm 0:9b334a45a8ff 4664 #define I2C_SR2_SMBHOST ((uint32_t)0x00000040) /*!<SMBus Host Header (Slave mode) */
bogdanm 0:9b334a45a8ff 4665 #define I2C_SR2_DUALF ((uint32_t)0x00000080) /*!<Dual Flag (Slave mode) */
bogdanm 0:9b334a45a8ff 4666 #define I2C_SR2_PEC ((uint32_t)0x0000FF00) /*!<Packet Error Checking Register */
bogdanm 0:9b334a45a8ff 4667
bogdanm 0:9b334a45a8ff 4668 /******************* Bit definition for I2C_CCR register ********************/
bogdanm 0:9b334a45a8ff 4669 #define I2C_CCR_CCR ((uint32_t)0x00000FFF) /*!<Clock Control Register in Fast/Standard mode (Master mode) */
bogdanm 0:9b334a45a8ff 4670 #define I2C_CCR_DUTY ((uint32_t)0x00004000) /*!<Fast Mode Duty Cycle */
bogdanm 0:9b334a45a8ff 4671 #define I2C_CCR_FS ((uint32_t)0x00008000) /*!<I2C Master Mode Selection */
bogdanm 0:9b334a45a8ff 4672
bogdanm 0:9b334a45a8ff 4673 /****************** Bit definition for I2C_TRISE register *******************/
bogdanm 0:9b334a45a8ff 4674 #define I2C_TRISE_TRISE ((uint32_t)0x0000003F) /*!<Maximum Rise Time in Fast/Standard mode (Master mode) */
bogdanm 0:9b334a45a8ff 4675
bogdanm 0:9b334a45a8ff 4676 /****************** Bit definition for I2C_FLTR register *******************/
bogdanm 0:9b334a45a8ff 4677 #define I2C_FLTR_DNF ((uint32_t)0x0000000F) /*!<Digital Noise Filter */
bogdanm 0:9b334a45a8ff 4678 #define I2C_FLTR_ANOFF ((uint32_t)0x00000010) /*!<Analog Noise Filter OFF */
bogdanm 0:9b334a45a8ff 4679
bogdanm 0:9b334a45a8ff 4680 /******************************************************************************/
bogdanm 0:9b334a45a8ff 4681 /* */
bogdanm 0:9b334a45a8ff 4682 /* Fast Mode Plus Inter-integrated Circuit Interface (I2C) */
bogdanm 0:9b334a45a8ff 4683 /* */
bogdanm 0:9b334a45a8ff 4684 /******************************************************************************/
bogdanm 0:9b334a45a8ff 4685 /******************* Bit definition for I2C_CR1 register *******************/
bogdanm 0:9b334a45a8ff 4686 #define FMPI2C_CR1_PE ((uint32_t)0x00000001) /*!< Peripheral enable */
bogdanm 0:9b334a45a8ff 4687 #define FMPI2C_CR1_TXIE ((uint32_t)0x00000002) /*!< TX interrupt enable */
bogdanm 0:9b334a45a8ff 4688 #define FMPI2C_CR1_RXIE ((uint32_t)0x00000004) /*!< RX interrupt enable */
bogdanm 0:9b334a45a8ff 4689 #define FMPI2C_CR1_ADDRIE ((uint32_t)0x00000008) /*!< Address match interrupt enable */
bogdanm 0:9b334a45a8ff 4690 #define FMPI2C_CR1_NACKIE ((uint32_t)0x00000010) /*!< NACK received interrupt enable */
bogdanm 0:9b334a45a8ff 4691 #define FMPI2C_CR1_STOPIE ((uint32_t)0x00000020) /*!< STOP detection interrupt enable */
bogdanm 0:9b334a45a8ff 4692 #define FMPI2C_CR1_TCIE ((uint32_t)0x00000040) /*!< Transfer complete interrupt enable */
bogdanm 0:9b334a45a8ff 4693 #define FMPI2C_CR1_ERRIE ((uint32_t)0x00000080) /*!< Errors interrupt enable */
bogdanm 0:9b334a45a8ff 4694 #define FMPI2C_CR1_DFN ((uint32_t)0x00000F00) /*!< Digital noise filter */
bogdanm 0:9b334a45a8ff 4695 #define FMPI2C_CR1_ANFOFF ((uint32_t)0x00001000) /*!< Analog noise filter OFF */
bogdanm 0:9b334a45a8ff 4696 #define FMPI2C_CR1_SWRST ((uint32_t)0x00002000) /*!< Software reset */
bogdanm 0:9b334a45a8ff 4697 #define FMPI2C_CR1_TXDMAEN ((uint32_t)0x00004000) /*!< DMA transmission requests enable */
bogdanm 0:9b334a45a8ff 4698 #define FMPI2C_CR1_RXDMAEN ((uint32_t)0x00008000) /*!< DMA reception requests enable */
bogdanm 0:9b334a45a8ff 4699 #define FMPI2C_CR1_SBC ((uint32_t)0x00010000) /*!< Slave byte control */
bogdanm 0:9b334a45a8ff 4700 #define FMPI2C_CR1_NOSTRETCH ((uint32_t)0x00020000) /*!< Clock stretching disable */
bogdanm 0:9b334a45a8ff 4701 #define FMPI2C_CR1_WUPEN ((uint32_t)0x00040000) /*!< Wakeup from STOP enable */
bogdanm 0:9b334a45a8ff 4702 #define FMPI2C_CR1_GCEN ((uint32_t)0x00080000) /*!< General call enable */
bogdanm 0:9b334a45a8ff 4703 #define FMPI2C_CR1_SMBHEN ((uint32_t)0x00100000) /*!< SMBus host address enable */
bogdanm 0:9b334a45a8ff 4704 #define FMPI2C_CR1_SMBDEN ((uint32_t)0x00200000) /*!< SMBus device default address enable */
bogdanm 0:9b334a45a8ff 4705 #define FMPI2C_CR1_ALERTEN ((uint32_t)0x00400000) /*!< SMBus alert enable */
bogdanm 0:9b334a45a8ff 4706 #define FMPI2C_CR1_PECEN ((uint32_t)0x00800000) /*!< PEC enable */
bogdanm 0:9b334a45a8ff 4707
bogdanm 0:9b334a45a8ff 4708 /****************** Bit definition for I2C_CR2 register ********************/
bogdanm 0:9b334a45a8ff 4709 #define FMPI2C_CR2_SADD ((uint32_t)0x000003FF) /*!< Slave address (master mode) */
bogdanm 0:9b334a45a8ff 4710 #define FMPI2C_CR2_RD_WRN ((uint32_t)0x00000400) /*!< Transfer direction (master mode) */
bogdanm 0:9b334a45a8ff 4711 #define FMPI2C_CR2_ADD10 ((uint32_t)0x00000800) /*!< 10-bit addressing mode (master mode) */
bogdanm 0:9b334a45a8ff 4712 #define FMPI2C_CR2_HEAD10R ((uint32_t)0x00001000) /*!< 10-bit address header only read direction (master mode) */
bogdanm 0:9b334a45a8ff 4713 #define FMPI2C_CR2_START ((uint32_t)0x00002000) /*!< START generation */
bogdanm 0:9b334a45a8ff 4714 #define FMPI2C_CR2_STOP ((uint32_t)0x00004000) /*!< STOP generation (master mode) */
bogdanm 0:9b334a45a8ff 4715 #define FMPI2C_CR2_NACK ((uint32_t)0x00008000) /*!< NACK generation (slave mode) */
bogdanm 0:9b334a45a8ff 4716 #define FMPI2C_CR2_NBYTES ((uint32_t)0x00FF0000) /*!< Number of bytes */
bogdanm 0:9b334a45a8ff 4717 #define FMPI2C_CR2_RELOAD ((uint32_t)0x01000000) /*!< NBYTES reload mode */
bogdanm 0:9b334a45a8ff 4718 #define FMPI2C_CR2_AUTOEND ((uint32_t)0x02000000) /*!< Automatic end mode (master mode) */
bogdanm 0:9b334a45a8ff 4719 #define FMPI2C_CR2_PECBYTE ((uint32_t)0x04000000) /*!< Packet error checking byte */
bogdanm 0:9b334a45a8ff 4720
bogdanm 0:9b334a45a8ff 4721 /******************* Bit definition for I2C_OAR1 register ******************/
bogdanm 0:9b334a45a8ff 4722 #define FMPI2C_OAR1_OA1 ((uint32_t)0x000003FF) /*!< Interface own address 1 */
bogdanm 0:9b334a45a8ff 4723 #define FMPI2C_OAR1_OA1MODE ((uint32_t)0x00000400) /*!< Own address 1 10-bit mode */
bogdanm 0:9b334a45a8ff 4724 #define FMPI2C_OAR1_OA1EN ((uint32_t)0x00008000) /*!< Own address 1 enable */
bogdanm 0:9b334a45a8ff 4725
bogdanm 0:9b334a45a8ff 4726 /******************* Bit definition for I2C_OAR2 register ******************/
bogdanm 0:9b334a45a8ff 4727 #define FMPI2C_OAR2_OA2 ((uint32_t)0x000000FE) /*!< Interface own address 2 */
bogdanm 0:9b334a45a8ff 4728 #define FMPI2C_OAR2_OA2MSK ((uint32_t)0x00000700) /*!< Own address 2 masks */
bogdanm 0:9b334a45a8ff 4729 #define FMPI2C_OAR2_OA2EN ((uint32_t)0x00008000) /*!< Own address 2 enable */
bogdanm 0:9b334a45a8ff 4730
bogdanm 0:9b334a45a8ff 4731 /******************* Bit definition for I2C_TIMINGR register *******************/
bogdanm 0:9b334a45a8ff 4732 #define FMPI2C_TIMINGR_SCLL ((uint32_t)0x000000FF) /*!< SCL low period (master mode) */
bogdanm 0:9b334a45a8ff 4733 #define FMPI2C_TIMINGR_SCLH ((uint32_t)0x0000FF00) /*!< SCL high period (master mode) */
bogdanm 0:9b334a45a8ff 4734 #define FMPI2C_TIMINGR_SDADEL ((uint32_t)0x000F0000) /*!< Data hold time */
bogdanm 0:9b334a45a8ff 4735 #define FMPI2C_TIMINGR_SCLDEL ((uint32_t)0x00F00000) /*!< Data setup time */
bogdanm 0:9b334a45a8ff 4736 #define FMPI2C_TIMINGR_PRESC ((uint32_t)0xF0000000) /*!< Timings prescaler */
bogdanm 0:9b334a45a8ff 4737
bogdanm 0:9b334a45a8ff 4738 /******************* Bit definition for I2C_TIMEOUTR register *******************/
bogdanm 0:9b334a45a8ff 4739 #define FMPI2C_TIMEOUTR_TIMEOUTA ((uint32_t)0x00000FFF) /*!< Bus timeout A */
bogdanm 0:9b334a45a8ff 4740 #define FMPI2C_TIMEOUTR_TIDLE ((uint32_t)0x00001000) /*!< Idle clock timeout detection */
bogdanm 0:9b334a45a8ff 4741 #define FMPI2C_TIMEOUTR_TIMOUTEN ((uint32_t)0x00008000) /*!< Clock timeout enable */
bogdanm 0:9b334a45a8ff 4742 #define FMPI2C_TIMEOUTR_TIMEOUTB ((uint32_t)0x0FFF0000) /*!< Bus timeout B */
bogdanm 0:9b334a45a8ff 4743 #define FMPI2C_TIMEOUTR_TEXTEN ((uint32_t)0x80000000) /*!< Extended clock timeout enable */
bogdanm 0:9b334a45a8ff 4744
bogdanm 0:9b334a45a8ff 4745 /****************** Bit definition for I2C_ISR register *********************/
bogdanm 0:9b334a45a8ff 4746 #define FMPI2C_ISR_TXE ((uint32_t)0x00000001) /*!< Transmit data register empty */
bogdanm 0:9b334a45a8ff 4747 #define FMPI2C_ISR_TXIS ((uint32_t)0x00000002) /*!< Transmit interrupt status */
bogdanm 0:9b334a45a8ff 4748 #define FMPI2C_ISR_RXNE ((uint32_t)0x00000004) /*!< Receive data register not empty */
bogdanm 0:9b334a45a8ff 4749 #define FMPI2C_ISR_ADDR ((uint32_t)0x00000008) /*!< Address matched (slave mode) */
bogdanm 0:9b334a45a8ff 4750 #define FMPI2C_ISR_NACKF ((uint32_t)0x00000010) /*!< NACK received flag */
bogdanm 0:9b334a45a8ff 4751 #define FMPI2C_ISR_STOPF ((uint32_t)0x00000020) /*!< STOP detection flag */
bogdanm 0:9b334a45a8ff 4752 #define FMPI2C_ISR_TC ((uint32_t)0x00000040) /*!< Transfer complete (master mode) */
bogdanm 0:9b334a45a8ff 4753 #define FMPI2C_ISR_TCR ((uint32_t)0x00000080) /*!< Transfer complete reload */
bogdanm 0:9b334a45a8ff 4754 #define FMPI2C_ISR_BERR ((uint32_t)0x00000100) /*!< Bus error */
bogdanm 0:9b334a45a8ff 4755 #define FMPI2C_ISR_ARLO ((uint32_t)0x00000200) /*!< Arbitration lost */
bogdanm 0:9b334a45a8ff 4756 #define FMPI2C_ISR_OVR ((uint32_t)0x00000400) /*!< Overrun/Underrun */
bogdanm 0:9b334a45a8ff 4757 #define FMPI2C_ISR_PECERR ((uint32_t)0x00000800) /*!< PEC error in reception */
bogdanm 0:9b334a45a8ff 4758 #define FMPI2C_ISR_TIMEOUT ((uint32_t)0x00001000) /*!< Timeout or Tlow detection flag */
bogdanm 0:9b334a45a8ff 4759 #define FMPI2C_ISR_ALERT ((uint32_t)0x00002000) /*!< SMBus alert */
bogdanm 0:9b334a45a8ff 4760 #define FMPI2C_ISR_BUSY ((uint32_t)0x00008000) /*!< Bus busy */
bogdanm 0:9b334a45a8ff 4761 #define FMPI2C_ISR_DIR ((uint32_t)0x00010000) /*!< Transfer direction (slave mode) */
bogdanm 0:9b334a45a8ff 4762 #define FMPI2C_ISR_ADDCODE ((uint32_t)0x00FE0000) /*!< Address match code (slave mode) */
bogdanm 0:9b334a45a8ff 4763
bogdanm 0:9b334a45a8ff 4764 /****************** Bit definition for I2C_ICR register *********************/
bogdanm 0:9b334a45a8ff 4765 #define FMPI2C_ICR_ADDRCF ((uint32_t)0x00000008) /*!< Address matched clear flag */
bogdanm 0:9b334a45a8ff 4766 #define FMPI2C_ICR_NACKCF ((uint32_t)0x00000010) /*!< NACK clear flag */
bogdanm 0:9b334a45a8ff 4767 #define FMPI2C_ICR_STOPCF ((uint32_t)0x00000020) /*!< STOP detection clear flag */
bogdanm 0:9b334a45a8ff 4768 #define FMPI2C_ICR_BERRCF ((uint32_t)0x00000100) /*!< Bus error clear flag */
bogdanm 0:9b334a45a8ff 4769 #define FMPI2C_ICR_ARLOCF ((uint32_t)0x00000200) /*!< Arbitration lost clear flag */
bogdanm 0:9b334a45a8ff 4770 #define FMPI2C_ICR_OVRCF ((uint32_t)0x00000400) /*!< Overrun/Underrun clear flag */
bogdanm 0:9b334a45a8ff 4771 #define FMPI2C_ICR_PECCF ((uint32_t)0x00000800) /*!< PAC error clear flag */
bogdanm 0:9b334a45a8ff 4772 #define FMPI2C_ICR_TIMOUTCF ((uint32_t)0x00001000) /*!< Timeout clear flag */
bogdanm 0:9b334a45a8ff 4773 #define FMPI2C_ICR_ALERTCF ((uint32_t)0x00002000) /*!< Alert clear flag */
bogdanm 0:9b334a45a8ff 4774
bogdanm 0:9b334a45a8ff 4775 /****************** Bit definition for I2C_PECR register *********************/
bogdanm 0:9b334a45a8ff 4776 #define FMPI2C_PECR_PEC ((uint32_t)0x000000FF) /*!< PEC register */
bogdanm 0:9b334a45a8ff 4777
bogdanm 0:9b334a45a8ff 4778 /****************** Bit definition for I2C_RXDR register *********************/
bogdanm 0:9b334a45a8ff 4779 #define FMPI2C_RXDR_RXDATA ((uint32_t)0x000000FF) /*!< 8-bit receive data */
bogdanm 0:9b334a45a8ff 4780
bogdanm 0:9b334a45a8ff 4781 /****************** Bit definition for I2C_TXDR register *********************/
bogdanm 0:9b334a45a8ff 4782 #define FMPI2C_TXDR_TXDATA ((uint32_t)0x000000FF) /*!< 8-bit transmit data */
bogdanm 0:9b334a45a8ff 4783
bogdanm 0:9b334a45a8ff 4784 /******************************************************************************/
bogdanm 0:9b334a45a8ff 4785 /* */
bogdanm 0:9b334a45a8ff 4786 /* Independent WATCHDOG */
bogdanm 0:9b334a45a8ff 4787 /* */
bogdanm 0:9b334a45a8ff 4788 /******************************************************************************/
bogdanm 0:9b334a45a8ff 4789 /******************* Bit definition for IWDG_KR register ********************/
bogdanm 0:9b334a45a8ff 4790 #define IWDG_KR_KEY ((uint32_t)0xFFFF) /*!<Key value (write only, read 0000h) */
bogdanm 0:9b334a45a8ff 4791
bogdanm 0:9b334a45a8ff 4792 /******************* Bit definition for IWDG_PR register ********************/
bogdanm 0:9b334a45a8ff 4793 #define IWDG_PR_PR ((uint32_t)0x07) /*!<PR[2:0] (Prescaler divider) */
bogdanm 0:9b334a45a8ff 4794 #define IWDG_PR_PR_0 ((uint32_t)0x01) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 4795 #define IWDG_PR_PR_1 ((uint32_t)0x02) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 4796 #define IWDG_PR_PR_2 ((uint32_t)0x04) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 4797
bogdanm 0:9b334a45a8ff 4798 /******************* Bit definition for IWDG_RLR register *******************/
bogdanm 0:9b334a45a8ff 4799 #define IWDG_RLR_RL ((uint32_t)0x0FFF) /*!<Watchdog counter reload value */
bogdanm 0:9b334a45a8ff 4800
bogdanm 0:9b334a45a8ff 4801 /******************* Bit definition for IWDG_SR register ********************/
bogdanm 0:9b334a45a8ff 4802 #define IWDG_SR_PVU ((uint32_t)0x01) /*!<Watchdog prescaler value update */
bogdanm 0:9b334a45a8ff 4803 #define IWDG_SR_RVU ((uint32_t)0x02) /*!<Watchdog counter reload value update */
bogdanm 0:9b334a45a8ff 4804
bogdanm 0:9b334a45a8ff 4805
bogdanm 0:9b334a45a8ff 4806 /******************************************************************************/
bogdanm 0:9b334a45a8ff 4807 /* */
bogdanm 0:9b334a45a8ff 4808 /* Power Control */
bogdanm 0:9b334a45a8ff 4809 /* */
bogdanm 0:9b334a45a8ff 4810 /******************************************************************************/
bogdanm 0:9b334a45a8ff 4811 /******************** Bit definition for PWR_CR register ********************/
bogdanm 0:9b334a45a8ff 4812 #define PWR_CR_LPDS ((uint32_t)0x00000001) /*!< Low-Power Deepsleep */
bogdanm 0:9b334a45a8ff 4813 #define PWR_CR_PDDS ((uint32_t)0x00000002) /*!< Power Down Deepsleep */
bogdanm 0:9b334a45a8ff 4814 #define PWR_CR_CWUF ((uint32_t)0x00000004) /*!< Clear Wakeup Flag */
bogdanm 0:9b334a45a8ff 4815 #define PWR_CR_CSBF ((uint32_t)0x00000008) /*!< Clear Standby Flag */
bogdanm 0:9b334a45a8ff 4816 #define PWR_CR_PVDE ((uint32_t)0x00000010) /*!< Power Voltage Detector Enable */
bogdanm 0:9b334a45a8ff 4817
bogdanm 0:9b334a45a8ff 4818 #define PWR_CR_PLS ((uint32_t)0x000000E0) /*!< PLS[2:0] bits (PVD Level Selection) */
bogdanm 0:9b334a45a8ff 4819 #define PWR_CR_PLS_0 ((uint32_t)0x00000020) /*!< Bit 0 */
bogdanm 0:9b334a45a8ff 4820 #define PWR_CR_PLS_1 ((uint32_t)0x00000040) /*!< Bit 1 */
bogdanm 0:9b334a45a8ff 4821 #define PWR_CR_PLS_2 ((uint32_t)0x00000080) /*!< Bit 2 */
bogdanm 0:9b334a45a8ff 4822
bogdanm 0:9b334a45a8ff 4823 /*!< PVD level configuration */
bogdanm 0:9b334a45a8ff 4824 #define PWR_CR_PLS_LEV0 ((uint32_t)0x00000000) /*!< PVD level 0 */
bogdanm 0:9b334a45a8ff 4825 #define PWR_CR_PLS_LEV1 ((uint32_t)0x00000020) /*!< PVD level 1 */
bogdanm 0:9b334a45a8ff 4826 #define PWR_CR_PLS_LEV2 ((uint32_t)0x00000040) /*!< PVD level 2 */
bogdanm 0:9b334a45a8ff 4827 #define PWR_CR_PLS_LEV3 ((uint32_t)0x00000060) /*!< PVD level 3 */
bogdanm 0:9b334a45a8ff 4828 #define PWR_CR_PLS_LEV4 ((uint32_t)0x00000080) /*!< PVD level 4 */
bogdanm 0:9b334a45a8ff 4829 #define PWR_CR_PLS_LEV5 ((uint32_t)0x000000A0) /*!< PVD level 5 */
bogdanm 0:9b334a45a8ff 4830 #define PWR_CR_PLS_LEV6 ((uint32_t)0x000000C0) /*!< PVD level 6 */
bogdanm 0:9b334a45a8ff 4831 #define PWR_CR_PLS_LEV7 ((uint32_t)0x000000E0) /*!< PVD level 7 */
bogdanm 0:9b334a45a8ff 4832 #define PWR_CR_DBP ((uint32_t)0x00000100) /*!< Disable Backup Domain write protection */
bogdanm 0:9b334a45a8ff 4833 #define PWR_CR_FPDS ((uint32_t)0x00000200) /*!< Flash power down in Stop mode */
bogdanm 0:9b334a45a8ff 4834 #define PWR_CR_LPLVDS ((uint32_t)0x00000400) /*!< Low-Power Regulator Low Voltage Scaling in Stop mode */
bogdanm 0:9b334a45a8ff 4835 #define PWR_CR_MRLVDS ((uint32_t)0x00000800) /*!< Main regulator Low Voltage Scaling in Stop mode */
bogdanm 0:9b334a45a8ff 4836 #define PWR_CR_ADCDC1 ((uint32_t)0x00002000) /*!< Refer to AN4073 on how to use this bit */
bogdanm 0:9b334a45a8ff 4837 #define PWR_CR_VOS ((uint32_t)0x0000C000) /*!< VOS[1:0] bits (Regulator voltage scaling output selection) */
bogdanm 0:9b334a45a8ff 4838 #define PWR_CR_VOS_0 ((uint32_t)0x00004000) /*!< Bit 0 */
bogdanm 0:9b334a45a8ff 4839 #define PWR_CR_VOS_1 ((uint32_t)0x00008000) /*!< Bit 1 */
bogdanm 0:9b334a45a8ff 4840 #define PWR_CR_ODEN ((uint32_t)0x00010000) /*!< Over Drive enable */
bogdanm 0:9b334a45a8ff 4841 #define PWR_CR_ODSWEN ((uint32_t)0x00020000) /*!< Over Drive switch enabled */
bogdanm 0:9b334a45a8ff 4842 #define PWR_CR_UDEN ((uint32_t)0x000C0000) /*!< Under Drive enable in stop mode */
bogdanm 0:9b334a45a8ff 4843 #define PWR_CR_UDEN_0 ((uint32_t)0x00040000) /*!< Bit 0 */
bogdanm 0:9b334a45a8ff 4844 #define PWR_CR_UDEN_1 ((uint32_t)0x00080000) /*!< Bit 1 */
bogdanm 0:9b334a45a8ff 4845 #define PWR_CR_FMSSR ((uint32_t)0x00100000) /*!< Flash Memory Sleep System Run */
bogdanm 0:9b334a45a8ff 4846 #define PWR_CR_FISSR ((uint32_t)0x00200000) /*!< Flash Interface Stop while System Run */
bogdanm 0:9b334a45a8ff 4847
bogdanm 0:9b334a45a8ff 4848 /* Legacy define */
bogdanm 0:9b334a45a8ff 4849 #define PWR_CR_PMODE PWR_CR_VOS
bogdanm 0:9b334a45a8ff 4850 #define PWR_CR_LPUDS PWR_CR_LPLVDS /*!< Low-Power Regulator in deepsleep under-drive mode */
bogdanm 0:9b334a45a8ff 4851 #define PWR_CR_MRUDS PWR_CR_MRLVDS /*!< Main regulator in deepsleep under-drive mode */
bogdanm 0:9b334a45a8ff 4852
bogdanm 0:9b334a45a8ff 4853 /******************* Bit definition for PWR_CSR register ********************/
bogdanm 0:9b334a45a8ff 4854 #define PWR_CSR_WUF ((uint32_t)0x00000001) /*!< Wakeup Flag */
bogdanm 0:9b334a45a8ff 4855 #define PWR_CSR_SBF ((uint32_t)0x00000002) /*!< Standby Flag */
bogdanm 0:9b334a45a8ff 4856 #define PWR_CSR_PVDO ((uint32_t)0x00000004) /*!< PVD Output */
bogdanm 0:9b334a45a8ff 4857 #define PWR_CSR_BRR ((uint32_t)0x00000008) /*!< Backup regulator ready */
bogdanm 0:9b334a45a8ff 4858 #define PWR_CSR_EWUP2 ((uint32_t)0x00000080) /*!< Enable WKUP pin 2 */
bogdanm 0:9b334a45a8ff 4859 #define PWR_CSR_EWUP1 ((uint32_t)0x00000100) /*!< Enable WKUP pin 1 */
bogdanm 0:9b334a45a8ff 4860 #define PWR_CSR_BRE ((uint32_t)0x00000200) /*!< Backup regulator enable */
bogdanm 0:9b334a45a8ff 4861 #define PWR_CSR_VOSRDY ((uint32_t)0x00004000) /*!< Regulator voltage scaling output selection ready */
bogdanm 0:9b334a45a8ff 4862 #define PWR_CSR_ODRDY ((uint32_t)0x00010000) /*!< Over Drive generator ready */
bogdanm 0:9b334a45a8ff 4863 #define PWR_CSR_ODSWRDY ((uint32_t)0x00020000) /*!< Over Drive Switch ready */
bogdanm 0:9b334a45a8ff 4864 #define PWR_CSR_UDSWRDY ((uint32_t)0x000C0000) /*!< Under Drive ready */
bogdanm 0:9b334a45a8ff 4865
bogdanm 0:9b334a45a8ff 4866 /* Legacy define */
bogdanm 0:9b334a45a8ff 4867 #define PWR_CSR_REGRDY PWR_CSR_VOSRDY
bogdanm 0:9b334a45a8ff 4868
bogdanm 0:9b334a45a8ff 4869 /******************************************************************************/
bogdanm 0:9b334a45a8ff 4870 /* */
bogdanm 0:9b334a45a8ff 4871 /* QUADSPI */
bogdanm 0:9b334a45a8ff 4872 /* */
bogdanm 0:9b334a45a8ff 4873 /******************************************************************************/
bogdanm 0:9b334a45a8ff 4874 /***************** Bit definition for QUADSPI_CR register *******************/
bogdanm 0:9b334a45a8ff 4875 #define QUADSPI_CR_EN ((uint32_t)0x00000001) /*!< Enable */
bogdanm 0:9b334a45a8ff 4876 #define QUADSPI_CR_ABORT ((uint32_t)0x00000002) /*!< Abort request */
bogdanm 0:9b334a45a8ff 4877 #define QUADSPI_CR_DMAEN ((uint32_t)0x00000004) /*!< DMA Enable */
bogdanm 0:9b334a45a8ff 4878 #define QUADSPI_CR_TCEN ((uint32_t)0x00000008) /*!< Timeout Counter Enable */
bogdanm 0:9b334a45a8ff 4879 #define QUADSPI_CR_SSHIFT ((uint32_t)0x00000010) /*!< SSHIFT Sample Shift */
bogdanm 0:9b334a45a8ff 4880 #define QUADSPI_CR_DFM ((uint32_t)0x00000040) /*!< Dual Flash Mode */
bogdanm 0:9b334a45a8ff 4881 #define QUADSPI_CR_FSEL ((uint32_t)0x00000080) /*!< Flash Select */
bogdanm 0:9b334a45a8ff 4882 #define QUADSPI_CR_FTHRES ((uint32_t)0x00000F00) /*!< FTHRES[3:0] FIFO Level */
bogdanm 0:9b334a45a8ff 4883 #define QUADSPI_CR_FTHRES_0 ((uint32_t)0x00000100) /*!< Bit 0 */
bogdanm 0:9b334a45a8ff 4884 #define QUADSPI_CR_FTHRES_1 ((uint32_t)0x00000200) /*!< Bit 1 */
bogdanm 0:9b334a45a8ff 4885 #define QUADSPI_CR_FTHRES_2 ((uint32_t)0x00000400) /*!< Bit 2 */
bogdanm 0:9b334a45a8ff 4886 #define QUADSPI_CR_FTHRES_3 ((uint32_t)0x00000800) /*!< Bit 3 */
bogdanm 0:9b334a45a8ff 4887 #define QUADSPI_CR_TEIE ((uint32_t)0x00010000) /*!< Transfer Error Interrupt Enable */
bogdanm 0:9b334a45a8ff 4888 #define QUADSPI_CR_TCIE ((uint32_t)0x00020000) /*!< Transfer Complete Interrupt Enable */
bogdanm 0:9b334a45a8ff 4889 #define QUADSPI_CR_FTIE ((uint32_t)0x00040000) /*!< FIFO Threshold Interrupt Enable */
bogdanm 0:9b334a45a8ff 4890 #define QUADSPI_CR_SMIE ((uint32_t)0x00080000) /*!< Status Match Interrupt Enable */
bogdanm 0:9b334a45a8ff 4891 #define QUADSPI_CR_TOIE ((uint32_t)0x00100000) /*!< TimeOut Interrupt Enable */
bogdanm 0:9b334a45a8ff 4892 #define QUADSPI_CR_APMS ((uint32_t)0x00400000) /*!< Bit 1 */
bogdanm 0:9b334a45a8ff 4893 #define QUADSPI_CR_PMM ((uint32_t)0x00800000) /*!< Polling Match Mode */
bogdanm 0:9b334a45a8ff 4894 #define QUADSPI_CR_PRESCALER ((uint32_t)0xFF000000) /*!< PRESCALER[7:0] Clock prescaler */
bogdanm 0:9b334a45a8ff 4895 #define QUADSPI_CR_PRESCALER_0 ((uint32_t)0x01000000) /*!< Bit 0 */
bogdanm 0:9b334a45a8ff 4896 #define QUADSPI_CR_PRESCALER_1 ((uint32_t)0x02000000) /*!< Bit 1 */
bogdanm 0:9b334a45a8ff 4897 #define QUADSPI_CR_PRESCALER_2 ((uint32_t)0x04000000) /*!< Bit 2 */
bogdanm 0:9b334a45a8ff 4898 #define QUADSPI_CR_PRESCALER_3 ((uint32_t)0x08000000) /*!< Bit 3 */
bogdanm 0:9b334a45a8ff 4899 #define QUADSPI_CR_PRESCALER_4 ((uint32_t)0x10000000) /*!< Bit 4 */
bogdanm 0:9b334a45a8ff 4900 #define QUADSPI_CR_PRESCALER_5 ((uint32_t)0x20000000) /*!< Bit 5 */
bogdanm 0:9b334a45a8ff 4901 #define QUADSPI_CR_PRESCALER_6 ((uint32_t)0x40000000) /*!< Bit 6 */
bogdanm 0:9b334a45a8ff 4902 #define QUADSPI_CR_PRESCALER_7 ((uint32_t)0x80000000) /*!< Bit 7 */
bogdanm 0:9b334a45a8ff 4903
bogdanm 0:9b334a45a8ff 4904 /***************** Bit definition for QUADSPI_DCR register ******************/
bogdanm 0:9b334a45a8ff 4905 #define QUADSPI_DCR_CKMODE ((uint32_t)0x00000001) /*!< Mode 0 / Mode 3 */
bogdanm 0:9b334a45a8ff 4906 #define QUADSPI_DCR_CSHT ((uint32_t)0x00000700) /*!< CSHT[2:0]: ChipSelect High Time */
bogdanm 0:9b334a45a8ff 4907 #define QUADSPI_DCR_CSHT_0 ((uint32_t)0x00000100) /*!< Bit 0 */
bogdanm 0:9b334a45a8ff 4908 #define QUADSPI_DCR_CSHT_1 ((uint32_t)0x00000200) /*!< Bit 1 */
bogdanm 0:9b334a45a8ff 4909 #define QUADSPI_DCR_CSHT_2 ((uint32_t)0x00000400) /*!< Bit 2 */
bogdanm 0:9b334a45a8ff 4910 #define QUADSPI_DCR_FSIZE ((uint32_t)0x001F0000) /*!< FSIZE[4:0]: Flash Size */
bogdanm 0:9b334a45a8ff 4911 #define QUADSPI_DCR_FSIZE_0 ((uint32_t)0x00010000) /*!< Bit 0 */
bogdanm 0:9b334a45a8ff 4912 #define QUADSPI_DCR_FSIZE_1 ((uint32_t)0x00020000) /*!< Bit 1 */
bogdanm 0:9b334a45a8ff 4913 #define QUADSPI_DCR_FSIZE_2 ((uint32_t)0x00040000) /*!< Bit 2 */
bogdanm 0:9b334a45a8ff 4914 #define QUADSPI_DCR_FSIZE_3 ((uint32_t)0x00080000) /*!< Bit 3 */
bogdanm 0:9b334a45a8ff 4915 #define QUADSPI_DCR_FSIZE_4 ((uint32_t)0x00100000) /*!< Bit 4 */
bogdanm 0:9b334a45a8ff 4916
bogdanm 0:9b334a45a8ff 4917 /****************** Bit definition for QUADSPI_SR register *******************/
bogdanm 0:9b334a45a8ff 4918 #define QUADSPI_SR_TEF ((uint32_t)0x00000001) /*!< Transfer Error Flag */
bogdanm 0:9b334a45a8ff 4919 #define QUADSPI_SR_TCF ((uint32_t)0x00000002) /*!< Transfer Complete Flag */
bogdanm 0:9b334a45a8ff 4920 #define QUADSPI_SR_FTF ((uint32_t)0x00000004) /*!< FIFO Threshlod Flag */
bogdanm 0:9b334a45a8ff 4921 #define QUADSPI_SR_SMF ((uint32_t)0x00000008) /*!< Status Match Flag */
bogdanm 0:9b334a45a8ff 4922 #define QUADSPI_SR_TOF ((uint32_t)0x00000010) /*!< Timeout Flag */
bogdanm 0:9b334a45a8ff 4923 #define QUADSPI_SR_BUSY ((uint32_t)0x00000020) /*!< Busy */
bogdanm 0:9b334a45a8ff 4924 #define QUADSPI_SR_FLEVEL ((uint32_t)0x00003F00) /*!< FIFO Threshlod Flag */
bogdanm 0:9b334a45a8ff 4925 #define QUADSPI_SR_FLEVEL_0 ((uint32_t)0x00000100) /*!< Bit 0 */
bogdanm 0:9b334a45a8ff 4926 #define QUADSPI_SR_FLEVEL_1 ((uint32_t)0x00000200) /*!< Bit 1 */
bogdanm 0:9b334a45a8ff 4927 #define QUADSPI_SR_FLEVEL_2 ((uint32_t)0x00000400) /*!< Bit 2 */
bogdanm 0:9b334a45a8ff 4928 #define QUADSPI_SR_FLEVEL_3 ((uint32_t)0x00000800) /*!< Bit 3 */
bogdanm 0:9b334a45a8ff 4929 #define QUADSPI_SR_FLEVEL_4 ((uint32_t)0x00001000) /*!< Bit 4 */
bogdanm 0:9b334a45a8ff 4930 #define QUADSPI_SR_FLEVEL_5 ((uint32_t)0x00002000) /*!< Bit 5 */
bogdanm 0:9b334a45a8ff 4931
bogdanm 0:9b334a45a8ff 4932 /****************** Bit definition for QUADSPI_FCR register ******************/
bogdanm 0:9b334a45a8ff 4933 #define QUADSPI_FCR_CTEF ((uint32_t)0x00000001) /*!< Clear Transfer Error Flag */
bogdanm 0:9b334a45a8ff 4934 #define QUADSPI_FCR_CTCF ((uint32_t)0x00000002) /*!< Clear Transfer Complete Flag */
bogdanm 0:9b334a45a8ff 4935 #define QUADSPI_FCR_CSMF ((uint32_t)0x00000008) /*!< Clear Status Match Flag */
bogdanm 0:9b334a45a8ff 4936 #define QUADSPI_FCR_CTOF ((uint32_t)0x00000010) /*!< Clear Timeout Flag */
bogdanm 0:9b334a45a8ff 4937
bogdanm 0:9b334a45a8ff 4938 /****************** Bit definition for QUADSPI_DLR register ******************/
bogdanm 0:9b334a45a8ff 4939 #define QUADSPI_DLR_DL ((uint32_t)0xFFFFFFFF) /*!< DL[31:0]: Data Length */
bogdanm 0:9b334a45a8ff 4940
bogdanm 0:9b334a45a8ff 4941 /****************** Bit definition for QUADSPI_CCR register ******************/
bogdanm 0:9b334a45a8ff 4942 #define QUADSPI_CCR_INSTRUCTION ((uint32_t)0x000000FF) /*!< INSTRUCTION[7:0]: Instruction */
bogdanm 0:9b334a45a8ff 4943 #define QUADSPI_CCR_INSTRUCTION_0 ((uint32_t)0x00000001) /*!< Bit 0 */
bogdanm 0:9b334a45a8ff 4944 #define QUADSPI_CCR_INSTRUCTION_1 ((uint32_t)0x00000002) /*!< Bit 1 */
bogdanm 0:9b334a45a8ff 4945 #define QUADSPI_CCR_INSTRUCTION_2 ((uint32_t)0x00000004) /*!< Bit 2 */
bogdanm 0:9b334a45a8ff 4946 #define QUADSPI_CCR_INSTRUCTION_3 ((uint32_t)0x00000008) /*!< Bit 3 */
bogdanm 0:9b334a45a8ff 4947 #define QUADSPI_CCR_INSTRUCTION_4 ((uint32_t)0x00000010) /*!< Bit 4 */
bogdanm 0:9b334a45a8ff 4948 #define QUADSPI_CCR_INSTRUCTION_5 ((uint32_t)0x00000020) /*!< Bit 5 */
bogdanm 0:9b334a45a8ff 4949 #define QUADSPI_CCR_INSTRUCTION_6 ((uint32_t)0x00000040) /*!< Bit 6 */
bogdanm 0:9b334a45a8ff 4950 #define QUADSPI_CCR_INSTRUCTION_7 ((uint32_t)0x00000080) /*!< Bit 7 */
bogdanm 0:9b334a45a8ff 4951 #define QUADSPI_CCR_IMODE ((uint32_t)0x00000300) /*!< IMODE[1:0]: Instruction Mode */
bogdanm 0:9b334a45a8ff 4952 #define QUADSPI_CCR_IMODE_0 ((uint32_t)0x00000100) /*!< Bit 0 */
bogdanm 0:9b334a45a8ff 4953 #define QUADSPI_CCR_IMODE_1 ((uint32_t)0x00000200) /*!< Bit 1 */
bogdanm 0:9b334a45a8ff 4954 #define QUADSPI_CCR_ADMODE ((uint32_t)0x00000C00) /*!< ADMODE[1:0]: Address Mode */
bogdanm 0:9b334a45a8ff 4955 #define QUADSPI_CCR_ADMODE_0 ((uint32_t)0x00000400) /*!< Bit 0 */
bogdanm 0:9b334a45a8ff 4956 #define QUADSPI_CCR_ADMODE_1 ((uint32_t)0x00000800) /*!< Bit 1 */
bogdanm 0:9b334a45a8ff 4957 #define QUADSPI_CCR_ADSIZE ((uint32_t)0x00003000) /*!< ADSIZE[1:0]: Address Size */
bogdanm 0:9b334a45a8ff 4958 #define QUADSPI_CCR_ADSIZE_0 ((uint32_t)0x00001000) /*!< Bit 0 */
bogdanm 0:9b334a45a8ff 4959 #define QUADSPI_CCR_ADSIZE_1 ((uint32_t)0x00002000) /*!< Bit 1 */
bogdanm 0:9b334a45a8ff 4960 #define QUADSPI_CCR_ABMODE ((uint32_t)0x0000C000) /*!< ABMODE[1:0]: Alternate Bytes Mode */
bogdanm 0:9b334a45a8ff 4961 #define QUADSPI_CCR_ABMODE_0 ((uint32_t)0x00004000) /*!< Bit 0 */
bogdanm 0:9b334a45a8ff 4962 #define QUADSPI_CCR_ABMODE_1 ((uint32_t)0x00008000) /*!< Bit 1 */
bogdanm 0:9b334a45a8ff 4963 #define QUADSPI_CCR_ABSIZE ((uint32_t)0x00030000) /*!< ABSIZE[1:0]: Instruction Mode */
bogdanm 0:9b334a45a8ff 4964 #define QUADSPI_CCR_ABSIZE_0 ((uint32_t)0x00010000) /*!< Bit 0 */
bogdanm 0:9b334a45a8ff 4965 #define QUADSPI_CCR_ABSIZE_1 ((uint32_t)0x00020000) /*!< Bit 1 */
bogdanm 0:9b334a45a8ff 4966 #define QUADSPI_CCR_DCYC ((uint32_t)0x007C0000) /*!< DCYC[4:0]: Dummy Cycles */
bogdanm 0:9b334a45a8ff 4967 #define QUADSPI_CCR_DCYC_0 ((uint32_t)0x00040000) /*!< Bit 0 */
bogdanm 0:9b334a45a8ff 4968 #define QUADSPI_CCR_DCYC_1 ((uint32_t)0x00080000) /*!< Bit 1 */
bogdanm 0:9b334a45a8ff 4969 #define QUADSPI_CCR_DCYC_2 ((uint32_t)0x00100000) /*!< Bit 2 */
bogdanm 0:9b334a45a8ff 4970 #define QUADSPI_CCR_DCYC_3 ((uint32_t)0x00200000) /*!< Bit 3 */
bogdanm 0:9b334a45a8ff 4971 #define QUADSPI_CCR_DCYC_4 ((uint32_t)0x00400000) /*!< Bit 4 */
bogdanm 0:9b334a45a8ff 4972 #define QUADSPI_CCR_DMODE ((uint32_t)0x03000000) /*!< DMODE[1:0]: Data Mode */
bogdanm 0:9b334a45a8ff 4973 #define QUADSPI_CCR_DMODE_0 ((uint32_t)0x01000000) /*!< Bit 0 */
bogdanm 0:9b334a45a8ff 4974 #define QUADSPI_CCR_DMODE_1 ((uint32_t)0x02000000) /*!< Bit 1 */
bogdanm 0:9b334a45a8ff 4975 #define QUADSPI_CCR_FMODE ((uint32_t)0x0C000000) /*!< FMODE[1:0]: Functional Mode */
bogdanm 0:9b334a45a8ff 4976 #define QUADSPI_CCR_FMODE_0 ((uint32_t)0x04000000) /*!< Bit 0 */
bogdanm 0:9b334a45a8ff 4977 #define QUADSPI_CCR_FMODE_1 ((uint32_t)0x08000000) /*!< Bit 1 */
bogdanm 0:9b334a45a8ff 4978 #define QUADSPI_CCR_SIOO ((uint32_t)0x10000000) /*!< SIOO: Send Instruction Only Once Mode */
bogdanm 0:9b334a45a8ff 4979 #define QUADSPI_CCR_DHHC ((uint32_t)0x40000000) /*!< DHHC: Delay Half Hclk Cycle */
bogdanm 0:9b334a45a8ff 4980 #define QUADSPI_CCR_DDRM ((uint32_t)0x80000000) /*!< DDRM: Double Data Rate Mode */
bogdanm 0:9b334a45a8ff 4981 /****************** Bit definition for QUADSPI_AR register *******************/
bogdanm 0:9b334a45a8ff 4982 #define QUADSPI_AR_ADDRESS ((uint32_t)0xFFFFFFFF) /*!< ADDRESS[31:0]: Address */
bogdanm 0:9b334a45a8ff 4983
bogdanm 0:9b334a45a8ff 4984 /****************** Bit definition for QUADSPI_ABR register ******************/
bogdanm 0:9b334a45a8ff 4985 #define QUADSPI_ABR_ALTERNATE ((uint32_t)0xFFFFFFFF) /*!< ALTERNATE[31:0]: Alternate Bytes */
bogdanm 0:9b334a45a8ff 4986
bogdanm 0:9b334a45a8ff 4987 /****************** Bit definition for QUADSPI_DR register *******************/
bogdanm 0:9b334a45a8ff 4988 #define QUADSPI_DR_DATA ((uint32_t)0xFFFFFFFF) /*!< DATA[31:0]: Data */
bogdanm 0:9b334a45a8ff 4989
bogdanm 0:9b334a45a8ff 4990 /****************** Bit definition for QUADSPI_PSMKR register ****************/
bogdanm 0:9b334a45a8ff 4991 #define QUADSPI_PSMKR_MASK ((uint32_t)0xFFFFFFFF) /*!< MASK[31:0]: Status Mask */
bogdanm 0:9b334a45a8ff 4992
bogdanm 0:9b334a45a8ff 4993 /****************** Bit definition for QUADSPI_PSMAR register ****************/
bogdanm 0:9b334a45a8ff 4994 #define QUADSPI_PSMAR_MATCH ((uint32_t)0xFFFFFFFF) /*!< MATCH[31:0]: Status Match */
bogdanm 0:9b334a45a8ff 4995
bogdanm 0:9b334a45a8ff 4996 /****************** Bit definition for QUADSPI_PIR register *****************/
bogdanm 0:9b334a45a8ff 4997 #define QUADSPI_PIR_INTERVAL ((uint32_t)0x0000FFFF) /*!< INTERVAL[15:0]: Polling Interval */
bogdanm 0:9b334a45a8ff 4998
bogdanm 0:9b334a45a8ff 4999 /****************** Bit definition for QUADSPI_LPTR register *****************/
bogdanm 0:9b334a45a8ff 5000 #define QUADSPI_LPTR_TIMEOUT ((uint32_t)0x0000FFFF) /*!< TIMEOUT[15:0]: Timeout period */
bogdanm 0:9b334a45a8ff 5001
bogdanm 0:9b334a45a8ff 5002 /******************************************************************************/
bogdanm 0:9b334a45a8ff 5003 /* */
bogdanm 0:9b334a45a8ff 5004 /* Reset and Clock Control */
bogdanm 0:9b334a45a8ff 5005 /* */
bogdanm 0:9b334a45a8ff 5006 /******************************************************************************/
bogdanm 0:9b334a45a8ff 5007 /******************** Bit definition for RCC_CR register ********************/
bogdanm 0:9b334a45a8ff 5008 #define RCC_CR_HSION ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5009 #define RCC_CR_HSIRDY ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 5010
bogdanm 0:9b334a45a8ff 5011 #define RCC_CR_HSITRIM ((uint32_t)0x000000F8)
bogdanm 0:9b334a45a8ff 5012 #define RCC_CR_HSITRIM_0 ((uint32_t)0x00000008)/*!<Bit 0 */
bogdanm 0:9b334a45a8ff 5013 #define RCC_CR_HSITRIM_1 ((uint32_t)0x00000010)/*!<Bit 1 */
bogdanm 0:9b334a45a8ff 5014 #define RCC_CR_HSITRIM_2 ((uint32_t)0x00000020)/*!<Bit 2 */
bogdanm 0:9b334a45a8ff 5015 #define RCC_CR_HSITRIM_3 ((uint32_t)0x00000040)/*!<Bit 3 */
bogdanm 0:9b334a45a8ff 5016 #define RCC_CR_HSITRIM_4 ((uint32_t)0x00000080)/*!<Bit 4 */
bogdanm 0:9b334a45a8ff 5017
bogdanm 0:9b334a45a8ff 5018 #define RCC_CR_HSICAL ((uint32_t)0x0000FF00)
bogdanm 0:9b334a45a8ff 5019 #define RCC_CR_HSICAL_0 ((uint32_t)0x00000100)/*!<Bit 0 */
bogdanm 0:9b334a45a8ff 5020 #define RCC_CR_HSICAL_1 ((uint32_t)0x00000200)/*!<Bit 1 */
bogdanm 0:9b334a45a8ff 5021 #define RCC_CR_HSICAL_2 ((uint32_t)0x00000400)/*!<Bit 2 */
bogdanm 0:9b334a45a8ff 5022 #define RCC_CR_HSICAL_3 ((uint32_t)0x00000800)/*!<Bit 3 */
bogdanm 0:9b334a45a8ff 5023 #define RCC_CR_HSICAL_4 ((uint32_t)0x00001000)/*!<Bit 4 */
bogdanm 0:9b334a45a8ff 5024 #define RCC_CR_HSICAL_5 ((uint32_t)0x00002000)/*!<Bit 5 */
bogdanm 0:9b334a45a8ff 5025 #define RCC_CR_HSICAL_6 ((uint32_t)0x00004000)/*!<Bit 6 */
bogdanm 0:9b334a45a8ff 5026 #define RCC_CR_HSICAL_7 ((uint32_t)0x00008000)/*!<Bit 7 */
bogdanm 0:9b334a45a8ff 5027
bogdanm 0:9b334a45a8ff 5028 #define RCC_CR_HSEON ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 5029 #define RCC_CR_HSERDY ((uint32_t)0x00020000)
bogdanm 0:9b334a45a8ff 5030 #define RCC_CR_HSEBYP ((uint32_t)0x00040000)
bogdanm 0:9b334a45a8ff 5031 #define RCC_CR_CSSON ((uint32_t)0x00080000)
bogdanm 0:9b334a45a8ff 5032 #define RCC_CR_PLLON ((uint32_t)0x01000000)
bogdanm 0:9b334a45a8ff 5033 #define RCC_CR_PLLRDY ((uint32_t)0x02000000)
bogdanm 0:9b334a45a8ff 5034 #define RCC_CR_PLLI2SON ((uint32_t)0x04000000)
bogdanm 0:9b334a45a8ff 5035 #define RCC_CR_PLLI2SRDY ((uint32_t)0x08000000)
bogdanm 0:9b334a45a8ff 5036 #define RCC_CR_PLLSAION ((uint32_t)0x10000000)
bogdanm 0:9b334a45a8ff 5037 #define RCC_CR_PLLSAIRDY ((uint32_t)0x20000000)
bogdanm 0:9b334a45a8ff 5038
bogdanm 0:9b334a45a8ff 5039 /******************** Bit definition for RCC_PLLCFGR register ***************/
bogdanm 0:9b334a45a8ff 5040 #define RCC_PLLCFGR_PLLM ((uint32_t)0x0000003F)
bogdanm 0:9b334a45a8ff 5041 #define RCC_PLLCFGR_PLLM_0 ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5042 #define RCC_PLLCFGR_PLLM_1 ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 5043 #define RCC_PLLCFGR_PLLM_2 ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 5044 #define RCC_PLLCFGR_PLLM_3 ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 5045 #define RCC_PLLCFGR_PLLM_4 ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 5046 #define RCC_PLLCFGR_PLLM_5 ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 5047
bogdanm 0:9b334a45a8ff 5048 #define RCC_PLLCFGR_PLLN ((uint32_t)0x00007FC0)
bogdanm 0:9b334a45a8ff 5049 #define RCC_PLLCFGR_PLLN_0 ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 5050 #define RCC_PLLCFGR_PLLN_1 ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 5051 #define RCC_PLLCFGR_PLLN_2 ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 5052 #define RCC_PLLCFGR_PLLN_3 ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 5053 #define RCC_PLLCFGR_PLLN_4 ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 5054 #define RCC_PLLCFGR_PLLN_5 ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 5055 #define RCC_PLLCFGR_PLLN_6 ((uint32_t)0x00001000)
bogdanm 0:9b334a45a8ff 5056 #define RCC_PLLCFGR_PLLN_7 ((uint32_t)0x00002000)
bogdanm 0:9b334a45a8ff 5057 #define RCC_PLLCFGR_PLLN_8 ((uint32_t)0x00004000)
bogdanm 0:9b334a45a8ff 5058
bogdanm 0:9b334a45a8ff 5059 #define RCC_PLLCFGR_PLLP ((uint32_t)0x00030000)
bogdanm 0:9b334a45a8ff 5060 #define RCC_PLLCFGR_PLLP_0 ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 5061 #define RCC_PLLCFGR_PLLP_1 ((uint32_t)0x00020000)
bogdanm 0:9b334a45a8ff 5062
bogdanm 0:9b334a45a8ff 5063 #define RCC_PLLCFGR_PLLSRC ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 5064 #define RCC_PLLCFGR_PLLSRC_HSE ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 5065 #define RCC_PLLCFGR_PLLSRC_HSI ((uint32_t)0x00000000)
bogdanm 0:9b334a45a8ff 5066
bogdanm 0:9b334a45a8ff 5067 #define RCC_PLLCFGR_PLLQ ((uint32_t)0x0F000000)
bogdanm 0:9b334a45a8ff 5068 #define RCC_PLLCFGR_PLLQ_0 ((uint32_t)0x01000000)
bogdanm 0:9b334a45a8ff 5069 #define RCC_PLLCFGR_PLLQ_1 ((uint32_t)0x02000000)
bogdanm 0:9b334a45a8ff 5070 #define RCC_PLLCFGR_PLLQ_2 ((uint32_t)0x04000000)
bogdanm 0:9b334a45a8ff 5071 #define RCC_PLLCFGR_PLLQ_3 ((uint32_t)0x08000000)
bogdanm 0:9b334a45a8ff 5072
bogdanm 0:9b334a45a8ff 5073 #define RCC_PLLCFGR_PLLR ((uint32_t)0x70000000)
bogdanm 0:9b334a45a8ff 5074 #define RCC_PLLCFGR_PLLR_0 ((uint32_t)0x10000000)
bogdanm 0:9b334a45a8ff 5075 #define RCC_PLLCFGR_PLLR_1 ((uint32_t)0x20000000)
bogdanm 0:9b334a45a8ff 5076 #define RCC_PLLCFGR_PLLR_2 ((uint32_t)0x40000000)
bogdanm 0:9b334a45a8ff 5077
bogdanm 0:9b334a45a8ff 5078
bogdanm 0:9b334a45a8ff 5079 /******************** Bit definition for RCC_CFGR register ******************/
bogdanm 0:9b334a45a8ff 5080 /*!< SW configuration */
bogdanm 0:9b334a45a8ff 5081 #define RCC_CFGR_SW ((uint32_t)0x00000003) /*!< SW[1:0] bits (System clock Switch) */
bogdanm 0:9b334a45a8ff 5082 #define RCC_CFGR_SW_0 ((uint32_t)0x00000001) /*!< Bit 0 */
bogdanm 0:9b334a45a8ff 5083 #define RCC_CFGR_SW_1 ((uint32_t)0x00000002) /*!< Bit 1 */
bogdanm 0:9b334a45a8ff 5084
bogdanm 0:9b334a45a8ff 5085 #define RCC_CFGR_SW_HSI ((uint32_t)0x00000000) /*!< HSI selected as system clock */
bogdanm 0:9b334a45a8ff 5086 #define RCC_CFGR_SW_HSE ((uint32_t)0x00000001) /*!< HSE selected as system clock */
bogdanm 0:9b334a45a8ff 5087 #define RCC_CFGR_SW_PLL ((uint32_t)0x00000002) /*!< PLL/PLLP selected as system clock */
bogdanm 0:9b334a45a8ff 5088 #define RCC_CFGR_SW_PLLR ((uint32_t)0x00000003) /*!< PLL/PLLR selected as system clock */
bogdanm 0:9b334a45a8ff 5089
bogdanm 0:9b334a45a8ff 5090 /*!< SWS configuration */
bogdanm 0:9b334a45a8ff 5091 #define RCC_CFGR_SWS ((uint32_t)0x0000000C) /*!< SWS[1:0] bits (System Clock Switch Status) */
bogdanm 0:9b334a45a8ff 5092 #define RCC_CFGR_SWS_0 ((uint32_t)0x00000004) /*!< Bit 0 */
bogdanm 0:9b334a45a8ff 5093 #define RCC_CFGR_SWS_1 ((uint32_t)0x00000008) /*!< Bit 1 */
bogdanm 0:9b334a45a8ff 5094
bogdanm 0:9b334a45a8ff 5095 #define RCC_CFGR_SWS_HSI ((uint32_t)0x00000000) /*!< HSI oscillator used as system clock */
bogdanm 0:9b334a45a8ff 5096 #define RCC_CFGR_SWS_HSE ((uint32_t)0x00000004) /*!< HSE oscillator used as system clock */
bogdanm 0:9b334a45a8ff 5097 #define RCC_CFGR_SWS_PLL ((uint32_t)0x00000008) /*!< PLL/PLLP used as system clock */
bogdanm 0:9b334a45a8ff 5098 #define RCC_CFGR_SWS_PLLR ((uint32_t)0x0000000C) /*!< PLL/PLLR used as system clock */
bogdanm 0:9b334a45a8ff 5099
bogdanm 0:9b334a45a8ff 5100 /*!< HPRE configuration */
bogdanm 0:9b334a45a8ff 5101 #define RCC_CFGR_HPRE ((uint32_t)0x000000F0) /*!< HPRE[3:0] bits (AHB prescaler) */
bogdanm 0:9b334a45a8ff 5102 #define RCC_CFGR_HPRE_0 ((uint32_t)0x00000010) /*!< Bit 0 */
bogdanm 0:9b334a45a8ff 5103 #define RCC_CFGR_HPRE_1 ((uint32_t)0x00000020) /*!< Bit 1 */
bogdanm 0:9b334a45a8ff 5104 #define RCC_CFGR_HPRE_2 ((uint32_t)0x00000040) /*!< Bit 2 */
bogdanm 0:9b334a45a8ff 5105 #define RCC_CFGR_HPRE_3 ((uint32_t)0x00000080) /*!< Bit 3 */
bogdanm 0:9b334a45a8ff 5106
bogdanm 0:9b334a45a8ff 5107 #define RCC_CFGR_HPRE_DIV1 ((uint32_t)0x00000000) /*!< SYSCLK not divided */
bogdanm 0:9b334a45a8ff 5108 #define RCC_CFGR_HPRE_DIV2 ((uint32_t)0x00000080) /*!< SYSCLK divided by 2 */
bogdanm 0:9b334a45a8ff 5109 #define RCC_CFGR_HPRE_DIV4 ((uint32_t)0x00000090) /*!< SYSCLK divided by 4 */
bogdanm 0:9b334a45a8ff 5110 #define RCC_CFGR_HPRE_DIV8 ((uint32_t)0x000000A0) /*!< SYSCLK divided by 8 */
bogdanm 0:9b334a45a8ff 5111 #define RCC_CFGR_HPRE_DIV16 ((uint32_t)0x000000B0) /*!< SYSCLK divided by 16 */
bogdanm 0:9b334a45a8ff 5112 #define RCC_CFGR_HPRE_DIV64 ((uint32_t)0x000000C0) /*!< SYSCLK divided by 64 */
bogdanm 0:9b334a45a8ff 5113 #define RCC_CFGR_HPRE_DIV128 ((uint32_t)0x000000D0) /*!< SYSCLK divided by 128 */
bogdanm 0:9b334a45a8ff 5114 #define RCC_CFGR_HPRE_DIV256 ((uint32_t)0x000000E0) /*!< SYSCLK divided by 256 */
bogdanm 0:9b334a45a8ff 5115 #define RCC_CFGR_HPRE_DIV512 ((uint32_t)0x000000F0) /*!< SYSCLK divided by 512 */
bogdanm 0:9b334a45a8ff 5116
bogdanm 0:9b334a45a8ff 5117 /*!< PPRE1 configuration */
bogdanm 0:9b334a45a8ff 5118 #define RCC_CFGR_PPRE1 ((uint32_t)0x00001C00) /*!< PRE1[2:0] bits (APB1 prescaler) */
bogdanm 0:9b334a45a8ff 5119 #define RCC_CFGR_PPRE1_0 ((uint32_t)0x00000400) /*!< Bit 0 */
bogdanm 0:9b334a45a8ff 5120 #define RCC_CFGR_PPRE1_1 ((uint32_t)0x00000800) /*!< Bit 1 */
bogdanm 0:9b334a45a8ff 5121 #define RCC_CFGR_PPRE1_2 ((uint32_t)0x00001000) /*!< Bit 2 */
bogdanm 0:9b334a45a8ff 5122
bogdanm 0:9b334a45a8ff 5123 #define RCC_CFGR_PPRE1_DIV1 ((uint32_t)0x00000000) /*!< HCLK not divided */
bogdanm 0:9b334a45a8ff 5124 #define RCC_CFGR_PPRE1_DIV2 ((uint32_t)0x00001000) /*!< HCLK divided by 2 */
bogdanm 0:9b334a45a8ff 5125 #define RCC_CFGR_PPRE1_DIV4 ((uint32_t)0x00001400) /*!< HCLK divided by 4 */
bogdanm 0:9b334a45a8ff 5126 #define RCC_CFGR_PPRE1_DIV8 ((uint32_t)0x00001800) /*!< HCLK divided by 8 */
bogdanm 0:9b334a45a8ff 5127 #define RCC_CFGR_PPRE1_DIV16 ((uint32_t)0x00001C00) /*!< HCLK divided by 16 */
bogdanm 0:9b334a45a8ff 5128
bogdanm 0:9b334a45a8ff 5129 /*!< PPRE2 configuration */
bogdanm 0:9b334a45a8ff 5130 #define RCC_CFGR_PPRE2 ((uint32_t)0x0000E000) /*!< PRE2[2:0] bits (APB2 prescaler) */
bogdanm 0:9b334a45a8ff 5131 #define RCC_CFGR_PPRE2_0 ((uint32_t)0x00002000) /*!< Bit 0 */
bogdanm 0:9b334a45a8ff 5132 #define RCC_CFGR_PPRE2_1 ((uint32_t)0x00004000) /*!< Bit 1 */
bogdanm 0:9b334a45a8ff 5133 #define RCC_CFGR_PPRE2_2 ((uint32_t)0x00008000) /*!< Bit 2 */
bogdanm 0:9b334a45a8ff 5134
bogdanm 0:9b334a45a8ff 5135 #define RCC_CFGR_PPRE2_DIV1 ((uint32_t)0x00000000) /*!< HCLK not divided */
bogdanm 0:9b334a45a8ff 5136 #define RCC_CFGR_PPRE2_DIV2 ((uint32_t)0x00008000) /*!< HCLK divided by 2 */
bogdanm 0:9b334a45a8ff 5137 #define RCC_CFGR_PPRE2_DIV4 ((uint32_t)0x0000A000) /*!< HCLK divided by 4 */
bogdanm 0:9b334a45a8ff 5138 #define RCC_CFGR_PPRE2_DIV8 ((uint32_t)0x0000C000) /*!< HCLK divided by 8 */
bogdanm 0:9b334a45a8ff 5139 #define RCC_CFGR_PPRE2_DIV16 ((uint32_t)0x0000E000) /*!< HCLK divided by 16 */
bogdanm 0:9b334a45a8ff 5140
bogdanm 0:9b334a45a8ff 5141 /*!< RTCPRE configuration */
bogdanm 0:9b334a45a8ff 5142 #define RCC_CFGR_RTCPRE ((uint32_t)0x001F0000)
bogdanm 0:9b334a45a8ff 5143 #define RCC_CFGR_RTCPRE_0 ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 5144 #define RCC_CFGR_RTCPRE_1 ((uint32_t)0x00020000)
bogdanm 0:9b334a45a8ff 5145 #define RCC_CFGR_RTCPRE_2 ((uint32_t)0x00040000)
bogdanm 0:9b334a45a8ff 5146 #define RCC_CFGR_RTCPRE_3 ((uint32_t)0x00080000)
bogdanm 0:9b334a45a8ff 5147 #define RCC_CFGR_RTCPRE_4 ((uint32_t)0x00100000)
bogdanm 0:9b334a45a8ff 5148
bogdanm 0:9b334a45a8ff 5149 /*!< MCO1 configuration */
bogdanm 0:9b334a45a8ff 5150 #define RCC_CFGR_MCO1 ((uint32_t)0x00600000)
bogdanm 0:9b334a45a8ff 5151 #define RCC_CFGR_MCO1_0 ((uint32_t)0x00200000)
bogdanm 0:9b334a45a8ff 5152 #define RCC_CFGR_MCO1_1 ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 5153
bogdanm 0:9b334a45a8ff 5154 #define RCC_CFGR_I2SSRC ((uint32_t)0x00800000)
bogdanm 0:9b334a45a8ff 5155
bogdanm 0:9b334a45a8ff 5156 #define RCC_CFGR_MCO1PRE ((uint32_t)0x07000000)
bogdanm 0:9b334a45a8ff 5157 #define RCC_CFGR_MCO1PRE_0 ((uint32_t)0x01000000)
bogdanm 0:9b334a45a8ff 5158 #define RCC_CFGR_MCO1PRE_1 ((uint32_t)0x02000000)
bogdanm 0:9b334a45a8ff 5159 #define RCC_CFGR_MCO1PRE_2 ((uint32_t)0x04000000)
bogdanm 0:9b334a45a8ff 5160
bogdanm 0:9b334a45a8ff 5161 #define RCC_CFGR_MCO2PRE ((uint32_t)0x38000000)
bogdanm 0:9b334a45a8ff 5162 #define RCC_CFGR_MCO2PRE_0 ((uint32_t)0x08000000)
bogdanm 0:9b334a45a8ff 5163 #define RCC_CFGR_MCO2PRE_1 ((uint32_t)0x10000000)
bogdanm 0:9b334a45a8ff 5164 #define RCC_CFGR_MCO2PRE_2 ((uint32_t)0x20000000)
bogdanm 0:9b334a45a8ff 5165
bogdanm 0:9b334a45a8ff 5166 #define RCC_CFGR_MCO2 ((uint32_t)0xC0000000)
bogdanm 0:9b334a45a8ff 5167 #define RCC_CFGR_MCO2_0 ((uint32_t)0x40000000)
bogdanm 0:9b334a45a8ff 5168 #define RCC_CFGR_MCO2_1 ((uint32_t)0x80000000)
bogdanm 0:9b334a45a8ff 5169
bogdanm 0:9b334a45a8ff 5170 /******************** Bit definition for RCC_CIR register *******************/
bogdanm 0:9b334a45a8ff 5171 #define RCC_CIR_LSIRDYF ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5172 #define RCC_CIR_LSERDYF ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 5173 #define RCC_CIR_HSIRDYF ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 5174 #define RCC_CIR_HSERDYF ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 5175 #define RCC_CIR_PLLRDYF ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 5176 #define RCC_CIR_PLLI2SRDYF ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 5177 #define RCC_CIR_PLLSAIRDYF ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 5178 #define RCC_CIR_CSSF ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 5179 #define RCC_CIR_LSIRDYIE ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 5180 #define RCC_CIR_LSERDYIE ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 5181 #define RCC_CIR_HSIRDYIE ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 5182 #define RCC_CIR_HSERDYIE ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 5183 #define RCC_CIR_PLLRDYIE ((uint32_t)0x00001000)
bogdanm 0:9b334a45a8ff 5184 #define RCC_CIR_PLLI2SRDYIE ((uint32_t)0x00002000)
bogdanm 0:9b334a45a8ff 5185 #define RCC_CIR_PLLSAIRDYIE ((uint32_t)0x00004000)
bogdanm 0:9b334a45a8ff 5186 #define RCC_CIR_LSIRDYC ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 5187 #define RCC_CIR_LSERDYC ((uint32_t)0x00020000)
bogdanm 0:9b334a45a8ff 5188 #define RCC_CIR_HSIRDYC ((uint32_t)0x00040000)
bogdanm 0:9b334a45a8ff 5189 #define RCC_CIR_HSERDYC ((uint32_t)0x00080000)
bogdanm 0:9b334a45a8ff 5190 #define RCC_CIR_PLLRDYC ((uint32_t)0x00100000)
bogdanm 0:9b334a45a8ff 5191 #define RCC_CIR_PLLI2SRDYC ((uint32_t)0x00200000)
bogdanm 0:9b334a45a8ff 5192 #define RCC_CIR_PLLSAIRDYC ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 5193 #define RCC_CIR_CSSC ((uint32_t)0x00800000)
bogdanm 0:9b334a45a8ff 5194
bogdanm 0:9b334a45a8ff 5195 /******************** Bit definition for RCC_AHB1RSTR register **************/
bogdanm 0:9b334a45a8ff 5196 #define RCC_AHB1RSTR_GPIOARST ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5197 #define RCC_AHB1RSTR_GPIOBRST ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 5198 #define RCC_AHB1RSTR_GPIOCRST ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 5199 #define RCC_AHB1RSTR_GPIODRST ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 5200 #define RCC_AHB1RSTR_GPIOERST ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 5201 #define RCC_AHB1RSTR_GPIOFRST ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 5202 #define RCC_AHB1RSTR_GPIOGRST ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 5203 #define RCC_AHB1RSTR_GPIOHRST ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 5204 #define RCC_AHB1RSTR_CRCRST ((uint32_t)0x00001000)
bogdanm 0:9b334a45a8ff 5205 #define RCC_AHB1RSTR_DMA1RST ((uint32_t)0x00200000)
bogdanm 0:9b334a45a8ff 5206 #define RCC_AHB1RSTR_DMA2RST ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 5207 #define RCC_AHB1RSTR_OTGHRST ((uint32_t)0x20000000)
bogdanm 0:9b334a45a8ff 5208
bogdanm 0:9b334a45a8ff 5209 /******************** Bit definition for RCC_AHB2RSTR register **************/
bogdanm 0:9b334a45a8ff 5210 #define RCC_AHB2RSTR_DCMIRST ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5211 #define RCC_AHB2RSTR_OTGFSRST ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 5212
bogdanm 0:9b334a45a8ff 5213 /******************** Bit definition for RCC_AHB3RSTR register **************/
bogdanm 0:9b334a45a8ff 5214 #define RCC_AHB3RSTR_FMCRST ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5215 #define RCC_AHB3RSTR_QSPIRST ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 5216
bogdanm 0:9b334a45a8ff 5217 /******************** Bit definition for RCC_APB1RSTR register **************/
bogdanm 0:9b334a45a8ff 5218 #define RCC_APB1RSTR_TIM2RST ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5219 #define RCC_APB1RSTR_TIM3RST ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 5220 #define RCC_APB1RSTR_TIM4RST ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 5221 #define RCC_APB1RSTR_TIM5RST ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 5222 #define RCC_APB1RSTR_TIM6RST ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 5223 #define RCC_APB1RSTR_TIM7RST ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 5224 #define RCC_APB1RSTR_TIM12RST ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 5225 #define RCC_APB1RSTR_TIM13RST ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 5226 #define RCC_APB1RSTR_TIM14RST ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 5227 #define RCC_APB1RSTR_WWDGRST ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 5228 #define RCC_APB1RSTR_SPI2RST ((uint32_t)0x00004000)
bogdanm 0:9b334a45a8ff 5229 #define RCC_APB1RSTR_SPI3RST ((uint32_t)0x00008000)
bogdanm 0:9b334a45a8ff 5230 #define RCC_APB1RSTR_SPDIFRXRST ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 5231 #define RCC_APB1RSTR_USART2RST ((uint32_t)0x00020000)
bogdanm 0:9b334a45a8ff 5232 #define RCC_APB1RSTR_USART3RST ((uint32_t)0x00040000)
bogdanm 0:9b334a45a8ff 5233 #define RCC_APB1RSTR_UART4RST ((uint32_t)0x00080000)
bogdanm 0:9b334a45a8ff 5234 #define RCC_APB1RSTR_UART5RST ((uint32_t)0x00100000)
bogdanm 0:9b334a45a8ff 5235 #define RCC_APB1RSTR_I2C1RST ((uint32_t)0x00200000)
bogdanm 0:9b334a45a8ff 5236 #define RCC_APB1RSTR_I2C2RST ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 5237 #define RCC_APB1RSTR_I2C3RST ((uint32_t)0x00800000)
bogdanm 0:9b334a45a8ff 5238 #define RCC_APB1RSTR_FMPI2C1RST ((uint32_t)0x01000000)
bogdanm 0:9b334a45a8ff 5239 #define RCC_APB1RSTR_CAN1RST ((uint32_t)0x02000000)
bogdanm 0:9b334a45a8ff 5240 #define RCC_APB1RSTR_CAN2RST ((uint32_t)0x04000000)
bogdanm 0:9b334a45a8ff 5241 #define RCC_APB1RSTR_CECRST ((uint32_t)0x08000000)
bogdanm 0:9b334a45a8ff 5242 #define RCC_APB1RSTR_PWRRST ((uint32_t)0x10000000)
bogdanm 0:9b334a45a8ff 5243 #define RCC_APB1RSTR_DACRST ((uint32_t)0x20000000)
bogdanm 0:9b334a45a8ff 5244
bogdanm 0:9b334a45a8ff 5245 /******************** Bit definition for RCC_APB2RSTR register **************/
bogdanm 0:9b334a45a8ff 5246 #define RCC_APB2RSTR_TIM1RST ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5247 #define RCC_APB2RSTR_TIM8RST ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 5248 #define RCC_APB2RSTR_USART1RST ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 5249 #define RCC_APB2RSTR_USART6RST ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 5250 #define RCC_APB2RSTR_ADCRST ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 5251 #define RCC_APB2RSTR_SDIORST ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 5252 #define RCC_APB2RSTR_SPI1RST ((uint32_t)0x00001000)
bogdanm 0:9b334a45a8ff 5253 #define RCC_APB2RSTR_SPI4RST ((uint32_t)0x00002000)
bogdanm 0:9b334a45a8ff 5254 #define RCC_APB2RSTR_SYSCFGRST ((uint32_t)0x00004000)
bogdanm 0:9b334a45a8ff 5255 #define RCC_APB2RSTR_TIM9RST ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 5256 #define RCC_APB2RSTR_TIM10RST ((uint32_t)0x00020000)
bogdanm 0:9b334a45a8ff 5257 #define RCC_APB2RSTR_TIM11RST ((uint32_t)0x00040000)
bogdanm 0:9b334a45a8ff 5258 #define RCC_APB2RSTR_SAI1RST ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 5259 #define RCC_APB2RSTR_SAI2RST ((uint32_t)0x00800000)
bogdanm 0:9b334a45a8ff 5260
bogdanm 0:9b334a45a8ff 5261 /* Old SPI1RST bit definition, maintained for legacy purpose */
bogdanm 0:9b334a45a8ff 5262 #define RCC_APB2RSTR_SPI1 RCC_APB2RSTR_SPI1RST
bogdanm 0:9b334a45a8ff 5263
bogdanm 0:9b334a45a8ff 5264 /******************** Bit definition for RCC_AHB1ENR register ***************/
bogdanm 0:9b334a45a8ff 5265 #define RCC_AHB1ENR_GPIOAEN ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5266 #define RCC_AHB1ENR_GPIOBEN ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 5267 #define RCC_AHB1ENR_GPIOCEN ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 5268 #define RCC_AHB1ENR_GPIODEN ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 5269 #define RCC_AHB1ENR_GPIOEEN ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 5270 #define RCC_AHB1ENR_GPIOFEN ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 5271 #define RCC_AHB1ENR_GPIOGEN ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 5272 #define RCC_AHB1ENR_GPIOHEN ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 5273
bogdanm 0:9b334a45a8ff 5274 #define RCC_AHB1ENR_CRCEN ((uint32_t)0x00001000)
bogdanm 0:9b334a45a8ff 5275 #define RCC_AHB1ENR_BKPSRAMEN ((uint32_t)0x00040000)
bogdanm 0:9b334a45a8ff 5276 #define RCC_AHB1ENR_DMA1EN ((uint32_t)0x00200000)
bogdanm 0:9b334a45a8ff 5277 #define RCC_AHB1ENR_DMA2EN ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 5278
bogdanm 0:9b334a45a8ff 5279 #define RCC_AHB1ENR_OTGHSEN ((uint32_t)0x20000000)
bogdanm 0:9b334a45a8ff 5280 #define RCC_AHB1ENR_OTGHSULPIEN ((uint32_t)0x40000000)
bogdanm 0:9b334a45a8ff 5281
bogdanm 0:9b334a45a8ff 5282 /******************** Bit definition for RCC_AHB2ENR register ***************/
bogdanm 0:9b334a45a8ff 5283 #define RCC_AHB2ENR_DCMIEN ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5284 #define RCC_AHB2ENR_OTGFSEN ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 5285
bogdanm 0:9b334a45a8ff 5286 /******************** Bit definition for RCC_AHB3ENR register ***************/
bogdanm 0:9b334a45a8ff 5287 #define RCC_AHB3ENR_FMCEN ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5288 #define RCC_AHB3ENR_QSPIEN ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 5289
bogdanm 0:9b334a45a8ff 5290 /******************** Bit definition for RCC_APB1ENR register ***************/
bogdanm 0:9b334a45a8ff 5291 #define RCC_APB1ENR_TIM2EN ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5292 #define RCC_APB1ENR_TIM3EN ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 5293 #define RCC_APB1ENR_TIM4EN ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 5294 #define RCC_APB1ENR_TIM5EN ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 5295 #define RCC_APB1ENR_TIM6EN ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 5296 #define RCC_APB1ENR_TIM7EN ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 5297 #define RCC_APB1ENR_TIM12EN ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 5298 #define RCC_APB1ENR_TIM13EN ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 5299 #define RCC_APB1ENR_TIM14EN ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 5300 #define RCC_APB1ENR_WWDGEN ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 5301 #define RCC_APB1ENR_SPI2EN ((uint32_t)0x00004000)
bogdanm 0:9b334a45a8ff 5302 #define RCC_APB1ENR_SPI3EN ((uint32_t)0x00008000)
bogdanm 0:9b334a45a8ff 5303 #define RCC_APB1ENR_SPDIFRXEN ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 5304 #define RCC_APB1ENR_USART2EN ((uint32_t)0x00020000)
bogdanm 0:9b334a45a8ff 5305 #define RCC_APB1ENR_USART3EN ((uint32_t)0x00040000)
bogdanm 0:9b334a45a8ff 5306 #define RCC_APB1ENR_UART4EN ((uint32_t)0x00080000)
bogdanm 0:9b334a45a8ff 5307 #define RCC_APB1ENR_UART5EN ((uint32_t)0x00100000)
bogdanm 0:9b334a45a8ff 5308 #define RCC_APB1ENR_I2C1EN ((uint32_t)0x00200000)
bogdanm 0:9b334a45a8ff 5309 #define RCC_APB1ENR_I2C2EN ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 5310 #define RCC_APB1ENR_I2C3EN ((uint32_t)0x00800000)
bogdanm 0:9b334a45a8ff 5311 #define RCC_APB1ENR_FMPI2C1EN ((uint32_t)0x01000000)
bogdanm 0:9b334a45a8ff 5312 #define RCC_APB1ENR_CAN1EN ((uint32_t)0x02000000)
bogdanm 0:9b334a45a8ff 5313 #define RCC_APB1ENR_CAN2EN ((uint32_t)0x04000000)
bogdanm 0:9b334a45a8ff 5314 #define RCC_APB1ENR_CECEN ((uint32_t)0x08000000)
bogdanm 0:9b334a45a8ff 5315 #define RCC_APB1ENR_PWREN ((uint32_t)0x10000000)
bogdanm 0:9b334a45a8ff 5316 #define RCC_APB1ENR_DACEN ((uint32_t)0x20000000)
bogdanm 0:9b334a45a8ff 5317
bogdanm 0:9b334a45a8ff 5318 /******************** Bit definition for RCC_APB2ENR register ***************/
bogdanm 0:9b334a45a8ff 5319 #define RCC_APB2ENR_TIM1EN ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5320 #define RCC_APB2ENR_TIM8EN ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 5321 #define RCC_APB2ENR_USART1EN ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 5322 #define RCC_APB2ENR_USART6EN ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 5323 #define RCC_APB2ENR_ADC1EN ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 5324 #define RCC_APB2ENR_ADC2EN ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 5325 #define RCC_APB2ENR_ADC3EN ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 5326 #define RCC_APB2ENR_SDIOEN ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 5327 #define RCC_APB2ENR_SPI1EN ((uint32_t)0x00001000)
bogdanm 0:9b334a45a8ff 5328 #define RCC_APB2ENR_SPI4EN ((uint32_t)0x00002000)
bogdanm 0:9b334a45a8ff 5329 #define RCC_APB2ENR_SYSCFGEN ((uint32_t)0x00004000)
bogdanm 0:9b334a45a8ff 5330 #define RCC_APB2ENR_TIM9EN ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 5331 #define RCC_APB2ENR_TIM10EN ((uint32_t)0x00020000)
bogdanm 0:9b334a45a8ff 5332 #define RCC_APB2ENR_TIM11EN ((uint32_t)0x00040000)
bogdanm 0:9b334a45a8ff 5333 #define RCC_APB2ENR_SAI1EN ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 5334 #define RCC_APB2ENR_SAI2EN ((uint32_t)0x00800000)
bogdanm 0:9b334a45a8ff 5335
bogdanm 0:9b334a45a8ff 5336 /******************** Bit definition for RCC_AHB1LPENR register *************/
bogdanm 0:9b334a45a8ff 5337 #define RCC_AHB1LPENR_GPIOALPEN ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5338 #define RCC_AHB1LPENR_GPIOBLPEN ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 5339 #define RCC_AHB1LPENR_GPIOCLPEN ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 5340 #define RCC_AHB1LPENR_GPIODLPEN ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 5341 #define RCC_AHB1LPENR_GPIOELPEN ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 5342 #define RCC_AHB1LPENR_GPIOFLPEN ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 5343 #define RCC_AHB1LPENR_GPIOGLPEN ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 5344 #define RCC_AHB1LPENR_GPIOHLPEN ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 5345 #define RCC_AHB1LPENR_GPIOILPEN ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 5346 #define RCC_AHB1LPENR_GPIOJLPEN ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 5347 #define RCC_AHB1LPENR_GPIOKLPEN ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 5348
bogdanm 0:9b334a45a8ff 5349 #define RCC_AHB1LPENR_CRCLPEN ((uint32_t)0x00001000)
bogdanm 0:9b334a45a8ff 5350 #define RCC_AHB1LPENR_FLITFLPEN ((uint32_t)0x00008000)
bogdanm 0:9b334a45a8ff 5351 #define RCC_AHB1LPENR_SRAM1LPEN ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 5352 #define RCC_AHB1LPENR_SRAM2LPEN ((uint32_t)0x00020000)
bogdanm 0:9b334a45a8ff 5353 #define RCC_AHB1LPENR_BKPSRAMLPEN ((uint32_t)0x00040000)
bogdanm 0:9b334a45a8ff 5354 #define RCC_AHB1LPENR_DMA1LPEN ((uint32_t)0x00200000)
bogdanm 0:9b334a45a8ff 5355 #define RCC_AHB1LPENR_DMA2LPEN ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 5356
bogdanm 0:9b334a45a8ff 5357 #define RCC_AHB1LPENR_OTGHSLPEN ((uint32_t)0x20000000)
bogdanm 0:9b334a45a8ff 5358 #define RCC_AHB1LPENR_OTGHSULPILPEN ((uint32_t)0x40000000)
bogdanm 0:9b334a45a8ff 5359
bogdanm 0:9b334a45a8ff 5360 /******************** Bit definition for RCC_AHB2LPENR register *************/
bogdanm 0:9b334a45a8ff 5361 #define RCC_AHB2LPENR_DCMILPEN ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5362 #define RCC_AHB2LPENR_OTGFSLPEN ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 5363
bogdanm 0:9b334a45a8ff 5364 /******************** Bit definition for RCC_AHB3LPENR register *************/
bogdanm 0:9b334a45a8ff 5365 #define RCC_AHB3LPENR_FMCLPEN ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5366 #define RCC_AHB3LPENR_QSPILPEN ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 5367
bogdanm 0:9b334a45a8ff 5368 /******************** Bit definition for RCC_APB1LPENR register *************/
bogdanm 0:9b334a45a8ff 5369 #define RCC_APB1LPENR_TIM2LPEN ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5370 #define RCC_APB1LPENR_TIM3LPEN ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 5371 #define RCC_APB1LPENR_TIM4LPEN ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 5372 #define RCC_APB1LPENR_TIM5LPEN ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 5373 #define RCC_APB1LPENR_TIM6LPEN ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 5374 #define RCC_APB1LPENR_TIM7LPEN ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 5375 #define RCC_APB1LPENR_TIM12LPEN ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 5376 #define RCC_APB1LPENR_TIM13LPEN ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 5377 #define RCC_APB1LPENR_TIM14LPEN ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 5378 #define RCC_APB1LPENR_WWDGLPEN ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 5379 #define RCC_APB1LPENR_SPI2LPEN ((uint32_t)0x00004000)
bogdanm 0:9b334a45a8ff 5380 #define RCC_APB1LPENR_SPI3LPEN ((uint32_t)0x00008000)
bogdanm 0:9b334a45a8ff 5381 #define RCC_APB1LPENR_SPDIFRXLPEN ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 5382 #define RCC_APB1LPENR_USART2LPEN ((uint32_t)0x00020000)
bogdanm 0:9b334a45a8ff 5383 #define RCC_APB1LPENR_USART3LPEN ((uint32_t)0x00040000)
bogdanm 0:9b334a45a8ff 5384 #define RCC_APB1LPENR_UART4LPEN ((uint32_t)0x00080000)
bogdanm 0:9b334a45a8ff 5385 #define RCC_APB1LPENR_UART5LPEN ((uint32_t)0x00100000)
bogdanm 0:9b334a45a8ff 5386 #define RCC_APB1LPENR_I2C1LPEN ((uint32_t)0x00200000)
bogdanm 0:9b334a45a8ff 5387 #define RCC_APB1LPENR_I2C2LPEN ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 5388 #define RCC_APB1LPENR_I2C3LPEN ((uint32_t)0x00800000)
bogdanm 0:9b334a45a8ff 5389 #define RCC_APB1LPENR_FMPI2C1LPEN ((uint32_t)0x01000000)
bogdanm 0:9b334a45a8ff 5390 #define RCC_APB1LPENR_CAN1LPEN ((uint32_t)0x02000000)
bogdanm 0:9b334a45a8ff 5391 #define RCC_APB1LPENR_CAN2LPEN ((uint32_t)0x04000000)
bogdanm 0:9b334a45a8ff 5392 #define RCC_APB1LPENR_CECLPEN ((uint32_t)0x08000000)
bogdanm 0:9b334a45a8ff 5393 #define RCC_APB1LPENR_PWRLPEN ((uint32_t)0x10000000)
bogdanm 0:9b334a45a8ff 5394 #define RCC_APB1LPENR_DACLPEN ((uint32_t)0x20000000)
bogdanm 0:9b334a45a8ff 5395
bogdanm 0:9b334a45a8ff 5396 /******************** Bit definition for RCC_APB2LPENR register *************/
bogdanm 0:9b334a45a8ff 5397 #define RCC_APB2LPENR_TIM1LPEN ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5398 #define RCC_APB2LPENR_TIM8LPEN ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 5399 #define RCC_APB2LPENR_USART1LPEN ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 5400 #define RCC_APB2LPENR_USART6LPEN ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 5401 #define RCC_APB2LPENR_ADC1LPEN ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 5402 #define RCC_APB2LPENR_ADC2LPEN ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 5403 #define RCC_APB2LPENR_ADC3LPEN ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 5404 #define RCC_APB2LPENR_SDIOLPEN ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 5405 #define RCC_APB2LPENR_SPI1LPEN ((uint32_t)0x00001000)
bogdanm 0:9b334a45a8ff 5406 #define RCC_APB2LPENR_SPI4LPEN ((uint32_t)0x00002000)
bogdanm 0:9b334a45a8ff 5407 #define RCC_APB2LPENR_SYSCFGLPEN ((uint32_t)0x00004000)
bogdanm 0:9b334a45a8ff 5408 #define RCC_APB2LPENR_TIM9LPEN ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 5409 #define RCC_APB2LPENR_TIM10LPEN ((uint32_t)0x00020000)
bogdanm 0:9b334a45a8ff 5410 #define RCC_APB2LPENR_TIM11LPEN ((uint32_t)0x00040000)
bogdanm 0:9b334a45a8ff 5411 #define RCC_APB2LPENR_SAI1LPEN ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 5412 #define RCC_APB2LPENR_SAI2LPEN ((uint32_t)0x00800000)
bogdanm 0:9b334a45a8ff 5413
bogdanm 0:9b334a45a8ff 5414 /******************** Bit definition for RCC_BDCR register ******************/
bogdanm 0:9b334a45a8ff 5415 #define RCC_BDCR_LSEON ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5416 #define RCC_BDCR_LSERDY ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 5417 #define RCC_BDCR_LSEBYP ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 5418 #define RCC_BDCR_LSEMOD ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 5419
bogdanm 0:9b334a45a8ff 5420 #define RCC_BDCR_RTCSEL ((uint32_t)0x00000300)
bogdanm 0:9b334a45a8ff 5421 #define RCC_BDCR_RTCSEL_0 ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 5422 #define RCC_BDCR_RTCSEL_1 ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 5423
bogdanm 0:9b334a45a8ff 5424 #define RCC_BDCR_RTCEN ((uint32_t)0x00008000)
bogdanm 0:9b334a45a8ff 5425 #define RCC_BDCR_BDRST ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 5426
bogdanm 0:9b334a45a8ff 5427 /******************** Bit definition for RCC_CSR register *******************/
bogdanm 0:9b334a45a8ff 5428 #define RCC_CSR_LSION ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5429 #define RCC_CSR_LSIRDY ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 5430 #define RCC_CSR_RMVF ((uint32_t)0x01000000)
bogdanm 0:9b334a45a8ff 5431 #define RCC_CSR_BORRSTF ((uint32_t)0x02000000)
bogdanm 0:9b334a45a8ff 5432 #define RCC_CSR_PADRSTF ((uint32_t)0x04000000)
bogdanm 0:9b334a45a8ff 5433 #define RCC_CSR_PORRSTF ((uint32_t)0x08000000)
bogdanm 0:9b334a45a8ff 5434 #define RCC_CSR_SFTRSTF ((uint32_t)0x10000000)
bogdanm 0:9b334a45a8ff 5435 #define RCC_CSR_WDGRSTF ((uint32_t)0x20000000)
bogdanm 0:9b334a45a8ff 5436 #define RCC_CSR_WWDGRSTF ((uint32_t)0x40000000)
bogdanm 0:9b334a45a8ff 5437 #define RCC_CSR_LPWRRSTF ((uint32_t)0x80000000)
bogdanm 0:9b334a45a8ff 5438
bogdanm 0:9b334a45a8ff 5439 /******************** Bit definition for RCC_SSCGR register *****************/
bogdanm 0:9b334a45a8ff 5440 #define RCC_SSCGR_MODPER ((uint32_t)0x00001FFF)
bogdanm 0:9b334a45a8ff 5441 #define RCC_SSCGR_INCSTEP ((uint32_t)0x0FFFE000)
bogdanm 0:9b334a45a8ff 5442 #define RCC_SSCGR_SPREADSEL ((uint32_t)0x40000000)
bogdanm 0:9b334a45a8ff 5443 #define RCC_SSCGR_SSCGEN ((uint32_t)0x80000000)
bogdanm 0:9b334a45a8ff 5444
bogdanm 0:9b334a45a8ff 5445 /******************** Bit definition for RCC_PLLI2SCFGR register ************/
bogdanm 0:9b334a45a8ff 5446 #define RCC_PLLI2SCFGR_PLLI2SM ((uint32_t)0x0000003F)
bogdanm 0:9b334a45a8ff 5447 #define RCC_PLLI2SCFGR_PLLI2SM_0 ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5448 #define RCC_PLLI2SCFGR_PLLI2SM_1 ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 5449 #define RCC_PLLI2SCFGR_PLLI2SM_2 ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 5450 #define RCC_PLLI2SCFGR_PLLI2SM_3 ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 5451 #define RCC_PLLI2SCFGR_PLLI2SM_4 ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 5452 #define RCC_PLLI2SCFGR_PLLI2SM_5 ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 5453
bogdanm 0:9b334a45a8ff 5454 #define RCC_PLLI2SCFGR_PLLI2SN ((uint32_t)0x00007FC0)
bogdanm 0:9b334a45a8ff 5455 #define RCC_PLLI2SCFGR_PLLI2SN_0 ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 5456 #define RCC_PLLI2SCFGR_PLLI2SN_1 ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 5457 #define RCC_PLLI2SCFGR_PLLI2SN_2 ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 5458 #define RCC_PLLI2SCFGR_PLLI2SN_3 ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 5459 #define RCC_PLLI2SCFGR_PLLI2SN_4 ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 5460 #define RCC_PLLI2SCFGR_PLLI2SN_5 ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 5461 #define RCC_PLLI2SCFGR_PLLI2SN_6 ((uint32_t)0x00001000)
bogdanm 0:9b334a45a8ff 5462 #define RCC_PLLI2SCFGR_PLLI2SN_7 ((uint32_t)0x00002000)
bogdanm 0:9b334a45a8ff 5463 #define RCC_PLLI2SCFGR_PLLI2SN_8 ((uint32_t)0x00004000)
bogdanm 0:9b334a45a8ff 5464
bogdanm 0:9b334a45a8ff 5465 #define RCC_PLLI2SCFGR_PLLI2SP ((uint32_t)0x00030000)
bogdanm 0:9b334a45a8ff 5466 #define RCC_PLLI2SCFGR_PLLI2SP_0 ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 5467 #define RCC_PLLI2SCFGR_PLLI2SP_1 ((uint32_t)0x00020000)
bogdanm 0:9b334a45a8ff 5468
bogdanm 0:9b334a45a8ff 5469 #define RCC_PLLI2SCFGR_PLLI2SQ ((uint32_t)0x0F000000)
bogdanm 0:9b334a45a8ff 5470 #define RCC_PLLI2SCFGR_PLLI2SQ_0 ((uint32_t)0x01000000)
bogdanm 0:9b334a45a8ff 5471 #define RCC_PLLI2SCFGR_PLLI2SQ_1 ((uint32_t)0x02000000)
bogdanm 0:9b334a45a8ff 5472 #define RCC_PLLI2SCFGR_PLLI2SQ_2 ((uint32_t)0x04000000)
bogdanm 0:9b334a45a8ff 5473 #define RCC_PLLI2SCFGR_PLLI2SQ_3 ((uint32_t)0x08000000)
bogdanm 0:9b334a45a8ff 5474
bogdanm 0:9b334a45a8ff 5475 #define RCC_PLLI2SCFGR_PLLI2SR ((uint32_t)0x70000000)
bogdanm 0:9b334a45a8ff 5476 #define RCC_PLLI2SCFGR_PLLI2SR_0 ((uint32_t)0x10000000)
bogdanm 0:9b334a45a8ff 5477 #define RCC_PLLI2SCFGR_PLLI2SR_1 ((uint32_t)0x20000000)
bogdanm 0:9b334a45a8ff 5478 #define RCC_PLLI2SCFGR_PLLI2SR_2 ((uint32_t)0x40000000)
bogdanm 0:9b334a45a8ff 5479
bogdanm 0:9b334a45a8ff 5480
bogdanm 0:9b334a45a8ff 5481 /******************** Bit definition for RCC_PLLSAICFGR register ************/
bogdanm 0:9b334a45a8ff 5482 #define RCC_PLLSAICFGR_PLLSAIM ((uint32_t)0x0000003F)
bogdanm 0:9b334a45a8ff 5483 #define RCC_PLLSAICFGR_PLLSAIM_0 ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5484 #define RCC_PLLSAICFGR_PLLSAIM_1 ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 5485 #define RCC_PLLSAICFGR_PLLSAIM_2 ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 5486 #define RCC_PLLSAICFGR_PLLSAIM_3 ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 5487 #define RCC_PLLSAICFGR_PLLSAIM_4 ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 5488 #define RCC_PLLSAICFGR_PLLSAIM_5 ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 5489
bogdanm 0:9b334a45a8ff 5490 #define RCC_PLLSAICFGR_PLLSAIN ((uint32_t)0x00007FC0)
bogdanm 0:9b334a45a8ff 5491 #define RCC_PLLSAICFGR_PLLSAIN_0 ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 5492 #define RCC_PLLSAICFGR_PLLSAIN_1 ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 5493 #define RCC_PLLSAICFGR_PLLSAIN_2 ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 5494 #define RCC_PLLSAICFGR_PLLSAIN_3 ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 5495 #define RCC_PLLSAICFGR_PLLSAIN_4 ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 5496 #define RCC_PLLSAICFGR_PLLSAIN_5 ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 5497 #define RCC_PLLSAICFGR_PLLSAIN_6 ((uint32_t)0x00001000)
bogdanm 0:9b334a45a8ff 5498 #define RCC_PLLSAICFGR_PLLSAIN_7 ((uint32_t)0x00002000)
bogdanm 0:9b334a45a8ff 5499 #define RCC_PLLSAICFGR_PLLSAIN_8 ((uint32_t)0x00004000)
bogdanm 0:9b334a45a8ff 5500
bogdanm 0:9b334a45a8ff 5501 #define RCC_PLLSAICFGR_PLLSAIP ((uint32_t)0x00030000)
bogdanm 0:9b334a45a8ff 5502 #define RCC_PLLSAICFGR_PLLSAIP_0 ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 5503 #define RCC_PLLSAICFGR_PLLSAIP_1 ((uint32_t)0x00020000)
bogdanm 0:9b334a45a8ff 5504
bogdanm 0:9b334a45a8ff 5505 #define RCC_PLLSAICFGR_PLLSAIQ ((uint32_t)0x0F000000)
bogdanm 0:9b334a45a8ff 5506 #define RCC_PLLSAICFGR_PLLSAIQ_0 ((uint32_t)0x01000000)
bogdanm 0:9b334a45a8ff 5507 #define RCC_PLLSAICFGR_PLLSAIQ_1 ((uint32_t)0x02000000)
bogdanm 0:9b334a45a8ff 5508 #define RCC_PLLSAICFGR_PLLSAIQ_2 ((uint32_t)0x04000000)
bogdanm 0:9b334a45a8ff 5509 #define RCC_PLLSAICFGR_PLLSAIQ_3 ((uint32_t)0x08000000)
bogdanm 0:9b334a45a8ff 5510
bogdanm 0:9b334a45a8ff 5511 /******************** Bit definition for RCC_DCKCFGR register ***************/
bogdanm 0:9b334a45a8ff 5512 #define RCC_DCKCFGR_PLLI2SDIVQ ((uint32_t)0x0000001F)
bogdanm 0:9b334a45a8ff 5513 #define RCC_DCKCFGR_PLLSAIDIVQ ((uint32_t)0x00001F00)
bogdanm 0:9b334a45a8ff 5514 #define RCC_DCKCFGR_SAI1SRC ((uint32_t)0x00300000)
bogdanm 0:9b334a45a8ff 5515 #define RCC_DCKCFGR_SAI1SRC_0 ((uint32_t)0x00100000)
bogdanm 0:9b334a45a8ff 5516 #define RCC_DCKCFGR_SAI1SRC_1 ((uint32_t)0x00200000)
bogdanm 0:9b334a45a8ff 5517 #define RCC_DCKCFGR_SAI2SRC ((uint32_t)0x00C00000)
bogdanm 0:9b334a45a8ff 5518 #define RCC_DCKCFGR_SAI2SRC_0 ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 5519 #define RCC_DCKCFGR_SAI2SRC_1 ((uint32_t)0x00800000)
bogdanm 0:9b334a45a8ff 5520 #define RCC_DCKCFGR_TIMPRE ((uint32_t)0x01000000)
bogdanm 0:9b334a45a8ff 5521 #define RCC_DCKCFGR_I2S1SRC ((uint32_t)0x06000000)
bogdanm 0:9b334a45a8ff 5522 #define RCC_DCKCFGR_I2S1SRC_0 ((uint32_t)0x02000000)
bogdanm 0:9b334a45a8ff 5523 #define RCC_DCKCFGR_I2S1SRC_1 ((uint32_t)0x04000000)
bogdanm 0:9b334a45a8ff 5524 #define RCC_DCKCFGR_I2S2SRC ((uint32_t)0x18000000)
bogdanm 0:9b334a45a8ff 5525 #define RCC_DCKCFGR_I2S2SRC_0 ((uint32_t)0x08000000)
bogdanm 0:9b334a45a8ff 5526 #define RCC_DCKCFGR_I2S2SRC_1 ((uint32_t)0x10000000)
bogdanm 0:9b334a45a8ff 5527
bogdanm 0:9b334a45a8ff 5528 /******************** Bit definition for RCC_CKGATENR register ***************/
bogdanm 0:9b334a45a8ff 5529 #define RCC_CKGATENR_AHB2APB1_CKEN ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5530 #define RCC_CKGATENR_AHB2APB2_CKEN ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 5531 #define RCC_CKGATENR_CM4DBG_CKEN ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 5532 #define RCC_CKGATENR_SPARE_CKEN ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 5533 #define RCC_CKGATENR_SRAM_CKEN ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 5534 #define RCC_CKGATENR_FLITF_CKEN ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 5535 #define RCC_CKGATENR_RCC_CKEN ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 5536
bogdanm 0:9b334a45a8ff 5537 /******************** Bit definition for RCC_DCKCFGR2 register ***************/
bogdanm 0:9b334a45a8ff 5538 #define RCC_DCKCFGR2_FMPI2C1SEL ((uint32_t)0x00C00000)
bogdanm 0:9b334a45a8ff 5539 #define RCC_DCKCFGR2_FMPI2C1SEL_0 ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 5540 #define RCC_DCKCFGR2_FMPI2C1SEL_1 ((uint32_t)0x00800000)
bogdanm 0:9b334a45a8ff 5541 #define RCC_DCKCFGR2_CECSEL ((uint32_t)0x04000000)
bogdanm 0:9b334a45a8ff 5542 #define RCC_DCKCFGR2_CK48MSEL ((uint32_t)0x08000000)
bogdanm 0:9b334a45a8ff 5543 #define RCC_DCKCFGR2_SDIOSEL ((uint32_t)0x10000000)
bogdanm 0:9b334a45a8ff 5544 #define RCC_DCKCFGR2_SPDIFRXSEL ((uint32_t)0x20000000)
bogdanm 0:9b334a45a8ff 5545
bogdanm 0:9b334a45a8ff 5546 /******************************************************************************/
bogdanm 0:9b334a45a8ff 5547 /* */
bogdanm 0:9b334a45a8ff 5548 /* Real-Time Clock (RTC) */
bogdanm 0:9b334a45a8ff 5549 /* */
bogdanm 0:9b334a45a8ff 5550 /******************************************************************************/
bogdanm 0:9b334a45a8ff 5551 /******************** Bits definition for RTC_TR register *******************/
bogdanm 0:9b334a45a8ff 5552 #define RTC_TR_PM ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 5553 #define RTC_TR_HT ((uint32_t)0x00300000)
bogdanm 0:9b334a45a8ff 5554 #define RTC_TR_HT_0 ((uint32_t)0x00100000)
bogdanm 0:9b334a45a8ff 5555 #define RTC_TR_HT_1 ((uint32_t)0x00200000)
bogdanm 0:9b334a45a8ff 5556 #define RTC_TR_HU ((uint32_t)0x000F0000)
bogdanm 0:9b334a45a8ff 5557 #define RTC_TR_HU_0 ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 5558 #define RTC_TR_HU_1 ((uint32_t)0x00020000)
bogdanm 0:9b334a45a8ff 5559 #define RTC_TR_HU_2 ((uint32_t)0x00040000)
bogdanm 0:9b334a45a8ff 5560 #define RTC_TR_HU_3 ((uint32_t)0x00080000)
bogdanm 0:9b334a45a8ff 5561 #define RTC_TR_MNT ((uint32_t)0x00007000)
bogdanm 0:9b334a45a8ff 5562 #define RTC_TR_MNT_0 ((uint32_t)0x00001000)
bogdanm 0:9b334a45a8ff 5563 #define RTC_TR_MNT_1 ((uint32_t)0x00002000)
bogdanm 0:9b334a45a8ff 5564 #define RTC_TR_MNT_2 ((uint32_t)0x00004000)
bogdanm 0:9b334a45a8ff 5565 #define RTC_TR_MNU ((uint32_t)0x00000F00)
bogdanm 0:9b334a45a8ff 5566 #define RTC_TR_MNU_0 ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 5567 #define RTC_TR_MNU_1 ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 5568 #define RTC_TR_MNU_2 ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 5569 #define RTC_TR_MNU_3 ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 5570 #define RTC_TR_ST ((uint32_t)0x00000070)
bogdanm 0:9b334a45a8ff 5571 #define RTC_TR_ST_0 ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 5572 #define RTC_TR_ST_1 ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 5573 #define RTC_TR_ST_2 ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 5574 #define RTC_TR_SU ((uint32_t)0x0000000F)
bogdanm 0:9b334a45a8ff 5575 #define RTC_TR_SU_0 ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5576 #define RTC_TR_SU_1 ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 5577 #define RTC_TR_SU_2 ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 5578 #define RTC_TR_SU_3 ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 5579
bogdanm 0:9b334a45a8ff 5580 /******************** Bits definition for RTC_DR register *******************/
bogdanm 0:9b334a45a8ff 5581 #define RTC_DR_YT ((uint32_t)0x00F00000)
bogdanm 0:9b334a45a8ff 5582 #define RTC_DR_YT_0 ((uint32_t)0x00100000)
bogdanm 0:9b334a45a8ff 5583 #define RTC_DR_YT_1 ((uint32_t)0x00200000)
bogdanm 0:9b334a45a8ff 5584 #define RTC_DR_YT_2 ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 5585 #define RTC_DR_YT_3 ((uint32_t)0x00800000)
bogdanm 0:9b334a45a8ff 5586 #define RTC_DR_YU ((uint32_t)0x000F0000)
bogdanm 0:9b334a45a8ff 5587 #define RTC_DR_YU_0 ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 5588 #define RTC_DR_YU_1 ((uint32_t)0x00020000)
bogdanm 0:9b334a45a8ff 5589 #define RTC_DR_YU_2 ((uint32_t)0x00040000)
bogdanm 0:9b334a45a8ff 5590 #define RTC_DR_YU_3 ((uint32_t)0x00080000)
bogdanm 0:9b334a45a8ff 5591 #define RTC_DR_WDU ((uint32_t)0x0000E000)
bogdanm 0:9b334a45a8ff 5592 #define RTC_DR_WDU_0 ((uint32_t)0x00002000)
bogdanm 0:9b334a45a8ff 5593 #define RTC_DR_WDU_1 ((uint32_t)0x00004000)
bogdanm 0:9b334a45a8ff 5594 #define RTC_DR_WDU_2 ((uint32_t)0x00008000)
bogdanm 0:9b334a45a8ff 5595 #define RTC_DR_MT ((uint32_t)0x00001000)
bogdanm 0:9b334a45a8ff 5596 #define RTC_DR_MU ((uint32_t)0x00000F00)
bogdanm 0:9b334a45a8ff 5597 #define RTC_DR_MU_0 ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 5598 #define RTC_DR_MU_1 ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 5599 #define RTC_DR_MU_2 ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 5600 #define RTC_DR_MU_3 ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 5601 #define RTC_DR_DT ((uint32_t)0x00000030)
bogdanm 0:9b334a45a8ff 5602 #define RTC_DR_DT_0 ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 5603 #define RTC_DR_DT_1 ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 5604 #define RTC_DR_DU ((uint32_t)0x0000000F)
bogdanm 0:9b334a45a8ff 5605 #define RTC_DR_DU_0 ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5606 #define RTC_DR_DU_1 ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 5607 #define RTC_DR_DU_2 ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 5608 #define RTC_DR_DU_3 ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 5609
bogdanm 0:9b334a45a8ff 5610 /******************** Bits definition for RTC_CR register *******************/
bogdanm 0:9b334a45a8ff 5611 #define RTC_CR_COE ((uint32_t)0x00800000)
bogdanm 0:9b334a45a8ff 5612 #define RTC_CR_OSEL ((uint32_t)0x00600000)
bogdanm 0:9b334a45a8ff 5613 #define RTC_CR_OSEL_0 ((uint32_t)0x00200000)
bogdanm 0:9b334a45a8ff 5614 #define RTC_CR_OSEL_1 ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 5615 #define RTC_CR_POL ((uint32_t)0x00100000)
bogdanm 0:9b334a45a8ff 5616 #define RTC_CR_COSEL ((uint32_t)0x00080000)
bogdanm 0:9b334a45a8ff 5617 #define RTC_CR_BCK ((uint32_t)0x00040000)
bogdanm 0:9b334a45a8ff 5618 #define RTC_CR_SUB1H ((uint32_t)0x00020000)
bogdanm 0:9b334a45a8ff 5619 #define RTC_CR_ADD1H ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 5620 #define RTC_CR_TSIE ((uint32_t)0x00008000)
bogdanm 0:9b334a45a8ff 5621 #define RTC_CR_WUTIE ((uint32_t)0x00004000)
bogdanm 0:9b334a45a8ff 5622 #define RTC_CR_ALRBIE ((uint32_t)0x00002000)
bogdanm 0:9b334a45a8ff 5623 #define RTC_CR_ALRAIE ((uint32_t)0x00001000)
bogdanm 0:9b334a45a8ff 5624 #define RTC_CR_TSE ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 5625 #define RTC_CR_WUTE ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 5626 #define RTC_CR_ALRBE ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 5627 #define RTC_CR_ALRAE ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 5628 #define RTC_CR_DCE ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 5629 #define RTC_CR_FMT ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 5630 #define RTC_CR_BYPSHAD ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 5631 #define RTC_CR_REFCKON ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 5632 #define RTC_CR_TSEDGE ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 5633 #define RTC_CR_WUCKSEL ((uint32_t)0x00000007)
bogdanm 0:9b334a45a8ff 5634 #define RTC_CR_WUCKSEL_0 ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5635 #define RTC_CR_WUCKSEL_1 ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 5636 #define RTC_CR_WUCKSEL_2 ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 5637
bogdanm 0:9b334a45a8ff 5638 /******************** Bits definition for RTC_ISR register ******************/
bogdanm 0:9b334a45a8ff 5639 #define RTC_ISR_RECALPF ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 5640 #define RTC_ISR_TAMP1F ((uint32_t)0x00002000)
bogdanm 0:9b334a45a8ff 5641 #define RTC_ISR_TAMP2F ((uint32_t)0x00004000)
bogdanm 0:9b334a45a8ff 5642 #define RTC_ISR_TSOVF ((uint32_t)0x00001000)
bogdanm 0:9b334a45a8ff 5643 #define RTC_ISR_TSF ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 5644 #define RTC_ISR_WUTF ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 5645 #define RTC_ISR_ALRBF ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 5646 #define RTC_ISR_ALRAF ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 5647 #define RTC_ISR_INIT ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 5648 #define RTC_ISR_INITF ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 5649 #define RTC_ISR_RSF ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 5650 #define RTC_ISR_INITS ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 5651 #define RTC_ISR_SHPF ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 5652 #define RTC_ISR_WUTWF ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 5653 #define RTC_ISR_ALRBWF ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 5654 #define RTC_ISR_ALRAWF ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5655
bogdanm 0:9b334a45a8ff 5656 /******************** Bits definition for RTC_PRER register *****************/
bogdanm 0:9b334a45a8ff 5657 #define RTC_PRER_PREDIV_A ((uint32_t)0x007F0000)
bogdanm 0:9b334a45a8ff 5658 #define RTC_PRER_PREDIV_S ((uint32_t)0x00007FFF)
bogdanm 0:9b334a45a8ff 5659
bogdanm 0:9b334a45a8ff 5660 /******************** Bits definition for RTC_WUTR register *****************/
bogdanm 0:9b334a45a8ff 5661 #define RTC_WUTR_WUT ((uint32_t)0x0000FFFF)
bogdanm 0:9b334a45a8ff 5662
bogdanm 0:9b334a45a8ff 5663 /******************** Bits definition for RTC_CALIBR register ***************/
bogdanm 0:9b334a45a8ff 5664 #define RTC_CALIBR_DCS ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 5665 #define RTC_CALIBR_DC ((uint32_t)0x0000001F)
bogdanm 0:9b334a45a8ff 5666
bogdanm 0:9b334a45a8ff 5667 /******************** Bits definition for RTC_ALRMAR register ***************/
bogdanm 0:9b334a45a8ff 5668 #define RTC_ALRMAR_MSK4 ((uint32_t)0x80000000)
bogdanm 0:9b334a45a8ff 5669 #define RTC_ALRMAR_WDSEL ((uint32_t)0x40000000)
bogdanm 0:9b334a45a8ff 5670 #define RTC_ALRMAR_DT ((uint32_t)0x30000000)
bogdanm 0:9b334a45a8ff 5671 #define RTC_ALRMAR_DT_0 ((uint32_t)0x10000000)
bogdanm 0:9b334a45a8ff 5672 #define RTC_ALRMAR_DT_1 ((uint32_t)0x20000000)
bogdanm 0:9b334a45a8ff 5673 #define RTC_ALRMAR_DU ((uint32_t)0x0F000000)
bogdanm 0:9b334a45a8ff 5674 #define RTC_ALRMAR_DU_0 ((uint32_t)0x01000000)
bogdanm 0:9b334a45a8ff 5675 #define RTC_ALRMAR_DU_1 ((uint32_t)0x02000000)
bogdanm 0:9b334a45a8ff 5676 #define RTC_ALRMAR_DU_2 ((uint32_t)0x04000000)
bogdanm 0:9b334a45a8ff 5677 #define RTC_ALRMAR_DU_3 ((uint32_t)0x08000000)
bogdanm 0:9b334a45a8ff 5678 #define RTC_ALRMAR_MSK3 ((uint32_t)0x00800000)
bogdanm 0:9b334a45a8ff 5679 #define RTC_ALRMAR_PM ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 5680 #define RTC_ALRMAR_HT ((uint32_t)0x00300000)
bogdanm 0:9b334a45a8ff 5681 #define RTC_ALRMAR_HT_0 ((uint32_t)0x00100000)
bogdanm 0:9b334a45a8ff 5682 #define RTC_ALRMAR_HT_1 ((uint32_t)0x00200000)
bogdanm 0:9b334a45a8ff 5683 #define RTC_ALRMAR_HU ((uint32_t)0x000F0000)
bogdanm 0:9b334a45a8ff 5684 #define RTC_ALRMAR_HU_0 ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 5685 #define RTC_ALRMAR_HU_1 ((uint32_t)0x00020000)
bogdanm 0:9b334a45a8ff 5686 #define RTC_ALRMAR_HU_2 ((uint32_t)0x00040000)
bogdanm 0:9b334a45a8ff 5687 #define RTC_ALRMAR_HU_3 ((uint32_t)0x00080000)
bogdanm 0:9b334a45a8ff 5688 #define RTC_ALRMAR_MSK2 ((uint32_t)0x00008000)
bogdanm 0:9b334a45a8ff 5689 #define RTC_ALRMAR_MNT ((uint32_t)0x00007000)
bogdanm 0:9b334a45a8ff 5690 #define RTC_ALRMAR_MNT_0 ((uint32_t)0x00001000)
bogdanm 0:9b334a45a8ff 5691 #define RTC_ALRMAR_MNT_1 ((uint32_t)0x00002000)
bogdanm 0:9b334a45a8ff 5692 #define RTC_ALRMAR_MNT_2 ((uint32_t)0x00004000)
bogdanm 0:9b334a45a8ff 5693 #define RTC_ALRMAR_MNU ((uint32_t)0x00000F00)
bogdanm 0:9b334a45a8ff 5694 #define RTC_ALRMAR_MNU_0 ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 5695 #define RTC_ALRMAR_MNU_1 ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 5696 #define RTC_ALRMAR_MNU_2 ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 5697 #define RTC_ALRMAR_MNU_3 ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 5698 #define RTC_ALRMAR_MSK1 ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 5699 #define RTC_ALRMAR_ST ((uint32_t)0x00000070)
bogdanm 0:9b334a45a8ff 5700 #define RTC_ALRMAR_ST_0 ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 5701 #define RTC_ALRMAR_ST_1 ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 5702 #define RTC_ALRMAR_ST_2 ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 5703 #define RTC_ALRMAR_SU ((uint32_t)0x0000000F)
bogdanm 0:9b334a45a8ff 5704 #define RTC_ALRMAR_SU_0 ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5705 #define RTC_ALRMAR_SU_1 ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 5706 #define RTC_ALRMAR_SU_2 ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 5707 #define RTC_ALRMAR_SU_3 ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 5708
bogdanm 0:9b334a45a8ff 5709 /******************** Bits definition for RTC_ALRMBR register ***************/
bogdanm 0:9b334a45a8ff 5710 #define RTC_ALRMBR_MSK4 ((uint32_t)0x80000000)
bogdanm 0:9b334a45a8ff 5711 #define RTC_ALRMBR_WDSEL ((uint32_t)0x40000000)
bogdanm 0:9b334a45a8ff 5712 #define RTC_ALRMBR_DT ((uint32_t)0x30000000)
bogdanm 0:9b334a45a8ff 5713 #define RTC_ALRMBR_DT_0 ((uint32_t)0x10000000)
bogdanm 0:9b334a45a8ff 5714 #define RTC_ALRMBR_DT_1 ((uint32_t)0x20000000)
bogdanm 0:9b334a45a8ff 5715 #define RTC_ALRMBR_DU ((uint32_t)0x0F000000)
bogdanm 0:9b334a45a8ff 5716 #define RTC_ALRMBR_DU_0 ((uint32_t)0x01000000)
bogdanm 0:9b334a45a8ff 5717 #define RTC_ALRMBR_DU_1 ((uint32_t)0x02000000)
bogdanm 0:9b334a45a8ff 5718 #define RTC_ALRMBR_DU_2 ((uint32_t)0x04000000)
bogdanm 0:9b334a45a8ff 5719 #define RTC_ALRMBR_DU_3 ((uint32_t)0x08000000)
bogdanm 0:9b334a45a8ff 5720 #define RTC_ALRMBR_MSK3 ((uint32_t)0x00800000)
bogdanm 0:9b334a45a8ff 5721 #define RTC_ALRMBR_PM ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 5722 #define RTC_ALRMBR_HT ((uint32_t)0x00300000)
bogdanm 0:9b334a45a8ff 5723 #define RTC_ALRMBR_HT_0 ((uint32_t)0x00100000)
bogdanm 0:9b334a45a8ff 5724 #define RTC_ALRMBR_HT_1 ((uint32_t)0x00200000)
bogdanm 0:9b334a45a8ff 5725 #define RTC_ALRMBR_HU ((uint32_t)0x000F0000)
bogdanm 0:9b334a45a8ff 5726 #define RTC_ALRMBR_HU_0 ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 5727 #define RTC_ALRMBR_HU_1 ((uint32_t)0x00020000)
bogdanm 0:9b334a45a8ff 5728 #define RTC_ALRMBR_HU_2 ((uint32_t)0x00040000)
bogdanm 0:9b334a45a8ff 5729 #define RTC_ALRMBR_HU_3 ((uint32_t)0x00080000)
bogdanm 0:9b334a45a8ff 5730 #define RTC_ALRMBR_MSK2 ((uint32_t)0x00008000)
bogdanm 0:9b334a45a8ff 5731 #define RTC_ALRMBR_MNT ((uint32_t)0x00007000)
bogdanm 0:9b334a45a8ff 5732 #define RTC_ALRMBR_MNT_0 ((uint32_t)0x00001000)
bogdanm 0:9b334a45a8ff 5733 #define RTC_ALRMBR_MNT_1 ((uint32_t)0x00002000)
bogdanm 0:9b334a45a8ff 5734 #define RTC_ALRMBR_MNT_2 ((uint32_t)0x00004000)
bogdanm 0:9b334a45a8ff 5735 #define RTC_ALRMBR_MNU ((uint32_t)0x00000F00)
bogdanm 0:9b334a45a8ff 5736 #define RTC_ALRMBR_MNU_0 ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 5737 #define RTC_ALRMBR_MNU_1 ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 5738 #define RTC_ALRMBR_MNU_2 ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 5739 #define RTC_ALRMBR_MNU_3 ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 5740 #define RTC_ALRMBR_MSK1 ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 5741 #define RTC_ALRMBR_ST ((uint32_t)0x00000070)
bogdanm 0:9b334a45a8ff 5742 #define RTC_ALRMBR_ST_0 ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 5743 #define RTC_ALRMBR_ST_1 ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 5744 #define RTC_ALRMBR_ST_2 ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 5745 #define RTC_ALRMBR_SU ((uint32_t)0x0000000F)
bogdanm 0:9b334a45a8ff 5746 #define RTC_ALRMBR_SU_0 ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5747 #define RTC_ALRMBR_SU_1 ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 5748 #define RTC_ALRMBR_SU_2 ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 5749 #define RTC_ALRMBR_SU_3 ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 5750
bogdanm 0:9b334a45a8ff 5751 /******************** Bits definition for RTC_WPR register ******************/
bogdanm 0:9b334a45a8ff 5752 #define RTC_WPR_KEY ((uint32_t)0x000000FF)
bogdanm 0:9b334a45a8ff 5753
bogdanm 0:9b334a45a8ff 5754 /******************** Bits definition for RTC_SSR register ******************/
bogdanm 0:9b334a45a8ff 5755 #define RTC_SSR_SS ((uint32_t)0x0000FFFF)
bogdanm 0:9b334a45a8ff 5756
bogdanm 0:9b334a45a8ff 5757 /******************** Bits definition for RTC_SHIFTR register ***************/
bogdanm 0:9b334a45a8ff 5758 #define RTC_SHIFTR_SUBFS ((uint32_t)0x00007FFF)
bogdanm 0:9b334a45a8ff 5759 #define RTC_SHIFTR_ADD1S ((uint32_t)0x80000000)
bogdanm 0:9b334a45a8ff 5760
bogdanm 0:9b334a45a8ff 5761 /******************** Bits definition for RTC_TSTR register *****************/
bogdanm 0:9b334a45a8ff 5762 #define RTC_TSTR_PM ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 5763 #define RTC_TSTR_HT ((uint32_t)0x00300000)
bogdanm 0:9b334a45a8ff 5764 #define RTC_TSTR_HT_0 ((uint32_t)0x00100000)
bogdanm 0:9b334a45a8ff 5765 #define RTC_TSTR_HT_1 ((uint32_t)0x00200000)
bogdanm 0:9b334a45a8ff 5766 #define RTC_TSTR_HU ((uint32_t)0x000F0000)
bogdanm 0:9b334a45a8ff 5767 #define RTC_TSTR_HU_0 ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 5768 #define RTC_TSTR_HU_1 ((uint32_t)0x00020000)
bogdanm 0:9b334a45a8ff 5769 #define RTC_TSTR_HU_2 ((uint32_t)0x00040000)
bogdanm 0:9b334a45a8ff 5770 #define RTC_TSTR_HU_3 ((uint32_t)0x00080000)
bogdanm 0:9b334a45a8ff 5771 #define RTC_TSTR_MNT ((uint32_t)0x00007000)
bogdanm 0:9b334a45a8ff 5772 #define RTC_TSTR_MNT_0 ((uint32_t)0x00001000)
bogdanm 0:9b334a45a8ff 5773 #define RTC_TSTR_MNT_1 ((uint32_t)0x00002000)
bogdanm 0:9b334a45a8ff 5774 #define RTC_TSTR_MNT_2 ((uint32_t)0x00004000)
bogdanm 0:9b334a45a8ff 5775 #define RTC_TSTR_MNU ((uint32_t)0x00000F00)
bogdanm 0:9b334a45a8ff 5776 #define RTC_TSTR_MNU_0 ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 5777 #define RTC_TSTR_MNU_1 ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 5778 #define RTC_TSTR_MNU_2 ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 5779 #define RTC_TSTR_MNU_3 ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 5780 #define RTC_TSTR_ST ((uint32_t)0x00000070)
bogdanm 0:9b334a45a8ff 5781 #define RTC_TSTR_ST_0 ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 5782 #define RTC_TSTR_ST_1 ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 5783 #define RTC_TSTR_ST_2 ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 5784 #define RTC_TSTR_SU ((uint32_t)0x0000000F)
bogdanm 0:9b334a45a8ff 5785 #define RTC_TSTR_SU_0 ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5786 #define RTC_TSTR_SU_1 ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 5787 #define RTC_TSTR_SU_2 ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 5788 #define RTC_TSTR_SU_3 ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 5789
bogdanm 0:9b334a45a8ff 5790 /******************** Bits definition for RTC_TSDR register *****************/
bogdanm 0:9b334a45a8ff 5791 #define RTC_TSDR_WDU ((uint32_t)0x0000E000)
bogdanm 0:9b334a45a8ff 5792 #define RTC_TSDR_WDU_0 ((uint32_t)0x00002000)
bogdanm 0:9b334a45a8ff 5793 #define RTC_TSDR_WDU_1 ((uint32_t)0x00004000)
bogdanm 0:9b334a45a8ff 5794 #define RTC_TSDR_WDU_2 ((uint32_t)0x00008000)
bogdanm 0:9b334a45a8ff 5795 #define RTC_TSDR_MT ((uint32_t)0x00001000)
bogdanm 0:9b334a45a8ff 5796 #define RTC_TSDR_MU ((uint32_t)0x00000F00)
bogdanm 0:9b334a45a8ff 5797 #define RTC_TSDR_MU_0 ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 5798 #define RTC_TSDR_MU_1 ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 5799 #define RTC_TSDR_MU_2 ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 5800 #define RTC_TSDR_MU_3 ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 5801 #define RTC_TSDR_DT ((uint32_t)0x00000030)
bogdanm 0:9b334a45a8ff 5802 #define RTC_TSDR_DT_0 ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 5803 #define RTC_TSDR_DT_1 ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 5804 #define RTC_TSDR_DU ((uint32_t)0x0000000F)
bogdanm 0:9b334a45a8ff 5805 #define RTC_TSDR_DU_0 ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5806 #define RTC_TSDR_DU_1 ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 5807 #define RTC_TSDR_DU_2 ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 5808 #define RTC_TSDR_DU_3 ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 5809
bogdanm 0:9b334a45a8ff 5810 /******************** Bits definition for RTC_TSSSR register ****************/
bogdanm 0:9b334a45a8ff 5811 #define RTC_TSSSR_SS ((uint32_t)0x0000FFFF)
bogdanm 0:9b334a45a8ff 5812
bogdanm 0:9b334a45a8ff 5813 /******************** Bits definition for RTC_CAL register *****************/
bogdanm 0:9b334a45a8ff 5814 #define RTC_CALR_CALP ((uint32_t)0x00008000)
bogdanm 0:9b334a45a8ff 5815 #define RTC_CALR_CALW8 ((uint32_t)0x00004000)
bogdanm 0:9b334a45a8ff 5816 #define RTC_CALR_CALW16 ((uint32_t)0x00002000)
bogdanm 0:9b334a45a8ff 5817 #define RTC_CALR_CALM ((uint32_t)0x000001FF)
bogdanm 0:9b334a45a8ff 5818 #define RTC_CALR_CALM_0 ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5819 #define RTC_CALR_CALM_1 ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 5820 #define RTC_CALR_CALM_2 ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 5821 #define RTC_CALR_CALM_3 ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 5822 #define RTC_CALR_CALM_4 ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 5823 #define RTC_CALR_CALM_5 ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 5824 #define RTC_CALR_CALM_6 ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 5825 #define RTC_CALR_CALM_7 ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 5826 #define RTC_CALR_CALM_8 ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 5827
bogdanm 0:9b334a45a8ff 5828 /******************** Bits definition for RTC_TAFCR register ****************/
bogdanm 0:9b334a45a8ff 5829 #define RTC_TAFCR_ALARMOUTTYPE ((uint32_t)0x00040000)
bogdanm 0:9b334a45a8ff 5830 #define RTC_TAFCR_TSINSEL ((uint32_t)0x00020000)
bogdanm 0:9b334a45a8ff 5831 #define RTC_TAFCR_TAMPINSEL ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 5832 #define RTC_TAFCR_TAMPPUDIS ((uint32_t)0x00008000)
bogdanm 0:9b334a45a8ff 5833 #define RTC_TAFCR_TAMPPRCH ((uint32_t)0x00006000)
bogdanm 0:9b334a45a8ff 5834 #define RTC_TAFCR_TAMPPRCH_0 ((uint32_t)0x00002000)
bogdanm 0:9b334a45a8ff 5835 #define RTC_TAFCR_TAMPPRCH_1 ((uint32_t)0x00004000)
bogdanm 0:9b334a45a8ff 5836 #define RTC_TAFCR_TAMPFLT ((uint32_t)0x00001800)
bogdanm 0:9b334a45a8ff 5837 #define RTC_TAFCR_TAMPFLT_0 ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 5838 #define RTC_TAFCR_TAMPFLT_1 ((uint32_t)0x00001000)
bogdanm 0:9b334a45a8ff 5839 #define RTC_TAFCR_TAMPFREQ ((uint32_t)0x00000700)
bogdanm 0:9b334a45a8ff 5840 #define RTC_TAFCR_TAMPFREQ_0 ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 5841 #define RTC_TAFCR_TAMPFREQ_1 ((uint32_t)0x00000200)
bogdanm 0:9b334a45a8ff 5842 #define RTC_TAFCR_TAMPFREQ_2 ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 5843 #define RTC_TAFCR_TAMPTS ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 5844 #define RTC_TAFCR_TAMP2TRG ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 5845 #define RTC_TAFCR_TAMP2E ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 5846 #define RTC_TAFCR_TAMPIE ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 5847 #define RTC_TAFCR_TAMP1TRG ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 5848 #define RTC_TAFCR_TAMP1E ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 5849
bogdanm 0:9b334a45a8ff 5850 /******************** Bits definition for RTC_ALRMASSR register *************/
bogdanm 0:9b334a45a8ff 5851 #define RTC_ALRMASSR_MASKSS ((uint32_t)0x0F000000)
bogdanm 0:9b334a45a8ff 5852 #define RTC_ALRMASSR_MASKSS_0 ((uint32_t)0x01000000)
bogdanm 0:9b334a45a8ff 5853 #define RTC_ALRMASSR_MASKSS_1 ((uint32_t)0x02000000)
bogdanm 0:9b334a45a8ff 5854 #define RTC_ALRMASSR_MASKSS_2 ((uint32_t)0x04000000)
bogdanm 0:9b334a45a8ff 5855 #define RTC_ALRMASSR_MASKSS_3 ((uint32_t)0x08000000)
bogdanm 0:9b334a45a8ff 5856 #define RTC_ALRMASSR_SS ((uint32_t)0x00007FFF)
bogdanm 0:9b334a45a8ff 5857
bogdanm 0:9b334a45a8ff 5858 /******************** Bits definition for RTC_ALRMBSSR register *************/
bogdanm 0:9b334a45a8ff 5859 #define RTC_ALRMBSSR_MASKSS ((uint32_t)0x0F000000)
bogdanm 0:9b334a45a8ff 5860 #define RTC_ALRMBSSR_MASKSS_0 ((uint32_t)0x01000000)
bogdanm 0:9b334a45a8ff 5861 #define RTC_ALRMBSSR_MASKSS_1 ((uint32_t)0x02000000)
bogdanm 0:9b334a45a8ff 5862 #define RTC_ALRMBSSR_MASKSS_2 ((uint32_t)0x04000000)
bogdanm 0:9b334a45a8ff 5863 #define RTC_ALRMBSSR_MASKSS_3 ((uint32_t)0x08000000)
bogdanm 0:9b334a45a8ff 5864 #define RTC_ALRMBSSR_SS ((uint32_t)0x00007FFF)
bogdanm 0:9b334a45a8ff 5865
bogdanm 0:9b334a45a8ff 5866 /******************** Bits definition for RTC_BKP0R register ****************/
bogdanm 0:9b334a45a8ff 5867 #define RTC_BKP0R ((uint32_t)0xFFFFFFFF)
bogdanm 0:9b334a45a8ff 5868
bogdanm 0:9b334a45a8ff 5869 /******************** Bits definition for RTC_BKP1R register ****************/
bogdanm 0:9b334a45a8ff 5870 #define RTC_BKP1R ((uint32_t)0xFFFFFFFF)
bogdanm 0:9b334a45a8ff 5871
bogdanm 0:9b334a45a8ff 5872 /******************** Bits definition for RTC_BKP2R register ****************/
bogdanm 0:9b334a45a8ff 5873 #define RTC_BKP2R ((uint32_t)0xFFFFFFFF)
bogdanm 0:9b334a45a8ff 5874
bogdanm 0:9b334a45a8ff 5875 /******************** Bits definition for RTC_BKP3R register ****************/
bogdanm 0:9b334a45a8ff 5876 #define RTC_BKP3R ((uint32_t)0xFFFFFFFF)
bogdanm 0:9b334a45a8ff 5877
bogdanm 0:9b334a45a8ff 5878 /******************** Bits definition for RTC_BKP4R register ****************/
bogdanm 0:9b334a45a8ff 5879 #define RTC_BKP4R ((uint32_t)0xFFFFFFFF)
bogdanm 0:9b334a45a8ff 5880
bogdanm 0:9b334a45a8ff 5881 /******************** Bits definition for RTC_BKP5R register ****************/
bogdanm 0:9b334a45a8ff 5882 #define RTC_BKP5R ((uint32_t)0xFFFFFFFF)
bogdanm 0:9b334a45a8ff 5883
bogdanm 0:9b334a45a8ff 5884 /******************** Bits definition for RTC_BKP6R register ****************/
bogdanm 0:9b334a45a8ff 5885 #define RTC_BKP6R ((uint32_t)0xFFFFFFFF)
bogdanm 0:9b334a45a8ff 5886
bogdanm 0:9b334a45a8ff 5887 /******************** Bits definition for RTC_BKP7R register ****************/
bogdanm 0:9b334a45a8ff 5888 #define RTC_BKP7R ((uint32_t)0xFFFFFFFF)
bogdanm 0:9b334a45a8ff 5889
bogdanm 0:9b334a45a8ff 5890 /******************** Bits definition for RTC_BKP8R register ****************/
bogdanm 0:9b334a45a8ff 5891 #define RTC_BKP8R ((uint32_t)0xFFFFFFFF)
bogdanm 0:9b334a45a8ff 5892
bogdanm 0:9b334a45a8ff 5893 /******************** Bits definition for RTC_BKP9R register ****************/
bogdanm 0:9b334a45a8ff 5894 #define RTC_BKP9R ((uint32_t)0xFFFFFFFF)
bogdanm 0:9b334a45a8ff 5895
bogdanm 0:9b334a45a8ff 5896 /******************** Bits definition for RTC_BKP10R register ***************/
bogdanm 0:9b334a45a8ff 5897 #define RTC_BKP10R ((uint32_t)0xFFFFFFFF)
bogdanm 0:9b334a45a8ff 5898
bogdanm 0:9b334a45a8ff 5899 /******************** Bits definition for RTC_BKP11R register ***************/
bogdanm 0:9b334a45a8ff 5900 #define RTC_BKP11R ((uint32_t)0xFFFFFFFF)
bogdanm 0:9b334a45a8ff 5901
bogdanm 0:9b334a45a8ff 5902 /******************** Bits definition for RTC_BKP12R register ***************/
bogdanm 0:9b334a45a8ff 5903 #define RTC_BKP12R ((uint32_t)0xFFFFFFFF)
bogdanm 0:9b334a45a8ff 5904
bogdanm 0:9b334a45a8ff 5905 /******************** Bits definition for RTC_BKP13R register ***************/
bogdanm 0:9b334a45a8ff 5906 #define RTC_BKP13R ((uint32_t)0xFFFFFFFF)
bogdanm 0:9b334a45a8ff 5907
bogdanm 0:9b334a45a8ff 5908 /******************** Bits definition for RTC_BKP14R register ***************/
bogdanm 0:9b334a45a8ff 5909 #define RTC_BKP14R ((uint32_t)0xFFFFFFFF)
bogdanm 0:9b334a45a8ff 5910
bogdanm 0:9b334a45a8ff 5911 /******************** Bits definition for RTC_BKP15R register ***************/
bogdanm 0:9b334a45a8ff 5912 #define RTC_BKP15R ((uint32_t)0xFFFFFFFF)
bogdanm 0:9b334a45a8ff 5913
bogdanm 0:9b334a45a8ff 5914 /******************** Bits definition for RTC_BKP16R register ***************/
bogdanm 0:9b334a45a8ff 5915 #define RTC_BKP16R ((uint32_t)0xFFFFFFFF)
bogdanm 0:9b334a45a8ff 5916
bogdanm 0:9b334a45a8ff 5917 /******************** Bits definition for RTC_BKP17R register ***************/
bogdanm 0:9b334a45a8ff 5918 #define RTC_BKP17R ((uint32_t)0xFFFFFFFF)
bogdanm 0:9b334a45a8ff 5919
bogdanm 0:9b334a45a8ff 5920 /******************** Bits definition for RTC_BKP18R register ***************/
bogdanm 0:9b334a45a8ff 5921 #define RTC_BKP18R ((uint32_t)0xFFFFFFFF)
bogdanm 0:9b334a45a8ff 5922
bogdanm 0:9b334a45a8ff 5923 /******************** Bits definition for RTC_BKP19R register ***************/
bogdanm 0:9b334a45a8ff 5924 #define RTC_BKP19R ((uint32_t)0xFFFFFFFF)
bogdanm 0:9b334a45a8ff 5925
bogdanm 0:9b334a45a8ff 5926 /******************************************************************************/
bogdanm 0:9b334a45a8ff 5927 /* */
bogdanm 0:9b334a45a8ff 5928 /* Serial Audio Interface */
bogdanm 0:9b334a45a8ff 5929 /* */
bogdanm 0:9b334a45a8ff 5930 /******************************************************************************/
bogdanm 0:9b334a45a8ff 5931 /******************** Bit definition for SAI_GCR register *******************/
bogdanm 0:9b334a45a8ff 5932 #define SAI_GCR_SYNCIN ((uint32_t)0x00000003) /*!<SYNCIN[1:0] bits (Synchronization Inputs) */
bogdanm 0:9b334a45a8ff 5933 #define SAI_GCR_SYNCIN_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 5934 #define SAI_GCR_SYNCIN_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 5935
bogdanm 0:9b334a45a8ff 5936 #define SAI_GCR_SYNCOUT ((uint32_t)0x00000030) /*!<SYNCOUT[1:0] bits (Synchronization Outputs) */
bogdanm 0:9b334a45a8ff 5937 #define SAI_GCR_SYNCOUT_0 ((uint32_t)0x00000010) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 5938 #define SAI_GCR_SYNCOUT_1 ((uint32_t)0x00000020) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 5939
bogdanm 0:9b334a45a8ff 5940 /******************* Bit definition for SAI_xCR1 register *******************/
bogdanm 0:9b334a45a8ff 5941 #define SAI_xCR1_MODE ((uint32_t)0x00000003) /*!<MODE[1:0] bits (Audio Block Mode) */
bogdanm 0:9b334a45a8ff 5942 #define SAI_xCR1_MODE_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 5943 #define SAI_xCR1_MODE_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 5944
bogdanm 0:9b334a45a8ff 5945 #define SAI_xCR1_PRTCFG ((uint32_t)0x0000000C) /*!<PRTCFG[1:0] bits (Protocol Configuration) */
bogdanm 0:9b334a45a8ff 5946 #define SAI_xCR1_PRTCFG_0 ((uint32_t)0x00000004) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 5947 #define SAI_xCR1_PRTCFG_1 ((uint32_t)0x00000008) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 5948
bogdanm 0:9b334a45a8ff 5949 #define SAI_xCR1_DS ((uint32_t)0x000000E0) /*!<DS[1:0] bits (Data Size) */
bogdanm 0:9b334a45a8ff 5950 #define SAI_xCR1_DS_0 ((uint32_t)0x00000020) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 5951 #define SAI_xCR1_DS_1 ((uint32_t)0x00000040) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 5952 #define SAI_xCR1_DS_2 ((uint32_t)0x00000080) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 5953
bogdanm 0:9b334a45a8ff 5954 #define SAI_xCR1_LSBFIRST ((uint32_t)0x00000100) /*!<LSB First Configuration */
bogdanm 0:9b334a45a8ff 5955 #define SAI_xCR1_CKSTR ((uint32_t)0x00000200) /*!<ClocK STRobing edge */
bogdanm 0:9b334a45a8ff 5956
bogdanm 0:9b334a45a8ff 5957 #define SAI_xCR1_SYNCEN ((uint32_t)0x00000C00) /*!<SYNCEN[1:0](SYNChronization ENable) */
bogdanm 0:9b334a45a8ff 5958 #define SAI_xCR1_SYNCEN_0 ((uint32_t)0x00000400) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 5959 #define SAI_xCR1_SYNCEN_1 ((uint32_t)0x00000800) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 5960
bogdanm 0:9b334a45a8ff 5961 #define SAI_xCR1_MONO ((uint32_t)0x00001000) /*!<Mono mode */
bogdanm 0:9b334a45a8ff 5962 #define SAI_xCR1_OUTDRIV ((uint32_t)0x00002000) /*!<Output Drive */
bogdanm 0:9b334a45a8ff 5963 #define SAI_xCR1_SAIEN ((uint32_t)0x00010000) /*!<Audio Block enable */
bogdanm 0:9b334a45a8ff 5964 #define SAI_xCR1_DMAEN ((uint32_t)0x00020000) /*!<DMA enable */
bogdanm 0:9b334a45a8ff 5965 #define SAI_xCR1_NODIV ((uint32_t)0x00080000) /*!<No Divider Configuration */
bogdanm 0:9b334a45a8ff 5966
bogdanm 0:9b334a45a8ff 5967 #define SAI_xCR1_MCKDIV ((uint32_t)0x00F00000) /*!<MCKDIV[3:0] (Master ClocK Divider) */
bogdanm 0:9b334a45a8ff 5968 #define SAI_xCR1_MCKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 5969 #define SAI_xCR1_MCKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 5970 #define SAI_xCR1_MCKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 5971 #define SAI_xCR1_MCKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 5972
bogdanm 0:9b334a45a8ff 5973 /******************* Bit definition for SAI_xCR2 register *******************/
bogdanm 0:9b334a45a8ff 5974 #define SAI_xCR2_FTH ((uint32_t)0x00000007) /*!<FTH[2:0](Fifo THreshold) */
bogdanm 0:9b334a45a8ff 5975 #define SAI_xCR2_FTH_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 5976 #define SAI_xCR2_FTH_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 5977 #define SAI_xCR2_FTH_2 ((uint32_t)0x00000004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 5978
bogdanm 0:9b334a45a8ff 5979 #define SAI_xCR2_FFLUSH ((uint32_t)0x00000008) /*!<Fifo FLUSH */
bogdanm 0:9b334a45a8ff 5980 #define SAI_xCR2_TRIS ((uint32_t)0x00000010) /*!<TRIState Management on data line */
bogdanm 0:9b334a45a8ff 5981 #define SAI_xCR2_MUTE ((uint32_t)0x00000020) /*!<Mute mode */
bogdanm 0:9b334a45a8ff 5982 #define SAI_xCR2_MUTEVAL ((uint32_t)0x00000040) /*!<Muate value */
bogdanm 0:9b334a45a8ff 5983
bogdanm 0:9b334a45a8ff 5984 #define SAI_xCR2_MUTECNT ((uint32_t)0x00001F80) /*!<MUTECNT[5:0] (MUTE counter) */
bogdanm 0:9b334a45a8ff 5985 #define SAI_xCR2_MUTECNT_0 ((uint32_t)0x00000080) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 5986 #define SAI_xCR2_MUTECNT_1 ((uint32_t)0x00000100) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 5987 #define SAI_xCR2_MUTECNT_2 ((uint32_t)0x00000200) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 5988 #define SAI_xCR2_MUTECNT_3 ((uint32_t)0x00000400) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 5989 #define SAI_xCR2_MUTECNT_4 ((uint32_t)0x00000800) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 5990 #define SAI_xCR2_MUTECNT_5 ((uint32_t)0x00001000) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 5991
bogdanm 0:9b334a45a8ff 5992 #define SAI_xCR2_CPL ((uint32_t)0x00080000) /*!< Complement Bit */
bogdanm 0:9b334a45a8ff 5993
bogdanm 0:9b334a45a8ff 5994 #define SAI_xCR2_COMP ((uint32_t)0x0000C000) /*!<COMP[1:0] (Companding mode) */
bogdanm 0:9b334a45a8ff 5995 #define SAI_xCR2_COMP_0 ((uint32_t)0x00004000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 5996 #define SAI_xCR2_COMP_1 ((uint32_t)0x00008000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 5997
bogdanm 0:9b334a45a8ff 5998 /****************** Bit definition for SAI_xFRCR register *******************/
bogdanm 0:9b334a45a8ff 5999 #define SAI_xFRCR_FRL ((uint32_t)0x000000FF) /*!<FRL[1:0](Frame length) */
bogdanm 0:9b334a45a8ff 6000 #define SAI_xFRCR_FRL_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6001 #define SAI_xFRCR_FRL_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6002 #define SAI_xFRCR_FRL_2 ((uint32_t)0x00000004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 6003 #define SAI_xFRCR_FRL_3 ((uint32_t)0x00000008) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 6004 #define SAI_xFRCR_FRL_4 ((uint32_t)0x00000010) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 6005 #define SAI_xFRCR_FRL_5 ((uint32_t)0x00000020) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 6006 #define SAI_xFRCR_FRL_6 ((uint32_t)0x00000040) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 6007 #define SAI_xFRCR_FRL_7 ((uint32_t)0x00000080) /*!<Bit 7 */
bogdanm 0:9b334a45a8ff 6008
bogdanm 0:9b334a45a8ff 6009 #define SAI_xFRCR_FSALL ((uint32_t)0x00007F00) /*!<FRL[1:0] (Frame synchronization active level length) */
bogdanm 0:9b334a45a8ff 6010 #define SAI_xFRCR_FSALL_0 ((uint32_t)0x00000100) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6011 #define SAI_xFRCR_FSALL_1 ((uint32_t)0x00000200) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6012 #define SAI_xFRCR_FSALL_2 ((uint32_t)0x00000400) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 6013 #define SAI_xFRCR_FSALL_3 ((uint32_t)0x00000800) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 6014 #define SAI_xFRCR_FSALL_4 ((uint32_t)0x00001000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 6015 #define SAI_xFRCR_FSALL_5 ((uint32_t)0x00002000) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 6016 #define SAI_xFRCR_FSALL_6 ((uint32_t)0x00004000) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 6017
bogdanm 0:9b334a45a8ff 6018 #define SAI_xFRCR_FSDEF ((uint32_t)0x00010000) /*!< Frame Synchronization Definition */
bogdanm 0:9b334a45a8ff 6019 #define SAI_xFRCR_FSPO ((uint32_t)0x00020000) /*!<Frame Synchronization POLarity */
bogdanm 0:9b334a45a8ff 6020 #define SAI_xFRCR_FSOFF ((uint32_t)0x00040000) /*!<Frame Synchronization OFFset */
bogdanm 0:9b334a45a8ff 6021
bogdanm 0:9b334a45a8ff 6022 /****************** Bit definition for SAI_xSLOTR register *******************/
bogdanm 0:9b334a45a8ff 6023 #define SAI_xSLOTR_FBOFF ((uint32_t)0x0000001F) /*!<FRL[4:0](First Bit Offset) */
bogdanm 0:9b334a45a8ff 6024 #define SAI_xSLOTR_FBOFF_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6025 #define SAI_xSLOTR_FBOFF_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6026 #define SAI_xSLOTR_FBOFF_2 ((uint32_t)0x00000004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 6027 #define SAI_xSLOTR_FBOFF_3 ((uint32_t)0x00000008) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 6028 #define SAI_xSLOTR_FBOFF_4 ((uint32_t)0x00000010) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 6029
bogdanm 0:9b334a45a8ff 6030 #define SAI_xSLOTR_SLOTSZ ((uint32_t)0x000000C0) /*!<SLOTSZ[1:0] (Slot size) */
bogdanm 0:9b334a45a8ff 6031 #define SAI_xSLOTR_SLOTSZ_0 ((uint32_t)0x00000040) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6032 #define SAI_xSLOTR_SLOTSZ_1 ((uint32_t)0x00000080) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6033
bogdanm 0:9b334a45a8ff 6034 #define SAI_xSLOTR_NBSLOT ((uint32_t)0x00000F00) /*!<NBSLOT[3:0] (Number of Slot in audio Frame) */
bogdanm 0:9b334a45a8ff 6035 #define SAI_xSLOTR_NBSLOT_0 ((uint32_t)0x00000100) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6036 #define SAI_xSLOTR_NBSLOT_1 ((uint32_t)0x00000200) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6037 #define SAI_xSLOTR_NBSLOT_2 ((uint32_t)0x00000400) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 6038 #define SAI_xSLOTR_NBSLOT_3 ((uint32_t)0x00000800) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 6039
bogdanm 0:9b334a45a8ff 6040 #define SAI_xSLOTR_SLOTEN ((uint32_t)0xFFFF0000) /*!<SLOTEN[15:0] (Slot Enable) */
bogdanm 0:9b334a45a8ff 6041
bogdanm 0:9b334a45a8ff 6042 /******************* Bit definition for SAI_xIMR register *******************/
bogdanm 0:9b334a45a8ff 6043 #define SAI_xIMR_OVRUDRIE ((uint32_t)0x00000001) /*!<Overrun underrun interrupt enable */
bogdanm 0:9b334a45a8ff 6044 #define SAI_xIMR_MUTEDETIE ((uint32_t)0x00000002) /*!<Mute detection interrupt enable */
bogdanm 0:9b334a45a8ff 6045 #define SAI_xIMR_WCKCFGIE ((uint32_t)0x00000004) /*!<Wrong Clock Configuration interrupt enable */
bogdanm 0:9b334a45a8ff 6046 #define SAI_xIMR_FREQIE ((uint32_t)0x00000008) /*!<FIFO request interrupt enable */
bogdanm 0:9b334a45a8ff 6047 #define SAI_xIMR_CNRDYIE ((uint32_t)0x00000010) /*!<Codec not ready interrupt enable */
bogdanm 0:9b334a45a8ff 6048 #define SAI_xIMR_AFSDETIE ((uint32_t)0x00000020) /*!<Anticipated frame synchronization detection interrupt enable */
bogdanm 0:9b334a45a8ff 6049 #define SAI_xIMR_LFSDETIE ((uint32_t)0x00000040) /*!<Late frame synchronization detection interrupt enable */
bogdanm 0:9b334a45a8ff 6050
bogdanm 0:9b334a45a8ff 6051 /******************** Bit definition for SAI_xSR register *******************/
bogdanm 0:9b334a45a8ff 6052 #define SAI_xSR_OVRUDR ((uint32_t)0x00000001) /*!<Overrun underrun */
bogdanm 0:9b334a45a8ff 6053 #define SAI_xSR_MUTEDET ((uint32_t)0x00000002) /*!<Mute detection */
bogdanm 0:9b334a45a8ff 6054 #define SAI_xSR_WCKCFG ((uint32_t)0x00000004) /*!<Wrong Clock Configuration */
bogdanm 0:9b334a45a8ff 6055 #define SAI_xSR_FREQ ((uint32_t)0x00000008) /*!<FIFO request */
bogdanm 0:9b334a45a8ff 6056 #define SAI_xSR_CNRDY ((uint32_t)0x00000010) /*!<Codec not ready */
bogdanm 0:9b334a45a8ff 6057 #define SAI_xSR_AFSDET ((uint32_t)0x00000020) /*!<Anticipated frame synchronization detection */
bogdanm 0:9b334a45a8ff 6058 #define SAI_xSR_LFSDET ((uint32_t)0x00000040) /*!<Late frame synchronization detection */
bogdanm 0:9b334a45a8ff 6059
bogdanm 0:9b334a45a8ff 6060 #define SAI_xSR_FLVL ((uint32_t)0x00070000) /*!<FLVL[2:0] (FIFO Level Threshold) */
bogdanm 0:9b334a45a8ff 6061 #define SAI_xSR_FLVL_0 ((uint32_t)0x00010000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6062 #define SAI_xSR_FLVL_1 ((uint32_t)0x00020000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6063 #define SAI_xSR_FLVL_2 ((uint32_t)0x00040000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 6064
bogdanm 0:9b334a45a8ff 6065 /****************** Bit definition for SAI_xCLRFR register ******************/
bogdanm 0:9b334a45a8ff 6066 #define SAI_xCLRFR_COVRUDR ((uint32_t)0x00000001) /*!<Clear Overrun underrun */
bogdanm 0:9b334a45a8ff 6067 #define SAI_xCLRFR_CMUTEDET ((uint32_t)0x00000002) /*!<Clear Mute detection */
bogdanm 0:9b334a45a8ff 6068 #define SAI_xCLRFR_CWCKCFG ((uint32_t)0x00000004) /*!<Clear Wrong Clock Configuration */
bogdanm 0:9b334a45a8ff 6069 #define SAI_xCLRFR_CFREQ ((uint32_t)0x00000008) /*!<Clear FIFO request */
bogdanm 0:9b334a45a8ff 6070 #define SAI_xCLRFR_CCNRDY ((uint32_t)0x00000010) /*!<Clear Codec not ready */
bogdanm 0:9b334a45a8ff 6071 #define SAI_xCLRFR_CAFSDET ((uint32_t)0x00000020) /*!<Clear Anticipated frame synchronization detection */
bogdanm 0:9b334a45a8ff 6072 #define SAI_xCLRFR_CLFSDET ((uint32_t)0x00000040) /*!<Clear Late frame synchronization detection */
bogdanm 0:9b334a45a8ff 6073
bogdanm 0:9b334a45a8ff 6074 /****************** Bit definition for SAI_xDR register ******************/
bogdanm 0:9b334a45a8ff 6075 #define SAI_xDR_DATA ((uint32_t)0xFFFFFFFF)
bogdanm 0:9b334a45a8ff 6076
bogdanm 0:9b334a45a8ff 6077 /******************************************************************************/
bogdanm 0:9b334a45a8ff 6078 /* */
bogdanm 0:9b334a45a8ff 6079 /* SPDIF-RX Interface */
bogdanm 0:9b334a45a8ff 6080 /* */
bogdanm 0:9b334a45a8ff 6081 /******************************************************************************/
bogdanm 0:9b334a45a8ff 6082 /******************** Bit definition for SPDIFRX_CR register *******************/
bogdanm 0:9b334a45a8ff 6083 #define SPDIFRX_CR_SPDIFEN ((uint32_t)0x00000003) /*!<Peripheral Block Enable */
bogdanm 0:9b334a45a8ff 6084 #define SPDIFRX_CR_RXDMAEN ((uint32_t)0x00000004) /*!<Receiver DMA Enable for data flow */
bogdanm 0:9b334a45a8ff 6085 #define SPDIFRX_CR_RXSTEO ((uint32_t)0x00000008) /*!<Stereo Mode */
bogdanm 0:9b334a45a8ff 6086 #define SPDIFRX_CR_DRFMT ((uint32_t)0x00000030) /*!<RX Data format */
bogdanm 0:9b334a45a8ff 6087 #define SPDIFRX_CR_PMSK ((uint32_t)0x00000040) /*!<Mask Parity error bit */
bogdanm 0:9b334a45a8ff 6088 #define SPDIFRX_CR_VMSK ((uint32_t)0x00000080) /*!<Mask of Validity bit */
bogdanm 0:9b334a45a8ff 6089 #define SPDIFRX_CR_CUMSK ((uint32_t)0x00000100) /*!<Mask of channel status and user bits */
bogdanm 0:9b334a45a8ff 6090 #define SPDIFRX_CR_PTMSK ((uint32_t)0x00000200) /*!<Mask of Preamble Type bits */
bogdanm 0:9b334a45a8ff 6091 #define SPDIFRX_CR_CBDMAEN ((uint32_t)0x00000400) /*!<Control Buffer DMA ENable for control flow */
bogdanm 0:9b334a45a8ff 6092 #define SPDIFRX_CR_CHSEL ((uint32_t)0x00000800) /*!<Channel Selection */
bogdanm 0:9b334a45a8ff 6093 #define SPDIFRX_CR_NBTR ((uint32_t)0x00003000) /*!<Maximum allowed re-tries during synchronization phase */
bogdanm 0:9b334a45a8ff 6094 #define SPDIFRX_CR_WFA ((uint32_t)0x00004000) /*!<Wait For Activity */
bogdanm 0:9b334a45a8ff 6095 #define SPDIFRX_CR_INSEL ((uint32_t)0x00070000) /*!<SPDIFRX input selection */
bogdanm 0:9b334a45a8ff 6096
bogdanm 0:9b334a45a8ff 6097 /******************* Bit definition for SPDIFRX_IMR register *******************/
bogdanm 0:9b334a45a8ff 6098 #define SPDIFRX_IMR_RXNEIE ((uint32_t)0x00000001) /*!<RXNE interrupt enable */
bogdanm 0:9b334a45a8ff 6099 #define SPDIFRX_IMR_CSRNEIE ((uint32_t)0x00000002) /*!<Control Buffer Ready Interrupt Enable */
bogdanm 0:9b334a45a8ff 6100 #define SPDIFRX_IMR_PERRIE ((uint32_t)0x00000004) /*!<Parity error interrupt enable */
bogdanm 0:9b334a45a8ff 6101 #define SPDIFRX_IMR_OVRIE ((uint32_t)0x00000008) /*!<Overrun error Interrupt Enable */
bogdanm 0:9b334a45a8ff 6102 #define SPDIFRX_IMR_SBLKIE ((uint32_t)0x00000010) /*!<Synchronization Block Detected Interrupt Enable */
bogdanm 0:9b334a45a8ff 6103 #define SPDIFRX_IMR_SYNCDIE ((uint32_t)0x00000020) /*!<Synchronization Done */
bogdanm 0:9b334a45a8ff 6104 #define SPDIFRX_IMR_IFEIE ((uint32_t)0x00000040) /*!<Serial Interface Error Interrupt Enable */
bogdanm 0:9b334a45a8ff 6105
bogdanm 0:9b334a45a8ff 6106 /******************* Bit definition for SPDIFRX_SR register *******************/
bogdanm 0:9b334a45a8ff 6107 #define SPDIFRX_SR_RXNE ((uint32_t)0x00000001) /*!<Read data register not empty */
bogdanm 0:9b334a45a8ff 6108 #define SPDIFRX_SR_CSRNE ((uint32_t)0x00000002) /*!<The Control Buffer register is not empty */
bogdanm 0:9b334a45a8ff 6109 #define SPDIFRX_SR_PERR ((uint32_t)0x00000004) /*!<Parity error */
bogdanm 0:9b334a45a8ff 6110 #define SPDIFRX_SR_OVR ((uint32_t)0x00000008) /*!<Overrun error */
bogdanm 0:9b334a45a8ff 6111 #define SPDIFRX_SR_SBD ((uint32_t)0x00000010) /*!<Synchronization Block Detected */
bogdanm 0:9b334a45a8ff 6112 #define SPDIFRX_SR_SYNCD ((uint32_t)0x00000020) /*!<Synchronization Done */
bogdanm 0:9b334a45a8ff 6113 #define SPDIFRX_SR_FERR ((uint32_t)0x00000040) /*!<Framing error */
bogdanm 0:9b334a45a8ff 6114 #define SPDIFRX_SR_SERR ((uint32_t)0x00000080) /*!<Synchronization error */
bogdanm 0:9b334a45a8ff 6115 #define SPDIFRX_SR_TERR ((uint32_t)0x00000100) /*!<Time-out error */
bogdanm 0:9b334a45a8ff 6116 #define SPDIFRX_SR_WIDTH5 ((uint32_t)0x7FFF0000) /*!<Duration of 5 symbols counted with SPDIFRX_clk */
bogdanm 0:9b334a45a8ff 6117
bogdanm 0:9b334a45a8ff 6118 /******************* Bit definition for SPDIFRX_IFCR register *******************/
bogdanm 0:9b334a45a8ff 6119 #define SPDIFRX_IFCR_PERRCF ((uint32_t)0x00000004) /*!<Clears the Parity error flag */
bogdanm 0:9b334a45a8ff 6120 #define SPDIFRX_IFCR_OVRCF ((uint32_t)0x00000008) /*!<Clears the Overrun error flag */
bogdanm 0:9b334a45a8ff 6121 #define SPDIFRX_IFCR_SBDCF ((uint32_t)0x00000010) /*!<Clears the Synchronization Block Detected flag */
bogdanm 0:9b334a45a8ff 6122 #define SPDIFRX_IFCR_SYNCDCF ((uint32_t)0x00000020) /*!<Clears the Synchronization Done flag */
bogdanm 0:9b334a45a8ff 6123
bogdanm 0:9b334a45a8ff 6124 /******************* Bit definition for SPDIFRX_DR register (DRFMT = 0b00 case) *******************/
bogdanm 0:9b334a45a8ff 6125 #define SPDIFRX_DR0_DR ((uint32_t)0x00FFFFFF) /*!<Data value */
bogdanm 0:9b334a45a8ff 6126 #define SPDIFRX_DR0_PE ((uint32_t)0x01000000) /*!<Parity Error bit */
bogdanm 0:9b334a45a8ff 6127 #define SPDIFRX_DR0_V ((uint32_t)0x02000000) /*!<Validity bit */
bogdanm 0:9b334a45a8ff 6128 #define SPDIFRX_DR0_U ((uint32_t)0x04000000) /*!<User bit */
bogdanm 0:9b334a45a8ff 6129 #define SPDIFRX_DR0_C ((uint32_t)0x08000000) /*!<Channel Status bit */
bogdanm 0:9b334a45a8ff 6130 #define SPDIFRX_DR0_PT ((uint32_t)0x30000000) /*!<Preamble Type */
bogdanm 0:9b334a45a8ff 6131
bogdanm 0:9b334a45a8ff 6132 /******************* Bit definition for SPDIFRX_DR register (DRFMT = 0b01 case) *******************/
bogdanm 0:9b334a45a8ff 6133 #define SPDIFRX_DR1_DR ((uint32_t)0xFFFFFF00) /*!<Data value */
bogdanm 0:9b334a45a8ff 6134 #define SPDIFRX_DR1_PT ((uint32_t)0x00000030) /*!<Preamble Type */
bogdanm 0:9b334a45a8ff 6135 #define SPDIFRX_DR1_C ((uint32_t)0x00000008) /*!<Channel Status bit */
bogdanm 0:9b334a45a8ff 6136 #define SPDIFRX_DR1_U ((uint32_t)0x00000004) /*!<User bit */
bogdanm 0:9b334a45a8ff 6137 #define SPDIFRX_DR1_V ((uint32_t)0x00000002) /*!<Validity bit */
bogdanm 0:9b334a45a8ff 6138 #define SPDIFRX_DR1_PE ((uint32_t)0x00000001) /*!<Parity Error bit */
bogdanm 0:9b334a45a8ff 6139
bogdanm 0:9b334a45a8ff 6140 /******************* Bit definition for SPDIFRX_DR register (DRFMT = 0b10 case) *******************/
bogdanm 0:9b334a45a8ff 6141 #define SPDIFRX_DR1_DRNL1 ((uint32_t)0xFFFF0000) /*!<Data value Channel B */
bogdanm 0:9b334a45a8ff 6142 #define SPDIFRX_DR1_DRNL2 ((uint32_t)0x0000FFFF) /*!<Data value Channel A */
bogdanm 0:9b334a45a8ff 6143
bogdanm 0:9b334a45a8ff 6144 /******************* Bit definition for SPDIFRX_CSR register *******************/
bogdanm 0:9b334a45a8ff 6145 #define SPDIFRX_CSR_USR ((uint32_t)0x0000FFFF) /*!<User data information */
bogdanm 0:9b334a45a8ff 6146 #define SPDIFRX_CSR_CS ((uint32_t)0x00FF0000) /*!<Channel A status information */
bogdanm 0:9b334a45a8ff 6147 #define SPDIFRX_CSR_SOB ((uint32_t)0x01000000) /*!<Start Of Block */
bogdanm 0:9b334a45a8ff 6148
bogdanm 0:9b334a45a8ff 6149 /******************* Bit definition for SPDIFRX_DIR register *******************/
bogdanm 0:9b334a45a8ff 6150 #define SPDIFRX_DIR_THI ((uint32_t)0x000013FF) /*!<Threshold LOW */
bogdanm 0:9b334a45a8ff 6151 #define SPDIFRX_DIR_TLO ((uint32_t)0x1FFF0000) /*!<Threshold HIGH */
bogdanm 0:9b334a45a8ff 6152
bogdanm 0:9b334a45a8ff 6153
bogdanm 0:9b334a45a8ff 6154 /******************************************************************************/
bogdanm 0:9b334a45a8ff 6155 /* */
bogdanm 0:9b334a45a8ff 6156 /* SD host Interface */
bogdanm 0:9b334a45a8ff 6157 /* */
bogdanm 0:9b334a45a8ff 6158 /******************************************************************************/
bogdanm 0:9b334a45a8ff 6159 /****************** Bit definition for SDIO_POWER register ******************/
bogdanm 0:9b334a45a8ff 6160 #define SDIO_POWER_PWRCTRL ((uint32_t)0x03) /*!<PWRCTRL[1:0] bits (Power supply control bits) */
bogdanm 0:9b334a45a8ff 6161 #define SDIO_POWER_PWRCTRL_0 ((uint32_t)0x01) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6162 #define SDIO_POWER_PWRCTRL_1 ((uint32_t)0x02) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6163
bogdanm 0:9b334a45a8ff 6164 /****************** Bit definition for SDIO_CLKCR register ******************/
bogdanm 0:9b334a45a8ff 6165 #define SDIO_CLKCR_CLKDIV ((uint32_t)0x00FF) /*!<Clock divide factor */
bogdanm 0:9b334a45a8ff 6166 #define SDIO_CLKCR_CLKEN ((uint32_t)0x0100) /*!<Clock enable bit */
bogdanm 0:9b334a45a8ff 6167 #define SDIO_CLKCR_PWRSAV ((uint32_t)0x0200) /*!<Power saving configuration bit */
bogdanm 0:9b334a45a8ff 6168 #define SDIO_CLKCR_BYPASS ((uint32_t)0x0400) /*!<Clock divider bypass enable bit */
bogdanm 0:9b334a45a8ff 6169
bogdanm 0:9b334a45a8ff 6170 #define SDIO_CLKCR_WIDBUS ((uint32_t)0x1800) /*!<WIDBUS[1:0] bits (Wide bus mode enable bit) */
bogdanm 0:9b334a45a8ff 6171 #define SDIO_CLKCR_WIDBUS_0 ((uint32_t)0x0800) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6172 #define SDIO_CLKCR_WIDBUS_1 ((uint32_t)0x1000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6173
bogdanm 0:9b334a45a8ff 6174 #define SDIO_CLKCR_NEGEDGE ((uint32_t)0x2000) /*!<SDIO_CK dephasing selection bit */
bogdanm 0:9b334a45a8ff 6175 #define SDIO_CLKCR_HWFC_EN ((uint32_t)0x4000) /*!<HW Flow Control enable */
bogdanm 0:9b334a45a8ff 6176
bogdanm 0:9b334a45a8ff 6177 /******************* Bit definition for SDIO_ARG register *******************/
bogdanm 0:9b334a45a8ff 6178 #define SDIO_ARG_CMDARG ((uint32_t)0xFFFFFFFF) /*!<Command argument */
bogdanm 0:9b334a45a8ff 6179
bogdanm 0:9b334a45a8ff 6180 /******************* Bit definition for SDIO_CMD register *******************/
bogdanm 0:9b334a45a8ff 6181 #define SDIO_CMD_CMDINDEX ((uint32_t)0x003F) /*!<Command Index */
bogdanm 0:9b334a45a8ff 6182
bogdanm 0:9b334a45a8ff 6183 #define SDIO_CMD_WAITRESP ((uint32_t)0x00C0) /*!<WAITRESP[1:0] bits (Wait for response bits) */
bogdanm 0:9b334a45a8ff 6184 #define SDIO_CMD_WAITRESP_0 ((uint32_t)0x0040) /*!< Bit 0 */
bogdanm 0:9b334a45a8ff 6185 #define SDIO_CMD_WAITRESP_1 ((uint32_t)0x0080) /*!< Bit 1 */
bogdanm 0:9b334a45a8ff 6186
bogdanm 0:9b334a45a8ff 6187 #define SDIO_CMD_WAITINT ((uint32_t)0x0100) /*!<CPSM Waits for Interrupt Request */
bogdanm 0:9b334a45a8ff 6188 #define SDIO_CMD_WAITPEND ((uint32_t)0x0200) /*!<CPSM Waits for ends of data transfer (CmdPend internal signal) */
bogdanm 0:9b334a45a8ff 6189 #define SDIO_CMD_CPSMEN ((uint32_t)0x0400) /*!<Command path state machine (CPSM) Enable bit */
bogdanm 0:9b334a45a8ff 6190 #define SDIO_CMD_SDIOSUSPEND ((uint32_t)0x0800) /*!<SD I/O suspend command */
bogdanm 0:9b334a45a8ff 6191
bogdanm 0:9b334a45a8ff 6192 /***************** Bit definition for SDIO_RESPCMD register *****************/
bogdanm 0:9b334a45a8ff 6193 #define SDIO_RESPCMD_RESPCMD ((uint32_t)0x3F) /*!<Response command index */
bogdanm 0:9b334a45a8ff 6194
bogdanm 0:9b334a45a8ff 6195 /****************** Bit definition for SDIO_RESP0 register ******************/
bogdanm 0:9b334a45a8ff 6196 #define SDIO_RESP0_CARDSTATUS0 ((uint32_t)0xFFFFFFFF) /*!<Card Status */
bogdanm 0:9b334a45a8ff 6197
bogdanm 0:9b334a45a8ff 6198 /****************** Bit definition for SDIO_RESP1 register ******************/
bogdanm 0:9b334a45a8ff 6199 #define SDIO_RESP1_CARDSTATUS1 ((uint32_t)0xFFFFFFFF) /*!<Card Status */
bogdanm 0:9b334a45a8ff 6200
bogdanm 0:9b334a45a8ff 6201 /****************** Bit definition for SDIO_RESP2 register ******************/
bogdanm 0:9b334a45a8ff 6202 #define SDIO_RESP2_CARDSTATUS2 ((uint32_t)0xFFFFFFFF) /*!<Card Status */
bogdanm 0:9b334a45a8ff 6203
bogdanm 0:9b334a45a8ff 6204 /****************** Bit definition for SDIO_RESP3 register ******************/
bogdanm 0:9b334a45a8ff 6205 #define SDIO_RESP3_CARDSTATUS3 ((uint32_t)0xFFFFFFFF) /*!<Card Status */
bogdanm 0:9b334a45a8ff 6206
bogdanm 0:9b334a45a8ff 6207 /****************** Bit definition for SDIO_RESP4 register ******************/
bogdanm 0:9b334a45a8ff 6208 #define SDIO_RESP4_CARDSTATUS4 ((uint32_t)0xFFFFFFFF) /*!<Card Status */
bogdanm 0:9b334a45a8ff 6209
bogdanm 0:9b334a45a8ff 6210 /****************** Bit definition for SDIO_DTIMER register *****************/
bogdanm 0:9b334a45a8ff 6211 #define SDIO_DTIMER_DATATIME ((uint32_t)0xFFFFFFFF) /*!<Data timeout period. */
bogdanm 0:9b334a45a8ff 6212
bogdanm 0:9b334a45a8ff 6213 /****************** Bit definition for SDIO_DLEN register *******************/
bogdanm 0:9b334a45a8ff 6214 #define SDIO_DLEN_DATALENGTH ((uint32_t)0x01FFFFFF) /*!<Data length value */
bogdanm 0:9b334a45a8ff 6215
bogdanm 0:9b334a45a8ff 6216 /****************** Bit definition for SDIO_DCTRL register ******************/
bogdanm 0:9b334a45a8ff 6217 #define SDIO_DCTRL_DTEN ((uint32_t)0x0001) /*!<Data transfer enabled bit */
bogdanm 0:9b334a45a8ff 6218 #define SDIO_DCTRL_DTDIR ((uint32_t)0x0002) /*!<Data transfer direction selection */
bogdanm 0:9b334a45a8ff 6219 #define SDIO_DCTRL_DTMODE ((uint32_t)0x0004) /*!<Data transfer mode selection */
bogdanm 0:9b334a45a8ff 6220 #define SDIO_DCTRL_DMAEN ((uint32_t)0x0008) /*!<DMA enabled bit */
bogdanm 0:9b334a45a8ff 6221
bogdanm 0:9b334a45a8ff 6222 #define SDIO_DCTRL_DBLOCKSIZE ((uint32_t)0x00F0) /*!<DBLOCKSIZE[3:0] bits (Data block size) */
bogdanm 0:9b334a45a8ff 6223 #define SDIO_DCTRL_DBLOCKSIZE_0 ((uint32_t)0x0010) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6224 #define SDIO_DCTRL_DBLOCKSIZE_1 ((uint32_t)0x0020) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6225 #define SDIO_DCTRL_DBLOCKSIZE_2 ((uint32_t)0x0040) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 6226 #define SDIO_DCTRL_DBLOCKSIZE_3 ((uint32_t)0x0080) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 6227
bogdanm 0:9b334a45a8ff 6228 #define SDIO_DCTRL_RWSTART ((uint32_t)0x0100) /*!<Read wait start */
bogdanm 0:9b334a45a8ff 6229 #define SDIO_DCTRL_RWSTOP ((uint32_t)0x0200) /*!<Read wait stop */
bogdanm 0:9b334a45a8ff 6230 #define SDIO_DCTRL_RWMOD ((uint32_t)0x0400) /*!<Read wait mode */
bogdanm 0:9b334a45a8ff 6231 #define SDIO_DCTRL_SDIOEN ((uint32_t)0x0800) /*!<SD I/O enable functions */
bogdanm 0:9b334a45a8ff 6232
bogdanm 0:9b334a45a8ff 6233 /****************** Bit definition for SDIO_DCOUNT register *****************/
bogdanm 0:9b334a45a8ff 6234 #define SDIO_DCOUNT_DATACOUNT ((uint32_t)0x01FFFFFF) /*!<Data count value */
bogdanm 0:9b334a45a8ff 6235
bogdanm 0:9b334a45a8ff 6236 /****************** Bit definition for SDIO_STA register ********************/
bogdanm 0:9b334a45a8ff 6237 #define SDIO_STA_CCRCFAIL ((uint32_t)0x00000001) /*!<Command response received (CRC check failed) */
bogdanm 0:9b334a45a8ff 6238 #define SDIO_STA_DCRCFAIL ((uint32_t)0x00000002) /*!<Data block sent/received (CRC check failed) */
bogdanm 0:9b334a45a8ff 6239 #define SDIO_STA_CTIMEOUT ((uint32_t)0x00000004) /*!<Command response timeout */
bogdanm 0:9b334a45a8ff 6240 #define SDIO_STA_DTIMEOUT ((uint32_t)0x00000008) /*!<Data timeout */
bogdanm 0:9b334a45a8ff 6241 #define SDIO_STA_TXUNDERR ((uint32_t)0x00000010) /*!<Transmit FIFO underrun error */
bogdanm 0:9b334a45a8ff 6242 #define SDIO_STA_RXOVERR ((uint32_t)0x00000020) /*!<Received FIFO overrun error */
bogdanm 0:9b334a45a8ff 6243 #define SDIO_STA_CMDREND ((uint32_t)0x00000040) /*!<Command response received (CRC check passed) */
bogdanm 0:9b334a45a8ff 6244 #define SDIO_STA_CMDSENT ((uint32_t)0x00000080) /*!<Command sent (no response required) */
bogdanm 0:9b334a45a8ff 6245 #define SDIO_STA_DATAEND ((uint32_t)0x00000100) /*!<Data end (data counter, SDIDCOUNT, is zero) */
bogdanm 0:9b334a45a8ff 6246 #define SDIO_STA_DBCKEND ((uint32_t)0x00000400) /*!<Data block sent/received (CRC check passed) */
bogdanm 0:9b334a45a8ff 6247 #define SDIO_STA_CMDACT ((uint32_t)0x00000800) /*!<Command transfer in progress */
bogdanm 0:9b334a45a8ff 6248 #define SDIO_STA_TXACT ((uint32_t)0x00001000) /*!<Data transmit in progress */
bogdanm 0:9b334a45a8ff 6249 #define SDIO_STA_RXACT ((uint32_t)0x00002000) /*!<Data receive in progress */
bogdanm 0:9b334a45a8ff 6250 #define SDIO_STA_TXFIFOHE ((uint32_t)0x00004000) /*!<Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */
bogdanm 0:9b334a45a8ff 6251 #define SDIO_STA_RXFIFOHF ((uint32_t)0x00008000) /*!<Receive FIFO Half Full: there are at least 8 words in the FIFO */
bogdanm 0:9b334a45a8ff 6252 #define SDIO_STA_TXFIFOF ((uint32_t)0x00010000) /*!<Transmit FIFO full */
bogdanm 0:9b334a45a8ff 6253 #define SDIO_STA_RXFIFOF ((uint32_t)0x00020000) /*!<Receive FIFO full */
bogdanm 0:9b334a45a8ff 6254 #define SDIO_STA_TXFIFOE ((uint32_t)0x00040000) /*!<Transmit FIFO empty */
bogdanm 0:9b334a45a8ff 6255 #define SDIO_STA_RXFIFOE ((uint32_t)0x00080000) /*!<Receive FIFO empty */
bogdanm 0:9b334a45a8ff 6256 #define SDIO_STA_TXDAVL ((uint32_t)0x00100000) /*!<Data available in transmit FIFO */
bogdanm 0:9b334a45a8ff 6257 #define SDIO_STA_RXDAVL ((uint32_t)0x00200000) /*!<Data available in receive FIFO */
bogdanm 0:9b334a45a8ff 6258 #define SDIO_STA_SDIOIT ((uint32_t)0x00400000) /*!<SDIO interrupt received */
bogdanm 0:9b334a45a8ff 6259
bogdanm 0:9b334a45a8ff 6260 /******************* Bit definition for SDIO_ICR register *******************/
bogdanm 0:9b334a45a8ff 6261 #define SDIO_ICR_CCRCFAILC ((uint32_t)0x00000001) /*!<CCRCFAIL flag clear bit */
bogdanm 0:9b334a45a8ff 6262 #define SDIO_ICR_DCRCFAILC ((uint32_t)0x00000002) /*!<DCRCFAIL flag clear bit */
bogdanm 0:9b334a45a8ff 6263 #define SDIO_ICR_CTIMEOUTC ((uint32_t)0x00000004) /*!<CTIMEOUT flag clear bit */
bogdanm 0:9b334a45a8ff 6264 #define SDIO_ICR_DTIMEOUTC ((uint32_t)0x00000008) /*!<DTIMEOUT flag clear bit */
bogdanm 0:9b334a45a8ff 6265 #define SDIO_ICR_TXUNDERRC ((uint32_t)0x00000010) /*!<TXUNDERR flag clear bit */
bogdanm 0:9b334a45a8ff 6266 #define SDIO_ICR_RXOVERRC ((uint32_t)0x00000020) /*!<RXOVERR flag clear bit */
bogdanm 0:9b334a45a8ff 6267 #define SDIO_ICR_CMDRENDC ((uint32_t)0x00000040) /*!<CMDREND flag clear bit */
bogdanm 0:9b334a45a8ff 6268 #define SDIO_ICR_CMDSENTC ((uint32_t)0x00000080) /*!<CMDSENT flag clear bit */
bogdanm 0:9b334a45a8ff 6269 #define SDIO_ICR_DATAENDC ((uint32_t)0x00000100) /*!<DATAEND flag clear bit */
bogdanm 0:9b334a45a8ff 6270 #define SDIO_ICR_DBCKENDC ((uint32_t)0x00000400) /*!<DBCKEND flag clear bit */
bogdanm 0:9b334a45a8ff 6271 #define SDIO_ICR_SDIOITC ((uint32_t)0x00400000) /*!<SDIOIT flag clear bit */
bogdanm 0:9b334a45a8ff 6272
bogdanm 0:9b334a45a8ff 6273 /****************** Bit definition for SDIO_MASK register *******************/
bogdanm 0:9b334a45a8ff 6274 #define SDIO_MASK_CCRCFAILIE ((uint32_t)0x00000001) /*!<Command CRC Fail Interrupt Enable */
bogdanm 0:9b334a45a8ff 6275 #define SDIO_MASK_DCRCFAILIE ((uint32_t)0x00000002) /*!<Data CRC Fail Interrupt Enable */
bogdanm 0:9b334a45a8ff 6276 #define SDIO_MASK_CTIMEOUTIE ((uint32_t)0x00000004) /*!<Command TimeOut Interrupt Enable */
bogdanm 0:9b334a45a8ff 6277 #define SDIO_MASK_DTIMEOUTIE ((uint32_t)0x00000008) /*!<Data TimeOut Interrupt Enable */
bogdanm 0:9b334a45a8ff 6278 #define SDIO_MASK_TXUNDERRIE ((uint32_t)0x00000010) /*!<Tx FIFO UnderRun Error Interrupt Enable */
bogdanm 0:9b334a45a8ff 6279 #define SDIO_MASK_RXOVERRIE ((uint32_t)0x00000020) /*!<Rx FIFO OverRun Error Interrupt Enable */
bogdanm 0:9b334a45a8ff 6280 #define SDIO_MASK_CMDRENDIE ((uint32_t)0x00000040) /*!<Command Response Received Interrupt Enable */
bogdanm 0:9b334a45a8ff 6281 #define SDIO_MASK_CMDSENTIE ((uint32_t)0x00000080) /*!<Command Sent Interrupt Enable */
bogdanm 0:9b334a45a8ff 6282 #define SDIO_MASK_DATAENDIE ((uint32_t)0x00000100) /*!<Data End Interrupt Enable */
bogdanm 0:9b334a45a8ff 6283 #define SDIO_MASK_DBCKENDIE ((uint32_t)0x00000400) /*!<Data Block End Interrupt Enable */
bogdanm 0:9b334a45a8ff 6284 #define SDIO_MASK_CMDACTIE ((uint32_t)0x00000800) /*!<CCommand Acting Interrupt Enable */
bogdanm 0:9b334a45a8ff 6285 #define SDIO_MASK_TXACTIE ((uint32_t)0x00001000) /*!<Data Transmit Acting Interrupt Enable */
bogdanm 0:9b334a45a8ff 6286 #define SDIO_MASK_RXACTIE ((uint32_t)0x00002000) /*!<Data receive acting interrupt enabled */
bogdanm 0:9b334a45a8ff 6287 #define SDIO_MASK_TXFIFOHEIE ((uint32_t)0x00004000) /*!<Tx FIFO Half Empty interrupt Enable */
bogdanm 0:9b334a45a8ff 6288 #define SDIO_MASK_RXFIFOHFIE ((uint32_t)0x00008000) /*!<Rx FIFO Half Full interrupt Enable */
bogdanm 0:9b334a45a8ff 6289 #define SDIO_MASK_TXFIFOFIE ((uint32_t)0x00010000) /*!<Tx FIFO Full interrupt Enable */
bogdanm 0:9b334a45a8ff 6290 #define SDIO_MASK_RXFIFOFIE ((uint32_t)0x00020000) /*!<Rx FIFO Full interrupt Enable */
bogdanm 0:9b334a45a8ff 6291 #define SDIO_MASK_TXFIFOEIE ((uint32_t)0x00040000) /*!<Tx FIFO Empty interrupt Enable */
bogdanm 0:9b334a45a8ff 6292 #define SDIO_MASK_RXFIFOEIE ((uint32_t)0x00080000) /*!<Rx FIFO Empty interrupt Enable */
bogdanm 0:9b334a45a8ff 6293 #define SDIO_MASK_TXDAVLIE ((uint32_t)0x00100000) /*!<Data available in Tx FIFO interrupt Enable */
bogdanm 0:9b334a45a8ff 6294 #define SDIO_MASK_RXDAVLIE ((uint32_t)0x00200000) /*!<Data available in Rx FIFO interrupt Enable */
bogdanm 0:9b334a45a8ff 6295 #define SDIO_MASK_SDIOITIE ((uint32_t)0x00400000) /*!<SDIO Mode Interrupt Received interrupt Enable */
bogdanm 0:9b334a45a8ff 6296
bogdanm 0:9b334a45a8ff 6297 /***************** Bit definition for SDIO_FIFOCNT register *****************/
bogdanm 0:9b334a45a8ff 6298 #define SDIO_FIFOCNT_FIFOCOUNT ((uint32_t)0x00FFFFFF) /*!<Remaining number of words to be written to or read from the FIFO */
bogdanm 0:9b334a45a8ff 6299
bogdanm 0:9b334a45a8ff 6300 /****************** Bit definition for SDIO_FIFO register *******************/
bogdanm 0:9b334a45a8ff 6301 #define SDIO_FIFO_FIFODATA ((uint32_t)0xFFFFFFFF) /*!<Receive and transmit FIFO data */
bogdanm 0:9b334a45a8ff 6302
bogdanm 0:9b334a45a8ff 6303 /******************************************************************************/
bogdanm 0:9b334a45a8ff 6304 /* */
bogdanm 0:9b334a45a8ff 6305 /* Serial Peripheral Interface */
bogdanm 0:9b334a45a8ff 6306 /* */
bogdanm 0:9b334a45a8ff 6307 /******************************************************************************/
bogdanm 0:9b334a45a8ff 6308 /******************* Bit definition for SPI_CR1 register ********************/
bogdanm 0:9b334a45a8ff 6309 #define SPI_CR1_CPHA ((uint32_t)0x00000001) /*!<Clock Phase */
bogdanm 0:9b334a45a8ff 6310 #define SPI_CR1_CPOL ((uint32_t)0x00000002) /*!<Clock Polarity */
bogdanm 0:9b334a45a8ff 6311 #define SPI_CR1_MSTR ((uint32_t)0x00000004) /*!<Master Selection */
bogdanm 0:9b334a45a8ff 6312
bogdanm 0:9b334a45a8ff 6313 #define SPI_CR1_BR ((uint32_t)0x00000038) /*!<BR[2:0] bits (Baud Rate Control) */
bogdanm 0:9b334a45a8ff 6314 #define SPI_CR1_BR_0 ((uint32_t)0x00000008) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6315 #define SPI_CR1_BR_1 ((uint32_t)0x00000010) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6316 #define SPI_CR1_BR_2 ((uint32_t)0x00000020) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 6317
bogdanm 0:9b334a45a8ff 6318 #define SPI_CR1_SPE ((uint32_t)0x00000040) /*!<SPI Enable */
bogdanm 0:9b334a45a8ff 6319 #define SPI_CR1_LSBFIRST ((uint32_t)0x00000080) /*!<Frame Format */
bogdanm 0:9b334a45a8ff 6320 #define SPI_CR1_SSI ((uint32_t)0x00000100) /*!<Internal slave select */
bogdanm 0:9b334a45a8ff 6321 #define SPI_CR1_SSM ((uint32_t)0x00000200) /*!<Software slave management */
bogdanm 0:9b334a45a8ff 6322 #define SPI_CR1_RXONLY ((uint32_t)0x00000400) /*!<Receive only */
bogdanm 0:9b334a45a8ff 6323 #define SPI_CR1_DFF ((uint32_t)0x00000800) /*!<Data Frame Format */
bogdanm 0:9b334a45a8ff 6324 #define SPI_CR1_CRCNEXT ((uint32_t)0x00001000) /*!<Transmit CRC next */
bogdanm 0:9b334a45a8ff 6325 #define SPI_CR1_CRCEN ((uint32_t)0x00002000) /*!<Hardware CRC calculation enable */
bogdanm 0:9b334a45a8ff 6326 #define SPI_CR1_BIDIOE ((uint32_t)0x00004000) /*!<Output enable in bidirectional mode */
bogdanm 0:9b334a45a8ff 6327 #define SPI_CR1_BIDIMODE ((uint32_t)0x00008000) /*!<Bidirectional data mode enable */
bogdanm 0:9b334a45a8ff 6328
bogdanm 0:9b334a45a8ff 6329 /******************* Bit definition for SPI_CR2 register ********************/
bogdanm 0:9b334a45a8ff 6330 #define SPI_CR2_RXDMAEN ((uint32_t)0x00000001) /*!<Rx Buffer DMA Enable */
bogdanm 0:9b334a45a8ff 6331 #define SPI_CR2_TXDMAEN ((uint32_t)0x00000002) /*!<Tx Buffer DMA Enable */
bogdanm 0:9b334a45a8ff 6332 #define SPI_CR2_SSOE ((uint32_t)0x00000004) /*!<SS Output Enable */
bogdanm 0:9b334a45a8ff 6333 #define SPI_CR2_FRF ((uint32_t)0x00000010) /*!<Frame Format */
bogdanm 0:9b334a45a8ff 6334 #define SPI_CR2_ERRIE ((uint32_t)0x00000020) /*!<Error Interrupt Enable */
bogdanm 0:9b334a45a8ff 6335 #define SPI_CR2_RXNEIE ((uint32_t)0x00000040) /*!<RX buffer Not Empty Interrupt Enable */
bogdanm 0:9b334a45a8ff 6336 #define SPI_CR2_TXEIE ((uint32_t)0x00000080) /*!<Tx buffer Empty Interrupt Enable */
bogdanm 0:9b334a45a8ff 6337
bogdanm 0:9b334a45a8ff 6338 /******************** Bit definition for SPI_SR register ********************/
bogdanm 0:9b334a45a8ff 6339 #define SPI_SR_RXNE ((uint32_t)0x00000001) /*!<Receive buffer Not Empty */
bogdanm 0:9b334a45a8ff 6340 #define SPI_SR_TXE ((uint32_t)0x00000002) /*!<Transmit buffer Empty */
bogdanm 0:9b334a45a8ff 6341 #define SPI_SR_CHSIDE ((uint32_t)0x00000004) /*!<Channel side */
bogdanm 0:9b334a45a8ff 6342 #define SPI_SR_UDR ((uint32_t)0x00000008) /*!<Underrun flag */
bogdanm 0:9b334a45a8ff 6343 #define SPI_SR_CRCERR ((uint32_t)0x00000010) /*!<CRC Error flag */
bogdanm 0:9b334a45a8ff 6344 #define SPI_SR_MODF ((uint32_t)0x00000020) /*!<Mode fault */
bogdanm 0:9b334a45a8ff 6345 #define SPI_SR_OVR ((uint32_t)0x00000040) /*!<Overrun flag */
bogdanm 0:9b334a45a8ff 6346 #define SPI_SR_BSY ((uint32_t)0x00000080) /*!<Busy flag */
bogdanm 0:9b334a45a8ff 6347 #define SPI_SR_FRE ((uint32_t)0x00000100) /*!<Frame format error flag */
bogdanm 0:9b334a45a8ff 6348
bogdanm 0:9b334a45a8ff 6349 /******************** Bit definition for SPI_DR register ********************/
bogdanm 0:9b334a45a8ff 6350 #define SPI_DR_DR ((uint32_t)0x0000FFFF) /*!<Data Register */
bogdanm 0:9b334a45a8ff 6351
bogdanm 0:9b334a45a8ff 6352 /******************* Bit definition for SPI_CRCPR register ******************/
bogdanm 0:9b334a45a8ff 6353 #define SPI_CRCPR_CRCPOLY ((uint32_t)0x0000FFFF) /*!<CRC polynomial register */
bogdanm 0:9b334a45a8ff 6354
bogdanm 0:9b334a45a8ff 6355 /****************** Bit definition for SPI_RXCRCR register ******************/
bogdanm 0:9b334a45a8ff 6356 #define SPI_RXCRCR_RXCRC ((uint32_t)0x0000FFFF) /*!<Rx CRC Register */
bogdanm 0:9b334a45a8ff 6357
bogdanm 0:9b334a45a8ff 6358 /****************** Bit definition for SPI_TXCRCR register ******************/
bogdanm 0:9b334a45a8ff 6359 #define SPI_TXCRCR_TXCRC ((uint32_t)0x0000FFFF) /*!<Tx CRC Register */
bogdanm 0:9b334a45a8ff 6360
bogdanm 0:9b334a45a8ff 6361 /****************** Bit definition for SPI_I2SCFGR register *****************/
bogdanm 0:9b334a45a8ff 6362 #define SPI_I2SCFGR_CHLEN ((uint32_t)0x00000001) /*!<Channel length (number of bits per audio channel) */
bogdanm 0:9b334a45a8ff 6363
bogdanm 0:9b334a45a8ff 6364 #define SPI_I2SCFGR_DATLEN ((uint32_t)0x00000006) /*!<DATLEN[1:0] bits (Data length to be transferred) */
bogdanm 0:9b334a45a8ff 6365 #define SPI_I2SCFGR_DATLEN_0 ((uint32_t)0x00000002) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6366 #define SPI_I2SCFGR_DATLEN_1 ((uint32_t)0x00000004) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6367
bogdanm 0:9b334a45a8ff 6368 #define SPI_I2SCFGR_CKPOL ((uint32_t)0x00000008) /*!<steady state clock polarity */
bogdanm 0:9b334a45a8ff 6369
bogdanm 0:9b334a45a8ff 6370 #define SPI_I2SCFGR_I2SSTD ((uint32_t)0x00000030) /*!<I2SSTD[1:0] bits (I2S standard selection) */
bogdanm 0:9b334a45a8ff 6371 #define SPI_I2SCFGR_I2SSTD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6372 #define SPI_I2SCFGR_I2SSTD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6373
bogdanm 0:9b334a45a8ff 6374 #define SPI_I2SCFGR_PCMSYNC ((uint32_t)0x00000080) /*!<PCM frame synchronization */
bogdanm 0:9b334a45a8ff 6375
bogdanm 0:9b334a45a8ff 6376 #define SPI_I2SCFGR_I2SCFG ((uint32_t)0x00000300) /*!<I2SCFG[1:0] bits (I2S configuration mode) */
bogdanm 0:9b334a45a8ff 6377 #define SPI_I2SCFGR_I2SCFG_0 ((uint32_t)0x00000100) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6378 #define SPI_I2SCFGR_I2SCFG_1 ((uint32_t)0x00000200) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6379
bogdanm 0:9b334a45a8ff 6380 #define SPI_I2SCFGR_I2SE ((uint32_t)0x00000400) /*!<I2S Enable */
bogdanm 0:9b334a45a8ff 6381 #define SPI_I2SCFGR_I2SMOD ((uint32_t)0x00000800) /*!<I2S mode selection */
bogdanm 0:9b334a45a8ff 6382 #define SPI_I2SCFGR_ASTRTEN ((uint32_t)0x00001000) /*!<Asynchronous start enable */
bogdanm 0:9b334a45a8ff 6383
bogdanm 0:9b334a45a8ff 6384 /****************** Bit definition for SPI_I2SPR register *******************/
bogdanm 0:9b334a45a8ff 6385 #define SPI_I2SPR_I2SDIV ((uint32_t)0x000000FF) /*!<I2S Linear prescaler */
bogdanm 0:9b334a45a8ff 6386 #define SPI_I2SPR_ODD ((uint32_t)0x00000100) /*!<Odd factor for the prescaler */
bogdanm 0:9b334a45a8ff 6387 #define SPI_I2SPR_MCKOE ((uint32_t)0x00000200) /*!<Master Clock Output Enable */
bogdanm 0:9b334a45a8ff 6388
bogdanm 0:9b334a45a8ff 6389 /******************************************************************************/
bogdanm 0:9b334a45a8ff 6390 /* */
bogdanm 0:9b334a45a8ff 6391 /* SYSCFG */
bogdanm 0:9b334a45a8ff 6392 /* */
bogdanm 0:9b334a45a8ff 6393 /******************************************************************************/
bogdanm 0:9b334a45a8ff 6394 /****************** Bit definition for SYSCFG_MEMRMP register ***************/
bogdanm 0:9b334a45a8ff 6395 #define SYSCFG_MEMRMP_MEM_MODE ((uint32_t)0x00000007) /*!< SYSCFG_Memory Remap Config */
bogdanm 0:9b334a45a8ff 6396 #define SYSCFG_MEMRMP_MEM_MODE_0 ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 6397 #define SYSCFG_MEMRMP_MEM_MODE_1 ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 6398 #define SYSCFG_MEMRMP_MEM_MODE_2 ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 6399
bogdanm 0:9b334a45a8ff 6400 #define SYSCFG_MEMRMP_UFB_MODE ((uint32_t)0x00000100) /*!< User Flash Bank mode */
bogdanm 0:9b334a45a8ff 6401 #define SYSCFG_SWP_FMC ((uint32_t)0x00000C00) /*!< FMC memory mapping swap */
bogdanm 0:9b334a45a8ff 6402
bogdanm 0:9b334a45a8ff 6403 /****************** Bit definition for SYSCFG_PMC register ******************/
bogdanm 0:9b334a45a8ff 6404 #define SYSCFG_PMC_ADCxDC2 ((uint32_t)0x00070000) /*!< Refer to AN4073 on how to use this bit */
bogdanm 0:9b334a45a8ff 6405 #define SYSCFG_PMC_ADC1DC2 ((uint32_t)0x00010000) /*!< Refer to AN4073 on how to use this bit */
bogdanm 0:9b334a45a8ff 6406 #define SYSCFG_PMC_ADC2DC2 ((uint32_t)0x00020000) /*!< Refer to AN4073 on how to use this bit */
bogdanm 0:9b334a45a8ff 6407 #define SYSCFG_PMC_ADC3DC2 ((uint32_t)0x00040000) /*!< Refer to AN4073 on how to use this bit */
bogdanm 0:9b334a45a8ff 6408
bogdanm 0:9b334a45a8ff 6409 /***************** Bit definition for SYSCFG_EXTICR1 register ***************/
bogdanm 0:9b334a45a8ff 6410 #define SYSCFG_EXTICR1_EXTI0 ((uint32_t)0x000F) /*!<EXTI 0 configuration */
bogdanm 0:9b334a45a8ff 6411 #define SYSCFG_EXTICR1_EXTI1 ((uint32_t)0x00F0) /*!<EXTI 1 configuration */
bogdanm 0:9b334a45a8ff 6412 #define SYSCFG_EXTICR1_EXTI2 ((uint32_t)0x0F00) /*!<EXTI 2 configuration */
bogdanm 0:9b334a45a8ff 6413 #define SYSCFG_EXTICR1_EXTI3 ((uint32_t)0xF000) /*!<EXTI 3 configuration */
bogdanm 0:9b334a45a8ff 6414 /**
bogdanm 0:9b334a45a8ff 6415 * @brief EXTI0 configuration
bogdanm 0:9b334a45a8ff 6416 */
bogdanm 0:9b334a45a8ff 6417 #define SYSCFG_EXTICR1_EXTI0_PA ((uint32_t)0x0000) /*!<PA[0] pin */
bogdanm 0:9b334a45a8ff 6418 #define SYSCFG_EXTICR1_EXTI0_PB ((uint32_t)0x0001) /*!<PB[0] pin */
bogdanm 0:9b334a45a8ff 6419 #define SYSCFG_EXTICR1_EXTI0_PC ((uint32_t)0x0002) /*!<PC[0] pin */
bogdanm 0:9b334a45a8ff 6420 #define SYSCFG_EXTICR1_EXTI0_PD ((uint32_t)0x0003) /*!<PD[0] pin */
bogdanm 0:9b334a45a8ff 6421 #define SYSCFG_EXTICR1_EXTI0_PE ((uint32_t)0x0004) /*!<PE[0] pin */
bogdanm 0:9b334a45a8ff 6422 #define SYSCFG_EXTICR1_EXTI0_PF ((uint32_t)0x0005) /*!<PF[0] pin */
bogdanm 0:9b334a45a8ff 6423 #define SYSCFG_EXTICR1_EXTI0_PG ((uint32_t)0x0006) /*!<PG[0] pin */
bogdanm 0:9b334a45a8ff 6424 #define SYSCFG_EXTICR1_EXTI0_PH ((uint32_t)0x0007) /*!<PH[0] pin */
bogdanm 0:9b334a45a8ff 6425 #define SYSCFG_EXTICR1_EXTI0_PI ((uint32_t)0x0008) /*!<PI[0] pin */
bogdanm 0:9b334a45a8ff 6426 #define SYSCFG_EXTICR1_EXTI0_PJ ((uint32_t)0x0009) /*!<PJ[0] pin */
bogdanm 0:9b334a45a8ff 6427 #define SYSCFG_EXTICR1_EXTI0_PK ((uint32_t)0x000A) /*!<PK[0] pin */
bogdanm 0:9b334a45a8ff 6428
bogdanm 0:9b334a45a8ff 6429 /**
bogdanm 0:9b334a45a8ff 6430 * @brief EXTI1 configuration
bogdanm 0:9b334a45a8ff 6431 */
bogdanm 0:9b334a45a8ff 6432 #define SYSCFG_EXTICR1_EXTI1_PA ((uint32_t)0x0000) /*!<PA[1] pin */
bogdanm 0:9b334a45a8ff 6433 #define SYSCFG_EXTICR1_EXTI1_PB ((uint32_t)0x0010) /*!<PB[1] pin */
bogdanm 0:9b334a45a8ff 6434 #define SYSCFG_EXTICR1_EXTI1_PC ((uint32_t)0x0020) /*!<PC[1] pin */
bogdanm 0:9b334a45a8ff 6435 #define SYSCFG_EXTICR1_EXTI1_PD ((uint32_t)0x0030) /*!<PD[1] pin */
bogdanm 0:9b334a45a8ff 6436 #define SYSCFG_EXTICR1_EXTI1_PE ((uint32_t)0x0040) /*!<PE[1] pin */
bogdanm 0:9b334a45a8ff 6437 #define SYSCFG_EXTICR1_EXTI1_PF ((uint32_t)0x0050) /*!<PF[1] pin */
bogdanm 0:9b334a45a8ff 6438 #define SYSCFG_EXTICR1_EXTI1_PG ((uint32_t)0x0060) /*!<PG[1] pin */
bogdanm 0:9b334a45a8ff 6439 #define SYSCFG_EXTICR1_EXTI1_PH ((uint32_t)0x0070) /*!<PH[1] pin */
bogdanm 0:9b334a45a8ff 6440 #define SYSCFG_EXTICR1_EXTI1_PI ((uint32_t)0x0080) /*!<PI[1] pin */
bogdanm 0:9b334a45a8ff 6441 #define SYSCFG_EXTICR1_EXTI1_PJ ((uint32_t)0x0090) /*!<PJ[1] pin */
bogdanm 0:9b334a45a8ff 6442 #define SYSCFG_EXTICR1_EXTI1_PK ((uint32_t)0x00A0) /*!<PK[1] pin */
bogdanm 0:9b334a45a8ff 6443
bogdanm 0:9b334a45a8ff 6444
bogdanm 0:9b334a45a8ff 6445 /**
bogdanm 0:9b334a45a8ff 6446 * @brief EXTI2 configuration
bogdanm 0:9b334a45a8ff 6447 */
bogdanm 0:9b334a45a8ff 6448 #define SYSCFG_EXTICR1_EXTI2_PA ((uint32_t)0x0000) /*!<PA[2] pin */
bogdanm 0:9b334a45a8ff 6449 #define SYSCFG_EXTICR1_EXTI2_PB ((uint32_t)0x0100) /*!<PB[2] pin */
bogdanm 0:9b334a45a8ff 6450 #define SYSCFG_EXTICR1_EXTI2_PC ((uint32_t)0x0200) /*!<PC[2] pin */
bogdanm 0:9b334a45a8ff 6451 #define SYSCFG_EXTICR1_EXTI2_PD ((uint32_t)0x0300) /*!<PD[2] pin */
bogdanm 0:9b334a45a8ff 6452 #define SYSCFG_EXTICR1_EXTI2_PE ((uint32_t)0x0400) /*!<PE[2] pin */
bogdanm 0:9b334a45a8ff 6453 #define SYSCFG_EXTICR1_EXTI2_PF ((uint32_t)0x0500) /*!<PF[2] pin */
bogdanm 0:9b334a45a8ff 6454 #define SYSCFG_EXTICR1_EXTI2_PG ((uint32_t)0x0600) /*!<PG[2] pin */
bogdanm 0:9b334a45a8ff 6455 #define SYSCFG_EXTICR1_EXTI2_PH ((uint32_t)0x0700) /*!<PH[2] pin */
bogdanm 0:9b334a45a8ff 6456 #define SYSCFG_EXTICR1_EXTI2_PI ((uint32_t)0x0800) /*!<PI[2] pin */
bogdanm 0:9b334a45a8ff 6457 #define SYSCFG_EXTICR1_EXTI2_PJ ((uint32_t)0x0900) /*!<PJ[2] pin */
bogdanm 0:9b334a45a8ff 6458 #define SYSCFG_EXTICR1_EXTI2_PK ((uint32_t)0x0A00) /*!<PK[2] pin */
bogdanm 0:9b334a45a8ff 6459
bogdanm 0:9b334a45a8ff 6460
bogdanm 0:9b334a45a8ff 6461 /**
bogdanm 0:9b334a45a8ff 6462 * @brief EXTI3 configuration
bogdanm 0:9b334a45a8ff 6463 */
bogdanm 0:9b334a45a8ff 6464 #define SYSCFG_EXTICR1_EXTI3_PA ((uint32_t)0x0000) /*!<PA[3] pin */
bogdanm 0:9b334a45a8ff 6465 #define SYSCFG_EXTICR1_EXTI3_PB ((uint32_t)0x1000) /*!<PB[3] pin */
bogdanm 0:9b334a45a8ff 6466 #define SYSCFG_EXTICR1_EXTI3_PC ((uint32_t)0x2000) /*!<PC[3] pin */
bogdanm 0:9b334a45a8ff 6467 #define SYSCFG_EXTICR1_EXTI3_PD ((uint32_t)0x3000) /*!<PD[3] pin */
bogdanm 0:9b334a45a8ff 6468 #define SYSCFG_EXTICR1_EXTI3_PE ((uint32_t)0x4000) /*!<PE[3] pin */
bogdanm 0:9b334a45a8ff 6469 #define SYSCFG_EXTICR1_EXTI3_PF ((uint32_t)0x5000) /*!<PF[3] pin */
bogdanm 0:9b334a45a8ff 6470 #define SYSCFG_EXTICR1_EXTI3_PG ((uint32_t)0x6000) /*!<PG[3] pin */
bogdanm 0:9b334a45a8ff 6471 #define SYSCFG_EXTICR1_EXTI3_PH ((uint32_t)0x7000) /*!<PH[3] pin */
bogdanm 0:9b334a45a8ff 6472 #define SYSCFG_EXTICR1_EXTI3_PI ((uint32_t)0x8000) /*!<PI[3] pin */
bogdanm 0:9b334a45a8ff 6473 #define SYSCFG_EXTICR1_EXTI3_PJ ((uint32_t)0x9000) /*!<PJ[3] pin */
bogdanm 0:9b334a45a8ff 6474 #define SYSCFG_EXTICR1_EXTI3_PK ((uint32_t)0xA000) /*!<PK[3] pin */
bogdanm 0:9b334a45a8ff 6475
bogdanm 0:9b334a45a8ff 6476
bogdanm 0:9b334a45a8ff 6477 /***************** Bit definition for SYSCFG_EXTICR2 register ***************/
bogdanm 0:9b334a45a8ff 6478 #define SYSCFG_EXTICR2_EXTI4 ((uint32_t)0x000F) /*!<EXTI 4 configuration */
bogdanm 0:9b334a45a8ff 6479 #define SYSCFG_EXTICR2_EXTI5 ((uint32_t)0x00F0) /*!<EXTI 5 configuration */
bogdanm 0:9b334a45a8ff 6480 #define SYSCFG_EXTICR2_EXTI6 ((uint32_t)0x0F00) /*!<EXTI 6 configuration */
bogdanm 0:9b334a45a8ff 6481 #define SYSCFG_EXTICR2_EXTI7 ((uint32_t)0xF000) /*!<EXTI 7 configuration */
bogdanm 0:9b334a45a8ff 6482 /**
bogdanm 0:9b334a45a8ff 6483 * @brief EXTI4 configuration
bogdanm 0:9b334a45a8ff 6484 */
bogdanm 0:9b334a45a8ff 6485 #define SYSCFG_EXTICR2_EXTI4_PA ((uint32_t)0x0000) /*!<PA[4] pin */
bogdanm 0:9b334a45a8ff 6486 #define SYSCFG_EXTICR2_EXTI4_PB ((uint32_t)0x0001) /*!<PB[4] pin */
bogdanm 0:9b334a45a8ff 6487 #define SYSCFG_EXTICR2_EXTI4_PC ((uint32_t)0x0002) /*!<PC[4] pin */
bogdanm 0:9b334a45a8ff 6488 #define SYSCFG_EXTICR2_EXTI4_PD ((uint32_t)0x0003) /*!<PD[4] pin */
bogdanm 0:9b334a45a8ff 6489 #define SYSCFG_EXTICR2_EXTI4_PE ((uint32_t)0x0004) /*!<PE[4] pin */
bogdanm 0:9b334a45a8ff 6490 #define SYSCFG_EXTICR2_EXTI4_PF ((uint32_t)0x0005) /*!<PF[4] pin */
bogdanm 0:9b334a45a8ff 6491 #define SYSCFG_EXTICR2_EXTI4_PG ((uint32_t)0x0006) /*!<PG[4] pin */
bogdanm 0:9b334a45a8ff 6492 #define SYSCFG_EXTICR2_EXTI4_PH ((uint32_t)0x0007) /*!<PH[4] pin */
bogdanm 0:9b334a45a8ff 6493 #define SYSCFG_EXTICR2_EXTI4_PI ((uint32_t)0x0008) /*!<PI[4] pin */
bogdanm 0:9b334a45a8ff 6494 #define SYSCFG_EXTICR2_EXTI4_PJ ((uint32_t)0x0009) /*!<PJ[4] pin */
bogdanm 0:9b334a45a8ff 6495 #define SYSCFG_EXTICR2_EXTI4_PK ((uint32_t)0x000A) /*!<PK[4] pin */
bogdanm 0:9b334a45a8ff 6496
bogdanm 0:9b334a45a8ff 6497 /**
bogdanm 0:9b334a45a8ff 6498 * @brief EXTI5 configuration
bogdanm 0:9b334a45a8ff 6499 */
bogdanm 0:9b334a45a8ff 6500 #define SYSCFG_EXTICR2_EXTI5_PA ((uint32_t)0x0000) /*!<PA[5] pin */
bogdanm 0:9b334a45a8ff 6501 #define SYSCFG_EXTICR2_EXTI5_PB ((uint32_t)0x0010) /*!<PB[5] pin */
bogdanm 0:9b334a45a8ff 6502 #define SYSCFG_EXTICR2_EXTI5_PC ((uint32_t)0x0020) /*!<PC[5] pin */
bogdanm 0:9b334a45a8ff 6503 #define SYSCFG_EXTICR2_EXTI5_PD ((uint32_t)0x0030) /*!<PD[5] pin */
bogdanm 0:9b334a45a8ff 6504 #define SYSCFG_EXTICR2_EXTI5_PE ((uint32_t)0x0040) /*!<PE[5] pin */
bogdanm 0:9b334a45a8ff 6505 #define SYSCFG_EXTICR2_EXTI5_PF ((uint32_t)0x0050) /*!<PF[5] pin */
bogdanm 0:9b334a45a8ff 6506 #define SYSCFG_EXTICR2_EXTI5_PG ((uint32_t)0x0060) /*!<PG[5] pin */
bogdanm 0:9b334a45a8ff 6507 #define SYSCFG_EXTICR2_EXTI5_PH ((uint32_t)0x0070) /*!<PH[5] pin */
bogdanm 0:9b334a45a8ff 6508 #define SYSCFG_EXTICR2_EXTI5_PI ((uint32_t)0x0080) /*!<PI[5] pin */
bogdanm 0:9b334a45a8ff 6509 #define SYSCFG_EXTICR2_EXTI5_PJ ((uint32_t)0x0090) /*!<PJ[5] pin */
bogdanm 0:9b334a45a8ff 6510 #define SYSCFG_EXTICR2_EXTI5_PK ((uint32_t)0x00A0) /*!<PK[5] pin */
bogdanm 0:9b334a45a8ff 6511
bogdanm 0:9b334a45a8ff 6512 /**
bogdanm 0:9b334a45a8ff 6513 * @brief EXTI6 configuration
bogdanm 0:9b334a45a8ff 6514 */
bogdanm 0:9b334a45a8ff 6515 #define SYSCFG_EXTICR2_EXTI6_PA ((uint32_t)0x0000) /*!<PA[6] pin */
bogdanm 0:9b334a45a8ff 6516 #define SYSCFG_EXTICR2_EXTI6_PB ((uint32_t)0x0100) /*!<PB[6] pin */
bogdanm 0:9b334a45a8ff 6517 #define SYSCFG_EXTICR2_EXTI6_PC ((uint32_t)0x0200) /*!<PC[6] pin */
bogdanm 0:9b334a45a8ff 6518 #define SYSCFG_EXTICR2_EXTI6_PD ((uint32_t)0x0300) /*!<PD[6] pin */
bogdanm 0:9b334a45a8ff 6519 #define SYSCFG_EXTICR2_EXTI6_PE ((uint32_t)0x0400) /*!<PE[6] pin */
bogdanm 0:9b334a45a8ff 6520 #define SYSCFG_EXTICR2_EXTI6_PF ((uint32_t)0x0500) /*!<PF[6] pin */
bogdanm 0:9b334a45a8ff 6521 #define SYSCFG_EXTICR2_EXTI6_PG ((uint32_t)0x0600) /*!<PG[6] pin */
bogdanm 0:9b334a45a8ff 6522 #define SYSCFG_EXTICR2_EXTI6_PH ((uint32_t)0x0700) /*!<PH[6] pin */
bogdanm 0:9b334a45a8ff 6523 #define SYSCFG_EXTICR2_EXTI6_PI ((uint32_t)0x0800) /*!<PI[6] pin */
bogdanm 0:9b334a45a8ff 6524 #define SYSCFG_EXTICR2_EXTI6_PJ ((uint32_t)0x0900) /*!<PJ[6] pin */
bogdanm 0:9b334a45a8ff 6525 #define SYSCFG_EXTICR2_EXTI6_PK ((uint32_t)0x0A00) /*!<PK[6] pin */
bogdanm 0:9b334a45a8ff 6526
bogdanm 0:9b334a45a8ff 6527
bogdanm 0:9b334a45a8ff 6528 /**
bogdanm 0:9b334a45a8ff 6529 * @brief EXTI7 configuration
bogdanm 0:9b334a45a8ff 6530 */
bogdanm 0:9b334a45a8ff 6531 #define SYSCFG_EXTICR2_EXTI7_PA ((uint32_t)0x0000) /*!<PA[7] pin */
bogdanm 0:9b334a45a8ff 6532 #define SYSCFG_EXTICR2_EXTI7_PB ((uint32_t)0x1000) /*!<PB[7] pin */
bogdanm 0:9b334a45a8ff 6533 #define SYSCFG_EXTICR2_EXTI7_PC ((uint32_t)0x2000) /*!<PC[7] pin */
bogdanm 0:9b334a45a8ff 6534 #define SYSCFG_EXTICR2_EXTI7_PD ((uint32_t)0x3000) /*!<PD[7] pin */
bogdanm 0:9b334a45a8ff 6535 #define SYSCFG_EXTICR2_EXTI7_PE ((uint32_t)0x4000) /*!<PE[7] pin */
bogdanm 0:9b334a45a8ff 6536 #define SYSCFG_EXTICR2_EXTI7_PF ((uint32_t)0x5000) /*!<PF[7] pin */
bogdanm 0:9b334a45a8ff 6537 #define SYSCFG_EXTICR2_EXTI7_PG ((uint32_t)0x6000) /*!<PG[7] pin */
bogdanm 0:9b334a45a8ff 6538 #define SYSCFG_EXTICR2_EXTI7_PH ((uint32_t)0x7000) /*!<PH[7] pin */
bogdanm 0:9b334a45a8ff 6539 #define SYSCFG_EXTICR2_EXTI7_PI ((uint32_t)0x8000) /*!<PI[7] pin */
bogdanm 0:9b334a45a8ff 6540 #define SYSCFG_EXTICR2_EXTI7_PJ ((uint32_t)0x9000) /*!<PJ[7] pin */
bogdanm 0:9b334a45a8ff 6541 #define SYSCFG_EXTICR2_EXTI7_PK ((uint32_t)0xA000) /*!<PK[7] pin */
bogdanm 0:9b334a45a8ff 6542
bogdanm 0:9b334a45a8ff 6543 /***************** Bit definition for SYSCFG_EXTICR3 register ***************/
bogdanm 0:9b334a45a8ff 6544 #define SYSCFG_EXTICR3_EXTI8 ((uint32_t)0x000F) /*!<EXTI 8 configuration */
bogdanm 0:9b334a45a8ff 6545 #define SYSCFG_EXTICR3_EXTI9 ((uint32_t)0x00F0) /*!<EXTI 9 configuration */
bogdanm 0:9b334a45a8ff 6546 #define SYSCFG_EXTICR3_EXTI10 ((uint32_t)0x0F00) /*!<EXTI 10 configuration */
bogdanm 0:9b334a45a8ff 6547 #define SYSCFG_EXTICR3_EXTI11 ((uint32_t)0xF000) /*!<EXTI 11 configuration */
bogdanm 0:9b334a45a8ff 6548
bogdanm 0:9b334a45a8ff 6549 /**
bogdanm 0:9b334a45a8ff 6550 * @brief EXTI8 configuration
bogdanm 0:9b334a45a8ff 6551 */
bogdanm 0:9b334a45a8ff 6552 #define SYSCFG_EXTICR3_EXTI8_PA ((uint32_t)0x0000) /*!<PA[8] pin */
bogdanm 0:9b334a45a8ff 6553 #define SYSCFG_EXTICR3_EXTI8_PB ((uint32_t)0x0001) /*!<PB[8] pin */
bogdanm 0:9b334a45a8ff 6554 #define SYSCFG_EXTICR3_EXTI8_PC ((uint32_t)0x0002) /*!<PC[8] pin */
bogdanm 0:9b334a45a8ff 6555 #define SYSCFG_EXTICR3_EXTI8_PD ((uint32_t)0x0003) /*!<PD[8] pin */
bogdanm 0:9b334a45a8ff 6556 #define SYSCFG_EXTICR3_EXTI8_PE ((uint32_t)0x0004) /*!<PE[8] pin */
bogdanm 0:9b334a45a8ff 6557 #define SYSCFG_EXTICR3_EXTI8_PF ((uint32_t)0x0005) /*!<PF[8] pin */
bogdanm 0:9b334a45a8ff 6558 #define SYSCFG_EXTICR3_EXTI8_PG ((uint32_t)0x0006) /*!<PG[8] pin */
bogdanm 0:9b334a45a8ff 6559 #define SYSCFG_EXTICR3_EXTI8_PH ((uint32_t)0x0007) /*!<PH[8] pin */
bogdanm 0:9b334a45a8ff 6560 #define SYSCFG_EXTICR3_EXTI8_PI ((uint32_t)0x0008) /*!<PI[8] pin */
bogdanm 0:9b334a45a8ff 6561 #define SYSCFG_EXTICR3_EXTI8_PJ ((uint32_t)0x0009) /*!<PJ[8] pin */
bogdanm 0:9b334a45a8ff 6562
bogdanm 0:9b334a45a8ff 6563 /**
bogdanm 0:9b334a45a8ff 6564 * @brief EXTI9 configuration
bogdanm 0:9b334a45a8ff 6565 */
bogdanm 0:9b334a45a8ff 6566 #define SYSCFG_EXTICR3_EXTI9_PA ((uint32_t)0x0000) /*!<PA[9] pin */
bogdanm 0:9b334a45a8ff 6567 #define SYSCFG_EXTICR3_EXTI9_PB ((uint32_t)0x0010) /*!<PB[9] pin */
bogdanm 0:9b334a45a8ff 6568 #define SYSCFG_EXTICR3_EXTI9_PC ((uint32_t)0x0020) /*!<PC[9] pin */
bogdanm 0:9b334a45a8ff 6569 #define SYSCFG_EXTICR3_EXTI9_PD ((uint32_t)0x0030) /*!<PD[9] pin */
bogdanm 0:9b334a45a8ff 6570 #define SYSCFG_EXTICR3_EXTI9_PE ((uint32_t)0x0040) /*!<PE[9] pin */
bogdanm 0:9b334a45a8ff 6571 #define SYSCFG_EXTICR3_EXTI9_PF ((uint32_t)0x0050) /*!<PF[9] pin */
bogdanm 0:9b334a45a8ff 6572 #define SYSCFG_EXTICR3_EXTI9_PG ((uint32_t)0x0060) /*!<PG[9] pin */
bogdanm 0:9b334a45a8ff 6573 #define SYSCFG_EXTICR3_EXTI9_PH ((uint32_t)0x0070) /*!<PH[9] pin */
bogdanm 0:9b334a45a8ff 6574 #define SYSCFG_EXTICR3_EXTI9_PI ((uint32_t)0x0080) /*!<PI[9] pin */
bogdanm 0:9b334a45a8ff 6575 #define SYSCFG_EXTICR3_EXTI9_PJ ((uint32_t)0x0090) /*!<PJ[9] pin */
bogdanm 0:9b334a45a8ff 6576
bogdanm 0:9b334a45a8ff 6577
bogdanm 0:9b334a45a8ff 6578 /**
bogdanm 0:9b334a45a8ff 6579 * @brief EXTI10 configuration
bogdanm 0:9b334a45a8ff 6580 */
bogdanm 0:9b334a45a8ff 6581 #define SYSCFG_EXTICR3_EXTI10_PA ((uint32_t)0x0000) /*!<PA[10] pin */
bogdanm 0:9b334a45a8ff 6582 #define SYSCFG_EXTICR3_EXTI10_PB ((uint32_t)0x0100) /*!<PB[10] pin */
bogdanm 0:9b334a45a8ff 6583 #define SYSCFG_EXTICR3_EXTI10_PC ((uint32_t)0x0200) /*!<PC[10] pin */
bogdanm 0:9b334a45a8ff 6584 #define SYSCFG_EXTICR3_EXTI10_PD ((uint32_t)0x0300) /*!<PD[10] pin */
bogdanm 0:9b334a45a8ff 6585 #define SYSCFG_EXTICR3_EXTI10_PE ((uint32_t)0x0400) /*!<PE[10] pin */
bogdanm 0:9b334a45a8ff 6586 #define SYSCFG_EXTICR3_EXTI10_PF ((uint32_t)0x0500) /*!<PF[10] pin */
bogdanm 0:9b334a45a8ff 6587 #define SYSCFG_EXTICR3_EXTI10_PG ((uint32_t)0x0600) /*!<PG[10] pin */
bogdanm 0:9b334a45a8ff 6588 #define SYSCFG_EXTICR3_EXTI10_PH ((uint32_t)0x0700) /*!<PH[10] pin */
bogdanm 0:9b334a45a8ff 6589 #define SYSCFG_EXTICR3_EXTI10_PI ((uint32_t)0x0800) /*!<PI[10] pin */
bogdanm 0:9b334a45a8ff 6590 #define SYSCFG_EXTICR3_EXTI10_PJ ((uint32_t)0x0900) /*!<PJ[10] pin */
bogdanm 0:9b334a45a8ff 6591
bogdanm 0:9b334a45a8ff 6592
bogdanm 0:9b334a45a8ff 6593 /**
bogdanm 0:9b334a45a8ff 6594 * @brief EXTI11 configuration
bogdanm 0:9b334a45a8ff 6595 */
bogdanm 0:9b334a45a8ff 6596 #define SYSCFG_EXTICR3_EXTI11_PA ((uint32_t)0x0000) /*!<PA[11] pin */
bogdanm 0:9b334a45a8ff 6597 #define SYSCFG_EXTICR3_EXTI11_PB ((uint32_t)0x1000) /*!<PB[11] pin */
bogdanm 0:9b334a45a8ff 6598 #define SYSCFG_EXTICR3_EXTI11_PC ((uint32_t)0x2000) /*!<PC[11] pin */
bogdanm 0:9b334a45a8ff 6599 #define SYSCFG_EXTICR3_EXTI11_PD ((uint32_t)0x3000) /*!<PD[11] pin */
bogdanm 0:9b334a45a8ff 6600 #define SYSCFG_EXTICR3_EXTI11_PE ((uint32_t)0x4000) /*!<PE[11] pin */
bogdanm 0:9b334a45a8ff 6601 #define SYSCFG_EXTICR3_EXTI11_PF ((uint32_t)0x5000) /*!<PF[11] pin */
bogdanm 0:9b334a45a8ff 6602 #define SYSCFG_EXTICR3_EXTI11_PG ((uint32_t)0x6000) /*!<PG[11] pin */
bogdanm 0:9b334a45a8ff 6603 #define SYSCFG_EXTICR3_EXTI11_PH ((uint32_t)0x7000) /*!<PH[11] pin */
bogdanm 0:9b334a45a8ff 6604 #define SYSCFG_EXTICR3_EXTI11_PI ((uint32_t)0x8000) /*!<PI[11] pin */
bogdanm 0:9b334a45a8ff 6605 #define SYSCFG_EXTICR3_EXTI11_PJ ((uint32_t)0x9000) /*!<PJ[11] pin */
bogdanm 0:9b334a45a8ff 6606
bogdanm 0:9b334a45a8ff 6607
bogdanm 0:9b334a45a8ff 6608 /***************** Bit definition for SYSCFG_EXTICR4 register ***************/
bogdanm 0:9b334a45a8ff 6609 #define SYSCFG_EXTICR4_EXTI12 ((uint32_t)0x000F) /*!<EXTI 12 configuration */
bogdanm 0:9b334a45a8ff 6610 #define SYSCFG_EXTICR4_EXTI13 ((uint32_t)0x00F0) /*!<EXTI 13 configuration */
bogdanm 0:9b334a45a8ff 6611 #define SYSCFG_EXTICR4_EXTI14 ((uint32_t)0x0F00) /*!<EXTI 14 configuration */
bogdanm 0:9b334a45a8ff 6612 #define SYSCFG_EXTICR4_EXTI15 ((uint32_t)0xF000) /*!<EXTI 15 configuration */
bogdanm 0:9b334a45a8ff 6613 /**
bogdanm 0:9b334a45a8ff 6614 * @brief EXTI12 configuration
bogdanm 0:9b334a45a8ff 6615 */
bogdanm 0:9b334a45a8ff 6616 #define SYSCFG_EXTICR4_EXTI12_PA ((uint32_t)0x0000) /*!<PA[12] pin */
bogdanm 0:9b334a45a8ff 6617 #define SYSCFG_EXTICR4_EXTI12_PB ((uint32_t)0x0001) /*!<PB[12] pin */
bogdanm 0:9b334a45a8ff 6618 #define SYSCFG_EXTICR4_EXTI12_PC ((uint32_t)0x0002) /*!<PC[12] pin */
bogdanm 0:9b334a45a8ff 6619 #define SYSCFG_EXTICR4_EXTI12_PD ((uint32_t)0x0003) /*!<PD[12] pin */
bogdanm 0:9b334a45a8ff 6620 #define SYSCFG_EXTICR4_EXTI12_PE ((uint32_t)0x0004) /*!<PE[12] pin */
bogdanm 0:9b334a45a8ff 6621 #define SYSCFG_EXTICR4_EXTI12_PF ((uint32_t)0x0005) /*!<PF[12] pin */
bogdanm 0:9b334a45a8ff 6622 #define SYSCFG_EXTICR4_EXTI12_PG ((uint32_t)0x0006) /*!<PG[12] pin */
bogdanm 0:9b334a45a8ff 6623 #define SYSCFG_EXTICR4_EXTI12_PH ((uint32_t)0x0007) /*!<PH[12] pin */
bogdanm 0:9b334a45a8ff 6624 #define SYSCFG_EXTICR4_EXTI12_PI ((uint32_t)0x0008) /*!<PI[12] pin */
bogdanm 0:9b334a45a8ff 6625 #define SYSCFG_EXTICR4_EXTI12_PJ ((uint32_t)0x0009) /*!<PJ[12] pin */
bogdanm 0:9b334a45a8ff 6626
bogdanm 0:9b334a45a8ff 6627
bogdanm 0:9b334a45a8ff 6628 /**
bogdanm 0:9b334a45a8ff 6629 * @brief EXTI13 configuration
bogdanm 0:9b334a45a8ff 6630 */
bogdanm 0:9b334a45a8ff 6631 #define SYSCFG_EXTICR4_EXTI13_PA ((uint32_t)0x0000) /*!<PA[13] pin */
bogdanm 0:9b334a45a8ff 6632 #define SYSCFG_EXTICR4_EXTI13_PB ((uint32_t)0x0010) /*!<PB[13] pin */
bogdanm 0:9b334a45a8ff 6633 #define SYSCFG_EXTICR4_EXTI13_PC ((uint32_t)0x0020) /*!<PC[13] pin */
bogdanm 0:9b334a45a8ff 6634 #define SYSCFG_EXTICR4_EXTI13_PD ((uint32_t)0x0030) /*!<PD[13] pin */
bogdanm 0:9b334a45a8ff 6635 #define SYSCFG_EXTICR4_EXTI13_PE ((uint32_t)0x0040) /*!<PE[13] pin */
bogdanm 0:9b334a45a8ff 6636 #define SYSCFG_EXTICR4_EXTI13_PF ((uint32_t)0x0050) /*!<PF[13] pin */
bogdanm 0:9b334a45a8ff 6637 #define SYSCFG_EXTICR4_EXTI13_PG ((uint32_t)0x0060) /*!<PG[13] pin */
bogdanm 0:9b334a45a8ff 6638 #define SYSCFG_EXTICR4_EXTI13_PH ((uint32_t)0x0070) /*!<PH[13] pin */
bogdanm 0:9b334a45a8ff 6639 #define SYSCFG_EXTICR4_EXTI13_PI ((uint32_t)0x0008) /*!<PI[13] pin */
bogdanm 0:9b334a45a8ff 6640 #define SYSCFG_EXTICR4_EXTI13_PJ ((uint32_t)0x0009) /*!<PJ[13] pin */
bogdanm 0:9b334a45a8ff 6641
bogdanm 0:9b334a45a8ff 6642
bogdanm 0:9b334a45a8ff 6643 /**
bogdanm 0:9b334a45a8ff 6644 * @brief EXTI14 configuration
bogdanm 0:9b334a45a8ff 6645 */
bogdanm 0:9b334a45a8ff 6646 #define SYSCFG_EXTICR4_EXTI14_PA ((uint32_t)0x0000) /*!<PA[14] pin */
bogdanm 0:9b334a45a8ff 6647 #define SYSCFG_EXTICR4_EXTI14_PB ((uint32_t)0x0100) /*!<PB[14] pin */
bogdanm 0:9b334a45a8ff 6648 #define SYSCFG_EXTICR4_EXTI14_PC ((uint32_t)0x0200) /*!<PC[14] pin */
bogdanm 0:9b334a45a8ff 6649 #define SYSCFG_EXTICR4_EXTI14_PD ((uint32_t)0x0300) /*!<PD[14] pin */
bogdanm 0:9b334a45a8ff 6650 #define SYSCFG_EXTICR4_EXTI14_PE ((uint32_t)0x0400) /*!<PE[14] pin */
bogdanm 0:9b334a45a8ff 6651 #define SYSCFG_EXTICR4_EXTI14_PF ((uint32_t)0x0500) /*!<PF[14] pin */
bogdanm 0:9b334a45a8ff 6652 #define SYSCFG_EXTICR4_EXTI14_PG ((uint32_t)0x0600) /*!<PG[14] pin */
bogdanm 0:9b334a45a8ff 6653 #define SYSCFG_EXTICR4_EXTI14_PH ((uint32_t)0x0700) /*!<PH[14] pin */
bogdanm 0:9b334a45a8ff 6654 #define SYSCFG_EXTICR4_EXTI14_PI ((uint32_t)0x0800) /*!<PI[14] pin */
bogdanm 0:9b334a45a8ff 6655 #define SYSCFG_EXTICR4_EXTI14_PJ ((uint32_t)0x0900) /*!<PJ[14] pin */
bogdanm 0:9b334a45a8ff 6656
bogdanm 0:9b334a45a8ff 6657
bogdanm 0:9b334a45a8ff 6658 /**
bogdanm 0:9b334a45a8ff 6659 * @brief EXTI15 configuration
bogdanm 0:9b334a45a8ff 6660 */
bogdanm 0:9b334a45a8ff 6661 #define SYSCFG_EXTICR4_EXTI15_PA ((uint32_t)0x0000) /*!<PA[15] pin */
bogdanm 0:9b334a45a8ff 6662 #define SYSCFG_EXTICR4_EXTI15_PB ((uint32_t)0x1000) /*!<PB[15] pin */
bogdanm 0:9b334a45a8ff 6663 #define SYSCFG_EXTICR4_EXTI15_PC ((uint32_t)0x2000) /*!<PC[15] pin */
bogdanm 0:9b334a45a8ff 6664 #define SYSCFG_EXTICR4_EXTI15_PD ((uint32_t)0x3000) /*!<PD[15] pin */
bogdanm 0:9b334a45a8ff 6665 #define SYSCFG_EXTICR4_EXTI15_PE ((uint32_t)0x4000) /*!<PE[15] pin */
bogdanm 0:9b334a45a8ff 6666 #define SYSCFG_EXTICR4_EXTI15_PF ((uint32_t)0x5000) /*!<PF[15] pin */
bogdanm 0:9b334a45a8ff 6667 #define SYSCFG_EXTICR4_EXTI15_PG ((uint32_t)0x6000) /*!<PG[15] pin */
bogdanm 0:9b334a45a8ff 6668 #define SYSCFG_EXTICR4_EXTI15_PH ((uint32_t)0x7000) /*!<PH[15] pin */
bogdanm 0:9b334a45a8ff 6669 #define SYSCFG_EXTICR4_EXTI15_PI ((uint32_t)0x8000) /*!<PI[15] pin */
bogdanm 0:9b334a45a8ff 6670 #define SYSCFG_EXTICR4_EXTI15_PJ ((uint32_t)0x9000) /*!<PJ[15] pin */
bogdanm 0:9b334a45a8ff 6671
bogdanm 0:9b334a45a8ff 6672 /****************** Bit definition for SYSCFG_CMPCR register ****************/
bogdanm 0:9b334a45a8ff 6673 #define SYSCFG_CMPCR_CMP_PD ((uint32_t)0x00000001) /*!<Compensation cell ready flag */
bogdanm 0:9b334a45a8ff 6674 #define SYSCFG_CMPCR_READY ((uint32_t)0x00000100) /*!<Compensation cell power-down */
bogdanm 0:9b334a45a8ff 6675
bogdanm 0:9b334a45a8ff 6676 /****************** Bit definition for SYSCFG_CFGR register ****************/
bogdanm 0:9b334a45a8ff 6677 #define SYSCFG_CFGR_FMPI2C1_SCL ((uint32_t)0x00000001) /*!<FM+ drive capability for FMPI2C1_SCL pin */
bogdanm 0:9b334a45a8ff 6678 #define SYSCFG_CFGR_FMPI2C1_SDA ((uint32_t)0x00000002) /*!<FM+ drive capability for FMPI2C1_SDA pin */
bogdanm 0:9b334a45a8ff 6679
bogdanm 0:9b334a45a8ff 6680 /******************************************************************************/
bogdanm 0:9b334a45a8ff 6681 /* */
bogdanm 0:9b334a45a8ff 6682 /* TIM */
bogdanm 0:9b334a45a8ff 6683 /* */
bogdanm 0:9b334a45a8ff 6684 /******************************************************************************/
bogdanm 0:9b334a45a8ff 6685 /******************* Bit definition for TIM_CR1 register ********************/
bogdanm 0:9b334a45a8ff 6686 #define TIM_CR1_CEN ((uint32_t)0x0001) /*!<Counter enable */
bogdanm 0:9b334a45a8ff 6687 #define TIM_CR1_UDIS ((uint32_t)0x0002) /*!<Update disable */
bogdanm 0:9b334a45a8ff 6688 #define TIM_CR1_URS ((uint32_t)0x0004) /*!<Update request source */
bogdanm 0:9b334a45a8ff 6689 #define TIM_CR1_OPM ((uint32_t)0x0008) /*!<One pulse mode */
bogdanm 0:9b334a45a8ff 6690 #define TIM_CR1_DIR ((uint32_t)0x0010) /*!<Direction */
bogdanm 0:9b334a45a8ff 6691
bogdanm 0:9b334a45a8ff 6692 #define TIM_CR1_CMS ((uint32_t)0x0060) /*!<CMS[1:0] bits (Center-aligned mode selection) */
bogdanm 0:9b334a45a8ff 6693 #define TIM_CR1_CMS_0 ((uint32_t)0x0020) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6694 #define TIM_CR1_CMS_1 ((uint32_t)0x0040) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6695
bogdanm 0:9b334a45a8ff 6696 #define TIM_CR1_ARPE ((uint32_t)0x0080) /*!<Auto-reload preload enable */
bogdanm 0:9b334a45a8ff 6697
bogdanm 0:9b334a45a8ff 6698 #define TIM_CR1_CKD ((uint32_t)0x0300) /*!<CKD[1:0] bits (clock division) */
bogdanm 0:9b334a45a8ff 6699 #define TIM_CR1_CKD_0 ((uint32_t)0x0100) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6700 #define TIM_CR1_CKD_1 ((uint32_t)0x0200) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6701
bogdanm 0:9b334a45a8ff 6702 /******************* Bit definition for TIM_CR2 register ********************/
bogdanm 0:9b334a45a8ff 6703 #define TIM_CR2_CCPC ((uint32_t)0x0001) /*!<Capture/Compare Preloaded Control */
bogdanm 0:9b334a45a8ff 6704 #define TIM_CR2_CCUS ((uint32_t)0x0004) /*!<Capture/Compare Control Update Selection */
bogdanm 0:9b334a45a8ff 6705 #define TIM_CR2_CCDS ((uint32_t)0x0008) /*!<Capture/Compare DMA Selection */
bogdanm 0:9b334a45a8ff 6706
bogdanm 0:9b334a45a8ff 6707 #define TIM_CR2_MMS ((uint32_t)0x0070) /*!<MMS[2:0] bits (Master Mode Selection) */
bogdanm 0:9b334a45a8ff 6708 #define TIM_CR2_MMS_0 ((uint32_t)0x0010) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6709 #define TIM_CR2_MMS_1 ((uint32_t)0x0020) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6710 #define TIM_CR2_MMS_2 ((uint32_t)0x0040) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 6711
bogdanm 0:9b334a45a8ff 6712 #define TIM_CR2_TI1S ((uint32_t)0x0080) /*!<TI1 Selection */
bogdanm 0:9b334a45a8ff 6713 #define TIM_CR2_OIS1 ((uint32_t)0x0100) /*!<Output Idle state 1 (OC1 output) */
bogdanm 0:9b334a45a8ff 6714 #define TIM_CR2_OIS1N ((uint32_t)0x0200) /*!<Output Idle state 1 (OC1N output) */
bogdanm 0:9b334a45a8ff 6715 #define TIM_CR2_OIS2 ((uint32_t)0x0400) /*!<Output Idle state 2 (OC2 output) */
bogdanm 0:9b334a45a8ff 6716 #define TIM_CR2_OIS2N ((uint32_t)0x0800) /*!<Output Idle state 2 (OC2N output) */
bogdanm 0:9b334a45a8ff 6717 #define TIM_CR2_OIS3 ((uint32_t)0x1000) /*!<Output Idle state 3 (OC3 output) */
bogdanm 0:9b334a45a8ff 6718 #define TIM_CR2_OIS3N ((uint32_t)0x2000) /*!<Output Idle state 3 (OC3N output) */
bogdanm 0:9b334a45a8ff 6719 #define TIM_CR2_OIS4 ((uint32_t)0x4000) /*!<Output Idle state 4 (OC4 output) */
bogdanm 0:9b334a45a8ff 6720
bogdanm 0:9b334a45a8ff 6721 /******************* Bit definition for TIM_SMCR register *******************/
bogdanm 0:9b334a45a8ff 6722 #define TIM_SMCR_SMS ((uint32_t)0x0007) /*!<SMS[2:0] bits (Slave mode selection) */
bogdanm 0:9b334a45a8ff 6723 #define TIM_SMCR_SMS_0 ((uint32_t)0x0001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6724 #define TIM_SMCR_SMS_1 ((uint32_t)0x0002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6725 #define TIM_SMCR_SMS_2 ((uint32_t)0x0004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 6726
bogdanm 0:9b334a45a8ff 6727 #define TIM_SMCR_TS ((uint32_t)0x0070) /*!<TS[2:0] bits (Trigger selection) */
bogdanm 0:9b334a45a8ff 6728 #define TIM_SMCR_TS_0 ((uint32_t)0x0010) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6729 #define TIM_SMCR_TS_1 ((uint32_t)0x0020) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6730 #define TIM_SMCR_TS_2 ((uint32_t)0x0040) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 6731
bogdanm 0:9b334a45a8ff 6732 #define TIM_SMCR_MSM ((uint32_t)0x0080) /*!<Master/slave mode */
bogdanm 0:9b334a45a8ff 6733
bogdanm 0:9b334a45a8ff 6734 #define TIM_SMCR_ETF ((uint32_t)0x0F00) /*!<ETF[3:0] bits (External trigger filter) */
bogdanm 0:9b334a45a8ff 6735 #define TIM_SMCR_ETF_0 ((uint32_t)0x0100) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6736 #define TIM_SMCR_ETF_1 ((uint32_t)0x0200) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6737 #define TIM_SMCR_ETF_2 ((uint32_t)0x0400) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 6738 #define TIM_SMCR_ETF_3 ((uint32_t)0x0800) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 6739
bogdanm 0:9b334a45a8ff 6740 #define TIM_SMCR_ETPS ((uint32_t)0x3000) /*!<ETPS[1:0] bits (External trigger prescaler) */
bogdanm 0:9b334a45a8ff 6741 #define TIM_SMCR_ETPS_0 ((uint32_t)0x1000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6742 #define TIM_SMCR_ETPS_1 ((uint32_t)0x2000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6743
bogdanm 0:9b334a45a8ff 6744 #define TIM_SMCR_ECE ((uint32_t)0x4000) /*!<External clock enable */
bogdanm 0:9b334a45a8ff 6745 #define TIM_SMCR_ETP ((uint32_t)0x8000) /*!<External trigger polarity */
bogdanm 0:9b334a45a8ff 6746
bogdanm 0:9b334a45a8ff 6747 /******************* Bit definition for TIM_DIER register *******************/
bogdanm 0:9b334a45a8ff 6748 #define TIM_DIER_UIE ((uint32_t)0x0001) /*!<Update interrupt enable */
bogdanm 0:9b334a45a8ff 6749 #define TIM_DIER_CC1IE ((uint32_t)0x0002) /*!<Capture/Compare 1 interrupt enable */
bogdanm 0:9b334a45a8ff 6750 #define TIM_DIER_CC2IE ((uint32_t)0x0004) /*!<Capture/Compare 2 interrupt enable */
bogdanm 0:9b334a45a8ff 6751 #define TIM_DIER_CC3IE ((uint32_t)0x0008) /*!<Capture/Compare 3 interrupt enable */
bogdanm 0:9b334a45a8ff 6752 #define TIM_DIER_CC4IE ((uint32_t)0x0010) /*!<Capture/Compare 4 interrupt enable */
bogdanm 0:9b334a45a8ff 6753 #define TIM_DIER_COMIE ((uint32_t)0x0020) /*!<COM interrupt enable */
bogdanm 0:9b334a45a8ff 6754 #define TIM_DIER_TIE ((uint32_t)0x0040) /*!<Trigger interrupt enable */
bogdanm 0:9b334a45a8ff 6755 #define TIM_DIER_BIE ((uint32_t)0x0080) /*!<Break interrupt enable */
bogdanm 0:9b334a45a8ff 6756 #define TIM_DIER_UDE ((uint32_t)0x0100) /*!<Update DMA request enable */
bogdanm 0:9b334a45a8ff 6757 #define TIM_DIER_CC1DE ((uint32_t)0x0200) /*!<Capture/Compare 1 DMA request enable */
bogdanm 0:9b334a45a8ff 6758 #define TIM_DIER_CC2DE ((uint32_t)0x0400) /*!<Capture/Compare 2 DMA request enable */
bogdanm 0:9b334a45a8ff 6759 #define TIM_DIER_CC3DE ((uint32_t)0x0800) /*!<Capture/Compare 3 DMA request enable */
bogdanm 0:9b334a45a8ff 6760 #define TIM_DIER_CC4DE ((uint32_t)0x1000) /*!<Capture/Compare 4 DMA request enable */
bogdanm 0:9b334a45a8ff 6761 #define TIM_DIER_COMDE ((uint32_t)0x2000) /*!<COM DMA request enable */
bogdanm 0:9b334a45a8ff 6762 #define TIM_DIER_TDE ((uint32_t)0x4000) /*!<Trigger DMA request enable */
bogdanm 0:9b334a45a8ff 6763
bogdanm 0:9b334a45a8ff 6764 /******************** Bit definition for TIM_SR register ********************/
bogdanm 0:9b334a45a8ff 6765 #define TIM_SR_UIF ((uint32_t)0x0001) /*!<Update interrupt Flag */
bogdanm 0:9b334a45a8ff 6766 #define TIM_SR_CC1IF ((uint32_t)0x0002) /*!<Capture/Compare 1 interrupt Flag */
bogdanm 0:9b334a45a8ff 6767 #define TIM_SR_CC2IF ((uint32_t)0x0004) /*!<Capture/Compare 2 interrupt Flag */
bogdanm 0:9b334a45a8ff 6768 #define TIM_SR_CC3IF ((uint32_t)0x0008) /*!<Capture/Compare 3 interrupt Flag */
bogdanm 0:9b334a45a8ff 6769 #define TIM_SR_CC4IF ((uint32_t)0x0010) /*!<Capture/Compare 4 interrupt Flag */
bogdanm 0:9b334a45a8ff 6770 #define TIM_SR_COMIF ((uint32_t)0x0020) /*!<COM interrupt Flag */
bogdanm 0:9b334a45a8ff 6771 #define TIM_SR_TIF ((uint32_t)0x0040) /*!<Trigger interrupt Flag */
bogdanm 0:9b334a45a8ff 6772 #define TIM_SR_BIF ((uint32_t)0x0080) /*!<Break interrupt Flag */
bogdanm 0:9b334a45a8ff 6773 #define TIM_SR_CC1OF ((uint32_t)0x0200) /*!<Capture/Compare 1 Overcapture Flag */
bogdanm 0:9b334a45a8ff 6774 #define TIM_SR_CC2OF ((uint32_t)0x0400) /*!<Capture/Compare 2 Overcapture Flag */
bogdanm 0:9b334a45a8ff 6775 #define TIM_SR_CC3OF ((uint32_t)0x0800) /*!<Capture/Compare 3 Overcapture Flag */
bogdanm 0:9b334a45a8ff 6776 #define TIM_SR_CC4OF ((uint32_t)0x1000) /*!<Capture/Compare 4 Overcapture Flag */
bogdanm 0:9b334a45a8ff 6777
bogdanm 0:9b334a45a8ff 6778 /******************* Bit definition for TIM_EGR register ********************/
bogdanm 0:9b334a45a8ff 6779 #define TIM_EGR_UG ((uint32_t)0x01) /*!<Update Generation */
bogdanm 0:9b334a45a8ff 6780 #define TIM_EGR_CC1G ((uint32_t)0x02) /*!<Capture/Compare 1 Generation */
bogdanm 0:9b334a45a8ff 6781 #define TIM_EGR_CC2G ((uint32_t)0x04) /*!<Capture/Compare 2 Generation */
bogdanm 0:9b334a45a8ff 6782 #define TIM_EGR_CC3G ((uint32_t)0x08) /*!<Capture/Compare 3 Generation */
bogdanm 0:9b334a45a8ff 6783 #define TIM_EGR_CC4G ((uint32_t)0x10) /*!<Capture/Compare 4 Generation */
bogdanm 0:9b334a45a8ff 6784 #define TIM_EGR_COMG ((uint32_t)0x20) /*!<Capture/Compare Control Update Generation */
bogdanm 0:9b334a45a8ff 6785 #define TIM_EGR_TG ((uint32_t)0x40) /*!<Trigger Generation */
bogdanm 0:9b334a45a8ff 6786 #define TIM_EGR_BG ((uint32_t)0x80) /*!<Break Generation */
bogdanm 0:9b334a45a8ff 6787
bogdanm 0:9b334a45a8ff 6788 /****************** Bit definition for TIM_CCMR1 register *******************/
bogdanm 0:9b334a45a8ff 6789 #define TIM_CCMR1_CC1S ((uint32_t)0x0003) /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
bogdanm 0:9b334a45a8ff 6790 #define TIM_CCMR1_CC1S_0 ((uint32_t)0x0001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6791 #define TIM_CCMR1_CC1S_1 ((uint32_t)0x0002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6792
bogdanm 0:9b334a45a8ff 6793 #define TIM_CCMR1_OC1FE ((uint32_t)0x0004) /*!<Output Compare 1 Fast enable */
bogdanm 0:9b334a45a8ff 6794 #define TIM_CCMR1_OC1PE ((uint32_t)0x0008) /*!<Output Compare 1 Preload enable */
bogdanm 0:9b334a45a8ff 6795
bogdanm 0:9b334a45a8ff 6796 #define TIM_CCMR1_OC1M ((uint32_t)0x0070) /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
bogdanm 0:9b334a45a8ff 6797 #define TIM_CCMR1_OC1M_0 ((uint32_t)0x0010) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6798 #define TIM_CCMR1_OC1M_1 ((uint32_t)0x0020) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6799 #define TIM_CCMR1_OC1M_2 ((uint32_t)0x0040) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 6800
bogdanm 0:9b334a45a8ff 6801 #define TIM_CCMR1_OC1CE ((uint32_t)0x0080) /*!<Output Compare 1Clear Enable */
bogdanm 0:9b334a45a8ff 6802
bogdanm 0:9b334a45a8ff 6803 #define TIM_CCMR1_CC2S ((uint32_t)0x0300) /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
bogdanm 0:9b334a45a8ff 6804 #define TIM_CCMR1_CC2S_0 ((uint32_t)0x0100) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6805 #define TIM_CCMR1_CC2S_1 ((uint32_t)0x0200) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6806
bogdanm 0:9b334a45a8ff 6807 #define TIM_CCMR1_OC2FE ((uint32_t)0x0400) /*!<Output Compare 2 Fast enable */
bogdanm 0:9b334a45a8ff 6808 #define TIM_CCMR1_OC2PE ((uint32_t)0x0800) /*!<Output Compare 2 Preload enable */
bogdanm 0:9b334a45a8ff 6809
bogdanm 0:9b334a45a8ff 6810 #define TIM_CCMR1_OC2M ((uint32_t)0x7000) /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
bogdanm 0:9b334a45a8ff 6811 #define TIM_CCMR1_OC2M_0 ((uint32_t)0x1000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6812 #define TIM_CCMR1_OC2M_1 ((uint32_t)0x2000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6813 #define TIM_CCMR1_OC2M_2 ((uint32_t)0x4000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 6814
bogdanm 0:9b334a45a8ff 6815 #define TIM_CCMR1_OC2CE ((uint32_t)0x8000) /*!<Output Compare 2 Clear Enable */
bogdanm 0:9b334a45a8ff 6816
bogdanm 0:9b334a45a8ff 6817 /*----------------------------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 6818
bogdanm 0:9b334a45a8ff 6819 #define TIM_CCMR1_IC1PSC ((uint32_t)0x000C) /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
bogdanm 0:9b334a45a8ff 6820 #define TIM_CCMR1_IC1PSC_0 ((uint32_t)0x0004) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6821 #define TIM_CCMR1_IC1PSC_1 ((uint32_t)0x0008) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6822
bogdanm 0:9b334a45a8ff 6823 #define TIM_CCMR1_IC1F ((uint32_t)0x00F0) /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
bogdanm 0:9b334a45a8ff 6824 #define TIM_CCMR1_IC1F_0 ((uint32_t)0x0010) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6825 #define TIM_CCMR1_IC1F_1 ((uint32_t)0x0020) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6826 #define TIM_CCMR1_IC1F_2 ((uint32_t)0x0040) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 6827 #define TIM_CCMR1_IC1F_3 ((uint32_t)0x0080) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 6828
bogdanm 0:9b334a45a8ff 6829 #define TIM_CCMR1_IC2PSC ((uint32_t)0x0C00) /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
bogdanm 0:9b334a45a8ff 6830 #define TIM_CCMR1_IC2PSC_0 ((uint32_t)0x0400) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6831 #define TIM_CCMR1_IC2PSC_1 ((uint32_t)0x0800) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6832
bogdanm 0:9b334a45a8ff 6833 #define TIM_CCMR1_IC2F ((uint32_t)0xF000) /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
bogdanm 0:9b334a45a8ff 6834 #define TIM_CCMR1_IC2F_0 ((uint32_t)0x1000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6835 #define TIM_CCMR1_IC2F_1 ((uint32_t)0x2000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6836 #define TIM_CCMR1_IC2F_2 ((uint32_t)0x4000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 6837 #define TIM_CCMR1_IC2F_3 ((uint32_t)0x8000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 6838
bogdanm 0:9b334a45a8ff 6839 /****************** Bit definition for TIM_CCMR2 register *******************/
bogdanm 0:9b334a45a8ff 6840 #define TIM_CCMR2_CC3S ((uint32_t)0x0003) /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
bogdanm 0:9b334a45a8ff 6841 #define TIM_CCMR2_CC3S_0 ((uint32_t)0x0001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6842 #define TIM_CCMR2_CC3S_1 ((uint32_t)0x0002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6843
bogdanm 0:9b334a45a8ff 6844 #define TIM_CCMR2_OC3FE ((uint32_t)0x0004) /*!<Output Compare 3 Fast enable */
bogdanm 0:9b334a45a8ff 6845 #define TIM_CCMR2_OC3PE ((uint32_t)0x0008) /*!<Output Compare 3 Preload enable */
bogdanm 0:9b334a45a8ff 6846
bogdanm 0:9b334a45a8ff 6847 #define TIM_CCMR2_OC3M ((uint32_t)0x0070) /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
bogdanm 0:9b334a45a8ff 6848 #define TIM_CCMR2_OC3M_0 ((uint32_t)0x0010) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6849 #define TIM_CCMR2_OC3M_1 ((uint32_t)0x0020) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6850 #define TIM_CCMR2_OC3M_2 ((uint32_t)0x0040) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 6851
bogdanm 0:9b334a45a8ff 6852 #define TIM_CCMR2_OC3CE ((uint32_t)0x0080) /*!<Output Compare 3 Clear Enable */
bogdanm 0:9b334a45a8ff 6853
bogdanm 0:9b334a45a8ff 6854 #define TIM_CCMR2_CC4S ((uint32_t)0x0300) /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
bogdanm 0:9b334a45a8ff 6855 #define TIM_CCMR2_CC4S_0 ((uint32_t)0x0100) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6856 #define TIM_CCMR2_CC4S_1 ((uint32_t)0x0200) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6857
bogdanm 0:9b334a45a8ff 6858 #define TIM_CCMR2_OC4FE ((uint32_t)0x0400) /*!<Output Compare 4 Fast enable */
bogdanm 0:9b334a45a8ff 6859 #define TIM_CCMR2_OC4PE ((uint32_t)0x0800) /*!<Output Compare 4 Preload enable */
bogdanm 0:9b334a45a8ff 6860
bogdanm 0:9b334a45a8ff 6861 #define TIM_CCMR2_OC4M ((uint32_t)0x7000) /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
bogdanm 0:9b334a45a8ff 6862 #define TIM_CCMR2_OC4M_0 ((uint32_t)0x1000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6863 #define TIM_CCMR2_OC4M_1 ((uint32_t)0x2000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6864 #define TIM_CCMR2_OC4M_2 ((uint32_t)0x4000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 6865
bogdanm 0:9b334a45a8ff 6866 #define TIM_CCMR2_OC4CE ((uint32_t)0x8000) /*!<Output Compare 4 Clear Enable */
bogdanm 0:9b334a45a8ff 6867
bogdanm 0:9b334a45a8ff 6868 /*----------------------------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 6869
bogdanm 0:9b334a45a8ff 6870 #define TIM_CCMR2_IC3PSC ((uint32_t)0x000C) /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
bogdanm 0:9b334a45a8ff 6871 #define TIM_CCMR2_IC3PSC_0 ((uint32_t)0x0004) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6872 #define TIM_CCMR2_IC3PSC_1 ((uint32_t)0x0008) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6873
bogdanm 0:9b334a45a8ff 6874 #define TIM_CCMR2_IC3F ((uint32_t)0x00F0) /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
bogdanm 0:9b334a45a8ff 6875 #define TIM_CCMR2_IC3F_0 ((uint32_t)0x0010) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6876 #define TIM_CCMR2_IC3F_1 ((uint32_t)0x0020) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6877 #define TIM_CCMR2_IC3F_2 ((uint32_t)0x0040) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 6878 #define TIM_CCMR2_IC3F_3 ((uint32_t)0x0080) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 6879
bogdanm 0:9b334a45a8ff 6880 #define TIM_CCMR2_IC4PSC ((uint32_t)0x0C00) /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
bogdanm 0:9b334a45a8ff 6881 #define TIM_CCMR2_IC4PSC_0 ((uint32_t)0x0400) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6882 #define TIM_CCMR2_IC4PSC_1 ((uint32_t)0x0800) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6883
bogdanm 0:9b334a45a8ff 6884 #define TIM_CCMR2_IC4F ((uint32_t)0xF000) /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
bogdanm 0:9b334a45a8ff 6885 #define TIM_CCMR2_IC4F_0 ((uint32_t)0x1000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6886 #define TIM_CCMR2_IC4F_1 ((uint32_t)0x2000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6887 #define TIM_CCMR2_IC4F_2 ((uint32_t)0x4000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 6888 #define TIM_CCMR2_IC4F_3 ((uint32_t)0x8000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 6889
bogdanm 0:9b334a45a8ff 6890 /******************* Bit definition for TIM_CCER register *******************/
bogdanm 0:9b334a45a8ff 6891 #define TIM_CCER_CC1E ((uint32_t)0x0001) /*!<Capture/Compare 1 output enable */
bogdanm 0:9b334a45a8ff 6892 #define TIM_CCER_CC1P ((uint32_t)0x0002) /*!<Capture/Compare 1 output Polarity */
bogdanm 0:9b334a45a8ff 6893 #define TIM_CCER_CC1NE ((uint32_t)0x0004) /*!<Capture/Compare 1 Complementary output enable */
bogdanm 0:9b334a45a8ff 6894 #define TIM_CCER_CC1NP ((uint32_t)0x0008) /*!<Capture/Compare 1 Complementary output Polarity */
bogdanm 0:9b334a45a8ff 6895 #define TIM_CCER_CC2E ((uint32_t)0x0010) /*!<Capture/Compare 2 output enable */
bogdanm 0:9b334a45a8ff 6896 #define TIM_CCER_CC2P ((uint32_t)0x0020) /*!<Capture/Compare 2 output Polarity */
bogdanm 0:9b334a45a8ff 6897 #define TIM_CCER_CC2NE ((uint32_t)0x0040) /*!<Capture/Compare 2 Complementary output enable */
bogdanm 0:9b334a45a8ff 6898 #define TIM_CCER_CC2NP ((uint32_t)0x0080) /*!<Capture/Compare 2 Complementary output Polarity */
bogdanm 0:9b334a45a8ff 6899 #define TIM_CCER_CC3E ((uint32_t)0x0100) /*!<Capture/Compare 3 output enable */
bogdanm 0:9b334a45a8ff 6900 #define TIM_CCER_CC3P ((uint32_t)0x0200) /*!<Capture/Compare 3 output Polarity */
bogdanm 0:9b334a45a8ff 6901 #define TIM_CCER_CC3NE ((uint32_t)0x0400) /*!<Capture/Compare 3 Complementary output enable */
bogdanm 0:9b334a45a8ff 6902 #define TIM_CCER_CC3NP ((uint32_t)0x0800) /*!<Capture/Compare 3 Complementary output Polarity */
bogdanm 0:9b334a45a8ff 6903 #define TIM_CCER_CC4E ((uint32_t)0x1000) /*!<Capture/Compare 4 output enable */
bogdanm 0:9b334a45a8ff 6904 #define TIM_CCER_CC4P ((uint32_t)0x2000) /*!<Capture/Compare 4 output Polarity */
bogdanm 0:9b334a45a8ff 6905 #define TIM_CCER_CC4NP ((uint32_t)0x8000) /*!<Capture/Compare 4 Complementary output Polarity */
bogdanm 0:9b334a45a8ff 6906
bogdanm 0:9b334a45a8ff 6907 /******************* Bit definition for TIM_CNT register ********************/
bogdanm 0:9b334a45a8ff 6908 #define TIM_CNT_CNT ((uint32_t)0xFFFF) /*!<Counter Value */
bogdanm 0:9b334a45a8ff 6909
bogdanm 0:9b334a45a8ff 6910 /******************* Bit definition for TIM_PSC register ********************/
bogdanm 0:9b334a45a8ff 6911 #define TIM_PSC_PSC ((uint32_t)0xFFFF) /*!<Prescaler Value */
bogdanm 0:9b334a45a8ff 6912
bogdanm 0:9b334a45a8ff 6913 /******************* Bit definition for TIM_ARR register ********************/
bogdanm 0:9b334a45a8ff 6914 #define TIM_ARR_ARR ((uint32_t)0xFFFF) /*!<actual auto-reload Value */
bogdanm 0:9b334a45a8ff 6915
bogdanm 0:9b334a45a8ff 6916 /******************* Bit definition for TIM_RCR register ********************/
bogdanm 0:9b334a45a8ff 6917 #define TIM_RCR_REP ((uint32_t)0xFF) /*!<Repetition Counter Value */
bogdanm 0:9b334a45a8ff 6918
bogdanm 0:9b334a45a8ff 6919 /******************* Bit definition for TIM_CCR1 register *******************/
bogdanm 0:9b334a45a8ff 6920 #define TIM_CCR1_CCR1 ((uint32_t)0xFFFF) /*!<Capture/Compare 1 Value */
bogdanm 0:9b334a45a8ff 6921
bogdanm 0:9b334a45a8ff 6922 /******************* Bit definition for TIM_CCR2 register *******************/
bogdanm 0:9b334a45a8ff 6923 #define TIM_CCR2_CCR2 ((uint32_t)0xFFFF) /*!<Capture/Compare 2 Value */
bogdanm 0:9b334a45a8ff 6924
bogdanm 0:9b334a45a8ff 6925 /******************* Bit definition for TIM_CCR3 register *******************/
bogdanm 0:9b334a45a8ff 6926 #define TIM_CCR3_CCR3 ((uint32_t)0xFFFF) /*!<Capture/Compare 3 Value */
bogdanm 0:9b334a45a8ff 6927
bogdanm 0:9b334a45a8ff 6928 /******************* Bit definition for TIM_CCR4 register *******************/
bogdanm 0:9b334a45a8ff 6929 #define TIM_CCR4_CCR4 ((uint32_t)0xFFFF) /*!<Capture/Compare 4 Value */
bogdanm 0:9b334a45a8ff 6930
bogdanm 0:9b334a45a8ff 6931 /******************* Bit definition for TIM_BDTR register *******************/
bogdanm 0:9b334a45a8ff 6932 #define TIM_BDTR_DTG ((uint32_t)0x00FF) /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
bogdanm 0:9b334a45a8ff 6933 #define TIM_BDTR_DTG_0 ((uint32_t)0x0001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6934 #define TIM_BDTR_DTG_1 ((uint32_t)0x0002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6935 #define TIM_BDTR_DTG_2 ((uint32_t)0x0004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 6936 #define TIM_BDTR_DTG_3 ((uint32_t)0x0008) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 6937 #define TIM_BDTR_DTG_4 ((uint32_t)0x0010) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 6938 #define TIM_BDTR_DTG_5 ((uint32_t)0x0020) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 6939 #define TIM_BDTR_DTG_6 ((uint32_t)0x0040) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 6940 #define TIM_BDTR_DTG_7 ((uint32_t)0x0080) /*!<Bit 7 */
bogdanm 0:9b334a45a8ff 6941
bogdanm 0:9b334a45a8ff 6942 #define TIM_BDTR_LOCK ((uint32_t)0x0300) /*!<LOCK[1:0] bits (Lock Configuration) */
bogdanm 0:9b334a45a8ff 6943 #define TIM_BDTR_LOCK_0 ((uint32_t)0x0100) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6944 #define TIM_BDTR_LOCK_1 ((uint32_t)0x0200) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6945
bogdanm 0:9b334a45a8ff 6946 #define TIM_BDTR_OSSI ((uint32_t)0x0400) /*!<Off-State Selection for Idle mode */
bogdanm 0:9b334a45a8ff 6947 #define TIM_BDTR_OSSR ((uint32_t)0x0800) /*!<Off-State Selection for Run mode */
bogdanm 0:9b334a45a8ff 6948 #define TIM_BDTR_BKE ((uint32_t)0x1000) /*!<Break enable */
bogdanm 0:9b334a45a8ff 6949 #define TIM_BDTR_BKP ((uint32_t)0x2000) /*!<Break Polarity */
bogdanm 0:9b334a45a8ff 6950 #define TIM_BDTR_AOE ((uint32_t)0x4000) /*!<Automatic Output enable */
bogdanm 0:9b334a45a8ff 6951 #define TIM_BDTR_MOE ((uint32_t)0x8000) /*!<Main Output enable */
bogdanm 0:9b334a45a8ff 6952
bogdanm 0:9b334a45a8ff 6953 /******************* Bit definition for TIM_DCR register ********************/
bogdanm 0:9b334a45a8ff 6954 #define TIM_DCR_DBA ((uint32_t)0x001F) /*!<DBA[4:0] bits (DMA Base Address) */
bogdanm 0:9b334a45a8ff 6955 #define TIM_DCR_DBA_0 ((uint32_t)0x0001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6956 #define TIM_DCR_DBA_1 ((uint32_t)0x0002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6957 #define TIM_DCR_DBA_2 ((uint32_t)0x0004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 6958 #define TIM_DCR_DBA_3 ((uint32_t)0x0008) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 6959 #define TIM_DCR_DBA_4 ((uint32_t)0x0010) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 6960
bogdanm 0:9b334a45a8ff 6961 #define TIM_DCR_DBL ((uint32_t)0x1F00) /*!<DBL[4:0] bits (DMA Burst Length) */
bogdanm 0:9b334a45a8ff 6962 #define TIM_DCR_DBL_0 ((uint32_t)0x0100) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6963 #define TIM_DCR_DBL_1 ((uint32_t)0x0200) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6964 #define TIM_DCR_DBL_2 ((uint32_t)0x0400) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 6965 #define TIM_DCR_DBL_3 ((uint32_t)0x0800) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 6966 #define TIM_DCR_DBL_4 ((uint32_t)0x1000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 6967
bogdanm 0:9b334a45a8ff 6968 /******************* Bit definition for TIM_DMAR register *******************/
bogdanm 0:9b334a45a8ff 6969 #define TIM_DMAR_DMAB ((uint32_t)0xFFFF) /*!<DMA register for burst accesses */
bogdanm 0:9b334a45a8ff 6970
bogdanm 0:9b334a45a8ff 6971 /******************* Bit definition for TIM_OR register *********************/
bogdanm 0:9b334a45a8ff 6972 #define TIM_OR_TI4_RMP ((uint32_t)0x00C0) /*!<TI4_RMP[1:0] bits (TIM5 Input 4 remap) */
bogdanm 0:9b334a45a8ff 6973 #define TIM_OR_TI4_RMP_0 ((uint32_t)0x0040) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6974 #define TIM_OR_TI4_RMP_1 ((uint32_t)0x0080) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6975 #define TIM_OR_ITR1_RMP ((uint32_t)0x0C00) /*!<ITR1_RMP[1:0] bits (TIM2 Internal trigger 1 remap) */
bogdanm 0:9b334a45a8ff 6976 #define TIM_OR_ITR1_RMP_0 ((uint32_t)0x0400) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 6977 #define TIM_OR_ITR1_RMP_1 ((uint32_t)0x0800) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 6978
bogdanm 0:9b334a45a8ff 6979
bogdanm 0:9b334a45a8ff 6980 /******************************************************************************/
bogdanm 0:9b334a45a8ff 6981 /* */
bogdanm 0:9b334a45a8ff 6982 /* Universal Synchronous Asynchronous Receiver Transmitter */
bogdanm 0:9b334a45a8ff 6983 /* */
bogdanm 0:9b334a45a8ff 6984 /******************************************************************************/
bogdanm 0:9b334a45a8ff 6985 /******************* Bit definition for USART_SR register *******************/
bogdanm 0:9b334a45a8ff 6986 #define USART_SR_PE ((uint32_t)0x0001) /*!<Parity Error */
bogdanm 0:9b334a45a8ff 6987 #define USART_SR_FE ((uint32_t)0x0002) /*!<Framing Error */
bogdanm 0:9b334a45a8ff 6988 #define USART_SR_NE ((uint32_t)0x0004) /*!<Noise Error Flag */
bogdanm 0:9b334a45a8ff 6989 #define USART_SR_ORE ((uint32_t)0x0008) /*!<OverRun Error */
bogdanm 0:9b334a45a8ff 6990 #define USART_SR_IDLE ((uint32_t)0x0010) /*!<IDLE line detected */
bogdanm 0:9b334a45a8ff 6991 #define USART_SR_RXNE ((uint32_t)0x0020) /*!<Read Data Register Not Empty */
bogdanm 0:9b334a45a8ff 6992 #define USART_SR_TC ((uint32_t)0x0040) /*!<Transmission Complete */
bogdanm 0:9b334a45a8ff 6993 #define USART_SR_TXE ((uint32_t)0x0080) /*!<Transmit Data Register Empty */
bogdanm 0:9b334a45a8ff 6994 #define USART_SR_LBD ((uint32_t)0x0100) /*!<LIN Break Detection Flag */
bogdanm 0:9b334a45a8ff 6995 #define USART_SR_CTS ((uint32_t)0x0200) /*!<CTS Flag */
bogdanm 0:9b334a45a8ff 6996
bogdanm 0:9b334a45a8ff 6997 /******************* Bit definition for USART_DR register *******************/
bogdanm 0:9b334a45a8ff 6998 #define USART_DR_DR ((uint32_t)0x01FF) /*!<Data value */
bogdanm 0:9b334a45a8ff 6999
bogdanm 0:9b334a45a8ff 7000 /****************** Bit definition for USART_BRR register *******************/
bogdanm 0:9b334a45a8ff 7001 #define USART_BRR_DIV_Fraction ((uint32_t)0x000F) /*!<Fraction of USARTDIV */
bogdanm 0:9b334a45a8ff 7002 #define USART_BRR_DIV_Mantissa ((uint32_t)0xFFF0) /*!<Mantissa of USARTDIV */
bogdanm 0:9b334a45a8ff 7003
bogdanm 0:9b334a45a8ff 7004 /****************** Bit definition for USART_CR1 register *******************/
bogdanm 0:9b334a45a8ff 7005 #define USART_CR1_SBK ((uint32_t)0x0001) /*!<Send Break */
bogdanm 0:9b334a45a8ff 7006 #define USART_CR1_RWU ((uint32_t)0x0002) /*!<Receiver wakeup */
bogdanm 0:9b334a45a8ff 7007 #define USART_CR1_RE ((uint32_t)0x0004) /*!<Receiver Enable */
bogdanm 0:9b334a45a8ff 7008 #define USART_CR1_TE ((uint32_t)0x0008) /*!<Transmitter Enable */
bogdanm 0:9b334a45a8ff 7009 #define USART_CR1_IDLEIE ((uint32_t)0x0010) /*!<IDLE Interrupt Enable */
bogdanm 0:9b334a45a8ff 7010 #define USART_CR1_RXNEIE ((uint32_t)0x0020) /*!<RXNE Interrupt Enable */
bogdanm 0:9b334a45a8ff 7011 #define USART_CR1_TCIE ((uint32_t)0x0040) /*!<Transmission Complete Interrupt Enable */
bogdanm 0:9b334a45a8ff 7012 #define USART_CR1_TXEIE ((uint32_t)0x0080) /*!<PE Interrupt Enable */
bogdanm 0:9b334a45a8ff 7013 #define USART_CR1_PEIE ((uint32_t)0x0100) /*!<PE Interrupt Enable */
bogdanm 0:9b334a45a8ff 7014 #define USART_CR1_PS ((uint32_t)0x0200) /*!<Parity Selection */
bogdanm 0:9b334a45a8ff 7015 #define USART_CR1_PCE ((uint32_t)0x0400) /*!<Parity Control Enable */
bogdanm 0:9b334a45a8ff 7016 #define USART_CR1_WAKE ((uint32_t)0x0800) /*!<Wakeup method */
bogdanm 0:9b334a45a8ff 7017 #define USART_CR1_M ((uint32_t)0x1000) /*!<Word length */
bogdanm 0:9b334a45a8ff 7018 #define USART_CR1_UE ((uint32_t)0x2000) /*!<USART Enable */
bogdanm 0:9b334a45a8ff 7019 #define USART_CR1_OVER8 ((uint32_t)0x8000) /*!<USART Oversampling by 8 enable */
bogdanm 0:9b334a45a8ff 7020
bogdanm 0:9b334a45a8ff 7021 /****************** Bit definition for USART_CR2 register *******************/
bogdanm 0:9b334a45a8ff 7022 #define USART_CR2_ADD ((uint32_t)0x000F) /*!<Address of the USART node */
bogdanm 0:9b334a45a8ff 7023 #define USART_CR2_LBDL ((uint32_t)0x0020) /*!<LIN Break Detection Length */
bogdanm 0:9b334a45a8ff 7024 #define USART_CR2_LBDIE ((uint32_t)0x0040) /*!<LIN Break Detection Interrupt Enable */
bogdanm 0:9b334a45a8ff 7025 #define USART_CR2_LBCL ((uint32_t)0x0100) /*!<Last Bit Clock pulse */
bogdanm 0:9b334a45a8ff 7026 #define USART_CR2_CPHA ((uint32_t)0x0200) /*!<Clock Phase */
bogdanm 0:9b334a45a8ff 7027 #define USART_CR2_CPOL ((uint32_t)0x0400) /*!<Clock Polarity */
bogdanm 0:9b334a45a8ff 7028 #define USART_CR2_CLKEN ((uint32_t)0x0800) /*!<Clock Enable */
bogdanm 0:9b334a45a8ff 7029
bogdanm 0:9b334a45a8ff 7030 #define USART_CR2_STOP ((uint32_t)0x3000) /*!<STOP[1:0] bits (STOP bits) */
bogdanm 0:9b334a45a8ff 7031 #define USART_CR2_STOP_0 ((uint32_t)0x1000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7032 #define USART_CR2_STOP_1 ((uint32_t)0x2000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7033
bogdanm 0:9b334a45a8ff 7034 #define USART_CR2_LINEN ((uint32_t)0x4000) /*!<LIN mode enable */
bogdanm 0:9b334a45a8ff 7035
bogdanm 0:9b334a45a8ff 7036 /****************** Bit definition for USART_CR3 register *******************/
bogdanm 0:9b334a45a8ff 7037 #define USART_CR3_EIE ((uint32_t)0x0001) /*!<Error Interrupt Enable */
bogdanm 0:9b334a45a8ff 7038 #define USART_CR3_IREN ((uint32_t)0x0002) /*!<IrDA mode Enable */
bogdanm 0:9b334a45a8ff 7039 #define USART_CR3_IRLP ((uint32_t)0x0004) /*!<IrDA Low-Power */
bogdanm 0:9b334a45a8ff 7040 #define USART_CR3_HDSEL ((uint32_t)0x0008) /*!<Half-Duplex Selection */
bogdanm 0:9b334a45a8ff 7041 #define USART_CR3_NACK ((uint32_t)0x0010) /*!<Smartcard NACK enable */
bogdanm 0:9b334a45a8ff 7042 #define USART_CR3_SCEN ((uint32_t)0x0020) /*!<Smartcard mode enable */
bogdanm 0:9b334a45a8ff 7043 #define USART_CR3_DMAR ((uint32_t)0x0040) /*!<DMA Enable Receiver */
bogdanm 0:9b334a45a8ff 7044 #define USART_CR3_DMAT ((uint32_t)0x0080) /*!<DMA Enable Transmitter */
bogdanm 0:9b334a45a8ff 7045 #define USART_CR3_RTSE ((uint32_t)0x0100) /*!<RTS Enable */
bogdanm 0:9b334a45a8ff 7046 #define USART_CR3_CTSE ((uint32_t)0x0200) /*!<CTS Enable */
bogdanm 0:9b334a45a8ff 7047 #define USART_CR3_CTSIE ((uint32_t)0x0400) /*!<CTS Interrupt Enable */
bogdanm 0:9b334a45a8ff 7048 #define USART_CR3_ONEBIT ((uint32_t)0x0800) /*!<USART One bit method enable */
bogdanm 0:9b334a45a8ff 7049
bogdanm 0:9b334a45a8ff 7050 /****************** Bit definition for USART_GTPR register ******************/
bogdanm 0:9b334a45a8ff 7051 #define USART_GTPR_PSC ((uint32_t)0x00FF) /*!<PSC[7:0] bits (Prescaler value) */
bogdanm 0:9b334a45a8ff 7052 #define USART_GTPR_PSC_0 ((uint32_t)0x0001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7053 #define USART_GTPR_PSC_1 ((uint32_t)0x0002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7054 #define USART_GTPR_PSC_2 ((uint32_t)0x0004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 7055 #define USART_GTPR_PSC_3 ((uint32_t)0x0008) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 7056 #define USART_GTPR_PSC_4 ((uint32_t)0x0010) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 7057 #define USART_GTPR_PSC_5 ((uint32_t)0x0020) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 7058 #define USART_GTPR_PSC_6 ((uint32_t)0x0040) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 7059 #define USART_GTPR_PSC_7 ((uint32_t)0x0080) /*!<Bit 7 */
bogdanm 0:9b334a45a8ff 7060
bogdanm 0:9b334a45a8ff 7061 #define USART_GTPR_GT ((uint32_t)0xFF00) /*!<Guard time value */
bogdanm 0:9b334a45a8ff 7062
bogdanm 0:9b334a45a8ff 7063 /******************************************************************************/
bogdanm 0:9b334a45a8ff 7064 /* */
bogdanm 0:9b334a45a8ff 7065 /* Window WATCHDOG */
bogdanm 0:9b334a45a8ff 7066 /* */
bogdanm 0:9b334a45a8ff 7067 /******************************************************************************/
bogdanm 0:9b334a45a8ff 7068 /******************* Bit definition for WWDG_CR register ********************/
bogdanm 0:9b334a45a8ff 7069 #define WWDG_CR_T ((uint32_t)0x7F) /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */
bogdanm 0:9b334a45a8ff 7070 #define WWDG_CR_T0 ((uint32_t)0x01) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7071 #define WWDG_CR_T1 ((uint32_t)0x02) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7072 #define WWDG_CR_T2 ((uint32_t)0x04) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 7073 #define WWDG_CR_T3 ((uint32_t)0x08) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 7074 #define WWDG_CR_T4 ((uint32_t)0x10) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 7075 #define WWDG_CR_T5 ((uint32_t)0x20) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 7076 #define WWDG_CR_T6 ((uint32_t)0x40) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 7077
bogdanm 0:9b334a45a8ff 7078 #define WWDG_CR_WDGA ((uint32_t)0x80) /*!<Activation bit */
bogdanm 0:9b334a45a8ff 7079
bogdanm 0:9b334a45a8ff 7080 /******************* Bit definition for WWDG_CFR register *******************/
bogdanm 0:9b334a45a8ff 7081 #define WWDG_CFR_W ((uint32_t)0x007F) /*!<W[6:0] bits (7-bit window value) */
bogdanm 0:9b334a45a8ff 7082 #define WWDG_CFR_W0 ((uint32_t)0x0001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7083 #define WWDG_CFR_W1 ((uint32_t)0x0002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7084 #define WWDG_CFR_W2 ((uint32_t)0x0004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 7085 #define WWDG_CFR_W3 ((uint32_t)0x0008) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 7086 #define WWDG_CFR_W4 ((uint32_t)0x0010) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 7087 #define WWDG_CFR_W5 ((uint32_t)0x0020) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 7088 #define WWDG_CFR_W6 ((uint32_t)0x0040) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 7089
bogdanm 0:9b334a45a8ff 7090 #define WWDG_CFR_WDGTB ((uint32_t)0x0180) /*!<WDGTB[1:0] bits (Timer Base) */
bogdanm 0:9b334a45a8ff 7091 #define WWDG_CFR_WDGTB0 ((uint32_t)0x0080) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7092 #define WWDG_CFR_WDGTB1 ((uint32_t)0x0100) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7093
bogdanm 0:9b334a45a8ff 7094 #define WWDG_CFR_EWI ((uint32_t)0x0200) /*!<Early Wakeup Interrupt */
bogdanm 0:9b334a45a8ff 7095
bogdanm 0:9b334a45a8ff 7096 /******************* Bit definition for WWDG_SR register ********************/
bogdanm 0:9b334a45a8ff 7097 #define WWDG_SR_EWIF ((uint32_t)0x01) /*!<Early Wakeup Interrupt Flag */
bogdanm 0:9b334a45a8ff 7098
bogdanm 0:9b334a45a8ff 7099
bogdanm 0:9b334a45a8ff 7100 /******************************************************************************/
bogdanm 0:9b334a45a8ff 7101 /* */
bogdanm 0:9b334a45a8ff 7102 /* DBG */
bogdanm 0:9b334a45a8ff 7103 /* */
bogdanm 0:9b334a45a8ff 7104 /******************************************************************************/
bogdanm 0:9b334a45a8ff 7105 /******************** Bit definition for DBGMCU_IDCODE register *************/
bogdanm 0:9b334a45a8ff 7106 #define DBGMCU_IDCODE_DEV_ID ((uint32_t)0x00000FFF)
bogdanm 0:9b334a45a8ff 7107 #define DBGMCU_IDCODE_REV_ID ((uint32_t)0xFFFF0000)
bogdanm 0:9b334a45a8ff 7108
bogdanm 0:9b334a45a8ff 7109 /******************** Bit definition for DBGMCU_CR register *****************/
bogdanm 0:9b334a45a8ff 7110 #define DBGMCU_CR_DBG_SLEEP ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 7111 #define DBGMCU_CR_DBG_STOP ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 7112 #define DBGMCU_CR_DBG_STANDBY ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 7113 #define DBGMCU_CR_TRACE_IOEN ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 7114
bogdanm 0:9b334a45a8ff 7115 #define DBGMCU_CR_TRACE_MODE ((uint32_t)0x000000C0)
bogdanm 0:9b334a45a8ff 7116 #define DBGMCU_CR_TRACE_MODE_0 ((uint32_t)0x00000040)/*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7117 #define DBGMCU_CR_TRACE_MODE_1 ((uint32_t)0x00000080)/*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7118
bogdanm 0:9b334a45a8ff 7119 /******************** Bit definition for DBGMCU_APB1_FZ register ************/
bogdanm 0:9b334a45a8ff 7120 #define DBGMCU_APB1_FZ_DBG_TIM2_STOP ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 7121 #define DBGMCU_APB1_FZ_DBG_TIM3_STOP ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 7122 #define DBGMCU_APB1_FZ_DBG_TIM4_STOP ((uint32_t)0x00000004)
bogdanm 0:9b334a45a8ff 7123 #define DBGMCU_APB1_FZ_DBG_TIM5_STOP ((uint32_t)0x00000008)
bogdanm 0:9b334a45a8ff 7124 #define DBGMCU_APB1_FZ_DBG_TIM6_STOP ((uint32_t)0x00000010)
bogdanm 0:9b334a45a8ff 7125 #define DBGMCU_APB1_FZ_DBG_TIM7_STOP ((uint32_t)0x00000020)
bogdanm 0:9b334a45a8ff 7126 #define DBGMCU_APB1_FZ_DBG_TIM12_STOP ((uint32_t)0x00000040)
bogdanm 0:9b334a45a8ff 7127 #define DBGMCU_APB1_FZ_DBG_TIM13_STOP ((uint32_t)0x00000080)
bogdanm 0:9b334a45a8ff 7128 #define DBGMCU_APB1_FZ_DBG_TIM14_STOP ((uint32_t)0x00000100)
bogdanm 0:9b334a45a8ff 7129 #define DBGMCU_APB1_FZ_DBG_RTC_STOP ((uint32_t)0x00000400)
bogdanm 0:9b334a45a8ff 7130 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP ((uint32_t)0x00000800)
bogdanm 0:9b334a45a8ff 7131 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP ((uint32_t)0x00001000)
bogdanm 0:9b334a45a8ff 7132 #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT ((uint32_t)0x00200000)
bogdanm 0:9b334a45a8ff 7133 #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT ((uint32_t)0x00400000)
bogdanm 0:9b334a45a8ff 7134 #define DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT ((uint32_t)0x00800000)
bogdanm 0:9b334a45a8ff 7135 #define DBGMCU_APB1_FZ_DBG_CAN1_STOP ((uint32_t)0x02000000)
bogdanm 0:9b334a45a8ff 7136 #define DBGMCU_APB1_FZ_DBG_CAN2_STOP ((uint32_t)0x04000000)
bogdanm 0:9b334a45a8ff 7137 /* Old IWDGSTOP bit definition, maintained for legacy purpose */
bogdanm 0:9b334a45a8ff 7138 #define DBGMCU_APB1_FZ_DBG_IWDEG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP
bogdanm 0:9b334a45a8ff 7139
bogdanm 0:9b334a45a8ff 7140 /******************** Bit definition for DBGMCU_APB2_FZ register ************/
bogdanm 0:9b334a45a8ff 7141 #define DBGMCU_APB2_FZ_DBG_TIM1_STOP ((uint32_t)0x00000001)
bogdanm 0:9b334a45a8ff 7142 #define DBGMCU_APB2_FZ_DBG_TIM8_STOP ((uint32_t)0x00000002)
bogdanm 0:9b334a45a8ff 7143 #define DBGMCU_APB2_FZ_DBG_TIM9_STOP ((uint32_t)0x00010000)
bogdanm 0:9b334a45a8ff 7144 #define DBGMCU_APB2_FZ_DBG_TIM10_STOP ((uint32_t)0x00020000)
bogdanm 0:9b334a45a8ff 7145 #define DBGMCU_APB2_FZ_DBG_TIM11_STOP ((uint32_t)0x00040000)
bogdanm 0:9b334a45a8ff 7146
bogdanm 0:9b334a45a8ff 7147
bogdanm 0:9b334a45a8ff 7148 /******************************************************************************/
bogdanm 0:9b334a45a8ff 7149 /* */
bogdanm 0:9b334a45a8ff 7150 /* USB_OTG */
bogdanm 0:9b334a45a8ff 7151 /* */
bogdanm 0:9b334a45a8ff 7152 /******************************************************************************/
bogdanm 0:9b334a45a8ff 7153 /******************** Bit definition forUSB_OTG_GOTGCTL register ********************/
bogdanm 0:9b334a45a8ff 7154 #define USB_OTG_GOTGCTL_SRQSCS ((uint32_t)0x00000001) /*!< Session request success */
bogdanm 0:9b334a45a8ff 7155 #define USB_OTG_GOTGCTL_SRQ ((uint32_t)0x00000002) /*!< Session request */
bogdanm 0:9b334a45a8ff 7156 #define USB_OTG_GOTGCTL_VBVALOEN ((uint32_t)0x00000004) /*!< VBUS valid override enable */
bogdanm 0:9b334a45a8ff 7157 #define USB_OTG_GOTGCTL_VBVALOVAL ((uint32_t)0x00000008) /*!< VBUS valid override value */
bogdanm 0:9b334a45a8ff 7158 #define USB_OTG_GOTGCTL_AVALOEN ((uint32_t)0x00000010) /*!< A-peripheral session valid override enable */
bogdanm 0:9b334a45a8ff 7159 #define USB_OTG_GOTGCTL_AVALOVAL ((uint32_t)0x00000020) /*!< A-peripheral session valid override value */
bogdanm 0:9b334a45a8ff 7160 #define USB_OTG_GOTGCTL_BVALOEN ((uint32_t)0x00000040) /*!< B-peripheral session valid override enable */
bogdanm 0:9b334a45a8ff 7161 #define USB_OTG_GOTGCTL_BVALOVAL ((uint32_t)0x00000080) /*!< B-peripheral session valid override value */
bogdanm 0:9b334a45a8ff 7162 #define USB_OTG_GOTGCTL_HNGSCS ((uint32_t)0x00000100) /*!< Host set HNP enable */
bogdanm 0:9b334a45a8ff 7163 #define USB_OTG_GOTGCTL_HNPRQ ((uint32_t)0x00000200) /*!< HNP request */
bogdanm 0:9b334a45a8ff 7164 #define USB_OTG_GOTGCTL_HSHNPEN ((uint32_t)0x00000400) /*!< Host set HNP enable */
bogdanm 0:9b334a45a8ff 7165 #define USB_OTG_GOTGCTL_DHNPEN ((uint32_t)0x00000800) /*!< Device HNP enabled */
bogdanm 0:9b334a45a8ff 7166 #define USB_OTG_GOTGCTL_EHEN ((uint32_t)0x00001000) /*!< Embedded host enable */
bogdanm 0:9b334a45a8ff 7167 #define USB_OTG_GOTGCTL_CIDSTS ((uint32_t)0x00010000) /*!< Connector ID status */
bogdanm 0:9b334a45a8ff 7168 #define USB_OTG_GOTGCTL_DBCT ((uint32_t)0x00020000) /*!< Long/short debounce time */
bogdanm 0:9b334a45a8ff 7169 #define USB_OTG_GOTGCTL_ASVLD ((uint32_t)0x00040000) /*!< A-session valid */
bogdanm 0:9b334a45a8ff 7170 #define USB_OTG_GOTGCTL_BSESVLD ((uint32_t)0x00080000) /*!< B-session valid */
bogdanm 0:9b334a45a8ff 7171 #define USB_OTG_GOTGCTL_OTGVER ((uint32_t)0x00100000) /*!< OTG version */
bogdanm 0:9b334a45a8ff 7172
bogdanm 0:9b334a45a8ff 7173 /******************** Bit definition forUSB_OTG_HCFG register ********************/
bogdanm 0:9b334a45a8ff 7174
bogdanm 0:9b334a45a8ff 7175 #define USB_OTG_HCFG_FSLSPCS ((uint32_t)0x00000003) /*!< FS/LS PHY clock select */
bogdanm 0:9b334a45a8ff 7176 #define USB_OTG_HCFG_FSLSPCS_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7177 #define USB_OTG_HCFG_FSLSPCS_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7178 #define USB_OTG_HCFG_FSLSS ((uint32_t)0x00000004) /*!< FS- and LS-only support */
bogdanm 0:9b334a45a8ff 7179
bogdanm 0:9b334a45a8ff 7180 /******************** Bit definition forUSB_OTG_DCFG register ********************/
bogdanm 0:9b334a45a8ff 7181
bogdanm 0:9b334a45a8ff 7182 #define USB_OTG_DCFG_DSPD ((uint32_t)0x00000003) /*!< Device speed */
bogdanm 0:9b334a45a8ff 7183 #define USB_OTG_DCFG_DSPD_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7184 #define USB_OTG_DCFG_DSPD_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7185 #define USB_OTG_DCFG_NZLSOHSK ((uint32_t)0x00000004) /*!< Nonzero-length status OUT handshake */
bogdanm 0:9b334a45a8ff 7186
bogdanm 0:9b334a45a8ff 7187 #define USB_OTG_DCFG_DAD ((uint32_t)0x000007F0) /*!< Device address */
bogdanm 0:9b334a45a8ff 7188 #define USB_OTG_DCFG_DAD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7189 #define USB_OTG_DCFG_DAD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7190 #define USB_OTG_DCFG_DAD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 7191 #define USB_OTG_DCFG_DAD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 7192 #define USB_OTG_DCFG_DAD_4 ((uint32_t)0x00000100) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 7193 #define USB_OTG_DCFG_DAD_5 ((uint32_t)0x00000200) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 7194 #define USB_OTG_DCFG_DAD_6 ((uint32_t)0x00000400) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 7195
bogdanm 0:9b334a45a8ff 7196 #define USB_OTG_DCFG_PFIVL ((uint32_t)0x00001800) /*!< Periodic (micro)frame interval */
bogdanm 0:9b334a45a8ff 7197 #define USB_OTG_DCFG_PFIVL_0 ((uint32_t)0x00000800) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7198 #define USB_OTG_DCFG_PFIVL_1 ((uint32_t)0x00001000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7199
bogdanm 0:9b334a45a8ff 7200 #define USB_OTG_DCFG_PERSCHIVL ((uint32_t)0x03000000) /*!< Periodic scheduling interval */
bogdanm 0:9b334a45a8ff 7201 #define USB_OTG_DCFG_PERSCHIVL_0 ((uint32_t)0x01000000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7202 #define USB_OTG_DCFG_PERSCHIVL_1 ((uint32_t)0x02000000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7203
bogdanm 0:9b334a45a8ff 7204 /******************** Bit definition forUSB_OTG_PCGCR register ********************/
bogdanm 0:9b334a45a8ff 7205 #define USB_OTG_PCGCR_STPPCLK ((uint32_t)0x00000001) /*!< Stop PHY clock */
bogdanm 0:9b334a45a8ff 7206 #define USB_OTG_PCGCR_GATEHCLK ((uint32_t)0x00000002) /*!< Gate HCLK */
bogdanm 0:9b334a45a8ff 7207 #define USB_OTG_PCGCR_PHYSUSP ((uint32_t)0x00000010) /*!< PHY suspended */
bogdanm 0:9b334a45a8ff 7208
bogdanm 0:9b334a45a8ff 7209 /******************** Bit definition forUSB_OTG_GOTGINT register ********************/
bogdanm 0:9b334a45a8ff 7210 #define USB_OTG_GOTGINT_SEDET ((uint32_t)0x00000004) /*!< Session end detected */
bogdanm 0:9b334a45a8ff 7211 #define USB_OTG_GOTGINT_SRSSCHG ((uint32_t)0x00000100) /*!< Session request success status change */
bogdanm 0:9b334a45a8ff 7212 #define USB_OTG_GOTGINT_HNSSCHG ((uint32_t)0x00000200) /*!< Host negotiation success status change */
bogdanm 0:9b334a45a8ff 7213 #define USB_OTG_GOTGINT_HNGDET ((uint32_t)0x00020000) /*!< Host negotiation detected */
bogdanm 0:9b334a45a8ff 7214 #define USB_OTG_GOTGINT_ADTOCHG ((uint32_t)0x00040000) /*!< A-device timeout change */
bogdanm 0:9b334a45a8ff 7215 #define USB_OTG_GOTGINT_DBCDNE ((uint32_t)0x00080000) /*!< Debounce done */
bogdanm 0:9b334a45a8ff 7216 #define USB_OTG_GOTGINT_IDCHNG ((uint32_t)0x00100000) /*!< Change in ID pin input value */
bogdanm 0:9b334a45a8ff 7217
bogdanm 0:9b334a45a8ff 7218 /******************** Bit definition forUSB_OTG_DCTL register ********************/
bogdanm 0:9b334a45a8ff 7219 #define USB_OTG_DCTL_RWUSIG ((uint32_t)0x00000001) /*!< Remote wakeup signaling */
bogdanm 0:9b334a45a8ff 7220 #define USB_OTG_DCTL_SDIS ((uint32_t)0x00000002) /*!< Soft disconnect */
bogdanm 0:9b334a45a8ff 7221 #define USB_OTG_DCTL_GINSTS ((uint32_t)0x00000004) /*!< Global IN NAK status */
bogdanm 0:9b334a45a8ff 7222 #define USB_OTG_DCTL_GONSTS ((uint32_t)0x00000008) /*!< Global OUT NAK status */
bogdanm 0:9b334a45a8ff 7223
bogdanm 0:9b334a45a8ff 7224 #define USB_OTG_DCTL_TCTL ((uint32_t)0x00000070) /*!< Test control */
bogdanm 0:9b334a45a8ff 7225 #define USB_OTG_DCTL_TCTL_0 ((uint32_t)0x00000010) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7226 #define USB_OTG_DCTL_TCTL_1 ((uint32_t)0x00000020) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7227 #define USB_OTG_DCTL_TCTL_2 ((uint32_t)0x00000040) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 7228 #define USB_OTG_DCTL_SGINAK ((uint32_t)0x00000080) /*!< Set global IN NAK */
bogdanm 0:9b334a45a8ff 7229 #define USB_OTG_DCTL_CGINAK ((uint32_t)0x00000100) /*!< Clear global IN NAK */
bogdanm 0:9b334a45a8ff 7230 #define USB_OTG_DCTL_SGONAK ((uint32_t)0x00000200) /*!< Set global OUT NAK */
bogdanm 0:9b334a45a8ff 7231 #define USB_OTG_DCTL_CGONAK ((uint32_t)0x00000400) /*!< Clear global OUT NAK */
bogdanm 0:9b334a45a8ff 7232 #define USB_OTG_DCTL_POPRGDNE ((uint32_t)0x00000800) /*!< Power-on programming done */
bogdanm 0:9b334a45a8ff 7233
bogdanm 0:9b334a45a8ff 7234 /******************** Bit definition forUSB_OTG_HFIR register ********************/
bogdanm 0:9b334a45a8ff 7235 #define USB_OTG_HFIR_FRIVL ((uint32_t)0x0000FFFF) /*!< Frame interval */
bogdanm 0:9b334a45a8ff 7236
bogdanm 0:9b334a45a8ff 7237 /******************** Bit definition forUSB_OTG_HFNUM register ********************/
bogdanm 0:9b334a45a8ff 7238 #define USB_OTG_HFNUM_FRNUM ((uint32_t)0x0000FFFF) /*!< Frame number */
bogdanm 0:9b334a45a8ff 7239 #define USB_OTG_HFNUM_FTREM ((uint32_t)0xFFFF0000) /*!< Frame time remaining */
bogdanm 0:9b334a45a8ff 7240
bogdanm 0:9b334a45a8ff 7241 /******************** Bit definition forUSB_OTG_DSTS register ********************/
bogdanm 0:9b334a45a8ff 7242 #define USB_OTG_DSTS_SUSPSTS ((uint32_t)0x00000001) /*!< Suspend status */
bogdanm 0:9b334a45a8ff 7243
bogdanm 0:9b334a45a8ff 7244 #define USB_OTG_DSTS_ENUMSPD ((uint32_t)0x00000006) /*!< Enumerated speed */
bogdanm 0:9b334a45a8ff 7245 #define USB_OTG_DSTS_ENUMSPD_0 ((uint32_t)0x00000002) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7246 #define USB_OTG_DSTS_ENUMSPD_1 ((uint32_t)0x00000004) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7247 #define USB_OTG_DSTS_EERR ((uint32_t)0x00000008) /*!< Erratic error */
bogdanm 0:9b334a45a8ff 7248 #define USB_OTG_DSTS_FNSOF ((uint32_t)0x003FFF00) /*!< Frame number of the received SOF */
bogdanm 0:9b334a45a8ff 7249
bogdanm 0:9b334a45a8ff 7250 /******************** Bit definition forUSB_OTG_GAHBCFG register ********************/
bogdanm 0:9b334a45a8ff 7251 #define USB_OTG_GAHBCFG_GINT ((uint32_t)0x00000001) /*!< Global interrupt mask */
bogdanm 0:9b334a45a8ff 7252 #define USB_OTG_GAHBCFG_HBSTLEN ((uint32_t)0x0000001E) /*!< Burst length/type */
bogdanm 0:9b334a45a8ff 7253 #define USB_OTG_GAHBCFG_HBSTLEN_0 ((uint32_t)0x00000002) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7254 #define USB_OTG_GAHBCFG_HBSTLEN_1 ((uint32_t)0x00000004) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7255 #define USB_OTG_GAHBCFG_HBSTLEN_2 ((uint32_t)0x00000008) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 7256 #define USB_OTG_GAHBCFG_HBSTLEN_3 ((uint32_t)0x00000010) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 7257 #define USB_OTG_GAHBCFG_DMAEN ((uint32_t)0x00000020) /*!< DMA enable */
bogdanm 0:9b334a45a8ff 7258 #define USB_OTG_GAHBCFG_TXFELVL ((uint32_t)0x00000080) /*!< TxFIFO empty level */
bogdanm 0:9b334a45a8ff 7259 #define USB_OTG_GAHBCFG_PTXFELVL ((uint32_t)0x00000100) /*!< Periodic TxFIFO empty level */
bogdanm 0:9b334a45a8ff 7260
bogdanm 0:9b334a45a8ff 7261 /******************** Bit definition forUSB_OTG_GUSBCFG register ********************/
bogdanm 0:9b334a45a8ff 7262
bogdanm 0:9b334a45a8ff 7263 #define USB_OTG_GUSBCFG_TOCAL ((uint32_t)0x00000007) /*!< FS timeout calibration */
bogdanm 0:9b334a45a8ff 7264 #define USB_OTG_GUSBCFG_TOCAL_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7265 #define USB_OTG_GUSBCFG_TOCAL_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7266 #define USB_OTG_GUSBCFG_TOCAL_2 ((uint32_t)0x00000004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 7267 #define USB_OTG_GUSBCFG_PHYSEL ((uint32_t)0x00000040) /*!< USB 2.0 high-speed ULPI PHY or USB 1.1 full-speed serial transceiver select */
bogdanm 0:9b334a45a8ff 7268 #define USB_OTG_GUSBCFG_SRPCAP ((uint32_t)0x00000100) /*!< SRP-capable */
bogdanm 0:9b334a45a8ff 7269 #define USB_OTG_GUSBCFG_HNPCAP ((uint32_t)0x00000200) /*!< HNP-capable */
bogdanm 0:9b334a45a8ff 7270 #define USB_OTG_GUSBCFG_TRDT ((uint32_t)0x00003C00) /*!< USB turnaround time */
bogdanm 0:9b334a45a8ff 7271 #define USB_OTG_GUSBCFG_TRDT_0 ((uint32_t)0x00000400) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7272 #define USB_OTG_GUSBCFG_TRDT_1 ((uint32_t)0x00000800) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7273 #define USB_OTG_GUSBCFG_TRDT_2 ((uint32_t)0x00001000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 7274 #define USB_OTG_GUSBCFG_TRDT_3 ((uint32_t)0x00002000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 7275 #define USB_OTG_GUSBCFG_PHYLPCS ((uint32_t)0x00008000) /*!< PHY Low-power clock select */
bogdanm 0:9b334a45a8ff 7276 #define USB_OTG_GUSBCFG_ULPIFSLS ((uint32_t)0x00020000) /*!< ULPI FS/LS select */
bogdanm 0:9b334a45a8ff 7277 #define USB_OTG_GUSBCFG_ULPIAR ((uint32_t)0x00040000) /*!< ULPI Auto-resume */
bogdanm 0:9b334a45a8ff 7278 #define USB_OTG_GUSBCFG_ULPICSM ((uint32_t)0x00080000) /*!< ULPI Clock SuspendM */
bogdanm 0:9b334a45a8ff 7279 #define USB_OTG_GUSBCFG_ULPIEVBUSD ((uint32_t)0x00100000) /*!< ULPI External VBUS Drive */
bogdanm 0:9b334a45a8ff 7280 #define USB_OTG_GUSBCFG_ULPIEVBUSI ((uint32_t)0x00200000) /*!< ULPI external VBUS indicator */
bogdanm 0:9b334a45a8ff 7281 #define USB_OTG_GUSBCFG_TSDPS ((uint32_t)0x00400000) /*!< TermSel DLine pulsing selection */
bogdanm 0:9b334a45a8ff 7282 #define USB_OTG_GUSBCFG_PCCI ((uint32_t)0x00800000) /*!< Indicator complement */
bogdanm 0:9b334a45a8ff 7283 #define USB_OTG_GUSBCFG_PTCI ((uint32_t)0x01000000) /*!< Indicator pass through */
bogdanm 0:9b334a45a8ff 7284 #define USB_OTG_GUSBCFG_ULPIIPD ((uint32_t)0x02000000) /*!< ULPI interface protect disable */
bogdanm 0:9b334a45a8ff 7285 #define USB_OTG_GUSBCFG_FHMOD ((uint32_t)0x20000000) /*!< Forced host mode */
bogdanm 0:9b334a45a8ff 7286 #define USB_OTG_GUSBCFG_FDMOD ((uint32_t)0x40000000) /*!< Forced peripheral mode */
bogdanm 0:9b334a45a8ff 7287 #define USB_OTG_GUSBCFG_CTXPKT ((uint32_t)0x80000000) /*!< Corrupt Tx packet */
bogdanm 0:9b334a45a8ff 7288
bogdanm 0:9b334a45a8ff 7289 /******************** Bit definition forUSB_OTG_GRSTCTL register ********************/
bogdanm 0:9b334a45a8ff 7290 #define USB_OTG_GRSTCTL_CSRST ((uint32_t)0x00000001) /*!< Core soft reset */
bogdanm 0:9b334a45a8ff 7291 #define USB_OTG_GRSTCTL_HSRST ((uint32_t)0x00000002) /*!< HCLK soft reset */
bogdanm 0:9b334a45a8ff 7292 #define USB_OTG_GRSTCTL_FCRST ((uint32_t)0x00000004) /*!< Host frame counter reset */
bogdanm 0:9b334a45a8ff 7293 #define USB_OTG_GRSTCTL_RXFFLSH ((uint32_t)0x00000010) /*!< RxFIFO flush */
bogdanm 0:9b334a45a8ff 7294 #define USB_OTG_GRSTCTL_TXFFLSH ((uint32_t)0x00000020) /*!< TxFIFO flush */
bogdanm 0:9b334a45a8ff 7295 #define USB_OTG_GRSTCTL_TXFNUM ((uint32_t)0x000007C0) /*!< TxFIFO number */
bogdanm 0:9b334a45a8ff 7296 #define USB_OTG_GRSTCTL_TXFNUM_0 ((uint32_t)0x00000040) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7297 #define USB_OTG_GRSTCTL_TXFNUM_1 ((uint32_t)0x00000080) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7298 #define USB_OTG_GRSTCTL_TXFNUM_2 ((uint32_t)0x00000100) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 7299 #define USB_OTG_GRSTCTL_TXFNUM_3 ((uint32_t)0x00000200) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 7300 #define USB_OTG_GRSTCTL_TXFNUM_4 ((uint32_t)0x00000400) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 7301 #define USB_OTG_GRSTCTL_DMAREQ ((uint32_t)0x40000000) /*!< DMA request signal */
bogdanm 0:9b334a45a8ff 7302 #define USB_OTG_GRSTCTL_AHBIDL ((uint32_t)0x80000000) /*!< AHB master idle */
bogdanm 0:9b334a45a8ff 7303
bogdanm 0:9b334a45a8ff 7304 /******************** Bit definition forUSB_OTG_DIEPMSK register ********************/
bogdanm 0:9b334a45a8ff 7305 #define USB_OTG_DIEPMSK_XFRCM ((uint32_t)0x00000001) /*!< Transfer completed interrupt mask */
bogdanm 0:9b334a45a8ff 7306 #define USB_OTG_DIEPMSK_EPDM ((uint32_t)0x00000002) /*!< Endpoint disabled interrupt mask */
bogdanm 0:9b334a45a8ff 7307 #define USB_OTG_DIEPMSK_TOM ((uint32_t)0x00000008) /*!< Timeout condition mask (nonisochronous endpoints) */
bogdanm 0:9b334a45a8ff 7308 #define USB_OTG_DIEPMSK_ITTXFEMSK ((uint32_t)0x00000010) /*!< IN token received when TxFIFO empty mask */
bogdanm 0:9b334a45a8ff 7309 #define USB_OTG_DIEPMSK_INEPNMM ((uint32_t)0x00000020) /*!< IN token received with EP mismatch mask */
bogdanm 0:9b334a45a8ff 7310 #define USB_OTG_DIEPMSK_INEPNEM ((uint32_t)0x00000040) /*!< IN endpoint NAK effective mask */
bogdanm 0:9b334a45a8ff 7311 #define USB_OTG_DIEPMSK_TXFURM ((uint32_t)0x00000100) /*!< FIFO underrun mask */
bogdanm 0:9b334a45a8ff 7312 #define USB_OTG_DIEPMSK_BIM ((uint32_t)0x00000200) /*!< BNA interrupt mask */
bogdanm 0:9b334a45a8ff 7313
bogdanm 0:9b334a45a8ff 7314 /******************** Bit definition forUSB_OTG_HPTXSTS register ********************/
bogdanm 0:9b334a45a8ff 7315 #define USB_OTG_HPTXSTS_PTXFSAVL ((uint32_t)0x0000FFFF) /*!< Periodic transmit data FIFO space available */
bogdanm 0:9b334a45a8ff 7316 #define USB_OTG_HPTXSTS_PTXQSAV ((uint32_t)0x00FF0000) /*!< Periodic transmit request queue space available */
bogdanm 0:9b334a45a8ff 7317 #define USB_OTG_HPTXSTS_PTXQSAV_0 ((uint32_t)0x00010000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7318 #define USB_OTG_HPTXSTS_PTXQSAV_1 ((uint32_t)0x00020000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7319 #define USB_OTG_HPTXSTS_PTXQSAV_2 ((uint32_t)0x00040000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 7320 #define USB_OTG_HPTXSTS_PTXQSAV_3 ((uint32_t)0x00080000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 7321 #define USB_OTG_HPTXSTS_PTXQSAV_4 ((uint32_t)0x00100000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 7322 #define USB_OTG_HPTXSTS_PTXQSAV_5 ((uint32_t)0x00200000) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 7323 #define USB_OTG_HPTXSTS_PTXQSAV_6 ((uint32_t)0x00400000) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 7324 #define USB_OTG_HPTXSTS_PTXQSAV_7 ((uint32_t)0x00800000) /*!<Bit 7 */
bogdanm 0:9b334a45a8ff 7325
bogdanm 0:9b334a45a8ff 7326 #define USB_OTG_HPTXSTS_PTXQTOP ((uint32_t)0xFF000000) /*!< Top of the periodic transmit request queue */
bogdanm 0:9b334a45a8ff 7327 #define USB_OTG_HPTXSTS_PTXQTOP_0 ((uint32_t)0x01000000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7328 #define USB_OTG_HPTXSTS_PTXQTOP_1 ((uint32_t)0x02000000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7329 #define USB_OTG_HPTXSTS_PTXQTOP_2 ((uint32_t)0x04000000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 7330 #define USB_OTG_HPTXSTS_PTXQTOP_3 ((uint32_t)0x08000000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 7331 #define USB_OTG_HPTXSTS_PTXQTOP_4 ((uint32_t)0x10000000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 7332 #define USB_OTG_HPTXSTS_PTXQTOP_5 ((uint32_t)0x20000000) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 7333 #define USB_OTG_HPTXSTS_PTXQTOP_6 ((uint32_t)0x40000000) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 7334 #define USB_OTG_HPTXSTS_PTXQTOP_7 ((uint32_t)0x80000000) /*!<Bit 7 */
bogdanm 0:9b334a45a8ff 7335
bogdanm 0:9b334a45a8ff 7336 /******************** Bit definition forUSB_OTG_HAINT register ********************/
bogdanm 0:9b334a45a8ff 7337 #define USB_OTG_HAINT_HAINT ((uint32_t)0x0000FFFF) /*!< Channel interrupts */
bogdanm 0:9b334a45a8ff 7338
bogdanm 0:9b334a45a8ff 7339 /******************** Bit definition forUSB_OTG_DOEPMSK register ********************/
bogdanm 0:9b334a45a8ff 7340 #define USB_OTG_DOEPMSK_XFRCM ((uint32_t)0x00000001) /*!< Transfer completed interrupt mask */
bogdanm 0:9b334a45a8ff 7341 #define USB_OTG_DOEPMSK_EPDM ((uint32_t)0x00000002) /*!< Endpoint disabled interrupt mask */
bogdanm 0:9b334a45a8ff 7342 #define USB_OTG_DOEPMSK_STUPM ((uint32_t)0x00000008) /*!< SETUP phase done mask */
bogdanm 0:9b334a45a8ff 7343 #define USB_OTG_DOEPMSK_OTEPDM ((uint32_t)0x00000010) /*!< OUT token received when endpoint disabled mask */
bogdanm 0:9b334a45a8ff 7344 #define USB_OTG_DOEPMSK_B2BSTUP ((uint32_t)0x00000040) /*!< Back-to-back SETUP packets received mask */
bogdanm 0:9b334a45a8ff 7345 #define USB_OTG_DOEPMSK_OPEM ((uint32_t)0x00000100) /*!< OUT packet error mask */
bogdanm 0:9b334a45a8ff 7346 #define USB_OTG_DOEPMSK_BOIM ((uint32_t)0x00000200) /*!< BNA interrupt mask */
bogdanm 0:9b334a45a8ff 7347
bogdanm 0:9b334a45a8ff 7348 /******************** Bit definition forUSB_OTG_GINTSTS register ********************/
bogdanm 0:9b334a45a8ff 7349 #define USB_OTG_GINTSTS_CMOD ((uint32_t)0x00000001) /*!< Current mode of operation */
bogdanm 0:9b334a45a8ff 7350 #define USB_OTG_GINTSTS_MMIS ((uint32_t)0x00000002) /*!< Mode mismatch interrupt */
bogdanm 0:9b334a45a8ff 7351 #define USB_OTG_GINTSTS_OTGINT ((uint32_t)0x00000004) /*!< OTG interrupt */
bogdanm 0:9b334a45a8ff 7352 #define USB_OTG_GINTSTS_SOF ((uint32_t)0x00000008) /*!< Start of frame */
bogdanm 0:9b334a45a8ff 7353 #define USB_OTG_GINTSTS_RXFLVL ((uint32_t)0x00000010) /*!< RxFIFO nonempty */
bogdanm 0:9b334a45a8ff 7354 #define USB_OTG_GINTSTS_NPTXFE ((uint32_t)0x00000020) /*!< Nonperiodic TxFIFO empty */
bogdanm 0:9b334a45a8ff 7355 #define USB_OTG_GINTSTS_GINAKEFF ((uint32_t)0x00000040) /*!< Global IN nonperiodic NAK effective */
bogdanm 0:9b334a45a8ff 7356 #define USB_OTG_GINTSTS_BOUTNAKEFF ((uint32_t)0x00000080) /*!< Global OUT NAK effective */
bogdanm 0:9b334a45a8ff 7357 #define USB_OTG_GINTSTS_ESUSP ((uint32_t)0x00000400) /*!< Early suspend */
bogdanm 0:9b334a45a8ff 7358 #define USB_OTG_GINTSTS_USBSUSP ((uint32_t)0x00000800) /*!< USB suspend */
bogdanm 0:9b334a45a8ff 7359 #define USB_OTG_GINTSTS_USBRST ((uint32_t)0x00001000) /*!< USB reset */
bogdanm 0:9b334a45a8ff 7360 #define USB_OTG_GINTSTS_ENUMDNE ((uint32_t)0x00002000) /*!< Enumeration done */
bogdanm 0:9b334a45a8ff 7361 #define USB_OTG_GINTSTS_ISOODRP ((uint32_t)0x00004000) /*!< Isochronous OUT packet dropped interrupt */
bogdanm 0:9b334a45a8ff 7362 #define USB_OTG_GINTSTS_EOPF ((uint32_t)0x00008000) /*!< End of periodic frame interrupt */
bogdanm 0:9b334a45a8ff 7363 #define USB_OTG_GINTSTS_IEPINT ((uint32_t)0x00040000) /*!< IN endpoint interrupt */
bogdanm 0:9b334a45a8ff 7364 #define USB_OTG_GINTSTS_OEPINT ((uint32_t)0x00080000) /*!< OUT endpoint interrupt */
bogdanm 0:9b334a45a8ff 7365 #define USB_OTG_GINTSTS_IISOIXFR ((uint32_t)0x00100000) /*!< Incomplete isochronous IN transfer */
bogdanm 0:9b334a45a8ff 7366 #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT ((uint32_t)0x00200000) /*!< Incomplete periodic transfer */
bogdanm 0:9b334a45a8ff 7367 #define USB_OTG_GINTSTS_DATAFSUSP ((uint32_t)0x00400000) /*!< Data fetch suspended */
bogdanm 0:9b334a45a8ff 7368 #define USB_OTG_GINTSTS_RSTDET ((uint32_t)0x00800000) /*!< Reset detected interrupt */
bogdanm 0:9b334a45a8ff 7369 #define USB_OTG_GINTSTS_HPRTINT ((uint32_t)0x01000000) /*!< Host port interrupt */
bogdanm 0:9b334a45a8ff 7370 #define USB_OTG_GINTSTS_HCINT ((uint32_t)0x02000000) /*!< Host channels interrupt */
bogdanm 0:9b334a45a8ff 7371 #define USB_OTG_GINTSTS_PTXFE ((uint32_t)0x04000000) /*!< Periodic TxFIFO empty */
bogdanm 0:9b334a45a8ff 7372 #define USB_OTG_GINTSTS_LPMINT ((uint32_t)0x08000000) /*!< LPM interrupt */
bogdanm 0:9b334a45a8ff 7373 #define USB_OTG_GINTSTS_CIDSCHG ((uint32_t)0x10000000) /*!< Connector ID status change */
bogdanm 0:9b334a45a8ff 7374 #define USB_OTG_GINTSTS_DISCINT ((uint32_t)0x20000000) /*!< Disconnect detected interrupt */
bogdanm 0:9b334a45a8ff 7375 #define USB_OTG_GINTSTS_SRQINT ((uint32_t)0x40000000) /*!< Session request/new session detected interrupt */
bogdanm 0:9b334a45a8ff 7376 #define USB_OTG_GINTSTS_WKUINT ((uint32_t)0x80000000) /*!< Resume/remote wakeup detected interrupt */
bogdanm 0:9b334a45a8ff 7377
bogdanm 0:9b334a45a8ff 7378 /******************** Bit definition forUSB_OTG_GINTMSK register ********************/
bogdanm 0:9b334a45a8ff 7379 #define USB_OTG_GINTMSK_MMISM ((uint32_t)0x00000002) /*!< Mode mismatch interrupt mask */
bogdanm 0:9b334a45a8ff 7380 #define USB_OTG_GINTMSK_OTGINT ((uint32_t)0x00000004) /*!< OTG interrupt mask */
bogdanm 0:9b334a45a8ff 7381 #define USB_OTG_GINTMSK_SOFM ((uint32_t)0x00000008) /*!< Start of frame mask */
bogdanm 0:9b334a45a8ff 7382 #define USB_OTG_GINTMSK_RXFLVLM ((uint32_t)0x00000010) /*!< Receive FIFO nonempty mask */
bogdanm 0:9b334a45a8ff 7383 #define USB_OTG_GINTMSK_NPTXFEM ((uint32_t)0x00000020) /*!< Nonperiodic TxFIFO empty mask */
bogdanm 0:9b334a45a8ff 7384 #define USB_OTG_GINTMSK_GINAKEFFM ((uint32_t)0x00000040) /*!< Global nonperiodic IN NAK effective mask */
bogdanm 0:9b334a45a8ff 7385 #define USB_OTG_GINTMSK_GONAKEFFM ((uint32_t)0x00000080) /*!< Global OUT NAK effective mask */
bogdanm 0:9b334a45a8ff 7386 #define USB_OTG_GINTMSK_ESUSPM ((uint32_t)0x00000400) /*!< Early suspend mask */
bogdanm 0:9b334a45a8ff 7387 #define USB_OTG_GINTMSK_USBSUSPM ((uint32_t)0x00000800) /*!< USB suspend mask */
bogdanm 0:9b334a45a8ff 7388 #define USB_OTG_GINTMSK_USBRST ((uint32_t)0x00001000) /*!< USB reset mask */
bogdanm 0:9b334a45a8ff 7389 #define USB_OTG_GINTMSK_ENUMDNEM ((uint32_t)0x00002000) /*!< Enumeration done mask */
bogdanm 0:9b334a45a8ff 7390 #define USB_OTG_GINTMSK_ISOODRPM ((uint32_t)0x00004000) /*!< Isochronous OUT packet dropped interrupt mask */
bogdanm 0:9b334a45a8ff 7391 #define USB_OTG_GINTMSK_EOPFM ((uint32_t)0x00008000) /*!< End of periodic frame interrupt mask */
bogdanm 0:9b334a45a8ff 7392 #define USB_OTG_GINTMSK_EPMISM ((uint32_t)0x00020000) /*!< Endpoint mismatch interrupt mask */
bogdanm 0:9b334a45a8ff 7393 #define USB_OTG_GINTMSK_IEPINT ((uint32_t)0x00040000) /*!< IN endpoints interrupt mask */
bogdanm 0:9b334a45a8ff 7394 #define USB_OTG_GINTMSK_OEPINT ((uint32_t)0x00080000) /*!< OUT endpoints interrupt mask */
bogdanm 0:9b334a45a8ff 7395 #define USB_OTG_GINTMSK_IISOIXFRM ((uint32_t)0x00100000) /*!< Incomplete isochronous IN transfer mask */
bogdanm 0:9b334a45a8ff 7396 #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM ((uint32_t)0x00200000) /*!< Incomplete periodic transfer mask */
bogdanm 0:9b334a45a8ff 7397 #define USB_OTG_GINTMSK_FSUSPM ((uint32_t)0x00400000) /*!< Data fetch suspended mask */
bogdanm 0:9b334a45a8ff 7398 #define USB_OTG_GINTMSK_RSTDEM ((uint32_t)0x00800000) /*!< Reset detected interrupt mask */
bogdanm 0:9b334a45a8ff 7399 #define USB_OTG_GINTMSK_PRTIM ((uint32_t)0x01000000) /*!< Host port interrupt mask */
bogdanm 0:9b334a45a8ff 7400 #define USB_OTG_GINTMSK_HCIM ((uint32_t)0x02000000) /*!< Host channels interrupt mask */
bogdanm 0:9b334a45a8ff 7401 #define USB_OTG_GINTMSK_PTXFEM ((uint32_t)0x04000000) /*!< Periodic TxFIFO empty mask */
bogdanm 0:9b334a45a8ff 7402 #define USB_OTG_GINTMSK_LPMINTM ((uint32_t)0x08000000) /*!< LPM interrupt Mask */
bogdanm 0:9b334a45a8ff 7403 #define USB_OTG_GINTMSK_CIDSCHGM ((uint32_t)0x10000000) /*!< Connector ID status change mask */
bogdanm 0:9b334a45a8ff 7404 #define USB_OTG_GINTMSK_DISCINT ((uint32_t)0x20000000) /*!< Disconnect detected interrupt mask */
bogdanm 0:9b334a45a8ff 7405 #define USB_OTG_GINTMSK_SRQIM ((uint32_t)0x40000000) /*!< Session request/new session detected interrupt mask */
bogdanm 0:9b334a45a8ff 7406 #define USB_OTG_GINTMSK_WUIM ((uint32_t)0x80000000) /*!< Resume/remote wakeup detected interrupt mask */
bogdanm 0:9b334a45a8ff 7407
bogdanm 0:9b334a45a8ff 7408 /******************** Bit definition forUSB_OTG_DAINT register ********************/
bogdanm 0:9b334a45a8ff 7409 #define USB_OTG_DAINT_IEPINT ((uint32_t)0x0000FFFF) /*!< IN endpoint interrupt bits */
bogdanm 0:9b334a45a8ff 7410 #define USB_OTG_DAINT_OEPINT ((uint32_t)0xFFFF0000) /*!< OUT endpoint interrupt bits */
bogdanm 0:9b334a45a8ff 7411
bogdanm 0:9b334a45a8ff 7412 /******************** Bit definition forUSB_OTG_HAINTMSK register ********************/
bogdanm 0:9b334a45a8ff 7413 #define USB_OTG_HAINTMSK_HAINTM ((uint32_t)0x0000FFFF) /*!< Channel interrupt mask */
bogdanm 0:9b334a45a8ff 7414
bogdanm 0:9b334a45a8ff 7415 /******************** Bit definition for USB_OTG_GRXSTSP register ********************/
bogdanm 0:9b334a45a8ff 7416 #define USB_OTG_GRXSTSP_EPNUM ((uint32_t)0x0000000F) /*!< IN EP interrupt mask bits */
bogdanm 0:9b334a45a8ff 7417 #define USB_OTG_GRXSTSP_BCNT ((uint32_t)0x00007FF0) /*!< OUT EP interrupt mask bits */
bogdanm 0:9b334a45a8ff 7418 #define USB_OTG_GRXSTSP_DPID ((uint32_t)0x00018000) /*!< OUT EP interrupt mask bits */
bogdanm 0:9b334a45a8ff 7419 #define USB_OTG_GRXSTSP_PKTSTS ((uint32_t)0x001E0000) /*!< OUT EP interrupt mask bits */
bogdanm 0:9b334a45a8ff 7420
bogdanm 0:9b334a45a8ff 7421 /******************** Bit definition forUSB_OTG_DAINTMSK register ********************/
bogdanm 0:9b334a45a8ff 7422 #define USB_OTG_DAINTMSK_IEPM ((uint32_t)0x0000FFFF) /*!< IN EP interrupt mask bits */
bogdanm 0:9b334a45a8ff 7423 #define USB_OTG_DAINTMSK_OEPM ((uint32_t)0xFFFF0000) /*!< OUT EP interrupt mask bits */
bogdanm 0:9b334a45a8ff 7424
bogdanm 0:9b334a45a8ff 7425 /******************** Bit definition for OTG register ********************/
bogdanm 0:9b334a45a8ff 7426
bogdanm 0:9b334a45a8ff 7427 #define USB_OTG_CHNUM ((uint32_t)0x0000000F) /*!< Channel number */
bogdanm 0:9b334a45a8ff 7428 #define USB_OTG_CHNUM_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7429 #define USB_OTG_CHNUM_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7430 #define USB_OTG_CHNUM_2 ((uint32_t)0x00000004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 7431 #define USB_OTG_CHNUM_3 ((uint32_t)0x00000008) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 7432 #define USB_OTG_BCNT ((uint32_t)0x00007FF0) /*!< Byte count */
bogdanm 0:9b334a45a8ff 7433
bogdanm 0:9b334a45a8ff 7434 #define USB_OTG_DPID ((uint32_t)0x00018000) /*!< Data PID */
bogdanm 0:9b334a45a8ff 7435 #define USB_OTG_DPID_0 ((uint32_t)0x00008000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7436 #define USB_OTG_DPID_1 ((uint32_t)0x00010000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7437
bogdanm 0:9b334a45a8ff 7438 #define USB_OTG_PKTSTS ((uint32_t)0x001E0000) /*!< Packet status */
bogdanm 0:9b334a45a8ff 7439 #define USB_OTG_PKTSTS_0 ((uint32_t)0x00020000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7440 #define USB_OTG_PKTSTS_1 ((uint32_t)0x00040000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7441 #define USB_OTG_PKTSTS_2 ((uint32_t)0x00080000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 7442 #define USB_OTG_PKTSTS_3 ((uint32_t)0x00100000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 7443
bogdanm 0:9b334a45a8ff 7444 #define USB_OTG_EPNUM ((uint32_t)0x0000000F) /*!< Endpoint number */
bogdanm 0:9b334a45a8ff 7445 #define USB_OTG_EPNUM_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7446 #define USB_OTG_EPNUM_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7447 #define USB_OTG_EPNUM_2 ((uint32_t)0x00000004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 7448 #define USB_OTG_EPNUM_3 ((uint32_t)0x00000008) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 7449
bogdanm 0:9b334a45a8ff 7450 #define USB_OTG_FRMNUM ((uint32_t)0x01E00000) /*!< Frame number */
bogdanm 0:9b334a45a8ff 7451 #define USB_OTG_FRMNUM_0 ((uint32_t)0x00200000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7452 #define USB_OTG_FRMNUM_1 ((uint32_t)0x00400000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7453 #define USB_OTG_FRMNUM_2 ((uint32_t)0x00800000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 7454 #define USB_OTG_FRMNUM_3 ((uint32_t)0x01000000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 7455
bogdanm 0:9b334a45a8ff 7456 /******************** Bit definition for OTG register ********************/
bogdanm 0:9b334a45a8ff 7457
bogdanm 0:9b334a45a8ff 7458 #define USB_OTG_CHNUM ((uint32_t)0x0000000F) /*!< Channel number */
bogdanm 0:9b334a45a8ff 7459 #define USB_OTG_CHNUM_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7460 #define USB_OTG_CHNUM_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7461 #define USB_OTG_CHNUM_2 ((uint32_t)0x00000004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 7462 #define USB_OTG_CHNUM_3 ((uint32_t)0x00000008) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 7463 #define USB_OTG_BCNT ((uint32_t)0x00007FF0) /*!< Byte count */
bogdanm 0:9b334a45a8ff 7464
bogdanm 0:9b334a45a8ff 7465 #define USB_OTG_DPID ((uint32_t)0x00018000) /*!< Data PID */
bogdanm 0:9b334a45a8ff 7466 #define USB_OTG_DPID_0 ((uint32_t)0x00008000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7467 #define USB_OTG_DPID_1 ((uint32_t)0x00010000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7468
bogdanm 0:9b334a45a8ff 7469 #define USB_OTG_PKTSTS ((uint32_t)0x001E0000) /*!< Packet status */
bogdanm 0:9b334a45a8ff 7470 #define USB_OTG_PKTSTS_0 ((uint32_t)0x00020000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7471 #define USB_OTG_PKTSTS_1 ((uint32_t)0x00040000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7472 #define USB_OTG_PKTSTS_2 ((uint32_t)0x00080000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 7473 #define USB_OTG_PKTSTS_3 ((uint32_t)0x00100000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 7474
bogdanm 0:9b334a45a8ff 7475 #define USB_OTG_EPNUM ((uint32_t)0x0000000F) /*!< Endpoint number */
bogdanm 0:9b334a45a8ff 7476 #define USB_OTG_EPNUM_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7477 #define USB_OTG_EPNUM_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7478 #define USB_OTG_EPNUM_2 ((uint32_t)0x00000004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 7479 #define USB_OTG_EPNUM_3 ((uint32_t)0x00000008) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 7480
bogdanm 0:9b334a45a8ff 7481 #define USB_OTG_FRMNUM ((uint32_t)0x01E00000) /*!< Frame number */
bogdanm 0:9b334a45a8ff 7482 #define USB_OTG_FRMNUM_0 ((uint32_t)0x00200000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7483 #define USB_OTG_FRMNUM_1 ((uint32_t)0x00400000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7484 #define USB_OTG_FRMNUM_2 ((uint32_t)0x00800000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 7485 #define USB_OTG_FRMNUM_3 ((uint32_t)0x01000000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 7486
bogdanm 0:9b334a45a8ff 7487 /******************** Bit definition forUSB_OTG_GRXFSIZ register ********************/
bogdanm 0:9b334a45a8ff 7488 #define USB_OTG_GRXFSIZ_RXFD ((uint32_t)0x0000FFFF) /*!< RxFIFO depth */
bogdanm 0:9b334a45a8ff 7489
bogdanm 0:9b334a45a8ff 7490 /******************** Bit definition forUSB_OTG_DVBUSDIS register ********************/
bogdanm 0:9b334a45a8ff 7491 #define USB_OTG_DVBUSDIS_VBUSDT ((uint32_t)0x0000FFFF) /*!< Device VBUS discharge time */
bogdanm 0:9b334a45a8ff 7492
bogdanm 0:9b334a45a8ff 7493 /******************** Bit definition for OTG register ********************/
bogdanm 0:9b334a45a8ff 7494 #define USB_OTG_NPTXFSA ((uint32_t)0x0000FFFF) /*!< Nonperiodic transmit RAM start address */
bogdanm 0:9b334a45a8ff 7495 #define USB_OTG_NPTXFD ((uint32_t)0xFFFF0000) /*!< Nonperiodic TxFIFO depth */
bogdanm 0:9b334a45a8ff 7496 #define USB_OTG_TX0FSA ((uint32_t)0x0000FFFF) /*!< Endpoint 0 transmit RAM start address */
bogdanm 0:9b334a45a8ff 7497 #define USB_OTG_TX0FD ((uint32_t)0xFFFF0000) /*!< Endpoint 0 TxFIFO depth */
bogdanm 0:9b334a45a8ff 7498
bogdanm 0:9b334a45a8ff 7499 /******************** Bit definition forUSB_OTG_DVBUSPULSE register ********************/
bogdanm 0:9b334a45a8ff 7500 #define USB_OTG_DVBUSPULSE_DVBUSP ((uint32_t)0x00000FFF) /*!< Device VBUS pulsing time */
bogdanm 0:9b334a45a8ff 7501
bogdanm 0:9b334a45a8ff 7502 /******************** Bit definition forUSB_OTG_GNPTXSTS register ********************/
bogdanm 0:9b334a45a8ff 7503 #define USB_OTG_GNPTXSTS_NPTXFSAV ((uint32_t)0x0000FFFF) /*!< Nonperiodic TxFIFO space available */
bogdanm 0:9b334a45a8ff 7504
bogdanm 0:9b334a45a8ff 7505 #define USB_OTG_GNPTXSTS_NPTQXSAV ((uint32_t)0x00FF0000) /*!< Nonperiodic transmit request queue space available */
bogdanm 0:9b334a45a8ff 7506 #define USB_OTG_GNPTXSTS_NPTQXSAV_0 ((uint32_t)0x00010000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7507 #define USB_OTG_GNPTXSTS_NPTQXSAV_1 ((uint32_t)0x00020000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7508 #define USB_OTG_GNPTXSTS_NPTQXSAV_2 ((uint32_t)0x00040000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 7509 #define USB_OTG_GNPTXSTS_NPTQXSAV_3 ((uint32_t)0x00080000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 7510 #define USB_OTG_GNPTXSTS_NPTQXSAV_4 ((uint32_t)0x00100000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 7511 #define USB_OTG_GNPTXSTS_NPTQXSAV_5 ((uint32_t)0x00200000) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 7512 #define USB_OTG_GNPTXSTS_NPTQXSAV_6 ((uint32_t)0x00400000) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 7513 #define USB_OTG_GNPTXSTS_NPTQXSAV_7 ((uint32_t)0x00800000) /*!<Bit 7 */
bogdanm 0:9b334a45a8ff 7514
bogdanm 0:9b334a45a8ff 7515 #define USB_OTG_GNPTXSTS_NPTXQTOP ((uint32_t)0x7F000000) /*!< Top of the nonperiodic transmit request queue */
bogdanm 0:9b334a45a8ff 7516 #define USB_OTG_GNPTXSTS_NPTXQTOP_0 ((uint32_t)0x01000000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7517 #define USB_OTG_GNPTXSTS_NPTXQTOP_1 ((uint32_t)0x02000000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7518 #define USB_OTG_GNPTXSTS_NPTXQTOP_2 ((uint32_t)0x04000000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 7519 #define USB_OTG_GNPTXSTS_NPTXQTOP_3 ((uint32_t)0x08000000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 7520 #define USB_OTG_GNPTXSTS_NPTXQTOP_4 ((uint32_t)0x10000000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 7521 #define USB_OTG_GNPTXSTS_NPTXQTOP_5 ((uint32_t)0x20000000) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 7522 #define USB_OTG_GNPTXSTS_NPTXQTOP_6 ((uint32_t)0x40000000) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 7523
bogdanm 0:9b334a45a8ff 7524 /******************** Bit definition forUSB_OTG_DTHRCTL register ********************/
bogdanm 0:9b334a45a8ff 7525 #define USB_OTG_DTHRCTL_NONISOTHREN ((uint32_t)0x00000001) /*!< Nonisochronous IN endpoints threshold enable */
bogdanm 0:9b334a45a8ff 7526 #define USB_OTG_DTHRCTL_ISOTHREN ((uint32_t)0x00000002) /*!< ISO IN endpoint threshold enable */
bogdanm 0:9b334a45a8ff 7527
bogdanm 0:9b334a45a8ff 7528 #define USB_OTG_DTHRCTL_TXTHRLEN ((uint32_t)0x000007FC) /*!< Transmit threshold length */
bogdanm 0:9b334a45a8ff 7529 #define USB_OTG_DTHRCTL_TXTHRLEN_0 ((uint32_t)0x00000004) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7530 #define USB_OTG_DTHRCTL_TXTHRLEN_1 ((uint32_t)0x00000008) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7531 #define USB_OTG_DTHRCTL_TXTHRLEN_2 ((uint32_t)0x00000010) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 7532 #define USB_OTG_DTHRCTL_TXTHRLEN_3 ((uint32_t)0x00000020) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 7533 #define USB_OTG_DTHRCTL_TXTHRLEN_4 ((uint32_t)0x00000040) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 7534 #define USB_OTG_DTHRCTL_TXTHRLEN_5 ((uint32_t)0x00000080) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 7535 #define USB_OTG_DTHRCTL_TXTHRLEN_6 ((uint32_t)0x00000100) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 7536 #define USB_OTG_DTHRCTL_TXTHRLEN_7 ((uint32_t)0x00000200) /*!<Bit 7 */
bogdanm 0:9b334a45a8ff 7537 #define USB_OTG_DTHRCTL_TXTHRLEN_8 ((uint32_t)0x00000400) /*!<Bit 8 */
bogdanm 0:9b334a45a8ff 7538 #define USB_OTG_DTHRCTL_RXTHREN ((uint32_t)0x00010000) /*!< Receive threshold enable */
bogdanm 0:9b334a45a8ff 7539
bogdanm 0:9b334a45a8ff 7540 #define USB_OTG_DTHRCTL_RXTHRLEN ((uint32_t)0x03FE0000) /*!< Receive threshold length */
bogdanm 0:9b334a45a8ff 7541 #define USB_OTG_DTHRCTL_RXTHRLEN_0 ((uint32_t)0x00020000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7542 #define USB_OTG_DTHRCTL_RXTHRLEN_1 ((uint32_t)0x00040000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7543 #define USB_OTG_DTHRCTL_RXTHRLEN_2 ((uint32_t)0x00080000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 7544 #define USB_OTG_DTHRCTL_RXTHRLEN_3 ((uint32_t)0x00100000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 7545 #define USB_OTG_DTHRCTL_RXTHRLEN_4 ((uint32_t)0x00200000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 7546 #define USB_OTG_DTHRCTL_RXTHRLEN_5 ((uint32_t)0x00400000) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 7547 #define USB_OTG_DTHRCTL_RXTHRLEN_6 ((uint32_t)0x00800000) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 7548 #define USB_OTG_DTHRCTL_RXTHRLEN_7 ((uint32_t)0x01000000) /*!<Bit 7 */
bogdanm 0:9b334a45a8ff 7549 #define USB_OTG_DTHRCTL_RXTHRLEN_8 ((uint32_t)0x02000000) /*!<Bit 8 */
bogdanm 0:9b334a45a8ff 7550 #define USB_OTG_DTHRCTL_ARPEN ((uint32_t)0x08000000) /*!< Arbiter parking enable */
bogdanm 0:9b334a45a8ff 7551
bogdanm 0:9b334a45a8ff 7552 /******************** Bit definition forUSB_OTG_DIEPEMPMSK register ********************/
bogdanm 0:9b334a45a8ff 7553 #define USB_OTG_DIEPEMPMSK_INEPTXFEM ((uint32_t)0x0000FFFF) /*!< IN EP Tx FIFO empty interrupt mask bits */
bogdanm 0:9b334a45a8ff 7554
bogdanm 0:9b334a45a8ff 7555 /******************** Bit definition forUSB_OTG_DEACHINT register ********************/
bogdanm 0:9b334a45a8ff 7556 #define USB_OTG_DEACHINT_IEP1INT ((uint32_t)0x00000002) /*!< IN endpoint 1interrupt bit */
bogdanm 0:9b334a45a8ff 7557 #define USB_OTG_DEACHINT_OEP1INT ((uint32_t)0x00020000) /*!< OUT endpoint 1 interrupt bit */
bogdanm 0:9b334a45a8ff 7558
bogdanm 0:9b334a45a8ff 7559 /******************** Bit definition forUSB_OTG_GCCFG register ********************/
bogdanm 0:9b334a45a8ff 7560 #define USB_OTG_GCCFG_PWRDWN ((uint32_t)0x00010000) /*!< Power down control */
bogdanm 0:9b334a45a8ff 7561 #define USB_OTG_GCCFG_VBDEN ((uint32_t)0x00200000) /*!< USB VBUS Detection Enable */
bogdanm 0:9b334a45a8ff 7562
bogdanm 0:9b334a45a8ff 7563 /******************** Bit definition forUSB_OTG_GPWRDN) register ********************/
bogdanm 0:9b334a45a8ff 7564 #define USB_OTG_GPWRDN_ADPMEN ((uint32_t)0x00000001) /*!< ADP module enable */
bogdanm 0:9b334a45a8ff 7565 #define USB_OTG_GPWRDN_ADPIF ((uint32_t)0x00800000) /*!< ADP Interrupt flag */
bogdanm 0:9b334a45a8ff 7566
bogdanm 0:9b334a45a8ff 7567 /******************** Bit definition forUSB_OTG_DEACHINTMSK register ********************/
bogdanm 0:9b334a45a8ff 7568 #define USB_OTG_DEACHINTMSK_IEP1INTM ((uint32_t)0x00000002) /*!< IN Endpoint 1 interrupt mask bit */
bogdanm 0:9b334a45a8ff 7569 #define USB_OTG_DEACHINTMSK_OEP1INTM ((uint32_t)0x00020000) /*!< OUT Endpoint 1 interrupt mask bit */
bogdanm 0:9b334a45a8ff 7570
bogdanm 0:9b334a45a8ff 7571 /******************** Bit definition forUSB_OTG_CID register ********************/
bogdanm 0:9b334a45a8ff 7572 #define USB_OTG_CID_PRODUCT_ID ((uint32_t)0xFFFFFFFF) /*!< Product ID field */
bogdanm 0:9b334a45a8ff 7573
bogdanm 0:9b334a45a8ff 7574 /******************** Bit definition for USB_OTG_GLPMCFG register ********************/
bogdanm 0:9b334a45a8ff 7575 #define USB_OTG_GLPMCFG_LPMEN ((uint32_t)0x00000001) /*!< LPM support enable */
bogdanm 0:9b334a45a8ff 7576 #define USB_OTG_GLPMCFG_LPMACK ((uint32_t)0x00000002) /*!< LPM Token acknowledge enable */
bogdanm 0:9b334a45a8ff 7577 #define USB_OTG_GLPMCFG_BESL ((uint32_t)0x0000003C) /*!< BESL value received with last ACKed LPM Token */
bogdanm 0:9b334a45a8ff 7578 #define USB_OTG_GLPMCFG_REMWAKE ((uint32_t)0x00000040) /*!< bRemoteWake value received with last ACKed LPM Token */
bogdanm 0:9b334a45a8ff 7579 #define USB_OTG_GLPMCFG_L1SSEN ((uint32_t)0x00000080) /*!< L1 shallow sleep enable */
bogdanm 0:9b334a45a8ff 7580 #define USB_OTG_GLPMCFG_BESLTHRS ((uint32_t)0x00000F00) /*!< BESL threshold */
bogdanm 0:9b334a45a8ff 7581 #define USB_OTG_GLPMCFG_L1DSEN ((uint32_t)0x00001000) /*!< L1 deep sleep enable */
bogdanm 0:9b334a45a8ff 7582 #define USB_OTG_GLPMCFG_LPMRSP ((uint32_t)0x00006000) /*!< LPM response */
bogdanm 0:9b334a45a8ff 7583 #define USB_OTG_GLPMCFG_SLPSTS ((uint32_t)0x00008000) /*!< Port sleep status */
bogdanm 0:9b334a45a8ff 7584 #define USB_OTG_GLPMCFG_L1RSMOK ((uint32_t)0x00010000) /*!< Sleep State Resume OK */
bogdanm 0:9b334a45a8ff 7585 #define USB_OTG_GLPMCFG_LPMCHIDX ((uint32_t)0x001E0000) /*!< LPM Channel Index */
bogdanm 0:9b334a45a8ff 7586 #define USB_OTG_GLPMCFG_LPMRCNT ((uint32_t)0x00E00000) /*!< LPM retry count */
bogdanm 0:9b334a45a8ff 7587 #define USB_OTG_GLPMCFG_SNDLPM ((uint32_t)0x01000000) /*!< Send LPM transaction */
bogdanm 0:9b334a45a8ff 7588 #define USB_OTG_GLPMCFG_LPMRCNTSTS ((uint32_t)0x0E000000) /*!< LPM retry count status */
bogdanm 0:9b334a45a8ff 7589 #define USB_OTG_GLPMCFG_ENBESL ((uint32_t)0x10000000) /*!< Enable best effort service latency */
bogdanm 0:9b334a45a8ff 7590
bogdanm 0:9b334a45a8ff 7591 /******************** Bit definition forUSB_OTG_DIEPEACHMSK1 register ********************/
bogdanm 0:9b334a45a8ff 7592 #define USB_OTG_DIEPEACHMSK1_XFRCM ((uint32_t)0x00000001) /*!< Transfer completed interrupt mask */
bogdanm 0:9b334a45a8ff 7593 #define USB_OTG_DIEPEACHMSK1_EPDM ((uint32_t)0x00000002) /*!< Endpoint disabled interrupt mask */
bogdanm 0:9b334a45a8ff 7594 #define USB_OTG_DIEPEACHMSK1_TOM ((uint32_t)0x00000008) /*!< Timeout condition mask (nonisochronous endpoints) */
bogdanm 0:9b334a45a8ff 7595 #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK ((uint32_t)0x00000010) /*!< IN token received when TxFIFO empty mask */
bogdanm 0:9b334a45a8ff 7596 #define USB_OTG_DIEPEACHMSK1_INEPNMM ((uint32_t)0x00000020) /*!< IN token received with EP mismatch mask */
bogdanm 0:9b334a45a8ff 7597 #define USB_OTG_DIEPEACHMSK1_INEPNEM ((uint32_t)0x00000040) /*!< IN endpoint NAK effective mask */
bogdanm 0:9b334a45a8ff 7598 #define USB_OTG_DIEPEACHMSK1_TXFURM ((uint32_t)0x00000100) /*!< FIFO underrun mask */
bogdanm 0:9b334a45a8ff 7599 #define USB_OTG_DIEPEACHMSK1_BIM ((uint32_t)0x00000200) /*!< BNA interrupt mask */
bogdanm 0:9b334a45a8ff 7600 #define USB_OTG_DIEPEACHMSK1_NAKM ((uint32_t)0x00002000) /*!< NAK interrupt mask */
bogdanm 0:9b334a45a8ff 7601
bogdanm 0:9b334a45a8ff 7602 /******************** Bit definition forUSB_OTG_HPRT register ********************/
bogdanm 0:9b334a45a8ff 7603 #define USB_OTG_HPRT_PCSTS ((uint32_t)0x00000001) /*!< Port connect status */
bogdanm 0:9b334a45a8ff 7604 #define USB_OTG_HPRT_PCDET ((uint32_t)0x00000002) /*!< Port connect detected */
bogdanm 0:9b334a45a8ff 7605 #define USB_OTG_HPRT_PENA ((uint32_t)0x00000004) /*!< Port enable */
bogdanm 0:9b334a45a8ff 7606 #define USB_OTG_HPRT_PENCHNG ((uint32_t)0x00000008) /*!< Port enable/disable change */
bogdanm 0:9b334a45a8ff 7607 #define USB_OTG_HPRT_POCA ((uint32_t)0x00000010) /*!< Port overcurrent active */
bogdanm 0:9b334a45a8ff 7608 #define USB_OTG_HPRT_POCCHNG ((uint32_t)0x00000020) /*!< Port overcurrent change */
bogdanm 0:9b334a45a8ff 7609 #define USB_OTG_HPRT_PRES ((uint32_t)0x00000040) /*!< Port resume */
bogdanm 0:9b334a45a8ff 7610 #define USB_OTG_HPRT_PSUSP ((uint32_t)0x00000080) /*!< Port suspend */
bogdanm 0:9b334a45a8ff 7611 #define USB_OTG_HPRT_PRST ((uint32_t)0x00000100) /*!< Port reset */
bogdanm 0:9b334a45a8ff 7612
bogdanm 0:9b334a45a8ff 7613 #define USB_OTG_HPRT_PLSTS ((uint32_t)0x00000C00) /*!< Port line status */
bogdanm 0:9b334a45a8ff 7614 #define USB_OTG_HPRT_PLSTS_0 ((uint32_t)0x00000400) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7615 #define USB_OTG_HPRT_PLSTS_1 ((uint32_t)0x00000800) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7616 #define USB_OTG_HPRT_PPWR ((uint32_t)0x00001000) /*!< Port power */
bogdanm 0:9b334a45a8ff 7617
bogdanm 0:9b334a45a8ff 7618 #define USB_OTG_HPRT_PTCTL ((uint32_t)0x0001E000) /*!< Port test control */
bogdanm 0:9b334a45a8ff 7619 #define USB_OTG_HPRT_PTCTL_0 ((uint32_t)0x00002000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7620 #define USB_OTG_HPRT_PTCTL_1 ((uint32_t)0x00004000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7621 #define USB_OTG_HPRT_PTCTL_2 ((uint32_t)0x00008000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 7622 #define USB_OTG_HPRT_PTCTL_3 ((uint32_t)0x00010000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 7623
bogdanm 0:9b334a45a8ff 7624 #define USB_OTG_HPRT_PSPD ((uint32_t)0x00060000) /*!< Port speed */
bogdanm 0:9b334a45a8ff 7625 #define USB_OTG_HPRT_PSPD_0 ((uint32_t)0x00020000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7626 #define USB_OTG_HPRT_PSPD_1 ((uint32_t)0x00040000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7627
bogdanm 0:9b334a45a8ff 7628 /******************** Bit definition forUSB_OTG_DOEPEACHMSK1 register ********************/
bogdanm 0:9b334a45a8ff 7629 #define USB_OTG_DOEPEACHMSK1_XFRCM ((uint32_t)0x00000001) /*!< Transfer completed interrupt mask */
bogdanm 0:9b334a45a8ff 7630 #define USB_OTG_DOEPEACHMSK1_EPDM ((uint32_t)0x00000002) /*!< Endpoint disabled interrupt mask */
bogdanm 0:9b334a45a8ff 7631 #define USB_OTG_DOEPEACHMSK1_TOM ((uint32_t)0x00000008) /*!< Timeout condition mask */
bogdanm 0:9b334a45a8ff 7632 #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK ((uint32_t)0x00000010) /*!< IN token received when TxFIFO empty mask */
bogdanm 0:9b334a45a8ff 7633 #define USB_OTG_DOEPEACHMSK1_INEPNMM ((uint32_t)0x00000020) /*!< IN token received with EP mismatch mask */
bogdanm 0:9b334a45a8ff 7634 #define USB_OTG_DOEPEACHMSK1_INEPNEM ((uint32_t)0x00000040) /*!< IN endpoint NAK effective mask */
bogdanm 0:9b334a45a8ff 7635 #define USB_OTG_DOEPEACHMSK1_TXFURM ((uint32_t)0x00000100) /*!< OUT packet error mask */
bogdanm 0:9b334a45a8ff 7636 #define USB_OTG_DOEPEACHMSK1_BIM ((uint32_t)0x00000200) /*!< BNA interrupt mask */
bogdanm 0:9b334a45a8ff 7637 #define USB_OTG_DOEPEACHMSK1_BERRM ((uint32_t)0x00001000) /*!< Bubble error interrupt mask */
bogdanm 0:9b334a45a8ff 7638 #define USB_OTG_DOEPEACHMSK1_NAKM ((uint32_t)0x00002000) /*!< NAK interrupt mask */
bogdanm 0:9b334a45a8ff 7639 #define USB_OTG_DOEPEACHMSK1_NYETM ((uint32_t)0x00004000) /*!< NYET interrupt mask */
bogdanm 0:9b334a45a8ff 7640
bogdanm 0:9b334a45a8ff 7641 /******************** Bit definition forUSB_OTG_HPTXFSIZ register ********************/
bogdanm 0:9b334a45a8ff 7642 #define USB_OTG_HPTXFSIZ_PTXSA ((uint32_t)0x0000FFFF) /*!< Host periodic TxFIFO start address */
bogdanm 0:9b334a45a8ff 7643 #define USB_OTG_HPTXFSIZ_PTXFD ((uint32_t)0xFFFF0000) /*!< Host periodic TxFIFO depth */
bogdanm 0:9b334a45a8ff 7644
bogdanm 0:9b334a45a8ff 7645 /******************** Bit definition forUSB_OTG_DIEPCTL register ********************/
bogdanm 0:9b334a45a8ff 7646 #define USB_OTG_DIEPCTL_MPSIZ ((uint32_t)0x000007FF) /*!< Maximum packet size */
bogdanm 0:9b334a45a8ff 7647 #define USB_OTG_DIEPCTL_USBAEP ((uint32_t)0x00008000) /*!< USB active endpoint */
bogdanm 0:9b334a45a8ff 7648 #define USB_OTG_DIEPCTL_EONUM_DPID ((uint32_t)0x00010000) /*!< Even/odd frame */
bogdanm 0:9b334a45a8ff 7649 #define USB_OTG_DIEPCTL_NAKSTS ((uint32_t)0x00020000) /*!< NAK status */
bogdanm 0:9b334a45a8ff 7650
bogdanm 0:9b334a45a8ff 7651 #define USB_OTG_DIEPCTL_EPTYP ((uint32_t)0x000C0000) /*!< Endpoint type */
bogdanm 0:9b334a45a8ff 7652 #define USB_OTG_DIEPCTL_EPTYP_0 ((uint32_t)0x00040000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7653 #define USB_OTG_DIEPCTL_EPTYP_1 ((uint32_t)0x00080000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7654 #define USB_OTG_DIEPCTL_STALL ((uint32_t)0x00200000) /*!< STALL handshake */
bogdanm 0:9b334a45a8ff 7655
bogdanm 0:9b334a45a8ff 7656 #define USB_OTG_DIEPCTL_TXFNUM ((uint32_t)0x03C00000) /*!< TxFIFO number */
bogdanm 0:9b334a45a8ff 7657 #define USB_OTG_DIEPCTL_TXFNUM_0 ((uint32_t)0x00400000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7658 #define USB_OTG_DIEPCTL_TXFNUM_1 ((uint32_t)0x00800000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7659 #define USB_OTG_DIEPCTL_TXFNUM_2 ((uint32_t)0x01000000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 7660 #define USB_OTG_DIEPCTL_TXFNUM_3 ((uint32_t)0x02000000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 7661 #define USB_OTG_DIEPCTL_CNAK ((uint32_t)0x04000000) /*!< Clear NAK */
bogdanm 0:9b334a45a8ff 7662 #define USB_OTG_DIEPCTL_SNAK ((uint32_t)0x08000000) /*!< Set NAK */
bogdanm 0:9b334a45a8ff 7663 #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM ((uint32_t)0x10000000) /*!< Set DATA0 PID */
bogdanm 0:9b334a45a8ff 7664 #define USB_OTG_DIEPCTL_SODDFRM ((uint32_t)0x20000000) /*!< Set odd frame */
bogdanm 0:9b334a45a8ff 7665 #define USB_OTG_DIEPCTL_EPDIS ((uint32_t)0x40000000) /*!< Endpoint disable */
bogdanm 0:9b334a45a8ff 7666 #define USB_OTG_DIEPCTL_EPENA ((uint32_t)0x80000000) /*!< Endpoint enable */
bogdanm 0:9b334a45a8ff 7667
bogdanm 0:9b334a45a8ff 7668 /******************** Bit definition forUSB_OTG_HCCHAR register ********************/
bogdanm 0:9b334a45a8ff 7669 #define USB_OTG_HCCHAR_MPSIZ ((uint32_t)0x000007FF) /*!< Maximum packet size */
bogdanm 0:9b334a45a8ff 7670
bogdanm 0:9b334a45a8ff 7671 #define USB_OTG_HCCHAR_EPNUM ((uint32_t)0x00007800) /*!< Endpoint number */
bogdanm 0:9b334a45a8ff 7672 #define USB_OTG_HCCHAR_EPNUM_0 ((uint32_t)0x00000800) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7673 #define USB_OTG_HCCHAR_EPNUM_1 ((uint32_t)0x00001000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7674 #define USB_OTG_HCCHAR_EPNUM_2 ((uint32_t)0x00002000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 7675 #define USB_OTG_HCCHAR_EPNUM_3 ((uint32_t)0x00004000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 7676 #define USB_OTG_HCCHAR_EPDIR ((uint32_t)0x00008000) /*!< Endpoint direction */
bogdanm 0:9b334a45a8ff 7677 #define USB_OTG_HCCHAR_LSDEV ((uint32_t)0x00020000) /*!< Low-speed device */
bogdanm 0:9b334a45a8ff 7678
bogdanm 0:9b334a45a8ff 7679 #define USB_OTG_HCCHAR_EPTYP ((uint32_t)0x000C0000) /*!< Endpoint type */
bogdanm 0:9b334a45a8ff 7680 #define USB_OTG_HCCHAR_EPTYP_0 ((uint32_t)0x00040000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7681 #define USB_OTG_HCCHAR_EPTYP_1 ((uint32_t)0x00080000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7682
bogdanm 0:9b334a45a8ff 7683 #define USB_OTG_HCCHAR_MC ((uint32_t)0x00300000) /*!< Multi Count (MC) / Error Count (EC) */
bogdanm 0:9b334a45a8ff 7684 #define USB_OTG_HCCHAR_MC_0 ((uint32_t)0x00100000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7685 #define USB_OTG_HCCHAR_MC_1 ((uint32_t)0x00200000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7686
bogdanm 0:9b334a45a8ff 7687 #define USB_OTG_HCCHAR_DAD ((uint32_t)0x1FC00000) /*!< Device address */
bogdanm 0:9b334a45a8ff 7688 #define USB_OTG_HCCHAR_DAD_0 ((uint32_t)0x00400000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7689 #define USB_OTG_HCCHAR_DAD_1 ((uint32_t)0x00800000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7690 #define USB_OTG_HCCHAR_DAD_2 ((uint32_t)0x01000000) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 7691 #define USB_OTG_HCCHAR_DAD_3 ((uint32_t)0x02000000) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 7692 #define USB_OTG_HCCHAR_DAD_4 ((uint32_t)0x04000000) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 7693 #define USB_OTG_HCCHAR_DAD_5 ((uint32_t)0x08000000) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 7694 #define USB_OTG_HCCHAR_DAD_6 ((uint32_t)0x10000000) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 7695 #define USB_OTG_HCCHAR_ODDFRM ((uint32_t)0x20000000) /*!< Odd frame */
bogdanm 0:9b334a45a8ff 7696 #define USB_OTG_HCCHAR_CHDIS ((uint32_t)0x40000000) /*!< Channel disable */
bogdanm 0:9b334a45a8ff 7697 #define USB_OTG_HCCHAR_CHENA ((uint32_t)0x80000000) /*!< Channel enable */
bogdanm 0:9b334a45a8ff 7698
bogdanm 0:9b334a45a8ff 7699 /******************** Bit definition forUSB_OTG_HCSPLT register ********************/
bogdanm 0:9b334a45a8ff 7700
bogdanm 0:9b334a45a8ff 7701 #define USB_OTG_HCSPLT_PRTADDR ((uint32_t)0x0000007F) /*!< Port address */
bogdanm 0:9b334a45a8ff 7702 #define USB_OTG_HCSPLT_PRTADDR_0 ((uint32_t)0x00000001) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7703 #define USB_OTG_HCSPLT_PRTADDR_1 ((uint32_t)0x00000002) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7704 #define USB_OTG_HCSPLT_PRTADDR_2 ((uint32_t)0x00000004) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 7705 #define USB_OTG_HCSPLT_PRTADDR_3 ((uint32_t)0x00000008) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 7706 #define USB_OTG_HCSPLT_PRTADDR_4 ((uint32_t)0x00000010) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 7707 #define USB_OTG_HCSPLT_PRTADDR_5 ((uint32_t)0x00000020) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 7708 #define USB_OTG_HCSPLT_PRTADDR_6 ((uint32_t)0x00000040) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 7709
bogdanm 0:9b334a45a8ff 7710 #define USB_OTG_HCSPLT_HUBADDR ((uint32_t)0x00003F80) /*!< Hub address */
bogdanm 0:9b334a45a8ff 7711 #define USB_OTG_HCSPLT_HUBADDR_0 ((uint32_t)0x00000080) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7712 #define USB_OTG_HCSPLT_HUBADDR_1 ((uint32_t)0x00000100) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7713 #define USB_OTG_HCSPLT_HUBADDR_2 ((uint32_t)0x00000200) /*!<Bit 2 */
bogdanm 0:9b334a45a8ff 7714 #define USB_OTG_HCSPLT_HUBADDR_3 ((uint32_t)0x00000400) /*!<Bit 3 */
bogdanm 0:9b334a45a8ff 7715 #define USB_OTG_HCSPLT_HUBADDR_4 ((uint32_t)0x00000800) /*!<Bit 4 */
bogdanm 0:9b334a45a8ff 7716 #define USB_OTG_HCSPLT_HUBADDR_5 ((uint32_t)0x00001000) /*!<Bit 5 */
bogdanm 0:9b334a45a8ff 7717 #define USB_OTG_HCSPLT_HUBADDR_6 ((uint32_t)0x00002000) /*!<Bit 6 */
bogdanm 0:9b334a45a8ff 7718
bogdanm 0:9b334a45a8ff 7719 #define USB_OTG_HCSPLT_XACTPOS ((uint32_t)0x0000C000) /*!< XACTPOS */
bogdanm 0:9b334a45a8ff 7720 #define USB_OTG_HCSPLT_XACTPOS_0 ((uint32_t)0x00004000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7721 #define USB_OTG_HCSPLT_XACTPOS_1 ((uint32_t)0x00008000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7722 #define USB_OTG_HCSPLT_COMPLSPLT ((uint32_t)0x00010000) /*!< Do complete split */
bogdanm 0:9b334a45a8ff 7723 #define USB_OTG_HCSPLT_SPLITEN ((uint32_t)0x80000000) /*!< Split enable */
bogdanm 0:9b334a45a8ff 7724
bogdanm 0:9b334a45a8ff 7725 /******************** Bit definition forUSB_OTG_HCINT register ********************/
bogdanm 0:9b334a45a8ff 7726 #define USB_OTG_HCINT_XFRC ((uint32_t)0x00000001) /*!< Transfer completed */
bogdanm 0:9b334a45a8ff 7727 #define USB_OTG_HCINT_CHH ((uint32_t)0x00000002) /*!< Channel halted */
bogdanm 0:9b334a45a8ff 7728 #define USB_OTG_HCINT_AHBERR ((uint32_t)0x00000004) /*!< AHB error */
bogdanm 0:9b334a45a8ff 7729 #define USB_OTG_HCINT_STALL ((uint32_t)0x00000008) /*!< STALL response received interrupt */
bogdanm 0:9b334a45a8ff 7730 #define USB_OTG_HCINT_NAK ((uint32_t)0x00000010) /*!< NAK response received interrupt */
bogdanm 0:9b334a45a8ff 7731 #define USB_OTG_HCINT_ACK ((uint32_t)0x00000020) /*!< ACK response received/transmitted interrupt */
bogdanm 0:9b334a45a8ff 7732 #define USB_OTG_HCINT_NYET ((uint32_t)0x00000040) /*!< Response received interrupt */
bogdanm 0:9b334a45a8ff 7733 #define USB_OTG_HCINT_TXERR ((uint32_t)0x00000080) /*!< Transaction error */
bogdanm 0:9b334a45a8ff 7734 #define USB_OTG_HCINT_BBERR ((uint32_t)0x00000100) /*!< Babble error */
bogdanm 0:9b334a45a8ff 7735 #define USB_OTG_HCINT_FRMOR ((uint32_t)0x00000200) /*!< Frame overrun */
bogdanm 0:9b334a45a8ff 7736 #define USB_OTG_HCINT_DTERR ((uint32_t)0x00000400) /*!< Data toggle error */
bogdanm 0:9b334a45a8ff 7737
bogdanm 0:9b334a45a8ff 7738 /******************** Bit definition forUSB_OTG_DIEPINT register ********************/
bogdanm 0:9b334a45a8ff 7739 #define USB_OTG_DIEPINT_XFRC ((uint32_t)0x00000001) /*!< Transfer completed interrupt */
bogdanm 0:9b334a45a8ff 7740 #define USB_OTG_DIEPINT_EPDISD ((uint32_t)0x00000002) /*!< Endpoint disabled interrupt */
bogdanm 0:9b334a45a8ff 7741 #define USB_OTG_DIEPINT_TOC ((uint32_t)0x00000008) /*!< Timeout condition */
bogdanm 0:9b334a45a8ff 7742 #define USB_OTG_DIEPINT_ITTXFE ((uint32_t)0x00000010) /*!< IN token received when TxFIFO is empty */
bogdanm 0:9b334a45a8ff 7743 #define USB_OTG_DIEPINT_INEPNE ((uint32_t)0x00000040) /*!< IN endpoint NAK effective */
bogdanm 0:9b334a45a8ff 7744 #define USB_OTG_DIEPINT_TXFE ((uint32_t)0x00000080) /*!< Transmit FIFO empty */
bogdanm 0:9b334a45a8ff 7745 #define USB_OTG_DIEPINT_TXFIFOUDRN ((uint32_t)0x00000100) /*!< Transmit Fifo Underrun */
bogdanm 0:9b334a45a8ff 7746 #define USB_OTG_DIEPINT_BNA ((uint32_t)0x00000200) /*!< Buffer not available interrupt */
bogdanm 0:9b334a45a8ff 7747 #define USB_OTG_DIEPINT_PKTDRPSTS ((uint32_t)0x00000800) /*!< Packet dropped status */
bogdanm 0:9b334a45a8ff 7748 #define USB_OTG_DIEPINT_BERR ((uint32_t)0x00001000) /*!< Babble error interrupt */
bogdanm 0:9b334a45a8ff 7749 #define USB_OTG_DIEPINT_NAK ((uint32_t)0x00002000) /*!< NAK interrupt */
bogdanm 0:9b334a45a8ff 7750
bogdanm 0:9b334a45a8ff 7751 /******************** Bit definition forUSB_OTG_HCINTMSK register ********************/
bogdanm 0:9b334a45a8ff 7752 #define USB_OTG_HCINTMSK_XFRCM ((uint32_t)0x00000001) /*!< Transfer completed mask */
bogdanm 0:9b334a45a8ff 7753 #define USB_OTG_HCINTMSK_CHHM ((uint32_t)0x00000002) /*!< Channel halted mask */
bogdanm 0:9b334a45a8ff 7754 #define USB_OTG_HCINTMSK_AHBERR ((uint32_t)0x00000004) /*!< AHB error */
bogdanm 0:9b334a45a8ff 7755 #define USB_OTG_HCINTMSK_STALLM ((uint32_t)0x00000008) /*!< STALL response received interrupt mask */
bogdanm 0:9b334a45a8ff 7756 #define USB_OTG_HCINTMSK_NAKM ((uint32_t)0x00000010) /*!< NAK response received interrupt mask */
bogdanm 0:9b334a45a8ff 7757 #define USB_OTG_HCINTMSK_ACKM ((uint32_t)0x00000020) /*!< ACK response received/transmitted interrupt mask */
bogdanm 0:9b334a45a8ff 7758 #define USB_OTG_HCINTMSK_NYET ((uint32_t)0x00000040) /*!< response received interrupt mask */
bogdanm 0:9b334a45a8ff 7759 #define USB_OTG_HCINTMSK_TXERRM ((uint32_t)0x00000080) /*!< Transaction error mask */
bogdanm 0:9b334a45a8ff 7760 #define USB_OTG_HCINTMSK_BBERRM ((uint32_t)0x00000100) /*!< Babble error mask */
bogdanm 0:9b334a45a8ff 7761 #define USB_OTG_HCINTMSK_FRMORM ((uint32_t)0x00000200) /*!< Frame overrun mask */
bogdanm 0:9b334a45a8ff 7762 #define USB_OTG_HCINTMSK_DTERRM ((uint32_t)0x00000400) /*!< Data toggle error mask */
bogdanm 0:9b334a45a8ff 7763
bogdanm 0:9b334a45a8ff 7764 /******************** Bit definition for USB_OTG_DIEPTSIZ register ********************/
bogdanm 0:9b334a45a8ff 7765
bogdanm 0:9b334a45a8ff 7766 #define USB_OTG_DIEPTSIZ_XFRSIZ ((uint32_t)0x0007FFFF) /*!< Transfer size */
bogdanm 0:9b334a45a8ff 7767 #define USB_OTG_DIEPTSIZ_PKTCNT ((uint32_t)0x1FF80000) /*!< Packet count */
bogdanm 0:9b334a45a8ff 7768 #define USB_OTG_DIEPTSIZ_MULCNT ((uint32_t)0x60000000) /*!< Packet count */
bogdanm 0:9b334a45a8ff 7769 /******************** Bit definition forUSB_OTG_HCTSIZ register ********************/
bogdanm 0:9b334a45a8ff 7770 #define USB_OTG_HCTSIZ_XFRSIZ ((uint32_t)0x0007FFFF) /*!< Transfer size */
bogdanm 0:9b334a45a8ff 7771 #define USB_OTG_HCTSIZ_PKTCNT ((uint32_t)0x1FF80000) /*!< Packet count */
bogdanm 0:9b334a45a8ff 7772 #define USB_OTG_HCTSIZ_DOPING ((uint32_t)0x80000000) /*!< Do PING */
bogdanm 0:9b334a45a8ff 7773 #define USB_OTG_HCTSIZ_DPID ((uint32_t)0x60000000) /*!< Data PID */
bogdanm 0:9b334a45a8ff 7774 #define USB_OTG_HCTSIZ_DPID_0 ((uint32_t)0x20000000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7775 #define USB_OTG_HCTSIZ_DPID_1 ((uint32_t)0x40000000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7776
bogdanm 0:9b334a45a8ff 7777 /******************** Bit definition forUSB_OTG_DIEPDMA register ********************/
bogdanm 0:9b334a45a8ff 7778 #define USB_OTG_DIEPDMA_DMAADDR ((uint32_t)0xFFFFFFFF) /*!< DMA address */
bogdanm 0:9b334a45a8ff 7779
bogdanm 0:9b334a45a8ff 7780 /******************** Bit definition forUSB_OTG_HCDMA register ********************/
bogdanm 0:9b334a45a8ff 7781 #define USB_OTG_HCDMA_DMAADDR ((uint32_t)0xFFFFFFFF) /*!< DMA address */
bogdanm 0:9b334a45a8ff 7782
bogdanm 0:9b334a45a8ff 7783 /******************** Bit definition forUSB_OTG_DTXFSTS register ********************/
bogdanm 0:9b334a45a8ff 7784 #define USB_OTG_DTXFSTS_INEPTFSAV ((uint32_t)0x0000FFFF) /*!< IN endpoint TxFIFO space available */
bogdanm 0:9b334a45a8ff 7785
bogdanm 0:9b334a45a8ff 7786 /******************** Bit definition forUSB_OTG_DIEPTXF register ********************/
bogdanm 0:9b334a45a8ff 7787 #define USB_OTG_DIEPTXF_INEPTXSA ((uint32_t)0x0000FFFF) /*!< IN endpoint FIFOx transmit RAM start address */
bogdanm 0:9b334a45a8ff 7788 #define USB_OTG_DIEPTXF_INEPTXFD ((uint32_t)0xFFFF0000) /*!< IN endpoint TxFIFO depth */
bogdanm 0:9b334a45a8ff 7789
bogdanm 0:9b334a45a8ff 7790 /******************** Bit definition forUSB_OTG_DOEPCTL register ********************/
bogdanm 0:9b334a45a8ff 7791
bogdanm 0:9b334a45a8ff 7792 #define USB_OTG_DOEPCTL_MPSIZ ((uint32_t)0x000007FF) /*!< Maximum packet size */ /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7793 #define USB_OTG_DOEPCTL_USBAEP ((uint32_t)0x00008000) /*!< USB active endpoint */
bogdanm 0:9b334a45a8ff 7794 #define USB_OTG_DOEPCTL_NAKSTS ((uint32_t)0x00020000) /*!< NAK status */
bogdanm 0:9b334a45a8ff 7795 #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM ((uint32_t)0x10000000) /*!< Set DATA0 PID */
bogdanm 0:9b334a45a8ff 7796 #define USB_OTG_DOEPCTL_SODDFRM ((uint32_t)0x20000000) /*!< Set odd frame */
bogdanm 0:9b334a45a8ff 7797 #define USB_OTG_DOEPCTL_EPTYP ((uint32_t)0x000C0000) /*!< Endpoint type */
bogdanm 0:9b334a45a8ff 7798 #define USB_OTG_DOEPCTL_EPTYP_0 ((uint32_t)0x00040000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7799 #define USB_OTG_DOEPCTL_EPTYP_1 ((uint32_t)0x00080000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7800 #define USB_OTG_DOEPCTL_SNPM ((uint32_t)0x00100000) /*!< Snoop mode */
bogdanm 0:9b334a45a8ff 7801 #define USB_OTG_DOEPCTL_STALL ((uint32_t)0x00200000) /*!< STALL handshake */
bogdanm 0:9b334a45a8ff 7802 #define USB_OTG_DOEPCTL_CNAK ((uint32_t)0x04000000) /*!< Clear NAK */
bogdanm 0:9b334a45a8ff 7803 #define USB_OTG_DOEPCTL_SNAK ((uint32_t)0x08000000) /*!< Set NAK */
bogdanm 0:9b334a45a8ff 7804 #define USB_OTG_DOEPCTL_EPDIS ((uint32_t)0x40000000) /*!< Endpoint disable */
bogdanm 0:9b334a45a8ff 7805 #define USB_OTG_DOEPCTL_EPENA ((uint32_t)0x80000000) /*!< Endpoint enable */
bogdanm 0:9b334a45a8ff 7806
bogdanm 0:9b334a45a8ff 7807 /******************** Bit definition forUSB_OTG_DOEPINT register ********************/
bogdanm 0:9b334a45a8ff 7808 #define USB_OTG_DOEPINT_XFRC ((uint32_t)0x00000001) /*!< Transfer completed interrupt */
bogdanm 0:9b334a45a8ff 7809 #define USB_OTG_DOEPINT_EPDISD ((uint32_t)0x00000002) /*!< Endpoint disabled interrupt */
bogdanm 0:9b334a45a8ff 7810 #define USB_OTG_DOEPINT_STUP ((uint32_t)0x00000008) /*!< SETUP phase done */
bogdanm 0:9b334a45a8ff 7811 #define USB_OTG_DOEPINT_OTEPDIS ((uint32_t)0x00000010) /*!< OUT token received when endpoint disabled */
bogdanm 0:9b334a45a8ff 7812 #define USB_OTG_DOEPINT_B2BSTUP ((uint32_t)0x00000040) /*!< Back-to-back SETUP packets received */
bogdanm 0:9b334a45a8ff 7813 #define USB_OTG_DOEPINT_NYET ((uint32_t)0x00004000) /*!< NYET interrupt */
bogdanm 0:9b334a45a8ff 7814
bogdanm 0:9b334a45a8ff 7815 /******************** Bit definition forUSB_OTG_DOEPTSIZ register ********************/
bogdanm 0:9b334a45a8ff 7816
bogdanm 0:9b334a45a8ff 7817 #define USB_OTG_DOEPTSIZ_XFRSIZ ((uint32_t)0x0007FFFF) /*!< Transfer size */
bogdanm 0:9b334a45a8ff 7818 #define USB_OTG_DOEPTSIZ_PKTCNT ((uint32_t)0x1FF80000) /*!< Packet count */
bogdanm 0:9b334a45a8ff 7819
bogdanm 0:9b334a45a8ff 7820 #define USB_OTG_DOEPTSIZ_STUPCNT ((uint32_t)0x60000000) /*!< SETUP packet count */
bogdanm 0:9b334a45a8ff 7821 #define USB_OTG_DOEPTSIZ_STUPCNT_0 ((uint32_t)0x20000000) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7822 #define USB_OTG_DOEPTSIZ_STUPCNT_1 ((uint32_t)0x40000000) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7823
bogdanm 0:9b334a45a8ff 7824 /******************** Bit definition for PCGCCTL register ********************/
bogdanm 0:9b334a45a8ff 7825 #define USB_OTG_PCGCCTL_STOPCLK ((uint32_t)0x00000001) /*!< SETUP packet count */
bogdanm 0:9b334a45a8ff 7826 #define USB_OTG_PCGCCTL_GATECLK ((uint32_t)0x00000002) /*!<Bit 0 */
bogdanm 0:9b334a45a8ff 7827 #define USB_OTG_PCGCCTL_PHYSUSP ((uint32_t)0x00000010) /*!<Bit 1 */
bogdanm 0:9b334a45a8ff 7828
bogdanm 0:9b334a45a8ff 7829
bogdanm 0:9b334a45a8ff 7830 /**
bogdanm 0:9b334a45a8ff 7831 * @}
bogdanm 0:9b334a45a8ff 7832 */
bogdanm 0:9b334a45a8ff 7833
bogdanm 0:9b334a45a8ff 7834 /**
bogdanm 0:9b334a45a8ff 7835 * @}
bogdanm 0:9b334a45a8ff 7836 */
bogdanm 0:9b334a45a8ff 7837
bogdanm 0:9b334a45a8ff 7838 /** @addtogroup Exported_macros
bogdanm 0:9b334a45a8ff 7839 * @{
bogdanm 0:9b334a45a8ff 7840 */
bogdanm 0:9b334a45a8ff 7841
bogdanm 0:9b334a45a8ff 7842 /******************************* ADC Instances ********************************/
bogdanm 0:9b334a45a8ff 7843 #define IS_ADC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == ADC1) || \
bogdanm 0:9b334a45a8ff 7844 ((INSTANCE) == ADC2) || \
bogdanm 0:9b334a45a8ff 7845 ((INSTANCE) == ADC3))
bogdanm 0:9b334a45a8ff 7846
bogdanm 0:9b334a45a8ff 7847 /******************************* CAN Instances ********************************/
bogdanm 0:9b334a45a8ff 7848 #define IS_CAN_ALL_INSTANCE(INSTANCE) (((INSTANCE) == CAN1) || \
bogdanm 0:9b334a45a8ff 7849 ((INSTANCE) == CAN2))
bogdanm 0:9b334a45a8ff 7850
bogdanm 0:9b334a45a8ff 7851 /******************************* CRC Instances ********************************/
bogdanm 0:9b334a45a8ff 7852 #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
bogdanm 0:9b334a45a8ff 7853
bogdanm 0:9b334a45a8ff 7854 /******************************* DAC Instances ********************************/
bogdanm 0:9b334a45a8ff 7855 #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC)
bogdanm 0:9b334a45a8ff 7856
bogdanm 0:9b334a45a8ff 7857 /******************************* DCMI Instances *******************************/
bogdanm 0:9b334a45a8ff 7858 #define IS_DCMI_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DCMI)
bogdanm 0:9b334a45a8ff 7859
bogdanm 0:9b334a45a8ff 7860 /******************************** DMA Instances *******************************/
bogdanm 0:9b334a45a8ff 7861 #define IS_DMA_STREAM_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Stream0) || \
bogdanm 0:9b334a45a8ff 7862 ((INSTANCE) == DMA1_Stream1) || \
bogdanm 0:9b334a45a8ff 7863 ((INSTANCE) == DMA1_Stream2) || \
bogdanm 0:9b334a45a8ff 7864 ((INSTANCE) == DMA1_Stream3) || \
bogdanm 0:9b334a45a8ff 7865 ((INSTANCE) == DMA1_Stream4) || \
bogdanm 0:9b334a45a8ff 7866 ((INSTANCE) == DMA1_Stream5) || \
bogdanm 0:9b334a45a8ff 7867 ((INSTANCE) == DMA1_Stream6) || \
bogdanm 0:9b334a45a8ff 7868 ((INSTANCE) == DMA1_Stream7) || \
bogdanm 0:9b334a45a8ff 7869 ((INSTANCE) == DMA2_Stream0) || \
bogdanm 0:9b334a45a8ff 7870 ((INSTANCE) == DMA2_Stream1) || \
bogdanm 0:9b334a45a8ff 7871 ((INSTANCE) == DMA2_Stream2) || \
bogdanm 0:9b334a45a8ff 7872 ((INSTANCE) == DMA2_Stream3) || \
bogdanm 0:9b334a45a8ff 7873 ((INSTANCE) == DMA2_Stream4) || \
bogdanm 0:9b334a45a8ff 7874 ((INSTANCE) == DMA2_Stream5) || \
bogdanm 0:9b334a45a8ff 7875 ((INSTANCE) == DMA2_Stream6) || \
bogdanm 0:9b334a45a8ff 7876 ((INSTANCE) == DMA2_Stream7))
bogdanm 0:9b334a45a8ff 7877
bogdanm 0:9b334a45a8ff 7878 /******************************* GPIO Instances *******************************/
bogdanm 0:9b334a45a8ff 7879 #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
bogdanm 0:9b334a45a8ff 7880 ((INSTANCE) == GPIOB) || \
bogdanm 0:9b334a45a8ff 7881 ((INSTANCE) == GPIOC) || \
bogdanm 0:9b334a45a8ff 7882 ((INSTANCE) == GPIOD) || \
bogdanm 0:9b334a45a8ff 7883 ((INSTANCE) == GPIOE) || \
bogdanm 0:9b334a45a8ff 7884 ((INSTANCE) == GPIOF) || \
bogdanm 0:9b334a45a8ff 7885 ((INSTANCE) == GPIOG) || \
bogdanm 0:9b334a45a8ff 7886 ((INSTANCE) == GPIOH))
bogdanm 0:9b334a45a8ff 7887
bogdanm 0:9b334a45a8ff 7888 /******************************** I2C Instances *******************************/
bogdanm 0:9b334a45a8ff 7889 #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
bogdanm 0:9b334a45a8ff 7890 ((INSTANCE) == I2C2) || \
bogdanm 0:9b334a45a8ff 7891 ((INSTANCE) == I2C3))
bogdanm 0:9b334a45a8ff 7892
bogdanm 0:9b334a45a8ff 7893 /******************************** I2S Instances *******************************/
bogdanm 0:9b334a45a8ff 7894 #define IS_I2S_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
bogdanm 0:9b334a45a8ff 7895 ((INSTANCE) == SPI2) || \
bogdanm 0:9b334a45a8ff 7896 ((INSTANCE) == SPI3))
bogdanm 0:9b334a45a8ff 7897
bogdanm 0:9b334a45a8ff 7898 /****************************** RTC Instances *********************************/
bogdanm 0:9b334a45a8ff 7899 #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
bogdanm 0:9b334a45a8ff 7900
bogdanm 0:9b334a45a8ff 7901 /******************************* SAI Instances ********************************/
bogdanm 0:9b334a45a8ff 7902 #define IS_SAI_BLOCK_PERIPH(PERIPH) (((PERIPH) == SAI1_Block_A) || \
bogdanm 0:9b334a45a8ff 7903 ((PERIPH) == SAI1_Block_B) || \
bogdanm 0:9b334a45a8ff 7904 ((PERIPH) == SAI2_Block_A) || \
bogdanm 0:9b334a45a8ff 7905 ((PERIPH) == SAI2_Block_B))
bogdanm 0:9b334a45a8ff 7906
bogdanm 0:9b334a45a8ff 7907 /******************************** SPI Instances *******************************/
bogdanm 0:9b334a45a8ff 7908 #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
bogdanm 0:9b334a45a8ff 7909 ((INSTANCE) == SPI2) || \
bogdanm 0:9b334a45a8ff 7910 ((INSTANCE) == SPI3) || \
bogdanm 0:9b334a45a8ff 7911 ((INSTANCE) == SPI4))
bogdanm 0:9b334a45a8ff 7912
bogdanm 0:9b334a45a8ff 7913 /****************** TIM Instances : All supported instances *******************/
bogdanm 0:9b334a45a8ff 7914 #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 7915 ((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 7916 ((INSTANCE) == TIM3) || \
bogdanm 0:9b334a45a8ff 7917 ((INSTANCE) == TIM4) || \
bogdanm 0:9b334a45a8ff 7918 ((INSTANCE) == TIM5) || \
bogdanm 0:9b334a45a8ff 7919 ((INSTANCE) == TIM6) || \
bogdanm 0:9b334a45a8ff 7920 ((INSTANCE) == TIM7) || \
bogdanm 0:9b334a45a8ff 7921 ((INSTANCE) == TIM8) || \
bogdanm 0:9b334a45a8ff 7922 ((INSTANCE) == TIM9) || \
bogdanm 0:9b334a45a8ff 7923 ((INSTANCE) == TIM10) || \
bogdanm 0:9b334a45a8ff 7924 ((INSTANCE) == TIM11) || \
bogdanm 0:9b334a45a8ff 7925 ((INSTANCE) == TIM12) || \
bogdanm 0:9b334a45a8ff 7926 ((INSTANCE) == TIM13) || \
bogdanm 0:9b334a45a8ff 7927 ((INSTANCE) == TIM14))
bogdanm 0:9b334a45a8ff 7928
bogdanm 0:9b334a45a8ff 7929 /************* TIM Instances : at least 1 capture/compare channel *************/
bogdanm 0:9b334a45a8ff 7930 #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 7931 ((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 7932 ((INSTANCE) == TIM3) || \
bogdanm 0:9b334a45a8ff 7933 ((INSTANCE) == TIM4) || \
bogdanm 0:9b334a45a8ff 7934 ((INSTANCE) == TIM5) || \
bogdanm 0:9b334a45a8ff 7935 ((INSTANCE) == TIM8) || \
bogdanm 0:9b334a45a8ff 7936 ((INSTANCE) == TIM9) || \
bogdanm 0:9b334a45a8ff 7937 ((INSTANCE) == TIM10) || \
bogdanm 0:9b334a45a8ff 7938 ((INSTANCE) == TIM11) || \
bogdanm 0:9b334a45a8ff 7939 ((INSTANCE) == TIM12) || \
bogdanm 0:9b334a45a8ff 7940 ((INSTANCE) == TIM13) || \
bogdanm 0:9b334a45a8ff 7941 ((INSTANCE) == TIM14))
bogdanm 0:9b334a45a8ff 7942
bogdanm 0:9b334a45a8ff 7943 /************ TIM Instances : at least 2 capture/compare channels *************/
bogdanm 0:9b334a45a8ff 7944 #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 7945 ((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 7946 ((INSTANCE) == TIM3) || \
bogdanm 0:9b334a45a8ff 7947 ((INSTANCE) == TIM4) || \
bogdanm 0:9b334a45a8ff 7948 ((INSTANCE) == TIM5) || \
bogdanm 0:9b334a45a8ff 7949 ((INSTANCE) == TIM8) || \
bogdanm 0:9b334a45a8ff 7950 ((INSTANCE) == TIM9) || \
bogdanm 0:9b334a45a8ff 7951 ((INSTANCE) == TIM12))
bogdanm 0:9b334a45a8ff 7952
bogdanm 0:9b334a45a8ff 7953 /************ TIM Instances : at least 3 capture/compare channels *************/
bogdanm 0:9b334a45a8ff 7954 #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 7955 ((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 7956 ((INSTANCE) == TIM3) || \
bogdanm 0:9b334a45a8ff 7957 ((INSTANCE) == TIM4) || \
bogdanm 0:9b334a45a8ff 7958 ((INSTANCE) == TIM5) || \
bogdanm 0:9b334a45a8ff 7959 ((INSTANCE) == TIM8))
bogdanm 0:9b334a45a8ff 7960
bogdanm 0:9b334a45a8ff 7961 /************ TIM Instances : at least 4 capture/compare channels *************/
bogdanm 0:9b334a45a8ff 7962 #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 7963 ((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 7964 ((INSTANCE) == TIM3) || \
bogdanm 0:9b334a45a8ff 7965 ((INSTANCE) == TIM4) || \
bogdanm 0:9b334a45a8ff 7966 ((INSTANCE) == TIM5) || \
bogdanm 0:9b334a45a8ff 7967 ((INSTANCE) == TIM8))
bogdanm 0:9b334a45a8ff 7968
bogdanm 0:9b334a45a8ff 7969 /******************** TIM Instances : Advanced-control timers *****************/
bogdanm 0:9b334a45a8ff 7970 #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 7971 ((INSTANCE) == TIM8))
bogdanm 0:9b334a45a8ff 7972
bogdanm 0:9b334a45a8ff 7973 /******************* TIM Instances : Timer input XOR function *****************/
bogdanm 0:9b334a45a8ff 7974 #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 7975 ((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 7976 ((INSTANCE) == TIM3) || \
bogdanm 0:9b334a45a8ff 7977 ((INSTANCE) == TIM4) || \
bogdanm 0:9b334a45a8ff 7978 ((INSTANCE) == TIM5) || \
bogdanm 0:9b334a45a8ff 7979 ((INSTANCE) == TIM8))
bogdanm 0:9b334a45a8ff 7980
bogdanm 0:9b334a45a8ff 7981 /****************** TIM Instances : DMA requests generation (UDE) *************/
bogdanm 0:9b334a45a8ff 7982 #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 7983 ((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 7984 ((INSTANCE) == TIM3) || \
bogdanm 0:9b334a45a8ff 7985 ((INSTANCE) == TIM4) || \
bogdanm 0:9b334a45a8ff 7986 ((INSTANCE) == TIM5) || \
bogdanm 0:9b334a45a8ff 7987 ((INSTANCE) == TIM6) || \
bogdanm 0:9b334a45a8ff 7988 ((INSTANCE) == TIM7) || \
bogdanm 0:9b334a45a8ff 7989 ((INSTANCE) == TIM8))
bogdanm 0:9b334a45a8ff 7990
bogdanm 0:9b334a45a8ff 7991 /************ TIM Instances : DMA requests generation (CCxDE) *****************/
bogdanm 0:9b334a45a8ff 7992 #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 7993 ((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 7994 ((INSTANCE) == TIM3) || \
bogdanm 0:9b334a45a8ff 7995 ((INSTANCE) == TIM4) || \
bogdanm 0:9b334a45a8ff 7996 ((INSTANCE) == TIM5) || \
bogdanm 0:9b334a45a8ff 7997 ((INSTANCE) == TIM8))
bogdanm 0:9b334a45a8ff 7998
bogdanm 0:9b334a45a8ff 7999 /************ TIM Instances : DMA requests generation (COMDE) *****************/
bogdanm 0:9b334a45a8ff 8000 #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 8001 ((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 8002 ((INSTANCE) == TIM3) || \
bogdanm 0:9b334a45a8ff 8003 ((INSTANCE) == TIM4) || \
bogdanm 0:9b334a45a8ff 8004 ((INSTANCE) == TIM5) || \
bogdanm 0:9b334a45a8ff 8005 ((INSTANCE) == TIM8))
bogdanm 0:9b334a45a8ff 8006
bogdanm 0:9b334a45a8ff 8007 /******************** TIM Instances : DMA burst feature ***********************/
bogdanm 0:9b334a45a8ff 8008 #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 8009 ((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 8010 ((INSTANCE) == TIM3) || \
bogdanm 0:9b334a45a8ff 8011 ((INSTANCE) == TIM4) || \
bogdanm 0:9b334a45a8ff 8012 ((INSTANCE) == TIM5) || \
bogdanm 0:9b334a45a8ff 8013 ((INSTANCE) == TIM8))
bogdanm 0:9b334a45a8ff 8014
bogdanm 0:9b334a45a8ff 8015 /****** TIM Instances : master mode available (TIMx_CR2.MMS available )********/
bogdanm 0:9b334a45a8ff 8016 #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 8017 ((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 8018 ((INSTANCE) == TIM3) || \
bogdanm 0:9b334a45a8ff 8019 ((INSTANCE) == TIM4) || \
bogdanm 0:9b334a45a8ff 8020 ((INSTANCE) == TIM5) || \
bogdanm 0:9b334a45a8ff 8021 ((INSTANCE) == TIM6) || \
bogdanm 0:9b334a45a8ff 8022 ((INSTANCE) == TIM7) || \
bogdanm 0:9b334a45a8ff 8023 ((INSTANCE) == TIM8) || \
bogdanm 0:9b334a45a8ff 8024 ((INSTANCE) == TIM9) || \
bogdanm 0:9b334a45a8ff 8025 ((INSTANCE) == TIM12))
bogdanm 0:9b334a45a8ff 8026
bogdanm 0:9b334a45a8ff 8027 /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
bogdanm 0:9b334a45a8ff 8028 #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 8029 ((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 8030 ((INSTANCE) == TIM3) || \
bogdanm 0:9b334a45a8ff 8031 ((INSTANCE) == TIM4) || \
bogdanm 0:9b334a45a8ff 8032 ((INSTANCE) == TIM5) || \
bogdanm 0:9b334a45a8ff 8033 ((INSTANCE) == TIM8) || \
bogdanm 0:9b334a45a8ff 8034 ((INSTANCE) == TIM9) || \
bogdanm 0:9b334a45a8ff 8035 ((INSTANCE) == TIM12))
bogdanm 0:9b334a45a8ff 8036
bogdanm 0:9b334a45a8ff 8037 /********************** TIM Instances : 32 bit Counter ************************/
bogdanm 0:9b334a45a8ff 8038 #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE)(((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 8039 ((INSTANCE) == TIM5))
bogdanm 0:9b334a45a8ff 8040
bogdanm 0:9b334a45a8ff 8041 /***************** TIM Instances : external trigger input availabe ************/
bogdanm 0:9b334a45a8ff 8042 #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
bogdanm 0:9b334a45a8ff 8043 ((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 8044 ((INSTANCE) == TIM3) || \
bogdanm 0:9b334a45a8ff 8045 ((INSTANCE) == TIM4) || \
bogdanm 0:9b334a45a8ff 8046 ((INSTANCE) == TIM5) || \
bogdanm 0:9b334a45a8ff 8047 ((INSTANCE) == TIM8))
bogdanm 0:9b334a45a8ff 8048
bogdanm 0:9b334a45a8ff 8049 /****************** TIM Instances : remapping capability **********************/
bogdanm 0:9b334a45a8ff 8050 #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
bogdanm 0:9b334a45a8ff 8051 ((INSTANCE) == TIM5) || \
bogdanm 0:9b334a45a8ff 8052 ((INSTANCE) == TIM11))
bogdanm 0:9b334a45a8ff 8053
bogdanm 0:9b334a45a8ff 8054 /******************* TIM Instances : output(s) available **********************/
bogdanm 0:9b334a45a8ff 8055 #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
bogdanm 0:9b334a45a8ff 8056 ((((INSTANCE) == TIM1) && \
bogdanm 0:9b334a45a8ff 8057 (((CHANNEL) == TIM_CHANNEL_1) || \
bogdanm 0:9b334a45a8ff 8058 ((CHANNEL) == TIM_CHANNEL_2) || \
bogdanm 0:9b334a45a8ff 8059 ((CHANNEL) == TIM_CHANNEL_3) || \
bogdanm 0:9b334a45a8ff 8060 ((CHANNEL) == TIM_CHANNEL_4))) \
bogdanm 0:9b334a45a8ff 8061 || \
bogdanm 0:9b334a45a8ff 8062 (((INSTANCE) == TIM2) && \
bogdanm 0:9b334a45a8ff 8063 (((CHANNEL) == TIM_CHANNEL_1) || \
bogdanm 0:9b334a45a8ff 8064 ((CHANNEL) == TIM_CHANNEL_2) || \
bogdanm 0:9b334a45a8ff 8065 ((CHANNEL) == TIM_CHANNEL_3) || \
bogdanm 0:9b334a45a8ff 8066 ((CHANNEL) == TIM_CHANNEL_4))) \
bogdanm 0:9b334a45a8ff 8067 || \
bogdanm 0:9b334a45a8ff 8068 (((INSTANCE) == TIM3) && \
bogdanm 0:9b334a45a8ff 8069 (((CHANNEL) == TIM_CHANNEL_1) || \
bogdanm 0:9b334a45a8ff 8070 ((CHANNEL) == TIM_CHANNEL_2) || \
bogdanm 0:9b334a45a8ff 8071 ((CHANNEL) == TIM_CHANNEL_3) || \
bogdanm 0:9b334a45a8ff 8072 ((CHANNEL) == TIM_CHANNEL_4))) \
bogdanm 0:9b334a45a8ff 8073 || \
bogdanm 0:9b334a45a8ff 8074 (((INSTANCE) == TIM4) && \
bogdanm 0:9b334a45a8ff 8075 (((CHANNEL) == TIM_CHANNEL_1) || \
bogdanm 0:9b334a45a8ff 8076 ((CHANNEL) == TIM_CHANNEL_2) || \
bogdanm 0:9b334a45a8ff 8077 ((CHANNEL) == TIM_CHANNEL_3) || \
bogdanm 0:9b334a45a8ff 8078 ((CHANNEL) == TIM_CHANNEL_4))) \
bogdanm 0:9b334a45a8ff 8079 || \
bogdanm 0:9b334a45a8ff 8080 (((INSTANCE) == TIM5) && \
bogdanm 0:9b334a45a8ff 8081 (((CHANNEL) == TIM_CHANNEL_1) || \
bogdanm 0:9b334a45a8ff 8082 ((CHANNEL) == TIM_CHANNEL_2) || \
bogdanm 0:9b334a45a8ff 8083 ((CHANNEL) == TIM_CHANNEL_3) || \
bogdanm 0:9b334a45a8ff 8084 ((CHANNEL) == TIM_CHANNEL_4))) \
bogdanm 0:9b334a45a8ff 8085 || \
bogdanm 0:9b334a45a8ff 8086 (((INSTANCE) == TIM8) && \
bogdanm 0:9b334a45a8ff 8087 (((CHANNEL) == TIM_CHANNEL_1) || \
bogdanm 0:9b334a45a8ff 8088 ((CHANNEL) == TIM_CHANNEL_2) || \
bogdanm 0:9b334a45a8ff 8089 ((CHANNEL) == TIM_CHANNEL_3) || \
bogdanm 0:9b334a45a8ff 8090 ((CHANNEL) == TIM_CHANNEL_4))) \
bogdanm 0:9b334a45a8ff 8091 || \
bogdanm 0:9b334a45a8ff 8092 (((INSTANCE) == TIM9) && \
bogdanm 0:9b334a45a8ff 8093 (((CHANNEL) == TIM_CHANNEL_1) || \
bogdanm 0:9b334a45a8ff 8094 ((CHANNEL) == TIM_CHANNEL_2))) \
bogdanm 0:9b334a45a8ff 8095 || \
bogdanm 0:9b334a45a8ff 8096 (((INSTANCE) == TIM10) && \
bogdanm 0:9b334a45a8ff 8097 (((CHANNEL) == TIM_CHANNEL_1))) \
bogdanm 0:9b334a45a8ff 8098 || \
bogdanm 0:9b334a45a8ff 8099 (((INSTANCE) == TIM11) && \
bogdanm 0:9b334a45a8ff 8100 (((CHANNEL) == TIM_CHANNEL_1))) \
bogdanm 0:9b334a45a8ff 8101 || \
bogdanm 0:9b334a45a8ff 8102 (((INSTANCE) == TIM12) && \
bogdanm 0:9b334a45a8ff 8103 (((CHANNEL) == TIM_CHANNEL_1) || \
bogdanm 0:9b334a45a8ff 8104 ((CHANNEL) == TIM_CHANNEL_2))) \
bogdanm 0:9b334a45a8ff 8105 || \
bogdanm 0:9b334a45a8ff 8106 (((INSTANCE) == TIM13) && \
bogdanm 0:9b334a45a8ff 8107 (((CHANNEL) == TIM_CHANNEL_1))) \
bogdanm 0:9b334a45a8ff 8108 || \
bogdanm 0:9b334a45a8ff 8109 (((INSTANCE) == TIM14) && \
bogdanm 0:9b334a45a8ff 8110 (((CHANNEL) == TIM_CHANNEL_1))))
bogdanm 0:9b334a45a8ff 8111
bogdanm 0:9b334a45a8ff 8112 /************ TIM Instances : complementary output(s) available ***************/
bogdanm 0:9b334a45a8ff 8113 #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
bogdanm 0:9b334a45a8ff 8114 ((((INSTANCE) == TIM1) && \
bogdanm 0:9b334a45a8ff 8115 (((CHANNEL) == TIM_CHANNEL_1) || \
bogdanm 0:9b334a45a8ff 8116 ((CHANNEL) == TIM_CHANNEL_2) || \
bogdanm 0:9b334a45a8ff 8117 ((CHANNEL) == TIM_CHANNEL_3))) \
bogdanm 0:9b334a45a8ff 8118 || \
bogdanm 0:9b334a45a8ff 8119 (((INSTANCE) == TIM8) && \
bogdanm 0:9b334a45a8ff 8120 (((CHANNEL) == TIM_CHANNEL_1) || \
bogdanm 0:9b334a45a8ff 8121 ((CHANNEL) == TIM_CHANNEL_2) || \
bogdanm 0:9b334a45a8ff 8122 ((CHANNEL) == TIM_CHANNEL_3))))
bogdanm 0:9b334a45a8ff 8123
bogdanm 0:9b334a45a8ff 8124 /******************** USART Instances : Synchronous mode **********************/
bogdanm 0:9b334a45a8ff 8125 #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
bogdanm 0:9b334a45a8ff 8126 ((INSTANCE) == USART2) || \
bogdanm 0:9b334a45a8ff 8127 ((INSTANCE) == USART3) || \
bogdanm 0:9b334a45a8ff 8128 ((INSTANCE) == USART6))
bogdanm 0:9b334a45a8ff 8129
bogdanm 0:9b334a45a8ff 8130 /******************** UART Instances : Asynchronous mode **********************/
bogdanm 0:9b334a45a8ff 8131 #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
bogdanm 0:9b334a45a8ff 8132 ((INSTANCE) == USART2) || \
bogdanm 0:9b334a45a8ff 8133 ((INSTANCE) == USART3) || \
bogdanm 0:9b334a45a8ff 8134 ((INSTANCE) == UART4) || \
bogdanm 0:9b334a45a8ff 8135 ((INSTANCE) == UART5) || \
bogdanm 0:9b334a45a8ff 8136 ((INSTANCE) == USART6))
bogdanm 0:9b334a45a8ff 8137
bogdanm 0:9b334a45a8ff 8138 /****************** UART Instances : Hardware Flow control ********************/
bogdanm 0:9b334a45a8ff 8139 #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
bogdanm 0:9b334a45a8ff 8140 ((INSTANCE) == USART2) || \
bogdanm 0:9b334a45a8ff 8141 ((INSTANCE) == USART3) || \
bogdanm 0:9b334a45a8ff 8142 ((INSTANCE) == USART6))
bogdanm 0:9b334a45a8ff 8143
bogdanm 0:9b334a45a8ff 8144 /********************* UART Instances : Smard card mode ***********************/
bogdanm 0:9b334a45a8ff 8145 #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
bogdanm 0:9b334a45a8ff 8146 ((INSTANCE) == USART2) || \
bogdanm 0:9b334a45a8ff 8147 ((INSTANCE) == USART3) || \
bogdanm 0:9b334a45a8ff 8148 ((INSTANCE) == USART6))
bogdanm 0:9b334a45a8ff 8149
bogdanm 0:9b334a45a8ff 8150 /*********************** UART Instances : IRDA mode ***************************/
bogdanm 0:9b334a45a8ff 8151 #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
bogdanm 0:9b334a45a8ff 8152 ((INSTANCE) == USART2) || \
bogdanm 0:9b334a45a8ff 8153 ((INSTANCE) == USART3) || \
bogdanm 0:9b334a45a8ff 8154 ((INSTANCE) == UART4) || \
bogdanm 0:9b334a45a8ff 8155 ((INSTANCE) == UART5) || \
bogdanm 0:9b334a45a8ff 8156 ((INSTANCE) == USART6))
bogdanm 0:9b334a45a8ff 8157
bogdanm 0:9b334a45a8ff 8158 /****************************** SDIO Instances ********************************/
bogdanm 0:9b334a45a8ff 8159 #define IS_SDIO_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SDIO)
bogdanm 0:9b334a45a8ff 8160
bogdanm 0:9b334a45a8ff 8161 /****************************** IWDG Instances ********************************/
bogdanm 0:9b334a45a8ff 8162 #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
bogdanm 0:9b334a45a8ff 8163
bogdanm 0:9b334a45a8ff 8164 /****************************** WWDG Instances ********************************/
bogdanm 0:9b334a45a8ff 8165 #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
bogdanm 0:9b334a45a8ff 8166
bogdanm 0:9b334a45a8ff 8167 /****************************** QSPI Instances ********************************/
bogdanm 0:9b334a45a8ff 8168 #define IS_QSPI_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == QUADSPI)
bogdanm 0:9b334a45a8ff 8169
bogdanm 0:9b334a45a8ff 8170 /******************************* CEC Instances ********************************/
bogdanm 0:9b334a45a8ff 8171 #define IS_CEC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == CEC)
bogdanm 0:9b334a45a8ff 8172
bogdanm 0:9b334a45a8ff 8173 /***************************** FMPI2C Instances *******************************/
bogdanm 0:9b334a45a8ff 8174 #define IS_FMPI2C_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == FMPI2C1)
bogdanm 0:9b334a45a8ff 8175
bogdanm 0:9b334a45a8ff 8176 /******************************* SPDIFRX Instances ********************************/
bogdanm 0:9b334a45a8ff 8177 #define IS_SPDIFRX_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SPDIFRX)
bogdanm 0:9b334a45a8ff 8178
bogdanm 0:9b334a45a8ff 8179 /****************************** USB Exported Constants ************************/
bogdanm 0:9b334a45a8ff 8180 #define USB_OTG_FS_HOST_MAX_CHANNEL_NBR 8
bogdanm 0:9b334a45a8ff 8181 #define USB_OTG_FS_MAX_IN_ENDPOINTS 5 /* Including EP0 */
bogdanm 0:9b334a45a8ff 8182 #define USB_OTG_FS_MAX_OUT_ENDPOINTS 5 /* Including EP0 */
bogdanm 0:9b334a45a8ff 8183 #define USB_OTG_FS_TOTAL_FIFO_SIZE 1280 /* in Bytes */
bogdanm 0:9b334a45a8ff 8184
bogdanm 0:9b334a45a8ff 8185 #define USB_OTG_HS_HOST_MAX_CHANNEL_NBR 16
bogdanm 0:9b334a45a8ff 8186 #define USB_OTG_HS_MAX_IN_ENDPOINTS 8 /* Including EP0 */
bogdanm 0:9b334a45a8ff 8187 #define USB_OTG_HS_MAX_IN_ENDPOINTS 8 /* Including EP0 */
bogdanm 0:9b334a45a8ff 8188 #define USB_OTG_HS_TOTAL_FIFO_SIZE 4096 /* in Bytes */
bogdanm 0:9b334a45a8ff 8189
bogdanm 0:9b334a45a8ff 8190 /**
bogdanm 0:9b334a45a8ff 8191 * @}
bogdanm 0:9b334a45a8ff 8192 */
bogdanm 0:9b334a45a8ff 8193
bogdanm 0:9b334a45a8ff 8194 /**
bogdanm 0:9b334a45a8ff 8195 * @}
bogdanm 0:9b334a45a8ff 8196 */
bogdanm 0:9b334a45a8ff 8197
bogdanm 0:9b334a45a8ff 8198 /**
bogdanm 0:9b334a45a8ff 8199 * @}
bogdanm 0:9b334a45a8ff 8200 */
bogdanm 0:9b334a45a8ff 8201
bogdanm 0:9b334a45a8ff 8202 #ifdef __cplusplus
bogdanm 0:9b334a45a8ff 8203 }
bogdanm 0:9b334a45a8ff 8204 #endif /* __cplusplus */
bogdanm 0:9b334a45a8ff 8205
bogdanm 0:9b334a45a8ff 8206 #endif /* __STM32F446xx_H */
bogdanm 0:9b334a45a8ff 8207
bogdanm 0:9b334a45a8ff 8208
bogdanm 0:9b334a45a8ff 8209
bogdanm 0:9b334a45a8ff 8210 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/