myi2c test

Committer:
mrsoundhar
Date:
Mon Jun 29 12:59:52 2015 +0000
Revision:
0:559a8e4aab60
i2c

Who changed what in which revision?

UserRevisionLine numberNew contents of line
mrsoundhar 0:559a8e4aab60 1 /**************************************************************************//**
mrsoundhar 0:559a8e4aab60 2 * @file core_cm4.h
mrsoundhar 0:559a8e4aab60 3 * @brief CMSIS Cortex-M4 Core Peripheral Access Layer Header File
mrsoundhar 0:559a8e4aab60 4 * @version V3.20
mrsoundhar 0:559a8e4aab60 5 * @date 25. February 2013
mrsoundhar 0:559a8e4aab60 6 *
mrsoundhar 0:559a8e4aab60 7 * @note
mrsoundhar 0:559a8e4aab60 8 *
mrsoundhar 0:559a8e4aab60 9 ******************************************************************************/
mrsoundhar 0:559a8e4aab60 10 /* Copyright (c) 2009 - 2013 ARM LIMITED
mrsoundhar 0:559a8e4aab60 11
mrsoundhar 0:559a8e4aab60 12 All rights reserved.
mrsoundhar 0:559a8e4aab60 13 Redistribution and use in source and binary forms, with or without
mrsoundhar 0:559a8e4aab60 14 modification, are permitted provided that the following conditions are met:
mrsoundhar 0:559a8e4aab60 15 - Redistributions of source code must retain the above copyright
mrsoundhar 0:559a8e4aab60 16 notice, this list of conditions and the following disclaimer.
mrsoundhar 0:559a8e4aab60 17 - Redistributions in binary form must reproduce the above copyright
mrsoundhar 0:559a8e4aab60 18 notice, this list of conditions and the following disclaimer in the
mrsoundhar 0:559a8e4aab60 19 documentation and/or other materials provided with the distribution.
mrsoundhar 0:559a8e4aab60 20 - Neither the name of ARM nor the names of its contributors may be used
mrsoundhar 0:559a8e4aab60 21 to endorse or promote products derived from this software without
mrsoundhar 0:559a8e4aab60 22 specific prior written permission.
mrsoundhar 0:559a8e4aab60 23 *
mrsoundhar 0:559a8e4aab60 24 THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
mrsoundhar 0:559a8e4aab60 25 AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
mrsoundhar 0:559a8e4aab60 26 IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
mrsoundhar 0:559a8e4aab60 27 ARE DISCLAIMED. IN NO EVENT SHALL COPYRIGHT HOLDERS AND CONTRIBUTORS BE
mrsoundhar 0:559a8e4aab60 28 LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
mrsoundhar 0:559a8e4aab60 29 CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
mrsoundhar 0:559a8e4aab60 30 SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
mrsoundhar 0:559a8e4aab60 31 INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
mrsoundhar 0:559a8e4aab60 32 CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
mrsoundhar 0:559a8e4aab60 33 ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
mrsoundhar 0:559a8e4aab60 34 POSSIBILITY OF SUCH DAMAGE.
mrsoundhar 0:559a8e4aab60 35 ---------------------------------------------------------------------------*/
mrsoundhar 0:559a8e4aab60 36
mrsoundhar 0:559a8e4aab60 37
mrsoundhar 0:559a8e4aab60 38 #if defined ( __ICCARM__ )
mrsoundhar 0:559a8e4aab60 39 #pragma system_include /* treat file as system include file for MISRA check */
mrsoundhar 0:559a8e4aab60 40 #endif
mrsoundhar 0:559a8e4aab60 41
mrsoundhar 0:559a8e4aab60 42 #ifdef __cplusplus
mrsoundhar 0:559a8e4aab60 43 extern "C" {
mrsoundhar 0:559a8e4aab60 44 #endif
mrsoundhar 0:559a8e4aab60 45
mrsoundhar 0:559a8e4aab60 46 #ifndef __CORE_CM4_H_GENERIC
mrsoundhar 0:559a8e4aab60 47 #define __CORE_CM4_H_GENERIC
mrsoundhar 0:559a8e4aab60 48
mrsoundhar 0:559a8e4aab60 49 /** \page CMSIS_MISRA_Exceptions MISRA-C:2004 Compliance Exceptions
mrsoundhar 0:559a8e4aab60 50 CMSIS violates the following MISRA-C:2004 rules:
mrsoundhar 0:559a8e4aab60 51
mrsoundhar 0:559a8e4aab60 52 \li Required Rule 8.5, object/function definition in header file.<br>
mrsoundhar 0:559a8e4aab60 53 Function definitions in header files are used to allow 'inlining'.
mrsoundhar 0:559a8e4aab60 54
mrsoundhar 0:559a8e4aab60 55 \li Required Rule 18.4, declaration of union type or object of union type: '{...}'.<br>
mrsoundhar 0:559a8e4aab60 56 Unions are used for effective representation of core registers.
mrsoundhar 0:559a8e4aab60 57
mrsoundhar 0:559a8e4aab60 58 \li Advisory Rule 19.7, Function-like macro defined.<br>
mrsoundhar 0:559a8e4aab60 59 Function-like macros are used to allow more efficient code.
mrsoundhar 0:559a8e4aab60 60 */
mrsoundhar 0:559a8e4aab60 61
mrsoundhar 0:559a8e4aab60 62
mrsoundhar 0:559a8e4aab60 63 /*******************************************************************************
mrsoundhar 0:559a8e4aab60 64 * CMSIS definitions
mrsoundhar 0:559a8e4aab60 65 ******************************************************************************/
mrsoundhar 0:559a8e4aab60 66 /** \ingroup Cortex_M4
mrsoundhar 0:559a8e4aab60 67 @{
mrsoundhar 0:559a8e4aab60 68 */
mrsoundhar 0:559a8e4aab60 69
mrsoundhar 0:559a8e4aab60 70 /* CMSIS CM4 definitions */
mrsoundhar 0:559a8e4aab60 71 #define __CM4_CMSIS_VERSION_MAIN (0x03) /*!< [31:16] CMSIS HAL main version */
mrsoundhar 0:559a8e4aab60 72 #define __CM4_CMSIS_VERSION_SUB (0x20) /*!< [15:0] CMSIS HAL sub version */
mrsoundhar 0:559a8e4aab60 73 #define __CM4_CMSIS_VERSION ((__CM4_CMSIS_VERSION_MAIN << 16) | \
mrsoundhar 0:559a8e4aab60 74 __CM4_CMSIS_VERSION_SUB ) /*!< CMSIS HAL version number */
mrsoundhar 0:559a8e4aab60 75
mrsoundhar 0:559a8e4aab60 76 #define __CORTEX_M (0x04) /*!< Cortex-M Core */
mrsoundhar 0:559a8e4aab60 77
mrsoundhar 0:559a8e4aab60 78
mrsoundhar 0:559a8e4aab60 79 #if defined ( __CC_ARM )
mrsoundhar 0:559a8e4aab60 80 #define __ASM __asm /*!< asm keyword for ARM Compiler */
mrsoundhar 0:559a8e4aab60 81 #define __INLINE __inline /*!< inline keyword for ARM Compiler */
mrsoundhar 0:559a8e4aab60 82 #define __STATIC_INLINE static __inline
mrsoundhar 0:559a8e4aab60 83
mrsoundhar 0:559a8e4aab60 84 #elif defined ( __ICCARM__ )
mrsoundhar 0:559a8e4aab60 85 #define __ASM __asm /*!< asm keyword for IAR Compiler */
mrsoundhar 0:559a8e4aab60 86 #define __INLINE inline /*!< inline keyword for IAR Compiler. Only available in High optimization mode! */
mrsoundhar 0:559a8e4aab60 87 #define __STATIC_INLINE static inline
mrsoundhar 0:559a8e4aab60 88
mrsoundhar 0:559a8e4aab60 89 #elif defined ( __TMS470__ )
mrsoundhar 0:559a8e4aab60 90 #define __ASM __asm /*!< asm keyword for TI CCS Compiler */
mrsoundhar 0:559a8e4aab60 91 #define __STATIC_INLINE static inline
mrsoundhar 0:559a8e4aab60 92
mrsoundhar 0:559a8e4aab60 93 #elif defined ( __GNUC__ )
mrsoundhar 0:559a8e4aab60 94 #define __ASM __asm /*!< asm keyword for GNU Compiler */
mrsoundhar 0:559a8e4aab60 95 #define __INLINE inline /*!< inline keyword for GNU Compiler */
mrsoundhar 0:559a8e4aab60 96 #define __STATIC_INLINE static inline
mrsoundhar 0:559a8e4aab60 97
mrsoundhar 0:559a8e4aab60 98 #elif defined ( __TASKING__ )
mrsoundhar 0:559a8e4aab60 99 #define __ASM __asm /*!< asm keyword for TASKING Compiler */
mrsoundhar 0:559a8e4aab60 100 #define __INLINE inline /*!< inline keyword for TASKING Compiler */
mrsoundhar 0:559a8e4aab60 101 #define __STATIC_INLINE static inline
mrsoundhar 0:559a8e4aab60 102
mrsoundhar 0:559a8e4aab60 103 #endif
mrsoundhar 0:559a8e4aab60 104
mrsoundhar 0:559a8e4aab60 105 /** __FPU_USED indicates whether an FPU is used or not. For this, __FPU_PRESENT has to be checked prior to making use of FPU specific registers and functions.
mrsoundhar 0:559a8e4aab60 106 */
mrsoundhar 0:559a8e4aab60 107 #if defined ( __CC_ARM )
mrsoundhar 0:559a8e4aab60 108 #if defined __TARGET_FPU_VFP
mrsoundhar 0:559a8e4aab60 109 #if (__FPU_PRESENT == 1)
mrsoundhar 0:559a8e4aab60 110 #define __FPU_USED 1
mrsoundhar 0:559a8e4aab60 111 #else
mrsoundhar 0:559a8e4aab60 112 #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
mrsoundhar 0:559a8e4aab60 113 #define __FPU_USED 0
mrsoundhar 0:559a8e4aab60 114 #endif
mrsoundhar 0:559a8e4aab60 115 #else
mrsoundhar 0:559a8e4aab60 116 #define __FPU_USED 0
mrsoundhar 0:559a8e4aab60 117 #endif
mrsoundhar 0:559a8e4aab60 118
mrsoundhar 0:559a8e4aab60 119 #elif defined ( __ICCARM__ )
mrsoundhar 0:559a8e4aab60 120 #if defined __ARMVFP__
mrsoundhar 0:559a8e4aab60 121 #if (__FPU_PRESENT == 1)
mrsoundhar 0:559a8e4aab60 122 #define __FPU_USED 1
mrsoundhar 0:559a8e4aab60 123 #else
mrsoundhar 0:559a8e4aab60 124 #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
mrsoundhar 0:559a8e4aab60 125 #define __FPU_USED 0
mrsoundhar 0:559a8e4aab60 126 #endif
mrsoundhar 0:559a8e4aab60 127 #else
mrsoundhar 0:559a8e4aab60 128 #define __FPU_USED 0
mrsoundhar 0:559a8e4aab60 129 #endif
mrsoundhar 0:559a8e4aab60 130
mrsoundhar 0:559a8e4aab60 131 #elif defined ( __TMS470__ )
mrsoundhar 0:559a8e4aab60 132 #if defined __TI_VFP_SUPPORT__
mrsoundhar 0:559a8e4aab60 133 #if (__FPU_PRESENT == 1)
mrsoundhar 0:559a8e4aab60 134 #define __FPU_USED 1
mrsoundhar 0:559a8e4aab60 135 #else
mrsoundhar 0:559a8e4aab60 136 #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
mrsoundhar 0:559a8e4aab60 137 #define __FPU_USED 0
mrsoundhar 0:559a8e4aab60 138 #endif
mrsoundhar 0:559a8e4aab60 139 #else
mrsoundhar 0:559a8e4aab60 140 #define __FPU_USED 0
mrsoundhar 0:559a8e4aab60 141 #endif
mrsoundhar 0:559a8e4aab60 142
mrsoundhar 0:559a8e4aab60 143 #elif defined ( __GNUC__ )
mrsoundhar 0:559a8e4aab60 144 #if defined (__VFP_FP__) && !defined(__SOFTFP__)
mrsoundhar 0:559a8e4aab60 145 #if (__FPU_PRESENT == 1)
mrsoundhar 0:559a8e4aab60 146 #define __FPU_USED 1
mrsoundhar 0:559a8e4aab60 147 #else
mrsoundhar 0:559a8e4aab60 148 #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
mrsoundhar 0:559a8e4aab60 149 #define __FPU_USED 0
mrsoundhar 0:559a8e4aab60 150 #endif
mrsoundhar 0:559a8e4aab60 151 #else
mrsoundhar 0:559a8e4aab60 152 #define __FPU_USED 0
mrsoundhar 0:559a8e4aab60 153 #endif
mrsoundhar 0:559a8e4aab60 154
mrsoundhar 0:559a8e4aab60 155 #elif defined ( __TASKING__ )
mrsoundhar 0:559a8e4aab60 156 #if defined __FPU_VFP__
mrsoundhar 0:559a8e4aab60 157 #if (__FPU_PRESENT == 1)
mrsoundhar 0:559a8e4aab60 158 #define __FPU_USED 1
mrsoundhar 0:559a8e4aab60 159 #else
mrsoundhar 0:559a8e4aab60 160 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
mrsoundhar 0:559a8e4aab60 161 #define __FPU_USED 0
mrsoundhar 0:559a8e4aab60 162 #endif
mrsoundhar 0:559a8e4aab60 163 #else
mrsoundhar 0:559a8e4aab60 164 #define __FPU_USED 0
mrsoundhar 0:559a8e4aab60 165 #endif
mrsoundhar 0:559a8e4aab60 166 #endif
mrsoundhar 0:559a8e4aab60 167
mrsoundhar 0:559a8e4aab60 168 #include <stdint.h> /* standard types definitions */
mrsoundhar 0:559a8e4aab60 169 #include <core_cmInstr.h> /* Core Instruction Access */
mrsoundhar 0:559a8e4aab60 170 #include <core_cmFunc.h> /* Core Function Access */
mrsoundhar 0:559a8e4aab60 171 #include <core_cm4_simd.h> /* Compiler specific SIMD Intrinsics */
mrsoundhar 0:559a8e4aab60 172
mrsoundhar 0:559a8e4aab60 173 #endif /* __CORE_CM4_H_GENERIC */
mrsoundhar 0:559a8e4aab60 174
mrsoundhar 0:559a8e4aab60 175 #ifndef __CMSIS_GENERIC
mrsoundhar 0:559a8e4aab60 176
mrsoundhar 0:559a8e4aab60 177 #ifndef __CORE_CM4_H_DEPENDANT
mrsoundhar 0:559a8e4aab60 178 #define __CORE_CM4_H_DEPENDANT
mrsoundhar 0:559a8e4aab60 179
mrsoundhar 0:559a8e4aab60 180 /* check device defines and use defaults */
mrsoundhar 0:559a8e4aab60 181 #if defined __CHECK_DEVICE_DEFINES
mrsoundhar 0:559a8e4aab60 182 #ifndef __CM4_REV
mrsoundhar 0:559a8e4aab60 183 #define __CM4_REV 0x0000
mrsoundhar 0:559a8e4aab60 184 #warning "__CM4_REV not defined in device header file; using default!"
mrsoundhar 0:559a8e4aab60 185 #endif
mrsoundhar 0:559a8e4aab60 186
mrsoundhar 0:559a8e4aab60 187 #ifndef __FPU_PRESENT
mrsoundhar 0:559a8e4aab60 188 #define __FPU_PRESENT 0
mrsoundhar 0:559a8e4aab60 189 #warning "__FPU_PRESENT not defined in device header file; using default!"
mrsoundhar 0:559a8e4aab60 190 #endif
mrsoundhar 0:559a8e4aab60 191
mrsoundhar 0:559a8e4aab60 192 #ifndef __MPU_PRESENT
mrsoundhar 0:559a8e4aab60 193 #define __MPU_PRESENT 0
mrsoundhar 0:559a8e4aab60 194 #warning "__MPU_PRESENT not defined in device header file; using default!"
mrsoundhar 0:559a8e4aab60 195 #endif
mrsoundhar 0:559a8e4aab60 196
mrsoundhar 0:559a8e4aab60 197 #ifndef __NVIC_PRIO_BITS
mrsoundhar 0:559a8e4aab60 198 #define __NVIC_PRIO_BITS 4
mrsoundhar 0:559a8e4aab60 199 #warning "__NVIC_PRIO_BITS not defined in device header file; using default!"
mrsoundhar 0:559a8e4aab60 200 #endif
mrsoundhar 0:559a8e4aab60 201
mrsoundhar 0:559a8e4aab60 202 #ifndef __Vendor_SysTickConfig
mrsoundhar 0:559a8e4aab60 203 #define __Vendor_SysTickConfig 0
mrsoundhar 0:559a8e4aab60 204 #warning "__Vendor_SysTickConfig not defined in device header file; using default!"
mrsoundhar 0:559a8e4aab60 205 #endif
mrsoundhar 0:559a8e4aab60 206 #endif
mrsoundhar 0:559a8e4aab60 207
mrsoundhar 0:559a8e4aab60 208 /* IO definitions (access restrictions to peripheral registers) */
mrsoundhar 0:559a8e4aab60 209 /**
mrsoundhar 0:559a8e4aab60 210 \defgroup CMSIS_glob_defs CMSIS Global Defines
mrsoundhar 0:559a8e4aab60 211
mrsoundhar 0:559a8e4aab60 212 <strong>IO Type Qualifiers</strong> are used
mrsoundhar 0:559a8e4aab60 213 \li to specify the access to peripheral variables.
mrsoundhar 0:559a8e4aab60 214 \li for automatic generation of peripheral register debug information.
mrsoundhar 0:559a8e4aab60 215 */
mrsoundhar 0:559a8e4aab60 216 #ifdef __cplusplus
mrsoundhar 0:559a8e4aab60 217 #define __I volatile /*!< Defines 'read only' permissions */
mrsoundhar 0:559a8e4aab60 218 #else
mrsoundhar 0:559a8e4aab60 219 #define __I volatile const /*!< Defines 'read only' permissions */
mrsoundhar 0:559a8e4aab60 220 #endif
mrsoundhar 0:559a8e4aab60 221 #define __O volatile /*!< Defines 'write only' permissions */
mrsoundhar 0:559a8e4aab60 222 #define __IO volatile /*!< Defines 'read / write' permissions */
mrsoundhar 0:559a8e4aab60 223
mrsoundhar 0:559a8e4aab60 224 /*@} end of group Cortex_M4 */
mrsoundhar 0:559a8e4aab60 225
mrsoundhar 0:559a8e4aab60 226
mrsoundhar 0:559a8e4aab60 227
mrsoundhar 0:559a8e4aab60 228 /*******************************************************************************
mrsoundhar 0:559a8e4aab60 229 * Register Abstraction
mrsoundhar 0:559a8e4aab60 230 Core Register contain:
mrsoundhar 0:559a8e4aab60 231 - Core Register
mrsoundhar 0:559a8e4aab60 232 - Core NVIC Register
mrsoundhar 0:559a8e4aab60 233 - Core SCB Register
mrsoundhar 0:559a8e4aab60 234 - Core SysTick Register
mrsoundhar 0:559a8e4aab60 235 - Core Debug Register
mrsoundhar 0:559a8e4aab60 236 - Core MPU Register
mrsoundhar 0:559a8e4aab60 237 - Core FPU Register
mrsoundhar 0:559a8e4aab60 238 ******************************************************************************/
mrsoundhar 0:559a8e4aab60 239 /** \defgroup CMSIS_core_register Defines and Type Definitions
mrsoundhar 0:559a8e4aab60 240 \brief Type definitions and defines for Cortex-M processor based devices.
mrsoundhar 0:559a8e4aab60 241 */
mrsoundhar 0:559a8e4aab60 242
mrsoundhar 0:559a8e4aab60 243 /** \ingroup CMSIS_core_register
mrsoundhar 0:559a8e4aab60 244 \defgroup CMSIS_CORE Status and Control Registers
mrsoundhar 0:559a8e4aab60 245 \brief Core Register type definitions.
mrsoundhar 0:559a8e4aab60 246 @{
mrsoundhar 0:559a8e4aab60 247 */
mrsoundhar 0:559a8e4aab60 248
mrsoundhar 0:559a8e4aab60 249 /** \brief Union type to access the Application Program Status Register (APSR).
mrsoundhar 0:559a8e4aab60 250 */
mrsoundhar 0:559a8e4aab60 251 typedef union
mrsoundhar 0:559a8e4aab60 252 {
mrsoundhar 0:559a8e4aab60 253 struct
mrsoundhar 0:559a8e4aab60 254 {
mrsoundhar 0:559a8e4aab60 255 #if (__CORTEX_M != 0x04)
mrsoundhar 0:559a8e4aab60 256 uint32_t _reserved0:27; /*!< bit: 0..26 Reserved */
mrsoundhar 0:559a8e4aab60 257 #else
mrsoundhar 0:559a8e4aab60 258 uint32_t _reserved0:16; /*!< bit: 0..15 Reserved */
mrsoundhar 0:559a8e4aab60 259 uint32_t GE:4; /*!< bit: 16..19 Greater than or Equal flags */
mrsoundhar 0:559a8e4aab60 260 uint32_t _reserved1:7; /*!< bit: 20..26 Reserved */
mrsoundhar 0:559a8e4aab60 261 #endif
mrsoundhar 0:559a8e4aab60 262 uint32_t Q:1; /*!< bit: 27 Saturation condition flag */
mrsoundhar 0:559a8e4aab60 263 uint32_t V:1; /*!< bit: 28 Overflow condition code flag */
mrsoundhar 0:559a8e4aab60 264 uint32_t C:1; /*!< bit: 29 Carry condition code flag */
mrsoundhar 0:559a8e4aab60 265 uint32_t Z:1; /*!< bit: 30 Zero condition code flag */
mrsoundhar 0:559a8e4aab60 266 uint32_t N:1; /*!< bit: 31 Negative condition code flag */
mrsoundhar 0:559a8e4aab60 267 } b; /*!< Structure used for bit access */
mrsoundhar 0:559a8e4aab60 268 uint32_t w; /*!< Type used for word access */
mrsoundhar 0:559a8e4aab60 269 } APSR_Type;
mrsoundhar 0:559a8e4aab60 270
mrsoundhar 0:559a8e4aab60 271
mrsoundhar 0:559a8e4aab60 272 /** \brief Union type to access the Interrupt Program Status Register (IPSR).
mrsoundhar 0:559a8e4aab60 273 */
mrsoundhar 0:559a8e4aab60 274 typedef union
mrsoundhar 0:559a8e4aab60 275 {
mrsoundhar 0:559a8e4aab60 276 struct
mrsoundhar 0:559a8e4aab60 277 {
mrsoundhar 0:559a8e4aab60 278 uint32_t ISR:9; /*!< bit: 0.. 8 Exception number */
mrsoundhar 0:559a8e4aab60 279 uint32_t _reserved0:23; /*!< bit: 9..31 Reserved */
mrsoundhar 0:559a8e4aab60 280 } b; /*!< Structure used for bit access */
mrsoundhar 0:559a8e4aab60 281 uint32_t w; /*!< Type used for word access */
mrsoundhar 0:559a8e4aab60 282 } IPSR_Type;
mrsoundhar 0:559a8e4aab60 283
mrsoundhar 0:559a8e4aab60 284
mrsoundhar 0:559a8e4aab60 285 /** \brief Union type to access the Special-Purpose Program Status Registers (xPSR).
mrsoundhar 0:559a8e4aab60 286 */
mrsoundhar 0:559a8e4aab60 287 typedef union
mrsoundhar 0:559a8e4aab60 288 {
mrsoundhar 0:559a8e4aab60 289 struct
mrsoundhar 0:559a8e4aab60 290 {
mrsoundhar 0:559a8e4aab60 291 uint32_t ISR:9; /*!< bit: 0.. 8 Exception number */
mrsoundhar 0:559a8e4aab60 292 #if (__CORTEX_M != 0x04)
mrsoundhar 0:559a8e4aab60 293 uint32_t _reserved0:15; /*!< bit: 9..23 Reserved */
mrsoundhar 0:559a8e4aab60 294 #else
mrsoundhar 0:559a8e4aab60 295 uint32_t _reserved0:7; /*!< bit: 9..15 Reserved */
mrsoundhar 0:559a8e4aab60 296 uint32_t GE:4; /*!< bit: 16..19 Greater than or Equal flags */
mrsoundhar 0:559a8e4aab60 297 uint32_t _reserved1:4; /*!< bit: 20..23 Reserved */
mrsoundhar 0:559a8e4aab60 298 #endif
mrsoundhar 0:559a8e4aab60 299 uint32_t T:1; /*!< bit: 24 Thumb bit (read 0) */
mrsoundhar 0:559a8e4aab60 300 uint32_t IT:2; /*!< bit: 25..26 saved IT state (read 0) */
mrsoundhar 0:559a8e4aab60 301 uint32_t Q:1; /*!< bit: 27 Saturation condition flag */
mrsoundhar 0:559a8e4aab60 302 uint32_t V:1; /*!< bit: 28 Overflow condition code flag */
mrsoundhar 0:559a8e4aab60 303 uint32_t C:1; /*!< bit: 29 Carry condition code flag */
mrsoundhar 0:559a8e4aab60 304 uint32_t Z:1; /*!< bit: 30 Zero condition code flag */
mrsoundhar 0:559a8e4aab60 305 uint32_t N:1; /*!< bit: 31 Negative condition code flag */
mrsoundhar 0:559a8e4aab60 306 } b; /*!< Structure used for bit access */
mrsoundhar 0:559a8e4aab60 307 uint32_t w; /*!< Type used for word access */
mrsoundhar 0:559a8e4aab60 308 } xPSR_Type;
mrsoundhar 0:559a8e4aab60 309
mrsoundhar 0:559a8e4aab60 310
mrsoundhar 0:559a8e4aab60 311 /** \brief Union type to access the Control Registers (CONTROL).
mrsoundhar 0:559a8e4aab60 312 */
mrsoundhar 0:559a8e4aab60 313 typedef union
mrsoundhar 0:559a8e4aab60 314 {
mrsoundhar 0:559a8e4aab60 315 struct
mrsoundhar 0:559a8e4aab60 316 {
mrsoundhar 0:559a8e4aab60 317 uint32_t nPRIV:1; /*!< bit: 0 Execution privilege in Thread mode */
mrsoundhar 0:559a8e4aab60 318 uint32_t SPSEL:1; /*!< bit: 1 Stack to be used */
mrsoundhar 0:559a8e4aab60 319 uint32_t FPCA:1; /*!< bit: 2 FP extension active flag */
mrsoundhar 0:559a8e4aab60 320 uint32_t _reserved0:29; /*!< bit: 3..31 Reserved */
mrsoundhar 0:559a8e4aab60 321 } b; /*!< Structure used for bit access */
mrsoundhar 0:559a8e4aab60 322 uint32_t w; /*!< Type used for word access */
mrsoundhar 0:559a8e4aab60 323 } CONTROL_Type;
mrsoundhar 0:559a8e4aab60 324
mrsoundhar 0:559a8e4aab60 325 /*@} end of group CMSIS_CORE */
mrsoundhar 0:559a8e4aab60 326
mrsoundhar 0:559a8e4aab60 327
mrsoundhar 0:559a8e4aab60 328 /** \ingroup CMSIS_core_register
mrsoundhar 0:559a8e4aab60 329 \defgroup CMSIS_NVIC Nested Vectored Interrupt Controller (NVIC)
mrsoundhar 0:559a8e4aab60 330 \brief Type definitions for the NVIC Registers
mrsoundhar 0:559a8e4aab60 331 @{
mrsoundhar 0:559a8e4aab60 332 */
mrsoundhar 0:559a8e4aab60 333
mrsoundhar 0:559a8e4aab60 334 /** \brief Structure type to access the Nested Vectored Interrupt Controller (NVIC).
mrsoundhar 0:559a8e4aab60 335 */
mrsoundhar 0:559a8e4aab60 336 typedef struct
mrsoundhar 0:559a8e4aab60 337 {
mrsoundhar 0:559a8e4aab60 338 __IO uint32_t ISER[8]; /*!< Offset: 0x000 (R/W) Interrupt Set Enable Register */
mrsoundhar 0:559a8e4aab60 339 uint32_t RESERVED0[24];
mrsoundhar 0:559a8e4aab60 340 __IO uint32_t ICER[8]; /*!< Offset: 0x080 (R/W) Interrupt Clear Enable Register */
mrsoundhar 0:559a8e4aab60 341 uint32_t RSERVED1[24];
mrsoundhar 0:559a8e4aab60 342 __IO uint32_t ISPR[8]; /*!< Offset: 0x100 (R/W) Interrupt Set Pending Register */
mrsoundhar 0:559a8e4aab60 343 uint32_t RESERVED2[24];
mrsoundhar 0:559a8e4aab60 344 __IO uint32_t ICPR[8]; /*!< Offset: 0x180 (R/W) Interrupt Clear Pending Register */
mrsoundhar 0:559a8e4aab60 345 uint32_t RESERVED3[24];
mrsoundhar 0:559a8e4aab60 346 __IO uint32_t IABR[8]; /*!< Offset: 0x200 (R/W) Interrupt Active bit Register */
mrsoundhar 0:559a8e4aab60 347 uint32_t RESERVED4[56];
mrsoundhar 0:559a8e4aab60 348 __IO uint8_t IP[240]; /*!< Offset: 0x300 (R/W) Interrupt Priority Register (8Bit wide) */
mrsoundhar 0:559a8e4aab60 349 uint32_t RESERVED5[644];
mrsoundhar 0:559a8e4aab60 350 __O uint32_t STIR; /*!< Offset: 0xE00 ( /W) Software Trigger Interrupt Register */
mrsoundhar 0:559a8e4aab60 351 } NVIC_Type;
mrsoundhar 0:559a8e4aab60 352
mrsoundhar 0:559a8e4aab60 353 /* Software Triggered Interrupt Register Definitions */
mrsoundhar 0:559a8e4aab60 354 #define NVIC_STIR_INTID_Pos 0 /*!< STIR: INTLINESNUM Position */
mrsoundhar 0:559a8e4aab60 355 #define NVIC_STIR_INTID_Msk (0x1FFUL << NVIC_STIR_INTID_Pos) /*!< STIR: INTLINESNUM Mask */
mrsoundhar 0:559a8e4aab60 356
mrsoundhar 0:559a8e4aab60 357 /*@} end of group CMSIS_NVIC */
mrsoundhar 0:559a8e4aab60 358
mrsoundhar 0:559a8e4aab60 359
mrsoundhar 0:559a8e4aab60 360 /** \ingroup CMSIS_core_register
mrsoundhar 0:559a8e4aab60 361 \defgroup CMSIS_SCB System Control Block (SCB)
mrsoundhar 0:559a8e4aab60 362 \brief Type definitions for the System Control Block Registers
mrsoundhar 0:559a8e4aab60 363 @{
mrsoundhar 0:559a8e4aab60 364 */
mrsoundhar 0:559a8e4aab60 365
mrsoundhar 0:559a8e4aab60 366 /** \brief Structure type to access the System Control Block (SCB).
mrsoundhar 0:559a8e4aab60 367 */
mrsoundhar 0:559a8e4aab60 368 typedef struct
mrsoundhar 0:559a8e4aab60 369 {
mrsoundhar 0:559a8e4aab60 370 __I uint32_t CPUID; /*!< Offset: 0x000 (R/ ) CPUID Base Register */
mrsoundhar 0:559a8e4aab60 371 __IO uint32_t ICSR; /*!< Offset: 0x004 (R/W) Interrupt Control and State Register */
mrsoundhar 0:559a8e4aab60 372 __IO uint32_t VTOR; /*!< Offset: 0x008 (R/W) Vector Table Offset Register */
mrsoundhar 0:559a8e4aab60 373 __IO uint32_t AIRCR; /*!< Offset: 0x00C (R/W) Application Interrupt and Reset Control Register */
mrsoundhar 0:559a8e4aab60 374 __IO uint32_t SCR; /*!< Offset: 0x010 (R/W) System Control Register */
mrsoundhar 0:559a8e4aab60 375 __IO uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */
mrsoundhar 0:559a8e4aab60 376 __IO uint8_t SHP[12]; /*!< Offset: 0x018 (R/W) System Handlers Priority Registers (4-7, 8-11, 12-15) */
mrsoundhar 0:559a8e4aab60 377 __IO uint32_t SHCSR; /*!< Offset: 0x024 (R/W) System Handler Control and State Register */
mrsoundhar 0:559a8e4aab60 378 __IO uint32_t CFSR; /*!< Offset: 0x028 (R/W) Configurable Fault Status Register */
mrsoundhar 0:559a8e4aab60 379 __IO uint32_t HFSR; /*!< Offset: 0x02C (R/W) HardFault Status Register */
mrsoundhar 0:559a8e4aab60 380 __IO uint32_t DFSR; /*!< Offset: 0x030 (R/W) Debug Fault Status Register */
mrsoundhar 0:559a8e4aab60 381 __IO uint32_t MMFAR; /*!< Offset: 0x034 (R/W) MemManage Fault Address Register */
mrsoundhar 0:559a8e4aab60 382 __IO uint32_t BFAR; /*!< Offset: 0x038 (R/W) BusFault Address Register */
mrsoundhar 0:559a8e4aab60 383 __IO uint32_t AFSR; /*!< Offset: 0x03C (R/W) Auxiliary Fault Status Register */
mrsoundhar 0:559a8e4aab60 384 __I uint32_t PFR[2]; /*!< Offset: 0x040 (R/ ) Processor Feature Register */
mrsoundhar 0:559a8e4aab60 385 __I uint32_t DFR; /*!< Offset: 0x048 (R/ ) Debug Feature Register */
mrsoundhar 0:559a8e4aab60 386 __I uint32_t ADR; /*!< Offset: 0x04C (R/ ) Auxiliary Feature Register */
mrsoundhar 0:559a8e4aab60 387 __I uint32_t MMFR[4]; /*!< Offset: 0x050 (R/ ) Memory Model Feature Register */
mrsoundhar 0:559a8e4aab60 388 __I uint32_t ISAR[5]; /*!< Offset: 0x060 (R/ ) Instruction Set Attributes Register */
mrsoundhar 0:559a8e4aab60 389 uint32_t RESERVED0[5];
mrsoundhar 0:559a8e4aab60 390 __IO uint32_t CPACR; /*!< Offset: 0x088 (R/W) Coprocessor Access Control Register */
mrsoundhar 0:559a8e4aab60 391 } SCB_Type;
mrsoundhar 0:559a8e4aab60 392
mrsoundhar 0:559a8e4aab60 393 /* SCB CPUID Register Definitions */
mrsoundhar 0:559a8e4aab60 394 #define SCB_CPUID_IMPLEMENTER_Pos 24 /*!< SCB CPUID: IMPLEMENTER Position */
mrsoundhar 0:559a8e4aab60 395 #define SCB_CPUID_IMPLEMENTER_Msk (0xFFUL << SCB_CPUID_IMPLEMENTER_Pos) /*!< SCB CPUID: IMPLEMENTER Mask */
mrsoundhar 0:559a8e4aab60 396
mrsoundhar 0:559a8e4aab60 397 #define SCB_CPUID_VARIANT_Pos 20 /*!< SCB CPUID: VARIANT Position */
mrsoundhar 0:559a8e4aab60 398 #define SCB_CPUID_VARIANT_Msk (0xFUL << SCB_CPUID_VARIANT_Pos) /*!< SCB CPUID: VARIANT Mask */
mrsoundhar 0:559a8e4aab60 399
mrsoundhar 0:559a8e4aab60 400 #define SCB_CPUID_ARCHITECTURE_Pos 16 /*!< SCB CPUID: ARCHITECTURE Position */
mrsoundhar 0:559a8e4aab60 401 #define SCB_CPUID_ARCHITECTURE_Msk (0xFUL << SCB_CPUID_ARCHITECTURE_Pos) /*!< SCB CPUID: ARCHITECTURE Mask */
mrsoundhar 0:559a8e4aab60 402
mrsoundhar 0:559a8e4aab60 403 #define SCB_CPUID_PARTNO_Pos 4 /*!< SCB CPUID: PARTNO Position */
mrsoundhar 0:559a8e4aab60 404 #define SCB_CPUID_PARTNO_Msk (0xFFFUL << SCB_CPUID_PARTNO_Pos) /*!< SCB CPUID: PARTNO Mask */
mrsoundhar 0:559a8e4aab60 405
mrsoundhar 0:559a8e4aab60 406 #define SCB_CPUID_REVISION_Pos 0 /*!< SCB CPUID: REVISION Position */
mrsoundhar 0:559a8e4aab60 407 #define SCB_CPUID_REVISION_Msk (0xFUL << SCB_CPUID_REVISION_Pos) /*!< SCB CPUID: REVISION Mask */
mrsoundhar 0:559a8e4aab60 408
mrsoundhar 0:559a8e4aab60 409 /* SCB Interrupt Control State Register Definitions */
mrsoundhar 0:559a8e4aab60 410 #define SCB_ICSR_NMIPENDSET_Pos 31 /*!< SCB ICSR: NMIPENDSET Position */
mrsoundhar 0:559a8e4aab60 411 #define SCB_ICSR_NMIPENDSET_Msk (1UL << SCB_ICSR_NMIPENDSET_Pos) /*!< SCB ICSR: NMIPENDSET Mask */
mrsoundhar 0:559a8e4aab60 412
mrsoundhar 0:559a8e4aab60 413 #define SCB_ICSR_PENDSVSET_Pos 28 /*!< SCB ICSR: PENDSVSET Position */
mrsoundhar 0:559a8e4aab60 414 #define SCB_ICSR_PENDSVSET_Msk (1UL << SCB_ICSR_PENDSVSET_Pos) /*!< SCB ICSR: PENDSVSET Mask */
mrsoundhar 0:559a8e4aab60 415
mrsoundhar 0:559a8e4aab60 416 #define SCB_ICSR_PENDSVCLR_Pos 27 /*!< SCB ICSR: PENDSVCLR Position */
mrsoundhar 0:559a8e4aab60 417 #define SCB_ICSR_PENDSVCLR_Msk (1UL << SCB_ICSR_PENDSVCLR_Pos) /*!< SCB ICSR: PENDSVCLR Mask */
mrsoundhar 0:559a8e4aab60 418
mrsoundhar 0:559a8e4aab60 419 #define SCB_ICSR_PENDSTSET_Pos 26 /*!< SCB ICSR: PENDSTSET Position */
mrsoundhar 0:559a8e4aab60 420 #define SCB_ICSR_PENDSTSET_Msk (1UL << SCB_ICSR_PENDSTSET_Pos) /*!< SCB ICSR: PENDSTSET Mask */
mrsoundhar 0:559a8e4aab60 421
mrsoundhar 0:559a8e4aab60 422 #define SCB_ICSR_PENDSTCLR_Pos 25 /*!< SCB ICSR: PENDSTCLR Position */
mrsoundhar 0:559a8e4aab60 423 #define SCB_ICSR_PENDSTCLR_Msk (1UL << SCB_ICSR_PENDSTCLR_Pos) /*!< SCB ICSR: PENDSTCLR Mask */
mrsoundhar 0:559a8e4aab60 424
mrsoundhar 0:559a8e4aab60 425 #define SCB_ICSR_ISRPREEMPT_Pos 23 /*!< SCB ICSR: ISRPREEMPT Position */
mrsoundhar 0:559a8e4aab60 426 #define SCB_ICSR_ISRPREEMPT_Msk (1UL << SCB_ICSR_ISRPREEMPT_Pos) /*!< SCB ICSR: ISRPREEMPT Mask */
mrsoundhar 0:559a8e4aab60 427
mrsoundhar 0:559a8e4aab60 428 #define SCB_ICSR_ISRPENDING_Pos 22 /*!< SCB ICSR: ISRPENDING Position */
mrsoundhar 0:559a8e4aab60 429 #define SCB_ICSR_ISRPENDING_Msk (1UL << SCB_ICSR_ISRPENDING_Pos) /*!< SCB ICSR: ISRPENDING Mask */
mrsoundhar 0:559a8e4aab60 430
mrsoundhar 0:559a8e4aab60 431 #define SCB_ICSR_VECTPENDING_Pos 12 /*!< SCB ICSR: VECTPENDING Position */
mrsoundhar 0:559a8e4aab60 432 #define SCB_ICSR_VECTPENDING_Msk (0x1FFUL << SCB_ICSR_VECTPENDING_Pos) /*!< SCB ICSR: VECTPENDING Mask */
mrsoundhar 0:559a8e4aab60 433
mrsoundhar 0:559a8e4aab60 434 #define SCB_ICSR_RETTOBASE_Pos 11 /*!< SCB ICSR: RETTOBASE Position */
mrsoundhar 0:559a8e4aab60 435 #define SCB_ICSR_RETTOBASE_Msk (1UL << SCB_ICSR_RETTOBASE_Pos) /*!< SCB ICSR: RETTOBASE Mask */
mrsoundhar 0:559a8e4aab60 436
mrsoundhar 0:559a8e4aab60 437 #define SCB_ICSR_VECTACTIVE_Pos 0 /*!< SCB ICSR: VECTACTIVE Position */
mrsoundhar 0:559a8e4aab60 438 #define SCB_ICSR_VECTACTIVE_Msk (0x1FFUL << SCB_ICSR_VECTACTIVE_Pos) /*!< SCB ICSR: VECTACTIVE Mask */
mrsoundhar 0:559a8e4aab60 439
mrsoundhar 0:559a8e4aab60 440 /* SCB Vector Table Offset Register Definitions */
mrsoundhar 0:559a8e4aab60 441 #define SCB_VTOR_TBLOFF_Pos 7 /*!< SCB VTOR: TBLOFF Position */
mrsoundhar 0:559a8e4aab60 442 #define SCB_VTOR_TBLOFF_Msk (0x1FFFFFFUL << SCB_VTOR_TBLOFF_Pos) /*!< SCB VTOR: TBLOFF Mask */
mrsoundhar 0:559a8e4aab60 443
mrsoundhar 0:559a8e4aab60 444 /* SCB Application Interrupt and Reset Control Register Definitions */
mrsoundhar 0:559a8e4aab60 445 #define SCB_AIRCR_VECTKEY_Pos 16 /*!< SCB AIRCR: VECTKEY Position */
mrsoundhar 0:559a8e4aab60 446 #define SCB_AIRCR_VECTKEY_Msk (0xFFFFUL << SCB_AIRCR_VECTKEY_Pos) /*!< SCB AIRCR: VECTKEY Mask */
mrsoundhar 0:559a8e4aab60 447
mrsoundhar 0:559a8e4aab60 448 #define SCB_AIRCR_VECTKEYSTAT_Pos 16 /*!< SCB AIRCR: VECTKEYSTAT Position */
mrsoundhar 0:559a8e4aab60 449 #define SCB_AIRCR_VECTKEYSTAT_Msk (0xFFFFUL << SCB_AIRCR_VECTKEYSTAT_Pos) /*!< SCB AIRCR: VECTKEYSTAT Mask */
mrsoundhar 0:559a8e4aab60 450
mrsoundhar 0:559a8e4aab60 451 #define SCB_AIRCR_ENDIANESS_Pos 15 /*!< SCB AIRCR: ENDIANESS Position */
mrsoundhar 0:559a8e4aab60 452 #define SCB_AIRCR_ENDIANESS_Msk (1UL << SCB_AIRCR_ENDIANESS_Pos) /*!< SCB AIRCR: ENDIANESS Mask */
mrsoundhar 0:559a8e4aab60 453
mrsoundhar 0:559a8e4aab60 454 #define SCB_AIRCR_PRIGROUP_Pos 8 /*!< SCB AIRCR: PRIGROUP Position */
mrsoundhar 0:559a8e4aab60 455 #define SCB_AIRCR_PRIGROUP_Msk (7UL << SCB_AIRCR_PRIGROUP_Pos) /*!< SCB AIRCR: PRIGROUP Mask */
mrsoundhar 0:559a8e4aab60 456
mrsoundhar 0:559a8e4aab60 457 #define SCB_AIRCR_SYSRESETREQ_Pos 2 /*!< SCB AIRCR: SYSRESETREQ Position */
mrsoundhar 0:559a8e4aab60 458 #define SCB_AIRCR_SYSRESETREQ_Msk (1UL << SCB_AIRCR_SYSRESETREQ_Pos) /*!< SCB AIRCR: SYSRESETREQ Mask */
mrsoundhar 0:559a8e4aab60 459
mrsoundhar 0:559a8e4aab60 460 #define SCB_AIRCR_VECTCLRACTIVE_Pos 1 /*!< SCB AIRCR: VECTCLRACTIVE Position */
mrsoundhar 0:559a8e4aab60 461 #define SCB_AIRCR_VECTCLRACTIVE_Msk (1UL << SCB_AIRCR_VECTCLRACTIVE_Pos) /*!< SCB AIRCR: VECTCLRACTIVE Mask */
mrsoundhar 0:559a8e4aab60 462
mrsoundhar 0:559a8e4aab60 463 #define SCB_AIRCR_VECTRESET_Pos 0 /*!< SCB AIRCR: VECTRESET Position */
mrsoundhar 0:559a8e4aab60 464 #define SCB_AIRCR_VECTRESET_Msk (1UL << SCB_AIRCR_VECTRESET_Pos) /*!< SCB AIRCR: VECTRESET Mask */
mrsoundhar 0:559a8e4aab60 465
mrsoundhar 0:559a8e4aab60 466 /* SCB System Control Register Definitions */
mrsoundhar 0:559a8e4aab60 467 #define SCB_SCR_SEVONPEND_Pos 4 /*!< SCB SCR: SEVONPEND Position */
mrsoundhar 0:559a8e4aab60 468 #define SCB_SCR_SEVONPEND_Msk (1UL << SCB_SCR_SEVONPEND_Pos) /*!< SCB SCR: SEVONPEND Mask */
mrsoundhar 0:559a8e4aab60 469
mrsoundhar 0:559a8e4aab60 470 #define SCB_SCR_SLEEPDEEP_Pos 2 /*!< SCB SCR: SLEEPDEEP Position */
mrsoundhar 0:559a8e4aab60 471 #define SCB_SCR_SLEEPDEEP_Msk (1UL << SCB_SCR_SLEEPDEEP_Pos) /*!< SCB SCR: SLEEPDEEP Mask */
mrsoundhar 0:559a8e4aab60 472
mrsoundhar 0:559a8e4aab60 473 #define SCB_SCR_SLEEPONEXIT_Pos 1 /*!< SCB SCR: SLEEPONEXIT Position */
mrsoundhar 0:559a8e4aab60 474 #define SCB_SCR_SLEEPONEXIT_Msk (1UL << SCB_SCR_SLEEPONEXIT_Pos) /*!< SCB SCR: SLEEPONEXIT Mask */
mrsoundhar 0:559a8e4aab60 475
mrsoundhar 0:559a8e4aab60 476 /* SCB Configuration Control Register Definitions */
mrsoundhar 0:559a8e4aab60 477 #define SCB_CCR_STKALIGN_Pos 9 /*!< SCB CCR: STKALIGN Position */
mrsoundhar 0:559a8e4aab60 478 #define SCB_CCR_STKALIGN_Msk (1UL << SCB_CCR_STKALIGN_Pos) /*!< SCB CCR: STKALIGN Mask */
mrsoundhar 0:559a8e4aab60 479
mrsoundhar 0:559a8e4aab60 480 #define SCB_CCR_BFHFNMIGN_Pos 8 /*!< SCB CCR: BFHFNMIGN Position */
mrsoundhar 0:559a8e4aab60 481 #define SCB_CCR_BFHFNMIGN_Msk (1UL << SCB_CCR_BFHFNMIGN_Pos) /*!< SCB CCR: BFHFNMIGN Mask */
mrsoundhar 0:559a8e4aab60 482
mrsoundhar 0:559a8e4aab60 483 #define SCB_CCR_DIV_0_TRP_Pos 4 /*!< SCB CCR: DIV_0_TRP Position */
mrsoundhar 0:559a8e4aab60 484 #define SCB_CCR_DIV_0_TRP_Msk (1UL << SCB_CCR_DIV_0_TRP_Pos) /*!< SCB CCR: DIV_0_TRP Mask */
mrsoundhar 0:559a8e4aab60 485
mrsoundhar 0:559a8e4aab60 486 #define SCB_CCR_UNALIGN_TRP_Pos 3 /*!< SCB CCR: UNALIGN_TRP Position */
mrsoundhar 0:559a8e4aab60 487 #define SCB_CCR_UNALIGN_TRP_Msk (1UL << SCB_CCR_UNALIGN_TRP_Pos) /*!< SCB CCR: UNALIGN_TRP Mask */
mrsoundhar 0:559a8e4aab60 488
mrsoundhar 0:559a8e4aab60 489 #define SCB_CCR_USERSETMPEND_Pos 1 /*!< SCB CCR: USERSETMPEND Position */
mrsoundhar 0:559a8e4aab60 490 #define SCB_CCR_USERSETMPEND_Msk (1UL << SCB_CCR_USERSETMPEND_Pos) /*!< SCB CCR: USERSETMPEND Mask */
mrsoundhar 0:559a8e4aab60 491
mrsoundhar 0:559a8e4aab60 492 #define SCB_CCR_NONBASETHRDENA_Pos 0 /*!< SCB CCR: NONBASETHRDENA Position */
mrsoundhar 0:559a8e4aab60 493 #define SCB_CCR_NONBASETHRDENA_Msk (1UL << SCB_CCR_NONBASETHRDENA_Pos) /*!< SCB CCR: NONBASETHRDENA Mask */
mrsoundhar 0:559a8e4aab60 494
mrsoundhar 0:559a8e4aab60 495 /* SCB System Handler Control and State Register Definitions */
mrsoundhar 0:559a8e4aab60 496 #define SCB_SHCSR_USGFAULTENA_Pos 18 /*!< SCB SHCSR: USGFAULTENA Position */
mrsoundhar 0:559a8e4aab60 497 #define SCB_SHCSR_USGFAULTENA_Msk (1UL << SCB_SHCSR_USGFAULTENA_Pos) /*!< SCB SHCSR: USGFAULTENA Mask */
mrsoundhar 0:559a8e4aab60 498
mrsoundhar 0:559a8e4aab60 499 #define SCB_SHCSR_BUSFAULTENA_Pos 17 /*!< SCB SHCSR: BUSFAULTENA Position */
mrsoundhar 0:559a8e4aab60 500 #define SCB_SHCSR_BUSFAULTENA_Msk (1UL << SCB_SHCSR_BUSFAULTENA_Pos) /*!< SCB SHCSR: BUSFAULTENA Mask */
mrsoundhar 0:559a8e4aab60 501
mrsoundhar 0:559a8e4aab60 502 #define SCB_SHCSR_MEMFAULTENA_Pos 16 /*!< SCB SHCSR: MEMFAULTENA Position */
mrsoundhar 0:559a8e4aab60 503 #define SCB_SHCSR_MEMFAULTENA_Msk (1UL << SCB_SHCSR_MEMFAULTENA_Pos) /*!< SCB SHCSR: MEMFAULTENA Mask */
mrsoundhar 0:559a8e4aab60 504
mrsoundhar 0:559a8e4aab60 505 #define SCB_SHCSR_SVCALLPENDED_Pos 15 /*!< SCB SHCSR: SVCALLPENDED Position */
mrsoundhar 0:559a8e4aab60 506 #define SCB_SHCSR_SVCALLPENDED_Msk (1UL << SCB_SHCSR_SVCALLPENDED_Pos) /*!< SCB SHCSR: SVCALLPENDED Mask */
mrsoundhar 0:559a8e4aab60 507
mrsoundhar 0:559a8e4aab60 508 #define SCB_SHCSR_BUSFAULTPENDED_Pos 14 /*!< SCB SHCSR: BUSFAULTPENDED Position */
mrsoundhar 0:559a8e4aab60 509 #define SCB_SHCSR_BUSFAULTPENDED_Msk (1UL << SCB_SHCSR_BUSFAULTPENDED_Pos) /*!< SCB SHCSR: BUSFAULTPENDED Mask */
mrsoundhar 0:559a8e4aab60 510
mrsoundhar 0:559a8e4aab60 511 #define SCB_SHCSR_MEMFAULTPENDED_Pos 13 /*!< SCB SHCSR: MEMFAULTPENDED Position */
mrsoundhar 0:559a8e4aab60 512 #define SCB_SHCSR_MEMFAULTPENDED_Msk (1UL << SCB_SHCSR_MEMFAULTPENDED_Pos) /*!< SCB SHCSR: MEMFAULTPENDED Mask */
mrsoundhar 0:559a8e4aab60 513
mrsoundhar 0:559a8e4aab60 514 #define SCB_SHCSR_USGFAULTPENDED_Pos 12 /*!< SCB SHCSR: USGFAULTPENDED Position */
mrsoundhar 0:559a8e4aab60 515 #define SCB_SHCSR_USGFAULTPENDED_Msk (1UL << SCB_SHCSR_USGFAULTPENDED_Pos) /*!< SCB SHCSR: USGFAULTPENDED Mask */
mrsoundhar 0:559a8e4aab60 516
mrsoundhar 0:559a8e4aab60 517 #define SCB_SHCSR_SYSTICKACT_Pos 11 /*!< SCB SHCSR: SYSTICKACT Position */
mrsoundhar 0:559a8e4aab60 518 #define SCB_SHCSR_SYSTICKACT_Msk (1UL << SCB_SHCSR_SYSTICKACT_Pos) /*!< SCB SHCSR: SYSTICKACT Mask */
mrsoundhar 0:559a8e4aab60 519
mrsoundhar 0:559a8e4aab60 520 #define SCB_SHCSR_PENDSVACT_Pos 10 /*!< SCB SHCSR: PENDSVACT Position */
mrsoundhar 0:559a8e4aab60 521 #define SCB_SHCSR_PENDSVACT_Msk (1UL << SCB_SHCSR_PENDSVACT_Pos) /*!< SCB SHCSR: PENDSVACT Mask */
mrsoundhar 0:559a8e4aab60 522
mrsoundhar 0:559a8e4aab60 523 #define SCB_SHCSR_MONITORACT_Pos 8 /*!< SCB SHCSR: MONITORACT Position */
mrsoundhar 0:559a8e4aab60 524 #define SCB_SHCSR_MONITORACT_Msk (1UL << SCB_SHCSR_MONITORACT_Pos) /*!< SCB SHCSR: MONITORACT Mask */
mrsoundhar 0:559a8e4aab60 525
mrsoundhar 0:559a8e4aab60 526 #define SCB_SHCSR_SVCALLACT_Pos 7 /*!< SCB SHCSR: SVCALLACT Position */
mrsoundhar 0:559a8e4aab60 527 #define SCB_SHCSR_SVCALLACT_Msk (1UL << SCB_SHCSR_SVCALLACT_Pos) /*!< SCB SHCSR: SVCALLACT Mask */
mrsoundhar 0:559a8e4aab60 528
mrsoundhar 0:559a8e4aab60 529 #define SCB_SHCSR_USGFAULTACT_Pos 3 /*!< SCB SHCSR: USGFAULTACT Position */
mrsoundhar 0:559a8e4aab60 530 #define SCB_SHCSR_USGFAULTACT_Msk (1UL << SCB_SHCSR_USGFAULTACT_Pos) /*!< SCB SHCSR: USGFAULTACT Mask */
mrsoundhar 0:559a8e4aab60 531
mrsoundhar 0:559a8e4aab60 532 #define SCB_SHCSR_BUSFAULTACT_Pos 1 /*!< SCB SHCSR: BUSFAULTACT Position */
mrsoundhar 0:559a8e4aab60 533 #define SCB_SHCSR_BUSFAULTACT_Msk (1UL << SCB_SHCSR_BUSFAULTACT_Pos) /*!< SCB SHCSR: BUSFAULTACT Mask */
mrsoundhar 0:559a8e4aab60 534
mrsoundhar 0:559a8e4aab60 535 #define SCB_SHCSR_MEMFAULTACT_Pos 0 /*!< SCB SHCSR: MEMFAULTACT Position */
mrsoundhar 0:559a8e4aab60 536 #define SCB_SHCSR_MEMFAULTACT_Msk (1UL << SCB_SHCSR_MEMFAULTACT_Pos) /*!< SCB SHCSR: MEMFAULTACT Mask */
mrsoundhar 0:559a8e4aab60 537
mrsoundhar 0:559a8e4aab60 538 /* SCB Configurable Fault Status Registers Definitions */
mrsoundhar 0:559a8e4aab60 539 #define SCB_CFSR_USGFAULTSR_Pos 16 /*!< SCB CFSR: Usage Fault Status Register Position */
mrsoundhar 0:559a8e4aab60 540 #define SCB_CFSR_USGFAULTSR_Msk (0xFFFFUL << SCB_CFSR_USGFAULTSR_Pos) /*!< SCB CFSR: Usage Fault Status Register Mask */
mrsoundhar 0:559a8e4aab60 541
mrsoundhar 0:559a8e4aab60 542 #define SCB_CFSR_BUSFAULTSR_Pos 8 /*!< SCB CFSR: Bus Fault Status Register Position */
mrsoundhar 0:559a8e4aab60 543 #define SCB_CFSR_BUSFAULTSR_Msk (0xFFUL << SCB_CFSR_BUSFAULTSR_Pos) /*!< SCB CFSR: Bus Fault Status Register Mask */
mrsoundhar 0:559a8e4aab60 544
mrsoundhar 0:559a8e4aab60 545 #define SCB_CFSR_MEMFAULTSR_Pos 0 /*!< SCB CFSR: Memory Manage Fault Status Register Position */
mrsoundhar 0:559a8e4aab60 546 #define SCB_CFSR_MEMFAULTSR_Msk (0xFFUL << SCB_CFSR_MEMFAULTSR_Pos) /*!< SCB CFSR: Memory Manage Fault Status Register Mask */
mrsoundhar 0:559a8e4aab60 547
mrsoundhar 0:559a8e4aab60 548 /* SCB Hard Fault Status Registers Definitions */
mrsoundhar 0:559a8e4aab60 549 #define SCB_HFSR_DEBUGEVT_Pos 31 /*!< SCB HFSR: DEBUGEVT Position */
mrsoundhar 0:559a8e4aab60 550 #define SCB_HFSR_DEBUGEVT_Msk (1UL << SCB_HFSR_DEBUGEVT_Pos) /*!< SCB HFSR: DEBUGEVT Mask */
mrsoundhar 0:559a8e4aab60 551
mrsoundhar 0:559a8e4aab60 552 #define SCB_HFSR_FORCED_Pos 30 /*!< SCB HFSR: FORCED Position */
mrsoundhar 0:559a8e4aab60 553 #define SCB_HFSR_FORCED_Msk (1UL << SCB_HFSR_FORCED_Pos) /*!< SCB HFSR: FORCED Mask */
mrsoundhar 0:559a8e4aab60 554
mrsoundhar 0:559a8e4aab60 555 #define SCB_HFSR_VECTTBL_Pos 1 /*!< SCB HFSR: VECTTBL Position */
mrsoundhar 0:559a8e4aab60 556 #define SCB_HFSR_VECTTBL_Msk (1UL << SCB_HFSR_VECTTBL_Pos) /*!< SCB HFSR: VECTTBL Mask */
mrsoundhar 0:559a8e4aab60 557
mrsoundhar 0:559a8e4aab60 558 /* SCB Debug Fault Status Register Definitions */
mrsoundhar 0:559a8e4aab60 559 #define SCB_DFSR_EXTERNAL_Pos 4 /*!< SCB DFSR: EXTERNAL Position */
mrsoundhar 0:559a8e4aab60 560 #define SCB_DFSR_EXTERNAL_Msk (1UL << SCB_DFSR_EXTERNAL_Pos) /*!< SCB DFSR: EXTERNAL Mask */
mrsoundhar 0:559a8e4aab60 561
mrsoundhar 0:559a8e4aab60 562 #define SCB_DFSR_VCATCH_Pos 3 /*!< SCB DFSR: VCATCH Position */
mrsoundhar 0:559a8e4aab60 563 #define SCB_DFSR_VCATCH_Msk (1UL << SCB_DFSR_VCATCH_Pos) /*!< SCB DFSR: VCATCH Mask */
mrsoundhar 0:559a8e4aab60 564
mrsoundhar 0:559a8e4aab60 565 #define SCB_DFSR_DWTTRAP_Pos 2 /*!< SCB DFSR: DWTTRAP Position */
mrsoundhar 0:559a8e4aab60 566 #define SCB_DFSR_DWTTRAP_Msk (1UL << SCB_DFSR_DWTTRAP_Pos) /*!< SCB DFSR: DWTTRAP Mask */
mrsoundhar 0:559a8e4aab60 567
mrsoundhar 0:559a8e4aab60 568 #define SCB_DFSR_BKPT_Pos 1 /*!< SCB DFSR: BKPT Position */
mrsoundhar 0:559a8e4aab60 569 #define SCB_DFSR_BKPT_Msk (1UL << SCB_DFSR_BKPT_Pos) /*!< SCB DFSR: BKPT Mask */
mrsoundhar 0:559a8e4aab60 570
mrsoundhar 0:559a8e4aab60 571 #define SCB_DFSR_HALTED_Pos 0 /*!< SCB DFSR: HALTED Position */
mrsoundhar 0:559a8e4aab60 572 #define SCB_DFSR_HALTED_Msk (1UL << SCB_DFSR_HALTED_Pos) /*!< SCB DFSR: HALTED Mask */
mrsoundhar 0:559a8e4aab60 573
mrsoundhar 0:559a8e4aab60 574 /*@} end of group CMSIS_SCB */
mrsoundhar 0:559a8e4aab60 575
mrsoundhar 0:559a8e4aab60 576
mrsoundhar 0:559a8e4aab60 577 /** \ingroup CMSIS_core_register
mrsoundhar 0:559a8e4aab60 578 \defgroup CMSIS_SCnSCB System Controls not in SCB (SCnSCB)
mrsoundhar 0:559a8e4aab60 579 \brief Type definitions for the System Control and ID Register not in the SCB
mrsoundhar 0:559a8e4aab60 580 @{
mrsoundhar 0:559a8e4aab60 581 */
mrsoundhar 0:559a8e4aab60 582
mrsoundhar 0:559a8e4aab60 583 /** \brief Structure type to access the System Control and ID Register not in the SCB.
mrsoundhar 0:559a8e4aab60 584 */
mrsoundhar 0:559a8e4aab60 585 typedef struct
mrsoundhar 0:559a8e4aab60 586 {
mrsoundhar 0:559a8e4aab60 587 uint32_t RESERVED0[1];
mrsoundhar 0:559a8e4aab60 588 __I uint32_t ICTR; /*!< Offset: 0x004 (R/ ) Interrupt Controller Type Register */
mrsoundhar 0:559a8e4aab60 589 __IO uint32_t ACTLR; /*!< Offset: 0x008 (R/W) Auxiliary Control Register */
mrsoundhar 0:559a8e4aab60 590 } SCnSCB_Type;
mrsoundhar 0:559a8e4aab60 591
mrsoundhar 0:559a8e4aab60 592 /* Interrupt Controller Type Register Definitions */
mrsoundhar 0:559a8e4aab60 593 #define SCnSCB_ICTR_INTLINESNUM_Pos 0 /*!< ICTR: INTLINESNUM Position */
mrsoundhar 0:559a8e4aab60 594 #define SCnSCB_ICTR_INTLINESNUM_Msk (0xFUL << SCnSCB_ICTR_INTLINESNUM_Pos) /*!< ICTR: INTLINESNUM Mask */
mrsoundhar 0:559a8e4aab60 595
mrsoundhar 0:559a8e4aab60 596 /* Auxiliary Control Register Definitions */
mrsoundhar 0:559a8e4aab60 597 #define SCnSCB_ACTLR_DISOOFP_Pos 9 /*!< ACTLR: DISOOFP Position */
mrsoundhar 0:559a8e4aab60 598 #define SCnSCB_ACTLR_DISOOFP_Msk (1UL << SCnSCB_ACTLR_DISOOFP_Pos) /*!< ACTLR: DISOOFP Mask */
mrsoundhar 0:559a8e4aab60 599
mrsoundhar 0:559a8e4aab60 600 #define SCnSCB_ACTLR_DISFPCA_Pos 8 /*!< ACTLR: DISFPCA Position */
mrsoundhar 0:559a8e4aab60 601 #define SCnSCB_ACTLR_DISFPCA_Msk (1UL << SCnSCB_ACTLR_DISFPCA_Pos) /*!< ACTLR: DISFPCA Mask */
mrsoundhar 0:559a8e4aab60 602
mrsoundhar 0:559a8e4aab60 603 #define SCnSCB_ACTLR_DISFOLD_Pos 2 /*!< ACTLR: DISFOLD Position */
mrsoundhar 0:559a8e4aab60 604 #define SCnSCB_ACTLR_DISFOLD_Msk (1UL << SCnSCB_ACTLR_DISFOLD_Pos) /*!< ACTLR: DISFOLD Mask */
mrsoundhar 0:559a8e4aab60 605
mrsoundhar 0:559a8e4aab60 606 #define SCnSCB_ACTLR_DISDEFWBUF_Pos 1 /*!< ACTLR: DISDEFWBUF Position */
mrsoundhar 0:559a8e4aab60 607 #define SCnSCB_ACTLR_DISDEFWBUF_Msk (1UL << SCnSCB_ACTLR_DISDEFWBUF_Pos) /*!< ACTLR: DISDEFWBUF Mask */
mrsoundhar 0:559a8e4aab60 608
mrsoundhar 0:559a8e4aab60 609 #define SCnSCB_ACTLR_DISMCYCINT_Pos 0 /*!< ACTLR: DISMCYCINT Position */
mrsoundhar 0:559a8e4aab60 610 #define SCnSCB_ACTLR_DISMCYCINT_Msk (1UL << SCnSCB_ACTLR_DISMCYCINT_Pos) /*!< ACTLR: DISMCYCINT Mask */
mrsoundhar 0:559a8e4aab60 611
mrsoundhar 0:559a8e4aab60 612 /*@} end of group CMSIS_SCnotSCB */
mrsoundhar 0:559a8e4aab60 613
mrsoundhar 0:559a8e4aab60 614
mrsoundhar 0:559a8e4aab60 615 /** \ingroup CMSIS_core_register
mrsoundhar 0:559a8e4aab60 616 \defgroup CMSIS_SysTick System Tick Timer (SysTick)
mrsoundhar 0:559a8e4aab60 617 \brief Type definitions for the System Timer Registers.
mrsoundhar 0:559a8e4aab60 618 @{
mrsoundhar 0:559a8e4aab60 619 */
mrsoundhar 0:559a8e4aab60 620
mrsoundhar 0:559a8e4aab60 621 /** \brief Structure type to access the System Timer (SysTick).
mrsoundhar 0:559a8e4aab60 622 */
mrsoundhar 0:559a8e4aab60 623 typedef struct
mrsoundhar 0:559a8e4aab60 624 {
mrsoundhar 0:559a8e4aab60 625 __IO uint32_t CTRL; /*!< Offset: 0x000 (R/W) SysTick Control and Status Register */
mrsoundhar 0:559a8e4aab60 626 __IO uint32_t LOAD; /*!< Offset: 0x004 (R/W) SysTick Reload Value Register */
mrsoundhar 0:559a8e4aab60 627 __IO uint32_t VAL; /*!< Offset: 0x008 (R/W) SysTick Current Value Register */
mrsoundhar 0:559a8e4aab60 628 __I uint32_t CALIB; /*!< Offset: 0x00C (R/ ) SysTick Calibration Register */
mrsoundhar 0:559a8e4aab60 629 } SysTick_Type;
mrsoundhar 0:559a8e4aab60 630
mrsoundhar 0:559a8e4aab60 631 /* SysTick Control / Status Register Definitions */
mrsoundhar 0:559a8e4aab60 632 #define SysTick_CTRL_COUNTFLAG_Pos 16 /*!< SysTick CTRL: COUNTFLAG Position */
mrsoundhar 0:559a8e4aab60 633 #define SysTick_CTRL_COUNTFLAG_Msk (1UL << SysTick_CTRL_COUNTFLAG_Pos) /*!< SysTick CTRL: COUNTFLAG Mask */
mrsoundhar 0:559a8e4aab60 634
mrsoundhar 0:559a8e4aab60 635 #define SysTick_CTRL_CLKSOURCE_Pos 2 /*!< SysTick CTRL: CLKSOURCE Position */
mrsoundhar 0:559a8e4aab60 636 #define SysTick_CTRL_CLKSOURCE_Msk (1UL << SysTick_CTRL_CLKSOURCE_Pos) /*!< SysTick CTRL: CLKSOURCE Mask */
mrsoundhar 0:559a8e4aab60 637
mrsoundhar 0:559a8e4aab60 638 #define SysTick_CTRL_TICKINT_Pos 1 /*!< SysTick CTRL: TICKINT Position */
mrsoundhar 0:559a8e4aab60 639 #define SysTick_CTRL_TICKINT_Msk (1UL << SysTick_CTRL_TICKINT_Pos) /*!< SysTick CTRL: TICKINT Mask */
mrsoundhar 0:559a8e4aab60 640
mrsoundhar 0:559a8e4aab60 641 #define SysTick_CTRL_ENABLE_Pos 0 /*!< SysTick CTRL: ENABLE Position */
mrsoundhar 0:559a8e4aab60 642 #define SysTick_CTRL_ENABLE_Msk (1UL << SysTick_CTRL_ENABLE_Pos) /*!< SysTick CTRL: ENABLE Mask */
mrsoundhar 0:559a8e4aab60 643
mrsoundhar 0:559a8e4aab60 644 /* SysTick Reload Register Definitions */
mrsoundhar 0:559a8e4aab60 645 #define SysTick_LOAD_RELOAD_Pos 0 /*!< SysTick LOAD: RELOAD Position */
mrsoundhar 0:559a8e4aab60 646 #define SysTick_LOAD_RELOAD_Msk (0xFFFFFFUL << SysTick_LOAD_RELOAD_Pos) /*!< SysTick LOAD: RELOAD Mask */
mrsoundhar 0:559a8e4aab60 647
mrsoundhar 0:559a8e4aab60 648 /* SysTick Current Register Definitions */
mrsoundhar 0:559a8e4aab60 649 #define SysTick_VAL_CURRENT_Pos 0 /*!< SysTick VAL: CURRENT Position */
mrsoundhar 0:559a8e4aab60 650 #define SysTick_VAL_CURRENT_Msk (0xFFFFFFUL << SysTick_VAL_CURRENT_Pos) /*!< SysTick VAL: CURRENT Mask */
mrsoundhar 0:559a8e4aab60 651
mrsoundhar 0:559a8e4aab60 652 /* SysTick Calibration Register Definitions */
mrsoundhar 0:559a8e4aab60 653 #define SysTick_CALIB_NOREF_Pos 31 /*!< SysTick CALIB: NOREF Position */
mrsoundhar 0:559a8e4aab60 654 #define SysTick_CALIB_NOREF_Msk (1UL << SysTick_CALIB_NOREF_Pos) /*!< SysTick CALIB: NOREF Mask */
mrsoundhar 0:559a8e4aab60 655
mrsoundhar 0:559a8e4aab60 656 #define SysTick_CALIB_SKEW_Pos 30 /*!< SysTick CALIB: SKEW Position */
mrsoundhar 0:559a8e4aab60 657 #define SysTick_CALIB_SKEW_Msk (1UL << SysTick_CALIB_SKEW_Pos) /*!< SysTick CALIB: SKEW Mask */
mrsoundhar 0:559a8e4aab60 658
mrsoundhar 0:559a8e4aab60 659 #define SysTick_CALIB_TENMS_Pos 0 /*!< SysTick CALIB: TENMS Position */
mrsoundhar 0:559a8e4aab60 660 #define SysTick_CALIB_TENMS_Msk (0xFFFFFFUL << SysTick_VAL_CURRENT_Pos) /*!< SysTick CALIB: TENMS Mask */
mrsoundhar 0:559a8e4aab60 661
mrsoundhar 0:559a8e4aab60 662 /*@} end of group CMSIS_SysTick */
mrsoundhar 0:559a8e4aab60 663
mrsoundhar 0:559a8e4aab60 664
mrsoundhar 0:559a8e4aab60 665 /** \ingroup CMSIS_core_register
mrsoundhar 0:559a8e4aab60 666 \defgroup CMSIS_ITM Instrumentation Trace Macrocell (ITM)
mrsoundhar 0:559a8e4aab60 667 \brief Type definitions for the Instrumentation Trace Macrocell (ITM)
mrsoundhar 0:559a8e4aab60 668 @{
mrsoundhar 0:559a8e4aab60 669 */
mrsoundhar 0:559a8e4aab60 670
mrsoundhar 0:559a8e4aab60 671 /** \brief Structure type to access the Instrumentation Trace Macrocell Register (ITM).
mrsoundhar 0:559a8e4aab60 672 */
mrsoundhar 0:559a8e4aab60 673 typedef struct
mrsoundhar 0:559a8e4aab60 674 {
mrsoundhar 0:559a8e4aab60 675 __O union
mrsoundhar 0:559a8e4aab60 676 {
mrsoundhar 0:559a8e4aab60 677 __O uint8_t u8; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 8-bit */
mrsoundhar 0:559a8e4aab60 678 __O uint16_t u16; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 16-bit */
mrsoundhar 0:559a8e4aab60 679 __O uint32_t u32; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 32-bit */
mrsoundhar 0:559a8e4aab60 680 } PORT [32]; /*!< Offset: 0x000 ( /W) ITM Stimulus Port Registers */
mrsoundhar 0:559a8e4aab60 681 uint32_t RESERVED0[864];
mrsoundhar 0:559a8e4aab60 682 __IO uint32_t TER; /*!< Offset: 0xE00 (R/W) ITM Trace Enable Register */
mrsoundhar 0:559a8e4aab60 683 uint32_t RESERVED1[15];
mrsoundhar 0:559a8e4aab60 684 __IO uint32_t TPR; /*!< Offset: 0xE40 (R/W) ITM Trace Privilege Register */
mrsoundhar 0:559a8e4aab60 685 uint32_t RESERVED2[15];
mrsoundhar 0:559a8e4aab60 686 __IO uint32_t TCR; /*!< Offset: 0xE80 (R/W) ITM Trace Control Register */
mrsoundhar 0:559a8e4aab60 687 uint32_t RESERVED3[29];
mrsoundhar 0:559a8e4aab60 688 __O uint32_t IWR; /*!< Offset: 0xEF8 ( /W) ITM Integration Write Register */
mrsoundhar 0:559a8e4aab60 689 __I uint32_t IRR; /*!< Offset: 0xEFC (R/ ) ITM Integration Read Register */
mrsoundhar 0:559a8e4aab60 690 __IO uint32_t IMCR; /*!< Offset: 0xF00 (R/W) ITM Integration Mode Control Register */
mrsoundhar 0:559a8e4aab60 691 uint32_t RESERVED4[43];
mrsoundhar 0:559a8e4aab60 692 __O uint32_t LAR; /*!< Offset: 0xFB0 ( /W) ITM Lock Access Register */
mrsoundhar 0:559a8e4aab60 693 __I uint32_t LSR; /*!< Offset: 0xFB4 (R/ ) ITM Lock Status Register */
mrsoundhar 0:559a8e4aab60 694 uint32_t RESERVED5[6];
mrsoundhar 0:559a8e4aab60 695 __I uint32_t PID4; /*!< Offset: 0xFD0 (R/ ) ITM Peripheral Identification Register #4 */
mrsoundhar 0:559a8e4aab60 696 __I uint32_t PID5; /*!< Offset: 0xFD4 (R/ ) ITM Peripheral Identification Register #5 */
mrsoundhar 0:559a8e4aab60 697 __I uint32_t PID6; /*!< Offset: 0xFD8 (R/ ) ITM Peripheral Identification Register #6 */
mrsoundhar 0:559a8e4aab60 698 __I uint32_t PID7; /*!< Offset: 0xFDC (R/ ) ITM Peripheral Identification Register #7 */
mrsoundhar 0:559a8e4aab60 699 __I uint32_t PID0; /*!< Offset: 0xFE0 (R/ ) ITM Peripheral Identification Register #0 */
mrsoundhar 0:559a8e4aab60 700 __I uint32_t PID1; /*!< Offset: 0xFE4 (R/ ) ITM Peripheral Identification Register #1 */
mrsoundhar 0:559a8e4aab60 701 __I uint32_t PID2; /*!< Offset: 0xFE8 (R/ ) ITM Peripheral Identification Register #2 */
mrsoundhar 0:559a8e4aab60 702 __I uint32_t PID3; /*!< Offset: 0xFEC (R/ ) ITM Peripheral Identification Register #3 */
mrsoundhar 0:559a8e4aab60 703 __I uint32_t CID0; /*!< Offset: 0xFF0 (R/ ) ITM Component Identification Register #0 */
mrsoundhar 0:559a8e4aab60 704 __I uint32_t CID1; /*!< Offset: 0xFF4 (R/ ) ITM Component Identification Register #1 */
mrsoundhar 0:559a8e4aab60 705 __I uint32_t CID2; /*!< Offset: 0xFF8 (R/ ) ITM Component Identification Register #2 */
mrsoundhar 0:559a8e4aab60 706 __I uint32_t CID3; /*!< Offset: 0xFFC (R/ ) ITM Component Identification Register #3 */
mrsoundhar 0:559a8e4aab60 707 } ITM_Type;
mrsoundhar 0:559a8e4aab60 708
mrsoundhar 0:559a8e4aab60 709 /* ITM Trace Privilege Register Definitions */
mrsoundhar 0:559a8e4aab60 710 #define ITM_TPR_PRIVMASK_Pos 0 /*!< ITM TPR: PRIVMASK Position */
mrsoundhar 0:559a8e4aab60 711 #define ITM_TPR_PRIVMASK_Msk (0xFUL << ITM_TPR_PRIVMASK_Pos) /*!< ITM TPR: PRIVMASK Mask */
mrsoundhar 0:559a8e4aab60 712
mrsoundhar 0:559a8e4aab60 713 /* ITM Trace Control Register Definitions */
mrsoundhar 0:559a8e4aab60 714 #define ITM_TCR_BUSY_Pos 23 /*!< ITM TCR: BUSY Position */
mrsoundhar 0:559a8e4aab60 715 #define ITM_TCR_BUSY_Msk (1UL << ITM_TCR_BUSY_Pos) /*!< ITM TCR: BUSY Mask */
mrsoundhar 0:559a8e4aab60 716
mrsoundhar 0:559a8e4aab60 717 #define ITM_TCR_TraceBusID_Pos 16 /*!< ITM TCR: ATBID Position */
mrsoundhar 0:559a8e4aab60 718 #define ITM_TCR_TraceBusID_Msk (0x7FUL << ITM_TCR_TraceBusID_Pos) /*!< ITM TCR: ATBID Mask */
mrsoundhar 0:559a8e4aab60 719
mrsoundhar 0:559a8e4aab60 720 #define ITM_TCR_GTSFREQ_Pos 10 /*!< ITM TCR: Global timestamp frequency Position */
mrsoundhar 0:559a8e4aab60 721 #define ITM_TCR_GTSFREQ_Msk (3UL << ITM_TCR_GTSFREQ_Pos) /*!< ITM TCR: Global timestamp frequency Mask */
mrsoundhar 0:559a8e4aab60 722
mrsoundhar 0:559a8e4aab60 723 #define ITM_TCR_TSPrescale_Pos 8 /*!< ITM TCR: TSPrescale Position */
mrsoundhar 0:559a8e4aab60 724 #define ITM_TCR_TSPrescale_Msk (3UL << ITM_TCR_TSPrescale_Pos) /*!< ITM TCR: TSPrescale Mask */
mrsoundhar 0:559a8e4aab60 725
mrsoundhar 0:559a8e4aab60 726 #define ITM_TCR_SWOENA_Pos 4 /*!< ITM TCR: SWOENA Position */
mrsoundhar 0:559a8e4aab60 727 #define ITM_TCR_SWOENA_Msk (1UL << ITM_TCR_SWOENA_Pos) /*!< ITM TCR: SWOENA Mask */
mrsoundhar 0:559a8e4aab60 728
mrsoundhar 0:559a8e4aab60 729 #define ITM_TCR_DWTENA_Pos 3 /*!< ITM TCR: DWTENA Position */
mrsoundhar 0:559a8e4aab60 730 #define ITM_TCR_DWTENA_Msk (1UL << ITM_TCR_DWTENA_Pos) /*!< ITM TCR: DWTENA Mask */
mrsoundhar 0:559a8e4aab60 731
mrsoundhar 0:559a8e4aab60 732 #define ITM_TCR_SYNCENA_Pos 2 /*!< ITM TCR: SYNCENA Position */
mrsoundhar 0:559a8e4aab60 733 #define ITM_TCR_SYNCENA_Msk (1UL << ITM_TCR_SYNCENA_Pos) /*!< ITM TCR: SYNCENA Mask */
mrsoundhar 0:559a8e4aab60 734
mrsoundhar 0:559a8e4aab60 735 #define ITM_TCR_TSENA_Pos 1 /*!< ITM TCR: TSENA Position */
mrsoundhar 0:559a8e4aab60 736 #define ITM_TCR_TSENA_Msk (1UL << ITM_TCR_TSENA_Pos) /*!< ITM TCR: TSENA Mask */
mrsoundhar 0:559a8e4aab60 737
mrsoundhar 0:559a8e4aab60 738 #define ITM_TCR_ITMENA_Pos 0 /*!< ITM TCR: ITM Enable bit Position */
mrsoundhar 0:559a8e4aab60 739 #define ITM_TCR_ITMENA_Msk (1UL << ITM_TCR_ITMENA_Pos) /*!< ITM TCR: ITM Enable bit Mask */
mrsoundhar 0:559a8e4aab60 740
mrsoundhar 0:559a8e4aab60 741 /* ITM Integration Write Register Definitions */
mrsoundhar 0:559a8e4aab60 742 #define ITM_IWR_ATVALIDM_Pos 0 /*!< ITM IWR: ATVALIDM Position */
mrsoundhar 0:559a8e4aab60 743 #define ITM_IWR_ATVALIDM_Msk (1UL << ITM_IWR_ATVALIDM_Pos) /*!< ITM IWR: ATVALIDM Mask */
mrsoundhar 0:559a8e4aab60 744
mrsoundhar 0:559a8e4aab60 745 /* ITM Integration Read Register Definitions */
mrsoundhar 0:559a8e4aab60 746 #define ITM_IRR_ATREADYM_Pos 0 /*!< ITM IRR: ATREADYM Position */
mrsoundhar 0:559a8e4aab60 747 #define ITM_IRR_ATREADYM_Msk (1UL << ITM_IRR_ATREADYM_Pos) /*!< ITM IRR: ATREADYM Mask */
mrsoundhar 0:559a8e4aab60 748
mrsoundhar 0:559a8e4aab60 749 /* ITM Integration Mode Control Register Definitions */
mrsoundhar 0:559a8e4aab60 750 #define ITM_IMCR_INTEGRATION_Pos 0 /*!< ITM IMCR: INTEGRATION Position */
mrsoundhar 0:559a8e4aab60 751 #define ITM_IMCR_INTEGRATION_Msk (1UL << ITM_IMCR_INTEGRATION_Pos) /*!< ITM IMCR: INTEGRATION Mask */
mrsoundhar 0:559a8e4aab60 752
mrsoundhar 0:559a8e4aab60 753 /* ITM Lock Status Register Definitions */
mrsoundhar 0:559a8e4aab60 754 #define ITM_LSR_ByteAcc_Pos 2 /*!< ITM LSR: ByteAcc Position */
mrsoundhar 0:559a8e4aab60 755 #define ITM_LSR_ByteAcc_Msk (1UL << ITM_LSR_ByteAcc_Pos) /*!< ITM LSR: ByteAcc Mask */
mrsoundhar 0:559a8e4aab60 756
mrsoundhar 0:559a8e4aab60 757 #define ITM_LSR_Access_Pos 1 /*!< ITM LSR: Access Position */
mrsoundhar 0:559a8e4aab60 758 #define ITM_LSR_Access_Msk (1UL << ITM_LSR_Access_Pos) /*!< ITM LSR: Access Mask */
mrsoundhar 0:559a8e4aab60 759
mrsoundhar 0:559a8e4aab60 760 #define ITM_LSR_Present_Pos 0 /*!< ITM LSR: Present Position */
mrsoundhar 0:559a8e4aab60 761 #define ITM_LSR_Present_Msk (1UL << ITM_LSR_Present_Pos) /*!< ITM LSR: Present Mask */
mrsoundhar 0:559a8e4aab60 762
mrsoundhar 0:559a8e4aab60 763 /*@}*/ /* end of group CMSIS_ITM */
mrsoundhar 0:559a8e4aab60 764
mrsoundhar 0:559a8e4aab60 765
mrsoundhar 0:559a8e4aab60 766 /** \ingroup CMSIS_core_register
mrsoundhar 0:559a8e4aab60 767 \defgroup CMSIS_DWT Data Watchpoint and Trace (DWT)
mrsoundhar 0:559a8e4aab60 768 \brief Type definitions for the Data Watchpoint and Trace (DWT)
mrsoundhar 0:559a8e4aab60 769 @{
mrsoundhar 0:559a8e4aab60 770 */
mrsoundhar 0:559a8e4aab60 771
mrsoundhar 0:559a8e4aab60 772 /** \brief Structure type to access the Data Watchpoint and Trace Register (DWT).
mrsoundhar 0:559a8e4aab60 773 */
mrsoundhar 0:559a8e4aab60 774 typedef struct
mrsoundhar 0:559a8e4aab60 775 {
mrsoundhar 0:559a8e4aab60 776 __IO uint32_t CTRL; /*!< Offset: 0x000 (R/W) Control Register */
mrsoundhar 0:559a8e4aab60 777 __IO uint32_t CYCCNT; /*!< Offset: 0x004 (R/W) Cycle Count Register */
mrsoundhar 0:559a8e4aab60 778 __IO uint32_t CPICNT; /*!< Offset: 0x008 (R/W) CPI Count Register */
mrsoundhar 0:559a8e4aab60 779 __IO uint32_t EXCCNT; /*!< Offset: 0x00C (R/W) Exception Overhead Count Register */
mrsoundhar 0:559a8e4aab60 780 __IO uint32_t SLEEPCNT; /*!< Offset: 0x010 (R/W) Sleep Count Register */
mrsoundhar 0:559a8e4aab60 781 __IO uint32_t LSUCNT; /*!< Offset: 0x014 (R/W) LSU Count Register */
mrsoundhar 0:559a8e4aab60 782 __IO uint32_t FOLDCNT; /*!< Offset: 0x018 (R/W) Folded-instruction Count Register */
mrsoundhar 0:559a8e4aab60 783 __I uint32_t PCSR; /*!< Offset: 0x01C (R/ ) Program Counter Sample Register */
mrsoundhar 0:559a8e4aab60 784 __IO uint32_t COMP0; /*!< Offset: 0x020 (R/W) Comparator Register 0 */
mrsoundhar 0:559a8e4aab60 785 __IO uint32_t MASK0; /*!< Offset: 0x024 (R/W) Mask Register 0 */
mrsoundhar 0:559a8e4aab60 786 __IO uint32_t FUNCTION0; /*!< Offset: 0x028 (R/W) Function Register 0 */
mrsoundhar 0:559a8e4aab60 787 uint32_t RESERVED0[1];
mrsoundhar 0:559a8e4aab60 788 __IO uint32_t COMP1; /*!< Offset: 0x030 (R/W) Comparator Register 1 */
mrsoundhar 0:559a8e4aab60 789 __IO uint32_t MASK1; /*!< Offset: 0x034 (R/W) Mask Register 1 */
mrsoundhar 0:559a8e4aab60 790 __IO uint32_t FUNCTION1; /*!< Offset: 0x038 (R/W) Function Register 1 */
mrsoundhar 0:559a8e4aab60 791 uint32_t RESERVED1[1];
mrsoundhar 0:559a8e4aab60 792 __IO uint32_t COMP2; /*!< Offset: 0x040 (R/W) Comparator Register 2 */
mrsoundhar 0:559a8e4aab60 793 __IO uint32_t MASK2; /*!< Offset: 0x044 (R/W) Mask Register 2 */
mrsoundhar 0:559a8e4aab60 794 __IO uint32_t FUNCTION2; /*!< Offset: 0x048 (R/W) Function Register 2 */
mrsoundhar 0:559a8e4aab60 795 uint32_t RESERVED2[1];
mrsoundhar 0:559a8e4aab60 796 __IO uint32_t COMP3; /*!< Offset: 0x050 (R/W) Comparator Register 3 */
mrsoundhar 0:559a8e4aab60 797 __IO uint32_t MASK3; /*!< Offset: 0x054 (R/W) Mask Register 3 */
mrsoundhar 0:559a8e4aab60 798 __IO uint32_t FUNCTION3; /*!< Offset: 0x058 (R/W) Function Register 3 */
mrsoundhar 0:559a8e4aab60 799 } DWT_Type;
mrsoundhar 0:559a8e4aab60 800
mrsoundhar 0:559a8e4aab60 801 /* DWT Control Register Definitions */
mrsoundhar 0:559a8e4aab60 802 #define DWT_CTRL_NUMCOMP_Pos 28 /*!< DWT CTRL: NUMCOMP Position */
mrsoundhar 0:559a8e4aab60 803 #define DWT_CTRL_NUMCOMP_Msk (0xFUL << DWT_CTRL_NUMCOMP_Pos) /*!< DWT CTRL: NUMCOMP Mask */
mrsoundhar 0:559a8e4aab60 804
mrsoundhar 0:559a8e4aab60 805 #define DWT_CTRL_NOTRCPKT_Pos 27 /*!< DWT CTRL: NOTRCPKT Position */
mrsoundhar 0:559a8e4aab60 806 #define DWT_CTRL_NOTRCPKT_Msk (0x1UL << DWT_CTRL_NOTRCPKT_Pos) /*!< DWT CTRL: NOTRCPKT Mask */
mrsoundhar 0:559a8e4aab60 807
mrsoundhar 0:559a8e4aab60 808 #define DWT_CTRL_NOEXTTRIG_Pos 26 /*!< DWT CTRL: NOEXTTRIG Position */
mrsoundhar 0:559a8e4aab60 809 #define DWT_CTRL_NOEXTTRIG_Msk (0x1UL << DWT_CTRL_NOEXTTRIG_Pos) /*!< DWT CTRL: NOEXTTRIG Mask */
mrsoundhar 0:559a8e4aab60 810
mrsoundhar 0:559a8e4aab60 811 #define DWT_CTRL_NOCYCCNT_Pos 25 /*!< DWT CTRL: NOCYCCNT Position */
mrsoundhar 0:559a8e4aab60 812 #define DWT_CTRL_NOCYCCNT_Msk (0x1UL << DWT_CTRL_NOCYCCNT_Pos) /*!< DWT CTRL: NOCYCCNT Mask */
mrsoundhar 0:559a8e4aab60 813
mrsoundhar 0:559a8e4aab60 814 #define DWT_CTRL_NOPRFCNT_Pos 24 /*!< DWT CTRL: NOPRFCNT Position */
mrsoundhar 0:559a8e4aab60 815 #define DWT_CTRL_NOPRFCNT_Msk (0x1UL << DWT_CTRL_NOPRFCNT_Pos) /*!< DWT CTRL: NOPRFCNT Mask */
mrsoundhar 0:559a8e4aab60 816
mrsoundhar 0:559a8e4aab60 817 #define DWT_CTRL_CYCEVTENA_Pos 22 /*!< DWT CTRL: CYCEVTENA Position */
mrsoundhar 0:559a8e4aab60 818 #define DWT_CTRL_CYCEVTENA_Msk (0x1UL << DWT_CTRL_CYCEVTENA_Pos) /*!< DWT CTRL: CYCEVTENA Mask */
mrsoundhar 0:559a8e4aab60 819
mrsoundhar 0:559a8e4aab60 820 #define DWT_CTRL_FOLDEVTENA_Pos 21 /*!< DWT CTRL: FOLDEVTENA Position */
mrsoundhar 0:559a8e4aab60 821 #define DWT_CTRL_FOLDEVTENA_Msk (0x1UL << DWT_CTRL_FOLDEVTENA_Pos) /*!< DWT CTRL: FOLDEVTENA Mask */
mrsoundhar 0:559a8e4aab60 822
mrsoundhar 0:559a8e4aab60 823 #define DWT_CTRL_LSUEVTENA_Pos 20 /*!< DWT CTRL: LSUEVTENA Position */
mrsoundhar 0:559a8e4aab60 824 #define DWT_CTRL_LSUEVTENA_Msk (0x1UL << DWT_CTRL_LSUEVTENA_Pos) /*!< DWT CTRL: LSUEVTENA Mask */
mrsoundhar 0:559a8e4aab60 825
mrsoundhar 0:559a8e4aab60 826 #define DWT_CTRL_SLEEPEVTENA_Pos 19 /*!< DWT CTRL: SLEEPEVTENA Position */
mrsoundhar 0:559a8e4aab60 827 #define DWT_CTRL_SLEEPEVTENA_Msk (0x1UL << DWT_CTRL_SLEEPEVTENA_Pos) /*!< DWT CTRL: SLEEPEVTENA Mask */
mrsoundhar 0:559a8e4aab60 828
mrsoundhar 0:559a8e4aab60 829 #define DWT_CTRL_EXCEVTENA_Pos 18 /*!< DWT CTRL: EXCEVTENA Position */
mrsoundhar 0:559a8e4aab60 830 #define DWT_CTRL_EXCEVTENA_Msk (0x1UL << DWT_CTRL_EXCEVTENA_Pos) /*!< DWT CTRL: EXCEVTENA Mask */
mrsoundhar 0:559a8e4aab60 831
mrsoundhar 0:559a8e4aab60 832 #define DWT_CTRL_CPIEVTENA_Pos 17 /*!< DWT CTRL: CPIEVTENA Position */
mrsoundhar 0:559a8e4aab60 833 #define DWT_CTRL_CPIEVTENA_Msk (0x1UL << DWT_CTRL_CPIEVTENA_Pos) /*!< DWT CTRL: CPIEVTENA Mask */
mrsoundhar 0:559a8e4aab60 834
mrsoundhar 0:559a8e4aab60 835 #define DWT_CTRL_EXCTRCENA_Pos 16 /*!< DWT CTRL: EXCTRCENA Position */
mrsoundhar 0:559a8e4aab60 836 #define DWT_CTRL_EXCTRCENA_Msk (0x1UL << DWT_CTRL_EXCTRCENA_Pos) /*!< DWT CTRL: EXCTRCENA Mask */
mrsoundhar 0:559a8e4aab60 837
mrsoundhar 0:559a8e4aab60 838 #define DWT_CTRL_PCSAMPLENA_Pos 12 /*!< DWT CTRL: PCSAMPLENA Position */
mrsoundhar 0:559a8e4aab60 839 #define DWT_CTRL_PCSAMPLENA_Msk (0x1UL << DWT_CTRL_PCSAMPLENA_Pos) /*!< DWT CTRL: PCSAMPLENA Mask */
mrsoundhar 0:559a8e4aab60 840
mrsoundhar 0:559a8e4aab60 841 #define DWT_CTRL_SYNCTAP_Pos 10 /*!< DWT CTRL: SYNCTAP Position */
mrsoundhar 0:559a8e4aab60 842 #define DWT_CTRL_SYNCTAP_Msk (0x3UL << DWT_CTRL_SYNCTAP_Pos) /*!< DWT CTRL: SYNCTAP Mask */
mrsoundhar 0:559a8e4aab60 843
mrsoundhar 0:559a8e4aab60 844 #define DWT_CTRL_CYCTAP_Pos 9 /*!< DWT CTRL: CYCTAP Position */
mrsoundhar 0:559a8e4aab60 845 #define DWT_CTRL_CYCTAP_Msk (0x1UL << DWT_CTRL_CYCTAP_Pos) /*!< DWT CTRL: CYCTAP Mask */
mrsoundhar 0:559a8e4aab60 846
mrsoundhar 0:559a8e4aab60 847 #define DWT_CTRL_POSTINIT_Pos 5 /*!< DWT CTRL: POSTINIT Position */
mrsoundhar 0:559a8e4aab60 848 #define DWT_CTRL_POSTINIT_Msk (0xFUL << DWT_CTRL_POSTINIT_Pos) /*!< DWT CTRL: POSTINIT Mask */
mrsoundhar 0:559a8e4aab60 849
mrsoundhar 0:559a8e4aab60 850 #define DWT_CTRL_POSTPRESET_Pos 1 /*!< DWT CTRL: POSTPRESET Position */
mrsoundhar 0:559a8e4aab60 851 #define DWT_CTRL_POSTPRESET_Msk (0xFUL << DWT_CTRL_POSTPRESET_Pos) /*!< DWT CTRL: POSTPRESET Mask */
mrsoundhar 0:559a8e4aab60 852
mrsoundhar 0:559a8e4aab60 853 #define DWT_CTRL_CYCCNTENA_Pos 0 /*!< DWT CTRL: CYCCNTENA Position */
mrsoundhar 0:559a8e4aab60 854 #define DWT_CTRL_CYCCNTENA_Msk (0x1UL << DWT_CTRL_CYCCNTENA_Pos) /*!< DWT CTRL: CYCCNTENA Mask */
mrsoundhar 0:559a8e4aab60 855
mrsoundhar 0:559a8e4aab60 856 /* DWT CPI Count Register Definitions */
mrsoundhar 0:559a8e4aab60 857 #define DWT_CPICNT_CPICNT_Pos 0 /*!< DWT CPICNT: CPICNT Position */
mrsoundhar 0:559a8e4aab60 858 #define DWT_CPICNT_CPICNT_Msk (0xFFUL << DWT_CPICNT_CPICNT_Pos) /*!< DWT CPICNT: CPICNT Mask */
mrsoundhar 0:559a8e4aab60 859
mrsoundhar 0:559a8e4aab60 860 /* DWT Exception Overhead Count Register Definitions */
mrsoundhar 0:559a8e4aab60 861 #define DWT_EXCCNT_EXCCNT_Pos 0 /*!< DWT EXCCNT: EXCCNT Position */
mrsoundhar 0:559a8e4aab60 862 #define DWT_EXCCNT_EXCCNT_Msk (0xFFUL << DWT_EXCCNT_EXCCNT_Pos) /*!< DWT EXCCNT: EXCCNT Mask */
mrsoundhar 0:559a8e4aab60 863
mrsoundhar 0:559a8e4aab60 864 /* DWT Sleep Count Register Definitions */
mrsoundhar 0:559a8e4aab60 865 #define DWT_SLEEPCNT_SLEEPCNT_Pos 0 /*!< DWT SLEEPCNT: SLEEPCNT Position */
mrsoundhar 0:559a8e4aab60 866 #define DWT_SLEEPCNT_SLEEPCNT_Msk (0xFFUL << DWT_SLEEPCNT_SLEEPCNT_Pos) /*!< DWT SLEEPCNT: SLEEPCNT Mask */
mrsoundhar 0:559a8e4aab60 867
mrsoundhar 0:559a8e4aab60 868 /* DWT LSU Count Register Definitions */
mrsoundhar 0:559a8e4aab60 869 #define DWT_LSUCNT_LSUCNT_Pos 0 /*!< DWT LSUCNT: LSUCNT Position */
mrsoundhar 0:559a8e4aab60 870 #define DWT_LSUCNT_LSUCNT_Msk (0xFFUL << DWT_LSUCNT_LSUCNT_Pos) /*!< DWT LSUCNT: LSUCNT Mask */
mrsoundhar 0:559a8e4aab60 871
mrsoundhar 0:559a8e4aab60 872 /* DWT Folded-instruction Count Register Definitions */
mrsoundhar 0:559a8e4aab60 873 #define DWT_FOLDCNT_FOLDCNT_Pos 0 /*!< DWT FOLDCNT: FOLDCNT Position */
mrsoundhar 0:559a8e4aab60 874 #define DWT_FOLDCNT_FOLDCNT_Msk (0xFFUL << DWT_FOLDCNT_FOLDCNT_Pos) /*!< DWT FOLDCNT: FOLDCNT Mask */
mrsoundhar 0:559a8e4aab60 875
mrsoundhar 0:559a8e4aab60 876 /* DWT Comparator Mask Register Definitions */
mrsoundhar 0:559a8e4aab60 877 #define DWT_MASK_MASK_Pos 0 /*!< DWT MASK: MASK Position */
mrsoundhar 0:559a8e4aab60 878 #define DWT_MASK_MASK_Msk (0x1FUL << DWT_MASK_MASK_Pos) /*!< DWT MASK: MASK Mask */
mrsoundhar 0:559a8e4aab60 879
mrsoundhar 0:559a8e4aab60 880 /* DWT Comparator Function Register Definitions */
mrsoundhar 0:559a8e4aab60 881 #define DWT_FUNCTION_MATCHED_Pos 24 /*!< DWT FUNCTION: MATCHED Position */
mrsoundhar 0:559a8e4aab60 882 #define DWT_FUNCTION_MATCHED_Msk (0x1UL << DWT_FUNCTION_MATCHED_Pos) /*!< DWT FUNCTION: MATCHED Mask */
mrsoundhar 0:559a8e4aab60 883
mrsoundhar 0:559a8e4aab60 884 #define DWT_FUNCTION_DATAVADDR1_Pos 16 /*!< DWT FUNCTION: DATAVADDR1 Position */
mrsoundhar 0:559a8e4aab60 885 #define DWT_FUNCTION_DATAVADDR1_Msk (0xFUL << DWT_FUNCTION_DATAVADDR1_Pos) /*!< DWT FUNCTION: DATAVADDR1 Mask */
mrsoundhar 0:559a8e4aab60 886
mrsoundhar 0:559a8e4aab60 887 #define DWT_FUNCTION_DATAVADDR0_Pos 12 /*!< DWT FUNCTION: DATAVADDR0 Position */
mrsoundhar 0:559a8e4aab60 888 #define DWT_FUNCTION_DATAVADDR0_Msk (0xFUL << DWT_FUNCTION_DATAVADDR0_Pos) /*!< DWT FUNCTION: DATAVADDR0 Mask */
mrsoundhar 0:559a8e4aab60 889
mrsoundhar 0:559a8e4aab60 890 #define DWT_FUNCTION_DATAVSIZE_Pos 10 /*!< DWT FUNCTION: DATAVSIZE Position */
mrsoundhar 0:559a8e4aab60 891 #define DWT_FUNCTION_DATAVSIZE_Msk (0x3UL << DWT_FUNCTION_DATAVSIZE_Pos) /*!< DWT FUNCTION: DATAVSIZE Mask */
mrsoundhar 0:559a8e4aab60 892
mrsoundhar 0:559a8e4aab60 893 #define DWT_FUNCTION_LNK1ENA_Pos 9 /*!< DWT FUNCTION: LNK1ENA Position */
mrsoundhar 0:559a8e4aab60 894 #define DWT_FUNCTION_LNK1ENA_Msk (0x1UL << DWT_FUNCTION_LNK1ENA_Pos) /*!< DWT FUNCTION: LNK1ENA Mask */
mrsoundhar 0:559a8e4aab60 895
mrsoundhar 0:559a8e4aab60 896 #define DWT_FUNCTION_DATAVMATCH_Pos 8 /*!< DWT FUNCTION: DATAVMATCH Position */
mrsoundhar 0:559a8e4aab60 897 #define DWT_FUNCTION_DATAVMATCH_Msk (0x1UL << DWT_FUNCTION_DATAVMATCH_Pos) /*!< DWT FUNCTION: DATAVMATCH Mask */
mrsoundhar 0:559a8e4aab60 898
mrsoundhar 0:559a8e4aab60 899 #define DWT_FUNCTION_CYCMATCH_Pos 7 /*!< DWT FUNCTION: CYCMATCH Position */
mrsoundhar 0:559a8e4aab60 900 #define DWT_FUNCTION_CYCMATCH_Msk (0x1UL << DWT_FUNCTION_CYCMATCH_Pos) /*!< DWT FUNCTION: CYCMATCH Mask */
mrsoundhar 0:559a8e4aab60 901
mrsoundhar 0:559a8e4aab60 902 #define DWT_FUNCTION_EMITRANGE_Pos 5 /*!< DWT FUNCTION: EMITRANGE Position */
mrsoundhar 0:559a8e4aab60 903 #define DWT_FUNCTION_EMITRANGE_Msk (0x1UL << DWT_FUNCTION_EMITRANGE_Pos) /*!< DWT FUNCTION: EMITRANGE Mask */
mrsoundhar 0:559a8e4aab60 904
mrsoundhar 0:559a8e4aab60 905 #define DWT_FUNCTION_FUNCTION_Pos 0 /*!< DWT FUNCTION: FUNCTION Position */
mrsoundhar 0:559a8e4aab60 906 #define DWT_FUNCTION_FUNCTION_Msk (0xFUL << DWT_FUNCTION_FUNCTION_Pos) /*!< DWT FUNCTION: FUNCTION Mask */
mrsoundhar 0:559a8e4aab60 907
mrsoundhar 0:559a8e4aab60 908 /*@}*/ /* end of group CMSIS_DWT */
mrsoundhar 0:559a8e4aab60 909
mrsoundhar 0:559a8e4aab60 910
mrsoundhar 0:559a8e4aab60 911 /** \ingroup CMSIS_core_register
mrsoundhar 0:559a8e4aab60 912 \defgroup CMSIS_TPI Trace Port Interface (TPI)
mrsoundhar 0:559a8e4aab60 913 \brief Type definitions for the Trace Port Interface (TPI)
mrsoundhar 0:559a8e4aab60 914 @{
mrsoundhar 0:559a8e4aab60 915 */
mrsoundhar 0:559a8e4aab60 916
mrsoundhar 0:559a8e4aab60 917 /** \brief Structure type to access the Trace Port Interface Register (TPI).
mrsoundhar 0:559a8e4aab60 918 */
mrsoundhar 0:559a8e4aab60 919 typedef struct
mrsoundhar 0:559a8e4aab60 920 {
mrsoundhar 0:559a8e4aab60 921 __IO uint32_t SSPSR; /*!< Offset: 0x000 (R/ ) Supported Parallel Port Size Register */
mrsoundhar 0:559a8e4aab60 922 __IO uint32_t CSPSR; /*!< Offset: 0x004 (R/W) Current Parallel Port Size Register */
mrsoundhar 0:559a8e4aab60 923 uint32_t RESERVED0[2];
mrsoundhar 0:559a8e4aab60 924 __IO uint32_t ACPR; /*!< Offset: 0x010 (R/W) Asynchronous Clock Prescaler Register */
mrsoundhar 0:559a8e4aab60 925 uint32_t RESERVED1[55];
mrsoundhar 0:559a8e4aab60 926 __IO uint32_t SPPR; /*!< Offset: 0x0F0 (R/W) Selected Pin Protocol Register */
mrsoundhar 0:559a8e4aab60 927 uint32_t RESERVED2[131];
mrsoundhar 0:559a8e4aab60 928 __I uint32_t FFSR; /*!< Offset: 0x300 (R/ ) Formatter and Flush Status Register */
mrsoundhar 0:559a8e4aab60 929 __IO uint32_t FFCR; /*!< Offset: 0x304 (R/W) Formatter and Flush Control Register */
mrsoundhar 0:559a8e4aab60 930 __I uint32_t FSCR; /*!< Offset: 0x308 (R/ ) Formatter Synchronization Counter Register */
mrsoundhar 0:559a8e4aab60 931 uint32_t RESERVED3[759];
mrsoundhar 0:559a8e4aab60 932 __I uint32_t TRIGGER; /*!< Offset: 0xEE8 (R/ ) TRIGGER */
mrsoundhar 0:559a8e4aab60 933 __I uint32_t FIFO0; /*!< Offset: 0xEEC (R/ ) Integration ETM Data */
mrsoundhar 0:559a8e4aab60 934 __I uint32_t ITATBCTR2; /*!< Offset: 0xEF0 (R/ ) ITATBCTR2 */
mrsoundhar 0:559a8e4aab60 935 uint32_t RESERVED4[1];
mrsoundhar 0:559a8e4aab60 936 __I uint32_t ITATBCTR0; /*!< Offset: 0xEF8 (R/ ) ITATBCTR0 */
mrsoundhar 0:559a8e4aab60 937 __I uint32_t FIFO1; /*!< Offset: 0xEFC (R/ ) Integration ITM Data */
mrsoundhar 0:559a8e4aab60 938 __IO uint32_t ITCTRL; /*!< Offset: 0xF00 (R/W) Integration Mode Control */
mrsoundhar 0:559a8e4aab60 939 uint32_t RESERVED5[39];
mrsoundhar 0:559a8e4aab60 940 __IO uint32_t CLAIMSET; /*!< Offset: 0xFA0 (R/W) Claim tag set */
mrsoundhar 0:559a8e4aab60 941 __IO uint32_t CLAIMCLR; /*!< Offset: 0xFA4 (R/W) Claim tag clear */
mrsoundhar 0:559a8e4aab60 942 uint32_t RESERVED7[8];
mrsoundhar 0:559a8e4aab60 943 __I uint32_t DEVID; /*!< Offset: 0xFC8 (R/ ) TPIU_DEVID */
mrsoundhar 0:559a8e4aab60 944 __I uint32_t DEVTYPE; /*!< Offset: 0xFCC (R/ ) TPIU_DEVTYPE */
mrsoundhar 0:559a8e4aab60 945 } TPI_Type;
mrsoundhar 0:559a8e4aab60 946
mrsoundhar 0:559a8e4aab60 947 /* TPI Asynchronous Clock Prescaler Register Definitions */
mrsoundhar 0:559a8e4aab60 948 #define TPI_ACPR_PRESCALER_Pos 0 /*!< TPI ACPR: PRESCALER Position */
mrsoundhar 0:559a8e4aab60 949 #define TPI_ACPR_PRESCALER_Msk (0x1FFFUL << TPI_ACPR_PRESCALER_Pos) /*!< TPI ACPR: PRESCALER Mask */
mrsoundhar 0:559a8e4aab60 950
mrsoundhar 0:559a8e4aab60 951 /* TPI Selected Pin Protocol Register Definitions */
mrsoundhar 0:559a8e4aab60 952 #define TPI_SPPR_TXMODE_Pos 0 /*!< TPI SPPR: TXMODE Position */
mrsoundhar 0:559a8e4aab60 953 #define TPI_SPPR_TXMODE_Msk (0x3UL << TPI_SPPR_TXMODE_Pos) /*!< TPI SPPR: TXMODE Mask */
mrsoundhar 0:559a8e4aab60 954
mrsoundhar 0:559a8e4aab60 955 /* TPI Formatter and Flush Status Register Definitions */
mrsoundhar 0:559a8e4aab60 956 #define TPI_FFSR_FtNonStop_Pos 3 /*!< TPI FFSR: FtNonStop Position */
mrsoundhar 0:559a8e4aab60 957 #define TPI_FFSR_FtNonStop_Msk (0x1UL << TPI_FFSR_FtNonStop_Pos) /*!< TPI FFSR: FtNonStop Mask */
mrsoundhar 0:559a8e4aab60 958
mrsoundhar 0:559a8e4aab60 959 #define TPI_FFSR_TCPresent_Pos 2 /*!< TPI FFSR: TCPresent Position */
mrsoundhar 0:559a8e4aab60 960 #define TPI_FFSR_TCPresent_Msk (0x1UL << TPI_FFSR_TCPresent_Pos) /*!< TPI FFSR: TCPresent Mask */
mrsoundhar 0:559a8e4aab60 961
mrsoundhar 0:559a8e4aab60 962 #define TPI_FFSR_FtStopped_Pos 1 /*!< TPI FFSR: FtStopped Position */
mrsoundhar 0:559a8e4aab60 963 #define TPI_FFSR_FtStopped_Msk (0x1UL << TPI_FFSR_FtStopped_Pos) /*!< TPI FFSR: FtStopped Mask */
mrsoundhar 0:559a8e4aab60 964
mrsoundhar 0:559a8e4aab60 965 #define TPI_FFSR_FlInProg_Pos 0 /*!< TPI FFSR: FlInProg Position */
mrsoundhar 0:559a8e4aab60 966 #define TPI_FFSR_FlInProg_Msk (0x1UL << TPI_FFSR_FlInProg_Pos) /*!< TPI FFSR: FlInProg Mask */
mrsoundhar 0:559a8e4aab60 967
mrsoundhar 0:559a8e4aab60 968 /* TPI Formatter and Flush Control Register Definitions */
mrsoundhar 0:559a8e4aab60 969 #define TPI_FFCR_TrigIn_Pos 8 /*!< TPI FFCR: TrigIn Position */
mrsoundhar 0:559a8e4aab60 970 #define TPI_FFCR_TrigIn_Msk (0x1UL << TPI_FFCR_TrigIn_Pos) /*!< TPI FFCR: TrigIn Mask */
mrsoundhar 0:559a8e4aab60 971
mrsoundhar 0:559a8e4aab60 972 #define TPI_FFCR_EnFCont_Pos 1 /*!< TPI FFCR: EnFCont Position */
mrsoundhar 0:559a8e4aab60 973 #define TPI_FFCR_EnFCont_Msk (0x1UL << TPI_FFCR_EnFCont_Pos) /*!< TPI FFCR: EnFCont Mask */
mrsoundhar 0:559a8e4aab60 974
mrsoundhar 0:559a8e4aab60 975 /* TPI TRIGGER Register Definitions */
mrsoundhar 0:559a8e4aab60 976 #define TPI_TRIGGER_TRIGGER_Pos 0 /*!< TPI TRIGGER: TRIGGER Position */
mrsoundhar 0:559a8e4aab60 977 #define TPI_TRIGGER_TRIGGER_Msk (0x1UL << TPI_TRIGGER_TRIGGER_Pos) /*!< TPI TRIGGER: TRIGGER Mask */
mrsoundhar 0:559a8e4aab60 978
mrsoundhar 0:559a8e4aab60 979 /* TPI Integration ETM Data Register Definitions (FIFO0) */
mrsoundhar 0:559a8e4aab60 980 #define TPI_FIFO0_ITM_ATVALID_Pos 29 /*!< TPI FIFO0: ITM_ATVALID Position */
mrsoundhar 0:559a8e4aab60 981 #define TPI_FIFO0_ITM_ATVALID_Msk (0x3UL << TPI_FIFO0_ITM_ATVALID_Pos) /*!< TPI FIFO0: ITM_ATVALID Mask */
mrsoundhar 0:559a8e4aab60 982
mrsoundhar 0:559a8e4aab60 983 #define TPI_FIFO0_ITM_bytecount_Pos 27 /*!< TPI FIFO0: ITM_bytecount Position */
mrsoundhar 0:559a8e4aab60 984 #define TPI_FIFO0_ITM_bytecount_Msk (0x3UL << TPI_FIFO0_ITM_bytecount_Pos) /*!< TPI FIFO0: ITM_bytecount Mask */
mrsoundhar 0:559a8e4aab60 985
mrsoundhar 0:559a8e4aab60 986 #define TPI_FIFO0_ETM_ATVALID_Pos 26 /*!< TPI FIFO0: ETM_ATVALID Position */
mrsoundhar 0:559a8e4aab60 987 #define TPI_FIFO0_ETM_ATVALID_Msk (0x3UL << TPI_FIFO0_ETM_ATVALID_Pos) /*!< TPI FIFO0: ETM_ATVALID Mask */
mrsoundhar 0:559a8e4aab60 988
mrsoundhar 0:559a8e4aab60 989 #define TPI_FIFO0_ETM_bytecount_Pos 24 /*!< TPI FIFO0: ETM_bytecount Position */
mrsoundhar 0:559a8e4aab60 990 #define TPI_FIFO0_ETM_bytecount_Msk (0x3UL << TPI_FIFO0_ETM_bytecount_Pos) /*!< TPI FIFO0: ETM_bytecount Mask */
mrsoundhar 0:559a8e4aab60 991
mrsoundhar 0:559a8e4aab60 992 #define TPI_FIFO0_ETM2_Pos 16 /*!< TPI FIFO0: ETM2 Position */
mrsoundhar 0:559a8e4aab60 993 #define TPI_FIFO0_ETM2_Msk (0xFFUL << TPI_FIFO0_ETM2_Pos) /*!< TPI FIFO0: ETM2 Mask */
mrsoundhar 0:559a8e4aab60 994
mrsoundhar 0:559a8e4aab60 995 #define TPI_FIFO0_ETM1_Pos 8 /*!< TPI FIFO0: ETM1 Position */
mrsoundhar 0:559a8e4aab60 996 #define TPI_FIFO0_ETM1_Msk (0xFFUL << TPI_FIFO0_ETM1_Pos) /*!< TPI FIFO0: ETM1 Mask */
mrsoundhar 0:559a8e4aab60 997
mrsoundhar 0:559a8e4aab60 998 #define TPI_FIFO0_ETM0_Pos 0 /*!< TPI FIFO0: ETM0 Position */
mrsoundhar 0:559a8e4aab60 999 #define TPI_FIFO0_ETM0_Msk (0xFFUL << TPI_FIFO0_ETM0_Pos) /*!< TPI FIFO0: ETM0 Mask */
mrsoundhar 0:559a8e4aab60 1000
mrsoundhar 0:559a8e4aab60 1001 /* TPI ITATBCTR2 Register Definitions */
mrsoundhar 0:559a8e4aab60 1002 #define TPI_ITATBCTR2_ATREADY_Pos 0 /*!< TPI ITATBCTR2: ATREADY Position */
mrsoundhar 0:559a8e4aab60 1003 #define TPI_ITATBCTR2_ATREADY_Msk (0x1UL << TPI_ITATBCTR2_ATREADY_Pos) /*!< TPI ITATBCTR2: ATREADY Mask */
mrsoundhar 0:559a8e4aab60 1004
mrsoundhar 0:559a8e4aab60 1005 /* TPI Integration ITM Data Register Definitions (FIFO1) */
mrsoundhar 0:559a8e4aab60 1006 #define TPI_FIFO1_ITM_ATVALID_Pos 29 /*!< TPI FIFO1: ITM_ATVALID Position */
mrsoundhar 0:559a8e4aab60 1007 #define TPI_FIFO1_ITM_ATVALID_Msk (0x3UL << TPI_FIFO1_ITM_ATVALID_Pos) /*!< TPI FIFO1: ITM_ATVALID Mask */
mrsoundhar 0:559a8e4aab60 1008
mrsoundhar 0:559a8e4aab60 1009 #define TPI_FIFO1_ITM_bytecount_Pos 27 /*!< TPI FIFO1: ITM_bytecount Position */
mrsoundhar 0:559a8e4aab60 1010 #define TPI_FIFO1_ITM_bytecount_Msk (0x3UL << TPI_FIFO1_ITM_bytecount_Pos) /*!< TPI FIFO1: ITM_bytecount Mask */
mrsoundhar 0:559a8e4aab60 1011
mrsoundhar 0:559a8e4aab60 1012 #define TPI_FIFO1_ETM_ATVALID_Pos 26 /*!< TPI FIFO1: ETM_ATVALID Position */
mrsoundhar 0:559a8e4aab60 1013 #define TPI_FIFO1_ETM_ATVALID_Msk (0x3UL << TPI_FIFO1_ETM_ATVALID_Pos) /*!< TPI FIFO1: ETM_ATVALID Mask */
mrsoundhar 0:559a8e4aab60 1014
mrsoundhar 0:559a8e4aab60 1015 #define TPI_FIFO1_ETM_bytecount_Pos 24 /*!< TPI FIFO1: ETM_bytecount Position */
mrsoundhar 0:559a8e4aab60 1016 #define TPI_FIFO1_ETM_bytecount_Msk (0x3UL << TPI_FIFO1_ETM_bytecount_Pos) /*!< TPI FIFO1: ETM_bytecount Mask */
mrsoundhar 0:559a8e4aab60 1017
mrsoundhar 0:559a8e4aab60 1018 #define TPI_FIFO1_ITM2_Pos 16 /*!< TPI FIFO1: ITM2 Position */
mrsoundhar 0:559a8e4aab60 1019 #define TPI_FIFO1_ITM2_Msk (0xFFUL << TPI_FIFO1_ITM2_Pos) /*!< TPI FIFO1: ITM2 Mask */
mrsoundhar 0:559a8e4aab60 1020
mrsoundhar 0:559a8e4aab60 1021 #define TPI_FIFO1_ITM1_Pos 8 /*!< TPI FIFO1: ITM1 Position */
mrsoundhar 0:559a8e4aab60 1022 #define TPI_FIFO1_ITM1_Msk (0xFFUL << TPI_FIFO1_ITM1_Pos) /*!< TPI FIFO1: ITM1 Mask */
mrsoundhar 0:559a8e4aab60 1023
mrsoundhar 0:559a8e4aab60 1024 #define TPI_FIFO1_ITM0_Pos 0 /*!< TPI FIFO1: ITM0 Position */
mrsoundhar 0:559a8e4aab60 1025 #define TPI_FIFO1_ITM0_Msk (0xFFUL << TPI_FIFO1_ITM0_Pos) /*!< TPI FIFO1: ITM0 Mask */
mrsoundhar 0:559a8e4aab60 1026
mrsoundhar 0:559a8e4aab60 1027 /* TPI ITATBCTR0 Register Definitions */
mrsoundhar 0:559a8e4aab60 1028 #define TPI_ITATBCTR0_ATREADY_Pos 0 /*!< TPI ITATBCTR0: ATREADY Position */
mrsoundhar 0:559a8e4aab60 1029 #define TPI_ITATBCTR0_ATREADY_Msk (0x1UL << TPI_ITATBCTR0_ATREADY_Pos) /*!< TPI ITATBCTR0: ATREADY Mask */
mrsoundhar 0:559a8e4aab60 1030
mrsoundhar 0:559a8e4aab60 1031 /* TPI Integration Mode Control Register Definitions */
mrsoundhar 0:559a8e4aab60 1032 #define TPI_ITCTRL_Mode_Pos 0 /*!< TPI ITCTRL: Mode Position */
mrsoundhar 0:559a8e4aab60 1033 #define TPI_ITCTRL_Mode_Msk (0x1UL << TPI_ITCTRL_Mode_Pos) /*!< TPI ITCTRL: Mode Mask */
mrsoundhar 0:559a8e4aab60 1034
mrsoundhar 0:559a8e4aab60 1035 /* TPI DEVID Register Definitions */
mrsoundhar 0:559a8e4aab60 1036 #define TPI_DEVID_NRZVALID_Pos 11 /*!< TPI DEVID: NRZVALID Position */
mrsoundhar 0:559a8e4aab60 1037 #define TPI_DEVID_NRZVALID_Msk (0x1UL << TPI_DEVID_NRZVALID_Pos) /*!< TPI DEVID: NRZVALID Mask */
mrsoundhar 0:559a8e4aab60 1038
mrsoundhar 0:559a8e4aab60 1039 #define TPI_DEVID_MANCVALID_Pos 10 /*!< TPI DEVID: MANCVALID Position */
mrsoundhar 0:559a8e4aab60 1040 #define TPI_DEVID_MANCVALID_Msk (0x1UL << TPI_DEVID_MANCVALID_Pos) /*!< TPI DEVID: MANCVALID Mask */
mrsoundhar 0:559a8e4aab60 1041
mrsoundhar 0:559a8e4aab60 1042 #define TPI_DEVID_PTINVALID_Pos 9 /*!< TPI DEVID: PTINVALID Position */
mrsoundhar 0:559a8e4aab60 1043 #define TPI_DEVID_PTINVALID_Msk (0x1UL << TPI_DEVID_PTINVALID_Pos) /*!< TPI DEVID: PTINVALID Mask */
mrsoundhar 0:559a8e4aab60 1044
mrsoundhar 0:559a8e4aab60 1045 #define TPI_DEVID_MinBufSz_Pos 6 /*!< TPI DEVID: MinBufSz Position */
mrsoundhar 0:559a8e4aab60 1046 #define TPI_DEVID_MinBufSz_Msk (0x7UL << TPI_DEVID_MinBufSz_Pos) /*!< TPI DEVID: MinBufSz Mask */
mrsoundhar 0:559a8e4aab60 1047
mrsoundhar 0:559a8e4aab60 1048 #define TPI_DEVID_AsynClkIn_Pos 5 /*!< TPI DEVID: AsynClkIn Position */
mrsoundhar 0:559a8e4aab60 1049 #define TPI_DEVID_AsynClkIn_Msk (0x1UL << TPI_DEVID_AsynClkIn_Pos) /*!< TPI DEVID: AsynClkIn Mask */
mrsoundhar 0:559a8e4aab60 1050
mrsoundhar 0:559a8e4aab60 1051 #define TPI_DEVID_NrTraceInput_Pos 0 /*!< TPI DEVID: NrTraceInput Position */
mrsoundhar 0:559a8e4aab60 1052 #define TPI_DEVID_NrTraceInput_Msk (0x1FUL << TPI_DEVID_NrTraceInput_Pos) /*!< TPI DEVID: NrTraceInput Mask */
mrsoundhar 0:559a8e4aab60 1053
mrsoundhar 0:559a8e4aab60 1054 /* TPI DEVTYPE Register Definitions */
mrsoundhar 0:559a8e4aab60 1055 #define TPI_DEVTYPE_SubType_Pos 0 /*!< TPI DEVTYPE: SubType Position */
mrsoundhar 0:559a8e4aab60 1056 #define TPI_DEVTYPE_SubType_Msk (0xFUL << TPI_DEVTYPE_SubType_Pos) /*!< TPI DEVTYPE: SubType Mask */
mrsoundhar 0:559a8e4aab60 1057
mrsoundhar 0:559a8e4aab60 1058 #define TPI_DEVTYPE_MajorType_Pos 4 /*!< TPI DEVTYPE: MajorType Position */
mrsoundhar 0:559a8e4aab60 1059 #define TPI_DEVTYPE_MajorType_Msk (0xFUL << TPI_DEVTYPE_MajorType_Pos) /*!< TPI DEVTYPE: MajorType Mask */
mrsoundhar 0:559a8e4aab60 1060
mrsoundhar 0:559a8e4aab60 1061 /*@}*/ /* end of group CMSIS_TPI */
mrsoundhar 0:559a8e4aab60 1062
mrsoundhar 0:559a8e4aab60 1063
mrsoundhar 0:559a8e4aab60 1064 #if (__MPU_PRESENT == 1)
mrsoundhar 0:559a8e4aab60 1065 /** \ingroup CMSIS_core_register
mrsoundhar 0:559a8e4aab60 1066 \defgroup CMSIS_MPU Memory Protection Unit (MPU)
mrsoundhar 0:559a8e4aab60 1067 \brief Type definitions for the Memory Protection Unit (MPU)
mrsoundhar 0:559a8e4aab60 1068 @{
mrsoundhar 0:559a8e4aab60 1069 */
mrsoundhar 0:559a8e4aab60 1070
mrsoundhar 0:559a8e4aab60 1071 /** \brief Structure type to access the Memory Protection Unit (MPU).
mrsoundhar 0:559a8e4aab60 1072 */
mrsoundhar 0:559a8e4aab60 1073 typedef struct
mrsoundhar 0:559a8e4aab60 1074 {
mrsoundhar 0:559a8e4aab60 1075 __I uint32_t TYPE; /*!< Offset: 0x000 (R/ ) MPU Type Register */
mrsoundhar 0:559a8e4aab60 1076 __IO uint32_t CTRL; /*!< Offset: 0x004 (R/W) MPU Control Register */
mrsoundhar 0:559a8e4aab60 1077 __IO uint32_t RNR; /*!< Offset: 0x008 (R/W) MPU Region RNRber Register */
mrsoundhar 0:559a8e4aab60 1078 __IO uint32_t RBAR; /*!< Offset: 0x00C (R/W) MPU Region Base Address Register */
mrsoundhar 0:559a8e4aab60 1079 __IO uint32_t RASR; /*!< Offset: 0x010 (R/W) MPU Region Attribute and Size Register */
mrsoundhar 0:559a8e4aab60 1080 __IO uint32_t RBAR_A1; /*!< Offset: 0x014 (R/W) MPU Alias 1 Region Base Address Register */
mrsoundhar 0:559a8e4aab60 1081 __IO uint32_t RASR_A1; /*!< Offset: 0x018 (R/W) MPU Alias 1 Region Attribute and Size Register */
mrsoundhar 0:559a8e4aab60 1082 __IO uint32_t RBAR_A2; /*!< Offset: 0x01C (R/W) MPU Alias 2 Region Base Address Register */
mrsoundhar 0:559a8e4aab60 1083 __IO uint32_t RASR_A2; /*!< Offset: 0x020 (R/W) MPU Alias 2 Region Attribute and Size Register */
mrsoundhar 0:559a8e4aab60 1084 __IO uint32_t RBAR_A3; /*!< Offset: 0x024 (R/W) MPU Alias 3 Region Base Address Register */
mrsoundhar 0:559a8e4aab60 1085 __IO uint32_t RASR_A3; /*!< Offset: 0x028 (R/W) MPU Alias 3 Region Attribute and Size Register */
mrsoundhar 0:559a8e4aab60 1086 } MPU_Type;
mrsoundhar 0:559a8e4aab60 1087
mrsoundhar 0:559a8e4aab60 1088 /* MPU Type Register */
mrsoundhar 0:559a8e4aab60 1089 #define MPU_TYPE_IREGION_Pos 16 /*!< MPU TYPE: IREGION Position */
mrsoundhar 0:559a8e4aab60 1090 #define MPU_TYPE_IREGION_Msk (0xFFUL << MPU_TYPE_IREGION_Pos) /*!< MPU TYPE: IREGION Mask */
mrsoundhar 0:559a8e4aab60 1091
mrsoundhar 0:559a8e4aab60 1092 #define MPU_TYPE_DREGION_Pos 8 /*!< MPU TYPE: DREGION Position */
mrsoundhar 0:559a8e4aab60 1093 #define MPU_TYPE_DREGION_Msk (0xFFUL << MPU_TYPE_DREGION_Pos) /*!< MPU TYPE: DREGION Mask */
mrsoundhar 0:559a8e4aab60 1094
mrsoundhar 0:559a8e4aab60 1095 #define MPU_TYPE_SEPARATE_Pos 0 /*!< MPU TYPE: SEPARATE Position */
mrsoundhar 0:559a8e4aab60 1096 #define MPU_TYPE_SEPARATE_Msk (1UL << MPU_TYPE_SEPARATE_Pos) /*!< MPU TYPE: SEPARATE Mask */
mrsoundhar 0:559a8e4aab60 1097
mrsoundhar 0:559a8e4aab60 1098 /* MPU Control Register */
mrsoundhar 0:559a8e4aab60 1099 #define MPU_CTRL_PRIVDEFENA_Pos 2 /*!< MPU CTRL: PRIVDEFENA Position */
mrsoundhar 0:559a8e4aab60 1100 #define MPU_CTRL_PRIVDEFENA_Msk (1UL << MPU_CTRL_PRIVDEFENA_Pos) /*!< MPU CTRL: PRIVDEFENA Mask */
mrsoundhar 0:559a8e4aab60 1101
mrsoundhar 0:559a8e4aab60 1102 #define MPU_CTRL_HFNMIENA_Pos 1 /*!< MPU CTRL: HFNMIENA Position */
mrsoundhar 0:559a8e4aab60 1103 #define MPU_CTRL_HFNMIENA_Msk (1UL << MPU_CTRL_HFNMIENA_Pos) /*!< MPU CTRL: HFNMIENA Mask */
mrsoundhar 0:559a8e4aab60 1104
mrsoundhar 0:559a8e4aab60 1105 #define MPU_CTRL_ENABLE_Pos 0 /*!< MPU CTRL: ENABLE Position */
mrsoundhar 0:559a8e4aab60 1106 #define MPU_CTRL_ENABLE_Msk (1UL << MPU_CTRL_ENABLE_Pos) /*!< MPU CTRL: ENABLE Mask */
mrsoundhar 0:559a8e4aab60 1107
mrsoundhar 0:559a8e4aab60 1108 /* MPU Region Number Register */
mrsoundhar 0:559a8e4aab60 1109 #define MPU_RNR_REGION_Pos 0 /*!< MPU RNR: REGION Position */
mrsoundhar 0:559a8e4aab60 1110 #define MPU_RNR_REGION_Msk (0xFFUL << MPU_RNR_REGION_Pos) /*!< MPU RNR: REGION Mask */
mrsoundhar 0:559a8e4aab60 1111
mrsoundhar 0:559a8e4aab60 1112 /* MPU Region Base Address Register */
mrsoundhar 0:559a8e4aab60 1113 #define MPU_RBAR_ADDR_Pos 5 /*!< MPU RBAR: ADDR Position */
mrsoundhar 0:559a8e4aab60 1114 #define MPU_RBAR_ADDR_Msk (0x7FFFFFFUL << MPU_RBAR_ADDR_Pos) /*!< MPU RBAR: ADDR Mask */
mrsoundhar 0:559a8e4aab60 1115
mrsoundhar 0:559a8e4aab60 1116 #define MPU_RBAR_VALID_Pos 4 /*!< MPU RBAR: VALID Position */
mrsoundhar 0:559a8e4aab60 1117 #define MPU_RBAR_VALID_Msk (1UL << MPU_RBAR_VALID_Pos) /*!< MPU RBAR: VALID Mask */
mrsoundhar 0:559a8e4aab60 1118
mrsoundhar 0:559a8e4aab60 1119 #define MPU_RBAR_REGION_Pos 0 /*!< MPU RBAR: REGION Position */
mrsoundhar 0:559a8e4aab60 1120 #define MPU_RBAR_REGION_Msk (0xFUL << MPU_RBAR_REGION_Pos) /*!< MPU RBAR: REGION Mask */
mrsoundhar 0:559a8e4aab60 1121
mrsoundhar 0:559a8e4aab60 1122 /* MPU Region Attribute and Size Register */
mrsoundhar 0:559a8e4aab60 1123 #define MPU_RASR_ATTRS_Pos 16 /*!< MPU RASR: MPU Region Attribute field Position */
mrsoundhar 0:559a8e4aab60 1124 #define MPU_RASR_ATTRS_Msk (0xFFFFUL << MPU_RASR_ATTRS_Pos) /*!< MPU RASR: MPU Region Attribute field Mask */
mrsoundhar 0:559a8e4aab60 1125
mrsoundhar 0:559a8e4aab60 1126 #define MPU_RASR_XN_Pos 28 /*!< MPU RASR: ATTRS.XN Position */
mrsoundhar 0:559a8e4aab60 1127 #define MPU_RASR_XN_Msk (1UL << MPU_RASR_XN_Pos) /*!< MPU RASR: ATTRS.XN Mask */
mrsoundhar 0:559a8e4aab60 1128
mrsoundhar 0:559a8e4aab60 1129 #define MPU_RASR_AP_Pos 24 /*!< MPU RASR: ATTRS.AP Position */
mrsoundhar 0:559a8e4aab60 1130 #define MPU_RASR_AP_Msk (0x7UL << MPU_RASR_AP_Pos) /*!< MPU RASR: ATTRS.AP Mask */
mrsoundhar 0:559a8e4aab60 1131
mrsoundhar 0:559a8e4aab60 1132 #define MPU_RASR_TEX_Pos 19 /*!< MPU RASR: ATTRS.TEX Position */
mrsoundhar 0:559a8e4aab60 1133 #define MPU_RASR_TEX_Msk (0x7UL << MPU_RASR_TEX_Pos) /*!< MPU RASR: ATTRS.TEX Mask */
mrsoundhar 0:559a8e4aab60 1134
mrsoundhar 0:559a8e4aab60 1135 #define MPU_RASR_S_Pos 18 /*!< MPU RASR: ATTRS.S Position */
mrsoundhar 0:559a8e4aab60 1136 #define MPU_RASR_S_Msk (1UL << MPU_RASR_S_Pos) /*!< MPU RASR: ATTRS.S Mask */
mrsoundhar 0:559a8e4aab60 1137
mrsoundhar 0:559a8e4aab60 1138 #define MPU_RASR_C_Pos 17 /*!< MPU RASR: ATTRS.C Position */
mrsoundhar 0:559a8e4aab60 1139 #define MPU_RASR_C_Msk (1UL << MPU_RASR_C_Pos) /*!< MPU RASR: ATTRS.C Mask */
mrsoundhar 0:559a8e4aab60 1140
mrsoundhar 0:559a8e4aab60 1141 #define MPU_RASR_B_Pos 16 /*!< MPU RASR: ATTRS.B Position */
mrsoundhar 0:559a8e4aab60 1142 #define MPU_RASR_B_Msk (1UL << MPU_RASR_B_Pos) /*!< MPU RASR: ATTRS.B Mask */
mrsoundhar 0:559a8e4aab60 1143
mrsoundhar 0:559a8e4aab60 1144 #define MPU_RASR_SRD_Pos 8 /*!< MPU RASR: Sub-Region Disable Position */
mrsoundhar 0:559a8e4aab60 1145 #define MPU_RASR_SRD_Msk (0xFFUL << MPU_RASR_SRD_Pos) /*!< MPU RASR: Sub-Region Disable Mask */
mrsoundhar 0:559a8e4aab60 1146
mrsoundhar 0:559a8e4aab60 1147 #define MPU_RASR_SIZE_Pos 1 /*!< MPU RASR: Region Size Field Position */
mrsoundhar 0:559a8e4aab60 1148 #define MPU_RASR_SIZE_Msk (0x1FUL << MPU_RASR_SIZE_Pos) /*!< MPU RASR: Region Size Field Mask */
mrsoundhar 0:559a8e4aab60 1149
mrsoundhar 0:559a8e4aab60 1150 #define MPU_RASR_ENABLE_Pos 0 /*!< MPU RASR: Region enable bit Position */
mrsoundhar 0:559a8e4aab60 1151 #define MPU_RASR_ENABLE_Msk (1UL << MPU_RASR_ENABLE_Pos) /*!< MPU RASR: Region enable bit Disable Mask */
mrsoundhar 0:559a8e4aab60 1152
mrsoundhar 0:559a8e4aab60 1153 /*@} end of group CMSIS_MPU */
mrsoundhar 0:559a8e4aab60 1154 #endif
mrsoundhar 0:559a8e4aab60 1155
mrsoundhar 0:559a8e4aab60 1156
mrsoundhar 0:559a8e4aab60 1157 #if (__FPU_PRESENT == 1)
mrsoundhar 0:559a8e4aab60 1158 /** \ingroup CMSIS_core_register
mrsoundhar 0:559a8e4aab60 1159 \defgroup CMSIS_FPU Floating Point Unit (FPU)
mrsoundhar 0:559a8e4aab60 1160 \brief Type definitions for the Floating Point Unit (FPU)
mrsoundhar 0:559a8e4aab60 1161 @{
mrsoundhar 0:559a8e4aab60 1162 */
mrsoundhar 0:559a8e4aab60 1163
mrsoundhar 0:559a8e4aab60 1164 /** \brief Structure type to access the Floating Point Unit (FPU).
mrsoundhar 0:559a8e4aab60 1165 */
mrsoundhar 0:559a8e4aab60 1166 typedef struct
mrsoundhar 0:559a8e4aab60 1167 {
mrsoundhar 0:559a8e4aab60 1168 uint32_t RESERVED0[1];
mrsoundhar 0:559a8e4aab60 1169 __IO uint32_t FPCCR; /*!< Offset: 0x004 (R/W) Floating-Point Context Control Register */
mrsoundhar 0:559a8e4aab60 1170 __IO uint32_t FPCAR; /*!< Offset: 0x008 (R/W) Floating-Point Context Address Register */
mrsoundhar 0:559a8e4aab60 1171 __IO uint32_t FPDSCR; /*!< Offset: 0x00C (R/W) Floating-Point Default Status Control Register */
mrsoundhar 0:559a8e4aab60 1172 __I uint32_t MVFR0; /*!< Offset: 0x010 (R/ ) Media and FP Feature Register 0 */
mrsoundhar 0:559a8e4aab60 1173 __I uint32_t MVFR1; /*!< Offset: 0x014 (R/ ) Media and FP Feature Register 1 */
mrsoundhar 0:559a8e4aab60 1174 } FPU_Type;
mrsoundhar 0:559a8e4aab60 1175
mrsoundhar 0:559a8e4aab60 1176 /* Floating-Point Context Control Register */
mrsoundhar 0:559a8e4aab60 1177 #define FPU_FPCCR_ASPEN_Pos 31 /*!< FPCCR: ASPEN bit Position */
mrsoundhar 0:559a8e4aab60 1178 #define FPU_FPCCR_ASPEN_Msk (1UL << FPU_FPCCR_ASPEN_Pos) /*!< FPCCR: ASPEN bit Mask */
mrsoundhar 0:559a8e4aab60 1179
mrsoundhar 0:559a8e4aab60 1180 #define FPU_FPCCR_LSPEN_Pos 30 /*!< FPCCR: LSPEN Position */
mrsoundhar 0:559a8e4aab60 1181 #define FPU_FPCCR_LSPEN_Msk (1UL << FPU_FPCCR_LSPEN_Pos) /*!< FPCCR: LSPEN bit Mask */
mrsoundhar 0:559a8e4aab60 1182
mrsoundhar 0:559a8e4aab60 1183 #define FPU_FPCCR_MONRDY_Pos 8 /*!< FPCCR: MONRDY Position */
mrsoundhar 0:559a8e4aab60 1184 #define FPU_FPCCR_MONRDY_Msk (1UL << FPU_FPCCR_MONRDY_Pos) /*!< FPCCR: MONRDY bit Mask */
mrsoundhar 0:559a8e4aab60 1185
mrsoundhar 0:559a8e4aab60 1186 #define FPU_FPCCR_BFRDY_Pos 6 /*!< FPCCR: BFRDY Position */
mrsoundhar 0:559a8e4aab60 1187 #define FPU_FPCCR_BFRDY_Msk (1UL << FPU_FPCCR_BFRDY_Pos) /*!< FPCCR: BFRDY bit Mask */
mrsoundhar 0:559a8e4aab60 1188
mrsoundhar 0:559a8e4aab60 1189 #define FPU_FPCCR_MMRDY_Pos 5 /*!< FPCCR: MMRDY Position */
mrsoundhar 0:559a8e4aab60 1190 #define FPU_FPCCR_MMRDY_Msk (1UL << FPU_FPCCR_MMRDY_Pos) /*!< FPCCR: MMRDY bit Mask */
mrsoundhar 0:559a8e4aab60 1191
mrsoundhar 0:559a8e4aab60 1192 #define FPU_FPCCR_HFRDY_Pos 4 /*!< FPCCR: HFRDY Position */
mrsoundhar 0:559a8e4aab60 1193 #define FPU_FPCCR_HFRDY_Msk (1UL << FPU_FPCCR_HFRDY_Pos) /*!< FPCCR: HFRDY bit Mask */
mrsoundhar 0:559a8e4aab60 1194
mrsoundhar 0:559a8e4aab60 1195 #define FPU_FPCCR_THREAD_Pos 3 /*!< FPCCR: processor mode bit Position */
mrsoundhar 0:559a8e4aab60 1196 #define FPU_FPCCR_THREAD_Msk (1UL << FPU_FPCCR_THREAD_Pos) /*!< FPCCR: processor mode active bit Mask */
mrsoundhar 0:559a8e4aab60 1197
mrsoundhar 0:559a8e4aab60 1198 #define FPU_FPCCR_USER_Pos 1 /*!< FPCCR: privilege level bit Position */
mrsoundhar 0:559a8e4aab60 1199 #define FPU_FPCCR_USER_Msk (1UL << FPU_FPCCR_USER_Pos) /*!< FPCCR: privilege level bit Mask */
mrsoundhar 0:559a8e4aab60 1200
mrsoundhar 0:559a8e4aab60 1201 #define FPU_FPCCR_LSPACT_Pos 0 /*!< FPCCR: Lazy state preservation active bit Position */
mrsoundhar 0:559a8e4aab60 1202 #define FPU_FPCCR_LSPACT_Msk (1UL << FPU_FPCCR_LSPACT_Pos) /*!< FPCCR: Lazy state preservation active bit Mask */
mrsoundhar 0:559a8e4aab60 1203
mrsoundhar 0:559a8e4aab60 1204 /* Floating-Point Context Address Register */
mrsoundhar 0:559a8e4aab60 1205 #define FPU_FPCAR_ADDRESS_Pos 3 /*!< FPCAR: ADDRESS bit Position */
mrsoundhar 0:559a8e4aab60 1206 #define FPU_FPCAR_ADDRESS_Msk (0x1FFFFFFFUL << FPU_FPCAR_ADDRESS_Pos) /*!< FPCAR: ADDRESS bit Mask */
mrsoundhar 0:559a8e4aab60 1207
mrsoundhar 0:559a8e4aab60 1208 /* Floating-Point Default Status Control Register */
mrsoundhar 0:559a8e4aab60 1209 #define FPU_FPDSCR_AHP_Pos 26 /*!< FPDSCR: AHP bit Position */
mrsoundhar 0:559a8e4aab60 1210 #define FPU_FPDSCR_AHP_Msk (1UL << FPU_FPDSCR_AHP_Pos) /*!< FPDSCR: AHP bit Mask */
mrsoundhar 0:559a8e4aab60 1211
mrsoundhar 0:559a8e4aab60 1212 #define FPU_FPDSCR_DN_Pos 25 /*!< FPDSCR: DN bit Position */
mrsoundhar 0:559a8e4aab60 1213 #define FPU_FPDSCR_DN_Msk (1UL << FPU_FPDSCR_DN_Pos) /*!< FPDSCR: DN bit Mask */
mrsoundhar 0:559a8e4aab60 1214
mrsoundhar 0:559a8e4aab60 1215 #define FPU_FPDSCR_FZ_Pos 24 /*!< FPDSCR: FZ bit Position */
mrsoundhar 0:559a8e4aab60 1216 #define FPU_FPDSCR_FZ_Msk (1UL << FPU_FPDSCR_FZ_Pos) /*!< FPDSCR: FZ bit Mask */
mrsoundhar 0:559a8e4aab60 1217
mrsoundhar 0:559a8e4aab60 1218 #define FPU_FPDSCR_RMode_Pos 22 /*!< FPDSCR: RMode bit Position */
mrsoundhar 0:559a8e4aab60 1219 #define FPU_FPDSCR_RMode_Msk (3UL << FPU_FPDSCR_RMode_Pos) /*!< FPDSCR: RMode bit Mask */
mrsoundhar 0:559a8e4aab60 1220
mrsoundhar 0:559a8e4aab60 1221 /* Media and FP Feature Register 0 */
mrsoundhar 0:559a8e4aab60 1222 #define FPU_MVFR0_FP_rounding_modes_Pos 28 /*!< MVFR0: FP rounding modes bits Position */
mrsoundhar 0:559a8e4aab60 1223 #define FPU_MVFR0_FP_rounding_modes_Msk (0xFUL << FPU_MVFR0_FP_rounding_modes_Pos) /*!< MVFR0: FP rounding modes bits Mask */
mrsoundhar 0:559a8e4aab60 1224
mrsoundhar 0:559a8e4aab60 1225 #define FPU_MVFR0_Short_vectors_Pos 24 /*!< MVFR0: Short vectors bits Position */
mrsoundhar 0:559a8e4aab60 1226 #define FPU_MVFR0_Short_vectors_Msk (0xFUL << FPU_MVFR0_Short_vectors_Pos) /*!< MVFR0: Short vectors bits Mask */
mrsoundhar 0:559a8e4aab60 1227
mrsoundhar 0:559a8e4aab60 1228 #define FPU_MVFR0_Square_root_Pos 20 /*!< MVFR0: Square root bits Position */
mrsoundhar 0:559a8e4aab60 1229 #define FPU_MVFR0_Square_root_Msk (0xFUL << FPU_MVFR0_Square_root_Pos) /*!< MVFR0: Square root bits Mask */
mrsoundhar 0:559a8e4aab60 1230
mrsoundhar 0:559a8e4aab60 1231 #define FPU_MVFR0_Divide_Pos 16 /*!< MVFR0: Divide bits Position */
mrsoundhar 0:559a8e4aab60 1232 #define FPU_MVFR0_Divide_Msk (0xFUL << FPU_MVFR0_Divide_Pos) /*!< MVFR0: Divide bits Mask */
mrsoundhar 0:559a8e4aab60 1233
mrsoundhar 0:559a8e4aab60 1234 #define FPU_MVFR0_FP_excep_trapping_Pos 12 /*!< MVFR0: FP exception trapping bits Position */
mrsoundhar 0:559a8e4aab60 1235 #define FPU_MVFR0_FP_excep_trapping_Msk (0xFUL << FPU_MVFR0_FP_excep_trapping_Pos) /*!< MVFR0: FP exception trapping bits Mask */
mrsoundhar 0:559a8e4aab60 1236
mrsoundhar 0:559a8e4aab60 1237 #define FPU_MVFR0_Double_precision_Pos 8 /*!< MVFR0: Double-precision bits Position */
mrsoundhar 0:559a8e4aab60 1238 #define FPU_MVFR0_Double_precision_Msk (0xFUL << FPU_MVFR0_Double_precision_Pos) /*!< MVFR0: Double-precision bits Mask */
mrsoundhar 0:559a8e4aab60 1239
mrsoundhar 0:559a8e4aab60 1240 #define FPU_MVFR0_Single_precision_Pos 4 /*!< MVFR0: Single-precision bits Position */
mrsoundhar 0:559a8e4aab60 1241 #define FPU_MVFR0_Single_precision_Msk (0xFUL << FPU_MVFR0_Single_precision_Pos) /*!< MVFR0: Single-precision bits Mask */
mrsoundhar 0:559a8e4aab60 1242
mrsoundhar 0:559a8e4aab60 1243 #define FPU_MVFR0_A_SIMD_registers_Pos 0 /*!< MVFR0: A_SIMD registers bits Position */
mrsoundhar 0:559a8e4aab60 1244 #define FPU_MVFR0_A_SIMD_registers_Msk (0xFUL << FPU_MVFR0_A_SIMD_registers_Pos) /*!< MVFR0: A_SIMD registers bits Mask */
mrsoundhar 0:559a8e4aab60 1245
mrsoundhar 0:559a8e4aab60 1246 /* Media and FP Feature Register 1 */
mrsoundhar 0:559a8e4aab60 1247 #define FPU_MVFR1_FP_fused_MAC_Pos 28 /*!< MVFR1: FP fused MAC bits Position */
mrsoundhar 0:559a8e4aab60 1248 #define FPU_MVFR1_FP_fused_MAC_Msk (0xFUL << FPU_MVFR1_FP_fused_MAC_Pos) /*!< MVFR1: FP fused MAC bits Mask */
mrsoundhar 0:559a8e4aab60 1249
mrsoundhar 0:559a8e4aab60 1250 #define FPU_MVFR1_FP_HPFP_Pos 24 /*!< MVFR1: FP HPFP bits Position */
mrsoundhar 0:559a8e4aab60 1251 #define FPU_MVFR1_FP_HPFP_Msk (0xFUL << FPU_MVFR1_FP_HPFP_Pos) /*!< MVFR1: FP HPFP bits Mask */
mrsoundhar 0:559a8e4aab60 1252
mrsoundhar 0:559a8e4aab60 1253 #define FPU_MVFR1_D_NaN_mode_Pos 4 /*!< MVFR1: D_NaN mode bits Position */
mrsoundhar 0:559a8e4aab60 1254 #define FPU_MVFR1_D_NaN_mode_Msk (0xFUL << FPU_MVFR1_D_NaN_mode_Pos) /*!< MVFR1: D_NaN mode bits Mask */
mrsoundhar 0:559a8e4aab60 1255
mrsoundhar 0:559a8e4aab60 1256 #define FPU_MVFR1_FtZ_mode_Pos 0 /*!< MVFR1: FtZ mode bits Position */
mrsoundhar 0:559a8e4aab60 1257 #define FPU_MVFR1_FtZ_mode_Msk (0xFUL << FPU_MVFR1_FtZ_mode_Pos) /*!< MVFR1: FtZ mode bits Mask */
mrsoundhar 0:559a8e4aab60 1258
mrsoundhar 0:559a8e4aab60 1259 /*@} end of group CMSIS_FPU */
mrsoundhar 0:559a8e4aab60 1260 #endif
mrsoundhar 0:559a8e4aab60 1261
mrsoundhar 0:559a8e4aab60 1262
mrsoundhar 0:559a8e4aab60 1263 /** \ingroup CMSIS_core_register
mrsoundhar 0:559a8e4aab60 1264 \defgroup CMSIS_CoreDebug Core Debug Registers (CoreDebug)
mrsoundhar 0:559a8e4aab60 1265 \brief Type definitions for the Core Debug Registers
mrsoundhar 0:559a8e4aab60 1266 @{
mrsoundhar 0:559a8e4aab60 1267 */
mrsoundhar 0:559a8e4aab60 1268
mrsoundhar 0:559a8e4aab60 1269 /** \brief Structure type to access the Core Debug Register (CoreDebug).
mrsoundhar 0:559a8e4aab60 1270 */
mrsoundhar 0:559a8e4aab60 1271 typedef struct
mrsoundhar 0:559a8e4aab60 1272 {
mrsoundhar 0:559a8e4aab60 1273 __IO uint32_t DHCSR; /*!< Offset: 0x000 (R/W) Debug Halting Control and Status Register */
mrsoundhar 0:559a8e4aab60 1274 __O uint32_t DCRSR; /*!< Offset: 0x004 ( /W) Debug Core Register Selector Register */
mrsoundhar 0:559a8e4aab60 1275 __IO uint32_t DCRDR; /*!< Offset: 0x008 (R/W) Debug Core Register Data Register */
mrsoundhar 0:559a8e4aab60 1276 __IO uint32_t DEMCR; /*!< Offset: 0x00C (R/W) Debug Exception and Monitor Control Register */
mrsoundhar 0:559a8e4aab60 1277 } CoreDebug_Type;
mrsoundhar 0:559a8e4aab60 1278
mrsoundhar 0:559a8e4aab60 1279 /* Debug Halting Control and Status Register */
mrsoundhar 0:559a8e4aab60 1280 #define CoreDebug_DHCSR_DBGKEY_Pos 16 /*!< CoreDebug DHCSR: DBGKEY Position */
mrsoundhar 0:559a8e4aab60 1281 #define CoreDebug_DHCSR_DBGKEY_Msk (0xFFFFUL << CoreDebug_DHCSR_DBGKEY_Pos) /*!< CoreDebug DHCSR: DBGKEY Mask */
mrsoundhar 0:559a8e4aab60 1282
mrsoundhar 0:559a8e4aab60 1283 #define CoreDebug_DHCSR_S_RESET_ST_Pos 25 /*!< CoreDebug DHCSR: S_RESET_ST Position */
mrsoundhar 0:559a8e4aab60 1284 #define CoreDebug_DHCSR_S_RESET_ST_Msk (1UL << CoreDebug_DHCSR_S_RESET_ST_Pos) /*!< CoreDebug DHCSR: S_RESET_ST Mask */
mrsoundhar 0:559a8e4aab60 1285
mrsoundhar 0:559a8e4aab60 1286 #define CoreDebug_DHCSR_S_RETIRE_ST_Pos 24 /*!< CoreDebug DHCSR: S_RETIRE_ST Position */
mrsoundhar 0:559a8e4aab60 1287 #define CoreDebug_DHCSR_S_RETIRE_ST_Msk (1UL << CoreDebug_DHCSR_S_RETIRE_ST_Pos) /*!< CoreDebug DHCSR: S_RETIRE_ST Mask */
mrsoundhar 0:559a8e4aab60 1288
mrsoundhar 0:559a8e4aab60 1289 #define CoreDebug_DHCSR_S_LOCKUP_Pos 19 /*!< CoreDebug DHCSR: S_LOCKUP Position */
mrsoundhar 0:559a8e4aab60 1290 #define CoreDebug_DHCSR_S_LOCKUP_Msk (1UL << CoreDebug_DHCSR_S_LOCKUP_Pos) /*!< CoreDebug DHCSR: S_LOCKUP Mask */
mrsoundhar 0:559a8e4aab60 1291
mrsoundhar 0:559a8e4aab60 1292 #define CoreDebug_DHCSR_S_SLEEP_Pos 18 /*!< CoreDebug DHCSR: S_SLEEP Position */
mrsoundhar 0:559a8e4aab60 1293 #define CoreDebug_DHCSR_S_SLEEP_Msk (1UL << CoreDebug_DHCSR_S_SLEEP_Pos) /*!< CoreDebug DHCSR: S_SLEEP Mask */
mrsoundhar 0:559a8e4aab60 1294
mrsoundhar 0:559a8e4aab60 1295 #define CoreDebug_DHCSR_S_HALT_Pos 17 /*!< CoreDebug DHCSR: S_HALT Position */
mrsoundhar 0:559a8e4aab60 1296 #define CoreDebug_DHCSR_S_HALT_Msk (1UL << CoreDebug_DHCSR_S_HALT_Pos) /*!< CoreDebug DHCSR: S_HALT Mask */
mrsoundhar 0:559a8e4aab60 1297
mrsoundhar 0:559a8e4aab60 1298 #define CoreDebug_DHCSR_S_REGRDY_Pos 16 /*!< CoreDebug DHCSR: S_REGRDY Position */
mrsoundhar 0:559a8e4aab60 1299 #define CoreDebug_DHCSR_S_REGRDY_Msk (1UL << CoreDebug_DHCSR_S_REGRDY_Pos) /*!< CoreDebug DHCSR: S_REGRDY Mask */
mrsoundhar 0:559a8e4aab60 1300
mrsoundhar 0:559a8e4aab60 1301 #define CoreDebug_DHCSR_C_SNAPSTALL_Pos 5 /*!< CoreDebug DHCSR: C_SNAPSTALL Position */
mrsoundhar 0:559a8e4aab60 1302 #define CoreDebug_DHCSR_C_SNAPSTALL_Msk (1UL << CoreDebug_DHCSR_C_SNAPSTALL_Pos) /*!< CoreDebug DHCSR: C_SNAPSTALL Mask */
mrsoundhar 0:559a8e4aab60 1303
mrsoundhar 0:559a8e4aab60 1304 #define CoreDebug_DHCSR_C_MASKINTS_Pos 3 /*!< CoreDebug DHCSR: C_MASKINTS Position */
mrsoundhar 0:559a8e4aab60 1305 #define CoreDebug_DHCSR_C_MASKINTS_Msk (1UL << CoreDebug_DHCSR_C_MASKINTS_Pos) /*!< CoreDebug DHCSR: C_MASKINTS Mask */
mrsoundhar 0:559a8e4aab60 1306
mrsoundhar 0:559a8e4aab60 1307 #define CoreDebug_DHCSR_C_STEP_Pos 2 /*!< CoreDebug DHCSR: C_STEP Position */
mrsoundhar 0:559a8e4aab60 1308 #define CoreDebug_DHCSR_C_STEP_Msk (1UL << CoreDebug_DHCSR_C_STEP_Pos) /*!< CoreDebug DHCSR: C_STEP Mask */
mrsoundhar 0:559a8e4aab60 1309
mrsoundhar 0:559a8e4aab60 1310 #define CoreDebug_DHCSR_C_HALT_Pos 1 /*!< CoreDebug DHCSR: C_HALT Position */
mrsoundhar 0:559a8e4aab60 1311 #define CoreDebug_DHCSR_C_HALT_Msk (1UL << CoreDebug_DHCSR_C_HALT_Pos) /*!< CoreDebug DHCSR: C_HALT Mask */
mrsoundhar 0:559a8e4aab60 1312
mrsoundhar 0:559a8e4aab60 1313 #define CoreDebug_DHCSR_C_DEBUGEN_Pos 0 /*!< CoreDebug DHCSR: C_DEBUGEN Position */
mrsoundhar 0:559a8e4aab60 1314 #define CoreDebug_DHCSR_C_DEBUGEN_Msk (1UL << CoreDebug_DHCSR_C_DEBUGEN_Pos) /*!< CoreDebug DHCSR: C_DEBUGEN Mask */
mrsoundhar 0:559a8e4aab60 1315
mrsoundhar 0:559a8e4aab60 1316 /* Debug Core Register Selector Register */
mrsoundhar 0:559a8e4aab60 1317 #define CoreDebug_DCRSR_REGWnR_Pos 16 /*!< CoreDebug DCRSR: REGWnR Position */
mrsoundhar 0:559a8e4aab60 1318 #define CoreDebug_DCRSR_REGWnR_Msk (1UL << CoreDebug_DCRSR_REGWnR_Pos) /*!< CoreDebug DCRSR: REGWnR Mask */
mrsoundhar 0:559a8e4aab60 1319
mrsoundhar 0:559a8e4aab60 1320 #define CoreDebug_DCRSR_REGSEL_Pos 0 /*!< CoreDebug DCRSR: REGSEL Position */
mrsoundhar 0:559a8e4aab60 1321 #define CoreDebug_DCRSR_REGSEL_Msk (0x1FUL << CoreDebug_DCRSR_REGSEL_Pos) /*!< CoreDebug DCRSR: REGSEL Mask */
mrsoundhar 0:559a8e4aab60 1322
mrsoundhar 0:559a8e4aab60 1323 /* Debug Exception and Monitor Control Register */
mrsoundhar 0:559a8e4aab60 1324 #define CoreDebug_DEMCR_TRCENA_Pos 24 /*!< CoreDebug DEMCR: TRCENA Position */
mrsoundhar 0:559a8e4aab60 1325 #define CoreDebug_DEMCR_TRCENA_Msk (1UL << CoreDebug_DEMCR_TRCENA_Pos) /*!< CoreDebug DEMCR: TRCENA Mask */
mrsoundhar 0:559a8e4aab60 1326
mrsoundhar 0:559a8e4aab60 1327 #define CoreDebug_DEMCR_MON_REQ_Pos 19 /*!< CoreDebug DEMCR: MON_REQ Position */
mrsoundhar 0:559a8e4aab60 1328 #define CoreDebug_DEMCR_MON_REQ_Msk (1UL << CoreDebug_DEMCR_MON_REQ_Pos) /*!< CoreDebug DEMCR: MON_REQ Mask */
mrsoundhar 0:559a8e4aab60 1329
mrsoundhar 0:559a8e4aab60 1330 #define CoreDebug_DEMCR_MON_STEP_Pos 18 /*!< CoreDebug DEMCR: MON_STEP Position */
mrsoundhar 0:559a8e4aab60 1331 #define CoreDebug_DEMCR_MON_STEP_Msk (1UL << CoreDebug_DEMCR_MON_STEP_Pos) /*!< CoreDebug DEMCR: MON_STEP Mask */
mrsoundhar 0:559a8e4aab60 1332
mrsoundhar 0:559a8e4aab60 1333 #define CoreDebug_DEMCR_MON_PEND_Pos 17 /*!< CoreDebug DEMCR: MON_PEND Position */
mrsoundhar 0:559a8e4aab60 1334 #define CoreDebug_DEMCR_MON_PEND_Msk (1UL << CoreDebug_DEMCR_MON_PEND_Pos) /*!< CoreDebug DEMCR: MON_PEND Mask */
mrsoundhar 0:559a8e4aab60 1335
mrsoundhar 0:559a8e4aab60 1336 #define CoreDebug_DEMCR_MON_EN_Pos 16 /*!< CoreDebug DEMCR: MON_EN Position */
mrsoundhar 0:559a8e4aab60 1337 #define CoreDebug_DEMCR_MON_EN_Msk (1UL << CoreDebug_DEMCR_MON_EN_Pos) /*!< CoreDebug DEMCR: MON_EN Mask */
mrsoundhar 0:559a8e4aab60 1338
mrsoundhar 0:559a8e4aab60 1339 #define CoreDebug_DEMCR_VC_HARDERR_Pos 10 /*!< CoreDebug DEMCR: VC_HARDERR Position */
mrsoundhar 0:559a8e4aab60 1340 #define CoreDebug_DEMCR_VC_HARDERR_Msk (1UL << CoreDebug_DEMCR_VC_HARDERR_Pos) /*!< CoreDebug DEMCR: VC_HARDERR Mask */
mrsoundhar 0:559a8e4aab60 1341
mrsoundhar 0:559a8e4aab60 1342 #define CoreDebug_DEMCR_VC_INTERR_Pos 9 /*!< CoreDebug DEMCR: VC_INTERR Position */
mrsoundhar 0:559a8e4aab60 1343 #define CoreDebug_DEMCR_VC_INTERR_Msk (1UL << CoreDebug_DEMCR_VC_INTERR_Pos) /*!< CoreDebug DEMCR: VC_INTERR Mask */
mrsoundhar 0:559a8e4aab60 1344
mrsoundhar 0:559a8e4aab60 1345 #define CoreDebug_DEMCR_VC_BUSERR_Pos 8 /*!< CoreDebug DEMCR: VC_BUSERR Position */
mrsoundhar 0:559a8e4aab60 1346 #define CoreDebug_DEMCR_VC_BUSERR_Msk (1UL << CoreDebug_DEMCR_VC_BUSERR_Pos) /*!< CoreDebug DEMCR: VC_BUSERR Mask */
mrsoundhar 0:559a8e4aab60 1347
mrsoundhar 0:559a8e4aab60 1348 #define CoreDebug_DEMCR_VC_STATERR_Pos 7 /*!< CoreDebug DEMCR: VC_STATERR Position */
mrsoundhar 0:559a8e4aab60 1349 #define CoreDebug_DEMCR_VC_STATERR_Msk (1UL << CoreDebug_DEMCR_VC_STATERR_Pos) /*!< CoreDebug DEMCR: VC_STATERR Mask */
mrsoundhar 0:559a8e4aab60 1350
mrsoundhar 0:559a8e4aab60 1351 #define CoreDebug_DEMCR_VC_CHKERR_Pos 6 /*!< CoreDebug DEMCR: VC_CHKERR Position */
mrsoundhar 0:559a8e4aab60 1352 #define CoreDebug_DEMCR_VC_CHKERR_Msk (1UL << CoreDebug_DEMCR_VC_CHKERR_Pos) /*!< CoreDebug DEMCR: VC_CHKERR Mask */
mrsoundhar 0:559a8e4aab60 1353
mrsoundhar 0:559a8e4aab60 1354 #define CoreDebug_DEMCR_VC_NOCPERR_Pos 5 /*!< CoreDebug DEMCR: VC_NOCPERR Position */
mrsoundhar 0:559a8e4aab60 1355 #define CoreDebug_DEMCR_VC_NOCPERR_Msk (1UL << CoreDebug_DEMCR_VC_NOCPERR_Pos) /*!< CoreDebug DEMCR: VC_NOCPERR Mask */
mrsoundhar 0:559a8e4aab60 1356
mrsoundhar 0:559a8e4aab60 1357 #define CoreDebug_DEMCR_VC_MMERR_Pos 4 /*!< CoreDebug DEMCR: VC_MMERR Position */
mrsoundhar 0:559a8e4aab60 1358 #define CoreDebug_DEMCR_VC_MMERR_Msk (1UL << CoreDebug_DEMCR_VC_MMERR_Pos) /*!< CoreDebug DEMCR: VC_MMERR Mask */
mrsoundhar 0:559a8e4aab60 1359
mrsoundhar 0:559a8e4aab60 1360 #define CoreDebug_DEMCR_VC_CORERESET_Pos 0 /*!< CoreDebug DEMCR: VC_CORERESET Position */
mrsoundhar 0:559a8e4aab60 1361 #define CoreDebug_DEMCR_VC_CORERESET_Msk (1UL << CoreDebug_DEMCR_VC_CORERESET_Pos) /*!< CoreDebug DEMCR: VC_CORERESET Mask */
mrsoundhar 0:559a8e4aab60 1362
mrsoundhar 0:559a8e4aab60 1363 /*@} end of group CMSIS_CoreDebug */
mrsoundhar 0:559a8e4aab60 1364
mrsoundhar 0:559a8e4aab60 1365
mrsoundhar 0:559a8e4aab60 1366 /** \ingroup CMSIS_core_register
mrsoundhar 0:559a8e4aab60 1367 \defgroup CMSIS_core_base Core Definitions
mrsoundhar 0:559a8e4aab60 1368 \brief Definitions for base addresses, unions, and structures.
mrsoundhar 0:559a8e4aab60 1369 @{
mrsoundhar 0:559a8e4aab60 1370 */
mrsoundhar 0:559a8e4aab60 1371
mrsoundhar 0:559a8e4aab60 1372 /* Memory mapping of Cortex-M4 Hardware */
mrsoundhar 0:559a8e4aab60 1373 #define SCS_BASE (0xE000E000UL) /*!< System Control Space Base Address */
mrsoundhar 0:559a8e4aab60 1374 #define ITM_BASE (0xE0000000UL) /*!< ITM Base Address */
mrsoundhar 0:559a8e4aab60 1375 #define DWT_BASE (0xE0001000UL) /*!< DWT Base Address */
mrsoundhar 0:559a8e4aab60 1376 #define TPI_BASE (0xE0040000UL) /*!< TPI Base Address */
mrsoundhar 0:559a8e4aab60 1377 #define CoreDebug_BASE (0xE000EDF0UL) /*!< Core Debug Base Address */
mrsoundhar 0:559a8e4aab60 1378 #define SysTick_BASE (SCS_BASE + 0x0010UL) /*!< SysTick Base Address */
mrsoundhar 0:559a8e4aab60 1379 #define NVIC_BASE (SCS_BASE + 0x0100UL) /*!< NVIC Base Address */
mrsoundhar 0:559a8e4aab60 1380 #define SCB_BASE (SCS_BASE + 0x0D00UL) /*!< System Control Block Base Address */
mrsoundhar 0:559a8e4aab60 1381
mrsoundhar 0:559a8e4aab60 1382 #define SCnSCB ((SCnSCB_Type *) SCS_BASE ) /*!< System control Register not in SCB */
mrsoundhar 0:559a8e4aab60 1383 #define SCB ((SCB_Type *) SCB_BASE ) /*!< SCB configuration struct */
mrsoundhar 0:559a8e4aab60 1384 #define SysTick ((SysTick_Type *) SysTick_BASE ) /*!< SysTick configuration struct */
mrsoundhar 0:559a8e4aab60 1385 #define NVIC ((NVIC_Type *) NVIC_BASE ) /*!< NVIC configuration struct */
mrsoundhar 0:559a8e4aab60 1386 #define ITM ((ITM_Type *) ITM_BASE ) /*!< ITM configuration struct */
mrsoundhar 0:559a8e4aab60 1387 #define DWT ((DWT_Type *) DWT_BASE ) /*!< DWT configuration struct */
mrsoundhar 0:559a8e4aab60 1388 #define TPI ((TPI_Type *) TPI_BASE ) /*!< TPI configuration struct */
mrsoundhar 0:559a8e4aab60 1389 #define CoreDebug ((CoreDebug_Type *) CoreDebug_BASE) /*!< Core Debug configuration struct */
mrsoundhar 0:559a8e4aab60 1390
mrsoundhar 0:559a8e4aab60 1391 #if (__MPU_PRESENT == 1)
mrsoundhar 0:559a8e4aab60 1392 #define MPU_BASE (SCS_BASE + 0x0D90UL) /*!< Memory Protection Unit */
mrsoundhar 0:559a8e4aab60 1393 #define MPU ((MPU_Type *) MPU_BASE ) /*!< Memory Protection Unit */
mrsoundhar 0:559a8e4aab60 1394 #endif
mrsoundhar 0:559a8e4aab60 1395
mrsoundhar 0:559a8e4aab60 1396 #if (__FPU_PRESENT == 1)
mrsoundhar 0:559a8e4aab60 1397 #define FPU_BASE (SCS_BASE + 0x0F30UL) /*!< Floating Point Unit */
mrsoundhar 0:559a8e4aab60 1398 #define FPU ((FPU_Type *) FPU_BASE ) /*!< Floating Point Unit */
mrsoundhar 0:559a8e4aab60 1399 #endif
mrsoundhar 0:559a8e4aab60 1400
mrsoundhar 0:559a8e4aab60 1401 /*@} */
mrsoundhar 0:559a8e4aab60 1402
mrsoundhar 0:559a8e4aab60 1403
mrsoundhar 0:559a8e4aab60 1404
mrsoundhar 0:559a8e4aab60 1405 /*******************************************************************************
mrsoundhar 0:559a8e4aab60 1406 * Hardware Abstraction Layer
mrsoundhar 0:559a8e4aab60 1407 Core Function Interface contains:
mrsoundhar 0:559a8e4aab60 1408 - Core NVIC Functions
mrsoundhar 0:559a8e4aab60 1409 - Core SysTick Functions
mrsoundhar 0:559a8e4aab60 1410 - Core Debug Functions
mrsoundhar 0:559a8e4aab60 1411 - Core Register Access Functions
mrsoundhar 0:559a8e4aab60 1412 ******************************************************************************/
mrsoundhar 0:559a8e4aab60 1413 /** \defgroup CMSIS_Core_FunctionInterface Functions and Instructions Reference
mrsoundhar 0:559a8e4aab60 1414 */
mrsoundhar 0:559a8e4aab60 1415
mrsoundhar 0:559a8e4aab60 1416
mrsoundhar 0:559a8e4aab60 1417
mrsoundhar 0:559a8e4aab60 1418 /* ########################## NVIC functions #################################### */
mrsoundhar 0:559a8e4aab60 1419 /** \ingroup CMSIS_Core_FunctionInterface
mrsoundhar 0:559a8e4aab60 1420 \defgroup CMSIS_Core_NVICFunctions NVIC Functions
mrsoundhar 0:559a8e4aab60 1421 \brief Functions that manage interrupts and exceptions via the NVIC.
mrsoundhar 0:559a8e4aab60 1422 @{
mrsoundhar 0:559a8e4aab60 1423 */
mrsoundhar 0:559a8e4aab60 1424
mrsoundhar 0:559a8e4aab60 1425 /** \brief Set Priority Grouping
mrsoundhar 0:559a8e4aab60 1426
mrsoundhar 0:559a8e4aab60 1427 The function sets the priority grouping field using the required unlock sequence.
mrsoundhar 0:559a8e4aab60 1428 The parameter PriorityGroup is assigned to the field SCB->AIRCR [10:8] PRIGROUP field.
mrsoundhar 0:559a8e4aab60 1429 Only values from 0..7 are used.
mrsoundhar 0:559a8e4aab60 1430 In case of a conflict between priority grouping and available
mrsoundhar 0:559a8e4aab60 1431 priority bits (__NVIC_PRIO_BITS), the smallest possible priority group is set.
mrsoundhar 0:559a8e4aab60 1432
mrsoundhar 0:559a8e4aab60 1433 \param [in] PriorityGroup Priority grouping field.
mrsoundhar 0:559a8e4aab60 1434 */
mrsoundhar 0:559a8e4aab60 1435 __STATIC_INLINE void NVIC_SetPriorityGrouping(uint32_t PriorityGroup)
mrsoundhar 0:559a8e4aab60 1436 {
mrsoundhar 0:559a8e4aab60 1437 uint32_t reg_value;
mrsoundhar 0:559a8e4aab60 1438 uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07); /* only values 0..7 are used */
mrsoundhar 0:559a8e4aab60 1439
mrsoundhar 0:559a8e4aab60 1440 reg_value = SCB->AIRCR; /* read old register configuration */
mrsoundhar 0:559a8e4aab60 1441 reg_value &= ~(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk); /* clear bits to change */
mrsoundhar 0:559a8e4aab60 1442 reg_value = (reg_value |
mrsoundhar 0:559a8e4aab60 1443 ((uint32_t)0x5FA << SCB_AIRCR_VECTKEY_Pos) |
mrsoundhar 0:559a8e4aab60 1444 (PriorityGroupTmp << 8)); /* Insert write key and priorty group */
mrsoundhar 0:559a8e4aab60 1445 SCB->AIRCR = reg_value;
mrsoundhar 0:559a8e4aab60 1446 }
mrsoundhar 0:559a8e4aab60 1447
mrsoundhar 0:559a8e4aab60 1448
mrsoundhar 0:559a8e4aab60 1449 /** \brief Get Priority Grouping
mrsoundhar 0:559a8e4aab60 1450
mrsoundhar 0:559a8e4aab60 1451 The function reads the priority grouping field from the NVIC Interrupt Controller.
mrsoundhar 0:559a8e4aab60 1452
mrsoundhar 0:559a8e4aab60 1453 \return Priority grouping field (SCB->AIRCR [10:8] PRIGROUP field).
mrsoundhar 0:559a8e4aab60 1454 */
mrsoundhar 0:559a8e4aab60 1455 __STATIC_INLINE uint32_t NVIC_GetPriorityGrouping(void)
mrsoundhar 0:559a8e4aab60 1456 {
mrsoundhar 0:559a8e4aab60 1457 return ((SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) >> SCB_AIRCR_PRIGROUP_Pos); /* read priority grouping field */
mrsoundhar 0:559a8e4aab60 1458 }
mrsoundhar 0:559a8e4aab60 1459
mrsoundhar 0:559a8e4aab60 1460
mrsoundhar 0:559a8e4aab60 1461 /** \brief Enable External Interrupt
mrsoundhar 0:559a8e4aab60 1462
mrsoundhar 0:559a8e4aab60 1463 The function enables a device-specific interrupt in the NVIC interrupt controller.
mrsoundhar 0:559a8e4aab60 1464
mrsoundhar 0:559a8e4aab60 1465 \param [in] IRQn External interrupt number. Value cannot be negative.
mrsoundhar 0:559a8e4aab60 1466 */
mrsoundhar 0:559a8e4aab60 1467 __STATIC_INLINE void NVIC_EnableIRQ(IRQn_Type IRQn)
mrsoundhar 0:559a8e4aab60 1468 {
mrsoundhar 0:559a8e4aab60 1469 /* NVIC->ISER[((uint32_t)(IRQn) >> 5)] = (1 << ((uint32_t)(IRQn) & 0x1F)); enable interrupt */
mrsoundhar 0:559a8e4aab60 1470 NVIC->ISER[(uint32_t)((int32_t)IRQn) >> 5] = (uint32_t)(1 << ((uint32_t)((int32_t)IRQn) & (uint32_t)0x1F)); /* enable interrupt */
mrsoundhar 0:559a8e4aab60 1471 }
mrsoundhar 0:559a8e4aab60 1472
mrsoundhar 0:559a8e4aab60 1473
mrsoundhar 0:559a8e4aab60 1474 /** \brief Disable External Interrupt
mrsoundhar 0:559a8e4aab60 1475
mrsoundhar 0:559a8e4aab60 1476 The function disables a device-specific interrupt in the NVIC interrupt controller.
mrsoundhar 0:559a8e4aab60 1477
mrsoundhar 0:559a8e4aab60 1478 \param [in] IRQn External interrupt number. Value cannot be negative.
mrsoundhar 0:559a8e4aab60 1479 */
mrsoundhar 0:559a8e4aab60 1480 __STATIC_INLINE void NVIC_DisableIRQ(IRQn_Type IRQn)
mrsoundhar 0:559a8e4aab60 1481 {
mrsoundhar 0:559a8e4aab60 1482 NVIC->ICER[((uint32_t)(IRQn) >> 5)] = (1 << ((uint32_t)(IRQn) & 0x1F)); /* disable interrupt */
mrsoundhar 0:559a8e4aab60 1483 }
mrsoundhar 0:559a8e4aab60 1484
mrsoundhar 0:559a8e4aab60 1485
mrsoundhar 0:559a8e4aab60 1486 /** \brief Get Pending Interrupt
mrsoundhar 0:559a8e4aab60 1487
mrsoundhar 0:559a8e4aab60 1488 The function reads the pending register in the NVIC and returns the pending bit
mrsoundhar 0:559a8e4aab60 1489 for the specified interrupt.
mrsoundhar 0:559a8e4aab60 1490
mrsoundhar 0:559a8e4aab60 1491 \param [in] IRQn Interrupt number.
mrsoundhar 0:559a8e4aab60 1492
mrsoundhar 0:559a8e4aab60 1493 \return 0 Interrupt status is not pending.
mrsoundhar 0:559a8e4aab60 1494 \return 1 Interrupt status is pending.
mrsoundhar 0:559a8e4aab60 1495 */
mrsoundhar 0:559a8e4aab60 1496 __STATIC_INLINE uint32_t NVIC_GetPendingIRQ(IRQn_Type IRQn)
mrsoundhar 0:559a8e4aab60 1497 {
mrsoundhar 0:559a8e4aab60 1498 return((uint32_t) ((NVIC->ISPR[(uint32_t)(IRQn) >> 5] & (1 << ((uint32_t)(IRQn) & 0x1F)))?1:0)); /* Return 1 if pending else 0 */
mrsoundhar 0:559a8e4aab60 1499 }
mrsoundhar 0:559a8e4aab60 1500
mrsoundhar 0:559a8e4aab60 1501
mrsoundhar 0:559a8e4aab60 1502 /** \brief Set Pending Interrupt
mrsoundhar 0:559a8e4aab60 1503
mrsoundhar 0:559a8e4aab60 1504 The function sets the pending bit of an external interrupt.
mrsoundhar 0:559a8e4aab60 1505
mrsoundhar 0:559a8e4aab60 1506 \param [in] IRQn Interrupt number. Value cannot be negative.
mrsoundhar 0:559a8e4aab60 1507 */
mrsoundhar 0:559a8e4aab60 1508 __STATIC_INLINE void NVIC_SetPendingIRQ(IRQn_Type IRQn)
mrsoundhar 0:559a8e4aab60 1509 {
mrsoundhar 0:559a8e4aab60 1510 NVIC->ISPR[((uint32_t)(IRQn) >> 5)] = (1 << ((uint32_t)(IRQn) & 0x1F)); /* set interrupt pending */
mrsoundhar 0:559a8e4aab60 1511 }
mrsoundhar 0:559a8e4aab60 1512
mrsoundhar 0:559a8e4aab60 1513
mrsoundhar 0:559a8e4aab60 1514 /** \brief Clear Pending Interrupt
mrsoundhar 0:559a8e4aab60 1515
mrsoundhar 0:559a8e4aab60 1516 The function clears the pending bit of an external interrupt.
mrsoundhar 0:559a8e4aab60 1517
mrsoundhar 0:559a8e4aab60 1518 \param [in] IRQn External interrupt number. Value cannot be negative.
mrsoundhar 0:559a8e4aab60 1519 */
mrsoundhar 0:559a8e4aab60 1520 __STATIC_INLINE void NVIC_ClearPendingIRQ(IRQn_Type IRQn)
mrsoundhar 0:559a8e4aab60 1521 {
mrsoundhar 0:559a8e4aab60 1522 NVIC->ICPR[((uint32_t)(IRQn) >> 5)] = (1 << ((uint32_t)(IRQn) & 0x1F)); /* Clear pending interrupt */
mrsoundhar 0:559a8e4aab60 1523 }
mrsoundhar 0:559a8e4aab60 1524
mrsoundhar 0:559a8e4aab60 1525
mrsoundhar 0:559a8e4aab60 1526 /** \brief Get Active Interrupt
mrsoundhar 0:559a8e4aab60 1527
mrsoundhar 0:559a8e4aab60 1528 The function reads the active register in NVIC and returns the active bit.
mrsoundhar 0:559a8e4aab60 1529
mrsoundhar 0:559a8e4aab60 1530 \param [in] IRQn Interrupt number.
mrsoundhar 0:559a8e4aab60 1531
mrsoundhar 0:559a8e4aab60 1532 \return 0 Interrupt status is not active.
mrsoundhar 0:559a8e4aab60 1533 \return 1 Interrupt status is active.
mrsoundhar 0:559a8e4aab60 1534 */
mrsoundhar 0:559a8e4aab60 1535 __STATIC_INLINE uint32_t NVIC_GetActive(IRQn_Type IRQn)
mrsoundhar 0:559a8e4aab60 1536 {
mrsoundhar 0:559a8e4aab60 1537 return((uint32_t)((NVIC->IABR[(uint32_t)(IRQn) >> 5] & (1 << ((uint32_t)(IRQn) & 0x1F)))?1:0)); /* Return 1 if active else 0 */
mrsoundhar 0:559a8e4aab60 1538 }
mrsoundhar 0:559a8e4aab60 1539
mrsoundhar 0:559a8e4aab60 1540
mrsoundhar 0:559a8e4aab60 1541 /** \brief Set Interrupt Priority
mrsoundhar 0:559a8e4aab60 1542
mrsoundhar 0:559a8e4aab60 1543 The function sets the priority of an interrupt.
mrsoundhar 0:559a8e4aab60 1544
mrsoundhar 0:559a8e4aab60 1545 \note The priority cannot be set for every core interrupt.
mrsoundhar 0:559a8e4aab60 1546
mrsoundhar 0:559a8e4aab60 1547 \param [in] IRQn Interrupt number.
mrsoundhar 0:559a8e4aab60 1548 \param [in] priority Priority to set.
mrsoundhar 0:559a8e4aab60 1549 */
mrsoundhar 0:559a8e4aab60 1550 __STATIC_INLINE void NVIC_SetPriority(IRQn_Type IRQn, uint32_t priority)
mrsoundhar 0:559a8e4aab60 1551 {
mrsoundhar 0:559a8e4aab60 1552 if(IRQn < 0) {
mrsoundhar 0:559a8e4aab60 1553 SCB->SHP[((uint32_t)(IRQn) & 0xF)-4] = ((priority << (8 - __NVIC_PRIO_BITS)) & 0xff); } /* set Priority for Cortex-M System Interrupts */
mrsoundhar 0:559a8e4aab60 1554 else {
mrsoundhar 0:559a8e4aab60 1555 NVIC->IP[(uint32_t)(IRQn)] = ((priority << (8 - __NVIC_PRIO_BITS)) & 0xff); } /* set Priority for device specific Interrupts */
mrsoundhar 0:559a8e4aab60 1556 }
mrsoundhar 0:559a8e4aab60 1557
mrsoundhar 0:559a8e4aab60 1558
mrsoundhar 0:559a8e4aab60 1559 /** \brief Get Interrupt Priority
mrsoundhar 0:559a8e4aab60 1560
mrsoundhar 0:559a8e4aab60 1561 The function reads the priority of an interrupt. The interrupt
mrsoundhar 0:559a8e4aab60 1562 number can be positive to specify an external (device specific)
mrsoundhar 0:559a8e4aab60 1563 interrupt, or negative to specify an internal (core) interrupt.
mrsoundhar 0:559a8e4aab60 1564
mrsoundhar 0:559a8e4aab60 1565
mrsoundhar 0:559a8e4aab60 1566 \param [in] IRQn Interrupt number.
mrsoundhar 0:559a8e4aab60 1567 \return Interrupt Priority. Value is aligned automatically to the implemented
mrsoundhar 0:559a8e4aab60 1568 priority bits of the microcontroller.
mrsoundhar 0:559a8e4aab60 1569 */
mrsoundhar 0:559a8e4aab60 1570 __STATIC_INLINE uint32_t NVIC_GetPriority(IRQn_Type IRQn)
mrsoundhar 0:559a8e4aab60 1571 {
mrsoundhar 0:559a8e4aab60 1572
mrsoundhar 0:559a8e4aab60 1573 if(IRQn < 0) {
mrsoundhar 0:559a8e4aab60 1574 return((uint32_t)(SCB->SHP[((uint32_t)(IRQn) & 0xF)-4] >> (8 - __NVIC_PRIO_BITS))); } /* get priority for Cortex-M system interrupts */
mrsoundhar 0:559a8e4aab60 1575 else {
mrsoundhar 0:559a8e4aab60 1576 return((uint32_t)(NVIC->IP[(uint32_t)(IRQn)] >> (8 - __NVIC_PRIO_BITS))); } /* get priority for device specific interrupts */
mrsoundhar 0:559a8e4aab60 1577 }
mrsoundhar 0:559a8e4aab60 1578
mrsoundhar 0:559a8e4aab60 1579
mrsoundhar 0:559a8e4aab60 1580 /** \brief Encode Priority
mrsoundhar 0:559a8e4aab60 1581
mrsoundhar 0:559a8e4aab60 1582 The function encodes the priority for an interrupt with the given priority group,
mrsoundhar 0:559a8e4aab60 1583 preemptive priority value, and subpriority value.
mrsoundhar 0:559a8e4aab60 1584 In case of a conflict between priority grouping and available
mrsoundhar 0:559a8e4aab60 1585 priority bits (__NVIC_PRIO_BITS), the samllest possible priority group is set.
mrsoundhar 0:559a8e4aab60 1586
mrsoundhar 0:559a8e4aab60 1587 \param [in] PriorityGroup Used priority group.
mrsoundhar 0:559a8e4aab60 1588 \param [in] PreemptPriority Preemptive priority value (starting from 0).
mrsoundhar 0:559a8e4aab60 1589 \param [in] SubPriority Subpriority value (starting from 0).
mrsoundhar 0:559a8e4aab60 1590 \return Encoded priority. Value can be used in the function \ref NVIC_SetPriority().
mrsoundhar 0:559a8e4aab60 1591 */
mrsoundhar 0:559a8e4aab60 1592 __STATIC_INLINE uint32_t NVIC_EncodePriority (uint32_t PriorityGroup, uint32_t PreemptPriority, uint32_t SubPriority)
mrsoundhar 0:559a8e4aab60 1593 {
mrsoundhar 0:559a8e4aab60 1594 uint32_t PriorityGroupTmp = (PriorityGroup & 0x07); /* only values 0..7 are used */
mrsoundhar 0:559a8e4aab60 1595 uint32_t PreemptPriorityBits;
mrsoundhar 0:559a8e4aab60 1596 uint32_t SubPriorityBits;
mrsoundhar 0:559a8e4aab60 1597
mrsoundhar 0:559a8e4aab60 1598 PreemptPriorityBits = ((7 - PriorityGroupTmp) > __NVIC_PRIO_BITS) ? __NVIC_PRIO_BITS : 7 - PriorityGroupTmp;
mrsoundhar 0:559a8e4aab60 1599 SubPriorityBits = ((PriorityGroupTmp + __NVIC_PRIO_BITS) < 7) ? 0 : PriorityGroupTmp - 7 + __NVIC_PRIO_BITS;
mrsoundhar 0:559a8e4aab60 1600
mrsoundhar 0:559a8e4aab60 1601 return (
mrsoundhar 0:559a8e4aab60 1602 ((PreemptPriority & ((1 << (PreemptPriorityBits)) - 1)) << SubPriorityBits) |
mrsoundhar 0:559a8e4aab60 1603 ((SubPriority & ((1 << (SubPriorityBits )) - 1)))
mrsoundhar 0:559a8e4aab60 1604 );
mrsoundhar 0:559a8e4aab60 1605 }
mrsoundhar 0:559a8e4aab60 1606
mrsoundhar 0:559a8e4aab60 1607
mrsoundhar 0:559a8e4aab60 1608 /** \brief Decode Priority
mrsoundhar 0:559a8e4aab60 1609
mrsoundhar 0:559a8e4aab60 1610 The function decodes an interrupt priority value with a given priority group to
mrsoundhar 0:559a8e4aab60 1611 preemptive priority value and subpriority value.
mrsoundhar 0:559a8e4aab60 1612 In case of a conflict between priority grouping and available
mrsoundhar 0:559a8e4aab60 1613 priority bits (__NVIC_PRIO_BITS) the samllest possible priority group is set.
mrsoundhar 0:559a8e4aab60 1614
mrsoundhar 0:559a8e4aab60 1615 \param [in] Priority Priority value, which can be retrieved with the function \ref NVIC_GetPriority().
mrsoundhar 0:559a8e4aab60 1616 \param [in] PriorityGroup Used priority group.
mrsoundhar 0:559a8e4aab60 1617 \param [out] pPreemptPriority Preemptive priority value (starting from 0).
mrsoundhar 0:559a8e4aab60 1618 \param [out] pSubPriority Subpriority value (starting from 0).
mrsoundhar 0:559a8e4aab60 1619 */
mrsoundhar 0:559a8e4aab60 1620 __STATIC_INLINE void NVIC_DecodePriority (uint32_t Priority, uint32_t PriorityGroup, uint32_t* pPreemptPriority, uint32_t* pSubPriority)
mrsoundhar 0:559a8e4aab60 1621 {
mrsoundhar 0:559a8e4aab60 1622 uint32_t PriorityGroupTmp = (PriorityGroup & 0x07); /* only values 0..7 are used */
mrsoundhar 0:559a8e4aab60 1623 uint32_t PreemptPriorityBits;
mrsoundhar 0:559a8e4aab60 1624 uint32_t SubPriorityBits;
mrsoundhar 0:559a8e4aab60 1625
mrsoundhar 0:559a8e4aab60 1626 PreemptPriorityBits = ((7 - PriorityGroupTmp) > __NVIC_PRIO_BITS) ? __NVIC_PRIO_BITS : 7 - PriorityGroupTmp;
mrsoundhar 0:559a8e4aab60 1627 SubPriorityBits = ((PriorityGroupTmp + __NVIC_PRIO_BITS) < 7) ? 0 : PriorityGroupTmp - 7 + __NVIC_PRIO_BITS;
mrsoundhar 0:559a8e4aab60 1628
mrsoundhar 0:559a8e4aab60 1629 *pPreemptPriority = (Priority >> SubPriorityBits) & ((1 << (PreemptPriorityBits)) - 1);
mrsoundhar 0:559a8e4aab60 1630 *pSubPriority = (Priority ) & ((1 << (SubPriorityBits )) - 1);
mrsoundhar 0:559a8e4aab60 1631 }
mrsoundhar 0:559a8e4aab60 1632
mrsoundhar 0:559a8e4aab60 1633
mrsoundhar 0:559a8e4aab60 1634 /** \brief System Reset
mrsoundhar 0:559a8e4aab60 1635
mrsoundhar 0:559a8e4aab60 1636 The function initiates a system reset request to reset the MCU.
mrsoundhar 0:559a8e4aab60 1637 */
mrsoundhar 0:559a8e4aab60 1638 __STATIC_INLINE void NVIC_SystemReset(void)
mrsoundhar 0:559a8e4aab60 1639 {
mrsoundhar 0:559a8e4aab60 1640 __DSB(); /* Ensure all outstanding memory accesses included
mrsoundhar 0:559a8e4aab60 1641 buffered write are completed before reset */
mrsoundhar 0:559a8e4aab60 1642 SCB->AIRCR = ((0x5FA << SCB_AIRCR_VECTKEY_Pos) |
mrsoundhar 0:559a8e4aab60 1643 (SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) |
mrsoundhar 0:559a8e4aab60 1644 SCB_AIRCR_SYSRESETREQ_Msk); /* Keep priority group unchanged */
mrsoundhar 0:559a8e4aab60 1645 __DSB(); /* Ensure completion of memory access */
mrsoundhar 0:559a8e4aab60 1646 while(1); /* wait until reset */
mrsoundhar 0:559a8e4aab60 1647 }
mrsoundhar 0:559a8e4aab60 1648
mrsoundhar 0:559a8e4aab60 1649 /*@} end of CMSIS_Core_NVICFunctions */
mrsoundhar 0:559a8e4aab60 1650
mrsoundhar 0:559a8e4aab60 1651
mrsoundhar 0:559a8e4aab60 1652
mrsoundhar 0:559a8e4aab60 1653 /* ################################## SysTick function ############################################ */
mrsoundhar 0:559a8e4aab60 1654 /** \ingroup CMSIS_Core_FunctionInterface
mrsoundhar 0:559a8e4aab60 1655 \defgroup CMSIS_Core_SysTickFunctions SysTick Functions
mrsoundhar 0:559a8e4aab60 1656 \brief Functions that configure the System.
mrsoundhar 0:559a8e4aab60 1657 @{
mrsoundhar 0:559a8e4aab60 1658 */
mrsoundhar 0:559a8e4aab60 1659
mrsoundhar 0:559a8e4aab60 1660 #if (__Vendor_SysTickConfig == 0)
mrsoundhar 0:559a8e4aab60 1661
mrsoundhar 0:559a8e4aab60 1662 /** \brief System Tick Configuration
mrsoundhar 0:559a8e4aab60 1663
mrsoundhar 0:559a8e4aab60 1664 The function initializes the System Timer and its interrupt, and starts the System Tick Timer.
mrsoundhar 0:559a8e4aab60 1665 Counter is in free running mode to generate periodic interrupts.
mrsoundhar 0:559a8e4aab60 1666
mrsoundhar 0:559a8e4aab60 1667 \param [in] ticks Number of ticks between two interrupts.
mrsoundhar 0:559a8e4aab60 1668
mrsoundhar 0:559a8e4aab60 1669 \return 0 Function succeeded.
mrsoundhar 0:559a8e4aab60 1670 \return 1 Function failed.
mrsoundhar 0:559a8e4aab60 1671
mrsoundhar 0:559a8e4aab60 1672 \note When the variable <b>__Vendor_SysTickConfig</b> is set to 1, then the
mrsoundhar 0:559a8e4aab60 1673 function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b>
mrsoundhar 0:559a8e4aab60 1674 must contain a vendor-specific implementation of this function.
mrsoundhar 0:559a8e4aab60 1675
mrsoundhar 0:559a8e4aab60 1676 */
mrsoundhar 0:559a8e4aab60 1677 __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
mrsoundhar 0:559a8e4aab60 1678 {
mrsoundhar 0:559a8e4aab60 1679 if ((ticks - 1) > SysTick_LOAD_RELOAD_Msk) return (1); /* Reload value impossible */
mrsoundhar 0:559a8e4aab60 1680
mrsoundhar 0:559a8e4aab60 1681 SysTick->LOAD = ticks - 1; /* set reload register */
mrsoundhar 0:559a8e4aab60 1682 NVIC_SetPriority (SysTick_IRQn, (1<<__NVIC_PRIO_BITS) - 1); /* set Priority for Systick Interrupt */
mrsoundhar 0:559a8e4aab60 1683 SysTick->VAL = 0; /* Load the SysTick Counter Value */
mrsoundhar 0:559a8e4aab60 1684 SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
mrsoundhar 0:559a8e4aab60 1685 SysTick_CTRL_TICKINT_Msk |
mrsoundhar 0:559a8e4aab60 1686 SysTick_CTRL_ENABLE_Msk; /* Enable SysTick IRQ and SysTick Timer */
mrsoundhar 0:559a8e4aab60 1687 return (0); /* Function successful */
mrsoundhar 0:559a8e4aab60 1688 }
mrsoundhar 0:559a8e4aab60 1689
mrsoundhar 0:559a8e4aab60 1690 #endif
mrsoundhar 0:559a8e4aab60 1691
mrsoundhar 0:559a8e4aab60 1692 /*@} end of CMSIS_Core_SysTickFunctions */
mrsoundhar 0:559a8e4aab60 1693
mrsoundhar 0:559a8e4aab60 1694
mrsoundhar 0:559a8e4aab60 1695
mrsoundhar 0:559a8e4aab60 1696 /* ##################################### Debug In/Output function ########################################### */
mrsoundhar 0:559a8e4aab60 1697 /** \ingroup CMSIS_Core_FunctionInterface
mrsoundhar 0:559a8e4aab60 1698 \defgroup CMSIS_core_DebugFunctions ITM Functions
mrsoundhar 0:559a8e4aab60 1699 \brief Functions that access the ITM debug interface.
mrsoundhar 0:559a8e4aab60 1700 @{
mrsoundhar 0:559a8e4aab60 1701 */
mrsoundhar 0:559a8e4aab60 1702
mrsoundhar 0:559a8e4aab60 1703 extern volatile int32_t ITM_RxBuffer; /*!< External variable to receive characters. */
mrsoundhar 0:559a8e4aab60 1704 #define ITM_RXBUFFER_EMPTY 0x5AA55AA5 /*!< Value identifying \ref ITM_RxBuffer is ready for next character. */
mrsoundhar 0:559a8e4aab60 1705
mrsoundhar 0:559a8e4aab60 1706
mrsoundhar 0:559a8e4aab60 1707 /** \brief ITM Send Character
mrsoundhar 0:559a8e4aab60 1708
mrsoundhar 0:559a8e4aab60 1709 The function transmits a character via the ITM channel 0, and
mrsoundhar 0:559a8e4aab60 1710 \li Just returns when no debugger is connected that has booked the output.
mrsoundhar 0:559a8e4aab60 1711 \li Is blocking when a debugger is connected, but the previous character sent has not been transmitted.
mrsoundhar 0:559a8e4aab60 1712
mrsoundhar 0:559a8e4aab60 1713 \param [in] ch Character to transmit.
mrsoundhar 0:559a8e4aab60 1714
mrsoundhar 0:559a8e4aab60 1715 \returns Character to transmit.
mrsoundhar 0:559a8e4aab60 1716 */
mrsoundhar 0:559a8e4aab60 1717 __STATIC_INLINE uint32_t ITM_SendChar (uint32_t ch)
mrsoundhar 0:559a8e4aab60 1718 {
mrsoundhar 0:559a8e4aab60 1719 if ((ITM->TCR & ITM_TCR_ITMENA_Msk) && /* ITM enabled */
mrsoundhar 0:559a8e4aab60 1720 (ITM->TER & (1UL << 0) ) ) /* ITM Port #0 enabled */
mrsoundhar 0:559a8e4aab60 1721 {
mrsoundhar 0:559a8e4aab60 1722 while (ITM->PORT[0].u32 == 0);
mrsoundhar 0:559a8e4aab60 1723 ITM->PORT[0].u8 = (uint8_t) ch;
mrsoundhar 0:559a8e4aab60 1724 }
mrsoundhar 0:559a8e4aab60 1725 return (ch);
mrsoundhar 0:559a8e4aab60 1726 }
mrsoundhar 0:559a8e4aab60 1727
mrsoundhar 0:559a8e4aab60 1728
mrsoundhar 0:559a8e4aab60 1729 /** \brief ITM Receive Character
mrsoundhar 0:559a8e4aab60 1730
mrsoundhar 0:559a8e4aab60 1731 The function inputs a character via the external variable \ref ITM_RxBuffer.
mrsoundhar 0:559a8e4aab60 1732
mrsoundhar 0:559a8e4aab60 1733 \return Received character.
mrsoundhar 0:559a8e4aab60 1734 \return -1 No character pending.
mrsoundhar 0:559a8e4aab60 1735 */
mrsoundhar 0:559a8e4aab60 1736 __STATIC_INLINE int32_t ITM_ReceiveChar (void) {
mrsoundhar 0:559a8e4aab60 1737 int32_t ch = -1; /* no character available */
mrsoundhar 0:559a8e4aab60 1738
mrsoundhar 0:559a8e4aab60 1739 if (ITM_RxBuffer != ITM_RXBUFFER_EMPTY) {
mrsoundhar 0:559a8e4aab60 1740 ch = ITM_RxBuffer;
mrsoundhar 0:559a8e4aab60 1741 ITM_RxBuffer = ITM_RXBUFFER_EMPTY; /* ready for next character */
mrsoundhar 0:559a8e4aab60 1742 }
mrsoundhar 0:559a8e4aab60 1743
mrsoundhar 0:559a8e4aab60 1744 return (ch);
mrsoundhar 0:559a8e4aab60 1745 }
mrsoundhar 0:559a8e4aab60 1746
mrsoundhar 0:559a8e4aab60 1747
mrsoundhar 0:559a8e4aab60 1748 /** \brief ITM Check Character
mrsoundhar 0:559a8e4aab60 1749
mrsoundhar 0:559a8e4aab60 1750 The function checks whether a character is pending for reading in the variable \ref ITM_RxBuffer.
mrsoundhar 0:559a8e4aab60 1751
mrsoundhar 0:559a8e4aab60 1752 \return 0 No character available.
mrsoundhar 0:559a8e4aab60 1753 \return 1 Character available.
mrsoundhar 0:559a8e4aab60 1754 */
mrsoundhar 0:559a8e4aab60 1755 __STATIC_INLINE int32_t ITM_CheckChar (void) {
mrsoundhar 0:559a8e4aab60 1756
mrsoundhar 0:559a8e4aab60 1757 if (ITM_RxBuffer == ITM_RXBUFFER_EMPTY) {
mrsoundhar 0:559a8e4aab60 1758 return (0); /* no character available */
mrsoundhar 0:559a8e4aab60 1759 } else {
mrsoundhar 0:559a8e4aab60 1760 return (1); /* character available */
mrsoundhar 0:559a8e4aab60 1761 }
mrsoundhar 0:559a8e4aab60 1762 }
mrsoundhar 0:559a8e4aab60 1763
mrsoundhar 0:559a8e4aab60 1764 /*@} end of CMSIS_core_DebugFunctions */
mrsoundhar 0:559a8e4aab60 1765
mrsoundhar 0:559a8e4aab60 1766 #endif /* __CORE_CM4_H_DEPENDANT */
mrsoundhar 0:559a8e4aab60 1767
mrsoundhar 0:559a8e4aab60 1768 #endif /* __CMSIS_GENERIC */
mrsoundhar 0:559a8e4aab60 1769
mrsoundhar 0:559a8e4aab60 1770 #ifdef __cplusplus
mrsoundhar 0:559a8e4aab60 1771 }
mrsoundhar 0:559a8e4aab60 1772 #endif