mbed-os 6.10 versione

Committer:
emilmont
Date:
Thu May 30 17:10:11 2013 +0100
Revision:
2:da51fb522205
Parent:
1:fdd22bb7aa52
Child:
3:7a284390b0ce
Keep "cmsis-dsp" module in synch with its source

Who changed what in which revision?

UserRevisionLine numberNew contents of line
emilmont 1:fdd22bb7aa52 1 /* ----------------------------------------------------------------------
emilmont 1:fdd22bb7aa52 2 * Copyright (C) 2010 ARM Limited. All rights reserved.
emilmont 1:fdd22bb7aa52 3 *
emilmont 1:fdd22bb7aa52 4 * $Date: 15. February 2012
emilmont 2:da51fb522205 5 * $Revision: V1.1.0
emilmont 1:fdd22bb7aa52 6 *
emilmont 2:da51fb522205 7 * Project: CMSIS DSP Library
emilmont 2:da51fb522205 8 * Title: arm_add_q7.c
emilmont 1:fdd22bb7aa52 9 *
emilmont 2:da51fb522205 10 * Description: Q7 vector addition.
emilmont 1:fdd22bb7aa52 11 *
emilmont 1:fdd22bb7aa52 12 * Target Processor: Cortex-M4/Cortex-M3/Cortex-M0
emilmont 1:fdd22bb7aa52 13 *
emilmont 1:fdd22bb7aa52 14 * Version 1.1.0 2012/02/15
emilmont 1:fdd22bb7aa52 15 * Updated with more optimizations, bug fixes and minor API changes.
emilmont 1:fdd22bb7aa52 16 *
emilmont 1:fdd22bb7aa52 17 * Version 1.0.10 2011/7/15
emilmont 1:fdd22bb7aa52 18 * Big Endian support added and Merged M0 and M3/M4 Source code.
emilmont 1:fdd22bb7aa52 19 *
emilmont 1:fdd22bb7aa52 20 * Version 1.0.3 2010/11/29
emilmont 1:fdd22bb7aa52 21 * Re-organized the CMSIS folders and updated documentation.
emilmont 1:fdd22bb7aa52 22 *
emilmont 1:fdd22bb7aa52 23 * Version 1.0.2 2010/11/11
emilmont 1:fdd22bb7aa52 24 * Documentation updated.
emilmont 1:fdd22bb7aa52 25 *
emilmont 1:fdd22bb7aa52 26 * Version 1.0.1 2010/10/05
emilmont 1:fdd22bb7aa52 27 * Production release and review comments incorporated.
emilmont 1:fdd22bb7aa52 28 *
emilmont 1:fdd22bb7aa52 29 * Version 1.0.0 2010/09/20
emilmont 1:fdd22bb7aa52 30 * Production release and review comments incorporated.
emilmont 1:fdd22bb7aa52 31 *
emilmont 1:fdd22bb7aa52 32 * Version 0.0.7 2010/06/10
emilmont 1:fdd22bb7aa52 33 * Misra-C changes done
emilmont 1:fdd22bb7aa52 34 * -------------------------------------------------------------------- */
emilmont 1:fdd22bb7aa52 35
emilmont 1:fdd22bb7aa52 36 #include "arm_math.h"
emilmont 1:fdd22bb7aa52 37
emilmont 1:fdd22bb7aa52 38 /**
emilmont 1:fdd22bb7aa52 39 * @ingroup groupMath
emilmont 1:fdd22bb7aa52 40 */
emilmont 1:fdd22bb7aa52 41
emilmont 1:fdd22bb7aa52 42 /**
emilmont 1:fdd22bb7aa52 43 * @addtogroup BasicAdd
emilmont 1:fdd22bb7aa52 44 * @{
emilmont 1:fdd22bb7aa52 45 */
emilmont 1:fdd22bb7aa52 46
emilmont 1:fdd22bb7aa52 47 /**
emilmont 1:fdd22bb7aa52 48 * @brief Q7 vector addition.
emilmont 1:fdd22bb7aa52 49 * @param[in] *pSrcA points to the first input vector
emilmont 1:fdd22bb7aa52 50 * @param[in] *pSrcB points to the second input vector
emilmont 1:fdd22bb7aa52 51 * @param[out] *pDst points to the output vector
emilmont 1:fdd22bb7aa52 52 * @param[in] blockSize number of samples in each vector
emilmont 1:fdd22bb7aa52 53 * @return none.
emilmont 1:fdd22bb7aa52 54 *
emilmont 1:fdd22bb7aa52 55 * <b>Scaling and Overflow Behavior:</b>
emilmont 1:fdd22bb7aa52 56 * \par
emilmont 1:fdd22bb7aa52 57 * The function uses saturating arithmetic.
emilmont 1:fdd22bb7aa52 58 * Results outside of the allowable Q7 range [0x80 0x7F] will be saturated.
emilmont 1:fdd22bb7aa52 59 */
emilmont 1:fdd22bb7aa52 60
emilmont 1:fdd22bb7aa52 61 void arm_add_q7(
emilmont 1:fdd22bb7aa52 62 q7_t * pSrcA,
emilmont 1:fdd22bb7aa52 63 q7_t * pSrcB,
emilmont 1:fdd22bb7aa52 64 q7_t * pDst,
emilmont 1:fdd22bb7aa52 65 uint32_t blockSize)
emilmont 1:fdd22bb7aa52 66 {
emilmont 1:fdd22bb7aa52 67 uint32_t blkCnt; /* loop counter */
emilmont 1:fdd22bb7aa52 68
emilmont 1:fdd22bb7aa52 69 #ifndef ARM_MATH_CM0
emilmont 1:fdd22bb7aa52 70
emilmont 1:fdd22bb7aa52 71 /* Run the below code for Cortex-M4 and Cortex-M3 */
emilmont 1:fdd22bb7aa52 72
emilmont 1:fdd22bb7aa52 73
emilmont 1:fdd22bb7aa52 74 /*loop Unrolling */
emilmont 1:fdd22bb7aa52 75 blkCnt = blockSize >> 2u;
emilmont 1:fdd22bb7aa52 76
emilmont 1:fdd22bb7aa52 77 /* First part of the processing with loop unrolling. Compute 4 outputs at a time.
emilmont 1:fdd22bb7aa52 78 ** a second loop below computes the remaining 1 to 3 samples. */
emilmont 1:fdd22bb7aa52 79 while(blkCnt > 0u)
emilmont 1:fdd22bb7aa52 80 {
emilmont 1:fdd22bb7aa52 81 /* C = A + B */
emilmont 1:fdd22bb7aa52 82 /* Add and then store the results in the destination buffer. */
emilmont 1:fdd22bb7aa52 83 *__SIMD32(pDst)++ = __QADD8(*__SIMD32(pSrcA)++, *__SIMD32(pSrcB)++);
emilmont 1:fdd22bb7aa52 84
emilmont 1:fdd22bb7aa52 85 /* Decrement the loop counter */
emilmont 1:fdd22bb7aa52 86 blkCnt--;
emilmont 1:fdd22bb7aa52 87 }
emilmont 1:fdd22bb7aa52 88
emilmont 1:fdd22bb7aa52 89 /* If the blockSize is not a multiple of 4, compute any remaining output samples here.
emilmont 1:fdd22bb7aa52 90 ** No loop unrolling is used. */
emilmont 1:fdd22bb7aa52 91 blkCnt = blockSize % 0x4u;
emilmont 1:fdd22bb7aa52 92
emilmont 1:fdd22bb7aa52 93 while(blkCnt > 0u)
emilmont 1:fdd22bb7aa52 94 {
emilmont 1:fdd22bb7aa52 95 /* C = A + B */
emilmont 1:fdd22bb7aa52 96 /* Add and then store the results in the destination buffer. */
emilmont 1:fdd22bb7aa52 97 *pDst++ = (q7_t) __SSAT(*pSrcA++ + *pSrcB++, 8);
emilmont 1:fdd22bb7aa52 98
emilmont 1:fdd22bb7aa52 99 /* Decrement the loop counter */
emilmont 1:fdd22bb7aa52 100 blkCnt--;
emilmont 1:fdd22bb7aa52 101 }
emilmont 1:fdd22bb7aa52 102
emilmont 1:fdd22bb7aa52 103 #else
emilmont 1:fdd22bb7aa52 104
emilmont 1:fdd22bb7aa52 105 /* Run the below code for Cortex-M0 */
emilmont 1:fdd22bb7aa52 106
emilmont 1:fdd22bb7aa52 107
emilmont 1:fdd22bb7aa52 108
emilmont 1:fdd22bb7aa52 109 /* Initialize blkCnt with number of samples */
emilmont 1:fdd22bb7aa52 110 blkCnt = blockSize;
emilmont 1:fdd22bb7aa52 111
emilmont 1:fdd22bb7aa52 112 while(blkCnt > 0u)
emilmont 1:fdd22bb7aa52 113 {
emilmont 1:fdd22bb7aa52 114 /* C = A + B */
emilmont 1:fdd22bb7aa52 115 /* Add and then store the results in the destination buffer. */
emilmont 1:fdd22bb7aa52 116 *pDst++ = (q7_t) __SSAT((q15_t) * pSrcA++ + *pSrcB++, 8);
emilmont 1:fdd22bb7aa52 117
emilmont 1:fdd22bb7aa52 118 /* Decrement the loop counter */
emilmont 1:fdd22bb7aa52 119 blkCnt--;
emilmont 1:fdd22bb7aa52 120 }
emilmont 1:fdd22bb7aa52 121
emilmont 1:fdd22bb7aa52 122 #endif /* #ifndef ARM_MATH_CM0 */
emilmont 1:fdd22bb7aa52 123
emilmont 1:fdd22bb7aa52 124
emilmont 1:fdd22bb7aa52 125 }
emilmont 1:fdd22bb7aa52 126
emilmont 1:fdd22bb7aa52 127 /**
emilmont 1:fdd22bb7aa52 128 * @} end of BasicAdd group
emilmont 1:fdd22bb7aa52 129 */