The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.
Dependents: hello SerialTestv11 SerialTestv12 Sierpinski ... more
mbed 2
This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.
TARGET_NUCLEO_L073RZ/TOOLCHAIN_IAR/stm32l073xx.h@171:3a7713b1edbc, 2018-11-08 (annotated)
- Committer:
- AnnaBridge
- Date:
- Thu Nov 08 11:45:42 2018 +0000
- Revision:
- 171:3a7713b1edbc
mbed library. Release version 164
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
AnnaBridge | 171:3a7713b1edbc | 1 | /** |
AnnaBridge | 171:3a7713b1edbc | 2 | ****************************************************************************** |
AnnaBridge | 171:3a7713b1edbc | 3 | * @file stm32l073xx.h |
AnnaBridge | 171:3a7713b1edbc | 4 | * @author MCD Application Team |
AnnaBridge | 171:3a7713b1edbc | 5 | * @brief CMSIS Cortex-M0+ Device Peripheral Access Layer Header File. |
AnnaBridge | 171:3a7713b1edbc | 6 | * This file contains all the peripheral register's definitions, bits |
AnnaBridge | 171:3a7713b1edbc | 7 | * definitions and memory mapping for stm32l073xx devices. |
AnnaBridge | 171:3a7713b1edbc | 8 | * |
AnnaBridge | 171:3a7713b1edbc | 9 | * This file contains: |
AnnaBridge | 171:3a7713b1edbc | 10 | * - Data structures and the address mapping for all peripherals |
AnnaBridge | 171:3a7713b1edbc | 11 | * - Peripheral's registers declarations and bits definition |
AnnaBridge | 171:3a7713b1edbc | 12 | * - Macros to access peripheral's registers hardware |
AnnaBridge | 171:3a7713b1edbc | 13 | * |
AnnaBridge | 171:3a7713b1edbc | 14 | ****************************************************************************** |
AnnaBridge | 171:3a7713b1edbc | 15 | * @attention |
AnnaBridge | 171:3a7713b1edbc | 16 | * |
AnnaBridge | 171:3a7713b1edbc | 17 | * <h2><center>© COPYRIGHT(c) 2016 STMicroelectronics</center></h2> |
AnnaBridge | 171:3a7713b1edbc | 18 | * |
AnnaBridge | 171:3a7713b1edbc | 19 | * Redistribution and use in source and binary forms, with or without modification, |
AnnaBridge | 171:3a7713b1edbc | 20 | * are permitted provided that the following conditions are met: |
AnnaBridge | 171:3a7713b1edbc | 21 | * 1. Redistributions of source code must retain the above copyright notice, |
AnnaBridge | 171:3a7713b1edbc | 22 | * this list of conditions and the following disclaimer. |
AnnaBridge | 171:3a7713b1edbc | 23 | * 2. Redistributions in binary form must reproduce the above copyright notice, |
AnnaBridge | 171:3a7713b1edbc | 24 | * this list of conditions and the following disclaimer in the documentation |
AnnaBridge | 171:3a7713b1edbc | 25 | * and/or other materials provided with the distribution. |
AnnaBridge | 171:3a7713b1edbc | 26 | * 3. Neither the name of STMicroelectronics nor the names of its contributors |
AnnaBridge | 171:3a7713b1edbc | 27 | * may be used to endorse or promote products derived from this software |
AnnaBridge | 171:3a7713b1edbc | 28 | * without specific prior written permission. |
AnnaBridge | 171:3a7713b1edbc | 29 | * |
AnnaBridge | 171:3a7713b1edbc | 30 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
AnnaBridge | 171:3a7713b1edbc | 31 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
AnnaBridge | 171:3a7713b1edbc | 32 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE |
AnnaBridge | 171:3a7713b1edbc | 33 | * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE |
AnnaBridge | 171:3a7713b1edbc | 34 | * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL |
AnnaBridge | 171:3a7713b1edbc | 35 | * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR |
AnnaBridge | 171:3a7713b1edbc | 36 | * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER |
AnnaBridge | 171:3a7713b1edbc | 37 | * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, |
AnnaBridge | 171:3a7713b1edbc | 38 | * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
AnnaBridge | 171:3a7713b1edbc | 39 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
AnnaBridge | 171:3a7713b1edbc | 40 | * |
AnnaBridge | 171:3a7713b1edbc | 41 | ****************************************************************************** |
AnnaBridge | 171:3a7713b1edbc | 42 | */ |
AnnaBridge | 171:3a7713b1edbc | 43 | |
AnnaBridge | 171:3a7713b1edbc | 44 | /** @addtogroup CMSIS |
AnnaBridge | 171:3a7713b1edbc | 45 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 46 | */ |
AnnaBridge | 171:3a7713b1edbc | 47 | |
AnnaBridge | 171:3a7713b1edbc | 48 | /** @addtogroup stm32l073xx |
AnnaBridge | 171:3a7713b1edbc | 49 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 50 | */ |
AnnaBridge | 171:3a7713b1edbc | 51 | |
AnnaBridge | 171:3a7713b1edbc | 52 | #ifndef __STM32L073xx_H |
AnnaBridge | 171:3a7713b1edbc | 53 | #define __STM32L073xx_H |
AnnaBridge | 171:3a7713b1edbc | 54 | |
AnnaBridge | 171:3a7713b1edbc | 55 | #ifdef __cplusplus |
AnnaBridge | 171:3a7713b1edbc | 56 | extern "C" { |
AnnaBridge | 171:3a7713b1edbc | 57 | #endif |
AnnaBridge | 171:3a7713b1edbc | 58 | |
AnnaBridge | 171:3a7713b1edbc | 59 | |
AnnaBridge | 171:3a7713b1edbc | 60 | /** @addtogroup Configuration_section_for_CMSIS |
AnnaBridge | 171:3a7713b1edbc | 61 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 62 | */ |
AnnaBridge | 171:3a7713b1edbc | 63 | /** |
AnnaBridge | 171:3a7713b1edbc | 64 | * @brief Configuration of the Cortex-M0+ Processor and Core Peripherals |
AnnaBridge | 171:3a7713b1edbc | 65 | */ |
AnnaBridge | 171:3a7713b1edbc | 66 | #define __CM0PLUS_REV 0 /*!< Core Revision r0p0 */ |
AnnaBridge | 171:3a7713b1edbc | 67 | #define __MPU_PRESENT 1 /*!< STM32L0xx provides an MPU */ |
AnnaBridge | 171:3a7713b1edbc | 68 | #define __VTOR_PRESENT 1 /*!< Vector Table Register supported */ |
AnnaBridge | 171:3a7713b1edbc | 69 | #define __NVIC_PRIO_BITS 2 /*!< STM32L0xx uses 2 Bits for the Priority Levels */ |
AnnaBridge | 171:3a7713b1edbc | 70 | #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */ |
AnnaBridge | 171:3a7713b1edbc | 71 | |
AnnaBridge | 171:3a7713b1edbc | 72 | /** |
AnnaBridge | 171:3a7713b1edbc | 73 | * @} |
AnnaBridge | 171:3a7713b1edbc | 74 | */ |
AnnaBridge | 171:3a7713b1edbc | 75 | |
AnnaBridge | 171:3a7713b1edbc | 76 | /** @addtogroup Peripheral_interrupt_number_definition |
AnnaBridge | 171:3a7713b1edbc | 77 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 78 | */ |
AnnaBridge | 171:3a7713b1edbc | 79 | |
AnnaBridge | 171:3a7713b1edbc | 80 | /** |
AnnaBridge | 171:3a7713b1edbc | 81 | * @brief stm32l073xx Interrupt Number Definition, according to the selected device |
AnnaBridge | 171:3a7713b1edbc | 82 | * in @ref Library_configuration_section |
AnnaBridge | 171:3a7713b1edbc | 83 | */ |
AnnaBridge | 171:3a7713b1edbc | 84 | |
AnnaBridge | 171:3a7713b1edbc | 85 | /*!< Interrupt Number Definition */ |
AnnaBridge | 171:3a7713b1edbc | 86 | typedef enum |
AnnaBridge | 171:3a7713b1edbc | 87 | { |
AnnaBridge | 171:3a7713b1edbc | 88 | /****** Cortex-M0 Processor Exceptions Numbers ******************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 89 | NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */ |
AnnaBridge | 171:3a7713b1edbc | 90 | HardFault_IRQn = -13, /*!< 3 Cortex-M0+ Hard Fault Interrupt */ |
AnnaBridge | 171:3a7713b1edbc | 91 | SVC_IRQn = -5, /*!< 11 Cortex-M0+ SV Call Interrupt */ |
AnnaBridge | 171:3a7713b1edbc | 92 | PendSV_IRQn = -2, /*!< 14 Cortex-M0+ Pend SV Interrupt */ |
AnnaBridge | 171:3a7713b1edbc | 93 | SysTick_IRQn = -1, /*!< 15 Cortex-M0+ System Tick Interrupt */ |
AnnaBridge | 171:3a7713b1edbc | 94 | |
AnnaBridge | 171:3a7713b1edbc | 95 | /****** STM32L-0 specific Interrupt Numbers *********************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 96 | WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */ |
AnnaBridge | 171:3a7713b1edbc | 97 | PVD_IRQn = 1, /*!< PVD through EXTI Line detect Interrupt */ |
AnnaBridge | 171:3a7713b1edbc | 98 | RTC_IRQn = 2, /*!< RTC through EXTI Line Interrupt */ |
AnnaBridge | 171:3a7713b1edbc | 99 | FLASH_IRQn = 3, /*!< FLASH Interrupt */ |
AnnaBridge | 171:3a7713b1edbc | 100 | RCC_CRS_IRQn = 4, /*!< RCC and CRS Interrupts */ |
AnnaBridge | 171:3a7713b1edbc | 101 | EXTI0_1_IRQn = 5, /*!< EXTI Line 0 and 1 Interrupts */ |
AnnaBridge | 171:3a7713b1edbc | 102 | EXTI2_3_IRQn = 6, /*!< EXTI Line 2 and 3 Interrupts */ |
AnnaBridge | 171:3a7713b1edbc | 103 | EXTI4_15_IRQn = 7, /*!< EXTI Line 4 to 15 Interrupts */ |
AnnaBridge | 171:3a7713b1edbc | 104 | TSC_IRQn = 8, /*!< TSC Interrupt */ |
AnnaBridge | 171:3a7713b1edbc | 105 | DMA1_Channel1_IRQn = 9, /*!< DMA1 Channel 1 Interrupt */ |
AnnaBridge | 171:3a7713b1edbc | 106 | DMA1_Channel2_3_IRQn = 10, /*!< DMA1 Channel 2 and Channel 3 Interrupts */ |
AnnaBridge | 171:3a7713b1edbc | 107 | DMA1_Channel4_5_6_7_IRQn = 11, /*!< DMA1 Channel 4, Channel 5, Channel 6 and Channel 7 Interrupts */ |
AnnaBridge | 171:3a7713b1edbc | 108 | ADC1_COMP_IRQn = 12, /*!< ADC1, COMP1 and COMP2 Interrupts */ |
AnnaBridge | 171:3a7713b1edbc | 109 | LPTIM1_IRQn = 13, /*!< LPTIM1 Interrupt */ |
AnnaBridge | 171:3a7713b1edbc | 110 | USART4_5_IRQn = 14, /*!< USART4 and USART5 Interrupt */ |
AnnaBridge | 171:3a7713b1edbc | 111 | TIM2_IRQn = 15, /*!< TIM2 Interrupt */ |
AnnaBridge | 171:3a7713b1edbc | 112 | TIM3_IRQn = 16, /*!< TIM3 Interrupt */ |
AnnaBridge | 171:3a7713b1edbc | 113 | TIM6_DAC_IRQn = 17, /*!< TIM6 and DAC Interrupts */ |
AnnaBridge | 171:3a7713b1edbc | 114 | TIM7_IRQn = 18, /*!< TIM7 Interrupt */ |
AnnaBridge | 171:3a7713b1edbc | 115 | TIM21_IRQn = 20, /*!< TIM21 Interrupt */ |
AnnaBridge | 171:3a7713b1edbc | 116 | I2C3_IRQn = 21, /*!< I2C3 Interrupt */ |
AnnaBridge | 171:3a7713b1edbc | 117 | TIM22_IRQn = 22, /*!< TIM22 Interrupt */ |
AnnaBridge | 171:3a7713b1edbc | 118 | I2C1_IRQn = 23, /*!< I2C1 Interrupt */ |
AnnaBridge | 171:3a7713b1edbc | 119 | I2C2_IRQn = 24, /*!< I2C2 Interrupt */ |
AnnaBridge | 171:3a7713b1edbc | 120 | SPI1_IRQn = 25, /*!< SPI1 Interrupt */ |
AnnaBridge | 171:3a7713b1edbc | 121 | SPI2_IRQn = 26, /*!< SPI2 Interrupt */ |
AnnaBridge | 171:3a7713b1edbc | 122 | USART1_IRQn = 27, /*!< USART1 Interrupt */ |
AnnaBridge | 171:3a7713b1edbc | 123 | USART2_IRQn = 28, /*!< USART2 Interrupt */ |
AnnaBridge | 171:3a7713b1edbc | 124 | RNG_LPUART1_IRQn = 29, /*!< RNG and LPUART1 Interrupts */ |
AnnaBridge | 171:3a7713b1edbc | 125 | LCD_IRQn = 30, /*!< LCD Interrupt */ |
AnnaBridge | 171:3a7713b1edbc | 126 | USB_IRQn = 31, /*!< USB global Interrupt */ |
AnnaBridge | 171:3a7713b1edbc | 127 | } IRQn_Type; |
AnnaBridge | 171:3a7713b1edbc | 128 | |
AnnaBridge | 171:3a7713b1edbc | 129 | /** |
AnnaBridge | 171:3a7713b1edbc | 130 | * @} |
AnnaBridge | 171:3a7713b1edbc | 131 | */ |
AnnaBridge | 171:3a7713b1edbc | 132 | |
AnnaBridge | 171:3a7713b1edbc | 133 | #include "core_cm0plus.h" |
AnnaBridge | 171:3a7713b1edbc | 134 | #include "system_stm32l0xx.h" |
AnnaBridge | 171:3a7713b1edbc | 135 | #include <stdint.h> |
AnnaBridge | 171:3a7713b1edbc | 136 | |
AnnaBridge | 171:3a7713b1edbc | 137 | /** @addtogroup Peripheral_registers_structures |
AnnaBridge | 171:3a7713b1edbc | 138 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 139 | */ |
AnnaBridge | 171:3a7713b1edbc | 140 | |
AnnaBridge | 171:3a7713b1edbc | 141 | /** |
AnnaBridge | 171:3a7713b1edbc | 142 | * @brief Analog to Digital Converter |
AnnaBridge | 171:3a7713b1edbc | 143 | */ |
AnnaBridge | 171:3a7713b1edbc | 144 | |
AnnaBridge | 171:3a7713b1edbc | 145 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 146 | { |
AnnaBridge | 171:3a7713b1edbc | 147 | __IO uint32_t ISR; /*!< ADC Interrupt and Status register, Address offset:0x00 */ |
AnnaBridge | 171:3a7713b1edbc | 148 | __IO uint32_t IER; /*!< ADC Interrupt Enable register, Address offset:0x04 */ |
AnnaBridge | 171:3a7713b1edbc | 149 | __IO uint32_t CR; /*!< ADC Control register, Address offset:0x08 */ |
AnnaBridge | 171:3a7713b1edbc | 150 | __IO uint32_t CFGR1; /*!< ADC Configuration register 1, Address offset:0x0C */ |
AnnaBridge | 171:3a7713b1edbc | 151 | __IO uint32_t CFGR2; /*!< ADC Configuration register 2, Address offset:0x10 */ |
AnnaBridge | 171:3a7713b1edbc | 152 | __IO uint32_t SMPR; /*!< ADC Sampling time register, Address offset:0x14 */ |
AnnaBridge | 171:3a7713b1edbc | 153 | uint32_t RESERVED1; /*!< Reserved, 0x18 */ |
AnnaBridge | 171:3a7713b1edbc | 154 | uint32_t RESERVED2; /*!< Reserved, 0x1C */ |
AnnaBridge | 171:3a7713b1edbc | 155 | __IO uint32_t TR; /*!< ADC watchdog threshold register, Address offset:0x20 */ |
AnnaBridge | 171:3a7713b1edbc | 156 | uint32_t RESERVED3; /*!< Reserved, 0x24 */ |
AnnaBridge | 171:3a7713b1edbc | 157 | __IO uint32_t CHSELR; /*!< ADC channel selection register, Address offset:0x28 */ |
AnnaBridge | 171:3a7713b1edbc | 158 | uint32_t RESERVED4[5]; /*!< Reserved, 0x2C */ |
AnnaBridge | 171:3a7713b1edbc | 159 | __IO uint32_t DR; /*!< ADC data register, Address offset:0x40 */ |
AnnaBridge | 171:3a7713b1edbc | 160 | uint32_t RESERVED5[28]; /*!< Reserved, 0x44 - 0xB0 */ |
AnnaBridge | 171:3a7713b1edbc | 161 | __IO uint32_t CALFACT; /*!< ADC data register, Address offset:0xB4 */ |
AnnaBridge | 171:3a7713b1edbc | 162 | } ADC_TypeDef; |
AnnaBridge | 171:3a7713b1edbc | 163 | |
AnnaBridge | 171:3a7713b1edbc | 164 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 165 | { |
AnnaBridge | 171:3a7713b1edbc | 166 | __IO uint32_t CCR; |
AnnaBridge | 171:3a7713b1edbc | 167 | } ADC_Common_TypeDef; |
AnnaBridge | 171:3a7713b1edbc | 168 | |
AnnaBridge | 171:3a7713b1edbc | 169 | |
AnnaBridge | 171:3a7713b1edbc | 170 | /** |
AnnaBridge | 171:3a7713b1edbc | 171 | * @brief Comparator |
AnnaBridge | 171:3a7713b1edbc | 172 | */ |
AnnaBridge | 171:3a7713b1edbc | 173 | |
AnnaBridge | 171:3a7713b1edbc | 174 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 175 | { |
AnnaBridge | 171:3a7713b1edbc | 176 | __IO uint32_t CSR; /*!< COMP comparator control and status register, Address offset: 0x18 */ |
AnnaBridge | 171:3a7713b1edbc | 177 | } COMP_TypeDef; |
AnnaBridge | 171:3a7713b1edbc | 178 | |
AnnaBridge | 171:3a7713b1edbc | 179 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 180 | { |
AnnaBridge | 171:3a7713b1edbc | 181 | __IO uint32_t CSR; /*!< COMP control and status register, used for bits common to several COMP instances, Address offset: 0x00 */ |
AnnaBridge | 171:3a7713b1edbc | 182 | } COMP_Common_TypeDef; |
AnnaBridge | 171:3a7713b1edbc | 183 | |
AnnaBridge | 171:3a7713b1edbc | 184 | |
AnnaBridge | 171:3a7713b1edbc | 185 | /** |
AnnaBridge | 171:3a7713b1edbc | 186 | * @brief CRC calculation unit |
AnnaBridge | 171:3a7713b1edbc | 187 | */ |
AnnaBridge | 171:3a7713b1edbc | 188 | |
AnnaBridge | 171:3a7713b1edbc | 189 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 190 | { |
AnnaBridge | 171:3a7713b1edbc | 191 | __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */ |
AnnaBridge | 171:3a7713b1edbc | 192 | __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */ |
AnnaBridge | 171:3a7713b1edbc | 193 | uint8_t RESERVED0; /*!< Reserved, 0x05 */ |
AnnaBridge | 171:3a7713b1edbc | 194 | uint16_t RESERVED1; /*!< Reserved, 0x06 */ |
AnnaBridge | 171:3a7713b1edbc | 195 | __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */ |
AnnaBridge | 171:3a7713b1edbc | 196 | uint32_t RESERVED2; /*!< Reserved, 0x0C */ |
AnnaBridge | 171:3a7713b1edbc | 197 | __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */ |
AnnaBridge | 171:3a7713b1edbc | 198 | __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */ |
AnnaBridge | 171:3a7713b1edbc | 199 | } CRC_TypeDef; |
AnnaBridge | 171:3a7713b1edbc | 200 | |
AnnaBridge | 171:3a7713b1edbc | 201 | /** |
AnnaBridge | 171:3a7713b1edbc | 202 | * @brief Clock Recovery System |
AnnaBridge | 171:3a7713b1edbc | 203 | */ |
AnnaBridge | 171:3a7713b1edbc | 204 | |
AnnaBridge | 171:3a7713b1edbc | 205 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 206 | { |
AnnaBridge | 171:3a7713b1edbc | 207 | __IO uint32_t CR; /*!< CRS ccontrol register, Address offset: 0x00 */ |
AnnaBridge | 171:3a7713b1edbc | 208 | __IO uint32_t CFGR; /*!< CRS configuration register, Address offset: 0x04 */ |
AnnaBridge | 171:3a7713b1edbc | 209 | __IO uint32_t ISR; /*!< CRS interrupt and status register, Address offset: 0x08 */ |
AnnaBridge | 171:3a7713b1edbc | 210 | __IO uint32_t ICR; /*!< CRS interrupt flag clear register, Address offset: 0x0C */ |
AnnaBridge | 171:3a7713b1edbc | 211 | } CRS_TypeDef; |
AnnaBridge | 171:3a7713b1edbc | 212 | |
AnnaBridge | 171:3a7713b1edbc | 213 | /** |
AnnaBridge | 171:3a7713b1edbc | 214 | * @brief Digital to Analog Converter |
AnnaBridge | 171:3a7713b1edbc | 215 | */ |
AnnaBridge | 171:3a7713b1edbc | 216 | |
AnnaBridge | 171:3a7713b1edbc | 217 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 218 | { |
AnnaBridge | 171:3a7713b1edbc | 219 | __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */ |
AnnaBridge | 171:3a7713b1edbc | 220 | __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */ |
AnnaBridge | 171:3a7713b1edbc | 221 | __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */ |
AnnaBridge | 171:3a7713b1edbc | 222 | __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */ |
AnnaBridge | 171:3a7713b1edbc | 223 | __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */ |
AnnaBridge | 171:3a7713b1edbc | 224 | __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */ |
AnnaBridge | 171:3a7713b1edbc | 225 | __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */ |
AnnaBridge | 171:3a7713b1edbc | 226 | __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */ |
AnnaBridge | 171:3a7713b1edbc | 227 | __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */ |
AnnaBridge | 171:3a7713b1edbc | 228 | __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */ |
AnnaBridge | 171:3a7713b1edbc | 229 | __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */ |
AnnaBridge | 171:3a7713b1edbc | 230 | __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */ |
AnnaBridge | 171:3a7713b1edbc | 231 | __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */ |
AnnaBridge | 171:3a7713b1edbc | 232 | __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */ |
AnnaBridge | 171:3a7713b1edbc | 233 | } DAC_TypeDef; |
AnnaBridge | 171:3a7713b1edbc | 234 | |
AnnaBridge | 171:3a7713b1edbc | 235 | /** |
AnnaBridge | 171:3a7713b1edbc | 236 | * @brief Debug MCU |
AnnaBridge | 171:3a7713b1edbc | 237 | */ |
AnnaBridge | 171:3a7713b1edbc | 238 | |
AnnaBridge | 171:3a7713b1edbc | 239 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 240 | { |
AnnaBridge | 171:3a7713b1edbc | 241 | __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */ |
AnnaBridge | 171:3a7713b1edbc | 242 | __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */ |
AnnaBridge | 171:3a7713b1edbc | 243 | __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */ |
AnnaBridge | 171:3a7713b1edbc | 244 | __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */ |
AnnaBridge | 171:3a7713b1edbc | 245 | }DBGMCU_TypeDef; |
AnnaBridge | 171:3a7713b1edbc | 246 | |
AnnaBridge | 171:3a7713b1edbc | 247 | /** |
AnnaBridge | 171:3a7713b1edbc | 248 | * @brief DMA Controller |
AnnaBridge | 171:3a7713b1edbc | 249 | */ |
AnnaBridge | 171:3a7713b1edbc | 250 | |
AnnaBridge | 171:3a7713b1edbc | 251 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 252 | { |
AnnaBridge | 171:3a7713b1edbc | 253 | __IO uint32_t CCR; /*!< DMA channel x configuration register */ |
AnnaBridge | 171:3a7713b1edbc | 254 | __IO uint32_t CNDTR; /*!< DMA channel x number of data register */ |
AnnaBridge | 171:3a7713b1edbc | 255 | __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */ |
AnnaBridge | 171:3a7713b1edbc | 256 | __IO uint32_t CMAR; /*!< DMA channel x memory address register */ |
AnnaBridge | 171:3a7713b1edbc | 257 | } DMA_Channel_TypeDef; |
AnnaBridge | 171:3a7713b1edbc | 258 | |
AnnaBridge | 171:3a7713b1edbc | 259 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 260 | { |
AnnaBridge | 171:3a7713b1edbc | 261 | __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */ |
AnnaBridge | 171:3a7713b1edbc | 262 | __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */ |
AnnaBridge | 171:3a7713b1edbc | 263 | } DMA_TypeDef; |
AnnaBridge | 171:3a7713b1edbc | 264 | |
AnnaBridge | 171:3a7713b1edbc | 265 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 266 | { |
AnnaBridge | 171:3a7713b1edbc | 267 | __IO uint32_t CSELR; /*!< DMA channel selection register, Address offset: 0xA8 */ |
AnnaBridge | 171:3a7713b1edbc | 268 | } DMA_Request_TypeDef; |
AnnaBridge | 171:3a7713b1edbc | 269 | |
AnnaBridge | 171:3a7713b1edbc | 270 | /** |
AnnaBridge | 171:3a7713b1edbc | 271 | * @brief External Interrupt/Event Controller |
AnnaBridge | 171:3a7713b1edbc | 272 | */ |
AnnaBridge | 171:3a7713b1edbc | 273 | |
AnnaBridge | 171:3a7713b1edbc | 274 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 275 | { |
AnnaBridge | 171:3a7713b1edbc | 276 | __IO uint32_t IMR; /*!<EXTI Interrupt mask register, Address offset: 0x00 */ |
AnnaBridge | 171:3a7713b1edbc | 277 | __IO uint32_t EMR; /*!<EXTI Event mask register, Address offset: 0x04 */ |
AnnaBridge | 171:3a7713b1edbc | 278 | __IO uint32_t RTSR; /*!<EXTI Rising trigger selection register , Address offset: 0x08 */ |
AnnaBridge | 171:3a7713b1edbc | 279 | __IO uint32_t FTSR; /*!<EXTI Falling trigger selection register, Address offset: 0x0C */ |
AnnaBridge | 171:3a7713b1edbc | 280 | __IO uint32_t SWIER; /*!<EXTI Software interrupt event register, Address offset: 0x10 */ |
AnnaBridge | 171:3a7713b1edbc | 281 | __IO uint32_t PR; /*!<EXTI Pending register, Address offset: 0x14 */ |
AnnaBridge | 171:3a7713b1edbc | 282 | }EXTI_TypeDef; |
AnnaBridge | 171:3a7713b1edbc | 283 | |
AnnaBridge | 171:3a7713b1edbc | 284 | /** |
AnnaBridge | 171:3a7713b1edbc | 285 | * @brief FLASH Registers |
AnnaBridge | 171:3a7713b1edbc | 286 | */ |
AnnaBridge | 171:3a7713b1edbc | 287 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 288 | { |
AnnaBridge | 171:3a7713b1edbc | 289 | __IO uint32_t ACR; /*!< Access control register, Address offset: 0x00 */ |
AnnaBridge | 171:3a7713b1edbc | 290 | __IO uint32_t PECR; /*!< Program/erase control register, Address offset: 0x04 */ |
AnnaBridge | 171:3a7713b1edbc | 291 | __IO uint32_t PDKEYR; /*!< Power down key register, Address offset: 0x08 */ |
AnnaBridge | 171:3a7713b1edbc | 292 | __IO uint32_t PEKEYR; /*!< Program/erase key register, Address offset: 0x0c */ |
AnnaBridge | 171:3a7713b1edbc | 293 | __IO uint32_t PRGKEYR; /*!< Program memory key register, Address offset: 0x10 */ |
AnnaBridge | 171:3a7713b1edbc | 294 | __IO uint32_t OPTKEYR; /*!< Option byte key register, Address offset: 0x14 */ |
AnnaBridge | 171:3a7713b1edbc | 295 | __IO uint32_t SR; /*!< Status register, Address offset: 0x18 */ |
AnnaBridge | 171:3a7713b1edbc | 296 | __IO uint32_t OPTR; /*!< Option byte register, Address offset: 0x1c */ |
AnnaBridge | 171:3a7713b1edbc | 297 | __IO uint32_t WRPR; /*!< Write protection register, Address offset: 0x20 */ |
AnnaBridge | 171:3a7713b1edbc | 298 | __IO uint32_t RESERVED1[23]; /*!< Reserved1, Address offset: 0x24 */ |
AnnaBridge | 171:3a7713b1edbc | 299 | __IO uint32_t WRPR2; /*!< Write protection register 2, Address offset: 0x80 */ |
AnnaBridge | 171:3a7713b1edbc | 300 | } FLASH_TypeDef; |
AnnaBridge | 171:3a7713b1edbc | 301 | |
AnnaBridge | 171:3a7713b1edbc | 302 | |
AnnaBridge | 171:3a7713b1edbc | 303 | /** |
AnnaBridge | 171:3a7713b1edbc | 304 | * @brief Option Bytes Registers |
AnnaBridge | 171:3a7713b1edbc | 305 | */ |
AnnaBridge | 171:3a7713b1edbc | 306 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 307 | { |
AnnaBridge | 171:3a7713b1edbc | 308 | __IO uint32_t RDP; /*!< Read protection register, Address offset: 0x00 */ |
AnnaBridge | 171:3a7713b1edbc | 309 | __IO uint32_t USER; /*!< user register, Address offset: 0x04 */ |
AnnaBridge | 171:3a7713b1edbc | 310 | __IO uint32_t WRP01; /*!< write protection Bytes 0 and 1 Address offset: 0x08 */ |
AnnaBridge | 171:3a7713b1edbc | 311 | __IO uint32_t WRP23; /*!< write protection Bytes 2 and 3 Address offset: 0x0C */ |
AnnaBridge | 171:3a7713b1edbc | 312 | __IO uint32_t WRP45; /*!< write protection Bytes 4 and 5 Address offset: 0x10 */ |
AnnaBridge | 171:3a7713b1edbc | 313 | } OB_TypeDef; |
AnnaBridge | 171:3a7713b1edbc | 314 | |
AnnaBridge | 171:3a7713b1edbc | 315 | |
AnnaBridge | 171:3a7713b1edbc | 316 | /** |
AnnaBridge | 171:3a7713b1edbc | 317 | * @brief General Purpose IO |
AnnaBridge | 171:3a7713b1edbc | 318 | */ |
AnnaBridge | 171:3a7713b1edbc | 319 | |
AnnaBridge | 171:3a7713b1edbc | 320 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 321 | { |
AnnaBridge | 171:3a7713b1edbc | 322 | __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */ |
AnnaBridge | 171:3a7713b1edbc | 323 | __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */ |
AnnaBridge | 171:3a7713b1edbc | 324 | __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */ |
AnnaBridge | 171:3a7713b1edbc | 325 | __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */ |
AnnaBridge | 171:3a7713b1edbc | 326 | __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */ |
AnnaBridge | 171:3a7713b1edbc | 327 | __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */ |
AnnaBridge | 171:3a7713b1edbc | 328 | __IO uint32_t BSRR; /*!< GPIO port bit set/reset registerBSRR, Address offset: 0x18 */ |
AnnaBridge | 171:3a7713b1edbc | 329 | __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */ |
AnnaBridge | 171:3a7713b1edbc | 330 | __IO uint32_t AFR[2]; /*!< GPIO alternate function register, Address offset: 0x20-0x24 */ |
AnnaBridge | 171:3a7713b1edbc | 331 | __IO uint32_t BRR; /*!< GPIO bit reset register, Address offset: 0x28 */ |
AnnaBridge | 171:3a7713b1edbc | 332 | }GPIO_TypeDef; |
AnnaBridge | 171:3a7713b1edbc | 333 | |
AnnaBridge | 171:3a7713b1edbc | 334 | /** |
AnnaBridge | 171:3a7713b1edbc | 335 | * @brief LPTIMIMER |
AnnaBridge | 171:3a7713b1edbc | 336 | */ |
AnnaBridge | 171:3a7713b1edbc | 337 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 338 | { |
AnnaBridge | 171:3a7713b1edbc | 339 | __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */ |
AnnaBridge | 171:3a7713b1edbc | 340 | __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */ |
AnnaBridge | 171:3a7713b1edbc | 341 | __IO uint32_t IER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */ |
AnnaBridge | 171:3a7713b1edbc | 342 | __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */ |
AnnaBridge | 171:3a7713b1edbc | 343 | __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */ |
AnnaBridge | 171:3a7713b1edbc | 344 | __IO uint32_t CMP; /*!< LPTIM Compare register, Address offset: 0x14 */ |
AnnaBridge | 171:3a7713b1edbc | 345 | __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */ |
AnnaBridge | 171:3a7713b1edbc | 346 | __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */ |
AnnaBridge | 171:3a7713b1edbc | 347 | } LPTIM_TypeDef; |
AnnaBridge | 171:3a7713b1edbc | 348 | |
AnnaBridge | 171:3a7713b1edbc | 349 | /** |
AnnaBridge | 171:3a7713b1edbc | 350 | * @brief SysTem Configuration |
AnnaBridge | 171:3a7713b1edbc | 351 | */ |
AnnaBridge | 171:3a7713b1edbc | 352 | |
AnnaBridge | 171:3a7713b1edbc | 353 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 354 | { |
AnnaBridge | 171:3a7713b1edbc | 355 | __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x00 */ |
AnnaBridge | 171:3a7713b1edbc | 356 | __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x04 */ |
AnnaBridge | 171:3a7713b1edbc | 357 | __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration register, Address offset: 0x14-0x08 */ |
AnnaBridge | 171:3a7713b1edbc | 358 | uint32_t RESERVED[2]; /*!< Reserved, 0x18-0x1C */ |
AnnaBridge | 171:3a7713b1edbc | 359 | __IO uint32_t CFGR3; /*!< SYSCFG configuration register 3, Address offset: 0x20 */ |
AnnaBridge | 171:3a7713b1edbc | 360 | } SYSCFG_TypeDef; |
AnnaBridge | 171:3a7713b1edbc | 361 | |
AnnaBridge | 171:3a7713b1edbc | 362 | |
AnnaBridge | 171:3a7713b1edbc | 363 | |
AnnaBridge | 171:3a7713b1edbc | 364 | /** |
AnnaBridge | 171:3a7713b1edbc | 365 | * @brief Inter-integrated Circuit Interface |
AnnaBridge | 171:3a7713b1edbc | 366 | */ |
AnnaBridge | 171:3a7713b1edbc | 367 | |
AnnaBridge | 171:3a7713b1edbc | 368 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 369 | { |
AnnaBridge | 171:3a7713b1edbc | 370 | __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */ |
AnnaBridge | 171:3a7713b1edbc | 371 | __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */ |
AnnaBridge | 171:3a7713b1edbc | 372 | __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */ |
AnnaBridge | 171:3a7713b1edbc | 373 | __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */ |
AnnaBridge | 171:3a7713b1edbc | 374 | __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */ |
AnnaBridge | 171:3a7713b1edbc | 375 | __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */ |
AnnaBridge | 171:3a7713b1edbc | 376 | __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */ |
AnnaBridge | 171:3a7713b1edbc | 377 | __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */ |
AnnaBridge | 171:3a7713b1edbc | 378 | __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */ |
AnnaBridge | 171:3a7713b1edbc | 379 | __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */ |
AnnaBridge | 171:3a7713b1edbc | 380 | __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */ |
AnnaBridge | 171:3a7713b1edbc | 381 | }I2C_TypeDef; |
AnnaBridge | 171:3a7713b1edbc | 382 | |
AnnaBridge | 171:3a7713b1edbc | 383 | |
AnnaBridge | 171:3a7713b1edbc | 384 | /** |
AnnaBridge | 171:3a7713b1edbc | 385 | * @brief Independent WATCHDOG |
AnnaBridge | 171:3a7713b1edbc | 386 | */ |
AnnaBridge | 171:3a7713b1edbc | 387 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 388 | { |
AnnaBridge | 171:3a7713b1edbc | 389 | __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */ |
AnnaBridge | 171:3a7713b1edbc | 390 | __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */ |
AnnaBridge | 171:3a7713b1edbc | 391 | __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */ |
AnnaBridge | 171:3a7713b1edbc | 392 | __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */ |
AnnaBridge | 171:3a7713b1edbc | 393 | __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */ |
AnnaBridge | 171:3a7713b1edbc | 394 | } IWDG_TypeDef; |
AnnaBridge | 171:3a7713b1edbc | 395 | |
AnnaBridge | 171:3a7713b1edbc | 396 | /** |
AnnaBridge | 171:3a7713b1edbc | 397 | * @brief LCD |
AnnaBridge | 171:3a7713b1edbc | 398 | */ |
AnnaBridge | 171:3a7713b1edbc | 399 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 400 | { |
AnnaBridge | 171:3a7713b1edbc | 401 | __IO uint32_t CR; /*!< LCD control register, Address offset: 0x00 */ |
AnnaBridge | 171:3a7713b1edbc | 402 | __IO uint32_t FCR; /*!< LCD frame control register, Address offset: 0x04 */ |
AnnaBridge | 171:3a7713b1edbc | 403 | __IO uint32_t SR; /*!< LCD status register, Address offset: 0x08 */ |
AnnaBridge | 171:3a7713b1edbc | 404 | __IO uint32_t CLR; /*!< LCD clear register, Address offset: 0x0C */ |
AnnaBridge | 171:3a7713b1edbc | 405 | uint32_t RESERVED; /*!< Reserved, Address offset: 0x10 */ |
AnnaBridge | 171:3a7713b1edbc | 406 | __IO uint32_t RAM[16]; /*!< LCD display memory, Address offset: 0x14-0x50 */ |
AnnaBridge | 171:3a7713b1edbc | 407 | } LCD_TypeDef; |
AnnaBridge | 171:3a7713b1edbc | 408 | |
AnnaBridge | 171:3a7713b1edbc | 409 | /** |
AnnaBridge | 171:3a7713b1edbc | 410 | * @brief MIFARE Firewall |
AnnaBridge | 171:3a7713b1edbc | 411 | */ |
AnnaBridge | 171:3a7713b1edbc | 412 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 413 | { |
AnnaBridge | 171:3a7713b1edbc | 414 | __IO uint32_t CSSA; /*!< Code Segment Start Address register, Address offset: 0x00 */ |
AnnaBridge | 171:3a7713b1edbc | 415 | __IO uint32_t CSL; /*!< Code Segment Length register, Address offset: 0x04 */ |
AnnaBridge | 171:3a7713b1edbc | 416 | __IO uint32_t NVDSSA; /*!< NON volatile data Segment Start Address register, Address offset: 0x08 */ |
AnnaBridge | 171:3a7713b1edbc | 417 | __IO uint32_t NVDSL; /*!< NON volatile data Segment Length register, Address offset: 0x0C */ |
AnnaBridge | 171:3a7713b1edbc | 418 | __IO uint32_t VDSSA ; /*!< Volatile data Segment Start Address register, Address offset: 0x10 */ |
AnnaBridge | 171:3a7713b1edbc | 419 | __IO uint32_t VDSL ; /*!< Volatile data Segment Length register, Address offset: 0x14 */ |
AnnaBridge | 171:3a7713b1edbc | 420 | __IO uint32_t LSSA ; /*!< Library Segment Start Address register, Address offset: 0x18 */ |
AnnaBridge | 171:3a7713b1edbc | 421 | __IO uint32_t LSL ; /*!< Library Segment Length register, Address offset: 0x1C */ |
AnnaBridge | 171:3a7713b1edbc | 422 | __IO uint32_t CR ; /*!< Configuration register, Address offset: 0x20 */ |
AnnaBridge | 171:3a7713b1edbc | 423 | |
AnnaBridge | 171:3a7713b1edbc | 424 | } FIREWALL_TypeDef; |
AnnaBridge | 171:3a7713b1edbc | 425 | |
AnnaBridge | 171:3a7713b1edbc | 426 | /** |
AnnaBridge | 171:3a7713b1edbc | 427 | * @brief Power Control |
AnnaBridge | 171:3a7713b1edbc | 428 | */ |
AnnaBridge | 171:3a7713b1edbc | 429 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 430 | { |
AnnaBridge | 171:3a7713b1edbc | 431 | __IO uint32_t CR; /*!< PWR power control register, Address offset: 0x00 */ |
AnnaBridge | 171:3a7713b1edbc | 432 | __IO uint32_t CSR; /*!< PWR power control/status register, Address offset: 0x04 */ |
AnnaBridge | 171:3a7713b1edbc | 433 | } PWR_TypeDef; |
AnnaBridge | 171:3a7713b1edbc | 434 | |
AnnaBridge | 171:3a7713b1edbc | 435 | /** |
AnnaBridge | 171:3a7713b1edbc | 436 | * @brief Reset and Clock Control |
AnnaBridge | 171:3a7713b1edbc | 437 | */ |
AnnaBridge | 171:3a7713b1edbc | 438 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 439 | { |
AnnaBridge | 171:3a7713b1edbc | 440 | __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */ |
AnnaBridge | 171:3a7713b1edbc | 441 | __IO uint32_t ICSCR; /*!< RCC Internal clock sources calibration register, Address offset: 0x04 */ |
AnnaBridge | 171:3a7713b1edbc | 442 | __IO uint32_t CRRCR; /*!< RCC Clock recovery RC register, Address offset: 0x08 */ |
AnnaBridge | 171:3a7713b1edbc | 443 | __IO uint32_t CFGR; /*!< RCC Clock configuration register, Address offset: 0x0C */ |
AnnaBridge | 171:3a7713b1edbc | 444 | __IO uint32_t CIER; /*!< RCC Clock interrupt enable register, Address offset: 0x10 */ |
AnnaBridge | 171:3a7713b1edbc | 445 | __IO uint32_t CIFR; /*!< RCC Clock interrupt flag register, Address offset: 0x14 */ |
AnnaBridge | 171:3a7713b1edbc | 446 | __IO uint32_t CICR; /*!< RCC Clock interrupt clear register, Address offset: 0x18 */ |
AnnaBridge | 171:3a7713b1edbc | 447 | __IO uint32_t IOPRSTR; /*!< RCC IO port reset register, Address offset: 0x1C */ |
AnnaBridge | 171:3a7713b1edbc | 448 | __IO uint32_t AHBRSTR; /*!< RCC AHB peripheral reset register, Address offset: 0x20 */ |
AnnaBridge | 171:3a7713b1edbc | 449 | __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x24 */ |
AnnaBridge | 171:3a7713b1edbc | 450 | __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x28 */ |
AnnaBridge | 171:3a7713b1edbc | 451 | __IO uint32_t IOPENR; /*!< RCC Clock IO port enable register, Address offset: 0x2C */ |
AnnaBridge | 171:3a7713b1edbc | 452 | __IO uint32_t AHBENR; /*!< RCC AHB peripheral clock enable register, Address offset: 0x30 */ |
AnnaBridge | 171:3a7713b1edbc | 453 | __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral enable register, Address offset: 0x34 */ |
AnnaBridge | 171:3a7713b1edbc | 454 | __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral enable register, Address offset: 0x38 */ |
AnnaBridge | 171:3a7713b1edbc | 455 | __IO uint32_t IOPSMENR; /*!< RCC IO port clock enable in sleep mode register, Address offset: 0x3C */ |
AnnaBridge | 171:3a7713b1edbc | 456 | __IO uint32_t AHBSMENR; /*!< RCC AHB peripheral clock enable in sleep mode register, Address offset: 0x40 */ |
AnnaBridge | 171:3a7713b1edbc | 457 | __IO uint32_t APB2SMENR; /*!< RCC APB2 peripheral clock enable in sleep mode register, Address offset: 0x44 */ |
AnnaBridge | 171:3a7713b1edbc | 458 | __IO uint32_t APB1SMENR; /*!< RCC APB1 peripheral clock enable in sleep mode register, Address offset: 0x48 */ |
AnnaBridge | 171:3a7713b1edbc | 459 | __IO uint32_t CCIPR; /*!< RCC clock configuration register, Address offset: 0x4C */ |
AnnaBridge | 171:3a7713b1edbc | 460 | __IO uint32_t CSR; /*!< RCC Control/status register, Address offset: 0x50 */ |
AnnaBridge | 171:3a7713b1edbc | 461 | } RCC_TypeDef; |
AnnaBridge | 171:3a7713b1edbc | 462 | |
AnnaBridge | 171:3a7713b1edbc | 463 | /** |
AnnaBridge | 171:3a7713b1edbc | 464 | * @brief Random numbers generator |
AnnaBridge | 171:3a7713b1edbc | 465 | */ |
AnnaBridge | 171:3a7713b1edbc | 466 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 467 | { |
AnnaBridge | 171:3a7713b1edbc | 468 | __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */ |
AnnaBridge | 171:3a7713b1edbc | 469 | __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */ |
AnnaBridge | 171:3a7713b1edbc | 470 | __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */ |
AnnaBridge | 171:3a7713b1edbc | 471 | } RNG_TypeDef; |
AnnaBridge | 171:3a7713b1edbc | 472 | |
AnnaBridge | 171:3a7713b1edbc | 473 | /** |
AnnaBridge | 171:3a7713b1edbc | 474 | * @brief Real-Time Clock |
AnnaBridge | 171:3a7713b1edbc | 475 | */ |
AnnaBridge | 171:3a7713b1edbc | 476 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 477 | { |
AnnaBridge | 171:3a7713b1edbc | 478 | __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */ |
AnnaBridge | 171:3a7713b1edbc | 479 | __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */ |
AnnaBridge | 171:3a7713b1edbc | 480 | __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */ |
AnnaBridge | 171:3a7713b1edbc | 481 | __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */ |
AnnaBridge | 171:3a7713b1edbc | 482 | __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */ |
AnnaBridge | 171:3a7713b1edbc | 483 | __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */ |
AnnaBridge | 171:3a7713b1edbc | 484 | uint32_t RESERVED; /*!< Reserved, Address offset: 0x18 */ |
AnnaBridge | 171:3a7713b1edbc | 485 | __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */ |
AnnaBridge | 171:3a7713b1edbc | 486 | __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */ |
AnnaBridge | 171:3a7713b1edbc | 487 | __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */ |
AnnaBridge | 171:3a7713b1edbc | 488 | __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */ |
AnnaBridge | 171:3a7713b1edbc | 489 | __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */ |
AnnaBridge | 171:3a7713b1edbc | 490 | __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */ |
AnnaBridge | 171:3a7713b1edbc | 491 | __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */ |
AnnaBridge | 171:3a7713b1edbc | 492 | __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */ |
AnnaBridge | 171:3a7713b1edbc | 493 | __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */ |
AnnaBridge | 171:3a7713b1edbc | 494 | __IO uint32_t TAMPCR; /*!< RTC tamper configuration register, Address offset: 0x40 */ |
AnnaBridge | 171:3a7713b1edbc | 495 | __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */ |
AnnaBridge | 171:3a7713b1edbc | 496 | __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x48 */ |
AnnaBridge | 171:3a7713b1edbc | 497 | __IO uint32_t OR; /*!< RTC option register, Address offset 0x4C */ |
AnnaBridge | 171:3a7713b1edbc | 498 | __IO uint32_t BKP0R; /*!< RTC backup register 0, Address offset: 0x50 */ |
AnnaBridge | 171:3a7713b1edbc | 499 | __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */ |
AnnaBridge | 171:3a7713b1edbc | 500 | __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */ |
AnnaBridge | 171:3a7713b1edbc | 501 | __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */ |
AnnaBridge | 171:3a7713b1edbc | 502 | __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */ |
AnnaBridge | 171:3a7713b1edbc | 503 | } RTC_TypeDef; |
AnnaBridge | 171:3a7713b1edbc | 504 | |
AnnaBridge | 171:3a7713b1edbc | 505 | |
AnnaBridge | 171:3a7713b1edbc | 506 | /** |
AnnaBridge | 171:3a7713b1edbc | 507 | * @brief Serial Peripheral Interface |
AnnaBridge | 171:3a7713b1edbc | 508 | */ |
AnnaBridge | 171:3a7713b1edbc | 509 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 510 | { |
AnnaBridge | 171:3a7713b1edbc | 511 | __IO uint32_t CR1; /*!< SPI Control register 1 (not used in I2S mode), Address offset: 0x00 */ |
AnnaBridge | 171:3a7713b1edbc | 512 | __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */ |
AnnaBridge | 171:3a7713b1edbc | 513 | __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */ |
AnnaBridge | 171:3a7713b1edbc | 514 | __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */ |
AnnaBridge | 171:3a7713b1edbc | 515 | __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */ |
AnnaBridge | 171:3a7713b1edbc | 516 | __IO uint32_t RXCRCR; /*!< SPI Rx CRC register (not used in I2S mode), Address offset: 0x14 */ |
AnnaBridge | 171:3a7713b1edbc | 517 | __IO uint32_t TXCRCR; /*!< SPI Tx CRC register (not used in I2S mode), Address offset: 0x18 */ |
AnnaBridge | 171:3a7713b1edbc | 518 | __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */ |
AnnaBridge | 171:3a7713b1edbc | 519 | __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */ |
AnnaBridge | 171:3a7713b1edbc | 520 | } SPI_TypeDef; |
AnnaBridge | 171:3a7713b1edbc | 521 | |
AnnaBridge | 171:3a7713b1edbc | 522 | /** |
AnnaBridge | 171:3a7713b1edbc | 523 | * @brief TIM |
AnnaBridge | 171:3a7713b1edbc | 524 | */ |
AnnaBridge | 171:3a7713b1edbc | 525 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 526 | { |
AnnaBridge | 171:3a7713b1edbc | 527 | __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */ |
AnnaBridge | 171:3a7713b1edbc | 528 | __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */ |
AnnaBridge | 171:3a7713b1edbc | 529 | __IO uint32_t SMCR; /*!< TIM slave Mode Control register, Address offset: 0x08 */ |
AnnaBridge | 171:3a7713b1edbc | 530 | __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */ |
AnnaBridge | 171:3a7713b1edbc | 531 | __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */ |
AnnaBridge | 171:3a7713b1edbc | 532 | __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */ |
AnnaBridge | 171:3a7713b1edbc | 533 | __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */ |
AnnaBridge | 171:3a7713b1edbc | 534 | __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */ |
AnnaBridge | 171:3a7713b1edbc | 535 | __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */ |
AnnaBridge | 171:3a7713b1edbc | 536 | __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */ |
AnnaBridge | 171:3a7713b1edbc | 537 | __IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */ |
AnnaBridge | 171:3a7713b1edbc | 538 | __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */ |
AnnaBridge | 171:3a7713b1edbc | 539 | uint32_t RESERVED12;/*!< Reserved Address offset: 0x30 */ |
AnnaBridge | 171:3a7713b1edbc | 540 | __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */ |
AnnaBridge | 171:3a7713b1edbc | 541 | __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */ |
AnnaBridge | 171:3a7713b1edbc | 542 | __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */ |
AnnaBridge | 171:3a7713b1edbc | 543 | __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */ |
AnnaBridge | 171:3a7713b1edbc | 544 | uint32_t RESERVED17;/*!< Reserved, Address offset: 0x44 */ |
AnnaBridge | 171:3a7713b1edbc | 545 | __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ |
AnnaBridge | 171:3a7713b1edbc | 546 | __IO uint32_t DMAR; /*!< TIM DMA address for full transfer register, Address offset: 0x4C */ |
AnnaBridge | 171:3a7713b1edbc | 547 | __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */ |
AnnaBridge | 171:3a7713b1edbc | 548 | } TIM_TypeDef; |
AnnaBridge | 171:3a7713b1edbc | 549 | |
AnnaBridge | 171:3a7713b1edbc | 550 | /** |
AnnaBridge | 171:3a7713b1edbc | 551 | * @brief Touch Sensing Controller (TSC) |
AnnaBridge | 171:3a7713b1edbc | 552 | */ |
AnnaBridge | 171:3a7713b1edbc | 553 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 554 | { |
AnnaBridge | 171:3a7713b1edbc | 555 | __IO uint32_t CR; /*!< TSC control register, Address offset: 0x00 */ |
AnnaBridge | 171:3a7713b1edbc | 556 | __IO uint32_t IER; /*!< TSC interrupt enable register, Address offset: 0x04 */ |
AnnaBridge | 171:3a7713b1edbc | 557 | __IO uint32_t ICR; /*!< TSC interrupt clear register, Address offset: 0x08 */ |
AnnaBridge | 171:3a7713b1edbc | 558 | __IO uint32_t ISR; /*!< TSC interrupt status register, Address offset: 0x0C */ |
AnnaBridge | 171:3a7713b1edbc | 559 | __IO uint32_t IOHCR; /*!< TSC I/O hysteresis control register, Address offset: 0x10 */ |
AnnaBridge | 171:3a7713b1edbc | 560 | uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */ |
AnnaBridge | 171:3a7713b1edbc | 561 | __IO uint32_t IOASCR; /*!< TSC I/O analog switch control register, Address offset: 0x18 */ |
AnnaBridge | 171:3a7713b1edbc | 562 | uint32_t RESERVED2; /*!< Reserved, Address offset: 0x1C */ |
AnnaBridge | 171:3a7713b1edbc | 563 | __IO uint32_t IOSCR; /*!< TSC I/O sampling control register, Address offset: 0x20 */ |
AnnaBridge | 171:3a7713b1edbc | 564 | uint32_t RESERVED3; /*!< Reserved, Address offset: 0x24 */ |
AnnaBridge | 171:3a7713b1edbc | 565 | __IO uint32_t IOCCR; /*!< TSC I/O channel control register, Address offset: 0x28 */ |
AnnaBridge | 171:3a7713b1edbc | 566 | uint32_t RESERVED4; /*!< Reserved, Address offset: 0x2C */ |
AnnaBridge | 171:3a7713b1edbc | 567 | __IO uint32_t IOGCSR; /*!< TSC I/O group control status register, Address offset: 0x30 */ |
AnnaBridge | 171:3a7713b1edbc | 568 | __IO uint32_t IOGXCR[8]; /*!< TSC I/O group x counter register, Address offset: 0x34-50 */ |
AnnaBridge | 171:3a7713b1edbc | 569 | } TSC_TypeDef; |
AnnaBridge | 171:3a7713b1edbc | 570 | |
AnnaBridge | 171:3a7713b1edbc | 571 | /** |
AnnaBridge | 171:3a7713b1edbc | 572 | * @brief Universal Synchronous Asynchronous Receiver Transmitter |
AnnaBridge | 171:3a7713b1edbc | 573 | */ |
AnnaBridge | 171:3a7713b1edbc | 574 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 575 | { |
AnnaBridge | 171:3a7713b1edbc | 576 | __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */ |
AnnaBridge | 171:3a7713b1edbc | 577 | __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */ |
AnnaBridge | 171:3a7713b1edbc | 578 | __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */ |
AnnaBridge | 171:3a7713b1edbc | 579 | __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */ |
AnnaBridge | 171:3a7713b1edbc | 580 | __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */ |
AnnaBridge | 171:3a7713b1edbc | 581 | __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */ |
AnnaBridge | 171:3a7713b1edbc | 582 | __IO uint32_t RQR; /*!< USART Request register, Address offset: 0x18 */ |
AnnaBridge | 171:3a7713b1edbc | 583 | __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */ |
AnnaBridge | 171:3a7713b1edbc | 584 | __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */ |
AnnaBridge | 171:3a7713b1edbc | 585 | __IO uint32_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */ |
AnnaBridge | 171:3a7713b1edbc | 586 | __IO uint32_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */ |
AnnaBridge | 171:3a7713b1edbc | 587 | } USART_TypeDef; |
AnnaBridge | 171:3a7713b1edbc | 588 | |
AnnaBridge | 171:3a7713b1edbc | 589 | /** |
AnnaBridge | 171:3a7713b1edbc | 590 | * @brief Window WATCHDOG |
AnnaBridge | 171:3a7713b1edbc | 591 | */ |
AnnaBridge | 171:3a7713b1edbc | 592 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 593 | { |
AnnaBridge | 171:3a7713b1edbc | 594 | __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */ |
AnnaBridge | 171:3a7713b1edbc | 595 | __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */ |
AnnaBridge | 171:3a7713b1edbc | 596 | __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */ |
AnnaBridge | 171:3a7713b1edbc | 597 | } WWDG_TypeDef; |
AnnaBridge | 171:3a7713b1edbc | 598 | |
AnnaBridge | 171:3a7713b1edbc | 599 | /** |
AnnaBridge | 171:3a7713b1edbc | 600 | * @brief Universal Serial Bus Full Speed Device |
AnnaBridge | 171:3a7713b1edbc | 601 | */ |
AnnaBridge | 171:3a7713b1edbc | 602 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 603 | { |
AnnaBridge | 171:3a7713b1edbc | 604 | __IO uint16_t EP0R; /*!< USB Endpoint 0 register, Address offset: 0x00 */ |
AnnaBridge | 171:3a7713b1edbc | 605 | __IO uint16_t RESERVED0; /*!< Reserved */ |
AnnaBridge | 171:3a7713b1edbc | 606 | __IO uint16_t EP1R; /*!< USB Endpoint 1 register, Address offset: 0x04 */ |
AnnaBridge | 171:3a7713b1edbc | 607 | __IO uint16_t RESERVED1; /*!< Reserved */ |
AnnaBridge | 171:3a7713b1edbc | 608 | __IO uint16_t EP2R; /*!< USB Endpoint 2 register, Address offset: 0x08 */ |
AnnaBridge | 171:3a7713b1edbc | 609 | __IO uint16_t RESERVED2; /*!< Reserved */ |
AnnaBridge | 171:3a7713b1edbc | 610 | __IO uint16_t EP3R; /*!< USB Endpoint 3 register, Address offset: 0x0C */ |
AnnaBridge | 171:3a7713b1edbc | 611 | __IO uint16_t RESERVED3; /*!< Reserved */ |
AnnaBridge | 171:3a7713b1edbc | 612 | __IO uint16_t EP4R; /*!< USB Endpoint 4 register, Address offset: 0x10 */ |
AnnaBridge | 171:3a7713b1edbc | 613 | __IO uint16_t RESERVED4; /*!< Reserved */ |
AnnaBridge | 171:3a7713b1edbc | 614 | __IO uint16_t EP5R; /*!< USB Endpoint 5 register, Address offset: 0x14 */ |
AnnaBridge | 171:3a7713b1edbc | 615 | __IO uint16_t RESERVED5; /*!< Reserved */ |
AnnaBridge | 171:3a7713b1edbc | 616 | __IO uint16_t EP6R; /*!< USB Endpoint 6 register, Address offset: 0x18 */ |
AnnaBridge | 171:3a7713b1edbc | 617 | __IO uint16_t RESERVED6; /*!< Reserved */ |
AnnaBridge | 171:3a7713b1edbc | 618 | __IO uint16_t EP7R; /*!< USB Endpoint 7 register, Address offset: 0x1C */ |
AnnaBridge | 171:3a7713b1edbc | 619 | __IO uint16_t RESERVED7[17]; /*!< Reserved */ |
AnnaBridge | 171:3a7713b1edbc | 620 | __IO uint16_t CNTR; /*!< Control register, Address offset: 0x40 */ |
AnnaBridge | 171:3a7713b1edbc | 621 | __IO uint16_t RESERVED8; /*!< Reserved */ |
AnnaBridge | 171:3a7713b1edbc | 622 | __IO uint16_t ISTR; /*!< Interrupt status register, Address offset: 0x44 */ |
AnnaBridge | 171:3a7713b1edbc | 623 | __IO uint16_t RESERVED9; /*!< Reserved */ |
AnnaBridge | 171:3a7713b1edbc | 624 | __IO uint16_t FNR; /*!< Frame number register, Address offset: 0x48 */ |
AnnaBridge | 171:3a7713b1edbc | 625 | __IO uint16_t RESERVEDA; /*!< Reserved */ |
AnnaBridge | 171:3a7713b1edbc | 626 | __IO uint16_t DADDR; /*!< Device address register, Address offset: 0x4C */ |
AnnaBridge | 171:3a7713b1edbc | 627 | __IO uint16_t RESERVEDB; /*!< Reserved */ |
AnnaBridge | 171:3a7713b1edbc | 628 | __IO uint16_t BTABLE; /*!< Buffer Table address register, Address offset: 0x50 */ |
AnnaBridge | 171:3a7713b1edbc | 629 | __IO uint16_t RESERVEDC; /*!< Reserved */ |
AnnaBridge | 171:3a7713b1edbc | 630 | __IO uint16_t LPMCSR; /*!< LPM Control and Status register, Address offset: 0x54 */ |
AnnaBridge | 171:3a7713b1edbc | 631 | __IO uint16_t RESERVEDD; /*!< Reserved */ |
AnnaBridge | 171:3a7713b1edbc | 632 | __IO uint16_t BCDR; /*!< Battery Charging detector register, Address offset: 0x58 */ |
AnnaBridge | 171:3a7713b1edbc | 633 | __IO uint16_t RESERVEDE; /*!< Reserved */ |
AnnaBridge | 171:3a7713b1edbc | 634 | } USB_TypeDef; |
AnnaBridge | 171:3a7713b1edbc | 635 | |
AnnaBridge | 171:3a7713b1edbc | 636 | /** |
AnnaBridge | 171:3a7713b1edbc | 637 | * @} |
AnnaBridge | 171:3a7713b1edbc | 638 | */ |
AnnaBridge | 171:3a7713b1edbc | 639 | |
AnnaBridge | 171:3a7713b1edbc | 640 | /** @addtogroup Peripheral_memory_map |
AnnaBridge | 171:3a7713b1edbc | 641 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 642 | */ |
AnnaBridge | 171:3a7713b1edbc | 643 | #define FLASH_BASE ((uint32_t)0x08000000U) /*!< FLASH base address in the alias region */ |
AnnaBridge | 171:3a7713b1edbc | 644 | #define FLASH_BANK2_BASE ((uint32_t)0x08018000U) /*!< FLASH BANK2 base address in the alias region */ |
AnnaBridge | 171:3a7713b1edbc | 645 | #define FLASH_BANK1_END ((uint32_t)0x08017FFFU) /*!< Program end FLASH BANK1 address */ |
AnnaBridge | 171:3a7713b1edbc | 646 | #define FLASH_BANK2_END ((uint32_t)0x0802FFFFU) /*!< Program end FLASH BANK2 address */ |
AnnaBridge | 171:3a7713b1edbc | 647 | #define DATA_EEPROM_BASE ((uint32_t)0x08080000U) /*!< DATA_EEPROM base address in the alias region */ |
AnnaBridge | 171:3a7713b1edbc | 648 | #define DATA_EEPROM_BANK2_BASE ((uint32_t)0x08080C00U) /*!< DATA EEPROM BANK2 base address in the alias region */ |
AnnaBridge | 171:3a7713b1edbc | 649 | #define DATA_EEPROM_BANK1_END ((uint32_t)0x08080BFFU) /*!< Program end DATA EEPROM BANK1 address */ |
AnnaBridge | 171:3a7713b1edbc | 650 | #define DATA_EEPROM_BANK2_END ((uint32_t)0x080817FFU) /*!< Program end DATA EEPROM BANK2 address */ |
AnnaBridge | 171:3a7713b1edbc | 651 | #define SRAM_BASE ((uint32_t)0x20000000U) /*!< SRAM base address in the alias region */ |
AnnaBridge | 171:3a7713b1edbc | 652 | #define SRAM_SIZE_MAX ((uint32_t)0x00005000U) /*!< maximum SRAM size (up to 20KBytes) */ |
AnnaBridge | 171:3a7713b1edbc | 653 | |
AnnaBridge | 171:3a7713b1edbc | 654 | #define PERIPH_BASE ((uint32_t)0x40000000U) /*!< Peripheral base address in the alias region */ |
AnnaBridge | 171:3a7713b1edbc | 655 | |
AnnaBridge | 171:3a7713b1edbc | 656 | /*!< Peripheral memory map */ |
AnnaBridge | 171:3a7713b1edbc | 657 | #define APBPERIPH_BASE PERIPH_BASE |
AnnaBridge | 171:3a7713b1edbc | 658 | #define AHBPERIPH_BASE (PERIPH_BASE + 0x00020000U) |
AnnaBridge | 171:3a7713b1edbc | 659 | #define IOPPERIPH_BASE (PERIPH_BASE + 0x10000000U) |
AnnaBridge | 171:3a7713b1edbc | 660 | |
AnnaBridge | 171:3a7713b1edbc | 661 | #define TIM2_BASE (APBPERIPH_BASE + 0x00000000U) |
AnnaBridge | 171:3a7713b1edbc | 662 | #define TIM3_BASE (APBPERIPH_BASE + 0x00000400U) |
AnnaBridge | 171:3a7713b1edbc | 663 | #define TIM6_BASE (APBPERIPH_BASE + 0x00001000U) |
AnnaBridge | 171:3a7713b1edbc | 664 | #define TIM7_BASE (APBPERIPH_BASE + 0x00001400U) |
AnnaBridge | 171:3a7713b1edbc | 665 | #define LCD_BASE (APBPERIPH_BASE + 0x00002400U) |
AnnaBridge | 171:3a7713b1edbc | 666 | #define RTC_BASE (APBPERIPH_BASE + 0x00002800U) |
AnnaBridge | 171:3a7713b1edbc | 667 | #define WWDG_BASE (APBPERIPH_BASE + 0x00002C00U) |
AnnaBridge | 171:3a7713b1edbc | 668 | #define IWDG_BASE (APBPERIPH_BASE + 0x00003000U) |
AnnaBridge | 171:3a7713b1edbc | 669 | #define SPI2_BASE (APBPERIPH_BASE + 0x00003800U) |
AnnaBridge | 171:3a7713b1edbc | 670 | #define USART2_BASE (APBPERIPH_BASE + 0x00004400U) |
AnnaBridge | 171:3a7713b1edbc | 671 | #define LPUART1_BASE (APBPERIPH_BASE + 0x00004800U) |
AnnaBridge | 171:3a7713b1edbc | 672 | #define USART4_BASE (APBPERIPH_BASE + 0x00004C00U) |
AnnaBridge | 171:3a7713b1edbc | 673 | #define USART5_BASE (APBPERIPH_BASE + 0x00005000U) |
AnnaBridge | 171:3a7713b1edbc | 674 | #define I2C1_BASE (APBPERIPH_BASE + 0x00005400U) |
AnnaBridge | 171:3a7713b1edbc | 675 | #define I2C2_BASE (APBPERIPH_BASE + 0x00005800U) |
AnnaBridge | 171:3a7713b1edbc | 676 | #define CRS_BASE (APBPERIPH_BASE + 0x00006C00U) |
AnnaBridge | 171:3a7713b1edbc | 677 | #define PWR_BASE (APBPERIPH_BASE + 0x00007000U) |
AnnaBridge | 171:3a7713b1edbc | 678 | #define DAC_BASE (APBPERIPH_BASE + 0x00007400U) |
AnnaBridge | 171:3a7713b1edbc | 679 | #define LPTIM1_BASE (APBPERIPH_BASE + 0x00007C00U) |
AnnaBridge | 171:3a7713b1edbc | 680 | #define I2C3_BASE (APBPERIPH_BASE + 0x00007800U) |
AnnaBridge | 171:3a7713b1edbc | 681 | |
AnnaBridge | 171:3a7713b1edbc | 682 | #define SYSCFG_BASE (APBPERIPH_BASE + 0x00010000U) |
AnnaBridge | 171:3a7713b1edbc | 683 | #define COMP1_BASE (APBPERIPH_BASE + 0x00010018U) |
AnnaBridge | 171:3a7713b1edbc | 684 | #define COMP2_BASE (APBPERIPH_BASE + 0x0001001CU) |
AnnaBridge | 171:3a7713b1edbc | 685 | #define COMP12_COMMON ((COMP_Common_TypeDef *) COMP1_BASE) |
AnnaBridge | 171:3a7713b1edbc | 686 | #define EXTI_BASE (APBPERIPH_BASE + 0x00010400U) |
AnnaBridge | 171:3a7713b1edbc | 687 | #define TIM21_BASE (APBPERIPH_BASE + 0x00010800U) |
AnnaBridge | 171:3a7713b1edbc | 688 | #define TIM22_BASE (APBPERIPH_BASE + 0x00011400U) |
AnnaBridge | 171:3a7713b1edbc | 689 | #define FIREWALL_BASE (APBPERIPH_BASE + 0x00011C00U) |
AnnaBridge | 171:3a7713b1edbc | 690 | #define ADC1_BASE (APBPERIPH_BASE + 0x00012400U) |
AnnaBridge | 171:3a7713b1edbc | 691 | #define ADC_BASE (APBPERIPH_BASE + 0x00012708U) |
AnnaBridge | 171:3a7713b1edbc | 692 | #define SPI1_BASE (APBPERIPH_BASE + 0x00013000U) |
AnnaBridge | 171:3a7713b1edbc | 693 | #define USART1_BASE (APBPERIPH_BASE + 0x00013800U) |
AnnaBridge | 171:3a7713b1edbc | 694 | #define DBGMCU_BASE (APBPERIPH_BASE + 0x00015800U) |
AnnaBridge | 171:3a7713b1edbc | 695 | |
AnnaBridge | 171:3a7713b1edbc | 696 | #define DMA1_BASE (AHBPERIPH_BASE + 0x00000000U) |
AnnaBridge | 171:3a7713b1edbc | 697 | #define DMA1_Channel1_BASE (DMA1_BASE + 0x00000008U) |
AnnaBridge | 171:3a7713b1edbc | 698 | #define DMA1_Channel2_BASE (DMA1_BASE + 0x0000001CU) |
AnnaBridge | 171:3a7713b1edbc | 699 | #define DMA1_Channel3_BASE (DMA1_BASE + 0x00000030U) |
AnnaBridge | 171:3a7713b1edbc | 700 | #define DMA1_Channel4_BASE (DMA1_BASE + 0x00000044U) |
AnnaBridge | 171:3a7713b1edbc | 701 | #define DMA1_Channel5_BASE (DMA1_BASE + 0x00000058U) |
AnnaBridge | 171:3a7713b1edbc | 702 | #define DMA1_Channel6_BASE (DMA1_BASE + 0x0000006CU) |
AnnaBridge | 171:3a7713b1edbc | 703 | #define DMA1_Channel7_BASE (DMA1_BASE + 0x00000080U) |
AnnaBridge | 171:3a7713b1edbc | 704 | #define DMA1_CSELR_BASE (DMA1_BASE + 0x000000A8U) |
AnnaBridge | 171:3a7713b1edbc | 705 | |
AnnaBridge | 171:3a7713b1edbc | 706 | |
AnnaBridge | 171:3a7713b1edbc | 707 | #define RCC_BASE (AHBPERIPH_BASE + 0x00001000U) |
AnnaBridge | 171:3a7713b1edbc | 708 | #define FLASH_R_BASE (AHBPERIPH_BASE + 0x00002000U) /*!< FLASH registers base address */ |
AnnaBridge | 171:3a7713b1edbc | 709 | #define OB_BASE ((uint32_t)0x1FF80000U) /*!< FLASH Option Bytes base address */ |
AnnaBridge | 171:3a7713b1edbc | 710 | #define FLASHSIZE_BASE ((uint32_t)0x1FF8007CU) /*!< FLASH Size register base address */ |
AnnaBridge | 171:3a7713b1edbc | 711 | #define UID_BASE ((uint32_t)0x1FF80050U) /*!< Unique device ID register base address */ |
AnnaBridge | 171:3a7713b1edbc | 712 | #define CRC_BASE (AHBPERIPH_BASE + 0x00003000U) |
AnnaBridge | 171:3a7713b1edbc | 713 | #define TSC_BASE (AHBPERIPH_BASE + 0x00004000U) |
AnnaBridge | 171:3a7713b1edbc | 714 | #define RNG_BASE (AHBPERIPH_BASE + 0x00005000U) |
AnnaBridge | 171:3a7713b1edbc | 715 | |
AnnaBridge | 171:3a7713b1edbc | 716 | #define GPIOA_BASE (IOPPERIPH_BASE + 0x00000000U) |
AnnaBridge | 171:3a7713b1edbc | 717 | #define GPIOB_BASE (IOPPERIPH_BASE + 0x00000400U) |
AnnaBridge | 171:3a7713b1edbc | 718 | #define GPIOC_BASE (IOPPERIPH_BASE + 0x00000800U) |
AnnaBridge | 171:3a7713b1edbc | 719 | #define GPIOD_BASE (IOPPERIPH_BASE + 0x00000C00U) |
AnnaBridge | 171:3a7713b1edbc | 720 | #define GPIOE_BASE (IOPPERIPH_BASE + 0x00001000U) |
AnnaBridge | 171:3a7713b1edbc | 721 | #define GPIOH_BASE (IOPPERIPH_BASE + 0x00001C00U) |
AnnaBridge | 171:3a7713b1edbc | 722 | |
AnnaBridge | 171:3a7713b1edbc | 723 | /** |
AnnaBridge | 171:3a7713b1edbc | 724 | * @} |
AnnaBridge | 171:3a7713b1edbc | 725 | */ |
AnnaBridge | 171:3a7713b1edbc | 726 | |
AnnaBridge | 171:3a7713b1edbc | 727 | /** @addtogroup Peripheral_declaration |
AnnaBridge | 171:3a7713b1edbc | 728 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 729 | */ |
AnnaBridge | 171:3a7713b1edbc | 730 | |
AnnaBridge | 171:3a7713b1edbc | 731 | #define TIM2 ((TIM_TypeDef *) TIM2_BASE) |
AnnaBridge | 171:3a7713b1edbc | 732 | #define TIM3 ((TIM_TypeDef *) TIM3_BASE) |
AnnaBridge | 171:3a7713b1edbc | 733 | #define TIM6 ((TIM_TypeDef *) TIM6_BASE) |
AnnaBridge | 171:3a7713b1edbc | 734 | #define TIM7 ((TIM_TypeDef *) TIM7_BASE) |
AnnaBridge | 171:3a7713b1edbc | 735 | #define RTC ((RTC_TypeDef *) RTC_BASE) |
AnnaBridge | 171:3a7713b1edbc | 736 | #define WWDG ((WWDG_TypeDef *) WWDG_BASE) |
AnnaBridge | 171:3a7713b1edbc | 737 | #define IWDG ((IWDG_TypeDef *) IWDG_BASE) |
AnnaBridge | 171:3a7713b1edbc | 738 | #define SPI2 ((SPI_TypeDef *) SPI2_BASE) |
AnnaBridge | 171:3a7713b1edbc | 739 | #define USART2 ((USART_TypeDef *) USART2_BASE) |
AnnaBridge | 171:3a7713b1edbc | 740 | #define LPUART1 ((USART_TypeDef *) LPUART1_BASE) |
AnnaBridge | 171:3a7713b1edbc | 741 | #define I2C1 ((I2C_TypeDef *) I2C1_BASE) |
AnnaBridge | 171:3a7713b1edbc | 742 | #define I2C2 ((I2C_TypeDef *) I2C2_BASE) |
AnnaBridge | 171:3a7713b1edbc | 743 | #define I2C3 ((I2C_TypeDef *) I2C3_BASE) |
AnnaBridge | 171:3a7713b1edbc | 744 | #define CRS ((CRS_TypeDef *) CRS_BASE) |
AnnaBridge | 171:3a7713b1edbc | 745 | #define PWR ((PWR_TypeDef *) PWR_BASE) |
AnnaBridge | 171:3a7713b1edbc | 746 | #define DAC ((DAC_TypeDef *) DAC_BASE) |
AnnaBridge | 171:3a7713b1edbc | 747 | #define DAC1 ((DAC_TypeDef *) DAC_BASE) |
AnnaBridge | 171:3a7713b1edbc | 748 | #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE) |
AnnaBridge | 171:3a7713b1edbc | 749 | #define LCD ((LCD_TypeDef *) LCD_BASE) |
AnnaBridge | 171:3a7713b1edbc | 750 | #define USART4 ((USART_TypeDef *) USART4_BASE) |
AnnaBridge | 171:3a7713b1edbc | 751 | #define USART5 ((USART_TypeDef *) USART5_BASE) |
AnnaBridge | 171:3a7713b1edbc | 752 | |
AnnaBridge | 171:3a7713b1edbc | 753 | #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE) |
AnnaBridge | 171:3a7713b1edbc | 754 | #define COMP1 ((COMP_TypeDef *) COMP1_BASE) |
AnnaBridge | 171:3a7713b1edbc | 755 | #define COMP2 ((COMP_TypeDef *) COMP2_BASE) |
AnnaBridge | 171:3a7713b1edbc | 756 | #define EXTI ((EXTI_TypeDef *) EXTI_BASE) |
AnnaBridge | 171:3a7713b1edbc | 757 | #define TIM21 ((TIM_TypeDef *) TIM21_BASE) |
AnnaBridge | 171:3a7713b1edbc | 758 | #define TIM22 ((TIM_TypeDef *) TIM22_BASE) |
AnnaBridge | 171:3a7713b1edbc | 759 | #define FIREWALL ((FIREWALL_TypeDef *) FIREWALL_BASE) |
AnnaBridge | 171:3a7713b1edbc | 760 | #define ADC1 ((ADC_TypeDef *) ADC1_BASE) |
AnnaBridge | 171:3a7713b1edbc | 761 | #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC_BASE) |
AnnaBridge | 171:3a7713b1edbc | 762 | /* Legacy defines */ |
AnnaBridge | 171:3a7713b1edbc | 763 | #define ADC ADC1_COMMON |
AnnaBridge | 171:3a7713b1edbc | 764 | #define SPI1 ((SPI_TypeDef *) SPI1_BASE) |
AnnaBridge | 171:3a7713b1edbc | 765 | #define USART1 ((USART_TypeDef *) USART1_BASE) |
AnnaBridge | 171:3a7713b1edbc | 766 | #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE) |
AnnaBridge | 171:3a7713b1edbc | 767 | |
AnnaBridge | 171:3a7713b1edbc | 768 | #define DMA1 ((DMA_TypeDef *) DMA1_BASE) |
AnnaBridge | 171:3a7713b1edbc | 769 | #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE) |
AnnaBridge | 171:3a7713b1edbc | 770 | #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE) |
AnnaBridge | 171:3a7713b1edbc | 771 | #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE) |
AnnaBridge | 171:3a7713b1edbc | 772 | #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE) |
AnnaBridge | 171:3a7713b1edbc | 773 | #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE) |
AnnaBridge | 171:3a7713b1edbc | 774 | #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE) |
AnnaBridge | 171:3a7713b1edbc | 775 | #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE) |
AnnaBridge | 171:3a7713b1edbc | 776 | #define DMA1_CSELR ((DMA_Request_TypeDef *) DMA1_CSELR_BASE) |
AnnaBridge | 171:3a7713b1edbc | 777 | |
AnnaBridge | 171:3a7713b1edbc | 778 | |
AnnaBridge | 171:3a7713b1edbc | 779 | #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE) |
AnnaBridge | 171:3a7713b1edbc | 780 | #define OB ((OB_TypeDef *) OB_BASE) |
AnnaBridge | 171:3a7713b1edbc | 781 | #define RCC ((RCC_TypeDef *) RCC_BASE) |
AnnaBridge | 171:3a7713b1edbc | 782 | #define CRC ((CRC_TypeDef *) CRC_BASE) |
AnnaBridge | 171:3a7713b1edbc | 783 | #define TSC ((TSC_TypeDef *) TSC_BASE) |
AnnaBridge | 171:3a7713b1edbc | 784 | #define RNG ((RNG_TypeDef *) RNG_BASE) |
AnnaBridge | 171:3a7713b1edbc | 785 | |
AnnaBridge | 171:3a7713b1edbc | 786 | #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE) |
AnnaBridge | 171:3a7713b1edbc | 787 | #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE) |
AnnaBridge | 171:3a7713b1edbc | 788 | #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE) |
AnnaBridge | 171:3a7713b1edbc | 789 | #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE) |
AnnaBridge | 171:3a7713b1edbc | 790 | #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE) |
AnnaBridge | 171:3a7713b1edbc | 791 | #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE) |
AnnaBridge | 171:3a7713b1edbc | 792 | |
AnnaBridge | 171:3a7713b1edbc | 793 | #define USB ((USB_TypeDef *) USB_BASE) |
AnnaBridge | 171:3a7713b1edbc | 794 | |
AnnaBridge | 171:3a7713b1edbc | 795 | /** |
AnnaBridge | 171:3a7713b1edbc | 796 | * @} |
AnnaBridge | 171:3a7713b1edbc | 797 | */ |
AnnaBridge | 171:3a7713b1edbc | 798 | |
AnnaBridge | 171:3a7713b1edbc | 799 | /** @addtogroup Exported_constants |
AnnaBridge | 171:3a7713b1edbc | 800 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 801 | */ |
AnnaBridge | 171:3a7713b1edbc | 802 | |
AnnaBridge | 171:3a7713b1edbc | 803 | /** @addtogroup Peripheral_Registers_Bits_Definition |
AnnaBridge | 171:3a7713b1edbc | 804 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 805 | */ |
AnnaBridge | 171:3a7713b1edbc | 806 | |
AnnaBridge | 171:3a7713b1edbc | 807 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 808 | /* Peripheral Registers Bits Definition */ |
AnnaBridge | 171:3a7713b1edbc | 809 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 810 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 811 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 812 | /* Analog to Digital Converter (ADC) */ |
AnnaBridge | 171:3a7713b1edbc | 813 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 814 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 815 | /******************** Bits definition for ADC_ISR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 816 | #define ADC_ISR_EOCAL_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 817 | #define ADC_ISR_EOCAL_Msk (0x1U << ADC_ISR_EOCAL_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 818 | #define ADC_ISR_EOCAL ADC_ISR_EOCAL_Msk /*!< End of calibration flag */ |
AnnaBridge | 171:3a7713b1edbc | 819 | #define ADC_ISR_AWD_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 820 | #define ADC_ISR_AWD_Msk (0x1U << ADC_ISR_AWD_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 821 | #define ADC_ISR_AWD ADC_ISR_AWD_Msk /*!< Analog watchdog flag */ |
AnnaBridge | 171:3a7713b1edbc | 822 | #define ADC_ISR_OVR_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 823 | #define ADC_ISR_OVR_Msk (0x1U << ADC_ISR_OVR_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 824 | #define ADC_ISR_OVR ADC_ISR_OVR_Msk /*!< Overrun flag */ |
AnnaBridge | 171:3a7713b1edbc | 825 | #define ADC_ISR_EOSEQ_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 826 | #define ADC_ISR_EOSEQ_Msk (0x1U << ADC_ISR_EOSEQ_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 827 | #define ADC_ISR_EOSEQ ADC_ISR_EOSEQ_Msk /*!< End of Sequence flag */ |
AnnaBridge | 171:3a7713b1edbc | 828 | #define ADC_ISR_EOC_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 829 | #define ADC_ISR_EOC_Msk (0x1U << ADC_ISR_EOC_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 830 | #define ADC_ISR_EOC ADC_ISR_EOC_Msk /*!< End of Conversion */ |
AnnaBridge | 171:3a7713b1edbc | 831 | #define ADC_ISR_EOSMP_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 832 | #define ADC_ISR_EOSMP_Msk (0x1U << ADC_ISR_EOSMP_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 833 | #define ADC_ISR_EOSMP ADC_ISR_EOSMP_Msk /*!< End of sampling flag */ |
AnnaBridge | 171:3a7713b1edbc | 834 | #define ADC_ISR_ADRDY_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 835 | #define ADC_ISR_ADRDY_Msk (0x1U << ADC_ISR_ADRDY_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 836 | #define ADC_ISR_ADRDY ADC_ISR_ADRDY_Msk /*!< ADC Ready */ |
AnnaBridge | 171:3a7713b1edbc | 837 | |
AnnaBridge | 171:3a7713b1edbc | 838 | /* Old EOSEQ bit definition, maintained for legacy purpose */ |
AnnaBridge | 171:3a7713b1edbc | 839 | #define ADC_ISR_EOS ADC_ISR_EOSEQ |
AnnaBridge | 171:3a7713b1edbc | 840 | |
AnnaBridge | 171:3a7713b1edbc | 841 | /******************** Bits definition for ADC_IER register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 842 | #define ADC_IER_EOCALIE_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 843 | #define ADC_IER_EOCALIE_Msk (0x1U << ADC_IER_EOCALIE_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 844 | #define ADC_IER_EOCALIE ADC_IER_EOCALIE_Msk /*!< Enf Of Calibration interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 845 | #define ADC_IER_AWDIE_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 846 | #define ADC_IER_AWDIE_Msk (0x1U << ADC_IER_AWDIE_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 847 | #define ADC_IER_AWDIE ADC_IER_AWDIE_Msk /*!< Analog Watchdog interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 848 | #define ADC_IER_OVRIE_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 849 | #define ADC_IER_OVRIE_Msk (0x1U << ADC_IER_OVRIE_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 850 | #define ADC_IER_OVRIE ADC_IER_OVRIE_Msk /*!< Overrun interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 851 | #define ADC_IER_EOSEQIE_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 852 | #define ADC_IER_EOSEQIE_Msk (0x1U << ADC_IER_EOSEQIE_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 853 | #define ADC_IER_EOSEQIE ADC_IER_EOSEQIE_Msk /*!< End of Sequence of conversion interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 854 | #define ADC_IER_EOCIE_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 855 | #define ADC_IER_EOCIE_Msk (0x1U << ADC_IER_EOCIE_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 856 | #define ADC_IER_EOCIE ADC_IER_EOCIE_Msk /*!< End of Conversion interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 857 | #define ADC_IER_EOSMPIE_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 858 | #define ADC_IER_EOSMPIE_Msk (0x1U << ADC_IER_EOSMPIE_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 859 | #define ADC_IER_EOSMPIE ADC_IER_EOSMPIE_Msk /*!< End of sampling interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 860 | #define ADC_IER_ADRDYIE_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 861 | #define ADC_IER_ADRDYIE_Msk (0x1U << ADC_IER_ADRDYIE_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 862 | #define ADC_IER_ADRDYIE ADC_IER_ADRDYIE_Msk /*!< ADC Ready interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 863 | |
AnnaBridge | 171:3a7713b1edbc | 864 | /* Old EOSEQIE bit definition, maintained for legacy purpose */ |
AnnaBridge | 171:3a7713b1edbc | 865 | #define ADC_IER_EOSIE ADC_IER_EOSEQIE |
AnnaBridge | 171:3a7713b1edbc | 866 | |
AnnaBridge | 171:3a7713b1edbc | 867 | /******************** Bits definition for ADC_CR register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 868 | #define ADC_CR_ADCAL_Pos (31U) |
AnnaBridge | 171:3a7713b1edbc | 869 | #define ADC_CR_ADCAL_Msk (0x1U << ADC_CR_ADCAL_Pos) /*!< 0x80000000 */ |
AnnaBridge | 171:3a7713b1edbc | 870 | #define ADC_CR_ADCAL ADC_CR_ADCAL_Msk /*!< ADC calibration */ |
AnnaBridge | 171:3a7713b1edbc | 871 | #define ADC_CR_ADVREGEN_Pos (28U) |
AnnaBridge | 171:3a7713b1edbc | 872 | #define ADC_CR_ADVREGEN_Msk (0x1U << ADC_CR_ADVREGEN_Pos) /*!< 0x10000000 */ |
AnnaBridge | 171:3a7713b1edbc | 873 | #define ADC_CR_ADVREGEN ADC_CR_ADVREGEN_Msk /*!< ADC Voltage Regulator Enable */ |
AnnaBridge | 171:3a7713b1edbc | 874 | #define ADC_CR_ADSTP_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 875 | #define ADC_CR_ADSTP_Msk (0x1U << ADC_CR_ADSTP_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 876 | #define ADC_CR_ADSTP ADC_CR_ADSTP_Msk /*!< ADC stop of conversion command */ |
AnnaBridge | 171:3a7713b1edbc | 877 | #define ADC_CR_ADSTART_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 878 | #define ADC_CR_ADSTART_Msk (0x1U << ADC_CR_ADSTART_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 879 | #define ADC_CR_ADSTART ADC_CR_ADSTART_Msk /*!< ADC start of conversion */ |
AnnaBridge | 171:3a7713b1edbc | 880 | #define ADC_CR_ADDIS_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 881 | #define ADC_CR_ADDIS_Msk (0x1U << ADC_CR_ADDIS_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 882 | #define ADC_CR_ADDIS ADC_CR_ADDIS_Msk /*!< ADC disable command */ |
AnnaBridge | 171:3a7713b1edbc | 883 | #define ADC_CR_ADEN_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 884 | #define ADC_CR_ADEN_Msk (0x1U << ADC_CR_ADEN_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 885 | #define ADC_CR_ADEN ADC_CR_ADEN_Msk /*!< ADC enable control */ /*#### TBV */ |
AnnaBridge | 171:3a7713b1edbc | 886 | |
AnnaBridge | 171:3a7713b1edbc | 887 | /******************* Bits definition for ADC_CFGR1 register *****************/ |
AnnaBridge | 171:3a7713b1edbc | 888 | #define ADC_CFGR1_AWDCH_Pos (26U) |
AnnaBridge | 171:3a7713b1edbc | 889 | #define ADC_CFGR1_AWDCH_Msk (0x1FU << ADC_CFGR1_AWDCH_Pos) /*!< 0x7C000000 */ |
AnnaBridge | 171:3a7713b1edbc | 890 | #define ADC_CFGR1_AWDCH ADC_CFGR1_AWDCH_Msk /*!< AWDCH[4:0] bits (Analog watchdog channel select bits) */ |
AnnaBridge | 171:3a7713b1edbc | 891 | #define ADC_CFGR1_AWDCH_0 (0x01U << ADC_CFGR1_AWDCH_Pos) /*!< 0x04000000 */ |
AnnaBridge | 171:3a7713b1edbc | 892 | #define ADC_CFGR1_AWDCH_1 (0x02U << ADC_CFGR1_AWDCH_Pos) /*!< 0x08000000 */ |
AnnaBridge | 171:3a7713b1edbc | 893 | #define ADC_CFGR1_AWDCH_2 (0x04U << ADC_CFGR1_AWDCH_Pos) /*!< 0x10000000 */ |
AnnaBridge | 171:3a7713b1edbc | 894 | #define ADC_CFGR1_AWDCH_3 (0x08U << ADC_CFGR1_AWDCH_Pos) /*!< 0x20000000 */ |
AnnaBridge | 171:3a7713b1edbc | 895 | #define ADC_CFGR1_AWDCH_4 (0x10U << ADC_CFGR1_AWDCH_Pos) /*!< 0x40000000 */ |
AnnaBridge | 171:3a7713b1edbc | 896 | #define ADC_CFGR1_AWDEN_Pos (23U) |
AnnaBridge | 171:3a7713b1edbc | 897 | #define ADC_CFGR1_AWDEN_Msk (0x1U << ADC_CFGR1_AWDEN_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 898 | #define ADC_CFGR1_AWDEN ADC_CFGR1_AWDEN_Msk /*!< Analog watchdog enable on regular channels */ |
AnnaBridge | 171:3a7713b1edbc | 899 | #define ADC_CFGR1_AWDSGL_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 900 | #define ADC_CFGR1_AWDSGL_Msk (0x1U << ADC_CFGR1_AWDSGL_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 901 | #define ADC_CFGR1_AWDSGL ADC_CFGR1_AWDSGL_Msk /*!< Enable the watchdog on a single channel or on all channels */ |
AnnaBridge | 171:3a7713b1edbc | 902 | #define ADC_CFGR1_DISCEN_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 903 | #define ADC_CFGR1_DISCEN_Msk (0x1U << ADC_CFGR1_DISCEN_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 904 | #define ADC_CFGR1_DISCEN ADC_CFGR1_DISCEN_Msk /*!< Discontinuous mode on regular channels */ |
AnnaBridge | 171:3a7713b1edbc | 905 | #define ADC_CFGR1_AUTOFF_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 906 | #define ADC_CFGR1_AUTOFF_Msk (0x1U << ADC_CFGR1_AUTOFF_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 907 | #define ADC_CFGR1_AUTOFF ADC_CFGR1_AUTOFF_Msk /*!< ADC auto power off */ |
AnnaBridge | 171:3a7713b1edbc | 908 | #define ADC_CFGR1_WAIT_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 909 | #define ADC_CFGR1_WAIT_Msk (0x1U << ADC_CFGR1_WAIT_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 910 | #define ADC_CFGR1_WAIT ADC_CFGR1_WAIT_Msk /*!< ADC wait conversion mode */ |
AnnaBridge | 171:3a7713b1edbc | 911 | #define ADC_CFGR1_CONT_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 912 | #define ADC_CFGR1_CONT_Msk (0x1U << ADC_CFGR1_CONT_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 913 | #define ADC_CFGR1_CONT ADC_CFGR1_CONT_Msk /*!< Continuous Conversion */ |
AnnaBridge | 171:3a7713b1edbc | 914 | #define ADC_CFGR1_OVRMOD_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 915 | #define ADC_CFGR1_OVRMOD_Msk (0x1U << ADC_CFGR1_OVRMOD_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 916 | #define ADC_CFGR1_OVRMOD ADC_CFGR1_OVRMOD_Msk /*!< Overrun mode */ |
AnnaBridge | 171:3a7713b1edbc | 917 | #define ADC_CFGR1_EXTEN_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 918 | #define ADC_CFGR1_EXTEN_Msk (0x3U << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000C00 */ |
AnnaBridge | 171:3a7713b1edbc | 919 | #define ADC_CFGR1_EXTEN ADC_CFGR1_EXTEN_Msk /*!< EXTEN[1:0] bits (External Trigger Conversion mode for regular channels) */ |
AnnaBridge | 171:3a7713b1edbc | 920 | #define ADC_CFGR1_EXTEN_0 (0x1U << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 921 | #define ADC_CFGR1_EXTEN_1 (0x2U << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 922 | #define ADC_CFGR1_EXTSEL_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 923 | #define ADC_CFGR1_EXTSEL_Msk (0x7U << ADC_CFGR1_EXTSEL_Pos) /*!< 0x000001C0 */ |
AnnaBridge | 171:3a7713b1edbc | 924 | #define ADC_CFGR1_EXTSEL ADC_CFGR1_EXTSEL_Msk /*!< EXTSEL[2:0] bits (External Event Select for regular group) */ |
AnnaBridge | 171:3a7713b1edbc | 925 | #define ADC_CFGR1_EXTSEL_0 (0x1U << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 926 | #define ADC_CFGR1_EXTSEL_1 (0x2U << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 927 | #define ADC_CFGR1_EXTSEL_2 (0x4U << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 928 | #define ADC_CFGR1_ALIGN_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 929 | #define ADC_CFGR1_ALIGN_Msk (0x1U << ADC_CFGR1_ALIGN_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 930 | #define ADC_CFGR1_ALIGN ADC_CFGR1_ALIGN_Msk /*!< Data Alignment */ |
AnnaBridge | 171:3a7713b1edbc | 931 | #define ADC_CFGR1_RES_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 932 | #define ADC_CFGR1_RES_Msk (0x3U << ADC_CFGR1_RES_Pos) /*!< 0x00000018 */ |
AnnaBridge | 171:3a7713b1edbc | 933 | #define ADC_CFGR1_RES ADC_CFGR1_RES_Msk /*!< RES[1:0] bits (Resolution) */ |
AnnaBridge | 171:3a7713b1edbc | 934 | #define ADC_CFGR1_RES_0 (0x1U << ADC_CFGR1_RES_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 935 | #define ADC_CFGR1_RES_1 (0x2U << ADC_CFGR1_RES_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 936 | #define ADC_CFGR1_SCANDIR_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 937 | #define ADC_CFGR1_SCANDIR_Msk (0x1U << ADC_CFGR1_SCANDIR_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 938 | #define ADC_CFGR1_SCANDIR ADC_CFGR1_SCANDIR_Msk /*!< Sequence scan direction */ |
AnnaBridge | 171:3a7713b1edbc | 939 | #define ADC_CFGR1_DMACFG_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 940 | #define ADC_CFGR1_DMACFG_Msk (0x1U << ADC_CFGR1_DMACFG_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 941 | #define ADC_CFGR1_DMACFG ADC_CFGR1_DMACFG_Msk /*!< Direct memory access configuration */ |
AnnaBridge | 171:3a7713b1edbc | 942 | #define ADC_CFGR1_DMAEN_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 943 | #define ADC_CFGR1_DMAEN_Msk (0x1U << ADC_CFGR1_DMAEN_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 944 | #define ADC_CFGR1_DMAEN ADC_CFGR1_DMAEN_Msk /*!< Direct memory access enable */ |
AnnaBridge | 171:3a7713b1edbc | 945 | |
AnnaBridge | 171:3a7713b1edbc | 946 | /* Old WAIT bit definition, maintained for legacy purpose */ |
AnnaBridge | 171:3a7713b1edbc | 947 | #define ADC_CFGR1_AUTDLY ADC_CFGR1_WAIT |
AnnaBridge | 171:3a7713b1edbc | 948 | |
AnnaBridge | 171:3a7713b1edbc | 949 | /******************* Bits definition for ADC_CFGR2 register *****************/ |
AnnaBridge | 171:3a7713b1edbc | 950 | #define ADC_CFGR2_TOVS_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 951 | #define ADC_CFGR2_TOVS_Msk (0x1U << ADC_CFGR2_TOVS_Pos) /*!< 0x80000200 */ |
AnnaBridge | 171:3a7713b1edbc | 952 | #define ADC_CFGR2_TOVS ADC_CFGR2_TOVS_Msk /*!< Triggered Oversampling */ |
AnnaBridge | 171:3a7713b1edbc | 953 | #define ADC_CFGR2_OVSS_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 954 | #define ADC_CFGR2_OVSS_Msk (0xFU << ADC_CFGR2_OVSS_Pos) /*!< 0x000001E0 */ |
AnnaBridge | 171:3a7713b1edbc | 955 | #define ADC_CFGR2_OVSS ADC_CFGR2_OVSS_Msk /*!< OVSS [3:0] bits (Oversampling shift) */ |
AnnaBridge | 171:3a7713b1edbc | 956 | #define ADC_CFGR2_OVSS_0 (0x1U << ADC_CFGR2_OVSS_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 957 | #define ADC_CFGR2_OVSS_1 (0x2U << ADC_CFGR2_OVSS_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 958 | #define ADC_CFGR2_OVSS_2 (0x4U << ADC_CFGR2_OVSS_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 959 | #define ADC_CFGR2_OVSS_3 (0x8U << ADC_CFGR2_OVSS_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 960 | #define ADC_CFGR2_OVSR_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 961 | #define ADC_CFGR2_OVSR_Msk (0x7U << ADC_CFGR2_OVSR_Pos) /*!< 0x0000001C */ |
AnnaBridge | 171:3a7713b1edbc | 962 | #define ADC_CFGR2_OVSR ADC_CFGR2_OVSR_Msk /*!< OVSR [2:0] bits (Oversampling ratio) */ |
AnnaBridge | 171:3a7713b1edbc | 963 | #define ADC_CFGR2_OVSR_0 (0x1U << ADC_CFGR2_OVSR_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 964 | #define ADC_CFGR2_OVSR_1 (0x2U << ADC_CFGR2_OVSR_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 965 | #define ADC_CFGR2_OVSR_2 (0x4U << ADC_CFGR2_OVSR_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 966 | #define ADC_CFGR2_OVSE_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 967 | #define ADC_CFGR2_OVSE_Msk (0x1U << ADC_CFGR2_OVSE_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 968 | #define ADC_CFGR2_OVSE ADC_CFGR2_OVSE_Msk /*!< Oversampler Enable */ |
AnnaBridge | 171:3a7713b1edbc | 969 | #define ADC_CFGR2_CKMODE_Pos (30U) |
AnnaBridge | 171:3a7713b1edbc | 970 | #define ADC_CFGR2_CKMODE_Msk (0x3U << ADC_CFGR2_CKMODE_Pos) /*!< 0xC0000000 */ |
AnnaBridge | 171:3a7713b1edbc | 971 | #define ADC_CFGR2_CKMODE ADC_CFGR2_CKMODE_Msk /*!< CKMODE [1:0] bits (ADC clock mode) */ |
AnnaBridge | 171:3a7713b1edbc | 972 | #define ADC_CFGR2_CKMODE_0 (0x1U << ADC_CFGR2_CKMODE_Pos) /*!< 0x40000000 */ |
AnnaBridge | 171:3a7713b1edbc | 973 | #define ADC_CFGR2_CKMODE_1 (0x2U << ADC_CFGR2_CKMODE_Pos) /*!< 0x80000000 */ |
AnnaBridge | 171:3a7713b1edbc | 974 | |
AnnaBridge | 171:3a7713b1edbc | 975 | |
AnnaBridge | 171:3a7713b1edbc | 976 | /****************** Bit definition for ADC_SMPR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 977 | #define ADC_SMPR_SMP_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 978 | #define ADC_SMPR_SMP_Msk (0x7U << ADC_SMPR_SMP_Pos) /*!< 0x00000007 */ |
AnnaBridge | 171:3a7713b1edbc | 979 | #define ADC_SMPR_SMP ADC_SMPR_SMP_Msk /*!< SMPR[2:0] bits (Sampling time selection) */ |
AnnaBridge | 171:3a7713b1edbc | 980 | #define ADC_SMPR_SMP_0 (0x1U << ADC_SMPR_SMP_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 981 | #define ADC_SMPR_SMP_1 (0x2U << ADC_SMPR_SMP_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 982 | #define ADC_SMPR_SMP_2 (0x4U << ADC_SMPR_SMP_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 983 | |
AnnaBridge | 171:3a7713b1edbc | 984 | /* Legacy defines */ |
AnnaBridge | 171:3a7713b1edbc | 985 | #define ADC_SMPR_SMPR ADC_SMPR_SMP |
AnnaBridge | 171:3a7713b1edbc | 986 | #define ADC_SMPR_SMPR_0 ADC_SMPR_SMP_0 |
AnnaBridge | 171:3a7713b1edbc | 987 | #define ADC_SMPR_SMPR_1 ADC_SMPR_SMP_1 |
AnnaBridge | 171:3a7713b1edbc | 988 | #define ADC_SMPR_SMPR_2 ADC_SMPR_SMP_2 |
AnnaBridge | 171:3a7713b1edbc | 989 | |
AnnaBridge | 171:3a7713b1edbc | 990 | /******************* Bit definition for ADC_TR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 991 | #define ADC_TR_HT_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 992 | #define ADC_TR_HT_Msk (0xFFFU << ADC_TR_HT_Pos) /*!< 0x0FFF0000 */ |
AnnaBridge | 171:3a7713b1edbc | 993 | #define ADC_TR_HT ADC_TR_HT_Msk /*!< Analog watchdog high threshold */ |
AnnaBridge | 171:3a7713b1edbc | 994 | #define ADC_TR_LT_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 995 | #define ADC_TR_LT_Msk (0xFFFU << ADC_TR_LT_Pos) /*!< 0x00000FFF */ |
AnnaBridge | 171:3a7713b1edbc | 996 | #define ADC_TR_LT ADC_TR_LT_Msk /*!< Analog watchdog low threshold */ |
AnnaBridge | 171:3a7713b1edbc | 997 | |
AnnaBridge | 171:3a7713b1edbc | 998 | /****************** Bit definition for ADC_CHSELR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 999 | #define ADC_CHSELR_CHSEL_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1000 | #define ADC_CHSELR_CHSEL_Msk (0x7FFFFU << ADC_CHSELR_CHSEL_Pos) /*!< 0x0007FFFF */ |
AnnaBridge | 171:3a7713b1edbc | 1001 | #define ADC_CHSELR_CHSEL ADC_CHSELR_CHSEL_Msk /*!< ADC group regular sequencer channels */ |
AnnaBridge | 171:3a7713b1edbc | 1002 | #define ADC_CHSELR_CHSEL18_Pos (18U) |
AnnaBridge | 171:3a7713b1edbc | 1003 | #define ADC_CHSELR_CHSEL18_Msk (0x1U << ADC_CHSELR_CHSEL18_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 1004 | #define ADC_CHSELR_CHSEL18 ADC_CHSELR_CHSEL18_Msk /*!< Channel 18 selection */ |
AnnaBridge | 171:3a7713b1edbc | 1005 | #define ADC_CHSELR_CHSEL17_Pos (17U) |
AnnaBridge | 171:3a7713b1edbc | 1006 | #define ADC_CHSELR_CHSEL17_Msk (0x1U << ADC_CHSELR_CHSEL17_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 1007 | #define ADC_CHSELR_CHSEL17 ADC_CHSELR_CHSEL17_Msk /*!< Channel 17 selection */ |
AnnaBridge | 171:3a7713b1edbc | 1008 | #define ADC_CHSELR_CHSEL16_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 1009 | #define ADC_CHSELR_CHSEL16_Msk (0x1U << ADC_CHSELR_CHSEL16_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 1010 | #define ADC_CHSELR_CHSEL16 ADC_CHSELR_CHSEL16_Msk /*!< Channel 16 selection */ |
AnnaBridge | 171:3a7713b1edbc | 1011 | #define ADC_CHSELR_CHSEL15_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 1012 | #define ADC_CHSELR_CHSEL15_Msk (0x1U << ADC_CHSELR_CHSEL15_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 1013 | #define ADC_CHSELR_CHSEL15 ADC_CHSELR_CHSEL15_Msk /*!< Channel 15 selection */ |
AnnaBridge | 171:3a7713b1edbc | 1014 | #define ADC_CHSELR_CHSEL14_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 1015 | #define ADC_CHSELR_CHSEL14_Msk (0x1U << ADC_CHSELR_CHSEL14_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 1016 | #define ADC_CHSELR_CHSEL14 ADC_CHSELR_CHSEL14_Msk /*!< Channel 14 selection */ |
AnnaBridge | 171:3a7713b1edbc | 1017 | #define ADC_CHSELR_CHSEL13_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 1018 | #define ADC_CHSELR_CHSEL13_Msk (0x1U << ADC_CHSELR_CHSEL13_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 1019 | #define ADC_CHSELR_CHSEL13 ADC_CHSELR_CHSEL13_Msk /*!< Channel 13 selection */ |
AnnaBridge | 171:3a7713b1edbc | 1020 | #define ADC_CHSELR_CHSEL12_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 1021 | #define ADC_CHSELR_CHSEL12_Msk (0x1U << ADC_CHSELR_CHSEL12_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 1022 | #define ADC_CHSELR_CHSEL12 ADC_CHSELR_CHSEL12_Msk /*!< Channel 12 selection */ |
AnnaBridge | 171:3a7713b1edbc | 1023 | #define ADC_CHSELR_CHSEL11_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 1024 | #define ADC_CHSELR_CHSEL11_Msk (0x1U << ADC_CHSELR_CHSEL11_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 1025 | #define ADC_CHSELR_CHSEL11 ADC_CHSELR_CHSEL11_Msk /*!< Channel 11 selection */ |
AnnaBridge | 171:3a7713b1edbc | 1026 | #define ADC_CHSELR_CHSEL10_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 1027 | #define ADC_CHSELR_CHSEL10_Msk (0x1U << ADC_CHSELR_CHSEL10_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 1028 | #define ADC_CHSELR_CHSEL10 ADC_CHSELR_CHSEL10_Msk /*!< Channel 10 selection */ |
AnnaBridge | 171:3a7713b1edbc | 1029 | #define ADC_CHSELR_CHSEL9_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 1030 | #define ADC_CHSELR_CHSEL9_Msk (0x1U << ADC_CHSELR_CHSEL9_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 1031 | #define ADC_CHSELR_CHSEL9 ADC_CHSELR_CHSEL9_Msk /*!< Channel 9 selection */ |
AnnaBridge | 171:3a7713b1edbc | 1032 | #define ADC_CHSELR_CHSEL8_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 1033 | #define ADC_CHSELR_CHSEL8_Msk (0x1U << ADC_CHSELR_CHSEL8_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 1034 | #define ADC_CHSELR_CHSEL8 ADC_CHSELR_CHSEL8_Msk /*!< Channel 8 selection */ |
AnnaBridge | 171:3a7713b1edbc | 1035 | #define ADC_CHSELR_CHSEL7_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 1036 | #define ADC_CHSELR_CHSEL7_Msk (0x1U << ADC_CHSELR_CHSEL7_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 1037 | #define ADC_CHSELR_CHSEL7 ADC_CHSELR_CHSEL7_Msk /*!< Channel 7 selection */ |
AnnaBridge | 171:3a7713b1edbc | 1038 | #define ADC_CHSELR_CHSEL6_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 1039 | #define ADC_CHSELR_CHSEL6_Msk (0x1U << ADC_CHSELR_CHSEL6_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 1040 | #define ADC_CHSELR_CHSEL6 ADC_CHSELR_CHSEL6_Msk /*!< Channel 6 selection */ |
AnnaBridge | 171:3a7713b1edbc | 1041 | #define ADC_CHSELR_CHSEL5_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 1042 | #define ADC_CHSELR_CHSEL5_Msk (0x1U << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 1043 | #define ADC_CHSELR_CHSEL5 ADC_CHSELR_CHSEL5_Msk /*!< Channel 5 selection */ |
AnnaBridge | 171:3a7713b1edbc | 1044 | #define ADC_CHSELR_CHSEL4_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 1045 | #define ADC_CHSELR_CHSEL4_Msk (0x1U << ADC_CHSELR_CHSEL4_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 1046 | #define ADC_CHSELR_CHSEL4 ADC_CHSELR_CHSEL4_Msk /*!< Channel 4 selection */ |
AnnaBridge | 171:3a7713b1edbc | 1047 | #define ADC_CHSELR_CHSEL3_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 1048 | #define ADC_CHSELR_CHSEL3_Msk (0x1U << ADC_CHSELR_CHSEL3_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 1049 | #define ADC_CHSELR_CHSEL3 ADC_CHSELR_CHSEL3_Msk /*!< Channel 3 selection */ |
AnnaBridge | 171:3a7713b1edbc | 1050 | #define ADC_CHSELR_CHSEL2_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 1051 | #define ADC_CHSELR_CHSEL2_Msk (0x1U << ADC_CHSELR_CHSEL2_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 1052 | #define ADC_CHSELR_CHSEL2 ADC_CHSELR_CHSEL2_Msk /*!< Channel 2 selection */ |
AnnaBridge | 171:3a7713b1edbc | 1053 | #define ADC_CHSELR_CHSEL1_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 1054 | #define ADC_CHSELR_CHSEL1_Msk (0x1U << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 1055 | #define ADC_CHSELR_CHSEL1 ADC_CHSELR_CHSEL1_Msk /*!< Channel 1 selection */ |
AnnaBridge | 171:3a7713b1edbc | 1056 | #define ADC_CHSELR_CHSEL0_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1057 | #define ADC_CHSELR_CHSEL0_Msk (0x1U << ADC_CHSELR_CHSEL0_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 1058 | #define ADC_CHSELR_CHSEL0 ADC_CHSELR_CHSEL0_Msk /*!< Channel 0 selection */ |
AnnaBridge | 171:3a7713b1edbc | 1059 | |
AnnaBridge | 171:3a7713b1edbc | 1060 | /******************** Bit definition for ADC_DR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 1061 | #define ADC_DR_DATA_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1062 | #define ADC_DR_DATA_Msk (0xFFFFU << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */ |
AnnaBridge | 171:3a7713b1edbc | 1063 | #define ADC_DR_DATA ADC_DR_DATA_Msk /*!< Regular data */ |
AnnaBridge | 171:3a7713b1edbc | 1064 | |
AnnaBridge | 171:3a7713b1edbc | 1065 | /******************** Bit definition for ADC_CALFACT register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 1066 | #define ADC_CALFACT_CALFACT_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1067 | #define ADC_CALFACT_CALFACT_Msk (0x7FU << ADC_CALFACT_CALFACT_Pos) /*!< 0x0000007F */ |
AnnaBridge | 171:3a7713b1edbc | 1068 | #define ADC_CALFACT_CALFACT ADC_CALFACT_CALFACT_Msk /*!< Calibration factor */ |
AnnaBridge | 171:3a7713b1edbc | 1069 | |
AnnaBridge | 171:3a7713b1edbc | 1070 | /******************* Bit definition for ADC_CCR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 1071 | #define ADC_CCR_LFMEN_Pos (25U) |
AnnaBridge | 171:3a7713b1edbc | 1072 | #define ADC_CCR_LFMEN_Msk (0x1U << ADC_CCR_LFMEN_Pos) /*!< 0x02000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1073 | #define ADC_CCR_LFMEN ADC_CCR_LFMEN_Msk /*!< Low Frequency Mode enable */ |
AnnaBridge | 171:3a7713b1edbc | 1074 | #define ADC_CCR_VLCDEN_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 1075 | #define ADC_CCR_VLCDEN_Msk (0x1U << ADC_CCR_VLCDEN_Pos) /*!< 0x01000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1076 | #define ADC_CCR_VLCDEN ADC_CCR_VLCDEN_Msk /*!< Voltage LCD enable */ |
AnnaBridge | 171:3a7713b1edbc | 1077 | #define ADC_CCR_TSEN_Pos (23U) |
AnnaBridge | 171:3a7713b1edbc | 1078 | #define ADC_CCR_TSEN_Msk (0x1U << ADC_CCR_TSEN_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 1079 | #define ADC_CCR_TSEN ADC_CCR_TSEN_Msk /*!< Temperature sensore enable */ |
AnnaBridge | 171:3a7713b1edbc | 1080 | #define ADC_CCR_VREFEN_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 1081 | #define ADC_CCR_VREFEN_Msk (0x1U << ADC_CCR_VREFEN_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 1082 | #define ADC_CCR_VREFEN ADC_CCR_VREFEN_Msk /*!< Vrefint enable */ |
AnnaBridge | 171:3a7713b1edbc | 1083 | #define ADC_CCR_PRESC_Pos (18U) |
AnnaBridge | 171:3a7713b1edbc | 1084 | #define ADC_CCR_PRESC_Msk (0xFU << ADC_CCR_PRESC_Pos) /*!< 0x003C0000 */ |
AnnaBridge | 171:3a7713b1edbc | 1085 | #define ADC_CCR_PRESC ADC_CCR_PRESC_Msk /*!< PRESC [3:0] bits (ADC prescaler) */ |
AnnaBridge | 171:3a7713b1edbc | 1086 | #define ADC_CCR_PRESC_0 (0x1U << ADC_CCR_PRESC_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 1087 | #define ADC_CCR_PRESC_1 (0x2U << ADC_CCR_PRESC_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 1088 | #define ADC_CCR_PRESC_2 (0x4U << ADC_CCR_PRESC_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 1089 | #define ADC_CCR_PRESC_3 (0x8U << ADC_CCR_PRESC_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 1090 | |
AnnaBridge | 171:3a7713b1edbc | 1091 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 1092 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 1093 | /* Analog Comparators (COMP) */ |
AnnaBridge | 171:3a7713b1edbc | 1094 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 1095 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 1096 | /************* Bit definition for COMP_CSR register (COMP1 and COMP2) **************/ |
AnnaBridge | 171:3a7713b1edbc | 1097 | /* COMP1 bits definition */ |
AnnaBridge | 171:3a7713b1edbc | 1098 | #define COMP_CSR_COMP1EN_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1099 | #define COMP_CSR_COMP1EN_Msk (0x1U << COMP_CSR_COMP1EN_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 1100 | #define COMP_CSR_COMP1EN COMP_CSR_COMP1EN_Msk /*!< COMP1 enable */ |
AnnaBridge | 171:3a7713b1edbc | 1101 | #define COMP_CSR_COMP1INNSEL_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 1102 | #define COMP_CSR_COMP1INNSEL_Msk (0x3U << COMP_CSR_COMP1INNSEL_Pos) /*!< 0x00000030 */ |
AnnaBridge | 171:3a7713b1edbc | 1103 | #define COMP_CSR_COMP1INNSEL COMP_CSR_COMP1INNSEL_Msk /*!< COMP1 inverting input select */ |
AnnaBridge | 171:3a7713b1edbc | 1104 | #define COMP_CSR_COMP1INNSEL_0 (0x1U << COMP_CSR_COMP1INNSEL_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 1105 | #define COMP_CSR_COMP1INNSEL_1 (0x2U << COMP_CSR_COMP1INNSEL_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 1106 | #define COMP_CSR_COMP1WM_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 1107 | #define COMP_CSR_COMP1WM_Msk (0x1U << COMP_CSR_COMP1WM_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 1108 | #define COMP_CSR_COMP1WM COMP_CSR_COMP1WM_Msk /*!< Comparators window mode enable */ |
AnnaBridge | 171:3a7713b1edbc | 1109 | #define COMP_CSR_COMP1LPTIM1IN1_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 1110 | #define COMP_CSR_COMP1LPTIM1IN1_Msk (0x1U << COMP_CSR_COMP1LPTIM1IN1_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 1111 | #define COMP_CSR_COMP1LPTIM1IN1 COMP_CSR_COMP1LPTIM1IN1_Msk /*!< COMP1 LPTIM1 IN1 connection */ |
AnnaBridge | 171:3a7713b1edbc | 1112 | #define COMP_CSR_COMP1POLARITY_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 1113 | #define COMP_CSR_COMP1POLARITY_Msk (0x1U << COMP_CSR_COMP1POLARITY_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 1114 | #define COMP_CSR_COMP1POLARITY COMP_CSR_COMP1POLARITY_Msk /*!< COMP1 output polarity */ |
AnnaBridge | 171:3a7713b1edbc | 1115 | #define COMP_CSR_COMP1VALUE_Pos (30U) |
AnnaBridge | 171:3a7713b1edbc | 1116 | #define COMP_CSR_COMP1VALUE_Msk (0x1U << COMP_CSR_COMP1VALUE_Pos) /*!< 0x40000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1117 | #define COMP_CSR_COMP1VALUE COMP_CSR_COMP1VALUE_Msk /*!< COMP1 output level */ |
AnnaBridge | 171:3a7713b1edbc | 1118 | #define COMP_CSR_COMP1LOCK_Pos (31U) |
AnnaBridge | 171:3a7713b1edbc | 1119 | #define COMP_CSR_COMP1LOCK_Msk (0x1U << COMP_CSR_COMP1LOCK_Pos) /*!< 0x80000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1120 | #define COMP_CSR_COMP1LOCK COMP_CSR_COMP1LOCK_Msk /*!< COMP1 lock */ |
AnnaBridge | 171:3a7713b1edbc | 1121 | /* COMP2 bits definition */ |
AnnaBridge | 171:3a7713b1edbc | 1122 | #define COMP_CSR_COMP2EN_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1123 | #define COMP_CSR_COMP2EN_Msk (0x1U << COMP_CSR_COMP2EN_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 1124 | #define COMP_CSR_COMP2EN COMP_CSR_COMP2EN_Msk /*!< COMP2 enable */ |
AnnaBridge | 171:3a7713b1edbc | 1125 | #define COMP_CSR_COMP2SPEED_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 1126 | #define COMP_CSR_COMP2SPEED_Msk (0x1U << COMP_CSR_COMP2SPEED_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 1127 | #define COMP_CSR_COMP2SPEED COMP_CSR_COMP2SPEED_Msk /*!< COMP2 power mode */ |
AnnaBridge | 171:3a7713b1edbc | 1128 | #define COMP_CSR_COMP2INNSEL_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 1129 | #define COMP_CSR_COMP2INNSEL_Msk (0x7U << COMP_CSR_COMP2INNSEL_Pos) /*!< 0x00000070 */ |
AnnaBridge | 171:3a7713b1edbc | 1130 | #define COMP_CSR_COMP2INNSEL COMP_CSR_COMP2INNSEL_Msk /*!< COMP2 inverting input select */ |
AnnaBridge | 171:3a7713b1edbc | 1131 | #define COMP_CSR_COMP2INNSEL_0 (0x1U << COMP_CSR_COMP2INNSEL_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 1132 | #define COMP_CSR_COMP2INNSEL_1 (0x2U << COMP_CSR_COMP2INNSEL_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 1133 | #define COMP_CSR_COMP2INNSEL_2 (0x4U << COMP_CSR_COMP2INNSEL_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 1134 | #define COMP_CSR_COMP2INPSEL_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 1135 | #define COMP_CSR_COMP2INPSEL_Msk (0x7U << COMP_CSR_COMP2INPSEL_Pos) /*!< 0x00000700 */ |
AnnaBridge | 171:3a7713b1edbc | 1136 | #define COMP_CSR_COMP2INPSEL COMP_CSR_COMP2INPSEL_Msk /*!< COMPx non inverting input select */ |
AnnaBridge | 171:3a7713b1edbc | 1137 | #define COMP_CSR_COMP2INPSEL_0 (0x1U << COMP_CSR_COMP2INPSEL_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 1138 | #define COMP_CSR_COMP2INPSEL_1 (0x2U << COMP_CSR_COMP2INPSEL_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 1139 | #define COMP_CSR_COMP2INPSEL_2 (0x4U << COMP_CSR_COMP2INPSEL_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 1140 | #define COMP_CSR_COMP2LPTIM1IN2_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 1141 | #define COMP_CSR_COMP2LPTIM1IN2_Msk (0x1U << COMP_CSR_COMP2LPTIM1IN2_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 1142 | #define COMP_CSR_COMP2LPTIM1IN2 COMP_CSR_COMP2LPTIM1IN2_Msk /*!< COMP2 LPTIM1 IN2 connection */ |
AnnaBridge | 171:3a7713b1edbc | 1143 | #define COMP_CSR_COMP2LPTIM1IN1_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 1144 | #define COMP_CSR_COMP2LPTIM1IN1_Msk (0x1U << COMP_CSR_COMP2LPTIM1IN1_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 1145 | #define COMP_CSR_COMP2LPTIM1IN1 COMP_CSR_COMP2LPTIM1IN1_Msk /*!< COMP2 LPTIM1 IN1 connection */ |
AnnaBridge | 171:3a7713b1edbc | 1146 | #define COMP_CSR_COMP2POLARITY_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 1147 | #define COMP_CSR_COMP2POLARITY_Msk (0x1U << COMP_CSR_COMP2POLARITY_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 1148 | #define COMP_CSR_COMP2POLARITY COMP_CSR_COMP2POLARITY_Msk /*!< COMP2 output polarity */ |
AnnaBridge | 171:3a7713b1edbc | 1149 | #define COMP_CSR_COMP2VALUE_Pos (30U) |
AnnaBridge | 171:3a7713b1edbc | 1150 | #define COMP_CSR_COMP2VALUE_Msk (0x1U << COMP_CSR_COMP2VALUE_Pos) /*!< 0x40000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1151 | #define COMP_CSR_COMP2VALUE COMP_CSR_COMP2VALUE_Msk /*!< COMP2 output level */ |
AnnaBridge | 171:3a7713b1edbc | 1152 | #define COMP_CSR_COMP2LOCK_Pos (31U) |
AnnaBridge | 171:3a7713b1edbc | 1153 | #define COMP_CSR_COMP2LOCK_Msk (0x1U << COMP_CSR_COMP2LOCK_Pos) /*!< 0x80000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1154 | #define COMP_CSR_COMP2LOCK COMP_CSR_COMP2LOCK_Msk /*!< COMP2 lock */ |
AnnaBridge | 171:3a7713b1edbc | 1155 | |
AnnaBridge | 171:3a7713b1edbc | 1156 | /********************** Bit definition for COMP_CSR register common ****************/ |
AnnaBridge | 171:3a7713b1edbc | 1157 | #define COMP_CSR_COMPxEN_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1158 | #define COMP_CSR_COMPxEN_Msk (0x1U << COMP_CSR_COMPxEN_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 1159 | #define COMP_CSR_COMPxEN COMP_CSR_COMPxEN_Msk /*!< COMPx enable */ |
AnnaBridge | 171:3a7713b1edbc | 1160 | #define COMP_CSR_COMPxPOLARITY_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 1161 | #define COMP_CSR_COMPxPOLARITY_Msk (0x1U << COMP_CSR_COMPxPOLARITY_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 1162 | #define COMP_CSR_COMPxPOLARITY COMP_CSR_COMPxPOLARITY_Msk /*!< COMPx output polarity */ |
AnnaBridge | 171:3a7713b1edbc | 1163 | #define COMP_CSR_COMPxOUTVALUE_Pos (30U) |
AnnaBridge | 171:3a7713b1edbc | 1164 | #define COMP_CSR_COMPxOUTVALUE_Msk (0x1U << COMP_CSR_COMPxOUTVALUE_Pos) /*!< 0x40000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1165 | #define COMP_CSR_COMPxOUTVALUE COMP_CSR_COMPxOUTVALUE_Msk /*!< COMPx output level */ |
AnnaBridge | 171:3a7713b1edbc | 1166 | #define COMP_CSR_COMPxLOCK_Pos (31U) |
AnnaBridge | 171:3a7713b1edbc | 1167 | #define COMP_CSR_COMPxLOCK_Msk (0x1U << COMP_CSR_COMPxLOCK_Pos) /*!< 0x80000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1168 | #define COMP_CSR_COMPxLOCK COMP_CSR_COMPxLOCK_Msk /*!< COMPx lock */ |
AnnaBridge | 171:3a7713b1edbc | 1169 | |
AnnaBridge | 171:3a7713b1edbc | 1170 | /* Reference defines */ |
AnnaBridge | 171:3a7713b1edbc | 1171 | #define COMP_CSR_WINMODE COMP_CSR_COMP1WM /*!< Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */ |
AnnaBridge | 171:3a7713b1edbc | 1172 | |
AnnaBridge | 171:3a7713b1edbc | 1173 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 1174 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 1175 | /* CRC calculation unit (CRC) */ |
AnnaBridge | 171:3a7713b1edbc | 1176 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 1177 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 1178 | /******************* Bit definition for CRC_DR register *********************/ |
AnnaBridge | 171:3a7713b1edbc | 1179 | #define CRC_DR_DR_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1180 | #define CRC_DR_DR_Msk (0xFFFFFFFFU << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */ |
AnnaBridge | 171:3a7713b1edbc | 1181 | #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */ |
AnnaBridge | 171:3a7713b1edbc | 1182 | |
AnnaBridge | 171:3a7713b1edbc | 1183 | /******************* Bit definition for CRC_IDR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 1184 | #define CRC_IDR_IDR ((uint8_t)0xFFU) /*!< General-purpose 8-bit data register bits */ |
AnnaBridge | 171:3a7713b1edbc | 1185 | |
AnnaBridge | 171:3a7713b1edbc | 1186 | /******************** Bit definition for CRC_CR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 1187 | #define CRC_CR_RESET_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1188 | #define CRC_CR_RESET_Msk (0x1U << CRC_CR_RESET_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 1189 | #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET the CRC computation unit bit */ |
AnnaBridge | 171:3a7713b1edbc | 1190 | #define CRC_CR_POLYSIZE_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 1191 | #define CRC_CR_POLYSIZE_Msk (0x3U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000018 */ |
AnnaBridge | 171:3a7713b1edbc | 1192 | #define CRC_CR_POLYSIZE CRC_CR_POLYSIZE_Msk /*!< Polynomial size bits */ |
AnnaBridge | 171:3a7713b1edbc | 1193 | #define CRC_CR_POLYSIZE_0 (0x1U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 1194 | #define CRC_CR_POLYSIZE_1 (0x2U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 1195 | #define CRC_CR_REV_IN_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 1196 | #define CRC_CR_REV_IN_Msk (0x3U << CRC_CR_REV_IN_Pos) /*!< 0x00000060 */ |
AnnaBridge | 171:3a7713b1edbc | 1197 | #define CRC_CR_REV_IN CRC_CR_REV_IN_Msk /*!< REV_IN Reverse Input Data bits */ |
AnnaBridge | 171:3a7713b1edbc | 1198 | #define CRC_CR_REV_IN_0 (0x1U << CRC_CR_REV_IN_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 1199 | #define CRC_CR_REV_IN_1 (0x2U << CRC_CR_REV_IN_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 1200 | #define CRC_CR_REV_OUT_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 1201 | #define CRC_CR_REV_OUT_Msk (0x1U << CRC_CR_REV_OUT_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 1202 | #define CRC_CR_REV_OUT CRC_CR_REV_OUT_Msk /*!< REV_OUT Reverse Output Data bits */ |
AnnaBridge | 171:3a7713b1edbc | 1203 | |
AnnaBridge | 171:3a7713b1edbc | 1204 | /******************* Bit definition for CRC_INIT register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 1205 | #define CRC_INIT_INIT_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1206 | #define CRC_INIT_INIT_Msk (0xFFFFFFFFU << CRC_INIT_INIT_Pos) /*!< 0xFFFFFFFF */ |
AnnaBridge | 171:3a7713b1edbc | 1207 | #define CRC_INIT_INIT CRC_INIT_INIT_Msk /*!< Initial CRC value bits */ |
AnnaBridge | 171:3a7713b1edbc | 1208 | |
AnnaBridge | 171:3a7713b1edbc | 1209 | /******************* Bit definition for CRC_POL register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 1210 | #define CRC_POL_POL_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1211 | #define CRC_POL_POL_Msk (0xFFFFFFFFU << CRC_POL_POL_Pos) /*!< 0xFFFFFFFF */ |
AnnaBridge | 171:3a7713b1edbc | 1212 | #define CRC_POL_POL CRC_POL_POL_Msk /*!< Coefficients of the polynomial */ |
AnnaBridge | 171:3a7713b1edbc | 1213 | |
AnnaBridge | 171:3a7713b1edbc | 1214 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 1215 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 1216 | /* CRS Clock Recovery System */ |
AnnaBridge | 171:3a7713b1edbc | 1217 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 1218 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 1219 | |
AnnaBridge | 171:3a7713b1edbc | 1220 | /******************* Bit definition for CRS_CR register *********************/ |
AnnaBridge | 171:3a7713b1edbc | 1221 | #define CRS_CR_SYNCOKIE_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1222 | #define CRS_CR_SYNCOKIE_Msk (0x1U << CRS_CR_SYNCOKIE_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 1223 | #define CRS_CR_SYNCOKIE CRS_CR_SYNCOKIE_Msk /* SYNC event OK interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 1224 | #define CRS_CR_SYNCWARNIE_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 1225 | #define CRS_CR_SYNCWARNIE_Msk (0x1U << CRS_CR_SYNCWARNIE_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 1226 | #define CRS_CR_SYNCWARNIE CRS_CR_SYNCWARNIE_Msk /* SYNC warning interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 1227 | #define CRS_CR_ERRIE_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 1228 | #define CRS_CR_ERRIE_Msk (0x1U << CRS_CR_ERRIE_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 1229 | #define CRS_CR_ERRIE CRS_CR_ERRIE_Msk /* SYNC error interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 1230 | #define CRS_CR_ESYNCIE_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 1231 | #define CRS_CR_ESYNCIE_Msk (0x1U << CRS_CR_ESYNCIE_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 1232 | #define CRS_CR_ESYNCIE CRS_CR_ESYNCIE_Msk /* Expected SYNC(ESYNCF) interrupt Enable*/ |
AnnaBridge | 171:3a7713b1edbc | 1233 | #define CRS_CR_CEN_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 1234 | #define CRS_CR_CEN_Msk (0x1U << CRS_CR_CEN_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 1235 | #define CRS_CR_CEN CRS_CR_CEN_Msk /* Frequency error counter enable */ |
AnnaBridge | 171:3a7713b1edbc | 1236 | #define CRS_CR_AUTOTRIMEN_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 1237 | #define CRS_CR_AUTOTRIMEN_Msk (0x1U << CRS_CR_AUTOTRIMEN_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 1238 | #define CRS_CR_AUTOTRIMEN CRS_CR_AUTOTRIMEN_Msk /* Automatic trimming enable */ |
AnnaBridge | 171:3a7713b1edbc | 1239 | #define CRS_CR_SWSYNC_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 1240 | #define CRS_CR_SWSYNC_Msk (0x1U << CRS_CR_SWSYNC_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 1241 | #define CRS_CR_SWSYNC CRS_CR_SWSYNC_Msk /* A Software SYNC event is generated */ |
AnnaBridge | 171:3a7713b1edbc | 1242 | #define CRS_CR_TRIM_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 1243 | #define CRS_CR_TRIM_Msk (0x3FU << CRS_CR_TRIM_Pos) /*!< 0x00003F00 */ |
AnnaBridge | 171:3a7713b1edbc | 1244 | #define CRS_CR_TRIM CRS_CR_TRIM_Msk /* HSI48 oscillator smooth trimming */ |
AnnaBridge | 171:3a7713b1edbc | 1245 | |
AnnaBridge | 171:3a7713b1edbc | 1246 | /******************* Bit definition for CRS_CFGR register *********************/ |
AnnaBridge | 171:3a7713b1edbc | 1247 | #define CRS_CFGR_RELOAD_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1248 | #define CRS_CFGR_RELOAD_Msk (0xFFFFU << CRS_CFGR_RELOAD_Pos) /*!< 0x0000FFFF */ |
AnnaBridge | 171:3a7713b1edbc | 1249 | #define CRS_CFGR_RELOAD CRS_CFGR_RELOAD_Msk /* Counter reload value */ |
AnnaBridge | 171:3a7713b1edbc | 1250 | #define CRS_CFGR_FELIM_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 1251 | #define CRS_CFGR_FELIM_Msk (0xFFU << CRS_CFGR_FELIM_Pos) /*!< 0x00FF0000 */ |
AnnaBridge | 171:3a7713b1edbc | 1252 | #define CRS_CFGR_FELIM CRS_CFGR_FELIM_Msk /* Frequency error limit */ |
AnnaBridge | 171:3a7713b1edbc | 1253 | |
AnnaBridge | 171:3a7713b1edbc | 1254 | #define CRS_CFGR_SYNCDIV_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 1255 | #define CRS_CFGR_SYNCDIV_Msk (0x7U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x07000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1256 | #define CRS_CFGR_SYNCDIV CRS_CFGR_SYNCDIV_Msk /* SYNC divider */ |
AnnaBridge | 171:3a7713b1edbc | 1257 | #define CRS_CFGR_SYNCDIV_0 (0x1U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x01000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1258 | #define CRS_CFGR_SYNCDIV_1 (0x2U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x02000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1259 | #define CRS_CFGR_SYNCDIV_2 (0x4U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x04000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1260 | |
AnnaBridge | 171:3a7713b1edbc | 1261 | #define CRS_CFGR_SYNCSRC_Pos (28U) |
AnnaBridge | 171:3a7713b1edbc | 1262 | #define CRS_CFGR_SYNCSRC_Msk (0x3U << CRS_CFGR_SYNCSRC_Pos) /*!< 0x30000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1263 | #define CRS_CFGR_SYNCSRC CRS_CFGR_SYNCSRC_Msk /* SYNC signal source selection */ |
AnnaBridge | 171:3a7713b1edbc | 1264 | #define CRS_CFGR_SYNCSRC_0 (0x1U << CRS_CFGR_SYNCSRC_Pos) /*!< 0x10000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1265 | #define CRS_CFGR_SYNCSRC_1 (0x2U << CRS_CFGR_SYNCSRC_Pos) /*!< 0x20000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1266 | |
AnnaBridge | 171:3a7713b1edbc | 1267 | #define CRS_CFGR_SYNCPOL_Pos (31U) |
AnnaBridge | 171:3a7713b1edbc | 1268 | #define CRS_CFGR_SYNCPOL_Msk (0x1U << CRS_CFGR_SYNCPOL_Pos) /*!< 0x80000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1269 | #define CRS_CFGR_SYNCPOL CRS_CFGR_SYNCPOL_Msk /* SYNC polarity selection */ |
AnnaBridge | 171:3a7713b1edbc | 1270 | |
AnnaBridge | 171:3a7713b1edbc | 1271 | /******************* Bit definition for CRS_ISR register *********************/ |
AnnaBridge | 171:3a7713b1edbc | 1272 | #define CRS_ISR_SYNCOKF_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1273 | #define CRS_ISR_SYNCOKF_Msk (0x1U << CRS_ISR_SYNCOKF_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 1274 | #define CRS_ISR_SYNCOKF CRS_ISR_SYNCOKF_Msk /* SYNC event OK flag */ |
AnnaBridge | 171:3a7713b1edbc | 1275 | #define CRS_ISR_SYNCWARNF_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 1276 | #define CRS_ISR_SYNCWARNF_Msk (0x1U << CRS_ISR_SYNCWARNF_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 1277 | #define CRS_ISR_SYNCWARNF CRS_ISR_SYNCWARNF_Msk /* SYNC warning */ |
AnnaBridge | 171:3a7713b1edbc | 1278 | #define CRS_ISR_ERRF_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 1279 | #define CRS_ISR_ERRF_Msk (0x1U << CRS_ISR_ERRF_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 1280 | #define CRS_ISR_ERRF CRS_ISR_ERRF_Msk /* SYNC error flag */ |
AnnaBridge | 171:3a7713b1edbc | 1281 | #define CRS_ISR_ESYNCF_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 1282 | #define CRS_ISR_ESYNCF_Msk (0x1U << CRS_ISR_ESYNCF_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 1283 | #define CRS_ISR_ESYNCF CRS_ISR_ESYNCF_Msk /* Expected SYNC flag */ |
AnnaBridge | 171:3a7713b1edbc | 1284 | #define CRS_ISR_SYNCERR_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 1285 | #define CRS_ISR_SYNCERR_Msk (0x1U << CRS_ISR_SYNCERR_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 1286 | #define CRS_ISR_SYNCERR CRS_ISR_SYNCERR_Msk /* SYNC error */ |
AnnaBridge | 171:3a7713b1edbc | 1287 | #define CRS_ISR_SYNCMISS_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 1288 | #define CRS_ISR_SYNCMISS_Msk (0x1U << CRS_ISR_SYNCMISS_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 1289 | #define CRS_ISR_SYNCMISS CRS_ISR_SYNCMISS_Msk /* SYNC missed */ |
AnnaBridge | 171:3a7713b1edbc | 1290 | #define CRS_ISR_TRIMOVF_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 1291 | #define CRS_ISR_TRIMOVF_Msk (0x1U << CRS_ISR_TRIMOVF_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 1292 | #define CRS_ISR_TRIMOVF CRS_ISR_TRIMOVF_Msk /* Trimming overflow or underflow */ |
AnnaBridge | 171:3a7713b1edbc | 1293 | #define CRS_ISR_FEDIR_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 1294 | #define CRS_ISR_FEDIR_Msk (0x1U << CRS_ISR_FEDIR_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 1295 | #define CRS_ISR_FEDIR CRS_ISR_FEDIR_Msk /* Frequency error direction */ |
AnnaBridge | 171:3a7713b1edbc | 1296 | #define CRS_ISR_FECAP_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 1297 | #define CRS_ISR_FECAP_Msk (0xFFFFU << CRS_ISR_FECAP_Pos) /*!< 0xFFFF0000 */ |
AnnaBridge | 171:3a7713b1edbc | 1298 | #define CRS_ISR_FECAP CRS_ISR_FECAP_Msk /* Frequency error capture */ |
AnnaBridge | 171:3a7713b1edbc | 1299 | |
AnnaBridge | 171:3a7713b1edbc | 1300 | /******************* Bit definition for CRS_ICR register *********************/ |
AnnaBridge | 171:3a7713b1edbc | 1301 | #define CRS_ICR_SYNCOKC_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1302 | #define CRS_ICR_SYNCOKC_Msk (0x1U << CRS_ICR_SYNCOKC_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 1303 | #define CRS_ICR_SYNCOKC CRS_ICR_SYNCOKC_Msk /* SYNC event OK clear flag */ |
AnnaBridge | 171:3a7713b1edbc | 1304 | #define CRS_ICR_SYNCWARNC_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 1305 | #define CRS_ICR_SYNCWARNC_Msk (0x1U << CRS_ICR_SYNCWARNC_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 1306 | #define CRS_ICR_SYNCWARNC CRS_ICR_SYNCWARNC_Msk /* SYNC warning clear flag */ |
AnnaBridge | 171:3a7713b1edbc | 1307 | #define CRS_ICR_ERRC_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 1308 | #define CRS_ICR_ERRC_Msk (0x1U << CRS_ICR_ERRC_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 1309 | #define CRS_ICR_ERRC CRS_ICR_ERRC_Msk /* Error clear flag */ |
AnnaBridge | 171:3a7713b1edbc | 1310 | #define CRS_ICR_ESYNCC_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 1311 | #define CRS_ICR_ESYNCC_Msk (0x1U << CRS_ICR_ESYNCC_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 1312 | #define CRS_ICR_ESYNCC CRS_ICR_ESYNCC_Msk /* Expected SYNC clear flag */ |
AnnaBridge | 171:3a7713b1edbc | 1313 | |
AnnaBridge | 171:3a7713b1edbc | 1314 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 1315 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 1316 | /* Digital to Analog Converter (DAC) */ |
AnnaBridge | 171:3a7713b1edbc | 1317 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 1318 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 1319 | |
AnnaBridge | 171:3a7713b1edbc | 1320 | /* |
AnnaBridge | 171:3a7713b1edbc | 1321 | * @brief Specific device feature definitions (not present on all devices in the STM32L0 family) |
AnnaBridge | 171:3a7713b1edbc | 1322 | */ |
AnnaBridge | 171:3a7713b1edbc | 1323 | #define DAC_CHANNEL2_SUPPORT /*!< DAC feature available only on specific devices: availability of DAC channel 2 */ |
AnnaBridge | 171:3a7713b1edbc | 1324 | |
AnnaBridge | 171:3a7713b1edbc | 1325 | /******************** Bit definition for DAC_CR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 1326 | #define DAC_CR_EN1_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1327 | #define DAC_CR_EN1_Msk (0x1U << DAC_CR_EN1_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 1328 | #define DAC_CR_EN1 DAC_CR_EN1_Msk /*!< DAC channel1 enable */ |
AnnaBridge | 171:3a7713b1edbc | 1329 | #define DAC_CR_BOFF1_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 1330 | #define DAC_CR_BOFF1_Msk (0x1U << DAC_CR_BOFF1_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 1331 | #define DAC_CR_BOFF1 DAC_CR_BOFF1_Msk /*!< DAC channel1 output buffer disable */ |
AnnaBridge | 171:3a7713b1edbc | 1332 | #define DAC_CR_TEN1_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 1333 | #define DAC_CR_TEN1_Msk (0x1U << DAC_CR_TEN1_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 1334 | #define DAC_CR_TEN1 DAC_CR_TEN1_Msk /*!< DAC channel1 Trigger enable */ |
AnnaBridge | 171:3a7713b1edbc | 1335 | |
AnnaBridge | 171:3a7713b1edbc | 1336 | #define DAC_CR_TSEL1_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 1337 | #define DAC_CR_TSEL1_Msk (0x7U << DAC_CR_TSEL1_Pos) /*!< 0x00000038 */ |
AnnaBridge | 171:3a7713b1edbc | 1338 | #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk /*!< TSEL1[2:0] (DAC channel1 Trigger selection) */ |
AnnaBridge | 171:3a7713b1edbc | 1339 | #define DAC_CR_TSEL1_0 (0x1U << DAC_CR_TSEL1_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 1340 | #define DAC_CR_TSEL1_1 (0x2U << DAC_CR_TSEL1_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 1341 | #define DAC_CR_TSEL1_2 (0x4U << DAC_CR_TSEL1_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 1342 | |
AnnaBridge | 171:3a7713b1edbc | 1343 | #define DAC_CR_WAVE1_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 1344 | #define DAC_CR_WAVE1_Msk (0x3U << DAC_CR_WAVE1_Pos) /*!< 0x000000C0 */ |
AnnaBridge | 171:3a7713b1edbc | 1345 | #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk /*!< WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */ |
AnnaBridge | 171:3a7713b1edbc | 1346 | #define DAC_CR_WAVE1_0 (0x1U << DAC_CR_WAVE1_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 1347 | #define DAC_CR_WAVE1_1 (0x2U << DAC_CR_WAVE1_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 1348 | |
AnnaBridge | 171:3a7713b1edbc | 1349 | #define DAC_CR_MAMP1_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 1350 | #define DAC_CR_MAMP1_Msk (0xFU << DAC_CR_MAMP1_Pos) /*!< 0x00000F00 */ |
AnnaBridge | 171:3a7713b1edbc | 1351 | #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk /*!< MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */ |
AnnaBridge | 171:3a7713b1edbc | 1352 | #define DAC_CR_MAMP1_0 (0x1U << DAC_CR_MAMP1_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 1353 | #define DAC_CR_MAMP1_1 (0x2U << DAC_CR_MAMP1_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 1354 | #define DAC_CR_MAMP1_2 (0x4U << DAC_CR_MAMP1_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 1355 | #define DAC_CR_MAMP1_3 (0x8U << DAC_CR_MAMP1_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 1356 | |
AnnaBridge | 171:3a7713b1edbc | 1357 | #define DAC_CR_DMAEN1_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 1358 | #define DAC_CR_DMAEN1_Msk (0x1U << DAC_CR_DMAEN1_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 1359 | #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk /*!< DAC channel1 DMA enable */ |
AnnaBridge | 171:3a7713b1edbc | 1360 | #define DAC_CR_DMAUDRIE1_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 1361 | #define DAC_CR_DMAUDRIE1_Msk (0x1U << DAC_CR_DMAUDRIE1_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 1362 | #define DAC_CR_DMAUDRIE1 DAC_CR_DMAUDRIE1_Msk /*!< DAC channel1 DMA Underrun interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 1363 | |
AnnaBridge | 171:3a7713b1edbc | 1364 | #define DAC_CR_EN2_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 1365 | #define DAC_CR_EN2_Msk (0x1U << DAC_CR_EN2_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 1366 | #define DAC_CR_EN2 DAC_CR_EN2_Msk /*!< DAC channel2 enable */ |
AnnaBridge | 171:3a7713b1edbc | 1367 | #define DAC_CR_BOFF2_Pos (17U) |
AnnaBridge | 171:3a7713b1edbc | 1368 | #define DAC_CR_BOFF2_Msk (0x1U << DAC_CR_BOFF2_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 1369 | #define DAC_CR_BOFF2 DAC_CR_BOFF2_Msk /*!< DAC channel2 output buffer disable */ |
AnnaBridge | 171:3a7713b1edbc | 1370 | #define DAC_CR_TEN2_Pos (18U) |
AnnaBridge | 171:3a7713b1edbc | 1371 | #define DAC_CR_TEN2_Msk (0x1U << DAC_CR_TEN2_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 1372 | #define DAC_CR_TEN2 DAC_CR_TEN2_Msk /*!< DAC channel2 Trigger enable */ |
AnnaBridge | 171:3a7713b1edbc | 1373 | |
AnnaBridge | 171:3a7713b1edbc | 1374 | #define DAC_CR_TSEL2_Pos (19U) |
AnnaBridge | 171:3a7713b1edbc | 1375 | #define DAC_CR_TSEL2_Msk (0x7U << DAC_CR_TSEL2_Pos) /*!< 0x00380000 */ |
AnnaBridge | 171:3a7713b1edbc | 1376 | #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk /*!< TSEL2[2:0] (DAC channel2 Trigger selection) */ |
AnnaBridge | 171:3a7713b1edbc | 1377 | #define DAC_CR_TSEL2_0 (0x1U << DAC_CR_TSEL2_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 1378 | #define DAC_CR_TSEL2_1 (0x2U << DAC_CR_TSEL2_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 1379 | #define DAC_CR_TSEL2_2 (0x4U << DAC_CR_TSEL2_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 1380 | |
AnnaBridge | 171:3a7713b1edbc | 1381 | #define DAC_CR_WAVE2_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 1382 | #define DAC_CR_WAVE2_Msk (0x3U << DAC_CR_WAVE2_Pos) /*!< 0x00C00000 */ |
AnnaBridge | 171:3a7713b1edbc | 1383 | #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk /*!< WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */ |
AnnaBridge | 171:3a7713b1edbc | 1384 | #define DAC_CR_WAVE2_0 (0x1U << DAC_CR_WAVE2_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 1385 | #define DAC_CR_WAVE2_1 (0x2U << DAC_CR_WAVE2_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 1386 | |
AnnaBridge | 171:3a7713b1edbc | 1387 | #define DAC_CR_MAMP2_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 1388 | #define DAC_CR_MAMP2_Msk (0xFU << DAC_CR_MAMP2_Pos) /*!< 0x0F000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1389 | #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk /*!< MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */ |
AnnaBridge | 171:3a7713b1edbc | 1390 | #define DAC_CR_MAMP2_0 (0x1U << DAC_CR_MAMP2_Pos) /*!< 0x01000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1391 | #define DAC_CR_MAMP2_1 (0x2U << DAC_CR_MAMP2_Pos) /*!< 0x02000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1392 | #define DAC_CR_MAMP2_2 (0x4U << DAC_CR_MAMP2_Pos) /*!< 0x04000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1393 | #define DAC_CR_MAMP2_3 (0x8U << DAC_CR_MAMP2_Pos) /*!< 0x08000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1394 | |
AnnaBridge | 171:3a7713b1edbc | 1395 | #define DAC_CR_DMAEN2_Pos (28U) |
AnnaBridge | 171:3a7713b1edbc | 1396 | #define DAC_CR_DMAEN2_Msk (0x1U << DAC_CR_DMAEN2_Pos) /*!< 0x10000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1397 | #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk /*!< DAC channel2 DMA enabled */ |
AnnaBridge | 171:3a7713b1edbc | 1398 | #define DAC_CR_DMAUDRIE2_Pos (29U) |
AnnaBridge | 171:3a7713b1edbc | 1399 | #define DAC_CR_DMAUDRIE2_Msk (0x1U << DAC_CR_DMAUDRIE2_Pos) /*!< 0x20000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1400 | #define DAC_CR_DMAUDRIE2 DAC_CR_DMAUDRIE2_Msk /*!< DAC channel12DMA Underrun interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 1401 | |
AnnaBridge | 171:3a7713b1edbc | 1402 | /***************** Bit definition for DAC_SWTRIGR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 1403 | #define DAC_SWTRIGR_SWTRIG1_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1404 | #define DAC_SWTRIGR_SWTRIG1_Msk (0x1U << DAC_SWTRIGR_SWTRIG1_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 1405 | #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk /*!< DAC channel1 software trigger */ |
AnnaBridge | 171:3a7713b1edbc | 1406 | #define DAC_SWTRIGR_SWTRIG2_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 1407 | #define DAC_SWTRIGR_SWTRIG2_Msk (0x1U << DAC_SWTRIGR_SWTRIG2_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 1408 | #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk /*!< DAC channel2 software trigger */ |
AnnaBridge | 171:3a7713b1edbc | 1409 | |
AnnaBridge | 171:3a7713b1edbc | 1410 | /***************** Bit definition for DAC_DHR12R1 register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 1411 | #define DAC_DHR12R1_DACC1DHR_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1412 | #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFU << DAC_DHR12R1_DACC1DHR_Pos) /*!< 0x00000FFF */ |
AnnaBridge | 171:3a7713b1edbc | 1413 | #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk /*!< DAC channel1 12-bit Right aligned data */ |
AnnaBridge | 171:3a7713b1edbc | 1414 | |
AnnaBridge | 171:3a7713b1edbc | 1415 | /***************** Bit definition for DAC_DHR12L1 register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 1416 | #define DAC_DHR12L1_DACC1DHR_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 1417 | #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFU << DAC_DHR12L1_DACC1DHR_Pos) /*!< 0x0000FFF0 */ |
AnnaBridge | 171:3a7713b1edbc | 1418 | #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk /*!< DAC channel1 12-bit Left aligned data */ |
AnnaBridge | 171:3a7713b1edbc | 1419 | |
AnnaBridge | 171:3a7713b1edbc | 1420 | /****************** Bit definition for DAC_DHR8R1 register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 1421 | #define DAC_DHR8R1_DACC1DHR_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1422 | #define DAC_DHR8R1_DACC1DHR_Msk (0xFFU << DAC_DHR8R1_DACC1DHR_Pos) /*!< 0x000000FF */ |
AnnaBridge | 171:3a7713b1edbc | 1423 | #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk /*!< DAC channel1 8-bit Right aligned data */ |
AnnaBridge | 171:3a7713b1edbc | 1424 | |
AnnaBridge | 171:3a7713b1edbc | 1425 | /***************** Bit definition for DAC_DHR12R2 register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 1426 | #define DAC_DHR12R2_DACC2DHR_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1427 | #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFU << DAC_DHR12R2_DACC2DHR_Pos) /*!< 0x00000FFF */ |
AnnaBridge | 171:3a7713b1edbc | 1428 | #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk /*!< DAC channel2 12-bit Right aligned data */ |
AnnaBridge | 171:3a7713b1edbc | 1429 | |
AnnaBridge | 171:3a7713b1edbc | 1430 | /***************** Bit definition for DAC_DHR12L2 register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 1431 | #define DAC_DHR12L2_DACC2DHR_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 1432 | #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFU << DAC_DHR12L2_DACC2DHR_Pos) /*!< 0x0000FFF0 */ |
AnnaBridge | 171:3a7713b1edbc | 1433 | #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk /*!< DAC channel2 12-bit Left aligned data */ |
AnnaBridge | 171:3a7713b1edbc | 1434 | |
AnnaBridge | 171:3a7713b1edbc | 1435 | /****************** Bit definition for DAC_DHR8R2 register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 1436 | #define DAC_DHR8R2_DACC2DHR_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1437 | #define DAC_DHR8R2_DACC2DHR_Msk (0xFFU << DAC_DHR8R2_DACC2DHR_Pos) /*!< 0x000000FF */ |
AnnaBridge | 171:3a7713b1edbc | 1438 | #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk /*!< DAC channel2 8-bit Right aligned data */ |
AnnaBridge | 171:3a7713b1edbc | 1439 | |
AnnaBridge | 171:3a7713b1edbc | 1440 | /***************** Bit definition for DAC_DHR12RD register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 1441 | #define DAC_DHR12RD_DACC1DHR_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1442 | #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFU << DAC_DHR12RD_DACC1DHR_Pos) /*!< 0x00000FFF */ |
AnnaBridge | 171:3a7713b1edbc | 1443 | #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk /*!< DAC channel1 12-bit Right aligned data */ |
AnnaBridge | 171:3a7713b1edbc | 1444 | #define DAC_DHR12RD_DACC2DHR_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 1445 | #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFU << DAC_DHR12RD_DACC2DHR_Pos) /*!< 0x0FFF0000 */ |
AnnaBridge | 171:3a7713b1edbc | 1446 | #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk /*!< DAC channel2 12-bit Right aligned data */ |
AnnaBridge | 171:3a7713b1edbc | 1447 | |
AnnaBridge | 171:3a7713b1edbc | 1448 | /***************** Bit definition for DAC_DHR12LD register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 1449 | #define DAC_DHR12LD_DACC1DHR_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 1450 | #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFU << DAC_DHR12LD_DACC1DHR_Pos) /*!< 0x0000FFF0 */ |
AnnaBridge | 171:3a7713b1edbc | 1451 | #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk /*!< DAC channel1 12-bit Left aligned data */ |
AnnaBridge | 171:3a7713b1edbc | 1452 | #define DAC_DHR12LD_DACC2DHR_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 1453 | #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFU << DAC_DHR12LD_DACC2DHR_Pos) /*!< 0xFFF00000 */ |
AnnaBridge | 171:3a7713b1edbc | 1454 | #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk /*!< DAC channel2 12-bit Left aligned data */ |
AnnaBridge | 171:3a7713b1edbc | 1455 | |
AnnaBridge | 171:3a7713b1edbc | 1456 | /****************** Bit definition for DAC_DHR8RD register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 1457 | #define DAC_DHR8RD_DACC1DHR_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1458 | #define DAC_DHR8RD_DACC1DHR_Msk (0xFFU << DAC_DHR8RD_DACC1DHR_Pos) /*!< 0x000000FF */ |
AnnaBridge | 171:3a7713b1edbc | 1459 | #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk /*!< DAC channel1 8-bit Right aligned data */ |
AnnaBridge | 171:3a7713b1edbc | 1460 | #define DAC_DHR8RD_DACC2DHR_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 1461 | #define DAC_DHR8RD_DACC2DHR_Msk (0xFFU << DAC_DHR8RD_DACC2DHR_Pos) /*!< 0x0000FF00 */ |
AnnaBridge | 171:3a7713b1edbc | 1462 | #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk /*!< DAC channel2 8-bit Right aligned data */ |
AnnaBridge | 171:3a7713b1edbc | 1463 | |
AnnaBridge | 171:3a7713b1edbc | 1464 | /******************* Bit definition for DAC_DOR1 register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 1465 | #define DAC_DOR1_DACC1DOR ((uint16_t)0x00000FFFU) /*!< DAC channel1 data output */ |
AnnaBridge | 171:3a7713b1edbc | 1466 | |
AnnaBridge | 171:3a7713b1edbc | 1467 | /******************* Bit definition for DAC_DOR2 register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 1468 | #define DAC_DOR2_DACC2DOR_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1469 | #define DAC_DOR2_DACC2DOR_Msk (0xFFFU << DAC_DOR2_DACC2DOR_Pos) /*!< 0x00000FFF */ |
AnnaBridge | 171:3a7713b1edbc | 1470 | #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk /*!< DAC channel2 data output */ |
AnnaBridge | 171:3a7713b1edbc | 1471 | |
AnnaBridge | 171:3a7713b1edbc | 1472 | /******************** Bit definition for DAC_SR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 1473 | #define DAC_SR_DMAUDR1_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 1474 | #define DAC_SR_DMAUDR1_Msk (0x1U << DAC_SR_DMAUDR1_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 1475 | #define DAC_SR_DMAUDR1 DAC_SR_DMAUDR1_Msk /*!< DAC channel1 DMA underrun flag */ |
AnnaBridge | 171:3a7713b1edbc | 1476 | #define DAC_SR_DMAUDR2_Pos (29U) |
AnnaBridge | 171:3a7713b1edbc | 1477 | #define DAC_SR_DMAUDR2_Msk (0x1U << DAC_SR_DMAUDR2_Pos) /*!< 0x20000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1478 | #define DAC_SR_DMAUDR2 DAC_SR_DMAUDR2_Msk /*!< DAC channel2 DMA underrun flag */ |
AnnaBridge | 171:3a7713b1edbc | 1479 | |
AnnaBridge | 171:3a7713b1edbc | 1480 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 1481 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 1482 | /* Debug MCU (DBGMCU) */ |
AnnaBridge | 171:3a7713b1edbc | 1483 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 1484 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 1485 | |
AnnaBridge | 171:3a7713b1edbc | 1486 | /**************** Bit definition for DBGMCU_IDCODE register *****************/ |
AnnaBridge | 171:3a7713b1edbc | 1487 | #define DBGMCU_IDCODE_DEV_ID_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1488 | #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFU << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */ |
AnnaBridge | 171:3a7713b1edbc | 1489 | #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk /*!< Device Identifier */ |
AnnaBridge | 171:3a7713b1edbc | 1490 | |
AnnaBridge | 171:3a7713b1edbc | 1491 | #define DBGMCU_IDCODE_DIV_ID_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 1492 | #define DBGMCU_IDCODE_DIV_ID_Msk (0xFU << DBGMCU_IDCODE_DIV_ID_Pos) /*!< 0x0000F000 */ |
AnnaBridge | 171:3a7713b1edbc | 1493 | #define DBGMCU_IDCODE_DIV_ID DBGMCU_IDCODE_DIV_ID_Msk /*!< Division Identifier */ |
AnnaBridge | 171:3a7713b1edbc | 1494 | #define DBGMCU_IDCODE_MCD_DIV_ID_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 1495 | #define DBGMCU_IDCODE_MCD_DIV_ID_Msk (0x3U << DBGMCU_IDCODE_MCD_DIV_ID_Pos) /*!< 0x00006000 */ |
AnnaBridge | 171:3a7713b1edbc | 1496 | #define DBGMCU_IDCODE_MCD_DIV_ID DBGMCU_IDCODE_MCD_DIV_ID_Msk /*!< MCD divsion ID is 6 */ |
AnnaBridge | 171:3a7713b1edbc | 1497 | #define DBGMCU_IDCODE_REV_ID_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 1498 | #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFU << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */ |
AnnaBridge | 171:3a7713b1edbc | 1499 | #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk /*!< REV_ID[15:0] bits (Revision Identifier) */ |
AnnaBridge | 171:3a7713b1edbc | 1500 | #define DBGMCU_IDCODE_REV_ID_0 (0x0001U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 1501 | #define DBGMCU_IDCODE_REV_ID_1 (0x0002U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 1502 | #define DBGMCU_IDCODE_REV_ID_2 (0x0004U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 1503 | #define DBGMCU_IDCODE_REV_ID_3 (0x0008U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 1504 | #define DBGMCU_IDCODE_REV_ID_4 (0x0010U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 1505 | #define DBGMCU_IDCODE_REV_ID_5 (0x0020U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 1506 | #define DBGMCU_IDCODE_REV_ID_6 (0x0040U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 1507 | #define DBGMCU_IDCODE_REV_ID_7 (0x0080U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 1508 | #define DBGMCU_IDCODE_REV_ID_8 (0x0100U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x01000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1509 | #define DBGMCU_IDCODE_REV_ID_9 (0x0200U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x02000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1510 | #define DBGMCU_IDCODE_REV_ID_10 (0x0400U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x04000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1511 | #define DBGMCU_IDCODE_REV_ID_11 (0x0800U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x08000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1512 | #define DBGMCU_IDCODE_REV_ID_12 (0x1000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x10000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1513 | #define DBGMCU_IDCODE_REV_ID_13 (0x2000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x20000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1514 | #define DBGMCU_IDCODE_REV_ID_14 (0x4000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x40000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1515 | #define DBGMCU_IDCODE_REV_ID_15 (0x8000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x80000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1516 | |
AnnaBridge | 171:3a7713b1edbc | 1517 | /****************** Bit definition for DBGMCU_CR register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 1518 | #define DBGMCU_CR_DBG_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1519 | #define DBGMCU_CR_DBG_Msk (0x7U << DBGMCU_CR_DBG_Pos) /*!< 0x00000007 */ |
AnnaBridge | 171:3a7713b1edbc | 1520 | #define DBGMCU_CR_DBG DBGMCU_CR_DBG_Msk /*!< Debug mode mask */ |
AnnaBridge | 171:3a7713b1edbc | 1521 | #define DBGMCU_CR_DBG_SLEEP_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1522 | #define DBGMCU_CR_DBG_SLEEP_Msk (0x1U << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 1523 | #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk /*!< Debug Sleep Mode */ |
AnnaBridge | 171:3a7713b1edbc | 1524 | #define DBGMCU_CR_DBG_STOP_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 1525 | #define DBGMCU_CR_DBG_STOP_Msk (0x1U << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 1526 | #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk /*!< Debug Stop Mode */ |
AnnaBridge | 171:3a7713b1edbc | 1527 | #define DBGMCU_CR_DBG_STANDBY_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 1528 | #define DBGMCU_CR_DBG_STANDBY_Msk (0x1U << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 1529 | #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk /*!< Debug Standby mode */ |
AnnaBridge | 171:3a7713b1edbc | 1530 | |
AnnaBridge | 171:3a7713b1edbc | 1531 | /****************** Bit definition for DBGMCU_APB1_FZ register **************/ |
AnnaBridge | 171:3a7713b1edbc | 1532 | #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1533 | #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 1534 | #define DBGMCU_APB1_FZ_DBG_TIM2_STOP DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk /*!< TIM2 counter stopped when core is halted */ |
AnnaBridge | 171:3a7713b1edbc | 1535 | #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 1536 | #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 1537 | #define DBGMCU_APB1_FZ_DBG_TIM3_STOP DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk |
AnnaBridge | 171:3a7713b1edbc | 1538 | #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 1539 | #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 1540 | #define DBGMCU_APB1_FZ_DBG_TIM6_STOP DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk /*!< TIM6 counter stopped when core is halted */ |
AnnaBridge | 171:3a7713b1edbc | 1541 | #define DBGMCU_APB1_FZ_DBG_TIM7_STOP_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 1542 | #define DBGMCU_APB1_FZ_DBG_TIM7_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM7_STOP_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 1543 | #define DBGMCU_APB1_FZ_DBG_TIM7_STOP DBGMCU_APB1_FZ_DBG_TIM7_STOP_Msk |
AnnaBridge | 171:3a7713b1edbc | 1544 | #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 1545 | #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 1546 | #define DBGMCU_APB1_FZ_DBG_RTC_STOP DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk /*!< RTC Calendar frozen when core is halted */ |
AnnaBridge | 171:3a7713b1edbc | 1547 | #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 1548 | #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 1549 | #define DBGMCU_APB1_FZ_DBG_WWDG_STOP DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk /*!< Debug Window Watchdog stopped when Core is halted */ |
AnnaBridge | 171:3a7713b1edbc | 1550 | #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 1551 | #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 1552 | #define DBGMCU_APB1_FZ_DBG_IWDG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk /*!< Debug Independent Watchdog stopped when Core is halted */ |
AnnaBridge | 171:3a7713b1edbc | 1553 | #define DBGMCU_APB1_FZ_DBG_I2C1_STOP_Pos (21U) |
AnnaBridge | 171:3a7713b1edbc | 1554 | #define DBGMCU_APB1_FZ_DBG_I2C1_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_I2C1_STOP_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 1555 | #define DBGMCU_APB1_FZ_DBG_I2C1_STOP DBGMCU_APB1_FZ_DBG_I2C1_STOP_Msk /*!< I2C1 SMBUS timeout mode stopped when Core is halted */ |
AnnaBridge | 171:3a7713b1edbc | 1556 | #define DBGMCU_APB1_FZ_DBG_I2C2_STOP_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 1557 | #define DBGMCU_APB1_FZ_DBG_I2C2_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_I2C2_STOP_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 1558 | #define DBGMCU_APB1_FZ_DBG_I2C2_STOP DBGMCU_APB1_FZ_DBG_I2C2_STOP_Msk /*!< I2C2 SMBUS timeout mode stopped when Core is halted */ |
AnnaBridge | 171:3a7713b1edbc | 1559 | #define DBGMCU_APB1_FZ_DBG_I2C3_STOP_Pos (23U) |
AnnaBridge | 171:3a7713b1edbc | 1560 | #define DBGMCU_APB1_FZ_DBG_I2C3_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_I2C3_STOP_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 1561 | #define DBGMCU_APB1_FZ_DBG_I2C3_STOP DBGMCU_APB1_FZ_DBG_I2C3_STOP_Msk /*!< I2C3 SMBUS timeout mode stopped when Core is halted */ |
AnnaBridge | 171:3a7713b1edbc | 1562 | #define DBGMCU_APB1_FZ_DBG_LPTIMER_STOP_Pos (31U) |
AnnaBridge | 171:3a7713b1edbc | 1563 | #define DBGMCU_APB1_FZ_DBG_LPTIMER_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_LPTIMER_STOP_Pos) /*!< 0x80000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1564 | #define DBGMCU_APB1_FZ_DBG_LPTIMER_STOP DBGMCU_APB1_FZ_DBG_LPTIMER_STOP_Msk /*!< LPTIM1 counter stopped when core is halted */ |
AnnaBridge | 171:3a7713b1edbc | 1565 | /****************** Bit definition for DBGMCU_APB2_FZ register **************/ |
AnnaBridge | 171:3a7713b1edbc | 1566 | #define DBGMCU_APB2_FZ_DBG_TIM22_STOP_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 1567 | #define DBGMCU_APB2_FZ_DBG_TIM22_STOP_Msk (0x1U << DBGMCU_APB2_FZ_DBG_TIM22_STOP_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 1568 | #define DBGMCU_APB2_FZ_DBG_TIM22_STOP DBGMCU_APB2_FZ_DBG_TIM22_STOP_Msk /*!< TIM22 counter stopped when core is halted */ |
AnnaBridge | 171:3a7713b1edbc | 1569 | #define DBGMCU_APB2_FZ_DBG_TIM21_STOP_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 1570 | #define DBGMCU_APB2_FZ_DBG_TIM21_STOP_Msk (0x1U << DBGMCU_APB2_FZ_DBG_TIM21_STOP_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 1571 | #define DBGMCU_APB2_FZ_DBG_TIM21_STOP DBGMCU_APB2_FZ_DBG_TIM21_STOP_Msk /*!< TIM21 counter stopped when core is halted */ |
AnnaBridge | 171:3a7713b1edbc | 1572 | |
AnnaBridge | 171:3a7713b1edbc | 1573 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 1574 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 1575 | /* DMA Controller (DMA) */ |
AnnaBridge | 171:3a7713b1edbc | 1576 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 1577 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 1578 | |
AnnaBridge | 171:3a7713b1edbc | 1579 | /******************* Bit definition for DMA_ISR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 1580 | #define DMA_ISR_GIF1_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1581 | #define DMA_ISR_GIF1_Msk (0x1U << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 1582 | #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */ |
AnnaBridge | 171:3a7713b1edbc | 1583 | #define DMA_ISR_TCIF1_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 1584 | #define DMA_ISR_TCIF1_Msk (0x1U << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 1585 | #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */ |
AnnaBridge | 171:3a7713b1edbc | 1586 | #define DMA_ISR_HTIF1_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 1587 | #define DMA_ISR_HTIF1_Msk (0x1U << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 1588 | #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */ |
AnnaBridge | 171:3a7713b1edbc | 1589 | #define DMA_ISR_TEIF1_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 1590 | #define DMA_ISR_TEIF1_Msk (0x1U << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 1591 | #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */ |
AnnaBridge | 171:3a7713b1edbc | 1592 | #define DMA_ISR_GIF2_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 1593 | #define DMA_ISR_GIF2_Msk (0x1U << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 1594 | #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */ |
AnnaBridge | 171:3a7713b1edbc | 1595 | #define DMA_ISR_TCIF2_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 1596 | #define DMA_ISR_TCIF2_Msk (0x1U << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 1597 | #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */ |
AnnaBridge | 171:3a7713b1edbc | 1598 | #define DMA_ISR_HTIF2_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 1599 | #define DMA_ISR_HTIF2_Msk (0x1U << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 1600 | #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */ |
AnnaBridge | 171:3a7713b1edbc | 1601 | #define DMA_ISR_TEIF2_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 1602 | #define DMA_ISR_TEIF2_Msk (0x1U << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 1603 | #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */ |
AnnaBridge | 171:3a7713b1edbc | 1604 | #define DMA_ISR_GIF3_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 1605 | #define DMA_ISR_GIF3_Msk (0x1U << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 1606 | #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */ |
AnnaBridge | 171:3a7713b1edbc | 1607 | #define DMA_ISR_TCIF3_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 1608 | #define DMA_ISR_TCIF3_Msk (0x1U << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 1609 | #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */ |
AnnaBridge | 171:3a7713b1edbc | 1610 | #define DMA_ISR_HTIF3_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 1611 | #define DMA_ISR_HTIF3_Msk (0x1U << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 1612 | #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */ |
AnnaBridge | 171:3a7713b1edbc | 1613 | #define DMA_ISR_TEIF3_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 1614 | #define DMA_ISR_TEIF3_Msk (0x1U << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 1615 | #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */ |
AnnaBridge | 171:3a7713b1edbc | 1616 | #define DMA_ISR_GIF4_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 1617 | #define DMA_ISR_GIF4_Msk (0x1U << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 1618 | #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */ |
AnnaBridge | 171:3a7713b1edbc | 1619 | #define DMA_ISR_TCIF4_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 1620 | #define DMA_ISR_TCIF4_Msk (0x1U << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 1621 | #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */ |
AnnaBridge | 171:3a7713b1edbc | 1622 | #define DMA_ISR_HTIF4_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 1623 | #define DMA_ISR_HTIF4_Msk (0x1U << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 1624 | #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */ |
AnnaBridge | 171:3a7713b1edbc | 1625 | #define DMA_ISR_TEIF4_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 1626 | #define DMA_ISR_TEIF4_Msk (0x1U << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 1627 | #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */ |
AnnaBridge | 171:3a7713b1edbc | 1628 | #define DMA_ISR_GIF5_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 1629 | #define DMA_ISR_GIF5_Msk (0x1U << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 1630 | #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */ |
AnnaBridge | 171:3a7713b1edbc | 1631 | #define DMA_ISR_TCIF5_Pos (17U) |
AnnaBridge | 171:3a7713b1edbc | 1632 | #define DMA_ISR_TCIF5_Msk (0x1U << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 1633 | #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */ |
AnnaBridge | 171:3a7713b1edbc | 1634 | #define DMA_ISR_HTIF5_Pos (18U) |
AnnaBridge | 171:3a7713b1edbc | 1635 | #define DMA_ISR_HTIF5_Msk (0x1U << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 1636 | #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */ |
AnnaBridge | 171:3a7713b1edbc | 1637 | #define DMA_ISR_TEIF5_Pos (19U) |
AnnaBridge | 171:3a7713b1edbc | 1638 | #define DMA_ISR_TEIF5_Msk (0x1U << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 1639 | #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */ |
AnnaBridge | 171:3a7713b1edbc | 1640 | #define DMA_ISR_GIF6_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 1641 | #define DMA_ISR_GIF6_Msk (0x1U << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 1642 | #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */ |
AnnaBridge | 171:3a7713b1edbc | 1643 | #define DMA_ISR_TCIF6_Pos (21U) |
AnnaBridge | 171:3a7713b1edbc | 1644 | #define DMA_ISR_TCIF6_Msk (0x1U << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 1645 | #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */ |
AnnaBridge | 171:3a7713b1edbc | 1646 | #define DMA_ISR_HTIF6_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 1647 | #define DMA_ISR_HTIF6_Msk (0x1U << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 1648 | #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */ |
AnnaBridge | 171:3a7713b1edbc | 1649 | #define DMA_ISR_TEIF6_Pos (23U) |
AnnaBridge | 171:3a7713b1edbc | 1650 | #define DMA_ISR_TEIF6_Msk (0x1U << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 1651 | #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */ |
AnnaBridge | 171:3a7713b1edbc | 1652 | #define DMA_ISR_GIF7_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 1653 | #define DMA_ISR_GIF7_Msk (0x1U << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1654 | #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */ |
AnnaBridge | 171:3a7713b1edbc | 1655 | #define DMA_ISR_TCIF7_Pos (25U) |
AnnaBridge | 171:3a7713b1edbc | 1656 | #define DMA_ISR_TCIF7_Msk (0x1U << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1657 | #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */ |
AnnaBridge | 171:3a7713b1edbc | 1658 | #define DMA_ISR_HTIF7_Pos (26U) |
AnnaBridge | 171:3a7713b1edbc | 1659 | #define DMA_ISR_HTIF7_Msk (0x1U << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1660 | #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */ |
AnnaBridge | 171:3a7713b1edbc | 1661 | #define DMA_ISR_TEIF7_Pos (27U) |
AnnaBridge | 171:3a7713b1edbc | 1662 | #define DMA_ISR_TEIF7_Msk (0x1U << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1663 | #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */ |
AnnaBridge | 171:3a7713b1edbc | 1664 | |
AnnaBridge | 171:3a7713b1edbc | 1665 | /******************* Bit definition for DMA_IFCR register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 1666 | #define DMA_IFCR_CGIF1_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1667 | #define DMA_IFCR_CGIF1_Msk (0x1U << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 1668 | #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clear */ |
AnnaBridge | 171:3a7713b1edbc | 1669 | #define DMA_IFCR_CTCIF1_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 1670 | #define DMA_IFCR_CTCIF1_Msk (0x1U << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 1671 | #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */ |
AnnaBridge | 171:3a7713b1edbc | 1672 | #define DMA_IFCR_CHTIF1_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 1673 | #define DMA_IFCR_CHTIF1_Msk (0x1U << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 1674 | #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */ |
AnnaBridge | 171:3a7713b1edbc | 1675 | #define DMA_IFCR_CTEIF1_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 1676 | #define DMA_IFCR_CTEIF1_Msk (0x1U << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 1677 | #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */ |
AnnaBridge | 171:3a7713b1edbc | 1678 | #define DMA_IFCR_CGIF2_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 1679 | #define DMA_IFCR_CGIF2_Msk (0x1U << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 1680 | #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */ |
AnnaBridge | 171:3a7713b1edbc | 1681 | #define DMA_IFCR_CTCIF2_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 1682 | #define DMA_IFCR_CTCIF2_Msk (0x1U << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 1683 | #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */ |
AnnaBridge | 171:3a7713b1edbc | 1684 | #define DMA_IFCR_CHTIF2_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 1685 | #define DMA_IFCR_CHTIF2_Msk (0x1U << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 1686 | #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */ |
AnnaBridge | 171:3a7713b1edbc | 1687 | #define DMA_IFCR_CTEIF2_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 1688 | #define DMA_IFCR_CTEIF2_Msk (0x1U << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 1689 | #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */ |
AnnaBridge | 171:3a7713b1edbc | 1690 | #define DMA_IFCR_CGIF3_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 1691 | #define DMA_IFCR_CGIF3_Msk (0x1U << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 1692 | #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */ |
AnnaBridge | 171:3a7713b1edbc | 1693 | #define DMA_IFCR_CTCIF3_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 1694 | #define DMA_IFCR_CTCIF3_Msk (0x1U << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 1695 | #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */ |
AnnaBridge | 171:3a7713b1edbc | 1696 | #define DMA_IFCR_CHTIF3_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 1697 | #define DMA_IFCR_CHTIF3_Msk (0x1U << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 1698 | #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */ |
AnnaBridge | 171:3a7713b1edbc | 1699 | #define DMA_IFCR_CTEIF3_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 1700 | #define DMA_IFCR_CTEIF3_Msk (0x1U << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 1701 | #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */ |
AnnaBridge | 171:3a7713b1edbc | 1702 | #define DMA_IFCR_CGIF4_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 1703 | #define DMA_IFCR_CGIF4_Msk (0x1U << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 1704 | #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */ |
AnnaBridge | 171:3a7713b1edbc | 1705 | #define DMA_IFCR_CTCIF4_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 1706 | #define DMA_IFCR_CTCIF4_Msk (0x1U << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 1707 | #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */ |
AnnaBridge | 171:3a7713b1edbc | 1708 | #define DMA_IFCR_CHTIF4_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 1709 | #define DMA_IFCR_CHTIF4_Msk (0x1U << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 1710 | #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */ |
AnnaBridge | 171:3a7713b1edbc | 1711 | #define DMA_IFCR_CTEIF4_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 1712 | #define DMA_IFCR_CTEIF4_Msk (0x1U << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 1713 | #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */ |
AnnaBridge | 171:3a7713b1edbc | 1714 | #define DMA_IFCR_CGIF5_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 1715 | #define DMA_IFCR_CGIF5_Msk (0x1U << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 1716 | #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */ |
AnnaBridge | 171:3a7713b1edbc | 1717 | #define DMA_IFCR_CTCIF5_Pos (17U) |
AnnaBridge | 171:3a7713b1edbc | 1718 | #define DMA_IFCR_CTCIF5_Msk (0x1U << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 1719 | #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */ |
AnnaBridge | 171:3a7713b1edbc | 1720 | #define DMA_IFCR_CHTIF5_Pos (18U) |
AnnaBridge | 171:3a7713b1edbc | 1721 | #define DMA_IFCR_CHTIF5_Msk (0x1U << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 1722 | #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */ |
AnnaBridge | 171:3a7713b1edbc | 1723 | #define DMA_IFCR_CTEIF5_Pos (19U) |
AnnaBridge | 171:3a7713b1edbc | 1724 | #define DMA_IFCR_CTEIF5_Msk (0x1U << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 1725 | #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */ |
AnnaBridge | 171:3a7713b1edbc | 1726 | #define DMA_IFCR_CGIF6_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 1727 | #define DMA_IFCR_CGIF6_Msk (0x1U << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 1728 | #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */ |
AnnaBridge | 171:3a7713b1edbc | 1729 | #define DMA_IFCR_CTCIF6_Pos (21U) |
AnnaBridge | 171:3a7713b1edbc | 1730 | #define DMA_IFCR_CTCIF6_Msk (0x1U << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 1731 | #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */ |
AnnaBridge | 171:3a7713b1edbc | 1732 | #define DMA_IFCR_CHTIF6_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 1733 | #define DMA_IFCR_CHTIF6_Msk (0x1U << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 1734 | #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */ |
AnnaBridge | 171:3a7713b1edbc | 1735 | #define DMA_IFCR_CTEIF6_Pos (23U) |
AnnaBridge | 171:3a7713b1edbc | 1736 | #define DMA_IFCR_CTEIF6_Msk (0x1U << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 1737 | #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */ |
AnnaBridge | 171:3a7713b1edbc | 1738 | #define DMA_IFCR_CGIF7_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 1739 | #define DMA_IFCR_CGIF7_Msk (0x1U << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1740 | #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */ |
AnnaBridge | 171:3a7713b1edbc | 1741 | #define DMA_IFCR_CTCIF7_Pos (25U) |
AnnaBridge | 171:3a7713b1edbc | 1742 | #define DMA_IFCR_CTCIF7_Msk (0x1U << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1743 | #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */ |
AnnaBridge | 171:3a7713b1edbc | 1744 | #define DMA_IFCR_CHTIF7_Pos (26U) |
AnnaBridge | 171:3a7713b1edbc | 1745 | #define DMA_IFCR_CHTIF7_Msk (0x1U << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1746 | #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */ |
AnnaBridge | 171:3a7713b1edbc | 1747 | #define DMA_IFCR_CTEIF7_Pos (27U) |
AnnaBridge | 171:3a7713b1edbc | 1748 | #define DMA_IFCR_CTEIF7_Msk (0x1U << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1749 | #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */ |
AnnaBridge | 171:3a7713b1edbc | 1750 | |
AnnaBridge | 171:3a7713b1edbc | 1751 | /******************* Bit definition for DMA_CCR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 1752 | #define DMA_CCR_EN_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1753 | #define DMA_CCR_EN_Msk (0x1U << DMA_CCR_EN_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 1754 | #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */ |
AnnaBridge | 171:3a7713b1edbc | 1755 | #define DMA_CCR_TCIE_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 1756 | #define DMA_CCR_TCIE_Msk (0x1U << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 1757 | #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 1758 | #define DMA_CCR_HTIE_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 1759 | #define DMA_CCR_HTIE_Msk (0x1U << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 1760 | #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 1761 | #define DMA_CCR_TEIE_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 1762 | #define DMA_CCR_TEIE_Msk (0x1U << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 1763 | #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 1764 | #define DMA_CCR_DIR_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 1765 | #define DMA_CCR_DIR_Msk (0x1U << DMA_CCR_DIR_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 1766 | #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */ |
AnnaBridge | 171:3a7713b1edbc | 1767 | #define DMA_CCR_CIRC_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 1768 | #define DMA_CCR_CIRC_Msk (0x1U << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 1769 | #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */ |
AnnaBridge | 171:3a7713b1edbc | 1770 | #define DMA_CCR_PINC_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 1771 | #define DMA_CCR_PINC_Msk (0x1U << DMA_CCR_PINC_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 1772 | #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */ |
AnnaBridge | 171:3a7713b1edbc | 1773 | #define DMA_CCR_MINC_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 1774 | #define DMA_CCR_MINC_Msk (0x1U << DMA_CCR_MINC_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 1775 | #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */ |
AnnaBridge | 171:3a7713b1edbc | 1776 | |
AnnaBridge | 171:3a7713b1edbc | 1777 | #define DMA_CCR_PSIZE_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 1778 | #define DMA_CCR_PSIZE_Msk (0x3U << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */ |
AnnaBridge | 171:3a7713b1edbc | 1779 | #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */ |
AnnaBridge | 171:3a7713b1edbc | 1780 | #define DMA_CCR_PSIZE_0 (0x1U << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 1781 | #define DMA_CCR_PSIZE_1 (0x2U << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 1782 | |
AnnaBridge | 171:3a7713b1edbc | 1783 | #define DMA_CCR_MSIZE_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 1784 | #define DMA_CCR_MSIZE_Msk (0x3U << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */ |
AnnaBridge | 171:3a7713b1edbc | 1785 | #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */ |
AnnaBridge | 171:3a7713b1edbc | 1786 | #define DMA_CCR_MSIZE_0 (0x1U << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 1787 | #define DMA_CCR_MSIZE_1 (0x2U << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 1788 | |
AnnaBridge | 171:3a7713b1edbc | 1789 | #define DMA_CCR_PL_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 1790 | #define DMA_CCR_PL_Msk (0x3U << DMA_CCR_PL_Pos) /*!< 0x00003000 */ |
AnnaBridge | 171:3a7713b1edbc | 1791 | #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level)*/ |
AnnaBridge | 171:3a7713b1edbc | 1792 | #define DMA_CCR_PL_0 (0x1U << DMA_CCR_PL_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 1793 | #define DMA_CCR_PL_1 (0x2U << DMA_CCR_PL_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 1794 | |
AnnaBridge | 171:3a7713b1edbc | 1795 | #define DMA_CCR_MEM2MEM_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 1796 | #define DMA_CCR_MEM2MEM_Msk (0x1U << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 1797 | #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */ |
AnnaBridge | 171:3a7713b1edbc | 1798 | |
AnnaBridge | 171:3a7713b1edbc | 1799 | /****************** Bit definition for DMA_CNDTR register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 1800 | #define DMA_CNDTR_NDT_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1801 | #define DMA_CNDTR_NDT_Msk (0xFFFFU << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */ |
AnnaBridge | 171:3a7713b1edbc | 1802 | #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */ |
AnnaBridge | 171:3a7713b1edbc | 1803 | |
AnnaBridge | 171:3a7713b1edbc | 1804 | /****************** Bit definition for DMA_CPAR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 1805 | #define DMA_CPAR_PA_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1806 | #define DMA_CPAR_PA_Msk (0xFFFFFFFFU << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */ |
AnnaBridge | 171:3a7713b1edbc | 1807 | #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */ |
AnnaBridge | 171:3a7713b1edbc | 1808 | |
AnnaBridge | 171:3a7713b1edbc | 1809 | /****************** Bit definition for DMA_CMAR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 1810 | #define DMA_CMAR_MA_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1811 | #define DMA_CMAR_MA_Msk (0xFFFFFFFFU << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */ |
AnnaBridge | 171:3a7713b1edbc | 1812 | #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */ |
AnnaBridge | 171:3a7713b1edbc | 1813 | |
AnnaBridge | 171:3a7713b1edbc | 1814 | |
AnnaBridge | 171:3a7713b1edbc | 1815 | /******************* Bit definition for DMA_CSELR register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 1816 | #define DMA_CSELR_C1S_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1817 | #define DMA_CSELR_C1S_Msk (0xFU << DMA_CSELR_C1S_Pos) /*!< 0x0000000F */ |
AnnaBridge | 171:3a7713b1edbc | 1818 | #define DMA_CSELR_C1S DMA_CSELR_C1S_Msk /*!< Channel 1 Selection */ |
AnnaBridge | 171:3a7713b1edbc | 1819 | #define DMA_CSELR_C2S_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 1820 | #define DMA_CSELR_C2S_Msk (0xFU << DMA_CSELR_C2S_Pos) /*!< 0x000000F0 */ |
AnnaBridge | 171:3a7713b1edbc | 1821 | #define DMA_CSELR_C2S DMA_CSELR_C2S_Msk /*!< Channel 2 Selection */ |
AnnaBridge | 171:3a7713b1edbc | 1822 | #define DMA_CSELR_C3S_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 1823 | #define DMA_CSELR_C3S_Msk (0xFU << DMA_CSELR_C3S_Pos) /*!< 0x00000F00 */ |
AnnaBridge | 171:3a7713b1edbc | 1824 | #define DMA_CSELR_C3S DMA_CSELR_C3S_Msk /*!< Channel 3 Selection */ |
AnnaBridge | 171:3a7713b1edbc | 1825 | #define DMA_CSELR_C4S_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 1826 | #define DMA_CSELR_C4S_Msk (0xFU << DMA_CSELR_C4S_Pos) /*!< 0x0000F000 */ |
AnnaBridge | 171:3a7713b1edbc | 1827 | #define DMA_CSELR_C4S DMA_CSELR_C4S_Msk /*!< Channel 4 Selection */ |
AnnaBridge | 171:3a7713b1edbc | 1828 | #define DMA_CSELR_C5S_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 1829 | #define DMA_CSELR_C5S_Msk (0xFU << DMA_CSELR_C5S_Pos) /*!< 0x000F0000 */ |
AnnaBridge | 171:3a7713b1edbc | 1830 | #define DMA_CSELR_C5S DMA_CSELR_C5S_Msk /*!< Channel 5 Selection */ |
AnnaBridge | 171:3a7713b1edbc | 1831 | #define DMA_CSELR_C6S_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 1832 | #define DMA_CSELR_C6S_Msk (0xFU << DMA_CSELR_C6S_Pos) /*!< 0x00F00000 */ |
AnnaBridge | 171:3a7713b1edbc | 1833 | #define DMA_CSELR_C6S DMA_CSELR_C6S_Msk /*!< Channel 6 Selection */ |
AnnaBridge | 171:3a7713b1edbc | 1834 | #define DMA_CSELR_C7S_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 1835 | #define DMA_CSELR_C7S_Msk (0xFU << DMA_CSELR_C7S_Pos) /*!< 0x0F000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1836 | #define DMA_CSELR_C7S DMA_CSELR_C7S_Msk /*!< Channel 7 Selection */ |
AnnaBridge | 171:3a7713b1edbc | 1837 | |
AnnaBridge | 171:3a7713b1edbc | 1838 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 1839 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 1840 | /* External Interrupt/Event Controller (EXTI) */ |
AnnaBridge | 171:3a7713b1edbc | 1841 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 1842 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 1843 | |
AnnaBridge | 171:3a7713b1edbc | 1844 | /******************* Bit definition for EXTI_IMR register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 1845 | #define EXTI_IMR_IM0_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1846 | #define EXTI_IMR_IM0_Msk (0x1U << EXTI_IMR_IM0_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 1847 | #define EXTI_IMR_IM0 EXTI_IMR_IM0_Msk /*!< Interrupt Mask on line 0 */ |
AnnaBridge | 171:3a7713b1edbc | 1848 | #define EXTI_IMR_IM1_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 1849 | #define EXTI_IMR_IM1_Msk (0x1U << EXTI_IMR_IM1_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 1850 | #define EXTI_IMR_IM1 EXTI_IMR_IM1_Msk /*!< Interrupt Mask on line 1 */ |
AnnaBridge | 171:3a7713b1edbc | 1851 | #define EXTI_IMR_IM2_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 1852 | #define EXTI_IMR_IM2_Msk (0x1U << EXTI_IMR_IM2_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 1853 | #define EXTI_IMR_IM2 EXTI_IMR_IM2_Msk /*!< Interrupt Mask on line 2 */ |
AnnaBridge | 171:3a7713b1edbc | 1854 | #define EXTI_IMR_IM3_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 1855 | #define EXTI_IMR_IM3_Msk (0x1U << EXTI_IMR_IM3_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 1856 | #define EXTI_IMR_IM3 EXTI_IMR_IM3_Msk /*!< Interrupt Mask on line 3 */ |
AnnaBridge | 171:3a7713b1edbc | 1857 | #define EXTI_IMR_IM4_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 1858 | #define EXTI_IMR_IM4_Msk (0x1U << EXTI_IMR_IM4_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 1859 | #define EXTI_IMR_IM4 EXTI_IMR_IM4_Msk /*!< Interrupt Mask on line 4 */ |
AnnaBridge | 171:3a7713b1edbc | 1860 | #define EXTI_IMR_IM5_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 1861 | #define EXTI_IMR_IM5_Msk (0x1U << EXTI_IMR_IM5_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 1862 | #define EXTI_IMR_IM5 EXTI_IMR_IM5_Msk /*!< Interrupt Mask on line 5 */ |
AnnaBridge | 171:3a7713b1edbc | 1863 | #define EXTI_IMR_IM6_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 1864 | #define EXTI_IMR_IM6_Msk (0x1U << EXTI_IMR_IM6_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 1865 | #define EXTI_IMR_IM6 EXTI_IMR_IM6_Msk /*!< Interrupt Mask on line 6 */ |
AnnaBridge | 171:3a7713b1edbc | 1866 | #define EXTI_IMR_IM7_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 1867 | #define EXTI_IMR_IM7_Msk (0x1U << EXTI_IMR_IM7_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 1868 | #define EXTI_IMR_IM7 EXTI_IMR_IM7_Msk /*!< Interrupt Mask on line 7 */ |
AnnaBridge | 171:3a7713b1edbc | 1869 | #define EXTI_IMR_IM8_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 1870 | #define EXTI_IMR_IM8_Msk (0x1U << EXTI_IMR_IM8_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 1871 | #define EXTI_IMR_IM8 EXTI_IMR_IM8_Msk /*!< Interrupt Mask on line 8 */ |
AnnaBridge | 171:3a7713b1edbc | 1872 | #define EXTI_IMR_IM9_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 1873 | #define EXTI_IMR_IM9_Msk (0x1U << EXTI_IMR_IM9_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 1874 | #define EXTI_IMR_IM9 EXTI_IMR_IM9_Msk /*!< Interrupt Mask on line 9 */ |
AnnaBridge | 171:3a7713b1edbc | 1875 | #define EXTI_IMR_IM10_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 1876 | #define EXTI_IMR_IM10_Msk (0x1U << EXTI_IMR_IM10_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 1877 | #define EXTI_IMR_IM10 EXTI_IMR_IM10_Msk /*!< Interrupt Mask on line 10 */ |
AnnaBridge | 171:3a7713b1edbc | 1878 | #define EXTI_IMR_IM11_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 1879 | #define EXTI_IMR_IM11_Msk (0x1U << EXTI_IMR_IM11_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 1880 | #define EXTI_IMR_IM11 EXTI_IMR_IM11_Msk /*!< Interrupt Mask on line 11 */ |
AnnaBridge | 171:3a7713b1edbc | 1881 | #define EXTI_IMR_IM12_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 1882 | #define EXTI_IMR_IM12_Msk (0x1U << EXTI_IMR_IM12_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 1883 | #define EXTI_IMR_IM12 EXTI_IMR_IM12_Msk /*!< Interrupt Mask on line 12 */ |
AnnaBridge | 171:3a7713b1edbc | 1884 | #define EXTI_IMR_IM13_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 1885 | #define EXTI_IMR_IM13_Msk (0x1U << EXTI_IMR_IM13_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 1886 | #define EXTI_IMR_IM13 EXTI_IMR_IM13_Msk /*!< Interrupt Mask on line 13 */ |
AnnaBridge | 171:3a7713b1edbc | 1887 | #define EXTI_IMR_IM14_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 1888 | #define EXTI_IMR_IM14_Msk (0x1U << EXTI_IMR_IM14_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 1889 | #define EXTI_IMR_IM14 EXTI_IMR_IM14_Msk /*!< Interrupt Mask on line 14 */ |
AnnaBridge | 171:3a7713b1edbc | 1890 | #define EXTI_IMR_IM15_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 1891 | #define EXTI_IMR_IM15_Msk (0x1U << EXTI_IMR_IM15_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 1892 | #define EXTI_IMR_IM15 EXTI_IMR_IM15_Msk /*!< Interrupt Mask on line 15 */ |
AnnaBridge | 171:3a7713b1edbc | 1893 | #define EXTI_IMR_IM16_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 1894 | #define EXTI_IMR_IM16_Msk (0x1U << EXTI_IMR_IM16_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 1895 | #define EXTI_IMR_IM16 EXTI_IMR_IM16_Msk /*!< Interrupt Mask on line 16 */ |
AnnaBridge | 171:3a7713b1edbc | 1896 | #define EXTI_IMR_IM17_Pos (17U) |
AnnaBridge | 171:3a7713b1edbc | 1897 | #define EXTI_IMR_IM17_Msk (0x1U << EXTI_IMR_IM17_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 1898 | #define EXTI_IMR_IM17 EXTI_IMR_IM17_Msk /*!< Interrupt Mask on line 17 */ |
AnnaBridge | 171:3a7713b1edbc | 1899 | #define EXTI_IMR_IM18_Pos (18U) |
AnnaBridge | 171:3a7713b1edbc | 1900 | #define EXTI_IMR_IM18_Msk (0x1U << EXTI_IMR_IM18_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 1901 | #define EXTI_IMR_IM18 EXTI_IMR_IM18_Msk /*!< Interrupt Mask on line 18 */ |
AnnaBridge | 171:3a7713b1edbc | 1902 | #define EXTI_IMR_IM19_Pos (19U) |
AnnaBridge | 171:3a7713b1edbc | 1903 | #define EXTI_IMR_IM19_Msk (0x1U << EXTI_IMR_IM19_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 1904 | #define EXTI_IMR_IM19 EXTI_IMR_IM19_Msk /*!< Interrupt Mask on line 19 */ |
AnnaBridge | 171:3a7713b1edbc | 1905 | #define EXTI_IMR_IM20_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 1906 | #define EXTI_IMR_IM20_Msk (0x1U << EXTI_IMR_IM20_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 1907 | #define EXTI_IMR_IM20 EXTI_IMR_IM20_Msk /*!< Interrupt Mask on line 20 */ |
AnnaBridge | 171:3a7713b1edbc | 1908 | #define EXTI_IMR_IM21_Pos (21U) |
AnnaBridge | 171:3a7713b1edbc | 1909 | #define EXTI_IMR_IM21_Msk (0x1U << EXTI_IMR_IM21_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 1910 | #define EXTI_IMR_IM21 EXTI_IMR_IM21_Msk /*!< Interrupt Mask on line 21 */ |
AnnaBridge | 171:3a7713b1edbc | 1911 | #define EXTI_IMR_IM22_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 1912 | #define EXTI_IMR_IM22_Msk (0x1U << EXTI_IMR_IM22_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 1913 | #define EXTI_IMR_IM22 EXTI_IMR_IM22_Msk /*!< Interrupt Mask on line 22 */ |
AnnaBridge | 171:3a7713b1edbc | 1914 | #define EXTI_IMR_IM23_Pos (23U) |
AnnaBridge | 171:3a7713b1edbc | 1915 | #define EXTI_IMR_IM23_Msk (0x1U << EXTI_IMR_IM23_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 1916 | #define EXTI_IMR_IM23 EXTI_IMR_IM23_Msk /*!< Interrupt Mask on line 23 */ |
AnnaBridge | 171:3a7713b1edbc | 1917 | #define EXTI_IMR_IM24_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 1918 | #define EXTI_IMR_IM24_Msk (0x1U << EXTI_IMR_IM24_Pos) /*!< 0x01000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1919 | #define EXTI_IMR_IM24 EXTI_IMR_IM24_Msk /*!< Interrupt Mask on line 24 */ |
AnnaBridge | 171:3a7713b1edbc | 1920 | #define EXTI_IMR_IM25_Pos (25U) |
AnnaBridge | 171:3a7713b1edbc | 1921 | #define EXTI_IMR_IM25_Msk (0x1U << EXTI_IMR_IM25_Pos) /*!< 0x02000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1922 | #define EXTI_IMR_IM25 EXTI_IMR_IM25_Msk /*!< Interrupt Mask on line 25 */ |
AnnaBridge | 171:3a7713b1edbc | 1923 | #define EXTI_IMR_IM26_Pos (26U) |
AnnaBridge | 171:3a7713b1edbc | 1924 | #define EXTI_IMR_IM26_Msk (0x1U << EXTI_IMR_IM26_Pos) /*!< 0x04000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1925 | #define EXTI_IMR_IM26 EXTI_IMR_IM26_Msk /*!< Interrupt Mask on line 26 */ |
AnnaBridge | 171:3a7713b1edbc | 1926 | #define EXTI_IMR_IM28_Pos (28U) |
AnnaBridge | 171:3a7713b1edbc | 1927 | #define EXTI_IMR_IM28_Msk (0x1U << EXTI_IMR_IM28_Pos) /*!< 0x10000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1928 | #define EXTI_IMR_IM28 EXTI_IMR_IM28_Msk /*!< Interrupt Mask on line 28 */ |
AnnaBridge | 171:3a7713b1edbc | 1929 | #define EXTI_IMR_IM29_Pos (29U) |
AnnaBridge | 171:3a7713b1edbc | 1930 | #define EXTI_IMR_IM29_Msk (0x1U << EXTI_IMR_IM29_Pos) /*!< 0x20000000 */ |
AnnaBridge | 171:3a7713b1edbc | 1931 | #define EXTI_IMR_IM29 EXTI_IMR_IM29_Msk /*!< Interrupt Mask on line 29 */ |
AnnaBridge | 171:3a7713b1edbc | 1932 | |
AnnaBridge | 171:3a7713b1edbc | 1933 | #define EXTI_IMR_IM_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1934 | #define EXTI_IMR_IM_Msk (0x37FFFFFFU << EXTI_IMR_IM_Pos) /*!< 0x37FFFFFF */ |
AnnaBridge | 171:3a7713b1edbc | 1935 | #define EXTI_IMR_IM EXTI_IMR_IM_Msk /*!< Interrupt Mask All */ |
AnnaBridge | 171:3a7713b1edbc | 1936 | |
AnnaBridge | 171:3a7713b1edbc | 1937 | /****************** Bit definition for EXTI_EMR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 1938 | #define EXTI_EMR_EM0_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 1939 | #define EXTI_EMR_EM0_Msk (0x1U << EXTI_EMR_EM0_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 1940 | #define EXTI_EMR_EM0 EXTI_EMR_EM0_Msk /*!< Event Mask on line 0 */ |
AnnaBridge | 171:3a7713b1edbc | 1941 | #define EXTI_EMR_EM1_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 1942 | #define EXTI_EMR_EM1_Msk (0x1U << EXTI_EMR_EM1_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 1943 | #define EXTI_EMR_EM1 EXTI_EMR_EM1_Msk /*!< Event Mask on line 1 */ |
AnnaBridge | 171:3a7713b1edbc | 1944 | #define EXTI_EMR_EM2_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 1945 | #define EXTI_EMR_EM2_Msk (0x1U << EXTI_EMR_EM2_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 1946 | #define EXTI_EMR_EM2 EXTI_EMR_EM2_Msk /*!< Event Mask on line 2 */ |
AnnaBridge | 171:3a7713b1edbc | 1947 | #define EXTI_EMR_EM3_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 1948 | #define EXTI_EMR_EM3_Msk (0x1U << EXTI_EMR_EM3_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 1949 | #define EXTI_EMR_EM3 EXTI_EMR_EM3_Msk /*!< Event Mask on line 3 */ |
AnnaBridge | 171:3a7713b1edbc | 1950 | #define EXTI_EMR_EM4_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 1951 | #define EXTI_EMR_EM4_Msk (0x1U << EXTI_EMR_EM4_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 1952 | #define EXTI_EMR_EM4 EXTI_EMR_EM4_Msk /*!< Event Mask on line 4 */ |
AnnaBridge | 171:3a7713b1edbc | 1953 | #define EXTI_EMR_EM5_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 1954 | #define EXTI_EMR_EM5_Msk (0x1U << EXTI_EMR_EM5_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 1955 | #define EXTI_EMR_EM5 EXTI_EMR_EM5_Msk /*!< Event Mask on line 5 */ |
AnnaBridge | 171:3a7713b1edbc | 1956 | #define EXTI_EMR_EM6_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 1957 | #define EXTI_EMR_EM6_Msk (0x1U << EXTI_EMR_EM6_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 1958 | #define EXTI_EMR_EM6 EXTI_EMR_EM6_Msk /*!< Event Mask on line 6 */ |
AnnaBridge | 171:3a7713b1edbc | 1959 | #define EXTI_EMR_EM7_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 1960 | #define EXTI_EMR_EM7_Msk (0x1U << EXTI_EMR_EM7_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 1961 | #define EXTI_EMR_EM7 EXTI_EMR_EM7_Msk /*!< Event Mask on line 7 */ |
AnnaBridge | 171:3a7713b1edbc | 1962 | #define EXTI_EMR_EM8_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 1963 | #define EXTI_EMR_EM8_Msk (0x1U << EXTI_EMR_EM8_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 1964 | #define EXTI_EMR_EM8 EXTI_EMR_EM8_Msk /*!< Event Mask on line 8 */ |
AnnaBridge | 171:3a7713b1edbc | 1965 | #define EXTI_EMR_EM9_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 1966 | #define EXTI_EMR_EM9_Msk (0x1U << EXTI_EMR_EM9_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 1967 | #define EXTI_EMR_EM9 EXTI_EMR_EM9_Msk /*!< Event Mask on line 9 */ |
AnnaBridge | 171:3a7713b1edbc | 1968 | #define EXTI_EMR_EM10_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 1969 | #define EXTI_EMR_EM10_Msk (0x1U << EXTI_EMR_EM10_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 1970 | #define EXTI_EMR_EM10 EXTI_EMR_EM10_Msk /*!< Event Mask on line 10 */ |
AnnaBridge | 171:3a7713b1edbc | 1971 | #define EXTI_EMR_EM11_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 1972 | #define EXTI_EMR_EM11_Msk (0x1U << EXTI_EMR_EM11_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 1973 | #define EXTI_EMR_EM11 EXTI_EMR_EM11_Msk /*!< Event Mask on line 11 */ |
AnnaBridge | 171:3a7713b1edbc | 1974 | #define EXTI_EMR_EM12_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 1975 | #define EXTI_EMR_EM12_Msk (0x1U << EXTI_EMR_EM12_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 1976 | #define EXTI_EMR_EM12 EXTI_EMR_EM12_Msk /*!< Event Mask on line 12 */ |
AnnaBridge | 171:3a7713b1edbc | 1977 | #define EXTI_EMR_EM13_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 1978 | #define EXTI_EMR_EM13_Msk (0x1U << EXTI_EMR_EM13_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 1979 | #define EXTI_EMR_EM13 EXTI_EMR_EM13_Msk /*!< Event Mask on line 13 */ |
AnnaBridge | 171:3a7713b1edbc | 1980 | #define EXTI_EMR_EM14_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 1981 | #define EXTI_EMR_EM14_Msk (0x1U << EXTI_EMR_EM14_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 1982 | #define EXTI_EMR_EM14 EXTI_EMR_EM14_Msk /*!< Event Mask on line 14 */ |
AnnaBridge | 171:3a7713b1edbc | 1983 | #define EXTI_EMR_EM15_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 1984 | #define EXTI_EMR_EM15_Msk (0x1U << EXTI_EMR_EM15_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 1985 | #define EXTI_EMR_EM15 EXTI_EMR_EM15_Msk /*!< Event Mask on line 15 */ |
AnnaBridge | 171:3a7713b1edbc | 1986 | #define EXTI_EMR_EM16_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 1987 | #define EXTI_EMR_EM16_Msk (0x1U << EXTI_EMR_EM16_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 1988 | #define EXTI_EMR_EM16 EXTI_EMR_EM16_Msk /*!< Event Mask on line 16 */ |
AnnaBridge | 171:3a7713b1edbc | 1989 | #define EXTI_EMR_EM17_Pos (17U) |
AnnaBridge | 171:3a7713b1edbc | 1990 | #define EXTI_EMR_EM17_Msk (0x1U << EXTI_EMR_EM17_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 1991 | #define EXTI_EMR_EM17 EXTI_EMR_EM17_Msk /*!< Event Mask on line 17 */ |
AnnaBridge | 171:3a7713b1edbc | 1992 | #define EXTI_EMR_EM18_Pos (18U) |
AnnaBridge | 171:3a7713b1edbc | 1993 | #define EXTI_EMR_EM18_Msk (0x1U << EXTI_EMR_EM18_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 1994 | #define EXTI_EMR_EM18 EXTI_EMR_EM18_Msk /*!< Event Mask on line 18 */ |
AnnaBridge | 171:3a7713b1edbc | 1995 | #define EXTI_EMR_EM19_Pos (19U) |
AnnaBridge | 171:3a7713b1edbc | 1996 | #define EXTI_EMR_EM19_Msk (0x1U << EXTI_EMR_EM19_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 1997 | #define EXTI_EMR_EM19 EXTI_EMR_EM19_Msk /*!< Event Mask on line 19 */ |
AnnaBridge | 171:3a7713b1edbc | 1998 | #define EXTI_EMR_EM20_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 1999 | #define EXTI_EMR_EM20_Msk (0x1U << EXTI_EMR_EM20_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 2000 | #define EXTI_EMR_EM20 EXTI_EMR_EM20_Msk /*!< Event Mask on line 20 */ |
AnnaBridge | 171:3a7713b1edbc | 2001 | #define EXTI_EMR_EM21_Pos (21U) |
AnnaBridge | 171:3a7713b1edbc | 2002 | #define EXTI_EMR_EM21_Msk (0x1U << EXTI_EMR_EM21_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 2003 | #define EXTI_EMR_EM21 EXTI_EMR_EM21_Msk /*!< Event Mask on line 21 */ |
AnnaBridge | 171:3a7713b1edbc | 2004 | #define EXTI_EMR_EM22_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 2005 | #define EXTI_EMR_EM22_Msk (0x1U << EXTI_EMR_EM22_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 2006 | #define EXTI_EMR_EM22 EXTI_EMR_EM22_Msk /*!< Event Mask on line 22 */ |
AnnaBridge | 171:3a7713b1edbc | 2007 | #define EXTI_EMR_EM23_Pos (23U) |
AnnaBridge | 171:3a7713b1edbc | 2008 | #define EXTI_EMR_EM23_Msk (0x1U << EXTI_EMR_EM23_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 2009 | #define EXTI_EMR_EM23 EXTI_EMR_EM23_Msk /*!< Event Mask on line 23 */ |
AnnaBridge | 171:3a7713b1edbc | 2010 | #define EXTI_EMR_EM24_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 2011 | #define EXTI_EMR_EM24_Msk (0x1U << EXTI_EMR_EM24_Pos) /*!< 0x01000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2012 | #define EXTI_EMR_EM24 EXTI_EMR_EM24_Msk /*!< Event Mask on line 24 */ |
AnnaBridge | 171:3a7713b1edbc | 2013 | #define EXTI_EMR_EM25_Pos (25U) |
AnnaBridge | 171:3a7713b1edbc | 2014 | #define EXTI_EMR_EM25_Msk (0x1U << EXTI_EMR_EM25_Pos) /*!< 0x02000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2015 | #define EXTI_EMR_EM25 EXTI_EMR_EM25_Msk /*!< Event Mask on line 25 */ |
AnnaBridge | 171:3a7713b1edbc | 2016 | #define EXTI_EMR_EM26_Pos (26U) |
AnnaBridge | 171:3a7713b1edbc | 2017 | #define EXTI_EMR_EM26_Msk (0x1U << EXTI_EMR_EM26_Pos) /*!< 0x04000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2018 | #define EXTI_EMR_EM26 EXTI_EMR_EM26_Msk /*!< Event Mask on line 26 */ |
AnnaBridge | 171:3a7713b1edbc | 2019 | #define EXTI_EMR_EM28_Pos (28U) |
AnnaBridge | 171:3a7713b1edbc | 2020 | #define EXTI_EMR_EM28_Msk (0x1U << EXTI_EMR_EM28_Pos) /*!< 0x10000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2021 | #define EXTI_EMR_EM28 EXTI_EMR_EM28_Msk /*!< Event Mask on line 28 */ |
AnnaBridge | 171:3a7713b1edbc | 2022 | #define EXTI_EMR_EM29_Pos (29U) |
AnnaBridge | 171:3a7713b1edbc | 2023 | #define EXTI_EMR_EM29_Msk (0x1U << EXTI_EMR_EM29_Pos) /*!< 0x20000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2024 | #define EXTI_EMR_EM29 EXTI_EMR_EM29_Msk /*!< Event Mask on line 29 */ |
AnnaBridge | 171:3a7713b1edbc | 2025 | |
AnnaBridge | 171:3a7713b1edbc | 2026 | /******************* Bit definition for EXTI_RTSR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 2027 | #define EXTI_RTSR_RT0_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 2028 | #define EXTI_RTSR_RT0_Msk (0x1U << EXTI_RTSR_RT0_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 2029 | #define EXTI_RTSR_RT0 EXTI_RTSR_RT0_Msk /*!< Rising trigger event configuration bit of line 0 */ |
AnnaBridge | 171:3a7713b1edbc | 2030 | #define EXTI_RTSR_RT1_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 2031 | #define EXTI_RTSR_RT1_Msk (0x1U << EXTI_RTSR_RT1_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 2032 | #define EXTI_RTSR_RT1 EXTI_RTSR_RT1_Msk /*!< Rising trigger event configuration bit of line 1 */ |
AnnaBridge | 171:3a7713b1edbc | 2033 | #define EXTI_RTSR_RT2_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 2034 | #define EXTI_RTSR_RT2_Msk (0x1U << EXTI_RTSR_RT2_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 2035 | #define EXTI_RTSR_RT2 EXTI_RTSR_RT2_Msk /*!< Rising trigger event configuration bit of line 2 */ |
AnnaBridge | 171:3a7713b1edbc | 2036 | #define EXTI_RTSR_RT3_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 2037 | #define EXTI_RTSR_RT3_Msk (0x1U << EXTI_RTSR_RT3_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 2038 | #define EXTI_RTSR_RT3 EXTI_RTSR_RT3_Msk /*!< Rising trigger event configuration bit of line 3 */ |
AnnaBridge | 171:3a7713b1edbc | 2039 | #define EXTI_RTSR_RT4_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 2040 | #define EXTI_RTSR_RT4_Msk (0x1U << EXTI_RTSR_RT4_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 2041 | #define EXTI_RTSR_RT4 EXTI_RTSR_RT4_Msk /*!< Rising trigger event configuration bit of line 4 */ |
AnnaBridge | 171:3a7713b1edbc | 2042 | #define EXTI_RTSR_RT5_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 2043 | #define EXTI_RTSR_RT5_Msk (0x1U << EXTI_RTSR_RT5_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 2044 | #define EXTI_RTSR_RT5 EXTI_RTSR_RT5_Msk /*!< Rising trigger event configuration bit of line 5 */ |
AnnaBridge | 171:3a7713b1edbc | 2045 | #define EXTI_RTSR_RT6_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 2046 | #define EXTI_RTSR_RT6_Msk (0x1U << EXTI_RTSR_RT6_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 2047 | #define EXTI_RTSR_RT6 EXTI_RTSR_RT6_Msk /*!< Rising trigger event configuration bit of line 6 */ |
AnnaBridge | 171:3a7713b1edbc | 2048 | #define EXTI_RTSR_RT7_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 2049 | #define EXTI_RTSR_RT7_Msk (0x1U << EXTI_RTSR_RT7_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 2050 | #define EXTI_RTSR_RT7 EXTI_RTSR_RT7_Msk /*!< Rising trigger event configuration bit of line 7 */ |
AnnaBridge | 171:3a7713b1edbc | 2051 | #define EXTI_RTSR_RT8_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 2052 | #define EXTI_RTSR_RT8_Msk (0x1U << EXTI_RTSR_RT8_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 2053 | #define EXTI_RTSR_RT8 EXTI_RTSR_RT8_Msk /*!< Rising trigger event configuration bit of line 8 */ |
AnnaBridge | 171:3a7713b1edbc | 2054 | #define EXTI_RTSR_RT9_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 2055 | #define EXTI_RTSR_RT9_Msk (0x1U << EXTI_RTSR_RT9_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 2056 | #define EXTI_RTSR_RT9 EXTI_RTSR_RT9_Msk /*!< Rising trigger event configuration bit of line 9 */ |
AnnaBridge | 171:3a7713b1edbc | 2057 | #define EXTI_RTSR_RT10_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 2058 | #define EXTI_RTSR_RT10_Msk (0x1U << EXTI_RTSR_RT10_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 2059 | #define EXTI_RTSR_RT10 EXTI_RTSR_RT10_Msk /*!< Rising trigger event configuration bit of line 10 */ |
AnnaBridge | 171:3a7713b1edbc | 2060 | #define EXTI_RTSR_RT11_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 2061 | #define EXTI_RTSR_RT11_Msk (0x1U << EXTI_RTSR_RT11_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 2062 | #define EXTI_RTSR_RT11 EXTI_RTSR_RT11_Msk /*!< Rising trigger event configuration bit of line 11 */ |
AnnaBridge | 171:3a7713b1edbc | 2063 | #define EXTI_RTSR_RT12_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 2064 | #define EXTI_RTSR_RT12_Msk (0x1U << EXTI_RTSR_RT12_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 2065 | #define EXTI_RTSR_RT12 EXTI_RTSR_RT12_Msk /*!< Rising trigger event configuration bit of line 12 */ |
AnnaBridge | 171:3a7713b1edbc | 2066 | #define EXTI_RTSR_RT13_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 2067 | #define EXTI_RTSR_RT13_Msk (0x1U << EXTI_RTSR_RT13_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 2068 | #define EXTI_RTSR_RT13 EXTI_RTSR_RT13_Msk /*!< Rising trigger event configuration bit of line 13 */ |
AnnaBridge | 171:3a7713b1edbc | 2069 | #define EXTI_RTSR_RT14_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 2070 | #define EXTI_RTSR_RT14_Msk (0x1U << EXTI_RTSR_RT14_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 2071 | #define EXTI_RTSR_RT14 EXTI_RTSR_RT14_Msk /*!< Rising trigger event configuration bit of line 14 */ |
AnnaBridge | 171:3a7713b1edbc | 2072 | #define EXTI_RTSR_RT15_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 2073 | #define EXTI_RTSR_RT15_Msk (0x1U << EXTI_RTSR_RT15_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 2074 | #define EXTI_RTSR_RT15 EXTI_RTSR_RT15_Msk /*!< Rising trigger event configuration bit of line 15 */ |
AnnaBridge | 171:3a7713b1edbc | 2075 | #define EXTI_RTSR_RT16_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 2076 | #define EXTI_RTSR_RT16_Msk (0x1U << EXTI_RTSR_RT16_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 2077 | #define EXTI_RTSR_RT16 EXTI_RTSR_RT16_Msk /*!< Rising trigger event configuration bit of line 16 */ |
AnnaBridge | 171:3a7713b1edbc | 2078 | #define EXTI_RTSR_RT17_Pos (17U) |
AnnaBridge | 171:3a7713b1edbc | 2079 | #define EXTI_RTSR_RT17_Msk (0x1U << EXTI_RTSR_RT17_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 2080 | #define EXTI_RTSR_RT17 EXTI_RTSR_RT17_Msk /*!< Rising trigger event configuration bit of line 17 */ |
AnnaBridge | 171:3a7713b1edbc | 2081 | #define EXTI_RTSR_RT19_Pos (19U) |
AnnaBridge | 171:3a7713b1edbc | 2082 | #define EXTI_RTSR_RT19_Msk (0x1U << EXTI_RTSR_RT19_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 2083 | #define EXTI_RTSR_RT19 EXTI_RTSR_RT19_Msk /*!< Rising trigger event configuration bit of line 19 */ |
AnnaBridge | 171:3a7713b1edbc | 2084 | #define EXTI_RTSR_RT20_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 2085 | #define EXTI_RTSR_RT20_Msk (0x1U << EXTI_RTSR_RT20_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 2086 | #define EXTI_RTSR_RT20 EXTI_RTSR_RT20_Msk /*!< Rising trigger event configuration bit of line 20 */ |
AnnaBridge | 171:3a7713b1edbc | 2087 | #define EXTI_RTSR_RT21_Pos (21U) |
AnnaBridge | 171:3a7713b1edbc | 2088 | #define EXTI_RTSR_RT21_Msk (0x1U << EXTI_RTSR_RT21_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 2089 | #define EXTI_RTSR_RT21 EXTI_RTSR_RT21_Msk /*!< Rising trigger event configuration bit of line 21 */ |
AnnaBridge | 171:3a7713b1edbc | 2090 | #define EXTI_RTSR_RT22_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 2091 | #define EXTI_RTSR_RT22_Msk (0x1U << EXTI_RTSR_RT22_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 2092 | #define EXTI_RTSR_RT22 EXTI_RTSR_RT22_Msk /*!< Rising trigger event configuration bit of line 22 */ |
AnnaBridge | 171:3a7713b1edbc | 2093 | |
AnnaBridge | 171:3a7713b1edbc | 2094 | /* Legacy defines */ |
AnnaBridge | 171:3a7713b1edbc | 2095 | #define EXTI_RTSR_TR0 EXTI_RTSR_RT0 |
AnnaBridge | 171:3a7713b1edbc | 2096 | #define EXTI_RTSR_TR1 EXTI_RTSR_RT1 |
AnnaBridge | 171:3a7713b1edbc | 2097 | #define EXTI_RTSR_TR2 EXTI_RTSR_RT2 |
AnnaBridge | 171:3a7713b1edbc | 2098 | #define EXTI_RTSR_TR3 EXTI_RTSR_RT3 |
AnnaBridge | 171:3a7713b1edbc | 2099 | #define EXTI_RTSR_TR4 EXTI_RTSR_RT4 |
AnnaBridge | 171:3a7713b1edbc | 2100 | #define EXTI_RTSR_TR5 EXTI_RTSR_RT5 |
AnnaBridge | 171:3a7713b1edbc | 2101 | #define EXTI_RTSR_TR6 EXTI_RTSR_RT6 |
AnnaBridge | 171:3a7713b1edbc | 2102 | #define EXTI_RTSR_TR7 EXTI_RTSR_RT7 |
AnnaBridge | 171:3a7713b1edbc | 2103 | #define EXTI_RTSR_TR8 EXTI_RTSR_RT8 |
AnnaBridge | 171:3a7713b1edbc | 2104 | #define EXTI_RTSR_TR9 EXTI_RTSR_RT9 |
AnnaBridge | 171:3a7713b1edbc | 2105 | #define EXTI_RTSR_TR10 EXTI_RTSR_RT10 |
AnnaBridge | 171:3a7713b1edbc | 2106 | #define EXTI_RTSR_TR11 EXTI_RTSR_RT11 |
AnnaBridge | 171:3a7713b1edbc | 2107 | #define EXTI_RTSR_TR12 EXTI_RTSR_RT12 |
AnnaBridge | 171:3a7713b1edbc | 2108 | #define EXTI_RTSR_TR13 EXTI_RTSR_RT13 |
AnnaBridge | 171:3a7713b1edbc | 2109 | #define EXTI_RTSR_TR14 EXTI_RTSR_RT14 |
AnnaBridge | 171:3a7713b1edbc | 2110 | #define EXTI_RTSR_TR15 EXTI_RTSR_RT15 |
AnnaBridge | 171:3a7713b1edbc | 2111 | #define EXTI_RTSR_TR16 EXTI_RTSR_RT16 |
AnnaBridge | 171:3a7713b1edbc | 2112 | #define EXTI_RTSR_TR17 EXTI_RTSR_RT17 |
AnnaBridge | 171:3a7713b1edbc | 2113 | #define EXTI_RTSR_TR19 EXTI_RTSR_RT19 |
AnnaBridge | 171:3a7713b1edbc | 2114 | #define EXTI_RTSR_TR20 EXTI_RTSR_RT20 |
AnnaBridge | 171:3a7713b1edbc | 2115 | #define EXTI_RTSR_TR21 EXTI_RTSR_RT21 |
AnnaBridge | 171:3a7713b1edbc | 2116 | #define EXTI_RTSR_TR22 EXTI_RTSR_RT22 |
AnnaBridge | 171:3a7713b1edbc | 2117 | |
AnnaBridge | 171:3a7713b1edbc | 2118 | /******************* Bit definition for EXTI_FTSR register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 2119 | #define EXTI_FTSR_FT0_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 2120 | #define EXTI_FTSR_FT0_Msk (0x1U << EXTI_FTSR_FT0_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 2121 | #define EXTI_FTSR_FT0 EXTI_FTSR_FT0_Msk /*!< Falling trigger event configuration bit of line 0 */ |
AnnaBridge | 171:3a7713b1edbc | 2122 | #define EXTI_FTSR_FT1_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 2123 | #define EXTI_FTSR_FT1_Msk (0x1U << EXTI_FTSR_FT1_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 2124 | #define EXTI_FTSR_FT1 EXTI_FTSR_FT1_Msk /*!< Falling trigger event configuration bit of line 1 */ |
AnnaBridge | 171:3a7713b1edbc | 2125 | #define EXTI_FTSR_FT2_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 2126 | #define EXTI_FTSR_FT2_Msk (0x1U << EXTI_FTSR_FT2_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 2127 | #define EXTI_FTSR_FT2 EXTI_FTSR_FT2_Msk /*!< Falling trigger event configuration bit of line 2 */ |
AnnaBridge | 171:3a7713b1edbc | 2128 | #define EXTI_FTSR_FT3_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 2129 | #define EXTI_FTSR_FT3_Msk (0x1U << EXTI_FTSR_FT3_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 2130 | #define EXTI_FTSR_FT3 EXTI_FTSR_FT3_Msk /*!< Falling trigger event configuration bit of line 3 */ |
AnnaBridge | 171:3a7713b1edbc | 2131 | #define EXTI_FTSR_FT4_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 2132 | #define EXTI_FTSR_FT4_Msk (0x1U << EXTI_FTSR_FT4_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 2133 | #define EXTI_FTSR_FT4 EXTI_FTSR_FT4_Msk /*!< Falling trigger event configuration bit of line 4 */ |
AnnaBridge | 171:3a7713b1edbc | 2134 | #define EXTI_FTSR_FT5_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 2135 | #define EXTI_FTSR_FT5_Msk (0x1U << EXTI_FTSR_FT5_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 2136 | #define EXTI_FTSR_FT5 EXTI_FTSR_FT5_Msk /*!< Falling trigger event configuration bit of line 5 */ |
AnnaBridge | 171:3a7713b1edbc | 2137 | #define EXTI_FTSR_FT6_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 2138 | #define EXTI_FTSR_FT6_Msk (0x1U << EXTI_FTSR_FT6_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 2139 | #define EXTI_FTSR_FT6 EXTI_FTSR_FT6_Msk /*!< Falling trigger event configuration bit of line 6 */ |
AnnaBridge | 171:3a7713b1edbc | 2140 | #define EXTI_FTSR_FT7_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 2141 | #define EXTI_FTSR_FT7_Msk (0x1U << EXTI_FTSR_FT7_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 2142 | #define EXTI_FTSR_FT7 EXTI_FTSR_FT7_Msk /*!< Falling trigger event configuration bit of line 7 */ |
AnnaBridge | 171:3a7713b1edbc | 2143 | #define EXTI_FTSR_FT8_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 2144 | #define EXTI_FTSR_FT8_Msk (0x1U << EXTI_FTSR_FT8_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 2145 | #define EXTI_FTSR_FT8 EXTI_FTSR_FT8_Msk /*!< Falling trigger event configuration bit of line 8 */ |
AnnaBridge | 171:3a7713b1edbc | 2146 | #define EXTI_FTSR_FT9_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 2147 | #define EXTI_FTSR_FT9_Msk (0x1U << EXTI_FTSR_FT9_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 2148 | #define EXTI_FTSR_FT9 EXTI_FTSR_FT9_Msk /*!< Falling trigger event configuration bit of line 9 */ |
AnnaBridge | 171:3a7713b1edbc | 2149 | #define EXTI_FTSR_FT10_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 2150 | #define EXTI_FTSR_FT10_Msk (0x1U << EXTI_FTSR_FT10_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 2151 | #define EXTI_FTSR_FT10 EXTI_FTSR_FT10_Msk /*!< Falling trigger event configuration bit of line 10 */ |
AnnaBridge | 171:3a7713b1edbc | 2152 | #define EXTI_FTSR_FT11_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 2153 | #define EXTI_FTSR_FT11_Msk (0x1U << EXTI_FTSR_FT11_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 2154 | #define EXTI_FTSR_FT11 EXTI_FTSR_FT11_Msk /*!< Falling trigger event configuration bit of line 11 */ |
AnnaBridge | 171:3a7713b1edbc | 2155 | #define EXTI_FTSR_FT12_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 2156 | #define EXTI_FTSR_FT12_Msk (0x1U << EXTI_FTSR_FT12_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 2157 | #define EXTI_FTSR_FT12 EXTI_FTSR_FT12_Msk /*!< Falling trigger event configuration bit of line 12 */ |
AnnaBridge | 171:3a7713b1edbc | 2158 | #define EXTI_FTSR_FT13_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 2159 | #define EXTI_FTSR_FT13_Msk (0x1U << EXTI_FTSR_FT13_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 2160 | #define EXTI_FTSR_FT13 EXTI_FTSR_FT13_Msk /*!< Falling trigger event configuration bit of line 13 */ |
AnnaBridge | 171:3a7713b1edbc | 2161 | #define EXTI_FTSR_FT14_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 2162 | #define EXTI_FTSR_FT14_Msk (0x1U << EXTI_FTSR_FT14_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 2163 | #define EXTI_FTSR_FT14 EXTI_FTSR_FT14_Msk /*!< Falling trigger event configuration bit of line 14 */ |
AnnaBridge | 171:3a7713b1edbc | 2164 | #define EXTI_FTSR_FT15_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 2165 | #define EXTI_FTSR_FT15_Msk (0x1U << EXTI_FTSR_FT15_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 2166 | #define EXTI_FTSR_FT15 EXTI_FTSR_FT15_Msk /*!< Falling trigger event configuration bit of line 15 */ |
AnnaBridge | 171:3a7713b1edbc | 2167 | #define EXTI_FTSR_FT16_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 2168 | #define EXTI_FTSR_FT16_Msk (0x1U << EXTI_FTSR_FT16_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 2169 | #define EXTI_FTSR_FT16 EXTI_FTSR_FT16_Msk /*!< Falling trigger event configuration bit of line 16 */ |
AnnaBridge | 171:3a7713b1edbc | 2170 | #define EXTI_FTSR_FT17_Pos (17U) |
AnnaBridge | 171:3a7713b1edbc | 2171 | #define EXTI_FTSR_FT17_Msk (0x1U << EXTI_FTSR_FT17_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 2172 | #define EXTI_FTSR_FT17 EXTI_FTSR_FT17_Msk /*!< Falling trigger event configuration bit of line 17 */ |
AnnaBridge | 171:3a7713b1edbc | 2173 | #define EXTI_FTSR_FT19_Pos (19U) |
AnnaBridge | 171:3a7713b1edbc | 2174 | #define EXTI_FTSR_FT19_Msk (0x1U << EXTI_FTSR_FT19_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 2175 | #define EXTI_FTSR_FT19 EXTI_FTSR_FT19_Msk /*!< Falling trigger event configuration bit of line 19 */ |
AnnaBridge | 171:3a7713b1edbc | 2176 | #define EXTI_FTSR_FT20_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 2177 | #define EXTI_FTSR_FT20_Msk (0x1U << EXTI_FTSR_FT20_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 2178 | #define EXTI_FTSR_FT20 EXTI_FTSR_FT20_Msk /*!< Falling trigger event configuration bit of line 20 */ |
AnnaBridge | 171:3a7713b1edbc | 2179 | #define EXTI_FTSR_FT21_Pos (21U) |
AnnaBridge | 171:3a7713b1edbc | 2180 | #define EXTI_FTSR_FT21_Msk (0x1U << EXTI_FTSR_FT21_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 2181 | #define EXTI_FTSR_FT21 EXTI_FTSR_FT21_Msk /*!< Falling trigger event configuration bit of line 21 */ |
AnnaBridge | 171:3a7713b1edbc | 2182 | #define EXTI_FTSR_FT22_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 2183 | #define EXTI_FTSR_FT22_Msk (0x1U << EXTI_FTSR_FT22_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 2184 | #define EXTI_FTSR_FT22 EXTI_FTSR_FT22_Msk /*!< Falling trigger event configuration bit of line 22 */ |
AnnaBridge | 171:3a7713b1edbc | 2185 | |
AnnaBridge | 171:3a7713b1edbc | 2186 | /* Legacy defines */ |
AnnaBridge | 171:3a7713b1edbc | 2187 | #define EXTI_FTSR_TR0 EXTI_FTSR_FT0 |
AnnaBridge | 171:3a7713b1edbc | 2188 | #define EXTI_FTSR_TR1 EXTI_FTSR_FT1 |
AnnaBridge | 171:3a7713b1edbc | 2189 | #define EXTI_FTSR_TR2 EXTI_FTSR_FT2 |
AnnaBridge | 171:3a7713b1edbc | 2190 | #define EXTI_FTSR_TR3 EXTI_FTSR_FT3 |
AnnaBridge | 171:3a7713b1edbc | 2191 | #define EXTI_FTSR_TR4 EXTI_FTSR_FT4 |
AnnaBridge | 171:3a7713b1edbc | 2192 | #define EXTI_FTSR_TR5 EXTI_FTSR_FT5 |
AnnaBridge | 171:3a7713b1edbc | 2193 | #define EXTI_FTSR_TR6 EXTI_FTSR_FT6 |
AnnaBridge | 171:3a7713b1edbc | 2194 | #define EXTI_FTSR_TR7 EXTI_FTSR_FT7 |
AnnaBridge | 171:3a7713b1edbc | 2195 | #define EXTI_FTSR_TR8 EXTI_FTSR_FT8 |
AnnaBridge | 171:3a7713b1edbc | 2196 | #define EXTI_FTSR_TR9 EXTI_FTSR_FT9 |
AnnaBridge | 171:3a7713b1edbc | 2197 | #define EXTI_FTSR_TR10 EXTI_FTSR_FT10 |
AnnaBridge | 171:3a7713b1edbc | 2198 | #define EXTI_FTSR_TR11 EXTI_FTSR_FT11 |
AnnaBridge | 171:3a7713b1edbc | 2199 | #define EXTI_FTSR_TR12 EXTI_FTSR_FT12 |
AnnaBridge | 171:3a7713b1edbc | 2200 | #define EXTI_FTSR_TR13 EXTI_FTSR_FT13 |
AnnaBridge | 171:3a7713b1edbc | 2201 | #define EXTI_FTSR_TR14 EXTI_FTSR_FT14 |
AnnaBridge | 171:3a7713b1edbc | 2202 | #define EXTI_FTSR_TR15 EXTI_FTSR_FT15 |
AnnaBridge | 171:3a7713b1edbc | 2203 | #define EXTI_FTSR_TR16 EXTI_FTSR_FT16 |
AnnaBridge | 171:3a7713b1edbc | 2204 | #define EXTI_FTSR_TR17 EXTI_FTSR_FT17 |
AnnaBridge | 171:3a7713b1edbc | 2205 | #define EXTI_FTSR_TR19 EXTI_FTSR_FT19 |
AnnaBridge | 171:3a7713b1edbc | 2206 | #define EXTI_FTSR_TR20 EXTI_FTSR_FT20 |
AnnaBridge | 171:3a7713b1edbc | 2207 | #define EXTI_FTSR_TR21 EXTI_FTSR_FT21 |
AnnaBridge | 171:3a7713b1edbc | 2208 | #define EXTI_FTSR_TR22 EXTI_FTSR_FT22 |
AnnaBridge | 171:3a7713b1edbc | 2209 | |
AnnaBridge | 171:3a7713b1edbc | 2210 | /******************* Bit definition for EXTI_SWIER register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 2211 | #define EXTI_SWIER_SWI0_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 2212 | #define EXTI_SWIER_SWI0_Msk (0x1U << EXTI_SWIER_SWI0_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 2213 | #define EXTI_SWIER_SWI0 EXTI_SWIER_SWI0_Msk /*!< Software Interrupt on line 0 */ |
AnnaBridge | 171:3a7713b1edbc | 2214 | #define EXTI_SWIER_SWI1_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 2215 | #define EXTI_SWIER_SWI1_Msk (0x1U << EXTI_SWIER_SWI1_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 2216 | #define EXTI_SWIER_SWI1 EXTI_SWIER_SWI1_Msk /*!< Software Interrupt on line 1 */ |
AnnaBridge | 171:3a7713b1edbc | 2217 | #define EXTI_SWIER_SWI2_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 2218 | #define EXTI_SWIER_SWI2_Msk (0x1U << EXTI_SWIER_SWI2_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 2219 | #define EXTI_SWIER_SWI2 EXTI_SWIER_SWI2_Msk /*!< Software Interrupt on line 2 */ |
AnnaBridge | 171:3a7713b1edbc | 2220 | #define EXTI_SWIER_SWI3_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 2221 | #define EXTI_SWIER_SWI3_Msk (0x1U << EXTI_SWIER_SWI3_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 2222 | #define EXTI_SWIER_SWI3 EXTI_SWIER_SWI3_Msk /*!< Software Interrupt on line 3 */ |
AnnaBridge | 171:3a7713b1edbc | 2223 | #define EXTI_SWIER_SWI4_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 2224 | #define EXTI_SWIER_SWI4_Msk (0x1U << EXTI_SWIER_SWI4_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 2225 | #define EXTI_SWIER_SWI4 EXTI_SWIER_SWI4_Msk /*!< Software Interrupt on line 4 */ |
AnnaBridge | 171:3a7713b1edbc | 2226 | #define EXTI_SWIER_SWI5_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 2227 | #define EXTI_SWIER_SWI5_Msk (0x1U << EXTI_SWIER_SWI5_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 2228 | #define EXTI_SWIER_SWI5 EXTI_SWIER_SWI5_Msk /*!< Software Interrupt on line 5 */ |
AnnaBridge | 171:3a7713b1edbc | 2229 | #define EXTI_SWIER_SWI6_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 2230 | #define EXTI_SWIER_SWI6_Msk (0x1U << EXTI_SWIER_SWI6_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 2231 | #define EXTI_SWIER_SWI6 EXTI_SWIER_SWI6_Msk /*!< Software Interrupt on line 6 */ |
AnnaBridge | 171:3a7713b1edbc | 2232 | #define EXTI_SWIER_SWI7_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 2233 | #define EXTI_SWIER_SWI7_Msk (0x1U << EXTI_SWIER_SWI7_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 2234 | #define EXTI_SWIER_SWI7 EXTI_SWIER_SWI7_Msk /*!< Software Interrupt on line 7 */ |
AnnaBridge | 171:3a7713b1edbc | 2235 | #define EXTI_SWIER_SWI8_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 2236 | #define EXTI_SWIER_SWI8_Msk (0x1U << EXTI_SWIER_SWI8_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 2237 | #define EXTI_SWIER_SWI8 EXTI_SWIER_SWI8_Msk /*!< Software Interrupt on line 8 */ |
AnnaBridge | 171:3a7713b1edbc | 2238 | #define EXTI_SWIER_SWI9_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 2239 | #define EXTI_SWIER_SWI9_Msk (0x1U << EXTI_SWIER_SWI9_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 2240 | #define EXTI_SWIER_SWI9 EXTI_SWIER_SWI9_Msk /*!< Software Interrupt on line 9 */ |
AnnaBridge | 171:3a7713b1edbc | 2241 | #define EXTI_SWIER_SWI10_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 2242 | #define EXTI_SWIER_SWI10_Msk (0x1U << EXTI_SWIER_SWI10_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 2243 | #define EXTI_SWIER_SWI10 EXTI_SWIER_SWI10_Msk /*!< Software Interrupt on line 10 */ |
AnnaBridge | 171:3a7713b1edbc | 2244 | #define EXTI_SWIER_SWI11_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 2245 | #define EXTI_SWIER_SWI11_Msk (0x1U << EXTI_SWIER_SWI11_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 2246 | #define EXTI_SWIER_SWI11 EXTI_SWIER_SWI11_Msk /*!< Software Interrupt on line 11 */ |
AnnaBridge | 171:3a7713b1edbc | 2247 | #define EXTI_SWIER_SWI12_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 2248 | #define EXTI_SWIER_SWI12_Msk (0x1U << EXTI_SWIER_SWI12_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 2249 | #define EXTI_SWIER_SWI12 EXTI_SWIER_SWI12_Msk /*!< Software Interrupt on line 12 */ |
AnnaBridge | 171:3a7713b1edbc | 2250 | #define EXTI_SWIER_SWI13_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 2251 | #define EXTI_SWIER_SWI13_Msk (0x1U << EXTI_SWIER_SWI13_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 2252 | #define EXTI_SWIER_SWI13 EXTI_SWIER_SWI13_Msk /*!< Software Interrupt on line 13 */ |
AnnaBridge | 171:3a7713b1edbc | 2253 | #define EXTI_SWIER_SWI14_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 2254 | #define EXTI_SWIER_SWI14_Msk (0x1U << EXTI_SWIER_SWI14_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 2255 | #define EXTI_SWIER_SWI14 EXTI_SWIER_SWI14_Msk /*!< Software Interrupt on line 14 */ |
AnnaBridge | 171:3a7713b1edbc | 2256 | #define EXTI_SWIER_SWI15_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 2257 | #define EXTI_SWIER_SWI15_Msk (0x1U << EXTI_SWIER_SWI15_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 2258 | #define EXTI_SWIER_SWI15 EXTI_SWIER_SWI15_Msk /*!< Software Interrupt on line 15 */ |
AnnaBridge | 171:3a7713b1edbc | 2259 | #define EXTI_SWIER_SWI16_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 2260 | #define EXTI_SWIER_SWI16_Msk (0x1U << EXTI_SWIER_SWI16_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 2261 | #define EXTI_SWIER_SWI16 EXTI_SWIER_SWI16_Msk /*!< Software Interrupt on line 16 */ |
AnnaBridge | 171:3a7713b1edbc | 2262 | #define EXTI_SWIER_SWI17_Pos (17U) |
AnnaBridge | 171:3a7713b1edbc | 2263 | #define EXTI_SWIER_SWI17_Msk (0x1U << EXTI_SWIER_SWI17_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 2264 | #define EXTI_SWIER_SWI17 EXTI_SWIER_SWI17_Msk /*!< Software Interrupt on line 17 */ |
AnnaBridge | 171:3a7713b1edbc | 2265 | #define EXTI_SWIER_SWI19_Pos (19U) |
AnnaBridge | 171:3a7713b1edbc | 2266 | #define EXTI_SWIER_SWI19_Msk (0x1U << EXTI_SWIER_SWI19_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 2267 | #define EXTI_SWIER_SWI19 EXTI_SWIER_SWI19_Msk /*!< Software Interrupt on line 19 */ |
AnnaBridge | 171:3a7713b1edbc | 2268 | #define EXTI_SWIER_SWI20_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 2269 | #define EXTI_SWIER_SWI20_Msk (0x1U << EXTI_SWIER_SWI20_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 2270 | #define EXTI_SWIER_SWI20 EXTI_SWIER_SWI20_Msk /*!< Software Interrupt on line 20 */ |
AnnaBridge | 171:3a7713b1edbc | 2271 | #define EXTI_SWIER_SWI21_Pos (21U) |
AnnaBridge | 171:3a7713b1edbc | 2272 | #define EXTI_SWIER_SWI21_Msk (0x1U << EXTI_SWIER_SWI21_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 2273 | #define EXTI_SWIER_SWI21 EXTI_SWIER_SWI21_Msk /*!< Software Interrupt on line 21 */ |
AnnaBridge | 171:3a7713b1edbc | 2274 | #define EXTI_SWIER_SWI22_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 2275 | #define EXTI_SWIER_SWI22_Msk (0x1U << EXTI_SWIER_SWI22_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 2276 | #define EXTI_SWIER_SWI22 EXTI_SWIER_SWI22_Msk /*!< Software Interrupt on line 22 */ |
AnnaBridge | 171:3a7713b1edbc | 2277 | |
AnnaBridge | 171:3a7713b1edbc | 2278 | /* Legacy defines */ |
AnnaBridge | 171:3a7713b1edbc | 2279 | #define EXTI_SWIER_SWIER0 EXTI_SWIER_SWI0 |
AnnaBridge | 171:3a7713b1edbc | 2280 | #define EXTI_SWIER_SWIER1 EXTI_SWIER_SWI1 |
AnnaBridge | 171:3a7713b1edbc | 2281 | #define EXTI_SWIER_SWIER2 EXTI_SWIER_SWI2 |
AnnaBridge | 171:3a7713b1edbc | 2282 | #define EXTI_SWIER_SWIER3 EXTI_SWIER_SWI3 |
AnnaBridge | 171:3a7713b1edbc | 2283 | #define EXTI_SWIER_SWIER4 EXTI_SWIER_SWI4 |
AnnaBridge | 171:3a7713b1edbc | 2284 | #define EXTI_SWIER_SWIER5 EXTI_SWIER_SWI5 |
AnnaBridge | 171:3a7713b1edbc | 2285 | #define EXTI_SWIER_SWIER6 EXTI_SWIER_SWI6 |
AnnaBridge | 171:3a7713b1edbc | 2286 | #define EXTI_SWIER_SWIER7 EXTI_SWIER_SWI7 |
AnnaBridge | 171:3a7713b1edbc | 2287 | #define EXTI_SWIER_SWIER8 EXTI_SWIER_SWI8 |
AnnaBridge | 171:3a7713b1edbc | 2288 | #define EXTI_SWIER_SWIER9 EXTI_SWIER_SWI9 |
AnnaBridge | 171:3a7713b1edbc | 2289 | #define EXTI_SWIER_SWIER10 EXTI_SWIER_SWI10 |
AnnaBridge | 171:3a7713b1edbc | 2290 | #define EXTI_SWIER_SWIER11 EXTI_SWIER_SWI11 |
AnnaBridge | 171:3a7713b1edbc | 2291 | #define EXTI_SWIER_SWIER12 EXTI_SWIER_SWI12 |
AnnaBridge | 171:3a7713b1edbc | 2292 | #define EXTI_SWIER_SWIER13 EXTI_SWIER_SWI13 |
AnnaBridge | 171:3a7713b1edbc | 2293 | #define EXTI_SWIER_SWIER14 EXTI_SWIER_SWI14 |
AnnaBridge | 171:3a7713b1edbc | 2294 | #define EXTI_SWIER_SWIER15 EXTI_SWIER_SWI15 |
AnnaBridge | 171:3a7713b1edbc | 2295 | #define EXTI_SWIER_SWIER16 EXTI_SWIER_SWI16 |
AnnaBridge | 171:3a7713b1edbc | 2296 | #define EXTI_SWIER_SWIER17 EXTI_SWIER_SWI17 |
AnnaBridge | 171:3a7713b1edbc | 2297 | #define EXTI_SWIER_SWIER19 EXTI_SWIER_SWI19 |
AnnaBridge | 171:3a7713b1edbc | 2298 | #define EXTI_SWIER_SWIER20 EXTI_SWIER_SWI20 |
AnnaBridge | 171:3a7713b1edbc | 2299 | #define EXTI_SWIER_SWIER21 EXTI_SWIER_SWI21 |
AnnaBridge | 171:3a7713b1edbc | 2300 | #define EXTI_SWIER_SWIER22 EXTI_SWIER_SWI22 |
AnnaBridge | 171:3a7713b1edbc | 2301 | |
AnnaBridge | 171:3a7713b1edbc | 2302 | /****************** Bit definition for EXTI_PR register *********************/ |
AnnaBridge | 171:3a7713b1edbc | 2303 | #define EXTI_PR_PIF0_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 2304 | #define EXTI_PR_PIF0_Msk (0x1U << EXTI_PR_PIF0_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 2305 | #define EXTI_PR_PIF0 EXTI_PR_PIF0_Msk /*!< Pending bit 0 */ |
AnnaBridge | 171:3a7713b1edbc | 2306 | #define EXTI_PR_PIF1_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 2307 | #define EXTI_PR_PIF1_Msk (0x1U << EXTI_PR_PIF1_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 2308 | #define EXTI_PR_PIF1 EXTI_PR_PIF1_Msk /*!< Pending bit 1 */ |
AnnaBridge | 171:3a7713b1edbc | 2309 | #define EXTI_PR_PIF2_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 2310 | #define EXTI_PR_PIF2_Msk (0x1U << EXTI_PR_PIF2_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 2311 | #define EXTI_PR_PIF2 EXTI_PR_PIF2_Msk /*!< Pending bit 2 */ |
AnnaBridge | 171:3a7713b1edbc | 2312 | #define EXTI_PR_PIF3_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 2313 | #define EXTI_PR_PIF3_Msk (0x1U << EXTI_PR_PIF3_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 2314 | #define EXTI_PR_PIF3 EXTI_PR_PIF3_Msk /*!< Pending bit 3 */ |
AnnaBridge | 171:3a7713b1edbc | 2315 | #define EXTI_PR_PIF4_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 2316 | #define EXTI_PR_PIF4_Msk (0x1U << EXTI_PR_PIF4_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 2317 | #define EXTI_PR_PIF4 EXTI_PR_PIF4_Msk /*!< Pending bit 4 */ |
AnnaBridge | 171:3a7713b1edbc | 2318 | #define EXTI_PR_PIF5_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 2319 | #define EXTI_PR_PIF5_Msk (0x1U << EXTI_PR_PIF5_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 2320 | #define EXTI_PR_PIF5 EXTI_PR_PIF5_Msk /*!< Pending bit 5 */ |
AnnaBridge | 171:3a7713b1edbc | 2321 | #define EXTI_PR_PIF6_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 2322 | #define EXTI_PR_PIF6_Msk (0x1U << EXTI_PR_PIF6_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 2323 | #define EXTI_PR_PIF6 EXTI_PR_PIF6_Msk /*!< Pending bit 6 */ |
AnnaBridge | 171:3a7713b1edbc | 2324 | #define EXTI_PR_PIF7_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 2325 | #define EXTI_PR_PIF7_Msk (0x1U << EXTI_PR_PIF7_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 2326 | #define EXTI_PR_PIF7 EXTI_PR_PIF7_Msk /*!< Pending bit 7 */ |
AnnaBridge | 171:3a7713b1edbc | 2327 | #define EXTI_PR_PIF8_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 2328 | #define EXTI_PR_PIF8_Msk (0x1U << EXTI_PR_PIF8_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 2329 | #define EXTI_PR_PIF8 EXTI_PR_PIF8_Msk /*!< Pending bit 8 */ |
AnnaBridge | 171:3a7713b1edbc | 2330 | #define EXTI_PR_PIF9_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 2331 | #define EXTI_PR_PIF9_Msk (0x1U << EXTI_PR_PIF9_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 2332 | #define EXTI_PR_PIF9 EXTI_PR_PIF9_Msk /*!< Pending bit 9 */ |
AnnaBridge | 171:3a7713b1edbc | 2333 | #define EXTI_PR_PIF10_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 2334 | #define EXTI_PR_PIF10_Msk (0x1U << EXTI_PR_PIF10_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 2335 | #define EXTI_PR_PIF10 EXTI_PR_PIF10_Msk /*!< Pending bit 10 */ |
AnnaBridge | 171:3a7713b1edbc | 2336 | #define EXTI_PR_PIF11_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 2337 | #define EXTI_PR_PIF11_Msk (0x1U << EXTI_PR_PIF11_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 2338 | #define EXTI_PR_PIF11 EXTI_PR_PIF11_Msk /*!< Pending bit 11 */ |
AnnaBridge | 171:3a7713b1edbc | 2339 | #define EXTI_PR_PIF12_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 2340 | #define EXTI_PR_PIF12_Msk (0x1U << EXTI_PR_PIF12_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 2341 | #define EXTI_PR_PIF12 EXTI_PR_PIF12_Msk /*!< Pending bit 12 */ |
AnnaBridge | 171:3a7713b1edbc | 2342 | #define EXTI_PR_PIF13_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 2343 | #define EXTI_PR_PIF13_Msk (0x1U << EXTI_PR_PIF13_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 2344 | #define EXTI_PR_PIF13 EXTI_PR_PIF13_Msk /*!< Pending bit 13 */ |
AnnaBridge | 171:3a7713b1edbc | 2345 | #define EXTI_PR_PIF14_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 2346 | #define EXTI_PR_PIF14_Msk (0x1U << EXTI_PR_PIF14_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 2347 | #define EXTI_PR_PIF14 EXTI_PR_PIF14_Msk /*!< Pending bit 14 */ |
AnnaBridge | 171:3a7713b1edbc | 2348 | #define EXTI_PR_PIF15_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 2349 | #define EXTI_PR_PIF15_Msk (0x1U << EXTI_PR_PIF15_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 2350 | #define EXTI_PR_PIF15 EXTI_PR_PIF15_Msk /*!< Pending bit 15 */ |
AnnaBridge | 171:3a7713b1edbc | 2351 | #define EXTI_PR_PIF16_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 2352 | #define EXTI_PR_PIF16_Msk (0x1U << EXTI_PR_PIF16_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 2353 | #define EXTI_PR_PIF16 EXTI_PR_PIF16_Msk /*!< Pending bit 16 */ |
AnnaBridge | 171:3a7713b1edbc | 2354 | #define EXTI_PR_PIF17_Pos (17U) |
AnnaBridge | 171:3a7713b1edbc | 2355 | #define EXTI_PR_PIF17_Msk (0x1U << EXTI_PR_PIF17_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 2356 | #define EXTI_PR_PIF17 EXTI_PR_PIF17_Msk /*!< Pending bit 17 */ |
AnnaBridge | 171:3a7713b1edbc | 2357 | #define EXTI_PR_PIF19_Pos (19U) |
AnnaBridge | 171:3a7713b1edbc | 2358 | #define EXTI_PR_PIF19_Msk (0x1U << EXTI_PR_PIF19_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 2359 | #define EXTI_PR_PIF19 EXTI_PR_PIF19_Msk /*!< Pending bit 19 */ |
AnnaBridge | 171:3a7713b1edbc | 2360 | #define EXTI_PR_PIF20_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 2361 | #define EXTI_PR_PIF20_Msk (0x1U << EXTI_PR_PIF20_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 2362 | #define EXTI_PR_PIF20 EXTI_PR_PIF20_Msk /*!< Pending bit 20 */ |
AnnaBridge | 171:3a7713b1edbc | 2363 | #define EXTI_PR_PIF21_Pos (21U) |
AnnaBridge | 171:3a7713b1edbc | 2364 | #define EXTI_PR_PIF21_Msk (0x1U << EXTI_PR_PIF21_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 2365 | #define EXTI_PR_PIF21 EXTI_PR_PIF21_Msk /*!< Pending bit 21 */ |
AnnaBridge | 171:3a7713b1edbc | 2366 | #define EXTI_PR_PIF22_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 2367 | #define EXTI_PR_PIF22_Msk (0x1U << EXTI_PR_PIF22_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 2368 | #define EXTI_PR_PIF22 EXTI_PR_PIF22_Msk /*!< Pending bit 22 */ |
AnnaBridge | 171:3a7713b1edbc | 2369 | |
AnnaBridge | 171:3a7713b1edbc | 2370 | /* Legacy defines */ |
AnnaBridge | 171:3a7713b1edbc | 2371 | #define EXTI_PR_PR0 EXTI_PR_PIF0 |
AnnaBridge | 171:3a7713b1edbc | 2372 | #define EXTI_PR_PR1 EXTI_PR_PIF1 |
AnnaBridge | 171:3a7713b1edbc | 2373 | #define EXTI_PR_PR2 EXTI_PR_PIF2 |
AnnaBridge | 171:3a7713b1edbc | 2374 | #define EXTI_PR_PR3 EXTI_PR_PIF3 |
AnnaBridge | 171:3a7713b1edbc | 2375 | #define EXTI_PR_PR4 EXTI_PR_PIF4 |
AnnaBridge | 171:3a7713b1edbc | 2376 | #define EXTI_PR_PR5 EXTI_PR_PIF5 |
AnnaBridge | 171:3a7713b1edbc | 2377 | #define EXTI_PR_PR6 EXTI_PR_PIF6 |
AnnaBridge | 171:3a7713b1edbc | 2378 | #define EXTI_PR_PR7 EXTI_PR_PIF7 |
AnnaBridge | 171:3a7713b1edbc | 2379 | #define EXTI_PR_PR8 EXTI_PR_PIF8 |
AnnaBridge | 171:3a7713b1edbc | 2380 | #define EXTI_PR_PR9 EXTI_PR_PIF9 |
AnnaBridge | 171:3a7713b1edbc | 2381 | #define EXTI_PR_PR10 EXTI_PR_PIF10 |
AnnaBridge | 171:3a7713b1edbc | 2382 | #define EXTI_PR_PR11 EXTI_PR_PIF11 |
AnnaBridge | 171:3a7713b1edbc | 2383 | #define EXTI_PR_PR12 EXTI_PR_PIF12 |
AnnaBridge | 171:3a7713b1edbc | 2384 | #define EXTI_PR_PR13 EXTI_PR_PIF13 |
AnnaBridge | 171:3a7713b1edbc | 2385 | #define EXTI_PR_PR14 EXTI_PR_PIF14 |
AnnaBridge | 171:3a7713b1edbc | 2386 | #define EXTI_PR_PR15 EXTI_PR_PIF15 |
AnnaBridge | 171:3a7713b1edbc | 2387 | #define EXTI_PR_PR16 EXTI_PR_PIF16 |
AnnaBridge | 171:3a7713b1edbc | 2388 | #define EXTI_PR_PR17 EXTI_PR_PIF17 |
AnnaBridge | 171:3a7713b1edbc | 2389 | #define EXTI_PR_PR19 EXTI_PR_PIF19 |
AnnaBridge | 171:3a7713b1edbc | 2390 | #define EXTI_PR_PR20 EXTI_PR_PIF20 |
AnnaBridge | 171:3a7713b1edbc | 2391 | #define EXTI_PR_PR21 EXTI_PR_PIF21 |
AnnaBridge | 171:3a7713b1edbc | 2392 | #define EXTI_PR_PR22 EXTI_PR_PIF22 |
AnnaBridge | 171:3a7713b1edbc | 2393 | |
AnnaBridge | 171:3a7713b1edbc | 2394 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 2395 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 2396 | /* FLASH and Option Bytes Registers */ |
AnnaBridge | 171:3a7713b1edbc | 2397 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 2398 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 2399 | |
AnnaBridge | 171:3a7713b1edbc | 2400 | /******************* Bit definition for FLASH_ACR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 2401 | #define FLASH_ACR_LATENCY_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 2402 | #define FLASH_ACR_LATENCY_Msk (0x1U << FLASH_ACR_LATENCY_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 2403 | #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk /*!< LATENCY bit (Latency) */ |
AnnaBridge | 171:3a7713b1edbc | 2404 | #define FLASH_ACR_PRFTEN_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 2405 | #define FLASH_ACR_PRFTEN_Msk (0x1U << FLASH_ACR_PRFTEN_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 2406 | #define FLASH_ACR_PRFTEN FLASH_ACR_PRFTEN_Msk /*!< Prefetch Buffer Enable */ |
AnnaBridge | 171:3a7713b1edbc | 2407 | #define FLASH_ACR_SLEEP_PD_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 2408 | #define FLASH_ACR_SLEEP_PD_Msk (0x1U << FLASH_ACR_SLEEP_PD_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 2409 | #define FLASH_ACR_SLEEP_PD FLASH_ACR_SLEEP_PD_Msk /*!< Flash mode during sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 2410 | #define FLASH_ACR_RUN_PD_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 2411 | #define FLASH_ACR_RUN_PD_Msk (0x1U << FLASH_ACR_RUN_PD_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 2412 | #define FLASH_ACR_RUN_PD FLASH_ACR_RUN_PD_Msk /*!< Flash mode during RUN mode */ |
AnnaBridge | 171:3a7713b1edbc | 2413 | #define FLASH_ACR_DISAB_BUF_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 2414 | #define FLASH_ACR_DISAB_BUF_Msk (0x1U << FLASH_ACR_DISAB_BUF_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 2415 | #define FLASH_ACR_DISAB_BUF FLASH_ACR_DISAB_BUF_Msk /*!< Disable Buffer */ |
AnnaBridge | 171:3a7713b1edbc | 2416 | #define FLASH_ACR_PRE_READ_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 2417 | #define FLASH_ACR_PRE_READ_Msk (0x1U << FLASH_ACR_PRE_READ_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 2418 | #define FLASH_ACR_PRE_READ FLASH_ACR_PRE_READ_Msk /*!< Pre-read data address */ |
AnnaBridge | 171:3a7713b1edbc | 2419 | |
AnnaBridge | 171:3a7713b1edbc | 2420 | /******************* Bit definition for FLASH_PECR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 2421 | #define FLASH_PECR_PELOCK_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 2422 | #define FLASH_PECR_PELOCK_Msk (0x1U << FLASH_PECR_PELOCK_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 2423 | #define FLASH_PECR_PELOCK FLASH_PECR_PELOCK_Msk /*!< FLASH_PECR and Flash data Lock */ |
AnnaBridge | 171:3a7713b1edbc | 2424 | #define FLASH_PECR_PRGLOCK_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 2425 | #define FLASH_PECR_PRGLOCK_Msk (0x1U << FLASH_PECR_PRGLOCK_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 2426 | #define FLASH_PECR_PRGLOCK FLASH_PECR_PRGLOCK_Msk /*!< Program matrix Lock */ |
AnnaBridge | 171:3a7713b1edbc | 2427 | #define FLASH_PECR_OPTLOCK_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 2428 | #define FLASH_PECR_OPTLOCK_Msk (0x1U << FLASH_PECR_OPTLOCK_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 2429 | #define FLASH_PECR_OPTLOCK FLASH_PECR_OPTLOCK_Msk /*!< Option byte matrix Lock */ |
AnnaBridge | 171:3a7713b1edbc | 2430 | #define FLASH_PECR_PROG_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 2431 | #define FLASH_PECR_PROG_Msk (0x1U << FLASH_PECR_PROG_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 2432 | #define FLASH_PECR_PROG FLASH_PECR_PROG_Msk /*!< Program matrix selection */ |
AnnaBridge | 171:3a7713b1edbc | 2433 | #define FLASH_PECR_DATA_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 2434 | #define FLASH_PECR_DATA_Msk (0x1U << FLASH_PECR_DATA_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 2435 | #define FLASH_PECR_DATA FLASH_PECR_DATA_Msk /*!< Data matrix selection */ |
AnnaBridge | 171:3a7713b1edbc | 2436 | #define FLASH_PECR_FIX_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 2437 | #define FLASH_PECR_FIX_Msk (0x1U << FLASH_PECR_FIX_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 2438 | #define FLASH_PECR_FIX FLASH_PECR_FIX_Msk /*!< Fixed Time Data write for Word/Half Word/Byte programming */ |
AnnaBridge | 171:3a7713b1edbc | 2439 | #define FLASH_PECR_ERASE_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 2440 | #define FLASH_PECR_ERASE_Msk (0x1U << FLASH_PECR_ERASE_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 2441 | #define FLASH_PECR_ERASE FLASH_PECR_ERASE_Msk /*!< Page erasing mode */ |
AnnaBridge | 171:3a7713b1edbc | 2442 | #define FLASH_PECR_FPRG_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 2443 | #define FLASH_PECR_FPRG_Msk (0x1U << FLASH_PECR_FPRG_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 2444 | #define FLASH_PECR_FPRG FLASH_PECR_FPRG_Msk /*!< Fast Page/Half Page programming mode */ |
AnnaBridge | 171:3a7713b1edbc | 2445 | #define FLASH_PECR_PARALLBANK_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 2446 | #define FLASH_PECR_PARALLBANK_Msk (0x1U << FLASH_PECR_PARALLBANK_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 2447 | #define FLASH_PECR_PARALLBANK FLASH_PECR_PARALLBANK_Msk /*!< Parallel Bank mode */ |
AnnaBridge | 171:3a7713b1edbc | 2448 | #define FLASH_PECR_EOPIE_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 2449 | #define FLASH_PECR_EOPIE_Msk (0x1U << FLASH_PECR_EOPIE_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 2450 | #define FLASH_PECR_EOPIE FLASH_PECR_EOPIE_Msk /*!< End of programming interrupt */ |
AnnaBridge | 171:3a7713b1edbc | 2451 | #define FLASH_PECR_ERRIE_Pos (17U) |
AnnaBridge | 171:3a7713b1edbc | 2452 | #define FLASH_PECR_ERRIE_Msk (0x1U << FLASH_PECR_ERRIE_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 2453 | #define FLASH_PECR_ERRIE FLASH_PECR_ERRIE_Msk /*!< Error interrupt */ |
AnnaBridge | 171:3a7713b1edbc | 2454 | #define FLASH_PECR_OBL_LAUNCH_Pos (18U) |
AnnaBridge | 171:3a7713b1edbc | 2455 | #define FLASH_PECR_OBL_LAUNCH_Msk (0x1U << FLASH_PECR_OBL_LAUNCH_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 2456 | #define FLASH_PECR_OBL_LAUNCH FLASH_PECR_OBL_LAUNCH_Msk /*!< Launch the option byte loading */ |
AnnaBridge | 171:3a7713b1edbc | 2457 | #define FLASH_PECR_HALF_ARRAY_Pos (19U) |
AnnaBridge | 171:3a7713b1edbc | 2458 | #define FLASH_PECR_HALF_ARRAY_Msk (0x1U << FLASH_PECR_HALF_ARRAY_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 2459 | #define FLASH_PECR_HALF_ARRAY FLASH_PECR_HALF_ARRAY_Msk /*!< Half array mode */ |
AnnaBridge | 171:3a7713b1edbc | 2460 | #define FLASH_PECR_NZDISABLE_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 2461 | #define FLASH_PECR_NZDISABLE_Msk (0x1U << FLASH_PECR_NZDISABLE_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 2462 | #define FLASH_PECR_NZDISABLE FLASH_PECR_NZDISABLE_Msk /*!< Non-Zero check disable */ |
AnnaBridge | 171:3a7713b1edbc | 2463 | |
AnnaBridge | 171:3a7713b1edbc | 2464 | /****************** Bit definition for FLASH_PDKEYR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 2465 | #define FLASH_PDKEYR_PDKEYR_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 2466 | #define FLASH_PDKEYR_PDKEYR_Msk (0xFFFFFFFFU << FLASH_PDKEYR_PDKEYR_Pos) /*!< 0xFFFFFFFF */ |
AnnaBridge | 171:3a7713b1edbc | 2467 | #define FLASH_PDKEYR_PDKEYR FLASH_PDKEYR_PDKEYR_Msk /*!< FLASH_PEC and data matrix Key */ |
AnnaBridge | 171:3a7713b1edbc | 2468 | |
AnnaBridge | 171:3a7713b1edbc | 2469 | /****************** Bit definition for FLASH_PEKEYR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 2470 | #define FLASH_PEKEYR_PEKEYR_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 2471 | #define FLASH_PEKEYR_PEKEYR_Msk (0xFFFFFFFFU << FLASH_PEKEYR_PEKEYR_Pos) /*!< 0xFFFFFFFF */ |
AnnaBridge | 171:3a7713b1edbc | 2472 | #define FLASH_PEKEYR_PEKEYR FLASH_PEKEYR_PEKEYR_Msk /*!< FLASH_PEC and data matrix Key */ |
AnnaBridge | 171:3a7713b1edbc | 2473 | |
AnnaBridge | 171:3a7713b1edbc | 2474 | /****************** Bit definition for FLASH_PRGKEYR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 2475 | #define FLASH_PRGKEYR_PRGKEYR_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 2476 | #define FLASH_PRGKEYR_PRGKEYR_Msk (0xFFFFFFFFU << FLASH_PRGKEYR_PRGKEYR_Pos) /*!< 0xFFFFFFFF */ |
AnnaBridge | 171:3a7713b1edbc | 2477 | #define FLASH_PRGKEYR_PRGKEYR FLASH_PRGKEYR_PRGKEYR_Msk /*!< Program matrix Key */ |
AnnaBridge | 171:3a7713b1edbc | 2478 | |
AnnaBridge | 171:3a7713b1edbc | 2479 | /****************** Bit definition for FLASH_OPTKEYR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 2480 | #define FLASH_OPTKEYR_OPTKEYR_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 2481 | #define FLASH_OPTKEYR_OPTKEYR_Msk (0xFFFFFFFFU << FLASH_OPTKEYR_OPTKEYR_Pos) /*!< 0xFFFFFFFF */ |
AnnaBridge | 171:3a7713b1edbc | 2482 | #define FLASH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option bytes matrix Key */ |
AnnaBridge | 171:3a7713b1edbc | 2483 | |
AnnaBridge | 171:3a7713b1edbc | 2484 | /****************** Bit definition for FLASH_SR register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 2485 | #define FLASH_SR_BSY_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 2486 | #define FLASH_SR_BSY_Msk (0x1U << FLASH_SR_BSY_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 2487 | #define FLASH_SR_BSY FLASH_SR_BSY_Msk /*!< Busy */ |
AnnaBridge | 171:3a7713b1edbc | 2488 | #define FLASH_SR_EOP_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 2489 | #define FLASH_SR_EOP_Msk (0x1U << FLASH_SR_EOP_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 2490 | #define FLASH_SR_EOP FLASH_SR_EOP_Msk /*!< End Of Programming*/ |
AnnaBridge | 171:3a7713b1edbc | 2491 | #define FLASH_SR_HVOFF_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 2492 | #define FLASH_SR_HVOFF_Msk (0x1U << FLASH_SR_HVOFF_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 2493 | #define FLASH_SR_HVOFF FLASH_SR_HVOFF_Msk /*!< End of high voltage */ |
AnnaBridge | 171:3a7713b1edbc | 2494 | #define FLASH_SR_READY_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 2495 | #define FLASH_SR_READY_Msk (0x1U << FLASH_SR_READY_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 2496 | #define FLASH_SR_READY FLASH_SR_READY_Msk /*!< Flash ready after low power mode */ |
AnnaBridge | 171:3a7713b1edbc | 2497 | |
AnnaBridge | 171:3a7713b1edbc | 2498 | #define FLASH_SR_WRPERR_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 2499 | #define FLASH_SR_WRPERR_Msk (0x1U << FLASH_SR_WRPERR_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 2500 | #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk /*!< Write protection error */ |
AnnaBridge | 171:3a7713b1edbc | 2501 | #define FLASH_SR_PGAERR_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 2502 | #define FLASH_SR_PGAERR_Msk (0x1U << FLASH_SR_PGAERR_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 2503 | #define FLASH_SR_PGAERR FLASH_SR_PGAERR_Msk /*!< Programming Alignment Error */ |
AnnaBridge | 171:3a7713b1edbc | 2504 | #define FLASH_SR_SIZERR_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 2505 | #define FLASH_SR_SIZERR_Msk (0x1U << FLASH_SR_SIZERR_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 2506 | #define FLASH_SR_SIZERR FLASH_SR_SIZERR_Msk /*!< Size error */ |
AnnaBridge | 171:3a7713b1edbc | 2507 | #define FLASH_SR_OPTVERR_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 2508 | #define FLASH_SR_OPTVERR_Msk (0x1U << FLASH_SR_OPTVERR_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 2509 | #define FLASH_SR_OPTVERR FLASH_SR_OPTVERR_Msk /*!< Option Valid error */ |
AnnaBridge | 171:3a7713b1edbc | 2510 | #define FLASH_SR_RDERR_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 2511 | #define FLASH_SR_RDERR_Msk (0x1U << FLASH_SR_RDERR_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 2512 | #define FLASH_SR_RDERR FLASH_SR_RDERR_Msk /*!< Read protected error */ |
AnnaBridge | 171:3a7713b1edbc | 2513 | #define FLASH_SR_NOTZEROERR_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 2514 | #define FLASH_SR_NOTZEROERR_Msk (0x1U << FLASH_SR_NOTZEROERR_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 2515 | #define FLASH_SR_NOTZEROERR FLASH_SR_NOTZEROERR_Msk /*!< Not Zero error */ |
AnnaBridge | 171:3a7713b1edbc | 2516 | #define FLASH_SR_FWWERR_Pos (17U) |
AnnaBridge | 171:3a7713b1edbc | 2517 | #define FLASH_SR_FWWERR_Msk (0x1U << FLASH_SR_FWWERR_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 2518 | #define FLASH_SR_FWWERR FLASH_SR_FWWERR_Msk /*!< Write/Errase operation aborted */ |
AnnaBridge | 171:3a7713b1edbc | 2519 | |
AnnaBridge | 171:3a7713b1edbc | 2520 | /* Legacy defines */ |
AnnaBridge | 171:3a7713b1edbc | 2521 | #define FLASH_SR_FWWER FLASH_SR_FWWERR |
AnnaBridge | 171:3a7713b1edbc | 2522 | #define FLASH_SR_ENHV FLASH_SR_HVOFF |
AnnaBridge | 171:3a7713b1edbc | 2523 | #define FLASH_SR_ENDHV FLASH_SR_HVOFF |
AnnaBridge | 171:3a7713b1edbc | 2524 | |
AnnaBridge | 171:3a7713b1edbc | 2525 | /****************** Bit definition for FLASH_OPTR register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 2526 | #define FLASH_OPTR_RDPROT_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 2527 | #define FLASH_OPTR_RDPROT_Msk (0xFFU << FLASH_OPTR_RDPROT_Pos) /*!< 0x000000FF */ |
AnnaBridge | 171:3a7713b1edbc | 2528 | #define FLASH_OPTR_RDPROT FLASH_OPTR_RDPROT_Msk /*!< Read Protection */ |
AnnaBridge | 171:3a7713b1edbc | 2529 | #define FLASH_OPTR_WPRMOD_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 2530 | #define FLASH_OPTR_WPRMOD_Msk (0x1U << FLASH_OPTR_WPRMOD_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 2531 | #define FLASH_OPTR_WPRMOD FLASH_OPTR_WPRMOD_Msk /*!< Selection of protection mode of WPR bits */ |
AnnaBridge | 171:3a7713b1edbc | 2532 | #define FLASH_OPTR_BOR_LEV_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 2533 | #define FLASH_OPTR_BOR_LEV_Msk (0xFU << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x000F0000 */ |
AnnaBridge | 171:3a7713b1edbc | 2534 | #define FLASH_OPTR_BOR_LEV FLASH_OPTR_BOR_LEV_Msk /*!< BOR_LEV[3:0] Brown Out Reset Threshold Level*/ |
AnnaBridge | 171:3a7713b1edbc | 2535 | #define FLASH_OPTR_IWDG_SW_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 2536 | #define FLASH_OPTR_IWDG_SW_Msk (0x1U << FLASH_OPTR_IWDG_SW_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 2537 | #define FLASH_OPTR_IWDG_SW FLASH_OPTR_IWDG_SW_Msk /*!< IWDG_SW */ |
AnnaBridge | 171:3a7713b1edbc | 2538 | #define FLASH_OPTR_nRST_STOP_Pos (21U) |
AnnaBridge | 171:3a7713b1edbc | 2539 | #define FLASH_OPTR_nRST_STOP_Msk (0x1U << FLASH_OPTR_nRST_STOP_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 2540 | #define FLASH_OPTR_nRST_STOP FLASH_OPTR_nRST_STOP_Msk /*!< nRST_STOP */ |
AnnaBridge | 171:3a7713b1edbc | 2541 | #define FLASH_OPTR_nRST_STDBY_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 2542 | #define FLASH_OPTR_nRST_STDBY_Msk (0x1U << FLASH_OPTR_nRST_STDBY_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 2543 | #define FLASH_OPTR_nRST_STDBY FLASH_OPTR_nRST_STDBY_Msk /*!< nRST_STDBY */ |
AnnaBridge | 171:3a7713b1edbc | 2544 | #define FLASH_OPTR_BFB2_Pos (23U) |
AnnaBridge | 171:3a7713b1edbc | 2545 | #define FLASH_OPTR_BFB2_Msk (0x1U << FLASH_OPTR_BFB2_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 2546 | #define FLASH_OPTR_BFB2 FLASH_OPTR_BFB2_Msk /*!< BFB2 */ |
AnnaBridge | 171:3a7713b1edbc | 2547 | #define FLASH_OPTR_USER_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 2548 | #define FLASH_OPTR_USER_Msk (0x7U << FLASH_OPTR_USER_Pos) /*!< 0x00700000 */ |
AnnaBridge | 171:3a7713b1edbc | 2549 | #define FLASH_OPTR_USER FLASH_OPTR_USER_Msk /*!< User Option Bytes */ |
AnnaBridge | 171:3a7713b1edbc | 2550 | #define FLASH_OPTR_BOOT1_Pos (31U) |
AnnaBridge | 171:3a7713b1edbc | 2551 | #define FLASH_OPTR_BOOT1_Msk (0x1U << FLASH_OPTR_BOOT1_Pos) /*!< 0x80000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2552 | #define FLASH_OPTR_BOOT1 FLASH_OPTR_BOOT1_Msk /*!< BOOT1 */ |
AnnaBridge | 171:3a7713b1edbc | 2553 | |
AnnaBridge | 171:3a7713b1edbc | 2554 | /****************** Bit definition for FLASH_WRPR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 2555 | #define FLASH_WRPR_WRP_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 2556 | #define FLASH_WRPR_WRP_Msk (0xFFFFU << FLASH_WRPR_WRP_Pos) /*!< 0x0000FFFF */ |
AnnaBridge | 171:3a7713b1edbc | 2557 | #define FLASH_WRPR_WRP FLASH_WRPR_WRP_Msk /*!< Write Protection bits */ |
AnnaBridge | 171:3a7713b1edbc | 2558 | |
AnnaBridge | 171:3a7713b1edbc | 2559 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 2560 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 2561 | /* General Purpose IOs (GPIO) */ |
AnnaBridge | 171:3a7713b1edbc | 2562 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 2563 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 2564 | /******************* Bit definition for GPIO_MODER register *****************/ |
AnnaBridge | 171:3a7713b1edbc | 2565 | #define GPIO_MODER_MODE0_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 2566 | #define GPIO_MODER_MODE0_Msk (0x3U << GPIO_MODER_MODE0_Pos) /*!< 0x00000003 */ |
AnnaBridge | 171:3a7713b1edbc | 2567 | #define GPIO_MODER_MODE0 GPIO_MODER_MODE0_Msk |
AnnaBridge | 171:3a7713b1edbc | 2568 | #define GPIO_MODER_MODE0_0 (0x1U << GPIO_MODER_MODE0_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 2569 | #define GPIO_MODER_MODE0_1 (0x2U << GPIO_MODER_MODE0_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 2570 | #define GPIO_MODER_MODE1_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 2571 | #define GPIO_MODER_MODE1_Msk (0x3U << GPIO_MODER_MODE1_Pos) /*!< 0x0000000C */ |
AnnaBridge | 171:3a7713b1edbc | 2572 | #define GPIO_MODER_MODE1 GPIO_MODER_MODE1_Msk |
AnnaBridge | 171:3a7713b1edbc | 2573 | #define GPIO_MODER_MODE1_0 (0x1U << GPIO_MODER_MODE1_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 2574 | #define GPIO_MODER_MODE1_1 (0x2U << GPIO_MODER_MODE1_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 2575 | #define GPIO_MODER_MODE2_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 2576 | #define GPIO_MODER_MODE2_Msk (0x3U << GPIO_MODER_MODE2_Pos) /*!< 0x00000030 */ |
AnnaBridge | 171:3a7713b1edbc | 2577 | #define GPIO_MODER_MODE2 GPIO_MODER_MODE2_Msk |
AnnaBridge | 171:3a7713b1edbc | 2578 | #define GPIO_MODER_MODE2_0 (0x1U << GPIO_MODER_MODE2_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 2579 | #define GPIO_MODER_MODE2_1 (0x2U << GPIO_MODER_MODE2_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 2580 | #define GPIO_MODER_MODE3_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 2581 | #define GPIO_MODER_MODE3_Msk (0x3U << GPIO_MODER_MODE3_Pos) /*!< 0x000000C0 */ |
AnnaBridge | 171:3a7713b1edbc | 2582 | #define GPIO_MODER_MODE3 GPIO_MODER_MODE3_Msk |
AnnaBridge | 171:3a7713b1edbc | 2583 | #define GPIO_MODER_MODE3_0 (0x1U << GPIO_MODER_MODE3_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 2584 | #define GPIO_MODER_MODE3_1 (0x2U << GPIO_MODER_MODE3_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 2585 | #define GPIO_MODER_MODE4_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 2586 | #define GPIO_MODER_MODE4_Msk (0x3U << GPIO_MODER_MODE4_Pos) /*!< 0x00000300 */ |
AnnaBridge | 171:3a7713b1edbc | 2587 | #define GPIO_MODER_MODE4 GPIO_MODER_MODE4_Msk |
AnnaBridge | 171:3a7713b1edbc | 2588 | #define GPIO_MODER_MODE4_0 (0x1U << GPIO_MODER_MODE4_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 2589 | #define GPIO_MODER_MODE4_1 (0x2U << GPIO_MODER_MODE4_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 2590 | #define GPIO_MODER_MODE5_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 2591 | #define GPIO_MODER_MODE5_Msk (0x3U << GPIO_MODER_MODE5_Pos) /*!< 0x00000C00 */ |
AnnaBridge | 171:3a7713b1edbc | 2592 | #define GPIO_MODER_MODE5 GPIO_MODER_MODE5_Msk |
AnnaBridge | 171:3a7713b1edbc | 2593 | #define GPIO_MODER_MODE5_0 (0x1U << GPIO_MODER_MODE5_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 2594 | #define GPIO_MODER_MODE5_1 (0x2U << GPIO_MODER_MODE5_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 2595 | #define GPIO_MODER_MODE6_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 2596 | #define GPIO_MODER_MODE6_Msk (0x3U << GPIO_MODER_MODE6_Pos) /*!< 0x00003000 */ |
AnnaBridge | 171:3a7713b1edbc | 2597 | #define GPIO_MODER_MODE6 GPIO_MODER_MODE6_Msk |
AnnaBridge | 171:3a7713b1edbc | 2598 | #define GPIO_MODER_MODE6_0 (0x1U << GPIO_MODER_MODE6_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 2599 | #define GPIO_MODER_MODE6_1 (0x2U << GPIO_MODER_MODE6_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 2600 | #define GPIO_MODER_MODE7_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 2601 | #define GPIO_MODER_MODE7_Msk (0x3U << GPIO_MODER_MODE7_Pos) /*!< 0x0000C000 */ |
AnnaBridge | 171:3a7713b1edbc | 2602 | #define GPIO_MODER_MODE7 GPIO_MODER_MODE7_Msk |
AnnaBridge | 171:3a7713b1edbc | 2603 | #define GPIO_MODER_MODE7_0 (0x1U << GPIO_MODER_MODE7_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 2604 | #define GPIO_MODER_MODE7_1 (0x2U << GPIO_MODER_MODE7_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 2605 | #define GPIO_MODER_MODE8_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 2606 | #define GPIO_MODER_MODE8_Msk (0x3U << GPIO_MODER_MODE8_Pos) /*!< 0x00030000 */ |
AnnaBridge | 171:3a7713b1edbc | 2607 | #define GPIO_MODER_MODE8 GPIO_MODER_MODE8_Msk |
AnnaBridge | 171:3a7713b1edbc | 2608 | #define GPIO_MODER_MODE8_0 (0x1U << GPIO_MODER_MODE8_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 2609 | #define GPIO_MODER_MODE8_1 (0x2U << GPIO_MODER_MODE8_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 2610 | #define GPIO_MODER_MODE9_Pos (18U) |
AnnaBridge | 171:3a7713b1edbc | 2611 | #define GPIO_MODER_MODE9_Msk (0x3U << GPIO_MODER_MODE9_Pos) /*!< 0x000C0000 */ |
AnnaBridge | 171:3a7713b1edbc | 2612 | #define GPIO_MODER_MODE9 GPIO_MODER_MODE9_Msk |
AnnaBridge | 171:3a7713b1edbc | 2613 | #define GPIO_MODER_MODE9_0 (0x1U << GPIO_MODER_MODE9_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 2614 | #define GPIO_MODER_MODE9_1 (0x2U << GPIO_MODER_MODE9_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 2615 | #define GPIO_MODER_MODE10_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 2616 | #define GPIO_MODER_MODE10_Msk (0x3U << GPIO_MODER_MODE10_Pos) /*!< 0x00300000 */ |
AnnaBridge | 171:3a7713b1edbc | 2617 | #define GPIO_MODER_MODE10 GPIO_MODER_MODE10_Msk |
AnnaBridge | 171:3a7713b1edbc | 2618 | #define GPIO_MODER_MODE10_0 (0x1U << GPIO_MODER_MODE10_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 2619 | #define GPIO_MODER_MODE10_1 (0x2U << GPIO_MODER_MODE10_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 2620 | #define GPIO_MODER_MODE11_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 2621 | #define GPIO_MODER_MODE11_Msk (0x3U << GPIO_MODER_MODE11_Pos) /*!< 0x00C00000 */ |
AnnaBridge | 171:3a7713b1edbc | 2622 | #define GPIO_MODER_MODE11 GPIO_MODER_MODE11_Msk |
AnnaBridge | 171:3a7713b1edbc | 2623 | #define GPIO_MODER_MODE11_0 (0x1U << GPIO_MODER_MODE11_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 2624 | #define GPIO_MODER_MODE11_1 (0x2U << GPIO_MODER_MODE11_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 2625 | #define GPIO_MODER_MODE12_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 2626 | #define GPIO_MODER_MODE12_Msk (0x3U << GPIO_MODER_MODE12_Pos) /*!< 0x03000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2627 | #define GPIO_MODER_MODE12 GPIO_MODER_MODE12_Msk |
AnnaBridge | 171:3a7713b1edbc | 2628 | #define GPIO_MODER_MODE12_0 (0x1U << GPIO_MODER_MODE12_Pos) /*!< 0x01000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2629 | #define GPIO_MODER_MODE12_1 (0x2U << GPIO_MODER_MODE12_Pos) /*!< 0x02000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2630 | #define GPIO_MODER_MODE13_Pos (26U) |
AnnaBridge | 171:3a7713b1edbc | 2631 | #define GPIO_MODER_MODE13_Msk (0x3U << GPIO_MODER_MODE13_Pos) /*!< 0x0C000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2632 | #define GPIO_MODER_MODE13 GPIO_MODER_MODE13_Msk |
AnnaBridge | 171:3a7713b1edbc | 2633 | #define GPIO_MODER_MODE13_0 (0x1U << GPIO_MODER_MODE13_Pos) /*!< 0x04000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2634 | #define GPIO_MODER_MODE13_1 (0x2U << GPIO_MODER_MODE13_Pos) /*!< 0x08000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2635 | #define GPIO_MODER_MODE14_Pos (28U) |
AnnaBridge | 171:3a7713b1edbc | 2636 | #define GPIO_MODER_MODE14_Msk (0x3U << GPIO_MODER_MODE14_Pos) /*!< 0x30000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2637 | #define GPIO_MODER_MODE14 GPIO_MODER_MODE14_Msk |
AnnaBridge | 171:3a7713b1edbc | 2638 | #define GPIO_MODER_MODE14_0 (0x1U << GPIO_MODER_MODE14_Pos) /*!< 0x10000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2639 | #define GPIO_MODER_MODE14_1 (0x2U << GPIO_MODER_MODE14_Pos) /*!< 0x20000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2640 | #define GPIO_MODER_MODE15_Pos (30U) |
AnnaBridge | 171:3a7713b1edbc | 2641 | #define GPIO_MODER_MODE15_Msk (0x3U << GPIO_MODER_MODE15_Pos) /*!< 0xC0000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2642 | #define GPIO_MODER_MODE15 GPIO_MODER_MODE15_Msk |
AnnaBridge | 171:3a7713b1edbc | 2643 | #define GPIO_MODER_MODE15_0 (0x1U << GPIO_MODER_MODE15_Pos) /*!< 0x40000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2644 | #define GPIO_MODER_MODE15_1 (0x2U << GPIO_MODER_MODE15_Pos) /*!< 0x80000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2645 | |
AnnaBridge | 171:3a7713b1edbc | 2646 | /****************** Bit definition for GPIO_OTYPER register *****************/ |
AnnaBridge | 171:3a7713b1edbc | 2647 | #define GPIO_OTYPER_OT_0 (0x00000001U) |
AnnaBridge | 171:3a7713b1edbc | 2648 | #define GPIO_OTYPER_OT_1 (0x00000002U) |
AnnaBridge | 171:3a7713b1edbc | 2649 | #define GPIO_OTYPER_OT_2 (0x00000004U) |
AnnaBridge | 171:3a7713b1edbc | 2650 | #define GPIO_OTYPER_OT_3 (0x00000008U) |
AnnaBridge | 171:3a7713b1edbc | 2651 | #define GPIO_OTYPER_OT_4 (0x00000010U) |
AnnaBridge | 171:3a7713b1edbc | 2652 | #define GPIO_OTYPER_OT_5 (0x00000020U) |
AnnaBridge | 171:3a7713b1edbc | 2653 | #define GPIO_OTYPER_OT_6 (0x00000040U) |
AnnaBridge | 171:3a7713b1edbc | 2654 | #define GPIO_OTYPER_OT_7 (0x00000080U) |
AnnaBridge | 171:3a7713b1edbc | 2655 | #define GPIO_OTYPER_OT_8 (0x00000100U) |
AnnaBridge | 171:3a7713b1edbc | 2656 | #define GPIO_OTYPER_OT_9 (0x00000200U) |
AnnaBridge | 171:3a7713b1edbc | 2657 | #define GPIO_OTYPER_OT_10 (0x00000400U) |
AnnaBridge | 171:3a7713b1edbc | 2658 | #define GPIO_OTYPER_OT_11 (0x00000800U) |
AnnaBridge | 171:3a7713b1edbc | 2659 | #define GPIO_OTYPER_OT_12 (0x00001000U) |
AnnaBridge | 171:3a7713b1edbc | 2660 | #define GPIO_OTYPER_OT_13 (0x00002000U) |
AnnaBridge | 171:3a7713b1edbc | 2661 | #define GPIO_OTYPER_OT_14 (0x00004000U) |
AnnaBridge | 171:3a7713b1edbc | 2662 | #define GPIO_OTYPER_OT_15 (0x00008000U) |
AnnaBridge | 171:3a7713b1edbc | 2663 | |
AnnaBridge | 171:3a7713b1edbc | 2664 | /**************** Bit definition for GPIO_OSPEEDR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 2665 | #define GPIO_OSPEEDER_OSPEED0_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 2666 | #define GPIO_OSPEEDER_OSPEED0_Msk (0x3U << GPIO_OSPEEDER_OSPEED0_Pos) /*!< 0x00000003 */ |
AnnaBridge | 171:3a7713b1edbc | 2667 | #define GPIO_OSPEEDER_OSPEED0 GPIO_OSPEEDER_OSPEED0_Msk |
AnnaBridge | 171:3a7713b1edbc | 2668 | #define GPIO_OSPEEDER_OSPEED0_0 (0x1U << GPIO_OSPEEDER_OSPEED0_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 2669 | #define GPIO_OSPEEDER_OSPEED0_1 (0x2U << GPIO_OSPEEDER_OSPEED0_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 2670 | #define GPIO_OSPEEDER_OSPEED1_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 2671 | #define GPIO_OSPEEDER_OSPEED1_Msk (0x3U << GPIO_OSPEEDER_OSPEED1_Pos) /*!< 0x0000000C */ |
AnnaBridge | 171:3a7713b1edbc | 2672 | #define GPIO_OSPEEDER_OSPEED1 GPIO_OSPEEDER_OSPEED1_Msk |
AnnaBridge | 171:3a7713b1edbc | 2673 | #define GPIO_OSPEEDER_OSPEED1_0 (0x1U << GPIO_OSPEEDER_OSPEED1_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 2674 | #define GPIO_OSPEEDER_OSPEED1_1 (0x2U << GPIO_OSPEEDER_OSPEED1_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 2675 | #define GPIO_OSPEEDER_OSPEED2_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 2676 | #define GPIO_OSPEEDER_OSPEED2_Msk (0x3U << GPIO_OSPEEDER_OSPEED2_Pos) /*!< 0x00000030 */ |
AnnaBridge | 171:3a7713b1edbc | 2677 | #define GPIO_OSPEEDER_OSPEED2 GPIO_OSPEEDER_OSPEED2_Msk |
AnnaBridge | 171:3a7713b1edbc | 2678 | #define GPIO_OSPEEDER_OSPEED2_0 (0x1U << GPIO_OSPEEDER_OSPEED2_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 2679 | #define GPIO_OSPEEDER_OSPEED2_1 (0x2U << GPIO_OSPEEDER_OSPEED2_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 2680 | #define GPIO_OSPEEDER_OSPEED3_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 2681 | #define GPIO_OSPEEDER_OSPEED3_Msk (0x3U << GPIO_OSPEEDER_OSPEED3_Pos) /*!< 0x000000C0 */ |
AnnaBridge | 171:3a7713b1edbc | 2682 | #define GPIO_OSPEEDER_OSPEED3 GPIO_OSPEEDER_OSPEED3_Msk |
AnnaBridge | 171:3a7713b1edbc | 2683 | #define GPIO_OSPEEDER_OSPEED3_0 (0x1U << GPIO_OSPEEDER_OSPEED3_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 2684 | #define GPIO_OSPEEDER_OSPEED3_1 (0x2U << GPIO_OSPEEDER_OSPEED3_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 2685 | #define GPIO_OSPEEDER_OSPEED4_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 2686 | #define GPIO_OSPEEDER_OSPEED4_Msk (0x3U << GPIO_OSPEEDER_OSPEED4_Pos) /*!< 0x00000300 */ |
AnnaBridge | 171:3a7713b1edbc | 2687 | #define GPIO_OSPEEDER_OSPEED4 GPIO_OSPEEDER_OSPEED4_Msk |
AnnaBridge | 171:3a7713b1edbc | 2688 | #define GPIO_OSPEEDER_OSPEED4_0 (0x1U << GPIO_OSPEEDER_OSPEED4_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 2689 | #define GPIO_OSPEEDER_OSPEED4_1 (0x2U << GPIO_OSPEEDER_OSPEED4_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 2690 | #define GPIO_OSPEEDER_OSPEED5_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 2691 | #define GPIO_OSPEEDER_OSPEED5_Msk (0x3U << GPIO_OSPEEDER_OSPEED5_Pos) /*!< 0x00000C00 */ |
AnnaBridge | 171:3a7713b1edbc | 2692 | #define GPIO_OSPEEDER_OSPEED5 GPIO_OSPEEDER_OSPEED5_Msk |
AnnaBridge | 171:3a7713b1edbc | 2693 | #define GPIO_OSPEEDER_OSPEED5_0 (0x1U << GPIO_OSPEEDER_OSPEED5_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 2694 | #define GPIO_OSPEEDER_OSPEED5_1 (0x2U << GPIO_OSPEEDER_OSPEED5_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 2695 | #define GPIO_OSPEEDER_OSPEED6_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 2696 | #define GPIO_OSPEEDER_OSPEED6_Msk (0x3U << GPIO_OSPEEDER_OSPEED6_Pos) /*!< 0x00003000 */ |
AnnaBridge | 171:3a7713b1edbc | 2697 | #define GPIO_OSPEEDER_OSPEED6 GPIO_OSPEEDER_OSPEED6_Msk |
AnnaBridge | 171:3a7713b1edbc | 2698 | #define GPIO_OSPEEDER_OSPEED6_0 (0x1U << GPIO_OSPEEDER_OSPEED6_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 2699 | #define GPIO_OSPEEDER_OSPEED6_1 (0x2U << GPIO_OSPEEDER_OSPEED6_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 2700 | #define GPIO_OSPEEDER_OSPEED7_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 2701 | #define GPIO_OSPEEDER_OSPEED7_Msk (0x3U << GPIO_OSPEEDER_OSPEED7_Pos) /*!< 0x0000C000 */ |
AnnaBridge | 171:3a7713b1edbc | 2702 | #define GPIO_OSPEEDER_OSPEED7 GPIO_OSPEEDER_OSPEED7_Msk |
AnnaBridge | 171:3a7713b1edbc | 2703 | #define GPIO_OSPEEDER_OSPEED7_0 (0x1U << GPIO_OSPEEDER_OSPEED7_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 2704 | #define GPIO_OSPEEDER_OSPEED7_1 (0x2U << GPIO_OSPEEDER_OSPEED7_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 2705 | #define GPIO_OSPEEDER_OSPEED8_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 2706 | #define GPIO_OSPEEDER_OSPEED8_Msk (0x3U << GPIO_OSPEEDER_OSPEED8_Pos) /*!< 0x00030000 */ |
AnnaBridge | 171:3a7713b1edbc | 2707 | #define GPIO_OSPEEDER_OSPEED8 GPIO_OSPEEDER_OSPEED8_Msk |
AnnaBridge | 171:3a7713b1edbc | 2708 | #define GPIO_OSPEEDER_OSPEED8_0 (0x1U << GPIO_OSPEEDER_OSPEED8_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 2709 | #define GPIO_OSPEEDER_OSPEED8_1 (0x2U << GPIO_OSPEEDER_OSPEED8_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 2710 | #define GPIO_OSPEEDER_OSPEED9_Pos (18U) |
AnnaBridge | 171:3a7713b1edbc | 2711 | #define GPIO_OSPEEDER_OSPEED9_Msk (0x3U << GPIO_OSPEEDER_OSPEED9_Pos) /*!< 0x000C0000 */ |
AnnaBridge | 171:3a7713b1edbc | 2712 | #define GPIO_OSPEEDER_OSPEED9 GPIO_OSPEEDER_OSPEED9_Msk |
AnnaBridge | 171:3a7713b1edbc | 2713 | #define GPIO_OSPEEDER_OSPEED9_0 (0x1U << GPIO_OSPEEDER_OSPEED9_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 2714 | #define GPIO_OSPEEDER_OSPEED9_1 (0x2U << GPIO_OSPEEDER_OSPEED9_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 2715 | #define GPIO_OSPEEDER_OSPEED10_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 2716 | #define GPIO_OSPEEDER_OSPEED10_Msk (0x3U << GPIO_OSPEEDER_OSPEED10_Pos) /*!< 0x00300000 */ |
AnnaBridge | 171:3a7713b1edbc | 2717 | #define GPIO_OSPEEDER_OSPEED10 GPIO_OSPEEDER_OSPEED10_Msk |
AnnaBridge | 171:3a7713b1edbc | 2718 | #define GPIO_OSPEEDER_OSPEED10_0 (0x1U << GPIO_OSPEEDER_OSPEED10_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 2719 | #define GPIO_OSPEEDER_OSPEED10_1 (0x2U << GPIO_OSPEEDER_OSPEED10_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 2720 | #define GPIO_OSPEEDER_OSPEED11_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 2721 | #define GPIO_OSPEEDER_OSPEED11_Msk (0x3U << GPIO_OSPEEDER_OSPEED11_Pos) /*!< 0x00C00000 */ |
AnnaBridge | 171:3a7713b1edbc | 2722 | #define GPIO_OSPEEDER_OSPEED11 GPIO_OSPEEDER_OSPEED11_Msk |
AnnaBridge | 171:3a7713b1edbc | 2723 | #define GPIO_OSPEEDER_OSPEED11_0 (0x1U << GPIO_OSPEEDER_OSPEED11_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 2724 | #define GPIO_OSPEEDER_OSPEED11_1 (0x2U << GPIO_OSPEEDER_OSPEED11_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 2725 | #define GPIO_OSPEEDER_OSPEED12_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 2726 | #define GPIO_OSPEEDER_OSPEED12_Msk (0x3U << GPIO_OSPEEDER_OSPEED12_Pos) /*!< 0x03000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2727 | #define GPIO_OSPEEDER_OSPEED12 GPIO_OSPEEDER_OSPEED12_Msk |
AnnaBridge | 171:3a7713b1edbc | 2728 | #define GPIO_OSPEEDER_OSPEED12_0 (0x1U << GPIO_OSPEEDER_OSPEED12_Pos) /*!< 0x01000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2729 | #define GPIO_OSPEEDER_OSPEED12_1 (0x2U << GPIO_OSPEEDER_OSPEED12_Pos) /*!< 0x02000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2730 | #define GPIO_OSPEEDER_OSPEED13_Pos (26U) |
AnnaBridge | 171:3a7713b1edbc | 2731 | #define GPIO_OSPEEDER_OSPEED13_Msk (0x3U << GPIO_OSPEEDER_OSPEED13_Pos) /*!< 0x0C000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2732 | #define GPIO_OSPEEDER_OSPEED13 GPIO_OSPEEDER_OSPEED13_Msk |
AnnaBridge | 171:3a7713b1edbc | 2733 | #define GPIO_OSPEEDER_OSPEED13_0 (0x1U << GPIO_OSPEEDER_OSPEED13_Pos) /*!< 0x04000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2734 | #define GPIO_OSPEEDER_OSPEED13_1 (0x2U << GPIO_OSPEEDER_OSPEED13_Pos) /*!< 0x08000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2735 | #define GPIO_OSPEEDER_OSPEED14_Pos (28U) |
AnnaBridge | 171:3a7713b1edbc | 2736 | #define GPIO_OSPEEDER_OSPEED14_Msk (0x3U << GPIO_OSPEEDER_OSPEED14_Pos) /*!< 0x30000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2737 | #define GPIO_OSPEEDER_OSPEED14 GPIO_OSPEEDER_OSPEED14_Msk |
AnnaBridge | 171:3a7713b1edbc | 2738 | #define GPIO_OSPEEDER_OSPEED14_0 (0x1U << GPIO_OSPEEDER_OSPEED14_Pos) /*!< 0x10000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2739 | #define GPIO_OSPEEDER_OSPEED14_1 (0x2U << GPIO_OSPEEDER_OSPEED14_Pos) /*!< 0x20000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2740 | #define GPIO_OSPEEDER_OSPEED15_Pos (30U) |
AnnaBridge | 171:3a7713b1edbc | 2741 | #define GPIO_OSPEEDER_OSPEED15_Msk (0x3U << GPIO_OSPEEDER_OSPEED15_Pos) /*!< 0xC0000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2742 | #define GPIO_OSPEEDER_OSPEED15 GPIO_OSPEEDER_OSPEED15_Msk |
AnnaBridge | 171:3a7713b1edbc | 2743 | #define GPIO_OSPEEDER_OSPEED15_0 (0x1U << GPIO_OSPEEDER_OSPEED15_Pos) /*!< 0x40000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2744 | #define GPIO_OSPEEDER_OSPEED15_1 (0x2U << GPIO_OSPEEDER_OSPEED15_Pos) /*!< 0x80000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2745 | |
AnnaBridge | 171:3a7713b1edbc | 2746 | /******************* Bit definition for GPIO_PUPDR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 2747 | #define GPIO_PUPDR_PUPD0_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 2748 | #define GPIO_PUPDR_PUPD0_Msk (0x3U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000003 */ |
AnnaBridge | 171:3a7713b1edbc | 2749 | #define GPIO_PUPDR_PUPD0 GPIO_PUPDR_PUPD0_Msk |
AnnaBridge | 171:3a7713b1edbc | 2750 | #define GPIO_PUPDR_PUPD0_0 (0x1U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 2751 | #define GPIO_PUPDR_PUPD0_1 (0x2U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 2752 | #define GPIO_PUPDR_PUPD1_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 2753 | #define GPIO_PUPDR_PUPD1_Msk (0x3U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x0000000C */ |
AnnaBridge | 171:3a7713b1edbc | 2754 | #define GPIO_PUPDR_PUPD1 GPIO_PUPDR_PUPD1_Msk |
AnnaBridge | 171:3a7713b1edbc | 2755 | #define GPIO_PUPDR_PUPD1_0 (0x1U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 2756 | #define GPIO_PUPDR_PUPD1_1 (0x2U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 2757 | #define GPIO_PUPDR_PUPD2_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 2758 | #define GPIO_PUPDR_PUPD2_Msk (0x3U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000030 */ |
AnnaBridge | 171:3a7713b1edbc | 2759 | #define GPIO_PUPDR_PUPD2 GPIO_PUPDR_PUPD2_Msk |
AnnaBridge | 171:3a7713b1edbc | 2760 | #define GPIO_PUPDR_PUPD2_0 (0x1U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 2761 | #define GPIO_PUPDR_PUPD2_1 (0x2U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 2762 | #define GPIO_PUPDR_PUPD3_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 2763 | #define GPIO_PUPDR_PUPD3_Msk (0x3U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x000000C0 */ |
AnnaBridge | 171:3a7713b1edbc | 2764 | #define GPIO_PUPDR_PUPD3 GPIO_PUPDR_PUPD3_Msk |
AnnaBridge | 171:3a7713b1edbc | 2765 | #define GPIO_PUPDR_PUPD3_0 (0x1U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 2766 | #define GPIO_PUPDR_PUPD3_1 (0x2U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 2767 | #define GPIO_PUPDR_PUPD4_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 2768 | #define GPIO_PUPDR_PUPD4_Msk (0x3U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000300 */ |
AnnaBridge | 171:3a7713b1edbc | 2769 | #define GPIO_PUPDR_PUPD4 GPIO_PUPDR_PUPD4_Msk |
AnnaBridge | 171:3a7713b1edbc | 2770 | #define GPIO_PUPDR_PUPD4_0 (0x1U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 2771 | #define GPIO_PUPDR_PUPD4_1 (0x2U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 2772 | #define GPIO_PUPDR_PUPD5_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 2773 | #define GPIO_PUPDR_PUPD5_Msk (0x3U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000C00 */ |
AnnaBridge | 171:3a7713b1edbc | 2774 | #define GPIO_PUPDR_PUPD5 GPIO_PUPDR_PUPD5_Msk |
AnnaBridge | 171:3a7713b1edbc | 2775 | #define GPIO_PUPDR_PUPD5_0 (0x1U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 2776 | #define GPIO_PUPDR_PUPD5_1 (0x2U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 2777 | #define GPIO_PUPDR_PUPD6_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 2778 | #define GPIO_PUPDR_PUPD6_Msk (0x3U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00003000 */ |
AnnaBridge | 171:3a7713b1edbc | 2779 | #define GPIO_PUPDR_PUPD6 GPIO_PUPDR_PUPD6_Msk |
AnnaBridge | 171:3a7713b1edbc | 2780 | #define GPIO_PUPDR_PUPD6_0 (0x1U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 2781 | #define GPIO_PUPDR_PUPD6_1 (0x2U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 2782 | #define GPIO_PUPDR_PUPD7_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 2783 | #define GPIO_PUPDR_PUPD7_Msk (0x3U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x0000C000 */ |
AnnaBridge | 171:3a7713b1edbc | 2784 | #define GPIO_PUPDR_PUPD7 GPIO_PUPDR_PUPD7_Msk |
AnnaBridge | 171:3a7713b1edbc | 2785 | #define GPIO_PUPDR_PUPD7_0 (0x1U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 2786 | #define GPIO_PUPDR_PUPD7_1 (0x2U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 2787 | #define GPIO_PUPDR_PUPD8_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 2788 | #define GPIO_PUPDR_PUPD8_Msk (0x3U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00030000 */ |
AnnaBridge | 171:3a7713b1edbc | 2789 | #define GPIO_PUPDR_PUPD8 GPIO_PUPDR_PUPD8_Msk |
AnnaBridge | 171:3a7713b1edbc | 2790 | #define GPIO_PUPDR_PUPD8_0 (0x1U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 2791 | #define GPIO_PUPDR_PUPD8_1 (0x2U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 2792 | #define GPIO_PUPDR_PUPD9_Pos (18U) |
AnnaBridge | 171:3a7713b1edbc | 2793 | #define GPIO_PUPDR_PUPD9_Msk (0x3U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x000C0000 */ |
AnnaBridge | 171:3a7713b1edbc | 2794 | #define GPIO_PUPDR_PUPD9 GPIO_PUPDR_PUPD9_Msk |
AnnaBridge | 171:3a7713b1edbc | 2795 | #define GPIO_PUPDR_PUPD9_0 (0x1U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 2796 | #define GPIO_PUPDR_PUPD9_1 (0x2U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 2797 | #define GPIO_PUPDR_PUPD10_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 2798 | #define GPIO_PUPDR_PUPD10_Msk (0x3U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00300000 */ |
AnnaBridge | 171:3a7713b1edbc | 2799 | #define GPIO_PUPDR_PUPD10 GPIO_PUPDR_PUPD10_Msk |
AnnaBridge | 171:3a7713b1edbc | 2800 | #define GPIO_PUPDR_PUPD10_0 (0x1U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 2801 | #define GPIO_PUPDR_PUPD10_1 (0x2U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 2802 | #define GPIO_PUPDR_PUPD11_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 2803 | #define GPIO_PUPDR_PUPD11_Msk (0x3U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00C00000 */ |
AnnaBridge | 171:3a7713b1edbc | 2804 | #define GPIO_PUPDR_PUPD11 GPIO_PUPDR_PUPD11_Msk |
AnnaBridge | 171:3a7713b1edbc | 2805 | #define GPIO_PUPDR_PUPD11_0 (0x1U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 2806 | #define GPIO_PUPDR_PUPD11_1 (0x2U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 2807 | #define GPIO_PUPDR_PUPD12_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 2808 | #define GPIO_PUPDR_PUPD12_Msk (0x3U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x03000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2809 | #define GPIO_PUPDR_PUPD12 GPIO_PUPDR_PUPD12_Msk |
AnnaBridge | 171:3a7713b1edbc | 2810 | #define GPIO_PUPDR_PUPD12_0 (0x1U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x01000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2811 | #define GPIO_PUPDR_PUPD12_1 (0x2U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x02000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2812 | #define GPIO_PUPDR_PUPD13_Pos (26U) |
AnnaBridge | 171:3a7713b1edbc | 2813 | #define GPIO_PUPDR_PUPD13_Msk (0x3U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x0C000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2814 | #define GPIO_PUPDR_PUPD13 GPIO_PUPDR_PUPD13_Msk |
AnnaBridge | 171:3a7713b1edbc | 2815 | #define GPIO_PUPDR_PUPD13_0 (0x1U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x04000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2816 | #define GPIO_PUPDR_PUPD13_1 (0x2U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x08000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2817 | #define GPIO_PUPDR_PUPD14_Pos (28U) |
AnnaBridge | 171:3a7713b1edbc | 2818 | #define GPIO_PUPDR_PUPD14_Msk (0x3U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x30000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2819 | #define GPIO_PUPDR_PUPD14 GPIO_PUPDR_PUPD14_Msk |
AnnaBridge | 171:3a7713b1edbc | 2820 | #define GPIO_PUPDR_PUPD14_0 (0x1U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x10000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2821 | #define GPIO_PUPDR_PUPD14_1 (0x2U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x20000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2822 | #define GPIO_PUPDR_PUPD15_Pos (30U) |
AnnaBridge | 171:3a7713b1edbc | 2823 | #define GPIO_PUPDR_PUPD15_Msk (0x3U << GPIO_PUPDR_PUPD15_Pos) /*!< 0xC0000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2824 | #define GPIO_PUPDR_PUPD15 GPIO_PUPDR_PUPD15_Msk |
AnnaBridge | 171:3a7713b1edbc | 2825 | #define GPIO_PUPDR_PUPD15_0 (0x1U << GPIO_PUPDR_PUPD15_Pos) /*!< 0x40000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2826 | #define GPIO_PUPDR_PUPD15_1 (0x2U << GPIO_PUPDR_PUPD15_Pos) /*!< 0x80000000 */ |
AnnaBridge | 171:3a7713b1edbc | 2827 | |
AnnaBridge | 171:3a7713b1edbc | 2828 | /******************* Bit definition for GPIO_IDR register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 2829 | #define GPIO_IDR_ID0_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 2830 | #define GPIO_IDR_ID0_Msk (0x1U << GPIO_IDR_ID0_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 2831 | #define GPIO_IDR_ID0 GPIO_IDR_ID0_Msk |
AnnaBridge | 171:3a7713b1edbc | 2832 | #define GPIO_IDR_ID1_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 2833 | #define GPIO_IDR_ID1_Msk (0x1U << GPIO_IDR_ID1_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 2834 | #define GPIO_IDR_ID1 GPIO_IDR_ID1_Msk |
AnnaBridge | 171:3a7713b1edbc | 2835 | #define GPIO_IDR_ID2_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 2836 | #define GPIO_IDR_ID2_Msk (0x1U << GPIO_IDR_ID2_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 2837 | #define GPIO_IDR_ID2 GPIO_IDR_ID2_Msk |
AnnaBridge | 171:3a7713b1edbc | 2838 | #define GPIO_IDR_ID3_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 2839 | #define GPIO_IDR_ID3_Msk (0x1U << GPIO_IDR_ID3_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 2840 | #define GPIO_IDR_ID3 GPIO_IDR_ID3_Msk |
AnnaBridge | 171:3a7713b1edbc | 2841 | #define GPIO_IDR_ID4_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 2842 | #define GPIO_IDR_ID4_Msk (0x1U << GPIO_IDR_ID4_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 2843 | #define GPIO_IDR_ID4 GPIO_IDR_ID4_Msk |
AnnaBridge | 171:3a7713b1edbc | 2844 | #define GPIO_IDR_ID5_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 2845 | #define GPIO_IDR_ID5_Msk (0x1U << GPIO_IDR_ID5_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 2846 | #define GPIO_IDR_ID5 GPIO_IDR_ID5_Msk |
AnnaBridge | 171:3a7713b1edbc | 2847 | #define GPIO_IDR_ID6_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 2848 | #define GPIO_IDR_ID6_Msk (0x1U << GPIO_IDR_ID6_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 2849 | #define GPIO_IDR_ID6 GPIO_IDR_ID6_Msk |
AnnaBridge | 171:3a7713b1edbc | 2850 | #define GPIO_IDR_ID7_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 2851 | #define GPIO_IDR_ID7_Msk (0x1U << GPIO_IDR_ID7_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 2852 | #define GPIO_IDR_ID7 GPIO_IDR_ID7_Msk |
AnnaBridge | 171:3a7713b1edbc | 2853 | #define GPIO_IDR_ID8_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 2854 | #define GPIO_IDR_ID8_Msk (0x1U << GPIO_IDR_ID8_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 2855 | #define GPIO_IDR_ID8 GPIO_IDR_ID8_Msk |
AnnaBridge | 171:3a7713b1edbc | 2856 | #define GPIO_IDR_ID9_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 2857 | #define GPIO_IDR_ID9_Msk (0x1U << GPIO_IDR_ID9_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 2858 | #define GPIO_IDR_ID9 GPIO_IDR_ID9_Msk |
AnnaBridge | 171:3a7713b1edbc | 2859 | #define GPIO_IDR_ID10_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 2860 | #define GPIO_IDR_ID10_Msk (0x1U << GPIO_IDR_ID10_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 2861 | #define GPIO_IDR_ID10 GPIO_IDR_ID10_Msk |
AnnaBridge | 171:3a7713b1edbc | 2862 | #define GPIO_IDR_ID11_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 2863 | #define GPIO_IDR_ID11_Msk (0x1U << GPIO_IDR_ID11_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 2864 | #define GPIO_IDR_ID11 GPIO_IDR_ID11_Msk |
AnnaBridge | 171:3a7713b1edbc | 2865 | #define GPIO_IDR_ID12_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 2866 | #define GPIO_IDR_ID12_Msk (0x1U << GPIO_IDR_ID12_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 2867 | #define GPIO_IDR_ID12 GPIO_IDR_ID12_Msk |
AnnaBridge | 171:3a7713b1edbc | 2868 | #define GPIO_IDR_ID13_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 2869 | #define GPIO_IDR_ID13_Msk (0x1U << GPIO_IDR_ID13_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 2870 | #define GPIO_IDR_ID13 GPIO_IDR_ID13_Msk |
AnnaBridge | 171:3a7713b1edbc | 2871 | #define GPIO_IDR_ID14_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 2872 | #define GPIO_IDR_ID14_Msk (0x1U << GPIO_IDR_ID14_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 2873 | #define GPIO_IDR_ID14 GPIO_IDR_ID14_Msk |
AnnaBridge | 171:3a7713b1edbc | 2874 | #define GPIO_IDR_ID15_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 2875 | #define GPIO_IDR_ID15_Msk (0x1U << GPIO_IDR_ID15_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 2876 | #define GPIO_IDR_ID15 GPIO_IDR_ID15_Msk |
AnnaBridge | 171:3a7713b1edbc | 2877 | |
AnnaBridge | 171:3a7713b1edbc | 2878 | /****************** Bit definition for GPIO_ODR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 2879 | #define GPIO_ODR_OD0_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 2880 | #define GPIO_ODR_OD0_Msk (0x1U << GPIO_ODR_OD0_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 2881 | #define GPIO_ODR_OD0 GPIO_ODR_OD0_Msk |
AnnaBridge | 171:3a7713b1edbc | 2882 | #define GPIO_ODR_OD1_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 2883 | #define GPIO_ODR_OD1_Msk (0x1U << GPIO_ODR_OD1_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 2884 | #define GPIO_ODR_OD1 GPIO_ODR_OD1_Msk |
AnnaBridge | 171:3a7713b1edbc | 2885 | #define GPIO_ODR_OD2_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 2886 | #define GPIO_ODR_OD2_Msk (0x1U << GPIO_ODR_OD2_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 2887 | #define GPIO_ODR_OD2 GPIO_ODR_OD2_Msk |
AnnaBridge | 171:3a7713b1edbc | 2888 | #define GPIO_ODR_OD3_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 2889 | #define GPIO_ODR_OD3_Msk (0x1U << GPIO_ODR_OD3_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 2890 | #define GPIO_ODR_OD3 GPIO_ODR_OD3_Msk |
AnnaBridge | 171:3a7713b1edbc | 2891 | #define GPIO_ODR_OD4_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 2892 | #define GPIO_ODR_OD4_Msk (0x1U << GPIO_ODR_OD4_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 2893 | #define GPIO_ODR_OD4 GPIO_ODR_OD4_Msk |
AnnaBridge | 171:3a7713b1edbc | 2894 | #define GPIO_ODR_OD5_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 2895 | #define GPIO_ODR_OD5_Msk (0x1U << GPIO_ODR_OD5_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 2896 | #define GPIO_ODR_OD5 GPIO_ODR_OD5_Msk |
AnnaBridge | 171:3a7713b1edbc | 2897 | #define GPIO_ODR_OD6_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 2898 | #define GPIO_ODR_OD6_Msk (0x1U << GPIO_ODR_OD6_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 2899 | #define GPIO_ODR_OD6 GPIO_ODR_OD6_Msk |
AnnaBridge | 171:3a7713b1edbc | 2900 | #define GPIO_ODR_OD7_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 2901 | #define GPIO_ODR_OD7_Msk (0x1U << GPIO_ODR_OD7_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 2902 | #define GPIO_ODR_OD7 GPIO_ODR_OD7_Msk |
AnnaBridge | 171:3a7713b1edbc | 2903 | #define GPIO_ODR_OD8_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 2904 | #define GPIO_ODR_OD8_Msk (0x1U << GPIO_ODR_OD8_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 2905 | #define GPIO_ODR_OD8 GPIO_ODR_OD8_Msk |
AnnaBridge | 171:3a7713b1edbc | 2906 | #define GPIO_ODR_OD9_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 2907 | #define GPIO_ODR_OD9_Msk (0x1U << GPIO_ODR_OD9_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 2908 | #define GPIO_ODR_OD9 GPIO_ODR_OD9_Msk |
AnnaBridge | 171:3a7713b1edbc | 2909 | #define GPIO_ODR_OD10_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 2910 | #define GPIO_ODR_OD10_Msk (0x1U << GPIO_ODR_OD10_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 2911 | #define GPIO_ODR_OD10 GPIO_ODR_OD10_Msk |
AnnaBridge | 171:3a7713b1edbc | 2912 | #define GPIO_ODR_OD11_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 2913 | #define GPIO_ODR_OD11_Msk (0x1U << GPIO_ODR_OD11_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 2914 | #define GPIO_ODR_OD11 GPIO_ODR_OD11_Msk |
AnnaBridge | 171:3a7713b1edbc | 2915 | #define GPIO_ODR_OD12_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 2916 | #define GPIO_ODR_OD12_Msk (0x1U << GPIO_ODR_OD12_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 2917 | #define GPIO_ODR_OD12 GPIO_ODR_OD12_Msk |
AnnaBridge | 171:3a7713b1edbc | 2918 | #define GPIO_ODR_OD13_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 2919 | #define GPIO_ODR_OD13_Msk (0x1U << GPIO_ODR_OD13_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 2920 | #define GPIO_ODR_OD13 GPIO_ODR_OD13_Msk |
AnnaBridge | 171:3a7713b1edbc | 2921 | #define GPIO_ODR_OD14_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 2922 | #define GPIO_ODR_OD14_Msk (0x1U << GPIO_ODR_OD14_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 2923 | #define GPIO_ODR_OD14 GPIO_ODR_OD14_Msk |
AnnaBridge | 171:3a7713b1edbc | 2924 | #define GPIO_ODR_OD15_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 2925 | #define GPIO_ODR_OD15_Msk (0x1U << GPIO_ODR_OD15_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 2926 | #define GPIO_ODR_OD15 GPIO_ODR_OD15_Msk |
AnnaBridge | 171:3a7713b1edbc | 2927 | |
AnnaBridge | 171:3a7713b1edbc | 2928 | /****************** Bit definition for GPIO_BSRR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 2929 | #define GPIO_BSRR_BS_0 (0x00000001U) |
AnnaBridge | 171:3a7713b1edbc | 2930 | #define GPIO_BSRR_BS_1 (0x00000002U) |
AnnaBridge | 171:3a7713b1edbc | 2931 | #define GPIO_BSRR_BS_2 (0x00000004U) |
AnnaBridge | 171:3a7713b1edbc | 2932 | #define GPIO_BSRR_BS_3 (0x00000008U) |
AnnaBridge | 171:3a7713b1edbc | 2933 | #define GPIO_BSRR_BS_4 (0x00000010U) |
AnnaBridge | 171:3a7713b1edbc | 2934 | #define GPIO_BSRR_BS_5 (0x00000020U) |
AnnaBridge | 171:3a7713b1edbc | 2935 | #define GPIO_BSRR_BS_6 (0x00000040U) |
AnnaBridge | 171:3a7713b1edbc | 2936 | #define GPIO_BSRR_BS_7 (0x00000080U) |
AnnaBridge | 171:3a7713b1edbc | 2937 | #define GPIO_BSRR_BS_8 (0x00000100U) |
AnnaBridge | 171:3a7713b1edbc | 2938 | #define GPIO_BSRR_BS_9 (0x00000200U) |
AnnaBridge | 171:3a7713b1edbc | 2939 | #define GPIO_BSRR_BS_10 (0x00000400U) |
AnnaBridge | 171:3a7713b1edbc | 2940 | #define GPIO_BSRR_BS_11 (0x00000800U) |
AnnaBridge | 171:3a7713b1edbc | 2941 | #define GPIO_BSRR_BS_12 (0x00001000U) |
AnnaBridge | 171:3a7713b1edbc | 2942 | #define GPIO_BSRR_BS_13 (0x00002000U) |
AnnaBridge | 171:3a7713b1edbc | 2943 | #define GPIO_BSRR_BS_14 (0x00004000U) |
AnnaBridge | 171:3a7713b1edbc | 2944 | #define GPIO_BSRR_BS_15 (0x00008000U) |
AnnaBridge | 171:3a7713b1edbc | 2945 | #define GPIO_BSRR_BR_0 (0x00010000U) |
AnnaBridge | 171:3a7713b1edbc | 2946 | #define GPIO_BSRR_BR_1 (0x00020000U) |
AnnaBridge | 171:3a7713b1edbc | 2947 | #define GPIO_BSRR_BR_2 (0x00040000U) |
AnnaBridge | 171:3a7713b1edbc | 2948 | #define GPIO_BSRR_BR_3 (0x00080000U) |
AnnaBridge | 171:3a7713b1edbc | 2949 | #define GPIO_BSRR_BR_4 (0x00100000U) |
AnnaBridge | 171:3a7713b1edbc | 2950 | #define GPIO_BSRR_BR_5 (0x00200000U) |
AnnaBridge | 171:3a7713b1edbc | 2951 | #define GPIO_BSRR_BR_6 (0x00400000U) |
AnnaBridge | 171:3a7713b1edbc | 2952 | #define GPIO_BSRR_BR_7 (0x00800000U) |
AnnaBridge | 171:3a7713b1edbc | 2953 | #define GPIO_BSRR_BR_8 (0x01000000U) |
AnnaBridge | 171:3a7713b1edbc | 2954 | #define GPIO_BSRR_BR_9 (0x02000000U) |
AnnaBridge | 171:3a7713b1edbc | 2955 | #define GPIO_BSRR_BR_10 (0x04000000U) |
AnnaBridge | 171:3a7713b1edbc | 2956 | #define GPIO_BSRR_BR_11 (0x08000000U) |
AnnaBridge | 171:3a7713b1edbc | 2957 | #define GPIO_BSRR_BR_12 (0x10000000U) |
AnnaBridge | 171:3a7713b1edbc | 2958 | #define GPIO_BSRR_BR_13 (0x20000000U) |
AnnaBridge | 171:3a7713b1edbc | 2959 | #define GPIO_BSRR_BR_14 (0x40000000U) |
AnnaBridge | 171:3a7713b1edbc | 2960 | #define GPIO_BSRR_BR_15 (0x80000000U) |
AnnaBridge | 171:3a7713b1edbc | 2961 | |
AnnaBridge | 171:3a7713b1edbc | 2962 | /****************** Bit definition for GPIO_LCKR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 2963 | #define GPIO_LCKR_LCK0_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 2964 | #define GPIO_LCKR_LCK0_Msk (0x1U << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 2965 | #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk |
AnnaBridge | 171:3a7713b1edbc | 2966 | #define GPIO_LCKR_LCK1_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 2967 | #define GPIO_LCKR_LCK1_Msk (0x1U << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 2968 | #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk |
AnnaBridge | 171:3a7713b1edbc | 2969 | #define GPIO_LCKR_LCK2_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 2970 | #define GPIO_LCKR_LCK2_Msk (0x1U << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 2971 | #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk |
AnnaBridge | 171:3a7713b1edbc | 2972 | #define GPIO_LCKR_LCK3_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 2973 | #define GPIO_LCKR_LCK3_Msk (0x1U << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 2974 | #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk |
AnnaBridge | 171:3a7713b1edbc | 2975 | #define GPIO_LCKR_LCK4_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 2976 | #define GPIO_LCKR_LCK4_Msk (0x1U << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 2977 | #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk |
AnnaBridge | 171:3a7713b1edbc | 2978 | #define GPIO_LCKR_LCK5_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 2979 | #define GPIO_LCKR_LCK5_Msk (0x1U << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 2980 | #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk |
AnnaBridge | 171:3a7713b1edbc | 2981 | #define GPIO_LCKR_LCK6_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 2982 | #define GPIO_LCKR_LCK6_Msk (0x1U << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 2983 | #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk |
AnnaBridge | 171:3a7713b1edbc | 2984 | #define GPIO_LCKR_LCK7_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 2985 | #define GPIO_LCKR_LCK7_Msk (0x1U << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 2986 | #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk |
AnnaBridge | 171:3a7713b1edbc | 2987 | #define GPIO_LCKR_LCK8_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 2988 | #define GPIO_LCKR_LCK8_Msk (0x1U << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 2989 | #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk |
AnnaBridge | 171:3a7713b1edbc | 2990 | #define GPIO_LCKR_LCK9_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 2991 | #define GPIO_LCKR_LCK9_Msk (0x1U << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 2992 | #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk |
AnnaBridge | 171:3a7713b1edbc | 2993 | #define GPIO_LCKR_LCK10_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 2994 | #define GPIO_LCKR_LCK10_Msk (0x1U << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 2995 | #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk |
AnnaBridge | 171:3a7713b1edbc | 2996 | #define GPIO_LCKR_LCK11_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 2997 | #define GPIO_LCKR_LCK11_Msk (0x1U << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 2998 | #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk |
AnnaBridge | 171:3a7713b1edbc | 2999 | #define GPIO_LCKR_LCK12_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 3000 | #define GPIO_LCKR_LCK12_Msk (0x1U << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 3001 | #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk |
AnnaBridge | 171:3a7713b1edbc | 3002 | #define GPIO_LCKR_LCK13_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 3003 | #define GPIO_LCKR_LCK13_Msk (0x1U << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 3004 | #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk |
AnnaBridge | 171:3a7713b1edbc | 3005 | #define GPIO_LCKR_LCK14_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 3006 | #define GPIO_LCKR_LCK14_Msk (0x1U << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 3007 | #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk |
AnnaBridge | 171:3a7713b1edbc | 3008 | #define GPIO_LCKR_LCK15_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 3009 | #define GPIO_LCKR_LCK15_Msk (0x1U << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 3010 | #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk |
AnnaBridge | 171:3a7713b1edbc | 3011 | #define GPIO_LCKR_LCKK_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 3012 | #define GPIO_LCKR_LCKK_Msk (0x1U << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 3013 | #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk |
AnnaBridge | 171:3a7713b1edbc | 3014 | |
AnnaBridge | 171:3a7713b1edbc | 3015 | /****************** Bit definition for GPIO_AFRL register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 3016 | #define GPIO_AFRL_AFRL0_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3017 | #define GPIO_AFRL_AFRL0_Msk (0xFU << GPIO_AFRL_AFRL0_Pos) /*!< 0x0000000F */ |
AnnaBridge | 171:3a7713b1edbc | 3018 | #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFRL0_Msk |
AnnaBridge | 171:3a7713b1edbc | 3019 | #define GPIO_AFRL_AFRL1_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 3020 | #define GPIO_AFRL_AFRL1_Msk (0xFU << GPIO_AFRL_AFRL1_Pos) /*!< 0x000000F0 */ |
AnnaBridge | 171:3a7713b1edbc | 3021 | #define GPIO_AFRL_AFRL1 GPIO_AFRL_AFRL1_Msk |
AnnaBridge | 171:3a7713b1edbc | 3022 | #define GPIO_AFRL_AFRL2_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 3023 | #define GPIO_AFRL_AFRL2_Msk (0xFU << GPIO_AFRL_AFRL2_Pos) /*!< 0x00000F00 */ |
AnnaBridge | 171:3a7713b1edbc | 3024 | #define GPIO_AFRL_AFRL2 GPIO_AFRL_AFRL2_Msk |
AnnaBridge | 171:3a7713b1edbc | 3025 | #define GPIO_AFRL_AFRL3_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 3026 | #define GPIO_AFRL_AFRL3_Msk (0xFU << GPIO_AFRL_AFRL3_Pos) /*!< 0x0000F000 */ |
AnnaBridge | 171:3a7713b1edbc | 3027 | #define GPIO_AFRL_AFRL3 GPIO_AFRL_AFRL3_Msk |
AnnaBridge | 171:3a7713b1edbc | 3028 | #define GPIO_AFRL_AFRL4_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 3029 | #define GPIO_AFRL_AFRL4_Msk (0xFU << GPIO_AFRL_AFRL4_Pos) /*!< 0x000F0000 */ |
AnnaBridge | 171:3a7713b1edbc | 3030 | #define GPIO_AFRL_AFRL4 GPIO_AFRL_AFRL4_Msk |
AnnaBridge | 171:3a7713b1edbc | 3031 | #define GPIO_AFRL_AFRL5_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 3032 | #define GPIO_AFRL_AFRL5_Msk (0xFU << GPIO_AFRL_AFRL5_Pos) /*!< 0x00F00000 */ |
AnnaBridge | 171:3a7713b1edbc | 3033 | #define GPIO_AFRL_AFRL5 GPIO_AFRL_AFRL5_Msk |
AnnaBridge | 171:3a7713b1edbc | 3034 | #define GPIO_AFRL_AFRL6_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 3035 | #define GPIO_AFRL_AFRL6_Msk (0xFU << GPIO_AFRL_AFRL6_Pos) /*!< 0x0F000000 */ |
AnnaBridge | 171:3a7713b1edbc | 3036 | #define GPIO_AFRL_AFRL6 GPIO_AFRL_AFRL6_Msk |
AnnaBridge | 171:3a7713b1edbc | 3037 | #define GPIO_AFRL_AFRL7_Pos (28U) |
AnnaBridge | 171:3a7713b1edbc | 3038 | #define GPIO_AFRL_AFRL7_Msk (0xFU << GPIO_AFRL_AFRL7_Pos) /*!< 0xF0000000 */ |
AnnaBridge | 171:3a7713b1edbc | 3039 | #define GPIO_AFRL_AFRL7 GPIO_AFRL_AFRL7_Msk |
AnnaBridge | 171:3a7713b1edbc | 3040 | |
AnnaBridge | 171:3a7713b1edbc | 3041 | /****************** Bit definition for GPIO_AFRH register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 3042 | #define GPIO_AFRH_AFRH0_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3043 | #define GPIO_AFRH_AFRH0_Msk (0xFU << GPIO_AFRH_AFRH0_Pos) /*!< 0x0000000F */ |
AnnaBridge | 171:3a7713b1edbc | 3044 | #define GPIO_AFRH_AFRH0 GPIO_AFRH_AFRH0_Msk |
AnnaBridge | 171:3a7713b1edbc | 3045 | #define GPIO_AFRH_AFRH1_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 3046 | #define GPIO_AFRH_AFRH1_Msk (0xFU << GPIO_AFRH_AFRH1_Pos) /*!< 0x000000F0 */ |
AnnaBridge | 171:3a7713b1edbc | 3047 | #define GPIO_AFRH_AFRH1 GPIO_AFRH_AFRH1_Msk |
AnnaBridge | 171:3a7713b1edbc | 3048 | #define GPIO_AFRH_AFRH2_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 3049 | #define GPIO_AFRH_AFRH2_Msk (0xFU << GPIO_AFRH_AFRH2_Pos) /*!< 0x00000F00 */ |
AnnaBridge | 171:3a7713b1edbc | 3050 | #define GPIO_AFRH_AFRH2 GPIO_AFRH_AFRH2_Msk |
AnnaBridge | 171:3a7713b1edbc | 3051 | #define GPIO_AFRH_AFRH3_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 3052 | #define GPIO_AFRH_AFRH3_Msk (0xFU << GPIO_AFRH_AFRH3_Pos) /*!< 0x0000F000 */ |
AnnaBridge | 171:3a7713b1edbc | 3053 | #define GPIO_AFRH_AFRH3 GPIO_AFRH_AFRH3_Msk |
AnnaBridge | 171:3a7713b1edbc | 3054 | #define GPIO_AFRH_AFRH4_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 3055 | #define GPIO_AFRH_AFRH4_Msk (0xFU << GPIO_AFRH_AFRH4_Pos) /*!< 0x000F0000 */ |
AnnaBridge | 171:3a7713b1edbc | 3056 | #define GPIO_AFRH_AFRH4 GPIO_AFRH_AFRH4_Msk |
AnnaBridge | 171:3a7713b1edbc | 3057 | #define GPIO_AFRH_AFRH5_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 3058 | #define GPIO_AFRH_AFRH5_Msk (0xFU << GPIO_AFRH_AFRH5_Pos) /*!< 0x00F00000 */ |
AnnaBridge | 171:3a7713b1edbc | 3059 | #define GPIO_AFRH_AFRH5 GPIO_AFRH_AFRH5_Msk |
AnnaBridge | 171:3a7713b1edbc | 3060 | #define GPIO_AFRH_AFRH6_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 3061 | #define GPIO_AFRH_AFRH6_Msk (0xFU << GPIO_AFRH_AFRH6_Pos) /*!< 0x0F000000 */ |
AnnaBridge | 171:3a7713b1edbc | 3062 | #define GPIO_AFRH_AFRH6 GPIO_AFRH_AFRH6_Msk |
AnnaBridge | 171:3a7713b1edbc | 3063 | #define GPIO_AFRH_AFRH7_Pos (28U) |
AnnaBridge | 171:3a7713b1edbc | 3064 | #define GPIO_AFRH_AFRH7_Msk (0xFU << GPIO_AFRH_AFRH7_Pos) /*!< 0xF0000000 */ |
AnnaBridge | 171:3a7713b1edbc | 3065 | #define GPIO_AFRH_AFRH7 GPIO_AFRH_AFRH7_Msk |
AnnaBridge | 171:3a7713b1edbc | 3066 | |
AnnaBridge | 171:3a7713b1edbc | 3067 | /****************** Bit definition for GPIO_BRR register *********************/ |
AnnaBridge | 171:3a7713b1edbc | 3068 | #define GPIO_BRR_BR_0 (0x00000001U) |
AnnaBridge | 171:3a7713b1edbc | 3069 | #define GPIO_BRR_BR_1 (0x00000002U) |
AnnaBridge | 171:3a7713b1edbc | 3070 | #define GPIO_BRR_BR_2 (0x00000004U) |
AnnaBridge | 171:3a7713b1edbc | 3071 | #define GPIO_BRR_BR_3 (0x00000008U) |
AnnaBridge | 171:3a7713b1edbc | 3072 | #define GPIO_BRR_BR_4 (0x00000010U) |
AnnaBridge | 171:3a7713b1edbc | 3073 | #define GPIO_BRR_BR_5 (0x00000020U) |
AnnaBridge | 171:3a7713b1edbc | 3074 | #define GPIO_BRR_BR_6 (0x00000040U) |
AnnaBridge | 171:3a7713b1edbc | 3075 | #define GPIO_BRR_BR_7 (0x00000080U) |
AnnaBridge | 171:3a7713b1edbc | 3076 | #define GPIO_BRR_BR_8 (0x00000100U) |
AnnaBridge | 171:3a7713b1edbc | 3077 | #define GPIO_BRR_BR_9 (0x00000200U) |
AnnaBridge | 171:3a7713b1edbc | 3078 | #define GPIO_BRR_BR_10 (0x00000400U) |
AnnaBridge | 171:3a7713b1edbc | 3079 | #define GPIO_BRR_BR_11 (0x00000800U) |
AnnaBridge | 171:3a7713b1edbc | 3080 | #define GPIO_BRR_BR_12 (0x00001000U) |
AnnaBridge | 171:3a7713b1edbc | 3081 | #define GPIO_BRR_BR_13 (0x00002000U) |
AnnaBridge | 171:3a7713b1edbc | 3082 | #define GPIO_BRR_BR_14 (0x00004000U) |
AnnaBridge | 171:3a7713b1edbc | 3083 | #define GPIO_BRR_BR_15 (0x00008000U) |
AnnaBridge | 171:3a7713b1edbc | 3084 | |
AnnaBridge | 171:3a7713b1edbc | 3085 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 3086 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 3087 | /* Inter-integrated Circuit Interface (I2C) */ |
AnnaBridge | 171:3a7713b1edbc | 3088 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 3089 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 3090 | |
AnnaBridge | 171:3a7713b1edbc | 3091 | /******************* Bit definition for I2C_CR1 register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 3092 | #define I2C_CR1_PE_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3093 | #define I2C_CR1_PE_Msk (0x1U << I2C_CR1_PE_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 3094 | #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral enable */ |
AnnaBridge | 171:3a7713b1edbc | 3095 | #define I2C_CR1_TXIE_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 3096 | #define I2C_CR1_TXIE_Msk (0x1U << I2C_CR1_TXIE_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 3097 | #define I2C_CR1_TXIE I2C_CR1_TXIE_Msk /*!< TX interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 3098 | #define I2C_CR1_RXIE_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 3099 | #define I2C_CR1_RXIE_Msk (0x1U << I2C_CR1_RXIE_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 3100 | #define I2C_CR1_RXIE I2C_CR1_RXIE_Msk /*!< RX interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 3101 | #define I2C_CR1_ADDRIE_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 3102 | #define I2C_CR1_ADDRIE_Msk (0x1U << I2C_CR1_ADDRIE_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 3103 | #define I2C_CR1_ADDRIE I2C_CR1_ADDRIE_Msk /*!< Address match interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 3104 | #define I2C_CR1_NACKIE_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 3105 | #define I2C_CR1_NACKIE_Msk (0x1U << I2C_CR1_NACKIE_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 3106 | #define I2C_CR1_NACKIE I2C_CR1_NACKIE_Msk /*!< NACK received interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 3107 | #define I2C_CR1_STOPIE_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 3108 | #define I2C_CR1_STOPIE_Msk (0x1U << I2C_CR1_STOPIE_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 3109 | #define I2C_CR1_STOPIE I2C_CR1_STOPIE_Msk /*!< STOP detection interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 3110 | #define I2C_CR1_TCIE_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 3111 | #define I2C_CR1_TCIE_Msk (0x1U << I2C_CR1_TCIE_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 3112 | #define I2C_CR1_TCIE I2C_CR1_TCIE_Msk /*!< Transfer complete interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 3113 | #define I2C_CR1_ERRIE_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 3114 | #define I2C_CR1_ERRIE_Msk (0x1U << I2C_CR1_ERRIE_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 3115 | #define I2C_CR1_ERRIE I2C_CR1_ERRIE_Msk /*!< Errors interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 3116 | #define I2C_CR1_DNF_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 3117 | #define I2C_CR1_DNF_Msk (0xFU << I2C_CR1_DNF_Pos) /*!< 0x00000F00 */ |
AnnaBridge | 171:3a7713b1edbc | 3118 | #define I2C_CR1_DNF I2C_CR1_DNF_Msk /*!< Digital noise filter */ |
AnnaBridge | 171:3a7713b1edbc | 3119 | #define I2C_CR1_ANFOFF_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 3120 | #define I2C_CR1_ANFOFF_Msk (0x1U << I2C_CR1_ANFOFF_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 3121 | #define I2C_CR1_ANFOFF I2C_CR1_ANFOFF_Msk /*!< Analog noise filter OFF */ |
AnnaBridge | 171:3a7713b1edbc | 3122 | #define I2C_CR1_TXDMAEN_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 3123 | #define I2C_CR1_TXDMAEN_Msk (0x1U << I2C_CR1_TXDMAEN_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 3124 | #define I2C_CR1_TXDMAEN I2C_CR1_TXDMAEN_Msk /*!< DMA transmission requests enable */ |
AnnaBridge | 171:3a7713b1edbc | 3125 | #define I2C_CR1_RXDMAEN_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 3126 | #define I2C_CR1_RXDMAEN_Msk (0x1U << I2C_CR1_RXDMAEN_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 3127 | #define I2C_CR1_RXDMAEN I2C_CR1_RXDMAEN_Msk /*!< DMA reception requests enable */ |
AnnaBridge | 171:3a7713b1edbc | 3128 | #define I2C_CR1_SBC_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 3129 | #define I2C_CR1_SBC_Msk (0x1U << I2C_CR1_SBC_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 3130 | #define I2C_CR1_SBC I2C_CR1_SBC_Msk /*!< Slave byte control */ |
AnnaBridge | 171:3a7713b1edbc | 3131 | #define I2C_CR1_NOSTRETCH_Pos (17U) |
AnnaBridge | 171:3a7713b1edbc | 3132 | #define I2C_CR1_NOSTRETCH_Msk (0x1U << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 3133 | #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock stretching disable */ |
AnnaBridge | 171:3a7713b1edbc | 3134 | #define I2C_CR1_WUPEN_Pos (18U) |
AnnaBridge | 171:3a7713b1edbc | 3135 | #define I2C_CR1_WUPEN_Msk (0x1U << I2C_CR1_WUPEN_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 3136 | #define I2C_CR1_WUPEN I2C_CR1_WUPEN_Msk /*!< Wakeup from STOP enable */ |
AnnaBridge | 171:3a7713b1edbc | 3137 | #define I2C_CR1_GCEN_Pos (19U) |
AnnaBridge | 171:3a7713b1edbc | 3138 | #define I2C_CR1_GCEN_Msk (0x1U << I2C_CR1_GCEN_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 3139 | #define I2C_CR1_GCEN I2C_CR1_GCEN_Msk /*!< General call enable */ |
AnnaBridge | 171:3a7713b1edbc | 3140 | #define I2C_CR1_SMBHEN_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 3141 | #define I2C_CR1_SMBHEN_Msk (0x1U << I2C_CR1_SMBHEN_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 3142 | #define I2C_CR1_SMBHEN I2C_CR1_SMBHEN_Msk /*!< SMBus host address enable */ |
AnnaBridge | 171:3a7713b1edbc | 3143 | #define I2C_CR1_SMBDEN_Pos (21U) |
AnnaBridge | 171:3a7713b1edbc | 3144 | #define I2C_CR1_SMBDEN_Msk (0x1U << I2C_CR1_SMBDEN_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 3145 | #define I2C_CR1_SMBDEN I2C_CR1_SMBDEN_Msk /*!< SMBus device default address enable */ |
AnnaBridge | 171:3a7713b1edbc | 3146 | #define I2C_CR1_ALERTEN_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 3147 | #define I2C_CR1_ALERTEN_Msk (0x1U << I2C_CR1_ALERTEN_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 3148 | #define I2C_CR1_ALERTEN I2C_CR1_ALERTEN_Msk /*!< SMBus alert enable */ |
AnnaBridge | 171:3a7713b1edbc | 3149 | #define I2C_CR1_PECEN_Pos (23U) |
AnnaBridge | 171:3a7713b1edbc | 3150 | #define I2C_CR1_PECEN_Msk (0x1U << I2C_CR1_PECEN_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 3151 | #define I2C_CR1_PECEN I2C_CR1_PECEN_Msk /*!< PEC enable */ |
AnnaBridge | 171:3a7713b1edbc | 3152 | |
AnnaBridge | 171:3a7713b1edbc | 3153 | /****************** Bit definition for I2C_CR2 register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 3154 | #define I2C_CR2_SADD_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3155 | #define I2C_CR2_SADD_Msk (0x3FFU << I2C_CR2_SADD_Pos) /*!< 0x000003FF */ |
AnnaBridge | 171:3a7713b1edbc | 3156 | #define I2C_CR2_SADD I2C_CR2_SADD_Msk /*!< Slave address (master mode) */ |
AnnaBridge | 171:3a7713b1edbc | 3157 | #define I2C_CR2_RD_WRN_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 3158 | #define I2C_CR2_RD_WRN_Msk (0x1U << I2C_CR2_RD_WRN_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 3159 | #define I2C_CR2_RD_WRN I2C_CR2_RD_WRN_Msk /*!< Transfer direction (master mode) */ |
AnnaBridge | 171:3a7713b1edbc | 3160 | #define I2C_CR2_ADD10_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 3161 | #define I2C_CR2_ADD10_Msk (0x1U << I2C_CR2_ADD10_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 3162 | #define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk /*!< 10-bit addressing mode (master mode) */ |
AnnaBridge | 171:3a7713b1edbc | 3163 | #define I2C_CR2_HEAD10R_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 3164 | #define I2C_CR2_HEAD10R_Msk (0x1U << I2C_CR2_HEAD10R_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 3165 | #define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk /*!< 10-bit address header only read direction (master mode) */ |
AnnaBridge | 171:3a7713b1edbc | 3166 | #define I2C_CR2_START_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 3167 | #define I2C_CR2_START_Msk (0x1U << I2C_CR2_START_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 3168 | #define I2C_CR2_START I2C_CR2_START_Msk /*!< START generation */ |
AnnaBridge | 171:3a7713b1edbc | 3169 | #define I2C_CR2_STOP_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 3170 | #define I2C_CR2_STOP_Msk (0x1U << I2C_CR2_STOP_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 3171 | #define I2C_CR2_STOP I2C_CR2_STOP_Msk /*!< STOP generation (master mode) */ |
AnnaBridge | 171:3a7713b1edbc | 3172 | #define I2C_CR2_NACK_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 3173 | #define I2C_CR2_NACK_Msk (0x1U << I2C_CR2_NACK_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 3174 | #define I2C_CR2_NACK I2C_CR2_NACK_Msk /*!< NACK generation (slave mode) */ |
AnnaBridge | 171:3a7713b1edbc | 3175 | #define I2C_CR2_NBYTES_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 3176 | #define I2C_CR2_NBYTES_Msk (0xFFU << I2C_CR2_NBYTES_Pos) /*!< 0x00FF0000 */ |
AnnaBridge | 171:3a7713b1edbc | 3177 | #define I2C_CR2_NBYTES I2C_CR2_NBYTES_Msk /*!< Number of bytes */ |
AnnaBridge | 171:3a7713b1edbc | 3178 | #define I2C_CR2_RELOAD_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 3179 | #define I2C_CR2_RELOAD_Msk (0x1U << I2C_CR2_RELOAD_Pos) /*!< 0x01000000 */ |
AnnaBridge | 171:3a7713b1edbc | 3180 | #define I2C_CR2_RELOAD I2C_CR2_RELOAD_Msk /*!< NBYTES reload mode */ |
AnnaBridge | 171:3a7713b1edbc | 3181 | #define I2C_CR2_AUTOEND_Pos (25U) |
AnnaBridge | 171:3a7713b1edbc | 3182 | #define I2C_CR2_AUTOEND_Msk (0x1U << I2C_CR2_AUTOEND_Pos) /*!< 0x02000000 */ |
AnnaBridge | 171:3a7713b1edbc | 3183 | #define I2C_CR2_AUTOEND I2C_CR2_AUTOEND_Msk /*!< Automatic end mode (master mode) */ |
AnnaBridge | 171:3a7713b1edbc | 3184 | #define I2C_CR2_PECBYTE_Pos (26U) |
AnnaBridge | 171:3a7713b1edbc | 3185 | #define I2C_CR2_PECBYTE_Msk (0x1U << I2C_CR2_PECBYTE_Pos) /*!< 0x04000000 */ |
AnnaBridge | 171:3a7713b1edbc | 3186 | #define I2C_CR2_PECBYTE I2C_CR2_PECBYTE_Msk /*!< Packet error checking byte */ |
AnnaBridge | 171:3a7713b1edbc | 3187 | |
AnnaBridge | 171:3a7713b1edbc | 3188 | /******************* Bit definition for I2C_OAR1 register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 3189 | #define I2C_OAR1_OA1_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3190 | #define I2C_OAR1_OA1_Msk (0x3FFU << I2C_OAR1_OA1_Pos) /*!< 0x000003FF */ |
AnnaBridge | 171:3a7713b1edbc | 3191 | #define I2C_OAR1_OA1 I2C_OAR1_OA1_Msk /*!< Interface own address 1 */ |
AnnaBridge | 171:3a7713b1edbc | 3192 | #define I2C_OAR1_OA1MODE_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 3193 | #define I2C_OAR1_OA1MODE_Msk (0x1U << I2C_OAR1_OA1MODE_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 3194 | #define I2C_OAR1_OA1MODE I2C_OAR1_OA1MODE_Msk /*!< Own address 1 10-bit mode */ |
AnnaBridge | 171:3a7713b1edbc | 3195 | #define I2C_OAR1_OA1EN_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 3196 | #define I2C_OAR1_OA1EN_Msk (0x1U << I2C_OAR1_OA1EN_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 3197 | #define I2C_OAR1_OA1EN I2C_OAR1_OA1EN_Msk /*!< Own address 1 enable */ |
AnnaBridge | 171:3a7713b1edbc | 3198 | |
AnnaBridge | 171:3a7713b1edbc | 3199 | /******************* Bit definition for I2C_OAR2 register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 3200 | #define I2C_OAR2_OA2_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 3201 | #define I2C_OAR2_OA2_Msk (0x7FU << I2C_OAR2_OA2_Pos) /*!< 0x000000FE */ |
AnnaBridge | 171:3a7713b1edbc | 3202 | #define I2C_OAR2_OA2 I2C_OAR2_OA2_Msk /*!< Interface own address 2 */ |
AnnaBridge | 171:3a7713b1edbc | 3203 | #define I2C_OAR2_OA2MSK_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 3204 | #define I2C_OAR2_OA2MSK_Msk (0x7U << I2C_OAR2_OA2MSK_Pos) /*!< 0x00000700 */ |
AnnaBridge | 171:3a7713b1edbc | 3205 | #define I2C_OAR2_OA2MSK I2C_OAR2_OA2MSK_Msk /*!< Own address 2 masks */ |
AnnaBridge | 171:3a7713b1edbc | 3206 | #define I2C_OAR2_OA2NOMASK (0x00000000U) /*!< No mask */ |
AnnaBridge | 171:3a7713b1edbc | 3207 | #define I2C_OAR2_OA2MASK01_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 3208 | #define I2C_OAR2_OA2MASK01_Msk (0x1U << I2C_OAR2_OA2MASK01_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 3209 | #define I2C_OAR2_OA2MASK01 I2C_OAR2_OA2MASK01_Msk /*!< OA2[1] is masked, Only OA2[7:2] are compared */ |
AnnaBridge | 171:3a7713b1edbc | 3210 | #define I2C_OAR2_OA2MASK02_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 3211 | #define I2C_OAR2_OA2MASK02_Msk (0x1U << I2C_OAR2_OA2MASK02_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 3212 | #define I2C_OAR2_OA2MASK02 I2C_OAR2_OA2MASK02_Msk /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */ |
AnnaBridge | 171:3a7713b1edbc | 3213 | #define I2C_OAR2_OA2MASK03_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 3214 | #define I2C_OAR2_OA2MASK03_Msk (0x3U << I2C_OAR2_OA2MASK03_Pos) /*!< 0x00000300 */ |
AnnaBridge | 171:3a7713b1edbc | 3215 | #define I2C_OAR2_OA2MASK03 I2C_OAR2_OA2MASK03_Msk /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */ |
AnnaBridge | 171:3a7713b1edbc | 3216 | #define I2C_OAR2_OA2MASK04_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 3217 | #define I2C_OAR2_OA2MASK04_Msk (0x1U << I2C_OAR2_OA2MASK04_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 3218 | #define I2C_OAR2_OA2MASK04 I2C_OAR2_OA2MASK04_Msk /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */ |
AnnaBridge | 171:3a7713b1edbc | 3219 | #define I2C_OAR2_OA2MASK05_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 3220 | #define I2C_OAR2_OA2MASK05_Msk (0x5U << I2C_OAR2_OA2MASK05_Pos) /*!< 0x00000500 */ |
AnnaBridge | 171:3a7713b1edbc | 3221 | #define I2C_OAR2_OA2MASK05 I2C_OAR2_OA2MASK05_Msk /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */ |
AnnaBridge | 171:3a7713b1edbc | 3222 | #define I2C_OAR2_OA2MASK06_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 3223 | #define I2C_OAR2_OA2MASK06_Msk (0x3U << I2C_OAR2_OA2MASK06_Pos) /*!< 0x00000600 */ |
AnnaBridge | 171:3a7713b1edbc | 3224 | #define I2C_OAR2_OA2MASK06 I2C_OAR2_OA2MASK06_Msk /*!< OA2[6:1] is masked, Only OA2[7] are compared */ |
AnnaBridge | 171:3a7713b1edbc | 3225 | #define I2C_OAR2_OA2MASK07_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 3226 | #define I2C_OAR2_OA2MASK07_Msk (0x7U << I2C_OAR2_OA2MASK07_Pos) /*!< 0x00000700 */ |
AnnaBridge | 171:3a7713b1edbc | 3227 | #define I2C_OAR2_OA2MASK07 I2C_OAR2_OA2MASK07_Msk /*!< OA2[7:1] is masked, No comparison is done */ |
AnnaBridge | 171:3a7713b1edbc | 3228 | #define I2C_OAR2_OA2EN_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 3229 | #define I2C_OAR2_OA2EN_Msk (0x1U << I2C_OAR2_OA2EN_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 3230 | #define I2C_OAR2_OA2EN I2C_OAR2_OA2EN_Msk /*!< Own address 2 enable */ |
AnnaBridge | 171:3a7713b1edbc | 3231 | |
AnnaBridge | 171:3a7713b1edbc | 3232 | /******************* Bit definition for I2C_TIMINGR register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 3233 | #define I2C_TIMINGR_SCLL_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3234 | #define I2C_TIMINGR_SCLL_Msk (0xFFU << I2C_TIMINGR_SCLL_Pos) /*!< 0x000000FF */ |
AnnaBridge | 171:3a7713b1edbc | 3235 | #define I2C_TIMINGR_SCLL I2C_TIMINGR_SCLL_Msk /*!< SCL low period (master mode) */ |
AnnaBridge | 171:3a7713b1edbc | 3236 | #define I2C_TIMINGR_SCLH_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 3237 | #define I2C_TIMINGR_SCLH_Msk (0xFFU << I2C_TIMINGR_SCLH_Pos) /*!< 0x0000FF00 */ |
AnnaBridge | 171:3a7713b1edbc | 3238 | #define I2C_TIMINGR_SCLH I2C_TIMINGR_SCLH_Msk /*!< SCL high period (master mode) */ |
AnnaBridge | 171:3a7713b1edbc | 3239 | #define I2C_TIMINGR_SDADEL_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 3240 | #define I2C_TIMINGR_SDADEL_Msk (0xFU << I2C_TIMINGR_SDADEL_Pos) /*!< 0x000F0000 */ |
AnnaBridge | 171:3a7713b1edbc | 3241 | #define I2C_TIMINGR_SDADEL I2C_TIMINGR_SDADEL_Msk /*!< Data hold time */ |
AnnaBridge | 171:3a7713b1edbc | 3242 | #define I2C_TIMINGR_SCLDEL_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 3243 | #define I2C_TIMINGR_SCLDEL_Msk (0xFU << I2C_TIMINGR_SCLDEL_Pos) /*!< 0x00F00000 */ |
AnnaBridge | 171:3a7713b1edbc | 3244 | #define I2C_TIMINGR_SCLDEL I2C_TIMINGR_SCLDEL_Msk /*!< Data setup time */ |
AnnaBridge | 171:3a7713b1edbc | 3245 | #define I2C_TIMINGR_PRESC_Pos (28U) |
AnnaBridge | 171:3a7713b1edbc | 3246 | #define I2C_TIMINGR_PRESC_Msk (0xFU << I2C_TIMINGR_PRESC_Pos) /*!< 0xF0000000 */ |
AnnaBridge | 171:3a7713b1edbc | 3247 | #define I2C_TIMINGR_PRESC I2C_TIMINGR_PRESC_Msk /*!< Timings prescaler */ |
AnnaBridge | 171:3a7713b1edbc | 3248 | |
AnnaBridge | 171:3a7713b1edbc | 3249 | /******************* Bit definition for I2C_TIMEOUTR register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 3250 | #define I2C_TIMEOUTR_TIMEOUTA_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3251 | #define I2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFU << I2C_TIMEOUTR_TIMEOUTA_Pos) /*!< 0x00000FFF */ |
AnnaBridge | 171:3a7713b1edbc | 3252 | #define I2C_TIMEOUTR_TIMEOUTA I2C_TIMEOUTR_TIMEOUTA_Msk /*!< Bus timeout A */ |
AnnaBridge | 171:3a7713b1edbc | 3253 | #define I2C_TIMEOUTR_TIDLE_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 3254 | #define I2C_TIMEOUTR_TIDLE_Msk (0x1U << I2C_TIMEOUTR_TIDLE_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 3255 | #define I2C_TIMEOUTR_TIDLE I2C_TIMEOUTR_TIDLE_Msk /*!< Idle clock timeout detection */ |
AnnaBridge | 171:3a7713b1edbc | 3256 | #define I2C_TIMEOUTR_TIMOUTEN_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 3257 | #define I2C_TIMEOUTR_TIMOUTEN_Msk (0x1U << I2C_TIMEOUTR_TIMOUTEN_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 3258 | #define I2C_TIMEOUTR_TIMOUTEN I2C_TIMEOUTR_TIMOUTEN_Msk /*!< Clock timeout enable */ |
AnnaBridge | 171:3a7713b1edbc | 3259 | #define I2C_TIMEOUTR_TIMEOUTB_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 3260 | #define I2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFU << I2C_TIMEOUTR_TIMEOUTB_Pos) /*!< 0x0FFF0000 */ |
AnnaBridge | 171:3a7713b1edbc | 3261 | #define I2C_TIMEOUTR_TIMEOUTB I2C_TIMEOUTR_TIMEOUTB_Msk /*!< Bus timeout B*/ |
AnnaBridge | 171:3a7713b1edbc | 3262 | #define I2C_TIMEOUTR_TEXTEN_Pos (31U) |
AnnaBridge | 171:3a7713b1edbc | 3263 | #define I2C_TIMEOUTR_TEXTEN_Msk (0x1U << I2C_TIMEOUTR_TEXTEN_Pos) /*!< 0x80000000 */ |
AnnaBridge | 171:3a7713b1edbc | 3264 | #define I2C_TIMEOUTR_TEXTEN I2C_TIMEOUTR_TEXTEN_Msk /*!< Extended clock timeout enable */ |
AnnaBridge | 171:3a7713b1edbc | 3265 | |
AnnaBridge | 171:3a7713b1edbc | 3266 | /****************** Bit definition for I2C_ISR register *********************/ |
AnnaBridge | 171:3a7713b1edbc | 3267 | #define I2C_ISR_TXE_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3268 | #define I2C_ISR_TXE_Msk (0x1U << I2C_ISR_TXE_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 3269 | #define I2C_ISR_TXE I2C_ISR_TXE_Msk /*!< Transmit data register empty */ |
AnnaBridge | 171:3a7713b1edbc | 3270 | #define I2C_ISR_TXIS_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 3271 | #define I2C_ISR_TXIS_Msk (0x1U << I2C_ISR_TXIS_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 3272 | #define I2C_ISR_TXIS I2C_ISR_TXIS_Msk /*!< Transmit interrupt status */ |
AnnaBridge | 171:3a7713b1edbc | 3273 | #define I2C_ISR_RXNE_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 3274 | #define I2C_ISR_RXNE_Msk (0x1U << I2C_ISR_RXNE_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 3275 | #define I2C_ISR_RXNE I2C_ISR_RXNE_Msk /*!< Receive data register not empty */ |
AnnaBridge | 171:3a7713b1edbc | 3276 | #define I2C_ISR_ADDR_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 3277 | #define I2C_ISR_ADDR_Msk (0x1U << I2C_ISR_ADDR_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 3278 | #define I2C_ISR_ADDR I2C_ISR_ADDR_Msk /*!< Address matched (slave mode)*/ |
AnnaBridge | 171:3a7713b1edbc | 3279 | #define I2C_ISR_NACKF_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 3280 | #define I2C_ISR_NACKF_Msk (0x1U << I2C_ISR_NACKF_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 3281 | #define I2C_ISR_NACKF I2C_ISR_NACKF_Msk /*!< NACK received flag */ |
AnnaBridge | 171:3a7713b1edbc | 3282 | #define I2C_ISR_STOPF_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 3283 | #define I2C_ISR_STOPF_Msk (0x1U << I2C_ISR_STOPF_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 3284 | #define I2C_ISR_STOPF I2C_ISR_STOPF_Msk /*!< STOP detection flag */ |
AnnaBridge | 171:3a7713b1edbc | 3285 | #define I2C_ISR_TC_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 3286 | #define I2C_ISR_TC_Msk (0x1U << I2C_ISR_TC_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 3287 | #define I2C_ISR_TC I2C_ISR_TC_Msk /*!< Transfer complete (master mode) */ |
AnnaBridge | 171:3a7713b1edbc | 3288 | #define I2C_ISR_TCR_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 3289 | #define I2C_ISR_TCR_Msk (0x1U << I2C_ISR_TCR_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 3290 | #define I2C_ISR_TCR I2C_ISR_TCR_Msk /*!< Transfer complete reload */ |
AnnaBridge | 171:3a7713b1edbc | 3291 | #define I2C_ISR_BERR_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 3292 | #define I2C_ISR_BERR_Msk (0x1U << I2C_ISR_BERR_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 3293 | #define I2C_ISR_BERR I2C_ISR_BERR_Msk /*!< Bus error */ |
AnnaBridge | 171:3a7713b1edbc | 3294 | #define I2C_ISR_ARLO_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 3295 | #define I2C_ISR_ARLO_Msk (0x1U << I2C_ISR_ARLO_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 3296 | #define I2C_ISR_ARLO I2C_ISR_ARLO_Msk /*!< Arbitration lost */ |
AnnaBridge | 171:3a7713b1edbc | 3297 | #define I2C_ISR_OVR_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 3298 | #define I2C_ISR_OVR_Msk (0x1U << I2C_ISR_OVR_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 3299 | #define I2C_ISR_OVR I2C_ISR_OVR_Msk /*!< Overrun/Underrun */ |
AnnaBridge | 171:3a7713b1edbc | 3300 | #define I2C_ISR_PECERR_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 3301 | #define I2C_ISR_PECERR_Msk (0x1U << I2C_ISR_PECERR_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 3302 | #define I2C_ISR_PECERR I2C_ISR_PECERR_Msk /*!< PEC error in reception */ |
AnnaBridge | 171:3a7713b1edbc | 3303 | #define I2C_ISR_TIMEOUT_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 3304 | #define I2C_ISR_TIMEOUT_Msk (0x1U << I2C_ISR_TIMEOUT_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 3305 | #define I2C_ISR_TIMEOUT I2C_ISR_TIMEOUT_Msk /*!< Timeout or Tlow detection flag */ |
AnnaBridge | 171:3a7713b1edbc | 3306 | #define I2C_ISR_ALERT_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 3307 | #define I2C_ISR_ALERT_Msk (0x1U << I2C_ISR_ALERT_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 3308 | #define I2C_ISR_ALERT I2C_ISR_ALERT_Msk /*!< SMBus alert */ |
AnnaBridge | 171:3a7713b1edbc | 3309 | #define I2C_ISR_BUSY_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 3310 | #define I2C_ISR_BUSY_Msk (0x1U << I2C_ISR_BUSY_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 3311 | #define I2C_ISR_BUSY I2C_ISR_BUSY_Msk /*!< Bus busy */ |
AnnaBridge | 171:3a7713b1edbc | 3312 | #define I2C_ISR_DIR_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 3313 | #define I2C_ISR_DIR_Msk (0x1U << I2C_ISR_DIR_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 3314 | #define I2C_ISR_DIR I2C_ISR_DIR_Msk /*!< Transfer direction (slave mode) */ |
AnnaBridge | 171:3a7713b1edbc | 3315 | #define I2C_ISR_ADDCODE_Pos (17U) |
AnnaBridge | 171:3a7713b1edbc | 3316 | #define I2C_ISR_ADDCODE_Msk (0x7FU << I2C_ISR_ADDCODE_Pos) /*!< 0x00FE0000 */ |
AnnaBridge | 171:3a7713b1edbc | 3317 | #define I2C_ISR_ADDCODE I2C_ISR_ADDCODE_Msk /*!< Address match code (slave mode) */ |
AnnaBridge | 171:3a7713b1edbc | 3318 | |
AnnaBridge | 171:3a7713b1edbc | 3319 | /****************** Bit definition for I2C_ICR register *********************/ |
AnnaBridge | 171:3a7713b1edbc | 3320 | #define I2C_ICR_ADDRCF_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 3321 | #define I2C_ICR_ADDRCF_Msk (0x1U << I2C_ICR_ADDRCF_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 3322 | #define I2C_ICR_ADDRCF I2C_ICR_ADDRCF_Msk /*!< Address matched clear flag */ |
AnnaBridge | 171:3a7713b1edbc | 3323 | #define I2C_ICR_NACKCF_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 3324 | #define I2C_ICR_NACKCF_Msk (0x1U << I2C_ICR_NACKCF_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 3325 | #define I2C_ICR_NACKCF I2C_ICR_NACKCF_Msk /*!< NACK clear flag */ |
AnnaBridge | 171:3a7713b1edbc | 3326 | #define I2C_ICR_STOPCF_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 3327 | #define I2C_ICR_STOPCF_Msk (0x1U << I2C_ICR_STOPCF_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 3328 | #define I2C_ICR_STOPCF I2C_ICR_STOPCF_Msk /*!< STOP detection clear flag */ |
AnnaBridge | 171:3a7713b1edbc | 3329 | #define I2C_ICR_BERRCF_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 3330 | #define I2C_ICR_BERRCF_Msk (0x1U << I2C_ICR_BERRCF_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 3331 | #define I2C_ICR_BERRCF I2C_ICR_BERRCF_Msk /*!< Bus error clear flag */ |
AnnaBridge | 171:3a7713b1edbc | 3332 | #define I2C_ICR_ARLOCF_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 3333 | #define I2C_ICR_ARLOCF_Msk (0x1U << I2C_ICR_ARLOCF_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 3334 | #define I2C_ICR_ARLOCF I2C_ICR_ARLOCF_Msk /*!< Arbitration lost clear flag */ |
AnnaBridge | 171:3a7713b1edbc | 3335 | #define I2C_ICR_OVRCF_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 3336 | #define I2C_ICR_OVRCF_Msk (0x1U << I2C_ICR_OVRCF_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 3337 | #define I2C_ICR_OVRCF I2C_ICR_OVRCF_Msk /*!< Overrun/Underrun clear flag */ |
AnnaBridge | 171:3a7713b1edbc | 3338 | #define I2C_ICR_PECCF_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 3339 | #define I2C_ICR_PECCF_Msk (0x1U << I2C_ICR_PECCF_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 3340 | #define I2C_ICR_PECCF I2C_ICR_PECCF_Msk /*!< PAC error clear flag */ |
AnnaBridge | 171:3a7713b1edbc | 3341 | #define I2C_ICR_TIMOUTCF_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 3342 | #define I2C_ICR_TIMOUTCF_Msk (0x1U << I2C_ICR_TIMOUTCF_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 3343 | #define I2C_ICR_TIMOUTCF I2C_ICR_TIMOUTCF_Msk /*!< Timeout clear flag */ |
AnnaBridge | 171:3a7713b1edbc | 3344 | #define I2C_ICR_ALERTCF_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 3345 | #define I2C_ICR_ALERTCF_Msk (0x1U << I2C_ICR_ALERTCF_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 3346 | #define I2C_ICR_ALERTCF I2C_ICR_ALERTCF_Msk /*!< Alert clear flag */ |
AnnaBridge | 171:3a7713b1edbc | 3347 | |
AnnaBridge | 171:3a7713b1edbc | 3348 | /****************** Bit definition for I2C_PECR register *********************/ |
AnnaBridge | 171:3a7713b1edbc | 3349 | #define I2C_PECR_PEC_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3350 | #define I2C_PECR_PEC_Msk (0xFFU << I2C_PECR_PEC_Pos) /*!< 0x000000FF */ |
AnnaBridge | 171:3a7713b1edbc | 3351 | #define I2C_PECR_PEC I2C_PECR_PEC_Msk /*!< PEC register */ |
AnnaBridge | 171:3a7713b1edbc | 3352 | |
AnnaBridge | 171:3a7713b1edbc | 3353 | /****************** Bit definition for I2C_RXDR register *********************/ |
AnnaBridge | 171:3a7713b1edbc | 3354 | #define I2C_RXDR_RXDATA_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3355 | #define I2C_RXDR_RXDATA_Msk (0xFFU << I2C_RXDR_RXDATA_Pos) /*!< 0x000000FF */ |
AnnaBridge | 171:3a7713b1edbc | 3356 | #define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk /*!< 8-bit receive data */ |
AnnaBridge | 171:3a7713b1edbc | 3357 | |
AnnaBridge | 171:3a7713b1edbc | 3358 | /****************** Bit definition for I2C_TXDR register *********************/ |
AnnaBridge | 171:3a7713b1edbc | 3359 | #define I2C_TXDR_TXDATA_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3360 | #define I2C_TXDR_TXDATA_Msk (0xFFU << I2C_TXDR_TXDATA_Pos) /*!< 0x000000FF */ |
AnnaBridge | 171:3a7713b1edbc | 3361 | #define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk /*!< 8-bit transmit data */ |
AnnaBridge | 171:3a7713b1edbc | 3362 | |
AnnaBridge | 171:3a7713b1edbc | 3363 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 3364 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 3365 | /* Independent WATCHDOG (IWDG) */ |
AnnaBridge | 171:3a7713b1edbc | 3366 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 3367 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 3368 | /******************* Bit definition for IWDG_KR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 3369 | #define IWDG_KR_KEY_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3370 | #define IWDG_KR_KEY_Msk (0xFFFFU << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */ |
AnnaBridge | 171:3a7713b1edbc | 3371 | #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!< Key value (write only, read 0000h) */ |
AnnaBridge | 171:3a7713b1edbc | 3372 | |
AnnaBridge | 171:3a7713b1edbc | 3373 | /******************* Bit definition for IWDG_PR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 3374 | #define IWDG_PR_PR_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3375 | #define IWDG_PR_PR_Msk (0x7U << IWDG_PR_PR_Pos) /*!< 0x00000007 */ |
AnnaBridge | 171:3a7713b1edbc | 3376 | #define IWDG_PR_PR IWDG_PR_PR_Msk /*!< PR[2:0] (Prescaler divider) */ |
AnnaBridge | 171:3a7713b1edbc | 3377 | #define IWDG_PR_PR_0 (0x1U << IWDG_PR_PR_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 3378 | #define IWDG_PR_PR_1 (0x2U << IWDG_PR_PR_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 3379 | #define IWDG_PR_PR_2 (0x4U << IWDG_PR_PR_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 3380 | |
AnnaBridge | 171:3a7713b1edbc | 3381 | /******************* Bit definition for IWDG_RLR register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 3382 | #define IWDG_RLR_RL_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3383 | #define IWDG_RLR_RL_Msk (0xFFFU << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */ |
AnnaBridge | 171:3a7713b1edbc | 3384 | #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!< Watchdog counter reload value */ |
AnnaBridge | 171:3a7713b1edbc | 3385 | |
AnnaBridge | 171:3a7713b1edbc | 3386 | /******************* Bit definition for IWDG_SR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 3387 | #define IWDG_SR_PVU_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3388 | #define IWDG_SR_PVU_Msk (0x1U << IWDG_SR_PVU_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 3389 | #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */ |
AnnaBridge | 171:3a7713b1edbc | 3390 | #define IWDG_SR_RVU_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 3391 | #define IWDG_SR_RVU_Msk (0x1U << IWDG_SR_RVU_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 3392 | #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */ |
AnnaBridge | 171:3a7713b1edbc | 3393 | #define IWDG_SR_WVU_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 3394 | #define IWDG_SR_WVU_Msk (0x1U << IWDG_SR_WVU_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 3395 | #define IWDG_SR_WVU IWDG_SR_WVU_Msk /*!< Watchdog counter window value update */ |
AnnaBridge | 171:3a7713b1edbc | 3396 | |
AnnaBridge | 171:3a7713b1edbc | 3397 | /******************* Bit definition for IWDG_KR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 3398 | #define IWDG_WINR_WIN_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3399 | #define IWDG_WINR_WIN_Msk (0xFFFU << IWDG_WINR_WIN_Pos) /*!< 0x00000FFF */ |
AnnaBridge | 171:3a7713b1edbc | 3400 | #define IWDG_WINR_WIN IWDG_WINR_WIN_Msk /*!< Watchdog counter window value */ |
AnnaBridge | 171:3a7713b1edbc | 3401 | |
AnnaBridge | 171:3a7713b1edbc | 3402 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 3403 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 3404 | /* LCD Controller (LCD) */ |
AnnaBridge | 171:3a7713b1edbc | 3405 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 3406 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 3407 | |
AnnaBridge | 171:3a7713b1edbc | 3408 | /******************* Bit definition for LCD_CR register *********************/ |
AnnaBridge | 171:3a7713b1edbc | 3409 | #define LCD_CR_LCDEN_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3410 | #define LCD_CR_LCDEN_Msk (0x1U << LCD_CR_LCDEN_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 3411 | #define LCD_CR_LCDEN LCD_CR_LCDEN_Msk /*!< LCD Enable Bit */ |
AnnaBridge | 171:3a7713b1edbc | 3412 | #define LCD_CR_VSEL_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 3413 | #define LCD_CR_VSEL_Msk (0x1U << LCD_CR_VSEL_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 3414 | #define LCD_CR_VSEL LCD_CR_VSEL_Msk /*!< Voltage source selector Bit */ |
AnnaBridge | 171:3a7713b1edbc | 3415 | |
AnnaBridge | 171:3a7713b1edbc | 3416 | #define LCD_CR_DUTY_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 3417 | #define LCD_CR_DUTY_Msk (0x7U << LCD_CR_DUTY_Pos) /*!< 0x0000001C */ |
AnnaBridge | 171:3a7713b1edbc | 3418 | #define LCD_CR_DUTY LCD_CR_DUTY_Msk /*!< DUTY[2:0] bits (Duty selector) */ |
AnnaBridge | 171:3a7713b1edbc | 3419 | #define LCD_CR_DUTY_0 (0x1U << LCD_CR_DUTY_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 3420 | #define LCD_CR_DUTY_1 (0x2U << LCD_CR_DUTY_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 3421 | #define LCD_CR_DUTY_2 (0x4U << LCD_CR_DUTY_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 3422 | |
AnnaBridge | 171:3a7713b1edbc | 3423 | #define LCD_CR_BIAS_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 3424 | #define LCD_CR_BIAS_Msk (0x3U << LCD_CR_BIAS_Pos) /*!< 0x00000060 */ |
AnnaBridge | 171:3a7713b1edbc | 3425 | #define LCD_CR_BIAS LCD_CR_BIAS_Msk /*!< BIAS[1:0] bits (Bias selector) */ |
AnnaBridge | 171:3a7713b1edbc | 3426 | #define LCD_CR_BIAS_0 (0x1U << LCD_CR_BIAS_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 3427 | #define LCD_CR_BIAS_1 (0x2U << LCD_CR_BIAS_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 3428 | |
AnnaBridge | 171:3a7713b1edbc | 3429 | #define LCD_CR_MUX_SEG_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 3430 | #define LCD_CR_MUX_SEG_Msk (0x1U << LCD_CR_MUX_SEG_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 3431 | #define LCD_CR_MUX_SEG LCD_CR_MUX_SEG_Msk /*!< Mux Segment Enable Bit */ |
AnnaBridge | 171:3a7713b1edbc | 3432 | |
AnnaBridge | 171:3a7713b1edbc | 3433 | #define LCD_CR_BUFEN_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 3434 | #define LCD_CR_BUFEN_Msk (0x1U << LCD_CR_BUFEN_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 3435 | #define LCD_CR_BUFEN LCD_CR_BUFEN_Msk /*!< Voltage output buffer enable Bit */ |
AnnaBridge | 171:3a7713b1edbc | 3436 | |
AnnaBridge | 171:3a7713b1edbc | 3437 | /******************* Bit definition for LCD_FCR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 3438 | #define LCD_FCR_HD_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3439 | #define LCD_FCR_HD_Msk (0x1U << LCD_FCR_HD_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 3440 | #define LCD_FCR_HD LCD_FCR_HD_Msk /*!< High Drive Enable Bit */ |
AnnaBridge | 171:3a7713b1edbc | 3441 | #define LCD_FCR_SOFIE_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 3442 | #define LCD_FCR_SOFIE_Msk (0x1U << LCD_FCR_SOFIE_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 3443 | #define LCD_FCR_SOFIE LCD_FCR_SOFIE_Msk /*!< Start of Frame Interrupt Enable Bit */ |
AnnaBridge | 171:3a7713b1edbc | 3444 | #define LCD_FCR_UDDIE_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 3445 | #define LCD_FCR_UDDIE_Msk (0x1U << LCD_FCR_UDDIE_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 3446 | #define LCD_FCR_UDDIE LCD_FCR_UDDIE_Msk /*!< Update Display Done Interrupt Enable Bit */ |
AnnaBridge | 171:3a7713b1edbc | 3447 | |
AnnaBridge | 171:3a7713b1edbc | 3448 | #define LCD_FCR_PON_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 3449 | #define LCD_FCR_PON_Msk (0x7U << LCD_FCR_PON_Pos) /*!< 0x00000070 */ |
AnnaBridge | 171:3a7713b1edbc | 3450 | #define LCD_FCR_PON LCD_FCR_PON_Msk /*!< PON[2:0] bits (Puls ON Duration) */ |
AnnaBridge | 171:3a7713b1edbc | 3451 | #define LCD_FCR_PON_0 (0x1U << LCD_FCR_PON_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 3452 | #define LCD_FCR_PON_1 (0x2U << LCD_FCR_PON_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 3453 | #define LCD_FCR_PON_2 (0x4U << LCD_FCR_PON_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 3454 | |
AnnaBridge | 171:3a7713b1edbc | 3455 | #define LCD_FCR_DEAD_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 3456 | #define LCD_FCR_DEAD_Msk (0x7U << LCD_FCR_DEAD_Pos) /*!< 0x00000380 */ |
AnnaBridge | 171:3a7713b1edbc | 3457 | #define LCD_FCR_DEAD LCD_FCR_DEAD_Msk /*!< DEAD[2:0] bits (DEAD Time) */ |
AnnaBridge | 171:3a7713b1edbc | 3458 | #define LCD_FCR_DEAD_0 (0x1U << LCD_FCR_DEAD_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 3459 | #define LCD_FCR_DEAD_1 (0x2U << LCD_FCR_DEAD_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 3460 | #define LCD_FCR_DEAD_2 (0x4U << LCD_FCR_DEAD_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 3461 | |
AnnaBridge | 171:3a7713b1edbc | 3462 | #define LCD_FCR_CC_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 3463 | #define LCD_FCR_CC_Msk (0x7U << LCD_FCR_CC_Pos) /*!< 0x00001C00 */ |
AnnaBridge | 171:3a7713b1edbc | 3464 | #define LCD_FCR_CC LCD_FCR_CC_Msk /*!< CC[2:0] bits (Contrast Control) */ |
AnnaBridge | 171:3a7713b1edbc | 3465 | #define LCD_FCR_CC_0 (0x1U << LCD_FCR_CC_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 3466 | #define LCD_FCR_CC_1 (0x2U << LCD_FCR_CC_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 3467 | #define LCD_FCR_CC_2 (0x4U << LCD_FCR_CC_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 3468 | |
AnnaBridge | 171:3a7713b1edbc | 3469 | #define LCD_FCR_BLINKF_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 3470 | #define LCD_FCR_BLINKF_Msk (0x7U << LCD_FCR_BLINKF_Pos) /*!< 0x0000E000 */ |
AnnaBridge | 171:3a7713b1edbc | 3471 | #define LCD_FCR_BLINKF LCD_FCR_BLINKF_Msk /*!< BLINKF[2:0] bits (Blink Frequency) */ |
AnnaBridge | 171:3a7713b1edbc | 3472 | #define LCD_FCR_BLINKF_0 (0x1U << LCD_FCR_BLINKF_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 3473 | #define LCD_FCR_BLINKF_1 (0x2U << LCD_FCR_BLINKF_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 3474 | #define LCD_FCR_BLINKF_2 (0x4U << LCD_FCR_BLINKF_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 3475 | |
AnnaBridge | 171:3a7713b1edbc | 3476 | #define LCD_FCR_BLINK_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 3477 | #define LCD_FCR_BLINK_Msk (0x3U << LCD_FCR_BLINK_Pos) /*!< 0x00030000 */ |
AnnaBridge | 171:3a7713b1edbc | 3478 | #define LCD_FCR_BLINK LCD_FCR_BLINK_Msk /*!< BLINK[1:0] bits (Blink Enable) */ |
AnnaBridge | 171:3a7713b1edbc | 3479 | #define LCD_FCR_BLINK_0 (0x1U << LCD_FCR_BLINK_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 3480 | #define LCD_FCR_BLINK_1 (0x2U << LCD_FCR_BLINK_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 3481 | |
AnnaBridge | 171:3a7713b1edbc | 3482 | #define LCD_FCR_DIV_Pos (18U) |
AnnaBridge | 171:3a7713b1edbc | 3483 | #define LCD_FCR_DIV_Msk (0xFU << LCD_FCR_DIV_Pos) /*!< 0x003C0000 */ |
AnnaBridge | 171:3a7713b1edbc | 3484 | #define LCD_FCR_DIV LCD_FCR_DIV_Msk /*!< DIV[3:0] bits (Divider) */ |
AnnaBridge | 171:3a7713b1edbc | 3485 | #define LCD_FCR_PS_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 3486 | #define LCD_FCR_PS_Msk (0xFU << LCD_FCR_PS_Pos) /*!< 0x03C00000 */ |
AnnaBridge | 171:3a7713b1edbc | 3487 | #define LCD_FCR_PS LCD_FCR_PS_Msk /*!< PS[3:0] bits (Prescaler) */ |
AnnaBridge | 171:3a7713b1edbc | 3488 | |
AnnaBridge | 171:3a7713b1edbc | 3489 | /******************* Bit definition for LCD_SR register *********************/ |
AnnaBridge | 171:3a7713b1edbc | 3490 | #define LCD_SR_ENS_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3491 | #define LCD_SR_ENS_Msk (0x1U << LCD_SR_ENS_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 3492 | #define LCD_SR_ENS LCD_SR_ENS_Msk /*!< LCD Enabled Bit */ |
AnnaBridge | 171:3a7713b1edbc | 3493 | #define LCD_SR_SOF_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 3494 | #define LCD_SR_SOF_Msk (0x1U << LCD_SR_SOF_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 3495 | #define LCD_SR_SOF LCD_SR_SOF_Msk /*!< Start Of Frame Flag Bit */ |
AnnaBridge | 171:3a7713b1edbc | 3496 | #define LCD_SR_UDR_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 3497 | #define LCD_SR_UDR_Msk (0x1U << LCD_SR_UDR_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 3498 | #define LCD_SR_UDR LCD_SR_UDR_Msk /*!< Update Display Request Bit */ |
AnnaBridge | 171:3a7713b1edbc | 3499 | #define LCD_SR_UDD_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 3500 | #define LCD_SR_UDD_Msk (0x1U << LCD_SR_UDD_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 3501 | #define LCD_SR_UDD LCD_SR_UDD_Msk /*!< Update Display Done Flag Bit */ |
AnnaBridge | 171:3a7713b1edbc | 3502 | #define LCD_SR_RDY_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 3503 | #define LCD_SR_RDY_Msk (0x1U << LCD_SR_RDY_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 3504 | #define LCD_SR_RDY LCD_SR_RDY_Msk /*!< Ready Flag Bit */ |
AnnaBridge | 171:3a7713b1edbc | 3505 | #define LCD_SR_FCRSR_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 3506 | #define LCD_SR_FCRSR_Msk (0x1U << LCD_SR_FCRSR_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 3507 | #define LCD_SR_FCRSR LCD_SR_FCRSR_Msk /*!< LCD FCR Register Synchronization Flag Bit */ |
AnnaBridge | 171:3a7713b1edbc | 3508 | |
AnnaBridge | 171:3a7713b1edbc | 3509 | /******************* Bit definition for LCD_CLR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 3510 | #define LCD_CLR_SOFC_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 3511 | #define LCD_CLR_SOFC_Msk (0x1U << LCD_CLR_SOFC_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 3512 | #define LCD_CLR_SOFC LCD_CLR_SOFC_Msk /*!< Start Of Frame Flag Clear Bit */ |
AnnaBridge | 171:3a7713b1edbc | 3513 | #define LCD_CLR_UDDC_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 3514 | #define LCD_CLR_UDDC_Msk (0x1U << LCD_CLR_UDDC_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 3515 | #define LCD_CLR_UDDC LCD_CLR_UDDC_Msk /*!< Update Display Done Flag Clear Bit */ |
AnnaBridge | 171:3a7713b1edbc | 3516 | |
AnnaBridge | 171:3a7713b1edbc | 3517 | /******************* Bit definition for LCD_RAM register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 3518 | #define LCD_RAM_SEGMENT_DATA_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3519 | #define LCD_RAM_SEGMENT_DATA_Msk (0xFFFFFFFFU << LCD_RAM_SEGMENT_DATA_Pos) /*!< 0xFFFFFFFF */ |
AnnaBridge | 171:3a7713b1edbc | 3520 | #define LCD_RAM_SEGMENT_DATA LCD_RAM_SEGMENT_DATA_Msk /*!< Segment Data Bits */ |
AnnaBridge | 171:3a7713b1edbc | 3521 | |
AnnaBridge | 171:3a7713b1edbc | 3522 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 3523 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 3524 | /* Low Power Timer (LPTTIM) */ |
AnnaBridge | 171:3a7713b1edbc | 3525 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 3526 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 3527 | /****************** Bit definition for LPTIM_ISR register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 3528 | #define LPTIM_ISR_CMPM_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3529 | #define LPTIM_ISR_CMPM_Msk (0x1U << LPTIM_ISR_CMPM_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 3530 | #define LPTIM_ISR_CMPM LPTIM_ISR_CMPM_Msk /*!< Compare match */ |
AnnaBridge | 171:3a7713b1edbc | 3531 | #define LPTIM_ISR_ARRM_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 3532 | #define LPTIM_ISR_ARRM_Msk (0x1U << LPTIM_ISR_ARRM_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 3533 | #define LPTIM_ISR_ARRM LPTIM_ISR_ARRM_Msk /*!< Autoreload match */ |
AnnaBridge | 171:3a7713b1edbc | 3534 | #define LPTIM_ISR_EXTTRIG_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 3535 | #define LPTIM_ISR_EXTTRIG_Msk (0x1U << LPTIM_ISR_EXTTRIG_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 3536 | #define LPTIM_ISR_EXTTRIG LPTIM_ISR_EXTTRIG_Msk /*!< External trigger edge event */ |
AnnaBridge | 171:3a7713b1edbc | 3537 | #define LPTIM_ISR_CMPOK_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 3538 | #define LPTIM_ISR_CMPOK_Msk (0x1U << LPTIM_ISR_CMPOK_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 3539 | #define LPTIM_ISR_CMPOK LPTIM_ISR_CMPOK_Msk /*!< Compare register update OK */ |
AnnaBridge | 171:3a7713b1edbc | 3540 | #define LPTIM_ISR_ARROK_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 3541 | #define LPTIM_ISR_ARROK_Msk (0x1U << LPTIM_ISR_ARROK_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 3542 | #define LPTIM_ISR_ARROK LPTIM_ISR_ARROK_Msk /*!< Autoreload register update OK */ |
AnnaBridge | 171:3a7713b1edbc | 3543 | #define LPTIM_ISR_UP_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 3544 | #define LPTIM_ISR_UP_Msk (0x1U << LPTIM_ISR_UP_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 3545 | #define LPTIM_ISR_UP LPTIM_ISR_UP_Msk /*!< Counter direction change down to up */ |
AnnaBridge | 171:3a7713b1edbc | 3546 | #define LPTIM_ISR_DOWN_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 3547 | #define LPTIM_ISR_DOWN_Msk (0x1U << LPTIM_ISR_DOWN_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 3548 | #define LPTIM_ISR_DOWN LPTIM_ISR_DOWN_Msk /*!< Counter direction change up to down */ |
AnnaBridge | 171:3a7713b1edbc | 3549 | |
AnnaBridge | 171:3a7713b1edbc | 3550 | /****************** Bit definition for LPTIM_ICR register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 3551 | #define LPTIM_ICR_CMPMCF_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3552 | #define LPTIM_ICR_CMPMCF_Msk (0x1U << LPTIM_ICR_CMPMCF_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 3553 | #define LPTIM_ICR_CMPMCF LPTIM_ICR_CMPMCF_Msk /*!< Compare match Clear Flag */ |
AnnaBridge | 171:3a7713b1edbc | 3554 | #define LPTIM_ICR_ARRMCF_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 3555 | #define LPTIM_ICR_ARRMCF_Msk (0x1U << LPTIM_ICR_ARRMCF_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 3556 | #define LPTIM_ICR_ARRMCF LPTIM_ICR_ARRMCF_Msk /*!< Autoreload match Clear Flag */ |
AnnaBridge | 171:3a7713b1edbc | 3557 | #define LPTIM_ICR_EXTTRIGCF_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 3558 | #define LPTIM_ICR_EXTTRIGCF_Msk (0x1U << LPTIM_ICR_EXTTRIGCF_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 3559 | #define LPTIM_ICR_EXTTRIGCF LPTIM_ICR_EXTTRIGCF_Msk /*!< External trigger edge event Clear Flag */ |
AnnaBridge | 171:3a7713b1edbc | 3560 | #define LPTIM_ICR_CMPOKCF_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 3561 | #define LPTIM_ICR_CMPOKCF_Msk (0x1U << LPTIM_ICR_CMPOKCF_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 3562 | #define LPTIM_ICR_CMPOKCF LPTIM_ICR_CMPOKCF_Msk /*!< Compare register update OK Clear Flag */ |
AnnaBridge | 171:3a7713b1edbc | 3563 | #define LPTIM_ICR_ARROKCF_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 3564 | #define LPTIM_ICR_ARROKCF_Msk (0x1U << LPTIM_ICR_ARROKCF_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 3565 | #define LPTIM_ICR_ARROKCF LPTIM_ICR_ARROKCF_Msk /*!< Autoreload register update OK Clear Flag */ |
AnnaBridge | 171:3a7713b1edbc | 3566 | #define LPTIM_ICR_UPCF_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 3567 | #define LPTIM_ICR_UPCF_Msk (0x1U << LPTIM_ICR_UPCF_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 3568 | #define LPTIM_ICR_UPCF LPTIM_ICR_UPCF_Msk /*!< Counter direction change down to up Clear Flag */ |
AnnaBridge | 171:3a7713b1edbc | 3569 | #define LPTIM_ICR_DOWNCF_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 3570 | #define LPTIM_ICR_DOWNCF_Msk (0x1U << LPTIM_ICR_DOWNCF_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 3571 | #define LPTIM_ICR_DOWNCF LPTIM_ICR_DOWNCF_Msk /*!< Counter direction change up to down Clear Flag */ |
AnnaBridge | 171:3a7713b1edbc | 3572 | |
AnnaBridge | 171:3a7713b1edbc | 3573 | /****************** Bit definition for LPTIM_IER register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 3574 | #define LPTIM_IER_CMPMIE_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3575 | #define LPTIM_IER_CMPMIE_Msk (0x1U << LPTIM_IER_CMPMIE_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 3576 | #define LPTIM_IER_CMPMIE LPTIM_IER_CMPMIE_Msk /*!< Compare match Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 3577 | #define LPTIM_IER_ARRMIE_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 3578 | #define LPTIM_IER_ARRMIE_Msk (0x1U << LPTIM_IER_ARRMIE_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 3579 | #define LPTIM_IER_ARRMIE LPTIM_IER_ARRMIE_Msk /*!< Autoreload match Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 3580 | #define LPTIM_IER_EXTTRIGIE_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 3581 | #define LPTIM_IER_EXTTRIGIE_Msk (0x1U << LPTIM_IER_EXTTRIGIE_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 3582 | #define LPTIM_IER_EXTTRIGIE LPTIM_IER_EXTTRIGIE_Msk /*!< External trigger edge event Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 3583 | #define LPTIM_IER_CMPOKIE_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 3584 | #define LPTIM_IER_CMPOKIE_Msk (0x1U << LPTIM_IER_CMPOKIE_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 3585 | #define LPTIM_IER_CMPOKIE LPTIM_IER_CMPOKIE_Msk /*!< Compare register update OK Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 3586 | #define LPTIM_IER_ARROKIE_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 3587 | #define LPTIM_IER_ARROKIE_Msk (0x1U << LPTIM_IER_ARROKIE_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 3588 | #define LPTIM_IER_ARROKIE LPTIM_IER_ARROKIE_Msk /*!< Autoreload register update OK Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 3589 | #define LPTIM_IER_UPIE_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 3590 | #define LPTIM_IER_UPIE_Msk (0x1U << LPTIM_IER_UPIE_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 3591 | #define LPTIM_IER_UPIE LPTIM_IER_UPIE_Msk /*!< Counter direction change down to up Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 3592 | #define LPTIM_IER_DOWNIE_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 3593 | #define LPTIM_IER_DOWNIE_Msk (0x1U << LPTIM_IER_DOWNIE_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 3594 | #define LPTIM_IER_DOWNIE LPTIM_IER_DOWNIE_Msk /*!< Counter direction change up to down Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 3595 | |
AnnaBridge | 171:3a7713b1edbc | 3596 | /****************** Bit definition for LPTIM_CFGR register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 3597 | #define LPTIM_CFGR_CKSEL_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3598 | #define LPTIM_CFGR_CKSEL_Msk (0x1U << LPTIM_CFGR_CKSEL_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 3599 | #define LPTIM_CFGR_CKSEL LPTIM_CFGR_CKSEL_Msk /*!< Clock selector */ |
AnnaBridge | 171:3a7713b1edbc | 3600 | |
AnnaBridge | 171:3a7713b1edbc | 3601 | #define LPTIM_CFGR_CKPOL_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 3602 | #define LPTIM_CFGR_CKPOL_Msk (0x3U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000006 */ |
AnnaBridge | 171:3a7713b1edbc | 3603 | #define LPTIM_CFGR_CKPOL LPTIM_CFGR_CKPOL_Msk /*!< CKPOL[1:0] bits (Clock polarity) */ |
AnnaBridge | 171:3a7713b1edbc | 3604 | #define LPTIM_CFGR_CKPOL_0 (0x1U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 3605 | #define LPTIM_CFGR_CKPOL_1 (0x2U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 3606 | |
AnnaBridge | 171:3a7713b1edbc | 3607 | #define LPTIM_CFGR_CKFLT_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 3608 | #define LPTIM_CFGR_CKFLT_Msk (0x3U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000018 */ |
AnnaBridge | 171:3a7713b1edbc | 3609 | #define LPTIM_CFGR_CKFLT LPTIM_CFGR_CKFLT_Msk /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */ |
AnnaBridge | 171:3a7713b1edbc | 3610 | #define LPTIM_CFGR_CKFLT_0 (0x1U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 3611 | #define LPTIM_CFGR_CKFLT_1 (0x2U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 3612 | |
AnnaBridge | 171:3a7713b1edbc | 3613 | #define LPTIM_CFGR_TRGFLT_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 3614 | #define LPTIM_CFGR_TRGFLT_Msk (0x3U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x000000C0 */ |
AnnaBridge | 171:3a7713b1edbc | 3615 | #define LPTIM_CFGR_TRGFLT LPTIM_CFGR_TRGFLT_Msk /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */ |
AnnaBridge | 171:3a7713b1edbc | 3616 | #define LPTIM_CFGR_TRGFLT_0 (0x1U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 3617 | #define LPTIM_CFGR_TRGFLT_1 (0x2U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 3618 | |
AnnaBridge | 171:3a7713b1edbc | 3619 | #define LPTIM_CFGR_PRESC_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 3620 | #define LPTIM_CFGR_PRESC_Msk (0x7U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000E00 */ |
AnnaBridge | 171:3a7713b1edbc | 3621 | #define LPTIM_CFGR_PRESC LPTIM_CFGR_PRESC_Msk /*!< PRESC[2:0] bits (Clock prescaler) */ |
AnnaBridge | 171:3a7713b1edbc | 3622 | #define LPTIM_CFGR_PRESC_0 (0x1U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 3623 | #define LPTIM_CFGR_PRESC_1 (0x2U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 3624 | #define LPTIM_CFGR_PRESC_2 (0x4U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 3625 | |
AnnaBridge | 171:3a7713b1edbc | 3626 | #define LPTIM_CFGR_TRIGSEL_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 3627 | #define LPTIM_CFGR_TRIGSEL_Msk (0x7U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x0000E000 */ |
AnnaBridge | 171:3a7713b1edbc | 3628 | #define LPTIM_CFGR_TRIGSEL LPTIM_CFGR_TRIGSEL_Msk /*!< TRIGSEL[2:0]] bits (Trigger selector) */ |
AnnaBridge | 171:3a7713b1edbc | 3629 | #define LPTIM_CFGR_TRIGSEL_0 (0x1U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 3630 | #define LPTIM_CFGR_TRIGSEL_1 (0x2U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 3631 | #define LPTIM_CFGR_TRIGSEL_2 (0x4U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 3632 | |
AnnaBridge | 171:3a7713b1edbc | 3633 | #define LPTIM_CFGR_TRIGEN_Pos (17U) |
AnnaBridge | 171:3a7713b1edbc | 3634 | #define LPTIM_CFGR_TRIGEN_Msk (0x3U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00060000 */ |
AnnaBridge | 171:3a7713b1edbc | 3635 | #define LPTIM_CFGR_TRIGEN LPTIM_CFGR_TRIGEN_Msk /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */ |
AnnaBridge | 171:3a7713b1edbc | 3636 | #define LPTIM_CFGR_TRIGEN_0 (0x1U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 3637 | #define LPTIM_CFGR_TRIGEN_1 (0x2U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 3638 | |
AnnaBridge | 171:3a7713b1edbc | 3639 | #define LPTIM_CFGR_TIMOUT_Pos (19U) |
AnnaBridge | 171:3a7713b1edbc | 3640 | #define LPTIM_CFGR_TIMOUT_Msk (0x1U << LPTIM_CFGR_TIMOUT_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 3641 | #define LPTIM_CFGR_TIMOUT LPTIM_CFGR_TIMOUT_Msk /*!< Timout enable */ |
AnnaBridge | 171:3a7713b1edbc | 3642 | #define LPTIM_CFGR_WAVE_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 3643 | #define LPTIM_CFGR_WAVE_Msk (0x1U << LPTIM_CFGR_WAVE_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 3644 | #define LPTIM_CFGR_WAVE LPTIM_CFGR_WAVE_Msk /*!< Waveform shape */ |
AnnaBridge | 171:3a7713b1edbc | 3645 | #define LPTIM_CFGR_WAVPOL_Pos (21U) |
AnnaBridge | 171:3a7713b1edbc | 3646 | #define LPTIM_CFGR_WAVPOL_Msk (0x1U << LPTIM_CFGR_WAVPOL_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 3647 | #define LPTIM_CFGR_WAVPOL LPTIM_CFGR_WAVPOL_Msk /*!< Waveform shape polarity */ |
AnnaBridge | 171:3a7713b1edbc | 3648 | #define LPTIM_CFGR_PRELOAD_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 3649 | #define LPTIM_CFGR_PRELOAD_Msk (0x1U << LPTIM_CFGR_PRELOAD_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 3650 | #define LPTIM_CFGR_PRELOAD LPTIM_CFGR_PRELOAD_Msk /*!< Reg update mode */ |
AnnaBridge | 171:3a7713b1edbc | 3651 | #define LPTIM_CFGR_COUNTMODE_Pos (23U) |
AnnaBridge | 171:3a7713b1edbc | 3652 | #define LPTIM_CFGR_COUNTMODE_Msk (0x1U << LPTIM_CFGR_COUNTMODE_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 3653 | #define LPTIM_CFGR_COUNTMODE LPTIM_CFGR_COUNTMODE_Msk /*!< Counter mode enable */ |
AnnaBridge | 171:3a7713b1edbc | 3654 | #define LPTIM_CFGR_ENC_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 3655 | #define LPTIM_CFGR_ENC_Msk (0x1U << LPTIM_CFGR_ENC_Pos) /*!< 0x01000000 */ |
AnnaBridge | 171:3a7713b1edbc | 3656 | #define LPTIM_CFGR_ENC LPTIM_CFGR_ENC_Msk /*!< Encoder mode enable */ |
AnnaBridge | 171:3a7713b1edbc | 3657 | |
AnnaBridge | 171:3a7713b1edbc | 3658 | /****************** Bit definition for LPTIM_CR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 3659 | #define LPTIM_CR_ENABLE_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3660 | #define LPTIM_CR_ENABLE_Msk (0x1U << LPTIM_CR_ENABLE_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 3661 | #define LPTIM_CR_ENABLE LPTIM_CR_ENABLE_Msk /*!< LPTIMer enable */ |
AnnaBridge | 171:3a7713b1edbc | 3662 | #define LPTIM_CR_SNGSTRT_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 3663 | #define LPTIM_CR_SNGSTRT_Msk (0x1U << LPTIM_CR_SNGSTRT_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 3664 | #define LPTIM_CR_SNGSTRT LPTIM_CR_SNGSTRT_Msk /*!< Timer start in single mode */ |
AnnaBridge | 171:3a7713b1edbc | 3665 | #define LPTIM_CR_CNTSTRT_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 3666 | #define LPTIM_CR_CNTSTRT_Msk (0x1U << LPTIM_CR_CNTSTRT_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 3667 | #define LPTIM_CR_CNTSTRT LPTIM_CR_CNTSTRT_Msk /*!< Timer start in continuous mode */ |
AnnaBridge | 171:3a7713b1edbc | 3668 | |
AnnaBridge | 171:3a7713b1edbc | 3669 | /****************** Bit definition for LPTIM_CMP register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 3670 | #define LPTIM_CMP_CMP_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3671 | #define LPTIM_CMP_CMP_Msk (0xFFFFU << LPTIM_CMP_CMP_Pos) /*!< 0x0000FFFF */ |
AnnaBridge | 171:3a7713b1edbc | 3672 | #define LPTIM_CMP_CMP LPTIM_CMP_CMP_Msk /*!< Compare register */ |
AnnaBridge | 171:3a7713b1edbc | 3673 | |
AnnaBridge | 171:3a7713b1edbc | 3674 | /****************** Bit definition for LPTIM_ARR register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 3675 | #define LPTIM_ARR_ARR_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3676 | #define LPTIM_ARR_ARR_Msk (0xFFFFU << LPTIM_ARR_ARR_Pos) /*!< 0x0000FFFF */ |
AnnaBridge | 171:3a7713b1edbc | 3677 | #define LPTIM_ARR_ARR LPTIM_ARR_ARR_Msk /*!< Auto reload register */ |
AnnaBridge | 171:3a7713b1edbc | 3678 | |
AnnaBridge | 171:3a7713b1edbc | 3679 | /****************** Bit definition for LPTIM_CNT register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 3680 | #define LPTIM_CNT_CNT_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3681 | #define LPTIM_CNT_CNT_Msk (0xFFFFU << LPTIM_CNT_CNT_Pos) /*!< 0x0000FFFF */ |
AnnaBridge | 171:3a7713b1edbc | 3682 | #define LPTIM_CNT_CNT LPTIM_CNT_CNT_Msk /*!< Counter register */ |
AnnaBridge | 171:3a7713b1edbc | 3683 | |
AnnaBridge | 171:3a7713b1edbc | 3684 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 3685 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 3686 | /* MIFARE Firewall */ |
AnnaBridge | 171:3a7713b1edbc | 3687 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 3688 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 3689 | |
AnnaBridge | 171:3a7713b1edbc | 3690 | /*******Bit definition for CSSA;CSL;NVDSSA;NVDSL;VDSSA;VDSL register */ |
AnnaBridge | 171:3a7713b1edbc | 3691 | #define FW_CSSA_ADD_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 3692 | #define FW_CSSA_ADD_Msk (0xFFFFU << FW_CSSA_ADD_Pos) /*!< 0x00FFFF00 */ |
AnnaBridge | 171:3a7713b1edbc | 3693 | #define FW_CSSA_ADD FW_CSSA_ADD_Msk /*!< Code Segment Start Address */ |
AnnaBridge | 171:3a7713b1edbc | 3694 | #define FW_CSL_LENG_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 3695 | #define FW_CSL_LENG_Msk (0x3FFFU << FW_CSL_LENG_Pos) /*!< 0x003FFF00 */ |
AnnaBridge | 171:3a7713b1edbc | 3696 | #define FW_CSL_LENG FW_CSL_LENG_Msk /*!< Code Segment Length */ |
AnnaBridge | 171:3a7713b1edbc | 3697 | #define FW_NVDSSA_ADD_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 3698 | #define FW_NVDSSA_ADD_Msk (0xFFFFU << FW_NVDSSA_ADD_Pos) /*!< 0x00FFFF00 */ |
AnnaBridge | 171:3a7713b1edbc | 3699 | #define FW_NVDSSA_ADD FW_NVDSSA_ADD_Msk /*!< Non Volatile Dat Segment Start Address */ |
AnnaBridge | 171:3a7713b1edbc | 3700 | #define FW_NVDSL_LENG_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 3701 | #define FW_NVDSL_LENG_Msk (0x3FFFU << FW_NVDSL_LENG_Pos) /*!< 0x003FFF00 */ |
AnnaBridge | 171:3a7713b1edbc | 3702 | #define FW_NVDSL_LENG FW_NVDSL_LENG_Msk /*!< Non Volatile Data Segment Length */ |
AnnaBridge | 171:3a7713b1edbc | 3703 | #define FW_VDSSA_ADD_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 3704 | #define FW_VDSSA_ADD_Msk (0x3FFU << FW_VDSSA_ADD_Pos) /*!< 0x0000FFC0 */ |
AnnaBridge | 171:3a7713b1edbc | 3705 | #define FW_VDSSA_ADD FW_VDSSA_ADD_Msk /*!< Volatile Data Segment Start Address */ |
AnnaBridge | 171:3a7713b1edbc | 3706 | #define FW_VDSL_LENG_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 3707 | #define FW_VDSL_LENG_Msk (0x3FFU << FW_VDSL_LENG_Pos) /*!< 0x0000FFC0 */ |
AnnaBridge | 171:3a7713b1edbc | 3708 | #define FW_VDSL_LENG FW_VDSL_LENG_Msk /*!< Volatile Data Segment Length */ |
AnnaBridge | 171:3a7713b1edbc | 3709 | |
AnnaBridge | 171:3a7713b1edbc | 3710 | /**************************Bit definition for CR register *********************/ |
AnnaBridge | 171:3a7713b1edbc | 3711 | #define FW_CR_FPA_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3712 | #define FW_CR_FPA_Msk (0x1U << FW_CR_FPA_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 3713 | #define FW_CR_FPA FW_CR_FPA_Msk /*!< Firewall Pre Arm*/ |
AnnaBridge | 171:3a7713b1edbc | 3714 | #define FW_CR_VDS_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 3715 | #define FW_CR_VDS_Msk (0x1U << FW_CR_VDS_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 3716 | #define FW_CR_VDS FW_CR_VDS_Msk /*!< Volatile Data Sharing*/ |
AnnaBridge | 171:3a7713b1edbc | 3717 | #define FW_CR_VDE_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 3718 | #define FW_CR_VDE_Msk (0x1U << FW_CR_VDE_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 3719 | #define FW_CR_VDE FW_CR_VDE_Msk /*!< Volatile Data Execution*/ |
AnnaBridge | 171:3a7713b1edbc | 3720 | |
AnnaBridge | 171:3a7713b1edbc | 3721 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 3722 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 3723 | /* Power Control (PWR) */ |
AnnaBridge | 171:3a7713b1edbc | 3724 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 3725 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 3726 | |
AnnaBridge | 171:3a7713b1edbc | 3727 | #define PWR_PVD_SUPPORT /*!< PVD feature available on all devices: Power Voltage Detection feature */ |
AnnaBridge | 171:3a7713b1edbc | 3728 | |
AnnaBridge | 171:3a7713b1edbc | 3729 | /******************** Bit definition for PWR_CR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 3730 | #define PWR_CR_LPSDSR_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3731 | #define PWR_CR_LPSDSR_Msk (0x1U << PWR_CR_LPSDSR_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 3732 | #define PWR_CR_LPSDSR PWR_CR_LPSDSR_Msk /*!< Low-power deepsleep/sleep/low power run */ |
AnnaBridge | 171:3a7713b1edbc | 3733 | #define PWR_CR_PDDS_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 3734 | #define PWR_CR_PDDS_Msk (0x1U << PWR_CR_PDDS_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 3735 | #define PWR_CR_PDDS PWR_CR_PDDS_Msk /*!< Power Down Deepsleep */ |
AnnaBridge | 171:3a7713b1edbc | 3736 | #define PWR_CR_CWUF_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 3737 | #define PWR_CR_CWUF_Msk (0x1U << PWR_CR_CWUF_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 3738 | #define PWR_CR_CWUF PWR_CR_CWUF_Msk /*!< Clear Wakeup Flag */ |
AnnaBridge | 171:3a7713b1edbc | 3739 | #define PWR_CR_CSBF_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 3740 | #define PWR_CR_CSBF_Msk (0x1U << PWR_CR_CSBF_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 3741 | #define PWR_CR_CSBF PWR_CR_CSBF_Msk /*!< Clear Standby Flag */ |
AnnaBridge | 171:3a7713b1edbc | 3742 | #define PWR_CR_PVDE_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 3743 | #define PWR_CR_PVDE_Msk (0x1U << PWR_CR_PVDE_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 3744 | #define PWR_CR_PVDE PWR_CR_PVDE_Msk /*!< Power Voltage Detector Enable */ |
AnnaBridge | 171:3a7713b1edbc | 3745 | |
AnnaBridge | 171:3a7713b1edbc | 3746 | #define PWR_CR_PLS_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 3747 | #define PWR_CR_PLS_Msk (0x7U << PWR_CR_PLS_Pos) /*!< 0x000000E0 */ |
AnnaBridge | 171:3a7713b1edbc | 3748 | #define PWR_CR_PLS PWR_CR_PLS_Msk /*!< PLS[2:0] bits (PVD Level Selection) */ |
AnnaBridge | 171:3a7713b1edbc | 3749 | #define PWR_CR_PLS_0 (0x1U << PWR_CR_PLS_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 3750 | #define PWR_CR_PLS_1 (0x2U << PWR_CR_PLS_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 3751 | #define PWR_CR_PLS_2 (0x4U << PWR_CR_PLS_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 3752 | |
AnnaBridge | 171:3a7713b1edbc | 3753 | /*!< PVD level configuration */ |
AnnaBridge | 171:3a7713b1edbc | 3754 | #define PWR_CR_PLS_LEV0 (0x00000000U) /*!< PVD level 0 */ |
AnnaBridge | 171:3a7713b1edbc | 3755 | #define PWR_CR_PLS_LEV1 (0x00000020U) /*!< PVD level 1 */ |
AnnaBridge | 171:3a7713b1edbc | 3756 | #define PWR_CR_PLS_LEV2 (0x00000040U) /*!< PVD level 2 */ |
AnnaBridge | 171:3a7713b1edbc | 3757 | #define PWR_CR_PLS_LEV3 (0x00000060U) /*!< PVD level 3 */ |
AnnaBridge | 171:3a7713b1edbc | 3758 | #define PWR_CR_PLS_LEV4 (0x00000080U) /*!< PVD level 4 */ |
AnnaBridge | 171:3a7713b1edbc | 3759 | #define PWR_CR_PLS_LEV5 (0x000000A0U) /*!< PVD level 5 */ |
AnnaBridge | 171:3a7713b1edbc | 3760 | #define PWR_CR_PLS_LEV6 (0x000000C0U) /*!< PVD level 6 */ |
AnnaBridge | 171:3a7713b1edbc | 3761 | #define PWR_CR_PLS_LEV7 (0x000000E0U) /*!< PVD level 7 */ |
AnnaBridge | 171:3a7713b1edbc | 3762 | |
AnnaBridge | 171:3a7713b1edbc | 3763 | #define PWR_CR_DBP_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 3764 | #define PWR_CR_DBP_Msk (0x1U << PWR_CR_DBP_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 3765 | #define PWR_CR_DBP PWR_CR_DBP_Msk /*!< Disable Backup Domain write protection */ |
AnnaBridge | 171:3a7713b1edbc | 3766 | #define PWR_CR_ULP_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 3767 | #define PWR_CR_ULP_Msk (0x1U << PWR_CR_ULP_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 3768 | #define PWR_CR_ULP PWR_CR_ULP_Msk /*!< Ultra Low Power mode */ |
AnnaBridge | 171:3a7713b1edbc | 3769 | #define PWR_CR_FWU_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 3770 | #define PWR_CR_FWU_Msk (0x1U << PWR_CR_FWU_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 3771 | #define PWR_CR_FWU PWR_CR_FWU_Msk /*!< Fast wakeup */ |
AnnaBridge | 171:3a7713b1edbc | 3772 | |
AnnaBridge | 171:3a7713b1edbc | 3773 | #define PWR_CR_VOS_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 3774 | #define PWR_CR_VOS_Msk (0x3U << PWR_CR_VOS_Pos) /*!< 0x00001800 */ |
AnnaBridge | 171:3a7713b1edbc | 3775 | #define PWR_CR_VOS PWR_CR_VOS_Msk /*!< VOS[1:0] bits (Voltage scaling range selection) */ |
AnnaBridge | 171:3a7713b1edbc | 3776 | #define PWR_CR_VOS_0 (0x1U << PWR_CR_VOS_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 3777 | #define PWR_CR_VOS_1 (0x2U << PWR_CR_VOS_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 3778 | #define PWR_CR_DSEEKOFF_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 3779 | #define PWR_CR_DSEEKOFF_Msk (0x1U << PWR_CR_DSEEKOFF_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 3780 | #define PWR_CR_DSEEKOFF PWR_CR_DSEEKOFF_Msk /*!< Deep Sleep mode with EEPROM kept Off */ |
AnnaBridge | 171:3a7713b1edbc | 3781 | #define PWR_CR_LPRUN_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 3782 | #define PWR_CR_LPRUN_Msk (0x1U << PWR_CR_LPRUN_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 3783 | #define PWR_CR_LPRUN PWR_CR_LPRUN_Msk /*!< Low power run mode */ |
AnnaBridge | 171:3a7713b1edbc | 3784 | |
AnnaBridge | 171:3a7713b1edbc | 3785 | /******************* Bit definition for PWR_CSR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 3786 | #define PWR_CSR_WUF_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3787 | #define PWR_CSR_WUF_Msk (0x1U << PWR_CSR_WUF_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 3788 | #define PWR_CSR_WUF PWR_CSR_WUF_Msk /*!< Wakeup Flag */ |
AnnaBridge | 171:3a7713b1edbc | 3789 | #define PWR_CSR_SBF_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 3790 | #define PWR_CSR_SBF_Msk (0x1U << PWR_CSR_SBF_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 3791 | #define PWR_CSR_SBF PWR_CSR_SBF_Msk /*!< Standby Flag */ |
AnnaBridge | 171:3a7713b1edbc | 3792 | #define PWR_CSR_PVDO_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 3793 | #define PWR_CSR_PVDO_Msk (0x1U << PWR_CSR_PVDO_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 3794 | #define PWR_CSR_PVDO PWR_CSR_PVDO_Msk /*!< PVD Output */ |
AnnaBridge | 171:3a7713b1edbc | 3795 | #define PWR_CSR_VREFINTRDYF_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 3796 | #define PWR_CSR_VREFINTRDYF_Msk (0x1U << PWR_CSR_VREFINTRDYF_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 3797 | #define PWR_CSR_VREFINTRDYF PWR_CSR_VREFINTRDYF_Msk /*!< Internal voltage reference (VREFINT) ready flag */ |
AnnaBridge | 171:3a7713b1edbc | 3798 | #define PWR_CSR_VOSF_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 3799 | #define PWR_CSR_VOSF_Msk (0x1U << PWR_CSR_VOSF_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 3800 | #define PWR_CSR_VOSF PWR_CSR_VOSF_Msk /*!< Voltage Scaling select flag */ |
AnnaBridge | 171:3a7713b1edbc | 3801 | #define PWR_CSR_REGLPF_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 3802 | #define PWR_CSR_REGLPF_Msk (0x1U << PWR_CSR_REGLPF_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 3803 | #define PWR_CSR_REGLPF PWR_CSR_REGLPF_Msk /*!< Regulator LP flag */ |
AnnaBridge | 171:3a7713b1edbc | 3804 | |
AnnaBridge | 171:3a7713b1edbc | 3805 | #define PWR_CSR_EWUP1_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 3806 | #define PWR_CSR_EWUP1_Msk (0x1U << PWR_CSR_EWUP1_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 3807 | #define PWR_CSR_EWUP1 PWR_CSR_EWUP1_Msk /*!< Enable WKUP pin 1 */ |
AnnaBridge | 171:3a7713b1edbc | 3808 | #define PWR_CSR_EWUP2_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 3809 | #define PWR_CSR_EWUP2_Msk (0x1U << PWR_CSR_EWUP2_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 3810 | #define PWR_CSR_EWUP2 PWR_CSR_EWUP2_Msk /*!< Enable WKUP pin 2 */ |
AnnaBridge | 171:3a7713b1edbc | 3811 | #define PWR_CSR_EWUP3_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 3812 | #define PWR_CSR_EWUP3_Msk (0x1U << PWR_CSR_EWUP3_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 3813 | #define PWR_CSR_EWUP3 PWR_CSR_EWUP3_Msk /*!< Enable WKUP pin 3 */ |
AnnaBridge | 171:3a7713b1edbc | 3814 | |
AnnaBridge | 171:3a7713b1edbc | 3815 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 3816 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 3817 | /* Reset and Clock Control */ |
AnnaBridge | 171:3a7713b1edbc | 3818 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 3819 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 3820 | |
AnnaBridge | 171:3a7713b1edbc | 3821 | #define RCC_HSI48_SUPPORT /*!< HSI48 feature support */ |
AnnaBridge | 171:3a7713b1edbc | 3822 | #define RCC_HSECSS_SUPPORT /*!< HSE CSS feature activation support */ |
AnnaBridge | 171:3a7713b1edbc | 3823 | |
AnnaBridge | 171:3a7713b1edbc | 3824 | /******************** Bit definition for RCC_CR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 3825 | #define RCC_CR_HSION_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3826 | #define RCC_CR_HSION_Msk (0x1U << RCC_CR_HSION_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 3827 | #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 3828 | #define RCC_CR_HSIKERON_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 3829 | #define RCC_CR_HSIKERON_Msk (0x1U << RCC_CR_HSIKERON_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 3830 | #define RCC_CR_HSIKERON RCC_CR_HSIKERON_Msk /*!< Internal High Speed clock enable for some IPs Kernel */ |
AnnaBridge | 171:3a7713b1edbc | 3831 | #define RCC_CR_HSIRDY_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 3832 | #define RCC_CR_HSIRDY_Msk (0x1U << RCC_CR_HSIRDY_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 3833 | #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed clock ready flag */ |
AnnaBridge | 171:3a7713b1edbc | 3834 | #define RCC_CR_HSIDIVEN_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 3835 | #define RCC_CR_HSIDIVEN_Msk (0x1U << RCC_CR_HSIDIVEN_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 3836 | #define RCC_CR_HSIDIVEN RCC_CR_HSIDIVEN_Msk /*!< Internal High Speed clock divider enable */ |
AnnaBridge | 171:3a7713b1edbc | 3837 | #define RCC_CR_HSIDIVF_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 3838 | #define RCC_CR_HSIDIVF_Msk (0x1U << RCC_CR_HSIDIVF_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 3839 | #define RCC_CR_HSIDIVF RCC_CR_HSIDIVF_Msk /*!< Internal High Speed clock divider flag */ |
AnnaBridge | 171:3a7713b1edbc | 3840 | #define RCC_CR_HSIOUTEN_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 3841 | #define RCC_CR_HSIOUTEN_Msk (0x1U << RCC_CR_HSIOUTEN_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 3842 | #define RCC_CR_HSIOUTEN RCC_CR_HSIOUTEN_Msk /*!< Internal High Speed clock out enable */ |
AnnaBridge | 171:3a7713b1edbc | 3843 | #define RCC_CR_MSION_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 3844 | #define RCC_CR_MSION_Msk (0x1U << RCC_CR_MSION_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 3845 | #define RCC_CR_MSION RCC_CR_MSION_Msk /*!< Internal Multi Speed clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 3846 | #define RCC_CR_MSIRDY_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 3847 | #define RCC_CR_MSIRDY_Msk (0x1U << RCC_CR_MSIRDY_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 3848 | #define RCC_CR_MSIRDY RCC_CR_MSIRDY_Msk /*!< Internal Multi Speed clock ready flag */ |
AnnaBridge | 171:3a7713b1edbc | 3849 | #define RCC_CR_HSEON_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 3850 | #define RCC_CR_HSEON_Msk (0x1U << RCC_CR_HSEON_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 3851 | #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 3852 | #define RCC_CR_HSERDY_Pos (17U) |
AnnaBridge | 171:3a7713b1edbc | 3853 | #define RCC_CR_HSERDY_Msk (0x1U << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 3854 | #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed clock ready flag */ |
AnnaBridge | 171:3a7713b1edbc | 3855 | #define RCC_CR_HSEBYP_Pos (18U) |
AnnaBridge | 171:3a7713b1edbc | 3856 | #define RCC_CR_HSEBYP_Msk (0x1U << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 3857 | #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed clock Bypass */ |
AnnaBridge | 171:3a7713b1edbc | 3858 | #define RCC_CR_CSSHSEON_Pos (19U) |
AnnaBridge | 171:3a7713b1edbc | 3859 | #define RCC_CR_CSSHSEON_Msk (0x1U << RCC_CR_CSSHSEON_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 3860 | #define RCC_CR_CSSHSEON RCC_CR_CSSHSEON_Msk /*!< HSE Clock Security System enable */ |
AnnaBridge | 171:3a7713b1edbc | 3861 | #define RCC_CR_RTCPRE_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 3862 | #define RCC_CR_RTCPRE_Msk (0x3U << RCC_CR_RTCPRE_Pos) /*!< 0x00300000 */ |
AnnaBridge | 171:3a7713b1edbc | 3863 | #define RCC_CR_RTCPRE RCC_CR_RTCPRE_Msk /*!< RTC/LCD prescaler [1:0] bits */ |
AnnaBridge | 171:3a7713b1edbc | 3864 | #define RCC_CR_RTCPRE_0 (0x1U << RCC_CR_RTCPRE_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 3865 | #define RCC_CR_RTCPRE_1 (0x2U << RCC_CR_RTCPRE_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 3866 | #define RCC_CR_PLLON_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 3867 | #define RCC_CR_PLLON_Msk (0x1U << RCC_CR_PLLON_Pos) /*!< 0x01000000 */ |
AnnaBridge | 171:3a7713b1edbc | 3868 | #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< PLL enable */ |
AnnaBridge | 171:3a7713b1edbc | 3869 | #define RCC_CR_PLLRDY_Pos (25U) |
AnnaBridge | 171:3a7713b1edbc | 3870 | #define RCC_CR_PLLRDY_Msk (0x1U << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */ |
AnnaBridge | 171:3a7713b1edbc | 3871 | #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< PLL clock ready flag */ |
AnnaBridge | 171:3a7713b1edbc | 3872 | |
AnnaBridge | 171:3a7713b1edbc | 3873 | /* Reference defines */ |
AnnaBridge | 171:3a7713b1edbc | 3874 | #define RCC_CR_CSSON RCC_CR_CSSHSEON |
AnnaBridge | 171:3a7713b1edbc | 3875 | |
AnnaBridge | 171:3a7713b1edbc | 3876 | /******************** Bit definition for RCC_ICSCR register *****************/ |
AnnaBridge | 171:3a7713b1edbc | 3877 | #define RCC_ICSCR_HSICAL_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3878 | #define RCC_ICSCR_HSICAL_Msk (0xFFU << RCC_ICSCR_HSICAL_Pos) /*!< 0x000000FF */ |
AnnaBridge | 171:3a7713b1edbc | 3879 | #define RCC_ICSCR_HSICAL RCC_ICSCR_HSICAL_Msk /*!< Internal High Speed clock Calibration */ |
AnnaBridge | 171:3a7713b1edbc | 3880 | #define RCC_ICSCR_HSITRIM_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 3881 | #define RCC_ICSCR_HSITRIM_Msk (0x1FU << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00001F00 */ |
AnnaBridge | 171:3a7713b1edbc | 3882 | #define RCC_ICSCR_HSITRIM RCC_ICSCR_HSITRIM_Msk /*!< Internal High Speed clock trimming */ |
AnnaBridge | 171:3a7713b1edbc | 3883 | |
AnnaBridge | 171:3a7713b1edbc | 3884 | #define RCC_ICSCR_MSIRANGE_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 3885 | #define RCC_ICSCR_MSIRANGE_Msk (0x7U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x0000E000 */ |
AnnaBridge | 171:3a7713b1edbc | 3886 | #define RCC_ICSCR_MSIRANGE RCC_ICSCR_MSIRANGE_Msk /*!< Internal Multi Speed clock Range */ |
AnnaBridge | 171:3a7713b1edbc | 3887 | #define RCC_ICSCR_MSIRANGE_0 (0x0U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00000000 */ |
AnnaBridge | 171:3a7713b1edbc | 3888 | #define RCC_ICSCR_MSIRANGE_1 (0x1U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 3889 | #define RCC_ICSCR_MSIRANGE_2 (0x2U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 3890 | #define RCC_ICSCR_MSIRANGE_3 (0x3U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00006000 */ |
AnnaBridge | 171:3a7713b1edbc | 3891 | #define RCC_ICSCR_MSIRANGE_4 (0x4U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 3892 | #define RCC_ICSCR_MSIRANGE_5 (0x5U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x0000A000 */ |
AnnaBridge | 171:3a7713b1edbc | 3893 | #define RCC_ICSCR_MSIRANGE_6 (0x6U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x0000C000 */ |
AnnaBridge | 171:3a7713b1edbc | 3894 | #define RCC_ICSCR_MSICAL_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 3895 | #define RCC_ICSCR_MSICAL_Msk (0xFFU << RCC_ICSCR_MSICAL_Pos) /*!< 0x00FF0000 */ |
AnnaBridge | 171:3a7713b1edbc | 3896 | #define RCC_ICSCR_MSICAL RCC_ICSCR_MSICAL_Msk /*!< Internal Multi Speed clock Calibration */ |
AnnaBridge | 171:3a7713b1edbc | 3897 | #define RCC_ICSCR_MSITRIM_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 3898 | #define RCC_ICSCR_MSITRIM_Msk (0xFFU << RCC_ICSCR_MSITRIM_Pos) /*!< 0xFF000000 */ |
AnnaBridge | 171:3a7713b1edbc | 3899 | #define RCC_ICSCR_MSITRIM RCC_ICSCR_MSITRIM_Msk /*!< Internal Multi Speed clock trimming */ |
AnnaBridge | 171:3a7713b1edbc | 3900 | |
AnnaBridge | 171:3a7713b1edbc | 3901 | /******************** Bit definition for RCC_CRRCR register *****************/ |
AnnaBridge | 171:3a7713b1edbc | 3902 | #define RCC_CRRCR_HSI48ON_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3903 | #define RCC_CRRCR_HSI48ON_Msk (0x1U << RCC_CRRCR_HSI48ON_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 3904 | #define RCC_CRRCR_HSI48ON RCC_CRRCR_HSI48ON_Msk /*!< HSI 48MHz clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 3905 | #define RCC_CRRCR_HSI48RDY_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 3906 | #define RCC_CRRCR_HSI48RDY_Msk (0x1U << RCC_CRRCR_HSI48RDY_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 3907 | #define RCC_CRRCR_HSI48RDY RCC_CRRCR_HSI48RDY_Msk /*!< HSI 48MHz clock ready flag */ |
AnnaBridge | 171:3a7713b1edbc | 3908 | #define RCC_CRRCR_HSI48DIV6OUTEN_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 3909 | #define RCC_CRRCR_HSI48DIV6OUTEN_Msk (0x1U << RCC_CRRCR_HSI48DIV6OUTEN_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 3910 | #define RCC_CRRCR_HSI48DIV6OUTEN RCC_CRRCR_HSI48DIV6OUTEN_Msk /*!< HSI 48MHz DIV6 out enable */ |
AnnaBridge | 171:3a7713b1edbc | 3911 | #define RCC_CRRCR_HSI48CAL_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 3912 | #define RCC_CRRCR_HSI48CAL_Msk (0xFFU << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x0000FF00 */ |
AnnaBridge | 171:3a7713b1edbc | 3913 | #define RCC_CRRCR_HSI48CAL RCC_CRRCR_HSI48CAL_Msk /*!< HSI 48MHz clock Calibration */ |
AnnaBridge | 171:3a7713b1edbc | 3914 | |
AnnaBridge | 171:3a7713b1edbc | 3915 | /******************* Bit definition for RCC_CFGR register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 3916 | /*!< SW configuration */ |
AnnaBridge | 171:3a7713b1edbc | 3917 | #define RCC_CFGR_SW_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 3918 | #define RCC_CFGR_SW_Msk (0x3U << RCC_CFGR_SW_Pos) /*!< 0x00000003 */ |
AnnaBridge | 171:3a7713b1edbc | 3919 | #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */ |
AnnaBridge | 171:3a7713b1edbc | 3920 | #define RCC_CFGR_SW_0 (0x1U << RCC_CFGR_SW_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 3921 | #define RCC_CFGR_SW_1 (0x2U << RCC_CFGR_SW_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 3922 | |
AnnaBridge | 171:3a7713b1edbc | 3923 | #define RCC_CFGR_SW_MSI (0x00000000U) /*!< MSI selected as system clock */ |
AnnaBridge | 171:3a7713b1edbc | 3924 | #define RCC_CFGR_SW_HSI (0x00000001U) /*!< HSI selected as system clock */ |
AnnaBridge | 171:3a7713b1edbc | 3925 | #define RCC_CFGR_SW_HSE (0x00000002U) /*!< HSE selected as system clock */ |
AnnaBridge | 171:3a7713b1edbc | 3926 | #define RCC_CFGR_SW_PLL (0x00000003U) /*!< PLL selected as system clock */ |
AnnaBridge | 171:3a7713b1edbc | 3927 | |
AnnaBridge | 171:3a7713b1edbc | 3928 | /*!< SWS configuration */ |
AnnaBridge | 171:3a7713b1edbc | 3929 | #define RCC_CFGR_SWS_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 3930 | #define RCC_CFGR_SWS_Msk (0x3U << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */ |
AnnaBridge | 171:3a7713b1edbc | 3931 | #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */ |
AnnaBridge | 171:3a7713b1edbc | 3932 | #define RCC_CFGR_SWS_0 (0x1U << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 3933 | #define RCC_CFGR_SWS_1 (0x2U << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 3934 | |
AnnaBridge | 171:3a7713b1edbc | 3935 | #define RCC_CFGR_SWS_MSI (0x00000000U) /*!< MSI oscillator used as system clock */ |
AnnaBridge | 171:3a7713b1edbc | 3936 | #define RCC_CFGR_SWS_HSI (0x00000004U) /*!< HSI oscillator used as system clock */ |
AnnaBridge | 171:3a7713b1edbc | 3937 | #define RCC_CFGR_SWS_HSE (0x00000008U) /*!< HSE oscillator used as system clock */ |
AnnaBridge | 171:3a7713b1edbc | 3938 | #define RCC_CFGR_SWS_PLL (0x0000000CU) /*!< PLL used as system clock */ |
AnnaBridge | 171:3a7713b1edbc | 3939 | |
AnnaBridge | 171:3a7713b1edbc | 3940 | /*!< HPRE configuration */ |
AnnaBridge | 171:3a7713b1edbc | 3941 | #define RCC_CFGR_HPRE_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 3942 | #define RCC_CFGR_HPRE_Msk (0xFU << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */ |
AnnaBridge | 171:3a7713b1edbc | 3943 | #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */ |
AnnaBridge | 171:3a7713b1edbc | 3944 | #define RCC_CFGR_HPRE_0 (0x1U << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 3945 | #define RCC_CFGR_HPRE_1 (0x2U << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 3946 | #define RCC_CFGR_HPRE_2 (0x4U << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 3947 | #define RCC_CFGR_HPRE_3 (0x8U << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 3948 | |
AnnaBridge | 171:3a7713b1edbc | 3949 | #define RCC_CFGR_HPRE_DIV1 (0x00000000U) /*!< SYSCLK not divided */ |
AnnaBridge | 171:3a7713b1edbc | 3950 | #define RCC_CFGR_HPRE_DIV2 (0x00000080U) /*!< SYSCLK divided by 2 */ |
AnnaBridge | 171:3a7713b1edbc | 3951 | #define RCC_CFGR_HPRE_DIV4 (0x00000090U) /*!< SYSCLK divided by 4 */ |
AnnaBridge | 171:3a7713b1edbc | 3952 | #define RCC_CFGR_HPRE_DIV8 (0x000000A0U) /*!< SYSCLK divided by 8 */ |
AnnaBridge | 171:3a7713b1edbc | 3953 | #define RCC_CFGR_HPRE_DIV16 (0x000000B0U) /*!< SYSCLK divided by 16 */ |
AnnaBridge | 171:3a7713b1edbc | 3954 | #define RCC_CFGR_HPRE_DIV64 (0x000000C0U) /*!< SYSCLK divided by 64 */ |
AnnaBridge | 171:3a7713b1edbc | 3955 | #define RCC_CFGR_HPRE_DIV128 (0x000000D0U) /*!< SYSCLK divided by 128 */ |
AnnaBridge | 171:3a7713b1edbc | 3956 | #define RCC_CFGR_HPRE_DIV256 (0x000000E0U) /*!< SYSCLK divided by 256 */ |
AnnaBridge | 171:3a7713b1edbc | 3957 | #define RCC_CFGR_HPRE_DIV512 (0x000000F0U) /*!< SYSCLK divided by 512 */ |
AnnaBridge | 171:3a7713b1edbc | 3958 | |
AnnaBridge | 171:3a7713b1edbc | 3959 | /*!< PPRE1 configuration */ |
AnnaBridge | 171:3a7713b1edbc | 3960 | #define RCC_CFGR_PPRE1_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 3961 | #define RCC_CFGR_PPRE1_Msk (0x7U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000700 */ |
AnnaBridge | 171:3a7713b1edbc | 3962 | #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB1 prescaler) */ |
AnnaBridge | 171:3a7713b1edbc | 3963 | #define RCC_CFGR_PPRE1_0 (0x1U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 3964 | #define RCC_CFGR_PPRE1_1 (0x2U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 3965 | #define RCC_CFGR_PPRE1_2 (0x4U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 3966 | |
AnnaBridge | 171:3a7713b1edbc | 3967 | #define RCC_CFGR_PPRE1_DIV1 (0x00000000U) /*!< HCLK not divided */ |
AnnaBridge | 171:3a7713b1edbc | 3968 | #define RCC_CFGR_PPRE1_DIV2 (0x00000400U) /*!< HCLK divided by 2 */ |
AnnaBridge | 171:3a7713b1edbc | 3969 | #define RCC_CFGR_PPRE1_DIV4 (0x00000500U) /*!< HCLK divided by 4 */ |
AnnaBridge | 171:3a7713b1edbc | 3970 | #define RCC_CFGR_PPRE1_DIV8 (0x00000600U) /*!< HCLK divided by 8 */ |
AnnaBridge | 171:3a7713b1edbc | 3971 | #define RCC_CFGR_PPRE1_DIV16 (0x00000700U) /*!< HCLK divided by 16 */ |
AnnaBridge | 171:3a7713b1edbc | 3972 | |
AnnaBridge | 171:3a7713b1edbc | 3973 | /*!< PPRE2 configuration */ |
AnnaBridge | 171:3a7713b1edbc | 3974 | #define RCC_CFGR_PPRE2_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 3975 | #define RCC_CFGR_PPRE2_Msk (0x7U << RCC_CFGR_PPRE2_Pos) /*!< 0x00003800 */ |
AnnaBridge | 171:3a7713b1edbc | 3976 | #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */ |
AnnaBridge | 171:3a7713b1edbc | 3977 | #define RCC_CFGR_PPRE2_0 (0x1U << RCC_CFGR_PPRE2_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 3978 | #define RCC_CFGR_PPRE2_1 (0x2U << RCC_CFGR_PPRE2_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 3979 | #define RCC_CFGR_PPRE2_2 (0x4U << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 3980 | |
AnnaBridge | 171:3a7713b1edbc | 3981 | #define RCC_CFGR_PPRE2_DIV1 (0x00000000U) /*!< HCLK not divided */ |
AnnaBridge | 171:3a7713b1edbc | 3982 | #define RCC_CFGR_PPRE2_DIV2 (0x00002000U) /*!< HCLK divided by 2 */ |
AnnaBridge | 171:3a7713b1edbc | 3983 | #define RCC_CFGR_PPRE2_DIV4 (0x00002800U) /*!< HCLK divided by 4 */ |
AnnaBridge | 171:3a7713b1edbc | 3984 | #define RCC_CFGR_PPRE2_DIV8 (0x00003000U) /*!< HCLK divided by 8 */ |
AnnaBridge | 171:3a7713b1edbc | 3985 | #define RCC_CFGR_PPRE2_DIV16 (0x00003800U) /*!< HCLK divided by 16 */ |
AnnaBridge | 171:3a7713b1edbc | 3986 | |
AnnaBridge | 171:3a7713b1edbc | 3987 | #define RCC_CFGR_STOPWUCK_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 3988 | #define RCC_CFGR_STOPWUCK_Msk (0x1U << RCC_CFGR_STOPWUCK_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 3989 | #define RCC_CFGR_STOPWUCK RCC_CFGR_STOPWUCK_Msk /*!< Wake Up from Stop Clock selection */ |
AnnaBridge | 171:3a7713b1edbc | 3990 | |
AnnaBridge | 171:3a7713b1edbc | 3991 | /*!< PLL entry clock source*/ |
AnnaBridge | 171:3a7713b1edbc | 3992 | #define RCC_CFGR_PLLSRC_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 3993 | #define RCC_CFGR_PLLSRC_Msk (0x1U << RCC_CFGR_PLLSRC_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 3994 | #define RCC_CFGR_PLLSRC RCC_CFGR_PLLSRC_Msk /*!< PLL entry clock source */ |
AnnaBridge | 171:3a7713b1edbc | 3995 | |
AnnaBridge | 171:3a7713b1edbc | 3996 | #define RCC_CFGR_PLLSRC_HSI (0x00000000U) /*!< HSI as PLL entry clock source */ |
AnnaBridge | 171:3a7713b1edbc | 3997 | #define RCC_CFGR_PLLSRC_HSE (0x00010000U) /*!< HSE as PLL entry clock source */ |
AnnaBridge | 171:3a7713b1edbc | 3998 | |
AnnaBridge | 171:3a7713b1edbc | 3999 | |
AnnaBridge | 171:3a7713b1edbc | 4000 | /*!< PLLMUL configuration */ |
AnnaBridge | 171:3a7713b1edbc | 4001 | #define RCC_CFGR_PLLMUL_Pos (18U) |
AnnaBridge | 171:3a7713b1edbc | 4002 | #define RCC_CFGR_PLLMUL_Msk (0xFU << RCC_CFGR_PLLMUL_Pos) /*!< 0x003C0000 */ |
AnnaBridge | 171:3a7713b1edbc | 4003 | #define RCC_CFGR_PLLMUL RCC_CFGR_PLLMUL_Msk /*!< PLLMUL[3:0] bits (PLL multiplication factor) */ |
AnnaBridge | 171:3a7713b1edbc | 4004 | #define RCC_CFGR_PLLMUL_0 (0x1U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 4005 | #define RCC_CFGR_PLLMUL_1 (0x2U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 4006 | #define RCC_CFGR_PLLMUL_2 (0x4U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 4007 | #define RCC_CFGR_PLLMUL_3 (0x8U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 4008 | |
AnnaBridge | 171:3a7713b1edbc | 4009 | #define RCC_CFGR_PLLMUL3 (0x00000000U) /*!< PLL input clock * 3 */ |
AnnaBridge | 171:3a7713b1edbc | 4010 | #define RCC_CFGR_PLLMUL4 (0x00040000U) /*!< PLL input clock * 4 */ |
AnnaBridge | 171:3a7713b1edbc | 4011 | #define RCC_CFGR_PLLMUL6 (0x00080000U) /*!< PLL input clock * 6 */ |
AnnaBridge | 171:3a7713b1edbc | 4012 | #define RCC_CFGR_PLLMUL8 (0x000C0000U) /*!< PLL input clock * 8 */ |
AnnaBridge | 171:3a7713b1edbc | 4013 | #define RCC_CFGR_PLLMUL12 (0x00100000U) /*!< PLL input clock * 12 */ |
AnnaBridge | 171:3a7713b1edbc | 4014 | #define RCC_CFGR_PLLMUL16 (0x00140000U) /*!< PLL input clock * 16 */ |
AnnaBridge | 171:3a7713b1edbc | 4015 | #define RCC_CFGR_PLLMUL24 (0x00180000U) /*!< PLL input clock * 24 */ |
AnnaBridge | 171:3a7713b1edbc | 4016 | #define RCC_CFGR_PLLMUL32 (0x001C0000U) /*!< PLL input clock * 32 */ |
AnnaBridge | 171:3a7713b1edbc | 4017 | #define RCC_CFGR_PLLMUL48 (0x00200000U) /*!< PLL input clock * 48 */ |
AnnaBridge | 171:3a7713b1edbc | 4018 | |
AnnaBridge | 171:3a7713b1edbc | 4019 | /*!< PLLDIV configuration */ |
AnnaBridge | 171:3a7713b1edbc | 4020 | #define RCC_CFGR_PLLDIV_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 4021 | #define RCC_CFGR_PLLDIV_Msk (0x3U << RCC_CFGR_PLLDIV_Pos) /*!< 0x00C00000 */ |
AnnaBridge | 171:3a7713b1edbc | 4022 | #define RCC_CFGR_PLLDIV RCC_CFGR_PLLDIV_Msk /*!< PLLDIV[1:0] bits (PLL Output Division) */ |
AnnaBridge | 171:3a7713b1edbc | 4023 | #define RCC_CFGR_PLLDIV_0 (0x1U << RCC_CFGR_PLLDIV_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 4024 | #define RCC_CFGR_PLLDIV_1 (0x2U << RCC_CFGR_PLLDIV_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 4025 | |
AnnaBridge | 171:3a7713b1edbc | 4026 | #define RCC_CFGR_PLLDIV2_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 4027 | #define RCC_CFGR_PLLDIV2_Msk (0x1U << RCC_CFGR_PLLDIV2_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 4028 | #define RCC_CFGR_PLLDIV2 RCC_CFGR_PLLDIV2_Msk /*!< PLL clock output = CKVCO / 2 */ |
AnnaBridge | 171:3a7713b1edbc | 4029 | #define RCC_CFGR_PLLDIV3_Pos (23U) |
AnnaBridge | 171:3a7713b1edbc | 4030 | #define RCC_CFGR_PLLDIV3_Msk (0x1U << RCC_CFGR_PLLDIV3_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 4031 | #define RCC_CFGR_PLLDIV3 RCC_CFGR_PLLDIV3_Msk /*!< PLL clock output = CKVCO / 3 */ |
AnnaBridge | 171:3a7713b1edbc | 4032 | #define RCC_CFGR_PLLDIV4_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 4033 | #define RCC_CFGR_PLLDIV4_Msk (0x3U << RCC_CFGR_PLLDIV4_Pos) /*!< 0x00C00000 */ |
AnnaBridge | 171:3a7713b1edbc | 4034 | #define RCC_CFGR_PLLDIV4 RCC_CFGR_PLLDIV4_Msk /*!< PLL clock output = CKVCO / 4 */ |
AnnaBridge | 171:3a7713b1edbc | 4035 | |
AnnaBridge | 171:3a7713b1edbc | 4036 | /*!< MCO configuration */ |
AnnaBridge | 171:3a7713b1edbc | 4037 | #define RCC_CFGR_MCOSEL_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 4038 | #define RCC_CFGR_MCOSEL_Msk (0xFU << RCC_CFGR_MCOSEL_Pos) /*!< 0x0F000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4039 | #define RCC_CFGR_MCOSEL RCC_CFGR_MCOSEL_Msk /*!< MCO[3:0] bits (Microcontroller Clock Output) */ |
AnnaBridge | 171:3a7713b1edbc | 4040 | #define RCC_CFGR_MCOSEL_0 (0x1U << RCC_CFGR_MCOSEL_Pos) /*!< 0x01000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4041 | #define RCC_CFGR_MCOSEL_1 (0x2U << RCC_CFGR_MCOSEL_Pos) /*!< 0x02000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4042 | #define RCC_CFGR_MCOSEL_2 (0x4U << RCC_CFGR_MCOSEL_Pos) /*!< 0x04000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4043 | #define RCC_CFGR_MCOSEL_3 (0x8U << RCC_CFGR_MCOSEL_Pos) /*!< 0x08000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4044 | |
AnnaBridge | 171:3a7713b1edbc | 4045 | #define RCC_CFGR_MCOSEL_NOCLOCK (0x00000000U) /*!< No clock */ |
AnnaBridge | 171:3a7713b1edbc | 4046 | #define RCC_CFGR_MCOSEL_SYSCLK_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 4047 | #define RCC_CFGR_MCOSEL_SYSCLK_Msk (0x1U << RCC_CFGR_MCOSEL_SYSCLK_Pos) /*!< 0x01000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4048 | #define RCC_CFGR_MCOSEL_SYSCLK RCC_CFGR_MCOSEL_SYSCLK_Msk /*!< System clock selected as MCO source */ |
AnnaBridge | 171:3a7713b1edbc | 4049 | #define RCC_CFGR_MCOSEL_HSI_Pos (25U) |
AnnaBridge | 171:3a7713b1edbc | 4050 | #define RCC_CFGR_MCOSEL_HSI_Msk (0x1U << RCC_CFGR_MCOSEL_HSI_Pos) /*!< 0x02000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4051 | #define RCC_CFGR_MCOSEL_HSI RCC_CFGR_MCOSEL_HSI_Msk /*!< Internal 16 MHz RC oscillator clock selected */ |
AnnaBridge | 171:3a7713b1edbc | 4052 | #define RCC_CFGR_MCOSEL_MSI_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 4053 | #define RCC_CFGR_MCOSEL_MSI_Msk (0x3U << RCC_CFGR_MCOSEL_MSI_Pos) /*!< 0x03000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4054 | #define RCC_CFGR_MCOSEL_MSI RCC_CFGR_MCOSEL_MSI_Msk /*!< Internal Medium Speed RC oscillator clock selected */ |
AnnaBridge | 171:3a7713b1edbc | 4055 | #define RCC_CFGR_MCOSEL_HSE_Pos (26U) |
AnnaBridge | 171:3a7713b1edbc | 4056 | #define RCC_CFGR_MCOSEL_HSE_Msk (0x1U << RCC_CFGR_MCOSEL_HSE_Pos) /*!< 0x04000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4057 | #define RCC_CFGR_MCOSEL_HSE RCC_CFGR_MCOSEL_HSE_Msk /*!< External 1-25 MHz oscillator clock selected */ |
AnnaBridge | 171:3a7713b1edbc | 4058 | #define RCC_CFGR_MCOSEL_PLL_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 4059 | #define RCC_CFGR_MCOSEL_PLL_Msk (0x5U << RCC_CFGR_MCOSEL_PLL_Pos) /*!< 0x05000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4060 | #define RCC_CFGR_MCOSEL_PLL RCC_CFGR_MCOSEL_PLL_Msk /*!< PLL clock divided */ |
AnnaBridge | 171:3a7713b1edbc | 4061 | #define RCC_CFGR_MCOSEL_LSI_Pos (25U) |
AnnaBridge | 171:3a7713b1edbc | 4062 | #define RCC_CFGR_MCOSEL_LSI_Msk (0x3U << RCC_CFGR_MCOSEL_LSI_Pos) /*!< 0x06000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4063 | #define RCC_CFGR_MCOSEL_LSI RCC_CFGR_MCOSEL_LSI_Msk /*!< LSI selected */ |
AnnaBridge | 171:3a7713b1edbc | 4064 | #define RCC_CFGR_MCOSEL_LSE_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 4065 | #define RCC_CFGR_MCOSEL_LSE_Msk (0x7U << RCC_CFGR_MCOSEL_LSE_Pos) /*!< 0x07000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4066 | #define RCC_CFGR_MCOSEL_LSE RCC_CFGR_MCOSEL_LSE_Msk /*!< LSE selected */ |
AnnaBridge | 171:3a7713b1edbc | 4067 | #define RCC_CFGR_MCOSEL_HSI48_Pos (27U) |
AnnaBridge | 171:3a7713b1edbc | 4068 | #define RCC_CFGR_MCOSEL_HSI48_Msk (0x1U << RCC_CFGR_MCOSEL_HSI48_Pos) /*!< 0x08000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4069 | #define RCC_CFGR_MCOSEL_HSI48 RCC_CFGR_MCOSEL_HSI48_Msk /*!< HSI48 clock selected as MCO source */ |
AnnaBridge | 171:3a7713b1edbc | 4070 | |
AnnaBridge | 171:3a7713b1edbc | 4071 | #define RCC_CFGR_MCOPRE_Pos (28U) |
AnnaBridge | 171:3a7713b1edbc | 4072 | #define RCC_CFGR_MCOPRE_Msk (0x7U << RCC_CFGR_MCOPRE_Pos) /*!< 0x70000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4073 | #define RCC_CFGR_MCOPRE RCC_CFGR_MCOPRE_Msk /*!< MCO prescaler */ |
AnnaBridge | 171:3a7713b1edbc | 4074 | #define RCC_CFGR_MCOPRE_0 (0x1U << RCC_CFGR_MCOPRE_Pos) /*!< 0x10000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4075 | #define RCC_CFGR_MCOPRE_1 (0x2U << RCC_CFGR_MCOPRE_Pos) /*!< 0x20000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4076 | #define RCC_CFGR_MCOPRE_2 (0x4U << RCC_CFGR_MCOPRE_Pos) /*!< 0x40000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4077 | |
AnnaBridge | 171:3a7713b1edbc | 4078 | #define RCC_CFGR_MCOPRE_DIV1 (0x00000000U) /*!< MCO is divided by 1 */ |
AnnaBridge | 171:3a7713b1edbc | 4079 | #define RCC_CFGR_MCOPRE_DIV2 (0x10000000U) /*!< MCO is divided by 2 */ |
AnnaBridge | 171:3a7713b1edbc | 4080 | #define RCC_CFGR_MCOPRE_DIV4 (0x20000000U) /*!< MCO is divided by 4 */ |
AnnaBridge | 171:3a7713b1edbc | 4081 | #define RCC_CFGR_MCOPRE_DIV8 (0x30000000U) /*!< MCO is divided by 8 */ |
AnnaBridge | 171:3a7713b1edbc | 4082 | #define RCC_CFGR_MCOPRE_DIV16 (0x40000000U) /*!< MCO is divided by 16 */ |
AnnaBridge | 171:3a7713b1edbc | 4083 | |
AnnaBridge | 171:3a7713b1edbc | 4084 | /* Legacy defines */ |
AnnaBridge | 171:3a7713b1edbc | 4085 | #define RCC_CFGR_MCO_NOCLOCK RCC_CFGR_MCOSEL_NOCLOCK |
AnnaBridge | 171:3a7713b1edbc | 4086 | #define RCC_CFGR_MCO_SYSCLK RCC_CFGR_MCOSEL_SYSCLK |
AnnaBridge | 171:3a7713b1edbc | 4087 | #define RCC_CFGR_MCO_HSI RCC_CFGR_MCOSEL_HSI |
AnnaBridge | 171:3a7713b1edbc | 4088 | #define RCC_CFGR_MCO_MSI RCC_CFGR_MCOSEL_MSI |
AnnaBridge | 171:3a7713b1edbc | 4089 | #define RCC_CFGR_MCO_HSE RCC_CFGR_MCOSEL_HSE |
AnnaBridge | 171:3a7713b1edbc | 4090 | #define RCC_CFGR_MCO_PLL RCC_CFGR_MCOSEL_PLL |
AnnaBridge | 171:3a7713b1edbc | 4091 | #define RCC_CFGR_MCO_LSI RCC_CFGR_MCOSEL_LSI |
AnnaBridge | 171:3a7713b1edbc | 4092 | #define RCC_CFGR_MCO_LSE RCC_CFGR_MCOSEL_LSE |
AnnaBridge | 171:3a7713b1edbc | 4093 | #define RCC_CFGR_MCO_HSI48 RCC_CFGR_MCOSEL_HSI48 |
AnnaBridge | 171:3a7713b1edbc | 4094 | |
AnnaBridge | 171:3a7713b1edbc | 4095 | #define RCC_CFGR_MCO_PRE RCC_CFGR_MCOPRE /*!< MCO prescaler */ |
AnnaBridge | 171:3a7713b1edbc | 4096 | #define RCC_CFGR_MCO_PRE_1 RCC_CFGR_MCOPRE_DIV1 /*!< MCO is divided by 1 */ |
AnnaBridge | 171:3a7713b1edbc | 4097 | #define RCC_CFGR_MCO_PRE_2 RCC_CFGR_MCOPRE_DIV2 /*!< MCO is divided by 1 */ |
AnnaBridge | 171:3a7713b1edbc | 4098 | #define RCC_CFGR_MCO_PRE_4 RCC_CFGR_MCOPRE_DIV4 /*!< MCO is divided by 1 */ |
AnnaBridge | 171:3a7713b1edbc | 4099 | #define RCC_CFGR_MCO_PRE_8 RCC_CFGR_MCOPRE_DIV8 /*!< MCO is divided by 1 */ |
AnnaBridge | 171:3a7713b1edbc | 4100 | #define RCC_CFGR_MCO_PRE_16 RCC_CFGR_MCOPRE_DIV16 /*!< MCO is divided by 1 */ |
AnnaBridge | 171:3a7713b1edbc | 4101 | |
AnnaBridge | 171:3a7713b1edbc | 4102 | /*!<****************** Bit definition for RCC_CIER register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 4103 | #define RCC_CIER_LSIRDYIE_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 4104 | #define RCC_CIER_LSIRDYIE_Msk (0x1U << RCC_CIER_LSIRDYIE_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 4105 | #define RCC_CIER_LSIRDYIE RCC_CIER_LSIRDYIE_Msk /*!< LSI Ready Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 4106 | #define RCC_CIER_LSERDYIE_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 4107 | #define RCC_CIER_LSERDYIE_Msk (0x1U << RCC_CIER_LSERDYIE_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 4108 | #define RCC_CIER_LSERDYIE RCC_CIER_LSERDYIE_Msk /*!< LSE Ready Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 4109 | #define RCC_CIER_HSIRDYIE_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 4110 | #define RCC_CIER_HSIRDYIE_Msk (0x1U << RCC_CIER_HSIRDYIE_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 4111 | #define RCC_CIER_HSIRDYIE RCC_CIER_HSIRDYIE_Msk /*!< HSI Ready Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 4112 | #define RCC_CIER_HSERDYIE_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 4113 | #define RCC_CIER_HSERDYIE_Msk (0x1U << RCC_CIER_HSERDYIE_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 4114 | #define RCC_CIER_HSERDYIE RCC_CIER_HSERDYIE_Msk /*!< HSE Ready Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 4115 | #define RCC_CIER_PLLRDYIE_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 4116 | #define RCC_CIER_PLLRDYIE_Msk (0x1U << RCC_CIER_PLLRDYIE_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 4117 | #define RCC_CIER_PLLRDYIE RCC_CIER_PLLRDYIE_Msk /*!< PLL Ready Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 4118 | #define RCC_CIER_MSIRDYIE_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 4119 | #define RCC_CIER_MSIRDYIE_Msk (0x1U << RCC_CIER_MSIRDYIE_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 4120 | #define RCC_CIER_MSIRDYIE RCC_CIER_MSIRDYIE_Msk /*!< MSI Ready Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 4121 | #define RCC_CIER_HSI48RDYIE_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 4122 | #define RCC_CIER_HSI48RDYIE_Msk (0x1U << RCC_CIER_HSI48RDYIE_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 4123 | #define RCC_CIER_HSI48RDYIE RCC_CIER_HSI48RDYIE_Msk /*!< HSI48 Ready Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 4124 | #define RCC_CIER_CSSLSE_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 4125 | #define RCC_CIER_CSSLSE_Msk (0x1U << RCC_CIER_CSSLSE_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 4126 | #define RCC_CIER_CSSLSE RCC_CIER_CSSLSE_Msk /*!< LSE CSS Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 4127 | |
AnnaBridge | 171:3a7713b1edbc | 4128 | /* Reference defines */ |
AnnaBridge | 171:3a7713b1edbc | 4129 | #define RCC_CIER_LSECSSIE RCC_CIER_CSSLSE |
AnnaBridge | 171:3a7713b1edbc | 4130 | |
AnnaBridge | 171:3a7713b1edbc | 4131 | /*!<****************** Bit definition for RCC_CIFR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 4132 | #define RCC_CIFR_LSIRDYF_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 4133 | #define RCC_CIFR_LSIRDYF_Msk (0x1U << RCC_CIFR_LSIRDYF_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 4134 | #define RCC_CIFR_LSIRDYF RCC_CIFR_LSIRDYF_Msk /*!< LSI Ready Interrupt flag */ |
AnnaBridge | 171:3a7713b1edbc | 4135 | #define RCC_CIFR_LSERDYF_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 4136 | #define RCC_CIFR_LSERDYF_Msk (0x1U << RCC_CIFR_LSERDYF_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 4137 | #define RCC_CIFR_LSERDYF RCC_CIFR_LSERDYF_Msk /*!< LSE Ready Interrupt flag */ |
AnnaBridge | 171:3a7713b1edbc | 4138 | #define RCC_CIFR_HSIRDYF_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 4139 | #define RCC_CIFR_HSIRDYF_Msk (0x1U << RCC_CIFR_HSIRDYF_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 4140 | #define RCC_CIFR_HSIRDYF RCC_CIFR_HSIRDYF_Msk /*!< HSI Ready Interrupt flag */ |
AnnaBridge | 171:3a7713b1edbc | 4141 | #define RCC_CIFR_HSERDYF_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 4142 | #define RCC_CIFR_HSERDYF_Msk (0x1U << RCC_CIFR_HSERDYF_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 4143 | #define RCC_CIFR_HSERDYF RCC_CIFR_HSERDYF_Msk /*!< HSE Ready Interrupt flag */ |
AnnaBridge | 171:3a7713b1edbc | 4144 | #define RCC_CIFR_PLLRDYF_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 4145 | #define RCC_CIFR_PLLRDYF_Msk (0x1U << RCC_CIFR_PLLRDYF_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 4146 | #define RCC_CIFR_PLLRDYF RCC_CIFR_PLLRDYF_Msk /*!< PLL Ready Interrupt flag */ |
AnnaBridge | 171:3a7713b1edbc | 4147 | #define RCC_CIFR_MSIRDYF_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 4148 | #define RCC_CIFR_MSIRDYF_Msk (0x1U << RCC_CIFR_MSIRDYF_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 4149 | #define RCC_CIFR_MSIRDYF RCC_CIFR_MSIRDYF_Msk /*!< MSI Ready Interrupt flag */ |
AnnaBridge | 171:3a7713b1edbc | 4150 | #define RCC_CIFR_HSI48RDYF_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 4151 | #define RCC_CIFR_HSI48RDYF_Msk (0x1U << RCC_CIFR_HSI48RDYF_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 4152 | #define RCC_CIFR_HSI48RDYF RCC_CIFR_HSI48RDYF_Msk /*!< HSI48 Ready Interrupt flag */ |
AnnaBridge | 171:3a7713b1edbc | 4153 | #define RCC_CIFR_CSSLSEF_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 4154 | #define RCC_CIFR_CSSLSEF_Msk (0x1U << RCC_CIFR_CSSLSEF_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 4155 | #define RCC_CIFR_CSSLSEF RCC_CIFR_CSSLSEF_Msk /*!< LSE Clock Security System Interrupt flag */ |
AnnaBridge | 171:3a7713b1edbc | 4156 | #define RCC_CIFR_CSSHSEF_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 4157 | #define RCC_CIFR_CSSHSEF_Msk (0x1U << RCC_CIFR_CSSHSEF_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 4158 | #define RCC_CIFR_CSSHSEF RCC_CIFR_CSSHSEF_Msk /*!< HSE Clock Security System Interrupt flag */ |
AnnaBridge | 171:3a7713b1edbc | 4159 | |
AnnaBridge | 171:3a7713b1edbc | 4160 | /* Reference defines */ |
AnnaBridge | 171:3a7713b1edbc | 4161 | #define RCC_CIFR_LSECSSF RCC_CIFR_CSSLSEF |
AnnaBridge | 171:3a7713b1edbc | 4162 | #define RCC_CIFR_CSSF RCC_CIFR_CSSHSEF |
AnnaBridge | 171:3a7713b1edbc | 4163 | |
AnnaBridge | 171:3a7713b1edbc | 4164 | /*!<****************** Bit definition for RCC_CICR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 4165 | #define RCC_CICR_LSIRDYC_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 4166 | #define RCC_CICR_LSIRDYC_Msk (0x1U << RCC_CICR_LSIRDYC_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 4167 | #define RCC_CICR_LSIRDYC RCC_CICR_LSIRDYC_Msk /*!< LSI Ready Interrupt Clear */ |
AnnaBridge | 171:3a7713b1edbc | 4168 | #define RCC_CICR_LSERDYC_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 4169 | #define RCC_CICR_LSERDYC_Msk (0x1U << RCC_CICR_LSERDYC_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 4170 | #define RCC_CICR_LSERDYC RCC_CICR_LSERDYC_Msk /*!< LSE Ready Interrupt Clear */ |
AnnaBridge | 171:3a7713b1edbc | 4171 | #define RCC_CICR_HSIRDYC_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 4172 | #define RCC_CICR_HSIRDYC_Msk (0x1U << RCC_CICR_HSIRDYC_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 4173 | #define RCC_CICR_HSIRDYC RCC_CICR_HSIRDYC_Msk /*!< HSI Ready Interrupt Clear */ |
AnnaBridge | 171:3a7713b1edbc | 4174 | #define RCC_CICR_HSERDYC_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 4175 | #define RCC_CICR_HSERDYC_Msk (0x1U << RCC_CICR_HSERDYC_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 4176 | #define RCC_CICR_HSERDYC RCC_CICR_HSERDYC_Msk /*!< HSE Ready Interrupt Clear */ |
AnnaBridge | 171:3a7713b1edbc | 4177 | #define RCC_CICR_PLLRDYC_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 4178 | #define RCC_CICR_PLLRDYC_Msk (0x1U << RCC_CICR_PLLRDYC_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 4179 | #define RCC_CICR_PLLRDYC RCC_CICR_PLLRDYC_Msk /*!< PLL Ready Interrupt Clear */ |
AnnaBridge | 171:3a7713b1edbc | 4180 | #define RCC_CICR_MSIRDYC_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 4181 | #define RCC_CICR_MSIRDYC_Msk (0x1U << RCC_CICR_MSIRDYC_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 4182 | #define RCC_CICR_MSIRDYC RCC_CICR_MSIRDYC_Msk /*!< MSI Ready Interrupt Clear */ |
AnnaBridge | 171:3a7713b1edbc | 4183 | #define RCC_CICR_HSI48RDYC_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 4184 | #define RCC_CICR_HSI48RDYC_Msk (0x1U << RCC_CICR_HSI48RDYC_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 4185 | #define RCC_CICR_HSI48RDYC RCC_CICR_HSI48RDYC_Msk /*!< HSI48 Ready Interrupt Clear */ |
AnnaBridge | 171:3a7713b1edbc | 4186 | #define RCC_CICR_CSSLSEC_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 4187 | #define RCC_CICR_CSSLSEC_Msk (0x1U << RCC_CICR_CSSLSEC_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 4188 | #define RCC_CICR_CSSLSEC RCC_CICR_CSSLSEC_Msk /*!< LSE Clock Security System Interrupt Clear */ |
AnnaBridge | 171:3a7713b1edbc | 4189 | #define RCC_CICR_CSSHSEC_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 4190 | #define RCC_CICR_CSSHSEC_Msk (0x1U << RCC_CICR_CSSHSEC_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 4191 | #define RCC_CICR_CSSHSEC RCC_CICR_CSSHSEC_Msk /*!< HSE Clock Security System Interrupt Clear */ |
AnnaBridge | 171:3a7713b1edbc | 4192 | |
AnnaBridge | 171:3a7713b1edbc | 4193 | /* Reference defines */ |
AnnaBridge | 171:3a7713b1edbc | 4194 | #define RCC_CICR_LSECSSC RCC_CICR_CSSLSEC |
AnnaBridge | 171:3a7713b1edbc | 4195 | #define RCC_CICR_CSSC RCC_CICR_CSSHSEC |
AnnaBridge | 171:3a7713b1edbc | 4196 | /***************** Bit definition for RCC_IOPRSTR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 4197 | #define RCC_IOPRSTR_IOPARST_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 4198 | #define RCC_IOPRSTR_IOPARST_Msk (0x1U << RCC_IOPRSTR_IOPARST_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 4199 | #define RCC_IOPRSTR_IOPARST RCC_IOPRSTR_IOPARST_Msk /*!< GPIO port A reset */ |
AnnaBridge | 171:3a7713b1edbc | 4200 | #define RCC_IOPRSTR_IOPBRST_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 4201 | #define RCC_IOPRSTR_IOPBRST_Msk (0x1U << RCC_IOPRSTR_IOPBRST_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 4202 | #define RCC_IOPRSTR_IOPBRST RCC_IOPRSTR_IOPBRST_Msk /*!< GPIO port B reset */ |
AnnaBridge | 171:3a7713b1edbc | 4203 | #define RCC_IOPRSTR_IOPCRST_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 4204 | #define RCC_IOPRSTR_IOPCRST_Msk (0x1U << RCC_IOPRSTR_IOPCRST_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 4205 | #define RCC_IOPRSTR_IOPCRST RCC_IOPRSTR_IOPCRST_Msk /*!< GPIO port C reset */ |
AnnaBridge | 171:3a7713b1edbc | 4206 | #define RCC_IOPRSTR_IOPDRST_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 4207 | #define RCC_IOPRSTR_IOPDRST_Msk (0x1U << RCC_IOPRSTR_IOPDRST_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 4208 | #define RCC_IOPRSTR_IOPDRST RCC_IOPRSTR_IOPDRST_Msk /*!< GPIO port D reset */ |
AnnaBridge | 171:3a7713b1edbc | 4209 | #define RCC_IOPRSTR_IOPERST_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 4210 | #define RCC_IOPRSTR_IOPERST_Msk (0x1U << RCC_IOPRSTR_IOPERST_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 4211 | #define RCC_IOPRSTR_IOPERST RCC_IOPRSTR_IOPERST_Msk /*!< GPIO port E reset */ |
AnnaBridge | 171:3a7713b1edbc | 4212 | #define RCC_IOPRSTR_IOPHRST_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 4213 | #define RCC_IOPRSTR_IOPHRST_Msk (0x1U << RCC_IOPRSTR_IOPHRST_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 4214 | #define RCC_IOPRSTR_IOPHRST RCC_IOPRSTR_IOPHRST_Msk /*!< GPIO port H reset */ |
AnnaBridge | 171:3a7713b1edbc | 4215 | |
AnnaBridge | 171:3a7713b1edbc | 4216 | /* Reference defines */ |
AnnaBridge | 171:3a7713b1edbc | 4217 | #define RCC_IOPRSTR_GPIOARST RCC_IOPRSTR_IOPARST /*!< GPIO port A reset */ |
AnnaBridge | 171:3a7713b1edbc | 4218 | #define RCC_IOPRSTR_GPIOBRST RCC_IOPRSTR_IOPBRST /*!< GPIO port B reset */ |
AnnaBridge | 171:3a7713b1edbc | 4219 | #define RCC_IOPRSTR_GPIOCRST RCC_IOPRSTR_IOPCRST /*!< GPIO port C reset */ |
AnnaBridge | 171:3a7713b1edbc | 4220 | #define RCC_IOPRSTR_GPIODRST RCC_IOPRSTR_IOPDRST /*!< GPIO port D reset */ |
AnnaBridge | 171:3a7713b1edbc | 4221 | #define RCC_IOPRSTR_GPIOERST RCC_IOPRSTR_IOPERST /*!< GPIO port E reset */ |
AnnaBridge | 171:3a7713b1edbc | 4222 | #define RCC_IOPRSTR_GPIOHRST RCC_IOPRSTR_IOPHRST /*!< GPIO port H reset */ |
AnnaBridge | 171:3a7713b1edbc | 4223 | |
AnnaBridge | 171:3a7713b1edbc | 4224 | |
AnnaBridge | 171:3a7713b1edbc | 4225 | /****************** Bit definition for RCC_AHBRST register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 4226 | #define RCC_AHBRSTR_DMARST_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 4227 | #define RCC_AHBRSTR_DMARST_Msk (0x1U << RCC_AHBRSTR_DMARST_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 4228 | #define RCC_AHBRSTR_DMARST RCC_AHBRSTR_DMARST_Msk /*!< DMA1 reset */ |
AnnaBridge | 171:3a7713b1edbc | 4229 | #define RCC_AHBRSTR_MIFRST_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 4230 | #define RCC_AHBRSTR_MIFRST_Msk (0x1U << RCC_AHBRSTR_MIFRST_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 4231 | #define RCC_AHBRSTR_MIFRST RCC_AHBRSTR_MIFRST_Msk /*!< Memory interface reset reset */ |
AnnaBridge | 171:3a7713b1edbc | 4232 | #define RCC_AHBRSTR_CRCRST_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 4233 | #define RCC_AHBRSTR_CRCRST_Msk (0x1U << RCC_AHBRSTR_CRCRST_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 4234 | #define RCC_AHBRSTR_CRCRST RCC_AHBRSTR_CRCRST_Msk /*!< CRC reset */ |
AnnaBridge | 171:3a7713b1edbc | 4235 | #define RCC_AHBRSTR_TSCRST_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 4236 | #define RCC_AHBRSTR_TSCRST_Msk (0x1U << RCC_AHBRSTR_TSCRST_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 4237 | #define RCC_AHBRSTR_TSCRST RCC_AHBRSTR_TSCRST_Msk /*!< TSC reset */ |
AnnaBridge | 171:3a7713b1edbc | 4238 | #define RCC_AHBRSTR_RNGRST_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 4239 | #define RCC_AHBRSTR_RNGRST_Msk (0x1U << RCC_AHBRSTR_RNGRST_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 4240 | #define RCC_AHBRSTR_RNGRST RCC_AHBRSTR_RNGRST_Msk /*!< RNG reset */ |
AnnaBridge | 171:3a7713b1edbc | 4241 | |
AnnaBridge | 171:3a7713b1edbc | 4242 | /* Reference defines */ |
AnnaBridge | 171:3a7713b1edbc | 4243 | #define RCC_AHBRSTR_DMA1RST RCC_AHBRSTR_DMARST /*!< DMA1 reset */ |
AnnaBridge | 171:3a7713b1edbc | 4244 | |
AnnaBridge | 171:3a7713b1edbc | 4245 | /***************** Bit definition for RCC_APB2RSTR register *****************/ |
AnnaBridge | 171:3a7713b1edbc | 4246 | #define RCC_APB2RSTR_SYSCFGRST_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 4247 | #define RCC_APB2RSTR_SYSCFGRST_Msk (0x1U << RCC_APB2RSTR_SYSCFGRST_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 4248 | #define RCC_APB2RSTR_SYSCFGRST RCC_APB2RSTR_SYSCFGRST_Msk /*!< SYSCFG clock reset */ |
AnnaBridge | 171:3a7713b1edbc | 4249 | #define RCC_APB2RSTR_TIM21RST_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 4250 | #define RCC_APB2RSTR_TIM21RST_Msk (0x1U << RCC_APB2RSTR_TIM21RST_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 4251 | #define RCC_APB2RSTR_TIM21RST RCC_APB2RSTR_TIM21RST_Msk /*!< TIM21 clock reset */ |
AnnaBridge | 171:3a7713b1edbc | 4252 | #define RCC_APB2RSTR_TIM22RST_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 4253 | #define RCC_APB2RSTR_TIM22RST_Msk (0x1U << RCC_APB2RSTR_TIM22RST_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 4254 | #define RCC_APB2RSTR_TIM22RST RCC_APB2RSTR_TIM22RST_Msk /*!< TIM22 clock reset */ |
AnnaBridge | 171:3a7713b1edbc | 4255 | #define RCC_APB2RSTR_ADCRST_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 4256 | #define RCC_APB2RSTR_ADCRST_Msk (0x1U << RCC_APB2RSTR_ADCRST_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 4257 | #define RCC_APB2RSTR_ADCRST RCC_APB2RSTR_ADCRST_Msk /*!< ADC1 clock reset */ |
AnnaBridge | 171:3a7713b1edbc | 4258 | #define RCC_APB2RSTR_SPI1RST_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 4259 | #define RCC_APB2RSTR_SPI1RST_Msk (0x1U << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 4260 | #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk /*!< SPI1 clock reset */ |
AnnaBridge | 171:3a7713b1edbc | 4261 | #define RCC_APB2RSTR_USART1RST_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 4262 | #define RCC_APB2RSTR_USART1RST_Msk (0x1U << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 4263 | #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk /*!< USART1 clock reset */ |
AnnaBridge | 171:3a7713b1edbc | 4264 | #define RCC_APB2RSTR_DBGRST_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 4265 | #define RCC_APB2RSTR_DBGRST_Msk (0x1U << RCC_APB2RSTR_DBGRST_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 4266 | #define RCC_APB2RSTR_DBGRST RCC_APB2RSTR_DBGRST_Msk /*!< DBGMCU clock reset */ |
AnnaBridge | 171:3a7713b1edbc | 4267 | |
AnnaBridge | 171:3a7713b1edbc | 4268 | /* Reference defines */ |
AnnaBridge | 171:3a7713b1edbc | 4269 | #define RCC_APB2RSTR_ADC1RST RCC_APB2RSTR_ADCRST /*!< ADC1 clock reset */ |
AnnaBridge | 171:3a7713b1edbc | 4270 | #define RCC_APB2RSTR_DBGMCURST RCC_APB2RSTR_DBGRST /*!< DBGMCU clock reset */ |
AnnaBridge | 171:3a7713b1edbc | 4271 | |
AnnaBridge | 171:3a7713b1edbc | 4272 | /***************** Bit definition for RCC_APB1RSTR register *****************/ |
AnnaBridge | 171:3a7713b1edbc | 4273 | #define RCC_APB1RSTR_TIM2RST_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 4274 | #define RCC_APB1RSTR_TIM2RST_Msk (0x1U << RCC_APB1RSTR_TIM2RST_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 4275 | #define RCC_APB1RSTR_TIM2RST RCC_APB1RSTR_TIM2RST_Msk /*!< Timer 2 clock reset */ |
AnnaBridge | 171:3a7713b1edbc | 4276 | #define RCC_APB1RSTR_TIM3RST_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 4277 | #define RCC_APB1RSTR_TIM3RST_Msk (0x1U << RCC_APB1RSTR_TIM3RST_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 4278 | #define RCC_APB1RSTR_TIM3RST RCC_APB1RSTR_TIM3RST_Msk /*!< Timer 3 clock reset */ |
AnnaBridge | 171:3a7713b1edbc | 4279 | #define RCC_APB1RSTR_TIM6RST_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 4280 | #define RCC_APB1RSTR_TIM6RST_Msk (0x1U << RCC_APB1RSTR_TIM6RST_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 4281 | #define RCC_APB1RSTR_TIM6RST RCC_APB1RSTR_TIM6RST_Msk /*!< Timer 6 clock reset */ |
AnnaBridge | 171:3a7713b1edbc | 4282 | #define RCC_APB1RSTR_TIM7RST_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 4283 | #define RCC_APB1RSTR_TIM7RST_Msk (0x1U << RCC_APB1RSTR_TIM7RST_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 4284 | #define RCC_APB1RSTR_TIM7RST RCC_APB1RSTR_TIM7RST_Msk /*!< Timer 7 clock reset */ |
AnnaBridge | 171:3a7713b1edbc | 4285 | #define RCC_APB1RSTR_LCDRST_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 4286 | #define RCC_APB1RSTR_LCDRST_Msk (0x1U << RCC_APB1RSTR_LCDRST_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 4287 | #define RCC_APB1RSTR_LCDRST RCC_APB1RSTR_LCDRST_Msk /*!< LCD clock reset */ |
AnnaBridge | 171:3a7713b1edbc | 4288 | #define RCC_APB1RSTR_WWDGRST_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 4289 | #define RCC_APB1RSTR_WWDGRST_Msk (0x1U << RCC_APB1RSTR_WWDGRST_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 4290 | #define RCC_APB1RSTR_WWDGRST RCC_APB1RSTR_WWDGRST_Msk /*!< Window Watchdog clock reset */ |
AnnaBridge | 171:3a7713b1edbc | 4291 | #define RCC_APB1RSTR_SPI2RST_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 4292 | #define RCC_APB1RSTR_SPI2RST_Msk (0x1U << RCC_APB1RSTR_SPI2RST_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 4293 | #define RCC_APB1RSTR_SPI2RST RCC_APB1RSTR_SPI2RST_Msk /*!< SPI2 clock reset */ |
AnnaBridge | 171:3a7713b1edbc | 4294 | #define RCC_APB1RSTR_USART2RST_Pos (17U) |
AnnaBridge | 171:3a7713b1edbc | 4295 | #define RCC_APB1RSTR_USART2RST_Msk (0x1U << RCC_APB1RSTR_USART2RST_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 4296 | #define RCC_APB1RSTR_USART2RST RCC_APB1RSTR_USART2RST_Msk /*!< USART 2 clock reset */ |
AnnaBridge | 171:3a7713b1edbc | 4297 | #define RCC_APB1RSTR_LPUART1RST_Pos (18U) |
AnnaBridge | 171:3a7713b1edbc | 4298 | #define RCC_APB1RSTR_LPUART1RST_Msk (0x1U << RCC_APB1RSTR_LPUART1RST_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 4299 | #define RCC_APB1RSTR_LPUART1RST RCC_APB1RSTR_LPUART1RST_Msk /*!< LPUART1 clock reset */ |
AnnaBridge | 171:3a7713b1edbc | 4300 | #define RCC_APB1RSTR_USART4RST_Pos (19U) |
AnnaBridge | 171:3a7713b1edbc | 4301 | #define RCC_APB1RSTR_USART4RST_Msk (0x1U << RCC_APB1RSTR_USART4RST_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 4302 | #define RCC_APB1RSTR_USART4RST RCC_APB1RSTR_USART4RST_Msk /*!< USART4 clock reset */ |
AnnaBridge | 171:3a7713b1edbc | 4303 | #define RCC_APB1RSTR_USART5RST_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 4304 | #define RCC_APB1RSTR_USART5RST_Msk (0x1U << RCC_APB1RSTR_USART5RST_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 4305 | #define RCC_APB1RSTR_USART5RST RCC_APB1RSTR_USART5RST_Msk /*!< USART5 clock reset */ |
AnnaBridge | 171:3a7713b1edbc | 4306 | #define RCC_APB1RSTR_I2C1RST_Pos (21U) |
AnnaBridge | 171:3a7713b1edbc | 4307 | #define RCC_APB1RSTR_I2C1RST_Msk (0x1U << RCC_APB1RSTR_I2C1RST_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 4308 | #define RCC_APB1RSTR_I2C1RST RCC_APB1RSTR_I2C1RST_Msk /*!< I2C 1 clock reset */ |
AnnaBridge | 171:3a7713b1edbc | 4309 | #define RCC_APB1RSTR_I2C2RST_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 4310 | #define RCC_APB1RSTR_I2C2RST_Msk (0x1U << RCC_APB1RSTR_I2C2RST_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 4311 | #define RCC_APB1RSTR_I2C2RST RCC_APB1RSTR_I2C2RST_Msk /*!< I2C 2 clock reset */ |
AnnaBridge | 171:3a7713b1edbc | 4312 | #define RCC_APB1RSTR_USBRST_Pos (23U) |
AnnaBridge | 171:3a7713b1edbc | 4313 | #define RCC_APB1RSTR_USBRST_Msk (0x1U << RCC_APB1RSTR_USBRST_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 4314 | #define RCC_APB1RSTR_USBRST RCC_APB1RSTR_USBRST_Msk /*!< USB clock reset */ |
AnnaBridge | 171:3a7713b1edbc | 4315 | #define RCC_APB1RSTR_CRSRST_Pos (27U) |
AnnaBridge | 171:3a7713b1edbc | 4316 | #define RCC_APB1RSTR_CRSRST_Msk (0x1U << RCC_APB1RSTR_CRSRST_Pos) /*!< 0x08000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4317 | #define RCC_APB1RSTR_CRSRST RCC_APB1RSTR_CRSRST_Msk /*!< CRS clock reset */ |
AnnaBridge | 171:3a7713b1edbc | 4318 | #define RCC_APB1RSTR_PWRRST_Pos (28U) |
AnnaBridge | 171:3a7713b1edbc | 4319 | #define RCC_APB1RSTR_PWRRST_Msk (0x1U << RCC_APB1RSTR_PWRRST_Pos) /*!< 0x10000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4320 | #define RCC_APB1RSTR_PWRRST RCC_APB1RSTR_PWRRST_Msk /*!< PWR clock reset */ |
AnnaBridge | 171:3a7713b1edbc | 4321 | #define RCC_APB1RSTR_DACRST_Pos (29U) |
AnnaBridge | 171:3a7713b1edbc | 4322 | #define RCC_APB1RSTR_DACRST_Msk (0x1U << RCC_APB1RSTR_DACRST_Pos) /*!< 0x20000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4323 | #define RCC_APB1RSTR_DACRST RCC_APB1RSTR_DACRST_Msk /*!< DAC clock reset */ |
AnnaBridge | 171:3a7713b1edbc | 4324 | #define RCC_APB1RSTR_I2C3RST_Pos (30U) |
AnnaBridge | 171:3a7713b1edbc | 4325 | #define RCC_APB1RSTR_I2C3RST_Msk (0x1U << RCC_APB1RSTR_I2C3RST_Pos) /*!< 0x40000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4326 | #define RCC_APB1RSTR_I2C3RST RCC_APB1RSTR_I2C3RST_Msk /*!< I2C 3 clock reset */ |
AnnaBridge | 171:3a7713b1edbc | 4327 | #define RCC_APB1RSTR_LPTIM1RST_Pos (31U) |
AnnaBridge | 171:3a7713b1edbc | 4328 | #define RCC_APB1RSTR_LPTIM1RST_Msk (0x1U << RCC_APB1RSTR_LPTIM1RST_Pos) /*!< 0x80000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4329 | #define RCC_APB1RSTR_LPTIM1RST RCC_APB1RSTR_LPTIM1RST_Msk /*!< LPTIM1 clock reset */ |
AnnaBridge | 171:3a7713b1edbc | 4330 | |
AnnaBridge | 171:3a7713b1edbc | 4331 | /***************** Bit definition for RCC_IOPENR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 4332 | #define RCC_IOPENR_IOPAEN_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 4333 | #define RCC_IOPENR_IOPAEN_Msk (0x1U << RCC_IOPENR_IOPAEN_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 4334 | #define RCC_IOPENR_IOPAEN RCC_IOPENR_IOPAEN_Msk /*!< GPIO port A clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4335 | #define RCC_IOPENR_IOPBEN_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 4336 | #define RCC_IOPENR_IOPBEN_Msk (0x1U << RCC_IOPENR_IOPBEN_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 4337 | #define RCC_IOPENR_IOPBEN RCC_IOPENR_IOPBEN_Msk /*!< GPIO port B clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4338 | #define RCC_IOPENR_IOPCEN_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 4339 | #define RCC_IOPENR_IOPCEN_Msk (0x1U << RCC_IOPENR_IOPCEN_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 4340 | #define RCC_IOPENR_IOPCEN RCC_IOPENR_IOPCEN_Msk /*!< GPIO port C clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4341 | #define RCC_IOPENR_IOPDEN_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 4342 | #define RCC_IOPENR_IOPDEN_Msk (0x1U << RCC_IOPENR_IOPDEN_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 4343 | #define RCC_IOPENR_IOPDEN RCC_IOPENR_IOPDEN_Msk /*!< GPIO port D clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4344 | #define RCC_IOPENR_IOPEEN_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 4345 | #define RCC_IOPENR_IOPEEN_Msk (0x1U << RCC_IOPENR_IOPEEN_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 4346 | #define RCC_IOPENR_IOPEEN RCC_IOPENR_IOPEEN_Msk /*!< GPIO port E clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4347 | #define RCC_IOPENR_IOPHEN_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 4348 | #define RCC_IOPENR_IOPHEN_Msk (0x1U << RCC_IOPENR_IOPHEN_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 4349 | #define RCC_IOPENR_IOPHEN RCC_IOPENR_IOPHEN_Msk /*!< GPIO port H clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4350 | |
AnnaBridge | 171:3a7713b1edbc | 4351 | /* Reference defines */ |
AnnaBridge | 171:3a7713b1edbc | 4352 | #define RCC_IOPENR_GPIOAEN RCC_IOPENR_IOPAEN /*!< GPIO port A clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4353 | #define RCC_IOPENR_GPIOBEN RCC_IOPENR_IOPBEN /*!< GPIO port B clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4354 | #define RCC_IOPENR_GPIOCEN RCC_IOPENR_IOPCEN /*!< GPIO port C clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4355 | #define RCC_IOPENR_GPIODEN RCC_IOPENR_IOPDEN /*!< GPIO port D clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4356 | #define RCC_IOPENR_GPIOEEN RCC_IOPENR_IOPEEN /*!< GPIO port E clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4357 | #define RCC_IOPENR_GPIOHEN RCC_IOPENR_IOPHEN /*!< GPIO port H clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4358 | |
AnnaBridge | 171:3a7713b1edbc | 4359 | /***************** Bit definition for RCC_AHBENR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 4360 | #define RCC_AHBENR_DMAEN_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 4361 | #define RCC_AHBENR_DMAEN_Msk (0x1U << RCC_AHBENR_DMAEN_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 4362 | #define RCC_AHBENR_DMAEN RCC_AHBENR_DMAEN_Msk /*!< DMA1 clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4363 | #define RCC_AHBENR_MIFEN_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 4364 | #define RCC_AHBENR_MIFEN_Msk (0x1U << RCC_AHBENR_MIFEN_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 4365 | #define RCC_AHBENR_MIFEN RCC_AHBENR_MIFEN_Msk /*!< NVM interface clock enable bit */ |
AnnaBridge | 171:3a7713b1edbc | 4366 | #define RCC_AHBENR_CRCEN_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 4367 | #define RCC_AHBENR_CRCEN_Msk (0x1U << RCC_AHBENR_CRCEN_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 4368 | #define RCC_AHBENR_CRCEN RCC_AHBENR_CRCEN_Msk /*!< CRC clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4369 | #define RCC_AHBENR_TSCEN_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 4370 | #define RCC_AHBENR_TSCEN_Msk (0x1U << RCC_AHBENR_TSCEN_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 4371 | #define RCC_AHBENR_TSCEN RCC_AHBENR_TSCEN_Msk /*!< TSC clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4372 | #define RCC_AHBENR_RNGEN_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 4373 | #define RCC_AHBENR_RNGEN_Msk (0x1U << RCC_AHBENR_RNGEN_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 4374 | #define RCC_AHBENR_RNGEN RCC_AHBENR_RNGEN_Msk /*!< RNG clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4375 | |
AnnaBridge | 171:3a7713b1edbc | 4376 | /* Reference defines */ |
AnnaBridge | 171:3a7713b1edbc | 4377 | #define RCC_AHBENR_DMA1EN RCC_AHBENR_DMAEN /*!< DMA1 clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4378 | |
AnnaBridge | 171:3a7713b1edbc | 4379 | /***************** Bit definition for RCC_APB2ENR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 4380 | #define RCC_APB2ENR_SYSCFGEN_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 4381 | #define RCC_APB2ENR_SYSCFGEN_Msk (0x1U << RCC_APB2ENR_SYSCFGEN_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 4382 | #define RCC_APB2ENR_SYSCFGEN RCC_APB2ENR_SYSCFGEN_Msk /*!< SYSCFG clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4383 | #define RCC_APB2ENR_TIM21EN_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 4384 | #define RCC_APB2ENR_TIM21EN_Msk (0x1U << RCC_APB2ENR_TIM21EN_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 4385 | #define RCC_APB2ENR_TIM21EN RCC_APB2ENR_TIM21EN_Msk /*!< TIM21 clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4386 | #define RCC_APB2ENR_TIM22EN_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 4387 | #define RCC_APB2ENR_TIM22EN_Msk (0x1U << RCC_APB2ENR_TIM22EN_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 4388 | #define RCC_APB2ENR_TIM22EN RCC_APB2ENR_TIM22EN_Msk /*!< TIM22 clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4389 | #define RCC_APB2ENR_FWEN_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 4390 | #define RCC_APB2ENR_FWEN_Msk (0x1U << RCC_APB2ENR_FWEN_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 4391 | #define RCC_APB2ENR_FWEN RCC_APB2ENR_FWEN_Msk /*!< MiFare Firewall clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4392 | #define RCC_APB2ENR_ADCEN_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 4393 | #define RCC_APB2ENR_ADCEN_Msk (0x1U << RCC_APB2ENR_ADCEN_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 4394 | #define RCC_APB2ENR_ADCEN RCC_APB2ENR_ADCEN_Msk /*!< ADC1 clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4395 | #define RCC_APB2ENR_SPI1EN_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 4396 | #define RCC_APB2ENR_SPI1EN_Msk (0x1U << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 4397 | #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk /*!< SPI1 clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4398 | #define RCC_APB2ENR_USART1EN_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 4399 | #define RCC_APB2ENR_USART1EN_Msk (0x1U << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 4400 | #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk /*!< USART1 clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4401 | #define RCC_APB2ENR_DBGEN_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 4402 | #define RCC_APB2ENR_DBGEN_Msk (0x1U << RCC_APB2ENR_DBGEN_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 4403 | #define RCC_APB2ENR_DBGEN RCC_APB2ENR_DBGEN_Msk /*!< DBGMCU clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4404 | |
AnnaBridge | 171:3a7713b1edbc | 4405 | /* Reference defines */ |
AnnaBridge | 171:3a7713b1edbc | 4406 | |
AnnaBridge | 171:3a7713b1edbc | 4407 | #define RCC_APB2ENR_MIFIEN RCC_APB2ENR_FWEN /*!< MiFare Firewall clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4408 | #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADCEN /*!< ADC1 clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4409 | #define RCC_APB2ENR_DBGMCUEN RCC_APB2ENR_DBGEN /*!< DBGMCU clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4410 | |
AnnaBridge | 171:3a7713b1edbc | 4411 | /***************** Bit definition for RCC_APB1ENR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 4412 | #define RCC_APB1ENR_TIM2EN_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 4413 | #define RCC_APB1ENR_TIM2EN_Msk (0x1U << RCC_APB1ENR_TIM2EN_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 4414 | #define RCC_APB1ENR_TIM2EN RCC_APB1ENR_TIM2EN_Msk /*!< Timer 2 clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4415 | #define RCC_APB1ENR_TIM3EN_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 4416 | #define RCC_APB1ENR_TIM3EN_Msk (0x1U << RCC_APB1ENR_TIM3EN_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 4417 | #define RCC_APB1ENR_TIM3EN RCC_APB1ENR_TIM3EN_Msk /*!< Timer 3 clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4418 | #define RCC_APB1ENR_TIM6EN_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 4419 | #define RCC_APB1ENR_TIM6EN_Msk (0x1U << RCC_APB1ENR_TIM6EN_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 4420 | #define RCC_APB1ENR_TIM6EN RCC_APB1ENR_TIM6EN_Msk /*!< Timer 6 clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4421 | #define RCC_APB1ENR_TIM7EN_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 4422 | #define RCC_APB1ENR_TIM7EN_Msk (0x1U << RCC_APB1ENR_TIM7EN_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 4423 | #define RCC_APB1ENR_TIM7EN RCC_APB1ENR_TIM7EN_Msk /*!< Timer 7 clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4424 | #define RCC_APB1ENR_LCDEN_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 4425 | #define RCC_APB1ENR_LCDEN_Msk (0x1U << RCC_APB1ENR_LCDEN_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 4426 | #define RCC_APB1ENR_LCDEN RCC_APB1ENR_LCDEN_Msk /*!< LCD clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4427 | #define RCC_APB1ENR_WWDGEN_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 4428 | #define RCC_APB1ENR_WWDGEN_Msk (0x1U << RCC_APB1ENR_WWDGEN_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 4429 | #define RCC_APB1ENR_WWDGEN RCC_APB1ENR_WWDGEN_Msk /*!< Window Watchdog clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4430 | #define RCC_APB1ENR_SPI2EN_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 4431 | #define RCC_APB1ENR_SPI2EN_Msk (0x1U << RCC_APB1ENR_SPI2EN_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 4432 | #define RCC_APB1ENR_SPI2EN RCC_APB1ENR_SPI2EN_Msk /*!< SPI2 clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4433 | #define RCC_APB1ENR_USART2EN_Pos (17U) |
AnnaBridge | 171:3a7713b1edbc | 4434 | #define RCC_APB1ENR_USART2EN_Msk (0x1U << RCC_APB1ENR_USART2EN_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 4435 | #define RCC_APB1ENR_USART2EN RCC_APB1ENR_USART2EN_Msk /*!< USART2 clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4436 | #define RCC_APB1ENR_LPUART1EN_Pos (18U) |
AnnaBridge | 171:3a7713b1edbc | 4437 | #define RCC_APB1ENR_LPUART1EN_Msk (0x1U << RCC_APB1ENR_LPUART1EN_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 4438 | #define RCC_APB1ENR_LPUART1EN RCC_APB1ENR_LPUART1EN_Msk /*!< LPUART1 clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4439 | #define RCC_APB1ENR_USART4EN_Pos (19U) |
AnnaBridge | 171:3a7713b1edbc | 4440 | #define RCC_APB1ENR_USART4EN_Msk (0x1U << RCC_APB1ENR_USART4EN_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 4441 | #define RCC_APB1ENR_USART4EN RCC_APB1ENR_USART4EN_Msk /*!< USART4 clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4442 | #define RCC_APB1ENR_USART5EN_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 4443 | #define RCC_APB1ENR_USART5EN_Msk (0x1U << RCC_APB1ENR_USART5EN_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 4444 | #define RCC_APB1ENR_USART5EN RCC_APB1ENR_USART5EN_Msk /*!< USART5 clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4445 | #define RCC_APB1ENR_I2C1EN_Pos (21U) |
AnnaBridge | 171:3a7713b1edbc | 4446 | #define RCC_APB1ENR_I2C1EN_Msk (0x1U << RCC_APB1ENR_I2C1EN_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 4447 | #define RCC_APB1ENR_I2C1EN RCC_APB1ENR_I2C1EN_Msk /*!< I2C1 clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4448 | #define RCC_APB1ENR_I2C2EN_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 4449 | #define RCC_APB1ENR_I2C2EN_Msk (0x1U << RCC_APB1ENR_I2C2EN_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 4450 | #define RCC_APB1ENR_I2C2EN RCC_APB1ENR_I2C2EN_Msk /*!< I2C2 clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4451 | #define RCC_APB1ENR_USBEN_Pos (23U) |
AnnaBridge | 171:3a7713b1edbc | 4452 | #define RCC_APB1ENR_USBEN_Msk (0x1U << RCC_APB1ENR_USBEN_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 4453 | #define RCC_APB1ENR_USBEN RCC_APB1ENR_USBEN_Msk /*!< USB clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4454 | #define RCC_APB1ENR_CRSEN_Pos (27U) |
AnnaBridge | 171:3a7713b1edbc | 4455 | #define RCC_APB1ENR_CRSEN_Msk (0x1U << RCC_APB1ENR_CRSEN_Pos) /*!< 0x08000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4456 | #define RCC_APB1ENR_CRSEN RCC_APB1ENR_CRSEN_Msk /*!< CRS clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4457 | #define RCC_APB1ENR_PWREN_Pos (28U) |
AnnaBridge | 171:3a7713b1edbc | 4458 | #define RCC_APB1ENR_PWREN_Msk (0x1U << RCC_APB1ENR_PWREN_Pos) /*!< 0x10000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4459 | #define RCC_APB1ENR_PWREN RCC_APB1ENR_PWREN_Msk /*!< PWR clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4460 | #define RCC_APB1ENR_DACEN_Pos (29U) |
AnnaBridge | 171:3a7713b1edbc | 4461 | #define RCC_APB1ENR_DACEN_Msk (0x1U << RCC_APB1ENR_DACEN_Pos) /*!< 0x20000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4462 | #define RCC_APB1ENR_DACEN RCC_APB1ENR_DACEN_Msk /*!< DAC clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4463 | #define RCC_APB1ENR_I2C3EN_Pos (30U) |
AnnaBridge | 171:3a7713b1edbc | 4464 | #define RCC_APB1ENR_I2C3EN_Msk (0x1U << RCC_APB1ENR_I2C3EN_Pos) /*!< 0x40000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4465 | #define RCC_APB1ENR_I2C3EN RCC_APB1ENR_I2C3EN_Msk /*!< I2C3 clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4466 | #define RCC_APB1ENR_LPTIM1EN_Pos (31U) |
AnnaBridge | 171:3a7713b1edbc | 4467 | #define RCC_APB1ENR_LPTIM1EN_Msk (0x1U << RCC_APB1ENR_LPTIM1EN_Pos) /*!< 0x80000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4468 | #define RCC_APB1ENR_LPTIM1EN RCC_APB1ENR_LPTIM1EN_Msk /*!< LPTIM1 clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4469 | |
AnnaBridge | 171:3a7713b1edbc | 4470 | /****************** Bit definition for RCC_IOPSMENR register ****************/ |
AnnaBridge | 171:3a7713b1edbc | 4471 | #define RCC_IOPSMENR_IOPASMEN_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 4472 | #define RCC_IOPSMENR_IOPASMEN_Msk (0x1U << RCC_IOPSMENR_IOPASMEN_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 4473 | #define RCC_IOPSMENR_IOPASMEN RCC_IOPSMENR_IOPASMEN_Msk /*!< GPIO port A clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4474 | #define RCC_IOPSMENR_IOPBSMEN_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 4475 | #define RCC_IOPSMENR_IOPBSMEN_Msk (0x1U << RCC_IOPSMENR_IOPBSMEN_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 4476 | #define RCC_IOPSMENR_IOPBSMEN RCC_IOPSMENR_IOPBSMEN_Msk /*!< GPIO port B clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4477 | #define RCC_IOPSMENR_IOPCSMEN_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 4478 | #define RCC_IOPSMENR_IOPCSMEN_Msk (0x1U << RCC_IOPSMENR_IOPCSMEN_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 4479 | #define RCC_IOPSMENR_IOPCSMEN RCC_IOPSMENR_IOPCSMEN_Msk /*!< GPIO port C clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4480 | #define RCC_IOPSMENR_IOPDSMEN_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 4481 | #define RCC_IOPSMENR_IOPDSMEN_Msk (0x1U << RCC_IOPSMENR_IOPDSMEN_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 4482 | #define RCC_IOPSMENR_IOPDSMEN RCC_IOPSMENR_IOPDSMEN_Msk /*!< GPIO port D clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4483 | #define RCC_IOPSMENR_IOPESMEN_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 4484 | #define RCC_IOPSMENR_IOPESMEN_Msk (0x1U << RCC_IOPSMENR_IOPESMEN_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 4485 | #define RCC_IOPSMENR_IOPESMEN RCC_IOPSMENR_IOPESMEN_Msk /*!< GPIO port E clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4486 | #define RCC_IOPSMENR_IOPHSMEN_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 4487 | #define RCC_IOPSMENR_IOPHSMEN_Msk (0x1U << RCC_IOPSMENR_IOPHSMEN_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 4488 | #define RCC_IOPSMENR_IOPHSMEN RCC_IOPSMENR_IOPHSMEN_Msk /*!< GPIO port H clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4489 | |
AnnaBridge | 171:3a7713b1edbc | 4490 | /* Reference defines */ |
AnnaBridge | 171:3a7713b1edbc | 4491 | #define RCC_IOPSMENR_GPIOASMEN RCC_IOPSMENR_IOPASMEN /*!< GPIO port A clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4492 | #define RCC_IOPSMENR_GPIOBSMEN RCC_IOPSMENR_IOPBSMEN /*!< GPIO port B clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4493 | #define RCC_IOPSMENR_GPIOCSMEN RCC_IOPSMENR_IOPCSMEN /*!< GPIO port C clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4494 | #define RCC_IOPSMENR_GPIODSMEN RCC_IOPSMENR_IOPDSMEN /*!< GPIO port D clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4495 | #define RCC_IOPSMENR_GPIOESMEN RCC_IOPSMENR_IOPESMEN /*!< GPIO port E clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4496 | #define RCC_IOPSMENR_GPIOHSMEN RCC_IOPSMENR_IOPHSMEN /*!< GPIO port H clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4497 | |
AnnaBridge | 171:3a7713b1edbc | 4498 | /***************** Bit definition for RCC_AHBSMENR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 4499 | #define RCC_AHBSMENR_DMASMEN_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 4500 | #define RCC_AHBSMENR_DMASMEN_Msk (0x1U << RCC_AHBSMENR_DMASMEN_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 4501 | #define RCC_AHBSMENR_DMASMEN RCC_AHBSMENR_DMASMEN_Msk /*!< DMA1 clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4502 | #define RCC_AHBSMENR_MIFSMEN_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 4503 | #define RCC_AHBSMENR_MIFSMEN_Msk (0x1U << RCC_AHBSMENR_MIFSMEN_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 4504 | #define RCC_AHBSMENR_MIFSMEN RCC_AHBSMENR_MIFSMEN_Msk /*!< NVM interface clock enable during sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4505 | #define RCC_AHBSMENR_SRAMSMEN_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 4506 | #define RCC_AHBSMENR_SRAMSMEN_Msk (0x1U << RCC_AHBSMENR_SRAMSMEN_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 4507 | #define RCC_AHBSMENR_SRAMSMEN RCC_AHBSMENR_SRAMSMEN_Msk /*!< SRAM clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4508 | #define RCC_AHBSMENR_CRCSMEN_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 4509 | #define RCC_AHBSMENR_CRCSMEN_Msk (0x1U << RCC_AHBSMENR_CRCSMEN_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 4510 | #define RCC_AHBSMENR_CRCSMEN RCC_AHBSMENR_CRCSMEN_Msk /*!< CRC clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4511 | #define RCC_AHBSMENR_TSCSMEN_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 4512 | #define RCC_AHBSMENR_TSCSMEN_Msk (0x1U << RCC_AHBSMENR_TSCSMEN_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 4513 | #define RCC_AHBSMENR_TSCSMEN RCC_AHBSMENR_TSCSMEN_Msk /*!< TSC clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4514 | #define RCC_AHBSMENR_RNGSMEN_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 4515 | #define RCC_AHBSMENR_RNGSMEN_Msk (0x1U << RCC_AHBSMENR_RNGSMEN_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 4516 | #define RCC_AHBSMENR_RNGSMEN RCC_AHBSMENR_RNGSMEN_Msk /*!< RNG clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4517 | |
AnnaBridge | 171:3a7713b1edbc | 4518 | /* Reference defines */ |
AnnaBridge | 171:3a7713b1edbc | 4519 | #define RCC_AHBSMENR_DMA1SMEN RCC_AHBSMENR_DMASMEN /*!< DMA1 clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4520 | |
AnnaBridge | 171:3a7713b1edbc | 4521 | /***************** Bit definition for RCC_APB2SMENR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 4522 | #define RCC_APB2SMENR_SYSCFGSMEN_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 4523 | #define RCC_APB2SMENR_SYSCFGSMEN_Msk (0x1U << RCC_APB2SMENR_SYSCFGSMEN_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 4524 | #define RCC_APB2SMENR_SYSCFGSMEN RCC_APB2SMENR_SYSCFGSMEN_Msk /*!< SYSCFG clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4525 | #define RCC_APB2SMENR_TIM21SMEN_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 4526 | #define RCC_APB2SMENR_TIM21SMEN_Msk (0x1U << RCC_APB2SMENR_TIM21SMEN_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 4527 | #define RCC_APB2SMENR_TIM21SMEN RCC_APB2SMENR_TIM21SMEN_Msk /*!< TIM21 clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4528 | #define RCC_APB2SMENR_TIM22SMEN_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 4529 | #define RCC_APB2SMENR_TIM22SMEN_Msk (0x1U << RCC_APB2SMENR_TIM22SMEN_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 4530 | #define RCC_APB2SMENR_TIM22SMEN RCC_APB2SMENR_TIM22SMEN_Msk /*!< TIM22 clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4531 | #define RCC_APB2SMENR_ADCSMEN_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 4532 | #define RCC_APB2SMENR_ADCSMEN_Msk (0x1U << RCC_APB2SMENR_ADCSMEN_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 4533 | #define RCC_APB2SMENR_ADCSMEN RCC_APB2SMENR_ADCSMEN_Msk /*!< ADC1 clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4534 | #define RCC_APB2SMENR_SPI1SMEN_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 4535 | #define RCC_APB2SMENR_SPI1SMEN_Msk (0x1U << RCC_APB2SMENR_SPI1SMEN_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 4536 | #define RCC_APB2SMENR_SPI1SMEN RCC_APB2SMENR_SPI1SMEN_Msk /*!< SPI1 clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4537 | #define RCC_APB2SMENR_USART1SMEN_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 4538 | #define RCC_APB2SMENR_USART1SMEN_Msk (0x1U << RCC_APB2SMENR_USART1SMEN_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 4539 | #define RCC_APB2SMENR_USART1SMEN RCC_APB2SMENR_USART1SMEN_Msk /*!< USART1 clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4540 | #define RCC_APB2SMENR_DBGSMEN_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 4541 | #define RCC_APB2SMENR_DBGSMEN_Msk (0x1U << RCC_APB2SMENR_DBGSMEN_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 4542 | #define RCC_APB2SMENR_DBGSMEN RCC_APB2SMENR_DBGSMEN_Msk /*!< DBGMCU clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4543 | |
AnnaBridge | 171:3a7713b1edbc | 4544 | /* Reference defines */ |
AnnaBridge | 171:3a7713b1edbc | 4545 | #define RCC_APB2SMENR_ADC1SMEN RCC_APB2SMENR_ADCSMEN /*!< ADC1 clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4546 | #define RCC_APB2SMENR_DBGMCUSMEN RCC_APB2SMENR_DBGSMEN /*!< DBGMCU clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4547 | |
AnnaBridge | 171:3a7713b1edbc | 4548 | /***************** Bit definition for RCC_APB1SMENR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 4549 | #define RCC_APB1SMENR_TIM2SMEN_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 4550 | #define RCC_APB1SMENR_TIM2SMEN_Msk (0x1U << RCC_APB1SMENR_TIM2SMEN_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 4551 | #define RCC_APB1SMENR_TIM2SMEN RCC_APB1SMENR_TIM2SMEN_Msk /*!< Timer 2 clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4552 | #define RCC_APB1SMENR_TIM3SMEN_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 4553 | #define RCC_APB1SMENR_TIM3SMEN_Msk (0x1U << RCC_APB1SMENR_TIM3SMEN_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 4554 | #define RCC_APB1SMENR_TIM3SMEN RCC_APB1SMENR_TIM3SMEN_Msk /*!< Timer 3 clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4555 | #define RCC_APB1SMENR_TIM6SMEN_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 4556 | #define RCC_APB1SMENR_TIM6SMEN_Msk (0x1U << RCC_APB1SMENR_TIM6SMEN_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 4557 | #define RCC_APB1SMENR_TIM6SMEN RCC_APB1SMENR_TIM6SMEN_Msk /*!< Timer 6 clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4558 | #define RCC_APB1SMENR_TIM7SMEN_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 4559 | #define RCC_APB1SMENR_TIM7SMEN_Msk (0x1U << RCC_APB1SMENR_TIM7SMEN_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 4560 | #define RCC_APB1SMENR_TIM7SMEN RCC_APB1SMENR_TIM7SMEN_Msk /*!< Timer 7 clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4561 | #define RCC_APB1SMENR_LCDSMEN_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 4562 | #define RCC_APB1SMENR_LCDSMEN_Msk (0x1U << RCC_APB1SMENR_LCDSMEN_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 4563 | #define RCC_APB1SMENR_LCDSMEN RCC_APB1SMENR_LCDSMEN_Msk /*!< LCD clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4564 | #define RCC_APB1SMENR_WWDGSMEN_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 4565 | #define RCC_APB1SMENR_WWDGSMEN_Msk (0x1U << RCC_APB1SMENR_WWDGSMEN_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 4566 | #define RCC_APB1SMENR_WWDGSMEN RCC_APB1SMENR_WWDGSMEN_Msk /*!< Window Watchdog clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4567 | #define RCC_APB1SMENR_SPI2SMEN_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 4568 | #define RCC_APB1SMENR_SPI2SMEN_Msk (0x1U << RCC_APB1SMENR_SPI2SMEN_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 4569 | #define RCC_APB1SMENR_SPI2SMEN RCC_APB1SMENR_SPI2SMEN_Msk /*!< SPI2 clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4570 | #define RCC_APB1SMENR_USART2SMEN_Pos (17U) |
AnnaBridge | 171:3a7713b1edbc | 4571 | #define RCC_APB1SMENR_USART2SMEN_Msk (0x1U << RCC_APB1SMENR_USART2SMEN_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 4572 | #define RCC_APB1SMENR_USART2SMEN RCC_APB1SMENR_USART2SMEN_Msk /*!< USART2 clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4573 | #define RCC_APB1SMENR_LPUART1SMEN_Pos (18U) |
AnnaBridge | 171:3a7713b1edbc | 4574 | #define RCC_APB1SMENR_LPUART1SMEN_Msk (0x1U << RCC_APB1SMENR_LPUART1SMEN_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 4575 | #define RCC_APB1SMENR_LPUART1SMEN RCC_APB1SMENR_LPUART1SMEN_Msk /*!< LPUART1 clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4576 | #define RCC_APB1SMENR_USART4SMEN_Pos (19U) |
AnnaBridge | 171:3a7713b1edbc | 4577 | #define RCC_APB1SMENR_USART4SMEN_Msk (0x1U << RCC_APB1SMENR_USART4SMEN_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 4578 | #define RCC_APB1SMENR_USART4SMEN RCC_APB1SMENR_USART4SMEN_Msk /*!< USART4 clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4579 | #define RCC_APB1SMENR_USART5SMEN_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 4580 | #define RCC_APB1SMENR_USART5SMEN_Msk (0x1U << RCC_APB1SMENR_USART5SMEN_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 4581 | #define RCC_APB1SMENR_USART5SMEN RCC_APB1SMENR_USART5SMEN_Msk /*!< USART5 clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4582 | #define RCC_APB1SMENR_I2C1SMEN_Pos (21U) |
AnnaBridge | 171:3a7713b1edbc | 4583 | #define RCC_APB1SMENR_I2C1SMEN_Msk (0x1U << RCC_APB1SMENR_I2C1SMEN_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 4584 | #define RCC_APB1SMENR_I2C1SMEN RCC_APB1SMENR_I2C1SMEN_Msk /*!< I2C1 clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4585 | #define RCC_APB1SMENR_I2C2SMEN_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 4586 | #define RCC_APB1SMENR_I2C2SMEN_Msk (0x1U << RCC_APB1SMENR_I2C2SMEN_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 4587 | #define RCC_APB1SMENR_I2C2SMEN RCC_APB1SMENR_I2C2SMEN_Msk /*!< I2C2 clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4588 | #define RCC_APB1SMENR_USBSMEN_Pos (23U) |
AnnaBridge | 171:3a7713b1edbc | 4589 | #define RCC_APB1SMENR_USBSMEN_Msk (0x1U << RCC_APB1SMENR_USBSMEN_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 4590 | #define RCC_APB1SMENR_USBSMEN RCC_APB1SMENR_USBSMEN_Msk /*!< USB clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4591 | #define RCC_APB1SMENR_CRSSMEN_Pos (27U) |
AnnaBridge | 171:3a7713b1edbc | 4592 | #define RCC_APB1SMENR_CRSSMEN_Msk (0x1U << RCC_APB1SMENR_CRSSMEN_Pos) /*!< 0x08000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4593 | #define RCC_APB1SMENR_CRSSMEN RCC_APB1SMENR_CRSSMEN_Msk /*!< CRS clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4594 | #define RCC_APB1SMENR_PWRSMEN_Pos (28U) |
AnnaBridge | 171:3a7713b1edbc | 4595 | #define RCC_APB1SMENR_PWRSMEN_Msk (0x1U << RCC_APB1SMENR_PWRSMEN_Pos) /*!< 0x10000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4596 | #define RCC_APB1SMENR_PWRSMEN RCC_APB1SMENR_PWRSMEN_Msk /*!< PWR clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4597 | #define RCC_APB1SMENR_DACSMEN_Pos (29U) |
AnnaBridge | 171:3a7713b1edbc | 4598 | #define RCC_APB1SMENR_DACSMEN_Msk (0x1U << RCC_APB1SMENR_DACSMEN_Pos) /*!< 0x20000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4599 | #define RCC_APB1SMENR_DACSMEN RCC_APB1SMENR_DACSMEN_Msk /*!< DAC clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4600 | #define RCC_APB1SMENR_I2C3SMEN_Pos (30U) |
AnnaBridge | 171:3a7713b1edbc | 4601 | #define RCC_APB1SMENR_I2C3SMEN_Msk (0x1U << RCC_APB1SMENR_I2C3SMEN_Pos) /*!< 0x40000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4602 | #define RCC_APB1SMENR_I2C3SMEN RCC_APB1SMENR_I2C3SMEN_Msk /*!< I2C3 clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4603 | #define RCC_APB1SMENR_LPTIM1SMEN_Pos (31U) |
AnnaBridge | 171:3a7713b1edbc | 4604 | #define RCC_APB1SMENR_LPTIM1SMEN_Msk (0x1U << RCC_APB1SMENR_LPTIM1SMEN_Pos) /*!< 0x80000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4605 | #define RCC_APB1SMENR_LPTIM1SMEN RCC_APB1SMENR_LPTIM1SMEN_Msk /*!< LPTIM1 clock enabled in sleep mode */ |
AnnaBridge | 171:3a7713b1edbc | 4606 | |
AnnaBridge | 171:3a7713b1edbc | 4607 | /******************* Bit definition for RCC_CCIPR register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 4608 | /*!< USART1 Clock source selection */ |
AnnaBridge | 171:3a7713b1edbc | 4609 | #define RCC_CCIPR_USART1SEL_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 4610 | #define RCC_CCIPR_USART1SEL_Msk (0x3U << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000003 */ |
AnnaBridge | 171:3a7713b1edbc | 4611 | #define RCC_CCIPR_USART1SEL RCC_CCIPR_USART1SEL_Msk /*!< USART1SEL[1:0] bits */ |
AnnaBridge | 171:3a7713b1edbc | 4612 | #define RCC_CCIPR_USART1SEL_0 (0x1U << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 4613 | #define RCC_CCIPR_USART1SEL_1 (0x2U << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 4614 | |
AnnaBridge | 171:3a7713b1edbc | 4615 | /*!< USART2 Clock source selection */ |
AnnaBridge | 171:3a7713b1edbc | 4616 | #define RCC_CCIPR_USART2SEL_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 4617 | #define RCC_CCIPR_USART2SEL_Msk (0x3U << RCC_CCIPR_USART2SEL_Pos) /*!< 0x0000000C */ |
AnnaBridge | 171:3a7713b1edbc | 4618 | #define RCC_CCIPR_USART2SEL RCC_CCIPR_USART2SEL_Msk /*!< USART2SEL[1:0] bits */ |
AnnaBridge | 171:3a7713b1edbc | 4619 | #define RCC_CCIPR_USART2SEL_0 (0x1U << RCC_CCIPR_USART2SEL_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 4620 | #define RCC_CCIPR_USART2SEL_1 (0x2U << RCC_CCIPR_USART2SEL_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 4621 | |
AnnaBridge | 171:3a7713b1edbc | 4622 | /*!< LPUART1 Clock source selection */ |
AnnaBridge | 171:3a7713b1edbc | 4623 | #define RCC_CCIPR_LPUART1SEL_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 4624 | #define RCC_CCIPR_LPUART1SEL_Msk (0x3U << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000C00 */ |
AnnaBridge | 171:3a7713b1edbc | 4625 | #define RCC_CCIPR_LPUART1SEL RCC_CCIPR_LPUART1SEL_Msk /*!< LPUART1SEL[1:0] bits */ |
AnnaBridge | 171:3a7713b1edbc | 4626 | #define RCC_CCIPR_LPUART1SEL_0 (0x1U << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x0000400 */ |
AnnaBridge | 171:3a7713b1edbc | 4627 | #define RCC_CCIPR_LPUART1SEL_1 (0x2U << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x0000800 */ |
AnnaBridge | 171:3a7713b1edbc | 4628 | |
AnnaBridge | 171:3a7713b1edbc | 4629 | /*!< I2C1 Clock source selection */ |
AnnaBridge | 171:3a7713b1edbc | 4630 | #define RCC_CCIPR_I2C1SEL_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 4631 | #define RCC_CCIPR_I2C1SEL_Msk (0x3U << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00003000 */ |
AnnaBridge | 171:3a7713b1edbc | 4632 | #define RCC_CCIPR_I2C1SEL RCC_CCIPR_I2C1SEL_Msk /*!< I2C1SEL [1:0] bits */ |
AnnaBridge | 171:3a7713b1edbc | 4633 | #define RCC_CCIPR_I2C1SEL_0 (0x1U << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 4634 | #define RCC_CCIPR_I2C1SEL_1 (0x2U << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 4635 | |
AnnaBridge | 171:3a7713b1edbc | 4636 | /*!< I2C3 Clock source selection */ |
AnnaBridge | 171:3a7713b1edbc | 4637 | #define RCC_CCIPR_I2C3SEL_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 4638 | #define RCC_CCIPR_I2C3SEL_Msk (0x3U << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00030000 */ |
AnnaBridge | 171:3a7713b1edbc | 4639 | #define RCC_CCIPR_I2C3SEL RCC_CCIPR_I2C3SEL_Msk /*!< I2C3SEL [1:0] bits */ |
AnnaBridge | 171:3a7713b1edbc | 4640 | #define RCC_CCIPR_I2C3SEL_0 (0x1U << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 4641 | #define RCC_CCIPR_I2C3SEL_1 (0x2U << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 4642 | |
AnnaBridge | 171:3a7713b1edbc | 4643 | /*!< LPTIM1 Clock source selection */ |
AnnaBridge | 171:3a7713b1edbc | 4644 | #define RCC_CCIPR_LPTIM1SEL_Pos (18U) |
AnnaBridge | 171:3a7713b1edbc | 4645 | #define RCC_CCIPR_LPTIM1SEL_Msk (0x3U << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x000C0000 */ |
AnnaBridge | 171:3a7713b1edbc | 4646 | #define RCC_CCIPR_LPTIM1SEL RCC_CCIPR_LPTIM1SEL_Msk /*!< LPTIM1SEL [1:0] bits */ |
AnnaBridge | 171:3a7713b1edbc | 4647 | #define RCC_CCIPR_LPTIM1SEL_0 (0x1U << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 4648 | #define RCC_CCIPR_LPTIM1SEL_1 (0x2U << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 4649 | |
AnnaBridge | 171:3a7713b1edbc | 4650 | /*!< HSI48 Clock source selection */ |
AnnaBridge | 171:3a7713b1edbc | 4651 | #define RCC_CCIPR_HSI48SEL_Pos (26U) |
AnnaBridge | 171:3a7713b1edbc | 4652 | #define RCC_CCIPR_HSI48SEL_Msk (0x1U << RCC_CCIPR_HSI48SEL_Pos) /*!< 0x04000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4653 | #define RCC_CCIPR_HSI48SEL RCC_CCIPR_HSI48SEL_Msk /*!< HSI48 RC clock source selection bit for USB and RNG*/ |
AnnaBridge | 171:3a7713b1edbc | 4654 | |
AnnaBridge | 171:3a7713b1edbc | 4655 | /* Legacy defines */ |
AnnaBridge | 171:3a7713b1edbc | 4656 | #define RCC_CCIPR_HSI48MSEL RCC_CCIPR_HSI48SEL |
AnnaBridge | 171:3a7713b1edbc | 4657 | |
AnnaBridge | 171:3a7713b1edbc | 4658 | /******************* Bit definition for RCC_CSR register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 4659 | #define RCC_CSR_LSION_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 4660 | #define RCC_CSR_LSION_Msk (0x1U << RCC_CSR_LSION_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 4661 | #define RCC_CSR_LSION RCC_CSR_LSION_Msk /*!< Internal Low Speed oscillator enable */ |
AnnaBridge | 171:3a7713b1edbc | 4662 | #define RCC_CSR_LSIRDY_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 4663 | #define RCC_CSR_LSIRDY_Msk (0x1U << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 4664 | #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk /*!< Internal Low Speed oscillator Ready */ |
AnnaBridge | 171:3a7713b1edbc | 4665 | |
AnnaBridge | 171:3a7713b1edbc | 4666 | #define RCC_CSR_LSEON_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 4667 | #define RCC_CSR_LSEON_Msk (0x1U << RCC_CSR_LSEON_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 4668 | #define RCC_CSR_LSEON RCC_CSR_LSEON_Msk /*!< External Low Speed oscillator enable */ |
AnnaBridge | 171:3a7713b1edbc | 4669 | #define RCC_CSR_LSERDY_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 4670 | #define RCC_CSR_LSERDY_Msk (0x1U << RCC_CSR_LSERDY_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 4671 | #define RCC_CSR_LSERDY RCC_CSR_LSERDY_Msk /*!< External Low Speed oscillator Ready */ |
AnnaBridge | 171:3a7713b1edbc | 4672 | #define RCC_CSR_LSEBYP_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 4673 | #define RCC_CSR_LSEBYP_Msk (0x1U << RCC_CSR_LSEBYP_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 4674 | #define RCC_CSR_LSEBYP RCC_CSR_LSEBYP_Msk /*!< External Low Speed oscillator Bypass */ |
AnnaBridge | 171:3a7713b1edbc | 4675 | |
AnnaBridge | 171:3a7713b1edbc | 4676 | #define RCC_CSR_LSEDRV_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 4677 | #define RCC_CSR_LSEDRV_Msk (0x3U << RCC_CSR_LSEDRV_Pos) /*!< 0x00001800 */ |
AnnaBridge | 171:3a7713b1edbc | 4678 | #define RCC_CSR_LSEDRV RCC_CSR_LSEDRV_Msk /*!< LSEDRV[1:0] bits (LSE Osc. drive capability) */ |
AnnaBridge | 171:3a7713b1edbc | 4679 | #define RCC_CSR_LSEDRV_0 (0x1U << RCC_CSR_LSEDRV_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 4680 | #define RCC_CSR_LSEDRV_1 (0x2U << RCC_CSR_LSEDRV_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 4681 | |
AnnaBridge | 171:3a7713b1edbc | 4682 | #define RCC_CSR_LSECSSON_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 4683 | #define RCC_CSR_LSECSSON_Msk (0x1U << RCC_CSR_LSECSSON_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 4684 | #define RCC_CSR_LSECSSON RCC_CSR_LSECSSON_Msk /*!< External Low Speed oscillator CSS Enable */ |
AnnaBridge | 171:3a7713b1edbc | 4685 | #define RCC_CSR_LSECSSD_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 4686 | #define RCC_CSR_LSECSSD_Msk (0x1U << RCC_CSR_LSECSSD_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 4687 | #define RCC_CSR_LSECSSD RCC_CSR_LSECSSD_Msk /*!< External Low Speed oscillator CSS Detected */ |
AnnaBridge | 171:3a7713b1edbc | 4688 | |
AnnaBridge | 171:3a7713b1edbc | 4689 | /*!< RTC congiguration */ |
AnnaBridge | 171:3a7713b1edbc | 4690 | #define RCC_CSR_RTCSEL_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 4691 | #define RCC_CSR_RTCSEL_Msk (0x3U << RCC_CSR_RTCSEL_Pos) /*!< 0x00030000 */ |
AnnaBridge | 171:3a7713b1edbc | 4692 | #define RCC_CSR_RTCSEL RCC_CSR_RTCSEL_Msk /*!< RTCSEL[1:0] bits (RTC clock source selection) */ |
AnnaBridge | 171:3a7713b1edbc | 4693 | #define RCC_CSR_RTCSEL_0 (0x1U << RCC_CSR_RTCSEL_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 4694 | #define RCC_CSR_RTCSEL_1 (0x2U << RCC_CSR_RTCSEL_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 4695 | |
AnnaBridge | 171:3a7713b1edbc | 4696 | #define RCC_CSR_RTCSEL_NOCLOCK (0x00000000U) /*!< No clock */ |
AnnaBridge | 171:3a7713b1edbc | 4697 | #define RCC_CSR_RTCSEL_LSE_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 4698 | #define RCC_CSR_RTCSEL_LSE_Msk (0x1U << RCC_CSR_RTCSEL_LSE_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 4699 | #define RCC_CSR_RTCSEL_LSE RCC_CSR_RTCSEL_LSE_Msk /*!< LSE oscillator clock used as RTC clock */ |
AnnaBridge | 171:3a7713b1edbc | 4700 | #define RCC_CSR_RTCSEL_LSI_Pos (17U) |
AnnaBridge | 171:3a7713b1edbc | 4701 | #define RCC_CSR_RTCSEL_LSI_Msk (0x1U << RCC_CSR_RTCSEL_LSI_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 4702 | #define RCC_CSR_RTCSEL_LSI RCC_CSR_RTCSEL_LSI_Msk /*!< LSI oscillator clock used as RTC clock */ |
AnnaBridge | 171:3a7713b1edbc | 4703 | #define RCC_CSR_RTCSEL_HSE_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 4704 | #define RCC_CSR_RTCSEL_HSE_Msk (0x3U << RCC_CSR_RTCSEL_HSE_Pos) /*!< 0x00030000 */ |
AnnaBridge | 171:3a7713b1edbc | 4705 | #define RCC_CSR_RTCSEL_HSE RCC_CSR_RTCSEL_HSE_Msk /*!< HSE oscillator clock used as RTC clock */ |
AnnaBridge | 171:3a7713b1edbc | 4706 | |
AnnaBridge | 171:3a7713b1edbc | 4707 | #define RCC_CSR_RTCEN_Pos (18U) |
AnnaBridge | 171:3a7713b1edbc | 4708 | #define RCC_CSR_RTCEN_Msk (0x1U << RCC_CSR_RTCEN_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 4709 | #define RCC_CSR_RTCEN RCC_CSR_RTCEN_Msk /*!< RTC clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 4710 | #define RCC_CSR_RTCRST_Pos (19U) |
AnnaBridge | 171:3a7713b1edbc | 4711 | #define RCC_CSR_RTCRST_Msk (0x1U << RCC_CSR_RTCRST_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 4712 | #define RCC_CSR_RTCRST RCC_CSR_RTCRST_Msk /*!< RTC software reset */ |
AnnaBridge | 171:3a7713b1edbc | 4713 | |
AnnaBridge | 171:3a7713b1edbc | 4714 | #define RCC_CSR_RMVF_Pos (23U) |
AnnaBridge | 171:3a7713b1edbc | 4715 | #define RCC_CSR_RMVF_Msk (0x1U << RCC_CSR_RMVF_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 4716 | #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk /*!< Remove reset flag */ |
AnnaBridge | 171:3a7713b1edbc | 4717 | #define RCC_CSR_FWRSTF_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 4718 | #define RCC_CSR_FWRSTF_Msk (0x1U << RCC_CSR_FWRSTF_Pos) /*!< 0x01000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4719 | #define RCC_CSR_FWRSTF RCC_CSR_FWRSTF_Msk /*!< Mifare Firewall reset flag */ |
AnnaBridge | 171:3a7713b1edbc | 4720 | #define RCC_CSR_OBLRSTF_Pos (25U) |
AnnaBridge | 171:3a7713b1edbc | 4721 | #define RCC_CSR_OBLRSTF_Msk (0x1U << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4722 | #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk /*!< OBL reset flag */ |
AnnaBridge | 171:3a7713b1edbc | 4723 | #define RCC_CSR_PINRSTF_Pos (26U) |
AnnaBridge | 171:3a7713b1edbc | 4724 | #define RCC_CSR_PINRSTF_Msk (0x1U << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4725 | #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk /*!< PIN reset flag */ |
AnnaBridge | 171:3a7713b1edbc | 4726 | #define RCC_CSR_PORRSTF_Pos (27U) |
AnnaBridge | 171:3a7713b1edbc | 4727 | #define RCC_CSR_PORRSTF_Msk (0x1U << RCC_CSR_PORRSTF_Pos) /*!< 0x08000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4728 | #define RCC_CSR_PORRSTF RCC_CSR_PORRSTF_Msk /*!< POR/PDR reset flag */ |
AnnaBridge | 171:3a7713b1edbc | 4729 | #define RCC_CSR_SFTRSTF_Pos (28U) |
AnnaBridge | 171:3a7713b1edbc | 4730 | #define RCC_CSR_SFTRSTF_Msk (0x1U << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4731 | #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk /*!< Software Reset flag */ |
AnnaBridge | 171:3a7713b1edbc | 4732 | #define RCC_CSR_IWDGRSTF_Pos (29U) |
AnnaBridge | 171:3a7713b1edbc | 4733 | #define RCC_CSR_IWDGRSTF_Msk (0x1U << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4734 | #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk /*!< Independent Watchdog reset flag */ |
AnnaBridge | 171:3a7713b1edbc | 4735 | #define RCC_CSR_WWDGRSTF_Pos (30U) |
AnnaBridge | 171:3a7713b1edbc | 4736 | #define RCC_CSR_WWDGRSTF_Msk (0x1U << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4737 | #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk /*!< Window watchdog reset flag */ |
AnnaBridge | 171:3a7713b1edbc | 4738 | #define RCC_CSR_LPWRRSTF_Pos (31U) |
AnnaBridge | 171:3a7713b1edbc | 4739 | #define RCC_CSR_LPWRRSTF_Msk (0x1U << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */ |
AnnaBridge | 171:3a7713b1edbc | 4740 | #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk /*!< Low-Power reset flag */ |
AnnaBridge | 171:3a7713b1edbc | 4741 | |
AnnaBridge | 171:3a7713b1edbc | 4742 | /* Reference defines */ |
AnnaBridge | 171:3a7713b1edbc | 4743 | #define RCC_CSR_OBL RCC_CSR_OBLRSTF /*!< OBL reset flag */ |
AnnaBridge | 171:3a7713b1edbc | 4744 | |
AnnaBridge | 171:3a7713b1edbc | 4745 | |
AnnaBridge | 171:3a7713b1edbc | 4746 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 4747 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 4748 | /* RNG */ |
AnnaBridge | 171:3a7713b1edbc | 4749 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 4750 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 4751 | /******************** Bits definition for RNG_CR register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 4752 | #define RNG_CR_RNGEN_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 4753 | #define RNG_CR_RNGEN_Msk (0x1U << RNG_CR_RNGEN_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 4754 | #define RNG_CR_RNGEN RNG_CR_RNGEN_Msk |
AnnaBridge | 171:3a7713b1edbc | 4755 | #define RNG_CR_IE_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 4756 | #define RNG_CR_IE_Msk (0x1U << RNG_CR_IE_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 4757 | #define RNG_CR_IE RNG_CR_IE_Msk |
AnnaBridge | 171:3a7713b1edbc | 4758 | |
AnnaBridge | 171:3a7713b1edbc | 4759 | /******************** Bits definition for RNG_SR register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 4760 | #define RNG_SR_DRDY_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 4761 | #define RNG_SR_DRDY_Msk (0x1U << RNG_SR_DRDY_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 4762 | #define RNG_SR_DRDY RNG_SR_DRDY_Msk |
AnnaBridge | 171:3a7713b1edbc | 4763 | #define RNG_SR_CECS_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 4764 | #define RNG_SR_CECS_Msk (0x1U << RNG_SR_CECS_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 4765 | #define RNG_SR_CECS RNG_SR_CECS_Msk |
AnnaBridge | 171:3a7713b1edbc | 4766 | #define RNG_SR_SECS_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 4767 | #define RNG_SR_SECS_Msk (0x1U << RNG_SR_SECS_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 4768 | #define RNG_SR_SECS RNG_SR_SECS_Msk |
AnnaBridge | 171:3a7713b1edbc | 4769 | #define RNG_SR_CEIS_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 4770 | #define RNG_SR_CEIS_Msk (0x1U << RNG_SR_CEIS_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 4771 | #define RNG_SR_CEIS RNG_SR_CEIS_Msk |
AnnaBridge | 171:3a7713b1edbc | 4772 | #define RNG_SR_SEIS_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 4773 | #define RNG_SR_SEIS_Msk (0x1U << RNG_SR_SEIS_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 4774 | #define RNG_SR_SEIS RNG_SR_SEIS_Msk |
AnnaBridge | 171:3a7713b1edbc | 4775 | |
AnnaBridge | 171:3a7713b1edbc | 4776 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 4777 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 4778 | /* Real-Time Clock (RTC) */ |
AnnaBridge | 171:3a7713b1edbc | 4779 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 4780 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 4781 | /* |
AnnaBridge | 171:3a7713b1edbc | 4782 | * @brief Specific device feature definitions |
AnnaBridge | 171:3a7713b1edbc | 4783 | */ |
AnnaBridge | 171:3a7713b1edbc | 4784 | #define RTC_TAMPER1_SUPPORT |
AnnaBridge | 171:3a7713b1edbc | 4785 | #define RTC_TAMPER2_SUPPORT |
AnnaBridge | 171:3a7713b1edbc | 4786 | #define RTC_TAMPER3_SUPPORT |
AnnaBridge | 171:3a7713b1edbc | 4787 | #define RTC_WAKEUP_SUPPORT |
AnnaBridge | 171:3a7713b1edbc | 4788 | #define RTC_BACKUP_SUPPORT |
AnnaBridge | 171:3a7713b1edbc | 4789 | |
AnnaBridge | 171:3a7713b1edbc | 4790 | /******************** Bits definition for RTC_TR register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 4791 | #define RTC_TR_PM_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 4792 | #define RTC_TR_PM_Msk (0x1U << RTC_TR_PM_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 4793 | #define RTC_TR_PM RTC_TR_PM_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4794 | #define RTC_TR_HT_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 4795 | #define RTC_TR_HT_Msk (0x3U << RTC_TR_HT_Pos) /*!< 0x00300000 */ |
AnnaBridge | 171:3a7713b1edbc | 4796 | #define RTC_TR_HT RTC_TR_HT_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4797 | #define RTC_TR_HT_0 (0x1U << RTC_TR_HT_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 4798 | #define RTC_TR_HT_1 (0x2U << RTC_TR_HT_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 4799 | #define RTC_TR_HU_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 4800 | #define RTC_TR_HU_Msk (0xFU << RTC_TR_HU_Pos) /*!< 0x000F0000 */ |
AnnaBridge | 171:3a7713b1edbc | 4801 | #define RTC_TR_HU RTC_TR_HU_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4802 | #define RTC_TR_HU_0 (0x1U << RTC_TR_HU_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 4803 | #define RTC_TR_HU_1 (0x2U << RTC_TR_HU_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 4804 | #define RTC_TR_HU_2 (0x4U << RTC_TR_HU_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 4805 | #define RTC_TR_HU_3 (0x8U << RTC_TR_HU_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 4806 | #define RTC_TR_MNT_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 4807 | #define RTC_TR_MNT_Msk (0x7U << RTC_TR_MNT_Pos) /*!< 0x00007000 */ |
AnnaBridge | 171:3a7713b1edbc | 4808 | #define RTC_TR_MNT RTC_TR_MNT_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4809 | #define RTC_TR_MNT_0 (0x1U << RTC_TR_MNT_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 4810 | #define RTC_TR_MNT_1 (0x2U << RTC_TR_MNT_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 4811 | #define RTC_TR_MNT_2 (0x4U << RTC_TR_MNT_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 4812 | #define RTC_TR_MNU_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 4813 | #define RTC_TR_MNU_Msk (0xFU << RTC_TR_MNU_Pos) /*!< 0x00000F00 */ |
AnnaBridge | 171:3a7713b1edbc | 4814 | #define RTC_TR_MNU RTC_TR_MNU_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4815 | #define RTC_TR_MNU_0 (0x1U << RTC_TR_MNU_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 4816 | #define RTC_TR_MNU_1 (0x2U << RTC_TR_MNU_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 4817 | #define RTC_TR_MNU_2 (0x4U << RTC_TR_MNU_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 4818 | #define RTC_TR_MNU_3 (0x8U << RTC_TR_MNU_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 4819 | #define RTC_TR_ST_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 4820 | #define RTC_TR_ST_Msk (0x7U << RTC_TR_ST_Pos) /*!< 0x00000070 */ |
AnnaBridge | 171:3a7713b1edbc | 4821 | #define RTC_TR_ST RTC_TR_ST_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4822 | #define RTC_TR_ST_0 (0x1U << RTC_TR_ST_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 4823 | #define RTC_TR_ST_1 (0x2U << RTC_TR_ST_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 4824 | #define RTC_TR_ST_2 (0x4U << RTC_TR_ST_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 4825 | #define RTC_TR_SU_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 4826 | #define RTC_TR_SU_Msk (0xFU << RTC_TR_SU_Pos) /*!< 0x0000000F */ |
AnnaBridge | 171:3a7713b1edbc | 4827 | #define RTC_TR_SU RTC_TR_SU_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4828 | #define RTC_TR_SU_0 (0x1U << RTC_TR_SU_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 4829 | #define RTC_TR_SU_1 (0x2U << RTC_TR_SU_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 4830 | #define RTC_TR_SU_2 (0x4U << RTC_TR_SU_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 4831 | #define RTC_TR_SU_3 (0x8U << RTC_TR_SU_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 4832 | |
AnnaBridge | 171:3a7713b1edbc | 4833 | /******************** Bits definition for RTC_DR register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 4834 | #define RTC_DR_YT_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 4835 | #define RTC_DR_YT_Msk (0xFU << RTC_DR_YT_Pos) /*!< 0x00F00000 */ |
AnnaBridge | 171:3a7713b1edbc | 4836 | #define RTC_DR_YT RTC_DR_YT_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4837 | #define RTC_DR_YT_0 (0x1U << RTC_DR_YT_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 4838 | #define RTC_DR_YT_1 (0x2U << RTC_DR_YT_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 4839 | #define RTC_DR_YT_2 (0x4U << RTC_DR_YT_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 4840 | #define RTC_DR_YT_3 (0x8U << RTC_DR_YT_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 4841 | #define RTC_DR_YU_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 4842 | #define RTC_DR_YU_Msk (0xFU << RTC_DR_YU_Pos) /*!< 0x000F0000 */ |
AnnaBridge | 171:3a7713b1edbc | 4843 | #define RTC_DR_YU RTC_DR_YU_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4844 | #define RTC_DR_YU_0 (0x1U << RTC_DR_YU_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 4845 | #define RTC_DR_YU_1 (0x2U << RTC_DR_YU_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 4846 | #define RTC_DR_YU_2 (0x4U << RTC_DR_YU_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 4847 | #define RTC_DR_YU_3 (0x8U << RTC_DR_YU_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 4848 | #define RTC_DR_WDU_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 4849 | #define RTC_DR_WDU_Msk (0x7U << RTC_DR_WDU_Pos) /*!< 0x0000E000 */ |
AnnaBridge | 171:3a7713b1edbc | 4850 | #define RTC_DR_WDU RTC_DR_WDU_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4851 | #define RTC_DR_WDU_0 (0x1U << RTC_DR_WDU_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 4852 | #define RTC_DR_WDU_1 (0x2U << RTC_DR_WDU_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 4853 | #define RTC_DR_WDU_2 (0x4U << RTC_DR_WDU_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 4854 | #define RTC_DR_MT_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 4855 | #define RTC_DR_MT_Msk (0x1U << RTC_DR_MT_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 4856 | #define RTC_DR_MT RTC_DR_MT_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4857 | #define RTC_DR_MU_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 4858 | #define RTC_DR_MU_Msk (0xFU << RTC_DR_MU_Pos) /*!< 0x00000F00 */ |
AnnaBridge | 171:3a7713b1edbc | 4859 | #define RTC_DR_MU RTC_DR_MU_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4860 | #define RTC_DR_MU_0 (0x1U << RTC_DR_MU_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 4861 | #define RTC_DR_MU_1 (0x2U << RTC_DR_MU_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 4862 | #define RTC_DR_MU_2 (0x4U << RTC_DR_MU_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 4863 | #define RTC_DR_MU_3 (0x8U << RTC_DR_MU_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 4864 | #define RTC_DR_DT_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 4865 | #define RTC_DR_DT_Msk (0x3U << RTC_DR_DT_Pos) /*!< 0x00000030 */ |
AnnaBridge | 171:3a7713b1edbc | 4866 | #define RTC_DR_DT RTC_DR_DT_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4867 | #define RTC_DR_DT_0 (0x1U << RTC_DR_DT_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 4868 | #define RTC_DR_DT_1 (0x2U << RTC_DR_DT_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 4869 | #define RTC_DR_DU_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 4870 | #define RTC_DR_DU_Msk (0xFU << RTC_DR_DU_Pos) /*!< 0x0000000F */ |
AnnaBridge | 171:3a7713b1edbc | 4871 | #define RTC_DR_DU RTC_DR_DU_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4872 | #define RTC_DR_DU_0 (0x1U << RTC_DR_DU_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 4873 | #define RTC_DR_DU_1 (0x2U << RTC_DR_DU_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 4874 | #define RTC_DR_DU_2 (0x4U << RTC_DR_DU_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 4875 | #define RTC_DR_DU_3 (0x8U << RTC_DR_DU_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 4876 | |
AnnaBridge | 171:3a7713b1edbc | 4877 | /******************** Bits definition for RTC_CR register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 4878 | #define RTC_CR_COE_Pos (23U) |
AnnaBridge | 171:3a7713b1edbc | 4879 | #define RTC_CR_COE_Msk (0x1U << RTC_CR_COE_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 4880 | #define RTC_CR_COE RTC_CR_COE_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4881 | #define RTC_CR_OSEL_Pos (21U) |
AnnaBridge | 171:3a7713b1edbc | 4882 | #define RTC_CR_OSEL_Msk (0x3U << RTC_CR_OSEL_Pos) /*!< 0x00600000 */ |
AnnaBridge | 171:3a7713b1edbc | 4883 | #define RTC_CR_OSEL RTC_CR_OSEL_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4884 | #define RTC_CR_OSEL_0 (0x1U << RTC_CR_OSEL_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 4885 | #define RTC_CR_OSEL_1 (0x2U << RTC_CR_OSEL_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 4886 | #define RTC_CR_POL_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 4887 | #define RTC_CR_POL_Msk (0x1U << RTC_CR_POL_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 4888 | #define RTC_CR_POL RTC_CR_POL_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4889 | #define RTC_CR_COSEL_Pos (19U) |
AnnaBridge | 171:3a7713b1edbc | 4890 | #define RTC_CR_COSEL_Msk (0x1U << RTC_CR_COSEL_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 4891 | #define RTC_CR_COSEL RTC_CR_COSEL_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4892 | #define RTC_CR_BCK_Pos (18U) |
AnnaBridge | 171:3a7713b1edbc | 4893 | #define RTC_CR_BCK_Msk (0x1U << RTC_CR_BCK_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 4894 | #define RTC_CR_BCK RTC_CR_BCK_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4895 | #define RTC_CR_SUB1H_Pos (17U) |
AnnaBridge | 171:3a7713b1edbc | 4896 | #define RTC_CR_SUB1H_Msk (0x1U << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 4897 | #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4898 | #define RTC_CR_ADD1H_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 4899 | #define RTC_CR_ADD1H_Msk (0x1U << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 4900 | #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4901 | #define RTC_CR_TSIE_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 4902 | #define RTC_CR_TSIE_Msk (0x1U << RTC_CR_TSIE_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 4903 | #define RTC_CR_TSIE RTC_CR_TSIE_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4904 | #define RTC_CR_WUTIE_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 4905 | #define RTC_CR_WUTIE_Msk (0x1U << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 4906 | #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4907 | #define RTC_CR_ALRBIE_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 4908 | #define RTC_CR_ALRBIE_Msk (0x1U << RTC_CR_ALRBIE_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 4909 | #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4910 | #define RTC_CR_ALRAIE_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 4911 | #define RTC_CR_ALRAIE_Msk (0x1U << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 4912 | #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4913 | #define RTC_CR_TSE_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 4914 | #define RTC_CR_TSE_Msk (0x1U << RTC_CR_TSE_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 4915 | #define RTC_CR_TSE RTC_CR_TSE_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4916 | #define RTC_CR_WUTE_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 4917 | #define RTC_CR_WUTE_Msk (0x1U << RTC_CR_WUTE_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 4918 | #define RTC_CR_WUTE RTC_CR_WUTE_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4919 | #define RTC_CR_ALRBE_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 4920 | #define RTC_CR_ALRBE_Msk (0x1U << RTC_CR_ALRBE_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 4921 | #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4922 | #define RTC_CR_ALRAE_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 4923 | #define RTC_CR_ALRAE_Msk (0x1U << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 4924 | #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4925 | #define RTC_CR_FMT_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 4926 | #define RTC_CR_FMT_Msk (0x1U << RTC_CR_FMT_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 4927 | #define RTC_CR_FMT RTC_CR_FMT_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4928 | #define RTC_CR_BYPSHAD_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 4929 | #define RTC_CR_BYPSHAD_Msk (0x1U << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 4930 | #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4931 | #define RTC_CR_REFCKON_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 4932 | #define RTC_CR_REFCKON_Msk (0x1U << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 4933 | #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4934 | #define RTC_CR_TSEDGE_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 4935 | #define RTC_CR_TSEDGE_Msk (0x1U << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 4936 | #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4937 | #define RTC_CR_WUCKSEL_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 4938 | #define RTC_CR_WUCKSEL_Msk (0x7U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */ |
AnnaBridge | 171:3a7713b1edbc | 4939 | #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4940 | #define RTC_CR_WUCKSEL_0 (0x1U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 4941 | #define RTC_CR_WUCKSEL_1 (0x2U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 4942 | #define RTC_CR_WUCKSEL_2 (0x4U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 4943 | |
AnnaBridge | 171:3a7713b1edbc | 4944 | /******************** Bits definition for RTC_ISR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 4945 | #define RTC_ISR_RECALPF_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 4946 | #define RTC_ISR_RECALPF_Msk (0x1U << RTC_ISR_RECALPF_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 4947 | #define RTC_ISR_RECALPF RTC_ISR_RECALPF_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4948 | #define RTC_ISR_TAMP3F_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 4949 | #define RTC_ISR_TAMP3F_Msk (0x1U << RTC_ISR_TAMP3F_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 4950 | #define RTC_ISR_TAMP3F RTC_ISR_TAMP3F_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4951 | #define RTC_ISR_TAMP2F_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 4952 | #define RTC_ISR_TAMP2F_Msk (0x1U << RTC_ISR_TAMP2F_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 4953 | #define RTC_ISR_TAMP2F RTC_ISR_TAMP2F_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4954 | #define RTC_ISR_TAMP1F_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 4955 | #define RTC_ISR_TAMP1F_Msk (0x1U << RTC_ISR_TAMP1F_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 4956 | #define RTC_ISR_TAMP1F RTC_ISR_TAMP1F_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4957 | #define RTC_ISR_TSOVF_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 4958 | #define RTC_ISR_TSOVF_Msk (0x1U << RTC_ISR_TSOVF_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 4959 | #define RTC_ISR_TSOVF RTC_ISR_TSOVF_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4960 | #define RTC_ISR_TSF_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 4961 | #define RTC_ISR_TSF_Msk (0x1U << RTC_ISR_TSF_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 4962 | #define RTC_ISR_TSF RTC_ISR_TSF_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4963 | #define RTC_ISR_WUTF_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 4964 | #define RTC_ISR_WUTF_Msk (0x1U << RTC_ISR_WUTF_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 4965 | #define RTC_ISR_WUTF RTC_ISR_WUTF_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4966 | #define RTC_ISR_ALRBF_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 4967 | #define RTC_ISR_ALRBF_Msk (0x1U << RTC_ISR_ALRBF_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 4968 | #define RTC_ISR_ALRBF RTC_ISR_ALRBF_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4969 | #define RTC_ISR_ALRAF_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 4970 | #define RTC_ISR_ALRAF_Msk (0x1U << RTC_ISR_ALRAF_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 4971 | #define RTC_ISR_ALRAF RTC_ISR_ALRAF_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4972 | #define RTC_ISR_INIT_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 4973 | #define RTC_ISR_INIT_Msk (0x1U << RTC_ISR_INIT_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 4974 | #define RTC_ISR_INIT RTC_ISR_INIT_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4975 | #define RTC_ISR_INITF_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 4976 | #define RTC_ISR_INITF_Msk (0x1U << RTC_ISR_INITF_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 4977 | #define RTC_ISR_INITF RTC_ISR_INITF_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4978 | #define RTC_ISR_RSF_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 4979 | #define RTC_ISR_RSF_Msk (0x1U << RTC_ISR_RSF_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 4980 | #define RTC_ISR_RSF RTC_ISR_RSF_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4981 | #define RTC_ISR_INITS_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 4982 | #define RTC_ISR_INITS_Msk (0x1U << RTC_ISR_INITS_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 4983 | #define RTC_ISR_INITS RTC_ISR_INITS_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4984 | #define RTC_ISR_SHPF_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 4985 | #define RTC_ISR_SHPF_Msk (0x1U << RTC_ISR_SHPF_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 4986 | #define RTC_ISR_SHPF RTC_ISR_SHPF_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4987 | #define RTC_ISR_WUTWF_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 4988 | #define RTC_ISR_WUTWF_Msk (0x1U << RTC_ISR_WUTWF_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 4989 | #define RTC_ISR_WUTWF RTC_ISR_WUTWF_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4990 | #define RTC_ISR_ALRBWF_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 4991 | #define RTC_ISR_ALRBWF_Msk (0x1U << RTC_ISR_ALRBWF_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 4992 | #define RTC_ISR_ALRBWF RTC_ISR_ALRBWF_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4993 | #define RTC_ISR_ALRAWF_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 4994 | #define RTC_ISR_ALRAWF_Msk (0x1U << RTC_ISR_ALRAWF_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 4995 | #define RTC_ISR_ALRAWF RTC_ISR_ALRAWF_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 4996 | |
AnnaBridge | 171:3a7713b1edbc | 4997 | /******************** Bits definition for RTC_PRER register *****************/ |
AnnaBridge | 171:3a7713b1edbc | 4998 | #define RTC_PRER_PREDIV_A_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 4999 | #define RTC_PRER_PREDIV_A_Msk (0x7FU << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */ |
AnnaBridge | 171:3a7713b1edbc | 5000 | #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5001 | #define RTC_PRER_PREDIV_S_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5002 | #define RTC_PRER_PREDIV_S_Msk (0x7FFFU << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */ |
AnnaBridge | 171:3a7713b1edbc | 5003 | #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5004 | |
AnnaBridge | 171:3a7713b1edbc | 5005 | /******************** Bits definition for RTC_WUTR register *****************/ |
AnnaBridge | 171:3a7713b1edbc | 5006 | #define RTC_WUTR_WUT_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5007 | #define RTC_WUTR_WUT_Msk (0xFFFFU << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */ |
AnnaBridge | 171:3a7713b1edbc | 5008 | #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk |
AnnaBridge | 171:3a7713b1edbc | 5009 | |
AnnaBridge | 171:3a7713b1edbc | 5010 | /******************** Bits definition for RTC_ALRMAR register ***************/ |
AnnaBridge | 171:3a7713b1edbc | 5011 | #define RTC_ALRMAR_MSK4_Pos (31U) |
AnnaBridge | 171:3a7713b1edbc | 5012 | #define RTC_ALRMAR_MSK4_Msk (0x1U << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5013 | #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5014 | #define RTC_ALRMAR_WDSEL_Pos (30U) |
AnnaBridge | 171:3a7713b1edbc | 5015 | #define RTC_ALRMAR_WDSEL_Msk (0x1U << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5016 | #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5017 | #define RTC_ALRMAR_DT_Pos (28U) |
AnnaBridge | 171:3a7713b1edbc | 5018 | #define RTC_ALRMAR_DT_Msk (0x3U << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5019 | #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5020 | #define RTC_ALRMAR_DT_0 (0x1U << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5021 | #define RTC_ALRMAR_DT_1 (0x2U << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5022 | #define RTC_ALRMAR_DU_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 5023 | #define RTC_ALRMAR_DU_Msk (0xFU << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5024 | #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5025 | #define RTC_ALRMAR_DU_0 (0x1U << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5026 | #define RTC_ALRMAR_DU_1 (0x2U << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5027 | #define RTC_ALRMAR_DU_2 (0x4U << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5028 | #define RTC_ALRMAR_DU_3 (0x8U << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5029 | #define RTC_ALRMAR_MSK3_Pos (23U) |
AnnaBridge | 171:3a7713b1edbc | 5030 | #define RTC_ALRMAR_MSK3_Msk (0x1U << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 5031 | #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5032 | #define RTC_ALRMAR_PM_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 5033 | #define RTC_ALRMAR_PM_Msk (0x1U << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 5034 | #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5035 | #define RTC_ALRMAR_HT_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 5036 | #define RTC_ALRMAR_HT_Msk (0x3U << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */ |
AnnaBridge | 171:3a7713b1edbc | 5037 | #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5038 | #define RTC_ALRMAR_HT_0 (0x1U << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 5039 | #define RTC_ALRMAR_HT_1 (0x2U << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 5040 | #define RTC_ALRMAR_HU_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 5041 | #define RTC_ALRMAR_HU_Msk (0xFU << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */ |
AnnaBridge | 171:3a7713b1edbc | 5042 | #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5043 | #define RTC_ALRMAR_HU_0 (0x1U << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 5044 | #define RTC_ALRMAR_HU_1 (0x2U << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 5045 | #define RTC_ALRMAR_HU_2 (0x4U << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 5046 | #define RTC_ALRMAR_HU_3 (0x8U << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 5047 | #define RTC_ALRMAR_MSK2_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 5048 | #define RTC_ALRMAR_MSK2_Msk (0x1U << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 5049 | #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5050 | #define RTC_ALRMAR_MNT_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 5051 | #define RTC_ALRMAR_MNT_Msk (0x7U << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */ |
AnnaBridge | 171:3a7713b1edbc | 5052 | #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5053 | #define RTC_ALRMAR_MNT_0 (0x1U << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 5054 | #define RTC_ALRMAR_MNT_1 (0x2U << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 5055 | #define RTC_ALRMAR_MNT_2 (0x4U << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 5056 | #define RTC_ALRMAR_MNU_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 5057 | #define RTC_ALRMAR_MNU_Msk (0xFU << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */ |
AnnaBridge | 171:3a7713b1edbc | 5058 | #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5059 | #define RTC_ALRMAR_MNU_0 (0x1U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 5060 | #define RTC_ALRMAR_MNU_1 (0x2U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 5061 | #define RTC_ALRMAR_MNU_2 (0x4U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 5062 | #define RTC_ALRMAR_MNU_3 (0x8U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 5063 | #define RTC_ALRMAR_MSK1_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 5064 | #define RTC_ALRMAR_MSK1_Msk (0x1U << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 5065 | #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5066 | #define RTC_ALRMAR_ST_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 5067 | #define RTC_ALRMAR_ST_Msk (0x7U << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */ |
AnnaBridge | 171:3a7713b1edbc | 5068 | #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5069 | #define RTC_ALRMAR_ST_0 (0x1U << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 5070 | #define RTC_ALRMAR_ST_1 (0x2U << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 5071 | #define RTC_ALRMAR_ST_2 (0x4U << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 5072 | #define RTC_ALRMAR_SU_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5073 | #define RTC_ALRMAR_SU_Msk (0xFU << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */ |
AnnaBridge | 171:3a7713b1edbc | 5074 | #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5075 | #define RTC_ALRMAR_SU_0 (0x1U << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 5076 | #define RTC_ALRMAR_SU_1 (0x2U << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 5077 | #define RTC_ALRMAR_SU_2 (0x4U << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 5078 | #define RTC_ALRMAR_SU_3 (0x8U << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 5079 | |
AnnaBridge | 171:3a7713b1edbc | 5080 | /******************** Bits definition for RTC_ALRMBR register ***************/ |
AnnaBridge | 171:3a7713b1edbc | 5081 | #define RTC_ALRMBR_MSK4_Pos (31U) |
AnnaBridge | 171:3a7713b1edbc | 5082 | #define RTC_ALRMBR_MSK4_Msk (0x1U << RTC_ALRMBR_MSK4_Pos) /*!< 0x80000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5083 | #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5084 | #define RTC_ALRMBR_WDSEL_Pos (30U) |
AnnaBridge | 171:3a7713b1edbc | 5085 | #define RTC_ALRMBR_WDSEL_Msk (0x1U << RTC_ALRMBR_WDSEL_Pos) /*!< 0x40000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5086 | #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5087 | #define RTC_ALRMBR_DT_Pos (28U) |
AnnaBridge | 171:3a7713b1edbc | 5088 | #define RTC_ALRMBR_DT_Msk (0x3U << RTC_ALRMBR_DT_Pos) /*!< 0x30000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5089 | #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5090 | #define RTC_ALRMBR_DT_0 (0x1U << RTC_ALRMBR_DT_Pos) /*!< 0x10000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5091 | #define RTC_ALRMBR_DT_1 (0x2U << RTC_ALRMBR_DT_Pos) /*!< 0x20000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5092 | #define RTC_ALRMBR_DU_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 5093 | #define RTC_ALRMBR_DU_Msk (0xFU << RTC_ALRMBR_DU_Pos) /*!< 0x0F000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5094 | #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5095 | #define RTC_ALRMBR_DU_0 (0x1U << RTC_ALRMBR_DU_Pos) /*!< 0x01000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5096 | #define RTC_ALRMBR_DU_1 (0x2U << RTC_ALRMBR_DU_Pos) /*!< 0x02000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5097 | #define RTC_ALRMBR_DU_2 (0x4U << RTC_ALRMBR_DU_Pos) /*!< 0x04000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5098 | #define RTC_ALRMBR_DU_3 (0x8U << RTC_ALRMBR_DU_Pos) /*!< 0x08000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5099 | #define RTC_ALRMBR_MSK3_Pos (23U) |
AnnaBridge | 171:3a7713b1edbc | 5100 | #define RTC_ALRMBR_MSK3_Msk (0x1U << RTC_ALRMBR_MSK3_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 5101 | #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5102 | #define RTC_ALRMBR_PM_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 5103 | #define RTC_ALRMBR_PM_Msk (0x1U << RTC_ALRMBR_PM_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 5104 | #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5105 | #define RTC_ALRMBR_HT_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 5106 | #define RTC_ALRMBR_HT_Msk (0x3U << RTC_ALRMBR_HT_Pos) /*!< 0x00300000 */ |
AnnaBridge | 171:3a7713b1edbc | 5107 | #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5108 | #define RTC_ALRMBR_HT_0 (0x1U << RTC_ALRMBR_HT_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 5109 | #define RTC_ALRMBR_HT_1 (0x2U << RTC_ALRMBR_HT_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 5110 | #define RTC_ALRMBR_HU_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 5111 | #define RTC_ALRMBR_HU_Msk (0xFU << RTC_ALRMBR_HU_Pos) /*!< 0x000F0000 */ |
AnnaBridge | 171:3a7713b1edbc | 5112 | #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5113 | #define RTC_ALRMBR_HU_0 (0x1U << RTC_ALRMBR_HU_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 5114 | #define RTC_ALRMBR_HU_1 (0x2U << RTC_ALRMBR_HU_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 5115 | #define RTC_ALRMBR_HU_2 (0x4U << RTC_ALRMBR_HU_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 5116 | #define RTC_ALRMBR_HU_3 (0x8U << RTC_ALRMBR_HU_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 5117 | #define RTC_ALRMBR_MSK2_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 5118 | #define RTC_ALRMBR_MSK2_Msk (0x1U << RTC_ALRMBR_MSK2_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 5119 | #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5120 | #define RTC_ALRMBR_MNT_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 5121 | #define RTC_ALRMBR_MNT_Msk (0x7U << RTC_ALRMBR_MNT_Pos) /*!< 0x00007000 */ |
AnnaBridge | 171:3a7713b1edbc | 5122 | #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5123 | #define RTC_ALRMBR_MNT_0 (0x1U << RTC_ALRMBR_MNT_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 5124 | #define RTC_ALRMBR_MNT_1 (0x2U << RTC_ALRMBR_MNT_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 5125 | #define RTC_ALRMBR_MNT_2 (0x4U << RTC_ALRMBR_MNT_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 5126 | #define RTC_ALRMBR_MNU_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 5127 | #define RTC_ALRMBR_MNU_Msk (0xFU << RTC_ALRMBR_MNU_Pos) /*!< 0x00000F00 */ |
AnnaBridge | 171:3a7713b1edbc | 5128 | #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5129 | #define RTC_ALRMBR_MNU_0 (0x1U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 5130 | #define RTC_ALRMBR_MNU_1 (0x2U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 5131 | #define RTC_ALRMBR_MNU_2 (0x4U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 5132 | #define RTC_ALRMBR_MNU_3 (0x8U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 5133 | #define RTC_ALRMBR_MSK1_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 5134 | #define RTC_ALRMBR_MSK1_Msk (0x1U << RTC_ALRMBR_MSK1_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 5135 | #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5136 | #define RTC_ALRMBR_ST_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 5137 | #define RTC_ALRMBR_ST_Msk (0x7U << RTC_ALRMBR_ST_Pos) /*!< 0x00000070 */ |
AnnaBridge | 171:3a7713b1edbc | 5138 | #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5139 | #define RTC_ALRMBR_ST_0 (0x1U << RTC_ALRMBR_ST_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 5140 | #define RTC_ALRMBR_ST_1 (0x2U << RTC_ALRMBR_ST_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 5141 | #define RTC_ALRMBR_ST_2 (0x4U << RTC_ALRMBR_ST_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 5142 | #define RTC_ALRMBR_SU_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5143 | #define RTC_ALRMBR_SU_Msk (0xFU << RTC_ALRMBR_SU_Pos) /*!< 0x0000000F */ |
AnnaBridge | 171:3a7713b1edbc | 5144 | #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5145 | #define RTC_ALRMBR_SU_0 (0x1U << RTC_ALRMBR_SU_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 5146 | #define RTC_ALRMBR_SU_1 (0x2U << RTC_ALRMBR_SU_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 5147 | #define RTC_ALRMBR_SU_2 (0x4U << RTC_ALRMBR_SU_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 5148 | #define RTC_ALRMBR_SU_3 (0x8U << RTC_ALRMBR_SU_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 5149 | |
AnnaBridge | 171:3a7713b1edbc | 5150 | /******************** Bits definition for RTC_WPR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 5151 | #define RTC_WPR_KEY_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5152 | #define RTC_WPR_KEY_Msk (0xFFU << RTC_WPR_KEY_Pos) /*!< 0x000000FF */ |
AnnaBridge | 171:3a7713b1edbc | 5153 | #define RTC_WPR_KEY RTC_WPR_KEY_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5154 | |
AnnaBridge | 171:3a7713b1edbc | 5155 | /******************** Bits definition for RTC_SSR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 5156 | #define RTC_SSR_SS_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5157 | #define RTC_SSR_SS_Msk (0xFFFFU << RTC_SSR_SS_Pos) /*!< 0x0000FFFF */ |
AnnaBridge | 171:3a7713b1edbc | 5158 | #define RTC_SSR_SS RTC_SSR_SS_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5159 | |
AnnaBridge | 171:3a7713b1edbc | 5160 | /******************** Bits definition for RTC_SHIFTR register ***************/ |
AnnaBridge | 171:3a7713b1edbc | 5161 | #define RTC_SHIFTR_SUBFS_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5162 | #define RTC_SHIFTR_SUBFS_Msk (0x7FFFU << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */ |
AnnaBridge | 171:3a7713b1edbc | 5163 | #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5164 | #define RTC_SHIFTR_ADD1S_Pos (31U) |
AnnaBridge | 171:3a7713b1edbc | 5165 | #define RTC_SHIFTR_ADD1S_Msk (0x1U << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5166 | #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5167 | |
AnnaBridge | 171:3a7713b1edbc | 5168 | /******************** Bits definition for RTC_TSTR register *****************/ |
AnnaBridge | 171:3a7713b1edbc | 5169 | #define RTC_TSTR_PM_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 5170 | #define RTC_TSTR_PM_Msk (0x1U << RTC_TSTR_PM_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 5171 | #define RTC_TSTR_PM RTC_TSTR_PM_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5172 | #define RTC_TSTR_HT_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 5173 | #define RTC_TSTR_HT_Msk (0x3U << RTC_TSTR_HT_Pos) /*!< 0x00300000 */ |
AnnaBridge | 171:3a7713b1edbc | 5174 | #define RTC_TSTR_HT RTC_TSTR_HT_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5175 | #define RTC_TSTR_HT_0 (0x1U << RTC_TSTR_HT_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 5176 | #define RTC_TSTR_HT_1 (0x2U << RTC_TSTR_HT_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 5177 | #define RTC_TSTR_HU_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 5178 | #define RTC_TSTR_HU_Msk (0xFU << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */ |
AnnaBridge | 171:3a7713b1edbc | 5179 | #define RTC_TSTR_HU RTC_TSTR_HU_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5180 | #define RTC_TSTR_HU_0 (0x1U << RTC_TSTR_HU_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 5181 | #define RTC_TSTR_HU_1 (0x2U << RTC_TSTR_HU_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 5182 | #define RTC_TSTR_HU_2 (0x4U << RTC_TSTR_HU_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 5183 | #define RTC_TSTR_HU_3 (0x8U << RTC_TSTR_HU_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 5184 | #define RTC_TSTR_MNT_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 5185 | #define RTC_TSTR_MNT_Msk (0x7U << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */ |
AnnaBridge | 171:3a7713b1edbc | 5186 | #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5187 | #define RTC_TSTR_MNT_0 (0x1U << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 5188 | #define RTC_TSTR_MNT_1 (0x2U << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 5189 | #define RTC_TSTR_MNT_2 (0x4U << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 5190 | #define RTC_TSTR_MNU_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 5191 | #define RTC_TSTR_MNU_Msk (0xFU << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */ |
AnnaBridge | 171:3a7713b1edbc | 5192 | #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5193 | #define RTC_TSTR_MNU_0 (0x1U << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 5194 | #define RTC_TSTR_MNU_1 (0x2U << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 5195 | #define RTC_TSTR_MNU_2 (0x4U << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 5196 | #define RTC_TSTR_MNU_3 (0x8U << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 5197 | #define RTC_TSTR_ST_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 5198 | #define RTC_TSTR_ST_Msk (0x7U << RTC_TSTR_ST_Pos) /*!< 0x00000070 */ |
AnnaBridge | 171:3a7713b1edbc | 5199 | #define RTC_TSTR_ST RTC_TSTR_ST_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5200 | #define RTC_TSTR_ST_0 (0x1U << RTC_TSTR_ST_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 5201 | #define RTC_TSTR_ST_1 (0x2U << RTC_TSTR_ST_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 5202 | #define RTC_TSTR_ST_2 (0x4U << RTC_TSTR_ST_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 5203 | #define RTC_TSTR_SU_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5204 | #define RTC_TSTR_SU_Msk (0xFU << RTC_TSTR_SU_Pos) /*!< 0x0000000F */ |
AnnaBridge | 171:3a7713b1edbc | 5205 | #define RTC_TSTR_SU RTC_TSTR_SU_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5206 | #define RTC_TSTR_SU_0 (0x1U << RTC_TSTR_SU_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 5207 | #define RTC_TSTR_SU_1 (0x2U << RTC_TSTR_SU_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 5208 | #define RTC_TSTR_SU_2 (0x4U << RTC_TSTR_SU_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 5209 | #define RTC_TSTR_SU_3 (0x8U << RTC_TSTR_SU_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 5210 | |
AnnaBridge | 171:3a7713b1edbc | 5211 | /******************** Bits definition for RTC_TSDR register *****************/ |
AnnaBridge | 171:3a7713b1edbc | 5212 | #define RTC_TSDR_WDU_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 5213 | #define RTC_TSDR_WDU_Msk (0x7U << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */ |
AnnaBridge | 171:3a7713b1edbc | 5214 | #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5215 | #define RTC_TSDR_WDU_0 (0x1U << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 5216 | #define RTC_TSDR_WDU_1 (0x2U << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 5217 | #define RTC_TSDR_WDU_2 (0x4U << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 5218 | #define RTC_TSDR_MT_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 5219 | #define RTC_TSDR_MT_Msk (0x1U << RTC_TSDR_MT_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 5220 | #define RTC_TSDR_MT RTC_TSDR_MT_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5221 | #define RTC_TSDR_MU_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 5222 | #define RTC_TSDR_MU_Msk (0xFU << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */ |
AnnaBridge | 171:3a7713b1edbc | 5223 | #define RTC_TSDR_MU RTC_TSDR_MU_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5224 | #define RTC_TSDR_MU_0 (0x1U << RTC_TSDR_MU_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 5225 | #define RTC_TSDR_MU_1 (0x2U << RTC_TSDR_MU_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 5226 | #define RTC_TSDR_MU_2 (0x4U << RTC_TSDR_MU_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 5227 | #define RTC_TSDR_MU_3 (0x8U << RTC_TSDR_MU_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 5228 | #define RTC_TSDR_DT_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 5229 | #define RTC_TSDR_DT_Msk (0x3U << RTC_TSDR_DT_Pos) /*!< 0x00000030 */ |
AnnaBridge | 171:3a7713b1edbc | 5230 | #define RTC_TSDR_DT RTC_TSDR_DT_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5231 | #define RTC_TSDR_DT_0 (0x1U << RTC_TSDR_DT_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 5232 | #define RTC_TSDR_DT_1 (0x2U << RTC_TSDR_DT_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 5233 | #define RTC_TSDR_DU_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5234 | #define RTC_TSDR_DU_Msk (0xFU << RTC_TSDR_DU_Pos) /*!< 0x0000000F */ |
AnnaBridge | 171:3a7713b1edbc | 5235 | #define RTC_TSDR_DU RTC_TSDR_DU_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5236 | #define RTC_TSDR_DU_0 (0x1U << RTC_TSDR_DU_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 5237 | #define RTC_TSDR_DU_1 (0x2U << RTC_TSDR_DU_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 5238 | #define RTC_TSDR_DU_2 (0x4U << RTC_TSDR_DU_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 5239 | #define RTC_TSDR_DU_3 (0x8U << RTC_TSDR_DU_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 5240 | |
AnnaBridge | 171:3a7713b1edbc | 5241 | /******************** Bits definition for RTC_TSSSR register ****************/ |
AnnaBridge | 171:3a7713b1edbc | 5242 | #define RTC_TSSSR_SS_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5243 | #define RTC_TSSSR_SS_Msk (0xFFFFU << RTC_TSSSR_SS_Pos) /*!< 0x0000FFFF */ |
AnnaBridge | 171:3a7713b1edbc | 5244 | #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk |
AnnaBridge | 171:3a7713b1edbc | 5245 | |
AnnaBridge | 171:3a7713b1edbc | 5246 | /******************** Bits definition for RTC_CALR register *****************/ |
AnnaBridge | 171:3a7713b1edbc | 5247 | #define RTC_CALR_CALP_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 5248 | #define RTC_CALR_CALP_Msk (0x1U << RTC_CALR_CALP_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 5249 | #define RTC_CALR_CALP RTC_CALR_CALP_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5250 | #define RTC_CALR_CALW8_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 5251 | #define RTC_CALR_CALW8_Msk (0x1U << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 5252 | #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5253 | #define RTC_CALR_CALW16_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 5254 | #define RTC_CALR_CALW16_Msk (0x1U << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 5255 | #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5256 | #define RTC_CALR_CALM_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5257 | #define RTC_CALR_CALM_Msk (0x1FFU << RTC_CALR_CALM_Pos) /*!< 0x000001FF */ |
AnnaBridge | 171:3a7713b1edbc | 5258 | #define RTC_CALR_CALM RTC_CALR_CALM_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5259 | #define RTC_CALR_CALM_0 (0x001U << RTC_CALR_CALM_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 5260 | #define RTC_CALR_CALM_1 (0x002U << RTC_CALR_CALM_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 5261 | #define RTC_CALR_CALM_2 (0x004U << RTC_CALR_CALM_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 5262 | #define RTC_CALR_CALM_3 (0x008U << RTC_CALR_CALM_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 5263 | #define RTC_CALR_CALM_4 (0x010U << RTC_CALR_CALM_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 5264 | #define RTC_CALR_CALM_5 (0x020U << RTC_CALR_CALM_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 5265 | #define RTC_CALR_CALM_6 (0x040U << RTC_CALR_CALM_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 5266 | #define RTC_CALR_CALM_7 (0x080U << RTC_CALR_CALM_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 5267 | #define RTC_CALR_CALM_8 (0x100U << RTC_CALR_CALM_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 5268 | |
AnnaBridge | 171:3a7713b1edbc | 5269 | /* Legacy defines */ |
AnnaBridge | 171:3a7713b1edbc | 5270 | #define RTC_CAL_CALP RTC_CALR_CALP |
AnnaBridge | 171:3a7713b1edbc | 5271 | #define RTC_CAL_CALW8 RTC_CALR_CALW8 |
AnnaBridge | 171:3a7713b1edbc | 5272 | #define RTC_CAL_CALW16 RTC_CALR_CALW16 |
AnnaBridge | 171:3a7713b1edbc | 5273 | #define RTC_CAL_CALM RTC_CALR_CALM |
AnnaBridge | 171:3a7713b1edbc | 5274 | #define RTC_CAL_CALM_0 RTC_CALR_CALM_0 |
AnnaBridge | 171:3a7713b1edbc | 5275 | #define RTC_CAL_CALM_1 RTC_CALR_CALM_1 |
AnnaBridge | 171:3a7713b1edbc | 5276 | #define RTC_CAL_CALM_2 RTC_CALR_CALM_2 |
AnnaBridge | 171:3a7713b1edbc | 5277 | #define RTC_CAL_CALM_3 RTC_CALR_CALM_3 |
AnnaBridge | 171:3a7713b1edbc | 5278 | #define RTC_CAL_CALM_4 RTC_CALR_CALM_4 |
AnnaBridge | 171:3a7713b1edbc | 5279 | #define RTC_CAL_CALM_5 RTC_CALR_CALM_5 |
AnnaBridge | 171:3a7713b1edbc | 5280 | #define RTC_CAL_CALM_6 RTC_CALR_CALM_6 |
AnnaBridge | 171:3a7713b1edbc | 5281 | #define RTC_CAL_CALM_7 RTC_CALR_CALM_7 |
AnnaBridge | 171:3a7713b1edbc | 5282 | #define RTC_CAL_CALM_8 RTC_CALR_CALM_8 |
AnnaBridge | 171:3a7713b1edbc | 5283 | |
AnnaBridge | 171:3a7713b1edbc | 5284 | /******************** Bits definition for RTC_TAMPCR register ****************/ |
AnnaBridge | 171:3a7713b1edbc | 5285 | #define RTC_TAMPCR_TAMP3MF_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 5286 | #define RTC_TAMPCR_TAMP3MF_Msk (0x1U << RTC_TAMPCR_TAMP3MF_Pos) /*!< 0x01000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5287 | #define RTC_TAMPCR_TAMP3MF RTC_TAMPCR_TAMP3MF_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5288 | #define RTC_TAMPCR_TAMP3NOERASE_Pos (23U) |
AnnaBridge | 171:3a7713b1edbc | 5289 | #define RTC_TAMPCR_TAMP3NOERASE_Msk (0x1U << RTC_TAMPCR_TAMP3NOERASE_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 5290 | #define RTC_TAMPCR_TAMP3NOERASE RTC_TAMPCR_TAMP3NOERASE_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5291 | #define RTC_TAMPCR_TAMP3IE_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 5292 | #define RTC_TAMPCR_TAMP3IE_Msk (0x1U << RTC_TAMPCR_TAMP3IE_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 5293 | #define RTC_TAMPCR_TAMP3IE RTC_TAMPCR_TAMP3IE_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5294 | #define RTC_TAMPCR_TAMP2MF_Pos (21U) |
AnnaBridge | 171:3a7713b1edbc | 5295 | #define RTC_TAMPCR_TAMP2MF_Msk (0x1U << RTC_TAMPCR_TAMP2MF_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 5296 | #define RTC_TAMPCR_TAMP2MF RTC_TAMPCR_TAMP2MF_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5297 | #define RTC_TAMPCR_TAMP2NOERASE_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 5298 | #define RTC_TAMPCR_TAMP2NOERASE_Msk (0x1U << RTC_TAMPCR_TAMP2NOERASE_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 5299 | #define RTC_TAMPCR_TAMP2NOERASE RTC_TAMPCR_TAMP2NOERASE_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5300 | #define RTC_TAMPCR_TAMP2IE_Pos (19U) |
AnnaBridge | 171:3a7713b1edbc | 5301 | #define RTC_TAMPCR_TAMP2IE_Msk (0x1U << RTC_TAMPCR_TAMP2IE_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 5302 | #define RTC_TAMPCR_TAMP2IE RTC_TAMPCR_TAMP2IE_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5303 | #define RTC_TAMPCR_TAMP1MF_Pos (18U) |
AnnaBridge | 171:3a7713b1edbc | 5304 | #define RTC_TAMPCR_TAMP1MF_Msk (0x1U << RTC_TAMPCR_TAMP1MF_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 5305 | #define RTC_TAMPCR_TAMP1MF RTC_TAMPCR_TAMP1MF_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5306 | #define RTC_TAMPCR_TAMP1NOERASE_Pos (17U) |
AnnaBridge | 171:3a7713b1edbc | 5307 | #define RTC_TAMPCR_TAMP1NOERASE_Msk (0x1U << RTC_TAMPCR_TAMP1NOERASE_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 5308 | #define RTC_TAMPCR_TAMP1NOERASE RTC_TAMPCR_TAMP1NOERASE_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5309 | #define RTC_TAMPCR_TAMP1IE_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 5310 | #define RTC_TAMPCR_TAMP1IE_Msk (0x1U << RTC_TAMPCR_TAMP1IE_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 5311 | #define RTC_TAMPCR_TAMP1IE RTC_TAMPCR_TAMP1IE_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5312 | #define RTC_TAMPCR_TAMPPUDIS_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 5313 | #define RTC_TAMPCR_TAMPPUDIS_Msk (0x1U << RTC_TAMPCR_TAMPPUDIS_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 5314 | #define RTC_TAMPCR_TAMPPUDIS RTC_TAMPCR_TAMPPUDIS_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5315 | #define RTC_TAMPCR_TAMPPRCH_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 5316 | #define RTC_TAMPCR_TAMPPRCH_Msk (0x3U << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00006000 */ |
AnnaBridge | 171:3a7713b1edbc | 5317 | #define RTC_TAMPCR_TAMPPRCH RTC_TAMPCR_TAMPPRCH_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5318 | #define RTC_TAMPCR_TAMPPRCH_0 (0x1U << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 5319 | #define RTC_TAMPCR_TAMPPRCH_1 (0x2U << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 5320 | #define RTC_TAMPCR_TAMPFLT_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 5321 | #define RTC_TAMPCR_TAMPFLT_Msk (0x3U << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00001800 */ |
AnnaBridge | 171:3a7713b1edbc | 5322 | #define RTC_TAMPCR_TAMPFLT RTC_TAMPCR_TAMPFLT_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5323 | #define RTC_TAMPCR_TAMPFLT_0 (0x1U << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 5324 | #define RTC_TAMPCR_TAMPFLT_1 (0x2U << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 5325 | #define RTC_TAMPCR_TAMPFREQ_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 5326 | #define RTC_TAMPCR_TAMPFREQ_Msk (0x7U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000700 */ |
AnnaBridge | 171:3a7713b1edbc | 5327 | #define RTC_TAMPCR_TAMPFREQ RTC_TAMPCR_TAMPFREQ_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5328 | #define RTC_TAMPCR_TAMPFREQ_0 (0x1U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 5329 | #define RTC_TAMPCR_TAMPFREQ_1 (0x2U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 5330 | #define RTC_TAMPCR_TAMPFREQ_2 (0x4U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 5331 | #define RTC_TAMPCR_TAMPTS_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 5332 | #define RTC_TAMPCR_TAMPTS_Msk (0x1U << RTC_TAMPCR_TAMPTS_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 5333 | #define RTC_TAMPCR_TAMPTS RTC_TAMPCR_TAMPTS_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5334 | #define RTC_TAMPCR_TAMP3TRG_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 5335 | #define RTC_TAMPCR_TAMP3TRG_Msk (0x1U << RTC_TAMPCR_TAMP3TRG_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 5336 | #define RTC_TAMPCR_TAMP3TRG RTC_TAMPCR_TAMP3TRG_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5337 | #define RTC_TAMPCR_TAMP3E_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 5338 | #define RTC_TAMPCR_TAMP3E_Msk (0x1U << RTC_TAMPCR_TAMP3E_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 5339 | #define RTC_TAMPCR_TAMP3E RTC_TAMPCR_TAMP3E_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5340 | #define RTC_TAMPCR_TAMP2TRG_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 5341 | #define RTC_TAMPCR_TAMP2TRG_Msk (0x1U << RTC_TAMPCR_TAMP2TRG_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 5342 | #define RTC_TAMPCR_TAMP2TRG RTC_TAMPCR_TAMP2TRG_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5343 | #define RTC_TAMPCR_TAMP2E_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 5344 | #define RTC_TAMPCR_TAMP2E_Msk (0x1U << RTC_TAMPCR_TAMP2E_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 5345 | #define RTC_TAMPCR_TAMP2E RTC_TAMPCR_TAMP2E_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5346 | #define RTC_TAMPCR_TAMPIE_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 5347 | #define RTC_TAMPCR_TAMPIE_Msk (0x1U << RTC_TAMPCR_TAMPIE_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 5348 | #define RTC_TAMPCR_TAMPIE RTC_TAMPCR_TAMPIE_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5349 | #define RTC_TAMPCR_TAMP1TRG_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 5350 | #define RTC_TAMPCR_TAMP1TRG_Msk (0x1U << RTC_TAMPCR_TAMP1TRG_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 5351 | #define RTC_TAMPCR_TAMP1TRG RTC_TAMPCR_TAMP1TRG_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5352 | #define RTC_TAMPCR_TAMP1E_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5353 | #define RTC_TAMPCR_TAMP1E_Msk (0x1U << RTC_TAMPCR_TAMP1E_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 5354 | #define RTC_TAMPCR_TAMP1E RTC_TAMPCR_TAMP1E_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5355 | |
AnnaBridge | 171:3a7713b1edbc | 5356 | /******************** Bits definition for RTC_ALRMASSR register *************/ |
AnnaBridge | 171:3a7713b1edbc | 5357 | #define RTC_ALRMASSR_MASKSS_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 5358 | #define RTC_ALRMASSR_MASKSS_Msk (0xFU << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x0F000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5359 | #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk |
AnnaBridge | 171:3a7713b1edbc | 5360 | #define RTC_ALRMASSR_MASKSS_0 (0x1U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5361 | #define RTC_ALRMASSR_MASKSS_1 (0x2U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5362 | #define RTC_ALRMASSR_MASKSS_2 (0x4U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5363 | #define RTC_ALRMASSR_MASKSS_3 (0x8U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5364 | #define RTC_ALRMASSR_SS_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5365 | #define RTC_ALRMASSR_SS_Msk (0x7FFFU << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */ |
AnnaBridge | 171:3a7713b1edbc | 5366 | #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk |
AnnaBridge | 171:3a7713b1edbc | 5367 | |
AnnaBridge | 171:3a7713b1edbc | 5368 | /******************** Bits definition for RTC_ALRMBSSR register *************/ |
AnnaBridge | 171:3a7713b1edbc | 5369 | #define RTC_ALRMBSSR_MASKSS_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 5370 | #define RTC_ALRMBSSR_MASKSS_Msk (0xFU << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x0F000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5371 | #define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk |
AnnaBridge | 171:3a7713b1edbc | 5372 | #define RTC_ALRMBSSR_MASKSS_0 (0x1U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x01000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5373 | #define RTC_ALRMBSSR_MASKSS_1 (0x2U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x02000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5374 | #define RTC_ALRMBSSR_MASKSS_2 (0x4U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x04000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5375 | #define RTC_ALRMBSSR_MASKSS_3 (0x8U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x08000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5376 | #define RTC_ALRMBSSR_SS_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5377 | #define RTC_ALRMBSSR_SS_Msk (0x7FFFU << RTC_ALRMBSSR_SS_Pos) /*!< 0x00007FFF */ |
AnnaBridge | 171:3a7713b1edbc | 5378 | #define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk |
AnnaBridge | 171:3a7713b1edbc | 5379 | |
AnnaBridge | 171:3a7713b1edbc | 5380 | /******************** Bits definition for RTC_OR register ****************/ |
AnnaBridge | 171:3a7713b1edbc | 5381 | #define RTC_OR_OUT_RMP_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 5382 | #define RTC_OR_OUT_RMP_Msk (0x1U << RTC_OR_OUT_RMP_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 5383 | #define RTC_OR_OUT_RMP RTC_OR_OUT_RMP_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5384 | #define RTC_OR_ALARMOUTTYPE_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5385 | #define RTC_OR_ALARMOUTTYPE_Msk (0x1U << RTC_OR_ALARMOUTTYPE_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 5386 | #define RTC_OR_ALARMOUTTYPE RTC_OR_ALARMOUTTYPE_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5387 | |
AnnaBridge | 171:3a7713b1edbc | 5388 | /* Legacy defines */ |
AnnaBridge | 171:3a7713b1edbc | 5389 | #define RTC_OR_RTC_OUT_RMP RTC_OR_OUT_RMP |
AnnaBridge | 171:3a7713b1edbc | 5390 | |
AnnaBridge | 171:3a7713b1edbc | 5391 | /******************** Bits definition for RTC_BKP0R register ****************/ |
AnnaBridge | 171:3a7713b1edbc | 5392 | #define RTC_BKP0R_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5393 | #define RTC_BKP0R_Msk (0xFFFFFFFFU << RTC_BKP0R_Pos) /*!< 0xFFFFFFFF */ |
AnnaBridge | 171:3a7713b1edbc | 5394 | #define RTC_BKP0R RTC_BKP0R_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5395 | |
AnnaBridge | 171:3a7713b1edbc | 5396 | /******************** Bits definition for RTC_BKP1R register ****************/ |
AnnaBridge | 171:3a7713b1edbc | 5397 | #define RTC_BKP1R_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5398 | #define RTC_BKP1R_Msk (0xFFFFFFFFU << RTC_BKP1R_Pos) /*!< 0xFFFFFFFF */ |
AnnaBridge | 171:3a7713b1edbc | 5399 | #define RTC_BKP1R RTC_BKP1R_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5400 | |
AnnaBridge | 171:3a7713b1edbc | 5401 | /******************** Bits definition for RTC_BKP2R register ****************/ |
AnnaBridge | 171:3a7713b1edbc | 5402 | #define RTC_BKP2R_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5403 | #define RTC_BKP2R_Msk (0xFFFFFFFFU << RTC_BKP2R_Pos) /*!< 0xFFFFFFFF */ |
AnnaBridge | 171:3a7713b1edbc | 5404 | #define RTC_BKP2R RTC_BKP2R_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5405 | |
AnnaBridge | 171:3a7713b1edbc | 5406 | /******************** Bits definition for RTC_BKP3R register ****************/ |
AnnaBridge | 171:3a7713b1edbc | 5407 | #define RTC_BKP3R_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5408 | #define RTC_BKP3R_Msk (0xFFFFFFFFU << RTC_BKP3R_Pos) /*!< 0xFFFFFFFF */ |
AnnaBridge | 171:3a7713b1edbc | 5409 | #define RTC_BKP3R RTC_BKP3R_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5410 | |
AnnaBridge | 171:3a7713b1edbc | 5411 | /******************** Bits definition for RTC_BKP4R register ****************/ |
AnnaBridge | 171:3a7713b1edbc | 5412 | #define RTC_BKP4R_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5413 | #define RTC_BKP4R_Msk (0xFFFFFFFFU << RTC_BKP4R_Pos) /*!< 0xFFFFFFFF */ |
AnnaBridge | 171:3a7713b1edbc | 5414 | #define RTC_BKP4R RTC_BKP4R_Msk /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5415 | |
AnnaBridge | 171:3a7713b1edbc | 5416 | /******************** Number of backup registers ******************************/ |
AnnaBridge | 171:3a7713b1edbc | 5417 | #define RTC_BKP_NUMBER (0x00000005U) /*!< */ |
AnnaBridge | 171:3a7713b1edbc | 5418 | |
AnnaBridge | 171:3a7713b1edbc | 5419 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 5420 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 5421 | /* Serial Peripheral Interface (SPI) */ |
AnnaBridge | 171:3a7713b1edbc | 5422 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 5423 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 5424 | |
AnnaBridge | 171:3a7713b1edbc | 5425 | /* |
AnnaBridge | 171:3a7713b1edbc | 5426 | * @brief Specific device feature definitions (not present on all devices in the STM32L0 family) |
AnnaBridge | 171:3a7713b1edbc | 5427 | */ |
AnnaBridge | 171:3a7713b1edbc | 5428 | #define SPI_I2S_SUPPORT /*!< I2S support */ |
AnnaBridge | 171:3a7713b1edbc | 5429 | |
AnnaBridge | 171:3a7713b1edbc | 5430 | /******************* Bit definition for SPI_CR1 register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 5431 | #define SPI_CR1_CPHA_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5432 | #define SPI_CR1_CPHA_Msk (0x1U << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 5433 | #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!< Clock Phase */ |
AnnaBridge | 171:3a7713b1edbc | 5434 | #define SPI_CR1_CPOL_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 5435 | #define SPI_CR1_CPOL_Msk (0x1U << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 5436 | #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!< Clock Polarity */ |
AnnaBridge | 171:3a7713b1edbc | 5437 | #define SPI_CR1_MSTR_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 5438 | #define SPI_CR1_MSTR_Msk (0x1U << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 5439 | #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!< Master Selection */ |
AnnaBridge | 171:3a7713b1edbc | 5440 | #define SPI_CR1_BR_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 5441 | #define SPI_CR1_BR_Msk (0x7U << SPI_CR1_BR_Pos) /*!< 0x00000038 */ |
AnnaBridge | 171:3a7713b1edbc | 5442 | #define SPI_CR1_BR SPI_CR1_BR_Msk /*!< BR[2:0] bits (Baud Rate Control) */ |
AnnaBridge | 171:3a7713b1edbc | 5443 | #define SPI_CR1_BR_0 (0x1U << SPI_CR1_BR_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 5444 | #define SPI_CR1_BR_1 (0x2U << SPI_CR1_BR_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 5445 | #define SPI_CR1_BR_2 (0x4U << SPI_CR1_BR_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 5446 | #define SPI_CR1_SPE_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 5447 | #define SPI_CR1_SPE_Msk (0x1U << SPI_CR1_SPE_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 5448 | #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!< SPI Enable */ |
AnnaBridge | 171:3a7713b1edbc | 5449 | #define SPI_CR1_LSBFIRST_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 5450 | #define SPI_CR1_LSBFIRST_Msk (0x1U << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 5451 | #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!< Frame Format */ |
AnnaBridge | 171:3a7713b1edbc | 5452 | #define SPI_CR1_SSI_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 5453 | #define SPI_CR1_SSI_Msk (0x1U << SPI_CR1_SSI_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 5454 | #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!< Internal slave select */ |
AnnaBridge | 171:3a7713b1edbc | 5455 | #define SPI_CR1_SSM_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 5456 | #define SPI_CR1_SSM_Msk (0x1U << SPI_CR1_SSM_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 5457 | #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!< Software slave management */ |
AnnaBridge | 171:3a7713b1edbc | 5458 | #define SPI_CR1_RXONLY_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 5459 | #define SPI_CR1_RXONLY_Msk (0x1U << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 5460 | #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!< Receive only */ |
AnnaBridge | 171:3a7713b1edbc | 5461 | #define SPI_CR1_DFF_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 5462 | #define SPI_CR1_DFF_Msk (0x1U << SPI_CR1_DFF_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 5463 | #define SPI_CR1_DFF SPI_CR1_DFF_Msk /*!< Data Frame Format */ |
AnnaBridge | 171:3a7713b1edbc | 5464 | #define SPI_CR1_CRCNEXT_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 5465 | #define SPI_CR1_CRCNEXT_Msk (0x1U << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 5466 | #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!< Transmit CRC next */ |
AnnaBridge | 171:3a7713b1edbc | 5467 | #define SPI_CR1_CRCEN_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 5468 | #define SPI_CR1_CRCEN_Msk (0x1U << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 5469 | #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!< Hardware CRC calculation enable */ |
AnnaBridge | 171:3a7713b1edbc | 5470 | #define SPI_CR1_BIDIOE_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 5471 | #define SPI_CR1_BIDIOE_Msk (0x1U << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 5472 | #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!< Output enable in bidirectional mode */ |
AnnaBridge | 171:3a7713b1edbc | 5473 | #define SPI_CR1_BIDIMODE_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 5474 | #define SPI_CR1_BIDIMODE_Msk (0x1U << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 5475 | #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!< Bidirectional data mode enable */ |
AnnaBridge | 171:3a7713b1edbc | 5476 | |
AnnaBridge | 171:3a7713b1edbc | 5477 | /******************* Bit definition for SPI_CR2 register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 5478 | #define SPI_CR2_RXDMAEN_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5479 | #define SPI_CR2_RXDMAEN_Msk (0x1U << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 5480 | #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */ |
AnnaBridge | 171:3a7713b1edbc | 5481 | #define SPI_CR2_TXDMAEN_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 5482 | #define SPI_CR2_TXDMAEN_Msk (0x1U << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 5483 | #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */ |
AnnaBridge | 171:3a7713b1edbc | 5484 | #define SPI_CR2_SSOE_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 5485 | #define SPI_CR2_SSOE_Msk (0x1U << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 5486 | #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */ |
AnnaBridge | 171:3a7713b1edbc | 5487 | #define SPI_CR2_FRF_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 5488 | #define SPI_CR2_FRF_Msk (0x1U << SPI_CR2_FRF_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 5489 | #define SPI_CR2_FRF SPI_CR2_FRF_Msk /*!< Frame Format Enable */ |
AnnaBridge | 171:3a7713b1edbc | 5490 | #define SPI_CR2_ERRIE_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 5491 | #define SPI_CR2_ERRIE_Msk (0x1U << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 5492 | #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 5493 | #define SPI_CR2_RXNEIE_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 5494 | #define SPI_CR2_RXNEIE_Msk (0x1U << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 5495 | #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 5496 | #define SPI_CR2_TXEIE_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 5497 | #define SPI_CR2_TXEIE_Msk (0x1U << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 5498 | #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 5499 | |
AnnaBridge | 171:3a7713b1edbc | 5500 | /******************** Bit definition for SPI_SR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 5501 | #define SPI_SR_RXNE_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5502 | #define SPI_SR_RXNE_Msk (0x1U << SPI_SR_RXNE_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 5503 | #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */ |
AnnaBridge | 171:3a7713b1edbc | 5504 | #define SPI_SR_TXE_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 5505 | #define SPI_SR_TXE_Msk (0x1U << SPI_SR_TXE_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 5506 | #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */ |
AnnaBridge | 171:3a7713b1edbc | 5507 | #define SPI_SR_CHSIDE_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 5508 | #define SPI_SR_CHSIDE_Msk (0x1U << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 5509 | #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */ |
AnnaBridge | 171:3a7713b1edbc | 5510 | #define SPI_SR_UDR_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 5511 | #define SPI_SR_UDR_Msk (0x1U << SPI_SR_UDR_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 5512 | #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */ |
AnnaBridge | 171:3a7713b1edbc | 5513 | #define SPI_SR_CRCERR_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 5514 | #define SPI_SR_CRCERR_Msk (0x1U << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 5515 | #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */ |
AnnaBridge | 171:3a7713b1edbc | 5516 | #define SPI_SR_MODF_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 5517 | #define SPI_SR_MODF_Msk (0x1U << SPI_SR_MODF_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 5518 | #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */ |
AnnaBridge | 171:3a7713b1edbc | 5519 | #define SPI_SR_OVR_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 5520 | #define SPI_SR_OVR_Msk (0x1U << SPI_SR_OVR_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 5521 | #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */ |
AnnaBridge | 171:3a7713b1edbc | 5522 | #define SPI_SR_BSY_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 5523 | #define SPI_SR_BSY_Msk (0x1U << SPI_SR_BSY_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 5524 | #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */ |
AnnaBridge | 171:3a7713b1edbc | 5525 | #define SPI_SR_FRE_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 5526 | #define SPI_SR_FRE_Msk (0x1U << SPI_SR_FRE_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 5527 | #define SPI_SR_FRE SPI_SR_FRE_Msk /*!< TI frame format error */ |
AnnaBridge | 171:3a7713b1edbc | 5528 | |
AnnaBridge | 171:3a7713b1edbc | 5529 | /******************** Bit definition for SPI_DR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 5530 | #define SPI_DR_DR_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5531 | #define SPI_DR_DR_Msk (0xFFFFU << SPI_DR_DR_Pos) /*!< 0x0000FFFF */ |
AnnaBridge | 171:3a7713b1edbc | 5532 | #define SPI_DR_DR SPI_DR_DR_Msk /*!< Data Register */ |
AnnaBridge | 171:3a7713b1edbc | 5533 | |
AnnaBridge | 171:3a7713b1edbc | 5534 | /******************* Bit definition for SPI_CRCPR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 5535 | #define SPI_CRCPR_CRCPOLY_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5536 | #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFU << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */ |
AnnaBridge | 171:3a7713b1edbc | 5537 | #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!< CRC polynomial register */ |
AnnaBridge | 171:3a7713b1edbc | 5538 | |
AnnaBridge | 171:3a7713b1edbc | 5539 | /****************** Bit definition for SPI_RXCRCR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 5540 | #define SPI_RXCRCR_RXCRC_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5541 | #define SPI_RXCRCR_RXCRC_Msk (0xFFFFU << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */ |
AnnaBridge | 171:3a7713b1edbc | 5542 | #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!< Rx CRC Register */ |
AnnaBridge | 171:3a7713b1edbc | 5543 | |
AnnaBridge | 171:3a7713b1edbc | 5544 | /****************** Bit definition for SPI_TXCRCR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 5545 | #define SPI_TXCRCR_TXCRC_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5546 | #define SPI_TXCRCR_TXCRC_Msk (0xFFFFU << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */ |
AnnaBridge | 171:3a7713b1edbc | 5547 | #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!< Tx CRC Register */ |
AnnaBridge | 171:3a7713b1edbc | 5548 | |
AnnaBridge | 171:3a7713b1edbc | 5549 | /****************** Bit definition for SPI_I2SCFGR register *****************/ |
AnnaBridge | 171:3a7713b1edbc | 5550 | #define SPI_I2SCFGR_CHLEN_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5551 | #define SPI_I2SCFGR_CHLEN_Msk (0x1U << SPI_I2SCFGR_CHLEN_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 5552 | #define SPI_I2SCFGR_CHLEN SPI_I2SCFGR_CHLEN_Msk /*!<Channel length (number of bits per audio channel) */ |
AnnaBridge | 171:3a7713b1edbc | 5553 | #define SPI_I2SCFGR_DATLEN_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 5554 | #define SPI_I2SCFGR_DATLEN_Msk (0x3U << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000006 */ |
AnnaBridge | 171:3a7713b1edbc | 5555 | #define SPI_I2SCFGR_DATLEN SPI_I2SCFGR_DATLEN_Msk /*!<DATLEN[1:0] bits (Data length to be transferred) */ |
AnnaBridge | 171:3a7713b1edbc | 5556 | #define SPI_I2SCFGR_DATLEN_0 (0x1U << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 5557 | #define SPI_I2SCFGR_DATLEN_1 (0x2U << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 5558 | #define SPI_I2SCFGR_CKPOL_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 5559 | #define SPI_I2SCFGR_CKPOL_Msk (0x1U << SPI_I2SCFGR_CKPOL_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 5560 | #define SPI_I2SCFGR_CKPOL SPI_I2SCFGR_CKPOL_Msk /*!<steady state clock polarity */ |
AnnaBridge | 171:3a7713b1edbc | 5561 | #define SPI_I2SCFGR_I2SSTD_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 5562 | #define SPI_I2SCFGR_I2SSTD_Msk (0x3U << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000030 */ |
AnnaBridge | 171:3a7713b1edbc | 5563 | #define SPI_I2SCFGR_I2SSTD SPI_I2SCFGR_I2SSTD_Msk /*!<I2SSTD[1:0] bits (I2S standard selection) */ |
AnnaBridge | 171:3a7713b1edbc | 5564 | #define SPI_I2SCFGR_I2SSTD_0 (0x1U << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 5565 | #define SPI_I2SCFGR_I2SSTD_1 (0x2U << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 5566 | #define SPI_I2SCFGR_PCMSYNC_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 5567 | #define SPI_I2SCFGR_PCMSYNC_Msk (0x1U << SPI_I2SCFGR_PCMSYNC_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 5568 | #define SPI_I2SCFGR_PCMSYNC SPI_I2SCFGR_PCMSYNC_Msk /*!<PCM frame synchronization */ |
AnnaBridge | 171:3a7713b1edbc | 5569 | #define SPI_I2SCFGR_I2SCFG_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 5570 | #define SPI_I2SCFGR_I2SCFG_Msk (0x3U << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000300 */ |
AnnaBridge | 171:3a7713b1edbc | 5571 | #define SPI_I2SCFGR_I2SCFG SPI_I2SCFGR_I2SCFG_Msk /*!<I2SCFG[1:0] bits (I2S configuration mode) */ |
AnnaBridge | 171:3a7713b1edbc | 5572 | #define SPI_I2SCFGR_I2SCFG_0 (0x1U << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 5573 | #define SPI_I2SCFGR_I2SCFG_1 (0x2U << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 5574 | #define SPI_I2SCFGR_I2SE_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 5575 | #define SPI_I2SCFGR_I2SE_Msk (0x1U << SPI_I2SCFGR_I2SE_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 5576 | #define SPI_I2SCFGR_I2SE SPI_I2SCFGR_I2SE_Msk /*!<I2S Enable */ |
AnnaBridge | 171:3a7713b1edbc | 5577 | #define SPI_I2SCFGR_I2SMOD_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 5578 | #define SPI_I2SCFGR_I2SMOD_Msk (0x1U << SPI_I2SCFGR_I2SMOD_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 5579 | #define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk /*!<I2S mode selection */ |
AnnaBridge | 171:3a7713b1edbc | 5580 | #define SPI_I2SCFGR_ASTRTEN_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 5581 | #define SPI_I2SCFGR_ASTRTEN_Msk (0x1U << SPI_I2SCFGR_ASTRTEN_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 5582 | #define SPI_I2SCFGR_ASTRTEN SPI_I2SCFGR_ASTRTEN_Msk /*!<Asynchronous start enable */ |
AnnaBridge | 171:3a7713b1edbc | 5583 | /****************** Bit definition for SPI_I2SPR register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 5584 | #define SPI_I2SPR_I2SDIV_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5585 | #define SPI_I2SPR_I2SDIV_Msk (0xFFU << SPI_I2SPR_I2SDIV_Pos) /*!< 0x000000FF */ |
AnnaBridge | 171:3a7713b1edbc | 5586 | #define SPI_I2SPR_I2SDIV SPI_I2SPR_I2SDIV_Msk /*!<I2S Linear prescaler */ |
AnnaBridge | 171:3a7713b1edbc | 5587 | #define SPI_I2SPR_ODD_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 5588 | #define SPI_I2SPR_ODD_Msk (0x1U << SPI_I2SPR_ODD_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 5589 | #define SPI_I2SPR_ODD SPI_I2SPR_ODD_Msk /*!<Odd factor for the prescaler */ |
AnnaBridge | 171:3a7713b1edbc | 5590 | #define SPI_I2SPR_MCKOE_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 5591 | #define SPI_I2SPR_MCKOE_Msk (0x1U << SPI_I2SPR_MCKOE_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 5592 | #define SPI_I2SPR_MCKOE SPI_I2SPR_MCKOE_Msk /*!<Master Clock Output Enable */ |
AnnaBridge | 171:3a7713b1edbc | 5593 | |
AnnaBridge | 171:3a7713b1edbc | 5594 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 5595 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 5596 | /* System Configuration (SYSCFG) */ |
AnnaBridge | 171:3a7713b1edbc | 5597 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 5598 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 5599 | /***************** Bit definition for SYSCFG_CFGR1 register ****************/ |
AnnaBridge | 171:3a7713b1edbc | 5600 | #define SYSCFG_CFGR1_MEM_MODE_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5601 | #define SYSCFG_CFGR1_MEM_MODE_Msk (0x3U << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000003 */ |
AnnaBridge | 171:3a7713b1edbc | 5602 | #define SYSCFG_CFGR1_MEM_MODE SYSCFG_CFGR1_MEM_MODE_Msk /*!< SYSCFG_Memory Remap Config */ |
AnnaBridge | 171:3a7713b1edbc | 5603 | #define SYSCFG_CFGR1_MEM_MODE_0 (0x1U << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 5604 | #define SYSCFG_CFGR1_MEM_MODE_1 (0x2U << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 5605 | #define SYSCFG_CFGR1_UFB_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 5606 | #define SYSCFG_CFGR1_UFB_Msk (0x1U << SYSCFG_CFGR1_UFB_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 5607 | #define SYSCFG_CFGR1_UFB SYSCFG_CFGR1_UFB_Msk /*!< User bank swapping */ |
AnnaBridge | 171:3a7713b1edbc | 5608 | #define SYSCFG_CFGR1_BOOT_MODE_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 5609 | #define SYSCFG_CFGR1_BOOT_MODE_Msk (0x3U << SYSCFG_CFGR1_BOOT_MODE_Pos) /*!< 0x00000300 */ |
AnnaBridge | 171:3a7713b1edbc | 5610 | #define SYSCFG_CFGR1_BOOT_MODE SYSCFG_CFGR1_BOOT_MODE_Msk /*!< SYSCFG_Boot mode Config */ |
AnnaBridge | 171:3a7713b1edbc | 5611 | #define SYSCFG_CFGR1_BOOT_MODE_0 (0x1U << SYSCFG_CFGR1_BOOT_MODE_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 5612 | #define SYSCFG_CFGR1_BOOT_MODE_1 (0x2U << SYSCFG_CFGR1_BOOT_MODE_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 5613 | |
AnnaBridge | 171:3a7713b1edbc | 5614 | /***************** Bit definition for SYSCFG_CFGR2 register ****************/ |
AnnaBridge | 171:3a7713b1edbc | 5615 | #define SYSCFG_CFGR2_FWDISEN_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5616 | #define SYSCFG_CFGR2_FWDISEN_Msk (0x1U << SYSCFG_CFGR2_FWDISEN_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 5617 | #define SYSCFG_CFGR2_FWDISEN SYSCFG_CFGR2_FWDISEN_Msk /*!< Firewall disable bit */ |
AnnaBridge | 171:3a7713b1edbc | 5618 | #define SYSCFG_CFGR2_CAPA_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 5619 | #define SYSCFG_CFGR2_CAPA_Msk (0x1FU << SYSCFG_CFGR2_CAPA_Pos) /*!< 0x0000003E */ |
AnnaBridge | 171:3a7713b1edbc | 5620 | #define SYSCFG_CFGR2_CAPA SYSCFG_CFGR2_CAPA_Msk /*!< Connection of internal Vlcd rail to external capacitors */ |
AnnaBridge | 171:3a7713b1edbc | 5621 | #define SYSCFG_CFGR2_CAPA_0 (0x01U << SYSCFG_CFGR2_CAPA_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 5622 | #define SYSCFG_CFGR2_CAPA_1 (0x02U << SYSCFG_CFGR2_CAPA_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 5623 | #define SYSCFG_CFGR2_CAPA_2 (0x04U << SYSCFG_CFGR2_CAPA_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 5624 | #define SYSCFG_CFGR2_CAPA_3 (0x08U << SYSCFG_CFGR2_CAPA_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 5625 | #define SYSCFG_CFGR2_CAPA_4 (0x10U << SYSCFG_CFGR2_CAPA_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 5626 | #define SYSCFG_CFGR2_I2C_PB6_FMP_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 5627 | #define SYSCFG_CFGR2_I2C_PB6_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C_PB6_FMP_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 5628 | #define SYSCFG_CFGR2_I2C_PB6_FMP SYSCFG_CFGR2_I2C_PB6_FMP_Msk /*!< I2C PB6 Fast mode plus */ |
AnnaBridge | 171:3a7713b1edbc | 5629 | #define SYSCFG_CFGR2_I2C_PB7_FMP_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 5630 | #define SYSCFG_CFGR2_I2C_PB7_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C_PB7_FMP_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 5631 | #define SYSCFG_CFGR2_I2C_PB7_FMP SYSCFG_CFGR2_I2C_PB7_FMP_Msk /*!< I2C PB7 Fast mode plus */ |
AnnaBridge | 171:3a7713b1edbc | 5632 | #define SYSCFG_CFGR2_I2C_PB8_FMP_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 5633 | #define SYSCFG_CFGR2_I2C_PB8_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C_PB8_FMP_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 5634 | #define SYSCFG_CFGR2_I2C_PB8_FMP SYSCFG_CFGR2_I2C_PB8_FMP_Msk /*!< I2C PB8 Fast mode plus */ |
AnnaBridge | 171:3a7713b1edbc | 5635 | #define SYSCFG_CFGR2_I2C_PB9_FMP_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 5636 | #define SYSCFG_CFGR2_I2C_PB9_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C_PB9_FMP_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 5637 | #define SYSCFG_CFGR2_I2C_PB9_FMP SYSCFG_CFGR2_I2C_PB9_FMP_Msk /*!< I2C PB9 Fast mode plus */ |
AnnaBridge | 171:3a7713b1edbc | 5638 | #define SYSCFG_CFGR2_I2C1_FMP_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 5639 | #define SYSCFG_CFGR2_I2C1_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C1_FMP_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 5640 | #define SYSCFG_CFGR2_I2C1_FMP SYSCFG_CFGR2_I2C1_FMP_Msk /*!< I2C1 Fast mode plus */ |
AnnaBridge | 171:3a7713b1edbc | 5641 | #define SYSCFG_CFGR2_I2C2_FMP_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 5642 | #define SYSCFG_CFGR2_I2C2_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C2_FMP_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 5643 | #define SYSCFG_CFGR2_I2C2_FMP SYSCFG_CFGR2_I2C2_FMP_Msk /*!< I2C2 Fast mode plus */ |
AnnaBridge | 171:3a7713b1edbc | 5644 | #define SYSCFG_CFGR2_I2C3_FMP_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 5645 | #define SYSCFG_CFGR2_I2C3_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C3_FMP_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 5646 | #define SYSCFG_CFGR2_I2C3_FMP SYSCFG_CFGR2_I2C3_FMP_Msk /*!< I2C3 Fast mode plus */ |
AnnaBridge | 171:3a7713b1edbc | 5647 | |
AnnaBridge | 171:3a7713b1edbc | 5648 | /***************** Bit definition for SYSCFG_EXTICR1 register ***************/ |
AnnaBridge | 171:3a7713b1edbc | 5649 | #define SYSCFG_EXTICR1_EXTI0_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5650 | #define SYSCFG_EXTICR1_EXTI0_Msk (0xFU << SYSCFG_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */ |
AnnaBridge | 171:3a7713b1edbc | 5651 | #define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk /*!< EXTI 0 configuration */ |
AnnaBridge | 171:3a7713b1edbc | 5652 | #define SYSCFG_EXTICR1_EXTI1_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 5653 | #define SYSCFG_EXTICR1_EXTI1_Msk (0xFU << SYSCFG_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */ |
AnnaBridge | 171:3a7713b1edbc | 5654 | #define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk /*!< EXTI 1 configuration */ |
AnnaBridge | 171:3a7713b1edbc | 5655 | #define SYSCFG_EXTICR1_EXTI2_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 5656 | #define SYSCFG_EXTICR1_EXTI2_Msk (0xFU << SYSCFG_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */ |
AnnaBridge | 171:3a7713b1edbc | 5657 | #define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk /*!< EXTI 2 configuration */ |
AnnaBridge | 171:3a7713b1edbc | 5658 | #define SYSCFG_EXTICR1_EXTI3_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 5659 | #define SYSCFG_EXTICR1_EXTI3_Msk (0xFU << SYSCFG_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */ |
AnnaBridge | 171:3a7713b1edbc | 5660 | #define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk /*!< EXTI 3 configuration */ |
AnnaBridge | 171:3a7713b1edbc | 5661 | |
AnnaBridge | 171:3a7713b1edbc | 5662 | /** |
AnnaBridge | 171:3a7713b1edbc | 5663 | * @brief EXTI0 configuration |
AnnaBridge | 171:3a7713b1edbc | 5664 | */ |
AnnaBridge | 171:3a7713b1edbc | 5665 | #define SYSCFG_EXTICR1_EXTI0_PA (0x00000000U) /*!< PA[0] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5666 | #define SYSCFG_EXTICR1_EXTI0_PB (0x00000001U) /*!< PB[0] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5667 | #define SYSCFG_EXTICR1_EXTI0_PC (0x00000002U) /*!< PC[0] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5668 | #define SYSCFG_EXTICR1_EXTI0_PD (0x00000003U) /*!< PD[0] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5669 | #define SYSCFG_EXTICR1_EXTI0_PE (0x00000004U) /*!< PE[0] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5670 | #define SYSCFG_EXTICR1_EXTI0_PH (0x00000005U) /*!< PH[0] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5671 | |
AnnaBridge | 171:3a7713b1edbc | 5672 | /** |
AnnaBridge | 171:3a7713b1edbc | 5673 | * @brief EXTI1 configuration |
AnnaBridge | 171:3a7713b1edbc | 5674 | */ |
AnnaBridge | 171:3a7713b1edbc | 5675 | #define SYSCFG_EXTICR1_EXTI1_PA (0x00000000U) /*!< PA[1] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5676 | #define SYSCFG_EXTICR1_EXTI1_PB (0x00000010U) /*!< PB[1] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5677 | #define SYSCFG_EXTICR1_EXTI1_PC (0x00000020U) /*!< PC[1] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5678 | #define SYSCFG_EXTICR1_EXTI1_PD (0x00000030U) /*!< PD[1] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5679 | #define SYSCFG_EXTICR1_EXTI1_PE (0x00000040U) /*!< PE[1] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5680 | #define SYSCFG_EXTICR1_EXTI1_PH (0x00000050U) /*!< PH[1] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5681 | |
AnnaBridge | 171:3a7713b1edbc | 5682 | /** |
AnnaBridge | 171:3a7713b1edbc | 5683 | * @brief EXTI2 configuration |
AnnaBridge | 171:3a7713b1edbc | 5684 | */ |
AnnaBridge | 171:3a7713b1edbc | 5685 | #define SYSCFG_EXTICR1_EXTI2_PA (0x00000000U) /*!< PA[2] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5686 | #define SYSCFG_EXTICR1_EXTI2_PB (0x00000100U) /*!< PB[2] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5687 | #define SYSCFG_EXTICR1_EXTI2_PC (0x00000200U) /*!< PC[2] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5688 | #define SYSCFG_EXTICR1_EXTI2_PD (0x00000300U) /*!< PD[2] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5689 | #define SYSCFG_EXTICR1_EXTI2_PE (0x00000400U) /*!< PE[2] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5690 | |
AnnaBridge | 171:3a7713b1edbc | 5691 | /** |
AnnaBridge | 171:3a7713b1edbc | 5692 | * @brief EXTI3 configuration |
AnnaBridge | 171:3a7713b1edbc | 5693 | */ |
AnnaBridge | 171:3a7713b1edbc | 5694 | #define SYSCFG_EXTICR1_EXTI3_PA (0x00000000U) /*!< PA[3] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5695 | #define SYSCFG_EXTICR1_EXTI3_PB (0x00001000U) /*!< PB[3] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5696 | #define SYSCFG_EXTICR1_EXTI3_PC (0x00002000U) /*!< PC[3] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5697 | #define SYSCFG_EXTICR1_EXTI3_PD (0x00003000U) /*!< PD[3] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5698 | #define SYSCFG_EXTICR1_EXTI3_PE (0x00004000U) /*!< PE[3] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5699 | |
AnnaBridge | 171:3a7713b1edbc | 5700 | /***************** Bit definition for SYSCFG_EXTICR2 register *****************/ |
AnnaBridge | 171:3a7713b1edbc | 5701 | #define SYSCFG_EXTICR2_EXTI4_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5702 | #define SYSCFG_EXTICR2_EXTI4_Msk (0xFU << SYSCFG_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */ |
AnnaBridge | 171:3a7713b1edbc | 5703 | #define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk /*!< EXTI 4 configuration */ |
AnnaBridge | 171:3a7713b1edbc | 5704 | #define SYSCFG_EXTICR2_EXTI5_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 5705 | #define SYSCFG_EXTICR2_EXTI5_Msk (0xFU << SYSCFG_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */ |
AnnaBridge | 171:3a7713b1edbc | 5706 | #define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk /*!< EXTI 5 configuration */ |
AnnaBridge | 171:3a7713b1edbc | 5707 | #define SYSCFG_EXTICR2_EXTI6_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 5708 | #define SYSCFG_EXTICR2_EXTI6_Msk (0xFU << SYSCFG_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */ |
AnnaBridge | 171:3a7713b1edbc | 5709 | #define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk /*!< EXTI 6 configuration */ |
AnnaBridge | 171:3a7713b1edbc | 5710 | #define SYSCFG_EXTICR2_EXTI7_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 5711 | #define SYSCFG_EXTICR2_EXTI7_Msk (0xFU << SYSCFG_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */ |
AnnaBridge | 171:3a7713b1edbc | 5712 | #define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk /*!< EXTI 7 configuration */ |
AnnaBridge | 171:3a7713b1edbc | 5713 | |
AnnaBridge | 171:3a7713b1edbc | 5714 | /** |
AnnaBridge | 171:3a7713b1edbc | 5715 | * @brief EXTI4 configuration |
AnnaBridge | 171:3a7713b1edbc | 5716 | */ |
AnnaBridge | 171:3a7713b1edbc | 5717 | #define SYSCFG_EXTICR2_EXTI4_PA (0x00000000U) /*!< PA[4] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5718 | #define SYSCFG_EXTICR2_EXTI4_PB (0x00000001U) /*!< PB[4] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5719 | #define SYSCFG_EXTICR2_EXTI4_PC (0x00000002U) /*!< PC[4] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5720 | #define SYSCFG_EXTICR2_EXTI4_PD (0x00000003U) /*!< PD[4] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5721 | #define SYSCFG_EXTICR2_EXTI4_PE (0x00000004U) /*!< PE[4] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5722 | |
AnnaBridge | 171:3a7713b1edbc | 5723 | /** |
AnnaBridge | 171:3a7713b1edbc | 5724 | * @brief EXTI5 configuration |
AnnaBridge | 171:3a7713b1edbc | 5725 | */ |
AnnaBridge | 171:3a7713b1edbc | 5726 | #define SYSCFG_EXTICR2_EXTI5_PA (0x00000000U) /*!< PA[5] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5727 | #define SYSCFG_EXTICR2_EXTI5_PB (0x00000010U) /*!< PB[5] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5728 | #define SYSCFG_EXTICR2_EXTI5_PC (0x00000020U) /*!< PC[5] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5729 | #define SYSCFG_EXTICR2_EXTI5_PD (0x00000030U) /*!< PD[5] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5730 | #define SYSCFG_EXTICR2_EXTI5_PE (0x00000040U) /*!< PE[5] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5731 | |
AnnaBridge | 171:3a7713b1edbc | 5732 | /** |
AnnaBridge | 171:3a7713b1edbc | 5733 | * @brief EXTI6 configuration |
AnnaBridge | 171:3a7713b1edbc | 5734 | */ |
AnnaBridge | 171:3a7713b1edbc | 5735 | #define SYSCFG_EXTICR2_EXTI6_PA (0x00000000U) /*!< PA[6] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5736 | #define SYSCFG_EXTICR2_EXTI6_PB (0x00000100U) /*!< PB[6] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5737 | #define SYSCFG_EXTICR2_EXTI6_PC (0x00000200U) /*!< PC[6] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5738 | #define SYSCFG_EXTICR2_EXTI6_PD (0x00000300U) /*!< PD[6] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5739 | #define SYSCFG_EXTICR2_EXTI6_PE (0x00000400U) /*!< PE[6] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5740 | |
AnnaBridge | 171:3a7713b1edbc | 5741 | /** |
AnnaBridge | 171:3a7713b1edbc | 5742 | * @brief EXTI7 configuration |
AnnaBridge | 171:3a7713b1edbc | 5743 | */ |
AnnaBridge | 171:3a7713b1edbc | 5744 | #define SYSCFG_EXTICR2_EXTI7_PA (0x00000000U) /*!< PA[7] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5745 | #define SYSCFG_EXTICR2_EXTI7_PB (0x00001000U) /*!< PB[7] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5746 | #define SYSCFG_EXTICR2_EXTI7_PC (0x00002000U) /*!< PC[7] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5747 | #define SYSCFG_EXTICR2_EXTI7_PD (0x00003000U) /*!< PD[7] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5748 | #define SYSCFG_EXTICR2_EXTI7_PE (0x00004000U) /*!< PE[7] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5749 | |
AnnaBridge | 171:3a7713b1edbc | 5750 | /***************** Bit definition for SYSCFG_EXTICR3 register *****************/ |
AnnaBridge | 171:3a7713b1edbc | 5751 | #define SYSCFG_EXTICR3_EXTI8_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5752 | #define SYSCFG_EXTICR3_EXTI8_Msk (0xFU << SYSCFG_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */ |
AnnaBridge | 171:3a7713b1edbc | 5753 | #define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk /*!< EXTI 8 configuration */ |
AnnaBridge | 171:3a7713b1edbc | 5754 | #define SYSCFG_EXTICR3_EXTI9_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 5755 | #define SYSCFG_EXTICR3_EXTI9_Msk (0xFU << SYSCFG_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */ |
AnnaBridge | 171:3a7713b1edbc | 5756 | #define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk /*!< EXTI 9 configuration */ |
AnnaBridge | 171:3a7713b1edbc | 5757 | #define SYSCFG_EXTICR3_EXTI10_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 5758 | #define SYSCFG_EXTICR3_EXTI10_Msk (0xFU << SYSCFG_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */ |
AnnaBridge | 171:3a7713b1edbc | 5759 | #define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk /*!< EXTI 10 configuration */ |
AnnaBridge | 171:3a7713b1edbc | 5760 | #define SYSCFG_EXTICR3_EXTI11_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 5761 | #define SYSCFG_EXTICR3_EXTI11_Msk (0xFU << SYSCFG_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */ |
AnnaBridge | 171:3a7713b1edbc | 5762 | #define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk /*!< EXTI 11 configuration */ |
AnnaBridge | 171:3a7713b1edbc | 5763 | |
AnnaBridge | 171:3a7713b1edbc | 5764 | /** |
AnnaBridge | 171:3a7713b1edbc | 5765 | * @brief EXTI8 configuration |
AnnaBridge | 171:3a7713b1edbc | 5766 | */ |
AnnaBridge | 171:3a7713b1edbc | 5767 | #define SYSCFG_EXTICR3_EXTI8_PA (0x00000000U) /*!< PA[8] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5768 | #define SYSCFG_EXTICR3_EXTI8_PB (0x00000001U) /*!< PB[8] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5769 | #define SYSCFG_EXTICR3_EXTI8_PC (0x00000002U) /*!< PC[8] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5770 | #define SYSCFG_EXTICR3_EXTI8_PD (0x00000003U) /*!< PD[8] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5771 | #define SYSCFG_EXTICR3_EXTI8_PE (0x00000004U) /*!< PE[8] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5772 | |
AnnaBridge | 171:3a7713b1edbc | 5773 | /** |
AnnaBridge | 171:3a7713b1edbc | 5774 | * @brief EXTI9 configuration |
AnnaBridge | 171:3a7713b1edbc | 5775 | */ |
AnnaBridge | 171:3a7713b1edbc | 5776 | #define SYSCFG_EXTICR3_EXTI9_PA (0x00000000U) /*!< PA[9] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5777 | #define SYSCFG_EXTICR3_EXTI9_PB (0x00000010U) /*!< PB[9] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5778 | #define SYSCFG_EXTICR3_EXTI9_PC (0x00000020U) /*!< PC[9] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5779 | #define SYSCFG_EXTICR3_EXTI9_PD (0x00000030U) /*!< PD[9] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5780 | #define SYSCFG_EXTICR3_EXTI9_PE (0x00000040U) /*!< PE[9] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5781 | #define SYSCFG_EXTICR3_EXTI9_PH (0x00000050U) /*!< PH[9] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5782 | |
AnnaBridge | 171:3a7713b1edbc | 5783 | /** |
AnnaBridge | 171:3a7713b1edbc | 5784 | * @brief EXTI10 configuration |
AnnaBridge | 171:3a7713b1edbc | 5785 | */ |
AnnaBridge | 171:3a7713b1edbc | 5786 | #define SYSCFG_EXTICR3_EXTI10_PA (0x00000000U) /*!< PA[10] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5787 | #define SYSCFG_EXTICR3_EXTI10_PB (0x00000100U) /*!< PB[10] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5788 | #define SYSCFG_EXTICR3_EXTI10_PC (0x00000200U) /*!< PC[10] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5789 | #define SYSCFG_EXTICR3_EXTI10_PD (0x00000300U) /*!< PD[10] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5790 | #define SYSCFG_EXTICR3_EXTI10_PE (0x00000400U) /*!< PE[10] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5791 | #define SYSCFG_EXTICR3_EXTI10_PH (0x00000500U) /*!< PH[10] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5792 | |
AnnaBridge | 171:3a7713b1edbc | 5793 | /** |
AnnaBridge | 171:3a7713b1edbc | 5794 | * @brief EXTI11 configuration |
AnnaBridge | 171:3a7713b1edbc | 5795 | */ |
AnnaBridge | 171:3a7713b1edbc | 5796 | #define SYSCFG_EXTICR3_EXTI11_PA (0x00000000U) /*!< PA[11] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5797 | #define SYSCFG_EXTICR3_EXTI11_PB (0x00001000U) /*!< PB[11] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5798 | #define SYSCFG_EXTICR3_EXTI11_PC (0x00002000U) /*!< PC[11] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5799 | #define SYSCFG_EXTICR3_EXTI11_PD (0x00003000U) /*!< PD[11] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5800 | #define SYSCFG_EXTICR3_EXTI11_PE (0x00004000U) /*!< PE[11] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5801 | |
AnnaBridge | 171:3a7713b1edbc | 5802 | /***************** Bit definition for SYSCFG_EXTICR4 register *****************/ |
AnnaBridge | 171:3a7713b1edbc | 5803 | #define SYSCFG_EXTICR4_EXTI12_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5804 | #define SYSCFG_EXTICR4_EXTI12_Msk (0xFU << SYSCFG_EXTICR4_EXTI12_Pos) /*!< 0x0000000F */ |
AnnaBridge | 171:3a7713b1edbc | 5805 | #define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk /*!< EXTI 12 configuration */ |
AnnaBridge | 171:3a7713b1edbc | 5806 | #define SYSCFG_EXTICR4_EXTI13_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 5807 | #define SYSCFG_EXTICR4_EXTI13_Msk (0xFU << SYSCFG_EXTICR4_EXTI13_Pos) /*!< 0x000000F0 */ |
AnnaBridge | 171:3a7713b1edbc | 5808 | #define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk /*!< EXTI 13 configuration */ |
AnnaBridge | 171:3a7713b1edbc | 5809 | #define SYSCFG_EXTICR4_EXTI14_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 5810 | #define SYSCFG_EXTICR4_EXTI14_Msk (0xFU << SYSCFG_EXTICR4_EXTI14_Pos) /*!< 0x00000F00 */ |
AnnaBridge | 171:3a7713b1edbc | 5811 | #define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk /*!< EXTI 14 configuration */ |
AnnaBridge | 171:3a7713b1edbc | 5812 | #define SYSCFG_EXTICR4_EXTI15_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 5813 | #define SYSCFG_EXTICR4_EXTI15_Msk (0xFU << SYSCFG_EXTICR4_EXTI15_Pos) /*!< 0x0000F000 */ |
AnnaBridge | 171:3a7713b1edbc | 5814 | #define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk /*!< EXTI 15 configuration */ |
AnnaBridge | 171:3a7713b1edbc | 5815 | |
AnnaBridge | 171:3a7713b1edbc | 5816 | /** |
AnnaBridge | 171:3a7713b1edbc | 5817 | * @brief EXTI12 configuration |
AnnaBridge | 171:3a7713b1edbc | 5818 | */ |
AnnaBridge | 171:3a7713b1edbc | 5819 | #define SYSCFG_EXTICR4_EXTI12_PA (0x00000000U) /*!< PA[12] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5820 | #define SYSCFG_EXTICR4_EXTI12_PB (0x00000001U) /*!< PB[12] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5821 | #define SYSCFG_EXTICR4_EXTI12_PC (0x00000002U) /*!< PC[12] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5822 | #define SYSCFG_EXTICR4_EXTI12_PD (0x00000003U) /*!< PD[12] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5823 | #define SYSCFG_EXTICR4_EXTI12_PE (0x00000004U) /*!< PE[12] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5824 | |
AnnaBridge | 171:3a7713b1edbc | 5825 | /** |
AnnaBridge | 171:3a7713b1edbc | 5826 | * @brief EXTI13 configuration |
AnnaBridge | 171:3a7713b1edbc | 5827 | */ |
AnnaBridge | 171:3a7713b1edbc | 5828 | #define SYSCFG_EXTICR4_EXTI13_PA (0x00000000U) /*!< PA[13] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5829 | #define SYSCFG_EXTICR4_EXTI13_PB (0x00000010U) /*!< PB[13] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5830 | #define SYSCFG_EXTICR4_EXTI13_PC (0x00000020U) /*!< PC[13] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5831 | #define SYSCFG_EXTICR4_EXTI13_PD (0x00000030U) /*!< PD[13] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5832 | #define SYSCFG_EXTICR4_EXTI13_PE (0x00000040U) /*!< PE[13] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5833 | |
AnnaBridge | 171:3a7713b1edbc | 5834 | /** |
AnnaBridge | 171:3a7713b1edbc | 5835 | * @brief EXTI14 configuration |
AnnaBridge | 171:3a7713b1edbc | 5836 | */ |
AnnaBridge | 171:3a7713b1edbc | 5837 | #define SYSCFG_EXTICR4_EXTI14_PA (0x00000000U) /*!< PA[14] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5838 | #define SYSCFG_EXTICR4_EXTI14_PB (0x00000100U) /*!< PB[14] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5839 | #define SYSCFG_EXTICR4_EXTI14_PC (0x00000200U) /*!< PC[14] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5840 | #define SYSCFG_EXTICR4_EXTI14_PD (0x00000300U) /*!< PD[14] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5841 | #define SYSCFG_EXTICR4_EXTI14_PE (0x00000400U) /*!< PE[14] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5842 | |
AnnaBridge | 171:3a7713b1edbc | 5843 | /** |
AnnaBridge | 171:3a7713b1edbc | 5844 | * @brief EXTI15 configuration |
AnnaBridge | 171:3a7713b1edbc | 5845 | */ |
AnnaBridge | 171:3a7713b1edbc | 5846 | #define SYSCFG_EXTICR4_EXTI15_PA (0x00000000U) /*!< PA[15] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5847 | #define SYSCFG_EXTICR4_EXTI15_PB (0x00001000U) /*!< PB[15] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5848 | #define SYSCFG_EXTICR4_EXTI15_PC (0x00002000U) /*!< PC[15] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5849 | #define SYSCFG_EXTICR4_EXTI15_PD (0x00003000U) /*!< PD[15] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5850 | #define SYSCFG_EXTICR4_EXTI15_PE (0x00004000U) /*!< PE[15] pin */ |
AnnaBridge | 171:3a7713b1edbc | 5851 | |
AnnaBridge | 171:3a7713b1edbc | 5852 | |
AnnaBridge | 171:3a7713b1edbc | 5853 | /***************** Bit definition for SYSCFG_CFGR3 register ****************/ |
AnnaBridge | 171:3a7713b1edbc | 5854 | #define SYSCFG_CFGR3_VREF_OUT_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 5855 | #define SYSCFG_CFGR3_VREF_OUT_Msk (0x3U << SYSCFG_CFGR3_VREF_OUT_Pos) /*!< 0x00000030 */ |
AnnaBridge | 171:3a7713b1edbc | 5856 | #define SYSCFG_CFGR3_VREF_OUT SYSCFG_CFGR3_VREF_OUT_Msk /*!< Verf_ADC connection bit */ |
AnnaBridge | 171:3a7713b1edbc | 5857 | #define SYSCFG_CFGR3_VREF_OUT_0 (0x1U << SYSCFG_CFGR3_VREF_OUT_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 5858 | #define SYSCFG_CFGR3_VREF_OUT_1 (0x2U << SYSCFG_CFGR3_VREF_OUT_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 5859 | #define SYSCFG_CFGR3_ENBUF_VREFINT_ADC_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 5860 | #define SYSCFG_CFGR3_ENBUF_VREFINT_ADC_Msk (0x1U << SYSCFG_CFGR3_ENBUF_VREFINT_ADC_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 5861 | #define SYSCFG_CFGR3_ENBUF_VREFINT_ADC SYSCFG_CFGR3_ENBUF_VREFINT_ADC_Msk /*!< VREFINT reference for ADC enable bit */ |
AnnaBridge | 171:3a7713b1edbc | 5862 | #define SYSCFG_CFGR3_ENBUF_SENSOR_ADC_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 5863 | #define SYSCFG_CFGR3_ENBUF_SENSOR_ADC_Msk (0x1U << SYSCFG_CFGR3_ENBUF_SENSOR_ADC_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 5864 | #define SYSCFG_CFGR3_ENBUF_SENSOR_ADC SYSCFG_CFGR3_ENBUF_SENSOR_ADC_Msk /*!< Sensor reference for ADC enable bit */ |
AnnaBridge | 171:3a7713b1edbc | 5865 | #define SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 5866 | #define SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP_Msk (0x1U << SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 5867 | #define SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP_Msk /*!< VREFINT reference for comparator 2 enable bit */ |
AnnaBridge | 171:3a7713b1edbc | 5868 | #define SYSCFG_CFGR3_ENREF_HSI48_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 5869 | #define SYSCFG_CFGR3_ENREF_HSI48_Msk (0x1U << SYSCFG_CFGR3_ENREF_HSI48_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 5870 | #define SYSCFG_CFGR3_ENREF_HSI48 SYSCFG_CFGR3_ENREF_HSI48_Msk /*!< VREFINT reference or 48 MHz RC oscillator enable bit */ |
AnnaBridge | 171:3a7713b1edbc | 5871 | #define SYSCFG_CFGR3_VREFINT_RDYF_Pos (30U) |
AnnaBridge | 171:3a7713b1edbc | 5872 | #define SYSCFG_CFGR3_VREFINT_RDYF_Msk (0x1U << SYSCFG_CFGR3_VREFINT_RDYF_Pos) /*!< 0x40000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5873 | #define SYSCFG_CFGR3_VREFINT_RDYF SYSCFG_CFGR3_VREFINT_RDYF_Msk /*!< VREFINT ready flag */ |
AnnaBridge | 171:3a7713b1edbc | 5874 | #define SYSCFG_CFGR3_REF_LOCK_Pos (31U) |
AnnaBridge | 171:3a7713b1edbc | 5875 | #define SYSCFG_CFGR3_REF_LOCK_Msk (0x1U << SYSCFG_CFGR3_REF_LOCK_Pos) /*!< 0x80000000 */ |
AnnaBridge | 171:3a7713b1edbc | 5876 | #define SYSCFG_CFGR3_REF_LOCK SYSCFG_CFGR3_REF_LOCK_Msk /*!< CFGR3 lock bit */ |
AnnaBridge | 171:3a7713b1edbc | 5877 | |
AnnaBridge | 171:3a7713b1edbc | 5878 | /* Legacy defines */ |
AnnaBridge | 171:3a7713b1edbc | 5879 | |
AnnaBridge | 171:3a7713b1edbc | 5880 | #define SYSCFG_CFGR3_ENBUF_BGAP_ADC SYSCFG_CFGR3_ENBUF_VREFINT_ADC |
AnnaBridge | 171:3a7713b1edbc | 5881 | #define SYSCFG_CFGR3_ENBUFLP_BGAP_COMP SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP |
AnnaBridge | 171:3a7713b1edbc | 5882 | #define SYSCFG_CFGR3_ENREF_RC48MHz SYSCFG_CFGR3_ENREF_HSI48 |
AnnaBridge | 171:3a7713b1edbc | 5883 | #define SYSCFG_CFGR3_REF_RC48MHz_RDYF SYSCFG_CFGR3_VREFINT_RDYF |
AnnaBridge | 171:3a7713b1edbc | 5884 | #define SYSCFG_CFGR3_REF_HSI48_RDYF SYSCFG_CFGR3_VREFINT_RDYF |
AnnaBridge | 171:3a7713b1edbc | 5885 | #define SYSCFG_VREFINT_ADC_RDYF SYSCFG_CFGR3_VREFINT_RDYF |
AnnaBridge | 171:3a7713b1edbc | 5886 | #define SYSCFG_CFGR3_SENSOR_ADC_RDYF SYSCFG_CFGR3_VREFINT_RDYF |
AnnaBridge | 171:3a7713b1edbc | 5887 | #define SYSCFG_CFGR3_VREFINT_ADC_RDYF SYSCFG_CFGR3_VREFINT_RDYF |
AnnaBridge | 171:3a7713b1edbc | 5888 | #define SYSCFG_CFGR3_VREFINT_COMP_RDYF SYSCFG_CFGR3_VREFINT_RDYF |
AnnaBridge | 171:3a7713b1edbc | 5889 | |
AnnaBridge | 171:3a7713b1edbc | 5890 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 5891 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 5892 | /* Timers (TIM) */ |
AnnaBridge | 171:3a7713b1edbc | 5893 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 5894 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 5895 | /* |
AnnaBridge | 171:3a7713b1edbc | 5896 | * @brief Specific device feature definitions (not present on all devices in the STM32L0 family) |
AnnaBridge | 171:3a7713b1edbc | 5897 | */ |
AnnaBridge | 171:3a7713b1edbc | 5898 | #if defined (STM32L071xx) || defined (STM32L072xx) || defined (STM32L073xx) \ |
AnnaBridge | 171:3a7713b1edbc | 5899 | || defined (STM32L081xx) || defined (STM32L082xx) || defined (STM32L083xx) |
AnnaBridge | 171:3a7713b1edbc | 5900 | #define TIM_TIM2_REMAP_HSI_SUPPORT /*!<Support remap HSI on TIM2 */ |
AnnaBridge | 171:3a7713b1edbc | 5901 | #define TIM_TIM2_REMAP_HSI48_SUPPORT /*!<Support remap HSI48 on TIM2 */ |
AnnaBridge | 171:3a7713b1edbc | 5902 | #else |
AnnaBridge | 171:3a7713b1edbc | 5903 | #define TIM_TIM2_REMAP_HSI48_SUPPORT /*!<Support remap HSI48 on TIM2 */ |
AnnaBridge | 171:3a7713b1edbc | 5904 | #endif |
AnnaBridge | 171:3a7713b1edbc | 5905 | |
AnnaBridge | 171:3a7713b1edbc | 5906 | /******************* Bit definition for TIM_CR1 register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 5907 | #define TIM_CR1_CEN_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5908 | #define TIM_CR1_CEN_Msk (0x1U << TIM_CR1_CEN_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 5909 | #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */ |
AnnaBridge | 171:3a7713b1edbc | 5910 | #define TIM_CR1_UDIS_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 5911 | #define TIM_CR1_UDIS_Msk (0x1U << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 5912 | #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */ |
AnnaBridge | 171:3a7713b1edbc | 5913 | #define TIM_CR1_URS_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 5914 | #define TIM_CR1_URS_Msk (0x1U << TIM_CR1_URS_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 5915 | #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */ |
AnnaBridge | 171:3a7713b1edbc | 5916 | #define TIM_CR1_OPM_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 5917 | #define TIM_CR1_OPM_Msk (0x1U << TIM_CR1_OPM_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 5918 | #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */ |
AnnaBridge | 171:3a7713b1edbc | 5919 | #define TIM_CR1_DIR_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 5920 | #define TIM_CR1_DIR_Msk (0x1U << TIM_CR1_DIR_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 5921 | #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */ |
AnnaBridge | 171:3a7713b1edbc | 5922 | |
AnnaBridge | 171:3a7713b1edbc | 5923 | #define TIM_CR1_CMS_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 5924 | #define TIM_CR1_CMS_Msk (0x3U << TIM_CR1_CMS_Pos) /*!< 0x00000060 */ |
AnnaBridge | 171:3a7713b1edbc | 5925 | #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */ |
AnnaBridge | 171:3a7713b1edbc | 5926 | #define TIM_CR1_CMS_0 (0x1U << TIM_CR1_CMS_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 5927 | #define TIM_CR1_CMS_1 (0x2U << TIM_CR1_CMS_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 5928 | |
AnnaBridge | 171:3a7713b1edbc | 5929 | #define TIM_CR1_ARPE_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 5930 | #define TIM_CR1_ARPE_Msk (0x1U << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 5931 | #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */ |
AnnaBridge | 171:3a7713b1edbc | 5932 | |
AnnaBridge | 171:3a7713b1edbc | 5933 | #define TIM_CR1_CKD_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 5934 | #define TIM_CR1_CKD_Msk (0x3U << TIM_CR1_CKD_Pos) /*!< 0x00000300 */ |
AnnaBridge | 171:3a7713b1edbc | 5935 | #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */ |
AnnaBridge | 171:3a7713b1edbc | 5936 | #define TIM_CR1_CKD_0 (0x1U << TIM_CR1_CKD_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 5937 | #define TIM_CR1_CKD_1 (0x2U << TIM_CR1_CKD_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 5938 | |
AnnaBridge | 171:3a7713b1edbc | 5939 | /******************* Bit definition for TIM_CR2 register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 5940 | #define TIM_CR2_CCDS_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 5941 | #define TIM_CR2_CCDS_Msk (0x1U << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 5942 | #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */ |
AnnaBridge | 171:3a7713b1edbc | 5943 | |
AnnaBridge | 171:3a7713b1edbc | 5944 | #define TIM_CR2_MMS_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 5945 | #define TIM_CR2_MMS_Msk (0x7U << TIM_CR2_MMS_Pos) /*!< 0x00000070 */ |
AnnaBridge | 171:3a7713b1edbc | 5946 | #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */ |
AnnaBridge | 171:3a7713b1edbc | 5947 | #define TIM_CR2_MMS_0 (0x1U << TIM_CR2_MMS_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 5948 | #define TIM_CR2_MMS_1 (0x2U << TIM_CR2_MMS_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 5949 | #define TIM_CR2_MMS_2 (0x4U << TIM_CR2_MMS_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 5950 | |
AnnaBridge | 171:3a7713b1edbc | 5951 | #define TIM_CR2_TI1S_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 5952 | #define TIM_CR2_TI1S_Msk (0x1U << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 5953 | #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */ |
AnnaBridge | 171:3a7713b1edbc | 5954 | |
AnnaBridge | 171:3a7713b1edbc | 5955 | /******************* Bit definition for TIM_SMCR register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 5956 | #define TIM_SMCR_SMS_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 5957 | #define TIM_SMCR_SMS_Msk (0x7U << TIM_SMCR_SMS_Pos) /*!< 0x00000007 */ |
AnnaBridge | 171:3a7713b1edbc | 5958 | #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */ |
AnnaBridge | 171:3a7713b1edbc | 5959 | #define TIM_SMCR_SMS_0 (0x1U << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 5960 | #define TIM_SMCR_SMS_1 (0x2U << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 5961 | #define TIM_SMCR_SMS_2 (0x4U << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 5962 | |
AnnaBridge | 171:3a7713b1edbc | 5963 | #define TIM_SMCR_OCCS_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 5964 | #define TIM_SMCR_OCCS_Msk (0x1U << TIM_SMCR_OCCS_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 5965 | #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk /*!< OCREF clear selection */ |
AnnaBridge | 171:3a7713b1edbc | 5966 | |
AnnaBridge | 171:3a7713b1edbc | 5967 | #define TIM_SMCR_TS_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 5968 | #define TIM_SMCR_TS_Msk (0x7U << TIM_SMCR_TS_Pos) /*!< 0x00000070 */ |
AnnaBridge | 171:3a7713b1edbc | 5969 | #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */ |
AnnaBridge | 171:3a7713b1edbc | 5970 | #define TIM_SMCR_TS_0 (0x1U << TIM_SMCR_TS_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 5971 | #define TIM_SMCR_TS_1 (0x2U << TIM_SMCR_TS_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 5972 | #define TIM_SMCR_TS_2 (0x4U << TIM_SMCR_TS_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 5973 | |
AnnaBridge | 171:3a7713b1edbc | 5974 | #define TIM_SMCR_MSM_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 5975 | #define TIM_SMCR_MSM_Msk (0x1U << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 5976 | #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */ |
AnnaBridge | 171:3a7713b1edbc | 5977 | |
AnnaBridge | 171:3a7713b1edbc | 5978 | #define TIM_SMCR_ETF_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 5979 | #define TIM_SMCR_ETF_Msk (0xFU << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */ |
AnnaBridge | 171:3a7713b1edbc | 5980 | #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */ |
AnnaBridge | 171:3a7713b1edbc | 5981 | #define TIM_SMCR_ETF_0 (0x1U << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 5982 | #define TIM_SMCR_ETF_1 (0x2U << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 5983 | #define TIM_SMCR_ETF_2 (0x4U << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 5984 | #define TIM_SMCR_ETF_3 (0x8U << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 5985 | |
AnnaBridge | 171:3a7713b1edbc | 5986 | #define TIM_SMCR_ETPS_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 5987 | #define TIM_SMCR_ETPS_Msk (0x3U << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */ |
AnnaBridge | 171:3a7713b1edbc | 5988 | #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */ |
AnnaBridge | 171:3a7713b1edbc | 5989 | #define TIM_SMCR_ETPS_0 (0x1U << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 5990 | #define TIM_SMCR_ETPS_1 (0x2U << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 5991 | |
AnnaBridge | 171:3a7713b1edbc | 5992 | #define TIM_SMCR_ECE_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 5993 | #define TIM_SMCR_ECE_Msk (0x1U << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 5994 | #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */ |
AnnaBridge | 171:3a7713b1edbc | 5995 | #define TIM_SMCR_ETP_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 5996 | #define TIM_SMCR_ETP_Msk (0x1U << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 5997 | #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */ |
AnnaBridge | 171:3a7713b1edbc | 5998 | |
AnnaBridge | 171:3a7713b1edbc | 5999 | /******************* Bit definition for TIM_DIER register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 6000 | #define TIM_DIER_UIE_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 6001 | #define TIM_DIER_UIE_Msk (0x1U << TIM_DIER_UIE_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 6002 | #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 6003 | #define TIM_DIER_CC1IE_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 6004 | #define TIM_DIER_CC1IE_Msk (0x1U << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 6005 | #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 6006 | #define TIM_DIER_CC2IE_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 6007 | #define TIM_DIER_CC2IE_Msk (0x1U << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 6008 | #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 6009 | #define TIM_DIER_CC3IE_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 6010 | #define TIM_DIER_CC3IE_Msk (0x1U << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 6011 | #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 6012 | #define TIM_DIER_CC4IE_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 6013 | #define TIM_DIER_CC4IE_Msk (0x1U << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 6014 | #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 6015 | #define TIM_DIER_TIE_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 6016 | #define TIM_DIER_TIE_Msk (0x1U << TIM_DIER_TIE_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 6017 | #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 6018 | #define TIM_DIER_UDE_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 6019 | #define TIM_DIER_UDE_Msk (0x1U << TIM_DIER_UDE_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 6020 | #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */ |
AnnaBridge | 171:3a7713b1edbc | 6021 | #define TIM_DIER_CC1DE_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 6022 | #define TIM_DIER_CC1DE_Msk (0x1U << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 6023 | #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */ |
AnnaBridge | 171:3a7713b1edbc | 6024 | #define TIM_DIER_CC2DE_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 6025 | #define TIM_DIER_CC2DE_Msk (0x1U << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 6026 | #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */ |
AnnaBridge | 171:3a7713b1edbc | 6027 | #define TIM_DIER_CC3DE_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 6028 | #define TIM_DIER_CC3DE_Msk (0x1U << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 6029 | #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */ |
AnnaBridge | 171:3a7713b1edbc | 6030 | #define TIM_DIER_CC4DE_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 6031 | #define TIM_DIER_CC4DE_Msk (0x1U << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 6032 | #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */ |
AnnaBridge | 171:3a7713b1edbc | 6033 | #define TIM_DIER_TDE_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 6034 | #define TIM_DIER_TDE_Msk (0x1U << TIM_DIER_TDE_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 6035 | #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */ |
AnnaBridge | 171:3a7713b1edbc | 6036 | |
AnnaBridge | 171:3a7713b1edbc | 6037 | /******************** Bit definition for TIM_SR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 6038 | #define TIM_SR_UIF_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 6039 | #define TIM_SR_UIF_Msk (0x1U << TIM_SR_UIF_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 6040 | #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 6041 | #define TIM_SR_CC1IF_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 6042 | #define TIM_SR_CC1IF_Msk (0x1U << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 6043 | #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 6044 | #define TIM_SR_CC2IF_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 6045 | #define TIM_SR_CC2IF_Msk (0x1U << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 6046 | #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 6047 | #define TIM_SR_CC3IF_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 6048 | #define TIM_SR_CC3IF_Msk (0x1U << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 6049 | #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 6050 | #define TIM_SR_CC4IF_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 6051 | #define TIM_SR_CC4IF_Msk (0x1U << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 6052 | #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 6053 | #define TIM_SR_TIF_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 6054 | #define TIM_SR_TIF_Msk (0x1U << TIM_SR_TIF_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 6055 | #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 6056 | #define TIM_SR_CC1OF_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 6057 | #define TIM_SR_CC1OF_Msk (0x1U << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 6058 | #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */ |
AnnaBridge | 171:3a7713b1edbc | 6059 | #define TIM_SR_CC2OF_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 6060 | #define TIM_SR_CC2OF_Msk (0x1U << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 6061 | #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */ |
AnnaBridge | 171:3a7713b1edbc | 6062 | #define TIM_SR_CC3OF_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 6063 | #define TIM_SR_CC3OF_Msk (0x1U << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 6064 | #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */ |
AnnaBridge | 171:3a7713b1edbc | 6065 | #define TIM_SR_CC4OF_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 6066 | #define TIM_SR_CC4OF_Msk (0x1U << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 6067 | #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */ |
AnnaBridge | 171:3a7713b1edbc | 6068 | |
AnnaBridge | 171:3a7713b1edbc | 6069 | /******************* Bit definition for TIM_EGR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 6070 | #define TIM_EGR_UG_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 6071 | #define TIM_EGR_UG_Msk (0x1U << TIM_EGR_UG_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 6072 | #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */ |
AnnaBridge | 171:3a7713b1edbc | 6073 | #define TIM_EGR_CC1G_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 6074 | #define TIM_EGR_CC1G_Msk (0x1U << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 6075 | #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */ |
AnnaBridge | 171:3a7713b1edbc | 6076 | #define TIM_EGR_CC2G_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 6077 | #define TIM_EGR_CC2G_Msk (0x1U << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 6078 | #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */ |
AnnaBridge | 171:3a7713b1edbc | 6079 | #define TIM_EGR_CC3G_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 6080 | #define TIM_EGR_CC3G_Msk (0x1U << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 6081 | #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */ |
AnnaBridge | 171:3a7713b1edbc | 6082 | #define TIM_EGR_CC4G_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 6083 | #define TIM_EGR_CC4G_Msk (0x1U << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 6084 | #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */ |
AnnaBridge | 171:3a7713b1edbc | 6085 | #define TIM_EGR_TG_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 6086 | #define TIM_EGR_TG_Msk (0x1U << TIM_EGR_TG_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 6087 | #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */ |
AnnaBridge | 171:3a7713b1edbc | 6088 | |
AnnaBridge | 171:3a7713b1edbc | 6089 | /****************** Bit definition for TIM_CCMR1 register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 6090 | #define TIM_CCMR1_CC1S_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 6091 | #define TIM_CCMR1_CC1S_Msk (0x3U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */ |
AnnaBridge | 171:3a7713b1edbc | 6092 | #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */ |
AnnaBridge | 171:3a7713b1edbc | 6093 | #define TIM_CCMR1_CC1S_0 (0x1U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 6094 | #define TIM_CCMR1_CC1S_1 (0x2U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 6095 | |
AnnaBridge | 171:3a7713b1edbc | 6096 | #define TIM_CCMR1_OC1FE_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 6097 | #define TIM_CCMR1_OC1FE_Msk (0x1U << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 6098 | #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */ |
AnnaBridge | 171:3a7713b1edbc | 6099 | #define TIM_CCMR1_OC1PE_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 6100 | #define TIM_CCMR1_OC1PE_Msk (0x1U << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 6101 | #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */ |
AnnaBridge | 171:3a7713b1edbc | 6102 | |
AnnaBridge | 171:3a7713b1edbc | 6103 | #define TIM_CCMR1_OC1M_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 6104 | #define TIM_CCMR1_OC1M_Msk (0x7U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000070 */ |
AnnaBridge | 171:3a7713b1edbc | 6105 | #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */ |
AnnaBridge | 171:3a7713b1edbc | 6106 | #define TIM_CCMR1_OC1M_0 (0x1U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 6107 | #define TIM_CCMR1_OC1M_1 (0x2U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 6108 | #define TIM_CCMR1_OC1M_2 (0x4U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 6109 | |
AnnaBridge | 171:3a7713b1edbc | 6110 | #define TIM_CCMR1_OC1CE_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 6111 | #define TIM_CCMR1_OC1CE_Msk (0x1U << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 6112 | #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1Clear Enable */ |
AnnaBridge | 171:3a7713b1edbc | 6113 | |
AnnaBridge | 171:3a7713b1edbc | 6114 | #define TIM_CCMR1_CC2S_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 6115 | #define TIM_CCMR1_CC2S_Msk (0x3U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */ |
AnnaBridge | 171:3a7713b1edbc | 6116 | #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */ |
AnnaBridge | 171:3a7713b1edbc | 6117 | #define TIM_CCMR1_CC2S_0 (0x1U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 6118 | #define TIM_CCMR1_CC2S_1 (0x2U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 6119 | |
AnnaBridge | 171:3a7713b1edbc | 6120 | #define TIM_CCMR1_OC2FE_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 6121 | #define TIM_CCMR1_OC2FE_Msk (0x1U << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 6122 | #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */ |
AnnaBridge | 171:3a7713b1edbc | 6123 | #define TIM_CCMR1_OC2PE_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 6124 | #define TIM_CCMR1_OC2PE_Msk (0x1U << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 6125 | #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */ |
AnnaBridge | 171:3a7713b1edbc | 6126 | |
AnnaBridge | 171:3a7713b1edbc | 6127 | #define TIM_CCMR1_OC2M_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 6128 | #define TIM_CCMR1_OC2M_Msk (0x7U << TIM_CCMR1_OC2M_Pos) /*!< 0x00007000 */ |
AnnaBridge | 171:3a7713b1edbc | 6129 | #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */ |
AnnaBridge | 171:3a7713b1edbc | 6130 | #define TIM_CCMR1_OC2M_0 (0x1U << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 6131 | #define TIM_CCMR1_OC2M_1 (0x2U << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 6132 | #define TIM_CCMR1_OC2M_2 (0x4U << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 6133 | |
AnnaBridge | 171:3a7713b1edbc | 6134 | #define TIM_CCMR1_OC2CE_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 6135 | #define TIM_CCMR1_OC2CE_Msk (0x1U << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 6136 | #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */ |
AnnaBridge | 171:3a7713b1edbc | 6137 | |
AnnaBridge | 171:3a7713b1edbc | 6138 | /*----------------------------------------------------------------------------*/ |
AnnaBridge | 171:3a7713b1edbc | 6139 | |
AnnaBridge | 171:3a7713b1edbc | 6140 | #define TIM_CCMR1_IC1PSC_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 6141 | #define TIM_CCMR1_IC1PSC_Msk (0x3U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */ |
AnnaBridge | 171:3a7713b1edbc | 6142 | #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */ |
AnnaBridge | 171:3a7713b1edbc | 6143 | #define TIM_CCMR1_IC1PSC_0 (0x1U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 6144 | #define TIM_CCMR1_IC1PSC_1 (0x2U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 6145 | |
AnnaBridge | 171:3a7713b1edbc | 6146 | #define TIM_CCMR1_IC1F_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 6147 | #define TIM_CCMR1_IC1F_Msk (0xFU << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */ |
AnnaBridge | 171:3a7713b1edbc | 6148 | #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */ |
AnnaBridge | 171:3a7713b1edbc | 6149 | #define TIM_CCMR1_IC1F_0 (0x1U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 6150 | #define TIM_CCMR1_IC1F_1 (0x2U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 6151 | #define TIM_CCMR1_IC1F_2 (0x4U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 6152 | #define TIM_CCMR1_IC1F_3 (0x8U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 6153 | |
AnnaBridge | 171:3a7713b1edbc | 6154 | #define TIM_CCMR1_IC2PSC_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 6155 | #define TIM_CCMR1_IC2PSC_Msk (0x3U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */ |
AnnaBridge | 171:3a7713b1edbc | 6156 | #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */ |
AnnaBridge | 171:3a7713b1edbc | 6157 | #define TIM_CCMR1_IC2PSC_0 (0x1U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 6158 | #define TIM_CCMR1_IC2PSC_1 (0x2U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 6159 | |
AnnaBridge | 171:3a7713b1edbc | 6160 | #define TIM_CCMR1_IC2F_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 6161 | #define TIM_CCMR1_IC2F_Msk (0xFU << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */ |
AnnaBridge | 171:3a7713b1edbc | 6162 | #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */ |
AnnaBridge | 171:3a7713b1edbc | 6163 | #define TIM_CCMR1_IC2F_0 (0x1U << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 6164 | #define TIM_CCMR1_IC2F_1 (0x2U << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 6165 | #define TIM_CCMR1_IC2F_2 (0x4U << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 6166 | #define TIM_CCMR1_IC2F_3 (0x8U << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 6167 | |
AnnaBridge | 171:3a7713b1edbc | 6168 | /****************** Bit definition for TIM_CCMR2 register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 6169 | #define TIM_CCMR2_CC3S_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 6170 | #define TIM_CCMR2_CC3S_Msk (0x3U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */ |
AnnaBridge | 171:3a7713b1edbc | 6171 | #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */ |
AnnaBridge | 171:3a7713b1edbc | 6172 | #define TIM_CCMR2_CC3S_0 (0x1U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 6173 | #define TIM_CCMR2_CC3S_1 (0x2U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 6174 | |
AnnaBridge | 171:3a7713b1edbc | 6175 | #define TIM_CCMR2_OC3FE_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 6176 | #define TIM_CCMR2_OC3FE_Msk (0x1U << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 6177 | #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */ |
AnnaBridge | 171:3a7713b1edbc | 6178 | #define TIM_CCMR2_OC3PE_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 6179 | #define TIM_CCMR2_OC3PE_Msk (0x1U << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 6180 | #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */ |
AnnaBridge | 171:3a7713b1edbc | 6181 | |
AnnaBridge | 171:3a7713b1edbc | 6182 | #define TIM_CCMR2_OC3M_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 6183 | #define TIM_CCMR2_OC3M_Msk (0x7U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000070 */ |
AnnaBridge | 171:3a7713b1edbc | 6184 | #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */ |
AnnaBridge | 171:3a7713b1edbc | 6185 | #define TIM_CCMR2_OC3M_0 (0x1U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 6186 | #define TIM_CCMR2_OC3M_1 (0x2U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 6187 | #define TIM_CCMR2_OC3M_2 (0x4U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 6188 | |
AnnaBridge | 171:3a7713b1edbc | 6189 | #define TIM_CCMR2_OC3CE_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 6190 | #define TIM_CCMR2_OC3CE_Msk (0x1U << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 6191 | #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */ |
AnnaBridge | 171:3a7713b1edbc | 6192 | |
AnnaBridge | 171:3a7713b1edbc | 6193 | #define TIM_CCMR2_CC4S_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 6194 | #define TIM_CCMR2_CC4S_Msk (0x3U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */ |
AnnaBridge | 171:3a7713b1edbc | 6195 | #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */ |
AnnaBridge | 171:3a7713b1edbc | 6196 | #define TIM_CCMR2_CC4S_0 (0x1U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 6197 | #define TIM_CCMR2_CC4S_1 (0x2U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 6198 | |
AnnaBridge | 171:3a7713b1edbc | 6199 | #define TIM_CCMR2_OC4FE_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 6200 | #define TIM_CCMR2_OC4FE_Msk (0x1U << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 6201 | #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */ |
AnnaBridge | 171:3a7713b1edbc | 6202 | #define TIM_CCMR2_OC4PE_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 6203 | #define TIM_CCMR2_OC4PE_Msk (0x1U << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 6204 | #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */ |
AnnaBridge | 171:3a7713b1edbc | 6205 | |
AnnaBridge | 171:3a7713b1edbc | 6206 | #define TIM_CCMR2_OC4M_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 6207 | #define TIM_CCMR2_OC4M_Msk (0x7U << TIM_CCMR2_OC4M_Pos) /*!< 0x00007000 */ |
AnnaBridge | 171:3a7713b1edbc | 6208 | #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */ |
AnnaBridge | 171:3a7713b1edbc | 6209 | #define TIM_CCMR2_OC4M_0 (0x1U << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 6210 | #define TIM_CCMR2_OC4M_1 (0x2U << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 6211 | #define TIM_CCMR2_OC4M_2 (0x4U << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 6212 | |
AnnaBridge | 171:3a7713b1edbc | 6213 | #define TIM_CCMR2_OC4CE_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 6214 | #define TIM_CCMR2_OC4CE_Msk (0x1U << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 6215 | #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */ |
AnnaBridge | 171:3a7713b1edbc | 6216 | |
AnnaBridge | 171:3a7713b1edbc | 6217 | /*----------------------------------------------------------------------------*/ |
AnnaBridge | 171:3a7713b1edbc | 6218 | |
AnnaBridge | 171:3a7713b1edbc | 6219 | #define TIM_CCMR2_IC3PSC_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 6220 | #define TIM_CCMR2_IC3PSC_Msk (0x3U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */ |
AnnaBridge | 171:3a7713b1edbc | 6221 | #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */ |
AnnaBridge | 171:3a7713b1edbc | 6222 | #define TIM_CCMR2_IC3PSC_0 (0x1U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 6223 | #define TIM_CCMR2_IC3PSC_1 (0x2U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 6224 | |
AnnaBridge | 171:3a7713b1edbc | 6225 | #define TIM_CCMR2_IC3F_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 6226 | #define TIM_CCMR2_IC3F_Msk (0xFU << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */ |
AnnaBridge | 171:3a7713b1edbc | 6227 | #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */ |
AnnaBridge | 171:3a7713b1edbc | 6228 | #define TIM_CCMR2_IC3F_0 (0x1U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 6229 | #define TIM_CCMR2_IC3F_1 (0x2U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 6230 | #define TIM_CCMR2_IC3F_2 (0x4U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 6231 | #define TIM_CCMR2_IC3F_3 (0x8U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 6232 | |
AnnaBridge | 171:3a7713b1edbc | 6233 | #define TIM_CCMR2_IC4PSC_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 6234 | #define TIM_CCMR2_IC4PSC_Msk (0x3U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */ |
AnnaBridge | 171:3a7713b1edbc | 6235 | #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */ |
AnnaBridge | 171:3a7713b1edbc | 6236 | #define TIM_CCMR2_IC4PSC_0 (0x1U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 6237 | #define TIM_CCMR2_IC4PSC_1 (0x2U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 6238 | |
AnnaBridge | 171:3a7713b1edbc | 6239 | #define TIM_CCMR2_IC4F_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 6240 | #define TIM_CCMR2_IC4F_Msk (0xFU << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */ |
AnnaBridge | 171:3a7713b1edbc | 6241 | #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */ |
AnnaBridge | 171:3a7713b1edbc | 6242 | #define TIM_CCMR2_IC4F_0 (0x1U << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 6243 | #define TIM_CCMR2_IC4F_1 (0x2U << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 6244 | #define TIM_CCMR2_IC4F_2 (0x4U << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 6245 | #define TIM_CCMR2_IC4F_3 (0x8U << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 6246 | |
AnnaBridge | 171:3a7713b1edbc | 6247 | /******************* Bit definition for TIM_CCER register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 6248 | #define TIM_CCER_CC1E_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 6249 | #define TIM_CCER_CC1E_Msk (0x1U << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 6250 | #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */ |
AnnaBridge | 171:3a7713b1edbc | 6251 | #define TIM_CCER_CC1P_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 6252 | #define TIM_CCER_CC1P_Msk (0x1U << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 6253 | #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */ |
AnnaBridge | 171:3a7713b1edbc | 6254 | #define TIM_CCER_CC1NP_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 6255 | #define TIM_CCER_CC1NP_Msk (0x1U << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 6256 | #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */ |
AnnaBridge | 171:3a7713b1edbc | 6257 | #define TIM_CCER_CC2E_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 6258 | #define TIM_CCER_CC2E_Msk (0x1U << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 6259 | #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */ |
AnnaBridge | 171:3a7713b1edbc | 6260 | #define TIM_CCER_CC2P_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 6261 | #define TIM_CCER_CC2P_Msk (0x1U << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 6262 | #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */ |
AnnaBridge | 171:3a7713b1edbc | 6263 | #define TIM_CCER_CC2NP_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 6264 | #define TIM_CCER_CC2NP_Msk (0x1U << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 6265 | #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */ |
AnnaBridge | 171:3a7713b1edbc | 6266 | #define TIM_CCER_CC3E_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 6267 | #define TIM_CCER_CC3E_Msk (0x1U << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 6268 | #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */ |
AnnaBridge | 171:3a7713b1edbc | 6269 | #define TIM_CCER_CC3P_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 6270 | #define TIM_CCER_CC3P_Msk (0x1U << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 6271 | #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */ |
AnnaBridge | 171:3a7713b1edbc | 6272 | #define TIM_CCER_CC3NP_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 6273 | #define TIM_CCER_CC3NP_Msk (0x1U << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 6274 | #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */ |
AnnaBridge | 171:3a7713b1edbc | 6275 | #define TIM_CCER_CC4E_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 6276 | #define TIM_CCER_CC4E_Msk (0x1U << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 6277 | #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */ |
AnnaBridge | 171:3a7713b1edbc | 6278 | #define TIM_CCER_CC4P_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 6279 | #define TIM_CCER_CC4P_Msk (0x1U << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 6280 | #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */ |
AnnaBridge | 171:3a7713b1edbc | 6281 | #define TIM_CCER_CC4NP_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 6282 | #define TIM_CCER_CC4NP_Msk (0x1U << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 6283 | #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */ |
AnnaBridge | 171:3a7713b1edbc | 6284 | |
AnnaBridge | 171:3a7713b1edbc | 6285 | /******************* Bit definition for TIM_CNT register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 6286 | #define TIM_CNT_CNT_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 6287 | #define TIM_CNT_CNT_Msk (0xFFFFU << TIM_CNT_CNT_Pos) /*!< 0x0000FFFF */ |
AnnaBridge | 171:3a7713b1edbc | 6288 | #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */ |
AnnaBridge | 171:3a7713b1edbc | 6289 | |
AnnaBridge | 171:3a7713b1edbc | 6290 | /******************* Bit definition for TIM_PSC register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 6291 | #define TIM_PSC_PSC_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 6292 | #define TIM_PSC_PSC_Msk (0xFFFFU << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */ |
AnnaBridge | 171:3a7713b1edbc | 6293 | #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */ |
AnnaBridge | 171:3a7713b1edbc | 6294 | |
AnnaBridge | 171:3a7713b1edbc | 6295 | /******************* Bit definition for TIM_ARR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 6296 | #define TIM_ARR_ARR_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 6297 | #define TIM_ARR_ARR_Msk (0xFFFFU << TIM_ARR_ARR_Pos) /*!< 0x0000FFFF */ |
AnnaBridge | 171:3a7713b1edbc | 6298 | #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<actual auto-reload Value */ |
AnnaBridge | 171:3a7713b1edbc | 6299 | |
AnnaBridge | 171:3a7713b1edbc | 6300 | /******************* Bit definition for TIM_CCR1 register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 6301 | #define TIM_CCR1_CCR1_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 6302 | #define TIM_CCR1_CCR1_Msk (0xFFFFU << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */ |
AnnaBridge | 171:3a7713b1edbc | 6303 | #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */ |
AnnaBridge | 171:3a7713b1edbc | 6304 | |
AnnaBridge | 171:3a7713b1edbc | 6305 | /******************* Bit definition for TIM_CCR2 register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 6306 | #define TIM_CCR2_CCR2_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 6307 | #define TIM_CCR2_CCR2_Msk (0xFFFFU << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */ |
AnnaBridge | 171:3a7713b1edbc | 6308 | #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */ |
AnnaBridge | 171:3a7713b1edbc | 6309 | |
AnnaBridge | 171:3a7713b1edbc | 6310 | /******************* Bit definition for TIM_CCR3 register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 6311 | #define TIM_CCR3_CCR3_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 6312 | #define TIM_CCR3_CCR3_Msk (0xFFFFU << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */ |
AnnaBridge | 171:3a7713b1edbc | 6313 | #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */ |
AnnaBridge | 171:3a7713b1edbc | 6314 | |
AnnaBridge | 171:3a7713b1edbc | 6315 | /******************* Bit definition for TIM_CCR4 register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 6316 | #define TIM_CCR4_CCR4_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 6317 | #define TIM_CCR4_CCR4_Msk (0xFFFFU << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */ |
AnnaBridge | 171:3a7713b1edbc | 6318 | #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */ |
AnnaBridge | 171:3a7713b1edbc | 6319 | |
AnnaBridge | 171:3a7713b1edbc | 6320 | /******************* Bit definition for TIM_DCR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 6321 | #define TIM_DCR_DBA_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 6322 | #define TIM_DCR_DBA_Msk (0x1FU << TIM_DCR_DBA_Pos) /*!< 0x0000001F */ |
AnnaBridge | 171:3a7713b1edbc | 6323 | #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */ |
AnnaBridge | 171:3a7713b1edbc | 6324 | #define TIM_DCR_DBA_0 (0x01U << TIM_DCR_DBA_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 6325 | #define TIM_DCR_DBA_1 (0x02U << TIM_DCR_DBA_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 6326 | #define TIM_DCR_DBA_2 (0x04U << TIM_DCR_DBA_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 6327 | #define TIM_DCR_DBA_3 (0x08U << TIM_DCR_DBA_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 6328 | #define TIM_DCR_DBA_4 (0x10U << TIM_DCR_DBA_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 6329 | |
AnnaBridge | 171:3a7713b1edbc | 6330 | #define TIM_DCR_DBL_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 6331 | #define TIM_DCR_DBL_Msk (0x1FU << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */ |
AnnaBridge | 171:3a7713b1edbc | 6332 | #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */ |
AnnaBridge | 171:3a7713b1edbc | 6333 | #define TIM_DCR_DBL_0 (0x01U << TIM_DCR_DBL_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 6334 | #define TIM_DCR_DBL_1 (0x02U << TIM_DCR_DBL_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 6335 | #define TIM_DCR_DBL_2 (0x04U << TIM_DCR_DBL_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 6336 | #define TIM_DCR_DBL_3 (0x08U << TIM_DCR_DBL_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 6337 | #define TIM_DCR_DBL_4 (0x10U << TIM_DCR_DBL_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 6338 | |
AnnaBridge | 171:3a7713b1edbc | 6339 | /******************* Bit definition for TIM_DMAR register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 6340 | #define TIM_DMAR_DMAB_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 6341 | #define TIM_DMAR_DMAB_Msk (0xFFFFU << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */ |
AnnaBridge | 171:3a7713b1edbc | 6342 | #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */ |
AnnaBridge | 171:3a7713b1edbc | 6343 | |
AnnaBridge | 171:3a7713b1edbc | 6344 | /******************* Bit definition for TIM_OR register *********************/ |
AnnaBridge | 171:3a7713b1edbc | 6345 | #define TIM2_OR_ETR_RMP_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 6346 | #define TIM2_OR_ETR_RMP_Msk (0x7U << TIM2_OR_ETR_RMP_Pos) /*!< 0x00000007 */ |
AnnaBridge | 171:3a7713b1edbc | 6347 | #define TIM2_OR_ETR_RMP TIM2_OR_ETR_RMP_Msk /*!<ETR_RMP[1:0] bits (TIM2 ETR remap) */ |
AnnaBridge | 171:3a7713b1edbc | 6348 | #define TIM2_OR_ETR_RMP_0 (0x1U << TIM2_OR_ETR_RMP_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 6349 | #define TIM2_OR_ETR_RMP_1 (0x2U << TIM2_OR_ETR_RMP_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 6350 | #define TIM2_OR_ETR_RMP_2 (0x4U << TIM2_OR_ETR_RMP_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 6351 | #define TIM2_OR_TI4_RMP_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 6352 | #define TIM2_OR_TI4_RMP_Msk (0x3U << TIM2_OR_TI4_RMP_Pos) /*!< 0x00000018 */ |
AnnaBridge | 171:3a7713b1edbc | 6353 | #define TIM2_OR_TI4_RMP TIM2_OR_TI4_RMP_Msk /*!<TI4_RMP[1:0] bits (TIM2 Input 4 remap) */ |
AnnaBridge | 171:3a7713b1edbc | 6354 | #define TIM2_OR_TI4_RMP_0 (0x1U << TIM2_OR_TI4_RMP_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 6355 | #define TIM2_OR_TI4_RMP_1 (0x2U << TIM2_OR_TI4_RMP_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 6356 | |
AnnaBridge | 171:3a7713b1edbc | 6357 | #define TIM21_OR_ETR_RMP_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 6358 | #define TIM21_OR_ETR_RMP_Msk (0x3U << TIM21_OR_ETR_RMP_Pos) /*!< 0x00000003 */ |
AnnaBridge | 171:3a7713b1edbc | 6359 | #define TIM21_OR_ETR_RMP TIM21_OR_ETR_RMP_Msk /*!<ETR_RMP[1:0] bits (TIM21 ETR remap) */ |
AnnaBridge | 171:3a7713b1edbc | 6360 | #define TIM21_OR_ETR_RMP_0 (0x1U << TIM21_OR_ETR_RMP_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 6361 | #define TIM21_OR_ETR_RMP_1 (0x2U << TIM21_OR_ETR_RMP_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 6362 | #define TIM21_OR_TI1_RMP_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 6363 | #define TIM21_OR_TI1_RMP_Msk (0x7U << TIM21_OR_TI1_RMP_Pos) /*!< 0x0000001C */ |
AnnaBridge | 171:3a7713b1edbc | 6364 | #define TIM21_OR_TI1_RMP TIM21_OR_TI1_RMP_Msk /*!<TI1_RMP[2:0] bits (TIM21 Input 1 remap) */ |
AnnaBridge | 171:3a7713b1edbc | 6365 | #define TIM21_OR_TI1_RMP_0 (0x1U << TIM21_OR_TI1_RMP_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 6366 | #define TIM21_OR_TI1_RMP_1 (0x2U << TIM21_OR_TI1_RMP_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 6367 | #define TIM21_OR_TI1_RMP_2 (0x4U << TIM21_OR_TI1_RMP_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 6368 | #define TIM21_OR_TI2_RMP_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 6369 | #define TIM21_OR_TI2_RMP_Msk (0x1U << TIM21_OR_TI2_RMP_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 6370 | #define TIM21_OR_TI2_RMP TIM21_OR_TI2_RMP_Msk /*!<TI2_RMP bit (TIM21 Input 2 remap) */ |
AnnaBridge | 171:3a7713b1edbc | 6371 | |
AnnaBridge | 171:3a7713b1edbc | 6372 | #define TIM22_OR_ETR_RMP_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 6373 | #define TIM22_OR_ETR_RMP_Msk (0x3U << TIM22_OR_ETR_RMP_Pos) /*!< 0x00000003 */ |
AnnaBridge | 171:3a7713b1edbc | 6374 | #define TIM22_OR_ETR_RMP TIM22_OR_ETR_RMP_Msk /*!<ETR_RMP[1:0] bits (TIM22 ETR remap) */ |
AnnaBridge | 171:3a7713b1edbc | 6375 | #define TIM22_OR_ETR_RMP_0 (0x1U << TIM22_OR_ETR_RMP_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 6376 | #define TIM22_OR_ETR_RMP_1 (0x2U << TIM22_OR_ETR_RMP_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 6377 | #define TIM22_OR_TI1_RMP_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 6378 | #define TIM22_OR_TI1_RMP_Msk (0x3U << TIM22_OR_TI1_RMP_Pos) /*!< 0x0000000C */ |
AnnaBridge | 171:3a7713b1edbc | 6379 | #define TIM22_OR_TI1_RMP TIM22_OR_TI1_RMP_Msk /*!<TI1_RMP[2:0] bits (TIM22 Input 1 remap) */ |
AnnaBridge | 171:3a7713b1edbc | 6380 | #define TIM22_OR_TI1_RMP_0 (0x1U << TIM22_OR_TI1_RMP_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 6381 | #define TIM22_OR_TI1_RMP_1 (0x2U << TIM22_OR_TI1_RMP_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 6382 | |
AnnaBridge | 171:3a7713b1edbc | 6383 | #define TIM3_OR_ETR_RMP_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 6384 | #define TIM3_OR_ETR_RMP_Msk (0x3U << TIM3_OR_ETR_RMP_Pos) /*!< 0x00000003 */ |
AnnaBridge | 171:3a7713b1edbc | 6385 | #define TIM3_OR_ETR_RMP TIM3_OR_ETR_RMP_Msk /*!<ETR_RMP[1:0] bits (TIM3 ETR remap) */ |
AnnaBridge | 171:3a7713b1edbc | 6386 | #define TIM3_OR_ETR_RMP_0 (0x1U << TIM3_OR_ETR_RMP_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 6387 | #define TIM3_OR_ETR_RMP_1 (0x2U << TIM3_OR_ETR_RMP_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 6388 | #define TIM3_OR_TI1_RMP_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 6389 | #define TIM3_OR_TI1_RMP_Msk (0x1U << TIM3_OR_TI1_RMP_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 6390 | #define TIM3_OR_TI1_RMP TIM3_OR_TI1_RMP_Msk /*!<TI1_RMP[2] bit */ |
AnnaBridge | 171:3a7713b1edbc | 6391 | #define TIM3_OR_TI2_RMP_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 6392 | #define TIM3_OR_TI2_RMP_Msk (0x1U << TIM3_OR_TI2_RMP_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 6393 | #define TIM3_OR_TI2_RMP TIM3_OR_TI2_RMP_Msk /*!<TI2_RMP[3] bit */ |
AnnaBridge | 171:3a7713b1edbc | 6394 | #define TIM3_OR_TI4_RMP_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 6395 | #define TIM3_OR_TI4_RMP_Msk (0x1U << TIM3_OR_TI4_RMP_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 6396 | #define TIM3_OR_TI4_RMP TIM3_OR_TI4_RMP_Msk /*!<TI4_RMP[4] bit */ |
AnnaBridge | 171:3a7713b1edbc | 6397 | |
AnnaBridge | 171:3a7713b1edbc | 6398 | |
AnnaBridge | 171:3a7713b1edbc | 6399 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 6400 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 6401 | /* Touch Sensing Controller (TSC) */ |
AnnaBridge | 171:3a7713b1edbc | 6402 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 6403 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 6404 | /******************* Bit definition for TSC_CR register *********************/ |
AnnaBridge | 171:3a7713b1edbc | 6405 | #define TSC_CR_TSCE_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 6406 | #define TSC_CR_TSCE_Msk (0x1U << TSC_CR_TSCE_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 6407 | #define TSC_CR_TSCE TSC_CR_TSCE_Msk /*!<Touch sensing controller enable */ |
AnnaBridge | 171:3a7713b1edbc | 6408 | #define TSC_CR_START_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 6409 | #define TSC_CR_START_Msk (0x1U << TSC_CR_START_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 6410 | #define TSC_CR_START TSC_CR_START_Msk /*!<Start acquisition */ |
AnnaBridge | 171:3a7713b1edbc | 6411 | #define TSC_CR_AM_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 6412 | #define TSC_CR_AM_Msk (0x1U << TSC_CR_AM_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 6413 | #define TSC_CR_AM TSC_CR_AM_Msk /*!<Acquisition mode */ |
AnnaBridge | 171:3a7713b1edbc | 6414 | #define TSC_CR_SYNCPOL_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 6415 | #define TSC_CR_SYNCPOL_Msk (0x1U << TSC_CR_SYNCPOL_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 6416 | #define TSC_CR_SYNCPOL TSC_CR_SYNCPOL_Msk /*!<Synchronization pin polarity */ |
AnnaBridge | 171:3a7713b1edbc | 6417 | #define TSC_CR_IODEF_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 6418 | #define TSC_CR_IODEF_Msk (0x1U << TSC_CR_IODEF_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 6419 | #define TSC_CR_IODEF TSC_CR_IODEF_Msk /*!<IO default mode */ |
AnnaBridge | 171:3a7713b1edbc | 6420 | |
AnnaBridge | 171:3a7713b1edbc | 6421 | #define TSC_CR_MCV_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 6422 | #define TSC_CR_MCV_Msk (0x7U << TSC_CR_MCV_Pos) /*!< 0x000000E0 */ |
AnnaBridge | 171:3a7713b1edbc | 6423 | #define TSC_CR_MCV TSC_CR_MCV_Msk /*!<MCV[2:0] bits (Max Count Value) */ |
AnnaBridge | 171:3a7713b1edbc | 6424 | #define TSC_CR_MCV_0 (0x1U << TSC_CR_MCV_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 6425 | #define TSC_CR_MCV_1 (0x2U << TSC_CR_MCV_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 6426 | #define TSC_CR_MCV_2 (0x4U << TSC_CR_MCV_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 6427 | |
AnnaBridge | 171:3a7713b1edbc | 6428 | #define TSC_CR_PGPSC_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 6429 | #define TSC_CR_PGPSC_Msk (0x7U << TSC_CR_PGPSC_Pos) /*!< 0x00007000 */ |
AnnaBridge | 171:3a7713b1edbc | 6430 | #define TSC_CR_PGPSC TSC_CR_PGPSC_Msk /*!<PGPSC[2:0] bits (Pulse Generator Prescaler) */ |
AnnaBridge | 171:3a7713b1edbc | 6431 | #define TSC_CR_PGPSC_0 (0x1U << TSC_CR_PGPSC_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 6432 | #define TSC_CR_PGPSC_1 (0x2U << TSC_CR_PGPSC_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 6433 | #define TSC_CR_PGPSC_2 (0x4U << TSC_CR_PGPSC_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 6434 | |
AnnaBridge | 171:3a7713b1edbc | 6435 | #define TSC_CR_SSPSC_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 6436 | #define TSC_CR_SSPSC_Msk (0x1U << TSC_CR_SSPSC_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 6437 | #define TSC_CR_SSPSC TSC_CR_SSPSC_Msk /*!<Spread Spectrum Prescaler */ |
AnnaBridge | 171:3a7713b1edbc | 6438 | #define TSC_CR_SSE_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 6439 | #define TSC_CR_SSE_Msk (0x1U << TSC_CR_SSE_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 6440 | #define TSC_CR_SSE TSC_CR_SSE_Msk /*!<Spread Spectrum Enable */ |
AnnaBridge | 171:3a7713b1edbc | 6441 | |
AnnaBridge | 171:3a7713b1edbc | 6442 | #define TSC_CR_SSD_Pos (17U) |
AnnaBridge | 171:3a7713b1edbc | 6443 | #define TSC_CR_SSD_Msk (0x7FU << TSC_CR_SSD_Pos) /*!< 0x00FE0000 */ |
AnnaBridge | 171:3a7713b1edbc | 6444 | #define TSC_CR_SSD TSC_CR_SSD_Msk /*!<SSD[6:0] bits (Spread Spectrum Deviation) */ |
AnnaBridge | 171:3a7713b1edbc | 6445 | #define TSC_CR_SSD_0 (0x01U << TSC_CR_SSD_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 6446 | #define TSC_CR_SSD_1 (0x02U << TSC_CR_SSD_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 6447 | #define TSC_CR_SSD_2 (0x04U << TSC_CR_SSD_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 6448 | #define TSC_CR_SSD_3 (0x08U << TSC_CR_SSD_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 6449 | #define TSC_CR_SSD_4 (0x10U << TSC_CR_SSD_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 6450 | #define TSC_CR_SSD_5 (0x20U << TSC_CR_SSD_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 6451 | #define TSC_CR_SSD_6 (0x40U << TSC_CR_SSD_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 6452 | |
AnnaBridge | 171:3a7713b1edbc | 6453 | #define TSC_CR_CTPL_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 6454 | #define TSC_CR_CTPL_Msk (0xFU << TSC_CR_CTPL_Pos) /*!< 0x0F000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6455 | #define TSC_CR_CTPL TSC_CR_CTPL_Msk /*!<CTPL[3:0] bits (Charge Transfer pulse low) */ |
AnnaBridge | 171:3a7713b1edbc | 6456 | #define TSC_CR_CTPL_0 (0x1U << TSC_CR_CTPL_Pos) /*!< 0x01000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6457 | #define TSC_CR_CTPL_1 (0x2U << TSC_CR_CTPL_Pos) /*!< 0x02000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6458 | #define TSC_CR_CTPL_2 (0x4U << TSC_CR_CTPL_Pos) /*!< 0x04000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6459 | #define TSC_CR_CTPL_3 (0x8U << TSC_CR_CTPL_Pos) /*!< 0x08000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6460 | |
AnnaBridge | 171:3a7713b1edbc | 6461 | #define TSC_CR_CTPH_Pos (28U) |
AnnaBridge | 171:3a7713b1edbc | 6462 | #define TSC_CR_CTPH_Msk (0xFU << TSC_CR_CTPH_Pos) /*!< 0xF0000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6463 | #define TSC_CR_CTPH TSC_CR_CTPH_Msk /*!<CTPH[3:0] bits (Charge Transfer pulse high) */ |
AnnaBridge | 171:3a7713b1edbc | 6464 | #define TSC_CR_CTPH_0 (0x1U << TSC_CR_CTPH_Pos) /*!< 0x10000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6465 | #define TSC_CR_CTPH_1 (0x2U << TSC_CR_CTPH_Pos) /*!< 0x20000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6466 | #define TSC_CR_CTPH_2 (0x4U << TSC_CR_CTPH_Pos) /*!< 0x40000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6467 | #define TSC_CR_CTPH_3 (0x8U << TSC_CR_CTPH_Pos) /*!< 0x80000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6468 | |
AnnaBridge | 171:3a7713b1edbc | 6469 | /******************* Bit definition for TSC_IER register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 6470 | #define TSC_IER_EOAIE_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 6471 | #define TSC_IER_EOAIE_Msk (0x1U << TSC_IER_EOAIE_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 6472 | #define TSC_IER_EOAIE TSC_IER_EOAIE_Msk /*!<End of acquisition interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 6473 | #define TSC_IER_MCEIE_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 6474 | #define TSC_IER_MCEIE_Msk (0x1U << TSC_IER_MCEIE_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 6475 | #define TSC_IER_MCEIE TSC_IER_MCEIE_Msk /*!<Max count error interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 6476 | |
AnnaBridge | 171:3a7713b1edbc | 6477 | /******************* Bit definition for TSC_ICR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 6478 | #define TSC_ICR_EOAIC_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 6479 | #define TSC_ICR_EOAIC_Msk (0x1U << TSC_ICR_EOAIC_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 6480 | #define TSC_ICR_EOAIC TSC_ICR_EOAIC_Msk /*!<End of acquisition interrupt clear */ |
AnnaBridge | 171:3a7713b1edbc | 6481 | #define TSC_ICR_MCEIC_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 6482 | #define TSC_ICR_MCEIC_Msk (0x1U << TSC_ICR_MCEIC_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 6483 | #define TSC_ICR_MCEIC TSC_ICR_MCEIC_Msk /*!<Max count error interrupt clear */ |
AnnaBridge | 171:3a7713b1edbc | 6484 | |
AnnaBridge | 171:3a7713b1edbc | 6485 | /******************* Bit definition for TSC_ISR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 6486 | #define TSC_ISR_EOAF_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 6487 | #define TSC_ISR_EOAF_Msk (0x1U << TSC_ISR_EOAF_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 6488 | #define TSC_ISR_EOAF TSC_ISR_EOAF_Msk /*!<End of acquisition flag */ |
AnnaBridge | 171:3a7713b1edbc | 6489 | #define TSC_ISR_MCEF_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 6490 | #define TSC_ISR_MCEF_Msk (0x1U << TSC_ISR_MCEF_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 6491 | #define TSC_ISR_MCEF TSC_ISR_MCEF_Msk /*!<Max count error flag */ |
AnnaBridge | 171:3a7713b1edbc | 6492 | |
AnnaBridge | 171:3a7713b1edbc | 6493 | /******************* Bit definition for TSC_IOHCR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 6494 | #define TSC_IOHCR_G1_IO1_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 6495 | #define TSC_IOHCR_G1_IO1_Msk (0x1U << TSC_IOHCR_G1_IO1_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 6496 | #define TSC_IOHCR_G1_IO1 TSC_IOHCR_G1_IO1_Msk /*!<GROUP1_IO1 schmitt trigger hysteresis mode */ |
AnnaBridge | 171:3a7713b1edbc | 6497 | #define TSC_IOHCR_G1_IO2_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 6498 | #define TSC_IOHCR_G1_IO2_Msk (0x1U << TSC_IOHCR_G1_IO2_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 6499 | #define TSC_IOHCR_G1_IO2 TSC_IOHCR_G1_IO2_Msk /*!<GROUP1_IO2 schmitt trigger hysteresis mode */ |
AnnaBridge | 171:3a7713b1edbc | 6500 | #define TSC_IOHCR_G1_IO3_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 6501 | #define TSC_IOHCR_G1_IO3_Msk (0x1U << TSC_IOHCR_G1_IO3_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 6502 | #define TSC_IOHCR_G1_IO3 TSC_IOHCR_G1_IO3_Msk /*!<GROUP1_IO3 schmitt trigger hysteresis mode */ |
AnnaBridge | 171:3a7713b1edbc | 6503 | #define TSC_IOHCR_G1_IO4_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 6504 | #define TSC_IOHCR_G1_IO4_Msk (0x1U << TSC_IOHCR_G1_IO4_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 6505 | #define TSC_IOHCR_G1_IO4 TSC_IOHCR_G1_IO4_Msk /*!<GROUP1_IO4 schmitt trigger hysteresis mode */ |
AnnaBridge | 171:3a7713b1edbc | 6506 | #define TSC_IOHCR_G2_IO1_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 6507 | #define TSC_IOHCR_G2_IO1_Msk (0x1U << TSC_IOHCR_G2_IO1_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 6508 | #define TSC_IOHCR_G2_IO1 TSC_IOHCR_G2_IO1_Msk /*!<GROUP2_IO1 schmitt trigger hysteresis mode */ |
AnnaBridge | 171:3a7713b1edbc | 6509 | #define TSC_IOHCR_G2_IO2_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 6510 | #define TSC_IOHCR_G2_IO2_Msk (0x1U << TSC_IOHCR_G2_IO2_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 6511 | #define TSC_IOHCR_G2_IO2 TSC_IOHCR_G2_IO2_Msk /*!<GROUP2_IO2 schmitt trigger hysteresis mode */ |
AnnaBridge | 171:3a7713b1edbc | 6512 | #define TSC_IOHCR_G2_IO3_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 6513 | #define TSC_IOHCR_G2_IO3_Msk (0x1U << TSC_IOHCR_G2_IO3_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 6514 | #define TSC_IOHCR_G2_IO3 TSC_IOHCR_G2_IO3_Msk /*!<GROUP2_IO3 schmitt trigger hysteresis mode */ |
AnnaBridge | 171:3a7713b1edbc | 6515 | #define TSC_IOHCR_G2_IO4_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 6516 | #define TSC_IOHCR_G2_IO4_Msk (0x1U << TSC_IOHCR_G2_IO4_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 6517 | #define TSC_IOHCR_G2_IO4 TSC_IOHCR_G2_IO4_Msk /*!<GROUP2_IO4 schmitt trigger hysteresis mode */ |
AnnaBridge | 171:3a7713b1edbc | 6518 | #define TSC_IOHCR_G3_IO1_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 6519 | #define TSC_IOHCR_G3_IO1_Msk (0x1U << TSC_IOHCR_G3_IO1_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 6520 | #define TSC_IOHCR_G3_IO1 TSC_IOHCR_G3_IO1_Msk /*!<GROUP3_IO1 schmitt trigger hysteresis mode */ |
AnnaBridge | 171:3a7713b1edbc | 6521 | #define TSC_IOHCR_G3_IO2_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 6522 | #define TSC_IOHCR_G3_IO2_Msk (0x1U << TSC_IOHCR_G3_IO2_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 6523 | #define TSC_IOHCR_G3_IO2 TSC_IOHCR_G3_IO2_Msk /*!<GROUP3_IO2 schmitt trigger hysteresis mode */ |
AnnaBridge | 171:3a7713b1edbc | 6524 | #define TSC_IOHCR_G3_IO3_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 6525 | #define TSC_IOHCR_G3_IO3_Msk (0x1U << TSC_IOHCR_G3_IO3_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 6526 | #define TSC_IOHCR_G3_IO3 TSC_IOHCR_G3_IO3_Msk /*!<GROUP3_IO3 schmitt trigger hysteresis mode */ |
AnnaBridge | 171:3a7713b1edbc | 6527 | #define TSC_IOHCR_G3_IO4_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 6528 | #define TSC_IOHCR_G3_IO4_Msk (0x1U << TSC_IOHCR_G3_IO4_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 6529 | #define TSC_IOHCR_G3_IO4 TSC_IOHCR_G3_IO4_Msk /*!<GROUP3_IO4 schmitt trigger hysteresis mode */ |
AnnaBridge | 171:3a7713b1edbc | 6530 | #define TSC_IOHCR_G4_IO1_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 6531 | #define TSC_IOHCR_G4_IO1_Msk (0x1U << TSC_IOHCR_G4_IO1_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 6532 | #define TSC_IOHCR_G4_IO1 TSC_IOHCR_G4_IO1_Msk /*!<GROUP4_IO1 schmitt trigger hysteresis mode */ |
AnnaBridge | 171:3a7713b1edbc | 6533 | #define TSC_IOHCR_G4_IO2_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 6534 | #define TSC_IOHCR_G4_IO2_Msk (0x1U << TSC_IOHCR_G4_IO2_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 6535 | #define TSC_IOHCR_G4_IO2 TSC_IOHCR_G4_IO2_Msk /*!<GROUP4_IO2 schmitt trigger hysteresis mode */ |
AnnaBridge | 171:3a7713b1edbc | 6536 | #define TSC_IOHCR_G4_IO3_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 6537 | #define TSC_IOHCR_G4_IO3_Msk (0x1U << TSC_IOHCR_G4_IO3_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 6538 | #define TSC_IOHCR_G4_IO3 TSC_IOHCR_G4_IO3_Msk /*!<GROUP4_IO3 schmitt trigger hysteresis mode */ |
AnnaBridge | 171:3a7713b1edbc | 6539 | #define TSC_IOHCR_G4_IO4_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 6540 | #define TSC_IOHCR_G4_IO4_Msk (0x1U << TSC_IOHCR_G4_IO4_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 6541 | #define TSC_IOHCR_G4_IO4 TSC_IOHCR_G4_IO4_Msk /*!<GROUP4_IO4 schmitt trigger hysteresis mode */ |
AnnaBridge | 171:3a7713b1edbc | 6542 | #define TSC_IOHCR_G5_IO1_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 6543 | #define TSC_IOHCR_G5_IO1_Msk (0x1U << TSC_IOHCR_G5_IO1_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 6544 | #define TSC_IOHCR_G5_IO1 TSC_IOHCR_G5_IO1_Msk /*!<GROUP5_IO1 schmitt trigger hysteresis mode */ |
AnnaBridge | 171:3a7713b1edbc | 6545 | #define TSC_IOHCR_G5_IO2_Pos (17U) |
AnnaBridge | 171:3a7713b1edbc | 6546 | #define TSC_IOHCR_G5_IO2_Msk (0x1U << TSC_IOHCR_G5_IO2_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 6547 | #define TSC_IOHCR_G5_IO2 TSC_IOHCR_G5_IO2_Msk /*!<GROUP5_IO2 schmitt trigger hysteresis mode */ |
AnnaBridge | 171:3a7713b1edbc | 6548 | #define TSC_IOHCR_G5_IO3_Pos (18U) |
AnnaBridge | 171:3a7713b1edbc | 6549 | #define TSC_IOHCR_G5_IO3_Msk (0x1U << TSC_IOHCR_G5_IO3_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 6550 | #define TSC_IOHCR_G5_IO3 TSC_IOHCR_G5_IO3_Msk /*!<GROUP5_IO3 schmitt trigger hysteresis mode */ |
AnnaBridge | 171:3a7713b1edbc | 6551 | #define TSC_IOHCR_G5_IO4_Pos (19U) |
AnnaBridge | 171:3a7713b1edbc | 6552 | #define TSC_IOHCR_G5_IO4_Msk (0x1U << TSC_IOHCR_G5_IO4_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 6553 | #define TSC_IOHCR_G5_IO4 TSC_IOHCR_G5_IO4_Msk /*!<GROUP5_IO4 schmitt trigger hysteresis mode */ |
AnnaBridge | 171:3a7713b1edbc | 6554 | #define TSC_IOHCR_G6_IO1_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 6555 | #define TSC_IOHCR_G6_IO1_Msk (0x1U << TSC_IOHCR_G6_IO1_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 6556 | #define TSC_IOHCR_G6_IO1 TSC_IOHCR_G6_IO1_Msk /*!<GROUP6_IO1 schmitt trigger hysteresis mode */ |
AnnaBridge | 171:3a7713b1edbc | 6557 | #define TSC_IOHCR_G6_IO2_Pos (21U) |
AnnaBridge | 171:3a7713b1edbc | 6558 | #define TSC_IOHCR_G6_IO2_Msk (0x1U << TSC_IOHCR_G6_IO2_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 6559 | #define TSC_IOHCR_G6_IO2 TSC_IOHCR_G6_IO2_Msk /*!<GROUP6_IO2 schmitt trigger hysteresis mode */ |
AnnaBridge | 171:3a7713b1edbc | 6560 | #define TSC_IOHCR_G6_IO3_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 6561 | #define TSC_IOHCR_G6_IO3_Msk (0x1U << TSC_IOHCR_G6_IO3_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 6562 | #define TSC_IOHCR_G6_IO3 TSC_IOHCR_G6_IO3_Msk /*!<GROUP6_IO3 schmitt trigger hysteresis mode */ |
AnnaBridge | 171:3a7713b1edbc | 6563 | #define TSC_IOHCR_G6_IO4_Pos (23U) |
AnnaBridge | 171:3a7713b1edbc | 6564 | #define TSC_IOHCR_G6_IO4_Msk (0x1U << TSC_IOHCR_G6_IO4_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 6565 | #define TSC_IOHCR_G6_IO4 TSC_IOHCR_G6_IO4_Msk /*!<GROUP6_IO4 schmitt trigger hysteresis mode */ |
AnnaBridge | 171:3a7713b1edbc | 6566 | #define TSC_IOHCR_G7_IO1_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 6567 | #define TSC_IOHCR_G7_IO1_Msk (0x1U << TSC_IOHCR_G7_IO1_Pos) /*!< 0x01000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6568 | #define TSC_IOHCR_G7_IO1 TSC_IOHCR_G7_IO1_Msk /*!<GROUP7_IO1 schmitt trigger hysteresis mode */ |
AnnaBridge | 171:3a7713b1edbc | 6569 | #define TSC_IOHCR_G7_IO2_Pos (25U) |
AnnaBridge | 171:3a7713b1edbc | 6570 | #define TSC_IOHCR_G7_IO2_Msk (0x1U << TSC_IOHCR_G7_IO2_Pos) /*!< 0x02000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6571 | #define TSC_IOHCR_G7_IO2 TSC_IOHCR_G7_IO2_Msk /*!<GROUP7_IO2 schmitt trigger hysteresis mode */ |
AnnaBridge | 171:3a7713b1edbc | 6572 | #define TSC_IOHCR_G7_IO3_Pos (26U) |
AnnaBridge | 171:3a7713b1edbc | 6573 | #define TSC_IOHCR_G7_IO3_Msk (0x1U << TSC_IOHCR_G7_IO3_Pos) /*!< 0x04000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6574 | #define TSC_IOHCR_G7_IO3 TSC_IOHCR_G7_IO3_Msk /*!<GROUP7_IO3 schmitt trigger hysteresis mode */ |
AnnaBridge | 171:3a7713b1edbc | 6575 | #define TSC_IOHCR_G7_IO4_Pos (27U) |
AnnaBridge | 171:3a7713b1edbc | 6576 | #define TSC_IOHCR_G7_IO4_Msk (0x1U << TSC_IOHCR_G7_IO4_Pos) /*!< 0x08000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6577 | #define TSC_IOHCR_G7_IO4 TSC_IOHCR_G7_IO4_Msk /*!<GROUP7_IO4 schmitt trigger hysteresis mode */ |
AnnaBridge | 171:3a7713b1edbc | 6578 | #define TSC_IOHCR_G8_IO1_Pos (28U) |
AnnaBridge | 171:3a7713b1edbc | 6579 | #define TSC_IOHCR_G8_IO1_Msk (0x1U << TSC_IOHCR_G8_IO1_Pos) /*!< 0x10000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6580 | #define TSC_IOHCR_G8_IO1 TSC_IOHCR_G8_IO1_Msk /*!<GROUP8_IO1 schmitt trigger hysteresis mode */ |
AnnaBridge | 171:3a7713b1edbc | 6581 | #define TSC_IOHCR_G8_IO2_Pos (29U) |
AnnaBridge | 171:3a7713b1edbc | 6582 | #define TSC_IOHCR_G8_IO2_Msk (0x1U << TSC_IOHCR_G8_IO2_Pos) /*!< 0x20000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6583 | #define TSC_IOHCR_G8_IO2 TSC_IOHCR_G8_IO2_Msk /*!<GROUP8_IO2 schmitt trigger hysteresis mode */ |
AnnaBridge | 171:3a7713b1edbc | 6584 | #define TSC_IOHCR_G8_IO3_Pos (30U) |
AnnaBridge | 171:3a7713b1edbc | 6585 | #define TSC_IOHCR_G8_IO3_Msk (0x1U << TSC_IOHCR_G8_IO3_Pos) /*!< 0x40000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6586 | #define TSC_IOHCR_G8_IO3 TSC_IOHCR_G8_IO3_Msk /*!<GROUP8_IO3 schmitt trigger hysteresis mode */ |
AnnaBridge | 171:3a7713b1edbc | 6587 | #define TSC_IOHCR_G8_IO4_Pos (31U) |
AnnaBridge | 171:3a7713b1edbc | 6588 | #define TSC_IOHCR_G8_IO4_Msk (0x1U << TSC_IOHCR_G8_IO4_Pos) /*!< 0x80000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6589 | #define TSC_IOHCR_G8_IO4 TSC_IOHCR_G8_IO4_Msk /*!<GROUP8_IO4 schmitt trigger hysteresis mode */ |
AnnaBridge | 171:3a7713b1edbc | 6590 | |
AnnaBridge | 171:3a7713b1edbc | 6591 | /******************* Bit definition for TSC_IOASCR register *****************/ |
AnnaBridge | 171:3a7713b1edbc | 6592 | #define TSC_IOASCR_G1_IO1_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 6593 | #define TSC_IOASCR_G1_IO1_Msk (0x1U << TSC_IOASCR_G1_IO1_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 6594 | #define TSC_IOASCR_G1_IO1 TSC_IOASCR_G1_IO1_Msk /*!<GROUP1_IO1 analog switch enable */ |
AnnaBridge | 171:3a7713b1edbc | 6595 | #define TSC_IOASCR_G1_IO2_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 6596 | #define TSC_IOASCR_G1_IO2_Msk (0x1U << TSC_IOASCR_G1_IO2_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 6597 | #define TSC_IOASCR_G1_IO2 TSC_IOASCR_G1_IO2_Msk /*!<GROUP1_IO2 analog switch enable */ |
AnnaBridge | 171:3a7713b1edbc | 6598 | #define TSC_IOASCR_G1_IO3_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 6599 | #define TSC_IOASCR_G1_IO3_Msk (0x1U << TSC_IOASCR_G1_IO3_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 6600 | #define TSC_IOASCR_G1_IO3 TSC_IOASCR_G1_IO3_Msk /*!<GROUP1_IO3 analog switch enable */ |
AnnaBridge | 171:3a7713b1edbc | 6601 | #define TSC_IOASCR_G1_IO4_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 6602 | #define TSC_IOASCR_G1_IO4_Msk (0x1U << TSC_IOASCR_G1_IO4_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 6603 | #define TSC_IOASCR_G1_IO4 TSC_IOASCR_G1_IO4_Msk /*!<GROUP1_IO4 analog switch enable */ |
AnnaBridge | 171:3a7713b1edbc | 6604 | #define TSC_IOASCR_G2_IO1_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 6605 | #define TSC_IOASCR_G2_IO1_Msk (0x1U << TSC_IOASCR_G2_IO1_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 6606 | #define TSC_IOASCR_G2_IO1 TSC_IOASCR_G2_IO1_Msk /*!<GROUP2_IO1 analog switch enable */ |
AnnaBridge | 171:3a7713b1edbc | 6607 | #define TSC_IOASCR_G2_IO2_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 6608 | #define TSC_IOASCR_G2_IO2_Msk (0x1U << TSC_IOASCR_G2_IO2_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 6609 | #define TSC_IOASCR_G2_IO2 TSC_IOASCR_G2_IO2_Msk /*!<GROUP2_IO2 analog switch enable */ |
AnnaBridge | 171:3a7713b1edbc | 6610 | #define TSC_IOASCR_G2_IO3_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 6611 | #define TSC_IOASCR_G2_IO3_Msk (0x1U << TSC_IOASCR_G2_IO3_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 6612 | #define TSC_IOASCR_G2_IO3 TSC_IOASCR_G2_IO3_Msk /*!<GROUP2_IO3 analog switch enable */ |
AnnaBridge | 171:3a7713b1edbc | 6613 | #define TSC_IOASCR_G2_IO4_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 6614 | #define TSC_IOASCR_G2_IO4_Msk (0x1U << TSC_IOASCR_G2_IO4_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 6615 | #define TSC_IOASCR_G2_IO4 TSC_IOASCR_G2_IO4_Msk /*!<GROUP2_IO4 analog switch enable */ |
AnnaBridge | 171:3a7713b1edbc | 6616 | #define TSC_IOASCR_G3_IO1_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 6617 | #define TSC_IOASCR_G3_IO1_Msk (0x1U << TSC_IOASCR_G3_IO1_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 6618 | #define TSC_IOASCR_G3_IO1 TSC_IOASCR_G3_IO1_Msk /*!<GROUP3_IO1 analog switch enable */ |
AnnaBridge | 171:3a7713b1edbc | 6619 | #define TSC_IOASCR_G3_IO2_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 6620 | #define TSC_IOASCR_G3_IO2_Msk (0x1U << TSC_IOASCR_G3_IO2_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 6621 | #define TSC_IOASCR_G3_IO2 TSC_IOASCR_G3_IO2_Msk /*!<GROUP3_IO2 analog switch enable */ |
AnnaBridge | 171:3a7713b1edbc | 6622 | #define TSC_IOASCR_G3_IO3_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 6623 | #define TSC_IOASCR_G3_IO3_Msk (0x1U << TSC_IOASCR_G3_IO3_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 6624 | #define TSC_IOASCR_G3_IO3 TSC_IOASCR_G3_IO3_Msk /*!<GROUP3_IO3 analog switch enable */ |
AnnaBridge | 171:3a7713b1edbc | 6625 | #define TSC_IOASCR_G3_IO4_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 6626 | #define TSC_IOASCR_G3_IO4_Msk (0x1U << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 6627 | #define TSC_IOASCR_G3_IO4 TSC_IOASCR_G3_IO4_Msk /*!<GROUP3_IO4 analog switch enable */ |
AnnaBridge | 171:3a7713b1edbc | 6628 | #define TSC_IOASCR_G4_IO1_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 6629 | #define TSC_IOASCR_G4_IO1_Msk (0x1U << TSC_IOASCR_G4_IO1_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 6630 | #define TSC_IOASCR_G4_IO1 TSC_IOASCR_G4_IO1_Msk /*!<GROUP4_IO1 analog switch enable */ |
AnnaBridge | 171:3a7713b1edbc | 6631 | #define TSC_IOASCR_G4_IO2_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 6632 | #define TSC_IOASCR_G4_IO2_Msk (0x1U << TSC_IOASCR_G4_IO2_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 6633 | #define TSC_IOASCR_G4_IO2 TSC_IOASCR_G4_IO2_Msk /*!<GROUP4_IO2 analog switch enable */ |
AnnaBridge | 171:3a7713b1edbc | 6634 | #define TSC_IOASCR_G4_IO3_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 6635 | #define TSC_IOASCR_G4_IO3_Msk (0x1U << TSC_IOASCR_G4_IO3_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 6636 | #define TSC_IOASCR_G4_IO3 TSC_IOASCR_G4_IO3_Msk /*!<GROUP4_IO3 analog switch enable */ |
AnnaBridge | 171:3a7713b1edbc | 6637 | #define TSC_IOASCR_G4_IO4_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 6638 | #define TSC_IOASCR_G4_IO4_Msk (0x1U << TSC_IOASCR_G4_IO4_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 6639 | #define TSC_IOASCR_G4_IO4 TSC_IOASCR_G4_IO4_Msk /*!<GROUP4_IO4 analog switch enable */ |
AnnaBridge | 171:3a7713b1edbc | 6640 | #define TSC_IOASCR_G5_IO1_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 6641 | #define TSC_IOASCR_G5_IO1_Msk (0x1U << TSC_IOASCR_G5_IO1_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 6642 | #define TSC_IOASCR_G5_IO1 TSC_IOASCR_G5_IO1_Msk /*!<GROUP5_IO1 analog switch enable */ |
AnnaBridge | 171:3a7713b1edbc | 6643 | #define TSC_IOASCR_G5_IO2_Pos (17U) |
AnnaBridge | 171:3a7713b1edbc | 6644 | #define TSC_IOASCR_G5_IO2_Msk (0x1U << TSC_IOASCR_G5_IO2_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 6645 | #define TSC_IOASCR_G5_IO2 TSC_IOASCR_G5_IO2_Msk /*!<GROUP5_IO2 analog switch enable */ |
AnnaBridge | 171:3a7713b1edbc | 6646 | #define TSC_IOASCR_G5_IO3_Pos (18U) |
AnnaBridge | 171:3a7713b1edbc | 6647 | #define TSC_IOASCR_G5_IO3_Msk (0x1U << TSC_IOASCR_G5_IO3_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 6648 | #define TSC_IOASCR_G5_IO3 TSC_IOASCR_G5_IO3_Msk /*!<GROUP5_IO3 analog switch enable */ |
AnnaBridge | 171:3a7713b1edbc | 6649 | #define TSC_IOASCR_G5_IO4_Pos (19U) |
AnnaBridge | 171:3a7713b1edbc | 6650 | #define TSC_IOASCR_G5_IO4_Msk (0x1U << TSC_IOASCR_G5_IO4_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 6651 | #define TSC_IOASCR_G5_IO4 TSC_IOASCR_G5_IO4_Msk /*!<GROUP5_IO4 analog switch enable */ |
AnnaBridge | 171:3a7713b1edbc | 6652 | #define TSC_IOASCR_G6_IO1_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 6653 | #define TSC_IOASCR_G6_IO1_Msk (0x1U << TSC_IOASCR_G6_IO1_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 6654 | #define TSC_IOASCR_G6_IO1 TSC_IOASCR_G6_IO1_Msk /*!<GROUP6_IO1 analog switch enable */ |
AnnaBridge | 171:3a7713b1edbc | 6655 | #define TSC_IOASCR_G6_IO2_Pos (21U) |
AnnaBridge | 171:3a7713b1edbc | 6656 | #define TSC_IOASCR_G6_IO2_Msk (0x1U << TSC_IOASCR_G6_IO2_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 6657 | #define TSC_IOASCR_G6_IO2 TSC_IOASCR_G6_IO2_Msk /*!<GROUP6_IO2 analog switch enable */ |
AnnaBridge | 171:3a7713b1edbc | 6658 | #define TSC_IOASCR_G6_IO3_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 6659 | #define TSC_IOASCR_G6_IO3_Msk (0x1U << TSC_IOASCR_G6_IO3_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 6660 | #define TSC_IOASCR_G6_IO3 TSC_IOASCR_G6_IO3_Msk /*!<GROUP6_IO3 analog switch enable */ |
AnnaBridge | 171:3a7713b1edbc | 6661 | #define TSC_IOASCR_G6_IO4_Pos (23U) |
AnnaBridge | 171:3a7713b1edbc | 6662 | #define TSC_IOASCR_G6_IO4_Msk (0x1U << TSC_IOASCR_G6_IO4_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 6663 | #define TSC_IOASCR_G6_IO4 TSC_IOASCR_G6_IO4_Msk /*!<GROUP6_IO4 analog switch enable */ |
AnnaBridge | 171:3a7713b1edbc | 6664 | #define TSC_IOASCR_G7_IO1_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 6665 | #define TSC_IOASCR_G7_IO1_Msk (0x1U << TSC_IOASCR_G7_IO1_Pos) /*!< 0x01000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6666 | #define TSC_IOASCR_G7_IO1 TSC_IOASCR_G7_IO1_Msk /*!<GROUP7_IO1 analog switch enable */ |
AnnaBridge | 171:3a7713b1edbc | 6667 | #define TSC_IOASCR_G7_IO2_Pos (25U) |
AnnaBridge | 171:3a7713b1edbc | 6668 | #define TSC_IOASCR_G7_IO2_Msk (0x1U << TSC_IOASCR_G7_IO2_Pos) /*!< 0x02000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6669 | #define TSC_IOASCR_G7_IO2 TSC_IOASCR_G7_IO2_Msk /*!<GROUP7_IO2 analog switch enable */ |
AnnaBridge | 171:3a7713b1edbc | 6670 | #define TSC_IOASCR_G7_IO3_Pos (26U) |
AnnaBridge | 171:3a7713b1edbc | 6671 | #define TSC_IOASCR_G7_IO3_Msk (0x1U << TSC_IOASCR_G7_IO3_Pos) /*!< 0x04000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6672 | #define TSC_IOASCR_G7_IO3 TSC_IOASCR_G7_IO3_Msk /*!<GROUP7_IO3 analog switch enable */ |
AnnaBridge | 171:3a7713b1edbc | 6673 | #define TSC_IOASCR_G7_IO4_Pos (27U) |
AnnaBridge | 171:3a7713b1edbc | 6674 | #define TSC_IOASCR_G7_IO4_Msk (0x1U << TSC_IOASCR_G7_IO4_Pos) /*!< 0x08000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6675 | #define TSC_IOASCR_G7_IO4 TSC_IOASCR_G7_IO4_Msk /*!<GROUP7_IO4 analog switch enable */ |
AnnaBridge | 171:3a7713b1edbc | 6676 | #define TSC_IOASCR_G8_IO1_Pos (28U) |
AnnaBridge | 171:3a7713b1edbc | 6677 | #define TSC_IOASCR_G8_IO1_Msk (0x1U << TSC_IOASCR_G8_IO1_Pos) /*!< 0x10000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6678 | #define TSC_IOASCR_G8_IO1 TSC_IOASCR_G8_IO1_Msk /*!<GROUP8_IO1 analog switch enable */ |
AnnaBridge | 171:3a7713b1edbc | 6679 | #define TSC_IOASCR_G8_IO2_Pos (29U) |
AnnaBridge | 171:3a7713b1edbc | 6680 | #define TSC_IOASCR_G8_IO2_Msk (0x1U << TSC_IOASCR_G8_IO2_Pos) /*!< 0x20000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6681 | #define TSC_IOASCR_G8_IO2 TSC_IOASCR_G8_IO2_Msk /*!<GROUP8_IO2 analog switch enable */ |
AnnaBridge | 171:3a7713b1edbc | 6682 | #define TSC_IOASCR_G8_IO3_Pos (30U) |
AnnaBridge | 171:3a7713b1edbc | 6683 | #define TSC_IOASCR_G8_IO3_Msk (0x1U << TSC_IOASCR_G8_IO3_Pos) /*!< 0x40000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6684 | #define TSC_IOASCR_G8_IO3 TSC_IOASCR_G8_IO3_Msk /*!<GROUP8_IO3 analog switch enable */ |
AnnaBridge | 171:3a7713b1edbc | 6685 | #define TSC_IOASCR_G8_IO4_Pos (31U) |
AnnaBridge | 171:3a7713b1edbc | 6686 | #define TSC_IOASCR_G8_IO4_Msk (0x1U << TSC_IOASCR_G8_IO4_Pos) /*!< 0x80000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6687 | #define TSC_IOASCR_G8_IO4 TSC_IOASCR_G8_IO4_Msk /*!<GROUP8_IO4 analog switch enable */ |
AnnaBridge | 171:3a7713b1edbc | 6688 | |
AnnaBridge | 171:3a7713b1edbc | 6689 | /******************* Bit definition for TSC_IOSCR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 6690 | #define TSC_IOSCR_G1_IO1_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 6691 | #define TSC_IOSCR_G1_IO1_Msk (0x1U << TSC_IOSCR_G1_IO1_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 6692 | #define TSC_IOSCR_G1_IO1 TSC_IOSCR_G1_IO1_Msk /*!<GROUP1_IO1 sampling mode */ |
AnnaBridge | 171:3a7713b1edbc | 6693 | #define TSC_IOSCR_G1_IO2_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 6694 | #define TSC_IOSCR_G1_IO2_Msk (0x1U << TSC_IOSCR_G1_IO2_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 6695 | #define TSC_IOSCR_G1_IO2 TSC_IOSCR_G1_IO2_Msk /*!<GROUP1_IO2 sampling mode */ |
AnnaBridge | 171:3a7713b1edbc | 6696 | #define TSC_IOSCR_G1_IO3_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 6697 | #define TSC_IOSCR_G1_IO3_Msk (0x1U << TSC_IOSCR_G1_IO3_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 6698 | #define TSC_IOSCR_G1_IO3 TSC_IOSCR_G1_IO3_Msk /*!<GROUP1_IO3 sampling mode */ |
AnnaBridge | 171:3a7713b1edbc | 6699 | #define TSC_IOSCR_G1_IO4_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 6700 | #define TSC_IOSCR_G1_IO4_Msk (0x1U << TSC_IOSCR_G1_IO4_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 6701 | #define TSC_IOSCR_G1_IO4 TSC_IOSCR_G1_IO4_Msk /*!<GROUP1_IO4 sampling mode */ |
AnnaBridge | 171:3a7713b1edbc | 6702 | #define TSC_IOSCR_G2_IO1_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 6703 | #define TSC_IOSCR_G2_IO1_Msk (0x1U << TSC_IOSCR_G2_IO1_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 6704 | #define TSC_IOSCR_G2_IO1 TSC_IOSCR_G2_IO1_Msk /*!<GROUP2_IO1 sampling mode */ |
AnnaBridge | 171:3a7713b1edbc | 6705 | #define TSC_IOSCR_G2_IO2_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 6706 | #define TSC_IOSCR_G2_IO2_Msk (0x1U << TSC_IOSCR_G2_IO2_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 6707 | #define TSC_IOSCR_G2_IO2 TSC_IOSCR_G2_IO2_Msk /*!<GROUP2_IO2 sampling mode */ |
AnnaBridge | 171:3a7713b1edbc | 6708 | #define TSC_IOSCR_G2_IO3_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 6709 | #define TSC_IOSCR_G2_IO3_Msk (0x1U << TSC_IOSCR_G2_IO3_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 6710 | #define TSC_IOSCR_G2_IO3 TSC_IOSCR_G2_IO3_Msk /*!<GROUP2_IO3 sampling mode */ |
AnnaBridge | 171:3a7713b1edbc | 6711 | #define TSC_IOSCR_G2_IO4_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 6712 | #define TSC_IOSCR_G2_IO4_Msk (0x1U << TSC_IOSCR_G2_IO4_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 6713 | #define TSC_IOSCR_G2_IO4 TSC_IOSCR_G2_IO4_Msk /*!<GROUP2_IO4 sampling mode */ |
AnnaBridge | 171:3a7713b1edbc | 6714 | #define TSC_IOSCR_G3_IO1_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 6715 | #define TSC_IOSCR_G3_IO1_Msk (0x1U << TSC_IOSCR_G3_IO1_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 6716 | #define TSC_IOSCR_G3_IO1 TSC_IOSCR_G3_IO1_Msk /*!<GROUP3_IO1 sampling mode */ |
AnnaBridge | 171:3a7713b1edbc | 6717 | #define TSC_IOSCR_G3_IO2_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 6718 | #define TSC_IOSCR_G3_IO2_Msk (0x1U << TSC_IOSCR_G3_IO2_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 6719 | #define TSC_IOSCR_G3_IO2 TSC_IOSCR_G3_IO2_Msk /*!<GROUP3_IO2 sampling mode */ |
AnnaBridge | 171:3a7713b1edbc | 6720 | #define TSC_IOSCR_G3_IO3_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 6721 | #define TSC_IOSCR_G3_IO3_Msk (0x1U << TSC_IOSCR_G3_IO3_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 6722 | #define TSC_IOSCR_G3_IO3 TSC_IOSCR_G3_IO3_Msk /*!<GROUP3_IO3 sampling mode */ |
AnnaBridge | 171:3a7713b1edbc | 6723 | #define TSC_IOSCR_G3_IO4_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 6724 | #define TSC_IOSCR_G3_IO4_Msk (0x1U << TSC_IOSCR_G3_IO4_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 6725 | #define TSC_IOSCR_G3_IO4 TSC_IOSCR_G3_IO4_Msk /*!<GROUP3_IO4 sampling mode */ |
AnnaBridge | 171:3a7713b1edbc | 6726 | #define TSC_IOSCR_G4_IO1_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 6727 | #define TSC_IOSCR_G4_IO1_Msk (0x1U << TSC_IOSCR_G4_IO1_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 6728 | #define TSC_IOSCR_G4_IO1 TSC_IOSCR_G4_IO1_Msk /*!<GROUP4_IO1 sampling mode */ |
AnnaBridge | 171:3a7713b1edbc | 6729 | #define TSC_IOSCR_G4_IO2_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 6730 | #define TSC_IOSCR_G4_IO2_Msk (0x1U << TSC_IOSCR_G4_IO2_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 6731 | #define TSC_IOSCR_G4_IO2 TSC_IOSCR_G4_IO2_Msk /*!<GROUP4_IO2 sampling mode */ |
AnnaBridge | 171:3a7713b1edbc | 6732 | #define TSC_IOSCR_G4_IO3_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 6733 | #define TSC_IOSCR_G4_IO3_Msk (0x1U << TSC_IOSCR_G4_IO3_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 6734 | #define TSC_IOSCR_G4_IO3 TSC_IOSCR_G4_IO3_Msk /*!<GROUP4_IO3 sampling mode */ |
AnnaBridge | 171:3a7713b1edbc | 6735 | #define TSC_IOSCR_G4_IO4_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 6736 | #define TSC_IOSCR_G4_IO4_Msk (0x1U << TSC_IOSCR_G4_IO4_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 6737 | #define TSC_IOSCR_G4_IO4 TSC_IOSCR_G4_IO4_Msk /*!<GROUP4_IO4 sampling mode */ |
AnnaBridge | 171:3a7713b1edbc | 6738 | #define TSC_IOSCR_G5_IO1_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 6739 | #define TSC_IOSCR_G5_IO1_Msk (0x1U << TSC_IOSCR_G5_IO1_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 6740 | #define TSC_IOSCR_G5_IO1 TSC_IOSCR_G5_IO1_Msk /*!<GROUP5_IO1 sampling mode */ |
AnnaBridge | 171:3a7713b1edbc | 6741 | #define TSC_IOSCR_G5_IO2_Pos (17U) |
AnnaBridge | 171:3a7713b1edbc | 6742 | #define TSC_IOSCR_G5_IO2_Msk (0x1U << TSC_IOSCR_G5_IO2_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 6743 | #define TSC_IOSCR_G5_IO2 TSC_IOSCR_G5_IO2_Msk /*!<GROUP5_IO2 sampling mode */ |
AnnaBridge | 171:3a7713b1edbc | 6744 | #define TSC_IOSCR_G5_IO3_Pos (18U) |
AnnaBridge | 171:3a7713b1edbc | 6745 | #define TSC_IOSCR_G5_IO3_Msk (0x1U << TSC_IOSCR_G5_IO3_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 6746 | #define TSC_IOSCR_G5_IO3 TSC_IOSCR_G5_IO3_Msk /*!<GROUP5_IO3 sampling mode */ |
AnnaBridge | 171:3a7713b1edbc | 6747 | #define TSC_IOSCR_G5_IO4_Pos (19U) |
AnnaBridge | 171:3a7713b1edbc | 6748 | #define TSC_IOSCR_G5_IO4_Msk (0x1U << TSC_IOSCR_G5_IO4_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 6749 | #define TSC_IOSCR_G5_IO4 TSC_IOSCR_G5_IO4_Msk /*!<GROUP5_IO4 sampling mode */ |
AnnaBridge | 171:3a7713b1edbc | 6750 | #define TSC_IOSCR_G6_IO1_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 6751 | #define TSC_IOSCR_G6_IO1_Msk (0x1U << TSC_IOSCR_G6_IO1_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 6752 | #define TSC_IOSCR_G6_IO1 TSC_IOSCR_G6_IO1_Msk /*!<GROUP6_IO1 sampling mode */ |
AnnaBridge | 171:3a7713b1edbc | 6753 | #define TSC_IOSCR_G6_IO2_Pos (21U) |
AnnaBridge | 171:3a7713b1edbc | 6754 | #define TSC_IOSCR_G6_IO2_Msk (0x1U << TSC_IOSCR_G6_IO2_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 6755 | #define TSC_IOSCR_G6_IO2 TSC_IOSCR_G6_IO2_Msk /*!<GROUP6_IO2 sampling mode */ |
AnnaBridge | 171:3a7713b1edbc | 6756 | #define TSC_IOSCR_G6_IO3_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 6757 | #define TSC_IOSCR_G6_IO3_Msk (0x1U << TSC_IOSCR_G6_IO3_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 6758 | #define TSC_IOSCR_G6_IO3 TSC_IOSCR_G6_IO3_Msk /*!<GROUP6_IO3 sampling mode */ |
AnnaBridge | 171:3a7713b1edbc | 6759 | #define TSC_IOSCR_G6_IO4_Pos (23U) |
AnnaBridge | 171:3a7713b1edbc | 6760 | #define TSC_IOSCR_G6_IO4_Msk (0x1U << TSC_IOSCR_G6_IO4_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 6761 | #define TSC_IOSCR_G6_IO4 TSC_IOSCR_G6_IO4_Msk /*!<GROUP6_IO4 sampling mode */ |
AnnaBridge | 171:3a7713b1edbc | 6762 | #define TSC_IOSCR_G7_IO1_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 6763 | #define TSC_IOSCR_G7_IO1_Msk (0x1U << TSC_IOSCR_G7_IO1_Pos) /*!< 0x01000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6764 | #define TSC_IOSCR_G7_IO1 TSC_IOSCR_G7_IO1_Msk /*!<GROUP7_IO1 sampling mode */ |
AnnaBridge | 171:3a7713b1edbc | 6765 | #define TSC_IOSCR_G7_IO2_Pos (25U) |
AnnaBridge | 171:3a7713b1edbc | 6766 | #define TSC_IOSCR_G7_IO2_Msk (0x1U << TSC_IOSCR_G7_IO2_Pos) /*!< 0x02000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6767 | #define TSC_IOSCR_G7_IO2 TSC_IOSCR_G7_IO2_Msk /*!<GROUP7_IO2 sampling mode */ |
AnnaBridge | 171:3a7713b1edbc | 6768 | #define TSC_IOSCR_G7_IO3_Pos (26U) |
AnnaBridge | 171:3a7713b1edbc | 6769 | #define TSC_IOSCR_G7_IO3_Msk (0x1U << TSC_IOSCR_G7_IO3_Pos) /*!< 0x04000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6770 | #define TSC_IOSCR_G7_IO3 TSC_IOSCR_G7_IO3_Msk /*!<GROUP7_IO3 sampling mode */ |
AnnaBridge | 171:3a7713b1edbc | 6771 | #define TSC_IOSCR_G7_IO4_Pos (27U) |
AnnaBridge | 171:3a7713b1edbc | 6772 | #define TSC_IOSCR_G7_IO4_Msk (0x1U << TSC_IOSCR_G7_IO4_Pos) /*!< 0x08000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6773 | #define TSC_IOSCR_G7_IO4 TSC_IOSCR_G7_IO4_Msk /*!<GROUP7_IO4 sampling mode */ |
AnnaBridge | 171:3a7713b1edbc | 6774 | #define TSC_IOSCR_G8_IO1_Pos (28U) |
AnnaBridge | 171:3a7713b1edbc | 6775 | #define TSC_IOSCR_G8_IO1_Msk (0x1U << TSC_IOSCR_G8_IO1_Pos) /*!< 0x10000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6776 | #define TSC_IOSCR_G8_IO1 TSC_IOSCR_G8_IO1_Msk /*!<GROUP8_IO1 sampling mode */ |
AnnaBridge | 171:3a7713b1edbc | 6777 | #define TSC_IOSCR_G8_IO2_Pos (29U) |
AnnaBridge | 171:3a7713b1edbc | 6778 | #define TSC_IOSCR_G8_IO2_Msk (0x1U << TSC_IOSCR_G8_IO2_Pos) /*!< 0x20000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6779 | #define TSC_IOSCR_G8_IO2 TSC_IOSCR_G8_IO2_Msk /*!<GROUP8_IO2 sampling mode */ |
AnnaBridge | 171:3a7713b1edbc | 6780 | #define TSC_IOSCR_G8_IO3_Pos (30U) |
AnnaBridge | 171:3a7713b1edbc | 6781 | #define TSC_IOSCR_G8_IO3_Msk (0x1U << TSC_IOSCR_G8_IO3_Pos) /*!< 0x40000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6782 | #define TSC_IOSCR_G8_IO3 TSC_IOSCR_G8_IO3_Msk /*!<GROUP8_IO3 sampling mode */ |
AnnaBridge | 171:3a7713b1edbc | 6783 | #define TSC_IOSCR_G8_IO4_Pos (31U) |
AnnaBridge | 171:3a7713b1edbc | 6784 | #define TSC_IOSCR_G8_IO4_Msk (0x1U << TSC_IOSCR_G8_IO4_Pos) /*!< 0x80000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6785 | #define TSC_IOSCR_G8_IO4 TSC_IOSCR_G8_IO4_Msk /*!<GROUP8_IO4 sampling mode */ |
AnnaBridge | 171:3a7713b1edbc | 6786 | |
AnnaBridge | 171:3a7713b1edbc | 6787 | /******************* Bit definition for TSC_IOCCR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 6788 | #define TSC_IOCCR_G1_IO1_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 6789 | #define TSC_IOCCR_G1_IO1_Msk (0x1U << TSC_IOCCR_G1_IO1_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 6790 | #define TSC_IOCCR_G1_IO1 TSC_IOCCR_G1_IO1_Msk /*!<GROUP1_IO1 channel mode */ |
AnnaBridge | 171:3a7713b1edbc | 6791 | #define TSC_IOCCR_G1_IO2_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 6792 | #define TSC_IOCCR_G1_IO2_Msk (0x1U << TSC_IOCCR_G1_IO2_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 6793 | #define TSC_IOCCR_G1_IO2 TSC_IOCCR_G1_IO2_Msk /*!<GROUP1_IO2 channel mode */ |
AnnaBridge | 171:3a7713b1edbc | 6794 | #define TSC_IOCCR_G1_IO3_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 6795 | #define TSC_IOCCR_G1_IO3_Msk (0x1U << TSC_IOCCR_G1_IO3_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 6796 | #define TSC_IOCCR_G1_IO3 TSC_IOCCR_G1_IO3_Msk /*!<GROUP1_IO3 channel mode */ |
AnnaBridge | 171:3a7713b1edbc | 6797 | #define TSC_IOCCR_G1_IO4_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 6798 | #define TSC_IOCCR_G1_IO4_Msk (0x1U << TSC_IOCCR_G1_IO4_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 6799 | #define TSC_IOCCR_G1_IO4 TSC_IOCCR_G1_IO4_Msk /*!<GROUP1_IO4 channel mode */ |
AnnaBridge | 171:3a7713b1edbc | 6800 | #define TSC_IOCCR_G2_IO1_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 6801 | #define TSC_IOCCR_G2_IO1_Msk (0x1U << TSC_IOCCR_G2_IO1_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 6802 | #define TSC_IOCCR_G2_IO1 TSC_IOCCR_G2_IO1_Msk /*!<GROUP2_IO1 channel mode */ |
AnnaBridge | 171:3a7713b1edbc | 6803 | #define TSC_IOCCR_G2_IO2_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 6804 | #define TSC_IOCCR_G2_IO2_Msk (0x1U << TSC_IOCCR_G2_IO2_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 6805 | #define TSC_IOCCR_G2_IO2 TSC_IOCCR_G2_IO2_Msk /*!<GROUP2_IO2 channel mode */ |
AnnaBridge | 171:3a7713b1edbc | 6806 | #define TSC_IOCCR_G2_IO3_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 6807 | #define TSC_IOCCR_G2_IO3_Msk (0x1U << TSC_IOCCR_G2_IO3_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 6808 | #define TSC_IOCCR_G2_IO3 TSC_IOCCR_G2_IO3_Msk /*!<GROUP2_IO3 channel mode */ |
AnnaBridge | 171:3a7713b1edbc | 6809 | #define TSC_IOCCR_G2_IO4_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 6810 | #define TSC_IOCCR_G2_IO4_Msk (0x1U << TSC_IOCCR_G2_IO4_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 6811 | #define TSC_IOCCR_G2_IO4 TSC_IOCCR_G2_IO4_Msk /*!<GROUP2_IO4 channel mode */ |
AnnaBridge | 171:3a7713b1edbc | 6812 | #define TSC_IOCCR_G3_IO1_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 6813 | #define TSC_IOCCR_G3_IO1_Msk (0x1U << TSC_IOCCR_G3_IO1_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 6814 | #define TSC_IOCCR_G3_IO1 TSC_IOCCR_G3_IO1_Msk /*!<GROUP3_IO1 channel mode */ |
AnnaBridge | 171:3a7713b1edbc | 6815 | #define TSC_IOCCR_G3_IO2_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 6816 | #define TSC_IOCCR_G3_IO2_Msk (0x1U << TSC_IOCCR_G3_IO2_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 6817 | #define TSC_IOCCR_G3_IO2 TSC_IOCCR_G3_IO2_Msk /*!<GROUP3_IO2 channel mode */ |
AnnaBridge | 171:3a7713b1edbc | 6818 | #define TSC_IOCCR_G3_IO3_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 6819 | #define TSC_IOCCR_G3_IO3_Msk (0x1U << TSC_IOCCR_G3_IO3_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 6820 | #define TSC_IOCCR_G3_IO3 TSC_IOCCR_G3_IO3_Msk /*!<GROUP3_IO3 channel mode */ |
AnnaBridge | 171:3a7713b1edbc | 6821 | #define TSC_IOCCR_G3_IO4_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 6822 | #define TSC_IOCCR_G3_IO4_Msk (0x1U << TSC_IOCCR_G3_IO4_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 6823 | #define TSC_IOCCR_G3_IO4 TSC_IOCCR_G3_IO4_Msk /*!<GROUP3_IO4 channel mode */ |
AnnaBridge | 171:3a7713b1edbc | 6824 | #define TSC_IOCCR_G4_IO1_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 6825 | #define TSC_IOCCR_G4_IO1_Msk (0x1U << TSC_IOCCR_G4_IO1_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 6826 | #define TSC_IOCCR_G4_IO1 TSC_IOCCR_G4_IO1_Msk /*!<GROUP4_IO1 channel mode */ |
AnnaBridge | 171:3a7713b1edbc | 6827 | #define TSC_IOCCR_G4_IO2_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 6828 | #define TSC_IOCCR_G4_IO2_Msk (0x1U << TSC_IOCCR_G4_IO2_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 6829 | #define TSC_IOCCR_G4_IO2 TSC_IOCCR_G4_IO2_Msk /*!<GROUP4_IO2 channel mode */ |
AnnaBridge | 171:3a7713b1edbc | 6830 | #define TSC_IOCCR_G4_IO3_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 6831 | #define TSC_IOCCR_G4_IO3_Msk (0x1U << TSC_IOCCR_G4_IO3_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 6832 | #define TSC_IOCCR_G4_IO3 TSC_IOCCR_G4_IO3_Msk /*!<GROUP4_IO3 channel mode */ |
AnnaBridge | 171:3a7713b1edbc | 6833 | #define TSC_IOCCR_G4_IO4_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 6834 | #define TSC_IOCCR_G4_IO4_Msk (0x1U << TSC_IOCCR_G4_IO4_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 6835 | #define TSC_IOCCR_G4_IO4 TSC_IOCCR_G4_IO4_Msk /*!<GROUP4_IO4 channel mode */ |
AnnaBridge | 171:3a7713b1edbc | 6836 | #define TSC_IOCCR_G5_IO1_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 6837 | #define TSC_IOCCR_G5_IO1_Msk (0x1U << TSC_IOCCR_G5_IO1_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 6838 | #define TSC_IOCCR_G5_IO1 TSC_IOCCR_G5_IO1_Msk /*!<GROUP5_IO1 channel mode */ |
AnnaBridge | 171:3a7713b1edbc | 6839 | #define TSC_IOCCR_G5_IO2_Pos (17U) |
AnnaBridge | 171:3a7713b1edbc | 6840 | #define TSC_IOCCR_G5_IO2_Msk (0x1U << TSC_IOCCR_G5_IO2_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 6841 | #define TSC_IOCCR_G5_IO2 TSC_IOCCR_G5_IO2_Msk /*!<GROUP5_IO2 channel mode */ |
AnnaBridge | 171:3a7713b1edbc | 6842 | #define TSC_IOCCR_G5_IO3_Pos (18U) |
AnnaBridge | 171:3a7713b1edbc | 6843 | #define TSC_IOCCR_G5_IO3_Msk (0x1U << TSC_IOCCR_G5_IO3_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 6844 | #define TSC_IOCCR_G5_IO3 TSC_IOCCR_G5_IO3_Msk /*!<GROUP5_IO3 channel mode */ |
AnnaBridge | 171:3a7713b1edbc | 6845 | #define TSC_IOCCR_G5_IO4_Pos (19U) |
AnnaBridge | 171:3a7713b1edbc | 6846 | #define TSC_IOCCR_G5_IO4_Msk (0x1U << TSC_IOCCR_G5_IO4_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 6847 | #define TSC_IOCCR_G5_IO4 TSC_IOCCR_G5_IO4_Msk /*!<GROUP5_IO4 channel mode */ |
AnnaBridge | 171:3a7713b1edbc | 6848 | #define TSC_IOCCR_G6_IO1_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 6849 | #define TSC_IOCCR_G6_IO1_Msk (0x1U << TSC_IOCCR_G6_IO1_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 6850 | #define TSC_IOCCR_G6_IO1 TSC_IOCCR_G6_IO1_Msk /*!<GROUP6_IO1 channel mode */ |
AnnaBridge | 171:3a7713b1edbc | 6851 | #define TSC_IOCCR_G6_IO2_Pos (21U) |
AnnaBridge | 171:3a7713b1edbc | 6852 | #define TSC_IOCCR_G6_IO2_Msk (0x1U << TSC_IOCCR_G6_IO2_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 6853 | #define TSC_IOCCR_G6_IO2 TSC_IOCCR_G6_IO2_Msk /*!<GROUP6_IO2 channel mode */ |
AnnaBridge | 171:3a7713b1edbc | 6854 | #define TSC_IOCCR_G6_IO3_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 6855 | #define TSC_IOCCR_G6_IO3_Msk (0x1U << TSC_IOCCR_G6_IO3_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 6856 | #define TSC_IOCCR_G6_IO3 TSC_IOCCR_G6_IO3_Msk /*!<GROUP6_IO3 channel mode */ |
AnnaBridge | 171:3a7713b1edbc | 6857 | #define TSC_IOCCR_G6_IO4_Pos (23U) |
AnnaBridge | 171:3a7713b1edbc | 6858 | #define TSC_IOCCR_G6_IO4_Msk (0x1U << TSC_IOCCR_G6_IO4_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 6859 | #define TSC_IOCCR_G6_IO4 TSC_IOCCR_G6_IO4_Msk /*!<GROUP6_IO4 channel mode */ |
AnnaBridge | 171:3a7713b1edbc | 6860 | #define TSC_IOCCR_G7_IO1_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 6861 | #define TSC_IOCCR_G7_IO1_Msk (0x1U << TSC_IOCCR_G7_IO1_Pos) /*!< 0x01000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6862 | #define TSC_IOCCR_G7_IO1 TSC_IOCCR_G7_IO1_Msk /*!<GROUP7_IO1 channel mode */ |
AnnaBridge | 171:3a7713b1edbc | 6863 | #define TSC_IOCCR_G7_IO2_Pos (25U) |
AnnaBridge | 171:3a7713b1edbc | 6864 | #define TSC_IOCCR_G7_IO2_Msk (0x1U << TSC_IOCCR_G7_IO2_Pos) /*!< 0x02000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6865 | #define TSC_IOCCR_G7_IO2 TSC_IOCCR_G7_IO2_Msk /*!<GROUP7_IO2 channel mode */ |
AnnaBridge | 171:3a7713b1edbc | 6866 | #define TSC_IOCCR_G7_IO3_Pos (26U) |
AnnaBridge | 171:3a7713b1edbc | 6867 | #define TSC_IOCCR_G7_IO3_Msk (0x1U << TSC_IOCCR_G7_IO3_Pos) /*!< 0x04000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6868 | #define TSC_IOCCR_G7_IO3 TSC_IOCCR_G7_IO3_Msk /*!<GROUP7_IO3 channel mode */ |
AnnaBridge | 171:3a7713b1edbc | 6869 | #define TSC_IOCCR_G7_IO4_Pos (27U) |
AnnaBridge | 171:3a7713b1edbc | 6870 | #define TSC_IOCCR_G7_IO4_Msk (0x1U << TSC_IOCCR_G7_IO4_Pos) /*!< 0x08000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6871 | #define TSC_IOCCR_G7_IO4 TSC_IOCCR_G7_IO4_Msk /*!<GROUP7_IO4 channel mode */ |
AnnaBridge | 171:3a7713b1edbc | 6872 | #define TSC_IOCCR_G8_IO1_Pos (28U) |
AnnaBridge | 171:3a7713b1edbc | 6873 | #define TSC_IOCCR_G8_IO1_Msk (0x1U << TSC_IOCCR_G8_IO1_Pos) /*!< 0x10000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6874 | #define TSC_IOCCR_G8_IO1 TSC_IOCCR_G8_IO1_Msk /*!<GROUP8_IO1 channel mode */ |
AnnaBridge | 171:3a7713b1edbc | 6875 | #define TSC_IOCCR_G8_IO2_Pos (29U) |
AnnaBridge | 171:3a7713b1edbc | 6876 | #define TSC_IOCCR_G8_IO2_Msk (0x1U << TSC_IOCCR_G8_IO2_Pos) /*!< 0x20000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6877 | #define TSC_IOCCR_G8_IO2 TSC_IOCCR_G8_IO2_Msk /*!<GROUP8_IO2 channel mode */ |
AnnaBridge | 171:3a7713b1edbc | 6878 | #define TSC_IOCCR_G8_IO3_Pos (30U) |
AnnaBridge | 171:3a7713b1edbc | 6879 | #define TSC_IOCCR_G8_IO3_Msk (0x1U << TSC_IOCCR_G8_IO3_Pos) /*!< 0x40000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6880 | #define TSC_IOCCR_G8_IO3 TSC_IOCCR_G8_IO3_Msk /*!<GROUP8_IO3 channel mode */ |
AnnaBridge | 171:3a7713b1edbc | 6881 | #define TSC_IOCCR_G8_IO4_Pos (31U) |
AnnaBridge | 171:3a7713b1edbc | 6882 | #define TSC_IOCCR_G8_IO4_Msk (0x1U << TSC_IOCCR_G8_IO4_Pos) /*!< 0x80000000 */ |
AnnaBridge | 171:3a7713b1edbc | 6883 | #define TSC_IOCCR_G8_IO4 TSC_IOCCR_G8_IO4_Msk /*!<GROUP8_IO4 channel mode */ |
AnnaBridge | 171:3a7713b1edbc | 6884 | |
AnnaBridge | 171:3a7713b1edbc | 6885 | /******************* Bit definition for TSC_IOGCSR register *****************/ |
AnnaBridge | 171:3a7713b1edbc | 6886 | #define TSC_IOGCSR_G1E_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 6887 | #define TSC_IOGCSR_G1E_Msk (0x1U << TSC_IOGCSR_G1E_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 6888 | #define TSC_IOGCSR_G1E TSC_IOGCSR_G1E_Msk /*!<Analog IO GROUP1 enable */ |
AnnaBridge | 171:3a7713b1edbc | 6889 | #define TSC_IOGCSR_G2E_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 6890 | #define TSC_IOGCSR_G2E_Msk (0x1U << TSC_IOGCSR_G2E_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 6891 | #define TSC_IOGCSR_G2E TSC_IOGCSR_G2E_Msk /*!<Analog IO GROUP2 enable */ |
AnnaBridge | 171:3a7713b1edbc | 6892 | #define TSC_IOGCSR_G3E_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 6893 | #define TSC_IOGCSR_G3E_Msk (0x1U << TSC_IOGCSR_G3E_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 6894 | #define TSC_IOGCSR_G3E TSC_IOGCSR_G3E_Msk /*!<Analog IO GROUP3 enable */ |
AnnaBridge | 171:3a7713b1edbc | 6895 | #define TSC_IOGCSR_G4E_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 6896 | #define TSC_IOGCSR_G4E_Msk (0x1U << TSC_IOGCSR_G4E_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 6897 | #define TSC_IOGCSR_G4E TSC_IOGCSR_G4E_Msk /*!<Analog IO GROUP4 enable */ |
AnnaBridge | 171:3a7713b1edbc | 6898 | #define TSC_IOGCSR_G5E_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 6899 | #define TSC_IOGCSR_G5E_Msk (0x1U << TSC_IOGCSR_G5E_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 6900 | #define TSC_IOGCSR_G5E TSC_IOGCSR_G5E_Msk /*!<Analog IO GROUP5 enable */ |
AnnaBridge | 171:3a7713b1edbc | 6901 | #define TSC_IOGCSR_G6E_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 6902 | #define TSC_IOGCSR_G6E_Msk (0x1U << TSC_IOGCSR_G6E_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 6903 | #define TSC_IOGCSR_G6E TSC_IOGCSR_G6E_Msk /*!<Analog IO GROUP6 enable */ |
AnnaBridge | 171:3a7713b1edbc | 6904 | #define TSC_IOGCSR_G7E_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 6905 | #define TSC_IOGCSR_G7E_Msk (0x1U << TSC_IOGCSR_G7E_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 6906 | #define TSC_IOGCSR_G7E TSC_IOGCSR_G7E_Msk /*!<Analog IO GROUP7 enable */ |
AnnaBridge | 171:3a7713b1edbc | 6907 | #define TSC_IOGCSR_G8E_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 6908 | #define TSC_IOGCSR_G8E_Msk (0x1U << TSC_IOGCSR_G8E_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 6909 | #define TSC_IOGCSR_G8E TSC_IOGCSR_G8E_Msk /*!<Analog IO GROUP8 enable */ |
AnnaBridge | 171:3a7713b1edbc | 6910 | #define TSC_IOGCSR_G1S_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 6911 | #define TSC_IOGCSR_G1S_Msk (0x1U << TSC_IOGCSR_G1S_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 6912 | #define TSC_IOGCSR_G1S TSC_IOGCSR_G1S_Msk /*!<Analog IO GROUP1 status */ |
AnnaBridge | 171:3a7713b1edbc | 6913 | #define TSC_IOGCSR_G2S_Pos (17U) |
AnnaBridge | 171:3a7713b1edbc | 6914 | #define TSC_IOGCSR_G2S_Msk (0x1U << TSC_IOGCSR_G2S_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 6915 | #define TSC_IOGCSR_G2S TSC_IOGCSR_G2S_Msk /*!<Analog IO GROUP2 status */ |
AnnaBridge | 171:3a7713b1edbc | 6916 | #define TSC_IOGCSR_G3S_Pos (18U) |
AnnaBridge | 171:3a7713b1edbc | 6917 | #define TSC_IOGCSR_G3S_Msk (0x1U << TSC_IOGCSR_G3S_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 6918 | #define TSC_IOGCSR_G3S TSC_IOGCSR_G3S_Msk /*!<Analog IO GROUP3 status */ |
AnnaBridge | 171:3a7713b1edbc | 6919 | #define TSC_IOGCSR_G4S_Pos (19U) |
AnnaBridge | 171:3a7713b1edbc | 6920 | #define TSC_IOGCSR_G4S_Msk (0x1U << TSC_IOGCSR_G4S_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 6921 | #define TSC_IOGCSR_G4S TSC_IOGCSR_G4S_Msk /*!<Analog IO GROUP4 status */ |
AnnaBridge | 171:3a7713b1edbc | 6922 | #define TSC_IOGCSR_G5S_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 6923 | #define TSC_IOGCSR_G5S_Msk (0x1U << TSC_IOGCSR_G5S_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 6924 | #define TSC_IOGCSR_G5S TSC_IOGCSR_G5S_Msk /*!<Analog IO GROUP5 status */ |
AnnaBridge | 171:3a7713b1edbc | 6925 | #define TSC_IOGCSR_G6S_Pos (21U) |
AnnaBridge | 171:3a7713b1edbc | 6926 | #define TSC_IOGCSR_G6S_Msk (0x1U << TSC_IOGCSR_G6S_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 6927 | #define TSC_IOGCSR_G6S TSC_IOGCSR_G6S_Msk /*!<Analog IO GROUP6 status */ |
AnnaBridge | 171:3a7713b1edbc | 6928 | #define TSC_IOGCSR_G7S_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 6929 | #define TSC_IOGCSR_G7S_Msk (0x1U << TSC_IOGCSR_G7S_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 6930 | #define TSC_IOGCSR_G7S TSC_IOGCSR_G7S_Msk /*!<Analog IO GROUP7 status */ |
AnnaBridge | 171:3a7713b1edbc | 6931 | #define TSC_IOGCSR_G8S_Pos (23U) |
AnnaBridge | 171:3a7713b1edbc | 6932 | #define TSC_IOGCSR_G8S_Msk (0x1U << TSC_IOGCSR_G8S_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 6933 | #define TSC_IOGCSR_G8S TSC_IOGCSR_G8S_Msk /*!<Analog IO GROUP8 status */ |
AnnaBridge | 171:3a7713b1edbc | 6934 | |
AnnaBridge | 171:3a7713b1edbc | 6935 | /******************* Bit definition for TSC_IOGXCR register *****************/ |
AnnaBridge | 171:3a7713b1edbc | 6936 | #define TSC_IOGXCR_CNT_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 6937 | #define TSC_IOGXCR_CNT_Msk (0x3FFFU << TSC_IOGXCR_CNT_Pos) /*!< 0x00003FFF */ |
AnnaBridge | 171:3a7713b1edbc | 6938 | #define TSC_IOGXCR_CNT TSC_IOGXCR_CNT_Msk /*!<CNT[13:0] bits (Counter value) */ |
AnnaBridge | 171:3a7713b1edbc | 6939 | |
AnnaBridge | 171:3a7713b1edbc | 6940 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 6941 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 6942 | /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */ |
AnnaBridge | 171:3a7713b1edbc | 6943 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 6944 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 6945 | |
AnnaBridge | 171:3a7713b1edbc | 6946 | /* |
AnnaBridge | 171:3a7713b1edbc | 6947 | * @brief Specific device feature definitions (not present on all devices in the STM32L0 family) |
AnnaBridge | 171:3a7713b1edbc | 6948 | */ |
AnnaBridge | 171:3a7713b1edbc | 6949 | /* Note: No specific macro feature on this device */ |
AnnaBridge | 171:3a7713b1edbc | 6950 | |
AnnaBridge | 171:3a7713b1edbc | 6951 | /****************** Bit definition for USART_CR1 register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 6952 | #define USART_CR1_UE_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 6953 | #define USART_CR1_UE_Msk (0x1U << USART_CR1_UE_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 6954 | #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */ |
AnnaBridge | 171:3a7713b1edbc | 6955 | #define USART_CR1_UESM_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 6956 | #define USART_CR1_UESM_Msk (0x1U << USART_CR1_UESM_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 6957 | #define USART_CR1_UESM USART_CR1_UESM_Msk /*!< USART Enable in STOP Mode */ |
AnnaBridge | 171:3a7713b1edbc | 6958 | #define USART_CR1_RE_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 6959 | #define USART_CR1_RE_Msk (0x1U << USART_CR1_RE_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 6960 | #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */ |
AnnaBridge | 171:3a7713b1edbc | 6961 | #define USART_CR1_TE_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 6962 | #define USART_CR1_TE_Msk (0x1U << USART_CR1_TE_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 6963 | #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */ |
AnnaBridge | 171:3a7713b1edbc | 6964 | #define USART_CR1_IDLEIE_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 6965 | #define USART_CR1_IDLEIE_Msk (0x1U << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 6966 | #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 6967 | #define USART_CR1_RXNEIE_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 6968 | #define USART_CR1_RXNEIE_Msk (0x1U << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 6969 | #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 6970 | #define USART_CR1_TCIE_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 6971 | #define USART_CR1_TCIE_Msk (0x1U << USART_CR1_TCIE_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 6972 | #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 6973 | #define USART_CR1_TXEIE_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 6974 | #define USART_CR1_TXEIE_Msk (0x1U << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 6975 | #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< TXE Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 6976 | #define USART_CR1_PEIE_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 6977 | #define USART_CR1_PEIE_Msk (0x1U << USART_CR1_PEIE_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 6978 | #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 6979 | #define USART_CR1_PS_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 6980 | #define USART_CR1_PS_Msk (0x1U << USART_CR1_PS_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 6981 | #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */ |
AnnaBridge | 171:3a7713b1edbc | 6982 | #define USART_CR1_PCE_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 6983 | #define USART_CR1_PCE_Msk (0x1U << USART_CR1_PCE_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 6984 | #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */ |
AnnaBridge | 171:3a7713b1edbc | 6985 | #define USART_CR1_WAKE_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 6986 | #define USART_CR1_WAKE_Msk (0x1U << USART_CR1_WAKE_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 6987 | #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Receiver Wakeup method */ |
AnnaBridge | 171:3a7713b1edbc | 6988 | #define USART_CR1_M_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 6989 | #define USART_CR1_M_Msk (0x10001U << USART_CR1_M_Pos) /*!< 0x10001000 */ |
AnnaBridge | 171:3a7713b1edbc | 6990 | #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */ |
AnnaBridge | 171:3a7713b1edbc | 6991 | #define USART_CR1_M0_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 6992 | #define USART_CR1_M0_Msk (0x1U << USART_CR1_M0_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 6993 | #define USART_CR1_M0 USART_CR1_M0_Msk /*!< Word length - Bit 0 */ |
AnnaBridge | 171:3a7713b1edbc | 6994 | #define USART_CR1_MME_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 6995 | #define USART_CR1_MME_Msk (0x1U << USART_CR1_MME_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 6996 | #define USART_CR1_MME USART_CR1_MME_Msk /*!< Mute Mode Enable */ |
AnnaBridge | 171:3a7713b1edbc | 6997 | #define USART_CR1_CMIE_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 6998 | #define USART_CR1_CMIE_Msk (0x1U << USART_CR1_CMIE_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 6999 | #define USART_CR1_CMIE USART_CR1_CMIE_Msk /*!< Character match interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 7000 | #define USART_CR1_OVER8_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 7001 | #define USART_CR1_OVER8_Msk (0x1U << USART_CR1_OVER8_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 7002 | #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit or 16-bit mode */ |
AnnaBridge | 171:3a7713b1edbc | 7003 | #define USART_CR1_DEDT_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 7004 | #define USART_CR1_DEDT_Msk (0x1FU << USART_CR1_DEDT_Pos) /*!< 0x001F0000 */ |
AnnaBridge | 171:3a7713b1edbc | 7005 | #define USART_CR1_DEDT USART_CR1_DEDT_Msk /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */ |
AnnaBridge | 171:3a7713b1edbc | 7006 | #define USART_CR1_DEDT_0 (0x01U << USART_CR1_DEDT_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 7007 | #define USART_CR1_DEDT_1 (0x02U << USART_CR1_DEDT_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 7008 | #define USART_CR1_DEDT_2 (0x04U << USART_CR1_DEDT_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 7009 | #define USART_CR1_DEDT_3 (0x08U << USART_CR1_DEDT_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 7010 | #define USART_CR1_DEDT_4 (0x10U << USART_CR1_DEDT_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 7011 | #define USART_CR1_DEAT_Pos (21U) |
AnnaBridge | 171:3a7713b1edbc | 7012 | #define USART_CR1_DEAT_Msk (0x1FU << USART_CR1_DEAT_Pos) /*!< 0x03E00000 */ |
AnnaBridge | 171:3a7713b1edbc | 7013 | #define USART_CR1_DEAT USART_CR1_DEAT_Msk /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */ |
AnnaBridge | 171:3a7713b1edbc | 7014 | #define USART_CR1_DEAT_0 (0x01U << USART_CR1_DEAT_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 7015 | #define USART_CR1_DEAT_1 (0x02U << USART_CR1_DEAT_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 7016 | #define USART_CR1_DEAT_2 (0x04U << USART_CR1_DEAT_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 7017 | #define USART_CR1_DEAT_3 (0x08U << USART_CR1_DEAT_Pos) /*!< 0x01000000 */ |
AnnaBridge | 171:3a7713b1edbc | 7018 | #define USART_CR1_DEAT_4 (0x10U << USART_CR1_DEAT_Pos) /*!< 0x02000000 */ |
AnnaBridge | 171:3a7713b1edbc | 7019 | #define USART_CR1_RTOIE_Pos (26U) |
AnnaBridge | 171:3a7713b1edbc | 7020 | #define USART_CR1_RTOIE_Msk (0x1U << USART_CR1_RTOIE_Pos) /*!< 0x04000000 */ |
AnnaBridge | 171:3a7713b1edbc | 7021 | #define USART_CR1_RTOIE USART_CR1_RTOIE_Msk /*!< Receive Time Out interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 7022 | #define USART_CR1_EOBIE_Pos (27U) |
AnnaBridge | 171:3a7713b1edbc | 7023 | #define USART_CR1_EOBIE_Msk (0x1U << USART_CR1_EOBIE_Pos) /*!< 0x08000000 */ |
AnnaBridge | 171:3a7713b1edbc | 7024 | #define USART_CR1_EOBIE USART_CR1_EOBIE_Msk /*!< End of Block interrupt enable */ |
AnnaBridge | 171:3a7713b1edbc | 7025 | #define USART_CR1_M1_Pos (28U) |
AnnaBridge | 171:3a7713b1edbc | 7026 | #define USART_CR1_M1_Msk (0x1U << USART_CR1_M1_Pos) /*!< 0x10000000 */ |
AnnaBridge | 171:3a7713b1edbc | 7027 | #define USART_CR1_M1 USART_CR1_M1_Msk /*!< Word length - Bit 1 */ |
AnnaBridge | 171:3a7713b1edbc | 7028 | /****************** Bit definition for USART_CR2 register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 7029 | #define USART_CR2_ADDM7_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 7030 | #define USART_CR2_ADDM7_Msk (0x1U << USART_CR2_ADDM7_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 7031 | #define USART_CR2_ADDM7 USART_CR2_ADDM7_Msk /*!< 7-bit or 4-bit Address Detection */ |
AnnaBridge | 171:3a7713b1edbc | 7032 | #define USART_CR2_LBDL_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 7033 | #define USART_CR2_LBDL_Msk (0x1U << USART_CR2_LBDL_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 7034 | #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */ |
AnnaBridge | 171:3a7713b1edbc | 7035 | #define USART_CR2_LBDIE_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 7036 | #define USART_CR2_LBDIE_Msk (0x1U << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 7037 | #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 7038 | #define USART_CR2_LBCL_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 7039 | #define USART_CR2_LBCL_Msk (0x1U << USART_CR2_LBCL_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 7040 | #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */ |
AnnaBridge | 171:3a7713b1edbc | 7041 | #define USART_CR2_CPHA_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 7042 | #define USART_CR2_CPHA_Msk (0x1U << USART_CR2_CPHA_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 7043 | #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */ |
AnnaBridge | 171:3a7713b1edbc | 7044 | #define USART_CR2_CPOL_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 7045 | #define USART_CR2_CPOL_Msk (0x1U << USART_CR2_CPOL_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 7046 | #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */ |
AnnaBridge | 171:3a7713b1edbc | 7047 | #define USART_CR2_CLKEN_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 7048 | #define USART_CR2_CLKEN_Msk (0x1U << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 7049 | #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */ |
AnnaBridge | 171:3a7713b1edbc | 7050 | #define USART_CR2_STOP_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 7051 | #define USART_CR2_STOP_Msk (0x3U << USART_CR2_STOP_Pos) /*!< 0x00003000 */ |
AnnaBridge | 171:3a7713b1edbc | 7052 | #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */ |
AnnaBridge | 171:3a7713b1edbc | 7053 | #define USART_CR2_STOP_0 (0x1U << USART_CR2_STOP_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 7054 | #define USART_CR2_STOP_1 (0x2U << USART_CR2_STOP_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 7055 | #define USART_CR2_LINEN_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 7056 | #define USART_CR2_LINEN_Msk (0x1U << USART_CR2_LINEN_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 7057 | #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */ |
AnnaBridge | 171:3a7713b1edbc | 7058 | #define USART_CR2_SWAP_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 7059 | #define USART_CR2_SWAP_Msk (0x1U << USART_CR2_SWAP_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 7060 | #define USART_CR2_SWAP USART_CR2_SWAP_Msk /*!< SWAP TX/RX pins */ |
AnnaBridge | 171:3a7713b1edbc | 7061 | #define USART_CR2_RXINV_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 7062 | #define USART_CR2_RXINV_Msk (0x1U << USART_CR2_RXINV_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 7063 | #define USART_CR2_RXINV USART_CR2_RXINV_Msk /*!< RX pin active level inversion */ |
AnnaBridge | 171:3a7713b1edbc | 7064 | #define USART_CR2_TXINV_Pos (17U) |
AnnaBridge | 171:3a7713b1edbc | 7065 | #define USART_CR2_TXINV_Msk (0x1U << USART_CR2_TXINV_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 7066 | #define USART_CR2_TXINV USART_CR2_TXINV_Msk /*!< TX pin active level inversion */ |
AnnaBridge | 171:3a7713b1edbc | 7067 | #define USART_CR2_DATAINV_Pos (18U) |
AnnaBridge | 171:3a7713b1edbc | 7068 | #define USART_CR2_DATAINV_Msk (0x1U << USART_CR2_DATAINV_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 7069 | #define USART_CR2_DATAINV USART_CR2_DATAINV_Msk /*!< Binary data inversion */ |
AnnaBridge | 171:3a7713b1edbc | 7070 | #define USART_CR2_MSBFIRST_Pos (19U) |
AnnaBridge | 171:3a7713b1edbc | 7071 | #define USART_CR2_MSBFIRST_Msk (0x1U << USART_CR2_MSBFIRST_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 7072 | #define USART_CR2_MSBFIRST USART_CR2_MSBFIRST_Msk /*!< Most Significant Bit First */ |
AnnaBridge | 171:3a7713b1edbc | 7073 | #define USART_CR2_ABREN_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 7074 | #define USART_CR2_ABREN_Msk (0x1U << USART_CR2_ABREN_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 7075 | #define USART_CR2_ABREN USART_CR2_ABREN_Msk /*!< Auto Baud-Rate Enable*/ |
AnnaBridge | 171:3a7713b1edbc | 7076 | #define USART_CR2_ABRMODE_Pos (21U) |
AnnaBridge | 171:3a7713b1edbc | 7077 | #define USART_CR2_ABRMODE_Msk (0x3U << USART_CR2_ABRMODE_Pos) /*!< 0x00600000 */ |
AnnaBridge | 171:3a7713b1edbc | 7078 | #define USART_CR2_ABRMODE USART_CR2_ABRMODE_Msk /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */ |
AnnaBridge | 171:3a7713b1edbc | 7079 | #define USART_CR2_ABRMODE_0 (0x1U << USART_CR2_ABRMODE_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 7080 | #define USART_CR2_ABRMODE_1 (0x2U << USART_CR2_ABRMODE_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 7081 | #define USART_CR2_RTOEN_Pos (23U) |
AnnaBridge | 171:3a7713b1edbc | 7082 | #define USART_CR2_RTOEN_Msk (0x1U << USART_CR2_RTOEN_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 7083 | #define USART_CR2_RTOEN USART_CR2_RTOEN_Msk /*!< Receiver Time-Out enable */ |
AnnaBridge | 171:3a7713b1edbc | 7084 | #define USART_CR2_ADD_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 7085 | #define USART_CR2_ADD_Msk (0xFFU << USART_CR2_ADD_Pos) /*!< 0xFF000000 */ |
AnnaBridge | 171:3a7713b1edbc | 7086 | #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */ |
AnnaBridge | 171:3a7713b1edbc | 7087 | |
AnnaBridge | 171:3a7713b1edbc | 7088 | /****************** Bit definition for USART_CR3 register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 7089 | #define USART_CR3_EIE_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 7090 | #define USART_CR3_EIE_Msk (0x1U << USART_CR3_EIE_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 7091 | #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 7092 | #define USART_CR3_IREN_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 7093 | #define USART_CR3_IREN_Msk (0x1U << USART_CR3_IREN_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 7094 | #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */ |
AnnaBridge | 171:3a7713b1edbc | 7095 | #define USART_CR3_IRLP_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 7096 | #define USART_CR3_IRLP_Msk (0x1U << USART_CR3_IRLP_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 7097 | #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */ |
AnnaBridge | 171:3a7713b1edbc | 7098 | #define USART_CR3_HDSEL_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 7099 | #define USART_CR3_HDSEL_Msk (0x1U << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 7100 | #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */ |
AnnaBridge | 171:3a7713b1edbc | 7101 | #define USART_CR3_NACK_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 7102 | #define USART_CR3_NACK_Msk (0x1U << USART_CR3_NACK_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 7103 | #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< SmartCard NACK enable */ |
AnnaBridge | 171:3a7713b1edbc | 7104 | #define USART_CR3_SCEN_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 7105 | #define USART_CR3_SCEN_Msk (0x1U << USART_CR3_SCEN_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 7106 | #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< SmartCard mode enable */ |
AnnaBridge | 171:3a7713b1edbc | 7107 | #define USART_CR3_DMAR_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 7108 | #define USART_CR3_DMAR_Msk (0x1U << USART_CR3_DMAR_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 7109 | #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */ |
AnnaBridge | 171:3a7713b1edbc | 7110 | #define USART_CR3_DMAT_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 7111 | #define USART_CR3_DMAT_Msk (0x1U << USART_CR3_DMAT_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 7112 | #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */ |
AnnaBridge | 171:3a7713b1edbc | 7113 | #define USART_CR3_RTSE_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 7114 | #define USART_CR3_RTSE_Msk (0x1U << USART_CR3_RTSE_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 7115 | #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */ |
AnnaBridge | 171:3a7713b1edbc | 7116 | #define USART_CR3_CTSE_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 7117 | #define USART_CR3_CTSE_Msk (0x1U << USART_CR3_CTSE_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 7118 | #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */ |
AnnaBridge | 171:3a7713b1edbc | 7119 | #define USART_CR3_CTSIE_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 7120 | #define USART_CR3_CTSIE_Msk (0x1U << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 7121 | #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 7122 | #define USART_CR3_ONEBIT_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 7123 | #define USART_CR3_ONEBIT_Msk (0x1U << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 7124 | #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!< One sample bit method enable */ |
AnnaBridge | 171:3a7713b1edbc | 7125 | #define USART_CR3_OVRDIS_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 7126 | #define USART_CR3_OVRDIS_Msk (0x1U << USART_CR3_OVRDIS_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 7127 | #define USART_CR3_OVRDIS USART_CR3_OVRDIS_Msk /*!< Overrun Disable */ |
AnnaBridge | 171:3a7713b1edbc | 7128 | #define USART_CR3_DDRE_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 7129 | #define USART_CR3_DDRE_Msk (0x1U << USART_CR3_DDRE_Pos) /*!< 0x00002000 */ |
AnnaBridge | 171:3a7713b1edbc | 7130 | #define USART_CR3_DDRE USART_CR3_DDRE_Msk /*!< DMA Disable on Reception Error */ |
AnnaBridge | 171:3a7713b1edbc | 7131 | #define USART_CR3_DEM_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 7132 | #define USART_CR3_DEM_Msk (0x1U << USART_CR3_DEM_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 7133 | #define USART_CR3_DEM USART_CR3_DEM_Msk /*!< Driver Enable Mode */ |
AnnaBridge | 171:3a7713b1edbc | 7134 | #define USART_CR3_DEP_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 7135 | #define USART_CR3_DEP_Msk (0x1U << USART_CR3_DEP_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 7136 | #define USART_CR3_DEP USART_CR3_DEP_Msk /*!< Driver Enable Polarity Selection */ |
AnnaBridge | 171:3a7713b1edbc | 7137 | #define USART_CR3_SCARCNT_Pos (17U) |
AnnaBridge | 171:3a7713b1edbc | 7138 | #define USART_CR3_SCARCNT_Msk (0x7U << USART_CR3_SCARCNT_Pos) /*!< 0x000E0000 */ |
AnnaBridge | 171:3a7713b1edbc | 7139 | #define USART_CR3_SCARCNT USART_CR3_SCARCNT_Msk /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */ |
AnnaBridge | 171:3a7713b1edbc | 7140 | #define USART_CR3_SCARCNT_0 (0x1U << USART_CR3_SCARCNT_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 7141 | #define USART_CR3_SCARCNT_1 (0x2U << USART_CR3_SCARCNT_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 7142 | #define USART_CR3_SCARCNT_2 (0x4U << USART_CR3_SCARCNT_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 7143 | #define USART_CR3_WUS_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 7144 | #define USART_CR3_WUS_Msk (0x3U << USART_CR3_WUS_Pos) /*!< 0x00300000 */ |
AnnaBridge | 171:3a7713b1edbc | 7145 | #define USART_CR3_WUS USART_CR3_WUS_Msk /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */ |
AnnaBridge | 171:3a7713b1edbc | 7146 | #define USART_CR3_WUS_0 (0x1U << USART_CR3_WUS_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 7147 | #define USART_CR3_WUS_1 (0x2U << USART_CR3_WUS_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 7148 | #define USART_CR3_WUFIE_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 7149 | #define USART_CR3_WUFIE_Msk (0x1U << USART_CR3_WUFIE_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 7150 | #define USART_CR3_WUFIE USART_CR3_WUFIE_Msk /*!< Wake Up Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 7151 | #define USART_CR3_UCESM_Pos (23U) |
AnnaBridge | 171:3a7713b1edbc | 7152 | #define USART_CR3_UCESM_Msk (0x1U << USART_CR3_UCESM_Pos) /*!< 0x00800000 */ |
AnnaBridge | 171:3a7713b1edbc | 7153 | #define USART_CR3_UCESM USART_CR3_UCESM_Msk /*!< Clock Enable in Stop mode */ |
AnnaBridge | 171:3a7713b1edbc | 7154 | |
AnnaBridge | 171:3a7713b1edbc | 7155 | /****************** Bit definition for USART_BRR register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 7156 | #define USART_BRR_DIV_FRACTION_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 7157 | #define USART_BRR_DIV_FRACTION_Msk (0xFU << USART_BRR_DIV_FRACTION_Pos) /*!< 0x0000000F */ |
AnnaBridge | 171:3a7713b1edbc | 7158 | #define USART_BRR_DIV_FRACTION USART_BRR_DIV_FRACTION_Msk /*!< Fraction of USARTDIV */ |
AnnaBridge | 171:3a7713b1edbc | 7159 | #define USART_BRR_DIV_MANTISSA_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 7160 | #define USART_BRR_DIV_MANTISSA_Msk (0xFFFU << USART_BRR_DIV_MANTISSA_Pos) /*!< 0x0000FFF0 */ |
AnnaBridge | 171:3a7713b1edbc | 7161 | #define USART_BRR_DIV_MANTISSA USART_BRR_DIV_MANTISSA_Msk /*!< Mantissa of USARTDIV */ |
AnnaBridge | 171:3a7713b1edbc | 7162 | |
AnnaBridge | 171:3a7713b1edbc | 7163 | /****************** Bit definition for USART_GTPR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 7164 | #define USART_GTPR_PSC_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 7165 | #define USART_GTPR_PSC_Msk (0xFFU << USART_GTPR_PSC_Pos) /*!< 0x000000FF */ |
AnnaBridge | 171:3a7713b1edbc | 7166 | #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */ |
AnnaBridge | 171:3a7713b1edbc | 7167 | #define USART_GTPR_GT_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 7168 | #define USART_GTPR_GT_Msk (0xFFU << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */ |
AnnaBridge | 171:3a7713b1edbc | 7169 | #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< GT[7:0] bits (Guard time value) */ |
AnnaBridge | 171:3a7713b1edbc | 7170 | |
AnnaBridge | 171:3a7713b1edbc | 7171 | |
AnnaBridge | 171:3a7713b1edbc | 7172 | /******************* Bit definition for USART_RTOR register *****************/ |
AnnaBridge | 171:3a7713b1edbc | 7173 | #define USART_RTOR_RTO_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 7174 | #define USART_RTOR_RTO_Msk (0xFFFFFFU << USART_RTOR_RTO_Pos) /*!< 0x00FFFFFF */ |
AnnaBridge | 171:3a7713b1edbc | 7175 | #define USART_RTOR_RTO USART_RTOR_RTO_Msk /*!< Receiver Time Out Value */ |
AnnaBridge | 171:3a7713b1edbc | 7176 | #define USART_RTOR_BLEN_Pos (24U) |
AnnaBridge | 171:3a7713b1edbc | 7177 | #define USART_RTOR_BLEN_Msk (0xFFU << USART_RTOR_BLEN_Pos) /*!< 0xFF000000 */ |
AnnaBridge | 171:3a7713b1edbc | 7178 | #define USART_RTOR_BLEN USART_RTOR_BLEN_Msk /*!< Block Length */ |
AnnaBridge | 171:3a7713b1edbc | 7179 | |
AnnaBridge | 171:3a7713b1edbc | 7180 | /******************* Bit definition for USART_RQR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 7181 | #define USART_RQR_ABRRQ_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 7182 | #define USART_RQR_ABRRQ_Msk (0x1U << USART_RQR_ABRRQ_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 7183 | #define USART_RQR_ABRRQ USART_RQR_ABRRQ_Msk /*!< Auto-Baud Rate Request */ |
AnnaBridge | 171:3a7713b1edbc | 7184 | #define USART_RQR_SBKRQ_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 7185 | #define USART_RQR_SBKRQ_Msk (0x1U << USART_RQR_SBKRQ_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 7186 | #define USART_RQR_SBKRQ USART_RQR_SBKRQ_Msk /*!< Send Break Request */ |
AnnaBridge | 171:3a7713b1edbc | 7187 | #define USART_RQR_MMRQ_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 7188 | #define USART_RQR_MMRQ_Msk (0x1U << USART_RQR_MMRQ_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 7189 | #define USART_RQR_MMRQ USART_RQR_MMRQ_Msk /*!< Mute Mode Request */ |
AnnaBridge | 171:3a7713b1edbc | 7190 | #define USART_RQR_RXFRQ_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 7191 | #define USART_RQR_RXFRQ_Msk (0x1U << USART_RQR_RXFRQ_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 7192 | #define USART_RQR_RXFRQ USART_RQR_RXFRQ_Msk /*!< Receive Data flush Request */ |
AnnaBridge | 171:3a7713b1edbc | 7193 | #define USART_RQR_TXFRQ_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 7194 | #define USART_RQR_TXFRQ_Msk (0x1U << USART_RQR_TXFRQ_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 7195 | #define USART_RQR_TXFRQ USART_RQR_TXFRQ_Msk /*!< Transmit data flush Request */ |
AnnaBridge | 171:3a7713b1edbc | 7196 | |
AnnaBridge | 171:3a7713b1edbc | 7197 | /******************* Bit definition for USART_ISR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 7198 | #define USART_ISR_PE_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 7199 | #define USART_ISR_PE_Msk (0x1U << USART_ISR_PE_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 7200 | #define USART_ISR_PE USART_ISR_PE_Msk /*!< Parity Error */ |
AnnaBridge | 171:3a7713b1edbc | 7201 | #define USART_ISR_FE_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 7202 | #define USART_ISR_FE_Msk (0x1U << USART_ISR_FE_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 7203 | #define USART_ISR_FE USART_ISR_FE_Msk /*!< Framing Error */ |
AnnaBridge | 171:3a7713b1edbc | 7204 | #define USART_ISR_NE_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 7205 | #define USART_ISR_NE_Msk (0x1U << USART_ISR_NE_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 7206 | #define USART_ISR_NE USART_ISR_NE_Msk /*!< Noise detected Flag */ |
AnnaBridge | 171:3a7713b1edbc | 7207 | #define USART_ISR_ORE_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 7208 | #define USART_ISR_ORE_Msk (0x1U << USART_ISR_ORE_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 7209 | #define USART_ISR_ORE USART_ISR_ORE_Msk /*!< OverRun Error */ |
AnnaBridge | 171:3a7713b1edbc | 7210 | #define USART_ISR_IDLE_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 7211 | #define USART_ISR_IDLE_Msk (0x1U << USART_ISR_IDLE_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 7212 | #define USART_ISR_IDLE USART_ISR_IDLE_Msk /*!< IDLE line detected */ |
AnnaBridge | 171:3a7713b1edbc | 7213 | #define USART_ISR_RXNE_Pos (5U) |
AnnaBridge | 171:3a7713b1edbc | 7214 | #define USART_ISR_RXNE_Msk (0x1U << USART_ISR_RXNE_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 7215 | #define USART_ISR_RXNE USART_ISR_RXNE_Msk /*!< Read Data Register Not Empty */ |
AnnaBridge | 171:3a7713b1edbc | 7216 | #define USART_ISR_TC_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 7217 | #define USART_ISR_TC_Msk (0x1U << USART_ISR_TC_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 7218 | #define USART_ISR_TC USART_ISR_TC_Msk /*!< Transmission Complete */ |
AnnaBridge | 171:3a7713b1edbc | 7219 | #define USART_ISR_TXE_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 7220 | #define USART_ISR_TXE_Msk (0x1U << USART_ISR_TXE_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 7221 | #define USART_ISR_TXE USART_ISR_TXE_Msk /*!< Transmit Data Register Empty */ |
AnnaBridge | 171:3a7713b1edbc | 7222 | #define USART_ISR_LBDF_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 7223 | #define USART_ISR_LBDF_Msk (0x1U << USART_ISR_LBDF_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 7224 | #define USART_ISR_LBDF USART_ISR_LBDF_Msk /*!< LIN Break Detection Flag */ |
AnnaBridge | 171:3a7713b1edbc | 7225 | #define USART_ISR_CTSIF_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 7226 | #define USART_ISR_CTSIF_Msk (0x1U << USART_ISR_CTSIF_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 7227 | #define USART_ISR_CTSIF USART_ISR_CTSIF_Msk /*!< CTS interrupt flag */ |
AnnaBridge | 171:3a7713b1edbc | 7228 | #define USART_ISR_CTS_Pos (10U) |
AnnaBridge | 171:3a7713b1edbc | 7229 | #define USART_ISR_CTS_Msk (0x1U << USART_ISR_CTS_Pos) /*!< 0x00000400 */ |
AnnaBridge | 171:3a7713b1edbc | 7230 | #define USART_ISR_CTS USART_ISR_CTS_Msk /*!< CTS flag */ |
AnnaBridge | 171:3a7713b1edbc | 7231 | #define USART_ISR_RTOF_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 7232 | #define USART_ISR_RTOF_Msk (0x1U << USART_ISR_RTOF_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 7233 | #define USART_ISR_RTOF USART_ISR_RTOF_Msk /*!< Receiver Time Out */ |
AnnaBridge | 171:3a7713b1edbc | 7234 | #define USART_ISR_EOBF_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 7235 | #define USART_ISR_EOBF_Msk (0x1U << USART_ISR_EOBF_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 7236 | #define USART_ISR_EOBF USART_ISR_EOBF_Msk /*!< End Of Block Flag */ |
AnnaBridge | 171:3a7713b1edbc | 7237 | #define USART_ISR_ABRE_Pos (14U) |
AnnaBridge | 171:3a7713b1edbc | 7238 | #define USART_ISR_ABRE_Msk (0x1U << USART_ISR_ABRE_Pos) /*!< 0x00004000 */ |
AnnaBridge | 171:3a7713b1edbc | 7239 | #define USART_ISR_ABRE USART_ISR_ABRE_Msk /*!< Auto-Baud Rate Error */ |
AnnaBridge | 171:3a7713b1edbc | 7240 | #define USART_ISR_ABRF_Pos (15U) |
AnnaBridge | 171:3a7713b1edbc | 7241 | #define USART_ISR_ABRF_Msk (0x1U << USART_ISR_ABRF_Pos) /*!< 0x00008000 */ |
AnnaBridge | 171:3a7713b1edbc | 7242 | #define USART_ISR_ABRF USART_ISR_ABRF_Msk /*!< Auto-Baud Rate Flag */ |
AnnaBridge | 171:3a7713b1edbc | 7243 | #define USART_ISR_BUSY_Pos (16U) |
AnnaBridge | 171:3a7713b1edbc | 7244 | #define USART_ISR_BUSY_Msk (0x1U << USART_ISR_BUSY_Pos) /*!< 0x00010000 */ |
AnnaBridge | 171:3a7713b1edbc | 7245 | #define USART_ISR_BUSY USART_ISR_BUSY_Msk /*!< Busy Flag */ |
AnnaBridge | 171:3a7713b1edbc | 7246 | #define USART_ISR_CMF_Pos (17U) |
AnnaBridge | 171:3a7713b1edbc | 7247 | #define USART_ISR_CMF_Msk (0x1U << USART_ISR_CMF_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 7248 | #define USART_ISR_CMF USART_ISR_CMF_Msk /*!< Character Match Flag */ |
AnnaBridge | 171:3a7713b1edbc | 7249 | #define USART_ISR_SBKF_Pos (18U) |
AnnaBridge | 171:3a7713b1edbc | 7250 | #define USART_ISR_SBKF_Msk (0x1U << USART_ISR_SBKF_Pos) /*!< 0x00040000 */ |
AnnaBridge | 171:3a7713b1edbc | 7251 | #define USART_ISR_SBKF USART_ISR_SBKF_Msk /*!< Send Break Flag */ |
AnnaBridge | 171:3a7713b1edbc | 7252 | #define USART_ISR_RWU_Pos (19U) |
AnnaBridge | 171:3a7713b1edbc | 7253 | #define USART_ISR_RWU_Msk (0x1U << USART_ISR_RWU_Pos) /*!< 0x00080000 */ |
AnnaBridge | 171:3a7713b1edbc | 7254 | #define USART_ISR_RWU USART_ISR_RWU_Msk /*!< Receive Wake Up from mute mode Flag */ |
AnnaBridge | 171:3a7713b1edbc | 7255 | #define USART_ISR_WUF_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 7256 | #define USART_ISR_WUF_Msk (0x1U << USART_ISR_WUF_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 7257 | #define USART_ISR_WUF USART_ISR_WUF_Msk /*!< Wake Up from stop mode Flag */ |
AnnaBridge | 171:3a7713b1edbc | 7258 | #define USART_ISR_TEACK_Pos (21U) |
AnnaBridge | 171:3a7713b1edbc | 7259 | #define USART_ISR_TEACK_Msk (0x1U << USART_ISR_TEACK_Pos) /*!< 0x00200000 */ |
AnnaBridge | 171:3a7713b1edbc | 7260 | #define USART_ISR_TEACK USART_ISR_TEACK_Msk /*!< Transmit Enable Acknowledge Flag */ |
AnnaBridge | 171:3a7713b1edbc | 7261 | #define USART_ISR_REACK_Pos (22U) |
AnnaBridge | 171:3a7713b1edbc | 7262 | #define USART_ISR_REACK_Msk (0x1U << USART_ISR_REACK_Pos) /*!< 0x00400000 */ |
AnnaBridge | 171:3a7713b1edbc | 7263 | #define USART_ISR_REACK USART_ISR_REACK_Msk /*!< Receive Enable Acknowledge Flag */ |
AnnaBridge | 171:3a7713b1edbc | 7264 | |
AnnaBridge | 171:3a7713b1edbc | 7265 | /******************* Bit definition for USART_ICR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 7266 | #define USART_ICR_PECF_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 7267 | #define USART_ICR_PECF_Msk (0x1U << USART_ICR_PECF_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 7268 | #define USART_ICR_PECF USART_ICR_PECF_Msk /*!< Parity Error Clear Flag */ |
AnnaBridge | 171:3a7713b1edbc | 7269 | #define USART_ICR_FECF_Pos (1U) |
AnnaBridge | 171:3a7713b1edbc | 7270 | #define USART_ICR_FECF_Msk (0x1U << USART_ICR_FECF_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 7271 | #define USART_ICR_FECF USART_ICR_FECF_Msk /*!< Framing Error Clear Flag */ |
AnnaBridge | 171:3a7713b1edbc | 7272 | #define USART_ICR_NCF_Pos (2U) |
AnnaBridge | 171:3a7713b1edbc | 7273 | #define USART_ICR_NCF_Msk (0x1U << USART_ICR_NCF_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 7274 | #define USART_ICR_NCF USART_ICR_NCF_Msk /*!< Noise detected Clear Flag */ |
AnnaBridge | 171:3a7713b1edbc | 7275 | #define USART_ICR_ORECF_Pos (3U) |
AnnaBridge | 171:3a7713b1edbc | 7276 | #define USART_ICR_ORECF_Msk (0x1U << USART_ICR_ORECF_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 7277 | #define USART_ICR_ORECF USART_ICR_ORECF_Msk /*!< OverRun Error Clear Flag */ |
AnnaBridge | 171:3a7713b1edbc | 7278 | #define USART_ICR_IDLECF_Pos (4U) |
AnnaBridge | 171:3a7713b1edbc | 7279 | #define USART_ICR_IDLECF_Msk (0x1U << USART_ICR_IDLECF_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 7280 | #define USART_ICR_IDLECF USART_ICR_IDLECF_Msk /*!< IDLE line detected Clear Flag */ |
AnnaBridge | 171:3a7713b1edbc | 7281 | #define USART_ICR_TCCF_Pos (6U) |
AnnaBridge | 171:3a7713b1edbc | 7282 | #define USART_ICR_TCCF_Msk (0x1U << USART_ICR_TCCF_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 7283 | #define USART_ICR_TCCF USART_ICR_TCCF_Msk /*!< Transmission Complete Clear Flag */ |
AnnaBridge | 171:3a7713b1edbc | 7284 | #define USART_ICR_LBDCF_Pos (8U) |
AnnaBridge | 171:3a7713b1edbc | 7285 | #define USART_ICR_LBDCF_Msk (0x1U << USART_ICR_LBDCF_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 7286 | #define USART_ICR_LBDCF USART_ICR_LBDCF_Msk /*!< LIN Break Detection Clear Flag */ |
AnnaBridge | 171:3a7713b1edbc | 7287 | #define USART_ICR_CTSCF_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 7288 | #define USART_ICR_CTSCF_Msk (0x1U << USART_ICR_CTSCF_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 7289 | #define USART_ICR_CTSCF USART_ICR_CTSCF_Msk /*!< CTS Interrupt Clear Flag */ |
AnnaBridge | 171:3a7713b1edbc | 7290 | #define USART_ICR_RTOCF_Pos (11U) |
AnnaBridge | 171:3a7713b1edbc | 7291 | #define USART_ICR_RTOCF_Msk (0x1U << USART_ICR_RTOCF_Pos) /*!< 0x00000800 */ |
AnnaBridge | 171:3a7713b1edbc | 7292 | #define USART_ICR_RTOCF USART_ICR_RTOCF_Msk /*!< Receiver Time Out Clear Flag */ |
AnnaBridge | 171:3a7713b1edbc | 7293 | #define USART_ICR_EOBCF_Pos (12U) |
AnnaBridge | 171:3a7713b1edbc | 7294 | #define USART_ICR_EOBCF_Msk (0x1U << USART_ICR_EOBCF_Pos) /*!< 0x00001000 */ |
AnnaBridge | 171:3a7713b1edbc | 7295 | #define USART_ICR_EOBCF USART_ICR_EOBCF_Msk /*!< End Of Block Clear Flag */ |
AnnaBridge | 171:3a7713b1edbc | 7296 | #define USART_ICR_CMCF_Pos (17U) |
AnnaBridge | 171:3a7713b1edbc | 7297 | #define USART_ICR_CMCF_Msk (0x1U << USART_ICR_CMCF_Pos) /*!< 0x00020000 */ |
AnnaBridge | 171:3a7713b1edbc | 7298 | #define USART_ICR_CMCF USART_ICR_CMCF_Msk /*!< Character Match Clear Flag */ |
AnnaBridge | 171:3a7713b1edbc | 7299 | #define USART_ICR_WUCF_Pos (20U) |
AnnaBridge | 171:3a7713b1edbc | 7300 | #define USART_ICR_WUCF_Msk (0x1U << USART_ICR_WUCF_Pos) /*!< 0x00100000 */ |
AnnaBridge | 171:3a7713b1edbc | 7301 | #define USART_ICR_WUCF USART_ICR_WUCF_Msk /*!< Wake Up from stop mode Clear Flag */ |
AnnaBridge | 171:3a7713b1edbc | 7302 | |
AnnaBridge | 171:3a7713b1edbc | 7303 | /******************* Bit definition for USART_RDR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 7304 | #define USART_RDR_RDR_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 7305 | #define USART_RDR_RDR_Msk (0x1FFU << USART_RDR_RDR_Pos) /*!< 0x000001FF */ |
AnnaBridge | 171:3a7713b1edbc | 7306 | #define USART_RDR_RDR USART_RDR_RDR_Msk /*!< RDR[8:0] bits (Receive Data value) */ |
AnnaBridge | 171:3a7713b1edbc | 7307 | |
AnnaBridge | 171:3a7713b1edbc | 7308 | /******************* Bit definition for USART_TDR register ******************/ |
AnnaBridge | 171:3a7713b1edbc | 7309 | #define USART_TDR_TDR_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 7310 | #define USART_TDR_TDR_Msk (0x1FFU << USART_TDR_TDR_Pos) /*!< 0x000001FF */ |
AnnaBridge | 171:3a7713b1edbc | 7311 | #define USART_TDR_TDR USART_TDR_TDR_Msk /*!< TDR[8:0] bits (Transmit Data value) */ |
AnnaBridge | 171:3a7713b1edbc | 7312 | |
AnnaBridge | 171:3a7713b1edbc | 7313 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 7314 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 7315 | /* USB Device General registers */ |
AnnaBridge | 171:3a7713b1edbc | 7316 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 7317 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 7318 | #define USB_BASE (0x40005C00U) /*!< USB_IP Peripheral Registers base address */ |
AnnaBridge | 171:3a7713b1edbc | 7319 | #define USB_PMAADDR_Pos (13U) |
AnnaBridge | 171:3a7713b1edbc | 7320 | #define USB_PMAADDR_Msk (0x20003U << USB_PMAADDR_Pos) /*!< 0x40006000 */ |
AnnaBridge | 171:3a7713b1edbc | 7321 | #define USB_PMAADDR USB_PMAADDR_Msk /*!< USB_IP Packet Memory Area base address */ |
AnnaBridge | 171:3a7713b1edbc | 7322 | |
AnnaBridge | 171:3a7713b1edbc | 7323 | #define USB_CNTR (USB_BASE + 0x40) /*!< Control register */ |
AnnaBridge | 171:3a7713b1edbc | 7324 | #define USB_ISTR (USB_BASE + 0x44) /*!< Interrupt status register */ |
AnnaBridge | 171:3a7713b1edbc | 7325 | #define USB_FNR (USB_BASE + 0x48) /*!< Frame number register */ |
AnnaBridge | 171:3a7713b1edbc | 7326 | #define USB_DADDR (USB_BASE + 0x4C) /*!< Device address register */ |
AnnaBridge | 171:3a7713b1edbc | 7327 | #define USB_BTABLE (USB_BASE + 0x50) /*!< Buffer Table address register */ |
AnnaBridge | 171:3a7713b1edbc | 7328 | #define USB_LPMCSR (USB_BASE + 0x54) /*!< LPM Control and Status register */ |
AnnaBridge | 171:3a7713b1edbc | 7329 | #define USB_BCDR (USB_BASE + 0x58) /*!< Battery Charging detector register*/ |
AnnaBridge | 171:3a7713b1edbc | 7330 | |
AnnaBridge | 171:3a7713b1edbc | 7331 | /**************************** ISTR interrupt events *************************/ |
AnnaBridge | 171:3a7713b1edbc | 7332 | #define USB_ISTR_CTR ((uint16_t)0x8000U) /*!< Correct TRansfer (clear-only bit) */ |
AnnaBridge | 171:3a7713b1edbc | 7333 | #define USB_ISTR_PMAOVR ((uint16_t)0x4000U) /*!< DMA OVeR/underrun (clear-only bit) */ |
AnnaBridge | 171:3a7713b1edbc | 7334 | #define USB_ISTR_ERR ((uint16_t)0x2000U) /*!< ERRor (clear-only bit) */ |
AnnaBridge | 171:3a7713b1edbc | 7335 | #define USB_ISTR_WKUP ((uint16_t)0x1000U) /*!< WaKe UP (clear-only bit) */ |
AnnaBridge | 171:3a7713b1edbc | 7336 | #define USB_ISTR_SUSP ((uint16_t)0x0800U) /*!< SUSPend (clear-only bit) */ |
AnnaBridge | 171:3a7713b1edbc | 7337 | #define USB_ISTR_RESET ((uint16_t)0x0400U) /*!< RESET (clear-only bit) */ |
AnnaBridge | 171:3a7713b1edbc | 7338 | #define USB_ISTR_SOF ((uint16_t)0x0200U) /*!< Start Of Frame (clear-only bit) */ |
AnnaBridge | 171:3a7713b1edbc | 7339 | #define USB_ISTR_ESOF ((uint16_t)0x0100U) /*!< Expected Start Of Frame (clear-only bit) */ |
AnnaBridge | 171:3a7713b1edbc | 7340 | #define USB_ISTR_L1REQ ((uint16_t)0x0080U) /*!< LPM L1 state request */ |
AnnaBridge | 171:3a7713b1edbc | 7341 | #define USB_ISTR_DIR ((uint16_t)0x0010U) /*!< DIRection of transaction (read-only bit) */ |
AnnaBridge | 171:3a7713b1edbc | 7342 | #define USB_ISTR_EP_ID ((uint16_t)0x000FU) /*!< EndPoint IDentifier (read-only bit) */ |
AnnaBridge | 171:3a7713b1edbc | 7343 | |
AnnaBridge | 171:3a7713b1edbc | 7344 | #define USB_CLR_CTR (~USB_ISTR_CTR) /*!< clear Correct TRansfer bit */ |
AnnaBridge | 171:3a7713b1edbc | 7345 | #define USB_CLR_PMAOVR (~USB_ISTR_PMAOVR) /*!< clear DMA OVeR/underrun bit*/ |
AnnaBridge | 171:3a7713b1edbc | 7346 | #define USB_CLR_ERR (~USB_ISTR_ERR) /*!< clear ERRor bit */ |
AnnaBridge | 171:3a7713b1edbc | 7347 | #define USB_CLR_WKUP (~USB_ISTR_WKUP) /*!< clear WaKe UP bit */ |
AnnaBridge | 171:3a7713b1edbc | 7348 | #define USB_CLR_SUSP (~USB_ISTR_SUSP) /*!< clear SUSPend bit */ |
AnnaBridge | 171:3a7713b1edbc | 7349 | #define USB_CLR_RESET (~USB_ISTR_RESET) /*!< clear RESET bit */ |
AnnaBridge | 171:3a7713b1edbc | 7350 | #define USB_CLR_SOF (~USB_ISTR_SOF) /*!< clear Start Of Frame bit */ |
AnnaBridge | 171:3a7713b1edbc | 7351 | #define USB_CLR_ESOF (~USB_ISTR_ESOF) /*!< clear Expected Start Of Frame bit */ |
AnnaBridge | 171:3a7713b1edbc | 7352 | #define USB_CLR_L1REQ (~USB_ISTR_L1REQ) /*!< clear LPM L1 bit */ |
AnnaBridge | 171:3a7713b1edbc | 7353 | /************************* CNTR control register bits definitions ***********/ |
AnnaBridge | 171:3a7713b1edbc | 7354 | #define USB_CNTR_CTRM ((uint16_t)0x8000U) /*!< Correct TRansfer Mask */ |
AnnaBridge | 171:3a7713b1edbc | 7355 | #define USB_CNTR_PMAOVRM ((uint16_t)0x4000U) /*!< DMA OVeR/underrun Mask */ |
AnnaBridge | 171:3a7713b1edbc | 7356 | #define USB_CNTR_ERRM ((uint16_t)0x2000U) /*!< ERRor Mask */ |
AnnaBridge | 171:3a7713b1edbc | 7357 | #define USB_CNTR_WKUPM ((uint16_t)0x1000U) /*!< WaKe UP Mask */ |
AnnaBridge | 171:3a7713b1edbc | 7358 | #define USB_CNTR_SUSPM ((uint16_t)0x0800U) /*!< SUSPend Mask */ |
AnnaBridge | 171:3a7713b1edbc | 7359 | #define USB_CNTR_RESETM ((uint16_t)0x0400U) /*!< RESET Mask */ |
AnnaBridge | 171:3a7713b1edbc | 7360 | #define USB_CNTR_SOFM ((uint16_t)0x0200U) /*!< Start Of Frame Mask */ |
AnnaBridge | 171:3a7713b1edbc | 7361 | #define USB_CNTR_ESOFM ((uint16_t)0x0100U) /*!< Expected Start Of Frame Mask */ |
AnnaBridge | 171:3a7713b1edbc | 7362 | #define USB_CNTR_L1REQM ((uint16_t)0x0080U) /*!< LPM L1 state request interrupt mask */ |
AnnaBridge | 171:3a7713b1edbc | 7363 | #define USB_CNTR_L1RESUME ((uint16_t)0x0020U) /*!< LPM L1 Resume request */ |
AnnaBridge | 171:3a7713b1edbc | 7364 | #define USB_CNTR_RESUME ((uint16_t)0x0010U) /*!< RESUME request */ |
AnnaBridge | 171:3a7713b1edbc | 7365 | #define USB_CNTR_FSUSP ((uint16_t)0x0008U) /*!< Force SUSPend */ |
AnnaBridge | 171:3a7713b1edbc | 7366 | #define USB_CNTR_LPMODE ((uint16_t)0x0004U) /*!< Low-power MODE */ |
AnnaBridge | 171:3a7713b1edbc | 7367 | #define USB_CNTR_PDWN ((uint16_t)0x0002U) /*!< Power DoWN */ |
AnnaBridge | 171:3a7713b1edbc | 7368 | #define USB_CNTR_FRES ((uint16_t)0x0001U) /*!< Force USB RESet */ |
AnnaBridge | 171:3a7713b1edbc | 7369 | /************************* BCDR control register bits definitions ***********/ |
AnnaBridge | 171:3a7713b1edbc | 7370 | #define USB_BCDR_DPPU ((uint16_t)0x8000U) /*!< DP Pull-up Enable */ |
AnnaBridge | 171:3a7713b1edbc | 7371 | #define USB_BCDR_PS2DET ((uint16_t)0x0080U) /*!< PS2 port or proprietary charger detected */ |
AnnaBridge | 171:3a7713b1edbc | 7372 | #define USB_BCDR_SDET ((uint16_t)0x0040U) /*!< Secondary detection (SD) status */ |
AnnaBridge | 171:3a7713b1edbc | 7373 | #define USB_BCDR_PDET ((uint16_t)0x0020U) /*!< Primary detection (PD) status */ |
AnnaBridge | 171:3a7713b1edbc | 7374 | #define USB_BCDR_DCDET ((uint16_t)0x0010U) /*!< Data contact detection (DCD) status */ |
AnnaBridge | 171:3a7713b1edbc | 7375 | #define USB_BCDR_SDEN ((uint16_t)0x0008U) /*!< Secondary detection (SD) mode enable */ |
AnnaBridge | 171:3a7713b1edbc | 7376 | #define USB_BCDR_PDEN ((uint16_t)0x0004U) /*!< Primary detection (PD) mode enable */ |
AnnaBridge | 171:3a7713b1edbc | 7377 | #define USB_BCDR_DCDEN ((uint16_t)0x0002U) /*!< Data contact detection (DCD) mode enable */ |
AnnaBridge | 171:3a7713b1edbc | 7378 | #define USB_BCDR_BCDEN ((uint16_t)0x0001U) /*!< Battery charging detector (BCD) enable */ |
AnnaBridge | 171:3a7713b1edbc | 7379 | /*************************** LPM register bits definitions ******************/ |
AnnaBridge | 171:3a7713b1edbc | 7380 | #define USB_LPMCSR_BESL ((uint16_t)0x00F0U) /*!< BESL value received with last ACKed LPM Token */ |
AnnaBridge | 171:3a7713b1edbc | 7381 | #define USB_LPMCSR_REMWAKE ((uint16_t)0x0008U) /*!< bRemoteWake value received with last ACKed LPM Token */ |
AnnaBridge | 171:3a7713b1edbc | 7382 | #define USB_LPMCSR_LPMACK ((uint16_t)0x0002U) /*!< LPM Token acknowledge enable*/ |
AnnaBridge | 171:3a7713b1edbc | 7383 | #define USB_LPMCSR_LMPEN ((uint16_t)0x0001U) /*!< LPM support enable */ |
AnnaBridge | 171:3a7713b1edbc | 7384 | /******************** FNR Frame Number Register bit definitions ************/ |
AnnaBridge | 171:3a7713b1edbc | 7385 | #define USB_FNR_RXDP ((uint16_t)0x8000U) /*!< status of D+ data line */ |
AnnaBridge | 171:3a7713b1edbc | 7386 | #define USB_FNR_RXDM ((uint16_t)0x4000U) /*!< status of D- data line */ |
AnnaBridge | 171:3a7713b1edbc | 7387 | #define USB_FNR_LCK ((uint16_t)0x2000U) /*!< LoCKed */ |
AnnaBridge | 171:3a7713b1edbc | 7388 | #define USB_FNR_LSOF ((uint16_t)0x1800U) /*!< Lost SOF */ |
AnnaBridge | 171:3a7713b1edbc | 7389 | #define USB_FNR_FN ((uint16_t)0x07FFU) /*!< Frame Number */ |
AnnaBridge | 171:3a7713b1edbc | 7390 | /******************** DADDR Device ADDRess bit definitions ****************/ |
AnnaBridge | 171:3a7713b1edbc | 7391 | #define USB_DADDR_EF ((uint8_t)0x80U) /*!< USB device address Enable Function */ |
AnnaBridge | 171:3a7713b1edbc | 7392 | #define USB_DADDR_ADD ((uint8_t)0x7FU) /*!< USB device address */ |
AnnaBridge | 171:3a7713b1edbc | 7393 | /****************************** Endpoint register *************************/ |
AnnaBridge | 171:3a7713b1edbc | 7394 | #define USB_EP0R USB_BASE /*!< endpoint 0 register address */ |
AnnaBridge | 171:3a7713b1edbc | 7395 | #define USB_EP1R (USB_BASE + 0x04) /*!< endpoint 1 register address */ |
AnnaBridge | 171:3a7713b1edbc | 7396 | #define USB_EP2R (USB_BASE + 0x08) /*!< endpoint 2 register address */ |
AnnaBridge | 171:3a7713b1edbc | 7397 | #define USB_EP3R (USB_BASE + 0x0C) /*!< endpoint 3 register address */ |
AnnaBridge | 171:3a7713b1edbc | 7398 | #define USB_EP4R (USB_BASE + 0x10) /*!< endpoint 4 register address */ |
AnnaBridge | 171:3a7713b1edbc | 7399 | #define USB_EP5R (USB_BASE + 0x14) /*!< endpoint 5 register address */ |
AnnaBridge | 171:3a7713b1edbc | 7400 | #define USB_EP6R (USB_BASE + 0x18) /*!< endpoint 6 register address */ |
AnnaBridge | 171:3a7713b1edbc | 7401 | #define USB_EP7R (USB_BASE + 0x1C) /*!< endpoint 7 register address */ |
AnnaBridge | 171:3a7713b1edbc | 7402 | /* bit positions */ |
AnnaBridge | 171:3a7713b1edbc | 7403 | #define USB_EP_CTR_RX ((uint16_t)0x8000U) /*!< EndPoint Correct TRansfer RX */ |
AnnaBridge | 171:3a7713b1edbc | 7404 | #define USB_EP_DTOG_RX ((uint16_t)0x4000U) /*!< EndPoint Data TOGGLE RX */ |
AnnaBridge | 171:3a7713b1edbc | 7405 | #define USB_EPRX_STAT ((uint16_t)0x3000U) /*!< EndPoint RX STATus bit field */ |
AnnaBridge | 171:3a7713b1edbc | 7406 | #define USB_EP_SETUP ((uint16_t)0x0800U) /*!< EndPoint SETUP */ |
AnnaBridge | 171:3a7713b1edbc | 7407 | #define USB_EP_T_FIELD ((uint16_t)0x0600U) /*!< EndPoint TYPE */ |
AnnaBridge | 171:3a7713b1edbc | 7408 | #define USB_EP_KIND ((uint16_t)0x0100U) /*!< EndPoint KIND */ |
AnnaBridge | 171:3a7713b1edbc | 7409 | #define USB_EP_CTR_TX ((uint16_t)0x0080U) /*!< EndPoint Correct TRansfer TX */ |
AnnaBridge | 171:3a7713b1edbc | 7410 | #define USB_EP_DTOG_TX ((uint16_t)0x0040U) /*!< EndPoint Data TOGGLE TX */ |
AnnaBridge | 171:3a7713b1edbc | 7411 | #define USB_EPTX_STAT ((uint16_t)0x0030U) /*!< EndPoint TX STATus bit field */ |
AnnaBridge | 171:3a7713b1edbc | 7412 | #define USB_EPADDR_FIELD ((uint16_t)0x000FU) /*!< EndPoint ADDRess FIELD */ |
AnnaBridge | 171:3a7713b1edbc | 7413 | |
AnnaBridge | 171:3a7713b1edbc | 7414 | /* EndPoint REGister MASK (no toggle fields) */ |
AnnaBridge | 171:3a7713b1edbc | 7415 | #define USB_EPREG_MASK (USB_EP_CTR_RX|USB_EP_SETUP|USB_EP_T_FIELD|USB_EP_KIND|USB_EP_CTR_TX|USB_EPADDR_FIELD) |
AnnaBridge | 171:3a7713b1edbc | 7416 | /*!< EP_TYPE[1:0] EndPoint TYPE */ |
AnnaBridge | 171:3a7713b1edbc | 7417 | #define USB_EP_TYPE_MASK ((uint16_t)0x0600U) /*!< EndPoint TYPE Mask */ |
AnnaBridge | 171:3a7713b1edbc | 7418 | #define USB_EP_BULK ((uint16_t)0x0000U) /*!< EndPoint BULK */ |
AnnaBridge | 171:3a7713b1edbc | 7419 | #define USB_EP_CONTROL ((uint16_t)0x0200U) /*!< EndPoint CONTROL */ |
AnnaBridge | 171:3a7713b1edbc | 7420 | #define USB_EP_ISOCHRONOUS ((uint16_t)0x0400U) /*!< EndPoint ISOCHRONOUS */ |
AnnaBridge | 171:3a7713b1edbc | 7421 | #define USB_EP_INTERRUPT ((uint16_t)0x0600U) /*!< EndPoint INTERRUPT */ |
AnnaBridge | 171:3a7713b1edbc | 7422 | #define USB_EP_T_MASK ((uint16_t) ~USB_EP_T_FIELD & USB_EPREG_MASK) |
AnnaBridge | 171:3a7713b1edbc | 7423 | |
AnnaBridge | 171:3a7713b1edbc | 7424 | #define USB_EPKIND_MASK ((uint16_t)~USB_EP_KIND & USB_EPREG_MASK) /*!< EP_KIND EndPoint KIND */ |
AnnaBridge | 171:3a7713b1edbc | 7425 | /*!< STAT_TX[1:0] STATus for TX transfer */ |
AnnaBridge | 171:3a7713b1edbc | 7426 | #define USB_EP_TX_DIS ((uint16_t)0x0000U) /*!< EndPoint TX DISabled */ |
AnnaBridge | 171:3a7713b1edbc | 7427 | #define USB_EP_TX_STALL ((uint16_t)0x0010U) /*!< EndPoint TX STALLed */ |
AnnaBridge | 171:3a7713b1edbc | 7428 | #define USB_EP_TX_NAK ((uint16_t)0x0020U) /*!< EndPoint TX NAKed */ |
AnnaBridge | 171:3a7713b1edbc | 7429 | #define USB_EP_TX_VALID ((uint16_t)0x0030U) /*!< EndPoint TX VALID */ |
AnnaBridge | 171:3a7713b1edbc | 7430 | #define USB_EPTX_DTOG1 ((uint16_t)0x0010U) /*!< EndPoint TX Data TOGgle bit1 */ |
AnnaBridge | 171:3a7713b1edbc | 7431 | #define USB_EPTX_DTOG2 ((uint16_t)0x0020U) /*!< EndPoint TX Data TOGgle bit2 */ |
AnnaBridge | 171:3a7713b1edbc | 7432 | #define USB_EPTX_DTOGMASK (USB_EPTX_STAT|USB_EPREG_MASK) |
AnnaBridge | 171:3a7713b1edbc | 7433 | /*!< STAT_RX[1:0] STATus for RX transfer */ |
AnnaBridge | 171:3a7713b1edbc | 7434 | #define USB_EP_RX_DIS ((uint16_t)0x0000U) /*!< EndPoint RX DISabled */ |
AnnaBridge | 171:3a7713b1edbc | 7435 | #define USB_EP_RX_STALL ((uint16_t)0x1000U) /*!< EndPoint RX STALLed */ |
AnnaBridge | 171:3a7713b1edbc | 7436 | #define USB_EP_RX_NAK ((uint16_t)0x2000U) /*!< EndPoint RX NAKed */ |
AnnaBridge | 171:3a7713b1edbc | 7437 | #define USB_EP_RX_VALID ((uint16_t)0x3000U) /*!< EndPoint RX VALID */ |
AnnaBridge | 171:3a7713b1edbc | 7438 | #define USB_EPRX_DTOG1 ((uint16_t)0x1000U) /*!< EndPoint RX Data TOGgle bit1 */ |
AnnaBridge | 171:3a7713b1edbc | 7439 | #define USB_EPRX_DTOG2 ((uint16_t)0x2000U) /*!< EndPoint RX Data TOGgle bit1 */ |
AnnaBridge | 171:3a7713b1edbc | 7440 | #define USB_EPRX_DTOGMASK (USB_EPRX_STAT|USB_EPREG_MASK) |
AnnaBridge | 171:3a7713b1edbc | 7441 | |
AnnaBridge | 171:3a7713b1edbc | 7442 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 7443 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 7444 | /* Window WATCHDOG (WWDG) */ |
AnnaBridge | 171:3a7713b1edbc | 7445 | /* */ |
AnnaBridge | 171:3a7713b1edbc | 7446 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 7447 | |
AnnaBridge | 171:3a7713b1edbc | 7448 | /******************* Bit definition for WWDG_CR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 7449 | #define WWDG_CR_T_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 7450 | #define WWDG_CR_T_Msk (0x7FU << WWDG_CR_T_Pos) /*!< 0x0000007F */ |
AnnaBridge | 171:3a7713b1edbc | 7451 | #define WWDG_CR_T WWDG_CR_T_Msk /*!< T[6:0] bits (7-Bit counter (MSB to LSB)) */ |
AnnaBridge | 171:3a7713b1edbc | 7452 | #define WWDG_CR_T_0 (0x01U << WWDG_CR_T_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 7453 | #define WWDG_CR_T_1 (0x02U << WWDG_CR_T_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 7454 | #define WWDG_CR_T_2 (0x04U << WWDG_CR_T_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 7455 | #define WWDG_CR_T_3 (0x08U << WWDG_CR_T_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 7456 | #define WWDG_CR_T_4 (0x10U << WWDG_CR_T_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 7457 | #define WWDG_CR_T_5 (0x20U << WWDG_CR_T_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 7458 | #define WWDG_CR_T_6 (0x40U << WWDG_CR_T_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 7459 | |
AnnaBridge | 171:3a7713b1edbc | 7460 | /* Legacy defines */ |
AnnaBridge | 171:3a7713b1edbc | 7461 | #define WWDG_CR_T0 WWDG_CR_T_0 |
AnnaBridge | 171:3a7713b1edbc | 7462 | #define WWDG_CR_T1 WWDG_CR_T_1 |
AnnaBridge | 171:3a7713b1edbc | 7463 | #define WWDG_CR_T2 WWDG_CR_T_2 |
AnnaBridge | 171:3a7713b1edbc | 7464 | #define WWDG_CR_T3 WWDG_CR_T_3 |
AnnaBridge | 171:3a7713b1edbc | 7465 | #define WWDG_CR_T4 WWDG_CR_T_4 |
AnnaBridge | 171:3a7713b1edbc | 7466 | #define WWDG_CR_T5 WWDG_CR_T_5 |
AnnaBridge | 171:3a7713b1edbc | 7467 | #define WWDG_CR_T6 WWDG_CR_T_6 |
AnnaBridge | 171:3a7713b1edbc | 7468 | |
AnnaBridge | 171:3a7713b1edbc | 7469 | #define WWDG_CR_WDGA_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 7470 | #define WWDG_CR_WDGA_Msk (0x1U << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 7471 | #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!< Activation bit */ |
AnnaBridge | 171:3a7713b1edbc | 7472 | |
AnnaBridge | 171:3a7713b1edbc | 7473 | /******************* Bit definition for WWDG_CFR register *******************/ |
AnnaBridge | 171:3a7713b1edbc | 7474 | #define WWDG_CFR_W_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 7475 | #define WWDG_CFR_W_Msk (0x7FU << WWDG_CFR_W_Pos) /*!< 0x0000007F */ |
AnnaBridge | 171:3a7713b1edbc | 7476 | #define WWDG_CFR_W WWDG_CFR_W_Msk /*!< W[6:0] bits (7-bit window value) */ |
AnnaBridge | 171:3a7713b1edbc | 7477 | #define WWDG_CFR_W_0 (0x01U << WWDG_CFR_W_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 7478 | #define WWDG_CFR_W_1 (0x02U << WWDG_CFR_W_Pos) /*!< 0x00000002 */ |
AnnaBridge | 171:3a7713b1edbc | 7479 | #define WWDG_CFR_W_2 (0x04U << WWDG_CFR_W_Pos) /*!< 0x00000004 */ |
AnnaBridge | 171:3a7713b1edbc | 7480 | #define WWDG_CFR_W_3 (0x08U << WWDG_CFR_W_Pos) /*!< 0x00000008 */ |
AnnaBridge | 171:3a7713b1edbc | 7481 | #define WWDG_CFR_W_4 (0x10U << WWDG_CFR_W_Pos) /*!< 0x00000010 */ |
AnnaBridge | 171:3a7713b1edbc | 7482 | #define WWDG_CFR_W_5 (0x20U << WWDG_CFR_W_Pos) /*!< 0x00000020 */ |
AnnaBridge | 171:3a7713b1edbc | 7483 | #define WWDG_CFR_W_6 (0x40U << WWDG_CFR_W_Pos) /*!< 0x00000040 */ |
AnnaBridge | 171:3a7713b1edbc | 7484 | |
AnnaBridge | 171:3a7713b1edbc | 7485 | /* Legacy defines */ |
AnnaBridge | 171:3a7713b1edbc | 7486 | #define WWDG_CFR_W0 WWDG_CFR_W_0 |
AnnaBridge | 171:3a7713b1edbc | 7487 | #define WWDG_CFR_W1 WWDG_CFR_W_1 |
AnnaBridge | 171:3a7713b1edbc | 7488 | #define WWDG_CFR_W2 WWDG_CFR_W_2 |
AnnaBridge | 171:3a7713b1edbc | 7489 | #define WWDG_CFR_W3 WWDG_CFR_W_3 |
AnnaBridge | 171:3a7713b1edbc | 7490 | #define WWDG_CFR_W4 WWDG_CFR_W_4 |
AnnaBridge | 171:3a7713b1edbc | 7491 | #define WWDG_CFR_W5 WWDG_CFR_W_5 |
AnnaBridge | 171:3a7713b1edbc | 7492 | #define WWDG_CFR_W6 WWDG_CFR_W_6 |
AnnaBridge | 171:3a7713b1edbc | 7493 | |
AnnaBridge | 171:3a7713b1edbc | 7494 | #define WWDG_CFR_WDGTB_Pos (7U) |
AnnaBridge | 171:3a7713b1edbc | 7495 | #define WWDG_CFR_WDGTB_Msk (0x3U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000180 */ |
AnnaBridge | 171:3a7713b1edbc | 7496 | #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!< WDGTB[1:0] bits (Timer Base) */ |
AnnaBridge | 171:3a7713b1edbc | 7497 | #define WWDG_CFR_WDGTB_0 (0x1U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000080 */ |
AnnaBridge | 171:3a7713b1edbc | 7498 | #define WWDG_CFR_WDGTB_1 (0x2U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000100 */ |
AnnaBridge | 171:3a7713b1edbc | 7499 | |
AnnaBridge | 171:3a7713b1edbc | 7500 | /* Legacy defines */ |
AnnaBridge | 171:3a7713b1edbc | 7501 | #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0 |
AnnaBridge | 171:3a7713b1edbc | 7502 | #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1 |
AnnaBridge | 171:3a7713b1edbc | 7503 | |
AnnaBridge | 171:3a7713b1edbc | 7504 | #define WWDG_CFR_EWI_Pos (9U) |
AnnaBridge | 171:3a7713b1edbc | 7505 | #define WWDG_CFR_EWI_Msk (0x1U << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */ |
AnnaBridge | 171:3a7713b1edbc | 7506 | #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!< Early Wakeup Interrupt */ |
AnnaBridge | 171:3a7713b1edbc | 7507 | |
AnnaBridge | 171:3a7713b1edbc | 7508 | /******************* Bit definition for WWDG_SR register ********************/ |
AnnaBridge | 171:3a7713b1edbc | 7509 | #define WWDG_SR_EWIF_Pos (0U) |
AnnaBridge | 171:3a7713b1edbc | 7510 | #define WWDG_SR_EWIF_Msk (0x1U << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */ |
AnnaBridge | 171:3a7713b1edbc | 7511 | #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!< Early Wakeup Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 7512 | |
AnnaBridge | 171:3a7713b1edbc | 7513 | /** |
AnnaBridge | 171:3a7713b1edbc | 7514 | * @} |
AnnaBridge | 171:3a7713b1edbc | 7515 | */ |
AnnaBridge | 171:3a7713b1edbc | 7516 | |
AnnaBridge | 171:3a7713b1edbc | 7517 | /** |
AnnaBridge | 171:3a7713b1edbc | 7518 | * @} |
AnnaBridge | 171:3a7713b1edbc | 7519 | */ |
AnnaBridge | 171:3a7713b1edbc | 7520 | |
AnnaBridge | 171:3a7713b1edbc | 7521 | /** @addtogroup Exported_macros |
AnnaBridge | 171:3a7713b1edbc | 7522 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 7523 | */ |
AnnaBridge | 171:3a7713b1edbc | 7524 | |
AnnaBridge | 171:3a7713b1edbc | 7525 | /******************************* ADC Instances ********************************/ |
AnnaBridge | 171:3a7713b1edbc | 7526 | #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1) |
AnnaBridge | 171:3a7713b1edbc | 7527 | #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON) |
AnnaBridge | 171:3a7713b1edbc | 7528 | |
AnnaBridge | 171:3a7713b1edbc | 7529 | /******************************* COMP Instances *******************************/ |
AnnaBridge | 171:3a7713b1edbc | 7530 | #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \ |
AnnaBridge | 171:3a7713b1edbc | 7531 | ((INSTANCE) == COMP2)) |
AnnaBridge | 171:3a7713b1edbc | 7532 | |
AnnaBridge | 171:3a7713b1edbc | 7533 | #define IS_COMP_COMMON_INSTANCE(COMMON_INSTANCE) ((COMMON_INSTANCE) == COMP12_COMMON) |
AnnaBridge | 171:3a7713b1edbc | 7534 | |
AnnaBridge | 171:3a7713b1edbc | 7535 | /******************************* CRC Instances ********************************/ |
AnnaBridge | 171:3a7713b1edbc | 7536 | #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC) |
AnnaBridge | 171:3a7713b1edbc | 7537 | |
AnnaBridge | 171:3a7713b1edbc | 7538 | /******************************* DAC Instances *********************************/ |
AnnaBridge | 171:3a7713b1edbc | 7539 | #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC) |
AnnaBridge | 171:3a7713b1edbc | 7540 | |
AnnaBridge | 171:3a7713b1edbc | 7541 | /******************************* DMA Instances *********************************/ |
AnnaBridge | 171:3a7713b1edbc | 7542 | #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \ |
AnnaBridge | 171:3a7713b1edbc | 7543 | ((INSTANCE) == DMA1_Channel2) || \ |
AnnaBridge | 171:3a7713b1edbc | 7544 | ((INSTANCE) == DMA1_Channel3) || \ |
AnnaBridge | 171:3a7713b1edbc | 7545 | ((INSTANCE) == DMA1_Channel4) || \ |
AnnaBridge | 171:3a7713b1edbc | 7546 | ((INSTANCE) == DMA1_Channel5) || \ |
AnnaBridge | 171:3a7713b1edbc | 7547 | ((INSTANCE) == DMA1_Channel6) || \ |
AnnaBridge | 171:3a7713b1edbc | 7548 | ((INSTANCE) == DMA1_Channel7)) |
AnnaBridge | 171:3a7713b1edbc | 7549 | |
AnnaBridge | 171:3a7713b1edbc | 7550 | /******************************* GPIO Instances *******************************/ |
AnnaBridge | 171:3a7713b1edbc | 7551 | #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \ |
AnnaBridge | 171:3a7713b1edbc | 7552 | ((INSTANCE) == GPIOB) || \ |
AnnaBridge | 171:3a7713b1edbc | 7553 | ((INSTANCE) == GPIOC) || \ |
AnnaBridge | 171:3a7713b1edbc | 7554 | ((INSTANCE) == GPIOD) || \ |
AnnaBridge | 171:3a7713b1edbc | 7555 | ((INSTANCE) == GPIOE) || \ |
AnnaBridge | 171:3a7713b1edbc | 7556 | ((INSTANCE) == GPIOH)) |
AnnaBridge | 171:3a7713b1edbc | 7557 | |
AnnaBridge | 171:3a7713b1edbc | 7558 | #define IS_GPIO_AF_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \ |
AnnaBridge | 171:3a7713b1edbc | 7559 | ((INSTANCE) == GPIOB) || \ |
AnnaBridge | 171:3a7713b1edbc | 7560 | ((INSTANCE) == GPIOC) || \ |
AnnaBridge | 171:3a7713b1edbc | 7561 | ((INSTANCE) == GPIOD) || \ |
AnnaBridge | 171:3a7713b1edbc | 7562 | ((INSTANCE) == GPIOE) || \ |
AnnaBridge | 171:3a7713b1edbc | 7563 | ((INSTANCE) == GPIOH)) |
AnnaBridge | 171:3a7713b1edbc | 7564 | |
AnnaBridge | 171:3a7713b1edbc | 7565 | /******************************** I2C Instances *******************************/ |
AnnaBridge | 171:3a7713b1edbc | 7566 | #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \ |
AnnaBridge | 171:3a7713b1edbc | 7567 | ((INSTANCE) == I2C2) || \ |
AnnaBridge | 171:3a7713b1edbc | 7568 | ((INSTANCE) == I2C3)) |
AnnaBridge | 171:3a7713b1edbc | 7569 | |
AnnaBridge | 171:3a7713b1edbc | 7570 | /****************** I2C Instances : wakeup capability from stop modes *********/ |
AnnaBridge | 171:3a7713b1edbc | 7571 | #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \ |
AnnaBridge | 171:3a7713b1edbc | 7572 | ((INSTANCE) == I2C3)) |
AnnaBridge | 171:3a7713b1edbc | 7573 | |
AnnaBridge | 171:3a7713b1edbc | 7574 | |
AnnaBridge | 171:3a7713b1edbc | 7575 | /******************************** I2S Instances *******************************/ |
AnnaBridge | 171:3a7713b1edbc | 7576 | #define IS_I2S_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SPI2) |
AnnaBridge | 171:3a7713b1edbc | 7577 | |
AnnaBridge | 171:3a7713b1edbc | 7578 | /******************************* RNG Instances ********************************/ |
AnnaBridge | 171:3a7713b1edbc | 7579 | #define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG) |
AnnaBridge | 171:3a7713b1edbc | 7580 | |
AnnaBridge | 171:3a7713b1edbc | 7581 | /****************************** RTC Instances *********************************/ |
AnnaBridge | 171:3a7713b1edbc | 7582 | #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC) |
AnnaBridge | 171:3a7713b1edbc | 7583 | |
AnnaBridge | 171:3a7713b1edbc | 7584 | /******************************** SMBUS Instances *****************************/ |
AnnaBridge | 171:3a7713b1edbc | 7585 | #define IS_SMBUS_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \ |
AnnaBridge | 171:3a7713b1edbc | 7586 | ((INSTANCE) == I2C3)) |
AnnaBridge | 171:3a7713b1edbc | 7587 | |
AnnaBridge | 171:3a7713b1edbc | 7588 | /******************************** SPI Instances *******************************/ |
AnnaBridge | 171:3a7713b1edbc | 7589 | #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \ |
AnnaBridge | 171:3a7713b1edbc | 7590 | ((INSTANCE) == SPI2)) |
AnnaBridge | 171:3a7713b1edbc | 7591 | |
AnnaBridge | 171:3a7713b1edbc | 7592 | /****************** LPTIM Instances : All supported instances *****************/ |
AnnaBridge | 171:3a7713b1edbc | 7593 | #define IS_LPTIM_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1) |
AnnaBridge | 171:3a7713b1edbc | 7594 | |
AnnaBridge | 171:3a7713b1edbc | 7595 | /****************** TIM Instances : All supported instances *******************/ |
AnnaBridge | 171:3a7713b1edbc | 7596 | #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
AnnaBridge | 171:3a7713b1edbc | 7597 | ((INSTANCE) == TIM3) || \ |
AnnaBridge | 171:3a7713b1edbc | 7598 | ((INSTANCE) == TIM6) || \ |
AnnaBridge | 171:3a7713b1edbc | 7599 | ((INSTANCE) == TIM7) || \ |
AnnaBridge | 171:3a7713b1edbc | 7600 | ((INSTANCE) == TIM21) || \ |
AnnaBridge | 171:3a7713b1edbc | 7601 | ((INSTANCE) == TIM22)) |
AnnaBridge | 171:3a7713b1edbc | 7602 | |
AnnaBridge | 171:3a7713b1edbc | 7603 | /****************** TIM Instances : supporting counting mode selection ********/ |
AnnaBridge | 171:3a7713b1edbc | 7604 | #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
AnnaBridge | 171:3a7713b1edbc | 7605 | ((INSTANCE) == TIM3) || \ |
AnnaBridge | 171:3a7713b1edbc | 7606 | ((INSTANCE) == TIM21) || \ |
AnnaBridge | 171:3a7713b1edbc | 7607 | ((INSTANCE) == TIM22)) |
AnnaBridge | 171:3a7713b1edbc | 7608 | |
AnnaBridge | 171:3a7713b1edbc | 7609 | /****************** TIM Instances : supporting clock division *****************/ |
AnnaBridge | 171:3a7713b1edbc | 7610 | #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
AnnaBridge | 171:3a7713b1edbc | 7611 | ((INSTANCE) == TIM3) || \ |
AnnaBridge | 171:3a7713b1edbc | 7612 | ((INSTANCE) == TIM21) || \ |
AnnaBridge | 171:3a7713b1edbc | 7613 | ((INSTANCE) == TIM22)) |
AnnaBridge | 171:3a7713b1edbc | 7614 | |
AnnaBridge | 171:3a7713b1edbc | 7615 | /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/ |
AnnaBridge | 171:3a7713b1edbc | 7616 | #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
AnnaBridge | 171:3a7713b1edbc | 7617 | ((INSTANCE) == TIM3) || \ |
AnnaBridge | 171:3a7713b1edbc | 7618 | ((INSTANCE) == TIM21)) |
AnnaBridge | 171:3a7713b1edbc | 7619 | |
AnnaBridge | 171:3a7713b1edbc | 7620 | /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/ |
AnnaBridge | 171:3a7713b1edbc | 7621 | #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
AnnaBridge | 171:3a7713b1edbc | 7622 | ((INSTANCE) == TIM3) || \ |
AnnaBridge | 171:3a7713b1edbc | 7623 | ((INSTANCE) == TIM21) || \ |
AnnaBridge | 171:3a7713b1edbc | 7624 | ((INSTANCE) == TIM22)) |
AnnaBridge | 171:3a7713b1edbc | 7625 | |
AnnaBridge | 171:3a7713b1edbc | 7626 | /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/ |
AnnaBridge | 171:3a7713b1edbc | 7627 | #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
AnnaBridge | 171:3a7713b1edbc | 7628 | ((INSTANCE) == TIM3) || \ |
AnnaBridge | 171:3a7713b1edbc | 7629 | ((INSTANCE) == TIM21)) |
AnnaBridge | 171:3a7713b1edbc | 7630 | |
AnnaBridge | 171:3a7713b1edbc | 7631 | /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/ |
AnnaBridge | 171:3a7713b1edbc | 7632 | #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
AnnaBridge | 171:3a7713b1edbc | 7633 | ((INSTANCE) == TIM3) || \ |
AnnaBridge | 171:3a7713b1edbc | 7634 | ((INSTANCE) == TIM21) || \ |
AnnaBridge | 171:3a7713b1edbc | 7635 | ((INSTANCE) == TIM22)) |
AnnaBridge | 171:3a7713b1edbc | 7636 | |
AnnaBridge | 171:3a7713b1edbc | 7637 | /************* TIM Instances : at least 1 capture/compare channel *************/ |
AnnaBridge | 171:3a7713b1edbc | 7638 | #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
AnnaBridge | 171:3a7713b1edbc | 7639 | ((INSTANCE) == TIM3) || \ |
AnnaBridge | 171:3a7713b1edbc | 7640 | ((INSTANCE) == TIM21) || \ |
AnnaBridge | 171:3a7713b1edbc | 7641 | ((INSTANCE) == TIM22)) |
AnnaBridge | 171:3a7713b1edbc | 7642 | |
AnnaBridge | 171:3a7713b1edbc | 7643 | /************ TIM Instances : at least 2 capture/compare channels *************/ |
AnnaBridge | 171:3a7713b1edbc | 7644 | #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
AnnaBridge | 171:3a7713b1edbc | 7645 | ((INSTANCE) == TIM3) || \ |
AnnaBridge | 171:3a7713b1edbc | 7646 | ((INSTANCE) == TIM21) || \ |
AnnaBridge | 171:3a7713b1edbc | 7647 | ((INSTANCE) == TIM22)) |
AnnaBridge | 171:3a7713b1edbc | 7648 | |
AnnaBridge | 171:3a7713b1edbc | 7649 | /************ TIM Instances : at least 3 capture/compare channels *************/ |
AnnaBridge | 171:3a7713b1edbc | 7650 | #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
AnnaBridge | 171:3a7713b1edbc | 7651 | ((INSTANCE) == TIM3)) |
AnnaBridge | 171:3a7713b1edbc | 7652 | |
AnnaBridge | 171:3a7713b1edbc | 7653 | /************ TIM Instances : at least 4 capture/compare channels *************/ |
AnnaBridge | 171:3a7713b1edbc | 7654 | #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
AnnaBridge | 171:3a7713b1edbc | 7655 | ((INSTANCE) == TIM3)) |
AnnaBridge | 171:3a7713b1edbc | 7656 | |
AnnaBridge | 171:3a7713b1edbc | 7657 | /******************** TIM Instances : Advanced-control timers *****************/ |
AnnaBridge | 171:3a7713b1edbc | 7658 | |
AnnaBridge | 171:3a7713b1edbc | 7659 | /******************* TIM Instances : Timer input XOR function *****************/ |
AnnaBridge | 171:3a7713b1edbc | 7660 | #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
AnnaBridge | 171:3a7713b1edbc | 7661 | ((INSTANCE) == TIM3)) |
AnnaBridge | 171:3a7713b1edbc | 7662 | |
AnnaBridge | 171:3a7713b1edbc | 7663 | /****************** TIM Instances : DMA requests generation (UDE) *************/ |
AnnaBridge | 171:3a7713b1edbc | 7664 | #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
AnnaBridge | 171:3a7713b1edbc | 7665 | ((INSTANCE) == TIM3) || \ |
AnnaBridge | 171:3a7713b1edbc | 7666 | ((INSTANCE) == TIM6) || \ |
AnnaBridge | 171:3a7713b1edbc | 7667 | ((INSTANCE) == TIM7)) |
AnnaBridge | 171:3a7713b1edbc | 7668 | |
AnnaBridge | 171:3a7713b1edbc | 7669 | /************ TIM Instances : DMA requests generation (CCxDE) *****************/ |
AnnaBridge | 171:3a7713b1edbc | 7670 | #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
AnnaBridge | 171:3a7713b1edbc | 7671 | ((INSTANCE) == TIM3)) |
AnnaBridge | 171:3a7713b1edbc | 7672 | |
AnnaBridge | 171:3a7713b1edbc | 7673 | /************ TIM Instances : DMA requests generation (COMDE) *****************/ |
AnnaBridge | 171:3a7713b1edbc | 7674 | #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
AnnaBridge | 171:3a7713b1edbc | 7675 | (INSTANCE) == TIM3)) |
AnnaBridge | 171:3a7713b1edbc | 7676 | |
AnnaBridge | 171:3a7713b1edbc | 7677 | /******************** TIM Instances : DMA burst feature ***********************/ |
AnnaBridge | 171:3a7713b1edbc | 7678 | #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
AnnaBridge | 171:3a7713b1edbc | 7679 | ((INSTANCE) == TIM3)) |
AnnaBridge | 171:3a7713b1edbc | 7680 | |
AnnaBridge | 171:3a7713b1edbc | 7681 | /****** TIM Instances : master mode available (TIMx_CR2.MMS available )********/ |
AnnaBridge | 171:3a7713b1edbc | 7682 | #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
AnnaBridge | 171:3a7713b1edbc | 7683 | ((INSTANCE) == TIM3) || \ |
AnnaBridge | 171:3a7713b1edbc | 7684 | ((INSTANCE) == TIM6) || \ |
AnnaBridge | 171:3a7713b1edbc | 7685 | ((INSTANCE) == TIM7) || \ |
AnnaBridge | 171:3a7713b1edbc | 7686 | ((INSTANCE) == TIM21) || \ |
AnnaBridge | 171:3a7713b1edbc | 7687 | ((INSTANCE) == TIM22)) |
AnnaBridge | 171:3a7713b1edbc | 7688 | |
AnnaBridge | 171:3a7713b1edbc | 7689 | /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/ |
AnnaBridge | 171:3a7713b1edbc | 7690 | #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
AnnaBridge | 171:3a7713b1edbc | 7691 | ((INSTANCE) == TIM3) || \ |
AnnaBridge | 171:3a7713b1edbc | 7692 | ((INSTANCE) == TIM21) || \ |
AnnaBridge | 171:3a7713b1edbc | 7693 | ((INSTANCE) == TIM22)) |
AnnaBridge | 171:3a7713b1edbc | 7694 | |
AnnaBridge | 171:3a7713b1edbc | 7695 | /********************** TIM Instances : 32 bit Counter ************************/ |
AnnaBridge | 171:3a7713b1edbc | 7696 | |
AnnaBridge | 171:3a7713b1edbc | 7697 | /***************** TIM Instances : external trigger input availabe ************/ |
AnnaBridge | 171:3a7713b1edbc | 7698 | #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
AnnaBridge | 171:3a7713b1edbc | 7699 | ((INSTANCE) == TIM3) || \ |
AnnaBridge | 171:3a7713b1edbc | 7700 | ((INSTANCE) == TIM21) || \ |
AnnaBridge | 171:3a7713b1edbc | 7701 | ((INSTANCE) == TIM22)) |
AnnaBridge | 171:3a7713b1edbc | 7702 | |
AnnaBridge | 171:3a7713b1edbc | 7703 | /****************** TIM Instances : remapping capability **********************/ |
AnnaBridge | 171:3a7713b1edbc | 7704 | #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
AnnaBridge | 171:3a7713b1edbc | 7705 | ((INSTANCE) == TIM3) || \ |
AnnaBridge | 171:3a7713b1edbc | 7706 | ((INSTANCE) == TIM21) || \ |
AnnaBridge | 171:3a7713b1edbc | 7707 | ((INSTANCE) == TIM22)) |
AnnaBridge | 171:3a7713b1edbc | 7708 | |
AnnaBridge | 171:3a7713b1edbc | 7709 | /****************** TIM Instances : supporting encoder interface **************/ |
AnnaBridge | 171:3a7713b1edbc | 7710 | #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
AnnaBridge | 171:3a7713b1edbc | 7711 | ((INSTANCE) == TIM3) || \ |
AnnaBridge | 171:3a7713b1edbc | 7712 | ((INSTANCE) == TIM21) || \ |
AnnaBridge | 171:3a7713b1edbc | 7713 | ((INSTANCE) == TIM22)) |
AnnaBridge | 171:3a7713b1edbc | 7714 | |
AnnaBridge | 171:3a7713b1edbc | 7715 | /******************* TIM Instances : output(s) OCXEC register *****************/ |
AnnaBridge | 171:3a7713b1edbc | 7716 | #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
AnnaBridge | 171:3a7713b1edbc | 7717 | ((INSTANCE) == TIM3)) |
AnnaBridge | 171:3a7713b1edbc | 7718 | |
AnnaBridge | 171:3a7713b1edbc | 7719 | /******************* TIM Instances : output(s) available **********************/ |
AnnaBridge | 171:3a7713b1edbc | 7720 | #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \ |
AnnaBridge | 171:3a7713b1edbc | 7721 | (((((INSTANCE) == TIM2) || \ |
AnnaBridge | 171:3a7713b1edbc | 7722 | ((INSTANCE) == TIM3)) \ |
AnnaBridge | 171:3a7713b1edbc | 7723 | && \ |
AnnaBridge | 171:3a7713b1edbc | 7724 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
AnnaBridge | 171:3a7713b1edbc | 7725 | ((CHANNEL) == TIM_CHANNEL_2) || \ |
AnnaBridge | 171:3a7713b1edbc | 7726 | ((CHANNEL) == TIM_CHANNEL_3) || \ |
AnnaBridge | 171:3a7713b1edbc | 7727 | ((CHANNEL) == TIM_CHANNEL_4))) \ |
AnnaBridge | 171:3a7713b1edbc | 7728 | || \ |
AnnaBridge | 171:3a7713b1edbc | 7729 | (((INSTANCE) == TIM21) && \ |
AnnaBridge | 171:3a7713b1edbc | 7730 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
AnnaBridge | 171:3a7713b1edbc | 7731 | ((CHANNEL) == TIM_CHANNEL_2))) \ |
AnnaBridge | 171:3a7713b1edbc | 7732 | || \ |
AnnaBridge | 171:3a7713b1edbc | 7733 | (((INSTANCE) == TIM22) && \ |
AnnaBridge | 171:3a7713b1edbc | 7734 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
AnnaBridge | 171:3a7713b1edbc | 7735 | ((CHANNEL) == TIM_CHANNEL_2)))) |
AnnaBridge | 171:3a7713b1edbc | 7736 | |
AnnaBridge | 171:3a7713b1edbc | 7737 | /******************** UART Instances : Asynchronous mode **********************/ |
AnnaBridge | 171:3a7713b1edbc | 7738 | #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
AnnaBridge | 171:3a7713b1edbc | 7739 | ((INSTANCE) == USART2) || \ |
AnnaBridge | 171:3a7713b1edbc | 7740 | ((INSTANCE) == USART4) || \ |
AnnaBridge | 171:3a7713b1edbc | 7741 | ((INSTANCE) == USART5) || \ |
AnnaBridge | 171:3a7713b1edbc | 7742 | ((INSTANCE) == LPUART1)) |
AnnaBridge | 171:3a7713b1edbc | 7743 | |
AnnaBridge | 171:3a7713b1edbc | 7744 | /******************** USART Instances : Synchronous mode **********************/ |
AnnaBridge | 171:3a7713b1edbc | 7745 | #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
AnnaBridge | 171:3a7713b1edbc | 7746 | ((INSTANCE) == USART2) || \ |
AnnaBridge | 171:3a7713b1edbc | 7747 | ((INSTANCE) == USART4) || \ |
AnnaBridge | 171:3a7713b1edbc | 7748 | ((INSTANCE) == USART5)) |
AnnaBridge | 171:3a7713b1edbc | 7749 | |
AnnaBridge | 171:3a7713b1edbc | 7750 | /****************** USART Instances : Auto Baud Rate detection ****************/ |
AnnaBridge | 171:3a7713b1edbc | 7751 | |
AnnaBridge | 171:3a7713b1edbc | 7752 | #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
AnnaBridge | 171:3a7713b1edbc | 7753 | ((INSTANCE) == USART2)) |
AnnaBridge | 171:3a7713b1edbc | 7754 | |
AnnaBridge | 171:3a7713b1edbc | 7755 | /******************** UART Instances : Half-Duplex mode **********************/ |
AnnaBridge | 171:3a7713b1edbc | 7756 | #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
AnnaBridge | 171:3a7713b1edbc | 7757 | ((INSTANCE) == USART2) || \ |
AnnaBridge | 171:3a7713b1edbc | 7758 | ((INSTANCE) == USART4) || \ |
AnnaBridge | 171:3a7713b1edbc | 7759 | ((INSTANCE) == USART5) || \ |
AnnaBridge | 171:3a7713b1edbc | 7760 | ((INSTANCE) == LPUART1)) |
AnnaBridge | 171:3a7713b1edbc | 7761 | |
AnnaBridge | 171:3a7713b1edbc | 7762 | /******************** UART Instances : LIN mode **********************/ |
AnnaBridge | 171:3a7713b1edbc | 7763 | #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
AnnaBridge | 171:3a7713b1edbc | 7764 | ((INSTANCE) == USART2)) |
AnnaBridge | 171:3a7713b1edbc | 7765 | |
AnnaBridge | 171:3a7713b1edbc | 7766 | /******************** UART Instances : Wake-up from Stop mode **********************/ |
AnnaBridge | 171:3a7713b1edbc | 7767 | #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
AnnaBridge | 171:3a7713b1edbc | 7768 | ((INSTANCE) == USART2) || \ |
AnnaBridge | 171:3a7713b1edbc | 7769 | ((INSTANCE) == LPUART1)) |
AnnaBridge | 171:3a7713b1edbc | 7770 | /****************** UART Instances : Hardware Flow control ********************/ |
AnnaBridge | 171:3a7713b1edbc | 7771 | #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
AnnaBridge | 171:3a7713b1edbc | 7772 | ((INSTANCE) == USART2) || \ |
AnnaBridge | 171:3a7713b1edbc | 7773 | ((INSTANCE) == USART4) || \ |
AnnaBridge | 171:3a7713b1edbc | 7774 | ((INSTANCE) == USART5) || \ |
AnnaBridge | 171:3a7713b1edbc | 7775 | ((INSTANCE) == LPUART1)) |
AnnaBridge | 171:3a7713b1edbc | 7776 | |
AnnaBridge | 171:3a7713b1edbc | 7777 | /********************* UART Instances : Smard card mode ***********************/ |
AnnaBridge | 171:3a7713b1edbc | 7778 | #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
AnnaBridge | 171:3a7713b1edbc | 7779 | ((INSTANCE) == USART2)) |
AnnaBridge | 171:3a7713b1edbc | 7780 | |
AnnaBridge | 171:3a7713b1edbc | 7781 | /*********************** UART Instances : IRDA mode ***************************/ |
AnnaBridge | 171:3a7713b1edbc | 7782 | #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
AnnaBridge | 171:3a7713b1edbc | 7783 | ((INSTANCE) == USART2)) |
AnnaBridge | 171:3a7713b1edbc | 7784 | |
AnnaBridge | 171:3a7713b1edbc | 7785 | /******************** LPUART Instance *****************************************/ |
AnnaBridge | 171:3a7713b1edbc | 7786 | #define IS_LPUART_INSTANCE(INSTANCE) ((INSTANCE) == LPUART1) |
AnnaBridge | 171:3a7713b1edbc | 7787 | |
AnnaBridge | 171:3a7713b1edbc | 7788 | /****************************** IWDG Instances ********************************/ |
AnnaBridge | 171:3a7713b1edbc | 7789 | #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG) |
AnnaBridge | 171:3a7713b1edbc | 7790 | |
AnnaBridge | 171:3a7713b1edbc | 7791 | /****************************** USB Instances ********************************/ |
AnnaBridge | 171:3a7713b1edbc | 7792 | #define IS_USB_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB) |
AnnaBridge | 171:3a7713b1edbc | 7793 | |
AnnaBridge | 171:3a7713b1edbc | 7794 | /****************************** WWDG Instances ********************************/ |
AnnaBridge | 171:3a7713b1edbc | 7795 | #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG) |
AnnaBridge | 171:3a7713b1edbc | 7796 | |
AnnaBridge | 171:3a7713b1edbc | 7797 | /****************************** LCD Instances ********************************/ |
AnnaBridge | 171:3a7713b1edbc | 7798 | #define IS_LCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == LCD) |
AnnaBridge | 171:3a7713b1edbc | 7799 | |
AnnaBridge | 171:3a7713b1edbc | 7800 | /** |
AnnaBridge | 171:3a7713b1edbc | 7801 | * @} |
AnnaBridge | 171:3a7713b1edbc | 7802 | */ |
AnnaBridge | 171:3a7713b1edbc | 7803 | |
AnnaBridge | 171:3a7713b1edbc | 7804 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 7805 | /* For a painless codes migration between the STM32L0xx device product */ |
AnnaBridge | 171:3a7713b1edbc | 7806 | /* lines, the aliases defined below are put in place to overcome the */ |
AnnaBridge | 171:3a7713b1edbc | 7807 | /* differences in the interrupt handlers and IRQn definitions. */ |
AnnaBridge | 171:3a7713b1edbc | 7808 | /* No need to update developed interrupt code when moving across */ |
AnnaBridge | 171:3a7713b1edbc | 7809 | /* product lines within the same STM32L0 Family */ |
AnnaBridge | 171:3a7713b1edbc | 7810 | /******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 7811 | |
AnnaBridge | 171:3a7713b1edbc | 7812 | /* Aliases for __IRQn */ |
AnnaBridge | 171:3a7713b1edbc | 7813 | |
AnnaBridge | 171:3a7713b1edbc | 7814 | #define LPUART1_IRQn RNG_LPUART1_IRQn |
AnnaBridge | 171:3a7713b1edbc | 7815 | #define AES_LPUART1_IRQn RNG_LPUART1_IRQn |
AnnaBridge | 171:3a7713b1edbc | 7816 | #define AES_RNG_LPUART1_IRQn RNG_LPUART1_IRQn |
AnnaBridge | 171:3a7713b1edbc | 7817 | #define TIM6_IRQn TIM6_DAC_IRQn |
AnnaBridge | 171:3a7713b1edbc | 7818 | #define RCC_IRQn RCC_CRS_IRQn |
AnnaBridge | 171:3a7713b1edbc | 7819 | |
AnnaBridge | 171:3a7713b1edbc | 7820 | /* Aliases for __IRQHandler */ |
AnnaBridge | 171:3a7713b1edbc | 7821 | #define LPUART1_IRQHandler RNG_LPUART1_IRQHandler |
AnnaBridge | 171:3a7713b1edbc | 7822 | #define AES_LPUART1_IRQHandler RNG_LPUART1_IRQHandler |
AnnaBridge | 171:3a7713b1edbc | 7823 | #define AES_RNG_LPUART1_IRQHandler RNG_LPUART1_IRQHandler |
AnnaBridge | 171:3a7713b1edbc | 7824 | #define TIM6_IRQHandler TIM6_DAC_IRQHandler |
AnnaBridge | 171:3a7713b1edbc | 7825 | #define RCC_IRQHandler RCC_CRS_IRQHandler |
AnnaBridge | 171:3a7713b1edbc | 7826 | |
AnnaBridge | 171:3a7713b1edbc | 7827 | /** |
AnnaBridge | 171:3a7713b1edbc | 7828 | * @} |
AnnaBridge | 171:3a7713b1edbc | 7829 | */ |
AnnaBridge | 171:3a7713b1edbc | 7830 | |
AnnaBridge | 171:3a7713b1edbc | 7831 | /** |
AnnaBridge | 171:3a7713b1edbc | 7832 | * @} |
AnnaBridge | 171:3a7713b1edbc | 7833 | */ |
AnnaBridge | 171:3a7713b1edbc | 7834 | |
AnnaBridge | 171:3a7713b1edbc | 7835 | #ifdef __cplusplus |
AnnaBridge | 171:3a7713b1edbc | 7836 | } |
AnnaBridge | 171:3a7713b1edbc | 7837 | #endif /* __cplusplus */ |
AnnaBridge | 171:3a7713b1edbc | 7838 | |
AnnaBridge | 171:3a7713b1edbc | 7839 | #endif /* __STM32L073xx_H */ |
AnnaBridge | 171:3a7713b1edbc | 7840 | |
AnnaBridge | 171:3a7713b1edbc | 7841 | |
AnnaBridge | 171:3a7713b1edbc | 7842 | |
AnnaBridge | 171:3a7713b1edbc | 7843 | /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ |