mbed official / mbed

Dependents:   hello SerialTestv11 SerialTestv12 Sierpinski ... more

Committer:
Kojto
Date:
Tue Feb 16 14:28:01 2016 +0000
Revision:
114:252557024ec3
Parent:
110:165afa46840b
Child:
122:f9eeca106725
Release 114 of the mbed library

Changes:
- Atmel SAM - warnings fixes
- B96B F446VE - hw control flow addition
- Remove of GCC CW which was not active
- Remove GCC CS, not released anymore - deprecated

Who changed what in which revision?

UserRevisionLine numberNew contents of line
Kojto 106:ba1f97679dad 1 /**
Kojto 106:ba1f97679dad 2 ******************************************************************************
Kojto 106:ba1f97679dad 3 * @file stm32f4xx_ll_sdmmc.h
Kojto 106:ba1f97679dad 4 * @author MCD Application Team
Kojto 110:165afa46840b 5 * @version V1.4.1
Kojto 110:165afa46840b 6 * @date 09-October-2015
Kojto 106:ba1f97679dad 7 * @brief Header file of SDMMC HAL module.
Kojto 106:ba1f97679dad 8 ******************************************************************************
Kojto 106:ba1f97679dad 9 * @attention
Kojto 106:ba1f97679dad 10 *
Kojto 106:ba1f97679dad 11 * <h2><center>&copy; COPYRIGHT(c) 2015 STMicroelectronics</center></h2>
Kojto 106:ba1f97679dad 12 *
Kojto 106:ba1f97679dad 13 * Redistribution and use in source and binary forms, with or without modification,
Kojto 106:ba1f97679dad 14 * are permitted provided that the following conditions are met:
Kojto 106:ba1f97679dad 15 * 1. Redistributions of source code must retain the above copyright notice,
Kojto 106:ba1f97679dad 16 * this list of conditions and the following disclaimer.
Kojto 106:ba1f97679dad 17 * 2. Redistributions in binary form must reproduce the above copyright notice,
Kojto 106:ba1f97679dad 18 * this list of conditions and the following disclaimer in the documentation
Kojto 106:ba1f97679dad 19 * and/or other materials provided with the distribution.
Kojto 106:ba1f97679dad 20 * 3. Neither the name of STMicroelectronics nor the names of its contributors
Kojto 106:ba1f97679dad 21 * may be used to endorse or promote products derived from this software
Kojto 106:ba1f97679dad 22 * without specific prior written permission.
Kojto 106:ba1f97679dad 23 *
Kojto 106:ba1f97679dad 24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
Kojto 106:ba1f97679dad 25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
Kojto 106:ba1f97679dad 26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
Kojto 106:ba1f97679dad 27 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
Kojto 106:ba1f97679dad 28 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
Kojto 106:ba1f97679dad 29 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
Kojto 106:ba1f97679dad 30 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
Kojto 106:ba1f97679dad 31 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
Kojto 106:ba1f97679dad 32 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
Kojto 106:ba1f97679dad 33 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
Kojto 106:ba1f97679dad 34 *
Kojto 106:ba1f97679dad 35 ******************************************************************************
Kojto 106:ba1f97679dad 36 */
Kojto 106:ba1f97679dad 37
Kojto 106:ba1f97679dad 38 /* Define to prevent recursive inclusion -------------------------------------*/
Kojto 106:ba1f97679dad 39 #ifndef __STM32F4xx_LL_SDMMC_H
Kojto 106:ba1f97679dad 40 #define __STM32F4xx_LL_SDMMC_H
Kojto 106:ba1f97679dad 41
Kojto 106:ba1f97679dad 42 #ifdef __cplusplus
Kojto 106:ba1f97679dad 43 extern "C" {
Kojto 106:ba1f97679dad 44 #endif
Kojto 110:165afa46840b 45 #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx) || \
Kojto 110:165afa46840b 46 defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx) || \
Kojto 110:165afa46840b 47 defined(STM32F401xC) || defined(STM32F401xE) || defined(STM32F411xE) || defined(STM32F446xx) || \
Kojto 110:165afa46840b 48 defined(STM32F469xx) || defined(STM32F479xx)
Kojto 106:ba1f97679dad 49 /* Includes ------------------------------------------------------------------*/
Kojto 106:ba1f97679dad 50 #include "stm32f4xx_hal_def.h"
Kojto 106:ba1f97679dad 51
Kojto 106:ba1f97679dad 52 /** @addtogroup STM32F4xx_Driver
Kojto 106:ba1f97679dad 53 * @{
Kojto 106:ba1f97679dad 54 */
Kojto 106:ba1f97679dad 55
Kojto 106:ba1f97679dad 56 /** @addtogroup SDMMC_LL
Kojto 106:ba1f97679dad 57 * @{
Kojto 106:ba1f97679dad 58 */
Kojto 106:ba1f97679dad 59
Kojto 106:ba1f97679dad 60 /* Exported types ------------------------------------------------------------*/
Kojto 106:ba1f97679dad 61 /** @defgroup SDMMC_LL_Exported_Types SDMMC_LL Exported Types
Kojto 106:ba1f97679dad 62 * @{
Kojto 106:ba1f97679dad 63 */
Kojto 106:ba1f97679dad 64
Kojto 106:ba1f97679dad 65 /**
Kojto 106:ba1f97679dad 66 * @brief SDMMC Configuration Structure definition
Kojto 106:ba1f97679dad 67 */
Kojto 106:ba1f97679dad 68 typedef struct
Kojto 106:ba1f97679dad 69 {
Kojto 106:ba1f97679dad 70 uint32_t ClockEdge; /*!< Specifies the clock transition on which the bit capture is made.
Kojto 106:ba1f97679dad 71 This parameter can be a value of @ref SDIO_Clock_Edge */
Kojto 106:ba1f97679dad 72
Kojto 106:ba1f97679dad 73 uint32_t ClockBypass; /*!< Specifies whether the SDIO Clock divider bypass is
Kojto 106:ba1f97679dad 74 enabled or disabled.
Kojto 106:ba1f97679dad 75 This parameter can be a value of @ref SDIO_Clock_Bypass */
Kojto 106:ba1f97679dad 76
Kojto 106:ba1f97679dad 77 uint32_t ClockPowerSave; /*!< Specifies whether SDIO Clock output is enabled or
Kojto 106:ba1f97679dad 78 disabled when the bus is idle.
Kojto 106:ba1f97679dad 79 This parameter can be a value of @ref SDIO_Clock_Power_Save */
Kojto 106:ba1f97679dad 80
Kojto 106:ba1f97679dad 81 uint32_t BusWide; /*!< Specifies the SDIO bus width.
Kojto 106:ba1f97679dad 82 This parameter can be a value of @ref SDIO_Bus_Wide */
Kojto 106:ba1f97679dad 83
Kojto 106:ba1f97679dad 84 uint32_t HardwareFlowControl; /*!< Specifies whether the SDIO hardware flow control is enabled or disabled.
Kojto 106:ba1f97679dad 85 This parameter can be a value of @ref SDIO_Hardware_Flow_Control */
Kojto 106:ba1f97679dad 86
Kojto 106:ba1f97679dad 87 uint32_t ClockDiv; /*!< Specifies the clock frequency of the SDIO controller.
Kojto 106:ba1f97679dad 88 This parameter can be a value between Min_Data = 0 and Max_Data = 255 */
Kojto 106:ba1f97679dad 89
Kojto 106:ba1f97679dad 90 }SDIO_InitTypeDef;
Kojto 106:ba1f97679dad 91
Kojto 106:ba1f97679dad 92
Kojto 106:ba1f97679dad 93 /**
Kojto 106:ba1f97679dad 94 * @brief SDIO Command Control structure
Kojto 106:ba1f97679dad 95 */
Kojto 106:ba1f97679dad 96 typedef struct
Kojto 106:ba1f97679dad 97 {
Kojto 106:ba1f97679dad 98 uint32_t Argument; /*!< Specifies the SDIO command argument which is sent
Kojto 106:ba1f97679dad 99 to a card as part of a command message. If a command
Kojto 106:ba1f97679dad 100 contains an argument, it must be loaded into this register
Kojto 106:ba1f97679dad 101 before writing the command to the command register. */
Kojto 106:ba1f97679dad 102
Kojto 106:ba1f97679dad 103 uint32_t CmdIndex; /*!< Specifies the SDIO command index. It must be Min_Data = 0 and
Kojto 106:ba1f97679dad 104 Max_Data = 64 */
Kojto 106:ba1f97679dad 105
Kojto 106:ba1f97679dad 106 uint32_t Response; /*!< Specifies the SDIO response type.
Kojto 106:ba1f97679dad 107 This parameter can be a value of @ref SDIO_Response_Type */
Kojto 106:ba1f97679dad 108
Kojto 106:ba1f97679dad 109 uint32_t WaitForInterrupt; /*!< Specifies whether SDIO wait for interrupt request is
Kojto 106:ba1f97679dad 110 enabled or disabled.
Kojto 106:ba1f97679dad 111 This parameter can be a value of @ref SDIO_Wait_Interrupt_State */
Kojto 106:ba1f97679dad 112
Kojto 106:ba1f97679dad 113 uint32_t CPSM; /*!< Specifies whether SDIO Command path state machine (CPSM)
Kojto 106:ba1f97679dad 114 is enabled or disabled.
Kojto 106:ba1f97679dad 115 This parameter can be a value of @ref SDIO_CPSM_State */
Kojto 106:ba1f97679dad 116 }SDIO_CmdInitTypeDef;
Kojto 106:ba1f97679dad 117
Kojto 106:ba1f97679dad 118
Kojto 106:ba1f97679dad 119 /**
Kojto 106:ba1f97679dad 120 * @brief SDIO Data Control structure
Kojto 106:ba1f97679dad 121 */
Kojto 106:ba1f97679dad 122 typedef struct
Kojto 106:ba1f97679dad 123 {
Kojto 106:ba1f97679dad 124 uint32_t DataTimeOut; /*!< Specifies the data timeout period in card bus clock periods. */
Kojto 106:ba1f97679dad 125
Kojto 106:ba1f97679dad 126 uint32_t DataLength; /*!< Specifies the number of data bytes to be transferred. */
Kojto 106:ba1f97679dad 127
Kojto 106:ba1f97679dad 128 uint32_t DataBlockSize; /*!< Specifies the data block size for block transfer.
Kojto 106:ba1f97679dad 129 This parameter can be a value of @ref SDIO_Data_Block_Size */
Kojto 106:ba1f97679dad 130
Kojto 106:ba1f97679dad 131 uint32_t TransferDir; /*!< Specifies the data transfer direction, whether the transfer
Kojto 106:ba1f97679dad 132 is a read or write.
Kojto 106:ba1f97679dad 133 This parameter can be a value of @ref SDIO_Transfer_Direction */
Kojto 106:ba1f97679dad 134
Kojto 106:ba1f97679dad 135 uint32_t TransferMode; /*!< Specifies whether data transfer is in stream or block mode.
Kojto 106:ba1f97679dad 136 This parameter can be a value of @ref SDIO_Transfer_Type */
Kojto 106:ba1f97679dad 137
Kojto 106:ba1f97679dad 138 uint32_t DPSM; /*!< Specifies whether SDIO Data path state machine (DPSM)
Kojto 106:ba1f97679dad 139 is enabled or disabled.
Kojto 106:ba1f97679dad 140 This parameter can be a value of @ref SDIO_DPSM_State */
Kojto 106:ba1f97679dad 141 }SDIO_DataInitTypeDef;
Kojto 106:ba1f97679dad 142
Kojto 106:ba1f97679dad 143 /**
Kojto 106:ba1f97679dad 144 * @}
Kojto 106:ba1f97679dad 145 */
Kojto 106:ba1f97679dad 146
Kojto 106:ba1f97679dad 147 /* Exported constants --------------------------------------------------------*/
Kojto 106:ba1f97679dad 148 /** @defgroup SDMMC_LL_Exported_Constants SDMMC_LL Exported Constants
Kojto 106:ba1f97679dad 149 * @{
Kojto 106:ba1f97679dad 150 */
Kojto 106:ba1f97679dad 151
Kojto 106:ba1f97679dad 152 /** @defgroup SDIO_Clock_Edge Clock Edge
Kojto 106:ba1f97679dad 153 * @{
Kojto 106:ba1f97679dad 154 */
Kojto 106:ba1f97679dad 155 #define SDIO_CLOCK_EDGE_RISING ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 156 #define SDIO_CLOCK_EDGE_FALLING SDIO_CLKCR_NEGEDGE
Kojto 106:ba1f97679dad 157
Kojto 106:ba1f97679dad 158 #define IS_SDIO_CLOCK_EDGE(EDGE) (((EDGE) == SDIO_CLOCK_EDGE_RISING) || \
Kojto 106:ba1f97679dad 159 ((EDGE) == SDIO_CLOCK_EDGE_FALLING))
Kojto 106:ba1f97679dad 160 /**
Kojto 106:ba1f97679dad 161 * @}
Kojto 106:ba1f97679dad 162 */
Kojto 106:ba1f97679dad 163
Kojto 106:ba1f97679dad 164 /** @defgroup SDIO_Clock_Bypass Clock Bypass
Kojto 106:ba1f97679dad 165 * @{
Kojto 106:ba1f97679dad 166 */
Kojto 106:ba1f97679dad 167 #define SDIO_CLOCK_BYPASS_DISABLE ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 168 #define SDIO_CLOCK_BYPASS_ENABLE SDIO_CLKCR_BYPASS
Kojto 106:ba1f97679dad 169
Kojto 106:ba1f97679dad 170 #define IS_SDIO_CLOCK_BYPASS(BYPASS) (((BYPASS) == SDIO_CLOCK_BYPASS_DISABLE) || \
Kojto 106:ba1f97679dad 171 ((BYPASS) == SDIO_CLOCK_BYPASS_ENABLE))
Kojto 106:ba1f97679dad 172 /**
Kojto 106:ba1f97679dad 173 * @}
Kojto 106:ba1f97679dad 174 */
Kojto 106:ba1f97679dad 175
Kojto 106:ba1f97679dad 176 /** @defgroup SDIO_Clock_Power_Save Clock Power Saving
Kojto 106:ba1f97679dad 177 * @{
Kojto 106:ba1f97679dad 178 */
Kojto 106:ba1f97679dad 179 #define SDIO_CLOCK_POWER_SAVE_DISABLE ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 180 #define SDIO_CLOCK_POWER_SAVE_ENABLE SDIO_CLKCR_PWRSAV
Kojto 106:ba1f97679dad 181
Kojto 106:ba1f97679dad 182 #define IS_SDIO_CLOCK_POWER_SAVE(SAVE) (((SAVE) == SDIO_CLOCK_POWER_SAVE_DISABLE) || \
Kojto 106:ba1f97679dad 183 ((SAVE) == SDIO_CLOCK_POWER_SAVE_ENABLE))
Kojto 106:ba1f97679dad 184 /**
Kojto 106:ba1f97679dad 185 * @}
Kojto 106:ba1f97679dad 186 */
Kojto 106:ba1f97679dad 187
Kojto 106:ba1f97679dad 188 /** @defgroup SDIO_Bus_Wide Bus Width
Kojto 106:ba1f97679dad 189 * @{
Kojto 106:ba1f97679dad 190 */
Kojto 106:ba1f97679dad 191 #define SDIO_BUS_WIDE_1B ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 192 #define SDIO_BUS_WIDE_4B SDIO_CLKCR_WIDBUS_0
Kojto 106:ba1f97679dad 193 #define SDIO_BUS_WIDE_8B SDIO_CLKCR_WIDBUS_1
Kojto 106:ba1f97679dad 194
Kojto 106:ba1f97679dad 195 #define IS_SDIO_BUS_WIDE(WIDE) (((WIDE) == SDIO_BUS_WIDE_1B) || \
Kojto 106:ba1f97679dad 196 ((WIDE) == SDIO_BUS_WIDE_4B) || \
Kojto 106:ba1f97679dad 197 ((WIDE) == SDIO_BUS_WIDE_8B))
Kojto 106:ba1f97679dad 198 /**
Kojto 106:ba1f97679dad 199 * @}
Kojto 106:ba1f97679dad 200 */
Kojto 106:ba1f97679dad 201
Kojto 106:ba1f97679dad 202 /** @defgroup SDIO_Hardware_Flow_Control Hardware Flow Control
Kojto 106:ba1f97679dad 203 * @{
Kojto 106:ba1f97679dad 204 */
Kojto 106:ba1f97679dad 205 #define SDIO_HARDWARE_FLOW_CONTROL_DISABLE ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 206 #define SDIO_HARDWARE_FLOW_CONTROL_ENABLE SDIO_CLKCR_HWFC_EN
Kojto 106:ba1f97679dad 207
Kojto 106:ba1f97679dad 208 #define IS_SDIO_HARDWARE_FLOW_CONTROL(CONTROL) (((CONTROL) == SDIO_HARDWARE_FLOW_CONTROL_DISABLE) || \
Kojto 106:ba1f97679dad 209 ((CONTROL) == SDIO_HARDWARE_FLOW_CONTROL_ENABLE))
Kojto 106:ba1f97679dad 210 /**
Kojto 106:ba1f97679dad 211 * @}
Kojto 106:ba1f97679dad 212 */
Kojto 106:ba1f97679dad 213
Kojto 106:ba1f97679dad 214 /** @defgroup SDIO_Clock_Division Clock Division
Kojto 106:ba1f97679dad 215 * @{
Kojto 106:ba1f97679dad 216 */
Kojto 106:ba1f97679dad 217 #define IS_SDIO_CLKDIV(DIV) ((DIV) <= 0xFF)
Kojto 106:ba1f97679dad 218 /**
Kojto 106:ba1f97679dad 219 * @}
Kojto 106:ba1f97679dad 220 */
Kojto 106:ba1f97679dad 221
Kojto 106:ba1f97679dad 222 /** @defgroup SDIO_Command_Index Command Index
Kojto 106:ba1f97679dad 223 * @{
Kojto 106:ba1f97679dad 224 */
Kojto 106:ba1f97679dad 225 #define IS_SDIO_CMD_INDEX(INDEX) ((INDEX) < 0x40)
Kojto 106:ba1f97679dad 226 /**
Kojto 106:ba1f97679dad 227 * @}
Kojto 106:ba1f97679dad 228 */
Kojto 106:ba1f97679dad 229
Kojto 106:ba1f97679dad 230 /** @defgroup SDIO_Response_Type Response Type
Kojto 106:ba1f97679dad 231 * @{
Kojto 106:ba1f97679dad 232 */
Kojto 106:ba1f97679dad 233 #define SDIO_RESPONSE_NO ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 234 #define SDIO_RESPONSE_SHORT SDIO_CMD_WAITRESP_0
Kojto 106:ba1f97679dad 235 #define SDIO_RESPONSE_LONG SDIO_CMD_WAITRESP
Kojto 106:ba1f97679dad 236
Kojto 106:ba1f97679dad 237 #define IS_SDIO_RESPONSE(RESPONSE) (((RESPONSE) == SDIO_RESPONSE_NO) || \
Kojto 106:ba1f97679dad 238 ((RESPONSE) == SDIO_RESPONSE_SHORT) || \
Kojto 106:ba1f97679dad 239 ((RESPONSE) == SDIO_RESPONSE_LONG))
Kojto 106:ba1f97679dad 240 /**
Kojto 106:ba1f97679dad 241 * @}
Kojto 106:ba1f97679dad 242 */
Kojto 106:ba1f97679dad 243
Kojto 106:ba1f97679dad 244 /** @defgroup SDIO_Wait_Interrupt_State Wait Interrupt
Kojto 106:ba1f97679dad 245 * @{
Kojto 106:ba1f97679dad 246 */
Kojto 106:ba1f97679dad 247 #define SDIO_WAIT_NO ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 248 #define SDIO_WAIT_IT SDIO_CMD_WAITINT
Kojto 106:ba1f97679dad 249 #define SDIO_WAIT_PEND SDIO_CMD_WAITPEND
Kojto 106:ba1f97679dad 250
Kojto 106:ba1f97679dad 251 #define IS_SDIO_WAIT(WAIT) (((WAIT) == SDIO_WAIT_NO) || \
Kojto 106:ba1f97679dad 252 ((WAIT) == SDIO_WAIT_IT) || \
Kojto 106:ba1f97679dad 253 ((WAIT) == SDIO_WAIT_PEND))
Kojto 106:ba1f97679dad 254 /**
Kojto 106:ba1f97679dad 255 * @}
Kojto 106:ba1f97679dad 256 */
Kojto 106:ba1f97679dad 257
Kojto 106:ba1f97679dad 258 /** @defgroup SDIO_CPSM_State CPSM State
Kojto 106:ba1f97679dad 259 * @{
Kojto 106:ba1f97679dad 260 */
Kojto 106:ba1f97679dad 261 #define SDIO_CPSM_DISABLE ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 262 #define SDIO_CPSM_ENABLE SDIO_CMD_CPSMEN
Kojto 106:ba1f97679dad 263
Kojto 106:ba1f97679dad 264 #define IS_SDIO_CPSM(CPSM) (((CPSM) == SDIO_CPSM_DISABLE) || \
Kojto 106:ba1f97679dad 265 ((CPSM) == SDIO_CPSM_ENABLE))
Kojto 106:ba1f97679dad 266 /**
Kojto 106:ba1f97679dad 267 * @}
Kojto 106:ba1f97679dad 268 */
Kojto 106:ba1f97679dad 269
Kojto 106:ba1f97679dad 270 /** @defgroup SDIO_Response_Registers Response Register
Kojto 106:ba1f97679dad 271 * @{
Kojto 106:ba1f97679dad 272 */
Kojto 106:ba1f97679dad 273 #define SDIO_RESP1 ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 274 #define SDIO_RESP2 ((uint32_t)0x00000004)
Kojto 106:ba1f97679dad 275 #define SDIO_RESP3 ((uint32_t)0x00000008)
Kojto 106:ba1f97679dad 276 #define SDIO_RESP4 ((uint32_t)0x0000000C)
Kojto 106:ba1f97679dad 277
Kojto 106:ba1f97679dad 278 #define IS_SDIO_RESP(RESP) (((RESP) == SDIO_RESP1) || \
Kojto 106:ba1f97679dad 279 ((RESP) == SDIO_RESP2) || \
Kojto 106:ba1f97679dad 280 ((RESP) == SDIO_RESP3) || \
Kojto 106:ba1f97679dad 281 ((RESP) == SDIO_RESP4))
Kojto 106:ba1f97679dad 282 /**
Kojto 106:ba1f97679dad 283 * @}
Kojto 106:ba1f97679dad 284 */
Kojto 106:ba1f97679dad 285
Kojto 106:ba1f97679dad 286 /** @defgroup SDIO_Data_Length Data Lenght
Kojto 106:ba1f97679dad 287 * @{
Kojto 106:ba1f97679dad 288 */
Kojto 106:ba1f97679dad 289 #define IS_SDIO_DATA_LENGTH(LENGTH) ((LENGTH) <= 0x01FFFFFF)
Kojto 106:ba1f97679dad 290 /**
Kojto 106:ba1f97679dad 291 * @}
Kojto 106:ba1f97679dad 292 */
Kojto 106:ba1f97679dad 293
Kojto 106:ba1f97679dad 294 /** @defgroup SDIO_Data_Block_Size Data Block Size
Kojto 106:ba1f97679dad 295 * @{
Kojto 106:ba1f97679dad 296 */
Kojto 106:ba1f97679dad 297 #define SDIO_DATABLOCK_SIZE_1B ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 298 #define SDIO_DATABLOCK_SIZE_2B SDIO_DCTRL_DBLOCKSIZE_0
Kojto 106:ba1f97679dad 299 #define SDIO_DATABLOCK_SIZE_4B SDIO_DCTRL_DBLOCKSIZE_1
Kojto 106:ba1f97679dad 300 #define SDIO_DATABLOCK_SIZE_8B ((uint32_t)0x00000030)
Kojto 106:ba1f97679dad 301 #define SDIO_DATABLOCK_SIZE_16B SDIO_DCTRL_DBLOCKSIZE_2
Kojto 106:ba1f97679dad 302 #define SDIO_DATABLOCK_SIZE_32B ((uint32_t)0x00000050)
Kojto 106:ba1f97679dad 303 #define SDIO_DATABLOCK_SIZE_64B ((uint32_t)0x00000060)
Kojto 106:ba1f97679dad 304 #define SDIO_DATABLOCK_SIZE_128B ((uint32_t)0x00000070)
Kojto 106:ba1f97679dad 305 #define SDIO_DATABLOCK_SIZE_256B SDIO_DCTRL_DBLOCKSIZE_3
Kojto 106:ba1f97679dad 306 #define SDIO_DATABLOCK_SIZE_512B ((uint32_t)0x00000090)
Kojto 106:ba1f97679dad 307 #define SDIO_DATABLOCK_SIZE_1024B ((uint32_t)0x000000A0)
Kojto 106:ba1f97679dad 308 #define SDIO_DATABLOCK_SIZE_2048B ((uint32_t)0x000000B0)
Kojto 106:ba1f97679dad 309 #define SDIO_DATABLOCK_SIZE_4096B ((uint32_t)0x000000C0)
Kojto 106:ba1f97679dad 310 #define SDIO_DATABLOCK_SIZE_8192B ((uint32_t)0x000000D0)
Kojto 106:ba1f97679dad 311 #define SDIO_DATABLOCK_SIZE_16384B ((uint32_t)0x000000E0)
Kojto 106:ba1f97679dad 312
Kojto 106:ba1f97679dad 313 #define IS_SDIO_BLOCK_SIZE(SIZE) (((SIZE) == SDIO_DATABLOCK_SIZE_1B) || \
Kojto 106:ba1f97679dad 314 ((SIZE) == SDIO_DATABLOCK_SIZE_2B) || \
Kojto 106:ba1f97679dad 315 ((SIZE) == SDIO_DATABLOCK_SIZE_4B) || \
Kojto 106:ba1f97679dad 316 ((SIZE) == SDIO_DATABLOCK_SIZE_8B) || \
Kojto 106:ba1f97679dad 317 ((SIZE) == SDIO_DATABLOCK_SIZE_16B) || \
Kojto 106:ba1f97679dad 318 ((SIZE) == SDIO_DATABLOCK_SIZE_32B) || \
Kojto 106:ba1f97679dad 319 ((SIZE) == SDIO_DATABLOCK_SIZE_64B) || \
Kojto 106:ba1f97679dad 320 ((SIZE) == SDIO_DATABLOCK_SIZE_128B) || \
Kojto 106:ba1f97679dad 321 ((SIZE) == SDIO_DATABLOCK_SIZE_256B) || \
Kojto 106:ba1f97679dad 322 ((SIZE) == SDIO_DATABLOCK_SIZE_512B) || \
Kojto 106:ba1f97679dad 323 ((SIZE) == SDIO_DATABLOCK_SIZE_1024B) || \
Kojto 106:ba1f97679dad 324 ((SIZE) == SDIO_DATABLOCK_SIZE_2048B) || \
Kojto 106:ba1f97679dad 325 ((SIZE) == SDIO_DATABLOCK_SIZE_4096B) || \
Kojto 106:ba1f97679dad 326 ((SIZE) == SDIO_DATABLOCK_SIZE_8192B) || \
Kojto 106:ba1f97679dad 327 ((SIZE) == SDIO_DATABLOCK_SIZE_16384B))
Kojto 106:ba1f97679dad 328 /**
Kojto 106:ba1f97679dad 329 * @}
Kojto 106:ba1f97679dad 330 */
Kojto 106:ba1f97679dad 331
Kojto 106:ba1f97679dad 332 /** @defgroup SDIO_Transfer_Direction Transfer Direction
Kojto 106:ba1f97679dad 333 * @{
Kojto 106:ba1f97679dad 334 */
Kojto 106:ba1f97679dad 335 #define SDIO_TRANSFER_DIR_TO_CARD ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 336 #define SDIO_TRANSFER_DIR_TO_SDIO SDIO_DCTRL_DTDIR
Kojto 106:ba1f97679dad 337
Kojto 106:ba1f97679dad 338 #define IS_SDIO_TRANSFER_DIR(DIR) (((DIR) == SDIO_TRANSFER_DIR_TO_CARD) || \
Kojto 106:ba1f97679dad 339 ((DIR) == SDIO_TRANSFER_DIR_TO_SDIO))
Kojto 106:ba1f97679dad 340 /**
Kojto 106:ba1f97679dad 341 * @}
Kojto 106:ba1f97679dad 342 */
Kojto 106:ba1f97679dad 343
Kojto 106:ba1f97679dad 344 /** @defgroup SDIO_Transfer_Type Transfer Type
Kojto 106:ba1f97679dad 345 * @{
Kojto 106:ba1f97679dad 346 */
Kojto 106:ba1f97679dad 347 #define SDIO_TRANSFER_MODE_BLOCK ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 348 #define SDIO_TRANSFER_MODE_STREAM SDIO_DCTRL_DTMODE
Kojto 106:ba1f97679dad 349
Kojto 106:ba1f97679dad 350 #define IS_SDIO_TRANSFER_MODE(MODE) (((MODE) == SDIO_TRANSFER_MODE_BLOCK) || \
Kojto 106:ba1f97679dad 351 ((MODE) == SDIO_TRANSFER_MODE_STREAM))
Kojto 106:ba1f97679dad 352 /**
Kojto 106:ba1f97679dad 353 * @}
Kojto 106:ba1f97679dad 354 */
Kojto 106:ba1f97679dad 355
Kojto 106:ba1f97679dad 356 /** @defgroup SDIO_DPSM_State DPSM State
Kojto 106:ba1f97679dad 357 * @{
Kojto 106:ba1f97679dad 358 */
Kojto 106:ba1f97679dad 359 #define SDIO_DPSM_DISABLE ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 360 #define SDIO_DPSM_ENABLE SDIO_DCTRL_DTEN
Kojto 106:ba1f97679dad 361
Kojto 106:ba1f97679dad 362 #define IS_SDIO_DPSM(DPSM) (((DPSM) == SDIO_DPSM_DISABLE) ||\
Kojto 106:ba1f97679dad 363 ((DPSM) == SDIO_DPSM_ENABLE))
Kojto 106:ba1f97679dad 364 /**
Kojto 106:ba1f97679dad 365 * @}
Kojto 106:ba1f97679dad 366 */
Kojto 106:ba1f97679dad 367
Kojto 106:ba1f97679dad 368 /** @defgroup SDIO_Read_Wait_Mode Read Wait Mode
Kojto 106:ba1f97679dad 369 * @{
Kojto 106:ba1f97679dad 370 */
Kojto 106:ba1f97679dad 371 #define SDIO_READ_WAIT_MODE_DATA2 ((uint32_t)0x00000000)
Kojto 106:ba1f97679dad 372 #define SDIO_READ_WAIT_MODE_CLK ((uint32_t)0x00000001)
Kojto 106:ba1f97679dad 373
Kojto 106:ba1f97679dad 374 #define IS_SDIO_READWAIT_MODE(MODE) (((MODE) == SDIO_READ_WAIT_MODE_CLK) || \
Kojto 106:ba1f97679dad 375 ((MODE) == SDIO_READ_WAIT_MODE_DATA2))
Kojto 106:ba1f97679dad 376 /**
Kojto 106:ba1f97679dad 377 * @}
Kojto 106:ba1f97679dad 378 */
Kojto 106:ba1f97679dad 379
Kojto 106:ba1f97679dad 380 /** @defgroup SDIO_Interrupt_sources Interrupt Sources
Kojto 106:ba1f97679dad 381 * @{
Kojto 106:ba1f97679dad 382 */
Kojto 106:ba1f97679dad 383 #define SDIO_IT_CCRCFAIL SDIO_STA_CCRCFAIL
Kojto 106:ba1f97679dad 384 #define SDIO_IT_DCRCFAIL SDIO_STA_DCRCFAIL
Kojto 106:ba1f97679dad 385 #define SDIO_IT_CTIMEOUT SDIO_STA_CTIMEOUT
Kojto 106:ba1f97679dad 386 #define SDIO_IT_DTIMEOUT SDIO_STA_DTIMEOUT
Kojto 106:ba1f97679dad 387 #define SDIO_IT_TXUNDERR SDIO_STA_TXUNDERR
Kojto 106:ba1f97679dad 388 #define SDIO_IT_RXOVERR SDIO_STA_RXOVERR
Kojto 106:ba1f97679dad 389 #define SDIO_IT_CMDREND SDIO_STA_CMDREND
Kojto 106:ba1f97679dad 390 #define SDIO_IT_CMDSENT SDIO_STA_CMDSENT
Kojto 106:ba1f97679dad 391 #define SDIO_IT_DATAEND SDIO_STA_DATAEND
Kojto 106:ba1f97679dad 392 #define SDIO_IT_STBITERR SDIO_STA_STBITERR
Kojto 106:ba1f97679dad 393 #define SDIO_IT_DBCKEND SDIO_STA_DBCKEND
Kojto 106:ba1f97679dad 394 #define SDIO_IT_CMDACT SDIO_STA_CMDACT
Kojto 106:ba1f97679dad 395 #define SDIO_IT_TXACT SDIO_STA_TXACT
Kojto 106:ba1f97679dad 396 #define SDIO_IT_RXACT SDIO_STA_RXACT
Kojto 106:ba1f97679dad 397 #define SDIO_IT_TXFIFOHE SDIO_STA_TXFIFOHE
Kojto 106:ba1f97679dad 398 #define SDIO_IT_RXFIFOHF SDIO_STA_RXFIFOHF
Kojto 106:ba1f97679dad 399 #define SDIO_IT_TXFIFOF SDIO_STA_TXFIFOF
Kojto 106:ba1f97679dad 400 #define SDIO_IT_RXFIFOF SDIO_STA_RXFIFOF
Kojto 106:ba1f97679dad 401 #define SDIO_IT_TXFIFOE SDIO_STA_TXFIFOE
Kojto 106:ba1f97679dad 402 #define SDIO_IT_RXFIFOE SDIO_STA_RXFIFOE
Kojto 106:ba1f97679dad 403 #define SDIO_IT_TXDAVL SDIO_STA_TXDAVL
Kojto 106:ba1f97679dad 404 #define SDIO_IT_RXDAVL SDIO_STA_RXDAVL
Kojto 106:ba1f97679dad 405 #define SDIO_IT_SDIOIT SDIO_STA_SDIOIT
Kojto 106:ba1f97679dad 406 #define SDIO_IT_CEATAEND SDIO_STA_CEATAEND
Kojto 106:ba1f97679dad 407 /**
Kojto 106:ba1f97679dad 408 * @}
Kojto 106:ba1f97679dad 409 */
Kojto 106:ba1f97679dad 410
Kojto 106:ba1f97679dad 411 /** @defgroup SDIO_Flags Flags
Kojto 106:ba1f97679dad 412 * @{
Kojto 106:ba1f97679dad 413 */
Kojto 106:ba1f97679dad 414 #define SDIO_FLAG_CCRCFAIL SDIO_STA_CCRCFAIL
Kojto 106:ba1f97679dad 415 #define SDIO_FLAG_DCRCFAIL SDIO_STA_DCRCFAIL
Kojto 106:ba1f97679dad 416 #define SDIO_FLAG_CTIMEOUT SDIO_STA_CTIMEOUT
Kojto 106:ba1f97679dad 417 #define SDIO_FLAG_DTIMEOUT SDIO_STA_DTIMEOUT
Kojto 106:ba1f97679dad 418 #define SDIO_FLAG_TXUNDERR SDIO_STA_TXUNDERR
Kojto 106:ba1f97679dad 419 #define SDIO_FLAG_RXOVERR SDIO_STA_RXOVERR
Kojto 106:ba1f97679dad 420 #define SDIO_FLAG_CMDREND SDIO_STA_CMDREND
Kojto 106:ba1f97679dad 421 #define SDIO_FLAG_CMDSENT SDIO_STA_CMDSENT
Kojto 106:ba1f97679dad 422 #define SDIO_FLAG_DATAEND SDIO_STA_DATAEND
Kojto 106:ba1f97679dad 423 #define SDIO_FLAG_STBITERR SDIO_STA_STBITERR
Kojto 106:ba1f97679dad 424 #define SDIO_FLAG_DBCKEND SDIO_STA_DBCKEND
Kojto 106:ba1f97679dad 425 #define SDIO_FLAG_CMDACT SDIO_STA_CMDACT
Kojto 106:ba1f97679dad 426 #define SDIO_FLAG_TXACT SDIO_STA_TXACT
Kojto 106:ba1f97679dad 427 #define SDIO_FLAG_RXACT SDIO_STA_RXACT
Kojto 106:ba1f97679dad 428 #define SDIO_FLAG_TXFIFOHE SDIO_STA_TXFIFOHE
Kojto 106:ba1f97679dad 429 #define SDIO_FLAG_RXFIFOHF SDIO_STA_RXFIFOHF
Kojto 106:ba1f97679dad 430 #define SDIO_FLAG_TXFIFOF SDIO_STA_TXFIFOF
Kojto 106:ba1f97679dad 431 #define SDIO_FLAG_RXFIFOF SDIO_STA_RXFIFOF
Kojto 106:ba1f97679dad 432 #define SDIO_FLAG_TXFIFOE SDIO_STA_TXFIFOE
Kojto 106:ba1f97679dad 433 #define SDIO_FLAG_RXFIFOE SDIO_STA_RXFIFOE
Kojto 106:ba1f97679dad 434 #define SDIO_FLAG_TXDAVL SDIO_STA_TXDAVL
Kojto 106:ba1f97679dad 435 #define SDIO_FLAG_RXDAVL SDIO_STA_RXDAVL
Kojto 106:ba1f97679dad 436 #define SDIO_FLAG_SDIOIT SDIO_STA_SDIOIT
Kojto 106:ba1f97679dad 437 #define SDIO_FLAG_CEATAEND SDIO_STA_CEATAEND
Kojto 106:ba1f97679dad 438 /**
Kojto 106:ba1f97679dad 439 * @}
Kojto 106:ba1f97679dad 440 */
Kojto 106:ba1f97679dad 441
Kojto 106:ba1f97679dad 442 /**
Kojto 106:ba1f97679dad 443 * @}
Kojto 106:ba1f97679dad 444 */
Kojto 106:ba1f97679dad 445 /* Exported macro ------------------------------------------------------------*/
Kojto 106:ba1f97679dad 446 /** @defgroup SDMMC_LL_Exported_macros SDMMC_LL Exported Macros
Kojto 106:ba1f97679dad 447 * @{
Kojto 106:ba1f97679dad 448 */
Kojto 106:ba1f97679dad 449
Kojto 106:ba1f97679dad 450 /** @defgroup SDMMC_LL_Alias_Region Bit Address in the alias region
Kojto 106:ba1f97679dad 451 * @{
Kojto 106:ba1f97679dad 452 */
Kojto 106:ba1f97679dad 453 /* ------------ SDIO registers bit address in the alias region -------------- */
Kojto 106:ba1f97679dad 454 #define SDIO_OFFSET (SDIO_BASE - PERIPH_BASE)
Kojto 106:ba1f97679dad 455
Kojto 106:ba1f97679dad 456 /* --- CLKCR Register ---*/
Kojto 106:ba1f97679dad 457 /* Alias word address of CLKEN bit */
Kojto 106:ba1f97679dad 458 #define CLKCR_OFFSET (SDIO_OFFSET + 0x04)
Kojto 106:ba1f97679dad 459 #define CLKEN_BITNUMBER 0x08
Kojto 106:ba1f97679dad 460 #define CLKCR_CLKEN_BB (PERIPH_BB_BASE + (CLKCR_OFFSET * 32) + (CLKEN_BITNUMBER * 4))
Kojto 106:ba1f97679dad 461
Kojto 106:ba1f97679dad 462 /* --- CMD Register ---*/
Kojto 106:ba1f97679dad 463 /* Alias word address of SDIOSUSPEND bit */
Kojto 106:ba1f97679dad 464 #define CMD_OFFSET (SDIO_OFFSET + 0x0C)
Kojto 106:ba1f97679dad 465 #define SDIOSUSPEND_BITNUMBER 0x0B
Kojto 106:ba1f97679dad 466 #define CMD_SDIOSUSPEND_BB (PERIPH_BB_BASE + (CMD_OFFSET * 32) + (SDIOSUSPEND_BITNUMBER * 4))
Kojto 106:ba1f97679dad 467
Kojto 106:ba1f97679dad 468 /* Alias word address of ENCMDCOMPL bit */
Kojto 106:ba1f97679dad 469 #define ENCMDCOMPL_BITNUMBER 0x0C
Kojto 106:ba1f97679dad 470 #define CMD_ENCMDCOMPL_BB (PERIPH_BB_BASE + (CMD_OFFSET * 32) + (ENCMDCOMPL_BITNUMBER * 4))
Kojto 106:ba1f97679dad 471
Kojto 106:ba1f97679dad 472 /* Alias word address of NIEN bit */
Kojto 106:ba1f97679dad 473 #define NIEN_BITNUMBER 0x0D
Kojto 106:ba1f97679dad 474 #define CMD_NIEN_BB (PERIPH_BB_BASE + (CMD_OFFSET * 32) + (NIEN_BITNUMBER * 4))
Kojto 106:ba1f97679dad 475
Kojto 106:ba1f97679dad 476 /* Alias word address of ATACMD bit */
Kojto 106:ba1f97679dad 477 #define ATACMD_BITNUMBER 0x0E
Kojto 106:ba1f97679dad 478 #define CMD_ATACMD_BB (PERIPH_BB_BASE + (CMD_OFFSET * 32) + (ATACMD_BITNUMBER * 4))
Kojto 106:ba1f97679dad 479
Kojto 106:ba1f97679dad 480 /* --- DCTRL Register ---*/
Kojto 106:ba1f97679dad 481 /* Alias word address of DMAEN bit */
Kojto 106:ba1f97679dad 482 #define DCTRL_OFFSET (SDIO_OFFSET + 0x2C)
Kojto 106:ba1f97679dad 483 #define DMAEN_BITNUMBER 0x03
Kojto 106:ba1f97679dad 484 #define DCTRL_DMAEN_BB (PERIPH_BB_BASE + (DCTRL_OFFSET * 32) + (DMAEN_BITNUMBER * 4))
Kojto 106:ba1f97679dad 485
Kojto 106:ba1f97679dad 486 /* Alias word address of RWSTART bit */
Kojto 106:ba1f97679dad 487 #define RWSTART_BITNUMBER 0x08
Kojto 106:ba1f97679dad 488 #define DCTRL_RWSTART_BB (PERIPH_BB_BASE + (DCTRL_OFFSET * 32) + (RWSTART_BITNUMBER * 4))
Kojto 106:ba1f97679dad 489
Kojto 106:ba1f97679dad 490 /* Alias word address of RWSTOP bit */
Kojto 106:ba1f97679dad 491 #define RWSTOP_BITNUMBER 0x09
Kojto 106:ba1f97679dad 492 #define DCTRL_RWSTOP_BB (PERIPH_BB_BASE + (DCTRL_OFFSET * 32) + (RWSTOP_BITNUMBER * 4))
Kojto 106:ba1f97679dad 493
Kojto 106:ba1f97679dad 494 /* Alias word address of RWMOD bit */
Kojto 106:ba1f97679dad 495 #define RWMOD_BITNUMBER 0x0A
Kojto 106:ba1f97679dad 496 #define DCTRL_RWMOD_BB (PERIPH_BB_BASE + (DCTRL_OFFSET * 32) + (RWMOD_BITNUMBER * 4))
Kojto 106:ba1f97679dad 497
Kojto 106:ba1f97679dad 498 /* Alias word address of SDIOEN bit */
Kojto 106:ba1f97679dad 499 #define SDIOEN_BITNUMBER 0x0B
Kojto 106:ba1f97679dad 500 #define DCTRL_SDIOEN_BB (PERIPH_BB_BASE + (DCTRL_OFFSET * 32) + (SDIOEN_BITNUMBER * 4))
Kojto 106:ba1f97679dad 501 /**
Kojto 106:ba1f97679dad 502 * @}
Kojto 106:ba1f97679dad 503 */
Kojto 106:ba1f97679dad 504
Kojto 106:ba1f97679dad 505 /** @defgroup SDMMC_LL_Register Bits And Addresses Definitions
Kojto 106:ba1f97679dad 506 * @brief SDMMC_LL registers bit address in the alias region
Kojto 106:ba1f97679dad 507 * @{
Kojto 106:ba1f97679dad 508 */
Kojto 106:ba1f97679dad 509
Kojto 106:ba1f97679dad 510 /* ---------------------- SDIO registers bit mask --------------------------- */
Kojto 106:ba1f97679dad 511 /* --- CLKCR Register ---*/
Kojto 106:ba1f97679dad 512 /* CLKCR register clear mask */
Kojto 106:ba1f97679dad 513 #define CLKCR_CLEAR_MASK ((uint32_t)(SDIO_CLKCR_CLKDIV | SDIO_CLKCR_PWRSAV |\
Kojto 106:ba1f97679dad 514 SDIO_CLKCR_BYPASS | SDIO_CLKCR_WIDBUS |\
Kojto 106:ba1f97679dad 515 SDIO_CLKCR_NEGEDGE | SDIO_CLKCR_HWFC_EN))
Kojto 106:ba1f97679dad 516
Kojto 106:ba1f97679dad 517 /* --- PWRCTRL Register ---*/
Kojto 106:ba1f97679dad 518 /* --- DCTRL Register ---*/
Kojto 106:ba1f97679dad 519 /* SDIO DCTRL Clear Mask */
Kojto 106:ba1f97679dad 520 #define DCTRL_CLEAR_MASK ((uint32_t)(SDIO_DCTRL_DTEN | SDIO_DCTRL_DTDIR |\
Kojto 106:ba1f97679dad 521 SDIO_DCTRL_DTMODE | SDIO_DCTRL_DBLOCKSIZE))
Kojto 106:ba1f97679dad 522
Kojto 106:ba1f97679dad 523 /* --- CMD Register ---*/
Kojto 106:ba1f97679dad 524 /* CMD Register clear mask */
Kojto 106:ba1f97679dad 525 #define CMD_CLEAR_MASK ((uint32_t)(SDIO_CMD_CMDINDEX | SDIO_CMD_WAITRESP |\
Kojto 106:ba1f97679dad 526 SDIO_CMD_WAITINT | SDIO_CMD_WAITPEND |\
Kojto 106:ba1f97679dad 527 SDIO_CMD_CPSMEN | SDIO_CMD_SDIOSUSPEND))
Kojto 106:ba1f97679dad 528
Kojto 106:ba1f97679dad 529 /* SDIO RESP Registers Address */
Kojto 106:ba1f97679dad 530 #define SDIO_RESP_ADDR ((uint32_t)(SDIO_BASE + 0x14))
Kojto 106:ba1f97679dad 531
Kojto 106:ba1f97679dad 532 /* SDIO Initialization Frequency (400KHz max) */
Kojto 106:ba1f97679dad 533 #define SDIO_INIT_CLK_DIV ((uint8_t)0x76)
Kojto 106:ba1f97679dad 534
Kojto 106:ba1f97679dad 535 /* SDIO Data Transfer Frequency (25MHz max) */
Kojto 106:ba1f97679dad 536 #define SDIO_TRANSFER_CLK_DIV ((uint8_t)0x0)
Kojto 106:ba1f97679dad 537 /**
Kojto 106:ba1f97679dad 538 * @}
Kojto 106:ba1f97679dad 539 */
Kojto 106:ba1f97679dad 540
Kojto 106:ba1f97679dad 541 /** @defgroup SDMMC_LL_Interrupt_Clock Interrupt And Clock Configuration
Kojto 106:ba1f97679dad 542 * @brief macros to handle interrupts and specific clock configurations
Kojto 106:ba1f97679dad 543 * @{
Kojto 106:ba1f97679dad 544 */
Kojto 106:ba1f97679dad 545
Kojto 106:ba1f97679dad 546 /**
Kojto 106:ba1f97679dad 547 * @brief Enable the SDIO device.
Kojto 106:ba1f97679dad 548 * @retval None
Kojto 106:ba1f97679dad 549 */
Kojto 106:ba1f97679dad 550 #define __SDIO_ENABLE() (*(__IO uint32_t *)CLKCR_CLKEN_BB = ENABLE)
Kojto 106:ba1f97679dad 551
Kojto 106:ba1f97679dad 552 /**
Kojto 106:ba1f97679dad 553 * @brief Disable the SDIO device.
Kojto 106:ba1f97679dad 554 * @retval None
Kojto 106:ba1f97679dad 555 */
Kojto 106:ba1f97679dad 556 #define __SDIO_DISABLE() (*(__IO uint32_t *)CLKCR_CLKEN_BB = DISABLE)
Kojto 106:ba1f97679dad 557
Kojto 106:ba1f97679dad 558 /**
Kojto 106:ba1f97679dad 559 * @brief Enable the SDIO DMA transfer.
Kojto 106:ba1f97679dad 560 * @retval None
Kojto 106:ba1f97679dad 561 */
Kojto 106:ba1f97679dad 562 #define __SDIO_DMA_ENABLE() (*(__IO uint32_t *)DCTRL_DMAEN_BB = ENABLE)
Kojto 106:ba1f97679dad 563
Kojto 106:ba1f97679dad 564 /**
Kojto 106:ba1f97679dad 565 * @brief Disable the SDIO DMA transfer.
Kojto 106:ba1f97679dad 566 * @retval None
Kojto 106:ba1f97679dad 567 */
Kojto 106:ba1f97679dad 568 #define __SDIO_DMA_DISABLE() (*(__IO uint32_t *)DCTRL_DMAEN_BB = DISABLE)
Kojto 106:ba1f97679dad 569
Kojto 106:ba1f97679dad 570 /**
Kojto 106:ba1f97679dad 571 * @brief Enable the SDIO device interrupt.
Kojto 106:ba1f97679dad 572 * @param __INSTANCE__ : Pointer to SDIO register base
Kojto 106:ba1f97679dad 573 * @param __INTERRUPT__ : specifies the SDIO interrupt sources to be enabled.
Kojto 106:ba1f97679dad 574 * This parameter can be one or a combination of the following values:
Kojto 106:ba1f97679dad 575 * @arg SDIO_IT_CCRCFAIL: Command response received (CRC check failed) interrupt
Kojto 106:ba1f97679dad 576 * @arg SDIO_IT_DCRCFAIL: Data block sent/received (CRC check failed) interrupt
Kojto 106:ba1f97679dad 577 * @arg SDIO_IT_CTIMEOUT: Command response timeout interrupt
Kojto 106:ba1f97679dad 578 * @arg SDIO_IT_DTIMEOUT: Data timeout interrupt
Kojto 106:ba1f97679dad 579 * @arg SDIO_IT_TXUNDERR: Transmit FIFO underrun error interrupt
Kojto 106:ba1f97679dad 580 * @arg SDIO_IT_RXOVERR: Received FIFO overrun error interrupt
Kojto 106:ba1f97679dad 581 * @arg SDIO_IT_CMDREND: Command response received (CRC check passed) interrupt
Kojto 106:ba1f97679dad 582 * @arg SDIO_IT_CMDSENT: Command sent (no response required) interrupt
Kojto 106:ba1f97679dad 583 * @arg SDIO_IT_DATAEND: Data end (data counter, SDIDCOUNT, is zero) interrupt
Kojto 106:ba1f97679dad 584 * @arg SDIO_IT_STBITERR: Start bit not detected on all data signals in wide
Kojto 106:ba1f97679dad 585 * bus mode interrupt
Kojto 106:ba1f97679dad 586 * @arg SDIO_IT_DBCKEND: Data block sent/received (CRC check passed) interrupt
Kojto 106:ba1f97679dad 587 * @arg SDIO_IT_CMDACT: Command transfer in progress interrupt
Kojto 106:ba1f97679dad 588 * @arg SDIO_IT_TXACT: Data transmit in progress interrupt
Kojto 106:ba1f97679dad 589 * @arg SDIO_IT_RXACT: Data receive in progress interrupt
Kojto 106:ba1f97679dad 590 * @arg SDIO_IT_TXFIFOHE: Transmit FIFO Half Empty interrupt
Kojto 106:ba1f97679dad 591 * @arg SDIO_IT_RXFIFOHF: Receive FIFO Half Full interrupt
Kojto 106:ba1f97679dad 592 * @arg SDIO_IT_TXFIFOF: Transmit FIFO full interrupt
Kojto 106:ba1f97679dad 593 * @arg SDIO_IT_RXFIFOF: Receive FIFO full interrupt
Kojto 106:ba1f97679dad 594 * @arg SDIO_IT_TXFIFOE: Transmit FIFO empty interrupt
Kojto 106:ba1f97679dad 595 * @arg SDIO_IT_RXFIFOE: Receive FIFO empty interrupt
Kojto 106:ba1f97679dad 596 * @arg SDIO_IT_TXDAVL: Data available in transmit FIFO interrupt
Kojto 106:ba1f97679dad 597 * @arg SDIO_IT_RXDAVL: Data available in receive FIFO interrupt
Kojto 106:ba1f97679dad 598 * @arg SDIO_IT_SDIOIT: SD I/O interrupt received interrupt
Kojto 106:ba1f97679dad 599 * @arg SDIO_IT_CEATAEND: CE-ATA command completion signal received for CMD61 interrupt
Kojto 106:ba1f97679dad 600 * @retval None
Kojto 106:ba1f97679dad 601 */
Kojto 106:ba1f97679dad 602 #define __SDIO_ENABLE_IT(__INSTANCE__, __INTERRUPT__) ((__INSTANCE__)->MASK |= (__INTERRUPT__))
Kojto 106:ba1f97679dad 603
Kojto 106:ba1f97679dad 604 /**
Kojto 106:ba1f97679dad 605 * @brief Disable the SDIO device interrupt.
Kojto 106:ba1f97679dad 606 * @param __INSTANCE__ : Pointer to SDIO register base
Kojto 106:ba1f97679dad 607 * @param __INTERRUPT__ : specifies the SDIO interrupt sources to be disabled.
Kojto 106:ba1f97679dad 608 * This parameter can be one or a combination of the following values:
Kojto 106:ba1f97679dad 609 * @arg SDIO_IT_CCRCFAIL: Command response received (CRC check failed) interrupt
Kojto 106:ba1f97679dad 610 * @arg SDIO_IT_DCRCFAIL: Data block sent/received (CRC check failed) interrupt
Kojto 106:ba1f97679dad 611 * @arg SDIO_IT_CTIMEOUT: Command response timeout interrupt
Kojto 106:ba1f97679dad 612 * @arg SDIO_IT_DTIMEOUT: Data timeout interrupt
Kojto 106:ba1f97679dad 613 * @arg SDIO_IT_TXUNDERR: Transmit FIFO underrun error interrupt
Kojto 106:ba1f97679dad 614 * @arg SDIO_IT_RXOVERR: Received FIFO overrun error interrupt
Kojto 106:ba1f97679dad 615 * @arg SDIO_IT_CMDREND: Command response received (CRC check passed) interrupt
Kojto 106:ba1f97679dad 616 * @arg SDIO_IT_CMDSENT: Command sent (no response required) interrupt
Kojto 106:ba1f97679dad 617 * @arg SDIO_IT_DATAEND: Data end (data counter, SDIDCOUNT, is zero) interrupt
Kojto 106:ba1f97679dad 618 * @arg SDIO_IT_STBITERR: Start bit not detected on all data signals in wide
Kojto 106:ba1f97679dad 619 * bus mode interrupt
Kojto 106:ba1f97679dad 620 * @arg SDIO_IT_DBCKEND: Data block sent/received (CRC check passed) interrupt
Kojto 106:ba1f97679dad 621 * @arg SDIO_IT_CMDACT: Command transfer in progress interrupt
Kojto 106:ba1f97679dad 622 * @arg SDIO_IT_TXACT: Data transmit in progress interrupt
Kojto 106:ba1f97679dad 623 * @arg SDIO_IT_RXACT: Data receive in progress interrupt
Kojto 106:ba1f97679dad 624 * @arg SDIO_IT_TXFIFOHE: Transmit FIFO Half Empty interrupt
Kojto 106:ba1f97679dad 625 * @arg SDIO_IT_RXFIFOHF: Receive FIFO Half Full interrupt
Kojto 106:ba1f97679dad 626 * @arg SDIO_IT_TXFIFOF: Transmit FIFO full interrupt
Kojto 106:ba1f97679dad 627 * @arg SDIO_IT_RXFIFOF: Receive FIFO full interrupt
Kojto 106:ba1f97679dad 628 * @arg SDIO_IT_TXFIFOE: Transmit FIFO empty interrupt
Kojto 106:ba1f97679dad 629 * @arg SDIO_IT_RXFIFOE: Receive FIFO empty interrupt
Kojto 106:ba1f97679dad 630 * @arg SDIO_IT_TXDAVL: Data available in transmit FIFO interrupt
Kojto 106:ba1f97679dad 631 * @arg SDIO_IT_RXDAVL: Data available in receive FIFO interrupt
Kojto 106:ba1f97679dad 632 * @arg SDIO_IT_SDIOIT: SD I/O interrupt received interrupt
Kojto 106:ba1f97679dad 633 * @arg SDIO_IT_CEATAEND: CE-ATA command completion signal received for CMD61 interrupt
Kojto 106:ba1f97679dad 634 * @retval None
Kojto 106:ba1f97679dad 635 */
Kojto 106:ba1f97679dad 636 #define __SDIO_DISABLE_IT(__INSTANCE__, __INTERRUPT__) ((__INSTANCE__)->MASK &= ~(__INTERRUPT__))
Kojto 106:ba1f97679dad 637
Kojto 106:ba1f97679dad 638 /**
Kojto 106:ba1f97679dad 639 * @brief Checks whether the specified SDIO flag is set or not.
Kojto 106:ba1f97679dad 640 * @param __INSTANCE__ : Pointer to SDIO register base
Kojto 106:ba1f97679dad 641 * @param __FLAG__: specifies the flag to check.
Kojto 106:ba1f97679dad 642 * This parameter can be one of the following values:
Kojto 106:ba1f97679dad 643 * @arg SDIO_FLAG_CCRCFAIL: Command response received (CRC check failed)
Kojto 106:ba1f97679dad 644 * @arg SDIO_FLAG_DCRCFAIL: Data block sent/received (CRC check failed)
Kojto 106:ba1f97679dad 645 * @arg SDIO_FLAG_CTIMEOUT: Command response timeout
Kojto 106:ba1f97679dad 646 * @arg SDIO_FLAG_DTIMEOUT: Data timeout
Kojto 106:ba1f97679dad 647 * @arg SDIO_FLAG_TXUNDERR: Transmit FIFO underrun error
Kojto 106:ba1f97679dad 648 * @arg SDIO_FLAG_RXOVERR: Received FIFO overrun error
Kojto 106:ba1f97679dad 649 * @arg SDIO_FLAG_CMDREND: Command response received (CRC check passed)
Kojto 106:ba1f97679dad 650 * @arg SDIO_FLAG_CMDSENT: Command sent (no response required)
Kojto 106:ba1f97679dad 651 * @arg SDIO_FLAG_DATAEND: Data end (data counter, SDIDCOUNT, is zero)
Kojto 106:ba1f97679dad 652 * @arg SDIO_FLAG_STBITERR: Start bit not detected on all data signals in wide bus mode.
Kojto 106:ba1f97679dad 653 * @arg SDIO_FLAG_DBCKEND: Data block sent/received (CRC check passed)
Kojto 106:ba1f97679dad 654 * @arg SDIO_FLAG_CMDACT: Command transfer in progress
Kojto 106:ba1f97679dad 655 * @arg SDIO_FLAG_TXACT: Data transmit in progress
Kojto 106:ba1f97679dad 656 * @arg SDIO_FLAG_RXACT: Data receive in progress
Kojto 106:ba1f97679dad 657 * @arg SDIO_FLAG_TXFIFOHE: Transmit FIFO Half Empty
Kojto 106:ba1f97679dad 658 * @arg SDIO_FLAG_RXFIFOHF: Receive FIFO Half Full
Kojto 106:ba1f97679dad 659 * @arg SDIO_FLAG_TXFIFOF: Transmit FIFO full
Kojto 106:ba1f97679dad 660 * @arg SDIO_FLAG_RXFIFOF: Receive FIFO full
Kojto 106:ba1f97679dad 661 * @arg SDIO_FLAG_TXFIFOE: Transmit FIFO empty
Kojto 106:ba1f97679dad 662 * @arg SDIO_FLAG_RXFIFOE: Receive FIFO empty
Kojto 106:ba1f97679dad 663 * @arg SDIO_FLAG_TXDAVL: Data available in transmit FIFO
Kojto 106:ba1f97679dad 664 * @arg SDIO_FLAG_RXDAVL: Data available in receive FIFO
Kojto 106:ba1f97679dad 665 * @arg SDIO_FLAG_SDIOIT: SD I/O interrupt received
Kojto 106:ba1f97679dad 666 * @arg SDIO_FLAG_CEATAEND: CE-ATA command completion signal received for CMD61
Kojto 106:ba1f97679dad 667 * @retval The new state of SDIO_FLAG (SET or RESET).
Kojto 106:ba1f97679dad 668 */
Kojto 106:ba1f97679dad 669 #define __SDIO_GET_FLAG(__INSTANCE__, __FLAG__) (((__INSTANCE__)->STA &(__FLAG__)) != RESET)
Kojto 106:ba1f97679dad 670
Kojto 106:ba1f97679dad 671
Kojto 106:ba1f97679dad 672 /**
Kojto 106:ba1f97679dad 673 * @brief Clears the SDIO pending flags.
Kojto 106:ba1f97679dad 674 * @param __INSTANCE__ : Pointer to SDIO register base
Kojto 106:ba1f97679dad 675 * @param __FLAG__: specifies the flag to clear.
Kojto 106:ba1f97679dad 676 * This parameter can be one or a combination of the following values:
Kojto 106:ba1f97679dad 677 * @arg SDIO_FLAG_CCRCFAIL: Command response received (CRC check failed)
Kojto 106:ba1f97679dad 678 * @arg SDIO_FLAG_DCRCFAIL: Data block sent/received (CRC check failed)
Kojto 106:ba1f97679dad 679 * @arg SDIO_FLAG_CTIMEOUT: Command response timeout
Kojto 106:ba1f97679dad 680 * @arg SDIO_FLAG_DTIMEOUT: Data timeout
Kojto 106:ba1f97679dad 681 * @arg SDIO_FLAG_TXUNDERR: Transmit FIFO underrun error
Kojto 106:ba1f97679dad 682 * @arg SDIO_FLAG_RXOVERR: Received FIFO overrun error
Kojto 106:ba1f97679dad 683 * @arg SDIO_FLAG_CMDREND: Command response received (CRC check passed)
Kojto 106:ba1f97679dad 684 * @arg SDIO_FLAG_CMDSENT: Command sent (no response required)
Kojto 106:ba1f97679dad 685 * @arg SDIO_FLAG_DATAEND: Data end (data counter, SDIDCOUNT, is zero)
Kojto 106:ba1f97679dad 686 * @arg SDIO_FLAG_STBITERR: Start bit not detected on all data signals in wide bus mode
Kojto 106:ba1f97679dad 687 * @arg SDIO_FLAG_DBCKEND: Data block sent/received (CRC check passed)
Kojto 106:ba1f97679dad 688 * @arg SDIO_FLAG_SDIOIT: SD I/O interrupt received
Kojto 106:ba1f97679dad 689 * @arg SDIO_FLAG_CEATAEND: CE-ATA command completion signal received for CMD61
Kojto 106:ba1f97679dad 690 * @retval None
Kojto 106:ba1f97679dad 691 */
Kojto 106:ba1f97679dad 692 #define __SDIO_CLEAR_FLAG(__INSTANCE__, __FLAG__) ((__INSTANCE__)->ICR = (__FLAG__))
Kojto 106:ba1f97679dad 693
Kojto 106:ba1f97679dad 694 /**
Kojto 106:ba1f97679dad 695 * @brief Checks whether the specified SDIO interrupt has occurred or not.
Kojto 106:ba1f97679dad 696 * @param __INSTANCE__ : Pointer to SDIO register base
Kojto 106:ba1f97679dad 697 * @param __INTERRUPT__: specifies the SDIO interrupt source to check.
Kojto 106:ba1f97679dad 698 * This parameter can be one of the following values:
Kojto 106:ba1f97679dad 699 * @arg SDIO_IT_CCRCFAIL: Command response received (CRC check failed) interrupt
Kojto 106:ba1f97679dad 700 * @arg SDIO_IT_DCRCFAIL: Data block sent/received (CRC check failed) interrupt
Kojto 106:ba1f97679dad 701 * @arg SDIO_IT_CTIMEOUT: Command response timeout interrupt
Kojto 106:ba1f97679dad 702 * @arg SDIO_IT_DTIMEOUT: Data timeout interrupt
Kojto 106:ba1f97679dad 703 * @arg SDIO_IT_TXUNDERR: Transmit FIFO underrun error interrupt
Kojto 106:ba1f97679dad 704 * @arg SDIO_IT_RXOVERR: Received FIFO overrun error interrupt
Kojto 106:ba1f97679dad 705 * @arg SDIO_IT_CMDREND: Command response received (CRC check passed) interrupt
Kojto 106:ba1f97679dad 706 * @arg SDIO_IT_CMDSENT: Command sent (no response required) interrupt
Kojto 106:ba1f97679dad 707 * @arg SDIO_IT_DATAEND: Data end (data counter, SDIDCOUNT, is zero) interrupt
Kojto 106:ba1f97679dad 708 * @arg SDIO_IT_STBITERR: Start bit not detected on all data signals in wide
Kojto 106:ba1f97679dad 709 * bus mode interrupt
Kojto 106:ba1f97679dad 710 * @arg SDIO_IT_DBCKEND: Data block sent/received (CRC check passed) interrupt
Kojto 106:ba1f97679dad 711 * @arg SDIO_IT_CMDACT: Command transfer in progress interrupt
Kojto 106:ba1f97679dad 712 * @arg SDIO_IT_TXACT: Data transmit in progress interrupt
Kojto 106:ba1f97679dad 713 * @arg SDIO_IT_RXACT: Data receive in progress interrupt
Kojto 106:ba1f97679dad 714 * @arg SDIO_IT_TXFIFOHE: Transmit FIFO Half Empty interrupt
Kojto 106:ba1f97679dad 715 * @arg SDIO_IT_RXFIFOHF: Receive FIFO Half Full interrupt
Kojto 106:ba1f97679dad 716 * @arg SDIO_IT_TXFIFOF: Transmit FIFO full interrupt
Kojto 106:ba1f97679dad 717 * @arg SDIO_IT_RXFIFOF: Receive FIFO full interrupt
Kojto 106:ba1f97679dad 718 * @arg SDIO_IT_TXFIFOE: Transmit FIFO empty interrupt
Kojto 106:ba1f97679dad 719 * @arg SDIO_IT_RXFIFOE: Receive FIFO empty interrupt
Kojto 106:ba1f97679dad 720 * @arg SDIO_IT_TXDAVL: Data available in transmit FIFO interrupt
Kojto 106:ba1f97679dad 721 * @arg SDIO_IT_RXDAVL: Data available in receive FIFO interrupt
Kojto 106:ba1f97679dad 722 * @arg SDIO_IT_SDIOIT: SD I/O interrupt received interrupt
Kojto 106:ba1f97679dad 723 * @arg SDIO_IT_CEATAEND: CE-ATA command completion signal received for CMD61 interrupt
Kojto 106:ba1f97679dad 724 * @retval The new state of SDIO_IT (SET or RESET).
Kojto 106:ba1f97679dad 725 */
Kojto 106:ba1f97679dad 726 #define __SDIO_GET_IT (__INSTANCE__, __INTERRUPT__) (((__INSTANCE__)->STA &(__INTERRUPT__)) == (__INTERRUPT__))
Kojto 106:ba1f97679dad 727
Kojto 106:ba1f97679dad 728 /**
Kojto 106:ba1f97679dad 729 * @brief Clears the SDIO's interrupt pending bits.
Kojto 106:ba1f97679dad 730 * @param __INSTANCE__ : Pointer to SDIO register base
Kojto 106:ba1f97679dad 731 * @param __INTERRUPT__: specifies the interrupt pending bit to clear.
Kojto 106:ba1f97679dad 732 * This parameter can be one or a combination of the following values:
Kojto 106:ba1f97679dad 733 * @arg SDIO_IT_CCRCFAIL: Command response received (CRC check failed) interrupt
Kojto 106:ba1f97679dad 734 * @arg SDIO_IT_DCRCFAIL: Data block sent/received (CRC check failed) interrupt
Kojto 106:ba1f97679dad 735 * @arg SDIO_IT_CTIMEOUT: Command response timeout interrupt
Kojto 106:ba1f97679dad 736 * @arg SDIO_IT_DTIMEOUT: Data timeout interrupt
Kojto 106:ba1f97679dad 737 * @arg SDIO_IT_TXUNDERR: Transmit FIFO underrun error interrupt
Kojto 106:ba1f97679dad 738 * @arg SDIO_IT_RXOVERR: Received FIFO overrun error interrupt
Kojto 106:ba1f97679dad 739 * @arg SDIO_IT_CMDREND: Command response received (CRC check passed) interrupt
Kojto 106:ba1f97679dad 740 * @arg SDIO_IT_CMDSENT: Command sent (no response required) interrupt
Kojto 106:ba1f97679dad 741 * @arg SDIO_IT_DATAEND: Data end (data counter, SDIO_DCOUNT, is zero) interrupt
Kojto 106:ba1f97679dad 742 * @arg SDIO_IT_STBITERR: Start bit not detected on all data signals in wide
Kojto 106:ba1f97679dad 743 * bus mode interrupt
Kojto 106:ba1f97679dad 744 * @arg SDIO_IT_SDIOIT: SD I/O interrupt received interrupt
Kojto 106:ba1f97679dad 745 * @arg SDIO_IT_CEATAEND: CE-ATA command completion signal received for CMD61
Kojto 106:ba1f97679dad 746 * @retval None
Kojto 106:ba1f97679dad 747 */
Kojto 106:ba1f97679dad 748 #define __SDIO_CLEAR_IT(__INSTANCE__, __INTERRUPT__) ((__INSTANCE__)->ICR = (__INTERRUPT__))
Kojto 106:ba1f97679dad 749
Kojto 106:ba1f97679dad 750 /**
Kojto 106:ba1f97679dad 751 * @brief Enable Start the SD I/O Read Wait operation.
Kojto 106:ba1f97679dad 752 * @retval None
Kojto 106:ba1f97679dad 753 */
Kojto 106:ba1f97679dad 754 #define __SDIO_START_READWAIT_ENABLE() (*(__IO uint32_t *) DCTRL_RWSTART_BB = ENABLE)
Kojto 106:ba1f97679dad 755
Kojto 106:ba1f97679dad 756 /**
Kojto 106:ba1f97679dad 757 * @brief Disable Start the SD I/O Read Wait operations.
Kojto 106:ba1f97679dad 758 * @retval None
Kojto 106:ba1f97679dad 759 */
Kojto 106:ba1f97679dad 760 #define __SDIO_START_READWAIT_DISABLE() (*(__IO uint32_t *) DCTRL_RWSTART_BB = DISABLE)
Kojto 106:ba1f97679dad 761
Kojto 106:ba1f97679dad 762 /**
Kojto 106:ba1f97679dad 763 * @brief Enable Start the SD I/O Read Wait operation.
Kojto 106:ba1f97679dad 764 * @retval None
Kojto 106:ba1f97679dad 765 */
Kojto 106:ba1f97679dad 766 #define __SDIO_STOP_READWAIT_ENABLE() (*(__IO uint32_t *) DCTRL_RWSTOP_BB = ENABLE)
Kojto 106:ba1f97679dad 767
Kojto 106:ba1f97679dad 768 /**
Kojto 106:ba1f97679dad 769 * @brief Disable Stop the SD I/O Read Wait operations.
Kojto 106:ba1f97679dad 770 * @retval None
Kojto 106:ba1f97679dad 771 */
Kojto 106:ba1f97679dad 772 #define __SDIO_STOP_READWAIT_DISABLE() (*(__IO uint32_t *) DCTRL_RWSTOP_BB = DISABLE)
Kojto 106:ba1f97679dad 773
Kojto 106:ba1f97679dad 774 /**
Kojto 106:ba1f97679dad 775 * @brief Enable the SD I/O Mode Operation.
Kojto 106:ba1f97679dad 776 * @retval None
Kojto 106:ba1f97679dad 777 */
Kojto 106:ba1f97679dad 778 #define __SDIO_OPERATION_ENABLE() (*(__IO uint32_t *) DCTRL_SDIOEN_BB = ENABLE)
Kojto 106:ba1f97679dad 779
Kojto 106:ba1f97679dad 780 /**
Kojto 106:ba1f97679dad 781 * @brief Disable the SD I/O Mode Operation.
Kojto 106:ba1f97679dad 782 * @retval None
Kojto 106:ba1f97679dad 783 */
Kojto 106:ba1f97679dad 784 #define __SDIO_OPERATION_DISABLE() (*(__IO uint32_t *) DCTRL_SDIOEN_BB = DISABLE)
Kojto 106:ba1f97679dad 785
Kojto 106:ba1f97679dad 786 /**
Kojto 106:ba1f97679dad 787 * @brief Enable the SD I/O Suspend command sending.
Kojto 106:ba1f97679dad 788 * @retval None
Kojto 106:ba1f97679dad 789 */
Kojto 106:ba1f97679dad 790 #define __SDIO_SUSPEND_CMD_ENABLE() (*(__IO uint32_t *) CMD_SDIOSUSPEND_BB = ENABLE)
Kojto 106:ba1f97679dad 791
Kojto 106:ba1f97679dad 792 /**
Kojto 106:ba1f97679dad 793 * @brief Disable the SD I/O Suspend command sending.
Kojto 106:ba1f97679dad 794 * @retval None
Kojto 106:ba1f97679dad 795 */
Kojto 106:ba1f97679dad 796 #define __SDIO_SUSPEND_CMD_DISABLE() (*(__IO uint32_t *) CMD_SDIOSUSPEND_BB = DISABLE)
Kojto 106:ba1f97679dad 797
Kojto 110:165afa46840b 798 #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx) ||\
Kojto 110:165afa46840b 799 defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx) ||\
Kojto 110:165afa46840b 800 defined(STM32F401xC) || defined(STM32F401xE) || defined(STM32F411xE)
Kojto 106:ba1f97679dad 801 /**
Kojto 106:ba1f97679dad 802 * @brief Enable the command completion signal.
Kojto 106:ba1f97679dad 803 * @retval None
Kojto 106:ba1f97679dad 804 */
Kojto 106:ba1f97679dad 805 #define __SDIO_CEATA_CMD_COMPLETION_ENABLE() (*(__IO uint32_t *) CMD_ENCMDCOMPL_BB = ENABLE)
Kojto 106:ba1f97679dad 806
Kojto 106:ba1f97679dad 807 /**
Kojto 106:ba1f97679dad 808 * @brief Disable the command completion signal.
Kojto 106:ba1f97679dad 809 * @retval None
Kojto 106:ba1f97679dad 810 */
Kojto 106:ba1f97679dad 811 #define __SDIO_CEATA_CMD_COMPLETION_DISABLE() (*(__IO uint32_t *) CMD_ENCMDCOMPL_BB = DISABLE)
Kojto 106:ba1f97679dad 812
Kojto 106:ba1f97679dad 813 /**
Kojto 106:ba1f97679dad 814 * @brief Enable the CE-ATA interrupt.
Kojto 106:ba1f97679dad 815 * @retval None
Kojto 106:ba1f97679dad 816 */
Kojto 106:ba1f97679dad 817 #define __SDIO_CEATA_ENABLE_IT() (*(__IO uint32_t *) CMD_NIEN_BB = (uint32_t)0)
Kojto 106:ba1f97679dad 818
Kojto 106:ba1f97679dad 819 /**
Kojto 106:ba1f97679dad 820 * @brief Disable the CE-ATA interrupt.
Kojto 106:ba1f97679dad 821 * @retval None
Kojto 106:ba1f97679dad 822 */
Kojto 106:ba1f97679dad 823 #define __SDIO_CEATA_DISABLE_IT() (*(__IO uint32_t *) CMD_NIEN_BB = (uint32_t)1)
Kojto 106:ba1f97679dad 824
Kojto 106:ba1f97679dad 825 /**
Kojto 106:ba1f97679dad 826 * @brief Enable send CE-ATA command (CMD61).
Kojto 106:ba1f97679dad 827 * @retval None
Kojto 106:ba1f97679dad 828 */
Kojto 106:ba1f97679dad 829 #define __SDIO_CEATA_SENDCMD_ENABLE() (*(__IO uint32_t *) CMD_ATACMD_BB = ENABLE)
Kojto 106:ba1f97679dad 830
Kojto 106:ba1f97679dad 831 /**
Kojto 106:ba1f97679dad 832 * @brief Disable send CE-ATA command (CMD61).
Kojto 106:ba1f97679dad 833 * @retval None
Kojto 106:ba1f97679dad 834 */
Kojto 106:ba1f97679dad 835 #define __SDIO_CEATA_SENDCMD_DISABLE() (*(__IO uint32_t *) CMD_ATACMD_BB = DISABLE)
Kojto 110:165afa46840b 836 #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx || STM32F401xC || STM32F401xE || STM32F411xE ||\
Kojto 110:165afa46840b 837 STM32F427xx || STM32F437xx || STM32F429xx || STM32F439xx */
Kojto 106:ba1f97679dad 838 /**
Kojto 106:ba1f97679dad 839 * @}
Kojto 106:ba1f97679dad 840 */
Kojto 106:ba1f97679dad 841
Kojto 106:ba1f97679dad 842 /**
Kojto 106:ba1f97679dad 843 * @}
Kojto 106:ba1f97679dad 844 */
Kojto 106:ba1f97679dad 845
Kojto 106:ba1f97679dad 846 /* Exported functions --------------------------------------------------------*/
Kojto 106:ba1f97679dad 847 /** @addtogroup SDMMC_LL_Exported_Functions
Kojto 106:ba1f97679dad 848 * @{
Kojto 106:ba1f97679dad 849 */
Kojto 106:ba1f97679dad 850
Kojto 106:ba1f97679dad 851 /* Initialization/de-initialization functions **********************************/
Kojto 106:ba1f97679dad 852 /** @addtogroup HAL_SDMMC_LL_Group1
Kojto 106:ba1f97679dad 853 * @{
Kojto 106:ba1f97679dad 854 */
Kojto 106:ba1f97679dad 855 HAL_StatusTypeDef SDIO_Init(SDIO_TypeDef *SDIOx, SDIO_InitTypeDef Init);
Kojto 106:ba1f97679dad 856 /**
Kojto 106:ba1f97679dad 857 * @}
Kojto 106:ba1f97679dad 858 */
Kojto 106:ba1f97679dad 859
Kojto 106:ba1f97679dad 860 /* I/O operation functions *****************************************************/
Kojto 106:ba1f97679dad 861 /** @addtogroup HAL_SDMMC_LL_Group2
Kojto 106:ba1f97679dad 862 * @{
Kojto 106:ba1f97679dad 863 */
Kojto 106:ba1f97679dad 864 /* Blocking mode: Polling */
Kojto 106:ba1f97679dad 865 uint32_t SDIO_ReadFIFO(SDIO_TypeDef *SDIOx);
Kojto 106:ba1f97679dad 866 HAL_StatusTypeDef SDIO_WriteFIFO(SDIO_TypeDef *SDIOx, uint32_t *pWriteData);
Kojto 106:ba1f97679dad 867 /**
Kojto 106:ba1f97679dad 868 * @}
Kojto 106:ba1f97679dad 869 */
Kojto 106:ba1f97679dad 870
Kojto 106:ba1f97679dad 871 /* Peripheral Control functions ************************************************/
Kojto 106:ba1f97679dad 872 /** @addtogroup HAL_SDMMC_LL_Group3
Kojto 106:ba1f97679dad 873 * @{
Kojto 106:ba1f97679dad 874 */
Kojto 106:ba1f97679dad 875 HAL_StatusTypeDef SDIO_PowerState_ON(SDIO_TypeDef *SDIOx);
Kojto 106:ba1f97679dad 876 HAL_StatusTypeDef SDIO_PowerState_OFF(SDIO_TypeDef *SDIOx);
Kojto 106:ba1f97679dad 877 uint32_t SDIO_GetPowerState(SDIO_TypeDef *SDIOx);
Kojto 106:ba1f97679dad 878
Kojto 106:ba1f97679dad 879 /* Command path state machine (CPSM) management functions */
Kojto 106:ba1f97679dad 880 HAL_StatusTypeDef SDIO_SendCommand(SDIO_TypeDef *SDIOx, SDIO_CmdInitTypeDef *SDIO_CmdInitStruct);
Kojto 106:ba1f97679dad 881 uint8_t SDIO_GetCommandResponse(SDIO_TypeDef *SDIOx);
Kojto 106:ba1f97679dad 882 uint32_t SDIO_GetResponse(uint32_t SDIO_RESP);
Kojto 106:ba1f97679dad 883
Kojto 106:ba1f97679dad 884 /* Data path state machine (DPSM) management functions */
Kojto 106:ba1f97679dad 885 HAL_StatusTypeDef SDIO_DataConfig(SDIO_TypeDef *SDIOx, SDIO_DataInitTypeDef* SDIO_DataInitStruct);
Kojto 106:ba1f97679dad 886 uint32_t SDIO_GetDataCounter(SDIO_TypeDef *SDIOx);
Kojto 106:ba1f97679dad 887 uint32_t SDIO_GetFIFOCount(SDIO_TypeDef *SDIOx);
Kojto 106:ba1f97679dad 888
Kojto 106:ba1f97679dad 889 /* SDIO IO Cards mode management functions */
Kojto 106:ba1f97679dad 890 HAL_StatusTypeDef SDIO_SetSDIOReadWaitMode(uint32_t SDIO_ReadWaitMode);
Kojto 106:ba1f97679dad 891
Kojto 106:ba1f97679dad 892 /**
Kojto 106:ba1f97679dad 893 * @}
Kojto 106:ba1f97679dad 894 */
Kojto 106:ba1f97679dad 895
Kojto 106:ba1f97679dad 896 /**
Kojto 106:ba1f97679dad 897 * @}
Kojto 106:ba1f97679dad 898 */
Kojto 106:ba1f97679dad 899
Kojto 106:ba1f97679dad 900 /**
Kojto 106:ba1f97679dad 901 * @}
Kojto 106:ba1f97679dad 902 */
Kojto 106:ba1f97679dad 903
Kojto 106:ba1f97679dad 904 /**
Kojto 106:ba1f97679dad 905 * @}
Kojto 106:ba1f97679dad 906 */
Kojto 110:165afa46840b 907 #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx || STM32F427xx || STM32F437xx || STM32F429xx || STM32F439xx ||
Kojto 110:165afa46840b 908 STM32F401xC || STM32F401xE || STM32F411xE || STM32F446xx || STM32F469xx || STM32F479xx */
Kojto 106:ba1f97679dad 909 #ifdef __cplusplus
Kojto 106:ba1f97679dad 910 }
Kojto 106:ba1f97679dad 911 #endif
Kojto 106:ba1f97679dad 912
Kojto 106:ba1f97679dad 913 #endif /* __STM32F4xx_LL_SDMMC_H */
Kojto 106:ba1f97679dad 914
Kojto 106:ba1f97679dad 915 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/