The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.
Dependents: hello SerialTestv11 SerialTestv12 Sierpinski ... more
mbed 2
This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.
TARGET_SDT32620B/TOOLCHAIN_IAR/wdt_regs.h@172:65be27845400, 2019-02-20 (annotated)
- Committer:
- AnnaBridge
- Date:
- Wed Feb 20 20:53:29 2019 +0000
- Revision:
- 172:65be27845400
- Parent:
- 171:3a7713b1edbc
mbed library release version 165
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
AnnaBridge | 167:84c0a372a020 | 1 | /******************************************************************************* |
AnnaBridge | 167:84c0a372a020 | 2 | * Copyright (C) 2016 Maxim Integrated Products, Inc., All Rights Reserved. |
AnnaBridge | 167:84c0a372a020 | 3 | * |
AnnaBridge | 167:84c0a372a020 | 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
AnnaBridge | 167:84c0a372a020 | 5 | * copy of this software and associated documentation files (the "Software"), |
AnnaBridge | 167:84c0a372a020 | 6 | * to deal in the Software without restriction, including without limitation |
AnnaBridge | 167:84c0a372a020 | 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
AnnaBridge | 167:84c0a372a020 | 8 | * and/or sell copies of the Software, and to permit persons to whom the |
AnnaBridge | 167:84c0a372a020 | 9 | * Software is furnished to do so, subject to the following conditions: |
AnnaBridge | 167:84c0a372a020 | 10 | * |
AnnaBridge | 167:84c0a372a020 | 11 | * The above copyright notice and this permission notice shall be included |
AnnaBridge | 167:84c0a372a020 | 12 | * in all copies or substantial portions of the Software. |
AnnaBridge | 167:84c0a372a020 | 13 | * |
AnnaBridge | 167:84c0a372a020 | 14 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS |
AnnaBridge | 167:84c0a372a020 | 15 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
AnnaBridge | 167:84c0a372a020 | 16 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. |
AnnaBridge | 167:84c0a372a020 | 17 | * IN NO EVENT SHALL MAXIM INTEGRATED BE LIABLE FOR ANY CLAIM, DAMAGES |
AnnaBridge | 167:84c0a372a020 | 18 | * OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
AnnaBridge | 167:84c0a372a020 | 19 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
AnnaBridge | 167:84c0a372a020 | 20 | * OTHER DEALINGS IN THE SOFTWARE. |
AnnaBridge | 167:84c0a372a020 | 21 | * |
AnnaBridge | 167:84c0a372a020 | 22 | * Except as contained in this notice, the name of Maxim Integrated |
AnnaBridge | 167:84c0a372a020 | 23 | * Products, Inc. shall not be used except as stated in the Maxim Integrated |
AnnaBridge | 167:84c0a372a020 | 24 | * Products, Inc. Branding Policy. |
AnnaBridge | 167:84c0a372a020 | 25 | * |
AnnaBridge | 167:84c0a372a020 | 26 | * The mere transfer of this software does not imply any licenses |
AnnaBridge | 167:84c0a372a020 | 27 | * of trade secrets, proprietary technology, copyrights, patents, |
AnnaBridge | 167:84c0a372a020 | 28 | * trademarks, maskwork rights, or any other form of intellectual |
AnnaBridge | 167:84c0a372a020 | 29 | * property whatsoever. Maxim Integrated Products, Inc. retains all |
AnnaBridge | 167:84c0a372a020 | 30 | * ownership rights. |
AnnaBridge | 167:84c0a372a020 | 31 | * |
AnnaBridge | 167:84c0a372a020 | 32 | * $Date: 2016-03-11 11:46:37 -0600 (Fri, 11 Mar 2016) $ |
AnnaBridge | 167:84c0a372a020 | 33 | * $Revision: 21839 $ |
AnnaBridge | 167:84c0a372a020 | 34 | * |
AnnaBridge | 167:84c0a372a020 | 35 | ******************************************************************************/ |
AnnaBridge | 167:84c0a372a020 | 36 | |
AnnaBridge | 167:84c0a372a020 | 37 | #ifndef _MXC_WDT_REGS_H_ |
AnnaBridge | 167:84c0a372a020 | 38 | #define _MXC_WDT_REGS_H_ |
AnnaBridge | 167:84c0a372a020 | 39 | |
AnnaBridge | 167:84c0a372a020 | 40 | #ifdef __cplusplus |
AnnaBridge | 167:84c0a372a020 | 41 | extern "C" { |
AnnaBridge | 167:84c0a372a020 | 42 | #endif |
AnnaBridge | 167:84c0a372a020 | 43 | |
AnnaBridge | 167:84c0a372a020 | 44 | #include <stdint.h> |
AnnaBridge | 167:84c0a372a020 | 45 | |
AnnaBridge | 167:84c0a372a020 | 46 | /* |
AnnaBridge | 167:84c0a372a020 | 47 | If types are not defined elsewhere (CMSIS) define them here |
AnnaBridge | 167:84c0a372a020 | 48 | */ |
AnnaBridge | 167:84c0a372a020 | 49 | #ifndef __IO |
AnnaBridge | 167:84c0a372a020 | 50 | #define __IO volatile |
AnnaBridge | 167:84c0a372a020 | 51 | #endif |
AnnaBridge | 167:84c0a372a020 | 52 | #ifndef __I |
AnnaBridge | 167:84c0a372a020 | 53 | #define __I volatile const |
AnnaBridge | 167:84c0a372a020 | 54 | #endif |
AnnaBridge | 167:84c0a372a020 | 55 | #ifndef __O |
AnnaBridge | 167:84c0a372a020 | 56 | #define __O volatile |
AnnaBridge | 167:84c0a372a020 | 57 | #endif |
AnnaBridge | 167:84c0a372a020 | 58 | #ifndef __RO |
AnnaBridge | 167:84c0a372a020 | 59 | #define __RO volatile const |
AnnaBridge | 167:84c0a372a020 | 60 | #endif |
AnnaBridge | 167:84c0a372a020 | 61 | |
AnnaBridge | 167:84c0a372a020 | 62 | |
AnnaBridge | 167:84c0a372a020 | 63 | /* |
AnnaBridge | 167:84c0a372a020 | 64 | Typedefed structure(s) for module registers (per instance or section) with direct 32-bit |
AnnaBridge | 167:84c0a372a020 | 65 | access to each register in module. |
AnnaBridge | 167:84c0a372a020 | 66 | */ |
AnnaBridge | 167:84c0a372a020 | 67 | |
AnnaBridge | 167:84c0a372a020 | 68 | /* Offset Register Description |
AnnaBridge | 167:84c0a372a020 | 69 | ============= ============================================================================ */ |
AnnaBridge | 167:84c0a372a020 | 70 | typedef struct { |
AnnaBridge | 167:84c0a372a020 | 71 | __IO uint32_t ctrl; /* 0x0000 Watchdog Timer Control Register */ |
AnnaBridge | 167:84c0a372a020 | 72 | __IO uint32_t clear; /* 0x0004 Watchdog Timer Clear Register (Feed Dog) */ |
AnnaBridge | 167:84c0a372a020 | 73 | __IO uint32_t flags; /* 0x0008 Watchdog Timer Interrupt and Reset Flags */ |
AnnaBridge | 167:84c0a372a020 | 74 | __IO uint32_t enable; /* 0x000C Watchdog Timer Interrupt/Reset Enable/Disable Controls */ |
AnnaBridge | 167:84c0a372a020 | 75 | __RO uint32_t rsv010; /* 0x0010 */ |
AnnaBridge | 167:84c0a372a020 | 76 | __IO uint32_t lock_ctrl; /* 0x0014 Watchdog Timer Register Setting Lock for Control Register */ |
AnnaBridge | 167:84c0a372a020 | 77 | } mxc_wdt_regs_t; |
AnnaBridge | 167:84c0a372a020 | 78 | |
AnnaBridge | 167:84c0a372a020 | 79 | |
AnnaBridge | 167:84c0a372a020 | 80 | /* |
AnnaBridge | 167:84c0a372a020 | 81 | Register offsets for module WDT. |
AnnaBridge | 167:84c0a372a020 | 82 | */ |
AnnaBridge | 167:84c0a372a020 | 83 | |
AnnaBridge | 167:84c0a372a020 | 84 | #define MXC_R_WDT_OFFS_CTRL ((uint32_t)0x00000000UL) |
AnnaBridge | 167:84c0a372a020 | 85 | #define MXC_R_WDT_OFFS_CLEAR ((uint32_t)0x00000004UL) |
AnnaBridge | 167:84c0a372a020 | 86 | #define MXC_R_WDT_OFFS_FLAGS ((uint32_t)0x00000008UL) |
AnnaBridge | 167:84c0a372a020 | 87 | #define MXC_R_WDT_OFFS_ENABLE ((uint32_t)0x0000000CUL) |
AnnaBridge | 167:84c0a372a020 | 88 | #define MXC_R_WDT_OFFS_LOCK_CTRL ((uint32_t)0x00000014UL) |
AnnaBridge | 167:84c0a372a020 | 89 | |
AnnaBridge | 167:84c0a372a020 | 90 | |
AnnaBridge | 167:84c0a372a020 | 91 | /* |
AnnaBridge | 167:84c0a372a020 | 92 | Field positions and masks for module WDT. |
AnnaBridge | 167:84c0a372a020 | 93 | */ |
AnnaBridge | 167:84c0a372a020 | 94 | |
AnnaBridge | 167:84c0a372a020 | 95 | #define MXC_F_WDT_CTRL_INT_PERIOD_POS 0 |
AnnaBridge | 167:84c0a372a020 | 96 | #define MXC_F_WDT_CTRL_INT_PERIOD ((uint32_t)(0x0000000FUL << MXC_F_WDT_CTRL_INT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 97 | #define MXC_F_WDT_CTRL_RST_PERIOD_POS 4 |
AnnaBridge | 167:84c0a372a020 | 98 | #define MXC_F_WDT_CTRL_RST_PERIOD ((uint32_t)(0x0000000FUL << MXC_F_WDT_CTRL_RST_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 99 | #define MXC_F_WDT_CTRL_EN_TIMER_POS 8 |
AnnaBridge | 167:84c0a372a020 | 100 | #define MXC_F_WDT_CTRL_EN_TIMER ((uint32_t)(0x00000001UL << MXC_F_WDT_CTRL_EN_TIMER_POS)) |
AnnaBridge | 167:84c0a372a020 | 101 | #define MXC_F_WDT_CTRL_EN_CLOCK_POS 9 |
AnnaBridge | 167:84c0a372a020 | 102 | #define MXC_F_WDT_CTRL_EN_CLOCK ((uint32_t)(0x00000001UL << MXC_F_WDT_CTRL_EN_CLOCK_POS)) |
AnnaBridge | 167:84c0a372a020 | 103 | #define MXC_F_WDT_CTRL_WAIT_PERIOD_POS 12 |
AnnaBridge | 167:84c0a372a020 | 104 | #define MXC_F_WDT_CTRL_WAIT_PERIOD ((uint32_t)(0x0000000FUL << MXC_F_WDT_CTRL_WAIT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 105 | |
AnnaBridge | 167:84c0a372a020 | 106 | #define MXC_F_WDT_FLAGS_TIMEOUT_POS 0 |
AnnaBridge | 167:84c0a372a020 | 107 | #define MXC_F_WDT_FLAGS_TIMEOUT ((uint32_t)(0x00000001UL << MXC_F_WDT_FLAGS_TIMEOUT_POS)) |
AnnaBridge | 167:84c0a372a020 | 108 | #define MXC_F_WDT_FLAGS_PRE_WIN_POS 1 |
AnnaBridge | 167:84c0a372a020 | 109 | #define MXC_F_WDT_FLAGS_PRE_WIN ((uint32_t)(0x00000001UL << MXC_F_WDT_FLAGS_PRE_WIN_POS)) |
AnnaBridge | 167:84c0a372a020 | 110 | #define MXC_F_WDT_FLAGS_RESET_OUT_POS 2 |
AnnaBridge | 167:84c0a372a020 | 111 | #define MXC_F_WDT_FLAGS_RESET_OUT ((uint32_t)(0x00000001UL << MXC_F_WDT_FLAGS_RESET_OUT_POS)) |
AnnaBridge | 167:84c0a372a020 | 112 | |
AnnaBridge | 167:84c0a372a020 | 113 | #define MXC_F_WDT_ENABLE_TIMEOUT_POS 0 |
AnnaBridge | 167:84c0a372a020 | 114 | #define MXC_F_WDT_ENABLE_TIMEOUT ((uint32_t)(0x00000001UL << MXC_F_WDT_ENABLE_TIMEOUT_POS)) |
AnnaBridge | 167:84c0a372a020 | 115 | #define MXC_F_WDT_ENABLE_PRE_WIN_POS 1 |
AnnaBridge | 167:84c0a372a020 | 116 | #define MXC_F_WDT_ENABLE_PRE_WIN ((uint32_t)(0x00000001UL << MXC_F_WDT_ENABLE_PRE_WIN_POS)) |
AnnaBridge | 167:84c0a372a020 | 117 | #define MXC_F_WDT_ENABLE_RESET_OUT_POS 2 |
AnnaBridge | 167:84c0a372a020 | 118 | #define MXC_F_WDT_ENABLE_RESET_OUT ((uint32_t)(0x00000001UL << MXC_F_WDT_ENABLE_RESET_OUT_POS)) |
AnnaBridge | 167:84c0a372a020 | 119 | |
AnnaBridge | 167:84c0a372a020 | 120 | #define MXC_F_WDT_LOCK_CTRL_WDLOCK_POS 0 |
AnnaBridge | 167:84c0a372a020 | 121 | #define MXC_F_WDT_LOCK_CTRL_WDLOCK ((uint32_t)(0x000000FFUL << MXC_F_WDT_LOCK_CTRL_WDLOCK_POS)) |
AnnaBridge | 167:84c0a372a020 | 122 | |
AnnaBridge | 167:84c0a372a020 | 123 | |
AnnaBridge | 167:84c0a372a020 | 124 | |
AnnaBridge | 167:84c0a372a020 | 125 | /* |
AnnaBridge | 167:84c0a372a020 | 126 | Field values and shifted values for module WDT. |
AnnaBridge | 167:84c0a372a020 | 127 | */ |
AnnaBridge | 167:84c0a372a020 | 128 | |
AnnaBridge | 167:84c0a372a020 | 129 | #define MXC_V_WDT_CTRL_INT_PERIOD_2_31_CLKS ((uint32_t)(0x00000000UL)) |
AnnaBridge | 167:84c0a372a020 | 130 | #define MXC_V_WDT_CTRL_INT_PERIOD_2_30_CLKS ((uint32_t)(0x00000001UL)) |
AnnaBridge | 167:84c0a372a020 | 131 | #define MXC_V_WDT_CTRL_INT_PERIOD_2_29_CLKS ((uint32_t)(0x00000002UL)) |
AnnaBridge | 167:84c0a372a020 | 132 | #define MXC_V_WDT_CTRL_INT_PERIOD_2_28_CLKS ((uint32_t)(0x00000003UL)) |
AnnaBridge | 167:84c0a372a020 | 133 | #define MXC_V_WDT_CTRL_INT_PERIOD_2_27_CLKS ((uint32_t)(0x00000004UL)) |
AnnaBridge | 167:84c0a372a020 | 134 | #define MXC_V_WDT_CTRL_INT_PERIOD_2_26_CLKS ((uint32_t)(0x00000005UL)) |
AnnaBridge | 167:84c0a372a020 | 135 | #define MXC_V_WDT_CTRL_INT_PERIOD_2_25_CLKS ((uint32_t)(0x00000006UL)) |
AnnaBridge | 167:84c0a372a020 | 136 | #define MXC_V_WDT_CTRL_INT_PERIOD_2_24_CLKS ((uint32_t)(0x00000007UL)) |
AnnaBridge | 167:84c0a372a020 | 137 | #define MXC_V_WDT_CTRL_INT_PERIOD_2_23_CLKS ((uint32_t)(0x00000008UL)) |
AnnaBridge | 167:84c0a372a020 | 138 | #define MXC_V_WDT_CTRL_INT_PERIOD_2_22_CLKS ((uint32_t)(0x00000009UL)) |
AnnaBridge | 167:84c0a372a020 | 139 | #define MXC_V_WDT_CTRL_INT_PERIOD_2_21_CLKS ((uint32_t)(0x0000000AUL)) |
AnnaBridge | 167:84c0a372a020 | 140 | #define MXC_V_WDT_CTRL_INT_PERIOD_2_20_CLKS ((uint32_t)(0x0000000BUL)) |
AnnaBridge | 167:84c0a372a020 | 141 | #define MXC_V_WDT_CTRL_INT_PERIOD_2_19_CLKS ((uint32_t)(0x0000000CUL)) |
AnnaBridge | 167:84c0a372a020 | 142 | #define MXC_V_WDT_CTRL_INT_PERIOD_2_18_CLKS ((uint32_t)(0x0000000DUL)) |
AnnaBridge | 167:84c0a372a020 | 143 | #define MXC_V_WDT_CTRL_INT_PERIOD_2_17_CLKS ((uint32_t)(0x0000000EUL)) |
AnnaBridge | 167:84c0a372a020 | 144 | #define MXC_V_WDT_CTRL_INT_PERIOD_2_16_CLKS ((uint32_t)(0x0000000FUL)) |
AnnaBridge | 167:84c0a372a020 | 145 | |
AnnaBridge | 167:84c0a372a020 | 146 | #define MXC_S_WDT_CTRL_INT_PERIOD_2_31_CLKS ((uint32_t)(MXC_V_WDT_CTRL_INT_PERIOD_2_31_CLKS << MXC_F_WDT_CTRL_INT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 147 | #define MXC_S_WDT_CTRL_INT_PERIOD_2_30_CLKS ((uint32_t)(MXC_V_WDT_CTRL_INT_PERIOD_2_30_CLKS << MXC_F_WDT_CTRL_INT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 148 | #define MXC_S_WDT_CTRL_INT_PERIOD_2_29_CLKS ((uint32_t)(MXC_V_WDT_CTRL_INT_PERIOD_2_29_CLKS << MXC_F_WDT_CTRL_INT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 149 | #define MXC_S_WDT_CTRL_INT_PERIOD_2_28_CLKS ((uint32_t)(MXC_V_WDT_CTRL_INT_PERIOD_2_28_CLKS << MXC_F_WDT_CTRL_INT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 150 | #define MXC_S_WDT_CTRL_INT_PERIOD_2_27_CLKS ((uint32_t)(MXC_V_WDT_CTRL_INT_PERIOD_2_27_CLKS << MXC_F_WDT_CTRL_INT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 151 | #define MXC_S_WDT_CTRL_INT_PERIOD_2_26_CLKS ((uint32_t)(MXC_V_WDT_CTRL_INT_PERIOD_2_26_CLKS << MXC_F_WDT_CTRL_INT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 152 | #define MXC_S_WDT_CTRL_INT_PERIOD_2_25_CLKS ((uint32_t)(MXC_V_WDT_CTRL_INT_PERIOD_2_25_CLKS << MXC_F_WDT_CTRL_INT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 153 | #define MXC_S_WDT_CTRL_INT_PERIOD_2_24_CLKS ((uint32_t)(MXC_V_WDT_CTRL_INT_PERIOD_2_24_CLKS << MXC_F_WDT_CTRL_INT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 154 | #define MXC_S_WDT_CTRL_INT_PERIOD_2_23_CLKS ((uint32_t)(MXC_V_WDT_CTRL_INT_PERIOD_2_23_CLKS << MXC_F_WDT_CTRL_INT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 155 | #define MXC_S_WDT_CTRL_INT_PERIOD_2_22_CLKS ((uint32_t)(MXC_V_WDT_CTRL_INT_PERIOD_2_22_CLKS << MXC_F_WDT_CTRL_INT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 156 | #define MXC_S_WDT_CTRL_INT_PERIOD_2_21_CLKS ((uint32_t)(MXC_V_WDT_CTRL_INT_PERIOD_2_21_CLKS << MXC_F_WDT_CTRL_INT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 157 | #define MXC_S_WDT_CTRL_INT_PERIOD_2_20_CLKS ((uint32_t)(MXC_V_WDT_CTRL_INT_PERIOD_2_20_CLKS << MXC_F_WDT_CTRL_INT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 158 | #define MXC_S_WDT_CTRL_INT_PERIOD_2_19_CLKS ((uint32_t)(MXC_V_WDT_CTRL_INT_PERIOD_2_19_CLKS << MXC_F_WDT_CTRL_INT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 159 | #define MXC_S_WDT_CTRL_INT_PERIOD_2_18_CLKS ((uint32_t)(MXC_V_WDT_CTRL_INT_PERIOD_2_18_CLKS << MXC_F_WDT_CTRL_INT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 160 | #define MXC_S_WDT_CTRL_INT_PERIOD_2_17_CLKS ((uint32_t)(MXC_V_WDT_CTRL_INT_PERIOD_2_17_CLKS << MXC_F_WDT_CTRL_INT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 161 | #define MXC_S_WDT_CTRL_INT_PERIOD_2_16_CLKS ((uint32_t)(MXC_V_WDT_CTRL_INT_PERIOD_2_16_CLKS << MXC_F_WDT_CTRL_INT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 162 | |
AnnaBridge | 167:84c0a372a020 | 163 | #define MXC_V_WDT_CTRL_RST_PERIOD_2_31_CLKS ((uint32_t)(0x00000000UL)) |
AnnaBridge | 167:84c0a372a020 | 164 | #define MXC_V_WDT_CTRL_RST_PERIOD_2_30_CLKS ((uint32_t)(0x00000001UL)) |
AnnaBridge | 167:84c0a372a020 | 165 | #define MXC_V_WDT_CTRL_RST_PERIOD_2_29_CLKS ((uint32_t)(0x00000002UL)) |
AnnaBridge | 167:84c0a372a020 | 166 | #define MXC_V_WDT_CTRL_RST_PERIOD_2_28_CLKS ((uint32_t)(0x00000003UL)) |
AnnaBridge | 167:84c0a372a020 | 167 | #define MXC_V_WDT_CTRL_RST_PERIOD_2_27_CLKS ((uint32_t)(0x00000004UL)) |
AnnaBridge | 167:84c0a372a020 | 168 | #define MXC_V_WDT_CTRL_RST_PERIOD_2_26_CLKS ((uint32_t)(0x00000005UL)) |
AnnaBridge | 167:84c0a372a020 | 169 | #define MXC_V_WDT_CTRL_RST_PERIOD_2_25_CLKS ((uint32_t)(0x00000006UL)) |
AnnaBridge | 167:84c0a372a020 | 170 | #define MXC_V_WDT_CTRL_RST_PERIOD_2_24_CLKS ((uint32_t)(0x00000007UL)) |
AnnaBridge | 167:84c0a372a020 | 171 | #define MXC_V_WDT_CTRL_RST_PERIOD_2_23_CLKS ((uint32_t)(0x00000008UL)) |
AnnaBridge | 167:84c0a372a020 | 172 | #define MXC_V_WDT_CTRL_RST_PERIOD_2_22_CLKS ((uint32_t)(0x00000009UL)) |
AnnaBridge | 167:84c0a372a020 | 173 | #define MXC_V_WDT_CTRL_RST_PERIOD_2_21_CLKS ((uint32_t)(0x0000000AUL)) |
AnnaBridge | 167:84c0a372a020 | 174 | #define MXC_V_WDT_CTRL_RST_PERIOD_2_20_CLKS ((uint32_t)(0x0000000BUL)) |
AnnaBridge | 167:84c0a372a020 | 175 | #define MXC_V_WDT_CTRL_RST_PERIOD_2_19_CLKS ((uint32_t)(0x0000000CUL)) |
AnnaBridge | 167:84c0a372a020 | 176 | #define MXC_V_WDT_CTRL_RST_PERIOD_2_18_CLKS ((uint32_t)(0x0000000DUL)) |
AnnaBridge | 167:84c0a372a020 | 177 | #define MXC_V_WDT_CTRL_RST_PERIOD_2_17_CLKS ((uint32_t)(0x0000000EUL)) |
AnnaBridge | 167:84c0a372a020 | 178 | #define MXC_V_WDT_CTRL_RST_PERIOD_2_16_CLKS ((uint32_t)(0x0000000FUL)) |
AnnaBridge | 167:84c0a372a020 | 179 | |
AnnaBridge | 167:84c0a372a020 | 180 | #define MXC_S_WDT_CTRL_RST_PERIOD_2_31_CLKS ((uint32_t)(MXC_V_WDT_CTRL_RST_PERIOD_2_31_CLKS << MXC_F_WDT_CTRL_RST_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 181 | #define MXC_S_WDT_CTRL_RST_PERIOD_2_30_CLKS ((uint32_t)(MXC_V_WDT_CTRL_RST_PERIOD_2_30_CLKS << MXC_F_WDT_CTRL_RST_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 182 | #define MXC_S_WDT_CTRL_RST_PERIOD_2_29_CLKS ((uint32_t)(MXC_V_WDT_CTRL_RST_PERIOD_2_29_CLKS << MXC_F_WDT_CTRL_RST_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 183 | #define MXC_S_WDT_CTRL_RST_PERIOD_2_28_CLKS ((uint32_t)(MXC_V_WDT_CTRL_RST_PERIOD_2_28_CLKS << MXC_F_WDT_CTRL_RST_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 184 | #define MXC_S_WDT_CTRL_RST_PERIOD_2_27_CLKS ((uint32_t)(MXC_V_WDT_CTRL_RST_PERIOD_2_27_CLKS << MXC_F_WDT_CTRL_RST_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 185 | #define MXC_S_WDT_CTRL_RST_PERIOD_2_26_CLKS ((uint32_t)(MXC_V_WDT_CTRL_RST_PERIOD_2_26_CLKS << MXC_F_WDT_CTRL_RST_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 186 | #define MXC_S_WDT_CTRL_RST_PERIOD_2_25_CLKS ((uint32_t)(MXC_V_WDT_CTRL_RST_PERIOD_2_25_CLKS << MXC_F_WDT_CTRL_RST_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 187 | #define MXC_S_WDT_CTRL_RST_PERIOD_2_24_CLKS ((uint32_t)(MXC_V_WDT_CTRL_RST_PERIOD_2_24_CLKS << MXC_F_WDT_CTRL_RST_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 188 | #define MXC_S_WDT_CTRL_RST_PERIOD_2_23_CLKS ((uint32_t)(MXC_V_WDT_CTRL_RST_PERIOD_2_23_CLKS << MXC_F_WDT_CTRL_RST_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 189 | #define MXC_S_WDT_CTRL_RST_PERIOD_2_22_CLKS ((uint32_t)(MXC_V_WDT_CTRL_RST_PERIOD_2_22_CLKS << MXC_F_WDT_CTRL_RST_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 190 | #define MXC_S_WDT_CTRL_RST_PERIOD_2_21_CLKS ((uint32_t)(MXC_V_WDT_CTRL_RST_PERIOD_2_21_CLKS << MXC_F_WDT_CTRL_RST_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 191 | #define MXC_S_WDT_CTRL_RST_PERIOD_2_20_CLKS ((uint32_t)(MXC_V_WDT_CTRL_RST_PERIOD_2_20_CLKS << MXC_F_WDT_CTRL_RST_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 192 | #define MXC_S_WDT_CTRL_RST_PERIOD_2_19_CLKS ((uint32_t)(MXC_V_WDT_CTRL_RST_PERIOD_2_19_CLKS << MXC_F_WDT_CTRL_RST_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 193 | #define MXC_S_WDT_CTRL_RST_PERIOD_2_18_CLKS ((uint32_t)(MXC_V_WDT_CTRL_RST_PERIOD_2_18_CLKS << MXC_F_WDT_CTRL_RST_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 194 | #define MXC_S_WDT_CTRL_RST_PERIOD_2_17_CLKS ((uint32_t)(MXC_V_WDT_CTRL_RST_PERIOD_2_17_CLKS << MXC_F_WDT_CTRL_RST_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 195 | #define MXC_S_WDT_CTRL_RST_PERIOD_2_16_CLKS ((uint32_t)(MXC_V_WDT_CTRL_RST_PERIOD_2_16_CLKS << MXC_F_WDT_CTRL_RST_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 196 | |
AnnaBridge | 167:84c0a372a020 | 197 | #define MXC_V_WDT_CTRL_WAIT_PERIOD_2_31_CLKS ((uint32_t)(0x00000000UL)) |
AnnaBridge | 167:84c0a372a020 | 198 | #define MXC_V_WDT_CTRL_WAIT_PERIOD_2_30_CLKS ((uint32_t)(0x00000001UL)) |
AnnaBridge | 167:84c0a372a020 | 199 | #define MXC_V_WDT_CTRL_WAIT_PERIOD_2_29_CLKS ((uint32_t)(0x00000002UL)) |
AnnaBridge | 167:84c0a372a020 | 200 | #define MXC_V_WDT_CTRL_WAIT_PERIOD_2_28_CLKS ((uint32_t)(0x00000003UL)) |
AnnaBridge | 167:84c0a372a020 | 201 | #define MXC_V_WDT_CTRL_WAIT_PERIOD_2_27_CLKS ((uint32_t)(0x00000004UL)) |
AnnaBridge | 167:84c0a372a020 | 202 | #define MXC_V_WDT_CTRL_WAIT_PERIOD_2_26_CLKS ((uint32_t)(0x00000005UL)) |
AnnaBridge | 167:84c0a372a020 | 203 | #define MXC_V_WDT_CTRL_WAIT_PERIOD_2_25_CLKS ((uint32_t)(0x00000006UL)) |
AnnaBridge | 167:84c0a372a020 | 204 | #define MXC_V_WDT_CTRL_WAIT_PERIOD_2_24_CLKS ((uint32_t)(0x00000007UL)) |
AnnaBridge | 167:84c0a372a020 | 205 | #define MXC_V_WDT_CTRL_WAIT_PERIOD_2_23_CLKS ((uint32_t)(0x00000008UL)) |
AnnaBridge | 167:84c0a372a020 | 206 | #define MXC_V_WDT_CTRL_WAIT_PERIOD_2_22_CLKS ((uint32_t)(0x00000009UL)) |
AnnaBridge | 167:84c0a372a020 | 207 | #define MXC_V_WDT_CTRL_WAIT_PERIOD_2_21_CLKS ((uint32_t)(0x0000000AUL)) |
AnnaBridge | 167:84c0a372a020 | 208 | #define MXC_V_WDT_CTRL_WAIT_PERIOD_2_20_CLKS ((uint32_t)(0x0000000BUL)) |
AnnaBridge | 167:84c0a372a020 | 209 | #define MXC_V_WDT_CTRL_WAIT_PERIOD_2_19_CLKS ((uint32_t)(0x0000000CUL)) |
AnnaBridge | 167:84c0a372a020 | 210 | #define MXC_V_WDT_CTRL_WAIT_PERIOD_2_18_CLKS ((uint32_t)(0x0000000DUL)) |
AnnaBridge | 167:84c0a372a020 | 211 | #define MXC_V_WDT_CTRL_WAIT_PERIOD_2_17_CLKS ((uint32_t)(0x0000000EUL)) |
AnnaBridge | 167:84c0a372a020 | 212 | #define MXC_V_WDT_CTRL_WAIT_PERIOD_2_16_CLKS ((uint32_t)(0x0000000FUL)) |
AnnaBridge | 167:84c0a372a020 | 213 | |
AnnaBridge | 167:84c0a372a020 | 214 | #define MXC_S_WDT_CTRL_WAIT_PERIOD_2_31_CLKS ((uint32_t)(MXC_V_WDT_CTRL_WAIT_PERIOD_2_31_CLKS << MXC_F_WDT_CTRL_WAIT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 215 | #define MXC_S_WDT_CTRL_WAIT_PERIOD_2_30_CLKS ((uint32_t)(MXC_V_WDT_CTRL_WAIT_PERIOD_2_30_CLKS << MXC_F_WDT_CTRL_WAIT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 216 | #define MXC_S_WDT_CTRL_WAIT_PERIOD_2_29_CLKS ((uint32_t)(MXC_V_WDT_CTRL_WAIT_PERIOD_2_29_CLKS << MXC_F_WDT_CTRL_WAIT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 217 | #define MXC_S_WDT_CTRL_WAIT_PERIOD_2_28_CLKS ((uint32_t)(MXC_V_WDT_CTRL_WAIT_PERIOD_2_28_CLKS << MXC_F_WDT_CTRL_WAIT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 218 | #define MXC_S_WDT_CTRL_WAIT_PERIOD_2_27_CLKS ((uint32_t)(MXC_V_WDT_CTRL_WAIT_PERIOD_2_27_CLKS << MXC_F_WDT_CTRL_WAIT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 219 | #define MXC_S_WDT_CTRL_WAIT_PERIOD_2_26_CLKS ((uint32_t)(MXC_V_WDT_CTRL_WAIT_PERIOD_2_26_CLKS << MXC_F_WDT_CTRL_WAIT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 220 | #define MXC_S_WDT_CTRL_WAIT_PERIOD_2_25_CLKS ((uint32_t)(MXC_V_WDT_CTRL_WAIT_PERIOD_2_25_CLKS << MXC_F_WDT_CTRL_WAIT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 221 | #define MXC_S_WDT_CTRL_WAIT_PERIOD_2_24_CLKS ((uint32_t)(MXC_V_WDT_CTRL_WAIT_PERIOD_2_24_CLKS << MXC_F_WDT_CTRL_WAIT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 222 | #define MXC_S_WDT_CTRL_WAIT_PERIOD_2_23_CLKS ((uint32_t)(MXC_V_WDT_CTRL_WAIT_PERIOD_2_23_CLKS << MXC_F_WDT_CTRL_WAIT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 223 | #define MXC_S_WDT_CTRL_WAIT_PERIOD_2_22_CLKS ((uint32_t)(MXC_V_WDT_CTRL_WAIT_PERIOD_2_22_CLKS << MXC_F_WDT_CTRL_WAIT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 224 | #define MXC_S_WDT_CTRL_WAIT_PERIOD_2_21_CLKS ((uint32_t)(MXC_V_WDT_CTRL_WAIT_PERIOD_2_21_CLKS << MXC_F_WDT_CTRL_WAIT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 225 | #define MXC_S_WDT_CTRL_WAIT_PERIOD_2_20_CLKS ((uint32_t)(MXC_V_WDT_CTRL_WAIT_PERIOD_2_20_CLKS << MXC_F_WDT_CTRL_WAIT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 226 | #define MXC_S_WDT_CTRL_WAIT_PERIOD_2_19_CLKS ((uint32_t)(MXC_V_WDT_CTRL_WAIT_PERIOD_2_19_CLKS << MXC_F_WDT_CTRL_WAIT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 227 | #define MXC_S_WDT_CTRL_WAIT_PERIOD_2_18_CLKS ((uint32_t)(MXC_V_WDT_CTRL_WAIT_PERIOD_2_18_CLKS << MXC_F_WDT_CTRL_WAIT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 228 | #define MXC_S_WDT_CTRL_WAIT_PERIOD_2_17_CLKS ((uint32_t)(MXC_V_WDT_CTRL_WAIT_PERIOD_2_17_CLKS << MXC_F_WDT_CTRL_WAIT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 229 | #define MXC_S_WDT_CTRL_WAIT_PERIOD_2_16_CLKS ((uint32_t)(MXC_V_WDT_CTRL_WAIT_PERIOD_2_16_CLKS << MXC_F_WDT_CTRL_WAIT_PERIOD_POS)) |
AnnaBridge | 167:84c0a372a020 | 230 | |
AnnaBridge | 167:84c0a372a020 | 231 | |
AnnaBridge | 167:84c0a372a020 | 232 | #define MXC_V_WDT_LOCK_KEY 0x24 |
AnnaBridge | 167:84c0a372a020 | 233 | #define MXC_V_WDT_UNLOCK_KEY 0x42 |
AnnaBridge | 167:84c0a372a020 | 234 | |
AnnaBridge | 167:84c0a372a020 | 235 | #define MXC_V_WDT_RESET_KEY_0 0xA5 |
AnnaBridge | 167:84c0a372a020 | 236 | #define MXC_V_WDT_RESET_KEY_1 0x5A |
AnnaBridge | 167:84c0a372a020 | 237 | |
AnnaBridge | 167:84c0a372a020 | 238 | |
AnnaBridge | 167:84c0a372a020 | 239 | #ifdef __cplusplus |
AnnaBridge | 167:84c0a372a020 | 240 | } |
AnnaBridge | 167:84c0a372a020 | 241 | #endif |
AnnaBridge | 167:84c0a372a020 | 242 | |
AnnaBridge | 167:84c0a372a020 | 243 | #endif /* _MXC_WDT_REGS_H_ */ |
AnnaBridge | 167:84c0a372a020 | 244 |