The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.
Dependents: hello SerialTestv11 SerialTestv12 Sierpinski ... more
mbed 2
This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.
TARGET_NUCLEO_L486RG/TOOLCHAIN_IAR/stm32l4xx_hal_dma2d.h@172:65be27845400, 2019-02-20 (annotated)
- Committer:
- AnnaBridge
- Date:
- Wed Feb 20 20:53:29 2019 +0000
- Revision:
- 172:65be27845400
- Parent:
- 171:3a7713b1edbc
mbed library release version 165
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
AnnaBridge | 145:64910690c574 | 1 | /** |
AnnaBridge | 145:64910690c574 | 2 | ****************************************************************************** |
AnnaBridge | 145:64910690c574 | 3 | * @file stm32l4xx_hal_dma2d.h |
AnnaBridge | 145:64910690c574 | 4 | * @author MCD Application Team |
AnnaBridge | 145:64910690c574 | 5 | * @brief Header file of DMA2D HAL module. |
AnnaBridge | 145:64910690c574 | 6 | ****************************************************************************** |
AnnaBridge | 145:64910690c574 | 7 | * @attention |
AnnaBridge | 145:64910690c574 | 8 | * |
AnnaBridge | 145:64910690c574 | 9 | * <h2><center>© COPYRIGHT(c) 2017 STMicroelectronics</center></h2> |
AnnaBridge | 145:64910690c574 | 10 | * |
AnnaBridge | 145:64910690c574 | 11 | * Redistribution and use in source and binary forms, with or without modification, |
AnnaBridge | 145:64910690c574 | 12 | * are permitted provided that the following conditions are met: |
AnnaBridge | 145:64910690c574 | 13 | * 1. Redistributions of source code must retain the above copyright notice, |
AnnaBridge | 145:64910690c574 | 14 | * this list of conditions and the following disclaimer. |
AnnaBridge | 145:64910690c574 | 15 | * 2. Redistributions in binary form must reproduce the above copyright notice, |
AnnaBridge | 145:64910690c574 | 16 | * this list of conditions and the following disclaimer in the documentation |
AnnaBridge | 145:64910690c574 | 17 | * and/or other materials provided with the distribution. |
AnnaBridge | 145:64910690c574 | 18 | * 3. Neither the name of STMicroelectronics nor the names of its contributors |
AnnaBridge | 145:64910690c574 | 19 | * may be used to endorse or promote products derived from this software |
AnnaBridge | 145:64910690c574 | 20 | * without specific prior written permission. |
AnnaBridge | 145:64910690c574 | 21 | * |
AnnaBridge | 145:64910690c574 | 22 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
AnnaBridge | 145:64910690c574 | 23 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
AnnaBridge | 145:64910690c574 | 24 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE |
AnnaBridge | 145:64910690c574 | 25 | * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE |
AnnaBridge | 145:64910690c574 | 26 | * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL |
AnnaBridge | 145:64910690c574 | 27 | * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR |
AnnaBridge | 145:64910690c574 | 28 | * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER |
AnnaBridge | 145:64910690c574 | 29 | * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, |
AnnaBridge | 145:64910690c574 | 30 | * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
AnnaBridge | 145:64910690c574 | 31 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
AnnaBridge | 145:64910690c574 | 32 | * |
AnnaBridge | 145:64910690c574 | 33 | ****************************************************************************** |
AnnaBridge | 145:64910690c574 | 34 | */ |
AnnaBridge | 145:64910690c574 | 35 | |
AnnaBridge | 145:64910690c574 | 36 | /* Define to prevent recursive inclusion -------------------------------------*/ |
AnnaBridge | 145:64910690c574 | 37 | #ifndef __STM32L4xx_HAL_DMA2D_H |
AnnaBridge | 145:64910690c574 | 38 | #define __STM32L4xx_HAL_DMA2D_H |
AnnaBridge | 145:64910690c574 | 39 | |
AnnaBridge | 145:64910690c574 | 40 | #ifdef __cplusplus |
AnnaBridge | 145:64910690c574 | 41 | extern "C" { |
AnnaBridge | 145:64910690c574 | 42 | #endif |
AnnaBridge | 145:64910690c574 | 43 | |
AnnaBridge | 161:aa5281ff4a02 | 44 | #if defined(STM32L496xx) || defined(STM32L4A6xx) || \ |
AnnaBridge | 161:aa5281ff4a02 | 45 | defined(STM32L4R5xx) || defined(STM32L4R7xx) || defined(STM32L4R9xx) || defined(STM32L4S5xx) || defined(STM32L4S7xx) || defined(STM32L4S9xx) |
AnnaBridge | 145:64910690c574 | 46 | |
AnnaBridge | 145:64910690c574 | 47 | /* Includes ------------------------------------------------------------------*/ |
AnnaBridge | 145:64910690c574 | 48 | #include "stm32l4xx_hal_def.h" |
AnnaBridge | 145:64910690c574 | 49 | |
AnnaBridge | 145:64910690c574 | 50 | /** @addtogroup STM32L4xx_HAL_Driver |
AnnaBridge | 145:64910690c574 | 51 | * @{ |
AnnaBridge | 145:64910690c574 | 52 | */ |
AnnaBridge | 145:64910690c574 | 53 | |
AnnaBridge | 145:64910690c574 | 54 | /** @addtogroup DMA2D DMA2D |
AnnaBridge | 145:64910690c574 | 55 | * @brief DMA2D HAL module driver |
AnnaBridge | 145:64910690c574 | 56 | * @{ |
AnnaBridge | 145:64910690c574 | 57 | */ |
AnnaBridge | 145:64910690c574 | 58 | |
AnnaBridge | 145:64910690c574 | 59 | /* Exported types ------------------------------------------------------------*/ |
AnnaBridge | 145:64910690c574 | 60 | /** @defgroup DMA2D_Exported_Types DMA2D Exported Types |
AnnaBridge | 145:64910690c574 | 61 | * @{ |
AnnaBridge | 145:64910690c574 | 62 | */ |
AnnaBridge | 145:64910690c574 | 63 | #define MAX_DMA2D_LAYER 2U |
AnnaBridge | 145:64910690c574 | 64 | |
AnnaBridge | 145:64910690c574 | 65 | /** |
AnnaBridge | 145:64910690c574 | 66 | * @brief DMA2D color Structure definition |
AnnaBridge | 145:64910690c574 | 67 | */ |
AnnaBridge | 145:64910690c574 | 68 | typedef struct |
AnnaBridge | 145:64910690c574 | 69 | { |
AnnaBridge | 145:64910690c574 | 70 | uint32_t Blue; /*!< Configures the blue value. |
AnnaBridge | 145:64910690c574 | 71 | This parameter must be a number between Min_Data = 0x00 and Max_Data = 0xFF. */ |
AnnaBridge | 145:64910690c574 | 72 | |
AnnaBridge | 145:64910690c574 | 73 | uint32_t Green; /*!< Configures the green value. |
AnnaBridge | 145:64910690c574 | 74 | This parameter must be a number between Min_Data = 0x00 and Max_Data = 0xFF. */ |
AnnaBridge | 145:64910690c574 | 75 | |
AnnaBridge | 145:64910690c574 | 76 | uint32_t Red; /*!< Configures the red value. |
AnnaBridge | 145:64910690c574 | 77 | This parameter must be a number between Min_Data = 0x00 and Max_Data = 0xFF. */ |
AnnaBridge | 145:64910690c574 | 78 | } DMA2D_ColorTypeDef; |
AnnaBridge | 145:64910690c574 | 79 | |
AnnaBridge | 145:64910690c574 | 80 | /** |
AnnaBridge | 145:64910690c574 | 81 | * @brief DMA2D CLUT Structure definition |
AnnaBridge | 145:64910690c574 | 82 | */ |
AnnaBridge | 145:64910690c574 | 83 | typedef struct |
AnnaBridge | 145:64910690c574 | 84 | { |
AnnaBridge | 145:64910690c574 | 85 | uint32_t *pCLUT; /*!< Configures the DMA2D CLUT memory address.*/ |
AnnaBridge | 145:64910690c574 | 86 | |
AnnaBridge | 145:64910690c574 | 87 | uint32_t CLUTColorMode; /*!< Configures the DMA2D CLUT color mode. |
AnnaBridge | 145:64910690c574 | 88 | This parameter can be one value of @ref DMA2D_CLUT_CM. */ |
AnnaBridge | 145:64910690c574 | 89 | |
AnnaBridge | 145:64910690c574 | 90 | uint32_t Size; /*!< Configures the DMA2D CLUT size. |
AnnaBridge | 145:64910690c574 | 91 | This parameter must be a number between Min_Data = 0x00 and Max_Data = 0xFF.*/ |
AnnaBridge | 145:64910690c574 | 92 | } DMA2D_CLUTCfgTypeDef; |
AnnaBridge | 145:64910690c574 | 93 | |
AnnaBridge | 145:64910690c574 | 94 | /** |
AnnaBridge | 145:64910690c574 | 95 | * @brief DMA2D Init structure definition |
AnnaBridge | 145:64910690c574 | 96 | */ |
AnnaBridge | 145:64910690c574 | 97 | typedef struct |
AnnaBridge | 145:64910690c574 | 98 | { |
AnnaBridge | 145:64910690c574 | 99 | uint32_t Mode; /*!< Configures the DMA2D transfer mode. |
AnnaBridge | 145:64910690c574 | 100 | This parameter can be one value of @ref DMA2D_Mode. */ |
AnnaBridge | 145:64910690c574 | 101 | |
AnnaBridge | 145:64910690c574 | 102 | uint32_t ColorMode; /*!< Configures the color format of the output image. |
AnnaBridge | 145:64910690c574 | 103 | This parameter can be one value of @ref DMA2D_Output_Color_Mode. */ |
AnnaBridge | 145:64910690c574 | 104 | |
AnnaBridge | 145:64910690c574 | 105 | uint32_t OutputOffset; /*!< Specifies the Offset value. |
AnnaBridge | 145:64910690c574 | 106 | This parameter must be a number between Min_Data = 0x0000 and Max_Data = 0x3FFF. */ |
AnnaBridge | 145:64910690c574 | 107 | |
AnnaBridge | 145:64910690c574 | 108 | uint32_t AlphaInverted; /*!< Select regular or inverted alpha value for the output pixel format converter. |
AnnaBridge | 145:64910690c574 | 109 | This parameter can be one value of @ref DMA2D_Alpha_Inverted. */ |
AnnaBridge | 145:64910690c574 | 110 | |
AnnaBridge | 145:64910690c574 | 111 | uint32_t RedBlueSwap; /*!< Select regular mode (RGB or ARGB) or swap mode (BGR or ABGR) |
AnnaBridge | 145:64910690c574 | 112 | for the output pixel format converter. |
AnnaBridge | 145:64910690c574 | 113 | This parameter can be one value of @ref DMA2D_RB_Swap. */ |
AnnaBridge | 161:aa5281ff4a02 | 114 | |
AnnaBridge | 161:aa5281ff4a02 | 115 | #if defined(STM32L4R5xx) || defined(STM32L4R7xx) || defined(STM32L4R9xx) || defined(STM32L4S5xx) || defined(STM32L4S7xx) || defined(STM32L4S9xx) |
AnnaBridge | 161:aa5281ff4a02 | 116 | uint32_t BytesSwap; /*!< Select byte regular mode or bytes swap mode (two by two). |
AnnaBridge | 161:aa5281ff4a02 | 117 | This parameter can be one value of @ref DMA2D_Bytes_Swap. */ |
AnnaBridge | 161:aa5281ff4a02 | 118 | |
AnnaBridge | 161:aa5281ff4a02 | 119 | uint32_t LineOffsetMode; /*!< Configures how is expressed the line offset for the foreground, background and output. |
AnnaBridge | 161:aa5281ff4a02 | 120 | This parameter can be one value of @ref DMA2D_Line_Offset_Mode. */ |
AnnaBridge | 161:aa5281ff4a02 | 121 | |
AnnaBridge | 161:aa5281ff4a02 | 122 | #endif /* STM32L4R5xx || STM32L4R7xx || STM32L4R9xx || STM32L4S5xx || STM32L4S7xx || STM32L4S9xx */ |
AnnaBridge | 161:aa5281ff4a02 | 123 | |
AnnaBridge | 145:64910690c574 | 124 | } DMA2D_InitTypeDef; |
AnnaBridge | 145:64910690c574 | 125 | |
AnnaBridge | 145:64910690c574 | 126 | |
AnnaBridge | 145:64910690c574 | 127 | /** |
AnnaBridge | 145:64910690c574 | 128 | * @brief DMA2D Layer structure definition |
AnnaBridge | 145:64910690c574 | 129 | */ |
AnnaBridge | 145:64910690c574 | 130 | typedef struct |
AnnaBridge | 145:64910690c574 | 131 | { |
AnnaBridge | 145:64910690c574 | 132 | uint32_t InputOffset; /*!< Configures the DMA2D foreground or background offset. |
AnnaBridge | 145:64910690c574 | 133 | This parameter must be a number between Min_Data = 0x0000 and Max_Data = 0x3FFF. */ |
AnnaBridge | 145:64910690c574 | 134 | |
AnnaBridge | 145:64910690c574 | 135 | uint32_t InputColorMode; /*!< Configures the DMA2D foreground or background color mode. |
AnnaBridge | 145:64910690c574 | 136 | This parameter can be one value of @ref DMA2D_Input_Color_Mode. */ |
AnnaBridge | 145:64910690c574 | 137 | |
AnnaBridge | 145:64910690c574 | 138 | uint32_t AlphaMode; /*!< Configures the DMA2D foreground or background alpha mode. |
AnnaBridge | 145:64910690c574 | 139 | This parameter can be one value of @ref DMA2D_Alpha_Mode. */ |
AnnaBridge | 145:64910690c574 | 140 | |
AnnaBridge | 145:64910690c574 | 141 | uint32_t InputAlpha; /*!< Specifies the DMA2D foreground or background alpha value and color value in case of A8 or A4 color mode. |
AnnaBridge | 145:64910690c574 | 142 | This parameter must be a number between Min_Data = 0x00 and Max_Data = 0xFF except for the color modes detailed below. |
AnnaBridge | 145:64910690c574 | 143 | @note In case of A8 or A4 color mode (ARGB), this parameter must be a number between |
AnnaBridge | 145:64910690c574 | 144 | Min_Data = 0x00000000 and Max_Data = 0xFFFFFFFF where |
AnnaBridge | 145:64910690c574 | 145 | - InputAlpha[24:31] is the alpha value ALPHA[0:7] |
AnnaBridge | 145:64910690c574 | 146 | - InputAlpha[16:23] is the red value RED[0:7] |
AnnaBridge | 145:64910690c574 | 147 | - InputAlpha[8:15] is the green value GREEN[0:7] |
AnnaBridge | 145:64910690c574 | 148 | - InputAlpha[0:7] is the blue value BLUE[0:7]. */ |
AnnaBridge | 145:64910690c574 | 149 | |
AnnaBridge | 145:64910690c574 | 150 | uint32_t AlphaInverted; /*!< Select regular or inverted alpha value. |
AnnaBridge | 145:64910690c574 | 151 | This parameter can be one value of @ref DMA2D_Alpha_Inverted. */ |
AnnaBridge | 145:64910690c574 | 152 | |
AnnaBridge | 145:64910690c574 | 153 | uint32_t RedBlueSwap; /*!< Select regular mode (RGB or ARGB) or swap mode (BGR or ABGR). |
AnnaBridge | 145:64910690c574 | 154 | This parameter can be one value of @ref DMA2D_RB_Swap. */ |
AnnaBridge | 145:64910690c574 | 155 | } DMA2D_LayerCfgTypeDef; |
AnnaBridge | 145:64910690c574 | 156 | |
AnnaBridge | 145:64910690c574 | 157 | /** |
AnnaBridge | 145:64910690c574 | 158 | * @brief HAL DMA2D State structures definition |
AnnaBridge | 145:64910690c574 | 159 | */ |
AnnaBridge | 145:64910690c574 | 160 | typedef enum |
AnnaBridge | 145:64910690c574 | 161 | { |
AnnaBridge | 145:64910690c574 | 162 | HAL_DMA2D_STATE_RESET = 0x00U, /*!< DMA2D not yet initialized or disabled */ |
AnnaBridge | 145:64910690c574 | 163 | HAL_DMA2D_STATE_READY = 0x01U, /*!< Peripheral Initialized and ready for use */ |
AnnaBridge | 145:64910690c574 | 164 | HAL_DMA2D_STATE_BUSY = 0x02U, /*!< An internal process is ongoing */ |
AnnaBridge | 145:64910690c574 | 165 | HAL_DMA2D_STATE_TIMEOUT = 0x03U, /*!< Timeout state */ |
AnnaBridge | 145:64910690c574 | 166 | HAL_DMA2D_STATE_ERROR = 0x04U, /*!< DMA2D state error */ |
AnnaBridge | 145:64910690c574 | 167 | HAL_DMA2D_STATE_SUSPEND = 0x05U /*!< DMA2D process is suspended */ |
AnnaBridge | 145:64910690c574 | 168 | }HAL_DMA2D_StateTypeDef; |
AnnaBridge | 145:64910690c574 | 169 | |
AnnaBridge | 145:64910690c574 | 170 | /** |
AnnaBridge | 145:64910690c574 | 171 | * @brief DMA2D handle Structure definition |
AnnaBridge | 145:64910690c574 | 172 | */ |
AnnaBridge | 145:64910690c574 | 173 | typedef struct __DMA2D_HandleTypeDef |
AnnaBridge | 145:64910690c574 | 174 | { |
AnnaBridge | 145:64910690c574 | 175 | DMA2D_TypeDef *Instance; /*!< DMA2D register base address. */ |
AnnaBridge | 145:64910690c574 | 176 | |
AnnaBridge | 145:64910690c574 | 177 | DMA2D_InitTypeDef Init; /*!< DMA2D communication parameters. */ |
AnnaBridge | 145:64910690c574 | 178 | |
AnnaBridge | 145:64910690c574 | 179 | void (* XferCpltCallback)(struct __DMA2D_HandleTypeDef * hdma2d); /*!< DMA2D transfer complete callback. */ |
AnnaBridge | 145:64910690c574 | 180 | |
AnnaBridge | 145:64910690c574 | 181 | void (* XferErrorCallback)(struct __DMA2D_HandleTypeDef * hdma2d); /*!< DMA2D transfer error callback. */ |
AnnaBridge | 145:64910690c574 | 182 | |
AnnaBridge | 145:64910690c574 | 183 | DMA2D_LayerCfgTypeDef LayerCfg[MAX_DMA2D_LAYER]; /*!< DMA2D Layers parameters */ |
AnnaBridge | 145:64910690c574 | 184 | |
AnnaBridge | 145:64910690c574 | 185 | HAL_LockTypeDef Lock; /*!< DMA2D lock. */ |
AnnaBridge | 145:64910690c574 | 186 | |
AnnaBridge | 145:64910690c574 | 187 | __IO HAL_DMA2D_StateTypeDef State; /*!< DMA2D transfer state. */ |
AnnaBridge | 145:64910690c574 | 188 | |
AnnaBridge | 145:64910690c574 | 189 | __IO uint32_t ErrorCode; /*!< DMA2D error code. */ |
AnnaBridge | 145:64910690c574 | 190 | } DMA2D_HandleTypeDef; |
AnnaBridge | 145:64910690c574 | 191 | /** |
AnnaBridge | 145:64910690c574 | 192 | * @} |
AnnaBridge | 145:64910690c574 | 193 | */ |
AnnaBridge | 145:64910690c574 | 194 | |
AnnaBridge | 145:64910690c574 | 195 | /* Exported constants --------------------------------------------------------*/ |
AnnaBridge | 145:64910690c574 | 196 | /** @defgroup DMA2D_Exported_Constants DMA2D Exported Constants |
AnnaBridge | 145:64910690c574 | 197 | * @{ |
AnnaBridge | 145:64910690c574 | 198 | */ |
AnnaBridge | 145:64910690c574 | 199 | |
AnnaBridge | 145:64910690c574 | 200 | /** @defgroup DMA2D_Error_Code DMA2D Error Code |
AnnaBridge | 145:64910690c574 | 201 | * @{ |
AnnaBridge | 145:64910690c574 | 202 | */ |
AnnaBridge | 145:64910690c574 | 203 | #define HAL_DMA2D_ERROR_NONE ((uint32_t)0x00000000U) /*!< No error */ |
AnnaBridge | 145:64910690c574 | 204 | #define HAL_DMA2D_ERROR_TE ((uint32_t)0x00000001U) /*!< Transfer error */ |
AnnaBridge | 145:64910690c574 | 205 | #define HAL_DMA2D_ERROR_CE ((uint32_t)0x00000002U) /*!< Configuration error */ |
AnnaBridge | 145:64910690c574 | 206 | #define HAL_DMA2D_ERROR_CAE ((uint32_t)0x00000004U) /*!< CLUT access error */ |
AnnaBridge | 145:64910690c574 | 207 | #define HAL_DMA2D_ERROR_TIMEOUT ((uint32_t)0x00000020U) /*!< Timeout error */ |
AnnaBridge | 145:64910690c574 | 208 | /** |
AnnaBridge | 145:64910690c574 | 209 | * @} |
AnnaBridge | 145:64910690c574 | 210 | */ |
AnnaBridge | 145:64910690c574 | 211 | |
AnnaBridge | 145:64910690c574 | 212 | /** @defgroup DMA2D_Mode DMA2D Mode |
AnnaBridge | 145:64910690c574 | 213 | * @{ |
AnnaBridge | 145:64910690c574 | 214 | */ |
AnnaBridge | 161:aa5281ff4a02 | 215 | #define DMA2D_M2M ((uint32_t)0x00000000U) /*!< DMA2D memory to memory transfer mode */ |
AnnaBridge | 161:aa5281ff4a02 | 216 | #define DMA2D_M2M_PFC DMA2D_CR_MODE_0 /*!< DMA2D memory to memory with pixel format conversion transfer mode */ |
AnnaBridge | 161:aa5281ff4a02 | 217 | #define DMA2D_M2M_BLEND DMA2D_CR_MODE_1 /*!< DMA2D memory to memory with blending transfer mode */ |
AnnaBridge | 161:aa5281ff4a02 | 218 | #define DMA2D_R2M (DMA2D_CR_MODE_1 | DMA2D_CR_MODE_0) /*!< DMA2D register to memory transfer mode */ |
AnnaBridge | 161:aa5281ff4a02 | 219 | #if defined(STM32L4R5xx) || defined(STM32L4R7xx) || defined(STM32L4R9xx) || defined(STM32L4S5xx) || defined(STM32L4S7xx) || defined(STM32L4S9xx) |
AnnaBridge | 161:aa5281ff4a02 | 220 | #define DMA2D_M2M_BLEND_FG DMA2D_CR_MODE_2 /*!< DMA2D memory to memory with blending transfer mode and fixed color FG */ |
AnnaBridge | 161:aa5281ff4a02 | 221 | #define DMA2D_M2M_BLEND_BG (DMA2D_CR_MODE_2 | DMA2D_CR_MODE_0) /*!< DMA2D memory to memory with blending transfer mode and fixed color BG */ |
AnnaBridge | 161:aa5281ff4a02 | 222 | #endif /* STM32L4R5xx || STM32L4R7xx || STM32L4R9xx || STM32L4S5xx || STM32L4S7xx || STM32L4S9xx */ |
AnnaBridge | 145:64910690c574 | 223 | /** |
AnnaBridge | 145:64910690c574 | 224 | * @} |
AnnaBridge | 145:64910690c574 | 225 | */ |
AnnaBridge | 145:64910690c574 | 226 | |
AnnaBridge | 145:64910690c574 | 227 | /** @defgroup DMA2D_Output_Color_Mode DMA2D Output Color Mode |
AnnaBridge | 145:64910690c574 | 228 | * @{ |
AnnaBridge | 145:64910690c574 | 229 | */ |
AnnaBridge | 145:64910690c574 | 230 | #define DMA2D_OUTPUT_ARGB8888 ((uint32_t)0x00000000U) /*!< ARGB8888 DMA2D color mode */ |
AnnaBridge | 145:64910690c574 | 231 | #define DMA2D_OUTPUT_RGB888 DMA2D_OPFCCR_CM_0 /*!< RGB888 DMA2D color mode */ |
AnnaBridge | 145:64910690c574 | 232 | #define DMA2D_OUTPUT_RGB565 DMA2D_OPFCCR_CM_1 /*!< RGB565 DMA2D color mode */ |
AnnaBridge | 145:64910690c574 | 233 | #define DMA2D_OUTPUT_ARGB1555 (DMA2D_OPFCCR_CM_0|DMA2D_OPFCCR_CM_1) /*!< ARGB1555 DMA2D color mode */ |
AnnaBridge | 145:64910690c574 | 234 | #define DMA2D_OUTPUT_ARGB4444 DMA2D_OPFCCR_CM_2 /*!< ARGB4444 DMA2D color mode */ |
AnnaBridge | 145:64910690c574 | 235 | /** |
AnnaBridge | 145:64910690c574 | 236 | * @} |
AnnaBridge | 145:64910690c574 | 237 | */ |
AnnaBridge | 145:64910690c574 | 238 | |
AnnaBridge | 145:64910690c574 | 239 | /** @defgroup DMA2D_Input_Color_Mode DMA2D Input Color Mode |
AnnaBridge | 145:64910690c574 | 240 | * @{ |
AnnaBridge | 145:64910690c574 | 241 | */ |
AnnaBridge | 145:64910690c574 | 242 | #define DMA2D_INPUT_ARGB8888 ((uint32_t)0x00000000U) /*!< ARGB8888 color mode */ |
AnnaBridge | 145:64910690c574 | 243 | #define DMA2D_INPUT_RGB888 ((uint32_t)0x00000001U) /*!< RGB888 color mode */ |
AnnaBridge | 145:64910690c574 | 244 | #define DMA2D_INPUT_RGB565 ((uint32_t)0x00000002U) /*!< RGB565 color mode */ |
AnnaBridge | 145:64910690c574 | 245 | #define DMA2D_INPUT_ARGB1555 ((uint32_t)0x00000003U) /*!< ARGB1555 color mode */ |
AnnaBridge | 145:64910690c574 | 246 | #define DMA2D_INPUT_ARGB4444 ((uint32_t)0x00000004U) /*!< ARGB4444 color mode */ |
AnnaBridge | 145:64910690c574 | 247 | #define DMA2D_INPUT_L8 ((uint32_t)0x00000005U) /*!< L8 color mode */ |
AnnaBridge | 145:64910690c574 | 248 | #define DMA2D_INPUT_AL44 ((uint32_t)0x00000006U) /*!< AL44 color mode */ |
AnnaBridge | 145:64910690c574 | 249 | #define DMA2D_INPUT_AL88 ((uint32_t)0x00000007U) /*!< AL88 color mode */ |
AnnaBridge | 145:64910690c574 | 250 | #define DMA2D_INPUT_L4 ((uint32_t)0x00000008U) /*!< L4 color mode */ |
AnnaBridge | 145:64910690c574 | 251 | #define DMA2D_INPUT_A8 ((uint32_t)0x00000009U) /*!< A8 color mode */ |
AnnaBridge | 145:64910690c574 | 252 | #define DMA2D_INPUT_A4 ((uint32_t)0x0000000AU) /*!< A4 color mode */ |
AnnaBridge | 145:64910690c574 | 253 | /** |
AnnaBridge | 145:64910690c574 | 254 | * @} |
AnnaBridge | 145:64910690c574 | 255 | */ |
AnnaBridge | 145:64910690c574 | 256 | |
AnnaBridge | 145:64910690c574 | 257 | /** @defgroup DMA2D_Alpha_Mode DMA2D Alpha Mode |
AnnaBridge | 145:64910690c574 | 258 | * @{ |
AnnaBridge | 145:64910690c574 | 259 | */ |
AnnaBridge | 145:64910690c574 | 260 | #define DMA2D_NO_MODIF_ALPHA ((uint32_t)0x00000000U) /*!< No modification of the alpha channel value */ |
AnnaBridge | 145:64910690c574 | 261 | #define DMA2D_REPLACE_ALPHA ((uint32_t)0x00000001U) /*!< Replace original alpha channel value by programmed alpha value */ |
AnnaBridge | 145:64910690c574 | 262 | #define DMA2D_COMBINE_ALPHA ((uint32_t)0x00000002U) /*!< Replace original alpha channel value by programmed alpha value |
AnnaBridge | 145:64910690c574 | 263 | with original alpha channel value */ |
AnnaBridge | 145:64910690c574 | 264 | /** |
AnnaBridge | 145:64910690c574 | 265 | * @} |
AnnaBridge | 145:64910690c574 | 266 | */ |
AnnaBridge | 145:64910690c574 | 267 | |
AnnaBridge | 145:64910690c574 | 268 | /** @defgroup DMA2D_Alpha_Inverted DMA2D Alpha Inversion |
AnnaBridge | 145:64910690c574 | 269 | * @{ |
AnnaBridge | 145:64910690c574 | 270 | */ |
AnnaBridge | 145:64910690c574 | 271 | #define DMA2D_REGULAR_ALPHA ((uint32_t)0x00000000U) /*!< No modification of the alpha channel value */ |
AnnaBridge | 145:64910690c574 | 272 | #define DMA2D_INVERTED_ALPHA ((uint32_t)0x00000001U) /*!< Invert the alpha channel value */ |
AnnaBridge | 145:64910690c574 | 273 | /** |
AnnaBridge | 145:64910690c574 | 274 | * @} |
AnnaBridge | 145:64910690c574 | 275 | */ |
AnnaBridge | 145:64910690c574 | 276 | |
AnnaBridge | 145:64910690c574 | 277 | /** @defgroup DMA2D_RB_Swap DMA2D Red and Blue Swap |
AnnaBridge | 145:64910690c574 | 278 | * @{ |
AnnaBridge | 145:64910690c574 | 279 | */ |
AnnaBridge | 145:64910690c574 | 280 | #define DMA2D_RB_REGULAR ((uint32_t)0x00000000U) /*!< Select regular mode (RGB or ARGB) */ |
AnnaBridge | 145:64910690c574 | 281 | #define DMA2D_RB_SWAP ((uint32_t)0x00000001U) /*!< Select swap mode (BGR or ABGR) */ |
AnnaBridge | 145:64910690c574 | 282 | /** |
AnnaBridge | 145:64910690c574 | 283 | * @} |
AnnaBridge | 145:64910690c574 | 284 | */ |
AnnaBridge | 145:64910690c574 | 285 | |
AnnaBridge | 161:aa5281ff4a02 | 286 | #if defined(STM32L4R5xx) || defined(STM32L4R7xx) || defined(STM32L4R9xx) || defined(STM32L4S5xx) || defined(STM32L4S7xx) || defined(STM32L4S9xx) |
AnnaBridge | 161:aa5281ff4a02 | 287 | /** @defgroup DMA2D_Line_Offset_Mode DMA2D Line Offset Mode |
AnnaBridge | 161:aa5281ff4a02 | 288 | * @{ |
AnnaBridge | 161:aa5281ff4a02 | 289 | */ |
AnnaBridge | 161:aa5281ff4a02 | 290 | #define DMA2D_LOM_PIXELS ((uint32_t)0x00000000U) /*!< Line offsets expressed in pixels */ |
AnnaBridge | 161:aa5281ff4a02 | 291 | #define DMA2D_LOM_BYTES DMA2D_CR_LOM /*!< Line offsets expressed in bytes */ |
AnnaBridge | 161:aa5281ff4a02 | 292 | /** |
AnnaBridge | 161:aa5281ff4a02 | 293 | * @} |
AnnaBridge | 161:aa5281ff4a02 | 294 | */ |
AnnaBridge | 161:aa5281ff4a02 | 295 | |
AnnaBridge | 161:aa5281ff4a02 | 296 | /** @defgroup DMA2D_Bytes_Swap DMA2D Bytes Swap |
AnnaBridge | 161:aa5281ff4a02 | 297 | * @{ |
AnnaBridge | 161:aa5281ff4a02 | 298 | */ |
AnnaBridge | 161:aa5281ff4a02 | 299 | #define DMA2D_BYTES_REGULAR ((uint32_t)0x00000000U) /*!< Bytes in regular order in output FIFO */ |
AnnaBridge | 161:aa5281ff4a02 | 300 | #define DMA2D_BYTES_SWAP DMA2D_OPFCCR_SB /*!< Bytes are swapped two by two in output FIFO */ |
AnnaBridge | 161:aa5281ff4a02 | 301 | /** |
AnnaBridge | 161:aa5281ff4a02 | 302 | * @} |
AnnaBridge | 161:aa5281ff4a02 | 303 | */ |
AnnaBridge | 161:aa5281ff4a02 | 304 | |
AnnaBridge | 161:aa5281ff4a02 | 305 | #endif /* STM32L4R5xx || STM32L4R7xx || STM32L4R9xx || STM32L4S5xx || STM32L4S7xx || STM32L4S9xx */ |
AnnaBridge | 161:aa5281ff4a02 | 306 | |
AnnaBridge | 145:64910690c574 | 307 | /** @defgroup DMA2D_CLUT_CM DMA2D CLUT Color Mode |
AnnaBridge | 145:64910690c574 | 308 | * @{ |
AnnaBridge | 145:64910690c574 | 309 | */ |
AnnaBridge | 145:64910690c574 | 310 | #define DMA2D_CCM_ARGB8888 ((uint32_t)0x00000000U) /*!< ARGB8888 DMA2D CLUT color mode */ |
AnnaBridge | 145:64910690c574 | 311 | #define DMA2D_CCM_RGB888 ((uint32_t)0x00000001U) /*!< RGB888 DMA2D CLUT color mode */ |
AnnaBridge | 145:64910690c574 | 312 | /** |
AnnaBridge | 145:64910690c574 | 313 | * @} |
AnnaBridge | 145:64910690c574 | 314 | */ |
AnnaBridge | 145:64910690c574 | 315 | |
AnnaBridge | 145:64910690c574 | 316 | /** @defgroup DMA2D_Interrupts DMA2D Interrupts |
AnnaBridge | 145:64910690c574 | 317 | * @{ |
AnnaBridge | 145:64910690c574 | 318 | */ |
AnnaBridge | 145:64910690c574 | 319 | #define DMA2D_IT_CE DMA2D_CR_CEIE /*!< Configuration Error Interrupt */ |
AnnaBridge | 145:64910690c574 | 320 | #define DMA2D_IT_CTC DMA2D_CR_CTCIE /*!< CLUT Transfer Complete Interrupt */ |
AnnaBridge | 145:64910690c574 | 321 | #define DMA2D_IT_CAE DMA2D_CR_CAEIE /*!< CLUT Access Error Interrupt */ |
AnnaBridge | 145:64910690c574 | 322 | #define DMA2D_IT_TW DMA2D_CR_TWIE /*!< Transfer Watermark Interrupt */ |
AnnaBridge | 145:64910690c574 | 323 | #define DMA2D_IT_TC DMA2D_CR_TCIE /*!< Transfer Complete Interrupt */ |
AnnaBridge | 145:64910690c574 | 324 | #define DMA2D_IT_TE DMA2D_CR_TEIE /*!< Transfer Error Interrupt */ |
AnnaBridge | 145:64910690c574 | 325 | /** |
AnnaBridge | 145:64910690c574 | 326 | * @} |
AnnaBridge | 145:64910690c574 | 327 | */ |
AnnaBridge | 145:64910690c574 | 328 | |
AnnaBridge | 145:64910690c574 | 329 | /** @defgroup DMA2D_Flags DMA2D Flags |
AnnaBridge | 145:64910690c574 | 330 | * @{ |
AnnaBridge | 145:64910690c574 | 331 | */ |
AnnaBridge | 145:64910690c574 | 332 | #define DMA2D_FLAG_CE DMA2D_ISR_CEIF /*!< Configuration Error Interrupt Flag */ |
AnnaBridge | 145:64910690c574 | 333 | #define DMA2D_FLAG_CTC DMA2D_ISR_CTCIF /*!< CLUT Transfer Complete Interrupt Flag */ |
AnnaBridge | 145:64910690c574 | 334 | #define DMA2D_FLAG_CAE DMA2D_ISR_CAEIF /*!< CLUT Access Error Interrupt Flag */ |
AnnaBridge | 145:64910690c574 | 335 | #define DMA2D_FLAG_TW DMA2D_ISR_TWIF /*!< Transfer Watermark Interrupt Flag */ |
AnnaBridge | 145:64910690c574 | 336 | #define DMA2D_FLAG_TC DMA2D_ISR_TCIF /*!< Transfer Complete Interrupt Flag */ |
AnnaBridge | 145:64910690c574 | 337 | #define DMA2D_FLAG_TE DMA2D_ISR_TEIF /*!< Transfer Error Interrupt Flag */ |
AnnaBridge | 145:64910690c574 | 338 | /** |
AnnaBridge | 145:64910690c574 | 339 | * @} |
AnnaBridge | 145:64910690c574 | 340 | */ |
AnnaBridge | 145:64910690c574 | 341 | |
AnnaBridge | 145:64910690c574 | 342 | /** @defgroup DMA2D_Aliases DMA2D API Aliases |
AnnaBridge | 145:64910690c574 | 343 | * @{ |
AnnaBridge | 145:64910690c574 | 344 | */ |
AnnaBridge | 145:64910690c574 | 345 | #define HAL_DMA2D_DisableCLUT HAL_DMA2D_CLUTLoading_Abort /*!< Aliased to HAL_DMA2D_CLUTLoading_Abort for compatibility with legacy code */ |
AnnaBridge | 145:64910690c574 | 346 | /** |
AnnaBridge | 145:64910690c574 | 347 | * @} |
AnnaBridge | 145:64910690c574 | 348 | */ |
AnnaBridge | 145:64910690c574 | 349 | |
AnnaBridge | 145:64910690c574 | 350 | |
AnnaBridge | 145:64910690c574 | 351 | /** |
AnnaBridge | 145:64910690c574 | 352 | * @} |
AnnaBridge | 145:64910690c574 | 353 | */ |
AnnaBridge | 145:64910690c574 | 354 | /* Exported macros ------------------------------------------------------------*/ |
AnnaBridge | 145:64910690c574 | 355 | /** @defgroup DMA2D_Exported_Macros DMA2D Exported Macros |
AnnaBridge | 145:64910690c574 | 356 | * @{ |
AnnaBridge | 145:64910690c574 | 357 | */ |
AnnaBridge | 145:64910690c574 | 358 | |
AnnaBridge | 145:64910690c574 | 359 | /** @brief Reset DMA2D handle state |
AnnaBridge | 145:64910690c574 | 360 | * @param __HANDLE__: specifies the DMA2D handle. |
AnnaBridge | 145:64910690c574 | 361 | * @retval None |
AnnaBridge | 145:64910690c574 | 362 | */ |
AnnaBridge | 145:64910690c574 | 363 | #define __HAL_DMA2D_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_DMA2D_STATE_RESET) |
AnnaBridge | 145:64910690c574 | 364 | |
AnnaBridge | 145:64910690c574 | 365 | /** |
AnnaBridge | 145:64910690c574 | 366 | * @brief Enable the DMA2D. |
AnnaBridge | 145:64910690c574 | 367 | * @param __HANDLE__: DMA2D handle |
AnnaBridge | 145:64910690c574 | 368 | * @retval None. |
AnnaBridge | 145:64910690c574 | 369 | */ |
AnnaBridge | 145:64910690c574 | 370 | #define __HAL_DMA2D_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->CR |= DMA2D_CR_START) |
AnnaBridge | 145:64910690c574 | 371 | |
AnnaBridge | 145:64910690c574 | 372 | |
AnnaBridge | 145:64910690c574 | 373 | /* Interrupt & Flag management */ |
AnnaBridge | 145:64910690c574 | 374 | /** |
AnnaBridge | 145:64910690c574 | 375 | * @brief Get the DMA2D pending flags. |
AnnaBridge | 145:64910690c574 | 376 | * @param __HANDLE__: DMA2D handle |
AnnaBridge | 145:64910690c574 | 377 | * @param __FLAG__: flag to check. |
AnnaBridge | 145:64910690c574 | 378 | * This parameter can be any combination of the following values: |
AnnaBridge | 145:64910690c574 | 379 | * @arg DMA2D_FLAG_CE: Configuration error flag |
AnnaBridge | 145:64910690c574 | 380 | * @arg DMA2D_FLAG_CTC: CLUT transfer complete flag |
AnnaBridge | 145:64910690c574 | 381 | * @arg DMA2D_FLAG_CAE: CLUT access error flag |
AnnaBridge | 145:64910690c574 | 382 | * @arg DMA2D_FLAG_TW: Transfer Watermark flag |
AnnaBridge | 145:64910690c574 | 383 | * @arg DMA2D_FLAG_TC: Transfer complete flag |
AnnaBridge | 145:64910690c574 | 384 | * @arg DMA2D_FLAG_TE: Transfer error flag |
AnnaBridge | 145:64910690c574 | 385 | * @retval The state of FLAG. |
AnnaBridge | 145:64910690c574 | 386 | */ |
AnnaBridge | 145:64910690c574 | 387 | #define __HAL_DMA2D_GET_FLAG(__HANDLE__, __FLAG__) ((__HANDLE__)->Instance->ISR & (__FLAG__)) |
AnnaBridge | 145:64910690c574 | 388 | |
AnnaBridge | 145:64910690c574 | 389 | /** |
AnnaBridge | 145:64910690c574 | 390 | * @brief Clear the DMA2D pending flags. |
AnnaBridge | 145:64910690c574 | 391 | * @param __HANDLE__: DMA2D handle |
AnnaBridge | 145:64910690c574 | 392 | * @param __FLAG__: specifies the flag to clear. |
AnnaBridge | 145:64910690c574 | 393 | * This parameter can be any combination of the following values: |
AnnaBridge | 145:64910690c574 | 394 | * @arg DMA2D_FLAG_CE: Configuration error flag |
AnnaBridge | 145:64910690c574 | 395 | * @arg DMA2D_FLAG_CTC: CLUT transfer complete flag |
AnnaBridge | 145:64910690c574 | 396 | * @arg DMA2D_FLAG_CAE: CLUT access error flag |
AnnaBridge | 145:64910690c574 | 397 | * @arg DMA2D_FLAG_TW: Transfer Watermark flag |
AnnaBridge | 145:64910690c574 | 398 | * @arg DMA2D_FLAG_TC: Transfer complete flag |
AnnaBridge | 145:64910690c574 | 399 | * @arg DMA2D_FLAG_TE: Transfer error flag |
AnnaBridge | 145:64910690c574 | 400 | * @retval None |
AnnaBridge | 145:64910690c574 | 401 | */ |
AnnaBridge | 145:64910690c574 | 402 | #define __HAL_DMA2D_CLEAR_FLAG(__HANDLE__, __FLAG__) ((__HANDLE__)->Instance->IFCR = (__FLAG__)) |
AnnaBridge | 145:64910690c574 | 403 | |
AnnaBridge | 145:64910690c574 | 404 | /** |
AnnaBridge | 145:64910690c574 | 405 | * @brief Enable the specified DMA2D interrupts. |
AnnaBridge | 145:64910690c574 | 406 | * @param __HANDLE__: DMA2D handle |
AnnaBridge | 145:64910690c574 | 407 | * @param __INTERRUPT__: specifies the DMA2D interrupt sources to be enabled. |
AnnaBridge | 145:64910690c574 | 408 | * This parameter can be any combination of the following values: |
AnnaBridge | 145:64910690c574 | 409 | * @arg DMA2D_IT_CE: Configuration error interrupt mask |
AnnaBridge | 145:64910690c574 | 410 | * @arg DMA2D_IT_CTC: CLUT transfer complete interrupt mask |
AnnaBridge | 145:64910690c574 | 411 | * @arg DMA2D_IT_CAE: CLUT access error interrupt mask |
AnnaBridge | 145:64910690c574 | 412 | * @arg DMA2D_IT_TW: Transfer Watermark interrupt mask |
AnnaBridge | 145:64910690c574 | 413 | * @arg DMA2D_IT_TC: Transfer complete interrupt mask |
AnnaBridge | 145:64910690c574 | 414 | * @arg DMA2D_IT_TE: Transfer error interrupt mask |
AnnaBridge | 145:64910690c574 | 415 | * @retval None |
AnnaBridge | 145:64910690c574 | 416 | */ |
AnnaBridge | 145:64910690c574 | 417 | #define __HAL_DMA2D_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CR |= (__INTERRUPT__)) |
AnnaBridge | 145:64910690c574 | 418 | |
AnnaBridge | 145:64910690c574 | 419 | /** |
AnnaBridge | 145:64910690c574 | 420 | * @brief Disable the specified DMA2D interrupts. |
AnnaBridge | 145:64910690c574 | 421 | * @param __HANDLE__: DMA2D handle |
AnnaBridge | 145:64910690c574 | 422 | * @param __INTERRUPT__: specifies the DMA2D interrupt sources to be disabled. |
AnnaBridge | 145:64910690c574 | 423 | * This parameter can be any combination of the following values: |
AnnaBridge | 145:64910690c574 | 424 | * @arg DMA2D_IT_CE: Configuration error interrupt mask |
AnnaBridge | 145:64910690c574 | 425 | * @arg DMA2D_IT_CTC: CLUT transfer complete interrupt mask |
AnnaBridge | 145:64910690c574 | 426 | * @arg DMA2D_IT_CAE: CLUT access error interrupt mask |
AnnaBridge | 145:64910690c574 | 427 | * @arg DMA2D_IT_TW: Transfer Watermark interrupt mask |
AnnaBridge | 145:64910690c574 | 428 | * @arg DMA2D_IT_TC: Transfer complete interrupt mask |
AnnaBridge | 145:64910690c574 | 429 | * @arg DMA2D_IT_TE: Transfer error interrupt mask |
AnnaBridge | 145:64910690c574 | 430 | * @retval None |
AnnaBridge | 145:64910690c574 | 431 | */ |
AnnaBridge | 145:64910690c574 | 432 | #define __HAL_DMA2D_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CR &= ~(__INTERRUPT__)) |
AnnaBridge | 145:64910690c574 | 433 | |
AnnaBridge | 145:64910690c574 | 434 | /** |
AnnaBridge | 145:64910690c574 | 435 | * @brief Check whether the specified DMA2D interrupt source is enabled or not. |
AnnaBridge | 145:64910690c574 | 436 | * @param __HANDLE__: DMA2D handle |
AnnaBridge | 145:64910690c574 | 437 | * @param __INTERRUPT__: specifies the DMA2D interrupt source to check. |
AnnaBridge | 145:64910690c574 | 438 | * This parameter can be one of the following values: |
AnnaBridge | 145:64910690c574 | 439 | * @arg DMA2D_IT_CE: Configuration error interrupt mask |
AnnaBridge | 145:64910690c574 | 440 | * @arg DMA2D_IT_CTC: CLUT transfer complete interrupt mask |
AnnaBridge | 145:64910690c574 | 441 | * @arg DMA2D_IT_CAE: CLUT access error interrupt mask |
AnnaBridge | 145:64910690c574 | 442 | * @arg DMA2D_IT_TW: Transfer Watermark interrupt mask |
AnnaBridge | 145:64910690c574 | 443 | * @arg DMA2D_IT_TC: Transfer complete interrupt mask |
AnnaBridge | 145:64910690c574 | 444 | * @arg DMA2D_IT_TE: Transfer error interrupt mask |
AnnaBridge | 145:64910690c574 | 445 | * @retval The state of INTERRUPT source. |
AnnaBridge | 145:64910690c574 | 446 | */ |
AnnaBridge | 145:64910690c574 | 447 | #define __HAL_DMA2D_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CR & (__INTERRUPT__)) |
AnnaBridge | 145:64910690c574 | 448 | |
AnnaBridge | 145:64910690c574 | 449 | /** |
AnnaBridge | 145:64910690c574 | 450 | * @} |
AnnaBridge | 145:64910690c574 | 451 | */ |
AnnaBridge | 145:64910690c574 | 452 | |
AnnaBridge | 145:64910690c574 | 453 | /* Exported functions --------------------------------------------------------*/ |
AnnaBridge | 145:64910690c574 | 454 | /** @addtogroup DMA2D_Exported_Functions DMA2D Exported Functions |
AnnaBridge | 145:64910690c574 | 455 | * @{ |
AnnaBridge | 145:64910690c574 | 456 | */ |
AnnaBridge | 145:64910690c574 | 457 | |
AnnaBridge | 145:64910690c574 | 458 | /** @addtogroup DMA2D_Exported_Functions_Group1 Initialization and de-initialization functions |
AnnaBridge | 145:64910690c574 | 459 | * @{ |
AnnaBridge | 145:64910690c574 | 460 | */ |
AnnaBridge | 145:64910690c574 | 461 | |
AnnaBridge | 145:64910690c574 | 462 | /* Initialization and de-initialization functions *******************************/ |
AnnaBridge | 145:64910690c574 | 463 | HAL_StatusTypeDef HAL_DMA2D_Init(DMA2D_HandleTypeDef *hdma2d); |
AnnaBridge | 145:64910690c574 | 464 | HAL_StatusTypeDef HAL_DMA2D_DeInit (DMA2D_HandleTypeDef *hdma2d); |
AnnaBridge | 145:64910690c574 | 465 | void HAL_DMA2D_MspInit(DMA2D_HandleTypeDef* hdma2d); |
AnnaBridge | 145:64910690c574 | 466 | void HAL_DMA2D_MspDeInit(DMA2D_HandleTypeDef* hdma2d); |
AnnaBridge | 145:64910690c574 | 467 | |
AnnaBridge | 145:64910690c574 | 468 | /** |
AnnaBridge | 145:64910690c574 | 469 | * @} |
AnnaBridge | 145:64910690c574 | 470 | */ |
AnnaBridge | 145:64910690c574 | 471 | |
AnnaBridge | 145:64910690c574 | 472 | |
AnnaBridge | 145:64910690c574 | 473 | /** @addtogroup DMA2D_Exported_Functions_Group2 IO operation functions |
AnnaBridge | 145:64910690c574 | 474 | * @{ |
AnnaBridge | 145:64910690c574 | 475 | */ |
AnnaBridge | 145:64910690c574 | 476 | |
AnnaBridge | 145:64910690c574 | 477 | /* IO operation functions *******************************************************/ |
AnnaBridge | 145:64910690c574 | 478 | HAL_StatusTypeDef HAL_DMA2D_Start(DMA2D_HandleTypeDef *hdma2d, uint32_t pdata, uint32_t DstAddress, uint32_t Width, uint32_t Height); |
AnnaBridge | 145:64910690c574 | 479 | HAL_StatusTypeDef HAL_DMA2D_BlendingStart(DMA2D_HandleTypeDef *hdma2d, uint32_t SrcAddress1, uint32_t SrcAddress2, uint32_t DstAddress, uint32_t Width, uint32_t Height); |
AnnaBridge | 145:64910690c574 | 480 | HAL_StatusTypeDef HAL_DMA2D_Start_IT(DMA2D_HandleTypeDef *hdma2d, uint32_t pdata, uint32_t DstAddress, uint32_t Width, uint32_t Height); |
AnnaBridge | 145:64910690c574 | 481 | HAL_StatusTypeDef HAL_DMA2D_BlendingStart_IT(DMA2D_HandleTypeDef *hdma2d, uint32_t SrcAddress1, uint32_t SrcAddress2, uint32_t DstAddress, uint32_t Width, uint32_t Height); |
AnnaBridge | 145:64910690c574 | 482 | HAL_StatusTypeDef HAL_DMA2D_Suspend(DMA2D_HandleTypeDef *hdma2d); |
AnnaBridge | 145:64910690c574 | 483 | HAL_StatusTypeDef HAL_DMA2D_Resume(DMA2D_HandleTypeDef *hdma2d); |
AnnaBridge | 145:64910690c574 | 484 | HAL_StatusTypeDef HAL_DMA2D_Abort(DMA2D_HandleTypeDef *hdma2d); |
AnnaBridge | 145:64910690c574 | 485 | HAL_StatusTypeDef HAL_DMA2D_EnableCLUT(DMA2D_HandleTypeDef *hdma2d, uint32_t LayerIdx); |
AnnaBridge | 145:64910690c574 | 486 | HAL_StatusTypeDef HAL_DMA2D_CLUTLoad(DMA2D_HandleTypeDef *hdma2d, DMA2D_CLUTCfgTypeDef CLUTCfg, uint32_t LayerIdx); |
AnnaBridge | 145:64910690c574 | 487 | HAL_StatusTypeDef HAL_DMA2D_CLUTLoad_IT(DMA2D_HandleTypeDef *hdma2d, DMA2D_CLUTCfgTypeDef CLUTCfg, uint32_t LayerIdx); |
AnnaBridge | 145:64910690c574 | 488 | HAL_StatusTypeDef HAL_DMA2D_CLUTLoading_Abort(DMA2D_HandleTypeDef *hdma2d, uint32_t LayerIdx); |
AnnaBridge | 145:64910690c574 | 489 | HAL_StatusTypeDef HAL_DMA2D_CLUTLoading_Suspend(DMA2D_HandleTypeDef *hdma2d, uint32_t LayerIdx); |
AnnaBridge | 145:64910690c574 | 490 | HAL_StatusTypeDef HAL_DMA2D_CLUTLoading_Resume(DMA2D_HandleTypeDef *hdma2d, uint32_t LayerIdx); |
AnnaBridge | 145:64910690c574 | 491 | HAL_StatusTypeDef HAL_DMA2D_PollForTransfer(DMA2D_HandleTypeDef *hdma2d, uint32_t Timeout); |
AnnaBridge | 145:64910690c574 | 492 | void HAL_DMA2D_IRQHandler(DMA2D_HandleTypeDef *hdma2d); |
AnnaBridge | 145:64910690c574 | 493 | void HAL_DMA2D_LineEventCallback(DMA2D_HandleTypeDef *hdma2d); |
AnnaBridge | 145:64910690c574 | 494 | void HAL_DMA2D_CLUTLoadingCpltCallback(DMA2D_HandleTypeDef *hdma2d); |
AnnaBridge | 145:64910690c574 | 495 | |
AnnaBridge | 145:64910690c574 | 496 | /** |
AnnaBridge | 145:64910690c574 | 497 | * @} |
AnnaBridge | 145:64910690c574 | 498 | */ |
AnnaBridge | 145:64910690c574 | 499 | |
AnnaBridge | 145:64910690c574 | 500 | /** @addtogroup DMA2D_Exported_Functions_Group3 Peripheral Control functions |
AnnaBridge | 145:64910690c574 | 501 | * @{ |
AnnaBridge | 145:64910690c574 | 502 | */ |
AnnaBridge | 145:64910690c574 | 503 | |
AnnaBridge | 145:64910690c574 | 504 | /* Peripheral Control functions *************************************************/ |
AnnaBridge | 145:64910690c574 | 505 | HAL_StatusTypeDef HAL_DMA2D_ConfigLayer(DMA2D_HandleTypeDef *hdma2d, uint32_t LayerIdx); |
AnnaBridge | 145:64910690c574 | 506 | HAL_StatusTypeDef HAL_DMA2D_ConfigCLUT(DMA2D_HandleTypeDef *hdma2d, DMA2D_CLUTCfgTypeDef CLUTCfg, uint32_t LayerIdx); |
AnnaBridge | 145:64910690c574 | 507 | HAL_StatusTypeDef HAL_DMA2D_ProgramLineEvent(DMA2D_HandleTypeDef *hdma2d, uint32_t Line); |
AnnaBridge | 145:64910690c574 | 508 | HAL_StatusTypeDef HAL_DMA2D_EnableDeadTime(DMA2D_HandleTypeDef *hdma2d); |
AnnaBridge | 145:64910690c574 | 509 | HAL_StatusTypeDef HAL_DMA2D_DisableDeadTime(DMA2D_HandleTypeDef *hdma2d); |
AnnaBridge | 145:64910690c574 | 510 | HAL_StatusTypeDef HAL_DMA2D_ConfigDeadTime(DMA2D_HandleTypeDef *hdma2d, uint8_t DeadTime); |
AnnaBridge | 145:64910690c574 | 511 | |
AnnaBridge | 145:64910690c574 | 512 | /** |
AnnaBridge | 145:64910690c574 | 513 | * @} |
AnnaBridge | 145:64910690c574 | 514 | */ |
AnnaBridge | 145:64910690c574 | 515 | |
AnnaBridge | 145:64910690c574 | 516 | /** @addtogroup DMA2D_Exported_Functions_Group4 Peripheral State and Error functions |
AnnaBridge | 145:64910690c574 | 517 | * @{ |
AnnaBridge | 145:64910690c574 | 518 | */ |
AnnaBridge | 145:64910690c574 | 519 | |
AnnaBridge | 145:64910690c574 | 520 | /* Peripheral State functions ***************************************************/ |
AnnaBridge | 145:64910690c574 | 521 | HAL_DMA2D_StateTypeDef HAL_DMA2D_GetState(DMA2D_HandleTypeDef *hdma2d); |
AnnaBridge | 145:64910690c574 | 522 | uint32_t HAL_DMA2D_GetError(DMA2D_HandleTypeDef *hdma2d); |
AnnaBridge | 145:64910690c574 | 523 | |
AnnaBridge | 145:64910690c574 | 524 | /** |
AnnaBridge | 145:64910690c574 | 525 | * @} |
AnnaBridge | 145:64910690c574 | 526 | */ |
AnnaBridge | 145:64910690c574 | 527 | |
AnnaBridge | 145:64910690c574 | 528 | /** |
AnnaBridge | 145:64910690c574 | 529 | * @} |
AnnaBridge | 145:64910690c574 | 530 | */ |
AnnaBridge | 145:64910690c574 | 531 | |
AnnaBridge | 145:64910690c574 | 532 | /* Private constants ---------------------------------------------------------*/ |
AnnaBridge | 145:64910690c574 | 533 | |
AnnaBridge | 145:64910690c574 | 534 | /** @addtogroup DMA2D_Private_Constants DMA2D Private Constants |
AnnaBridge | 145:64910690c574 | 535 | * @{ |
AnnaBridge | 145:64910690c574 | 536 | */ |
AnnaBridge | 145:64910690c574 | 537 | |
AnnaBridge | 145:64910690c574 | 538 | /** @defgroup DMA2D_Maximum_Line_WaterMark DMA2D Maximum Line Watermark |
AnnaBridge | 145:64910690c574 | 539 | * @{ |
AnnaBridge | 145:64910690c574 | 540 | */ |
AnnaBridge | 145:64910690c574 | 541 | #define DMA2D_LINE_WATERMARK_MAX DMA2D_LWR_LW /*!< DMA2D maximum line watermark */ |
AnnaBridge | 145:64910690c574 | 542 | /** |
AnnaBridge | 145:64910690c574 | 543 | * @} |
AnnaBridge | 145:64910690c574 | 544 | */ |
AnnaBridge | 145:64910690c574 | 545 | |
AnnaBridge | 145:64910690c574 | 546 | /** @defgroup DMA2D_Color_Value DMA2D Color Value |
AnnaBridge | 145:64910690c574 | 547 | * @{ |
AnnaBridge | 145:64910690c574 | 548 | */ |
AnnaBridge | 145:64910690c574 | 549 | #define DMA2D_COLOR_VALUE ((uint32_t)0x000000FFU) /*!< Color value mask */ |
AnnaBridge | 145:64910690c574 | 550 | /** |
AnnaBridge | 145:64910690c574 | 551 | * @} |
AnnaBridge | 145:64910690c574 | 552 | */ |
AnnaBridge | 145:64910690c574 | 553 | |
AnnaBridge | 145:64910690c574 | 554 | /** @defgroup DMA2D_Max_Layer DMA2D Maximum Number of Layers |
AnnaBridge | 145:64910690c574 | 555 | * @{ |
AnnaBridge | 145:64910690c574 | 556 | */ |
AnnaBridge | 145:64910690c574 | 557 | #define DMA2D_MAX_LAYER 2 /*!< DMA2D maximum number of layers */ |
AnnaBridge | 145:64910690c574 | 558 | /** |
AnnaBridge | 145:64910690c574 | 559 | * @} |
AnnaBridge | 145:64910690c574 | 560 | */ |
AnnaBridge | 145:64910690c574 | 561 | |
AnnaBridge | 145:64910690c574 | 562 | /** @defgroup DMA2D_Offset DMA2D Offset |
AnnaBridge | 145:64910690c574 | 563 | * @{ |
AnnaBridge | 145:64910690c574 | 564 | */ |
AnnaBridge | 145:64910690c574 | 565 | #define DMA2D_OFFSET DMA2D_FGOR_LO /*!< Line Offset */ |
AnnaBridge | 145:64910690c574 | 566 | /** |
AnnaBridge | 145:64910690c574 | 567 | * @} |
AnnaBridge | 145:64910690c574 | 568 | */ |
AnnaBridge | 145:64910690c574 | 569 | |
AnnaBridge | 145:64910690c574 | 570 | /** @defgroup DMA2D_Size DMA2D Size |
AnnaBridge | 145:64910690c574 | 571 | * @{ |
AnnaBridge | 145:64910690c574 | 572 | */ |
AnnaBridge | 145:64910690c574 | 573 | #define DMA2D_PIXEL (DMA2D_NLR_PL >> 16U) /*!< DMA2D number of pixels per line */ |
AnnaBridge | 145:64910690c574 | 574 | #define DMA2D_LINE DMA2D_NLR_NL /*!< DMA2D number of lines */ |
AnnaBridge | 145:64910690c574 | 575 | /** |
AnnaBridge | 145:64910690c574 | 576 | * @} |
AnnaBridge | 145:64910690c574 | 577 | */ |
AnnaBridge | 145:64910690c574 | 578 | |
AnnaBridge | 145:64910690c574 | 579 | /** @defgroup DMA2D_CLUT_Size DMA2D CLUT Size |
AnnaBridge | 145:64910690c574 | 580 | * @{ |
AnnaBridge | 145:64910690c574 | 581 | */ |
AnnaBridge | 145:64910690c574 | 582 | #define DMA2D_CLUT_SIZE (DMA2D_FGPFCCR_CS >> 8) /*!< DMA2D CLUT size */ |
AnnaBridge | 145:64910690c574 | 583 | /** |
AnnaBridge | 145:64910690c574 | 584 | * @} |
AnnaBridge | 145:64910690c574 | 585 | */ |
AnnaBridge | 145:64910690c574 | 586 | |
AnnaBridge | 145:64910690c574 | 587 | /** |
AnnaBridge | 145:64910690c574 | 588 | * @} |
AnnaBridge | 145:64910690c574 | 589 | */ |
AnnaBridge | 145:64910690c574 | 590 | |
AnnaBridge | 145:64910690c574 | 591 | |
AnnaBridge | 145:64910690c574 | 592 | /* Private macros ------------------------------------------------------------*/ |
AnnaBridge | 145:64910690c574 | 593 | /** @defgroup DMA2D_Private_Macros DMA2D Private Macros |
AnnaBridge | 145:64910690c574 | 594 | * @{ |
AnnaBridge | 145:64910690c574 | 595 | */ |
AnnaBridge | 145:64910690c574 | 596 | #define IS_DMA2D_LAYER(LAYER) ((LAYER) <= DMA2D_MAX_LAYER) |
AnnaBridge | 161:aa5281ff4a02 | 597 | |
AnnaBridge | 161:aa5281ff4a02 | 598 | #if defined(STM32L4R5xx) || defined(STM32L4R7xx) || defined(STM32L4R9xx) || defined(STM32L4S5xx) || defined(STM32L4S7xx) || defined(STM32L4S9xx) |
AnnaBridge | 161:aa5281ff4a02 | 599 | #define IS_DMA2D_MODE(MODE) (((MODE) == DMA2D_M2M) || ((MODE) == DMA2D_M2M_PFC) || \ |
AnnaBridge | 161:aa5281ff4a02 | 600 | ((MODE) == DMA2D_M2M_BLEND) || ((MODE) == DMA2D_R2M) || \ |
AnnaBridge | 161:aa5281ff4a02 | 601 | ((MODE) == DMA2D_M2M_BLEND_FG) || ((MODE) == DMA2D_M2M_BLEND_BG)) |
AnnaBridge | 161:aa5281ff4a02 | 602 | #else |
AnnaBridge | 145:64910690c574 | 603 | #define IS_DMA2D_MODE(MODE) (((MODE) == DMA2D_M2M) || ((MODE) == DMA2D_M2M_PFC) || \ |
AnnaBridge | 145:64910690c574 | 604 | ((MODE) == DMA2D_M2M_BLEND) || ((MODE) == DMA2D_R2M)) |
AnnaBridge | 161:aa5281ff4a02 | 605 | #endif /* STM32L4R5xx || STM32L4R7xx || STM32L4R9xx || STM32L4S5xx || STM32L4S7xx || STM32L4S9xx */ |
AnnaBridge | 161:aa5281ff4a02 | 606 | |
AnnaBridge | 145:64910690c574 | 607 | #define IS_DMA2D_CMODE(MODE_ARGB) (((MODE_ARGB) == DMA2D_OUTPUT_ARGB8888) || ((MODE_ARGB) == DMA2D_OUTPUT_RGB888) || \ |
AnnaBridge | 145:64910690c574 | 608 | ((MODE_ARGB) == DMA2D_OUTPUT_RGB565) || ((MODE_ARGB) == DMA2D_OUTPUT_ARGB1555) || \ |
AnnaBridge | 145:64910690c574 | 609 | ((MODE_ARGB) == DMA2D_OUTPUT_ARGB4444)) |
AnnaBridge | 145:64910690c574 | 610 | #define IS_DMA2D_COLOR(COLOR) ((COLOR) <= DMA2D_COLOR_VALUE) |
AnnaBridge | 145:64910690c574 | 611 | #define IS_DMA2D_LINE(LINE) ((LINE) <= DMA2D_LINE) |
AnnaBridge | 145:64910690c574 | 612 | #define IS_DMA2D_PIXEL(PIXEL) ((PIXEL) <= DMA2D_PIXEL) |
AnnaBridge | 145:64910690c574 | 613 | #define IS_DMA2D_OFFSET(OOFFSET) ((OOFFSET) <= DMA2D_OFFSET) |
AnnaBridge | 145:64910690c574 | 614 | #define IS_DMA2D_INPUT_COLOR_MODE(INPUT_CM) (((INPUT_CM) == DMA2D_INPUT_ARGB8888) || ((INPUT_CM) == DMA2D_INPUT_RGB888) || \ |
AnnaBridge | 145:64910690c574 | 615 | ((INPUT_CM) == DMA2D_INPUT_RGB565) || ((INPUT_CM) == DMA2D_INPUT_ARGB1555) || \ |
AnnaBridge | 145:64910690c574 | 616 | ((INPUT_CM) == DMA2D_INPUT_ARGB4444) || ((INPUT_CM) == DMA2D_INPUT_L8) || \ |
AnnaBridge | 145:64910690c574 | 617 | ((INPUT_CM) == DMA2D_INPUT_AL44) || ((INPUT_CM) == DMA2D_INPUT_AL88) || \ |
AnnaBridge | 145:64910690c574 | 618 | ((INPUT_CM) == DMA2D_INPUT_L4) || ((INPUT_CM) == DMA2D_INPUT_A8) || \ |
AnnaBridge | 145:64910690c574 | 619 | ((INPUT_CM) == DMA2D_INPUT_A4)) |
AnnaBridge | 145:64910690c574 | 620 | #define IS_DMA2D_ALPHA_MODE(AlphaMode) (((AlphaMode) == DMA2D_NO_MODIF_ALPHA) || \ |
AnnaBridge | 145:64910690c574 | 621 | ((AlphaMode) == DMA2D_REPLACE_ALPHA) || \ |
AnnaBridge | 145:64910690c574 | 622 | ((AlphaMode) == DMA2D_COMBINE_ALPHA)) |
AnnaBridge | 145:64910690c574 | 623 | |
AnnaBridge | 145:64910690c574 | 624 | #define IS_DMA2D_ALPHA_INVERTED(Alpha_Inverted) (((Alpha_Inverted) == DMA2D_REGULAR_ALPHA) || \ |
AnnaBridge | 145:64910690c574 | 625 | ((Alpha_Inverted) == DMA2D_INVERTED_ALPHA)) |
AnnaBridge | 145:64910690c574 | 626 | |
AnnaBridge | 145:64910690c574 | 627 | #define IS_DMA2D_RB_SWAP(RB_Swap) (((RB_Swap) == DMA2D_RB_REGULAR) || \ |
AnnaBridge | 145:64910690c574 | 628 | ((RB_Swap) == DMA2D_RB_SWAP)) |
AnnaBridge | 145:64910690c574 | 629 | |
AnnaBridge | 161:aa5281ff4a02 | 630 | #if defined(STM32L4R5xx) || defined(STM32L4R7xx) || defined(STM32L4R9xx) || defined(STM32L4S5xx) || defined(STM32L4S7xx) || defined(STM32L4S9xx) |
AnnaBridge | 161:aa5281ff4a02 | 631 | #define IS_DMA2D_LOM_MODE(LOM) (((LOM) == DMA2D_LOM_PIXELS) || \ |
AnnaBridge | 161:aa5281ff4a02 | 632 | ((LOM) == DMA2D_LOM_BYTES)) |
AnnaBridge | 161:aa5281ff4a02 | 633 | |
AnnaBridge | 161:aa5281ff4a02 | 634 | #define IS_DMA2D_BYTES_SWAP(BYTES_SWAP) (((BYTES_SWAP) == DMA2D_BYTES_REGULAR) || \ |
AnnaBridge | 161:aa5281ff4a02 | 635 | ((BYTES_SWAP) == DMA2D_BYTES_SWAP)) |
AnnaBridge | 161:aa5281ff4a02 | 636 | |
AnnaBridge | 161:aa5281ff4a02 | 637 | #endif /* STM32L4R5xx || STM32L4R7xx || STM32L4R9xx || STM32L4S5xx || STM32L4S7xx || STM32L4S9xx */ |
AnnaBridge | 161:aa5281ff4a02 | 638 | |
AnnaBridge | 145:64910690c574 | 639 | #define IS_DMA2D_CLUT_CM(CLUT_CM) (((CLUT_CM) == DMA2D_CCM_ARGB8888) || ((CLUT_CM) == DMA2D_CCM_RGB888)) |
AnnaBridge | 145:64910690c574 | 640 | #define IS_DMA2D_CLUT_SIZE(CLUT_SIZE) ((CLUT_SIZE) <= DMA2D_CLUT_SIZE) |
AnnaBridge | 145:64910690c574 | 641 | #define IS_DMA2D_LINEWATERMARK(LineWatermark) ((LineWatermark) <= DMA2D_LINE_WATERMARK_MAX) |
AnnaBridge | 145:64910690c574 | 642 | #define IS_DMA2D_IT(IT) (((IT) == DMA2D_IT_CTC) || ((IT) == DMA2D_IT_CAE) || \ |
AnnaBridge | 145:64910690c574 | 643 | ((IT) == DMA2D_IT_TW) || ((IT) == DMA2D_IT_TC) || \ |
AnnaBridge | 145:64910690c574 | 644 | ((IT) == DMA2D_IT_TE) || ((IT) == DMA2D_IT_CE)) |
AnnaBridge | 145:64910690c574 | 645 | #define IS_DMA2D_GET_FLAG(FLAG) (((FLAG) == DMA2D_FLAG_CTC) || ((FLAG) == DMA2D_FLAG_CAE) || \ |
AnnaBridge | 145:64910690c574 | 646 | ((FLAG) == DMA2D_FLAG_TW) || ((FLAG) == DMA2D_FLAG_TC) || \ |
AnnaBridge | 145:64910690c574 | 647 | ((FLAG) == DMA2D_FLAG_TE) || ((FLAG) == DMA2D_FLAG_CE)) |
AnnaBridge | 145:64910690c574 | 648 | /** |
AnnaBridge | 145:64910690c574 | 649 | * @} |
AnnaBridge | 145:64910690c574 | 650 | */ |
AnnaBridge | 145:64910690c574 | 651 | |
AnnaBridge | 145:64910690c574 | 652 | /** |
AnnaBridge | 145:64910690c574 | 653 | * @} |
AnnaBridge | 145:64910690c574 | 654 | */ |
AnnaBridge | 145:64910690c574 | 655 | |
AnnaBridge | 145:64910690c574 | 656 | /** |
AnnaBridge | 145:64910690c574 | 657 | * @} |
AnnaBridge | 145:64910690c574 | 658 | */ |
AnnaBridge | 145:64910690c574 | 659 | |
AnnaBridge | 145:64910690c574 | 660 | #endif /* STM32L496xx || STM32L4A6xx || */ |
AnnaBridge | 161:aa5281ff4a02 | 661 | /* STM32L4R5xx || STM32L4R7xx || STM32L4R9xx || STM32L4S5xx || STM32L4S7xx || STM32L4S9xx */ |
AnnaBridge | 145:64910690c574 | 662 | |
AnnaBridge | 145:64910690c574 | 663 | #ifdef __cplusplus |
AnnaBridge | 145:64910690c574 | 664 | } |
AnnaBridge | 145:64910690c574 | 665 | #endif |
AnnaBridge | 145:64910690c574 | 666 | |
AnnaBridge | 145:64910690c574 | 667 | #endif /* __STM32L4xx_HAL_DMA2D_H */ |
AnnaBridge | 145:64910690c574 | 668 | |
AnnaBridge | 145:64910690c574 | 669 | /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ |