The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.
Dependents: hello SerialTestv11 SerialTestv12 Sierpinski ... more
mbed 2
This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.
TARGET_NUCLEO_L432KC/TOOLCHAIN_ARM_STD/stm32l4xx_hal_cortex.h@172:65be27845400, 2019-02-20 (annotated)
- Committer:
- AnnaBridge
- Date:
- Wed Feb 20 20:53:29 2019 +0000
- Revision:
- 172:65be27845400
- Parent:
- 171:3a7713b1edbc
mbed library release version 165
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
AnnaBridge | 145:64910690c574 | 1 | /** |
AnnaBridge | 145:64910690c574 | 2 | ****************************************************************************** |
AnnaBridge | 145:64910690c574 | 3 | * @file stm32l4xx_hal_cortex.h |
AnnaBridge | 145:64910690c574 | 4 | * @author MCD Application Team |
AnnaBridge | 145:64910690c574 | 5 | * @brief Header file of CORTEX HAL module. |
AnnaBridge | 145:64910690c574 | 6 | ****************************************************************************** |
AnnaBridge | 145:64910690c574 | 7 | * @attention |
AnnaBridge | 145:64910690c574 | 8 | * |
AnnaBridge | 145:64910690c574 | 9 | * <h2><center>© COPYRIGHT(c) 2017 STMicroelectronics</center></h2> |
AnnaBridge | 145:64910690c574 | 10 | * |
AnnaBridge | 145:64910690c574 | 11 | * Redistribution and use in source and binary forms, with or without modification, |
AnnaBridge | 145:64910690c574 | 12 | * are permitted provided that the following conditions are met: |
AnnaBridge | 145:64910690c574 | 13 | * 1. Redistributions of source code must retain the above copyright notice, |
AnnaBridge | 145:64910690c574 | 14 | * this list of conditions and the following disclaimer. |
AnnaBridge | 145:64910690c574 | 15 | * 2. Redistributions in binary form must reproduce the above copyright notice, |
AnnaBridge | 145:64910690c574 | 16 | * this list of conditions and the following disclaimer in the documentation |
AnnaBridge | 145:64910690c574 | 17 | * and/or other materials provided with the distribution. |
AnnaBridge | 145:64910690c574 | 18 | * 3. Neither the name of STMicroelectronics nor the names of its contributors |
AnnaBridge | 145:64910690c574 | 19 | * may be used to endorse or promote products derived from this software |
AnnaBridge | 145:64910690c574 | 20 | * without specific prior written permission. |
AnnaBridge | 145:64910690c574 | 21 | * |
AnnaBridge | 145:64910690c574 | 22 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
AnnaBridge | 145:64910690c574 | 23 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
AnnaBridge | 145:64910690c574 | 24 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE |
AnnaBridge | 145:64910690c574 | 25 | * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE |
AnnaBridge | 145:64910690c574 | 26 | * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL |
AnnaBridge | 145:64910690c574 | 27 | * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR |
AnnaBridge | 145:64910690c574 | 28 | * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER |
AnnaBridge | 145:64910690c574 | 29 | * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, |
AnnaBridge | 145:64910690c574 | 30 | * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
AnnaBridge | 145:64910690c574 | 31 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
AnnaBridge | 145:64910690c574 | 32 | * |
AnnaBridge | 145:64910690c574 | 33 | ****************************************************************************** |
AnnaBridge | 145:64910690c574 | 34 | */ |
AnnaBridge | 145:64910690c574 | 35 | |
AnnaBridge | 145:64910690c574 | 36 | /* Define to prevent recursive inclusion -------------------------------------*/ |
AnnaBridge | 145:64910690c574 | 37 | #ifndef __STM32L4xx_HAL_CORTEX_H |
AnnaBridge | 145:64910690c574 | 38 | #define __STM32L4xx_HAL_CORTEX_H |
AnnaBridge | 145:64910690c574 | 39 | |
AnnaBridge | 145:64910690c574 | 40 | #ifdef __cplusplus |
AnnaBridge | 145:64910690c574 | 41 | extern "C" { |
AnnaBridge | 145:64910690c574 | 42 | #endif |
AnnaBridge | 145:64910690c574 | 43 | |
AnnaBridge | 145:64910690c574 | 44 | /* Includes ------------------------------------------------------------------*/ |
AnnaBridge | 145:64910690c574 | 45 | #include "stm32l4xx_hal_def.h" |
AnnaBridge | 145:64910690c574 | 46 | |
AnnaBridge | 145:64910690c574 | 47 | /** @addtogroup STM32L4xx_HAL_Driver |
AnnaBridge | 145:64910690c574 | 48 | * @{ |
AnnaBridge | 145:64910690c574 | 49 | */ |
AnnaBridge | 145:64910690c574 | 50 | |
AnnaBridge | 145:64910690c574 | 51 | /** @defgroup CORTEX CORTEX |
AnnaBridge | 145:64910690c574 | 52 | * @{ |
AnnaBridge | 145:64910690c574 | 53 | */ |
AnnaBridge | 145:64910690c574 | 54 | |
AnnaBridge | 145:64910690c574 | 55 | /* Exported types ------------------------------------------------------------*/ |
AnnaBridge | 145:64910690c574 | 56 | /** @defgroup CORTEX_Exported_Types CORTEX Exported Types |
AnnaBridge | 145:64910690c574 | 57 | * @{ |
AnnaBridge | 145:64910690c574 | 58 | */ |
AnnaBridge | 145:64910690c574 | 59 | |
AnnaBridge | 145:64910690c574 | 60 | #if (__MPU_PRESENT == 1) |
AnnaBridge | 145:64910690c574 | 61 | /** @defgroup CORTEX_MPU_Region_Initialization_Structure_definition MPU Region Initialization Structure Definition |
AnnaBridge | 145:64910690c574 | 62 | * @{ |
AnnaBridge | 145:64910690c574 | 63 | */ |
AnnaBridge | 145:64910690c574 | 64 | typedef struct |
AnnaBridge | 145:64910690c574 | 65 | { |
AnnaBridge | 145:64910690c574 | 66 | uint8_t Enable; /*!< Specifies the status of the region. |
AnnaBridge | 145:64910690c574 | 67 | This parameter can be a value of @ref CORTEX_MPU_Region_Enable */ |
AnnaBridge | 145:64910690c574 | 68 | uint8_t Number; /*!< Specifies the number of the region to protect. |
AnnaBridge | 145:64910690c574 | 69 | This parameter can be a value of @ref CORTEX_MPU_Region_Number */ |
AnnaBridge | 145:64910690c574 | 70 | uint32_t BaseAddress; /*!< Specifies the base address of the region to protect. */ |
AnnaBridge | 145:64910690c574 | 71 | uint8_t Size; /*!< Specifies the size of the region to protect. |
AnnaBridge | 145:64910690c574 | 72 | This parameter can be a value of @ref CORTEX_MPU_Region_Size */ |
AnnaBridge | 145:64910690c574 | 73 | uint8_t SubRegionDisable; /*!< Specifies the number of the subregion protection to disable. |
AnnaBridge | 145:64910690c574 | 74 | This parameter must be a number between Min_Data = 0x00 and Max_Data = 0xFF */ |
AnnaBridge | 145:64910690c574 | 75 | uint8_t TypeExtField; /*!< Specifies the TEX field level. |
AnnaBridge | 145:64910690c574 | 76 | This parameter can be a value of @ref CORTEX_MPU_TEX_Levels */ |
AnnaBridge | 145:64910690c574 | 77 | uint8_t AccessPermission; /*!< Specifies the region access permission type. |
AnnaBridge | 145:64910690c574 | 78 | This parameter can be a value of @ref CORTEX_MPU_Region_Permission_Attributes */ |
AnnaBridge | 145:64910690c574 | 79 | uint8_t DisableExec; /*!< Specifies the instruction access status. |
AnnaBridge | 145:64910690c574 | 80 | This parameter can be a value of @ref CORTEX_MPU_Instruction_Access */ |
AnnaBridge | 145:64910690c574 | 81 | uint8_t IsShareable; /*!< Specifies the shareability status of the protected region. |
AnnaBridge | 145:64910690c574 | 82 | This parameter can be a value of @ref CORTEX_MPU_Access_Shareable */ |
AnnaBridge | 145:64910690c574 | 83 | uint8_t IsCacheable; /*!< Specifies the cacheable status of the region protected. |
AnnaBridge | 145:64910690c574 | 84 | This parameter can be a value of @ref CORTEX_MPU_Access_Cacheable */ |
AnnaBridge | 145:64910690c574 | 85 | uint8_t IsBufferable; /*!< Specifies the bufferable status of the protected region. |
AnnaBridge | 145:64910690c574 | 86 | This parameter can be a value of @ref CORTEX_MPU_Access_Bufferable */ |
AnnaBridge | 145:64910690c574 | 87 | }MPU_Region_InitTypeDef; |
AnnaBridge | 145:64910690c574 | 88 | /** |
AnnaBridge | 145:64910690c574 | 89 | * @} |
AnnaBridge | 145:64910690c574 | 90 | */ |
AnnaBridge | 145:64910690c574 | 91 | #endif /* __MPU_PRESENT */ |
AnnaBridge | 145:64910690c574 | 92 | |
AnnaBridge | 145:64910690c574 | 93 | /** |
AnnaBridge | 145:64910690c574 | 94 | * @} |
AnnaBridge | 145:64910690c574 | 95 | */ |
AnnaBridge | 145:64910690c574 | 96 | |
AnnaBridge | 145:64910690c574 | 97 | /* Exported constants --------------------------------------------------------*/ |
AnnaBridge | 145:64910690c574 | 98 | |
AnnaBridge | 145:64910690c574 | 99 | /** @defgroup CORTEX_Exported_Constants CORTEX Exported Constants |
AnnaBridge | 145:64910690c574 | 100 | * @{ |
AnnaBridge | 145:64910690c574 | 101 | */ |
AnnaBridge | 145:64910690c574 | 102 | |
AnnaBridge | 145:64910690c574 | 103 | /** @defgroup CORTEX_Preemption_Priority_Group CORTEX Preemption Priority Group |
AnnaBridge | 145:64910690c574 | 104 | * @{ |
AnnaBridge | 145:64910690c574 | 105 | */ |
AnnaBridge | 145:64910690c574 | 106 | #define NVIC_PRIORITYGROUP_0 ((uint32_t)0x00000007) /*!< 0 bit for pre-emption priority, |
AnnaBridge | 145:64910690c574 | 107 | 4 bits for subpriority */ |
AnnaBridge | 145:64910690c574 | 108 | #define NVIC_PRIORITYGROUP_1 ((uint32_t)0x00000006) /*!< 1 bit for pre-emption priority, |
AnnaBridge | 145:64910690c574 | 109 | 3 bits for subpriority */ |
AnnaBridge | 145:64910690c574 | 110 | #define NVIC_PRIORITYGROUP_2 ((uint32_t)0x00000005) /*!< 2 bits for pre-emption priority, |
AnnaBridge | 145:64910690c574 | 111 | 2 bits for subpriority */ |
AnnaBridge | 145:64910690c574 | 112 | #define NVIC_PRIORITYGROUP_3 ((uint32_t)0x00000004) /*!< 3 bits for pre-emption priority, |
AnnaBridge | 145:64910690c574 | 113 | 1 bit for subpriority */ |
AnnaBridge | 145:64910690c574 | 114 | #define NVIC_PRIORITYGROUP_4 ((uint32_t)0x00000003) /*!< 4 bits for pre-emption priority, |
AnnaBridge | 145:64910690c574 | 115 | 0 bit for subpriority */ |
AnnaBridge | 145:64910690c574 | 116 | /** |
AnnaBridge | 145:64910690c574 | 117 | * @} |
AnnaBridge | 145:64910690c574 | 118 | */ |
AnnaBridge | 145:64910690c574 | 119 | |
AnnaBridge | 145:64910690c574 | 120 | /** @defgroup CORTEX_SysTick_clock_source CORTEX SysTick clock source |
AnnaBridge | 145:64910690c574 | 121 | * @{ |
AnnaBridge | 145:64910690c574 | 122 | */ |
AnnaBridge | 145:64910690c574 | 123 | #define SYSTICK_CLKSOURCE_HCLK_DIV8 ((uint32_t)0x00000000) |
AnnaBridge | 145:64910690c574 | 124 | #define SYSTICK_CLKSOURCE_HCLK ((uint32_t)0x00000004) |
AnnaBridge | 145:64910690c574 | 125 | /** |
AnnaBridge | 145:64910690c574 | 126 | * @} |
AnnaBridge | 145:64910690c574 | 127 | */ |
AnnaBridge | 145:64910690c574 | 128 | |
AnnaBridge | 145:64910690c574 | 129 | #if (__MPU_PRESENT == 1) |
AnnaBridge | 145:64910690c574 | 130 | /** @defgroup CORTEX_MPU_HFNMI_PRIVDEF_Control CORTEX MPU HFNMI and PRIVILEGED Access control |
AnnaBridge | 145:64910690c574 | 131 | * @{ |
AnnaBridge | 145:64910690c574 | 132 | */ |
AnnaBridge | 145:64910690c574 | 133 | #define MPU_HFNMI_PRIVDEF_NONE ((uint32_t)0x00000000) |
AnnaBridge | 145:64910690c574 | 134 | #define MPU_HARDFAULT_NMI ((uint32_t)0x00000002) |
AnnaBridge | 145:64910690c574 | 135 | #define MPU_PRIVILEGED_DEFAULT ((uint32_t)0x00000004) |
AnnaBridge | 145:64910690c574 | 136 | #define MPU_HFNMI_PRIVDEF ((uint32_t)0x00000006) |
AnnaBridge | 145:64910690c574 | 137 | /** |
AnnaBridge | 145:64910690c574 | 138 | * @} |
AnnaBridge | 145:64910690c574 | 139 | */ |
AnnaBridge | 145:64910690c574 | 140 | |
AnnaBridge | 145:64910690c574 | 141 | /** @defgroup CORTEX_MPU_Region_Enable CORTEX MPU Region Enable |
AnnaBridge | 145:64910690c574 | 142 | * @{ |
AnnaBridge | 145:64910690c574 | 143 | */ |
AnnaBridge | 145:64910690c574 | 144 | #define MPU_REGION_ENABLE ((uint8_t)0x01) |
AnnaBridge | 145:64910690c574 | 145 | #define MPU_REGION_DISABLE ((uint8_t)0x00) |
AnnaBridge | 145:64910690c574 | 146 | /** |
AnnaBridge | 145:64910690c574 | 147 | * @} |
AnnaBridge | 145:64910690c574 | 148 | */ |
AnnaBridge | 145:64910690c574 | 149 | |
AnnaBridge | 145:64910690c574 | 150 | /** @defgroup CORTEX_MPU_Instruction_Access CORTEX MPU Instruction Access |
AnnaBridge | 145:64910690c574 | 151 | * @{ |
AnnaBridge | 145:64910690c574 | 152 | */ |
AnnaBridge | 145:64910690c574 | 153 | #define MPU_INSTRUCTION_ACCESS_ENABLE ((uint8_t)0x00) |
AnnaBridge | 145:64910690c574 | 154 | #define MPU_INSTRUCTION_ACCESS_DISABLE ((uint8_t)0x01) |
AnnaBridge | 145:64910690c574 | 155 | /** |
AnnaBridge | 145:64910690c574 | 156 | * @} |
AnnaBridge | 145:64910690c574 | 157 | */ |
AnnaBridge | 145:64910690c574 | 158 | |
AnnaBridge | 145:64910690c574 | 159 | /** @defgroup CORTEX_MPU_Access_Shareable CORTEX MPU Instruction Access Shareable |
AnnaBridge | 145:64910690c574 | 160 | * @{ |
AnnaBridge | 145:64910690c574 | 161 | */ |
AnnaBridge | 145:64910690c574 | 162 | #define MPU_ACCESS_SHAREABLE ((uint8_t)0x01) |
AnnaBridge | 145:64910690c574 | 163 | #define MPU_ACCESS_NOT_SHAREABLE ((uint8_t)0x00) |
AnnaBridge | 145:64910690c574 | 164 | /** |
AnnaBridge | 145:64910690c574 | 165 | * @} |
AnnaBridge | 145:64910690c574 | 166 | */ |
AnnaBridge | 145:64910690c574 | 167 | |
AnnaBridge | 145:64910690c574 | 168 | /** @defgroup CORTEX_MPU_Access_Cacheable CORTEX MPU Instruction Access Cacheable |
AnnaBridge | 145:64910690c574 | 169 | * @{ |
AnnaBridge | 145:64910690c574 | 170 | */ |
AnnaBridge | 145:64910690c574 | 171 | #define MPU_ACCESS_CACHEABLE ((uint8_t)0x01) |
AnnaBridge | 145:64910690c574 | 172 | #define MPU_ACCESS_NOT_CACHEABLE ((uint8_t)0x00) |
AnnaBridge | 145:64910690c574 | 173 | /** |
AnnaBridge | 145:64910690c574 | 174 | * @} |
AnnaBridge | 145:64910690c574 | 175 | */ |
AnnaBridge | 145:64910690c574 | 176 | |
AnnaBridge | 145:64910690c574 | 177 | /** @defgroup CORTEX_MPU_Access_Bufferable CORTEX MPU Instruction Access Bufferable |
AnnaBridge | 145:64910690c574 | 178 | * @{ |
AnnaBridge | 145:64910690c574 | 179 | */ |
AnnaBridge | 145:64910690c574 | 180 | #define MPU_ACCESS_BUFFERABLE ((uint8_t)0x01) |
AnnaBridge | 145:64910690c574 | 181 | #define MPU_ACCESS_NOT_BUFFERABLE ((uint8_t)0x00) |
AnnaBridge | 145:64910690c574 | 182 | /** |
AnnaBridge | 145:64910690c574 | 183 | * @} |
AnnaBridge | 145:64910690c574 | 184 | */ |
AnnaBridge | 145:64910690c574 | 185 | |
AnnaBridge | 145:64910690c574 | 186 | /** @defgroup CORTEX_MPU_TEX_Levels CORTEX MPU TEX Levels |
AnnaBridge | 145:64910690c574 | 187 | * @{ |
AnnaBridge | 145:64910690c574 | 188 | */ |
AnnaBridge | 145:64910690c574 | 189 | #define MPU_TEX_LEVEL0 ((uint8_t)0x00) |
AnnaBridge | 145:64910690c574 | 190 | #define MPU_TEX_LEVEL1 ((uint8_t)0x01) |
AnnaBridge | 145:64910690c574 | 191 | #define MPU_TEX_LEVEL2 ((uint8_t)0x02) |
AnnaBridge | 145:64910690c574 | 192 | /** |
AnnaBridge | 145:64910690c574 | 193 | * @} |
AnnaBridge | 145:64910690c574 | 194 | */ |
AnnaBridge | 145:64910690c574 | 195 | |
AnnaBridge | 145:64910690c574 | 196 | /** @defgroup CORTEX_MPU_Region_Size CORTEX MPU Region Size |
AnnaBridge | 145:64910690c574 | 197 | * @{ |
AnnaBridge | 145:64910690c574 | 198 | */ |
AnnaBridge | 145:64910690c574 | 199 | #define MPU_REGION_SIZE_32B ((uint8_t)0x04) |
AnnaBridge | 145:64910690c574 | 200 | #define MPU_REGION_SIZE_64B ((uint8_t)0x05) |
AnnaBridge | 145:64910690c574 | 201 | #define MPU_REGION_SIZE_128B ((uint8_t)0x06) |
AnnaBridge | 145:64910690c574 | 202 | #define MPU_REGION_SIZE_256B ((uint8_t)0x07) |
AnnaBridge | 145:64910690c574 | 203 | #define MPU_REGION_SIZE_512B ((uint8_t)0x08) |
AnnaBridge | 145:64910690c574 | 204 | #define MPU_REGION_SIZE_1KB ((uint8_t)0x09) |
AnnaBridge | 145:64910690c574 | 205 | #define MPU_REGION_SIZE_2KB ((uint8_t)0x0A) |
AnnaBridge | 145:64910690c574 | 206 | #define MPU_REGION_SIZE_4KB ((uint8_t)0x0B) |
AnnaBridge | 145:64910690c574 | 207 | #define MPU_REGION_SIZE_8KB ((uint8_t)0x0C) |
AnnaBridge | 145:64910690c574 | 208 | #define MPU_REGION_SIZE_16KB ((uint8_t)0x0D) |
AnnaBridge | 145:64910690c574 | 209 | #define MPU_REGION_SIZE_32KB ((uint8_t)0x0E) |
AnnaBridge | 145:64910690c574 | 210 | #define MPU_REGION_SIZE_64KB ((uint8_t)0x0F) |
AnnaBridge | 145:64910690c574 | 211 | #define MPU_REGION_SIZE_128KB ((uint8_t)0x10) |
AnnaBridge | 145:64910690c574 | 212 | #define MPU_REGION_SIZE_256KB ((uint8_t)0x11) |
AnnaBridge | 145:64910690c574 | 213 | #define MPU_REGION_SIZE_512KB ((uint8_t)0x12) |
AnnaBridge | 145:64910690c574 | 214 | #define MPU_REGION_SIZE_1MB ((uint8_t)0x13) |
AnnaBridge | 145:64910690c574 | 215 | #define MPU_REGION_SIZE_2MB ((uint8_t)0x14) |
AnnaBridge | 145:64910690c574 | 216 | #define MPU_REGION_SIZE_4MB ((uint8_t)0x15) |
AnnaBridge | 145:64910690c574 | 217 | #define MPU_REGION_SIZE_8MB ((uint8_t)0x16) |
AnnaBridge | 145:64910690c574 | 218 | #define MPU_REGION_SIZE_16MB ((uint8_t)0x17) |
AnnaBridge | 145:64910690c574 | 219 | #define MPU_REGION_SIZE_32MB ((uint8_t)0x18) |
AnnaBridge | 145:64910690c574 | 220 | #define MPU_REGION_SIZE_64MB ((uint8_t)0x19) |
AnnaBridge | 145:64910690c574 | 221 | #define MPU_REGION_SIZE_128MB ((uint8_t)0x1A) |
AnnaBridge | 145:64910690c574 | 222 | #define MPU_REGION_SIZE_256MB ((uint8_t)0x1B) |
AnnaBridge | 145:64910690c574 | 223 | #define MPU_REGION_SIZE_512MB ((uint8_t)0x1C) |
AnnaBridge | 145:64910690c574 | 224 | #define MPU_REGION_SIZE_1GB ((uint8_t)0x1D) |
AnnaBridge | 145:64910690c574 | 225 | #define MPU_REGION_SIZE_2GB ((uint8_t)0x1E) |
AnnaBridge | 145:64910690c574 | 226 | #define MPU_REGION_SIZE_4GB ((uint8_t)0x1F) |
AnnaBridge | 145:64910690c574 | 227 | /** |
AnnaBridge | 145:64910690c574 | 228 | * @} |
AnnaBridge | 145:64910690c574 | 229 | */ |
AnnaBridge | 145:64910690c574 | 230 | |
AnnaBridge | 145:64910690c574 | 231 | /** @defgroup CORTEX_MPU_Region_Permission_Attributes CORTEX MPU Region Permission Attributes |
AnnaBridge | 145:64910690c574 | 232 | * @{ |
AnnaBridge | 145:64910690c574 | 233 | */ |
AnnaBridge | 145:64910690c574 | 234 | #define MPU_REGION_NO_ACCESS ((uint8_t)0x00) |
AnnaBridge | 145:64910690c574 | 235 | #define MPU_REGION_PRIV_RW ((uint8_t)0x01) |
AnnaBridge | 145:64910690c574 | 236 | #define MPU_REGION_PRIV_RW_URO ((uint8_t)0x02) |
AnnaBridge | 145:64910690c574 | 237 | #define MPU_REGION_FULL_ACCESS ((uint8_t)0x03) |
AnnaBridge | 145:64910690c574 | 238 | #define MPU_REGION_PRIV_RO ((uint8_t)0x05) |
AnnaBridge | 145:64910690c574 | 239 | #define MPU_REGION_PRIV_RO_URO ((uint8_t)0x06) |
AnnaBridge | 145:64910690c574 | 240 | /** |
AnnaBridge | 145:64910690c574 | 241 | * @} |
AnnaBridge | 145:64910690c574 | 242 | */ |
AnnaBridge | 145:64910690c574 | 243 | |
AnnaBridge | 145:64910690c574 | 244 | /** @defgroup CORTEX_MPU_Region_Number CORTEX MPU Region Number |
AnnaBridge | 145:64910690c574 | 245 | * @{ |
AnnaBridge | 145:64910690c574 | 246 | */ |
AnnaBridge | 145:64910690c574 | 247 | #define MPU_REGION_NUMBER0 ((uint8_t)0x00) |
AnnaBridge | 145:64910690c574 | 248 | #define MPU_REGION_NUMBER1 ((uint8_t)0x01) |
AnnaBridge | 145:64910690c574 | 249 | #define MPU_REGION_NUMBER2 ((uint8_t)0x02) |
AnnaBridge | 145:64910690c574 | 250 | #define MPU_REGION_NUMBER3 ((uint8_t)0x03) |
AnnaBridge | 145:64910690c574 | 251 | #define MPU_REGION_NUMBER4 ((uint8_t)0x04) |
AnnaBridge | 145:64910690c574 | 252 | #define MPU_REGION_NUMBER5 ((uint8_t)0x05) |
AnnaBridge | 145:64910690c574 | 253 | #define MPU_REGION_NUMBER6 ((uint8_t)0x06) |
AnnaBridge | 145:64910690c574 | 254 | #define MPU_REGION_NUMBER7 ((uint8_t)0x07) |
AnnaBridge | 145:64910690c574 | 255 | /** |
AnnaBridge | 145:64910690c574 | 256 | * @} |
AnnaBridge | 145:64910690c574 | 257 | */ |
AnnaBridge | 145:64910690c574 | 258 | #endif /* __MPU_PRESENT */ |
AnnaBridge | 145:64910690c574 | 259 | |
AnnaBridge | 145:64910690c574 | 260 | /** |
AnnaBridge | 145:64910690c574 | 261 | * @} |
AnnaBridge | 145:64910690c574 | 262 | */ |
AnnaBridge | 145:64910690c574 | 263 | |
AnnaBridge | 145:64910690c574 | 264 | /* Exported macros -----------------------------------------------------------*/ |
AnnaBridge | 145:64910690c574 | 265 | /** @defgroup CORTEX_Exported_Macros CORTEX Exported Macros |
AnnaBridge | 145:64910690c574 | 266 | * @{ |
AnnaBridge | 145:64910690c574 | 267 | */ |
AnnaBridge | 145:64910690c574 | 268 | |
AnnaBridge | 145:64910690c574 | 269 | /** |
AnnaBridge | 145:64910690c574 | 270 | * @} |
AnnaBridge | 145:64910690c574 | 271 | */ |
AnnaBridge | 145:64910690c574 | 272 | |
AnnaBridge | 145:64910690c574 | 273 | /* Exported functions --------------------------------------------------------*/ |
AnnaBridge | 145:64910690c574 | 274 | /** @defgroup CORTEX_Exported_Functions CORTEX Exported Functions |
AnnaBridge | 145:64910690c574 | 275 | * @{ |
AnnaBridge | 145:64910690c574 | 276 | */ |
AnnaBridge | 145:64910690c574 | 277 | |
AnnaBridge | 145:64910690c574 | 278 | /** @defgroup CORTEX_Exported_Functions_Group1 Initialization and Configuration functions |
AnnaBridge | 145:64910690c574 | 279 | * @brief Initialization and Configuration functions |
AnnaBridge | 145:64910690c574 | 280 | * @{ |
AnnaBridge | 145:64910690c574 | 281 | */ |
AnnaBridge | 145:64910690c574 | 282 | /* Initialization and Configuration functions *****************************/ |
AnnaBridge | 145:64910690c574 | 283 | void HAL_NVIC_SetPriorityGrouping(uint32_t PriorityGroup); |
AnnaBridge | 145:64910690c574 | 284 | void HAL_NVIC_SetPriority(IRQn_Type IRQn, uint32_t PreemptPriority, uint32_t SubPriority); |
AnnaBridge | 145:64910690c574 | 285 | void HAL_NVIC_EnableIRQ(IRQn_Type IRQn); |
AnnaBridge | 145:64910690c574 | 286 | void HAL_NVIC_DisableIRQ(IRQn_Type IRQn); |
AnnaBridge | 145:64910690c574 | 287 | void HAL_NVIC_SystemReset(void); |
AnnaBridge | 145:64910690c574 | 288 | uint32_t HAL_SYSTICK_Config(uint32_t TicksNumb); |
AnnaBridge | 145:64910690c574 | 289 | |
AnnaBridge | 145:64910690c574 | 290 | /** |
AnnaBridge | 145:64910690c574 | 291 | * @} |
AnnaBridge | 145:64910690c574 | 292 | */ |
AnnaBridge | 145:64910690c574 | 293 | |
AnnaBridge | 145:64910690c574 | 294 | /** @defgroup CORTEX_Exported_Functions_Group2 Peripheral Control functions |
AnnaBridge | 145:64910690c574 | 295 | * @brief Cortex control functions |
AnnaBridge | 145:64910690c574 | 296 | * @{ |
AnnaBridge | 145:64910690c574 | 297 | */ |
AnnaBridge | 145:64910690c574 | 298 | /* Peripheral Control functions ***********************************************/ |
AnnaBridge | 145:64910690c574 | 299 | uint32_t HAL_NVIC_GetPriorityGrouping(void); |
AnnaBridge | 145:64910690c574 | 300 | void HAL_NVIC_GetPriority(IRQn_Type IRQn, uint32_t PriorityGroup, uint32_t* pPreemptPriority, uint32_t* pSubPriority); |
AnnaBridge | 145:64910690c574 | 301 | uint32_t HAL_NVIC_GetPendingIRQ(IRQn_Type IRQn); |
AnnaBridge | 145:64910690c574 | 302 | void HAL_NVIC_SetPendingIRQ(IRQn_Type IRQn); |
AnnaBridge | 145:64910690c574 | 303 | void HAL_NVIC_ClearPendingIRQ(IRQn_Type IRQn); |
AnnaBridge | 145:64910690c574 | 304 | uint32_t HAL_NVIC_GetActive(IRQn_Type IRQn); |
AnnaBridge | 145:64910690c574 | 305 | void HAL_SYSTICK_CLKSourceConfig(uint32_t CLKSource); |
AnnaBridge | 145:64910690c574 | 306 | void HAL_SYSTICK_IRQHandler(void); |
AnnaBridge | 145:64910690c574 | 307 | void HAL_SYSTICK_Callback(void); |
AnnaBridge | 145:64910690c574 | 308 | |
AnnaBridge | 145:64910690c574 | 309 | #if (__MPU_PRESENT == 1) |
AnnaBridge | 161:aa5281ff4a02 | 310 | void HAL_MPU_Enable(uint32_t MPU_Control); |
AnnaBridge | 161:aa5281ff4a02 | 311 | void HAL_MPU_Disable(void); |
AnnaBridge | 145:64910690c574 | 312 | void HAL_MPU_ConfigRegion(MPU_Region_InitTypeDef *MPU_Init); |
AnnaBridge | 145:64910690c574 | 313 | #endif /* __MPU_PRESENT */ |
AnnaBridge | 145:64910690c574 | 314 | /** |
AnnaBridge | 145:64910690c574 | 315 | * @} |
AnnaBridge | 145:64910690c574 | 316 | */ |
AnnaBridge | 145:64910690c574 | 317 | |
AnnaBridge | 145:64910690c574 | 318 | /** |
AnnaBridge | 145:64910690c574 | 319 | * @} |
AnnaBridge | 145:64910690c574 | 320 | */ |
AnnaBridge | 145:64910690c574 | 321 | |
AnnaBridge | 145:64910690c574 | 322 | /* Private types -------------------------------------------------------------*/ |
AnnaBridge | 145:64910690c574 | 323 | /* Private variables ---------------------------------------------------------*/ |
AnnaBridge | 145:64910690c574 | 324 | /* Private constants ---------------------------------------------------------*/ |
AnnaBridge | 145:64910690c574 | 325 | /* Private macros ------------------------------------------------------------*/ |
AnnaBridge | 145:64910690c574 | 326 | /** @defgroup CORTEX_Private_Macros CORTEX Private Macros |
AnnaBridge | 145:64910690c574 | 327 | * @{ |
AnnaBridge | 145:64910690c574 | 328 | */ |
AnnaBridge | 145:64910690c574 | 329 | #define IS_NVIC_PRIORITY_GROUP(GROUP) (((GROUP) == NVIC_PRIORITYGROUP_0) || \ |
AnnaBridge | 145:64910690c574 | 330 | ((GROUP) == NVIC_PRIORITYGROUP_1) || \ |
AnnaBridge | 145:64910690c574 | 331 | ((GROUP) == NVIC_PRIORITYGROUP_2) || \ |
AnnaBridge | 145:64910690c574 | 332 | ((GROUP) == NVIC_PRIORITYGROUP_3) || \ |
AnnaBridge | 145:64910690c574 | 333 | ((GROUP) == NVIC_PRIORITYGROUP_4)) |
AnnaBridge | 145:64910690c574 | 334 | |
AnnaBridge | 145:64910690c574 | 335 | #define IS_NVIC_PREEMPTION_PRIORITY(PRIORITY) ((PRIORITY) < 0x10) |
AnnaBridge | 145:64910690c574 | 336 | |
AnnaBridge | 145:64910690c574 | 337 | #define IS_NVIC_SUB_PRIORITY(PRIORITY) ((PRIORITY) < 0x10) |
AnnaBridge | 145:64910690c574 | 338 | |
AnnaBridge | 145:64910690c574 | 339 | #define IS_NVIC_DEVICE_IRQ(IRQ) ((IRQ) >= 0x00) |
AnnaBridge | 145:64910690c574 | 340 | |
AnnaBridge | 145:64910690c574 | 341 | #define IS_SYSTICK_CLK_SOURCE(SOURCE) (((SOURCE) == SYSTICK_CLKSOURCE_HCLK) || \ |
AnnaBridge | 145:64910690c574 | 342 | ((SOURCE) == SYSTICK_CLKSOURCE_HCLK_DIV8)) |
AnnaBridge | 145:64910690c574 | 343 | |
AnnaBridge | 145:64910690c574 | 344 | #if (__MPU_PRESENT == 1) |
AnnaBridge | 145:64910690c574 | 345 | #define IS_MPU_REGION_ENABLE(STATE) (((STATE) == MPU_REGION_ENABLE) || \ |
AnnaBridge | 145:64910690c574 | 346 | ((STATE) == MPU_REGION_DISABLE)) |
AnnaBridge | 145:64910690c574 | 347 | |
AnnaBridge | 145:64910690c574 | 348 | #define IS_MPU_INSTRUCTION_ACCESS(STATE) (((STATE) == MPU_INSTRUCTION_ACCESS_ENABLE) || \ |
AnnaBridge | 145:64910690c574 | 349 | ((STATE) == MPU_INSTRUCTION_ACCESS_DISABLE)) |
AnnaBridge | 145:64910690c574 | 350 | |
AnnaBridge | 145:64910690c574 | 351 | #define IS_MPU_ACCESS_SHAREABLE(STATE) (((STATE) == MPU_ACCESS_SHAREABLE) || \ |
AnnaBridge | 145:64910690c574 | 352 | ((STATE) == MPU_ACCESS_NOT_SHAREABLE)) |
AnnaBridge | 145:64910690c574 | 353 | |
AnnaBridge | 145:64910690c574 | 354 | #define IS_MPU_ACCESS_CACHEABLE(STATE) (((STATE) == MPU_ACCESS_CACHEABLE) || \ |
AnnaBridge | 145:64910690c574 | 355 | ((STATE) == MPU_ACCESS_NOT_CACHEABLE)) |
AnnaBridge | 145:64910690c574 | 356 | |
AnnaBridge | 145:64910690c574 | 357 | #define IS_MPU_ACCESS_BUFFERABLE(STATE) (((STATE) == MPU_ACCESS_BUFFERABLE) || \ |
AnnaBridge | 145:64910690c574 | 358 | ((STATE) == MPU_ACCESS_NOT_BUFFERABLE)) |
AnnaBridge | 145:64910690c574 | 359 | |
AnnaBridge | 145:64910690c574 | 360 | #define IS_MPU_TEX_LEVEL(TYPE) (((TYPE) == MPU_TEX_LEVEL0) || \ |
AnnaBridge | 145:64910690c574 | 361 | ((TYPE) == MPU_TEX_LEVEL1) || \ |
AnnaBridge | 145:64910690c574 | 362 | ((TYPE) == MPU_TEX_LEVEL2)) |
AnnaBridge | 145:64910690c574 | 363 | |
AnnaBridge | 145:64910690c574 | 364 | #define IS_MPU_REGION_PERMISSION_ATTRIBUTE(TYPE) (((TYPE) == MPU_REGION_NO_ACCESS) || \ |
AnnaBridge | 145:64910690c574 | 365 | ((TYPE) == MPU_REGION_PRIV_RW) || \ |
AnnaBridge | 145:64910690c574 | 366 | ((TYPE) == MPU_REGION_PRIV_RW_URO) || \ |
AnnaBridge | 145:64910690c574 | 367 | ((TYPE) == MPU_REGION_FULL_ACCESS) || \ |
AnnaBridge | 145:64910690c574 | 368 | ((TYPE) == MPU_REGION_PRIV_RO) || \ |
AnnaBridge | 145:64910690c574 | 369 | ((TYPE) == MPU_REGION_PRIV_RO_URO)) |
AnnaBridge | 145:64910690c574 | 370 | |
AnnaBridge | 145:64910690c574 | 371 | #define IS_MPU_REGION_NUMBER(NUMBER) (((NUMBER) == MPU_REGION_NUMBER0) || \ |
AnnaBridge | 145:64910690c574 | 372 | ((NUMBER) == MPU_REGION_NUMBER1) || \ |
AnnaBridge | 145:64910690c574 | 373 | ((NUMBER) == MPU_REGION_NUMBER2) || \ |
AnnaBridge | 145:64910690c574 | 374 | ((NUMBER) == MPU_REGION_NUMBER3) || \ |
AnnaBridge | 145:64910690c574 | 375 | ((NUMBER) == MPU_REGION_NUMBER4) || \ |
AnnaBridge | 145:64910690c574 | 376 | ((NUMBER) == MPU_REGION_NUMBER5) || \ |
AnnaBridge | 145:64910690c574 | 377 | ((NUMBER) == MPU_REGION_NUMBER6) || \ |
AnnaBridge | 145:64910690c574 | 378 | ((NUMBER) == MPU_REGION_NUMBER7)) |
AnnaBridge | 145:64910690c574 | 379 | |
AnnaBridge | 145:64910690c574 | 380 | #define IS_MPU_REGION_SIZE(SIZE) (((SIZE) == MPU_REGION_SIZE_32B) || \ |
AnnaBridge | 145:64910690c574 | 381 | ((SIZE) == MPU_REGION_SIZE_64B) || \ |
AnnaBridge | 145:64910690c574 | 382 | ((SIZE) == MPU_REGION_SIZE_128B) || \ |
AnnaBridge | 145:64910690c574 | 383 | ((SIZE) == MPU_REGION_SIZE_256B) || \ |
AnnaBridge | 145:64910690c574 | 384 | ((SIZE) == MPU_REGION_SIZE_512B) || \ |
AnnaBridge | 145:64910690c574 | 385 | ((SIZE) == MPU_REGION_SIZE_1KB) || \ |
AnnaBridge | 145:64910690c574 | 386 | ((SIZE) == MPU_REGION_SIZE_2KB) || \ |
AnnaBridge | 145:64910690c574 | 387 | ((SIZE) == MPU_REGION_SIZE_4KB) || \ |
AnnaBridge | 145:64910690c574 | 388 | ((SIZE) == MPU_REGION_SIZE_8KB) || \ |
AnnaBridge | 145:64910690c574 | 389 | ((SIZE) == MPU_REGION_SIZE_16KB) || \ |
AnnaBridge | 145:64910690c574 | 390 | ((SIZE) == MPU_REGION_SIZE_32KB) || \ |
AnnaBridge | 145:64910690c574 | 391 | ((SIZE) == MPU_REGION_SIZE_64KB) || \ |
AnnaBridge | 145:64910690c574 | 392 | ((SIZE) == MPU_REGION_SIZE_128KB) || \ |
AnnaBridge | 145:64910690c574 | 393 | ((SIZE) == MPU_REGION_SIZE_256KB) || \ |
AnnaBridge | 145:64910690c574 | 394 | ((SIZE) == MPU_REGION_SIZE_512KB) || \ |
AnnaBridge | 145:64910690c574 | 395 | ((SIZE) == MPU_REGION_SIZE_1MB) || \ |
AnnaBridge | 145:64910690c574 | 396 | ((SIZE) == MPU_REGION_SIZE_2MB) || \ |
AnnaBridge | 145:64910690c574 | 397 | ((SIZE) == MPU_REGION_SIZE_4MB) || \ |
AnnaBridge | 145:64910690c574 | 398 | ((SIZE) == MPU_REGION_SIZE_8MB) || \ |
AnnaBridge | 145:64910690c574 | 399 | ((SIZE) == MPU_REGION_SIZE_16MB) || \ |
AnnaBridge | 145:64910690c574 | 400 | ((SIZE) == MPU_REGION_SIZE_32MB) || \ |
AnnaBridge | 145:64910690c574 | 401 | ((SIZE) == MPU_REGION_SIZE_64MB) || \ |
AnnaBridge | 145:64910690c574 | 402 | ((SIZE) == MPU_REGION_SIZE_128MB) || \ |
AnnaBridge | 145:64910690c574 | 403 | ((SIZE) == MPU_REGION_SIZE_256MB) || \ |
AnnaBridge | 145:64910690c574 | 404 | ((SIZE) == MPU_REGION_SIZE_512MB) || \ |
AnnaBridge | 145:64910690c574 | 405 | ((SIZE) == MPU_REGION_SIZE_1GB) || \ |
AnnaBridge | 145:64910690c574 | 406 | ((SIZE) == MPU_REGION_SIZE_2GB) || \ |
AnnaBridge | 145:64910690c574 | 407 | ((SIZE) == MPU_REGION_SIZE_4GB)) |
AnnaBridge | 145:64910690c574 | 408 | |
AnnaBridge | 145:64910690c574 | 409 | #define IS_MPU_SUB_REGION_DISABLE(SUBREGION) ((SUBREGION) < (uint16_t)0x00FF) |
AnnaBridge | 145:64910690c574 | 410 | #endif /* __MPU_PRESENT */ |
AnnaBridge | 145:64910690c574 | 411 | |
AnnaBridge | 145:64910690c574 | 412 | /** |
AnnaBridge | 145:64910690c574 | 413 | * @} |
AnnaBridge | 145:64910690c574 | 414 | */ |
AnnaBridge | 145:64910690c574 | 415 | |
AnnaBridge | 145:64910690c574 | 416 | /* Private functions ---------------------------------------------------------*/ |
AnnaBridge | 145:64910690c574 | 417 | |
AnnaBridge | 145:64910690c574 | 418 | /** |
AnnaBridge | 145:64910690c574 | 419 | * @} |
AnnaBridge | 145:64910690c574 | 420 | */ |
AnnaBridge | 145:64910690c574 | 421 | |
AnnaBridge | 145:64910690c574 | 422 | /** |
AnnaBridge | 145:64910690c574 | 423 | * @} |
AnnaBridge | 145:64910690c574 | 424 | */ |
AnnaBridge | 145:64910690c574 | 425 | |
AnnaBridge | 145:64910690c574 | 426 | #ifdef __cplusplus |
AnnaBridge | 145:64910690c574 | 427 | } |
AnnaBridge | 145:64910690c574 | 428 | #endif |
AnnaBridge | 145:64910690c574 | 429 | |
AnnaBridge | 145:64910690c574 | 430 | #endif /* __STM32L4xx_HAL_CORTEX_H */ |
AnnaBridge | 145:64910690c574 | 431 | |
AnnaBridge | 145:64910690c574 | 432 | |
AnnaBridge | 145:64910690c574 | 433 | /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ |