The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.

Dependents:   hello SerialTestv11 SerialTestv12 Sierpinski ... more

mbed 2

This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.

Committer:
Anna Bridge
Date:
Fri Apr 20 11:08:29 2018 +0100
Revision:
166:5aab5a7997ee
Parent:
156:ff21514d8981
Updating mbed 2 version number

Who changed what in which revision?

UserRevisionLine numberNew contents of line
AnnaBridge 156:ff21514d8981 1 /*
AnnaBridge 156:ff21514d8981 2 * Copyright (c) Nordic Semiconductor ASA
AnnaBridge 156:ff21514d8981 3 * All rights reserved.
AnnaBridge 156:ff21514d8981 4 *
AnnaBridge 156:ff21514d8981 5 * Redistribution and use in source and binary forms, with or without modification,
AnnaBridge 156:ff21514d8981 6 * are permitted provided that the following conditions are met:
AnnaBridge 156:ff21514d8981 7 *
AnnaBridge 156:ff21514d8981 8 * 1. Redistributions of source code must retain the above copyright notice, this
AnnaBridge 156:ff21514d8981 9 * list of conditions and the following disclaimer.
AnnaBridge 156:ff21514d8981 10 *
AnnaBridge 156:ff21514d8981 11 * 2. Redistributions in binary form must reproduce the above copyright notice, this
AnnaBridge 156:ff21514d8981 12 * list of conditions and the following disclaimer in the documentation and/or
AnnaBridge 156:ff21514d8981 13 * other materials provided with the distribution.
AnnaBridge 156:ff21514d8981 14 *
AnnaBridge 156:ff21514d8981 15 * 3. Neither the name of Nordic Semiconductor ASA nor the names of other
AnnaBridge 156:ff21514d8981 16 * contributors to this software may be used to endorse or promote products
AnnaBridge 156:ff21514d8981 17 * derived from this software without specific prior written permission.
AnnaBridge 156:ff21514d8981 18 *
AnnaBridge 156:ff21514d8981 19 *
AnnaBridge 156:ff21514d8981 20 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
AnnaBridge 156:ff21514d8981 21 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
AnnaBridge 156:ff21514d8981 22 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
AnnaBridge 156:ff21514d8981 23 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR
AnnaBridge 156:ff21514d8981 24 * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
AnnaBridge 156:ff21514d8981 25 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
AnnaBridge 156:ff21514d8981 26 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
AnnaBridge 156:ff21514d8981 27 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
AnnaBridge 156:ff21514d8981 28 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
AnnaBridge 156:ff21514d8981 29 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
AnnaBridge 156:ff21514d8981 30 *
AnnaBridge 156:ff21514d8981 31 */
AnnaBridge 156:ff21514d8981 32 #ifndef __NRF51_BITS_H
AnnaBridge 156:ff21514d8981 33 #define __NRF51_BITS_H
AnnaBridge 156:ff21514d8981 34
AnnaBridge 156:ff21514d8981 35 /*lint ++flb "Enter library region" */
AnnaBridge 156:ff21514d8981 36
AnnaBridge 156:ff21514d8981 37 /* Peripheral: AAR */
AnnaBridge 156:ff21514d8981 38 /* Description: Accelerated Address Resolver. */
AnnaBridge 156:ff21514d8981 39
AnnaBridge 156:ff21514d8981 40 /* Register: AAR_INTENSET */
AnnaBridge 156:ff21514d8981 41 /* Description: Interrupt enable set register. */
AnnaBridge 156:ff21514d8981 42
AnnaBridge 156:ff21514d8981 43 /* Bit 2 : Enable interrupt on NOTRESOLVED event. */
AnnaBridge 156:ff21514d8981 44 #define AAR_INTENSET_NOTRESOLVED_Pos (2UL) /*!< Position of NOTRESOLVED field. */
AnnaBridge 156:ff21514d8981 45 #define AAR_INTENSET_NOTRESOLVED_Msk (0x1UL << AAR_INTENSET_NOTRESOLVED_Pos) /*!< Bit mask of NOTRESOLVED field. */
AnnaBridge 156:ff21514d8981 46 #define AAR_INTENSET_NOTRESOLVED_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 47 #define AAR_INTENSET_NOTRESOLVED_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 48 #define AAR_INTENSET_NOTRESOLVED_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 49
AnnaBridge 156:ff21514d8981 50 /* Bit 1 : Enable interrupt on RESOLVED event. */
AnnaBridge 156:ff21514d8981 51 #define AAR_INTENSET_RESOLVED_Pos (1UL) /*!< Position of RESOLVED field. */
AnnaBridge 156:ff21514d8981 52 #define AAR_INTENSET_RESOLVED_Msk (0x1UL << AAR_INTENSET_RESOLVED_Pos) /*!< Bit mask of RESOLVED field. */
AnnaBridge 156:ff21514d8981 53 #define AAR_INTENSET_RESOLVED_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 54 #define AAR_INTENSET_RESOLVED_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 55 #define AAR_INTENSET_RESOLVED_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 56
AnnaBridge 156:ff21514d8981 57 /* Bit 0 : Enable interrupt on END event. */
AnnaBridge 156:ff21514d8981 58 #define AAR_INTENSET_END_Pos (0UL) /*!< Position of END field. */
AnnaBridge 156:ff21514d8981 59 #define AAR_INTENSET_END_Msk (0x1UL << AAR_INTENSET_END_Pos) /*!< Bit mask of END field. */
AnnaBridge 156:ff21514d8981 60 #define AAR_INTENSET_END_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 61 #define AAR_INTENSET_END_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 62 #define AAR_INTENSET_END_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 63
AnnaBridge 156:ff21514d8981 64 /* Register: AAR_INTENCLR */
AnnaBridge 156:ff21514d8981 65 /* Description: Interrupt enable clear register. */
AnnaBridge 156:ff21514d8981 66
AnnaBridge 156:ff21514d8981 67 /* Bit 2 : Disable interrupt on NOTRESOLVED event. */
AnnaBridge 156:ff21514d8981 68 #define AAR_INTENCLR_NOTRESOLVED_Pos (2UL) /*!< Position of NOTRESOLVED field. */
AnnaBridge 156:ff21514d8981 69 #define AAR_INTENCLR_NOTRESOLVED_Msk (0x1UL << AAR_INTENCLR_NOTRESOLVED_Pos) /*!< Bit mask of NOTRESOLVED field. */
AnnaBridge 156:ff21514d8981 70 #define AAR_INTENCLR_NOTRESOLVED_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 71 #define AAR_INTENCLR_NOTRESOLVED_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 72 #define AAR_INTENCLR_NOTRESOLVED_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 73
AnnaBridge 156:ff21514d8981 74 /* Bit 1 : Disable interrupt on RESOLVED event. */
AnnaBridge 156:ff21514d8981 75 #define AAR_INTENCLR_RESOLVED_Pos (1UL) /*!< Position of RESOLVED field. */
AnnaBridge 156:ff21514d8981 76 #define AAR_INTENCLR_RESOLVED_Msk (0x1UL << AAR_INTENCLR_RESOLVED_Pos) /*!< Bit mask of RESOLVED field. */
AnnaBridge 156:ff21514d8981 77 #define AAR_INTENCLR_RESOLVED_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 78 #define AAR_INTENCLR_RESOLVED_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 79 #define AAR_INTENCLR_RESOLVED_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 80
AnnaBridge 156:ff21514d8981 81 /* Bit 0 : Disable interrupt on ENDKSGEN event. */
AnnaBridge 156:ff21514d8981 82 #define AAR_INTENCLR_END_Pos (0UL) /*!< Position of END field. */
AnnaBridge 156:ff21514d8981 83 #define AAR_INTENCLR_END_Msk (0x1UL << AAR_INTENCLR_END_Pos) /*!< Bit mask of END field. */
AnnaBridge 156:ff21514d8981 84 #define AAR_INTENCLR_END_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 85 #define AAR_INTENCLR_END_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 86 #define AAR_INTENCLR_END_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 87
AnnaBridge 156:ff21514d8981 88 /* Register: AAR_STATUS */
AnnaBridge 156:ff21514d8981 89 /* Description: Resolution status. */
AnnaBridge 156:ff21514d8981 90
AnnaBridge 156:ff21514d8981 91 /* Bits 3..0 : The IRK used last time an address was resolved. */
AnnaBridge 156:ff21514d8981 92 #define AAR_STATUS_STATUS_Pos (0UL) /*!< Position of STATUS field. */
AnnaBridge 156:ff21514d8981 93 #define AAR_STATUS_STATUS_Msk (0xFUL << AAR_STATUS_STATUS_Pos) /*!< Bit mask of STATUS field. */
AnnaBridge 156:ff21514d8981 94
AnnaBridge 156:ff21514d8981 95 /* Register: AAR_ENABLE */
AnnaBridge 156:ff21514d8981 96 /* Description: Enable AAR. */
AnnaBridge 156:ff21514d8981 97
AnnaBridge 156:ff21514d8981 98 /* Bits 1..0 : Enable AAR. */
AnnaBridge 156:ff21514d8981 99 #define AAR_ENABLE_ENABLE_Pos (0UL) /*!< Position of ENABLE field. */
AnnaBridge 156:ff21514d8981 100 #define AAR_ENABLE_ENABLE_Msk (0x3UL << AAR_ENABLE_ENABLE_Pos) /*!< Bit mask of ENABLE field. */
AnnaBridge 156:ff21514d8981 101 #define AAR_ENABLE_ENABLE_Disabled (0x00UL) /*!< Disabled AAR. */
AnnaBridge 156:ff21514d8981 102 #define AAR_ENABLE_ENABLE_Enabled (0x03UL) /*!< Enable AAR. */
AnnaBridge 156:ff21514d8981 103
AnnaBridge 156:ff21514d8981 104 /* Register: AAR_NIRK */
AnnaBridge 156:ff21514d8981 105 /* Description: Number of Identity root Keys in the IRK data structure. */
AnnaBridge 156:ff21514d8981 106
AnnaBridge 156:ff21514d8981 107 /* Bits 4..0 : Number of Identity root Keys in the IRK data structure. */
AnnaBridge 156:ff21514d8981 108 #define AAR_NIRK_NIRK_Pos (0UL) /*!< Position of NIRK field. */
AnnaBridge 156:ff21514d8981 109 #define AAR_NIRK_NIRK_Msk (0x1FUL << AAR_NIRK_NIRK_Pos) /*!< Bit mask of NIRK field. */
AnnaBridge 156:ff21514d8981 110
AnnaBridge 156:ff21514d8981 111 /* Register: AAR_POWER */
AnnaBridge 156:ff21514d8981 112 /* Description: Peripheral power control. */
AnnaBridge 156:ff21514d8981 113
AnnaBridge 156:ff21514d8981 114 /* Bit 0 : Peripheral power control. */
AnnaBridge 156:ff21514d8981 115 #define AAR_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
AnnaBridge 156:ff21514d8981 116 #define AAR_POWER_POWER_Msk (0x1UL << AAR_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
AnnaBridge 156:ff21514d8981 117 #define AAR_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
AnnaBridge 156:ff21514d8981 118 #define AAR_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
AnnaBridge 156:ff21514d8981 119
AnnaBridge 156:ff21514d8981 120
AnnaBridge 156:ff21514d8981 121 /* Peripheral: ADC */
AnnaBridge 156:ff21514d8981 122 /* Description: Analog to digital converter. */
AnnaBridge 156:ff21514d8981 123
AnnaBridge 156:ff21514d8981 124 /* Register: ADC_INTENSET */
AnnaBridge 156:ff21514d8981 125 /* Description: Interrupt enable set register. */
AnnaBridge 156:ff21514d8981 126
AnnaBridge 156:ff21514d8981 127 /* Bit 0 : Enable interrupt on END event. */
AnnaBridge 156:ff21514d8981 128 #define ADC_INTENSET_END_Pos (0UL) /*!< Position of END field. */
AnnaBridge 156:ff21514d8981 129 #define ADC_INTENSET_END_Msk (0x1UL << ADC_INTENSET_END_Pos) /*!< Bit mask of END field. */
AnnaBridge 156:ff21514d8981 130 #define ADC_INTENSET_END_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 131 #define ADC_INTENSET_END_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 132 #define ADC_INTENSET_END_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 133
AnnaBridge 156:ff21514d8981 134 /* Register: ADC_INTENCLR */
AnnaBridge 156:ff21514d8981 135 /* Description: Interrupt enable clear register. */
AnnaBridge 156:ff21514d8981 136
AnnaBridge 156:ff21514d8981 137 /* Bit 0 : Disable interrupt on END event. */
AnnaBridge 156:ff21514d8981 138 #define ADC_INTENCLR_END_Pos (0UL) /*!< Position of END field. */
AnnaBridge 156:ff21514d8981 139 #define ADC_INTENCLR_END_Msk (0x1UL << ADC_INTENCLR_END_Pos) /*!< Bit mask of END field. */
AnnaBridge 156:ff21514d8981 140 #define ADC_INTENCLR_END_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 141 #define ADC_INTENCLR_END_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 142 #define ADC_INTENCLR_END_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 143
AnnaBridge 156:ff21514d8981 144 /* Register: ADC_BUSY */
AnnaBridge 156:ff21514d8981 145 /* Description: ADC busy register. */
AnnaBridge 156:ff21514d8981 146
AnnaBridge 156:ff21514d8981 147 /* Bit 0 : ADC busy register. */
AnnaBridge 156:ff21514d8981 148 #define ADC_BUSY_BUSY_Pos (0UL) /*!< Position of BUSY field. */
AnnaBridge 156:ff21514d8981 149 #define ADC_BUSY_BUSY_Msk (0x1UL << ADC_BUSY_BUSY_Pos) /*!< Bit mask of BUSY field. */
AnnaBridge 156:ff21514d8981 150 #define ADC_BUSY_BUSY_Ready (0UL) /*!< No ongoing ADC conversion is taking place. ADC is ready. */
AnnaBridge 156:ff21514d8981 151 #define ADC_BUSY_BUSY_Busy (1UL) /*!< An ADC conversion is taking place. ADC is busy. */
AnnaBridge 156:ff21514d8981 152
AnnaBridge 156:ff21514d8981 153 /* Register: ADC_ENABLE */
AnnaBridge 156:ff21514d8981 154 /* Description: ADC enable. */
AnnaBridge 156:ff21514d8981 155
AnnaBridge 156:ff21514d8981 156 /* Bits 1..0 : ADC enable. */
AnnaBridge 156:ff21514d8981 157 #define ADC_ENABLE_ENABLE_Pos (0UL) /*!< Position of ENABLE field. */
AnnaBridge 156:ff21514d8981 158 #define ADC_ENABLE_ENABLE_Msk (0x3UL << ADC_ENABLE_ENABLE_Pos) /*!< Bit mask of ENABLE field. */
AnnaBridge 156:ff21514d8981 159 #define ADC_ENABLE_ENABLE_Disabled (0x00UL) /*!< ADC is disabled. */
AnnaBridge 156:ff21514d8981 160 #define ADC_ENABLE_ENABLE_Enabled (0x01UL) /*!< ADC is enabled. If an analog input pin is selected as source of the conversion, the selected pin is configured as an analog input. */
AnnaBridge 156:ff21514d8981 161
AnnaBridge 156:ff21514d8981 162 /* Register: ADC_CONFIG */
AnnaBridge 156:ff21514d8981 163 /* Description: ADC configuration register. */
AnnaBridge 156:ff21514d8981 164
AnnaBridge 156:ff21514d8981 165 /* Bits 17..16 : ADC external reference pin selection. */
AnnaBridge 156:ff21514d8981 166 #define ADC_CONFIG_EXTREFSEL_Pos (16UL) /*!< Position of EXTREFSEL field. */
AnnaBridge 156:ff21514d8981 167 #define ADC_CONFIG_EXTREFSEL_Msk (0x3UL << ADC_CONFIG_EXTREFSEL_Pos) /*!< Bit mask of EXTREFSEL field. */
AnnaBridge 156:ff21514d8981 168 #define ADC_CONFIG_EXTREFSEL_None (0UL) /*!< Analog external reference inputs disabled. */
AnnaBridge 156:ff21514d8981 169 #define ADC_CONFIG_EXTREFSEL_AnalogReference0 (1UL) /*!< Use analog reference 0 as reference. */
AnnaBridge 156:ff21514d8981 170 #define ADC_CONFIG_EXTREFSEL_AnalogReference1 (2UL) /*!< Use analog reference 1 as reference. */
AnnaBridge 156:ff21514d8981 171
AnnaBridge 156:ff21514d8981 172 /* Bits 15..8 : ADC analog pin selection. */
AnnaBridge 156:ff21514d8981 173 #define ADC_CONFIG_PSEL_Pos (8UL) /*!< Position of PSEL field. */
AnnaBridge 156:ff21514d8981 174 #define ADC_CONFIG_PSEL_Msk (0xFFUL << ADC_CONFIG_PSEL_Pos) /*!< Bit mask of PSEL field. */
AnnaBridge 156:ff21514d8981 175 #define ADC_CONFIG_PSEL_Disabled (0UL) /*!< Analog input pins disabled. */
AnnaBridge 156:ff21514d8981 176 #define ADC_CONFIG_PSEL_AnalogInput0 (1UL) /*!< Use analog input 0 as analog input. */
AnnaBridge 156:ff21514d8981 177 #define ADC_CONFIG_PSEL_AnalogInput1 (2UL) /*!< Use analog input 1 as analog input. */
AnnaBridge 156:ff21514d8981 178 #define ADC_CONFIG_PSEL_AnalogInput2 (4UL) /*!< Use analog input 2 as analog input. */
AnnaBridge 156:ff21514d8981 179 #define ADC_CONFIG_PSEL_AnalogInput3 (8UL) /*!< Use analog input 3 as analog input. */
AnnaBridge 156:ff21514d8981 180 #define ADC_CONFIG_PSEL_AnalogInput4 (16UL) /*!< Use analog input 4 as analog input. */
AnnaBridge 156:ff21514d8981 181 #define ADC_CONFIG_PSEL_AnalogInput5 (32UL) /*!< Use analog input 5 as analog input. */
AnnaBridge 156:ff21514d8981 182 #define ADC_CONFIG_PSEL_AnalogInput6 (64UL) /*!< Use analog input 6 as analog input. */
AnnaBridge 156:ff21514d8981 183 #define ADC_CONFIG_PSEL_AnalogInput7 (128UL) /*!< Use analog input 7 as analog input. */
AnnaBridge 156:ff21514d8981 184
AnnaBridge 156:ff21514d8981 185 /* Bits 6..5 : ADC reference selection. */
AnnaBridge 156:ff21514d8981 186 #define ADC_CONFIG_REFSEL_Pos (5UL) /*!< Position of REFSEL field. */
AnnaBridge 156:ff21514d8981 187 #define ADC_CONFIG_REFSEL_Msk (0x3UL << ADC_CONFIG_REFSEL_Pos) /*!< Bit mask of REFSEL field. */
AnnaBridge 156:ff21514d8981 188 #define ADC_CONFIG_REFSEL_VBG (0x00UL) /*!< Use internal 1.2V bandgap voltage as reference for conversion. */
AnnaBridge 156:ff21514d8981 189 #define ADC_CONFIG_REFSEL_External (0x01UL) /*!< Use external source configured by EXTREFSEL as reference for conversion. */
AnnaBridge 156:ff21514d8981 190 #define ADC_CONFIG_REFSEL_SupplyOneHalfPrescaling (0x02UL) /*!< Use supply voltage with 1/2 prescaling as reference for conversion. Only usable when supply voltage is between 1.7V and 2.6V. */
AnnaBridge 156:ff21514d8981 191 #define ADC_CONFIG_REFSEL_SupplyOneThirdPrescaling (0x03UL) /*!< Use supply voltage with 1/3 prescaling as reference for conversion. Only usable when supply voltage is between 2.5V and 3.6V. */
AnnaBridge 156:ff21514d8981 192
AnnaBridge 156:ff21514d8981 193 /* Bits 4..2 : ADC input selection. */
AnnaBridge 156:ff21514d8981 194 #define ADC_CONFIG_INPSEL_Pos (2UL) /*!< Position of INPSEL field. */
AnnaBridge 156:ff21514d8981 195 #define ADC_CONFIG_INPSEL_Msk (0x7UL << ADC_CONFIG_INPSEL_Pos) /*!< Bit mask of INPSEL field. */
AnnaBridge 156:ff21514d8981 196 #define ADC_CONFIG_INPSEL_AnalogInputNoPrescaling (0x00UL) /*!< Analog input specified by PSEL with no prescaling used as input for the conversion. */
AnnaBridge 156:ff21514d8981 197 #define ADC_CONFIG_INPSEL_AnalogInputTwoThirdsPrescaling (0x01UL) /*!< Analog input specified by PSEL with 2/3 prescaling used as input for the conversion. */
AnnaBridge 156:ff21514d8981 198 #define ADC_CONFIG_INPSEL_AnalogInputOneThirdPrescaling (0x02UL) /*!< Analog input specified by PSEL with 1/3 prescaling used as input for the conversion. */
AnnaBridge 156:ff21514d8981 199 #define ADC_CONFIG_INPSEL_SupplyTwoThirdsPrescaling (0x05UL) /*!< Supply voltage with 2/3 prescaling used as input for the conversion. */
AnnaBridge 156:ff21514d8981 200 #define ADC_CONFIG_INPSEL_SupplyOneThirdPrescaling (0x06UL) /*!< Supply voltage with 1/3 prescaling used as input for the conversion. */
AnnaBridge 156:ff21514d8981 201
AnnaBridge 156:ff21514d8981 202 /* Bits 1..0 : ADC resolution. */
AnnaBridge 156:ff21514d8981 203 #define ADC_CONFIG_RES_Pos (0UL) /*!< Position of RES field. */
AnnaBridge 156:ff21514d8981 204 #define ADC_CONFIG_RES_Msk (0x3UL << ADC_CONFIG_RES_Pos) /*!< Bit mask of RES field. */
AnnaBridge 156:ff21514d8981 205 #define ADC_CONFIG_RES_8bit (0x00UL) /*!< 8bit ADC resolution. */
AnnaBridge 156:ff21514d8981 206 #define ADC_CONFIG_RES_9bit (0x01UL) /*!< 9bit ADC resolution. */
AnnaBridge 156:ff21514d8981 207 #define ADC_CONFIG_RES_10bit (0x02UL) /*!< 10bit ADC resolution. */
AnnaBridge 156:ff21514d8981 208
AnnaBridge 156:ff21514d8981 209 /* Register: ADC_RESULT */
AnnaBridge 156:ff21514d8981 210 /* Description: Result of ADC conversion. */
AnnaBridge 156:ff21514d8981 211
AnnaBridge 156:ff21514d8981 212 /* Bits 9..0 : Result of ADC conversion. */
AnnaBridge 156:ff21514d8981 213 #define ADC_RESULT_RESULT_Pos (0UL) /*!< Position of RESULT field. */
AnnaBridge 156:ff21514d8981 214 #define ADC_RESULT_RESULT_Msk (0x3FFUL << ADC_RESULT_RESULT_Pos) /*!< Bit mask of RESULT field. */
AnnaBridge 156:ff21514d8981 215
AnnaBridge 156:ff21514d8981 216 /* Register: ADC_POWER */
AnnaBridge 156:ff21514d8981 217 /* Description: Peripheral power control. */
AnnaBridge 156:ff21514d8981 218
AnnaBridge 156:ff21514d8981 219 /* Bit 0 : Peripheral power control. */
AnnaBridge 156:ff21514d8981 220 #define ADC_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
AnnaBridge 156:ff21514d8981 221 #define ADC_POWER_POWER_Msk (0x1UL << ADC_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
AnnaBridge 156:ff21514d8981 222 #define ADC_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
AnnaBridge 156:ff21514d8981 223 #define ADC_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
AnnaBridge 156:ff21514d8981 224
AnnaBridge 156:ff21514d8981 225
AnnaBridge 156:ff21514d8981 226 /* Peripheral: AMLI */
AnnaBridge 156:ff21514d8981 227 /* Description: AHB Multi-Layer Interface. */
AnnaBridge 156:ff21514d8981 228
AnnaBridge 156:ff21514d8981 229 /* Register: AMLI_RAMPRI_CPU0 */
AnnaBridge 156:ff21514d8981 230 /* Description: Configurable priority configuration register for CPU0. */
AnnaBridge 156:ff21514d8981 231
AnnaBridge 156:ff21514d8981 232 /* Bits 31..28 : Configuration field for RAM block 7. */
AnnaBridge 156:ff21514d8981 233 #define AMLI_RAMPRI_CPU0_RAM7_Pos (28UL) /*!< Position of RAM7 field. */
AnnaBridge 156:ff21514d8981 234 #define AMLI_RAMPRI_CPU0_RAM7_Msk (0xFUL << AMLI_RAMPRI_CPU0_RAM7_Pos) /*!< Bit mask of RAM7 field. */
AnnaBridge 156:ff21514d8981 235 #define AMLI_RAMPRI_CPU0_RAM7_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 236 #define AMLI_RAMPRI_CPU0_RAM7_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 237 #define AMLI_RAMPRI_CPU0_RAM7_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 238 #define AMLI_RAMPRI_CPU0_RAM7_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 239 #define AMLI_RAMPRI_CPU0_RAM7_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 240 #define AMLI_RAMPRI_CPU0_RAM7_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 241 #define AMLI_RAMPRI_CPU0_RAM7_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 242 #define AMLI_RAMPRI_CPU0_RAM7_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 243
AnnaBridge 156:ff21514d8981 244 /* Bits 27..24 : Configuration field for RAM block 6. */
AnnaBridge 156:ff21514d8981 245 #define AMLI_RAMPRI_CPU0_RAM6_Pos (24UL) /*!< Position of RAM6 field. */
AnnaBridge 156:ff21514d8981 246 #define AMLI_RAMPRI_CPU0_RAM6_Msk (0xFUL << AMLI_RAMPRI_CPU0_RAM6_Pos) /*!< Bit mask of RAM6 field. */
AnnaBridge 156:ff21514d8981 247 #define AMLI_RAMPRI_CPU0_RAM6_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 248 #define AMLI_RAMPRI_CPU0_RAM6_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 249 #define AMLI_RAMPRI_CPU0_RAM6_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 250 #define AMLI_RAMPRI_CPU0_RAM6_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 251 #define AMLI_RAMPRI_CPU0_RAM6_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 252 #define AMLI_RAMPRI_CPU0_RAM6_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 253 #define AMLI_RAMPRI_CPU0_RAM6_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 254 #define AMLI_RAMPRI_CPU0_RAM6_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 255
AnnaBridge 156:ff21514d8981 256 /* Bits 23..20 : Configuration field for RAM block 5. */
AnnaBridge 156:ff21514d8981 257 #define AMLI_RAMPRI_CPU0_RAM5_Pos (20UL) /*!< Position of RAM5 field. */
AnnaBridge 156:ff21514d8981 258 #define AMLI_RAMPRI_CPU0_RAM5_Msk (0xFUL << AMLI_RAMPRI_CPU0_RAM5_Pos) /*!< Bit mask of RAM5 field. */
AnnaBridge 156:ff21514d8981 259 #define AMLI_RAMPRI_CPU0_RAM5_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 260 #define AMLI_RAMPRI_CPU0_RAM5_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 261 #define AMLI_RAMPRI_CPU0_RAM5_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 262 #define AMLI_RAMPRI_CPU0_RAM5_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 263 #define AMLI_RAMPRI_CPU0_RAM5_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 264 #define AMLI_RAMPRI_CPU0_RAM5_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 265 #define AMLI_RAMPRI_CPU0_RAM5_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 266 #define AMLI_RAMPRI_CPU0_RAM5_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 267
AnnaBridge 156:ff21514d8981 268 /* Bits 19..16 : Configuration field for RAM block 4. */
AnnaBridge 156:ff21514d8981 269 #define AMLI_RAMPRI_CPU0_RAM4_Pos (16UL) /*!< Position of RAM4 field. */
AnnaBridge 156:ff21514d8981 270 #define AMLI_RAMPRI_CPU0_RAM4_Msk (0xFUL << AMLI_RAMPRI_CPU0_RAM4_Pos) /*!< Bit mask of RAM4 field. */
AnnaBridge 156:ff21514d8981 271 #define AMLI_RAMPRI_CPU0_RAM4_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 272 #define AMLI_RAMPRI_CPU0_RAM4_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 273 #define AMLI_RAMPRI_CPU0_RAM4_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 274 #define AMLI_RAMPRI_CPU0_RAM4_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 275 #define AMLI_RAMPRI_CPU0_RAM4_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 276 #define AMLI_RAMPRI_CPU0_RAM4_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 277 #define AMLI_RAMPRI_CPU0_RAM4_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 278 #define AMLI_RAMPRI_CPU0_RAM4_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 279
AnnaBridge 156:ff21514d8981 280 /* Bits 15..12 : Configuration field for RAM block 3. */
AnnaBridge 156:ff21514d8981 281 #define AMLI_RAMPRI_CPU0_RAM3_Pos (12UL) /*!< Position of RAM3 field. */
AnnaBridge 156:ff21514d8981 282 #define AMLI_RAMPRI_CPU0_RAM3_Msk (0xFUL << AMLI_RAMPRI_CPU0_RAM3_Pos) /*!< Bit mask of RAM3 field. */
AnnaBridge 156:ff21514d8981 283 #define AMLI_RAMPRI_CPU0_RAM3_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 284 #define AMLI_RAMPRI_CPU0_RAM3_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 285 #define AMLI_RAMPRI_CPU0_RAM3_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 286 #define AMLI_RAMPRI_CPU0_RAM3_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 287 #define AMLI_RAMPRI_CPU0_RAM3_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 288 #define AMLI_RAMPRI_CPU0_RAM3_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 289 #define AMLI_RAMPRI_CPU0_RAM3_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 290 #define AMLI_RAMPRI_CPU0_RAM3_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 291
AnnaBridge 156:ff21514d8981 292 /* Bits 11..8 : Configuration field for RAM block 2. */
AnnaBridge 156:ff21514d8981 293 #define AMLI_RAMPRI_CPU0_RAM2_Pos (8UL) /*!< Position of RAM2 field. */
AnnaBridge 156:ff21514d8981 294 #define AMLI_RAMPRI_CPU0_RAM2_Msk (0xFUL << AMLI_RAMPRI_CPU0_RAM2_Pos) /*!< Bit mask of RAM2 field. */
AnnaBridge 156:ff21514d8981 295 #define AMLI_RAMPRI_CPU0_RAM2_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 296 #define AMLI_RAMPRI_CPU0_RAM2_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 297 #define AMLI_RAMPRI_CPU0_RAM2_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 298 #define AMLI_RAMPRI_CPU0_RAM2_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 299 #define AMLI_RAMPRI_CPU0_RAM2_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 300 #define AMLI_RAMPRI_CPU0_RAM2_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 301 #define AMLI_RAMPRI_CPU0_RAM2_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 302 #define AMLI_RAMPRI_CPU0_RAM2_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 303
AnnaBridge 156:ff21514d8981 304 /* Bits 7..4 : Configuration field for RAM block 1. */
AnnaBridge 156:ff21514d8981 305 #define AMLI_RAMPRI_CPU0_RAM1_Pos (4UL) /*!< Position of RAM1 field. */
AnnaBridge 156:ff21514d8981 306 #define AMLI_RAMPRI_CPU0_RAM1_Msk (0xFUL << AMLI_RAMPRI_CPU0_RAM1_Pos) /*!< Bit mask of RAM1 field. */
AnnaBridge 156:ff21514d8981 307 #define AMLI_RAMPRI_CPU0_RAM1_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 308 #define AMLI_RAMPRI_CPU0_RAM1_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 309 #define AMLI_RAMPRI_CPU0_RAM1_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 310 #define AMLI_RAMPRI_CPU0_RAM1_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 311 #define AMLI_RAMPRI_CPU0_RAM1_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 312 #define AMLI_RAMPRI_CPU0_RAM1_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 313 #define AMLI_RAMPRI_CPU0_RAM1_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 314 #define AMLI_RAMPRI_CPU0_RAM1_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 315
AnnaBridge 156:ff21514d8981 316 /* Bits 3..0 : Configuration field for RAM block 0. */
AnnaBridge 156:ff21514d8981 317 #define AMLI_RAMPRI_CPU0_RAM0_Pos (0UL) /*!< Position of RAM0 field. */
AnnaBridge 156:ff21514d8981 318 #define AMLI_RAMPRI_CPU0_RAM0_Msk (0xFUL << AMLI_RAMPRI_CPU0_RAM0_Pos) /*!< Bit mask of RAM0 field. */
AnnaBridge 156:ff21514d8981 319 #define AMLI_RAMPRI_CPU0_RAM0_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 320 #define AMLI_RAMPRI_CPU0_RAM0_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 321 #define AMLI_RAMPRI_CPU0_RAM0_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 322 #define AMLI_RAMPRI_CPU0_RAM0_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 323 #define AMLI_RAMPRI_CPU0_RAM0_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 324 #define AMLI_RAMPRI_CPU0_RAM0_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 325 #define AMLI_RAMPRI_CPU0_RAM0_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 326 #define AMLI_RAMPRI_CPU0_RAM0_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 327
AnnaBridge 156:ff21514d8981 328 /* Register: AMLI_RAMPRI_SPIS1 */
AnnaBridge 156:ff21514d8981 329 /* Description: Configurable priority configuration register for SPIS1. */
AnnaBridge 156:ff21514d8981 330
AnnaBridge 156:ff21514d8981 331 /* Bits 31..28 : Configuration field for RAM block 7. */
AnnaBridge 156:ff21514d8981 332 #define AMLI_RAMPRI_SPIS1_RAM7_Pos (28UL) /*!< Position of RAM7 field. */
AnnaBridge 156:ff21514d8981 333 #define AMLI_RAMPRI_SPIS1_RAM7_Msk (0xFUL << AMLI_RAMPRI_SPIS1_RAM7_Pos) /*!< Bit mask of RAM7 field. */
AnnaBridge 156:ff21514d8981 334 #define AMLI_RAMPRI_SPIS1_RAM7_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 335 #define AMLI_RAMPRI_SPIS1_RAM7_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 336 #define AMLI_RAMPRI_SPIS1_RAM7_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 337 #define AMLI_RAMPRI_SPIS1_RAM7_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 338 #define AMLI_RAMPRI_SPIS1_RAM7_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 339 #define AMLI_RAMPRI_SPIS1_RAM7_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 340 #define AMLI_RAMPRI_SPIS1_RAM7_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 341 #define AMLI_RAMPRI_SPIS1_RAM7_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 342
AnnaBridge 156:ff21514d8981 343 /* Bits 27..24 : Configuration field for RAM block 6. */
AnnaBridge 156:ff21514d8981 344 #define AMLI_RAMPRI_SPIS1_RAM6_Pos (24UL) /*!< Position of RAM6 field. */
AnnaBridge 156:ff21514d8981 345 #define AMLI_RAMPRI_SPIS1_RAM6_Msk (0xFUL << AMLI_RAMPRI_SPIS1_RAM6_Pos) /*!< Bit mask of RAM6 field. */
AnnaBridge 156:ff21514d8981 346 #define AMLI_RAMPRI_SPIS1_RAM6_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 347 #define AMLI_RAMPRI_SPIS1_RAM6_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 348 #define AMLI_RAMPRI_SPIS1_RAM6_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 349 #define AMLI_RAMPRI_SPIS1_RAM6_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 350 #define AMLI_RAMPRI_SPIS1_RAM6_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 351 #define AMLI_RAMPRI_SPIS1_RAM6_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 352 #define AMLI_RAMPRI_SPIS1_RAM6_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 353 #define AMLI_RAMPRI_SPIS1_RAM6_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 354
AnnaBridge 156:ff21514d8981 355 /* Bits 23..20 : Configuration field for RAM block 5. */
AnnaBridge 156:ff21514d8981 356 #define AMLI_RAMPRI_SPIS1_RAM5_Pos (20UL) /*!< Position of RAM5 field. */
AnnaBridge 156:ff21514d8981 357 #define AMLI_RAMPRI_SPIS1_RAM5_Msk (0xFUL << AMLI_RAMPRI_SPIS1_RAM5_Pos) /*!< Bit mask of RAM5 field. */
AnnaBridge 156:ff21514d8981 358 #define AMLI_RAMPRI_SPIS1_RAM5_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 359 #define AMLI_RAMPRI_SPIS1_RAM5_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 360 #define AMLI_RAMPRI_SPIS1_RAM5_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 361 #define AMLI_RAMPRI_SPIS1_RAM5_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 362 #define AMLI_RAMPRI_SPIS1_RAM5_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 363 #define AMLI_RAMPRI_SPIS1_RAM5_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 364 #define AMLI_RAMPRI_SPIS1_RAM5_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 365 #define AMLI_RAMPRI_SPIS1_RAM5_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 366
AnnaBridge 156:ff21514d8981 367 /* Bits 19..16 : Configuration field for RAM block 4. */
AnnaBridge 156:ff21514d8981 368 #define AMLI_RAMPRI_SPIS1_RAM4_Pos (16UL) /*!< Position of RAM4 field. */
AnnaBridge 156:ff21514d8981 369 #define AMLI_RAMPRI_SPIS1_RAM4_Msk (0xFUL << AMLI_RAMPRI_SPIS1_RAM4_Pos) /*!< Bit mask of RAM4 field. */
AnnaBridge 156:ff21514d8981 370 #define AMLI_RAMPRI_SPIS1_RAM4_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 371 #define AMLI_RAMPRI_SPIS1_RAM4_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 372 #define AMLI_RAMPRI_SPIS1_RAM4_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 373 #define AMLI_RAMPRI_SPIS1_RAM4_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 374 #define AMLI_RAMPRI_SPIS1_RAM4_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 375 #define AMLI_RAMPRI_SPIS1_RAM4_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 376 #define AMLI_RAMPRI_SPIS1_RAM4_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 377 #define AMLI_RAMPRI_SPIS1_RAM4_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 378
AnnaBridge 156:ff21514d8981 379 /* Bits 15..12 : Configuration field for RAM block 3. */
AnnaBridge 156:ff21514d8981 380 #define AMLI_RAMPRI_SPIS1_RAM3_Pos (12UL) /*!< Position of RAM3 field. */
AnnaBridge 156:ff21514d8981 381 #define AMLI_RAMPRI_SPIS1_RAM3_Msk (0xFUL << AMLI_RAMPRI_SPIS1_RAM3_Pos) /*!< Bit mask of RAM3 field. */
AnnaBridge 156:ff21514d8981 382 #define AMLI_RAMPRI_SPIS1_RAM3_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 383 #define AMLI_RAMPRI_SPIS1_RAM3_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 384 #define AMLI_RAMPRI_SPIS1_RAM3_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 385 #define AMLI_RAMPRI_SPIS1_RAM3_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 386 #define AMLI_RAMPRI_SPIS1_RAM3_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 387 #define AMLI_RAMPRI_SPIS1_RAM3_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 388 #define AMLI_RAMPRI_SPIS1_RAM3_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 389 #define AMLI_RAMPRI_SPIS1_RAM3_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 390
AnnaBridge 156:ff21514d8981 391 /* Bits 11..8 : Configuration field for RAM block 2. */
AnnaBridge 156:ff21514d8981 392 #define AMLI_RAMPRI_SPIS1_RAM2_Pos (8UL) /*!< Position of RAM2 field. */
AnnaBridge 156:ff21514d8981 393 #define AMLI_RAMPRI_SPIS1_RAM2_Msk (0xFUL << AMLI_RAMPRI_SPIS1_RAM2_Pos) /*!< Bit mask of RAM2 field. */
AnnaBridge 156:ff21514d8981 394 #define AMLI_RAMPRI_SPIS1_RAM2_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 395 #define AMLI_RAMPRI_SPIS1_RAM2_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 396 #define AMLI_RAMPRI_SPIS1_RAM2_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 397 #define AMLI_RAMPRI_SPIS1_RAM2_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 398 #define AMLI_RAMPRI_SPIS1_RAM2_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 399 #define AMLI_RAMPRI_SPIS1_RAM2_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 400 #define AMLI_RAMPRI_SPIS1_RAM2_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 401 #define AMLI_RAMPRI_SPIS1_RAM2_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 402
AnnaBridge 156:ff21514d8981 403 /* Bits 7..4 : Configuration field for RAM block 1. */
AnnaBridge 156:ff21514d8981 404 #define AMLI_RAMPRI_SPIS1_RAM1_Pos (4UL) /*!< Position of RAM1 field. */
AnnaBridge 156:ff21514d8981 405 #define AMLI_RAMPRI_SPIS1_RAM1_Msk (0xFUL << AMLI_RAMPRI_SPIS1_RAM1_Pos) /*!< Bit mask of RAM1 field. */
AnnaBridge 156:ff21514d8981 406 #define AMLI_RAMPRI_SPIS1_RAM1_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 407 #define AMLI_RAMPRI_SPIS1_RAM1_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 408 #define AMLI_RAMPRI_SPIS1_RAM1_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 409 #define AMLI_RAMPRI_SPIS1_RAM1_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 410 #define AMLI_RAMPRI_SPIS1_RAM1_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 411 #define AMLI_RAMPRI_SPIS1_RAM1_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 412 #define AMLI_RAMPRI_SPIS1_RAM1_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 413 #define AMLI_RAMPRI_SPIS1_RAM1_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 414
AnnaBridge 156:ff21514d8981 415 /* Bits 3..0 : Configuration field for RAM block 0. */
AnnaBridge 156:ff21514d8981 416 #define AMLI_RAMPRI_SPIS1_RAM0_Pos (0UL) /*!< Position of RAM0 field. */
AnnaBridge 156:ff21514d8981 417 #define AMLI_RAMPRI_SPIS1_RAM0_Msk (0xFUL << AMLI_RAMPRI_SPIS1_RAM0_Pos) /*!< Bit mask of RAM0 field. */
AnnaBridge 156:ff21514d8981 418 #define AMLI_RAMPRI_SPIS1_RAM0_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 419 #define AMLI_RAMPRI_SPIS1_RAM0_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 420 #define AMLI_RAMPRI_SPIS1_RAM0_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 421 #define AMLI_RAMPRI_SPIS1_RAM0_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 422 #define AMLI_RAMPRI_SPIS1_RAM0_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 423 #define AMLI_RAMPRI_SPIS1_RAM0_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 424 #define AMLI_RAMPRI_SPIS1_RAM0_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 425 #define AMLI_RAMPRI_SPIS1_RAM0_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 426
AnnaBridge 156:ff21514d8981 427 /* Register: AMLI_RAMPRI_RADIO */
AnnaBridge 156:ff21514d8981 428 /* Description: Configurable priority configuration register for RADIO. */
AnnaBridge 156:ff21514d8981 429
AnnaBridge 156:ff21514d8981 430 /* Bits 31..28 : Configuration field for RAM block 7. */
AnnaBridge 156:ff21514d8981 431 #define AMLI_RAMPRI_RADIO_RAM7_Pos (28UL) /*!< Position of RAM7 field. */
AnnaBridge 156:ff21514d8981 432 #define AMLI_RAMPRI_RADIO_RAM7_Msk (0xFUL << AMLI_RAMPRI_RADIO_RAM7_Pos) /*!< Bit mask of RAM7 field. */
AnnaBridge 156:ff21514d8981 433 #define AMLI_RAMPRI_RADIO_RAM7_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 434 #define AMLI_RAMPRI_RADIO_RAM7_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 435 #define AMLI_RAMPRI_RADIO_RAM7_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 436 #define AMLI_RAMPRI_RADIO_RAM7_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 437 #define AMLI_RAMPRI_RADIO_RAM7_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 438 #define AMLI_RAMPRI_RADIO_RAM7_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 439 #define AMLI_RAMPRI_RADIO_RAM7_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 440 #define AMLI_RAMPRI_RADIO_RAM7_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 441
AnnaBridge 156:ff21514d8981 442 /* Bits 27..24 : Configuration field for RAM block 6. */
AnnaBridge 156:ff21514d8981 443 #define AMLI_RAMPRI_RADIO_RAM6_Pos (24UL) /*!< Position of RAM6 field. */
AnnaBridge 156:ff21514d8981 444 #define AMLI_RAMPRI_RADIO_RAM6_Msk (0xFUL << AMLI_RAMPRI_RADIO_RAM6_Pos) /*!< Bit mask of RAM6 field. */
AnnaBridge 156:ff21514d8981 445 #define AMLI_RAMPRI_RADIO_RAM6_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 446 #define AMLI_RAMPRI_RADIO_RAM6_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 447 #define AMLI_RAMPRI_RADIO_RAM6_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 448 #define AMLI_RAMPRI_RADIO_RAM6_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 449 #define AMLI_RAMPRI_RADIO_RAM6_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 450 #define AMLI_RAMPRI_RADIO_RAM6_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 451 #define AMLI_RAMPRI_RADIO_RAM6_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 452 #define AMLI_RAMPRI_RADIO_RAM6_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 453
AnnaBridge 156:ff21514d8981 454 /* Bits 23..20 : Configuration field for RAM block 5. */
AnnaBridge 156:ff21514d8981 455 #define AMLI_RAMPRI_RADIO_RAM5_Pos (20UL) /*!< Position of RAM5 field. */
AnnaBridge 156:ff21514d8981 456 #define AMLI_RAMPRI_RADIO_RAM5_Msk (0xFUL << AMLI_RAMPRI_RADIO_RAM5_Pos) /*!< Bit mask of RAM5 field. */
AnnaBridge 156:ff21514d8981 457 #define AMLI_RAMPRI_RADIO_RAM5_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 458 #define AMLI_RAMPRI_RADIO_RAM5_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 459 #define AMLI_RAMPRI_RADIO_RAM5_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 460 #define AMLI_RAMPRI_RADIO_RAM5_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 461 #define AMLI_RAMPRI_RADIO_RAM5_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 462 #define AMLI_RAMPRI_RADIO_RAM5_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 463 #define AMLI_RAMPRI_RADIO_RAM5_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 464 #define AMLI_RAMPRI_RADIO_RAM5_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 465
AnnaBridge 156:ff21514d8981 466 /* Bits 19..16 : Configuration field for RAM block 4. */
AnnaBridge 156:ff21514d8981 467 #define AMLI_RAMPRI_RADIO_RAM4_Pos (16UL) /*!< Position of RAM4 field. */
AnnaBridge 156:ff21514d8981 468 #define AMLI_RAMPRI_RADIO_RAM4_Msk (0xFUL << AMLI_RAMPRI_RADIO_RAM4_Pos) /*!< Bit mask of RAM4 field. */
AnnaBridge 156:ff21514d8981 469 #define AMLI_RAMPRI_RADIO_RAM4_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 470 #define AMLI_RAMPRI_RADIO_RAM4_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 471 #define AMLI_RAMPRI_RADIO_RAM4_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 472 #define AMLI_RAMPRI_RADIO_RAM4_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 473 #define AMLI_RAMPRI_RADIO_RAM4_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 474 #define AMLI_RAMPRI_RADIO_RAM4_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 475 #define AMLI_RAMPRI_RADIO_RAM4_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 476 #define AMLI_RAMPRI_RADIO_RAM4_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 477
AnnaBridge 156:ff21514d8981 478 /* Bits 15..12 : Configuration field for RAM block 3. */
AnnaBridge 156:ff21514d8981 479 #define AMLI_RAMPRI_RADIO_RAM3_Pos (12UL) /*!< Position of RAM3 field. */
AnnaBridge 156:ff21514d8981 480 #define AMLI_RAMPRI_RADIO_RAM3_Msk (0xFUL << AMLI_RAMPRI_RADIO_RAM3_Pos) /*!< Bit mask of RAM3 field. */
AnnaBridge 156:ff21514d8981 481 #define AMLI_RAMPRI_RADIO_RAM3_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 482 #define AMLI_RAMPRI_RADIO_RAM3_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 483 #define AMLI_RAMPRI_RADIO_RAM3_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 484 #define AMLI_RAMPRI_RADIO_RAM3_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 485 #define AMLI_RAMPRI_RADIO_RAM3_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 486 #define AMLI_RAMPRI_RADIO_RAM3_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 487 #define AMLI_RAMPRI_RADIO_RAM3_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 488 #define AMLI_RAMPRI_RADIO_RAM3_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 489
AnnaBridge 156:ff21514d8981 490 /* Bits 11..8 : Configuration field for RAM block 2. */
AnnaBridge 156:ff21514d8981 491 #define AMLI_RAMPRI_RADIO_RAM2_Pos (8UL) /*!< Position of RAM2 field. */
AnnaBridge 156:ff21514d8981 492 #define AMLI_RAMPRI_RADIO_RAM2_Msk (0xFUL << AMLI_RAMPRI_RADIO_RAM2_Pos) /*!< Bit mask of RAM2 field. */
AnnaBridge 156:ff21514d8981 493 #define AMLI_RAMPRI_RADIO_RAM2_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 494 #define AMLI_RAMPRI_RADIO_RAM2_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 495 #define AMLI_RAMPRI_RADIO_RAM2_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 496 #define AMLI_RAMPRI_RADIO_RAM2_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 497 #define AMLI_RAMPRI_RADIO_RAM2_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 498 #define AMLI_RAMPRI_RADIO_RAM2_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 499 #define AMLI_RAMPRI_RADIO_RAM2_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 500 #define AMLI_RAMPRI_RADIO_RAM2_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 501
AnnaBridge 156:ff21514d8981 502 /* Bits 7..4 : Configuration field for RAM block 1. */
AnnaBridge 156:ff21514d8981 503 #define AMLI_RAMPRI_RADIO_RAM1_Pos (4UL) /*!< Position of RAM1 field. */
AnnaBridge 156:ff21514d8981 504 #define AMLI_RAMPRI_RADIO_RAM1_Msk (0xFUL << AMLI_RAMPRI_RADIO_RAM1_Pos) /*!< Bit mask of RAM1 field. */
AnnaBridge 156:ff21514d8981 505 #define AMLI_RAMPRI_RADIO_RAM1_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 506 #define AMLI_RAMPRI_RADIO_RAM1_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 507 #define AMLI_RAMPRI_RADIO_RAM1_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 508 #define AMLI_RAMPRI_RADIO_RAM1_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 509 #define AMLI_RAMPRI_RADIO_RAM1_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 510 #define AMLI_RAMPRI_RADIO_RAM1_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 511 #define AMLI_RAMPRI_RADIO_RAM1_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 512 #define AMLI_RAMPRI_RADIO_RAM1_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 513
AnnaBridge 156:ff21514d8981 514 /* Bits 3..0 : Configuration field for RAM block 0. */
AnnaBridge 156:ff21514d8981 515 #define AMLI_RAMPRI_RADIO_RAM0_Pos (0UL) /*!< Position of RAM0 field. */
AnnaBridge 156:ff21514d8981 516 #define AMLI_RAMPRI_RADIO_RAM0_Msk (0xFUL << AMLI_RAMPRI_RADIO_RAM0_Pos) /*!< Bit mask of RAM0 field. */
AnnaBridge 156:ff21514d8981 517 #define AMLI_RAMPRI_RADIO_RAM0_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 518 #define AMLI_RAMPRI_RADIO_RAM0_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 519 #define AMLI_RAMPRI_RADIO_RAM0_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 520 #define AMLI_RAMPRI_RADIO_RAM0_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 521 #define AMLI_RAMPRI_RADIO_RAM0_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 522 #define AMLI_RAMPRI_RADIO_RAM0_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 523 #define AMLI_RAMPRI_RADIO_RAM0_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 524 #define AMLI_RAMPRI_RADIO_RAM0_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 525
AnnaBridge 156:ff21514d8981 526 /* Register: AMLI_RAMPRI_ECB */
AnnaBridge 156:ff21514d8981 527 /* Description: Configurable priority configuration register for ECB. */
AnnaBridge 156:ff21514d8981 528
AnnaBridge 156:ff21514d8981 529 /* Bits 31..28 : Configuration field for RAM block 7. */
AnnaBridge 156:ff21514d8981 530 #define AMLI_RAMPRI_ECB_RAM7_Pos (28UL) /*!< Position of RAM7 field. */
AnnaBridge 156:ff21514d8981 531 #define AMLI_RAMPRI_ECB_RAM7_Msk (0xFUL << AMLI_RAMPRI_ECB_RAM7_Pos) /*!< Bit mask of RAM7 field. */
AnnaBridge 156:ff21514d8981 532 #define AMLI_RAMPRI_ECB_RAM7_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 533 #define AMLI_RAMPRI_ECB_RAM7_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 534 #define AMLI_RAMPRI_ECB_RAM7_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 535 #define AMLI_RAMPRI_ECB_RAM7_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 536 #define AMLI_RAMPRI_ECB_RAM7_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 537 #define AMLI_RAMPRI_ECB_RAM7_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 538 #define AMLI_RAMPRI_ECB_RAM7_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 539 #define AMLI_RAMPRI_ECB_RAM7_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 540
AnnaBridge 156:ff21514d8981 541 /* Bits 27..24 : Configuration field for RAM block 6. */
AnnaBridge 156:ff21514d8981 542 #define AMLI_RAMPRI_ECB_RAM6_Pos (24UL) /*!< Position of RAM6 field. */
AnnaBridge 156:ff21514d8981 543 #define AMLI_RAMPRI_ECB_RAM6_Msk (0xFUL << AMLI_RAMPRI_ECB_RAM6_Pos) /*!< Bit mask of RAM6 field. */
AnnaBridge 156:ff21514d8981 544 #define AMLI_RAMPRI_ECB_RAM6_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 545 #define AMLI_RAMPRI_ECB_RAM6_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 546 #define AMLI_RAMPRI_ECB_RAM6_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 547 #define AMLI_RAMPRI_ECB_RAM6_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 548 #define AMLI_RAMPRI_ECB_RAM6_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 549 #define AMLI_RAMPRI_ECB_RAM6_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 550 #define AMLI_RAMPRI_ECB_RAM6_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 551 #define AMLI_RAMPRI_ECB_RAM6_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 552
AnnaBridge 156:ff21514d8981 553 /* Bits 23..20 : Configuration field for RAM block 5. */
AnnaBridge 156:ff21514d8981 554 #define AMLI_RAMPRI_ECB_RAM5_Pos (20UL) /*!< Position of RAM5 field. */
AnnaBridge 156:ff21514d8981 555 #define AMLI_RAMPRI_ECB_RAM5_Msk (0xFUL << AMLI_RAMPRI_ECB_RAM5_Pos) /*!< Bit mask of RAM5 field. */
AnnaBridge 156:ff21514d8981 556 #define AMLI_RAMPRI_ECB_RAM5_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 557 #define AMLI_RAMPRI_ECB_RAM5_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 558 #define AMLI_RAMPRI_ECB_RAM5_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 559 #define AMLI_RAMPRI_ECB_RAM5_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 560 #define AMLI_RAMPRI_ECB_RAM5_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 561 #define AMLI_RAMPRI_ECB_RAM5_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 562 #define AMLI_RAMPRI_ECB_RAM5_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 563 #define AMLI_RAMPRI_ECB_RAM5_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 564
AnnaBridge 156:ff21514d8981 565 /* Bits 19..16 : Configuration field for RAM block 4. */
AnnaBridge 156:ff21514d8981 566 #define AMLI_RAMPRI_ECB_RAM4_Pos (16UL) /*!< Position of RAM4 field. */
AnnaBridge 156:ff21514d8981 567 #define AMLI_RAMPRI_ECB_RAM4_Msk (0xFUL << AMLI_RAMPRI_ECB_RAM4_Pos) /*!< Bit mask of RAM4 field. */
AnnaBridge 156:ff21514d8981 568 #define AMLI_RAMPRI_ECB_RAM4_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 569 #define AMLI_RAMPRI_ECB_RAM4_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 570 #define AMLI_RAMPRI_ECB_RAM4_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 571 #define AMLI_RAMPRI_ECB_RAM4_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 572 #define AMLI_RAMPRI_ECB_RAM4_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 573 #define AMLI_RAMPRI_ECB_RAM4_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 574 #define AMLI_RAMPRI_ECB_RAM4_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 575 #define AMLI_RAMPRI_ECB_RAM4_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 576
AnnaBridge 156:ff21514d8981 577 /* Bits 15..12 : Configuration field for RAM block 3. */
AnnaBridge 156:ff21514d8981 578 #define AMLI_RAMPRI_ECB_RAM3_Pos (12UL) /*!< Position of RAM3 field. */
AnnaBridge 156:ff21514d8981 579 #define AMLI_RAMPRI_ECB_RAM3_Msk (0xFUL << AMLI_RAMPRI_ECB_RAM3_Pos) /*!< Bit mask of RAM3 field. */
AnnaBridge 156:ff21514d8981 580 #define AMLI_RAMPRI_ECB_RAM3_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 581 #define AMLI_RAMPRI_ECB_RAM3_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 582 #define AMLI_RAMPRI_ECB_RAM3_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 583 #define AMLI_RAMPRI_ECB_RAM3_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 584 #define AMLI_RAMPRI_ECB_RAM3_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 585 #define AMLI_RAMPRI_ECB_RAM3_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 586 #define AMLI_RAMPRI_ECB_RAM3_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 587 #define AMLI_RAMPRI_ECB_RAM3_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 588
AnnaBridge 156:ff21514d8981 589 /* Bits 11..8 : Configuration field for RAM block 2. */
AnnaBridge 156:ff21514d8981 590 #define AMLI_RAMPRI_ECB_RAM2_Pos (8UL) /*!< Position of RAM2 field. */
AnnaBridge 156:ff21514d8981 591 #define AMLI_RAMPRI_ECB_RAM2_Msk (0xFUL << AMLI_RAMPRI_ECB_RAM2_Pos) /*!< Bit mask of RAM2 field. */
AnnaBridge 156:ff21514d8981 592 #define AMLI_RAMPRI_ECB_RAM2_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 593 #define AMLI_RAMPRI_ECB_RAM2_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 594 #define AMLI_RAMPRI_ECB_RAM2_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 595 #define AMLI_RAMPRI_ECB_RAM2_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 596 #define AMLI_RAMPRI_ECB_RAM2_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 597 #define AMLI_RAMPRI_ECB_RAM2_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 598 #define AMLI_RAMPRI_ECB_RAM2_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 599 #define AMLI_RAMPRI_ECB_RAM2_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 600
AnnaBridge 156:ff21514d8981 601 /* Bits 7..4 : Configuration field for RAM block 1. */
AnnaBridge 156:ff21514d8981 602 #define AMLI_RAMPRI_ECB_RAM1_Pos (4UL) /*!< Position of RAM1 field. */
AnnaBridge 156:ff21514d8981 603 #define AMLI_RAMPRI_ECB_RAM1_Msk (0xFUL << AMLI_RAMPRI_ECB_RAM1_Pos) /*!< Bit mask of RAM1 field. */
AnnaBridge 156:ff21514d8981 604 #define AMLI_RAMPRI_ECB_RAM1_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 605 #define AMLI_RAMPRI_ECB_RAM1_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 606 #define AMLI_RAMPRI_ECB_RAM1_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 607 #define AMLI_RAMPRI_ECB_RAM1_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 608 #define AMLI_RAMPRI_ECB_RAM1_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 609 #define AMLI_RAMPRI_ECB_RAM1_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 610 #define AMLI_RAMPRI_ECB_RAM1_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 611 #define AMLI_RAMPRI_ECB_RAM1_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 612
AnnaBridge 156:ff21514d8981 613 /* Bits 3..0 : Configuration field for RAM block 0. */
AnnaBridge 156:ff21514d8981 614 #define AMLI_RAMPRI_ECB_RAM0_Pos (0UL) /*!< Position of RAM0 field. */
AnnaBridge 156:ff21514d8981 615 #define AMLI_RAMPRI_ECB_RAM0_Msk (0xFUL << AMLI_RAMPRI_ECB_RAM0_Pos) /*!< Bit mask of RAM0 field. */
AnnaBridge 156:ff21514d8981 616 #define AMLI_RAMPRI_ECB_RAM0_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 617 #define AMLI_RAMPRI_ECB_RAM0_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 618 #define AMLI_RAMPRI_ECB_RAM0_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 619 #define AMLI_RAMPRI_ECB_RAM0_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 620 #define AMLI_RAMPRI_ECB_RAM0_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 621 #define AMLI_RAMPRI_ECB_RAM0_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 622 #define AMLI_RAMPRI_ECB_RAM0_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 623 #define AMLI_RAMPRI_ECB_RAM0_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 624
AnnaBridge 156:ff21514d8981 625 /* Register: AMLI_RAMPRI_CCM */
AnnaBridge 156:ff21514d8981 626 /* Description: Configurable priority configuration register for CCM. */
AnnaBridge 156:ff21514d8981 627
AnnaBridge 156:ff21514d8981 628 /* Bits 31..28 : Configuration field for RAM block 7. */
AnnaBridge 156:ff21514d8981 629 #define AMLI_RAMPRI_CCM_RAM7_Pos (28UL) /*!< Position of RAM7 field. */
AnnaBridge 156:ff21514d8981 630 #define AMLI_RAMPRI_CCM_RAM7_Msk (0xFUL << AMLI_RAMPRI_CCM_RAM7_Pos) /*!< Bit mask of RAM7 field. */
AnnaBridge 156:ff21514d8981 631 #define AMLI_RAMPRI_CCM_RAM7_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 632 #define AMLI_RAMPRI_CCM_RAM7_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 633 #define AMLI_RAMPRI_CCM_RAM7_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 634 #define AMLI_RAMPRI_CCM_RAM7_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 635 #define AMLI_RAMPRI_CCM_RAM7_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 636 #define AMLI_RAMPRI_CCM_RAM7_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 637 #define AMLI_RAMPRI_CCM_RAM7_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 638 #define AMLI_RAMPRI_CCM_RAM7_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 639
AnnaBridge 156:ff21514d8981 640 /* Bits 27..24 : Configuration field for RAM block 6. */
AnnaBridge 156:ff21514d8981 641 #define AMLI_RAMPRI_CCM_RAM6_Pos (24UL) /*!< Position of RAM6 field. */
AnnaBridge 156:ff21514d8981 642 #define AMLI_RAMPRI_CCM_RAM6_Msk (0xFUL << AMLI_RAMPRI_CCM_RAM6_Pos) /*!< Bit mask of RAM6 field. */
AnnaBridge 156:ff21514d8981 643 #define AMLI_RAMPRI_CCM_RAM6_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 644 #define AMLI_RAMPRI_CCM_RAM6_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 645 #define AMLI_RAMPRI_CCM_RAM6_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 646 #define AMLI_RAMPRI_CCM_RAM6_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 647 #define AMLI_RAMPRI_CCM_RAM6_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 648 #define AMLI_RAMPRI_CCM_RAM6_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 649 #define AMLI_RAMPRI_CCM_RAM6_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 650 #define AMLI_RAMPRI_CCM_RAM6_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 651
AnnaBridge 156:ff21514d8981 652 /* Bits 23..20 : Configuration field for RAM block 5. */
AnnaBridge 156:ff21514d8981 653 #define AMLI_RAMPRI_CCM_RAM5_Pos (20UL) /*!< Position of RAM5 field. */
AnnaBridge 156:ff21514d8981 654 #define AMLI_RAMPRI_CCM_RAM5_Msk (0xFUL << AMLI_RAMPRI_CCM_RAM5_Pos) /*!< Bit mask of RAM5 field. */
AnnaBridge 156:ff21514d8981 655 #define AMLI_RAMPRI_CCM_RAM5_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 656 #define AMLI_RAMPRI_CCM_RAM5_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 657 #define AMLI_RAMPRI_CCM_RAM5_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 658 #define AMLI_RAMPRI_CCM_RAM5_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 659 #define AMLI_RAMPRI_CCM_RAM5_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 660 #define AMLI_RAMPRI_CCM_RAM5_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 661 #define AMLI_RAMPRI_CCM_RAM5_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 662 #define AMLI_RAMPRI_CCM_RAM5_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 663
AnnaBridge 156:ff21514d8981 664 /* Bits 19..16 : Configuration field for RAM block 4. */
AnnaBridge 156:ff21514d8981 665 #define AMLI_RAMPRI_CCM_RAM4_Pos (16UL) /*!< Position of RAM4 field. */
AnnaBridge 156:ff21514d8981 666 #define AMLI_RAMPRI_CCM_RAM4_Msk (0xFUL << AMLI_RAMPRI_CCM_RAM4_Pos) /*!< Bit mask of RAM4 field. */
AnnaBridge 156:ff21514d8981 667 #define AMLI_RAMPRI_CCM_RAM4_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 668 #define AMLI_RAMPRI_CCM_RAM4_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 669 #define AMLI_RAMPRI_CCM_RAM4_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 670 #define AMLI_RAMPRI_CCM_RAM4_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 671 #define AMLI_RAMPRI_CCM_RAM4_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 672 #define AMLI_RAMPRI_CCM_RAM4_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 673 #define AMLI_RAMPRI_CCM_RAM4_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 674 #define AMLI_RAMPRI_CCM_RAM4_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 675
AnnaBridge 156:ff21514d8981 676 /* Bits 15..12 : Configuration field for RAM block 3. */
AnnaBridge 156:ff21514d8981 677 #define AMLI_RAMPRI_CCM_RAM3_Pos (12UL) /*!< Position of RAM3 field. */
AnnaBridge 156:ff21514d8981 678 #define AMLI_RAMPRI_CCM_RAM3_Msk (0xFUL << AMLI_RAMPRI_CCM_RAM3_Pos) /*!< Bit mask of RAM3 field. */
AnnaBridge 156:ff21514d8981 679 #define AMLI_RAMPRI_CCM_RAM3_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 680 #define AMLI_RAMPRI_CCM_RAM3_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 681 #define AMLI_RAMPRI_CCM_RAM3_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 682 #define AMLI_RAMPRI_CCM_RAM3_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 683 #define AMLI_RAMPRI_CCM_RAM3_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 684 #define AMLI_RAMPRI_CCM_RAM3_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 685 #define AMLI_RAMPRI_CCM_RAM3_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 686 #define AMLI_RAMPRI_CCM_RAM3_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 687
AnnaBridge 156:ff21514d8981 688 /* Bits 11..8 : Configuration field for RAM block 2. */
AnnaBridge 156:ff21514d8981 689 #define AMLI_RAMPRI_CCM_RAM2_Pos (8UL) /*!< Position of RAM2 field. */
AnnaBridge 156:ff21514d8981 690 #define AMLI_RAMPRI_CCM_RAM2_Msk (0xFUL << AMLI_RAMPRI_CCM_RAM2_Pos) /*!< Bit mask of RAM2 field. */
AnnaBridge 156:ff21514d8981 691 #define AMLI_RAMPRI_CCM_RAM2_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 692 #define AMLI_RAMPRI_CCM_RAM2_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 693 #define AMLI_RAMPRI_CCM_RAM2_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 694 #define AMLI_RAMPRI_CCM_RAM2_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 695 #define AMLI_RAMPRI_CCM_RAM2_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 696 #define AMLI_RAMPRI_CCM_RAM2_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 697 #define AMLI_RAMPRI_CCM_RAM2_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 698 #define AMLI_RAMPRI_CCM_RAM2_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 699
AnnaBridge 156:ff21514d8981 700 /* Bits 7..4 : Configuration field for RAM block 1. */
AnnaBridge 156:ff21514d8981 701 #define AMLI_RAMPRI_CCM_RAM1_Pos (4UL) /*!< Position of RAM1 field. */
AnnaBridge 156:ff21514d8981 702 #define AMLI_RAMPRI_CCM_RAM1_Msk (0xFUL << AMLI_RAMPRI_CCM_RAM1_Pos) /*!< Bit mask of RAM1 field. */
AnnaBridge 156:ff21514d8981 703 #define AMLI_RAMPRI_CCM_RAM1_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 704 #define AMLI_RAMPRI_CCM_RAM1_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 705 #define AMLI_RAMPRI_CCM_RAM1_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 706 #define AMLI_RAMPRI_CCM_RAM1_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 707 #define AMLI_RAMPRI_CCM_RAM1_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 708 #define AMLI_RAMPRI_CCM_RAM1_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 709 #define AMLI_RAMPRI_CCM_RAM1_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 710 #define AMLI_RAMPRI_CCM_RAM1_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 711
AnnaBridge 156:ff21514d8981 712 /* Bits 3..0 : Configuration field for RAM block 0. */
AnnaBridge 156:ff21514d8981 713 #define AMLI_RAMPRI_CCM_RAM0_Pos (0UL) /*!< Position of RAM0 field. */
AnnaBridge 156:ff21514d8981 714 #define AMLI_RAMPRI_CCM_RAM0_Msk (0xFUL << AMLI_RAMPRI_CCM_RAM0_Pos) /*!< Bit mask of RAM0 field. */
AnnaBridge 156:ff21514d8981 715 #define AMLI_RAMPRI_CCM_RAM0_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 716 #define AMLI_RAMPRI_CCM_RAM0_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 717 #define AMLI_RAMPRI_CCM_RAM0_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 718 #define AMLI_RAMPRI_CCM_RAM0_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 719 #define AMLI_RAMPRI_CCM_RAM0_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 720 #define AMLI_RAMPRI_CCM_RAM0_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 721 #define AMLI_RAMPRI_CCM_RAM0_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 722 #define AMLI_RAMPRI_CCM_RAM0_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 723
AnnaBridge 156:ff21514d8981 724 /* Register: AMLI_RAMPRI_AAR */
AnnaBridge 156:ff21514d8981 725 /* Description: Configurable priority configuration register for AAR. */
AnnaBridge 156:ff21514d8981 726
AnnaBridge 156:ff21514d8981 727 /* Bits 31..28 : Configuration field for RAM block 7. */
AnnaBridge 156:ff21514d8981 728 #define AMLI_RAMPRI_AAR_RAM7_Pos (28UL) /*!< Position of RAM7 field. */
AnnaBridge 156:ff21514d8981 729 #define AMLI_RAMPRI_AAR_RAM7_Msk (0xFUL << AMLI_RAMPRI_AAR_RAM7_Pos) /*!< Bit mask of RAM7 field. */
AnnaBridge 156:ff21514d8981 730 #define AMLI_RAMPRI_AAR_RAM7_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 731 #define AMLI_RAMPRI_AAR_RAM7_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 732 #define AMLI_RAMPRI_AAR_RAM7_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 733 #define AMLI_RAMPRI_AAR_RAM7_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 734 #define AMLI_RAMPRI_AAR_RAM7_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 735 #define AMLI_RAMPRI_AAR_RAM7_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 736 #define AMLI_RAMPRI_AAR_RAM7_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 737 #define AMLI_RAMPRI_AAR_RAM7_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 738
AnnaBridge 156:ff21514d8981 739 /* Bits 27..24 : Configuration field for RAM block 6. */
AnnaBridge 156:ff21514d8981 740 #define AMLI_RAMPRI_AAR_RAM6_Pos (24UL) /*!< Position of RAM6 field. */
AnnaBridge 156:ff21514d8981 741 #define AMLI_RAMPRI_AAR_RAM6_Msk (0xFUL << AMLI_RAMPRI_AAR_RAM6_Pos) /*!< Bit mask of RAM6 field. */
AnnaBridge 156:ff21514d8981 742 #define AMLI_RAMPRI_AAR_RAM6_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 743 #define AMLI_RAMPRI_AAR_RAM6_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 744 #define AMLI_RAMPRI_AAR_RAM6_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 745 #define AMLI_RAMPRI_AAR_RAM6_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 746 #define AMLI_RAMPRI_AAR_RAM6_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 747 #define AMLI_RAMPRI_AAR_RAM6_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 748 #define AMLI_RAMPRI_AAR_RAM6_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 749 #define AMLI_RAMPRI_AAR_RAM6_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 750
AnnaBridge 156:ff21514d8981 751 /* Bits 23..20 : Configuration field for RAM block 5. */
AnnaBridge 156:ff21514d8981 752 #define AMLI_RAMPRI_AAR_RAM5_Pos (20UL) /*!< Position of RAM5 field. */
AnnaBridge 156:ff21514d8981 753 #define AMLI_RAMPRI_AAR_RAM5_Msk (0xFUL << AMLI_RAMPRI_AAR_RAM5_Pos) /*!< Bit mask of RAM5 field. */
AnnaBridge 156:ff21514d8981 754 #define AMLI_RAMPRI_AAR_RAM5_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 755 #define AMLI_RAMPRI_AAR_RAM5_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 756 #define AMLI_RAMPRI_AAR_RAM5_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 757 #define AMLI_RAMPRI_AAR_RAM5_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 758 #define AMLI_RAMPRI_AAR_RAM5_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 759 #define AMLI_RAMPRI_AAR_RAM5_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 760 #define AMLI_RAMPRI_AAR_RAM5_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 761 #define AMLI_RAMPRI_AAR_RAM5_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 762
AnnaBridge 156:ff21514d8981 763 /* Bits 19..16 : Configuration field for RAM block 4. */
AnnaBridge 156:ff21514d8981 764 #define AMLI_RAMPRI_AAR_RAM4_Pos (16UL) /*!< Position of RAM4 field. */
AnnaBridge 156:ff21514d8981 765 #define AMLI_RAMPRI_AAR_RAM4_Msk (0xFUL << AMLI_RAMPRI_AAR_RAM4_Pos) /*!< Bit mask of RAM4 field. */
AnnaBridge 156:ff21514d8981 766 #define AMLI_RAMPRI_AAR_RAM4_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 767 #define AMLI_RAMPRI_AAR_RAM4_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 768 #define AMLI_RAMPRI_AAR_RAM4_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 769 #define AMLI_RAMPRI_AAR_RAM4_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 770 #define AMLI_RAMPRI_AAR_RAM4_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 771 #define AMLI_RAMPRI_AAR_RAM4_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 772 #define AMLI_RAMPRI_AAR_RAM4_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 773 #define AMLI_RAMPRI_AAR_RAM4_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 774
AnnaBridge 156:ff21514d8981 775 /* Bits 15..12 : Configuration field for RAM block 3. */
AnnaBridge 156:ff21514d8981 776 #define AMLI_RAMPRI_AAR_RAM3_Pos (12UL) /*!< Position of RAM3 field. */
AnnaBridge 156:ff21514d8981 777 #define AMLI_RAMPRI_AAR_RAM3_Msk (0xFUL << AMLI_RAMPRI_AAR_RAM3_Pos) /*!< Bit mask of RAM3 field. */
AnnaBridge 156:ff21514d8981 778 #define AMLI_RAMPRI_AAR_RAM3_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 779 #define AMLI_RAMPRI_AAR_RAM3_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 780 #define AMLI_RAMPRI_AAR_RAM3_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 781 #define AMLI_RAMPRI_AAR_RAM3_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 782 #define AMLI_RAMPRI_AAR_RAM3_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 783 #define AMLI_RAMPRI_AAR_RAM3_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 784 #define AMLI_RAMPRI_AAR_RAM3_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 785 #define AMLI_RAMPRI_AAR_RAM3_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 786
AnnaBridge 156:ff21514d8981 787 /* Bits 11..8 : Configuration field for RAM block 2. */
AnnaBridge 156:ff21514d8981 788 #define AMLI_RAMPRI_AAR_RAM2_Pos (8UL) /*!< Position of RAM2 field. */
AnnaBridge 156:ff21514d8981 789 #define AMLI_RAMPRI_AAR_RAM2_Msk (0xFUL << AMLI_RAMPRI_AAR_RAM2_Pos) /*!< Bit mask of RAM2 field. */
AnnaBridge 156:ff21514d8981 790 #define AMLI_RAMPRI_AAR_RAM2_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 791 #define AMLI_RAMPRI_AAR_RAM2_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 792 #define AMLI_RAMPRI_AAR_RAM2_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 793 #define AMLI_RAMPRI_AAR_RAM2_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 794 #define AMLI_RAMPRI_AAR_RAM2_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 795 #define AMLI_RAMPRI_AAR_RAM2_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 796 #define AMLI_RAMPRI_AAR_RAM2_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 797 #define AMLI_RAMPRI_AAR_RAM2_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 798
AnnaBridge 156:ff21514d8981 799 /* Bits 7..4 : Configuration field for RAM block 1. */
AnnaBridge 156:ff21514d8981 800 #define AMLI_RAMPRI_AAR_RAM1_Pos (4UL) /*!< Position of RAM1 field. */
AnnaBridge 156:ff21514d8981 801 #define AMLI_RAMPRI_AAR_RAM1_Msk (0xFUL << AMLI_RAMPRI_AAR_RAM1_Pos) /*!< Bit mask of RAM1 field. */
AnnaBridge 156:ff21514d8981 802 #define AMLI_RAMPRI_AAR_RAM1_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 803 #define AMLI_RAMPRI_AAR_RAM1_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 804 #define AMLI_RAMPRI_AAR_RAM1_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 805 #define AMLI_RAMPRI_AAR_RAM1_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 806 #define AMLI_RAMPRI_AAR_RAM1_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 807 #define AMLI_RAMPRI_AAR_RAM1_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 808 #define AMLI_RAMPRI_AAR_RAM1_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 809 #define AMLI_RAMPRI_AAR_RAM1_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 810
AnnaBridge 156:ff21514d8981 811 /* Bits 3..0 : Configuration field for RAM block 0. */
AnnaBridge 156:ff21514d8981 812 #define AMLI_RAMPRI_AAR_RAM0_Pos (0UL) /*!< Position of RAM0 field. */
AnnaBridge 156:ff21514d8981 813 #define AMLI_RAMPRI_AAR_RAM0_Msk (0xFUL << AMLI_RAMPRI_AAR_RAM0_Pos) /*!< Bit mask of RAM0 field. */
AnnaBridge 156:ff21514d8981 814 #define AMLI_RAMPRI_AAR_RAM0_Pri0 (0x0UL) /*!< Priority 0. */
AnnaBridge 156:ff21514d8981 815 #define AMLI_RAMPRI_AAR_RAM0_Pri2 (0x2UL) /*!< Priority 2. */
AnnaBridge 156:ff21514d8981 816 #define AMLI_RAMPRI_AAR_RAM0_Pri4 (0x4UL) /*!< Priority 4. */
AnnaBridge 156:ff21514d8981 817 #define AMLI_RAMPRI_AAR_RAM0_Pri6 (0x6UL) /*!< Priority 6. */
AnnaBridge 156:ff21514d8981 818 #define AMLI_RAMPRI_AAR_RAM0_Pri8 (0x8UL) /*!< Priority 8. */
AnnaBridge 156:ff21514d8981 819 #define AMLI_RAMPRI_AAR_RAM0_Pri10 (0xAUL) /*!< Priority 10. */
AnnaBridge 156:ff21514d8981 820 #define AMLI_RAMPRI_AAR_RAM0_Pri12 (0xCUL) /*!< Priority 12. */
AnnaBridge 156:ff21514d8981 821 #define AMLI_RAMPRI_AAR_RAM0_Pri14 (0xEUL) /*!< Priority 14. */
AnnaBridge 156:ff21514d8981 822
AnnaBridge 156:ff21514d8981 823
AnnaBridge 156:ff21514d8981 824 /* Peripheral: CCM */
AnnaBridge 156:ff21514d8981 825 /* Description: AES CCM Mode Encryption. */
AnnaBridge 156:ff21514d8981 826
AnnaBridge 156:ff21514d8981 827 /* Register: CCM_SHORTS */
AnnaBridge 156:ff21514d8981 828 /* Description: Shortcuts for the CCM. */
AnnaBridge 156:ff21514d8981 829
AnnaBridge 156:ff21514d8981 830 /* Bit 0 : Shortcut between ENDKSGEN event and CRYPT task. */
AnnaBridge 156:ff21514d8981 831 #define CCM_SHORTS_ENDKSGEN_CRYPT_Pos (0UL) /*!< Position of ENDKSGEN_CRYPT field. */
AnnaBridge 156:ff21514d8981 832 #define CCM_SHORTS_ENDKSGEN_CRYPT_Msk (0x1UL << CCM_SHORTS_ENDKSGEN_CRYPT_Pos) /*!< Bit mask of ENDKSGEN_CRYPT field. */
AnnaBridge 156:ff21514d8981 833 #define CCM_SHORTS_ENDKSGEN_CRYPT_Disabled (0UL) /*!< Shortcut disabled. */
AnnaBridge 156:ff21514d8981 834 #define CCM_SHORTS_ENDKSGEN_CRYPT_Enabled (1UL) /*!< Shortcut enabled. */
AnnaBridge 156:ff21514d8981 835
AnnaBridge 156:ff21514d8981 836 /* Register: CCM_INTENSET */
AnnaBridge 156:ff21514d8981 837 /* Description: Interrupt enable set register. */
AnnaBridge 156:ff21514d8981 838
AnnaBridge 156:ff21514d8981 839 /* Bit 2 : Enable interrupt on ERROR event. */
AnnaBridge 156:ff21514d8981 840 #define CCM_INTENSET_ERROR_Pos (2UL) /*!< Position of ERROR field. */
AnnaBridge 156:ff21514d8981 841 #define CCM_INTENSET_ERROR_Msk (0x1UL << CCM_INTENSET_ERROR_Pos) /*!< Bit mask of ERROR field. */
AnnaBridge 156:ff21514d8981 842 #define CCM_INTENSET_ERROR_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 843 #define CCM_INTENSET_ERROR_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 844 #define CCM_INTENSET_ERROR_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 845
AnnaBridge 156:ff21514d8981 846 /* Bit 1 : Enable interrupt on ENDCRYPT event. */
AnnaBridge 156:ff21514d8981 847 #define CCM_INTENSET_ENDCRYPT_Pos (1UL) /*!< Position of ENDCRYPT field. */
AnnaBridge 156:ff21514d8981 848 #define CCM_INTENSET_ENDCRYPT_Msk (0x1UL << CCM_INTENSET_ENDCRYPT_Pos) /*!< Bit mask of ENDCRYPT field. */
AnnaBridge 156:ff21514d8981 849 #define CCM_INTENSET_ENDCRYPT_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 850 #define CCM_INTENSET_ENDCRYPT_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 851 #define CCM_INTENSET_ENDCRYPT_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 852
AnnaBridge 156:ff21514d8981 853 /* Bit 0 : Enable interrupt on ENDKSGEN event. */
AnnaBridge 156:ff21514d8981 854 #define CCM_INTENSET_ENDKSGEN_Pos (0UL) /*!< Position of ENDKSGEN field. */
AnnaBridge 156:ff21514d8981 855 #define CCM_INTENSET_ENDKSGEN_Msk (0x1UL << CCM_INTENSET_ENDKSGEN_Pos) /*!< Bit mask of ENDKSGEN field. */
AnnaBridge 156:ff21514d8981 856 #define CCM_INTENSET_ENDKSGEN_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 857 #define CCM_INTENSET_ENDKSGEN_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 858 #define CCM_INTENSET_ENDKSGEN_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 859
AnnaBridge 156:ff21514d8981 860 /* Register: CCM_INTENCLR */
AnnaBridge 156:ff21514d8981 861 /* Description: Interrupt enable clear register. */
AnnaBridge 156:ff21514d8981 862
AnnaBridge 156:ff21514d8981 863 /* Bit 2 : Disable interrupt on ERROR event. */
AnnaBridge 156:ff21514d8981 864 #define CCM_INTENCLR_ERROR_Pos (2UL) /*!< Position of ERROR field. */
AnnaBridge 156:ff21514d8981 865 #define CCM_INTENCLR_ERROR_Msk (0x1UL << CCM_INTENCLR_ERROR_Pos) /*!< Bit mask of ERROR field. */
AnnaBridge 156:ff21514d8981 866 #define CCM_INTENCLR_ERROR_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 867 #define CCM_INTENCLR_ERROR_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 868 #define CCM_INTENCLR_ERROR_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 869
AnnaBridge 156:ff21514d8981 870 /* Bit 1 : Disable interrupt on ENDCRYPT event. */
AnnaBridge 156:ff21514d8981 871 #define CCM_INTENCLR_ENDCRYPT_Pos (1UL) /*!< Position of ENDCRYPT field. */
AnnaBridge 156:ff21514d8981 872 #define CCM_INTENCLR_ENDCRYPT_Msk (0x1UL << CCM_INTENCLR_ENDCRYPT_Pos) /*!< Bit mask of ENDCRYPT field. */
AnnaBridge 156:ff21514d8981 873 #define CCM_INTENCLR_ENDCRYPT_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 874 #define CCM_INTENCLR_ENDCRYPT_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 875 #define CCM_INTENCLR_ENDCRYPT_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 876
AnnaBridge 156:ff21514d8981 877 /* Bit 0 : Disable interrupt on ENDKSGEN event. */
AnnaBridge 156:ff21514d8981 878 #define CCM_INTENCLR_ENDKSGEN_Pos (0UL) /*!< Position of ENDKSGEN field. */
AnnaBridge 156:ff21514d8981 879 #define CCM_INTENCLR_ENDKSGEN_Msk (0x1UL << CCM_INTENCLR_ENDKSGEN_Pos) /*!< Bit mask of ENDKSGEN field. */
AnnaBridge 156:ff21514d8981 880 #define CCM_INTENCLR_ENDKSGEN_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 881 #define CCM_INTENCLR_ENDKSGEN_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 882 #define CCM_INTENCLR_ENDKSGEN_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 883
AnnaBridge 156:ff21514d8981 884 /* Register: CCM_MICSTATUS */
AnnaBridge 156:ff21514d8981 885 /* Description: CCM RX MIC check result. */
AnnaBridge 156:ff21514d8981 886
AnnaBridge 156:ff21514d8981 887 /* Bit 0 : Result of the MIC check performed during the previous CCM RX STARTCRYPT */
AnnaBridge 156:ff21514d8981 888 #define CCM_MICSTATUS_MICSTATUS_Pos (0UL) /*!< Position of MICSTATUS field. */
AnnaBridge 156:ff21514d8981 889 #define CCM_MICSTATUS_MICSTATUS_Msk (0x1UL << CCM_MICSTATUS_MICSTATUS_Pos) /*!< Bit mask of MICSTATUS field. */
AnnaBridge 156:ff21514d8981 890 #define CCM_MICSTATUS_MICSTATUS_CheckFailed (0UL) /*!< MIC check failed. */
AnnaBridge 156:ff21514d8981 891 #define CCM_MICSTATUS_MICSTATUS_CheckPassed (1UL) /*!< MIC check passed. */
AnnaBridge 156:ff21514d8981 892
AnnaBridge 156:ff21514d8981 893 /* Register: CCM_ENABLE */
AnnaBridge 156:ff21514d8981 894 /* Description: CCM enable. */
AnnaBridge 156:ff21514d8981 895
AnnaBridge 156:ff21514d8981 896 /* Bits 1..0 : CCM enable. */
AnnaBridge 156:ff21514d8981 897 #define CCM_ENABLE_ENABLE_Pos (0UL) /*!< Position of ENABLE field. */
AnnaBridge 156:ff21514d8981 898 #define CCM_ENABLE_ENABLE_Msk (0x3UL << CCM_ENABLE_ENABLE_Pos) /*!< Bit mask of ENABLE field. */
AnnaBridge 156:ff21514d8981 899 #define CCM_ENABLE_ENABLE_Disabled (0x00UL) /*!< CCM is disabled. */
AnnaBridge 156:ff21514d8981 900 #define CCM_ENABLE_ENABLE_Enabled (0x02UL) /*!< CCM is enabled. */
AnnaBridge 156:ff21514d8981 901
AnnaBridge 156:ff21514d8981 902 /* Register: CCM_MODE */
AnnaBridge 156:ff21514d8981 903 /* Description: Operation mode. */
AnnaBridge 156:ff21514d8981 904
AnnaBridge 156:ff21514d8981 905 /* Bit 0 : CCM mode operation. */
AnnaBridge 156:ff21514d8981 906 #define CCM_MODE_MODE_Pos (0UL) /*!< Position of MODE field. */
AnnaBridge 156:ff21514d8981 907 #define CCM_MODE_MODE_Msk (0x1UL << CCM_MODE_MODE_Pos) /*!< Bit mask of MODE field. */
AnnaBridge 156:ff21514d8981 908 #define CCM_MODE_MODE_Encryption (0UL) /*!< CCM mode TX */
AnnaBridge 156:ff21514d8981 909 #define CCM_MODE_MODE_Decryption (1UL) /*!< CCM mode TX */
AnnaBridge 156:ff21514d8981 910
AnnaBridge 156:ff21514d8981 911 /* Register: CCM_POWER */
AnnaBridge 156:ff21514d8981 912 /* Description: Peripheral power control. */
AnnaBridge 156:ff21514d8981 913
AnnaBridge 156:ff21514d8981 914 /* Bit 0 : Peripheral power control. */
AnnaBridge 156:ff21514d8981 915 #define CCM_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
AnnaBridge 156:ff21514d8981 916 #define CCM_POWER_POWER_Msk (0x1UL << CCM_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
AnnaBridge 156:ff21514d8981 917 #define CCM_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
AnnaBridge 156:ff21514d8981 918 #define CCM_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
AnnaBridge 156:ff21514d8981 919
AnnaBridge 156:ff21514d8981 920
AnnaBridge 156:ff21514d8981 921 /* Peripheral: CLOCK */
AnnaBridge 156:ff21514d8981 922 /* Description: Clock control. */
AnnaBridge 156:ff21514d8981 923
AnnaBridge 156:ff21514d8981 924 /* Register: CLOCK_INTENSET */
AnnaBridge 156:ff21514d8981 925 /* Description: Interrupt enable set register. */
AnnaBridge 156:ff21514d8981 926
AnnaBridge 156:ff21514d8981 927 /* Bit 4 : Enable interrupt on CTTO event. */
AnnaBridge 156:ff21514d8981 928 #define CLOCK_INTENSET_CTTO_Pos (4UL) /*!< Position of CTTO field. */
AnnaBridge 156:ff21514d8981 929 #define CLOCK_INTENSET_CTTO_Msk (0x1UL << CLOCK_INTENSET_CTTO_Pos) /*!< Bit mask of CTTO field. */
AnnaBridge 156:ff21514d8981 930 #define CLOCK_INTENSET_CTTO_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 931 #define CLOCK_INTENSET_CTTO_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 932 #define CLOCK_INTENSET_CTTO_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 933
AnnaBridge 156:ff21514d8981 934 /* Bit 3 : Enable interrupt on DONE event. */
AnnaBridge 156:ff21514d8981 935 #define CLOCK_INTENSET_DONE_Pos (3UL) /*!< Position of DONE field. */
AnnaBridge 156:ff21514d8981 936 #define CLOCK_INTENSET_DONE_Msk (0x1UL << CLOCK_INTENSET_DONE_Pos) /*!< Bit mask of DONE field. */
AnnaBridge 156:ff21514d8981 937 #define CLOCK_INTENSET_DONE_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 938 #define CLOCK_INTENSET_DONE_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 939 #define CLOCK_INTENSET_DONE_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 940
AnnaBridge 156:ff21514d8981 941 /* Bit 1 : Enable interrupt on LFCLKSTARTED event. */
AnnaBridge 156:ff21514d8981 942 #define CLOCK_INTENSET_LFCLKSTARTED_Pos (1UL) /*!< Position of LFCLKSTARTED field. */
AnnaBridge 156:ff21514d8981 943 #define CLOCK_INTENSET_LFCLKSTARTED_Msk (0x1UL << CLOCK_INTENSET_LFCLKSTARTED_Pos) /*!< Bit mask of LFCLKSTARTED field. */
AnnaBridge 156:ff21514d8981 944 #define CLOCK_INTENSET_LFCLKSTARTED_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 945 #define CLOCK_INTENSET_LFCLKSTARTED_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 946 #define CLOCK_INTENSET_LFCLKSTARTED_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 947
AnnaBridge 156:ff21514d8981 948 /* Bit 0 : Enable interrupt on HFCLKSTARTED event. */
AnnaBridge 156:ff21514d8981 949 #define CLOCK_INTENSET_HFCLKSTARTED_Pos (0UL) /*!< Position of HFCLKSTARTED field. */
AnnaBridge 156:ff21514d8981 950 #define CLOCK_INTENSET_HFCLKSTARTED_Msk (0x1UL << CLOCK_INTENSET_HFCLKSTARTED_Pos) /*!< Bit mask of HFCLKSTARTED field. */
AnnaBridge 156:ff21514d8981 951 #define CLOCK_INTENSET_HFCLKSTARTED_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 952 #define CLOCK_INTENSET_HFCLKSTARTED_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 953 #define CLOCK_INTENSET_HFCLKSTARTED_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 954
AnnaBridge 156:ff21514d8981 955 /* Register: CLOCK_INTENCLR */
AnnaBridge 156:ff21514d8981 956 /* Description: Interrupt enable clear register. */
AnnaBridge 156:ff21514d8981 957
AnnaBridge 156:ff21514d8981 958 /* Bit 4 : Disable interrupt on CTTO event. */
AnnaBridge 156:ff21514d8981 959 #define CLOCK_INTENCLR_CTTO_Pos (4UL) /*!< Position of CTTO field. */
AnnaBridge 156:ff21514d8981 960 #define CLOCK_INTENCLR_CTTO_Msk (0x1UL << CLOCK_INTENCLR_CTTO_Pos) /*!< Bit mask of CTTO field. */
AnnaBridge 156:ff21514d8981 961 #define CLOCK_INTENCLR_CTTO_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 962 #define CLOCK_INTENCLR_CTTO_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 963 #define CLOCK_INTENCLR_CTTO_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 964
AnnaBridge 156:ff21514d8981 965 /* Bit 3 : Disable interrupt on DONE event. */
AnnaBridge 156:ff21514d8981 966 #define CLOCK_INTENCLR_DONE_Pos (3UL) /*!< Position of DONE field. */
AnnaBridge 156:ff21514d8981 967 #define CLOCK_INTENCLR_DONE_Msk (0x1UL << CLOCK_INTENCLR_DONE_Pos) /*!< Bit mask of DONE field. */
AnnaBridge 156:ff21514d8981 968 #define CLOCK_INTENCLR_DONE_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 969 #define CLOCK_INTENCLR_DONE_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 970 #define CLOCK_INTENCLR_DONE_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 971
AnnaBridge 156:ff21514d8981 972 /* Bit 1 : Disable interrupt on LFCLKSTARTED event. */
AnnaBridge 156:ff21514d8981 973 #define CLOCK_INTENCLR_LFCLKSTARTED_Pos (1UL) /*!< Position of LFCLKSTARTED field. */
AnnaBridge 156:ff21514d8981 974 #define CLOCK_INTENCLR_LFCLKSTARTED_Msk (0x1UL << CLOCK_INTENCLR_LFCLKSTARTED_Pos) /*!< Bit mask of LFCLKSTARTED field. */
AnnaBridge 156:ff21514d8981 975 #define CLOCK_INTENCLR_LFCLKSTARTED_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 976 #define CLOCK_INTENCLR_LFCLKSTARTED_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 977 #define CLOCK_INTENCLR_LFCLKSTARTED_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 978
AnnaBridge 156:ff21514d8981 979 /* Bit 0 : Disable interrupt on HFCLKSTARTED event. */
AnnaBridge 156:ff21514d8981 980 #define CLOCK_INTENCLR_HFCLKSTARTED_Pos (0UL) /*!< Position of HFCLKSTARTED field. */
AnnaBridge 156:ff21514d8981 981 #define CLOCK_INTENCLR_HFCLKSTARTED_Msk (0x1UL << CLOCK_INTENCLR_HFCLKSTARTED_Pos) /*!< Bit mask of HFCLKSTARTED field. */
AnnaBridge 156:ff21514d8981 982 #define CLOCK_INTENCLR_HFCLKSTARTED_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 983 #define CLOCK_INTENCLR_HFCLKSTARTED_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 984 #define CLOCK_INTENCLR_HFCLKSTARTED_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 985
AnnaBridge 156:ff21514d8981 986 /* Register: CLOCK_HFCLKRUN */
AnnaBridge 156:ff21514d8981 987 /* Description: Task HFCLKSTART trigger status. */
AnnaBridge 156:ff21514d8981 988
AnnaBridge 156:ff21514d8981 989 /* Bit 0 : Task HFCLKSTART trigger status. */
AnnaBridge 156:ff21514d8981 990 #define CLOCK_HFCLKRUN_STATUS_Pos (0UL) /*!< Position of STATUS field. */
AnnaBridge 156:ff21514d8981 991 #define CLOCK_HFCLKRUN_STATUS_Msk (0x1UL << CLOCK_HFCLKRUN_STATUS_Pos) /*!< Bit mask of STATUS field. */
AnnaBridge 156:ff21514d8981 992 #define CLOCK_HFCLKRUN_STATUS_NotTriggered (0UL) /*!< Task HFCLKSTART has not been triggered. */
AnnaBridge 156:ff21514d8981 993 #define CLOCK_HFCLKRUN_STATUS_Triggered (1UL) /*!< Task HFCLKSTART has been triggered. */
AnnaBridge 156:ff21514d8981 994
AnnaBridge 156:ff21514d8981 995 /* Register: CLOCK_HFCLKSTAT */
AnnaBridge 156:ff21514d8981 996 /* Description: High frequency clock status. */
AnnaBridge 156:ff21514d8981 997
AnnaBridge 156:ff21514d8981 998 /* Bit 16 : State for the HFCLK. */
AnnaBridge 156:ff21514d8981 999 #define CLOCK_HFCLKSTAT_STATE_Pos (16UL) /*!< Position of STATE field. */
AnnaBridge 156:ff21514d8981 1000 #define CLOCK_HFCLKSTAT_STATE_Msk (0x1UL << CLOCK_HFCLKSTAT_STATE_Pos) /*!< Bit mask of STATE field. */
AnnaBridge 156:ff21514d8981 1001 #define CLOCK_HFCLKSTAT_STATE_NotRunning (0UL) /*!< HFCLK clock not running. */
AnnaBridge 156:ff21514d8981 1002 #define CLOCK_HFCLKSTAT_STATE_Running (1UL) /*!< HFCLK clock running. */
AnnaBridge 156:ff21514d8981 1003
AnnaBridge 156:ff21514d8981 1004 /* Bit 0 : Active clock source for the HF clock. */
AnnaBridge 156:ff21514d8981 1005 #define CLOCK_HFCLKSTAT_SRC_Pos (0UL) /*!< Position of SRC field. */
AnnaBridge 156:ff21514d8981 1006 #define CLOCK_HFCLKSTAT_SRC_Msk (0x1UL << CLOCK_HFCLKSTAT_SRC_Pos) /*!< Bit mask of SRC field. */
AnnaBridge 156:ff21514d8981 1007 #define CLOCK_HFCLKSTAT_SRC_RC (0UL) /*!< Internal 16MHz RC oscillator running and generating the HFCLK clock. */
AnnaBridge 156:ff21514d8981 1008 #define CLOCK_HFCLKSTAT_SRC_Xtal (1UL) /*!< External 16MHz/32MHz crystal oscillator running and generating the HFCLK clock. */
AnnaBridge 156:ff21514d8981 1009
AnnaBridge 156:ff21514d8981 1010 /* Register: CLOCK_LFCLKRUN */
AnnaBridge 156:ff21514d8981 1011 /* Description: Task LFCLKSTART triggered status. */
AnnaBridge 156:ff21514d8981 1012
AnnaBridge 156:ff21514d8981 1013 /* Bit 0 : Task LFCLKSTART triggered status. */
AnnaBridge 156:ff21514d8981 1014 #define CLOCK_LFCLKRUN_STATUS_Pos (0UL) /*!< Position of STATUS field. */
AnnaBridge 156:ff21514d8981 1015 #define CLOCK_LFCLKRUN_STATUS_Msk (0x1UL << CLOCK_LFCLKRUN_STATUS_Pos) /*!< Bit mask of STATUS field. */
AnnaBridge 156:ff21514d8981 1016 #define CLOCK_LFCLKRUN_STATUS_NotTriggered (0UL) /*!< Task LFCLKSTART has not been triggered. */
AnnaBridge 156:ff21514d8981 1017 #define CLOCK_LFCLKRUN_STATUS_Triggered (1UL) /*!< Task LFCLKSTART has been triggered. */
AnnaBridge 156:ff21514d8981 1018
AnnaBridge 156:ff21514d8981 1019 /* Register: CLOCK_LFCLKSTAT */
AnnaBridge 156:ff21514d8981 1020 /* Description: Low frequency clock status. */
AnnaBridge 156:ff21514d8981 1021
AnnaBridge 156:ff21514d8981 1022 /* Bit 16 : State for the LF clock. */
AnnaBridge 156:ff21514d8981 1023 #define CLOCK_LFCLKSTAT_STATE_Pos (16UL) /*!< Position of STATE field. */
AnnaBridge 156:ff21514d8981 1024 #define CLOCK_LFCLKSTAT_STATE_Msk (0x1UL << CLOCK_LFCLKSTAT_STATE_Pos) /*!< Bit mask of STATE field. */
AnnaBridge 156:ff21514d8981 1025 #define CLOCK_LFCLKSTAT_STATE_NotRunning (0UL) /*!< LFCLK clock not running. */
AnnaBridge 156:ff21514d8981 1026 #define CLOCK_LFCLKSTAT_STATE_Running (1UL) /*!< LFCLK clock running. */
AnnaBridge 156:ff21514d8981 1027
AnnaBridge 156:ff21514d8981 1028 /* Bits 1..0 : Active clock source for the LF clock. */
AnnaBridge 156:ff21514d8981 1029 #define CLOCK_LFCLKSTAT_SRC_Pos (0UL) /*!< Position of SRC field. */
AnnaBridge 156:ff21514d8981 1030 #define CLOCK_LFCLKSTAT_SRC_Msk (0x3UL << CLOCK_LFCLKSTAT_SRC_Pos) /*!< Bit mask of SRC field. */
AnnaBridge 156:ff21514d8981 1031 #define CLOCK_LFCLKSTAT_SRC_RC (0UL) /*!< Internal 32KiHz RC oscillator running and generating the LFCLK clock. */
AnnaBridge 156:ff21514d8981 1032 #define CLOCK_LFCLKSTAT_SRC_Xtal (1UL) /*!< External 32KiHz crystal oscillator running and generating the LFCLK clock. */
AnnaBridge 156:ff21514d8981 1033 #define CLOCK_LFCLKSTAT_SRC_Synth (2UL) /*!< Internal 32KiHz synthesizer from the HFCLK running and generating the LFCLK clock. */
AnnaBridge 156:ff21514d8981 1034
AnnaBridge 156:ff21514d8981 1035 /* Register: CLOCK_LFCLKSRCCOPY */
AnnaBridge 156:ff21514d8981 1036 /* Description: Clock source for the LFCLK clock, set when task LKCLKSTART is triggered. */
AnnaBridge 156:ff21514d8981 1037
AnnaBridge 156:ff21514d8981 1038 /* Bits 1..0 : Clock source for the LFCLK clock, set when task LKCLKSTART is triggered. */
AnnaBridge 156:ff21514d8981 1039 #define CLOCK_LFCLKSRCCOPY_SRC_Pos (0UL) /*!< Position of SRC field. */
AnnaBridge 156:ff21514d8981 1040 #define CLOCK_LFCLKSRCCOPY_SRC_Msk (0x3UL << CLOCK_LFCLKSRCCOPY_SRC_Pos) /*!< Bit mask of SRC field. */
AnnaBridge 156:ff21514d8981 1041 #define CLOCK_LFCLKSRCCOPY_SRC_RC (0UL) /*!< Internal 32KiHz RC oscillator. */
AnnaBridge 156:ff21514d8981 1042 #define CLOCK_LFCLKSRCCOPY_SRC_Xtal (1UL) /*!< External 32KiHz crystal. */
AnnaBridge 156:ff21514d8981 1043 #define CLOCK_LFCLKSRCCOPY_SRC_Synth (2UL) /*!< Internal 32KiHz synthesizer from HFCLK system clock. */
AnnaBridge 156:ff21514d8981 1044
AnnaBridge 156:ff21514d8981 1045 /* Register: CLOCK_LFCLKSRC */
AnnaBridge 156:ff21514d8981 1046 /* Description: Clock source for the LFCLK clock. */
AnnaBridge 156:ff21514d8981 1047
AnnaBridge 156:ff21514d8981 1048 /* Bits 1..0 : Clock source. */
AnnaBridge 156:ff21514d8981 1049 #define CLOCK_LFCLKSRC_SRC_Pos (0UL) /*!< Position of SRC field. */
AnnaBridge 156:ff21514d8981 1050 #define CLOCK_LFCLKSRC_SRC_Msk (0x3UL << CLOCK_LFCLKSRC_SRC_Pos) /*!< Bit mask of SRC field. */
AnnaBridge 156:ff21514d8981 1051 #define CLOCK_LFCLKSRC_SRC_RC (0UL) /*!< Internal 32KiHz RC oscillator. */
AnnaBridge 156:ff21514d8981 1052 #define CLOCK_LFCLKSRC_SRC_Xtal (1UL) /*!< External 32KiHz crystal. */
AnnaBridge 156:ff21514d8981 1053 #define CLOCK_LFCLKSRC_SRC_Synth (2UL) /*!< Internal 32KiHz synthesizer from HFCLK system clock. */
AnnaBridge 156:ff21514d8981 1054
AnnaBridge 156:ff21514d8981 1055 /* Register: CLOCK_CTIV */
AnnaBridge 156:ff21514d8981 1056 /* Description: Calibration timer interval. */
AnnaBridge 156:ff21514d8981 1057
AnnaBridge 156:ff21514d8981 1058 /* Bits 6..0 : Calibration timer interval in 0.25s resolution. */
AnnaBridge 156:ff21514d8981 1059 #define CLOCK_CTIV_CTIV_Pos (0UL) /*!< Position of CTIV field. */
AnnaBridge 156:ff21514d8981 1060 #define CLOCK_CTIV_CTIV_Msk (0x7FUL << CLOCK_CTIV_CTIV_Pos) /*!< Bit mask of CTIV field. */
AnnaBridge 156:ff21514d8981 1061
AnnaBridge 156:ff21514d8981 1062 /* Register: CLOCK_XTALFREQ */
AnnaBridge 156:ff21514d8981 1063 /* Description: Crystal frequency. */
AnnaBridge 156:ff21514d8981 1064
AnnaBridge 156:ff21514d8981 1065 /* Bits 7..0 : External Xtal frequency selection. */
AnnaBridge 156:ff21514d8981 1066 #define CLOCK_XTALFREQ_XTALFREQ_Pos (0UL) /*!< Position of XTALFREQ field. */
AnnaBridge 156:ff21514d8981 1067 #define CLOCK_XTALFREQ_XTALFREQ_Msk (0xFFUL << CLOCK_XTALFREQ_XTALFREQ_Pos) /*!< Bit mask of XTALFREQ field. */
AnnaBridge 156:ff21514d8981 1068 #define CLOCK_XTALFREQ_XTALFREQ_32MHz (0x00UL) /*!< 32MHz xtal is used as source for the HFCLK oscillator. */
AnnaBridge 156:ff21514d8981 1069 #define CLOCK_XTALFREQ_XTALFREQ_16MHz (0xFFUL) /*!< 16MHz xtal is used as source for the HFCLK oscillator. */
AnnaBridge 156:ff21514d8981 1070
AnnaBridge 156:ff21514d8981 1071
AnnaBridge 156:ff21514d8981 1072 /* Peripheral: ECB */
AnnaBridge 156:ff21514d8981 1073 /* Description: AES ECB Mode Encryption. */
AnnaBridge 156:ff21514d8981 1074
AnnaBridge 156:ff21514d8981 1075 /* Register: ECB_INTENSET */
AnnaBridge 156:ff21514d8981 1076 /* Description: Interrupt enable set register. */
AnnaBridge 156:ff21514d8981 1077
AnnaBridge 156:ff21514d8981 1078 /* Bit 1 : Enable interrupt on ERRORECB event. */
AnnaBridge 156:ff21514d8981 1079 #define ECB_INTENSET_ERRORECB_Pos (1UL) /*!< Position of ERRORECB field. */
AnnaBridge 156:ff21514d8981 1080 #define ECB_INTENSET_ERRORECB_Msk (0x1UL << ECB_INTENSET_ERRORECB_Pos) /*!< Bit mask of ERRORECB field. */
AnnaBridge 156:ff21514d8981 1081 #define ECB_INTENSET_ERRORECB_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 1082 #define ECB_INTENSET_ERRORECB_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 1083 #define ECB_INTENSET_ERRORECB_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 1084
AnnaBridge 156:ff21514d8981 1085 /* Bit 0 : Enable interrupt on ENDECB event. */
AnnaBridge 156:ff21514d8981 1086 #define ECB_INTENSET_ENDECB_Pos (0UL) /*!< Position of ENDECB field. */
AnnaBridge 156:ff21514d8981 1087 #define ECB_INTENSET_ENDECB_Msk (0x1UL << ECB_INTENSET_ENDECB_Pos) /*!< Bit mask of ENDECB field. */
AnnaBridge 156:ff21514d8981 1088 #define ECB_INTENSET_ENDECB_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 1089 #define ECB_INTENSET_ENDECB_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 1090 #define ECB_INTENSET_ENDECB_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 1091
AnnaBridge 156:ff21514d8981 1092 /* Register: ECB_INTENCLR */
AnnaBridge 156:ff21514d8981 1093 /* Description: Interrupt enable clear register. */
AnnaBridge 156:ff21514d8981 1094
AnnaBridge 156:ff21514d8981 1095 /* Bit 1 : Disable interrupt on ERRORECB event. */
AnnaBridge 156:ff21514d8981 1096 #define ECB_INTENCLR_ERRORECB_Pos (1UL) /*!< Position of ERRORECB field. */
AnnaBridge 156:ff21514d8981 1097 #define ECB_INTENCLR_ERRORECB_Msk (0x1UL << ECB_INTENCLR_ERRORECB_Pos) /*!< Bit mask of ERRORECB field. */
AnnaBridge 156:ff21514d8981 1098 #define ECB_INTENCLR_ERRORECB_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 1099 #define ECB_INTENCLR_ERRORECB_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 1100 #define ECB_INTENCLR_ERRORECB_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 1101
AnnaBridge 156:ff21514d8981 1102 /* Bit 0 : Disable interrupt on ENDECB event. */
AnnaBridge 156:ff21514d8981 1103 #define ECB_INTENCLR_ENDECB_Pos (0UL) /*!< Position of ENDECB field. */
AnnaBridge 156:ff21514d8981 1104 #define ECB_INTENCLR_ENDECB_Msk (0x1UL << ECB_INTENCLR_ENDECB_Pos) /*!< Bit mask of ENDECB field. */
AnnaBridge 156:ff21514d8981 1105 #define ECB_INTENCLR_ENDECB_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 1106 #define ECB_INTENCLR_ENDECB_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 1107 #define ECB_INTENCLR_ENDECB_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 1108
AnnaBridge 156:ff21514d8981 1109 /* Register: ECB_POWER */
AnnaBridge 156:ff21514d8981 1110 /* Description: Peripheral power control. */
AnnaBridge 156:ff21514d8981 1111
AnnaBridge 156:ff21514d8981 1112 /* Bit 0 : Peripheral power control. */
AnnaBridge 156:ff21514d8981 1113 #define ECB_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
AnnaBridge 156:ff21514d8981 1114 #define ECB_POWER_POWER_Msk (0x1UL << ECB_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
AnnaBridge 156:ff21514d8981 1115 #define ECB_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
AnnaBridge 156:ff21514d8981 1116 #define ECB_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
AnnaBridge 156:ff21514d8981 1117
AnnaBridge 156:ff21514d8981 1118
AnnaBridge 156:ff21514d8981 1119 /* Peripheral: FICR */
AnnaBridge 156:ff21514d8981 1120 /* Description: Factory Information Configuration. */
AnnaBridge 156:ff21514d8981 1121
AnnaBridge 156:ff21514d8981 1122 /* Register: FICR_PPFC */
AnnaBridge 156:ff21514d8981 1123 /* Description: Pre-programmed factory code present. */
AnnaBridge 156:ff21514d8981 1124
AnnaBridge 156:ff21514d8981 1125 /* Bits 7..0 : Pre-programmed factory code present. */
AnnaBridge 156:ff21514d8981 1126 #define FICR_PPFC_PPFC_Pos (0UL) /*!< Position of PPFC field. */
AnnaBridge 156:ff21514d8981 1127 #define FICR_PPFC_PPFC_Msk (0xFFUL << FICR_PPFC_PPFC_Pos) /*!< Bit mask of PPFC field. */
AnnaBridge 156:ff21514d8981 1128 #define FICR_PPFC_PPFC_Present (0x00UL) /*!< Present. */
AnnaBridge 156:ff21514d8981 1129 #define FICR_PPFC_PPFC_NotPresent (0xFFUL) /*!< Not present. */
AnnaBridge 156:ff21514d8981 1130
AnnaBridge 156:ff21514d8981 1131 /* Register: FICR_CONFIGID */
AnnaBridge 156:ff21514d8981 1132 /* Description: Configuration identifier. */
AnnaBridge 156:ff21514d8981 1133
AnnaBridge 156:ff21514d8981 1134 /* Bits 31..16 : Firmware Identification Number pre-loaded into the flash. */
AnnaBridge 156:ff21514d8981 1135 #define FICR_CONFIGID_FWID_Pos (16UL) /*!< Position of FWID field. */
AnnaBridge 156:ff21514d8981 1136 #define FICR_CONFIGID_FWID_Msk (0xFFFFUL << FICR_CONFIGID_FWID_Pos) /*!< Bit mask of FWID field. */
AnnaBridge 156:ff21514d8981 1137
AnnaBridge 156:ff21514d8981 1138 /* Bits 15..0 : Hardware Identification Number. */
AnnaBridge 156:ff21514d8981 1139 #define FICR_CONFIGID_HWID_Pos (0UL) /*!< Position of HWID field. */
AnnaBridge 156:ff21514d8981 1140 #define FICR_CONFIGID_HWID_Msk (0xFFFFUL << FICR_CONFIGID_HWID_Pos) /*!< Bit mask of HWID field. */
AnnaBridge 156:ff21514d8981 1141
AnnaBridge 156:ff21514d8981 1142 /* Register: FICR_DEVICEADDRTYPE */
AnnaBridge 156:ff21514d8981 1143 /* Description: Device address type. */
AnnaBridge 156:ff21514d8981 1144
AnnaBridge 156:ff21514d8981 1145 /* Bit 0 : Device address type. */
AnnaBridge 156:ff21514d8981 1146 #define FICR_DEVICEADDRTYPE_DEVICEADDRTYPE_Pos (0UL) /*!< Position of DEVICEADDRTYPE field. */
AnnaBridge 156:ff21514d8981 1147 #define FICR_DEVICEADDRTYPE_DEVICEADDRTYPE_Msk (0x1UL << FICR_DEVICEADDRTYPE_DEVICEADDRTYPE_Pos) /*!< Bit mask of DEVICEADDRTYPE field. */
AnnaBridge 156:ff21514d8981 1148 #define FICR_DEVICEADDRTYPE_DEVICEADDRTYPE_Public (0UL) /*!< Public address. */
AnnaBridge 156:ff21514d8981 1149 #define FICR_DEVICEADDRTYPE_DEVICEADDRTYPE_Random (1UL) /*!< Random address. */
AnnaBridge 156:ff21514d8981 1150
AnnaBridge 156:ff21514d8981 1151 /* Register: FICR_OVERRIDEEN */
AnnaBridge 156:ff21514d8981 1152 /* Description: Radio calibration override enable. */
AnnaBridge 156:ff21514d8981 1153
AnnaBridge 156:ff21514d8981 1154 /* Bit 3 : Override default values for BLE_1Mbit mode. */
AnnaBridge 156:ff21514d8981 1155 #define FICR_OVERRIDEEN_BLE_1MBIT_Pos (3UL) /*!< Position of BLE_1MBIT field. */
AnnaBridge 156:ff21514d8981 1156 #define FICR_OVERRIDEEN_BLE_1MBIT_Msk (0x1UL << FICR_OVERRIDEEN_BLE_1MBIT_Pos) /*!< Bit mask of BLE_1MBIT field. */
AnnaBridge 156:ff21514d8981 1157 #define FICR_OVERRIDEEN_BLE_1MBIT_Override (0UL) /*!< Override the default values for BLE_1Mbit mode. */
AnnaBridge 156:ff21514d8981 1158 #define FICR_OVERRIDEEN_BLE_1MBIT_NotOverride (1UL) /*!< Do not override the default values for BLE_1Mbit mode. */
AnnaBridge 156:ff21514d8981 1159
AnnaBridge 156:ff21514d8981 1160 /* Bit 0 : Override default values for NRF_1Mbit mode. */
AnnaBridge 156:ff21514d8981 1161 #define FICR_OVERRIDEEN_NRF_1MBIT_Pos (0UL) /*!< Position of NRF_1MBIT field. */
AnnaBridge 156:ff21514d8981 1162 #define FICR_OVERRIDEEN_NRF_1MBIT_Msk (0x1UL << FICR_OVERRIDEEN_NRF_1MBIT_Pos) /*!< Bit mask of NRF_1MBIT field. */
AnnaBridge 156:ff21514d8981 1163 #define FICR_OVERRIDEEN_NRF_1MBIT_Override (0UL) /*!< Override the default values for NRF_1Mbit mode. */
AnnaBridge 156:ff21514d8981 1164 #define FICR_OVERRIDEEN_NRF_1MBIT_NotOverride (1UL) /*!< Do not override the default values for NRF_1Mbit mode. */
AnnaBridge 156:ff21514d8981 1165
AnnaBridge 156:ff21514d8981 1166
AnnaBridge 156:ff21514d8981 1167 /* Peripheral: GPIO */
AnnaBridge 156:ff21514d8981 1168 /* Description: General purpose input and output. */
AnnaBridge 156:ff21514d8981 1169
AnnaBridge 156:ff21514d8981 1170 /* Register: GPIO_OUT */
AnnaBridge 156:ff21514d8981 1171 /* Description: Write GPIO port. */
AnnaBridge 156:ff21514d8981 1172
AnnaBridge 156:ff21514d8981 1173 /* Bit 31 : Pin 31. */
AnnaBridge 156:ff21514d8981 1174 #define GPIO_OUT_PIN31_Pos (31UL) /*!< Position of PIN31 field. */
AnnaBridge 156:ff21514d8981 1175 #define GPIO_OUT_PIN31_Msk (0x1UL << GPIO_OUT_PIN31_Pos) /*!< Bit mask of PIN31 field. */
AnnaBridge 156:ff21514d8981 1176 #define GPIO_OUT_PIN31_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1177 #define GPIO_OUT_PIN31_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1178
AnnaBridge 156:ff21514d8981 1179 /* Bit 30 : Pin 30. */
AnnaBridge 156:ff21514d8981 1180 #define GPIO_OUT_PIN30_Pos (30UL) /*!< Position of PIN30 field. */
AnnaBridge 156:ff21514d8981 1181 #define GPIO_OUT_PIN30_Msk (0x1UL << GPIO_OUT_PIN30_Pos) /*!< Bit mask of PIN30 field. */
AnnaBridge 156:ff21514d8981 1182 #define GPIO_OUT_PIN30_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1183 #define GPIO_OUT_PIN30_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1184
AnnaBridge 156:ff21514d8981 1185 /* Bit 29 : Pin 29. */
AnnaBridge 156:ff21514d8981 1186 #define GPIO_OUT_PIN29_Pos (29UL) /*!< Position of PIN29 field. */
AnnaBridge 156:ff21514d8981 1187 #define GPIO_OUT_PIN29_Msk (0x1UL << GPIO_OUT_PIN29_Pos) /*!< Bit mask of PIN29 field. */
AnnaBridge 156:ff21514d8981 1188 #define GPIO_OUT_PIN29_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1189 #define GPIO_OUT_PIN29_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1190
AnnaBridge 156:ff21514d8981 1191 /* Bit 28 : Pin 28. */
AnnaBridge 156:ff21514d8981 1192 #define GPIO_OUT_PIN28_Pos (28UL) /*!< Position of PIN28 field. */
AnnaBridge 156:ff21514d8981 1193 #define GPIO_OUT_PIN28_Msk (0x1UL << GPIO_OUT_PIN28_Pos) /*!< Bit mask of PIN28 field. */
AnnaBridge 156:ff21514d8981 1194 #define GPIO_OUT_PIN28_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1195 #define GPIO_OUT_PIN28_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1196
AnnaBridge 156:ff21514d8981 1197 /* Bit 27 : Pin 27. */
AnnaBridge 156:ff21514d8981 1198 #define GPIO_OUT_PIN27_Pos (27UL) /*!< Position of PIN27 field. */
AnnaBridge 156:ff21514d8981 1199 #define GPIO_OUT_PIN27_Msk (0x1UL << GPIO_OUT_PIN27_Pos) /*!< Bit mask of PIN27 field. */
AnnaBridge 156:ff21514d8981 1200 #define GPIO_OUT_PIN27_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1201 #define GPIO_OUT_PIN27_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1202
AnnaBridge 156:ff21514d8981 1203 /* Bit 26 : Pin 26. */
AnnaBridge 156:ff21514d8981 1204 #define GPIO_OUT_PIN26_Pos (26UL) /*!< Position of PIN26 field. */
AnnaBridge 156:ff21514d8981 1205 #define GPIO_OUT_PIN26_Msk (0x1UL << GPIO_OUT_PIN26_Pos) /*!< Bit mask of PIN26 field. */
AnnaBridge 156:ff21514d8981 1206 #define GPIO_OUT_PIN26_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1207 #define GPIO_OUT_PIN26_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1208
AnnaBridge 156:ff21514d8981 1209 /* Bit 25 : Pin 25. */
AnnaBridge 156:ff21514d8981 1210 #define GPIO_OUT_PIN25_Pos (25UL) /*!< Position of PIN25 field. */
AnnaBridge 156:ff21514d8981 1211 #define GPIO_OUT_PIN25_Msk (0x1UL << GPIO_OUT_PIN25_Pos) /*!< Bit mask of PIN25 field. */
AnnaBridge 156:ff21514d8981 1212 #define GPIO_OUT_PIN25_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1213 #define GPIO_OUT_PIN25_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1214
AnnaBridge 156:ff21514d8981 1215 /* Bit 24 : Pin 24. */
AnnaBridge 156:ff21514d8981 1216 #define GPIO_OUT_PIN24_Pos (24UL) /*!< Position of PIN24 field. */
AnnaBridge 156:ff21514d8981 1217 #define GPIO_OUT_PIN24_Msk (0x1UL << GPIO_OUT_PIN24_Pos) /*!< Bit mask of PIN24 field. */
AnnaBridge 156:ff21514d8981 1218 #define GPIO_OUT_PIN24_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1219 #define GPIO_OUT_PIN24_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1220
AnnaBridge 156:ff21514d8981 1221 /* Bit 23 : Pin 23. */
AnnaBridge 156:ff21514d8981 1222 #define GPIO_OUT_PIN23_Pos (23UL) /*!< Position of PIN23 field. */
AnnaBridge 156:ff21514d8981 1223 #define GPIO_OUT_PIN23_Msk (0x1UL << GPIO_OUT_PIN23_Pos) /*!< Bit mask of PIN23 field. */
AnnaBridge 156:ff21514d8981 1224 #define GPIO_OUT_PIN23_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1225 #define GPIO_OUT_PIN23_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1226
AnnaBridge 156:ff21514d8981 1227 /* Bit 22 : Pin 22. */
AnnaBridge 156:ff21514d8981 1228 #define GPIO_OUT_PIN22_Pos (22UL) /*!< Position of PIN22 field. */
AnnaBridge 156:ff21514d8981 1229 #define GPIO_OUT_PIN22_Msk (0x1UL << GPIO_OUT_PIN22_Pos) /*!< Bit mask of PIN22 field. */
AnnaBridge 156:ff21514d8981 1230 #define GPIO_OUT_PIN22_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1231 #define GPIO_OUT_PIN22_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1232
AnnaBridge 156:ff21514d8981 1233 /* Bit 21 : Pin 21. */
AnnaBridge 156:ff21514d8981 1234 #define GPIO_OUT_PIN21_Pos (21UL) /*!< Position of PIN21 field. */
AnnaBridge 156:ff21514d8981 1235 #define GPIO_OUT_PIN21_Msk (0x1UL << GPIO_OUT_PIN21_Pos) /*!< Bit mask of PIN21 field. */
AnnaBridge 156:ff21514d8981 1236 #define GPIO_OUT_PIN21_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1237 #define GPIO_OUT_PIN21_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1238
AnnaBridge 156:ff21514d8981 1239 /* Bit 20 : Pin 20. */
AnnaBridge 156:ff21514d8981 1240 #define GPIO_OUT_PIN20_Pos (20UL) /*!< Position of PIN20 field. */
AnnaBridge 156:ff21514d8981 1241 #define GPIO_OUT_PIN20_Msk (0x1UL << GPIO_OUT_PIN20_Pos) /*!< Bit mask of PIN20 field. */
AnnaBridge 156:ff21514d8981 1242 #define GPIO_OUT_PIN20_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1243 #define GPIO_OUT_PIN20_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1244
AnnaBridge 156:ff21514d8981 1245 /* Bit 19 : Pin 19. */
AnnaBridge 156:ff21514d8981 1246 #define GPIO_OUT_PIN19_Pos (19UL) /*!< Position of PIN19 field. */
AnnaBridge 156:ff21514d8981 1247 #define GPIO_OUT_PIN19_Msk (0x1UL << GPIO_OUT_PIN19_Pos) /*!< Bit mask of PIN19 field. */
AnnaBridge 156:ff21514d8981 1248 #define GPIO_OUT_PIN19_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1249 #define GPIO_OUT_PIN19_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1250
AnnaBridge 156:ff21514d8981 1251 /* Bit 18 : Pin 18. */
AnnaBridge 156:ff21514d8981 1252 #define GPIO_OUT_PIN18_Pos (18UL) /*!< Position of PIN18 field. */
AnnaBridge 156:ff21514d8981 1253 #define GPIO_OUT_PIN18_Msk (0x1UL << GPIO_OUT_PIN18_Pos) /*!< Bit mask of PIN18 field. */
AnnaBridge 156:ff21514d8981 1254 #define GPIO_OUT_PIN18_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1255 #define GPIO_OUT_PIN18_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1256
AnnaBridge 156:ff21514d8981 1257 /* Bit 17 : Pin 17. */
AnnaBridge 156:ff21514d8981 1258 #define GPIO_OUT_PIN17_Pos (17UL) /*!< Position of PIN17 field. */
AnnaBridge 156:ff21514d8981 1259 #define GPIO_OUT_PIN17_Msk (0x1UL << GPIO_OUT_PIN17_Pos) /*!< Bit mask of PIN17 field. */
AnnaBridge 156:ff21514d8981 1260 #define GPIO_OUT_PIN17_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1261 #define GPIO_OUT_PIN17_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1262
AnnaBridge 156:ff21514d8981 1263 /* Bit 16 : Pin 16. */
AnnaBridge 156:ff21514d8981 1264 #define GPIO_OUT_PIN16_Pos (16UL) /*!< Position of PIN16 field. */
AnnaBridge 156:ff21514d8981 1265 #define GPIO_OUT_PIN16_Msk (0x1UL << GPIO_OUT_PIN16_Pos) /*!< Bit mask of PIN16 field. */
AnnaBridge 156:ff21514d8981 1266 #define GPIO_OUT_PIN16_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1267 #define GPIO_OUT_PIN16_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1268
AnnaBridge 156:ff21514d8981 1269 /* Bit 15 : Pin 15. */
AnnaBridge 156:ff21514d8981 1270 #define GPIO_OUT_PIN15_Pos (15UL) /*!< Position of PIN15 field. */
AnnaBridge 156:ff21514d8981 1271 #define GPIO_OUT_PIN15_Msk (0x1UL << GPIO_OUT_PIN15_Pos) /*!< Bit mask of PIN15 field. */
AnnaBridge 156:ff21514d8981 1272 #define GPIO_OUT_PIN15_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1273 #define GPIO_OUT_PIN15_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1274
AnnaBridge 156:ff21514d8981 1275 /* Bit 14 : Pin 14. */
AnnaBridge 156:ff21514d8981 1276 #define GPIO_OUT_PIN14_Pos (14UL) /*!< Position of PIN14 field. */
AnnaBridge 156:ff21514d8981 1277 #define GPIO_OUT_PIN14_Msk (0x1UL << GPIO_OUT_PIN14_Pos) /*!< Bit mask of PIN14 field. */
AnnaBridge 156:ff21514d8981 1278 #define GPIO_OUT_PIN14_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1279 #define GPIO_OUT_PIN14_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1280
AnnaBridge 156:ff21514d8981 1281 /* Bit 13 : Pin 13. */
AnnaBridge 156:ff21514d8981 1282 #define GPIO_OUT_PIN13_Pos (13UL) /*!< Position of PIN13 field. */
AnnaBridge 156:ff21514d8981 1283 #define GPIO_OUT_PIN13_Msk (0x1UL << GPIO_OUT_PIN13_Pos) /*!< Bit mask of PIN13 field. */
AnnaBridge 156:ff21514d8981 1284 #define GPIO_OUT_PIN13_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1285 #define GPIO_OUT_PIN13_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1286
AnnaBridge 156:ff21514d8981 1287 /* Bit 12 : Pin 12. */
AnnaBridge 156:ff21514d8981 1288 #define GPIO_OUT_PIN12_Pos (12UL) /*!< Position of PIN12 field. */
AnnaBridge 156:ff21514d8981 1289 #define GPIO_OUT_PIN12_Msk (0x1UL << GPIO_OUT_PIN12_Pos) /*!< Bit mask of PIN12 field. */
AnnaBridge 156:ff21514d8981 1290 #define GPIO_OUT_PIN12_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1291 #define GPIO_OUT_PIN12_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1292
AnnaBridge 156:ff21514d8981 1293 /* Bit 11 : Pin 11. */
AnnaBridge 156:ff21514d8981 1294 #define GPIO_OUT_PIN11_Pos (11UL) /*!< Position of PIN11 field. */
AnnaBridge 156:ff21514d8981 1295 #define GPIO_OUT_PIN11_Msk (0x1UL << GPIO_OUT_PIN11_Pos) /*!< Bit mask of PIN11 field. */
AnnaBridge 156:ff21514d8981 1296 #define GPIO_OUT_PIN11_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1297 #define GPIO_OUT_PIN11_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1298
AnnaBridge 156:ff21514d8981 1299 /* Bit 10 : Pin 10. */
AnnaBridge 156:ff21514d8981 1300 #define GPIO_OUT_PIN10_Pos (10UL) /*!< Position of PIN10 field. */
AnnaBridge 156:ff21514d8981 1301 #define GPIO_OUT_PIN10_Msk (0x1UL << GPIO_OUT_PIN10_Pos) /*!< Bit mask of PIN10 field. */
AnnaBridge 156:ff21514d8981 1302 #define GPIO_OUT_PIN10_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1303 #define GPIO_OUT_PIN10_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1304
AnnaBridge 156:ff21514d8981 1305 /* Bit 9 : Pin 9. */
AnnaBridge 156:ff21514d8981 1306 #define GPIO_OUT_PIN9_Pos (9UL) /*!< Position of PIN9 field. */
AnnaBridge 156:ff21514d8981 1307 #define GPIO_OUT_PIN9_Msk (0x1UL << GPIO_OUT_PIN9_Pos) /*!< Bit mask of PIN9 field. */
AnnaBridge 156:ff21514d8981 1308 #define GPIO_OUT_PIN9_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1309 #define GPIO_OUT_PIN9_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1310
AnnaBridge 156:ff21514d8981 1311 /* Bit 8 : Pin 8. */
AnnaBridge 156:ff21514d8981 1312 #define GPIO_OUT_PIN8_Pos (8UL) /*!< Position of PIN8 field. */
AnnaBridge 156:ff21514d8981 1313 #define GPIO_OUT_PIN8_Msk (0x1UL << GPIO_OUT_PIN8_Pos) /*!< Bit mask of PIN8 field. */
AnnaBridge 156:ff21514d8981 1314 #define GPIO_OUT_PIN8_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1315 #define GPIO_OUT_PIN8_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1316
AnnaBridge 156:ff21514d8981 1317 /* Bit 7 : Pin 7. */
AnnaBridge 156:ff21514d8981 1318 #define GPIO_OUT_PIN7_Pos (7UL) /*!< Position of PIN7 field. */
AnnaBridge 156:ff21514d8981 1319 #define GPIO_OUT_PIN7_Msk (0x1UL << GPIO_OUT_PIN7_Pos) /*!< Bit mask of PIN7 field. */
AnnaBridge 156:ff21514d8981 1320 #define GPIO_OUT_PIN7_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1321 #define GPIO_OUT_PIN7_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1322
AnnaBridge 156:ff21514d8981 1323 /* Bit 6 : Pin 6. */
AnnaBridge 156:ff21514d8981 1324 #define GPIO_OUT_PIN6_Pos (6UL) /*!< Position of PIN6 field. */
AnnaBridge 156:ff21514d8981 1325 #define GPIO_OUT_PIN6_Msk (0x1UL << GPIO_OUT_PIN6_Pos) /*!< Bit mask of PIN6 field. */
AnnaBridge 156:ff21514d8981 1326 #define GPIO_OUT_PIN6_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1327 #define GPIO_OUT_PIN6_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1328
AnnaBridge 156:ff21514d8981 1329 /* Bit 5 : Pin 5. */
AnnaBridge 156:ff21514d8981 1330 #define GPIO_OUT_PIN5_Pos (5UL) /*!< Position of PIN5 field. */
AnnaBridge 156:ff21514d8981 1331 #define GPIO_OUT_PIN5_Msk (0x1UL << GPIO_OUT_PIN5_Pos) /*!< Bit mask of PIN5 field. */
AnnaBridge 156:ff21514d8981 1332 #define GPIO_OUT_PIN5_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1333 #define GPIO_OUT_PIN5_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1334
AnnaBridge 156:ff21514d8981 1335 /* Bit 4 : Pin 4. */
AnnaBridge 156:ff21514d8981 1336 #define GPIO_OUT_PIN4_Pos (4UL) /*!< Position of PIN4 field. */
AnnaBridge 156:ff21514d8981 1337 #define GPIO_OUT_PIN4_Msk (0x1UL << GPIO_OUT_PIN4_Pos) /*!< Bit mask of PIN4 field. */
AnnaBridge 156:ff21514d8981 1338 #define GPIO_OUT_PIN4_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1339 #define GPIO_OUT_PIN4_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1340
AnnaBridge 156:ff21514d8981 1341 /* Bit 3 : Pin 3. */
AnnaBridge 156:ff21514d8981 1342 #define GPIO_OUT_PIN3_Pos (3UL) /*!< Position of PIN3 field. */
AnnaBridge 156:ff21514d8981 1343 #define GPIO_OUT_PIN3_Msk (0x1UL << GPIO_OUT_PIN3_Pos) /*!< Bit mask of PIN3 field. */
AnnaBridge 156:ff21514d8981 1344 #define GPIO_OUT_PIN3_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1345 #define GPIO_OUT_PIN3_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1346
AnnaBridge 156:ff21514d8981 1347 /* Bit 2 : Pin 2. */
AnnaBridge 156:ff21514d8981 1348 #define GPIO_OUT_PIN2_Pos (2UL) /*!< Position of PIN2 field. */
AnnaBridge 156:ff21514d8981 1349 #define GPIO_OUT_PIN2_Msk (0x1UL << GPIO_OUT_PIN2_Pos) /*!< Bit mask of PIN2 field. */
AnnaBridge 156:ff21514d8981 1350 #define GPIO_OUT_PIN2_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1351 #define GPIO_OUT_PIN2_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1352
AnnaBridge 156:ff21514d8981 1353 /* Bit 1 : Pin 1. */
AnnaBridge 156:ff21514d8981 1354 #define GPIO_OUT_PIN1_Pos (1UL) /*!< Position of PIN1 field. */
AnnaBridge 156:ff21514d8981 1355 #define GPIO_OUT_PIN1_Msk (0x1UL << GPIO_OUT_PIN1_Pos) /*!< Bit mask of PIN1 field. */
AnnaBridge 156:ff21514d8981 1356 #define GPIO_OUT_PIN1_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1357 #define GPIO_OUT_PIN1_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1358
AnnaBridge 156:ff21514d8981 1359 /* Bit 0 : Pin 0. */
AnnaBridge 156:ff21514d8981 1360 #define GPIO_OUT_PIN0_Pos (0UL) /*!< Position of PIN0 field. */
AnnaBridge 156:ff21514d8981 1361 #define GPIO_OUT_PIN0_Msk (0x1UL << GPIO_OUT_PIN0_Pos) /*!< Bit mask of PIN0 field. */
AnnaBridge 156:ff21514d8981 1362 #define GPIO_OUT_PIN0_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1363 #define GPIO_OUT_PIN0_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1364
AnnaBridge 156:ff21514d8981 1365 /* Register: GPIO_OUTSET */
AnnaBridge 156:ff21514d8981 1366 /* Description: Set individual bits in GPIO port. */
AnnaBridge 156:ff21514d8981 1367
AnnaBridge 156:ff21514d8981 1368 /* Bit 31 : Pin 31. */
AnnaBridge 156:ff21514d8981 1369 #define GPIO_OUTSET_PIN31_Pos (31UL) /*!< Position of PIN31 field. */
AnnaBridge 156:ff21514d8981 1370 #define GPIO_OUTSET_PIN31_Msk (0x1UL << GPIO_OUTSET_PIN31_Pos) /*!< Bit mask of PIN31 field. */
AnnaBridge 156:ff21514d8981 1371 #define GPIO_OUTSET_PIN31_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1372 #define GPIO_OUTSET_PIN31_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1373 #define GPIO_OUTSET_PIN31_Set (1UL) /*!< Set pin driver high. */
AnnaBridge 156:ff21514d8981 1374
AnnaBridge 156:ff21514d8981 1375 /* Bit 30 : Pin 30. */
AnnaBridge 156:ff21514d8981 1376 #define GPIO_OUTSET_PIN30_Pos (30UL) /*!< Position of PIN30 field. */
AnnaBridge 156:ff21514d8981 1377 #define GPIO_OUTSET_PIN30_Msk (0x1UL << GPIO_OUTSET_PIN30_Pos) /*!< Bit mask of PIN30 field. */
AnnaBridge 156:ff21514d8981 1378 #define GPIO_OUTSET_PIN30_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1379 #define GPIO_OUTSET_PIN30_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1380 #define GPIO_OUTSET_PIN30_Set (1UL) /*!< Set pin driver high. */
AnnaBridge 156:ff21514d8981 1381
AnnaBridge 156:ff21514d8981 1382 /* Bit 29 : Pin 29. */
AnnaBridge 156:ff21514d8981 1383 #define GPIO_OUTSET_PIN29_Pos (29UL) /*!< Position of PIN29 field. */
AnnaBridge 156:ff21514d8981 1384 #define GPIO_OUTSET_PIN29_Msk (0x1UL << GPIO_OUTSET_PIN29_Pos) /*!< Bit mask of PIN29 field. */
AnnaBridge 156:ff21514d8981 1385 #define GPIO_OUTSET_PIN29_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1386 #define GPIO_OUTSET_PIN29_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1387 #define GPIO_OUTSET_PIN29_Set (1UL) /*!< Set pin driver high. */
AnnaBridge 156:ff21514d8981 1388
AnnaBridge 156:ff21514d8981 1389 /* Bit 28 : Pin 28. */
AnnaBridge 156:ff21514d8981 1390 #define GPIO_OUTSET_PIN28_Pos (28UL) /*!< Position of PIN28 field. */
AnnaBridge 156:ff21514d8981 1391 #define GPIO_OUTSET_PIN28_Msk (0x1UL << GPIO_OUTSET_PIN28_Pos) /*!< Bit mask of PIN28 field. */
AnnaBridge 156:ff21514d8981 1392 #define GPIO_OUTSET_PIN28_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1393 #define GPIO_OUTSET_PIN28_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1394 #define GPIO_OUTSET_PIN28_Set (1UL) /*!< Set pin driver high. */
AnnaBridge 156:ff21514d8981 1395
AnnaBridge 156:ff21514d8981 1396 /* Bit 27 : Pin 27. */
AnnaBridge 156:ff21514d8981 1397 #define GPIO_OUTSET_PIN27_Pos (27UL) /*!< Position of PIN27 field. */
AnnaBridge 156:ff21514d8981 1398 #define GPIO_OUTSET_PIN27_Msk (0x1UL << GPIO_OUTSET_PIN27_Pos) /*!< Bit mask of PIN27 field. */
AnnaBridge 156:ff21514d8981 1399 #define GPIO_OUTSET_PIN27_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1400 #define GPIO_OUTSET_PIN27_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1401 #define GPIO_OUTSET_PIN27_Set (1UL) /*!< Set pin driver high. */
AnnaBridge 156:ff21514d8981 1402
AnnaBridge 156:ff21514d8981 1403 /* Bit 26 : Pin 26. */
AnnaBridge 156:ff21514d8981 1404 #define GPIO_OUTSET_PIN26_Pos (26UL) /*!< Position of PIN26 field. */
AnnaBridge 156:ff21514d8981 1405 #define GPIO_OUTSET_PIN26_Msk (0x1UL << GPIO_OUTSET_PIN26_Pos) /*!< Bit mask of PIN26 field. */
AnnaBridge 156:ff21514d8981 1406 #define GPIO_OUTSET_PIN26_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1407 #define GPIO_OUTSET_PIN26_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1408 #define GPIO_OUTSET_PIN26_Set (1UL) /*!< Set pin driver high. */
AnnaBridge 156:ff21514d8981 1409
AnnaBridge 156:ff21514d8981 1410 /* Bit 25 : Pin 25. */
AnnaBridge 156:ff21514d8981 1411 #define GPIO_OUTSET_PIN25_Pos (25UL) /*!< Position of PIN25 field. */
AnnaBridge 156:ff21514d8981 1412 #define GPIO_OUTSET_PIN25_Msk (0x1UL << GPIO_OUTSET_PIN25_Pos) /*!< Bit mask of PIN25 field. */
AnnaBridge 156:ff21514d8981 1413 #define GPIO_OUTSET_PIN25_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1414 #define GPIO_OUTSET_PIN25_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1415 #define GPIO_OUTSET_PIN25_Set (1UL) /*!< Set pin driver high. */
AnnaBridge 156:ff21514d8981 1416
AnnaBridge 156:ff21514d8981 1417 /* Bit 24 : Pin 24. */
AnnaBridge 156:ff21514d8981 1418 #define GPIO_OUTSET_PIN24_Pos (24UL) /*!< Position of PIN24 field. */
AnnaBridge 156:ff21514d8981 1419 #define GPIO_OUTSET_PIN24_Msk (0x1UL << GPIO_OUTSET_PIN24_Pos) /*!< Bit mask of PIN24 field. */
AnnaBridge 156:ff21514d8981 1420 #define GPIO_OUTSET_PIN24_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1421 #define GPIO_OUTSET_PIN24_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1422 #define GPIO_OUTSET_PIN24_Set (1UL) /*!< Set pin driver high. */
AnnaBridge 156:ff21514d8981 1423
AnnaBridge 156:ff21514d8981 1424 /* Bit 23 : Pin 23. */
AnnaBridge 156:ff21514d8981 1425 #define GPIO_OUTSET_PIN23_Pos (23UL) /*!< Position of PIN23 field. */
AnnaBridge 156:ff21514d8981 1426 #define GPIO_OUTSET_PIN23_Msk (0x1UL << GPIO_OUTSET_PIN23_Pos) /*!< Bit mask of PIN23 field. */
AnnaBridge 156:ff21514d8981 1427 #define GPIO_OUTSET_PIN23_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1428 #define GPIO_OUTSET_PIN23_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1429 #define GPIO_OUTSET_PIN23_Set (1UL) /*!< Set pin driver high. */
AnnaBridge 156:ff21514d8981 1430
AnnaBridge 156:ff21514d8981 1431 /* Bit 22 : Pin 22. */
AnnaBridge 156:ff21514d8981 1432 #define GPIO_OUTSET_PIN22_Pos (22UL) /*!< Position of PIN22 field. */
AnnaBridge 156:ff21514d8981 1433 #define GPIO_OUTSET_PIN22_Msk (0x1UL << GPIO_OUTSET_PIN22_Pos) /*!< Bit mask of PIN22 field. */
AnnaBridge 156:ff21514d8981 1434 #define GPIO_OUTSET_PIN22_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1435 #define GPIO_OUTSET_PIN22_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1436 #define GPIO_OUTSET_PIN22_Set (1UL) /*!< Set pin driver high. */
AnnaBridge 156:ff21514d8981 1437
AnnaBridge 156:ff21514d8981 1438 /* Bit 21 : Pin 21. */
AnnaBridge 156:ff21514d8981 1439 #define GPIO_OUTSET_PIN21_Pos (21UL) /*!< Position of PIN21 field. */
AnnaBridge 156:ff21514d8981 1440 #define GPIO_OUTSET_PIN21_Msk (0x1UL << GPIO_OUTSET_PIN21_Pos) /*!< Bit mask of PIN21 field. */
AnnaBridge 156:ff21514d8981 1441 #define GPIO_OUTSET_PIN21_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1442 #define GPIO_OUTSET_PIN21_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1443 #define GPIO_OUTSET_PIN21_Set (1UL) /*!< Set pin driver high. */
AnnaBridge 156:ff21514d8981 1444
AnnaBridge 156:ff21514d8981 1445 /* Bit 20 : Pin 20. */
AnnaBridge 156:ff21514d8981 1446 #define GPIO_OUTSET_PIN20_Pos (20UL) /*!< Position of PIN20 field. */
AnnaBridge 156:ff21514d8981 1447 #define GPIO_OUTSET_PIN20_Msk (0x1UL << GPIO_OUTSET_PIN20_Pos) /*!< Bit mask of PIN20 field. */
AnnaBridge 156:ff21514d8981 1448 #define GPIO_OUTSET_PIN20_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1449 #define GPIO_OUTSET_PIN20_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1450 #define GPIO_OUTSET_PIN20_Set (1UL) /*!< Set pin driver high. */
AnnaBridge 156:ff21514d8981 1451
AnnaBridge 156:ff21514d8981 1452 /* Bit 19 : Pin 19. */
AnnaBridge 156:ff21514d8981 1453 #define GPIO_OUTSET_PIN19_Pos (19UL) /*!< Position of PIN19 field. */
AnnaBridge 156:ff21514d8981 1454 #define GPIO_OUTSET_PIN19_Msk (0x1UL << GPIO_OUTSET_PIN19_Pos) /*!< Bit mask of PIN19 field. */
AnnaBridge 156:ff21514d8981 1455 #define GPIO_OUTSET_PIN19_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1456 #define GPIO_OUTSET_PIN19_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1457 #define GPIO_OUTSET_PIN19_Set (1UL) /*!< Set pin driver high. */
AnnaBridge 156:ff21514d8981 1458
AnnaBridge 156:ff21514d8981 1459 /* Bit 18 : Pin 18. */
AnnaBridge 156:ff21514d8981 1460 #define GPIO_OUTSET_PIN18_Pos (18UL) /*!< Position of PIN18 field. */
AnnaBridge 156:ff21514d8981 1461 #define GPIO_OUTSET_PIN18_Msk (0x1UL << GPIO_OUTSET_PIN18_Pos) /*!< Bit mask of PIN18 field. */
AnnaBridge 156:ff21514d8981 1462 #define GPIO_OUTSET_PIN18_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1463 #define GPIO_OUTSET_PIN18_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1464 #define GPIO_OUTSET_PIN18_Set (1UL) /*!< Set pin driver high. */
AnnaBridge 156:ff21514d8981 1465
AnnaBridge 156:ff21514d8981 1466 /* Bit 17 : Pin 17. */
AnnaBridge 156:ff21514d8981 1467 #define GPIO_OUTSET_PIN17_Pos (17UL) /*!< Position of PIN17 field. */
AnnaBridge 156:ff21514d8981 1468 #define GPIO_OUTSET_PIN17_Msk (0x1UL << GPIO_OUTSET_PIN17_Pos) /*!< Bit mask of PIN17 field. */
AnnaBridge 156:ff21514d8981 1469 #define GPIO_OUTSET_PIN17_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1470 #define GPIO_OUTSET_PIN17_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1471 #define GPIO_OUTSET_PIN17_Set (1UL) /*!< Set pin driver high. */
AnnaBridge 156:ff21514d8981 1472
AnnaBridge 156:ff21514d8981 1473 /* Bit 16 : Pin 16. */
AnnaBridge 156:ff21514d8981 1474 #define GPIO_OUTSET_PIN16_Pos (16UL) /*!< Position of PIN16 field. */
AnnaBridge 156:ff21514d8981 1475 #define GPIO_OUTSET_PIN16_Msk (0x1UL << GPIO_OUTSET_PIN16_Pos) /*!< Bit mask of PIN16 field. */
AnnaBridge 156:ff21514d8981 1476 #define GPIO_OUTSET_PIN16_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1477 #define GPIO_OUTSET_PIN16_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1478 #define GPIO_OUTSET_PIN16_Set (1UL) /*!< Set pin driver high. */
AnnaBridge 156:ff21514d8981 1479
AnnaBridge 156:ff21514d8981 1480 /* Bit 15 : Pin 15. */
AnnaBridge 156:ff21514d8981 1481 #define GPIO_OUTSET_PIN15_Pos (15UL) /*!< Position of PIN15 field. */
AnnaBridge 156:ff21514d8981 1482 #define GPIO_OUTSET_PIN15_Msk (0x1UL << GPIO_OUTSET_PIN15_Pos) /*!< Bit mask of PIN15 field. */
AnnaBridge 156:ff21514d8981 1483 #define GPIO_OUTSET_PIN15_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1484 #define GPIO_OUTSET_PIN15_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1485 #define GPIO_OUTSET_PIN15_Set (1UL) /*!< Set pin driver high. */
AnnaBridge 156:ff21514d8981 1486
AnnaBridge 156:ff21514d8981 1487 /* Bit 14 : Pin 14. */
AnnaBridge 156:ff21514d8981 1488 #define GPIO_OUTSET_PIN14_Pos (14UL) /*!< Position of PIN14 field. */
AnnaBridge 156:ff21514d8981 1489 #define GPIO_OUTSET_PIN14_Msk (0x1UL << GPIO_OUTSET_PIN14_Pos) /*!< Bit mask of PIN14 field. */
AnnaBridge 156:ff21514d8981 1490 #define GPIO_OUTSET_PIN14_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1491 #define GPIO_OUTSET_PIN14_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1492 #define GPIO_OUTSET_PIN14_Set (1UL) /*!< Set pin driver high. */
AnnaBridge 156:ff21514d8981 1493
AnnaBridge 156:ff21514d8981 1494 /* Bit 13 : Pin 13. */
AnnaBridge 156:ff21514d8981 1495 #define GPIO_OUTSET_PIN13_Pos (13UL) /*!< Position of PIN13 field. */
AnnaBridge 156:ff21514d8981 1496 #define GPIO_OUTSET_PIN13_Msk (0x1UL << GPIO_OUTSET_PIN13_Pos) /*!< Bit mask of PIN13 field. */
AnnaBridge 156:ff21514d8981 1497 #define GPIO_OUTSET_PIN13_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1498 #define GPIO_OUTSET_PIN13_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1499 #define GPIO_OUTSET_PIN13_Set (1UL) /*!< Set pin driver high. */
AnnaBridge 156:ff21514d8981 1500
AnnaBridge 156:ff21514d8981 1501 /* Bit 12 : Pin 12. */
AnnaBridge 156:ff21514d8981 1502 #define GPIO_OUTSET_PIN12_Pos (12UL) /*!< Position of PIN12 field. */
AnnaBridge 156:ff21514d8981 1503 #define GPIO_OUTSET_PIN12_Msk (0x1UL << GPIO_OUTSET_PIN12_Pos) /*!< Bit mask of PIN12 field. */
AnnaBridge 156:ff21514d8981 1504 #define GPIO_OUTSET_PIN12_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1505 #define GPIO_OUTSET_PIN12_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1506 #define GPIO_OUTSET_PIN12_Set (1UL) /*!< Set pin driver high. */
AnnaBridge 156:ff21514d8981 1507
AnnaBridge 156:ff21514d8981 1508 /* Bit 11 : Pin 11. */
AnnaBridge 156:ff21514d8981 1509 #define GPIO_OUTSET_PIN11_Pos (11UL) /*!< Position of PIN11 field. */
AnnaBridge 156:ff21514d8981 1510 #define GPIO_OUTSET_PIN11_Msk (0x1UL << GPIO_OUTSET_PIN11_Pos) /*!< Bit mask of PIN11 field. */
AnnaBridge 156:ff21514d8981 1511 #define GPIO_OUTSET_PIN11_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1512 #define GPIO_OUTSET_PIN11_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1513 #define GPIO_OUTSET_PIN11_Set (1UL) /*!< Set pin driver high. */
AnnaBridge 156:ff21514d8981 1514
AnnaBridge 156:ff21514d8981 1515 /* Bit 10 : Pin 10. */
AnnaBridge 156:ff21514d8981 1516 #define GPIO_OUTSET_PIN10_Pos (10UL) /*!< Position of PIN10 field. */
AnnaBridge 156:ff21514d8981 1517 #define GPIO_OUTSET_PIN10_Msk (0x1UL << GPIO_OUTSET_PIN10_Pos) /*!< Bit mask of PIN10 field. */
AnnaBridge 156:ff21514d8981 1518 #define GPIO_OUTSET_PIN10_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1519 #define GPIO_OUTSET_PIN10_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1520 #define GPIO_OUTSET_PIN10_Set (1UL) /*!< Set pin driver high. */
AnnaBridge 156:ff21514d8981 1521
AnnaBridge 156:ff21514d8981 1522 /* Bit 9 : Pin 9. */
AnnaBridge 156:ff21514d8981 1523 #define GPIO_OUTSET_PIN9_Pos (9UL) /*!< Position of PIN9 field. */
AnnaBridge 156:ff21514d8981 1524 #define GPIO_OUTSET_PIN9_Msk (0x1UL << GPIO_OUTSET_PIN9_Pos) /*!< Bit mask of PIN9 field. */
AnnaBridge 156:ff21514d8981 1525 #define GPIO_OUTSET_PIN9_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1526 #define GPIO_OUTSET_PIN9_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1527 #define GPIO_OUTSET_PIN9_Set (1UL) /*!< Set pin driver high. */
AnnaBridge 156:ff21514d8981 1528
AnnaBridge 156:ff21514d8981 1529 /* Bit 8 : Pin 8. */
AnnaBridge 156:ff21514d8981 1530 #define GPIO_OUTSET_PIN8_Pos (8UL) /*!< Position of PIN8 field. */
AnnaBridge 156:ff21514d8981 1531 #define GPIO_OUTSET_PIN8_Msk (0x1UL << GPIO_OUTSET_PIN8_Pos) /*!< Bit mask of PIN8 field. */
AnnaBridge 156:ff21514d8981 1532 #define GPIO_OUTSET_PIN8_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1533 #define GPIO_OUTSET_PIN8_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1534 #define GPIO_OUTSET_PIN8_Set (1UL) /*!< Set pin driver high. */
AnnaBridge 156:ff21514d8981 1535
AnnaBridge 156:ff21514d8981 1536 /* Bit 7 : Pin 7. */
AnnaBridge 156:ff21514d8981 1537 #define GPIO_OUTSET_PIN7_Pos (7UL) /*!< Position of PIN7 field. */
AnnaBridge 156:ff21514d8981 1538 #define GPIO_OUTSET_PIN7_Msk (0x1UL << GPIO_OUTSET_PIN7_Pos) /*!< Bit mask of PIN7 field. */
AnnaBridge 156:ff21514d8981 1539 #define GPIO_OUTSET_PIN7_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1540 #define GPIO_OUTSET_PIN7_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1541 #define GPIO_OUTSET_PIN7_Set (1UL) /*!< Set pin driver high. */
AnnaBridge 156:ff21514d8981 1542
AnnaBridge 156:ff21514d8981 1543 /* Bit 6 : Pin 6. */
AnnaBridge 156:ff21514d8981 1544 #define GPIO_OUTSET_PIN6_Pos (6UL) /*!< Position of PIN6 field. */
AnnaBridge 156:ff21514d8981 1545 #define GPIO_OUTSET_PIN6_Msk (0x1UL << GPIO_OUTSET_PIN6_Pos) /*!< Bit mask of PIN6 field. */
AnnaBridge 156:ff21514d8981 1546 #define GPIO_OUTSET_PIN6_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1547 #define GPIO_OUTSET_PIN6_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1548 #define GPIO_OUTSET_PIN6_Set (1UL) /*!< Set pin driver high. */
AnnaBridge 156:ff21514d8981 1549
AnnaBridge 156:ff21514d8981 1550 /* Bit 5 : Pin 5. */
AnnaBridge 156:ff21514d8981 1551 #define GPIO_OUTSET_PIN5_Pos (5UL) /*!< Position of PIN5 field. */
AnnaBridge 156:ff21514d8981 1552 #define GPIO_OUTSET_PIN5_Msk (0x1UL << GPIO_OUTSET_PIN5_Pos) /*!< Bit mask of PIN5 field. */
AnnaBridge 156:ff21514d8981 1553 #define GPIO_OUTSET_PIN5_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1554 #define GPIO_OUTSET_PIN5_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1555 #define GPIO_OUTSET_PIN5_Set (1UL) /*!< Set pin driver high. */
AnnaBridge 156:ff21514d8981 1556
AnnaBridge 156:ff21514d8981 1557 /* Bit 4 : Pin 4. */
AnnaBridge 156:ff21514d8981 1558 #define GPIO_OUTSET_PIN4_Pos (4UL) /*!< Position of PIN4 field. */
AnnaBridge 156:ff21514d8981 1559 #define GPIO_OUTSET_PIN4_Msk (0x1UL << GPIO_OUTSET_PIN4_Pos) /*!< Bit mask of PIN4 field. */
AnnaBridge 156:ff21514d8981 1560 #define GPIO_OUTSET_PIN4_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1561 #define GPIO_OUTSET_PIN4_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1562 #define GPIO_OUTSET_PIN4_Set (1UL) /*!< Set pin driver high. */
AnnaBridge 156:ff21514d8981 1563
AnnaBridge 156:ff21514d8981 1564 /* Bit 3 : Pin 3. */
AnnaBridge 156:ff21514d8981 1565 #define GPIO_OUTSET_PIN3_Pos (3UL) /*!< Position of PIN3 field. */
AnnaBridge 156:ff21514d8981 1566 #define GPIO_OUTSET_PIN3_Msk (0x1UL << GPIO_OUTSET_PIN3_Pos) /*!< Bit mask of PIN3 field. */
AnnaBridge 156:ff21514d8981 1567 #define GPIO_OUTSET_PIN3_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1568 #define GPIO_OUTSET_PIN3_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1569 #define GPIO_OUTSET_PIN3_Set (1UL) /*!< Set pin driver high. */
AnnaBridge 156:ff21514d8981 1570
AnnaBridge 156:ff21514d8981 1571 /* Bit 2 : Pin 2. */
AnnaBridge 156:ff21514d8981 1572 #define GPIO_OUTSET_PIN2_Pos (2UL) /*!< Position of PIN2 field. */
AnnaBridge 156:ff21514d8981 1573 #define GPIO_OUTSET_PIN2_Msk (0x1UL << GPIO_OUTSET_PIN2_Pos) /*!< Bit mask of PIN2 field. */
AnnaBridge 156:ff21514d8981 1574 #define GPIO_OUTSET_PIN2_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1575 #define GPIO_OUTSET_PIN2_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1576 #define GPIO_OUTSET_PIN2_Set (1UL) /*!< Set pin driver high. */
AnnaBridge 156:ff21514d8981 1577
AnnaBridge 156:ff21514d8981 1578 /* Bit 1 : Pin 1. */
AnnaBridge 156:ff21514d8981 1579 #define GPIO_OUTSET_PIN1_Pos (1UL) /*!< Position of PIN1 field. */
AnnaBridge 156:ff21514d8981 1580 #define GPIO_OUTSET_PIN1_Msk (0x1UL << GPIO_OUTSET_PIN1_Pos) /*!< Bit mask of PIN1 field. */
AnnaBridge 156:ff21514d8981 1581 #define GPIO_OUTSET_PIN1_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1582 #define GPIO_OUTSET_PIN1_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1583 #define GPIO_OUTSET_PIN1_Set (1UL) /*!< Set pin driver high. */
AnnaBridge 156:ff21514d8981 1584
AnnaBridge 156:ff21514d8981 1585 /* Bit 0 : Pin 0. */
AnnaBridge 156:ff21514d8981 1586 #define GPIO_OUTSET_PIN0_Pos (0UL) /*!< Position of PIN0 field. */
AnnaBridge 156:ff21514d8981 1587 #define GPIO_OUTSET_PIN0_Msk (0x1UL << GPIO_OUTSET_PIN0_Pos) /*!< Bit mask of PIN0 field. */
AnnaBridge 156:ff21514d8981 1588 #define GPIO_OUTSET_PIN0_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1589 #define GPIO_OUTSET_PIN0_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1590 #define GPIO_OUTSET_PIN0_Set (1UL) /*!< Set pin driver high. */
AnnaBridge 156:ff21514d8981 1591
AnnaBridge 156:ff21514d8981 1592 /* Register: GPIO_OUTCLR */
AnnaBridge 156:ff21514d8981 1593 /* Description: Clear individual bits in GPIO port. */
AnnaBridge 156:ff21514d8981 1594
AnnaBridge 156:ff21514d8981 1595 /* Bit 31 : Pin 31. */
AnnaBridge 156:ff21514d8981 1596 #define GPIO_OUTCLR_PIN31_Pos (31UL) /*!< Position of PIN31 field. */
AnnaBridge 156:ff21514d8981 1597 #define GPIO_OUTCLR_PIN31_Msk (0x1UL << GPIO_OUTCLR_PIN31_Pos) /*!< Bit mask of PIN31 field. */
AnnaBridge 156:ff21514d8981 1598 #define GPIO_OUTCLR_PIN31_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1599 #define GPIO_OUTCLR_PIN31_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1600 #define GPIO_OUTCLR_PIN31_Clear (1UL) /*!< Set pin driver low. */
AnnaBridge 156:ff21514d8981 1601
AnnaBridge 156:ff21514d8981 1602 /* Bit 30 : Pin 30. */
AnnaBridge 156:ff21514d8981 1603 #define GPIO_OUTCLR_PIN30_Pos (30UL) /*!< Position of PIN30 field. */
AnnaBridge 156:ff21514d8981 1604 #define GPIO_OUTCLR_PIN30_Msk (0x1UL << GPIO_OUTCLR_PIN30_Pos) /*!< Bit mask of PIN30 field. */
AnnaBridge 156:ff21514d8981 1605 #define GPIO_OUTCLR_PIN30_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1606 #define GPIO_OUTCLR_PIN30_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1607 #define GPIO_OUTCLR_PIN30_Clear (1UL) /*!< Set pin driver low. */
AnnaBridge 156:ff21514d8981 1608
AnnaBridge 156:ff21514d8981 1609 /* Bit 29 : Pin 29. */
AnnaBridge 156:ff21514d8981 1610 #define GPIO_OUTCLR_PIN29_Pos (29UL) /*!< Position of PIN29 field. */
AnnaBridge 156:ff21514d8981 1611 #define GPIO_OUTCLR_PIN29_Msk (0x1UL << GPIO_OUTCLR_PIN29_Pos) /*!< Bit mask of PIN29 field. */
AnnaBridge 156:ff21514d8981 1612 #define GPIO_OUTCLR_PIN29_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1613 #define GPIO_OUTCLR_PIN29_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1614 #define GPIO_OUTCLR_PIN29_Clear (1UL) /*!< Set pin driver low. */
AnnaBridge 156:ff21514d8981 1615
AnnaBridge 156:ff21514d8981 1616 /* Bit 28 : Pin 28. */
AnnaBridge 156:ff21514d8981 1617 #define GPIO_OUTCLR_PIN28_Pos (28UL) /*!< Position of PIN28 field. */
AnnaBridge 156:ff21514d8981 1618 #define GPIO_OUTCLR_PIN28_Msk (0x1UL << GPIO_OUTCLR_PIN28_Pos) /*!< Bit mask of PIN28 field. */
AnnaBridge 156:ff21514d8981 1619 #define GPIO_OUTCLR_PIN28_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1620 #define GPIO_OUTCLR_PIN28_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1621 #define GPIO_OUTCLR_PIN28_Clear (1UL) /*!< Set pin driver low. */
AnnaBridge 156:ff21514d8981 1622
AnnaBridge 156:ff21514d8981 1623 /* Bit 27 : Pin 27. */
AnnaBridge 156:ff21514d8981 1624 #define GPIO_OUTCLR_PIN27_Pos (27UL) /*!< Position of PIN27 field. */
AnnaBridge 156:ff21514d8981 1625 #define GPIO_OUTCLR_PIN27_Msk (0x1UL << GPIO_OUTCLR_PIN27_Pos) /*!< Bit mask of PIN27 field. */
AnnaBridge 156:ff21514d8981 1626 #define GPIO_OUTCLR_PIN27_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1627 #define GPIO_OUTCLR_PIN27_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1628 #define GPIO_OUTCLR_PIN27_Clear (1UL) /*!< Set pin driver low. */
AnnaBridge 156:ff21514d8981 1629
AnnaBridge 156:ff21514d8981 1630 /* Bit 26 : Pin 26. */
AnnaBridge 156:ff21514d8981 1631 #define GPIO_OUTCLR_PIN26_Pos (26UL) /*!< Position of PIN26 field. */
AnnaBridge 156:ff21514d8981 1632 #define GPIO_OUTCLR_PIN26_Msk (0x1UL << GPIO_OUTCLR_PIN26_Pos) /*!< Bit mask of PIN26 field. */
AnnaBridge 156:ff21514d8981 1633 #define GPIO_OUTCLR_PIN26_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1634 #define GPIO_OUTCLR_PIN26_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1635 #define GPIO_OUTCLR_PIN26_Clear (1UL) /*!< Set pin driver low. */
AnnaBridge 156:ff21514d8981 1636
AnnaBridge 156:ff21514d8981 1637 /* Bit 25 : Pin 25. */
AnnaBridge 156:ff21514d8981 1638 #define GPIO_OUTCLR_PIN25_Pos (25UL) /*!< Position of PIN25 field. */
AnnaBridge 156:ff21514d8981 1639 #define GPIO_OUTCLR_PIN25_Msk (0x1UL << GPIO_OUTCLR_PIN25_Pos) /*!< Bit mask of PIN25 field. */
AnnaBridge 156:ff21514d8981 1640 #define GPIO_OUTCLR_PIN25_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1641 #define GPIO_OUTCLR_PIN25_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1642 #define GPIO_OUTCLR_PIN25_Clear (1UL) /*!< Set pin driver low. */
AnnaBridge 156:ff21514d8981 1643
AnnaBridge 156:ff21514d8981 1644 /* Bit 24 : Pin 24. */
AnnaBridge 156:ff21514d8981 1645 #define GPIO_OUTCLR_PIN24_Pos (24UL) /*!< Position of PIN24 field. */
AnnaBridge 156:ff21514d8981 1646 #define GPIO_OUTCLR_PIN24_Msk (0x1UL << GPIO_OUTCLR_PIN24_Pos) /*!< Bit mask of PIN24 field. */
AnnaBridge 156:ff21514d8981 1647 #define GPIO_OUTCLR_PIN24_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1648 #define GPIO_OUTCLR_PIN24_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1649 #define GPIO_OUTCLR_PIN24_Clear (1UL) /*!< Set pin driver low. */
AnnaBridge 156:ff21514d8981 1650
AnnaBridge 156:ff21514d8981 1651 /* Bit 23 : Pin 23. */
AnnaBridge 156:ff21514d8981 1652 #define GPIO_OUTCLR_PIN23_Pos (23UL) /*!< Position of PIN23 field. */
AnnaBridge 156:ff21514d8981 1653 #define GPIO_OUTCLR_PIN23_Msk (0x1UL << GPIO_OUTCLR_PIN23_Pos) /*!< Bit mask of PIN23 field. */
AnnaBridge 156:ff21514d8981 1654 #define GPIO_OUTCLR_PIN23_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1655 #define GPIO_OUTCLR_PIN23_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1656 #define GPIO_OUTCLR_PIN23_Clear (1UL) /*!< Set pin driver low. */
AnnaBridge 156:ff21514d8981 1657
AnnaBridge 156:ff21514d8981 1658 /* Bit 22 : Pin 22. */
AnnaBridge 156:ff21514d8981 1659 #define GPIO_OUTCLR_PIN22_Pos (22UL) /*!< Position of PIN22 field. */
AnnaBridge 156:ff21514d8981 1660 #define GPIO_OUTCLR_PIN22_Msk (0x1UL << GPIO_OUTCLR_PIN22_Pos) /*!< Bit mask of PIN22 field. */
AnnaBridge 156:ff21514d8981 1661 #define GPIO_OUTCLR_PIN22_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1662 #define GPIO_OUTCLR_PIN22_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1663 #define GPIO_OUTCLR_PIN22_Clear (1UL) /*!< Set pin driver low. */
AnnaBridge 156:ff21514d8981 1664
AnnaBridge 156:ff21514d8981 1665 /* Bit 21 : Pin 21. */
AnnaBridge 156:ff21514d8981 1666 #define GPIO_OUTCLR_PIN21_Pos (21UL) /*!< Position of PIN21 field. */
AnnaBridge 156:ff21514d8981 1667 #define GPIO_OUTCLR_PIN21_Msk (0x1UL << GPIO_OUTCLR_PIN21_Pos) /*!< Bit mask of PIN21 field. */
AnnaBridge 156:ff21514d8981 1668 #define GPIO_OUTCLR_PIN21_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1669 #define GPIO_OUTCLR_PIN21_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1670 #define GPIO_OUTCLR_PIN21_Clear (1UL) /*!< Set pin driver low. */
AnnaBridge 156:ff21514d8981 1671
AnnaBridge 156:ff21514d8981 1672 /* Bit 20 : Pin 20. */
AnnaBridge 156:ff21514d8981 1673 #define GPIO_OUTCLR_PIN20_Pos (20UL) /*!< Position of PIN20 field. */
AnnaBridge 156:ff21514d8981 1674 #define GPIO_OUTCLR_PIN20_Msk (0x1UL << GPIO_OUTCLR_PIN20_Pos) /*!< Bit mask of PIN20 field. */
AnnaBridge 156:ff21514d8981 1675 #define GPIO_OUTCLR_PIN20_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1676 #define GPIO_OUTCLR_PIN20_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1677 #define GPIO_OUTCLR_PIN20_Clear (1UL) /*!< Set pin driver low. */
AnnaBridge 156:ff21514d8981 1678
AnnaBridge 156:ff21514d8981 1679 /* Bit 19 : Pin 19. */
AnnaBridge 156:ff21514d8981 1680 #define GPIO_OUTCLR_PIN19_Pos (19UL) /*!< Position of PIN19 field. */
AnnaBridge 156:ff21514d8981 1681 #define GPIO_OUTCLR_PIN19_Msk (0x1UL << GPIO_OUTCLR_PIN19_Pos) /*!< Bit mask of PIN19 field. */
AnnaBridge 156:ff21514d8981 1682 #define GPIO_OUTCLR_PIN19_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1683 #define GPIO_OUTCLR_PIN19_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1684 #define GPIO_OUTCLR_PIN19_Clear (1UL) /*!< Set pin driver low. */
AnnaBridge 156:ff21514d8981 1685
AnnaBridge 156:ff21514d8981 1686 /* Bit 18 : Pin 18. */
AnnaBridge 156:ff21514d8981 1687 #define GPIO_OUTCLR_PIN18_Pos (18UL) /*!< Position of PIN18 field. */
AnnaBridge 156:ff21514d8981 1688 #define GPIO_OUTCLR_PIN18_Msk (0x1UL << GPIO_OUTCLR_PIN18_Pos) /*!< Bit mask of PIN18 field. */
AnnaBridge 156:ff21514d8981 1689 #define GPIO_OUTCLR_PIN18_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1690 #define GPIO_OUTCLR_PIN18_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1691 #define GPIO_OUTCLR_PIN18_Clear (1UL) /*!< Set pin driver low. */
AnnaBridge 156:ff21514d8981 1692
AnnaBridge 156:ff21514d8981 1693 /* Bit 17 : Pin 17. */
AnnaBridge 156:ff21514d8981 1694 #define GPIO_OUTCLR_PIN17_Pos (17UL) /*!< Position of PIN17 field. */
AnnaBridge 156:ff21514d8981 1695 #define GPIO_OUTCLR_PIN17_Msk (0x1UL << GPIO_OUTCLR_PIN17_Pos) /*!< Bit mask of PIN17 field. */
AnnaBridge 156:ff21514d8981 1696 #define GPIO_OUTCLR_PIN17_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1697 #define GPIO_OUTCLR_PIN17_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1698 #define GPIO_OUTCLR_PIN17_Clear (1UL) /*!< Set pin driver low. */
AnnaBridge 156:ff21514d8981 1699
AnnaBridge 156:ff21514d8981 1700 /* Bit 16 : Pin 16. */
AnnaBridge 156:ff21514d8981 1701 #define GPIO_OUTCLR_PIN16_Pos (16UL) /*!< Position of PIN16 field. */
AnnaBridge 156:ff21514d8981 1702 #define GPIO_OUTCLR_PIN16_Msk (0x1UL << GPIO_OUTCLR_PIN16_Pos) /*!< Bit mask of PIN16 field. */
AnnaBridge 156:ff21514d8981 1703 #define GPIO_OUTCLR_PIN16_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1704 #define GPIO_OUTCLR_PIN16_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1705 #define GPIO_OUTCLR_PIN16_Clear (1UL) /*!< Set pin driver low. */
AnnaBridge 156:ff21514d8981 1706
AnnaBridge 156:ff21514d8981 1707 /* Bit 15 : Pin 15. */
AnnaBridge 156:ff21514d8981 1708 #define GPIO_OUTCLR_PIN15_Pos (15UL) /*!< Position of PIN15 field. */
AnnaBridge 156:ff21514d8981 1709 #define GPIO_OUTCLR_PIN15_Msk (0x1UL << GPIO_OUTCLR_PIN15_Pos) /*!< Bit mask of PIN15 field. */
AnnaBridge 156:ff21514d8981 1710 #define GPIO_OUTCLR_PIN15_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1711 #define GPIO_OUTCLR_PIN15_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1712 #define GPIO_OUTCLR_PIN15_Clear (1UL) /*!< Set pin driver low. */
AnnaBridge 156:ff21514d8981 1713
AnnaBridge 156:ff21514d8981 1714 /* Bit 14 : Pin 14. */
AnnaBridge 156:ff21514d8981 1715 #define GPIO_OUTCLR_PIN14_Pos (14UL) /*!< Position of PIN14 field. */
AnnaBridge 156:ff21514d8981 1716 #define GPIO_OUTCLR_PIN14_Msk (0x1UL << GPIO_OUTCLR_PIN14_Pos) /*!< Bit mask of PIN14 field. */
AnnaBridge 156:ff21514d8981 1717 #define GPIO_OUTCLR_PIN14_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1718 #define GPIO_OUTCLR_PIN14_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1719 #define GPIO_OUTCLR_PIN14_Clear (1UL) /*!< Set pin driver low. */
AnnaBridge 156:ff21514d8981 1720
AnnaBridge 156:ff21514d8981 1721 /* Bit 13 : Pin 13. */
AnnaBridge 156:ff21514d8981 1722 #define GPIO_OUTCLR_PIN13_Pos (13UL) /*!< Position of PIN13 field. */
AnnaBridge 156:ff21514d8981 1723 #define GPIO_OUTCLR_PIN13_Msk (0x1UL << GPIO_OUTCLR_PIN13_Pos) /*!< Bit mask of PIN13 field. */
AnnaBridge 156:ff21514d8981 1724 #define GPIO_OUTCLR_PIN13_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1725 #define GPIO_OUTCLR_PIN13_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1726 #define GPIO_OUTCLR_PIN13_Clear (1UL) /*!< Set pin driver low. */
AnnaBridge 156:ff21514d8981 1727
AnnaBridge 156:ff21514d8981 1728 /* Bit 12 : Pin 12. */
AnnaBridge 156:ff21514d8981 1729 #define GPIO_OUTCLR_PIN12_Pos (12UL) /*!< Position of PIN12 field. */
AnnaBridge 156:ff21514d8981 1730 #define GPIO_OUTCLR_PIN12_Msk (0x1UL << GPIO_OUTCLR_PIN12_Pos) /*!< Bit mask of PIN12 field. */
AnnaBridge 156:ff21514d8981 1731 #define GPIO_OUTCLR_PIN12_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1732 #define GPIO_OUTCLR_PIN12_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1733 #define GPIO_OUTCLR_PIN12_Clear (1UL) /*!< Set pin driver low. */
AnnaBridge 156:ff21514d8981 1734
AnnaBridge 156:ff21514d8981 1735 /* Bit 11 : Pin 11. */
AnnaBridge 156:ff21514d8981 1736 #define GPIO_OUTCLR_PIN11_Pos (11UL) /*!< Position of PIN11 field. */
AnnaBridge 156:ff21514d8981 1737 #define GPIO_OUTCLR_PIN11_Msk (0x1UL << GPIO_OUTCLR_PIN11_Pos) /*!< Bit mask of PIN11 field. */
AnnaBridge 156:ff21514d8981 1738 #define GPIO_OUTCLR_PIN11_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1739 #define GPIO_OUTCLR_PIN11_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1740 #define GPIO_OUTCLR_PIN11_Clear (1UL) /*!< Set pin driver low. */
AnnaBridge 156:ff21514d8981 1741
AnnaBridge 156:ff21514d8981 1742 /* Bit 10 : Pin 10. */
AnnaBridge 156:ff21514d8981 1743 #define GPIO_OUTCLR_PIN10_Pos (10UL) /*!< Position of PIN10 field. */
AnnaBridge 156:ff21514d8981 1744 #define GPIO_OUTCLR_PIN10_Msk (0x1UL << GPIO_OUTCLR_PIN10_Pos) /*!< Bit mask of PIN10 field. */
AnnaBridge 156:ff21514d8981 1745 #define GPIO_OUTCLR_PIN10_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1746 #define GPIO_OUTCLR_PIN10_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1747 #define GPIO_OUTCLR_PIN10_Clear (1UL) /*!< Set pin driver low. */
AnnaBridge 156:ff21514d8981 1748
AnnaBridge 156:ff21514d8981 1749 /* Bit 9 : Pin 9. */
AnnaBridge 156:ff21514d8981 1750 #define GPIO_OUTCLR_PIN9_Pos (9UL) /*!< Position of PIN9 field. */
AnnaBridge 156:ff21514d8981 1751 #define GPIO_OUTCLR_PIN9_Msk (0x1UL << GPIO_OUTCLR_PIN9_Pos) /*!< Bit mask of PIN9 field. */
AnnaBridge 156:ff21514d8981 1752 #define GPIO_OUTCLR_PIN9_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1753 #define GPIO_OUTCLR_PIN9_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1754 #define GPIO_OUTCLR_PIN9_Clear (1UL) /*!< Set pin driver low. */
AnnaBridge 156:ff21514d8981 1755
AnnaBridge 156:ff21514d8981 1756 /* Bit 8 : Pin 8. */
AnnaBridge 156:ff21514d8981 1757 #define GPIO_OUTCLR_PIN8_Pos (8UL) /*!< Position of PIN8 field. */
AnnaBridge 156:ff21514d8981 1758 #define GPIO_OUTCLR_PIN8_Msk (0x1UL << GPIO_OUTCLR_PIN8_Pos) /*!< Bit mask of PIN8 field. */
AnnaBridge 156:ff21514d8981 1759 #define GPIO_OUTCLR_PIN8_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1760 #define GPIO_OUTCLR_PIN8_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1761 #define GPIO_OUTCLR_PIN8_Clear (1UL) /*!< Set pin driver low. */
AnnaBridge 156:ff21514d8981 1762
AnnaBridge 156:ff21514d8981 1763 /* Bit 7 : Pin 7. */
AnnaBridge 156:ff21514d8981 1764 #define GPIO_OUTCLR_PIN7_Pos (7UL) /*!< Position of PIN7 field. */
AnnaBridge 156:ff21514d8981 1765 #define GPIO_OUTCLR_PIN7_Msk (0x1UL << GPIO_OUTCLR_PIN7_Pos) /*!< Bit mask of PIN7 field. */
AnnaBridge 156:ff21514d8981 1766 #define GPIO_OUTCLR_PIN7_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1767 #define GPIO_OUTCLR_PIN7_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1768 #define GPIO_OUTCLR_PIN7_Clear (1UL) /*!< Set pin driver low. */
AnnaBridge 156:ff21514d8981 1769
AnnaBridge 156:ff21514d8981 1770 /* Bit 6 : Pin 6. */
AnnaBridge 156:ff21514d8981 1771 #define GPIO_OUTCLR_PIN6_Pos (6UL) /*!< Position of PIN6 field. */
AnnaBridge 156:ff21514d8981 1772 #define GPIO_OUTCLR_PIN6_Msk (0x1UL << GPIO_OUTCLR_PIN6_Pos) /*!< Bit mask of PIN6 field. */
AnnaBridge 156:ff21514d8981 1773 #define GPIO_OUTCLR_PIN6_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1774 #define GPIO_OUTCLR_PIN6_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1775 #define GPIO_OUTCLR_PIN6_Clear (1UL) /*!< Set pin driver low. */
AnnaBridge 156:ff21514d8981 1776
AnnaBridge 156:ff21514d8981 1777 /* Bit 5 : Pin 5. */
AnnaBridge 156:ff21514d8981 1778 #define GPIO_OUTCLR_PIN5_Pos (5UL) /*!< Position of PIN5 field. */
AnnaBridge 156:ff21514d8981 1779 #define GPIO_OUTCLR_PIN5_Msk (0x1UL << GPIO_OUTCLR_PIN5_Pos) /*!< Bit mask of PIN5 field. */
AnnaBridge 156:ff21514d8981 1780 #define GPIO_OUTCLR_PIN5_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1781 #define GPIO_OUTCLR_PIN5_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1782 #define GPIO_OUTCLR_PIN5_Clear (1UL) /*!< Set pin driver low. */
AnnaBridge 156:ff21514d8981 1783
AnnaBridge 156:ff21514d8981 1784 /* Bit 4 : Pin 4. */
AnnaBridge 156:ff21514d8981 1785 #define GPIO_OUTCLR_PIN4_Pos (4UL) /*!< Position of PIN4 field. */
AnnaBridge 156:ff21514d8981 1786 #define GPIO_OUTCLR_PIN4_Msk (0x1UL << GPIO_OUTCLR_PIN4_Pos) /*!< Bit mask of PIN4 field. */
AnnaBridge 156:ff21514d8981 1787 #define GPIO_OUTCLR_PIN4_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1788 #define GPIO_OUTCLR_PIN4_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1789 #define GPIO_OUTCLR_PIN4_Clear (1UL) /*!< Set pin driver low. */
AnnaBridge 156:ff21514d8981 1790
AnnaBridge 156:ff21514d8981 1791 /* Bit 3 : Pin 3. */
AnnaBridge 156:ff21514d8981 1792 #define GPIO_OUTCLR_PIN3_Pos (3UL) /*!< Position of PIN3 field. */
AnnaBridge 156:ff21514d8981 1793 #define GPIO_OUTCLR_PIN3_Msk (0x1UL << GPIO_OUTCLR_PIN3_Pos) /*!< Bit mask of PIN3 field. */
AnnaBridge 156:ff21514d8981 1794 #define GPIO_OUTCLR_PIN3_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1795 #define GPIO_OUTCLR_PIN3_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1796 #define GPIO_OUTCLR_PIN3_Clear (1UL) /*!< Set pin driver low. */
AnnaBridge 156:ff21514d8981 1797
AnnaBridge 156:ff21514d8981 1798 /* Bit 2 : Pin 2. */
AnnaBridge 156:ff21514d8981 1799 #define GPIO_OUTCLR_PIN2_Pos (2UL) /*!< Position of PIN2 field. */
AnnaBridge 156:ff21514d8981 1800 #define GPIO_OUTCLR_PIN2_Msk (0x1UL << GPIO_OUTCLR_PIN2_Pos) /*!< Bit mask of PIN2 field. */
AnnaBridge 156:ff21514d8981 1801 #define GPIO_OUTCLR_PIN2_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1802 #define GPIO_OUTCLR_PIN2_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1803 #define GPIO_OUTCLR_PIN2_Clear (1UL) /*!< Set pin driver low. */
AnnaBridge 156:ff21514d8981 1804
AnnaBridge 156:ff21514d8981 1805 /* Bit 1 : Pin 1. */
AnnaBridge 156:ff21514d8981 1806 #define GPIO_OUTCLR_PIN1_Pos (1UL) /*!< Position of PIN1 field. */
AnnaBridge 156:ff21514d8981 1807 #define GPIO_OUTCLR_PIN1_Msk (0x1UL << GPIO_OUTCLR_PIN1_Pos) /*!< Bit mask of PIN1 field. */
AnnaBridge 156:ff21514d8981 1808 #define GPIO_OUTCLR_PIN1_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1809 #define GPIO_OUTCLR_PIN1_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1810 #define GPIO_OUTCLR_PIN1_Clear (1UL) /*!< Set pin driver low. */
AnnaBridge 156:ff21514d8981 1811
AnnaBridge 156:ff21514d8981 1812 /* Bit 0 : Pin 0. */
AnnaBridge 156:ff21514d8981 1813 #define GPIO_OUTCLR_PIN0_Pos (0UL) /*!< Position of PIN0 field. */
AnnaBridge 156:ff21514d8981 1814 #define GPIO_OUTCLR_PIN0_Msk (0x1UL << GPIO_OUTCLR_PIN0_Pos) /*!< Bit mask of PIN0 field. */
AnnaBridge 156:ff21514d8981 1815 #define GPIO_OUTCLR_PIN0_Low (0UL) /*!< Pin driver is low. */
AnnaBridge 156:ff21514d8981 1816 #define GPIO_OUTCLR_PIN0_High (1UL) /*!< Pin driver is high. */
AnnaBridge 156:ff21514d8981 1817 #define GPIO_OUTCLR_PIN0_Clear (1UL) /*!< Set pin driver low. */
AnnaBridge 156:ff21514d8981 1818
AnnaBridge 156:ff21514d8981 1819 /* Register: GPIO_IN */
AnnaBridge 156:ff21514d8981 1820 /* Description: Read GPIO port. */
AnnaBridge 156:ff21514d8981 1821
AnnaBridge 156:ff21514d8981 1822 /* Bit 31 : Pin 31. */
AnnaBridge 156:ff21514d8981 1823 #define GPIO_IN_PIN31_Pos (31UL) /*!< Position of PIN31 field. */
AnnaBridge 156:ff21514d8981 1824 #define GPIO_IN_PIN31_Msk (0x1UL << GPIO_IN_PIN31_Pos) /*!< Bit mask of PIN31 field. */
AnnaBridge 156:ff21514d8981 1825 #define GPIO_IN_PIN31_Low (0UL) /*!< Pin input is low. */
AnnaBridge 156:ff21514d8981 1826 #define GPIO_IN_PIN31_High (1UL) /*!< Pin input is high. */
AnnaBridge 156:ff21514d8981 1827
AnnaBridge 156:ff21514d8981 1828 /* Bit 30 : Pin 30. */
AnnaBridge 156:ff21514d8981 1829 #define GPIO_IN_PIN30_Pos (30UL) /*!< Position of PIN30 field. */
AnnaBridge 156:ff21514d8981 1830 #define GPIO_IN_PIN30_Msk (0x1UL << GPIO_IN_PIN30_Pos) /*!< Bit mask of PIN30 field. */
AnnaBridge 156:ff21514d8981 1831 #define GPIO_IN_PIN30_Low (0UL) /*!< Pin input is low. */
AnnaBridge 156:ff21514d8981 1832 #define GPIO_IN_PIN30_High (1UL) /*!< Pin input is high. */
AnnaBridge 156:ff21514d8981 1833
AnnaBridge 156:ff21514d8981 1834 /* Bit 29 : Pin 29. */
AnnaBridge 156:ff21514d8981 1835 #define GPIO_IN_PIN29_Pos (29UL) /*!< Position of PIN29 field. */
AnnaBridge 156:ff21514d8981 1836 #define GPIO_IN_PIN29_Msk (0x1UL << GPIO_IN_PIN29_Pos) /*!< Bit mask of PIN29 field. */
AnnaBridge 156:ff21514d8981 1837 #define GPIO_IN_PIN29_Low (0UL) /*!< Pin input is low. */
AnnaBridge 156:ff21514d8981 1838 #define GPIO_IN_PIN29_High (1UL) /*!< Pin input is high. */
AnnaBridge 156:ff21514d8981 1839
AnnaBridge 156:ff21514d8981 1840 /* Bit 28 : Pin 28. */
AnnaBridge 156:ff21514d8981 1841 #define GPIO_IN_PIN28_Pos (28UL) /*!< Position of PIN28 field. */
AnnaBridge 156:ff21514d8981 1842 #define GPIO_IN_PIN28_Msk (0x1UL << GPIO_IN_PIN28_Pos) /*!< Bit mask of PIN28 field. */
AnnaBridge 156:ff21514d8981 1843 #define GPIO_IN_PIN28_Low (0UL) /*!< Pin input is low. */
AnnaBridge 156:ff21514d8981 1844 #define GPIO_IN_PIN28_High (1UL) /*!< Pin input is high. */
AnnaBridge 156:ff21514d8981 1845
AnnaBridge 156:ff21514d8981 1846 /* Bit 27 : Pin 27. */
AnnaBridge 156:ff21514d8981 1847 #define GPIO_IN_PIN27_Pos (27UL) /*!< Position of PIN27 field. */
AnnaBridge 156:ff21514d8981 1848 #define GPIO_IN_PIN27_Msk (0x1UL << GPIO_IN_PIN27_Pos) /*!< Bit mask of PIN27 field. */
AnnaBridge 156:ff21514d8981 1849 #define GPIO_IN_PIN27_Low (0UL) /*!< Pin input is low. */
AnnaBridge 156:ff21514d8981 1850 #define GPIO_IN_PIN27_High (1UL) /*!< Pin input is high. */
AnnaBridge 156:ff21514d8981 1851
AnnaBridge 156:ff21514d8981 1852 /* Bit 26 : Pin 26. */
AnnaBridge 156:ff21514d8981 1853 #define GPIO_IN_PIN26_Pos (26UL) /*!< Position of PIN26 field. */
AnnaBridge 156:ff21514d8981 1854 #define GPIO_IN_PIN26_Msk (0x1UL << GPIO_IN_PIN26_Pos) /*!< Bit mask of PIN26 field. */
AnnaBridge 156:ff21514d8981 1855 #define GPIO_IN_PIN26_Low (0UL) /*!< Pin input is low. */
AnnaBridge 156:ff21514d8981 1856 #define GPIO_IN_PIN26_High (1UL) /*!< Pin input is high. */
AnnaBridge 156:ff21514d8981 1857
AnnaBridge 156:ff21514d8981 1858 /* Bit 25 : Pin 25. */
AnnaBridge 156:ff21514d8981 1859 #define GPIO_IN_PIN25_Pos (25UL) /*!< Position of PIN25 field. */
AnnaBridge 156:ff21514d8981 1860 #define GPIO_IN_PIN25_Msk (0x1UL << GPIO_IN_PIN25_Pos) /*!< Bit mask of PIN25 field. */
AnnaBridge 156:ff21514d8981 1861 #define GPIO_IN_PIN25_Low (0UL) /*!< Pin input is low. */
AnnaBridge 156:ff21514d8981 1862 #define GPIO_IN_PIN25_High (1UL) /*!< Pin input is high. */
AnnaBridge 156:ff21514d8981 1863
AnnaBridge 156:ff21514d8981 1864 /* Bit 24 : Pin 24. */
AnnaBridge 156:ff21514d8981 1865 #define GPIO_IN_PIN24_Pos (24UL) /*!< Position of PIN24 field. */
AnnaBridge 156:ff21514d8981 1866 #define GPIO_IN_PIN24_Msk (0x1UL << GPIO_IN_PIN24_Pos) /*!< Bit mask of PIN24 field. */
AnnaBridge 156:ff21514d8981 1867 #define GPIO_IN_PIN24_Low (0UL) /*!< Pin input is low. */
AnnaBridge 156:ff21514d8981 1868 #define GPIO_IN_PIN24_High (1UL) /*!< Pin input is high. */
AnnaBridge 156:ff21514d8981 1869
AnnaBridge 156:ff21514d8981 1870 /* Bit 23 : Pin 23. */
AnnaBridge 156:ff21514d8981 1871 #define GPIO_IN_PIN23_Pos (23UL) /*!< Position of PIN23 field. */
AnnaBridge 156:ff21514d8981 1872 #define GPIO_IN_PIN23_Msk (0x1UL << GPIO_IN_PIN23_Pos) /*!< Bit mask of PIN23 field. */
AnnaBridge 156:ff21514d8981 1873 #define GPIO_IN_PIN23_Low (0UL) /*!< Pin input is low. */
AnnaBridge 156:ff21514d8981 1874 #define GPIO_IN_PIN23_High (1UL) /*!< Pin input is high. */
AnnaBridge 156:ff21514d8981 1875
AnnaBridge 156:ff21514d8981 1876 /* Bit 22 : Pin 22. */
AnnaBridge 156:ff21514d8981 1877 #define GPIO_IN_PIN22_Pos (22UL) /*!< Position of PIN22 field. */
AnnaBridge 156:ff21514d8981 1878 #define GPIO_IN_PIN22_Msk (0x1UL << GPIO_IN_PIN22_Pos) /*!< Bit mask of PIN22 field. */
AnnaBridge 156:ff21514d8981 1879 #define GPIO_IN_PIN22_Low (0UL) /*!< Pin input is low. */
AnnaBridge 156:ff21514d8981 1880 #define GPIO_IN_PIN22_High (1UL) /*!< Pin input is high. */
AnnaBridge 156:ff21514d8981 1881
AnnaBridge 156:ff21514d8981 1882 /* Bit 21 : Pin 21. */
AnnaBridge 156:ff21514d8981 1883 #define GPIO_IN_PIN21_Pos (21UL) /*!< Position of PIN21 field. */
AnnaBridge 156:ff21514d8981 1884 #define GPIO_IN_PIN21_Msk (0x1UL << GPIO_IN_PIN21_Pos) /*!< Bit mask of PIN21 field. */
AnnaBridge 156:ff21514d8981 1885 #define GPIO_IN_PIN21_Low (0UL) /*!< Pin input is low. */
AnnaBridge 156:ff21514d8981 1886 #define GPIO_IN_PIN21_High (1UL) /*!< Pin input is high. */
AnnaBridge 156:ff21514d8981 1887
AnnaBridge 156:ff21514d8981 1888 /* Bit 20 : Pin 20. */
AnnaBridge 156:ff21514d8981 1889 #define GPIO_IN_PIN20_Pos (20UL) /*!< Position of PIN20 field. */
AnnaBridge 156:ff21514d8981 1890 #define GPIO_IN_PIN20_Msk (0x1UL << GPIO_IN_PIN20_Pos) /*!< Bit mask of PIN20 field. */
AnnaBridge 156:ff21514d8981 1891 #define GPIO_IN_PIN20_Low (0UL) /*!< Pin input is low. */
AnnaBridge 156:ff21514d8981 1892 #define GPIO_IN_PIN20_High (1UL) /*!< Pin input is high. */
AnnaBridge 156:ff21514d8981 1893
AnnaBridge 156:ff21514d8981 1894 /* Bit 19 : Pin 19. */
AnnaBridge 156:ff21514d8981 1895 #define GPIO_IN_PIN19_Pos (19UL) /*!< Position of PIN19 field. */
AnnaBridge 156:ff21514d8981 1896 #define GPIO_IN_PIN19_Msk (0x1UL << GPIO_IN_PIN19_Pos) /*!< Bit mask of PIN19 field. */
AnnaBridge 156:ff21514d8981 1897 #define GPIO_IN_PIN19_Low (0UL) /*!< Pin input is low. */
AnnaBridge 156:ff21514d8981 1898 #define GPIO_IN_PIN19_High (1UL) /*!< Pin input is high. */
AnnaBridge 156:ff21514d8981 1899
AnnaBridge 156:ff21514d8981 1900 /* Bit 18 : Pin 18. */
AnnaBridge 156:ff21514d8981 1901 #define GPIO_IN_PIN18_Pos (18UL) /*!< Position of PIN18 field. */
AnnaBridge 156:ff21514d8981 1902 #define GPIO_IN_PIN18_Msk (0x1UL << GPIO_IN_PIN18_Pos) /*!< Bit mask of PIN18 field. */
AnnaBridge 156:ff21514d8981 1903 #define GPIO_IN_PIN18_Low (0UL) /*!< Pin input is low. */
AnnaBridge 156:ff21514d8981 1904 #define GPIO_IN_PIN18_High (1UL) /*!< Pin input is high. */
AnnaBridge 156:ff21514d8981 1905
AnnaBridge 156:ff21514d8981 1906 /* Bit 17 : Pin 17. */
AnnaBridge 156:ff21514d8981 1907 #define GPIO_IN_PIN17_Pos (17UL) /*!< Position of PIN17 field. */
AnnaBridge 156:ff21514d8981 1908 #define GPIO_IN_PIN17_Msk (0x1UL << GPIO_IN_PIN17_Pos) /*!< Bit mask of PIN17 field. */
AnnaBridge 156:ff21514d8981 1909 #define GPIO_IN_PIN17_Low (0UL) /*!< Pin input is low. */
AnnaBridge 156:ff21514d8981 1910 #define GPIO_IN_PIN17_High (1UL) /*!< Pin input is high. */
AnnaBridge 156:ff21514d8981 1911
AnnaBridge 156:ff21514d8981 1912 /* Bit 16 : Pin 16. */
AnnaBridge 156:ff21514d8981 1913 #define GPIO_IN_PIN16_Pos (16UL) /*!< Position of PIN16 field. */
AnnaBridge 156:ff21514d8981 1914 #define GPIO_IN_PIN16_Msk (0x1UL << GPIO_IN_PIN16_Pos) /*!< Bit mask of PIN16 field. */
AnnaBridge 156:ff21514d8981 1915 #define GPIO_IN_PIN16_Low (0UL) /*!< Pin input is low. */
AnnaBridge 156:ff21514d8981 1916 #define GPIO_IN_PIN16_High (1UL) /*!< Pin input is high. */
AnnaBridge 156:ff21514d8981 1917
AnnaBridge 156:ff21514d8981 1918 /* Bit 15 : Pin 15. */
AnnaBridge 156:ff21514d8981 1919 #define GPIO_IN_PIN15_Pos (15UL) /*!< Position of PIN15 field. */
AnnaBridge 156:ff21514d8981 1920 #define GPIO_IN_PIN15_Msk (0x1UL << GPIO_IN_PIN15_Pos) /*!< Bit mask of PIN15 field. */
AnnaBridge 156:ff21514d8981 1921 #define GPIO_IN_PIN15_Low (0UL) /*!< Pin input is low. */
AnnaBridge 156:ff21514d8981 1922 #define GPIO_IN_PIN15_High (1UL) /*!< Pin input is high. */
AnnaBridge 156:ff21514d8981 1923
AnnaBridge 156:ff21514d8981 1924 /* Bit 14 : Pin 14. */
AnnaBridge 156:ff21514d8981 1925 #define GPIO_IN_PIN14_Pos (14UL) /*!< Position of PIN14 field. */
AnnaBridge 156:ff21514d8981 1926 #define GPIO_IN_PIN14_Msk (0x1UL << GPIO_IN_PIN14_Pos) /*!< Bit mask of PIN14 field. */
AnnaBridge 156:ff21514d8981 1927 #define GPIO_IN_PIN14_Low (0UL) /*!< Pin input is low. */
AnnaBridge 156:ff21514d8981 1928 #define GPIO_IN_PIN14_High (1UL) /*!< Pin input is high. */
AnnaBridge 156:ff21514d8981 1929
AnnaBridge 156:ff21514d8981 1930 /* Bit 13 : Pin 13. */
AnnaBridge 156:ff21514d8981 1931 #define GPIO_IN_PIN13_Pos (13UL) /*!< Position of PIN13 field. */
AnnaBridge 156:ff21514d8981 1932 #define GPIO_IN_PIN13_Msk (0x1UL << GPIO_IN_PIN13_Pos) /*!< Bit mask of PIN13 field. */
AnnaBridge 156:ff21514d8981 1933 #define GPIO_IN_PIN13_Low (0UL) /*!< Pin input is low. */
AnnaBridge 156:ff21514d8981 1934 #define GPIO_IN_PIN13_High (1UL) /*!< Pin input is high. */
AnnaBridge 156:ff21514d8981 1935
AnnaBridge 156:ff21514d8981 1936 /* Bit 12 : Pin 12. */
AnnaBridge 156:ff21514d8981 1937 #define GPIO_IN_PIN12_Pos (12UL) /*!< Position of PIN12 field. */
AnnaBridge 156:ff21514d8981 1938 #define GPIO_IN_PIN12_Msk (0x1UL << GPIO_IN_PIN12_Pos) /*!< Bit mask of PIN12 field. */
AnnaBridge 156:ff21514d8981 1939 #define GPIO_IN_PIN12_Low (0UL) /*!< Pin input is low. */
AnnaBridge 156:ff21514d8981 1940 #define GPIO_IN_PIN12_High (1UL) /*!< Pin input is high. */
AnnaBridge 156:ff21514d8981 1941
AnnaBridge 156:ff21514d8981 1942 /* Bit 11 : Pin 11. */
AnnaBridge 156:ff21514d8981 1943 #define GPIO_IN_PIN11_Pos (11UL) /*!< Position of PIN11 field. */
AnnaBridge 156:ff21514d8981 1944 #define GPIO_IN_PIN11_Msk (0x1UL << GPIO_IN_PIN11_Pos) /*!< Bit mask of PIN11 field. */
AnnaBridge 156:ff21514d8981 1945 #define GPIO_IN_PIN11_Low (0UL) /*!< Pin input is low. */
AnnaBridge 156:ff21514d8981 1946 #define GPIO_IN_PIN11_High (1UL) /*!< Pin input is high. */
AnnaBridge 156:ff21514d8981 1947
AnnaBridge 156:ff21514d8981 1948 /* Bit 10 : Pin 10. */
AnnaBridge 156:ff21514d8981 1949 #define GPIO_IN_PIN10_Pos (10UL) /*!< Position of PIN10 field. */
AnnaBridge 156:ff21514d8981 1950 #define GPIO_IN_PIN10_Msk (0x1UL << GPIO_IN_PIN10_Pos) /*!< Bit mask of PIN10 field. */
AnnaBridge 156:ff21514d8981 1951 #define GPIO_IN_PIN10_Low (0UL) /*!< Pin input is low. */
AnnaBridge 156:ff21514d8981 1952 #define GPIO_IN_PIN10_High (1UL) /*!< Pin input is high. */
AnnaBridge 156:ff21514d8981 1953
AnnaBridge 156:ff21514d8981 1954 /* Bit 9 : Pin 9. */
AnnaBridge 156:ff21514d8981 1955 #define GPIO_IN_PIN9_Pos (9UL) /*!< Position of PIN9 field. */
AnnaBridge 156:ff21514d8981 1956 #define GPIO_IN_PIN9_Msk (0x1UL << GPIO_IN_PIN9_Pos) /*!< Bit mask of PIN9 field. */
AnnaBridge 156:ff21514d8981 1957 #define GPIO_IN_PIN9_Low (0UL) /*!< Pin input is low. */
AnnaBridge 156:ff21514d8981 1958 #define GPIO_IN_PIN9_High (1UL) /*!< Pin input is high. */
AnnaBridge 156:ff21514d8981 1959
AnnaBridge 156:ff21514d8981 1960 /* Bit 8 : Pin 8. */
AnnaBridge 156:ff21514d8981 1961 #define GPIO_IN_PIN8_Pos (8UL) /*!< Position of PIN8 field. */
AnnaBridge 156:ff21514d8981 1962 #define GPIO_IN_PIN8_Msk (0x1UL << GPIO_IN_PIN8_Pos) /*!< Bit mask of PIN8 field. */
AnnaBridge 156:ff21514d8981 1963 #define GPIO_IN_PIN8_Low (0UL) /*!< Pin input is low. */
AnnaBridge 156:ff21514d8981 1964 #define GPIO_IN_PIN8_High (1UL) /*!< Pin input is high. */
AnnaBridge 156:ff21514d8981 1965
AnnaBridge 156:ff21514d8981 1966 /* Bit 7 : Pin 7. */
AnnaBridge 156:ff21514d8981 1967 #define GPIO_IN_PIN7_Pos (7UL) /*!< Position of PIN7 field. */
AnnaBridge 156:ff21514d8981 1968 #define GPIO_IN_PIN7_Msk (0x1UL << GPIO_IN_PIN7_Pos) /*!< Bit mask of PIN7 field. */
AnnaBridge 156:ff21514d8981 1969 #define GPIO_IN_PIN7_Low (0UL) /*!< Pin input is low. */
AnnaBridge 156:ff21514d8981 1970 #define GPIO_IN_PIN7_High (1UL) /*!< Pin input is high. */
AnnaBridge 156:ff21514d8981 1971
AnnaBridge 156:ff21514d8981 1972 /* Bit 6 : Pin 6. */
AnnaBridge 156:ff21514d8981 1973 #define GPIO_IN_PIN6_Pos (6UL) /*!< Position of PIN6 field. */
AnnaBridge 156:ff21514d8981 1974 #define GPIO_IN_PIN6_Msk (0x1UL << GPIO_IN_PIN6_Pos) /*!< Bit mask of PIN6 field. */
AnnaBridge 156:ff21514d8981 1975 #define GPIO_IN_PIN6_Low (0UL) /*!< Pin input is low. */
AnnaBridge 156:ff21514d8981 1976 #define GPIO_IN_PIN6_High (1UL) /*!< Pin input is high. */
AnnaBridge 156:ff21514d8981 1977
AnnaBridge 156:ff21514d8981 1978 /* Bit 5 : Pin 5. */
AnnaBridge 156:ff21514d8981 1979 #define GPIO_IN_PIN5_Pos (5UL) /*!< Position of PIN5 field. */
AnnaBridge 156:ff21514d8981 1980 #define GPIO_IN_PIN5_Msk (0x1UL << GPIO_IN_PIN5_Pos) /*!< Bit mask of PIN5 field. */
AnnaBridge 156:ff21514d8981 1981 #define GPIO_IN_PIN5_Low (0UL) /*!< Pin input is low. */
AnnaBridge 156:ff21514d8981 1982 #define GPIO_IN_PIN5_High (1UL) /*!< Pin input is high. */
AnnaBridge 156:ff21514d8981 1983
AnnaBridge 156:ff21514d8981 1984 /* Bit 4 : Pin 4. */
AnnaBridge 156:ff21514d8981 1985 #define GPIO_IN_PIN4_Pos (4UL) /*!< Position of PIN4 field. */
AnnaBridge 156:ff21514d8981 1986 #define GPIO_IN_PIN4_Msk (0x1UL << GPIO_IN_PIN4_Pos) /*!< Bit mask of PIN4 field. */
AnnaBridge 156:ff21514d8981 1987 #define GPIO_IN_PIN4_Low (0UL) /*!< Pin input is low. */
AnnaBridge 156:ff21514d8981 1988 #define GPIO_IN_PIN4_High (1UL) /*!< Pin input is high. */
AnnaBridge 156:ff21514d8981 1989
AnnaBridge 156:ff21514d8981 1990 /* Bit 3 : Pin 3. */
AnnaBridge 156:ff21514d8981 1991 #define GPIO_IN_PIN3_Pos (3UL) /*!< Position of PIN3 field. */
AnnaBridge 156:ff21514d8981 1992 #define GPIO_IN_PIN3_Msk (0x1UL << GPIO_IN_PIN3_Pos) /*!< Bit mask of PIN3 field. */
AnnaBridge 156:ff21514d8981 1993 #define GPIO_IN_PIN3_Low (0UL) /*!< Pin input is low. */
AnnaBridge 156:ff21514d8981 1994 #define GPIO_IN_PIN3_High (1UL) /*!< Pin input is high. */
AnnaBridge 156:ff21514d8981 1995
AnnaBridge 156:ff21514d8981 1996 /* Bit 2 : Pin 2. */
AnnaBridge 156:ff21514d8981 1997 #define GPIO_IN_PIN2_Pos (2UL) /*!< Position of PIN2 field. */
AnnaBridge 156:ff21514d8981 1998 #define GPIO_IN_PIN2_Msk (0x1UL << GPIO_IN_PIN2_Pos) /*!< Bit mask of PIN2 field. */
AnnaBridge 156:ff21514d8981 1999 #define GPIO_IN_PIN2_Low (0UL) /*!< Pin input is low. */
AnnaBridge 156:ff21514d8981 2000 #define GPIO_IN_PIN2_High (1UL) /*!< Pin input is high. */
AnnaBridge 156:ff21514d8981 2001
AnnaBridge 156:ff21514d8981 2002 /* Bit 1 : Pin 1. */
AnnaBridge 156:ff21514d8981 2003 #define GPIO_IN_PIN1_Pos (1UL) /*!< Position of PIN1 field. */
AnnaBridge 156:ff21514d8981 2004 #define GPIO_IN_PIN1_Msk (0x1UL << GPIO_IN_PIN1_Pos) /*!< Bit mask of PIN1 field. */
AnnaBridge 156:ff21514d8981 2005 #define GPIO_IN_PIN1_Low (0UL) /*!< Pin input is low. */
AnnaBridge 156:ff21514d8981 2006 #define GPIO_IN_PIN1_High (1UL) /*!< Pin input is high. */
AnnaBridge 156:ff21514d8981 2007
AnnaBridge 156:ff21514d8981 2008 /* Bit 0 : Pin 0. */
AnnaBridge 156:ff21514d8981 2009 #define GPIO_IN_PIN0_Pos (0UL) /*!< Position of PIN0 field. */
AnnaBridge 156:ff21514d8981 2010 #define GPIO_IN_PIN0_Msk (0x1UL << GPIO_IN_PIN0_Pos) /*!< Bit mask of PIN0 field. */
AnnaBridge 156:ff21514d8981 2011 #define GPIO_IN_PIN0_Low (0UL) /*!< Pin input is low. */
AnnaBridge 156:ff21514d8981 2012 #define GPIO_IN_PIN0_High (1UL) /*!< Pin input is high. */
AnnaBridge 156:ff21514d8981 2013
AnnaBridge 156:ff21514d8981 2014 /* Register: GPIO_DIR */
AnnaBridge 156:ff21514d8981 2015 /* Description: Direction of GPIO pins. */
AnnaBridge 156:ff21514d8981 2016
AnnaBridge 156:ff21514d8981 2017 /* Bit 31 : Pin 31. */
AnnaBridge 156:ff21514d8981 2018 #define GPIO_DIR_PIN31_Pos (31UL) /*!< Position of PIN31 field. */
AnnaBridge 156:ff21514d8981 2019 #define GPIO_DIR_PIN31_Msk (0x1UL << GPIO_DIR_PIN31_Pos) /*!< Bit mask of PIN31 field. */
AnnaBridge 156:ff21514d8981 2020 #define GPIO_DIR_PIN31_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2021 #define GPIO_DIR_PIN31_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2022
AnnaBridge 156:ff21514d8981 2023 /* Bit 30 : Pin 30. */
AnnaBridge 156:ff21514d8981 2024 #define GPIO_DIR_PIN30_Pos (30UL) /*!< Position of PIN30 field. */
AnnaBridge 156:ff21514d8981 2025 #define GPIO_DIR_PIN30_Msk (0x1UL << GPIO_DIR_PIN30_Pos) /*!< Bit mask of PIN30 field. */
AnnaBridge 156:ff21514d8981 2026 #define GPIO_DIR_PIN30_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2027 #define GPIO_DIR_PIN30_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2028
AnnaBridge 156:ff21514d8981 2029 /* Bit 29 : Pin 29. */
AnnaBridge 156:ff21514d8981 2030 #define GPIO_DIR_PIN29_Pos (29UL) /*!< Position of PIN29 field. */
AnnaBridge 156:ff21514d8981 2031 #define GPIO_DIR_PIN29_Msk (0x1UL << GPIO_DIR_PIN29_Pos) /*!< Bit mask of PIN29 field. */
AnnaBridge 156:ff21514d8981 2032 #define GPIO_DIR_PIN29_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2033 #define GPIO_DIR_PIN29_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2034
AnnaBridge 156:ff21514d8981 2035 /* Bit 28 : Pin 28. */
AnnaBridge 156:ff21514d8981 2036 #define GPIO_DIR_PIN28_Pos (28UL) /*!< Position of PIN28 field. */
AnnaBridge 156:ff21514d8981 2037 #define GPIO_DIR_PIN28_Msk (0x1UL << GPIO_DIR_PIN28_Pos) /*!< Bit mask of PIN28 field. */
AnnaBridge 156:ff21514d8981 2038 #define GPIO_DIR_PIN28_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2039 #define GPIO_DIR_PIN28_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2040
AnnaBridge 156:ff21514d8981 2041 /* Bit 27 : Pin 27. */
AnnaBridge 156:ff21514d8981 2042 #define GPIO_DIR_PIN27_Pos (27UL) /*!< Position of PIN27 field. */
AnnaBridge 156:ff21514d8981 2043 #define GPIO_DIR_PIN27_Msk (0x1UL << GPIO_DIR_PIN27_Pos) /*!< Bit mask of PIN27 field. */
AnnaBridge 156:ff21514d8981 2044 #define GPIO_DIR_PIN27_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2045 #define GPIO_DIR_PIN27_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2046
AnnaBridge 156:ff21514d8981 2047 /* Bit 26 : Pin 26. */
AnnaBridge 156:ff21514d8981 2048 #define GPIO_DIR_PIN26_Pos (26UL) /*!< Position of PIN26 field. */
AnnaBridge 156:ff21514d8981 2049 #define GPIO_DIR_PIN26_Msk (0x1UL << GPIO_DIR_PIN26_Pos) /*!< Bit mask of PIN26 field. */
AnnaBridge 156:ff21514d8981 2050 #define GPIO_DIR_PIN26_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2051 #define GPIO_DIR_PIN26_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2052
AnnaBridge 156:ff21514d8981 2053 /* Bit 25 : Pin 25. */
AnnaBridge 156:ff21514d8981 2054 #define GPIO_DIR_PIN25_Pos (25UL) /*!< Position of PIN25 field. */
AnnaBridge 156:ff21514d8981 2055 #define GPIO_DIR_PIN25_Msk (0x1UL << GPIO_DIR_PIN25_Pos) /*!< Bit mask of PIN25 field. */
AnnaBridge 156:ff21514d8981 2056 #define GPIO_DIR_PIN25_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2057 #define GPIO_DIR_PIN25_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2058
AnnaBridge 156:ff21514d8981 2059 /* Bit 24 : Pin 24. */
AnnaBridge 156:ff21514d8981 2060 #define GPIO_DIR_PIN24_Pos (24UL) /*!< Position of PIN24 field. */
AnnaBridge 156:ff21514d8981 2061 #define GPIO_DIR_PIN24_Msk (0x1UL << GPIO_DIR_PIN24_Pos) /*!< Bit mask of PIN24 field. */
AnnaBridge 156:ff21514d8981 2062 #define GPIO_DIR_PIN24_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2063 #define GPIO_DIR_PIN24_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2064
AnnaBridge 156:ff21514d8981 2065 /* Bit 23 : Pin 23. */
AnnaBridge 156:ff21514d8981 2066 #define GPIO_DIR_PIN23_Pos (23UL) /*!< Position of PIN23 field. */
AnnaBridge 156:ff21514d8981 2067 #define GPIO_DIR_PIN23_Msk (0x1UL << GPIO_DIR_PIN23_Pos) /*!< Bit mask of PIN23 field. */
AnnaBridge 156:ff21514d8981 2068 #define GPIO_DIR_PIN23_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2069 #define GPIO_DIR_PIN23_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2070
AnnaBridge 156:ff21514d8981 2071 /* Bit 22 : Pin 22. */
AnnaBridge 156:ff21514d8981 2072 #define GPIO_DIR_PIN22_Pos (22UL) /*!< Position of PIN22 field. */
AnnaBridge 156:ff21514d8981 2073 #define GPIO_DIR_PIN22_Msk (0x1UL << GPIO_DIR_PIN22_Pos) /*!< Bit mask of PIN22 field. */
AnnaBridge 156:ff21514d8981 2074 #define GPIO_DIR_PIN22_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2075 #define GPIO_DIR_PIN22_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2076
AnnaBridge 156:ff21514d8981 2077 /* Bit 21 : Pin 21. */
AnnaBridge 156:ff21514d8981 2078 #define GPIO_DIR_PIN21_Pos (21UL) /*!< Position of PIN21 field. */
AnnaBridge 156:ff21514d8981 2079 #define GPIO_DIR_PIN21_Msk (0x1UL << GPIO_DIR_PIN21_Pos) /*!< Bit mask of PIN21 field. */
AnnaBridge 156:ff21514d8981 2080 #define GPIO_DIR_PIN21_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2081 #define GPIO_DIR_PIN21_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2082
AnnaBridge 156:ff21514d8981 2083 /* Bit 20 : Pin 20. */
AnnaBridge 156:ff21514d8981 2084 #define GPIO_DIR_PIN20_Pos (20UL) /*!< Position of PIN20 field. */
AnnaBridge 156:ff21514d8981 2085 #define GPIO_DIR_PIN20_Msk (0x1UL << GPIO_DIR_PIN20_Pos) /*!< Bit mask of PIN20 field. */
AnnaBridge 156:ff21514d8981 2086 #define GPIO_DIR_PIN20_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2087 #define GPIO_DIR_PIN20_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2088
AnnaBridge 156:ff21514d8981 2089 /* Bit 19 : Pin 19. */
AnnaBridge 156:ff21514d8981 2090 #define GPIO_DIR_PIN19_Pos (19UL) /*!< Position of PIN19 field. */
AnnaBridge 156:ff21514d8981 2091 #define GPIO_DIR_PIN19_Msk (0x1UL << GPIO_DIR_PIN19_Pos) /*!< Bit mask of PIN19 field. */
AnnaBridge 156:ff21514d8981 2092 #define GPIO_DIR_PIN19_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2093 #define GPIO_DIR_PIN19_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2094
AnnaBridge 156:ff21514d8981 2095 /* Bit 18 : Pin 18. */
AnnaBridge 156:ff21514d8981 2096 #define GPIO_DIR_PIN18_Pos (18UL) /*!< Position of PIN18 field. */
AnnaBridge 156:ff21514d8981 2097 #define GPIO_DIR_PIN18_Msk (0x1UL << GPIO_DIR_PIN18_Pos) /*!< Bit mask of PIN18 field. */
AnnaBridge 156:ff21514d8981 2098 #define GPIO_DIR_PIN18_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2099 #define GPIO_DIR_PIN18_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2100
AnnaBridge 156:ff21514d8981 2101 /* Bit 17 : Pin 17. */
AnnaBridge 156:ff21514d8981 2102 #define GPIO_DIR_PIN17_Pos (17UL) /*!< Position of PIN17 field. */
AnnaBridge 156:ff21514d8981 2103 #define GPIO_DIR_PIN17_Msk (0x1UL << GPIO_DIR_PIN17_Pos) /*!< Bit mask of PIN17 field. */
AnnaBridge 156:ff21514d8981 2104 #define GPIO_DIR_PIN17_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2105 #define GPIO_DIR_PIN17_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2106
AnnaBridge 156:ff21514d8981 2107 /* Bit 16 : Pin 16. */
AnnaBridge 156:ff21514d8981 2108 #define GPIO_DIR_PIN16_Pos (16UL) /*!< Position of PIN16 field. */
AnnaBridge 156:ff21514d8981 2109 #define GPIO_DIR_PIN16_Msk (0x1UL << GPIO_DIR_PIN16_Pos) /*!< Bit mask of PIN16 field. */
AnnaBridge 156:ff21514d8981 2110 #define GPIO_DIR_PIN16_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2111 #define GPIO_DIR_PIN16_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2112
AnnaBridge 156:ff21514d8981 2113 /* Bit 15 : Pin 15. */
AnnaBridge 156:ff21514d8981 2114 #define GPIO_DIR_PIN15_Pos (15UL) /*!< Position of PIN15 field. */
AnnaBridge 156:ff21514d8981 2115 #define GPIO_DIR_PIN15_Msk (0x1UL << GPIO_DIR_PIN15_Pos) /*!< Bit mask of PIN15 field. */
AnnaBridge 156:ff21514d8981 2116 #define GPIO_DIR_PIN15_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2117 #define GPIO_DIR_PIN15_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2118
AnnaBridge 156:ff21514d8981 2119 /* Bit 14 : Pin 14. */
AnnaBridge 156:ff21514d8981 2120 #define GPIO_DIR_PIN14_Pos (14UL) /*!< Position of PIN14 field. */
AnnaBridge 156:ff21514d8981 2121 #define GPIO_DIR_PIN14_Msk (0x1UL << GPIO_DIR_PIN14_Pos) /*!< Bit mask of PIN14 field. */
AnnaBridge 156:ff21514d8981 2122 #define GPIO_DIR_PIN14_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2123 #define GPIO_DIR_PIN14_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2124
AnnaBridge 156:ff21514d8981 2125 /* Bit 13 : Pin 13. */
AnnaBridge 156:ff21514d8981 2126 #define GPIO_DIR_PIN13_Pos (13UL) /*!< Position of PIN13 field. */
AnnaBridge 156:ff21514d8981 2127 #define GPIO_DIR_PIN13_Msk (0x1UL << GPIO_DIR_PIN13_Pos) /*!< Bit mask of PIN13 field. */
AnnaBridge 156:ff21514d8981 2128 #define GPIO_DIR_PIN13_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2129 #define GPIO_DIR_PIN13_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2130
AnnaBridge 156:ff21514d8981 2131 /* Bit 12 : Pin 12. */
AnnaBridge 156:ff21514d8981 2132 #define GPIO_DIR_PIN12_Pos (12UL) /*!< Position of PIN12 field. */
AnnaBridge 156:ff21514d8981 2133 #define GPIO_DIR_PIN12_Msk (0x1UL << GPIO_DIR_PIN12_Pos) /*!< Bit mask of PIN12 field. */
AnnaBridge 156:ff21514d8981 2134 #define GPIO_DIR_PIN12_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2135 #define GPIO_DIR_PIN12_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2136
AnnaBridge 156:ff21514d8981 2137 /* Bit 11 : Pin 11. */
AnnaBridge 156:ff21514d8981 2138 #define GPIO_DIR_PIN11_Pos (11UL) /*!< Position of PIN11 field. */
AnnaBridge 156:ff21514d8981 2139 #define GPIO_DIR_PIN11_Msk (0x1UL << GPIO_DIR_PIN11_Pos) /*!< Bit mask of PIN11 field. */
AnnaBridge 156:ff21514d8981 2140 #define GPIO_DIR_PIN11_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2141 #define GPIO_DIR_PIN11_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2142
AnnaBridge 156:ff21514d8981 2143 /* Bit 10 : Pin 10. */
AnnaBridge 156:ff21514d8981 2144 #define GPIO_DIR_PIN10_Pos (10UL) /*!< Position of PIN10 field. */
AnnaBridge 156:ff21514d8981 2145 #define GPIO_DIR_PIN10_Msk (0x1UL << GPIO_DIR_PIN10_Pos) /*!< Bit mask of PIN10 field. */
AnnaBridge 156:ff21514d8981 2146 #define GPIO_DIR_PIN10_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2147 #define GPIO_DIR_PIN10_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2148
AnnaBridge 156:ff21514d8981 2149 /* Bit 9 : Pin 9. */
AnnaBridge 156:ff21514d8981 2150 #define GPIO_DIR_PIN9_Pos (9UL) /*!< Position of PIN9 field. */
AnnaBridge 156:ff21514d8981 2151 #define GPIO_DIR_PIN9_Msk (0x1UL << GPIO_DIR_PIN9_Pos) /*!< Bit mask of PIN9 field. */
AnnaBridge 156:ff21514d8981 2152 #define GPIO_DIR_PIN9_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2153 #define GPIO_DIR_PIN9_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2154
AnnaBridge 156:ff21514d8981 2155 /* Bit 8 : Pin 8. */
AnnaBridge 156:ff21514d8981 2156 #define GPIO_DIR_PIN8_Pos (8UL) /*!< Position of PIN8 field. */
AnnaBridge 156:ff21514d8981 2157 #define GPIO_DIR_PIN8_Msk (0x1UL << GPIO_DIR_PIN8_Pos) /*!< Bit mask of PIN8 field. */
AnnaBridge 156:ff21514d8981 2158 #define GPIO_DIR_PIN8_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2159 #define GPIO_DIR_PIN8_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2160
AnnaBridge 156:ff21514d8981 2161 /* Bit 7 : Pin 7. */
AnnaBridge 156:ff21514d8981 2162 #define GPIO_DIR_PIN7_Pos (7UL) /*!< Position of PIN7 field. */
AnnaBridge 156:ff21514d8981 2163 #define GPIO_DIR_PIN7_Msk (0x1UL << GPIO_DIR_PIN7_Pos) /*!< Bit mask of PIN7 field. */
AnnaBridge 156:ff21514d8981 2164 #define GPIO_DIR_PIN7_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2165 #define GPIO_DIR_PIN7_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2166
AnnaBridge 156:ff21514d8981 2167 /* Bit 6 : Pin 6. */
AnnaBridge 156:ff21514d8981 2168 #define GPIO_DIR_PIN6_Pos (6UL) /*!< Position of PIN6 field. */
AnnaBridge 156:ff21514d8981 2169 #define GPIO_DIR_PIN6_Msk (0x1UL << GPIO_DIR_PIN6_Pos) /*!< Bit mask of PIN6 field. */
AnnaBridge 156:ff21514d8981 2170 #define GPIO_DIR_PIN6_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2171 #define GPIO_DIR_PIN6_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2172
AnnaBridge 156:ff21514d8981 2173 /* Bit 5 : Pin 5. */
AnnaBridge 156:ff21514d8981 2174 #define GPIO_DIR_PIN5_Pos (5UL) /*!< Position of PIN5 field. */
AnnaBridge 156:ff21514d8981 2175 #define GPIO_DIR_PIN5_Msk (0x1UL << GPIO_DIR_PIN5_Pos) /*!< Bit mask of PIN5 field. */
AnnaBridge 156:ff21514d8981 2176 #define GPIO_DIR_PIN5_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2177 #define GPIO_DIR_PIN5_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2178
AnnaBridge 156:ff21514d8981 2179 /* Bit 4 : Pin 4. */
AnnaBridge 156:ff21514d8981 2180 #define GPIO_DIR_PIN4_Pos (4UL) /*!< Position of PIN4 field. */
AnnaBridge 156:ff21514d8981 2181 #define GPIO_DIR_PIN4_Msk (0x1UL << GPIO_DIR_PIN4_Pos) /*!< Bit mask of PIN4 field. */
AnnaBridge 156:ff21514d8981 2182 #define GPIO_DIR_PIN4_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2183 #define GPIO_DIR_PIN4_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2184
AnnaBridge 156:ff21514d8981 2185 /* Bit 3 : Pin 3. */
AnnaBridge 156:ff21514d8981 2186 #define GPIO_DIR_PIN3_Pos (3UL) /*!< Position of PIN3 field. */
AnnaBridge 156:ff21514d8981 2187 #define GPIO_DIR_PIN3_Msk (0x1UL << GPIO_DIR_PIN3_Pos) /*!< Bit mask of PIN3 field. */
AnnaBridge 156:ff21514d8981 2188 #define GPIO_DIR_PIN3_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2189 #define GPIO_DIR_PIN3_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2190
AnnaBridge 156:ff21514d8981 2191 /* Bit 2 : Pin 2. */
AnnaBridge 156:ff21514d8981 2192 #define GPIO_DIR_PIN2_Pos (2UL) /*!< Position of PIN2 field. */
AnnaBridge 156:ff21514d8981 2193 #define GPIO_DIR_PIN2_Msk (0x1UL << GPIO_DIR_PIN2_Pos) /*!< Bit mask of PIN2 field. */
AnnaBridge 156:ff21514d8981 2194 #define GPIO_DIR_PIN2_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2195 #define GPIO_DIR_PIN2_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2196
AnnaBridge 156:ff21514d8981 2197 /* Bit 1 : Pin 1. */
AnnaBridge 156:ff21514d8981 2198 #define GPIO_DIR_PIN1_Pos (1UL) /*!< Position of PIN1 field. */
AnnaBridge 156:ff21514d8981 2199 #define GPIO_DIR_PIN1_Msk (0x1UL << GPIO_DIR_PIN1_Pos) /*!< Bit mask of PIN1 field. */
AnnaBridge 156:ff21514d8981 2200 #define GPIO_DIR_PIN1_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2201 #define GPIO_DIR_PIN1_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2202
AnnaBridge 156:ff21514d8981 2203 /* Bit 0 : Pin 0. */
AnnaBridge 156:ff21514d8981 2204 #define GPIO_DIR_PIN0_Pos (0UL) /*!< Position of PIN0 field. */
AnnaBridge 156:ff21514d8981 2205 #define GPIO_DIR_PIN0_Msk (0x1UL << GPIO_DIR_PIN0_Pos) /*!< Bit mask of PIN0 field. */
AnnaBridge 156:ff21514d8981 2206 #define GPIO_DIR_PIN0_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2207 #define GPIO_DIR_PIN0_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2208
AnnaBridge 156:ff21514d8981 2209 /* Register: GPIO_DIRSET */
AnnaBridge 156:ff21514d8981 2210 /* Description: DIR set register. */
AnnaBridge 156:ff21514d8981 2211
AnnaBridge 156:ff21514d8981 2212 /* Bit 31 : Set as output pin 31. */
AnnaBridge 156:ff21514d8981 2213 #define GPIO_DIRSET_PIN31_Pos (31UL) /*!< Position of PIN31 field. */
AnnaBridge 156:ff21514d8981 2214 #define GPIO_DIRSET_PIN31_Msk (0x1UL << GPIO_DIRSET_PIN31_Pos) /*!< Bit mask of PIN31 field. */
AnnaBridge 156:ff21514d8981 2215 #define GPIO_DIRSET_PIN31_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2216 #define GPIO_DIRSET_PIN31_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2217 #define GPIO_DIRSET_PIN31_Set (1UL) /*!< Set pin as output. */
AnnaBridge 156:ff21514d8981 2218
AnnaBridge 156:ff21514d8981 2219 /* Bit 30 : Set as output pin 30. */
AnnaBridge 156:ff21514d8981 2220 #define GPIO_DIRSET_PIN30_Pos (30UL) /*!< Position of PIN30 field. */
AnnaBridge 156:ff21514d8981 2221 #define GPIO_DIRSET_PIN30_Msk (0x1UL << GPIO_DIRSET_PIN30_Pos) /*!< Bit mask of PIN30 field. */
AnnaBridge 156:ff21514d8981 2222 #define GPIO_DIRSET_PIN30_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2223 #define GPIO_DIRSET_PIN30_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2224 #define GPIO_DIRSET_PIN30_Set (1UL) /*!< Set pin as output. */
AnnaBridge 156:ff21514d8981 2225
AnnaBridge 156:ff21514d8981 2226 /* Bit 29 : Set as output pin 29. */
AnnaBridge 156:ff21514d8981 2227 #define GPIO_DIRSET_PIN29_Pos (29UL) /*!< Position of PIN29 field. */
AnnaBridge 156:ff21514d8981 2228 #define GPIO_DIRSET_PIN29_Msk (0x1UL << GPIO_DIRSET_PIN29_Pos) /*!< Bit mask of PIN29 field. */
AnnaBridge 156:ff21514d8981 2229 #define GPIO_DIRSET_PIN29_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2230 #define GPIO_DIRSET_PIN29_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2231 #define GPIO_DIRSET_PIN29_Set (1UL) /*!< Set pin as output. */
AnnaBridge 156:ff21514d8981 2232
AnnaBridge 156:ff21514d8981 2233 /* Bit 28 : Set as output pin 28. */
AnnaBridge 156:ff21514d8981 2234 #define GPIO_DIRSET_PIN28_Pos (28UL) /*!< Position of PIN28 field. */
AnnaBridge 156:ff21514d8981 2235 #define GPIO_DIRSET_PIN28_Msk (0x1UL << GPIO_DIRSET_PIN28_Pos) /*!< Bit mask of PIN28 field. */
AnnaBridge 156:ff21514d8981 2236 #define GPIO_DIRSET_PIN28_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2237 #define GPIO_DIRSET_PIN28_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2238 #define GPIO_DIRSET_PIN28_Set (1UL) /*!< Set pin as output. */
AnnaBridge 156:ff21514d8981 2239
AnnaBridge 156:ff21514d8981 2240 /* Bit 27 : Set as output pin 27. */
AnnaBridge 156:ff21514d8981 2241 #define GPIO_DIRSET_PIN27_Pos (27UL) /*!< Position of PIN27 field. */
AnnaBridge 156:ff21514d8981 2242 #define GPIO_DIRSET_PIN27_Msk (0x1UL << GPIO_DIRSET_PIN27_Pos) /*!< Bit mask of PIN27 field. */
AnnaBridge 156:ff21514d8981 2243 #define GPIO_DIRSET_PIN27_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2244 #define GPIO_DIRSET_PIN27_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2245 #define GPIO_DIRSET_PIN27_Set (1UL) /*!< Set pin as output. */
AnnaBridge 156:ff21514d8981 2246
AnnaBridge 156:ff21514d8981 2247 /* Bit 26 : Set as output pin 26. */
AnnaBridge 156:ff21514d8981 2248 #define GPIO_DIRSET_PIN26_Pos (26UL) /*!< Position of PIN26 field. */
AnnaBridge 156:ff21514d8981 2249 #define GPIO_DIRSET_PIN26_Msk (0x1UL << GPIO_DIRSET_PIN26_Pos) /*!< Bit mask of PIN26 field. */
AnnaBridge 156:ff21514d8981 2250 #define GPIO_DIRSET_PIN26_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2251 #define GPIO_DIRSET_PIN26_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2252 #define GPIO_DIRSET_PIN26_Set (1UL) /*!< Set pin as output. */
AnnaBridge 156:ff21514d8981 2253
AnnaBridge 156:ff21514d8981 2254 /* Bit 25 : Set as output pin 25. */
AnnaBridge 156:ff21514d8981 2255 #define GPIO_DIRSET_PIN25_Pos (25UL) /*!< Position of PIN25 field. */
AnnaBridge 156:ff21514d8981 2256 #define GPIO_DIRSET_PIN25_Msk (0x1UL << GPIO_DIRSET_PIN25_Pos) /*!< Bit mask of PIN25 field. */
AnnaBridge 156:ff21514d8981 2257 #define GPIO_DIRSET_PIN25_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2258 #define GPIO_DIRSET_PIN25_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2259 #define GPIO_DIRSET_PIN25_Set (1UL) /*!< Set pin as output. */
AnnaBridge 156:ff21514d8981 2260
AnnaBridge 156:ff21514d8981 2261 /* Bit 24 : Set as output pin 24. */
AnnaBridge 156:ff21514d8981 2262 #define GPIO_DIRSET_PIN24_Pos (24UL) /*!< Position of PIN24 field. */
AnnaBridge 156:ff21514d8981 2263 #define GPIO_DIRSET_PIN24_Msk (0x1UL << GPIO_DIRSET_PIN24_Pos) /*!< Bit mask of PIN24 field. */
AnnaBridge 156:ff21514d8981 2264 #define GPIO_DIRSET_PIN24_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2265 #define GPIO_DIRSET_PIN24_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2266 #define GPIO_DIRSET_PIN24_Set (1UL) /*!< Set pin as output. */
AnnaBridge 156:ff21514d8981 2267
AnnaBridge 156:ff21514d8981 2268 /* Bit 23 : Set as output pin 23. */
AnnaBridge 156:ff21514d8981 2269 #define GPIO_DIRSET_PIN23_Pos (23UL) /*!< Position of PIN23 field. */
AnnaBridge 156:ff21514d8981 2270 #define GPIO_DIRSET_PIN23_Msk (0x1UL << GPIO_DIRSET_PIN23_Pos) /*!< Bit mask of PIN23 field. */
AnnaBridge 156:ff21514d8981 2271 #define GPIO_DIRSET_PIN23_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2272 #define GPIO_DIRSET_PIN23_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2273 #define GPIO_DIRSET_PIN23_Set (1UL) /*!< Set pin as output. */
AnnaBridge 156:ff21514d8981 2274
AnnaBridge 156:ff21514d8981 2275 /* Bit 22 : Set as output pin 22. */
AnnaBridge 156:ff21514d8981 2276 #define GPIO_DIRSET_PIN22_Pos (22UL) /*!< Position of PIN22 field. */
AnnaBridge 156:ff21514d8981 2277 #define GPIO_DIRSET_PIN22_Msk (0x1UL << GPIO_DIRSET_PIN22_Pos) /*!< Bit mask of PIN22 field. */
AnnaBridge 156:ff21514d8981 2278 #define GPIO_DIRSET_PIN22_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2279 #define GPIO_DIRSET_PIN22_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2280 #define GPIO_DIRSET_PIN22_Set (1UL) /*!< Set pin as output. */
AnnaBridge 156:ff21514d8981 2281
AnnaBridge 156:ff21514d8981 2282 /* Bit 21 : Set as output pin 21. */
AnnaBridge 156:ff21514d8981 2283 #define GPIO_DIRSET_PIN21_Pos (21UL) /*!< Position of PIN21 field. */
AnnaBridge 156:ff21514d8981 2284 #define GPIO_DIRSET_PIN21_Msk (0x1UL << GPIO_DIRSET_PIN21_Pos) /*!< Bit mask of PIN21 field. */
AnnaBridge 156:ff21514d8981 2285 #define GPIO_DIRSET_PIN21_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2286 #define GPIO_DIRSET_PIN21_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2287 #define GPIO_DIRSET_PIN21_Set (1UL) /*!< Set pin as output. */
AnnaBridge 156:ff21514d8981 2288
AnnaBridge 156:ff21514d8981 2289 /* Bit 20 : Set as output pin 20. */
AnnaBridge 156:ff21514d8981 2290 #define GPIO_DIRSET_PIN20_Pos (20UL) /*!< Position of PIN20 field. */
AnnaBridge 156:ff21514d8981 2291 #define GPIO_DIRSET_PIN20_Msk (0x1UL << GPIO_DIRSET_PIN20_Pos) /*!< Bit mask of PIN20 field. */
AnnaBridge 156:ff21514d8981 2292 #define GPIO_DIRSET_PIN20_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2293 #define GPIO_DIRSET_PIN20_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2294 #define GPIO_DIRSET_PIN20_Set (1UL) /*!< Set pin as output. */
AnnaBridge 156:ff21514d8981 2295
AnnaBridge 156:ff21514d8981 2296 /* Bit 19 : Set as output pin 19. */
AnnaBridge 156:ff21514d8981 2297 #define GPIO_DIRSET_PIN19_Pos (19UL) /*!< Position of PIN19 field. */
AnnaBridge 156:ff21514d8981 2298 #define GPIO_DIRSET_PIN19_Msk (0x1UL << GPIO_DIRSET_PIN19_Pos) /*!< Bit mask of PIN19 field. */
AnnaBridge 156:ff21514d8981 2299 #define GPIO_DIRSET_PIN19_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2300 #define GPIO_DIRSET_PIN19_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2301 #define GPIO_DIRSET_PIN19_Set (1UL) /*!< Set pin as output. */
AnnaBridge 156:ff21514d8981 2302
AnnaBridge 156:ff21514d8981 2303 /* Bit 18 : Set as output pin 18. */
AnnaBridge 156:ff21514d8981 2304 #define GPIO_DIRSET_PIN18_Pos (18UL) /*!< Position of PIN18 field. */
AnnaBridge 156:ff21514d8981 2305 #define GPIO_DIRSET_PIN18_Msk (0x1UL << GPIO_DIRSET_PIN18_Pos) /*!< Bit mask of PIN18 field. */
AnnaBridge 156:ff21514d8981 2306 #define GPIO_DIRSET_PIN18_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2307 #define GPIO_DIRSET_PIN18_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2308 #define GPIO_DIRSET_PIN18_Set (1UL) /*!< Set pin as output. */
AnnaBridge 156:ff21514d8981 2309
AnnaBridge 156:ff21514d8981 2310 /* Bit 17 : Set as output pin 17. */
AnnaBridge 156:ff21514d8981 2311 #define GPIO_DIRSET_PIN17_Pos (17UL) /*!< Position of PIN17 field. */
AnnaBridge 156:ff21514d8981 2312 #define GPIO_DIRSET_PIN17_Msk (0x1UL << GPIO_DIRSET_PIN17_Pos) /*!< Bit mask of PIN17 field. */
AnnaBridge 156:ff21514d8981 2313 #define GPIO_DIRSET_PIN17_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2314 #define GPIO_DIRSET_PIN17_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2315 #define GPIO_DIRSET_PIN17_Set (1UL) /*!< Set pin as output. */
AnnaBridge 156:ff21514d8981 2316
AnnaBridge 156:ff21514d8981 2317 /* Bit 16 : Set as output pin 16. */
AnnaBridge 156:ff21514d8981 2318 #define GPIO_DIRSET_PIN16_Pos (16UL) /*!< Position of PIN16 field. */
AnnaBridge 156:ff21514d8981 2319 #define GPIO_DIRSET_PIN16_Msk (0x1UL << GPIO_DIRSET_PIN16_Pos) /*!< Bit mask of PIN16 field. */
AnnaBridge 156:ff21514d8981 2320 #define GPIO_DIRSET_PIN16_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2321 #define GPIO_DIRSET_PIN16_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2322 #define GPIO_DIRSET_PIN16_Set (1UL) /*!< Set pin as output. */
AnnaBridge 156:ff21514d8981 2323
AnnaBridge 156:ff21514d8981 2324 /* Bit 15 : Set as output pin 15. */
AnnaBridge 156:ff21514d8981 2325 #define GPIO_DIRSET_PIN15_Pos (15UL) /*!< Position of PIN15 field. */
AnnaBridge 156:ff21514d8981 2326 #define GPIO_DIRSET_PIN15_Msk (0x1UL << GPIO_DIRSET_PIN15_Pos) /*!< Bit mask of PIN15 field. */
AnnaBridge 156:ff21514d8981 2327 #define GPIO_DIRSET_PIN15_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2328 #define GPIO_DIRSET_PIN15_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2329 #define GPIO_DIRSET_PIN15_Set (1UL) /*!< Set pin as output. */
AnnaBridge 156:ff21514d8981 2330
AnnaBridge 156:ff21514d8981 2331 /* Bit 14 : Set as output pin 14. */
AnnaBridge 156:ff21514d8981 2332 #define GPIO_DIRSET_PIN14_Pos (14UL) /*!< Position of PIN14 field. */
AnnaBridge 156:ff21514d8981 2333 #define GPIO_DIRSET_PIN14_Msk (0x1UL << GPIO_DIRSET_PIN14_Pos) /*!< Bit mask of PIN14 field. */
AnnaBridge 156:ff21514d8981 2334 #define GPIO_DIRSET_PIN14_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2335 #define GPIO_DIRSET_PIN14_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2336 #define GPIO_DIRSET_PIN14_Set (1UL) /*!< Set pin as output. */
AnnaBridge 156:ff21514d8981 2337
AnnaBridge 156:ff21514d8981 2338 /* Bit 13 : Set as output pin 13. */
AnnaBridge 156:ff21514d8981 2339 #define GPIO_DIRSET_PIN13_Pos (13UL) /*!< Position of PIN13 field. */
AnnaBridge 156:ff21514d8981 2340 #define GPIO_DIRSET_PIN13_Msk (0x1UL << GPIO_DIRSET_PIN13_Pos) /*!< Bit mask of PIN13 field. */
AnnaBridge 156:ff21514d8981 2341 #define GPIO_DIRSET_PIN13_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2342 #define GPIO_DIRSET_PIN13_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2343 #define GPIO_DIRSET_PIN13_Set (1UL) /*!< Set pin as output. */
AnnaBridge 156:ff21514d8981 2344
AnnaBridge 156:ff21514d8981 2345 /* Bit 12 : Set as output pin 12. */
AnnaBridge 156:ff21514d8981 2346 #define GPIO_DIRSET_PIN12_Pos (12UL) /*!< Position of PIN12 field. */
AnnaBridge 156:ff21514d8981 2347 #define GPIO_DIRSET_PIN12_Msk (0x1UL << GPIO_DIRSET_PIN12_Pos) /*!< Bit mask of PIN12 field. */
AnnaBridge 156:ff21514d8981 2348 #define GPIO_DIRSET_PIN12_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2349 #define GPIO_DIRSET_PIN12_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2350 #define GPIO_DIRSET_PIN12_Set (1UL) /*!< Set pin as output. */
AnnaBridge 156:ff21514d8981 2351
AnnaBridge 156:ff21514d8981 2352 /* Bit 11 : Set as output pin 11. */
AnnaBridge 156:ff21514d8981 2353 #define GPIO_DIRSET_PIN11_Pos (11UL) /*!< Position of PIN11 field. */
AnnaBridge 156:ff21514d8981 2354 #define GPIO_DIRSET_PIN11_Msk (0x1UL << GPIO_DIRSET_PIN11_Pos) /*!< Bit mask of PIN11 field. */
AnnaBridge 156:ff21514d8981 2355 #define GPIO_DIRSET_PIN11_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2356 #define GPIO_DIRSET_PIN11_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2357 #define GPIO_DIRSET_PIN11_Set (1UL) /*!< Set pin as output. */
AnnaBridge 156:ff21514d8981 2358
AnnaBridge 156:ff21514d8981 2359 /* Bit 10 : Set as output pin 10. */
AnnaBridge 156:ff21514d8981 2360 #define GPIO_DIRSET_PIN10_Pos (10UL) /*!< Position of PIN10 field. */
AnnaBridge 156:ff21514d8981 2361 #define GPIO_DIRSET_PIN10_Msk (0x1UL << GPIO_DIRSET_PIN10_Pos) /*!< Bit mask of PIN10 field. */
AnnaBridge 156:ff21514d8981 2362 #define GPIO_DIRSET_PIN10_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2363 #define GPIO_DIRSET_PIN10_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2364 #define GPIO_DIRSET_PIN10_Set (1UL) /*!< Set pin as output. */
AnnaBridge 156:ff21514d8981 2365
AnnaBridge 156:ff21514d8981 2366 /* Bit 9 : Set as output pin 9. */
AnnaBridge 156:ff21514d8981 2367 #define GPIO_DIRSET_PIN9_Pos (9UL) /*!< Position of PIN9 field. */
AnnaBridge 156:ff21514d8981 2368 #define GPIO_DIRSET_PIN9_Msk (0x1UL << GPIO_DIRSET_PIN9_Pos) /*!< Bit mask of PIN9 field. */
AnnaBridge 156:ff21514d8981 2369 #define GPIO_DIRSET_PIN9_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2370 #define GPIO_DIRSET_PIN9_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2371 #define GPIO_DIRSET_PIN9_Set (1UL) /*!< Set pin as output. */
AnnaBridge 156:ff21514d8981 2372
AnnaBridge 156:ff21514d8981 2373 /* Bit 8 : Set as output pin 8. */
AnnaBridge 156:ff21514d8981 2374 #define GPIO_DIRSET_PIN8_Pos (8UL) /*!< Position of PIN8 field. */
AnnaBridge 156:ff21514d8981 2375 #define GPIO_DIRSET_PIN8_Msk (0x1UL << GPIO_DIRSET_PIN8_Pos) /*!< Bit mask of PIN8 field. */
AnnaBridge 156:ff21514d8981 2376 #define GPIO_DIRSET_PIN8_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2377 #define GPIO_DIRSET_PIN8_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2378 #define GPIO_DIRSET_PIN8_Set (1UL) /*!< Set pin as output. */
AnnaBridge 156:ff21514d8981 2379
AnnaBridge 156:ff21514d8981 2380 /* Bit 7 : Set as output pin 7. */
AnnaBridge 156:ff21514d8981 2381 #define GPIO_DIRSET_PIN7_Pos (7UL) /*!< Position of PIN7 field. */
AnnaBridge 156:ff21514d8981 2382 #define GPIO_DIRSET_PIN7_Msk (0x1UL << GPIO_DIRSET_PIN7_Pos) /*!< Bit mask of PIN7 field. */
AnnaBridge 156:ff21514d8981 2383 #define GPIO_DIRSET_PIN7_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2384 #define GPIO_DIRSET_PIN7_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2385 #define GPIO_DIRSET_PIN7_Set (1UL) /*!< Set pin as output. */
AnnaBridge 156:ff21514d8981 2386
AnnaBridge 156:ff21514d8981 2387 /* Bit 6 : Set as output pin 6. */
AnnaBridge 156:ff21514d8981 2388 #define GPIO_DIRSET_PIN6_Pos (6UL) /*!< Position of PIN6 field. */
AnnaBridge 156:ff21514d8981 2389 #define GPIO_DIRSET_PIN6_Msk (0x1UL << GPIO_DIRSET_PIN6_Pos) /*!< Bit mask of PIN6 field. */
AnnaBridge 156:ff21514d8981 2390 #define GPIO_DIRSET_PIN6_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2391 #define GPIO_DIRSET_PIN6_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2392 #define GPIO_DIRSET_PIN6_Set (1UL) /*!< Set pin as output. */
AnnaBridge 156:ff21514d8981 2393
AnnaBridge 156:ff21514d8981 2394 /* Bit 5 : Set as output pin 5. */
AnnaBridge 156:ff21514d8981 2395 #define GPIO_DIRSET_PIN5_Pos (5UL) /*!< Position of PIN5 field. */
AnnaBridge 156:ff21514d8981 2396 #define GPIO_DIRSET_PIN5_Msk (0x1UL << GPIO_DIRSET_PIN5_Pos) /*!< Bit mask of PIN5 field. */
AnnaBridge 156:ff21514d8981 2397 #define GPIO_DIRSET_PIN5_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2398 #define GPIO_DIRSET_PIN5_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2399 #define GPIO_DIRSET_PIN5_Set (1UL) /*!< Set pin as output. */
AnnaBridge 156:ff21514d8981 2400
AnnaBridge 156:ff21514d8981 2401 /* Bit 4 : Set as output pin 4. */
AnnaBridge 156:ff21514d8981 2402 #define GPIO_DIRSET_PIN4_Pos (4UL) /*!< Position of PIN4 field. */
AnnaBridge 156:ff21514d8981 2403 #define GPIO_DIRSET_PIN4_Msk (0x1UL << GPIO_DIRSET_PIN4_Pos) /*!< Bit mask of PIN4 field. */
AnnaBridge 156:ff21514d8981 2404 #define GPIO_DIRSET_PIN4_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2405 #define GPIO_DIRSET_PIN4_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2406 #define GPIO_DIRSET_PIN4_Set (1UL) /*!< Set pin as output. */
AnnaBridge 156:ff21514d8981 2407
AnnaBridge 156:ff21514d8981 2408 /* Bit 3 : Set as output pin 3. */
AnnaBridge 156:ff21514d8981 2409 #define GPIO_DIRSET_PIN3_Pos (3UL) /*!< Position of PIN3 field. */
AnnaBridge 156:ff21514d8981 2410 #define GPIO_DIRSET_PIN3_Msk (0x1UL << GPIO_DIRSET_PIN3_Pos) /*!< Bit mask of PIN3 field. */
AnnaBridge 156:ff21514d8981 2411 #define GPIO_DIRSET_PIN3_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2412 #define GPIO_DIRSET_PIN3_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2413 #define GPIO_DIRSET_PIN3_Set (1UL) /*!< Set pin as output. */
AnnaBridge 156:ff21514d8981 2414
AnnaBridge 156:ff21514d8981 2415 /* Bit 2 : Set as output pin 2. */
AnnaBridge 156:ff21514d8981 2416 #define GPIO_DIRSET_PIN2_Pos (2UL) /*!< Position of PIN2 field. */
AnnaBridge 156:ff21514d8981 2417 #define GPIO_DIRSET_PIN2_Msk (0x1UL << GPIO_DIRSET_PIN2_Pos) /*!< Bit mask of PIN2 field. */
AnnaBridge 156:ff21514d8981 2418 #define GPIO_DIRSET_PIN2_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2419 #define GPIO_DIRSET_PIN2_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2420 #define GPIO_DIRSET_PIN2_Set (1UL) /*!< Set pin as output. */
AnnaBridge 156:ff21514d8981 2421
AnnaBridge 156:ff21514d8981 2422 /* Bit 1 : Set as output pin 1. */
AnnaBridge 156:ff21514d8981 2423 #define GPIO_DIRSET_PIN1_Pos (1UL) /*!< Position of PIN1 field. */
AnnaBridge 156:ff21514d8981 2424 #define GPIO_DIRSET_PIN1_Msk (0x1UL << GPIO_DIRSET_PIN1_Pos) /*!< Bit mask of PIN1 field. */
AnnaBridge 156:ff21514d8981 2425 #define GPIO_DIRSET_PIN1_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2426 #define GPIO_DIRSET_PIN1_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2427 #define GPIO_DIRSET_PIN1_Set (1UL) /*!< Set pin as output. */
AnnaBridge 156:ff21514d8981 2428
AnnaBridge 156:ff21514d8981 2429 /* Bit 0 : Set as output pin 0. */
AnnaBridge 156:ff21514d8981 2430 #define GPIO_DIRSET_PIN0_Pos (0UL) /*!< Position of PIN0 field. */
AnnaBridge 156:ff21514d8981 2431 #define GPIO_DIRSET_PIN0_Msk (0x1UL << GPIO_DIRSET_PIN0_Pos) /*!< Bit mask of PIN0 field. */
AnnaBridge 156:ff21514d8981 2432 #define GPIO_DIRSET_PIN0_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2433 #define GPIO_DIRSET_PIN0_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2434 #define GPIO_DIRSET_PIN0_Set (1UL) /*!< Set pin as output. */
AnnaBridge 156:ff21514d8981 2435
AnnaBridge 156:ff21514d8981 2436 /* Register: GPIO_DIRCLR */
AnnaBridge 156:ff21514d8981 2437 /* Description: DIR clear register. */
AnnaBridge 156:ff21514d8981 2438
AnnaBridge 156:ff21514d8981 2439 /* Bit 31 : Set as input pin 31. */
AnnaBridge 156:ff21514d8981 2440 #define GPIO_DIRCLR_PIN31_Pos (31UL) /*!< Position of PIN31 field. */
AnnaBridge 156:ff21514d8981 2441 #define GPIO_DIRCLR_PIN31_Msk (0x1UL << GPIO_DIRCLR_PIN31_Pos) /*!< Bit mask of PIN31 field. */
AnnaBridge 156:ff21514d8981 2442 #define GPIO_DIRCLR_PIN31_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2443 #define GPIO_DIRCLR_PIN31_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2444 #define GPIO_DIRCLR_PIN31_Clear (1UL) /*!< Set pin as input. */
AnnaBridge 156:ff21514d8981 2445
AnnaBridge 156:ff21514d8981 2446 /* Bit 30 : Set as input pin 30. */
AnnaBridge 156:ff21514d8981 2447 #define GPIO_DIRCLR_PIN30_Pos (30UL) /*!< Position of PIN30 field. */
AnnaBridge 156:ff21514d8981 2448 #define GPIO_DIRCLR_PIN30_Msk (0x1UL << GPIO_DIRCLR_PIN30_Pos) /*!< Bit mask of PIN30 field. */
AnnaBridge 156:ff21514d8981 2449 #define GPIO_DIRCLR_PIN30_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2450 #define GPIO_DIRCLR_PIN30_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2451 #define GPIO_DIRCLR_PIN30_Clear (1UL) /*!< Set pin as input. */
AnnaBridge 156:ff21514d8981 2452
AnnaBridge 156:ff21514d8981 2453 /* Bit 29 : Set as input pin 29. */
AnnaBridge 156:ff21514d8981 2454 #define GPIO_DIRCLR_PIN29_Pos (29UL) /*!< Position of PIN29 field. */
AnnaBridge 156:ff21514d8981 2455 #define GPIO_DIRCLR_PIN29_Msk (0x1UL << GPIO_DIRCLR_PIN29_Pos) /*!< Bit mask of PIN29 field. */
AnnaBridge 156:ff21514d8981 2456 #define GPIO_DIRCLR_PIN29_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2457 #define GPIO_DIRCLR_PIN29_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2458 #define GPIO_DIRCLR_PIN29_Clear (1UL) /*!< Set pin as input. */
AnnaBridge 156:ff21514d8981 2459
AnnaBridge 156:ff21514d8981 2460 /* Bit 28 : Set as input pin 28. */
AnnaBridge 156:ff21514d8981 2461 #define GPIO_DIRCLR_PIN28_Pos (28UL) /*!< Position of PIN28 field. */
AnnaBridge 156:ff21514d8981 2462 #define GPIO_DIRCLR_PIN28_Msk (0x1UL << GPIO_DIRCLR_PIN28_Pos) /*!< Bit mask of PIN28 field. */
AnnaBridge 156:ff21514d8981 2463 #define GPIO_DIRCLR_PIN28_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2464 #define GPIO_DIRCLR_PIN28_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2465 #define GPIO_DIRCLR_PIN28_Clear (1UL) /*!< Set pin as input. */
AnnaBridge 156:ff21514d8981 2466
AnnaBridge 156:ff21514d8981 2467 /* Bit 27 : Set as input pin 27. */
AnnaBridge 156:ff21514d8981 2468 #define GPIO_DIRCLR_PIN27_Pos (27UL) /*!< Position of PIN27 field. */
AnnaBridge 156:ff21514d8981 2469 #define GPIO_DIRCLR_PIN27_Msk (0x1UL << GPIO_DIRCLR_PIN27_Pos) /*!< Bit mask of PIN27 field. */
AnnaBridge 156:ff21514d8981 2470 #define GPIO_DIRCLR_PIN27_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2471 #define GPIO_DIRCLR_PIN27_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2472 #define GPIO_DIRCLR_PIN27_Clear (1UL) /*!< Set pin as input. */
AnnaBridge 156:ff21514d8981 2473
AnnaBridge 156:ff21514d8981 2474 /* Bit 26 : Set as input pin 26. */
AnnaBridge 156:ff21514d8981 2475 #define GPIO_DIRCLR_PIN26_Pos (26UL) /*!< Position of PIN26 field. */
AnnaBridge 156:ff21514d8981 2476 #define GPIO_DIRCLR_PIN26_Msk (0x1UL << GPIO_DIRCLR_PIN26_Pos) /*!< Bit mask of PIN26 field. */
AnnaBridge 156:ff21514d8981 2477 #define GPIO_DIRCLR_PIN26_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2478 #define GPIO_DIRCLR_PIN26_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2479 #define GPIO_DIRCLR_PIN26_Clear (1UL) /*!< Set pin as input. */
AnnaBridge 156:ff21514d8981 2480
AnnaBridge 156:ff21514d8981 2481 /* Bit 25 : Set as input pin 25. */
AnnaBridge 156:ff21514d8981 2482 #define GPIO_DIRCLR_PIN25_Pos (25UL) /*!< Position of PIN25 field. */
AnnaBridge 156:ff21514d8981 2483 #define GPIO_DIRCLR_PIN25_Msk (0x1UL << GPIO_DIRCLR_PIN25_Pos) /*!< Bit mask of PIN25 field. */
AnnaBridge 156:ff21514d8981 2484 #define GPIO_DIRCLR_PIN25_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2485 #define GPIO_DIRCLR_PIN25_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2486 #define GPIO_DIRCLR_PIN25_Clear (1UL) /*!< Set pin as input. */
AnnaBridge 156:ff21514d8981 2487
AnnaBridge 156:ff21514d8981 2488 /* Bit 24 : Set as input pin 24. */
AnnaBridge 156:ff21514d8981 2489 #define GPIO_DIRCLR_PIN24_Pos (24UL) /*!< Position of PIN24 field. */
AnnaBridge 156:ff21514d8981 2490 #define GPIO_DIRCLR_PIN24_Msk (0x1UL << GPIO_DIRCLR_PIN24_Pos) /*!< Bit mask of PIN24 field. */
AnnaBridge 156:ff21514d8981 2491 #define GPIO_DIRCLR_PIN24_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2492 #define GPIO_DIRCLR_PIN24_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2493 #define GPIO_DIRCLR_PIN24_Clear (1UL) /*!< Set pin as input. */
AnnaBridge 156:ff21514d8981 2494
AnnaBridge 156:ff21514d8981 2495 /* Bit 23 : Set as input pin 23. */
AnnaBridge 156:ff21514d8981 2496 #define GPIO_DIRCLR_PIN23_Pos (23UL) /*!< Position of PIN23 field. */
AnnaBridge 156:ff21514d8981 2497 #define GPIO_DIRCLR_PIN23_Msk (0x1UL << GPIO_DIRCLR_PIN23_Pos) /*!< Bit mask of PIN23 field. */
AnnaBridge 156:ff21514d8981 2498 #define GPIO_DIRCLR_PIN23_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2499 #define GPIO_DIRCLR_PIN23_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2500 #define GPIO_DIRCLR_PIN23_Clear (1UL) /*!< Set pin as input. */
AnnaBridge 156:ff21514d8981 2501
AnnaBridge 156:ff21514d8981 2502 /* Bit 22 : Set as input pin 22. */
AnnaBridge 156:ff21514d8981 2503 #define GPIO_DIRCLR_PIN22_Pos (22UL) /*!< Position of PIN22 field. */
AnnaBridge 156:ff21514d8981 2504 #define GPIO_DIRCLR_PIN22_Msk (0x1UL << GPIO_DIRCLR_PIN22_Pos) /*!< Bit mask of PIN22 field. */
AnnaBridge 156:ff21514d8981 2505 #define GPIO_DIRCLR_PIN22_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2506 #define GPIO_DIRCLR_PIN22_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2507 #define GPIO_DIRCLR_PIN22_Clear (1UL) /*!< Set pin as input. */
AnnaBridge 156:ff21514d8981 2508
AnnaBridge 156:ff21514d8981 2509 /* Bit 21 : Set as input pin 21. */
AnnaBridge 156:ff21514d8981 2510 #define GPIO_DIRCLR_PIN21_Pos (21UL) /*!< Position of PIN21 field. */
AnnaBridge 156:ff21514d8981 2511 #define GPIO_DIRCLR_PIN21_Msk (0x1UL << GPIO_DIRCLR_PIN21_Pos) /*!< Bit mask of PIN21 field. */
AnnaBridge 156:ff21514d8981 2512 #define GPIO_DIRCLR_PIN21_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2513 #define GPIO_DIRCLR_PIN21_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2514 #define GPIO_DIRCLR_PIN21_Clear (1UL) /*!< Set pin as input. */
AnnaBridge 156:ff21514d8981 2515
AnnaBridge 156:ff21514d8981 2516 /* Bit 20 : Set as input pin 20. */
AnnaBridge 156:ff21514d8981 2517 #define GPIO_DIRCLR_PIN20_Pos (20UL) /*!< Position of PIN20 field. */
AnnaBridge 156:ff21514d8981 2518 #define GPIO_DIRCLR_PIN20_Msk (0x1UL << GPIO_DIRCLR_PIN20_Pos) /*!< Bit mask of PIN20 field. */
AnnaBridge 156:ff21514d8981 2519 #define GPIO_DIRCLR_PIN20_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2520 #define GPIO_DIRCLR_PIN20_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2521 #define GPIO_DIRCLR_PIN20_Clear (1UL) /*!< Set pin as input. */
AnnaBridge 156:ff21514d8981 2522
AnnaBridge 156:ff21514d8981 2523 /* Bit 19 : Set as input pin 19. */
AnnaBridge 156:ff21514d8981 2524 #define GPIO_DIRCLR_PIN19_Pos (19UL) /*!< Position of PIN19 field. */
AnnaBridge 156:ff21514d8981 2525 #define GPIO_DIRCLR_PIN19_Msk (0x1UL << GPIO_DIRCLR_PIN19_Pos) /*!< Bit mask of PIN19 field. */
AnnaBridge 156:ff21514d8981 2526 #define GPIO_DIRCLR_PIN19_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2527 #define GPIO_DIRCLR_PIN19_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2528 #define GPIO_DIRCLR_PIN19_Clear (1UL) /*!< Set pin as input. */
AnnaBridge 156:ff21514d8981 2529
AnnaBridge 156:ff21514d8981 2530 /* Bit 18 : Set as input pin 18. */
AnnaBridge 156:ff21514d8981 2531 #define GPIO_DIRCLR_PIN18_Pos (18UL) /*!< Position of PIN18 field. */
AnnaBridge 156:ff21514d8981 2532 #define GPIO_DIRCLR_PIN18_Msk (0x1UL << GPIO_DIRCLR_PIN18_Pos) /*!< Bit mask of PIN18 field. */
AnnaBridge 156:ff21514d8981 2533 #define GPIO_DIRCLR_PIN18_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2534 #define GPIO_DIRCLR_PIN18_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2535 #define GPIO_DIRCLR_PIN18_Clear (1UL) /*!< Set pin as input. */
AnnaBridge 156:ff21514d8981 2536
AnnaBridge 156:ff21514d8981 2537 /* Bit 17 : Set as input pin 17. */
AnnaBridge 156:ff21514d8981 2538 #define GPIO_DIRCLR_PIN17_Pos (17UL) /*!< Position of PIN17 field. */
AnnaBridge 156:ff21514d8981 2539 #define GPIO_DIRCLR_PIN17_Msk (0x1UL << GPIO_DIRCLR_PIN17_Pos) /*!< Bit mask of PIN17 field. */
AnnaBridge 156:ff21514d8981 2540 #define GPIO_DIRCLR_PIN17_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2541 #define GPIO_DIRCLR_PIN17_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2542 #define GPIO_DIRCLR_PIN17_Clear (1UL) /*!< Set pin as input. */
AnnaBridge 156:ff21514d8981 2543
AnnaBridge 156:ff21514d8981 2544 /* Bit 16 : Set as input pin 16. */
AnnaBridge 156:ff21514d8981 2545 #define GPIO_DIRCLR_PIN16_Pos (16UL) /*!< Position of PIN16 field. */
AnnaBridge 156:ff21514d8981 2546 #define GPIO_DIRCLR_PIN16_Msk (0x1UL << GPIO_DIRCLR_PIN16_Pos) /*!< Bit mask of PIN16 field. */
AnnaBridge 156:ff21514d8981 2547 #define GPIO_DIRCLR_PIN16_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2548 #define GPIO_DIRCLR_PIN16_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2549 #define GPIO_DIRCLR_PIN16_Clear (1UL) /*!< Set pin as input. */
AnnaBridge 156:ff21514d8981 2550
AnnaBridge 156:ff21514d8981 2551 /* Bit 15 : Set as input pin 15. */
AnnaBridge 156:ff21514d8981 2552 #define GPIO_DIRCLR_PIN15_Pos (15UL) /*!< Position of PIN15 field. */
AnnaBridge 156:ff21514d8981 2553 #define GPIO_DIRCLR_PIN15_Msk (0x1UL << GPIO_DIRCLR_PIN15_Pos) /*!< Bit mask of PIN15 field. */
AnnaBridge 156:ff21514d8981 2554 #define GPIO_DIRCLR_PIN15_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2555 #define GPIO_DIRCLR_PIN15_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2556 #define GPIO_DIRCLR_PIN15_Clear (1UL) /*!< Set pin as input. */
AnnaBridge 156:ff21514d8981 2557
AnnaBridge 156:ff21514d8981 2558 /* Bit 14 : Set as input pin 14. */
AnnaBridge 156:ff21514d8981 2559 #define GPIO_DIRCLR_PIN14_Pos (14UL) /*!< Position of PIN14 field. */
AnnaBridge 156:ff21514d8981 2560 #define GPIO_DIRCLR_PIN14_Msk (0x1UL << GPIO_DIRCLR_PIN14_Pos) /*!< Bit mask of PIN14 field. */
AnnaBridge 156:ff21514d8981 2561 #define GPIO_DIRCLR_PIN14_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2562 #define GPIO_DIRCLR_PIN14_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2563 #define GPIO_DIRCLR_PIN14_Clear (1UL) /*!< Set pin as input. */
AnnaBridge 156:ff21514d8981 2564
AnnaBridge 156:ff21514d8981 2565 /* Bit 13 : Set as input pin 13. */
AnnaBridge 156:ff21514d8981 2566 #define GPIO_DIRCLR_PIN13_Pos (13UL) /*!< Position of PIN13 field. */
AnnaBridge 156:ff21514d8981 2567 #define GPIO_DIRCLR_PIN13_Msk (0x1UL << GPIO_DIRCLR_PIN13_Pos) /*!< Bit mask of PIN13 field. */
AnnaBridge 156:ff21514d8981 2568 #define GPIO_DIRCLR_PIN13_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2569 #define GPIO_DIRCLR_PIN13_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2570 #define GPIO_DIRCLR_PIN13_Clear (1UL) /*!< Set pin as input. */
AnnaBridge 156:ff21514d8981 2571
AnnaBridge 156:ff21514d8981 2572 /* Bit 12 : Set as input pin 12. */
AnnaBridge 156:ff21514d8981 2573 #define GPIO_DIRCLR_PIN12_Pos (12UL) /*!< Position of PIN12 field. */
AnnaBridge 156:ff21514d8981 2574 #define GPIO_DIRCLR_PIN12_Msk (0x1UL << GPIO_DIRCLR_PIN12_Pos) /*!< Bit mask of PIN12 field. */
AnnaBridge 156:ff21514d8981 2575 #define GPIO_DIRCLR_PIN12_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2576 #define GPIO_DIRCLR_PIN12_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2577 #define GPIO_DIRCLR_PIN12_Clear (1UL) /*!< Set pin as input. */
AnnaBridge 156:ff21514d8981 2578
AnnaBridge 156:ff21514d8981 2579 /* Bit 11 : Set as input pin 11. */
AnnaBridge 156:ff21514d8981 2580 #define GPIO_DIRCLR_PIN11_Pos (11UL) /*!< Position of PIN11 field. */
AnnaBridge 156:ff21514d8981 2581 #define GPIO_DIRCLR_PIN11_Msk (0x1UL << GPIO_DIRCLR_PIN11_Pos) /*!< Bit mask of PIN11 field. */
AnnaBridge 156:ff21514d8981 2582 #define GPIO_DIRCLR_PIN11_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2583 #define GPIO_DIRCLR_PIN11_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2584 #define GPIO_DIRCLR_PIN11_Clear (1UL) /*!< Set pin as input. */
AnnaBridge 156:ff21514d8981 2585
AnnaBridge 156:ff21514d8981 2586 /* Bit 10 : Set as input pin 10. */
AnnaBridge 156:ff21514d8981 2587 #define GPIO_DIRCLR_PIN10_Pos (10UL) /*!< Position of PIN10 field. */
AnnaBridge 156:ff21514d8981 2588 #define GPIO_DIRCLR_PIN10_Msk (0x1UL << GPIO_DIRCLR_PIN10_Pos) /*!< Bit mask of PIN10 field. */
AnnaBridge 156:ff21514d8981 2589 #define GPIO_DIRCLR_PIN10_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2590 #define GPIO_DIRCLR_PIN10_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2591 #define GPIO_DIRCLR_PIN10_Clear (1UL) /*!< Set pin as input. */
AnnaBridge 156:ff21514d8981 2592
AnnaBridge 156:ff21514d8981 2593 /* Bit 9 : Set as input pin 9. */
AnnaBridge 156:ff21514d8981 2594 #define GPIO_DIRCLR_PIN9_Pos (9UL) /*!< Position of PIN9 field. */
AnnaBridge 156:ff21514d8981 2595 #define GPIO_DIRCLR_PIN9_Msk (0x1UL << GPIO_DIRCLR_PIN9_Pos) /*!< Bit mask of PIN9 field. */
AnnaBridge 156:ff21514d8981 2596 #define GPIO_DIRCLR_PIN9_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2597 #define GPIO_DIRCLR_PIN9_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2598 #define GPIO_DIRCLR_PIN9_Clear (1UL) /*!< Set pin as input. */
AnnaBridge 156:ff21514d8981 2599
AnnaBridge 156:ff21514d8981 2600 /* Bit 8 : Set as input pin 8. */
AnnaBridge 156:ff21514d8981 2601 #define GPIO_DIRCLR_PIN8_Pos (8UL) /*!< Position of PIN8 field. */
AnnaBridge 156:ff21514d8981 2602 #define GPIO_DIRCLR_PIN8_Msk (0x1UL << GPIO_DIRCLR_PIN8_Pos) /*!< Bit mask of PIN8 field. */
AnnaBridge 156:ff21514d8981 2603 #define GPIO_DIRCLR_PIN8_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2604 #define GPIO_DIRCLR_PIN8_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2605 #define GPIO_DIRCLR_PIN8_Clear (1UL) /*!< Set pin as input. */
AnnaBridge 156:ff21514d8981 2606
AnnaBridge 156:ff21514d8981 2607 /* Bit 7 : Set as input pin 7. */
AnnaBridge 156:ff21514d8981 2608 #define GPIO_DIRCLR_PIN7_Pos (7UL) /*!< Position of PIN7 field. */
AnnaBridge 156:ff21514d8981 2609 #define GPIO_DIRCLR_PIN7_Msk (0x1UL << GPIO_DIRCLR_PIN7_Pos) /*!< Bit mask of PIN7 field. */
AnnaBridge 156:ff21514d8981 2610 #define GPIO_DIRCLR_PIN7_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2611 #define GPIO_DIRCLR_PIN7_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2612 #define GPIO_DIRCLR_PIN7_Clear (1UL) /*!< Set pin as input. */
AnnaBridge 156:ff21514d8981 2613
AnnaBridge 156:ff21514d8981 2614 /* Bit 6 : Set as input pin 6. */
AnnaBridge 156:ff21514d8981 2615 #define GPIO_DIRCLR_PIN6_Pos (6UL) /*!< Position of PIN6 field. */
AnnaBridge 156:ff21514d8981 2616 #define GPIO_DIRCLR_PIN6_Msk (0x1UL << GPIO_DIRCLR_PIN6_Pos) /*!< Bit mask of PIN6 field. */
AnnaBridge 156:ff21514d8981 2617 #define GPIO_DIRCLR_PIN6_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2618 #define GPIO_DIRCLR_PIN6_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2619 #define GPIO_DIRCLR_PIN6_Clear (1UL) /*!< Set pin as input. */
AnnaBridge 156:ff21514d8981 2620
AnnaBridge 156:ff21514d8981 2621 /* Bit 5 : Set as input pin 5. */
AnnaBridge 156:ff21514d8981 2622 #define GPIO_DIRCLR_PIN5_Pos (5UL) /*!< Position of PIN5 field. */
AnnaBridge 156:ff21514d8981 2623 #define GPIO_DIRCLR_PIN5_Msk (0x1UL << GPIO_DIRCLR_PIN5_Pos) /*!< Bit mask of PIN5 field. */
AnnaBridge 156:ff21514d8981 2624 #define GPIO_DIRCLR_PIN5_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2625 #define GPIO_DIRCLR_PIN5_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2626 #define GPIO_DIRCLR_PIN5_Clear (1UL) /*!< Set pin as input. */
AnnaBridge 156:ff21514d8981 2627
AnnaBridge 156:ff21514d8981 2628 /* Bit 4 : Set as input pin 4. */
AnnaBridge 156:ff21514d8981 2629 #define GPIO_DIRCLR_PIN4_Pos (4UL) /*!< Position of PIN4 field. */
AnnaBridge 156:ff21514d8981 2630 #define GPIO_DIRCLR_PIN4_Msk (0x1UL << GPIO_DIRCLR_PIN4_Pos) /*!< Bit mask of PIN4 field. */
AnnaBridge 156:ff21514d8981 2631 #define GPIO_DIRCLR_PIN4_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2632 #define GPIO_DIRCLR_PIN4_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2633 #define GPIO_DIRCLR_PIN4_Clear (1UL) /*!< Set pin as input. */
AnnaBridge 156:ff21514d8981 2634
AnnaBridge 156:ff21514d8981 2635 /* Bit 3 : Set as input pin 3. */
AnnaBridge 156:ff21514d8981 2636 #define GPIO_DIRCLR_PIN3_Pos (3UL) /*!< Position of PIN3 field. */
AnnaBridge 156:ff21514d8981 2637 #define GPIO_DIRCLR_PIN3_Msk (0x1UL << GPIO_DIRCLR_PIN3_Pos) /*!< Bit mask of PIN3 field. */
AnnaBridge 156:ff21514d8981 2638 #define GPIO_DIRCLR_PIN3_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2639 #define GPIO_DIRCLR_PIN3_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2640 #define GPIO_DIRCLR_PIN3_Clear (1UL) /*!< Set pin as input. */
AnnaBridge 156:ff21514d8981 2641
AnnaBridge 156:ff21514d8981 2642 /* Bit 2 : Set as input pin 2. */
AnnaBridge 156:ff21514d8981 2643 #define GPIO_DIRCLR_PIN2_Pos (2UL) /*!< Position of PIN2 field. */
AnnaBridge 156:ff21514d8981 2644 #define GPIO_DIRCLR_PIN2_Msk (0x1UL << GPIO_DIRCLR_PIN2_Pos) /*!< Bit mask of PIN2 field. */
AnnaBridge 156:ff21514d8981 2645 #define GPIO_DIRCLR_PIN2_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2646 #define GPIO_DIRCLR_PIN2_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2647 #define GPIO_DIRCLR_PIN2_Clear (1UL) /*!< Set pin as input. */
AnnaBridge 156:ff21514d8981 2648
AnnaBridge 156:ff21514d8981 2649 /* Bit 1 : Set as input pin 1. */
AnnaBridge 156:ff21514d8981 2650 #define GPIO_DIRCLR_PIN1_Pos (1UL) /*!< Position of PIN1 field. */
AnnaBridge 156:ff21514d8981 2651 #define GPIO_DIRCLR_PIN1_Msk (0x1UL << GPIO_DIRCLR_PIN1_Pos) /*!< Bit mask of PIN1 field. */
AnnaBridge 156:ff21514d8981 2652 #define GPIO_DIRCLR_PIN1_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2653 #define GPIO_DIRCLR_PIN1_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2654 #define GPIO_DIRCLR_PIN1_Clear (1UL) /*!< Set pin as input. */
AnnaBridge 156:ff21514d8981 2655
AnnaBridge 156:ff21514d8981 2656 /* Bit 0 : Set as input pin 0. */
AnnaBridge 156:ff21514d8981 2657 #define GPIO_DIRCLR_PIN0_Pos (0UL) /*!< Position of PIN0 field. */
AnnaBridge 156:ff21514d8981 2658 #define GPIO_DIRCLR_PIN0_Msk (0x1UL << GPIO_DIRCLR_PIN0_Pos) /*!< Bit mask of PIN0 field. */
AnnaBridge 156:ff21514d8981 2659 #define GPIO_DIRCLR_PIN0_Input (0UL) /*!< Pin set as input. */
AnnaBridge 156:ff21514d8981 2660 #define GPIO_DIRCLR_PIN0_Output (1UL) /*!< Pin set as output. */
AnnaBridge 156:ff21514d8981 2661 #define GPIO_DIRCLR_PIN0_Clear (1UL) /*!< Set pin as input. */
AnnaBridge 156:ff21514d8981 2662
AnnaBridge 156:ff21514d8981 2663 /* Register: GPIO_PIN_CNF */
AnnaBridge 156:ff21514d8981 2664 /* Description: Configuration of GPIO pins. */
AnnaBridge 156:ff21514d8981 2665
AnnaBridge 156:ff21514d8981 2666 /* Bits 17..16 : Pin sensing mechanism. */
AnnaBridge 156:ff21514d8981 2667 #define GPIO_PIN_CNF_SENSE_Pos (16UL) /*!< Position of SENSE field. */
AnnaBridge 156:ff21514d8981 2668 #define GPIO_PIN_CNF_SENSE_Msk (0x3UL << GPIO_PIN_CNF_SENSE_Pos) /*!< Bit mask of SENSE field. */
AnnaBridge 156:ff21514d8981 2669 #define GPIO_PIN_CNF_SENSE_Disabled (0x00UL) /*!< Disabled. */
AnnaBridge 156:ff21514d8981 2670 #define GPIO_PIN_CNF_SENSE_High (0x02UL) /*!< Wakeup on high level. */
AnnaBridge 156:ff21514d8981 2671 #define GPIO_PIN_CNF_SENSE_Low (0x03UL) /*!< Wakeup on low level. */
AnnaBridge 156:ff21514d8981 2672
AnnaBridge 156:ff21514d8981 2673 /* Bits 10..8 : Drive configuration. */
AnnaBridge 156:ff21514d8981 2674 #define GPIO_PIN_CNF_DRIVE_Pos (8UL) /*!< Position of DRIVE field. */
AnnaBridge 156:ff21514d8981 2675 #define GPIO_PIN_CNF_DRIVE_Msk (0x7UL << GPIO_PIN_CNF_DRIVE_Pos) /*!< Bit mask of DRIVE field. */
AnnaBridge 156:ff21514d8981 2676 #define GPIO_PIN_CNF_DRIVE_S0S1 (0x00UL) /*!< Standard '0', Standard '1'. */
AnnaBridge 156:ff21514d8981 2677 #define GPIO_PIN_CNF_DRIVE_H0S1 (0x01UL) /*!< High '0', Standard '1'. */
AnnaBridge 156:ff21514d8981 2678 #define GPIO_PIN_CNF_DRIVE_S0H1 (0x02UL) /*!< Standard '0', High '1'. */
AnnaBridge 156:ff21514d8981 2679 #define GPIO_PIN_CNF_DRIVE_H0H1 (0x03UL) /*!< High '0', High '1'. */
AnnaBridge 156:ff21514d8981 2680 #define GPIO_PIN_CNF_DRIVE_D0S1 (0x04UL) /*!< Disconnected '0', Standard '1'. */
AnnaBridge 156:ff21514d8981 2681 #define GPIO_PIN_CNF_DRIVE_D0H1 (0x05UL) /*!< Disconnected '0', High '1'. */
AnnaBridge 156:ff21514d8981 2682 #define GPIO_PIN_CNF_DRIVE_S0D1 (0x06UL) /*!< Standard '0', Disconnected '1'. */
AnnaBridge 156:ff21514d8981 2683 #define GPIO_PIN_CNF_DRIVE_H0D1 (0x07UL) /*!< High '0', Disconnected '1'. */
AnnaBridge 156:ff21514d8981 2684
AnnaBridge 156:ff21514d8981 2685 /* Bits 3..2 : Pull-up or -down configuration. */
AnnaBridge 156:ff21514d8981 2686 #define GPIO_PIN_CNF_PULL_Pos (2UL) /*!< Position of PULL field. */
AnnaBridge 156:ff21514d8981 2687 #define GPIO_PIN_CNF_PULL_Msk (0x3UL << GPIO_PIN_CNF_PULL_Pos) /*!< Bit mask of PULL field. */
AnnaBridge 156:ff21514d8981 2688 #define GPIO_PIN_CNF_PULL_Disabled (0x00UL) /*!< No pull. */
AnnaBridge 156:ff21514d8981 2689 #define GPIO_PIN_CNF_PULL_Pulldown (0x01UL) /*!< Pulldown on pin. */
AnnaBridge 156:ff21514d8981 2690 #define GPIO_PIN_CNF_PULL_Pullup (0x03UL) /*!< Pullup on pin. */
AnnaBridge 156:ff21514d8981 2691
AnnaBridge 156:ff21514d8981 2692 /* Bit 1 : Connect or disconnect input path. */
AnnaBridge 156:ff21514d8981 2693 #define GPIO_PIN_CNF_INPUT_Pos (1UL) /*!< Position of INPUT field. */
AnnaBridge 156:ff21514d8981 2694 #define GPIO_PIN_CNF_INPUT_Msk (0x1UL << GPIO_PIN_CNF_INPUT_Pos) /*!< Bit mask of INPUT field. */
AnnaBridge 156:ff21514d8981 2695 #define GPIO_PIN_CNF_INPUT_Connect (0UL) /*!< Connect input pin. */
AnnaBridge 156:ff21514d8981 2696 #define GPIO_PIN_CNF_INPUT_Disconnect (1UL) /*!< Disconnect input pin. */
AnnaBridge 156:ff21514d8981 2697
AnnaBridge 156:ff21514d8981 2698 /* Bit 0 : Pin direction. */
AnnaBridge 156:ff21514d8981 2699 #define GPIO_PIN_CNF_DIR_Pos (0UL) /*!< Position of DIR field. */
AnnaBridge 156:ff21514d8981 2700 #define GPIO_PIN_CNF_DIR_Msk (0x1UL << GPIO_PIN_CNF_DIR_Pos) /*!< Bit mask of DIR field. */
AnnaBridge 156:ff21514d8981 2701 #define GPIO_PIN_CNF_DIR_Input (0UL) /*!< Configure pin as an input pin. */
AnnaBridge 156:ff21514d8981 2702 #define GPIO_PIN_CNF_DIR_Output (1UL) /*!< Configure pin as an output pin. */
AnnaBridge 156:ff21514d8981 2703
AnnaBridge 156:ff21514d8981 2704
AnnaBridge 156:ff21514d8981 2705 /* Peripheral: GPIOTE */
AnnaBridge 156:ff21514d8981 2706 /* Description: GPIO tasks and events. */
AnnaBridge 156:ff21514d8981 2707
AnnaBridge 156:ff21514d8981 2708 /* Register: GPIOTE_INTENSET */
AnnaBridge 156:ff21514d8981 2709 /* Description: Interrupt enable set register. */
AnnaBridge 156:ff21514d8981 2710
AnnaBridge 156:ff21514d8981 2711 /* Bit 31 : Enable interrupt on PORT event. */
AnnaBridge 156:ff21514d8981 2712 #define GPIOTE_INTENSET_PORT_Pos (31UL) /*!< Position of PORT field. */
AnnaBridge 156:ff21514d8981 2713 #define GPIOTE_INTENSET_PORT_Msk (0x1UL << GPIOTE_INTENSET_PORT_Pos) /*!< Bit mask of PORT field. */
AnnaBridge 156:ff21514d8981 2714 #define GPIOTE_INTENSET_PORT_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 2715 #define GPIOTE_INTENSET_PORT_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 2716 #define GPIOTE_INTENSET_PORT_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 2717
AnnaBridge 156:ff21514d8981 2718 /* Bit 3 : Enable interrupt on IN[3] event. */
AnnaBridge 156:ff21514d8981 2719 #define GPIOTE_INTENSET_IN3_Pos (3UL) /*!< Position of IN3 field. */
AnnaBridge 156:ff21514d8981 2720 #define GPIOTE_INTENSET_IN3_Msk (0x1UL << GPIOTE_INTENSET_IN3_Pos) /*!< Bit mask of IN3 field. */
AnnaBridge 156:ff21514d8981 2721 #define GPIOTE_INTENSET_IN3_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 2722 #define GPIOTE_INTENSET_IN3_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 2723 #define GPIOTE_INTENSET_IN3_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 2724
AnnaBridge 156:ff21514d8981 2725 /* Bit 2 : Enable interrupt on IN[2] event. */
AnnaBridge 156:ff21514d8981 2726 #define GPIOTE_INTENSET_IN2_Pos (2UL) /*!< Position of IN2 field. */
AnnaBridge 156:ff21514d8981 2727 #define GPIOTE_INTENSET_IN2_Msk (0x1UL << GPIOTE_INTENSET_IN2_Pos) /*!< Bit mask of IN2 field. */
AnnaBridge 156:ff21514d8981 2728 #define GPIOTE_INTENSET_IN2_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 2729 #define GPIOTE_INTENSET_IN2_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 2730 #define GPIOTE_INTENSET_IN2_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 2731
AnnaBridge 156:ff21514d8981 2732 /* Bit 1 : Enable interrupt on IN[1] event. */
AnnaBridge 156:ff21514d8981 2733 #define GPIOTE_INTENSET_IN1_Pos (1UL) /*!< Position of IN1 field. */
AnnaBridge 156:ff21514d8981 2734 #define GPIOTE_INTENSET_IN1_Msk (0x1UL << GPIOTE_INTENSET_IN1_Pos) /*!< Bit mask of IN1 field. */
AnnaBridge 156:ff21514d8981 2735 #define GPIOTE_INTENSET_IN1_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 2736 #define GPIOTE_INTENSET_IN1_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 2737 #define GPIOTE_INTENSET_IN1_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 2738
AnnaBridge 156:ff21514d8981 2739 /* Bit 0 : Enable interrupt on IN[0] event. */
AnnaBridge 156:ff21514d8981 2740 #define GPIOTE_INTENSET_IN0_Pos (0UL) /*!< Position of IN0 field. */
AnnaBridge 156:ff21514d8981 2741 #define GPIOTE_INTENSET_IN0_Msk (0x1UL << GPIOTE_INTENSET_IN0_Pos) /*!< Bit mask of IN0 field. */
AnnaBridge 156:ff21514d8981 2742 #define GPIOTE_INTENSET_IN0_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 2743 #define GPIOTE_INTENSET_IN0_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 2744 #define GPIOTE_INTENSET_IN0_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 2745
AnnaBridge 156:ff21514d8981 2746 /* Register: GPIOTE_INTENCLR */
AnnaBridge 156:ff21514d8981 2747 /* Description: Interrupt enable clear register. */
AnnaBridge 156:ff21514d8981 2748
AnnaBridge 156:ff21514d8981 2749 /* Bit 31 : Disable interrupt on PORT event. */
AnnaBridge 156:ff21514d8981 2750 #define GPIOTE_INTENCLR_PORT_Pos (31UL) /*!< Position of PORT field. */
AnnaBridge 156:ff21514d8981 2751 #define GPIOTE_INTENCLR_PORT_Msk (0x1UL << GPIOTE_INTENCLR_PORT_Pos) /*!< Bit mask of PORT field. */
AnnaBridge 156:ff21514d8981 2752 #define GPIOTE_INTENCLR_PORT_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 2753 #define GPIOTE_INTENCLR_PORT_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 2754 #define GPIOTE_INTENCLR_PORT_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 2755
AnnaBridge 156:ff21514d8981 2756 /* Bit 3 : Disable interrupt on IN[3] event. */
AnnaBridge 156:ff21514d8981 2757 #define GPIOTE_INTENCLR_IN3_Pos (3UL) /*!< Position of IN3 field. */
AnnaBridge 156:ff21514d8981 2758 #define GPIOTE_INTENCLR_IN3_Msk (0x1UL << GPIOTE_INTENCLR_IN3_Pos) /*!< Bit mask of IN3 field. */
AnnaBridge 156:ff21514d8981 2759 #define GPIOTE_INTENCLR_IN3_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 2760 #define GPIOTE_INTENCLR_IN3_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 2761 #define GPIOTE_INTENCLR_IN3_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 2762
AnnaBridge 156:ff21514d8981 2763 /* Bit 2 : Disable interrupt on IN[2] event. */
AnnaBridge 156:ff21514d8981 2764 #define GPIOTE_INTENCLR_IN2_Pos (2UL) /*!< Position of IN2 field. */
AnnaBridge 156:ff21514d8981 2765 #define GPIOTE_INTENCLR_IN2_Msk (0x1UL << GPIOTE_INTENCLR_IN2_Pos) /*!< Bit mask of IN2 field. */
AnnaBridge 156:ff21514d8981 2766 #define GPIOTE_INTENCLR_IN2_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 2767 #define GPIOTE_INTENCLR_IN2_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 2768 #define GPIOTE_INTENCLR_IN2_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 2769
AnnaBridge 156:ff21514d8981 2770 /* Bit 1 : Disable interrupt on IN[1] event. */
AnnaBridge 156:ff21514d8981 2771 #define GPIOTE_INTENCLR_IN1_Pos (1UL) /*!< Position of IN1 field. */
AnnaBridge 156:ff21514d8981 2772 #define GPIOTE_INTENCLR_IN1_Msk (0x1UL << GPIOTE_INTENCLR_IN1_Pos) /*!< Bit mask of IN1 field. */
AnnaBridge 156:ff21514d8981 2773 #define GPIOTE_INTENCLR_IN1_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 2774 #define GPIOTE_INTENCLR_IN1_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 2775 #define GPIOTE_INTENCLR_IN1_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 2776
AnnaBridge 156:ff21514d8981 2777 /* Bit 0 : Disable interrupt on IN[0] event. */
AnnaBridge 156:ff21514d8981 2778 #define GPIOTE_INTENCLR_IN0_Pos (0UL) /*!< Position of IN0 field. */
AnnaBridge 156:ff21514d8981 2779 #define GPIOTE_INTENCLR_IN0_Msk (0x1UL << GPIOTE_INTENCLR_IN0_Pos) /*!< Bit mask of IN0 field. */
AnnaBridge 156:ff21514d8981 2780 #define GPIOTE_INTENCLR_IN0_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 2781 #define GPIOTE_INTENCLR_IN0_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 2782 #define GPIOTE_INTENCLR_IN0_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 2783
AnnaBridge 156:ff21514d8981 2784 /* Register: GPIOTE_CONFIG */
AnnaBridge 156:ff21514d8981 2785 /* Description: Channel configuration registers. */
AnnaBridge 156:ff21514d8981 2786
AnnaBridge 156:ff21514d8981 2787 /* Bit 20 : Initial value of the output when the GPIOTE channel is configured as a Task. */
AnnaBridge 156:ff21514d8981 2788 #define GPIOTE_CONFIG_OUTINIT_Pos (20UL) /*!< Position of OUTINIT field. */
AnnaBridge 156:ff21514d8981 2789 #define GPIOTE_CONFIG_OUTINIT_Msk (0x1UL << GPIOTE_CONFIG_OUTINIT_Pos) /*!< Bit mask of OUTINIT field. */
AnnaBridge 156:ff21514d8981 2790 #define GPIOTE_CONFIG_OUTINIT_Low (0UL) /*!< Initial low output when in task mode. */
AnnaBridge 156:ff21514d8981 2791 #define GPIOTE_CONFIG_OUTINIT_High (1UL) /*!< Initial high output when in task mode. */
AnnaBridge 156:ff21514d8981 2792
AnnaBridge 156:ff21514d8981 2793 /* Bits 17..16 : Effects on output when in Task mode, or events on input that generates an event. */
AnnaBridge 156:ff21514d8981 2794 #define GPIOTE_CONFIG_POLARITY_Pos (16UL) /*!< Position of POLARITY field. */
AnnaBridge 156:ff21514d8981 2795 #define GPIOTE_CONFIG_POLARITY_Msk (0x3UL << GPIOTE_CONFIG_POLARITY_Pos) /*!< Bit mask of POLARITY field. */
AnnaBridge 156:ff21514d8981 2796 #define GPIOTE_CONFIG_POLARITY_None (0x00UL) /*!< No task or event. */
AnnaBridge 156:ff21514d8981 2797 #define GPIOTE_CONFIG_POLARITY_LoToHi (0x01UL) /*!< Low to high. */
AnnaBridge 156:ff21514d8981 2798 #define GPIOTE_CONFIG_POLARITY_HiToLo (0x02UL) /*!< High to low. */
AnnaBridge 156:ff21514d8981 2799 #define GPIOTE_CONFIG_POLARITY_Toggle (0x03UL) /*!< Toggle. */
AnnaBridge 156:ff21514d8981 2800
AnnaBridge 156:ff21514d8981 2801 /* Bits 12..8 : Pin select. */
AnnaBridge 156:ff21514d8981 2802 #define GPIOTE_CONFIG_PSEL_Pos (8UL) /*!< Position of PSEL field. */
AnnaBridge 156:ff21514d8981 2803 #define GPIOTE_CONFIG_PSEL_Msk (0x1FUL << GPIOTE_CONFIG_PSEL_Pos) /*!< Bit mask of PSEL field. */
AnnaBridge 156:ff21514d8981 2804
AnnaBridge 156:ff21514d8981 2805 /* Bits 1..0 : Mode */
AnnaBridge 156:ff21514d8981 2806 #define GPIOTE_CONFIG_MODE_Pos (0UL) /*!< Position of MODE field. */
AnnaBridge 156:ff21514d8981 2807 #define GPIOTE_CONFIG_MODE_Msk (0x3UL << GPIOTE_CONFIG_MODE_Pos) /*!< Bit mask of MODE field. */
AnnaBridge 156:ff21514d8981 2808 #define GPIOTE_CONFIG_MODE_Disabled (0x00UL) /*!< Disabled. */
AnnaBridge 156:ff21514d8981 2809 #define GPIOTE_CONFIG_MODE_Event (0x01UL) /*!< Channel configure in event mode. */
AnnaBridge 156:ff21514d8981 2810 #define GPIOTE_CONFIG_MODE_Task (0x03UL) /*!< Channel configure in task mode. */
AnnaBridge 156:ff21514d8981 2811
AnnaBridge 156:ff21514d8981 2812 /* Register: GPIOTE_POWER */
AnnaBridge 156:ff21514d8981 2813 /* Description: Peripheral power control. */
AnnaBridge 156:ff21514d8981 2814
AnnaBridge 156:ff21514d8981 2815 /* Bit 0 : Peripheral power control. */
AnnaBridge 156:ff21514d8981 2816 #define GPIOTE_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
AnnaBridge 156:ff21514d8981 2817 #define GPIOTE_POWER_POWER_Msk (0x1UL << GPIOTE_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
AnnaBridge 156:ff21514d8981 2818 #define GPIOTE_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
AnnaBridge 156:ff21514d8981 2819 #define GPIOTE_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
AnnaBridge 156:ff21514d8981 2820
AnnaBridge 156:ff21514d8981 2821
AnnaBridge 156:ff21514d8981 2822 /* Peripheral: LPCOMP */
AnnaBridge 156:ff21514d8981 2823 /* Description: Low power comparator. */
AnnaBridge 156:ff21514d8981 2824
AnnaBridge 156:ff21514d8981 2825 /* Register: LPCOMP_SHORTS */
AnnaBridge 156:ff21514d8981 2826 /* Description: Shortcuts for the LPCOMP. */
AnnaBridge 156:ff21514d8981 2827
AnnaBridge 156:ff21514d8981 2828 /* Bit 4 : Shortcut between CROSS event and STOP task. */
AnnaBridge 156:ff21514d8981 2829 #define LPCOMP_SHORTS_CROSS_STOP_Pos (4UL) /*!< Position of CROSS_STOP field. */
AnnaBridge 156:ff21514d8981 2830 #define LPCOMP_SHORTS_CROSS_STOP_Msk (0x1UL << LPCOMP_SHORTS_CROSS_STOP_Pos) /*!< Bit mask of CROSS_STOP field. */
AnnaBridge 156:ff21514d8981 2831 #define LPCOMP_SHORTS_CROSS_STOP_Disabled (0UL) /*!< Shortcut disabled. */
AnnaBridge 156:ff21514d8981 2832 #define LPCOMP_SHORTS_CROSS_STOP_Enabled (1UL) /*!< Shortcut enabled. */
AnnaBridge 156:ff21514d8981 2833
AnnaBridge 156:ff21514d8981 2834 /* Bit 3 : Shortcut between UP event and STOP task. */
AnnaBridge 156:ff21514d8981 2835 #define LPCOMP_SHORTS_UP_STOP_Pos (3UL) /*!< Position of UP_STOP field. */
AnnaBridge 156:ff21514d8981 2836 #define LPCOMP_SHORTS_UP_STOP_Msk (0x1UL << LPCOMP_SHORTS_UP_STOP_Pos) /*!< Bit mask of UP_STOP field. */
AnnaBridge 156:ff21514d8981 2837 #define LPCOMP_SHORTS_UP_STOP_Disabled (0UL) /*!< Shortcut disabled. */
AnnaBridge 156:ff21514d8981 2838 #define LPCOMP_SHORTS_UP_STOP_Enabled (1UL) /*!< Shortcut enabled. */
AnnaBridge 156:ff21514d8981 2839
AnnaBridge 156:ff21514d8981 2840 /* Bit 2 : Shortcut between DOWN event and STOP task. */
AnnaBridge 156:ff21514d8981 2841 #define LPCOMP_SHORTS_DOWN_STOP_Pos (2UL) /*!< Position of DOWN_STOP field. */
AnnaBridge 156:ff21514d8981 2842 #define LPCOMP_SHORTS_DOWN_STOP_Msk (0x1UL << LPCOMP_SHORTS_DOWN_STOP_Pos) /*!< Bit mask of DOWN_STOP field. */
AnnaBridge 156:ff21514d8981 2843 #define LPCOMP_SHORTS_DOWN_STOP_Disabled (0UL) /*!< Shortcut disabled. */
AnnaBridge 156:ff21514d8981 2844 #define LPCOMP_SHORTS_DOWN_STOP_Enabled (1UL) /*!< Shortcut enabled. */
AnnaBridge 156:ff21514d8981 2845
AnnaBridge 156:ff21514d8981 2846 /* Bit 1 : Shortcut between RADY event and STOP task. */
AnnaBridge 156:ff21514d8981 2847 #define LPCOMP_SHORTS_READY_STOP_Pos (1UL) /*!< Position of READY_STOP field. */
AnnaBridge 156:ff21514d8981 2848 #define LPCOMP_SHORTS_READY_STOP_Msk (0x1UL << LPCOMP_SHORTS_READY_STOP_Pos) /*!< Bit mask of READY_STOP field. */
AnnaBridge 156:ff21514d8981 2849 #define LPCOMP_SHORTS_READY_STOP_Disabled (0UL) /*!< Shortcut disabled. */
AnnaBridge 156:ff21514d8981 2850 #define LPCOMP_SHORTS_READY_STOP_Enabled (1UL) /*!< Shortcut enabled. */
AnnaBridge 156:ff21514d8981 2851
AnnaBridge 156:ff21514d8981 2852 /* Bit 0 : Shortcut between READY event and SAMPLE task. */
AnnaBridge 156:ff21514d8981 2853 #define LPCOMP_SHORTS_READY_SAMPLE_Pos (0UL) /*!< Position of READY_SAMPLE field. */
AnnaBridge 156:ff21514d8981 2854 #define LPCOMP_SHORTS_READY_SAMPLE_Msk (0x1UL << LPCOMP_SHORTS_READY_SAMPLE_Pos) /*!< Bit mask of READY_SAMPLE field. */
AnnaBridge 156:ff21514d8981 2855 #define LPCOMP_SHORTS_READY_SAMPLE_Disabled (0UL) /*!< Shortcut disabled. */
AnnaBridge 156:ff21514d8981 2856 #define LPCOMP_SHORTS_READY_SAMPLE_Enabled (1UL) /*!< Shortcut enabled. */
AnnaBridge 156:ff21514d8981 2857
AnnaBridge 156:ff21514d8981 2858 /* Register: LPCOMP_INTENSET */
AnnaBridge 156:ff21514d8981 2859 /* Description: Interrupt enable set register. */
AnnaBridge 156:ff21514d8981 2860
AnnaBridge 156:ff21514d8981 2861 /* Bit 3 : Enable interrupt on CROSS event. */
AnnaBridge 156:ff21514d8981 2862 #define LPCOMP_INTENSET_CROSS_Pos (3UL) /*!< Position of CROSS field. */
AnnaBridge 156:ff21514d8981 2863 #define LPCOMP_INTENSET_CROSS_Msk (0x1UL << LPCOMP_INTENSET_CROSS_Pos) /*!< Bit mask of CROSS field. */
AnnaBridge 156:ff21514d8981 2864 #define LPCOMP_INTENSET_CROSS_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 2865 #define LPCOMP_INTENSET_CROSS_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 2866 #define LPCOMP_INTENSET_CROSS_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 2867
AnnaBridge 156:ff21514d8981 2868 /* Bit 2 : Enable interrupt on UP event. */
AnnaBridge 156:ff21514d8981 2869 #define LPCOMP_INTENSET_UP_Pos (2UL) /*!< Position of UP field. */
AnnaBridge 156:ff21514d8981 2870 #define LPCOMP_INTENSET_UP_Msk (0x1UL << LPCOMP_INTENSET_UP_Pos) /*!< Bit mask of UP field. */
AnnaBridge 156:ff21514d8981 2871 #define LPCOMP_INTENSET_UP_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 2872 #define LPCOMP_INTENSET_UP_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 2873 #define LPCOMP_INTENSET_UP_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 2874
AnnaBridge 156:ff21514d8981 2875 /* Bit 1 : Enable interrupt on DOWN event. */
AnnaBridge 156:ff21514d8981 2876 #define LPCOMP_INTENSET_DOWN_Pos (1UL) /*!< Position of DOWN field. */
AnnaBridge 156:ff21514d8981 2877 #define LPCOMP_INTENSET_DOWN_Msk (0x1UL << LPCOMP_INTENSET_DOWN_Pos) /*!< Bit mask of DOWN field. */
AnnaBridge 156:ff21514d8981 2878 #define LPCOMP_INTENSET_DOWN_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 2879 #define LPCOMP_INTENSET_DOWN_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 2880 #define LPCOMP_INTENSET_DOWN_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 2881
AnnaBridge 156:ff21514d8981 2882 /* Bit 0 : Enable interrupt on READY event. */
AnnaBridge 156:ff21514d8981 2883 #define LPCOMP_INTENSET_READY_Pos (0UL) /*!< Position of READY field. */
AnnaBridge 156:ff21514d8981 2884 #define LPCOMP_INTENSET_READY_Msk (0x1UL << LPCOMP_INTENSET_READY_Pos) /*!< Bit mask of READY field. */
AnnaBridge 156:ff21514d8981 2885 #define LPCOMP_INTENSET_READY_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 2886 #define LPCOMP_INTENSET_READY_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 2887 #define LPCOMP_INTENSET_READY_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 2888
AnnaBridge 156:ff21514d8981 2889 /* Register: LPCOMP_INTENCLR */
AnnaBridge 156:ff21514d8981 2890 /* Description: Interrupt enable clear register. */
AnnaBridge 156:ff21514d8981 2891
AnnaBridge 156:ff21514d8981 2892 /* Bit 3 : Disable interrupt on CROSS event. */
AnnaBridge 156:ff21514d8981 2893 #define LPCOMP_INTENCLR_CROSS_Pos (3UL) /*!< Position of CROSS field. */
AnnaBridge 156:ff21514d8981 2894 #define LPCOMP_INTENCLR_CROSS_Msk (0x1UL << LPCOMP_INTENCLR_CROSS_Pos) /*!< Bit mask of CROSS field. */
AnnaBridge 156:ff21514d8981 2895 #define LPCOMP_INTENCLR_CROSS_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 2896 #define LPCOMP_INTENCLR_CROSS_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 2897 #define LPCOMP_INTENCLR_CROSS_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 2898
AnnaBridge 156:ff21514d8981 2899 /* Bit 2 : Disable interrupt on UP event. */
AnnaBridge 156:ff21514d8981 2900 #define LPCOMP_INTENCLR_UP_Pos (2UL) /*!< Position of UP field. */
AnnaBridge 156:ff21514d8981 2901 #define LPCOMP_INTENCLR_UP_Msk (0x1UL << LPCOMP_INTENCLR_UP_Pos) /*!< Bit mask of UP field. */
AnnaBridge 156:ff21514d8981 2902 #define LPCOMP_INTENCLR_UP_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 2903 #define LPCOMP_INTENCLR_UP_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 2904 #define LPCOMP_INTENCLR_UP_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 2905
AnnaBridge 156:ff21514d8981 2906 /* Bit 1 : Disable interrupt on DOWN event. */
AnnaBridge 156:ff21514d8981 2907 #define LPCOMP_INTENCLR_DOWN_Pos (1UL) /*!< Position of DOWN field. */
AnnaBridge 156:ff21514d8981 2908 #define LPCOMP_INTENCLR_DOWN_Msk (0x1UL << LPCOMP_INTENCLR_DOWN_Pos) /*!< Bit mask of DOWN field. */
AnnaBridge 156:ff21514d8981 2909 #define LPCOMP_INTENCLR_DOWN_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 2910 #define LPCOMP_INTENCLR_DOWN_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 2911 #define LPCOMP_INTENCLR_DOWN_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 2912
AnnaBridge 156:ff21514d8981 2913 /* Bit 0 : Disable interrupt on READY event. */
AnnaBridge 156:ff21514d8981 2914 #define LPCOMP_INTENCLR_READY_Pos (0UL) /*!< Position of READY field. */
AnnaBridge 156:ff21514d8981 2915 #define LPCOMP_INTENCLR_READY_Msk (0x1UL << LPCOMP_INTENCLR_READY_Pos) /*!< Bit mask of READY field. */
AnnaBridge 156:ff21514d8981 2916 #define LPCOMP_INTENCLR_READY_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 2917 #define LPCOMP_INTENCLR_READY_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 2918 #define LPCOMP_INTENCLR_READY_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 2919
AnnaBridge 156:ff21514d8981 2920 /* Register: LPCOMP_RESULT */
AnnaBridge 156:ff21514d8981 2921 /* Description: Result of last compare. */
AnnaBridge 156:ff21514d8981 2922
AnnaBridge 156:ff21514d8981 2923 /* Bit 0 : Result of last compare. Decision point SAMPLE task. */
AnnaBridge 156:ff21514d8981 2924 #define LPCOMP_RESULT_RESULT_Pos (0UL) /*!< Position of RESULT field. */
AnnaBridge 156:ff21514d8981 2925 #define LPCOMP_RESULT_RESULT_Msk (0x1UL << LPCOMP_RESULT_RESULT_Pos) /*!< Bit mask of RESULT field. */
AnnaBridge 156:ff21514d8981 2926 #define LPCOMP_RESULT_RESULT_Bellow (0UL) /*!< Input voltage is bellow the reference threshold. */
AnnaBridge 156:ff21514d8981 2927 #define LPCOMP_RESULT_RESULT_Above (1UL) /*!< Input voltage is above the reference threshold. */
AnnaBridge 156:ff21514d8981 2928
AnnaBridge 156:ff21514d8981 2929 /* Register: LPCOMP_ENABLE */
AnnaBridge 156:ff21514d8981 2930 /* Description: Enable the LPCOMP. */
AnnaBridge 156:ff21514d8981 2931
AnnaBridge 156:ff21514d8981 2932 /* Bits 1..0 : Enable or disable LPCOMP. */
AnnaBridge 156:ff21514d8981 2933 #define LPCOMP_ENABLE_ENABLE_Pos (0UL) /*!< Position of ENABLE field. */
AnnaBridge 156:ff21514d8981 2934 #define LPCOMP_ENABLE_ENABLE_Msk (0x3UL << LPCOMP_ENABLE_ENABLE_Pos) /*!< Bit mask of ENABLE field. */
AnnaBridge 156:ff21514d8981 2935 #define LPCOMP_ENABLE_ENABLE_Disabled (0x00UL) /*!< Disabled LPCOMP. */
AnnaBridge 156:ff21514d8981 2936 #define LPCOMP_ENABLE_ENABLE_Enabled (0x01UL) /*!< Enable LPCOMP. */
AnnaBridge 156:ff21514d8981 2937
AnnaBridge 156:ff21514d8981 2938 /* Register: LPCOMP_PSEL */
AnnaBridge 156:ff21514d8981 2939 /* Description: Input pin select. */
AnnaBridge 156:ff21514d8981 2940
AnnaBridge 156:ff21514d8981 2941 /* Bits 2..0 : Analog input pin select. */
AnnaBridge 156:ff21514d8981 2942 #define LPCOMP_PSEL_PSEL_Pos (0UL) /*!< Position of PSEL field. */
AnnaBridge 156:ff21514d8981 2943 #define LPCOMP_PSEL_PSEL_Msk (0x7UL << LPCOMP_PSEL_PSEL_Pos) /*!< Bit mask of PSEL field. */
AnnaBridge 156:ff21514d8981 2944 #define LPCOMP_PSEL_PSEL_AnalogInput0 (0UL) /*!< Use analog input 0 as analog input. */
AnnaBridge 156:ff21514d8981 2945 #define LPCOMP_PSEL_PSEL_AnalogInput1 (1UL) /*!< Use analog input 1 as analog input. */
AnnaBridge 156:ff21514d8981 2946 #define LPCOMP_PSEL_PSEL_AnalogInput2 (2UL) /*!< Use analog input 2 as analog input. */
AnnaBridge 156:ff21514d8981 2947 #define LPCOMP_PSEL_PSEL_AnalogInput3 (3UL) /*!< Use analog input 3 as analog input. */
AnnaBridge 156:ff21514d8981 2948 #define LPCOMP_PSEL_PSEL_AnalogInput4 (4UL) /*!< Use analog input 4 as analog input. */
AnnaBridge 156:ff21514d8981 2949 #define LPCOMP_PSEL_PSEL_AnalogInput5 (5UL) /*!< Use analog input 5 as analog input. */
AnnaBridge 156:ff21514d8981 2950 #define LPCOMP_PSEL_PSEL_AnalogInput6 (6UL) /*!< Use analog input 6 as analog input. */
AnnaBridge 156:ff21514d8981 2951 #define LPCOMP_PSEL_PSEL_AnalogInput7 (7UL) /*!< Use analog input 7 as analog input. */
AnnaBridge 156:ff21514d8981 2952
AnnaBridge 156:ff21514d8981 2953 /* Register: LPCOMP_REFSEL */
AnnaBridge 156:ff21514d8981 2954 /* Description: Reference select. */
AnnaBridge 156:ff21514d8981 2955
AnnaBridge 156:ff21514d8981 2956 /* Bits 2..0 : Reference select. */
AnnaBridge 156:ff21514d8981 2957 #define LPCOMP_REFSEL_REFSEL_Pos (0UL) /*!< Position of REFSEL field. */
AnnaBridge 156:ff21514d8981 2958 #define LPCOMP_REFSEL_REFSEL_Msk (0x7UL << LPCOMP_REFSEL_REFSEL_Pos) /*!< Bit mask of REFSEL field. */
AnnaBridge 156:ff21514d8981 2959 #define LPCOMP_REFSEL_REFSEL_SupplyOneEighthPrescaling (0UL) /*!< Use supply with a 1/8 prescaler as reference. */
AnnaBridge 156:ff21514d8981 2960 #define LPCOMP_REFSEL_REFSEL_SupplyTwoEighthsPrescaling (1UL) /*!< Use supply with a 2/8 prescaler as reference. */
AnnaBridge 156:ff21514d8981 2961 #define LPCOMP_REFSEL_REFSEL_SupplyThreeEighthsPrescaling (2UL) /*!< Use supply with a 3/8 prescaler as reference. */
AnnaBridge 156:ff21514d8981 2962 #define LPCOMP_REFSEL_REFSEL_SupplyFourEighthsPrescaling (3UL) /*!< Use supply with a 4/8 prescaler as reference. */
AnnaBridge 156:ff21514d8981 2963 #define LPCOMP_REFSEL_REFSEL_SupplyFiveEighthsPrescaling (4UL) /*!< Use supply with a 5/8 prescaler as reference. */
AnnaBridge 156:ff21514d8981 2964 #define LPCOMP_REFSEL_REFSEL_SupplySixEighthsPrescaling (5UL) /*!< Use supply with a 6/8 prescaler as reference. */
AnnaBridge 156:ff21514d8981 2965 #define LPCOMP_REFSEL_REFSEL_SupplySevenEighthsPrescaling (6UL) /*!< Use supply with a 7/8 prescaler as reference. */
AnnaBridge 156:ff21514d8981 2966 #define LPCOMP_REFSEL_REFSEL_ARef (7UL) /*!< Use external analog reference as reference. */
AnnaBridge 156:ff21514d8981 2967
AnnaBridge 156:ff21514d8981 2968 /* Register: LPCOMP_EXTREFSEL */
AnnaBridge 156:ff21514d8981 2969 /* Description: External reference select. */
AnnaBridge 156:ff21514d8981 2970
AnnaBridge 156:ff21514d8981 2971 /* Bit 0 : External analog reference pin selection. */
AnnaBridge 156:ff21514d8981 2972 #define LPCOMP_EXTREFSEL_EXTREFSEL_Pos (0UL) /*!< Position of EXTREFSEL field. */
AnnaBridge 156:ff21514d8981 2973 #define LPCOMP_EXTREFSEL_EXTREFSEL_Msk (0x1UL << LPCOMP_EXTREFSEL_EXTREFSEL_Pos) /*!< Bit mask of EXTREFSEL field. */
AnnaBridge 156:ff21514d8981 2974 #define LPCOMP_EXTREFSEL_EXTREFSEL_AnalogReference0 (0UL) /*!< Use analog reference 0 as reference. */
AnnaBridge 156:ff21514d8981 2975 #define LPCOMP_EXTREFSEL_EXTREFSEL_AnalogReference1 (1UL) /*!< Use analog reference 1 as reference. */
AnnaBridge 156:ff21514d8981 2976
AnnaBridge 156:ff21514d8981 2977 /* Register: LPCOMP_ANADETECT */
AnnaBridge 156:ff21514d8981 2978 /* Description: Analog detect configuration. */
AnnaBridge 156:ff21514d8981 2979
AnnaBridge 156:ff21514d8981 2980 /* Bits 1..0 : Analog detect configuration. */
AnnaBridge 156:ff21514d8981 2981 #define LPCOMP_ANADETECT_ANADETECT_Pos (0UL) /*!< Position of ANADETECT field. */
AnnaBridge 156:ff21514d8981 2982 #define LPCOMP_ANADETECT_ANADETECT_Msk (0x3UL << LPCOMP_ANADETECT_ANADETECT_Pos) /*!< Bit mask of ANADETECT field. */
AnnaBridge 156:ff21514d8981 2983 #define LPCOMP_ANADETECT_ANADETECT_Cross (0UL) /*!< Generate ANADETEC on crossing, both upwards and downwards crossing. */
AnnaBridge 156:ff21514d8981 2984 #define LPCOMP_ANADETECT_ANADETECT_Up (1UL) /*!< Generate ANADETEC on upwards crossing only. */
AnnaBridge 156:ff21514d8981 2985 #define LPCOMP_ANADETECT_ANADETECT_Down (2UL) /*!< Generate ANADETEC on downwards crossing only. */
AnnaBridge 156:ff21514d8981 2986
AnnaBridge 156:ff21514d8981 2987 /* Register: LPCOMP_POWER */
AnnaBridge 156:ff21514d8981 2988 /* Description: Peripheral power control. */
AnnaBridge 156:ff21514d8981 2989
AnnaBridge 156:ff21514d8981 2990 /* Bit 0 : Peripheral power control. */
AnnaBridge 156:ff21514d8981 2991 #define LPCOMP_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
AnnaBridge 156:ff21514d8981 2992 #define LPCOMP_POWER_POWER_Msk (0x1UL << LPCOMP_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
AnnaBridge 156:ff21514d8981 2993 #define LPCOMP_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
AnnaBridge 156:ff21514d8981 2994 #define LPCOMP_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
AnnaBridge 156:ff21514d8981 2995
AnnaBridge 156:ff21514d8981 2996
AnnaBridge 156:ff21514d8981 2997 /* Peripheral: MPU */
AnnaBridge 156:ff21514d8981 2998 /* Description: Memory Protection Unit. */
AnnaBridge 156:ff21514d8981 2999
AnnaBridge 156:ff21514d8981 3000 /* Register: MPU_PERR0 */
AnnaBridge 156:ff21514d8981 3001 /* Description: Configuration of peripherals in mpu regions. */
AnnaBridge 156:ff21514d8981 3002
AnnaBridge 156:ff21514d8981 3003 /* Bit 31 : PPI region configuration. */
AnnaBridge 156:ff21514d8981 3004 #define MPU_PERR0_PPI_Pos (31UL) /*!< Position of PPI field. */
AnnaBridge 156:ff21514d8981 3005 #define MPU_PERR0_PPI_Msk (0x1UL << MPU_PERR0_PPI_Pos) /*!< Bit mask of PPI field. */
AnnaBridge 156:ff21514d8981 3006 #define MPU_PERR0_PPI_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
AnnaBridge 156:ff21514d8981 3007 #define MPU_PERR0_PPI_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
AnnaBridge 156:ff21514d8981 3008
AnnaBridge 156:ff21514d8981 3009 /* Bit 30 : NVMC region configuration. */
AnnaBridge 156:ff21514d8981 3010 #define MPU_PERR0_NVMC_Pos (30UL) /*!< Position of NVMC field. */
AnnaBridge 156:ff21514d8981 3011 #define MPU_PERR0_NVMC_Msk (0x1UL << MPU_PERR0_NVMC_Pos) /*!< Bit mask of NVMC field. */
AnnaBridge 156:ff21514d8981 3012 #define MPU_PERR0_NVMC_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
AnnaBridge 156:ff21514d8981 3013 #define MPU_PERR0_NVMC_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
AnnaBridge 156:ff21514d8981 3014
AnnaBridge 156:ff21514d8981 3015 /* Bit 19 : LPCOMP region configuration. */
AnnaBridge 156:ff21514d8981 3016 #define MPU_PERR0_LPCOMP_Pos (19UL) /*!< Position of LPCOMP field. */
AnnaBridge 156:ff21514d8981 3017 #define MPU_PERR0_LPCOMP_Msk (0x1UL << MPU_PERR0_LPCOMP_Pos) /*!< Bit mask of LPCOMP field. */
AnnaBridge 156:ff21514d8981 3018 #define MPU_PERR0_LPCOMP_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
AnnaBridge 156:ff21514d8981 3019 #define MPU_PERR0_LPCOMP_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
AnnaBridge 156:ff21514d8981 3020
AnnaBridge 156:ff21514d8981 3021 /* Bit 18 : QDEC region configuration. */
AnnaBridge 156:ff21514d8981 3022 #define MPU_PERR0_QDEC_Pos (18UL) /*!< Position of QDEC field. */
AnnaBridge 156:ff21514d8981 3023 #define MPU_PERR0_QDEC_Msk (0x1UL << MPU_PERR0_QDEC_Pos) /*!< Bit mask of QDEC field. */
AnnaBridge 156:ff21514d8981 3024 #define MPU_PERR0_QDEC_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
AnnaBridge 156:ff21514d8981 3025 #define MPU_PERR0_QDEC_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
AnnaBridge 156:ff21514d8981 3026
AnnaBridge 156:ff21514d8981 3027 /* Bit 17 : RTC1 region configuration. */
AnnaBridge 156:ff21514d8981 3028 #define MPU_PERR0_RTC1_Pos (17UL) /*!< Position of RTC1 field. */
AnnaBridge 156:ff21514d8981 3029 #define MPU_PERR0_RTC1_Msk (0x1UL << MPU_PERR0_RTC1_Pos) /*!< Bit mask of RTC1 field. */
AnnaBridge 156:ff21514d8981 3030 #define MPU_PERR0_RTC1_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
AnnaBridge 156:ff21514d8981 3031 #define MPU_PERR0_RTC1_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
AnnaBridge 156:ff21514d8981 3032
AnnaBridge 156:ff21514d8981 3033 /* Bit 16 : WDT region configuration. */
AnnaBridge 156:ff21514d8981 3034 #define MPU_PERR0_WDT_Pos (16UL) /*!< Position of WDT field. */
AnnaBridge 156:ff21514d8981 3035 #define MPU_PERR0_WDT_Msk (0x1UL << MPU_PERR0_WDT_Pos) /*!< Bit mask of WDT field. */
AnnaBridge 156:ff21514d8981 3036 #define MPU_PERR0_WDT_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
AnnaBridge 156:ff21514d8981 3037 #define MPU_PERR0_WDT_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
AnnaBridge 156:ff21514d8981 3038
AnnaBridge 156:ff21514d8981 3039 /* Bit 15 : CCM and AAR region configuration. */
AnnaBridge 156:ff21514d8981 3040 #define MPU_PERR0_CCM_AAR_Pos (15UL) /*!< Position of CCM_AAR field. */
AnnaBridge 156:ff21514d8981 3041 #define MPU_PERR0_CCM_AAR_Msk (0x1UL << MPU_PERR0_CCM_AAR_Pos) /*!< Bit mask of CCM_AAR field. */
AnnaBridge 156:ff21514d8981 3042 #define MPU_PERR0_CCM_AAR_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
AnnaBridge 156:ff21514d8981 3043 #define MPU_PERR0_CCM_AAR_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
AnnaBridge 156:ff21514d8981 3044
AnnaBridge 156:ff21514d8981 3045 /* Bit 14 : ECB region configuration. */
AnnaBridge 156:ff21514d8981 3046 #define MPU_PERR0_ECB_Pos (14UL) /*!< Position of ECB field. */
AnnaBridge 156:ff21514d8981 3047 #define MPU_PERR0_ECB_Msk (0x1UL << MPU_PERR0_ECB_Pos) /*!< Bit mask of ECB field. */
AnnaBridge 156:ff21514d8981 3048 #define MPU_PERR0_ECB_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
AnnaBridge 156:ff21514d8981 3049 #define MPU_PERR0_ECB_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
AnnaBridge 156:ff21514d8981 3050
AnnaBridge 156:ff21514d8981 3051 /* Bit 13 : RNG region configuration. */
AnnaBridge 156:ff21514d8981 3052 #define MPU_PERR0_RNG_Pos (13UL) /*!< Position of RNG field. */
AnnaBridge 156:ff21514d8981 3053 #define MPU_PERR0_RNG_Msk (0x1UL << MPU_PERR0_RNG_Pos) /*!< Bit mask of RNG field. */
AnnaBridge 156:ff21514d8981 3054 #define MPU_PERR0_RNG_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
AnnaBridge 156:ff21514d8981 3055 #define MPU_PERR0_RNG_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
AnnaBridge 156:ff21514d8981 3056
AnnaBridge 156:ff21514d8981 3057 /* Bit 12 : TEMP region configuration. */
AnnaBridge 156:ff21514d8981 3058 #define MPU_PERR0_TEMP_Pos (12UL) /*!< Position of TEMP field. */
AnnaBridge 156:ff21514d8981 3059 #define MPU_PERR0_TEMP_Msk (0x1UL << MPU_PERR0_TEMP_Pos) /*!< Bit mask of TEMP field. */
AnnaBridge 156:ff21514d8981 3060 #define MPU_PERR0_TEMP_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
AnnaBridge 156:ff21514d8981 3061 #define MPU_PERR0_TEMP_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
AnnaBridge 156:ff21514d8981 3062
AnnaBridge 156:ff21514d8981 3063 /* Bit 11 : RTC0 region configuration. */
AnnaBridge 156:ff21514d8981 3064 #define MPU_PERR0_RTC0_Pos (11UL) /*!< Position of RTC0 field. */
AnnaBridge 156:ff21514d8981 3065 #define MPU_PERR0_RTC0_Msk (0x1UL << MPU_PERR0_RTC0_Pos) /*!< Bit mask of RTC0 field. */
AnnaBridge 156:ff21514d8981 3066 #define MPU_PERR0_RTC0_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
AnnaBridge 156:ff21514d8981 3067 #define MPU_PERR0_RTC0_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
AnnaBridge 156:ff21514d8981 3068
AnnaBridge 156:ff21514d8981 3069 /* Bit 10 : TIMER2 region configuration. */
AnnaBridge 156:ff21514d8981 3070 #define MPU_PERR0_TIMER2_Pos (10UL) /*!< Position of TIMER2 field. */
AnnaBridge 156:ff21514d8981 3071 #define MPU_PERR0_TIMER2_Msk (0x1UL << MPU_PERR0_TIMER2_Pos) /*!< Bit mask of TIMER2 field. */
AnnaBridge 156:ff21514d8981 3072 #define MPU_PERR0_TIMER2_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
AnnaBridge 156:ff21514d8981 3073 #define MPU_PERR0_TIMER2_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
AnnaBridge 156:ff21514d8981 3074
AnnaBridge 156:ff21514d8981 3075 /* Bit 9 : TIMER1 region configuration. */
AnnaBridge 156:ff21514d8981 3076 #define MPU_PERR0_TIMER1_Pos (9UL) /*!< Position of TIMER1 field. */
AnnaBridge 156:ff21514d8981 3077 #define MPU_PERR0_TIMER1_Msk (0x1UL << MPU_PERR0_TIMER1_Pos) /*!< Bit mask of TIMER1 field. */
AnnaBridge 156:ff21514d8981 3078 #define MPU_PERR0_TIMER1_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
AnnaBridge 156:ff21514d8981 3079 #define MPU_PERR0_TIMER1_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
AnnaBridge 156:ff21514d8981 3080
AnnaBridge 156:ff21514d8981 3081 /* Bit 8 : TIMER0 region configuration. */
AnnaBridge 156:ff21514d8981 3082 #define MPU_PERR0_TIMER0_Pos (8UL) /*!< Position of TIMER0 field. */
AnnaBridge 156:ff21514d8981 3083 #define MPU_PERR0_TIMER0_Msk (0x1UL << MPU_PERR0_TIMER0_Pos) /*!< Bit mask of TIMER0 field. */
AnnaBridge 156:ff21514d8981 3084 #define MPU_PERR0_TIMER0_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
AnnaBridge 156:ff21514d8981 3085 #define MPU_PERR0_TIMER0_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
AnnaBridge 156:ff21514d8981 3086
AnnaBridge 156:ff21514d8981 3087 /* Bit 7 : ADC region configuration. */
AnnaBridge 156:ff21514d8981 3088 #define MPU_PERR0_ADC_Pos (7UL) /*!< Position of ADC field. */
AnnaBridge 156:ff21514d8981 3089 #define MPU_PERR0_ADC_Msk (0x1UL << MPU_PERR0_ADC_Pos) /*!< Bit mask of ADC field. */
AnnaBridge 156:ff21514d8981 3090 #define MPU_PERR0_ADC_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
AnnaBridge 156:ff21514d8981 3091 #define MPU_PERR0_ADC_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
AnnaBridge 156:ff21514d8981 3092
AnnaBridge 156:ff21514d8981 3093 /* Bit 6 : GPIOTE region configuration. */
AnnaBridge 156:ff21514d8981 3094 #define MPU_PERR0_GPIOTE_Pos (6UL) /*!< Position of GPIOTE field. */
AnnaBridge 156:ff21514d8981 3095 #define MPU_PERR0_GPIOTE_Msk (0x1UL << MPU_PERR0_GPIOTE_Pos) /*!< Bit mask of GPIOTE field. */
AnnaBridge 156:ff21514d8981 3096 #define MPU_PERR0_GPIOTE_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
AnnaBridge 156:ff21514d8981 3097 #define MPU_PERR0_GPIOTE_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
AnnaBridge 156:ff21514d8981 3098
AnnaBridge 156:ff21514d8981 3099 /* Bit 4 : SPI1 and TWI1 region configuration. */
AnnaBridge 156:ff21514d8981 3100 #define MPU_PERR0_SPI1_TWI1_Pos (4UL) /*!< Position of SPI1_TWI1 field. */
AnnaBridge 156:ff21514d8981 3101 #define MPU_PERR0_SPI1_TWI1_Msk (0x1UL << MPU_PERR0_SPI1_TWI1_Pos) /*!< Bit mask of SPI1_TWI1 field. */
AnnaBridge 156:ff21514d8981 3102 #define MPU_PERR0_SPI1_TWI1_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
AnnaBridge 156:ff21514d8981 3103 #define MPU_PERR0_SPI1_TWI1_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
AnnaBridge 156:ff21514d8981 3104
AnnaBridge 156:ff21514d8981 3105 /* Bit 3 : SPI0 and TWI0 region configuration. */
AnnaBridge 156:ff21514d8981 3106 #define MPU_PERR0_SPI0_TWI0_Pos (3UL) /*!< Position of SPI0_TWI0 field. */
AnnaBridge 156:ff21514d8981 3107 #define MPU_PERR0_SPI0_TWI0_Msk (0x1UL << MPU_PERR0_SPI0_TWI0_Pos) /*!< Bit mask of SPI0_TWI0 field. */
AnnaBridge 156:ff21514d8981 3108 #define MPU_PERR0_SPI0_TWI0_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
AnnaBridge 156:ff21514d8981 3109 #define MPU_PERR0_SPI0_TWI0_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
AnnaBridge 156:ff21514d8981 3110
AnnaBridge 156:ff21514d8981 3111 /* Bit 2 : UART0 region configuration. */
AnnaBridge 156:ff21514d8981 3112 #define MPU_PERR0_UART0_Pos (2UL) /*!< Position of UART0 field. */
AnnaBridge 156:ff21514d8981 3113 #define MPU_PERR0_UART0_Msk (0x1UL << MPU_PERR0_UART0_Pos) /*!< Bit mask of UART0 field. */
AnnaBridge 156:ff21514d8981 3114 #define MPU_PERR0_UART0_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
AnnaBridge 156:ff21514d8981 3115 #define MPU_PERR0_UART0_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
AnnaBridge 156:ff21514d8981 3116
AnnaBridge 156:ff21514d8981 3117 /* Bit 1 : RADIO region configuration. */
AnnaBridge 156:ff21514d8981 3118 #define MPU_PERR0_RADIO_Pos (1UL) /*!< Position of RADIO field. */
AnnaBridge 156:ff21514d8981 3119 #define MPU_PERR0_RADIO_Msk (0x1UL << MPU_PERR0_RADIO_Pos) /*!< Bit mask of RADIO field. */
AnnaBridge 156:ff21514d8981 3120 #define MPU_PERR0_RADIO_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
AnnaBridge 156:ff21514d8981 3121 #define MPU_PERR0_RADIO_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
AnnaBridge 156:ff21514d8981 3122
AnnaBridge 156:ff21514d8981 3123 /* Bit 0 : POWER_CLOCK region configuration. */
AnnaBridge 156:ff21514d8981 3124 #define MPU_PERR0_POWER_CLOCK_Pos (0UL) /*!< Position of POWER_CLOCK field. */
AnnaBridge 156:ff21514d8981 3125 #define MPU_PERR0_POWER_CLOCK_Msk (0x1UL << MPU_PERR0_POWER_CLOCK_Pos) /*!< Bit mask of POWER_CLOCK field. */
AnnaBridge 156:ff21514d8981 3126 #define MPU_PERR0_POWER_CLOCK_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
AnnaBridge 156:ff21514d8981 3127 #define MPU_PERR0_POWER_CLOCK_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
AnnaBridge 156:ff21514d8981 3128
AnnaBridge 156:ff21514d8981 3129 /* Register: MPU_PROTENSET0 */
AnnaBridge 156:ff21514d8981 3130 /* Description: Erase and write protection bit enable set register. */
AnnaBridge 156:ff21514d8981 3131
AnnaBridge 156:ff21514d8981 3132 /* Bit 31 : Protection enable for region 31. */
AnnaBridge 156:ff21514d8981 3133 #define MPU_PROTENSET0_PROTREG31_Pos (31UL) /*!< Position of PROTREG31 field. */
AnnaBridge 156:ff21514d8981 3134 #define MPU_PROTENSET0_PROTREG31_Msk (0x1UL << MPU_PROTENSET0_PROTREG31_Pos) /*!< Bit mask of PROTREG31 field. */
AnnaBridge 156:ff21514d8981 3135 #define MPU_PROTENSET0_PROTREG31_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3136 #define MPU_PROTENSET0_PROTREG31_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3137 #define MPU_PROTENSET0_PROTREG31_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3138
AnnaBridge 156:ff21514d8981 3139 /* Bit 30 : Protection enable for region 30. */
AnnaBridge 156:ff21514d8981 3140 #define MPU_PROTENSET0_PROTREG30_Pos (30UL) /*!< Position of PROTREG30 field. */
AnnaBridge 156:ff21514d8981 3141 #define MPU_PROTENSET0_PROTREG30_Msk (0x1UL << MPU_PROTENSET0_PROTREG30_Pos) /*!< Bit mask of PROTREG30 field. */
AnnaBridge 156:ff21514d8981 3142 #define MPU_PROTENSET0_PROTREG30_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3143 #define MPU_PROTENSET0_PROTREG30_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3144 #define MPU_PROTENSET0_PROTREG30_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3145
AnnaBridge 156:ff21514d8981 3146 /* Bit 29 : Protection enable for region 29. */
AnnaBridge 156:ff21514d8981 3147 #define MPU_PROTENSET0_PROTREG29_Pos (29UL) /*!< Position of PROTREG29 field. */
AnnaBridge 156:ff21514d8981 3148 #define MPU_PROTENSET0_PROTREG29_Msk (0x1UL << MPU_PROTENSET0_PROTREG29_Pos) /*!< Bit mask of PROTREG29 field. */
AnnaBridge 156:ff21514d8981 3149 #define MPU_PROTENSET0_PROTREG29_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3150 #define MPU_PROTENSET0_PROTREG29_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3151 #define MPU_PROTENSET0_PROTREG29_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3152
AnnaBridge 156:ff21514d8981 3153 /* Bit 28 : Protection enable for region 28. */
AnnaBridge 156:ff21514d8981 3154 #define MPU_PROTENSET0_PROTREG28_Pos (28UL) /*!< Position of PROTREG28 field. */
AnnaBridge 156:ff21514d8981 3155 #define MPU_PROTENSET0_PROTREG28_Msk (0x1UL << MPU_PROTENSET0_PROTREG28_Pos) /*!< Bit mask of PROTREG28 field. */
AnnaBridge 156:ff21514d8981 3156 #define MPU_PROTENSET0_PROTREG28_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3157 #define MPU_PROTENSET0_PROTREG28_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3158 #define MPU_PROTENSET0_PROTREG28_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3159
AnnaBridge 156:ff21514d8981 3160 /* Bit 27 : Protection enable for region 27. */
AnnaBridge 156:ff21514d8981 3161 #define MPU_PROTENSET0_PROTREG27_Pos (27UL) /*!< Position of PROTREG27 field. */
AnnaBridge 156:ff21514d8981 3162 #define MPU_PROTENSET0_PROTREG27_Msk (0x1UL << MPU_PROTENSET0_PROTREG27_Pos) /*!< Bit mask of PROTREG27 field. */
AnnaBridge 156:ff21514d8981 3163 #define MPU_PROTENSET0_PROTREG27_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3164 #define MPU_PROTENSET0_PROTREG27_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3165 #define MPU_PROTENSET0_PROTREG27_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3166
AnnaBridge 156:ff21514d8981 3167 /* Bit 26 : Protection enable for region 26. */
AnnaBridge 156:ff21514d8981 3168 #define MPU_PROTENSET0_PROTREG26_Pos (26UL) /*!< Position of PROTREG26 field. */
AnnaBridge 156:ff21514d8981 3169 #define MPU_PROTENSET0_PROTREG26_Msk (0x1UL << MPU_PROTENSET0_PROTREG26_Pos) /*!< Bit mask of PROTREG26 field. */
AnnaBridge 156:ff21514d8981 3170 #define MPU_PROTENSET0_PROTREG26_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3171 #define MPU_PROTENSET0_PROTREG26_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3172 #define MPU_PROTENSET0_PROTREG26_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3173
AnnaBridge 156:ff21514d8981 3174 /* Bit 25 : Protection enable for region 25. */
AnnaBridge 156:ff21514d8981 3175 #define MPU_PROTENSET0_PROTREG25_Pos (25UL) /*!< Position of PROTREG25 field. */
AnnaBridge 156:ff21514d8981 3176 #define MPU_PROTENSET0_PROTREG25_Msk (0x1UL << MPU_PROTENSET0_PROTREG25_Pos) /*!< Bit mask of PROTREG25 field. */
AnnaBridge 156:ff21514d8981 3177 #define MPU_PROTENSET0_PROTREG25_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3178 #define MPU_PROTENSET0_PROTREG25_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3179 #define MPU_PROTENSET0_PROTREG25_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3180
AnnaBridge 156:ff21514d8981 3181 /* Bit 24 : Protection enable for region 24. */
AnnaBridge 156:ff21514d8981 3182 #define MPU_PROTENSET0_PROTREG24_Pos (24UL) /*!< Position of PROTREG24 field. */
AnnaBridge 156:ff21514d8981 3183 #define MPU_PROTENSET0_PROTREG24_Msk (0x1UL << MPU_PROTENSET0_PROTREG24_Pos) /*!< Bit mask of PROTREG24 field. */
AnnaBridge 156:ff21514d8981 3184 #define MPU_PROTENSET0_PROTREG24_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3185 #define MPU_PROTENSET0_PROTREG24_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3186 #define MPU_PROTENSET0_PROTREG24_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3187
AnnaBridge 156:ff21514d8981 3188 /* Bit 23 : Protection enable for region 23. */
AnnaBridge 156:ff21514d8981 3189 #define MPU_PROTENSET0_PROTREG23_Pos (23UL) /*!< Position of PROTREG23 field. */
AnnaBridge 156:ff21514d8981 3190 #define MPU_PROTENSET0_PROTREG23_Msk (0x1UL << MPU_PROTENSET0_PROTREG23_Pos) /*!< Bit mask of PROTREG23 field. */
AnnaBridge 156:ff21514d8981 3191 #define MPU_PROTENSET0_PROTREG23_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3192 #define MPU_PROTENSET0_PROTREG23_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3193 #define MPU_PROTENSET0_PROTREG23_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3194
AnnaBridge 156:ff21514d8981 3195 /* Bit 22 : Protection enable for region 22. */
AnnaBridge 156:ff21514d8981 3196 #define MPU_PROTENSET0_PROTREG22_Pos (22UL) /*!< Position of PROTREG22 field. */
AnnaBridge 156:ff21514d8981 3197 #define MPU_PROTENSET0_PROTREG22_Msk (0x1UL << MPU_PROTENSET0_PROTREG22_Pos) /*!< Bit mask of PROTREG22 field. */
AnnaBridge 156:ff21514d8981 3198 #define MPU_PROTENSET0_PROTREG22_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3199 #define MPU_PROTENSET0_PROTREG22_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3200 #define MPU_PROTENSET0_PROTREG22_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3201
AnnaBridge 156:ff21514d8981 3202 /* Bit 21 : Protection enable for region 21. */
AnnaBridge 156:ff21514d8981 3203 #define MPU_PROTENSET0_PROTREG21_Pos (21UL) /*!< Position of PROTREG21 field. */
AnnaBridge 156:ff21514d8981 3204 #define MPU_PROTENSET0_PROTREG21_Msk (0x1UL << MPU_PROTENSET0_PROTREG21_Pos) /*!< Bit mask of PROTREG21 field. */
AnnaBridge 156:ff21514d8981 3205 #define MPU_PROTENSET0_PROTREG21_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3206 #define MPU_PROTENSET0_PROTREG21_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3207 #define MPU_PROTENSET0_PROTREG21_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3208
AnnaBridge 156:ff21514d8981 3209 /* Bit 20 : Protection enable for region 20. */
AnnaBridge 156:ff21514d8981 3210 #define MPU_PROTENSET0_PROTREG20_Pos (20UL) /*!< Position of PROTREG20 field. */
AnnaBridge 156:ff21514d8981 3211 #define MPU_PROTENSET0_PROTREG20_Msk (0x1UL << MPU_PROTENSET0_PROTREG20_Pos) /*!< Bit mask of PROTREG20 field. */
AnnaBridge 156:ff21514d8981 3212 #define MPU_PROTENSET0_PROTREG20_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3213 #define MPU_PROTENSET0_PROTREG20_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3214 #define MPU_PROTENSET0_PROTREG20_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3215
AnnaBridge 156:ff21514d8981 3216 /* Bit 19 : Protection enable for region 19. */
AnnaBridge 156:ff21514d8981 3217 #define MPU_PROTENSET0_PROTREG19_Pos (19UL) /*!< Position of PROTREG19 field. */
AnnaBridge 156:ff21514d8981 3218 #define MPU_PROTENSET0_PROTREG19_Msk (0x1UL << MPU_PROTENSET0_PROTREG19_Pos) /*!< Bit mask of PROTREG19 field. */
AnnaBridge 156:ff21514d8981 3219 #define MPU_PROTENSET0_PROTREG19_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3220 #define MPU_PROTENSET0_PROTREG19_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3221 #define MPU_PROTENSET0_PROTREG19_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3222
AnnaBridge 156:ff21514d8981 3223 /* Bit 18 : Protection enable for region 18. */
AnnaBridge 156:ff21514d8981 3224 #define MPU_PROTENSET0_PROTREG18_Pos (18UL) /*!< Position of PROTREG18 field. */
AnnaBridge 156:ff21514d8981 3225 #define MPU_PROTENSET0_PROTREG18_Msk (0x1UL << MPU_PROTENSET0_PROTREG18_Pos) /*!< Bit mask of PROTREG18 field. */
AnnaBridge 156:ff21514d8981 3226 #define MPU_PROTENSET0_PROTREG18_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3227 #define MPU_PROTENSET0_PROTREG18_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3228 #define MPU_PROTENSET0_PROTREG18_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3229
AnnaBridge 156:ff21514d8981 3230 /* Bit 17 : Protection enable for region 17. */
AnnaBridge 156:ff21514d8981 3231 #define MPU_PROTENSET0_PROTREG17_Pos (17UL) /*!< Position of PROTREG17 field. */
AnnaBridge 156:ff21514d8981 3232 #define MPU_PROTENSET0_PROTREG17_Msk (0x1UL << MPU_PROTENSET0_PROTREG17_Pos) /*!< Bit mask of PROTREG17 field. */
AnnaBridge 156:ff21514d8981 3233 #define MPU_PROTENSET0_PROTREG17_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3234 #define MPU_PROTENSET0_PROTREG17_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3235 #define MPU_PROTENSET0_PROTREG17_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3236
AnnaBridge 156:ff21514d8981 3237 /* Bit 16 : Protection enable for region 16. */
AnnaBridge 156:ff21514d8981 3238 #define MPU_PROTENSET0_PROTREG16_Pos (16UL) /*!< Position of PROTREG16 field. */
AnnaBridge 156:ff21514d8981 3239 #define MPU_PROTENSET0_PROTREG16_Msk (0x1UL << MPU_PROTENSET0_PROTREG16_Pos) /*!< Bit mask of PROTREG16 field. */
AnnaBridge 156:ff21514d8981 3240 #define MPU_PROTENSET0_PROTREG16_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3241 #define MPU_PROTENSET0_PROTREG16_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3242 #define MPU_PROTENSET0_PROTREG16_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3243
AnnaBridge 156:ff21514d8981 3244 /* Bit 15 : Protection enable for region 15. */
AnnaBridge 156:ff21514d8981 3245 #define MPU_PROTENSET0_PROTREG15_Pos (15UL) /*!< Position of PROTREG15 field. */
AnnaBridge 156:ff21514d8981 3246 #define MPU_PROTENSET0_PROTREG15_Msk (0x1UL << MPU_PROTENSET0_PROTREG15_Pos) /*!< Bit mask of PROTREG15 field. */
AnnaBridge 156:ff21514d8981 3247 #define MPU_PROTENSET0_PROTREG15_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3248 #define MPU_PROTENSET0_PROTREG15_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3249 #define MPU_PROTENSET0_PROTREG15_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3250
AnnaBridge 156:ff21514d8981 3251 /* Bit 14 : Protection enable for region 14. */
AnnaBridge 156:ff21514d8981 3252 #define MPU_PROTENSET0_PROTREG14_Pos (14UL) /*!< Position of PROTREG14 field. */
AnnaBridge 156:ff21514d8981 3253 #define MPU_PROTENSET0_PROTREG14_Msk (0x1UL << MPU_PROTENSET0_PROTREG14_Pos) /*!< Bit mask of PROTREG14 field. */
AnnaBridge 156:ff21514d8981 3254 #define MPU_PROTENSET0_PROTREG14_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3255 #define MPU_PROTENSET0_PROTREG14_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3256 #define MPU_PROTENSET0_PROTREG14_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3257
AnnaBridge 156:ff21514d8981 3258 /* Bit 13 : Protection enable for region 13. */
AnnaBridge 156:ff21514d8981 3259 #define MPU_PROTENSET0_PROTREG13_Pos (13UL) /*!< Position of PROTREG13 field. */
AnnaBridge 156:ff21514d8981 3260 #define MPU_PROTENSET0_PROTREG13_Msk (0x1UL << MPU_PROTENSET0_PROTREG13_Pos) /*!< Bit mask of PROTREG13 field. */
AnnaBridge 156:ff21514d8981 3261 #define MPU_PROTENSET0_PROTREG13_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3262 #define MPU_PROTENSET0_PROTREG13_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3263 #define MPU_PROTENSET0_PROTREG13_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3264
AnnaBridge 156:ff21514d8981 3265 /* Bit 12 : Protection enable for region 12. */
AnnaBridge 156:ff21514d8981 3266 #define MPU_PROTENSET0_PROTREG12_Pos (12UL) /*!< Position of PROTREG12 field. */
AnnaBridge 156:ff21514d8981 3267 #define MPU_PROTENSET0_PROTREG12_Msk (0x1UL << MPU_PROTENSET0_PROTREG12_Pos) /*!< Bit mask of PROTREG12 field. */
AnnaBridge 156:ff21514d8981 3268 #define MPU_PROTENSET0_PROTREG12_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3269 #define MPU_PROTENSET0_PROTREG12_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3270 #define MPU_PROTENSET0_PROTREG12_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3271
AnnaBridge 156:ff21514d8981 3272 /* Bit 11 : Protection enable for region 11. */
AnnaBridge 156:ff21514d8981 3273 #define MPU_PROTENSET0_PROTREG11_Pos (11UL) /*!< Position of PROTREG11 field. */
AnnaBridge 156:ff21514d8981 3274 #define MPU_PROTENSET0_PROTREG11_Msk (0x1UL << MPU_PROTENSET0_PROTREG11_Pos) /*!< Bit mask of PROTREG11 field. */
AnnaBridge 156:ff21514d8981 3275 #define MPU_PROTENSET0_PROTREG11_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3276 #define MPU_PROTENSET0_PROTREG11_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3277 #define MPU_PROTENSET0_PROTREG11_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3278
AnnaBridge 156:ff21514d8981 3279 /* Bit 10 : Protection enable for region 10. */
AnnaBridge 156:ff21514d8981 3280 #define MPU_PROTENSET0_PROTREG10_Pos (10UL) /*!< Position of PROTREG10 field. */
AnnaBridge 156:ff21514d8981 3281 #define MPU_PROTENSET0_PROTREG10_Msk (0x1UL << MPU_PROTENSET0_PROTREG10_Pos) /*!< Bit mask of PROTREG10 field. */
AnnaBridge 156:ff21514d8981 3282 #define MPU_PROTENSET0_PROTREG10_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3283 #define MPU_PROTENSET0_PROTREG10_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3284 #define MPU_PROTENSET0_PROTREG10_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3285
AnnaBridge 156:ff21514d8981 3286 /* Bit 9 : Protection enable for region 9. */
AnnaBridge 156:ff21514d8981 3287 #define MPU_PROTENSET0_PROTREG9_Pos (9UL) /*!< Position of PROTREG9 field. */
AnnaBridge 156:ff21514d8981 3288 #define MPU_PROTENSET0_PROTREG9_Msk (0x1UL << MPU_PROTENSET0_PROTREG9_Pos) /*!< Bit mask of PROTREG9 field. */
AnnaBridge 156:ff21514d8981 3289 #define MPU_PROTENSET0_PROTREG9_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3290 #define MPU_PROTENSET0_PROTREG9_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3291 #define MPU_PROTENSET0_PROTREG9_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3292
AnnaBridge 156:ff21514d8981 3293 /* Bit 8 : Protection enable for region 8. */
AnnaBridge 156:ff21514d8981 3294 #define MPU_PROTENSET0_PROTREG8_Pos (8UL) /*!< Position of PROTREG8 field. */
AnnaBridge 156:ff21514d8981 3295 #define MPU_PROTENSET0_PROTREG8_Msk (0x1UL << MPU_PROTENSET0_PROTREG8_Pos) /*!< Bit mask of PROTREG8 field. */
AnnaBridge 156:ff21514d8981 3296 #define MPU_PROTENSET0_PROTREG8_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3297 #define MPU_PROTENSET0_PROTREG8_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3298 #define MPU_PROTENSET0_PROTREG8_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3299
AnnaBridge 156:ff21514d8981 3300 /* Bit 7 : Protection enable for region 7. */
AnnaBridge 156:ff21514d8981 3301 #define MPU_PROTENSET0_PROTREG7_Pos (7UL) /*!< Position of PROTREG7 field. */
AnnaBridge 156:ff21514d8981 3302 #define MPU_PROTENSET0_PROTREG7_Msk (0x1UL << MPU_PROTENSET0_PROTREG7_Pos) /*!< Bit mask of PROTREG7 field. */
AnnaBridge 156:ff21514d8981 3303 #define MPU_PROTENSET0_PROTREG7_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3304 #define MPU_PROTENSET0_PROTREG7_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3305 #define MPU_PROTENSET0_PROTREG7_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3306
AnnaBridge 156:ff21514d8981 3307 /* Bit 6 : Protection enable for region 6. */
AnnaBridge 156:ff21514d8981 3308 #define MPU_PROTENSET0_PROTREG6_Pos (6UL) /*!< Position of PROTREG6 field. */
AnnaBridge 156:ff21514d8981 3309 #define MPU_PROTENSET0_PROTREG6_Msk (0x1UL << MPU_PROTENSET0_PROTREG6_Pos) /*!< Bit mask of PROTREG6 field. */
AnnaBridge 156:ff21514d8981 3310 #define MPU_PROTENSET0_PROTREG6_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3311 #define MPU_PROTENSET0_PROTREG6_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3312 #define MPU_PROTENSET0_PROTREG6_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3313
AnnaBridge 156:ff21514d8981 3314 /* Bit 5 : Protection enable for region 5. */
AnnaBridge 156:ff21514d8981 3315 #define MPU_PROTENSET0_PROTREG5_Pos (5UL) /*!< Position of PROTREG5 field. */
AnnaBridge 156:ff21514d8981 3316 #define MPU_PROTENSET0_PROTREG5_Msk (0x1UL << MPU_PROTENSET0_PROTREG5_Pos) /*!< Bit mask of PROTREG5 field. */
AnnaBridge 156:ff21514d8981 3317 #define MPU_PROTENSET0_PROTREG5_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3318 #define MPU_PROTENSET0_PROTREG5_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3319 #define MPU_PROTENSET0_PROTREG5_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3320
AnnaBridge 156:ff21514d8981 3321 /* Bit 4 : Protection enable for region 4. */
AnnaBridge 156:ff21514d8981 3322 #define MPU_PROTENSET0_PROTREG4_Pos (4UL) /*!< Position of PROTREG4 field. */
AnnaBridge 156:ff21514d8981 3323 #define MPU_PROTENSET0_PROTREG4_Msk (0x1UL << MPU_PROTENSET0_PROTREG4_Pos) /*!< Bit mask of PROTREG4 field. */
AnnaBridge 156:ff21514d8981 3324 #define MPU_PROTENSET0_PROTREG4_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3325 #define MPU_PROTENSET0_PROTREG4_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3326 #define MPU_PROTENSET0_PROTREG4_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3327
AnnaBridge 156:ff21514d8981 3328 /* Bit 3 : Protection enable for region 3. */
AnnaBridge 156:ff21514d8981 3329 #define MPU_PROTENSET0_PROTREG3_Pos (3UL) /*!< Position of PROTREG3 field. */
AnnaBridge 156:ff21514d8981 3330 #define MPU_PROTENSET0_PROTREG3_Msk (0x1UL << MPU_PROTENSET0_PROTREG3_Pos) /*!< Bit mask of PROTREG3 field. */
AnnaBridge 156:ff21514d8981 3331 #define MPU_PROTENSET0_PROTREG3_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3332 #define MPU_PROTENSET0_PROTREG3_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3333 #define MPU_PROTENSET0_PROTREG3_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3334
AnnaBridge 156:ff21514d8981 3335 /* Bit 2 : Protection enable for region 2. */
AnnaBridge 156:ff21514d8981 3336 #define MPU_PROTENSET0_PROTREG2_Pos (2UL) /*!< Position of PROTREG2 field. */
AnnaBridge 156:ff21514d8981 3337 #define MPU_PROTENSET0_PROTREG2_Msk (0x1UL << MPU_PROTENSET0_PROTREG2_Pos) /*!< Bit mask of PROTREG2 field. */
AnnaBridge 156:ff21514d8981 3338 #define MPU_PROTENSET0_PROTREG2_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3339 #define MPU_PROTENSET0_PROTREG2_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3340 #define MPU_PROTENSET0_PROTREG2_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3341
AnnaBridge 156:ff21514d8981 3342 /* Bit 1 : Protection enable for region 1. */
AnnaBridge 156:ff21514d8981 3343 #define MPU_PROTENSET0_PROTREG1_Pos (1UL) /*!< Position of PROTREG1 field. */
AnnaBridge 156:ff21514d8981 3344 #define MPU_PROTENSET0_PROTREG1_Msk (0x1UL << MPU_PROTENSET0_PROTREG1_Pos) /*!< Bit mask of PROTREG1 field. */
AnnaBridge 156:ff21514d8981 3345 #define MPU_PROTENSET0_PROTREG1_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3346 #define MPU_PROTENSET0_PROTREG1_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3347 #define MPU_PROTENSET0_PROTREG1_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3348
AnnaBridge 156:ff21514d8981 3349 /* Bit 0 : Protection enable for region 0. */
AnnaBridge 156:ff21514d8981 3350 #define MPU_PROTENSET0_PROTREG0_Pos (0UL) /*!< Position of PROTREG0 field. */
AnnaBridge 156:ff21514d8981 3351 #define MPU_PROTENSET0_PROTREG0_Msk (0x1UL << MPU_PROTENSET0_PROTREG0_Pos) /*!< Bit mask of PROTREG0 field. */
AnnaBridge 156:ff21514d8981 3352 #define MPU_PROTENSET0_PROTREG0_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3353 #define MPU_PROTENSET0_PROTREG0_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3354 #define MPU_PROTENSET0_PROTREG0_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3355
AnnaBridge 156:ff21514d8981 3356 /* Register: MPU_PROTENSET1 */
AnnaBridge 156:ff21514d8981 3357 /* Description: Erase and write protection bit enable set register. */
AnnaBridge 156:ff21514d8981 3358
AnnaBridge 156:ff21514d8981 3359 /* Bit 31 : Protection enable for region 63. */
AnnaBridge 156:ff21514d8981 3360 #define MPU_PROTENSET1_PROTREG63_Pos (31UL) /*!< Position of PROTREG63 field. */
AnnaBridge 156:ff21514d8981 3361 #define MPU_PROTENSET1_PROTREG63_Msk (0x1UL << MPU_PROTENSET1_PROTREG63_Pos) /*!< Bit mask of PROTREG63 field. */
AnnaBridge 156:ff21514d8981 3362 #define MPU_PROTENSET1_PROTREG63_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3363 #define MPU_PROTENSET1_PROTREG63_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3364 #define MPU_PROTENSET1_PROTREG63_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3365
AnnaBridge 156:ff21514d8981 3366 /* Bit 30 : Protection enable for region 62. */
AnnaBridge 156:ff21514d8981 3367 #define MPU_PROTENSET1_PROTREG62_Pos (30UL) /*!< Position of PROTREG62 field. */
AnnaBridge 156:ff21514d8981 3368 #define MPU_PROTENSET1_PROTREG62_Msk (0x1UL << MPU_PROTENSET1_PROTREG62_Pos) /*!< Bit mask of PROTREG62 field. */
AnnaBridge 156:ff21514d8981 3369 #define MPU_PROTENSET1_PROTREG62_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3370 #define MPU_PROTENSET1_PROTREG62_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3371 #define MPU_PROTENSET1_PROTREG62_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3372
AnnaBridge 156:ff21514d8981 3373 /* Bit 29 : Protection enable for region 61. */
AnnaBridge 156:ff21514d8981 3374 #define MPU_PROTENSET1_PROTREG61_Pos (29UL) /*!< Position of PROTREG61 field. */
AnnaBridge 156:ff21514d8981 3375 #define MPU_PROTENSET1_PROTREG61_Msk (0x1UL << MPU_PROTENSET1_PROTREG61_Pos) /*!< Bit mask of PROTREG61 field. */
AnnaBridge 156:ff21514d8981 3376 #define MPU_PROTENSET1_PROTREG61_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3377 #define MPU_PROTENSET1_PROTREG61_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3378 #define MPU_PROTENSET1_PROTREG61_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3379
AnnaBridge 156:ff21514d8981 3380 /* Bit 28 : Protection enable for region 60. */
AnnaBridge 156:ff21514d8981 3381 #define MPU_PROTENSET1_PROTREG60_Pos (28UL) /*!< Position of PROTREG60 field. */
AnnaBridge 156:ff21514d8981 3382 #define MPU_PROTENSET1_PROTREG60_Msk (0x1UL << MPU_PROTENSET1_PROTREG60_Pos) /*!< Bit mask of PROTREG60 field. */
AnnaBridge 156:ff21514d8981 3383 #define MPU_PROTENSET1_PROTREG60_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3384 #define MPU_PROTENSET1_PROTREG60_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3385 #define MPU_PROTENSET1_PROTREG60_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3386
AnnaBridge 156:ff21514d8981 3387 /* Bit 27 : Protection enable for region 59. */
AnnaBridge 156:ff21514d8981 3388 #define MPU_PROTENSET1_PROTREG59_Pos (27UL) /*!< Position of PROTREG59 field. */
AnnaBridge 156:ff21514d8981 3389 #define MPU_PROTENSET1_PROTREG59_Msk (0x1UL << MPU_PROTENSET1_PROTREG59_Pos) /*!< Bit mask of PROTREG59 field. */
AnnaBridge 156:ff21514d8981 3390 #define MPU_PROTENSET1_PROTREG59_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3391 #define MPU_PROTENSET1_PROTREG59_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3392 #define MPU_PROTENSET1_PROTREG59_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3393
AnnaBridge 156:ff21514d8981 3394 /* Bit 26 : Protection enable for region 58. */
AnnaBridge 156:ff21514d8981 3395 #define MPU_PROTENSET1_PROTREG58_Pos (26UL) /*!< Position of PROTREG58 field. */
AnnaBridge 156:ff21514d8981 3396 #define MPU_PROTENSET1_PROTREG58_Msk (0x1UL << MPU_PROTENSET1_PROTREG58_Pos) /*!< Bit mask of PROTREG58 field. */
AnnaBridge 156:ff21514d8981 3397 #define MPU_PROTENSET1_PROTREG58_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3398 #define MPU_PROTENSET1_PROTREG58_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3399 #define MPU_PROTENSET1_PROTREG58_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3400
AnnaBridge 156:ff21514d8981 3401 /* Bit 25 : Protection enable for region 57. */
AnnaBridge 156:ff21514d8981 3402 #define MPU_PROTENSET1_PROTREG57_Pos (25UL) /*!< Position of PROTREG57 field. */
AnnaBridge 156:ff21514d8981 3403 #define MPU_PROTENSET1_PROTREG57_Msk (0x1UL << MPU_PROTENSET1_PROTREG57_Pos) /*!< Bit mask of PROTREG57 field. */
AnnaBridge 156:ff21514d8981 3404 #define MPU_PROTENSET1_PROTREG57_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3405 #define MPU_PROTENSET1_PROTREG57_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3406 #define MPU_PROTENSET1_PROTREG57_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3407
AnnaBridge 156:ff21514d8981 3408 /* Bit 24 : Protection enable for region 56. */
AnnaBridge 156:ff21514d8981 3409 #define MPU_PROTENSET1_PROTREG56_Pos (24UL) /*!< Position of PROTREG56 field. */
AnnaBridge 156:ff21514d8981 3410 #define MPU_PROTENSET1_PROTREG56_Msk (0x1UL << MPU_PROTENSET1_PROTREG56_Pos) /*!< Bit mask of PROTREG56 field. */
AnnaBridge 156:ff21514d8981 3411 #define MPU_PROTENSET1_PROTREG56_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3412 #define MPU_PROTENSET1_PROTREG56_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3413 #define MPU_PROTENSET1_PROTREG56_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3414
AnnaBridge 156:ff21514d8981 3415 /* Bit 23 : Protection enable for region 55. */
AnnaBridge 156:ff21514d8981 3416 #define MPU_PROTENSET1_PROTREG55_Pos (23UL) /*!< Position of PROTREG55 field. */
AnnaBridge 156:ff21514d8981 3417 #define MPU_PROTENSET1_PROTREG55_Msk (0x1UL << MPU_PROTENSET1_PROTREG55_Pos) /*!< Bit mask of PROTREG55 field. */
AnnaBridge 156:ff21514d8981 3418 #define MPU_PROTENSET1_PROTREG55_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3419 #define MPU_PROTENSET1_PROTREG55_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3420 #define MPU_PROTENSET1_PROTREG55_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3421
AnnaBridge 156:ff21514d8981 3422 /* Bit 22 : Protection enable for region 54. */
AnnaBridge 156:ff21514d8981 3423 #define MPU_PROTENSET1_PROTREG54_Pos (22UL) /*!< Position of PROTREG54 field. */
AnnaBridge 156:ff21514d8981 3424 #define MPU_PROTENSET1_PROTREG54_Msk (0x1UL << MPU_PROTENSET1_PROTREG54_Pos) /*!< Bit mask of PROTREG54 field. */
AnnaBridge 156:ff21514d8981 3425 #define MPU_PROTENSET1_PROTREG54_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3426 #define MPU_PROTENSET1_PROTREG54_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3427 #define MPU_PROTENSET1_PROTREG54_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3428
AnnaBridge 156:ff21514d8981 3429 /* Bit 21 : Protection enable for region 53. */
AnnaBridge 156:ff21514d8981 3430 #define MPU_PROTENSET1_PROTREG53_Pos (21UL) /*!< Position of PROTREG53 field. */
AnnaBridge 156:ff21514d8981 3431 #define MPU_PROTENSET1_PROTREG53_Msk (0x1UL << MPU_PROTENSET1_PROTREG53_Pos) /*!< Bit mask of PROTREG53 field. */
AnnaBridge 156:ff21514d8981 3432 #define MPU_PROTENSET1_PROTREG53_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3433 #define MPU_PROTENSET1_PROTREG53_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3434 #define MPU_PROTENSET1_PROTREG53_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3435
AnnaBridge 156:ff21514d8981 3436 /* Bit 20 : Protection enable for region 52. */
AnnaBridge 156:ff21514d8981 3437 #define MPU_PROTENSET1_PROTREG52_Pos (20UL) /*!< Position of PROTREG52 field. */
AnnaBridge 156:ff21514d8981 3438 #define MPU_PROTENSET1_PROTREG52_Msk (0x1UL << MPU_PROTENSET1_PROTREG52_Pos) /*!< Bit mask of PROTREG52 field. */
AnnaBridge 156:ff21514d8981 3439 #define MPU_PROTENSET1_PROTREG52_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3440 #define MPU_PROTENSET1_PROTREG52_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3441 #define MPU_PROTENSET1_PROTREG52_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3442
AnnaBridge 156:ff21514d8981 3443 /* Bit 19 : Protection enable for region 51. */
AnnaBridge 156:ff21514d8981 3444 #define MPU_PROTENSET1_PROTREG51_Pos (19UL) /*!< Position of PROTREG51 field. */
AnnaBridge 156:ff21514d8981 3445 #define MPU_PROTENSET1_PROTREG51_Msk (0x1UL << MPU_PROTENSET1_PROTREG51_Pos) /*!< Bit mask of PROTREG51 field. */
AnnaBridge 156:ff21514d8981 3446 #define MPU_PROTENSET1_PROTREG51_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3447 #define MPU_PROTENSET1_PROTREG51_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3448 #define MPU_PROTENSET1_PROTREG51_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3449
AnnaBridge 156:ff21514d8981 3450 /* Bit 18 : Protection enable for region 50. */
AnnaBridge 156:ff21514d8981 3451 #define MPU_PROTENSET1_PROTREG50_Pos (18UL) /*!< Position of PROTREG50 field. */
AnnaBridge 156:ff21514d8981 3452 #define MPU_PROTENSET1_PROTREG50_Msk (0x1UL << MPU_PROTENSET1_PROTREG50_Pos) /*!< Bit mask of PROTREG50 field. */
AnnaBridge 156:ff21514d8981 3453 #define MPU_PROTENSET1_PROTREG50_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3454 #define MPU_PROTENSET1_PROTREG50_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3455 #define MPU_PROTENSET1_PROTREG50_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3456
AnnaBridge 156:ff21514d8981 3457 /* Bit 17 : Protection enable for region 49. */
AnnaBridge 156:ff21514d8981 3458 #define MPU_PROTENSET1_PROTREG49_Pos (17UL) /*!< Position of PROTREG49 field. */
AnnaBridge 156:ff21514d8981 3459 #define MPU_PROTENSET1_PROTREG49_Msk (0x1UL << MPU_PROTENSET1_PROTREG49_Pos) /*!< Bit mask of PROTREG49 field. */
AnnaBridge 156:ff21514d8981 3460 #define MPU_PROTENSET1_PROTREG49_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3461 #define MPU_PROTENSET1_PROTREG49_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3462 #define MPU_PROTENSET1_PROTREG49_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3463
AnnaBridge 156:ff21514d8981 3464 /* Bit 16 : Protection enable for region 48. */
AnnaBridge 156:ff21514d8981 3465 #define MPU_PROTENSET1_PROTREG48_Pos (16UL) /*!< Position of PROTREG48 field. */
AnnaBridge 156:ff21514d8981 3466 #define MPU_PROTENSET1_PROTREG48_Msk (0x1UL << MPU_PROTENSET1_PROTREG48_Pos) /*!< Bit mask of PROTREG48 field. */
AnnaBridge 156:ff21514d8981 3467 #define MPU_PROTENSET1_PROTREG48_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3468 #define MPU_PROTENSET1_PROTREG48_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3469 #define MPU_PROTENSET1_PROTREG48_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3470
AnnaBridge 156:ff21514d8981 3471 /* Bit 15 : Protection enable for region 47. */
AnnaBridge 156:ff21514d8981 3472 #define MPU_PROTENSET1_PROTREG47_Pos (15UL) /*!< Position of PROTREG47 field. */
AnnaBridge 156:ff21514d8981 3473 #define MPU_PROTENSET1_PROTREG47_Msk (0x1UL << MPU_PROTENSET1_PROTREG47_Pos) /*!< Bit mask of PROTREG47 field. */
AnnaBridge 156:ff21514d8981 3474 #define MPU_PROTENSET1_PROTREG47_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3475 #define MPU_PROTENSET1_PROTREG47_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3476 #define MPU_PROTENSET1_PROTREG47_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3477
AnnaBridge 156:ff21514d8981 3478 /* Bit 14 : Protection enable for region 46. */
AnnaBridge 156:ff21514d8981 3479 #define MPU_PROTENSET1_PROTREG46_Pos (14UL) /*!< Position of PROTREG46 field. */
AnnaBridge 156:ff21514d8981 3480 #define MPU_PROTENSET1_PROTREG46_Msk (0x1UL << MPU_PROTENSET1_PROTREG46_Pos) /*!< Bit mask of PROTREG46 field. */
AnnaBridge 156:ff21514d8981 3481 #define MPU_PROTENSET1_PROTREG46_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3482 #define MPU_PROTENSET1_PROTREG46_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3483 #define MPU_PROTENSET1_PROTREG46_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3484
AnnaBridge 156:ff21514d8981 3485 /* Bit 13 : Protection enable for region 45. */
AnnaBridge 156:ff21514d8981 3486 #define MPU_PROTENSET1_PROTREG45_Pos (13UL) /*!< Position of PROTREG45 field. */
AnnaBridge 156:ff21514d8981 3487 #define MPU_PROTENSET1_PROTREG45_Msk (0x1UL << MPU_PROTENSET1_PROTREG45_Pos) /*!< Bit mask of PROTREG45 field. */
AnnaBridge 156:ff21514d8981 3488 #define MPU_PROTENSET1_PROTREG45_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3489 #define MPU_PROTENSET1_PROTREG45_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3490 #define MPU_PROTENSET1_PROTREG45_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3491
AnnaBridge 156:ff21514d8981 3492 /* Bit 12 : Protection enable for region 44. */
AnnaBridge 156:ff21514d8981 3493 #define MPU_PROTENSET1_PROTREG44_Pos (12UL) /*!< Position of PROTREG44 field. */
AnnaBridge 156:ff21514d8981 3494 #define MPU_PROTENSET1_PROTREG44_Msk (0x1UL << MPU_PROTENSET1_PROTREG44_Pos) /*!< Bit mask of PROTREG44 field. */
AnnaBridge 156:ff21514d8981 3495 #define MPU_PROTENSET1_PROTREG44_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3496 #define MPU_PROTENSET1_PROTREG44_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3497 #define MPU_PROTENSET1_PROTREG44_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3498
AnnaBridge 156:ff21514d8981 3499 /* Bit 11 : Protection enable for region 43. */
AnnaBridge 156:ff21514d8981 3500 #define MPU_PROTENSET1_PROTREG43_Pos (11UL) /*!< Position of PROTREG43 field. */
AnnaBridge 156:ff21514d8981 3501 #define MPU_PROTENSET1_PROTREG43_Msk (0x1UL << MPU_PROTENSET1_PROTREG43_Pos) /*!< Bit mask of PROTREG43 field. */
AnnaBridge 156:ff21514d8981 3502 #define MPU_PROTENSET1_PROTREG43_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3503 #define MPU_PROTENSET1_PROTREG43_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3504 #define MPU_PROTENSET1_PROTREG43_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3505
AnnaBridge 156:ff21514d8981 3506 /* Bit 10 : Protection enable for region 42. */
AnnaBridge 156:ff21514d8981 3507 #define MPU_PROTENSET1_PROTREG42_Pos (10UL) /*!< Position of PROTREG42 field. */
AnnaBridge 156:ff21514d8981 3508 #define MPU_PROTENSET1_PROTREG42_Msk (0x1UL << MPU_PROTENSET1_PROTREG42_Pos) /*!< Bit mask of PROTREG42 field. */
AnnaBridge 156:ff21514d8981 3509 #define MPU_PROTENSET1_PROTREG42_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3510 #define MPU_PROTENSET1_PROTREG42_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3511 #define MPU_PROTENSET1_PROTREG42_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3512
AnnaBridge 156:ff21514d8981 3513 /* Bit 9 : Protection enable for region 41. */
AnnaBridge 156:ff21514d8981 3514 #define MPU_PROTENSET1_PROTREG41_Pos (9UL) /*!< Position of PROTREG41 field. */
AnnaBridge 156:ff21514d8981 3515 #define MPU_PROTENSET1_PROTREG41_Msk (0x1UL << MPU_PROTENSET1_PROTREG41_Pos) /*!< Bit mask of PROTREG41 field. */
AnnaBridge 156:ff21514d8981 3516 #define MPU_PROTENSET1_PROTREG41_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3517 #define MPU_PROTENSET1_PROTREG41_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3518 #define MPU_PROTENSET1_PROTREG41_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3519
AnnaBridge 156:ff21514d8981 3520 /* Bit 8 : Protection enable for region 40. */
AnnaBridge 156:ff21514d8981 3521 #define MPU_PROTENSET1_PROTREG40_Pos (8UL) /*!< Position of PROTREG40 field. */
AnnaBridge 156:ff21514d8981 3522 #define MPU_PROTENSET1_PROTREG40_Msk (0x1UL << MPU_PROTENSET1_PROTREG40_Pos) /*!< Bit mask of PROTREG40 field. */
AnnaBridge 156:ff21514d8981 3523 #define MPU_PROTENSET1_PROTREG40_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3524 #define MPU_PROTENSET1_PROTREG40_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3525 #define MPU_PROTENSET1_PROTREG40_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3526
AnnaBridge 156:ff21514d8981 3527 /* Bit 7 : Protection enable for region 39. */
AnnaBridge 156:ff21514d8981 3528 #define MPU_PROTENSET1_PROTREG39_Pos (7UL) /*!< Position of PROTREG39 field. */
AnnaBridge 156:ff21514d8981 3529 #define MPU_PROTENSET1_PROTREG39_Msk (0x1UL << MPU_PROTENSET1_PROTREG39_Pos) /*!< Bit mask of PROTREG39 field. */
AnnaBridge 156:ff21514d8981 3530 #define MPU_PROTENSET1_PROTREG39_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3531 #define MPU_PROTENSET1_PROTREG39_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3532 #define MPU_PROTENSET1_PROTREG39_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3533
AnnaBridge 156:ff21514d8981 3534 /* Bit 6 : Protection enable for region 38. */
AnnaBridge 156:ff21514d8981 3535 #define MPU_PROTENSET1_PROTREG38_Pos (6UL) /*!< Position of PROTREG38 field. */
AnnaBridge 156:ff21514d8981 3536 #define MPU_PROTENSET1_PROTREG38_Msk (0x1UL << MPU_PROTENSET1_PROTREG38_Pos) /*!< Bit mask of PROTREG38 field. */
AnnaBridge 156:ff21514d8981 3537 #define MPU_PROTENSET1_PROTREG38_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3538 #define MPU_PROTENSET1_PROTREG38_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3539 #define MPU_PROTENSET1_PROTREG38_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3540
AnnaBridge 156:ff21514d8981 3541 /* Bit 5 : Protection enable for region 37. */
AnnaBridge 156:ff21514d8981 3542 #define MPU_PROTENSET1_PROTREG37_Pos (5UL) /*!< Position of PROTREG37 field. */
AnnaBridge 156:ff21514d8981 3543 #define MPU_PROTENSET1_PROTREG37_Msk (0x1UL << MPU_PROTENSET1_PROTREG37_Pos) /*!< Bit mask of PROTREG37 field. */
AnnaBridge 156:ff21514d8981 3544 #define MPU_PROTENSET1_PROTREG37_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3545 #define MPU_PROTENSET1_PROTREG37_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3546 #define MPU_PROTENSET1_PROTREG37_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3547
AnnaBridge 156:ff21514d8981 3548 /* Bit 4 : Protection enable for region 36. */
AnnaBridge 156:ff21514d8981 3549 #define MPU_PROTENSET1_PROTREG36_Pos (4UL) /*!< Position of PROTREG36 field. */
AnnaBridge 156:ff21514d8981 3550 #define MPU_PROTENSET1_PROTREG36_Msk (0x1UL << MPU_PROTENSET1_PROTREG36_Pos) /*!< Bit mask of PROTREG36 field. */
AnnaBridge 156:ff21514d8981 3551 #define MPU_PROTENSET1_PROTREG36_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3552 #define MPU_PROTENSET1_PROTREG36_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3553 #define MPU_PROTENSET1_PROTREG36_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3554
AnnaBridge 156:ff21514d8981 3555 /* Bit 3 : Protection enable for region 35. */
AnnaBridge 156:ff21514d8981 3556 #define MPU_PROTENSET1_PROTREG35_Pos (3UL) /*!< Position of PROTREG35 field. */
AnnaBridge 156:ff21514d8981 3557 #define MPU_PROTENSET1_PROTREG35_Msk (0x1UL << MPU_PROTENSET1_PROTREG35_Pos) /*!< Bit mask of PROTREG35 field. */
AnnaBridge 156:ff21514d8981 3558 #define MPU_PROTENSET1_PROTREG35_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3559 #define MPU_PROTENSET1_PROTREG35_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3560 #define MPU_PROTENSET1_PROTREG35_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3561
AnnaBridge 156:ff21514d8981 3562 /* Bit 2 : Protection enable for region 34. */
AnnaBridge 156:ff21514d8981 3563 #define MPU_PROTENSET1_PROTREG34_Pos (2UL) /*!< Position of PROTREG34 field. */
AnnaBridge 156:ff21514d8981 3564 #define MPU_PROTENSET1_PROTREG34_Msk (0x1UL << MPU_PROTENSET1_PROTREG34_Pos) /*!< Bit mask of PROTREG34 field. */
AnnaBridge 156:ff21514d8981 3565 #define MPU_PROTENSET1_PROTREG34_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3566 #define MPU_PROTENSET1_PROTREG34_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3567 #define MPU_PROTENSET1_PROTREG34_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3568
AnnaBridge 156:ff21514d8981 3569 /* Bit 1 : Protection enable for region 33. */
AnnaBridge 156:ff21514d8981 3570 #define MPU_PROTENSET1_PROTREG33_Pos (1UL) /*!< Position of PROTREG33 field. */
AnnaBridge 156:ff21514d8981 3571 #define MPU_PROTENSET1_PROTREG33_Msk (0x1UL << MPU_PROTENSET1_PROTREG33_Pos) /*!< Bit mask of PROTREG33 field. */
AnnaBridge 156:ff21514d8981 3572 #define MPU_PROTENSET1_PROTREG33_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3573 #define MPU_PROTENSET1_PROTREG33_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3574 #define MPU_PROTENSET1_PROTREG33_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3575
AnnaBridge 156:ff21514d8981 3576 /* Bit 0 : Protection enable for region 32. */
AnnaBridge 156:ff21514d8981 3577 #define MPU_PROTENSET1_PROTREG32_Pos (0UL) /*!< Position of PROTREG32 field. */
AnnaBridge 156:ff21514d8981 3578 #define MPU_PROTENSET1_PROTREG32_Msk (0x1UL << MPU_PROTENSET1_PROTREG32_Pos) /*!< Bit mask of PROTREG32 field. */
AnnaBridge 156:ff21514d8981 3579 #define MPU_PROTENSET1_PROTREG32_Disabled (0UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3580 #define MPU_PROTENSET1_PROTREG32_Enabled (1UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3581 #define MPU_PROTENSET1_PROTREG32_Set (1UL) /*!< Enable protection on write. */
AnnaBridge 156:ff21514d8981 3582
AnnaBridge 156:ff21514d8981 3583 /* Register: MPU_DISABLEINDEBUG */
AnnaBridge 156:ff21514d8981 3584 /* Description: Disable erase and write protection mechanism in debug mode. */
AnnaBridge 156:ff21514d8981 3585
AnnaBridge 156:ff21514d8981 3586 /* Bit 0 : Disable protection mechanism in debug mode. */
AnnaBridge 156:ff21514d8981 3587 #define MPU_DISABLEINDEBUG_DISABLEINDEBUG_Pos (0UL) /*!< Position of DISABLEINDEBUG field. */
AnnaBridge 156:ff21514d8981 3588 #define MPU_DISABLEINDEBUG_DISABLEINDEBUG_Msk (0x1UL << MPU_DISABLEINDEBUG_DISABLEINDEBUG_Pos) /*!< Bit mask of DISABLEINDEBUG field. */
AnnaBridge 156:ff21514d8981 3589 #define MPU_DISABLEINDEBUG_DISABLEINDEBUG_Enabled (0UL) /*!< Protection enabled. */
AnnaBridge 156:ff21514d8981 3590 #define MPU_DISABLEINDEBUG_DISABLEINDEBUG_Disabled (1UL) /*!< Protection disabled. */
AnnaBridge 156:ff21514d8981 3591
AnnaBridge 156:ff21514d8981 3592 /* Register: MPU_PROTBLOCKSIZE */
AnnaBridge 156:ff21514d8981 3593 /* Description: Erase and write protection block size. */
AnnaBridge 156:ff21514d8981 3594
AnnaBridge 156:ff21514d8981 3595 /* Bits 1..0 : Erase and write protection block size. */
AnnaBridge 156:ff21514d8981 3596 #define MPU_PROTBLOCKSIZE_PROTBLOCKSIZE_Pos (0UL) /*!< Position of PROTBLOCKSIZE field. */
AnnaBridge 156:ff21514d8981 3597 #define MPU_PROTBLOCKSIZE_PROTBLOCKSIZE_Msk (0x3UL << MPU_PROTBLOCKSIZE_PROTBLOCKSIZE_Pos) /*!< Bit mask of PROTBLOCKSIZE field. */
AnnaBridge 156:ff21514d8981 3598 #define MPU_PROTBLOCKSIZE_PROTBLOCKSIZE_4k (0UL) /*!< Erase and write protection block size is 4k. */
AnnaBridge 156:ff21514d8981 3599
AnnaBridge 156:ff21514d8981 3600
AnnaBridge 156:ff21514d8981 3601 /* Peripheral: NVMC */
AnnaBridge 156:ff21514d8981 3602 /* Description: Non Volatile Memory Controller. */
AnnaBridge 156:ff21514d8981 3603
AnnaBridge 156:ff21514d8981 3604 /* Register: NVMC_READY */
AnnaBridge 156:ff21514d8981 3605 /* Description: Ready flag. */
AnnaBridge 156:ff21514d8981 3606
AnnaBridge 156:ff21514d8981 3607 /* Bit 0 : NVMC ready. */
AnnaBridge 156:ff21514d8981 3608 #define NVMC_READY_READY_Pos (0UL) /*!< Position of READY field. */
AnnaBridge 156:ff21514d8981 3609 #define NVMC_READY_READY_Msk (0x1UL << NVMC_READY_READY_Pos) /*!< Bit mask of READY field. */
AnnaBridge 156:ff21514d8981 3610 #define NVMC_READY_READY_Busy (0UL) /*!< NVMC is busy (on-going write or erase operation). */
AnnaBridge 156:ff21514d8981 3611 #define NVMC_READY_READY_Ready (1UL) /*!< NVMC is ready. */
AnnaBridge 156:ff21514d8981 3612
AnnaBridge 156:ff21514d8981 3613 /* Register: NVMC_CONFIG */
AnnaBridge 156:ff21514d8981 3614 /* Description: Configuration register. */
AnnaBridge 156:ff21514d8981 3615
AnnaBridge 156:ff21514d8981 3616 /* Bits 1..0 : Program write enable. */
AnnaBridge 156:ff21514d8981 3617 #define NVMC_CONFIG_WEN_Pos (0UL) /*!< Position of WEN field. */
AnnaBridge 156:ff21514d8981 3618 #define NVMC_CONFIG_WEN_Msk (0x3UL << NVMC_CONFIG_WEN_Pos) /*!< Bit mask of WEN field. */
AnnaBridge 156:ff21514d8981 3619 #define NVMC_CONFIG_WEN_Ren (0x00UL) /*!< Read only access. */
AnnaBridge 156:ff21514d8981 3620 #define NVMC_CONFIG_WEN_Wen (0x01UL) /*!< Write enabled. */
AnnaBridge 156:ff21514d8981 3621 #define NVMC_CONFIG_WEN_Een (0x02UL) /*!< Erase enabled. */
AnnaBridge 156:ff21514d8981 3622
AnnaBridge 156:ff21514d8981 3623 /* Register: NVMC_ERASEALL */
AnnaBridge 156:ff21514d8981 3624 /* Description: Register for erasing all non-volatile user memory. */
AnnaBridge 156:ff21514d8981 3625
AnnaBridge 156:ff21514d8981 3626 /* Bit 0 : Starts the erasing of all user NVM (code region 0/1 and UICR registers). */
AnnaBridge 156:ff21514d8981 3627 #define NVMC_ERASEALL_ERASEALL_Pos (0UL) /*!< Position of ERASEALL field. */
AnnaBridge 156:ff21514d8981 3628 #define NVMC_ERASEALL_ERASEALL_Msk (0x1UL << NVMC_ERASEALL_ERASEALL_Pos) /*!< Bit mask of ERASEALL field. */
AnnaBridge 156:ff21514d8981 3629 #define NVMC_ERASEALL_ERASEALL_NoOperation (0UL) /*!< No operation. */
AnnaBridge 156:ff21514d8981 3630 #define NVMC_ERASEALL_ERASEALL_Erase (1UL) /*!< Start chip erase. */
AnnaBridge 156:ff21514d8981 3631
AnnaBridge 156:ff21514d8981 3632 /* Register: NVMC_ERASEUICR */
AnnaBridge 156:ff21514d8981 3633 /* Description: Register for start erasing User Information Congfiguration Registers. */
AnnaBridge 156:ff21514d8981 3634
AnnaBridge 156:ff21514d8981 3635 /* Bit 0 : It can only be used when all contents of code region 1 are erased. */
AnnaBridge 156:ff21514d8981 3636 #define NVMC_ERASEUICR_ERASEUICR_Pos (0UL) /*!< Position of ERASEUICR field. */
AnnaBridge 156:ff21514d8981 3637 #define NVMC_ERASEUICR_ERASEUICR_Msk (0x1UL << NVMC_ERASEUICR_ERASEUICR_Pos) /*!< Bit mask of ERASEUICR field. */
AnnaBridge 156:ff21514d8981 3638 #define NVMC_ERASEUICR_ERASEUICR_NoOperation (0UL) /*!< No operation. */
AnnaBridge 156:ff21514d8981 3639 #define NVMC_ERASEUICR_ERASEUICR_Erase (1UL) /*!< Start UICR erase. */
AnnaBridge 156:ff21514d8981 3640
AnnaBridge 156:ff21514d8981 3641
AnnaBridge 156:ff21514d8981 3642 /* Peripheral: POWER */
AnnaBridge 156:ff21514d8981 3643 /* Description: Power Control. */
AnnaBridge 156:ff21514d8981 3644
AnnaBridge 156:ff21514d8981 3645 /* Register: POWER_INTENSET */
AnnaBridge 156:ff21514d8981 3646 /* Description: Interrupt enable set register. */
AnnaBridge 156:ff21514d8981 3647
AnnaBridge 156:ff21514d8981 3648 /* Bit 2 : Enable interrupt on POFWARN event. */
AnnaBridge 156:ff21514d8981 3649 #define POWER_INTENSET_POFWARN_Pos (2UL) /*!< Position of POFWARN field. */
AnnaBridge 156:ff21514d8981 3650 #define POWER_INTENSET_POFWARN_Msk (0x1UL << POWER_INTENSET_POFWARN_Pos) /*!< Bit mask of POFWARN field. */
AnnaBridge 156:ff21514d8981 3651 #define POWER_INTENSET_POFWARN_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 3652 #define POWER_INTENSET_POFWARN_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 3653 #define POWER_INTENSET_POFWARN_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 3654
AnnaBridge 156:ff21514d8981 3655 /* Register: POWER_INTENCLR */
AnnaBridge 156:ff21514d8981 3656 /* Description: Interrupt enable clear register. */
AnnaBridge 156:ff21514d8981 3657
AnnaBridge 156:ff21514d8981 3658 /* Bit 2 : Disable interrupt on POFWARN event. */
AnnaBridge 156:ff21514d8981 3659 #define POWER_INTENCLR_POFWARN_Pos (2UL) /*!< Position of POFWARN field. */
AnnaBridge 156:ff21514d8981 3660 #define POWER_INTENCLR_POFWARN_Msk (0x1UL << POWER_INTENCLR_POFWARN_Pos) /*!< Bit mask of POFWARN field. */
AnnaBridge 156:ff21514d8981 3661 #define POWER_INTENCLR_POFWARN_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 3662 #define POWER_INTENCLR_POFWARN_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 3663 #define POWER_INTENCLR_POFWARN_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 3664
AnnaBridge 156:ff21514d8981 3665 /* Register: POWER_RESETREAS */
AnnaBridge 156:ff21514d8981 3666 /* Description: Reset reason. */
AnnaBridge 156:ff21514d8981 3667
AnnaBridge 156:ff21514d8981 3668 /* Bit 18 : Reset from wake-up from OFF mode detected by entering into debug interface mode. */
AnnaBridge 156:ff21514d8981 3669 #define POWER_RESETREAS_DIF_Pos (18UL) /*!< Position of DIF field. */
AnnaBridge 156:ff21514d8981 3670 #define POWER_RESETREAS_DIF_Msk (0x1UL << POWER_RESETREAS_DIF_Pos) /*!< Bit mask of DIF field. */
AnnaBridge 156:ff21514d8981 3671 #define POWER_RESETREAS_DIF_NotDetected (0UL) /*!< Reset not detected. */
AnnaBridge 156:ff21514d8981 3672 #define POWER_RESETREAS_DIF_Detected (1UL) /*!< Reset detected. */
AnnaBridge 156:ff21514d8981 3673
AnnaBridge 156:ff21514d8981 3674 /* Bit 17 : Reset from wake-up from OFF mode detected by the use of ANADETECT signal from LPCOMP. */
AnnaBridge 156:ff21514d8981 3675 #define POWER_RESETREAS_LPCOMP_Pos (17UL) /*!< Position of LPCOMP field. */
AnnaBridge 156:ff21514d8981 3676 #define POWER_RESETREAS_LPCOMP_Msk (0x1UL << POWER_RESETREAS_LPCOMP_Pos) /*!< Bit mask of LPCOMP field. */
AnnaBridge 156:ff21514d8981 3677 #define POWER_RESETREAS_LPCOMP_NotDetected (0UL) /*!< Reset not detected. */
AnnaBridge 156:ff21514d8981 3678 #define POWER_RESETREAS_LPCOMP_Detected (1UL) /*!< Reset detected. */
AnnaBridge 156:ff21514d8981 3679
AnnaBridge 156:ff21514d8981 3680 /* Bit 16 : Reset from wake-up from OFF mode detected by the use of DETECT signal from GPIO. */
AnnaBridge 156:ff21514d8981 3681 #define POWER_RESETREAS_OFF_Pos (16UL) /*!< Position of OFF field. */
AnnaBridge 156:ff21514d8981 3682 #define POWER_RESETREAS_OFF_Msk (0x1UL << POWER_RESETREAS_OFF_Pos) /*!< Bit mask of OFF field. */
AnnaBridge 156:ff21514d8981 3683 #define POWER_RESETREAS_OFF_NotDetected (0UL) /*!< Reset not detected. */
AnnaBridge 156:ff21514d8981 3684 #define POWER_RESETREAS_OFF_Detected (1UL) /*!< Reset detected. */
AnnaBridge 156:ff21514d8981 3685
AnnaBridge 156:ff21514d8981 3686 /* Bit 3 : Reset from CPU lock-up detected. */
AnnaBridge 156:ff21514d8981 3687 #define POWER_RESETREAS_LOCKUP_Pos (3UL) /*!< Position of LOCKUP field. */
AnnaBridge 156:ff21514d8981 3688 #define POWER_RESETREAS_LOCKUP_Msk (0x1UL << POWER_RESETREAS_LOCKUP_Pos) /*!< Bit mask of LOCKUP field. */
AnnaBridge 156:ff21514d8981 3689 #define POWER_RESETREAS_LOCKUP_NotDetected (0UL) /*!< Reset not detected. */
AnnaBridge 156:ff21514d8981 3690 #define POWER_RESETREAS_LOCKUP_Detected (1UL) /*!< Reset detected. */
AnnaBridge 156:ff21514d8981 3691
AnnaBridge 156:ff21514d8981 3692 /* Bit 2 : Reset from AIRCR.SYSRESETREQ detected. */
AnnaBridge 156:ff21514d8981 3693 #define POWER_RESETREAS_SREQ_Pos (2UL) /*!< Position of SREQ field. */
AnnaBridge 156:ff21514d8981 3694 #define POWER_RESETREAS_SREQ_Msk (0x1UL << POWER_RESETREAS_SREQ_Pos) /*!< Bit mask of SREQ field. */
AnnaBridge 156:ff21514d8981 3695 #define POWER_RESETREAS_SREQ_NotDetected (0UL) /*!< Reset not detected. */
AnnaBridge 156:ff21514d8981 3696 #define POWER_RESETREAS_SREQ_Detected (1UL) /*!< Reset detected. */
AnnaBridge 156:ff21514d8981 3697
AnnaBridge 156:ff21514d8981 3698 /* Bit 1 : Reset from watchdog detected. */
AnnaBridge 156:ff21514d8981 3699 #define POWER_RESETREAS_DOG_Pos (1UL) /*!< Position of DOG field. */
AnnaBridge 156:ff21514d8981 3700 #define POWER_RESETREAS_DOG_Msk (0x1UL << POWER_RESETREAS_DOG_Pos) /*!< Bit mask of DOG field. */
AnnaBridge 156:ff21514d8981 3701 #define POWER_RESETREAS_DOG_NotDetected (0UL) /*!< Reset not detected. */
AnnaBridge 156:ff21514d8981 3702 #define POWER_RESETREAS_DOG_Detected (1UL) /*!< Reset detected. */
AnnaBridge 156:ff21514d8981 3703
AnnaBridge 156:ff21514d8981 3704 /* Bit 0 : Reset from pin-reset detected. */
AnnaBridge 156:ff21514d8981 3705 #define POWER_RESETREAS_RESETPIN_Pos (0UL) /*!< Position of RESETPIN field. */
AnnaBridge 156:ff21514d8981 3706 #define POWER_RESETREAS_RESETPIN_Msk (0x1UL << POWER_RESETREAS_RESETPIN_Pos) /*!< Bit mask of RESETPIN field. */
AnnaBridge 156:ff21514d8981 3707 #define POWER_RESETREAS_RESETPIN_NotDetected (0UL) /*!< Reset not detected. */
AnnaBridge 156:ff21514d8981 3708 #define POWER_RESETREAS_RESETPIN_Detected (1UL) /*!< Reset detected. */
AnnaBridge 156:ff21514d8981 3709
AnnaBridge 156:ff21514d8981 3710 /* Register: POWER_RAMSTATUS */
AnnaBridge 156:ff21514d8981 3711 /* Description: Ram status register. */
AnnaBridge 156:ff21514d8981 3712
AnnaBridge 156:ff21514d8981 3713 /* Bit 3 : RAM block 3 status. */
AnnaBridge 156:ff21514d8981 3714 #define POWER_RAMSTATUS_RAMBLOCK3_Pos (3UL) /*!< Position of RAMBLOCK3 field. */
AnnaBridge 156:ff21514d8981 3715 #define POWER_RAMSTATUS_RAMBLOCK3_Msk (0x1UL << POWER_RAMSTATUS_RAMBLOCK3_Pos) /*!< Bit mask of RAMBLOCK3 field. */
AnnaBridge 156:ff21514d8981 3716 #define POWER_RAMSTATUS_RAMBLOCK3_Off (0UL) /*!< RAM block 3 is off or powering up. */
AnnaBridge 156:ff21514d8981 3717 #define POWER_RAMSTATUS_RAMBLOCK3_On (1UL) /*!< RAM block 3 is on. */
AnnaBridge 156:ff21514d8981 3718
AnnaBridge 156:ff21514d8981 3719 /* Bit 2 : RAM block 2 status. */
AnnaBridge 156:ff21514d8981 3720 #define POWER_RAMSTATUS_RAMBLOCK2_Pos (2UL) /*!< Position of RAMBLOCK2 field. */
AnnaBridge 156:ff21514d8981 3721 #define POWER_RAMSTATUS_RAMBLOCK2_Msk (0x1UL << POWER_RAMSTATUS_RAMBLOCK2_Pos) /*!< Bit mask of RAMBLOCK2 field. */
AnnaBridge 156:ff21514d8981 3722 #define POWER_RAMSTATUS_RAMBLOCK2_Off (0UL) /*!< RAM block 2 is off or powering up. */
AnnaBridge 156:ff21514d8981 3723 #define POWER_RAMSTATUS_RAMBLOCK2_On (1UL) /*!< RAM block 2 is on. */
AnnaBridge 156:ff21514d8981 3724
AnnaBridge 156:ff21514d8981 3725 /* Bit 1 : RAM block 1 status. */
AnnaBridge 156:ff21514d8981 3726 #define POWER_RAMSTATUS_RAMBLOCK1_Pos (1UL) /*!< Position of RAMBLOCK1 field. */
AnnaBridge 156:ff21514d8981 3727 #define POWER_RAMSTATUS_RAMBLOCK1_Msk (0x1UL << POWER_RAMSTATUS_RAMBLOCK1_Pos) /*!< Bit mask of RAMBLOCK1 field. */
AnnaBridge 156:ff21514d8981 3728 #define POWER_RAMSTATUS_RAMBLOCK1_Off (0UL) /*!< RAM block 1 is off or powering up. */
AnnaBridge 156:ff21514d8981 3729 #define POWER_RAMSTATUS_RAMBLOCK1_On (1UL) /*!< RAM block 1 is on. */
AnnaBridge 156:ff21514d8981 3730
AnnaBridge 156:ff21514d8981 3731 /* Bit 0 : RAM block 0 status. */
AnnaBridge 156:ff21514d8981 3732 #define POWER_RAMSTATUS_RAMBLOCK0_Pos (0UL) /*!< Position of RAMBLOCK0 field. */
AnnaBridge 156:ff21514d8981 3733 #define POWER_RAMSTATUS_RAMBLOCK0_Msk (0x1UL << POWER_RAMSTATUS_RAMBLOCK0_Pos) /*!< Bit mask of RAMBLOCK0 field. */
AnnaBridge 156:ff21514d8981 3734 #define POWER_RAMSTATUS_RAMBLOCK0_Off (0UL) /*!< RAM block 0 is off or powering up. */
AnnaBridge 156:ff21514d8981 3735 #define POWER_RAMSTATUS_RAMBLOCK0_On (1UL) /*!< RAM block 0 is on. */
AnnaBridge 156:ff21514d8981 3736
AnnaBridge 156:ff21514d8981 3737 /* Register: POWER_SYSTEMOFF */
AnnaBridge 156:ff21514d8981 3738 /* Description: System off register. */
AnnaBridge 156:ff21514d8981 3739
AnnaBridge 156:ff21514d8981 3740 /* Bit 0 : Enter system off mode. */
AnnaBridge 156:ff21514d8981 3741 #define POWER_SYSTEMOFF_SYSTEMOFF_Pos (0UL) /*!< Position of SYSTEMOFF field. */
AnnaBridge 156:ff21514d8981 3742 #define POWER_SYSTEMOFF_SYSTEMOFF_Msk (0x1UL << POWER_SYSTEMOFF_SYSTEMOFF_Pos) /*!< Bit mask of SYSTEMOFF field. */
AnnaBridge 156:ff21514d8981 3743 #define POWER_SYSTEMOFF_SYSTEMOFF_Enter (1UL) /*!< Enter system off mode. */
AnnaBridge 156:ff21514d8981 3744
AnnaBridge 156:ff21514d8981 3745 /* Register: POWER_POFCON */
AnnaBridge 156:ff21514d8981 3746 /* Description: Power failure configuration. */
AnnaBridge 156:ff21514d8981 3747
AnnaBridge 156:ff21514d8981 3748 /* Bits 2..1 : Set threshold level. */
AnnaBridge 156:ff21514d8981 3749 #define POWER_POFCON_THRESHOLD_Pos (1UL) /*!< Position of THRESHOLD field. */
AnnaBridge 156:ff21514d8981 3750 #define POWER_POFCON_THRESHOLD_Msk (0x3UL << POWER_POFCON_THRESHOLD_Pos) /*!< Bit mask of THRESHOLD field. */
AnnaBridge 156:ff21514d8981 3751 #define POWER_POFCON_THRESHOLD_V21 (0x00UL) /*!< Set threshold to 2.1Volts. */
AnnaBridge 156:ff21514d8981 3752 #define POWER_POFCON_THRESHOLD_V23 (0x01UL) /*!< Set threshold to 2.3Volts. */
AnnaBridge 156:ff21514d8981 3753 #define POWER_POFCON_THRESHOLD_V25 (0x02UL) /*!< Set threshold to 2.5Volts. */
AnnaBridge 156:ff21514d8981 3754 #define POWER_POFCON_THRESHOLD_V27 (0x03UL) /*!< Set threshold to 2.7Volts. */
AnnaBridge 156:ff21514d8981 3755
AnnaBridge 156:ff21514d8981 3756 /* Bit 0 : Power failure comparator enable. */
AnnaBridge 156:ff21514d8981 3757 #define POWER_POFCON_POF_Pos (0UL) /*!< Position of POF field. */
AnnaBridge 156:ff21514d8981 3758 #define POWER_POFCON_POF_Msk (0x1UL << POWER_POFCON_POF_Pos) /*!< Bit mask of POF field. */
AnnaBridge 156:ff21514d8981 3759 #define POWER_POFCON_POF_Disabled (0UL) /*!< Disabled. */
AnnaBridge 156:ff21514d8981 3760 #define POWER_POFCON_POF_Enabled (1UL) /*!< Enabled. */
AnnaBridge 156:ff21514d8981 3761
AnnaBridge 156:ff21514d8981 3762 /* Register: POWER_GPREGRET */
AnnaBridge 156:ff21514d8981 3763 /* Description: General purpose retention register. This register is a retained register. */
AnnaBridge 156:ff21514d8981 3764
AnnaBridge 156:ff21514d8981 3765 /* Bits 7..0 : General purpose retention register. */
AnnaBridge 156:ff21514d8981 3766 #define POWER_GPREGRET_GPREGRET_Pos (0UL) /*!< Position of GPREGRET field. */
AnnaBridge 156:ff21514d8981 3767 #define POWER_GPREGRET_GPREGRET_Msk (0xFFUL << POWER_GPREGRET_GPREGRET_Pos) /*!< Bit mask of GPREGRET field. */
AnnaBridge 156:ff21514d8981 3768
AnnaBridge 156:ff21514d8981 3769 /* Register: POWER_RAMON */
AnnaBridge 156:ff21514d8981 3770 /* Description: Ram on/off. */
AnnaBridge 156:ff21514d8981 3771
AnnaBridge 156:ff21514d8981 3772 /* Bit 17 : RAM block 1 behaviour in OFF mode. */
AnnaBridge 156:ff21514d8981 3773 #define POWER_RAMON_OFFRAM1_Pos (17UL) /*!< Position of OFFRAM1 field. */
AnnaBridge 156:ff21514d8981 3774 #define POWER_RAMON_OFFRAM1_Msk (0x1UL << POWER_RAMON_OFFRAM1_Pos) /*!< Bit mask of OFFRAM1 field. */
AnnaBridge 156:ff21514d8981 3775 #define POWER_RAMON_OFFRAM1_RAM1Off (0UL) /*!< RAM block 1 OFF in OFF mode. */
AnnaBridge 156:ff21514d8981 3776 #define POWER_RAMON_OFFRAM1_RAM1On (1UL) /*!< RAM block 1 ON in OFF mode. */
AnnaBridge 156:ff21514d8981 3777
AnnaBridge 156:ff21514d8981 3778 /* Bit 16 : RAM block 0 behaviour in OFF mode. */
AnnaBridge 156:ff21514d8981 3779 #define POWER_RAMON_OFFRAM0_Pos (16UL) /*!< Position of OFFRAM0 field. */
AnnaBridge 156:ff21514d8981 3780 #define POWER_RAMON_OFFRAM0_Msk (0x1UL << POWER_RAMON_OFFRAM0_Pos) /*!< Bit mask of OFFRAM0 field. */
AnnaBridge 156:ff21514d8981 3781 #define POWER_RAMON_OFFRAM0_RAM0Off (0UL) /*!< RAM block 0 OFF in OFF mode. */
AnnaBridge 156:ff21514d8981 3782 #define POWER_RAMON_OFFRAM0_RAM0On (1UL) /*!< RAM block 0 ON in OFF mode. */
AnnaBridge 156:ff21514d8981 3783
AnnaBridge 156:ff21514d8981 3784 /* Bit 1 : RAM block 1 behaviour in ON mode. */
AnnaBridge 156:ff21514d8981 3785 #define POWER_RAMON_ONRAM1_Pos (1UL) /*!< Position of ONRAM1 field. */
AnnaBridge 156:ff21514d8981 3786 #define POWER_RAMON_ONRAM1_Msk (0x1UL << POWER_RAMON_ONRAM1_Pos) /*!< Bit mask of ONRAM1 field. */
AnnaBridge 156:ff21514d8981 3787 #define POWER_RAMON_ONRAM1_RAM1Off (0UL) /*!< RAM block 1 OFF in ON mode. */
AnnaBridge 156:ff21514d8981 3788 #define POWER_RAMON_ONRAM1_RAM1On (1UL) /*!< RAM block 1 ON in ON mode. */
AnnaBridge 156:ff21514d8981 3789
AnnaBridge 156:ff21514d8981 3790 /* Bit 0 : RAM block 0 behaviour in ON mode. */
AnnaBridge 156:ff21514d8981 3791 #define POWER_RAMON_ONRAM0_Pos (0UL) /*!< Position of ONRAM0 field. */
AnnaBridge 156:ff21514d8981 3792 #define POWER_RAMON_ONRAM0_Msk (0x1UL << POWER_RAMON_ONRAM0_Pos) /*!< Bit mask of ONRAM0 field. */
AnnaBridge 156:ff21514d8981 3793 #define POWER_RAMON_ONRAM0_RAM0Off (0UL) /*!< RAM block 0 OFF in ON mode. */
AnnaBridge 156:ff21514d8981 3794 #define POWER_RAMON_ONRAM0_RAM0On (1UL) /*!< RAM block 0 ON in ON mode. */
AnnaBridge 156:ff21514d8981 3795
AnnaBridge 156:ff21514d8981 3796 /* Register: POWER_RESET */
AnnaBridge 156:ff21514d8981 3797 /* Description: Pin reset functionality configuration register. This register is a retained register. */
AnnaBridge 156:ff21514d8981 3798
AnnaBridge 156:ff21514d8981 3799 /* Bit 0 : Enable or disable pin reset in debug interface mode. */
AnnaBridge 156:ff21514d8981 3800 #define POWER_RESET_RESET_Pos (0UL) /*!< Position of RESET field. */
AnnaBridge 156:ff21514d8981 3801 #define POWER_RESET_RESET_Msk (0x1UL << POWER_RESET_RESET_Pos) /*!< Bit mask of RESET field. */
AnnaBridge 156:ff21514d8981 3802 #define POWER_RESET_RESET_Disabled (0UL) /*!< Pin reset in debug interface mode disabled. */
AnnaBridge 156:ff21514d8981 3803 #define POWER_RESET_RESET_Enabled (1UL) /*!< Pin reset in debug interface mode enabled. */
AnnaBridge 156:ff21514d8981 3804
AnnaBridge 156:ff21514d8981 3805 /* Register: POWER_RAMONB */
AnnaBridge 156:ff21514d8981 3806 /* Description: Ram on/off. */
AnnaBridge 156:ff21514d8981 3807
AnnaBridge 156:ff21514d8981 3808 /* Bit 17 : RAM block 3 behaviour in OFF mode. */
AnnaBridge 156:ff21514d8981 3809 #define POWER_RAMONB_OFFRAM3_Pos (17UL) /*!< Position of OFFRAM3 field. */
AnnaBridge 156:ff21514d8981 3810 #define POWER_RAMONB_OFFRAM3_Msk (0x1UL << POWER_RAMONB_OFFRAM3_Pos) /*!< Bit mask of OFFRAM3 field. */
AnnaBridge 156:ff21514d8981 3811 #define POWER_RAMONB_OFFRAM3_RAM3Off (0UL) /*!< RAM block 3 OFF in OFF mode. */
AnnaBridge 156:ff21514d8981 3812 #define POWER_RAMONB_OFFRAM3_RAM3On (1UL) /*!< RAM block 3 ON in OFF mode. */
AnnaBridge 156:ff21514d8981 3813
AnnaBridge 156:ff21514d8981 3814 /* Bit 16 : RAM block 2 behaviour in OFF mode. */
AnnaBridge 156:ff21514d8981 3815 #define POWER_RAMONB_OFFRAM2_Pos (16UL) /*!< Position of OFFRAM2 field. */
AnnaBridge 156:ff21514d8981 3816 #define POWER_RAMONB_OFFRAM2_Msk (0x1UL << POWER_RAMONB_OFFRAM2_Pos) /*!< Bit mask of OFFRAM2 field. */
AnnaBridge 156:ff21514d8981 3817 #define POWER_RAMONB_OFFRAM2_RAM2Off (0UL) /*!< RAM block 2 OFF in OFF mode. */
AnnaBridge 156:ff21514d8981 3818 #define POWER_RAMONB_OFFRAM2_RAM2On (1UL) /*!< RAM block 2 ON in OFF mode. */
AnnaBridge 156:ff21514d8981 3819
AnnaBridge 156:ff21514d8981 3820 /* Bit 1 : RAM block 3 behaviour in ON mode. */
AnnaBridge 156:ff21514d8981 3821 #define POWER_RAMONB_ONRAM3_Pos (1UL) /*!< Position of ONRAM3 field. */
AnnaBridge 156:ff21514d8981 3822 #define POWER_RAMONB_ONRAM3_Msk (0x1UL << POWER_RAMONB_ONRAM3_Pos) /*!< Bit mask of ONRAM3 field. */
AnnaBridge 156:ff21514d8981 3823 #define POWER_RAMONB_ONRAM3_RAM3Off (0UL) /*!< RAM block 33 OFF in ON mode. */
AnnaBridge 156:ff21514d8981 3824 #define POWER_RAMONB_ONRAM3_RAM3On (1UL) /*!< RAM block 3 ON in ON mode. */
AnnaBridge 156:ff21514d8981 3825
AnnaBridge 156:ff21514d8981 3826 /* Bit 0 : RAM block 2 behaviour in ON mode. */
AnnaBridge 156:ff21514d8981 3827 #define POWER_RAMONB_ONRAM2_Pos (0UL) /*!< Position of ONRAM2 field. */
AnnaBridge 156:ff21514d8981 3828 #define POWER_RAMONB_ONRAM2_Msk (0x1UL << POWER_RAMONB_ONRAM2_Pos) /*!< Bit mask of ONRAM2 field. */
AnnaBridge 156:ff21514d8981 3829 #define POWER_RAMONB_ONRAM2_RAM2Off (0UL) /*!< RAM block 2 OFF in ON mode. */
AnnaBridge 156:ff21514d8981 3830 #define POWER_RAMONB_ONRAM2_RAM2On (1UL) /*!< RAM block 2 ON in ON mode. */
AnnaBridge 156:ff21514d8981 3831
AnnaBridge 156:ff21514d8981 3832 /* Register: POWER_DCDCEN */
AnnaBridge 156:ff21514d8981 3833 /* Description: DCDC converter enable configuration register. */
AnnaBridge 156:ff21514d8981 3834
AnnaBridge 156:ff21514d8981 3835 /* Bit 0 : Enable DCDC converter. */
AnnaBridge 156:ff21514d8981 3836 #define POWER_DCDCEN_DCDCEN_Pos (0UL) /*!< Position of DCDCEN field. */
AnnaBridge 156:ff21514d8981 3837 #define POWER_DCDCEN_DCDCEN_Msk (0x1UL << POWER_DCDCEN_DCDCEN_Pos) /*!< Bit mask of DCDCEN field. */
AnnaBridge 156:ff21514d8981 3838 #define POWER_DCDCEN_DCDCEN_Disabled (0UL) /*!< DCDC converter disabled. */
AnnaBridge 156:ff21514d8981 3839 #define POWER_DCDCEN_DCDCEN_Enabled (1UL) /*!< DCDC converter enabled. */
AnnaBridge 156:ff21514d8981 3840
AnnaBridge 156:ff21514d8981 3841 /* Register: POWER_DCDCFORCE */
AnnaBridge 156:ff21514d8981 3842 /* Description: DCDC power-up force register. */
AnnaBridge 156:ff21514d8981 3843
AnnaBridge 156:ff21514d8981 3844 /* Bit 1 : DCDC power-up force on. */
AnnaBridge 156:ff21514d8981 3845 #define POWER_DCDCFORCE_FORCEON_Pos (1UL) /*!< Position of FORCEON field. */
AnnaBridge 156:ff21514d8981 3846 #define POWER_DCDCFORCE_FORCEON_Msk (0x1UL << POWER_DCDCFORCE_FORCEON_Pos) /*!< Bit mask of FORCEON field. */
AnnaBridge 156:ff21514d8981 3847 #define POWER_DCDCFORCE_FORCEON_NoForce (0UL) /*!< No force. */
AnnaBridge 156:ff21514d8981 3848 #define POWER_DCDCFORCE_FORCEON_Force (1UL) /*!< Force. */
AnnaBridge 156:ff21514d8981 3849
AnnaBridge 156:ff21514d8981 3850 /* Bit 0 : DCDC power-up force off. */
AnnaBridge 156:ff21514d8981 3851 #define POWER_DCDCFORCE_FORCEOFF_Pos (0UL) /*!< Position of FORCEOFF field. */
AnnaBridge 156:ff21514d8981 3852 #define POWER_DCDCFORCE_FORCEOFF_Msk (0x1UL << POWER_DCDCFORCE_FORCEOFF_Pos) /*!< Bit mask of FORCEOFF field. */
AnnaBridge 156:ff21514d8981 3853 #define POWER_DCDCFORCE_FORCEOFF_NoForce (0UL) /*!< No force. */
AnnaBridge 156:ff21514d8981 3854 #define POWER_DCDCFORCE_FORCEOFF_Force (1UL) /*!< Force. */
AnnaBridge 156:ff21514d8981 3855
AnnaBridge 156:ff21514d8981 3856
AnnaBridge 156:ff21514d8981 3857 /* Peripheral: PPI */
AnnaBridge 156:ff21514d8981 3858 /* Description: PPI controller. */
AnnaBridge 156:ff21514d8981 3859
AnnaBridge 156:ff21514d8981 3860 /* Register: PPI_CHEN */
AnnaBridge 156:ff21514d8981 3861 /* Description: Channel enable. */
AnnaBridge 156:ff21514d8981 3862
AnnaBridge 156:ff21514d8981 3863 /* Bit 31 : Enable PPI channel 31. */
AnnaBridge 156:ff21514d8981 3864 #define PPI_CHEN_CH31_Pos (31UL) /*!< Position of CH31 field. */
AnnaBridge 156:ff21514d8981 3865 #define PPI_CHEN_CH31_Msk (0x1UL << PPI_CHEN_CH31_Pos) /*!< Bit mask of CH31 field. */
AnnaBridge 156:ff21514d8981 3866 #define PPI_CHEN_CH31_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 3867 #define PPI_CHEN_CH31_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 3868
AnnaBridge 156:ff21514d8981 3869 /* Bit 30 : Enable PPI channel 30. */
AnnaBridge 156:ff21514d8981 3870 #define PPI_CHEN_CH30_Pos (30UL) /*!< Position of CH30 field. */
AnnaBridge 156:ff21514d8981 3871 #define PPI_CHEN_CH30_Msk (0x1UL << PPI_CHEN_CH30_Pos) /*!< Bit mask of CH30 field. */
AnnaBridge 156:ff21514d8981 3872 #define PPI_CHEN_CH30_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 3873 #define PPI_CHEN_CH30_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 3874
AnnaBridge 156:ff21514d8981 3875 /* Bit 29 : Enable PPI channel 29. */
AnnaBridge 156:ff21514d8981 3876 #define PPI_CHEN_CH29_Pos (29UL) /*!< Position of CH29 field. */
AnnaBridge 156:ff21514d8981 3877 #define PPI_CHEN_CH29_Msk (0x1UL << PPI_CHEN_CH29_Pos) /*!< Bit mask of CH29 field. */
AnnaBridge 156:ff21514d8981 3878 #define PPI_CHEN_CH29_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 3879 #define PPI_CHEN_CH29_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 3880
AnnaBridge 156:ff21514d8981 3881 /* Bit 28 : Enable PPI channel 28. */
AnnaBridge 156:ff21514d8981 3882 #define PPI_CHEN_CH28_Pos (28UL) /*!< Position of CH28 field. */
AnnaBridge 156:ff21514d8981 3883 #define PPI_CHEN_CH28_Msk (0x1UL << PPI_CHEN_CH28_Pos) /*!< Bit mask of CH28 field. */
AnnaBridge 156:ff21514d8981 3884 #define PPI_CHEN_CH28_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 3885 #define PPI_CHEN_CH28_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 3886
AnnaBridge 156:ff21514d8981 3887 /* Bit 27 : Enable PPI channel 27. */
AnnaBridge 156:ff21514d8981 3888 #define PPI_CHEN_CH27_Pos (27UL) /*!< Position of CH27 field. */
AnnaBridge 156:ff21514d8981 3889 #define PPI_CHEN_CH27_Msk (0x1UL << PPI_CHEN_CH27_Pos) /*!< Bit mask of CH27 field. */
AnnaBridge 156:ff21514d8981 3890 #define PPI_CHEN_CH27_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 3891 #define PPI_CHEN_CH27_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 3892
AnnaBridge 156:ff21514d8981 3893 /* Bit 26 : Enable PPI channel 26. */
AnnaBridge 156:ff21514d8981 3894 #define PPI_CHEN_CH26_Pos (26UL) /*!< Position of CH26 field. */
AnnaBridge 156:ff21514d8981 3895 #define PPI_CHEN_CH26_Msk (0x1UL << PPI_CHEN_CH26_Pos) /*!< Bit mask of CH26 field. */
AnnaBridge 156:ff21514d8981 3896 #define PPI_CHEN_CH26_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 3897 #define PPI_CHEN_CH26_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 3898
AnnaBridge 156:ff21514d8981 3899 /* Bit 25 : Enable PPI channel 25. */
AnnaBridge 156:ff21514d8981 3900 #define PPI_CHEN_CH25_Pos (25UL) /*!< Position of CH25 field. */
AnnaBridge 156:ff21514d8981 3901 #define PPI_CHEN_CH25_Msk (0x1UL << PPI_CHEN_CH25_Pos) /*!< Bit mask of CH25 field. */
AnnaBridge 156:ff21514d8981 3902 #define PPI_CHEN_CH25_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 3903 #define PPI_CHEN_CH25_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 3904
AnnaBridge 156:ff21514d8981 3905 /* Bit 24 : Enable PPI channel 24. */
AnnaBridge 156:ff21514d8981 3906 #define PPI_CHEN_CH24_Pos (24UL) /*!< Position of CH24 field. */
AnnaBridge 156:ff21514d8981 3907 #define PPI_CHEN_CH24_Msk (0x1UL << PPI_CHEN_CH24_Pos) /*!< Bit mask of CH24 field. */
AnnaBridge 156:ff21514d8981 3908 #define PPI_CHEN_CH24_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 3909 #define PPI_CHEN_CH24_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 3910
AnnaBridge 156:ff21514d8981 3911 /* Bit 23 : Enable PPI channel 23. */
AnnaBridge 156:ff21514d8981 3912 #define PPI_CHEN_CH23_Pos (23UL) /*!< Position of CH23 field. */
AnnaBridge 156:ff21514d8981 3913 #define PPI_CHEN_CH23_Msk (0x1UL << PPI_CHEN_CH23_Pos) /*!< Bit mask of CH23 field. */
AnnaBridge 156:ff21514d8981 3914 #define PPI_CHEN_CH23_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 3915 #define PPI_CHEN_CH23_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 3916
AnnaBridge 156:ff21514d8981 3917 /* Bit 22 : Enable PPI channel 22. */
AnnaBridge 156:ff21514d8981 3918 #define PPI_CHEN_CH22_Pos (22UL) /*!< Position of CH22 field. */
AnnaBridge 156:ff21514d8981 3919 #define PPI_CHEN_CH22_Msk (0x1UL << PPI_CHEN_CH22_Pos) /*!< Bit mask of CH22 field. */
AnnaBridge 156:ff21514d8981 3920 #define PPI_CHEN_CH22_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 3921 #define PPI_CHEN_CH22_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 3922
AnnaBridge 156:ff21514d8981 3923 /* Bit 21 : Enable PPI channel 21. */
AnnaBridge 156:ff21514d8981 3924 #define PPI_CHEN_CH21_Pos (21UL) /*!< Position of CH21 field. */
AnnaBridge 156:ff21514d8981 3925 #define PPI_CHEN_CH21_Msk (0x1UL << PPI_CHEN_CH21_Pos) /*!< Bit mask of CH21 field. */
AnnaBridge 156:ff21514d8981 3926 #define PPI_CHEN_CH21_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 3927 #define PPI_CHEN_CH21_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 3928
AnnaBridge 156:ff21514d8981 3929 /* Bit 20 : Enable PPI channel 20. */
AnnaBridge 156:ff21514d8981 3930 #define PPI_CHEN_CH20_Pos (20UL) /*!< Position of CH20 field. */
AnnaBridge 156:ff21514d8981 3931 #define PPI_CHEN_CH20_Msk (0x1UL << PPI_CHEN_CH20_Pos) /*!< Bit mask of CH20 field. */
AnnaBridge 156:ff21514d8981 3932 #define PPI_CHEN_CH20_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 3933 #define PPI_CHEN_CH20_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 3934
AnnaBridge 156:ff21514d8981 3935 /* Bit 15 : Enable PPI channel 15. */
AnnaBridge 156:ff21514d8981 3936 #define PPI_CHEN_CH15_Pos (15UL) /*!< Position of CH15 field. */
AnnaBridge 156:ff21514d8981 3937 #define PPI_CHEN_CH15_Msk (0x1UL << PPI_CHEN_CH15_Pos) /*!< Bit mask of CH15 field. */
AnnaBridge 156:ff21514d8981 3938 #define PPI_CHEN_CH15_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 3939 #define PPI_CHEN_CH15_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 3940
AnnaBridge 156:ff21514d8981 3941 /* Bit 14 : Enable PPI channel 14. */
AnnaBridge 156:ff21514d8981 3942 #define PPI_CHEN_CH14_Pos (14UL) /*!< Position of CH14 field. */
AnnaBridge 156:ff21514d8981 3943 #define PPI_CHEN_CH14_Msk (0x1UL << PPI_CHEN_CH14_Pos) /*!< Bit mask of CH14 field. */
AnnaBridge 156:ff21514d8981 3944 #define PPI_CHEN_CH14_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 3945 #define PPI_CHEN_CH14_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 3946
AnnaBridge 156:ff21514d8981 3947 /* Bit 13 : Enable PPI channel 13. */
AnnaBridge 156:ff21514d8981 3948 #define PPI_CHEN_CH13_Pos (13UL) /*!< Position of CH13 field. */
AnnaBridge 156:ff21514d8981 3949 #define PPI_CHEN_CH13_Msk (0x1UL << PPI_CHEN_CH13_Pos) /*!< Bit mask of CH13 field. */
AnnaBridge 156:ff21514d8981 3950 #define PPI_CHEN_CH13_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 3951 #define PPI_CHEN_CH13_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 3952
AnnaBridge 156:ff21514d8981 3953 /* Bit 12 : Enable PPI channel 12. */
AnnaBridge 156:ff21514d8981 3954 #define PPI_CHEN_CH12_Pos (12UL) /*!< Position of CH12 field. */
AnnaBridge 156:ff21514d8981 3955 #define PPI_CHEN_CH12_Msk (0x1UL << PPI_CHEN_CH12_Pos) /*!< Bit mask of CH12 field. */
AnnaBridge 156:ff21514d8981 3956 #define PPI_CHEN_CH12_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 3957 #define PPI_CHEN_CH12_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 3958
AnnaBridge 156:ff21514d8981 3959 /* Bit 11 : Enable PPI channel 11. */
AnnaBridge 156:ff21514d8981 3960 #define PPI_CHEN_CH11_Pos (11UL) /*!< Position of CH11 field. */
AnnaBridge 156:ff21514d8981 3961 #define PPI_CHEN_CH11_Msk (0x1UL << PPI_CHEN_CH11_Pos) /*!< Bit mask of CH11 field. */
AnnaBridge 156:ff21514d8981 3962 #define PPI_CHEN_CH11_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 3963 #define PPI_CHEN_CH11_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 3964
AnnaBridge 156:ff21514d8981 3965 /* Bit 10 : Enable PPI channel 10. */
AnnaBridge 156:ff21514d8981 3966 #define PPI_CHEN_CH10_Pos (10UL) /*!< Position of CH10 field. */
AnnaBridge 156:ff21514d8981 3967 #define PPI_CHEN_CH10_Msk (0x1UL << PPI_CHEN_CH10_Pos) /*!< Bit mask of CH10 field. */
AnnaBridge 156:ff21514d8981 3968 #define PPI_CHEN_CH10_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 3969 #define PPI_CHEN_CH10_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 3970
AnnaBridge 156:ff21514d8981 3971 /* Bit 9 : Enable PPI channel 9. */
AnnaBridge 156:ff21514d8981 3972 #define PPI_CHEN_CH9_Pos (9UL) /*!< Position of CH9 field. */
AnnaBridge 156:ff21514d8981 3973 #define PPI_CHEN_CH9_Msk (0x1UL << PPI_CHEN_CH9_Pos) /*!< Bit mask of CH9 field. */
AnnaBridge 156:ff21514d8981 3974 #define PPI_CHEN_CH9_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 3975 #define PPI_CHEN_CH9_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 3976
AnnaBridge 156:ff21514d8981 3977 /* Bit 8 : Enable PPI channel 8. */
AnnaBridge 156:ff21514d8981 3978 #define PPI_CHEN_CH8_Pos (8UL) /*!< Position of CH8 field. */
AnnaBridge 156:ff21514d8981 3979 #define PPI_CHEN_CH8_Msk (0x1UL << PPI_CHEN_CH8_Pos) /*!< Bit mask of CH8 field. */
AnnaBridge 156:ff21514d8981 3980 #define PPI_CHEN_CH8_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 3981 #define PPI_CHEN_CH8_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 3982
AnnaBridge 156:ff21514d8981 3983 /* Bit 7 : Enable PPI channel 7. */
AnnaBridge 156:ff21514d8981 3984 #define PPI_CHEN_CH7_Pos (7UL) /*!< Position of CH7 field. */
AnnaBridge 156:ff21514d8981 3985 #define PPI_CHEN_CH7_Msk (0x1UL << PPI_CHEN_CH7_Pos) /*!< Bit mask of CH7 field. */
AnnaBridge 156:ff21514d8981 3986 #define PPI_CHEN_CH7_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 3987 #define PPI_CHEN_CH7_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 3988
AnnaBridge 156:ff21514d8981 3989 /* Bit 6 : Enable PPI channel 6. */
AnnaBridge 156:ff21514d8981 3990 #define PPI_CHEN_CH6_Pos (6UL) /*!< Position of CH6 field. */
AnnaBridge 156:ff21514d8981 3991 #define PPI_CHEN_CH6_Msk (0x1UL << PPI_CHEN_CH6_Pos) /*!< Bit mask of CH6 field. */
AnnaBridge 156:ff21514d8981 3992 #define PPI_CHEN_CH6_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 3993 #define PPI_CHEN_CH6_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 3994
AnnaBridge 156:ff21514d8981 3995 /* Bit 5 : Enable PPI channel 5. */
AnnaBridge 156:ff21514d8981 3996 #define PPI_CHEN_CH5_Pos (5UL) /*!< Position of CH5 field. */
AnnaBridge 156:ff21514d8981 3997 #define PPI_CHEN_CH5_Msk (0x1UL << PPI_CHEN_CH5_Pos) /*!< Bit mask of CH5 field. */
AnnaBridge 156:ff21514d8981 3998 #define PPI_CHEN_CH5_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 3999 #define PPI_CHEN_CH5_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4000
AnnaBridge 156:ff21514d8981 4001 /* Bit 4 : Enable PPI channel 4. */
AnnaBridge 156:ff21514d8981 4002 #define PPI_CHEN_CH4_Pos (4UL) /*!< Position of CH4 field. */
AnnaBridge 156:ff21514d8981 4003 #define PPI_CHEN_CH4_Msk (0x1UL << PPI_CHEN_CH4_Pos) /*!< Bit mask of CH4 field. */
AnnaBridge 156:ff21514d8981 4004 #define PPI_CHEN_CH4_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4005 #define PPI_CHEN_CH4_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4006
AnnaBridge 156:ff21514d8981 4007 /* Bit 3 : Enable PPI channel 3. */
AnnaBridge 156:ff21514d8981 4008 #define PPI_CHEN_CH3_Pos (3UL) /*!< Position of CH3 field. */
AnnaBridge 156:ff21514d8981 4009 #define PPI_CHEN_CH3_Msk (0x1UL << PPI_CHEN_CH3_Pos) /*!< Bit mask of CH3 field. */
AnnaBridge 156:ff21514d8981 4010 #define PPI_CHEN_CH3_Disabled (0UL) /*!< Channel disabled */
AnnaBridge 156:ff21514d8981 4011 #define PPI_CHEN_CH3_Enabled (1UL) /*!< Channel enabled */
AnnaBridge 156:ff21514d8981 4012
AnnaBridge 156:ff21514d8981 4013 /* Bit 2 : Enable PPI channel 2. */
AnnaBridge 156:ff21514d8981 4014 #define PPI_CHEN_CH2_Pos (2UL) /*!< Position of CH2 field. */
AnnaBridge 156:ff21514d8981 4015 #define PPI_CHEN_CH2_Msk (0x1UL << PPI_CHEN_CH2_Pos) /*!< Bit mask of CH2 field. */
AnnaBridge 156:ff21514d8981 4016 #define PPI_CHEN_CH2_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4017 #define PPI_CHEN_CH2_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4018
AnnaBridge 156:ff21514d8981 4019 /* Bit 1 : Enable PPI channel 1. */
AnnaBridge 156:ff21514d8981 4020 #define PPI_CHEN_CH1_Pos (1UL) /*!< Position of CH1 field. */
AnnaBridge 156:ff21514d8981 4021 #define PPI_CHEN_CH1_Msk (0x1UL << PPI_CHEN_CH1_Pos) /*!< Bit mask of CH1 field. */
AnnaBridge 156:ff21514d8981 4022 #define PPI_CHEN_CH1_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4023 #define PPI_CHEN_CH1_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4024
AnnaBridge 156:ff21514d8981 4025 /* Bit 0 : Enable PPI channel 0. */
AnnaBridge 156:ff21514d8981 4026 #define PPI_CHEN_CH0_Pos (0UL) /*!< Position of CH0 field. */
AnnaBridge 156:ff21514d8981 4027 #define PPI_CHEN_CH0_Msk (0x1UL << PPI_CHEN_CH0_Pos) /*!< Bit mask of CH0 field. */
AnnaBridge 156:ff21514d8981 4028 #define PPI_CHEN_CH0_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4029 #define PPI_CHEN_CH0_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4030
AnnaBridge 156:ff21514d8981 4031 /* Register: PPI_CHENSET */
AnnaBridge 156:ff21514d8981 4032 /* Description: Channel enable set. */
AnnaBridge 156:ff21514d8981 4033
AnnaBridge 156:ff21514d8981 4034 /* Bit 31 : Enable PPI channel 31. */
AnnaBridge 156:ff21514d8981 4035 #define PPI_CHENSET_CH31_Pos (31UL) /*!< Position of CH31 field. */
AnnaBridge 156:ff21514d8981 4036 #define PPI_CHENSET_CH31_Msk (0x1UL << PPI_CHENSET_CH31_Pos) /*!< Bit mask of CH31 field. */
AnnaBridge 156:ff21514d8981 4037 #define PPI_CHENSET_CH31_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4038 #define PPI_CHENSET_CH31_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4039 #define PPI_CHENSET_CH31_Set (1UL) /*!< Enable channel on write. */
AnnaBridge 156:ff21514d8981 4040
AnnaBridge 156:ff21514d8981 4041 /* Bit 30 : Enable PPI channel 30. */
AnnaBridge 156:ff21514d8981 4042 #define PPI_CHENSET_CH30_Pos (30UL) /*!< Position of CH30 field. */
AnnaBridge 156:ff21514d8981 4043 #define PPI_CHENSET_CH30_Msk (0x1UL << PPI_CHENSET_CH30_Pos) /*!< Bit mask of CH30 field. */
AnnaBridge 156:ff21514d8981 4044 #define PPI_CHENSET_CH30_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4045 #define PPI_CHENSET_CH30_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4046 #define PPI_CHENSET_CH30_Set (1UL) /*!< Enable channel on write. */
AnnaBridge 156:ff21514d8981 4047
AnnaBridge 156:ff21514d8981 4048 /* Bit 29 : Enable PPI channel 29. */
AnnaBridge 156:ff21514d8981 4049 #define PPI_CHENSET_CH29_Pos (29UL) /*!< Position of CH29 field. */
AnnaBridge 156:ff21514d8981 4050 #define PPI_CHENSET_CH29_Msk (0x1UL << PPI_CHENSET_CH29_Pos) /*!< Bit mask of CH29 field. */
AnnaBridge 156:ff21514d8981 4051 #define PPI_CHENSET_CH29_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4052 #define PPI_CHENSET_CH29_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4053 #define PPI_CHENSET_CH29_Set (1UL) /*!< Enable channel on write. */
AnnaBridge 156:ff21514d8981 4054
AnnaBridge 156:ff21514d8981 4055 /* Bit 28 : Enable PPI channel 28. */
AnnaBridge 156:ff21514d8981 4056 #define PPI_CHENSET_CH28_Pos (28UL) /*!< Position of CH28 field. */
AnnaBridge 156:ff21514d8981 4057 #define PPI_CHENSET_CH28_Msk (0x1UL << PPI_CHENSET_CH28_Pos) /*!< Bit mask of CH28 field. */
AnnaBridge 156:ff21514d8981 4058 #define PPI_CHENSET_CH28_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4059 #define PPI_CHENSET_CH28_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4060 #define PPI_CHENSET_CH28_Set (1UL) /*!< Enable channel on write. */
AnnaBridge 156:ff21514d8981 4061
AnnaBridge 156:ff21514d8981 4062 /* Bit 27 : Enable PPI channel 27. */
AnnaBridge 156:ff21514d8981 4063 #define PPI_CHENSET_CH27_Pos (27UL) /*!< Position of CH27 field. */
AnnaBridge 156:ff21514d8981 4064 #define PPI_CHENSET_CH27_Msk (0x1UL << PPI_CHENSET_CH27_Pos) /*!< Bit mask of CH27 field. */
AnnaBridge 156:ff21514d8981 4065 #define PPI_CHENSET_CH27_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4066 #define PPI_CHENSET_CH27_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4067 #define PPI_CHENSET_CH27_Set (1UL) /*!< Enable channel on write. */
AnnaBridge 156:ff21514d8981 4068
AnnaBridge 156:ff21514d8981 4069 /* Bit 26 : Enable PPI channel 26. */
AnnaBridge 156:ff21514d8981 4070 #define PPI_CHENSET_CH26_Pos (26UL) /*!< Position of CH26 field. */
AnnaBridge 156:ff21514d8981 4071 #define PPI_CHENSET_CH26_Msk (0x1UL << PPI_CHENSET_CH26_Pos) /*!< Bit mask of CH26 field. */
AnnaBridge 156:ff21514d8981 4072 #define PPI_CHENSET_CH26_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4073 #define PPI_CHENSET_CH26_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4074 #define PPI_CHENSET_CH26_Set (1UL) /*!< Enable channel on write. */
AnnaBridge 156:ff21514d8981 4075
AnnaBridge 156:ff21514d8981 4076 /* Bit 25 : Enable PPI channel 25. */
AnnaBridge 156:ff21514d8981 4077 #define PPI_CHENSET_CH25_Pos (25UL) /*!< Position of CH25 field. */
AnnaBridge 156:ff21514d8981 4078 #define PPI_CHENSET_CH25_Msk (0x1UL << PPI_CHENSET_CH25_Pos) /*!< Bit mask of CH25 field. */
AnnaBridge 156:ff21514d8981 4079 #define PPI_CHENSET_CH25_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4080 #define PPI_CHENSET_CH25_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4081 #define PPI_CHENSET_CH25_Set (1UL) /*!< Enable channel on write. */
AnnaBridge 156:ff21514d8981 4082
AnnaBridge 156:ff21514d8981 4083 /* Bit 24 : Enable PPI channel 24. */
AnnaBridge 156:ff21514d8981 4084 #define PPI_CHENSET_CH24_Pos (24UL) /*!< Position of CH24 field. */
AnnaBridge 156:ff21514d8981 4085 #define PPI_CHENSET_CH24_Msk (0x1UL << PPI_CHENSET_CH24_Pos) /*!< Bit mask of CH24 field. */
AnnaBridge 156:ff21514d8981 4086 #define PPI_CHENSET_CH24_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4087 #define PPI_CHENSET_CH24_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4088 #define PPI_CHENSET_CH24_Set (1UL) /*!< Enable channel on write. */
AnnaBridge 156:ff21514d8981 4089
AnnaBridge 156:ff21514d8981 4090 /* Bit 23 : Enable PPI channel 23. */
AnnaBridge 156:ff21514d8981 4091 #define PPI_CHENSET_CH23_Pos (23UL) /*!< Position of CH23 field. */
AnnaBridge 156:ff21514d8981 4092 #define PPI_CHENSET_CH23_Msk (0x1UL << PPI_CHENSET_CH23_Pos) /*!< Bit mask of CH23 field. */
AnnaBridge 156:ff21514d8981 4093 #define PPI_CHENSET_CH23_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4094 #define PPI_CHENSET_CH23_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4095 #define PPI_CHENSET_CH23_Set (1UL) /*!< Enable channel on write. */
AnnaBridge 156:ff21514d8981 4096
AnnaBridge 156:ff21514d8981 4097 /* Bit 22 : Enable PPI channel 22. */
AnnaBridge 156:ff21514d8981 4098 #define PPI_CHENSET_CH22_Pos (22UL) /*!< Position of CH22 field. */
AnnaBridge 156:ff21514d8981 4099 #define PPI_CHENSET_CH22_Msk (0x1UL << PPI_CHENSET_CH22_Pos) /*!< Bit mask of CH22 field. */
AnnaBridge 156:ff21514d8981 4100 #define PPI_CHENSET_CH22_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4101 #define PPI_CHENSET_CH22_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4102 #define PPI_CHENSET_CH22_Set (1UL) /*!< Enable channel on write. */
AnnaBridge 156:ff21514d8981 4103
AnnaBridge 156:ff21514d8981 4104 /* Bit 21 : Enable PPI channel 21. */
AnnaBridge 156:ff21514d8981 4105 #define PPI_CHENSET_CH21_Pos (21UL) /*!< Position of CH21 field. */
AnnaBridge 156:ff21514d8981 4106 #define PPI_CHENSET_CH21_Msk (0x1UL << PPI_CHENSET_CH21_Pos) /*!< Bit mask of CH21 field. */
AnnaBridge 156:ff21514d8981 4107 #define PPI_CHENSET_CH21_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4108 #define PPI_CHENSET_CH21_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4109 #define PPI_CHENSET_CH21_Set (1UL) /*!< Enable channel on write. */
AnnaBridge 156:ff21514d8981 4110
AnnaBridge 156:ff21514d8981 4111 /* Bit 20 : Enable PPI channel 20. */
AnnaBridge 156:ff21514d8981 4112 #define PPI_CHENSET_CH20_Pos (20UL) /*!< Position of CH20 field. */
AnnaBridge 156:ff21514d8981 4113 #define PPI_CHENSET_CH20_Msk (0x1UL << PPI_CHENSET_CH20_Pos) /*!< Bit mask of CH20 field. */
AnnaBridge 156:ff21514d8981 4114 #define PPI_CHENSET_CH20_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4115 #define PPI_CHENSET_CH20_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4116 #define PPI_CHENSET_CH20_Set (1UL) /*!< Enable channel on write. */
AnnaBridge 156:ff21514d8981 4117
AnnaBridge 156:ff21514d8981 4118 /* Bit 15 : Enable PPI channel 15. */
AnnaBridge 156:ff21514d8981 4119 #define PPI_CHENSET_CH15_Pos (15UL) /*!< Position of CH15 field. */
AnnaBridge 156:ff21514d8981 4120 #define PPI_CHENSET_CH15_Msk (0x1UL << PPI_CHENSET_CH15_Pos) /*!< Bit mask of CH15 field. */
AnnaBridge 156:ff21514d8981 4121 #define PPI_CHENSET_CH15_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4122 #define PPI_CHENSET_CH15_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4123 #define PPI_CHENSET_CH15_Set (1UL) /*!< Enable channel on write. */
AnnaBridge 156:ff21514d8981 4124
AnnaBridge 156:ff21514d8981 4125 /* Bit 14 : Enable PPI channel 14. */
AnnaBridge 156:ff21514d8981 4126 #define PPI_CHENSET_CH14_Pos (14UL) /*!< Position of CH14 field. */
AnnaBridge 156:ff21514d8981 4127 #define PPI_CHENSET_CH14_Msk (0x1UL << PPI_CHENSET_CH14_Pos) /*!< Bit mask of CH14 field. */
AnnaBridge 156:ff21514d8981 4128 #define PPI_CHENSET_CH14_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4129 #define PPI_CHENSET_CH14_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4130 #define PPI_CHENSET_CH14_Set (1UL) /*!< Enable channel on write. */
AnnaBridge 156:ff21514d8981 4131
AnnaBridge 156:ff21514d8981 4132 /* Bit 13 : Enable PPI channel 13. */
AnnaBridge 156:ff21514d8981 4133 #define PPI_CHENSET_CH13_Pos (13UL) /*!< Position of CH13 field. */
AnnaBridge 156:ff21514d8981 4134 #define PPI_CHENSET_CH13_Msk (0x1UL << PPI_CHENSET_CH13_Pos) /*!< Bit mask of CH13 field. */
AnnaBridge 156:ff21514d8981 4135 #define PPI_CHENSET_CH13_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4136 #define PPI_CHENSET_CH13_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4137 #define PPI_CHENSET_CH13_Set (1UL) /*!< Enable channel on write. */
AnnaBridge 156:ff21514d8981 4138
AnnaBridge 156:ff21514d8981 4139 /* Bit 12 : Enable PPI channel 12. */
AnnaBridge 156:ff21514d8981 4140 #define PPI_CHENSET_CH12_Pos (12UL) /*!< Position of CH12 field. */
AnnaBridge 156:ff21514d8981 4141 #define PPI_CHENSET_CH12_Msk (0x1UL << PPI_CHENSET_CH12_Pos) /*!< Bit mask of CH12 field. */
AnnaBridge 156:ff21514d8981 4142 #define PPI_CHENSET_CH12_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4143 #define PPI_CHENSET_CH12_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4144 #define PPI_CHENSET_CH12_Set (1UL) /*!< Enable channel on write. */
AnnaBridge 156:ff21514d8981 4145
AnnaBridge 156:ff21514d8981 4146 /* Bit 11 : Enable PPI channel 11. */
AnnaBridge 156:ff21514d8981 4147 #define PPI_CHENSET_CH11_Pos (11UL) /*!< Position of CH11 field. */
AnnaBridge 156:ff21514d8981 4148 #define PPI_CHENSET_CH11_Msk (0x1UL << PPI_CHENSET_CH11_Pos) /*!< Bit mask of CH11 field. */
AnnaBridge 156:ff21514d8981 4149 #define PPI_CHENSET_CH11_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4150 #define PPI_CHENSET_CH11_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4151 #define PPI_CHENSET_CH11_Set (1UL) /*!< Enable channel on write. */
AnnaBridge 156:ff21514d8981 4152
AnnaBridge 156:ff21514d8981 4153 /* Bit 10 : Enable PPI channel 10. */
AnnaBridge 156:ff21514d8981 4154 #define PPI_CHENSET_CH10_Pos (10UL) /*!< Position of CH10 field. */
AnnaBridge 156:ff21514d8981 4155 #define PPI_CHENSET_CH10_Msk (0x1UL << PPI_CHENSET_CH10_Pos) /*!< Bit mask of CH10 field. */
AnnaBridge 156:ff21514d8981 4156 #define PPI_CHENSET_CH10_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4157 #define PPI_CHENSET_CH10_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4158 #define PPI_CHENSET_CH10_Set (1UL) /*!< Enable channel on write. */
AnnaBridge 156:ff21514d8981 4159
AnnaBridge 156:ff21514d8981 4160 /* Bit 9 : Enable PPI channel 9. */
AnnaBridge 156:ff21514d8981 4161 #define PPI_CHENSET_CH9_Pos (9UL) /*!< Position of CH9 field. */
AnnaBridge 156:ff21514d8981 4162 #define PPI_CHENSET_CH9_Msk (0x1UL << PPI_CHENSET_CH9_Pos) /*!< Bit mask of CH9 field. */
AnnaBridge 156:ff21514d8981 4163 #define PPI_CHENSET_CH9_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4164 #define PPI_CHENSET_CH9_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4165 #define PPI_CHENSET_CH9_Set (1UL) /*!< Enable channel on write. */
AnnaBridge 156:ff21514d8981 4166
AnnaBridge 156:ff21514d8981 4167 /* Bit 8 : Enable PPI channel 8. */
AnnaBridge 156:ff21514d8981 4168 #define PPI_CHENSET_CH8_Pos (8UL) /*!< Position of CH8 field. */
AnnaBridge 156:ff21514d8981 4169 #define PPI_CHENSET_CH8_Msk (0x1UL << PPI_CHENSET_CH8_Pos) /*!< Bit mask of CH8 field. */
AnnaBridge 156:ff21514d8981 4170 #define PPI_CHENSET_CH8_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4171 #define PPI_CHENSET_CH8_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4172 #define PPI_CHENSET_CH8_Set (1UL) /*!< Enable channel on write. */
AnnaBridge 156:ff21514d8981 4173
AnnaBridge 156:ff21514d8981 4174 /* Bit 7 : Enable PPI channel 7. */
AnnaBridge 156:ff21514d8981 4175 #define PPI_CHENSET_CH7_Pos (7UL) /*!< Position of CH7 field. */
AnnaBridge 156:ff21514d8981 4176 #define PPI_CHENSET_CH7_Msk (0x1UL << PPI_CHENSET_CH7_Pos) /*!< Bit mask of CH7 field. */
AnnaBridge 156:ff21514d8981 4177 #define PPI_CHENSET_CH7_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4178 #define PPI_CHENSET_CH7_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4179 #define PPI_CHENSET_CH7_Set (1UL) /*!< Enable channel on write. */
AnnaBridge 156:ff21514d8981 4180
AnnaBridge 156:ff21514d8981 4181 /* Bit 6 : Enable PPI channel 6. */
AnnaBridge 156:ff21514d8981 4182 #define PPI_CHENSET_CH6_Pos (6UL) /*!< Position of CH6 field. */
AnnaBridge 156:ff21514d8981 4183 #define PPI_CHENSET_CH6_Msk (0x1UL << PPI_CHENSET_CH6_Pos) /*!< Bit mask of CH6 field. */
AnnaBridge 156:ff21514d8981 4184 #define PPI_CHENSET_CH6_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4185 #define PPI_CHENSET_CH6_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4186 #define PPI_CHENSET_CH6_Set (1UL) /*!< Enable channel on write. */
AnnaBridge 156:ff21514d8981 4187
AnnaBridge 156:ff21514d8981 4188 /* Bit 5 : Enable PPI channel 5. */
AnnaBridge 156:ff21514d8981 4189 #define PPI_CHENSET_CH5_Pos (5UL) /*!< Position of CH5 field. */
AnnaBridge 156:ff21514d8981 4190 #define PPI_CHENSET_CH5_Msk (0x1UL << PPI_CHENSET_CH5_Pos) /*!< Bit mask of CH5 field. */
AnnaBridge 156:ff21514d8981 4191 #define PPI_CHENSET_CH5_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4192 #define PPI_CHENSET_CH5_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4193 #define PPI_CHENSET_CH5_Set (1UL) /*!< Enable channel on write. */
AnnaBridge 156:ff21514d8981 4194
AnnaBridge 156:ff21514d8981 4195 /* Bit 4 : Enable PPI channel 4. */
AnnaBridge 156:ff21514d8981 4196 #define PPI_CHENSET_CH4_Pos (4UL) /*!< Position of CH4 field. */
AnnaBridge 156:ff21514d8981 4197 #define PPI_CHENSET_CH4_Msk (0x1UL << PPI_CHENSET_CH4_Pos) /*!< Bit mask of CH4 field. */
AnnaBridge 156:ff21514d8981 4198 #define PPI_CHENSET_CH4_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4199 #define PPI_CHENSET_CH4_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4200 #define PPI_CHENSET_CH4_Set (1UL) /*!< Enable channel on write. */
AnnaBridge 156:ff21514d8981 4201
AnnaBridge 156:ff21514d8981 4202 /* Bit 3 : Enable PPI channel 3. */
AnnaBridge 156:ff21514d8981 4203 #define PPI_CHENSET_CH3_Pos (3UL) /*!< Position of CH3 field. */
AnnaBridge 156:ff21514d8981 4204 #define PPI_CHENSET_CH3_Msk (0x1UL << PPI_CHENSET_CH3_Pos) /*!< Bit mask of CH3 field. */
AnnaBridge 156:ff21514d8981 4205 #define PPI_CHENSET_CH3_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4206 #define PPI_CHENSET_CH3_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4207 #define PPI_CHENSET_CH3_Set (1UL) /*!< Enable channel on write. */
AnnaBridge 156:ff21514d8981 4208
AnnaBridge 156:ff21514d8981 4209 /* Bit 2 : Enable PPI channel 2. */
AnnaBridge 156:ff21514d8981 4210 #define PPI_CHENSET_CH2_Pos (2UL) /*!< Position of CH2 field. */
AnnaBridge 156:ff21514d8981 4211 #define PPI_CHENSET_CH2_Msk (0x1UL << PPI_CHENSET_CH2_Pos) /*!< Bit mask of CH2 field. */
AnnaBridge 156:ff21514d8981 4212 #define PPI_CHENSET_CH2_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4213 #define PPI_CHENSET_CH2_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4214 #define PPI_CHENSET_CH2_Set (1UL) /*!< Enable channel on write. */
AnnaBridge 156:ff21514d8981 4215
AnnaBridge 156:ff21514d8981 4216 /* Bit 1 : Enable PPI channel 1. */
AnnaBridge 156:ff21514d8981 4217 #define PPI_CHENSET_CH1_Pos (1UL) /*!< Position of CH1 field. */
AnnaBridge 156:ff21514d8981 4218 #define PPI_CHENSET_CH1_Msk (0x1UL << PPI_CHENSET_CH1_Pos) /*!< Bit mask of CH1 field. */
AnnaBridge 156:ff21514d8981 4219 #define PPI_CHENSET_CH1_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4220 #define PPI_CHENSET_CH1_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4221 #define PPI_CHENSET_CH1_Set (1UL) /*!< Enable channel on write. */
AnnaBridge 156:ff21514d8981 4222
AnnaBridge 156:ff21514d8981 4223 /* Bit 0 : Enable PPI channel 0. */
AnnaBridge 156:ff21514d8981 4224 #define PPI_CHENSET_CH0_Pos (0UL) /*!< Position of CH0 field. */
AnnaBridge 156:ff21514d8981 4225 #define PPI_CHENSET_CH0_Msk (0x1UL << PPI_CHENSET_CH0_Pos) /*!< Bit mask of CH0 field. */
AnnaBridge 156:ff21514d8981 4226 #define PPI_CHENSET_CH0_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4227 #define PPI_CHENSET_CH0_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4228 #define PPI_CHENSET_CH0_Set (1UL) /*!< Enable channel on write. */
AnnaBridge 156:ff21514d8981 4229
AnnaBridge 156:ff21514d8981 4230 /* Register: PPI_CHENCLR */
AnnaBridge 156:ff21514d8981 4231 /* Description: Channel enable clear. */
AnnaBridge 156:ff21514d8981 4232
AnnaBridge 156:ff21514d8981 4233 /* Bit 31 : Disable PPI channel 31. */
AnnaBridge 156:ff21514d8981 4234 #define PPI_CHENCLR_CH31_Pos (31UL) /*!< Position of CH31 field. */
AnnaBridge 156:ff21514d8981 4235 #define PPI_CHENCLR_CH31_Msk (0x1UL << PPI_CHENCLR_CH31_Pos) /*!< Bit mask of CH31 field. */
AnnaBridge 156:ff21514d8981 4236 #define PPI_CHENCLR_CH31_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4237 #define PPI_CHENCLR_CH31_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4238 #define PPI_CHENCLR_CH31_Clear (1UL) /*!< Disable channel on write. */
AnnaBridge 156:ff21514d8981 4239
AnnaBridge 156:ff21514d8981 4240 /* Bit 30 : Disable PPI channel 30. */
AnnaBridge 156:ff21514d8981 4241 #define PPI_CHENCLR_CH30_Pos (30UL) /*!< Position of CH30 field. */
AnnaBridge 156:ff21514d8981 4242 #define PPI_CHENCLR_CH30_Msk (0x1UL << PPI_CHENCLR_CH30_Pos) /*!< Bit mask of CH30 field. */
AnnaBridge 156:ff21514d8981 4243 #define PPI_CHENCLR_CH30_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4244 #define PPI_CHENCLR_CH30_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4245 #define PPI_CHENCLR_CH30_Clear (1UL) /*!< Disable channel on write. */
AnnaBridge 156:ff21514d8981 4246
AnnaBridge 156:ff21514d8981 4247 /* Bit 29 : Disable PPI channel 29. */
AnnaBridge 156:ff21514d8981 4248 #define PPI_CHENCLR_CH29_Pos (29UL) /*!< Position of CH29 field. */
AnnaBridge 156:ff21514d8981 4249 #define PPI_CHENCLR_CH29_Msk (0x1UL << PPI_CHENCLR_CH29_Pos) /*!< Bit mask of CH29 field. */
AnnaBridge 156:ff21514d8981 4250 #define PPI_CHENCLR_CH29_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4251 #define PPI_CHENCLR_CH29_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4252 #define PPI_CHENCLR_CH29_Clear (1UL) /*!< Disable channel on write. */
AnnaBridge 156:ff21514d8981 4253
AnnaBridge 156:ff21514d8981 4254 /* Bit 28 : Disable PPI channel 28. */
AnnaBridge 156:ff21514d8981 4255 #define PPI_CHENCLR_CH28_Pos (28UL) /*!< Position of CH28 field. */
AnnaBridge 156:ff21514d8981 4256 #define PPI_CHENCLR_CH28_Msk (0x1UL << PPI_CHENCLR_CH28_Pos) /*!< Bit mask of CH28 field. */
AnnaBridge 156:ff21514d8981 4257 #define PPI_CHENCLR_CH28_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4258 #define PPI_CHENCLR_CH28_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4259 #define PPI_CHENCLR_CH28_Clear (1UL) /*!< Disable channel on write. */
AnnaBridge 156:ff21514d8981 4260
AnnaBridge 156:ff21514d8981 4261 /* Bit 27 : Disable PPI channel 27. */
AnnaBridge 156:ff21514d8981 4262 #define PPI_CHENCLR_CH27_Pos (27UL) /*!< Position of CH27 field. */
AnnaBridge 156:ff21514d8981 4263 #define PPI_CHENCLR_CH27_Msk (0x1UL << PPI_CHENCLR_CH27_Pos) /*!< Bit mask of CH27 field. */
AnnaBridge 156:ff21514d8981 4264 #define PPI_CHENCLR_CH27_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4265 #define PPI_CHENCLR_CH27_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4266 #define PPI_CHENCLR_CH27_Clear (1UL) /*!< Disable channel on write. */
AnnaBridge 156:ff21514d8981 4267
AnnaBridge 156:ff21514d8981 4268 /* Bit 26 : Disable PPI channel 26. */
AnnaBridge 156:ff21514d8981 4269 #define PPI_CHENCLR_CH26_Pos (26UL) /*!< Position of CH26 field. */
AnnaBridge 156:ff21514d8981 4270 #define PPI_CHENCLR_CH26_Msk (0x1UL << PPI_CHENCLR_CH26_Pos) /*!< Bit mask of CH26 field. */
AnnaBridge 156:ff21514d8981 4271 #define PPI_CHENCLR_CH26_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4272 #define PPI_CHENCLR_CH26_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4273 #define PPI_CHENCLR_CH26_Clear (1UL) /*!< Disable channel on write. */
AnnaBridge 156:ff21514d8981 4274
AnnaBridge 156:ff21514d8981 4275 /* Bit 25 : Disable PPI channel 25. */
AnnaBridge 156:ff21514d8981 4276 #define PPI_CHENCLR_CH25_Pos (25UL) /*!< Position of CH25 field. */
AnnaBridge 156:ff21514d8981 4277 #define PPI_CHENCLR_CH25_Msk (0x1UL << PPI_CHENCLR_CH25_Pos) /*!< Bit mask of CH25 field. */
AnnaBridge 156:ff21514d8981 4278 #define PPI_CHENCLR_CH25_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4279 #define PPI_CHENCLR_CH25_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4280 #define PPI_CHENCLR_CH25_Clear (1UL) /*!< Disable channel on write. */
AnnaBridge 156:ff21514d8981 4281
AnnaBridge 156:ff21514d8981 4282 /* Bit 24 : Disable PPI channel 24. */
AnnaBridge 156:ff21514d8981 4283 #define PPI_CHENCLR_CH24_Pos (24UL) /*!< Position of CH24 field. */
AnnaBridge 156:ff21514d8981 4284 #define PPI_CHENCLR_CH24_Msk (0x1UL << PPI_CHENCLR_CH24_Pos) /*!< Bit mask of CH24 field. */
AnnaBridge 156:ff21514d8981 4285 #define PPI_CHENCLR_CH24_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4286 #define PPI_CHENCLR_CH24_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4287 #define PPI_CHENCLR_CH24_Clear (1UL) /*!< Disable channel on write. */
AnnaBridge 156:ff21514d8981 4288
AnnaBridge 156:ff21514d8981 4289 /* Bit 23 : Disable PPI channel 23. */
AnnaBridge 156:ff21514d8981 4290 #define PPI_CHENCLR_CH23_Pos (23UL) /*!< Position of CH23 field. */
AnnaBridge 156:ff21514d8981 4291 #define PPI_CHENCLR_CH23_Msk (0x1UL << PPI_CHENCLR_CH23_Pos) /*!< Bit mask of CH23 field. */
AnnaBridge 156:ff21514d8981 4292 #define PPI_CHENCLR_CH23_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4293 #define PPI_CHENCLR_CH23_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4294 #define PPI_CHENCLR_CH23_Clear (1UL) /*!< Disable channel on write. */
AnnaBridge 156:ff21514d8981 4295
AnnaBridge 156:ff21514d8981 4296 /* Bit 22 : Disable PPI channel 22. */
AnnaBridge 156:ff21514d8981 4297 #define PPI_CHENCLR_CH22_Pos (22UL) /*!< Position of CH22 field. */
AnnaBridge 156:ff21514d8981 4298 #define PPI_CHENCLR_CH22_Msk (0x1UL << PPI_CHENCLR_CH22_Pos) /*!< Bit mask of CH22 field. */
AnnaBridge 156:ff21514d8981 4299 #define PPI_CHENCLR_CH22_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4300 #define PPI_CHENCLR_CH22_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4301 #define PPI_CHENCLR_CH22_Clear (1UL) /*!< Disable channel on write. */
AnnaBridge 156:ff21514d8981 4302
AnnaBridge 156:ff21514d8981 4303 /* Bit 21 : Disable PPI channel 21. */
AnnaBridge 156:ff21514d8981 4304 #define PPI_CHENCLR_CH21_Pos (21UL) /*!< Position of CH21 field. */
AnnaBridge 156:ff21514d8981 4305 #define PPI_CHENCLR_CH21_Msk (0x1UL << PPI_CHENCLR_CH21_Pos) /*!< Bit mask of CH21 field. */
AnnaBridge 156:ff21514d8981 4306 #define PPI_CHENCLR_CH21_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4307 #define PPI_CHENCLR_CH21_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4308 #define PPI_CHENCLR_CH21_Clear (1UL) /*!< Disable channel on write. */
AnnaBridge 156:ff21514d8981 4309
AnnaBridge 156:ff21514d8981 4310 /* Bit 20 : Disable PPI channel 20. */
AnnaBridge 156:ff21514d8981 4311 #define PPI_CHENCLR_CH20_Pos (20UL) /*!< Position of CH20 field. */
AnnaBridge 156:ff21514d8981 4312 #define PPI_CHENCLR_CH20_Msk (0x1UL << PPI_CHENCLR_CH20_Pos) /*!< Bit mask of CH20 field. */
AnnaBridge 156:ff21514d8981 4313 #define PPI_CHENCLR_CH20_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4314 #define PPI_CHENCLR_CH20_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4315 #define PPI_CHENCLR_CH20_Clear (1UL) /*!< Disable channel on write. */
AnnaBridge 156:ff21514d8981 4316
AnnaBridge 156:ff21514d8981 4317 /* Bit 15 : Disable PPI channel 15. */
AnnaBridge 156:ff21514d8981 4318 #define PPI_CHENCLR_CH15_Pos (15UL) /*!< Position of CH15 field. */
AnnaBridge 156:ff21514d8981 4319 #define PPI_CHENCLR_CH15_Msk (0x1UL << PPI_CHENCLR_CH15_Pos) /*!< Bit mask of CH15 field. */
AnnaBridge 156:ff21514d8981 4320 #define PPI_CHENCLR_CH15_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4321 #define PPI_CHENCLR_CH15_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4322 #define PPI_CHENCLR_CH15_Clear (1UL) /*!< Disable channel on write. */
AnnaBridge 156:ff21514d8981 4323
AnnaBridge 156:ff21514d8981 4324 /* Bit 14 : Disable PPI channel 14. */
AnnaBridge 156:ff21514d8981 4325 #define PPI_CHENCLR_CH14_Pos (14UL) /*!< Position of CH14 field. */
AnnaBridge 156:ff21514d8981 4326 #define PPI_CHENCLR_CH14_Msk (0x1UL << PPI_CHENCLR_CH14_Pos) /*!< Bit mask of CH14 field. */
AnnaBridge 156:ff21514d8981 4327 #define PPI_CHENCLR_CH14_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4328 #define PPI_CHENCLR_CH14_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4329 #define PPI_CHENCLR_CH14_Clear (1UL) /*!< Disable channel on write. */
AnnaBridge 156:ff21514d8981 4330
AnnaBridge 156:ff21514d8981 4331 /* Bit 13 : Disable PPI channel 13. */
AnnaBridge 156:ff21514d8981 4332 #define PPI_CHENCLR_CH13_Pos (13UL) /*!< Position of CH13 field. */
AnnaBridge 156:ff21514d8981 4333 #define PPI_CHENCLR_CH13_Msk (0x1UL << PPI_CHENCLR_CH13_Pos) /*!< Bit mask of CH13 field. */
AnnaBridge 156:ff21514d8981 4334 #define PPI_CHENCLR_CH13_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4335 #define PPI_CHENCLR_CH13_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4336 #define PPI_CHENCLR_CH13_Clear (1UL) /*!< Disable channel on write. */
AnnaBridge 156:ff21514d8981 4337
AnnaBridge 156:ff21514d8981 4338 /* Bit 12 : Disable PPI channel 12. */
AnnaBridge 156:ff21514d8981 4339 #define PPI_CHENCLR_CH12_Pos (12UL) /*!< Position of CH12 field. */
AnnaBridge 156:ff21514d8981 4340 #define PPI_CHENCLR_CH12_Msk (0x1UL << PPI_CHENCLR_CH12_Pos) /*!< Bit mask of CH12 field. */
AnnaBridge 156:ff21514d8981 4341 #define PPI_CHENCLR_CH12_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4342 #define PPI_CHENCLR_CH12_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4343 #define PPI_CHENCLR_CH12_Clear (1UL) /*!< Disable channel on write. */
AnnaBridge 156:ff21514d8981 4344
AnnaBridge 156:ff21514d8981 4345 /* Bit 11 : Disable PPI channel 11. */
AnnaBridge 156:ff21514d8981 4346 #define PPI_CHENCLR_CH11_Pos (11UL) /*!< Position of CH11 field. */
AnnaBridge 156:ff21514d8981 4347 #define PPI_CHENCLR_CH11_Msk (0x1UL << PPI_CHENCLR_CH11_Pos) /*!< Bit mask of CH11 field. */
AnnaBridge 156:ff21514d8981 4348 #define PPI_CHENCLR_CH11_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4349 #define PPI_CHENCLR_CH11_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4350 #define PPI_CHENCLR_CH11_Clear (1UL) /*!< Disable channel on write. */
AnnaBridge 156:ff21514d8981 4351
AnnaBridge 156:ff21514d8981 4352 /* Bit 10 : Disable PPI channel 10. */
AnnaBridge 156:ff21514d8981 4353 #define PPI_CHENCLR_CH10_Pos (10UL) /*!< Position of CH10 field. */
AnnaBridge 156:ff21514d8981 4354 #define PPI_CHENCLR_CH10_Msk (0x1UL << PPI_CHENCLR_CH10_Pos) /*!< Bit mask of CH10 field. */
AnnaBridge 156:ff21514d8981 4355 #define PPI_CHENCLR_CH10_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4356 #define PPI_CHENCLR_CH10_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4357 #define PPI_CHENCLR_CH10_Clear (1UL) /*!< Disable channel on write. */
AnnaBridge 156:ff21514d8981 4358
AnnaBridge 156:ff21514d8981 4359 /* Bit 9 : Disable PPI channel 9. */
AnnaBridge 156:ff21514d8981 4360 #define PPI_CHENCLR_CH9_Pos (9UL) /*!< Position of CH9 field. */
AnnaBridge 156:ff21514d8981 4361 #define PPI_CHENCLR_CH9_Msk (0x1UL << PPI_CHENCLR_CH9_Pos) /*!< Bit mask of CH9 field. */
AnnaBridge 156:ff21514d8981 4362 #define PPI_CHENCLR_CH9_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4363 #define PPI_CHENCLR_CH9_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4364 #define PPI_CHENCLR_CH9_Clear (1UL) /*!< Disable channel on write. */
AnnaBridge 156:ff21514d8981 4365
AnnaBridge 156:ff21514d8981 4366 /* Bit 8 : Disable PPI channel 8. */
AnnaBridge 156:ff21514d8981 4367 #define PPI_CHENCLR_CH8_Pos (8UL) /*!< Position of CH8 field. */
AnnaBridge 156:ff21514d8981 4368 #define PPI_CHENCLR_CH8_Msk (0x1UL << PPI_CHENCLR_CH8_Pos) /*!< Bit mask of CH8 field. */
AnnaBridge 156:ff21514d8981 4369 #define PPI_CHENCLR_CH8_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4370 #define PPI_CHENCLR_CH8_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4371 #define PPI_CHENCLR_CH8_Clear (1UL) /*!< Disable channel on write. */
AnnaBridge 156:ff21514d8981 4372
AnnaBridge 156:ff21514d8981 4373 /* Bit 7 : Disable PPI channel 7. */
AnnaBridge 156:ff21514d8981 4374 #define PPI_CHENCLR_CH7_Pos (7UL) /*!< Position of CH7 field. */
AnnaBridge 156:ff21514d8981 4375 #define PPI_CHENCLR_CH7_Msk (0x1UL << PPI_CHENCLR_CH7_Pos) /*!< Bit mask of CH7 field. */
AnnaBridge 156:ff21514d8981 4376 #define PPI_CHENCLR_CH7_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4377 #define PPI_CHENCLR_CH7_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4378 #define PPI_CHENCLR_CH7_Clear (1UL) /*!< Disable channel on write. */
AnnaBridge 156:ff21514d8981 4379
AnnaBridge 156:ff21514d8981 4380 /* Bit 6 : Disable PPI channel 6. */
AnnaBridge 156:ff21514d8981 4381 #define PPI_CHENCLR_CH6_Pos (6UL) /*!< Position of CH6 field. */
AnnaBridge 156:ff21514d8981 4382 #define PPI_CHENCLR_CH6_Msk (0x1UL << PPI_CHENCLR_CH6_Pos) /*!< Bit mask of CH6 field. */
AnnaBridge 156:ff21514d8981 4383 #define PPI_CHENCLR_CH6_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4384 #define PPI_CHENCLR_CH6_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4385 #define PPI_CHENCLR_CH6_Clear (1UL) /*!< Disable channel on write. */
AnnaBridge 156:ff21514d8981 4386
AnnaBridge 156:ff21514d8981 4387 /* Bit 5 : Disable PPI channel 5. */
AnnaBridge 156:ff21514d8981 4388 #define PPI_CHENCLR_CH5_Pos (5UL) /*!< Position of CH5 field. */
AnnaBridge 156:ff21514d8981 4389 #define PPI_CHENCLR_CH5_Msk (0x1UL << PPI_CHENCLR_CH5_Pos) /*!< Bit mask of CH5 field. */
AnnaBridge 156:ff21514d8981 4390 #define PPI_CHENCLR_CH5_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4391 #define PPI_CHENCLR_CH5_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4392 #define PPI_CHENCLR_CH5_Clear (1UL) /*!< Disable channel on write. */
AnnaBridge 156:ff21514d8981 4393
AnnaBridge 156:ff21514d8981 4394 /* Bit 4 : Disable PPI channel 4. */
AnnaBridge 156:ff21514d8981 4395 #define PPI_CHENCLR_CH4_Pos (4UL) /*!< Position of CH4 field. */
AnnaBridge 156:ff21514d8981 4396 #define PPI_CHENCLR_CH4_Msk (0x1UL << PPI_CHENCLR_CH4_Pos) /*!< Bit mask of CH4 field. */
AnnaBridge 156:ff21514d8981 4397 #define PPI_CHENCLR_CH4_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4398 #define PPI_CHENCLR_CH4_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4399 #define PPI_CHENCLR_CH4_Clear (1UL) /*!< Disable channel on write. */
AnnaBridge 156:ff21514d8981 4400
AnnaBridge 156:ff21514d8981 4401 /* Bit 3 : Disable PPI channel 3. */
AnnaBridge 156:ff21514d8981 4402 #define PPI_CHENCLR_CH3_Pos (3UL) /*!< Position of CH3 field. */
AnnaBridge 156:ff21514d8981 4403 #define PPI_CHENCLR_CH3_Msk (0x1UL << PPI_CHENCLR_CH3_Pos) /*!< Bit mask of CH3 field. */
AnnaBridge 156:ff21514d8981 4404 #define PPI_CHENCLR_CH3_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4405 #define PPI_CHENCLR_CH3_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4406 #define PPI_CHENCLR_CH3_Clear (1UL) /*!< Disable channel on write. */
AnnaBridge 156:ff21514d8981 4407
AnnaBridge 156:ff21514d8981 4408 /* Bit 2 : Disable PPI channel 2. */
AnnaBridge 156:ff21514d8981 4409 #define PPI_CHENCLR_CH2_Pos (2UL) /*!< Position of CH2 field. */
AnnaBridge 156:ff21514d8981 4410 #define PPI_CHENCLR_CH2_Msk (0x1UL << PPI_CHENCLR_CH2_Pos) /*!< Bit mask of CH2 field. */
AnnaBridge 156:ff21514d8981 4411 #define PPI_CHENCLR_CH2_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4412 #define PPI_CHENCLR_CH2_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4413 #define PPI_CHENCLR_CH2_Clear (1UL) /*!< Disable channel on write. */
AnnaBridge 156:ff21514d8981 4414
AnnaBridge 156:ff21514d8981 4415 /* Bit 1 : Disable PPI channel 1. */
AnnaBridge 156:ff21514d8981 4416 #define PPI_CHENCLR_CH1_Pos (1UL) /*!< Position of CH1 field. */
AnnaBridge 156:ff21514d8981 4417 #define PPI_CHENCLR_CH1_Msk (0x1UL << PPI_CHENCLR_CH1_Pos) /*!< Bit mask of CH1 field. */
AnnaBridge 156:ff21514d8981 4418 #define PPI_CHENCLR_CH1_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4419 #define PPI_CHENCLR_CH1_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4420 #define PPI_CHENCLR_CH1_Clear (1UL) /*!< Disable channel on write. */
AnnaBridge 156:ff21514d8981 4421
AnnaBridge 156:ff21514d8981 4422 /* Bit 0 : Disable PPI channel 0. */
AnnaBridge 156:ff21514d8981 4423 #define PPI_CHENCLR_CH0_Pos (0UL) /*!< Position of CH0 field. */
AnnaBridge 156:ff21514d8981 4424 #define PPI_CHENCLR_CH0_Msk (0x1UL << PPI_CHENCLR_CH0_Pos) /*!< Bit mask of CH0 field. */
AnnaBridge 156:ff21514d8981 4425 #define PPI_CHENCLR_CH0_Disabled (0UL) /*!< Channel disabled. */
AnnaBridge 156:ff21514d8981 4426 #define PPI_CHENCLR_CH0_Enabled (1UL) /*!< Channel enabled. */
AnnaBridge 156:ff21514d8981 4427 #define PPI_CHENCLR_CH0_Clear (1UL) /*!< Disable channel on write. */
AnnaBridge 156:ff21514d8981 4428
AnnaBridge 156:ff21514d8981 4429 /* Register: PPI_CHG */
AnnaBridge 156:ff21514d8981 4430 /* Description: Channel group configuration. */
AnnaBridge 156:ff21514d8981 4431
AnnaBridge 156:ff21514d8981 4432 /* Bit 31 : Include CH31 in channel group. */
AnnaBridge 156:ff21514d8981 4433 #define PPI_CHG_CH31_Pos (31UL) /*!< Position of CH31 field. */
AnnaBridge 156:ff21514d8981 4434 #define PPI_CHG_CH31_Msk (0x1UL << PPI_CHG_CH31_Pos) /*!< Bit mask of CH31 field. */
AnnaBridge 156:ff21514d8981 4435 #define PPI_CHG_CH31_Excluded (0UL) /*!< Channel excluded. */
AnnaBridge 156:ff21514d8981 4436 #define PPI_CHG_CH31_Included (1UL) /*!< Channel included. */
AnnaBridge 156:ff21514d8981 4437
AnnaBridge 156:ff21514d8981 4438 /* Bit 30 : Include CH30 in channel group. */
AnnaBridge 156:ff21514d8981 4439 #define PPI_CHG_CH30_Pos (30UL) /*!< Position of CH30 field. */
AnnaBridge 156:ff21514d8981 4440 #define PPI_CHG_CH30_Msk (0x1UL << PPI_CHG_CH30_Pos) /*!< Bit mask of CH30 field. */
AnnaBridge 156:ff21514d8981 4441 #define PPI_CHG_CH30_Excluded (0UL) /*!< Channel excluded. */
AnnaBridge 156:ff21514d8981 4442 #define PPI_CHG_CH30_Included (1UL) /*!< Channel included. */
AnnaBridge 156:ff21514d8981 4443
AnnaBridge 156:ff21514d8981 4444 /* Bit 29 : Include CH29 in channel group. */
AnnaBridge 156:ff21514d8981 4445 #define PPI_CHG_CH29_Pos (29UL) /*!< Position of CH29 field. */
AnnaBridge 156:ff21514d8981 4446 #define PPI_CHG_CH29_Msk (0x1UL << PPI_CHG_CH29_Pos) /*!< Bit mask of CH29 field. */
AnnaBridge 156:ff21514d8981 4447 #define PPI_CHG_CH29_Excluded (0UL) /*!< Channel excluded. */
AnnaBridge 156:ff21514d8981 4448 #define PPI_CHG_CH29_Included (1UL) /*!< Channel included. */
AnnaBridge 156:ff21514d8981 4449
AnnaBridge 156:ff21514d8981 4450 /* Bit 28 : Include CH28 in channel group. */
AnnaBridge 156:ff21514d8981 4451 #define PPI_CHG_CH28_Pos (28UL) /*!< Position of CH28 field. */
AnnaBridge 156:ff21514d8981 4452 #define PPI_CHG_CH28_Msk (0x1UL << PPI_CHG_CH28_Pos) /*!< Bit mask of CH28 field. */
AnnaBridge 156:ff21514d8981 4453 #define PPI_CHG_CH28_Excluded (0UL) /*!< Channel excluded. */
AnnaBridge 156:ff21514d8981 4454 #define PPI_CHG_CH28_Included (1UL) /*!< Channel included. */
AnnaBridge 156:ff21514d8981 4455
AnnaBridge 156:ff21514d8981 4456 /* Bit 27 : Include CH27 in channel group. */
AnnaBridge 156:ff21514d8981 4457 #define PPI_CHG_CH27_Pos (27UL) /*!< Position of CH27 field. */
AnnaBridge 156:ff21514d8981 4458 #define PPI_CHG_CH27_Msk (0x1UL << PPI_CHG_CH27_Pos) /*!< Bit mask of CH27 field. */
AnnaBridge 156:ff21514d8981 4459 #define PPI_CHG_CH27_Excluded (0UL) /*!< Channel excluded. */
AnnaBridge 156:ff21514d8981 4460 #define PPI_CHG_CH27_Included (1UL) /*!< Channel included. */
AnnaBridge 156:ff21514d8981 4461
AnnaBridge 156:ff21514d8981 4462 /* Bit 26 : Include CH26 in channel group. */
AnnaBridge 156:ff21514d8981 4463 #define PPI_CHG_CH26_Pos (26UL) /*!< Position of CH26 field. */
AnnaBridge 156:ff21514d8981 4464 #define PPI_CHG_CH26_Msk (0x1UL << PPI_CHG_CH26_Pos) /*!< Bit mask of CH26 field. */
AnnaBridge 156:ff21514d8981 4465 #define PPI_CHG_CH26_Excluded (0UL) /*!< Channel excluded. */
AnnaBridge 156:ff21514d8981 4466 #define PPI_CHG_CH26_Included (1UL) /*!< Channel included. */
AnnaBridge 156:ff21514d8981 4467
AnnaBridge 156:ff21514d8981 4468 /* Bit 25 : Include CH25 in channel group. */
AnnaBridge 156:ff21514d8981 4469 #define PPI_CHG_CH25_Pos (25UL) /*!< Position of CH25 field. */
AnnaBridge 156:ff21514d8981 4470 #define PPI_CHG_CH25_Msk (0x1UL << PPI_CHG_CH25_Pos) /*!< Bit mask of CH25 field. */
AnnaBridge 156:ff21514d8981 4471 #define PPI_CHG_CH25_Excluded (0UL) /*!< Channel excluded. */
AnnaBridge 156:ff21514d8981 4472 #define PPI_CHG_CH25_Included (1UL) /*!< Channel included. */
AnnaBridge 156:ff21514d8981 4473
AnnaBridge 156:ff21514d8981 4474 /* Bit 24 : Include CH24 in channel group. */
AnnaBridge 156:ff21514d8981 4475 #define PPI_CHG_CH24_Pos (24UL) /*!< Position of CH24 field. */
AnnaBridge 156:ff21514d8981 4476 #define PPI_CHG_CH24_Msk (0x1UL << PPI_CHG_CH24_Pos) /*!< Bit mask of CH24 field. */
AnnaBridge 156:ff21514d8981 4477 #define PPI_CHG_CH24_Excluded (0UL) /*!< Channel excluded. */
AnnaBridge 156:ff21514d8981 4478 #define PPI_CHG_CH24_Included (1UL) /*!< Channel included. */
AnnaBridge 156:ff21514d8981 4479
AnnaBridge 156:ff21514d8981 4480 /* Bit 23 : Include CH23 in channel group. */
AnnaBridge 156:ff21514d8981 4481 #define PPI_CHG_CH23_Pos (23UL) /*!< Position of CH23 field. */
AnnaBridge 156:ff21514d8981 4482 #define PPI_CHG_CH23_Msk (0x1UL << PPI_CHG_CH23_Pos) /*!< Bit mask of CH23 field. */
AnnaBridge 156:ff21514d8981 4483 #define PPI_CHG_CH23_Excluded (0UL) /*!< Channel excluded. */
AnnaBridge 156:ff21514d8981 4484 #define PPI_CHG_CH23_Included (1UL) /*!< Channel included. */
AnnaBridge 156:ff21514d8981 4485
AnnaBridge 156:ff21514d8981 4486 /* Bit 22 : Include CH22 in channel group. */
AnnaBridge 156:ff21514d8981 4487 #define PPI_CHG_CH22_Pos (22UL) /*!< Position of CH22 field. */
AnnaBridge 156:ff21514d8981 4488 #define PPI_CHG_CH22_Msk (0x1UL << PPI_CHG_CH22_Pos) /*!< Bit mask of CH22 field. */
AnnaBridge 156:ff21514d8981 4489 #define PPI_CHG_CH22_Excluded (0UL) /*!< Channel excluded. */
AnnaBridge 156:ff21514d8981 4490 #define PPI_CHG_CH22_Included (1UL) /*!< Channel included. */
AnnaBridge 156:ff21514d8981 4491
AnnaBridge 156:ff21514d8981 4492 /* Bit 21 : Include CH21 in channel group. */
AnnaBridge 156:ff21514d8981 4493 #define PPI_CHG_CH21_Pos (21UL) /*!< Position of CH21 field. */
AnnaBridge 156:ff21514d8981 4494 #define PPI_CHG_CH21_Msk (0x1UL << PPI_CHG_CH21_Pos) /*!< Bit mask of CH21 field. */
AnnaBridge 156:ff21514d8981 4495 #define PPI_CHG_CH21_Excluded (0UL) /*!< Channel excluded. */
AnnaBridge 156:ff21514d8981 4496 #define PPI_CHG_CH21_Included (1UL) /*!< Channel included. */
AnnaBridge 156:ff21514d8981 4497
AnnaBridge 156:ff21514d8981 4498 /* Bit 20 : Include CH20 in channel group. */
AnnaBridge 156:ff21514d8981 4499 #define PPI_CHG_CH20_Pos (20UL) /*!< Position of CH20 field. */
AnnaBridge 156:ff21514d8981 4500 #define PPI_CHG_CH20_Msk (0x1UL << PPI_CHG_CH20_Pos) /*!< Bit mask of CH20 field. */
AnnaBridge 156:ff21514d8981 4501 #define PPI_CHG_CH20_Excluded (0UL) /*!< Channel excluded. */
AnnaBridge 156:ff21514d8981 4502 #define PPI_CHG_CH20_Included (1UL) /*!< Channel included. */
AnnaBridge 156:ff21514d8981 4503
AnnaBridge 156:ff21514d8981 4504 /* Bit 15 : Include CH15 in channel group. */
AnnaBridge 156:ff21514d8981 4505 #define PPI_CHG_CH15_Pos (15UL) /*!< Position of CH15 field. */
AnnaBridge 156:ff21514d8981 4506 #define PPI_CHG_CH15_Msk (0x1UL << PPI_CHG_CH15_Pos) /*!< Bit mask of CH15 field. */
AnnaBridge 156:ff21514d8981 4507 #define PPI_CHG_CH15_Excluded (0UL) /*!< Channel excluded. */
AnnaBridge 156:ff21514d8981 4508 #define PPI_CHG_CH15_Included (1UL) /*!< Channel included. */
AnnaBridge 156:ff21514d8981 4509
AnnaBridge 156:ff21514d8981 4510 /* Bit 14 : Include CH14 in channel group. */
AnnaBridge 156:ff21514d8981 4511 #define PPI_CHG_CH14_Pos (14UL) /*!< Position of CH14 field. */
AnnaBridge 156:ff21514d8981 4512 #define PPI_CHG_CH14_Msk (0x1UL << PPI_CHG_CH14_Pos) /*!< Bit mask of CH14 field. */
AnnaBridge 156:ff21514d8981 4513 #define PPI_CHG_CH14_Excluded (0UL) /*!< Channel excluded. */
AnnaBridge 156:ff21514d8981 4514 #define PPI_CHG_CH14_Included (1UL) /*!< Channel included. */
AnnaBridge 156:ff21514d8981 4515
AnnaBridge 156:ff21514d8981 4516 /* Bit 13 : Include CH13 in channel group. */
AnnaBridge 156:ff21514d8981 4517 #define PPI_CHG_CH13_Pos (13UL) /*!< Position of CH13 field. */
AnnaBridge 156:ff21514d8981 4518 #define PPI_CHG_CH13_Msk (0x1UL << PPI_CHG_CH13_Pos) /*!< Bit mask of CH13 field. */
AnnaBridge 156:ff21514d8981 4519 #define PPI_CHG_CH13_Excluded (0UL) /*!< Channel excluded. */
AnnaBridge 156:ff21514d8981 4520 #define PPI_CHG_CH13_Included (1UL) /*!< Channel included. */
AnnaBridge 156:ff21514d8981 4521
AnnaBridge 156:ff21514d8981 4522 /* Bit 12 : Include CH12 in channel group. */
AnnaBridge 156:ff21514d8981 4523 #define PPI_CHG_CH12_Pos (12UL) /*!< Position of CH12 field. */
AnnaBridge 156:ff21514d8981 4524 #define PPI_CHG_CH12_Msk (0x1UL << PPI_CHG_CH12_Pos) /*!< Bit mask of CH12 field. */
AnnaBridge 156:ff21514d8981 4525 #define PPI_CHG_CH12_Excluded (0UL) /*!< Channel excluded. */
AnnaBridge 156:ff21514d8981 4526 #define PPI_CHG_CH12_Included (1UL) /*!< Channel included. */
AnnaBridge 156:ff21514d8981 4527
AnnaBridge 156:ff21514d8981 4528 /* Bit 11 : Include CH11 in channel group. */
AnnaBridge 156:ff21514d8981 4529 #define PPI_CHG_CH11_Pos (11UL) /*!< Position of CH11 field. */
AnnaBridge 156:ff21514d8981 4530 #define PPI_CHG_CH11_Msk (0x1UL << PPI_CHG_CH11_Pos) /*!< Bit mask of CH11 field. */
AnnaBridge 156:ff21514d8981 4531 #define PPI_CHG_CH11_Excluded (0UL) /*!< Channel excluded. */
AnnaBridge 156:ff21514d8981 4532 #define PPI_CHG_CH11_Included (1UL) /*!< Channel included. */
AnnaBridge 156:ff21514d8981 4533
AnnaBridge 156:ff21514d8981 4534 /* Bit 10 : Include CH10 in channel group. */
AnnaBridge 156:ff21514d8981 4535 #define PPI_CHG_CH10_Pos (10UL) /*!< Position of CH10 field. */
AnnaBridge 156:ff21514d8981 4536 #define PPI_CHG_CH10_Msk (0x1UL << PPI_CHG_CH10_Pos) /*!< Bit mask of CH10 field. */
AnnaBridge 156:ff21514d8981 4537 #define PPI_CHG_CH10_Excluded (0UL) /*!< Channel excluded. */
AnnaBridge 156:ff21514d8981 4538 #define PPI_CHG_CH10_Included (1UL) /*!< Channel included. */
AnnaBridge 156:ff21514d8981 4539
AnnaBridge 156:ff21514d8981 4540 /* Bit 9 : Include CH9 in channel group. */
AnnaBridge 156:ff21514d8981 4541 #define PPI_CHG_CH9_Pos (9UL) /*!< Position of CH9 field. */
AnnaBridge 156:ff21514d8981 4542 #define PPI_CHG_CH9_Msk (0x1UL << PPI_CHG_CH9_Pos) /*!< Bit mask of CH9 field. */
AnnaBridge 156:ff21514d8981 4543 #define PPI_CHG_CH9_Excluded (0UL) /*!< Channel excluded. */
AnnaBridge 156:ff21514d8981 4544 #define PPI_CHG_CH9_Included (1UL) /*!< Channel included. */
AnnaBridge 156:ff21514d8981 4545
AnnaBridge 156:ff21514d8981 4546 /* Bit 8 : Include CH8 in channel group. */
AnnaBridge 156:ff21514d8981 4547 #define PPI_CHG_CH8_Pos (8UL) /*!< Position of CH8 field. */
AnnaBridge 156:ff21514d8981 4548 #define PPI_CHG_CH8_Msk (0x1UL << PPI_CHG_CH8_Pos) /*!< Bit mask of CH8 field. */
AnnaBridge 156:ff21514d8981 4549 #define PPI_CHG_CH8_Excluded (0UL) /*!< Channel excluded. */
AnnaBridge 156:ff21514d8981 4550 #define PPI_CHG_CH8_Included (1UL) /*!< Channel included. */
AnnaBridge 156:ff21514d8981 4551
AnnaBridge 156:ff21514d8981 4552 /* Bit 7 : Include CH7 in channel group. */
AnnaBridge 156:ff21514d8981 4553 #define PPI_CHG_CH7_Pos (7UL) /*!< Position of CH7 field. */
AnnaBridge 156:ff21514d8981 4554 #define PPI_CHG_CH7_Msk (0x1UL << PPI_CHG_CH7_Pos) /*!< Bit mask of CH7 field. */
AnnaBridge 156:ff21514d8981 4555 #define PPI_CHG_CH7_Excluded (0UL) /*!< Channel excluded. */
AnnaBridge 156:ff21514d8981 4556 #define PPI_CHG_CH7_Included (1UL) /*!< Channel included. */
AnnaBridge 156:ff21514d8981 4557
AnnaBridge 156:ff21514d8981 4558 /* Bit 6 : Include CH6 in channel group. */
AnnaBridge 156:ff21514d8981 4559 #define PPI_CHG_CH6_Pos (6UL) /*!< Position of CH6 field. */
AnnaBridge 156:ff21514d8981 4560 #define PPI_CHG_CH6_Msk (0x1UL << PPI_CHG_CH6_Pos) /*!< Bit mask of CH6 field. */
AnnaBridge 156:ff21514d8981 4561 #define PPI_CHG_CH6_Excluded (0UL) /*!< Channel excluded. */
AnnaBridge 156:ff21514d8981 4562 #define PPI_CHG_CH6_Included (1UL) /*!< Channel included. */
AnnaBridge 156:ff21514d8981 4563
AnnaBridge 156:ff21514d8981 4564 /* Bit 5 : Include CH5 in channel group. */
AnnaBridge 156:ff21514d8981 4565 #define PPI_CHG_CH5_Pos (5UL) /*!< Position of CH5 field. */
AnnaBridge 156:ff21514d8981 4566 #define PPI_CHG_CH5_Msk (0x1UL << PPI_CHG_CH5_Pos) /*!< Bit mask of CH5 field. */
AnnaBridge 156:ff21514d8981 4567 #define PPI_CHG_CH5_Excluded (0UL) /*!< Channel excluded. */
AnnaBridge 156:ff21514d8981 4568 #define PPI_CHG_CH5_Included (1UL) /*!< Channel included. */
AnnaBridge 156:ff21514d8981 4569
AnnaBridge 156:ff21514d8981 4570 /* Bit 4 : Include CH4 in channel group. */
AnnaBridge 156:ff21514d8981 4571 #define PPI_CHG_CH4_Pos (4UL) /*!< Position of CH4 field. */
AnnaBridge 156:ff21514d8981 4572 #define PPI_CHG_CH4_Msk (0x1UL << PPI_CHG_CH4_Pos) /*!< Bit mask of CH4 field. */
AnnaBridge 156:ff21514d8981 4573 #define PPI_CHG_CH4_Excluded (0UL) /*!< Channel excluded. */
AnnaBridge 156:ff21514d8981 4574 #define PPI_CHG_CH4_Included (1UL) /*!< Channel included. */
AnnaBridge 156:ff21514d8981 4575
AnnaBridge 156:ff21514d8981 4576 /* Bit 3 : Include CH3 in channel group. */
AnnaBridge 156:ff21514d8981 4577 #define PPI_CHG_CH3_Pos (3UL) /*!< Position of CH3 field. */
AnnaBridge 156:ff21514d8981 4578 #define PPI_CHG_CH3_Msk (0x1UL << PPI_CHG_CH3_Pos) /*!< Bit mask of CH3 field. */
AnnaBridge 156:ff21514d8981 4579 #define PPI_CHG_CH3_Excluded (0UL) /*!< Channel excluded. */
AnnaBridge 156:ff21514d8981 4580 #define PPI_CHG_CH3_Included (1UL) /*!< Channel included. */
AnnaBridge 156:ff21514d8981 4581
AnnaBridge 156:ff21514d8981 4582 /* Bit 2 : Include CH2 in channel group. */
AnnaBridge 156:ff21514d8981 4583 #define PPI_CHG_CH2_Pos (2UL) /*!< Position of CH2 field. */
AnnaBridge 156:ff21514d8981 4584 #define PPI_CHG_CH2_Msk (0x1UL << PPI_CHG_CH2_Pos) /*!< Bit mask of CH2 field. */
AnnaBridge 156:ff21514d8981 4585 #define PPI_CHG_CH2_Excluded (0UL) /*!< Channel excluded. */
AnnaBridge 156:ff21514d8981 4586 #define PPI_CHG_CH2_Included (1UL) /*!< Channel included. */
AnnaBridge 156:ff21514d8981 4587
AnnaBridge 156:ff21514d8981 4588 /* Bit 1 : Include CH1 in channel group. */
AnnaBridge 156:ff21514d8981 4589 #define PPI_CHG_CH1_Pos (1UL) /*!< Position of CH1 field. */
AnnaBridge 156:ff21514d8981 4590 #define PPI_CHG_CH1_Msk (0x1UL << PPI_CHG_CH1_Pos) /*!< Bit mask of CH1 field. */
AnnaBridge 156:ff21514d8981 4591 #define PPI_CHG_CH1_Excluded (0UL) /*!< Channel excluded. */
AnnaBridge 156:ff21514d8981 4592 #define PPI_CHG_CH1_Included (1UL) /*!< Channel included. */
AnnaBridge 156:ff21514d8981 4593
AnnaBridge 156:ff21514d8981 4594 /* Bit 0 : Include CH0 in channel group. */
AnnaBridge 156:ff21514d8981 4595 #define PPI_CHG_CH0_Pos (0UL) /*!< Position of CH0 field. */
AnnaBridge 156:ff21514d8981 4596 #define PPI_CHG_CH0_Msk (0x1UL << PPI_CHG_CH0_Pos) /*!< Bit mask of CH0 field. */
AnnaBridge 156:ff21514d8981 4597 #define PPI_CHG_CH0_Excluded (0UL) /*!< Channel excluded. */
AnnaBridge 156:ff21514d8981 4598 #define PPI_CHG_CH0_Included (1UL) /*!< Channel included. */
AnnaBridge 156:ff21514d8981 4599
AnnaBridge 156:ff21514d8981 4600
AnnaBridge 156:ff21514d8981 4601 /* Peripheral: QDEC */
AnnaBridge 156:ff21514d8981 4602 /* Description: Rotary decoder. */
AnnaBridge 156:ff21514d8981 4603
AnnaBridge 156:ff21514d8981 4604 /* Register: QDEC_SHORTS */
AnnaBridge 156:ff21514d8981 4605 /* Description: Shortcuts for the QDEC. */
AnnaBridge 156:ff21514d8981 4606
AnnaBridge 156:ff21514d8981 4607 /* Bit 1 : Shortcut between SAMPLERDY event and STOP task. */
AnnaBridge 156:ff21514d8981 4608 #define QDEC_SHORTS_SAMPLERDY_STOP_Pos (1UL) /*!< Position of SAMPLERDY_STOP field. */
AnnaBridge 156:ff21514d8981 4609 #define QDEC_SHORTS_SAMPLERDY_STOP_Msk (0x1UL << QDEC_SHORTS_SAMPLERDY_STOP_Pos) /*!< Bit mask of SAMPLERDY_STOP field. */
AnnaBridge 156:ff21514d8981 4610 #define QDEC_SHORTS_SAMPLERDY_STOP_Disabled (0UL) /*!< Shortcut disabled. */
AnnaBridge 156:ff21514d8981 4611 #define QDEC_SHORTS_SAMPLERDY_STOP_Enabled (1UL) /*!< Shortcut enabled. */
AnnaBridge 156:ff21514d8981 4612
AnnaBridge 156:ff21514d8981 4613 /* Bit 0 : Shortcut between REPORTRDY event and READCLRACC task. */
AnnaBridge 156:ff21514d8981 4614 #define QDEC_SHORTS_REPORTRDY_READCLRACC_Pos (0UL) /*!< Position of REPORTRDY_READCLRACC field. */
AnnaBridge 156:ff21514d8981 4615 #define QDEC_SHORTS_REPORTRDY_READCLRACC_Msk (0x1UL << QDEC_SHORTS_REPORTRDY_READCLRACC_Pos) /*!< Bit mask of REPORTRDY_READCLRACC field. */
AnnaBridge 156:ff21514d8981 4616 #define QDEC_SHORTS_REPORTRDY_READCLRACC_Disabled (0UL) /*!< Shortcut disabled. */
AnnaBridge 156:ff21514d8981 4617 #define QDEC_SHORTS_REPORTRDY_READCLRACC_Enabled (1UL) /*!< Shortcut enabled. */
AnnaBridge 156:ff21514d8981 4618
AnnaBridge 156:ff21514d8981 4619 /* Register: QDEC_INTENSET */
AnnaBridge 156:ff21514d8981 4620 /* Description: Interrupt enable set register. */
AnnaBridge 156:ff21514d8981 4621
AnnaBridge 156:ff21514d8981 4622 /* Bit 2 : Enable interrupt on ACCOF event. */
AnnaBridge 156:ff21514d8981 4623 #define QDEC_INTENSET_ACCOF_Pos (2UL) /*!< Position of ACCOF field. */
AnnaBridge 156:ff21514d8981 4624 #define QDEC_INTENSET_ACCOF_Msk (0x1UL << QDEC_INTENSET_ACCOF_Pos) /*!< Bit mask of ACCOF field. */
AnnaBridge 156:ff21514d8981 4625 #define QDEC_INTENSET_ACCOF_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 4626 #define QDEC_INTENSET_ACCOF_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 4627 #define QDEC_INTENSET_ACCOF_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 4628
AnnaBridge 156:ff21514d8981 4629 /* Bit 1 : Enable interrupt on REPORTRDY event. */
AnnaBridge 156:ff21514d8981 4630 #define QDEC_INTENSET_REPORTRDY_Pos (1UL) /*!< Position of REPORTRDY field. */
AnnaBridge 156:ff21514d8981 4631 #define QDEC_INTENSET_REPORTRDY_Msk (0x1UL << QDEC_INTENSET_REPORTRDY_Pos) /*!< Bit mask of REPORTRDY field. */
AnnaBridge 156:ff21514d8981 4632 #define QDEC_INTENSET_REPORTRDY_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 4633 #define QDEC_INTENSET_REPORTRDY_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 4634 #define QDEC_INTENSET_REPORTRDY_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 4635
AnnaBridge 156:ff21514d8981 4636 /* Bit 0 : Enable interrupt on SAMPLERDY event. */
AnnaBridge 156:ff21514d8981 4637 #define QDEC_INTENSET_SAMPLERDY_Pos (0UL) /*!< Position of SAMPLERDY field. */
AnnaBridge 156:ff21514d8981 4638 #define QDEC_INTENSET_SAMPLERDY_Msk (0x1UL << QDEC_INTENSET_SAMPLERDY_Pos) /*!< Bit mask of SAMPLERDY field. */
AnnaBridge 156:ff21514d8981 4639 #define QDEC_INTENSET_SAMPLERDY_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 4640 #define QDEC_INTENSET_SAMPLERDY_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 4641 #define QDEC_INTENSET_SAMPLERDY_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 4642
AnnaBridge 156:ff21514d8981 4643 /* Register: QDEC_INTENCLR */
AnnaBridge 156:ff21514d8981 4644 /* Description: Interrupt enable clear register. */
AnnaBridge 156:ff21514d8981 4645
AnnaBridge 156:ff21514d8981 4646 /* Bit 2 : Disable interrupt on ACCOF event. */
AnnaBridge 156:ff21514d8981 4647 #define QDEC_INTENCLR_ACCOF_Pos (2UL) /*!< Position of ACCOF field. */
AnnaBridge 156:ff21514d8981 4648 #define QDEC_INTENCLR_ACCOF_Msk (0x1UL << QDEC_INTENCLR_ACCOF_Pos) /*!< Bit mask of ACCOF field. */
AnnaBridge 156:ff21514d8981 4649 #define QDEC_INTENCLR_ACCOF_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 4650 #define QDEC_INTENCLR_ACCOF_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 4651 #define QDEC_INTENCLR_ACCOF_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 4652
AnnaBridge 156:ff21514d8981 4653 /* Bit 1 : Disable interrupt on REPORTRDY event. */
AnnaBridge 156:ff21514d8981 4654 #define QDEC_INTENCLR_REPORTRDY_Pos (1UL) /*!< Position of REPORTRDY field. */
AnnaBridge 156:ff21514d8981 4655 #define QDEC_INTENCLR_REPORTRDY_Msk (0x1UL << QDEC_INTENCLR_REPORTRDY_Pos) /*!< Bit mask of REPORTRDY field. */
AnnaBridge 156:ff21514d8981 4656 #define QDEC_INTENCLR_REPORTRDY_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 4657 #define QDEC_INTENCLR_REPORTRDY_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 4658 #define QDEC_INTENCLR_REPORTRDY_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 4659
AnnaBridge 156:ff21514d8981 4660 /* Bit 0 : Disable interrupt on SAMPLERDY event. */
AnnaBridge 156:ff21514d8981 4661 #define QDEC_INTENCLR_SAMPLERDY_Pos (0UL) /*!< Position of SAMPLERDY field. */
AnnaBridge 156:ff21514d8981 4662 #define QDEC_INTENCLR_SAMPLERDY_Msk (0x1UL << QDEC_INTENCLR_SAMPLERDY_Pos) /*!< Bit mask of SAMPLERDY field. */
AnnaBridge 156:ff21514d8981 4663 #define QDEC_INTENCLR_SAMPLERDY_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 4664 #define QDEC_INTENCLR_SAMPLERDY_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 4665 #define QDEC_INTENCLR_SAMPLERDY_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 4666
AnnaBridge 156:ff21514d8981 4667 /* Register: QDEC_ENABLE */
AnnaBridge 156:ff21514d8981 4668 /* Description: Enable the QDEC. */
AnnaBridge 156:ff21514d8981 4669
AnnaBridge 156:ff21514d8981 4670 /* Bit 0 : Enable or disable QDEC. */
AnnaBridge 156:ff21514d8981 4671 #define QDEC_ENABLE_ENABLE_Pos (0UL) /*!< Position of ENABLE field. */
AnnaBridge 156:ff21514d8981 4672 #define QDEC_ENABLE_ENABLE_Msk (0x1UL << QDEC_ENABLE_ENABLE_Pos) /*!< Bit mask of ENABLE field. */
AnnaBridge 156:ff21514d8981 4673 #define QDEC_ENABLE_ENABLE_Disabled (0UL) /*!< Disabled QDEC. */
AnnaBridge 156:ff21514d8981 4674 #define QDEC_ENABLE_ENABLE_Enabled (1UL) /*!< Enable QDEC. */
AnnaBridge 156:ff21514d8981 4675
AnnaBridge 156:ff21514d8981 4676 /* Register: QDEC_LEDPOL */
AnnaBridge 156:ff21514d8981 4677 /* Description: LED output pin polarity. */
AnnaBridge 156:ff21514d8981 4678
AnnaBridge 156:ff21514d8981 4679 /* Bit 0 : LED output pin polarity. */
AnnaBridge 156:ff21514d8981 4680 #define QDEC_LEDPOL_LEDPOL_Pos (0UL) /*!< Position of LEDPOL field. */
AnnaBridge 156:ff21514d8981 4681 #define QDEC_LEDPOL_LEDPOL_Msk (0x1UL << QDEC_LEDPOL_LEDPOL_Pos) /*!< Bit mask of LEDPOL field. */
AnnaBridge 156:ff21514d8981 4682 #define QDEC_LEDPOL_LEDPOL_ActiveLow (0UL) /*!< LED output is active low. */
AnnaBridge 156:ff21514d8981 4683 #define QDEC_LEDPOL_LEDPOL_ActiveHigh (1UL) /*!< LED output is active high. */
AnnaBridge 156:ff21514d8981 4684
AnnaBridge 156:ff21514d8981 4685 /* Register: QDEC_SAMPLEPER */
AnnaBridge 156:ff21514d8981 4686 /* Description: Sample period. */
AnnaBridge 156:ff21514d8981 4687
AnnaBridge 156:ff21514d8981 4688 /* Bits 2..0 : Sample period. */
AnnaBridge 156:ff21514d8981 4689 #define QDEC_SAMPLEPER_SAMPLEPER_Pos (0UL) /*!< Position of SAMPLEPER field. */
AnnaBridge 156:ff21514d8981 4690 #define QDEC_SAMPLEPER_SAMPLEPER_Msk (0x7UL << QDEC_SAMPLEPER_SAMPLEPER_Pos) /*!< Bit mask of SAMPLEPER field. */
AnnaBridge 156:ff21514d8981 4691 #define QDEC_SAMPLEPER_SAMPLEPER_128us (0x00UL) /*!< 128us sample period. */
AnnaBridge 156:ff21514d8981 4692 #define QDEC_SAMPLEPER_SAMPLEPER_256us (0x01UL) /*!< 256us sample period. */
AnnaBridge 156:ff21514d8981 4693 #define QDEC_SAMPLEPER_SAMPLEPER_512us (0x02UL) /*!< 512us sample period. */
AnnaBridge 156:ff21514d8981 4694 #define QDEC_SAMPLEPER_SAMPLEPER_1024us (0x03UL) /*!< 1024us sample period. */
AnnaBridge 156:ff21514d8981 4695 #define QDEC_SAMPLEPER_SAMPLEPER_2048us (0x04UL) /*!< 2048us sample period. */
AnnaBridge 156:ff21514d8981 4696 #define QDEC_SAMPLEPER_SAMPLEPER_4096us (0x05UL) /*!< 4096us sample period. */
AnnaBridge 156:ff21514d8981 4697 #define QDEC_SAMPLEPER_SAMPLEPER_8192us (0x06UL) /*!< 8192us sample period. */
AnnaBridge 156:ff21514d8981 4698 #define QDEC_SAMPLEPER_SAMPLEPER_16384us (0x07UL) /*!< 16384us sample period. */
AnnaBridge 156:ff21514d8981 4699
AnnaBridge 156:ff21514d8981 4700 /* Register: QDEC_SAMPLE */
AnnaBridge 156:ff21514d8981 4701 /* Description: Motion sample value. */
AnnaBridge 156:ff21514d8981 4702
AnnaBridge 156:ff21514d8981 4703 /* Bits 31..0 : Last sample taken in compliment to 2. */
AnnaBridge 156:ff21514d8981 4704 #define QDEC_SAMPLE_SAMPLE_Pos (0UL) /*!< Position of SAMPLE field. */
AnnaBridge 156:ff21514d8981 4705 #define QDEC_SAMPLE_SAMPLE_Msk (0xFFFFFFFFUL << QDEC_SAMPLE_SAMPLE_Pos) /*!< Bit mask of SAMPLE field. */
AnnaBridge 156:ff21514d8981 4706
AnnaBridge 156:ff21514d8981 4707 /* Register: QDEC_REPORTPER */
AnnaBridge 156:ff21514d8981 4708 /* Description: Number of samples to generate an EVENT_REPORTRDY. */
AnnaBridge 156:ff21514d8981 4709
AnnaBridge 156:ff21514d8981 4710 /* Bits 2..0 : Number of samples to generate an EVENT_REPORTRDY. */
AnnaBridge 156:ff21514d8981 4711 #define QDEC_REPORTPER_REPORTPER_Pos (0UL) /*!< Position of REPORTPER field. */
AnnaBridge 156:ff21514d8981 4712 #define QDEC_REPORTPER_REPORTPER_Msk (0x7UL << QDEC_REPORTPER_REPORTPER_Pos) /*!< Bit mask of REPORTPER field. */
AnnaBridge 156:ff21514d8981 4713 #define QDEC_REPORTPER_REPORTPER_10Smpl (0x00UL) /*!< 10 samples per report. */
AnnaBridge 156:ff21514d8981 4714 #define QDEC_REPORTPER_REPORTPER_40Smpl (0x01UL) /*!< 40 samples per report. */
AnnaBridge 156:ff21514d8981 4715 #define QDEC_REPORTPER_REPORTPER_80Smpl (0x02UL) /*!< 80 samples per report. */
AnnaBridge 156:ff21514d8981 4716 #define QDEC_REPORTPER_REPORTPER_120Smpl (0x03UL) /*!< 120 samples per report. */
AnnaBridge 156:ff21514d8981 4717 #define QDEC_REPORTPER_REPORTPER_160Smpl (0x04UL) /*!< 160 samples per report. */
AnnaBridge 156:ff21514d8981 4718 #define QDEC_REPORTPER_REPORTPER_200Smpl (0x05UL) /*!< 200 samples per report. */
AnnaBridge 156:ff21514d8981 4719 #define QDEC_REPORTPER_REPORTPER_240Smpl (0x06UL) /*!< 240 samples per report. */
AnnaBridge 156:ff21514d8981 4720 #define QDEC_REPORTPER_REPORTPER_280Smpl (0x07UL) /*!< 280 samples per report. */
AnnaBridge 156:ff21514d8981 4721
AnnaBridge 156:ff21514d8981 4722 /* Register: QDEC_DBFEN */
AnnaBridge 156:ff21514d8981 4723 /* Description: Enable debouncer input filters. */
AnnaBridge 156:ff21514d8981 4724
AnnaBridge 156:ff21514d8981 4725 /* Bit 0 : Enable debounce input filters. */
AnnaBridge 156:ff21514d8981 4726 #define QDEC_DBFEN_DBFEN_Pos (0UL) /*!< Position of DBFEN field. */
AnnaBridge 156:ff21514d8981 4727 #define QDEC_DBFEN_DBFEN_Msk (0x1UL << QDEC_DBFEN_DBFEN_Pos) /*!< Bit mask of DBFEN field. */
AnnaBridge 156:ff21514d8981 4728 #define QDEC_DBFEN_DBFEN_Disabled (0UL) /*!< Debounce input filters disabled. */
AnnaBridge 156:ff21514d8981 4729 #define QDEC_DBFEN_DBFEN_Enabled (1UL) /*!< Debounce input filters enabled. */
AnnaBridge 156:ff21514d8981 4730
AnnaBridge 156:ff21514d8981 4731 /* Register: QDEC_LEDPRE */
AnnaBridge 156:ff21514d8981 4732 /* Description: Time LED is switched ON before the sample. */
AnnaBridge 156:ff21514d8981 4733
AnnaBridge 156:ff21514d8981 4734 /* Bits 8..0 : Period in us the LED in switched on prior to sampling. */
AnnaBridge 156:ff21514d8981 4735 #define QDEC_LEDPRE_LEDPRE_Pos (0UL) /*!< Position of LEDPRE field. */
AnnaBridge 156:ff21514d8981 4736 #define QDEC_LEDPRE_LEDPRE_Msk (0x1FFUL << QDEC_LEDPRE_LEDPRE_Pos) /*!< Bit mask of LEDPRE field. */
AnnaBridge 156:ff21514d8981 4737
AnnaBridge 156:ff21514d8981 4738 /* Register: QDEC_ACCDBL */
AnnaBridge 156:ff21514d8981 4739 /* Description: Accumulated double (error) transitions register. */
AnnaBridge 156:ff21514d8981 4740
AnnaBridge 156:ff21514d8981 4741 /* Bits 3..0 : Accumulated double (error) transitions. */
AnnaBridge 156:ff21514d8981 4742 #define QDEC_ACCDBL_ACCDBL_Pos (0UL) /*!< Position of ACCDBL field. */
AnnaBridge 156:ff21514d8981 4743 #define QDEC_ACCDBL_ACCDBL_Msk (0xFUL << QDEC_ACCDBL_ACCDBL_Pos) /*!< Bit mask of ACCDBL field. */
AnnaBridge 156:ff21514d8981 4744
AnnaBridge 156:ff21514d8981 4745 /* Register: QDEC_ACCDBLREAD */
AnnaBridge 156:ff21514d8981 4746 /* Description: Snapshot of ACCDBL register. Value generated by the TASKS_READCLEACC task. */
AnnaBridge 156:ff21514d8981 4747
AnnaBridge 156:ff21514d8981 4748 /* Bits 3..0 : Snapshot of accumulated double (error) transitions. */
AnnaBridge 156:ff21514d8981 4749 #define QDEC_ACCDBLREAD_ACCDBLREAD_Pos (0UL) /*!< Position of ACCDBLREAD field. */
AnnaBridge 156:ff21514d8981 4750 #define QDEC_ACCDBLREAD_ACCDBLREAD_Msk (0xFUL << QDEC_ACCDBLREAD_ACCDBLREAD_Pos) /*!< Bit mask of ACCDBLREAD field. */
AnnaBridge 156:ff21514d8981 4751
AnnaBridge 156:ff21514d8981 4752 /* Register: QDEC_POWER */
AnnaBridge 156:ff21514d8981 4753 /* Description: Peripheral power control. */
AnnaBridge 156:ff21514d8981 4754
AnnaBridge 156:ff21514d8981 4755 /* Bit 0 : Peripheral power control. */
AnnaBridge 156:ff21514d8981 4756 #define QDEC_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
AnnaBridge 156:ff21514d8981 4757 #define QDEC_POWER_POWER_Msk (0x1UL << QDEC_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
AnnaBridge 156:ff21514d8981 4758 #define QDEC_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
AnnaBridge 156:ff21514d8981 4759 #define QDEC_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
AnnaBridge 156:ff21514d8981 4760
AnnaBridge 156:ff21514d8981 4761
AnnaBridge 156:ff21514d8981 4762 /* Peripheral: RADIO */
AnnaBridge 156:ff21514d8981 4763 /* Description: The radio. */
AnnaBridge 156:ff21514d8981 4764
AnnaBridge 156:ff21514d8981 4765 /* Register: RADIO_SHORTS */
AnnaBridge 156:ff21514d8981 4766 /* Description: Shortcuts for the radio. */
AnnaBridge 156:ff21514d8981 4767
AnnaBridge 156:ff21514d8981 4768 /* Bit 8 : Shortcut between DISABLED event and RSSISTOP task. */
AnnaBridge 156:ff21514d8981 4769 #define RADIO_SHORTS_DISABLED_RSSISTOP_Pos (8UL) /*!< Position of DISABLED_RSSISTOP field. */
AnnaBridge 156:ff21514d8981 4770 #define RADIO_SHORTS_DISABLED_RSSISTOP_Msk (0x1UL << RADIO_SHORTS_DISABLED_RSSISTOP_Pos) /*!< Bit mask of DISABLED_RSSISTOP field. */
AnnaBridge 156:ff21514d8981 4771 #define RADIO_SHORTS_DISABLED_RSSISTOP_Disabled (0UL) /*!< Shortcut disabled. */
AnnaBridge 156:ff21514d8981 4772 #define RADIO_SHORTS_DISABLED_RSSISTOP_Enabled (1UL) /*!< Shortcut enabled. */
AnnaBridge 156:ff21514d8981 4773
AnnaBridge 156:ff21514d8981 4774 /* Bit 6 : Shortcut between ADDRESS event and BCSTART task. */
AnnaBridge 156:ff21514d8981 4775 #define RADIO_SHORTS_ADDRESS_BCSTART_Pos (6UL) /*!< Position of ADDRESS_BCSTART field. */
AnnaBridge 156:ff21514d8981 4776 #define RADIO_SHORTS_ADDRESS_BCSTART_Msk (0x1UL << RADIO_SHORTS_ADDRESS_BCSTART_Pos) /*!< Bit mask of ADDRESS_BCSTART field. */
AnnaBridge 156:ff21514d8981 4777 #define RADIO_SHORTS_ADDRESS_BCSTART_Disabled (0UL) /*!< Shortcut disabled. */
AnnaBridge 156:ff21514d8981 4778 #define RADIO_SHORTS_ADDRESS_BCSTART_Enabled (1UL) /*!< Shortcut enabled. */
AnnaBridge 156:ff21514d8981 4779
AnnaBridge 156:ff21514d8981 4780 /* Bit 5 : Shortcut between END event and START task. */
AnnaBridge 156:ff21514d8981 4781 #define RADIO_SHORTS_END_START_Pos (5UL) /*!< Position of END_START field. */
AnnaBridge 156:ff21514d8981 4782 #define RADIO_SHORTS_END_START_Msk (0x1UL << RADIO_SHORTS_END_START_Pos) /*!< Bit mask of END_START field. */
AnnaBridge 156:ff21514d8981 4783 #define RADIO_SHORTS_END_START_Disabled (0UL) /*!< Shortcut disabled. */
AnnaBridge 156:ff21514d8981 4784 #define RADIO_SHORTS_END_START_Enabled (1UL) /*!< Shortcut enabled. */
AnnaBridge 156:ff21514d8981 4785
AnnaBridge 156:ff21514d8981 4786 /* Bit 4 : Shortcut between ADDRESS event and RSSISTART task. */
AnnaBridge 156:ff21514d8981 4787 #define RADIO_SHORTS_ADDRESS_RSSISTART_Pos (4UL) /*!< Position of ADDRESS_RSSISTART field. */
AnnaBridge 156:ff21514d8981 4788 #define RADIO_SHORTS_ADDRESS_RSSISTART_Msk (0x1UL << RADIO_SHORTS_ADDRESS_RSSISTART_Pos) /*!< Bit mask of ADDRESS_RSSISTART field. */
AnnaBridge 156:ff21514d8981 4789 #define RADIO_SHORTS_ADDRESS_RSSISTART_Disabled (0UL) /*!< Shortcut disabled. */
AnnaBridge 156:ff21514d8981 4790 #define RADIO_SHORTS_ADDRESS_RSSISTART_Enabled (1UL) /*!< Shortcut enabled. */
AnnaBridge 156:ff21514d8981 4791
AnnaBridge 156:ff21514d8981 4792 /* Bit 3 : Shortcut between DISABLED event and RXEN task. */
AnnaBridge 156:ff21514d8981 4793 #define RADIO_SHORTS_DISABLED_RXEN_Pos (3UL) /*!< Position of DISABLED_RXEN field. */
AnnaBridge 156:ff21514d8981 4794 #define RADIO_SHORTS_DISABLED_RXEN_Msk (0x1UL << RADIO_SHORTS_DISABLED_RXEN_Pos) /*!< Bit mask of DISABLED_RXEN field. */
AnnaBridge 156:ff21514d8981 4795 #define RADIO_SHORTS_DISABLED_RXEN_Disabled (0UL) /*!< Shortcut disabled. */
AnnaBridge 156:ff21514d8981 4796 #define RADIO_SHORTS_DISABLED_RXEN_Enabled (1UL) /*!< Shortcut enabled. */
AnnaBridge 156:ff21514d8981 4797
AnnaBridge 156:ff21514d8981 4798 /* Bit 2 : Shortcut between DISABLED event and TXEN task. */
AnnaBridge 156:ff21514d8981 4799 #define RADIO_SHORTS_DISABLED_TXEN_Pos (2UL) /*!< Position of DISABLED_TXEN field. */
AnnaBridge 156:ff21514d8981 4800 #define RADIO_SHORTS_DISABLED_TXEN_Msk (0x1UL << RADIO_SHORTS_DISABLED_TXEN_Pos) /*!< Bit mask of DISABLED_TXEN field. */
AnnaBridge 156:ff21514d8981 4801 #define RADIO_SHORTS_DISABLED_TXEN_Disabled (0UL) /*!< Shortcut disabled. */
AnnaBridge 156:ff21514d8981 4802 #define RADIO_SHORTS_DISABLED_TXEN_Enabled (1UL) /*!< Shortcut enabled. */
AnnaBridge 156:ff21514d8981 4803
AnnaBridge 156:ff21514d8981 4804 /* Bit 1 : Shortcut between END event and DISABLE task. */
AnnaBridge 156:ff21514d8981 4805 #define RADIO_SHORTS_END_DISABLE_Pos (1UL) /*!< Position of END_DISABLE field. */
AnnaBridge 156:ff21514d8981 4806 #define RADIO_SHORTS_END_DISABLE_Msk (0x1UL << RADIO_SHORTS_END_DISABLE_Pos) /*!< Bit mask of END_DISABLE field. */
AnnaBridge 156:ff21514d8981 4807 #define RADIO_SHORTS_END_DISABLE_Disabled (0UL) /*!< Shortcut disabled. */
AnnaBridge 156:ff21514d8981 4808 #define RADIO_SHORTS_END_DISABLE_Enabled (1UL) /*!< Shortcut enabled. */
AnnaBridge 156:ff21514d8981 4809
AnnaBridge 156:ff21514d8981 4810 /* Bit 0 : Shortcut between READY event and START task. */
AnnaBridge 156:ff21514d8981 4811 #define RADIO_SHORTS_READY_START_Pos (0UL) /*!< Position of READY_START field. */
AnnaBridge 156:ff21514d8981 4812 #define RADIO_SHORTS_READY_START_Msk (0x1UL << RADIO_SHORTS_READY_START_Pos) /*!< Bit mask of READY_START field. */
AnnaBridge 156:ff21514d8981 4813 #define RADIO_SHORTS_READY_START_Disabled (0UL) /*!< Shortcut disabled. */
AnnaBridge 156:ff21514d8981 4814 #define RADIO_SHORTS_READY_START_Enabled (1UL) /*!< Shortcut enabled. */
AnnaBridge 156:ff21514d8981 4815
AnnaBridge 156:ff21514d8981 4816 /* Register: RADIO_INTENSET */
AnnaBridge 156:ff21514d8981 4817 /* Description: Interrupt enable set register. */
AnnaBridge 156:ff21514d8981 4818
AnnaBridge 156:ff21514d8981 4819 /* Bit 10 : Enable interrupt on BCMATCH event. */
AnnaBridge 156:ff21514d8981 4820 #define RADIO_INTENSET_BCMATCH_Pos (10UL) /*!< Position of BCMATCH field. */
AnnaBridge 156:ff21514d8981 4821 #define RADIO_INTENSET_BCMATCH_Msk (0x1UL << RADIO_INTENSET_BCMATCH_Pos) /*!< Bit mask of BCMATCH field. */
AnnaBridge 156:ff21514d8981 4822 #define RADIO_INTENSET_BCMATCH_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 4823 #define RADIO_INTENSET_BCMATCH_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 4824 #define RADIO_INTENSET_BCMATCH_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 4825
AnnaBridge 156:ff21514d8981 4826 /* Bit 7 : Enable interrupt on RSSIEND event. */
AnnaBridge 156:ff21514d8981 4827 #define RADIO_INTENSET_RSSIEND_Pos (7UL) /*!< Position of RSSIEND field. */
AnnaBridge 156:ff21514d8981 4828 #define RADIO_INTENSET_RSSIEND_Msk (0x1UL << RADIO_INTENSET_RSSIEND_Pos) /*!< Bit mask of RSSIEND field. */
AnnaBridge 156:ff21514d8981 4829 #define RADIO_INTENSET_RSSIEND_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 4830 #define RADIO_INTENSET_RSSIEND_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 4831 #define RADIO_INTENSET_RSSIEND_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 4832
AnnaBridge 156:ff21514d8981 4833 /* Bit 6 : Enable interrupt on DEVMISS event. */
AnnaBridge 156:ff21514d8981 4834 #define RADIO_INTENSET_DEVMISS_Pos (6UL) /*!< Position of DEVMISS field. */
AnnaBridge 156:ff21514d8981 4835 #define RADIO_INTENSET_DEVMISS_Msk (0x1UL << RADIO_INTENSET_DEVMISS_Pos) /*!< Bit mask of DEVMISS field. */
AnnaBridge 156:ff21514d8981 4836 #define RADIO_INTENSET_DEVMISS_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 4837 #define RADIO_INTENSET_DEVMISS_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 4838 #define RADIO_INTENSET_DEVMISS_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 4839
AnnaBridge 156:ff21514d8981 4840 /* Bit 5 : Enable interrupt on DEVMATCH event. */
AnnaBridge 156:ff21514d8981 4841 #define RADIO_INTENSET_DEVMATCH_Pos (5UL) /*!< Position of DEVMATCH field. */
AnnaBridge 156:ff21514d8981 4842 #define RADIO_INTENSET_DEVMATCH_Msk (0x1UL << RADIO_INTENSET_DEVMATCH_Pos) /*!< Bit mask of DEVMATCH field. */
AnnaBridge 156:ff21514d8981 4843 #define RADIO_INTENSET_DEVMATCH_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 4844 #define RADIO_INTENSET_DEVMATCH_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 4845 #define RADIO_INTENSET_DEVMATCH_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 4846
AnnaBridge 156:ff21514d8981 4847 /* Bit 4 : Enable interrupt on DISABLED event. */
AnnaBridge 156:ff21514d8981 4848 #define RADIO_INTENSET_DISABLED_Pos (4UL) /*!< Position of DISABLED field. */
AnnaBridge 156:ff21514d8981 4849 #define RADIO_INTENSET_DISABLED_Msk (0x1UL << RADIO_INTENSET_DISABLED_Pos) /*!< Bit mask of DISABLED field. */
AnnaBridge 156:ff21514d8981 4850 #define RADIO_INTENSET_DISABLED_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 4851 #define RADIO_INTENSET_DISABLED_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 4852 #define RADIO_INTENSET_DISABLED_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 4853
AnnaBridge 156:ff21514d8981 4854 /* Bit 3 : Enable interrupt on END event. */
AnnaBridge 156:ff21514d8981 4855 #define RADIO_INTENSET_END_Pos (3UL) /*!< Position of END field. */
AnnaBridge 156:ff21514d8981 4856 #define RADIO_INTENSET_END_Msk (0x1UL << RADIO_INTENSET_END_Pos) /*!< Bit mask of END field. */
AnnaBridge 156:ff21514d8981 4857 #define RADIO_INTENSET_END_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 4858 #define RADIO_INTENSET_END_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 4859 #define RADIO_INTENSET_END_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 4860
AnnaBridge 156:ff21514d8981 4861 /* Bit 2 : Enable interrupt on PAYLOAD event. */
AnnaBridge 156:ff21514d8981 4862 #define RADIO_INTENSET_PAYLOAD_Pos (2UL) /*!< Position of PAYLOAD field. */
AnnaBridge 156:ff21514d8981 4863 #define RADIO_INTENSET_PAYLOAD_Msk (0x1UL << RADIO_INTENSET_PAYLOAD_Pos) /*!< Bit mask of PAYLOAD field. */
AnnaBridge 156:ff21514d8981 4864 #define RADIO_INTENSET_PAYLOAD_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 4865 #define RADIO_INTENSET_PAYLOAD_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 4866 #define RADIO_INTENSET_PAYLOAD_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 4867
AnnaBridge 156:ff21514d8981 4868 /* Bit 1 : Enable interrupt on ADDRESS event. */
AnnaBridge 156:ff21514d8981 4869 #define RADIO_INTENSET_ADDRESS_Pos (1UL) /*!< Position of ADDRESS field. */
AnnaBridge 156:ff21514d8981 4870 #define RADIO_INTENSET_ADDRESS_Msk (0x1UL << RADIO_INTENSET_ADDRESS_Pos) /*!< Bit mask of ADDRESS field. */
AnnaBridge 156:ff21514d8981 4871 #define RADIO_INTENSET_ADDRESS_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 4872 #define RADIO_INTENSET_ADDRESS_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 4873 #define RADIO_INTENSET_ADDRESS_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 4874
AnnaBridge 156:ff21514d8981 4875 /* Bit 0 : Enable interrupt on READY event. */
AnnaBridge 156:ff21514d8981 4876 #define RADIO_INTENSET_READY_Pos (0UL) /*!< Position of READY field. */
AnnaBridge 156:ff21514d8981 4877 #define RADIO_INTENSET_READY_Msk (0x1UL << RADIO_INTENSET_READY_Pos) /*!< Bit mask of READY field. */
AnnaBridge 156:ff21514d8981 4878 #define RADIO_INTENSET_READY_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 4879 #define RADIO_INTENSET_READY_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 4880 #define RADIO_INTENSET_READY_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 4881
AnnaBridge 156:ff21514d8981 4882 /* Register: RADIO_INTENCLR */
AnnaBridge 156:ff21514d8981 4883 /* Description: Interrupt enable clear register. */
AnnaBridge 156:ff21514d8981 4884
AnnaBridge 156:ff21514d8981 4885 /* Bit 10 : Disable interrupt on BCMATCH event. */
AnnaBridge 156:ff21514d8981 4886 #define RADIO_INTENCLR_BCMATCH_Pos (10UL) /*!< Position of BCMATCH field. */
AnnaBridge 156:ff21514d8981 4887 #define RADIO_INTENCLR_BCMATCH_Msk (0x1UL << RADIO_INTENCLR_BCMATCH_Pos) /*!< Bit mask of BCMATCH field. */
AnnaBridge 156:ff21514d8981 4888 #define RADIO_INTENCLR_BCMATCH_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 4889 #define RADIO_INTENCLR_BCMATCH_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 4890 #define RADIO_INTENCLR_BCMATCH_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 4891
AnnaBridge 156:ff21514d8981 4892 /* Bit 7 : Disable interrupt on RSSIEND event. */
AnnaBridge 156:ff21514d8981 4893 #define RADIO_INTENCLR_RSSIEND_Pos (7UL) /*!< Position of RSSIEND field. */
AnnaBridge 156:ff21514d8981 4894 #define RADIO_INTENCLR_RSSIEND_Msk (0x1UL << RADIO_INTENCLR_RSSIEND_Pos) /*!< Bit mask of RSSIEND field. */
AnnaBridge 156:ff21514d8981 4895 #define RADIO_INTENCLR_RSSIEND_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 4896 #define RADIO_INTENCLR_RSSIEND_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 4897 #define RADIO_INTENCLR_RSSIEND_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 4898
AnnaBridge 156:ff21514d8981 4899 /* Bit 6 : Disable interrupt on DEVMISS event. */
AnnaBridge 156:ff21514d8981 4900 #define RADIO_INTENCLR_DEVMISS_Pos (6UL) /*!< Position of DEVMISS field. */
AnnaBridge 156:ff21514d8981 4901 #define RADIO_INTENCLR_DEVMISS_Msk (0x1UL << RADIO_INTENCLR_DEVMISS_Pos) /*!< Bit mask of DEVMISS field. */
AnnaBridge 156:ff21514d8981 4902 #define RADIO_INTENCLR_DEVMISS_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 4903 #define RADIO_INTENCLR_DEVMISS_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 4904 #define RADIO_INTENCLR_DEVMISS_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 4905
AnnaBridge 156:ff21514d8981 4906 /* Bit 5 : Disable interrupt on DEVMATCH event. */
AnnaBridge 156:ff21514d8981 4907 #define RADIO_INTENCLR_DEVMATCH_Pos (5UL) /*!< Position of DEVMATCH field. */
AnnaBridge 156:ff21514d8981 4908 #define RADIO_INTENCLR_DEVMATCH_Msk (0x1UL << RADIO_INTENCLR_DEVMATCH_Pos) /*!< Bit mask of DEVMATCH field. */
AnnaBridge 156:ff21514d8981 4909 #define RADIO_INTENCLR_DEVMATCH_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 4910 #define RADIO_INTENCLR_DEVMATCH_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 4911 #define RADIO_INTENCLR_DEVMATCH_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 4912
AnnaBridge 156:ff21514d8981 4913 /* Bit 4 : Disable interrupt on DISABLED event. */
AnnaBridge 156:ff21514d8981 4914 #define RADIO_INTENCLR_DISABLED_Pos (4UL) /*!< Position of DISABLED field. */
AnnaBridge 156:ff21514d8981 4915 #define RADIO_INTENCLR_DISABLED_Msk (0x1UL << RADIO_INTENCLR_DISABLED_Pos) /*!< Bit mask of DISABLED field. */
AnnaBridge 156:ff21514d8981 4916 #define RADIO_INTENCLR_DISABLED_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 4917 #define RADIO_INTENCLR_DISABLED_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 4918 #define RADIO_INTENCLR_DISABLED_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 4919
AnnaBridge 156:ff21514d8981 4920 /* Bit 3 : Disable interrupt on END event. */
AnnaBridge 156:ff21514d8981 4921 #define RADIO_INTENCLR_END_Pos (3UL) /*!< Position of END field. */
AnnaBridge 156:ff21514d8981 4922 #define RADIO_INTENCLR_END_Msk (0x1UL << RADIO_INTENCLR_END_Pos) /*!< Bit mask of END field. */
AnnaBridge 156:ff21514d8981 4923 #define RADIO_INTENCLR_END_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 4924 #define RADIO_INTENCLR_END_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 4925 #define RADIO_INTENCLR_END_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 4926
AnnaBridge 156:ff21514d8981 4927 /* Bit 2 : Disable interrupt on PAYLOAD event. */
AnnaBridge 156:ff21514d8981 4928 #define RADIO_INTENCLR_PAYLOAD_Pos (2UL) /*!< Position of PAYLOAD field. */
AnnaBridge 156:ff21514d8981 4929 #define RADIO_INTENCLR_PAYLOAD_Msk (0x1UL << RADIO_INTENCLR_PAYLOAD_Pos) /*!< Bit mask of PAYLOAD field. */
AnnaBridge 156:ff21514d8981 4930 #define RADIO_INTENCLR_PAYLOAD_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 4931 #define RADIO_INTENCLR_PAYLOAD_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 4932 #define RADIO_INTENCLR_PAYLOAD_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 4933
AnnaBridge 156:ff21514d8981 4934 /* Bit 1 : Disable interrupt on ADDRESS event. */
AnnaBridge 156:ff21514d8981 4935 #define RADIO_INTENCLR_ADDRESS_Pos (1UL) /*!< Position of ADDRESS field. */
AnnaBridge 156:ff21514d8981 4936 #define RADIO_INTENCLR_ADDRESS_Msk (0x1UL << RADIO_INTENCLR_ADDRESS_Pos) /*!< Bit mask of ADDRESS field. */
AnnaBridge 156:ff21514d8981 4937 #define RADIO_INTENCLR_ADDRESS_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 4938 #define RADIO_INTENCLR_ADDRESS_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 4939 #define RADIO_INTENCLR_ADDRESS_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 4940
AnnaBridge 156:ff21514d8981 4941 /* Bit 0 : Disable interrupt on READY event. */
AnnaBridge 156:ff21514d8981 4942 #define RADIO_INTENCLR_READY_Pos (0UL) /*!< Position of READY field. */
AnnaBridge 156:ff21514d8981 4943 #define RADIO_INTENCLR_READY_Msk (0x1UL << RADIO_INTENCLR_READY_Pos) /*!< Bit mask of READY field. */
AnnaBridge 156:ff21514d8981 4944 #define RADIO_INTENCLR_READY_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 4945 #define RADIO_INTENCLR_READY_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 4946 #define RADIO_INTENCLR_READY_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 4947
AnnaBridge 156:ff21514d8981 4948 /* Register: RADIO_CRCSTATUS */
AnnaBridge 156:ff21514d8981 4949 /* Description: CRC status of received packet. */
AnnaBridge 156:ff21514d8981 4950
AnnaBridge 156:ff21514d8981 4951 /* Bit 0 : CRC status of received packet. */
AnnaBridge 156:ff21514d8981 4952 #define RADIO_CRCSTATUS_CRCSTATUS_Pos (0UL) /*!< Position of CRCSTATUS field. */
AnnaBridge 156:ff21514d8981 4953 #define RADIO_CRCSTATUS_CRCSTATUS_Msk (0x1UL << RADIO_CRCSTATUS_CRCSTATUS_Pos) /*!< Bit mask of CRCSTATUS field. */
AnnaBridge 156:ff21514d8981 4954 #define RADIO_CRCSTATUS_CRCSTATUS_CRCError (0UL) /*!< Packet received with CRC error. */
AnnaBridge 156:ff21514d8981 4955 #define RADIO_CRCSTATUS_CRCSTATUS_CRCOk (1UL) /*!< Packet received with CRC ok. */
AnnaBridge 156:ff21514d8981 4956
AnnaBridge 156:ff21514d8981 4957 /* Register: RADIO_RXMATCH */
AnnaBridge 156:ff21514d8981 4958 /* Description: Received address. */
AnnaBridge 156:ff21514d8981 4959
AnnaBridge 156:ff21514d8981 4960 /* Bits 2..0 : Logical address in which previous packet was received. */
AnnaBridge 156:ff21514d8981 4961 #define RADIO_RXMATCH_RXMATCH_Pos (0UL) /*!< Position of RXMATCH field. */
AnnaBridge 156:ff21514d8981 4962 #define RADIO_RXMATCH_RXMATCH_Msk (0x7UL << RADIO_RXMATCH_RXMATCH_Pos) /*!< Bit mask of RXMATCH field. */
AnnaBridge 156:ff21514d8981 4963
AnnaBridge 156:ff21514d8981 4964 /* Register: RADIO_RXCRC */
AnnaBridge 156:ff21514d8981 4965 /* Description: Received CRC. */
AnnaBridge 156:ff21514d8981 4966
AnnaBridge 156:ff21514d8981 4967 /* Bits 23..0 : CRC field of previously received packet. */
AnnaBridge 156:ff21514d8981 4968 #define RADIO_RXCRC_RXCRC_Pos (0UL) /*!< Position of RXCRC field. */
AnnaBridge 156:ff21514d8981 4969 #define RADIO_RXCRC_RXCRC_Msk (0xFFFFFFUL << RADIO_RXCRC_RXCRC_Pos) /*!< Bit mask of RXCRC field. */
AnnaBridge 156:ff21514d8981 4970
AnnaBridge 156:ff21514d8981 4971 /* Register: RADIO_DAI */
AnnaBridge 156:ff21514d8981 4972 /* Description: Device address match index. */
AnnaBridge 156:ff21514d8981 4973
AnnaBridge 156:ff21514d8981 4974 /* Bits 2..0 : Index (n) of device address (see DAB[n] and DAP[n]) that obtained an address match. */
AnnaBridge 156:ff21514d8981 4975 #define RADIO_DAI_DAI_Pos (0UL) /*!< Position of DAI field. */
AnnaBridge 156:ff21514d8981 4976 #define RADIO_DAI_DAI_Msk (0x7UL << RADIO_DAI_DAI_Pos) /*!< Bit mask of DAI field. */
AnnaBridge 156:ff21514d8981 4977
AnnaBridge 156:ff21514d8981 4978 /* Register: RADIO_FREQUENCY */
AnnaBridge 156:ff21514d8981 4979 /* Description: Frequency. */
AnnaBridge 156:ff21514d8981 4980
AnnaBridge 156:ff21514d8981 4981 /* Bits 6..0 : Radio channel frequency offset in MHz: RF Frequency = 2400 + FREQUENCY (MHz). Decision point: TXEN or RXEN task. */
AnnaBridge 156:ff21514d8981 4982 #define RADIO_FREQUENCY_FREQUENCY_Pos (0UL) /*!< Position of FREQUENCY field. */
AnnaBridge 156:ff21514d8981 4983 #define RADIO_FREQUENCY_FREQUENCY_Msk (0x7FUL << RADIO_FREQUENCY_FREQUENCY_Pos) /*!< Bit mask of FREQUENCY field. */
AnnaBridge 156:ff21514d8981 4984
AnnaBridge 156:ff21514d8981 4985 /* Register: RADIO_TXPOWER */
AnnaBridge 156:ff21514d8981 4986 /* Description: Output power. */
AnnaBridge 156:ff21514d8981 4987
AnnaBridge 156:ff21514d8981 4988 /* Bits 7..0 : Radio output power. Decision point: TXEN task. */
AnnaBridge 156:ff21514d8981 4989 #define RADIO_TXPOWER_TXPOWER_Pos (0UL) /*!< Position of TXPOWER field. */
AnnaBridge 156:ff21514d8981 4990 #define RADIO_TXPOWER_TXPOWER_Msk (0xFFUL << RADIO_TXPOWER_TXPOWER_Pos) /*!< Bit mask of TXPOWER field. */
AnnaBridge 156:ff21514d8981 4991 #define RADIO_TXPOWER_TXPOWER_0dBm (0x00UL) /*!< 0dBm. */
AnnaBridge 156:ff21514d8981 4992 #define RADIO_TXPOWER_TXPOWER_Pos4dBm (0x04UL) /*!< +4dBm. */
AnnaBridge 156:ff21514d8981 4993 #define RADIO_TXPOWER_TXPOWER_Neg30dBm (0xD8UL) /*!< -30dBm. */
AnnaBridge 156:ff21514d8981 4994 #define RADIO_TXPOWER_TXPOWER_Neg20dBm (0xECUL) /*!< -20dBm. */
AnnaBridge 156:ff21514d8981 4995 #define RADIO_TXPOWER_TXPOWER_Neg16dBm (0xF0UL) /*!< -16dBm. */
AnnaBridge 156:ff21514d8981 4996 #define RADIO_TXPOWER_TXPOWER_Neg12dBm (0xF4UL) /*!< -12dBm. */
AnnaBridge 156:ff21514d8981 4997 #define RADIO_TXPOWER_TXPOWER_Neg8dBm (0xF8UL) /*!< -8dBm. */
AnnaBridge 156:ff21514d8981 4998 #define RADIO_TXPOWER_TXPOWER_Neg4dBm (0xFCUL) /*!< -4dBm. */
AnnaBridge 156:ff21514d8981 4999
AnnaBridge 156:ff21514d8981 5000 /* Register: RADIO_MODE */
AnnaBridge 156:ff21514d8981 5001 /* Description: Data rate and modulation. */
AnnaBridge 156:ff21514d8981 5002
AnnaBridge 156:ff21514d8981 5003 /* Bits 1..0 : Radio data rate and modulation setting. Decision point: TXEN or RXEN task. */
AnnaBridge 156:ff21514d8981 5004 #define RADIO_MODE_MODE_Pos (0UL) /*!< Position of MODE field. */
AnnaBridge 156:ff21514d8981 5005 #define RADIO_MODE_MODE_Msk (0x3UL << RADIO_MODE_MODE_Pos) /*!< Bit mask of MODE field. */
AnnaBridge 156:ff21514d8981 5006 #define RADIO_MODE_MODE_Nrf_1Mbit (0x00UL) /*!< 1Mbit/s Nordic propietary radio mode. */
AnnaBridge 156:ff21514d8981 5007 #define RADIO_MODE_MODE_Nrf_2Mbit (0x01UL) /*!< 2Mbit/s Nordic propietary radio mode. */
AnnaBridge 156:ff21514d8981 5008 #define RADIO_MODE_MODE_Nrf_250Kbit (0x02UL) /*!< 250kbit/s Nordic propietary radio mode. */
AnnaBridge 156:ff21514d8981 5009 #define RADIO_MODE_MODE_Ble_1Mbit (0x03UL) /*!< 1Mbit/s Bluetooth Low Energy */
AnnaBridge 156:ff21514d8981 5010
AnnaBridge 156:ff21514d8981 5011 /* Register: RADIO_PCNF0 */
AnnaBridge 156:ff21514d8981 5012 /* Description: Packet configuration 0. */
AnnaBridge 156:ff21514d8981 5013
AnnaBridge 156:ff21514d8981 5014 /* Bits 19..16 : Length of S1 field in number of bits. Decision point: START task. */
AnnaBridge 156:ff21514d8981 5015 #define RADIO_PCNF0_S1LEN_Pos (16UL) /*!< Position of S1LEN field. */
AnnaBridge 156:ff21514d8981 5016 #define RADIO_PCNF0_S1LEN_Msk (0xFUL << RADIO_PCNF0_S1LEN_Pos) /*!< Bit mask of S1LEN field. */
AnnaBridge 156:ff21514d8981 5017
AnnaBridge 156:ff21514d8981 5018 /* Bit 8 : Length of S0 field in number of bytes. Decision point: START task. */
AnnaBridge 156:ff21514d8981 5019 #define RADIO_PCNF0_S0LEN_Pos (8UL) /*!< Position of S0LEN field. */
AnnaBridge 156:ff21514d8981 5020 #define RADIO_PCNF0_S0LEN_Msk (0x1UL << RADIO_PCNF0_S0LEN_Pos) /*!< Bit mask of S0LEN field. */
AnnaBridge 156:ff21514d8981 5021
AnnaBridge 156:ff21514d8981 5022 /* Bits 3..0 : Length of length field in number of bits. Decision point: START task. */
AnnaBridge 156:ff21514d8981 5023 #define RADIO_PCNF0_LFLEN_Pos (0UL) /*!< Position of LFLEN field. */
AnnaBridge 156:ff21514d8981 5024 #define RADIO_PCNF0_LFLEN_Msk (0xFUL << RADIO_PCNF0_LFLEN_Pos) /*!< Bit mask of LFLEN field. */
AnnaBridge 156:ff21514d8981 5025
AnnaBridge 156:ff21514d8981 5026 /* Register: RADIO_PCNF1 */
AnnaBridge 156:ff21514d8981 5027 /* Description: Packet configuration 1. */
AnnaBridge 156:ff21514d8981 5028
AnnaBridge 156:ff21514d8981 5029 /* Bit 25 : Packet whitening enable. */
AnnaBridge 156:ff21514d8981 5030 #define RADIO_PCNF1_WHITEEN_Pos (25UL) /*!< Position of WHITEEN field. */
AnnaBridge 156:ff21514d8981 5031 #define RADIO_PCNF1_WHITEEN_Msk (0x1UL << RADIO_PCNF1_WHITEEN_Pos) /*!< Bit mask of WHITEEN field. */
AnnaBridge 156:ff21514d8981 5032 #define RADIO_PCNF1_WHITEEN_Disabled (0UL) /*!< Whitening disabled. */
AnnaBridge 156:ff21514d8981 5033 #define RADIO_PCNF1_WHITEEN_Enabled (1UL) /*!< Whitening enabled. */
AnnaBridge 156:ff21514d8981 5034
AnnaBridge 156:ff21514d8981 5035 /* Bit 24 : On air endianness of packet length field. Decision point: START task. */
AnnaBridge 156:ff21514d8981 5036 #define RADIO_PCNF1_ENDIAN_Pos (24UL) /*!< Position of ENDIAN field. */
AnnaBridge 156:ff21514d8981 5037 #define RADIO_PCNF1_ENDIAN_Msk (0x1UL << RADIO_PCNF1_ENDIAN_Pos) /*!< Bit mask of ENDIAN field. */
AnnaBridge 156:ff21514d8981 5038 #define RADIO_PCNF1_ENDIAN_Little (0UL) /*!< Least significant bit on air first */
AnnaBridge 156:ff21514d8981 5039 #define RADIO_PCNF1_ENDIAN_Big (1UL) /*!< Most significant bit on air first */
AnnaBridge 156:ff21514d8981 5040
AnnaBridge 156:ff21514d8981 5041 /* Bits 18..16 : Base address length in number of bytes. Decision point: START task. */
AnnaBridge 156:ff21514d8981 5042 #define RADIO_PCNF1_BALEN_Pos (16UL) /*!< Position of BALEN field. */
AnnaBridge 156:ff21514d8981 5043 #define RADIO_PCNF1_BALEN_Msk (0x7UL << RADIO_PCNF1_BALEN_Pos) /*!< Bit mask of BALEN field. */
AnnaBridge 156:ff21514d8981 5044
AnnaBridge 156:ff21514d8981 5045 /* Bits 15..8 : Static length in number of bytes. Decision point: START task. */
AnnaBridge 156:ff21514d8981 5046 #define RADIO_PCNF1_STATLEN_Pos (8UL) /*!< Position of STATLEN field. */
AnnaBridge 156:ff21514d8981 5047 #define RADIO_PCNF1_STATLEN_Msk (0xFFUL << RADIO_PCNF1_STATLEN_Pos) /*!< Bit mask of STATLEN field. */
AnnaBridge 156:ff21514d8981 5048
AnnaBridge 156:ff21514d8981 5049 /* Bits 7..0 : Maximum length of packet payload in number of bytes. */
AnnaBridge 156:ff21514d8981 5050 #define RADIO_PCNF1_MAXLEN_Pos (0UL) /*!< Position of MAXLEN field. */
AnnaBridge 156:ff21514d8981 5051 #define RADIO_PCNF1_MAXLEN_Msk (0xFFUL << RADIO_PCNF1_MAXLEN_Pos) /*!< Bit mask of MAXLEN field. */
AnnaBridge 156:ff21514d8981 5052
AnnaBridge 156:ff21514d8981 5053 /* Register: RADIO_PREFIX0 */
AnnaBridge 156:ff21514d8981 5054 /* Description: Prefixes bytes for logical addresses 0 to 3. */
AnnaBridge 156:ff21514d8981 5055
AnnaBridge 156:ff21514d8981 5056 /* Bits 31..24 : Address prefix 3. Decision point: START task. */
AnnaBridge 156:ff21514d8981 5057 #define RADIO_PREFIX0_AP3_Pos (24UL) /*!< Position of AP3 field. */
AnnaBridge 156:ff21514d8981 5058 #define RADIO_PREFIX0_AP3_Msk (0xFFUL << RADIO_PREFIX0_AP3_Pos) /*!< Bit mask of AP3 field. */
AnnaBridge 156:ff21514d8981 5059
AnnaBridge 156:ff21514d8981 5060 /* Bits 23..16 : Address prefix 2. Decision point: START task. */
AnnaBridge 156:ff21514d8981 5061 #define RADIO_PREFIX0_AP2_Pos (16UL) /*!< Position of AP2 field. */
AnnaBridge 156:ff21514d8981 5062 #define RADIO_PREFIX0_AP2_Msk (0xFFUL << RADIO_PREFIX0_AP2_Pos) /*!< Bit mask of AP2 field. */
AnnaBridge 156:ff21514d8981 5063
AnnaBridge 156:ff21514d8981 5064 /* Bits 15..8 : Address prefix 1. Decision point: START task. */
AnnaBridge 156:ff21514d8981 5065 #define RADIO_PREFIX0_AP1_Pos (8UL) /*!< Position of AP1 field. */
AnnaBridge 156:ff21514d8981 5066 #define RADIO_PREFIX0_AP1_Msk (0xFFUL << RADIO_PREFIX0_AP1_Pos) /*!< Bit mask of AP1 field. */
AnnaBridge 156:ff21514d8981 5067
AnnaBridge 156:ff21514d8981 5068 /* Bits 7..0 : Address prefix 0. Decision point: START task. */
AnnaBridge 156:ff21514d8981 5069 #define RADIO_PREFIX0_AP0_Pos (0UL) /*!< Position of AP0 field. */
AnnaBridge 156:ff21514d8981 5070 #define RADIO_PREFIX0_AP0_Msk (0xFFUL << RADIO_PREFIX0_AP0_Pos) /*!< Bit mask of AP0 field. */
AnnaBridge 156:ff21514d8981 5071
AnnaBridge 156:ff21514d8981 5072 /* Register: RADIO_PREFIX1 */
AnnaBridge 156:ff21514d8981 5073 /* Description: Prefixes bytes for logical addresses 4 to 7. */
AnnaBridge 156:ff21514d8981 5074
AnnaBridge 156:ff21514d8981 5075 /* Bits 31..24 : Address prefix 7. Decision point: START task. */
AnnaBridge 156:ff21514d8981 5076 #define RADIO_PREFIX1_AP7_Pos (24UL) /*!< Position of AP7 field. */
AnnaBridge 156:ff21514d8981 5077 #define RADIO_PREFIX1_AP7_Msk (0xFFUL << RADIO_PREFIX1_AP7_Pos) /*!< Bit mask of AP7 field. */
AnnaBridge 156:ff21514d8981 5078
AnnaBridge 156:ff21514d8981 5079 /* Bits 23..16 : Address prefix 6. Decision point: START task. */
AnnaBridge 156:ff21514d8981 5080 #define RADIO_PREFIX1_AP6_Pos (16UL) /*!< Position of AP6 field. */
AnnaBridge 156:ff21514d8981 5081 #define RADIO_PREFIX1_AP6_Msk (0xFFUL << RADIO_PREFIX1_AP6_Pos) /*!< Bit mask of AP6 field. */
AnnaBridge 156:ff21514d8981 5082
AnnaBridge 156:ff21514d8981 5083 /* Bits 15..8 : Address prefix 5. Decision point: START task. */
AnnaBridge 156:ff21514d8981 5084 #define RADIO_PREFIX1_AP5_Pos (8UL) /*!< Position of AP5 field. */
AnnaBridge 156:ff21514d8981 5085 #define RADIO_PREFIX1_AP5_Msk (0xFFUL << RADIO_PREFIX1_AP5_Pos) /*!< Bit mask of AP5 field. */
AnnaBridge 156:ff21514d8981 5086
AnnaBridge 156:ff21514d8981 5087 /* Bits 7..0 : Address prefix 4. Decision point: START task. */
AnnaBridge 156:ff21514d8981 5088 #define RADIO_PREFIX1_AP4_Pos (0UL) /*!< Position of AP4 field. */
AnnaBridge 156:ff21514d8981 5089 #define RADIO_PREFIX1_AP4_Msk (0xFFUL << RADIO_PREFIX1_AP4_Pos) /*!< Bit mask of AP4 field. */
AnnaBridge 156:ff21514d8981 5090
AnnaBridge 156:ff21514d8981 5091 /* Register: RADIO_TXADDRESS */
AnnaBridge 156:ff21514d8981 5092 /* Description: Transmit address select. */
AnnaBridge 156:ff21514d8981 5093
AnnaBridge 156:ff21514d8981 5094 /* Bits 2..0 : Logical address to be used when transmitting a packet. Decision point: START task. */
AnnaBridge 156:ff21514d8981 5095 #define RADIO_TXADDRESS_TXADDRESS_Pos (0UL) /*!< Position of TXADDRESS field. */
AnnaBridge 156:ff21514d8981 5096 #define RADIO_TXADDRESS_TXADDRESS_Msk (0x7UL << RADIO_TXADDRESS_TXADDRESS_Pos) /*!< Bit mask of TXADDRESS field. */
AnnaBridge 156:ff21514d8981 5097
AnnaBridge 156:ff21514d8981 5098 /* Register: RADIO_RXADDRESSES */
AnnaBridge 156:ff21514d8981 5099 /* Description: Receive address select. */
AnnaBridge 156:ff21514d8981 5100
AnnaBridge 156:ff21514d8981 5101 /* Bit 7 : Enable reception on logical address 7. Decision point: START task. */
AnnaBridge 156:ff21514d8981 5102 #define RADIO_RXADDRESSES_ADDR7_Pos (7UL) /*!< Position of ADDR7 field. */
AnnaBridge 156:ff21514d8981 5103 #define RADIO_RXADDRESSES_ADDR7_Msk (0x1UL << RADIO_RXADDRESSES_ADDR7_Pos) /*!< Bit mask of ADDR7 field. */
AnnaBridge 156:ff21514d8981 5104 #define RADIO_RXADDRESSES_ADDR7_Disabled (0UL) /*!< Reception disabled. */
AnnaBridge 156:ff21514d8981 5105 #define RADIO_RXADDRESSES_ADDR7_Enabled (1UL) /*!< Reception enabled. */
AnnaBridge 156:ff21514d8981 5106
AnnaBridge 156:ff21514d8981 5107 /* Bit 6 : Enable reception on logical address 6. Decision point: START task. */
AnnaBridge 156:ff21514d8981 5108 #define RADIO_RXADDRESSES_ADDR6_Pos (6UL) /*!< Position of ADDR6 field. */
AnnaBridge 156:ff21514d8981 5109 #define RADIO_RXADDRESSES_ADDR6_Msk (0x1UL << RADIO_RXADDRESSES_ADDR6_Pos) /*!< Bit mask of ADDR6 field. */
AnnaBridge 156:ff21514d8981 5110 #define RADIO_RXADDRESSES_ADDR6_Disabled (0UL) /*!< Reception disabled. */
AnnaBridge 156:ff21514d8981 5111 #define RADIO_RXADDRESSES_ADDR6_Enabled (1UL) /*!< Reception enabled. */
AnnaBridge 156:ff21514d8981 5112
AnnaBridge 156:ff21514d8981 5113 /* Bit 5 : Enable reception on logical address 5. Decision point: START task. */
AnnaBridge 156:ff21514d8981 5114 #define RADIO_RXADDRESSES_ADDR5_Pos (5UL) /*!< Position of ADDR5 field. */
AnnaBridge 156:ff21514d8981 5115 #define RADIO_RXADDRESSES_ADDR5_Msk (0x1UL << RADIO_RXADDRESSES_ADDR5_Pos) /*!< Bit mask of ADDR5 field. */
AnnaBridge 156:ff21514d8981 5116 #define RADIO_RXADDRESSES_ADDR5_Disabled (0UL) /*!< Reception disabled. */
AnnaBridge 156:ff21514d8981 5117 #define RADIO_RXADDRESSES_ADDR5_Enabled (1UL) /*!< Reception enabled. */
AnnaBridge 156:ff21514d8981 5118
AnnaBridge 156:ff21514d8981 5119 /* Bit 4 : Enable reception on logical address 4. Decision point: START task. */
AnnaBridge 156:ff21514d8981 5120 #define RADIO_RXADDRESSES_ADDR4_Pos (4UL) /*!< Position of ADDR4 field. */
AnnaBridge 156:ff21514d8981 5121 #define RADIO_RXADDRESSES_ADDR4_Msk (0x1UL << RADIO_RXADDRESSES_ADDR4_Pos) /*!< Bit mask of ADDR4 field. */
AnnaBridge 156:ff21514d8981 5122 #define RADIO_RXADDRESSES_ADDR4_Disabled (0UL) /*!< Reception disabled. */
AnnaBridge 156:ff21514d8981 5123 #define RADIO_RXADDRESSES_ADDR4_Enabled (1UL) /*!< Reception enabled. */
AnnaBridge 156:ff21514d8981 5124
AnnaBridge 156:ff21514d8981 5125 /* Bit 3 : Enable reception on logical address 3. Decision point: START task. */
AnnaBridge 156:ff21514d8981 5126 #define RADIO_RXADDRESSES_ADDR3_Pos (3UL) /*!< Position of ADDR3 field. */
AnnaBridge 156:ff21514d8981 5127 #define RADIO_RXADDRESSES_ADDR3_Msk (0x1UL << RADIO_RXADDRESSES_ADDR3_Pos) /*!< Bit mask of ADDR3 field. */
AnnaBridge 156:ff21514d8981 5128 #define RADIO_RXADDRESSES_ADDR3_Disabled (0UL) /*!< Reception disabled. */
AnnaBridge 156:ff21514d8981 5129 #define RADIO_RXADDRESSES_ADDR3_Enabled (1UL) /*!< Reception enabled. */
AnnaBridge 156:ff21514d8981 5130
AnnaBridge 156:ff21514d8981 5131 /* Bit 2 : Enable reception on logical address 2. Decision point: START task. */
AnnaBridge 156:ff21514d8981 5132 #define RADIO_RXADDRESSES_ADDR2_Pos (2UL) /*!< Position of ADDR2 field. */
AnnaBridge 156:ff21514d8981 5133 #define RADIO_RXADDRESSES_ADDR2_Msk (0x1UL << RADIO_RXADDRESSES_ADDR2_Pos) /*!< Bit mask of ADDR2 field. */
AnnaBridge 156:ff21514d8981 5134 #define RADIO_RXADDRESSES_ADDR2_Disabled (0UL) /*!< Reception disabled. */
AnnaBridge 156:ff21514d8981 5135 #define RADIO_RXADDRESSES_ADDR2_Enabled (1UL) /*!< Reception enabled. */
AnnaBridge 156:ff21514d8981 5136
AnnaBridge 156:ff21514d8981 5137 /* Bit 1 : Enable reception on logical address 1. Decision point: START task. */
AnnaBridge 156:ff21514d8981 5138 #define RADIO_RXADDRESSES_ADDR1_Pos (1UL) /*!< Position of ADDR1 field. */
AnnaBridge 156:ff21514d8981 5139 #define RADIO_RXADDRESSES_ADDR1_Msk (0x1UL << RADIO_RXADDRESSES_ADDR1_Pos) /*!< Bit mask of ADDR1 field. */
AnnaBridge 156:ff21514d8981 5140 #define RADIO_RXADDRESSES_ADDR1_Disabled (0UL) /*!< Reception disabled. */
AnnaBridge 156:ff21514d8981 5141 #define RADIO_RXADDRESSES_ADDR1_Enabled (1UL) /*!< Reception enabled. */
AnnaBridge 156:ff21514d8981 5142
AnnaBridge 156:ff21514d8981 5143 /* Bit 0 : Enable reception on logical address 0. Decision point: START task. */
AnnaBridge 156:ff21514d8981 5144 #define RADIO_RXADDRESSES_ADDR0_Pos (0UL) /*!< Position of ADDR0 field. */
AnnaBridge 156:ff21514d8981 5145 #define RADIO_RXADDRESSES_ADDR0_Msk (0x1UL << RADIO_RXADDRESSES_ADDR0_Pos) /*!< Bit mask of ADDR0 field. */
AnnaBridge 156:ff21514d8981 5146 #define RADIO_RXADDRESSES_ADDR0_Disabled (0UL) /*!< Reception disabled. */
AnnaBridge 156:ff21514d8981 5147 #define RADIO_RXADDRESSES_ADDR0_Enabled (1UL) /*!< Reception enabled. */
AnnaBridge 156:ff21514d8981 5148
AnnaBridge 156:ff21514d8981 5149 /* Register: RADIO_CRCCNF */
AnnaBridge 156:ff21514d8981 5150 /* Description: CRC configuration. */
AnnaBridge 156:ff21514d8981 5151
AnnaBridge 156:ff21514d8981 5152 /* Bit 8 : Leave packet address field out of the CRC calculation. Decision point: START task. */
AnnaBridge 156:ff21514d8981 5153 #define RADIO_CRCCNF_SKIPADDR_Pos (8UL) /*!< Position of SKIPADDR field. */
AnnaBridge 156:ff21514d8981 5154 #define RADIO_CRCCNF_SKIPADDR_Msk (0x1UL << RADIO_CRCCNF_SKIPADDR_Pos) /*!< Bit mask of SKIPADDR field. */
AnnaBridge 156:ff21514d8981 5155 #define RADIO_CRCCNF_SKIPADDR_Include (0UL) /*!< Include packet address in CRC calculation. */
AnnaBridge 156:ff21514d8981 5156 #define RADIO_CRCCNF_SKIPADDR_Skip (1UL) /*!< Packet address is skipped in CRC calculation. The CRC calculation will start at the first byte after the address. */
AnnaBridge 156:ff21514d8981 5157
AnnaBridge 156:ff21514d8981 5158 /* Bits 1..0 : CRC length. Decision point: START task. */
AnnaBridge 156:ff21514d8981 5159 #define RADIO_CRCCNF_LEN_Pos (0UL) /*!< Position of LEN field. */
AnnaBridge 156:ff21514d8981 5160 #define RADIO_CRCCNF_LEN_Msk (0x3UL << RADIO_CRCCNF_LEN_Pos) /*!< Bit mask of LEN field. */
AnnaBridge 156:ff21514d8981 5161 #define RADIO_CRCCNF_LEN_Disabled (0UL) /*!< CRC calculation disabled. */
AnnaBridge 156:ff21514d8981 5162 #define RADIO_CRCCNF_LEN_One (1UL) /*!< One byte long CRC. */
AnnaBridge 156:ff21514d8981 5163 #define RADIO_CRCCNF_LEN_Two (2UL) /*!< Two bytes long CRC. */
AnnaBridge 156:ff21514d8981 5164 #define RADIO_CRCCNF_LEN_Three (3UL) /*!< Three bytes long CRC. */
AnnaBridge 156:ff21514d8981 5165
AnnaBridge 156:ff21514d8981 5166 /* Register: RADIO_CRCPOLY */
AnnaBridge 156:ff21514d8981 5167 /* Description: CRC polynomial. */
AnnaBridge 156:ff21514d8981 5168
AnnaBridge 156:ff21514d8981 5169 /* Bits 23..0 : CRC polynomial. Decision point: START task. */
AnnaBridge 156:ff21514d8981 5170 #define RADIO_CRCPOLY_CRCPOLY_Pos (0UL) /*!< Position of CRCPOLY field. */
AnnaBridge 156:ff21514d8981 5171 #define RADIO_CRCPOLY_CRCPOLY_Msk (0xFFFFFFUL << RADIO_CRCPOLY_CRCPOLY_Pos) /*!< Bit mask of CRCPOLY field. */
AnnaBridge 156:ff21514d8981 5172
AnnaBridge 156:ff21514d8981 5173 /* Register: RADIO_CRCINIT */
AnnaBridge 156:ff21514d8981 5174 /* Description: CRC initial value. */
AnnaBridge 156:ff21514d8981 5175
AnnaBridge 156:ff21514d8981 5176 /* Bits 23..0 : Initial value for CRC calculation. Decision point: START task. */
AnnaBridge 156:ff21514d8981 5177 #define RADIO_CRCINIT_CRCINIT_Pos (0UL) /*!< Position of CRCINIT field. */
AnnaBridge 156:ff21514d8981 5178 #define RADIO_CRCINIT_CRCINIT_Msk (0xFFFFFFUL << RADIO_CRCINIT_CRCINIT_Pos) /*!< Bit mask of CRCINIT field. */
AnnaBridge 156:ff21514d8981 5179
AnnaBridge 156:ff21514d8981 5180 /* Register: RADIO_TEST */
AnnaBridge 156:ff21514d8981 5181 /* Description: Test features enable register. */
AnnaBridge 156:ff21514d8981 5182
AnnaBridge 156:ff21514d8981 5183 /* Bit 1 : PLL lock. Decision point: TXEN or RXEN task. */
AnnaBridge 156:ff21514d8981 5184 #define RADIO_TEST_PLLLOCK_Pos (1UL) /*!< Position of PLLLOCK field. */
AnnaBridge 156:ff21514d8981 5185 #define RADIO_TEST_PLLLOCK_Msk (0x1UL << RADIO_TEST_PLLLOCK_Pos) /*!< Bit mask of PLLLOCK field. */
AnnaBridge 156:ff21514d8981 5186 #define RADIO_TEST_PLLLOCK_Disabled (0UL) /*!< PLL lock disabled. */
AnnaBridge 156:ff21514d8981 5187 #define RADIO_TEST_PLLLOCK_Enabled (1UL) /*!< PLL lock enabled. */
AnnaBridge 156:ff21514d8981 5188
AnnaBridge 156:ff21514d8981 5189 /* Bit 0 : Constant carrier. Decision point: TXEN task. */
AnnaBridge 156:ff21514d8981 5190 #define RADIO_TEST_CONSTCARRIER_Pos (0UL) /*!< Position of CONSTCARRIER field. */
AnnaBridge 156:ff21514d8981 5191 #define RADIO_TEST_CONSTCARRIER_Msk (0x1UL << RADIO_TEST_CONSTCARRIER_Pos) /*!< Bit mask of CONSTCARRIER field. */
AnnaBridge 156:ff21514d8981 5192 #define RADIO_TEST_CONSTCARRIER_Disabled (0UL) /*!< Constant carrier disabled. */
AnnaBridge 156:ff21514d8981 5193 #define RADIO_TEST_CONSTCARRIER_Enabled (1UL) /*!< Constant carrier enabled. */
AnnaBridge 156:ff21514d8981 5194
AnnaBridge 156:ff21514d8981 5195 /* Register: RADIO_TIFS */
AnnaBridge 156:ff21514d8981 5196 /* Description: Inter Frame Spacing in microseconds. */
AnnaBridge 156:ff21514d8981 5197
AnnaBridge 156:ff21514d8981 5198 /* Bits 7..0 : Inter frame spacing in microseconds. Decision point: START rask */
AnnaBridge 156:ff21514d8981 5199 #define RADIO_TIFS_TIFS_Pos (0UL) /*!< Position of TIFS field. */
AnnaBridge 156:ff21514d8981 5200 #define RADIO_TIFS_TIFS_Msk (0xFFUL << RADIO_TIFS_TIFS_Pos) /*!< Bit mask of TIFS field. */
AnnaBridge 156:ff21514d8981 5201
AnnaBridge 156:ff21514d8981 5202 /* Register: RADIO_RSSISAMPLE */
AnnaBridge 156:ff21514d8981 5203 /* Description: RSSI sample. */
AnnaBridge 156:ff21514d8981 5204
AnnaBridge 156:ff21514d8981 5205 /* Bits 6..0 : RSSI sample result. The result is read as a positive value so that ReceivedSignalStrength = -RSSISAMPLE dBm */
AnnaBridge 156:ff21514d8981 5206 #define RADIO_RSSISAMPLE_RSSISAMPLE_Pos (0UL) /*!< Position of RSSISAMPLE field. */
AnnaBridge 156:ff21514d8981 5207 #define RADIO_RSSISAMPLE_RSSISAMPLE_Msk (0x7FUL << RADIO_RSSISAMPLE_RSSISAMPLE_Pos) /*!< Bit mask of RSSISAMPLE field. */
AnnaBridge 156:ff21514d8981 5208
AnnaBridge 156:ff21514d8981 5209 /* Register: RADIO_STATE */
AnnaBridge 156:ff21514d8981 5210 /* Description: Current radio state. */
AnnaBridge 156:ff21514d8981 5211
AnnaBridge 156:ff21514d8981 5212 /* Bits 3..0 : Current radio state. */
AnnaBridge 156:ff21514d8981 5213 #define RADIO_STATE_STATE_Pos (0UL) /*!< Position of STATE field. */
AnnaBridge 156:ff21514d8981 5214 #define RADIO_STATE_STATE_Msk (0xFUL << RADIO_STATE_STATE_Pos) /*!< Bit mask of STATE field. */
AnnaBridge 156:ff21514d8981 5215 #define RADIO_STATE_STATE_Disabled (0x00UL) /*!< Radio is in the Disabled state. */
AnnaBridge 156:ff21514d8981 5216 #define RADIO_STATE_STATE_RxRu (0x01UL) /*!< Radio is in the Rx Ramp Up state. */
AnnaBridge 156:ff21514d8981 5217 #define RADIO_STATE_STATE_RxIdle (0x02UL) /*!< Radio is in the Rx Idle state. */
AnnaBridge 156:ff21514d8981 5218 #define RADIO_STATE_STATE_Rx (0x03UL) /*!< Radio is in the Rx state. */
AnnaBridge 156:ff21514d8981 5219 #define RADIO_STATE_STATE_RxDisable (0x04UL) /*!< Radio is in the Rx Disable state. */
AnnaBridge 156:ff21514d8981 5220 #define RADIO_STATE_STATE_TxRu (0x09UL) /*!< Radio is in the Tx Ramp Up state. */
AnnaBridge 156:ff21514d8981 5221 #define RADIO_STATE_STATE_TxIdle (0x0AUL) /*!< Radio is in the Tx Idle state. */
AnnaBridge 156:ff21514d8981 5222 #define RADIO_STATE_STATE_Tx (0x0BUL) /*!< Radio is in the Tx state. */
AnnaBridge 156:ff21514d8981 5223 #define RADIO_STATE_STATE_TxDisable (0x0CUL) /*!< Radio is in the Tx Disable state. */
AnnaBridge 156:ff21514d8981 5224
AnnaBridge 156:ff21514d8981 5225 /* Register: RADIO_DATAWHITEIV */
AnnaBridge 156:ff21514d8981 5226 /* Description: Data whitening initial value. */
AnnaBridge 156:ff21514d8981 5227
AnnaBridge 156:ff21514d8981 5228 /* Bits 6..0 : Data whitening initial value. Bit 0 corresponds to Position 0 of the LSFR, Bit 1 to position 5... Decision point: TXEN or RXEN task. */
AnnaBridge 156:ff21514d8981 5229 #define RADIO_DATAWHITEIV_DATAWHITEIV_Pos (0UL) /*!< Position of DATAWHITEIV field. */
AnnaBridge 156:ff21514d8981 5230 #define RADIO_DATAWHITEIV_DATAWHITEIV_Msk (0x7FUL << RADIO_DATAWHITEIV_DATAWHITEIV_Pos) /*!< Bit mask of DATAWHITEIV field. */
AnnaBridge 156:ff21514d8981 5231
AnnaBridge 156:ff21514d8981 5232 /* Register: RADIO_DAP */
AnnaBridge 156:ff21514d8981 5233 /* Description: Device address prefix. */
AnnaBridge 156:ff21514d8981 5234
AnnaBridge 156:ff21514d8981 5235 /* Bits 15..0 : Device address prefix. */
AnnaBridge 156:ff21514d8981 5236 #define RADIO_DAP_DAP_Pos (0UL) /*!< Position of DAP field. */
AnnaBridge 156:ff21514d8981 5237 #define RADIO_DAP_DAP_Msk (0xFFFFUL << RADIO_DAP_DAP_Pos) /*!< Bit mask of DAP field. */
AnnaBridge 156:ff21514d8981 5238
AnnaBridge 156:ff21514d8981 5239 /* Register: RADIO_DACNF */
AnnaBridge 156:ff21514d8981 5240 /* Description: Device address match configuration. */
AnnaBridge 156:ff21514d8981 5241
AnnaBridge 156:ff21514d8981 5242 /* Bit 15 : TxAdd for device address 7. */
AnnaBridge 156:ff21514d8981 5243 #define RADIO_DACNF_TXADD7_Pos (15UL) /*!< Position of TXADD7 field. */
AnnaBridge 156:ff21514d8981 5244 #define RADIO_DACNF_TXADD7_Msk (0x1UL << RADIO_DACNF_TXADD7_Pos) /*!< Bit mask of TXADD7 field. */
AnnaBridge 156:ff21514d8981 5245
AnnaBridge 156:ff21514d8981 5246 /* Bit 14 : TxAdd for device address 6. */
AnnaBridge 156:ff21514d8981 5247 #define RADIO_DACNF_TXADD6_Pos (14UL) /*!< Position of TXADD6 field. */
AnnaBridge 156:ff21514d8981 5248 #define RADIO_DACNF_TXADD6_Msk (0x1UL << RADIO_DACNF_TXADD6_Pos) /*!< Bit mask of TXADD6 field. */
AnnaBridge 156:ff21514d8981 5249
AnnaBridge 156:ff21514d8981 5250 /* Bit 13 : TxAdd for device address 5. */
AnnaBridge 156:ff21514d8981 5251 #define RADIO_DACNF_TXADD5_Pos (13UL) /*!< Position of TXADD5 field. */
AnnaBridge 156:ff21514d8981 5252 #define RADIO_DACNF_TXADD5_Msk (0x1UL << RADIO_DACNF_TXADD5_Pos) /*!< Bit mask of TXADD5 field. */
AnnaBridge 156:ff21514d8981 5253
AnnaBridge 156:ff21514d8981 5254 /* Bit 12 : TxAdd for device address 4. */
AnnaBridge 156:ff21514d8981 5255 #define RADIO_DACNF_TXADD4_Pos (12UL) /*!< Position of TXADD4 field. */
AnnaBridge 156:ff21514d8981 5256 #define RADIO_DACNF_TXADD4_Msk (0x1UL << RADIO_DACNF_TXADD4_Pos) /*!< Bit mask of TXADD4 field. */
AnnaBridge 156:ff21514d8981 5257
AnnaBridge 156:ff21514d8981 5258 /* Bit 11 : TxAdd for device address 3. */
AnnaBridge 156:ff21514d8981 5259 #define RADIO_DACNF_TXADD3_Pos (11UL) /*!< Position of TXADD3 field. */
AnnaBridge 156:ff21514d8981 5260 #define RADIO_DACNF_TXADD3_Msk (0x1UL << RADIO_DACNF_TXADD3_Pos) /*!< Bit mask of TXADD3 field. */
AnnaBridge 156:ff21514d8981 5261
AnnaBridge 156:ff21514d8981 5262 /* Bit 10 : TxAdd for device address 2. */
AnnaBridge 156:ff21514d8981 5263 #define RADIO_DACNF_TXADD2_Pos (10UL) /*!< Position of TXADD2 field. */
AnnaBridge 156:ff21514d8981 5264 #define RADIO_DACNF_TXADD2_Msk (0x1UL << RADIO_DACNF_TXADD2_Pos) /*!< Bit mask of TXADD2 field. */
AnnaBridge 156:ff21514d8981 5265
AnnaBridge 156:ff21514d8981 5266 /* Bit 9 : TxAdd for device address 1. */
AnnaBridge 156:ff21514d8981 5267 #define RADIO_DACNF_TXADD1_Pos (9UL) /*!< Position of TXADD1 field. */
AnnaBridge 156:ff21514d8981 5268 #define RADIO_DACNF_TXADD1_Msk (0x1UL << RADIO_DACNF_TXADD1_Pos) /*!< Bit mask of TXADD1 field. */
AnnaBridge 156:ff21514d8981 5269
AnnaBridge 156:ff21514d8981 5270 /* Bit 8 : TxAdd for device address 0. */
AnnaBridge 156:ff21514d8981 5271 #define RADIO_DACNF_TXADD0_Pos (8UL) /*!< Position of TXADD0 field. */
AnnaBridge 156:ff21514d8981 5272 #define RADIO_DACNF_TXADD0_Msk (0x1UL << RADIO_DACNF_TXADD0_Pos) /*!< Bit mask of TXADD0 field. */
AnnaBridge 156:ff21514d8981 5273
AnnaBridge 156:ff21514d8981 5274 /* Bit 7 : Enable or disable device address matching using device address 7. */
AnnaBridge 156:ff21514d8981 5275 #define RADIO_DACNF_ENA7_Pos (7UL) /*!< Position of ENA7 field. */
AnnaBridge 156:ff21514d8981 5276 #define RADIO_DACNF_ENA7_Msk (0x1UL << RADIO_DACNF_ENA7_Pos) /*!< Bit mask of ENA7 field. */
AnnaBridge 156:ff21514d8981 5277 #define RADIO_DACNF_ENA7_Disabled (0UL) /*!< Disabled. */
AnnaBridge 156:ff21514d8981 5278 #define RADIO_DACNF_ENA7_Enabled (1UL) /*!< Enabled. */
AnnaBridge 156:ff21514d8981 5279
AnnaBridge 156:ff21514d8981 5280 /* Bit 6 : Enable or disable device address matching using device address 6. */
AnnaBridge 156:ff21514d8981 5281 #define RADIO_DACNF_ENA6_Pos (6UL) /*!< Position of ENA6 field. */
AnnaBridge 156:ff21514d8981 5282 #define RADIO_DACNF_ENA6_Msk (0x1UL << RADIO_DACNF_ENA6_Pos) /*!< Bit mask of ENA6 field. */
AnnaBridge 156:ff21514d8981 5283 #define RADIO_DACNF_ENA6_Disabled (0UL) /*!< Disabled. */
AnnaBridge 156:ff21514d8981 5284 #define RADIO_DACNF_ENA6_Enabled (1UL) /*!< Enabled. */
AnnaBridge 156:ff21514d8981 5285
AnnaBridge 156:ff21514d8981 5286 /* Bit 5 : Enable or disable device address matching using device address 5. */
AnnaBridge 156:ff21514d8981 5287 #define RADIO_DACNF_ENA5_Pos (5UL) /*!< Position of ENA5 field. */
AnnaBridge 156:ff21514d8981 5288 #define RADIO_DACNF_ENA5_Msk (0x1UL << RADIO_DACNF_ENA5_Pos) /*!< Bit mask of ENA5 field. */
AnnaBridge 156:ff21514d8981 5289 #define RADIO_DACNF_ENA5_Disabled (0UL) /*!< Disabled. */
AnnaBridge 156:ff21514d8981 5290 #define RADIO_DACNF_ENA5_Enabled (1UL) /*!< Enabled. */
AnnaBridge 156:ff21514d8981 5291
AnnaBridge 156:ff21514d8981 5292 /* Bit 4 : Enable or disable device address matching using device address 4. */
AnnaBridge 156:ff21514d8981 5293 #define RADIO_DACNF_ENA4_Pos (4UL) /*!< Position of ENA4 field. */
AnnaBridge 156:ff21514d8981 5294 #define RADIO_DACNF_ENA4_Msk (0x1UL << RADIO_DACNF_ENA4_Pos) /*!< Bit mask of ENA4 field. */
AnnaBridge 156:ff21514d8981 5295 #define RADIO_DACNF_ENA4_Disabled (0UL) /*!< Disabled. */
AnnaBridge 156:ff21514d8981 5296 #define RADIO_DACNF_ENA4_Enabled (1UL) /*!< Enabled. */
AnnaBridge 156:ff21514d8981 5297
AnnaBridge 156:ff21514d8981 5298 /* Bit 3 : Enable or disable device address matching using device address 3. */
AnnaBridge 156:ff21514d8981 5299 #define RADIO_DACNF_ENA3_Pos (3UL) /*!< Position of ENA3 field. */
AnnaBridge 156:ff21514d8981 5300 #define RADIO_DACNF_ENA3_Msk (0x1UL << RADIO_DACNF_ENA3_Pos) /*!< Bit mask of ENA3 field. */
AnnaBridge 156:ff21514d8981 5301 #define RADIO_DACNF_ENA3_Disabled (0UL) /*!< Disabled. */
AnnaBridge 156:ff21514d8981 5302 #define RADIO_DACNF_ENA3_Enabled (1UL) /*!< Enabled. */
AnnaBridge 156:ff21514d8981 5303
AnnaBridge 156:ff21514d8981 5304 /* Bit 2 : Enable or disable device address matching using device address 2. */
AnnaBridge 156:ff21514d8981 5305 #define RADIO_DACNF_ENA2_Pos (2UL) /*!< Position of ENA2 field. */
AnnaBridge 156:ff21514d8981 5306 #define RADIO_DACNF_ENA2_Msk (0x1UL << RADIO_DACNF_ENA2_Pos) /*!< Bit mask of ENA2 field. */
AnnaBridge 156:ff21514d8981 5307 #define RADIO_DACNF_ENA2_Disabled (0UL) /*!< Disabled. */
AnnaBridge 156:ff21514d8981 5308 #define RADIO_DACNF_ENA2_Enabled (1UL) /*!< Enabled. */
AnnaBridge 156:ff21514d8981 5309
AnnaBridge 156:ff21514d8981 5310 /* Bit 1 : Enable or disable device address matching using device address 1. */
AnnaBridge 156:ff21514d8981 5311 #define RADIO_DACNF_ENA1_Pos (1UL) /*!< Position of ENA1 field. */
AnnaBridge 156:ff21514d8981 5312 #define RADIO_DACNF_ENA1_Msk (0x1UL << RADIO_DACNF_ENA1_Pos) /*!< Bit mask of ENA1 field. */
AnnaBridge 156:ff21514d8981 5313 #define RADIO_DACNF_ENA1_Disabled (0UL) /*!< Disabled. */
AnnaBridge 156:ff21514d8981 5314 #define RADIO_DACNF_ENA1_Enabled (1UL) /*!< Enabled. */
AnnaBridge 156:ff21514d8981 5315
AnnaBridge 156:ff21514d8981 5316 /* Bit 0 : Enable or disable device address matching using device address 0. */
AnnaBridge 156:ff21514d8981 5317 #define RADIO_DACNF_ENA0_Pos (0UL) /*!< Position of ENA0 field. */
AnnaBridge 156:ff21514d8981 5318 #define RADIO_DACNF_ENA0_Msk (0x1UL << RADIO_DACNF_ENA0_Pos) /*!< Bit mask of ENA0 field. */
AnnaBridge 156:ff21514d8981 5319 #define RADIO_DACNF_ENA0_Disabled (0UL) /*!< Disabled. */
AnnaBridge 156:ff21514d8981 5320 #define RADIO_DACNF_ENA0_Enabled (1UL) /*!< Enabled. */
AnnaBridge 156:ff21514d8981 5321
AnnaBridge 156:ff21514d8981 5322 /* Register: RADIO_OVERRIDE0 */
AnnaBridge 156:ff21514d8981 5323 /* Description: Trim value override register 0. */
AnnaBridge 156:ff21514d8981 5324
AnnaBridge 156:ff21514d8981 5325 /* Bits 31..0 : Trim value override 0. */
AnnaBridge 156:ff21514d8981 5326 #define RADIO_OVERRIDE0_OVERRIDE0_Pos (0UL) /*!< Position of OVERRIDE0 field. */
AnnaBridge 156:ff21514d8981 5327 #define RADIO_OVERRIDE0_OVERRIDE0_Msk (0xFFFFFFFFUL << RADIO_OVERRIDE0_OVERRIDE0_Pos) /*!< Bit mask of OVERRIDE0 field. */
AnnaBridge 156:ff21514d8981 5328
AnnaBridge 156:ff21514d8981 5329 /* Register: RADIO_OVERRIDE1 */
AnnaBridge 156:ff21514d8981 5330 /* Description: Trim value override register 1. */
AnnaBridge 156:ff21514d8981 5331
AnnaBridge 156:ff21514d8981 5332 /* Bits 31..0 : Trim value override 1. */
AnnaBridge 156:ff21514d8981 5333 #define RADIO_OVERRIDE1_OVERRIDE1_Pos (0UL) /*!< Position of OVERRIDE1 field. */
AnnaBridge 156:ff21514d8981 5334 #define RADIO_OVERRIDE1_OVERRIDE1_Msk (0xFFFFFFFFUL << RADIO_OVERRIDE1_OVERRIDE1_Pos) /*!< Bit mask of OVERRIDE1 field. */
AnnaBridge 156:ff21514d8981 5335
AnnaBridge 156:ff21514d8981 5336 /* Register: RADIO_OVERRIDE2 */
AnnaBridge 156:ff21514d8981 5337 /* Description: Trim value override register 2. */
AnnaBridge 156:ff21514d8981 5338
AnnaBridge 156:ff21514d8981 5339 /* Bits 31..0 : Trim value override 2. */
AnnaBridge 156:ff21514d8981 5340 #define RADIO_OVERRIDE2_OVERRIDE2_Pos (0UL) /*!< Position of OVERRIDE2 field. */
AnnaBridge 156:ff21514d8981 5341 #define RADIO_OVERRIDE2_OVERRIDE2_Msk (0xFFFFFFFFUL << RADIO_OVERRIDE2_OVERRIDE2_Pos) /*!< Bit mask of OVERRIDE2 field. */
AnnaBridge 156:ff21514d8981 5342
AnnaBridge 156:ff21514d8981 5343 /* Register: RADIO_OVERRIDE3 */
AnnaBridge 156:ff21514d8981 5344 /* Description: Trim value override register 3. */
AnnaBridge 156:ff21514d8981 5345
AnnaBridge 156:ff21514d8981 5346 /* Bits 31..0 : Trim value override 3. */
AnnaBridge 156:ff21514d8981 5347 #define RADIO_OVERRIDE3_OVERRIDE3_Pos (0UL) /*!< Position of OVERRIDE3 field. */
AnnaBridge 156:ff21514d8981 5348 #define RADIO_OVERRIDE3_OVERRIDE3_Msk (0xFFFFFFFFUL << RADIO_OVERRIDE3_OVERRIDE3_Pos) /*!< Bit mask of OVERRIDE3 field. */
AnnaBridge 156:ff21514d8981 5349
AnnaBridge 156:ff21514d8981 5350 /* Register: RADIO_OVERRIDE4 */
AnnaBridge 156:ff21514d8981 5351 /* Description: Trim value override register 4. */
AnnaBridge 156:ff21514d8981 5352
AnnaBridge 156:ff21514d8981 5353 /* Bit 31 : Enable or disable override of default trim values. */
AnnaBridge 156:ff21514d8981 5354 #define RADIO_OVERRIDE4_ENABLE_Pos (31UL) /*!< Position of ENABLE field. */
AnnaBridge 156:ff21514d8981 5355 #define RADIO_OVERRIDE4_ENABLE_Msk (0x1UL << RADIO_OVERRIDE4_ENABLE_Pos) /*!< Bit mask of ENABLE field. */
AnnaBridge 156:ff21514d8981 5356 #define RADIO_OVERRIDE4_ENABLE_Disabled (0UL) /*!< Override trim values disabled. */
AnnaBridge 156:ff21514d8981 5357 #define RADIO_OVERRIDE4_ENABLE_Enabled (1UL) /*!< Override trim values enabled. */
AnnaBridge 156:ff21514d8981 5358
AnnaBridge 156:ff21514d8981 5359 /* Bits 27..0 : Trim value override 4. */
AnnaBridge 156:ff21514d8981 5360 #define RADIO_OVERRIDE4_OVERRIDE4_Pos (0UL) /*!< Position of OVERRIDE4 field. */
AnnaBridge 156:ff21514d8981 5361 #define RADIO_OVERRIDE4_OVERRIDE4_Msk (0xFFFFFFFUL << RADIO_OVERRIDE4_OVERRIDE4_Pos) /*!< Bit mask of OVERRIDE4 field. */
AnnaBridge 156:ff21514d8981 5362
AnnaBridge 156:ff21514d8981 5363 /* Register: RADIO_POWER */
AnnaBridge 156:ff21514d8981 5364 /* Description: Peripheral power control. */
AnnaBridge 156:ff21514d8981 5365
AnnaBridge 156:ff21514d8981 5366 /* Bit 0 : Peripheral power control. */
AnnaBridge 156:ff21514d8981 5367 #define RADIO_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
AnnaBridge 156:ff21514d8981 5368 #define RADIO_POWER_POWER_Msk (0x1UL << RADIO_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
AnnaBridge 156:ff21514d8981 5369 #define RADIO_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
AnnaBridge 156:ff21514d8981 5370 #define RADIO_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
AnnaBridge 156:ff21514d8981 5371
AnnaBridge 156:ff21514d8981 5372
AnnaBridge 156:ff21514d8981 5373 /* Peripheral: RNG */
AnnaBridge 156:ff21514d8981 5374 /* Description: Random Number Generator. */
AnnaBridge 156:ff21514d8981 5375
AnnaBridge 156:ff21514d8981 5376 /* Register: RNG_SHORTS */
AnnaBridge 156:ff21514d8981 5377 /* Description: Shortcuts for the RNG. */
AnnaBridge 156:ff21514d8981 5378
AnnaBridge 156:ff21514d8981 5379 /* Bit 0 : Shortcut between VALRDY event and STOP task. */
AnnaBridge 156:ff21514d8981 5380 #define RNG_SHORTS_VALRDY_STOP_Pos (0UL) /*!< Position of VALRDY_STOP field. */
AnnaBridge 156:ff21514d8981 5381 #define RNG_SHORTS_VALRDY_STOP_Msk (0x1UL << RNG_SHORTS_VALRDY_STOP_Pos) /*!< Bit mask of VALRDY_STOP field. */
AnnaBridge 156:ff21514d8981 5382 #define RNG_SHORTS_VALRDY_STOP_Disabled (0UL) /*!< Shortcut disabled. */
AnnaBridge 156:ff21514d8981 5383 #define RNG_SHORTS_VALRDY_STOP_Enabled (1UL) /*!< Shortcut enabled. */
AnnaBridge 156:ff21514d8981 5384
AnnaBridge 156:ff21514d8981 5385 /* Register: RNG_INTENSET */
AnnaBridge 156:ff21514d8981 5386 /* Description: Interrupt enable set register */
AnnaBridge 156:ff21514d8981 5387
AnnaBridge 156:ff21514d8981 5388 /* Bit 0 : Enable interrupt on VALRDY event. */
AnnaBridge 156:ff21514d8981 5389 #define RNG_INTENSET_VALRDY_Pos (0UL) /*!< Position of VALRDY field. */
AnnaBridge 156:ff21514d8981 5390 #define RNG_INTENSET_VALRDY_Msk (0x1UL << RNG_INTENSET_VALRDY_Pos) /*!< Bit mask of VALRDY field. */
AnnaBridge 156:ff21514d8981 5391 #define RNG_INTENSET_VALRDY_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 5392 #define RNG_INTENSET_VALRDY_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 5393 #define RNG_INTENSET_VALRDY_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 5394
AnnaBridge 156:ff21514d8981 5395 /* Register: RNG_INTENCLR */
AnnaBridge 156:ff21514d8981 5396 /* Description: Interrupt enable clear register */
AnnaBridge 156:ff21514d8981 5397
AnnaBridge 156:ff21514d8981 5398 /* Bit 0 : Disable interrupt on VALRDY event. */
AnnaBridge 156:ff21514d8981 5399 #define RNG_INTENCLR_VALRDY_Pos (0UL) /*!< Position of VALRDY field. */
AnnaBridge 156:ff21514d8981 5400 #define RNG_INTENCLR_VALRDY_Msk (0x1UL << RNG_INTENCLR_VALRDY_Pos) /*!< Bit mask of VALRDY field. */
AnnaBridge 156:ff21514d8981 5401 #define RNG_INTENCLR_VALRDY_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 5402 #define RNG_INTENCLR_VALRDY_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 5403 #define RNG_INTENCLR_VALRDY_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 5404
AnnaBridge 156:ff21514d8981 5405 /* Register: RNG_CONFIG */
AnnaBridge 156:ff21514d8981 5406 /* Description: Configuration register. */
AnnaBridge 156:ff21514d8981 5407
AnnaBridge 156:ff21514d8981 5408 /* Bit 0 : Digital error correction enable. */
AnnaBridge 156:ff21514d8981 5409 #define RNG_CONFIG_DERCEN_Pos (0UL) /*!< Position of DERCEN field. */
AnnaBridge 156:ff21514d8981 5410 #define RNG_CONFIG_DERCEN_Msk (0x1UL << RNG_CONFIG_DERCEN_Pos) /*!< Bit mask of DERCEN field. */
AnnaBridge 156:ff21514d8981 5411 #define RNG_CONFIG_DERCEN_Disabled (0UL) /*!< Digital error correction disabled. */
AnnaBridge 156:ff21514d8981 5412 #define RNG_CONFIG_DERCEN_Enabled (1UL) /*!< Digital error correction enabled. */
AnnaBridge 156:ff21514d8981 5413
AnnaBridge 156:ff21514d8981 5414 /* Register: RNG_VALUE */
AnnaBridge 156:ff21514d8981 5415 /* Description: RNG random number. */
AnnaBridge 156:ff21514d8981 5416
AnnaBridge 156:ff21514d8981 5417 /* Bits 7..0 : Generated random number. */
AnnaBridge 156:ff21514d8981 5418 #define RNG_VALUE_VALUE_Pos (0UL) /*!< Position of VALUE field. */
AnnaBridge 156:ff21514d8981 5419 #define RNG_VALUE_VALUE_Msk (0xFFUL << RNG_VALUE_VALUE_Pos) /*!< Bit mask of VALUE field. */
AnnaBridge 156:ff21514d8981 5420
AnnaBridge 156:ff21514d8981 5421 /* Register: RNG_POWER */
AnnaBridge 156:ff21514d8981 5422 /* Description: Peripheral power control. */
AnnaBridge 156:ff21514d8981 5423
AnnaBridge 156:ff21514d8981 5424 /* Bit 0 : Peripheral power control. */
AnnaBridge 156:ff21514d8981 5425 #define RNG_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
AnnaBridge 156:ff21514d8981 5426 #define RNG_POWER_POWER_Msk (0x1UL << RNG_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
AnnaBridge 156:ff21514d8981 5427 #define RNG_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
AnnaBridge 156:ff21514d8981 5428 #define RNG_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
AnnaBridge 156:ff21514d8981 5429
AnnaBridge 156:ff21514d8981 5430
AnnaBridge 156:ff21514d8981 5431 /* Peripheral: RTC */
AnnaBridge 156:ff21514d8981 5432 /* Description: Real time counter 0. */
AnnaBridge 156:ff21514d8981 5433
AnnaBridge 156:ff21514d8981 5434 /* Register: RTC_INTENSET */
AnnaBridge 156:ff21514d8981 5435 /* Description: Interrupt enable set register. */
AnnaBridge 156:ff21514d8981 5436
AnnaBridge 156:ff21514d8981 5437 /* Bit 19 : Enable interrupt on COMPARE[3] event. */
AnnaBridge 156:ff21514d8981 5438 #define RTC_INTENSET_COMPARE3_Pos (19UL) /*!< Position of COMPARE3 field. */
AnnaBridge 156:ff21514d8981 5439 #define RTC_INTENSET_COMPARE3_Msk (0x1UL << RTC_INTENSET_COMPARE3_Pos) /*!< Bit mask of COMPARE3 field. */
AnnaBridge 156:ff21514d8981 5440 #define RTC_INTENSET_COMPARE3_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 5441 #define RTC_INTENSET_COMPARE3_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 5442 #define RTC_INTENSET_COMPARE3_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 5443
AnnaBridge 156:ff21514d8981 5444 /* Bit 18 : Enable interrupt on COMPARE[2] event. */
AnnaBridge 156:ff21514d8981 5445 #define RTC_INTENSET_COMPARE2_Pos (18UL) /*!< Position of COMPARE2 field. */
AnnaBridge 156:ff21514d8981 5446 #define RTC_INTENSET_COMPARE2_Msk (0x1UL << RTC_INTENSET_COMPARE2_Pos) /*!< Bit mask of COMPARE2 field. */
AnnaBridge 156:ff21514d8981 5447 #define RTC_INTENSET_COMPARE2_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 5448 #define RTC_INTENSET_COMPARE2_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 5449 #define RTC_INTENSET_COMPARE2_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 5450
AnnaBridge 156:ff21514d8981 5451 /* Bit 17 : Enable interrupt on COMPARE[1] event. */
AnnaBridge 156:ff21514d8981 5452 #define RTC_INTENSET_COMPARE1_Pos (17UL) /*!< Position of COMPARE1 field. */
AnnaBridge 156:ff21514d8981 5453 #define RTC_INTENSET_COMPARE1_Msk (0x1UL << RTC_INTENSET_COMPARE1_Pos) /*!< Bit mask of COMPARE1 field. */
AnnaBridge 156:ff21514d8981 5454 #define RTC_INTENSET_COMPARE1_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 5455 #define RTC_INTENSET_COMPARE1_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 5456 #define RTC_INTENSET_COMPARE1_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 5457
AnnaBridge 156:ff21514d8981 5458 /* Bit 16 : Enable interrupt on COMPARE[0] event. */
AnnaBridge 156:ff21514d8981 5459 #define RTC_INTENSET_COMPARE0_Pos (16UL) /*!< Position of COMPARE0 field. */
AnnaBridge 156:ff21514d8981 5460 #define RTC_INTENSET_COMPARE0_Msk (0x1UL << RTC_INTENSET_COMPARE0_Pos) /*!< Bit mask of COMPARE0 field. */
AnnaBridge 156:ff21514d8981 5461 #define RTC_INTENSET_COMPARE0_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 5462 #define RTC_INTENSET_COMPARE0_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 5463 #define RTC_INTENSET_COMPARE0_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 5464
AnnaBridge 156:ff21514d8981 5465 /* Bit 1 : Enable interrupt on OVRFLW event. */
AnnaBridge 156:ff21514d8981 5466 #define RTC_INTENSET_OVRFLW_Pos (1UL) /*!< Position of OVRFLW field. */
AnnaBridge 156:ff21514d8981 5467 #define RTC_INTENSET_OVRFLW_Msk (0x1UL << RTC_INTENSET_OVRFLW_Pos) /*!< Bit mask of OVRFLW field. */
AnnaBridge 156:ff21514d8981 5468 #define RTC_INTENSET_OVRFLW_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 5469 #define RTC_INTENSET_OVRFLW_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 5470 #define RTC_INTENSET_OVRFLW_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 5471
AnnaBridge 156:ff21514d8981 5472 /* Bit 0 : Enable interrupt on TICK event. */
AnnaBridge 156:ff21514d8981 5473 #define RTC_INTENSET_TICK_Pos (0UL) /*!< Position of TICK field. */
AnnaBridge 156:ff21514d8981 5474 #define RTC_INTENSET_TICK_Msk (0x1UL << RTC_INTENSET_TICK_Pos) /*!< Bit mask of TICK field. */
AnnaBridge 156:ff21514d8981 5475 #define RTC_INTENSET_TICK_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 5476 #define RTC_INTENSET_TICK_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 5477 #define RTC_INTENSET_TICK_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 5478
AnnaBridge 156:ff21514d8981 5479 /* Register: RTC_INTENCLR */
AnnaBridge 156:ff21514d8981 5480 /* Description: Interrupt enable clear register. */
AnnaBridge 156:ff21514d8981 5481
AnnaBridge 156:ff21514d8981 5482 /* Bit 19 : Disable interrupt on COMPARE[3] event. */
AnnaBridge 156:ff21514d8981 5483 #define RTC_INTENCLR_COMPARE3_Pos (19UL) /*!< Position of COMPARE3 field. */
AnnaBridge 156:ff21514d8981 5484 #define RTC_INTENCLR_COMPARE3_Msk (0x1UL << RTC_INTENCLR_COMPARE3_Pos) /*!< Bit mask of COMPARE3 field. */
AnnaBridge 156:ff21514d8981 5485 #define RTC_INTENCLR_COMPARE3_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 5486 #define RTC_INTENCLR_COMPARE3_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 5487 #define RTC_INTENCLR_COMPARE3_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 5488
AnnaBridge 156:ff21514d8981 5489 /* Bit 18 : Disable interrupt on COMPARE[2] event. */
AnnaBridge 156:ff21514d8981 5490 #define RTC_INTENCLR_COMPARE2_Pos (18UL) /*!< Position of COMPARE2 field. */
AnnaBridge 156:ff21514d8981 5491 #define RTC_INTENCLR_COMPARE2_Msk (0x1UL << RTC_INTENCLR_COMPARE2_Pos) /*!< Bit mask of COMPARE2 field. */
AnnaBridge 156:ff21514d8981 5492 #define RTC_INTENCLR_COMPARE2_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 5493 #define RTC_INTENCLR_COMPARE2_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 5494 #define RTC_INTENCLR_COMPARE2_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 5495
AnnaBridge 156:ff21514d8981 5496 /* Bit 17 : Disable interrupt on COMPARE[1] event. */
AnnaBridge 156:ff21514d8981 5497 #define RTC_INTENCLR_COMPARE1_Pos (17UL) /*!< Position of COMPARE1 field. */
AnnaBridge 156:ff21514d8981 5498 #define RTC_INTENCLR_COMPARE1_Msk (0x1UL << RTC_INTENCLR_COMPARE1_Pos) /*!< Bit mask of COMPARE1 field. */
AnnaBridge 156:ff21514d8981 5499 #define RTC_INTENCLR_COMPARE1_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 5500 #define RTC_INTENCLR_COMPARE1_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 5501 #define RTC_INTENCLR_COMPARE1_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 5502
AnnaBridge 156:ff21514d8981 5503 /* Bit 16 : Disable interrupt on COMPARE[0] event. */
AnnaBridge 156:ff21514d8981 5504 #define RTC_INTENCLR_COMPARE0_Pos (16UL) /*!< Position of COMPARE0 field. */
AnnaBridge 156:ff21514d8981 5505 #define RTC_INTENCLR_COMPARE0_Msk (0x1UL << RTC_INTENCLR_COMPARE0_Pos) /*!< Bit mask of COMPARE0 field. */
AnnaBridge 156:ff21514d8981 5506 #define RTC_INTENCLR_COMPARE0_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 5507 #define RTC_INTENCLR_COMPARE0_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 5508 #define RTC_INTENCLR_COMPARE0_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 5509
AnnaBridge 156:ff21514d8981 5510 /* Bit 1 : Disable interrupt on OVRFLW event. */
AnnaBridge 156:ff21514d8981 5511 #define RTC_INTENCLR_OVRFLW_Pos (1UL) /*!< Position of OVRFLW field. */
AnnaBridge 156:ff21514d8981 5512 #define RTC_INTENCLR_OVRFLW_Msk (0x1UL << RTC_INTENCLR_OVRFLW_Pos) /*!< Bit mask of OVRFLW field. */
AnnaBridge 156:ff21514d8981 5513 #define RTC_INTENCLR_OVRFLW_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 5514 #define RTC_INTENCLR_OVRFLW_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 5515 #define RTC_INTENCLR_OVRFLW_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 5516
AnnaBridge 156:ff21514d8981 5517 /* Bit 0 : Disable interrupt on TICK event. */
AnnaBridge 156:ff21514d8981 5518 #define RTC_INTENCLR_TICK_Pos (0UL) /*!< Position of TICK field. */
AnnaBridge 156:ff21514d8981 5519 #define RTC_INTENCLR_TICK_Msk (0x1UL << RTC_INTENCLR_TICK_Pos) /*!< Bit mask of TICK field. */
AnnaBridge 156:ff21514d8981 5520 #define RTC_INTENCLR_TICK_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 5521 #define RTC_INTENCLR_TICK_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 5522 #define RTC_INTENCLR_TICK_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 5523
AnnaBridge 156:ff21514d8981 5524 /* Register: RTC_EVTEN */
AnnaBridge 156:ff21514d8981 5525 /* Description: Configures event enable routing to PPI for each RTC event. */
AnnaBridge 156:ff21514d8981 5526
AnnaBridge 156:ff21514d8981 5527 /* Bit 19 : COMPARE[3] event enable. */
AnnaBridge 156:ff21514d8981 5528 #define RTC_EVTEN_COMPARE3_Pos (19UL) /*!< Position of COMPARE3 field. */
AnnaBridge 156:ff21514d8981 5529 #define RTC_EVTEN_COMPARE3_Msk (0x1UL << RTC_EVTEN_COMPARE3_Pos) /*!< Bit mask of COMPARE3 field. */
AnnaBridge 156:ff21514d8981 5530 #define RTC_EVTEN_COMPARE3_Disabled (0UL) /*!< Event disabled. */
AnnaBridge 156:ff21514d8981 5531 #define RTC_EVTEN_COMPARE3_Enabled (1UL) /*!< Event enabled. */
AnnaBridge 156:ff21514d8981 5532
AnnaBridge 156:ff21514d8981 5533 /* Bit 18 : COMPARE[2] event enable. */
AnnaBridge 156:ff21514d8981 5534 #define RTC_EVTEN_COMPARE2_Pos (18UL) /*!< Position of COMPARE2 field. */
AnnaBridge 156:ff21514d8981 5535 #define RTC_EVTEN_COMPARE2_Msk (0x1UL << RTC_EVTEN_COMPARE2_Pos) /*!< Bit mask of COMPARE2 field. */
AnnaBridge 156:ff21514d8981 5536 #define RTC_EVTEN_COMPARE2_Disabled (0UL) /*!< Event disabled. */
AnnaBridge 156:ff21514d8981 5537 #define RTC_EVTEN_COMPARE2_Enabled (1UL) /*!< Event enabled. */
AnnaBridge 156:ff21514d8981 5538
AnnaBridge 156:ff21514d8981 5539 /* Bit 17 : COMPARE[1] event enable. */
AnnaBridge 156:ff21514d8981 5540 #define RTC_EVTEN_COMPARE1_Pos (17UL) /*!< Position of COMPARE1 field. */
AnnaBridge 156:ff21514d8981 5541 #define RTC_EVTEN_COMPARE1_Msk (0x1UL << RTC_EVTEN_COMPARE1_Pos) /*!< Bit mask of COMPARE1 field. */
AnnaBridge 156:ff21514d8981 5542 #define RTC_EVTEN_COMPARE1_Disabled (0UL) /*!< Event disabled. */
AnnaBridge 156:ff21514d8981 5543 #define RTC_EVTEN_COMPARE1_Enabled (1UL) /*!< Event enabled. */
AnnaBridge 156:ff21514d8981 5544
AnnaBridge 156:ff21514d8981 5545 /* Bit 16 : COMPARE[0] event enable. */
AnnaBridge 156:ff21514d8981 5546 #define RTC_EVTEN_COMPARE0_Pos (16UL) /*!< Position of COMPARE0 field. */
AnnaBridge 156:ff21514d8981 5547 #define RTC_EVTEN_COMPARE0_Msk (0x1UL << RTC_EVTEN_COMPARE0_Pos) /*!< Bit mask of COMPARE0 field. */
AnnaBridge 156:ff21514d8981 5548 #define RTC_EVTEN_COMPARE0_Disabled (0UL) /*!< Event disabled. */
AnnaBridge 156:ff21514d8981 5549 #define RTC_EVTEN_COMPARE0_Enabled (1UL) /*!< Event enabled. */
AnnaBridge 156:ff21514d8981 5550
AnnaBridge 156:ff21514d8981 5551 /* Bit 1 : OVRFLW event enable. */
AnnaBridge 156:ff21514d8981 5552 #define RTC_EVTEN_OVRFLW_Pos (1UL) /*!< Position of OVRFLW field. */
AnnaBridge 156:ff21514d8981 5553 #define RTC_EVTEN_OVRFLW_Msk (0x1UL << RTC_EVTEN_OVRFLW_Pos) /*!< Bit mask of OVRFLW field. */
AnnaBridge 156:ff21514d8981 5554 #define RTC_EVTEN_OVRFLW_Disabled (0UL) /*!< Event disabled. */
AnnaBridge 156:ff21514d8981 5555 #define RTC_EVTEN_OVRFLW_Enabled (1UL) /*!< Event enabled. */
AnnaBridge 156:ff21514d8981 5556
AnnaBridge 156:ff21514d8981 5557 /* Bit 0 : TICK event enable. */
AnnaBridge 156:ff21514d8981 5558 #define RTC_EVTEN_TICK_Pos (0UL) /*!< Position of TICK field. */
AnnaBridge 156:ff21514d8981 5559 #define RTC_EVTEN_TICK_Msk (0x1UL << RTC_EVTEN_TICK_Pos) /*!< Bit mask of TICK field. */
AnnaBridge 156:ff21514d8981 5560 #define RTC_EVTEN_TICK_Disabled (0UL) /*!< Event disabled. */
AnnaBridge 156:ff21514d8981 5561 #define RTC_EVTEN_TICK_Enabled (1UL) /*!< Event enabled. */
AnnaBridge 156:ff21514d8981 5562
AnnaBridge 156:ff21514d8981 5563 /* Register: RTC_EVTENSET */
AnnaBridge 156:ff21514d8981 5564 /* Description: Enable events routing to PPI. The reading of this register gives the value of EVTEN. */
AnnaBridge 156:ff21514d8981 5565
AnnaBridge 156:ff21514d8981 5566 /* Bit 19 : Enable routing to PPI of COMPARE[3] event. */
AnnaBridge 156:ff21514d8981 5567 #define RTC_EVTENSET_COMPARE3_Pos (19UL) /*!< Position of COMPARE3 field. */
AnnaBridge 156:ff21514d8981 5568 #define RTC_EVTENSET_COMPARE3_Msk (0x1UL << RTC_EVTENSET_COMPARE3_Pos) /*!< Bit mask of COMPARE3 field. */
AnnaBridge 156:ff21514d8981 5569 #define RTC_EVTENSET_COMPARE3_Disabled (0UL) /*!< Event disabled. */
AnnaBridge 156:ff21514d8981 5570 #define RTC_EVTENSET_COMPARE3_Enabled (1UL) /*!< Event enabled. */
AnnaBridge 156:ff21514d8981 5571 #define RTC_EVTENSET_COMPARE3_Set (1UL) /*!< Enable event on write. */
AnnaBridge 156:ff21514d8981 5572
AnnaBridge 156:ff21514d8981 5573 /* Bit 18 : Enable routing to PPI of COMPARE[2] event. */
AnnaBridge 156:ff21514d8981 5574 #define RTC_EVTENSET_COMPARE2_Pos (18UL) /*!< Position of COMPARE2 field. */
AnnaBridge 156:ff21514d8981 5575 #define RTC_EVTENSET_COMPARE2_Msk (0x1UL << RTC_EVTENSET_COMPARE2_Pos) /*!< Bit mask of COMPARE2 field. */
AnnaBridge 156:ff21514d8981 5576 #define RTC_EVTENSET_COMPARE2_Disabled (0UL) /*!< Event disabled. */
AnnaBridge 156:ff21514d8981 5577 #define RTC_EVTENSET_COMPARE2_Enabled (1UL) /*!< Event enabled. */
AnnaBridge 156:ff21514d8981 5578 #define RTC_EVTENSET_COMPARE2_Set (1UL) /*!< Enable event on write. */
AnnaBridge 156:ff21514d8981 5579
AnnaBridge 156:ff21514d8981 5580 /* Bit 17 : Enable routing to PPI of COMPARE[1] event. */
AnnaBridge 156:ff21514d8981 5581 #define RTC_EVTENSET_COMPARE1_Pos (17UL) /*!< Position of COMPARE1 field. */
AnnaBridge 156:ff21514d8981 5582 #define RTC_EVTENSET_COMPARE1_Msk (0x1UL << RTC_EVTENSET_COMPARE1_Pos) /*!< Bit mask of COMPARE1 field. */
AnnaBridge 156:ff21514d8981 5583 #define RTC_EVTENSET_COMPARE1_Disabled (0UL) /*!< Event disabled. */
AnnaBridge 156:ff21514d8981 5584 #define RTC_EVTENSET_COMPARE1_Enabled (1UL) /*!< Event enabled. */
AnnaBridge 156:ff21514d8981 5585 #define RTC_EVTENSET_COMPARE1_Set (1UL) /*!< Enable event on write. */
AnnaBridge 156:ff21514d8981 5586
AnnaBridge 156:ff21514d8981 5587 /* Bit 16 : Enable routing to PPI of COMPARE[0] event. */
AnnaBridge 156:ff21514d8981 5588 #define RTC_EVTENSET_COMPARE0_Pos (16UL) /*!< Position of COMPARE0 field. */
AnnaBridge 156:ff21514d8981 5589 #define RTC_EVTENSET_COMPARE0_Msk (0x1UL << RTC_EVTENSET_COMPARE0_Pos) /*!< Bit mask of COMPARE0 field. */
AnnaBridge 156:ff21514d8981 5590 #define RTC_EVTENSET_COMPARE0_Disabled (0UL) /*!< Event disabled. */
AnnaBridge 156:ff21514d8981 5591 #define RTC_EVTENSET_COMPARE0_Enabled (1UL) /*!< Event enabled. */
AnnaBridge 156:ff21514d8981 5592 #define RTC_EVTENSET_COMPARE0_Set (1UL) /*!< Enable event on write. */
AnnaBridge 156:ff21514d8981 5593
AnnaBridge 156:ff21514d8981 5594 /* Bit 1 : Enable routing to PPI of OVRFLW event. */
AnnaBridge 156:ff21514d8981 5595 #define RTC_EVTENSET_OVRFLW_Pos (1UL) /*!< Position of OVRFLW field. */
AnnaBridge 156:ff21514d8981 5596 #define RTC_EVTENSET_OVRFLW_Msk (0x1UL << RTC_EVTENSET_OVRFLW_Pos) /*!< Bit mask of OVRFLW field. */
AnnaBridge 156:ff21514d8981 5597 #define RTC_EVTENSET_OVRFLW_Disabled (0UL) /*!< Event disabled. */
AnnaBridge 156:ff21514d8981 5598 #define RTC_EVTENSET_OVRFLW_Enabled (1UL) /*!< Event enabled. */
AnnaBridge 156:ff21514d8981 5599 #define RTC_EVTENSET_OVRFLW_Set (1UL) /*!< Enable event on write. */
AnnaBridge 156:ff21514d8981 5600
AnnaBridge 156:ff21514d8981 5601 /* Bit 0 : Enable routing to PPI of TICK event. */
AnnaBridge 156:ff21514d8981 5602 #define RTC_EVTENSET_TICK_Pos (0UL) /*!< Position of TICK field. */
AnnaBridge 156:ff21514d8981 5603 #define RTC_EVTENSET_TICK_Msk (0x1UL << RTC_EVTENSET_TICK_Pos) /*!< Bit mask of TICK field. */
AnnaBridge 156:ff21514d8981 5604 #define RTC_EVTENSET_TICK_Disabled (0UL) /*!< Event disabled. */
AnnaBridge 156:ff21514d8981 5605 #define RTC_EVTENSET_TICK_Enabled (1UL) /*!< Event enabled. */
AnnaBridge 156:ff21514d8981 5606 #define RTC_EVTENSET_TICK_Set (1UL) /*!< Enable event on write. */
AnnaBridge 156:ff21514d8981 5607
AnnaBridge 156:ff21514d8981 5608 /* Register: RTC_EVTENCLR */
AnnaBridge 156:ff21514d8981 5609 /* Description: Disable events routing to PPI. The reading of this register gives the value of EVTEN. */
AnnaBridge 156:ff21514d8981 5610
AnnaBridge 156:ff21514d8981 5611 /* Bit 19 : Disable routing to PPI of COMPARE[3] event. */
AnnaBridge 156:ff21514d8981 5612 #define RTC_EVTENCLR_COMPARE3_Pos (19UL) /*!< Position of COMPARE3 field. */
AnnaBridge 156:ff21514d8981 5613 #define RTC_EVTENCLR_COMPARE3_Msk (0x1UL << RTC_EVTENCLR_COMPARE3_Pos) /*!< Bit mask of COMPARE3 field. */
AnnaBridge 156:ff21514d8981 5614 #define RTC_EVTENCLR_COMPARE3_Disabled (0UL) /*!< Event disabled. */
AnnaBridge 156:ff21514d8981 5615 #define RTC_EVTENCLR_COMPARE3_Enabled (1UL) /*!< Event enabled. */
AnnaBridge 156:ff21514d8981 5616 #define RTC_EVTENCLR_COMPARE3_Clear (1UL) /*!< Disable event on write. */
AnnaBridge 156:ff21514d8981 5617
AnnaBridge 156:ff21514d8981 5618 /* Bit 18 : Disable routing to PPI of COMPARE[2] event. */
AnnaBridge 156:ff21514d8981 5619 #define RTC_EVTENCLR_COMPARE2_Pos (18UL) /*!< Position of COMPARE2 field. */
AnnaBridge 156:ff21514d8981 5620 #define RTC_EVTENCLR_COMPARE2_Msk (0x1UL << RTC_EVTENCLR_COMPARE2_Pos) /*!< Bit mask of COMPARE2 field. */
AnnaBridge 156:ff21514d8981 5621 #define RTC_EVTENCLR_COMPARE2_Disabled (0UL) /*!< Event disabled. */
AnnaBridge 156:ff21514d8981 5622 #define RTC_EVTENCLR_COMPARE2_Enabled (1UL) /*!< Event enabled. */
AnnaBridge 156:ff21514d8981 5623 #define RTC_EVTENCLR_COMPARE2_Clear (1UL) /*!< Disable event on write. */
AnnaBridge 156:ff21514d8981 5624
AnnaBridge 156:ff21514d8981 5625 /* Bit 17 : Disable routing to PPI of COMPARE[1] event. */
AnnaBridge 156:ff21514d8981 5626 #define RTC_EVTENCLR_COMPARE1_Pos (17UL) /*!< Position of COMPARE1 field. */
AnnaBridge 156:ff21514d8981 5627 #define RTC_EVTENCLR_COMPARE1_Msk (0x1UL << RTC_EVTENCLR_COMPARE1_Pos) /*!< Bit mask of COMPARE1 field. */
AnnaBridge 156:ff21514d8981 5628 #define RTC_EVTENCLR_COMPARE1_Disabled (0UL) /*!< Event disabled. */
AnnaBridge 156:ff21514d8981 5629 #define RTC_EVTENCLR_COMPARE1_Enabled (1UL) /*!< Event enabled. */
AnnaBridge 156:ff21514d8981 5630 #define RTC_EVTENCLR_COMPARE1_Clear (1UL) /*!< Disable event on write. */
AnnaBridge 156:ff21514d8981 5631
AnnaBridge 156:ff21514d8981 5632 /* Bit 16 : Disable routing to PPI of COMPARE[0] event. */
AnnaBridge 156:ff21514d8981 5633 #define RTC_EVTENCLR_COMPARE0_Pos (16UL) /*!< Position of COMPARE0 field. */
AnnaBridge 156:ff21514d8981 5634 #define RTC_EVTENCLR_COMPARE0_Msk (0x1UL << RTC_EVTENCLR_COMPARE0_Pos) /*!< Bit mask of COMPARE0 field. */
AnnaBridge 156:ff21514d8981 5635 #define RTC_EVTENCLR_COMPARE0_Disabled (0UL) /*!< Event disabled. */
AnnaBridge 156:ff21514d8981 5636 #define RTC_EVTENCLR_COMPARE0_Enabled (1UL) /*!< Event enabled. */
AnnaBridge 156:ff21514d8981 5637 #define RTC_EVTENCLR_COMPARE0_Clear (1UL) /*!< Disable event on write. */
AnnaBridge 156:ff21514d8981 5638
AnnaBridge 156:ff21514d8981 5639 /* Bit 1 : Disable routing to PPI of OVRFLW event. */
AnnaBridge 156:ff21514d8981 5640 #define RTC_EVTENCLR_OVRFLW_Pos (1UL) /*!< Position of OVRFLW field. */
AnnaBridge 156:ff21514d8981 5641 #define RTC_EVTENCLR_OVRFLW_Msk (0x1UL << RTC_EVTENCLR_OVRFLW_Pos) /*!< Bit mask of OVRFLW field. */
AnnaBridge 156:ff21514d8981 5642 #define RTC_EVTENCLR_OVRFLW_Disabled (0UL) /*!< Event disabled. */
AnnaBridge 156:ff21514d8981 5643 #define RTC_EVTENCLR_OVRFLW_Enabled (1UL) /*!< Event enabled. */
AnnaBridge 156:ff21514d8981 5644 #define RTC_EVTENCLR_OVRFLW_Clear (1UL) /*!< Disable event on write. */
AnnaBridge 156:ff21514d8981 5645
AnnaBridge 156:ff21514d8981 5646 /* Bit 0 : Disable routing to PPI of TICK event. */
AnnaBridge 156:ff21514d8981 5647 #define RTC_EVTENCLR_TICK_Pos (0UL) /*!< Position of TICK field. */
AnnaBridge 156:ff21514d8981 5648 #define RTC_EVTENCLR_TICK_Msk (0x1UL << RTC_EVTENCLR_TICK_Pos) /*!< Bit mask of TICK field. */
AnnaBridge 156:ff21514d8981 5649 #define RTC_EVTENCLR_TICK_Disabled (0UL) /*!< Event disabled. */
AnnaBridge 156:ff21514d8981 5650 #define RTC_EVTENCLR_TICK_Enabled (1UL) /*!< Event enabled. */
AnnaBridge 156:ff21514d8981 5651 #define RTC_EVTENCLR_TICK_Clear (1UL) /*!< Disable event on write. */
AnnaBridge 156:ff21514d8981 5652
AnnaBridge 156:ff21514d8981 5653 /* Register: RTC_COUNTER */
AnnaBridge 156:ff21514d8981 5654 /* Description: Current COUNTER value. */
AnnaBridge 156:ff21514d8981 5655
AnnaBridge 156:ff21514d8981 5656 /* Bits 23..0 : Counter value. */
AnnaBridge 156:ff21514d8981 5657 #define RTC_COUNTER_COUNTER_Pos (0UL) /*!< Position of COUNTER field. */
AnnaBridge 156:ff21514d8981 5658 #define RTC_COUNTER_COUNTER_Msk (0xFFFFFFUL << RTC_COUNTER_COUNTER_Pos) /*!< Bit mask of COUNTER field. */
AnnaBridge 156:ff21514d8981 5659
AnnaBridge 156:ff21514d8981 5660 /* Register: RTC_PRESCALER */
AnnaBridge 156:ff21514d8981 5661 /* Description: 12-bit prescaler for COUNTER frequency (32768/(PRESCALER+1)). Must be written when RTC is STOPed. */
AnnaBridge 156:ff21514d8981 5662
AnnaBridge 156:ff21514d8981 5663 /* Bits 11..0 : RTC PRESCALER value. */
AnnaBridge 156:ff21514d8981 5664 #define RTC_PRESCALER_PRESCALER_Pos (0UL) /*!< Position of PRESCALER field. */
AnnaBridge 156:ff21514d8981 5665 #define RTC_PRESCALER_PRESCALER_Msk (0xFFFUL << RTC_PRESCALER_PRESCALER_Pos) /*!< Bit mask of PRESCALER field. */
AnnaBridge 156:ff21514d8981 5666
AnnaBridge 156:ff21514d8981 5667 /* Register: RTC_CC */
AnnaBridge 156:ff21514d8981 5668 /* Description: Capture/compare registers. */
AnnaBridge 156:ff21514d8981 5669
AnnaBridge 156:ff21514d8981 5670 /* Bits 23..0 : Compare value. */
AnnaBridge 156:ff21514d8981 5671 #define RTC_CC_COMPARE_Pos (0UL) /*!< Position of COMPARE field. */
AnnaBridge 156:ff21514d8981 5672 #define RTC_CC_COMPARE_Msk (0xFFFFFFUL << RTC_CC_COMPARE_Pos) /*!< Bit mask of COMPARE field. */
AnnaBridge 156:ff21514d8981 5673
AnnaBridge 156:ff21514d8981 5674 /* Register: RTC_POWER */
AnnaBridge 156:ff21514d8981 5675 /* Description: Peripheral power control. */
AnnaBridge 156:ff21514d8981 5676
AnnaBridge 156:ff21514d8981 5677 /* Bit 0 : Peripheral power control. */
AnnaBridge 156:ff21514d8981 5678 #define RTC_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
AnnaBridge 156:ff21514d8981 5679 #define RTC_POWER_POWER_Msk (0x1UL << RTC_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
AnnaBridge 156:ff21514d8981 5680 #define RTC_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
AnnaBridge 156:ff21514d8981 5681 #define RTC_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
AnnaBridge 156:ff21514d8981 5682
AnnaBridge 156:ff21514d8981 5683
AnnaBridge 156:ff21514d8981 5684 /* Peripheral: SPI */
AnnaBridge 156:ff21514d8981 5685 /* Description: SPI master 0. */
AnnaBridge 156:ff21514d8981 5686
AnnaBridge 156:ff21514d8981 5687 /* Register: SPI_INTENSET */
AnnaBridge 156:ff21514d8981 5688 /* Description: Interrupt enable set register. */
AnnaBridge 156:ff21514d8981 5689
AnnaBridge 156:ff21514d8981 5690 /* Bit 2 : Enable interrupt on READY event. */
AnnaBridge 156:ff21514d8981 5691 #define SPI_INTENSET_READY_Pos (2UL) /*!< Position of READY field. */
AnnaBridge 156:ff21514d8981 5692 #define SPI_INTENSET_READY_Msk (0x1UL << SPI_INTENSET_READY_Pos) /*!< Bit mask of READY field. */
AnnaBridge 156:ff21514d8981 5693 #define SPI_INTENSET_READY_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 5694 #define SPI_INTENSET_READY_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 5695 #define SPI_INTENSET_READY_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 5696
AnnaBridge 156:ff21514d8981 5697 /* Register: SPI_INTENCLR */
AnnaBridge 156:ff21514d8981 5698 /* Description: Interrupt enable clear register. */
AnnaBridge 156:ff21514d8981 5699
AnnaBridge 156:ff21514d8981 5700 /* Bit 2 : Disable interrupt on READY event. */
AnnaBridge 156:ff21514d8981 5701 #define SPI_INTENCLR_READY_Pos (2UL) /*!< Position of READY field. */
AnnaBridge 156:ff21514d8981 5702 #define SPI_INTENCLR_READY_Msk (0x1UL << SPI_INTENCLR_READY_Pos) /*!< Bit mask of READY field. */
AnnaBridge 156:ff21514d8981 5703 #define SPI_INTENCLR_READY_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 5704 #define SPI_INTENCLR_READY_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 5705 #define SPI_INTENCLR_READY_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 5706
AnnaBridge 156:ff21514d8981 5707 /* Register: SPI_ENABLE */
AnnaBridge 156:ff21514d8981 5708 /* Description: Enable SPI. */
AnnaBridge 156:ff21514d8981 5709
AnnaBridge 156:ff21514d8981 5710 /* Bits 2..0 : Enable or disable SPI. */
AnnaBridge 156:ff21514d8981 5711 #define SPI_ENABLE_ENABLE_Pos (0UL) /*!< Position of ENABLE field. */
AnnaBridge 156:ff21514d8981 5712 #define SPI_ENABLE_ENABLE_Msk (0x7UL << SPI_ENABLE_ENABLE_Pos) /*!< Bit mask of ENABLE field. */
AnnaBridge 156:ff21514d8981 5713 #define SPI_ENABLE_ENABLE_Disabled (0x00UL) /*!< Disabled SPI. */
AnnaBridge 156:ff21514d8981 5714 #define SPI_ENABLE_ENABLE_Enabled (0x01UL) /*!< Enable SPI. */
AnnaBridge 156:ff21514d8981 5715
AnnaBridge 156:ff21514d8981 5716 /* Register: SPI_RXD */
AnnaBridge 156:ff21514d8981 5717 /* Description: RX data. */
AnnaBridge 156:ff21514d8981 5718
AnnaBridge 156:ff21514d8981 5719 /* Bits 7..0 : RX data from last transfer. */
AnnaBridge 156:ff21514d8981 5720 #define SPI_RXD_RXD_Pos (0UL) /*!< Position of RXD field. */
AnnaBridge 156:ff21514d8981 5721 #define SPI_RXD_RXD_Msk (0xFFUL << SPI_RXD_RXD_Pos) /*!< Bit mask of RXD field. */
AnnaBridge 156:ff21514d8981 5722
AnnaBridge 156:ff21514d8981 5723 /* Register: SPI_TXD */
AnnaBridge 156:ff21514d8981 5724 /* Description: TX data. */
AnnaBridge 156:ff21514d8981 5725
AnnaBridge 156:ff21514d8981 5726 /* Bits 7..0 : TX data for next transfer. */
AnnaBridge 156:ff21514d8981 5727 #define SPI_TXD_TXD_Pos (0UL) /*!< Position of TXD field. */
AnnaBridge 156:ff21514d8981 5728 #define SPI_TXD_TXD_Msk (0xFFUL << SPI_TXD_TXD_Pos) /*!< Bit mask of TXD field. */
AnnaBridge 156:ff21514d8981 5729
AnnaBridge 156:ff21514d8981 5730 /* Register: SPI_FREQUENCY */
AnnaBridge 156:ff21514d8981 5731 /* Description: SPI frequency */
AnnaBridge 156:ff21514d8981 5732
AnnaBridge 156:ff21514d8981 5733 /* Bits 31..0 : SPI data rate. */
AnnaBridge 156:ff21514d8981 5734 #define SPI_FREQUENCY_FREQUENCY_Pos (0UL) /*!< Position of FREQUENCY field. */
AnnaBridge 156:ff21514d8981 5735 #define SPI_FREQUENCY_FREQUENCY_Msk (0xFFFFFFFFUL << SPI_FREQUENCY_FREQUENCY_Pos) /*!< Bit mask of FREQUENCY field. */
AnnaBridge 156:ff21514d8981 5736 #define SPI_FREQUENCY_FREQUENCY_K125 (0x02000000UL) /*!< 125kbps. */
AnnaBridge 156:ff21514d8981 5737 #define SPI_FREQUENCY_FREQUENCY_K250 (0x04000000UL) /*!< 250kbps. */
AnnaBridge 156:ff21514d8981 5738 #define SPI_FREQUENCY_FREQUENCY_K500 (0x08000000UL) /*!< 500kbps. */
AnnaBridge 156:ff21514d8981 5739 #define SPI_FREQUENCY_FREQUENCY_M1 (0x10000000UL) /*!< 1Mbps. */
AnnaBridge 156:ff21514d8981 5740 #define SPI_FREQUENCY_FREQUENCY_M2 (0x20000000UL) /*!< 2Mbps. */
AnnaBridge 156:ff21514d8981 5741 #define SPI_FREQUENCY_FREQUENCY_M4 (0x40000000UL) /*!< 4Mbps. */
AnnaBridge 156:ff21514d8981 5742 #define SPI_FREQUENCY_FREQUENCY_M8 (0x80000000UL) /*!< 8Mbps. */
AnnaBridge 156:ff21514d8981 5743
AnnaBridge 156:ff21514d8981 5744 /* Register: SPI_CONFIG */
AnnaBridge 156:ff21514d8981 5745 /* Description: Configuration register. */
AnnaBridge 156:ff21514d8981 5746
AnnaBridge 156:ff21514d8981 5747 /* Bit 2 : Serial clock (SCK) polarity. */
AnnaBridge 156:ff21514d8981 5748 #define SPI_CONFIG_CPOL_Pos (2UL) /*!< Position of CPOL field. */
AnnaBridge 156:ff21514d8981 5749 #define SPI_CONFIG_CPOL_Msk (0x1UL << SPI_CONFIG_CPOL_Pos) /*!< Bit mask of CPOL field. */
AnnaBridge 156:ff21514d8981 5750 #define SPI_CONFIG_CPOL_ActiveHigh (0UL) /*!< Active high. */
AnnaBridge 156:ff21514d8981 5751 #define SPI_CONFIG_CPOL_ActiveLow (1UL) /*!< Active low. */
AnnaBridge 156:ff21514d8981 5752
AnnaBridge 156:ff21514d8981 5753 /* Bit 1 : Serial clock (SCK) phase. */
AnnaBridge 156:ff21514d8981 5754 #define SPI_CONFIG_CPHA_Pos (1UL) /*!< Position of CPHA field. */
AnnaBridge 156:ff21514d8981 5755 #define SPI_CONFIG_CPHA_Msk (0x1UL << SPI_CONFIG_CPHA_Pos) /*!< Bit mask of CPHA field. */
AnnaBridge 156:ff21514d8981 5756 #define SPI_CONFIG_CPHA_Leading (0UL) /*!< Sample on leading edge of the clock. Shift serial data on trailing edge. */
AnnaBridge 156:ff21514d8981 5757 #define SPI_CONFIG_CPHA_Trailing (1UL) /*!< Sample on trailing edge of the clock. Shift serial data on leading edge. */
AnnaBridge 156:ff21514d8981 5758
AnnaBridge 156:ff21514d8981 5759 /* Bit 0 : Bit order. */
AnnaBridge 156:ff21514d8981 5760 #define SPI_CONFIG_ORDER_Pos (0UL) /*!< Position of ORDER field. */
AnnaBridge 156:ff21514d8981 5761 #define SPI_CONFIG_ORDER_Msk (0x1UL << SPI_CONFIG_ORDER_Pos) /*!< Bit mask of ORDER field. */
AnnaBridge 156:ff21514d8981 5762 #define SPI_CONFIG_ORDER_MsbFirst (0UL) /*!< Most significant bit transmitted out first. */
AnnaBridge 156:ff21514d8981 5763 #define SPI_CONFIG_ORDER_LsbFirst (1UL) /*!< Least significant bit transmitted out first. */
AnnaBridge 156:ff21514d8981 5764
AnnaBridge 156:ff21514d8981 5765 /* Register: SPI_POWER */
AnnaBridge 156:ff21514d8981 5766 /* Description: Peripheral power control. */
AnnaBridge 156:ff21514d8981 5767
AnnaBridge 156:ff21514d8981 5768 /* Bit 0 : Peripheral power control. */
AnnaBridge 156:ff21514d8981 5769 #define SPI_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
AnnaBridge 156:ff21514d8981 5770 #define SPI_POWER_POWER_Msk (0x1UL << SPI_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
AnnaBridge 156:ff21514d8981 5771 #define SPI_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
AnnaBridge 156:ff21514d8981 5772 #define SPI_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
AnnaBridge 156:ff21514d8981 5773
AnnaBridge 156:ff21514d8981 5774
AnnaBridge 156:ff21514d8981 5775 /* Peripheral: SPIM */
AnnaBridge 156:ff21514d8981 5776 /* Description: SPI master with easyDMA 1. */
AnnaBridge 156:ff21514d8981 5777
AnnaBridge 156:ff21514d8981 5778 /* Register: SPIM_INTENSET */
AnnaBridge 156:ff21514d8981 5779 /* Description: Interrupt enable set register. */
AnnaBridge 156:ff21514d8981 5780
AnnaBridge 156:ff21514d8981 5781 /* Bit 19 : Enable interrupt on STARTED event. */
AnnaBridge 156:ff21514d8981 5782 #define SPIM_INTENSET_STARTED_Pos (19UL) /*!< Position of STARTED field. */
AnnaBridge 156:ff21514d8981 5783 #define SPIM_INTENSET_STARTED_Msk (0x1UL << SPIM_INTENSET_STARTED_Pos) /*!< Bit mask of STARTED field. */
AnnaBridge 156:ff21514d8981 5784 #define SPIM_INTENSET_STARTED_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 5785 #define SPIM_INTENSET_STARTED_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 5786 #define SPIM_INTENSET_STARTED_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 5787
AnnaBridge 156:ff21514d8981 5788 /* Bit 8 : Enable interrupt on ENDTX event. */
AnnaBridge 156:ff21514d8981 5789 #define SPIM_INTENSET_ENDTX_Pos (8UL) /*!< Position of ENDTX field. */
AnnaBridge 156:ff21514d8981 5790 #define SPIM_INTENSET_ENDTX_Msk (0x1UL << SPIM_INTENSET_ENDTX_Pos) /*!< Bit mask of ENDTX field. */
AnnaBridge 156:ff21514d8981 5791 #define SPIM_INTENSET_ENDTX_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 5792 #define SPIM_INTENSET_ENDTX_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 5793 #define SPIM_INTENSET_ENDTX_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 5794
AnnaBridge 156:ff21514d8981 5795 /* Bit 4 : Enable interrupt on ENDRX event. */
AnnaBridge 156:ff21514d8981 5796 #define SPIM_INTENSET_ENDRX_Pos (4UL) /*!< Position of ENDRX field. */
AnnaBridge 156:ff21514d8981 5797 #define SPIM_INTENSET_ENDRX_Msk (0x1UL << SPIM_INTENSET_ENDRX_Pos) /*!< Bit mask of ENDRX field. */
AnnaBridge 156:ff21514d8981 5798 #define SPIM_INTENSET_ENDRX_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 5799 #define SPIM_INTENSET_ENDRX_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 5800 #define SPIM_INTENSET_ENDRX_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 5801
AnnaBridge 156:ff21514d8981 5802 /* Bit 1 : Enable interrupt on STOPPED event. */
AnnaBridge 156:ff21514d8981 5803 #define SPIM_INTENSET_STOPPED_Pos (1UL) /*!< Position of STOPPED field. */
AnnaBridge 156:ff21514d8981 5804 #define SPIM_INTENSET_STOPPED_Msk (0x1UL << SPIM_INTENSET_STOPPED_Pos) /*!< Bit mask of STOPPED field. */
AnnaBridge 156:ff21514d8981 5805 #define SPIM_INTENSET_STOPPED_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 5806 #define SPIM_INTENSET_STOPPED_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 5807 #define SPIM_INTENSET_STOPPED_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 5808
AnnaBridge 156:ff21514d8981 5809 /* Register: SPIM_INTENCLR */
AnnaBridge 156:ff21514d8981 5810 /* Description: Interrupt enable clear register. */
AnnaBridge 156:ff21514d8981 5811
AnnaBridge 156:ff21514d8981 5812 /* Bit 19 : Disable interrupt on STARTED event. */
AnnaBridge 156:ff21514d8981 5813 #define SPIM_INTENCLR_STARTED_Pos (19UL) /*!< Position of STARTED field. */
AnnaBridge 156:ff21514d8981 5814 #define SPIM_INTENCLR_STARTED_Msk (0x1UL << SPIM_INTENCLR_STARTED_Pos) /*!< Bit mask of STARTED field. */
AnnaBridge 156:ff21514d8981 5815 #define SPIM_INTENCLR_STARTED_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 5816 #define SPIM_INTENCLR_STARTED_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 5817 #define SPIM_INTENCLR_STARTED_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 5818
AnnaBridge 156:ff21514d8981 5819 /* Bit 8 : Disable interrupt on ENDTX event. */
AnnaBridge 156:ff21514d8981 5820 #define SPIM_INTENCLR_ENDTX_Pos (8UL) /*!< Position of ENDTX field. */
AnnaBridge 156:ff21514d8981 5821 #define SPIM_INTENCLR_ENDTX_Msk (0x1UL << SPIM_INTENCLR_ENDTX_Pos) /*!< Bit mask of ENDTX field. */
AnnaBridge 156:ff21514d8981 5822 #define SPIM_INTENCLR_ENDTX_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 5823 #define SPIM_INTENCLR_ENDTX_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 5824 #define SPIM_INTENCLR_ENDTX_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 5825
AnnaBridge 156:ff21514d8981 5826 /* Bit 4 : Disable interrupt on ENDRX event. */
AnnaBridge 156:ff21514d8981 5827 #define SPIM_INTENCLR_ENDRX_Pos (4UL) /*!< Position of ENDRX field. */
AnnaBridge 156:ff21514d8981 5828 #define SPIM_INTENCLR_ENDRX_Msk (0x1UL << SPIM_INTENCLR_ENDRX_Pos) /*!< Bit mask of ENDRX field. */
AnnaBridge 156:ff21514d8981 5829 #define SPIM_INTENCLR_ENDRX_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 5830 #define SPIM_INTENCLR_ENDRX_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 5831 #define SPIM_INTENCLR_ENDRX_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 5832
AnnaBridge 156:ff21514d8981 5833 /* Bit 1 : Disable interrupt on STOPPED event. */
AnnaBridge 156:ff21514d8981 5834 #define SPIM_INTENCLR_STOPPED_Pos (1UL) /*!< Position of STOPPED field. */
AnnaBridge 156:ff21514d8981 5835 #define SPIM_INTENCLR_STOPPED_Msk (0x1UL << SPIM_INTENCLR_STOPPED_Pos) /*!< Bit mask of STOPPED field. */
AnnaBridge 156:ff21514d8981 5836 #define SPIM_INTENCLR_STOPPED_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 5837 #define SPIM_INTENCLR_STOPPED_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 5838 #define SPIM_INTENCLR_STOPPED_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 5839
AnnaBridge 156:ff21514d8981 5840 /* Register: SPIM_ENABLE */
AnnaBridge 156:ff21514d8981 5841 /* Description: Enable SPIM. */
AnnaBridge 156:ff21514d8981 5842
AnnaBridge 156:ff21514d8981 5843 /* Bits 3..0 : Enable or disable SPIM. */
AnnaBridge 156:ff21514d8981 5844 #define SPIM_ENABLE_ENABLE_Pos (0UL) /*!< Position of ENABLE field. */
AnnaBridge 156:ff21514d8981 5845 #define SPIM_ENABLE_ENABLE_Msk (0xFUL << SPIM_ENABLE_ENABLE_Pos) /*!< Bit mask of ENABLE field. */
AnnaBridge 156:ff21514d8981 5846 #define SPIM_ENABLE_ENABLE_Disabled (0x00UL) /*!< Disabled SPIM. */
AnnaBridge 156:ff21514d8981 5847 #define SPIM_ENABLE_ENABLE_Enabled (0x07UL) /*!< Enable SPIM. */
AnnaBridge 156:ff21514d8981 5848
AnnaBridge 156:ff21514d8981 5849 /* Register: SPIM_FREQUENCY */
AnnaBridge 156:ff21514d8981 5850 /* Description: SPI frequency. */
AnnaBridge 156:ff21514d8981 5851
AnnaBridge 156:ff21514d8981 5852 /* Bits 31..0 : SPI master data rate. */
AnnaBridge 156:ff21514d8981 5853 #define SPIM_FREQUENCY_FREQUENCY_Pos (0UL) /*!< Position of FREQUENCY field. */
AnnaBridge 156:ff21514d8981 5854 #define SPIM_FREQUENCY_FREQUENCY_Msk (0xFFFFFFFFUL << SPIM_FREQUENCY_FREQUENCY_Pos) /*!< Bit mask of FREQUENCY field. */
AnnaBridge 156:ff21514d8981 5855 #define SPIM_FREQUENCY_FREQUENCY_K125 (0x02000000UL) /*!< 125 kbps. */
AnnaBridge 156:ff21514d8981 5856 #define SPIM_FREQUENCY_FREQUENCY_K250 (0x04000000UL) /*!< 250 kbps. */
AnnaBridge 156:ff21514d8981 5857 #define SPIM_FREQUENCY_FREQUENCY_K500 (0x08000000UL) /*!< 500 kbps. */
AnnaBridge 156:ff21514d8981 5858 #define SPIM_FREQUENCY_FREQUENCY_M1 (0x10000000UL) /*!< 1 Mbps. */
AnnaBridge 156:ff21514d8981 5859 #define SPIM_FREQUENCY_FREQUENCY_M2 (0x20000000UL) /*!< 2 Mbps. */
AnnaBridge 156:ff21514d8981 5860 #define SPIM_FREQUENCY_FREQUENCY_M4 (0x40000000UL) /*!< 4 Mbps. */
AnnaBridge 156:ff21514d8981 5861 #define SPIM_FREQUENCY_FREQUENCY_M8 (0x80000000UL) /*!< 8 Mbps. */
AnnaBridge 156:ff21514d8981 5862
AnnaBridge 156:ff21514d8981 5863 /* Register: SPIM_RXD_PTR */
AnnaBridge 156:ff21514d8981 5864 /* Description: Data pointer. */
AnnaBridge 156:ff21514d8981 5865
AnnaBridge 156:ff21514d8981 5866 /* Bits 31..0 : Data pointer. */
AnnaBridge 156:ff21514d8981 5867 #define SPIM_RXD_PTR_PTR_Pos (0UL) /*!< Position of PTR field. */
AnnaBridge 156:ff21514d8981 5868 #define SPIM_RXD_PTR_PTR_Msk (0xFFFFFFFFUL << SPIM_RXD_PTR_PTR_Pos) /*!< Bit mask of PTR field. */
AnnaBridge 156:ff21514d8981 5869
AnnaBridge 156:ff21514d8981 5870 /* Register: SPIM_RXD_MAXCNT */
AnnaBridge 156:ff21514d8981 5871 /* Description: Maximum number of buffer bytes to receive. */
AnnaBridge 156:ff21514d8981 5872
AnnaBridge 156:ff21514d8981 5873 /* Bits 7..0 : Maximum number of buffer bytes to receive. */
AnnaBridge 156:ff21514d8981 5874 #define SPIM_RXD_MAXCNT_MAXCNT_Pos (0UL) /*!< Position of MAXCNT field. */
AnnaBridge 156:ff21514d8981 5875 #define SPIM_RXD_MAXCNT_MAXCNT_Msk (0xFFUL << SPIM_RXD_MAXCNT_MAXCNT_Pos) /*!< Bit mask of MAXCNT field. */
AnnaBridge 156:ff21514d8981 5876
AnnaBridge 156:ff21514d8981 5877 /* Register: SPIM_RXD_AMOUNT */
AnnaBridge 156:ff21514d8981 5878 /* Description: Number of bytes received in the last transaction. */
AnnaBridge 156:ff21514d8981 5879
AnnaBridge 156:ff21514d8981 5880 /* Bits 7..0 : Number of bytes received in the last transaction. */
AnnaBridge 156:ff21514d8981 5881 #define SPIM_RXD_AMOUNT_AMOUNT_Pos (0UL) /*!< Position of AMOUNT field. */
AnnaBridge 156:ff21514d8981 5882 #define SPIM_RXD_AMOUNT_AMOUNT_Msk (0xFFUL << SPIM_RXD_AMOUNT_AMOUNT_Pos) /*!< Bit mask of AMOUNT field. */
AnnaBridge 156:ff21514d8981 5883
AnnaBridge 156:ff21514d8981 5884 /* Register: SPIM_TXD_PTR */
AnnaBridge 156:ff21514d8981 5885 /* Description: Data pointer. */
AnnaBridge 156:ff21514d8981 5886
AnnaBridge 156:ff21514d8981 5887 /* Bits 31..0 : Data pointer. */
AnnaBridge 156:ff21514d8981 5888 #define SPIM_TXD_PTR_PTR_Pos (0UL) /*!< Position of PTR field. */
AnnaBridge 156:ff21514d8981 5889 #define SPIM_TXD_PTR_PTR_Msk (0xFFFFFFFFUL << SPIM_TXD_PTR_PTR_Pos) /*!< Bit mask of PTR field. */
AnnaBridge 156:ff21514d8981 5890
AnnaBridge 156:ff21514d8981 5891 /* Register: SPIM_TXD_MAXCNT */
AnnaBridge 156:ff21514d8981 5892 /* Description: Maximum number of buffer bytes to send. */
AnnaBridge 156:ff21514d8981 5893
AnnaBridge 156:ff21514d8981 5894 /* Bits 7..0 : Maximum number of buffer bytes to send. */
AnnaBridge 156:ff21514d8981 5895 #define SPIM_TXD_MAXCNT_MAXCNT_Pos (0UL) /*!< Position of MAXCNT field. */
AnnaBridge 156:ff21514d8981 5896 #define SPIM_TXD_MAXCNT_MAXCNT_Msk (0xFFUL << SPIM_TXD_MAXCNT_MAXCNT_Pos) /*!< Bit mask of MAXCNT field. */
AnnaBridge 156:ff21514d8981 5897
AnnaBridge 156:ff21514d8981 5898 /* Register: SPIM_TXD_AMOUNT */
AnnaBridge 156:ff21514d8981 5899 /* Description: Number of bytes sent in the last transaction. */
AnnaBridge 156:ff21514d8981 5900
AnnaBridge 156:ff21514d8981 5901 /* Bits 7..0 : Number of bytes sent in the last transaction. */
AnnaBridge 156:ff21514d8981 5902 #define SPIM_TXD_AMOUNT_AMOUNT_Pos (0UL) /*!< Position of AMOUNT field. */
AnnaBridge 156:ff21514d8981 5903 #define SPIM_TXD_AMOUNT_AMOUNT_Msk (0xFFUL << SPIM_TXD_AMOUNT_AMOUNT_Pos) /*!< Bit mask of AMOUNT field. */
AnnaBridge 156:ff21514d8981 5904
AnnaBridge 156:ff21514d8981 5905 /* Register: SPIM_CONFIG */
AnnaBridge 156:ff21514d8981 5906 /* Description: Configuration register. */
AnnaBridge 156:ff21514d8981 5907
AnnaBridge 156:ff21514d8981 5908 /* Bit 2 : Serial clock (SCK) polarity. */
AnnaBridge 156:ff21514d8981 5909 #define SPIM_CONFIG_CPOL_Pos (2UL) /*!< Position of CPOL field. */
AnnaBridge 156:ff21514d8981 5910 #define SPIM_CONFIG_CPOL_Msk (0x1UL << SPIM_CONFIG_CPOL_Pos) /*!< Bit mask of CPOL field. */
AnnaBridge 156:ff21514d8981 5911 #define SPIM_CONFIG_CPOL_ActiveHigh (0UL) /*!< Active high. */
AnnaBridge 156:ff21514d8981 5912 #define SPIM_CONFIG_CPOL_ActiveLow (1UL) /*!< Active low. */
AnnaBridge 156:ff21514d8981 5913
AnnaBridge 156:ff21514d8981 5914 /* Bit 1 : Serial clock (SCK) phase. */
AnnaBridge 156:ff21514d8981 5915 #define SPIM_CONFIG_CPHA_Pos (1UL) /*!< Position of CPHA field. */
AnnaBridge 156:ff21514d8981 5916 #define SPIM_CONFIG_CPHA_Msk (0x1UL << SPIM_CONFIG_CPHA_Pos) /*!< Bit mask of CPHA field. */
AnnaBridge 156:ff21514d8981 5917 #define SPIM_CONFIG_CPHA_Leading (0UL) /*!< Sample on leading edge of the clock. Shift serial data on trailing edge. */
AnnaBridge 156:ff21514d8981 5918 #define SPIM_CONFIG_CPHA_Trailing (1UL) /*!< Sample on trailing edge of the clock. Shift serial data on leading edge. */
AnnaBridge 156:ff21514d8981 5919
AnnaBridge 156:ff21514d8981 5920 /* Bit 0 : Bit order. */
AnnaBridge 156:ff21514d8981 5921 #define SPIM_CONFIG_ORDER_Pos (0UL) /*!< Position of ORDER field. */
AnnaBridge 156:ff21514d8981 5922 #define SPIM_CONFIG_ORDER_Msk (0x1UL << SPIM_CONFIG_ORDER_Pos) /*!< Bit mask of ORDER field. */
AnnaBridge 156:ff21514d8981 5923 #define SPIM_CONFIG_ORDER_MsbFirst (0UL) /*!< Most significant bit transmitted out first. */
AnnaBridge 156:ff21514d8981 5924 #define SPIM_CONFIG_ORDER_LsbFirst (1UL) /*!< Least significant bit transmitted out first. */
AnnaBridge 156:ff21514d8981 5925
AnnaBridge 156:ff21514d8981 5926 /* Register: SPIM_ORC */
AnnaBridge 156:ff21514d8981 5927 /* Description: Over-read character. */
AnnaBridge 156:ff21514d8981 5928
AnnaBridge 156:ff21514d8981 5929 /* Bits 7..0 : Over-read character. */
AnnaBridge 156:ff21514d8981 5930 #define SPIM_ORC_ORC_Pos (0UL) /*!< Position of ORC field. */
AnnaBridge 156:ff21514d8981 5931 #define SPIM_ORC_ORC_Msk (0xFFUL << SPIM_ORC_ORC_Pos) /*!< Bit mask of ORC field. */
AnnaBridge 156:ff21514d8981 5932
AnnaBridge 156:ff21514d8981 5933 /* Register: SPIM_POWER */
AnnaBridge 156:ff21514d8981 5934 /* Description: Peripheral power control. */
AnnaBridge 156:ff21514d8981 5935
AnnaBridge 156:ff21514d8981 5936 /* Bit 0 : Peripheral power control. */
AnnaBridge 156:ff21514d8981 5937 #define SPIM_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
AnnaBridge 156:ff21514d8981 5938 #define SPIM_POWER_POWER_Msk (0x1UL << SPIM_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
AnnaBridge 156:ff21514d8981 5939 #define SPIM_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
AnnaBridge 156:ff21514d8981 5940 #define SPIM_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
AnnaBridge 156:ff21514d8981 5941
AnnaBridge 156:ff21514d8981 5942
AnnaBridge 156:ff21514d8981 5943 /* Peripheral: SPIS */
AnnaBridge 156:ff21514d8981 5944 /* Description: SPI slave 1. */
AnnaBridge 156:ff21514d8981 5945
AnnaBridge 156:ff21514d8981 5946 /* Register: SPIS_SHORTS */
AnnaBridge 156:ff21514d8981 5947 /* Description: Shortcuts for SPIS. */
AnnaBridge 156:ff21514d8981 5948
AnnaBridge 156:ff21514d8981 5949 /* Bit 2 : Shortcut between END event and the ACQUIRE task. */
AnnaBridge 156:ff21514d8981 5950 #define SPIS_SHORTS_END_ACQUIRE_Pos (2UL) /*!< Position of END_ACQUIRE field. */
AnnaBridge 156:ff21514d8981 5951 #define SPIS_SHORTS_END_ACQUIRE_Msk (0x1UL << SPIS_SHORTS_END_ACQUIRE_Pos) /*!< Bit mask of END_ACQUIRE field. */
AnnaBridge 156:ff21514d8981 5952 #define SPIS_SHORTS_END_ACQUIRE_Disabled (0UL) /*!< Shortcut disabled. */
AnnaBridge 156:ff21514d8981 5953 #define SPIS_SHORTS_END_ACQUIRE_Enabled (1UL) /*!< Shortcut enabled. */
AnnaBridge 156:ff21514d8981 5954
AnnaBridge 156:ff21514d8981 5955 /* Register: SPIS_INTENSET */
AnnaBridge 156:ff21514d8981 5956 /* Description: Interrupt enable set register. */
AnnaBridge 156:ff21514d8981 5957
AnnaBridge 156:ff21514d8981 5958 /* Bit 10 : Enable interrupt on ACQUIRED event. */
AnnaBridge 156:ff21514d8981 5959 #define SPIS_INTENSET_ACQUIRED_Pos (10UL) /*!< Position of ACQUIRED field. */
AnnaBridge 156:ff21514d8981 5960 #define SPIS_INTENSET_ACQUIRED_Msk (0x1UL << SPIS_INTENSET_ACQUIRED_Pos) /*!< Bit mask of ACQUIRED field. */
AnnaBridge 156:ff21514d8981 5961 #define SPIS_INTENSET_ACQUIRED_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 5962 #define SPIS_INTENSET_ACQUIRED_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 5963 #define SPIS_INTENSET_ACQUIRED_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 5964
AnnaBridge 156:ff21514d8981 5965 /* Bit 4 : enable interrupt on ENDRX event. */
AnnaBridge 156:ff21514d8981 5966 #define SPIS_INTENSET_ENDRX_Pos (4UL) /*!< Position of ENDRX field. */
AnnaBridge 156:ff21514d8981 5967 #define SPIS_INTENSET_ENDRX_Msk (0x1UL << SPIS_INTENSET_ENDRX_Pos) /*!< Bit mask of ENDRX field. */
AnnaBridge 156:ff21514d8981 5968 #define SPIS_INTENSET_ENDRX_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 5969 #define SPIS_INTENSET_ENDRX_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 5970 #define SPIS_INTENSET_ENDRX_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 5971
AnnaBridge 156:ff21514d8981 5972 /* Bit 1 : Enable interrupt on END event. */
AnnaBridge 156:ff21514d8981 5973 #define SPIS_INTENSET_END_Pos (1UL) /*!< Position of END field. */
AnnaBridge 156:ff21514d8981 5974 #define SPIS_INTENSET_END_Msk (0x1UL << SPIS_INTENSET_END_Pos) /*!< Bit mask of END field. */
AnnaBridge 156:ff21514d8981 5975 #define SPIS_INTENSET_END_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 5976 #define SPIS_INTENSET_END_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 5977 #define SPIS_INTENSET_END_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 5978
AnnaBridge 156:ff21514d8981 5979 /* Register: SPIS_INTENCLR */
AnnaBridge 156:ff21514d8981 5980 /* Description: Interrupt enable clear register. */
AnnaBridge 156:ff21514d8981 5981
AnnaBridge 156:ff21514d8981 5982 /* Bit 10 : Disable interrupt on ACQUIRED event. */
AnnaBridge 156:ff21514d8981 5983 #define SPIS_INTENCLR_ACQUIRED_Pos (10UL) /*!< Position of ACQUIRED field. */
AnnaBridge 156:ff21514d8981 5984 #define SPIS_INTENCLR_ACQUIRED_Msk (0x1UL << SPIS_INTENCLR_ACQUIRED_Pos) /*!< Bit mask of ACQUIRED field. */
AnnaBridge 156:ff21514d8981 5985 #define SPIS_INTENCLR_ACQUIRED_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 5986 #define SPIS_INTENCLR_ACQUIRED_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 5987 #define SPIS_INTENCLR_ACQUIRED_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 5988
AnnaBridge 156:ff21514d8981 5989 /* Bit 4 : Disable interrupt on ENDRX event. */
AnnaBridge 156:ff21514d8981 5990 #define SPIS_INTENCLR_ENDRX_Pos (4UL) /*!< Position of ENDRX field. */
AnnaBridge 156:ff21514d8981 5991 #define SPIS_INTENCLR_ENDRX_Msk (0x1UL << SPIS_INTENCLR_ENDRX_Pos) /*!< Bit mask of ENDRX field. */
AnnaBridge 156:ff21514d8981 5992 #define SPIS_INTENCLR_ENDRX_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 5993 #define SPIS_INTENCLR_ENDRX_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 5994 #define SPIS_INTENCLR_ENDRX_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 5995
AnnaBridge 156:ff21514d8981 5996 /* Bit 1 : Disable interrupt on END event. */
AnnaBridge 156:ff21514d8981 5997 #define SPIS_INTENCLR_END_Pos (1UL) /*!< Position of END field. */
AnnaBridge 156:ff21514d8981 5998 #define SPIS_INTENCLR_END_Msk (0x1UL << SPIS_INTENCLR_END_Pos) /*!< Bit mask of END field. */
AnnaBridge 156:ff21514d8981 5999 #define SPIS_INTENCLR_END_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6000 #define SPIS_INTENCLR_END_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6001 #define SPIS_INTENCLR_END_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 6002
AnnaBridge 156:ff21514d8981 6003 /* Register: SPIS_SEMSTAT */
AnnaBridge 156:ff21514d8981 6004 /* Description: Semaphore status. */
AnnaBridge 156:ff21514d8981 6005
AnnaBridge 156:ff21514d8981 6006 /* Bits 1..0 : Semaphore status. */
AnnaBridge 156:ff21514d8981 6007 #define SPIS_SEMSTAT_SEMSTAT_Pos (0UL) /*!< Position of SEMSTAT field. */
AnnaBridge 156:ff21514d8981 6008 #define SPIS_SEMSTAT_SEMSTAT_Msk (0x3UL << SPIS_SEMSTAT_SEMSTAT_Pos) /*!< Bit mask of SEMSTAT field. */
AnnaBridge 156:ff21514d8981 6009 #define SPIS_SEMSTAT_SEMSTAT_Free (0x00UL) /*!< Semaphore is free. */
AnnaBridge 156:ff21514d8981 6010 #define SPIS_SEMSTAT_SEMSTAT_CPU (0x01UL) /*!< Semaphore is assigned to the CPU. */
AnnaBridge 156:ff21514d8981 6011 #define SPIS_SEMSTAT_SEMSTAT_SPIS (0x02UL) /*!< Semaphore is assigned to the SPIS. */
AnnaBridge 156:ff21514d8981 6012 #define SPIS_SEMSTAT_SEMSTAT_CPUPending (0x03UL) /*!< Semaphore is assigned to the SPIS, but a handover to the CPU is pending. */
AnnaBridge 156:ff21514d8981 6013
AnnaBridge 156:ff21514d8981 6014 /* Register: SPIS_STATUS */
AnnaBridge 156:ff21514d8981 6015 /* Description: Status from last transaction. */
AnnaBridge 156:ff21514d8981 6016
AnnaBridge 156:ff21514d8981 6017 /* Bit 1 : RX buffer overflow detected, and prevented. */
AnnaBridge 156:ff21514d8981 6018 #define SPIS_STATUS_OVERFLOW_Pos (1UL) /*!< Position of OVERFLOW field. */
AnnaBridge 156:ff21514d8981 6019 #define SPIS_STATUS_OVERFLOW_Msk (0x1UL << SPIS_STATUS_OVERFLOW_Pos) /*!< Bit mask of OVERFLOW field. */
AnnaBridge 156:ff21514d8981 6020 #define SPIS_STATUS_OVERFLOW_NotPresent (0UL) /*!< Error not present. */
AnnaBridge 156:ff21514d8981 6021 #define SPIS_STATUS_OVERFLOW_Present (1UL) /*!< Error present. */
AnnaBridge 156:ff21514d8981 6022 #define SPIS_STATUS_OVERFLOW_Clear (1UL) /*!< Clear on write. */
AnnaBridge 156:ff21514d8981 6023
AnnaBridge 156:ff21514d8981 6024 /* Bit 0 : TX buffer overread detected, and prevented. */
AnnaBridge 156:ff21514d8981 6025 #define SPIS_STATUS_OVERREAD_Pos (0UL) /*!< Position of OVERREAD field. */
AnnaBridge 156:ff21514d8981 6026 #define SPIS_STATUS_OVERREAD_Msk (0x1UL << SPIS_STATUS_OVERREAD_Pos) /*!< Bit mask of OVERREAD field. */
AnnaBridge 156:ff21514d8981 6027 #define SPIS_STATUS_OVERREAD_NotPresent (0UL) /*!< Error not present. */
AnnaBridge 156:ff21514d8981 6028 #define SPIS_STATUS_OVERREAD_Present (1UL) /*!< Error present. */
AnnaBridge 156:ff21514d8981 6029 #define SPIS_STATUS_OVERREAD_Clear (1UL) /*!< Clear on write. */
AnnaBridge 156:ff21514d8981 6030
AnnaBridge 156:ff21514d8981 6031 /* Register: SPIS_ENABLE */
AnnaBridge 156:ff21514d8981 6032 /* Description: Enable SPIS. */
AnnaBridge 156:ff21514d8981 6033
AnnaBridge 156:ff21514d8981 6034 /* Bits 2..0 : Enable or disable SPIS. */
AnnaBridge 156:ff21514d8981 6035 #define SPIS_ENABLE_ENABLE_Pos (0UL) /*!< Position of ENABLE field. */
AnnaBridge 156:ff21514d8981 6036 #define SPIS_ENABLE_ENABLE_Msk (0x7UL << SPIS_ENABLE_ENABLE_Pos) /*!< Bit mask of ENABLE field. */
AnnaBridge 156:ff21514d8981 6037 #define SPIS_ENABLE_ENABLE_Disabled (0x00UL) /*!< Disabled SPIS. */
AnnaBridge 156:ff21514d8981 6038 #define SPIS_ENABLE_ENABLE_Enabled (0x02UL) /*!< Enable SPIS. */
AnnaBridge 156:ff21514d8981 6039
AnnaBridge 156:ff21514d8981 6040 /* Register: SPIS_MAXRX */
AnnaBridge 156:ff21514d8981 6041 /* Description: Maximum number of bytes in the receive buffer. */
AnnaBridge 156:ff21514d8981 6042
AnnaBridge 156:ff21514d8981 6043 /* Bits 7..0 : Maximum number of bytes in the receive buffer. */
AnnaBridge 156:ff21514d8981 6044 #define SPIS_MAXRX_MAXRX_Pos (0UL) /*!< Position of MAXRX field. */
AnnaBridge 156:ff21514d8981 6045 #define SPIS_MAXRX_MAXRX_Msk (0xFFUL << SPIS_MAXRX_MAXRX_Pos) /*!< Bit mask of MAXRX field. */
AnnaBridge 156:ff21514d8981 6046
AnnaBridge 156:ff21514d8981 6047 /* Register: SPIS_AMOUNTRX */
AnnaBridge 156:ff21514d8981 6048 /* Description: Number of bytes received in last granted transaction. */
AnnaBridge 156:ff21514d8981 6049
AnnaBridge 156:ff21514d8981 6050 /* Bits 7..0 : Number of bytes received in last granted transaction. */
AnnaBridge 156:ff21514d8981 6051 #define SPIS_AMOUNTRX_AMOUNTRX_Pos (0UL) /*!< Position of AMOUNTRX field. */
AnnaBridge 156:ff21514d8981 6052 #define SPIS_AMOUNTRX_AMOUNTRX_Msk (0xFFUL << SPIS_AMOUNTRX_AMOUNTRX_Pos) /*!< Bit mask of AMOUNTRX field. */
AnnaBridge 156:ff21514d8981 6053
AnnaBridge 156:ff21514d8981 6054 /* Register: SPIS_MAXTX */
AnnaBridge 156:ff21514d8981 6055 /* Description: Maximum number of bytes in the transmit buffer. */
AnnaBridge 156:ff21514d8981 6056
AnnaBridge 156:ff21514d8981 6057 /* Bits 7..0 : Maximum number of bytes in the transmit buffer. */
AnnaBridge 156:ff21514d8981 6058 #define SPIS_MAXTX_MAXTX_Pos (0UL) /*!< Position of MAXTX field. */
AnnaBridge 156:ff21514d8981 6059 #define SPIS_MAXTX_MAXTX_Msk (0xFFUL << SPIS_MAXTX_MAXTX_Pos) /*!< Bit mask of MAXTX field. */
AnnaBridge 156:ff21514d8981 6060
AnnaBridge 156:ff21514d8981 6061 /* Register: SPIS_AMOUNTTX */
AnnaBridge 156:ff21514d8981 6062 /* Description: Number of bytes transmitted in last granted transaction. */
AnnaBridge 156:ff21514d8981 6063
AnnaBridge 156:ff21514d8981 6064 /* Bits 7..0 : Number of bytes transmitted in last granted transaction. */
AnnaBridge 156:ff21514d8981 6065 #define SPIS_AMOUNTTX_AMOUNTTX_Pos (0UL) /*!< Position of AMOUNTTX field. */
AnnaBridge 156:ff21514d8981 6066 #define SPIS_AMOUNTTX_AMOUNTTX_Msk (0xFFUL << SPIS_AMOUNTTX_AMOUNTTX_Pos) /*!< Bit mask of AMOUNTTX field. */
AnnaBridge 156:ff21514d8981 6067
AnnaBridge 156:ff21514d8981 6068 /* Register: SPIS_CONFIG */
AnnaBridge 156:ff21514d8981 6069 /* Description: Configuration register. */
AnnaBridge 156:ff21514d8981 6070
AnnaBridge 156:ff21514d8981 6071 /* Bit 2 : Serial clock (SCK) polarity. */
AnnaBridge 156:ff21514d8981 6072 #define SPIS_CONFIG_CPOL_Pos (2UL) /*!< Position of CPOL field. */
AnnaBridge 156:ff21514d8981 6073 #define SPIS_CONFIG_CPOL_Msk (0x1UL << SPIS_CONFIG_CPOL_Pos) /*!< Bit mask of CPOL field. */
AnnaBridge 156:ff21514d8981 6074 #define SPIS_CONFIG_CPOL_ActiveHigh (0UL) /*!< Active high. */
AnnaBridge 156:ff21514d8981 6075 #define SPIS_CONFIG_CPOL_ActiveLow (1UL) /*!< Active low. */
AnnaBridge 156:ff21514d8981 6076
AnnaBridge 156:ff21514d8981 6077 /* Bit 1 : Serial clock (SCK) phase. */
AnnaBridge 156:ff21514d8981 6078 #define SPIS_CONFIG_CPHA_Pos (1UL) /*!< Position of CPHA field. */
AnnaBridge 156:ff21514d8981 6079 #define SPIS_CONFIG_CPHA_Msk (0x1UL << SPIS_CONFIG_CPHA_Pos) /*!< Bit mask of CPHA field. */
AnnaBridge 156:ff21514d8981 6080 #define SPIS_CONFIG_CPHA_Leading (0UL) /*!< Sample on leading edge of the clock. Shift serial data on trailing edge. */
AnnaBridge 156:ff21514d8981 6081 #define SPIS_CONFIG_CPHA_Trailing (1UL) /*!< Sample on trailing edge of the clock. Shift serial data on leading edge. */
AnnaBridge 156:ff21514d8981 6082
AnnaBridge 156:ff21514d8981 6083 /* Bit 0 : Bit order. */
AnnaBridge 156:ff21514d8981 6084 #define SPIS_CONFIG_ORDER_Pos (0UL) /*!< Position of ORDER field. */
AnnaBridge 156:ff21514d8981 6085 #define SPIS_CONFIG_ORDER_Msk (0x1UL << SPIS_CONFIG_ORDER_Pos) /*!< Bit mask of ORDER field. */
AnnaBridge 156:ff21514d8981 6086 #define SPIS_CONFIG_ORDER_MsbFirst (0UL) /*!< Most significant bit transmitted out first. */
AnnaBridge 156:ff21514d8981 6087 #define SPIS_CONFIG_ORDER_LsbFirst (1UL) /*!< Least significant bit transmitted out first. */
AnnaBridge 156:ff21514d8981 6088
AnnaBridge 156:ff21514d8981 6089 /* Register: SPIS_DEF */
AnnaBridge 156:ff21514d8981 6090 /* Description: Default character. */
AnnaBridge 156:ff21514d8981 6091
AnnaBridge 156:ff21514d8981 6092 /* Bits 7..0 : Default character. */
AnnaBridge 156:ff21514d8981 6093 #define SPIS_DEF_DEF_Pos (0UL) /*!< Position of DEF field. */
AnnaBridge 156:ff21514d8981 6094 #define SPIS_DEF_DEF_Msk (0xFFUL << SPIS_DEF_DEF_Pos) /*!< Bit mask of DEF field. */
AnnaBridge 156:ff21514d8981 6095
AnnaBridge 156:ff21514d8981 6096 /* Register: SPIS_ORC */
AnnaBridge 156:ff21514d8981 6097 /* Description: Over-read character. */
AnnaBridge 156:ff21514d8981 6098
AnnaBridge 156:ff21514d8981 6099 /* Bits 7..0 : Over-read character. */
AnnaBridge 156:ff21514d8981 6100 #define SPIS_ORC_ORC_Pos (0UL) /*!< Position of ORC field. */
AnnaBridge 156:ff21514d8981 6101 #define SPIS_ORC_ORC_Msk (0xFFUL << SPIS_ORC_ORC_Pos) /*!< Bit mask of ORC field. */
AnnaBridge 156:ff21514d8981 6102
AnnaBridge 156:ff21514d8981 6103 /* Register: SPIS_POWER */
AnnaBridge 156:ff21514d8981 6104 /* Description: Peripheral power control. */
AnnaBridge 156:ff21514d8981 6105
AnnaBridge 156:ff21514d8981 6106 /* Bit 0 : Peripheral power control. */
AnnaBridge 156:ff21514d8981 6107 #define SPIS_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
AnnaBridge 156:ff21514d8981 6108 #define SPIS_POWER_POWER_Msk (0x1UL << SPIS_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
AnnaBridge 156:ff21514d8981 6109 #define SPIS_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
AnnaBridge 156:ff21514d8981 6110 #define SPIS_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
AnnaBridge 156:ff21514d8981 6111
AnnaBridge 156:ff21514d8981 6112
AnnaBridge 156:ff21514d8981 6113 /* Peripheral: TEMP */
AnnaBridge 156:ff21514d8981 6114 /* Description: Temperature Sensor. */
AnnaBridge 156:ff21514d8981 6115
AnnaBridge 156:ff21514d8981 6116 /* Register: TEMP_INTENSET */
AnnaBridge 156:ff21514d8981 6117 /* Description: Interrupt enable set register. */
AnnaBridge 156:ff21514d8981 6118
AnnaBridge 156:ff21514d8981 6119 /* Bit 0 : Enable interrupt on DATARDY event. */
AnnaBridge 156:ff21514d8981 6120 #define TEMP_INTENSET_DATARDY_Pos (0UL) /*!< Position of DATARDY field. */
AnnaBridge 156:ff21514d8981 6121 #define TEMP_INTENSET_DATARDY_Msk (0x1UL << TEMP_INTENSET_DATARDY_Pos) /*!< Bit mask of DATARDY field. */
AnnaBridge 156:ff21514d8981 6122 #define TEMP_INTENSET_DATARDY_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6123 #define TEMP_INTENSET_DATARDY_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6124 #define TEMP_INTENSET_DATARDY_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 6125
AnnaBridge 156:ff21514d8981 6126 /* Register: TEMP_INTENCLR */
AnnaBridge 156:ff21514d8981 6127 /* Description: Interrupt enable clear register. */
AnnaBridge 156:ff21514d8981 6128
AnnaBridge 156:ff21514d8981 6129 /* Bit 0 : Disable interrupt on DATARDY event. */
AnnaBridge 156:ff21514d8981 6130 #define TEMP_INTENCLR_DATARDY_Pos (0UL) /*!< Position of DATARDY field. */
AnnaBridge 156:ff21514d8981 6131 #define TEMP_INTENCLR_DATARDY_Msk (0x1UL << TEMP_INTENCLR_DATARDY_Pos) /*!< Bit mask of DATARDY field. */
AnnaBridge 156:ff21514d8981 6132 #define TEMP_INTENCLR_DATARDY_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6133 #define TEMP_INTENCLR_DATARDY_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6134 #define TEMP_INTENCLR_DATARDY_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 6135
AnnaBridge 156:ff21514d8981 6136 /* Register: TEMP_POWER */
AnnaBridge 156:ff21514d8981 6137 /* Description: Peripheral power control. */
AnnaBridge 156:ff21514d8981 6138
AnnaBridge 156:ff21514d8981 6139 /* Bit 0 : Peripheral power control. */
AnnaBridge 156:ff21514d8981 6140 #define TEMP_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
AnnaBridge 156:ff21514d8981 6141 #define TEMP_POWER_POWER_Msk (0x1UL << TEMP_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
AnnaBridge 156:ff21514d8981 6142 #define TEMP_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
AnnaBridge 156:ff21514d8981 6143 #define TEMP_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
AnnaBridge 156:ff21514d8981 6144
AnnaBridge 156:ff21514d8981 6145
AnnaBridge 156:ff21514d8981 6146 /* Peripheral: TIMER */
AnnaBridge 156:ff21514d8981 6147 /* Description: Timer 0. */
AnnaBridge 156:ff21514d8981 6148
AnnaBridge 156:ff21514d8981 6149 /* Register: TIMER_SHORTS */
AnnaBridge 156:ff21514d8981 6150 /* Description: Shortcuts for Timer. */
AnnaBridge 156:ff21514d8981 6151
AnnaBridge 156:ff21514d8981 6152 /* Bit 11 : Shortcut between CC[3] event and the STOP task. */
AnnaBridge 156:ff21514d8981 6153 #define TIMER_SHORTS_COMPARE3_STOP_Pos (11UL) /*!< Position of COMPARE3_STOP field. */
AnnaBridge 156:ff21514d8981 6154 #define TIMER_SHORTS_COMPARE3_STOP_Msk (0x1UL << TIMER_SHORTS_COMPARE3_STOP_Pos) /*!< Bit mask of COMPARE3_STOP field. */
AnnaBridge 156:ff21514d8981 6155 #define TIMER_SHORTS_COMPARE3_STOP_Disabled (0UL) /*!< Shortcut disabled. */
AnnaBridge 156:ff21514d8981 6156 #define TIMER_SHORTS_COMPARE3_STOP_Enabled (1UL) /*!< Shortcut enabled. */
AnnaBridge 156:ff21514d8981 6157
AnnaBridge 156:ff21514d8981 6158 /* Bit 10 : Shortcut between CC[2] event and the STOP task. */
AnnaBridge 156:ff21514d8981 6159 #define TIMER_SHORTS_COMPARE2_STOP_Pos (10UL) /*!< Position of COMPARE2_STOP field. */
AnnaBridge 156:ff21514d8981 6160 #define TIMER_SHORTS_COMPARE2_STOP_Msk (0x1UL << TIMER_SHORTS_COMPARE2_STOP_Pos) /*!< Bit mask of COMPARE2_STOP field. */
AnnaBridge 156:ff21514d8981 6161 #define TIMER_SHORTS_COMPARE2_STOP_Disabled (0UL) /*!< Shortcut disabled. */
AnnaBridge 156:ff21514d8981 6162 #define TIMER_SHORTS_COMPARE2_STOP_Enabled (1UL) /*!< Shortcut enabled. */
AnnaBridge 156:ff21514d8981 6163
AnnaBridge 156:ff21514d8981 6164 /* Bit 9 : Shortcut between CC[1] event and the STOP task. */
AnnaBridge 156:ff21514d8981 6165 #define TIMER_SHORTS_COMPARE1_STOP_Pos (9UL) /*!< Position of COMPARE1_STOP field. */
AnnaBridge 156:ff21514d8981 6166 #define TIMER_SHORTS_COMPARE1_STOP_Msk (0x1UL << TIMER_SHORTS_COMPARE1_STOP_Pos) /*!< Bit mask of COMPARE1_STOP field. */
AnnaBridge 156:ff21514d8981 6167 #define TIMER_SHORTS_COMPARE1_STOP_Disabled (0UL) /*!< Shortcut disabled. */
AnnaBridge 156:ff21514d8981 6168 #define TIMER_SHORTS_COMPARE1_STOP_Enabled (1UL) /*!< Shortcut enabled. */
AnnaBridge 156:ff21514d8981 6169
AnnaBridge 156:ff21514d8981 6170 /* Bit 8 : Shortcut between CC[0] event and the STOP task. */
AnnaBridge 156:ff21514d8981 6171 #define TIMER_SHORTS_COMPARE0_STOP_Pos (8UL) /*!< Position of COMPARE0_STOP field. */
AnnaBridge 156:ff21514d8981 6172 #define TIMER_SHORTS_COMPARE0_STOP_Msk (0x1UL << TIMER_SHORTS_COMPARE0_STOP_Pos) /*!< Bit mask of COMPARE0_STOP field. */
AnnaBridge 156:ff21514d8981 6173 #define TIMER_SHORTS_COMPARE0_STOP_Disabled (0UL) /*!< Shortcut disabled. */
AnnaBridge 156:ff21514d8981 6174 #define TIMER_SHORTS_COMPARE0_STOP_Enabled (1UL) /*!< Shortcut enabled. */
AnnaBridge 156:ff21514d8981 6175
AnnaBridge 156:ff21514d8981 6176 /* Bit 3 : Shortcut between CC[3] event and the CLEAR task. */
AnnaBridge 156:ff21514d8981 6177 #define TIMER_SHORTS_COMPARE3_CLEAR_Pos (3UL) /*!< Position of COMPARE3_CLEAR field. */
AnnaBridge 156:ff21514d8981 6178 #define TIMER_SHORTS_COMPARE3_CLEAR_Msk (0x1UL << TIMER_SHORTS_COMPARE3_CLEAR_Pos) /*!< Bit mask of COMPARE3_CLEAR field. */
AnnaBridge 156:ff21514d8981 6179 #define TIMER_SHORTS_COMPARE3_CLEAR_Disabled (0UL) /*!< Shortcut disabled. */
AnnaBridge 156:ff21514d8981 6180 #define TIMER_SHORTS_COMPARE3_CLEAR_Enabled (1UL) /*!< Shortcut enabled. */
AnnaBridge 156:ff21514d8981 6181
AnnaBridge 156:ff21514d8981 6182 /* Bit 2 : Shortcut between CC[2] event and the CLEAR task. */
AnnaBridge 156:ff21514d8981 6183 #define TIMER_SHORTS_COMPARE2_CLEAR_Pos (2UL) /*!< Position of COMPARE2_CLEAR field. */
AnnaBridge 156:ff21514d8981 6184 #define TIMER_SHORTS_COMPARE2_CLEAR_Msk (0x1UL << TIMER_SHORTS_COMPARE2_CLEAR_Pos) /*!< Bit mask of COMPARE2_CLEAR field. */
AnnaBridge 156:ff21514d8981 6185 #define TIMER_SHORTS_COMPARE2_CLEAR_Disabled (0UL) /*!< Shortcut disabled. */
AnnaBridge 156:ff21514d8981 6186 #define TIMER_SHORTS_COMPARE2_CLEAR_Enabled (1UL) /*!< Shortcut enabled. */
AnnaBridge 156:ff21514d8981 6187
AnnaBridge 156:ff21514d8981 6188 /* Bit 1 : Shortcut between CC[1] event and the CLEAR task. */
AnnaBridge 156:ff21514d8981 6189 #define TIMER_SHORTS_COMPARE1_CLEAR_Pos (1UL) /*!< Position of COMPARE1_CLEAR field. */
AnnaBridge 156:ff21514d8981 6190 #define TIMER_SHORTS_COMPARE1_CLEAR_Msk (0x1UL << TIMER_SHORTS_COMPARE1_CLEAR_Pos) /*!< Bit mask of COMPARE1_CLEAR field. */
AnnaBridge 156:ff21514d8981 6191 #define TIMER_SHORTS_COMPARE1_CLEAR_Disabled (0UL) /*!< Shortcut disabled. */
AnnaBridge 156:ff21514d8981 6192 #define TIMER_SHORTS_COMPARE1_CLEAR_Enabled (1UL) /*!< Shortcut enabled. */
AnnaBridge 156:ff21514d8981 6193
AnnaBridge 156:ff21514d8981 6194 /* Bit 0 : Shortcut between CC[0] event and the CLEAR task. */
AnnaBridge 156:ff21514d8981 6195 #define TIMER_SHORTS_COMPARE0_CLEAR_Pos (0UL) /*!< Position of COMPARE0_CLEAR field. */
AnnaBridge 156:ff21514d8981 6196 #define TIMER_SHORTS_COMPARE0_CLEAR_Msk (0x1UL << TIMER_SHORTS_COMPARE0_CLEAR_Pos) /*!< Bit mask of COMPARE0_CLEAR field. */
AnnaBridge 156:ff21514d8981 6197 #define TIMER_SHORTS_COMPARE0_CLEAR_Disabled (0UL) /*!< Shortcut disabled. */
AnnaBridge 156:ff21514d8981 6198 #define TIMER_SHORTS_COMPARE0_CLEAR_Enabled (1UL) /*!< Shortcut enabled. */
AnnaBridge 156:ff21514d8981 6199
AnnaBridge 156:ff21514d8981 6200 /* Register: TIMER_INTENSET */
AnnaBridge 156:ff21514d8981 6201 /* Description: Interrupt enable set register. */
AnnaBridge 156:ff21514d8981 6202
AnnaBridge 156:ff21514d8981 6203 /* Bit 19 : Enable interrupt on COMPARE[3] */
AnnaBridge 156:ff21514d8981 6204 #define TIMER_INTENSET_COMPARE3_Pos (19UL) /*!< Position of COMPARE3 field. */
AnnaBridge 156:ff21514d8981 6205 #define TIMER_INTENSET_COMPARE3_Msk (0x1UL << TIMER_INTENSET_COMPARE3_Pos) /*!< Bit mask of COMPARE3 field. */
AnnaBridge 156:ff21514d8981 6206 #define TIMER_INTENSET_COMPARE3_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6207 #define TIMER_INTENSET_COMPARE3_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6208 #define TIMER_INTENSET_COMPARE3_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 6209
AnnaBridge 156:ff21514d8981 6210 /* Bit 18 : Enable interrupt on COMPARE[2] */
AnnaBridge 156:ff21514d8981 6211 #define TIMER_INTENSET_COMPARE2_Pos (18UL) /*!< Position of COMPARE2 field. */
AnnaBridge 156:ff21514d8981 6212 #define TIMER_INTENSET_COMPARE2_Msk (0x1UL << TIMER_INTENSET_COMPARE2_Pos) /*!< Bit mask of COMPARE2 field. */
AnnaBridge 156:ff21514d8981 6213 #define TIMER_INTENSET_COMPARE2_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6214 #define TIMER_INTENSET_COMPARE2_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6215 #define TIMER_INTENSET_COMPARE2_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 6216
AnnaBridge 156:ff21514d8981 6217 /* Bit 17 : Enable interrupt on COMPARE[1] */
AnnaBridge 156:ff21514d8981 6218 #define TIMER_INTENSET_COMPARE1_Pos (17UL) /*!< Position of COMPARE1 field. */
AnnaBridge 156:ff21514d8981 6219 #define TIMER_INTENSET_COMPARE1_Msk (0x1UL << TIMER_INTENSET_COMPARE1_Pos) /*!< Bit mask of COMPARE1 field. */
AnnaBridge 156:ff21514d8981 6220 #define TIMER_INTENSET_COMPARE1_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6221 #define TIMER_INTENSET_COMPARE1_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6222 #define TIMER_INTENSET_COMPARE1_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 6223
AnnaBridge 156:ff21514d8981 6224 /* Bit 16 : Enable interrupt on COMPARE[0] */
AnnaBridge 156:ff21514d8981 6225 #define TIMER_INTENSET_COMPARE0_Pos (16UL) /*!< Position of COMPARE0 field. */
AnnaBridge 156:ff21514d8981 6226 #define TIMER_INTENSET_COMPARE0_Msk (0x1UL << TIMER_INTENSET_COMPARE0_Pos) /*!< Bit mask of COMPARE0 field. */
AnnaBridge 156:ff21514d8981 6227 #define TIMER_INTENSET_COMPARE0_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6228 #define TIMER_INTENSET_COMPARE0_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6229 #define TIMER_INTENSET_COMPARE0_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 6230
AnnaBridge 156:ff21514d8981 6231 /* Register: TIMER_INTENCLR */
AnnaBridge 156:ff21514d8981 6232 /* Description: Interrupt enable clear register. */
AnnaBridge 156:ff21514d8981 6233
AnnaBridge 156:ff21514d8981 6234 /* Bit 19 : Disable interrupt on COMPARE[3] */
AnnaBridge 156:ff21514d8981 6235 #define TIMER_INTENCLR_COMPARE3_Pos (19UL) /*!< Position of COMPARE3 field. */
AnnaBridge 156:ff21514d8981 6236 #define TIMER_INTENCLR_COMPARE3_Msk (0x1UL << TIMER_INTENCLR_COMPARE3_Pos) /*!< Bit mask of COMPARE3 field. */
AnnaBridge 156:ff21514d8981 6237 #define TIMER_INTENCLR_COMPARE3_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6238 #define TIMER_INTENCLR_COMPARE3_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6239 #define TIMER_INTENCLR_COMPARE3_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 6240
AnnaBridge 156:ff21514d8981 6241 /* Bit 18 : Disable interrupt on COMPARE[2] */
AnnaBridge 156:ff21514d8981 6242 #define TIMER_INTENCLR_COMPARE2_Pos (18UL) /*!< Position of COMPARE2 field. */
AnnaBridge 156:ff21514d8981 6243 #define TIMER_INTENCLR_COMPARE2_Msk (0x1UL << TIMER_INTENCLR_COMPARE2_Pos) /*!< Bit mask of COMPARE2 field. */
AnnaBridge 156:ff21514d8981 6244 #define TIMER_INTENCLR_COMPARE2_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6245 #define TIMER_INTENCLR_COMPARE2_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6246 #define TIMER_INTENCLR_COMPARE2_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 6247
AnnaBridge 156:ff21514d8981 6248 /* Bit 17 : Disable interrupt on COMPARE[1] */
AnnaBridge 156:ff21514d8981 6249 #define TIMER_INTENCLR_COMPARE1_Pos (17UL) /*!< Position of COMPARE1 field. */
AnnaBridge 156:ff21514d8981 6250 #define TIMER_INTENCLR_COMPARE1_Msk (0x1UL << TIMER_INTENCLR_COMPARE1_Pos) /*!< Bit mask of COMPARE1 field. */
AnnaBridge 156:ff21514d8981 6251 #define TIMER_INTENCLR_COMPARE1_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6252 #define TIMER_INTENCLR_COMPARE1_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6253 #define TIMER_INTENCLR_COMPARE1_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 6254
AnnaBridge 156:ff21514d8981 6255 /* Bit 16 : Disable interrupt on COMPARE[0] */
AnnaBridge 156:ff21514d8981 6256 #define TIMER_INTENCLR_COMPARE0_Pos (16UL) /*!< Position of COMPARE0 field. */
AnnaBridge 156:ff21514d8981 6257 #define TIMER_INTENCLR_COMPARE0_Msk (0x1UL << TIMER_INTENCLR_COMPARE0_Pos) /*!< Bit mask of COMPARE0 field. */
AnnaBridge 156:ff21514d8981 6258 #define TIMER_INTENCLR_COMPARE0_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6259 #define TIMER_INTENCLR_COMPARE0_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6260 #define TIMER_INTENCLR_COMPARE0_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 6261
AnnaBridge 156:ff21514d8981 6262 /* Register: TIMER_MODE */
AnnaBridge 156:ff21514d8981 6263 /* Description: Timer Mode selection. */
AnnaBridge 156:ff21514d8981 6264
AnnaBridge 156:ff21514d8981 6265 /* Bit 0 : Select Normal or Counter mode. */
AnnaBridge 156:ff21514d8981 6266 #define TIMER_MODE_MODE_Pos (0UL) /*!< Position of MODE field. */
AnnaBridge 156:ff21514d8981 6267 #define TIMER_MODE_MODE_Msk (0x1UL << TIMER_MODE_MODE_Pos) /*!< Bit mask of MODE field. */
AnnaBridge 156:ff21514d8981 6268 #define TIMER_MODE_MODE_Timer (0UL) /*!< Timer in Normal mode. */
AnnaBridge 156:ff21514d8981 6269 #define TIMER_MODE_MODE_Counter (1UL) /*!< Timer in Counter mode. */
AnnaBridge 156:ff21514d8981 6270
AnnaBridge 156:ff21514d8981 6271 /* Register: TIMER_BITMODE */
AnnaBridge 156:ff21514d8981 6272 /* Description: Sets timer behaviour. */
AnnaBridge 156:ff21514d8981 6273
AnnaBridge 156:ff21514d8981 6274 /* Bits 1..0 : Sets timer behaviour ro be like the implementation of a timer with width as indicated. */
AnnaBridge 156:ff21514d8981 6275 #define TIMER_BITMODE_BITMODE_Pos (0UL) /*!< Position of BITMODE field. */
AnnaBridge 156:ff21514d8981 6276 #define TIMER_BITMODE_BITMODE_Msk (0x3UL << TIMER_BITMODE_BITMODE_Pos) /*!< Bit mask of BITMODE field. */
AnnaBridge 156:ff21514d8981 6277 #define TIMER_BITMODE_BITMODE_16Bit (0x00UL) /*!< 16-bit timer behaviour. */
AnnaBridge 156:ff21514d8981 6278 #define TIMER_BITMODE_BITMODE_08Bit (0x01UL) /*!< 8-bit timer behaviour. */
AnnaBridge 156:ff21514d8981 6279 #define TIMER_BITMODE_BITMODE_24Bit (0x02UL) /*!< 24-bit timer behaviour. */
AnnaBridge 156:ff21514d8981 6280 #define TIMER_BITMODE_BITMODE_32Bit (0x03UL) /*!< 32-bit timer behaviour. */
AnnaBridge 156:ff21514d8981 6281
AnnaBridge 156:ff21514d8981 6282 /* Register: TIMER_PRESCALER */
AnnaBridge 156:ff21514d8981 6283 /* Description: 4-bit prescaler to source clock frequency (max value 9). Source clock frequency is divided by 2^SCALE. */
AnnaBridge 156:ff21514d8981 6284
AnnaBridge 156:ff21514d8981 6285 /* Bits 3..0 : Timer PRESCALER value. Max value is 9. */
AnnaBridge 156:ff21514d8981 6286 #define TIMER_PRESCALER_PRESCALER_Pos (0UL) /*!< Position of PRESCALER field. */
AnnaBridge 156:ff21514d8981 6287 #define TIMER_PRESCALER_PRESCALER_Msk (0xFUL << TIMER_PRESCALER_PRESCALER_Pos) /*!< Bit mask of PRESCALER field. */
AnnaBridge 156:ff21514d8981 6288
AnnaBridge 156:ff21514d8981 6289 /* Register: TIMER_POWER */
AnnaBridge 156:ff21514d8981 6290 /* Description: Peripheral power control. */
AnnaBridge 156:ff21514d8981 6291
AnnaBridge 156:ff21514d8981 6292 /* Bit 0 : Peripheral power control. */
AnnaBridge 156:ff21514d8981 6293 #define TIMER_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
AnnaBridge 156:ff21514d8981 6294 #define TIMER_POWER_POWER_Msk (0x1UL << TIMER_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
AnnaBridge 156:ff21514d8981 6295 #define TIMER_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
AnnaBridge 156:ff21514d8981 6296 #define TIMER_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
AnnaBridge 156:ff21514d8981 6297
AnnaBridge 156:ff21514d8981 6298
AnnaBridge 156:ff21514d8981 6299 /* Peripheral: TWI */
AnnaBridge 156:ff21514d8981 6300 /* Description: Two-wire interface master 0. */
AnnaBridge 156:ff21514d8981 6301
AnnaBridge 156:ff21514d8981 6302 /* Register: TWI_SHORTS */
AnnaBridge 156:ff21514d8981 6303 /* Description: Shortcuts for TWI. */
AnnaBridge 156:ff21514d8981 6304
AnnaBridge 156:ff21514d8981 6305 /* Bit 1 : Shortcut between BB event and the STOP task. */
AnnaBridge 156:ff21514d8981 6306 #define TWI_SHORTS_BB_STOP_Pos (1UL) /*!< Position of BB_STOP field. */
AnnaBridge 156:ff21514d8981 6307 #define TWI_SHORTS_BB_STOP_Msk (0x1UL << TWI_SHORTS_BB_STOP_Pos) /*!< Bit mask of BB_STOP field. */
AnnaBridge 156:ff21514d8981 6308 #define TWI_SHORTS_BB_STOP_Disabled (0UL) /*!< Shortcut disabled. */
AnnaBridge 156:ff21514d8981 6309 #define TWI_SHORTS_BB_STOP_Enabled (1UL) /*!< Shortcut enabled. */
AnnaBridge 156:ff21514d8981 6310
AnnaBridge 156:ff21514d8981 6311 /* Bit 0 : Shortcut between BB event and the SUSPEND task. */
AnnaBridge 156:ff21514d8981 6312 #define TWI_SHORTS_BB_SUSPEND_Pos (0UL) /*!< Position of BB_SUSPEND field. */
AnnaBridge 156:ff21514d8981 6313 #define TWI_SHORTS_BB_SUSPEND_Msk (0x1UL << TWI_SHORTS_BB_SUSPEND_Pos) /*!< Bit mask of BB_SUSPEND field. */
AnnaBridge 156:ff21514d8981 6314 #define TWI_SHORTS_BB_SUSPEND_Disabled (0UL) /*!< Shortcut disabled. */
AnnaBridge 156:ff21514d8981 6315 #define TWI_SHORTS_BB_SUSPEND_Enabled (1UL) /*!< Shortcut enabled. */
AnnaBridge 156:ff21514d8981 6316
AnnaBridge 156:ff21514d8981 6317 /* Register: TWI_INTENSET */
AnnaBridge 156:ff21514d8981 6318 /* Description: Interrupt enable set register. */
AnnaBridge 156:ff21514d8981 6319
AnnaBridge 156:ff21514d8981 6320 /* Bit 18 : Enable interrupt on SUSPENDED event. */
AnnaBridge 156:ff21514d8981 6321 #define TWI_INTENSET_SUSPENDED_Pos (18UL) /*!< Position of SUSPENDED field. */
AnnaBridge 156:ff21514d8981 6322 #define TWI_INTENSET_SUSPENDED_Msk (0x1UL << TWI_INTENSET_SUSPENDED_Pos) /*!< Bit mask of SUSPENDED field. */
AnnaBridge 156:ff21514d8981 6323 #define TWI_INTENSET_SUSPENDED_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6324 #define TWI_INTENSET_SUSPENDED_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6325 #define TWI_INTENSET_SUSPENDED_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 6326
AnnaBridge 156:ff21514d8981 6327 /* Bit 14 : Enable interrupt on BB event. */
AnnaBridge 156:ff21514d8981 6328 #define TWI_INTENSET_BB_Pos (14UL) /*!< Position of BB field. */
AnnaBridge 156:ff21514d8981 6329 #define TWI_INTENSET_BB_Msk (0x1UL << TWI_INTENSET_BB_Pos) /*!< Bit mask of BB field. */
AnnaBridge 156:ff21514d8981 6330 #define TWI_INTENSET_BB_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6331 #define TWI_INTENSET_BB_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6332 #define TWI_INTENSET_BB_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 6333
AnnaBridge 156:ff21514d8981 6334 /* Bit 9 : Enable interrupt on ERROR event. */
AnnaBridge 156:ff21514d8981 6335 #define TWI_INTENSET_ERROR_Pos (9UL) /*!< Position of ERROR field. */
AnnaBridge 156:ff21514d8981 6336 #define TWI_INTENSET_ERROR_Msk (0x1UL << TWI_INTENSET_ERROR_Pos) /*!< Bit mask of ERROR field. */
AnnaBridge 156:ff21514d8981 6337 #define TWI_INTENSET_ERROR_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6338 #define TWI_INTENSET_ERROR_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6339 #define TWI_INTENSET_ERROR_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 6340
AnnaBridge 156:ff21514d8981 6341 /* Bit 7 : Enable interrupt on TXDSENT event. */
AnnaBridge 156:ff21514d8981 6342 #define TWI_INTENSET_TXDSENT_Pos (7UL) /*!< Position of TXDSENT field. */
AnnaBridge 156:ff21514d8981 6343 #define TWI_INTENSET_TXDSENT_Msk (0x1UL << TWI_INTENSET_TXDSENT_Pos) /*!< Bit mask of TXDSENT field. */
AnnaBridge 156:ff21514d8981 6344 #define TWI_INTENSET_TXDSENT_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6345 #define TWI_INTENSET_TXDSENT_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6346 #define TWI_INTENSET_TXDSENT_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 6347
AnnaBridge 156:ff21514d8981 6348 /* Bit 2 : Enable interrupt on READY event. */
AnnaBridge 156:ff21514d8981 6349 #define TWI_INTENSET_RXDREADY_Pos (2UL) /*!< Position of RXDREADY field. */
AnnaBridge 156:ff21514d8981 6350 #define TWI_INTENSET_RXDREADY_Msk (0x1UL << TWI_INTENSET_RXDREADY_Pos) /*!< Bit mask of RXDREADY field. */
AnnaBridge 156:ff21514d8981 6351 #define TWI_INTENSET_RXDREADY_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6352 #define TWI_INTENSET_RXDREADY_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6353 #define TWI_INTENSET_RXDREADY_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 6354
AnnaBridge 156:ff21514d8981 6355 /* Bit 1 : Enable interrupt on STOPPED event. */
AnnaBridge 156:ff21514d8981 6356 #define TWI_INTENSET_STOPPED_Pos (1UL) /*!< Position of STOPPED field. */
AnnaBridge 156:ff21514d8981 6357 #define TWI_INTENSET_STOPPED_Msk (0x1UL << TWI_INTENSET_STOPPED_Pos) /*!< Bit mask of STOPPED field. */
AnnaBridge 156:ff21514d8981 6358 #define TWI_INTENSET_STOPPED_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6359 #define TWI_INTENSET_STOPPED_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6360 #define TWI_INTENSET_STOPPED_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 6361
AnnaBridge 156:ff21514d8981 6362 /* Register: TWI_INTENCLR */
AnnaBridge 156:ff21514d8981 6363 /* Description: Interrupt enable clear register. */
AnnaBridge 156:ff21514d8981 6364
AnnaBridge 156:ff21514d8981 6365 /* Bit 18 : Disable interrupt on SUSPENDED event. */
AnnaBridge 156:ff21514d8981 6366 #define TWI_INTENCLR_SUSPENDED_Pos (18UL) /*!< Position of SUSPENDED field. */
AnnaBridge 156:ff21514d8981 6367 #define TWI_INTENCLR_SUSPENDED_Msk (0x1UL << TWI_INTENCLR_SUSPENDED_Pos) /*!< Bit mask of SUSPENDED field. */
AnnaBridge 156:ff21514d8981 6368 #define TWI_INTENCLR_SUSPENDED_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6369 #define TWI_INTENCLR_SUSPENDED_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6370 #define TWI_INTENCLR_SUSPENDED_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 6371
AnnaBridge 156:ff21514d8981 6372 /* Bit 14 : Disable interrupt on BB event. */
AnnaBridge 156:ff21514d8981 6373 #define TWI_INTENCLR_BB_Pos (14UL) /*!< Position of BB field. */
AnnaBridge 156:ff21514d8981 6374 #define TWI_INTENCLR_BB_Msk (0x1UL << TWI_INTENCLR_BB_Pos) /*!< Bit mask of BB field. */
AnnaBridge 156:ff21514d8981 6375 #define TWI_INTENCLR_BB_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6376 #define TWI_INTENCLR_BB_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6377 #define TWI_INTENCLR_BB_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 6378
AnnaBridge 156:ff21514d8981 6379 /* Bit 9 : Disable interrupt on ERROR event. */
AnnaBridge 156:ff21514d8981 6380 #define TWI_INTENCLR_ERROR_Pos (9UL) /*!< Position of ERROR field. */
AnnaBridge 156:ff21514d8981 6381 #define TWI_INTENCLR_ERROR_Msk (0x1UL << TWI_INTENCLR_ERROR_Pos) /*!< Bit mask of ERROR field. */
AnnaBridge 156:ff21514d8981 6382 #define TWI_INTENCLR_ERROR_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6383 #define TWI_INTENCLR_ERROR_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6384 #define TWI_INTENCLR_ERROR_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 6385
AnnaBridge 156:ff21514d8981 6386 /* Bit 7 : Disable interrupt on TXDSENT event. */
AnnaBridge 156:ff21514d8981 6387 #define TWI_INTENCLR_TXDSENT_Pos (7UL) /*!< Position of TXDSENT field. */
AnnaBridge 156:ff21514d8981 6388 #define TWI_INTENCLR_TXDSENT_Msk (0x1UL << TWI_INTENCLR_TXDSENT_Pos) /*!< Bit mask of TXDSENT field. */
AnnaBridge 156:ff21514d8981 6389 #define TWI_INTENCLR_TXDSENT_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6390 #define TWI_INTENCLR_TXDSENT_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6391 #define TWI_INTENCLR_TXDSENT_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 6392
AnnaBridge 156:ff21514d8981 6393 /* Bit 2 : Disable interrupt on RXDREADY event. */
AnnaBridge 156:ff21514d8981 6394 #define TWI_INTENCLR_RXDREADY_Pos (2UL) /*!< Position of RXDREADY field. */
AnnaBridge 156:ff21514d8981 6395 #define TWI_INTENCLR_RXDREADY_Msk (0x1UL << TWI_INTENCLR_RXDREADY_Pos) /*!< Bit mask of RXDREADY field. */
AnnaBridge 156:ff21514d8981 6396 #define TWI_INTENCLR_RXDREADY_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6397 #define TWI_INTENCLR_RXDREADY_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6398 #define TWI_INTENCLR_RXDREADY_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 6399
AnnaBridge 156:ff21514d8981 6400 /* Bit 1 : Disable interrupt on STOPPED event. */
AnnaBridge 156:ff21514d8981 6401 #define TWI_INTENCLR_STOPPED_Pos (1UL) /*!< Position of STOPPED field. */
AnnaBridge 156:ff21514d8981 6402 #define TWI_INTENCLR_STOPPED_Msk (0x1UL << TWI_INTENCLR_STOPPED_Pos) /*!< Bit mask of STOPPED field. */
AnnaBridge 156:ff21514d8981 6403 #define TWI_INTENCLR_STOPPED_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6404 #define TWI_INTENCLR_STOPPED_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6405 #define TWI_INTENCLR_STOPPED_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 6406
AnnaBridge 156:ff21514d8981 6407 /* Register: TWI_ERRORSRC */
AnnaBridge 156:ff21514d8981 6408 /* Description: Two-wire error source. Write error field to 1 to clear error. */
AnnaBridge 156:ff21514d8981 6409
AnnaBridge 156:ff21514d8981 6410 /* Bit 2 : NACK received after sending a data byte. */
AnnaBridge 156:ff21514d8981 6411 #define TWI_ERRORSRC_DNACK_Pos (2UL) /*!< Position of DNACK field. */
AnnaBridge 156:ff21514d8981 6412 #define TWI_ERRORSRC_DNACK_Msk (0x1UL << TWI_ERRORSRC_DNACK_Pos) /*!< Bit mask of DNACK field. */
AnnaBridge 156:ff21514d8981 6413 #define TWI_ERRORSRC_DNACK_NotPresent (0UL) /*!< Error not present. */
AnnaBridge 156:ff21514d8981 6414 #define TWI_ERRORSRC_DNACK_Present (1UL) /*!< Error present. */
AnnaBridge 156:ff21514d8981 6415 #define TWI_ERRORSRC_DNACK_Clear (1UL) /*!< Clear error on write. */
AnnaBridge 156:ff21514d8981 6416
AnnaBridge 156:ff21514d8981 6417 /* Bit 1 : NACK received after sending the address. */
AnnaBridge 156:ff21514d8981 6418 #define TWI_ERRORSRC_ANACK_Pos (1UL) /*!< Position of ANACK field. */
AnnaBridge 156:ff21514d8981 6419 #define TWI_ERRORSRC_ANACK_Msk (0x1UL << TWI_ERRORSRC_ANACK_Pos) /*!< Bit mask of ANACK field. */
AnnaBridge 156:ff21514d8981 6420 #define TWI_ERRORSRC_ANACK_NotPresent (0UL) /*!< Error not present. */
AnnaBridge 156:ff21514d8981 6421 #define TWI_ERRORSRC_ANACK_Present (1UL) /*!< Error present. */
AnnaBridge 156:ff21514d8981 6422 #define TWI_ERRORSRC_ANACK_Clear (1UL) /*!< Clear error on write. */
AnnaBridge 156:ff21514d8981 6423
AnnaBridge 156:ff21514d8981 6424 /* Bit 0 : Byte received in RXD register before read of the last received byte (data loss). */
AnnaBridge 156:ff21514d8981 6425 #define TWI_ERRORSRC_OVERRUN_Pos (0UL) /*!< Position of OVERRUN field. */
AnnaBridge 156:ff21514d8981 6426 #define TWI_ERRORSRC_OVERRUN_Msk (0x1UL << TWI_ERRORSRC_OVERRUN_Pos) /*!< Bit mask of OVERRUN field. */
AnnaBridge 156:ff21514d8981 6427 #define TWI_ERRORSRC_OVERRUN_NotPresent (0UL) /*!< Error not present. */
AnnaBridge 156:ff21514d8981 6428 #define TWI_ERRORSRC_OVERRUN_Present (1UL) /*!< Error present. */
AnnaBridge 156:ff21514d8981 6429 #define TWI_ERRORSRC_OVERRUN_Clear (1UL) /*!< Clear error on write. */
AnnaBridge 156:ff21514d8981 6430
AnnaBridge 156:ff21514d8981 6431 /* Register: TWI_ENABLE */
AnnaBridge 156:ff21514d8981 6432 /* Description: Enable two-wire master. */
AnnaBridge 156:ff21514d8981 6433
AnnaBridge 156:ff21514d8981 6434 /* Bits 2..0 : Enable or disable W2M */
AnnaBridge 156:ff21514d8981 6435 #define TWI_ENABLE_ENABLE_Pos (0UL) /*!< Position of ENABLE field. */
AnnaBridge 156:ff21514d8981 6436 #define TWI_ENABLE_ENABLE_Msk (0x7UL << TWI_ENABLE_ENABLE_Pos) /*!< Bit mask of ENABLE field. */
AnnaBridge 156:ff21514d8981 6437 #define TWI_ENABLE_ENABLE_Disabled (0x00UL) /*!< Disabled. */
AnnaBridge 156:ff21514d8981 6438 #define TWI_ENABLE_ENABLE_Enabled (0x05UL) /*!< Enabled. */
AnnaBridge 156:ff21514d8981 6439
AnnaBridge 156:ff21514d8981 6440 /* Register: TWI_RXD */
AnnaBridge 156:ff21514d8981 6441 /* Description: RX data register. */
AnnaBridge 156:ff21514d8981 6442
AnnaBridge 156:ff21514d8981 6443 /* Bits 7..0 : RX data from last transfer. */
AnnaBridge 156:ff21514d8981 6444 #define TWI_RXD_RXD_Pos (0UL) /*!< Position of RXD field. */
AnnaBridge 156:ff21514d8981 6445 #define TWI_RXD_RXD_Msk (0xFFUL << TWI_RXD_RXD_Pos) /*!< Bit mask of RXD field. */
AnnaBridge 156:ff21514d8981 6446
AnnaBridge 156:ff21514d8981 6447 /* Register: TWI_TXD */
AnnaBridge 156:ff21514d8981 6448 /* Description: TX data register. */
AnnaBridge 156:ff21514d8981 6449
AnnaBridge 156:ff21514d8981 6450 /* Bits 7..0 : TX data for next transfer. */
AnnaBridge 156:ff21514d8981 6451 #define TWI_TXD_TXD_Pos (0UL) /*!< Position of TXD field. */
AnnaBridge 156:ff21514d8981 6452 #define TWI_TXD_TXD_Msk (0xFFUL << TWI_TXD_TXD_Pos) /*!< Bit mask of TXD field. */
AnnaBridge 156:ff21514d8981 6453
AnnaBridge 156:ff21514d8981 6454 /* Register: TWI_FREQUENCY */
AnnaBridge 156:ff21514d8981 6455 /* Description: Two-wire frequency. */
AnnaBridge 156:ff21514d8981 6456
AnnaBridge 156:ff21514d8981 6457 /* Bits 31..0 : Two-wire master clock frequency. */
AnnaBridge 156:ff21514d8981 6458 #define TWI_FREQUENCY_FREQUENCY_Pos (0UL) /*!< Position of FREQUENCY field. */
AnnaBridge 156:ff21514d8981 6459 #define TWI_FREQUENCY_FREQUENCY_Msk (0xFFFFFFFFUL << TWI_FREQUENCY_FREQUENCY_Pos) /*!< Bit mask of FREQUENCY field. */
AnnaBridge 156:ff21514d8981 6460 #define TWI_FREQUENCY_FREQUENCY_K100 (0x01980000UL) /*!< 100 kbps. */
AnnaBridge 156:ff21514d8981 6461 #define TWI_FREQUENCY_FREQUENCY_K250 (0x04000000UL) /*!< 250 kbps. */
AnnaBridge 156:ff21514d8981 6462 #define TWI_FREQUENCY_FREQUENCY_K400 (0x06680000UL) /*!< 400 kbps. */
AnnaBridge 156:ff21514d8981 6463
AnnaBridge 156:ff21514d8981 6464 /* Register: TWI_ADDRESS */
AnnaBridge 156:ff21514d8981 6465 /* Description: Address used in the two-wire transfer. */
AnnaBridge 156:ff21514d8981 6466
AnnaBridge 156:ff21514d8981 6467 /* Bits 6..0 : Two-wire address. */
AnnaBridge 156:ff21514d8981 6468 #define TWI_ADDRESS_ADDRESS_Pos (0UL) /*!< Position of ADDRESS field. */
AnnaBridge 156:ff21514d8981 6469 #define TWI_ADDRESS_ADDRESS_Msk (0x7FUL << TWI_ADDRESS_ADDRESS_Pos) /*!< Bit mask of ADDRESS field. */
AnnaBridge 156:ff21514d8981 6470
AnnaBridge 156:ff21514d8981 6471 /* Register: TWI_POWER */
AnnaBridge 156:ff21514d8981 6472 /* Description: Peripheral power control. */
AnnaBridge 156:ff21514d8981 6473
AnnaBridge 156:ff21514d8981 6474 /* Bit 0 : Peripheral power control. */
AnnaBridge 156:ff21514d8981 6475 #define TWI_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
AnnaBridge 156:ff21514d8981 6476 #define TWI_POWER_POWER_Msk (0x1UL << TWI_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
AnnaBridge 156:ff21514d8981 6477 #define TWI_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
AnnaBridge 156:ff21514d8981 6478 #define TWI_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
AnnaBridge 156:ff21514d8981 6479
AnnaBridge 156:ff21514d8981 6480
AnnaBridge 156:ff21514d8981 6481 /* Peripheral: UART */
AnnaBridge 156:ff21514d8981 6482 /* Description: Universal Asynchronous Receiver/Transmitter. */
AnnaBridge 156:ff21514d8981 6483
AnnaBridge 156:ff21514d8981 6484 /* Register: UART_SHORTS */
AnnaBridge 156:ff21514d8981 6485 /* Description: Shortcuts for UART. */
AnnaBridge 156:ff21514d8981 6486
AnnaBridge 156:ff21514d8981 6487 /* Bit 4 : Shortcut between NCTS event and STOPRX task. */
AnnaBridge 156:ff21514d8981 6488 #define UART_SHORTS_NCTS_STOPRX_Pos (4UL) /*!< Position of NCTS_STOPRX field. */
AnnaBridge 156:ff21514d8981 6489 #define UART_SHORTS_NCTS_STOPRX_Msk (0x1UL << UART_SHORTS_NCTS_STOPRX_Pos) /*!< Bit mask of NCTS_STOPRX field. */
AnnaBridge 156:ff21514d8981 6490 #define UART_SHORTS_NCTS_STOPRX_Disabled (0UL) /*!< Shortcut disabled. */
AnnaBridge 156:ff21514d8981 6491 #define UART_SHORTS_NCTS_STOPRX_Enabled (1UL) /*!< Shortcut enabled. */
AnnaBridge 156:ff21514d8981 6492
AnnaBridge 156:ff21514d8981 6493 /* Bit 3 : Shortcut between CTS event and STARTRX task. */
AnnaBridge 156:ff21514d8981 6494 #define UART_SHORTS_CTS_STARTRX_Pos (3UL) /*!< Position of CTS_STARTRX field. */
AnnaBridge 156:ff21514d8981 6495 #define UART_SHORTS_CTS_STARTRX_Msk (0x1UL << UART_SHORTS_CTS_STARTRX_Pos) /*!< Bit mask of CTS_STARTRX field. */
AnnaBridge 156:ff21514d8981 6496 #define UART_SHORTS_CTS_STARTRX_Disabled (0UL) /*!< Shortcut disabled. */
AnnaBridge 156:ff21514d8981 6497 #define UART_SHORTS_CTS_STARTRX_Enabled (1UL) /*!< Shortcut enabled. */
AnnaBridge 156:ff21514d8981 6498
AnnaBridge 156:ff21514d8981 6499 /* Register: UART_INTENSET */
AnnaBridge 156:ff21514d8981 6500 /* Description: Interrupt enable set register. */
AnnaBridge 156:ff21514d8981 6501
AnnaBridge 156:ff21514d8981 6502 /* Bit 17 : Enable interrupt on RXTO event. */
AnnaBridge 156:ff21514d8981 6503 #define UART_INTENSET_RXTO_Pos (17UL) /*!< Position of RXTO field. */
AnnaBridge 156:ff21514d8981 6504 #define UART_INTENSET_RXTO_Msk (0x1UL << UART_INTENSET_RXTO_Pos) /*!< Bit mask of RXTO field. */
AnnaBridge 156:ff21514d8981 6505 #define UART_INTENSET_RXTO_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6506 #define UART_INTENSET_RXTO_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6507 #define UART_INTENSET_RXTO_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 6508
AnnaBridge 156:ff21514d8981 6509 /* Bit 9 : Enable interrupt on ERROR event. */
AnnaBridge 156:ff21514d8981 6510 #define UART_INTENSET_ERROR_Pos (9UL) /*!< Position of ERROR field. */
AnnaBridge 156:ff21514d8981 6511 #define UART_INTENSET_ERROR_Msk (0x1UL << UART_INTENSET_ERROR_Pos) /*!< Bit mask of ERROR field. */
AnnaBridge 156:ff21514d8981 6512 #define UART_INTENSET_ERROR_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6513 #define UART_INTENSET_ERROR_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6514 #define UART_INTENSET_ERROR_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 6515
AnnaBridge 156:ff21514d8981 6516 /* Bit 7 : Enable interrupt on TXRDY event. */
AnnaBridge 156:ff21514d8981 6517 #define UART_INTENSET_TXDRDY_Pos (7UL) /*!< Position of TXDRDY field. */
AnnaBridge 156:ff21514d8981 6518 #define UART_INTENSET_TXDRDY_Msk (0x1UL << UART_INTENSET_TXDRDY_Pos) /*!< Bit mask of TXDRDY field. */
AnnaBridge 156:ff21514d8981 6519 #define UART_INTENSET_TXDRDY_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6520 #define UART_INTENSET_TXDRDY_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6521 #define UART_INTENSET_TXDRDY_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 6522
AnnaBridge 156:ff21514d8981 6523 /* Bit 2 : Enable interrupt on RXRDY event. */
AnnaBridge 156:ff21514d8981 6524 #define UART_INTENSET_RXDRDY_Pos (2UL) /*!< Position of RXDRDY field. */
AnnaBridge 156:ff21514d8981 6525 #define UART_INTENSET_RXDRDY_Msk (0x1UL << UART_INTENSET_RXDRDY_Pos) /*!< Bit mask of RXDRDY field. */
AnnaBridge 156:ff21514d8981 6526 #define UART_INTENSET_RXDRDY_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6527 #define UART_INTENSET_RXDRDY_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6528 #define UART_INTENSET_RXDRDY_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 6529
AnnaBridge 156:ff21514d8981 6530 /* Bit 1 : Enable interrupt on NCTS event. */
AnnaBridge 156:ff21514d8981 6531 #define UART_INTENSET_NCTS_Pos (1UL) /*!< Position of NCTS field. */
AnnaBridge 156:ff21514d8981 6532 #define UART_INTENSET_NCTS_Msk (0x1UL << UART_INTENSET_NCTS_Pos) /*!< Bit mask of NCTS field. */
AnnaBridge 156:ff21514d8981 6533 #define UART_INTENSET_NCTS_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6534 #define UART_INTENSET_NCTS_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6535 #define UART_INTENSET_NCTS_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 6536
AnnaBridge 156:ff21514d8981 6537 /* Bit 0 : Enable interrupt on CTS event. */
AnnaBridge 156:ff21514d8981 6538 #define UART_INTENSET_CTS_Pos (0UL) /*!< Position of CTS field. */
AnnaBridge 156:ff21514d8981 6539 #define UART_INTENSET_CTS_Msk (0x1UL << UART_INTENSET_CTS_Pos) /*!< Bit mask of CTS field. */
AnnaBridge 156:ff21514d8981 6540 #define UART_INTENSET_CTS_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6541 #define UART_INTENSET_CTS_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6542 #define UART_INTENSET_CTS_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 6543
AnnaBridge 156:ff21514d8981 6544 /* Register: UART_INTENCLR */
AnnaBridge 156:ff21514d8981 6545 /* Description: Interrupt enable clear register. */
AnnaBridge 156:ff21514d8981 6546
AnnaBridge 156:ff21514d8981 6547 /* Bit 17 : Disable interrupt on RXTO event. */
AnnaBridge 156:ff21514d8981 6548 #define UART_INTENCLR_RXTO_Pos (17UL) /*!< Position of RXTO field. */
AnnaBridge 156:ff21514d8981 6549 #define UART_INTENCLR_RXTO_Msk (0x1UL << UART_INTENCLR_RXTO_Pos) /*!< Bit mask of RXTO field. */
AnnaBridge 156:ff21514d8981 6550 #define UART_INTENCLR_RXTO_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6551 #define UART_INTENCLR_RXTO_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6552 #define UART_INTENCLR_RXTO_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 6553
AnnaBridge 156:ff21514d8981 6554 /* Bit 9 : Disable interrupt on ERROR event. */
AnnaBridge 156:ff21514d8981 6555 #define UART_INTENCLR_ERROR_Pos (9UL) /*!< Position of ERROR field. */
AnnaBridge 156:ff21514d8981 6556 #define UART_INTENCLR_ERROR_Msk (0x1UL << UART_INTENCLR_ERROR_Pos) /*!< Bit mask of ERROR field. */
AnnaBridge 156:ff21514d8981 6557 #define UART_INTENCLR_ERROR_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6558 #define UART_INTENCLR_ERROR_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6559 #define UART_INTENCLR_ERROR_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 6560
AnnaBridge 156:ff21514d8981 6561 /* Bit 7 : Disable interrupt on TXRDY event. */
AnnaBridge 156:ff21514d8981 6562 #define UART_INTENCLR_TXDRDY_Pos (7UL) /*!< Position of TXDRDY field. */
AnnaBridge 156:ff21514d8981 6563 #define UART_INTENCLR_TXDRDY_Msk (0x1UL << UART_INTENCLR_TXDRDY_Pos) /*!< Bit mask of TXDRDY field. */
AnnaBridge 156:ff21514d8981 6564 #define UART_INTENCLR_TXDRDY_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6565 #define UART_INTENCLR_TXDRDY_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6566 #define UART_INTENCLR_TXDRDY_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 6567
AnnaBridge 156:ff21514d8981 6568 /* Bit 2 : Disable interrupt on RXRDY event. */
AnnaBridge 156:ff21514d8981 6569 #define UART_INTENCLR_RXDRDY_Pos (2UL) /*!< Position of RXDRDY field. */
AnnaBridge 156:ff21514d8981 6570 #define UART_INTENCLR_RXDRDY_Msk (0x1UL << UART_INTENCLR_RXDRDY_Pos) /*!< Bit mask of RXDRDY field. */
AnnaBridge 156:ff21514d8981 6571 #define UART_INTENCLR_RXDRDY_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6572 #define UART_INTENCLR_RXDRDY_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6573 #define UART_INTENCLR_RXDRDY_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 6574
AnnaBridge 156:ff21514d8981 6575 /* Bit 1 : Disable interrupt on NCTS event. */
AnnaBridge 156:ff21514d8981 6576 #define UART_INTENCLR_NCTS_Pos (1UL) /*!< Position of NCTS field. */
AnnaBridge 156:ff21514d8981 6577 #define UART_INTENCLR_NCTS_Msk (0x1UL << UART_INTENCLR_NCTS_Pos) /*!< Bit mask of NCTS field. */
AnnaBridge 156:ff21514d8981 6578 #define UART_INTENCLR_NCTS_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6579 #define UART_INTENCLR_NCTS_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6580 #define UART_INTENCLR_NCTS_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 6581
AnnaBridge 156:ff21514d8981 6582 /* Bit 0 : Disable interrupt on CTS event. */
AnnaBridge 156:ff21514d8981 6583 #define UART_INTENCLR_CTS_Pos (0UL) /*!< Position of CTS field. */
AnnaBridge 156:ff21514d8981 6584 #define UART_INTENCLR_CTS_Msk (0x1UL << UART_INTENCLR_CTS_Pos) /*!< Bit mask of CTS field. */
AnnaBridge 156:ff21514d8981 6585 #define UART_INTENCLR_CTS_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6586 #define UART_INTENCLR_CTS_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6587 #define UART_INTENCLR_CTS_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 6588
AnnaBridge 156:ff21514d8981 6589 /* Register: UART_ERRORSRC */
AnnaBridge 156:ff21514d8981 6590 /* Description: Error source. Write error field to 1 to clear error. */
AnnaBridge 156:ff21514d8981 6591
AnnaBridge 156:ff21514d8981 6592 /* Bit 3 : The serial data input is '0' for longer than the length of a data frame. */
AnnaBridge 156:ff21514d8981 6593 #define UART_ERRORSRC_BREAK_Pos (3UL) /*!< Position of BREAK field. */
AnnaBridge 156:ff21514d8981 6594 #define UART_ERRORSRC_BREAK_Msk (0x1UL << UART_ERRORSRC_BREAK_Pos) /*!< Bit mask of BREAK field. */
AnnaBridge 156:ff21514d8981 6595 #define UART_ERRORSRC_BREAK_NotPresent (0UL) /*!< Error not present. */
AnnaBridge 156:ff21514d8981 6596 #define UART_ERRORSRC_BREAK_Present (1UL) /*!< Error present. */
AnnaBridge 156:ff21514d8981 6597 #define UART_ERRORSRC_BREAK_Clear (1UL) /*!< Clear error on write. */
AnnaBridge 156:ff21514d8981 6598
AnnaBridge 156:ff21514d8981 6599 /* Bit 2 : A valid stop bit is not detected on the serial data input after all bits in a character have been received. */
AnnaBridge 156:ff21514d8981 6600 #define UART_ERRORSRC_FRAMING_Pos (2UL) /*!< Position of FRAMING field. */
AnnaBridge 156:ff21514d8981 6601 #define UART_ERRORSRC_FRAMING_Msk (0x1UL << UART_ERRORSRC_FRAMING_Pos) /*!< Bit mask of FRAMING field. */
AnnaBridge 156:ff21514d8981 6602 #define UART_ERRORSRC_FRAMING_NotPresent (0UL) /*!< Error not present. */
AnnaBridge 156:ff21514d8981 6603 #define UART_ERRORSRC_FRAMING_Present (1UL) /*!< Error present. */
AnnaBridge 156:ff21514d8981 6604 #define UART_ERRORSRC_FRAMING_Clear (1UL) /*!< Clear error on write. */
AnnaBridge 156:ff21514d8981 6605
AnnaBridge 156:ff21514d8981 6606 /* Bit 1 : A character with bad parity is received. Only checked if HW parity control is enabled. */
AnnaBridge 156:ff21514d8981 6607 #define UART_ERRORSRC_PARITY_Pos (1UL) /*!< Position of PARITY field. */
AnnaBridge 156:ff21514d8981 6608 #define UART_ERRORSRC_PARITY_Msk (0x1UL << UART_ERRORSRC_PARITY_Pos) /*!< Bit mask of PARITY field. */
AnnaBridge 156:ff21514d8981 6609 #define UART_ERRORSRC_PARITY_NotPresent (0UL) /*!< Error not present. */
AnnaBridge 156:ff21514d8981 6610 #define UART_ERRORSRC_PARITY_Present (1UL) /*!< Error present. */
AnnaBridge 156:ff21514d8981 6611 #define UART_ERRORSRC_PARITY_Clear (1UL) /*!< Clear error on write. */
AnnaBridge 156:ff21514d8981 6612
AnnaBridge 156:ff21514d8981 6613 /* Bit 0 : A start bit is received while the previous data still lies in RXD. (Data loss). */
AnnaBridge 156:ff21514d8981 6614 #define UART_ERRORSRC_OVERRUN_Pos (0UL) /*!< Position of OVERRUN field. */
AnnaBridge 156:ff21514d8981 6615 #define UART_ERRORSRC_OVERRUN_Msk (0x1UL << UART_ERRORSRC_OVERRUN_Pos) /*!< Bit mask of OVERRUN field. */
AnnaBridge 156:ff21514d8981 6616 #define UART_ERRORSRC_OVERRUN_NotPresent (0UL) /*!< Error not present. */
AnnaBridge 156:ff21514d8981 6617 #define UART_ERRORSRC_OVERRUN_Present (1UL) /*!< Error present. */
AnnaBridge 156:ff21514d8981 6618 #define UART_ERRORSRC_OVERRUN_Clear (1UL) /*!< Clear error on write. */
AnnaBridge 156:ff21514d8981 6619
AnnaBridge 156:ff21514d8981 6620 /* Register: UART_ENABLE */
AnnaBridge 156:ff21514d8981 6621 /* Description: Enable UART and acquire IOs. */
AnnaBridge 156:ff21514d8981 6622
AnnaBridge 156:ff21514d8981 6623 /* Bits 2..0 : Enable or disable UART and acquire IOs. */
AnnaBridge 156:ff21514d8981 6624 #define UART_ENABLE_ENABLE_Pos (0UL) /*!< Position of ENABLE field. */
AnnaBridge 156:ff21514d8981 6625 #define UART_ENABLE_ENABLE_Msk (0x7UL << UART_ENABLE_ENABLE_Pos) /*!< Bit mask of ENABLE field. */
AnnaBridge 156:ff21514d8981 6626 #define UART_ENABLE_ENABLE_Disabled (0x00UL) /*!< UART disabled. */
AnnaBridge 156:ff21514d8981 6627 #define UART_ENABLE_ENABLE_Enabled (0x04UL) /*!< UART enabled. */
AnnaBridge 156:ff21514d8981 6628
AnnaBridge 156:ff21514d8981 6629 /* Register: UART_RXD */
AnnaBridge 156:ff21514d8981 6630 /* Description: RXD register. On read action the buffer pointer is displaced. Once read the character is consumed. If read when no character available, the UART will stop working. */
AnnaBridge 156:ff21514d8981 6631
AnnaBridge 156:ff21514d8981 6632 /* Bits 7..0 : RX data from previous transfer. Double buffered. */
AnnaBridge 156:ff21514d8981 6633 #define UART_RXD_RXD_Pos (0UL) /*!< Position of RXD field. */
AnnaBridge 156:ff21514d8981 6634 #define UART_RXD_RXD_Msk (0xFFUL << UART_RXD_RXD_Pos) /*!< Bit mask of RXD field. */
AnnaBridge 156:ff21514d8981 6635
AnnaBridge 156:ff21514d8981 6636 /* Register: UART_TXD */
AnnaBridge 156:ff21514d8981 6637 /* Description: TXD register. */
AnnaBridge 156:ff21514d8981 6638
AnnaBridge 156:ff21514d8981 6639 /* Bits 7..0 : TX data for transfer. */
AnnaBridge 156:ff21514d8981 6640 #define UART_TXD_TXD_Pos (0UL) /*!< Position of TXD field. */
AnnaBridge 156:ff21514d8981 6641 #define UART_TXD_TXD_Msk (0xFFUL << UART_TXD_TXD_Pos) /*!< Bit mask of TXD field. */
AnnaBridge 156:ff21514d8981 6642
AnnaBridge 156:ff21514d8981 6643 /* Register: UART_BAUDRATE */
AnnaBridge 156:ff21514d8981 6644 /* Description: UART Baudrate. */
AnnaBridge 156:ff21514d8981 6645
AnnaBridge 156:ff21514d8981 6646 /* Bits 31..0 : UART baudrate. */
AnnaBridge 156:ff21514d8981 6647 #define UART_BAUDRATE_BAUDRATE_Pos (0UL) /*!< Position of BAUDRATE field. */
AnnaBridge 156:ff21514d8981 6648 #define UART_BAUDRATE_BAUDRATE_Msk (0xFFFFFFFFUL << UART_BAUDRATE_BAUDRATE_Pos) /*!< Bit mask of BAUDRATE field. */
AnnaBridge 156:ff21514d8981 6649 #define UART_BAUDRATE_BAUDRATE_Baud1200 (0x0004F000UL) /*!< 1200 baud. */
AnnaBridge 156:ff21514d8981 6650 #define UART_BAUDRATE_BAUDRATE_Baud2400 (0x0009D000UL) /*!< 2400 baud. */
AnnaBridge 156:ff21514d8981 6651 #define UART_BAUDRATE_BAUDRATE_Baud4800 (0x0013B000UL) /*!< 4800 baud. */
AnnaBridge 156:ff21514d8981 6652 #define UART_BAUDRATE_BAUDRATE_Baud9600 (0x00275000UL) /*!< 9600 baud. */
AnnaBridge 156:ff21514d8981 6653 #define UART_BAUDRATE_BAUDRATE_Baud14400 (0x003B0000UL) /*!< 14400 baud. */
AnnaBridge 156:ff21514d8981 6654 #define UART_BAUDRATE_BAUDRATE_Baud19200 (0x004EA000UL) /*!< 19200 baud. */
AnnaBridge 156:ff21514d8981 6655 #define UART_BAUDRATE_BAUDRATE_Baud28800 (0x0075F000UL) /*!< 28800 baud. */
AnnaBridge 156:ff21514d8981 6656 #define UART_BAUDRATE_BAUDRATE_Baud38400 (0x009D5000UL) /*!< 38400 baud. */
AnnaBridge 156:ff21514d8981 6657 #define UART_BAUDRATE_BAUDRATE_Baud57600 (0x00EBF000UL) /*!< 57600 baud. */
AnnaBridge 156:ff21514d8981 6658 #define UART_BAUDRATE_BAUDRATE_Baud76800 (0x013A9000UL) /*!< 76800 baud. */
AnnaBridge 156:ff21514d8981 6659 #define UART_BAUDRATE_BAUDRATE_Baud115200 (0x01D7E000UL) /*!< 115200 baud. */
AnnaBridge 156:ff21514d8981 6660 #define UART_BAUDRATE_BAUDRATE_Baud230400 (0x03AFB000UL) /*!< 230400 baud. */
AnnaBridge 156:ff21514d8981 6661 #define UART_BAUDRATE_BAUDRATE_Baud250000 (0x04000000UL) /*!< 250000 baud. */
AnnaBridge 156:ff21514d8981 6662 #define UART_BAUDRATE_BAUDRATE_Baud460800 (0x075F7000UL) /*!< 460800 baud. */
AnnaBridge 156:ff21514d8981 6663 #define UART_BAUDRATE_BAUDRATE_Baud921600 (0x0EBED000UL) /*!< 921600 baud. */
AnnaBridge 156:ff21514d8981 6664 #define UART_BAUDRATE_BAUDRATE_Baud1M (0x10000000UL) /*!< 1M baud. */
AnnaBridge 156:ff21514d8981 6665
AnnaBridge 156:ff21514d8981 6666 /* Register: UART_CONFIG */
AnnaBridge 156:ff21514d8981 6667 /* Description: Configuration of parity and hardware flow control register. */
AnnaBridge 156:ff21514d8981 6668
AnnaBridge 156:ff21514d8981 6669 /* Bits 3..1 : Include parity bit. */
AnnaBridge 156:ff21514d8981 6670 #define UART_CONFIG_PARITY_Pos (1UL) /*!< Position of PARITY field. */
AnnaBridge 156:ff21514d8981 6671 #define UART_CONFIG_PARITY_Msk (0x7UL << UART_CONFIG_PARITY_Pos) /*!< Bit mask of PARITY field. */
AnnaBridge 156:ff21514d8981 6672 #define UART_CONFIG_PARITY_Excluded (0UL) /*!< Parity bit excluded. */
AnnaBridge 156:ff21514d8981 6673 #define UART_CONFIG_PARITY_Included (7UL) /*!< Parity bit included. */
AnnaBridge 156:ff21514d8981 6674
AnnaBridge 156:ff21514d8981 6675 /* Bit 0 : Hardware flow control. */
AnnaBridge 156:ff21514d8981 6676 #define UART_CONFIG_HWFC_Pos (0UL) /*!< Position of HWFC field. */
AnnaBridge 156:ff21514d8981 6677 #define UART_CONFIG_HWFC_Msk (0x1UL << UART_CONFIG_HWFC_Pos) /*!< Bit mask of HWFC field. */
AnnaBridge 156:ff21514d8981 6678 #define UART_CONFIG_HWFC_Disabled (0UL) /*!< Hardware flow control disabled. */
AnnaBridge 156:ff21514d8981 6679 #define UART_CONFIG_HWFC_Enabled (1UL) /*!< Hardware flow control enabled. */
AnnaBridge 156:ff21514d8981 6680
AnnaBridge 156:ff21514d8981 6681 /* Register: UART_POWER */
AnnaBridge 156:ff21514d8981 6682 /* Description: Peripheral power control. */
AnnaBridge 156:ff21514d8981 6683
AnnaBridge 156:ff21514d8981 6684 /* Bit 0 : Peripheral power control. */
AnnaBridge 156:ff21514d8981 6685 #define UART_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
AnnaBridge 156:ff21514d8981 6686 #define UART_POWER_POWER_Msk (0x1UL << UART_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
AnnaBridge 156:ff21514d8981 6687 #define UART_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
AnnaBridge 156:ff21514d8981 6688 #define UART_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
AnnaBridge 156:ff21514d8981 6689
AnnaBridge 156:ff21514d8981 6690
AnnaBridge 156:ff21514d8981 6691 /* Peripheral: UICR */
AnnaBridge 156:ff21514d8981 6692 /* Description: User Information Configuration. */
AnnaBridge 156:ff21514d8981 6693
AnnaBridge 156:ff21514d8981 6694 /* Register: UICR_RBPCONF */
AnnaBridge 156:ff21514d8981 6695 /* Description: Readback protection configuration. */
AnnaBridge 156:ff21514d8981 6696
AnnaBridge 156:ff21514d8981 6697 /* Bits 15..8 : Readback protect all code in the device. */
AnnaBridge 156:ff21514d8981 6698 #define UICR_RBPCONF_PALL_Pos (8UL) /*!< Position of PALL field. */
AnnaBridge 156:ff21514d8981 6699 #define UICR_RBPCONF_PALL_Msk (0xFFUL << UICR_RBPCONF_PALL_Pos) /*!< Bit mask of PALL field. */
AnnaBridge 156:ff21514d8981 6700 #define UICR_RBPCONF_PALL_Enabled (0x00UL) /*!< Enabled. */
AnnaBridge 156:ff21514d8981 6701 #define UICR_RBPCONF_PALL_Disabled (0xFFUL) /*!< Disabled. */
AnnaBridge 156:ff21514d8981 6702
AnnaBridge 156:ff21514d8981 6703 /* Bits 7..0 : Readback protect region 0. Will be ignored if pre-programmed factory code is present on the chip. */
AnnaBridge 156:ff21514d8981 6704 #define UICR_RBPCONF_PR0_Pos (0UL) /*!< Position of PR0 field. */
AnnaBridge 156:ff21514d8981 6705 #define UICR_RBPCONF_PR0_Msk (0xFFUL << UICR_RBPCONF_PR0_Pos) /*!< Bit mask of PR0 field. */
AnnaBridge 156:ff21514d8981 6706 #define UICR_RBPCONF_PR0_Enabled (0x00UL) /*!< Enabled. */
AnnaBridge 156:ff21514d8981 6707 #define UICR_RBPCONF_PR0_Disabled (0xFFUL) /*!< Disabled. */
AnnaBridge 156:ff21514d8981 6708
AnnaBridge 156:ff21514d8981 6709 /* Register: UICR_XTALFREQ */
AnnaBridge 156:ff21514d8981 6710 /* Description: Reset value for CLOCK XTALFREQ register. */
AnnaBridge 156:ff21514d8981 6711
AnnaBridge 156:ff21514d8981 6712 /* Bits 7..0 : Reset value for CLOCK XTALFREQ register. */
AnnaBridge 156:ff21514d8981 6713 #define UICR_XTALFREQ_XTALFREQ_Pos (0UL) /*!< Position of XTALFREQ field. */
AnnaBridge 156:ff21514d8981 6714 #define UICR_XTALFREQ_XTALFREQ_Msk (0xFFUL << UICR_XTALFREQ_XTALFREQ_Pos) /*!< Bit mask of XTALFREQ field. */
AnnaBridge 156:ff21514d8981 6715 #define UICR_XTALFREQ_XTALFREQ_32MHz (0x00UL) /*!< 32MHz Xtal is used. */
AnnaBridge 156:ff21514d8981 6716 #define UICR_XTALFREQ_XTALFREQ_16MHz (0xFFUL) /*!< 16MHz Xtal is used. */
AnnaBridge 156:ff21514d8981 6717
AnnaBridge 156:ff21514d8981 6718 /* Register: UICR_FWID */
AnnaBridge 156:ff21514d8981 6719 /* Description: Firmware ID. */
AnnaBridge 156:ff21514d8981 6720
AnnaBridge 156:ff21514d8981 6721 /* Bits 15..0 : Identification number for the firmware loaded into the chip. */
AnnaBridge 156:ff21514d8981 6722 #define UICR_FWID_FWID_Pos (0UL) /*!< Position of FWID field. */
AnnaBridge 156:ff21514d8981 6723 #define UICR_FWID_FWID_Msk (0xFFFFUL << UICR_FWID_FWID_Pos) /*!< Bit mask of FWID field. */
AnnaBridge 156:ff21514d8981 6724
AnnaBridge 156:ff21514d8981 6725
AnnaBridge 156:ff21514d8981 6726 /* Peripheral: WDT */
AnnaBridge 156:ff21514d8981 6727 /* Description: Watchdog Timer. */
AnnaBridge 156:ff21514d8981 6728
AnnaBridge 156:ff21514d8981 6729 /* Register: WDT_INTENSET */
AnnaBridge 156:ff21514d8981 6730 /* Description: Interrupt enable set register. */
AnnaBridge 156:ff21514d8981 6731
AnnaBridge 156:ff21514d8981 6732 /* Bit 0 : Enable interrupt on TIMEOUT event. */
AnnaBridge 156:ff21514d8981 6733 #define WDT_INTENSET_TIMEOUT_Pos (0UL) /*!< Position of TIMEOUT field. */
AnnaBridge 156:ff21514d8981 6734 #define WDT_INTENSET_TIMEOUT_Msk (0x1UL << WDT_INTENSET_TIMEOUT_Pos) /*!< Bit mask of TIMEOUT field. */
AnnaBridge 156:ff21514d8981 6735 #define WDT_INTENSET_TIMEOUT_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6736 #define WDT_INTENSET_TIMEOUT_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6737 #define WDT_INTENSET_TIMEOUT_Set (1UL) /*!< Enable interrupt on write. */
AnnaBridge 156:ff21514d8981 6738
AnnaBridge 156:ff21514d8981 6739 /* Register: WDT_INTENCLR */
AnnaBridge 156:ff21514d8981 6740 /* Description: Interrupt enable clear register. */
AnnaBridge 156:ff21514d8981 6741
AnnaBridge 156:ff21514d8981 6742 /* Bit 0 : Disable interrupt on TIMEOUT event. */
AnnaBridge 156:ff21514d8981 6743 #define WDT_INTENCLR_TIMEOUT_Pos (0UL) /*!< Position of TIMEOUT field. */
AnnaBridge 156:ff21514d8981 6744 #define WDT_INTENCLR_TIMEOUT_Msk (0x1UL << WDT_INTENCLR_TIMEOUT_Pos) /*!< Bit mask of TIMEOUT field. */
AnnaBridge 156:ff21514d8981 6745 #define WDT_INTENCLR_TIMEOUT_Disabled (0UL) /*!< Interrupt disabled. */
AnnaBridge 156:ff21514d8981 6746 #define WDT_INTENCLR_TIMEOUT_Enabled (1UL) /*!< Interrupt enabled. */
AnnaBridge 156:ff21514d8981 6747 #define WDT_INTENCLR_TIMEOUT_Clear (1UL) /*!< Disable interrupt on write. */
AnnaBridge 156:ff21514d8981 6748
AnnaBridge 156:ff21514d8981 6749 /* Register: WDT_RUNSTATUS */
AnnaBridge 156:ff21514d8981 6750 /* Description: Watchdog running status. */
AnnaBridge 156:ff21514d8981 6751
AnnaBridge 156:ff21514d8981 6752 /* Bit 0 : Watchdog running status. */
AnnaBridge 156:ff21514d8981 6753 #define WDT_RUNSTATUS_RUNSTATUS_Pos (0UL) /*!< Position of RUNSTATUS field. */
AnnaBridge 156:ff21514d8981 6754 #define WDT_RUNSTATUS_RUNSTATUS_Msk (0x1UL << WDT_RUNSTATUS_RUNSTATUS_Pos) /*!< Bit mask of RUNSTATUS field. */
AnnaBridge 156:ff21514d8981 6755 #define WDT_RUNSTATUS_RUNSTATUS_NotRunning (0UL) /*!< Watchdog timer is not running. */
AnnaBridge 156:ff21514d8981 6756 #define WDT_RUNSTATUS_RUNSTATUS_Running (1UL) /*!< Watchdog timer is running. */
AnnaBridge 156:ff21514d8981 6757
AnnaBridge 156:ff21514d8981 6758 /* Register: WDT_REQSTATUS */
AnnaBridge 156:ff21514d8981 6759 /* Description: Request status. */
AnnaBridge 156:ff21514d8981 6760
AnnaBridge 156:ff21514d8981 6761 /* Bit 7 : Request status for RR[7]. */
AnnaBridge 156:ff21514d8981 6762 #define WDT_REQSTATUS_RR7_Pos (7UL) /*!< Position of RR7 field. */
AnnaBridge 156:ff21514d8981 6763 #define WDT_REQSTATUS_RR7_Msk (0x1UL << WDT_REQSTATUS_RR7_Pos) /*!< Bit mask of RR7 field. */
AnnaBridge 156:ff21514d8981 6764 #define WDT_REQSTATUS_RR7_DisabledOrRequested (0UL) /*!< RR[7] register is not enabled or has already requested reload. */
AnnaBridge 156:ff21514d8981 6765 #define WDT_REQSTATUS_RR7_EnabledAndUnrequested (1UL) /*!< RR[7] register is enabled and has not jet requested. */
AnnaBridge 156:ff21514d8981 6766
AnnaBridge 156:ff21514d8981 6767 /* Bit 6 : Request status for RR[6]. */
AnnaBridge 156:ff21514d8981 6768 #define WDT_REQSTATUS_RR6_Pos (6UL) /*!< Position of RR6 field. */
AnnaBridge 156:ff21514d8981 6769 #define WDT_REQSTATUS_RR6_Msk (0x1UL << WDT_REQSTATUS_RR6_Pos) /*!< Bit mask of RR6 field. */
AnnaBridge 156:ff21514d8981 6770 #define WDT_REQSTATUS_RR6_DisabledOrRequested (0UL) /*!< RR[6] register is not enabled or has already requested reload. */
AnnaBridge 156:ff21514d8981 6771 #define WDT_REQSTATUS_RR6_EnabledAndUnrequested (1UL) /*!< RR[6] register is enabled and has not jet requested. */
AnnaBridge 156:ff21514d8981 6772
AnnaBridge 156:ff21514d8981 6773 /* Bit 5 : Request status for RR[5]. */
AnnaBridge 156:ff21514d8981 6774 #define WDT_REQSTATUS_RR5_Pos (5UL) /*!< Position of RR5 field. */
AnnaBridge 156:ff21514d8981 6775 #define WDT_REQSTATUS_RR5_Msk (0x1UL << WDT_REQSTATUS_RR5_Pos) /*!< Bit mask of RR5 field. */
AnnaBridge 156:ff21514d8981 6776 #define WDT_REQSTATUS_RR5_DisabledOrRequested (0UL) /*!< RR[5] register is not enabled or has already requested reload. */
AnnaBridge 156:ff21514d8981 6777 #define WDT_REQSTATUS_RR5_EnabledAndUnrequested (1UL) /*!< RR[5] register is enabled and has not jet requested. */
AnnaBridge 156:ff21514d8981 6778
AnnaBridge 156:ff21514d8981 6779 /* Bit 4 : Request status for RR[4]. */
AnnaBridge 156:ff21514d8981 6780 #define WDT_REQSTATUS_RR4_Pos (4UL) /*!< Position of RR4 field. */
AnnaBridge 156:ff21514d8981 6781 #define WDT_REQSTATUS_RR4_Msk (0x1UL << WDT_REQSTATUS_RR4_Pos) /*!< Bit mask of RR4 field. */
AnnaBridge 156:ff21514d8981 6782 #define WDT_REQSTATUS_RR4_DisabledOrRequested (0UL) /*!< RR[4] register is not enabled or has already requested reload. */
AnnaBridge 156:ff21514d8981 6783 #define WDT_REQSTATUS_RR4_EnabledAndUnrequested (1UL) /*!< RR[4] register is enabled and has not jet requested. */
AnnaBridge 156:ff21514d8981 6784
AnnaBridge 156:ff21514d8981 6785 /* Bit 3 : Request status for RR[3]. */
AnnaBridge 156:ff21514d8981 6786 #define WDT_REQSTATUS_RR3_Pos (3UL) /*!< Position of RR3 field. */
AnnaBridge 156:ff21514d8981 6787 #define WDT_REQSTATUS_RR3_Msk (0x1UL << WDT_REQSTATUS_RR3_Pos) /*!< Bit mask of RR3 field. */
AnnaBridge 156:ff21514d8981 6788 #define WDT_REQSTATUS_RR3_DisabledOrRequested (0UL) /*!< RR[3] register is not enabled or has already requested reload. */
AnnaBridge 156:ff21514d8981 6789 #define WDT_REQSTATUS_RR3_EnabledAndUnrequested (1UL) /*!< RR[3] register is enabled and has not jet requested. */
AnnaBridge 156:ff21514d8981 6790
AnnaBridge 156:ff21514d8981 6791 /* Bit 2 : Request status for RR[2]. */
AnnaBridge 156:ff21514d8981 6792 #define WDT_REQSTATUS_RR2_Pos (2UL) /*!< Position of RR2 field. */
AnnaBridge 156:ff21514d8981 6793 #define WDT_REQSTATUS_RR2_Msk (0x1UL << WDT_REQSTATUS_RR2_Pos) /*!< Bit mask of RR2 field. */
AnnaBridge 156:ff21514d8981 6794 #define WDT_REQSTATUS_RR2_DisabledOrRequested (0UL) /*!< RR[2] register is not enabled or has already requested reload. */
AnnaBridge 156:ff21514d8981 6795 #define WDT_REQSTATUS_RR2_EnabledAndUnrequested (1UL) /*!< RR[2] register is enabled and has not jet requested. */
AnnaBridge 156:ff21514d8981 6796
AnnaBridge 156:ff21514d8981 6797 /* Bit 1 : Request status for RR[1]. */
AnnaBridge 156:ff21514d8981 6798 #define WDT_REQSTATUS_RR1_Pos (1UL) /*!< Position of RR1 field. */
AnnaBridge 156:ff21514d8981 6799 #define WDT_REQSTATUS_RR1_Msk (0x1UL << WDT_REQSTATUS_RR1_Pos) /*!< Bit mask of RR1 field. */
AnnaBridge 156:ff21514d8981 6800 #define WDT_REQSTATUS_RR1_DisabledOrRequested (0UL) /*!< RR[1] register is not enabled or has already requested reload. */
AnnaBridge 156:ff21514d8981 6801 #define WDT_REQSTATUS_RR1_EnabledAndUnrequested (1UL) /*!< RR[1] register is enabled and has not jet requested. */
AnnaBridge 156:ff21514d8981 6802
AnnaBridge 156:ff21514d8981 6803 /* Bit 0 : Request status for RR[0]. */
AnnaBridge 156:ff21514d8981 6804 #define WDT_REQSTATUS_RR0_Pos (0UL) /*!< Position of RR0 field. */
AnnaBridge 156:ff21514d8981 6805 #define WDT_REQSTATUS_RR0_Msk (0x1UL << WDT_REQSTATUS_RR0_Pos) /*!< Bit mask of RR0 field. */
AnnaBridge 156:ff21514d8981 6806 #define WDT_REQSTATUS_RR0_DisabledOrRequested (0UL) /*!< RR[0] register is not enabled or has already requested reload. */
AnnaBridge 156:ff21514d8981 6807 #define WDT_REQSTATUS_RR0_EnabledAndUnrequested (1UL) /*!< RR[0] register is enabled and has not jet requested. */
AnnaBridge 156:ff21514d8981 6808
AnnaBridge 156:ff21514d8981 6809 /* Register: WDT_RREN */
AnnaBridge 156:ff21514d8981 6810 /* Description: Reload request enable. */
AnnaBridge 156:ff21514d8981 6811
AnnaBridge 156:ff21514d8981 6812 /* Bit 7 : Enable or disable RR[7] register. */
AnnaBridge 156:ff21514d8981 6813 #define WDT_RREN_RR7_Pos (7UL) /*!< Position of RR7 field. */
AnnaBridge 156:ff21514d8981 6814 #define WDT_RREN_RR7_Msk (0x1UL << WDT_RREN_RR7_Pos) /*!< Bit mask of RR7 field. */
AnnaBridge 156:ff21514d8981 6815 #define WDT_RREN_RR7_Disabled (0UL) /*!< RR[7] register is disabled. */
AnnaBridge 156:ff21514d8981 6816 #define WDT_RREN_RR7_Enabled (1UL) /*!< RR[7] register is enabled. */
AnnaBridge 156:ff21514d8981 6817
AnnaBridge 156:ff21514d8981 6818 /* Bit 6 : Enable or disable RR[6] register. */
AnnaBridge 156:ff21514d8981 6819 #define WDT_RREN_RR6_Pos (6UL) /*!< Position of RR6 field. */
AnnaBridge 156:ff21514d8981 6820 #define WDT_RREN_RR6_Msk (0x1UL << WDT_RREN_RR6_Pos) /*!< Bit mask of RR6 field. */
AnnaBridge 156:ff21514d8981 6821 #define WDT_RREN_RR6_Disabled (0UL) /*!< RR[6] register is disabled. */
AnnaBridge 156:ff21514d8981 6822 #define WDT_RREN_RR6_Enabled (1UL) /*!< RR[6] register is enabled. */
AnnaBridge 156:ff21514d8981 6823
AnnaBridge 156:ff21514d8981 6824 /* Bit 5 : Enable or disable RR[5] register. */
AnnaBridge 156:ff21514d8981 6825 #define WDT_RREN_RR5_Pos (5UL) /*!< Position of RR5 field. */
AnnaBridge 156:ff21514d8981 6826 #define WDT_RREN_RR5_Msk (0x1UL << WDT_RREN_RR5_Pos) /*!< Bit mask of RR5 field. */
AnnaBridge 156:ff21514d8981 6827 #define WDT_RREN_RR5_Disabled (0UL) /*!< RR[5] register is disabled. */
AnnaBridge 156:ff21514d8981 6828 #define WDT_RREN_RR5_Enabled (1UL) /*!< RR[5] register is enabled. */
AnnaBridge 156:ff21514d8981 6829
AnnaBridge 156:ff21514d8981 6830 /* Bit 4 : Enable or disable RR[4] register. */
AnnaBridge 156:ff21514d8981 6831 #define WDT_RREN_RR4_Pos (4UL) /*!< Position of RR4 field. */
AnnaBridge 156:ff21514d8981 6832 #define WDT_RREN_RR4_Msk (0x1UL << WDT_RREN_RR4_Pos) /*!< Bit mask of RR4 field. */
AnnaBridge 156:ff21514d8981 6833 #define WDT_RREN_RR4_Disabled (0UL) /*!< RR[4] register is disabled. */
AnnaBridge 156:ff21514d8981 6834 #define WDT_RREN_RR4_Enabled (1UL) /*!< RR[4] register is enabled. */
AnnaBridge 156:ff21514d8981 6835
AnnaBridge 156:ff21514d8981 6836 /* Bit 3 : Enable or disable RR[3] register. */
AnnaBridge 156:ff21514d8981 6837 #define WDT_RREN_RR3_Pos (3UL) /*!< Position of RR3 field. */
AnnaBridge 156:ff21514d8981 6838 #define WDT_RREN_RR3_Msk (0x1UL << WDT_RREN_RR3_Pos) /*!< Bit mask of RR3 field. */
AnnaBridge 156:ff21514d8981 6839 #define WDT_RREN_RR3_Disabled (0UL) /*!< RR[3] register is disabled. */
AnnaBridge 156:ff21514d8981 6840 #define WDT_RREN_RR3_Enabled (1UL) /*!< RR[3] register is enabled. */
AnnaBridge 156:ff21514d8981 6841
AnnaBridge 156:ff21514d8981 6842 /* Bit 2 : Enable or disable RR[2] register. */
AnnaBridge 156:ff21514d8981 6843 #define WDT_RREN_RR2_Pos (2UL) /*!< Position of RR2 field. */
AnnaBridge 156:ff21514d8981 6844 #define WDT_RREN_RR2_Msk (0x1UL << WDT_RREN_RR2_Pos) /*!< Bit mask of RR2 field. */
AnnaBridge 156:ff21514d8981 6845 #define WDT_RREN_RR2_Disabled (0UL) /*!< RR[2] register is disabled. */
AnnaBridge 156:ff21514d8981 6846 #define WDT_RREN_RR2_Enabled (1UL) /*!< RR[2] register is enabled. */
AnnaBridge 156:ff21514d8981 6847
AnnaBridge 156:ff21514d8981 6848 /* Bit 1 : Enable or disable RR[1] register. */
AnnaBridge 156:ff21514d8981 6849 #define WDT_RREN_RR1_Pos (1UL) /*!< Position of RR1 field. */
AnnaBridge 156:ff21514d8981 6850 #define WDT_RREN_RR1_Msk (0x1UL << WDT_RREN_RR1_Pos) /*!< Bit mask of RR1 field. */
AnnaBridge 156:ff21514d8981 6851 #define WDT_RREN_RR1_Disabled (0UL) /*!< RR[1] register is disabled. */
AnnaBridge 156:ff21514d8981 6852 #define WDT_RREN_RR1_Enabled (1UL) /*!< RR[1] register is enabled. */
AnnaBridge 156:ff21514d8981 6853
AnnaBridge 156:ff21514d8981 6854 /* Bit 0 : Enable or disable RR[0] register. */
AnnaBridge 156:ff21514d8981 6855 #define WDT_RREN_RR0_Pos (0UL) /*!< Position of RR0 field. */
AnnaBridge 156:ff21514d8981 6856 #define WDT_RREN_RR0_Msk (0x1UL << WDT_RREN_RR0_Pos) /*!< Bit mask of RR0 field. */
AnnaBridge 156:ff21514d8981 6857 #define WDT_RREN_RR0_Disabled (0UL) /*!< RR[0] register is disabled. */
AnnaBridge 156:ff21514d8981 6858 #define WDT_RREN_RR0_Enabled (1UL) /*!< RR[0] register is enabled. */
AnnaBridge 156:ff21514d8981 6859
AnnaBridge 156:ff21514d8981 6860 /* Register: WDT_CONFIG */
AnnaBridge 156:ff21514d8981 6861 /* Description: Configuration register. */
AnnaBridge 156:ff21514d8981 6862
AnnaBridge 156:ff21514d8981 6863 /* Bit 3 : Configure the watchdog to pause or not while the CPU is halted by the debugger. */
AnnaBridge 156:ff21514d8981 6864 #define WDT_CONFIG_HALT_Pos (3UL) /*!< Position of HALT field. */
AnnaBridge 156:ff21514d8981 6865 #define WDT_CONFIG_HALT_Msk (0x1UL << WDT_CONFIG_HALT_Pos) /*!< Bit mask of HALT field. */
AnnaBridge 156:ff21514d8981 6866 #define WDT_CONFIG_HALT_Pause (0UL) /*!< Pause watchdog while the CPU is halted by the debugger. */
AnnaBridge 156:ff21514d8981 6867 #define WDT_CONFIG_HALT_Run (1UL) /*!< Do not pause watchdog while the CPU is halted by the debugger. */
AnnaBridge 156:ff21514d8981 6868
AnnaBridge 156:ff21514d8981 6869 /* Bit 0 : Configure the watchdog to pause or not while the CPU is sleeping. */
AnnaBridge 156:ff21514d8981 6870 #define WDT_CONFIG_SLEEP_Pos (0UL) /*!< Position of SLEEP field. */
AnnaBridge 156:ff21514d8981 6871 #define WDT_CONFIG_SLEEP_Msk (0x1UL << WDT_CONFIG_SLEEP_Pos) /*!< Bit mask of SLEEP field. */
AnnaBridge 156:ff21514d8981 6872 #define WDT_CONFIG_SLEEP_Pause (0UL) /*!< Pause watchdog while the CPU is asleep. */
AnnaBridge 156:ff21514d8981 6873 #define WDT_CONFIG_SLEEP_Run (1UL) /*!< Do not pause watchdog while the CPU is asleep. */
AnnaBridge 156:ff21514d8981 6874
AnnaBridge 156:ff21514d8981 6875 /* Register: WDT_RR */
AnnaBridge 156:ff21514d8981 6876 /* Description: Reload requests registers. */
AnnaBridge 156:ff21514d8981 6877
AnnaBridge 156:ff21514d8981 6878 /* Bits 31..0 : Reload register. */
AnnaBridge 156:ff21514d8981 6879 #define WDT_RR_RR_Pos (0UL) /*!< Position of RR field. */
AnnaBridge 156:ff21514d8981 6880 #define WDT_RR_RR_Msk (0xFFFFFFFFUL << WDT_RR_RR_Pos) /*!< Bit mask of RR field. */
AnnaBridge 156:ff21514d8981 6881 #define WDT_RR_RR_Reload (0x6E524635UL) /*!< Value to request a reload of the watchdog timer. */
AnnaBridge 156:ff21514d8981 6882
AnnaBridge 156:ff21514d8981 6883 /* Register: WDT_POWER */
AnnaBridge 156:ff21514d8981 6884 /* Description: Peripheral power control. */
AnnaBridge 156:ff21514d8981 6885
AnnaBridge 156:ff21514d8981 6886 /* Bit 0 : Peripheral power control. */
AnnaBridge 156:ff21514d8981 6887 #define WDT_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
AnnaBridge 156:ff21514d8981 6888 #define WDT_POWER_POWER_Msk (0x1UL << WDT_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
AnnaBridge 156:ff21514d8981 6889 #define WDT_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
AnnaBridge 156:ff21514d8981 6890 #define WDT_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
AnnaBridge 156:ff21514d8981 6891
AnnaBridge 156:ff21514d8981 6892
AnnaBridge 156:ff21514d8981 6893 /*lint --flb "Leave library region" */
AnnaBridge 156:ff21514d8981 6894 #endif