The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.
Dependents: hello SerialTestv11 SerialTestv12 Sierpinski ... more
mbed 2
This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.
TARGET_TB_SENSE_12/TOOLCHAIN_ARM_STD/efr32mg12p_timer.h@171:3a7713b1edbc, 2018-11-08 (annotated)
- Committer:
- AnnaBridge
- Date:
- Thu Nov 08 11:45:42 2018 +0000
- Revision:
- 171:3a7713b1edbc
- Parent:
- TARGET_TB_SENSE_12/TARGET_Silicon_Labs/TARGET_EFM32/TARGET_EFR32MG12/device/efr32mg12p_timer.h@142:4eea097334d6
mbed library. Release version 164
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
Anna Bridge |
142:4eea097334d6 | 1 | /**************************************************************************//** |
Anna Bridge |
142:4eea097334d6 | 2 | * @file efr32mg12p_timer.h |
Anna Bridge |
142:4eea097334d6 | 3 | * @brief EFR32MG12P_TIMER register and bit field definitions |
Anna Bridge |
142:4eea097334d6 | 4 | * @version 5.1.2 |
Anna Bridge |
142:4eea097334d6 | 5 | ****************************************************************************** |
Anna Bridge |
142:4eea097334d6 | 6 | * @section License |
Anna Bridge |
142:4eea097334d6 | 7 | * <b>Copyright 2017 Silicon Laboratories, Inc. http://www.silabs.com</b> |
Anna Bridge |
142:4eea097334d6 | 8 | ****************************************************************************** |
Anna Bridge |
142:4eea097334d6 | 9 | * |
Anna Bridge |
142:4eea097334d6 | 10 | * Permission is granted to anyone to use this software for any purpose, |
Anna Bridge |
142:4eea097334d6 | 11 | * including commercial applications, and to alter it and redistribute it |
Anna Bridge |
142:4eea097334d6 | 12 | * freely, subject to the following restrictions: |
Anna Bridge |
142:4eea097334d6 | 13 | * |
Anna Bridge |
142:4eea097334d6 | 14 | * 1. The origin of this software must not be misrepresented; you must not |
Anna Bridge |
142:4eea097334d6 | 15 | * claim that you wrote the original software.@n |
Anna Bridge |
142:4eea097334d6 | 16 | * 2. Altered source versions must be plainly marked as such, and must not be |
Anna Bridge |
142:4eea097334d6 | 17 | * misrepresented as being the original software.@n |
Anna Bridge |
142:4eea097334d6 | 18 | * 3. This notice may not be removed or altered from any source distribution. |
Anna Bridge |
142:4eea097334d6 | 19 | * |
Anna Bridge |
142:4eea097334d6 | 20 | * DISCLAIMER OF WARRANTY/LIMITATION OF REMEDIES: Silicon Laboratories, Inc. |
Anna Bridge |
142:4eea097334d6 | 21 | * has no obligation to support this Software. Silicon Laboratories, Inc. is |
Anna Bridge |
142:4eea097334d6 | 22 | * providing the Software "AS IS", with no express or implied warranties of any |
Anna Bridge |
142:4eea097334d6 | 23 | * kind, including, but not limited to, any implied warranties of |
Anna Bridge |
142:4eea097334d6 | 24 | * merchantability or fitness for any particular purpose or warranties against |
Anna Bridge |
142:4eea097334d6 | 25 | * infringement of any proprietary rights of a third party. |
Anna Bridge |
142:4eea097334d6 | 26 | * |
Anna Bridge |
142:4eea097334d6 | 27 | * Silicon Laboratories, Inc. will not be liable for any consequential, |
Anna Bridge |
142:4eea097334d6 | 28 | * incidental, or special damages, or any other relief, or for any claim by |
Anna Bridge |
142:4eea097334d6 | 29 | * any third party, arising from your use of this Software. |
Anna Bridge |
142:4eea097334d6 | 30 | * |
Anna Bridge |
142:4eea097334d6 | 31 | *****************************************************************************/ |
Anna Bridge |
142:4eea097334d6 | 32 | /**************************************************************************//** |
Anna Bridge |
142:4eea097334d6 | 33 | * @addtogroup Parts |
Anna Bridge |
142:4eea097334d6 | 34 | * @{ |
Anna Bridge |
142:4eea097334d6 | 35 | ******************************************************************************/ |
Anna Bridge |
142:4eea097334d6 | 36 | /**************************************************************************//** |
Anna Bridge |
142:4eea097334d6 | 37 | * @defgroup EFR32MG12P_TIMER |
Anna Bridge |
142:4eea097334d6 | 38 | * @{ |
Anna Bridge |
142:4eea097334d6 | 39 | * @brief EFR32MG12P_TIMER Register Declaration |
Anna Bridge |
142:4eea097334d6 | 40 | *****************************************************************************/ |
Anna Bridge |
142:4eea097334d6 | 41 | typedef struct |
Anna Bridge |
142:4eea097334d6 | 42 | { |
Anna Bridge |
142:4eea097334d6 | 43 | __IOM uint32_t CTRL; /**< Control Register */ |
Anna Bridge |
142:4eea097334d6 | 44 | __IOM uint32_t CMD; /**< Command Register */ |
Anna Bridge |
142:4eea097334d6 | 45 | __IM uint32_t STATUS; /**< Status Register */ |
Anna Bridge |
142:4eea097334d6 | 46 | __IM uint32_t IF; /**< Interrupt Flag Register */ |
Anna Bridge |
142:4eea097334d6 | 47 | __IOM uint32_t IFS; /**< Interrupt Flag Set Register */ |
Anna Bridge |
142:4eea097334d6 | 48 | __IOM uint32_t IFC; /**< Interrupt Flag Clear Register */ |
Anna Bridge |
142:4eea097334d6 | 49 | __IOM uint32_t IEN; /**< Interrupt Enable Register */ |
Anna Bridge |
142:4eea097334d6 | 50 | __IOM uint32_t TOP; /**< Counter Top Value Register */ |
Anna Bridge |
142:4eea097334d6 | 51 | __IOM uint32_t TOPB; /**< Counter Top Value Buffer Register */ |
Anna Bridge |
142:4eea097334d6 | 52 | __IOM uint32_t CNT; /**< Counter Value Register */ |
Anna Bridge |
142:4eea097334d6 | 53 | uint32_t RESERVED0[1]; /**< Reserved for future use **/ |
Anna Bridge |
142:4eea097334d6 | 54 | __IOM uint32_t LOCK; /**< TIMER Configuration Lock Register */ |
Anna Bridge |
142:4eea097334d6 | 55 | __IOM uint32_t ROUTEPEN; /**< I/O Routing Pin Enable Register */ |
Anna Bridge |
142:4eea097334d6 | 56 | __IOM uint32_t ROUTELOC0; /**< I/O Routing Location Register */ |
Anna Bridge |
142:4eea097334d6 | 57 | uint32_t RESERVED1[1]; /**< Reserved for future use **/ |
Anna Bridge |
142:4eea097334d6 | 58 | __IOM uint32_t ROUTELOC2; /**< I/O Routing Location Register */ |
Anna Bridge |
142:4eea097334d6 | 59 | |
Anna Bridge |
142:4eea097334d6 | 60 | uint32_t RESERVED2[8]; /**< Reserved registers */ |
Anna Bridge |
142:4eea097334d6 | 61 | TIMER_CC_TypeDef CC[4]; /**< Compare/Capture Channel */ |
Anna Bridge |
142:4eea097334d6 | 62 | |
Anna Bridge |
142:4eea097334d6 | 63 | __IOM uint32_t DTCTRL; /**< DTI Control Register */ |
Anna Bridge |
142:4eea097334d6 | 64 | __IOM uint32_t DTTIME; /**< DTI Time Control Register */ |
Anna Bridge |
142:4eea097334d6 | 65 | __IOM uint32_t DTFC; /**< DTI Fault Configuration Register */ |
Anna Bridge |
142:4eea097334d6 | 66 | __IOM uint32_t DTOGEN; /**< DTI Output Generation Enable Register */ |
Anna Bridge |
142:4eea097334d6 | 67 | __IM uint32_t DTFAULT; /**< DTI Fault Register */ |
Anna Bridge |
142:4eea097334d6 | 68 | __IOM uint32_t DTFAULTC; /**< DTI Fault Clear Register */ |
Anna Bridge |
142:4eea097334d6 | 69 | __IOM uint32_t DTLOCK; /**< DTI Configuration Lock Register */ |
Anna Bridge |
142:4eea097334d6 | 70 | } TIMER_TypeDef; /** @} */ |
Anna Bridge |
142:4eea097334d6 | 71 | |
Anna Bridge |
142:4eea097334d6 | 72 | /**************************************************************************//** |
Anna Bridge |
142:4eea097334d6 | 73 | * @defgroup EFR32MG12P_TIMER_BitFields |
Anna Bridge |
142:4eea097334d6 | 74 | * @{ |
Anna Bridge |
142:4eea097334d6 | 75 | *****************************************************************************/ |
Anna Bridge |
142:4eea097334d6 | 76 | |
Anna Bridge |
142:4eea097334d6 | 77 | /* Bit fields for TIMER CTRL */ |
Anna Bridge |
142:4eea097334d6 | 78 | #define _TIMER_CTRL_RESETVALUE 0x00000000UL /**< Default value for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 79 | #define _TIMER_CTRL_MASK 0x3F032FFBUL /**< Mask for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 80 | #define _TIMER_CTRL_MODE_SHIFT 0 /**< Shift value for TIMER_MODE */ |
Anna Bridge |
142:4eea097334d6 | 81 | #define _TIMER_CTRL_MODE_MASK 0x3UL /**< Bit mask for TIMER_MODE */ |
Anna Bridge |
142:4eea097334d6 | 82 | #define _TIMER_CTRL_MODE_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 83 | #define _TIMER_CTRL_MODE_UP 0x00000000UL /**< Mode UP for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 84 | #define _TIMER_CTRL_MODE_DOWN 0x00000001UL /**< Mode DOWN for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 85 | #define _TIMER_CTRL_MODE_UPDOWN 0x00000002UL /**< Mode UPDOWN for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 86 | #define _TIMER_CTRL_MODE_QDEC 0x00000003UL /**< Mode QDEC for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 87 | #define TIMER_CTRL_MODE_DEFAULT (_TIMER_CTRL_MODE_DEFAULT << 0) /**< Shifted mode DEFAULT for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 88 | #define TIMER_CTRL_MODE_UP (_TIMER_CTRL_MODE_UP << 0) /**< Shifted mode UP for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 89 | #define TIMER_CTRL_MODE_DOWN (_TIMER_CTRL_MODE_DOWN << 0) /**< Shifted mode DOWN for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 90 | #define TIMER_CTRL_MODE_UPDOWN (_TIMER_CTRL_MODE_UPDOWN << 0) /**< Shifted mode UPDOWN for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 91 | #define TIMER_CTRL_MODE_QDEC (_TIMER_CTRL_MODE_QDEC << 0) /**< Shifted mode QDEC for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 92 | #define TIMER_CTRL_SYNC (0x1UL << 3) /**< Timer Start/Stop/Reload Synchronization */ |
Anna Bridge |
142:4eea097334d6 | 93 | #define _TIMER_CTRL_SYNC_SHIFT 3 /**< Shift value for TIMER_SYNC */ |
Anna Bridge |
142:4eea097334d6 | 94 | #define _TIMER_CTRL_SYNC_MASK 0x8UL /**< Bit mask for TIMER_SYNC */ |
Anna Bridge |
142:4eea097334d6 | 95 | #define _TIMER_CTRL_SYNC_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 96 | #define TIMER_CTRL_SYNC_DEFAULT (_TIMER_CTRL_SYNC_DEFAULT << 3) /**< Shifted mode DEFAULT for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 97 | #define TIMER_CTRL_OSMEN (0x1UL << 4) /**< One-shot Mode Enable */ |
Anna Bridge |
142:4eea097334d6 | 98 | #define _TIMER_CTRL_OSMEN_SHIFT 4 /**< Shift value for TIMER_OSMEN */ |
Anna Bridge |
142:4eea097334d6 | 99 | #define _TIMER_CTRL_OSMEN_MASK 0x10UL /**< Bit mask for TIMER_OSMEN */ |
Anna Bridge |
142:4eea097334d6 | 100 | #define _TIMER_CTRL_OSMEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 101 | #define TIMER_CTRL_OSMEN_DEFAULT (_TIMER_CTRL_OSMEN_DEFAULT << 4) /**< Shifted mode DEFAULT for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 102 | #define TIMER_CTRL_QDM (0x1UL << 5) /**< Quadrature Decoder Mode Selection */ |
Anna Bridge |
142:4eea097334d6 | 103 | #define _TIMER_CTRL_QDM_SHIFT 5 /**< Shift value for TIMER_QDM */ |
Anna Bridge |
142:4eea097334d6 | 104 | #define _TIMER_CTRL_QDM_MASK 0x20UL /**< Bit mask for TIMER_QDM */ |
Anna Bridge |
142:4eea097334d6 | 105 | #define _TIMER_CTRL_QDM_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 106 | #define _TIMER_CTRL_QDM_X2 0x00000000UL /**< Mode X2 for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 107 | #define _TIMER_CTRL_QDM_X4 0x00000001UL /**< Mode X4 for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 108 | #define TIMER_CTRL_QDM_DEFAULT (_TIMER_CTRL_QDM_DEFAULT << 5) /**< Shifted mode DEFAULT for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 109 | #define TIMER_CTRL_QDM_X2 (_TIMER_CTRL_QDM_X2 << 5) /**< Shifted mode X2 for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 110 | #define TIMER_CTRL_QDM_X4 (_TIMER_CTRL_QDM_X4 << 5) /**< Shifted mode X4 for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 111 | #define TIMER_CTRL_DEBUGRUN (0x1UL << 6) /**< Debug Mode Run Enable */ |
Anna Bridge |
142:4eea097334d6 | 112 | #define _TIMER_CTRL_DEBUGRUN_SHIFT 6 /**< Shift value for TIMER_DEBUGRUN */ |
Anna Bridge |
142:4eea097334d6 | 113 | #define _TIMER_CTRL_DEBUGRUN_MASK 0x40UL /**< Bit mask for TIMER_DEBUGRUN */ |
Anna Bridge |
142:4eea097334d6 | 114 | #define _TIMER_CTRL_DEBUGRUN_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 115 | #define TIMER_CTRL_DEBUGRUN_DEFAULT (_TIMER_CTRL_DEBUGRUN_DEFAULT << 6) /**< Shifted mode DEFAULT for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 116 | #define TIMER_CTRL_DMACLRACT (0x1UL << 7) /**< DMA Request Clear on Active */ |
Anna Bridge |
142:4eea097334d6 | 117 | #define _TIMER_CTRL_DMACLRACT_SHIFT 7 /**< Shift value for TIMER_DMACLRACT */ |
Anna Bridge |
142:4eea097334d6 | 118 | #define _TIMER_CTRL_DMACLRACT_MASK 0x80UL /**< Bit mask for TIMER_DMACLRACT */ |
Anna Bridge |
142:4eea097334d6 | 119 | #define _TIMER_CTRL_DMACLRACT_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 120 | #define TIMER_CTRL_DMACLRACT_DEFAULT (_TIMER_CTRL_DMACLRACT_DEFAULT << 7) /**< Shifted mode DEFAULT for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 121 | #define _TIMER_CTRL_RISEA_SHIFT 8 /**< Shift value for TIMER_RISEA */ |
Anna Bridge |
142:4eea097334d6 | 122 | #define _TIMER_CTRL_RISEA_MASK 0x300UL /**< Bit mask for TIMER_RISEA */ |
Anna Bridge |
142:4eea097334d6 | 123 | #define _TIMER_CTRL_RISEA_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 124 | #define _TIMER_CTRL_RISEA_NONE 0x00000000UL /**< Mode NONE for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 125 | #define _TIMER_CTRL_RISEA_START 0x00000001UL /**< Mode START for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 126 | #define _TIMER_CTRL_RISEA_STOP 0x00000002UL /**< Mode STOP for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 127 | #define _TIMER_CTRL_RISEA_RELOADSTART 0x00000003UL /**< Mode RELOADSTART for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 128 | #define TIMER_CTRL_RISEA_DEFAULT (_TIMER_CTRL_RISEA_DEFAULT << 8) /**< Shifted mode DEFAULT for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 129 | #define TIMER_CTRL_RISEA_NONE (_TIMER_CTRL_RISEA_NONE << 8) /**< Shifted mode NONE for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 130 | #define TIMER_CTRL_RISEA_START (_TIMER_CTRL_RISEA_START << 8) /**< Shifted mode START for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 131 | #define TIMER_CTRL_RISEA_STOP (_TIMER_CTRL_RISEA_STOP << 8) /**< Shifted mode STOP for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 132 | #define TIMER_CTRL_RISEA_RELOADSTART (_TIMER_CTRL_RISEA_RELOADSTART << 8) /**< Shifted mode RELOADSTART for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 133 | #define _TIMER_CTRL_FALLA_SHIFT 10 /**< Shift value for TIMER_FALLA */ |
Anna Bridge |
142:4eea097334d6 | 134 | #define _TIMER_CTRL_FALLA_MASK 0xC00UL /**< Bit mask for TIMER_FALLA */ |
Anna Bridge |
142:4eea097334d6 | 135 | #define _TIMER_CTRL_FALLA_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 136 | #define _TIMER_CTRL_FALLA_NONE 0x00000000UL /**< Mode NONE for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 137 | #define _TIMER_CTRL_FALLA_START 0x00000001UL /**< Mode START for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 138 | #define _TIMER_CTRL_FALLA_STOP 0x00000002UL /**< Mode STOP for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 139 | #define _TIMER_CTRL_FALLA_RELOADSTART 0x00000003UL /**< Mode RELOADSTART for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 140 | #define TIMER_CTRL_FALLA_DEFAULT (_TIMER_CTRL_FALLA_DEFAULT << 10) /**< Shifted mode DEFAULT for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 141 | #define TIMER_CTRL_FALLA_NONE (_TIMER_CTRL_FALLA_NONE << 10) /**< Shifted mode NONE for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 142 | #define TIMER_CTRL_FALLA_START (_TIMER_CTRL_FALLA_START << 10) /**< Shifted mode START for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 143 | #define TIMER_CTRL_FALLA_STOP (_TIMER_CTRL_FALLA_STOP << 10) /**< Shifted mode STOP for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 144 | #define TIMER_CTRL_FALLA_RELOADSTART (_TIMER_CTRL_FALLA_RELOADSTART << 10) /**< Shifted mode RELOADSTART for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 145 | #define TIMER_CTRL_X2CNT (0x1UL << 13) /**< 2x Count Mode */ |
Anna Bridge |
142:4eea097334d6 | 146 | #define _TIMER_CTRL_X2CNT_SHIFT 13 /**< Shift value for TIMER_X2CNT */ |
Anna Bridge |
142:4eea097334d6 | 147 | #define _TIMER_CTRL_X2CNT_MASK 0x2000UL /**< Bit mask for TIMER_X2CNT */ |
Anna Bridge |
142:4eea097334d6 | 148 | #define _TIMER_CTRL_X2CNT_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 149 | #define TIMER_CTRL_X2CNT_DEFAULT (_TIMER_CTRL_X2CNT_DEFAULT << 13) /**< Shifted mode DEFAULT for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 150 | #define _TIMER_CTRL_CLKSEL_SHIFT 16 /**< Shift value for TIMER_CLKSEL */ |
Anna Bridge |
142:4eea097334d6 | 151 | #define _TIMER_CTRL_CLKSEL_MASK 0x30000UL /**< Bit mask for TIMER_CLKSEL */ |
Anna Bridge |
142:4eea097334d6 | 152 | #define _TIMER_CTRL_CLKSEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 153 | #define _TIMER_CTRL_CLKSEL_PRESCHFPERCLK 0x00000000UL /**< Mode PRESCHFPERCLK for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 154 | #define _TIMER_CTRL_CLKSEL_CC1 0x00000001UL /**< Mode CC1 for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 155 | #define _TIMER_CTRL_CLKSEL_TIMEROUF 0x00000002UL /**< Mode TIMEROUF for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 156 | #define TIMER_CTRL_CLKSEL_DEFAULT (_TIMER_CTRL_CLKSEL_DEFAULT << 16) /**< Shifted mode DEFAULT for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 157 | #define TIMER_CTRL_CLKSEL_PRESCHFPERCLK (_TIMER_CTRL_CLKSEL_PRESCHFPERCLK << 16) /**< Shifted mode PRESCHFPERCLK for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 158 | #define TIMER_CTRL_CLKSEL_CC1 (_TIMER_CTRL_CLKSEL_CC1 << 16) /**< Shifted mode CC1 for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 159 | #define TIMER_CTRL_CLKSEL_TIMEROUF (_TIMER_CTRL_CLKSEL_TIMEROUF << 16) /**< Shifted mode TIMEROUF for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 160 | #define _TIMER_CTRL_PRESC_SHIFT 24 /**< Shift value for TIMER_PRESC */ |
Anna Bridge |
142:4eea097334d6 | 161 | #define _TIMER_CTRL_PRESC_MASK 0xF000000UL /**< Bit mask for TIMER_PRESC */ |
Anna Bridge |
142:4eea097334d6 | 162 | #define _TIMER_CTRL_PRESC_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 163 | #define _TIMER_CTRL_PRESC_DIV1 0x00000000UL /**< Mode DIV1 for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 164 | #define _TIMER_CTRL_PRESC_DIV2 0x00000001UL /**< Mode DIV2 for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 165 | #define _TIMER_CTRL_PRESC_DIV4 0x00000002UL /**< Mode DIV4 for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 166 | #define _TIMER_CTRL_PRESC_DIV8 0x00000003UL /**< Mode DIV8 for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 167 | #define _TIMER_CTRL_PRESC_DIV16 0x00000004UL /**< Mode DIV16 for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 168 | #define _TIMER_CTRL_PRESC_DIV32 0x00000005UL /**< Mode DIV32 for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 169 | #define _TIMER_CTRL_PRESC_DIV64 0x00000006UL /**< Mode DIV64 for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 170 | #define _TIMER_CTRL_PRESC_DIV128 0x00000007UL /**< Mode DIV128 for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 171 | #define _TIMER_CTRL_PRESC_DIV256 0x00000008UL /**< Mode DIV256 for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 172 | #define _TIMER_CTRL_PRESC_DIV512 0x00000009UL /**< Mode DIV512 for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 173 | #define _TIMER_CTRL_PRESC_DIV1024 0x0000000AUL /**< Mode DIV1024 for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 174 | #define TIMER_CTRL_PRESC_DEFAULT (_TIMER_CTRL_PRESC_DEFAULT << 24) /**< Shifted mode DEFAULT for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 175 | #define TIMER_CTRL_PRESC_DIV1 (_TIMER_CTRL_PRESC_DIV1 << 24) /**< Shifted mode DIV1 for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 176 | #define TIMER_CTRL_PRESC_DIV2 (_TIMER_CTRL_PRESC_DIV2 << 24) /**< Shifted mode DIV2 for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 177 | #define TIMER_CTRL_PRESC_DIV4 (_TIMER_CTRL_PRESC_DIV4 << 24) /**< Shifted mode DIV4 for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 178 | #define TIMER_CTRL_PRESC_DIV8 (_TIMER_CTRL_PRESC_DIV8 << 24) /**< Shifted mode DIV8 for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 179 | #define TIMER_CTRL_PRESC_DIV16 (_TIMER_CTRL_PRESC_DIV16 << 24) /**< Shifted mode DIV16 for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 180 | #define TIMER_CTRL_PRESC_DIV32 (_TIMER_CTRL_PRESC_DIV32 << 24) /**< Shifted mode DIV32 for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 181 | #define TIMER_CTRL_PRESC_DIV64 (_TIMER_CTRL_PRESC_DIV64 << 24) /**< Shifted mode DIV64 for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 182 | #define TIMER_CTRL_PRESC_DIV128 (_TIMER_CTRL_PRESC_DIV128 << 24) /**< Shifted mode DIV128 for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 183 | #define TIMER_CTRL_PRESC_DIV256 (_TIMER_CTRL_PRESC_DIV256 << 24) /**< Shifted mode DIV256 for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 184 | #define TIMER_CTRL_PRESC_DIV512 (_TIMER_CTRL_PRESC_DIV512 << 24) /**< Shifted mode DIV512 for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 185 | #define TIMER_CTRL_PRESC_DIV1024 (_TIMER_CTRL_PRESC_DIV1024 << 24) /**< Shifted mode DIV1024 for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 186 | #define TIMER_CTRL_ATI (0x1UL << 28) /**< Always Track Inputs */ |
Anna Bridge |
142:4eea097334d6 | 187 | #define _TIMER_CTRL_ATI_SHIFT 28 /**< Shift value for TIMER_ATI */ |
Anna Bridge |
142:4eea097334d6 | 188 | #define _TIMER_CTRL_ATI_MASK 0x10000000UL /**< Bit mask for TIMER_ATI */ |
Anna Bridge |
142:4eea097334d6 | 189 | #define _TIMER_CTRL_ATI_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 190 | #define TIMER_CTRL_ATI_DEFAULT (_TIMER_CTRL_ATI_DEFAULT << 28) /**< Shifted mode DEFAULT for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 191 | #define TIMER_CTRL_RSSCOIST (0x1UL << 29) /**< Reload-Start Sets Compare Output initial State */ |
Anna Bridge |
142:4eea097334d6 | 192 | #define _TIMER_CTRL_RSSCOIST_SHIFT 29 /**< Shift value for TIMER_RSSCOIST */ |
Anna Bridge |
142:4eea097334d6 | 193 | #define _TIMER_CTRL_RSSCOIST_MASK 0x20000000UL /**< Bit mask for TIMER_RSSCOIST */ |
Anna Bridge |
142:4eea097334d6 | 194 | #define _TIMER_CTRL_RSSCOIST_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 195 | #define TIMER_CTRL_RSSCOIST_DEFAULT (_TIMER_CTRL_RSSCOIST_DEFAULT << 29) /**< Shifted mode DEFAULT for TIMER_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 196 | |
Anna Bridge |
142:4eea097334d6 | 197 | /* Bit fields for TIMER CMD */ |
Anna Bridge |
142:4eea097334d6 | 198 | #define _TIMER_CMD_RESETVALUE 0x00000000UL /**< Default value for TIMER_CMD */ |
Anna Bridge |
142:4eea097334d6 | 199 | #define _TIMER_CMD_MASK 0x00000003UL /**< Mask for TIMER_CMD */ |
Anna Bridge |
142:4eea097334d6 | 200 | #define TIMER_CMD_START (0x1UL << 0) /**< Start Timer */ |
Anna Bridge |
142:4eea097334d6 | 201 | #define _TIMER_CMD_START_SHIFT 0 /**< Shift value for TIMER_START */ |
Anna Bridge |
142:4eea097334d6 | 202 | #define _TIMER_CMD_START_MASK 0x1UL /**< Bit mask for TIMER_START */ |
Anna Bridge |
142:4eea097334d6 | 203 | #define _TIMER_CMD_START_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_CMD */ |
Anna Bridge |
142:4eea097334d6 | 204 | #define TIMER_CMD_START_DEFAULT (_TIMER_CMD_START_DEFAULT << 0) /**< Shifted mode DEFAULT for TIMER_CMD */ |
Anna Bridge |
142:4eea097334d6 | 205 | #define TIMER_CMD_STOP (0x1UL << 1) /**< Stop Timer */ |
Anna Bridge |
142:4eea097334d6 | 206 | #define _TIMER_CMD_STOP_SHIFT 1 /**< Shift value for TIMER_STOP */ |
Anna Bridge |
142:4eea097334d6 | 207 | #define _TIMER_CMD_STOP_MASK 0x2UL /**< Bit mask for TIMER_STOP */ |
Anna Bridge |
142:4eea097334d6 | 208 | #define _TIMER_CMD_STOP_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_CMD */ |
Anna Bridge |
142:4eea097334d6 | 209 | #define TIMER_CMD_STOP_DEFAULT (_TIMER_CMD_STOP_DEFAULT << 1) /**< Shifted mode DEFAULT for TIMER_CMD */ |
Anna Bridge |
142:4eea097334d6 | 210 | |
Anna Bridge |
142:4eea097334d6 | 211 | /* Bit fields for TIMER STATUS */ |
Anna Bridge |
142:4eea097334d6 | 212 | #define _TIMER_STATUS_RESETVALUE 0x00000000UL /**< Default value for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 213 | #define _TIMER_STATUS_MASK 0x0F0F0F07UL /**< Mask for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 214 | #define TIMER_STATUS_RUNNING (0x1UL << 0) /**< Running */ |
Anna Bridge |
142:4eea097334d6 | 215 | #define _TIMER_STATUS_RUNNING_SHIFT 0 /**< Shift value for TIMER_RUNNING */ |
Anna Bridge |
142:4eea097334d6 | 216 | #define _TIMER_STATUS_RUNNING_MASK 0x1UL /**< Bit mask for TIMER_RUNNING */ |
Anna Bridge |
142:4eea097334d6 | 217 | #define _TIMER_STATUS_RUNNING_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 218 | #define TIMER_STATUS_RUNNING_DEFAULT (_TIMER_STATUS_RUNNING_DEFAULT << 0) /**< Shifted mode DEFAULT for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 219 | #define TIMER_STATUS_DIR (0x1UL << 1) /**< Direction */ |
Anna Bridge |
142:4eea097334d6 | 220 | #define _TIMER_STATUS_DIR_SHIFT 1 /**< Shift value for TIMER_DIR */ |
Anna Bridge |
142:4eea097334d6 | 221 | #define _TIMER_STATUS_DIR_MASK 0x2UL /**< Bit mask for TIMER_DIR */ |
Anna Bridge |
142:4eea097334d6 | 222 | #define _TIMER_STATUS_DIR_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 223 | #define _TIMER_STATUS_DIR_UP 0x00000000UL /**< Mode UP for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 224 | #define _TIMER_STATUS_DIR_DOWN 0x00000001UL /**< Mode DOWN for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 225 | #define TIMER_STATUS_DIR_DEFAULT (_TIMER_STATUS_DIR_DEFAULT << 1) /**< Shifted mode DEFAULT for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 226 | #define TIMER_STATUS_DIR_UP (_TIMER_STATUS_DIR_UP << 1) /**< Shifted mode UP for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 227 | #define TIMER_STATUS_DIR_DOWN (_TIMER_STATUS_DIR_DOWN << 1) /**< Shifted mode DOWN for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 228 | #define TIMER_STATUS_TOPBV (0x1UL << 2) /**< TOPB Valid */ |
Anna Bridge |
142:4eea097334d6 | 229 | #define _TIMER_STATUS_TOPBV_SHIFT 2 /**< Shift value for TIMER_TOPBV */ |
Anna Bridge |
142:4eea097334d6 | 230 | #define _TIMER_STATUS_TOPBV_MASK 0x4UL /**< Bit mask for TIMER_TOPBV */ |
Anna Bridge |
142:4eea097334d6 | 231 | #define _TIMER_STATUS_TOPBV_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 232 | #define TIMER_STATUS_TOPBV_DEFAULT (_TIMER_STATUS_TOPBV_DEFAULT << 2) /**< Shifted mode DEFAULT for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 233 | #define TIMER_STATUS_CCVBV0 (0x1UL << 8) /**< CC0 CCVB Valid */ |
Anna Bridge |
142:4eea097334d6 | 234 | #define _TIMER_STATUS_CCVBV0_SHIFT 8 /**< Shift value for TIMER_CCVBV0 */ |
Anna Bridge |
142:4eea097334d6 | 235 | #define _TIMER_STATUS_CCVBV0_MASK 0x100UL /**< Bit mask for TIMER_CCVBV0 */ |
Anna Bridge |
142:4eea097334d6 | 236 | #define _TIMER_STATUS_CCVBV0_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 237 | #define TIMER_STATUS_CCVBV0_DEFAULT (_TIMER_STATUS_CCVBV0_DEFAULT << 8) /**< Shifted mode DEFAULT for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 238 | #define TIMER_STATUS_CCVBV1 (0x1UL << 9) /**< CC1 CCVB Valid */ |
Anna Bridge |
142:4eea097334d6 | 239 | #define _TIMER_STATUS_CCVBV1_SHIFT 9 /**< Shift value for TIMER_CCVBV1 */ |
Anna Bridge |
142:4eea097334d6 | 240 | #define _TIMER_STATUS_CCVBV1_MASK 0x200UL /**< Bit mask for TIMER_CCVBV1 */ |
Anna Bridge |
142:4eea097334d6 | 241 | #define _TIMER_STATUS_CCVBV1_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 242 | #define TIMER_STATUS_CCVBV1_DEFAULT (_TIMER_STATUS_CCVBV1_DEFAULT << 9) /**< Shifted mode DEFAULT for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 243 | #define TIMER_STATUS_CCVBV2 (0x1UL << 10) /**< CC2 CCVB Valid */ |
Anna Bridge |
142:4eea097334d6 | 244 | #define _TIMER_STATUS_CCVBV2_SHIFT 10 /**< Shift value for TIMER_CCVBV2 */ |
Anna Bridge |
142:4eea097334d6 | 245 | #define _TIMER_STATUS_CCVBV2_MASK 0x400UL /**< Bit mask for TIMER_CCVBV2 */ |
Anna Bridge |
142:4eea097334d6 | 246 | #define _TIMER_STATUS_CCVBV2_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 247 | #define TIMER_STATUS_CCVBV2_DEFAULT (_TIMER_STATUS_CCVBV2_DEFAULT << 10) /**< Shifted mode DEFAULT for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 248 | #define TIMER_STATUS_CCVBV3 (0x1UL << 11) /**< CC3 CCVB Valid */ |
Anna Bridge |
142:4eea097334d6 | 249 | #define _TIMER_STATUS_CCVBV3_SHIFT 11 /**< Shift value for TIMER_CCVBV3 */ |
Anna Bridge |
142:4eea097334d6 | 250 | #define _TIMER_STATUS_CCVBV3_MASK 0x800UL /**< Bit mask for TIMER_CCVBV3 */ |
Anna Bridge |
142:4eea097334d6 | 251 | #define _TIMER_STATUS_CCVBV3_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 252 | #define TIMER_STATUS_CCVBV3_DEFAULT (_TIMER_STATUS_CCVBV3_DEFAULT << 11) /**< Shifted mode DEFAULT for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 253 | #define TIMER_STATUS_ICV0 (0x1UL << 16) /**< CC0 Input Capture Valid */ |
Anna Bridge |
142:4eea097334d6 | 254 | #define _TIMER_STATUS_ICV0_SHIFT 16 /**< Shift value for TIMER_ICV0 */ |
Anna Bridge |
142:4eea097334d6 | 255 | #define _TIMER_STATUS_ICV0_MASK 0x10000UL /**< Bit mask for TIMER_ICV0 */ |
Anna Bridge |
142:4eea097334d6 | 256 | #define _TIMER_STATUS_ICV0_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 257 | #define TIMER_STATUS_ICV0_DEFAULT (_TIMER_STATUS_ICV0_DEFAULT << 16) /**< Shifted mode DEFAULT for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 258 | #define TIMER_STATUS_ICV1 (0x1UL << 17) /**< CC1 Input Capture Valid */ |
Anna Bridge |
142:4eea097334d6 | 259 | #define _TIMER_STATUS_ICV1_SHIFT 17 /**< Shift value for TIMER_ICV1 */ |
Anna Bridge |
142:4eea097334d6 | 260 | #define _TIMER_STATUS_ICV1_MASK 0x20000UL /**< Bit mask for TIMER_ICV1 */ |
Anna Bridge |
142:4eea097334d6 | 261 | #define _TIMER_STATUS_ICV1_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 262 | #define TIMER_STATUS_ICV1_DEFAULT (_TIMER_STATUS_ICV1_DEFAULT << 17) /**< Shifted mode DEFAULT for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 263 | #define TIMER_STATUS_ICV2 (0x1UL << 18) /**< CC2 Input Capture Valid */ |
Anna Bridge |
142:4eea097334d6 | 264 | #define _TIMER_STATUS_ICV2_SHIFT 18 /**< Shift value for TIMER_ICV2 */ |
Anna Bridge |
142:4eea097334d6 | 265 | #define _TIMER_STATUS_ICV2_MASK 0x40000UL /**< Bit mask for TIMER_ICV2 */ |
Anna Bridge |
142:4eea097334d6 | 266 | #define _TIMER_STATUS_ICV2_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 267 | #define TIMER_STATUS_ICV2_DEFAULT (_TIMER_STATUS_ICV2_DEFAULT << 18) /**< Shifted mode DEFAULT for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 268 | #define TIMER_STATUS_ICV3 (0x1UL << 19) /**< CC3 Input Capture Valid */ |
Anna Bridge |
142:4eea097334d6 | 269 | #define _TIMER_STATUS_ICV3_SHIFT 19 /**< Shift value for TIMER_ICV3 */ |
Anna Bridge |
142:4eea097334d6 | 270 | #define _TIMER_STATUS_ICV3_MASK 0x80000UL /**< Bit mask for TIMER_ICV3 */ |
Anna Bridge |
142:4eea097334d6 | 271 | #define _TIMER_STATUS_ICV3_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 272 | #define TIMER_STATUS_ICV3_DEFAULT (_TIMER_STATUS_ICV3_DEFAULT << 19) /**< Shifted mode DEFAULT for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 273 | #define TIMER_STATUS_CCPOL0 (0x1UL << 24) /**< CC0 Polarity */ |
Anna Bridge |
142:4eea097334d6 | 274 | #define _TIMER_STATUS_CCPOL0_SHIFT 24 /**< Shift value for TIMER_CCPOL0 */ |
Anna Bridge |
142:4eea097334d6 | 275 | #define _TIMER_STATUS_CCPOL0_MASK 0x1000000UL /**< Bit mask for TIMER_CCPOL0 */ |
Anna Bridge |
142:4eea097334d6 | 276 | #define _TIMER_STATUS_CCPOL0_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 277 | #define _TIMER_STATUS_CCPOL0_LOWRISE 0x00000000UL /**< Mode LOWRISE for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 278 | #define _TIMER_STATUS_CCPOL0_HIGHFALL 0x00000001UL /**< Mode HIGHFALL for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 279 | #define TIMER_STATUS_CCPOL0_DEFAULT (_TIMER_STATUS_CCPOL0_DEFAULT << 24) /**< Shifted mode DEFAULT for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 280 | #define TIMER_STATUS_CCPOL0_LOWRISE (_TIMER_STATUS_CCPOL0_LOWRISE << 24) /**< Shifted mode LOWRISE for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 281 | #define TIMER_STATUS_CCPOL0_HIGHFALL (_TIMER_STATUS_CCPOL0_HIGHFALL << 24) /**< Shifted mode HIGHFALL for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 282 | #define TIMER_STATUS_CCPOL1 (0x1UL << 25) /**< CC1 Polarity */ |
Anna Bridge |
142:4eea097334d6 | 283 | #define _TIMER_STATUS_CCPOL1_SHIFT 25 /**< Shift value for TIMER_CCPOL1 */ |
Anna Bridge |
142:4eea097334d6 | 284 | #define _TIMER_STATUS_CCPOL1_MASK 0x2000000UL /**< Bit mask for TIMER_CCPOL1 */ |
Anna Bridge |
142:4eea097334d6 | 285 | #define _TIMER_STATUS_CCPOL1_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 286 | #define _TIMER_STATUS_CCPOL1_LOWRISE 0x00000000UL /**< Mode LOWRISE for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 287 | #define _TIMER_STATUS_CCPOL1_HIGHFALL 0x00000001UL /**< Mode HIGHFALL for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 288 | #define TIMER_STATUS_CCPOL1_DEFAULT (_TIMER_STATUS_CCPOL1_DEFAULT << 25) /**< Shifted mode DEFAULT for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 289 | #define TIMER_STATUS_CCPOL1_LOWRISE (_TIMER_STATUS_CCPOL1_LOWRISE << 25) /**< Shifted mode LOWRISE for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 290 | #define TIMER_STATUS_CCPOL1_HIGHFALL (_TIMER_STATUS_CCPOL1_HIGHFALL << 25) /**< Shifted mode HIGHFALL for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 291 | #define TIMER_STATUS_CCPOL2 (0x1UL << 26) /**< CC2 Polarity */ |
Anna Bridge |
142:4eea097334d6 | 292 | #define _TIMER_STATUS_CCPOL2_SHIFT 26 /**< Shift value for TIMER_CCPOL2 */ |
Anna Bridge |
142:4eea097334d6 | 293 | #define _TIMER_STATUS_CCPOL2_MASK 0x4000000UL /**< Bit mask for TIMER_CCPOL2 */ |
Anna Bridge |
142:4eea097334d6 | 294 | #define _TIMER_STATUS_CCPOL2_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 295 | #define _TIMER_STATUS_CCPOL2_LOWRISE 0x00000000UL /**< Mode LOWRISE for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 296 | #define _TIMER_STATUS_CCPOL2_HIGHFALL 0x00000001UL /**< Mode HIGHFALL for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 297 | #define TIMER_STATUS_CCPOL2_DEFAULT (_TIMER_STATUS_CCPOL2_DEFAULT << 26) /**< Shifted mode DEFAULT for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 298 | #define TIMER_STATUS_CCPOL2_LOWRISE (_TIMER_STATUS_CCPOL2_LOWRISE << 26) /**< Shifted mode LOWRISE for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 299 | #define TIMER_STATUS_CCPOL2_HIGHFALL (_TIMER_STATUS_CCPOL2_HIGHFALL << 26) /**< Shifted mode HIGHFALL for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 300 | #define TIMER_STATUS_CCPOL3 (0x1UL << 27) /**< CC3 Polarity */ |
Anna Bridge |
142:4eea097334d6 | 301 | #define _TIMER_STATUS_CCPOL3_SHIFT 27 /**< Shift value for TIMER_CCPOL3 */ |
Anna Bridge |
142:4eea097334d6 | 302 | #define _TIMER_STATUS_CCPOL3_MASK 0x8000000UL /**< Bit mask for TIMER_CCPOL3 */ |
Anna Bridge |
142:4eea097334d6 | 303 | #define _TIMER_STATUS_CCPOL3_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 304 | #define _TIMER_STATUS_CCPOL3_LOWRISE 0x00000000UL /**< Mode LOWRISE for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 305 | #define _TIMER_STATUS_CCPOL3_HIGHFALL 0x00000001UL /**< Mode HIGHFALL for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 306 | #define TIMER_STATUS_CCPOL3_DEFAULT (_TIMER_STATUS_CCPOL3_DEFAULT << 27) /**< Shifted mode DEFAULT for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 307 | #define TIMER_STATUS_CCPOL3_LOWRISE (_TIMER_STATUS_CCPOL3_LOWRISE << 27) /**< Shifted mode LOWRISE for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 308 | #define TIMER_STATUS_CCPOL3_HIGHFALL (_TIMER_STATUS_CCPOL3_HIGHFALL << 27) /**< Shifted mode HIGHFALL for TIMER_STATUS */ |
Anna Bridge |
142:4eea097334d6 | 309 | |
Anna Bridge |
142:4eea097334d6 | 310 | /* Bit fields for TIMER IF */ |
Anna Bridge |
142:4eea097334d6 | 311 | #define _TIMER_IF_RESETVALUE 0x00000000UL /**< Default value for TIMER_IF */ |
Anna Bridge |
142:4eea097334d6 | 312 | #define _TIMER_IF_MASK 0x00000FF7UL /**< Mask for TIMER_IF */ |
Anna Bridge |
142:4eea097334d6 | 313 | #define TIMER_IF_OF (0x1UL << 0) /**< Overflow Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 314 | #define _TIMER_IF_OF_SHIFT 0 /**< Shift value for TIMER_OF */ |
Anna Bridge |
142:4eea097334d6 | 315 | #define _TIMER_IF_OF_MASK 0x1UL /**< Bit mask for TIMER_OF */ |
Anna Bridge |
142:4eea097334d6 | 316 | #define _TIMER_IF_OF_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IF */ |
Anna Bridge |
142:4eea097334d6 | 317 | #define TIMER_IF_OF_DEFAULT (_TIMER_IF_OF_DEFAULT << 0) /**< Shifted mode DEFAULT for TIMER_IF */ |
Anna Bridge |
142:4eea097334d6 | 318 | #define TIMER_IF_UF (0x1UL << 1) /**< Underflow Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 319 | #define _TIMER_IF_UF_SHIFT 1 /**< Shift value for TIMER_UF */ |
Anna Bridge |
142:4eea097334d6 | 320 | #define _TIMER_IF_UF_MASK 0x2UL /**< Bit mask for TIMER_UF */ |
Anna Bridge |
142:4eea097334d6 | 321 | #define _TIMER_IF_UF_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IF */ |
Anna Bridge |
142:4eea097334d6 | 322 | #define TIMER_IF_UF_DEFAULT (_TIMER_IF_UF_DEFAULT << 1) /**< Shifted mode DEFAULT for TIMER_IF */ |
Anna Bridge |
142:4eea097334d6 | 323 | #define TIMER_IF_DIRCHG (0x1UL << 2) /**< Direction Change Detect Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 324 | #define _TIMER_IF_DIRCHG_SHIFT 2 /**< Shift value for TIMER_DIRCHG */ |
Anna Bridge |
142:4eea097334d6 | 325 | #define _TIMER_IF_DIRCHG_MASK 0x4UL /**< Bit mask for TIMER_DIRCHG */ |
Anna Bridge |
142:4eea097334d6 | 326 | #define _TIMER_IF_DIRCHG_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IF */ |
Anna Bridge |
142:4eea097334d6 | 327 | #define TIMER_IF_DIRCHG_DEFAULT (_TIMER_IF_DIRCHG_DEFAULT << 2) /**< Shifted mode DEFAULT for TIMER_IF */ |
Anna Bridge |
142:4eea097334d6 | 328 | #define TIMER_IF_CC0 (0x1UL << 4) /**< CC Channel 0 Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 329 | #define _TIMER_IF_CC0_SHIFT 4 /**< Shift value for TIMER_CC0 */ |
Anna Bridge |
142:4eea097334d6 | 330 | #define _TIMER_IF_CC0_MASK 0x10UL /**< Bit mask for TIMER_CC0 */ |
Anna Bridge |
142:4eea097334d6 | 331 | #define _TIMER_IF_CC0_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IF */ |
Anna Bridge |
142:4eea097334d6 | 332 | #define TIMER_IF_CC0_DEFAULT (_TIMER_IF_CC0_DEFAULT << 4) /**< Shifted mode DEFAULT for TIMER_IF */ |
Anna Bridge |
142:4eea097334d6 | 333 | #define TIMER_IF_CC1 (0x1UL << 5) /**< CC Channel 1 Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 334 | #define _TIMER_IF_CC1_SHIFT 5 /**< Shift value for TIMER_CC1 */ |
Anna Bridge |
142:4eea097334d6 | 335 | #define _TIMER_IF_CC1_MASK 0x20UL /**< Bit mask for TIMER_CC1 */ |
Anna Bridge |
142:4eea097334d6 | 336 | #define _TIMER_IF_CC1_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IF */ |
Anna Bridge |
142:4eea097334d6 | 337 | #define TIMER_IF_CC1_DEFAULT (_TIMER_IF_CC1_DEFAULT << 5) /**< Shifted mode DEFAULT for TIMER_IF */ |
Anna Bridge |
142:4eea097334d6 | 338 | #define TIMER_IF_CC2 (0x1UL << 6) /**< CC Channel 2 Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 339 | #define _TIMER_IF_CC2_SHIFT 6 /**< Shift value for TIMER_CC2 */ |
Anna Bridge |
142:4eea097334d6 | 340 | #define _TIMER_IF_CC2_MASK 0x40UL /**< Bit mask for TIMER_CC2 */ |
Anna Bridge |
142:4eea097334d6 | 341 | #define _TIMER_IF_CC2_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IF */ |
Anna Bridge |
142:4eea097334d6 | 342 | #define TIMER_IF_CC2_DEFAULT (_TIMER_IF_CC2_DEFAULT << 6) /**< Shifted mode DEFAULT for TIMER_IF */ |
Anna Bridge |
142:4eea097334d6 | 343 | #define TIMER_IF_CC3 (0x1UL << 7) /**< CC Channel 3 Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 344 | #define _TIMER_IF_CC3_SHIFT 7 /**< Shift value for TIMER_CC3 */ |
Anna Bridge |
142:4eea097334d6 | 345 | #define _TIMER_IF_CC3_MASK 0x80UL /**< Bit mask for TIMER_CC3 */ |
Anna Bridge |
142:4eea097334d6 | 346 | #define _TIMER_IF_CC3_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IF */ |
Anna Bridge |
142:4eea097334d6 | 347 | #define TIMER_IF_CC3_DEFAULT (_TIMER_IF_CC3_DEFAULT << 7) /**< Shifted mode DEFAULT for TIMER_IF */ |
Anna Bridge |
142:4eea097334d6 | 348 | #define TIMER_IF_ICBOF0 (0x1UL << 8) /**< CC Channel 0 Input Capture Buffer Overflow Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 349 | #define _TIMER_IF_ICBOF0_SHIFT 8 /**< Shift value for TIMER_ICBOF0 */ |
Anna Bridge |
142:4eea097334d6 | 350 | #define _TIMER_IF_ICBOF0_MASK 0x100UL /**< Bit mask for TIMER_ICBOF0 */ |
Anna Bridge |
142:4eea097334d6 | 351 | #define _TIMER_IF_ICBOF0_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IF */ |
Anna Bridge |
142:4eea097334d6 | 352 | #define TIMER_IF_ICBOF0_DEFAULT (_TIMER_IF_ICBOF0_DEFAULT << 8) /**< Shifted mode DEFAULT for TIMER_IF */ |
Anna Bridge |
142:4eea097334d6 | 353 | #define TIMER_IF_ICBOF1 (0x1UL << 9) /**< CC Channel 1 Input Capture Buffer Overflow Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 354 | #define _TIMER_IF_ICBOF1_SHIFT 9 /**< Shift value for TIMER_ICBOF1 */ |
Anna Bridge |
142:4eea097334d6 | 355 | #define _TIMER_IF_ICBOF1_MASK 0x200UL /**< Bit mask for TIMER_ICBOF1 */ |
Anna Bridge |
142:4eea097334d6 | 356 | #define _TIMER_IF_ICBOF1_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IF */ |
Anna Bridge |
142:4eea097334d6 | 357 | #define TIMER_IF_ICBOF1_DEFAULT (_TIMER_IF_ICBOF1_DEFAULT << 9) /**< Shifted mode DEFAULT for TIMER_IF */ |
Anna Bridge |
142:4eea097334d6 | 358 | #define TIMER_IF_ICBOF2 (0x1UL << 10) /**< CC Channel 2 Input Capture Buffer Overflow Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 359 | #define _TIMER_IF_ICBOF2_SHIFT 10 /**< Shift value for TIMER_ICBOF2 */ |
Anna Bridge |
142:4eea097334d6 | 360 | #define _TIMER_IF_ICBOF2_MASK 0x400UL /**< Bit mask for TIMER_ICBOF2 */ |
Anna Bridge |
142:4eea097334d6 | 361 | #define _TIMER_IF_ICBOF2_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IF */ |
Anna Bridge |
142:4eea097334d6 | 362 | #define TIMER_IF_ICBOF2_DEFAULT (_TIMER_IF_ICBOF2_DEFAULT << 10) /**< Shifted mode DEFAULT for TIMER_IF */ |
Anna Bridge |
142:4eea097334d6 | 363 | #define TIMER_IF_ICBOF3 (0x1UL << 11) /**< CC Channel 3 Input Capture Buffer Overflow Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 364 | #define _TIMER_IF_ICBOF3_SHIFT 11 /**< Shift value for TIMER_ICBOF3 */ |
Anna Bridge |
142:4eea097334d6 | 365 | #define _TIMER_IF_ICBOF3_MASK 0x800UL /**< Bit mask for TIMER_ICBOF3 */ |
Anna Bridge |
142:4eea097334d6 | 366 | #define _TIMER_IF_ICBOF3_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IF */ |
Anna Bridge |
142:4eea097334d6 | 367 | #define TIMER_IF_ICBOF3_DEFAULT (_TIMER_IF_ICBOF3_DEFAULT << 11) /**< Shifted mode DEFAULT for TIMER_IF */ |
Anna Bridge |
142:4eea097334d6 | 368 | |
Anna Bridge |
142:4eea097334d6 | 369 | /* Bit fields for TIMER IFS */ |
Anna Bridge |
142:4eea097334d6 | 370 | #define _TIMER_IFS_RESETVALUE 0x00000000UL /**< Default value for TIMER_IFS */ |
Anna Bridge |
142:4eea097334d6 | 371 | #define _TIMER_IFS_MASK 0x00000FF7UL /**< Mask for TIMER_IFS */ |
Anna Bridge |
142:4eea097334d6 | 372 | #define TIMER_IFS_OF (0x1UL << 0) /**< Set OF Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 373 | #define _TIMER_IFS_OF_SHIFT 0 /**< Shift value for TIMER_OF */ |
Anna Bridge |
142:4eea097334d6 | 374 | #define _TIMER_IFS_OF_MASK 0x1UL /**< Bit mask for TIMER_OF */ |
Anna Bridge |
142:4eea097334d6 | 375 | #define _TIMER_IFS_OF_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IFS */ |
Anna Bridge |
142:4eea097334d6 | 376 | #define TIMER_IFS_OF_DEFAULT (_TIMER_IFS_OF_DEFAULT << 0) /**< Shifted mode DEFAULT for TIMER_IFS */ |
Anna Bridge |
142:4eea097334d6 | 377 | #define TIMER_IFS_UF (0x1UL << 1) /**< Set UF Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 378 | #define _TIMER_IFS_UF_SHIFT 1 /**< Shift value for TIMER_UF */ |
Anna Bridge |
142:4eea097334d6 | 379 | #define _TIMER_IFS_UF_MASK 0x2UL /**< Bit mask for TIMER_UF */ |
Anna Bridge |
142:4eea097334d6 | 380 | #define _TIMER_IFS_UF_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IFS */ |
Anna Bridge |
142:4eea097334d6 | 381 | #define TIMER_IFS_UF_DEFAULT (_TIMER_IFS_UF_DEFAULT << 1) /**< Shifted mode DEFAULT for TIMER_IFS */ |
Anna Bridge |
142:4eea097334d6 | 382 | #define TIMER_IFS_DIRCHG (0x1UL << 2) /**< Set DIRCHG Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 383 | #define _TIMER_IFS_DIRCHG_SHIFT 2 /**< Shift value for TIMER_DIRCHG */ |
Anna Bridge |
142:4eea097334d6 | 384 | #define _TIMER_IFS_DIRCHG_MASK 0x4UL /**< Bit mask for TIMER_DIRCHG */ |
Anna Bridge |
142:4eea097334d6 | 385 | #define _TIMER_IFS_DIRCHG_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IFS */ |
Anna Bridge |
142:4eea097334d6 | 386 | #define TIMER_IFS_DIRCHG_DEFAULT (_TIMER_IFS_DIRCHG_DEFAULT << 2) /**< Shifted mode DEFAULT for TIMER_IFS */ |
Anna Bridge |
142:4eea097334d6 | 387 | #define TIMER_IFS_CC0 (0x1UL << 4) /**< Set CC0 Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 388 | #define _TIMER_IFS_CC0_SHIFT 4 /**< Shift value for TIMER_CC0 */ |
Anna Bridge |
142:4eea097334d6 | 389 | #define _TIMER_IFS_CC0_MASK 0x10UL /**< Bit mask for TIMER_CC0 */ |
Anna Bridge |
142:4eea097334d6 | 390 | #define _TIMER_IFS_CC0_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IFS */ |
Anna Bridge |
142:4eea097334d6 | 391 | #define TIMER_IFS_CC0_DEFAULT (_TIMER_IFS_CC0_DEFAULT << 4) /**< Shifted mode DEFAULT for TIMER_IFS */ |
Anna Bridge |
142:4eea097334d6 | 392 | #define TIMER_IFS_CC1 (0x1UL << 5) /**< Set CC1 Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 393 | #define _TIMER_IFS_CC1_SHIFT 5 /**< Shift value for TIMER_CC1 */ |
Anna Bridge |
142:4eea097334d6 | 394 | #define _TIMER_IFS_CC1_MASK 0x20UL /**< Bit mask for TIMER_CC1 */ |
Anna Bridge |
142:4eea097334d6 | 395 | #define _TIMER_IFS_CC1_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IFS */ |
Anna Bridge |
142:4eea097334d6 | 396 | #define TIMER_IFS_CC1_DEFAULT (_TIMER_IFS_CC1_DEFAULT << 5) /**< Shifted mode DEFAULT for TIMER_IFS */ |
Anna Bridge |
142:4eea097334d6 | 397 | #define TIMER_IFS_CC2 (0x1UL << 6) /**< Set CC2 Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 398 | #define _TIMER_IFS_CC2_SHIFT 6 /**< Shift value for TIMER_CC2 */ |
Anna Bridge |
142:4eea097334d6 | 399 | #define _TIMER_IFS_CC2_MASK 0x40UL /**< Bit mask for TIMER_CC2 */ |
Anna Bridge |
142:4eea097334d6 | 400 | #define _TIMER_IFS_CC2_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IFS */ |
Anna Bridge |
142:4eea097334d6 | 401 | #define TIMER_IFS_CC2_DEFAULT (_TIMER_IFS_CC2_DEFAULT << 6) /**< Shifted mode DEFAULT for TIMER_IFS */ |
Anna Bridge |
142:4eea097334d6 | 402 | #define TIMER_IFS_CC3 (0x1UL << 7) /**< Set CC3 Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 403 | #define _TIMER_IFS_CC3_SHIFT 7 /**< Shift value for TIMER_CC3 */ |
Anna Bridge |
142:4eea097334d6 | 404 | #define _TIMER_IFS_CC3_MASK 0x80UL /**< Bit mask for TIMER_CC3 */ |
Anna Bridge |
142:4eea097334d6 | 405 | #define _TIMER_IFS_CC3_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IFS */ |
Anna Bridge |
142:4eea097334d6 | 406 | #define TIMER_IFS_CC3_DEFAULT (_TIMER_IFS_CC3_DEFAULT << 7) /**< Shifted mode DEFAULT for TIMER_IFS */ |
Anna Bridge |
142:4eea097334d6 | 407 | #define TIMER_IFS_ICBOF0 (0x1UL << 8) /**< Set ICBOF0 Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 408 | #define _TIMER_IFS_ICBOF0_SHIFT 8 /**< Shift value for TIMER_ICBOF0 */ |
Anna Bridge |
142:4eea097334d6 | 409 | #define _TIMER_IFS_ICBOF0_MASK 0x100UL /**< Bit mask for TIMER_ICBOF0 */ |
Anna Bridge |
142:4eea097334d6 | 410 | #define _TIMER_IFS_ICBOF0_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IFS */ |
Anna Bridge |
142:4eea097334d6 | 411 | #define TIMER_IFS_ICBOF0_DEFAULT (_TIMER_IFS_ICBOF0_DEFAULT << 8) /**< Shifted mode DEFAULT for TIMER_IFS */ |
Anna Bridge |
142:4eea097334d6 | 412 | #define TIMER_IFS_ICBOF1 (0x1UL << 9) /**< Set ICBOF1 Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 413 | #define _TIMER_IFS_ICBOF1_SHIFT 9 /**< Shift value for TIMER_ICBOF1 */ |
Anna Bridge |
142:4eea097334d6 | 414 | #define _TIMER_IFS_ICBOF1_MASK 0x200UL /**< Bit mask for TIMER_ICBOF1 */ |
Anna Bridge |
142:4eea097334d6 | 415 | #define _TIMER_IFS_ICBOF1_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IFS */ |
Anna Bridge |
142:4eea097334d6 | 416 | #define TIMER_IFS_ICBOF1_DEFAULT (_TIMER_IFS_ICBOF1_DEFAULT << 9) /**< Shifted mode DEFAULT for TIMER_IFS */ |
Anna Bridge |
142:4eea097334d6 | 417 | #define TIMER_IFS_ICBOF2 (0x1UL << 10) /**< Set ICBOF2 Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 418 | #define _TIMER_IFS_ICBOF2_SHIFT 10 /**< Shift value for TIMER_ICBOF2 */ |
Anna Bridge |
142:4eea097334d6 | 419 | #define _TIMER_IFS_ICBOF2_MASK 0x400UL /**< Bit mask for TIMER_ICBOF2 */ |
Anna Bridge |
142:4eea097334d6 | 420 | #define _TIMER_IFS_ICBOF2_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IFS */ |
Anna Bridge |
142:4eea097334d6 | 421 | #define TIMER_IFS_ICBOF2_DEFAULT (_TIMER_IFS_ICBOF2_DEFAULT << 10) /**< Shifted mode DEFAULT for TIMER_IFS */ |
Anna Bridge |
142:4eea097334d6 | 422 | #define TIMER_IFS_ICBOF3 (0x1UL << 11) /**< Set ICBOF3 Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 423 | #define _TIMER_IFS_ICBOF3_SHIFT 11 /**< Shift value for TIMER_ICBOF3 */ |
Anna Bridge |
142:4eea097334d6 | 424 | #define _TIMER_IFS_ICBOF3_MASK 0x800UL /**< Bit mask for TIMER_ICBOF3 */ |
Anna Bridge |
142:4eea097334d6 | 425 | #define _TIMER_IFS_ICBOF3_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IFS */ |
Anna Bridge |
142:4eea097334d6 | 426 | #define TIMER_IFS_ICBOF3_DEFAULT (_TIMER_IFS_ICBOF3_DEFAULT << 11) /**< Shifted mode DEFAULT for TIMER_IFS */ |
Anna Bridge |
142:4eea097334d6 | 427 | |
Anna Bridge |
142:4eea097334d6 | 428 | /* Bit fields for TIMER IFC */ |
Anna Bridge |
142:4eea097334d6 | 429 | #define _TIMER_IFC_RESETVALUE 0x00000000UL /**< Default value for TIMER_IFC */ |
Anna Bridge |
142:4eea097334d6 | 430 | #define _TIMER_IFC_MASK 0x00000FF7UL /**< Mask for TIMER_IFC */ |
Anna Bridge |
142:4eea097334d6 | 431 | #define TIMER_IFC_OF (0x1UL << 0) /**< Clear OF Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 432 | #define _TIMER_IFC_OF_SHIFT 0 /**< Shift value for TIMER_OF */ |
Anna Bridge |
142:4eea097334d6 | 433 | #define _TIMER_IFC_OF_MASK 0x1UL /**< Bit mask for TIMER_OF */ |
Anna Bridge |
142:4eea097334d6 | 434 | #define _TIMER_IFC_OF_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IFC */ |
Anna Bridge |
142:4eea097334d6 | 435 | #define TIMER_IFC_OF_DEFAULT (_TIMER_IFC_OF_DEFAULT << 0) /**< Shifted mode DEFAULT for TIMER_IFC */ |
Anna Bridge |
142:4eea097334d6 | 436 | #define TIMER_IFC_UF (0x1UL << 1) /**< Clear UF Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 437 | #define _TIMER_IFC_UF_SHIFT 1 /**< Shift value for TIMER_UF */ |
Anna Bridge |
142:4eea097334d6 | 438 | #define _TIMER_IFC_UF_MASK 0x2UL /**< Bit mask for TIMER_UF */ |
Anna Bridge |
142:4eea097334d6 | 439 | #define _TIMER_IFC_UF_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IFC */ |
Anna Bridge |
142:4eea097334d6 | 440 | #define TIMER_IFC_UF_DEFAULT (_TIMER_IFC_UF_DEFAULT << 1) /**< Shifted mode DEFAULT for TIMER_IFC */ |
Anna Bridge |
142:4eea097334d6 | 441 | #define TIMER_IFC_DIRCHG (0x1UL << 2) /**< Clear DIRCHG Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 442 | #define _TIMER_IFC_DIRCHG_SHIFT 2 /**< Shift value for TIMER_DIRCHG */ |
Anna Bridge |
142:4eea097334d6 | 443 | #define _TIMER_IFC_DIRCHG_MASK 0x4UL /**< Bit mask for TIMER_DIRCHG */ |
Anna Bridge |
142:4eea097334d6 | 444 | #define _TIMER_IFC_DIRCHG_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IFC */ |
Anna Bridge |
142:4eea097334d6 | 445 | #define TIMER_IFC_DIRCHG_DEFAULT (_TIMER_IFC_DIRCHG_DEFAULT << 2) /**< Shifted mode DEFAULT for TIMER_IFC */ |
Anna Bridge |
142:4eea097334d6 | 446 | #define TIMER_IFC_CC0 (0x1UL << 4) /**< Clear CC0 Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 447 | #define _TIMER_IFC_CC0_SHIFT 4 /**< Shift value for TIMER_CC0 */ |
Anna Bridge |
142:4eea097334d6 | 448 | #define _TIMER_IFC_CC0_MASK 0x10UL /**< Bit mask for TIMER_CC0 */ |
Anna Bridge |
142:4eea097334d6 | 449 | #define _TIMER_IFC_CC0_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IFC */ |
Anna Bridge |
142:4eea097334d6 | 450 | #define TIMER_IFC_CC0_DEFAULT (_TIMER_IFC_CC0_DEFAULT << 4) /**< Shifted mode DEFAULT for TIMER_IFC */ |
Anna Bridge |
142:4eea097334d6 | 451 | #define TIMER_IFC_CC1 (0x1UL << 5) /**< Clear CC1 Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 452 | #define _TIMER_IFC_CC1_SHIFT 5 /**< Shift value for TIMER_CC1 */ |
Anna Bridge |
142:4eea097334d6 | 453 | #define _TIMER_IFC_CC1_MASK 0x20UL /**< Bit mask for TIMER_CC1 */ |
Anna Bridge |
142:4eea097334d6 | 454 | #define _TIMER_IFC_CC1_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IFC */ |
Anna Bridge |
142:4eea097334d6 | 455 | #define TIMER_IFC_CC1_DEFAULT (_TIMER_IFC_CC1_DEFAULT << 5) /**< Shifted mode DEFAULT for TIMER_IFC */ |
Anna Bridge |
142:4eea097334d6 | 456 | #define TIMER_IFC_CC2 (0x1UL << 6) /**< Clear CC2 Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 457 | #define _TIMER_IFC_CC2_SHIFT 6 /**< Shift value for TIMER_CC2 */ |
Anna Bridge |
142:4eea097334d6 | 458 | #define _TIMER_IFC_CC2_MASK 0x40UL /**< Bit mask for TIMER_CC2 */ |
Anna Bridge |
142:4eea097334d6 | 459 | #define _TIMER_IFC_CC2_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IFC */ |
Anna Bridge |
142:4eea097334d6 | 460 | #define TIMER_IFC_CC2_DEFAULT (_TIMER_IFC_CC2_DEFAULT << 6) /**< Shifted mode DEFAULT for TIMER_IFC */ |
Anna Bridge |
142:4eea097334d6 | 461 | #define TIMER_IFC_CC3 (0x1UL << 7) /**< Clear CC3 Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 462 | #define _TIMER_IFC_CC3_SHIFT 7 /**< Shift value for TIMER_CC3 */ |
Anna Bridge |
142:4eea097334d6 | 463 | #define _TIMER_IFC_CC3_MASK 0x80UL /**< Bit mask for TIMER_CC3 */ |
Anna Bridge |
142:4eea097334d6 | 464 | #define _TIMER_IFC_CC3_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IFC */ |
Anna Bridge |
142:4eea097334d6 | 465 | #define TIMER_IFC_CC3_DEFAULT (_TIMER_IFC_CC3_DEFAULT << 7) /**< Shifted mode DEFAULT for TIMER_IFC */ |
Anna Bridge |
142:4eea097334d6 | 466 | #define TIMER_IFC_ICBOF0 (0x1UL << 8) /**< Clear ICBOF0 Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 467 | #define _TIMER_IFC_ICBOF0_SHIFT 8 /**< Shift value for TIMER_ICBOF0 */ |
Anna Bridge |
142:4eea097334d6 | 468 | #define _TIMER_IFC_ICBOF0_MASK 0x100UL /**< Bit mask for TIMER_ICBOF0 */ |
Anna Bridge |
142:4eea097334d6 | 469 | #define _TIMER_IFC_ICBOF0_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IFC */ |
Anna Bridge |
142:4eea097334d6 | 470 | #define TIMER_IFC_ICBOF0_DEFAULT (_TIMER_IFC_ICBOF0_DEFAULT << 8) /**< Shifted mode DEFAULT for TIMER_IFC */ |
Anna Bridge |
142:4eea097334d6 | 471 | #define TIMER_IFC_ICBOF1 (0x1UL << 9) /**< Clear ICBOF1 Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 472 | #define _TIMER_IFC_ICBOF1_SHIFT 9 /**< Shift value for TIMER_ICBOF1 */ |
Anna Bridge |
142:4eea097334d6 | 473 | #define _TIMER_IFC_ICBOF1_MASK 0x200UL /**< Bit mask for TIMER_ICBOF1 */ |
Anna Bridge |
142:4eea097334d6 | 474 | #define _TIMER_IFC_ICBOF1_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IFC */ |
Anna Bridge |
142:4eea097334d6 | 475 | #define TIMER_IFC_ICBOF1_DEFAULT (_TIMER_IFC_ICBOF1_DEFAULT << 9) /**< Shifted mode DEFAULT for TIMER_IFC */ |
Anna Bridge |
142:4eea097334d6 | 476 | #define TIMER_IFC_ICBOF2 (0x1UL << 10) /**< Clear ICBOF2 Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 477 | #define _TIMER_IFC_ICBOF2_SHIFT 10 /**< Shift value for TIMER_ICBOF2 */ |
Anna Bridge |
142:4eea097334d6 | 478 | #define _TIMER_IFC_ICBOF2_MASK 0x400UL /**< Bit mask for TIMER_ICBOF2 */ |
Anna Bridge |
142:4eea097334d6 | 479 | #define _TIMER_IFC_ICBOF2_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IFC */ |
Anna Bridge |
142:4eea097334d6 | 480 | #define TIMER_IFC_ICBOF2_DEFAULT (_TIMER_IFC_ICBOF2_DEFAULT << 10) /**< Shifted mode DEFAULT for TIMER_IFC */ |
Anna Bridge |
142:4eea097334d6 | 481 | #define TIMER_IFC_ICBOF3 (0x1UL << 11) /**< Clear ICBOF3 Interrupt Flag */ |
Anna Bridge |
142:4eea097334d6 | 482 | #define _TIMER_IFC_ICBOF3_SHIFT 11 /**< Shift value for TIMER_ICBOF3 */ |
Anna Bridge |
142:4eea097334d6 | 483 | #define _TIMER_IFC_ICBOF3_MASK 0x800UL /**< Bit mask for TIMER_ICBOF3 */ |
Anna Bridge |
142:4eea097334d6 | 484 | #define _TIMER_IFC_ICBOF3_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IFC */ |
Anna Bridge |
142:4eea097334d6 | 485 | #define TIMER_IFC_ICBOF3_DEFAULT (_TIMER_IFC_ICBOF3_DEFAULT << 11) /**< Shifted mode DEFAULT for TIMER_IFC */ |
Anna Bridge |
142:4eea097334d6 | 486 | |
Anna Bridge |
142:4eea097334d6 | 487 | /* Bit fields for TIMER IEN */ |
Anna Bridge |
142:4eea097334d6 | 488 | #define _TIMER_IEN_RESETVALUE 0x00000000UL /**< Default value for TIMER_IEN */ |
Anna Bridge |
142:4eea097334d6 | 489 | #define _TIMER_IEN_MASK 0x00000FF7UL /**< Mask for TIMER_IEN */ |
Anna Bridge |
142:4eea097334d6 | 490 | #define TIMER_IEN_OF (0x1UL << 0) /**< OF Interrupt Enable */ |
Anna Bridge |
142:4eea097334d6 | 491 | #define _TIMER_IEN_OF_SHIFT 0 /**< Shift value for TIMER_OF */ |
Anna Bridge |
142:4eea097334d6 | 492 | #define _TIMER_IEN_OF_MASK 0x1UL /**< Bit mask for TIMER_OF */ |
Anna Bridge |
142:4eea097334d6 | 493 | #define _TIMER_IEN_OF_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IEN */ |
Anna Bridge |
142:4eea097334d6 | 494 | #define TIMER_IEN_OF_DEFAULT (_TIMER_IEN_OF_DEFAULT << 0) /**< Shifted mode DEFAULT for TIMER_IEN */ |
Anna Bridge |
142:4eea097334d6 | 495 | #define TIMER_IEN_UF (0x1UL << 1) /**< UF Interrupt Enable */ |
Anna Bridge |
142:4eea097334d6 | 496 | #define _TIMER_IEN_UF_SHIFT 1 /**< Shift value for TIMER_UF */ |
Anna Bridge |
142:4eea097334d6 | 497 | #define _TIMER_IEN_UF_MASK 0x2UL /**< Bit mask for TIMER_UF */ |
Anna Bridge |
142:4eea097334d6 | 498 | #define _TIMER_IEN_UF_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IEN */ |
Anna Bridge |
142:4eea097334d6 | 499 | #define TIMER_IEN_UF_DEFAULT (_TIMER_IEN_UF_DEFAULT << 1) /**< Shifted mode DEFAULT for TIMER_IEN */ |
Anna Bridge |
142:4eea097334d6 | 500 | #define TIMER_IEN_DIRCHG (0x1UL << 2) /**< DIRCHG Interrupt Enable */ |
Anna Bridge |
142:4eea097334d6 | 501 | #define _TIMER_IEN_DIRCHG_SHIFT 2 /**< Shift value for TIMER_DIRCHG */ |
Anna Bridge |
142:4eea097334d6 | 502 | #define _TIMER_IEN_DIRCHG_MASK 0x4UL /**< Bit mask for TIMER_DIRCHG */ |
Anna Bridge |
142:4eea097334d6 | 503 | #define _TIMER_IEN_DIRCHG_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IEN */ |
Anna Bridge |
142:4eea097334d6 | 504 | #define TIMER_IEN_DIRCHG_DEFAULT (_TIMER_IEN_DIRCHG_DEFAULT << 2) /**< Shifted mode DEFAULT for TIMER_IEN */ |
Anna Bridge |
142:4eea097334d6 | 505 | #define TIMER_IEN_CC0 (0x1UL << 4) /**< CC0 Interrupt Enable */ |
Anna Bridge |
142:4eea097334d6 | 506 | #define _TIMER_IEN_CC0_SHIFT 4 /**< Shift value for TIMER_CC0 */ |
Anna Bridge |
142:4eea097334d6 | 507 | #define _TIMER_IEN_CC0_MASK 0x10UL /**< Bit mask for TIMER_CC0 */ |
Anna Bridge |
142:4eea097334d6 | 508 | #define _TIMER_IEN_CC0_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IEN */ |
Anna Bridge |
142:4eea097334d6 | 509 | #define TIMER_IEN_CC0_DEFAULT (_TIMER_IEN_CC0_DEFAULT << 4) /**< Shifted mode DEFAULT for TIMER_IEN */ |
Anna Bridge |
142:4eea097334d6 | 510 | #define TIMER_IEN_CC1 (0x1UL << 5) /**< CC1 Interrupt Enable */ |
Anna Bridge |
142:4eea097334d6 | 511 | #define _TIMER_IEN_CC1_SHIFT 5 /**< Shift value for TIMER_CC1 */ |
Anna Bridge |
142:4eea097334d6 | 512 | #define _TIMER_IEN_CC1_MASK 0x20UL /**< Bit mask for TIMER_CC1 */ |
Anna Bridge |
142:4eea097334d6 | 513 | #define _TIMER_IEN_CC1_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IEN */ |
Anna Bridge |
142:4eea097334d6 | 514 | #define TIMER_IEN_CC1_DEFAULT (_TIMER_IEN_CC1_DEFAULT << 5) /**< Shifted mode DEFAULT for TIMER_IEN */ |
Anna Bridge |
142:4eea097334d6 | 515 | #define TIMER_IEN_CC2 (0x1UL << 6) /**< CC2 Interrupt Enable */ |
Anna Bridge |
142:4eea097334d6 | 516 | #define _TIMER_IEN_CC2_SHIFT 6 /**< Shift value for TIMER_CC2 */ |
Anna Bridge |
142:4eea097334d6 | 517 | #define _TIMER_IEN_CC2_MASK 0x40UL /**< Bit mask for TIMER_CC2 */ |
Anna Bridge |
142:4eea097334d6 | 518 | #define _TIMER_IEN_CC2_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IEN */ |
Anna Bridge |
142:4eea097334d6 | 519 | #define TIMER_IEN_CC2_DEFAULT (_TIMER_IEN_CC2_DEFAULT << 6) /**< Shifted mode DEFAULT for TIMER_IEN */ |
Anna Bridge |
142:4eea097334d6 | 520 | #define TIMER_IEN_CC3 (0x1UL << 7) /**< CC3 Interrupt Enable */ |
Anna Bridge |
142:4eea097334d6 | 521 | #define _TIMER_IEN_CC3_SHIFT 7 /**< Shift value for TIMER_CC3 */ |
Anna Bridge |
142:4eea097334d6 | 522 | #define _TIMER_IEN_CC3_MASK 0x80UL /**< Bit mask for TIMER_CC3 */ |
Anna Bridge |
142:4eea097334d6 | 523 | #define _TIMER_IEN_CC3_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IEN */ |
Anna Bridge |
142:4eea097334d6 | 524 | #define TIMER_IEN_CC3_DEFAULT (_TIMER_IEN_CC3_DEFAULT << 7) /**< Shifted mode DEFAULT for TIMER_IEN */ |
Anna Bridge |
142:4eea097334d6 | 525 | #define TIMER_IEN_ICBOF0 (0x1UL << 8) /**< ICBOF0 Interrupt Enable */ |
Anna Bridge |
142:4eea097334d6 | 526 | #define _TIMER_IEN_ICBOF0_SHIFT 8 /**< Shift value for TIMER_ICBOF0 */ |
Anna Bridge |
142:4eea097334d6 | 527 | #define _TIMER_IEN_ICBOF0_MASK 0x100UL /**< Bit mask for TIMER_ICBOF0 */ |
Anna Bridge |
142:4eea097334d6 | 528 | #define _TIMER_IEN_ICBOF0_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IEN */ |
Anna Bridge |
142:4eea097334d6 | 529 | #define TIMER_IEN_ICBOF0_DEFAULT (_TIMER_IEN_ICBOF0_DEFAULT << 8) /**< Shifted mode DEFAULT for TIMER_IEN */ |
Anna Bridge |
142:4eea097334d6 | 530 | #define TIMER_IEN_ICBOF1 (0x1UL << 9) /**< ICBOF1 Interrupt Enable */ |
Anna Bridge |
142:4eea097334d6 | 531 | #define _TIMER_IEN_ICBOF1_SHIFT 9 /**< Shift value for TIMER_ICBOF1 */ |
Anna Bridge |
142:4eea097334d6 | 532 | #define _TIMER_IEN_ICBOF1_MASK 0x200UL /**< Bit mask for TIMER_ICBOF1 */ |
Anna Bridge |
142:4eea097334d6 | 533 | #define _TIMER_IEN_ICBOF1_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IEN */ |
Anna Bridge |
142:4eea097334d6 | 534 | #define TIMER_IEN_ICBOF1_DEFAULT (_TIMER_IEN_ICBOF1_DEFAULT << 9) /**< Shifted mode DEFAULT for TIMER_IEN */ |
Anna Bridge |
142:4eea097334d6 | 535 | #define TIMER_IEN_ICBOF2 (0x1UL << 10) /**< ICBOF2 Interrupt Enable */ |
Anna Bridge |
142:4eea097334d6 | 536 | #define _TIMER_IEN_ICBOF2_SHIFT 10 /**< Shift value for TIMER_ICBOF2 */ |
Anna Bridge |
142:4eea097334d6 | 537 | #define _TIMER_IEN_ICBOF2_MASK 0x400UL /**< Bit mask for TIMER_ICBOF2 */ |
Anna Bridge |
142:4eea097334d6 | 538 | #define _TIMER_IEN_ICBOF2_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IEN */ |
Anna Bridge |
142:4eea097334d6 | 539 | #define TIMER_IEN_ICBOF2_DEFAULT (_TIMER_IEN_ICBOF2_DEFAULT << 10) /**< Shifted mode DEFAULT for TIMER_IEN */ |
Anna Bridge |
142:4eea097334d6 | 540 | #define TIMER_IEN_ICBOF3 (0x1UL << 11) /**< ICBOF3 Interrupt Enable */ |
Anna Bridge |
142:4eea097334d6 | 541 | #define _TIMER_IEN_ICBOF3_SHIFT 11 /**< Shift value for TIMER_ICBOF3 */ |
Anna Bridge |
142:4eea097334d6 | 542 | #define _TIMER_IEN_ICBOF3_MASK 0x800UL /**< Bit mask for TIMER_ICBOF3 */ |
Anna Bridge |
142:4eea097334d6 | 543 | #define _TIMER_IEN_ICBOF3_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_IEN */ |
Anna Bridge |
142:4eea097334d6 | 544 | #define TIMER_IEN_ICBOF3_DEFAULT (_TIMER_IEN_ICBOF3_DEFAULT << 11) /**< Shifted mode DEFAULT for TIMER_IEN */ |
Anna Bridge |
142:4eea097334d6 | 545 | |
Anna Bridge |
142:4eea097334d6 | 546 | /* Bit fields for TIMER TOP */ |
Anna Bridge |
142:4eea097334d6 | 547 | #define _TIMER_TOP_RESETVALUE 0x0000FFFFUL /**< Default value for TIMER_TOP */ |
Anna Bridge |
142:4eea097334d6 | 548 | #define _TIMER_TOP_MASK 0x0000FFFFUL /**< Mask for TIMER_TOP */ |
Anna Bridge |
142:4eea097334d6 | 549 | #define _TIMER_TOP_TOP_SHIFT 0 /**< Shift value for TIMER_TOP */ |
Anna Bridge |
142:4eea097334d6 | 550 | #define _TIMER_TOP_TOP_MASK 0xFFFFUL /**< Bit mask for TIMER_TOP */ |
Anna Bridge |
142:4eea097334d6 | 551 | #define _TIMER_TOP_TOP_DEFAULT 0x0000FFFFUL /**< Mode DEFAULT for TIMER_TOP */ |
Anna Bridge |
142:4eea097334d6 | 552 | #define TIMER_TOP_TOP_DEFAULT (_TIMER_TOP_TOP_DEFAULT << 0) /**< Shifted mode DEFAULT for TIMER_TOP */ |
Anna Bridge |
142:4eea097334d6 | 553 | |
Anna Bridge |
142:4eea097334d6 | 554 | /* Bit fields for TIMER TOPB */ |
Anna Bridge |
142:4eea097334d6 | 555 | #define _TIMER_TOPB_RESETVALUE 0x00000000UL /**< Default value for TIMER_TOPB */ |
Anna Bridge |
142:4eea097334d6 | 556 | #define _TIMER_TOPB_MASK 0x0000FFFFUL /**< Mask for TIMER_TOPB */ |
Anna Bridge |
142:4eea097334d6 | 557 | #define _TIMER_TOPB_TOPB_SHIFT 0 /**< Shift value for TIMER_TOPB */ |
Anna Bridge |
142:4eea097334d6 | 558 | #define _TIMER_TOPB_TOPB_MASK 0xFFFFUL /**< Bit mask for TIMER_TOPB */ |
Anna Bridge |
142:4eea097334d6 | 559 | #define _TIMER_TOPB_TOPB_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_TOPB */ |
Anna Bridge |
142:4eea097334d6 | 560 | #define TIMER_TOPB_TOPB_DEFAULT (_TIMER_TOPB_TOPB_DEFAULT << 0) /**< Shifted mode DEFAULT for TIMER_TOPB */ |
Anna Bridge |
142:4eea097334d6 | 561 | |
Anna Bridge |
142:4eea097334d6 | 562 | /* Bit fields for TIMER CNT */ |
Anna Bridge |
142:4eea097334d6 | 563 | #define _TIMER_CNT_RESETVALUE 0x00000000UL /**< Default value for TIMER_CNT */ |
Anna Bridge |
142:4eea097334d6 | 564 | #define _TIMER_CNT_MASK 0x0000FFFFUL /**< Mask for TIMER_CNT */ |
Anna Bridge |
142:4eea097334d6 | 565 | #define _TIMER_CNT_CNT_SHIFT 0 /**< Shift value for TIMER_CNT */ |
Anna Bridge |
142:4eea097334d6 | 566 | #define _TIMER_CNT_CNT_MASK 0xFFFFUL /**< Bit mask for TIMER_CNT */ |
Anna Bridge |
142:4eea097334d6 | 567 | #define _TIMER_CNT_CNT_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_CNT */ |
Anna Bridge |
142:4eea097334d6 | 568 | #define TIMER_CNT_CNT_DEFAULT (_TIMER_CNT_CNT_DEFAULT << 0) /**< Shifted mode DEFAULT for TIMER_CNT */ |
Anna Bridge |
142:4eea097334d6 | 569 | |
Anna Bridge |
142:4eea097334d6 | 570 | /* Bit fields for TIMER LOCK */ |
Anna Bridge |
142:4eea097334d6 | 571 | #define _TIMER_LOCK_RESETVALUE 0x00000000UL /**< Default value for TIMER_LOCK */ |
Anna Bridge |
142:4eea097334d6 | 572 | #define _TIMER_LOCK_MASK 0x0000FFFFUL /**< Mask for TIMER_LOCK */ |
Anna Bridge |
142:4eea097334d6 | 573 | #define _TIMER_LOCK_TIMERLOCKKEY_SHIFT 0 /**< Shift value for TIMER_TIMERLOCKKEY */ |
Anna Bridge |
142:4eea097334d6 | 574 | #define _TIMER_LOCK_TIMERLOCKKEY_MASK 0xFFFFUL /**< Bit mask for TIMER_TIMERLOCKKEY */ |
Anna Bridge |
142:4eea097334d6 | 575 | #define _TIMER_LOCK_TIMERLOCKKEY_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_LOCK */ |
Anna Bridge |
142:4eea097334d6 | 576 | #define _TIMER_LOCK_TIMERLOCKKEY_LOCK 0x00000000UL /**< Mode LOCK for TIMER_LOCK */ |
Anna Bridge |
142:4eea097334d6 | 577 | #define _TIMER_LOCK_TIMERLOCKKEY_UNLOCKED 0x00000000UL /**< Mode UNLOCKED for TIMER_LOCK */ |
Anna Bridge |
142:4eea097334d6 | 578 | #define _TIMER_LOCK_TIMERLOCKKEY_LOCKED 0x00000001UL /**< Mode LOCKED for TIMER_LOCK */ |
Anna Bridge |
142:4eea097334d6 | 579 | #define _TIMER_LOCK_TIMERLOCKKEY_UNLOCK 0x0000CE80UL /**< Mode UNLOCK for TIMER_LOCK */ |
Anna Bridge |
142:4eea097334d6 | 580 | #define TIMER_LOCK_TIMERLOCKKEY_DEFAULT (_TIMER_LOCK_TIMERLOCKKEY_DEFAULT << 0) /**< Shifted mode DEFAULT for TIMER_LOCK */ |
Anna Bridge |
142:4eea097334d6 | 581 | #define TIMER_LOCK_TIMERLOCKKEY_LOCK (_TIMER_LOCK_TIMERLOCKKEY_LOCK << 0) /**< Shifted mode LOCK for TIMER_LOCK */ |
Anna Bridge |
142:4eea097334d6 | 582 | #define TIMER_LOCK_TIMERLOCKKEY_UNLOCKED (_TIMER_LOCK_TIMERLOCKKEY_UNLOCKED << 0) /**< Shifted mode UNLOCKED for TIMER_LOCK */ |
Anna Bridge |
142:4eea097334d6 | 583 | #define TIMER_LOCK_TIMERLOCKKEY_LOCKED (_TIMER_LOCK_TIMERLOCKKEY_LOCKED << 0) /**< Shifted mode LOCKED for TIMER_LOCK */ |
Anna Bridge |
142:4eea097334d6 | 584 | #define TIMER_LOCK_TIMERLOCKKEY_UNLOCK (_TIMER_LOCK_TIMERLOCKKEY_UNLOCK << 0) /**< Shifted mode UNLOCK for TIMER_LOCK */ |
Anna Bridge |
142:4eea097334d6 | 585 | |
Anna Bridge |
142:4eea097334d6 | 586 | /* Bit fields for TIMER ROUTEPEN */ |
Anna Bridge |
142:4eea097334d6 | 587 | #define _TIMER_ROUTEPEN_RESETVALUE 0x00000000UL /**< Default value for TIMER_ROUTEPEN */ |
Anna Bridge |
142:4eea097334d6 | 588 | #define _TIMER_ROUTEPEN_MASK 0x0000070FUL /**< Mask for TIMER_ROUTEPEN */ |
Anna Bridge |
142:4eea097334d6 | 589 | #define TIMER_ROUTEPEN_CC0PEN (0x1UL << 0) /**< CC Channel 0 Pin Enable */ |
Anna Bridge |
142:4eea097334d6 | 590 | #define _TIMER_ROUTEPEN_CC0PEN_SHIFT 0 /**< Shift value for TIMER_CC0PEN */ |
Anna Bridge |
142:4eea097334d6 | 591 | #define _TIMER_ROUTEPEN_CC0PEN_MASK 0x1UL /**< Bit mask for TIMER_CC0PEN */ |
Anna Bridge |
142:4eea097334d6 | 592 | #define _TIMER_ROUTEPEN_CC0PEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_ROUTEPEN */ |
Anna Bridge |
142:4eea097334d6 | 593 | #define TIMER_ROUTEPEN_CC0PEN_DEFAULT (_TIMER_ROUTEPEN_CC0PEN_DEFAULT << 0) /**< Shifted mode DEFAULT for TIMER_ROUTEPEN */ |
Anna Bridge |
142:4eea097334d6 | 594 | #define TIMER_ROUTEPEN_CC1PEN (0x1UL << 1) /**< CC Channel 1 Pin Enable */ |
Anna Bridge |
142:4eea097334d6 | 595 | #define _TIMER_ROUTEPEN_CC1PEN_SHIFT 1 /**< Shift value for TIMER_CC1PEN */ |
Anna Bridge |
142:4eea097334d6 | 596 | #define _TIMER_ROUTEPEN_CC1PEN_MASK 0x2UL /**< Bit mask for TIMER_CC1PEN */ |
Anna Bridge |
142:4eea097334d6 | 597 | #define _TIMER_ROUTEPEN_CC1PEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_ROUTEPEN */ |
Anna Bridge |
142:4eea097334d6 | 598 | #define TIMER_ROUTEPEN_CC1PEN_DEFAULT (_TIMER_ROUTEPEN_CC1PEN_DEFAULT << 1) /**< Shifted mode DEFAULT for TIMER_ROUTEPEN */ |
Anna Bridge |
142:4eea097334d6 | 599 | #define TIMER_ROUTEPEN_CC2PEN (0x1UL << 2) /**< CC Channel 2 Pin Enable */ |
Anna Bridge |
142:4eea097334d6 | 600 | #define _TIMER_ROUTEPEN_CC2PEN_SHIFT 2 /**< Shift value for TIMER_CC2PEN */ |
Anna Bridge |
142:4eea097334d6 | 601 | #define _TIMER_ROUTEPEN_CC2PEN_MASK 0x4UL /**< Bit mask for TIMER_CC2PEN */ |
Anna Bridge |
142:4eea097334d6 | 602 | #define _TIMER_ROUTEPEN_CC2PEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_ROUTEPEN */ |
Anna Bridge |
142:4eea097334d6 | 603 | #define TIMER_ROUTEPEN_CC2PEN_DEFAULT (_TIMER_ROUTEPEN_CC2PEN_DEFAULT << 2) /**< Shifted mode DEFAULT for TIMER_ROUTEPEN */ |
Anna Bridge |
142:4eea097334d6 | 604 | #define TIMER_ROUTEPEN_CC3PEN (0x1UL << 3) /**< CC Channel 3 Pin Enable */ |
Anna Bridge |
142:4eea097334d6 | 605 | #define _TIMER_ROUTEPEN_CC3PEN_SHIFT 3 /**< Shift value for TIMER_CC3PEN */ |
Anna Bridge |
142:4eea097334d6 | 606 | #define _TIMER_ROUTEPEN_CC3PEN_MASK 0x8UL /**< Bit mask for TIMER_CC3PEN */ |
Anna Bridge |
142:4eea097334d6 | 607 | #define _TIMER_ROUTEPEN_CC3PEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_ROUTEPEN */ |
Anna Bridge |
142:4eea097334d6 | 608 | #define TIMER_ROUTEPEN_CC3PEN_DEFAULT (_TIMER_ROUTEPEN_CC3PEN_DEFAULT << 3) /**< Shifted mode DEFAULT for TIMER_ROUTEPEN */ |
Anna Bridge |
142:4eea097334d6 | 609 | #define TIMER_ROUTEPEN_CDTI0PEN (0x1UL << 8) /**< CC Channel 0 Complementary Dead-Time Insertion Pin Enable */ |
Anna Bridge |
142:4eea097334d6 | 610 | #define _TIMER_ROUTEPEN_CDTI0PEN_SHIFT 8 /**< Shift value for TIMER_CDTI0PEN */ |
Anna Bridge |
142:4eea097334d6 | 611 | #define _TIMER_ROUTEPEN_CDTI0PEN_MASK 0x100UL /**< Bit mask for TIMER_CDTI0PEN */ |
Anna Bridge |
142:4eea097334d6 | 612 | #define _TIMER_ROUTEPEN_CDTI0PEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_ROUTEPEN */ |
Anna Bridge |
142:4eea097334d6 | 613 | #define TIMER_ROUTEPEN_CDTI0PEN_DEFAULT (_TIMER_ROUTEPEN_CDTI0PEN_DEFAULT << 8) /**< Shifted mode DEFAULT for TIMER_ROUTEPEN */ |
Anna Bridge |
142:4eea097334d6 | 614 | #define TIMER_ROUTEPEN_CDTI1PEN (0x1UL << 9) /**< CC Channel 1 Complementary Dead-Time Insertion Pin Enable */ |
Anna Bridge |
142:4eea097334d6 | 615 | #define _TIMER_ROUTEPEN_CDTI1PEN_SHIFT 9 /**< Shift value for TIMER_CDTI1PEN */ |
Anna Bridge |
142:4eea097334d6 | 616 | #define _TIMER_ROUTEPEN_CDTI1PEN_MASK 0x200UL /**< Bit mask for TIMER_CDTI1PEN */ |
Anna Bridge |
142:4eea097334d6 | 617 | #define _TIMER_ROUTEPEN_CDTI1PEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_ROUTEPEN */ |
Anna Bridge |
142:4eea097334d6 | 618 | #define TIMER_ROUTEPEN_CDTI1PEN_DEFAULT (_TIMER_ROUTEPEN_CDTI1PEN_DEFAULT << 9) /**< Shifted mode DEFAULT for TIMER_ROUTEPEN */ |
Anna Bridge |
142:4eea097334d6 | 619 | #define TIMER_ROUTEPEN_CDTI2PEN (0x1UL << 10) /**< CC Channel 2 Complementary Dead-Time Insertion Pin Enable */ |
Anna Bridge |
142:4eea097334d6 | 620 | #define _TIMER_ROUTEPEN_CDTI2PEN_SHIFT 10 /**< Shift value for TIMER_CDTI2PEN */ |
Anna Bridge |
142:4eea097334d6 | 621 | #define _TIMER_ROUTEPEN_CDTI2PEN_MASK 0x400UL /**< Bit mask for TIMER_CDTI2PEN */ |
Anna Bridge |
142:4eea097334d6 | 622 | #define _TIMER_ROUTEPEN_CDTI2PEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_ROUTEPEN */ |
Anna Bridge |
142:4eea097334d6 | 623 | #define TIMER_ROUTEPEN_CDTI2PEN_DEFAULT (_TIMER_ROUTEPEN_CDTI2PEN_DEFAULT << 10) /**< Shifted mode DEFAULT for TIMER_ROUTEPEN */ |
Anna Bridge |
142:4eea097334d6 | 624 | |
Anna Bridge |
142:4eea097334d6 | 625 | /* Bit fields for TIMER ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 626 | #define _TIMER_ROUTELOC0_RESETVALUE 0x00000000UL /**< Default value for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 627 | #define _TIMER_ROUTELOC0_MASK 0x1F1F1F1FUL /**< Mask for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 628 | #define _TIMER_ROUTELOC0_CC0LOC_SHIFT 0 /**< Shift value for TIMER_CC0LOC */ |
Anna Bridge |
142:4eea097334d6 | 629 | #define _TIMER_ROUTELOC0_CC0LOC_MASK 0x1FUL /**< Bit mask for TIMER_CC0LOC */ |
Anna Bridge |
142:4eea097334d6 | 630 | #define _TIMER_ROUTELOC0_CC0LOC_LOC0 0x00000000UL /**< Mode LOC0 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 631 | #define _TIMER_ROUTELOC0_CC0LOC_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 632 | #define _TIMER_ROUTELOC0_CC0LOC_LOC1 0x00000001UL /**< Mode LOC1 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 633 | #define _TIMER_ROUTELOC0_CC0LOC_LOC2 0x00000002UL /**< Mode LOC2 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 634 | #define _TIMER_ROUTELOC0_CC0LOC_LOC3 0x00000003UL /**< Mode LOC3 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 635 | #define _TIMER_ROUTELOC0_CC0LOC_LOC4 0x00000004UL /**< Mode LOC4 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 636 | #define _TIMER_ROUTELOC0_CC0LOC_LOC5 0x00000005UL /**< Mode LOC5 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 637 | #define _TIMER_ROUTELOC0_CC0LOC_LOC6 0x00000006UL /**< Mode LOC6 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 638 | #define _TIMER_ROUTELOC0_CC0LOC_LOC7 0x00000007UL /**< Mode LOC7 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 639 | #define _TIMER_ROUTELOC0_CC0LOC_LOC8 0x00000008UL /**< Mode LOC8 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 640 | #define _TIMER_ROUTELOC0_CC0LOC_LOC9 0x00000009UL /**< Mode LOC9 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 641 | #define _TIMER_ROUTELOC0_CC0LOC_LOC10 0x0000000AUL /**< Mode LOC10 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 642 | #define _TIMER_ROUTELOC0_CC0LOC_LOC11 0x0000000BUL /**< Mode LOC11 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 643 | #define _TIMER_ROUTELOC0_CC0LOC_LOC12 0x0000000CUL /**< Mode LOC12 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 644 | #define _TIMER_ROUTELOC0_CC0LOC_LOC13 0x0000000DUL /**< Mode LOC13 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 645 | #define _TIMER_ROUTELOC0_CC0LOC_LOC14 0x0000000EUL /**< Mode LOC14 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 646 | #define _TIMER_ROUTELOC0_CC0LOC_LOC15 0x0000000FUL /**< Mode LOC15 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 647 | #define _TIMER_ROUTELOC0_CC0LOC_LOC16 0x00000010UL /**< Mode LOC16 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 648 | #define _TIMER_ROUTELOC0_CC0LOC_LOC17 0x00000011UL /**< Mode LOC17 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 649 | #define _TIMER_ROUTELOC0_CC0LOC_LOC18 0x00000012UL /**< Mode LOC18 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 650 | #define _TIMER_ROUTELOC0_CC0LOC_LOC19 0x00000013UL /**< Mode LOC19 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 651 | #define _TIMER_ROUTELOC0_CC0LOC_LOC20 0x00000014UL /**< Mode LOC20 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 652 | #define _TIMER_ROUTELOC0_CC0LOC_LOC21 0x00000015UL /**< Mode LOC21 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 653 | #define _TIMER_ROUTELOC0_CC0LOC_LOC22 0x00000016UL /**< Mode LOC22 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 654 | #define _TIMER_ROUTELOC0_CC0LOC_LOC23 0x00000017UL /**< Mode LOC23 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 655 | #define _TIMER_ROUTELOC0_CC0LOC_LOC24 0x00000018UL /**< Mode LOC24 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 656 | #define _TIMER_ROUTELOC0_CC0LOC_LOC25 0x00000019UL /**< Mode LOC25 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 657 | #define _TIMER_ROUTELOC0_CC0LOC_LOC26 0x0000001AUL /**< Mode LOC26 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 658 | #define _TIMER_ROUTELOC0_CC0LOC_LOC27 0x0000001BUL /**< Mode LOC27 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 659 | #define _TIMER_ROUTELOC0_CC0LOC_LOC28 0x0000001CUL /**< Mode LOC28 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 660 | #define _TIMER_ROUTELOC0_CC0LOC_LOC29 0x0000001DUL /**< Mode LOC29 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 661 | #define _TIMER_ROUTELOC0_CC0LOC_LOC30 0x0000001EUL /**< Mode LOC30 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 662 | #define _TIMER_ROUTELOC0_CC0LOC_LOC31 0x0000001FUL /**< Mode LOC31 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 663 | #define TIMER_ROUTELOC0_CC0LOC_LOC0 (_TIMER_ROUTELOC0_CC0LOC_LOC0 << 0) /**< Shifted mode LOC0 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 664 | #define TIMER_ROUTELOC0_CC0LOC_DEFAULT (_TIMER_ROUTELOC0_CC0LOC_DEFAULT << 0) /**< Shifted mode DEFAULT for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 665 | #define TIMER_ROUTELOC0_CC0LOC_LOC1 (_TIMER_ROUTELOC0_CC0LOC_LOC1 << 0) /**< Shifted mode LOC1 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 666 | #define TIMER_ROUTELOC0_CC0LOC_LOC2 (_TIMER_ROUTELOC0_CC0LOC_LOC2 << 0) /**< Shifted mode LOC2 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 667 | #define TIMER_ROUTELOC0_CC0LOC_LOC3 (_TIMER_ROUTELOC0_CC0LOC_LOC3 << 0) /**< Shifted mode LOC3 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 668 | #define TIMER_ROUTELOC0_CC0LOC_LOC4 (_TIMER_ROUTELOC0_CC0LOC_LOC4 << 0) /**< Shifted mode LOC4 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 669 | #define TIMER_ROUTELOC0_CC0LOC_LOC5 (_TIMER_ROUTELOC0_CC0LOC_LOC5 << 0) /**< Shifted mode LOC5 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 670 | #define TIMER_ROUTELOC0_CC0LOC_LOC6 (_TIMER_ROUTELOC0_CC0LOC_LOC6 << 0) /**< Shifted mode LOC6 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 671 | #define TIMER_ROUTELOC0_CC0LOC_LOC7 (_TIMER_ROUTELOC0_CC0LOC_LOC7 << 0) /**< Shifted mode LOC7 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 672 | #define TIMER_ROUTELOC0_CC0LOC_LOC8 (_TIMER_ROUTELOC0_CC0LOC_LOC8 << 0) /**< Shifted mode LOC8 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 673 | #define TIMER_ROUTELOC0_CC0LOC_LOC9 (_TIMER_ROUTELOC0_CC0LOC_LOC9 << 0) /**< Shifted mode LOC9 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 674 | #define TIMER_ROUTELOC0_CC0LOC_LOC10 (_TIMER_ROUTELOC0_CC0LOC_LOC10 << 0) /**< Shifted mode LOC10 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 675 | #define TIMER_ROUTELOC0_CC0LOC_LOC11 (_TIMER_ROUTELOC0_CC0LOC_LOC11 << 0) /**< Shifted mode LOC11 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 676 | #define TIMER_ROUTELOC0_CC0LOC_LOC12 (_TIMER_ROUTELOC0_CC0LOC_LOC12 << 0) /**< Shifted mode LOC12 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 677 | #define TIMER_ROUTELOC0_CC0LOC_LOC13 (_TIMER_ROUTELOC0_CC0LOC_LOC13 << 0) /**< Shifted mode LOC13 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 678 | #define TIMER_ROUTELOC0_CC0LOC_LOC14 (_TIMER_ROUTELOC0_CC0LOC_LOC14 << 0) /**< Shifted mode LOC14 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 679 | #define TIMER_ROUTELOC0_CC0LOC_LOC15 (_TIMER_ROUTELOC0_CC0LOC_LOC15 << 0) /**< Shifted mode LOC15 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 680 | #define TIMER_ROUTELOC0_CC0LOC_LOC16 (_TIMER_ROUTELOC0_CC0LOC_LOC16 << 0) /**< Shifted mode LOC16 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 681 | #define TIMER_ROUTELOC0_CC0LOC_LOC17 (_TIMER_ROUTELOC0_CC0LOC_LOC17 << 0) /**< Shifted mode LOC17 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 682 | #define TIMER_ROUTELOC0_CC0LOC_LOC18 (_TIMER_ROUTELOC0_CC0LOC_LOC18 << 0) /**< Shifted mode LOC18 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 683 | #define TIMER_ROUTELOC0_CC0LOC_LOC19 (_TIMER_ROUTELOC0_CC0LOC_LOC19 << 0) /**< Shifted mode LOC19 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 684 | #define TIMER_ROUTELOC0_CC0LOC_LOC20 (_TIMER_ROUTELOC0_CC0LOC_LOC20 << 0) /**< Shifted mode LOC20 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 685 | #define TIMER_ROUTELOC0_CC0LOC_LOC21 (_TIMER_ROUTELOC0_CC0LOC_LOC21 << 0) /**< Shifted mode LOC21 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 686 | #define TIMER_ROUTELOC0_CC0LOC_LOC22 (_TIMER_ROUTELOC0_CC0LOC_LOC22 << 0) /**< Shifted mode LOC22 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 687 | #define TIMER_ROUTELOC0_CC0LOC_LOC23 (_TIMER_ROUTELOC0_CC0LOC_LOC23 << 0) /**< Shifted mode LOC23 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 688 | #define TIMER_ROUTELOC0_CC0LOC_LOC24 (_TIMER_ROUTELOC0_CC0LOC_LOC24 << 0) /**< Shifted mode LOC24 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 689 | #define TIMER_ROUTELOC0_CC0LOC_LOC25 (_TIMER_ROUTELOC0_CC0LOC_LOC25 << 0) /**< Shifted mode LOC25 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 690 | #define TIMER_ROUTELOC0_CC0LOC_LOC26 (_TIMER_ROUTELOC0_CC0LOC_LOC26 << 0) /**< Shifted mode LOC26 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 691 | #define TIMER_ROUTELOC0_CC0LOC_LOC27 (_TIMER_ROUTELOC0_CC0LOC_LOC27 << 0) /**< Shifted mode LOC27 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 692 | #define TIMER_ROUTELOC0_CC0LOC_LOC28 (_TIMER_ROUTELOC0_CC0LOC_LOC28 << 0) /**< Shifted mode LOC28 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 693 | #define TIMER_ROUTELOC0_CC0LOC_LOC29 (_TIMER_ROUTELOC0_CC0LOC_LOC29 << 0) /**< Shifted mode LOC29 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 694 | #define TIMER_ROUTELOC0_CC0LOC_LOC30 (_TIMER_ROUTELOC0_CC0LOC_LOC30 << 0) /**< Shifted mode LOC30 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 695 | #define TIMER_ROUTELOC0_CC0LOC_LOC31 (_TIMER_ROUTELOC0_CC0LOC_LOC31 << 0) /**< Shifted mode LOC31 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 696 | #define _TIMER_ROUTELOC0_CC1LOC_SHIFT 8 /**< Shift value for TIMER_CC1LOC */ |
Anna Bridge |
142:4eea097334d6 | 697 | #define _TIMER_ROUTELOC0_CC1LOC_MASK 0x1F00UL /**< Bit mask for TIMER_CC1LOC */ |
Anna Bridge |
142:4eea097334d6 | 698 | #define _TIMER_ROUTELOC0_CC1LOC_LOC0 0x00000000UL /**< Mode LOC0 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 699 | #define _TIMER_ROUTELOC0_CC1LOC_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 700 | #define _TIMER_ROUTELOC0_CC1LOC_LOC1 0x00000001UL /**< Mode LOC1 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 701 | #define _TIMER_ROUTELOC0_CC1LOC_LOC2 0x00000002UL /**< Mode LOC2 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 702 | #define _TIMER_ROUTELOC0_CC1LOC_LOC3 0x00000003UL /**< Mode LOC3 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 703 | #define _TIMER_ROUTELOC0_CC1LOC_LOC4 0x00000004UL /**< Mode LOC4 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 704 | #define _TIMER_ROUTELOC0_CC1LOC_LOC5 0x00000005UL /**< Mode LOC5 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 705 | #define _TIMER_ROUTELOC0_CC1LOC_LOC6 0x00000006UL /**< Mode LOC6 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 706 | #define _TIMER_ROUTELOC0_CC1LOC_LOC7 0x00000007UL /**< Mode LOC7 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 707 | #define _TIMER_ROUTELOC0_CC1LOC_LOC8 0x00000008UL /**< Mode LOC8 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 708 | #define _TIMER_ROUTELOC0_CC1LOC_LOC9 0x00000009UL /**< Mode LOC9 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 709 | #define _TIMER_ROUTELOC0_CC1LOC_LOC10 0x0000000AUL /**< Mode LOC10 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 710 | #define _TIMER_ROUTELOC0_CC1LOC_LOC11 0x0000000BUL /**< Mode LOC11 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 711 | #define _TIMER_ROUTELOC0_CC1LOC_LOC12 0x0000000CUL /**< Mode LOC12 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 712 | #define _TIMER_ROUTELOC0_CC1LOC_LOC13 0x0000000DUL /**< Mode LOC13 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 713 | #define _TIMER_ROUTELOC0_CC1LOC_LOC14 0x0000000EUL /**< Mode LOC14 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 714 | #define _TIMER_ROUTELOC0_CC1LOC_LOC15 0x0000000FUL /**< Mode LOC15 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 715 | #define _TIMER_ROUTELOC0_CC1LOC_LOC16 0x00000010UL /**< Mode LOC16 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 716 | #define _TIMER_ROUTELOC0_CC1LOC_LOC17 0x00000011UL /**< Mode LOC17 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 717 | #define _TIMER_ROUTELOC0_CC1LOC_LOC18 0x00000012UL /**< Mode LOC18 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 718 | #define _TIMER_ROUTELOC0_CC1LOC_LOC19 0x00000013UL /**< Mode LOC19 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 719 | #define _TIMER_ROUTELOC0_CC1LOC_LOC20 0x00000014UL /**< Mode LOC20 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 720 | #define _TIMER_ROUTELOC0_CC1LOC_LOC21 0x00000015UL /**< Mode LOC21 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 721 | #define _TIMER_ROUTELOC0_CC1LOC_LOC22 0x00000016UL /**< Mode LOC22 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 722 | #define _TIMER_ROUTELOC0_CC1LOC_LOC23 0x00000017UL /**< Mode LOC23 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 723 | #define _TIMER_ROUTELOC0_CC1LOC_LOC24 0x00000018UL /**< Mode LOC24 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 724 | #define _TIMER_ROUTELOC0_CC1LOC_LOC25 0x00000019UL /**< Mode LOC25 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 725 | #define _TIMER_ROUTELOC0_CC1LOC_LOC26 0x0000001AUL /**< Mode LOC26 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 726 | #define _TIMER_ROUTELOC0_CC1LOC_LOC27 0x0000001BUL /**< Mode LOC27 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 727 | #define _TIMER_ROUTELOC0_CC1LOC_LOC28 0x0000001CUL /**< Mode LOC28 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 728 | #define _TIMER_ROUTELOC0_CC1LOC_LOC29 0x0000001DUL /**< Mode LOC29 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 729 | #define _TIMER_ROUTELOC0_CC1LOC_LOC30 0x0000001EUL /**< Mode LOC30 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 730 | #define _TIMER_ROUTELOC0_CC1LOC_LOC31 0x0000001FUL /**< Mode LOC31 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 731 | #define TIMER_ROUTELOC0_CC1LOC_LOC0 (_TIMER_ROUTELOC0_CC1LOC_LOC0 << 8) /**< Shifted mode LOC0 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 732 | #define TIMER_ROUTELOC0_CC1LOC_DEFAULT (_TIMER_ROUTELOC0_CC1LOC_DEFAULT << 8) /**< Shifted mode DEFAULT for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 733 | #define TIMER_ROUTELOC0_CC1LOC_LOC1 (_TIMER_ROUTELOC0_CC1LOC_LOC1 << 8) /**< Shifted mode LOC1 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 734 | #define TIMER_ROUTELOC0_CC1LOC_LOC2 (_TIMER_ROUTELOC0_CC1LOC_LOC2 << 8) /**< Shifted mode LOC2 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 735 | #define TIMER_ROUTELOC0_CC1LOC_LOC3 (_TIMER_ROUTELOC0_CC1LOC_LOC3 << 8) /**< Shifted mode LOC3 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 736 | #define TIMER_ROUTELOC0_CC1LOC_LOC4 (_TIMER_ROUTELOC0_CC1LOC_LOC4 << 8) /**< Shifted mode LOC4 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 737 | #define TIMER_ROUTELOC0_CC1LOC_LOC5 (_TIMER_ROUTELOC0_CC1LOC_LOC5 << 8) /**< Shifted mode LOC5 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 738 | #define TIMER_ROUTELOC0_CC1LOC_LOC6 (_TIMER_ROUTELOC0_CC1LOC_LOC6 << 8) /**< Shifted mode LOC6 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 739 | #define TIMER_ROUTELOC0_CC1LOC_LOC7 (_TIMER_ROUTELOC0_CC1LOC_LOC7 << 8) /**< Shifted mode LOC7 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 740 | #define TIMER_ROUTELOC0_CC1LOC_LOC8 (_TIMER_ROUTELOC0_CC1LOC_LOC8 << 8) /**< Shifted mode LOC8 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 741 | #define TIMER_ROUTELOC0_CC1LOC_LOC9 (_TIMER_ROUTELOC0_CC1LOC_LOC9 << 8) /**< Shifted mode LOC9 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 742 | #define TIMER_ROUTELOC0_CC1LOC_LOC10 (_TIMER_ROUTELOC0_CC1LOC_LOC10 << 8) /**< Shifted mode LOC10 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 743 | #define TIMER_ROUTELOC0_CC1LOC_LOC11 (_TIMER_ROUTELOC0_CC1LOC_LOC11 << 8) /**< Shifted mode LOC11 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 744 | #define TIMER_ROUTELOC0_CC1LOC_LOC12 (_TIMER_ROUTELOC0_CC1LOC_LOC12 << 8) /**< Shifted mode LOC12 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 745 | #define TIMER_ROUTELOC0_CC1LOC_LOC13 (_TIMER_ROUTELOC0_CC1LOC_LOC13 << 8) /**< Shifted mode LOC13 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 746 | #define TIMER_ROUTELOC0_CC1LOC_LOC14 (_TIMER_ROUTELOC0_CC1LOC_LOC14 << 8) /**< Shifted mode LOC14 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 747 | #define TIMER_ROUTELOC0_CC1LOC_LOC15 (_TIMER_ROUTELOC0_CC1LOC_LOC15 << 8) /**< Shifted mode LOC15 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 748 | #define TIMER_ROUTELOC0_CC1LOC_LOC16 (_TIMER_ROUTELOC0_CC1LOC_LOC16 << 8) /**< Shifted mode LOC16 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 749 | #define TIMER_ROUTELOC0_CC1LOC_LOC17 (_TIMER_ROUTELOC0_CC1LOC_LOC17 << 8) /**< Shifted mode LOC17 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 750 | #define TIMER_ROUTELOC0_CC1LOC_LOC18 (_TIMER_ROUTELOC0_CC1LOC_LOC18 << 8) /**< Shifted mode LOC18 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 751 | #define TIMER_ROUTELOC0_CC1LOC_LOC19 (_TIMER_ROUTELOC0_CC1LOC_LOC19 << 8) /**< Shifted mode LOC19 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 752 | #define TIMER_ROUTELOC0_CC1LOC_LOC20 (_TIMER_ROUTELOC0_CC1LOC_LOC20 << 8) /**< Shifted mode LOC20 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 753 | #define TIMER_ROUTELOC0_CC1LOC_LOC21 (_TIMER_ROUTELOC0_CC1LOC_LOC21 << 8) /**< Shifted mode LOC21 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 754 | #define TIMER_ROUTELOC0_CC1LOC_LOC22 (_TIMER_ROUTELOC0_CC1LOC_LOC22 << 8) /**< Shifted mode LOC22 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 755 | #define TIMER_ROUTELOC0_CC1LOC_LOC23 (_TIMER_ROUTELOC0_CC1LOC_LOC23 << 8) /**< Shifted mode LOC23 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 756 | #define TIMER_ROUTELOC0_CC1LOC_LOC24 (_TIMER_ROUTELOC0_CC1LOC_LOC24 << 8) /**< Shifted mode LOC24 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 757 | #define TIMER_ROUTELOC0_CC1LOC_LOC25 (_TIMER_ROUTELOC0_CC1LOC_LOC25 << 8) /**< Shifted mode LOC25 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 758 | #define TIMER_ROUTELOC0_CC1LOC_LOC26 (_TIMER_ROUTELOC0_CC1LOC_LOC26 << 8) /**< Shifted mode LOC26 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 759 | #define TIMER_ROUTELOC0_CC1LOC_LOC27 (_TIMER_ROUTELOC0_CC1LOC_LOC27 << 8) /**< Shifted mode LOC27 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 760 | #define TIMER_ROUTELOC0_CC1LOC_LOC28 (_TIMER_ROUTELOC0_CC1LOC_LOC28 << 8) /**< Shifted mode LOC28 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 761 | #define TIMER_ROUTELOC0_CC1LOC_LOC29 (_TIMER_ROUTELOC0_CC1LOC_LOC29 << 8) /**< Shifted mode LOC29 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 762 | #define TIMER_ROUTELOC0_CC1LOC_LOC30 (_TIMER_ROUTELOC0_CC1LOC_LOC30 << 8) /**< Shifted mode LOC30 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 763 | #define TIMER_ROUTELOC0_CC1LOC_LOC31 (_TIMER_ROUTELOC0_CC1LOC_LOC31 << 8) /**< Shifted mode LOC31 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 764 | #define _TIMER_ROUTELOC0_CC2LOC_SHIFT 16 /**< Shift value for TIMER_CC2LOC */ |
Anna Bridge |
142:4eea097334d6 | 765 | #define _TIMER_ROUTELOC0_CC2LOC_MASK 0x1F0000UL /**< Bit mask for TIMER_CC2LOC */ |
Anna Bridge |
142:4eea097334d6 | 766 | #define _TIMER_ROUTELOC0_CC2LOC_LOC0 0x00000000UL /**< Mode LOC0 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 767 | #define _TIMER_ROUTELOC0_CC2LOC_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 768 | #define _TIMER_ROUTELOC0_CC2LOC_LOC1 0x00000001UL /**< Mode LOC1 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 769 | #define _TIMER_ROUTELOC0_CC2LOC_LOC2 0x00000002UL /**< Mode LOC2 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 770 | #define _TIMER_ROUTELOC0_CC2LOC_LOC3 0x00000003UL /**< Mode LOC3 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 771 | #define _TIMER_ROUTELOC0_CC2LOC_LOC4 0x00000004UL /**< Mode LOC4 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 772 | #define _TIMER_ROUTELOC0_CC2LOC_LOC5 0x00000005UL /**< Mode LOC5 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 773 | #define _TIMER_ROUTELOC0_CC2LOC_LOC6 0x00000006UL /**< Mode LOC6 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 774 | #define _TIMER_ROUTELOC0_CC2LOC_LOC7 0x00000007UL /**< Mode LOC7 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 775 | #define _TIMER_ROUTELOC0_CC2LOC_LOC8 0x00000008UL /**< Mode LOC8 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 776 | #define _TIMER_ROUTELOC0_CC2LOC_LOC9 0x00000009UL /**< Mode LOC9 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 777 | #define _TIMER_ROUTELOC0_CC2LOC_LOC10 0x0000000AUL /**< Mode LOC10 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 778 | #define _TIMER_ROUTELOC0_CC2LOC_LOC11 0x0000000BUL /**< Mode LOC11 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 779 | #define _TIMER_ROUTELOC0_CC2LOC_LOC12 0x0000000CUL /**< Mode LOC12 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 780 | #define _TIMER_ROUTELOC0_CC2LOC_LOC13 0x0000000DUL /**< Mode LOC13 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 781 | #define _TIMER_ROUTELOC0_CC2LOC_LOC14 0x0000000EUL /**< Mode LOC14 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 782 | #define _TIMER_ROUTELOC0_CC2LOC_LOC15 0x0000000FUL /**< Mode LOC15 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 783 | #define _TIMER_ROUTELOC0_CC2LOC_LOC16 0x00000010UL /**< Mode LOC16 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 784 | #define _TIMER_ROUTELOC0_CC2LOC_LOC17 0x00000011UL /**< Mode LOC17 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 785 | #define _TIMER_ROUTELOC0_CC2LOC_LOC18 0x00000012UL /**< Mode LOC18 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 786 | #define _TIMER_ROUTELOC0_CC2LOC_LOC19 0x00000013UL /**< Mode LOC19 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 787 | #define _TIMER_ROUTELOC0_CC2LOC_LOC20 0x00000014UL /**< Mode LOC20 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 788 | #define _TIMER_ROUTELOC0_CC2LOC_LOC21 0x00000015UL /**< Mode LOC21 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 789 | #define _TIMER_ROUTELOC0_CC2LOC_LOC22 0x00000016UL /**< Mode LOC22 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 790 | #define _TIMER_ROUTELOC0_CC2LOC_LOC23 0x00000017UL /**< Mode LOC23 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 791 | #define _TIMER_ROUTELOC0_CC2LOC_LOC24 0x00000018UL /**< Mode LOC24 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 792 | #define _TIMER_ROUTELOC0_CC2LOC_LOC25 0x00000019UL /**< Mode LOC25 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 793 | #define _TIMER_ROUTELOC0_CC2LOC_LOC26 0x0000001AUL /**< Mode LOC26 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 794 | #define _TIMER_ROUTELOC0_CC2LOC_LOC27 0x0000001BUL /**< Mode LOC27 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 795 | #define _TIMER_ROUTELOC0_CC2LOC_LOC28 0x0000001CUL /**< Mode LOC28 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 796 | #define _TIMER_ROUTELOC0_CC2LOC_LOC29 0x0000001DUL /**< Mode LOC29 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 797 | #define _TIMER_ROUTELOC0_CC2LOC_LOC30 0x0000001EUL /**< Mode LOC30 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 798 | #define _TIMER_ROUTELOC0_CC2LOC_LOC31 0x0000001FUL /**< Mode LOC31 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 799 | #define TIMER_ROUTELOC0_CC2LOC_LOC0 (_TIMER_ROUTELOC0_CC2LOC_LOC0 << 16) /**< Shifted mode LOC0 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 800 | #define TIMER_ROUTELOC0_CC2LOC_DEFAULT (_TIMER_ROUTELOC0_CC2LOC_DEFAULT << 16) /**< Shifted mode DEFAULT for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 801 | #define TIMER_ROUTELOC0_CC2LOC_LOC1 (_TIMER_ROUTELOC0_CC2LOC_LOC1 << 16) /**< Shifted mode LOC1 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 802 | #define TIMER_ROUTELOC0_CC2LOC_LOC2 (_TIMER_ROUTELOC0_CC2LOC_LOC2 << 16) /**< Shifted mode LOC2 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 803 | #define TIMER_ROUTELOC0_CC2LOC_LOC3 (_TIMER_ROUTELOC0_CC2LOC_LOC3 << 16) /**< Shifted mode LOC3 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 804 | #define TIMER_ROUTELOC0_CC2LOC_LOC4 (_TIMER_ROUTELOC0_CC2LOC_LOC4 << 16) /**< Shifted mode LOC4 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 805 | #define TIMER_ROUTELOC0_CC2LOC_LOC5 (_TIMER_ROUTELOC0_CC2LOC_LOC5 << 16) /**< Shifted mode LOC5 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 806 | #define TIMER_ROUTELOC0_CC2LOC_LOC6 (_TIMER_ROUTELOC0_CC2LOC_LOC6 << 16) /**< Shifted mode LOC6 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 807 | #define TIMER_ROUTELOC0_CC2LOC_LOC7 (_TIMER_ROUTELOC0_CC2LOC_LOC7 << 16) /**< Shifted mode LOC7 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 808 | #define TIMER_ROUTELOC0_CC2LOC_LOC8 (_TIMER_ROUTELOC0_CC2LOC_LOC8 << 16) /**< Shifted mode LOC8 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 809 | #define TIMER_ROUTELOC0_CC2LOC_LOC9 (_TIMER_ROUTELOC0_CC2LOC_LOC9 << 16) /**< Shifted mode LOC9 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 810 | #define TIMER_ROUTELOC0_CC2LOC_LOC10 (_TIMER_ROUTELOC0_CC2LOC_LOC10 << 16) /**< Shifted mode LOC10 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 811 | #define TIMER_ROUTELOC0_CC2LOC_LOC11 (_TIMER_ROUTELOC0_CC2LOC_LOC11 << 16) /**< Shifted mode LOC11 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 812 | #define TIMER_ROUTELOC0_CC2LOC_LOC12 (_TIMER_ROUTELOC0_CC2LOC_LOC12 << 16) /**< Shifted mode LOC12 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 813 | #define TIMER_ROUTELOC0_CC2LOC_LOC13 (_TIMER_ROUTELOC0_CC2LOC_LOC13 << 16) /**< Shifted mode LOC13 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 814 | #define TIMER_ROUTELOC0_CC2LOC_LOC14 (_TIMER_ROUTELOC0_CC2LOC_LOC14 << 16) /**< Shifted mode LOC14 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 815 | #define TIMER_ROUTELOC0_CC2LOC_LOC15 (_TIMER_ROUTELOC0_CC2LOC_LOC15 << 16) /**< Shifted mode LOC15 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 816 | #define TIMER_ROUTELOC0_CC2LOC_LOC16 (_TIMER_ROUTELOC0_CC2LOC_LOC16 << 16) /**< Shifted mode LOC16 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 817 | #define TIMER_ROUTELOC0_CC2LOC_LOC17 (_TIMER_ROUTELOC0_CC2LOC_LOC17 << 16) /**< Shifted mode LOC17 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 818 | #define TIMER_ROUTELOC0_CC2LOC_LOC18 (_TIMER_ROUTELOC0_CC2LOC_LOC18 << 16) /**< Shifted mode LOC18 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 819 | #define TIMER_ROUTELOC0_CC2LOC_LOC19 (_TIMER_ROUTELOC0_CC2LOC_LOC19 << 16) /**< Shifted mode LOC19 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 820 | #define TIMER_ROUTELOC0_CC2LOC_LOC20 (_TIMER_ROUTELOC0_CC2LOC_LOC20 << 16) /**< Shifted mode LOC20 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 821 | #define TIMER_ROUTELOC0_CC2LOC_LOC21 (_TIMER_ROUTELOC0_CC2LOC_LOC21 << 16) /**< Shifted mode LOC21 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 822 | #define TIMER_ROUTELOC0_CC2LOC_LOC22 (_TIMER_ROUTELOC0_CC2LOC_LOC22 << 16) /**< Shifted mode LOC22 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 823 | #define TIMER_ROUTELOC0_CC2LOC_LOC23 (_TIMER_ROUTELOC0_CC2LOC_LOC23 << 16) /**< Shifted mode LOC23 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 824 | #define TIMER_ROUTELOC0_CC2LOC_LOC24 (_TIMER_ROUTELOC0_CC2LOC_LOC24 << 16) /**< Shifted mode LOC24 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 825 | #define TIMER_ROUTELOC0_CC2LOC_LOC25 (_TIMER_ROUTELOC0_CC2LOC_LOC25 << 16) /**< Shifted mode LOC25 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 826 | #define TIMER_ROUTELOC0_CC2LOC_LOC26 (_TIMER_ROUTELOC0_CC2LOC_LOC26 << 16) /**< Shifted mode LOC26 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 827 | #define TIMER_ROUTELOC0_CC2LOC_LOC27 (_TIMER_ROUTELOC0_CC2LOC_LOC27 << 16) /**< Shifted mode LOC27 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 828 | #define TIMER_ROUTELOC0_CC2LOC_LOC28 (_TIMER_ROUTELOC0_CC2LOC_LOC28 << 16) /**< Shifted mode LOC28 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 829 | #define TIMER_ROUTELOC0_CC2LOC_LOC29 (_TIMER_ROUTELOC0_CC2LOC_LOC29 << 16) /**< Shifted mode LOC29 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 830 | #define TIMER_ROUTELOC0_CC2LOC_LOC30 (_TIMER_ROUTELOC0_CC2LOC_LOC30 << 16) /**< Shifted mode LOC30 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 831 | #define TIMER_ROUTELOC0_CC2LOC_LOC31 (_TIMER_ROUTELOC0_CC2LOC_LOC31 << 16) /**< Shifted mode LOC31 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 832 | #define _TIMER_ROUTELOC0_CC3LOC_SHIFT 24 /**< Shift value for TIMER_CC3LOC */ |
Anna Bridge |
142:4eea097334d6 | 833 | #define _TIMER_ROUTELOC0_CC3LOC_MASK 0x1F000000UL /**< Bit mask for TIMER_CC3LOC */ |
Anna Bridge |
142:4eea097334d6 | 834 | #define _TIMER_ROUTELOC0_CC3LOC_LOC0 0x00000000UL /**< Mode LOC0 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 835 | #define _TIMER_ROUTELOC0_CC3LOC_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 836 | #define _TIMER_ROUTELOC0_CC3LOC_LOC1 0x00000001UL /**< Mode LOC1 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 837 | #define _TIMER_ROUTELOC0_CC3LOC_LOC2 0x00000002UL /**< Mode LOC2 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 838 | #define _TIMER_ROUTELOC0_CC3LOC_LOC3 0x00000003UL /**< Mode LOC3 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 839 | #define _TIMER_ROUTELOC0_CC3LOC_LOC4 0x00000004UL /**< Mode LOC4 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 840 | #define _TIMER_ROUTELOC0_CC3LOC_LOC5 0x00000005UL /**< Mode LOC5 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 841 | #define _TIMER_ROUTELOC0_CC3LOC_LOC6 0x00000006UL /**< Mode LOC6 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 842 | #define _TIMER_ROUTELOC0_CC3LOC_LOC7 0x00000007UL /**< Mode LOC7 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 843 | #define _TIMER_ROUTELOC0_CC3LOC_LOC8 0x00000008UL /**< Mode LOC8 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 844 | #define _TIMER_ROUTELOC0_CC3LOC_LOC9 0x00000009UL /**< Mode LOC9 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 845 | #define _TIMER_ROUTELOC0_CC3LOC_LOC10 0x0000000AUL /**< Mode LOC10 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 846 | #define _TIMER_ROUTELOC0_CC3LOC_LOC11 0x0000000BUL /**< Mode LOC11 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 847 | #define _TIMER_ROUTELOC0_CC3LOC_LOC12 0x0000000CUL /**< Mode LOC12 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 848 | #define _TIMER_ROUTELOC0_CC3LOC_LOC13 0x0000000DUL /**< Mode LOC13 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 849 | #define _TIMER_ROUTELOC0_CC3LOC_LOC14 0x0000000EUL /**< Mode LOC14 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 850 | #define _TIMER_ROUTELOC0_CC3LOC_LOC15 0x0000000FUL /**< Mode LOC15 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 851 | #define _TIMER_ROUTELOC0_CC3LOC_LOC16 0x00000010UL /**< Mode LOC16 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 852 | #define _TIMER_ROUTELOC0_CC3LOC_LOC17 0x00000011UL /**< Mode LOC17 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 853 | #define _TIMER_ROUTELOC0_CC3LOC_LOC18 0x00000012UL /**< Mode LOC18 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 854 | #define _TIMER_ROUTELOC0_CC3LOC_LOC19 0x00000013UL /**< Mode LOC19 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 855 | #define _TIMER_ROUTELOC0_CC3LOC_LOC20 0x00000014UL /**< Mode LOC20 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 856 | #define _TIMER_ROUTELOC0_CC3LOC_LOC21 0x00000015UL /**< Mode LOC21 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 857 | #define _TIMER_ROUTELOC0_CC3LOC_LOC22 0x00000016UL /**< Mode LOC22 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 858 | #define _TIMER_ROUTELOC0_CC3LOC_LOC23 0x00000017UL /**< Mode LOC23 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 859 | #define _TIMER_ROUTELOC0_CC3LOC_LOC24 0x00000018UL /**< Mode LOC24 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 860 | #define _TIMER_ROUTELOC0_CC3LOC_LOC25 0x00000019UL /**< Mode LOC25 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 861 | #define _TIMER_ROUTELOC0_CC3LOC_LOC26 0x0000001AUL /**< Mode LOC26 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 862 | #define _TIMER_ROUTELOC0_CC3LOC_LOC27 0x0000001BUL /**< Mode LOC27 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 863 | #define _TIMER_ROUTELOC0_CC3LOC_LOC28 0x0000001CUL /**< Mode LOC28 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 864 | #define _TIMER_ROUTELOC0_CC3LOC_LOC29 0x0000001DUL /**< Mode LOC29 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 865 | #define _TIMER_ROUTELOC0_CC3LOC_LOC30 0x0000001EUL /**< Mode LOC30 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 866 | #define _TIMER_ROUTELOC0_CC3LOC_LOC31 0x0000001FUL /**< Mode LOC31 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 867 | #define TIMER_ROUTELOC0_CC3LOC_LOC0 (_TIMER_ROUTELOC0_CC3LOC_LOC0 << 24) /**< Shifted mode LOC0 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 868 | #define TIMER_ROUTELOC0_CC3LOC_DEFAULT (_TIMER_ROUTELOC0_CC3LOC_DEFAULT << 24) /**< Shifted mode DEFAULT for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 869 | #define TIMER_ROUTELOC0_CC3LOC_LOC1 (_TIMER_ROUTELOC0_CC3LOC_LOC1 << 24) /**< Shifted mode LOC1 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 870 | #define TIMER_ROUTELOC0_CC3LOC_LOC2 (_TIMER_ROUTELOC0_CC3LOC_LOC2 << 24) /**< Shifted mode LOC2 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 871 | #define TIMER_ROUTELOC0_CC3LOC_LOC3 (_TIMER_ROUTELOC0_CC3LOC_LOC3 << 24) /**< Shifted mode LOC3 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 872 | #define TIMER_ROUTELOC0_CC3LOC_LOC4 (_TIMER_ROUTELOC0_CC3LOC_LOC4 << 24) /**< Shifted mode LOC4 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 873 | #define TIMER_ROUTELOC0_CC3LOC_LOC5 (_TIMER_ROUTELOC0_CC3LOC_LOC5 << 24) /**< Shifted mode LOC5 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 874 | #define TIMER_ROUTELOC0_CC3LOC_LOC6 (_TIMER_ROUTELOC0_CC3LOC_LOC6 << 24) /**< Shifted mode LOC6 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 875 | #define TIMER_ROUTELOC0_CC3LOC_LOC7 (_TIMER_ROUTELOC0_CC3LOC_LOC7 << 24) /**< Shifted mode LOC7 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 876 | #define TIMER_ROUTELOC0_CC3LOC_LOC8 (_TIMER_ROUTELOC0_CC3LOC_LOC8 << 24) /**< Shifted mode LOC8 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 877 | #define TIMER_ROUTELOC0_CC3LOC_LOC9 (_TIMER_ROUTELOC0_CC3LOC_LOC9 << 24) /**< Shifted mode LOC9 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 878 | #define TIMER_ROUTELOC0_CC3LOC_LOC10 (_TIMER_ROUTELOC0_CC3LOC_LOC10 << 24) /**< Shifted mode LOC10 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 879 | #define TIMER_ROUTELOC0_CC3LOC_LOC11 (_TIMER_ROUTELOC0_CC3LOC_LOC11 << 24) /**< Shifted mode LOC11 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 880 | #define TIMER_ROUTELOC0_CC3LOC_LOC12 (_TIMER_ROUTELOC0_CC3LOC_LOC12 << 24) /**< Shifted mode LOC12 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 881 | #define TIMER_ROUTELOC0_CC3LOC_LOC13 (_TIMER_ROUTELOC0_CC3LOC_LOC13 << 24) /**< Shifted mode LOC13 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 882 | #define TIMER_ROUTELOC0_CC3LOC_LOC14 (_TIMER_ROUTELOC0_CC3LOC_LOC14 << 24) /**< Shifted mode LOC14 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 883 | #define TIMER_ROUTELOC0_CC3LOC_LOC15 (_TIMER_ROUTELOC0_CC3LOC_LOC15 << 24) /**< Shifted mode LOC15 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 884 | #define TIMER_ROUTELOC0_CC3LOC_LOC16 (_TIMER_ROUTELOC0_CC3LOC_LOC16 << 24) /**< Shifted mode LOC16 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 885 | #define TIMER_ROUTELOC0_CC3LOC_LOC17 (_TIMER_ROUTELOC0_CC3LOC_LOC17 << 24) /**< Shifted mode LOC17 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 886 | #define TIMER_ROUTELOC0_CC3LOC_LOC18 (_TIMER_ROUTELOC0_CC3LOC_LOC18 << 24) /**< Shifted mode LOC18 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 887 | #define TIMER_ROUTELOC0_CC3LOC_LOC19 (_TIMER_ROUTELOC0_CC3LOC_LOC19 << 24) /**< Shifted mode LOC19 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 888 | #define TIMER_ROUTELOC0_CC3LOC_LOC20 (_TIMER_ROUTELOC0_CC3LOC_LOC20 << 24) /**< Shifted mode LOC20 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 889 | #define TIMER_ROUTELOC0_CC3LOC_LOC21 (_TIMER_ROUTELOC0_CC3LOC_LOC21 << 24) /**< Shifted mode LOC21 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 890 | #define TIMER_ROUTELOC0_CC3LOC_LOC22 (_TIMER_ROUTELOC0_CC3LOC_LOC22 << 24) /**< Shifted mode LOC22 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 891 | #define TIMER_ROUTELOC0_CC3LOC_LOC23 (_TIMER_ROUTELOC0_CC3LOC_LOC23 << 24) /**< Shifted mode LOC23 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 892 | #define TIMER_ROUTELOC0_CC3LOC_LOC24 (_TIMER_ROUTELOC0_CC3LOC_LOC24 << 24) /**< Shifted mode LOC24 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 893 | #define TIMER_ROUTELOC0_CC3LOC_LOC25 (_TIMER_ROUTELOC0_CC3LOC_LOC25 << 24) /**< Shifted mode LOC25 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 894 | #define TIMER_ROUTELOC0_CC3LOC_LOC26 (_TIMER_ROUTELOC0_CC3LOC_LOC26 << 24) /**< Shifted mode LOC26 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 895 | #define TIMER_ROUTELOC0_CC3LOC_LOC27 (_TIMER_ROUTELOC0_CC3LOC_LOC27 << 24) /**< Shifted mode LOC27 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 896 | #define TIMER_ROUTELOC0_CC3LOC_LOC28 (_TIMER_ROUTELOC0_CC3LOC_LOC28 << 24) /**< Shifted mode LOC28 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 897 | #define TIMER_ROUTELOC0_CC3LOC_LOC29 (_TIMER_ROUTELOC0_CC3LOC_LOC29 << 24) /**< Shifted mode LOC29 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 898 | #define TIMER_ROUTELOC0_CC3LOC_LOC30 (_TIMER_ROUTELOC0_CC3LOC_LOC30 << 24) /**< Shifted mode LOC30 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 899 | #define TIMER_ROUTELOC0_CC3LOC_LOC31 (_TIMER_ROUTELOC0_CC3LOC_LOC31 << 24) /**< Shifted mode LOC31 for TIMER_ROUTELOC0 */ |
Anna Bridge |
142:4eea097334d6 | 900 | |
Anna Bridge |
142:4eea097334d6 | 901 | /* Bit fields for TIMER ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 902 | #define _TIMER_ROUTELOC2_RESETVALUE 0x00000000UL /**< Default value for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 903 | #define _TIMER_ROUTELOC2_MASK 0x001F1F1FUL /**< Mask for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 904 | #define _TIMER_ROUTELOC2_CDTI0LOC_SHIFT 0 /**< Shift value for TIMER_CDTI0LOC */ |
Anna Bridge |
142:4eea097334d6 | 905 | #define _TIMER_ROUTELOC2_CDTI0LOC_MASK 0x1FUL /**< Bit mask for TIMER_CDTI0LOC */ |
Anna Bridge |
142:4eea097334d6 | 906 | #define _TIMER_ROUTELOC2_CDTI0LOC_LOC0 0x00000000UL /**< Mode LOC0 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 907 | #define _TIMER_ROUTELOC2_CDTI0LOC_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 908 | #define _TIMER_ROUTELOC2_CDTI0LOC_LOC1 0x00000001UL /**< Mode LOC1 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 909 | #define _TIMER_ROUTELOC2_CDTI0LOC_LOC2 0x00000002UL /**< Mode LOC2 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 910 | #define _TIMER_ROUTELOC2_CDTI0LOC_LOC3 0x00000003UL /**< Mode LOC3 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 911 | #define _TIMER_ROUTELOC2_CDTI0LOC_LOC4 0x00000004UL /**< Mode LOC4 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 912 | #define _TIMER_ROUTELOC2_CDTI0LOC_LOC5 0x00000005UL /**< Mode LOC5 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 913 | #define _TIMER_ROUTELOC2_CDTI0LOC_LOC6 0x00000006UL /**< Mode LOC6 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 914 | #define _TIMER_ROUTELOC2_CDTI0LOC_LOC7 0x00000007UL /**< Mode LOC7 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 915 | #define _TIMER_ROUTELOC2_CDTI0LOC_LOC8 0x00000008UL /**< Mode LOC8 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 916 | #define _TIMER_ROUTELOC2_CDTI0LOC_LOC9 0x00000009UL /**< Mode LOC9 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 917 | #define _TIMER_ROUTELOC2_CDTI0LOC_LOC10 0x0000000AUL /**< Mode LOC10 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 918 | #define _TIMER_ROUTELOC2_CDTI0LOC_LOC11 0x0000000BUL /**< Mode LOC11 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 919 | #define _TIMER_ROUTELOC2_CDTI0LOC_LOC12 0x0000000CUL /**< Mode LOC12 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 920 | #define _TIMER_ROUTELOC2_CDTI0LOC_LOC13 0x0000000DUL /**< Mode LOC13 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 921 | #define _TIMER_ROUTELOC2_CDTI0LOC_LOC14 0x0000000EUL /**< Mode LOC14 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 922 | #define _TIMER_ROUTELOC2_CDTI0LOC_LOC15 0x0000000FUL /**< Mode LOC15 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 923 | #define _TIMER_ROUTELOC2_CDTI0LOC_LOC16 0x00000010UL /**< Mode LOC16 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 924 | #define _TIMER_ROUTELOC2_CDTI0LOC_LOC17 0x00000011UL /**< Mode LOC17 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 925 | #define _TIMER_ROUTELOC2_CDTI0LOC_LOC18 0x00000012UL /**< Mode LOC18 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 926 | #define _TIMER_ROUTELOC2_CDTI0LOC_LOC19 0x00000013UL /**< Mode LOC19 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 927 | #define _TIMER_ROUTELOC2_CDTI0LOC_LOC20 0x00000014UL /**< Mode LOC20 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 928 | #define _TIMER_ROUTELOC2_CDTI0LOC_LOC21 0x00000015UL /**< Mode LOC21 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 929 | #define _TIMER_ROUTELOC2_CDTI0LOC_LOC22 0x00000016UL /**< Mode LOC22 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 930 | #define _TIMER_ROUTELOC2_CDTI0LOC_LOC23 0x00000017UL /**< Mode LOC23 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 931 | #define _TIMER_ROUTELOC2_CDTI0LOC_LOC24 0x00000018UL /**< Mode LOC24 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 932 | #define _TIMER_ROUTELOC2_CDTI0LOC_LOC25 0x00000019UL /**< Mode LOC25 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 933 | #define _TIMER_ROUTELOC2_CDTI0LOC_LOC26 0x0000001AUL /**< Mode LOC26 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 934 | #define _TIMER_ROUTELOC2_CDTI0LOC_LOC27 0x0000001BUL /**< Mode LOC27 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 935 | #define _TIMER_ROUTELOC2_CDTI0LOC_LOC28 0x0000001CUL /**< Mode LOC28 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 936 | #define _TIMER_ROUTELOC2_CDTI0LOC_LOC29 0x0000001DUL /**< Mode LOC29 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 937 | #define _TIMER_ROUTELOC2_CDTI0LOC_LOC30 0x0000001EUL /**< Mode LOC30 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 938 | #define _TIMER_ROUTELOC2_CDTI0LOC_LOC31 0x0000001FUL /**< Mode LOC31 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 939 | #define TIMER_ROUTELOC2_CDTI0LOC_LOC0 (_TIMER_ROUTELOC2_CDTI0LOC_LOC0 << 0) /**< Shifted mode LOC0 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 940 | #define TIMER_ROUTELOC2_CDTI0LOC_DEFAULT (_TIMER_ROUTELOC2_CDTI0LOC_DEFAULT << 0) /**< Shifted mode DEFAULT for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 941 | #define TIMER_ROUTELOC2_CDTI0LOC_LOC1 (_TIMER_ROUTELOC2_CDTI0LOC_LOC1 << 0) /**< Shifted mode LOC1 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 942 | #define TIMER_ROUTELOC2_CDTI0LOC_LOC2 (_TIMER_ROUTELOC2_CDTI0LOC_LOC2 << 0) /**< Shifted mode LOC2 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 943 | #define TIMER_ROUTELOC2_CDTI0LOC_LOC3 (_TIMER_ROUTELOC2_CDTI0LOC_LOC3 << 0) /**< Shifted mode LOC3 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 944 | #define TIMER_ROUTELOC2_CDTI0LOC_LOC4 (_TIMER_ROUTELOC2_CDTI0LOC_LOC4 << 0) /**< Shifted mode LOC4 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 945 | #define TIMER_ROUTELOC2_CDTI0LOC_LOC5 (_TIMER_ROUTELOC2_CDTI0LOC_LOC5 << 0) /**< Shifted mode LOC5 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 946 | #define TIMER_ROUTELOC2_CDTI0LOC_LOC6 (_TIMER_ROUTELOC2_CDTI0LOC_LOC6 << 0) /**< Shifted mode LOC6 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 947 | #define TIMER_ROUTELOC2_CDTI0LOC_LOC7 (_TIMER_ROUTELOC2_CDTI0LOC_LOC7 << 0) /**< Shifted mode LOC7 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 948 | #define TIMER_ROUTELOC2_CDTI0LOC_LOC8 (_TIMER_ROUTELOC2_CDTI0LOC_LOC8 << 0) /**< Shifted mode LOC8 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 949 | #define TIMER_ROUTELOC2_CDTI0LOC_LOC9 (_TIMER_ROUTELOC2_CDTI0LOC_LOC9 << 0) /**< Shifted mode LOC9 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 950 | #define TIMER_ROUTELOC2_CDTI0LOC_LOC10 (_TIMER_ROUTELOC2_CDTI0LOC_LOC10 << 0) /**< Shifted mode LOC10 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 951 | #define TIMER_ROUTELOC2_CDTI0LOC_LOC11 (_TIMER_ROUTELOC2_CDTI0LOC_LOC11 << 0) /**< Shifted mode LOC11 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 952 | #define TIMER_ROUTELOC2_CDTI0LOC_LOC12 (_TIMER_ROUTELOC2_CDTI0LOC_LOC12 << 0) /**< Shifted mode LOC12 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 953 | #define TIMER_ROUTELOC2_CDTI0LOC_LOC13 (_TIMER_ROUTELOC2_CDTI0LOC_LOC13 << 0) /**< Shifted mode LOC13 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 954 | #define TIMER_ROUTELOC2_CDTI0LOC_LOC14 (_TIMER_ROUTELOC2_CDTI0LOC_LOC14 << 0) /**< Shifted mode LOC14 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 955 | #define TIMER_ROUTELOC2_CDTI0LOC_LOC15 (_TIMER_ROUTELOC2_CDTI0LOC_LOC15 << 0) /**< Shifted mode LOC15 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 956 | #define TIMER_ROUTELOC2_CDTI0LOC_LOC16 (_TIMER_ROUTELOC2_CDTI0LOC_LOC16 << 0) /**< Shifted mode LOC16 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 957 | #define TIMER_ROUTELOC2_CDTI0LOC_LOC17 (_TIMER_ROUTELOC2_CDTI0LOC_LOC17 << 0) /**< Shifted mode LOC17 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 958 | #define TIMER_ROUTELOC2_CDTI0LOC_LOC18 (_TIMER_ROUTELOC2_CDTI0LOC_LOC18 << 0) /**< Shifted mode LOC18 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 959 | #define TIMER_ROUTELOC2_CDTI0LOC_LOC19 (_TIMER_ROUTELOC2_CDTI0LOC_LOC19 << 0) /**< Shifted mode LOC19 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 960 | #define TIMER_ROUTELOC2_CDTI0LOC_LOC20 (_TIMER_ROUTELOC2_CDTI0LOC_LOC20 << 0) /**< Shifted mode LOC20 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 961 | #define TIMER_ROUTELOC2_CDTI0LOC_LOC21 (_TIMER_ROUTELOC2_CDTI0LOC_LOC21 << 0) /**< Shifted mode LOC21 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 962 | #define TIMER_ROUTELOC2_CDTI0LOC_LOC22 (_TIMER_ROUTELOC2_CDTI0LOC_LOC22 << 0) /**< Shifted mode LOC22 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 963 | #define TIMER_ROUTELOC2_CDTI0LOC_LOC23 (_TIMER_ROUTELOC2_CDTI0LOC_LOC23 << 0) /**< Shifted mode LOC23 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 964 | #define TIMER_ROUTELOC2_CDTI0LOC_LOC24 (_TIMER_ROUTELOC2_CDTI0LOC_LOC24 << 0) /**< Shifted mode LOC24 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 965 | #define TIMER_ROUTELOC2_CDTI0LOC_LOC25 (_TIMER_ROUTELOC2_CDTI0LOC_LOC25 << 0) /**< Shifted mode LOC25 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 966 | #define TIMER_ROUTELOC2_CDTI0LOC_LOC26 (_TIMER_ROUTELOC2_CDTI0LOC_LOC26 << 0) /**< Shifted mode LOC26 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 967 | #define TIMER_ROUTELOC2_CDTI0LOC_LOC27 (_TIMER_ROUTELOC2_CDTI0LOC_LOC27 << 0) /**< Shifted mode LOC27 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 968 | #define TIMER_ROUTELOC2_CDTI0LOC_LOC28 (_TIMER_ROUTELOC2_CDTI0LOC_LOC28 << 0) /**< Shifted mode LOC28 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 969 | #define TIMER_ROUTELOC2_CDTI0LOC_LOC29 (_TIMER_ROUTELOC2_CDTI0LOC_LOC29 << 0) /**< Shifted mode LOC29 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 970 | #define TIMER_ROUTELOC2_CDTI0LOC_LOC30 (_TIMER_ROUTELOC2_CDTI0LOC_LOC30 << 0) /**< Shifted mode LOC30 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 971 | #define TIMER_ROUTELOC2_CDTI0LOC_LOC31 (_TIMER_ROUTELOC2_CDTI0LOC_LOC31 << 0) /**< Shifted mode LOC31 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 972 | #define _TIMER_ROUTELOC2_CDTI1LOC_SHIFT 8 /**< Shift value for TIMER_CDTI1LOC */ |
Anna Bridge |
142:4eea097334d6 | 973 | #define _TIMER_ROUTELOC2_CDTI1LOC_MASK 0x1F00UL /**< Bit mask for TIMER_CDTI1LOC */ |
Anna Bridge |
142:4eea097334d6 | 974 | #define _TIMER_ROUTELOC2_CDTI1LOC_LOC0 0x00000000UL /**< Mode LOC0 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 975 | #define _TIMER_ROUTELOC2_CDTI1LOC_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 976 | #define _TIMER_ROUTELOC2_CDTI1LOC_LOC1 0x00000001UL /**< Mode LOC1 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 977 | #define _TIMER_ROUTELOC2_CDTI1LOC_LOC2 0x00000002UL /**< Mode LOC2 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 978 | #define _TIMER_ROUTELOC2_CDTI1LOC_LOC3 0x00000003UL /**< Mode LOC3 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 979 | #define _TIMER_ROUTELOC2_CDTI1LOC_LOC4 0x00000004UL /**< Mode LOC4 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 980 | #define _TIMER_ROUTELOC2_CDTI1LOC_LOC5 0x00000005UL /**< Mode LOC5 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 981 | #define _TIMER_ROUTELOC2_CDTI1LOC_LOC6 0x00000006UL /**< Mode LOC6 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 982 | #define _TIMER_ROUTELOC2_CDTI1LOC_LOC7 0x00000007UL /**< Mode LOC7 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 983 | #define _TIMER_ROUTELOC2_CDTI1LOC_LOC8 0x00000008UL /**< Mode LOC8 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 984 | #define _TIMER_ROUTELOC2_CDTI1LOC_LOC9 0x00000009UL /**< Mode LOC9 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 985 | #define _TIMER_ROUTELOC2_CDTI1LOC_LOC10 0x0000000AUL /**< Mode LOC10 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 986 | #define _TIMER_ROUTELOC2_CDTI1LOC_LOC11 0x0000000BUL /**< Mode LOC11 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 987 | #define _TIMER_ROUTELOC2_CDTI1LOC_LOC12 0x0000000CUL /**< Mode LOC12 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 988 | #define _TIMER_ROUTELOC2_CDTI1LOC_LOC13 0x0000000DUL /**< Mode LOC13 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 989 | #define _TIMER_ROUTELOC2_CDTI1LOC_LOC14 0x0000000EUL /**< Mode LOC14 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 990 | #define _TIMER_ROUTELOC2_CDTI1LOC_LOC15 0x0000000FUL /**< Mode LOC15 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 991 | #define _TIMER_ROUTELOC2_CDTI1LOC_LOC16 0x00000010UL /**< Mode LOC16 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 992 | #define _TIMER_ROUTELOC2_CDTI1LOC_LOC17 0x00000011UL /**< Mode LOC17 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 993 | #define _TIMER_ROUTELOC2_CDTI1LOC_LOC18 0x00000012UL /**< Mode LOC18 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 994 | #define _TIMER_ROUTELOC2_CDTI1LOC_LOC19 0x00000013UL /**< Mode LOC19 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 995 | #define _TIMER_ROUTELOC2_CDTI1LOC_LOC20 0x00000014UL /**< Mode LOC20 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 996 | #define _TIMER_ROUTELOC2_CDTI1LOC_LOC21 0x00000015UL /**< Mode LOC21 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 997 | #define _TIMER_ROUTELOC2_CDTI1LOC_LOC22 0x00000016UL /**< Mode LOC22 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 998 | #define _TIMER_ROUTELOC2_CDTI1LOC_LOC23 0x00000017UL /**< Mode LOC23 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 999 | #define _TIMER_ROUTELOC2_CDTI1LOC_LOC24 0x00000018UL /**< Mode LOC24 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1000 | #define _TIMER_ROUTELOC2_CDTI1LOC_LOC25 0x00000019UL /**< Mode LOC25 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1001 | #define _TIMER_ROUTELOC2_CDTI1LOC_LOC26 0x0000001AUL /**< Mode LOC26 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1002 | #define _TIMER_ROUTELOC2_CDTI1LOC_LOC27 0x0000001BUL /**< Mode LOC27 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1003 | #define _TIMER_ROUTELOC2_CDTI1LOC_LOC28 0x0000001CUL /**< Mode LOC28 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1004 | #define _TIMER_ROUTELOC2_CDTI1LOC_LOC29 0x0000001DUL /**< Mode LOC29 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1005 | #define _TIMER_ROUTELOC2_CDTI1LOC_LOC30 0x0000001EUL /**< Mode LOC30 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1006 | #define _TIMER_ROUTELOC2_CDTI1LOC_LOC31 0x0000001FUL /**< Mode LOC31 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1007 | #define TIMER_ROUTELOC2_CDTI1LOC_LOC0 (_TIMER_ROUTELOC2_CDTI1LOC_LOC0 << 8) /**< Shifted mode LOC0 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1008 | #define TIMER_ROUTELOC2_CDTI1LOC_DEFAULT (_TIMER_ROUTELOC2_CDTI1LOC_DEFAULT << 8) /**< Shifted mode DEFAULT for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1009 | #define TIMER_ROUTELOC2_CDTI1LOC_LOC1 (_TIMER_ROUTELOC2_CDTI1LOC_LOC1 << 8) /**< Shifted mode LOC1 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1010 | #define TIMER_ROUTELOC2_CDTI1LOC_LOC2 (_TIMER_ROUTELOC2_CDTI1LOC_LOC2 << 8) /**< Shifted mode LOC2 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1011 | #define TIMER_ROUTELOC2_CDTI1LOC_LOC3 (_TIMER_ROUTELOC2_CDTI1LOC_LOC3 << 8) /**< Shifted mode LOC3 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1012 | #define TIMER_ROUTELOC2_CDTI1LOC_LOC4 (_TIMER_ROUTELOC2_CDTI1LOC_LOC4 << 8) /**< Shifted mode LOC4 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1013 | #define TIMER_ROUTELOC2_CDTI1LOC_LOC5 (_TIMER_ROUTELOC2_CDTI1LOC_LOC5 << 8) /**< Shifted mode LOC5 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1014 | #define TIMER_ROUTELOC2_CDTI1LOC_LOC6 (_TIMER_ROUTELOC2_CDTI1LOC_LOC6 << 8) /**< Shifted mode LOC6 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1015 | #define TIMER_ROUTELOC2_CDTI1LOC_LOC7 (_TIMER_ROUTELOC2_CDTI1LOC_LOC7 << 8) /**< Shifted mode LOC7 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1016 | #define TIMER_ROUTELOC2_CDTI1LOC_LOC8 (_TIMER_ROUTELOC2_CDTI1LOC_LOC8 << 8) /**< Shifted mode LOC8 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1017 | #define TIMER_ROUTELOC2_CDTI1LOC_LOC9 (_TIMER_ROUTELOC2_CDTI1LOC_LOC9 << 8) /**< Shifted mode LOC9 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1018 | #define TIMER_ROUTELOC2_CDTI1LOC_LOC10 (_TIMER_ROUTELOC2_CDTI1LOC_LOC10 << 8) /**< Shifted mode LOC10 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1019 | #define TIMER_ROUTELOC2_CDTI1LOC_LOC11 (_TIMER_ROUTELOC2_CDTI1LOC_LOC11 << 8) /**< Shifted mode LOC11 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1020 | #define TIMER_ROUTELOC2_CDTI1LOC_LOC12 (_TIMER_ROUTELOC2_CDTI1LOC_LOC12 << 8) /**< Shifted mode LOC12 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1021 | #define TIMER_ROUTELOC2_CDTI1LOC_LOC13 (_TIMER_ROUTELOC2_CDTI1LOC_LOC13 << 8) /**< Shifted mode LOC13 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1022 | #define TIMER_ROUTELOC2_CDTI1LOC_LOC14 (_TIMER_ROUTELOC2_CDTI1LOC_LOC14 << 8) /**< Shifted mode LOC14 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1023 | #define TIMER_ROUTELOC2_CDTI1LOC_LOC15 (_TIMER_ROUTELOC2_CDTI1LOC_LOC15 << 8) /**< Shifted mode LOC15 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1024 | #define TIMER_ROUTELOC2_CDTI1LOC_LOC16 (_TIMER_ROUTELOC2_CDTI1LOC_LOC16 << 8) /**< Shifted mode LOC16 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1025 | #define TIMER_ROUTELOC2_CDTI1LOC_LOC17 (_TIMER_ROUTELOC2_CDTI1LOC_LOC17 << 8) /**< Shifted mode LOC17 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1026 | #define TIMER_ROUTELOC2_CDTI1LOC_LOC18 (_TIMER_ROUTELOC2_CDTI1LOC_LOC18 << 8) /**< Shifted mode LOC18 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1027 | #define TIMER_ROUTELOC2_CDTI1LOC_LOC19 (_TIMER_ROUTELOC2_CDTI1LOC_LOC19 << 8) /**< Shifted mode LOC19 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1028 | #define TIMER_ROUTELOC2_CDTI1LOC_LOC20 (_TIMER_ROUTELOC2_CDTI1LOC_LOC20 << 8) /**< Shifted mode LOC20 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1029 | #define TIMER_ROUTELOC2_CDTI1LOC_LOC21 (_TIMER_ROUTELOC2_CDTI1LOC_LOC21 << 8) /**< Shifted mode LOC21 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1030 | #define TIMER_ROUTELOC2_CDTI1LOC_LOC22 (_TIMER_ROUTELOC2_CDTI1LOC_LOC22 << 8) /**< Shifted mode LOC22 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1031 | #define TIMER_ROUTELOC2_CDTI1LOC_LOC23 (_TIMER_ROUTELOC2_CDTI1LOC_LOC23 << 8) /**< Shifted mode LOC23 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1032 | #define TIMER_ROUTELOC2_CDTI1LOC_LOC24 (_TIMER_ROUTELOC2_CDTI1LOC_LOC24 << 8) /**< Shifted mode LOC24 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1033 | #define TIMER_ROUTELOC2_CDTI1LOC_LOC25 (_TIMER_ROUTELOC2_CDTI1LOC_LOC25 << 8) /**< Shifted mode LOC25 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1034 | #define TIMER_ROUTELOC2_CDTI1LOC_LOC26 (_TIMER_ROUTELOC2_CDTI1LOC_LOC26 << 8) /**< Shifted mode LOC26 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1035 | #define TIMER_ROUTELOC2_CDTI1LOC_LOC27 (_TIMER_ROUTELOC2_CDTI1LOC_LOC27 << 8) /**< Shifted mode LOC27 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1036 | #define TIMER_ROUTELOC2_CDTI1LOC_LOC28 (_TIMER_ROUTELOC2_CDTI1LOC_LOC28 << 8) /**< Shifted mode LOC28 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1037 | #define TIMER_ROUTELOC2_CDTI1LOC_LOC29 (_TIMER_ROUTELOC2_CDTI1LOC_LOC29 << 8) /**< Shifted mode LOC29 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1038 | #define TIMER_ROUTELOC2_CDTI1LOC_LOC30 (_TIMER_ROUTELOC2_CDTI1LOC_LOC30 << 8) /**< Shifted mode LOC30 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1039 | #define TIMER_ROUTELOC2_CDTI1LOC_LOC31 (_TIMER_ROUTELOC2_CDTI1LOC_LOC31 << 8) /**< Shifted mode LOC31 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1040 | #define _TIMER_ROUTELOC2_CDTI2LOC_SHIFT 16 /**< Shift value for TIMER_CDTI2LOC */ |
Anna Bridge |
142:4eea097334d6 | 1041 | #define _TIMER_ROUTELOC2_CDTI2LOC_MASK 0x1F0000UL /**< Bit mask for TIMER_CDTI2LOC */ |
Anna Bridge |
142:4eea097334d6 | 1042 | #define _TIMER_ROUTELOC2_CDTI2LOC_LOC0 0x00000000UL /**< Mode LOC0 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1043 | #define _TIMER_ROUTELOC2_CDTI2LOC_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1044 | #define _TIMER_ROUTELOC2_CDTI2LOC_LOC1 0x00000001UL /**< Mode LOC1 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1045 | #define _TIMER_ROUTELOC2_CDTI2LOC_LOC2 0x00000002UL /**< Mode LOC2 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1046 | #define _TIMER_ROUTELOC2_CDTI2LOC_LOC3 0x00000003UL /**< Mode LOC3 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1047 | #define _TIMER_ROUTELOC2_CDTI2LOC_LOC4 0x00000004UL /**< Mode LOC4 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1048 | #define _TIMER_ROUTELOC2_CDTI2LOC_LOC5 0x00000005UL /**< Mode LOC5 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1049 | #define _TIMER_ROUTELOC2_CDTI2LOC_LOC6 0x00000006UL /**< Mode LOC6 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1050 | #define _TIMER_ROUTELOC2_CDTI2LOC_LOC7 0x00000007UL /**< Mode LOC7 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1051 | #define _TIMER_ROUTELOC2_CDTI2LOC_LOC8 0x00000008UL /**< Mode LOC8 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1052 | #define _TIMER_ROUTELOC2_CDTI2LOC_LOC9 0x00000009UL /**< Mode LOC9 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1053 | #define _TIMER_ROUTELOC2_CDTI2LOC_LOC10 0x0000000AUL /**< Mode LOC10 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1054 | #define _TIMER_ROUTELOC2_CDTI2LOC_LOC11 0x0000000BUL /**< Mode LOC11 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1055 | #define _TIMER_ROUTELOC2_CDTI2LOC_LOC12 0x0000000CUL /**< Mode LOC12 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1056 | #define _TIMER_ROUTELOC2_CDTI2LOC_LOC13 0x0000000DUL /**< Mode LOC13 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1057 | #define _TIMER_ROUTELOC2_CDTI2LOC_LOC14 0x0000000EUL /**< Mode LOC14 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1058 | #define _TIMER_ROUTELOC2_CDTI2LOC_LOC15 0x0000000FUL /**< Mode LOC15 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1059 | #define _TIMER_ROUTELOC2_CDTI2LOC_LOC16 0x00000010UL /**< Mode LOC16 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1060 | #define _TIMER_ROUTELOC2_CDTI2LOC_LOC17 0x00000011UL /**< Mode LOC17 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1061 | #define _TIMER_ROUTELOC2_CDTI2LOC_LOC18 0x00000012UL /**< Mode LOC18 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1062 | #define _TIMER_ROUTELOC2_CDTI2LOC_LOC19 0x00000013UL /**< Mode LOC19 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1063 | #define _TIMER_ROUTELOC2_CDTI2LOC_LOC20 0x00000014UL /**< Mode LOC20 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1064 | #define _TIMER_ROUTELOC2_CDTI2LOC_LOC21 0x00000015UL /**< Mode LOC21 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1065 | #define _TIMER_ROUTELOC2_CDTI2LOC_LOC22 0x00000016UL /**< Mode LOC22 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1066 | #define _TIMER_ROUTELOC2_CDTI2LOC_LOC23 0x00000017UL /**< Mode LOC23 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1067 | #define _TIMER_ROUTELOC2_CDTI2LOC_LOC24 0x00000018UL /**< Mode LOC24 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1068 | #define _TIMER_ROUTELOC2_CDTI2LOC_LOC25 0x00000019UL /**< Mode LOC25 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1069 | #define _TIMER_ROUTELOC2_CDTI2LOC_LOC26 0x0000001AUL /**< Mode LOC26 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1070 | #define _TIMER_ROUTELOC2_CDTI2LOC_LOC27 0x0000001BUL /**< Mode LOC27 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1071 | #define _TIMER_ROUTELOC2_CDTI2LOC_LOC28 0x0000001CUL /**< Mode LOC28 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1072 | #define _TIMER_ROUTELOC2_CDTI2LOC_LOC29 0x0000001DUL /**< Mode LOC29 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1073 | #define _TIMER_ROUTELOC2_CDTI2LOC_LOC30 0x0000001EUL /**< Mode LOC30 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1074 | #define _TIMER_ROUTELOC2_CDTI2LOC_LOC31 0x0000001FUL /**< Mode LOC31 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1075 | #define TIMER_ROUTELOC2_CDTI2LOC_LOC0 (_TIMER_ROUTELOC2_CDTI2LOC_LOC0 << 16) /**< Shifted mode LOC0 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1076 | #define TIMER_ROUTELOC2_CDTI2LOC_DEFAULT (_TIMER_ROUTELOC2_CDTI2LOC_DEFAULT << 16) /**< Shifted mode DEFAULT for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1077 | #define TIMER_ROUTELOC2_CDTI2LOC_LOC1 (_TIMER_ROUTELOC2_CDTI2LOC_LOC1 << 16) /**< Shifted mode LOC1 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1078 | #define TIMER_ROUTELOC2_CDTI2LOC_LOC2 (_TIMER_ROUTELOC2_CDTI2LOC_LOC2 << 16) /**< Shifted mode LOC2 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1079 | #define TIMER_ROUTELOC2_CDTI2LOC_LOC3 (_TIMER_ROUTELOC2_CDTI2LOC_LOC3 << 16) /**< Shifted mode LOC3 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1080 | #define TIMER_ROUTELOC2_CDTI2LOC_LOC4 (_TIMER_ROUTELOC2_CDTI2LOC_LOC4 << 16) /**< Shifted mode LOC4 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1081 | #define TIMER_ROUTELOC2_CDTI2LOC_LOC5 (_TIMER_ROUTELOC2_CDTI2LOC_LOC5 << 16) /**< Shifted mode LOC5 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1082 | #define TIMER_ROUTELOC2_CDTI2LOC_LOC6 (_TIMER_ROUTELOC2_CDTI2LOC_LOC6 << 16) /**< Shifted mode LOC6 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1083 | #define TIMER_ROUTELOC2_CDTI2LOC_LOC7 (_TIMER_ROUTELOC2_CDTI2LOC_LOC7 << 16) /**< Shifted mode LOC7 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1084 | #define TIMER_ROUTELOC2_CDTI2LOC_LOC8 (_TIMER_ROUTELOC2_CDTI2LOC_LOC8 << 16) /**< Shifted mode LOC8 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1085 | #define TIMER_ROUTELOC2_CDTI2LOC_LOC9 (_TIMER_ROUTELOC2_CDTI2LOC_LOC9 << 16) /**< Shifted mode LOC9 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1086 | #define TIMER_ROUTELOC2_CDTI2LOC_LOC10 (_TIMER_ROUTELOC2_CDTI2LOC_LOC10 << 16) /**< Shifted mode LOC10 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1087 | #define TIMER_ROUTELOC2_CDTI2LOC_LOC11 (_TIMER_ROUTELOC2_CDTI2LOC_LOC11 << 16) /**< Shifted mode LOC11 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1088 | #define TIMER_ROUTELOC2_CDTI2LOC_LOC12 (_TIMER_ROUTELOC2_CDTI2LOC_LOC12 << 16) /**< Shifted mode LOC12 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1089 | #define TIMER_ROUTELOC2_CDTI2LOC_LOC13 (_TIMER_ROUTELOC2_CDTI2LOC_LOC13 << 16) /**< Shifted mode LOC13 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1090 | #define TIMER_ROUTELOC2_CDTI2LOC_LOC14 (_TIMER_ROUTELOC2_CDTI2LOC_LOC14 << 16) /**< Shifted mode LOC14 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1091 | #define TIMER_ROUTELOC2_CDTI2LOC_LOC15 (_TIMER_ROUTELOC2_CDTI2LOC_LOC15 << 16) /**< Shifted mode LOC15 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1092 | #define TIMER_ROUTELOC2_CDTI2LOC_LOC16 (_TIMER_ROUTELOC2_CDTI2LOC_LOC16 << 16) /**< Shifted mode LOC16 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1093 | #define TIMER_ROUTELOC2_CDTI2LOC_LOC17 (_TIMER_ROUTELOC2_CDTI2LOC_LOC17 << 16) /**< Shifted mode LOC17 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1094 | #define TIMER_ROUTELOC2_CDTI2LOC_LOC18 (_TIMER_ROUTELOC2_CDTI2LOC_LOC18 << 16) /**< Shifted mode LOC18 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1095 | #define TIMER_ROUTELOC2_CDTI2LOC_LOC19 (_TIMER_ROUTELOC2_CDTI2LOC_LOC19 << 16) /**< Shifted mode LOC19 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1096 | #define TIMER_ROUTELOC2_CDTI2LOC_LOC20 (_TIMER_ROUTELOC2_CDTI2LOC_LOC20 << 16) /**< Shifted mode LOC20 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1097 | #define TIMER_ROUTELOC2_CDTI2LOC_LOC21 (_TIMER_ROUTELOC2_CDTI2LOC_LOC21 << 16) /**< Shifted mode LOC21 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1098 | #define TIMER_ROUTELOC2_CDTI2LOC_LOC22 (_TIMER_ROUTELOC2_CDTI2LOC_LOC22 << 16) /**< Shifted mode LOC22 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1099 | #define TIMER_ROUTELOC2_CDTI2LOC_LOC23 (_TIMER_ROUTELOC2_CDTI2LOC_LOC23 << 16) /**< Shifted mode LOC23 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1100 | #define TIMER_ROUTELOC2_CDTI2LOC_LOC24 (_TIMER_ROUTELOC2_CDTI2LOC_LOC24 << 16) /**< Shifted mode LOC24 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1101 | #define TIMER_ROUTELOC2_CDTI2LOC_LOC25 (_TIMER_ROUTELOC2_CDTI2LOC_LOC25 << 16) /**< Shifted mode LOC25 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1102 | #define TIMER_ROUTELOC2_CDTI2LOC_LOC26 (_TIMER_ROUTELOC2_CDTI2LOC_LOC26 << 16) /**< Shifted mode LOC26 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1103 | #define TIMER_ROUTELOC2_CDTI2LOC_LOC27 (_TIMER_ROUTELOC2_CDTI2LOC_LOC27 << 16) /**< Shifted mode LOC27 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1104 | #define TIMER_ROUTELOC2_CDTI2LOC_LOC28 (_TIMER_ROUTELOC2_CDTI2LOC_LOC28 << 16) /**< Shifted mode LOC28 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1105 | #define TIMER_ROUTELOC2_CDTI2LOC_LOC29 (_TIMER_ROUTELOC2_CDTI2LOC_LOC29 << 16) /**< Shifted mode LOC29 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1106 | #define TIMER_ROUTELOC2_CDTI2LOC_LOC30 (_TIMER_ROUTELOC2_CDTI2LOC_LOC30 << 16) /**< Shifted mode LOC30 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1107 | #define TIMER_ROUTELOC2_CDTI2LOC_LOC31 (_TIMER_ROUTELOC2_CDTI2LOC_LOC31 << 16) /**< Shifted mode LOC31 for TIMER_ROUTELOC2 */ |
Anna Bridge |
142:4eea097334d6 | 1108 | |
Anna Bridge |
142:4eea097334d6 | 1109 | /* Bit fields for TIMER CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1110 | #define _TIMER_CC_CTRL_RESETVALUE 0x00000000UL /**< Default value for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1111 | #define _TIMER_CC_CTRL_MASK 0x7F0F3F17UL /**< Mask for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1112 | #define _TIMER_CC_CTRL_MODE_SHIFT 0 /**< Shift value for TIMER_MODE */ |
Anna Bridge |
142:4eea097334d6 | 1113 | #define _TIMER_CC_CTRL_MODE_MASK 0x3UL /**< Bit mask for TIMER_MODE */ |
Anna Bridge |
142:4eea097334d6 | 1114 | #define _TIMER_CC_CTRL_MODE_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1115 | #define _TIMER_CC_CTRL_MODE_OFF 0x00000000UL /**< Mode OFF for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1116 | #define _TIMER_CC_CTRL_MODE_INPUTCAPTURE 0x00000001UL /**< Mode INPUTCAPTURE for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1117 | #define _TIMER_CC_CTRL_MODE_OUTPUTCOMPARE 0x00000002UL /**< Mode OUTPUTCOMPARE for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1118 | #define _TIMER_CC_CTRL_MODE_PWM 0x00000003UL /**< Mode PWM for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1119 | #define TIMER_CC_CTRL_MODE_DEFAULT (_TIMER_CC_CTRL_MODE_DEFAULT << 0) /**< Shifted mode DEFAULT for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1120 | #define TIMER_CC_CTRL_MODE_OFF (_TIMER_CC_CTRL_MODE_OFF << 0) /**< Shifted mode OFF for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1121 | #define TIMER_CC_CTRL_MODE_INPUTCAPTURE (_TIMER_CC_CTRL_MODE_INPUTCAPTURE << 0) /**< Shifted mode INPUTCAPTURE for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1122 | #define TIMER_CC_CTRL_MODE_OUTPUTCOMPARE (_TIMER_CC_CTRL_MODE_OUTPUTCOMPARE << 0) /**< Shifted mode OUTPUTCOMPARE for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1123 | #define TIMER_CC_CTRL_MODE_PWM (_TIMER_CC_CTRL_MODE_PWM << 0) /**< Shifted mode PWM for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1124 | #define TIMER_CC_CTRL_OUTINV (0x1UL << 2) /**< Output Invert */ |
Anna Bridge |
142:4eea097334d6 | 1125 | #define _TIMER_CC_CTRL_OUTINV_SHIFT 2 /**< Shift value for TIMER_OUTINV */ |
Anna Bridge |
142:4eea097334d6 | 1126 | #define _TIMER_CC_CTRL_OUTINV_MASK 0x4UL /**< Bit mask for TIMER_OUTINV */ |
Anna Bridge |
142:4eea097334d6 | 1127 | #define _TIMER_CC_CTRL_OUTINV_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1128 | #define TIMER_CC_CTRL_OUTINV_DEFAULT (_TIMER_CC_CTRL_OUTINV_DEFAULT << 2) /**< Shifted mode DEFAULT for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1129 | #define TIMER_CC_CTRL_COIST (0x1UL << 4) /**< Compare Output Initial State */ |
Anna Bridge |
142:4eea097334d6 | 1130 | #define _TIMER_CC_CTRL_COIST_SHIFT 4 /**< Shift value for TIMER_COIST */ |
Anna Bridge |
142:4eea097334d6 | 1131 | #define _TIMER_CC_CTRL_COIST_MASK 0x10UL /**< Bit mask for TIMER_COIST */ |
Anna Bridge |
142:4eea097334d6 | 1132 | #define _TIMER_CC_CTRL_COIST_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1133 | #define TIMER_CC_CTRL_COIST_DEFAULT (_TIMER_CC_CTRL_COIST_DEFAULT << 4) /**< Shifted mode DEFAULT for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1134 | #define _TIMER_CC_CTRL_CMOA_SHIFT 8 /**< Shift value for TIMER_CMOA */ |
Anna Bridge |
142:4eea097334d6 | 1135 | #define _TIMER_CC_CTRL_CMOA_MASK 0x300UL /**< Bit mask for TIMER_CMOA */ |
Anna Bridge |
142:4eea097334d6 | 1136 | #define _TIMER_CC_CTRL_CMOA_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1137 | #define _TIMER_CC_CTRL_CMOA_NONE 0x00000000UL /**< Mode NONE for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1138 | #define _TIMER_CC_CTRL_CMOA_TOGGLE 0x00000001UL /**< Mode TOGGLE for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1139 | #define _TIMER_CC_CTRL_CMOA_CLEAR 0x00000002UL /**< Mode CLEAR for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1140 | #define _TIMER_CC_CTRL_CMOA_SET 0x00000003UL /**< Mode SET for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1141 | #define TIMER_CC_CTRL_CMOA_DEFAULT (_TIMER_CC_CTRL_CMOA_DEFAULT << 8) /**< Shifted mode DEFAULT for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1142 | #define TIMER_CC_CTRL_CMOA_NONE (_TIMER_CC_CTRL_CMOA_NONE << 8) /**< Shifted mode NONE for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1143 | #define TIMER_CC_CTRL_CMOA_TOGGLE (_TIMER_CC_CTRL_CMOA_TOGGLE << 8) /**< Shifted mode TOGGLE for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1144 | #define TIMER_CC_CTRL_CMOA_CLEAR (_TIMER_CC_CTRL_CMOA_CLEAR << 8) /**< Shifted mode CLEAR for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1145 | #define TIMER_CC_CTRL_CMOA_SET (_TIMER_CC_CTRL_CMOA_SET << 8) /**< Shifted mode SET for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1146 | #define _TIMER_CC_CTRL_COFOA_SHIFT 10 /**< Shift value for TIMER_COFOA */ |
Anna Bridge |
142:4eea097334d6 | 1147 | #define _TIMER_CC_CTRL_COFOA_MASK 0xC00UL /**< Bit mask for TIMER_COFOA */ |
Anna Bridge |
142:4eea097334d6 | 1148 | #define _TIMER_CC_CTRL_COFOA_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1149 | #define _TIMER_CC_CTRL_COFOA_NONE 0x00000000UL /**< Mode NONE for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1150 | #define _TIMER_CC_CTRL_COFOA_TOGGLE 0x00000001UL /**< Mode TOGGLE for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1151 | #define _TIMER_CC_CTRL_COFOA_CLEAR 0x00000002UL /**< Mode CLEAR for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1152 | #define _TIMER_CC_CTRL_COFOA_SET 0x00000003UL /**< Mode SET for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1153 | #define TIMER_CC_CTRL_COFOA_DEFAULT (_TIMER_CC_CTRL_COFOA_DEFAULT << 10) /**< Shifted mode DEFAULT for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1154 | #define TIMER_CC_CTRL_COFOA_NONE (_TIMER_CC_CTRL_COFOA_NONE << 10) /**< Shifted mode NONE for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1155 | #define TIMER_CC_CTRL_COFOA_TOGGLE (_TIMER_CC_CTRL_COFOA_TOGGLE << 10) /**< Shifted mode TOGGLE for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1156 | #define TIMER_CC_CTRL_COFOA_CLEAR (_TIMER_CC_CTRL_COFOA_CLEAR << 10) /**< Shifted mode CLEAR for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1157 | #define TIMER_CC_CTRL_COFOA_SET (_TIMER_CC_CTRL_COFOA_SET << 10) /**< Shifted mode SET for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1158 | #define _TIMER_CC_CTRL_CUFOA_SHIFT 12 /**< Shift value for TIMER_CUFOA */ |
Anna Bridge |
142:4eea097334d6 | 1159 | #define _TIMER_CC_CTRL_CUFOA_MASK 0x3000UL /**< Bit mask for TIMER_CUFOA */ |
Anna Bridge |
142:4eea097334d6 | 1160 | #define _TIMER_CC_CTRL_CUFOA_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1161 | #define _TIMER_CC_CTRL_CUFOA_NONE 0x00000000UL /**< Mode NONE for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1162 | #define _TIMER_CC_CTRL_CUFOA_TOGGLE 0x00000001UL /**< Mode TOGGLE for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1163 | #define _TIMER_CC_CTRL_CUFOA_CLEAR 0x00000002UL /**< Mode CLEAR for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1164 | #define _TIMER_CC_CTRL_CUFOA_SET 0x00000003UL /**< Mode SET for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1165 | #define TIMER_CC_CTRL_CUFOA_DEFAULT (_TIMER_CC_CTRL_CUFOA_DEFAULT << 12) /**< Shifted mode DEFAULT for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1166 | #define TIMER_CC_CTRL_CUFOA_NONE (_TIMER_CC_CTRL_CUFOA_NONE << 12) /**< Shifted mode NONE for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1167 | #define TIMER_CC_CTRL_CUFOA_TOGGLE (_TIMER_CC_CTRL_CUFOA_TOGGLE << 12) /**< Shifted mode TOGGLE for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1168 | #define TIMER_CC_CTRL_CUFOA_CLEAR (_TIMER_CC_CTRL_CUFOA_CLEAR << 12) /**< Shifted mode CLEAR for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1169 | #define TIMER_CC_CTRL_CUFOA_SET (_TIMER_CC_CTRL_CUFOA_SET << 12) /**< Shifted mode SET for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1170 | #define _TIMER_CC_CTRL_PRSSEL_SHIFT 16 /**< Shift value for TIMER_PRSSEL */ |
Anna Bridge |
142:4eea097334d6 | 1171 | #define _TIMER_CC_CTRL_PRSSEL_MASK 0xF0000UL /**< Bit mask for TIMER_PRSSEL */ |
Anna Bridge |
142:4eea097334d6 | 1172 | #define _TIMER_CC_CTRL_PRSSEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1173 | #define _TIMER_CC_CTRL_PRSSEL_PRSCH0 0x00000000UL /**< Mode PRSCH0 for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1174 | #define _TIMER_CC_CTRL_PRSSEL_PRSCH1 0x00000001UL /**< Mode PRSCH1 for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1175 | #define _TIMER_CC_CTRL_PRSSEL_PRSCH2 0x00000002UL /**< Mode PRSCH2 for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1176 | #define _TIMER_CC_CTRL_PRSSEL_PRSCH3 0x00000003UL /**< Mode PRSCH3 for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1177 | #define _TIMER_CC_CTRL_PRSSEL_PRSCH4 0x00000004UL /**< Mode PRSCH4 for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1178 | #define _TIMER_CC_CTRL_PRSSEL_PRSCH5 0x00000005UL /**< Mode PRSCH5 for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1179 | #define _TIMER_CC_CTRL_PRSSEL_PRSCH6 0x00000006UL /**< Mode PRSCH6 for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1180 | #define _TIMER_CC_CTRL_PRSSEL_PRSCH7 0x00000007UL /**< Mode PRSCH7 for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1181 | #define _TIMER_CC_CTRL_PRSSEL_PRSCH8 0x00000008UL /**< Mode PRSCH8 for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1182 | #define _TIMER_CC_CTRL_PRSSEL_PRSCH9 0x00000009UL /**< Mode PRSCH9 for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1183 | #define _TIMER_CC_CTRL_PRSSEL_PRSCH10 0x0000000AUL /**< Mode PRSCH10 for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1184 | #define _TIMER_CC_CTRL_PRSSEL_PRSCH11 0x0000000BUL /**< Mode PRSCH11 for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1185 | #define TIMER_CC_CTRL_PRSSEL_DEFAULT (_TIMER_CC_CTRL_PRSSEL_DEFAULT << 16) /**< Shifted mode DEFAULT for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1186 | #define TIMER_CC_CTRL_PRSSEL_PRSCH0 (_TIMER_CC_CTRL_PRSSEL_PRSCH0 << 16) /**< Shifted mode PRSCH0 for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1187 | #define TIMER_CC_CTRL_PRSSEL_PRSCH1 (_TIMER_CC_CTRL_PRSSEL_PRSCH1 << 16) /**< Shifted mode PRSCH1 for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1188 | #define TIMER_CC_CTRL_PRSSEL_PRSCH2 (_TIMER_CC_CTRL_PRSSEL_PRSCH2 << 16) /**< Shifted mode PRSCH2 for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1189 | #define TIMER_CC_CTRL_PRSSEL_PRSCH3 (_TIMER_CC_CTRL_PRSSEL_PRSCH3 << 16) /**< Shifted mode PRSCH3 for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1190 | #define TIMER_CC_CTRL_PRSSEL_PRSCH4 (_TIMER_CC_CTRL_PRSSEL_PRSCH4 << 16) /**< Shifted mode PRSCH4 for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1191 | #define TIMER_CC_CTRL_PRSSEL_PRSCH5 (_TIMER_CC_CTRL_PRSSEL_PRSCH5 << 16) /**< Shifted mode PRSCH5 for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1192 | #define TIMER_CC_CTRL_PRSSEL_PRSCH6 (_TIMER_CC_CTRL_PRSSEL_PRSCH6 << 16) /**< Shifted mode PRSCH6 for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1193 | #define TIMER_CC_CTRL_PRSSEL_PRSCH7 (_TIMER_CC_CTRL_PRSSEL_PRSCH7 << 16) /**< Shifted mode PRSCH7 for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1194 | #define TIMER_CC_CTRL_PRSSEL_PRSCH8 (_TIMER_CC_CTRL_PRSSEL_PRSCH8 << 16) /**< Shifted mode PRSCH8 for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1195 | #define TIMER_CC_CTRL_PRSSEL_PRSCH9 (_TIMER_CC_CTRL_PRSSEL_PRSCH9 << 16) /**< Shifted mode PRSCH9 for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1196 | #define TIMER_CC_CTRL_PRSSEL_PRSCH10 (_TIMER_CC_CTRL_PRSSEL_PRSCH10 << 16) /**< Shifted mode PRSCH10 for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1197 | #define TIMER_CC_CTRL_PRSSEL_PRSCH11 (_TIMER_CC_CTRL_PRSSEL_PRSCH11 << 16) /**< Shifted mode PRSCH11 for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1198 | #define _TIMER_CC_CTRL_ICEDGE_SHIFT 24 /**< Shift value for TIMER_ICEDGE */ |
Anna Bridge |
142:4eea097334d6 | 1199 | #define _TIMER_CC_CTRL_ICEDGE_MASK 0x3000000UL /**< Bit mask for TIMER_ICEDGE */ |
Anna Bridge |
142:4eea097334d6 | 1200 | #define _TIMER_CC_CTRL_ICEDGE_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1201 | #define _TIMER_CC_CTRL_ICEDGE_RISING 0x00000000UL /**< Mode RISING for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1202 | #define _TIMER_CC_CTRL_ICEDGE_FALLING 0x00000001UL /**< Mode FALLING for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1203 | #define _TIMER_CC_CTRL_ICEDGE_BOTH 0x00000002UL /**< Mode BOTH for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1204 | #define _TIMER_CC_CTRL_ICEDGE_NONE 0x00000003UL /**< Mode NONE for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1205 | #define TIMER_CC_CTRL_ICEDGE_DEFAULT (_TIMER_CC_CTRL_ICEDGE_DEFAULT << 24) /**< Shifted mode DEFAULT for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1206 | #define TIMER_CC_CTRL_ICEDGE_RISING (_TIMER_CC_CTRL_ICEDGE_RISING << 24) /**< Shifted mode RISING for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1207 | #define TIMER_CC_CTRL_ICEDGE_FALLING (_TIMER_CC_CTRL_ICEDGE_FALLING << 24) /**< Shifted mode FALLING for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1208 | #define TIMER_CC_CTRL_ICEDGE_BOTH (_TIMER_CC_CTRL_ICEDGE_BOTH << 24) /**< Shifted mode BOTH for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1209 | #define TIMER_CC_CTRL_ICEDGE_NONE (_TIMER_CC_CTRL_ICEDGE_NONE << 24) /**< Shifted mode NONE for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1210 | #define _TIMER_CC_CTRL_ICEVCTRL_SHIFT 26 /**< Shift value for TIMER_ICEVCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1211 | #define _TIMER_CC_CTRL_ICEVCTRL_MASK 0xC000000UL /**< Bit mask for TIMER_ICEVCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1212 | #define _TIMER_CC_CTRL_ICEVCTRL_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1213 | #define _TIMER_CC_CTRL_ICEVCTRL_EVERYEDGE 0x00000000UL /**< Mode EVERYEDGE for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1214 | #define _TIMER_CC_CTRL_ICEVCTRL_EVERYSECONDEDGE 0x00000001UL /**< Mode EVERYSECONDEDGE for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1215 | #define _TIMER_CC_CTRL_ICEVCTRL_RISING 0x00000002UL /**< Mode RISING for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1216 | #define _TIMER_CC_CTRL_ICEVCTRL_FALLING 0x00000003UL /**< Mode FALLING for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1217 | #define TIMER_CC_CTRL_ICEVCTRL_DEFAULT (_TIMER_CC_CTRL_ICEVCTRL_DEFAULT << 26) /**< Shifted mode DEFAULT for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1218 | #define TIMER_CC_CTRL_ICEVCTRL_EVERYEDGE (_TIMER_CC_CTRL_ICEVCTRL_EVERYEDGE << 26) /**< Shifted mode EVERYEDGE for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1219 | #define TIMER_CC_CTRL_ICEVCTRL_EVERYSECONDEDGE (_TIMER_CC_CTRL_ICEVCTRL_EVERYSECONDEDGE << 26) /**< Shifted mode EVERYSECONDEDGE for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1220 | #define TIMER_CC_CTRL_ICEVCTRL_RISING (_TIMER_CC_CTRL_ICEVCTRL_RISING << 26) /**< Shifted mode RISING for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1221 | #define TIMER_CC_CTRL_ICEVCTRL_FALLING (_TIMER_CC_CTRL_ICEVCTRL_FALLING << 26) /**< Shifted mode FALLING for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1222 | #define TIMER_CC_CTRL_PRSCONF (0x1UL << 28) /**< PRS Configuration */ |
Anna Bridge |
142:4eea097334d6 | 1223 | #define _TIMER_CC_CTRL_PRSCONF_SHIFT 28 /**< Shift value for TIMER_PRSCONF */ |
Anna Bridge |
142:4eea097334d6 | 1224 | #define _TIMER_CC_CTRL_PRSCONF_MASK 0x10000000UL /**< Bit mask for TIMER_PRSCONF */ |
Anna Bridge |
142:4eea097334d6 | 1225 | #define _TIMER_CC_CTRL_PRSCONF_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1226 | #define _TIMER_CC_CTRL_PRSCONF_PULSE 0x00000000UL /**< Mode PULSE for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1227 | #define _TIMER_CC_CTRL_PRSCONF_LEVEL 0x00000001UL /**< Mode LEVEL for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1228 | #define TIMER_CC_CTRL_PRSCONF_DEFAULT (_TIMER_CC_CTRL_PRSCONF_DEFAULT << 28) /**< Shifted mode DEFAULT for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1229 | #define TIMER_CC_CTRL_PRSCONF_PULSE (_TIMER_CC_CTRL_PRSCONF_PULSE << 28) /**< Shifted mode PULSE for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1230 | #define TIMER_CC_CTRL_PRSCONF_LEVEL (_TIMER_CC_CTRL_PRSCONF_LEVEL << 28) /**< Shifted mode LEVEL for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1231 | #define TIMER_CC_CTRL_INSEL (0x1UL << 29) /**< Input Selection */ |
Anna Bridge |
142:4eea097334d6 | 1232 | #define _TIMER_CC_CTRL_INSEL_SHIFT 29 /**< Shift value for TIMER_INSEL */ |
Anna Bridge |
142:4eea097334d6 | 1233 | #define _TIMER_CC_CTRL_INSEL_MASK 0x20000000UL /**< Bit mask for TIMER_INSEL */ |
Anna Bridge |
142:4eea097334d6 | 1234 | #define _TIMER_CC_CTRL_INSEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1235 | #define _TIMER_CC_CTRL_INSEL_PIN 0x00000000UL /**< Mode PIN for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1236 | #define _TIMER_CC_CTRL_INSEL_PRS 0x00000001UL /**< Mode PRS for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1237 | #define TIMER_CC_CTRL_INSEL_DEFAULT (_TIMER_CC_CTRL_INSEL_DEFAULT << 29) /**< Shifted mode DEFAULT for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1238 | #define TIMER_CC_CTRL_INSEL_PIN (_TIMER_CC_CTRL_INSEL_PIN << 29) /**< Shifted mode PIN for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1239 | #define TIMER_CC_CTRL_INSEL_PRS (_TIMER_CC_CTRL_INSEL_PRS << 29) /**< Shifted mode PRS for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1240 | #define TIMER_CC_CTRL_FILT (0x1UL << 30) /**< Digital Filter */ |
Anna Bridge |
142:4eea097334d6 | 1241 | #define _TIMER_CC_CTRL_FILT_SHIFT 30 /**< Shift value for TIMER_FILT */ |
Anna Bridge |
142:4eea097334d6 | 1242 | #define _TIMER_CC_CTRL_FILT_MASK 0x40000000UL /**< Bit mask for TIMER_FILT */ |
Anna Bridge |
142:4eea097334d6 | 1243 | #define _TIMER_CC_CTRL_FILT_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1244 | #define _TIMER_CC_CTRL_FILT_DISABLE 0x00000000UL /**< Mode DISABLE for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1245 | #define _TIMER_CC_CTRL_FILT_ENABLE 0x00000001UL /**< Mode ENABLE for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1246 | #define TIMER_CC_CTRL_FILT_DEFAULT (_TIMER_CC_CTRL_FILT_DEFAULT << 30) /**< Shifted mode DEFAULT for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1247 | #define TIMER_CC_CTRL_FILT_DISABLE (_TIMER_CC_CTRL_FILT_DISABLE << 30) /**< Shifted mode DISABLE for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1248 | #define TIMER_CC_CTRL_FILT_ENABLE (_TIMER_CC_CTRL_FILT_ENABLE << 30) /**< Shifted mode ENABLE for TIMER_CC_CTRL */ |
Anna Bridge |
142:4eea097334d6 | 1249 | |
Anna Bridge |
142:4eea097334d6 | 1250 | /* Bit fields for TIMER CC_CCV */ |
Anna Bridge |
142:4eea097334d6 | 1251 | #define _TIMER_CC_CCV_RESETVALUE 0x00000000UL /**< Default value for TIMER_CC_CCV */ |
Anna Bridge |
142:4eea097334d6 | 1252 | #define _TIMER_CC_CCV_MASK 0x0000FFFFUL /**< Mask for TIMER_CC_CCV */ |
Anna Bridge |
142:4eea097334d6 | 1253 | #define _TIMER_CC_CCV_CCV_SHIFT 0 /**< Shift value for TIMER_CCV */ |
Anna Bridge |
142:4eea097334d6 | 1254 | #define _TIMER_CC_CCV_CCV_MASK 0xFFFFUL /**< Bit mask for TIMER_CCV */ |
Anna Bridge |
142:4eea097334d6 | 1255 | #define _TIMER_CC_CCV_CCV_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_CC_CCV */ |
Anna Bridge |
142:4eea097334d6 | 1256 | #define TIMER_CC_CCV_CCV_DEFAULT (_TIMER_CC_CCV_CCV_DEFAULT << 0) /**< Shifted mode DEFAULT for TIMER_CC_CCV */ |
Anna Bridge |
142:4eea097334d6 | 1257 | |
Anna Bridge |
142:4eea097334d6 | 1258 | /* Bit fields for TIMER CC_CCVP */ |
Anna Bridge |
142:4eea097334d6 | 1259 | #define _TIMER_CC_CCVP_RESETVALUE 0x00000000UL /**< Default value for TIMER_CC_CCVP */ |
Anna Bridge |
142:4eea097334d6 | 1260 | #define _TIMER_CC_CCVP_MASK 0x0000FFFFUL /**< Mask for TIMER_CC_CCVP */ |
Anna Bridge |
142:4eea097334d6 | 1261 | #define _TIMER_CC_CCVP_CCVP_SHIFT 0 /**< Shift value for TIMER_CCVP */ |
Anna Bridge |
142:4eea097334d6 | 1262 | #define _TIMER_CC_CCVP_CCVP_MASK 0xFFFFUL /**< Bit mask for TIMER_CCVP */ |
Anna Bridge |
142:4eea097334d6 | 1263 | #define _TIMER_CC_CCVP_CCVP_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_CC_CCVP */ |
Anna Bridge |
142:4eea097334d6 | 1264 | #define TIMER_CC_CCVP_CCVP_DEFAULT (_TIMER_CC_CCVP_CCVP_DEFAULT << 0) /**< Shifted mode DEFAULT for TIMER_CC_CCVP */ |
Anna Bridge |
142:4eea097334d6 | 1265 | |
Anna Bridge |
142:4eea097334d6 | 1266 | /* Bit fields for TIMER CC_CCVB */ |
Anna Bridge |
142:4eea097334d6 | 1267 | #define _TIMER_CC_CCVB_RESETVALUE 0x00000000UL /**< Default value for TIMER_CC_CCVB */ |
Anna Bridge |
142:4eea097334d6 | 1268 | #define _TIMER_CC_CCVB_MASK 0x0000FFFFUL /**< Mask for TIMER_CC_CCVB */ |
Anna Bridge |
142:4eea097334d6 | 1269 | #define _TIMER_CC_CCVB_CCVB_SHIFT 0 /**< Shift value for TIMER_CCVB */ |
Anna Bridge |
142:4eea097334d6 | 1270 | #define _TIMER_CC_CCVB_CCVB_MASK 0xFFFFUL /**< Bit mask for TIMER_CCVB */ |
Anna Bridge |
142:4eea097334d6 | 1271 | #define _TIMER_CC_CCVB_CCVB_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_CC_CCVB */ |
Anna Bridge |
142:4eea097334d6 | 1272 | #define TIMER_CC_CCVB_CCVB_DEFAULT (_TIMER_CC_CCVB_CCVB_DEFAULT << 0) /**< Shifted mode DEFAULT for TIMER_CC_CCVB */ |
Anna Bridge |
142:4eea097334d6 | 1273 | |
Anna Bridge |
142:4eea097334d6 | 1274 | /* Bit fields for TIMER DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1275 | #define _TIMER_DTCTRL_RESETVALUE 0x00000000UL /**< Default value for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1276 | #define _TIMER_DTCTRL_MASK 0x010006FFUL /**< Mask for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1277 | #define TIMER_DTCTRL_DTEN (0x1UL << 0) /**< DTI Enable */ |
Anna Bridge |
142:4eea097334d6 | 1278 | #define _TIMER_DTCTRL_DTEN_SHIFT 0 /**< Shift value for TIMER_DTEN */ |
Anna Bridge |
142:4eea097334d6 | 1279 | #define _TIMER_DTCTRL_DTEN_MASK 0x1UL /**< Bit mask for TIMER_DTEN */ |
Anna Bridge |
142:4eea097334d6 | 1280 | #define _TIMER_DTCTRL_DTEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1281 | #define TIMER_DTCTRL_DTEN_DEFAULT (_TIMER_DTCTRL_DTEN_DEFAULT << 0) /**< Shifted mode DEFAULT for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1282 | #define TIMER_DTCTRL_DTDAS (0x1UL << 1) /**< DTI Automatic Start-up Functionality */ |
Anna Bridge |
142:4eea097334d6 | 1283 | #define _TIMER_DTCTRL_DTDAS_SHIFT 1 /**< Shift value for TIMER_DTDAS */ |
Anna Bridge |
142:4eea097334d6 | 1284 | #define _TIMER_DTCTRL_DTDAS_MASK 0x2UL /**< Bit mask for TIMER_DTDAS */ |
Anna Bridge |
142:4eea097334d6 | 1285 | #define _TIMER_DTCTRL_DTDAS_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1286 | #define _TIMER_DTCTRL_DTDAS_NORESTART 0x00000000UL /**< Mode NORESTART for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1287 | #define _TIMER_DTCTRL_DTDAS_RESTART 0x00000001UL /**< Mode RESTART for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1288 | #define TIMER_DTCTRL_DTDAS_DEFAULT (_TIMER_DTCTRL_DTDAS_DEFAULT << 1) /**< Shifted mode DEFAULT for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1289 | #define TIMER_DTCTRL_DTDAS_NORESTART (_TIMER_DTCTRL_DTDAS_NORESTART << 1) /**< Shifted mode NORESTART for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1290 | #define TIMER_DTCTRL_DTDAS_RESTART (_TIMER_DTCTRL_DTDAS_RESTART << 1) /**< Shifted mode RESTART for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1291 | #define TIMER_DTCTRL_DTIPOL (0x1UL << 2) /**< DTI Inactive Polarity */ |
Anna Bridge |
142:4eea097334d6 | 1292 | #define _TIMER_DTCTRL_DTIPOL_SHIFT 2 /**< Shift value for TIMER_DTIPOL */ |
Anna Bridge |
142:4eea097334d6 | 1293 | #define _TIMER_DTCTRL_DTIPOL_MASK 0x4UL /**< Bit mask for TIMER_DTIPOL */ |
Anna Bridge |
142:4eea097334d6 | 1294 | #define _TIMER_DTCTRL_DTIPOL_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1295 | #define TIMER_DTCTRL_DTIPOL_DEFAULT (_TIMER_DTCTRL_DTIPOL_DEFAULT << 2) /**< Shifted mode DEFAULT for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1296 | #define TIMER_DTCTRL_DTCINV (0x1UL << 3) /**< DTI Complementary Output Invert. */ |
Anna Bridge |
142:4eea097334d6 | 1297 | #define _TIMER_DTCTRL_DTCINV_SHIFT 3 /**< Shift value for TIMER_DTCINV */ |
Anna Bridge |
142:4eea097334d6 | 1298 | #define _TIMER_DTCTRL_DTCINV_MASK 0x8UL /**< Bit mask for TIMER_DTCINV */ |
Anna Bridge |
142:4eea097334d6 | 1299 | #define _TIMER_DTCTRL_DTCINV_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1300 | #define TIMER_DTCTRL_DTCINV_DEFAULT (_TIMER_DTCTRL_DTCINV_DEFAULT << 3) /**< Shifted mode DEFAULT for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1301 | #define _TIMER_DTCTRL_DTPRSSEL_SHIFT 4 /**< Shift value for TIMER_DTPRSSEL */ |
Anna Bridge |
142:4eea097334d6 | 1302 | #define _TIMER_DTCTRL_DTPRSSEL_MASK 0xF0UL /**< Bit mask for TIMER_DTPRSSEL */ |
Anna Bridge |
142:4eea097334d6 | 1303 | #define _TIMER_DTCTRL_DTPRSSEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1304 | #define _TIMER_DTCTRL_DTPRSSEL_PRSCH0 0x00000000UL /**< Mode PRSCH0 for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1305 | #define _TIMER_DTCTRL_DTPRSSEL_PRSCH1 0x00000001UL /**< Mode PRSCH1 for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1306 | #define _TIMER_DTCTRL_DTPRSSEL_PRSCH2 0x00000002UL /**< Mode PRSCH2 for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1307 | #define _TIMER_DTCTRL_DTPRSSEL_PRSCH3 0x00000003UL /**< Mode PRSCH3 for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1308 | #define _TIMER_DTCTRL_DTPRSSEL_PRSCH4 0x00000004UL /**< Mode PRSCH4 for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1309 | #define _TIMER_DTCTRL_DTPRSSEL_PRSCH5 0x00000005UL /**< Mode PRSCH5 for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1310 | #define _TIMER_DTCTRL_DTPRSSEL_PRSCH6 0x00000006UL /**< Mode PRSCH6 for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1311 | #define _TIMER_DTCTRL_DTPRSSEL_PRSCH7 0x00000007UL /**< Mode PRSCH7 for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1312 | #define _TIMER_DTCTRL_DTPRSSEL_PRSCH8 0x00000008UL /**< Mode PRSCH8 for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1313 | #define _TIMER_DTCTRL_DTPRSSEL_PRSCH9 0x00000009UL /**< Mode PRSCH9 for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1314 | #define _TIMER_DTCTRL_DTPRSSEL_PRSCH10 0x0000000AUL /**< Mode PRSCH10 for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1315 | #define _TIMER_DTCTRL_DTPRSSEL_PRSCH11 0x0000000BUL /**< Mode PRSCH11 for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1316 | #define TIMER_DTCTRL_DTPRSSEL_DEFAULT (_TIMER_DTCTRL_DTPRSSEL_DEFAULT << 4) /**< Shifted mode DEFAULT for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1317 | #define TIMER_DTCTRL_DTPRSSEL_PRSCH0 (_TIMER_DTCTRL_DTPRSSEL_PRSCH0 << 4) /**< Shifted mode PRSCH0 for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1318 | #define TIMER_DTCTRL_DTPRSSEL_PRSCH1 (_TIMER_DTCTRL_DTPRSSEL_PRSCH1 << 4) /**< Shifted mode PRSCH1 for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1319 | #define TIMER_DTCTRL_DTPRSSEL_PRSCH2 (_TIMER_DTCTRL_DTPRSSEL_PRSCH2 << 4) /**< Shifted mode PRSCH2 for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1320 | #define TIMER_DTCTRL_DTPRSSEL_PRSCH3 (_TIMER_DTCTRL_DTPRSSEL_PRSCH3 << 4) /**< Shifted mode PRSCH3 for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1321 | #define TIMER_DTCTRL_DTPRSSEL_PRSCH4 (_TIMER_DTCTRL_DTPRSSEL_PRSCH4 << 4) /**< Shifted mode PRSCH4 for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1322 | #define TIMER_DTCTRL_DTPRSSEL_PRSCH5 (_TIMER_DTCTRL_DTPRSSEL_PRSCH5 << 4) /**< Shifted mode PRSCH5 for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1323 | #define TIMER_DTCTRL_DTPRSSEL_PRSCH6 (_TIMER_DTCTRL_DTPRSSEL_PRSCH6 << 4) /**< Shifted mode PRSCH6 for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1324 | #define TIMER_DTCTRL_DTPRSSEL_PRSCH7 (_TIMER_DTCTRL_DTPRSSEL_PRSCH7 << 4) /**< Shifted mode PRSCH7 for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1325 | #define TIMER_DTCTRL_DTPRSSEL_PRSCH8 (_TIMER_DTCTRL_DTPRSSEL_PRSCH8 << 4) /**< Shifted mode PRSCH8 for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1326 | #define TIMER_DTCTRL_DTPRSSEL_PRSCH9 (_TIMER_DTCTRL_DTPRSSEL_PRSCH9 << 4) /**< Shifted mode PRSCH9 for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1327 | #define TIMER_DTCTRL_DTPRSSEL_PRSCH10 (_TIMER_DTCTRL_DTPRSSEL_PRSCH10 << 4) /**< Shifted mode PRSCH10 for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1328 | #define TIMER_DTCTRL_DTPRSSEL_PRSCH11 (_TIMER_DTCTRL_DTPRSSEL_PRSCH11 << 4) /**< Shifted mode PRSCH11 for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1329 | #define TIMER_DTCTRL_DTAR (0x1UL << 9) /**< DTI Always Run */ |
Anna Bridge |
142:4eea097334d6 | 1330 | #define _TIMER_DTCTRL_DTAR_SHIFT 9 /**< Shift value for TIMER_DTAR */ |
Anna Bridge |
142:4eea097334d6 | 1331 | #define _TIMER_DTCTRL_DTAR_MASK 0x200UL /**< Bit mask for TIMER_DTAR */ |
Anna Bridge |
142:4eea097334d6 | 1332 | #define _TIMER_DTCTRL_DTAR_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1333 | #define TIMER_DTCTRL_DTAR_DEFAULT (_TIMER_DTCTRL_DTAR_DEFAULT << 9) /**< Shifted mode DEFAULT for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1334 | #define TIMER_DTCTRL_DTFATS (0x1UL << 10) /**< DTI Fault Action on Timer Stop */ |
Anna Bridge |
142:4eea097334d6 | 1335 | #define _TIMER_DTCTRL_DTFATS_SHIFT 10 /**< Shift value for TIMER_DTFATS */ |
Anna Bridge |
142:4eea097334d6 | 1336 | #define _TIMER_DTCTRL_DTFATS_MASK 0x400UL /**< Bit mask for TIMER_DTFATS */ |
Anna Bridge |
142:4eea097334d6 | 1337 | #define _TIMER_DTCTRL_DTFATS_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1338 | #define TIMER_DTCTRL_DTFATS_DEFAULT (_TIMER_DTCTRL_DTFATS_DEFAULT << 10) /**< Shifted mode DEFAULT for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1339 | #define TIMER_DTCTRL_DTPRSEN (0x1UL << 24) /**< DTI PRS Source Enable */ |
Anna Bridge |
142:4eea097334d6 | 1340 | #define _TIMER_DTCTRL_DTPRSEN_SHIFT 24 /**< Shift value for TIMER_DTPRSEN */ |
Anna Bridge |
142:4eea097334d6 | 1341 | #define _TIMER_DTCTRL_DTPRSEN_MASK 0x1000000UL /**< Bit mask for TIMER_DTPRSEN */ |
Anna Bridge |
142:4eea097334d6 | 1342 | #define _TIMER_DTCTRL_DTPRSEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1343 | #define TIMER_DTCTRL_DTPRSEN_DEFAULT (_TIMER_DTCTRL_DTPRSEN_DEFAULT << 24) /**< Shifted mode DEFAULT for TIMER_DTCTRL */ |
Anna Bridge |
142:4eea097334d6 | 1344 | |
Anna Bridge |
142:4eea097334d6 | 1345 | /* Bit fields for TIMER DTTIME */ |
Anna Bridge |
142:4eea097334d6 | 1346 | #define _TIMER_DTTIME_RESETVALUE 0x00000000UL /**< Default value for TIMER_DTTIME */ |
Anna Bridge |
142:4eea097334d6 | 1347 | #define _TIMER_DTTIME_MASK 0x003F3F0FUL /**< Mask for TIMER_DTTIME */ |
Anna Bridge |
142:4eea097334d6 | 1348 | #define _TIMER_DTTIME_DTPRESC_SHIFT 0 /**< Shift value for TIMER_DTPRESC */ |
Anna Bridge |
142:4eea097334d6 | 1349 | #define _TIMER_DTTIME_DTPRESC_MASK 0xFUL /**< Bit mask for TIMER_DTPRESC */ |
Anna Bridge |
142:4eea097334d6 | 1350 | #define _TIMER_DTTIME_DTPRESC_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTTIME */ |
Anna Bridge |
142:4eea097334d6 | 1351 | #define _TIMER_DTTIME_DTPRESC_DIV1 0x00000000UL /**< Mode DIV1 for TIMER_DTTIME */ |
Anna Bridge |
142:4eea097334d6 | 1352 | #define _TIMER_DTTIME_DTPRESC_DIV2 0x00000001UL /**< Mode DIV2 for TIMER_DTTIME */ |
Anna Bridge |
142:4eea097334d6 | 1353 | #define _TIMER_DTTIME_DTPRESC_DIV4 0x00000002UL /**< Mode DIV4 for TIMER_DTTIME */ |
Anna Bridge |
142:4eea097334d6 | 1354 | #define _TIMER_DTTIME_DTPRESC_DIV8 0x00000003UL /**< Mode DIV8 for TIMER_DTTIME */ |
Anna Bridge |
142:4eea097334d6 | 1355 | #define _TIMER_DTTIME_DTPRESC_DIV16 0x00000004UL /**< Mode DIV16 for TIMER_DTTIME */ |
Anna Bridge |
142:4eea097334d6 | 1356 | #define _TIMER_DTTIME_DTPRESC_DIV32 0x00000005UL /**< Mode DIV32 for TIMER_DTTIME */ |
Anna Bridge |
142:4eea097334d6 | 1357 | #define _TIMER_DTTIME_DTPRESC_DIV64 0x00000006UL /**< Mode DIV64 for TIMER_DTTIME */ |
Anna Bridge |
142:4eea097334d6 | 1358 | #define _TIMER_DTTIME_DTPRESC_DIV128 0x00000007UL /**< Mode DIV128 for TIMER_DTTIME */ |
Anna Bridge |
142:4eea097334d6 | 1359 | #define _TIMER_DTTIME_DTPRESC_DIV256 0x00000008UL /**< Mode DIV256 for TIMER_DTTIME */ |
Anna Bridge |
142:4eea097334d6 | 1360 | #define _TIMER_DTTIME_DTPRESC_DIV512 0x00000009UL /**< Mode DIV512 for TIMER_DTTIME */ |
Anna Bridge |
142:4eea097334d6 | 1361 | #define _TIMER_DTTIME_DTPRESC_DIV1024 0x0000000AUL /**< Mode DIV1024 for TIMER_DTTIME */ |
Anna Bridge |
142:4eea097334d6 | 1362 | #define TIMER_DTTIME_DTPRESC_DEFAULT (_TIMER_DTTIME_DTPRESC_DEFAULT << 0) /**< Shifted mode DEFAULT for TIMER_DTTIME */ |
Anna Bridge |
142:4eea097334d6 | 1363 | #define TIMER_DTTIME_DTPRESC_DIV1 (_TIMER_DTTIME_DTPRESC_DIV1 << 0) /**< Shifted mode DIV1 for TIMER_DTTIME */ |
Anna Bridge |
142:4eea097334d6 | 1364 | #define TIMER_DTTIME_DTPRESC_DIV2 (_TIMER_DTTIME_DTPRESC_DIV2 << 0) /**< Shifted mode DIV2 for TIMER_DTTIME */ |
Anna Bridge |
142:4eea097334d6 | 1365 | #define TIMER_DTTIME_DTPRESC_DIV4 (_TIMER_DTTIME_DTPRESC_DIV4 << 0) /**< Shifted mode DIV4 for TIMER_DTTIME */ |
Anna Bridge |
142:4eea097334d6 | 1366 | #define TIMER_DTTIME_DTPRESC_DIV8 (_TIMER_DTTIME_DTPRESC_DIV8 << 0) /**< Shifted mode DIV8 for TIMER_DTTIME */ |
Anna Bridge |
142:4eea097334d6 | 1367 | #define TIMER_DTTIME_DTPRESC_DIV16 (_TIMER_DTTIME_DTPRESC_DIV16 << 0) /**< Shifted mode DIV16 for TIMER_DTTIME */ |
Anna Bridge |
142:4eea097334d6 | 1368 | #define TIMER_DTTIME_DTPRESC_DIV32 (_TIMER_DTTIME_DTPRESC_DIV32 << 0) /**< Shifted mode DIV32 for TIMER_DTTIME */ |
Anna Bridge |
142:4eea097334d6 | 1369 | #define TIMER_DTTIME_DTPRESC_DIV64 (_TIMER_DTTIME_DTPRESC_DIV64 << 0) /**< Shifted mode DIV64 for TIMER_DTTIME */ |
Anna Bridge |
142:4eea097334d6 | 1370 | #define TIMER_DTTIME_DTPRESC_DIV128 (_TIMER_DTTIME_DTPRESC_DIV128 << 0) /**< Shifted mode DIV128 for TIMER_DTTIME */ |
Anna Bridge |
142:4eea097334d6 | 1371 | #define TIMER_DTTIME_DTPRESC_DIV256 (_TIMER_DTTIME_DTPRESC_DIV256 << 0) /**< Shifted mode DIV256 for TIMER_DTTIME */ |
Anna Bridge |
142:4eea097334d6 | 1372 | #define TIMER_DTTIME_DTPRESC_DIV512 (_TIMER_DTTIME_DTPRESC_DIV512 << 0) /**< Shifted mode DIV512 for TIMER_DTTIME */ |
Anna Bridge |
142:4eea097334d6 | 1373 | #define TIMER_DTTIME_DTPRESC_DIV1024 (_TIMER_DTTIME_DTPRESC_DIV1024 << 0) /**< Shifted mode DIV1024 for TIMER_DTTIME */ |
Anna Bridge |
142:4eea097334d6 | 1374 | #define _TIMER_DTTIME_DTRISET_SHIFT 8 /**< Shift value for TIMER_DTRISET */ |
Anna Bridge |
142:4eea097334d6 | 1375 | #define _TIMER_DTTIME_DTRISET_MASK 0x3F00UL /**< Bit mask for TIMER_DTRISET */ |
Anna Bridge |
142:4eea097334d6 | 1376 | #define _TIMER_DTTIME_DTRISET_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTTIME */ |
Anna Bridge |
142:4eea097334d6 | 1377 | #define TIMER_DTTIME_DTRISET_DEFAULT (_TIMER_DTTIME_DTRISET_DEFAULT << 8) /**< Shifted mode DEFAULT for TIMER_DTTIME */ |
Anna Bridge |
142:4eea097334d6 | 1378 | #define _TIMER_DTTIME_DTFALLT_SHIFT 16 /**< Shift value for TIMER_DTFALLT */ |
Anna Bridge |
142:4eea097334d6 | 1379 | #define _TIMER_DTTIME_DTFALLT_MASK 0x3F0000UL /**< Bit mask for TIMER_DTFALLT */ |
Anna Bridge |
142:4eea097334d6 | 1380 | #define _TIMER_DTTIME_DTFALLT_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTTIME */ |
Anna Bridge |
142:4eea097334d6 | 1381 | #define TIMER_DTTIME_DTFALLT_DEFAULT (_TIMER_DTTIME_DTFALLT_DEFAULT << 16) /**< Shifted mode DEFAULT for TIMER_DTTIME */ |
Anna Bridge |
142:4eea097334d6 | 1382 | |
Anna Bridge |
142:4eea097334d6 | 1383 | /* Bit fields for TIMER DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1384 | #define _TIMER_DTFC_RESETVALUE 0x00000000UL /**< Default value for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1385 | #define _TIMER_DTFC_MASK 0x0F030F0FUL /**< Mask for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1386 | #define _TIMER_DTFC_DTPRS0FSEL_SHIFT 0 /**< Shift value for TIMER_DTPRS0FSEL */ |
Anna Bridge |
142:4eea097334d6 | 1387 | #define _TIMER_DTFC_DTPRS0FSEL_MASK 0xFUL /**< Bit mask for TIMER_DTPRS0FSEL */ |
Anna Bridge |
142:4eea097334d6 | 1388 | #define _TIMER_DTFC_DTPRS0FSEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1389 | #define _TIMER_DTFC_DTPRS0FSEL_PRSCH0 0x00000000UL /**< Mode PRSCH0 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1390 | #define _TIMER_DTFC_DTPRS0FSEL_PRSCH1 0x00000001UL /**< Mode PRSCH1 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1391 | #define _TIMER_DTFC_DTPRS0FSEL_PRSCH2 0x00000002UL /**< Mode PRSCH2 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1392 | #define _TIMER_DTFC_DTPRS0FSEL_PRSCH3 0x00000003UL /**< Mode PRSCH3 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1393 | #define _TIMER_DTFC_DTPRS0FSEL_PRSCH4 0x00000004UL /**< Mode PRSCH4 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1394 | #define _TIMER_DTFC_DTPRS0FSEL_PRSCH5 0x00000005UL /**< Mode PRSCH5 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1395 | #define _TIMER_DTFC_DTPRS0FSEL_PRSCH6 0x00000006UL /**< Mode PRSCH6 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1396 | #define _TIMER_DTFC_DTPRS0FSEL_PRSCH7 0x00000007UL /**< Mode PRSCH7 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1397 | #define _TIMER_DTFC_DTPRS0FSEL_PRSCH8 0x00000008UL /**< Mode PRSCH8 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1398 | #define _TIMER_DTFC_DTPRS0FSEL_PRSCH9 0x00000009UL /**< Mode PRSCH9 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1399 | #define _TIMER_DTFC_DTPRS0FSEL_PRSCH10 0x0000000AUL /**< Mode PRSCH10 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1400 | #define _TIMER_DTFC_DTPRS0FSEL_PRSCH11 0x0000000BUL /**< Mode PRSCH11 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1401 | #define TIMER_DTFC_DTPRS0FSEL_DEFAULT (_TIMER_DTFC_DTPRS0FSEL_DEFAULT << 0) /**< Shifted mode DEFAULT for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1402 | #define TIMER_DTFC_DTPRS0FSEL_PRSCH0 (_TIMER_DTFC_DTPRS0FSEL_PRSCH0 << 0) /**< Shifted mode PRSCH0 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1403 | #define TIMER_DTFC_DTPRS0FSEL_PRSCH1 (_TIMER_DTFC_DTPRS0FSEL_PRSCH1 << 0) /**< Shifted mode PRSCH1 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1404 | #define TIMER_DTFC_DTPRS0FSEL_PRSCH2 (_TIMER_DTFC_DTPRS0FSEL_PRSCH2 << 0) /**< Shifted mode PRSCH2 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1405 | #define TIMER_DTFC_DTPRS0FSEL_PRSCH3 (_TIMER_DTFC_DTPRS0FSEL_PRSCH3 << 0) /**< Shifted mode PRSCH3 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1406 | #define TIMER_DTFC_DTPRS0FSEL_PRSCH4 (_TIMER_DTFC_DTPRS0FSEL_PRSCH4 << 0) /**< Shifted mode PRSCH4 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1407 | #define TIMER_DTFC_DTPRS0FSEL_PRSCH5 (_TIMER_DTFC_DTPRS0FSEL_PRSCH5 << 0) /**< Shifted mode PRSCH5 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1408 | #define TIMER_DTFC_DTPRS0FSEL_PRSCH6 (_TIMER_DTFC_DTPRS0FSEL_PRSCH6 << 0) /**< Shifted mode PRSCH6 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1409 | #define TIMER_DTFC_DTPRS0FSEL_PRSCH7 (_TIMER_DTFC_DTPRS0FSEL_PRSCH7 << 0) /**< Shifted mode PRSCH7 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1410 | #define TIMER_DTFC_DTPRS0FSEL_PRSCH8 (_TIMER_DTFC_DTPRS0FSEL_PRSCH8 << 0) /**< Shifted mode PRSCH8 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1411 | #define TIMER_DTFC_DTPRS0FSEL_PRSCH9 (_TIMER_DTFC_DTPRS0FSEL_PRSCH9 << 0) /**< Shifted mode PRSCH9 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1412 | #define TIMER_DTFC_DTPRS0FSEL_PRSCH10 (_TIMER_DTFC_DTPRS0FSEL_PRSCH10 << 0) /**< Shifted mode PRSCH10 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1413 | #define TIMER_DTFC_DTPRS0FSEL_PRSCH11 (_TIMER_DTFC_DTPRS0FSEL_PRSCH11 << 0) /**< Shifted mode PRSCH11 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1414 | #define _TIMER_DTFC_DTPRS1FSEL_SHIFT 8 /**< Shift value for TIMER_DTPRS1FSEL */ |
Anna Bridge |
142:4eea097334d6 | 1415 | #define _TIMER_DTFC_DTPRS1FSEL_MASK 0xF00UL /**< Bit mask for TIMER_DTPRS1FSEL */ |
Anna Bridge |
142:4eea097334d6 | 1416 | #define _TIMER_DTFC_DTPRS1FSEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1417 | #define _TIMER_DTFC_DTPRS1FSEL_PRSCH0 0x00000000UL /**< Mode PRSCH0 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1418 | #define _TIMER_DTFC_DTPRS1FSEL_PRSCH1 0x00000001UL /**< Mode PRSCH1 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1419 | #define _TIMER_DTFC_DTPRS1FSEL_PRSCH2 0x00000002UL /**< Mode PRSCH2 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1420 | #define _TIMER_DTFC_DTPRS1FSEL_PRSCH3 0x00000003UL /**< Mode PRSCH3 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1421 | #define _TIMER_DTFC_DTPRS1FSEL_PRSCH4 0x00000004UL /**< Mode PRSCH4 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1422 | #define _TIMER_DTFC_DTPRS1FSEL_PRSCH5 0x00000005UL /**< Mode PRSCH5 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1423 | #define _TIMER_DTFC_DTPRS1FSEL_PRSCH6 0x00000006UL /**< Mode PRSCH6 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1424 | #define _TIMER_DTFC_DTPRS1FSEL_PRSCH7 0x00000007UL /**< Mode PRSCH7 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1425 | #define _TIMER_DTFC_DTPRS1FSEL_PRSCH8 0x00000008UL /**< Mode PRSCH8 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1426 | #define _TIMER_DTFC_DTPRS1FSEL_PRSCH9 0x00000009UL /**< Mode PRSCH9 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1427 | #define _TIMER_DTFC_DTPRS1FSEL_PRSCH10 0x0000000AUL /**< Mode PRSCH10 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1428 | #define _TIMER_DTFC_DTPRS1FSEL_PRSCH11 0x0000000BUL /**< Mode PRSCH11 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1429 | #define TIMER_DTFC_DTPRS1FSEL_DEFAULT (_TIMER_DTFC_DTPRS1FSEL_DEFAULT << 8) /**< Shifted mode DEFAULT for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1430 | #define TIMER_DTFC_DTPRS1FSEL_PRSCH0 (_TIMER_DTFC_DTPRS1FSEL_PRSCH0 << 8) /**< Shifted mode PRSCH0 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1431 | #define TIMER_DTFC_DTPRS1FSEL_PRSCH1 (_TIMER_DTFC_DTPRS1FSEL_PRSCH1 << 8) /**< Shifted mode PRSCH1 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1432 | #define TIMER_DTFC_DTPRS1FSEL_PRSCH2 (_TIMER_DTFC_DTPRS1FSEL_PRSCH2 << 8) /**< Shifted mode PRSCH2 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1433 | #define TIMER_DTFC_DTPRS1FSEL_PRSCH3 (_TIMER_DTFC_DTPRS1FSEL_PRSCH3 << 8) /**< Shifted mode PRSCH3 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1434 | #define TIMER_DTFC_DTPRS1FSEL_PRSCH4 (_TIMER_DTFC_DTPRS1FSEL_PRSCH4 << 8) /**< Shifted mode PRSCH4 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1435 | #define TIMER_DTFC_DTPRS1FSEL_PRSCH5 (_TIMER_DTFC_DTPRS1FSEL_PRSCH5 << 8) /**< Shifted mode PRSCH5 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1436 | #define TIMER_DTFC_DTPRS1FSEL_PRSCH6 (_TIMER_DTFC_DTPRS1FSEL_PRSCH6 << 8) /**< Shifted mode PRSCH6 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1437 | #define TIMER_DTFC_DTPRS1FSEL_PRSCH7 (_TIMER_DTFC_DTPRS1FSEL_PRSCH7 << 8) /**< Shifted mode PRSCH7 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1438 | #define TIMER_DTFC_DTPRS1FSEL_PRSCH8 (_TIMER_DTFC_DTPRS1FSEL_PRSCH8 << 8) /**< Shifted mode PRSCH8 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1439 | #define TIMER_DTFC_DTPRS1FSEL_PRSCH9 (_TIMER_DTFC_DTPRS1FSEL_PRSCH9 << 8) /**< Shifted mode PRSCH9 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1440 | #define TIMER_DTFC_DTPRS1FSEL_PRSCH10 (_TIMER_DTFC_DTPRS1FSEL_PRSCH10 << 8) /**< Shifted mode PRSCH10 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1441 | #define TIMER_DTFC_DTPRS1FSEL_PRSCH11 (_TIMER_DTFC_DTPRS1FSEL_PRSCH11 << 8) /**< Shifted mode PRSCH11 for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1442 | #define _TIMER_DTFC_DTFA_SHIFT 16 /**< Shift value for TIMER_DTFA */ |
Anna Bridge |
142:4eea097334d6 | 1443 | #define _TIMER_DTFC_DTFA_MASK 0x30000UL /**< Bit mask for TIMER_DTFA */ |
Anna Bridge |
142:4eea097334d6 | 1444 | #define _TIMER_DTFC_DTFA_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1445 | #define _TIMER_DTFC_DTFA_NONE 0x00000000UL /**< Mode NONE for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1446 | #define _TIMER_DTFC_DTFA_INACTIVE 0x00000001UL /**< Mode INACTIVE for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1447 | #define _TIMER_DTFC_DTFA_CLEAR 0x00000002UL /**< Mode CLEAR for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1448 | #define _TIMER_DTFC_DTFA_TRISTATE 0x00000003UL /**< Mode TRISTATE for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1449 | #define TIMER_DTFC_DTFA_DEFAULT (_TIMER_DTFC_DTFA_DEFAULT << 16) /**< Shifted mode DEFAULT for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1450 | #define TIMER_DTFC_DTFA_NONE (_TIMER_DTFC_DTFA_NONE << 16) /**< Shifted mode NONE for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1451 | #define TIMER_DTFC_DTFA_INACTIVE (_TIMER_DTFC_DTFA_INACTIVE << 16) /**< Shifted mode INACTIVE for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1452 | #define TIMER_DTFC_DTFA_CLEAR (_TIMER_DTFC_DTFA_CLEAR << 16) /**< Shifted mode CLEAR for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1453 | #define TIMER_DTFC_DTFA_TRISTATE (_TIMER_DTFC_DTFA_TRISTATE << 16) /**< Shifted mode TRISTATE for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1454 | #define TIMER_DTFC_DTPRS0FEN (0x1UL << 24) /**< DTI PRS 0 Fault Enable */ |
Anna Bridge |
142:4eea097334d6 | 1455 | #define _TIMER_DTFC_DTPRS0FEN_SHIFT 24 /**< Shift value for TIMER_DTPRS0FEN */ |
Anna Bridge |
142:4eea097334d6 | 1456 | #define _TIMER_DTFC_DTPRS0FEN_MASK 0x1000000UL /**< Bit mask for TIMER_DTPRS0FEN */ |
Anna Bridge |
142:4eea097334d6 | 1457 | #define _TIMER_DTFC_DTPRS0FEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1458 | #define TIMER_DTFC_DTPRS0FEN_DEFAULT (_TIMER_DTFC_DTPRS0FEN_DEFAULT << 24) /**< Shifted mode DEFAULT for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1459 | #define TIMER_DTFC_DTPRS1FEN (0x1UL << 25) /**< DTI PRS 1 Fault Enable */ |
Anna Bridge |
142:4eea097334d6 | 1460 | #define _TIMER_DTFC_DTPRS1FEN_SHIFT 25 /**< Shift value for TIMER_DTPRS1FEN */ |
Anna Bridge |
142:4eea097334d6 | 1461 | #define _TIMER_DTFC_DTPRS1FEN_MASK 0x2000000UL /**< Bit mask for TIMER_DTPRS1FEN */ |
Anna Bridge |
142:4eea097334d6 | 1462 | #define _TIMER_DTFC_DTPRS1FEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1463 | #define TIMER_DTFC_DTPRS1FEN_DEFAULT (_TIMER_DTFC_DTPRS1FEN_DEFAULT << 25) /**< Shifted mode DEFAULT for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1464 | #define TIMER_DTFC_DTDBGFEN (0x1UL << 26) /**< DTI Debugger Fault Enable */ |
Anna Bridge |
142:4eea097334d6 | 1465 | #define _TIMER_DTFC_DTDBGFEN_SHIFT 26 /**< Shift value for TIMER_DTDBGFEN */ |
Anna Bridge |
142:4eea097334d6 | 1466 | #define _TIMER_DTFC_DTDBGFEN_MASK 0x4000000UL /**< Bit mask for TIMER_DTDBGFEN */ |
Anna Bridge |
142:4eea097334d6 | 1467 | #define _TIMER_DTFC_DTDBGFEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1468 | #define TIMER_DTFC_DTDBGFEN_DEFAULT (_TIMER_DTFC_DTDBGFEN_DEFAULT << 26) /**< Shifted mode DEFAULT for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1469 | #define TIMER_DTFC_DTLOCKUPFEN (0x1UL << 27) /**< DTI Lockup Fault Enable */ |
Anna Bridge |
142:4eea097334d6 | 1470 | #define _TIMER_DTFC_DTLOCKUPFEN_SHIFT 27 /**< Shift value for TIMER_DTLOCKUPFEN */ |
Anna Bridge |
142:4eea097334d6 | 1471 | #define _TIMER_DTFC_DTLOCKUPFEN_MASK 0x8000000UL /**< Bit mask for TIMER_DTLOCKUPFEN */ |
Anna Bridge |
142:4eea097334d6 | 1472 | #define _TIMER_DTFC_DTLOCKUPFEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1473 | #define TIMER_DTFC_DTLOCKUPFEN_DEFAULT (_TIMER_DTFC_DTLOCKUPFEN_DEFAULT << 27) /**< Shifted mode DEFAULT for TIMER_DTFC */ |
Anna Bridge |
142:4eea097334d6 | 1474 | |
Anna Bridge |
142:4eea097334d6 | 1475 | /* Bit fields for TIMER DTOGEN */ |
Anna Bridge |
142:4eea097334d6 | 1476 | #define _TIMER_DTOGEN_RESETVALUE 0x00000000UL /**< Default value for TIMER_DTOGEN */ |
Anna Bridge |
142:4eea097334d6 | 1477 | #define _TIMER_DTOGEN_MASK 0x0000003FUL /**< Mask for TIMER_DTOGEN */ |
Anna Bridge |
142:4eea097334d6 | 1478 | #define TIMER_DTOGEN_DTOGCC0EN (0x1UL << 0) /**< DTI CC0 Output Generation Enable */ |
Anna Bridge |
142:4eea097334d6 | 1479 | #define _TIMER_DTOGEN_DTOGCC0EN_SHIFT 0 /**< Shift value for TIMER_DTOGCC0EN */ |
Anna Bridge |
142:4eea097334d6 | 1480 | #define _TIMER_DTOGEN_DTOGCC0EN_MASK 0x1UL /**< Bit mask for TIMER_DTOGCC0EN */ |
Anna Bridge |
142:4eea097334d6 | 1481 | #define _TIMER_DTOGEN_DTOGCC0EN_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTOGEN */ |
Anna Bridge |
142:4eea097334d6 | 1482 | #define TIMER_DTOGEN_DTOGCC0EN_DEFAULT (_TIMER_DTOGEN_DTOGCC0EN_DEFAULT << 0) /**< Shifted mode DEFAULT for TIMER_DTOGEN */ |
Anna Bridge |
142:4eea097334d6 | 1483 | #define TIMER_DTOGEN_DTOGCC1EN (0x1UL << 1) /**< DTI CC1 Output Generation Enable */ |
Anna Bridge |
142:4eea097334d6 | 1484 | #define _TIMER_DTOGEN_DTOGCC1EN_SHIFT 1 /**< Shift value for TIMER_DTOGCC1EN */ |
Anna Bridge |
142:4eea097334d6 | 1485 | #define _TIMER_DTOGEN_DTOGCC1EN_MASK 0x2UL /**< Bit mask for TIMER_DTOGCC1EN */ |
Anna Bridge |
142:4eea097334d6 | 1486 | #define _TIMER_DTOGEN_DTOGCC1EN_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTOGEN */ |
Anna Bridge |
142:4eea097334d6 | 1487 | #define TIMER_DTOGEN_DTOGCC1EN_DEFAULT (_TIMER_DTOGEN_DTOGCC1EN_DEFAULT << 1) /**< Shifted mode DEFAULT for TIMER_DTOGEN */ |
Anna Bridge |
142:4eea097334d6 | 1488 | #define TIMER_DTOGEN_DTOGCC2EN (0x1UL << 2) /**< DTI CC2 Output Generation Enable */ |
Anna Bridge |
142:4eea097334d6 | 1489 | #define _TIMER_DTOGEN_DTOGCC2EN_SHIFT 2 /**< Shift value for TIMER_DTOGCC2EN */ |
Anna Bridge |
142:4eea097334d6 | 1490 | #define _TIMER_DTOGEN_DTOGCC2EN_MASK 0x4UL /**< Bit mask for TIMER_DTOGCC2EN */ |
Anna Bridge |
142:4eea097334d6 | 1491 | #define _TIMER_DTOGEN_DTOGCC2EN_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTOGEN */ |
Anna Bridge |
142:4eea097334d6 | 1492 | #define TIMER_DTOGEN_DTOGCC2EN_DEFAULT (_TIMER_DTOGEN_DTOGCC2EN_DEFAULT << 2) /**< Shifted mode DEFAULT for TIMER_DTOGEN */ |
Anna Bridge |
142:4eea097334d6 | 1493 | #define TIMER_DTOGEN_DTOGCDTI0EN (0x1UL << 3) /**< DTI CDTI0 Output Generation Enable */ |
Anna Bridge |
142:4eea097334d6 | 1494 | #define _TIMER_DTOGEN_DTOGCDTI0EN_SHIFT 3 /**< Shift value for TIMER_DTOGCDTI0EN */ |
Anna Bridge |
142:4eea097334d6 | 1495 | #define _TIMER_DTOGEN_DTOGCDTI0EN_MASK 0x8UL /**< Bit mask for TIMER_DTOGCDTI0EN */ |
Anna Bridge |
142:4eea097334d6 | 1496 | #define _TIMER_DTOGEN_DTOGCDTI0EN_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTOGEN */ |
Anna Bridge |
142:4eea097334d6 | 1497 | #define TIMER_DTOGEN_DTOGCDTI0EN_DEFAULT (_TIMER_DTOGEN_DTOGCDTI0EN_DEFAULT << 3) /**< Shifted mode DEFAULT for TIMER_DTOGEN */ |
Anna Bridge |
142:4eea097334d6 | 1498 | #define TIMER_DTOGEN_DTOGCDTI1EN (0x1UL << 4) /**< DTI CDTI1 Output Generation Enable */ |
Anna Bridge |
142:4eea097334d6 | 1499 | #define _TIMER_DTOGEN_DTOGCDTI1EN_SHIFT 4 /**< Shift value for TIMER_DTOGCDTI1EN */ |
Anna Bridge |
142:4eea097334d6 | 1500 | #define _TIMER_DTOGEN_DTOGCDTI1EN_MASK 0x10UL /**< Bit mask for TIMER_DTOGCDTI1EN */ |
Anna Bridge |
142:4eea097334d6 | 1501 | #define _TIMER_DTOGEN_DTOGCDTI1EN_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTOGEN */ |
Anna Bridge |
142:4eea097334d6 | 1502 | #define TIMER_DTOGEN_DTOGCDTI1EN_DEFAULT (_TIMER_DTOGEN_DTOGCDTI1EN_DEFAULT << 4) /**< Shifted mode DEFAULT for TIMER_DTOGEN */ |
Anna Bridge |
142:4eea097334d6 | 1503 | #define TIMER_DTOGEN_DTOGCDTI2EN (0x1UL << 5) /**< DTI CDTI2 Output Generation Enable */ |
Anna Bridge |
142:4eea097334d6 | 1504 | #define _TIMER_DTOGEN_DTOGCDTI2EN_SHIFT 5 /**< Shift value for TIMER_DTOGCDTI2EN */ |
Anna Bridge |
142:4eea097334d6 | 1505 | #define _TIMER_DTOGEN_DTOGCDTI2EN_MASK 0x20UL /**< Bit mask for TIMER_DTOGCDTI2EN */ |
Anna Bridge |
142:4eea097334d6 | 1506 | #define _TIMER_DTOGEN_DTOGCDTI2EN_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTOGEN */ |
Anna Bridge |
142:4eea097334d6 | 1507 | #define TIMER_DTOGEN_DTOGCDTI2EN_DEFAULT (_TIMER_DTOGEN_DTOGCDTI2EN_DEFAULT << 5) /**< Shifted mode DEFAULT for TIMER_DTOGEN */ |
Anna Bridge |
142:4eea097334d6 | 1508 | |
Anna Bridge |
142:4eea097334d6 | 1509 | /* Bit fields for TIMER DTFAULT */ |
Anna Bridge |
142:4eea097334d6 | 1510 | #define _TIMER_DTFAULT_RESETVALUE 0x00000000UL /**< Default value for TIMER_DTFAULT */ |
Anna Bridge |
142:4eea097334d6 | 1511 | #define _TIMER_DTFAULT_MASK 0x0000000FUL /**< Mask for TIMER_DTFAULT */ |
Anna Bridge |
142:4eea097334d6 | 1512 | #define TIMER_DTFAULT_DTPRS0F (0x1UL << 0) /**< DTI PRS 0 Fault */ |
Anna Bridge |
142:4eea097334d6 | 1513 | #define _TIMER_DTFAULT_DTPRS0F_SHIFT 0 /**< Shift value for TIMER_DTPRS0F */ |
Anna Bridge |
142:4eea097334d6 | 1514 | #define _TIMER_DTFAULT_DTPRS0F_MASK 0x1UL /**< Bit mask for TIMER_DTPRS0F */ |
Anna Bridge |
142:4eea097334d6 | 1515 | #define _TIMER_DTFAULT_DTPRS0F_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTFAULT */ |
Anna Bridge |
142:4eea097334d6 | 1516 | #define TIMER_DTFAULT_DTPRS0F_DEFAULT (_TIMER_DTFAULT_DTPRS0F_DEFAULT << 0) /**< Shifted mode DEFAULT for TIMER_DTFAULT */ |
Anna Bridge |
142:4eea097334d6 | 1517 | #define TIMER_DTFAULT_DTPRS1F (0x1UL << 1) /**< DTI PRS 1 Fault */ |
Anna Bridge |
142:4eea097334d6 | 1518 | #define _TIMER_DTFAULT_DTPRS1F_SHIFT 1 /**< Shift value for TIMER_DTPRS1F */ |
Anna Bridge |
142:4eea097334d6 | 1519 | #define _TIMER_DTFAULT_DTPRS1F_MASK 0x2UL /**< Bit mask for TIMER_DTPRS1F */ |
Anna Bridge |
142:4eea097334d6 | 1520 | #define _TIMER_DTFAULT_DTPRS1F_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTFAULT */ |
Anna Bridge |
142:4eea097334d6 | 1521 | #define TIMER_DTFAULT_DTPRS1F_DEFAULT (_TIMER_DTFAULT_DTPRS1F_DEFAULT << 1) /**< Shifted mode DEFAULT for TIMER_DTFAULT */ |
Anna Bridge |
142:4eea097334d6 | 1522 | #define TIMER_DTFAULT_DTDBGF (0x1UL << 2) /**< DTI Debugger Fault */ |
Anna Bridge |
142:4eea097334d6 | 1523 | #define _TIMER_DTFAULT_DTDBGF_SHIFT 2 /**< Shift value for TIMER_DTDBGF */ |
Anna Bridge |
142:4eea097334d6 | 1524 | #define _TIMER_DTFAULT_DTDBGF_MASK 0x4UL /**< Bit mask for TIMER_DTDBGF */ |
Anna Bridge |
142:4eea097334d6 | 1525 | #define _TIMER_DTFAULT_DTDBGF_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTFAULT */ |
Anna Bridge |
142:4eea097334d6 | 1526 | #define TIMER_DTFAULT_DTDBGF_DEFAULT (_TIMER_DTFAULT_DTDBGF_DEFAULT << 2) /**< Shifted mode DEFAULT for TIMER_DTFAULT */ |
Anna Bridge |
142:4eea097334d6 | 1527 | #define TIMER_DTFAULT_DTLOCKUPF (0x1UL << 3) /**< DTI Lockup Fault */ |
Anna Bridge |
142:4eea097334d6 | 1528 | #define _TIMER_DTFAULT_DTLOCKUPF_SHIFT 3 /**< Shift value for TIMER_DTLOCKUPF */ |
Anna Bridge |
142:4eea097334d6 | 1529 | #define _TIMER_DTFAULT_DTLOCKUPF_MASK 0x8UL /**< Bit mask for TIMER_DTLOCKUPF */ |
Anna Bridge |
142:4eea097334d6 | 1530 | #define _TIMER_DTFAULT_DTLOCKUPF_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTFAULT */ |
Anna Bridge |
142:4eea097334d6 | 1531 | #define TIMER_DTFAULT_DTLOCKUPF_DEFAULT (_TIMER_DTFAULT_DTLOCKUPF_DEFAULT << 3) /**< Shifted mode DEFAULT for TIMER_DTFAULT */ |
Anna Bridge |
142:4eea097334d6 | 1532 | |
Anna Bridge |
142:4eea097334d6 | 1533 | /* Bit fields for TIMER DTFAULTC */ |
Anna Bridge |
142:4eea097334d6 | 1534 | #define _TIMER_DTFAULTC_RESETVALUE 0x00000000UL /**< Default value for TIMER_DTFAULTC */ |
Anna Bridge |
142:4eea097334d6 | 1535 | #define _TIMER_DTFAULTC_MASK 0x0000000FUL /**< Mask for TIMER_DTFAULTC */ |
Anna Bridge |
142:4eea097334d6 | 1536 | #define TIMER_DTFAULTC_DTPRS0FC (0x1UL << 0) /**< DTI PRS0 Fault Clear */ |
Anna Bridge |
142:4eea097334d6 | 1537 | #define _TIMER_DTFAULTC_DTPRS0FC_SHIFT 0 /**< Shift value for TIMER_DTPRS0FC */ |
Anna Bridge |
142:4eea097334d6 | 1538 | #define _TIMER_DTFAULTC_DTPRS0FC_MASK 0x1UL /**< Bit mask for TIMER_DTPRS0FC */ |
Anna Bridge |
142:4eea097334d6 | 1539 | #define _TIMER_DTFAULTC_DTPRS0FC_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTFAULTC */ |
Anna Bridge |
142:4eea097334d6 | 1540 | #define TIMER_DTFAULTC_DTPRS0FC_DEFAULT (_TIMER_DTFAULTC_DTPRS0FC_DEFAULT << 0) /**< Shifted mode DEFAULT for TIMER_DTFAULTC */ |
Anna Bridge |
142:4eea097334d6 | 1541 | #define TIMER_DTFAULTC_DTPRS1FC (0x1UL << 1) /**< DTI PRS1 Fault Clear */ |
Anna Bridge |
142:4eea097334d6 | 1542 | #define _TIMER_DTFAULTC_DTPRS1FC_SHIFT 1 /**< Shift value for TIMER_DTPRS1FC */ |
Anna Bridge |
142:4eea097334d6 | 1543 | #define _TIMER_DTFAULTC_DTPRS1FC_MASK 0x2UL /**< Bit mask for TIMER_DTPRS1FC */ |
Anna Bridge |
142:4eea097334d6 | 1544 | #define _TIMER_DTFAULTC_DTPRS1FC_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTFAULTC */ |
Anna Bridge |
142:4eea097334d6 | 1545 | #define TIMER_DTFAULTC_DTPRS1FC_DEFAULT (_TIMER_DTFAULTC_DTPRS1FC_DEFAULT << 1) /**< Shifted mode DEFAULT for TIMER_DTFAULTC */ |
Anna Bridge |
142:4eea097334d6 | 1546 | #define TIMER_DTFAULTC_DTDBGFC (0x1UL << 2) /**< DTI Debugger Fault Clear */ |
Anna Bridge |
142:4eea097334d6 | 1547 | #define _TIMER_DTFAULTC_DTDBGFC_SHIFT 2 /**< Shift value for TIMER_DTDBGFC */ |
Anna Bridge |
142:4eea097334d6 | 1548 | #define _TIMER_DTFAULTC_DTDBGFC_MASK 0x4UL /**< Bit mask for TIMER_DTDBGFC */ |
Anna Bridge |
142:4eea097334d6 | 1549 | #define _TIMER_DTFAULTC_DTDBGFC_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTFAULTC */ |
Anna Bridge |
142:4eea097334d6 | 1550 | #define TIMER_DTFAULTC_DTDBGFC_DEFAULT (_TIMER_DTFAULTC_DTDBGFC_DEFAULT << 2) /**< Shifted mode DEFAULT for TIMER_DTFAULTC */ |
Anna Bridge |
142:4eea097334d6 | 1551 | #define TIMER_DTFAULTC_TLOCKUPFC (0x1UL << 3) /**< DTI Lockup Fault Clear */ |
Anna Bridge |
142:4eea097334d6 | 1552 | #define _TIMER_DTFAULTC_TLOCKUPFC_SHIFT 3 /**< Shift value for TIMER_TLOCKUPFC */ |
Anna Bridge |
142:4eea097334d6 | 1553 | #define _TIMER_DTFAULTC_TLOCKUPFC_MASK 0x8UL /**< Bit mask for TIMER_TLOCKUPFC */ |
Anna Bridge |
142:4eea097334d6 | 1554 | #define _TIMER_DTFAULTC_TLOCKUPFC_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTFAULTC */ |
Anna Bridge |
142:4eea097334d6 | 1555 | #define TIMER_DTFAULTC_TLOCKUPFC_DEFAULT (_TIMER_DTFAULTC_TLOCKUPFC_DEFAULT << 3) /**< Shifted mode DEFAULT for TIMER_DTFAULTC */ |
Anna Bridge |
142:4eea097334d6 | 1556 | |
Anna Bridge |
142:4eea097334d6 | 1557 | /* Bit fields for TIMER DTLOCK */ |
Anna Bridge |
142:4eea097334d6 | 1558 | #define _TIMER_DTLOCK_RESETVALUE 0x00000000UL /**< Default value for TIMER_DTLOCK */ |
Anna Bridge |
142:4eea097334d6 | 1559 | #define _TIMER_DTLOCK_MASK 0x0000FFFFUL /**< Mask for TIMER_DTLOCK */ |
Anna Bridge |
142:4eea097334d6 | 1560 | #define _TIMER_DTLOCK_LOCKKEY_SHIFT 0 /**< Shift value for TIMER_LOCKKEY */ |
Anna Bridge |
142:4eea097334d6 | 1561 | #define _TIMER_DTLOCK_LOCKKEY_MASK 0xFFFFUL /**< Bit mask for TIMER_LOCKKEY */ |
Anna Bridge |
142:4eea097334d6 | 1562 | #define _TIMER_DTLOCK_LOCKKEY_DEFAULT 0x00000000UL /**< Mode DEFAULT for TIMER_DTLOCK */ |
Anna Bridge |
142:4eea097334d6 | 1563 | #define _TIMER_DTLOCK_LOCKKEY_LOCK 0x00000000UL /**< Mode LOCK for TIMER_DTLOCK */ |
Anna Bridge |
142:4eea097334d6 | 1564 | #define _TIMER_DTLOCK_LOCKKEY_UNLOCKED 0x00000000UL /**< Mode UNLOCKED for TIMER_DTLOCK */ |
Anna Bridge |
142:4eea097334d6 | 1565 | #define _TIMER_DTLOCK_LOCKKEY_LOCKED 0x00000001UL /**< Mode LOCKED for TIMER_DTLOCK */ |
Anna Bridge |
142:4eea097334d6 | 1566 | #define _TIMER_DTLOCK_LOCKKEY_UNLOCK 0x0000CE80UL /**< Mode UNLOCK for TIMER_DTLOCK */ |
Anna Bridge |
142:4eea097334d6 | 1567 | #define TIMER_DTLOCK_LOCKKEY_DEFAULT (_TIMER_DTLOCK_LOCKKEY_DEFAULT << 0) /**< Shifted mode DEFAULT for TIMER_DTLOCK */ |
Anna Bridge |
142:4eea097334d6 | 1568 | #define TIMER_DTLOCK_LOCKKEY_LOCK (_TIMER_DTLOCK_LOCKKEY_LOCK << 0) /**< Shifted mode LOCK for TIMER_DTLOCK */ |
Anna Bridge |
142:4eea097334d6 | 1569 | #define TIMER_DTLOCK_LOCKKEY_UNLOCKED (_TIMER_DTLOCK_LOCKKEY_UNLOCKED << 0) /**< Shifted mode UNLOCKED for TIMER_DTLOCK */ |
Anna Bridge |
142:4eea097334d6 | 1570 | #define TIMER_DTLOCK_LOCKKEY_LOCKED (_TIMER_DTLOCK_LOCKKEY_LOCKED << 0) /**< Shifted mode LOCKED for TIMER_DTLOCK */ |
Anna Bridge |
142:4eea097334d6 | 1571 | #define TIMER_DTLOCK_LOCKKEY_UNLOCK (_TIMER_DTLOCK_LOCKKEY_UNLOCK << 0) /**< Shifted mode UNLOCK for TIMER_DTLOCK */ |
Anna Bridge |
142:4eea097334d6 | 1572 | |
Anna Bridge |
142:4eea097334d6 | 1573 | /** @} End of group EFR32MG12P_TIMER */ |
Anna Bridge |
142:4eea097334d6 | 1574 | /** @} End of group Parts */ |
Anna Bridge |
142:4eea097334d6 | 1575 |