The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.
Dependents: hello SerialTestv11 SerialTestv12 Sierpinski ... more
mbed 2
This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.
TARGET_MAX32630FTHR/TOOLCHAIN_IAR/flc_regs.h@171:3a7713b1edbc, 2018-11-08 (annotated)
- Committer:
- AnnaBridge
- Date:
- Thu Nov 08 11:45:42 2018 +0000
- Revision:
- 171:3a7713b1edbc
mbed library. Release version 164
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
AnnaBridge | 171:3a7713b1edbc | 1 | /** |
AnnaBridge | 171:3a7713b1edbc | 2 | * @file |
AnnaBridge | 171:3a7713b1edbc | 3 | * @brief registers, bit masks and bit positions for the Flash |
AnnaBridge | 171:3a7713b1edbc | 4 | * Controller (FLC) peripheral module. |
AnnaBridge | 171:3a7713b1edbc | 5 | */ |
AnnaBridge | 171:3a7713b1edbc | 6 | |
AnnaBridge | 171:3a7713b1edbc | 7 | /* **************************************************************************** |
AnnaBridge | 171:3a7713b1edbc | 8 | * Copyright (C) 2016 Maxim Integrated Products, Inc., All Rights Reserved. |
AnnaBridge | 171:3a7713b1edbc | 9 | * |
AnnaBridge | 171:3a7713b1edbc | 10 | * Permission is hereby granted, free of charge, to any person obtaining a |
AnnaBridge | 171:3a7713b1edbc | 11 | * copy of this software and associated documentation files (the "Software"), |
AnnaBridge | 171:3a7713b1edbc | 12 | * to deal in the Software without restriction, including without limitation |
AnnaBridge | 171:3a7713b1edbc | 13 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
AnnaBridge | 171:3a7713b1edbc | 14 | * and/or sell copies of the Software, and to permit persons to whom the |
AnnaBridge | 171:3a7713b1edbc | 15 | * Software is furnished to do so, subject to the following conditions: |
AnnaBridge | 171:3a7713b1edbc | 16 | * |
AnnaBridge | 171:3a7713b1edbc | 17 | * The above copyright notice and this permission notice shall be included |
AnnaBridge | 171:3a7713b1edbc | 18 | * in all copies or substantial portions of the Software. |
AnnaBridge | 171:3a7713b1edbc | 19 | * |
AnnaBridge | 171:3a7713b1edbc | 20 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS |
AnnaBridge | 171:3a7713b1edbc | 21 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
AnnaBridge | 171:3a7713b1edbc | 22 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. |
AnnaBridge | 171:3a7713b1edbc | 23 | * IN NO EVENT SHALL MAXIM INTEGRATED BE LIABLE FOR ANY CLAIM, DAMAGES |
AnnaBridge | 171:3a7713b1edbc | 24 | * OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
AnnaBridge | 171:3a7713b1edbc | 25 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
AnnaBridge | 171:3a7713b1edbc | 26 | * OTHER DEALINGS IN THE SOFTWARE. |
AnnaBridge | 171:3a7713b1edbc | 27 | * |
AnnaBridge | 171:3a7713b1edbc | 28 | * Except as contained in this notice, the name of Maxim Integrated |
AnnaBridge | 171:3a7713b1edbc | 29 | * Products, Inc. shall not be used except as stated in the Maxim Integrated |
AnnaBridge | 171:3a7713b1edbc | 30 | * Products, Inc. Branding Policy. |
AnnaBridge | 171:3a7713b1edbc | 31 | * |
AnnaBridge | 171:3a7713b1edbc | 32 | * The mere transfer of this software does not imply any licenses |
AnnaBridge | 171:3a7713b1edbc | 33 | * of trade secrets, proprietary technology, copyrights, patents, |
AnnaBridge | 171:3a7713b1edbc | 34 | * trademarks, Maskwork rights, or any other form of intellectual |
AnnaBridge | 171:3a7713b1edbc | 35 | * property whatsoever. Maxim Integrated Products, Inc. retains all |
AnnaBridge | 171:3a7713b1edbc | 36 | * ownership rights. |
AnnaBridge | 171:3a7713b1edbc | 37 | * |
AnnaBridge | 171:3a7713b1edbc | 38 | * $Date: 2016-10-10 18:54:04 -0500 (Mon, 10 Oct 2016) $ |
AnnaBridge | 171:3a7713b1edbc | 39 | * $Revision: 24658 $ |
AnnaBridge | 171:3a7713b1edbc | 40 | * |
AnnaBridge | 171:3a7713b1edbc | 41 | *************************************************************************** */ |
AnnaBridge | 171:3a7713b1edbc | 42 | |
AnnaBridge | 171:3a7713b1edbc | 43 | /* Define to prevent redundant inclusion */ |
AnnaBridge | 171:3a7713b1edbc | 44 | #ifndef _MXC_FLC_REGS_H_ |
AnnaBridge | 171:3a7713b1edbc | 45 | #define _MXC_FLC_REGS_H_ |
AnnaBridge | 171:3a7713b1edbc | 46 | |
AnnaBridge | 171:3a7713b1edbc | 47 | /* **** Includes **** */ |
AnnaBridge | 171:3a7713b1edbc | 48 | #include <stdint.h> |
AnnaBridge | 171:3a7713b1edbc | 49 | |
AnnaBridge | 171:3a7713b1edbc | 50 | #ifdef __cplusplus |
AnnaBridge | 171:3a7713b1edbc | 51 | extern "C" { |
AnnaBridge | 171:3a7713b1edbc | 52 | #endif |
AnnaBridge | 171:3a7713b1edbc | 53 | |
AnnaBridge | 171:3a7713b1edbc | 54 | /// @cond |
AnnaBridge | 171:3a7713b1edbc | 55 | /* |
AnnaBridge | 171:3a7713b1edbc | 56 | If types are not defined elsewhere (CMSIS) define them here |
AnnaBridge | 171:3a7713b1edbc | 57 | */ |
AnnaBridge | 171:3a7713b1edbc | 58 | #ifndef __IO |
AnnaBridge | 171:3a7713b1edbc | 59 | #define __IO volatile |
AnnaBridge | 171:3a7713b1edbc | 60 | #endif |
AnnaBridge | 171:3a7713b1edbc | 61 | #ifndef __I |
AnnaBridge | 171:3a7713b1edbc | 62 | #define __I volatile const |
AnnaBridge | 171:3a7713b1edbc | 63 | #endif |
AnnaBridge | 171:3a7713b1edbc | 64 | #ifndef __O |
AnnaBridge | 171:3a7713b1edbc | 65 | #define __O volatile |
AnnaBridge | 171:3a7713b1edbc | 66 | #endif |
AnnaBridge | 171:3a7713b1edbc | 67 | #ifndef __RO |
AnnaBridge | 171:3a7713b1edbc | 68 | #define __RO volatile const |
AnnaBridge | 171:3a7713b1edbc | 69 | #endif |
AnnaBridge | 171:3a7713b1edbc | 70 | /// @endcond |
AnnaBridge | 171:3a7713b1edbc | 71 | /** |
AnnaBridge | 171:3a7713b1edbc | 72 | * @ingroup flc |
AnnaBridge | 171:3a7713b1edbc | 73 | * @defgroup flc_registers Registers |
AnnaBridge | 171:3a7713b1edbc | 74 | * @brief Registers, Bit Masks, Bit Positions and Values for the FLC Peripheral Module. |
AnnaBridge | 171:3a7713b1edbc | 75 | */ |
AnnaBridge | 171:3a7713b1edbc | 76 | /* **** Definitions **** */ |
AnnaBridge | 171:3a7713b1edbc | 77 | /** |
AnnaBridge | 171:3a7713b1edbc | 78 | * @ingroup flc_registers |
AnnaBridge | 171:3a7713b1edbc | 79 | * @defgroup flc_special_codes Flash Controller Codes/Keys. |
AnnaBridge | 171:3a7713b1edbc | 80 | * @brief Required values to pass to the flash controller to perform restricted |
AnnaBridge | 171:3a7713b1edbc | 81 | * operations. |
AnnaBridge | 171:3a7713b1edbc | 82 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 83 | */ |
AnnaBridge | 171:3a7713b1edbc | 84 | #define MXC_V_FLC_ERASE_CODE_PAGE_ERASE ((uint8_t)0x55) /**< Page Erase Code required to perform a page erase operation */ |
AnnaBridge | 171:3a7713b1edbc | 85 | #define MXC_V_FLC_ERASE_CODE_MASS_ERASE ((uint8_t)0xAA) /**< Mass Erase Code required to perform a page erase operation */ |
AnnaBridge | 171:3a7713b1edbc | 86 | #define MXC_V_FLC_FLSH_UNLOCK_KEY ((uint8_t)0x2) /**< Unlock Code required to unlock the flash for erase and write functions */ |
AnnaBridge | 171:3a7713b1edbc | 87 | /**@} end of flc_special_codes */ |
AnnaBridge | 171:3a7713b1edbc | 88 | |
AnnaBridge | 171:3a7713b1edbc | 89 | |
AnnaBridge | 171:3a7713b1edbc | 90 | /* |
AnnaBridge | 171:3a7713b1edbc | 91 | Typedefed structure(s) for module registers (per instance or section) with direct 32-bit |
AnnaBridge | 171:3a7713b1edbc | 92 | access to each register in module. |
AnnaBridge | 171:3a7713b1edbc | 93 | */ |
AnnaBridge | 171:3a7713b1edbc | 94 | |
AnnaBridge | 171:3a7713b1edbc | 95 | /** |
AnnaBridge | 171:3a7713b1edbc | 96 | * @ingroup flc_registers |
AnnaBridge | 171:3a7713b1edbc | 97 | * @brief Structure type to access the Flash Controller registers with |
AnnaBridge | 171:3a7713b1edbc | 98 | * direct 32-bit access to each. |
AnnaBridge | 171:3a7713b1edbc | 99 | */ |
AnnaBridge | 171:3a7713b1edbc | 100 | typedef struct { |
AnnaBridge | 171:3a7713b1edbc | 101 | __IO uint32_t faddr; /**< <tt>\b 0x0000: </tt> FLC_FADDR Register - Flash Operation Address */ |
AnnaBridge | 171:3a7713b1edbc | 102 | __IO uint32_t fckdiv; /**< <tt>\b 0x0004: </tt> FLC_FCKDIV Register - Flash Clock Pulse Divisor */ |
AnnaBridge | 171:3a7713b1edbc | 103 | __IO uint32_t ctrl; /**< <tt>\b 0x0008: </tt> FLC_CTRL Register - Flash Control Register */ |
AnnaBridge | 171:3a7713b1edbc | 104 | __RO uint32_t rsv00C[6]; /**< <tt>\b 0x000C-0x0020:</tt> RESERVED \warning Do Not Modify Reserved Locations! */ |
AnnaBridge | 171:3a7713b1edbc | 105 | __IO uint32_t intr; /**< <tt>\b 0x0024: </tt> FLC_INTR Register - Flash Controller Interrupt Flags and Enable/Disable 0 */ |
AnnaBridge | 171:3a7713b1edbc | 106 | __RO uint32_t rsv028[2]; /**< <tt>\b 0x0028-0x002C:</tt> RESERVED */ |
AnnaBridge | 171:3a7713b1edbc | 107 | __IO uint32_t fdata; /**< <tt>\b 0x0030: </tt> FLC_FDATA Register - Flash Operation Data Register */ |
AnnaBridge | 171:3a7713b1edbc | 108 | __RO uint32_t rsv034[7]; /**< <tt>\b 0x0034-0x004C:</tt> RESERVED \warning Do Not Modify Reserved Locations! */ |
AnnaBridge | 171:3a7713b1edbc | 109 | __IO uint32_t perform; /**< <tt>\b 0x0050: </tt> FLC_PERFORM Register - Flash Performance Settings */ |
AnnaBridge | 171:3a7713b1edbc | 110 | __IO uint32_t tacc; /**< <tt>\b 0x0054: </tt> FLC_TACC Register - Flash Read Cycle Config */ |
AnnaBridge | 171:3a7713b1edbc | 111 | __IO uint32_t tprog; /**< <tt>\b 0x0058: </tt> FLC_TPROG Register - Flash Write Cycle Config */ |
AnnaBridge | 171:3a7713b1edbc | 112 | __RO uint32_t rsv05C[9]; /**< <tt>\b 0x005C-0x007C:</tt> RESERVED \warning Do Not Modify Reserved Locations! */ |
AnnaBridge | 171:3a7713b1edbc | 113 | __IO uint32_t status; /**< <tt>\b 0x0080: </tt> FLC_STATUS Register - Security Status Flags */ |
AnnaBridge | 171:3a7713b1edbc | 114 | __RO uint32_t rsv084; /**< <tt>\b 0x0084: </tt> RESERVED \warning Do Not Modify Reserved Locations! */ |
AnnaBridge | 171:3a7713b1edbc | 115 | __IO uint32_t security; /**< <tt>\b 0x0088: </tt> FLC_SECURITY Register - Flash Controller Security Settings */ |
AnnaBridge | 171:3a7713b1edbc | 116 | __RO uint32_t rsv08C[4]; /**< <tt>\b 0x008C-0x0098:</tt> RESERVED \warning Do Not Modify Reserved Locations! */ |
AnnaBridge | 171:3a7713b1edbc | 117 | __IO uint32_t bypass; /**< <tt>\b 0x009C: </tt> FLC_BYPASS Register - Status Flags for DSB Operations */ |
AnnaBridge | 171:3a7713b1edbc | 118 | __RO uint32_t rsv0A0[24]; /**< <tt>\b 0x00A0-0x00FC:</tt> RESERVED \warning Do Not Modify Reserved Locations! */ |
AnnaBridge | 171:3a7713b1edbc | 119 | __IO uint32_t user_option; /**< <tt>\b 0x0100: </tt> FLC_USER_OPTION Register - Used to set DSB Access code and Auto-Lock in info block */ |
AnnaBridge | 171:3a7713b1edbc | 120 | __RO uint32_t rsv104[15]; /**< <tt>\b 0x0104-0x013C:</tt> RESERVED \warning Do Not Modify Reserved Locations! */ |
AnnaBridge | 171:3a7713b1edbc | 121 | __IO uint32_t ctrl2; /**< <tt>\b 0x0140: </tt> FLC_CTRL2 Register - Flash Control Register 2 */ |
AnnaBridge | 171:3a7713b1edbc | 122 | __IO uint32_t intfl1; /**< <tt>\b 0x0144: </tt> FLC_INTFL1 Register - Interrupt Flags Register 1 */ |
AnnaBridge | 171:3a7713b1edbc | 123 | __IO uint32_t inten1; /**< <tt>\b 0x0148: </tt> FLC_INTEN1 Register - Interrupt Enable/Disable Register 1 */ |
AnnaBridge | 171:3a7713b1edbc | 124 | __RO uint32_t rsv14C[9]; /**< <tt>\b 0x014C-0x016C:</tt> RESERVED \warning Do Not Modify Reserved Locations! */ |
AnnaBridge | 171:3a7713b1edbc | 125 | __IO uint32_t bl_ctrl; /**< <tt>\b 0x0170: </tt> FLC_BL_CTRL Register - Bootloader Control Register */ |
AnnaBridge | 171:3a7713b1edbc | 126 | __IO uint32_t twk; /**< <tt>\b 0x0174: </tt> FLC_TWK Register - PDM33 Register */ |
AnnaBridge | 171:3a7713b1edbc | 127 | __RO uint32_t rsv178; /**< <tt>\b 0x0178: </tt> RESERVED \warning Do Not Modify Reserved Locations! */ |
AnnaBridge | 171:3a7713b1edbc | 128 | __IO uint32_t slm; /**< <tt>\b 0x017C: </tt> FLC_SLM Register - Sleep Mode Register */ |
AnnaBridge | 171:3a7713b1edbc | 129 | __RO uint32_t rsv180[32]; /**< <tt>\b 0x0180-0x01FC:</tt> RESERVED \warning Do Not Modify Reserved Locations! */ |
AnnaBridge | 171:3a7713b1edbc | 130 | __IO uint32_t disable_xr0; /**< <tt>\b 0x0200: </tt> FLC_DISABLE_XR0 Register - Disable Flash Page Exec/Read Register 0 */ |
AnnaBridge | 171:3a7713b1edbc | 131 | __IO uint32_t disable_xr1; /**< <tt>\b 0x0204: </tt> FLC_DISABLE_XR1 Register - Disable Flash Page Exec/Read Register 1 */ |
AnnaBridge | 171:3a7713b1edbc | 132 | __IO uint32_t disable_xr2; /**< <tt>\b 0x0208: </tt> FLC_DISABLE_XR2 Register - Disable Flash Page Exec/Read Register 2 */ |
AnnaBridge | 171:3a7713b1edbc | 133 | __IO uint32_t disable_xr3; /**< <tt>\b 0x020C: </tt> FLC_DISABLE_XR3 Register - Disable Flash Page Exec/Read Register 3 */ |
AnnaBridge | 171:3a7713b1edbc | 134 | __IO uint32_t disable_xr4; /**< <tt>\b 0x0210: </tt> FLC_DISABLE_XR4 Register - Disable Flash Page Exec/Read Register 4 */ |
AnnaBridge | 171:3a7713b1edbc | 135 | __IO uint32_t disable_xr5; /**< <tt>\b 0x0214: </tt> FLC_DISABLE_XR5 Register - Disable Flash Page Exec/Read Register 5 */ |
AnnaBridge | 171:3a7713b1edbc | 136 | __IO uint32_t disable_xr6; /**< <tt>\b 0x0218: </tt> FLC_DISABLE_XR6 Register - Disable Flash Page Exec/Read Register 6 */ |
AnnaBridge | 171:3a7713b1edbc | 137 | __IO uint32_t disable_xr7; /**< <tt>\b 0x021C: </tt> FLC_DISABLE_XR7 Register - Disable Flash Page Exec/Read Register 7 */ |
AnnaBridge | 171:3a7713b1edbc | 138 | __RO uint32_t rsv220[56]; /**< <tt>\b 0x0220-0x02FC:</tt> RESERVED \warning Do Not Modify Reserved Locations! */ |
AnnaBridge | 171:3a7713b1edbc | 139 | __IO uint32_t disable_we0; /**< <tt>\b 0x0300: </tt> FLC_DISABLE_WE0 Register - Disable Flash Page Write/Erase Register 0 */ |
AnnaBridge | 171:3a7713b1edbc | 140 | __IO uint32_t disable_we1; /**< <tt>\b 0x0304: </tt> FLC_DISABLE_WE1 Register - Disable Flash Page Write/Erase Register 1 */ |
AnnaBridge | 171:3a7713b1edbc | 141 | __IO uint32_t disable_we2; /**< <tt>\b 0x0308: </tt> FLC_DISABLE_WE2 Register - Disable Flash Page Write/Erase Register 2 */ |
AnnaBridge | 171:3a7713b1edbc | 142 | __IO uint32_t disable_we3; /**< <tt>\b 0x030C: </tt> FLC_DISABLE_WE3 Register - Disable Flash Page Write/Erase Register 3 */ |
AnnaBridge | 171:3a7713b1edbc | 143 | __IO uint32_t disable_we4; /**< <tt>\b 0x0310: </tt> FLC_DISABLE_WE4 Register - Disable Flash Page Write/Erase Register 4 */ |
AnnaBridge | 171:3a7713b1edbc | 144 | __IO uint32_t disable_we5; /**< <tt>\b 0x0314: </tt> FLC_DISABLE_WE5 Register - Disable Flash Page Write/Erase Register 5 */ |
AnnaBridge | 171:3a7713b1edbc | 145 | __IO uint32_t disable_we6; /**< <tt>\b 0x0318: </tt> FLC_DISABLE_WE6 Register - Disable Flash Page Write/Erase Register 6 */ |
AnnaBridge | 171:3a7713b1edbc | 146 | __IO uint32_t disable_we7; /**< <tt>\b 0x031C: </tt> FLC_DISABLE_WE7 Register - Disable Flash Page Write/Erase Register 7 */ |
AnnaBridge | 171:3a7713b1edbc | 147 | } mxc_flc_regs_t; |
AnnaBridge | 171:3a7713b1edbc | 148 | /* |
AnnaBridge | 171:3a7713b1edbc | 149 | Register offsets for module FLC. |
AnnaBridge | 171:3a7713b1edbc | 150 | */ |
AnnaBridge | 171:3a7713b1edbc | 151 | |
AnnaBridge | 171:3a7713b1edbc | 152 | /** |
AnnaBridge | 171:3a7713b1edbc | 153 | * @ingroup flc_registers |
AnnaBridge | 171:3a7713b1edbc | 154 | * @defgroup FLC_Register_Offsets Register Offsets |
AnnaBridge | 171:3a7713b1edbc | 155 | * @brief Flash Controller Register Offsets from the FLC Base Peripheral Address. |
AnnaBridge | 171:3a7713b1edbc | 156 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 157 | */ |
AnnaBridge | 171:3a7713b1edbc | 158 | #define MXC_R_FLC_OFFS_FADDR ((uint32_t)0x00000000UL) /**< Offset from FLC Base Address: <tt>\b 0x0000</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 159 | #define MXC_R_FLC_OFFS_FCKDIV ((uint32_t)0x00000004UL) /**< Offset from FLC Base Address: <tt>\b 0x0004</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 160 | #define MXC_R_FLC_OFFS_CTRL ((uint32_t)0x00000008UL) /**< Offset from FLC Base Address: <tt>\b 0x0008</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 161 | #define MXC_R_FLC_OFFS_INTR ((uint32_t)0x00000024UL) /**< Offset from FLC Base Address: <tt>\b 0x0024</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 162 | #define MXC_R_FLC_OFFS_FDATA ((uint32_t)0x00000030UL) /**< Offset from FLC Base Address: <tt>\b 0x0030</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 163 | #define MXC_R_FLC_OFFS_PERFORM ((uint32_t)0x00000050UL) /**< Offset from FLC Base Address: <tt>\b 0x0050</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 164 | #define MXC_R_FLC_OFFS_TACC ((uint32_t)0x00000054UL) /**< Offset from FLC Base Address: <tt>\b 0x0054</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 165 | #define MXC_R_FLC_OFFS_TPROG ((uint32_t)0x00000058UL) /**< Offset from FLC Base Address: <tt>\b 0x0058</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 166 | #define MXC_R_FLC_OFFS_STATUS ((uint32_t)0x00000080UL) /**< Offset from FLC Base Address: <tt>\b 0x0080</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 167 | #define MXC_R_FLC_OFFS_SECURITY ((uint32_t)0x00000088UL) /**< Offset from FLC Base Address: <tt>\b 0x0088</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 168 | #define MXC_R_FLC_OFFS_BYPASS ((uint32_t)0x0000009CUL) /**< Offset from FLC Base Address: <tt>\b 0x009C</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 169 | #define MXC_R_FLC_OFFS_USER_OPTION ((uint32_t)0x00000100UL) /**< Offset from FLC Base Address: <tt>\b 0x0100</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 170 | #define MXC_R_FLC_OFFS_CTRL2 ((uint32_t)0x00000140UL) /**< Offset from FLC Base Address: <tt>\b 0x0140</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 171 | #define MXC_R_FLC_OFFS_INTFL1 ((uint32_t)0x00000144UL) /**< Offset from FLC Base Address: <tt>\b 0x0144</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 172 | #define MXC_R_FLC_OFFS_INTEN1 ((uint32_t)0x00000148UL) /**< Offset from FLC Base Address: <tt>\b 0x0148</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 173 | #define MXC_R_FLC_OFFS_BL_CTRL ((uint32_t)0x00000170UL) /**< Offset from FLC Base Address: <tt>\b 0x0170</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 174 | #define MXC_R_FLC_OFFS_TWK ((uint32_t)0x00000174UL) /**< Offset from FLC Base Address: <tt>\b 0x0174</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 175 | #define MXC_R_FLC_OFFS_SLM ((uint32_t)0x0000017CUL) /**< Offset from FLC Base Address: <tt>\b 0x017C</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 176 | #define MXC_R_FLC_OFFS_DISABLE_XR0 ((uint32_t)0x00000200UL) /**< Offset from FLC Base Address: <tt>\b 0x0200</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 177 | #define MXC_R_FLC_OFFS_DISABLE_XR1 ((uint32_t)0x00000204UL) /**< Offset from FLC Base Address: <tt>\b 0x0204</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 178 | #define MXC_R_FLC_OFFS_DISABLE_XR2 ((uint32_t)0x00000208UL) /**< Offset from FLC Base Address: <tt>\b 0x0208</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 179 | #define MXC_R_FLC_OFFS_DISABLE_XR3 ((uint32_t)0x0000020CUL) /**< Offset from FLC Base Address: <tt>\b 0x020C</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 180 | #define MXC_R_FLC_OFFS_DISABLE_XR4 ((uint32_t)0x00000210UL) /**< Offset from FLC Base Address: <tt>\b 0x0210</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 181 | #define MXC_R_FLC_OFFS_DISABLE_XR5 ((uint32_t)0x00000214UL) /**< Offset from FLC Base Address: <tt>\b 0x0214</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 182 | #define MXC_R_FLC_OFFS_DISABLE_XR6 ((uint32_t)0x00000218UL) /**< Offset from FLC Base Address: <tt>\b 0x0218</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 183 | #define MXC_R_FLC_OFFS_DISABLE_XR7 ((uint32_t)0x0000021CUL) /**< Offset from FLC Base Address: <tt>\b 0x021C</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 184 | #define MXC_R_FLC_OFFS_DISABLE_WE0 ((uint32_t)0x00000300UL) /**< Offset from FLC Base Address: <tt>\b 0x0300</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 185 | #define MXC_R_FLC_OFFS_DISABLE_WE1 ((uint32_t)0x00000304UL) /**< Offset from FLC Base Address: <tt>\b 0x0304</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 186 | #define MXC_R_FLC_OFFS_DISABLE_WE2 ((uint32_t)0x00000308UL) /**< Offset from FLC Base Address: <tt>\b 0x0308</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 187 | #define MXC_R_FLC_OFFS_DISABLE_WE3 ((uint32_t)0x0000030CUL) /**< Offset from FLC Base Address: <tt>\b 0x030C</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 188 | #define MXC_R_FLC_OFFS_DISABLE_WE4 ((uint32_t)0x00000310UL) /**< Offset from FLC Base Address: <tt>\b 0x0310</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 189 | #define MXC_R_FLC_OFFS_DISABLE_WE5 ((uint32_t)0x00000314UL) /**< Offset from FLC Base Address: <tt>\b 0x0314</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 190 | #define MXC_R_FLC_OFFS_DISABLE_WE6 ((uint32_t)0x00000318UL) /**< Offset from FLC Base Address: <tt>\b 0x0318</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 191 | #define MXC_R_FLC_OFFS_DISABLE_WE7 ((uint32_t)0x0000031CUL) /**< Offset from FLC Base Address: <tt>\b 0x031C</tt> */ |
AnnaBridge | 171:3a7713b1edbc | 192 | /**@} end of group FLC_Register_Offsets */ |
AnnaBridge | 171:3a7713b1edbc | 193 | |
AnnaBridge | 171:3a7713b1edbc | 194 | /** |
AnnaBridge | 171:3a7713b1edbc | 195 | * @ingroup flc_registers |
AnnaBridge | 171:3a7713b1edbc | 196 | * @defgroup FLC_FADDR_Register FLC_FADDR |
AnnaBridge | 171:3a7713b1edbc | 197 | * @brief Field Positions and Bit Masks for the FLC_FADDR register. |
AnnaBridge | 171:3a7713b1edbc | 198 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 199 | */ |
AnnaBridge | 171:3a7713b1edbc | 200 | #define MXC_F_FLC_FADDR_FADDR_POS 0 /**< FADDR Position */ |
AnnaBridge | 171:3a7713b1edbc | 201 | #define MXC_F_FLC_FADDR_FADDR ((uint32_t)(0x003FFFFFUL << MXC_F_FLC_FADDR_FADDR_POS)) /**< FADDR Mask */ |
AnnaBridge | 171:3a7713b1edbc | 202 | /**@} end of group FLC_FADDR */ |
AnnaBridge | 171:3a7713b1edbc | 203 | /** |
AnnaBridge | 171:3a7713b1edbc | 204 | * @ingroup flc_registers |
AnnaBridge | 171:3a7713b1edbc | 205 | * @defgroup FLC_FCKDIV_Register FLC_FCKDIV |
AnnaBridge | 171:3a7713b1edbc | 206 | * @brief Field Positions and Bit Masks for the FLC_FCKDIV register. |
AnnaBridge | 171:3a7713b1edbc | 207 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 208 | */ |
AnnaBridge | 171:3a7713b1edbc | 209 | #define MXC_F_FLC_FCKDIV_FCKDIV_POS /**< FCKDIV Position */ |
AnnaBridge | 171:3a7713b1edbc | 210 | #define MXC_F_FLC_FCKDIV_FCKDIV ((uint32_t)(0x0000007FUL << MXC_F_FLC_FCKDIV_FCKDIV_POS)) /**< FCKDIV Mask */ |
AnnaBridge | 171:3a7713b1edbc | 211 | #define MXC_F_FLC_FCKDIV_AUTO_FCKDIV_RESULT_POS 16 /**< AUTO_FCKDIV_RESULT Position */ |
AnnaBridge | 171:3a7713b1edbc | 212 | #define MXC_F_FLC_FCKDIV_AUTO_FCKDIV_RESULT ((uint32_t)(0x0000FFFFUL << MXC_F_FLC_FCKDIV_AUTO_FCKDIV_RESULT_POS)) /**< AUTO_FCKDIV_RESULT Mask */ |
AnnaBridge | 171:3a7713b1edbc | 213 | /**@} end of group FLC_FCKDIV */ |
AnnaBridge | 171:3a7713b1edbc | 214 | /** |
AnnaBridge | 171:3a7713b1edbc | 215 | * @ingroup flc_registers |
AnnaBridge | 171:3a7713b1edbc | 216 | * @defgroup FLC_CTRL_Register FLC_CTRL |
AnnaBridge | 171:3a7713b1edbc | 217 | * @brief Field Positions and Bit Masks for the FLC_CTRL register. |
AnnaBridge | 171:3a7713b1edbc | 218 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 219 | */ |
AnnaBridge | 171:3a7713b1edbc | 220 | #define MXC_F_FLC_CTRL_WRITE_POS 0 /**< WRITE Position */ |
AnnaBridge | 171:3a7713b1edbc | 221 | #define MXC_F_FLC_CTRL_WRITE ((uint32_t)(0x00000001UL << MXC_F_FLC_CTRL_WRITE_POS)) /**< WRITE Mask */ |
AnnaBridge | 171:3a7713b1edbc | 222 | #define MXC_F_FLC_CTRL_MASS_ERASE_POS 1 /**< MASS_ERASE Position */ |
AnnaBridge | 171:3a7713b1edbc | 223 | #define MXC_F_FLC_CTRL_MASS_ERASE ((uint32_t)(0x00000001UL << MXC_F_FLC_CTRL_MASS_ERASE_POS)) /**< MASS_ERASE Mask */ |
AnnaBridge | 171:3a7713b1edbc | 224 | #define MXC_F_FLC_CTRL_PAGE_ERASE_POS 2 /**< PAGE_ERASE Position */ |
AnnaBridge | 171:3a7713b1edbc | 225 | #define MXC_F_FLC_CTRL_PAGE_ERASE ((uint32_t)(0x00000001UL << MXC_F_FLC_CTRL_PAGE_ERASE_POS)) /**< PAGE_ERASE Mask */ |
AnnaBridge | 171:3a7713b1edbc | 226 | #define MXC_F_FLC_CTRL_ERASE_CODE_POS 8 /**< ERASE_CODE Position */ |
AnnaBridge | 171:3a7713b1edbc | 227 | #define MXC_F_FLC_CTRL_ERASE_CODE ((uint32_t)(0x000000FFUL << MXC_F_FLC_CTRL_ERASE_CODE_POS)) /**< ERASE_CODE Mask */ |
AnnaBridge | 171:3a7713b1edbc | 228 | #define MXC_F_FLC_CTRL_INFO_BLOCK_UNLOCK_POS 16 /**< INFO_BLOCK_UNLOCK Position */ |
AnnaBridge | 171:3a7713b1edbc | 229 | #define MXC_F_FLC_CTRL_INFO_BLOCK_UNLOCK ((uint32_t)(0x00000001UL << MXC_F_FLC_CTRL_INFO_BLOCK_UNLOCK_POS)) /**< INFO_BLOCK_UNLOCK Mask */ |
AnnaBridge | 171:3a7713b1edbc | 230 | #define MXC_F_FLC_CTRL_WRITE_ENABLE_POS 17 /**< WRITE_ENABLE Position */ |
AnnaBridge | 171:3a7713b1edbc | 231 | #define MXC_F_FLC_CTRL_WRITE_ENABLE ((uint32_t)(0x00000001UL << MXC_F_FLC_CTRL_WRITE_ENABLE_POS)) /**< WRITE_ENABLE Mask */ |
AnnaBridge | 171:3a7713b1edbc | 232 | #define MXC_F_FLC_CTRL_PENDING_POS 24 /**< PENDING Position */ |
AnnaBridge | 171:3a7713b1edbc | 233 | #define MXC_F_FLC_CTRL_PENDING ((uint32_t)(0x00000001UL << MXC_F_FLC_CTRL_PENDING_POS)) /**< PENDING Mask */ |
AnnaBridge | 171:3a7713b1edbc | 234 | #define MXC_F_FLC_CTRL_INFO_BLOCK_VALID_POS 25 /**< INFO_BLOCK_VALID Position */ |
AnnaBridge | 171:3a7713b1edbc | 235 | #define MXC_F_FLC_CTRL_INFO_BLOCK_VALID ((uint32_t)(0x00000001UL << MXC_F_FLC_CTRL_INFO_BLOCK_VALID_POS)) /**< INFO_BLOCK_VALID Mask */ |
AnnaBridge | 171:3a7713b1edbc | 236 | #define MXC_F_FLC_CTRL_AUTO_INCRE_MODE_POS 27 /**< AUTO_INCRE_MODE Position */ |
AnnaBridge | 171:3a7713b1edbc | 237 | #define MXC_F_FLC_CTRL_AUTO_INCRE_MODE ((uint32_t)(0x00000001UL << MXC_F_FLC_CTRL_AUTO_INCRE_MODE_POS)) /**< AUTO_INCRE_MODE Mask */ |
AnnaBridge | 171:3a7713b1edbc | 238 | #define MXC_F_FLC_CTRL_FLSH_UNLOCK_POS 28 /**< FLSH_UNLOCK Position */ |
AnnaBridge | 171:3a7713b1edbc | 239 | #define MXC_F_FLC_CTRL_FLSH_UNLOCK ((uint32_t)(0x0000000FUL << MXC_F_FLC_CTRL_FLSH_UNLOCK_POS)) /**< FLSH_UNLOCK Mask */ |
AnnaBridge | 171:3a7713b1edbc | 240 | /**@} end of group FLC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 241 | /** |
AnnaBridge | 171:3a7713b1edbc | 242 | * @ingroup flc_registers |
AnnaBridge | 171:3a7713b1edbc | 243 | * @defgroup FLC_INTR_Register FLC_INTR |
AnnaBridge | 171:3a7713b1edbc | 244 | * @brief Field Positions and Bit Masks for the FLC_INTR register. |
AnnaBridge | 171:3a7713b1edbc | 245 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 246 | */ |
AnnaBridge | 171:3a7713b1edbc | 247 | #define MXC_F_FLC_INTR_FINISHED_IF_POS 0 /**< FINISHED_IF Position */ |
AnnaBridge | 171:3a7713b1edbc | 248 | #define MXC_F_FLC_INTR_FINISHED_IF ((uint32_t)(0x00000001UL << MXC_F_FLC_INTR_FINISHED_IF_POS)) /**< FINISHED_IF Mask */ |
AnnaBridge | 171:3a7713b1edbc | 249 | #define MXC_F_FLC_INTR_FAILED_IF_POS 1 /**< FAILED_IF Position */ |
AnnaBridge | 171:3a7713b1edbc | 250 | #define MXC_F_FLC_INTR_FAILED_IF ((uint32_t)(0x00000001UL << MXC_F_FLC_INTR_FAILED_IF_POS)) /**< FAILED_IF Mask */ |
AnnaBridge | 171:3a7713b1edbc | 251 | #define MXC_F_FLC_INTR_FINISHED_IE_POS 8 /**< FINISHED_IE Position */ |
AnnaBridge | 171:3a7713b1edbc | 252 | #define MXC_F_FLC_INTR_FINISHED_IE ((uint32_t)(0x00000001UL << MXC_F_FLC_INTR_FINISHED_IE_POS)) /**< FINISHED_IE Mask */ |
AnnaBridge | 171:3a7713b1edbc | 253 | #define MXC_F_FLC_INTR_FAILED_IE_POS 9 /**< FAILED_IE Position */ |
AnnaBridge | 171:3a7713b1edbc | 254 | #define MXC_F_FLC_INTR_FAILED_IE ((uint32_t)(0x00000001UL << MXC_F_FLC_INTR_FAILED_IE_POS)) /**< FAILED_IE Mask */ |
AnnaBridge | 171:3a7713b1edbc | 255 | #define MXC_F_FLC_INTR_FAIL_FLAGS_POS 16 /**< FAIL_FLAGS Position */ |
AnnaBridge | 171:3a7713b1edbc | 256 | #define MXC_F_FLC_INTR_FAIL_FLAGS ((uint32_t)(0x0000FFFFUL << MXC_F_FLC_INTR_FAIL_FLAGS_POS)) /**< FAIL_FLAGS Mask */ |
AnnaBridge | 171:3a7713b1edbc | 257 | /**@} end of group FLC_INTR */ |
AnnaBridge | 171:3a7713b1edbc | 258 | /** |
AnnaBridge | 171:3a7713b1edbc | 259 | * @ingroup flc_registers |
AnnaBridge | 171:3a7713b1edbc | 260 | * @defgroup FLC_PERFORM_Register FLC_PERFORM |
AnnaBridge | 171:3a7713b1edbc | 261 | * @brief Field Positions and Bit Masks for the FLC_PERFORM register. |
AnnaBridge | 171:3a7713b1edbc | 262 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 263 | */ |
AnnaBridge | 171:3a7713b1edbc | 264 | #define MXC_F_FLC_PERFORM_DELAY_SE_EN_POS 0 /**< DELAY_SE_EN Position */ |
AnnaBridge | 171:3a7713b1edbc | 265 | #define MXC_F_FLC_PERFORM_DELAY_SE_EN ((uint32_t)(0x00000001UL << MXC_F_FLC_PERFORM_DELAY_SE_EN_POS)) /**< DELAY_SE_EN Mask */ |
AnnaBridge | 171:3a7713b1edbc | 266 | #define MXC_F_FLC_PERFORM_FAST_READ_MODE_EN_POS 8 /**< FAST_READ_MODE_EN Position */ |
AnnaBridge | 171:3a7713b1edbc | 267 | #define MXC_F_FLC_PERFORM_FAST_READ_MODE_EN ((uint32_t)(0x00000001UL << MXC_F_FLC_PERFORM_FAST_READ_MODE_EN_POS)) /**< FAST_READ_MODE_EN Mask */ |
AnnaBridge | 171:3a7713b1edbc | 268 | #define MXC_F_FLC_PERFORM_EN_PREVENT_FAIL_POS 12 /**< EN_PREVENT_FAIL Position */ |
AnnaBridge | 171:3a7713b1edbc | 269 | #define MXC_F_FLC_PERFORM_EN_PREVENT_FAIL ((uint32_t)(0x00000001UL << MXC_F_FLC_PERFORM_EN_PREVENT_FAIL_POS)) /**< EN_PREVENT_FAIL Mask */ |
AnnaBridge | 171:3a7713b1edbc | 270 | #define MXC_F_FLC_PERFORM_EN_BACK2BACK_RDS_POS 16 /**< EN_BACK2BACK_RDS Position */ |
AnnaBridge | 171:3a7713b1edbc | 271 | #define MXC_F_FLC_PERFORM_EN_BACK2BACK_RDS ((uint32_t)(0x00000001UL << MXC_F_FLC_PERFORM_EN_BACK2BACK_RDS_POS)) /**< EN_BACK2BACK_RDS Mask */ |
AnnaBridge | 171:3a7713b1edbc | 272 | #define MXC_F_FLC_PERFORM_EN_BACK2BACK_WRS_POS 20 /**< EN_BACK2BACK_WRS Position */ |
AnnaBridge | 171:3a7713b1edbc | 273 | #define MXC_F_FLC_PERFORM_EN_BACK2BACK_WRS ((uint32_t)(0x00000001UL << MXC_F_FLC_PERFORM_EN_BACK2BACK_WRS_POS)) /**< EN_BACK2BACK_WRS Mask */ |
AnnaBridge | 171:3a7713b1edbc | 274 | #define MXC_F_FLC_PERFORM_EN_MERGE_GRAB_GNT_POS 24 /**< EN_MERGE_GRAB_GNT Position */ |
AnnaBridge | 171:3a7713b1edbc | 275 | #define MXC_F_FLC_PERFORM_EN_MERGE_GRAB_GNT ((uint32_t)(0x00000001UL << MXC_F_FLC_PERFORM_EN_MERGE_GRAB_GNT_POS)) /**< EN_MERGE_GRAB_GNT Mask */ |
AnnaBridge | 171:3a7713b1edbc | 276 | #define MXC_F_FLC_PERFORM_AUTO_TACC_POS 28 /**< AUTO_TACC Position */ |
AnnaBridge | 171:3a7713b1edbc | 277 | #define MXC_F_FLC_PERFORM_AUTO_TACC ((uint32_t)(0x00000001UL << MXC_F_FLC_PERFORM_AUTO_TACC_POS)) /**< AUTO_TACC Mask */ |
AnnaBridge | 171:3a7713b1edbc | 278 | #define MXC_F_FLC_PERFORM_AUTO_CLKDIV_POS 29 /**< AUTO_CLKDIV Position */ |
AnnaBridge | 171:3a7713b1edbc | 279 | #define MXC_F_FLC_PERFORM_AUTO_CLKDIV ((uint32_t)(0x00000001UL << MXC_F_FLC_PERFORM_AUTO_CLKDIV_POS)) /**< AUTO_CLKDIV Mask */ |
AnnaBridge | 171:3a7713b1edbc | 280 | /**@} end of group FLC_PERFORM */ |
AnnaBridge | 171:3a7713b1edbc | 281 | /** |
AnnaBridge | 171:3a7713b1edbc | 282 | * @ingroup flc_registers |
AnnaBridge | 171:3a7713b1edbc | 283 | * @defgroup FLC_STATUS_Register FLC_STATUS |
AnnaBridge | 171:3a7713b1edbc | 284 | * @brief Field Positions and Bit Masks for the FLC_STATUS register. |
AnnaBridge | 171:3a7713b1edbc | 285 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 286 | */ |
AnnaBridge | 171:3a7713b1edbc | 287 | #define MXC_F_FLC_STATUS_JTAG_LOCK_WINDOW_POS 0 /**< JTAG_LOCK_WINDOW Position */ |
AnnaBridge | 171:3a7713b1edbc | 288 | #define MXC_F_FLC_STATUS_JTAG_LOCK_WINDOW ((uint32_t)(0x00000001UL << MXC_F_FLC_STATUS_JTAG_LOCK_WINDOW_POS)) /**< JTAG_LOCK_WINDOW Mask */ |
AnnaBridge | 171:3a7713b1edbc | 289 | #define MXC_F_FLC_STATUS_JTAG_LOCK_STATIC_POS 1 /**< JTAG_LOCK_STATIC Position */ |
AnnaBridge | 171:3a7713b1edbc | 290 | #define MXC_F_FLC_STATUS_JTAG_LOCK_STATIC ((uint32_t)(0x00000001UL << MXC_F_FLC_STATUS_JTAG_LOCK_STATIC_POS)) /**< JTAG_LOCK_STATIC Mask */ |
AnnaBridge | 171:3a7713b1edbc | 291 | #define MXC_F_FLC_STATUS_AUTO_LOCK_POS 3 /**< AUTO_LOCK Position */ |
AnnaBridge | 171:3a7713b1edbc | 292 | #define MXC_F_FLC_STATUS_AUTO_LOCK ((uint32_t)(0x00000001UL << MXC_F_FLC_STATUS_AUTO_LOCK_POS)) /**< AUTO_LOCK Mask */ |
AnnaBridge | 171:3a7713b1edbc | 293 | #define MXC_F_FLC_STATUS_TRIM_UPDATE_DONE_POS 29 /**< TRIM_UPDATE_DONE Position */ |
AnnaBridge | 171:3a7713b1edbc | 294 | #define MXC_F_FLC_STATUS_TRIM_UPDATE_DONE ((uint32_t)(0x00000001UL << MXC_F_FLC_STATUS_TRIM_UPDATE_DONE_POS)) /**< TRIM_UPDATE_DONE Mask */ |
AnnaBridge | 171:3a7713b1edbc | 295 | #define MXC_F_FLC_STATUS_INFO_BLOCK_VALID_POS 30 /**< INFO_BLOCK_VALID Position */ |
AnnaBridge | 171:3a7713b1edbc | 296 | #define MXC_F_FLC_STATUS_INFO_BLOCK_VALID ((uint32_t)(0x00000001UL << MXC_F_FLC_STATUS_INFO_BLOCK_VALID_POS)) /**< INFO_BLOCK_VALID Mask */ |
AnnaBridge | 171:3a7713b1edbc | 297 | /**@} end of group FLC_STATUS*/ |
AnnaBridge | 171:3a7713b1edbc | 298 | /** |
AnnaBridge | 171:3a7713b1edbc | 299 | * @ingroup flc_registers |
AnnaBridge | 171:3a7713b1edbc | 300 | * @defgroup FLC_SECURITY_Register FLC_SECURITY |
AnnaBridge | 171:3a7713b1edbc | 301 | * @brief Field Positions and Bit Masks for the FLC_SECURITY register. |
AnnaBridge | 171:3a7713b1edbc | 302 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 303 | */ |
AnnaBridge | 171:3a7713b1edbc | 304 | #define MXC_F_FLC_SECURITY_DEBUG_DISABLE_POS 0 /**< DEBUG_DISABLE Position */ |
AnnaBridge | 171:3a7713b1edbc | 305 | #define MXC_F_FLC_SECURITY_DEBUG_DISABLE ((uint32_t)(0x000000FFUL << MXC_F_FLC_SECURITY_DEBUG_DISABLE_POS)) /**< DEBUG_DISABLE Mask */ |
AnnaBridge | 171:3a7713b1edbc | 306 | #define MXC_F_FLC_SECURITY_MASS_ERASE_LOCK_POS 8 /**< MASS_ERASE_LOCK Position */ |
AnnaBridge | 171:3a7713b1edbc | 307 | #define MXC_F_FLC_SECURITY_MASS_ERASE_LOCK ((uint32_t)(0x0000000FUL << MXC_F_FLC_SECURITY_MASS_ERASE_LOCK_POS)) /**< MASS_ERASE_LOCK Mask */ |
AnnaBridge | 171:3a7713b1edbc | 308 | #define MXC_F_FLC_SECURITY_DISABLE_AHB_WR_POS 16 /**< DISABLE_AHB_WR Position */ |
AnnaBridge | 171:3a7713b1edbc | 309 | #define MXC_F_FLC_SECURITY_DISABLE_AHB_WR ((uint32_t)(0x0000000FUL << MXC_F_FLC_SECURITY_DISABLE_AHB_WR_POS)) /**< DISABLE_AHB_WR Mask */ |
AnnaBridge | 171:3a7713b1edbc | 310 | #define MXC_F_FLC_SECURITY_FLC_SETTINGS_LOCK_POS 24 /**< FLC_SETTINGS_LOCK Position */ |
AnnaBridge | 171:3a7713b1edbc | 311 | #define MXC_F_FLC_SECURITY_FLC_SETTINGS_LOCK ((uint32_t)(0x0000000FUL << MXC_F_FLC_SECURITY_FLC_SETTINGS_LOCK_POS)) /**< FLC_SETTINGS_LOCK Mask */ |
AnnaBridge | 171:3a7713b1edbc | 312 | #define MXC_F_FLC_SECURITY_SECURITY_LOCK_POS 28 /**< SECURITY_LOCK Position */ |
AnnaBridge | 171:3a7713b1edbc | 313 | #define MXC_F_FLC_SECURITY_SECURITY_LOCK ((uint32_t)(0x0000000FUL << MXC_F_FLC_SECURITY_SECURITY_LOCK_POS)) /**< SECURITY_LOCK Mask */ |
AnnaBridge | 171:3a7713b1edbc | 314 | /**@} end of group FLC_SECURITY */ |
AnnaBridge | 171:3a7713b1edbc | 315 | /** |
AnnaBridge | 171:3a7713b1edbc | 316 | * @ingroup flc_registers |
AnnaBridge | 171:3a7713b1edbc | 317 | * @defgroup FLC_BYPASS_Register FLC_BYPASS |
AnnaBridge | 171:3a7713b1edbc | 318 | * @brief Field Positions and Bit Masks for the FLC_BYPASS register. |
AnnaBridge | 171:3a7713b1edbc | 319 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 320 | */ |
AnnaBridge | 171:3a7713b1edbc | 321 | #define MXC_F_FLC_BYPASS_DESTRUCT_BYPASS_ERASE_POS 0 /**< DESTRUCT_BYPASS_ERASE Position */ |
AnnaBridge | 171:3a7713b1edbc | 322 | #define MXC_F_FLC_BYPASS_DESTRUCT_BYPASS_ERASE ((uint32_t)(0x00000001UL << MXC_F_FLC_BYPASS_DESTRUCT_BYPASS_ERASE_POS)) /**< DESTRUCT_BYPASS_ERASE Mask */ |
AnnaBridge | 171:3a7713b1edbc | 323 | #define MXC_F_FLC_BYPASS_SUPERWIPE_ERASE_POS 1 /**< SUPERWIPE_ERASE Position */ |
AnnaBridge | 171:3a7713b1edbc | 324 | #define MXC_F_FLC_BYPASS_SUPERWIPE_ERASE ((uint32_t)(0x00000001UL << MXC_F_FLC_BYPASS_SUPERWIPE_ERASE_POS)) /**< SUPERWIPE_ERASE Mask */ |
AnnaBridge | 171:3a7713b1edbc | 325 | #define MXC_F_FLC_BYPASS_DESTRUCT_BYPASS_COMPLETE_POS 2 /**< DESTRUCT_BYPASS_COMPLETE Position */ |
AnnaBridge | 171:3a7713b1edbc | 326 | #define MXC_F_FLC_BYPASS_DESTRUCT_BYPASS_COMPLETE ((uint32_t)(0x00000001UL << MXC_F_FLC_BYPASS_DESTRUCT_BYPASS_COMPLETE_POS)) /**< DESTRUCT_BYPASS_COMPLETE Mask */ |
AnnaBridge | 171:3a7713b1edbc | 327 | #define MXC_F_FLC_BYPASS_SUPERWIPE_COMPLETE_POS 3 /**< SUPERWIPE_COMPLETE Position */ |
AnnaBridge | 171:3a7713b1edbc | 328 | #define MXC_F_FLC_BYPASS_SUPERWIPE_COMPLETE ((uint32_t)(0x00000001UL << MXC_F_FLC_BYPASS_SUPERWIPE_COMPLETE_POS)) /**< SUPERWIPE_COMPLETE Mask */ |
AnnaBridge | 171:3a7713b1edbc | 329 | /**@} end of group FLC_BYPASS*/ |
AnnaBridge | 171:3a7713b1edbc | 330 | /** |
AnnaBridge | 171:3a7713b1edbc | 331 | * @ingroup flc_registers |
AnnaBridge | 171:3a7713b1edbc | 332 | * @defgroup FLC_CTRL2_Register FLC_CTRL2 |
AnnaBridge | 171:3a7713b1edbc | 333 | * @brief Field Positions and Bit Masks for the FLC_CTRL2 register. |
AnnaBridge | 171:3a7713b1edbc | 334 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 335 | */ |
AnnaBridge | 171:3a7713b1edbc | 336 | #define MXC_F_FLC_CTRL2_FLASH_LVE_POS 0 /**< FLASH_LVE Position */ |
AnnaBridge | 171:3a7713b1edbc | 337 | #define MXC_F_FLC_CTRL2_FLASH_LVE ((uint32_t)(0x00000001UL << MXC_F_FLC_CTRL2_FLASH_LVE_POS)) /**< FLASH_LVE Mask */ |
AnnaBridge | 171:3a7713b1edbc | 338 | #define MXC_F_FLC_CTRL2_FRC_FCLK1_ON_POS 1 /**< FRC_FCLK1_ON Position */ |
AnnaBridge | 171:3a7713b1edbc | 339 | #define MXC_F_FLC_CTRL2_FRC_FCLK1_ON ((uint32_t)(0x00000001UL << MXC_F_FLC_CTRL2_FRC_FCLK1_ON_POS)) /**< FRC_FCLK1_ON Mask */ |
AnnaBridge | 171:3a7713b1edbc | 340 | #define MXC_F_FLC_CTRL2_EN_WRITE_ALL_ZEROES_POS 3 /**< EN_WRITE_ALL_ZEROES Position */ |
AnnaBridge | 171:3a7713b1edbc | 341 | #define MXC_F_FLC_CTRL2_EN_WRITE_ALL_ZEROES ((uint32_t)(0x00000001UL << MXC_F_FLC_CTRL2_EN_WRITE_ALL_ZEROES_POS)) /**< EN_WRITE_ALL_ZEROES Mask */ |
AnnaBridge | 171:3a7713b1edbc | 342 | #define MXC_F_FLC_CTRL2_EN_CHANGE_POS 4 /**< EN_CHANGE Position */ |
AnnaBridge | 171:3a7713b1edbc | 343 | #define MXC_F_FLC_CTRL2_EN_CHANGE ((uint32_t)(0x00000001UL << MXC_F_FLC_CTRL2_EN_CHANGE_POS)) /**< EN_CHANGE Mask */ |
AnnaBridge | 171:3a7713b1edbc | 344 | #define MXC_F_FLC_CTRL2_SLOW_CLK_POS 5 /**< SLOW_CLK Position */ |
AnnaBridge | 171:3a7713b1edbc | 345 | #define MXC_F_FLC_CTRL2_SLOW_CLK ((uint32_t)(0x00000001UL << MXC_F_FLC_CTRL2_SLOW_CLK_POS)) /**< SLOW_CLK Mask */ |
AnnaBridge | 171:3a7713b1edbc | 346 | #define MXC_F_FLC_CTRL2_ENABLE_RAM_HRESP_POS 6 /**< ENABLE_RAM_HRESP Position */ |
AnnaBridge | 171:3a7713b1edbc | 347 | #define MXC_F_FLC_CTRL2_ENABLE_RAM_HRESP ((uint32_t)(0x00000001UL << MXC_F_FLC_CTRL2_ENABLE_RAM_HRESP_POS)) /**< ENABLE_RAM_HRESP Mask */ |
AnnaBridge | 171:3a7713b1edbc | 348 | #define MXC_F_FLC_CTRL2_BYPASS_AHB_FAIL_POS 8 /**< BYPASS_AHB_FAIL Position */ |
AnnaBridge | 171:3a7713b1edbc | 349 | #define MXC_F_FLC_CTRL2_BYPASS_AHB_FAIL ((uint32_t)(0x000000FFUL << MXC_F_FLC_CTRL2_BYPASS_AHB_FAIL_POS)) /**< BYPASS_AHB_FAIL Mask */ |
AnnaBridge | 171:3a7713b1edbc | 350 | /**@} end of group FLC_CTRL2*/ |
AnnaBridge | 171:3a7713b1edbc | 351 | /** |
AnnaBridge | 171:3a7713b1edbc | 352 | * @ingroup flc_registers |
AnnaBridge | 171:3a7713b1edbc | 353 | * @defgroup FLC_INTFL1_Register FLC_INTFL1 |
AnnaBridge | 171:3a7713b1edbc | 354 | * @brief Field Positions and Bit Masks for the FLC_INTFL1 register. |
AnnaBridge | 171:3a7713b1edbc | 355 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 356 | */ |
AnnaBridge | 171:3a7713b1edbc | 357 | #define MXC_F_FLC_INTFL1_SRAM_ADDR_WRAPPED_POS 0 /**< SRAM_ADDR_WRAPPED Position */ |
AnnaBridge | 171:3a7713b1edbc | 358 | #define MXC_F_FLC_INTFL1_SRAM_ADDR_WRAPPED ((uint32_t)(0x00000001UL << MXC_F_FLC_INTFL1_SRAM_ADDR_WRAPPED_POS)) /**< SRAM_ADDR_WRAPPED Mask */ |
AnnaBridge | 171:3a7713b1edbc | 359 | #define MXC_F_FLC_INTFL1_INVALID_FLASH_ADDR_POS 1 /**< INVALID_FLASH_ADDR Position */ |
AnnaBridge | 171:3a7713b1edbc | 360 | #define MXC_F_FLC_INTFL1_INVALID_FLASH_ADDR ((uint32_t)(0x00000001UL << MXC_F_FLC_INTFL1_INVALID_FLASH_ADDR_POS)) /**< INVALID_FLASH_ADDR Mask */ |
AnnaBridge | 171:3a7713b1edbc | 361 | #define MXC_F_FLC_INTFL1_FLASH_READ_LOCKED_POS 2 /**< FLASH_READ_LOCKED Position */ |
AnnaBridge | 171:3a7713b1edbc | 362 | #define MXC_F_FLC_INTFL1_FLASH_READ_LOCKED ((uint32_t)(0x00000001UL << MXC_F_FLC_INTFL1_FLASH_READ_LOCKED_POS)) /**< FLASH_READ_LOCKED Mask */ |
AnnaBridge | 171:3a7713b1edbc | 363 | #define MXC_F_FLC_INTFL1_TRIM_UPDATE_DONE_POS 3 /**< TRIM_UPDATE_DONE Position */ |
AnnaBridge | 171:3a7713b1edbc | 364 | #define MXC_F_FLC_INTFL1_TRIM_UPDATE_DONE ((uint32_t)(0x00000001UL << MXC_F_FLC_INTFL1_TRIM_UPDATE_DONE_POS)) /**< TRIM_UPDATE_DONE Mask */ |
AnnaBridge | 171:3a7713b1edbc | 365 | #define MXC_F_FLC_INTFL1_FLC_STATE_DONE_POS 4 /**< FLC_STATE_DONE Position */ |
AnnaBridge | 171:3a7713b1edbc | 366 | #define MXC_F_FLC_INTFL1_FLC_STATE_DONE ((uint32_t)(0x00000001UL << MXC_F_FLC_INTFL1_FLC_STATE_DONE_POS)) /**< FLC_STATE_DONE Mask */ |
AnnaBridge | 171:3a7713b1edbc | 367 | #define MXC_F_FLC_INTFL1_FLC_PROG_COMPLETE_POS 5 /**< FLC_PROG_COMPLETE Position */ |
AnnaBridge | 171:3a7713b1edbc | 368 | #define MXC_F_FLC_INTFL1_FLC_PROG_COMPLETE ((uint32_t)(0x00000001UL << MXC_F_FLC_INTFL1_FLC_PROG_COMPLETE_POS)) /**< FLC_PROG_COMPLETE Mask */ |
AnnaBridge | 171:3a7713b1edbc | 369 | /**@} end of group FLC_INTFL1 */ |
AnnaBridge | 171:3a7713b1edbc | 370 | /** |
AnnaBridge | 171:3a7713b1edbc | 371 | * @ingroup flc_registers |
AnnaBridge | 171:3a7713b1edbc | 372 | * @defgroup FLC_INTEN1_Register FLC_INTEN1 |
AnnaBridge | 171:3a7713b1edbc | 373 | * @brief Field Positions and Bit Masks for the FLC_INTEN1 register. |
AnnaBridge | 171:3a7713b1edbc | 374 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 375 | */ |
AnnaBridge | 171:3a7713b1edbc | 376 | #define MXC_F_FLC_INTEN1_SRAM_ADDR_WRAPPED_POS 0 /**< SRAM_ADDR_WRAPPED Position */ |
AnnaBridge | 171:3a7713b1edbc | 377 | #define MXC_F_FLC_INTEN1_SRAM_ADDR_WRAPPED ((uint32_t)(0x00000001UL << MXC_F_FLC_INTEN1_SRAM_ADDR_WRAPPED_POS)) /**< SRAM_ADDR_WRAPPED Mask */ |
AnnaBridge | 171:3a7713b1edbc | 378 | #define MXC_F_FLC_INTEN1_INVALID_FLASH_ADDR_POS 1 /**< INVALID_FLASH_ADDR Position */ |
AnnaBridge | 171:3a7713b1edbc | 379 | #define MXC_F_FLC_INTEN1_INVALID_FLASH_ADDR ((uint32_t)(0x00000001UL << MXC_F_FLC_INTEN1_INVALID_FLASH_ADDR_POS)) /**< INVALID_FLASH_ADDR Mask */ |
AnnaBridge | 171:3a7713b1edbc | 380 | #define MXC_F_FLC_INTEN1_FLASH_READ_LOCKED_POS 2 /**< FLASH_READ_LOCKED Position */ |
AnnaBridge | 171:3a7713b1edbc | 381 | #define MXC_F_FLC_INTEN1_FLASH_READ_LOCKED ((uint32_t)(0x00000001UL << MXC_F_FLC_INTEN1_FLASH_READ_LOCKED_POS)) /**< FLASH_READ_LOCKED Mask */ |
AnnaBridge | 171:3a7713b1edbc | 382 | #define MXC_F_FLC_INTEN1_TRIM_UPDATE_DONE_POS 3 /**< TRIM_UPDATE_DONE Position */ |
AnnaBridge | 171:3a7713b1edbc | 383 | #define MXC_F_FLC_INTEN1_TRIM_UPDATE_DONE ((uint32_t)(0x00000001UL << MXC_F_FLC_INTEN1_TRIM_UPDATE_DONE_POS)) /**< TRIM_UPDATE_DONE Mask */ |
AnnaBridge | 171:3a7713b1edbc | 384 | #define MXC_F_FLC_INTEN1_FLC_STATE_DONE_POS 4 /**< FLC_STATE_DONE Position */ |
AnnaBridge | 171:3a7713b1edbc | 385 | #define MXC_F_FLC_INTEN1_FLC_STATE_DONE ((uint32_t)(0x00000001UL << MXC_F_FLC_INTEN1_FLC_STATE_DONE_POS)) /**< FLC_STATE_DONE Mask */ |
AnnaBridge | 171:3a7713b1edbc | 386 | #define MXC_F_FLC_INTEN1_FLC_PROG_COMPLETE_POS 5 /**< FLC_PROG_COMPLETE Position */ |
AnnaBridge | 171:3a7713b1edbc | 387 | #define MXC_F_FLC_INTEN1_FLC_PROG_COMPLETE ((uint32_t)(0x00000001UL << MXC_F_FLC_INTEN1_FLC_PROG_COMPLETE_POS)) /**< FLC_PROG_COMPLETE Mask */ |
AnnaBridge | 171:3a7713b1edbc | 388 | /**@} end of group FLC_INTEN1*/ |
AnnaBridge | 171:3a7713b1edbc | 389 | |
AnnaBridge | 171:3a7713b1edbc | 390 | #ifdef __cplusplus |
AnnaBridge | 171:3a7713b1edbc | 391 | } |
AnnaBridge | 171:3a7713b1edbc | 392 | #endif |
AnnaBridge | 171:3a7713b1edbc | 393 | |
AnnaBridge | 171:3a7713b1edbc | 394 | #endif /* _MXC_FLC_REGS_H_ */ |
AnnaBridge | 171:3a7713b1edbc | 395 |