The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.
Dependents: hello SerialTestv11 SerialTestv12 Sierpinski ... more
mbed 2
This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.
TARGET_EFM32PG12_STK3402/TOOLCHAIN_IAR/efm32pg12b_smu.h@171:3a7713b1edbc, 2018-11-08 (annotated)
- Committer:
- AnnaBridge
- Date:
- Thu Nov 08 11:45:42 2018 +0000
- Revision:
- 171:3a7713b1edbc
mbed library. Release version 164
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
AnnaBridge | 171:3a7713b1edbc | 1 | /**************************************************************************//** |
AnnaBridge | 171:3a7713b1edbc | 2 | * @file efm32pg12b_smu.h |
AnnaBridge | 171:3a7713b1edbc | 3 | * @brief EFM32PG12B_SMU register and bit field definitions |
AnnaBridge | 171:3a7713b1edbc | 4 | * @version 5.1.2 |
AnnaBridge | 171:3a7713b1edbc | 5 | ****************************************************************************** |
AnnaBridge | 171:3a7713b1edbc | 6 | * @section License |
AnnaBridge | 171:3a7713b1edbc | 7 | * <b>Copyright 2017 Silicon Laboratories, Inc. http://www.silabs.com</b> |
AnnaBridge | 171:3a7713b1edbc | 8 | ****************************************************************************** |
AnnaBridge | 171:3a7713b1edbc | 9 | * |
AnnaBridge | 171:3a7713b1edbc | 10 | * Permission is granted to anyone to use this software for any purpose, |
AnnaBridge | 171:3a7713b1edbc | 11 | * including commercial applications, and to alter it and redistribute it |
AnnaBridge | 171:3a7713b1edbc | 12 | * freely, subject to the following restrictions: |
AnnaBridge | 171:3a7713b1edbc | 13 | * |
AnnaBridge | 171:3a7713b1edbc | 14 | * 1. The origin of this software must not be misrepresented; you must not |
AnnaBridge | 171:3a7713b1edbc | 15 | * claim that you wrote the original software.@n |
AnnaBridge | 171:3a7713b1edbc | 16 | * 2. Altered source versions must be plainly marked as such, and must not be |
AnnaBridge | 171:3a7713b1edbc | 17 | * misrepresented as being the original software.@n |
AnnaBridge | 171:3a7713b1edbc | 18 | * 3. This notice may not be removed or altered from any source distribution. |
AnnaBridge | 171:3a7713b1edbc | 19 | * |
AnnaBridge | 171:3a7713b1edbc | 20 | * DISCLAIMER OF WARRANTY/LIMITATION OF REMEDIES: Silicon Laboratories, Inc. |
AnnaBridge | 171:3a7713b1edbc | 21 | * has no obligation to support this Software. Silicon Laboratories, Inc. is |
AnnaBridge | 171:3a7713b1edbc | 22 | * providing the Software "AS IS", with no express or implied warranties of any |
AnnaBridge | 171:3a7713b1edbc | 23 | * kind, including, but not limited to, any implied warranties of |
AnnaBridge | 171:3a7713b1edbc | 24 | * merchantability or fitness for any particular purpose or warranties against |
AnnaBridge | 171:3a7713b1edbc | 25 | * infringement of any proprietary rights of a third party. |
AnnaBridge | 171:3a7713b1edbc | 26 | * |
AnnaBridge | 171:3a7713b1edbc | 27 | * Silicon Laboratories, Inc. will not be liable for any consequential, |
AnnaBridge | 171:3a7713b1edbc | 28 | * incidental, or special damages, or any other relief, or for any claim by |
AnnaBridge | 171:3a7713b1edbc | 29 | * any third party, arising from your use of this Software. |
AnnaBridge | 171:3a7713b1edbc | 30 | * |
AnnaBridge | 171:3a7713b1edbc | 31 | *****************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 32 | /**************************************************************************//** |
AnnaBridge | 171:3a7713b1edbc | 33 | * @addtogroup Parts |
AnnaBridge | 171:3a7713b1edbc | 34 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 35 | ******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 36 | /**************************************************************************//** |
AnnaBridge | 171:3a7713b1edbc | 37 | * @defgroup EFM32PG12B_SMU |
AnnaBridge | 171:3a7713b1edbc | 38 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 39 | * @brief EFM32PG12B_SMU Register Declaration |
AnnaBridge | 171:3a7713b1edbc | 40 | *****************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 41 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 42 | { |
AnnaBridge | 171:3a7713b1edbc | 43 | uint32_t RESERVED0[3]; /**< Reserved for future use **/ |
AnnaBridge | 171:3a7713b1edbc | 44 | __IM uint32_t IF; /**< Interrupt Flag Register */ |
AnnaBridge | 171:3a7713b1edbc | 45 | __IOM uint32_t IFS; /**< Interrupt Flag Set Register */ |
AnnaBridge | 171:3a7713b1edbc | 46 | __IOM uint32_t IFC; /**< Interrupt Flag Clear Register */ |
AnnaBridge | 171:3a7713b1edbc | 47 | __IOM uint32_t IEN; /**< Interrupt Enable Register */ |
AnnaBridge | 171:3a7713b1edbc | 48 | |
AnnaBridge | 171:3a7713b1edbc | 49 | uint32_t RESERVED1[9]; /**< Reserved for future use **/ |
AnnaBridge | 171:3a7713b1edbc | 50 | __IOM uint32_t PPUCTRL; /**< PPU Control Register */ |
AnnaBridge | 171:3a7713b1edbc | 51 | uint32_t RESERVED2[3]; /**< Reserved for future use **/ |
AnnaBridge | 171:3a7713b1edbc | 52 | __IOM uint32_t PPUPATD0; /**< PPU Privilege Access Type Descriptor 0 */ |
AnnaBridge | 171:3a7713b1edbc | 53 | __IOM uint32_t PPUPATD1; /**< PPU Privilege Access Type Descriptor 1 */ |
AnnaBridge | 171:3a7713b1edbc | 54 | |
AnnaBridge | 171:3a7713b1edbc | 55 | uint32_t RESERVED3[14]; /**< Reserved for future use **/ |
AnnaBridge | 171:3a7713b1edbc | 56 | __IM uint32_t PPUFS; /**< PPU Fault Status */ |
AnnaBridge | 171:3a7713b1edbc | 57 | } SMU_TypeDef; /** @} */ |
AnnaBridge | 171:3a7713b1edbc | 58 | |
AnnaBridge | 171:3a7713b1edbc | 59 | /**************************************************************************//** |
AnnaBridge | 171:3a7713b1edbc | 60 | * @defgroup EFM32PG12B_SMU_BitFields |
AnnaBridge | 171:3a7713b1edbc | 61 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 62 | *****************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 63 | |
AnnaBridge | 171:3a7713b1edbc | 64 | /* Bit fields for SMU IF */ |
AnnaBridge | 171:3a7713b1edbc | 65 | #define _SMU_IF_RESETVALUE 0x00000000UL /**< Default value for SMU_IF */ |
AnnaBridge | 171:3a7713b1edbc | 66 | #define _SMU_IF_MASK 0x00000001UL /**< Mask for SMU_IF */ |
AnnaBridge | 171:3a7713b1edbc | 67 | #define SMU_IF_PPUPRIV (0x1UL << 0) /**< PPU Privilege Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 68 | #define _SMU_IF_PPUPRIV_SHIFT 0 /**< Shift value for SMU_PPUPRIV */ |
AnnaBridge | 171:3a7713b1edbc | 69 | #define _SMU_IF_PPUPRIV_MASK 0x1UL /**< Bit mask for SMU_PPUPRIV */ |
AnnaBridge | 171:3a7713b1edbc | 70 | #define _SMU_IF_PPUPRIV_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_IF */ |
AnnaBridge | 171:3a7713b1edbc | 71 | #define SMU_IF_PPUPRIV_DEFAULT (_SMU_IF_PPUPRIV_DEFAULT << 0) /**< Shifted mode DEFAULT for SMU_IF */ |
AnnaBridge | 171:3a7713b1edbc | 72 | |
AnnaBridge | 171:3a7713b1edbc | 73 | /* Bit fields for SMU IFS */ |
AnnaBridge | 171:3a7713b1edbc | 74 | #define _SMU_IFS_RESETVALUE 0x00000000UL /**< Default value for SMU_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 75 | #define _SMU_IFS_MASK 0x00000001UL /**< Mask for SMU_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 76 | #define SMU_IFS_PPUPRIV (0x1UL << 0) /**< Set PPUPRIV Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 77 | #define _SMU_IFS_PPUPRIV_SHIFT 0 /**< Shift value for SMU_PPUPRIV */ |
AnnaBridge | 171:3a7713b1edbc | 78 | #define _SMU_IFS_PPUPRIV_MASK 0x1UL /**< Bit mask for SMU_PPUPRIV */ |
AnnaBridge | 171:3a7713b1edbc | 79 | #define _SMU_IFS_PPUPRIV_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 80 | #define SMU_IFS_PPUPRIV_DEFAULT (_SMU_IFS_PPUPRIV_DEFAULT << 0) /**< Shifted mode DEFAULT for SMU_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 81 | |
AnnaBridge | 171:3a7713b1edbc | 82 | /* Bit fields for SMU IFC */ |
AnnaBridge | 171:3a7713b1edbc | 83 | #define _SMU_IFC_RESETVALUE 0x00000000UL /**< Default value for SMU_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 84 | #define _SMU_IFC_MASK 0x00000001UL /**< Mask for SMU_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 85 | #define SMU_IFC_PPUPRIV (0x1UL << 0) /**< Clear PPUPRIV Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 86 | #define _SMU_IFC_PPUPRIV_SHIFT 0 /**< Shift value for SMU_PPUPRIV */ |
AnnaBridge | 171:3a7713b1edbc | 87 | #define _SMU_IFC_PPUPRIV_MASK 0x1UL /**< Bit mask for SMU_PPUPRIV */ |
AnnaBridge | 171:3a7713b1edbc | 88 | #define _SMU_IFC_PPUPRIV_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 89 | #define SMU_IFC_PPUPRIV_DEFAULT (_SMU_IFC_PPUPRIV_DEFAULT << 0) /**< Shifted mode DEFAULT for SMU_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 90 | |
AnnaBridge | 171:3a7713b1edbc | 91 | /* Bit fields for SMU IEN */ |
AnnaBridge | 171:3a7713b1edbc | 92 | #define _SMU_IEN_RESETVALUE 0x00000000UL /**< Default value for SMU_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 93 | #define _SMU_IEN_MASK 0x00000001UL /**< Mask for SMU_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 94 | #define SMU_IEN_PPUPRIV (0x1UL << 0) /**< PPUPRIV Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 95 | #define _SMU_IEN_PPUPRIV_SHIFT 0 /**< Shift value for SMU_PPUPRIV */ |
AnnaBridge | 171:3a7713b1edbc | 96 | #define _SMU_IEN_PPUPRIV_MASK 0x1UL /**< Bit mask for SMU_PPUPRIV */ |
AnnaBridge | 171:3a7713b1edbc | 97 | #define _SMU_IEN_PPUPRIV_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 98 | #define SMU_IEN_PPUPRIV_DEFAULT (_SMU_IEN_PPUPRIV_DEFAULT << 0) /**< Shifted mode DEFAULT for SMU_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 99 | |
AnnaBridge | 171:3a7713b1edbc | 100 | /* Bit fields for SMU PPUCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 101 | #define _SMU_PPUCTRL_RESETVALUE 0x00000000UL /**< Default value for SMU_PPUCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 102 | #define _SMU_PPUCTRL_MASK 0x00000001UL /**< Mask for SMU_PPUCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 103 | #define SMU_PPUCTRL_ENABLE (0x1UL << 0) /**< */ |
AnnaBridge | 171:3a7713b1edbc | 104 | #define _SMU_PPUCTRL_ENABLE_SHIFT 0 /**< Shift value for SMU_ENABLE */ |
AnnaBridge | 171:3a7713b1edbc | 105 | #define _SMU_PPUCTRL_ENABLE_MASK 0x1UL /**< Bit mask for SMU_ENABLE */ |
AnnaBridge | 171:3a7713b1edbc | 106 | #define _SMU_PPUCTRL_ENABLE_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 107 | #define SMU_PPUCTRL_ENABLE_DEFAULT (_SMU_PPUCTRL_ENABLE_DEFAULT << 0) /**< Shifted mode DEFAULT for SMU_PPUCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 108 | |
AnnaBridge | 171:3a7713b1edbc | 109 | /* Bit fields for SMU PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 110 | #define _SMU_PPUPATD0_RESETVALUE 0x00000000UL /**< Default value for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 111 | #define _SMU_PPUPATD0_MASK 0x3BFF7FA7UL /**< Mask for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 112 | #define SMU_PPUPATD0_ACMP0 (0x1UL << 0) /**< Analog Comparator 0 access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 113 | #define _SMU_PPUPATD0_ACMP0_SHIFT 0 /**< Shift value for SMU_ACMP0 */ |
AnnaBridge | 171:3a7713b1edbc | 114 | #define _SMU_PPUPATD0_ACMP0_MASK 0x1UL /**< Bit mask for SMU_ACMP0 */ |
AnnaBridge | 171:3a7713b1edbc | 115 | #define _SMU_PPUPATD0_ACMP0_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 116 | #define SMU_PPUPATD0_ACMP0_DEFAULT (_SMU_PPUPATD0_ACMP0_DEFAULT << 0) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 117 | #define SMU_PPUPATD0_ACMP1 (0x1UL << 1) /**< Analog Comparator 1 access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 118 | #define _SMU_PPUPATD0_ACMP1_SHIFT 1 /**< Shift value for SMU_ACMP1 */ |
AnnaBridge | 171:3a7713b1edbc | 119 | #define _SMU_PPUPATD0_ACMP1_MASK 0x2UL /**< Bit mask for SMU_ACMP1 */ |
AnnaBridge | 171:3a7713b1edbc | 120 | #define _SMU_PPUPATD0_ACMP1_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 121 | #define SMU_PPUPATD0_ACMP1_DEFAULT (_SMU_PPUPATD0_ACMP1_DEFAULT << 1) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 122 | #define SMU_PPUPATD0_ADC0 (0x1UL << 2) /**< Analog to Digital Converter 0 access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 123 | #define _SMU_PPUPATD0_ADC0_SHIFT 2 /**< Shift value for SMU_ADC0 */ |
AnnaBridge | 171:3a7713b1edbc | 124 | #define _SMU_PPUPATD0_ADC0_MASK 0x4UL /**< Bit mask for SMU_ADC0 */ |
AnnaBridge | 171:3a7713b1edbc | 125 | #define _SMU_PPUPATD0_ADC0_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 126 | #define SMU_PPUPATD0_ADC0_DEFAULT (_SMU_PPUPATD0_ADC0_DEFAULT << 2) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 127 | #define SMU_PPUPATD0_CMU (0x1UL << 5) /**< Clock Management Unit access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 128 | #define _SMU_PPUPATD0_CMU_SHIFT 5 /**< Shift value for SMU_CMU */ |
AnnaBridge | 171:3a7713b1edbc | 129 | #define _SMU_PPUPATD0_CMU_MASK 0x20UL /**< Bit mask for SMU_CMU */ |
AnnaBridge | 171:3a7713b1edbc | 130 | #define _SMU_PPUPATD0_CMU_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 131 | #define SMU_PPUPATD0_CMU_DEFAULT (_SMU_PPUPATD0_CMU_DEFAULT << 5) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 132 | #define SMU_PPUPATD0_CRYOTIMER (0x1UL << 7) /**< CryoTimer access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 133 | #define _SMU_PPUPATD0_CRYOTIMER_SHIFT 7 /**< Shift value for SMU_CRYOTIMER */ |
AnnaBridge | 171:3a7713b1edbc | 134 | #define _SMU_PPUPATD0_CRYOTIMER_MASK 0x80UL /**< Bit mask for SMU_CRYOTIMER */ |
AnnaBridge | 171:3a7713b1edbc | 135 | #define _SMU_PPUPATD0_CRYOTIMER_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 136 | #define SMU_PPUPATD0_CRYOTIMER_DEFAULT (_SMU_PPUPATD0_CRYOTIMER_DEFAULT << 7) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 137 | #define SMU_PPUPATD0_CRYPTO0 (0x1UL << 8) /**< Advanced Encryption Standard Accelerator 0 access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 138 | #define _SMU_PPUPATD0_CRYPTO0_SHIFT 8 /**< Shift value for SMU_CRYPTO0 */ |
AnnaBridge | 171:3a7713b1edbc | 139 | #define _SMU_PPUPATD0_CRYPTO0_MASK 0x100UL /**< Bit mask for SMU_CRYPTO0 */ |
AnnaBridge | 171:3a7713b1edbc | 140 | #define _SMU_PPUPATD0_CRYPTO0_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 141 | #define SMU_PPUPATD0_CRYPTO0_DEFAULT (_SMU_PPUPATD0_CRYPTO0_DEFAULT << 8) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 142 | #define SMU_PPUPATD0_CRYPTO1 (0x1UL << 9) /**< Advanced Encryption Standard Accelerator 1 access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 143 | #define _SMU_PPUPATD0_CRYPTO1_SHIFT 9 /**< Shift value for SMU_CRYPTO1 */ |
AnnaBridge | 171:3a7713b1edbc | 144 | #define _SMU_PPUPATD0_CRYPTO1_MASK 0x200UL /**< Bit mask for SMU_CRYPTO1 */ |
AnnaBridge | 171:3a7713b1edbc | 145 | #define _SMU_PPUPATD0_CRYPTO1_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 146 | #define SMU_PPUPATD0_CRYPTO1_DEFAULT (_SMU_PPUPATD0_CRYPTO1_DEFAULT << 9) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 147 | #define SMU_PPUPATD0_CSEN (0x1UL << 10) /**< Capacitive touch sense module access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 148 | #define _SMU_PPUPATD0_CSEN_SHIFT 10 /**< Shift value for SMU_CSEN */ |
AnnaBridge | 171:3a7713b1edbc | 149 | #define _SMU_PPUPATD0_CSEN_MASK 0x400UL /**< Bit mask for SMU_CSEN */ |
AnnaBridge | 171:3a7713b1edbc | 150 | #define _SMU_PPUPATD0_CSEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 151 | #define SMU_PPUPATD0_CSEN_DEFAULT (_SMU_PPUPATD0_CSEN_DEFAULT << 10) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 152 | #define SMU_PPUPATD0_VDAC0 (0x1UL << 11) /**< Digital to Analog Converter 0 access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 153 | #define _SMU_PPUPATD0_VDAC0_SHIFT 11 /**< Shift value for SMU_VDAC0 */ |
AnnaBridge | 171:3a7713b1edbc | 154 | #define _SMU_PPUPATD0_VDAC0_MASK 0x800UL /**< Bit mask for SMU_VDAC0 */ |
AnnaBridge | 171:3a7713b1edbc | 155 | #define _SMU_PPUPATD0_VDAC0_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 156 | #define SMU_PPUPATD0_VDAC0_DEFAULT (_SMU_PPUPATD0_VDAC0_DEFAULT << 11) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 157 | #define SMU_PPUPATD0_PRS (0x1UL << 12) /**< Peripheral Reflex System access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 158 | #define _SMU_PPUPATD0_PRS_SHIFT 12 /**< Shift value for SMU_PRS */ |
AnnaBridge | 171:3a7713b1edbc | 159 | #define _SMU_PPUPATD0_PRS_MASK 0x1000UL /**< Bit mask for SMU_PRS */ |
AnnaBridge | 171:3a7713b1edbc | 160 | #define _SMU_PPUPATD0_PRS_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 161 | #define SMU_PPUPATD0_PRS_DEFAULT (_SMU_PPUPATD0_PRS_DEFAULT << 12) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 162 | #define SMU_PPUPATD0_EMU (0x1UL << 13) /**< Energy Management Unit access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 163 | #define _SMU_PPUPATD0_EMU_SHIFT 13 /**< Shift value for SMU_EMU */ |
AnnaBridge | 171:3a7713b1edbc | 164 | #define _SMU_PPUPATD0_EMU_MASK 0x2000UL /**< Bit mask for SMU_EMU */ |
AnnaBridge | 171:3a7713b1edbc | 165 | #define _SMU_PPUPATD0_EMU_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 166 | #define SMU_PPUPATD0_EMU_DEFAULT (_SMU_PPUPATD0_EMU_DEFAULT << 13) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 167 | #define SMU_PPUPATD0_FPUEH (0x1UL << 14) /**< FPU Exception Handler access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 168 | #define _SMU_PPUPATD0_FPUEH_SHIFT 14 /**< Shift value for SMU_FPUEH */ |
AnnaBridge | 171:3a7713b1edbc | 169 | #define _SMU_PPUPATD0_FPUEH_MASK 0x4000UL /**< Bit mask for SMU_FPUEH */ |
AnnaBridge | 171:3a7713b1edbc | 170 | #define _SMU_PPUPATD0_FPUEH_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 171 | #define SMU_PPUPATD0_FPUEH_DEFAULT (_SMU_PPUPATD0_FPUEH_DEFAULT << 14) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 172 | #define SMU_PPUPATD0_GPCRC (0x1UL << 16) /**< General Purpose CRC access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 173 | #define _SMU_PPUPATD0_GPCRC_SHIFT 16 /**< Shift value for SMU_GPCRC */ |
AnnaBridge | 171:3a7713b1edbc | 174 | #define _SMU_PPUPATD0_GPCRC_MASK 0x10000UL /**< Bit mask for SMU_GPCRC */ |
AnnaBridge | 171:3a7713b1edbc | 175 | #define _SMU_PPUPATD0_GPCRC_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 176 | #define SMU_PPUPATD0_GPCRC_DEFAULT (_SMU_PPUPATD0_GPCRC_DEFAULT << 16) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 177 | #define SMU_PPUPATD0_GPIO (0x1UL << 17) /**< General purpose Input/Output access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 178 | #define _SMU_PPUPATD0_GPIO_SHIFT 17 /**< Shift value for SMU_GPIO */ |
AnnaBridge | 171:3a7713b1edbc | 179 | #define _SMU_PPUPATD0_GPIO_MASK 0x20000UL /**< Bit mask for SMU_GPIO */ |
AnnaBridge | 171:3a7713b1edbc | 180 | #define _SMU_PPUPATD0_GPIO_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 181 | #define SMU_PPUPATD0_GPIO_DEFAULT (_SMU_PPUPATD0_GPIO_DEFAULT << 17) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 182 | #define SMU_PPUPATD0_I2C0 (0x1UL << 18) /**< I2C 0 access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 183 | #define _SMU_PPUPATD0_I2C0_SHIFT 18 /**< Shift value for SMU_I2C0 */ |
AnnaBridge | 171:3a7713b1edbc | 184 | #define _SMU_PPUPATD0_I2C0_MASK 0x40000UL /**< Bit mask for SMU_I2C0 */ |
AnnaBridge | 171:3a7713b1edbc | 185 | #define _SMU_PPUPATD0_I2C0_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 186 | #define SMU_PPUPATD0_I2C0_DEFAULT (_SMU_PPUPATD0_I2C0_DEFAULT << 18) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 187 | #define SMU_PPUPATD0_I2C1 (0x1UL << 19) /**< I2C 1 access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 188 | #define _SMU_PPUPATD0_I2C1_SHIFT 19 /**< Shift value for SMU_I2C1 */ |
AnnaBridge | 171:3a7713b1edbc | 189 | #define _SMU_PPUPATD0_I2C1_MASK 0x80000UL /**< Bit mask for SMU_I2C1 */ |
AnnaBridge | 171:3a7713b1edbc | 190 | #define _SMU_PPUPATD0_I2C1_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 191 | #define SMU_PPUPATD0_I2C1_DEFAULT (_SMU_PPUPATD0_I2C1_DEFAULT << 19) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 192 | #define SMU_PPUPATD0_IDAC0 (0x1UL << 20) /**< Current Digital to Analog Converter 0 access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 193 | #define _SMU_PPUPATD0_IDAC0_SHIFT 20 /**< Shift value for SMU_IDAC0 */ |
AnnaBridge | 171:3a7713b1edbc | 194 | #define _SMU_PPUPATD0_IDAC0_MASK 0x100000UL /**< Bit mask for SMU_IDAC0 */ |
AnnaBridge | 171:3a7713b1edbc | 195 | #define _SMU_PPUPATD0_IDAC0_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 196 | #define SMU_PPUPATD0_IDAC0_DEFAULT (_SMU_PPUPATD0_IDAC0_DEFAULT << 20) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 197 | #define SMU_PPUPATD0_MSC (0x1UL << 21) /**< Memory System Controller access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 198 | #define _SMU_PPUPATD0_MSC_SHIFT 21 /**< Shift value for SMU_MSC */ |
AnnaBridge | 171:3a7713b1edbc | 199 | #define _SMU_PPUPATD0_MSC_MASK 0x200000UL /**< Bit mask for SMU_MSC */ |
AnnaBridge | 171:3a7713b1edbc | 200 | #define _SMU_PPUPATD0_MSC_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 201 | #define SMU_PPUPATD0_MSC_DEFAULT (_SMU_PPUPATD0_MSC_DEFAULT << 21) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 202 | #define SMU_PPUPATD0_LDMA (0x1UL << 22) /**< Linked Direct Memory Access Controller access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 203 | #define _SMU_PPUPATD0_LDMA_SHIFT 22 /**< Shift value for SMU_LDMA */ |
AnnaBridge | 171:3a7713b1edbc | 204 | #define _SMU_PPUPATD0_LDMA_MASK 0x400000UL /**< Bit mask for SMU_LDMA */ |
AnnaBridge | 171:3a7713b1edbc | 205 | #define _SMU_PPUPATD0_LDMA_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 206 | #define SMU_PPUPATD0_LDMA_DEFAULT (_SMU_PPUPATD0_LDMA_DEFAULT << 22) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 207 | #define SMU_PPUPATD0_LESENSE (0x1UL << 23) /**< Low Energy Sensor Interface access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 208 | #define _SMU_PPUPATD0_LESENSE_SHIFT 23 /**< Shift value for SMU_LESENSE */ |
AnnaBridge | 171:3a7713b1edbc | 209 | #define _SMU_PPUPATD0_LESENSE_MASK 0x800000UL /**< Bit mask for SMU_LESENSE */ |
AnnaBridge | 171:3a7713b1edbc | 210 | #define _SMU_PPUPATD0_LESENSE_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 211 | #define SMU_PPUPATD0_LESENSE_DEFAULT (_SMU_PPUPATD0_LESENSE_DEFAULT << 23) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 212 | #define SMU_PPUPATD0_LETIMER0 (0x1UL << 24) /**< Low Energy Timer 0 access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 213 | #define _SMU_PPUPATD0_LETIMER0_SHIFT 24 /**< Shift value for SMU_LETIMER0 */ |
AnnaBridge | 171:3a7713b1edbc | 214 | #define _SMU_PPUPATD0_LETIMER0_MASK 0x1000000UL /**< Bit mask for SMU_LETIMER0 */ |
AnnaBridge | 171:3a7713b1edbc | 215 | #define _SMU_PPUPATD0_LETIMER0_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 216 | #define SMU_PPUPATD0_LETIMER0_DEFAULT (_SMU_PPUPATD0_LETIMER0_DEFAULT << 24) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 217 | #define SMU_PPUPATD0_LEUART0 (0x1UL << 25) /**< Low Energy UART 0 access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 218 | #define _SMU_PPUPATD0_LEUART0_SHIFT 25 /**< Shift value for SMU_LEUART0 */ |
AnnaBridge | 171:3a7713b1edbc | 219 | #define _SMU_PPUPATD0_LEUART0_MASK 0x2000000UL /**< Bit mask for SMU_LEUART0 */ |
AnnaBridge | 171:3a7713b1edbc | 220 | #define _SMU_PPUPATD0_LEUART0_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 221 | #define SMU_PPUPATD0_LEUART0_DEFAULT (_SMU_PPUPATD0_LEUART0_DEFAULT << 25) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 222 | #define SMU_PPUPATD0_PCNT0 (0x1UL << 27) /**< Pulse Counter 0 access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 223 | #define _SMU_PPUPATD0_PCNT0_SHIFT 27 /**< Shift value for SMU_PCNT0 */ |
AnnaBridge | 171:3a7713b1edbc | 224 | #define _SMU_PPUPATD0_PCNT0_MASK 0x8000000UL /**< Bit mask for SMU_PCNT0 */ |
AnnaBridge | 171:3a7713b1edbc | 225 | #define _SMU_PPUPATD0_PCNT0_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 226 | #define SMU_PPUPATD0_PCNT0_DEFAULT (_SMU_PPUPATD0_PCNT0_DEFAULT << 27) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 227 | #define SMU_PPUPATD0_PCNT1 (0x1UL << 28) /**< Pulse Counter 1 access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 228 | #define _SMU_PPUPATD0_PCNT1_SHIFT 28 /**< Shift value for SMU_PCNT1 */ |
AnnaBridge | 171:3a7713b1edbc | 229 | #define _SMU_PPUPATD0_PCNT1_MASK 0x10000000UL /**< Bit mask for SMU_PCNT1 */ |
AnnaBridge | 171:3a7713b1edbc | 230 | #define _SMU_PPUPATD0_PCNT1_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 231 | #define SMU_PPUPATD0_PCNT1_DEFAULT (_SMU_PPUPATD0_PCNT1_DEFAULT << 28) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 232 | #define SMU_PPUPATD0_PCNT2 (0x1UL << 29) /**< Pulse Counter 2 access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 233 | #define _SMU_PPUPATD0_PCNT2_SHIFT 29 /**< Shift value for SMU_PCNT2 */ |
AnnaBridge | 171:3a7713b1edbc | 234 | #define _SMU_PPUPATD0_PCNT2_MASK 0x20000000UL /**< Bit mask for SMU_PCNT2 */ |
AnnaBridge | 171:3a7713b1edbc | 235 | #define _SMU_PPUPATD0_PCNT2_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 236 | #define SMU_PPUPATD0_PCNT2_DEFAULT (_SMU_PPUPATD0_PCNT2_DEFAULT << 29) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 171:3a7713b1edbc | 237 | |
AnnaBridge | 171:3a7713b1edbc | 238 | /* Bit fields for SMU PPUPATD1 */ |
AnnaBridge | 171:3a7713b1edbc | 239 | #define _SMU_PPUPATD1_RESETVALUE 0x00000000UL /**< Default value for SMU_PPUPATD1 */ |
AnnaBridge | 171:3a7713b1edbc | 240 | #define _SMU_PPUPATD1_MASK 0x0000FFEEUL /**< Mask for SMU_PPUPATD1 */ |
AnnaBridge | 171:3a7713b1edbc | 241 | #define SMU_PPUPATD1_RMU (0x1UL << 1) /**< Reset Management Unit access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 242 | #define _SMU_PPUPATD1_RMU_SHIFT 1 /**< Shift value for SMU_RMU */ |
AnnaBridge | 171:3a7713b1edbc | 243 | #define _SMU_PPUPATD1_RMU_MASK 0x2UL /**< Bit mask for SMU_RMU */ |
AnnaBridge | 171:3a7713b1edbc | 244 | #define _SMU_PPUPATD1_RMU_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 171:3a7713b1edbc | 245 | #define SMU_PPUPATD1_RMU_DEFAULT (_SMU_PPUPATD1_RMU_DEFAULT << 1) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 171:3a7713b1edbc | 246 | #define SMU_PPUPATD1_RTCC (0x1UL << 2) /**< Real-Time Counter and Calendar access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 247 | #define _SMU_PPUPATD1_RTCC_SHIFT 2 /**< Shift value for SMU_RTCC */ |
AnnaBridge | 171:3a7713b1edbc | 248 | #define _SMU_PPUPATD1_RTCC_MASK 0x4UL /**< Bit mask for SMU_RTCC */ |
AnnaBridge | 171:3a7713b1edbc | 249 | #define _SMU_PPUPATD1_RTCC_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 171:3a7713b1edbc | 250 | #define SMU_PPUPATD1_RTCC_DEFAULT (_SMU_PPUPATD1_RTCC_DEFAULT << 2) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 171:3a7713b1edbc | 251 | #define SMU_PPUPATD1_SMU (0x1UL << 3) /**< Security Management Unit access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 252 | #define _SMU_PPUPATD1_SMU_SHIFT 3 /**< Shift value for SMU_SMU */ |
AnnaBridge | 171:3a7713b1edbc | 253 | #define _SMU_PPUPATD1_SMU_MASK 0x8UL /**< Bit mask for SMU_SMU */ |
AnnaBridge | 171:3a7713b1edbc | 254 | #define _SMU_PPUPATD1_SMU_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 171:3a7713b1edbc | 255 | #define SMU_PPUPATD1_SMU_DEFAULT (_SMU_PPUPATD1_SMU_DEFAULT << 3) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 171:3a7713b1edbc | 256 | #define SMU_PPUPATD1_TIMER0 (0x1UL << 5) /**< Timer 0 access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 257 | #define _SMU_PPUPATD1_TIMER0_SHIFT 5 /**< Shift value for SMU_TIMER0 */ |
AnnaBridge | 171:3a7713b1edbc | 258 | #define _SMU_PPUPATD1_TIMER0_MASK 0x20UL /**< Bit mask for SMU_TIMER0 */ |
AnnaBridge | 171:3a7713b1edbc | 259 | #define _SMU_PPUPATD1_TIMER0_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 171:3a7713b1edbc | 260 | #define SMU_PPUPATD1_TIMER0_DEFAULT (_SMU_PPUPATD1_TIMER0_DEFAULT << 5) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 171:3a7713b1edbc | 261 | #define SMU_PPUPATD1_TIMER1 (0x1UL << 6) /**< Timer 1 access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 262 | #define _SMU_PPUPATD1_TIMER1_SHIFT 6 /**< Shift value for SMU_TIMER1 */ |
AnnaBridge | 171:3a7713b1edbc | 263 | #define _SMU_PPUPATD1_TIMER1_MASK 0x40UL /**< Bit mask for SMU_TIMER1 */ |
AnnaBridge | 171:3a7713b1edbc | 264 | #define _SMU_PPUPATD1_TIMER1_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 171:3a7713b1edbc | 265 | #define SMU_PPUPATD1_TIMER1_DEFAULT (_SMU_PPUPATD1_TIMER1_DEFAULT << 6) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 171:3a7713b1edbc | 266 | #define SMU_PPUPATD1_TRNG0 (0x1UL << 7) /**< True Random Number Generator 0 access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 267 | #define _SMU_PPUPATD1_TRNG0_SHIFT 7 /**< Shift value for SMU_TRNG0 */ |
AnnaBridge | 171:3a7713b1edbc | 268 | #define _SMU_PPUPATD1_TRNG0_MASK 0x80UL /**< Bit mask for SMU_TRNG0 */ |
AnnaBridge | 171:3a7713b1edbc | 269 | #define _SMU_PPUPATD1_TRNG0_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 171:3a7713b1edbc | 270 | #define SMU_PPUPATD1_TRNG0_DEFAULT (_SMU_PPUPATD1_TRNG0_DEFAULT << 7) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 171:3a7713b1edbc | 271 | #define SMU_PPUPATD1_USART0 (0x1UL << 8) /**< Universal Synchronous/Asynchronous Receiver/Transmitter 0 access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 272 | #define _SMU_PPUPATD1_USART0_SHIFT 8 /**< Shift value for SMU_USART0 */ |
AnnaBridge | 171:3a7713b1edbc | 273 | #define _SMU_PPUPATD1_USART0_MASK 0x100UL /**< Bit mask for SMU_USART0 */ |
AnnaBridge | 171:3a7713b1edbc | 274 | #define _SMU_PPUPATD1_USART0_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 171:3a7713b1edbc | 275 | #define SMU_PPUPATD1_USART0_DEFAULT (_SMU_PPUPATD1_USART0_DEFAULT << 8) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 171:3a7713b1edbc | 276 | #define SMU_PPUPATD1_USART1 (0x1UL << 9) /**< Universal Synchronous/Asynchronous Receiver/Transmitter 1 access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 277 | #define _SMU_PPUPATD1_USART1_SHIFT 9 /**< Shift value for SMU_USART1 */ |
AnnaBridge | 171:3a7713b1edbc | 278 | #define _SMU_PPUPATD1_USART1_MASK 0x200UL /**< Bit mask for SMU_USART1 */ |
AnnaBridge | 171:3a7713b1edbc | 279 | #define _SMU_PPUPATD1_USART1_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 171:3a7713b1edbc | 280 | #define SMU_PPUPATD1_USART1_DEFAULT (_SMU_PPUPATD1_USART1_DEFAULT << 9) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 171:3a7713b1edbc | 281 | #define SMU_PPUPATD1_USART2 (0x1UL << 10) /**< Universal Synchronous/Asynchronous Receiver/Transmitter 2 access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 282 | #define _SMU_PPUPATD1_USART2_SHIFT 10 /**< Shift value for SMU_USART2 */ |
AnnaBridge | 171:3a7713b1edbc | 283 | #define _SMU_PPUPATD1_USART2_MASK 0x400UL /**< Bit mask for SMU_USART2 */ |
AnnaBridge | 171:3a7713b1edbc | 284 | #define _SMU_PPUPATD1_USART2_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 171:3a7713b1edbc | 285 | #define SMU_PPUPATD1_USART2_DEFAULT (_SMU_PPUPATD1_USART2_DEFAULT << 10) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 171:3a7713b1edbc | 286 | #define SMU_PPUPATD1_USART3 (0x1UL << 11) /**< Universal Synchronous/Asynchronous Receiver/Transmitter 3 access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 287 | #define _SMU_PPUPATD1_USART3_SHIFT 11 /**< Shift value for SMU_USART3 */ |
AnnaBridge | 171:3a7713b1edbc | 288 | #define _SMU_PPUPATD1_USART3_MASK 0x800UL /**< Bit mask for SMU_USART3 */ |
AnnaBridge | 171:3a7713b1edbc | 289 | #define _SMU_PPUPATD1_USART3_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 171:3a7713b1edbc | 290 | #define SMU_PPUPATD1_USART3_DEFAULT (_SMU_PPUPATD1_USART3_DEFAULT << 11) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 171:3a7713b1edbc | 291 | #define SMU_PPUPATD1_WDOG0 (0x1UL << 12) /**< Watchdog 0 access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 292 | #define _SMU_PPUPATD1_WDOG0_SHIFT 12 /**< Shift value for SMU_WDOG0 */ |
AnnaBridge | 171:3a7713b1edbc | 293 | #define _SMU_PPUPATD1_WDOG0_MASK 0x1000UL /**< Bit mask for SMU_WDOG0 */ |
AnnaBridge | 171:3a7713b1edbc | 294 | #define _SMU_PPUPATD1_WDOG0_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 171:3a7713b1edbc | 295 | #define SMU_PPUPATD1_WDOG0_DEFAULT (_SMU_PPUPATD1_WDOG0_DEFAULT << 12) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 171:3a7713b1edbc | 296 | #define SMU_PPUPATD1_WDOG1 (0x1UL << 13) /**< Watchdog 1 access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 297 | #define _SMU_PPUPATD1_WDOG1_SHIFT 13 /**< Shift value for SMU_WDOG1 */ |
AnnaBridge | 171:3a7713b1edbc | 298 | #define _SMU_PPUPATD1_WDOG1_MASK 0x2000UL /**< Bit mask for SMU_WDOG1 */ |
AnnaBridge | 171:3a7713b1edbc | 299 | #define _SMU_PPUPATD1_WDOG1_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 171:3a7713b1edbc | 300 | #define SMU_PPUPATD1_WDOG1_DEFAULT (_SMU_PPUPATD1_WDOG1_DEFAULT << 13) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 171:3a7713b1edbc | 301 | #define SMU_PPUPATD1_WTIMER0 (0x1UL << 14) /**< Wide Timer 0 access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 302 | #define _SMU_PPUPATD1_WTIMER0_SHIFT 14 /**< Shift value for SMU_WTIMER0 */ |
AnnaBridge | 171:3a7713b1edbc | 303 | #define _SMU_PPUPATD1_WTIMER0_MASK 0x4000UL /**< Bit mask for SMU_WTIMER0 */ |
AnnaBridge | 171:3a7713b1edbc | 304 | #define _SMU_PPUPATD1_WTIMER0_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 171:3a7713b1edbc | 305 | #define SMU_PPUPATD1_WTIMER0_DEFAULT (_SMU_PPUPATD1_WTIMER0_DEFAULT << 14) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 171:3a7713b1edbc | 306 | #define SMU_PPUPATD1_WTIMER1 (0x1UL << 15) /**< Wide Timer 1 access control bit */ |
AnnaBridge | 171:3a7713b1edbc | 307 | #define _SMU_PPUPATD1_WTIMER1_SHIFT 15 /**< Shift value for SMU_WTIMER1 */ |
AnnaBridge | 171:3a7713b1edbc | 308 | #define _SMU_PPUPATD1_WTIMER1_MASK 0x8000UL /**< Bit mask for SMU_WTIMER1 */ |
AnnaBridge | 171:3a7713b1edbc | 309 | #define _SMU_PPUPATD1_WTIMER1_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 171:3a7713b1edbc | 310 | #define SMU_PPUPATD1_WTIMER1_DEFAULT (_SMU_PPUPATD1_WTIMER1_DEFAULT << 15) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 171:3a7713b1edbc | 311 | |
AnnaBridge | 171:3a7713b1edbc | 312 | /* Bit fields for SMU PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 313 | #define _SMU_PPUFS_RESETVALUE 0x00000000UL /**< Default value for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 314 | #define _SMU_PPUFS_MASK 0x0000007FUL /**< Mask for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 315 | #define _SMU_PPUFS_PERIPHID_SHIFT 0 /**< Shift value for SMU_PERIPHID */ |
AnnaBridge | 171:3a7713b1edbc | 316 | #define _SMU_PPUFS_PERIPHID_MASK 0x7FUL /**< Bit mask for SMU_PERIPHID */ |
AnnaBridge | 171:3a7713b1edbc | 317 | #define _SMU_PPUFS_PERIPHID_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 318 | #define _SMU_PPUFS_PERIPHID_ACMP0 0x00000000UL /**< Mode ACMP0 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 319 | #define _SMU_PPUFS_PERIPHID_ACMP1 0x00000001UL /**< Mode ACMP1 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 320 | #define _SMU_PPUFS_PERIPHID_ADC0 0x00000002UL /**< Mode ADC0 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 321 | #define _SMU_PPUFS_PERIPHID_CMU 0x00000005UL /**< Mode CMU for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 322 | #define _SMU_PPUFS_PERIPHID_CRYOTIMER 0x00000007UL /**< Mode CRYOTIMER for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 323 | #define _SMU_PPUFS_PERIPHID_CRYPTO0 0x00000008UL /**< Mode CRYPTO0 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 324 | #define _SMU_PPUFS_PERIPHID_CRYPTO1 0x00000009UL /**< Mode CRYPTO1 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 325 | #define _SMU_PPUFS_PERIPHID_CSEN 0x0000000AUL /**< Mode CSEN for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 326 | #define _SMU_PPUFS_PERIPHID_VDAC0 0x0000000BUL /**< Mode VDAC0 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 327 | #define _SMU_PPUFS_PERIPHID_PRS 0x0000000CUL /**< Mode PRS for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 328 | #define _SMU_PPUFS_PERIPHID_EMU 0x0000000DUL /**< Mode EMU for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 329 | #define _SMU_PPUFS_PERIPHID_FPUEH 0x0000000EUL /**< Mode FPUEH for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 330 | #define _SMU_PPUFS_PERIPHID_GPCRC 0x00000010UL /**< Mode GPCRC for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 331 | #define _SMU_PPUFS_PERIPHID_GPIO 0x00000011UL /**< Mode GPIO for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 332 | #define _SMU_PPUFS_PERIPHID_I2C0 0x00000012UL /**< Mode I2C0 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 333 | #define _SMU_PPUFS_PERIPHID_I2C1 0x00000013UL /**< Mode I2C1 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 334 | #define _SMU_PPUFS_PERIPHID_IDAC0 0x00000014UL /**< Mode IDAC0 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 335 | #define _SMU_PPUFS_PERIPHID_MSC 0x00000015UL /**< Mode MSC for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 336 | #define _SMU_PPUFS_PERIPHID_LDMA 0x00000016UL /**< Mode LDMA for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 337 | #define _SMU_PPUFS_PERIPHID_LESENSE 0x00000017UL /**< Mode LESENSE for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 338 | #define _SMU_PPUFS_PERIPHID_LETIMER0 0x00000018UL /**< Mode LETIMER0 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 339 | #define _SMU_PPUFS_PERIPHID_LEUART0 0x00000019UL /**< Mode LEUART0 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 340 | #define _SMU_PPUFS_PERIPHID_PCNT0 0x0000001BUL /**< Mode PCNT0 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 341 | #define _SMU_PPUFS_PERIPHID_PCNT1 0x0000001CUL /**< Mode PCNT1 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 342 | #define _SMU_PPUFS_PERIPHID_PCNT2 0x0000001DUL /**< Mode PCNT2 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 343 | #define _SMU_PPUFS_PERIPHID_RMU 0x00000021UL /**< Mode RMU for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 344 | #define _SMU_PPUFS_PERIPHID_RTCC 0x00000022UL /**< Mode RTCC for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 345 | #define _SMU_PPUFS_PERIPHID_SMU 0x00000023UL /**< Mode SMU for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 346 | #define _SMU_PPUFS_PERIPHID_TIMER0 0x00000025UL /**< Mode TIMER0 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 347 | #define _SMU_PPUFS_PERIPHID_TIMER1 0x00000026UL /**< Mode TIMER1 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 348 | #define _SMU_PPUFS_PERIPHID_TRNG0 0x00000027UL /**< Mode TRNG0 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 349 | #define _SMU_PPUFS_PERIPHID_USART0 0x00000028UL /**< Mode USART0 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 350 | #define _SMU_PPUFS_PERIPHID_USART1 0x00000029UL /**< Mode USART1 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 351 | #define _SMU_PPUFS_PERIPHID_USART2 0x0000002AUL /**< Mode USART2 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 352 | #define _SMU_PPUFS_PERIPHID_USART3 0x0000002BUL /**< Mode USART3 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 353 | #define _SMU_PPUFS_PERIPHID_WDOG0 0x0000002CUL /**< Mode WDOG0 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 354 | #define _SMU_PPUFS_PERIPHID_WDOG1 0x0000002DUL /**< Mode WDOG1 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 355 | #define _SMU_PPUFS_PERIPHID_WTIMER0 0x0000002EUL /**< Mode WTIMER0 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 356 | #define _SMU_PPUFS_PERIPHID_WTIMER1 0x0000002FUL /**< Mode WTIMER1 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 357 | #define SMU_PPUFS_PERIPHID_DEFAULT (_SMU_PPUFS_PERIPHID_DEFAULT << 0) /**< Shifted mode DEFAULT for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 358 | #define SMU_PPUFS_PERIPHID_ACMP0 (_SMU_PPUFS_PERIPHID_ACMP0 << 0) /**< Shifted mode ACMP0 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 359 | #define SMU_PPUFS_PERIPHID_ACMP1 (_SMU_PPUFS_PERIPHID_ACMP1 << 0) /**< Shifted mode ACMP1 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 360 | #define SMU_PPUFS_PERIPHID_ADC0 (_SMU_PPUFS_PERIPHID_ADC0 << 0) /**< Shifted mode ADC0 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 361 | #define SMU_PPUFS_PERIPHID_CMU (_SMU_PPUFS_PERIPHID_CMU << 0) /**< Shifted mode CMU for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 362 | #define SMU_PPUFS_PERIPHID_CRYOTIMER (_SMU_PPUFS_PERIPHID_CRYOTIMER << 0) /**< Shifted mode CRYOTIMER for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 363 | #define SMU_PPUFS_PERIPHID_CRYPTO0 (_SMU_PPUFS_PERIPHID_CRYPTO0 << 0) /**< Shifted mode CRYPTO0 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 364 | #define SMU_PPUFS_PERIPHID_CRYPTO1 (_SMU_PPUFS_PERIPHID_CRYPTO1 << 0) /**< Shifted mode CRYPTO1 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 365 | #define SMU_PPUFS_PERIPHID_CSEN (_SMU_PPUFS_PERIPHID_CSEN << 0) /**< Shifted mode CSEN for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 366 | #define SMU_PPUFS_PERIPHID_VDAC0 (_SMU_PPUFS_PERIPHID_VDAC0 << 0) /**< Shifted mode VDAC0 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 367 | #define SMU_PPUFS_PERIPHID_PRS (_SMU_PPUFS_PERIPHID_PRS << 0) /**< Shifted mode PRS for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 368 | #define SMU_PPUFS_PERIPHID_EMU (_SMU_PPUFS_PERIPHID_EMU << 0) /**< Shifted mode EMU for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 369 | #define SMU_PPUFS_PERIPHID_FPUEH (_SMU_PPUFS_PERIPHID_FPUEH << 0) /**< Shifted mode FPUEH for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 370 | #define SMU_PPUFS_PERIPHID_GPCRC (_SMU_PPUFS_PERIPHID_GPCRC << 0) /**< Shifted mode GPCRC for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 371 | #define SMU_PPUFS_PERIPHID_GPIO (_SMU_PPUFS_PERIPHID_GPIO << 0) /**< Shifted mode GPIO for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 372 | #define SMU_PPUFS_PERIPHID_I2C0 (_SMU_PPUFS_PERIPHID_I2C0 << 0) /**< Shifted mode I2C0 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 373 | #define SMU_PPUFS_PERIPHID_I2C1 (_SMU_PPUFS_PERIPHID_I2C1 << 0) /**< Shifted mode I2C1 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 374 | #define SMU_PPUFS_PERIPHID_IDAC0 (_SMU_PPUFS_PERIPHID_IDAC0 << 0) /**< Shifted mode IDAC0 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 375 | #define SMU_PPUFS_PERIPHID_MSC (_SMU_PPUFS_PERIPHID_MSC << 0) /**< Shifted mode MSC for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 376 | #define SMU_PPUFS_PERIPHID_LDMA (_SMU_PPUFS_PERIPHID_LDMA << 0) /**< Shifted mode LDMA for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 377 | #define SMU_PPUFS_PERIPHID_LESENSE (_SMU_PPUFS_PERIPHID_LESENSE << 0) /**< Shifted mode LESENSE for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 378 | #define SMU_PPUFS_PERIPHID_LETIMER0 (_SMU_PPUFS_PERIPHID_LETIMER0 << 0) /**< Shifted mode LETIMER0 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 379 | #define SMU_PPUFS_PERIPHID_LEUART0 (_SMU_PPUFS_PERIPHID_LEUART0 << 0) /**< Shifted mode LEUART0 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 380 | #define SMU_PPUFS_PERIPHID_PCNT0 (_SMU_PPUFS_PERIPHID_PCNT0 << 0) /**< Shifted mode PCNT0 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 381 | #define SMU_PPUFS_PERIPHID_PCNT1 (_SMU_PPUFS_PERIPHID_PCNT1 << 0) /**< Shifted mode PCNT1 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 382 | #define SMU_PPUFS_PERIPHID_PCNT2 (_SMU_PPUFS_PERIPHID_PCNT2 << 0) /**< Shifted mode PCNT2 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 383 | #define SMU_PPUFS_PERIPHID_RMU (_SMU_PPUFS_PERIPHID_RMU << 0) /**< Shifted mode RMU for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 384 | #define SMU_PPUFS_PERIPHID_RTCC (_SMU_PPUFS_PERIPHID_RTCC << 0) /**< Shifted mode RTCC for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 385 | #define SMU_PPUFS_PERIPHID_SMU (_SMU_PPUFS_PERIPHID_SMU << 0) /**< Shifted mode SMU for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 386 | #define SMU_PPUFS_PERIPHID_TIMER0 (_SMU_PPUFS_PERIPHID_TIMER0 << 0) /**< Shifted mode TIMER0 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 387 | #define SMU_PPUFS_PERIPHID_TIMER1 (_SMU_PPUFS_PERIPHID_TIMER1 << 0) /**< Shifted mode TIMER1 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 388 | #define SMU_PPUFS_PERIPHID_TRNG0 (_SMU_PPUFS_PERIPHID_TRNG0 << 0) /**< Shifted mode TRNG0 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 389 | #define SMU_PPUFS_PERIPHID_USART0 (_SMU_PPUFS_PERIPHID_USART0 << 0) /**< Shifted mode USART0 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 390 | #define SMU_PPUFS_PERIPHID_USART1 (_SMU_PPUFS_PERIPHID_USART1 << 0) /**< Shifted mode USART1 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 391 | #define SMU_PPUFS_PERIPHID_USART2 (_SMU_PPUFS_PERIPHID_USART2 << 0) /**< Shifted mode USART2 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 392 | #define SMU_PPUFS_PERIPHID_USART3 (_SMU_PPUFS_PERIPHID_USART3 << 0) /**< Shifted mode USART3 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 393 | #define SMU_PPUFS_PERIPHID_WDOG0 (_SMU_PPUFS_PERIPHID_WDOG0 << 0) /**< Shifted mode WDOG0 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 394 | #define SMU_PPUFS_PERIPHID_WDOG1 (_SMU_PPUFS_PERIPHID_WDOG1 << 0) /**< Shifted mode WDOG1 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 395 | #define SMU_PPUFS_PERIPHID_WTIMER0 (_SMU_PPUFS_PERIPHID_WTIMER0 << 0) /**< Shifted mode WTIMER0 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 396 | #define SMU_PPUFS_PERIPHID_WTIMER1 (_SMU_PPUFS_PERIPHID_WTIMER1 << 0) /**< Shifted mode WTIMER1 for SMU_PPUFS */ |
AnnaBridge | 171:3a7713b1edbc | 397 | |
AnnaBridge | 171:3a7713b1edbc | 398 | /** @} End of group EFM32PG12B_SMU */ |
AnnaBridge | 171:3a7713b1edbc | 399 | /** @} End of group Parts */ |
AnnaBridge | 171:3a7713b1edbc | 400 |