The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.
Dependents: hello SerialTestv11 SerialTestv12 Sierpinski ... more
mbed 2
This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.
TARGET_EFM32PG12_STK3402/TOOLCHAIN_ARM_STD/efm32pg12b_msc.h@171:3a7713b1edbc, 2018-11-08 (annotated)
- Committer:
- AnnaBridge
- Date:
- Thu Nov 08 11:45:42 2018 +0000
- Revision:
- 171:3a7713b1edbc
mbed library. Release version 164
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
AnnaBridge | 171:3a7713b1edbc | 1 | /**************************************************************************//** |
AnnaBridge | 171:3a7713b1edbc | 2 | * @file efm32pg12b_msc.h |
AnnaBridge | 171:3a7713b1edbc | 3 | * @brief EFM32PG12B_MSC register and bit field definitions |
AnnaBridge | 171:3a7713b1edbc | 4 | * @version 5.1.2 |
AnnaBridge | 171:3a7713b1edbc | 5 | ****************************************************************************** |
AnnaBridge | 171:3a7713b1edbc | 6 | * @section License |
AnnaBridge | 171:3a7713b1edbc | 7 | * <b>Copyright 2017 Silicon Laboratories, Inc. http://www.silabs.com</b> |
AnnaBridge | 171:3a7713b1edbc | 8 | ****************************************************************************** |
AnnaBridge | 171:3a7713b1edbc | 9 | * |
AnnaBridge | 171:3a7713b1edbc | 10 | * Permission is granted to anyone to use this software for any purpose, |
AnnaBridge | 171:3a7713b1edbc | 11 | * including commercial applications, and to alter it and redistribute it |
AnnaBridge | 171:3a7713b1edbc | 12 | * freely, subject to the following restrictions: |
AnnaBridge | 171:3a7713b1edbc | 13 | * |
AnnaBridge | 171:3a7713b1edbc | 14 | * 1. The origin of this software must not be misrepresented; you must not |
AnnaBridge | 171:3a7713b1edbc | 15 | * claim that you wrote the original software.@n |
AnnaBridge | 171:3a7713b1edbc | 16 | * 2. Altered source versions must be plainly marked as such, and must not be |
AnnaBridge | 171:3a7713b1edbc | 17 | * misrepresented as being the original software.@n |
AnnaBridge | 171:3a7713b1edbc | 18 | * 3. This notice may not be removed or altered from any source distribution. |
AnnaBridge | 171:3a7713b1edbc | 19 | * |
AnnaBridge | 171:3a7713b1edbc | 20 | * DISCLAIMER OF WARRANTY/LIMITATION OF REMEDIES: Silicon Laboratories, Inc. |
AnnaBridge | 171:3a7713b1edbc | 21 | * has no obligation to support this Software. Silicon Laboratories, Inc. is |
AnnaBridge | 171:3a7713b1edbc | 22 | * providing the Software "AS IS", with no express or implied warranties of any |
AnnaBridge | 171:3a7713b1edbc | 23 | * kind, including, but not limited to, any implied warranties of |
AnnaBridge | 171:3a7713b1edbc | 24 | * merchantability or fitness for any particular purpose or warranties against |
AnnaBridge | 171:3a7713b1edbc | 25 | * infringement of any proprietary rights of a third party. |
AnnaBridge | 171:3a7713b1edbc | 26 | * |
AnnaBridge | 171:3a7713b1edbc | 27 | * Silicon Laboratories, Inc. will not be liable for any consequential, |
AnnaBridge | 171:3a7713b1edbc | 28 | * incidental, or special damages, or any other relief, or for any claim by |
AnnaBridge | 171:3a7713b1edbc | 29 | * any third party, arising from your use of this Software. |
AnnaBridge | 171:3a7713b1edbc | 30 | * |
AnnaBridge | 171:3a7713b1edbc | 31 | *****************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 32 | /**************************************************************************//** |
AnnaBridge | 171:3a7713b1edbc | 33 | * @addtogroup Parts |
AnnaBridge | 171:3a7713b1edbc | 34 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 35 | ******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 36 | /**************************************************************************//** |
AnnaBridge | 171:3a7713b1edbc | 37 | * @defgroup EFM32PG12B_MSC |
AnnaBridge | 171:3a7713b1edbc | 38 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 39 | * @brief EFM32PG12B_MSC Register Declaration |
AnnaBridge | 171:3a7713b1edbc | 40 | *****************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 41 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 42 | { |
AnnaBridge | 171:3a7713b1edbc | 43 | __IOM uint32_t CTRL; /**< Memory System Control Register */ |
AnnaBridge | 171:3a7713b1edbc | 44 | __IOM uint32_t READCTRL; /**< Read Control Register */ |
AnnaBridge | 171:3a7713b1edbc | 45 | __IOM uint32_t WRITECTRL; /**< Write Control Register */ |
AnnaBridge | 171:3a7713b1edbc | 46 | __IOM uint32_t WRITECMD; /**< Write Command Register */ |
AnnaBridge | 171:3a7713b1edbc | 47 | __IOM uint32_t ADDRB; /**< Page Erase/Write Address Buffer */ |
AnnaBridge | 171:3a7713b1edbc | 48 | uint32_t RESERVED0[1]; /**< Reserved for future use **/ |
AnnaBridge | 171:3a7713b1edbc | 49 | __IOM uint32_t WDATA; /**< Write Data Register */ |
AnnaBridge | 171:3a7713b1edbc | 50 | __IM uint32_t STATUS; /**< Status Register */ |
AnnaBridge | 171:3a7713b1edbc | 51 | |
AnnaBridge | 171:3a7713b1edbc | 52 | uint32_t RESERVED1[4]; /**< Reserved for future use **/ |
AnnaBridge | 171:3a7713b1edbc | 53 | __IM uint32_t IF; /**< Interrupt Flag Register */ |
AnnaBridge | 171:3a7713b1edbc | 54 | __IOM uint32_t IFS; /**< Interrupt Flag Set Register */ |
AnnaBridge | 171:3a7713b1edbc | 55 | __IOM uint32_t IFC; /**< Interrupt Flag Clear Register */ |
AnnaBridge | 171:3a7713b1edbc | 56 | __IOM uint32_t IEN; /**< Interrupt Enable Register */ |
AnnaBridge | 171:3a7713b1edbc | 57 | __IOM uint32_t LOCK; /**< Configuration Lock Register */ |
AnnaBridge | 171:3a7713b1edbc | 58 | __IOM uint32_t CACHECMD; /**< Flash Cache Command Register */ |
AnnaBridge | 171:3a7713b1edbc | 59 | __IM uint32_t CACHEHITS; /**< Cache Hits Performance Counter */ |
AnnaBridge | 171:3a7713b1edbc | 60 | __IM uint32_t CACHEMISSES; /**< Cache Misses Performance Counter */ |
AnnaBridge | 171:3a7713b1edbc | 61 | |
AnnaBridge | 171:3a7713b1edbc | 62 | uint32_t RESERVED2[1]; /**< Reserved for future use **/ |
AnnaBridge | 171:3a7713b1edbc | 63 | __IOM uint32_t MASSLOCK; /**< Mass Erase Lock Register */ |
AnnaBridge | 171:3a7713b1edbc | 64 | |
AnnaBridge | 171:3a7713b1edbc | 65 | uint32_t RESERVED3[1]; /**< Reserved for future use **/ |
AnnaBridge | 171:3a7713b1edbc | 66 | __IOM uint32_t STARTUP; /**< Startup Control */ |
AnnaBridge | 171:3a7713b1edbc | 67 | |
AnnaBridge | 171:3a7713b1edbc | 68 | uint32_t RESERVED4[4]; /**< Reserved for future use **/ |
AnnaBridge | 171:3a7713b1edbc | 69 | __IOM uint32_t BANKSWITCHLOCK; /**< Bank Switching Lock Register */ |
AnnaBridge | 171:3a7713b1edbc | 70 | __IOM uint32_t CMD; /**< Command Register */ |
AnnaBridge | 171:3a7713b1edbc | 71 | |
AnnaBridge | 171:3a7713b1edbc | 72 | uint32_t RESERVED5[6]; /**< Reserved for future use **/ |
AnnaBridge | 171:3a7713b1edbc | 73 | __IOM uint32_t BOOTLOADERCTRL; /**< Bootloader read and write enable, write once register */ |
AnnaBridge | 171:3a7713b1edbc | 74 | __IOM uint32_t AAPUNLOCKCMD; /**< Software Unlock AAP Command Register */ |
AnnaBridge | 171:3a7713b1edbc | 75 | __IOM uint32_t CACHECONFIG0; /**< Cache Configuration Register 0 */ |
AnnaBridge | 171:3a7713b1edbc | 76 | |
AnnaBridge | 171:3a7713b1edbc | 77 | uint32_t RESERVED6[25]; /**< Reserved for future use **/ |
AnnaBridge | 171:3a7713b1edbc | 78 | __IOM uint32_t RAMCTRL; /**< RAM Control enable Register */ |
AnnaBridge | 171:3a7713b1edbc | 79 | } MSC_TypeDef; /** @} */ |
AnnaBridge | 171:3a7713b1edbc | 80 | |
AnnaBridge | 171:3a7713b1edbc | 81 | /**************************************************************************//** |
AnnaBridge | 171:3a7713b1edbc | 82 | * @defgroup EFM32PG12B_MSC_BitFields |
AnnaBridge | 171:3a7713b1edbc | 83 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 84 | *****************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 85 | |
AnnaBridge | 171:3a7713b1edbc | 86 | /* Bit fields for MSC CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 87 | #define _MSC_CTRL_RESETVALUE 0x00000001UL /**< Default value for MSC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 88 | #define _MSC_CTRL_MASK 0x0000001FUL /**< Mask for MSC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 89 | #define MSC_CTRL_ADDRFAULTEN (0x1UL << 0) /**< Invalid Address Bus Fault Response Enable */ |
AnnaBridge | 171:3a7713b1edbc | 90 | #define _MSC_CTRL_ADDRFAULTEN_SHIFT 0 /**< Shift value for MSC_ADDRFAULTEN */ |
AnnaBridge | 171:3a7713b1edbc | 91 | #define _MSC_CTRL_ADDRFAULTEN_MASK 0x1UL /**< Bit mask for MSC_ADDRFAULTEN */ |
AnnaBridge | 171:3a7713b1edbc | 92 | #define _MSC_CTRL_ADDRFAULTEN_DEFAULT 0x00000001UL /**< Mode DEFAULT for MSC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 93 | #define MSC_CTRL_ADDRFAULTEN_DEFAULT (_MSC_CTRL_ADDRFAULTEN_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 94 | #define MSC_CTRL_CLKDISFAULTEN (0x1UL << 1) /**< Clock-disabled Bus Fault Response Enable */ |
AnnaBridge | 171:3a7713b1edbc | 95 | #define _MSC_CTRL_CLKDISFAULTEN_SHIFT 1 /**< Shift value for MSC_CLKDISFAULTEN */ |
AnnaBridge | 171:3a7713b1edbc | 96 | #define _MSC_CTRL_CLKDISFAULTEN_MASK 0x2UL /**< Bit mask for MSC_CLKDISFAULTEN */ |
AnnaBridge | 171:3a7713b1edbc | 97 | #define _MSC_CTRL_CLKDISFAULTEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 98 | #define MSC_CTRL_CLKDISFAULTEN_DEFAULT (_MSC_CTRL_CLKDISFAULTEN_DEFAULT << 1) /**< Shifted mode DEFAULT for MSC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 99 | #define MSC_CTRL_PWRUPONDEMAND (0x1UL << 2) /**< Power Up On Demand During Wake Up */ |
AnnaBridge | 171:3a7713b1edbc | 100 | #define _MSC_CTRL_PWRUPONDEMAND_SHIFT 2 /**< Shift value for MSC_PWRUPONDEMAND */ |
AnnaBridge | 171:3a7713b1edbc | 101 | #define _MSC_CTRL_PWRUPONDEMAND_MASK 0x4UL /**< Bit mask for MSC_PWRUPONDEMAND */ |
AnnaBridge | 171:3a7713b1edbc | 102 | #define _MSC_CTRL_PWRUPONDEMAND_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 103 | #define MSC_CTRL_PWRUPONDEMAND_DEFAULT (_MSC_CTRL_PWRUPONDEMAND_DEFAULT << 2) /**< Shifted mode DEFAULT for MSC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 104 | #define MSC_CTRL_IFCREADCLEAR (0x1UL << 3) /**< IFC Read Clears IF */ |
AnnaBridge | 171:3a7713b1edbc | 105 | #define _MSC_CTRL_IFCREADCLEAR_SHIFT 3 /**< Shift value for MSC_IFCREADCLEAR */ |
AnnaBridge | 171:3a7713b1edbc | 106 | #define _MSC_CTRL_IFCREADCLEAR_MASK 0x8UL /**< Bit mask for MSC_IFCREADCLEAR */ |
AnnaBridge | 171:3a7713b1edbc | 107 | #define _MSC_CTRL_IFCREADCLEAR_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 108 | #define MSC_CTRL_IFCREADCLEAR_DEFAULT (_MSC_CTRL_IFCREADCLEAR_DEFAULT << 3) /**< Shifted mode DEFAULT for MSC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 109 | #define MSC_CTRL_TIMEOUTFAULTEN (0x1UL << 4) /**< Timeout Bus Fault Response Enable */ |
AnnaBridge | 171:3a7713b1edbc | 110 | #define _MSC_CTRL_TIMEOUTFAULTEN_SHIFT 4 /**< Shift value for MSC_TIMEOUTFAULTEN */ |
AnnaBridge | 171:3a7713b1edbc | 111 | #define _MSC_CTRL_TIMEOUTFAULTEN_MASK 0x10UL /**< Bit mask for MSC_TIMEOUTFAULTEN */ |
AnnaBridge | 171:3a7713b1edbc | 112 | #define _MSC_CTRL_TIMEOUTFAULTEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 113 | #define MSC_CTRL_TIMEOUTFAULTEN_DEFAULT (_MSC_CTRL_TIMEOUTFAULTEN_DEFAULT << 4) /**< Shifted mode DEFAULT for MSC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 114 | |
AnnaBridge | 171:3a7713b1edbc | 115 | /* Bit fields for MSC READCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 116 | #define _MSC_READCTRL_RESETVALUE 0x01000100UL /**< Default value for MSC_READCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 117 | #define _MSC_READCTRL_MASK 0x13000338UL /**< Mask for MSC_READCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 118 | #define MSC_READCTRL_IFCDIS (0x1UL << 3) /**< Internal Flash Cache Disable */ |
AnnaBridge | 171:3a7713b1edbc | 119 | #define _MSC_READCTRL_IFCDIS_SHIFT 3 /**< Shift value for MSC_IFCDIS */ |
AnnaBridge | 171:3a7713b1edbc | 120 | #define _MSC_READCTRL_IFCDIS_MASK 0x8UL /**< Bit mask for MSC_IFCDIS */ |
AnnaBridge | 171:3a7713b1edbc | 121 | #define _MSC_READCTRL_IFCDIS_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_READCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 122 | #define MSC_READCTRL_IFCDIS_DEFAULT (_MSC_READCTRL_IFCDIS_DEFAULT << 3) /**< Shifted mode DEFAULT for MSC_READCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 123 | #define MSC_READCTRL_AIDIS (0x1UL << 4) /**< Automatic Invalidate Disable */ |
AnnaBridge | 171:3a7713b1edbc | 124 | #define _MSC_READCTRL_AIDIS_SHIFT 4 /**< Shift value for MSC_AIDIS */ |
AnnaBridge | 171:3a7713b1edbc | 125 | #define _MSC_READCTRL_AIDIS_MASK 0x10UL /**< Bit mask for MSC_AIDIS */ |
AnnaBridge | 171:3a7713b1edbc | 126 | #define _MSC_READCTRL_AIDIS_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_READCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 127 | #define MSC_READCTRL_AIDIS_DEFAULT (_MSC_READCTRL_AIDIS_DEFAULT << 4) /**< Shifted mode DEFAULT for MSC_READCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 128 | #define MSC_READCTRL_ICCDIS (0x1UL << 5) /**< Interrupt Context Cache Disable */ |
AnnaBridge | 171:3a7713b1edbc | 129 | #define _MSC_READCTRL_ICCDIS_SHIFT 5 /**< Shift value for MSC_ICCDIS */ |
AnnaBridge | 171:3a7713b1edbc | 130 | #define _MSC_READCTRL_ICCDIS_MASK 0x20UL /**< Bit mask for MSC_ICCDIS */ |
AnnaBridge | 171:3a7713b1edbc | 131 | #define _MSC_READCTRL_ICCDIS_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_READCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 132 | #define MSC_READCTRL_ICCDIS_DEFAULT (_MSC_READCTRL_ICCDIS_DEFAULT << 5) /**< Shifted mode DEFAULT for MSC_READCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 133 | #define MSC_READCTRL_PREFETCH (0x1UL << 8) /**< Prefetch Mode */ |
AnnaBridge | 171:3a7713b1edbc | 134 | #define _MSC_READCTRL_PREFETCH_SHIFT 8 /**< Shift value for MSC_PREFETCH */ |
AnnaBridge | 171:3a7713b1edbc | 135 | #define _MSC_READCTRL_PREFETCH_MASK 0x100UL /**< Bit mask for MSC_PREFETCH */ |
AnnaBridge | 171:3a7713b1edbc | 136 | #define _MSC_READCTRL_PREFETCH_DEFAULT 0x00000001UL /**< Mode DEFAULT for MSC_READCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 137 | #define MSC_READCTRL_PREFETCH_DEFAULT (_MSC_READCTRL_PREFETCH_DEFAULT << 8) /**< Shifted mode DEFAULT for MSC_READCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 138 | #define MSC_READCTRL_USEHPROT (0x1UL << 9) /**< AHB_HPROT Mode */ |
AnnaBridge | 171:3a7713b1edbc | 139 | #define _MSC_READCTRL_USEHPROT_SHIFT 9 /**< Shift value for MSC_USEHPROT */ |
AnnaBridge | 171:3a7713b1edbc | 140 | #define _MSC_READCTRL_USEHPROT_MASK 0x200UL /**< Bit mask for MSC_USEHPROT */ |
AnnaBridge | 171:3a7713b1edbc | 141 | #define _MSC_READCTRL_USEHPROT_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_READCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 142 | #define MSC_READCTRL_USEHPROT_DEFAULT (_MSC_READCTRL_USEHPROT_DEFAULT << 9) /**< Shifted mode DEFAULT for MSC_READCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 143 | #define _MSC_READCTRL_MODE_SHIFT 24 /**< Shift value for MSC_MODE */ |
AnnaBridge | 171:3a7713b1edbc | 144 | #define _MSC_READCTRL_MODE_MASK 0x3000000UL /**< Bit mask for MSC_MODE */ |
AnnaBridge | 171:3a7713b1edbc | 145 | #define _MSC_READCTRL_MODE_WS0 0x00000000UL /**< Mode WS0 for MSC_READCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 146 | #define _MSC_READCTRL_MODE_DEFAULT 0x00000001UL /**< Mode DEFAULT for MSC_READCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 147 | #define _MSC_READCTRL_MODE_WS1 0x00000001UL /**< Mode WS1 for MSC_READCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 148 | #define _MSC_READCTRL_MODE_WS2 0x00000002UL /**< Mode WS2 for MSC_READCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 149 | #define _MSC_READCTRL_MODE_WS3 0x00000003UL /**< Mode WS3 for MSC_READCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 150 | #define MSC_READCTRL_MODE_WS0 (_MSC_READCTRL_MODE_WS0 << 24) /**< Shifted mode WS0 for MSC_READCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 151 | #define MSC_READCTRL_MODE_DEFAULT (_MSC_READCTRL_MODE_DEFAULT << 24) /**< Shifted mode DEFAULT for MSC_READCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 152 | #define MSC_READCTRL_MODE_WS1 (_MSC_READCTRL_MODE_WS1 << 24) /**< Shifted mode WS1 for MSC_READCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 153 | #define MSC_READCTRL_MODE_WS2 (_MSC_READCTRL_MODE_WS2 << 24) /**< Shifted mode WS2 for MSC_READCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 154 | #define MSC_READCTRL_MODE_WS3 (_MSC_READCTRL_MODE_WS3 << 24) /**< Shifted mode WS3 for MSC_READCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 155 | #define MSC_READCTRL_SCBTP (0x1UL << 28) /**< Suppress Conditional Branch Target Perfetch */ |
AnnaBridge | 171:3a7713b1edbc | 156 | #define _MSC_READCTRL_SCBTP_SHIFT 28 /**< Shift value for MSC_SCBTP */ |
AnnaBridge | 171:3a7713b1edbc | 157 | #define _MSC_READCTRL_SCBTP_MASK 0x10000000UL /**< Bit mask for MSC_SCBTP */ |
AnnaBridge | 171:3a7713b1edbc | 158 | #define _MSC_READCTRL_SCBTP_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_READCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 159 | #define MSC_READCTRL_SCBTP_DEFAULT (_MSC_READCTRL_SCBTP_DEFAULT << 28) /**< Shifted mode DEFAULT for MSC_READCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 160 | |
AnnaBridge | 171:3a7713b1edbc | 161 | /* Bit fields for MSC WRITECTRL */ |
AnnaBridge | 171:3a7713b1edbc | 162 | #define _MSC_WRITECTRL_RESETVALUE 0x00000000UL /**< Default value for MSC_WRITECTRL */ |
AnnaBridge | 171:3a7713b1edbc | 163 | #define _MSC_WRITECTRL_MASK 0x00000023UL /**< Mask for MSC_WRITECTRL */ |
AnnaBridge | 171:3a7713b1edbc | 164 | #define MSC_WRITECTRL_WREN (0x1UL << 0) /**< Enable Write/Erase Controller */ |
AnnaBridge | 171:3a7713b1edbc | 165 | #define _MSC_WRITECTRL_WREN_SHIFT 0 /**< Shift value for MSC_WREN */ |
AnnaBridge | 171:3a7713b1edbc | 166 | #define _MSC_WRITECTRL_WREN_MASK 0x1UL /**< Bit mask for MSC_WREN */ |
AnnaBridge | 171:3a7713b1edbc | 167 | #define _MSC_WRITECTRL_WREN_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_WRITECTRL */ |
AnnaBridge | 171:3a7713b1edbc | 168 | #define MSC_WRITECTRL_WREN_DEFAULT (_MSC_WRITECTRL_WREN_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_WRITECTRL */ |
AnnaBridge | 171:3a7713b1edbc | 169 | #define MSC_WRITECTRL_IRQERASEABORT (0x1UL << 1) /**< Abort Page Erase on Interrupt */ |
AnnaBridge | 171:3a7713b1edbc | 170 | #define _MSC_WRITECTRL_IRQERASEABORT_SHIFT 1 /**< Shift value for MSC_IRQERASEABORT */ |
AnnaBridge | 171:3a7713b1edbc | 171 | #define _MSC_WRITECTRL_IRQERASEABORT_MASK 0x2UL /**< Bit mask for MSC_IRQERASEABORT */ |
AnnaBridge | 171:3a7713b1edbc | 172 | #define _MSC_WRITECTRL_IRQERASEABORT_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_WRITECTRL */ |
AnnaBridge | 171:3a7713b1edbc | 173 | #define MSC_WRITECTRL_IRQERASEABORT_DEFAULT (_MSC_WRITECTRL_IRQERASEABORT_DEFAULT << 1) /**< Shifted mode DEFAULT for MSC_WRITECTRL */ |
AnnaBridge | 171:3a7713b1edbc | 174 | #define MSC_WRITECTRL_RWWEN (0x1UL << 5) /**< Read-While-Write Enable */ |
AnnaBridge | 171:3a7713b1edbc | 175 | #define _MSC_WRITECTRL_RWWEN_SHIFT 5 /**< Shift value for MSC_RWWEN */ |
AnnaBridge | 171:3a7713b1edbc | 176 | #define _MSC_WRITECTRL_RWWEN_MASK 0x20UL /**< Bit mask for MSC_RWWEN */ |
AnnaBridge | 171:3a7713b1edbc | 177 | #define _MSC_WRITECTRL_RWWEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_WRITECTRL */ |
AnnaBridge | 171:3a7713b1edbc | 178 | #define MSC_WRITECTRL_RWWEN_DEFAULT (_MSC_WRITECTRL_RWWEN_DEFAULT << 5) /**< Shifted mode DEFAULT for MSC_WRITECTRL */ |
AnnaBridge | 171:3a7713b1edbc | 179 | |
AnnaBridge | 171:3a7713b1edbc | 180 | /* Bit fields for MSC WRITECMD */ |
AnnaBridge | 171:3a7713b1edbc | 181 | #define _MSC_WRITECMD_RESETVALUE 0x00000000UL /**< Default value for MSC_WRITECMD */ |
AnnaBridge | 171:3a7713b1edbc | 182 | #define _MSC_WRITECMD_MASK 0x0000133FUL /**< Mask for MSC_WRITECMD */ |
AnnaBridge | 171:3a7713b1edbc | 183 | #define MSC_WRITECMD_LADDRIM (0x1UL << 0) /**< Load MSC_ADDRB into ADDR */ |
AnnaBridge | 171:3a7713b1edbc | 184 | #define _MSC_WRITECMD_LADDRIM_SHIFT 0 /**< Shift value for MSC_LADDRIM */ |
AnnaBridge | 171:3a7713b1edbc | 185 | #define _MSC_WRITECMD_LADDRIM_MASK 0x1UL /**< Bit mask for MSC_LADDRIM */ |
AnnaBridge | 171:3a7713b1edbc | 186 | #define _MSC_WRITECMD_LADDRIM_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_WRITECMD */ |
AnnaBridge | 171:3a7713b1edbc | 187 | #define MSC_WRITECMD_LADDRIM_DEFAULT (_MSC_WRITECMD_LADDRIM_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_WRITECMD */ |
AnnaBridge | 171:3a7713b1edbc | 188 | #define MSC_WRITECMD_ERASEPAGE (0x1UL << 1) /**< Erase Page */ |
AnnaBridge | 171:3a7713b1edbc | 189 | #define _MSC_WRITECMD_ERASEPAGE_SHIFT 1 /**< Shift value for MSC_ERASEPAGE */ |
AnnaBridge | 171:3a7713b1edbc | 190 | #define _MSC_WRITECMD_ERASEPAGE_MASK 0x2UL /**< Bit mask for MSC_ERASEPAGE */ |
AnnaBridge | 171:3a7713b1edbc | 191 | #define _MSC_WRITECMD_ERASEPAGE_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_WRITECMD */ |
AnnaBridge | 171:3a7713b1edbc | 192 | #define MSC_WRITECMD_ERASEPAGE_DEFAULT (_MSC_WRITECMD_ERASEPAGE_DEFAULT << 1) /**< Shifted mode DEFAULT for MSC_WRITECMD */ |
AnnaBridge | 171:3a7713b1edbc | 193 | #define MSC_WRITECMD_WRITEEND (0x1UL << 2) /**< End Write Mode */ |
AnnaBridge | 171:3a7713b1edbc | 194 | #define _MSC_WRITECMD_WRITEEND_SHIFT 2 /**< Shift value for MSC_WRITEEND */ |
AnnaBridge | 171:3a7713b1edbc | 195 | #define _MSC_WRITECMD_WRITEEND_MASK 0x4UL /**< Bit mask for MSC_WRITEEND */ |
AnnaBridge | 171:3a7713b1edbc | 196 | #define _MSC_WRITECMD_WRITEEND_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_WRITECMD */ |
AnnaBridge | 171:3a7713b1edbc | 197 | #define MSC_WRITECMD_WRITEEND_DEFAULT (_MSC_WRITECMD_WRITEEND_DEFAULT << 2) /**< Shifted mode DEFAULT for MSC_WRITECMD */ |
AnnaBridge | 171:3a7713b1edbc | 198 | #define MSC_WRITECMD_WRITEONCE (0x1UL << 3) /**< Word Write-Once Trigger */ |
AnnaBridge | 171:3a7713b1edbc | 199 | #define _MSC_WRITECMD_WRITEONCE_SHIFT 3 /**< Shift value for MSC_WRITEONCE */ |
AnnaBridge | 171:3a7713b1edbc | 200 | #define _MSC_WRITECMD_WRITEONCE_MASK 0x8UL /**< Bit mask for MSC_WRITEONCE */ |
AnnaBridge | 171:3a7713b1edbc | 201 | #define _MSC_WRITECMD_WRITEONCE_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_WRITECMD */ |
AnnaBridge | 171:3a7713b1edbc | 202 | #define MSC_WRITECMD_WRITEONCE_DEFAULT (_MSC_WRITECMD_WRITEONCE_DEFAULT << 3) /**< Shifted mode DEFAULT for MSC_WRITECMD */ |
AnnaBridge | 171:3a7713b1edbc | 203 | #define MSC_WRITECMD_WRITETRIG (0x1UL << 4) /**< Word Write Sequence Trigger */ |
AnnaBridge | 171:3a7713b1edbc | 204 | #define _MSC_WRITECMD_WRITETRIG_SHIFT 4 /**< Shift value for MSC_WRITETRIG */ |
AnnaBridge | 171:3a7713b1edbc | 205 | #define _MSC_WRITECMD_WRITETRIG_MASK 0x10UL /**< Bit mask for MSC_WRITETRIG */ |
AnnaBridge | 171:3a7713b1edbc | 206 | #define _MSC_WRITECMD_WRITETRIG_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_WRITECMD */ |
AnnaBridge | 171:3a7713b1edbc | 207 | #define MSC_WRITECMD_WRITETRIG_DEFAULT (_MSC_WRITECMD_WRITETRIG_DEFAULT << 4) /**< Shifted mode DEFAULT for MSC_WRITECMD */ |
AnnaBridge | 171:3a7713b1edbc | 208 | #define MSC_WRITECMD_ERASEABORT (0x1UL << 5) /**< Abort erase sequence */ |
AnnaBridge | 171:3a7713b1edbc | 209 | #define _MSC_WRITECMD_ERASEABORT_SHIFT 5 /**< Shift value for MSC_ERASEABORT */ |
AnnaBridge | 171:3a7713b1edbc | 210 | #define _MSC_WRITECMD_ERASEABORT_MASK 0x20UL /**< Bit mask for MSC_ERASEABORT */ |
AnnaBridge | 171:3a7713b1edbc | 211 | #define _MSC_WRITECMD_ERASEABORT_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_WRITECMD */ |
AnnaBridge | 171:3a7713b1edbc | 212 | #define MSC_WRITECMD_ERASEABORT_DEFAULT (_MSC_WRITECMD_ERASEABORT_DEFAULT << 5) /**< Shifted mode DEFAULT for MSC_WRITECMD */ |
AnnaBridge | 171:3a7713b1edbc | 213 | #define MSC_WRITECMD_ERASEMAIN0 (0x1UL << 8) /**< Mass erase region 0 */ |
AnnaBridge | 171:3a7713b1edbc | 214 | #define _MSC_WRITECMD_ERASEMAIN0_SHIFT 8 /**< Shift value for MSC_ERASEMAIN0 */ |
AnnaBridge | 171:3a7713b1edbc | 215 | #define _MSC_WRITECMD_ERASEMAIN0_MASK 0x100UL /**< Bit mask for MSC_ERASEMAIN0 */ |
AnnaBridge | 171:3a7713b1edbc | 216 | #define _MSC_WRITECMD_ERASEMAIN0_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_WRITECMD */ |
AnnaBridge | 171:3a7713b1edbc | 217 | #define MSC_WRITECMD_ERASEMAIN0_DEFAULT (_MSC_WRITECMD_ERASEMAIN0_DEFAULT << 8) /**< Shifted mode DEFAULT for MSC_WRITECMD */ |
AnnaBridge | 171:3a7713b1edbc | 218 | #define MSC_WRITECMD_ERASEMAIN1 (0x1UL << 9) /**< Mass erase region 1 */ |
AnnaBridge | 171:3a7713b1edbc | 219 | #define _MSC_WRITECMD_ERASEMAIN1_SHIFT 9 /**< Shift value for MSC_ERASEMAIN1 */ |
AnnaBridge | 171:3a7713b1edbc | 220 | #define _MSC_WRITECMD_ERASEMAIN1_MASK 0x200UL /**< Bit mask for MSC_ERASEMAIN1 */ |
AnnaBridge | 171:3a7713b1edbc | 221 | #define _MSC_WRITECMD_ERASEMAIN1_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_WRITECMD */ |
AnnaBridge | 171:3a7713b1edbc | 222 | #define MSC_WRITECMD_ERASEMAIN1_DEFAULT (_MSC_WRITECMD_ERASEMAIN1_DEFAULT << 9) /**< Shifted mode DEFAULT for MSC_WRITECMD */ |
AnnaBridge | 171:3a7713b1edbc | 223 | #define MSC_WRITECMD_CLEARWDATA (0x1UL << 12) /**< Clear WDATA state */ |
AnnaBridge | 171:3a7713b1edbc | 224 | #define _MSC_WRITECMD_CLEARWDATA_SHIFT 12 /**< Shift value for MSC_CLEARWDATA */ |
AnnaBridge | 171:3a7713b1edbc | 225 | #define _MSC_WRITECMD_CLEARWDATA_MASK 0x1000UL /**< Bit mask for MSC_CLEARWDATA */ |
AnnaBridge | 171:3a7713b1edbc | 226 | #define _MSC_WRITECMD_CLEARWDATA_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_WRITECMD */ |
AnnaBridge | 171:3a7713b1edbc | 227 | #define MSC_WRITECMD_CLEARWDATA_DEFAULT (_MSC_WRITECMD_CLEARWDATA_DEFAULT << 12) /**< Shifted mode DEFAULT for MSC_WRITECMD */ |
AnnaBridge | 171:3a7713b1edbc | 228 | |
AnnaBridge | 171:3a7713b1edbc | 229 | /* Bit fields for MSC ADDRB */ |
AnnaBridge | 171:3a7713b1edbc | 230 | #define _MSC_ADDRB_RESETVALUE 0x00000000UL /**< Default value for MSC_ADDRB */ |
AnnaBridge | 171:3a7713b1edbc | 231 | #define _MSC_ADDRB_MASK 0xFFFFFFFFUL /**< Mask for MSC_ADDRB */ |
AnnaBridge | 171:3a7713b1edbc | 232 | #define _MSC_ADDRB_ADDRB_SHIFT 0 /**< Shift value for MSC_ADDRB */ |
AnnaBridge | 171:3a7713b1edbc | 233 | #define _MSC_ADDRB_ADDRB_MASK 0xFFFFFFFFUL /**< Bit mask for MSC_ADDRB */ |
AnnaBridge | 171:3a7713b1edbc | 234 | #define _MSC_ADDRB_ADDRB_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_ADDRB */ |
AnnaBridge | 171:3a7713b1edbc | 235 | #define MSC_ADDRB_ADDRB_DEFAULT (_MSC_ADDRB_ADDRB_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_ADDRB */ |
AnnaBridge | 171:3a7713b1edbc | 236 | |
AnnaBridge | 171:3a7713b1edbc | 237 | /* Bit fields for MSC WDATA */ |
AnnaBridge | 171:3a7713b1edbc | 238 | #define _MSC_WDATA_RESETVALUE 0x00000000UL /**< Default value for MSC_WDATA */ |
AnnaBridge | 171:3a7713b1edbc | 239 | #define _MSC_WDATA_MASK 0xFFFFFFFFUL /**< Mask for MSC_WDATA */ |
AnnaBridge | 171:3a7713b1edbc | 240 | #define _MSC_WDATA_WDATA_SHIFT 0 /**< Shift value for MSC_WDATA */ |
AnnaBridge | 171:3a7713b1edbc | 241 | #define _MSC_WDATA_WDATA_MASK 0xFFFFFFFFUL /**< Bit mask for MSC_WDATA */ |
AnnaBridge | 171:3a7713b1edbc | 242 | #define _MSC_WDATA_WDATA_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_WDATA */ |
AnnaBridge | 171:3a7713b1edbc | 243 | #define MSC_WDATA_WDATA_DEFAULT (_MSC_WDATA_WDATA_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_WDATA */ |
AnnaBridge | 171:3a7713b1edbc | 244 | |
AnnaBridge | 171:3a7713b1edbc | 245 | /* Bit fields for MSC STATUS */ |
AnnaBridge | 171:3a7713b1edbc | 246 | #define _MSC_STATUS_RESETVALUE 0x00000008UL /**< Default value for MSC_STATUS */ |
AnnaBridge | 171:3a7713b1edbc | 247 | #define _MSC_STATUS_MASK 0xFF0000FFUL /**< Mask for MSC_STATUS */ |
AnnaBridge | 171:3a7713b1edbc | 248 | #define MSC_STATUS_BUSY (0x1UL << 0) /**< Erase/Write Busy */ |
AnnaBridge | 171:3a7713b1edbc | 249 | #define _MSC_STATUS_BUSY_SHIFT 0 /**< Shift value for MSC_BUSY */ |
AnnaBridge | 171:3a7713b1edbc | 250 | #define _MSC_STATUS_BUSY_MASK 0x1UL /**< Bit mask for MSC_BUSY */ |
AnnaBridge | 171:3a7713b1edbc | 251 | #define _MSC_STATUS_BUSY_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_STATUS */ |
AnnaBridge | 171:3a7713b1edbc | 252 | #define MSC_STATUS_BUSY_DEFAULT (_MSC_STATUS_BUSY_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_STATUS */ |
AnnaBridge | 171:3a7713b1edbc | 253 | #define MSC_STATUS_LOCKED (0x1UL << 1) /**< Access Locked */ |
AnnaBridge | 171:3a7713b1edbc | 254 | #define _MSC_STATUS_LOCKED_SHIFT 1 /**< Shift value for MSC_LOCKED */ |
AnnaBridge | 171:3a7713b1edbc | 255 | #define _MSC_STATUS_LOCKED_MASK 0x2UL /**< Bit mask for MSC_LOCKED */ |
AnnaBridge | 171:3a7713b1edbc | 256 | #define _MSC_STATUS_LOCKED_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_STATUS */ |
AnnaBridge | 171:3a7713b1edbc | 257 | #define MSC_STATUS_LOCKED_DEFAULT (_MSC_STATUS_LOCKED_DEFAULT << 1) /**< Shifted mode DEFAULT for MSC_STATUS */ |
AnnaBridge | 171:3a7713b1edbc | 258 | #define MSC_STATUS_INVADDR (0x1UL << 2) /**< Invalid Write Address or Erase Page */ |
AnnaBridge | 171:3a7713b1edbc | 259 | #define _MSC_STATUS_INVADDR_SHIFT 2 /**< Shift value for MSC_INVADDR */ |
AnnaBridge | 171:3a7713b1edbc | 260 | #define _MSC_STATUS_INVADDR_MASK 0x4UL /**< Bit mask for MSC_INVADDR */ |
AnnaBridge | 171:3a7713b1edbc | 261 | #define _MSC_STATUS_INVADDR_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_STATUS */ |
AnnaBridge | 171:3a7713b1edbc | 262 | #define MSC_STATUS_INVADDR_DEFAULT (_MSC_STATUS_INVADDR_DEFAULT << 2) /**< Shifted mode DEFAULT for MSC_STATUS */ |
AnnaBridge | 171:3a7713b1edbc | 263 | #define MSC_STATUS_WDATAREADY (0x1UL << 3) /**< WDATA Write Ready */ |
AnnaBridge | 171:3a7713b1edbc | 264 | #define _MSC_STATUS_WDATAREADY_SHIFT 3 /**< Shift value for MSC_WDATAREADY */ |
AnnaBridge | 171:3a7713b1edbc | 265 | #define _MSC_STATUS_WDATAREADY_MASK 0x8UL /**< Bit mask for MSC_WDATAREADY */ |
AnnaBridge | 171:3a7713b1edbc | 266 | #define _MSC_STATUS_WDATAREADY_DEFAULT 0x00000001UL /**< Mode DEFAULT for MSC_STATUS */ |
AnnaBridge | 171:3a7713b1edbc | 267 | #define MSC_STATUS_WDATAREADY_DEFAULT (_MSC_STATUS_WDATAREADY_DEFAULT << 3) /**< Shifted mode DEFAULT for MSC_STATUS */ |
AnnaBridge | 171:3a7713b1edbc | 268 | #define MSC_STATUS_WORDTIMEOUT (0x1UL << 4) /**< Flash Write Word Timeout */ |
AnnaBridge | 171:3a7713b1edbc | 269 | #define _MSC_STATUS_WORDTIMEOUT_SHIFT 4 /**< Shift value for MSC_WORDTIMEOUT */ |
AnnaBridge | 171:3a7713b1edbc | 270 | #define _MSC_STATUS_WORDTIMEOUT_MASK 0x10UL /**< Bit mask for MSC_WORDTIMEOUT */ |
AnnaBridge | 171:3a7713b1edbc | 271 | #define _MSC_STATUS_WORDTIMEOUT_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_STATUS */ |
AnnaBridge | 171:3a7713b1edbc | 272 | #define MSC_STATUS_WORDTIMEOUT_DEFAULT (_MSC_STATUS_WORDTIMEOUT_DEFAULT << 4) /**< Shifted mode DEFAULT for MSC_STATUS */ |
AnnaBridge | 171:3a7713b1edbc | 273 | #define MSC_STATUS_ERASEABORTED (0x1UL << 5) /**< The Current Flash Erase Operation Aborted */ |
AnnaBridge | 171:3a7713b1edbc | 274 | #define _MSC_STATUS_ERASEABORTED_SHIFT 5 /**< Shift value for MSC_ERASEABORTED */ |
AnnaBridge | 171:3a7713b1edbc | 275 | #define _MSC_STATUS_ERASEABORTED_MASK 0x20UL /**< Bit mask for MSC_ERASEABORTED */ |
AnnaBridge | 171:3a7713b1edbc | 276 | #define _MSC_STATUS_ERASEABORTED_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_STATUS */ |
AnnaBridge | 171:3a7713b1edbc | 277 | #define MSC_STATUS_ERASEABORTED_DEFAULT (_MSC_STATUS_ERASEABORTED_DEFAULT << 5) /**< Shifted mode DEFAULT for MSC_STATUS */ |
AnnaBridge | 171:3a7713b1edbc | 278 | #define MSC_STATUS_PCRUNNING (0x1UL << 6) /**< Performance Counters Running */ |
AnnaBridge | 171:3a7713b1edbc | 279 | #define _MSC_STATUS_PCRUNNING_SHIFT 6 /**< Shift value for MSC_PCRUNNING */ |
AnnaBridge | 171:3a7713b1edbc | 280 | #define _MSC_STATUS_PCRUNNING_MASK 0x40UL /**< Bit mask for MSC_PCRUNNING */ |
AnnaBridge | 171:3a7713b1edbc | 281 | #define _MSC_STATUS_PCRUNNING_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_STATUS */ |
AnnaBridge | 171:3a7713b1edbc | 282 | #define MSC_STATUS_PCRUNNING_DEFAULT (_MSC_STATUS_PCRUNNING_DEFAULT << 6) /**< Shifted mode DEFAULT for MSC_STATUS */ |
AnnaBridge | 171:3a7713b1edbc | 283 | #define MSC_STATUS_BANKSWITCHED (0x1UL << 7) /**< BANK SWITCHING STATUS */ |
AnnaBridge | 171:3a7713b1edbc | 284 | #define _MSC_STATUS_BANKSWITCHED_SHIFT 7 /**< Shift value for MSC_BANKSWITCHED */ |
AnnaBridge | 171:3a7713b1edbc | 285 | #define _MSC_STATUS_BANKSWITCHED_MASK 0x80UL /**< Bit mask for MSC_BANKSWITCHED */ |
AnnaBridge | 171:3a7713b1edbc | 286 | #define _MSC_STATUS_BANKSWITCHED_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_STATUS */ |
AnnaBridge | 171:3a7713b1edbc | 287 | #define MSC_STATUS_BANKSWITCHED_DEFAULT (_MSC_STATUS_BANKSWITCHED_DEFAULT << 7) /**< Shifted mode DEFAULT for MSC_STATUS */ |
AnnaBridge | 171:3a7713b1edbc | 288 | #define _MSC_STATUS_WDATAVALID_SHIFT 24 /**< Shift value for MSC_WDATAVALID */ |
AnnaBridge | 171:3a7713b1edbc | 289 | #define _MSC_STATUS_WDATAVALID_MASK 0xF000000UL /**< Bit mask for MSC_WDATAVALID */ |
AnnaBridge | 171:3a7713b1edbc | 290 | #define _MSC_STATUS_WDATAVALID_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_STATUS */ |
AnnaBridge | 171:3a7713b1edbc | 291 | #define MSC_STATUS_WDATAVALID_DEFAULT (_MSC_STATUS_WDATAVALID_DEFAULT << 24) /**< Shifted mode DEFAULT for MSC_STATUS */ |
AnnaBridge | 171:3a7713b1edbc | 292 | #define _MSC_STATUS_PWRUPCKBDFAILCOUNT_SHIFT 28 /**< Shift value for MSC_PWRUPCKBDFAILCOUNT */ |
AnnaBridge | 171:3a7713b1edbc | 293 | #define _MSC_STATUS_PWRUPCKBDFAILCOUNT_MASK 0xF0000000UL /**< Bit mask for MSC_PWRUPCKBDFAILCOUNT */ |
AnnaBridge | 171:3a7713b1edbc | 294 | #define _MSC_STATUS_PWRUPCKBDFAILCOUNT_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_STATUS */ |
AnnaBridge | 171:3a7713b1edbc | 295 | #define MSC_STATUS_PWRUPCKBDFAILCOUNT_DEFAULT (_MSC_STATUS_PWRUPCKBDFAILCOUNT_DEFAULT << 28) /**< Shifted mode DEFAULT for MSC_STATUS */ |
AnnaBridge | 171:3a7713b1edbc | 296 | |
AnnaBridge | 171:3a7713b1edbc | 297 | /* Bit fields for MSC IF */ |
AnnaBridge | 171:3a7713b1edbc | 298 | #define _MSC_IF_RESETVALUE 0x00000000UL /**< Default value for MSC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 299 | #define _MSC_IF_MASK 0x0000017FUL /**< Mask for MSC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 300 | #define MSC_IF_ERASE (0x1UL << 0) /**< Erase Done Interrupt Read Flag */ |
AnnaBridge | 171:3a7713b1edbc | 301 | #define _MSC_IF_ERASE_SHIFT 0 /**< Shift value for MSC_ERASE */ |
AnnaBridge | 171:3a7713b1edbc | 302 | #define _MSC_IF_ERASE_MASK 0x1UL /**< Bit mask for MSC_ERASE */ |
AnnaBridge | 171:3a7713b1edbc | 303 | #define _MSC_IF_ERASE_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 304 | #define MSC_IF_ERASE_DEFAULT (_MSC_IF_ERASE_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 305 | #define MSC_IF_WRITE (0x1UL << 1) /**< Write Done Interrupt Read Flag */ |
AnnaBridge | 171:3a7713b1edbc | 306 | #define _MSC_IF_WRITE_SHIFT 1 /**< Shift value for MSC_WRITE */ |
AnnaBridge | 171:3a7713b1edbc | 307 | #define _MSC_IF_WRITE_MASK 0x2UL /**< Bit mask for MSC_WRITE */ |
AnnaBridge | 171:3a7713b1edbc | 308 | #define _MSC_IF_WRITE_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 309 | #define MSC_IF_WRITE_DEFAULT (_MSC_IF_WRITE_DEFAULT << 1) /**< Shifted mode DEFAULT for MSC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 310 | #define MSC_IF_CHOF (0x1UL << 2) /**< Cache Hits Overflow Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 311 | #define _MSC_IF_CHOF_SHIFT 2 /**< Shift value for MSC_CHOF */ |
AnnaBridge | 171:3a7713b1edbc | 312 | #define _MSC_IF_CHOF_MASK 0x4UL /**< Bit mask for MSC_CHOF */ |
AnnaBridge | 171:3a7713b1edbc | 313 | #define _MSC_IF_CHOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 314 | #define MSC_IF_CHOF_DEFAULT (_MSC_IF_CHOF_DEFAULT << 2) /**< Shifted mode DEFAULT for MSC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 315 | #define MSC_IF_CMOF (0x1UL << 3) /**< Cache Misses Overflow Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 316 | #define _MSC_IF_CMOF_SHIFT 3 /**< Shift value for MSC_CMOF */ |
AnnaBridge | 171:3a7713b1edbc | 317 | #define _MSC_IF_CMOF_MASK 0x8UL /**< Bit mask for MSC_CMOF */ |
AnnaBridge | 171:3a7713b1edbc | 318 | #define _MSC_IF_CMOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 319 | #define MSC_IF_CMOF_DEFAULT (_MSC_IF_CMOF_DEFAULT << 3) /**< Shifted mode DEFAULT for MSC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 320 | #define MSC_IF_PWRUPF (0x1UL << 4) /**< Flash Power Up Sequence Complete Flag */ |
AnnaBridge | 171:3a7713b1edbc | 321 | #define _MSC_IF_PWRUPF_SHIFT 4 /**< Shift value for MSC_PWRUPF */ |
AnnaBridge | 171:3a7713b1edbc | 322 | #define _MSC_IF_PWRUPF_MASK 0x10UL /**< Bit mask for MSC_PWRUPF */ |
AnnaBridge | 171:3a7713b1edbc | 323 | #define _MSC_IF_PWRUPF_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 324 | #define MSC_IF_PWRUPF_DEFAULT (_MSC_IF_PWRUPF_DEFAULT << 4) /**< Shifted mode DEFAULT for MSC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 325 | #define MSC_IF_ICACHERR (0x1UL << 5) /**< iCache RAM Parity Error Flag */ |
AnnaBridge | 171:3a7713b1edbc | 326 | #define _MSC_IF_ICACHERR_SHIFT 5 /**< Shift value for MSC_ICACHERR */ |
AnnaBridge | 171:3a7713b1edbc | 327 | #define _MSC_IF_ICACHERR_MASK 0x20UL /**< Bit mask for MSC_ICACHERR */ |
AnnaBridge | 171:3a7713b1edbc | 328 | #define _MSC_IF_ICACHERR_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 329 | #define MSC_IF_ICACHERR_DEFAULT (_MSC_IF_ICACHERR_DEFAULT << 5) /**< Shifted mode DEFAULT for MSC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 330 | #define MSC_IF_WDATAOV (0x1UL << 6) /**< Flash controller write buffer overflow */ |
AnnaBridge | 171:3a7713b1edbc | 331 | #define _MSC_IF_WDATAOV_SHIFT 6 /**< Shift value for MSC_WDATAOV */ |
AnnaBridge | 171:3a7713b1edbc | 332 | #define _MSC_IF_WDATAOV_MASK 0x40UL /**< Bit mask for MSC_WDATAOV */ |
AnnaBridge | 171:3a7713b1edbc | 333 | #define _MSC_IF_WDATAOV_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 334 | #define MSC_IF_WDATAOV_DEFAULT (_MSC_IF_WDATAOV_DEFAULT << 6) /**< Shifted mode DEFAULT for MSC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 335 | #define MSC_IF_LVEWRITE (0x1UL << 8) /**< Flash LVE Write Error Flag */ |
AnnaBridge | 171:3a7713b1edbc | 336 | #define _MSC_IF_LVEWRITE_SHIFT 8 /**< Shift value for MSC_LVEWRITE */ |
AnnaBridge | 171:3a7713b1edbc | 337 | #define _MSC_IF_LVEWRITE_MASK 0x100UL /**< Bit mask for MSC_LVEWRITE */ |
AnnaBridge | 171:3a7713b1edbc | 338 | #define _MSC_IF_LVEWRITE_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 339 | #define MSC_IF_LVEWRITE_DEFAULT (_MSC_IF_LVEWRITE_DEFAULT << 8) /**< Shifted mode DEFAULT for MSC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 340 | |
AnnaBridge | 171:3a7713b1edbc | 341 | /* Bit fields for MSC IFS */ |
AnnaBridge | 171:3a7713b1edbc | 342 | #define _MSC_IFS_RESETVALUE 0x00000000UL /**< Default value for MSC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 343 | #define _MSC_IFS_MASK 0x0000017FUL /**< Mask for MSC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 344 | #define MSC_IFS_ERASE (0x1UL << 0) /**< Set ERASE Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 345 | #define _MSC_IFS_ERASE_SHIFT 0 /**< Shift value for MSC_ERASE */ |
AnnaBridge | 171:3a7713b1edbc | 346 | #define _MSC_IFS_ERASE_MASK 0x1UL /**< Bit mask for MSC_ERASE */ |
AnnaBridge | 171:3a7713b1edbc | 347 | #define _MSC_IFS_ERASE_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 348 | #define MSC_IFS_ERASE_DEFAULT (_MSC_IFS_ERASE_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 349 | #define MSC_IFS_WRITE (0x1UL << 1) /**< Set WRITE Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 350 | #define _MSC_IFS_WRITE_SHIFT 1 /**< Shift value for MSC_WRITE */ |
AnnaBridge | 171:3a7713b1edbc | 351 | #define _MSC_IFS_WRITE_MASK 0x2UL /**< Bit mask for MSC_WRITE */ |
AnnaBridge | 171:3a7713b1edbc | 352 | #define _MSC_IFS_WRITE_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 353 | #define MSC_IFS_WRITE_DEFAULT (_MSC_IFS_WRITE_DEFAULT << 1) /**< Shifted mode DEFAULT for MSC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 354 | #define MSC_IFS_CHOF (0x1UL << 2) /**< Set CHOF Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 355 | #define _MSC_IFS_CHOF_SHIFT 2 /**< Shift value for MSC_CHOF */ |
AnnaBridge | 171:3a7713b1edbc | 356 | #define _MSC_IFS_CHOF_MASK 0x4UL /**< Bit mask for MSC_CHOF */ |
AnnaBridge | 171:3a7713b1edbc | 357 | #define _MSC_IFS_CHOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 358 | #define MSC_IFS_CHOF_DEFAULT (_MSC_IFS_CHOF_DEFAULT << 2) /**< Shifted mode DEFAULT for MSC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 359 | #define MSC_IFS_CMOF (0x1UL << 3) /**< Set CMOF Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 360 | #define _MSC_IFS_CMOF_SHIFT 3 /**< Shift value for MSC_CMOF */ |
AnnaBridge | 171:3a7713b1edbc | 361 | #define _MSC_IFS_CMOF_MASK 0x8UL /**< Bit mask for MSC_CMOF */ |
AnnaBridge | 171:3a7713b1edbc | 362 | #define _MSC_IFS_CMOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 363 | #define MSC_IFS_CMOF_DEFAULT (_MSC_IFS_CMOF_DEFAULT << 3) /**< Shifted mode DEFAULT for MSC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 364 | #define MSC_IFS_PWRUPF (0x1UL << 4) /**< Set PWRUPF Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 365 | #define _MSC_IFS_PWRUPF_SHIFT 4 /**< Shift value for MSC_PWRUPF */ |
AnnaBridge | 171:3a7713b1edbc | 366 | #define _MSC_IFS_PWRUPF_MASK 0x10UL /**< Bit mask for MSC_PWRUPF */ |
AnnaBridge | 171:3a7713b1edbc | 367 | #define _MSC_IFS_PWRUPF_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 368 | #define MSC_IFS_PWRUPF_DEFAULT (_MSC_IFS_PWRUPF_DEFAULT << 4) /**< Shifted mode DEFAULT for MSC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 369 | #define MSC_IFS_ICACHERR (0x1UL << 5) /**< Set ICACHERR Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 370 | #define _MSC_IFS_ICACHERR_SHIFT 5 /**< Shift value for MSC_ICACHERR */ |
AnnaBridge | 171:3a7713b1edbc | 371 | #define _MSC_IFS_ICACHERR_MASK 0x20UL /**< Bit mask for MSC_ICACHERR */ |
AnnaBridge | 171:3a7713b1edbc | 372 | #define _MSC_IFS_ICACHERR_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 373 | #define MSC_IFS_ICACHERR_DEFAULT (_MSC_IFS_ICACHERR_DEFAULT << 5) /**< Shifted mode DEFAULT for MSC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 374 | #define MSC_IFS_WDATAOV (0x1UL << 6) /**< Set WDATAOV Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 375 | #define _MSC_IFS_WDATAOV_SHIFT 6 /**< Shift value for MSC_WDATAOV */ |
AnnaBridge | 171:3a7713b1edbc | 376 | #define _MSC_IFS_WDATAOV_MASK 0x40UL /**< Bit mask for MSC_WDATAOV */ |
AnnaBridge | 171:3a7713b1edbc | 377 | #define _MSC_IFS_WDATAOV_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 378 | #define MSC_IFS_WDATAOV_DEFAULT (_MSC_IFS_WDATAOV_DEFAULT << 6) /**< Shifted mode DEFAULT for MSC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 379 | #define MSC_IFS_LVEWRITE (0x1UL << 8) /**< Set LVEWRITE Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 380 | #define _MSC_IFS_LVEWRITE_SHIFT 8 /**< Shift value for MSC_LVEWRITE */ |
AnnaBridge | 171:3a7713b1edbc | 381 | #define _MSC_IFS_LVEWRITE_MASK 0x100UL /**< Bit mask for MSC_LVEWRITE */ |
AnnaBridge | 171:3a7713b1edbc | 382 | #define _MSC_IFS_LVEWRITE_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 383 | #define MSC_IFS_LVEWRITE_DEFAULT (_MSC_IFS_LVEWRITE_DEFAULT << 8) /**< Shifted mode DEFAULT for MSC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 384 | |
AnnaBridge | 171:3a7713b1edbc | 385 | /* Bit fields for MSC IFC */ |
AnnaBridge | 171:3a7713b1edbc | 386 | #define _MSC_IFC_RESETVALUE 0x00000000UL /**< Default value for MSC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 387 | #define _MSC_IFC_MASK 0x0000017FUL /**< Mask for MSC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 388 | #define MSC_IFC_ERASE (0x1UL << 0) /**< Clear ERASE Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 389 | #define _MSC_IFC_ERASE_SHIFT 0 /**< Shift value for MSC_ERASE */ |
AnnaBridge | 171:3a7713b1edbc | 390 | #define _MSC_IFC_ERASE_MASK 0x1UL /**< Bit mask for MSC_ERASE */ |
AnnaBridge | 171:3a7713b1edbc | 391 | #define _MSC_IFC_ERASE_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 392 | #define MSC_IFC_ERASE_DEFAULT (_MSC_IFC_ERASE_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 393 | #define MSC_IFC_WRITE (0x1UL << 1) /**< Clear WRITE Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 394 | #define _MSC_IFC_WRITE_SHIFT 1 /**< Shift value for MSC_WRITE */ |
AnnaBridge | 171:3a7713b1edbc | 395 | #define _MSC_IFC_WRITE_MASK 0x2UL /**< Bit mask for MSC_WRITE */ |
AnnaBridge | 171:3a7713b1edbc | 396 | #define _MSC_IFC_WRITE_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 397 | #define MSC_IFC_WRITE_DEFAULT (_MSC_IFC_WRITE_DEFAULT << 1) /**< Shifted mode DEFAULT for MSC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 398 | #define MSC_IFC_CHOF (0x1UL << 2) /**< Clear CHOF Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 399 | #define _MSC_IFC_CHOF_SHIFT 2 /**< Shift value for MSC_CHOF */ |
AnnaBridge | 171:3a7713b1edbc | 400 | #define _MSC_IFC_CHOF_MASK 0x4UL /**< Bit mask for MSC_CHOF */ |
AnnaBridge | 171:3a7713b1edbc | 401 | #define _MSC_IFC_CHOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 402 | #define MSC_IFC_CHOF_DEFAULT (_MSC_IFC_CHOF_DEFAULT << 2) /**< Shifted mode DEFAULT for MSC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 403 | #define MSC_IFC_CMOF (0x1UL << 3) /**< Clear CMOF Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 404 | #define _MSC_IFC_CMOF_SHIFT 3 /**< Shift value for MSC_CMOF */ |
AnnaBridge | 171:3a7713b1edbc | 405 | #define _MSC_IFC_CMOF_MASK 0x8UL /**< Bit mask for MSC_CMOF */ |
AnnaBridge | 171:3a7713b1edbc | 406 | #define _MSC_IFC_CMOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 407 | #define MSC_IFC_CMOF_DEFAULT (_MSC_IFC_CMOF_DEFAULT << 3) /**< Shifted mode DEFAULT for MSC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 408 | #define MSC_IFC_PWRUPF (0x1UL << 4) /**< Clear PWRUPF Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 409 | #define _MSC_IFC_PWRUPF_SHIFT 4 /**< Shift value for MSC_PWRUPF */ |
AnnaBridge | 171:3a7713b1edbc | 410 | #define _MSC_IFC_PWRUPF_MASK 0x10UL /**< Bit mask for MSC_PWRUPF */ |
AnnaBridge | 171:3a7713b1edbc | 411 | #define _MSC_IFC_PWRUPF_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 412 | #define MSC_IFC_PWRUPF_DEFAULT (_MSC_IFC_PWRUPF_DEFAULT << 4) /**< Shifted mode DEFAULT for MSC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 413 | #define MSC_IFC_ICACHERR (0x1UL << 5) /**< Clear ICACHERR Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 414 | #define _MSC_IFC_ICACHERR_SHIFT 5 /**< Shift value for MSC_ICACHERR */ |
AnnaBridge | 171:3a7713b1edbc | 415 | #define _MSC_IFC_ICACHERR_MASK 0x20UL /**< Bit mask for MSC_ICACHERR */ |
AnnaBridge | 171:3a7713b1edbc | 416 | #define _MSC_IFC_ICACHERR_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 417 | #define MSC_IFC_ICACHERR_DEFAULT (_MSC_IFC_ICACHERR_DEFAULT << 5) /**< Shifted mode DEFAULT for MSC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 418 | #define MSC_IFC_WDATAOV (0x1UL << 6) /**< Clear WDATAOV Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 419 | #define _MSC_IFC_WDATAOV_SHIFT 6 /**< Shift value for MSC_WDATAOV */ |
AnnaBridge | 171:3a7713b1edbc | 420 | #define _MSC_IFC_WDATAOV_MASK 0x40UL /**< Bit mask for MSC_WDATAOV */ |
AnnaBridge | 171:3a7713b1edbc | 421 | #define _MSC_IFC_WDATAOV_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 422 | #define MSC_IFC_WDATAOV_DEFAULT (_MSC_IFC_WDATAOV_DEFAULT << 6) /**< Shifted mode DEFAULT for MSC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 423 | #define MSC_IFC_LVEWRITE (0x1UL << 8) /**< Clear LVEWRITE Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 424 | #define _MSC_IFC_LVEWRITE_SHIFT 8 /**< Shift value for MSC_LVEWRITE */ |
AnnaBridge | 171:3a7713b1edbc | 425 | #define _MSC_IFC_LVEWRITE_MASK 0x100UL /**< Bit mask for MSC_LVEWRITE */ |
AnnaBridge | 171:3a7713b1edbc | 426 | #define _MSC_IFC_LVEWRITE_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 427 | #define MSC_IFC_LVEWRITE_DEFAULT (_MSC_IFC_LVEWRITE_DEFAULT << 8) /**< Shifted mode DEFAULT for MSC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 428 | |
AnnaBridge | 171:3a7713b1edbc | 429 | /* Bit fields for MSC IEN */ |
AnnaBridge | 171:3a7713b1edbc | 430 | #define _MSC_IEN_RESETVALUE 0x00000000UL /**< Default value for MSC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 431 | #define _MSC_IEN_MASK 0x0000017FUL /**< Mask for MSC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 432 | #define MSC_IEN_ERASE (0x1UL << 0) /**< ERASE Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 433 | #define _MSC_IEN_ERASE_SHIFT 0 /**< Shift value for MSC_ERASE */ |
AnnaBridge | 171:3a7713b1edbc | 434 | #define _MSC_IEN_ERASE_MASK 0x1UL /**< Bit mask for MSC_ERASE */ |
AnnaBridge | 171:3a7713b1edbc | 435 | #define _MSC_IEN_ERASE_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 436 | #define MSC_IEN_ERASE_DEFAULT (_MSC_IEN_ERASE_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 437 | #define MSC_IEN_WRITE (0x1UL << 1) /**< WRITE Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 438 | #define _MSC_IEN_WRITE_SHIFT 1 /**< Shift value for MSC_WRITE */ |
AnnaBridge | 171:3a7713b1edbc | 439 | #define _MSC_IEN_WRITE_MASK 0x2UL /**< Bit mask for MSC_WRITE */ |
AnnaBridge | 171:3a7713b1edbc | 440 | #define _MSC_IEN_WRITE_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 441 | #define MSC_IEN_WRITE_DEFAULT (_MSC_IEN_WRITE_DEFAULT << 1) /**< Shifted mode DEFAULT for MSC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 442 | #define MSC_IEN_CHOF (0x1UL << 2) /**< CHOF Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 443 | #define _MSC_IEN_CHOF_SHIFT 2 /**< Shift value for MSC_CHOF */ |
AnnaBridge | 171:3a7713b1edbc | 444 | #define _MSC_IEN_CHOF_MASK 0x4UL /**< Bit mask for MSC_CHOF */ |
AnnaBridge | 171:3a7713b1edbc | 445 | #define _MSC_IEN_CHOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 446 | #define MSC_IEN_CHOF_DEFAULT (_MSC_IEN_CHOF_DEFAULT << 2) /**< Shifted mode DEFAULT for MSC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 447 | #define MSC_IEN_CMOF (0x1UL << 3) /**< CMOF Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 448 | #define _MSC_IEN_CMOF_SHIFT 3 /**< Shift value for MSC_CMOF */ |
AnnaBridge | 171:3a7713b1edbc | 449 | #define _MSC_IEN_CMOF_MASK 0x8UL /**< Bit mask for MSC_CMOF */ |
AnnaBridge | 171:3a7713b1edbc | 450 | #define _MSC_IEN_CMOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 451 | #define MSC_IEN_CMOF_DEFAULT (_MSC_IEN_CMOF_DEFAULT << 3) /**< Shifted mode DEFAULT for MSC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 452 | #define MSC_IEN_PWRUPF (0x1UL << 4) /**< PWRUPF Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 453 | #define _MSC_IEN_PWRUPF_SHIFT 4 /**< Shift value for MSC_PWRUPF */ |
AnnaBridge | 171:3a7713b1edbc | 454 | #define _MSC_IEN_PWRUPF_MASK 0x10UL /**< Bit mask for MSC_PWRUPF */ |
AnnaBridge | 171:3a7713b1edbc | 455 | #define _MSC_IEN_PWRUPF_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 456 | #define MSC_IEN_PWRUPF_DEFAULT (_MSC_IEN_PWRUPF_DEFAULT << 4) /**< Shifted mode DEFAULT for MSC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 457 | #define MSC_IEN_ICACHERR (0x1UL << 5) /**< ICACHERR Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 458 | #define _MSC_IEN_ICACHERR_SHIFT 5 /**< Shift value for MSC_ICACHERR */ |
AnnaBridge | 171:3a7713b1edbc | 459 | #define _MSC_IEN_ICACHERR_MASK 0x20UL /**< Bit mask for MSC_ICACHERR */ |
AnnaBridge | 171:3a7713b1edbc | 460 | #define _MSC_IEN_ICACHERR_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 461 | #define MSC_IEN_ICACHERR_DEFAULT (_MSC_IEN_ICACHERR_DEFAULT << 5) /**< Shifted mode DEFAULT for MSC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 462 | #define MSC_IEN_WDATAOV (0x1UL << 6) /**< WDATAOV Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 463 | #define _MSC_IEN_WDATAOV_SHIFT 6 /**< Shift value for MSC_WDATAOV */ |
AnnaBridge | 171:3a7713b1edbc | 464 | #define _MSC_IEN_WDATAOV_MASK 0x40UL /**< Bit mask for MSC_WDATAOV */ |
AnnaBridge | 171:3a7713b1edbc | 465 | #define _MSC_IEN_WDATAOV_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 466 | #define MSC_IEN_WDATAOV_DEFAULT (_MSC_IEN_WDATAOV_DEFAULT << 6) /**< Shifted mode DEFAULT for MSC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 467 | #define MSC_IEN_LVEWRITE (0x1UL << 8) /**< LVEWRITE Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 468 | #define _MSC_IEN_LVEWRITE_SHIFT 8 /**< Shift value for MSC_LVEWRITE */ |
AnnaBridge | 171:3a7713b1edbc | 469 | #define _MSC_IEN_LVEWRITE_MASK 0x100UL /**< Bit mask for MSC_LVEWRITE */ |
AnnaBridge | 171:3a7713b1edbc | 470 | #define _MSC_IEN_LVEWRITE_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 471 | #define MSC_IEN_LVEWRITE_DEFAULT (_MSC_IEN_LVEWRITE_DEFAULT << 8) /**< Shifted mode DEFAULT for MSC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 472 | |
AnnaBridge | 171:3a7713b1edbc | 473 | /* Bit fields for MSC LOCK */ |
AnnaBridge | 171:3a7713b1edbc | 474 | #define _MSC_LOCK_RESETVALUE 0x00000000UL /**< Default value for MSC_LOCK */ |
AnnaBridge | 171:3a7713b1edbc | 475 | #define _MSC_LOCK_MASK 0x0000FFFFUL /**< Mask for MSC_LOCK */ |
AnnaBridge | 171:3a7713b1edbc | 476 | #define _MSC_LOCK_LOCKKEY_SHIFT 0 /**< Shift value for MSC_LOCKKEY */ |
AnnaBridge | 171:3a7713b1edbc | 477 | #define _MSC_LOCK_LOCKKEY_MASK 0xFFFFUL /**< Bit mask for MSC_LOCKKEY */ |
AnnaBridge | 171:3a7713b1edbc | 478 | #define _MSC_LOCK_LOCKKEY_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_LOCK */ |
AnnaBridge | 171:3a7713b1edbc | 479 | #define _MSC_LOCK_LOCKKEY_LOCK 0x00000000UL /**< Mode LOCK for MSC_LOCK */ |
AnnaBridge | 171:3a7713b1edbc | 480 | #define _MSC_LOCK_LOCKKEY_UNLOCKED 0x00000000UL /**< Mode UNLOCKED for MSC_LOCK */ |
AnnaBridge | 171:3a7713b1edbc | 481 | #define _MSC_LOCK_LOCKKEY_LOCKED 0x00000001UL /**< Mode LOCKED for MSC_LOCK */ |
AnnaBridge | 171:3a7713b1edbc | 482 | #define _MSC_LOCK_LOCKKEY_UNLOCK 0x00001B71UL /**< Mode UNLOCK for MSC_LOCK */ |
AnnaBridge | 171:3a7713b1edbc | 483 | #define MSC_LOCK_LOCKKEY_DEFAULT (_MSC_LOCK_LOCKKEY_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_LOCK */ |
AnnaBridge | 171:3a7713b1edbc | 484 | #define MSC_LOCK_LOCKKEY_LOCK (_MSC_LOCK_LOCKKEY_LOCK << 0) /**< Shifted mode LOCK for MSC_LOCK */ |
AnnaBridge | 171:3a7713b1edbc | 485 | #define MSC_LOCK_LOCKKEY_UNLOCKED (_MSC_LOCK_LOCKKEY_UNLOCKED << 0) /**< Shifted mode UNLOCKED for MSC_LOCK */ |
AnnaBridge | 171:3a7713b1edbc | 486 | #define MSC_LOCK_LOCKKEY_LOCKED (_MSC_LOCK_LOCKKEY_LOCKED << 0) /**< Shifted mode LOCKED for MSC_LOCK */ |
AnnaBridge | 171:3a7713b1edbc | 487 | #define MSC_LOCK_LOCKKEY_UNLOCK (_MSC_LOCK_LOCKKEY_UNLOCK << 0) /**< Shifted mode UNLOCK for MSC_LOCK */ |
AnnaBridge | 171:3a7713b1edbc | 488 | |
AnnaBridge | 171:3a7713b1edbc | 489 | /* Bit fields for MSC CACHECMD */ |
AnnaBridge | 171:3a7713b1edbc | 490 | #define _MSC_CACHECMD_RESETVALUE 0x00000000UL /**< Default value for MSC_CACHECMD */ |
AnnaBridge | 171:3a7713b1edbc | 491 | #define _MSC_CACHECMD_MASK 0x00000007UL /**< Mask for MSC_CACHECMD */ |
AnnaBridge | 171:3a7713b1edbc | 492 | #define MSC_CACHECMD_INVCACHE (0x1UL << 0) /**< Invalidate Instruction Cache */ |
AnnaBridge | 171:3a7713b1edbc | 493 | #define _MSC_CACHECMD_INVCACHE_SHIFT 0 /**< Shift value for MSC_INVCACHE */ |
AnnaBridge | 171:3a7713b1edbc | 494 | #define _MSC_CACHECMD_INVCACHE_MASK 0x1UL /**< Bit mask for MSC_INVCACHE */ |
AnnaBridge | 171:3a7713b1edbc | 495 | #define _MSC_CACHECMD_INVCACHE_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_CACHECMD */ |
AnnaBridge | 171:3a7713b1edbc | 496 | #define MSC_CACHECMD_INVCACHE_DEFAULT (_MSC_CACHECMD_INVCACHE_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_CACHECMD */ |
AnnaBridge | 171:3a7713b1edbc | 497 | #define MSC_CACHECMD_STARTPC (0x1UL << 1) /**< Start Performance Counters */ |
AnnaBridge | 171:3a7713b1edbc | 498 | #define _MSC_CACHECMD_STARTPC_SHIFT 1 /**< Shift value for MSC_STARTPC */ |
AnnaBridge | 171:3a7713b1edbc | 499 | #define _MSC_CACHECMD_STARTPC_MASK 0x2UL /**< Bit mask for MSC_STARTPC */ |
AnnaBridge | 171:3a7713b1edbc | 500 | #define _MSC_CACHECMD_STARTPC_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_CACHECMD */ |
AnnaBridge | 171:3a7713b1edbc | 501 | #define MSC_CACHECMD_STARTPC_DEFAULT (_MSC_CACHECMD_STARTPC_DEFAULT << 1) /**< Shifted mode DEFAULT for MSC_CACHECMD */ |
AnnaBridge | 171:3a7713b1edbc | 502 | #define MSC_CACHECMD_STOPPC (0x1UL << 2) /**< Stop Performance Counters */ |
AnnaBridge | 171:3a7713b1edbc | 503 | #define _MSC_CACHECMD_STOPPC_SHIFT 2 /**< Shift value for MSC_STOPPC */ |
AnnaBridge | 171:3a7713b1edbc | 504 | #define _MSC_CACHECMD_STOPPC_MASK 0x4UL /**< Bit mask for MSC_STOPPC */ |
AnnaBridge | 171:3a7713b1edbc | 505 | #define _MSC_CACHECMD_STOPPC_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_CACHECMD */ |
AnnaBridge | 171:3a7713b1edbc | 506 | #define MSC_CACHECMD_STOPPC_DEFAULT (_MSC_CACHECMD_STOPPC_DEFAULT << 2) /**< Shifted mode DEFAULT for MSC_CACHECMD */ |
AnnaBridge | 171:3a7713b1edbc | 507 | |
AnnaBridge | 171:3a7713b1edbc | 508 | /* Bit fields for MSC CACHEHITS */ |
AnnaBridge | 171:3a7713b1edbc | 509 | #define _MSC_CACHEHITS_RESETVALUE 0x00000000UL /**< Default value for MSC_CACHEHITS */ |
AnnaBridge | 171:3a7713b1edbc | 510 | #define _MSC_CACHEHITS_MASK 0x000FFFFFUL /**< Mask for MSC_CACHEHITS */ |
AnnaBridge | 171:3a7713b1edbc | 511 | #define _MSC_CACHEHITS_CACHEHITS_SHIFT 0 /**< Shift value for MSC_CACHEHITS */ |
AnnaBridge | 171:3a7713b1edbc | 512 | #define _MSC_CACHEHITS_CACHEHITS_MASK 0xFFFFFUL /**< Bit mask for MSC_CACHEHITS */ |
AnnaBridge | 171:3a7713b1edbc | 513 | #define _MSC_CACHEHITS_CACHEHITS_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_CACHEHITS */ |
AnnaBridge | 171:3a7713b1edbc | 514 | #define MSC_CACHEHITS_CACHEHITS_DEFAULT (_MSC_CACHEHITS_CACHEHITS_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_CACHEHITS */ |
AnnaBridge | 171:3a7713b1edbc | 515 | |
AnnaBridge | 171:3a7713b1edbc | 516 | /* Bit fields for MSC CACHEMISSES */ |
AnnaBridge | 171:3a7713b1edbc | 517 | #define _MSC_CACHEMISSES_RESETVALUE 0x00000000UL /**< Default value for MSC_CACHEMISSES */ |
AnnaBridge | 171:3a7713b1edbc | 518 | #define _MSC_CACHEMISSES_MASK 0x000FFFFFUL /**< Mask for MSC_CACHEMISSES */ |
AnnaBridge | 171:3a7713b1edbc | 519 | #define _MSC_CACHEMISSES_CACHEMISSES_SHIFT 0 /**< Shift value for MSC_CACHEMISSES */ |
AnnaBridge | 171:3a7713b1edbc | 520 | #define _MSC_CACHEMISSES_CACHEMISSES_MASK 0xFFFFFUL /**< Bit mask for MSC_CACHEMISSES */ |
AnnaBridge | 171:3a7713b1edbc | 521 | #define _MSC_CACHEMISSES_CACHEMISSES_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_CACHEMISSES */ |
AnnaBridge | 171:3a7713b1edbc | 522 | #define MSC_CACHEMISSES_CACHEMISSES_DEFAULT (_MSC_CACHEMISSES_CACHEMISSES_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_CACHEMISSES */ |
AnnaBridge | 171:3a7713b1edbc | 523 | |
AnnaBridge | 171:3a7713b1edbc | 524 | /* Bit fields for MSC MASSLOCK */ |
AnnaBridge | 171:3a7713b1edbc | 525 | #define _MSC_MASSLOCK_RESETVALUE 0x00000001UL /**< Default value for MSC_MASSLOCK */ |
AnnaBridge | 171:3a7713b1edbc | 526 | #define _MSC_MASSLOCK_MASK 0x0000FFFFUL /**< Mask for MSC_MASSLOCK */ |
AnnaBridge | 171:3a7713b1edbc | 527 | #define _MSC_MASSLOCK_LOCKKEY_SHIFT 0 /**< Shift value for MSC_LOCKKEY */ |
AnnaBridge | 171:3a7713b1edbc | 528 | #define _MSC_MASSLOCK_LOCKKEY_MASK 0xFFFFUL /**< Bit mask for MSC_LOCKKEY */ |
AnnaBridge | 171:3a7713b1edbc | 529 | #define _MSC_MASSLOCK_LOCKKEY_LOCK 0x00000000UL /**< Mode LOCK for MSC_MASSLOCK */ |
AnnaBridge | 171:3a7713b1edbc | 530 | #define _MSC_MASSLOCK_LOCKKEY_UNLOCKED 0x00000000UL /**< Mode UNLOCKED for MSC_MASSLOCK */ |
AnnaBridge | 171:3a7713b1edbc | 531 | #define _MSC_MASSLOCK_LOCKKEY_DEFAULT 0x00000001UL /**< Mode DEFAULT for MSC_MASSLOCK */ |
AnnaBridge | 171:3a7713b1edbc | 532 | #define _MSC_MASSLOCK_LOCKKEY_LOCKED 0x00000001UL /**< Mode LOCKED for MSC_MASSLOCK */ |
AnnaBridge | 171:3a7713b1edbc | 533 | #define _MSC_MASSLOCK_LOCKKEY_UNLOCK 0x0000631AUL /**< Mode UNLOCK for MSC_MASSLOCK */ |
AnnaBridge | 171:3a7713b1edbc | 534 | #define MSC_MASSLOCK_LOCKKEY_LOCK (_MSC_MASSLOCK_LOCKKEY_LOCK << 0) /**< Shifted mode LOCK for MSC_MASSLOCK */ |
AnnaBridge | 171:3a7713b1edbc | 535 | #define MSC_MASSLOCK_LOCKKEY_UNLOCKED (_MSC_MASSLOCK_LOCKKEY_UNLOCKED << 0) /**< Shifted mode UNLOCKED for MSC_MASSLOCK */ |
AnnaBridge | 171:3a7713b1edbc | 536 | #define MSC_MASSLOCK_LOCKKEY_DEFAULT (_MSC_MASSLOCK_LOCKKEY_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_MASSLOCK */ |
AnnaBridge | 171:3a7713b1edbc | 537 | #define MSC_MASSLOCK_LOCKKEY_LOCKED (_MSC_MASSLOCK_LOCKKEY_LOCKED << 0) /**< Shifted mode LOCKED for MSC_MASSLOCK */ |
AnnaBridge | 171:3a7713b1edbc | 538 | #define MSC_MASSLOCK_LOCKKEY_UNLOCK (_MSC_MASSLOCK_LOCKKEY_UNLOCK << 0) /**< Shifted mode UNLOCK for MSC_MASSLOCK */ |
AnnaBridge | 171:3a7713b1edbc | 539 | |
AnnaBridge | 171:3a7713b1edbc | 540 | /* Bit fields for MSC STARTUP */ |
AnnaBridge | 171:3a7713b1edbc | 541 | #define _MSC_STARTUP_RESETVALUE 0x1300104DUL /**< Default value for MSC_STARTUP */ |
AnnaBridge | 171:3a7713b1edbc | 542 | #define _MSC_STARTUP_MASK 0x773FF3FFUL /**< Mask for MSC_STARTUP */ |
AnnaBridge | 171:3a7713b1edbc | 543 | #define _MSC_STARTUP_STDLY0_SHIFT 0 /**< Shift value for MSC_STDLY0 */ |
AnnaBridge | 171:3a7713b1edbc | 544 | #define _MSC_STARTUP_STDLY0_MASK 0x3FFUL /**< Bit mask for MSC_STDLY0 */ |
AnnaBridge | 171:3a7713b1edbc | 545 | #define _MSC_STARTUP_STDLY0_DEFAULT 0x0000004DUL /**< Mode DEFAULT for MSC_STARTUP */ |
AnnaBridge | 171:3a7713b1edbc | 546 | #define MSC_STARTUP_STDLY0_DEFAULT (_MSC_STARTUP_STDLY0_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_STARTUP */ |
AnnaBridge | 171:3a7713b1edbc | 547 | #define _MSC_STARTUP_STDLY1_SHIFT 12 /**< Shift value for MSC_STDLY1 */ |
AnnaBridge | 171:3a7713b1edbc | 548 | #define _MSC_STARTUP_STDLY1_MASK 0x3FF000UL /**< Bit mask for MSC_STDLY1 */ |
AnnaBridge | 171:3a7713b1edbc | 549 | #define _MSC_STARTUP_STDLY1_DEFAULT 0x00000001UL /**< Mode DEFAULT for MSC_STARTUP */ |
AnnaBridge | 171:3a7713b1edbc | 550 | #define MSC_STARTUP_STDLY1_DEFAULT (_MSC_STARTUP_STDLY1_DEFAULT << 12) /**< Shifted mode DEFAULT for MSC_STARTUP */ |
AnnaBridge | 171:3a7713b1edbc | 551 | #define MSC_STARTUP_ASTWAIT (0x1UL << 24) /**< Active Startup Wait */ |
AnnaBridge | 171:3a7713b1edbc | 552 | #define _MSC_STARTUP_ASTWAIT_SHIFT 24 /**< Shift value for MSC_ASTWAIT */ |
AnnaBridge | 171:3a7713b1edbc | 553 | #define _MSC_STARTUP_ASTWAIT_MASK 0x1000000UL /**< Bit mask for MSC_ASTWAIT */ |
AnnaBridge | 171:3a7713b1edbc | 554 | #define _MSC_STARTUP_ASTWAIT_DEFAULT 0x00000001UL /**< Mode DEFAULT for MSC_STARTUP */ |
AnnaBridge | 171:3a7713b1edbc | 555 | #define MSC_STARTUP_ASTWAIT_DEFAULT (_MSC_STARTUP_ASTWAIT_DEFAULT << 24) /**< Shifted mode DEFAULT for MSC_STARTUP */ |
AnnaBridge | 171:3a7713b1edbc | 556 | #define MSC_STARTUP_STWSEN (0x1UL << 25) /**< Startup Waitstates Enable */ |
AnnaBridge | 171:3a7713b1edbc | 557 | #define _MSC_STARTUP_STWSEN_SHIFT 25 /**< Shift value for MSC_STWSEN */ |
AnnaBridge | 171:3a7713b1edbc | 558 | #define _MSC_STARTUP_STWSEN_MASK 0x2000000UL /**< Bit mask for MSC_STWSEN */ |
AnnaBridge | 171:3a7713b1edbc | 559 | #define _MSC_STARTUP_STWSEN_DEFAULT 0x00000001UL /**< Mode DEFAULT for MSC_STARTUP */ |
AnnaBridge | 171:3a7713b1edbc | 560 | #define MSC_STARTUP_STWSEN_DEFAULT (_MSC_STARTUP_STWSEN_DEFAULT << 25) /**< Shifted mode DEFAULT for MSC_STARTUP */ |
AnnaBridge | 171:3a7713b1edbc | 561 | #define MSC_STARTUP_STWSAEN (0x1UL << 26) /**< Startup Waitstates Always Enable */ |
AnnaBridge | 171:3a7713b1edbc | 562 | #define _MSC_STARTUP_STWSAEN_SHIFT 26 /**< Shift value for MSC_STWSAEN */ |
AnnaBridge | 171:3a7713b1edbc | 563 | #define _MSC_STARTUP_STWSAEN_MASK 0x4000000UL /**< Bit mask for MSC_STWSAEN */ |
AnnaBridge | 171:3a7713b1edbc | 564 | #define _MSC_STARTUP_STWSAEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_STARTUP */ |
AnnaBridge | 171:3a7713b1edbc | 565 | #define MSC_STARTUP_STWSAEN_DEFAULT (_MSC_STARTUP_STWSAEN_DEFAULT << 26) /**< Shifted mode DEFAULT for MSC_STARTUP */ |
AnnaBridge | 171:3a7713b1edbc | 566 | #define _MSC_STARTUP_STWS_SHIFT 28 /**< Shift value for MSC_STWS */ |
AnnaBridge | 171:3a7713b1edbc | 567 | #define _MSC_STARTUP_STWS_MASK 0x70000000UL /**< Bit mask for MSC_STWS */ |
AnnaBridge | 171:3a7713b1edbc | 568 | #define _MSC_STARTUP_STWS_DEFAULT 0x00000001UL /**< Mode DEFAULT for MSC_STARTUP */ |
AnnaBridge | 171:3a7713b1edbc | 569 | #define MSC_STARTUP_STWS_DEFAULT (_MSC_STARTUP_STWS_DEFAULT << 28) /**< Shifted mode DEFAULT for MSC_STARTUP */ |
AnnaBridge | 171:3a7713b1edbc | 570 | |
AnnaBridge | 171:3a7713b1edbc | 571 | /* Bit fields for MSC BANKSWITCHLOCK */ |
AnnaBridge | 171:3a7713b1edbc | 572 | #define _MSC_BANKSWITCHLOCK_RESETVALUE 0x00000001UL /**< Default value for MSC_BANKSWITCHLOCK */ |
AnnaBridge | 171:3a7713b1edbc | 573 | #define _MSC_BANKSWITCHLOCK_MASK 0x0000FFFFUL /**< Mask for MSC_BANKSWITCHLOCK */ |
AnnaBridge | 171:3a7713b1edbc | 574 | #define _MSC_BANKSWITCHLOCK_BANKSWITCHLOCKKEY_SHIFT 0 /**< Shift value for MSC_BANKSWITCHLOCKKEY */ |
AnnaBridge | 171:3a7713b1edbc | 575 | #define _MSC_BANKSWITCHLOCK_BANKSWITCHLOCKKEY_MASK 0xFFFFUL /**< Bit mask for MSC_BANKSWITCHLOCKKEY */ |
AnnaBridge | 171:3a7713b1edbc | 576 | #define _MSC_BANKSWITCHLOCK_BANKSWITCHLOCKKEY_LOCK 0x00000000UL /**< Mode LOCK for MSC_BANKSWITCHLOCK */ |
AnnaBridge | 171:3a7713b1edbc | 577 | #define _MSC_BANKSWITCHLOCK_BANKSWITCHLOCKKEY_UNLOCKED 0x00000000UL /**< Mode UNLOCKED for MSC_BANKSWITCHLOCK */ |
AnnaBridge | 171:3a7713b1edbc | 578 | #define _MSC_BANKSWITCHLOCK_BANKSWITCHLOCKKEY_DEFAULT 0x00000001UL /**< Mode DEFAULT for MSC_BANKSWITCHLOCK */ |
AnnaBridge | 171:3a7713b1edbc | 579 | #define _MSC_BANKSWITCHLOCK_BANKSWITCHLOCKKEY_LOCKED 0x00000001UL /**< Mode LOCKED for MSC_BANKSWITCHLOCK */ |
AnnaBridge | 171:3a7713b1edbc | 580 | #define _MSC_BANKSWITCHLOCK_BANKSWITCHLOCKKEY_UNLOCK 0x00007C2BUL /**< Mode UNLOCK for MSC_BANKSWITCHLOCK */ |
AnnaBridge | 171:3a7713b1edbc | 581 | #define MSC_BANKSWITCHLOCK_BANKSWITCHLOCKKEY_LOCK (_MSC_BANKSWITCHLOCK_BANKSWITCHLOCKKEY_LOCK << 0) /**< Shifted mode LOCK for MSC_BANKSWITCHLOCK */ |
AnnaBridge | 171:3a7713b1edbc | 582 | #define MSC_BANKSWITCHLOCK_BANKSWITCHLOCKKEY_UNLOCKED (_MSC_BANKSWITCHLOCK_BANKSWITCHLOCKKEY_UNLOCKED << 0) /**< Shifted mode UNLOCKED for MSC_BANKSWITCHLOCK */ |
AnnaBridge | 171:3a7713b1edbc | 583 | #define MSC_BANKSWITCHLOCK_BANKSWITCHLOCKKEY_DEFAULT (_MSC_BANKSWITCHLOCK_BANKSWITCHLOCKKEY_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_BANKSWITCHLOCK */ |
AnnaBridge | 171:3a7713b1edbc | 584 | #define MSC_BANKSWITCHLOCK_BANKSWITCHLOCKKEY_LOCKED (_MSC_BANKSWITCHLOCK_BANKSWITCHLOCKKEY_LOCKED << 0) /**< Shifted mode LOCKED for MSC_BANKSWITCHLOCK */ |
AnnaBridge | 171:3a7713b1edbc | 585 | #define MSC_BANKSWITCHLOCK_BANKSWITCHLOCKKEY_UNLOCK (_MSC_BANKSWITCHLOCK_BANKSWITCHLOCKKEY_UNLOCK << 0) /**< Shifted mode UNLOCK for MSC_BANKSWITCHLOCK */ |
AnnaBridge | 171:3a7713b1edbc | 586 | |
AnnaBridge | 171:3a7713b1edbc | 587 | /* Bit fields for MSC CMD */ |
AnnaBridge | 171:3a7713b1edbc | 588 | #define _MSC_CMD_RESETVALUE 0x00000000UL /**< Default value for MSC_CMD */ |
AnnaBridge | 171:3a7713b1edbc | 589 | #define _MSC_CMD_MASK 0x00000003UL /**< Mask for MSC_CMD */ |
AnnaBridge | 171:3a7713b1edbc | 590 | #define MSC_CMD_PWRUP (0x1UL << 0) /**< Flash Power Up Command */ |
AnnaBridge | 171:3a7713b1edbc | 591 | #define _MSC_CMD_PWRUP_SHIFT 0 /**< Shift value for MSC_PWRUP */ |
AnnaBridge | 171:3a7713b1edbc | 592 | #define _MSC_CMD_PWRUP_MASK 0x1UL /**< Bit mask for MSC_PWRUP */ |
AnnaBridge | 171:3a7713b1edbc | 593 | #define _MSC_CMD_PWRUP_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_CMD */ |
AnnaBridge | 171:3a7713b1edbc | 594 | #define MSC_CMD_PWRUP_DEFAULT (_MSC_CMD_PWRUP_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_CMD */ |
AnnaBridge | 171:3a7713b1edbc | 595 | #define MSC_CMD_SWITCHINGBANK (0x1UL << 1) /**< BANK SWITCHING COMMAND */ |
AnnaBridge | 171:3a7713b1edbc | 596 | #define _MSC_CMD_SWITCHINGBANK_SHIFT 1 /**< Shift value for MSC_SWITCHINGBANK */ |
AnnaBridge | 171:3a7713b1edbc | 597 | #define _MSC_CMD_SWITCHINGBANK_MASK 0x2UL /**< Bit mask for MSC_SWITCHINGBANK */ |
AnnaBridge | 171:3a7713b1edbc | 598 | #define _MSC_CMD_SWITCHINGBANK_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_CMD */ |
AnnaBridge | 171:3a7713b1edbc | 599 | #define MSC_CMD_SWITCHINGBANK_DEFAULT (_MSC_CMD_SWITCHINGBANK_DEFAULT << 1) /**< Shifted mode DEFAULT for MSC_CMD */ |
AnnaBridge | 171:3a7713b1edbc | 600 | |
AnnaBridge | 171:3a7713b1edbc | 601 | /* Bit fields for MSC BOOTLOADERCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 602 | #define _MSC_BOOTLOADERCTRL_RESETVALUE 0x00000000UL /**< Default value for MSC_BOOTLOADERCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 603 | #define _MSC_BOOTLOADERCTRL_MASK 0x00000003UL /**< Mask for MSC_BOOTLOADERCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 604 | #define MSC_BOOTLOADERCTRL_BLRDIS (0x1UL << 0) /**< Flash Bootloader Read Enable */ |
AnnaBridge | 171:3a7713b1edbc | 605 | #define _MSC_BOOTLOADERCTRL_BLRDIS_SHIFT 0 /**< Shift value for MSC_BLRDIS */ |
AnnaBridge | 171:3a7713b1edbc | 606 | #define _MSC_BOOTLOADERCTRL_BLRDIS_MASK 0x1UL /**< Bit mask for MSC_BLRDIS */ |
AnnaBridge | 171:3a7713b1edbc | 607 | #define _MSC_BOOTLOADERCTRL_BLRDIS_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_BOOTLOADERCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 608 | #define MSC_BOOTLOADERCTRL_BLRDIS_DEFAULT (_MSC_BOOTLOADERCTRL_BLRDIS_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_BOOTLOADERCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 609 | #define MSC_BOOTLOADERCTRL_BLWDIS (0x1UL << 1) /**< Flash Bootloader Write/Erase Eanble */ |
AnnaBridge | 171:3a7713b1edbc | 610 | #define _MSC_BOOTLOADERCTRL_BLWDIS_SHIFT 1 /**< Shift value for MSC_BLWDIS */ |
AnnaBridge | 171:3a7713b1edbc | 611 | #define _MSC_BOOTLOADERCTRL_BLWDIS_MASK 0x2UL /**< Bit mask for MSC_BLWDIS */ |
AnnaBridge | 171:3a7713b1edbc | 612 | #define _MSC_BOOTLOADERCTRL_BLWDIS_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_BOOTLOADERCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 613 | #define MSC_BOOTLOADERCTRL_BLWDIS_DEFAULT (_MSC_BOOTLOADERCTRL_BLWDIS_DEFAULT << 1) /**< Shifted mode DEFAULT for MSC_BOOTLOADERCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 614 | |
AnnaBridge | 171:3a7713b1edbc | 615 | /* Bit fields for MSC AAPUNLOCKCMD */ |
AnnaBridge | 171:3a7713b1edbc | 616 | #define _MSC_AAPUNLOCKCMD_RESETVALUE 0x00000000UL /**< Default value for MSC_AAPUNLOCKCMD */ |
AnnaBridge | 171:3a7713b1edbc | 617 | #define _MSC_AAPUNLOCKCMD_MASK 0x00000001UL /**< Mask for MSC_AAPUNLOCKCMD */ |
AnnaBridge | 171:3a7713b1edbc | 618 | #define MSC_AAPUNLOCKCMD_UNLOCKAAP (0x1UL << 0) /**< Software unlock AAP command */ |
AnnaBridge | 171:3a7713b1edbc | 619 | #define _MSC_AAPUNLOCKCMD_UNLOCKAAP_SHIFT 0 /**< Shift value for MSC_UNLOCKAAP */ |
AnnaBridge | 171:3a7713b1edbc | 620 | #define _MSC_AAPUNLOCKCMD_UNLOCKAAP_MASK 0x1UL /**< Bit mask for MSC_UNLOCKAAP */ |
AnnaBridge | 171:3a7713b1edbc | 621 | #define _MSC_AAPUNLOCKCMD_UNLOCKAAP_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_AAPUNLOCKCMD */ |
AnnaBridge | 171:3a7713b1edbc | 622 | #define MSC_AAPUNLOCKCMD_UNLOCKAAP_DEFAULT (_MSC_AAPUNLOCKCMD_UNLOCKAAP_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_AAPUNLOCKCMD */ |
AnnaBridge | 171:3a7713b1edbc | 623 | |
AnnaBridge | 171:3a7713b1edbc | 624 | /* Bit fields for MSC CACHECONFIG0 */ |
AnnaBridge | 171:3a7713b1edbc | 625 | #define _MSC_CACHECONFIG0_RESETVALUE 0x00000003UL /**< Default value for MSC_CACHECONFIG0 */ |
AnnaBridge | 171:3a7713b1edbc | 626 | #define _MSC_CACHECONFIG0_MASK 0x00000003UL /**< Mask for MSC_CACHECONFIG0 */ |
AnnaBridge | 171:3a7713b1edbc | 627 | #define _MSC_CACHECONFIG0_CACHELPLEVEL_SHIFT 0 /**< Shift value for MSC_CACHELPLEVEL */ |
AnnaBridge | 171:3a7713b1edbc | 628 | #define _MSC_CACHECONFIG0_CACHELPLEVEL_MASK 0x3UL /**< Bit mask for MSC_CACHELPLEVEL */ |
AnnaBridge | 171:3a7713b1edbc | 629 | #define _MSC_CACHECONFIG0_CACHELPLEVEL_BASE 0x00000000UL /**< Mode BASE for MSC_CACHECONFIG0 */ |
AnnaBridge | 171:3a7713b1edbc | 630 | #define _MSC_CACHECONFIG0_CACHELPLEVEL_ADVANCED 0x00000001UL /**< Mode ADVANCED for MSC_CACHECONFIG0 */ |
AnnaBridge | 171:3a7713b1edbc | 631 | #define _MSC_CACHECONFIG0_CACHELPLEVEL_DEFAULT 0x00000003UL /**< Mode DEFAULT for MSC_CACHECONFIG0 */ |
AnnaBridge | 171:3a7713b1edbc | 632 | #define _MSC_CACHECONFIG0_CACHELPLEVEL_MINACTIVITY 0x00000003UL /**< Mode MINACTIVITY for MSC_CACHECONFIG0 */ |
AnnaBridge | 171:3a7713b1edbc | 633 | #define MSC_CACHECONFIG0_CACHELPLEVEL_BASE (_MSC_CACHECONFIG0_CACHELPLEVEL_BASE << 0) /**< Shifted mode BASE for MSC_CACHECONFIG0 */ |
AnnaBridge | 171:3a7713b1edbc | 634 | #define MSC_CACHECONFIG0_CACHELPLEVEL_ADVANCED (_MSC_CACHECONFIG0_CACHELPLEVEL_ADVANCED << 0) /**< Shifted mode ADVANCED for MSC_CACHECONFIG0 */ |
AnnaBridge | 171:3a7713b1edbc | 635 | #define MSC_CACHECONFIG0_CACHELPLEVEL_DEFAULT (_MSC_CACHECONFIG0_CACHELPLEVEL_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_CACHECONFIG0 */ |
AnnaBridge | 171:3a7713b1edbc | 636 | #define MSC_CACHECONFIG0_CACHELPLEVEL_MINACTIVITY (_MSC_CACHECONFIG0_CACHELPLEVEL_MINACTIVITY << 0) /**< Shifted mode MINACTIVITY for MSC_CACHECONFIG0 */ |
AnnaBridge | 171:3a7713b1edbc | 637 | |
AnnaBridge | 171:3a7713b1edbc | 638 | /* Bit fields for MSC RAMCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 639 | #define _MSC_RAMCTRL_RESETVALUE 0x00000000UL /**< Default value for MSC_RAMCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 640 | #define _MSC_RAMCTRL_MASK 0x00090101UL /**< Mask for MSC_RAMCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 641 | #define MSC_RAMCTRL_RAMCACHEEN (0x1UL << 0) /**< RAM CACHE Enable */ |
AnnaBridge | 171:3a7713b1edbc | 642 | #define _MSC_RAMCTRL_RAMCACHEEN_SHIFT 0 /**< Shift value for MSC_RAMCACHEEN */ |
AnnaBridge | 171:3a7713b1edbc | 643 | #define _MSC_RAMCTRL_RAMCACHEEN_MASK 0x1UL /**< Bit mask for MSC_RAMCACHEEN */ |
AnnaBridge | 171:3a7713b1edbc | 644 | #define _MSC_RAMCTRL_RAMCACHEEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_RAMCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 645 | #define MSC_RAMCTRL_RAMCACHEEN_DEFAULT (_MSC_RAMCTRL_RAMCACHEEN_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_RAMCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 646 | #define MSC_RAMCTRL_RAM1CACHEEN (0x1UL << 8) /**< RAM1 CACHE Enable */ |
AnnaBridge | 171:3a7713b1edbc | 647 | #define _MSC_RAMCTRL_RAM1CACHEEN_SHIFT 8 /**< Shift value for MSC_RAM1CACHEEN */ |
AnnaBridge | 171:3a7713b1edbc | 648 | #define _MSC_RAMCTRL_RAM1CACHEEN_MASK 0x100UL /**< Bit mask for MSC_RAM1CACHEEN */ |
AnnaBridge | 171:3a7713b1edbc | 649 | #define _MSC_RAMCTRL_RAM1CACHEEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_RAMCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 650 | #define MSC_RAMCTRL_RAM1CACHEEN_DEFAULT (_MSC_RAMCTRL_RAM1CACHEEN_DEFAULT << 8) /**< Shifted mode DEFAULT for MSC_RAMCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 651 | #define MSC_RAMCTRL_RAM2CACHEEN (0x1UL << 16) /**< RAM2 CACHE Enable */ |
AnnaBridge | 171:3a7713b1edbc | 652 | #define _MSC_RAMCTRL_RAM2CACHEEN_SHIFT 16 /**< Shift value for MSC_RAM2CACHEEN */ |
AnnaBridge | 171:3a7713b1edbc | 653 | #define _MSC_RAMCTRL_RAM2CACHEEN_MASK 0x10000UL /**< Bit mask for MSC_RAM2CACHEEN */ |
AnnaBridge | 171:3a7713b1edbc | 654 | #define _MSC_RAMCTRL_RAM2CACHEEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_RAMCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 655 | #define MSC_RAMCTRL_RAM2CACHEEN_DEFAULT (_MSC_RAMCTRL_RAM2CACHEEN_DEFAULT << 16) /**< Shifted mode DEFAULT for MSC_RAMCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 656 | #define MSC_RAMCTRL_RAMSEQCACHEEN (0x1UL << 19) /**< RAMSEQ CACHE Enable */ |
AnnaBridge | 171:3a7713b1edbc | 657 | #define _MSC_RAMCTRL_RAMSEQCACHEEN_SHIFT 19 /**< Shift value for MSC_RAMSEQCACHEEN */ |
AnnaBridge | 171:3a7713b1edbc | 658 | #define _MSC_RAMCTRL_RAMSEQCACHEEN_MASK 0x80000UL /**< Bit mask for MSC_RAMSEQCACHEEN */ |
AnnaBridge | 171:3a7713b1edbc | 659 | #define _MSC_RAMCTRL_RAMSEQCACHEEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_RAMCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 660 | #define MSC_RAMCTRL_RAMSEQCACHEEN_DEFAULT (_MSC_RAMCTRL_RAMSEQCACHEEN_DEFAULT << 19) /**< Shifted mode DEFAULT for MSC_RAMCTRL */ |
AnnaBridge | 171:3a7713b1edbc | 661 | |
AnnaBridge | 171:3a7713b1edbc | 662 | /** @} End of group EFM32PG12B_MSC */ |
AnnaBridge | 171:3a7713b1edbc | 663 | /** @} End of group Parts */ |
AnnaBridge | 171:3a7713b1edbc | 664 |