The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.
Dependents: hello SerialTestv11 SerialTestv12 Sierpinski ... more
mbed 2
This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.
TARGET_EFM32PG12_STK3402/TOOLCHAIN_ARM_STD/efm32pg12b_gpcrc.h@171:3a7713b1edbc, 2018-11-08 (annotated)
- Committer:
- AnnaBridge
- Date:
- Thu Nov 08 11:45:42 2018 +0000
- Revision:
- 171:3a7713b1edbc
mbed library. Release version 164
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
AnnaBridge | 171:3a7713b1edbc | 1 | /**************************************************************************//** |
AnnaBridge | 171:3a7713b1edbc | 2 | * @file efm32pg12b_gpcrc.h |
AnnaBridge | 171:3a7713b1edbc | 3 | * @brief EFM32PG12B_GPCRC register and bit field definitions |
AnnaBridge | 171:3a7713b1edbc | 4 | * @version 5.1.2 |
AnnaBridge | 171:3a7713b1edbc | 5 | ****************************************************************************** |
AnnaBridge | 171:3a7713b1edbc | 6 | * @section License |
AnnaBridge | 171:3a7713b1edbc | 7 | * <b>Copyright 2017 Silicon Laboratories, Inc. http://www.silabs.com</b> |
AnnaBridge | 171:3a7713b1edbc | 8 | ****************************************************************************** |
AnnaBridge | 171:3a7713b1edbc | 9 | * |
AnnaBridge | 171:3a7713b1edbc | 10 | * Permission is granted to anyone to use this software for any purpose, |
AnnaBridge | 171:3a7713b1edbc | 11 | * including commercial applications, and to alter it and redistribute it |
AnnaBridge | 171:3a7713b1edbc | 12 | * freely, subject to the following restrictions: |
AnnaBridge | 171:3a7713b1edbc | 13 | * |
AnnaBridge | 171:3a7713b1edbc | 14 | * 1. The origin of this software must not be misrepresented; you must not |
AnnaBridge | 171:3a7713b1edbc | 15 | * claim that you wrote the original software.@n |
AnnaBridge | 171:3a7713b1edbc | 16 | * 2. Altered source versions must be plainly marked as such, and must not be |
AnnaBridge | 171:3a7713b1edbc | 17 | * misrepresented as being the original software.@n |
AnnaBridge | 171:3a7713b1edbc | 18 | * 3. This notice may not be removed or altered from any source distribution. |
AnnaBridge | 171:3a7713b1edbc | 19 | * |
AnnaBridge | 171:3a7713b1edbc | 20 | * DISCLAIMER OF WARRANTY/LIMITATION OF REMEDIES: Silicon Laboratories, Inc. |
AnnaBridge | 171:3a7713b1edbc | 21 | * has no obligation to support this Software. Silicon Laboratories, Inc. is |
AnnaBridge | 171:3a7713b1edbc | 22 | * providing the Software "AS IS", with no express or implied warranties of any |
AnnaBridge | 171:3a7713b1edbc | 23 | * kind, including, but not limited to, any implied warranties of |
AnnaBridge | 171:3a7713b1edbc | 24 | * merchantability or fitness for any particular purpose or warranties against |
AnnaBridge | 171:3a7713b1edbc | 25 | * infringement of any proprietary rights of a third party. |
AnnaBridge | 171:3a7713b1edbc | 26 | * |
AnnaBridge | 171:3a7713b1edbc | 27 | * Silicon Laboratories, Inc. will not be liable for any consequential, |
AnnaBridge | 171:3a7713b1edbc | 28 | * incidental, or special damages, or any other relief, or for any claim by |
AnnaBridge | 171:3a7713b1edbc | 29 | * any third party, arising from your use of this Software. |
AnnaBridge | 171:3a7713b1edbc | 30 | * |
AnnaBridge | 171:3a7713b1edbc | 31 | *****************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 32 | /**************************************************************************//** |
AnnaBridge | 171:3a7713b1edbc | 33 | * @addtogroup Parts |
AnnaBridge | 171:3a7713b1edbc | 34 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 35 | ******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 36 | /**************************************************************************//** |
AnnaBridge | 171:3a7713b1edbc | 37 | * @defgroup EFM32PG12B_GPCRC |
AnnaBridge | 171:3a7713b1edbc | 38 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 39 | * @brief EFM32PG12B_GPCRC Register Declaration |
AnnaBridge | 171:3a7713b1edbc | 40 | *****************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 41 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 42 | { |
AnnaBridge | 171:3a7713b1edbc | 43 | __IOM uint32_t CTRL; /**< Control Register */ |
AnnaBridge | 171:3a7713b1edbc | 44 | __IOM uint32_t CMD; /**< Command Register */ |
AnnaBridge | 171:3a7713b1edbc | 45 | __IOM uint32_t INIT; /**< CRC Init Value */ |
AnnaBridge | 171:3a7713b1edbc | 46 | __IOM uint32_t POLY; /**< CRC Polynomial Value */ |
AnnaBridge | 171:3a7713b1edbc | 47 | __IOM uint32_t INPUTDATA; /**< Input 32-bit Data Register */ |
AnnaBridge | 171:3a7713b1edbc | 48 | __IOM uint32_t INPUTDATAHWORD; /**< Input 16-bit Data Register */ |
AnnaBridge | 171:3a7713b1edbc | 49 | __IOM uint32_t INPUTDATABYTE; /**< Input 8-bit Data Register */ |
AnnaBridge | 171:3a7713b1edbc | 50 | __IM uint32_t DATA; /**< CRC Data Register */ |
AnnaBridge | 171:3a7713b1edbc | 51 | __IM uint32_t DATAREV; /**< CRC Data Reverse Register */ |
AnnaBridge | 171:3a7713b1edbc | 52 | __IM uint32_t DATABYTEREV; /**< CRC Data Byte Reverse Register */ |
AnnaBridge | 171:3a7713b1edbc | 53 | } GPCRC_TypeDef; /** @} */ |
AnnaBridge | 171:3a7713b1edbc | 54 | |
AnnaBridge | 171:3a7713b1edbc | 55 | /**************************************************************************//** |
AnnaBridge | 171:3a7713b1edbc | 56 | * @defgroup EFM32PG12B_GPCRC_BitFields |
AnnaBridge | 171:3a7713b1edbc | 57 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 58 | *****************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 59 | |
AnnaBridge | 171:3a7713b1edbc | 60 | /* Bit fields for GPCRC CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 61 | #define _GPCRC_CTRL_RESETVALUE 0x00000000UL /**< Default value for GPCRC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 62 | #define _GPCRC_CTRL_MASK 0x00002711UL /**< Mask for GPCRC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 63 | #define GPCRC_CTRL_EN (0x1UL << 0) /**< CRC Functionality Enable */ |
AnnaBridge | 171:3a7713b1edbc | 64 | #define _GPCRC_CTRL_EN_SHIFT 0 /**< Shift value for GPCRC_EN */ |
AnnaBridge | 171:3a7713b1edbc | 65 | #define _GPCRC_CTRL_EN_MASK 0x1UL /**< Bit mask for GPCRC_EN */ |
AnnaBridge | 171:3a7713b1edbc | 66 | #define _GPCRC_CTRL_EN_DEFAULT 0x00000000UL /**< Mode DEFAULT for GPCRC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 67 | #define _GPCRC_CTRL_EN_DISABLE 0x00000000UL /**< Mode DISABLE for GPCRC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 68 | #define _GPCRC_CTRL_EN_ENABLE 0x00000001UL /**< Mode ENABLE for GPCRC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 69 | #define GPCRC_CTRL_EN_DEFAULT (_GPCRC_CTRL_EN_DEFAULT << 0) /**< Shifted mode DEFAULT for GPCRC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 70 | #define GPCRC_CTRL_EN_DISABLE (_GPCRC_CTRL_EN_DISABLE << 0) /**< Shifted mode DISABLE for GPCRC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 71 | #define GPCRC_CTRL_EN_ENABLE (_GPCRC_CTRL_EN_ENABLE << 0) /**< Shifted mode ENABLE for GPCRC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 72 | #define GPCRC_CTRL_POLYSEL (0x1UL << 4) /**< Polynomial Select */ |
AnnaBridge | 171:3a7713b1edbc | 73 | #define _GPCRC_CTRL_POLYSEL_SHIFT 4 /**< Shift value for GPCRC_POLYSEL */ |
AnnaBridge | 171:3a7713b1edbc | 74 | #define _GPCRC_CTRL_POLYSEL_MASK 0x10UL /**< Bit mask for GPCRC_POLYSEL */ |
AnnaBridge | 171:3a7713b1edbc | 75 | #define _GPCRC_CTRL_POLYSEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for GPCRC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 76 | #define _GPCRC_CTRL_POLYSEL_CRC32 0x00000000UL /**< Mode CRC32 for GPCRC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 77 | #define _GPCRC_CTRL_POLYSEL_16 0x00000001UL /**< Mode 16 for GPCRC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 78 | #define GPCRC_CTRL_POLYSEL_DEFAULT (_GPCRC_CTRL_POLYSEL_DEFAULT << 4) /**< Shifted mode DEFAULT for GPCRC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 79 | #define GPCRC_CTRL_POLYSEL_CRC32 (_GPCRC_CTRL_POLYSEL_CRC32 << 4) /**< Shifted mode CRC32 for GPCRC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 80 | #define GPCRC_CTRL_POLYSEL_16 (_GPCRC_CTRL_POLYSEL_16 << 4) /**< Shifted mode 16 for GPCRC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 81 | #define GPCRC_CTRL_BYTEMODE (0x1UL << 8) /**< Byte Mode Enable */ |
AnnaBridge | 171:3a7713b1edbc | 82 | #define _GPCRC_CTRL_BYTEMODE_SHIFT 8 /**< Shift value for GPCRC_BYTEMODE */ |
AnnaBridge | 171:3a7713b1edbc | 83 | #define _GPCRC_CTRL_BYTEMODE_MASK 0x100UL /**< Bit mask for GPCRC_BYTEMODE */ |
AnnaBridge | 171:3a7713b1edbc | 84 | #define _GPCRC_CTRL_BYTEMODE_DEFAULT 0x00000000UL /**< Mode DEFAULT for GPCRC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 85 | #define GPCRC_CTRL_BYTEMODE_DEFAULT (_GPCRC_CTRL_BYTEMODE_DEFAULT << 8) /**< Shifted mode DEFAULT for GPCRC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 86 | #define GPCRC_CTRL_BITREVERSE (0x1UL << 9) /**< Byte-level Bit Reverse Enable */ |
AnnaBridge | 171:3a7713b1edbc | 87 | #define _GPCRC_CTRL_BITREVERSE_SHIFT 9 /**< Shift value for GPCRC_BITREVERSE */ |
AnnaBridge | 171:3a7713b1edbc | 88 | #define _GPCRC_CTRL_BITREVERSE_MASK 0x200UL /**< Bit mask for GPCRC_BITREVERSE */ |
AnnaBridge | 171:3a7713b1edbc | 89 | #define _GPCRC_CTRL_BITREVERSE_DEFAULT 0x00000000UL /**< Mode DEFAULT for GPCRC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 90 | #define _GPCRC_CTRL_BITREVERSE_NORMAL 0x00000000UL /**< Mode NORMAL for GPCRC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 91 | #define _GPCRC_CTRL_BITREVERSE_REVERSED 0x00000001UL /**< Mode REVERSED for GPCRC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 92 | #define GPCRC_CTRL_BITREVERSE_DEFAULT (_GPCRC_CTRL_BITREVERSE_DEFAULT << 9) /**< Shifted mode DEFAULT for GPCRC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 93 | #define GPCRC_CTRL_BITREVERSE_NORMAL (_GPCRC_CTRL_BITREVERSE_NORMAL << 9) /**< Shifted mode NORMAL for GPCRC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 94 | #define GPCRC_CTRL_BITREVERSE_REVERSED (_GPCRC_CTRL_BITREVERSE_REVERSED << 9) /**< Shifted mode REVERSED for GPCRC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 95 | #define GPCRC_CTRL_BYTEREVERSE (0x1UL << 10) /**< Byte Reverse Mode */ |
AnnaBridge | 171:3a7713b1edbc | 96 | #define _GPCRC_CTRL_BYTEREVERSE_SHIFT 10 /**< Shift value for GPCRC_BYTEREVERSE */ |
AnnaBridge | 171:3a7713b1edbc | 97 | #define _GPCRC_CTRL_BYTEREVERSE_MASK 0x400UL /**< Bit mask for GPCRC_BYTEREVERSE */ |
AnnaBridge | 171:3a7713b1edbc | 98 | #define _GPCRC_CTRL_BYTEREVERSE_DEFAULT 0x00000000UL /**< Mode DEFAULT for GPCRC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 99 | #define _GPCRC_CTRL_BYTEREVERSE_NORMAL 0x00000000UL /**< Mode NORMAL for GPCRC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 100 | #define _GPCRC_CTRL_BYTEREVERSE_REVERSED 0x00000001UL /**< Mode REVERSED for GPCRC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 101 | #define GPCRC_CTRL_BYTEREVERSE_DEFAULT (_GPCRC_CTRL_BYTEREVERSE_DEFAULT << 10) /**< Shifted mode DEFAULT for GPCRC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 102 | #define GPCRC_CTRL_BYTEREVERSE_NORMAL (_GPCRC_CTRL_BYTEREVERSE_NORMAL << 10) /**< Shifted mode NORMAL for GPCRC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 103 | #define GPCRC_CTRL_BYTEREVERSE_REVERSED (_GPCRC_CTRL_BYTEREVERSE_REVERSED << 10) /**< Shifted mode REVERSED for GPCRC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 104 | #define GPCRC_CTRL_AUTOINIT (0x1UL << 13) /**< Auto Init Enable */ |
AnnaBridge | 171:3a7713b1edbc | 105 | #define _GPCRC_CTRL_AUTOINIT_SHIFT 13 /**< Shift value for GPCRC_AUTOINIT */ |
AnnaBridge | 171:3a7713b1edbc | 106 | #define _GPCRC_CTRL_AUTOINIT_MASK 0x2000UL /**< Bit mask for GPCRC_AUTOINIT */ |
AnnaBridge | 171:3a7713b1edbc | 107 | #define _GPCRC_CTRL_AUTOINIT_DEFAULT 0x00000000UL /**< Mode DEFAULT for GPCRC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 108 | #define GPCRC_CTRL_AUTOINIT_DEFAULT (_GPCRC_CTRL_AUTOINIT_DEFAULT << 13) /**< Shifted mode DEFAULT for GPCRC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 109 | |
AnnaBridge | 171:3a7713b1edbc | 110 | /* Bit fields for GPCRC CMD */ |
AnnaBridge | 171:3a7713b1edbc | 111 | #define _GPCRC_CMD_RESETVALUE 0x00000000UL /**< Default value for GPCRC_CMD */ |
AnnaBridge | 171:3a7713b1edbc | 112 | #define _GPCRC_CMD_MASK 0x00000001UL /**< Mask for GPCRC_CMD */ |
AnnaBridge | 171:3a7713b1edbc | 113 | #define GPCRC_CMD_INIT (0x1UL << 0) /**< Initialization Enable */ |
AnnaBridge | 171:3a7713b1edbc | 114 | #define _GPCRC_CMD_INIT_SHIFT 0 /**< Shift value for GPCRC_INIT */ |
AnnaBridge | 171:3a7713b1edbc | 115 | #define _GPCRC_CMD_INIT_MASK 0x1UL /**< Bit mask for GPCRC_INIT */ |
AnnaBridge | 171:3a7713b1edbc | 116 | #define _GPCRC_CMD_INIT_DEFAULT 0x00000000UL /**< Mode DEFAULT for GPCRC_CMD */ |
AnnaBridge | 171:3a7713b1edbc | 117 | #define GPCRC_CMD_INIT_DEFAULT (_GPCRC_CMD_INIT_DEFAULT << 0) /**< Shifted mode DEFAULT for GPCRC_CMD */ |
AnnaBridge | 171:3a7713b1edbc | 118 | |
AnnaBridge | 171:3a7713b1edbc | 119 | /* Bit fields for GPCRC INIT */ |
AnnaBridge | 171:3a7713b1edbc | 120 | #define _GPCRC_INIT_RESETVALUE 0x00000000UL /**< Default value for GPCRC_INIT */ |
AnnaBridge | 171:3a7713b1edbc | 121 | #define _GPCRC_INIT_MASK 0xFFFFFFFFUL /**< Mask for GPCRC_INIT */ |
AnnaBridge | 171:3a7713b1edbc | 122 | #define _GPCRC_INIT_INIT_SHIFT 0 /**< Shift value for GPCRC_INIT */ |
AnnaBridge | 171:3a7713b1edbc | 123 | #define _GPCRC_INIT_INIT_MASK 0xFFFFFFFFUL /**< Bit mask for GPCRC_INIT */ |
AnnaBridge | 171:3a7713b1edbc | 124 | #define _GPCRC_INIT_INIT_DEFAULT 0x00000000UL /**< Mode DEFAULT for GPCRC_INIT */ |
AnnaBridge | 171:3a7713b1edbc | 125 | #define GPCRC_INIT_INIT_DEFAULT (_GPCRC_INIT_INIT_DEFAULT << 0) /**< Shifted mode DEFAULT for GPCRC_INIT */ |
AnnaBridge | 171:3a7713b1edbc | 126 | |
AnnaBridge | 171:3a7713b1edbc | 127 | /* Bit fields for GPCRC POLY */ |
AnnaBridge | 171:3a7713b1edbc | 128 | #define _GPCRC_POLY_RESETVALUE 0x00000000UL /**< Default value for GPCRC_POLY */ |
AnnaBridge | 171:3a7713b1edbc | 129 | #define _GPCRC_POLY_MASK 0x0000FFFFUL /**< Mask for GPCRC_POLY */ |
AnnaBridge | 171:3a7713b1edbc | 130 | #define _GPCRC_POLY_POLY_SHIFT 0 /**< Shift value for GPCRC_POLY */ |
AnnaBridge | 171:3a7713b1edbc | 131 | #define _GPCRC_POLY_POLY_MASK 0xFFFFUL /**< Bit mask for GPCRC_POLY */ |
AnnaBridge | 171:3a7713b1edbc | 132 | #define _GPCRC_POLY_POLY_DEFAULT 0x00000000UL /**< Mode DEFAULT for GPCRC_POLY */ |
AnnaBridge | 171:3a7713b1edbc | 133 | #define GPCRC_POLY_POLY_DEFAULT (_GPCRC_POLY_POLY_DEFAULT << 0) /**< Shifted mode DEFAULT for GPCRC_POLY */ |
AnnaBridge | 171:3a7713b1edbc | 134 | |
AnnaBridge | 171:3a7713b1edbc | 135 | /* Bit fields for GPCRC INPUTDATA */ |
AnnaBridge | 171:3a7713b1edbc | 136 | #define _GPCRC_INPUTDATA_RESETVALUE 0x00000000UL /**< Default value for GPCRC_INPUTDATA */ |
AnnaBridge | 171:3a7713b1edbc | 137 | #define _GPCRC_INPUTDATA_MASK 0xFFFFFFFFUL /**< Mask for GPCRC_INPUTDATA */ |
AnnaBridge | 171:3a7713b1edbc | 138 | #define _GPCRC_INPUTDATA_INPUTDATA_SHIFT 0 /**< Shift value for GPCRC_INPUTDATA */ |
AnnaBridge | 171:3a7713b1edbc | 139 | #define _GPCRC_INPUTDATA_INPUTDATA_MASK 0xFFFFFFFFUL /**< Bit mask for GPCRC_INPUTDATA */ |
AnnaBridge | 171:3a7713b1edbc | 140 | #define _GPCRC_INPUTDATA_INPUTDATA_DEFAULT 0x00000000UL /**< Mode DEFAULT for GPCRC_INPUTDATA */ |
AnnaBridge | 171:3a7713b1edbc | 141 | #define GPCRC_INPUTDATA_INPUTDATA_DEFAULT (_GPCRC_INPUTDATA_INPUTDATA_DEFAULT << 0) /**< Shifted mode DEFAULT for GPCRC_INPUTDATA */ |
AnnaBridge | 171:3a7713b1edbc | 142 | |
AnnaBridge | 171:3a7713b1edbc | 143 | /* Bit fields for GPCRC INPUTDATAHWORD */ |
AnnaBridge | 171:3a7713b1edbc | 144 | #define _GPCRC_INPUTDATAHWORD_RESETVALUE 0x00000000UL /**< Default value for GPCRC_INPUTDATAHWORD */ |
AnnaBridge | 171:3a7713b1edbc | 145 | #define _GPCRC_INPUTDATAHWORD_MASK 0x0000FFFFUL /**< Mask for GPCRC_INPUTDATAHWORD */ |
AnnaBridge | 171:3a7713b1edbc | 146 | #define _GPCRC_INPUTDATAHWORD_INPUTDATAHWORD_SHIFT 0 /**< Shift value for GPCRC_INPUTDATAHWORD */ |
AnnaBridge | 171:3a7713b1edbc | 147 | #define _GPCRC_INPUTDATAHWORD_INPUTDATAHWORD_MASK 0xFFFFUL /**< Bit mask for GPCRC_INPUTDATAHWORD */ |
AnnaBridge | 171:3a7713b1edbc | 148 | #define _GPCRC_INPUTDATAHWORD_INPUTDATAHWORD_DEFAULT 0x00000000UL /**< Mode DEFAULT for GPCRC_INPUTDATAHWORD */ |
AnnaBridge | 171:3a7713b1edbc | 149 | #define GPCRC_INPUTDATAHWORD_INPUTDATAHWORD_DEFAULT (_GPCRC_INPUTDATAHWORD_INPUTDATAHWORD_DEFAULT << 0) /**< Shifted mode DEFAULT for GPCRC_INPUTDATAHWORD */ |
AnnaBridge | 171:3a7713b1edbc | 150 | |
AnnaBridge | 171:3a7713b1edbc | 151 | /* Bit fields for GPCRC INPUTDATABYTE */ |
AnnaBridge | 171:3a7713b1edbc | 152 | #define _GPCRC_INPUTDATABYTE_RESETVALUE 0x00000000UL /**< Default value for GPCRC_INPUTDATABYTE */ |
AnnaBridge | 171:3a7713b1edbc | 153 | #define _GPCRC_INPUTDATABYTE_MASK 0x000000FFUL /**< Mask for GPCRC_INPUTDATABYTE */ |
AnnaBridge | 171:3a7713b1edbc | 154 | #define _GPCRC_INPUTDATABYTE_INPUTDATABYTE_SHIFT 0 /**< Shift value for GPCRC_INPUTDATABYTE */ |
AnnaBridge | 171:3a7713b1edbc | 155 | #define _GPCRC_INPUTDATABYTE_INPUTDATABYTE_MASK 0xFFUL /**< Bit mask for GPCRC_INPUTDATABYTE */ |
AnnaBridge | 171:3a7713b1edbc | 156 | #define _GPCRC_INPUTDATABYTE_INPUTDATABYTE_DEFAULT 0x00000000UL /**< Mode DEFAULT for GPCRC_INPUTDATABYTE */ |
AnnaBridge | 171:3a7713b1edbc | 157 | #define GPCRC_INPUTDATABYTE_INPUTDATABYTE_DEFAULT (_GPCRC_INPUTDATABYTE_INPUTDATABYTE_DEFAULT << 0) /**< Shifted mode DEFAULT for GPCRC_INPUTDATABYTE */ |
AnnaBridge | 171:3a7713b1edbc | 158 | |
AnnaBridge | 171:3a7713b1edbc | 159 | /* Bit fields for GPCRC DATA */ |
AnnaBridge | 171:3a7713b1edbc | 160 | #define _GPCRC_DATA_RESETVALUE 0x00000000UL /**< Default value for GPCRC_DATA */ |
AnnaBridge | 171:3a7713b1edbc | 161 | #define _GPCRC_DATA_MASK 0xFFFFFFFFUL /**< Mask for GPCRC_DATA */ |
AnnaBridge | 171:3a7713b1edbc | 162 | #define _GPCRC_DATA_DATA_SHIFT 0 /**< Shift value for GPCRC_DATA */ |
AnnaBridge | 171:3a7713b1edbc | 163 | #define _GPCRC_DATA_DATA_MASK 0xFFFFFFFFUL /**< Bit mask for GPCRC_DATA */ |
AnnaBridge | 171:3a7713b1edbc | 164 | #define _GPCRC_DATA_DATA_DEFAULT 0x00000000UL /**< Mode DEFAULT for GPCRC_DATA */ |
AnnaBridge | 171:3a7713b1edbc | 165 | #define GPCRC_DATA_DATA_DEFAULT (_GPCRC_DATA_DATA_DEFAULT << 0) /**< Shifted mode DEFAULT for GPCRC_DATA */ |
AnnaBridge | 171:3a7713b1edbc | 166 | |
AnnaBridge | 171:3a7713b1edbc | 167 | /* Bit fields for GPCRC DATAREV */ |
AnnaBridge | 171:3a7713b1edbc | 168 | #define _GPCRC_DATAREV_RESETVALUE 0x00000000UL /**< Default value for GPCRC_DATAREV */ |
AnnaBridge | 171:3a7713b1edbc | 169 | #define _GPCRC_DATAREV_MASK 0xFFFFFFFFUL /**< Mask for GPCRC_DATAREV */ |
AnnaBridge | 171:3a7713b1edbc | 170 | #define _GPCRC_DATAREV_DATAREV_SHIFT 0 /**< Shift value for GPCRC_DATAREV */ |
AnnaBridge | 171:3a7713b1edbc | 171 | #define _GPCRC_DATAREV_DATAREV_MASK 0xFFFFFFFFUL /**< Bit mask for GPCRC_DATAREV */ |
AnnaBridge | 171:3a7713b1edbc | 172 | #define _GPCRC_DATAREV_DATAREV_DEFAULT 0x00000000UL /**< Mode DEFAULT for GPCRC_DATAREV */ |
AnnaBridge | 171:3a7713b1edbc | 173 | #define GPCRC_DATAREV_DATAREV_DEFAULT (_GPCRC_DATAREV_DATAREV_DEFAULT << 0) /**< Shifted mode DEFAULT for GPCRC_DATAREV */ |
AnnaBridge | 171:3a7713b1edbc | 174 | |
AnnaBridge | 171:3a7713b1edbc | 175 | /* Bit fields for GPCRC DATABYTEREV */ |
AnnaBridge | 171:3a7713b1edbc | 176 | #define _GPCRC_DATABYTEREV_RESETVALUE 0x00000000UL /**< Default value for GPCRC_DATABYTEREV */ |
AnnaBridge | 171:3a7713b1edbc | 177 | #define _GPCRC_DATABYTEREV_MASK 0xFFFFFFFFUL /**< Mask for GPCRC_DATABYTEREV */ |
AnnaBridge | 171:3a7713b1edbc | 178 | #define _GPCRC_DATABYTEREV_DATABYTEREV_SHIFT 0 /**< Shift value for GPCRC_DATABYTEREV */ |
AnnaBridge | 171:3a7713b1edbc | 179 | #define _GPCRC_DATABYTEREV_DATABYTEREV_MASK 0xFFFFFFFFUL /**< Bit mask for GPCRC_DATABYTEREV */ |
AnnaBridge | 171:3a7713b1edbc | 180 | #define _GPCRC_DATABYTEREV_DATABYTEREV_DEFAULT 0x00000000UL /**< Mode DEFAULT for GPCRC_DATABYTEREV */ |
AnnaBridge | 171:3a7713b1edbc | 181 | #define GPCRC_DATABYTEREV_DATABYTEREV_DEFAULT (_GPCRC_DATABYTEREV_DATABYTEREV_DEFAULT << 0) /**< Shifted mode DEFAULT for GPCRC_DATABYTEREV */ |
AnnaBridge | 171:3a7713b1edbc | 182 | |
AnnaBridge | 171:3a7713b1edbc | 183 | /** @} End of group EFM32PG12B_GPCRC */ |
AnnaBridge | 171:3a7713b1edbc | 184 | /** @} End of group Parts */ |
AnnaBridge | 171:3a7713b1edbc | 185 |