The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.
Dependents: hello SerialTestv11 SerialTestv12 Sierpinski ... more
mbed 2
This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.
TARGET_DISCO_F303VC/TOOLCHAIN_ARM_MICRO/stm32f3xx_hal_cortex.h@171:3a7713b1edbc, 2018-11-08 (annotated)
- Committer:
- AnnaBridge
- Date:
- Thu Nov 08 11:45:42 2018 +0000
- Revision:
- 171:3a7713b1edbc
- Parent:
- TARGET_DISCO_F303VC/TARGET_STM/TARGET_STM32F3/device/stm32f3xx_hal_cortex.h@168:b9e159c1930a
mbed library. Release version 164
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
AnnaBridge | 163:e59c8e839560 | 1 | /** |
AnnaBridge | 163:e59c8e839560 | 2 | ****************************************************************************** |
AnnaBridge | 163:e59c8e839560 | 3 | * @file stm32f3xx_hal_cortex.h |
AnnaBridge | 163:e59c8e839560 | 4 | * @author MCD Application Team |
AnnaBridge | 163:e59c8e839560 | 5 | * @brief Header file of CORTEX HAL module. |
AnnaBridge | 163:e59c8e839560 | 6 | ****************************************************************************** |
AnnaBridge | 163:e59c8e839560 | 7 | * @attention |
AnnaBridge | 163:e59c8e839560 | 8 | * |
AnnaBridge | 163:e59c8e839560 | 9 | * <h2><center>© COPYRIGHT(c) 2016 STMicroelectronics</center></h2> |
AnnaBridge | 163:e59c8e839560 | 10 | * |
AnnaBridge | 163:e59c8e839560 | 11 | * Redistribution and use in source and binary forms, with or without modification, |
AnnaBridge | 163:e59c8e839560 | 12 | * are permitted provided that the following conditions are met: |
AnnaBridge | 163:e59c8e839560 | 13 | * 1. Redistributions of source code must retain the above copyright notice, |
AnnaBridge | 163:e59c8e839560 | 14 | * this list of conditions and the following disclaimer. |
AnnaBridge | 163:e59c8e839560 | 15 | * 2. Redistributions in binary form must reproduce the above copyright notice, |
AnnaBridge | 163:e59c8e839560 | 16 | * this list of conditions and the following disclaimer in the documentation |
AnnaBridge | 163:e59c8e839560 | 17 | * and/or other materials provided with the distribution. |
AnnaBridge | 163:e59c8e839560 | 18 | * 3. Neither the name of STMicroelectronics nor the names of its contributors |
AnnaBridge | 163:e59c8e839560 | 19 | * may be used to endorse or promote products derived from this software |
AnnaBridge | 163:e59c8e839560 | 20 | * without specific prior written permission. |
AnnaBridge | 163:e59c8e839560 | 21 | * |
AnnaBridge | 163:e59c8e839560 | 22 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
AnnaBridge | 163:e59c8e839560 | 23 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
AnnaBridge | 163:e59c8e839560 | 24 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE |
AnnaBridge | 163:e59c8e839560 | 25 | * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE |
AnnaBridge | 163:e59c8e839560 | 26 | * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL |
AnnaBridge | 163:e59c8e839560 | 27 | * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR |
AnnaBridge | 163:e59c8e839560 | 28 | * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER |
AnnaBridge | 163:e59c8e839560 | 29 | * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, |
AnnaBridge | 163:e59c8e839560 | 30 | * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
AnnaBridge | 163:e59c8e839560 | 31 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
AnnaBridge | 163:e59c8e839560 | 32 | * |
AnnaBridge | 163:e59c8e839560 | 33 | ****************************************************************************** |
AnnaBridge | 163:e59c8e839560 | 34 | */ |
AnnaBridge | 163:e59c8e839560 | 35 | |
AnnaBridge | 163:e59c8e839560 | 36 | /* Define to prevent recursive inclusion -------------------------------------*/ |
AnnaBridge | 163:e59c8e839560 | 37 | #ifndef __STM32F3xx_HAL_CORTEX_H |
AnnaBridge | 163:e59c8e839560 | 38 | #define __STM32F3xx_HAL_CORTEX_H |
AnnaBridge | 163:e59c8e839560 | 39 | |
AnnaBridge | 163:e59c8e839560 | 40 | #ifdef __cplusplus |
AnnaBridge | 163:e59c8e839560 | 41 | extern "C" { |
AnnaBridge | 163:e59c8e839560 | 42 | #endif |
AnnaBridge | 163:e59c8e839560 | 43 | |
AnnaBridge | 163:e59c8e839560 | 44 | /* Includes ------------------------------------------------------------------*/ |
AnnaBridge | 163:e59c8e839560 | 45 | #include "stm32f3xx_hal_def.h" |
AnnaBridge | 163:e59c8e839560 | 46 | |
AnnaBridge | 163:e59c8e839560 | 47 | /** @addtogroup STM32F3xx_HAL_Driver |
AnnaBridge | 163:e59c8e839560 | 48 | * @{ |
AnnaBridge | 163:e59c8e839560 | 49 | */ |
AnnaBridge | 163:e59c8e839560 | 50 | |
AnnaBridge | 163:e59c8e839560 | 51 | /** @addtogroup CORTEX |
AnnaBridge | 163:e59c8e839560 | 52 | * @{ |
AnnaBridge | 163:e59c8e839560 | 53 | */ |
AnnaBridge | 163:e59c8e839560 | 54 | /* Exported types ------------------------------------------------------------*/ |
AnnaBridge | 163:e59c8e839560 | 55 | /** @defgroup CORTEX_Exported_Types CORTEX Exported Types |
AnnaBridge | 163:e59c8e839560 | 56 | * @{ |
AnnaBridge | 163:e59c8e839560 | 57 | */ |
AnnaBridge | 163:e59c8e839560 | 58 | |
AnnaBridge | 163:e59c8e839560 | 59 | #if (__MPU_PRESENT == 1U) |
AnnaBridge | 163:e59c8e839560 | 60 | /** @defgroup CORTEX_MPU_Region_Initialization_Structure_definition MPU Region Initialization Structure Definition |
AnnaBridge | 163:e59c8e839560 | 61 | * @brief MPU Region initialization structure |
AnnaBridge | 163:e59c8e839560 | 62 | * @{ |
AnnaBridge | 163:e59c8e839560 | 63 | */ |
AnnaBridge | 163:e59c8e839560 | 64 | typedef struct |
AnnaBridge | 163:e59c8e839560 | 65 | { |
AnnaBridge | 163:e59c8e839560 | 66 | uint8_t Enable; /*!< Specifies the status of the region. |
AnnaBridge | 163:e59c8e839560 | 67 | This parameter can be a value of @ref CORTEX_MPU_Region_Enable */ |
AnnaBridge | 163:e59c8e839560 | 68 | uint8_t Number; /*!< Specifies the number of the region to protect. |
AnnaBridge | 163:e59c8e839560 | 69 | This parameter can be a value of @ref CORTEX_MPU_Region_Number */ |
AnnaBridge | 163:e59c8e839560 | 70 | uint32_t BaseAddress; /*!< Specifies the base address of the region to protect. */ |
AnnaBridge | 163:e59c8e839560 | 71 | uint8_t Size; /*!< Specifies the size of the region to protect. |
AnnaBridge | 163:e59c8e839560 | 72 | This parameter can be a value of @ref CORTEX_MPU_Region_Size */ |
AnnaBridge | 163:e59c8e839560 | 73 | uint8_t SubRegionDisable; /*!< Specifies the number of the subregion protection to disable. |
AnnaBridge | 163:e59c8e839560 | 74 | This parameter must be a number between Min_Data = 0x00 and Max_Data = 0xFF */ |
AnnaBridge | 163:e59c8e839560 | 75 | uint8_t TypeExtField; /*!< Specifies the TEX field level. |
AnnaBridge | 163:e59c8e839560 | 76 | This parameter can be a value of @ref CORTEX_MPU_TEX_Levels */ |
AnnaBridge | 163:e59c8e839560 | 77 | uint8_t AccessPermission; /*!< Specifies the region access permission type. |
AnnaBridge | 163:e59c8e839560 | 78 | This parameter can be a value of @ref CORTEX_MPU_Region_Permission_Attributes */ |
AnnaBridge | 163:e59c8e839560 | 79 | uint8_t DisableExec; /*!< Specifies the instruction access status. |
AnnaBridge | 163:e59c8e839560 | 80 | This parameter can be a value of @ref CORTEX_MPU_Instruction_Access */ |
AnnaBridge | 163:e59c8e839560 | 81 | uint8_t IsShareable; /*!< Specifies the shareability status of the protected region. |
AnnaBridge | 163:e59c8e839560 | 82 | This parameter can be a value of @ref CORTEX_MPU_Access_Shareable */ |
AnnaBridge | 163:e59c8e839560 | 83 | uint8_t IsCacheable; /*!< Specifies the cacheable status of the region protected. |
AnnaBridge | 163:e59c8e839560 | 84 | This parameter can be a value of @ref CORTEX_MPU_Access_Cacheable */ |
AnnaBridge | 163:e59c8e839560 | 85 | uint8_t IsBufferable; /*!< Specifies the bufferable status of the protected region. |
AnnaBridge | 163:e59c8e839560 | 86 | This parameter can be a value of @ref CORTEX_MPU_Access_Bufferable */ |
AnnaBridge | 163:e59c8e839560 | 87 | }MPU_Region_InitTypeDef; |
AnnaBridge | 163:e59c8e839560 | 88 | /** |
AnnaBridge | 163:e59c8e839560 | 89 | * @} |
AnnaBridge | 163:e59c8e839560 | 90 | */ |
AnnaBridge | 163:e59c8e839560 | 91 | #endif /* __MPU_PRESENT */ |
AnnaBridge | 163:e59c8e839560 | 92 | |
AnnaBridge | 163:e59c8e839560 | 93 | /** |
AnnaBridge | 163:e59c8e839560 | 94 | * @} |
AnnaBridge | 163:e59c8e839560 | 95 | */ |
AnnaBridge | 163:e59c8e839560 | 96 | |
AnnaBridge | 163:e59c8e839560 | 97 | /* Exported constants --------------------------------------------------------*/ |
AnnaBridge | 163:e59c8e839560 | 98 | |
AnnaBridge | 163:e59c8e839560 | 99 | /** @defgroup CORTEX_Exported_Constants CORTEX Exported Constants |
AnnaBridge | 163:e59c8e839560 | 100 | * @{ |
AnnaBridge | 163:e59c8e839560 | 101 | */ |
AnnaBridge | 163:e59c8e839560 | 102 | |
AnnaBridge | 163:e59c8e839560 | 103 | /** @defgroup CORTEX_Preemption_Priority_Group CORTEX Preemption Priority Group |
AnnaBridge | 163:e59c8e839560 | 104 | * @{ |
AnnaBridge | 163:e59c8e839560 | 105 | */ |
AnnaBridge | 163:e59c8e839560 | 106 | #define NVIC_PRIORITYGROUP_0 (0x00000007U) /*!< 0 bits for pre-emption priority |
AnnaBridge | 163:e59c8e839560 | 107 | 4 bits for subpriority */ |
AnnaBridge | 163:e59c8e839560 | 108 | #define NVIC_PRIORITYGROUP_1 (0x00000006U) /*!< 1 bits for pre-emption priority |
AnnaBridge | 163:e59c8e839560 | 109 | 3 bits for subpriority */ |
AnnaBridge | 163:e59c8e839560 | 110 | #define NVIC_PRIORITYGROUP_2 (0x00000005U) /*!< 2 bits for pre-emption priority |
AnnaBridge | 163:e59c8e839560 | 111 | 2 bits for subpriority */ |
AnnaBridge | 163:e59c8e839560 | 112 | #define NVIC_PRIORITYGROUP_3 (0x00000004U) /*!< 3 bits for pre-emption priority |
AnnaBridge | 163:e59c8e839560 | 113 | 1 bits for subpriority */ |
AnnaBridge | 163:e59c8e839560 | 114 | #define NVIC_PRIORITYGROUP_4 (0x00000003U) /*!< 4 bits for pre-emption priority |
AnnaBridge | 163:e59c8e839560 | 115 | 0 bits for subpriority */ |
AnnaBridge | 163:e59c8e839560 | 116 | /** |
AnnaBridge | 163:e59c8e839560 | 117 | * @} |
AnnaBridge | 163:e59c8e839560 | 118 | */ |
AnnaBridge | 163:e59c8e839560 | 119 | |
AnnaBridge | 163:e59c8e839560 | 120 | /** @defgroup CORTEX_SysTick_clock_source CORTEX SysTick clock source |
AnnaBridge | 163:e59c8e839560 | 121 | * @{ |
AnnaBridge | 163:e59c8e839560 | 122 | */ |
AnnaBridge | 163:e59c8e839560 | 123 | #define SYSTICK_CLKSOURCE_HCLK_DIV8 (0x00000000U) |
AnnaBridge | 163:e59c8e839560 | 124 | #define SYSTICK_CLKSOURCE_HCLK (0x00000004U) |
AnnaBridge | 163:e59c8e839560 | 125 | /** |
AnnaBridge | 163:e59c8e839560 | 126 | * @} |
AnnaBridge | 163:e59c8e839560 | 127 | */ |
AnnaBridge | 163:e59c8e839560 | 128 | |
AnnaBridge | 163:e59c8e839560 | 129 | #if (__MPU_PRESENT == 1U) |
AnnaBridge | 163:e59c8e839560 | 130 | /** @defgroup CORTEX_MPU_HFNMI_PRIVDEF_Control MPU HFNMI and PRIVILEGED Access control |
AnnaBridge | 163:e59c8e839560 | 131 | * @{ |
AnnaBridge | 163:e59c8e839560 | 132 | */ |
AnnaBridge | 163:e59c8e839560 | 133 | #define MPU_HFNMI_PRIVDEF_NONE (0x00000000U) |
AnnaBridge | 163:e59c8e839560 | 134 | #define MPU_HARDFAULT_NMI (0x00000002U) |
AnnaBridge | 163:e59c8e839560 | 135 | #define MPU_PRIVILEGED_DEFAULT (0x00000004U) |
AnnaBridge | 163:e59c8e839560 | 136 | #define MPU_HFNMI_PRIVDEF (0x00000006U) |
AnnaBridge | 163:e59c8e839560 | 137 | /** |
AnnaBridge | 163:e59c8e839560 | 138 | * @} |
AnnaBridge | 163:e59c8e839560 | 139 | */ |
AnnaBridge | 163:e59c8e839560 | 140 | |
AnnaBridge | 163:e59c8e839560 | 141 | /** @defgroup CORTEX_MPU_Region_Enable CORTEX MPU Region Enable |
AnnaBridge | 163:e59c8e839560 | 142 | * @{ |
AnnaBridge | 163:e59c8e839560 | 143 | */ |
AnnaBridge | 163:e59c8e839560 | 144 | #define MPU_REGION_ENABLE ((uint8_t)0x01U) |
AnnaBridge | 163:e59c8e839560 | 145 | #define MPU_REGION_DISABLE ((uint8_t)0x00U) |
AnnaBridge | 163:e59c8e839560 | 146 | /** |
AnnaBridge | 163:e59c8e839560 | 147 | * @} |
AnnaBridge | 163:e59c8e839560 | 148 | */ |
AnnaBridge | 163:e59c8e839560 | 149 | |
AnnaBridge | 163:e59c8e839560 | 150 | /** @defgroup CORTEX_MPU_Instruction_Access CORTEX MPU Instruction Access |
AnnaBridge | 163:e59c8e839560 | 151 | * @{ |
AnnaBridge | 163:e59c8e839560 | 152 | */ |
AnnaBridge | 163:e59c8e839560 | 153 | #define MPU_INSTRUCTION_ACCESS_ENABLE ((uint8_t)0x00U) |
AnnaBridge | 163:e59c8e839560 | 154 | #define MPU_INSTRUCTION_ACCESS_DISABLE ((uint8_t)0x01U) |
AnnaBridge | 163:e59c8e839560 | 155 | /** |
AnnaBridge | 163:e59c8e839560 | 156 | * @} |
AnnaBridge | 163:e59c8e839560 | 157 | */ |
AnnaBridge | 163:e59c8e839560 | 158 | |
AnnaBridge | 163:e59c8e839560 | 159 | /** @defgroup CORTEX_MPU_Access_Shareable CORTEX MPU Instruction Access Shareable |
AnnaBridge | 163:e59c8e839560 | 160 | * @{ |
AnnaBridge | 163:e59c8e839560 | 161 | */ |
AnnaBridge | 163:e59c8e839560 | 162 | #define MPU_ACCESS_SHAREABLE ((uint8_t)0x01U) |
AnnaBridge | 163:e59c8e839560 | 163 | #define MPU_ACCESS_NOT_SHAREABLE ((uint8_t)0x00U) |
AnnaBridge | 163:e59c8e839560 | 164 | /** |
AnnaBridge | 163:e59c8e839560 | 165 | * @} |
AnnaBridge | 163:e59c8e839560 | 166 | */ |
AnnaBridge | 163:e59c8e839560 | 167 | |
AnnaBridge | 163:e59c8e839560 | 168 | /** @defgroup CORTEX_MPU_Access_Cacheable CORTEX MPU Instruction Access Cacheable |
AnnaBridge | 163:e59c8e839560 | 169 | * @{ |
AnnaBridge | 163:e59c8e839560 | 170 | */ |
AnnaBridge | 163:e59c8e839560 | 171 | #define MPU_ACCESS_CACHEABLE ((uint8_t)0x01U) |
AnnaBridge | 163:e59c8e839560 | 172 | #define MPU_ACCESS_NOT_CACHEABLE ((uint8_t)0x00U) |
AnnaBridge | 163:e59c8e839560 | 173 | /** |
AnnaBridge | 163:e59c8e839560 | 174 | * @} |
AnnaBridge | 163:e59c8e839560 | 175 | */ |
AnnaBridge | 163:e59c8e839560 | 176 | |
AnnaBridge | 163:e59c8e839560 | 177 | /** @defgroup CORTEX_MPU_Access_Bufferable CORTEX MPU Instruction Access Bufferable |
AnnaBridge | 163:e59c8e839560 | 178 | * @{ |
AnnaBridge | 163:e59c8e839560 | 179 | */ |
AnnaBridge | 163:e59c8e839560 | 180 | #define MPU_ACCESS_BUFFERABLE ((uint8_t)0x01U) |
AnnaBridge | 163:e59c8e839560 | 181 | #define MPU_ACCESS_NOT_BUFFERABLE ((uint8_t)0x00U) |
AnnaBridge | 163:e59c8e839560 | 182 | /** |
AnnaBridge | 163:e59c8e839560 | 183 | * @} |
AnnaBridge | 163:e59c8e839560 | 184 | */ |
AnnaBridge | 163:e59c8e839560 | 185 | |
AnnaBridge | 163:e59c8e839560 | 186 | /** @defgroup CORTEX_MPU_TEX_Levels MPU TEX Levels |
AnnaBridge | 163:e59c8e839560 | 187 | * @{ |
AnnaBridge | 163:e59c8e839560 | 188 | */ |
AnnaBridge | 163:e59c8e839560 | 189 | #define MPU_TEX_LEVEL0 ((uint8_t)0x00U) |
AnnaBridge | 163:e59c8e839560 | 190 | #define MPU_TEX_LEVEL1 ((uint8_t)0x01U) |
AnnaBridge | 163:e59c8e839560 | 191 | #define MPU_TEX_LEVEL2 ((uint8_t)0x02U) |
AnnaBridge | 163:e59c8e839560 | 192 | /** |
AnnaBridge | 163:e59c8e839560 | 193 | * @} |
AnnaBridge | 163:e59c8e839560 | 194 | */ |
AnnaBridge | 163:e59c8e839560 | 195 | |
AnnaBridge | 163:e59c8e839560 | 196 | /** @defgroup CORTEX_MPU_Region_Size CORTEX MPU Region Size |
AnnaBridge | 163:e59c8e839560 | 197 | * @{ |
AnnaBridge | 163:e59c8e839560 | 198 | */ |
AnnaBridge | 163:e59c8e839560 | 199 | #define MPU_REGION_SIZE_32B ((uint8_t)0x04U) |
AnnaBridge | 163:e59c8e839560 | 200 | #define MPU_REGION_SIZE_64B ((uint8_t)0x05U) |
AnnaBridge | 163:e59c8e839560 | 201 | #define MPU_REGION_SIZE_128B ((uint8_t)0x06U) |
AnnaBridge | 163:e59c8e839560 | 202 | #define MPU_REGION_SIZE_256B ((uint8_t)0x07U) |
AnnaBridge | 163:e59c8e839560 | 203 | #define MPU_REGION_SIZE_512B ((uint8_t)0x08U) |
AnnaBridge | 163:e59c8e839560 | 204 | #define MPU_REGION_SIZE_1KB ((uint8_t)0x09U) |
AnnaBridge | 163:e59c8e839560 | 205 | #define MPU_REGION_SIZE_2KB ((uint8_t)0x0AU) |
AnnaBridge | 163:e59c8e839560 | 206 | #define MPU_REGION_SIZE_4KB ((uint8_t)0x0BU) |
AnnaBridge | 163:e59c8e839560 | 207 | #define MPU_REGION_SIZE_8KB ((uint8_t)0x0CU) |
AnnaBridge | 163:e59c8e839560 | 208 | #define MPU_REGION_SIZE_16KB ((uint8_t)0x0DU) |
AnnaBridge | 163:e59c8e839560 | 209 | #define MPU_REGION_SIZE_32KB ((uint8_t)0x0EU) |
AnnaBridge | 163:e59c8e839560 | 210 | #define MPU_REGION_SIZE_64KB ((uint8_t)0x0FU) |
AnnaBridge | 163:e59c8e839560 | 211 | #define MPU_REGION_SIZE_128KB ((uint8_t)0x10U) |
AnnaBridge | 163:e59c8e839560 | 212 | #define MPU_REGION_SIZE_256KB ((uint8_t)0x11U) |
AnnaBridge | 163:e59c8e839560 | 213 | #define MPU_REGION_SIZE_512KB ((uint8_t)0x12U) |
AnnaBridge | 163:e59c8e839560 | 214 | #define MPU_REGION_SIZE_1MB ((uint8_t)0x13U) |
AnnaBridge | 163:e59c8e839560 | 215 | #define MPU_REGION_SIZE_2MB ((uint8_t)0x14U) |
AnnaBridge | 163:e59c8e839560 | 216 | #define MPU_REGION_SIZE_4MB ((uint8_t)0x15U) |
AnnaBridge | 163:e59c8e839560 | 217 | #define MPU_REGION_SIZE_8MB ((uint8_t)0x16U) |
AnnaBridge | 163:e59c8e839560 | 218 | #define MPU_REGION_SIZE_16MB ((uint8_t)0x17U) |
AnnaBridge | 163:e59c8e839560 | 219 | #define MPU_REGION_SIZE_32MB ((uint8_t)0x18U) |
AnnaBridge | 163:e59c8e839560 | 220 | #define MPU_REGION_SIZE_64MB ((uint8_t)0x19U) |
AnnaBridge | 163:e59c8e839560 | 221 | #define MPU_REGION_SIZE_128MB ((uint8_t)0x1AU) |
AnnaBridge | 163:e59c8e839560 | 222 | #define MPU_REGION_SIZE_256MB ((uint8_t)0x1BU) |
AnnaBridge | 163:e59c8e839560 | 223 | #define MPU_REGION_SIZE_512MB ((uint8_t)0x1CU) |
AnnaBridge | 163:e59c8e839560 | 224 | #define MPU_REGION_SIZE_1GB ((uint8_t)0x1DU) |
AnnaBridge | 163:e59c8e839560 | 225 | #define MPU_REGION_SIZE_2GB ((uint8_t)0x1EU) |
AnnaBridge | 163:e59c8e839560 | 226 | #define MPU_REGION_SIZE_4GB ((uint8_t)0x1FU) |
AnnaBridge | 163:e59c8e839560 | 227 | /** |
AnnaBridge | 163:e59c8e839560 | 228 | * @} |
AnnaBridge | 163:e59c8e839560 | 229 | */ |
AnnaBridge | 163:e59c8e839560 | 230 | |
AnnaBridge | 163:e59c8e839560 | 231 | /** @defgroup CORTEX_MPU_Region_Permission_Attributes CORTEX MPU Region Permission Attributes |
AnnaBridge | 163:e59c8e839560 | 232 | * @{ |
AnnaBridge | 163:e59c8e839560 | 233 | */ |
AnnaBridge | 163:e59c8e839560 | 234 | #define MPU_REGION_NO_ACCESS ((uint8_t)0x00U) |
AnnaBridge | 163:e59c8e839560 | 235 | #define MPU_REGION_PRIV_RW ((uint8_t)0x01U) |
AnnaBridge | 163:e59c8e839560 | 236 | #define MPU_REGION_PRIV_RW_URO ((uint8_t)0x02U) |
AnnaBridge | 163:e59c8e839560 | 237 | #define MPU_REGION_FULL_ACCESS ((uint8_t)0x03U) |
AnnaBridge | 163:e59c8e839560 | 238 | #define MPU_REGION_PRIV_RO ((uint8_t)0x05U) |
AnnaBridge | 163:e59c8e839560 | 239 | #define MPU_REGION_PRIV_RO_URO ((uint8_t)0x06U) |
AnnaBridge | 163:e59c8e839560 | 240 | /** |
AnnaBridge | 163:e59c8e839560 | 241 | * @} |
AnnaBridge | 163:e59c8e839560 | 242 | */ |
AnnaBridge | 163:e59c8e839560 | 243 | |
AnnaBridge | 163:e59c8e839560 | 244 | /** @defgroup CORTEX_MPU_Region_Number CORTEX MPU Region Number |
AnnaBridge | 163:e59c8e839560 | 245 | * @{ |
AnnaBridge | 163:e59c8e839560 | 246 | */ |
AnnaBridge | 163:e59c8e839560 | 247 | #define MPU_REGION_NUMBER0 ((uint8_t)0x00U) |
AnnaBridge | 163:e59c8e839560 | 248 | #define MPU_REGION_NUMBER1 ((uint8_t)0x01U) |
AnnaBridge | 163:e59c8e839560 | 249 | #define MPU_REGION_NUMBER2 ((uint8_t)0x02U) |
AnnaBridge | 163:e59c8e839560 | 250 | #define MPU_REGION_NUMBER3 ((uint8_t)0x03U) |
AnnaBridge | 163:e59c8e839560 | 251 | #define MPU_REGION_NUMBER4 ((uint8_t)0x04U) |
AnnaBridge | 163:e59c8e839560 | 252 | #define MPU_REGION_NUMBER5 ((uint8_t)0x05U) |
AnnaBridge | 163:e59c8e839560 | 253 | #define MPU_REGION_NUMBER6 ((uint8_t)0x06U) |
AnnaBridge | 163:e59c8e839560 | 254 | #define MPU_REGION_NUMBER7 ((uint8_t)0x07U) |
AnnaBridge | 163:e59c8e839560 | 255 | /** |
AnnaBridge | 163:e59c8e839560 | 256 | * @} |
AnnaBridge | 163:e59c8e839560 | 257 | */ |
AnnaBridge | 163:e59c8e839560 | 258 | #endif /* __MPU_PRESENT */ |
AnnaBridge | 163:e59c8e839560 | 259 | |
AnnaBridge | 163:e59c8e839560 | 260 | /** |
AnnaBridge | 163:e59c8e839560 | 261 | * @} |
AnnaBridge | 163:e59c8e839560 | 262 | */ |
AnnaBridge | 163:e59c8e839560 | 263 | |
AnnaBridge | 163:e59c8e839560 | 264 | /* Exported Macros -----------------------------------------------------------*/ |
AnnaBridge | 163:e59c8e839560 | 265 | |
AnnaBridge | 163:e59c8e839560 | 266 | |
AnnaBridge | 163:e59c8e839560 | 267 | /* Exported functions --------------------------------------------------------*/ |
AnnaBridge | 163:e59c8e839560 | 268 | /** @addtogroup CORTEX_Exported_Functions |
AnnaBridge | 163:e59c8e839560 | 269 | * @{ |
AnnaBridge | 163:e59c8e839560 | 270 | */ |
AnnaBridge | 163:e59c8e839560 | 271 | |
AnnaBridge | 163:e59c8e839560 | 272 | /** @addtogroup CORTEX_Exported_Functions_Group1 |
AnnaBridge | 163:e59c8e839560 | 273 | * @{ |
AnnaBridge | 163:e59c8e839560 | 274 | */ |
AnnaBridge | 163:e59c8e839560 | 275 | /* Initialization and de-initialization functions *****************************/ |
AnnaBridge | 163:e59c8e839560 | 276 | void HAL_NVIC_SetPriorityGrouping(uint32_t PriorityGroup); |
AnnaBridge | 163:e59c8e839560 | 277 | void HAL_NVIC_SetPriority(IRQn_Type IRQn, uint32_t PreemptPriority, uint32_t SubPriority); |
AnnaBridge | 163:e59c8e839560 | 278 | void HAL_NVIC_EnableIRQ(IRQn_Type IRQn); |
AnnaBridge | 163:e59c8e839560 | 279 | void HAL_NVIC_DisableIRQ(IRQn_Type IRQn); |
AnnaBridge | 163:e59c8e839560 | 280 | void HAL_NVIC_SystemReset(void); |
AnnaBridge | 163:e59c8e839560 | 281 | uint32_t HAL_SYSTICK_Config(uint32_t TicksNumb); |
AnnaBridge | 163:e59c8e839560 | 282 | /** |
AnnaBridge | 163:e59c8e839560 | 283 | * @} |
AnnaBridge | 163:e59c8e839560 | 284 | */ |
AnnaBridge | 163:e59c8e839560 | 285 | |
AnnaBridge | 163:e59c8e839560 | 286 | /** @addtogroup CORTEX_Exported_Functions_Group2 |
AnnaBridge | 163:e59c8e839560 | 287 | * @{ |
AnnaBridge | 163:e59c8e839560 | 288 | */ |
AnnaBridge | 163:e59c8e839560 | 289 | /* Peripheral Control functions ***********************************************/ |
AnnaBridge | 163:e59c8e839560 | 290 | #if (__MPU_PRESENT == 1U) |
AnnaBridge | 163:e59c8e839560 | 291 | void HAL_MPU_ConfigRegion(MPU_Region_InitTypeDef *MPU_Init); |
AnnaBridge | 163:e59c8e839560 | 292 | #endif /* __MPU_PRESENT */ |
AnnaBridge | 163:e59c8e839560 | 293 | uint32_t HAL_NVIC_GetPriorityGrouping(void); |
AnnaBridge | 163:e59c8e839560 | 294 | void HAL_NVIC_GetPriority(IRQn_Type IRQn, uint32_t PriorityGroup, uint32_t* pPreemptPriority, uint32_t* pSubPriority); |
AnnaBridge | 163:e59c8e839560 | 295 | uint32_t HAL_NVIC_GetPendingIRQ(IRQn_Type IRQn); |
AnnaBridge | 163:e59c8e839560 | 296 | void HAL_NVIC_SetPendingIRQ(IRQn_Type IRQn); |
AnnaBridge | 163:e59c8e839560 | 297 | void HAL_NVIC_ClearPendingIRQ(IRQn_Type IRQn); |
AnnaBridge | 163:e59c8e839560 | 298 | uint32_t HAL_NVIC_GetActive(IRQn_Type IRQn); |
AnnaBridge | 163:e59c8e839560 | 299 | void HAL_SYSTICK_CLKSourceConfig(uint32_t CLKSource); |
AnnaBridge | 163:e59c8e839560 | 300 | void HAL_SYSTICK_IRQHandler(void); |
AnnaBridge | 163:e59c8e839560 | 301 | void HAL_SYSTICK_Callback(void); |
AnnaBridge | 163:e59c8e839560 | 302 | /** |
AnnaBridge | 163:e59c8e839560 | 303 | * @} |
AnnaBridge | 163:e59c8e839560 | 304 | */ |
AnnaBridge | 163:e59c8e839560 | 305 | |
AnnaBridge | 163:e59c8e839560 | 306 | /** |
AnnaBridge | 163:e59c8e839560 | 307 | * @} |
AnnaBridge | 163:e59c8e839560 | 308 | */ |
AnnaBridge | 163:e59c8e839560 | 309 | |
AnnaBridge | 163:e59c8e839560 | 310 | /* Private types -------------------------------------------------------------*/ |
AnnaBridge | 163:e59c8e839560 | 311 | /* Private variables ---------------------------------------------------------*/ |
AnnaBridge | 163:e59c8e839560 | 312 | /* Private constants ---------------------------------------------------------*/ |
AnnaBridge | 163:e59c8e839560 | 313 | /* Private macros ------------------------------------------------------------*/ |
AnnaBridge | 163:e59c8e839560 | 314 | /** @defgroup CORTEX_Private_Macros CORTEX Private Macros |
AnnaBridge | 163:e59c8e839560 | 315 | * @{ |
AnnaBridge | 163:e59c8e839560 | 316 | */ |
AnnaBridge | 163:e59c8e839560 | 317 | #define IS_NVIC_PRIORITY_GROUP(GROUP) (((GROUP) == NVIC_PRIORITYGROUP_0) || \ |
AnnaBridge | 163:e59c8e839560 | 318 | ((GROUP) == NVIC_PRIORITYGROUP_1) || \ |
AnnaBridge | 163:e59c8e839560 | 319 | ((GROUP) == NVIC_PRIORITYGROUP_2) || \ |
AnnaBridge | 163:e59c8e839560 | 320 | ((GROUP) == NVIC_PRIORITYGROUP_3) || \ |
AnnaBridge | 163:e59c8e839560 | 321 | ((GROUP) == NVIC_PRIORITYGROUP_4)) |
AnnaBridge | 163:e59c8e839560 | 322 | |
AnnaBridge | 163:e59c8e839560 | 323 | #define IS_NVIC_PREEMPTION_PRIORITY(PRIORITY) ((PRIORITY) < 0x10U) |
AnnaBridge | 163:e59c8e839560 | 324 | |
AnnaBridge | 163:e59c8e839560 | 325 | #define IS_NVIC_SUB_PRIORITY(PRIORITY) ((PRIORITY) < 0x10U) |
AnnaBridge | 163:e59c8e839560 | 326 | |
AnnaBridge | 163:e59c8e839560 | 327 | #define IS_NVIC_DEVICE_IRQ(IRQ) ((IRQ) >= 0x00) |
AnnaBridge | 163:e59c8e839560 | 328 | |
AnnaBridge | 163:e59c8e839560 | 329 | /** @defgroup CORTEX_SysTick_clock_source_Macro_Private CORTEX SysTick clock source |
AnnaBridge | 163:e59c8e839560 | 330 | * @{ |
AnnaBridge | 163:e59c8e839560 | 331 | */ |
AnnaBridge | 163:e59c8e839560 | 332 | #define IS_SYSTICK_CLK_SOURCE(SOURCE) (((SOURCE) == SYSTICK_CLKSOURCE_HCLK) || \ |
AnnaBridge | 163:e59c8e839560 | 333 | ((SOURCE) == SYSTICK_CLKSOURCE_HCLK_DIV8)) |
AnnaBridge | 163:e59c8e839560 | 334 | /** |
AnnaBridge | 163:e59c8e839560 | 335 | * @} |
AnnaBridge | 163:e59c8e839560 | 336 | */ |
AnnaBridge | 163:e59c8e839560 | 337 | |
AnnaBridge | 163:e59c8e839560 | 338 | #if (__MPU_PRESENT == 1U) |
AnnaBridge | 163:e59c8e839560 | 339 | #define IS_MPU_REGION_ENABLE(STATE) (((STATE) == MPU_REGION_ENABLE) || \ |
AnnaBridge | 163:e59c8e839560 | 340 | ((STATE) == MPU_REGION_DISABLE)) |
AnnaBridge | 163:e59c8e839560 | 341 | |
AnnaBridge | 163:e59c8e839560 | 342 | #define IS_MPU_INSTRUCTION_ACCESS(STATE) (((STATE) == MPU_INSTRUCTION_ACCESS_ENABLE) || \ |
AnnaBridge | 163:e59c8e839560 | 343 | ((STATE) == MPU_INSTRUCTION_ACCESS_DISABLE)) |
AnnaBridge | 163:e59c8e839560 | 344 | |
AnnaBridge | 163:e59c8e839560 | 345 | #define IS_MPU_ACCESS_SHAREABLE(STATE) (((STATE) == MPU_ACCESS_SHAREABLE) || \ |
AnnaBridge | 163:e59c8e839560 | 346 | ((STATE) == MPU_ACCESS_NOT_SHAREABLE)) |
AnnaBridge | 163:e59c8e839560 | 347 | |
AnnaBridge | 163:e59c8e839560 | 348 | #define IS_MPU_ACCESS_CACHEABLE(STATE) (((STATE) == MPU_ACCESS_CACHEABLE) || \ |
AnnaBridge | 163:e59c8e839560 | 349 | ((STATE) == MPU_ACCESS_NOT_CACHEABLE)) |
AnnaBridge | 163:e59c8e839560 | 350 | |
AnnaBridge | 163:e59c8e839560 | 351 | #define IS_MPU_ACCESS_BUFFERABLE(STATE) (((STATE) == MPU_ACCESS_BUFFERABLE) || \ |
AnnaBridge | 163:e59c8e839560 | 352 | ((STATE) == MPU_ACCESS_NOT_BUFFERABLE)) |
AnnaBridge | 163:e59c8e839560 | 353 | |
AnnaBridge | 163:e59c8e839560 | 354 | #define IS_MPU_TEX_LEVEL(TYPE) (((TYPE) == MPU_TEX_LEVEL0) || \ |
AnnaBridge | 163:e59c8e839560 | 355 | ((TYPE) == MPU_TEX_LEVEL1) || \ |
AnnaBridge | 163:e59c8e839560 | 356 | ((TYPE) == MPU_TEX_LEVEL2)) |
AnnaBridge | 163:e59c8e839560 | 357 | |
AnnaBridge | 163:e59c8e839560 | 358 | #define IS_MPU_REGION_PERMISSION_ATTRIBUTE(TYPE) (((TYPE) == MPU_REGION_NO_ACCESS) || \ |
AnnaBridge | 163:e59c8e839560 | 359 | ((TYPE) == MPU_REGION_PRIV_RW) || \ |
AnnaBridge | 163:e59c8e839560 | 360 | ((TYPE) == MPU_REGION_PRIV_RW_URO) || \ |
AnnaBridge | 163:e59c8e839560 | 361 | ((TYPE) == MPU_REGION_FULL_ACCESS) || \ |
AnnaBridge | 163:e59c8e839560 | 362 | ((TYPE) == MPU_REGION_PRIV_RO) || \ |
AnnaBridge | 163:e59c8e839560 | 363 | ((TYPE) == MPU_REGION_PRIV_RO_URO)) |
AnnaBridge | 163:e59c8e839560 | 364 | |
AnnaBridge | 163:e59c8e839560 | 365 | #define IS_MPU_REGION_NUMBER(NUMBER) (((NUMBER) == MPU_REGION_NUMBER0) || \ |
AnnaBridge | 163:e59c8e839560 | 366 | ((NUMBER) == MPU_REGION_NUMBER1) || \ |
AnnaBridge | 163:e59c8e839560 | 367 | ((NUMBER) == MPU_REGION_NUMBER2) || \ |
AnnaBridge | 163:e59c8e839560 | 368 | ((NUMBER) == MPU_REGION_NUMBER3) || \ |
AnnaBridge | 163:e59c8e839560 | 369 | ((NUMBER) == MPU_REGION_NUMBER4) || \ |
AnnaBridge | 163:e59c8e839560 | 370 | ((NUMBER) == MPU_REGION_NUMBER5) || \ |
AnnaBridge | 163:e59c8e839560 | 371 | ((NUMBER) == MPU_REGION_NUMBER6) || \ |
AnnaBridge | 163:e59c8e839560 | 372 | ((NUMBER) == MPU_REGION_NUMBER7)) |
AnnaBridge | 163:e59c8e839560 | 373 | |
AnnaBridge | 163:e59c8e839560 | 374 | #define IS_MPU_REGION_SIZE(SIZE) (((SIZE) == MPU_REGION_SIZE_32B) || \ |
AnnaBridge | 163:e59c8e839560 | 375 | ((SIZE) == MPU_REGION_SIZE_64B) || \ |
AnnaBridge | 163:e59c8e839560 | 376 | ((SIZE) == MPU_REGION_SIZE_128B) || \ |
AnnaBridge | 163:e59c8e839560 | 377 | ((SIZE) == MPU_REGION_SIZE_256B) || \ |
AnnaBridge | 163:e59c8e839560 | 378 | ((SIZE) == MPU_REGION_SIZE_512B) || \ |
AnnaBridge | 163:e59c8e839560 | 379 | ((SIZE) == MPU_REGION_SIZE_1KB) || \ |
AnnaBridge | 163:e59c8e839560 | 380 | ((SIZE) == MPU_REGION_SIZE_2KB) || \ |
AnnaBridge | 163:e59c8e839560 | 381 | ((SIZE) == MPU_REGION_SIZE_4KB) || \ |
AnnaBridge | 163:e59c8e839560 | 382 | ((SIZE) == MPU_REGION_SIZE_8KB) || \ |
AnnaBridge | 163:e59c8e839560 | 383 | ((SIZE) == MPU_REGION_SIZE_16KB) || \ |
AnnaBridge | 163:e59c8e839560 | 384 | ((SIZE) == MPU_REGION_SIZE_32KB) || \ |
AnnaBridge | 163:e59c8e839560 | 385 | ((SIZE) == MPU_REGION_SIZE_64KB) || \ |
AnnaBridge | 163:e59c8e839560 | 386 | ((SIZE) == MPU_REGION_SIZE_128KB) || \ |
AnnaBridge | 163:e59c8e839560 | 387 | ((SIZE) == MPU_REGION_SIZE_256KB) || \ |
AnnaBridge | 163:e59c8e839560 | 388 | ((SIZE) == MPU_REGION_SIZE_512KB) || \ |
AnnaBridge | 163:e59c8e839560 | 389 | ((SIZE) == MPU_REGION_SIZE_1MB) || \ |
AnnaBridge | 163:e59c8e839560 | 390 | ((SIZE) == MPU_REGION_SIZE_2MB) || \ |
AnnaBridge | 163:e59c8e839560 | 391 | ((SIZE) == MPU_REGION_SIZE_4MB) || \ |
AnnaBridge | 163:e59c8e839560 | 392 | ((SIZE) == MPU_REGION_SIZE_8MB) || \ |
AnnaBridge | 163:e59c8e839560 | 393 | ((SIZE) == MPU_REGION_SIZE_16MB) || \ |
AnnaBridge | 163:e59c8e839560 | 394 | ((SIZE) == MPU_REGION_SIZE_32MB) || \ |
AnnaBridge | 163:e59c8e839560 | 395 | ((SIZE) == MPU_REGION_SIZE_64MB) || \ |
AnnaBridge | 163:e59c8e839560 | 396 | ((SIZE) == MPU_REGION_SIZE_128MB) || \ |
AnnaBridge | 163:e59c8e839560 | 397 | ((SIZE) == MPU_REGION_SIZE_256MB) || \ |
AnnaBridge | 163:e59c8e839560 | 398 | ((SIZE) == MPU_REGION_SIZE_512MB) || \ |
AnnaBridge | 163:e59c8e839560 | 399 | ((SIZE) == MPU_REGION_SIZE_1GB) || \ |
AnnaBridge | 163:e59c8e839560 | 400 | ((SIZE) == MPU_REGION_SIZE_2GB) || \ |
AnnaBridge | 163:e59c8e839560 | 401 | ((SIZE) == MPU_REGION_SIZE_4GB)) |
AnnaBridge | 163:e59c8e839560 | 402 | |
AnnaBridge | 163:e59c8e839560 | 403 | #define IS_MPU_SUB_REGION_DISABLE(SUBREGION) ((SUBREGION) < (uint16_t)0x00FFU) |
AnnaBridge | 163:e59c8e839560 | 404 | #endif /* __MPU_PRESENT */ |
AnnaBridge | 163:e59c8e839560 | 405 | |
AnnaBridge | 163:e59c8e839560 | 406 | /** |
AnnaBridge | 163:e59c8e839560 | 407 | * @} |
AnnaBridge | 163:e59c8e839560 | 408 | */ |
AnnaBridge | 163:e59c8e839560 | 409 | |
AnnaBridge | 163:e59c8e839560 | 410 | /* Private functions ---------------------------------------------------------*/ |
AnnaBridge | 163:e59c8e839560 | 411 | /** @defgroup CORTEX_Private_Functions CORTEX Private Functions |
AnnaBridge | 163:e59c8e839560 | 412 | * @brief CORTEX private functions |
AnnaBridge | 163:e59c8e839560 | 413 | * @{ |
AnnaBridge | 163:e59c8e839560 | 414 | */ |
AnnaBridge | 163:e59c8e839560 | 415 | |
AnnaBridge | 163:e59c8e839560 | 416 | #if (__MPU_PRESENT == 1U) |
AnnaBridge | 163:e59c8e839560 | 417 | |
AnnaBridge | 163:e59c8e839560 | 418 | void HAL_MPU_Disable(void); |
AnnaBridge | 163:e59c8e839560 | 419 | void HAL_MPU_Enable(uint32_t MPU_Control); |
AnnaBridge | 163:e59c8e839560 | 420 | |
AnnaBridge | 163:e59c8e839560 | 421 | #endif /* __MPU_PRESENT */ |
AnnaBridge | 163:e59c8e839560 | 422 | |
AnnaBridge | 163:e59c8e839560 | 423 | /** |
AnnaBridge | 163:e59c8e839560 | 424 | * @} |
AnnaBridge | 163:e59c8e839560 | 425 | */ |
AnnaBridge | 163:e59c8e839560 | 426 | |
AnnaBridge | 163:e59c8e839560 | 427 | /** |
AnnaBridge | 163:e59c8e839560 | 428 | * @} |
AnnaBridge | 163:e59c8e839560 | 429 | */ |
AnnaBridge | 163:e59c8e839560 | 430 | |
AnnaBridge | 163:e59c8e839560 | 431 | /** |
AnnaBridge | 163:e59c8e839560 | 432 | * @} |
AnnaBridge | 163:e59c8e839560 | 433 | */ |
AnnaBridge | 163:e59c8e839560 | 434 | |
AnnaBridge | 163:e59c8e839560 | 435 | #ifdef __cplusplus |
AnnaBridge | 163:e59c8e839560 | 436 | } |
AnnaBridge | 163:e59c8e839560 | 437 | #endif |
AnnaBridge | 163:e59c8e839560 | 438 | |
AnnaBridge | 163:e59c8e839560 | 439 | #endif /* __STM32F3xx_HAL_CORTEX_H */ |
AnnaBridge | 163:e59c8e839560 | 440 | |
AnnaBridge | 163:e59c8e839560 | 441 | |
AnnaBridge | 163:e59c8e839560 | 442 | /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ |