mbed library sources. Supersedes mbed-src.
Dependents: Nucleo_Hello_Encoder BLE_iBeaconScan AM1805_DEMO DISCO-F429ZI_ExportTemplate1 ... more
targets/TARGET_Cypress/TARGET_PSOC6/TARGET_CY8CKIT_062_BLE/GeneratedSource/cycfg_pins.h@189:f392fc9709a3, 2019-02-20 (annotated)
- Committer:
- AnnaBridge
- Date:
- Wed Feb 20 22:31:08 2019 +0000
- Revision:
- 189:f392fc9709a3
mbed library release version 165
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
AnnaBridge | 189:f392fc9709a3 | 1 | /******************************************************************************* |
AnnaBridge | 189:f392fc9709a3 | 2 | * File Name: cycfg_pins.h |
AnnaBridge | 189:f392fc9709a3 | 3 | * |
AnnaBridge | 189:f392fc9709a3 | 4 | * Description: |
AnnaBridge | 189:f392fc9709a3 | 5 | * Pin configuration |
AnnaBridge | 189:f392fc9709a3 | 6 | * This file was automatically generated and should not be modified. |
AnnaBridge | 189:f392fc9709a3 | 7 | * |
AnnaBridge | 189:f392fc9709a3 | 8 | ******************************************************************************** |
AnnaBridge | 189:f392fc9709a3 | 9 | * Copyright 2017-2019 Cypress Semiconductor Corporation |
AnnaBridge | 189:f392fc9709a3 | 10 | * SPDX-License-Identifier: Apache-2.0 |
AnnaBridge | 189:f392fc9709a3 | 11 | * |
AnnaBridge | 189:f392fc9709a3 | 12 | * Licensed under the Apache License, Version 2.0 (the "License"); |
AnnaBridge | 189:f392fc9709a3 | 13 | * you may not use this file except in compliance with the License. |
AnnaBridge | 189:f392fc9709a3 | 14 | * You may obtain a copy of the License at |
AnnaBridge | 189:f392fc9709a3 | 15 | * |
AnnaBridge | 189:f392fc9709a3 | 16 | * http://www.apache.org/licenses/LICENSE-2.0 |
AnnaBridge | 189:f392fc9709a3 | 17 | * |
AnnaBridge | 189:f392fc9709a3 | 18 | * Unless required by applicable law or agreed to in writing, software |
AnnaBridge | 189:f392fc9709a3 | 19 | * distributed under the License is distributed on an "AS IS" BASIS, |
AnnaBridge | 189:f392fc9709a3 | 20 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
AnnaBridge | 189:f392fc9709a3 | 21 | * See the License for the specific language governing permissions and |
AnnaBridge | 189:f392fc9709a3 | 22 | * limitations under the License. |
AnnaBridge | 189:f392fc9709a3 | 23 | ********************************************************************************/ |
AnnaBridge | 189:f392fc9709a3 | 24 | |
AnnaBridge | 189:f392fc9709a3 | 25 | #if !defined(CYCFG_PINS_H) |
AnnaBridge | 189:f392fc9709a3 | 26 | #define CYCFG_PINS_H |
AnnaBridge | 189:f392fc9709a3 | 27 | |
AnnaBridge | 189:f392fc9709a3 | 28 | #include "cycfg_notices.h" |
AnnaBridge | 189:f392fc9709a3 | 29 | #include "cy_gpio.h" |
AnnaBridge | 189:f392fc9709a3 | 30 | #include "cycfg_connectivity.h" |
AnnaBridge | 189:f392fc9709a3 | 31 | |
AnnaBridge | 189:f392fc9709a3 | 32 | #if defined(__cplusplus) |
AnnaBridge | 189:f392fc9709a3 | 33 | extern "C" { |
AnnaBridge | 189:f392fc9709a3 | 34 | #endif |
AnnaBridge | 189:f392fc9709a3 | 35 | |
AnnaBridge | 189:f392fc9709a3 | 36 | #define WCO_IN_PORT GPIO_PRT0 |
AnnaBridge | 189:f392fc9709a3 | 37 | #define WCO_IN_PIN 0U |
AnnaBridge | 189:f392fc9709a3 | 38 | #define WCO_IN_NUM 0U |
AnnaBridge | 189:f392fc9709a3 | 39 | #define WCO_IN_DRIVEMODE CY_GPIO_DM_ANALOG |
AnnaBridge | 189:f392fc9709a3 | 40 | #define WCO_IN_INIT_DRIVESTATE 1 |
AnnaBridge | 189:f392fc9709a3 | 41 | #ifndef ioss_0_port_0_pin_0_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 42 | #define ioss_0_port_0_pin_0_HSIOM HSIOM_SEL_GPIO |
AnnaBridge | 189:f392fc9709a3 | 43 | #endif |
AnnaBridge | 189:f392fc9709a3 | 44 | #define WCO_IN_HSIOM ioss_0_port_0_pin_0_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 45 | #define WCO_IN_IRQ ioss_interrupts_gpio_0_IRQn |
AnnaBridge | 189:f392fc9709a3 | 46 | #define WCO_OUT_PORT GPIO_PRT0 |
AnnaBridge | 189:f392fc9709a3 | 47 | #define WCO_OUT_PIN 1U |
AnnaBridge | 189:f392fc9709a3 | 48 | #define WCO_OUT_NUM 1U |
AnnaBridge | 189:f392fc9709a3 | 49 | #define WCO_OUT_DRIVEMODE CY_GPIO_DM_ANALOG |
AnnaBridge | 189:f392fc9709a3 | 50 | #define WCO_OUT_INIT_DRIVESTATE 1 |
AnnaBridge | 189:f392fc9709a3 | 51 | #ifndef ioss_0_port_0_pin_1_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 52 | #define ioss_0_port_0_pin_1_HSIOM HSIOM_SEL_GPIO |
AnnaBridge | 189:f392fc9709a3 | 53 | #endif |
AnnaBridge | 189:f392fc9709a3 | 54 | #define WCO_OUT_HSIOM ioss_0_port_0_pin_1_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 55 | #define WCO_OUT_IRQ ioss_interrupts_gpio_0_IRQn |
AnnaBridge | 189:f392fc9709a3 | 56 | #define LED_RED_PORT GPIO_PRT0 |
AnnaBridge | 189:f392fc9709a3 | 57 | #define LED_RED_PIN 3U |
AnnaBridge | 189:f392fc9709a3 | 58 | #define LED_RED_NUM 3U |
AnnaBridge | 189:f392fc9709a3 | 59 | #define LED_RED_DRIVEMODE CY_GPIO_DM_STRONG_IN_OFF |
AnnaBridge | 189:f392fc9709a3 | 60 | #define LED_RED_INIT_DRIVESTATE 1 |
AnnaBridge | 189:f392fc9709a3 | 61 | #ifndef ioss_0_port_0_pin_3_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 62 | #define ioss_0_port_0_pin_3_HSIOM HSIOM_SEL_GPIO |
AnnaBridge | 189:f392fc9709a3 | 63 | #endif |
AnnaBridge | 189:f392fc9709a3 | 64 | #define LED_RED_HSIOM ioss_0_port_0_pin_3_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 65 | #define LED_RED_IRQ ioss_interrupts_gpio_0_IRQn |
AnnaBridge | 189:f392fc9709a3 | 66 | #define SW2_PORT GPIO_PRT0 |
AnnaBridge | 189:f392fc9709a3 | 67 | #define SW2_PIN 4U |
AnnaBridge | 189:f392fc9709a3 | 68 | #define SW2_NUM 4U |
AnnaBridge | 189:f392fc9709a3 | 69 | #define SW2_DRIVEMODE CY_GPIO_DM_PULLUP |
AnnaBridge | 189:f392fc9709a3 | 70 | #define SW2_INIT_DRIVESTATE 1 |
AnnaBridge | 189:f392fc9709a3 | 71 | #ifndef ioss_0_port_0_pin_4_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 72 | #define ioss_0_port_0_pin_4_HSIOM HSIOM_SEL_GPIO |
AnnaBridge | 189:f392fc9709a3 | 73 | #endif |
AnnaBridge | 189:f392fc9709a3 | 74 | #define SW2_HSIOM ioss_0_port_0_pin_4_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 75 | #define SW2_IRQ ioss_interrupts_gpio_0_IRQn |
AnnaBridge | 189:f392fc9709a3 | 76 | #define LED_BLUE_PORT GPIO_PRT11 |
AnnaBridge | 189:f392fc9709a3 | 77 | #define LED_BLUE_PIN 1U |
AnnaBridge | 189:f392fc9709a3 | 78 | #define LED_BLUE_NUM 1U |
AnnaBridge | 189:f392fc9709a3 | 79 | #define LED_BLUE_DRIVEMODE CY_GPIO_DM_STRONG_IN_OFF |
AnnaBridge | 189:f392fc9709a3 | 80 | #define LED_BLUE_INIT_DRIVESTATE 1 |
AnnaBridge | 189:f392fc9709a3 | 81 | #ifndef ioss_0_port_11_pin_1_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 82 | #define ioss_0_port_11_pin_1_HSIOM HSIOM_SEL_GPIO |
AnnaBridge | 189:f392fc9709a3 | 83 | #endif |
AnnaBridge | 189:f392fc9709a3 | 84 | #define LED_BLUE_HSIOM ioss_0_port_11_pin_1_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 85 | #define LED_BLUE_IRQ ioss_interrupts_gpio_11_IRQn |
AnnaBridge | 189:f392fc9709a3 | 86 | #define QSPI_SS0_PORT GPIO_PRT11 |
AnnaBridge | 189:f392fc9709a3 | 87 | #define QSPI_SS0_PIN 2U |
AnnaBridge | 189:f392fc9709a3 | 88 | #define QSPI_SS0_NUM 2U |
AnnaBridge | 189:f392fc9709a3 | 89 | #define QSPI_SS0_DRIVEMODE CY_GPIO_DM_STRONG_IN_OFF |
AnnaBridge | 189:f392fc9709a3 | 90 | #define QSPI_SS0_INIT_DRIVESTATE 1 |
AnnaBridge | 189:f392fc9709a3 | 91 | #ifndef ioss_0_port_11_pin_2_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 92 | #define ioss_0_port_11_pin_2_HSIOM HSIOM_SEL_GPIO |
AnnaBridge | 189:f392fc9709a3 | 93 | #endif |
AnnaBridge | 189:f392fc9709a3 | 94 | #define QSPI_SS0_HSIOM ioss_0_port_11_pin_2_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 95 | #define QSPI_SS0_IRQ ioss_interrupts_gpio_11_IRQn |
AnnaBridge | 189:f392fc9709a3 | 96 | #define QSPI_DATA3_PORT GPIO_PRT11 |
AnnaBridge | 189:f392fc9709a3 | 97 | #define QSPI_DATA3_PIN 3U |
AnnaBridge | 189:f392fc9709a3 | 98 | #define QSPI_DATA3_NUM 3U |
AnnaBridge | 189:f392fc9709a3 | 99 | #define QSPI_DATA3_DRIVEMODE CY_GPIO_DM_STRONG |
AnnaBridge | 189:f392fc9709a3 | 100 | #define QSPI_DATA3_INIT_DRIVESTATE 1 |
AnnaBridge | 189:f392fc9709a3 | 101 | #ifndef ioss_0_port_11_pin_3_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 102 | #define ioss_0_port_11_pin_3_HSIOM HSIOM_SEL_GPIO |
AnnaBridge | 189:f392fc9709a3 | 103 | #endif |
AnnaBridge | 189:f392fc9709a3 | 104 | #define QSPI_DATA3_HSIOM ioss_0_port_11_pin_3_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 105 | #define QSPI_DATA3_IRQ ioss_interrupts_gpio_11_IRQn |
AnnaBridge | 189:f392fc9709a3 | 106 | #define QSPI_DATA2_PORT GPIO_PRT11 |
AnnaBridge | 189:f392fc9709a3 | 107 | #define QSPI_DATA2_PIN 4U |
AnnaBridge | 189:f392fc9709a3 | 108 | #define QSPI_DATA2_NUM 4U |
AnnaBridge | 189:f392fc9709a3 | 109 | #define QSPI_DATA2_DRIVEMODE CY_GPIO_DM_STRONG |
AnnaBridge | 189:f392fc9709a3 | 110 | #define QSPI_DATA2_INIT_DRIVESTATE 1 |
AnnaBridge | 189:f392fc9709a3 | 111 | #ifndef ioss_0_port_11_pin_4_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 112 | #define ioss_0_port_11_pin_4_HSIOM HSIOM_SEL_GPIO |
AnnaBridge | 189:f392fc9709a3 | 113 | #endif |
AnnaBridge | 189:f392fc9709a3 | 114 | #define QSPI_DATA2_HSIOM ioss_0_port_11_pin_4_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 115 | #define QSPI_DATA2_IRQ ioss_interrupts_gpio_11_IRQn |
AnnaBridge | 189:f392fc9709a3 | 116 | #define QSPI_DATA1_PORT GPIO_PRT11 |
AnnaBridge | 189:f392fc9709a3 | 117 | #define QSPI_DATA1_PIN 5U |
AnnaBridge | 189:f392fc9709a3 | 118 | #define QSPI_DATA1_NUM 5U |
AnnaBridge | 189:f392fc9709a3 | 119 | #define QSPI_DATA1_DRIVEMODE CY_GPIO_DM_STRONG |
AnnaBridge | 189:f392fc9709a3 | 120 | #define QSPI_DATA1_INIT_DRIVESTATE 1 |
AnnaBridge | 189:f392fc9709a3 | 121 | #ifndef ioss_0_port_11_pin_5_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 122 | #define ioss_0_port_11_pin_5_HSIOM HSIOM_SEL_GPIO |
AnnaBridge | 189:f392fc9709a3 | 123 | #endif |
AnnaBridge | 189:f392fc9709a3 | 124 | #define QSPI_DATA1_HSIOM ioss_0_port_11_pin_5_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 125 | #define QSPI_DATA1_IRQ ioss_interrupts_gpio_11_IRQn |
AnnaBridge | 189:f392fc9709a3 | 126 | #define QSPI_DATA0_PORT GPIO_PRT11 |
AnnaBridge | 189:f392fc9709a3 | 127 | #define QSPI_DATA0_PIN 6U |
AnnaBridge | 189:f392fc9709a3 | 128 | #define QSPI_DATA0_NUM 6U |
AnnaBridge | 189:f392fc9709a3 | 129 | #define QSPI_DATA0_DRIVEMODE CY_GPIO_DM_STRONG |
AnnaBridge | 189:f392fc9709a3 | 130 | #define QSPI_DATA0_INIT_DRIVESTATE 1 |
AnnaBridge | 189:f392fc9709a3 | 131 | #ifndef ioss_0_port_11_pin_6_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 132 | #define ioss_0_port_11_pin_6_HSIOM HSIOM_SEL_GPIO |
AnnaBridge | 189:f392fc9709a3 | 133 | #endif |
AnnaBridge | 189:f392fc9709a3 | 134 | #define QSPI_DATA0_HSIOM ioss_0_port_11_pin_6_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 135 | #define QSPI_DATA0_IRQ ioss_interrupts_gpio_11_IRQn |
AnnaBridge | 189:f392fc9709a3 | 136 | #define QSPI_SPI_CLOCK_PORT GPIO_PRT11 |
AnnaBridge | 189:f392fc9709a3 | 137 | #define QSPI_SPI_CLOCK_PIN 7U |
AnnaBridge | 189:f392fc9709a3 | 138 | #define QSPI_SPI_CLOCK_NUM 7U |
AnnaBridge | 189:f392fc9709a3 | 139 | #define QSPI_SPI_CLOCK_DRIVEMODE CY_GPIO_DM_STRONG_IN_OFF |
AnnaBridge | 189:f392fc9709a3 | 140 | #define QSPI_SPI_CLOCK_INIT_DRIVESTATE 1 |
AnnaBridge | 189:f392fc9709a3 | 141 | #ifndef ioss_0_port_11_pin_7_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 142 | #define ioss_0_port_11_pin_7_HSIOM HSIOM_SEL_GPIO |
AnnaBridge | 189:f392fc9709a3 | 143 | #endif |
AnnaBridge | 189:f392fc9709a3 | 144 | #define QSPI_SPI_CLOCK_HSIOM ioss_0_port_11_pin_7_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 145 | #define QSPI_SPI_CLOCK_IRQ ioss_interrupts_gpio_11_IRQn |
AnnaBridge | 189:f392fc9709a3 | 146 | #define LED9_PORT GPIO_PRT13 |
AnnaBridge | 189:f392fc9709a3 | 147 | #define LED9_PIN 7U |
AnnaBridge | 189:f392fc9709a3 | 148 | #define LED9_NUM 7U |
AnnaBridge | 189:f392fc9709a3 | 149 | #define LED9_DRIVEMODE CY_GPIO_DM_STRONG_IN_OFF |
AnnaBridge | 189:f392fc9709a3 | 150 | #define LED9_INIT_DRIVESTATE 1 |
AnnaBridge | 189:f392fc9709a3 | 151 | #ifndef ioss_0_port_13_pin_7_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 152 | #define ioss_0_port_13_pin_7_HSIOM HSIOM_SEL_GPIO |
AnnaBridge | 189:f392fc9709a3 | 153 | #endif |
AnnaBridge | 189:f392fc9709a3 | 154 | #define LED9_HSIOM ioss_0_port_13_pin_7_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 155 | #define LED9_IRQ ioss_interrupts_gpio_13_IRQn |
AnnaBridge | 189:f392fc9709a3 | 156 | #define CSD_TX_PORT GPIO_PRT1 |
AnnaBridge | 189:f392fc9709a3 | 157 | #define CSD_TX_PIN 0U |
AnnaBridge | 189:f392fc9709a3 | 158 | #define CSD_TX_NUM 0U |
AnnaBridge | 189:f392fc9709a3 | 159 | #define CSD_TX_DRIVEMODE CY_GPIO_DM_ANALOG |
AnnaBridge | 189:f392fc9709a3 | 160 | #define CSD_TX_INIT_DRIVESTATE 1 |
AnnaBridge | 189:f392fc9709a3 | 161 | #ifndef ioss_0_port_1_pin_0_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 162 | #define ioss_0_port_1_pin_0_HSIOM HSIOM_SEL_GPIO |
AnnaBridge | 189:f392fc9709a3 | 163 | #endif |
AnnaBridge | 189:f392fc9709a3 | 164 | #define CSD_TX_HSIOM ioss_0_port_1_pin_0_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 165 | #define CSD_TX_IRQ ioss_interrupts_gpio_1_IRQn |
AnnaBridge | 189:f392fc9709a3 | 166 | #define LED_GREEN_PORT GPIO_PRT1 |
AnnaBridge | 189:f392fc9709a3 | 167 | #define LED_GREEN_PIN 1U |
AnnaBridge | 189:f392fc9709a3 | 168 | #define LED_GREEN_NUM 1U |
AnnaBridge | 189:f392fc9709a3 | 169 | #define LED_GREEN_DRIVEMODE CY_GPIO_DM_STRONG_IN_OFF |
AnnaBridge | 189:f392fc9709a3 | 170 | #define LED_GREEN_INIT_DRIVESTATE 1 |
AnnaBridge | 189:f392fc9709a3 | 171 | #ifndef ioss_0_port_1_pin_1_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 172 | #define ioss_0_port_1_pin_1_HSIOM HSIOM_SEL_GPIO |
AnnaBridge | 189:f392fc9709a3 | 173 | #endif |
AnnaBridge | 189:f392fc9709a3 | 174 | #define LED_GREEN_HSIOM ioss_0_port_1_pin_1_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 175 | #define LED_GREEN_IRQ ioss_interrupts_gpio_1_IRQn |
AnnaBridge | 189:f392fc9709a3 | 176 | #define ioss_0_port_1_pin_4_PORT GPIO_PRT1 |
AnnaBridge | 189:f392fc9709a3 | 177 | #define ioss_0_port_1_pin_4_PIN 4U |
AnnaBridge | 189:f392fc9709a3 | 178 | #define ioss_0_port_1_pin_4_NUM 4U |
AnnaBridge | 189:f392fc9709a3 | 179 | #define ioss_0_port_1_pin_4_DRIVEMODE CY_GPIO_DM_STRONG_IN_OFF |
AnnaBridge | 189:f392fc9709a3 | 180 | #define ioss_0_port_1_pin_4_INIT_DRIVESTATE 1 |
AnnaBridge | 189:f392fc9709a3 | 181 | #ifndef ioss_0_port_1_pin_4_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 182 | #define ioss_0_port_1_pin_4_HSIOM HSIOM_SEL_GPIO |
AnnaBridge | 189:f392fc9709a3 | 183 | #endif |
AnnaBridge | 189:f392fc9709a3 | 184 | #define ioss_0_port_1_pin_4_IRQ ioss_interrupts_gpio_1_IRQn |
AnnaBridge | 189:f392fc9709a3 | 185 | #define LED8_PORT GPIO_PRT1 |
AnnaBridge | 189:f392fc9709a3 | 186 | #define LED8_PIN 5U |
AnnaBridge | 189:f392fc9709a3 | 187 | #define LED8_NUM 5U |
AnnaBridge | 189:f392fc9709a3 | 188 | #define LED8_DRIVEMODE CY_GPIO_DM_STRONG_IN_OFF |
AnnaBridge | 189:f392fc9709a3 | 189 | #define LED8_INIT_DRIVESTATE 1 |
AnnaBridge | 189:f392fc9709a3 | 190 | #ifndef ioss_0_port_1_pin_5_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 191 | #define ioss_0_port_1_pin_5_HSIOM HSIOM_SEL_GPIO |
AnnaBridge | 189:f392fc9709a3 | 192 | #endif |
AnnaBridge | 189:f392fc9709a3 | 193 | #define LED8_HSIOM ioss_0_port_1_pin_5_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 194 | #define LED8_IRQ ioss_interrupts_gpio_1_IRQn |
AnnaBridge | 189:f392fc9709a3 | 195 | #define UART_TX_PORT GPIO_PRT5 |
AnnaBridge | 189:f392fc9709a3 | 196 | #define UART_TX_PIN 1U |
AnnaBridge | 189:f392fc9709a3 | 197 | #define UART_TX_NUM 1U |
AnnaBridge | 189:f392fc9709a3 | 198 | #define UART_TX_DRIVEMODE CY_GPIO_DM_STRONG_IN_OFF |
AnnaBridge | 189:f392fc9709a3 | 199 | #define UART_TX_INIT_DRIVESTATE 1 |
AnnaBridge | 189:f392fc9709a3 | 200 | #ifndef ioss_0_port_5_pin_1_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 201 | #define ioss_0_port_5_pin_1_HSIOM HSIOM_SEL_GPIO |
AnnaBridge | 189:f392fc9709a3 | 202 | #endif |
AnnaBridge | 189:f392fc9709a3 | 203 | #define UART_TX_HSIOM ioss_0_port_5_pin_1_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 204 | #define UART_TX_IRQ ioss_interrupts_gpio_5_IRQn |
AnnaBridge | 189:f392fc9709a3 | 205 | #define EZI2C_SCL_PORT GPIO_PRT6 |
AnnaBridge | 189:f392fc9709a3 | 206 | #define EZI2C_SCL_PIN 0U |
AnnaBridge | 189:f392fc9709a3 | 207 | #define EZI2C_SCL_NUM 0U |
AnnaBridge | 189:f392fc9709a3 | 208 | #define EZI2C_SCL_DRIVEMODE CY_GPIO_DM_OD_DRIVESLOW |
AnnaBridge | 189:f392fc9709a3 | 209 | #define EZI2C_SCL_INIT_DRIVESTATE 1 |
AnnaBridge | 189:f392fc9709a3 | 210 | #ifndef ioss_0_port_6_pin_0_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 211 | #define ioss_0_port_6_pin_0_HSIOM HSIOM_SEL_GPIO |
AnnaBridge | 189:f392fc9709a3 | 212 | #endif |
AnnaBridge | 189:f392fc9709a3 | 213 | #define EZI2C_SCL_HSIOM ioss_0_port_6_pin_0_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 214 | #define EZI2C_SCL_IRQ ioss_interrupts_gpio_6_IRQn |
AnnaBridge | 189:f392fc9709a3 | 215 | #define EZI2C_SDA_PORT GPIO_PRT6 |
AnnaBridge | 189:f392fc9709a3 | 216 | #define EZI2C_SDA_PIN 1U |
AnnaBridge | 189:f392fc9709a3 | 217 | #define EZI2C_SDA_NUM 1U |
AnnaBridge | 189:f392fc9709a3 | 218 | #define EZI2C_SDA_DRIVEMODE CY_GPIO_DM_OD_DRIVESLOW |
AnnaBridge | 189:f392fc9709a3 | 219 | #define EZI2C_SDA_INIT_DRIVESTATE 1 |
AnnaBridge | 189:f392fc9709a3 | 220 | #ifndef ioss_0_port_6_pin_1_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 221 | #define ioss_0_port_6_pin_1_HSIOM HSIOM_SEL_GPIO |
AnnaBridge | 189:f392fc9709a3 | 222 | #endif |
AnnaBridge | 189:f392fc9709a3 | 223 | #define EZI2C_SDA_HSIOM ioss_0_port_6_pin_1_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 224 | #define EZI2C_SDA_IRQ ioss_interrupts_gpio_6_IRQn |
AnnaBridge | 189:f392fc9709a3 | 225 | #define SWO_PORT GPIO_PRT6 |
AnnaBridge | 189:f392fc9709a3 | 226 | #define SWO_PIN 4U |
AnnaBridge | 189:f392fc9709a3 | 227 | #define SWO_NUM 4U |
AnnaBridge | 189:f392fc9709a3 | 228 | #define SWO_DRIVEMODE CY_GPIO_DM_STRONG_IN_OFF |
AnnaBridge | 189:f392fc9709a3 | 229 | #define SWO_INIT_DRIVESTATE 1 |
AnnaBridge | 189:f392fc9709a3 | 230 | #ifndef ioss_0_port_6_pin_4_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 231 | #define ioss_0_port_6_pin_4_HSIOM HSIOM_SEL_GPIO |
AnnaBridge | 189:f392fc9709a3 | 232 | #endif |
AnnaBridge | 189:f392fc9709a3 | 233 | #define SWO_HSIOM ioss_0_port_6_pin_4_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 234 | #define SWO_IRQ ioss_interrupts_gpio_6_IRQn |
AnnaBridge | 189:f392fc9709a3 | 235 | #define SWDIO_PORT GPIO_PRT6 |
AnnaBridge | 189:f392fc9709a3 | 236 | #define SWDIO_PIN 6U |
AnnaBridge | 189:f392fc9709a3 | 237 | #define SWDIO_NUM 6U |
AnnaBridge | 189:f392fc9709a3 | 238 | #define SWDIO_DRIVEMODE CY_GPIO_DM_PULLUP |
AnnaBridge | 189:f392fc9709a3 | 239 | #define SWDIO_INIT_DRIVESTATE 1 |
AnnaBridge | 189:f392fc9709a3 | 240 | #ifndef ioss_0_port_6_pin_6_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 241 | #define ioss_0_port_6_pin_6_HSIOM HSIOM_SEL_GPIO |
AnnaBridge | 189:f392fc9709a3 | 242 | #endif |
AnnaBridge | 189:f392fc9709a3 | 243 | #define SWDIO_HSIOM ioss_0_port_6_pin_6_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 244 | #define SWDIO_IRQ ioss_interrupts_gpio_6_IRQn |
AnnaBridge | 189:f392fc9709a3 | 245 | #define SWDCK_PORT GPIO_PRT6 |
AnnaBridge | 189:f392fc9709a3 | 246 | #define SWDCK_PIN 7U |
AnnaBridge | 189:f392fc9709a3 | 247 | #define SWDCK_NUM 7U |
AnnaBridge | 189:f392fc9709a3 | 248 | #define SWDCK_DRIVEMODE CY_GPIO_DM_PULLDOWN |
AnnaBridge | 189:f392fc9709a3 | 249 | #define SWDCK_INIT_DRIVESTATE 1 |
AnnaBridge | 189:f392fc9709a3 | 250 | #ifndef ioss_0_port_6_pin_7_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 251 | #define ioss_0_port_6_pin_7_HSIOM HSIOM_SEL_GPIO |
AnnaBridge | 189:f392fc9709a3 | 252 | #endif |
AnnaBridge | 189:f392fc9709a3 | 253 | #define SWDCK_HSIOM ioss_0_port_6_pin_7_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 254 | #define SWDCK_IRQ ioss_interrupts_gpio_6_IRQn |
AnnaBridge | 189:f392fc9709a3 | 255 | #define CINA_PORT GPIO_PRT7 |
AnnaBridge | 189:f392fc9709a3 | 256 | #define CINA_PIN 1U |
AnnaBridge | 189:f392fc9709a3 | 257 | #define CINA_NUM 1U |
AnnaBridge | 189:f392fc9709a3 | 258 | #define CINA_DRIVEMODE CY_GPIO_DM_ANALOG |
AnnaBridge | 189:f392fc9709a3 | 259 | #define CINA_INIT_DRIVESTATE 1 |
AnnaBridge | 189:f392fc9709a3 | 260 | #ifndef ioss_0_port_7_pin_1_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 261 | #define ioss_0_port_7_pin_1_HSIOM HSIOM_SEL_GPIO |
AnnaBridge | 189:f392fc9709a3 | 262 | #endif |
AnnaBridge | 189:f392fc9709a3 | 263 | #define CINA_HSIOM ioss_0_port_7_pin_1_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 264 | #define CINA_IRQ ioss_interrupts_gpio_7_IRQn |
AnnaBridge | 189:f392fc9709a3 | 265 | #define CINB_PORT GPIO_PRT7 |
AnnaBridge | 189:f392fc9709a3 | 266 | #define CINB_PIN 2U |
AnnaBridge | 189:f392fc9709a3 | 267 | #define CINB_NUM 2U |
AnnaBridge | 189:f392fc9709a3 | 268 | #define CINB_DRIVEMODE CY_GPIO_DM_ANALOG |
AnnaBridge | 189:f392fc9709a3 | 269 | #define CINB_INIT_DRIVESTATE 1 |
AnnaBridge | 189:f392fc9709a3 | 270 | #ifndef ioss_0_port_7_pin_2_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 271 | #define ioss_0_port_7_pin_2_HSIOM HSIOM_SEL_GPIO |
AnnaBridge | 189:f392fc9709a3 | 272 | #endif |
AnnaBridge | 189:f392fc9709a3 | 273 | #define CINB_HSIOM ioss_0_port_7_pin_2_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 274 | #define CINB_IRQ ioss_interrupts_gpio_7_IRQn |
AnnaBridge | 189:f392fc9709a3 | 275 | #define CMOD_PORT GPIO_PRT7 |
AnnaBridge | 189:f392fc9709a3 | 276 | #define CMOD_PIN 7U |
AnnaBridge | 189:f392fc9709a3 | 277 | #define CMOD_NUM 7U |
AnnaBridge | 189:f392fc9709a3 | 278 | #define CMOD_DRIVEMODE CY_GPIO_DM_ANALOG |
AnnaBridge | 189:f392fc9709a3 | 279 | #define CMOD_INIT_DRIVESTATE 1 |
AnnaBridge | 189:f392fc9709a3 | 280 | #ifndef ioss_0_port_7_pin_7_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 281 | #define ioss_0_port_7_pin_7_HSIOM HSIOM_SEL_GPIO |
AnnaBridge | 189:f392fc9709a3 | 282 | #endif |
AnnaBridge | 189:f392fc9709a3 | 283 | #define CMOD_HSIOM ioss_0_port_7_pin_7_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 284 | #define CMOD_IRQ ioss_interrupts_gpio_7_IRQn |
AnnaBridge | 189:f392fc9709a3 | 285 | #define CSD_BTN0_PORT GPIO_PRT8 |
AnnaBridge | 189:f392fc9709a3 | 286 | #define CSD_BTN0_PIN 1U |
AnnaBridge | 189:f392fc9709a3 | 287 | #define CSD_BTN0_NUM 1U |
AnnaBridge | 189:f392fc9709a3 | 288 | #define CSD_BTN0_DRIVEMODE CY_GPIO_DM_ANALOG |
AnnaBridge | 189:f392fc9709a3 | 289 | #define CSD_BTN0_INIT_DRIVESTATE 1 |
AnnaBridge | 189:f392fc9709a3 | 290 | #ifndef ioss_0_port_8_pin_1_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 291 | #define ioss_0_port_8_pin_1_HSIOM HSIOM_SEL_GPIO |
AnnaBridge | 189:f392fc9709a3 | 292 | #endif |
AnnaBridge | 189:f392fc9709a3 | 293 | #define CSD_BTN0_HSIOM ioss_0_port_8_pin_1_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 294 | #define CSD_BTN0_IRQ ioss_interrupts_gpio_8_IRQn |
AnnaBridge | 189:f392fc9709a3 | 295 | #define CSD_BTN1_PORT GPIO_PRT8 |
AnnaBridge | 189:f392fc9709a3 | 296 | #define CSD_BTN1_PIN 2U |
AnnaBridge | 189:f392fc9709a3 | 297 | #define CSD_BTN1_NUM 2U |
AnnaBridge | 189:f392fc9709a3 | 298 | #define CSD_BTN1_DRIVEMODE CY_GPIO_DM_ANALOG |
AnnaBridge | 189:f392fc9709a3 | 299 | #define CSD_BTN1_INIT_DRIVESTATE 1 |
AnnaBridge | 189:f392fc9709a3 | 300 | #ifndef ioss_0_port_8_pin_2_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 301 | #define ioss_0_port_8_pin_2_HSIOM HSIOM_SEL_GPIO |
AnnaBridge | 189:f392fc9709a3 | 302 | #endif |
AnnaBridge | 189:f392fc9709a3 | 303 | #define CSD_BTN1_HSIOM ioss_0_port_8_pin_2_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 304 | #define CSD_BTN1_IRQ ioss_interrupts_gpio_8_IRQn |
AnnaBridge | 189:f392fc9709a3 | 305 | #define CSD_SLD0_PORT GPIO_PRT8 |
AnnaBridge | 189:f392fc9709a3 | 306 | #define CSD_SLD0_PIN 3U |
AnnaBridge | 189:f392fc9709a3 | 307 | #define CSD_SLD0_NUM 3U |
AnnaBridge | 189:f392fc9709a3 | 308 | #define CSD_SLD0_DRIVEMODE CY_GPIO_DM_ANALOG |
AnnaBridge | 189:f392fc9709a3 | 309 | #define CSD_SLD0_INIT_DRIVESTATE 1 |
AnnaBridge | 189:f392fc9709a3 | 310 | #ifndef ioss_0_port_8_pin_3_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 311 | #define ioss_0_port_8_pin_3_HSIOM HSIOM_SEL_GPIO |
AnnaBridge | 189:f392fc9709a3 | 312 | #endif |
AnnaBridge | 189:f392fc9709a3 | 313 | #define CSD_SLD0_HSIOM ioss_0_port_8_pin_3_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 314 | #define CSD_SLD0_IRQ ioss_interrupts_gpio_8_IRQn |
AnnaBridge | 189:f392fc9709a3 | 315 | #define CSD_SLD1_PORT GPIO_PRT8 |
AnnaBridge | 189:f392fc9709a3 | 316 | #define CSD_SLD1_PIN 4U |
AnnaBridge | 189:f392fc9709a3 | 317 | #define CSD_SLD1_NUM 4U |
AnnaBridge | 189:f392fc9709a3 | 318 | #define CSD_SLD1_DRIVEMODE CY_GPIO_DM_ANALOG |
AnnaBridge | 189:f392fc9709a3 | 319 | #define CSD_SLD1_INIT_DRIVESTATE 1 |
AnnaBridge | 189:f392fc9709a3 | 320 | #ifndef ioss_0_port_8_pin_4_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 321 | #define ioss_0_port_8_pin_4_HSIOM HSIOM_SEL_GPIO |
AnnaBridge | 189:f392fc9709a3 | 322 | #endif |
AnnaBridge | 189:f392fc9709a3 | 323 | #define CSD_SLD1_HSIOM ioss_0_port_8_pin_4_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 324 | #define CSD_SLD1_IRQ ioss_interrupts_gpio_8_IRQn |
AnnaBridge | 189:f392fc9709a3 | 325 | #define CSD_SLD2_PORT GPIO_PRT8 |
AnnaBridge | 189:f392fc9709a3 | 326 | #define CSD_SLD2_PIN 5U |
AnnaBridge | 189:f392fc9709a3 | 327 | #define CSD_SLD2_NUM 5U |
AnnaBridge | 189:f392fc9709a3 | 328 | #define CSD_SLD2_DRIVEMODE CY_GPIO_DM_ANALOG |
AnnaBridge | 189:f392fc9709a3 | 329 | #define CSD_SLD2_INIT_DRIVESTATE 1 |
AnnaBridge | 189:f392fc9709a3 | 330 | #ifndef ioss_0_port_8_pin_5_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 331 | #define ioss_0_port_8_pin_5_HSIOM HSIOM_SEL_GPIO |
AnnaBridge | 189:f392fc9709a3 | 332 | #endif |
AnnaBridge | 189:f392fc9709a3 | 333 | #define CSD_SLD2_HSIOM ioss_0_port_8_pin_5_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 334 | #define CSD_SLD2_IRQ ioss_interrupts_gpio_8_IRQn |
AnnaBridge | 189:f392fc9709a3 | 335 | #define CSD_SLD3_PORT GPIO_PRT8 |
AnnaBridge | 189:f392fc9709a3 | 336 | #define CSD_SLD3_PIN 6U |
AnnaBridge | 189:f392fc9709a3 | 337 | #define CSD_SLD3_NUM 6U |
AnnaBridge | 189:f392fc9709a3 | 338 | #define CSD_SLD3_DRIVEMODE CY_GPIO_DM_ANALOG |
AnnaBridge | 189:f392fc9709a3 | 339 | #define CSD_SLD3_INIT_DRIVESTATE 1 |
AnnaBridge | 189:f392fc9709a3 | 340 | #ifndef ioss_0_port_8_pin_6_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 341 | #define ioss_0_port_8_pin_6_HSIOM HSIOM_SEL_GPIO |
AnnaBridge | 189:f392fc9709a3 | 342 | #endif |
AnnaBridge | 189:f392fc9709a3 | 343 | #define CSD_SLD3_HSIOM ioss_0_port_8_pin_6_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 344 | #define CSD_SLD3_IRQ ioss_interrupts_gpio_8_IRQn |
AnnaBridge | 189:f392fc9709a3 | 345 | #define CSD_SLD4_PORT GPIO_PRT8 |
AnnaBridge | 189:f392fc9709a3 | 346 | #define CSD_SLD4_PIN 7U |
AnnaBridge | 189:f392fc9709a3 | 347 | #define CSD_SLD4_NUM 7U |
AnnaBridge | 189:f392fc9709a3 | 348 | #define CSD_SLD4_DRIVEMODE CY_GPIO_DM_ANALOG |
AnnaBridge | 189:f392fc9709a3 | 349 | #define CSD_SLD4_INIT_DRIVESTATE 1 |
AnnaBridge | 189:f392fc9709a3 | 350 | #ifndef ioss_0_port_8_pin_7_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 351 | #define ioss_0_port_8_pin_7_HSIOM HSIOM_SEL_GPIO |
AnnaBridge | 189:f392fc9709a3 | 352 | #endif |
AnnaBridge | 189:f392fc9709a3 | 353 | #define CSD_SLD4_HSIOM ioss_0_port_8_pin_7_HSIOM |
AnnaBridge | 189:f392fc9709a3 | 354 | #define CSD_SLD4_IRQ ioss_interrupts_gpio_8_IRQn |
AnnaBridge | 189:f392fc9709a3 | 355 | |
AnnaBridge | 189:f392fc9709a3 | 356 | extern const cy_stc_gpio_pin_config_t WCO_IN_config; |
AnnaBridge | 189:f392fc9709a3 | 357 | extern const cy_stc_gpio_pin_config_t WCO_OUT_config; |
AnnaBridge | 189:f392fc9709a3 | 358 | extern const cy_stc_gpio_pin_config_t LED_RED_config; |
AnnaBridge | 189:f392fc9709a3 | 359 | extern const cy_stc_gpio_pin_config_t SW2_config; |
AnnaBridge | 189:f392fc9709a3 | 360 | extern const cy_stc_gpio_pin_config_t LED_BLUE_config; |
AnnaBridge | 189:f392fc9709a3 | 361 | extern const cy_stc_gpio_pin_config_t QSPI_SS0_config; |
AnnaBridge | 189:f392fc9709a3 | 362 | extern const cy_stc_gpio_pin_config_t QSPI_DATA3_config; |
AnnaBridge | 189:f392fc9709a3 | 363 | extern const cy_stc_gpio_pin_config_t QSPI_DATA2_config; |
AnnaBridge | 189:f392fc9709a3 | 364 | extern const cy_stc_gpio_pin_config_t QSPI_DATA1_config; |
AnnaBridge | 189:f392fc9709a3 | 365 | extern const cy_stc_gpio_pin_config_t QSPI_DATA0_config; |
AnnaBridge | 189:f392fc9709a3 | 366 | extern const cy_stc_gpio_pin_config_t QSPI_SPI_CLOCK_config; |
AnnaBridge | 189:f392fc9709a3 | 367 | extern const cy_stc_gpio_pin_config_t LED9_config; |
AnnaBridge | 189:f392fc9709a3 | 368 | extern const cy_stc_gpio_pin_config_t CSD_TX_config; |
AnnaBridge | 189:f392fc9709a3 | 369 | extern const cy_stc_gpio_pin_config_t LED_GREEN_config; |
AnnaBridge | 189:f392fc9709a3 | 370 | extern const cy_stc_gpio_pin_config_t ioss_0_port_1_pin_4_config; |
AnnaBridge | 189:f392fc9709a3 | 371 | extern const cy_stc_gpio_pin_config_t LED8_config; |
AnnaBridge | 189:f392fc9709a3 | 372 | extern const cy_stc_gpio_pin_config_t UART_TX_config; |
AnnaBridge | 189:f392fc9709a3 | 373 | extern const cy_stc_gpio_pin_config_t EZI2C_SCL_config; |
AnnaBridge | 189:f392fc9709a3 | 374 | extern const cy_stc_gpio_pin_config_t EZI2C_SDA_config; |
AnnaBridge | 189:f392fc9709a3 | 375 | extern const cy_stc_gpio_pin_config_t SWO_config; |
AnnaBridge | 189:f392fc9709a3 | 376 | extern const cy_stc_gpio_pin_config_t SWDIO_config; |
AnnaBridge | 189:f392fc9709a3 | 377 | extern const cy_stc_gpio_pin_config_t SWDCK_config; |
AnnaBridge | 189:f392fc9709a3 | 378 | extern const cy_stc_gpio_pin_config_t CINA_config; |
AnnaBridge | 189:f392fc9709a3 | 379 | extern const cy_stc_gpio_pin_config_t CINB_config; |
AnnaBridge | 189:f392fc9709a3 | 380 | extern const cy_stc_gpio_pin_config_t CMOD_config; |
AnnaBridge | 189:f392fc9709a3 | 381 | extern const cy_stc_gpio_pin_config_t CSD_BTN0_config; |
AnnaBridge | 189:f392fc9709a3 | 382 | extern const cy_stc_gpio_pin_config_t CSD_BTN1_config; |
AnnaBridge | 189:f392fc9709a3 | 383 | extern const cy_stc_gpio_pin_config_t CSD_SLD0_config; |
AnnaBridge | 189:f392fc9709a3 | 384 | extern const cy_stc_gpio_pin_config_t CSD_SLD1_config; |
AnnaBridge | 189:f392fc9709a3 | 385 | extern const cy_stc_gpio_pin_config_t CSD_SLD2_config; |
AnnaBridge | 189:f392fc9709a3 | 386 | extern const cy_stc_gpio_pin_config_t CSD_SLD3_config; |
AnnaBridge | 189:f392fc9709a3 | 387 | extern const cy_stc_gpio_pin_config_t CSD_SLD4_config; |
AnnaBridge | 189:f392fc9709a3 | 388 | |
AnnaBridge | 189:f392fc9709a3 | 389 | void init_cycfg_pins(void); |
AnnaBridge | 189:f392fc9709a3 | 390 | |
AnnaBridge | 189:f392fc9709a3 | 391 | #if defined(__cplusplus) |
AnnaBridge | 189:f392fc9709a3 | 392 | } |
AnnaBridge | 189:f392fc9709a3 | 393 | #endif |
AnnaBridge | 189:f392fc9709a3 | 394 | |
AnnaBridge | 189:f392fc9709a3 | 395 | |
AnnaBridge | 189:f392fc9709a3 | 396 | #endif /* CYCFG_PINS_H */ |