lzbp li / mbed-src

Fork of mbed-src by mbed official

Committer:
mbed_official
Date:
Fri Oct 31 11:00:10 2014 +0000
Revision:
376:cb4d9db17537
Synchronized with git revision 07b49da75eac883fc8916d3d6b6962664b8db29e

Full URL: https://github.com/mbedmicro/mbed/commit/07b49da75eac883fc8916d3d6b6962664b8db29e/

Targets: DISCO_L053C8 - new platform - STM32L0 Discovery board

Who changed what in which revision?

UserRevisionLine numberNew contents of line
mbed_official 376:cb4d9db17537 1 /**
mbed_official 376:cb4d9db17537 2 ******************************************************************************
mbed_official 376:cb4d9db17537 3 * @file stm32l053xx.h
mbed_official 376:cb4d9db17537 4 * @author MCD Application Team
mbed_official 376:cb4d9db17537 5 * @version V1.1.0
mbed_official 376:cb4d9db17537 6 * @date 18-June-2014
mbed_official 376:cb4d9db17537 7 * @brief CMSIS Cortex-M0+ Device Peripheral Access Layer Header File.
mbed_official 376:cb4d9db17537 8 * This file contains all the peripheral register's definitions, bits
mbed_official 376:cb4d9db17537 9 * definitions and memory mapping for STM32L0xx devices.
mbed_official 376:cb4d9db17537 10 *
mbed_official 376:cb4d9db17537 11 * This file contains:
mbed_official 376:cb4d9db17537 12 * - Data structures and the address mapping for all peripherals
mbed_official 376:cb4d9db17537 13 * - Peripheral's registers declarations and bits definition
mbed_official 376:cb4d9db17537 14 * - Macros to access peripheral’s registers hardware
mbed_official 376:cb4d9db17537 15 *
mbed_official 376:cb4d9db17537 16 ******************************************************************************
mbed_official 376:cb4d9db17537 17 * @attention
mbed_official 376:cb4d9db17537 18 *
mbed_official 376:cb4d9db17537 19 * <h2><center>&copy; COPYRIGHT(c) 2014 STMicroelectronics</center></h2>
mbed_official 376:cb4d9db17537 20 *
mbed_official 376:cb4d9db17537 21 * Redistribution and use in source and binary forms, with or without modification,
mbed_official 376:cb4d9db17537 22 * are permitted provided that the following conditions are met:
mbed_official 376:cb4d9db17537 23 * 1. Redistributions of source code must retain the above copyright notice,
mbed_official 376:cb4d9db17537 24 * this list of conditions and the following disclaimer.
mbed_official 376:cb4d9db17537 25 * 2. Redistributions in binary form must reproduce the above copyright notice,
mbed_official 376:cb4d9db17537 26 * this list of conditions and the following disclaimer in the documentation
mbed_official 376:cb4d9db17537 27 * and/or other materials provided with the distribution.
mbed_official 376:cb4d9db17537 28 * 3. Neither the name of STMicroelectronics nor the names of its contributors
mbed_official 376:cb4d9db17537 29 * may be used to endorse or promote products derived from this software
mbed_official 376:cb4d9db17537 30 * without specific prior written permission.
mbed_official 376:cb4d9db17537 31 *
mbed_official 376:cb4d9db17537 32 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
mbed_official 376:cb4d9db17537 33 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
mbed_official 376:cb4d9db17537 34 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
mbed_official 376:cb4d9db17537 35 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
mbed_official 376:cb4d9db17537 36 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
mbed_official 376:cb4d9db17537 37 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
mbed_official 376:cb4d9db17537 38 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
mbed_official 376:cb4d9db17537 39 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
mbed_official 376:cb4d9db17537 40 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
mbed_official 376:cb4d9db17537 41 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
mbed_official 376:cb4d9db17537 42 *
mbed_official 376:cb4d9db17537 43 ******************************************************************************
mbed_official 376:cb4d9db17537 44 */
mbed_official 376:cb4d9db17537 45
mbed_official 376:cb4d9db17537 46 /** @addtogroup CMSIS
mbed_official 376:cb4d9db17537 47 * @{
mbed_official 376:cb4d9db17537 48 */
mbed_official 376:cb4d9db17537 49
mbed_official 376:cb4d9db17537 50 /** @addtogroup stm32l053xx
mbed_official 376:cb4d9db17537 51 * @{
mbed_official 376:cb4d9db17537 52 */
mbed_official 376:cb4d9db17537 53
mbed_official 376:cb4d9db17537 54 #ifndef __STM32L053xx_H
mbed_official 376:cb4d9db17537 55 #define __STM32L053xx_H
mbed_official 376:cb4d9db17537 56
mbed_official 376:cb4d9db17537 57 #ifdef __cplusplus
mbed_official 376:cb4d9db17537 58 extern "C" {
mbed_official 376:cb4d9db17537 59 #endif
mbed_official 376:cb4d9db17537 60
mbed_official 376:cb4d9db17537 61
mbed_official 376:cb4d9db17537 62 /** @addtogroup Configuration_section_for_CMSIS
mbed_official 376:cb4d9db17537 63 * @{
mbed_official 376:cb4d9db17537 64 */
mbed_official 376:cb4d9db17537 65 /**
mbed_official 376:cb4d9db17537 66 * @brief Configuration of the Cortex-M0+ Processor and Core Peripherals
mbed_official 376:cb4d9db17537 67 */
mbed_official 376:cb4d9db17537 68 #define __CM0PLUS_REV 0 /*!< Core Revision r0p0 */
mbed_official 376:cb4d9db17537 69 #define __MPU_PRESENT 1 /*!< STM32L0xx provides an MPU */
mbed_official 376:cb4d9db17537 70 #define __VTOR_PRESENT 1 /*!< Vector Table Register supported */
mbed_official 376:cb4d9db17537 71 #define __NVIC_PRIO_BITS 2 /*!< STM32L0xx uses 2 Bits for the Priority Levels */
mbed_official 376:cb4d9db17537 72 #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */
mbed_official 376:cb4d9db17537 73
mbed_official 376:cb4d9db17537 74
mbed_official 376:cb4d9db17537 75 /**
mbed_official 376:cb4d9db17537 76 * @}
mbed_official 376:cb4d9db17537 77 */
mbed_official 376:cb4d9db17537 78
mbed_official 376:cb4d9db17537 79 /** @addtogroup Peripheral_interrupt_number_definition
mbed_official 376:cb4d9db17537 80 * @{
mbed_official 376:cb4d9db17537 81 */
mbed_official 376:cb4d9db17537 82
mbed_official 376:cb4d9db17537 83 /**
mbed_official 376:cb4d9db17537 84 * @brief STM32L0xx Interrupt Number Definition, according to the selected device
mbed_official 376:cb4d9db17537 85 * in @ref Library_configuration_section
mbed_official 376:cb4d9db17537 86 */
mbed_official 376:cb4d9db17537 87
mbed_official 376:cb4d9db17537 88 /*!< Interrupt Number Definition */
mbed_official 376:cb4d9db17537 89 typedef enum
mbed_official 376:cb4d9db17537 90 {
mbed_official 376:cb4d9db17537 91 /****** Cortex-M0 Processor Exceptions Numbers ******************************************************/
mbed_official 376:cb4d9db17537 92 NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
mbed_official 376:cb4d9db17537 93 HardFault_IRQn = -13, /*!< 3 Cortex-M0+ Hard Fault Interrupt */
mbed_official 376:cb4d9db17537 94 SVC_IRQn = -5, /*!< 11 Cortex-M0+ SV Call Interrupt */
mbed_official 376:cb4d9db17537 95 PendSV_IRQn = -2, /*!< 14 Cortex-M0+ Pend SV Interrupt */
mbed_official 376:cb4d9db17537 96 SysTick_IRQn = -1, /*!< 15 Cortex-M0+ System Tick Interrupt */
mbed_official 376:cb4d9db17537 97
mbed_official 376:cb4d9db17537 98 /****** STM32L-0 specific Interrupt Numbers *********************************************************/
mbed_official 376:cb4d9db17537 99 WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
mbed_official 376:cb4d9db17537 100 PVD_IRQn = 1, /*!< PVD through EXTI Line detect Interrupt */
mbed_official 376:cb4d9db17537 101 RTC_IRQn = 2, /*!< RTC through EXTI Line Interrupt */
mbed_official 376:cb4d9db17537 102 FLASH_IRQn = 3, /*!< FLASH Interrupt */
mbed_official 376:cb4d9db17537 103 RCC_CRS_IRQn = 4, /*!< RCC and CRS Interrupts */
mbed_official 376:cb4d9db17537 104 EXTI0_1_IRQn = 5, /*!< EXTI Line 0 and 1 Interrupts */
mbed_official 376:cb4d9db17537 105 EXTI2_3_IRQn = 6, /*!< EXTI Line 2 and 3 Interrupts */
mbed_official 376:cb4d9db17537 106 EXTI4_15_IRQn = 7, /*!< EXTI Line 4 to 15 Interrupts */
mbed_official 376:cb4d9db17537 107 TSC_IRQn = 8, /*!< TSC Interrupt */
mbed_official 376:cb4d9db17537 108 DMA1_Channel1_IRQn = 9, /*!< DMA1 Channel 1 Interrupt */
mbed_official 376:cb4d9db17537 109 DMA1_Channel2_3_IRQn = 10, /*!< DMA1 Channel 2 and Channel 3 Interrupts */
mbed_official 376:cb4d9db17537 110 DMA1_Channel4_5_6_7_IRQn = 11, /*!< DMA1 Channel 4, Channel 5, Channel 6 and Channel 7 Interrupts */
mbed_official 376:cb4d9db17537 111 ADC1_COMP_IRQn = 12, /*!< ADC1, COMP1 and COMP2 Interrupts */
mbed_official 376:cb4d9db17537 112 LPTIM1_IRQn = 13, /*!< LPTIM1 Interrupt */
mbed_official 376:cb4d9db17537 113 TIM2_IRQn = 15, /*!< TIM2 Interrupt */
mbed_official 376:cb4d9db17537 114 TIM6_DAC_IRQn = 17, /*!< TIM6 and DAC Interrupts */
mbed_official 376:cb4d9db17537 115 TIM21_IRQn = 20, /*!< TIM21 Interrupt */
mbed_official 376:cb4d9db17537 116 TIM22_IRQn = 22, /*!< TIM22 Interrupt */
mbed_official 376:cb4d9db17537 117 I2C1_IRQn = 23, /*!< I2C1 Interrupt */
mbed_official 376:cb4d9db17537 118 I2C2_IRQn = 24, /*!< I2C2 Interrupt */
mbed_official 376:cb4d9db17537 119 SPI1_IRQn = 25, /*!< SPI1 Interrupt */
mbed_official 376:cb4d9db17537 120 SPI2_IRQn = 26, /*!< SPI2 Interrupt */
mbed_official 376:cb4d9db17537 121 USART1_IRQn = 27, /*!< USART1 Interrupt */
mbed_official 376:cb4d9db17537 122 USART2_IRQn = 28, /*!< USART2 Interrupt */
mbed_official 376:cb4d9db17537 123 RNG_LPUART1_IRQn = 29, /*!< RNG and LPUART1 Interrupts */
mbed_official 376:cb4d9db17537 124 LCD_IRQn = 30, /*!< LCD Interrupts */
mbed_official 376:cb4d9db17537 125 USB_IRQn = 31 /*!< USB global Interrupt */
mbed_official 376:cb4d9db17537 126 } IRQn_Type;
mbed_official 376:cb4d9db17537 127
mbed_official 376:cb4d9db17537 128 /**
mbed_official 376:cb4d9db17537 129 * @}
mbed_official 376:cb4d9db17537 130 */
mbed_official 376:cb4d9db17537 131
mbed_official 376:cb4d9db17537 132 #include "core_cm0plus.h"
mbed_official 376:cb4d9db17537 133 #include "system_stm32l0xx.h"
mbed_official 376:cb4d9db17537 134 #include <stdint.h>
mbed_official 376:cb4d9db17537 135
mbed_official 376:cb4d9db17537 136 /** @addtogroup Peripheral_registers_structures
mbed_official 376:cb4d9db17537 137 * @{
mbed_official 376:cb4d9db17537 138 */
mbed_official 376:cb4d9db17537 139
mbed_official 376:cb4d9db17537 140 /**
mbed_official 376:cb4d9db17537 141 * @brief Analog to Digital Converter
mbed_official 376:cb4d9db17537 142 */
mbed_official 376:cb4d9db17537 143
mbed_official 376:cb4d9db17537 144 typedef struct
mbed_official 376:cb4d9db17537 145 {
mbed_official 376:cb4d9db17537 146 __IO uint32_t ISR; /*!< ADC Interrupt and Status register, Address offset:0x00 */
mbed_official 376:cb4d9db17537 147 __IO uint32_t IER; /*!< ADC Interrupt Enable register, Address offset:0x04 */
mbed_official 376:cb4d9db17537 148 __IO uint32_t CR; /*!< ADC Control register, Address offset:0x08 */
mbed_official 376:cb4d9db17537 149 __IO uint32_t CFGR1; /*!< ADC Configuration register 1, Address offset:0x0C */
mbed_official 376:cb4d9db17537 150 __IO uint32_t CFGR2; /*!< ADC Configuration register 2, Address offset:0x10 */
mbed_official 376:cb4d9db17537 151 __IO uint32_t SMPR; /*!< ADC Sampling time register, Address offset:0x14 */
mbed_official 376:cb4d9db17537 152 uint32_t RESERVED1; /*!< Reserved, 0x18 */
mbed_official 376:cb4d9db17537 153 uint32_t RESERVED2; /*!< Reserved, 0x1C */
mbed_official 376:cb4d9db17537 154 __IO uint32_t TR; /*!< ADC watchdog threshold register, Address offset:0x20 */
mbed_official 376:cb4d9db17537 155 uint32_t RESERVED3; /*!< Reserved, 0x24 */
mbed_official 376:cb4d9db17537 156 __IO uint32_t CHSELR; /*!< ADC channel selection register, Address offset:0x28 */
mbed_official 376:cb4d9db17537 157 uint32_t RESERVED4[5]; /*!< Reserved, 0x2C */
mbed_official 376:cb4d9db17537 158 __IO uint32_t DR; /*!< ADC data register, Address offset:0x40 */
mbed_official 376:cb4d9db17537 159 uint32_t RESERVED5[28]; /*!< Reserved, 0x44 - 0xB0 */
mbed_official 376:cb4d9db17537 160 __IO uint32_t CALFACT; /*!< ADC data register, Address offset:0xB4 */
mbed_official 376:cb4d9db17537 161 } ADC_TypeDef;
mbed_official 376:cb4d9db17537 162
mbed_official 376:cb4d9db17537 163 typedef struct
mbed_official 376:cb4d9db17537 164 {
mbed_official 376:cb4d9db17537 165 __IO uint32_t CCR;
mbed_official 376:cb4d9db17537 166 } ADC_Common_TypeDef;
mbed_official 376:cb4d9db17537 167
mbed_official 376:cb4d9db17537 168
mbed_official 376:cb4d9db17537 169 /**
mbed_official 376:cb4d9db17537 170 * @brief Comparator
mbed_official 376:cb4d9db17537 171 */
mbed_official 376:cb4d9db17537 172
mbed_official 376:cb4d9db17537 173 typedef struct
mbed_official 376:cb4d9db17537 174 {
mbed_official 376:cb4d9db17537 175 __IO uint32_t CSR; /*!< COMP comparator control and status register, Address offset: 0x18 */
mbed_official 376:cb4d9db17537 176 } COMP_TypeDef;
mbed_official 376:cb4d9db17537 177
mbed_official 376:cb4d9db17537 178
mbed_official 376:cb4d9db17537 179 /**
mbed_official 376:cb4d9db17537 180 * @brief CRC calculation unit
mbed_official 376:cb4d9db17537 181 */
mbed_official 376:cb4d9db17537 182
mbed_official 376:cb4d9db17537 183 typedef struct
mbed_official 376:cb4d9db17537 184 {
mbed_official 376:cb4d9db17537 185 __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
mbed_official 376:cb4d9db17537 186 __IO uint32_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
mbed_official 376:cb4d9db17537 187 __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
mbed_official 376:cb4d9db17537 188 uint32_t RESERVED2; /*!< Reserved, 0x0C */
mbed_official 376:cb4d9db17537 189 __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */
mbed_official 376:cb4d9db17537 190 __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */
mbed_official 376:cb4d9db17537 191 } CRC_TypeDef;
mbed_official 376:cb4d9db17537 192
mbed_official 376:cb4d9db17537 193 /**
mbed_official 376:cb4d9db17537 194 * @brief Clock Recovery System
mbed_official 376:cb4d9db17537 195 */
mbed_official 376:cb4d9db17537 196 typedef struct
mbed_official 376:cb4d9db17537 197 {
mbed_official 376:cb4d9db17537 198 __IO uint32_t CR; /*!< CRS ccontrol register, Address offset: 0x00 */
mbed_official 376:cb4d9db17537 199 __IO uint32_t CFGR; /*!< CRS configuration register, Address offset: 0x04 */
mbed_official 376:cb4d9db17537 200 __IO uint32_t ISR; /*!< CRS interrupt and status register, Address offset: 0x08 */
mbed_official 376:cb4d9db17537 201 __IO uint32_t ICR; /*!< CRS interrupt flag clear register, Address offset: 0x0C */
mbed_official 376:cb4d9db17537 202 } CRS_TypeDef;
mbed_official 376:cb4d9db17537 203
mbed_official 376:cb4d9db17537 204 /**
mbed_official 376:cb4d9db17537 205 * @brief Digital to Analog Converter
mbed_official 376:cb4d9db17537 206 */
mbed_official 376:cb4d9db17537 207
mbed_official 376:cb4d9db17537 208 typedef struct
mbed_official 376:cb4d9db17537 209 {
mbed_official 376:cb4d9db17537 210 __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */
mbed_official 376:cb4d9db17537 211 __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */
mbed_official 376:cb4d9db17537 212 __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */
mbed_official 376:cb4d9db17537 213 __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */
mbed_official 376:cb4d9db17537 214 __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */
mbed_official 376:cb4d9db17537 215 uint32_t RESERVED0[6]; /*!< 0x14-0x28 */
mbed_official 376:cb4d9db17537 216 __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */
mbed_official 376:cb4d9db17537 217 uint32_t RESERVED1; /*!< 0x30 */
mbed_official 376:cb4d9db17537 218 __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */
mbed_official 376:cb4d9db17537 219 } DAC_TypeDef;
mbed_official 376:cb4d9db17537 220
mbed_official 376:cb4d9db17537 221 /**
mbed_official 376:cb4d9db17537 222 * @brief Debug MCU
mbed_official 376:cb4d9db17537 223 */
mbed_official 376:cb4d9db17537 224
mbed_official 376:cb4d9db17537 225 typedef struct
mbed_official 376:cb4d9db17537 226 {
mbed_official 376:cb4d9db17537 227 __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
mbed_official 376:cb4d9db17537 228 __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
mbed_official 376:cb4d9db17537 229 __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */
mbed_official 376:cb4d9db17537 230 __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */
mbed_official 376:cb4d9db17537 231 }DBGMCU_TypeDef;
mbed_official 376:cb4d9db17537 232
mbed_official 376:cb4d9db17537 233 /**
mbed_official 376:cb4d9db17537 234 * @brief DMA Controller
mbed_official 376:cb4d9db17537 235 */
mbed_official 376:cb4d9db17537 236
mbed_official 376:cb4d9db17537 237 typedef struct
mbed_official 376:cb4d9db17537 238 {
mbed_official 376:cb4d9db17537 239 __IO uint32_t CCR; /*!< DMA channel x configuration register */
mbed_official 376:cb4d9db17537 240 __IO uint32_t CNDTR; /*!< DMA channel x number of data register */
mbed_official 376:cb4d9db17537 241 __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */
mbed_official 376:cb4d9db17537 242 __IO uint32_t CMAR; /*!< DMA channel x memory address register */
mbed_official 376:cb4d9db17537 243 } DMA_Channel_TypeDef;
mbed_official 376:cb4d9db17537 244
mbed_official 376:cb4d9db17537 245 typedef struct
mbed_official 376:cb4d9db17537 246 {
mbed_official 376:cb4d9db17537 247 __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */
mbed_official 376:cb4d9db17537 248 __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */
mbed_official 376:cb4d9db17537 249 } DMA_TypeDef;
mbed_official 376:cb4d9db17537 250
mbed_official 376:cb4d9db17537 251 typedef struct
mbed_official 376:cb4d9db17537 252 {
mbed_official 376:cb4d9db17537 253 __IO uint32_t CSELR; /*!< DMA channel selection register, Address offset: 0xA8 */
mbed_official 376:cb4d9db17537 254 } DMA_Request_TypeDef;
mbed_official 376:cb4d9db17537 255
mbed_official 376:cb4d9db17537 256 /**
mbed_official 376:cb4d9db17537 257 * @brief External Interrupt/Event Controller
mbed_official 376:cb4d9db17537 258 */
mbed_official 376:cb4d9db17537 259
mbed_official 376:cb4d9db17537 260 typedef struct
mbed_official 376:cb4d9db17537 261 {
mbed_official 376:cb4d9db17537 262 __IO uint32_t IMR; /*!<EXTI Interrupt mask register, Address offset: 0x00 */
mbed_official 376:cb4d9db17537 263 __IO uint32_t EMR; /*!<EXTI Event mask register, Address offset: 0x04 */
mbed_official 376:cb4d9db17537 264 __IO uint32_t RTSR; /*!<EXTI Rising trigger selection register , Address offset: 0x08 */
mbed_official 376:cb4d9db17537 265 __IO uint32_t FTSR; /*!<EXTI Falling trigger selection register, Address offset: 0x0C */
mbed_official 376:cb4d9db17537 266 __IO uint32_t SWIER; /*!<EXTI Software interrupt event register, Address offset: 0x10 */
mbed_official 376:cb4d9db17537 267 __IO uint32_t PR; /*!<EXTI Pending register, Address offset: 0x14 */
mbed_official 376:cb4d9db17537 268 }EXTI_TypeDef;
mbed_official 376:cb4d9db17537 269
mbed_official 376:cb4d9db17537 270 /**
mbed_official 376:cb4d9db17537 271 * @brief FLASH Registers
mbed_official 376:cb4d9db17537 272 */
mbed_official 376:cb4d9db17537 273 typedef struct
mbed_official 376:cb4d9db17537 274 {
mbed_official 376:cb4d9db17537 275 __IO uint32_t ACR; /*!< Access control register, Address offset: 0x00 */
mbed_official 376:cb4d9db17537 276 __IO uint32_t PECR; /*!< Program/erase control register, Address offset: 0x04 */
mbed_official 376:cb4d9db17537 277 __IO uint32_t PDKEYR; /*!< Power down key register, Address offset: 0x08 */
mbed_official 376:cb4d9db17537 278 __IO uint32_t PEKEYR; /*!< Program/erase key register, Address offset: 0x0c */
mbed_official 376:cb4d9db17537 279 __IO uint32_t PRGKEYR; /*!< Program memory key register, Address offset: 0x10 */
mbed_official 376:cb4d9db17537 280 __IO uint32_t OPTKEYR; /*!< Option byte key register, Address offset: 0x14 */
mbed_official 376:cb4d9db17537 281 __IO uint32_t SR; /*!< Status register, Address offset: 0x18 */
mbed_official 376:cb4d9db17537 282 __IO uint32_t OBR; /*!< Option byte register, Address offset: 0x1c */
mbed_official 376:cb4d9db17537 283 __IO uint32_t WRPR; /*!< Write protection register, Address offset: 0x20 */
mbed_official 376:cb4d9db17537 284 } FLASH_TypeDef;
mbed_official 376:cb4d9db17537 285
mbed_official 376:cb4d9db17537 286
mbed_official 376:cb4d9db17537 287 /**
mbed_official 376:cb4d9db17537 288 * @brief Option Bytes Registers
mbed_official 376:cb4d9db17537 289 */
mbed_official 376:cb4d9db17537 290 typedef struct
mbed_official 376:cb4d9db17537 291 {
mbed_official 376:cb4d9db17537 292 __IO uint32_t RDP; /*!< Read protection register, Address offset: 0x00 */
mbed_official 376:cb4d9db17537 293 __IO uint32_t USER; /*!< user register, Address offset: 0x04 */
mbed_official 376:cb4d9db17537 294 __IO uint32_t WRP01; /*!< write protection register 0 1, Address offset: 0x08 */
mbed_official 376:cb4d9db17537 295 } OB_TypeDef;
mbed_official 376:cb4d9db17537 296
mbed_official 376:cb4d9db17537 297
mbed_official 376:cb4d9db17537 298 /**
mbed_official 376:cb4d9db17537 299 * @brief General Purpose IO
mbed_official 376:cb4d9db17537 300 */
mbed_official 376:cb4d9db17537 301
mbed_official 376:cb4d9db17537 302 typedef struct
mbed_official 376:cb4d9db17537 303 {
mbed_official 376:cb4d9db17537 304 __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
mbed_official 376:cb4d9db17537 305 __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
mbed_official 376:cb4d9db17537 306 __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
mbed_official 376:cb4d9db17537 307 __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
mbed_official 376:cb4d9db17537 308 __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
mbed_official 376:cb4d9db17537 309 __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
mbed_official 376:cb4d9db17537 310 __IO uint32_t BSRR; /*!< GPIO port bit set/reset registerBSRR, Address offset: 0x18 */
mbed_official 376:cb4d9db17537 311 __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
mbed_official 376:cb4d9db17537 312 __IO uint32_t AFR[2]; /*!< GPIO alternate function register, Address offset: 0x20-0x24 */
mbed_official 376:cb4d9db17537 313 __IO uint32_t BRR; /*!< GPIO bit reset register, Address offset: 0x28 */
mbed_official 376:cb4d9db17537 314 }GPIO_TypeDef;
mbed_official 376:cb4d9db17537 315
mbed_official 376:cb4d9db17537 316 /**
mbed_official 376:cb4d9db17537 317 * @brief LPTIMIMER
mbed_official 376:cb4d9db17537 318 */
mbed_official 376:cb4d9db17537 319 typedef struct
mbed_official 376:cb4d9db17537 320 {
mbed_official 376:cb4d9db17537 321 __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */
mbed_official 376:cb4d9db17537 322 __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */
mbed_official 376:cb4d9db17537 323 __IO uint32_t IER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */
mbed_official 376:cb4d9db17537 324 __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */
mbed_official 376:cb4d9db17537 325 __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */
mbed_official 376:cb4d9db17537 326 __IO uint32_t CMP; /*!< LPTIM Compare register, Address offset: 0x14 */
mbed_official 376:cb4d9db17537 327 __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */
mbed_official 376:cb4d9db17537 328 __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */
mbed_official 376:cb4d9db17537 329 } LPTIM_TypeDef;
mbed_official 376:cb4d9db17537 330
mbed_official 376:cb4d9db17537 331 /**
mbed_official 376:cb4d9db17537 332 * @brief SysTem Configuration
mbed_official 376:cb4d9db17537 333 */
mbed_official 376:cb4d9db17537 334
mbed_official 376:cb4d9db17537 335 typedef struct
mbed_official 376:cb4d9db17537 336 {
mbed_official 376:cb4d9db17537 337 __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x00 */
mbed_official 376:cb4d9db17537 338 __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x04 */
mbed_official 376:cb4d9db17537 339 __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration register, Address offset: 0x14-0x08 */
mbed_official 376:cb4d9db17537 340 uint32_t RESERVED[2]; /*!< Reserved, 0x18-0x1C */
mbed_official 376:cb4d9db17537 341 __IO uint32_t CFGR3; /*!< SYSCFG configuration register 3, Address offset: 0x20 */
mbed_official 376:cb4d9db17537 342 } SYSCFG_TypeDef;
mbed_official 376:cb4d9db17537 343
mbed_official 376:cb4d9db17537 344
mbed_official 376:cb4d9db17537 345
mbed_official 376:cb4d9db17537 346 /**
mbed_official 376:cb4d9db17537 347 * @brief Inter-integrated Circuit Interface
mbed_official 376:cb4d9db17537 348 */
mbed_official 376:cb4d9db17537 349
mbed_official 376:cb4d9db17537 350 typedef struct
mbed_official 376:cb4d9db17537 351 {
mbed_official 376:cb4d9db17537 352 __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
mbed_official 376:cb4d9db17537 353 __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
mbed_official 376:cb4d9db17537 354 __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */
mbed_official 376:cb4d9db17537 355 __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */
mbed_official 376:cb4d9db17537 356 __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */
mbed_official 376:cb4d9db17537 357 __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */
mbed_official 376:cb4d9db17537 358 __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */
mbed_official 376:cb4d9db17537 359 __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */
mbed_official 376:cb4d9db17537 360 __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */
mbed_official 376:cb4d9db17537 361 __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */
mbed_official 376:cb4d9db17537 362 __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */
mbed_official 376:cb4d9db17537 363 }I2C_TypeDef;
mbed_official 376:cb4d9db17537 364
mbed_official 376:cb4d9db17537 365
mbed_official 376:cb4d9db17537 366 /**
mbed_official 376:cb4d9db17537 367 * @brief Independent WATCHDOG
mbed_official 376:cb4d9db17537 368 */
mbed_official 376:cb4d9db17537 369 typedef struct
mbed_official 376:cb4d9db17537 370 {
mbed_official 376:cb4d9db17537 371 __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
mbed_official 376:cb4d9db17537 372 __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
mbed_official 376:cb4d9db17537 373 __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
mbed_official 376:cb4d9db17537 374 __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
mbed_official 376:cb4d9db17537 375 __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */
mbed_official 376:cb4d9db17537 376 } IWDG_TypeDef;
mbed_official 376:cb4d9db17537 377
mbed_official 376:cb4d9db17537 378 /**
mbed_official 376:cb4d9db17537 379 * @brief LCD
mbed_official 376:cb4d9db17537 380 */
mbed_official 376:cb4d9db17537 381
mbed_official 376:cb4d9db17537 382 typedef struct
mbed_official 376:cb4d9db17537 383 {
mbed_official 376:cb4d9db17537 384 __IO uint32_t CR; /*!< LCD control register, Address offset: 0x00 */
mbed_official 376:cb4d9db17537 385 __IO uint32_t FCR; /*!< LCD frame control register, Address offset: 0x04 */
mbed_official 376:cb4d9db17537 386 __IO uint32_t SR; /*!< LCD status register, Address offset: 0x08 */
mbed_official 376:cb4d9db17537 387 __IO uint32_t CLR; /*!< LCD clear register, Address offset: 0x0C */
mbed_official 376:cb4d9db17537 388 uint32_t RESERVED; /*!< Reserved, Address offset: 0x10 */
mbed_official 376:cb4d9db17537 389 __IO uint32_t RAM[16]; /*!< LCD display memory, Address offset: 0x14-0x50 */
mbed_official 376:cb4d9db17537 390 } LCD_TypeDef;
mbed_official 376:cb4d9db17537 391
mbed_official 376:cb4d9db17537 392 /**
mbed_official 376:cb4d9db17537 393 * @brief MIFARE Firewall
mbed_official 376:cb4d9db17537 394 */
mbed_official 376:cb4d9db17537 395
mbed_official 376:cb4d9db17537 396 typedef struct
mbed_official 376:cb4d9db17537 397 {
mbed_official 376:cb4d9db17537 398 __IO uint32_t CSSA; /*!< Code Segment Start Address register, Address offset: 0x00 */
mbed_official 376:cb4d9db17537 399 __IO uint32_t CSL; /*!< Code Segment Length register, Address offset: 0x04 */
mbed_official 376:cb4d9db17537 400 __IO uint32_t NVDSSA; /*!< NON volatile data Segment Start Address register, Address offset: 0x08 */
mbed_official 376:cb4d9db17537 401 __IO uint32_t NVDSL; /*!< NON volatile data Segment Length register, Address offset: 0x0C */
mbed_official 376:cb4d9db17537 402 __IO uint32_t VDSSA ; /*!< Volatile data Segment Start Address register, Address offset: 0x10 */
mbed_official 376:cb4d9db17537 403 __IO uint32_t VDSL ; /*!< Volatile data Segment Length register, Address offset: 0x14 */
mbed_official 376:cb4d9db17537 404 __IO uint32_t LSSA ; /*!< Library Segment Start Address register, Address offset: 0x18 */
mbed_official 376:cb4d9db17537 405 __IO uint32_t LSL ; /*!< Library Segment Length register, Address offset: 0x1C */
mbed_official 376:cb4d9db17537 406 __IO uint32_t CR ; /*!< Configuration register, Address offset: 0x20 */
mbed_official 376:cb4d9db17537 407
mbed_official 376:cb4d9db17537 408 } FW_TypeDef;
mbed_official 376:cb4d9db17537 409
mbed_official 376:cb4d9db17537 410 /**
mbed_official 376:cb4d9db17537 411 * @brief Power Control
mbed_official 376:cb4d9db17537 412 */
mbed_official 376:cb4d9db17537 413
mbed_official 376:cb4d9db17537 414 typedef struct
mbed_official 376:cb4d9db17537 415 {
mbed_official 376:cb4d9db17537 416 __IO uint32_t CR; /*!< PWR power control register, Address offset: 0x00 */
mbed_official 376:cb4d9db17537 417 __IO uint32_t CSR; /*!< PWR power control/status register, Address offset: 0x04 */
mbed_official 376:cb4d9db17537 418 } PWR_TypeDef;
mbed_official 376:cb4d9db17537 419
mbed_official 376:cb4d9db17537 420 /**
mbed_official 376:cb4d9db17537 421 * @brief Reset and Clock Control
mbed_official 376:cb4d9db17537 422 */
mbed_official 376:cb4d9db17537 423 typedef struct
mbed_official 376:cb4d9db17537 424 {
mbed_official 376:cb4d9db17537 425 __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */
mbed_official 376:cb4d9db17537 426 __IO uint32_t ICSCR; /*!< RCC Internal clock sources calibration register, Address offset: 0x04 */
mbed_official 376:cb4d9db17537 427 __IO uint32_t CRRCR; /*!< RCC Clock recovery RC register, Address offset: 0x08 */
mbed_official 376:cb4d9db17537 428 __IO uint32_t CFGR; /*!< RCC Clock configuration register, Address offset: 0x0C */
mbed_official 376:cb4d9db17537 429 __IO uint32_t CIER; /*!< RCC Clock interrupt enable register, Address offset: 0x10 */
mbed_official 376:cb4d9db17537 430 __IO uint32_t CIFR; /*!< RCC Clock interrupt flag register, Address offset: 0x14 */
mbed_official 376:cb4d9db17537 431 __IO uint32_t CICR; /*!< RCC Clock interrupt clear register, Address offset: 0x18 */
mbed_official 376:cb4d9db17537 432 __IO uint32_t IOPRSTR; /*!< RCC IO port reset register, Address offset: 0x1C */
mbed_official 376:cb4d9db17537 433 __IO uint32_t AHBRSTR; /*!< RCC AHB peripheral reset register, Address offset: 0x20 */
mbed_official 376:cb4d9db17537 434 __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x24 */
mbed_official 376:cb4d9db17537 435 __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x28 */
mbed_official 376:cb4d9db17537 436 __IO uint32_t IOPENR; /*!< RCC Clock IO port enable register, Address offset: 0x2C */
mbed_official 376:cb4d9db17537 437 __IO uint32_t AHBENR; /*!< RCC AHB peripheral clock enable register, Address offset: 0x30 */
mbed_official 376:cb4d9db17537 438 __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral enable register, Address offset: 0x34 */
mbed_official 376:cb4d9db17537 439 __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral enable register, Address offset: 0x38 */
mbed_official 376:cb4d9db17537 440 __IO uint32_t IOPSMENR; /*!< RCC IO port clock enable in sleep mode register, Address offset: 0x3C */
mbed_official 376:cb4d9db17537 441 __IO uint32_t AHBSMENR; /*!< RCC AHB peripheral clock enable in sleep mode register, Address offset: 0x40 */
mbed_official 376:cb4d9db17537 442 __IO uint32_t APB2SMENR; /*!< RCC APB2 peripheral clock enable in sleep mode register, Address offset: 0x44 */
mbed_official 376:cb4d9db17537 443 __IO uint32_t APB1SMENR; /*!< RCC APB1 peripheral clock enable in sleep mode register, Address offset: 0x48 */
mbed_official 376:cb4d9db17537 444 __IO uint32_t CCIPR; /*!< RCC clock configuration register, Address offset: 0x4C */
mbed_official 376:cb4d9db17537 445 __IO uint32_t CSR; /*!< RCC Control/status register, Address offset: 0x50 */
mbed_official 376:cb4d9db17537 446 } RCC_TypeDef;
mbed_official 376:cb4d9db17537 447
mbed_official 376:cb4d9db17537 448
mbed_official 376:cb4d9db17537 449 /**
mbed_official 376:cb4d9db17537 450 * @brief Random numbers generator
mbed_official 376:cb4d9db17537 451 */
mbed_official 376:cb4d9db17537 452 typedef struct
mbed_official 376:cb4d9db17537 453 {
mbed_official 376:cb4d9db17537 454 __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */
mbed_official 376:cb4d9db17537 455 __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */
mbed_official 376:cb4d9db17537 456 __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */
mbed_official 376:cb4d9db17537 457 } RNG_TypeDef;
mbed_official 376:cb4d9db17537 458
mbed_official 376:cb4d9db17537 459
mbed_official 376:cb4d9db17537 460 /**
mbed_official 376:cb4d9db17537 461 * @brief Real-Time Clock
mbed_official 376:cb4d9db17537 462 */
mbed_official 376:cb4d9db17537 463 typedef struct
mbed_official 376:cb4d9db17537 464 {
mbed_official 376:cb4d9db17537 465 __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
mbed_official 376:cb4d9db17537 466 __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
mbed_official 376:cb4d9db17537 467 __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */
mbed_official 376:cb4d9db17537 468 __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */
mbed_official 376:cb4d9db17537 469 __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
mbed_official 376:cb4d9db17537 470 __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
mbed_official 376:cb4d9db17537 471 uint32_t RESERVED; /*!< Reserved, Address offset: 0x18 */
mbed_official 376:cb4d9db17537 472 __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */
mbed_official 376:cb4d9db17537 473 __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */
mbed_official 376:cb4d9db17537 474 __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
mbed_official 376:cb4d9db17537 475 __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */
mbed_official 376:cb4d9db17537 476 __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
mbed_official 376:cb4d9db17537 477 __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
mbed_official 376:cb4d9db17537 478 __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
mbed_official 376:cb4d9db17537 479 __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
mbed_official 376:cb4d9db17537 480 __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */
mbed_official 376:cb4d9db17537 481 __IO uint32_t TAMPCR; /*!< RTC tamper configuration register, Address offset: 0x40 */
mbed_official 376:cb4d9db17537 482 __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */
mbed_official 376:cb4d9db17537 483 __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x48 */
mbed_official 376:cb4d9db17537 484 __IO uint32_t OR; /*!< RTC option register, Address offset 0x4C */
mbed_official 376:cb4d9db17537 485 __IO uint32_t BKP0R; /*!< RTC backup register 0, Address offset: 0x50 */
mbed_official 376:cb4d9db17537 486 __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */
mbed_official 376:cb4d9db17537 487 __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */
mbed_official 376:cb4d9db17537 488 __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */
mbed_official 376:cb4d9db17537 489 __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */
mbed_official 376:cb4d9db17537 490 } RTC_TypeDef;
mbed_official 376:cb4d9db17537 491
mbed_official 376:cb4d9db17537 492
mbed_official 376:cb4d9db17537 493 /**
mbed_official 376:cb4d9db17537 494 * @brief Serial Peripheral Interface
mbed_official 376:cb4d9db17537 495 */
mbed_official 376:cb4d9db17537 496
mbed_official 376:cb4d9db17537 497 typedef struct
mbed_official 376:cb4d9db17537 498 {
mbed_official 376:cb4d9db17537 499 __IO uint32_t CR1; /*!< SPI Control register 1 (not used in I2S mode), Address offset: 0x00 */
mbed_official 376:cb4d9db17537 500 __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */
mbed_official 376:cb4d9db17537 501 __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */
mbed_official 376:cb4d9db17537 502 __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
mbed_official 376:cb4d9db17537 503 __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */
mbed_official 376:cb4d9db17537 504 __IO uint32_t RXCRCR; /*!< SPI Rx CRC register (not used in I2S mode), Address offset: 0x14 */
mbed_official 376:cb4d9db17537 505 __IO uint32_t TXCRCR; /*!< SPI Tx CRC register (not used in I2S mode), Address offset: 0x18 */
mbed_official 376:cb4d9db17537 506 __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */
mbed_official 376:cb4d9db17537 507 __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */
mbed_official 376:cb4d9db17537 508 } SPI_TypeDef;
mbed_official 376:cb4d9db17537 509
mbed_official 376:cb4d9db17537 510 /**
mbed_official 376:cb4d9db17537 511 * @brief TIM
mbed_official 376:cb4d9db17537 512 */
mbed_official 376:cb4d9db17537 513 typedef struct
mbed_official 376:cb4d9db17537 514 {
mbed_official 376:cb4d9db17537 515 __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
mbed_official 376:cb4d9db17537 516 __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
mbed_official 376:cb4d9db17537 517 __IO uint32_t SMCR; /*!< TIM slave Mode Control register, Address offset: 0x08 */
mbed_official 376:cb4d9db17537 518 __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
mbed_official 376:cb4d9db17537 519 __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
mbed_official 376:cb4d9db17537 520 __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
mbed_official 376:cb4d9db17537 521 __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
mbed_official 376:cb4d9db17537 522 __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
mbed_official 376:cb4d9db17537 523 __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
mbed_official 376:cb4d9db17537 524 __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
mbed_official 376:cb4d9db17537 525 __IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */
mbed_official 376:cb4d9db17537 526 __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
mbed_official 376:cb4d9db17537 527 __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
mbed_official 376:cb4d9db17537 528 __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
mbed_official 376:cb4d9db17537 529 __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
mbed_official 376:cb4d9db17537 530 __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
mbed_official 376:cb4d9db17537 531 __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
mbed_official 376:cb4d9db17537 532 __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
mbed_official 376:cb4d9db17537 533 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
mbed_official 376:cb4d9db17537 534 __IO uint32_t DMAR; /*!< TIM DMA address for full transfer register, Address offset: 0x4C */
mbed_official 376:cb4d9db17537 535 __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */
mbed_official 376:cb4d9db17537 536 } TIM_TypeDef;
mbed_official 376:cb4d9db17537 537
mbed_official 376:cb4d9db17537 538 /**
mbed_official 376:cb4d9db17537 539 * @brief Touch Sensing Controller (TSC)
mbed_official 376:cb4d9db17537 540 */
mbed_official 376:cb4d9db17537 541 typedef struct
mbed_official 376:cb4d9db17537 542 {
mbed_official 376:cb4d9db17537 543 __IO uint32_t CR; /*!< TSC control register, Address offset: 0x00 */
mbed_official 376:cb4d9db17537 544 __IO uint32_t IER; /*!< TSC interrupt enable register, Address offset: 0x04 */
mbed_official 376:cb4d9db17537 545 __IO uint32_t ICR; /*!< TSC interrupt clear register, Address offset: 0x08 */
mbed_official 376:cb4d9db17537 546 __IO uint32_t ISR; /*!< TSC interrupt status register, Address offset: 0x0C */
mbed_official 376:cb4d9db17537 547 __IO uint32_t IOHCR; /*!< TSC I/O hysteresis control register, Address offset: 0x10 */
mbed_official 376:cb4d9db17537 548 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */
mbed_official 376:cb4d9db17537 549 __IO uint32_t IOASCR; /*!< TSC I/O analog switch control register, Address offset: 0x18 */
mbed_official 376:cb4d9db17537 550 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x1C */
mbed_official 376:cb4d9db17537 551 __IO uint32_t IOSCR; /*!< TSC I/O sampling control register, Address offset: 0x20 */
mbed_official 376:cb4d9db17537 552 uint32_t RESERVED3; /*!< Reserved, Address offset: 0x24 */
mbed_official 376:cb4d9db17537 553 __IO uint32_t IOCCR; /*!< TSC I/O channel control register, Address offset: 0x28 */
mbed_official 376:cb4d9db17537 554 uint32_t RESERVED4; /*!< Reserved, Address offset: 0x2C */
mbed_official 376:cb4d9db17537 555 __IO uint32_t IOGCSR; /*!< TSC I/O group control status register, Address offset: 0x30 */
mbed_official 376:cb4d9db17537 556 __IO uint32_t IOGXCR[8]; /*!< TSC I/O group x counter register, Address offset: 0x34-50 */
mbed_official 376:cb4d9db17537 557 } TSC_TypeDef;
mbed_official 376:cb4d9db17537 558
mbed_official 376:cb4d9db17537 559 /**
mbed_official 376:cb4d9db17537 560 * @brief Universal Synchronous Asynchronous Receiver Transmitter
mbed_official 376:cb4d9db17537 561 */
mbed_official 376:cb4d9db17537 562
mbed_official 376:cb4d9db17537 563 typedef struct
mbed_official 376:cb4d9db17537 564 {
mbed_official 376:cb4d9db17537 565 __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */
mbed_official 376:cb4d9db17537 566 __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */
mbed_official 376:cb4d9db17537 567 __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */
mbed_official 376:cb4d9db17537 568 __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */
mbed_official 376:cb4d9db17537 569 __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */
mbed_official 376:cb4d9db17537 570 __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */
mbed_official 376:cb4d9db17537 571 __IO uint32_t RQR; /*!< USART Request register, Address offset: 0x18 */
mbed_official 376:cb4d9db17537 572 __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */
mbed_official 376:cb4d9db17537 573 __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */
mbed_official 376:cb4d9db17537 574 __IO uint32_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */
mbed_official 376:cb4d9db17537 575 __IO uint32_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */
mbed_official 376:cb4d9db17537 576 } USART_TypeDef;
mbed_official 376:cb4d9db17537 577
mbed_official 376:cb4d9db17537 578 /**
mbed_official 376:cb4d9db17537 579 * @brief Window WATCHDOG
mbed_official 376:cb4d9db17537 580 */
mbed_official 376:cb4d9db17537 581 typedef struct
mbed_official 376:cb4d9db17537 582 {
mbed_official 376:cb4d9db17537 583 __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
mbed_official 376:cb4d9db17537 584 __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
mbed_official 376:cb4d9db17537 585 __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
mbed_official 376:cb4d9db17537 586 } WWDG_TypeDef;
mbed_official 376:cb4d9db17537 587
mbed_official 376:cb4d9db17537 588 /**
mbed_official 376:cb4d9db17537 589 * @brief Universal Serial Bus Full Speed Device
mbed_official 376:cb4d9db17537 590 */
mbed_official 376:cb4d9db17537 591
mbed_official 376:cb4d9db17537 592 typedef struct
mbed_official 376:cb4d9db17537 593 {
mbed_official 376:cb4d9db17537 594 __IO uint16_t EP0R; /*!< USB Endpoint 0 register, Address offset: 0x00 */
mbed_official 376:cb4d9db17537 595 __IO uint16_t RESERVED0; /*!< Reserved */
mbed_official 376:cb4d9db17537 596 __IO uint16_t EP1R; /*!< USB Endpoint 1 register, Address offset: 0x04 */
mbed_official 376:cb4d9db17537 597 __IO uint16_t RESERVED1; /*!< Reserved */
mbed_official 376:cb4d9db17537 598 __IO uint16_t EP2R; /*!< USB Endpoint 2 register, Address offset: 0x08 */
mbed_official 376:cb4d9db17537 599 __IO uint16_t RESERVED2; /*!< Reserved */
mbed_official 376:cb4d9db17537 600 __IO uint16_t EP3R; /*!< USB Endpoint 3 register, Address offset: 0x0C */
mbed_official 376:cb4d9db17537 601 __IO uint16_t RESERVED3; /*!< Reserved */
mbed_official 376:cb4d9db17537 602 __IO uint16_t EP4R; /*!< USB Endpoint 4 register, Address offset: 0x10 */
mbed_official 376:cb4d9db17537 603 __IO uint16_t RESERVED4; /*!< Reserved */
mbed_official 376:cb4d9db17537 604 __IO uint16_t EP5R; /*!< USB Endpoint 5 register, Address offset: 0x14 */
mbed_official 376:cb4d9db17537 605 __IO uint16_t RESERVED5; /*!< Reserved */
mbed_official 376:cb4d9db17537 606 __IO uint16_t EP6R; /*!< USB Endpoint 6 register, Address offset: 0x18 */
mbed_official 376:cb4d9db17537 607 __IO uint16_t RESERVED6; /*!< Reserved */
mbed_official 376:cb4d9db17537 608 __IO uint16_t EP7R; /*!< USB Endpoint 7 register, Address offset: 0x1C */
mbed_official 376:cb4d9db17537 609 __IO uint16_t RESERVED7[17]; /*!< Reserved */
mbed_official 376:cb4d9db17537 610 __IO uint16_t CNTR; /*!< Control register, Address offset: 0x40 */
mbed_official 376:cb4d9db17537 611 __IO uint16_t RESERVED8; /*!< Reserved */
mbed_official 376:cb4d9db17537 612 __IO uint16_t ISTR; /*!< Interrupt status register, Address offset: 0x44 */
mbed_official 376:cb4d9db17537 613 __IO uint16_t RESERVED9; /*!< Reserved */
mbed_official 376:cb4d9db17537 614 __IO uint16_t FNR; /*!< Frame number register, Address offset: 0x48 */
mbed_official 376:cb4d9db17537 615 __IO uint16_t RESERVEDA; /*!< Reserved */
mbed_official 376:cb4d9db17537 616 __IO uint16_t DADDR; /*!< Device address register, Address offset: 0x4C */
mbed_official 376:cb4d9db17537 617 __IO uint16_t RESERVEDB; /*!< Reserved */
mbed_official 376:cb4d9db17537 618 __IO uint16_t BTABLE; /*!< Buffer Table address register, Address offset: 0x50 */
mbed_official 376:cb4d9db17537 619 __IO uint16_t RESERVEDC; /*!< Reserved */
mbed_official 376:cb4d9db17537 620 __IO uint16_t LPMCSR; /*!< LPM Control and Status register, Address offset: 0x54 */
mbed_official 376:cb4d9db17537 621 __IO uint16_t RESERVEDD; /*!< Reserved */
mbed_official 376:cb4d9db17537 622 __IO uint16_t BCDR; /*!< Battery Charging detector register, Address offset: 0x58 */
mbed_official 376:cb4d9db17537 623 __IO uint16_t RESERVEDE; /*!< Reserved */
mbed_official 376:cb4d9db17537 624 } USB_TypeDef;
mbed_official 376:cb4d9db17537 625
mbed_official 376:cb4d9db17537 626
mbed_official 376:cb4d9db17537 627 /**
mbed_official 376:cb4d9db17537 628 * @}
mbed_official 376:cb4d9db17537 629 */
mbed_official 376:cb4d9db17537 630
mbed_official 376:cb4d9db17537 631 /** @addtogroup Peripheral_memory_map
mbed_official 376:cb4d9db17537 632 * @{
mbed_official 376:cb4d9db17537 633 */
mbed_official 376:cb4d9db17537 634
mbed_official 376:cb4d9db17537 635 #define FLASH_BASE ((uint32_t)0x08000000) /*!< FLASH base address in the alias region */
mbed_official 376:cb4d9db17537 636 #define FLASH_END ((uint32_t)0x0800FFFF) /*!< FLASH end address in the alias region */
mbed_official 376:cb4d9db17537 637 #define DATA_EEPROM_BASE ((uint32_t)0x08080000) /*!<DATA_EEPROM base address in the alias region */
mbed_official 376:cb4d9db17537 638 #define DATA_EEPROM_END ((uint32_t)0x080807FF) /*!<DATA_EEPROM end address in the alias region */
mbed_official 376:cb4d9db17537 639 #define SRAM_BASE ((uint32_t)0x20000000) /*!< SRAM base address in the alias region */
mbed_official 376:cb4d9db17537 640 #define PERIPH_BASE ((uint32_t)0x40000000) /*!< Peripheral base address in the alias region */
mbed_official 376:cb4d9db17537 641
mbed_official 376:cb4d9db17537 642 /*!< Peripheral memory map */
mbed_official 376:cb4d9db17537 643 #define APBPERIPH_BASE PERIPH_BASE
mbed_official 376:cb4d9db17537 644 #define AHBPERIPH_BASE (PERIPH_BASE + 0x00020000)
mbed_official 376:cb4d9db17537 645 #define IOPPERIPH_BASE (PERIPH_BASE + 0x10000000)
mbed_official 376:cb4d9db17537 646
mbed_official 376:cb4d9db17537 647 #define TIM2_BASE (APBPERIPH_BASE + 0x00000000)
mbed_official 376:cb4d9db17537 648 #define TIM6_BASE (APBPERIPH_BASE + 0x00001000)
mbed_official 376:cb4d9db17537 649 #define LCD_BASE (APBPERIPH_BASE + 0x00002400)
mbed_official 376:cb4d9db17537 650 #define RTC_BASE (APBPERIPH_BASE + 0x00002800)
mbed_official 376:cb4d9db17537 651 #define WWDG_BASE (APBPERIPH_BASE + 0x00002C00)
mbed_official 376:cb4d9db17537 652 #define IWDG_BASE (APBPERIPH_BASE + 0x00003000)
mbed_official 376:cb4d9db17537 653 #define SPI2_BASE (APBPERIPH_BASE + 0x00003800)
mbed_official 376:cb4d9db17537 654 #define USART2_BASE (APBPERIPH_BASE + 0x00004400)
mbed_official 376:cb4d9db17537 655 #define LPUART1_BASE (APBPERIPH_BASE + 0x00004800)
mbed_official 376:cb4d9db17537 656 #define I2C1_BASE (APBPERIPH_BASE + 0x00005400)
mbed_official 376:cb4d9db17537 657 #define I2C2_BASE (APBPERIPH_BASE + 0x00005800)
mbed_official 376:cb4d9db17537 658 #define CRS_BASE (APBPERIPH_BASE + 0x00006C00)
mbed_official 376:cb4d9db17537 659 #define PWR_BASE (APBPERIPH_BASE + 0x00007000)
mbed_official 376:cb4d9db17537 660 #define DAC_BASE (APBPERIPH_BASE + 0x00007400)
mbed_official 376:cb4d9db17537 661 #define LPTIM1_BASE (APBPERIPH_BASE + 0x00007C00)
mbed_official 376:cb4d9db17537 662
mbed_official 376:cb4d9db17537 663 #define SYSCFG_BASE (APBPERIPH_BASE + 0x00010000)
mbed_official 376:cb4d9db17537 664 #define COMP1_BASE (APBPERIPH_BASE + 0x00010018)
mbed_official 376:cb4d9db17537 665 #define COMP2_BASE (APBPERIPH_BASE + 0x0001001C)
mbed_official 376:cb4d9db17537 666 #define EXTI_BASE (APBPERIPH_BASE + 0x00010400)
mbed_official 376:cb4d9db17537 667 #define TIM21_BASE (APBPERIPH_BASE + 0x00010800)
mbed_official 376:cb4d9db17537 668 #define TIM22_BASE (APBPERIPH_BASE + 0x00011400)
mbed_official 376:cb4d9db17537 669 #define FW_BASE (APBPERIPH_BASE + 0x00011C00)
mbed_official 376:cb4d9db17537 670 #define ADC1_BASE (APBPERIPH_BASE + 0x00012400)
mbed_official 376:cb4d9db17537 671 #define ADC_BASE (APBPERIPH_BASE + 0x00012708)
mbed_official 376:cb4d9db17537 672 #define SPI1_BASE (APBPERIPH_BASE + 0x00013000)
mbed_official 376:cb4d9db17537 673 #define USART1_BASE (APBPERIPH_BASE + 0x00013800)
mbed_official 376:cb4d9db17537 674 #define DBGMCU_BASE (APBPERIPH_BASE + 0x00015800)
mbed_official 376:cb4d9db17537 675
mbed_official 376:cb4d9db17537 676 #define DMA1_BASE (AHBPERIPH_BASE + 0x00000000)
mbed_official 376:cb4d9db17537 677 #define DMA1_Channel1_BASE (DMA1_BASE + 0x00000008)
mbed_official 376:cb4d9db17537 678 #define DMA1_Channel2_BASE (DMA1_BASE + 0x0000001C)
mbed_official 376:cb4d9db17537 679 #define DMA1_Channel3_BASE (DMA1_BASE + 0x00000030)
mbed_official 376:cb4d9db17537 680 #define DMA1_Channel4_BASE (DMA1_BASE + 0x00000044)
mbed_official 376:cb4d9db17537 681 #define DMA1_Channel5_BASE (DMA1_BASE + 0x00000058)
mbed_official 376:cb4d9db17537 682 #define DMA1_Channel6_BASE (DMA1_BASE + 0x0000006C)
mbed_official 376:cb4d9db17537 683 #define DMA1_Channel7_BASE (DMA1_BASE + 0x00000080)
mbed_official 376:cb4d9db17537 684 #define DMA1_CSELR_BASE (DMA1_BASE + 0x000000A8)
mbed_official 376:cb4d9db17537 685
mbed_official 376:cb4d9db17537 686
mbed_official 376:cb4d9db17537 687 #define RCC_BASE (AHBPERIPH_BASE + 0x00001000)
mbed_official 376:cb4d9db17537 688 #define FLASH_R_BASE (AHBPERIPH_BASE + 0x00002000) /*!< FLASH registers base address */
mbed_official 376:cb4d9db17537 689 #define OB_BASE ((uint32_t)0x1FF80000) /*!< FLASH Option Bytes base address */
mbed_official 376:cb4d9db17537 690 #define CRC_BASE (AHBPERIPH_BASE + 0x00003000)
mbed_official 376:cb4d9db17537 691 #define TSC_BASE (AHBPERIPH_BASE + 0x00004000)
mbed_official 376:cb4d9db17537 692 #define RNG_BASE (AHBPERIPH_BASE + 0x00005000)
mbed_official 376:cb4d9db17537 693
mbed_official 376:cb4d9db17537 694 #define GPIOA_BASE (IOPPERIPH_BASE + 0x00000000)
mbed_official 376:cb4d9db17537 695 #define GPIOB_BASE (IOPPERIPH_BASE + 0x00000400)
mbed_official 376:cb4d9db17537 696 #define GPIOC_BASE (IOPPERIPH_BASE + 0x00000800)
mbed_official 376:cb4d9db17537 697 #define GPIOD_BASE (IOPPERIPH_BASE + 0x00000C00)
mbed_official 376:cb4d9db17537 698 #define GPIOH_BASE (IOPPERIPH_BASE + 0x00001C00)
mbed_official 376:cb4d9db17537 699
mbed_official 376:cb4d9db17537 700 /**
mbed_official 376:cb4d9db17537 701 * @}
mbed_official 376:cb4d9db17537 702 */
mbed_official 376:cb4d9db17537 703
mbed_official 376:cb4d9db17537 704 /** @addtogroup Peripheral_declaration
mbed_official 376:cb4d9db17537 705 * @{
mbed_official 376:cb4d9db17537 706 */
mbed_official 376:cb4d9db17537 707
mbed_official 376:cb4d9db17537 708 #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
mbed_official 376:cb4d9db17537 709 #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
mbed_official 376:cb4d9db17537 710 #define RTC ((RTC_TypeDef *) RTC_BASE)
mbed_official 376:cb4d9db17537 711 #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
mbed_official 376:cb4d9db17537 712 #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
mbed_official 376:cb4d9db17537 713 #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
mbed_official 376:cb4d9db17537 714 #define USART2 ((USART_TypeDef *) USART2_BASE)
mbed_official 376:cb4d9db17537 715 #define LPUART1 ((USART_TypeDef *) LPUART1_BASE)
mbed_official 376:cb4d9db17537 716 #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
mbed_official 376:cb4d9db17537 717 #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
mbed_official 376:cb4d9db17537 718 #define CRS ((CRS_TypeDef *) CRS_BASE)
mbed_official 376:cb4d9db17537 719 #define PWR ((PWR_TypeDef *) PWR_BASE)
mbed_official 376:cb4d9db17537 720 #define DAC ((DAC_TypeDef *) DAC_BASE)
mbed_official 376:cb4d9db17537 721 #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE)
mbed_official 376:cb4d9db17537 722 #define LCD ((LCD_TypeDef *) LCD_BASE)
mbed_official 376:cb4d9db17537 723
mbed_official 376:cb4d9db17537 724 #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
mbed_official 376:cb4d9db17537 725 #define COMP1 ((COMP_TypeDef *) COMP1_BASE)
mbed_official 376:cb4d9db17537 726 #define COMP2 ((COMP_TypeDef *) COMP2_BASE)
mbed_official 376:cb4d9db17537 727 #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
mbed_official 376:cb4d9db17537 728 #define TIM21 ((TIM_TypeDef *) TIM21_BASE)
mbed_official 376:cb4d9db17537 729 #define TIM22 ((TIM_TypeDef *) TIM22_BASE)
mbed_official 376:cb4d9db17537 730 #define FW ((FW_TypeDef *) FW_BASE)
mbed_official 376:cb4d9db17537 731 #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
mbed_official 376:cb4d9db17537 732 #define ADC ((ADC_Common_TypeDef *) ADC_BASE)
mbed_official 376:cb4d9db17537 733 #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
mbed_official 376:cb4d9db17537 734 #define USART1 ((USART_TypeDef *) USART1_BASE)
mbed_official 376:cb4d9db17537 735 #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
mbed_official 376:cb4d9db17537 736
mbed_official 376:cb4d9db17537 737 #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
mbed_official 376:cb4d9db17537 738 #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE)
mbed_official 376:cb4d9db17537 739 #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE)
mbed_official 376:cb4d9db17537 740 #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE)
mbed_official 376:cb4d9db17537 741 #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE)
mbed_official 376:cb4d9db17537 742 #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE)
mbed_official 376:cb4d9db17537 743 #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE)
mbed_official 376:cb4d9db17537 744 #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE)
mbed_official 376:cb4d9db17537 745 #define DMA1_CSELR ((DMA_Request_TypeDef *) DMA1_CSELR_BASE)
mbed_official 376:cb4d9db17537 746
mbed_official 376:cb4d9db17537 747
mbed_official 376:cb4d9db17537 748 #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
mbed_official 376:cb4d9db17537 749 #define OB ((OB_TypeDef *) OB_BASE)
mbed_official 376:cb4d9db17537 750 #define RCC ((RCC_TypeDef *) RCC_BASE)
mbed_official 376:cb4d9db17537 751 #define CRC ((CRC_TypeDef *) CRC_BASE)
mbed_official 376:cb4d9db17537 752 #define TSC ((TSC_TypeDef *) TSC_BASE)
mbed_official 376:cb4d9db17537 753 #define RNG ((RNG_TypeDef *) RNG_BASE)
mbed_official 376:cb4d9db17537 754
mbed_official 376:cb4d9db17537 755 #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
mbed_official 376:cb4d9db17537 756 #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
mbed_official 376:cb4d9db17537 757 #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
mbed_official 376:cb4d9db17537 758 #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
mbed_official 376:cb4d9db17537 759 #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE)
mbed_official 376:cb4d9db17537 760
mbed_official 376:cb4d9db17537 761 #define USB ((USB_TypeDef *) USB_BASE)
mbed_official 376:cb4d9db17537 762
mbed_official 376:cb4d9db17537 763 /**
mbed_official 376:cb4d9db17537 764 * @}
mbed_official 376:cb4d9db17537 765 */
mbed_official 376:cb4d9db17537 766
mbed_official 376:cb4d9db17537 767 /** @addtogroup Exported_constants
mbed_official 376:cb4d9db17537 768 * @{
mbed_official 376:cb4d9db17537 769 */
mbed_official 376:cb4d9db17537 770
mbed_official 376:cb4d9db17537 771 /** @addtogroup Peripheral_Registers_Bits_Definition
mbed_official 376:cb4d9db17537 772 * @{
mbed_official 376:cb4d9db17537 773 */
mbed_official 376:cb4d9db17537 774
mbed_official 376:cb4d9db17537 775 /******************************************************************************/
mbed_official 376:cb4d9db17537 776 /* Peripheral Registers Bits Definition */
mbed_official 376:cb4d9db17537 777 /******************************************************************************/
mbed_official 376:cb4d9db17537 778 /******************************************************************************/
mbed_official 376:cb4d9db17537 779 /* */
mbed_official 376:cb4d9db17537 780 /* Analog to Digital Converter (ADC) */
mbed_official 376:cb4d9db17537 781 /* */
mbed_official 376:cb4d9db17537 782 /******************************************************************************/
mbed_official 376:cb4d9db17537 783 /******************** Bits definition for ADC_ISR register ******************/
mbed_official 376:cb4d9db17537 784 #define ADC_ISR_EOCAL ((uint32_t)0x00000800) /*!< End of calibration flag */
mbed_official 376:cb4d9db17537 785 #define ADC_ISR_AWD ((uint32_t)0x00000080) /*!< Analog watchdog flag */
mbed_official 376:cb4d9db17537 786 #define ADC_ISR_OVR ((uint32_t)0x00000010) /*!< Overrun flag */
mbed_official 376:cb4d9db17537 787 #define ADC_ISR_EOSEQ ((uint32_t)0x00000008) /*!< End of Sequence flag */
mbed_official 376:cb4d9db17537 788 #define ADC_ISR_EOC ((uint32_t)0x00000004) /*!< End of Conversion */
mbed_official 376:cb4d9db17537 789 #define ADC_ISR_EOSMP ((uint32_t)0x00000002) /*!< End of sampling flag */
mbed_official 376:cb4d9db17537 790 #define ADC_ISR_ADRDY ((uint32_t)0x00000001) /*!< ADC Ready */
mbed_official 376:cb4d9db17537 791
mbed_official 376:cb4d9db17537 792 /* Old EOSEQ bit definition, maintained for legacy purpose */
mbed_official 376:cb4d9db17537 793 #define ADC_ISR_EOS ADC_ISR_EOSEQ
mbed_official 376:cb4d9db17537 794
mbed_official 376:cb4d9db17537 795 /******************** Bits definition for ADC_IER register ******************/
mbed_official 376:cb4d9db17537 796 #define ADC_IER_EOCALIE ((uint32_t)0x00000800) /*!< Enf Of Calibration interrupt enable */
mbed_official 376:cb4d9db17537 797 #define ADC_IER_AWDIE ((uint32_t)0x00000080) /*!< Analog Watchdog interrupt enable */
mbed_official 376:cb4d9db17537 798 #define ADC_IER_OVRIE ((uint32_t)0x00000010) /*!< Overrun interrupt enable */
mbed_official 376:cb4d9db17537 799 #define ADC_IER_EOSEQIE ((uint32_t)0x00000008) /*!< End of Sequence of conversion interrupt enable */
mbed_official 376:cb4d9db17537 800 #define ADC_IER_EOCIE ((uint32_t)0x00000004) /*!< End of Conversion interrupt enable */
mbed_official 376:cb4d9db17537 801 #define ADC_IER_EOSMPIE ((uint32_t)0x00000002) /*!< End of sampling interrupt enable */
mbed_official 376:cb4d9db17537 802 #define ADC_IER_ADRDYIE ((uint32_t)0x00000001) /*!< ADC Ready interrupt enable */
mbed_official 376:cb4d9db17537 803
mbed_official 376:cb4d9db17537 804 /* Old EOSEQIE bit definition, maintained for legacy purpose */
mbed_official 376:cb4d9db17537 805 #define ADC_IER_EOSIE ADC_IER_EOSEQIE
mbed_official 376:cb4d9db17537 806
mbed_official 376:cb4d9db17537 807 /******************** Bits definition for ADC_CR register *******************/
mbed_official 376:cb4d9db17537 808 #define ADC_CR_ADCAL ((uint32_t)0x80000000) /*!< ADC calibration */
mbed_official 376:cb4d9db17537 809 #define ADC_CR_ADVREGEN ((uint32_t)0x10000000) /*!< ADC Voltage Regulator Enable */
mbed_official 376:cb4d9db17537 810 #define ADC_CR_ADSTP ((uint32_t)0x00000010) /*!< ADC stop of conversion command */
mbed_official 376:cb4d9db17537 811 #define ADC_CR_ADSTART ((uint32_t)0x00000004) /*!< ADC start of conversion */
mbed_official 376:cb4d9db17537 812 #define ADC_CR_ADDIS ((uint32_t)0x00000002) /*!< ADC disable command */
mbed_official 376:cb4d9db17537 813 #define ADC_CR_ADEN ((uint32_t)0x00000001) /*!< ADC enable control */ /*#### TBV */
mbed_official 376:cb4d9db17537 814
mbed_official 376:cb4d9db17537 815 /******************* Bits definition for ADC_CFGR1 register *****************/
mbed_official 376:cb4d9db17537 816 #define ADC_CFGR1_AWDCH ((uint32_t)0x7C000000) /*!< AWDCH[4:0] bits (Analog watchdog channel select bits) */
mbed_official 376:cb4d9db17537 817 #define ADC_CFGR1_AWDCH_0 ((uint32_t)0x04000000) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 818 #define ADC_CFGR1_AWDCH_1 ((uint32_t)0x08000000) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 819 #define ADC_CFGR1_AWDCH_2 ((uint32_t)0x10000000) /*!< Bit 2 */
mbed_official 376:cb4d9db17537 820 #define ADC_CFGR1_AWDCH_3 ((uint32_t)0x20000000) /*!< Bit 3 */
mbed_official 376:cb4d9db17537 821 #define ADC_CFGR1_AWDCH_4 ((uint32_t)0x40000000) /*!< Bit 4 */
mbed_official 376:cb4d9db17537 822 #define ADC_CFGR1_AWDEN ((uint32_t)0x00800000) /*!< Analog watchdog enable on regular channels */
mbed_official 376:cb4d9db17537 823 #define ADC_CFGR1_AWDSGL ((uint32_t)0x00400000) /*!< Enable the watchdog on a single channel or on all channels */
mbed_official 376:cb4d9db17537 824 #define ADC_CFGR1_DISCEN ((uint32_t)0x00010000) /*!< Discontinuous mode on regular channels */
mbed_official 376:cb4d9db17537 825 #define ADC_CFGR1_AUTOFF ((uint32_t)0x00008000) /*!< ADC auto power off */
mbed_official 376:cb4d9db17537 826 #define ADC_CFGR1_WAIT ((uint32_t)0x00004000) /*!< ADC wait conversion mode */
mbed_official 376:cb4d9db17537 827 #define ADC_CFGR1_CONT ((uint32_t)0x00002000) /*!< Continuous Conversion */
mbed_official 376:cb4d9db17537 828 #define ADC_CFGR1_OVRMOD ((uint32_t)0x00001000) /*!< Overrun mode */
mbed_official 376:cb4d9db17537 829 #define ADC_CFGR1_EXTEN ((uint32_t)0x00000C00) /*!< EXTEN[1:0] bits (External Trigger Conversion mode for regular channels) */
mbed_official 376:cb4d9db17537 830 #define ADC_CFGR1_EXTEN_0 ((uint32_t)0x00000400) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 831 #define ADC_CFGR1_EXTEN_1 ((uint32_t)0x00000800) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 832 #define ADC_CFGR1_EXTSEL ((uint32_t)0x000001C0) /*!< EXTSEL[2:0] bits (External Event Select for regular group) */
mbed_official 376:cb4d9db17537 833 #define ADC_CFGR1_EXTSEL_0 ((uint32_t)0x00000040) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 834 #define ADC_CFGR1_EXTSEL_1 ((uint32_t)0x00000080) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 835 #define ADC_CFGR1_EXTSEL_2 ((uint32_t)0x00000100) /*!< Bit 2 */
mbed_official 376:cb4d9db17537 836 #define ADC_CFGR1_ALIGN ((uint32_t)0x00000020) /*!< Data Alignment */
mbed_official 376:cb4d9db17537 837 #define ADC_CFGR1_RES ((uint32_t)0x00000018) /*!< RES[1:0] bits (Resolution) */
mbed_official 376:cb4d9db17537 838 #define ADC_CFGR1_RES_0 ((uint32_t)0x00000008) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 839 #define ADC_CFGR1_RES_1 ((uint32_t)0x00000010) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 840 #define ADC_CFGR1_SCANDIR ((uint32_t)0x00000004) /*!< Sequence scan direction */
mbed_official 376:cb4d9db17537 841 #define ADC_CFGR1_DMACFG ((uint32_t)0x00000002) /*!< Direct memory access configuration */
mbed_official 376:cb4d9db17537 842 #define ADC_CFGR1_DMAEN ((uint32_t)0x00000001) /*!< Direct memory access enable */
mbed_official 376:cb4d9db17537 843
mbed_official 376:cb4d9db17537 844 /* Old WAIT bit definition, maintained for legacy purpose */
mbed_official 376:cb4d9db17537 845 #define ADC_CFGR1_AUTDLY ADC_CFGR1_WAIT
mbed_official 376:cb4d9db17537 846
mbed_official 376:cb4d9db17537 847 /******************* Bits definition for ADC_CFGR2 register *****************/
mbed_official 376:cb4d9db17537 848 #define ADC_CFGR2_TOVS ((uint32_t)0x80000200) /*!< Triggered Oversampling */
mbed_official 376:cb4d9db17537 849 #define ADC_CFGR2_OVSS ((uint32_t)0x000001E0) /*!< OVSS [3:0] bits (Oversampling shift) */
mbed_official 376:cb4d9db17537 850 #define ADC_CFGR2_OVSS_0 ((uint32_t)0x00000020) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 851 #define ADC_CFGR2_OVSS_1 ((uint32_t)0x00000040) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 852 #define ADC_CFGR2_OVSS_2 ((uint32_t)0x00000080) /*!< Bit 2 */
mbed_official 376:cb4d9db17537 853 #define ADC_CFGR2_OVSS_3 ((uint32_t)0x00000100) /*!< Bit 3 */
mbed_official 376:cb4d9db17537 854 #define ADC_CFGR2_OVSR ((uint32_t)0x0000001C) /*!< OVSR [2:0] bits (Oversampling ratio) */
mbed_official 376:cb4d9db17537 855 #define ADC_CFGR2_OVSR_0 ((uint32_t)0x00000004) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 856 #define ADC_CFGR2_OVSR_1 ((uint32_t)0x00000008) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 857 #define ADC_CFGR2_OVSR_2 ((uint32_t)0x00000010) /*!< Bit 2 */
mbed_official 376:cb4d9db17537 858 #define ADC_CFGR2_OVSE ((uint32_t)0x00000001) /*!< Oversampler Enable */
mbed_official 376:cb4d9db17537 859 #define ADC_CFGR2_CKMODE ((uint32_t)0xC0000000) /*!< CKMODE [1:0] bits (ADC clock mode) */
mbed_official 376:cb4d9db17537 860 #define ADC_CFGR2_CKMODE_0 ((uint32_t)0x40000000) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 861 #define ADC_CFGR2_CKMODE_1 ((uint32_t)0x80000000) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 862
mbed_official 376:cb4d9db17537 863
mbed_official 376:cb4d9db17537 864 /****************** Bit definition for ADC_SMPR register ********************/
mbed_official 376:cb4d9db17537 865 #define ADC_SMPR_SMP ((uint32_t)0x00000007) /*!< SMPR[2:0] bits (Sampling time selection) */
mbed_official 376:cb4d9db17537 866 #define ADC_SMPR_SMP_0 ((uint32_t)0x00000001) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 867 #define ADC_SMPR_SMP_1 ((uint32_t)0x00000002) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 868 #define ADC_SMPR_SMP_2 ((uint32_t)0x00000004) /*!< Bit 2 */
mbed_official 376:cb4d9db17537 869
mbed_official 376:cb4d9db17537 870 /* Bit names aliases maintained for legacy */
mbed_official 376:cb4d9db17537 871 #define ADC_SMPR_SMPR ADC_SMPR_SMP
mbed_official 376:cb4d9db17537 872 #define ADC_SMPR_SMPR_0 ADC_SMPR_SMP_0
mbed_official 376:cb4d9db17537 873 #define ADC_SMPR_SMPR_1 ADC_SMPR_SMP_1
mbed_official 376:cb4d9db17537 874 #define ADC_SMPR_SMPR_2 ADC_SMPR_SMP_2
mbed_official 376:cb4d9db17537 875
mbed_official 376:cb4d9db17537 876 /******************* Bit definition for ADC_TR register ********************/
mbed_official 376:cb4d9db17537 877 #define ADC_TR_HT ((uint32_t)0x0FFF0000) /*!< Analog watchdog high threshold */
mbed_official 376:cb4d9db17537 878 #define ADC_TR_LT ((uint32_t)0x00000FFF) /*!< Analog watchdog low threshold */
mbed_official 376:cb4d9db17537 879
mbed_official 376:cb4d9db17537 880 /****************** Bit definition for ADC_CHSELR register ******************/
mbed_official 376:cb4d9db17537 881 #define ADC_CHSELR_CHSEL18 ((uint32_t)0x00040000) /*!< Channel 18 selection */
mbed_official 376:cb4d9db17537 882 #define ADC_CHSELR_CHSEL17 ((uint32_t)0x00020000) /*!< Channel 17 selection */
mbed_official 376:cb4d9db17537 883 #define ADC_CHSELR_CHSEL16 ((uint32_t)0x00010000) /*!< Channel 16 selection */
mbed_official 376:cb4d9db17537 884 #define ADC_CHSELR_CHSEL15 ((uint32_t)0x00008000) /*!< Channel 15 selection */
mbed_official 376:cb4d9db17537 885 #define ADC_CHSELR_CHSEL14 ((uint32_t)0x00004000) /*!< Channel 14 selection */
mbed_official 376:cb4d9db17537 886 #define ADC_CHSELR_CHSEL13 ((uint32_t)0x00002000) /*!< Channel 13 selection */
mbed_official 376:cb4d9db17537 887 #define ADC_CHSELR_CHSEL12 ((uint32_t)0x00001000) /*!< Channel 12 selection */
mbed_official 376:cb4d9db17537 888 #define ADC_CHSELR_CHSEL11 ((uint32_t)0x00000800) /*!< Channel 11 selection */
mbed_official 376:cb4d9db17537 889 #define ADC_CHSELR_CHSEL10 ((uint32_t)0x00000400) /*!< Channel 10 selection */
mbed_official 376:cb4d9db17537 890 #define ADC_CHSELR_CHSEL9 ((uint32_t)0x00000200) /*!< Channel 9 selection */
mbed_official 376:cb4d9db17537 891 #define ADC_CHSELR_CHSEL8 ((uint32_t)0x00000100) /*!< Channel 8 selection */
mbed_official 376:cb4d9db17537 892 #define ADC_CHSELR_CHSEL7 ((uint32_t)0x00000080) /*!< Channel 7 selection */
mbed_official 376:cb4d9db17537 893 #define ADC_CHSELR_CHSEL6 ((uint32_t)0x00000040) /*!< Channel 6 selection */
mbed_official 376:cb4d9db17537 894 #define ADC_CHSELR_CHSEL5 ((uint32_t)0x00000020) /*!< Channel 5 selection */
mbed_official 376:cb4d9db17537 895 #define ADC_CHSELR_CHSEL4 ((uint32_t)0x00000010) /*!< Channel 4 selection */
mbed_official 376:cb4d9db17537 896 #define ADC_CHSELR_CHSEL3 ((uint32_t)0x00000008) /*!< Channel 3 selection */
mbed_official 376:cb4d9db17537 897 #define ADC_CHSELR_CHSEL2 ((uint32_t)0x00000004) /*!< Channel 2 selection */
mbed_official 376:cb4d9db17537 898 #define ADC_CHSELR_CHSEL1 ((uint32_t)0x00000002) /*!< Channel 1 selection */
mbed_official 376:cb4d9db17537 899 #define ADC_CHSELR_CHSEL0 ((uint32_t)0x00000001) /*!< Channel 0 selection */
mbed_official 376:cb4d9db17537 900
mbed_official 376:cb4d9db17537 901 /******************** Bit definition for ADC_DR register ********************/
mbed_official 376:cb4d9db17537 902 #define ADC_DR_DATA ((uint32_t)0x0000FFFF) /*!< Regular data */
mbed_official 376:cb4d9db17537 903
mbed_official 376:cb4d9db17537 904 /******************** Bit definition for ADC_CALFACT register ********************/
mbed_official 376:cb4d9db17537 905 #define ADC_CALFACT_CALFACT ((uint32_t)0x0000007F) /*!< Calibration factor */
mbed_official 376:cb4d9db17537 906
mbed_official 376:cb4d9db17537 907 /******************* Bit definition for ADC_CCR register ********************/
mbed_official 376:cb4d9db17537 908 #define ADC_CCR_LFMEN ((uint32_t)0x02000000) /*!< Low Frequency Mode enable */
mbed_official 376:cb4d9db17537 909 #define ADC_CCR_VLCDEN ((uint32_t)0x01000000) /*!< Voltage battery enable */
mbed_official 376:cb4d9db17537 910 #define ADC_CCR_TSEN ((uint32_t)0x00800000) /*!< Temperature sensore enable */
mbed_official 376:cb4d9db17537 911 #define ADC_CCR_VREFEN ((uint32_t)0x00400000) /*!< Vrefint enable */
mbed_official 376:cb4d9db17537 912 #define ADC_CCR_PRESC ((uint32_t)0x003C0000) /*!< PRESC [3:0] bits (ADC prescaler) */
mbed_official 376:cb4d9db17537 913 #define ADC_CCR_PRESC_0 ((uint32_t)0x00040000) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 914 #define ADC_CCR_PRESC_1 ((uint32_t)0x00080000) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 915 #define ADC_CCR_PRESC_2 ((uint32_t)0x00100000) /*!< Bit 2 */
mbed_official 376:cb4d9db17537 916 #define ADC_CCR_PRESC_3 ((uint32_t)0x00200000) /*!< Bit 3 */
mbed_official 376:cb4d9db17537 917
mbed_official 376:cb4d9db17537 918 /******************************************************************************/
mbed_official 376:cb4d9db17537 919 /* */
mbed_official 376:cb4d9db17537 920 /* Analog Comparators (COMP) */
mbed_official 376:cb4d9db17537 921 /* */
mbed_official 376:cb4d9db17537 922 /******************************************************************************/
mbed_official 376:cb4d9db17537 923 /************* Bit definition for COMP_CSR register (COMP1 and COMP2) **************/
mbed_official 376:cb4d9db17537 924 /* COMP1 bits definition */
mbed_official 376:cb4d9db17537 925 #define COMP_CSR_COMP1EN ((uint32_t)0x00000001) /*!< COMP1 enable */
mbed_official 376:cb4d9db17537 926 #define COMP_CSR_COMP1INNSEL ((uint32_t)0x00000030) /*!< COMP1 inverting input select */
mbed_official 376:cb4d9db17537 927 #define COMP_CSR_COMP1INNSEL_0 ((uint32_t)0x00000010) /*!< COMP1 inverting input select bit 0 */
mbed_official 376:cb4d9db17537 928 #define COMP_CSR_COMP1INNSEL_1 ((uint32_t)0x00000020) /*!< COMP1 inverting input select bit 1 */
mbed_official 376:cb4d9db17537 929 #define COMP_CSR_COMP1WM ((uint32_t)0x00000100) /*!< Comparators window mode enable */
mbed_official 376:cb4d9db17537 930 #define COMP_CSR_COMP1LPTIM1IN1 ((uint32_t)0x00001000) /*!< COMP1 LPTIM1 IN1 connection */
mbed_official 376:cb4d9db17537 931 #define COMP_CSR_COMP1POLARITY ((uint32_t)0x00008000) /*!< COMP1 output polarity */
mbed_official 376:cb4d9db17537 932 #define COMP_CSR_COMP1VALUE ((uint32_t)0x40000000) /*!< COMP1 output level */
mbed_official 376:cb4d9db17537 933 #define COMP_CSR_COMP1LOCK ((uint32_t)0x80000000) /*!< COMP1 lock */
mbed_official 376:cb4d9db17537 934 /* COMP2 bits definition */
mbed_official 376:cb4d9db17537 935 #define COMP_CSR_COMP2EN ((uint32_t)0x00000001) /*!< COMP2 enable */
mbed_official 376:cb4d9db17537 936 #define COMP_CSR_COMP2SPEED ((uint32_t)0x000C0008) /*!< COMP2 power mode */
mbed_official 376:cb4d9db17537 937 #define COMP_CSR_COMP2INNSEL ((uint32_t)0x00100070) /*!< COMP2 inverting input select */
mbed_official 376:cb4d9db17537 938 #define COMP_CSR_COMP2INNSEL_0 ((uint32_t)0x00100010) /*!< COMP2 inverting input select bit 0 */
mbed_official 376:cb4d9db17537 939 #define COMP_CSR_COMP2INNSEL_1 ((uint32_t)0x00200020) /*!< COMP2 inverting input select bit 1 */
mbed_official 376:cb4d9db17537 940 #define COMP_CSR_COMP2INNSEL_2 ((uint32_t)0x00400040) /*!< COMP2 inverting input select bit 2 */
mbed_official 376:cb4d9db17537 941 #define COMP_CSR_COMP2INPSEL ((uint32_t)0x00000700) /*!< COMPx non inverting input select */
mbed_official 376:cb4d9db17537 942 #define COMP_CSR_COMP2INPSEL_0 ((uint32_t)0x00000100) /*!< COMPx non inverting input select */
mbed_official 376:cb4d9db17537 943 #define COMP_CSR_COMP2INPSEL_1 ((uint32_t)0x00000200) /*!< COMPx non inverting input select */
mbed_official 376:cb4d9db17537 944 #define COMP_CSR_COMP2INPSEL_2 ((uint32_t)0x00000400) /*!< COMPx non inverting input select */
mbed_official 376:cb4d9db17537 945 #define COMP_CSR_COMP2LPTIM1IN2 ((uint32_t)0x00001000) /*!< COMP2 LPTIM1 IN2 connection */
mbed_official 376:cb4d9db17537 946 #define COMP_CSR_COMP2POLARITY ((uint32_t)0x00008000) /*!< COMP2 output polarity */
mbed_official 376:cb4d9db17537 947 #define COMP_CSR_COMP2VALUE ((uint32_t)0x40000000) /*!< COMP2 output level */
mbed_official 376:cb4d9db17537 948 #define COMP_CSR_COMP2LOCK ((uint32_t)0x80000000) /*!< COMP2 lock */
mbed_official 376:cb4d9db17537 949
mbed_official 376:cb4d9db17537 950 /********************** Bit definition for COMP_CSR register common ****************/
mbed_official 376:cb4d9db17537 951 #define COMP_CSR_COMPxEN ((uint32_t)0x00000001) /*!< COMPx enable */
mbed_official 376:cb4d9db17537 952 #define COMP_CSR_COMPxPOLARITY ((uint32_t)0x00008000) /*!< COMPx output polarity */
mbed_official 376:cb4d9db17537 953 #define COMP_CSR_COMPxOUTVALUE ((uint32_t)0x40000000) /*!< COMPx output level */
mbed_official 376:cb4d9db17537 954 #define COMP_CSR_COMPxLOCK ((uint32_t)0x80000000) /*!< COMPx lock */
mbed_official 376:cb4d9db17537 955
mbed_official 376:cb4d9db17537 956
mbed_official 376:cb4d9db17537 957 /******************************************************************************/
mbed_official 376:cb4d9db17537 958 /* */
mbed_official 376:cb4d9db17537 959 /* CRC calculation unit (CRC) */
mbed_official 376:cb4d9db17537 960 /* */
mbed_official 376:cb4d9db17537 961 /******************************************************************************/
mbed_official 376:cb4d9db17537 962 /******************* Bit definition for CRC_DR register *********************/
mbed_official 376:cb4d9db17537 963 #define CRC_DR_DR ((uint32_t)0xFFFFFFFF) /*!< Data register bits */
mbed_official 376:cb4d9db17537 964
mbed_official 376:cb4d9db17537 965 /******************* Bit definition for CRC_IDR register ********************/
mbed_official 376:cb4d9db17537 966 #define CRC_IDR_IDR ((uint32_t)0x000000FF) /*!< General-purpose 8-bit data register bits */
mbed_official 376:cb4d9db17537 967
mbed_official 376:cb4d9db17537 968 /******************** Bit definition for CRC_CR register ********************/
mbed_official 376:cb4d9db17537 969 #define CRC_CR_RESET ((uint32_t)0x00000001) /*!< RESET the CRC computation unit bit */
mbed_official 376:cb4d9db17537 970 #define CRC_CR_POLYSIZE ((uint32_t)0x00000018) /*!< Polynomial size bits */
mbed_official 376:cb4d9db17537 971 #define CRC_CR_POLYSIZE_0 ((uint32_t)0x00000008) /*!< Polynomial size bit 0 */
mbed_official 376:cb4d9db17537 972 #define CRC_CR_POLYSIZE_1 ((uint32_t)0x00000010) /*!< Polynomial size bit 1 */
mbed_official 376:cb4d9db17537 973 #define CRC_CR_REV_IN ((uint32_t)0x00000060) /*!< REV_IN Reverse Input Data bits */
mbed_official 376:cb4d9db17537 974 #define CRC_CR_REV_IN_0 ((uint32_t)0x00000020) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 975 #define CRC_CR_REV_IN_1 ((uint32_t)0x00000040) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 976 #define CRC_CR_REV_OUT ((uint32_t)0x00000080) /*!< REV_OUT Reverse Output Data bits */
mbed_official 376:cb4d9db17537 977
mbed_official 376:cb4d9db17537 978 /******************* Bit definition for CRC_INIT register *******************/
mbed_official 376:cb4d9db17537 979 #define CRC_INIT_INIT ((uint32_t)0xFFFFFFFF) /*!< Initial CRC value bits */
mbed_official 376:cb4d9db17537 980
mbed_official 376:cb4d9db17537 981 /******************* Bit definition for CRC_POL register ********************/
mbed_official 376:cb4d9db17537 982 #define CRC_POL_POL ((uint32_t)0xFFFFFFFF) /*!< Coefficients of the polynomial */
mbed_official 376:cb4d9db17537 983
mbed_official 376:cb4d9db17537 984 /******************************************************************************/
mbed_official 376:cb4d9db17537 985 /* */
mbed_official 376:cb4d9db17537 986 /* CRS Clock Recovery System */
mbed_official 376:cb4d9db17537 987 /* */
mbed_official 376:cb4d9db17537 988 /******************************************************************************/
mbed_official 376:cb4d9db17537 989
mbed_official 376:cb4d9db17537 990 /******************* Bit definition for CRS_CR register *********************/
mbed_official 376:cb4d9db17537 991 #define CRS_CR_SYNCOKIE ((uint32_t)0x00000001) /* SYNC event OK interrupt enable */
mbed_official 376:cb4d9db17537 992 #define CRS_CR_SYNCWARNIE ((uint32_t)0x00000002) /* SYNC warning interrupt enable */
mbed_official 376:cb4d9db17537 993 #define CRS_CR_ERRIE ((uint32_t)0x00000004) /* SYNC error interrupt enable */
mbed_official 376:cb4d9db17537 994 #define CRS_CR_ESYNCIE ((uint32_t)0x00000008) /* Expected SYNC(ESYNCF) interrupt Enable*/
mbed_official 376:cb4d9db17537 995 #define CRS_CR_CEN ((uint32_t)0x00000020) /* Frequency error counter enable */
mbed_official 376:cb4d9db17537 996 #define CRS_CR_AUTOTRIMEN ((uint32_t)0x00000040) /* Automatic trimming enable */
mbed_official 376:cb4d9db17537 997 #define CRS_CR_SWSYNC ((uint32_t)0x00000080) /* A Software SYNC event is generated */
mbed_official 376:cb4d9db17537 998 #define CRS_CR_TRIM ((uint32_t)0x00003F00) /* HSI48 oscillator smooth trimming */
mbed_official 376:cb4d9db17537 999
mbed_official 376:cb4d9db17537 1000 /******************* Bit definition for CRS_CFGR register *********************/
mbed_official 376:cb4d9db17537 1001 #define CRS_CFGR_RELOAD ((uint32_t)0x0000FFFF) /* Counter reload value */
mbed_official 376:cb4d9db17537 1002 #define CRS_CFGR_FELIM ((uint32_t)0x00FF0000) /* Frequency error limit */
mbed_official 376:cb4d9db17537 1003
mbed_official 376:cb4d9db17537 1004 #define CRS_CFGR_SYNCDIV ((uint32_t)0x07000000) /* SYNC divider */
mbed_official 376:cb4d9db17537 1005 #define CRS_CFGR_SYNCDIV_0 ((uint32_t)0x01000000) /* Bit 0 */
mbed_official 376:cb4d9db17537 1006 #define CRS_CFGR_SYNCDIV_1 ((uint32_t)0x02000000) /* Bit 1 */
mbed_official 376:cb4d9db17537 1007 #define CRS_CFGR_SYNCDIV_2 ((uint32_t)0x04000000) /* Bit 2 */
mbed_official 376:cb4d9db17537 1008
mbed_official 376:cb4d9db17537 1009 #define CRS_CFGR_SYNCSRC ((uint32_t)0x30000000) /* SYNC signal source selection */
mbed_official 376:cb4d9db17537 1010 #define CRS_CFGR_SYNCSRC_0 ((uint32_t)0x10000000) /* Bit 0 */
mbed_official 376:cb4d9db17537 1011 #define CRS_CFGR_SYNCSRC_1 ((uint32_t)0x20000000) /* Bit 1 */
mbed_official 376:cb4d9db17537 1012
mbed_official 376:cb4d9db17537 1013 #define CRS_CFGR_SYNCPOL ((uint32_t)0x80000000) /* SYNC polarity selection */
mbed_official 376:cb4d9db17537 1014
mbed_official 376:cb4d9db17537 1015 /******************* Bit definition for CRS_ISR register *********************/
mbed_official 376:cb4d9db17537 1016 #define CRS_ISR_SYNCOKF ((uint32_t)0x00000001) /* SYNC event OK flag */
mbed_official 376:cb4d9db17537 1017 #define CRS_ISR_SYNCWARNF ((uint32_t)0x00000002) /* SYNC warning */
mbed_official 376:cb4d9db17537 1018 #define CRS_ISR_ERRF ((uint32_t)0x00000004) /* SYNC error flag */
mbed_official 376:cb4d9db17537 1019 #define CRS_ISR_ESYNCF ((uint32_t)0x00000008) /* Expected SYNC flag */
mbed_official 376:cb4d9db17537 1020 #define CRS_ISR_SYNCERR ((uint32_t)0x00000100) /* SYNC error */
mbed_official 376:cb4d9db17537 1021 #define CRS_ISR_SYNCMISS ((uint32_t)0x00000200) /* SYNC missed */
mbed_official 376:cb4d9db17537 1022 #define CRS_ISR_TRIMOVF ((uint32_t)0x00000400) /* Trimming overflow or underflow */
mbed_official 376:cb4d9db17537 1023 #define CRS_ISR_FEDIR ((uint32_t)0x00008000) /* Frequency error direction */
mbed_official 376:cb4d9db17537 1024 #define CRS_ISR_FECAP ((uint32_t)0xFFFF0000) /* Frequency error capture */
mbed_official 376:cb4d9db17537 1025
mbed_official 376:cb4d9db17537 1026 /******************* Bit definition for CRS_ICR register *********************/
mbed_official 376:cb4d9db17537 1027 #define CRS_ICR_SYNCOKC ((uint32_t)0x00000001) /* SYNC event OK clear flag */
mbed_official 376:cb4d9db17537 1028 #define CRS_ICR_SYNCWARNC ((uint32_t)0x00000002) /* SYNC warning clear flag */
mbed_official 376:cb4d9db17537 1029 #define CRS_ICR_ERRC ((uint32_t)0x00000004) /* Error clear flag */
mbed_official 376:cb4d9db17537 1030 #define CRS_ICR_ESYNCC ((uint32_t)0x00000008) /* Expected SYNC clear flag */
mbed_official 376:cb4d9db17537 1031
mbed_official 376:cb4d9db17537 1032 /******************************************************************************/
mbed_official 376:cb4d9db17537 1033 /* */
mbed_official 376:cb4d9db17537 1034 /* Digital to Analog Converter (DAC) */
mbed_official 376:cb4d9db17537 1035 /* */
mbed_official 376:cb4d9db17537 1036 /******************************************************************************/
mbed_official 376:cb4d9db17537 1037 /******************** Bit definition for DAC_CR register ********************/
mbed_official 376:cb4d9db17537 1038 #define DAC_CR_EN1 ((uint32_t)0x00000001) /*!< DAC channel1 enable */
mbed_official 376:cb4d9db17537 1039 #define DAC_CR_BOFF1 ((uint32_t)0x00000002) /*!< DAC channel1 output buffer disable */
mbed_official 376:cb4d9db17537 1040 #define DAC_CR_TEN1 ((uint32_t)0x00000004) /*!< DAC channel1 Trigger enable */
mbed_official 376:cb4d9db17537 1041
mbed_official 376:cb4d9db17537 1042 #define DAC_CR_TSEL1 ((uint32_t)0x00000038) /*!< TSEL1[2:0] (DAC channel1 Trigger selection) */
mbed_official 376:cb4d9db17537 1043 #define DAC_CR_TSEL1_0 ((uint32_t)0x00000008) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 1044 #define DAC_CR_TSEL1_1 ((uint32_t)0x00000010) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 1045 #define DAC_CR_TSEL1_2 ((uint32_t)0x00000020) /*!< Bit 2 */
mbed_official 376:cb4d9db17537 1046
mbed_official 376:cb4d9db17537 1047 #define DAC_CR_WAVE1 ((uint32_t)0x000000C0) /*!< WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */
mbed_official 376:cb4d9db17537 1048 #define DAC_CR_WAVE1_0 ((uint32_t)0x00000040) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 1049 #define DAC_CR_WAVE1_1 ((uint32_t)0x00000080) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 1050
mbed_official 376:cb4d9db17537 1051 #define DAC_CR_MAMP1 ((uint32_t)0x00000F00) /*!< MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
mbed_official 376:cb4d9db17537 1052 #define DAC_CR_MAMP1_0 ((uint32_t)0x00000100) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 1053 #define DAC_CR_MAMP1_1 ((uint32_t)0x00000200) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 1054 #define DAC_CR_MAMP1_2 ((uint32_t)0x00000400) /*!< Bit 2 */
mbed_official 376:cb4d9db17537 1055 #define DAC_CR_MAMP1_3 ((uint32_t)0x00000800) /*!< Bit 3 */
mbed_official 376:cb4d9db17537 1056
mbed_official 376:cb4d9db17537 1057 #define DAC_CR_DMAEN1 ((uint32_t)0x00001000) /*!< DAC channel1 DMA enable */
mbed_official 376:cb4d9db17537 1058 #define DAC_CR_DMAUDRIE1 ((uint32_t)0x00002000) /*!< DAC channel1 DMA Interrupt enable */
mbed_official 376:cb4d9db17537 1059
mbed_official 376:cb4d9db17537 1060 /***************** Bit definition for DAC_SWTRIGR register ******************/
mbed_official 376:cb4d9db17537 1061 #define DAC_SWTRIGR_SWTRIG1 ((uint8_t)0x01) /*!< DAC channel1 software trigger */
mbed_official 376:cb4d9db17537 1062
mbed_official 376:cb4d9db17537 1063 /***************** Bit definition for DAC_DHR12R1 register ******************/
mbed_official 376:cb4d9db17537 1064 #define DAC_DHR12R1_DACC1DHR ((uint16_t)0x0FFF) /*!< DAC channel1 12-bit Right aligned data */
mbed_official 376:cb4d9db17537 1065
mbed_official 376:cb4d9db17537 1066 /***************** Bit definition for DAC_DHR12L1 register ******************/
mbed_official 376:cb4d9db17537 1067 #define DAC_DHR12L1_DACC1DHR ((uint16_t)0xFFF0) /*!< DAC channel1 12-bit Left aligned data */
mbed_official 376:cb4d9db17537 1068
mbed_official 376:cb4d9db17537 1069 /****************** Bit definition for DAC_DHR8R1 register ******************/
mbed_official 376:cb4d9db17537 1070 #define DAC_DHR8R1_DACC1DHR ((uint8_t)0xFF) /*!< DAC channel1 8-bit Right aligned data */
mbed_official 376:cb4d9db17537 1071
mbed_official 376:cb4d9db17537 1072 /******************* Bit definition for DAC_DOR1 register *******************/
mbed_official 376:cb4d9db17537 1073 #define DAC_DOR1_DACC1DOR ((uint16_t)0x0FFF) /*!< DAC channel1 data output */
mbed_official 376:cb4d9db17537 1074
mbed_official 376:cb4d9db17537 1075 /******************** Bit definition for DAC_SR register ********************/
mbed_official 376:cb4d9db17537 1076 #define DAC_SR_DMAUDR1 ((uint32_t)0x00002000) /*!< DAC channel1 DMA underrun flag */
mbed_official 376:cb4d9db17537 1077
mbed_official 376:cb4d9db17537 1078 /******************************************************************************/
mbed_official 376:cb4d9db17537 1079 /* */
mbed_official 376:cb4d9db17537 1080 /* Debug MCU (DBGMCU) */
mbed_official 376:cb4d9db17537 1081 /* */
mbed_official 376:cb4d9db17537 1082 /******************************************************************************/
mbed_official 376:cb4d9db17537 1083
mbed_official 376:cb4d9db17537 1084 /**************** Bit definition for DBGMCU_IDCODE register *****************/
mbed_official 376:cb4d9db17537 1085 #define DBGMCU_IDCODE_DEV_ID ((uint32_t)0x00000FFF) /*!< Device Identifier */
mbed_official 376:cb4d9db17537 1086
mbed_official 376:cb4d9db17537 1087 #define DBGMCU_IDCODE_REV_ID ((uint32_t)0xFFFF0000) /*!< REV_ID[15:0] bits (Revision Identifier) */
mbed_official 376:cb4d9db17537 1088 #define DBGMCU_IDCODE_REV_ID_0 ((uint32_t)0x00010000) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 1089 #define DBGMCU_IDCODE_REV_ID_1 ((uint32_t)0x00020000) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 1090 #define DBGMCU_IDCODE_REV_ID_2 ((uint32_t)0x00040000) /*!< Bit 2 */
mbed_official 376:cb4d9db17537 1091 #define DBGMCU_IDCODE_REV_ID_3 ((uint32_t)0x00080000) /*!< Bit 3 */
mbed_official 376:cb4d9db17537 1092 #define DBGMCU_IDCODE_REV_ID_4 ((uint32_t)0x00100000) /*!< Bit 4 */
mbed_official 376:cb4d9db17537 1093 #define DBGMCU_IDCODE_REV_ID_5 ((uint32_t)0x00200000) /*!< Bit 5 */
mbed_official 376:cb4d9db17537 1094 #define DBGMCU_IDCODE_REV_ID_6 ((uint32_t)0x00400000) /*!< Bit 6 */
mbed_official 376:cb4d9db17537 1095 #define DBGMCU_IDCODE_REV_ID_7 ((uint32_t)0x00800000) /*!< Bit 7 */
mbed_official 376:cb4d9db17537 1096 #define DBGMCU_IDCODE_REV_ID_8 ((uint32_t)0x01000000) /*!< Bit 8 */
mbed_official 376:cb4d9db17537 1097 #define DBGMCU_IDCODE_REV_ID_9 ((uint32_t)0x02000000) /*!< Bit 9 */
mbed_official 376:cb4d9db17537 1098 #define DBGMCU_IDCODE_REV_ID_10 ((uint32_t)0x04000000) /*!< Bit 10 */
mbed_official 376:cb4d9db17537 1099 #define DBGMCU_IDCODE_REV_ID_11 ((uint32_t)0x08000000) /*!< Bit 11 */
mbed_official 376:cb4d9db17537 1100 #define DBGMCU_IDCODE_REV_ID_12 ((uint32_t)0x10000000) /*!< Bit 12 */
mbed_official 376:cb4d9db17537 1101 #define DBGMCU_IDCODE_REV_ID_13 ((uint32_t)0x20000000) /*!< Bit 13 */
mbed_official 376:cb4d9db17537 1102 #define DBGMCU_IDCODE_REV_ID_14 ((uint32_t)0x40000000) /*!< Bit 14 */
mbed_official 376:cb4d9db17537 1103 #define DBGMCU_IDCODE_REV_ID_15 ((uint32_t)0x80000000) /*!< Bit 15 */
mbed_official 376:cb4d9db17537 1104
mbed_official 376:cb4d9db17537 1105 /****************** Bit definition for DBGMCU_CR register *******************/
mbed_official 376:cb4d9db17537 1106 #define DBGMCU_CR_DBG_SLEEP ((uint32_t)0x00000001) /*!< Debug Sleep Mode */
mbed_official 376:cb4d9db17537 1107 #define DBGMCU_CR_DBG_STOP ((uint32_t)0x00000002) /*!< Debug Stop Mode */
mbed_official 376:cb4d9db17537 1108 #define DBGMCU_CR_DBG_STANDBY ((uint32_t)0x00000004) /*!< Debug Standby mode */
mbed_official 376:cb4d9db17537 1109
mbed_official 376:cb4d9db17537 1110 /****************** Bit definition for DBGMCU_APB1_FZ register **************/
mbed_official 376:cb4d9db17537 1111 #define DBGMCU_APB1_FZ_DBG_TIM2_STOP ((uint32_t)0x00000001) /*!< TIM2 counter stopped when core is halted */
mbed_official 376:cb4d9db17537 1112 #define DBGMCU_APB1_FZ_DBG_TIM6_STOP ((uint32_t)0x00000010) /*!< TIM6 counter stopped when core is halted */
mbed_official 376:cb4d9db17537 1113 #define DBGMCU_APB1_FZ_DBG_RTC_STOP ((uint32_t)0x00000400) /*!< RTC Calendar frozen when core is halted */
mbed_official 376:cb4d9db17537 1114 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP ((uint32_t)0x00000800) /*!< Debug Window Watchdog stopped when Core is halted */
mbed_official 376:cb4d9db17537 1115 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP ((uint32_t)0x00001000) /*!< Debug Independent Watchdog stopped when Core is halted */
mbed_official 376:cb4d9db17537 1116 #define DBGMCU_APB1_FZ_DBG_I2C1_STOP ((uint32_t)0x00200000) /*!< I2C1 SMBUS timeout mode stopped when Core is halted */
mbed_official 376:cb4d9db17537 1117 #define DBGMCU_APB1_FZ_DBG_I2C2_STOP ((uint32_t)0x00400000) /*!< I2C2 SMBUS timeout mode stopped when Core is halted */
mbed_official 376:cb4d9db17537 1118 #define DBGMCU_APB1_FZ_DBG_LPTIMER_STOP ((uint32_t)0x80000000) /*!< LPTIM1 counter stopped when core is halted */
mbed_official 376:cb4d9db17537 1119 /****************** Bit definition for DBGMCU_APB2_FZ register **************/
mbed_official 376:cb4d9db17537 1120 #define DBGMCU_APB2_FZ_DBG_TIM22_STOP ((uint32_t)0x00000020) /*!< TIM22 counter stopped when core is halted */
mbed_official 376:cb4d9db17537 1121 #define DBGMCU_APB2_FZ_DBG_TIM21_STOP ((uint32_t)0x00000004) /*!< TIM21 counter stopped when core is halted */
mbed_official 376:cb4d9db17537 1122
mbed_official 376:cb4d9db17537 1123 /******************************************************************************/
mbed_official 376:cb4d9db17537 1124 /* */
mbed_official 376:cb4d9db17537 1125 /* DMA Controller (DMA) */
mbed_official 376:cb4d9db17537 1126 /* */
mbed_official 376:cb4d9db17537 1127 /******************************************************************************/
mbed_official 376:cb4d9db17537 1128
mbed_official 376:cb4d9db17537 1129 /******************* Bit definition for DMA_ISR register ********************/
mbed_official 376:cb4d9db17537 1130 #define DMA_ISR_GIF1 ((uint32_t)0x00000001) /*!< Channel 1 Global interrupt flag */
mbed_official 376:cb4d9db17537 1131 #define DMA_ISR_TCIF1 ((uint32_t)0x00000002) /*!< Channel 1 Transfer Complete flag */
mbed_official 376:cb4d9db17537 1132 #define DMA_ISR_HTIF1 ((uint32_t)0x00000004) /*!< Channel 1 Half Transfer flag */
mbed_official 376:cb4d9db17537 1133 #define DMA_ISR_TEIF1 ((uint32_t)0x00000008) /*!< Channel 1 Transfer Error flag */
mbed_official 376:cb4d9db17537 1134 #define DMA_ISR_GIF2 ((uint32_t)0x00000010) /*!< Channel 2 Global interrupt flag */
mbed_official 376:cb4d9db17537 1135 #define DMA_ISR_TCIF2 ((uint32_t)0x00000020) /*!< Channel 2 Transfer Complete flag */
mbed_official 376:cb4d9db17537 1136 #define DMA_ISR_HTIF2 ((uint32_t)0x00000040) /*!< Channel 2 Half Transfer flag */
mbed_official 376:cb4d9db17537 1137 #define DMA_ISR_TEIF2 ((uint32_t)0x00000080) /*!< Channel 2 Transfer Error flag */
mbed_official 376:cb4d9db17537 1138 #define DMA_ISR_GIF3 ((uint32_t)0x00000100) /*!< Channel 3 Global interrupt flag */
mbed_official 376:cb4d9db17537 1139 #define DMA_ISR_TCIF3 ((uint32_t)0x00000200) /*!< Channel 3 Transfer Complete flag */
mbed_official 376:cb4d9db17537 1140 #define DMA_ISR_HTIF3 ((uint32_t)0x00000400) /*!< Channel 3 Half Transfer flag */
mbed_official 376:cb4d9db17537 1141 #define DMA_ISR_TEIF3 ((uint32_t)0x00000800) /*!< Channel 3 Transfer Error flag */
mbed_official 376:cb4d9db17537 1142 #define DMA_ISR_GIF4 ((uint32_t)0x00001000) /*!< Channel 4 Global interrupt flag */
mbed_official 376:cb4d9db17537 1143 #define DMA_ISR_TCIF4 ((uint32_t)0x00002000) /*!< Channel 4 Transfer Complete flag */
mbed_official 376:cb4d9db17537 1144 #define DMA_ISR_HTIF4 ((uint32_t)0x00004000) /*!< Channel 4 Half Transfer flag */
mbed_official 376:cb4d9db17537 1145 #define DMA_ISR_TEIF4 ((uint32_t)0x00008000) /*!< Channel 4 Transfer Error flag */
mbed_official 376:cb4d9db17537 1146 #define DMA_ISR_GIF5 ((uint32_t)0x00010000) /*!< Channel 5 Global interrupt flag */
mbed_official 376:cb4d9db17537 1147 #define DMA_ISR_TCIF5 ((uint32_t)0x00020000) /*!< Channel 5 Transfer Complete flag */
mbed_official 376:cb4d9db17537 1148 #define DMA_ISR_HTIF5 ((uint32_t)0x00040000) /*!< Channel 5 Half Transfer flag */
mbed_official 376:cb4d9db17537 1149 #define DMA_ISR_TEIF5 ((uint32_t)0x00080000) /*!< Channel 5 Transfer Error flag */
mbed_official 376:cb4d9db17537 1150 #define DMA_ISR_GIF6 ((uint32_t)0x00100000) /*!< Channel 6 Global interrupt flag */
mbed_official 376:cb4d9db17537 1151 #define DMA_ISR_TCIF6 ((uint32_t)0x00200000) /*!< Channel 6 Transfer Complete flag */
mbed_official 376:cb4d9db17537 1152 #define DMA_ISR_HTIF6 ((uint32_t)0x00400000) /*!< Channel 6 Half Transfer flag */
mbed_official 376:cb4d9db17537 1153 #define DMA_ISR_TEIF6 ((uint32_t)0x00800000) /*!< Channel 6 Transfer Error flag */
mbed_official 376:cb4d9db17537 1154 #define DMA_ISR_GIF7 ((uint32_t)0x01000000) /*!< Channel 7 Global interrupt flag */
mbed_official 376:cb4d9db17537 1155 #define DMA_ISR_TCIF7 ((uint32_t)0x02000000) /*!< Channel 7 Transfer Complete flag */
mbed_official 376:cb4d9db17537 1156 #define DMA_ISR_HTIF7 ((uint32_t)0x04000000) /*!< Channel 7 Half Transfer flag */
mbed_official 376:cb4d9db17537 1157 #define DMA_ISR_TEIF7 ((uint32_t)0x08000000) /*!< Channel 7 Transfer Error flag */
mbed_official 376:cb4d9db17537 1158
mbed_official 376:cb4d9db17537 1159 /******************* Bit definition for DMA_IFCR register *******************/
mbed_official 376:cb4d9db17537 1160 #define DMA_IFCR_CGIF1 ((uint32_t)0x00000001) /*!< Channel 1 Global interrupt clear */
mbed_official 376:cb4d9db17537 1161 #define DMA_IFCR_CTCIF1 ((uint32_t)0x00000002) /*!< Channel 1 Transfer Complete clear */
mbed_official 376:cb4d9db17537 1162 #define DMA_IFCR_CHTIF1 ((uint32_t)0x00000004) /*!< Channel 1 Half Transfer clear */
mbed_official 376:cb4d9db17537 1163 #define DMA_IFCR_CTEIF1 ((uint32_t)0x00000008) /*!< Channel 1 Transfer Error clear */
mbed_official 376:cb4d9db17537 1164 #define DMA_IFCR_CGIF2 ((uint32_t)0x00000010) /*!< Channel 2 Global interrupt clear */
mbed_official 376:cb4d9db17537 1165 #define DMA_IFCR_CTCIF2 ((uint32_t)0x00000020) /*!< Channel 2 Transfer Complete clear */
mbed_official 376:cb4d9db17537 1166 #define DMA_IFCR_CHTIF2 ((uint32_t)0x00000040) /*!< Channel 2 Half Transfer clear */
mbed_official 376:cb4d9db17537 1167 #define DMA_IFCR_CTEIF2 ((uint32_t)0x00000080) /*!< Channel 2 Transfer Error clear */
mbed_official 376:cb4d9db17537 1168 #define DMA_IFCR_CGIF3 ((uint32_t)0x00000100) /*!< Channel 3 Global interrupt clear */
mbed_official 376:cb4d9db17537 1169 #define DMA_IFCR_CTCIF3 ((uint32_t)0x00000200) /*!< Channel 3 Transfer Complete clear */
mbed_official 376:cb4d9db17537 1170 #define DMA_IFCR_CHTIF3 ((uint32_t)0x00000400) /*!< Channel 3 Half Transfer clear */
mbed_official 376:cb4d9db17537 1171 #define DMA_IFCR_CTEIF3 ((uint32_t)0x00000800) /*!< Channel 3 Transfer Error clear */
mbed_official 376:cb4d9db17537 1172 #define DMA_IFCR_CGIF4 ((uint32_t)0x00001000) /*!< Channel 4 Global interrupt clear */
mbed_official 376:cb4d9db17537 1173 #define DMA_IFCR_CTCIF4 ((uint32_t)0x00002000) /*!< Channel 4 Transfer Complete clear */
mbed_official 376:cb4d9db17537 1174 #define DMA_IFCR_CHTIF4 ((uint32_t)0x00004000) /*!< Channel 4 Half Transfer clear */
mbed_official 376:cb4d9db17537 1175 #define DMA_IFCR_CTEIF4 ((uint32_t)0x00008000) /*!< Channel 4 Transfer Error clear */
mbed_official 376:cb4d9db17537 1176 #define DMA_IFCR_CGIF5 ((uint32_t)0x00010000) /*!< Channel 5 Global interrupt clear */
mbed_official 376:cb4d9db17537 1177 #define DMA_IFCR_CTCIF5 ((uint32_t)0x00020000) /*!< Channel 5 Transfer Complete clear */
mbed_official 376:cb4d9db17537 1178 #define DMA_IFCR_CHTIF5 ((uint32_t)0x00040000) /*!< Channel 5 Half Transfer clear */
mbed_official 376:cb4d9db17537 1179 #define DMA_IFCR_CTEIF5 ((uint32_t)0x00080000) /*!< Channel 5 Transfer Error clear */
mbed_official 376:cb4d9db17537 1180 #define DMA_IFCR_CGIF6 ((uint32_t)0x00100000) /*!< Channel 6 Global interrupt clear */
mbed_official 376:cb4d9db17537 1181 #define DMA_IFCR_CTCIF6 ((uint32_t)0x00200000) /*!< Channel 6 Transfer Complete clear */
mbed_official 376:cb4d9db17537 1182 #define DMA_IFCR_CHTIF6 ((uint32_t)0x00400000) /*!< Channel 6 Half Transfer clear */
mbed_official 376:cb4d9db17537 1183 #define DMA_IFCR_CTEIF6 ((uint32_t)0x00800000) /*!< Channel 6 Transfer Error clear */
mbed_official 376:cb4d9db17537 1184 #define DMA_IFCR_CGIF7 ((uint32_t)0x01000000) /*!< Channel 7 Global interrupt clear */
mbed_official 376:cb4d9db17537 1185 #define DMA_IFCR_CTCIF7 ((uint32_t)0x02000000) /*!< Channel 7 Transfer Complete clear */
mbed_official 376:cb4d9db17537 1186 #define DMA_IFCR_CHTIF7 ((uint32_t)0x04000000) /*!< Channel 7 Half Transfer clear */
mbed_official 376:cb4d9db17537 1187 #define DMA_IFCR_CTEIF7 ((uint32_t)0x08000000) /*!< Channel 7 Transfer Error clear */
mbed_official 376:cb4d9db17537 1188
mbed_official 376:cb4d9db17537 1189 /******************* Bit definition for DMA_CCR register ********************/
mbed_official 376:cb4d9db17537 1190 #define DMA_CCR_EN ((uint32_t)0x00000001) /*!< Channel enable */
mbed_official 376:cb4d9db17537 1191 #define DMA_CCR_TCIE ((uint32_t)0x00000002) /*!< Transfer complete interrupt enable */
mbed_official 376:cb4d9db17537 1192 #define DMA_CCR_HTIE ((uint32_t)0x00000004) /*!< Half Transfer interrupt enable */
mbed_official 376:cb4d9db17537 1193 #define DMA_CCR_TEIE ((uint32_t)0x00000008) /*!< Transfer error interrupt enable */
mbed_official 376:cb4d9db17537 1194 #define DMA_CCR_DIR ((uint32_t)0x00000010) /*!< Data transfer direction */
mbed_official 376:cb4d9db17537 1195 #define DMA_CCR_CIRC ((uint32_t)0x00000020) /*!< Circular mode */
mbed_official 376:cb4d9db17537 1196 #define DMA_CCR_PINC ((uint32_t)0x00000040) /*!< Peripheral increment mode */
mbed_official 376:cb4d9db17537 1197 #define DMA_CCR_MINC ((uint32_t)0x00000080) /*!< Memory increment mode */
mbed_official 376:cb4d9db17537 1198
mbed_official 376:cb4d9db17537 1199 #define DMA_CCR_PSIZE ((uint32_t)0x00000300) /*!< PSIZE[1:0] bits (Peripheral size) */
mbed_official 376:cb4d9db17537 1200 #define DMA_CCR_PSIZE_0 ((uint32_t)0x00000100) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 1201 #define DMA_CCR_PSIZE_1 ((uint32_t)0x00000200) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 1202
mbed_official 376:cb4d9db17537 1203 #define DMA_CCR_MSIZE ((uint32_t)0x00000C00) /*!< MSIZE[1:0] bits (Memory size) */
mbed_official 376:cb4d9db17537 1204 #define DMA_CCR_MSIZE_0 ((uint32_t)0x00000400) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 1205 #define DMA_CCR_MSIZE_1 ((uint32_t)0x00000800) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 1206
mbed_official 376:cb4d9db17537 1207 #define DMA_CCR_PL ((uint32_t)0x00003000) /*!< PL[1:0] bits(Channel Priority level)*/
mbed_official 376:cb4d9db17537 1208 #define DMA_CCR_PL_0 ((uint32_t)0x00001000) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 1209 #define DMA_CCR_PL_1 ((uint32_t)0x00002000) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 1210
mbed_official 376:cb4d9db17537 1211 #define DMA_CCR_MEM2MEM ((uint32_t)0x00004000) /*!< Memory to memory mode */
mbed_official 376:cb4d9db17537 1212
mbed_official 376:cb4d9db17537 1213 /****************** Bit definition for DMA_CNDTR register *******************/
mbed_official 376:cb4d9db17537 1214 #define DMA_CNDTR_NDT ((uint32_t)0x0000FFFF) /*!< Number of data to Transfer */
mbed_official 376:cb4d9db17537 1215
mbed_official 376:cb4d9db17537 1216 /****************** Bit definition for DMA_CPAR register ********************/
mbed_official 376:cb4d9db17537 1217 #define DMA_CPAR_PA ((uint32_t)0xFFFFFFFF) /*!< Peripheral Address */
mbed_official 376:cb4d9db17537 1218
mbed_official 376:cb4d9db17537 1219 /****************** Bit definition for DMA_CMAR register ********************/
mbed_official 376:cb4d9db17537 1220 #define DMA_CMAR_MA ((uint32_t)0xFFFFFFFF) /*!< Memory Address */
mbed_official 376:cb4d9db17537 1221
mbed_official 376:cb4d9db17537 1222
mbed_official 376:cb4d9db17537 1223 /******************* Bit definition for DMA_CSELR register *******************/
mbed_official 376:cb4d9db17537 1224 #define DMA_CSELR_C1S ((uint32_t)0x0000000F) /*!< Channel 1 Selection */
mbed_official 376:cb4d9db17537 1225 #define DMA_CSELR_C2S ((uint32_t)0x000000F0) /*!< Channel 2 Selection */
mbed_official 376:cb4d9db17537 1226 #define DMA_CSELR_C3S ((uint32_t)0x00000F00) /*!< Channel 3 Selection */
mbed_official 376:cb4d9db17537 1227 #define DMA_CSELR_C4S ((uint32_t)0x0000F000) /*!< Channel 4 Selection */
mbed_official 376:cb4d9db17537 1228 #define DMA_CSELR_C5S ((uint32_t)0x000F0000) /*!< Channel 5 Selection */
mbed_official 376:cb4d9db17537 1229 #define DMA_CSELR_C6S ((uint32_t)0x00F00000) /*!< Channel 6 Selection */
mbed_official 376:cb4d9db17537 1230 #define DMA_CSELR_C7S ((uint32_t)0x0F000000) /*!< Channel 7 Selection */
mbed_official 376:cb4d9db17537 1231
mbed_official 376:cb4d9db17537 1232
mbed_official 376:cb4d9db17537 1233 /******************************************************************************/
mbed_official 376:cb4d9db17537 1234 /* */
mbed_official 376:cb4d9db17537 1235 /* External Interrupt/Event Controller (EXTI) */
mbed_official 376:cb4d9db17537 1236 /* */
mbed_official 376:cb4d9db17537 1237 /******************************************************************************/
mbed_official 376:cb4d9db17537 1238
mbed_official 376:cb4d9db17537 1239 /******************* Bit definition for EXTI_IMR register *******************/
mbed_official 376:cb4d9db17537 1240 #define EXTI_IMR_IM0 ((uint32_t)0x00000001) /*!< Interrupt Mask on line 0 */
mbed_official 376:cb4d9db17537 1241 #define EXTI_IMR_IM1 ((uint32_t)0x00000002) /*!< Interrupt Mask on line 1 */
mbed_official 376:cb4d9db17537 1242 #define EXTI_IMR_IM2 ((uint32_t)0x00000004) /*!< Interrupt Mask on line 2 */
mbed_official 376:cb4d9db17537 1243 #define EXTI_IMR_IM3 ((uint32_t)0x00000008) /*!< Interrupt Mask on line 3 */
mbed_official 376:cb4d9db17537 1244 #define EXTI_IMR_IM4 ((uint32_t)0x00000010) /*!< Interrupt Mask on line 4 */
mbed_official 376:cb4d9db17537 1245 #define EXTI_IMR_IM5 ((uint32_t)0x00000020) /*!< Interrupt Mask on line 5 */
mbed_official 376:cb4d9db17537 1246 #define EXTI_IMR_IM6 ((uint32_t)0x00000040) /*!< Interrupt Mask on line 6 */
mbed_official 376:cb4d9db17537 1247 #define EXTI_IMR_IM7 ((uint32_t)0x00000080) /*!< Interrupt Mask on line 7 */
mbed_official 376:cb4d9db17537 1248 #define EXTI_IMR_IM8 ((uint32_t)0x00000100) /*!< Interrupt Mask on line 8 */
mbed_official 376:cb4d9db17537 1249 #define EXTI_IMR_IM9 ((uint32_t)0x00000200) /*!< Interrupt Mask on line 9 */
mbed_official 376:cb4d9db17537 1250 #define EXTI_IMR_IM10 ((uint32_t)0x00000400) /*!< Interrupt Mask on line 10 */
mbed_official 376:cb4d9db17537 1251 #define EXTI_IMR_IM11 ((uint32_t)0x00000800) /*!< Interrupt Mask on line 11 */
mbed_official 376:cb4d9db17537 1252 #define EXTI_IMR_IM12 ((uint32_t)0x00001000) /*!< Interrupt Mask on line 12 */
mbed_official 376:cb4d9db17537 1253 #define EXTI_IMR_IM13 ((uint32_t)0x00002000) /*!< Interrupt Mask on line 13 */
mbed_official 376:cb4d9db17537 1254 #define EXTI_IMR_IM14 ((uint32_t)0x00004000) /*!< Interrupt Mask on line 14 */
mbed_official 376:cb4d9db17537 1255 #define EXTI_IMR_IM15 ((uint32_t)0x00008000) /*!< Interrupt Mask on line 15 */
mbed_official 376:cb4d9db17537 1256 #define EXTI_IMR_IM16 ((uint32_t)0x00010000) /*!< Interrupt Mask on line 16 */
mbed_official 376:cb4d9db17537 1257 #define EXTI_IMR_IM17 ((uint32_t)0x00020000) /*!< Interrupt Mask on line 17 */
mbed_official 376:cb4d9db17537 1258 #define EXTI_IMR_IM18 ((uint32_t)0x00040000) /*!< Interrupt Mask on line 18 */
mbed_official 376:cb4d9db17537 1259 #define EXTI_IMR_IM19 ((uint32_t)0x00080000) /*!< Interrupt Mask on line 19 */
mbed_official 376:cb4d9db17537 1260 #define EXTI_IMR_IM20 ((uint32_t)0x00100000) /*!< Interrupt Mask on line 20 */
mbed_official 376:cb4d9db17537 1261 #define EXTI_IMR_IM21 ((uint32_t)0x00200000) /*!< Interrupt Mask on line 21 */
mbed_official 376:cb4d9db17537 1262 #define EXTI_IMR_IM22 ((uint32_t)0x00400000) /*!< Interrupt Mask on line 22 */
mbed_official 376:cb4d9db17537 1263 #define EXTI_IMR_IM23 ((uint32_t)0x00800000) /*!< Interrupt Mask on line 23 */
mbed_official 376:cb4d9db17537 1264 #define EXTI_IMR_IM25 ((uint32_t)0x02000000) /*!< Interrupt Mask on line 25 */
mbed_official 376:cb4d9db17537 1265 #define EXTI_IMR_IM26 ((uint32_t)0x04000000) /*!< Interrupt Mask on line 26 */
mbed_official 376:cb4d9db17537 1266 #define EXTI_IMR_IM28 ((uint32_t)0x10000000) /*!< Interrupt Mask on line 28 */
mbed_official 376:cb4d9db17537 1267 #define EXTI_IMR_IM29 ((uint32_t)0x20000000) /*!< Interrupt Mask on line 29 */
mbed_official 376:cb4d9db17537 1268
mbed_official 376:cb4d9db17537 1269 /****************** Bit definition for EXTI_EMR register ********************/
mbed_official 376:cb4d9db17537 1270 #define EXTI_EMR_EM0 ((uint32_t)0x00000001) /*!< Event Mask on line 0 */
mbed_official 376:cb4d9db17537 1271 #define EXTI_EMR_EM1 ((uint32_t)0x00000002) /*!< Event Mask on line 1 */
mbed_official 376:cb4d9db17537 1272 #define EXTI_EMR_EM2 ((uint32_t)0x00000004) /*!< Event Mask on line 2 */
mbed_official 376:cb4d9db17537 1273 #define EXTI_EMR_EM3 ((uint32_t)0x00000008) /*!< Event Mask on line 3 */
mbed_official 376:cb4d9db17537 1274 #define EXTI_EMR_EM4 ((uint32_t)0x00000010) /*!< Event Mask on line 4 */
mbed_official 376:cb4d9db17537 1275 #define EXTI_EMR_EM5 ((uint32_t)0x00000020) /*!< Event Mask on line 5 */
mbed_official 376:cb4d9db17537 1276 #define EXTI_EMR_EM6 ((uint32_t)0x00000040) /*!< Event Mask on line 6 */
mbed_official 376:cb4d9db17537 1277 #define EXTI_EMR_EM7 ((uint32_t)0x00000080) /*!< Event Mask on line 7 */
mbed_official 376:cb4d9db17537 1278 #define EXTI_EMR_EM8 ((uint32_t)0x00000100) /*!< Event Mask on line 8 */
mbed_official 376:cb4d9db17537 1279 #define EXTI_EMR_EM9 ((uint32_t)0x00000200) /*!< Event Mask on line 9 */
mbed_official 376:cb4d9db17537 1280 #define EXTI_EMR_EM10 ((uint32_t)0x00000400) /*!< Event Mask on line 10 */
mbed_official 376:cb4d9db17537 1281 #define EXTI_EMR_EM11 ((uint32_t)0x00000800) /*!< Event Mask on line 11 */
mbed_official 376:cb4d9db17537 1282 #define EXTI_EMR_EM12 ((uint32_t)0x00001000) /*!< Event Mask on line 12 */
mbed_official 376:cb4d9db17537 1283 #define EXTI_EMR_EM13 ((uint32_t)0x00002000) /*!< Event Mask on line 13 */
mbed_official 376:cb4d9db17537 1284 #define EXTI_EMR_EM14 ((uint32_t)0x00004000) /*!< Event Mask on line 14 */
mbed_official 376:cb4d9db17537 1285 #define EXTI_EMR_EM15 ((uint32_t)0x00008000) /*!< Event Mask on line 15 */
mbed_official 376:cb4d9db17537 1286 #define EXTI_EMR_EM16 ((uint32_t)0x00010000) /*!< Event Mask on line 16 */
mbed_official 376:cb4d9db17537 1287 #define EXTI_EMR_EM17 ((uint32_t)0x00020000) /*!< Event Mask on line 17 */
mbed_official 376:cb4d9db17537 1288 #define EXTI_EMR_EM18 ((uint32_t)0x00040000) /*!< Event Mask on line 18 */
mbed_official 376:cb4d9db17537 1289 #define EXTI_EMR_EM19 ((uint32_t)0x00080000) /*!< Event Mask on line 19 */
mbed_official 376:cb4d9db17537 1290 #define EXTI_EMR_EM20 ((uint32_t)0x00100000) /*!< Event Mask on line 20 */
mbed_official 376:cb4d9db17537 1291 #define EXTI_EMR_EM21 ((uint32_t)0x00200000) /*!< Event Mask on line 21 */
mbed_official 376:cb4d9db17537 1292 #define EXTI_EMR_EM22 ((uint32_t)0x00400000) /*!< Event Mask on line 22 */
mbed_official 376:cb4d9db17537 1293 #define EXTI_EMR_EM23 ((uint32_t)0x00800000) /*!< Event Mask on line 23 */
mbed_official 376:cb4d9db17537 1294 #define EXTI_EMR_EM25 ((uint32_t)0x02000000) /*!< Event Mask on line 25 */
mbed_official 376:cb4d9db17537 1295 #define EXTI_EMR_EM26 ((uint32_t)0x04000000) /*!< Event Mask on line 26 */
mbed_official 376:cb4d9db17537 1296 #define EXTI_EMR_EM28 ((uint32_t)0x10000000) /*!< Event Mask on line 28 */
mbed_official 376:cb4d9db17537 1297 #define EXTI_EMR_EM29 ((uint32_t)0x20000000) /*!< Event Mask on line 29 */
mbed_official 376:cb4d9db17537 1298
mbed_official 376:cb4d9db17537 1299 /******************* Bit definition for EXTI_RTSR register ******************/
mbed_official 376:cb4d9db17537 1300 #define EXTI_RTSR_TR0 ((uint32_t)0x00000001) /*!< Rising trigger event configuration bit of line 0 */
mbed_official 376:cb4d9db17537 1301 #define EXTI_RTSR_TR1 ((uint32_t)0x00000002) /*!< Rising trigger event configuration bit of line 1 */
mbed_official 376:cb4d9db17537 1302 #define EXTI_RTSR_TR2 ((uint32_t)0x00000004) /*!< Rising trigger event configuration bit of line 2 */
mbed_official 376:cb4d9db17537 1303 #define EXTI_RTSR_TR3 ((uint32_t)0x00000008) /*!< Rising trigger event configuration bit of line 3 */
mbed_official 376:cb4d9db17537 1304 #define EXTI_RTSR_TR4 ((uint32_t)0x00000010) /*!< Rising trigger event configuration bit of line 4 */
mbed_official 376:cb4d9db17537 1305 #define EXTI_RTSR_TR5 ((uint32_t)0x00000020) /*!< Rising trigger event configuration bit of line 5 */
mbed_official 376:cb4d9db17537 1306 #define EXTI_RTSR_TR6 ((uint32_t)0x00000040) /*!< Rising trigger event configuration bit of line 6 */
mbed_official 376:cb4d9db17537 1307 #define EXTI_RTSR_TR7 ((uint32_t)0x00000080) /*!< Rising trigger event configuration bit of line 7 */
mbed_official 376:cb4d9db17537 1308 #define EXTI_RTSR_TR8 ((uint32_t)0x00000100) /*!< Rising trigger event configuration bit of line 8 */
mbed_official 376:cb4d9db17537 1309 #define EXTI_RTSR_TR9 ((uint32_t)0x00000200) /*!< Rising trigger event configuration bit of line 9 */
mbed_official 376:cb4d9db17537 1310 #define EXTI_RTSR_TR10 ((uint32_t)0x00000400) /*!< Rising trigger event configuration bit of line 10 */
mbed_official 376:cb4d9db17537 1311 #define EXTI_RTSR_TR11 ((uint32_t)0x00000800) /*!< Rising trigger event configuration bit of line 11 */
mbed_official 376:cb4d9db17537 1312 #define EXTI_RTSR_TR12 ((uint32_t)0x00001000) /*!< Rising trigger event configuration bit of line 12 */
mbed_official 376:cb4d9db17537 1313 #define EXTI_RTSR_TR13 ((uint32_t)0x00002000) /*!< Rising trigger event configuration bit of line 13 */
mbed_official 376:cb4d9db17537 1314 #define EXTI_RTSR_TR14 ((uint32_t)0x00004000) /*!< Rising trigger event configuration bit of line 14 */
mbed_official 376:cb4d9db17537 1315 #define EXTI_RTSR_TR15 ((uint32_t)0x00008000) /*!< Rising trigger event configuration bit of line 15 */
mbed_official 376:cb4d9db17537 1316 #define EXTI_RTSR_TR16 ((uint32_t)0x00010000) /*!< Rising trigger event configuration bit of line 16 */
mbed_official 376:cb4d9db17537 1317 #define EXTI_RTSR_TR17 ((uint32_t)0x00020000) /*!< Rising trigger event configuration bit of line 17 */
mbed_official 376:cb4d9db17537 1318 #define EXTI_RTSR_TR19 ((uint32_t)0x00080000) /*!< Rising trigger event configuration bit of line 19 */
mbed_official 376:cb4d9db17537 1319 #define EXTI_RTSR_TR20 ((uint32_t)0x00100000) /*!< Rising trigger event configuration bit of line 20 */
mbed_official 376:cb4d9db17537 1320 #define EXTI_RTSR_TR21 ((uint32_t)0x00200000) /*!< Rising trigger event configuration bit of line 21 */
mbed_official 376:cb4d9db17537 1321 #define EXTI_RTSR_TR22 ((uint32_t)0x00400000) /*!< Rising trigger event configuration bit of line 22 */
mbed_official 376:cb4d9db17537 1322
mbed_official 376:cb4d9db17537 1323 /******************* Bit definition for EXTI_FTSR register *******************/
mbed_official 376:cb4d9db17537 1324 #define EXTI_FTSR_TR0 ((uint32_t)0x00000001) /*!< Falling trigger event configuration bit of line 0 */
mbed_official 376:cb4d9db17537 1325 #define EXTI_FTSR_TR1 ((uint32_t)0x00000002) /*!< Falling trigger event configuration bit of line 1 */
mbed_official 376:cb4d9db17537 1326 #define EXTI_FTSR_TR2 ((uint32_t)0x00000004) /*!< Falling trigger event configuration bit of line 2 */
mbed_official 376:cb4d9db17537 1327 #define EXTI_FTSR_TR3 ((uint32_t)0x00000008) /*!< Falling trigger event configuration bit of line 3 */
mbed_official 376:cb4d9db17537 1328 #define EXTI_FTSR_TR4 ((uint32_t)0x00000010) /*!< Falling trigger event configuration bit of line 4 */
mbed_official 376:cb4d9db17537 1329 #define EXTI_FTSR_TR5 ((uint32_t)0x00000020) /*!< Falling trigger event configuration bit of line 5 */
mbed_official 376:cb4d9db17537 1330 #define EXTI_FTSR_TR6 ((uint32_t)0x00000040) /*!< Falling trigger event configuration bit of line 6 */
mbed_official 376:cb4d9db17537 1331 #define EXTI_FTSR_TR7 ((uint32_t)0x00000080) /*!< Falling trigger event configuration bit of line 7 */
mbed_official 376:cb4d9db17537 1332 #define EXTI_FTSR_TR8 ((uint32_t)0x00000100) /*!< Falling trigger event configuration bit of line 8 */
mbed_official 376:cb4d9db17537 1333 #define EXTI_FTSR_TR9 ((uint32_t)0x00000200) /*!< Falling trigger event configuration bit of line 9 */
mbed_official 376:cb4d9db17537 1334 #define EXTI_FTSR_TR10 ((uint32_t)0x00000400) /*!< Falling trigger event configuration bit of line 10 */
mbed_official 376:cb4d9db17537 1335 #define EXTI_FTSR_TR11 ((uint32_t)0x00000800) /*!< Falling trigger event configuration bit of line 11 */
mbed_official 376:cb4d9db17537 1336 #define EXTI_FTSR_TR12 ((uint32_t)0x00001000) /*!< Falling trigger event configuration bit of line 12 */
mbed_official 376:cb4d9db17537 1337 #define EXTI_FTSR_TR13 ((uint32_t)0x00002000) /*!< Falling trigger event configuration bit of line 13 */
mbed_official 376:cb4d9db17537 1338 #define EXTI_FTSR_TR14 ((uint32_t)0x00004000) /*!< Falling trigger event configuration bit of line 14 */
mbed_official 376:cb4d9db17537 1339 #define EXTI_FTSR_TR15 ((uint32_t)0x00008000) /*!< Falling trigger event configuration bit of line 15 */
mbed_official 376:cb4d9db17537 1340 #define EXTI_FTSR_TR16 ((uint32_t)0x00010000) /*!< Falling trigger event configuration bit of line 16 */
mbed_official 376:cb4d9db17537 1341 #define EXTI_FTSR_TR17 ((uint32_t)0x00020000) /*!< Falling trigger event configuration bit of line 17 */
mbed_official 376:cb4d9db17537 1342 #define EXTI_FTSR_TR19 ((uint32_t)0x00080000) /*!< Falling trigger event configuration bit of line 19 */
mbed_official 376:cb4d9db17537 1343 #define EXTI_FTSR_TR20 ((uint32_t)0x00100000) /*!< Falling trigger event configuration bit of line 20 */
mbed_official 376:cb4d9db17537 1344 #define EXTI_FTSR_TR21 ((uint32_t)0x00200000) /*!< Falling trigger event configuration bit of line 21 */
mbed_official 376:cb4d9db17537 1345 #define EXTI_FTSR_TR22 ((uint32_t)0x00400000) /*!< Falling trigger event configuration bit of line 22 */
mbed_official 376:cb4d9db17537 1346
mbed_official 376:cb4d9db17537 1347 /******************* Bit definition for EXTI_SWIER register *******************/
mbed_official 376:cb4d9db17537 1348 #define EXTI_SWIER_SWIER0 ((uint32_t)0x00000001) /*!< Software Interrupt on line 0 */
mbed_official 376:cb4d9db17537 1349 #define EXTI_SWIER_SWIER1 ((uint32_t)0x00000002) /*!< Software Interrupt on line 1 */
mbed_official 376:cb4d9db17537 1350 #define EXTI_SWIER_SWIER2 ((uint32_t)0x00000004) /*!< Software Interrupt on line 2 */
mbed_official 376:cb4d9db17537 1351 #define EXTI_SWIER_SWIER3 ((uint32_t)0x00000008) /*!< Software Interrupt on line 3 */
mbed_official 376:cb4d9db17537 1352 #define EXTI_SWIER_SWIER4 ((uint32_t)0x00000010) /*!< Software Interrupt on line 4 */
mbed_official 376:cb4d9db17537 1353 #define EXTI_SWIER_SWIER5 ((uint32_t)0x00000020) /*!< Software Interrupt on line 5 */
mbed_official 376:cb4d9db17537 1354 #define EXTI_SWIER_SWIER6 ((uint32_t)0x00000040) /*!< Software Interrupt on line 6 */
mbed_official 376:cb4d9db17537 1355 #define EXTI_SWIER_SWIER7 ((uint32_t)0x00000080) /*!< Software Interrupt on line 7 */
mbed_official 376:cb4d9db17537 1356 #define EXTI_SWIER_SWIER8 ((uint32_t)0x00000100) /*!< Software Interrupt on line 8 */
mbed_official 376:cb4d9db17537 1357 #define EXTI_SWIER_SWIER9 ((uint32_t)0x00000200) /*!< Software Interrupt on line 9 */
mbed_official 376:cb4d9db17537 1358 #define EXTI_SWIER_SWIER10 ((uint32_t)0x00000400) /*!< Software Interrupt on line 10 */
mbed_official 376:cb4d9db17537 1359 #define EXTI_SWIER_SWIER11 ((uint32_t)0x00000800) /*!< Software Interrupt on line 11 */
mbed_official 376:cb4d9db17537 1360 #define EXTI_SWIER_SWIER12 ((uint32_t)0x00001000) /*!< Software Interrupt on line 12 */
mbed_official 376:cb4d9db17537 1361 #define EXTI_SWIER_SWIER13 ((uint32_t)0x00002000) /*!< Software Interrupt on line 13 */
mbed_official 376:cb4d9db17537 1362 #define EXTI_SWIER_SWIER14 ((uint32_t)0x00004000) /*!< Software Interrupt on line 14 */
mbed_official 376:cb4d9db17537 1363 #define EXTI_SWIER_SWIER15 ((uint32_t)0x00008000) /*!< Software Interrupt on line 15 */
mbed_official 376:cb4d9db17537 1364 #define EXTI_SWIER_SWIER16 ((uint32_t)0x00010000) /*!< Software Interrupt on line 16 */
mbed_official 376:cb4d9db17537 1365 #define EXTI_SWIER_SWIER17 ((uint32_t)0x00020000) /*!< Software Interrupt on line 17 */
mbed_official 376:cb4d9db17537 1366 #define EXTI_SWIER_SWIER19 ((uint32_t)0x00080000) /*!< Software Interrupt on line 19 */
mbed_official 376:cb4d9db17537 1367 #define EXTI_SWIER_SWIER20 ((uint32_t)0x00100000) /*!< Software Interrupt on line 20 */
mbed_official 376:cb4d9db17537 1368 #define EXTI_SWIER_SWIER21 ((uint32_t)0x00200000) /*!< Software Interrupt on line 21 */
mbed_official 376:cb4d9db17537 1369 #define EXTI_SWIER_SWIER22 ((uint32_t)0x00400000) /*!< Software Interrupt on line 22 */
mbed_official 376:cb4d9db17537 1370 /****************** Bit definition for EXTI_PR register *********************/
mbed_official 376:cb4d9db17537 1371 #define EXTI_PR_PR0 ((uint32_t)0x00000001) /*!< Pending bit 0 */
mbed_official 376:cb4d9db17537 1372 #define EXTI_PR_PR1 ((uint32_t)0x00000002) /*!< Pending bit 1 */
mbed_official 376:cb4d9db17537 1373 #define EXTI_PR_PR2 ((uint32_t)0x00000004) /*!< Pending bit 2 */
mbed_official 376:cb4d9db17537 1374 #define EXTI_PR_PR3 ((uint32_t)0x00000008) /*!< Pending bit 3 */
mbed_official 376:cb4d9db17537 1375 #define EXTI_PR_PR4 ((uint32_t)0x00000010) /*!< Pending bit 4 */
mbed_official 376:cb4d9db17537 1376 #define EXTI_PR_PR5 ((uint32_t)0x00000020) /*!< Pending bit 5 */
mbed_official 376:cb4d9db17537 1377 #define EXTI_PR_PR6 ((uint32_t)0x00000040) /*!< Pending bit 6 */
mbed_official 376:cb4d9db17537 1378 #define EXTI_PR_PR7 ((uint32_t)0x00000080) /*!< Pending bit 7 */
mbed_official 376:cb4d9db17537 1379 #define EXTI_PR_PR8 ((uint32_t)0x00000100) /*!< Pending bit 8 */
mbed_official 376:cb4d9db17537 1380 #define EXTI_PR_PR9 ((uint32_t)0x00000200) /*!< Pending bit 9 */
mbed_official 376:cb4d9db17537 1381 #define EXTI_PR_PR10 ((uint32_t)0x00000400) /*!< Pending bit 10 */
mbed_official 376:cb4d9db17537 1382 #define EXTI_PR_PR11 ((uint32_t)0x00000800) /*!< Pending bit 11 */
mbed_official 376:cb4d9db17537 1383 #define EXTI_PR_PR12 ((uint32_t)0x00001000) /*!< Pending bit 12 */
mbed_official 376:cb4d9db17537 1384 #define EXTI_PR_PR13 ((uint32_t)0x00002000) /*!< Pending bit 13 */
mbed_official 376:cb4d9db17537 1385 #define EXTI_PR_PR14 ((uint32_t)0x00004000) /*!< Pending bit 14 */
mbed_official 376:cb4d9db17537 1386 #define EXTI_PR_PR15 ((uint32_t)0x00008000) /*!< Pending bit 15 */
mbed_official 376:cb4d9db17537 1387 #define EXTI_PR_PR16 ((uint32_t)0x00010000) /*!< Pending bit 16 */
mbed_official 376:cb4d9db17537 1388 #define EXTI_PR_PR17 ((uint32_t)0x00020000) /*!< Pending bit 17 */
mbed_official 376:cb4d9db17537 1389 #define EXTI_PR_PR19 ((uint32_t)0x00080000) /*!< Pending bit 19 */
mbed_official 376:cb4d9db17537 1390 #define EXTI_PR_PR20 ((uint32_t)0x00100000) /*!< Pending bit 20 */
mbed_official 376:cb4d9db17537 1391 #define EXTI_PR_PR21 ((uint32_t)0x00200000) /*!< Pending bit 21 */
mbed_official 376:cb4d9db17537 1392 #define EXTI_PR_PR22 ((uint32_t)0x00400000) /*!< Pending bit 22 */
mbed_official 376:cb4d9db17537 1393
mbed_official 376:cb4d9db17537 1394 /******************************************************************************/
mbed_official 376:cb4d9db17537 1395 /* */
mbed_official 376:cb4d9db17537 1396 /* FLASH and Option Bytes Registers */
mbed_official 376:cb4d9db17537 1397 /* */
mbed_official 376:cb4d9db17537 1398 /******************************************************************************/
mbed_official 376:cb4d9db17537 1399
mbed_official 376:cb4d9db17537 1400 /******************* Bit definition for FLASH_ACR register ******************/
mbed_official 376:cb4d9db17537 1401 #define FLASH_ACR_LATENCY ((uint32_t)0x00000001) /*!< LATENCY bit (Latency) */
mbed_official 376:cb4d9db17537 1402 #define FLASH_ACR_PRFTEN ((uint32_t)0x00000002) /*!< Prefetch Buffer Enable */
mbed_official 376:cb4d9db17537 1403 #define FLASH_ACR_SLEEP_PD ((uint32_t)0x00000008) /*!< Flash mode during sleep mode */
mbed_official 376:cb4d9db17537 1404 #define FLASH_ACR_RUN_PD ((uint32_t)0x00000010) /*!< Flash mode during RUN mode */
mbed_official 376:cb4d9db17537 1405 #define FLASH_ACR_DISAB_BUF ((uint32_t)0x00000020) /*!< Disable Buffer */
mbed_official 376:cb4d9db17537 1406 #define FLASH_ACR_PRE_READ ((uint32_t)0x00000040) /*!< Pre-read data address */
mbed_official 376:cb4d9db17537 1407
mbed_official 376:cb4d9db17537 1408 /******************* Bit definition for FLASH_PECR register ******************/
mbed_official 376:cb4d9db17537 1409 #define FLASH_PECR_PELOCK ((uint32_t)0x00000001) /*!< FLASH_PECR and Flash data Lock */
mbed_official 376:cb4d9db17537 1410 #define FLASH_PECR_PRGLOCK ((uint32_t)0x00000002) /*!< Program matrix Lock */
mbed_official 376:cb4d9db17537 1411 #define FLASH_PECR_OPTLOCK ((uint32_t)0x00000004) /*!< Option byte matrix Lock */
mbed_official 376:cb4d9db17537 1412 #define FLASH_PECR_PROG ((uint32_t)0x00000008) /*!< Program matrix selection */
mbed_official 376:cb4d9db17537 1413 #define FLASH_PECR_DATA ((uint32_t)0x00000010) /*!< Data matrix selection */
mbed_official 376:cb4d9db17537 1414 #define FLASH_PECR_FTDW ((uint32_t)0x00000100) /*!< Fixed Time Data write for Word/Half Word/Byte programming */
mbed_official 376:cb4d9db17537 1415 #define FLASH_PECR_ERASE ((uint32_t)0x00000200) /*!< Page erasing mode */
mbed_official 376:cb4d9db17537 1416 #define FLASH_PECR_FPRG ((uint32_t)0x00000400) /*!< Fast Page/Half Page programming mode */
mbed_official 376:cb4d9db17537 1417 #define FLASH_PECR_EOPIE ((uint32_t)0x00010000) /*!< End of programming interrupt */
mbed_official 376:cb4d9db17537 1418 #define FLASH_PECR_ERRIE ((uint32_t)0x00020000) /*!< Error interrupt */
mbed_official 376:cb4d9db17537 1419 #define FLASH_PECR_OBL_LAUNCH ((uint32_t)0x00040000) /*!< Launch the option byte loading */
mbed_official 376:cb4d9db17537 1420 #define FLASH_PECR_HALF_ARRAY ((uint32_t)0x00080000) /*!< Half array mode */
mbed_official 376:cb4d9db17537 1421
mbed_official 376:cb4d9db17537 1422 /****************** Bit definition for FLASH_PDKEYR register ******************/
mbed_official 376:cb4d9db17537 1423 #define FLASH_PDKEYR_PDKEYR ((uint32_t)0xFFFFFFFF) /*!< FLASH_PEC and data matrix Key */
mbed_official 376:cb4d9db17537 1424
mbed_official 376:cb4d9db17537 1425 /****************** Bit definition for FLASH_PEKEYR register ******************/
mbed_official 376:cb4d9db17537 1426 #define FLASH_PEKEYR_PEKEYR ((uint32_t)0xFFFFFFFF) /*!< FLASH_PEC and data matrix Key */
mbed_official 376:cb4d9db17537 1427
mbed_official 376:cb4d9db17537 1428 /****************** Bit definition for FLASH_PRGKEYR register ******************/
mbed_official 376:cb4d9db17537 1429 #define FLASH_PRGKEYR_PRGKEYR ((uint32_t)0xFFFFFFFF) /*!< Program matrix Key */
mbed_official 376:cb4d9db17537 1430
mbed_official 376:cb4d9db17537 1431 /****************** Bit definition for FLASH_OPTKEYR register ******************/
mbed_official 376:cb4d9db17537 1432 #define FLASH_OPTKEYR_OPTKEYR ((uint32_t)0xFFFFFFFF) /*!< Option bytes matrix Key */
mbed_official 376:cb4d9db17537 1433
mbed_official 376:cb4d9db17537 1434 /****************** Bit definition for FLASH_SR register *******************/
mbed_official 376:cb4d9db17537 1435 #define FLASH_SR_BSY ((uint32_t)0x00000001) /*!< Busy */
mbed_official 376:cb4d9db17537 1436 #define FLASH_SR_EOP ((uint32_t)0x00000002) /*!< End Of Programming*/
mbed_official 376:cb4d9db17537 1437 #define FLASH_SR_ENDHV ((uint32_t)0x00000004) /*!< End of high voltage */
mbed_official 376:cb4d9db17537 1438 #define FLASH_SR_READY ((uint32_t)0x00000008) /*!< Flash ready after low power mode */
mbed_official 376:cb4d9db17537 1439
mbed_official 376:cb4d9db17537 1440 #define FLASH_SR_WRPERR ((uint32_t)0x00000100) /*!< Write protection error */
mbed_official 376:cb4d9db17537 1441 #define FLASH_SR_PGAERR ((uint32_t)0x00000200) /*!< Programming Alignment Error */
mbed_official 376:cb4d9db17537 1442 #define FLASH_SR_SIZERR ((uint32_t)0x00000400) /*!< Size error */
mbed_official 376:cb4d9db17537 1443 #define FLASH_SR_OPTVERR ((uint32_t)0x00000800) /*!< Option Valid error */
mbed_official 376:cb4d9db17537 1444 #define FLASH_SR_RDERR ((uint32_t)0x00002000) /*!< Read protected error */
mbed_official 376:cb4d9db17537 1445 #define FLASH_SR_NOTZEROERR ((uint32_t)0x00010000) /*!< Not Zero error */
mbed_official 376:cb4d9db17537 1446 #define FLASH_SR_FWWERR ((uint32_t)0x00020000) /*!< Write/Errase operation aborted */
mbed_official 376:cb4d9db17537 1447
mbed_official 376:cb4d9db17537 1448 /* alias maintained for legacy */
mbed_official 376:cb4d9db17537 1449 #define FLASH_SR_FWWER FLASH_SR_FWWERR
mbed_official 376:cb4d9db17537 1450 #define FLASH_SR_ENHV FLASH_SR_ENDHV
mbed_official 376:cb4d9db17537 1451
mbed_official 376:cb4d9db17537 1452 /****************** Bit definition for FLASH_OBR register *******************/
mbed_official 376:cb4d9db17537 1453 #define FLASH_OBR_RDPRT ((uint32_t)0x000000AA) /*!< Read Protection */
mbed_official 376:cb4d9db17537 1454 #define FLASH_OBR_SPRMOD ((uint32_t)0x00000100) /*!< Selection of protection mode of WPR bits */
mbed_official 376:cb4d9db17537 1455 #define FLASH_OBR_BOR_LEV ((uint32_t)0x000F0000) /*!< BOR_LEV[3:0] Brown Out Reset Threshold Level*/
mbed_official 376:cb4d9db17537 1456
mbed_official 376:cb4d9db17537 1457 /****************** Bit definition for FLASH_WRPR register ******************/
mbed_official 376:cb4d9db17537 1458 #define FLASH_WRPR_WRP ((uint32_t)0x0000FFFF) /*!< Write Protection bits */
mbed_official 376:cb4d9db17537 1459
mbed_official 376:cb4d9db17537 1460 /******************************************************************************/
mbed_official 376:cb4d9db17537 1461 /* */
mbed_official 376:cb4d9db17537 1462 /* General Purpose IOs (GPIO) */
mbed_official 376:cb4d9db17537 1463 /* */
mbed_official 376:cb4d9db17537 1464 /******************************************************************************/
mbed_official 376:cb4d9db17537 1465 /******************* Bit definition for GPIO_MODER register *****************/
mbed_official 376:cb4d9db17537 1466 #define GPIO_MODER_MODE0 ((uint32_t)0x00000003)
mbed_official 376:cb4d9db17537 1467 #define GPIO_MODER_MODE0_0 ((uint32_t)0x00000001)
mbed_official 376:cb4d9db17537 1468 #define GPIO_MODER_MODE0_1 ((uint32_t)0x00000002)
mbed_official 376:cb4d9db17537 1469 #define GPIO_MODER_MODE1 ((uint32_t)0x0000000C)
mbed_official 376:cb4d9db17537 1470 #define GPIO_MODER_MODE1_0 ((uint32_t)0x00000004)
mbed_official 376:cb4d9db17537 1471 #define GPIO_MODER_MODE1_1 ((uint32_t)0x00000008)
mbed_official 376:cb4d9db17537 1472 #define GPIO_MODER_MODE2 ((uint32_t)0x00000030)
mbed_official 376:cb4d9db17537 1473 #define GPIO_MODER_MODE2_0 ((uint32_t)0x00000010)
mbed_official 376:cb4d9db17537 1474 #define GPIO_MODER_MODE2_1 ((uint32_t)0x00000020)
mbed_official 376:cb4d9db17537 1475 #define GPIO_MODER_MODE3 ((uint32_t)0x000000C0)
mbed_official 376:cb4d9db17537 1476 #define GPIO_MODER_MODE3_0 ((uint32_t)0x00000040)
mbed_official 376:cb4d9db17537 1477 #define GPIO_MODER_MODE3_1 ((uint32_t)0x00000080)
mbed_official 376:cb4d9db17537 1478 #define GPIO_MODER_MODE4 ((uint32_t)0x00000300)
mbed_official 376:cb4d9db17537 1479 #define GPIO_MODER_MODE4_0 ((uint32_t)0x00000100)
mbed_official 376:cb4d9db17537 1480 #define GPIO_MODER_MODE4_1 ((uint32_t)0x00000200)
mbed_official 376:cb4d9db17537 1481 #define GPIO_MODER_MODE5 ((uint32_t)0x00000C00)
mbed_official 376:cb4d9db17537 1482 #define GPIO_MODER_MODE5_0 ((uint32_t)0x00000400)
mbed_official 376:cb4d9db17537 1483 #define GPIO_MODER_MODE5_1 ((uint32_t)0x00000800)
mbed_official 376:cb4d9db17537 1484 #define GPIO_MODER_MODE6 ((uint32_t)0x00003000)
mbed_official 376:cb4d9db17537 1485 #define GPIO_MODER_MODE6_0 ((uint32_t)0x00001000)
mbed_official 376:cb4d9db17537 1486 #define GPIO_MODER_MODE6_1 ((uint32_t)0x00002000)
mbed_official 376:cb4d9db17537 1487 #define GPIO_MODER_MODE7 ((uint32_t)0x0000C000)
mbed_official 376:cb4d9db17537 1488 #define GPIO_MODER_MODE7_0 ((uint32_t)0x00004000)
mbed_official 376:cb4d9db17537 1489 #define GPIO_MODER_MODE7_1 ((uint32_t)0x00008000)
mbed_official 376:cb4d9db17537 1490 #define GPIO_MODER_MODE8 ((uint32_t)0x00030000)
mbed_official 376:cb4d9db17537 1491 #define GPIO_MODER_MODE8_0 ((uint32_t)0x00010000)
mbed_official 376:cb4d9db17537 1492 #define GPIO_MODER_MODE8_1 ((uint32_t)0x00020000)
mbed_official 376:cb4d9db17537 1493 #define GPIO_MODER_MODE9 ((uint32_t)0x000C0000)
mbed_official 376:cb4d9db17537 1494 #define GPIO_MODER_MODE9_0 ((uint32_t)0x00040000)
mbed_official 376:cb4d9db17537 1495 #define GPIO_MODER_MODE9_1 ((uint32_t)0x00080000)
mbed_official 376:cb4d9db17537 1496 #define GPIO_MODER_MODE10 ((uint32_t)0x00300000)
mbed_official 376:cb4d9db17537 1497 #define GPIO_MODER_MODE10_0 ((uint32_t)0x00100000)
mbed_official 376:cb4d9db17537 1498 #define GPIO_MODER_MODE10_1 ((uint32_t)0x00200000)
mbed_official 376:cb4d9db17537 1499 #define GPIO_MODER_MODE11 ((uint32_t)0x00C00000)
mbed_official 376:cb4d9db17537 1500 #define GPIO_MODER_MODE11_0 ((uint32_t)0x00400000)
mbed_official 376:cb4d9db17537 1501 #define GPIO_MODER_MODE11_1 ((uint32_t)0x00800000)
mbed_official 376:cb4d9db17537 1502 #define GPIO_MODER_MODE12 ((uint32_t)0x03000000)
mbed_official 376:cb4d9db17537 1503 #define GPIO_MODER_MODE12_0 ((uint32_t)0x01000000)
mbed_official 376:cb4d9db17537 1504 #define GPIO_MODER_MODE12_1 ((uint32_t)0x02000000)
mbed_official 376:cb4d9db17537 1505 #define GPIO_MODER_MODE13 ((uint32_t)0x0C000000)
mbed_official 376:cb4d9db17537 1506 #define GPIO_MODER_MODE13_0 ((uint32_t)0x04000000)
mbed_official 376:cb4d9db17537 1507 #define GPIO_MODER_MODE13_1 ((uint32_t)0x08000000)
mbed_official 376:cb4d9db17537 1508 #define GPIO_MODER_MODE14 ((uint32_t)0x30000000)
mbed_official 376:cb4d9db17537 1509 #define GPIO_MODER_MODE14_0 ((uint32_t)0x10000000)
mbed_official 376:cb4d9db17537 1510 #define GPIO_MODER_MODE14_1 ((uint32_t)0x20000000)
mbed_official 376:cb4d9db17537 1511 #define GPIO_MODER_MODE15 ((uint32_t)0xC0000000)
mbed_official 376:cb4d9db17537 1512 #define GPIO_MODER_MODE15_0 ((uint32_t)0x40000000)
mbed_official 376:cb4d9db17537 1513 #define GPIO_MODER_MODE15_1 ((uint32_t)0x80000000)
mbed_official 376:cb4d9db17537 1514
mbed_official 376:cb4d9db17537 1515 /****************** Bit definition for GPIO_OTYPER register *****************/
mbed_official 376:cb4d9db17537 1516 #define GPIO_OTYPER_OT_0 ((uint32_t)0x00000001)
mbed_official 376:cb4d9db17537 1517 #define GPIO_OTYPER_OT_1 ((uint32_t)0x00000002)
mbed_official 376:cb4d9db17537 1518 #define GPIO_OTYPER_OT_2 ((uint32_t)0x00000004)
mbed_official 376:cb4d9db17537 1519 #define GPIO_OTYPER_OT_3 ((uint32_t)0x00000008)
mbed_official 376:cb4d9db17537 1520 #define GPIO_OTYPER_OT_4 ((uint32_t)0x00000010)
mbed_official 376:cb4d9db17537 1521 #define GPIO_OTYPER_OT_5 ((uint32_t)0x00000020)
mbed_official 376:cb4d9db17537 1522 #define GPIO_OTYPER_OT_6 ((uint32_t)0x00000040)
mbed_official 376:cb4d9db17537 1523 #define GPIO_OTYPER_OT_7 ((uint32_t)0x00000080)
mbed_official 376:cb4d9db17537 1524 #define GPIO_OTYPER_OT_8 ((uint32_t)0x00000100)
mbed_official 376:cb4d9db17537 1525 #define GPIO_OTYPER_OT_9 ((uint32_t)0x00000200)
mbed_official 376:cb4d9db17537 1526 #define GPIO_OTYPER_OT_10 ((uint32_t)0x00000400)
mbed_official 376:cb4d9db17537 1527 #define GPIO_OTYPER_OT_11 ((uint32_t)0x00000800)
mbed_official 376:cb4d9db17537 1528 #define GPIO_OTYPER_OT_12 ((uint32_t)0x00001000)
mbed_official 376:cb4d9db17537 1529 #define GPIO_OTYPER_OT_13 ((uint32_t)0x00002000)
mbed_official 376:cb4d9db17537 1530 #define GPIO_OTYPER_OT_14 ((uint32_t)0x00004000)
mbed_official 376:cb4d9db17537 1531 #define GPIO_OTYPER_OT_15 ((uint32_t)0x00008000)
mbed_official 376:cb4d9db17537 1532
mbed_official 376:cb4d9db17537 1533 /**************** Bit definition for GPIO_OSPEEDR register ******************/
mbed_official 376:cb4d9db17537 1534 #define GPIO_OSPEEDER_OSPEED0 ((uint32_t)0x00000003)
mbed_official 376:cb4d9db17537 1535 #define GPIO_OSPEEDER_OSPEED0_0 ((uint32_t)0x00000001)
mbed_official 376:cb4d9db17537 1536 #define GPIO_OSPEEDER_OSPEED0_1 ((uint32_t)0x00000002)
mbed_official 376:cb4d9db17537 1537 #define GPIO_OSPEEDER_OSPEED1 ((uint32_t)0x0000000C)
mbed_official 376:cb4d9db17537 1538 #define GPIO_OSPEEDER_OSPEED1_0 ((uint32_t)0x00000004)
mbed_official 376:cb4d9db17537 1539 #define GPIO_OSPEEDER_OSPEED1_1 ((uint32_t)0x00000008)
mbed_official 376:cb4d9db17537 1540 #define GPIO_OSPEEDER_OSPEED2 ((uint32_t)0x00000030)
mbed_official 376:cb4d9db17537 1541 #define GPIO_OSPEEDER_OSPEED2_0 ((uint32_t)0x00000010)
mbed_official 376:cb4d9db17537 1542 #define GPIO_OSPEEDER_OSPEED2_1 ((uint32_t)0x00000020)
mbed_official 376:cb4d9db17537 1543 #define GPIO_OSPEEDER_OSPEED3 ((uint32_t)0x000000C0)
mbed_official 376:cb4d9db17537 1544 #define GPIO_OSPEEDER_OSPEED3_0 ((uint32_t)0x00000040)
mbed_official 376:cb4d9db17537 1545 #define GPIO_OSPEEDER_OSPEED3_1 ((uint32_t)0x00000080)
mbed_official 376:cb4d9db17537 1546 #define GPIO_OSPEEDER_OSPEED4 ((uint32_t)0x00000300)
mbed_official 376:cb4d9db17537 1547 #define GPIO_OSPEEDER_OSPEED4_0 ((uint32_t)0x00000100)
mbed_official 376:cb4d9db17537 1548 #define GPIO_OSPEEDER_OSPEED4_1 ((uint32_t)0x00000200)
mbed_official 376:cb4d9db17537 1549 #define GPIO_OSPEEDER_OSPEED5 ((uint32_t)0x00000C00)
mbed_official 376:cb4d9db17537 1550 #define GPIO_OSPEEDER_OSPEED5_0 ((uint32_t)0x00000400)
mbed_official 376:cb4d9db17537 1551 #define GPIO_OSPEEDER_OSPEED5_1 ((uint32_t)0x00000800)
mbed_official 376:cb4d9db17537 1552 #define GPIO_OSPEEDER_OSPEED6 ((uint32_t)0x00003000)
mbed_official 376:cb4d9db17537 1553 #define GPIO_OSPEEDER_OSPEED6_0 ((uint32_t)0x00001000)
mbed_official 376:cb4d9db17537 1554 #define GPIO_OSPEEDER_OSPEED6_1 ((uint32_t)0x00002000)
mbed_official 376:cb4d9db17537 1555 #define GPIO_OSPEEDER_OSPEED7 ((uint32_t)0x0000C000)
mbed_official 376:cb4d9db17537 1556 #define GPIO_OSPEEDER_OSPEED7_0 ((uint32_t)0x00004000)
mbed_official 376:cb4d9db17537 1557 #define GPIO_OSPEEDER_OSPEED7_1 ((uint32_t)0x00008000)
mbed_official 376:cb4d9db17537 1558 #define GPIO_OSPEEDER_OSPEED8 ((uint32_t)0x00030000)
mbed_official 376:cb4d9db17537 1559 #define GPIO_OSPEEDER_OSPEED8_0 ((uint32_t)0x00010000)
mbed_official 376:cb4d9db17537 1560 #define GPIO_OSPEEDER_OSPEED8_1 ((uint32_t)0x00020000)
mbed_official 376:cb4d9db17537 1561 #define GPIO_OSPEEDER_OSPEED9 ((uint32_t)0x000C0000)
mbed_official 376:cb4d9db17537 1562 #define GPIO_OSPEEDER_OSPEED9_0 ((uint32_t)0x00040000)
mbed_official 376:cb4d9db17537 1563 #define GPIO_OSPEEDER_OSPEED9_1 ((uint32_t)0x00080000)
mbed_official 376:cb4d9db17537 1564 #define GPIO_OSPEEDER_OSPEED10 ((uint32_t)0x00300000)
mbed_official 376:cb4d9db17537 1565 #define GPIO_OSPEEDER_OSPEED10_0 ((uint32_t)0x00100000)
mbed_official 376:cb4d9db17537 1566 #define GPIO_OSPEEDER_OSPEED10_1 ((uint32_t)0x00200000)
mbed_official 376:cb4d9db17537 1567 #define GPIO_OSPEEDER_OSPEED11 ((uint32_t)0x00C00000)
mbed_official 376:cb4d9db17537 1568 #define GPIO_OSPEEDER_OSPEED11_0 ((uint32_t)0x00400000)
mbed_official 376:cb4d9db17537 1569 #define GPIO_OSPEEDER_OSPEED11_1 ((uint32_t)0x00800000)
mbed_official 376:cb4d9db17537 1570 #define GPIO_OSPEEDER_OSPEED12 ((uint32_t)0x03000000)
mbed_official 376:cb4d9db17537 1571 #define GPIO_OSPEEDER_OSPEED12_0 ((uint32_t)0x01000000)
mbed_official 376:cb4d9db17537 1572 #define GPIO_OSPEEDER_OSPEED12_1 ((uint32_t)0x02000000)
mbed_official 376:cb4d9db17537 1573 #define GPIO_OSPEEDER_OSPEED13 ((uint32_t)0x0C000000)
mbed_official 376:cb4d9db17537 1574 #define GPIO_OSPEEDER_OSPEED13_0 ((uint32_t)0x04000000)
mbed_official 376:cb4d9db17537 1575 #define GPIO_OSPEEDER_OSPEED13_1 ((uint32_t)0x08000000)
mbed_official 376:cb4d9db17537 1576 #define GPIO_OSPEEDER_OSPEED14 ((uint32_t)0x30000000)
mbed_official 376:cb4d9db17537 1577 #define GPIO_OSPEEDER_OSPEED14_0 ((uint32_t)0x10000000)
mbed_official 376:cb4d9db17537 1578 #define GPIO_OSPEEDER_OSPEED14_1 ((uint32_t)0x20000000)
mbed_official 376:cb4d9db17537 1579 #define GPIO_OSPEEDER_OSPEED15 ((uint32_t)0xC0000000)
mbed_official 376:cb4d9db17537 1580 #define GPIO_OSPEEDER_OSPEED15_0 ((uint32_t)0x40000000)
mbed_official 376:cb4d9db17537 1581 #define GPIO_OSPEEDER_OSPEED15_1 ((uint32_t)0x80000000)
mbed_official 376:cb4d9db17537 1582
mbed_official 376:cb4d9db17537 1583 /******************* Bit definition for GPIO_PUPDR register ******************/
mbed_official 376:cb4d9db17537 1584 #define GPIO_PUPDR_PUPD0 ((uint32_t)0x00000003)
mbed_official 376:cb4d9db17537 1585 #define GPIO_PUPDR_PUPD0_0 ((uint32_t)0x00000001)
mbed_official 376:cb4d9db17537 1586 #define GPIO_PUPDR_PUPD0_1 ((uint32_t)0x00000002)
mbed_official 376:cb4d9db17537 1587 #define GPIO_PUPDR_PUPD1 ((uint32_t)0x0000000C)
mbed_official 376:cb4d9db17537 1588 #define GPIO_PUPDR_PUPD1_0 ((uint32_t)0x00000004)
mbed_official 376:cb4d9db17537 1589 #define GPIO_PUPDR_PUPD1_1 ((uint32_t)0x00000008)
mbed_official 376:cb4d9db17537 1590 #define GPIO_PUPDR_PUPD2 ((uint32_t)0x00000030)
mbed_official 376:cb4d9db17537 1591 #define GPIO_PUPDR_PUPD2_0 ((uint32_t)0x00000010)
mbed_official 376:cb4d9db17537 1592 #define GPIO_PUPDR_PUPD2_1 ((uint32_t)0x00000020)
mbed_official 376:cb4d9db17537 1593 #define GPIO_PUPDR_PUPD3 ((uint32_t)0x000000C0)
mbed_official 376:cb4d9db17537 1594 #define GPIO_PUPDR_PUPD3_0 ((uint32_t)0x00000040)
mbed_official 376:cb4d9db17537 1595 #define GPIO_PUPDR_PUPD3_1 ((uint32_t)0x00000080)
mbed_official 376:cb4d9db17537 1596 #define GPIO_PUPDR_PUPD4 ((uint32_t)0x00000300)
mbed_official 376:cb4d9db17537 1597 #define GPIO_PUPDR_PUPD4_0 ((uint32_t)0x00000100)
mbed_official 376:cb4d9db17537 1598 #define GPIO_PUPDR_PUPD4_1 ((uint32_t)0x00000200)
mbed_official 376:cb4d9db17537 1599 #define GPIO_PUPDR_PUPD5 ((uint32_t)0x00000C00)
mbed_official 376:cb4d9db17537 1600 #define GPIO_PUPDR_PUPD5_0 ((uint32_t)0x00000400)
mbed_official 376:cb4d9db17537 1601 #define GPIO_PUPDR_PUPD5_1 ((uint32_t)0x00000800)
mbed_official 376:cb4d9db17537 1602 #define GPIO_PUPDR_PUPD6 ((uint32_t)0x00003000)
mbed_official 376:cb4d9db17537 1603 #define GPIO_PUPDR_PUPD6_0 ((uint32_t)0x00001000)
mbed_official 376:cb4d9db17537 1604 #define GPIO_PUPDR_PUPD6_1 ((uint32_t)0x00002000)
mbed_official 376:cb4d9db17537 1605 #define GPIO_PUPDR_PUPD7 ((uint32_t)0x0000C000)
mbed_official 376:cb4d9db17537 1606 #define GPIO_PUPDR_PUPD7_0 ((uint32_t)0x00004000)
mbed_official 376:cb4d9db17537 1607 #define GPIO_PUPDR_PUPD7_1 ((uint32_t)0x00008000)
mbed_official 376:cb4d9db17537 1608 #define GPIO_PUPDR_PUPD8 ((uint32_t)0x00030000)
mbed_official 376:cb4d9db17537 1609 #define GPIO_PUPDR_PUPD8_0 ((uint32_t)0x00010000)
mbed_official 376:cb4d9db17537 1610 #define GPIO_PUPDR_PUPD8_1 ((uint32_t)0x00020000)
mbed_official 376:cb4d9db17537 1611 #define GPIO_PUPDR_PUPD9 ((uint32_t)0x000C0000)
mbed_official 376:cb4d9db17537 1612 #define GPIO_PUPDR_PUPD9_0 ((uint32_t)0x00040000)
mbed_official 376:cb4d9db17537 1613 #define GPIO_PUPDR_PUPD9_1 ((uint32_t)0x00080000)
mbed_official 376:cb4d9db17537 1614 #define GPIO_PUPDR_PUPD10 ((uint32_t)0x00300000)
mbed_official 376:cb4d9db17537 1615 #define GPIO_PUPDR_PUPD10_0 ((uint32_t)0x00100000)
mbed_official 376:cb4d9db17537 1616 #define GPIO_PUPDR_PUPD10_1 ((uint32_t)0x00200000)
mbed_official 376:cb4d9db17537 1617 #define GPIO_PUPDR_PUPD11 ((uint32_t)0x00C00000)
mbed_official 376:cb4d9db17537 1618 #define GPIO_PUPDR_PUPD11_0 ((uint32_t)0x00400000)
mbed_official 376:cb4d9db17537 1619 #define GPIO_PUPDR_PUPD11_1 ((uint32_t)0x00800000)
mbed_official 376:cb4d9db17537 1620 #define GPIO_PUPDR_PUPD12 ((uint32_t)0x03000000)
mbed_official 376:cb4d9db17537 1621 #define GPIO_PUPDR_PUPD12_0 ((uint32_t)0x01000000)
mbed_official 376:cb4d9db17537 1622 #define GPIO_PUPDR_PUPD12_1 ((uint32_t)0x02000000)
mbed_official 376:cb4d9db17537 1623 #define GPIO_PUPDR_PUPD13 ((uint32_t)0x0C000000)
mbed_official 376:cb4d9db17537 1624 #define GPIO_PUPDR_PUPD13_0 ((uint32_t)0x04000000)
mbed_official 376:cb4d9db17537 1625 #define GPIO_PUPDR_PUPD13_1 ((uint32_t)0x08000000)
mbed_official 376:cb4d9db17537 1626 #define GPIO_PUPDR_PUPD14 ((uint32_t)0x30000000)
mbed_official 376:cb4d9db17537 1627 #define GPIO_PUPDR_PUPD14_0 ((uint32_t)0x10000000)
mbed_official 376:cb4d9db17537 1628 #define GPIO_PUPDR_PUPD14_1 ((uint32_t)0x20000000)
mbed_official 376:cb4d9db17537 1629 #define GPIO_PUPDR_PUPD15 ((uint32_t)0xC0000000)
mbed_official 376:cb4d9db17537 1630 #define GPIO_PUPDR_PUPD15_0 ((uint32_t)0x40000000)
mbed_official 376:cb4d9db17537 1631 #define GPIO_PUPDR_PUPD15_1 ((uint32_t)0x80000000)
mbed_official 376:cb4d9db17537 1632
mbed_official 376:cb4d9db17537 1633 /******************* Bit definition for GPIO_IDR register *******************/
mbed_official 376:cb4d9db17537 1634 #define GPIO_IDR_ID0 ((uint32_t)0x00000001)
mbed_official 376:cb4d9db17537 1635 #define GPIO_IDR_ID1 ((uint32_t)0x00000002)
mbed_official 376:cb4d9db17537 1636 #define GPIO_IDR_ID2 ((uint32_t)0x00000004)
mbed_official 376:cb4d9db17537 1637 #define GPIO_IDR_ID3 ((uint32_t)0x00000008)
mbed_official 376:cb4d9db17537 1638 #define GPIO_IDR_ID4 ((uint32_t)0x00000010)
mbed_official 376:cb4d9db17537 1639 #define GPIO_IDR_ID5 ((uint32_t)0x00000020)
mbed_official 376:cb4d9db17537 1640 #define GPIO_IDR_ID6 ((uint32_t)0x00000040)
mbed_official 376:cb4d9db17537 1641 #define GPIO_IDR_ID7 ((uint32_t)0x00000080)
mbed_official 376:cb4d9db17537 1642 #define GPIO_IDR_ID8 ((uint32_t)0x00000100)
mbed_official 376:cb4d9db17537 1643 #define GPIO_IDR_ID9 ((uint32_t)0x00000200)
mbed_official 376:cb4d9db17537 1644 #define GPIO_IDR_ID10 ((uint32_t)0x00000400)
mbed_official 376:cb4d9db17537 1645 #define GPIO_IDR_ID11 ((uint32_t)0x00000800)
mbed_official 376:cb4d9db17537 1646 #define GPIO_IDR_ID12 ((uint32_t)0x00001000)
mbed_official 376:cb4d9db17537 1647 #define GPIO_IDR_ID13 ((uint32_t)0x00002000)
mbed_official 376:cb4d9db17537 1648 #define GPIO_IDR_ID14 ((uint32_t)0x00004000)
mbed_official 376:cb4d9db17537 1649 #define GPIO_IDR_ID15 ((uint32_t)0x00008000)
mbed_official 376:cb4d9db17537 1650
mbed_official 376:cb4d9db17537 1651 /****************** Bit definition for GPIO_ODR register ********************/
mbed_official 376:cb4d9db17537 1652 #define GPIO_ODR_OD0 ((uint32_t)0x00000001)
mbed_official 376:cb4d9db17537 1653 #define GPIO_ODR_OD1 ((uint32_t)0x00000002)
mbed_official 376:cb4d9db17537 1654 #define GPIO_ODR_OD2 ((uint32_t)0x00000004)
mbed_official 376:cb4d9db17537 1655 #define GPIO_ODR_OD3 ((uint32_t)0x00000008)
mbed_official 376:cb4d9db17537 1656 #define GPIO_ODR_OD4 ((uint32_t)0x00000010)
mbed_official 376:cb4d9db17537 1657 #define GPIO_ODR_OD5 ((uint32_t)0x00000020)
mbed_official 376:cb4d9db17537 1658 #define GPIO_ODR_OD6 ((uint32_t)0x00000040)
mbed_official 376:cb4d9db17537 1659 #define GPIO_ODR_OD7 ((uint32_t)0x00000080)
mbed_official 376:cb4d9db17537 1660 #define GPIO_ODR_OD8 ((uint32_t)0x00000100)
mbed_official 376:cb4d9db17537 1661 #define GPIO_ODR_OD9 ((uint32_t)0x00000200)
mbed_official 376:cb4d9db17537 1662 #define GPIO_ODR_OD10 ((uint32_t)0x00000400)
mbed_official 376:cb4d9db17537 1663 #define GPIO_ODR_OD11 ((uint32_t)0x00000800)
mbed_official 376:cb4d9db17537 1664 #define GPIO_ODR_OD12 ((uint32_t)0x00001000)
mbed_official 376:cb4d9db17537 1665 #define GPIO_ODR_OD13 ((uint32_t)0x00002000)
mbed_official 376:cb4d9db17537 1666 #define GPIO_ODR_OD14 ((uint32_t)0x00004000)
mbed_official 376:cb4d9db17537 1667 #define GPIO_ODR_OD15 ((uint32_t)0x00008000)
mbed_official 376:cb4d9db17537 1668
mbed_official 376:cb4d9db17537 1669 /****************** Bit definition for GPIO_BSRR register ********************/
mbed_official 376:cb4d9db17537 1670 #define GPIO_BSRR_BS_0 ((uint32_t)0x00000001)
mbed_official 376:cb4d9db17537 1671 #define GPIO_BSRR_BS_1 ((uint32_t)0x00000002)
mbed_official 376:cb4d9db17537 1672 #define GPIO_BSRR_BS_2 ((uint32_t)0x00000004)
mbed_official 376:cb4d9db17537 1673 #define GPIO_BSRR_BS_3 ((uint32_t)0x00000008)
mbed_official 376:cb4d9db17537 1674 #define GPIO_BSRR_BS_4 ((uint32_t)0x00000010)
mbed_official 376:cb4d9db17537 1675 #define GPIO_BSRR_BS_5 ((uint32_t)0x00000020)
mbed_official 376:cb4d9db17537 1676 #define GPIO_BSRR_BS_6 ((uint32_t)0x00000040)
mbed_official 376:cb4d9db17537 1677 #define GPIO_BSRR_BS_7 ((uint32_t)0x00000080)
mbed_official 376:cb4d9db17537 1678 #define GPIO_BSRR_BS_8 ((uint32_t)0x00000100)
mbed_official 376:cb4d9db17537 1679 #define GPIO_BSRR_BS_9 ((uint32_t)0x00000200)
mbed_official 376:cb4d9db17537 1680 #define GPIO_BSRR_BS_10 ((uint32_t)0x00000400)
mbed_official 376:cb4d9db17537 1681 #define GPIO_BSRR_BS_11 ((uint32_t)0x00000800)
mbed_official 376:cb4d9db17537 1682 #define GPIO_BSRR_BS_12 ((uint32_t)0x00001000)
mbed_official 376:cb4d9db17537 1683 #define GPIO_BSRR_BS_13 ((uint32_t)0x00002000)
mbed_official 376:cb4d9db17537 1684 #define GPIO_BSRR_BS_14 ((uint32_t)0x00004000)
mbed_official 376:cb4d9db17537 1685 #define GPIO_BSRR_BS_15 ((uint32_t)0x00008000)
mbed_official 376:cb4d9db17537 1686 #define GPIO_BSRR_BR_0 ((uint32_t)0x00010000)
mbed_official 376:cb4d9db17537 1687 #define GPIO_BSRR_BR_1 ((uint32_t)0x00020000)
mbed_official 376:cb4d9db17537 1688 #define GPIO_BSRR_BR_2 ((uint32_t)0x00040000)
mbed_official 376:cb4d9db17537 1689 #define GPIO_BSRR_BR_3 ((uint32_t)0x00080000)
mbed_official 376:cb4d9db17537 1690 #define GPIO_BSRR_BR_4 ((uint32_t)0x00100000)
mbed_official 376:cb4d9db17537 1691 #define GPIO_BSRR_BR_5 ((uint32_t)0x00200000)
mbed_official 376:cb4d9db17537 1692 #define GPIO_BSRR_BR_6 ((uint32_t)0x00400000)
mbed_official 376:cb4d9db17537 1693 #define GPIO_BSRR_BR_7 ((uint32_t)0x00800000)
mbed_official 376:cb4d9db17537 1694 #define GPIO_BSRR_BR_8 ((uint32_t)0x01000000)
mbed_official 376:cb4d9db17537 1695 #define GPIO_BSRR_BR_9 ((uint32_t)0x02000000)
mbed_official 376:cb4d9db17537 1696 #define GPIO_BSRR_BR_10 ((uint32_t)0x04000000)
mbed_official 376:cb4d9db17537 1697 #define GPIO_BSRR_BR_11 ((uint32_t)0x08000000)
mbed_official 376:cb4d9db17537 1698 #define GPIO_BSRR_BR_12 ((uint32_t)0x10000000)
mbed_official 376:cb4d9db17537 1699 #define GPIO_BSRR_BR_13 ((uint32_t)0x20000000)
mbed_official 376:cb4d9db17537 1700 #define GPIO_BSRR_BR_14 ((uint32_t)0x40000000)
mbed_official 376:cb4d9db17537 1701 #define GPIO_BSRR_BR_15 ((uint32_t)0x80000000)
mbed_official 376:cb4d9db17537 1702
mbed_official 376:cb4d9db17537 1703 /****************** Bit definition for GPIO_LCKR register ********************/
mbed_official 376:cb4d9db17537 1704 #define GPIO_LCKR_LCK0 ((uint32_t)0x00000001)
mbed_official 376:cb4d9db17537 1705 #define GPIO_LCKR_LCK1 ((uint32_t)0x00000002)
mbed_official 376:cb4d9db17537 1706 #define GPIO_LCKR_LCK2 ((uint32_t)0x00000004)
mbed_official 376:cb4d9db17537 1707 #define GPIO_LCKR_LCK3 ((uint32_t)0x00000008)
mbed_official 376:cb4d9db17537 1708 #define GPIO_LCKR_LCK4 ((uint32_t)0x00000010)
mbed_official 376:cb4d9db17537 1709 #define GPIO_LCKR_LCK5 ((uint32_t)0x00000020)
mbed_official 376:cb4d9db17537 1710 #define GPIO_LCKR_LCK6 ((uint32_t)0x00000040)
mbed_official 376:cb4d9db17537 1711 #define GPIO_LCKR_LCK7 ((uint32_t)0x00000080)
mbed_official 376:cb4d9db17537 1712 #define GPIO_LCKR_LCK8 ((uint32_t)0x00000100)
mbed_official 376:cb4d9db17537 1713 #define GPIO_LCKR_LCK9 ((uint32_t)0x00000200)
mbed_official 376:cb4d9db17537 1714 #define GPIO_LCKR_LCK10 ((uint32_t)0x00000400)
mbed_official 376:cb4d9db17537 1715 #define GPIO_LCKR_LCK11 ((uint32_t)0x00000800)
mbed_official 376:cb4d9db17537 1716 #define GPIO_LCKR_LCK12 ((uint32_t)0x00001000)
mbed_official 376:cb4d9db17537 1717 #define GPIO_LCKR_LCK13 ((uint32_t)0x00002000)
mbed_official 376:cb4d9db17537 1718 #define GPIO_LCKR_LCK14 ((uint32_t)0x00004000)
mbed_official 376:cb4d9db17537 1719 #define GPIO_LCKR_LCK15 ((uint32_t)0x00008000)
mbed_official 376:cb4d9db17537 1720 #define GPIO_LCKR_LCKK ((uint32_t)0x00010000)
mbed_official 376:cb4d9db17537 1721
mbed_official 376:cb4d9db17537 1722 /****************** Bit definition for GPIO_BRR register *********************/
mbed_official 376:cb4d9db17537 1723 #define GPIO_BRR_BR_0 ((uint32_t)0x00000001)
mbed_official 376:cb4d9db17537 1724 #define GPIO_BRR_BR_1 ((uint32_t)0x00000002)
mbed_official 376:cb4d9db17537 1725 #define GPIO_BRR_BR_2 ((uint32_t)0x00000004)
mbed_official 376:cb4d9db17537 1726 #define GPIO_BRR_BR_3 ((uint32_t)0x00000008)
mbed_official 376:cb4d9db17537 1727 #define GPIO_BRR_BR_4 ((uint32_t)0x00000010)
mbed_official 376:cb4d9db17537 1728 #define GPIO_BRR_BR_5 ((uint32_t)0x00000020)
mbed_official 376:cb4d9db17537 1729 #define GPIO_BRR_BR_6 ((uint32_t)0x00000040)
mbed_official 376:cb4d9db17537 1730 #define GPIO_BRR_BR_7 ((uint32_t)0x00000080)
mbed_official 376:cb4d9db17537 1731 #define GPIO_BRR_BR_8 ((uint32_t)0x00000100)
mbed_official 376:cb4d9db17537 1732 #define GPIO_BRR_BR_9 ((uint32_t)0x00000200)
mbed_official 376:cb4d9db17537 1733 #define GPIO_BRR_BR_10 ((uint32_t)0x00000400)
mbed_official 376:cb4d9db17537 1734 #define GPIO_BRR_BR_11 ((uint32_t)0x00000800)
mbed_official 376:cb4d9db17537 1735 #define GPIO_BRR_BR_12 ((uint32_t)0x00001000)
mbed_official 376:cb4d9db17537 1736 #define GPIO_BRR_BR_13 ((uint32_t)0x00002000)
mbed_official 376:cb4d9db17537 1737 #define GPIO_BRR_BR_14 ((uint32_t)0x00004000)
mbed_official 376:cb4d9db17537 1738 #define GPIO_BRR_BR_15 ((uint32_t)0x00008000)
mbed_official 376:cb4d9db17537 1739
mbed_official 376:cb4d9db17537 1740 /******************************************************************************/
mbed_official 376:cb4d9db17537 1741 /* */
mbed_official 376:cb4d9db17537 1742 /* Inter-integrated Circuit Interface (I2C) */
mbed_official 376:cb4d9db17537 1743 /* */
mbed_official 376:cb4d9db17537 1744 /******************************************************************************/
mbed_official 376:cb4d9db17537 1745
mbed_official 376:cb4d9db17537 1746 /******************* Bit definition for I2C_CR1 register *******************/
mbed_official 376:cb4d9db17537 1747 #define I2C_CR1_PE ((uint32_t)0x00000001) /*!< Peripheral enable */
mbed_official 376:cb4d9db17537 1748 #define I2C_CR1_TXIE ((uint32_t)0x00000002) /*!< TX interrupt enable */
mbed_official 376:cb4d9db17537 1749 #define I2C_CR1_RXIE ((uint32_t)0x00000004) /*!< RX interrupt enable */
mbed_official 376:cb4d9db17537 1750 #define I2C_CR1_ADDRIE ((uint32_t)0x00000008) /*!< Address match interrupt enable */
mbed_official 376:cb4d9db17537 1751 #define I2C_CR1_NACKIE ((uint32_t)0x00000010) /*!< NACK received interrupt enable */
mbed_official 376:cb4d9db17537 1752 #define I2C_CR1_STOPIE ((uint32_t)0x00000020) /*!< STOP detection interrupt enable */
mbed_official 376:cb4d9db17537 1753 #define I2C_CR1_TCIE ((uint32_t)0x00000040) /*!< Transfer complete interrupt enable */
mbed_official 376:cb4d9db17537 1754 #define I2C_CR1_ERRIE ((uint32_t)0x00000080) /*!< Errors interrupt enable */
mbed_official 376:cb4d9db17537 1755 #define I2C_CR1_DFN ((uint32_t)0x00000F00) /*!< Digital noise filter */
mbed_official 376:cb4d9db17537 1756 #define I2C_CR1_ANFOFF ((uint32_t)0x00001000) /*!< Analog noise filter OFF */
mbed_official 376:cb4d9db17537 1757 #define I2C_CR1_TXDMAEN ((uint32_t)0x00004000) /*!< DMA transmission requests enable */
mbed_official 376:cb4d9db17537 1758 #define I2C_CR1_RXDMAEN ((uint32_t)0x00008000) /*!< DMA reception requests enable */
mbed_official 376:cb4d9db17537 1759 #define I2C_CR1_SBC ((uint32_t)0x00010000) /*!< Slave byte control */
mbed_official 376:cb4d9db17537 1760 #define I2C_CR1_NOSTRETCH ((uint32_t)0x00020000) /*!< Clock stretching disable */
mbed_official 376:cb4d9db17537 1761 #define I2C_CR1_WUPEN ((uint32_t)0x00040000) /*!< Wakeup from STOP enable */
mbed_official 376:cb4d9db17537 1762 #define I2C_CR1_GCEN ((uint32_t)0x00080000) /*!< General call enable */
mbed_official 376:cb4d9db17537 1763 #define I2C_CR1_SMBHEN ((uint32_t)0x00100000) /*!< SMBus host address enable */
mbed_official 376:cb4d9db17537 1764 #define I2C_CR1_SMBDEN ((uint32_t)0x00200000) /*!< SMBus device default address enable */
mbed_official 376:cb4d9db17537 1765 #define I2C_CR1_ALERTEN ((uint32_t)0x00400000) /*!< SMBus alert enable */
mbed_official 376:cb4d9db17537 1766 #define I2C_CR1_PECEN ((uint32_t)0x00800000) /*!< PEC enable */
mbed_official 376:cb4d9db17537 1767
mbed_official 376:cb4d9db17537 1768 /****************** Bit definition for I2C_CR2 register ********************/
mbed_official 376:cb4d9db17537 1769 #define I2C_CR2_SADD ((uint32_t)0x000003FF) /*!< Slave address (master mode) */
mbed_official 376:cb4d9db17537 1770 #define I2C_CR2_RD_WRN ((uint32_t)0x00000400) /*!< Transfer direction (master mode) */
mbed_official 376:cb4d9db17537 1771 #define I2C_CR2_ADD10 ((uint32_t)0x00000800) /*!< 10-bit addressing mode (master mode) */
mbed_official 376:cb4d9db17537 1772 #define I2C_CR2_HEAD10R ((uint32_t)0x00001000) /*!< 10-bit address header only read direction (master mode) */
mbed_official 376:cb4d9db17537 1773 #define I2C_CR2_START ((uint32_t)0x00002000) /*!< START generation */
mbed_official 376:cb4d9db17537 1774 #define I2C_CR2_STOP ((uint32_t)0x00004000) /*!< STOP generation (master mode) */
mbed_official 376:cb4d9db17537 1775 #define I2C_CR2_NACK ((uint32_t)0x00008000) /*!< NACK generation (slave mode) */
mbed_official 376:cb4d9db17537 1776 #define I2C_CR2_NBYTES ((uint32_t)0x00FF0000) /*!< Number of bytes */
mbed_official 376:cb4d9db17537 1777 #define I2C_CR2_RELOAD ((uint32_t)0x01000000) /*!< NBYTES reload mode */
mbed_official 376:cb4d9db17537 1778 #define I2C_CR2_AUTOEND ((uint32_t)0x02000000) /*!< Automatic end mode (master mode) */
mbed_official 376:cb4d9db17537 1779 #define I2C_CR2_PECBYTE ((uint32_t)0x04000000) /*!< Packet error checking byte */
mbed_official 376:cb4d9db17537 1780
mbed_official 376:cb4d9db17537 1781 /******************* Bit definition for I2C_OAR1 register ******************/
mbed_official 376:cb4d9db17537 1782 #define I2C_OAR1_OA1 ((uint32_t)0x000003FF) /*!< Interface own address 1 */
mbed_official 376:cb4d9db17537 1783 #define I2C_OAR1_OA1MODE ((uint32_t)0x00000400) /*!< Own address 1 10-bit mode */
mbed_official 376:cb4d9db17537 1784 #define I2C_OAR1_OA1EN ((uint32_t)0x00008000) /*!< Own address 1 enable */
mbed_official 376:cb4d9db17537 1785
mbed_official 376:cb4d9db17537 1786 /******************* Bit definition for I2C_OAR2 register ******************/
mbed_official 376:cb4d9db17537 1787 #define I2C_OAR2_OA2 ((uint32_t)0x000000FE) /*!< Interface own address 2 */
mbed_official 376:cb4d9db17537 1788 #define I2C_OAR2_OA2MSK ((uint32_t)0x00000700) /*!< Own address 2 masks */
mbed_official 376:cb4d9db17537 1789 #define I2C_OAR2_OA2EN ((uint32_t)0x00008000) /*!< Own address 2 enable */
mbed_official 376:cb4d9db17537 1790
mbed_official 376:cb4d9db17537 1791 /******************* Bit definition for I2C_TIMINGR register *******************/
mbed_official 376:cb4d9db17537 1792 #define I2C_TIMINGR_SCLL ((uint32_t)0x000000FF) /*!< SCL low period (master mode) */
mbed_official 376:cb4d9db17537 1793 #define I2C_TIMINGR_SCLH ((uint32_t)0x0000FF00) /*!< SCL high period (master mode) */
mbed_official 376:cb4d9db17537 1794 #define I2C_TIMINGR_SDADEL ((uint32_t)0x000F0000) /*!< Data hold time */
mbed_official 376:cb4d9db17537 1795 #define I2C_TIMINGR_SCLDEL ((uint32_t)0x00F00000) /*!< Data setup time */
mbed_official 376:cb4d9db17537 1796 #define I2C_TIMINGR_PRESC ((uint32_t)0xF0000000) /*!< Timings prescaler */
mbed_official 376:cb4d9db17537 1797
mbed_official 376:cb4d9db17537 1798 /******************* Bit definition for I2C_TIMEOUTR register *******************/
mbed_official 376:cb4d9db17537 1799 #define I2C_TIMEOUTR_TIMEOUTA ((uint32_t)0x00000FFF) /*!< Bus timeout A */
mbed_official 376:cb4d9db17537 1800 #define I2C_TIMEOUTR_TIDLE ((uint32_t)0x00001000) /*!< Idle clock timeout detection */
mbed_official 376:cb4d9db17537 1801 #define I2C_TIMEOUTR_TIMOUTEN ((uint32_t)0x00008000) /*!< Clock timeout enable */
mbed_official 376:cb4d9db17537 1802 #define I2C_TIMEOUTR_TIMEOUTB ((uint32_t)0x0FFF0000) /*!< Bus timeout B*/
mbed_official 376:cb4d9db17537 1803 #define I2C_TIMEOUTR_TEXTEN ((uint32_t)0x80000000) /*!< Extended clock timeout enable */
mbed_official 376:cb4d9db17537 1804
mbed_official 376:cb4d9db17537 1805 /****************** Bit definition for I2C_ISR register *********************/
mbed_official 376:cb4d9db17537 1806 #define I2C_ISR_TXE ((uint32_t)0x00000001) /*!< Transmit data register empty */
mbed_official 376:cb4d9db17537 1807 #define I2C_ISR_TXIS ((uint32_t)0x00000002) /*!< Transmit interrupt status */
mbed_official 376:cb4d9db17537 1808 #define I2C_ISR_RXNE ((uint32_t)0x00000004) /*!< Receive data register not empty */
mbed_official 376:cb4d9db17537 1809 #define I2C_ISR_ADDR ((uint32_t)0x00000008) /*!< Address matched (slave mode)*/
mbed_official 376:cb4d9db17537 1810 #define I2C_ISR_NACKF ((uint32_t)0x00000010) /*!< NACK received flag */
mbed_official 376:cb4d9db17537 1811 #define I2C_ISR_STOPF ((uint32_t)0x00000020) /*!< STOP detection flag */
mbed_official 376:cb4d9db17537 1812 #define I2C_ISR_TC ((uint32_t)0x00000040) /*!< Transfer complete (master mode) */
mbed_official 376:cb4d9db17537 1813 #define I2C_ISR_TCR ((uint32_t)0x00000080) /*!< Transfer complete reload */
mbed_official 376:cb4d9db17537 1814 #define I2C_ISR_BERR ((uint32_t)0x00000100) /*!< Bus error */
mbed_official 376:cb4d9db17537 1815 #define I2C_ISR_ARLO ((uint32_t)0x00000200) /*!< Arbitration lost */
mbed_official 376:cb4d9db17537 1816 #define I2C_ISR_OVR ((uint32_t)0x00000400) /*!< Overrun/Underrun */
mbed_official 376:cb4d9db17537 1817 #define I2C_ISR_PECERR ((uint32_t)0x00000800) /*!< PEC error in reception */
mbed_official 376:cb4d9db17537 1818 #define I2C_ISR_TIMEOUT ((uint32_t)0x00001000) /*!< Timeout or Tlow detection flag */
mbed_official 376:cb4d9db17537 1819 #define I2C_ISR_ALERT ((uint32_t)0x00002000) /*!< SMBus alert */
mbed_official 376:cb4d9db17537 1820 #define I2C_ISR_BUSY ((uint32_t)0x00008000) /*!< Bus busy */
mbed_official 376:cb4d9db17537 1821 #define I2C_ISR_DIR ((uint32_t)0x00010000) /*!< Transfer direction (slave mode) */
mbed_official 376:cb4d9db17537 1822 #define I2C_ISR_ADDCODE ((uint32_t)0x00FE0000) /*!< Address match code (slave mode) */
mbed_official 376:cb4d9db17537 1823
mbed_official 376:cb4d9db17537 1824 /****************** Bit definition for I2C_ICR register *********************/
mbed_official 376:cb4d9db17537 1825 #define I2C_ICR_ADDRCF ((uint32_t)0x00000008) /*!< Address matched clear flag */
mbed_official 376:cb4d9db17537 1826 #define I2C_ICR_NACKCF ((uint32_t)0x00000010) /*!< NACK clear flag */
mbed_official 376:cb4d9db17537 1827 #define I2C_ICR_STOPCF ((uint32_t)0x00000020) /*!< STOP detection clear flag */
mbed_official 376:cb4d9db17537 1828 #define I2C_ICR_BERRCF ((uint32_t)0x00000100) /*!< Bus error clear flag */
mbed_official 376:cb4d9db17537 1829 #define I2C_ICR_ARLOCF ((uint32_t)0x00000200) /*!< Arbitration lost clear flag */
mbed_official 376:cb4d9db17537 1830 #define I2C_ICR_OVRCF ((uint32_t)0x00000400) /*!< Overrun/Underrun clear flag */
mbed_official 376:cb4d9db17537 1831 #define I2C_ICR_PECCF ((uint32_t)0x00000800) /*!< PAC error clear flag */
mbed_official 376:cb4d9db17537 1832 #define I2C_ICR_TIMOUTCF ((uint32_t)0x00001000) /*!< Timeout clear flag */
mbed_official 376:cb4d9db17537 1833 #define I2C_ICR_ALERTCF ((uint32_t)0x00002000) /*!< Alert clear flag */
mbed_official 376:cb4d9db17537 1834
mbed_official 376:cb4d9db17537 1835 /****************** Bit definition for I2C_PECR register *********************/
mbed_official 376:cb4d9db17537 1836 #define I2C_PECR_PEC ((uint32_t)0x000000FF) /*!< PEC register */
mbed_official 376:cb4d9db17537 1837
mbed_official 376:cb4d9db17537 1838 /****************** Bit definition for I2C_RXDR register *********************/
mbed_official 376:cb4d9db17537 1839 #define I2C_RXDR_RXDATA ((uint32_t)0x000000FF) /*!< 8-bit receive data */
mbed_official 376:cb4d9db17537 1840
mbed_official 376:cb4d9db17537 1841 /****************** Bit definition for I2C_TXDR register *********************/
mbed_official 376:cb4d9db17537 1842 #define I2C_TXDR_TXDATA ((uint32_t)0x000000FF) /*!< 8-bit transmit data */
mbed_official 376:cb4d9db17537 1843
mbed_official 376:cb4d9db17537 1844 /******************************************************************************/
mbed_official 376:cb4d9db17537 1845 /* */
mbed_official 376:cb4d9db17537 1846 /* Independent WATCHDOG (IWDG) */
mbed_official 376:cb4d9db17537 1847 /* */
mbed_official 376:cb4d9db17537 1848 /******************************************************************************/
mbed_official 376:cb4d9db17537 1849 /******************* Bit definition for IWDG_KR register ********************/
mbed_official 376:cb4d9db17537 1850 #define IWDG_KR_KEY ((uint32_t)0x0000FFFF) /*!< Key value (write only, read 0000h) */
mbed_official 376:cb4d9db17537 1851
mbed_official 376:cb4d9db17537 1852 /******************* Bit definition for IWDG_PR register ********************/
mbed_official 376:cb4d9db17537 1853 #define IWDG_PR_PR ((uint32_t)0x00000007) /*!< PR[2:0] (Prescaler divider) */
mbed_official 376:cb4d9db17537 1854 #define IWDG_PR_PR_0 ((uint32_t)0x00000001) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 1855 #define IWDG_PR_PR_1 ((uint32_t)0x00000002) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 1856 #define IWDG_PR_PR_2 ((uint32_t)0x00000004) /*!< Bit 2 */
mbed_official 376:cb4d9db17537 1857
mbed_official 376:cb4d9db17537 1858 /******************* Bit definition for IWDG_RLR register *******************/
mbed_official 376:cb4d9db17537 1859 #define IWDG_RLR_RL ((uint32_t)0x00000FFF) /*!< Watchdog counter reload value */
mbed_official 376:cb4d9db17537 1860
mbed_official 376:cb4d9db17537 1861 /******************* Bit definition for IWDG_SR register ********************/
mbed_official 376:cb4d9db17537 1862 #define IWDG_SR_PVU ((uint32_t)0x00000001) /*!< Watchdog prescaler value update */
mbed_official 376:cb4d9db17537 1863 #define IWDG_SR_RVU ((uint32_t)0x00000002) /*!< Watchdog counter reload value update */
mbed_official 376:cb4d9db17537 1864 #define IWDG_SR_WVU ((uint32_t)0x00000004) /*!< Watchdog counter window value update */
mbed_official 376:cb4d9db17537 1865
mbed_official 376:cb4d9db17537 1866 /******************* Bit definition for IWDG_KR register ********************/
mbed_official 376:cb4d9db17537 1867 #define IWDG_WINR_WIN ((uint32_t)0x00000FFF) /*!< Watchdog counter window value */
mbed_official 376:cb4d9db17537 1868
mbed_official 376:cb4d9db17537 1869 /******************************************************************************/
mbed_official 376:cb4d9db17537 1870 /* */
mbed_official 376:cb4d9db17537 1871 /* LCD Controller (LCD) */
mbed_official 376:cb4d9db17537 1872 /* */
mbed_official 376:cb4d9db17537 1873 /******************************************************************************/
mbed_official 376:cb4d9db17537 1874
mbed_official 376:cb4d9db17537 1875 /******************* Bit definition for LCD_CR register *********************/
mbed_official 376:cb4d9db17537 1876 #define LCD_CR_LCDEN ((uint32_t)0x00000001) /*!< LCD Enable Bit */
mbed_official 376:cb4d9db17537 1877 #define LCD_CR_VSEL ((uint32_t)0x00000002) /*!< Voltage source selector Bit */
mbed_official 376:cb4d9db17537 1878
mbed_official 376:cb4d9db17537 1879 #define LCD_CR_DUTY ((uint32_t)0x0000001C) /*!< DUTY[2:0] bits (Duty selector) */
mbed_official 376:cb4d9db17537 1880 #define LCD_CR_DUTY_0 ((uint32_t)0x00000004) /*!< Duty selector Bit 0 */
mbed_official 376:cb4d9db17537 1881 #define LCD_CR_DUTY_1 ((uint32_t)0x00000008) /*!< Duty selector Bit 1 */
mbed_official 376:cb4d9db17537 1882 #define LCD_CR_DUTY_2 ((uint32_t)0x00000010) /*!< Duty selector Bit 2 */
mbed_official 376:cb4d9db17537 1883
mbed_official 376:cb4d9db17537 1884 #define LCD_CR_BIAS ((uint32_t)0x00000060) /*!< BIAS[1:0] bits (Bias selector) */
mbed_official 376:cb4d9db17537 1885 #define LCD_CR_BIAS_0 ((uint32_t)0x00000020) /*!< Bias selector Bit 0 */
mbed_official 376:cb4d9db17537 1886 #define LCD_CR_BIAS_1 ((uint32_t)0x00000040) /*!< Bias selector Bit 1 */
mbed_official 376:cb4d9db17537 1887
mbed_official 376:cb4d9db17537 1888 #define LCD_CR_MUX_SEG ((uint32_t)0x00000080) /*!< Mux Segment Enable Bit */
mbed_official 376:cb4d9db17537 1889
mbed_official 376:cb4d9db17537 1890 /******************* Bit definition for LCD_FCR register ********************/
mbed_official 376:cb4d9db17537 1891 #define LCD_FCR_HD ((uint32_t)0x00000001) /*!< High Drive Enable Bit */
mbed_official 376:cb4d9db17537 1892 #define LCD_FCR_SOFIE ((uint32_t)0x00000002) /*!< Start of Frame Interrupt Enable Bit */
mbed_official 376:cb4d9db17537 1893 #define LCD_FCR_UDDIE ((uint32_t)0x00000008) /*!< Update Display Done Interrupt Enable Bit */
mbed_official 376:cb4d9db17537 1894
mbed_official 376:cb4d9db17537 1895 #define LCD_FCR_PON ((uint32_t)0x00000070) /*!< PON[2:0] bits (Puls ON Duration) */
mbed_official 376:cb4d9db17537 1896 #define LCD_FCR_PON_0 ((uint32_t)0x00000010) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 1897 #define LCD_FCR_PON_1 ((uint32_t)0x00000020) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 1898 #define LCD_FCR_PON_2 ((uint32_t)0x00000040) /*!< Bit 2 */
mbed_official 376:cb4d9db17537 1899
mbed_official 376:cb4d9db17537 1900 #define LCD_FCR_DEAD ((uint32_t)0x00000380) /*!< DEAD[2:0] bits (DEAD Time) */
mbed_official 376:cb4d9db17537 1901 #define LCD_FCR_DEAD_0 ((uint32_t)0x00000080) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 1902 #define LCD_FCR_DEAD_1 ((uint32_t)0x00000100) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 1903 #define LCD_FCR_DEAD_2 ((uint32_t)0x00000200) /*!< Bit 2 */
mbed_official 376:cb4d9db17537 1904
mbed_official 376:cb4d9db17537 1905 #define LCD_FCR_CC ((uint32_t)0x00001C00) /*!< CC[2:0] bits (Contrast Control) */
mbed_official 376:cb4d9db17537 1906 #define LCD_FCR_CC_0 ((uint32_t)0x00000400) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 1907 #define LCD_FCR_CC_1 ((uint32_t)0x00000800) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 1908 #define LCD_FCR_CC_2 ((uint32_t)0x00001000) /*!< Bit 2 */
mbed_official 376:cb4d9db17537 1909
mbed_official 376:cb4d9db17537 1910 #define LCD_FCR_BLINKF ((uint32_t)0x0000E000) /*!< BLINKF[2:0] bits (Blink Frequency) */
mbed_official 376:cb4d9db17537 1911 #define LCD_FCR_BLINKF_0 ((uint32_t)0x00002000) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 1912 #define LCD_FCR_BLINKF_1 ((uint32_t)0x00004000) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 1913 #define LCD_FCR_BLINKF_2 ((uint32_t)0x00008000) /*!< Bit 2 */
mbed_official 376:cb4d9db17537 1914
mbed_official 376:cb4d9db17537 1915 #define LCD_FCR_BLINK ((uint32_t)0x00030000) /*!< BLINK[1:0] bits (Blink Enable) */
mbed_official 376:cb4d9db17537 1916 #define LCD_FCR_BLINK_0 ((uint32_t)0x00010000) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 1917 #define LCD_FCR_BLINK_1 ((uint32_t)0x00020000) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 1918
mbed_official 376:cb4d9db17537 1919 #define LCD_FCR_DIV ((uint32_t)0x003C0000) /*!< DIV[3:0] bits (Divider) */
mbed_official 376:cb4d9db17537 1920 #define LCD_FCR_PS ((uint32_t)0x03C00000) /*!< PS[3:0] bits (Prescaler) */
mbed_official 376:cb4d9db17537 1921
mbed_official 376:cb4d9db17537 1922 /******************* Bit definition for LCD_SR register *********************/
mbed_official 376:cb4d9db17537 1923 #define LCD_SR_ENS ((uint32_t)0x00000001) /*!< LCD Enabled Bit */
mbed_official 376:cb4d9db17537 1924 #define LCD_SR_SOF ((uint32_t)0x00000002) /*!< Start Of Frame Flag Bit */
mbed_official 376:cb4d9db17537 1925 #define LCD_SR_UDR ((uint32_t)0x00000004) /*!< Update Display Request Bit */
mbed_official 376:cb4d9db17537 1926 #define LCD_SR_UDD ((uint32_t)0x00000008) /*!< Update Display Done Flag Bit */
mbed_official 376:cb4d9db17537 1927 #define LCD_SR_RDY ((uint32_t)0x00000010) /*!< Ready Flag Bit */
mbed_official 376:cb4d9db17537 1928 #define LCD_SR_FCRSR ((uint32_t)0x00000020) /*!< LCD FCR Register Synchronization Flag Bit */
mbed_official 376:cb4d9db17537 1929
mbed_official 376:cb4d9db17537 1930 /******************* Bit definition for LCD_CLR register ********************/
mbed_official 376:cb4d9db17537 1931 #define LCD_CLR_SOFC ((uint32_t)0x00000002) /*!< Start Of Frame Flag Clear Bit */
mbed_official 376:cb4d9db17537 1932 #define LCD_CLR_UDDC ((uint32_t)0x00000008) /*!< Update Display Done Flag Clear Bit */
mbed_official 376:cb4d9db17537 1933
mbed_official 376:cb4d9db17537 1934 /******************* Bit definition for LCD_RAM register ********************/
mbed_official 376:cb4d9db17537 1935 #define LCD_RAM_SEGMENT_DATA ((uint32_t)0xFFFFFFFF) /*!< Segment Data Bits */
mbed_official 376:cb4d9db17537 1936
mbed_official 376:cb4d9db17537 1937 /******************************************************************************/
mbed_official 376:cb4d9db17537 1938 /* */
mbed_official 376:cb4d9db17537 1939 /* Low Power Timer (LPTTIM) */
mbed_official 376:cb4d9db17537 1940 /* */
mbed_official 376:cb4d9db17537 1941 /******************************************************************************/
mbed_official 376:cb4d9db17537 1942 /****************** Bit definition for LPTIM_ISR register *******************/
mbed_official 376:cb4d9db17537 1943 #define LPTIM_ISR_CMPM ((uint32_t)0x00000001) /*!< Compare match */
mbed_official 376:cb4d9db17537 1944 #define LPTIM_ISR_ARRM ((uint32_t)0x00000002) /*!< Autoreload match */
mbed_official 376:cb4d9db17537 1945 #define LPTIM_ISR_EXTTRIG ((uint32_t)0x00000004) /*!< External trigger edge event */
mbed_official 376:cb4d9db17537 1946 #define LPTIM_ISR_CMPOK ((uint32_t)0x00000008) /*!< Compare register update OK */
mbed_official 376:cb4d9db17537 1947 #define LPTIM_ISR_ARROK ((uint32_t)0x00000010) /*!< Autoreload register update OK */
mbed_official 376:cb4d9db17537 1948 #define LPTIM_ISR_UP ((uint32_t)0x00000020) /*!< Counter direction change down to up */
mbed_official 376:cb4d9db17537 1949 #define LPTIM_ISR_DOWN ((uint32_t)0x00000040) /*!< Counter direction change up to down */
mbed_official 376:cb4d9db17537 1950
mbed_official 376:cb4d9db17537 1951 /****************** Bit definition for LPTIM_ICR register *******************/
mbed_official 376:cb4d9db17537 1952 #define LPTIM_ICR_CMPMCF ((uint32_t)0x00000001) /*!< Compare match Clear Flag */
mbed_official 376:cb4d9db17537 1953 #define LPTIM_ICR_ARRMCF ((uint32_t)0x00000002) /*!< Autoreload match Clear Flag */
mbed_official 376:cb4d9db17537 1954 #define LPTIM_ICR_EXTTRIGCF ((uint32_t)0x00000004) /*!< External trigger edge event Clear Flag */
mbed_official 376:cb4d9db17537 1955 #define LPTIM_ICR_CMPOKCF ((uint32_t)0x00000008) /*!< Compare register update OK Clear Flag */
mbed_official 376:cb4d9db17537 1956 #define LPTIM_ICR_ARROKCF ((uint32_t)0x00000010) /*!< Autoreload register update OK Clear Flag */
mbed_official 376:cb4d9db17537 1957 #define LPTIM_ICR_UPCF ((uint32_t)0x00000020) /*!< Counter direction change down to up Clear Flag */
mbed_official 376:cb4d9db17537 1958 #define LPTIM_ICR_DOWNCF ((uint32_t)0x00000040) /*!< Counter direction change up to down Clear Flag */
mbed_official 376:cb4d9db17537 1959
mbed_official 376:cb4d9db17537 1960 /****************** Bit definition for LPTIM_IER register ********************/
mbed_official 376:cb4d9db17537 1961 #define LPTIM_IER_CMPMIE ((uint32_t)0x00000001) /*!< Compare match Interrupt Enable */
mbed_official 376:cb4d9db17537 1962 #define LPTIM_IER_ARRMIE ((uint32_t)0x00000002) /*!< Autoreload match Interrupt Enable */
mbed_official 376:cb4d9db17537 1963 #define LPTIM_IER_EXTTRIGIE ((uint32_t)0x00000004) /*!< External trigger edge event Interrupt Enable */
mbed_official 376:cb4d9db17537 1964 #define LPTIM_IER_CMPOKIE ((uint32_t)0x00000008) /*!< Compare register update OK Interrupt Enable */
mbed_official 376:cb4d9db17537 1965 #define LPTIM_IER_ARROKIE ((uint32_t)0x00000010) /*!< Autoreload register update OK Interrupt Enable */
mbed_official 376:cb4d9db17537 1966 #define LPTIM_IER_UPIE ((uint32_t)0x00000020) /*!< Counter direction change down to up Interrupt Enable */
mbed_official 376:cb4d9db17537 1967 #define LPTIM_IER_DOWNIE ((uint32_t)0x00000040) /*!< Counter direction change up to down Interrupt Enable */
mbed_official 376:cb4d9db17537 1968
mbed_official 376:cb4d9db17537 1969 /****************** Bit definition for LPTIM_CFGR register *******************/
mbed_official 376:cb4d9db17537 1970 #define LPTIM_CFGR_CKSEL ((uint32_t)0x00000001) /*!< Clock selector */
mbed_official 376:cb4d9db17537 1971
mbed_official 376:cb4d9db17537 1972 #define LPTIM_CFGR_CKPOL ((uint32_t)0x00000006) /*!< CKPOL[1:0] bits (Clock polarity) */
mbed_official 376:cb4d9db17537 1973 #define LPTIM_CFGR_CKPOL_0 ((uint32_t)0x00000002) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 1974 #define LPTIM_CFGR_CKPOL_1 ((uint32_t)0x00000004) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 1975
mbed_official 376:cb4d9db17537 1976 #define LPTIM_CFGR_CKFLT ((uint32_t)0x00000018) /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */
mbed_official 376:cb4d9db17537 1977 #define LPTIM_CFGR_CKFLT_0 ((uint32_t)0x00000008) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 1978 #define LPTIM_CFGR_CKFLT_1 ((uint32_t)0x00000010) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 1979
mbed_official 376:cb4d9db17537 1980 #define LPTIM_CFGR_TRGFLT ((uint32_t)0x000000C0) /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */
mbed_official 376:cb4d9db17537 1981 #define LPTIM_CFGR_TRGFLT_0 ((uint32_t)0x00000040) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 1982 #define LPTIM_CFGR_TRGFLT_1 ((uint32_t)0x00000080) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 1983
mbed_official 376:cb4d9db17537 1984 #define LPTIM_CFGR_PRESC ((uint32_t)0x00000E00) /*!< PRESC[2:0] bits (Clock prescaler) */
mbed_official 376:cb4d9db17537 1985 #define LPTIM_CFGR_PRESC_0 ((uint32_t)0x00000200) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 1986 #define LPTIM_CFGR_PRESC_1 ((uint32_t)0x00000400) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 1987 #define LPTIM_CFGR_PRESC_2 ((uint32_t)0x00000800) /*!< Bit 2 */
mbed_official 376:cb4d9db17537 1988
mbed_official 376:cb4d9db17537 1989 #define LPTIM_CFGR_TRIGSEL ((uint32_t)0x0000E000) /*!< TRIGSEL[2:0]] bits (Trigger selector) */
mbed_official 376:cb4d9db17537 1990 #define LPTIM_CFGR_TRIGSEL_0 ((uint32_t)0x00002000) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 1991 #define LPTIM_CFGR_TRIGSEL_1 ((uint32_t)0x00004000) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 1992 #define LPTIM_CFGR_TRIGSEL_2 ((uint32_t)0x00008000) /*!< Bit 2 */
mbed_official 376:cb4d9db17537 1993
mbed_official 376:cb4d9db17537 1994 #define LPTIM_CFGR_TRIGEN ((uint32_t)0x00060000) /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */
mbed_official 376:cb4d9db17537 1995 #define LPTIM_CFGR_TRIGEN_0 ((uint32_t)0x00020000) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 1996 #define LPTIM_CFGR_TRIGEN_1 ((uint32_t)0x00040000) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 1997
mbed_official 376:cb4d9db17537 1998 #define LPTIM_CFGR_TIMOUT ((uint32_t)0x00080000) /*!< Timout enable */
mbed_official 376:cb4d9db17537 1999 #define LPTIM_CFGR_WAVE ((uint32_t)0x00100000) /*!< Waveform shape */
mbed_official 376:cb4d9db17537 2000 #define LPTIM_CFGR_WAVPOL ((uint32_t)0x00200000) /*!< Waveform shape polarity */
mbed_official 376:cb4d9db17537 2001 #define LPTIM_CFGR_PRELOAD ((uint32_t)0x00400000) /*!< Reg update mode */
mbed_official 376:cb4d9db17537 2002 #define LPTIM_CFGR_COUNTMODE ((uint32_t)0x00800000) /*!< Counter mode enable */
mbed_official 376:cb4d9db17537 2003 #define LPTIM_CFGR_ENC ((uint32_t)0x01000000) /*!< Encoder mode enable */
mbed_official 376:cb4d9db17537 2004
mbed_official 376:cb4d9db17537 2005 /****************** Bit definition for LPTIM_CR register ********************/
mbed_official 376:cb4d9db17537 2006 #define LPTIM_CR_ENABLE ((uint32_t)0x00000001) /*!< LPTIMer enable */
mbed_official 376:cb4d9db17537 2007 #define LPTIM_CR_SNGSTRT ((uint32_t)0x00000002) /*!< Timer start in single mode */
mbed_official 376:cb4d9db17537 2008 #define LPTIM_CR_CNTSTRT ((uint32_t)0x00000004) /*!< Timer start in continuous mode */
mbed_official 376:cb4d9db17537 2009
mbed_official 376:cb4d9db17537 2010 /****************** Bit definition for LPTIM_CMP register *******************/
mbed_official 376:cb4d9db17537 2011 #define LPTIM_CMP_CMP ((uint32_t)0x0000FFFF) /*!< Compare register */
mbed_official 376:cb4d9db17537 2012
mbed_official 376:cb4d9db17537 2013 /****************** Bit definition for LPTIM_ARR register *******************/
mbed_official 376:cb4d9db17537 2014 #define LPTIM_ARR_ARR ((uint32_t)0x0000FFFF) /*!< Auto reload register */
mbed_official 376:cb4d9db17537 2015
mbed_official 376:cb4d9db17537 2016 /****************** Bit definition for LPTIM_CNT register *******************/
mbed_official 376:cb4d9db17537 2017 #define LPTIM_CNT_CNT ((uint32_t)0x0000FFFF) /*!< Counter register */
mbed_official 376:cb4d9db17537 2018
mbed_official 376:cb4d9db17537 2019 /******************************************************************************/
mbed_official 376:cb4d9db17537 2020 /* */
mbed_official 376:cb4d9db17537 2021 /* MIFARE Firewall */
mbed_official 376:cb4d9db17537 2022 /* */
mbed_official 376:cb4d9db17537 2023 /******************************************************************************/
mbed_official 376:cb4d9db17537 2024
mbed_official 376:cb4d9db17537 2025 /*******Bit definition for CSSA;CSL;NVDSSA;NVDSL;VDSSA;VDSL register */
mbed_official 376:cb4d9db17537 2026 #define FW_CSSA_ADD ((uint32_t)0x00FFFF00) /*!< Code Segment Start Address */
mbed_official 376:cb4d9db17537 2027 #define FW_CSL_LENG ((uint32_t)0x003FFF00) /*!< Code Segment Length */
mbed_official 376:cb4d9db17537 2028 #define FW_NVDSSA_ADD ((uint32_t)0x00FFFF00) /*!< Non Volatile Dat Segment Start Address */
mbed_official 376:cb4d9db17537 2029 #define FW_NVDSL_LENG ((uint32_t)0x003FFF00) /*!< Non Volatile Data Segment Length */
mbed_official 376:cb4d9db17537 2030 #define FW_VDSSA_ADD ((uint32_t)0x0000FFC0) /*!< Volatile Data Segment Start Address */
mbed_official 376:cb4d9db17537 2031 #define FW_VDSL_LENG ((uint32_t)0x0000FFC0) /*!< Volatile Data Segment Length */
mbed_official 376:cb4d9db17537 2032
mbed_official 376:cb4d9db17537 2033 /**************************Bit definition for CR register *********************/
mbed_official 376:cb4d9db17537 2034 #define FW_CR_FPA ((uint32_t)0x00000001) /*!< Firewall Pre Arm*/
mbed_official 376:cb4d9db17537 2035 #define FW_CR_VDS ((uint32_t)0x00000002) /*!< Volatile Data Sharing*/
mbed_official 376:cb4d9db17537 2036 #define FW_CR_VDE ((uint32_t)0x00000004) /*!< Volatile Data Execution*/
mbed_official 376:cb4d9db17537 2037
mbed_official 376:cb4d9db17537 2038 /******************************************************************************/
mbed_official 376:cb4d9db17537 2039 /* */
mbed_official 376:cb4d9db17537 2040 /* Power Control (PWR) */
mbed_official 376:cb4d9db17537 2041 /* */
mbed_official 376:cb4d9db17537 2042 /******************************************************************************/
mbed_official 376:cb4d9db17537 2043
mbed_official 376:cb4d9db17537 2044 /******************** Bit definition for PWR_CR register ********************/
mbed_official 376:cb4d9db17537 2045 #define PWR_CR_LPSDSR ((uint32_t)0x00000001) /*!< Low-power deepsleep/sleep/low power run */
mbed_official 376:cb4d9db17537 2046 #define PWR_CR_PDDS ((uint32_t)0x00000002) /*!< Power Down Deepsleep */
mbed_official 376:cb4d9db17537 2047 #define PWR_CR_CWUF ((uint32_t)0x00000004) /*!< Clear Wakeup Flag */
mbed_official 376:cb4d9db17537 2048 #define PWR_CR_CSBF ((uint32_t)0x00000008) /*!< Clear Standby Flag */
mbed_official 376:cb4d9db17537 2049 #define PWR_CR_PVDE ((uint32_t)0x00000010) /*!< Power Voltage Detector Enable */
mbed_official 376:cb4d9db17537 2050
mbed_official 376:cb4d9db17537 2051 #define PWR_CR_PLS ((uint32_t)0x000000E0) /*!< PLS[2:0] bits (PVD Level Selection) */
mbed_official 376:cb4d9db17537 2052 #define PWR_CR_PLS_0 ((uint32_t)0x00000020) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 2053 #define PWR_CR_PLS_1 ((uint32_t)0x00000040) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 2054 #define PWR_CR_PLS_2 ((uint32_t)0x00000080) /*!< Bit 2 */
mbed_official 376:cb4d9db17537 2055
mbed_official 376:cb4d9db17537 2056 /*!< PVD level configuration */
mbed_official 376:cb4d9db17537 2057 #define PWR_CR_PLS_LEV0 ((uint32_t)0x00000000) /*!< PVD level 0 */
mbed_official 376:cb4d9db17537 2058 #define PWR_CR_PLS_LEV1 ((uint32_t)0x00000020) /*!< PVD level 1 */
mbed_official 376:cb4d9db17537 2059 #define PWR_CR_PLS_LEV2 ((uint32_t)0x00000040) /*!< PVD level 2 */
mbed_official 376:cb4d9db17537 2060 #define PWR_CR_PLS_LEV3 ((uint32_t)0x00000060) /*!< PVD level 3 */
mbed_official 376:cb4d9db17537 2061 #define PWR_CR_PLS_LEV4 ((uint32_t)0x00000080) /*!< PVD level 4 */
mbed_official 376:cb4d9db17537 2062 #define PWR_CR_PLS_LEV5 ((uint32_t)0x000000A0) /*!< PVD level 5 */
mbed_official 376:cb4d9db17537 2063 #define PWR_CR_PLS_LEV6 ((uint32_t)0x000000C0) /*!< PVD level 6 */
mbed_official 376:cb4d9db17537 2064 #define PWR_CR_PLS_LEV7 ((uint32_t)0x000000E0) /*!< PVD level 7 */
mbed_official 376:cb4d9db17537 2065
mbed_official 376:cb4d9db17537 2066 #define PWR_CR_DBP ((uint32_t)0x00000100) /*!< Disable Backup Domain write protection */
mbed_official 376:cb4d9db17537 2067 #define PWR_CR_ULP ((uint32_t)0x00000200) /*!< Ultra Low Power mode */
mbed_official 376:cb4d9db17537 2068 #define PWR_CR_FWU ((uint32_t)0x00000400) /*!< Fast wakeup */
mbed_official 376:cb4d9db17537 2069
mbed_official 376:cb4d9db17537 2070 #define PWR_CR_VOS ((uint32_t)0x00001800) /*!< VOS[1:0] bits (Voltage scaling range selection) */
mbed_official 376:cb4d9db17537 2071 #define PWR_CR_VOS_0 ((uint32_t)0x00000800) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 2072 #define PWR_CR_VOS_1 ((uint32_t)0x00001000) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 2073 #define PWR_CR_DSEEKOFF ((uint32_t)0x00002000) /*!< Deep Sleep mode with EEPROM kept Off */
mbed_official 376:cb4d9db17537 2074 #define PWR_CR_LPRUN ((uint32_t)0x00004000) /*!< Low power run mode */
mbed_official 376:cb4d9db17537 2075
mbed_official 376:cb4d9db17537 2076 /******************* Bit definition for PWR_CSR register ********************/
mbed_official 376:cb4d9db17537 2077 #define PWR_CSR_WUF ((uint32_t)0x00000001) /*!< Wakeup Flag */
mbed_official 376:cb4d9db17537 2078 #define PWR_CSR_SBF ((uint32_t)0x00000002) /*!< Standby Flag */
mbed_official 376:cb4d9db17537 2079 #define PWR_CSR_PVDO ((uint32_t)0x00000004) /*!< PVD Output */
mbed_official 376:cb4d9db17537 2080 #define PWR_CSR_VREFINTRDYF ((uint32_t)0x00000008) /*!< Internal voltage reference (VREFINT) ready flag */
mbed_official 376:cb4d9db17537 2081 #define PWR_CSR_VOSF ((uint32_t)0x00000010) /*!< Voltage Scaling select flag */
mbed_official 376:cb4d9db17537 2082 #define PWR_CSR_REGLPF ((uint32_t)0x00000020) /*!< Regulator LP flag */
mbed_official 376:cb4d9db17537 2083
mbed_official 376:cb4d9db17537 2084 #define PWR_CSR_EWUP1 ((uint32_t)0x00000100) /*!< Enable WKUP pin 1 */
mbed_official 376:cb4d9db17537 2085 #define PWR_CSR_EWUP2 ((uint32_t)0x00000200) /*!< Enable WKUP pin 2 */
mbed_official 376:cb4d9db17537 2086
mbed_official 376:cb4d9db17537 2087 /******************************************************************************/
mbed_official 376:cb4d9db17537 2088 /* */
mbed_official 376:cb4d9db17537 2089 /* Reset and Clock Control */
mbed_official 376:cb4d9db17537 2090 /* */
mbed_official 376:cb4d9db17537 2091 /******************************************************************************/
mbed_official 376:cb4d9db17537 2092
mbed_official 376:cb4d9db17537 2093 /******************** Bit definition for RCC_CR register ********************/
mbed_official 376:cb4d9db17537 2094 #define RCC_CR_HSION ((uint32_t)0x00000001) /*!< Internal High Speed clock enable */
mbed_official 376:cb4d9db17537 2095 #define RCC_CR_HSIKERON ((uint32_t)0x00000002) /*!< Internal High Speed clock enable for some IPs Kernel */
mbed_official 376:cb4d9db17537 2096 #define RCC_CR_HSIRDY ((uint32_t)0x00000004) /*!< Internal High Speed clock ready flag */
mbed_official 376:cb4d9db17537 2097 #define RCC_CR_HSIDIVEN ((uint32_t)0x00000008) /*!< Internal High Speed clock divider enable */
mbed_official 376:cb4d9db17537 2098 #define RCC_CR_HSIDIVF ((uint32_t)0x00000010) /*!< Internal High Speed clock divider flag */
mbed_official 376:cb4d9db17537 2099 #define RCC_CR_MSION ((uint32_t)0x00000100) /*!< Internal Multi Speed clock enable */
mbed_official 376:cb4d9db17537 2100 #define RCC_CR_MSIRDY ((uint32_t)0x00000200) /*!< Internal Multi Speed clock ready flag */
mbed_official 376:cb4d9db17537 2101 #define RCC_CR_HSEON ((uint32_t)0x00010000) /*!< External High Speed clock enable */
mbed_official 376:cb4d9db17537 2102 #define RCC_CR_HSERDY ((uint32_t)0x00020000) /*!< External High Speed clock ready flag */
mbed_official 376:cb4d9db17537 2103 #define RCC_CR_HSEBYP ((uint32_t)0x00040000) /*!< External High Speed clock Bypass */
mbed_official 376:cb4d9db17537 2104 #define RCC_CR_CSSHSEON ((uint32_t)0x00080000) /*!< HSE Clock Security System enable */
mbed_official 376:cb4d9db17537 2105 #define RCC_CR_RTCPRE ((uint32_t)0x00300000) /*!< RTC/LCD prescaler [1:0] bits */
mbed_official 376:cb4d9db17537 2106 #define RCC_CR_RTCPRE_0 ((uint32_t)0x00100000) /*!< RTC/LCD prescaler Bit 0 */
mbed_official 376:cb4d9db17537 2107 #define RCC_CR_RTCPRE_1 ((uint32_t)0x00200000) /*!< RTC/LCD prescaler Bit 1 */
mbed_official 376:cb4d9db17537 2108 #define RCC_CR_PLLON ((uint32_t)0x01000000) /*!< PLL enable */
mbed_official 376:cb4d9db17537 2109 #define RCC_CR_PLLRDY ((uint32_t)0x02000000) /*!< PLL clock ready flag */
mbed_official 376:cb4d9db17537 2110
mbed_official 376:cb4d9db17537 2111 /******************** Bit definition for RCC_ICSCR register *****************/
mbed_official 376:cb4d9db17537 2112 #define RCC_ICSCR_HSICAL ((uint32_t)0x000000FF) /*!< Internal High Speed clock Calibration */
mbed_official 376:cb4d9db17537 2113 #define RCC_ICSCR_HSITRIM ((uint32_t)0x00001F00) /*!< Internal High Speed clock trimming */
mbed_official 376:cb4d9db17537 2114
mbed_official 376:cb4d9db17537 2115 #define RCC_ICSCR_MSIRANGE ((uint32_t)0x0000E000) /*!< Internal Multi Speed clock Range */
mbed_official 376:cb4d9db17537 2116 #define RCC_ICSCR_MSIRANGE_0 ((uint32_t)0x00000000) /*!< Internal Multi Speed clock Range 65.536 KHz */
mbed_official 376:cb4d9db17537 2117 #define RCC_ICSCR_MSIRANGE_1 ((uint32_t)0x00002000) /*!< Internal Multi Speed clock Range 131.072 KHz */
mbed_official 376:cb4d9db17537 2118 #define RCC_ICSCR_MSIRANGE_2 ((uint32_t)0x00004000) /*!< Internal Multi Speed clock Range 262.144 KHz */
mbed_official 376:cb4d9db17537 2119 #define RCC_ICSCR_MSIRANGE_3 ((uint32_t)0x00006000) /*!< Internal Multi Speed clock Range 524.288 KHz */
mbed_official 376:cb4d9db17537 2120 #define RCC_ICSCR_MSIRANGE_4 ((uint32_t)0x00008000) /*!< Internal Multi Speed clock Range 1.048 MHz */
mbed_official 376:cb4d9db17537 2121 #define RCC_ICSCR_MSIRANGE_5 ((uint32_t)0x0000A000) /*!< Internal Multi Speed clock Range 2.097 MHz */
mbed_official 376:cb4d9db17537 2122 #define RCC_ICSCR_MSIRANGE_6 ((uint32_t)0x0000C000) /*!< Internal Multi Speed clock Range 4.194 MHz */
mbed_official 376:cb4d9db17537 2123 #define RCC_ICSCR_MSICAL ((uint32_t)0x00FF0000) /*!< Internal Multi Speed clock Calibration */
mbed_official 376:cb4d9db17537 2124 #define RCC_ICSCR_MSITRIM ((uint32_t)0xFF000000) /*!< Internal Multi Speed clock trimming */
mbed_official 376:cb4d9db17537 2125
mbed_official 376:cb4d9db17537 2126 /******************** Bit definition for RCC_CRRCR register *****************/
mbed_official 376:cb4d9db17537 2127 #define RCC_CRRCR_HSI48ON ((uint32_t)0x00000001) /*!< HSI 48MHz clock enable */
mbed_official 376:cb4d9db17537 2128 #define RCC_CRRCR_HSI48RDY ((uint32_t)0x00000002) /*!< HSI 48MHz clock ready flag */
mbed_official 376:cb4d9db17537 2129 #define RCC_CRRCR_HSI48CAL ((uint32_t)0x0000FF00) /*!< HSI 48MHz clock Calibration */
mbed_official 376:cb4d9db17537 2130
mbed_official 376:cb4d9db17537 2131 /******************* Bit definition for RCC_CFGR register *******************/
mbed_official 376:cb4d9db17537 2132 /*!< SW configuration */
mbed_official 376:cb4d9db17537 2133 #define RCC_CFGR_SW ((uint32_t)0x00000003) /*!< SW[1:0] bits (System clock Switch) */
mbed_official 376:cb4d9db17537 2134 #define RCC_CFGR_SW_0 ((uint32_t)0x00000001) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 2135 #define RCC_CFGR_SW_1 ((uint32_t)0x00000002) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 2136
mbed_official 376:cb4d9db17537 2137 #define RCC_CFGR_SW_MSI ((uint32_t)0x00000000) /*!< MSI selected as system clock */
mbed_official 376:cb4d9db17537 2138 #define RCC_CFGR_SW_HSI ((uint32_t)0x00000001) /*!< HSI selected as system clock */
mbed_official 376:cb4d9db17537 2139 #define RCC_CFGR_SW_HSE ((uint32_t)0x00000002) /*!< HSE selected as system clock */
mbed_official 376:cb4d9db17537 2140 #define RCC_CFGR_SW_PLL ((uint32_t)0x00000003) /*!< PLL selected as system clock */
mbed_official 376:cb4d9db17537 2141
mbed_official 376:cb4d9db17537 2142 /*!< SWS configuration */
mbed_official 376:cb4d9db17537 2143 #define RCC_CFGR_SWS ((uint32_t)0x0000000C) /*!< SWS[1:0] bits (System Clock Switch Status) */
mbed_official 376:cb4d9db17537 2144 #define RCC_CFGR_SWS_0 ((uint32_t)0x00000004) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 2145 #define RCC_CFGR_SWS_1 ((uint32_t)0x00000008) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 2146
mbed_official 376:cb4d9db17537 2147 #define RCC_CFGR_SWS_MSI ((uint32_t)0x00000000) /*!< MSI oscillator used as system clock */
mbed_official 376:cb4d9db17537 2148 #define RCC_CFGR_SWS_HSI ((uint32_t)0x00000004) /*!< HSI oscillator used as system clock */
mbed_official 376:cb4d9db17537 2149 #define RCC_CFGR_SWS_HSE ((uint32_t)0x00000008) /*!< HSE oscillator used as system clock */
mbed_official 376:cb4d9db17537 2150 #define RCC_CFGR_SWS_PLL ((uint32_t)0x0000000C) /*!< PLL used as system clock */
mbed_official 376:cb4d9db17537 2151
mbed_official 376:cb4d9db17537 2152 /*!< HPRE configuration */
mbed_official 376:cb4d9db17537 2153 #define RCC_CFGR_HPRE ((uint32_t)0x000000F0) /*!< HPRE[3:0] bits (AHB prescaler) */
mbed_official 376:cb4d9db17537 2154 #define RCC_CFGR_HPRE_0 ((uint32_t)0x00000010) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 2155 #define RCC_CFGR_HPRE_1 ((uint32_t)0x00000020) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 2156 #define RCC_CFGR_HPRE_2 ((uint32_t)0x00000040) /*!< Bit 2 */
mbed_official 376:cb4d9db17537 2157 #define RCC_CFGR_HPRE_3 ((uint32_t)0x00000080) /*!< Bit 3 */
mbed_official 376:cb4d9db17537 2158
mbed_official 376:cb4d9db17537 2159 #define RCC_CFGR_HPRE_DIV1 ((uint32_t)0x00000000) /*!< SYSCLK not divided */
mbed_official 376:cb4d9db17537 2160 #define RCC_CFGR_HPRE_DIV2 ((uint32_t)0x00000080) /*!< SYSCLK divided by 2 */
mbed_official 376:cb4d9db17537 2161 #define RCC_CFGR_HPRE_DIV4 ((uint32_t)0x00000090) /*!< SYSCLK divided by 4 */
mbed_official 376:cb4d9db17537 2162 #define RCC_CFGR_HPRE_DIV8 ((uint32_t)0x000000A0) /*!< SYSCLK divided by 8 */
mbed_official 376:cb4d9db17537 2163 #define RCC_CFGR_HPRE_DIV16 ((uint32_t)0x000000B0) /*!< SYSCLK divided by 16 */
mbed_official 376:cb4d9db17537 2164 #define RCC_CFGR_HPRE_DIV64 ((uint32_t)0x000000C0) /*!< SYSCLK divided by 64 */
mbed_official 376:cb4d9db17537 2165 #define RCC_CFGR_HPRE_DIV128 ((uint32_t)0x000000D0) /*!< SYSCLK divided by 128 */
mbed_official 376:cb4d9db17537 2166 #define RCC_CFGR_HPRE_DIV256 ((uint32_t)0x000000E0) /*!< SYSCLK divided by 256 */
mbed_official 376:cb4d9db17537 2167 #define RCC_CFGR_HPRE_DIV512 ((uint32_t)0x000000F0) /*!< SYSCLK divided by 512 */
mbed_official 376:cb4d9db17537 2168
mbed_official 376:cb4d9db17537 2169 /*!< PPRE1 configuration */
mbed_official 376:cb4d9db17537 2170 #define RCC_CFGR_PPRE1 ((uint32_t)0x00000700) /*!< PRE1[2:0] bits (APB1 prescaler) */
mbed_official 376:cb4d9db17537 2171 #define RCC_CFGR_PPRE1_0 ((uint32_t)0x00000100) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 2172 #define RCC_CFGR_PPRE1_1 ((uint32_t)0x00000200) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 2173 #define RCC_CFGR_PPRE1_2 ((uint32_t)0x00000400) /*!< Bit 2 */
mbed_official 376:cb4d9db17537 2174
mbed_official 376:cb4d9db17537 2175 #define RCC_CFGR_PPRE1_DIV1 ((uint32_t)0x00000000) /*!< HCLK not divided */
mbed_official 376:cb4d9db17537 2176 #define RCC_CFGR_PPRE1_DIV2 ((uint32_t)0x00000400) /*!< HCLK divided by 2 */
mbed_official 376:cb4d9db17537 2177 #define RCC_CFGR_PPRE1_DIV4 ((uint32_t)0x00000500) /*!< HCLK divided by 4 */
mbed_official 376:cb4d9db17537 2178 #define RCC_CFGR_PPRE1_DIV8 ((uint32_t)0x00000600) /*!< HCLK divided by 8 */
mbed_official 376:cb4d9db17537 2179 #define RCC_CFGR_PPRE1_DIV16 ((uint32_t)0x00000700) /*!< HCLK divided by 16 */
mbed_official 376:cb4d9db17537 2180
mbed_official 376:cb4d9db17537 2181 /*!< PPRE2 configuration */
mbed_official 376:cb4d9db17537 2182 #define RCC_CFGR_PPRE2 ((uint32_t)0x00003800) /*!< PRE2[2:0] bits (APB2 prescaler) */
mbed_official 376:cb4d9db17537 2183 #define RCC_CFGR_PPRE2_0 ((uint32_t)0x00000800) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 2184 #define RCC_CFGR_PPRE2_1 ((uint32_t)0x00001000) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 2185 #define RCC_CFGR_PPRE2_2 ((uint32_t)0x00002000) /*!< Bit 2 */
mbed_official 376:cb4d9db17537 2186
mbed_official 376:cb4d9db17537 2187 #define RCC_CFGR_PPRE2_DIV1 ((uint32_t)0x00000000) /*!< HCLK not divided */
mbed_official 376:cb4d9db17537 2188 #define RCC_CFGR_PPRE2_DIV2 ((uint32_t)0x00002000) /*!< HCLK divided by 2 */
mbed_official 376:cb4d9db17537 2189 #define RCC_CFGR_PPRE2_DIV4 ((uint32_t)0x00002800) /*!< HCLK divided by 4 */
mbed_official 376:cb4d9db17537 2190 #define RCC_CFGR_PPRE2_DIV8 ((uint32_t)0x00003000) /*!< HCLK divided by 8 */
mbed_official 376:cb4d9db17537 2191 #define RCC_CFGR_PPRE2_DIV16 ((uint32_t)0x00003800) /*!< HCLK divided by 16 */
mbed_official 376:cb4d9db17537 2192
mbed_official 376:cb4d9db17537 2193 #define RCC_CFGR_STOPWUCK ((uint32_t)0x00008000) /*!< Wake Up from Stop Clock selection */
mbed_official 376:cb4d9db17537 2194
mbed_official 376:cb4d9db17537 2195 /*!< PLL entry clock source*/
mbed_official 376:cb4d9db17537 2196 #define RCC_CFGR_PLLSRC ((uint32_t)0x00010000) /*!< PLL entry clock source */
mbed_official 376:cb4d9db17537 2197
mbed_official 376:cb4d9db17537 2198 #define RCC_CFGR_PLLSRC_HSI ((uint32_t)0x00000000) /*!< HSI as PLL entry clock source */
mbed_official 376:cb4d9db17537 2199 #define RCC_CFGR_PLLSRC_HSE ((uint32_t)0x00010000) /*!< HSE as PLL entry clock source */
mbed_official 376:cb4d9db17537 2200
mbed_official 376:cb4d9db17537 2201
mbed_official 376:cb4d9db17537 2202 /*!< PLLMUL configuration */
mbed_official 376:cb4d9db17537 2203 #define RCC_CFGR_PLLMUL ((uint32_t)0x003C0000) /*!< PLLMUL[3:0] bits (PLL multiplication factor) */
mbed_official 376:cb4d9db17537 2204 #define RCC_CFGR_PLLMUL_0 ((uint32_t)0x00040000) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 2205 #define RCC_CFGR_PLLMUL_1 ((uint32_t)0x00080000) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 2206 #define RCC_CFGR_PLLMUL_2 ((uint32_t)0x00100000) /*!< Bit 2 */
mbed_official 376:cb4d9db17537 2207 #define RCC_CFGR_PLLMUL_3 ((uint32_t)0x00200000) /*!< Bit 3 */
mbed_official 376:cb4d9db17537 2208
mbed_official 376:cb4d9db17537 2209 #define RCC_CFGR_PLLMUL3 ((uint32_t)0x00000000) /*!< PLL input clock * 3 */
mbed_official 376:cb4d9db17537 2210 #define RCC_CFGR_PLLMUL4 ((uint32_t)0x00040000) /*!< PLL input clock * 4 */
mbed_official 376:cb4d9db17537 2211 #define RCC_CFGR_PLLMUL6 ((uint32_t)0x00080000) /*!< PLL input clock * 6 */
mbed_official 376:cb4d9db17537 2212 #define RCC_CFGR_PLLMUL8 ((uint32_t)0x000C0000) /*!< PLL input clock * 8 */
mbed_official 376:cb4d9db17537 2213 #define RCC_CFGR_PLLMUL12 ((uint32_t)0x00100000) /*!< PLL input clock * 12 */
mbed_official 376:cb4d9db17537 2214 #define RCC_CFGR_PLLMUL16 ((uint32_t)0x00140000) /*!< PLL input clock * 16 */
mbed_official 376:cb4d9db17537 2215 #define RCC_CFGR_PLLMUL24 ((uint32_t)0x00180000) /*!< PLL input clock * 24 */
mbed_official 376:cb4d9db17537 2216 #define RCC_CFGR_PLLMUL32 ((uint32_t)0x001C0000) /*!< PLL input clock * 32 */
mbed_official 376:cb4d9db17537 2217 #define RCC_CFGR_PLLMUL48 ((uint32_t)0x00200000) /*!< PLL input clock * 48 */
mbed_official 376:cb4d9db17537 2218
mbed_official 376:cb4d9db17537 2219 /*!< PLLDIV configuration */
mbed_official 376:cb4d9db17537 2220 #define RCC_CFGR_PLLDIV ((uint32_t)0x00C00000) /*!< PLLDIV[1:0] bits (PLL Output Division) */
mbed_official 376:cb4d9db17537 2221 #define RCC_CFGR_PLLDIV_0 ((uint32_t)0x00400000) /*!< Bit0 */
mbed_official 376:cb4d9db17537 2222 #define RCC_CFGR_PLLDIV_1 ((uint32_t)0x00800000) /*!< Bit1 */
mbed_official 376:cb4d9db17537 2223
mbed_official 376:cb4d9db17537 2224 #define RCC_CFGR_PLLDIV2 ((uint32_t)0x00400000) /*!< PLL clock output = CKVCO / 2 */
mbed_official 376:cb4d9db17537 2225 #define RCC_CFGR_PLLDIV3 ((uint32_t)0x00800000) /*!< PLL clock output = CKVCO / 3 */
mbed_official 376:cb4d9db17537 2226 #define RCC_CFGR_PLLDIV4 ((uint32_t)0x00C00000) /*!< PLL clock output = CKVCO / 4 */
mbed_official 376:cb4d9db17537 2227
mbed_official 376:cb4d9db17537 2228 /*!< MCO configuration */
mbed_official 376:cb4d9db17537 2229 #define RCC_CFGR_MCOSEL ((uint32_t)0x0F000000) /*!< MCO[3:0] bits (Microcontroller Clock Output) */
mbed_official 376:cb4d9db17537 2230 #define RCC_CFGR_MCOSEL_0 ((uint32_t)0x01000000) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 2231 #define RCC_CFGR_MCOSEL_1 ((uint32_t)0x02000000) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 2232 #define RCC_CFGR_MCOSEL_2 ((uint32_t)0x04000000) /*!< Bit 2 */
mbed_official 376:cb4d9db17537 2233 #define RCC_CFGR_MCOSEL_3 ((uint32_t)0x08000000) /*!< Bit 3 */
mbed_official 376:cb4d9db17537 2234
mbed_official 376:cb4d9db17537 2235 #define RCC_CFGR_MCO_NOCLOCK ((uint32_t)0x00000000) /*!< No clock */
mbed_official 376:cb4d9db17537 2236 #define RCC_CFGR_MCO_SYSCLK ((uint32_t)0x01000000) /*!< System clock selected as MCO source */
mbed_official 376:cb4d9db17537 2237 #define RCC_CFGR_MCO_HSI ((uint32_t)0x02000000) /*!< Internal 16 MHz RC oscillator clock selected */
mbed_official 376:cb4d9db17537 2238 #define RCC_CFGR_MCO_MSI ((uint32_t)0x03000000) /*!< Internal Medium Speed RC oscillator clock selected */
mbed_official 376:cb4d9db17537 2239 #define RCC_CFGR_MCO_HSE ((uint32_t)0x04000000) /*!< External 1-25 MHz oscillator clock selected */
mbed_official 376:cb4d9db17537 2240 #define RCC_CFGR_MCO_PLL ((uint32_t)0x05000000) /*!< PLL clock divided */
mbed_official 376:cb4d9db17537 2241 #define RCC_CFGR_MCO_LSI ((uint32_t)0x06000000) /*!< LSI selected */
mbed_official 376:cb4d9db17537 2242 #define RCC_CFGR_MCO_LSE ((uint32_t)0x07000000) /*!< LSE selected */
mbed_official 376:cb4d9db17537 2243 #define RCC_CFGR_MCO_HSI48 ((uint32_t)0x08000000) /*!< HSI48 clock selected as MCO source */
mbed_official 376:cb4d9db17537 2244
mbed_official 376:cb4d9db17537 2245 #define RCC_CFGR_MCO_PRE ((uint32_t)0x70000000) /*!< MCO prescaler */
mbed_official 376:cb4d9db17537 2246 #define RCC_CFGR_MCO_PRE_1 ((uint32_t)0x00000000) /*!< MCO is divided by 1 */
mbed_official 376:cb4d9db17537 2247 #define RCC_CFGR_MCO_PRE_2 ((uint32_t)0x10000000) /*!< MCO is divided by 2 */
mbed_official 376:cb4d9db17537 2248 #define RCC_CFGR_MCO_PRE_4 ((uint32_t)0x20000000) /*!< MCO is divided by 4 */
mbed_official 376:cb4d9db17537 2249 #define RCC_CFGR_MCO_PRE_8 ((uint32_t)0x30000000) /*!< MCO is divided by 8 */
mbed_official 376:cb4d9db17537 2250 #define RCC_CFGR_MCO_PRE_16 ((uint32_t)0x40000000) /*!< MCO is divided by 16 */
mbed_official 376:cb4d9db17537 2251
mbed_official 376:cb4d9db17537 2252 /*!<****************** Bit definition for RCC_CIER register ********************/
mbed_official 376:cb4d9db17537 2253 #define RCC_CIER_LSIRDYIE ((uint32_t)0x00000001) /*!< LSI Ready Interrupt Enable */
mbed_official 376:cb4d9db17537 2254 #define RCC_CIER_LSERDYIE ((uint32_t)0x00000002) /*!< LSE Ready Interrupt Enable */
mbed_official 376:cb4d9db17537 2255 #define RCC_CIER_HSIRDYIE ((uint32_t)0x00000004) /*!< HSI Ready Interrupt Enable */
mbed_official 376:cb4d9db17537 2256 #define RCC_CIER_HSERDYIE ((uint32_t)0x00000008) /*!< HSE Ready Interrupt Enable */
mbed_official 376:cb4d9db17537 2257 #define RCC_CIER_PLLRDYIE ((uint32_t)0x00000010) /*!< PLL Ready Interrupt Enable */
mbed_official 376:cb4d9db17537 2258 #define RCC_CIER_MSIRDYIE ((uint32_t)0x00000020) /*!< MSI Ready Interrupt Enable */
mbed_official 376:cb4d9db17537 2259 #define RCC_CIER_HSI48RDYIE ((uint32_t)0x00000040) /*!< HSI48 Ready Interrupt Enable */
mbed_official 376:cb4d9db17537 2260 #define RCC_CIER_LSECSSIE ((uint32_t)0x00000080) /*!< LSE CSS Interrupt Enable */
mbed_official 376:cb4d9db17537 2261
mbed_official 376:cb4d9db17537 2262 /*!<****************** Bit definition for RCC_CIFR register ********************/
mbed_official 376:cb4d9db17537 2263 #define RCC_CIFR_LSIRDYF ((uint32_t)0x00000001) /*!< LSI Ready Interrupt flag */
mbed_official 376:cb4d9db17537 2264 #define RCC_CIFR_LSERDYF ((uint32_t)0x00000002) /*!< LSE Ready Interrupt flag */
mbed_official 376:cb4d9db17537 2265 #define RCC_CIFR_HSIRDYF ((uint32_t)0x00000004) /*!< HSI Ready Interrupt flag */
mbed_official 376:cb4d9db17537 2266 #define RCC_CIFR_HSERDYF ((uint32_t)0x00000008) /*!< HSE Ready Interrupt flag */
mbed_official 376:cb4d9db17537 2267 #define RCC_CIFR_PLLRDYF ((uint32_t)0x00000010) /*!< PLL Ready Interrupt flag */
mbed_official 376:cb4d9db17537 2268 #define RCC_CIFR_MSIRDYF ((uint32_t)0x00000020) /*!< MSI Ready Interrupt flag */
mbed_official 376:cb4d9db17537 2269 #define RCC_CIFR_HSI48RDYF ((uint32_t)0x00000040) /*!< HSI48 Ready Interrupt flag */
mbed_official 376:cb4d9db17537 2270 #define RCC_CIFR_LSECSSF ((uint32_t)0x00000080) /*!< LSE Clock Security System Interrupt flag */
mbed_official 376:cb4d9db17537 2271 #define RCC_CIFR_CSSF ((uint32_t)0x00000100) /*!< Clock Security System Interrupt flag */
mbed_official 376:cb4d9db17537 2272
mbed_official 376:cb4d9db17537 2273 /*!<****************** Bit definition for RCC_CICR register ********************/
mbed_official 376:cb4d9db17537 2274 #define RCC_CICR_LSIRDYC ((uint32_t)0x00000001) /*!< LSI Ready Interrupt Clear */
mbed_official 376:cb4d9db17537 2275 #define RCC_CICR_LSERDYC ((uint32_t)0x00000002) /*!< LSE Ready Interrupt Clear */
mbed_official 376:cb4d9db17537 2276 #define RCC_CICR_HSIRDYC ((uint32_t)0x00000004) /*!< HSI Ready Interrupt Clear */
mbed_official 376:cb4d9db17537 2277 #define RCC_CICR_HSERDYC ((uint32_t)0x00000008) /*!< HSE Ready Interrupt Clear */
mbed_official 376:cb4d9db17537 2278 #define RCC_CICR_PLLRDYC ((uint32_t)0x00000010) /*!< PLL Ready Interrupt Clear */
mbed_official 376:cb4d9db17537 2279 #define RCC_CICR_MSIRDYC ((uint32_t)0x00000020) /*!< MSI Ready Interrupt Clear */
mbed_official 376:cb4d9db17537 2280 #define RCC_CICR_HSI48RDYC ((uint32_t)0x00000040) /*!< HSI48 Ready Interrupt Clear */
mbed_official 376:cb4d9db17537 2281 #define RCC_CICR_LSECSSC ((uint32_t)0x00000080) /*!< LSE Clock Security System Interrupt Clear */
mbed_official 376:cb4d9db17537 2282 #define RCC_CICR_CSSC ((uint32_t)0x00000100) /*!< Clock Security System Interrupt Clear */
mbed_official 376:cb4d9db17537 2283
mbed_official 376:cb4d9db17537 2284 /***************** Bit definition for RCC_IOPRSTR register ******************/
mbed_official 376:cb4d9db17537 2285 #define RCC_IOPRSTR_GPIOARST ((uint32_t)0x00000001) /*!< GPIO port A reset */
mbed_official 376:cb4d9db17537 2286 #define RCC_IOPRSTR_GPIOBRST ((uint32_t)0x00000002) /*!< GPIO port B reset */
mbed_official 376:cb4d9db17537 2287 #define RCC_IOPRSTR_GPIOCRST ((uint32_t)0x00000004) /*!< GPIO port C reset */
mbed_official 376:cb4d9db17537 2288 #define RCC_IOPRSTR_GPIODRST ((uint32_t)0x00000008) /*!< GPIO port D reset */
mbed_official 376:cb4d9db17537 2289 #define RCC_IOPRSTR_GPIOHRST ((uint32_t)0x00000080) /*!< GPIO port H reset */
mbed_official 376:cb4d9db17537 2290
mbed_official 376:cb4d9db17537 2291 /****************** Bit definition for RCC_AHBRST register ******************/
mbed_official 376:cb4d9db17537 2292 #define RCC_AHBRSTR_DMA1RST ((uint32_t)0x00000001) /*!< DMA1 reset */
mbed_official 376:cb4d9db17537 2293 #define RCC_AHBRSTR_MIFRST ((uint32_t)0x00000100) /*!< Memory interface reset reset */
mbed_official 376:cb4d9db17537 2294 #define RCC_AHBRSTR_CRCRST ((uint32_t)0x00001000) /*!< CRC reset */
mbed_official 376:cb4d9db17537 2295 #define RCC_AHBRSTR_TSCRST ((uint32_t)0x00010000) /*!< TSC reset */
mbed_official 376:cb4d9db17537 2296 #define RCC_AHBRSTR_RNGRST ((uint32_t)0x00100000) /*!< RNG reset */
mbed_official 376:cb4d9db17537 2297
mbed_official 376:cb4d9db17537 2298 /***************** Bit definition for RCC_APB2RSTR register *****************/
mbed_official 376:cb4d9db17537 2299 #define RCC_APB2RSTR_SYSCFGRST ((uint32_t)0x00000001) /*!< SYSCFG clock reset */
mbed_official 376:cb4d9db17537 2300 #define RCC_APB2RSTR_TIM21RST ((uint32_t)0x00000004) /*!< TIM21 clock reset */
mbed_official 376:cb4d9db17537 2301 #define RCC_APB2RSTR_TIM22RST ((uint32_t)0x00000020) /*!< TIM22 clock reset */
mbed_official 376:cb4d9db17537 2302 #define RCC_APB2RSTR_ADC1RST ((uint32_t)0x00000200) /*!< ADC1 clock reset */
mbed_official 376:cb4d9db17537 2303 #define RCC_APB2RSTR_SPI1RST ((uint32_t)0x00001000) /*!< SPI1 clock reset */
mbed_official 376:cb4d9db17537 2304 #define RCC_APB2RSTR_USART1RST ((uint32_t)0x00004000) /*!< USART1 clock reset */
mbed_official 376:cb4d9db17537 2305 #define RCC_APB2RSTR_DBGMCURST ((uint32_t)0x00400000) /*!< DBGMCU clock reset */
mbed_official 376:cb4d9db17537 2306
mbed_official 376:cb4d9db17537 2307 /***************** Bit definition for RCC_APB1RSTR register *****************/
mbed_official 376:cb4d9db17537 2308 #define RCC_APB1RSTR_TIM2RST ((uint32_t)0x00000001) /*!< Timer 2 clock reset */
mbed_official 376:cb4d9db17537 2309 #define RCC_APB1RSTR_TIM6RST ((uint32_t)0x00000010) /*!< Timer 6 clock reset */
mbed_official 376:cb4d9db17537 2310 #define RCC_APB1RSTR_LCDRST ((uint32_t)0x00000200) /*!< LCD clock reset */
mbed_official 376:cb4d9db17537 2311 #define RCC_APB1RSTR_WWDGRST ((uint32_t)0x00000800) /*!< Window Watchdog clock reset */
mbed_official 376:cb4d9db17537 2312 #define RCC_APB1RSTR_SPI2RST ((uint32_t)0x00004000) /*!< SPI2 clock reset */
mbed_official 376:cb4d9db17537 2313 #define RCC_APB1RSTR_USART2RST ((uint32_t)0x00020000) /*!< USART 2 clock reset */
mbed_official 376:cb4d9db17537 2314 #define RCC_APB1RSTR_LPUART1RST ((uint32_t)0x00040000) /*!< LPUART1 clock reset */
mbed_official 376:cb4d9db17537 2315 #define RCC_APB1RSTR_I2C1RST ((uint32_t)0x00200000) /*!< I2C 1 clock reset */
mbed_official 376:cb4d9db17537 2316 #define RCC_APB1RSTR_I2C2RST ((uint32_t)0x00400000) /*!< I2C 2 clock reset */
mbed_official 376:cb4d9db17537 2317 #define RCC_APB1RSTR_USBRST ((uint32_t)0x00800000) /*!< USB clock reset */
mbed_official 376:cb4d9db17537 2318 #define RCC_APB1RSTR_CRSRST ((uint32_t)0x08000000) /*!< CRS clock reset */
mbed_official 376:cb4d9db17537 2319 #define RCC_APB1RSTR_PWRRST ((uint32_t)0x10000000) /*!< PWR clock reset */
mbed_official 376:cb4d9db17537 2320 #define RCC_APB1RSTR_DACRST ((uint32_t)0x20000000) /*!< DAC clock reset */
mbed_official 376:cb4d9db17537 2321 #define RCC_APB1RSTR_LPTIM1RST ((uint32_t)0x80000000) /*!< LPTIM1 clock reset */
mbed_official 376:cb4d9db17537 2322
mbed_official 376:cb4d9db17537 2323 /***************** Bit definition for RCC_IOPENR register ******************/
mbed_official 376:cb4d9db17537 2324 #define RCC_IOPENR_GPIOAEN ((uint32_t)0x00000001) /*!< GPIO port A clock enable */
mbed_official 376:cb4d9db17537 2325 #define RCC_IOPENR_GPIOBEN ((uint32_t)0x00000002) /*!< GPIO port B clock enable */
mbed_official 376:cb4d9db17537 2326 #define RCC_IOPENR_GPIOCEN ((uint32_t)0x00000004) /*!< GPIO port C clock enable */
mbed_official 376:cb4d9db17537 2327 #define RCC_IOPENR_GPIODEN ((uint32_t)0x00000008) /*!< GPIO port D clock enable */
mbed_official 376:cb4d9db17537 2328 #define RCC_IOPENR_GPIOHEN ((uint32_t)0x00000080) /*!< GPIO port H clock enable */
mbed_official 376:cb4d9db17537 2329
mbed_official 376:cb4d9db17537 2330 /***************** Bit definition for RCC_AHBENR register ******************/
mbed_official 376:cb4d9db17537 2331 #define RCC_AHBENR_DMA1EN ((uint32_t)0x00000001) /*!< DMA1 clock enable */
mbed_official 376:cb4d9db17537 2332 #define RCC_AHBENR_MIFEN ((uint32_t)0x00000100) /*!< NVM interface clock enable bit */
mbed_official 376:cb4d9db17537 2333 #define RCC_AHBENR_CRCEN ((uint32_t)0x00001000) /*!< CRC clock enable */
mbed_official 376:cb4d9db17537 2334 #define RCC_AHBENR_TSCEN ((uint32_t)0x00010000) /*!< TSC clock enable */
mbed_official 376:cb4d9db17537 2335 #define RCC_AHBENR_RNGEN ((uint32_t)0x00100000) /*!< RNG clock enable */
mbed_official 376:cb4d9db17537 2336
mbed_official 376:cb4d9db17537 2337 /***************** Bit definition for RCC_APB2ENR register ******************/
mbed_official 376:cb4d9db17537 2338 #define RCC_APB2ENR_SYSCFGEN ((uint32_t)0x00000001) /*!< SYSCFG clock enable */
mbed_official 376:cb4d9db17537 2339 #define RCC_APB2ENR_TIM21EN ((uint32_t)0x00000004) /*!< TIM21 clock enable */
mbed_official 376:cb4d9db17537 2340 #define RCC_APB2ENR_TIM22EN ((uint32_t)0x00000020) /*!< TIM22 clock enable */
mbed_official 376:cb4d9db17537 2341 #define RCC_APB2ENR_MIFIEN ((uint32_t)0x00000080) /*!< MiFare Firewall clock enable */
mbed_official 376:cb4d9db17537 2342 #define RCC_APB2ENR_ADC1EN ((uint32_t)0x00000200) /*!< ADC1 clock enable */
mbed_official 376:cb4d9db17537 2343 #define RCC_APB2ENR_SPI1EN ((uint32_t)0x00001000) /*!< SPI1 clock enable */
mbed_official 376:cb4d9db17537 2344 #define RCC_APB2ENR_USART1EN ((uint32_t)0x00004000) /*!< USART1 clock enable */
mbed_official 376:cb4d9db17537 2345 #define RCC_APB2ENR_DBGMCUEN ((uint32_t)0x00400000) /*!< DBGMCU clock enable */
mbed_official 376:cb4d9db17537 2346
mbed_official 376:cb4d9db17537 2347 /***************** Bit definition for RCC_APB1ENR register ******************/
mbed_official 376:cb4d9db17537 2348 #define RCC_APB1ENR_TIM2EN ((uint32_t)0x00000001) /*!< Timer 2 clock enable */
mbed_official 376:cb4d9db17537 2349 #define RCC_APB1ENR_TIM6EN ((uint32_t)0x00000010) /*!< Timer 6 clock enable */
mbed_official 376:cb4d9db17537 2350 #define RCC_APB1ENR_LCDEN ((uint32_t)0x00000200) /*!< LCD clock enable */
mbed_official 376:cb4d9db17537 2351 #define RCC_APB1ENR_WWDGEN ((uint32_t)0x00000800) /*!< Window Watchdog clock enable */
mbed_official 376:cb4d9db17537 2352 #define RCC_APB1ENR_SPI2EN ((uint32_t)0x00004000) /*!< SPI2 clock enable */
mbed_official 376:cb4d9db17537 2353 #define RCC_APB1ENR_USART2EN ((uint32_t)0x00020000) /*!< USART2 clock enable */
mbed_official 376:cb4d9db17537 2354 #define RCC_APB1ENR_LPUART1EN ((uint32_t)0x00040000) /*!< LPUART1 clock enable */
mbed_official 376:cb4d9db17537 2355 #define RCC_APB1ENR_I2C1EN ((uint32_t)0x00200000) /*!< I2C1 clock enable */
mbed_official 376:cb4d9db17537 2356 #define RCC_APB1ENR_I2C2EN ((uint32_t)0x00400000) /*!< I2C2 clock enable */
mbed_official 376:cb4d9db17537 2357 #define RCC_APB1ENR_USBEN ((uint32_t)0x00800000) /*!< USB clock enable */
mbed_official 376:cb4d9db17537 2358 #define RCC_APB1ENR_CRSEN ((uint32_t)0x08000000) /*!< CRS clock enable */
mbed_official 376:cb4d9db17537 2359 #define RCC_APB1ENR_PWREN ((uint32_t)0x10000000) /*!< PWR clock enable */
mbed_official 376:cb4d9db17537 2360 #define RCC_APB1ENR_DACEN ((uint32_t)0x20000000) /*!< DAC clock enable */
mbed_official 376:cb4d9db17537 2361 #define RCC_APB1ENR_LPTIM1EN ((uint32_t)0x80000000) /*!< LPTIM1 clock enable */
mbed_official 376:cb4d9db17537 2362
mbed_official 376:cb4d9db17537 2363 /****************** Bit definition for RCC_IOPSMENR register ****************/
mbed_official 376:cb4d9db17537 2364 #define RCC_IOPSMENR_GPIOASMEN ((uint32_t)0x00000001) /*!< GPIO port A clock enabled in sleep mode */
mbed_official 376:cb4d9db17537 2365 #define RCC_IOPSMENR_GPIOBSMEN ((uint32_t)0x00000002) /*!< GPIO port B clock enabled in sleep mode */
mbed_official 376:cb4d9db17537 2366 #define RCC_IOPSMENR_GPIOCSMEN ((uint32_t)0x00000004) /*!< GPIO port C clock enabled in sleep mode */
mbed_official 376:cb4d9db17537 2367 #define RCC_IOPSMENR_GPIODSMEN ((uint32_t)0x00000008) /*!< GPIO port D clock enabled in sleep mode */
mbed_official 376:cb4d9db17537 2368 #define RCC_IOPSMENR_GPIOHSMEN ((uint32_t)0x00000080) /*!< GPIO port H clock enabled in sleep mode */
mbed_official 376:cb4d9db17537 2369
mbed_official 376:cb4d9db17537 2370 /***************** Bit definition for RCC_AHBSMENR register ******************/
mbed_official 376:cb4d9db17537 2371 #define RCC_AHBSMENR_DMA1SMEN ((uint32_t)0x00000001) /*!< DMA1 clock enabled in sleep mode */
mbed_official 376:cb4d9db17537 2372 #define RCC_AHBSMENR_MIFSMEN ((uint32_t)0x00000100) /*!< NVM interface clock enable during sleep mode */
mbed_official 376:cb4d9db17537 2373 #define RCC_AHBSMENR_SRAMSMEN ((uint32_t)0x00000200) /*!< SRAM clock enabled in sleep mode */
mbed_official 376:cb4d9db17537 2374 #define RCC_AHBSMENR_CRCSMEN ((uint32_t)0x00001000) /*!< CRC clock enabled in sleep mode */
mbed_official 376:cb4d9db17537 2375 #define RCC_AHBSMENR_TSCSMEN ((uint32_t)0x00010000) /*!< TSC clock enabled in sleep mode */
mbed_official 376:cb4d9db17537 2376 #define RCC_AHBSMENR_RNGSMEN ((uint32_t)0x00100000) /*!< RNG clock enabled in sleep mode */
mbed_official 376:cb4d9db17537 2377
mbed_official 376:cb4d9db17537 2378 /***************** Bit definition for RCC_APB2SMENR register ******************/
mbed_official 376:cb4d9db17537 2379 #define RCC_APB2SMENR_SYSCFGSMEN ((uint32_t)0x00000001) /*!< SYSCFG clock enabled in sleep mode */
mbed_official 376:cb4d9db17537 2380 #define RCC_APB2SMENR_TIM21SMEN ((uint32_t)0x00000004) /*!< TIM21 clock enabled in sleep mode */
mbed_official 376:cb4d9db17537 2381 #define RCC_APB2SMENR_TIM22SMEN ((uint32_t)0x00000020) /*!< TIM22 clock enabled in sleep mode */
mbed_official 376:cb4d9db17537 2382 #define RCC_APB2SMENR_ADC1SMEN ((uint32_t)0x00000200) /*!< ADC1 clock enabled in sleep mode */
mbed_official 376:cb4d9db17537 2383 #define RCC_APB2SMENR_SPI1SMEN ((uint32_t)0x00001000) /*!< SPI1 clock enabled in sleep mode */
mbed_official 376:cb4d9db17537 2384 #define RCC_APB2SMENR_USART1SMEN ((uint32_t)0x00004000) /*!< USART1 clock enabled in sleep mode */
mbed_official 376:cb4d9db17537 2385 #define RCC_APB2SMENR_DBGMCUSMEN ((uint32_t)0x00400000) /*!< DBGMCU clock enabled in sleep mode */
mbed_official 376:cb4d9db17537 2386
mbed_official 376:cb4d9db17537 2387 /***************** Bit definition for RCC_APB1SMENR register ******************/
mbed_official 376:cb4d9db17537 2388 #define RCC_APB1SMENR_TIM2SMEN ((uint32_t)0x00000001) /*!< Timer 2 clock enabled in sleep mode */
mbed_official 376:cb4d9db17537 2389 #define RCC_APB1SMENR_TIM6SMEN ((uint32_t)0x00000010) /*!< Timer 6 clock enabled in sleep mode */
mbed_official 376:cb4d9db17537 2390 #define RCC_APB1SMENR_LCDSMEN ((uint32_t)0x00000200) /*!< LCD clock enabled in sleep mode */
mbed_official 376:cb4d9db17537 2391 #define RCC_APB1SMENR_WWDGSMEN ((uint32_t)0x00000800) /*!< Window Watchdog clock enabled in sleep mode */
mbed_official 376:cb4d9db17537 2392 #define RCC_APB1SMENR_SPI2SMEN ((uint32_t)0x00004000) /*!< SPI2 clock enabled in sleep mode */
mbed_official 376:cb4d9db17537 2393 #define RCC_APB1SMENR_USART2SMEN ((uint32_t)0x00020000) /*!< USART2 clock enabled in sleep mode */
mbed_official 376:cb4d9db17537 2394 #define RCC_APB1SMENR_LPUART1SMEN ((uint32_t)0x00040000) /*!< LPUART1 clock enabled in sleep mode */
mbed_official 376:cb4d9db17537 2395 #define RCC_APB1SMENR_I2C1SMEN ((uint32_t)0x00200000) /*!< I2C1 clock enabled in sleep mode */
mbed_official 376:cb4d9db17537 2396 #define RCC_APB1SMENR_I2C2SMEN ((uint32_t)0x00400000) /*!< I2C2 clock enabled in sleep mode */
mbed_official 376:cb4d9db17537 2397 #define RCC_APB1SMENR_USBSMEN ((uint32_t)0x00800000) /*!< USB clock enabled in sleep mode */
mbed_official 376:cb4d9db17537 2398 #define RCC_APB1SMENR_CRSSMEN ((uint32_t)0x08000000) /*!< CRS clock enabled in sleep mode */
mbed_official 376:cb4d9db17537 2399 #define RCC_APB1SMENR_PWRSMEN ((uint32_t)0x10000000) /*!< PWR clock enabled in sleep mode */
mbed_official 376:cb4d9db17537 2400 #define RCC_APB1SMENR_DACSMEN ((uint32_t)0x20000000) /*!< DAC clock enabled in sleep mode */
mbed_official 376:cb4d9db17537 2401 #define RCC_APB1SMENR_LPTIM1SMEN ((uint32_t)0x80000000) /*!< LPTIM1 clock enabled in sleep mode */
mbed_official 376:cb4d9db17537 2402
mbed_official 376:cb4d9db17537 2403 /******************* Bit definition for RCC_CCIPR register *******************/
mbed_official 376:cb4d9db17537 2404 /*!< USART1 Clock source selection */
mbed_official 376:cb4d9db17537 2405 #define RCC_CCIPR_USART1SEL ((uint32_t)0x00000003) /*!< USART1SEL[1:0] bits */
mbed_official 376:cb4d9db17537 2406 #define RCC_CCIPR_USART1SEL_0 ((uint32_t)0x00000001) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 2407 #define RCC_CCIPR_USART1SEL_1 ((uint32_t)0x00000002) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 2408
mbed_official 376:cb4d9db17537 2409 /*!< USART2 Clock source selection */
mbed_official 376:cb4d9db17537 2410 #define RCC_CCIPR_USART2SEL ((uint32_t)0x0000000C) /*!< USART2SEL[1:0] bits */
mbed_official 376:cb4d9db17537 2411 #define RCC_CCIPR_USART2SEL_0 ((uint32_t)0x00000004) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 2412 #define RCC_CCIPR_USART2SEL_1 ((uint32_t)0x00000008) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 2413
mbed_official 376:cb4d9db17537 2414 /*!< LPUART1 Clock source selection */
mbed_official 376:cb4d9db17537 2415 #define RCC_CCIPR_LPUART1SEL ((uint32_t)0x0000C00) /*!< LPUART1SEL[1:0] bits */
mbed_official 376:cb4d9db17537 2416 #define RCC_CCIPR_LPUART1SEL_0 ((uint32_t)0x0000400) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 2417 #define RCC_CCIPR_LPUART1SEL_1 ((uint32_t)0x0000800) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 2418
mbed_official 376:cb4d9db17537 2419 /*!< I2C2 Clock source selection */
mbed_official 376:cb4d9db17537 2420 #define RCC_CCIPR_I2C1SEL ((uint32_t)0x00003000) /*!< I2C1SEL [1:0] bits */
mbed_official 376:cb4d9db17537 2421 #define RCC_CCIPR_I2C1SEL_0 ((uint32_t)0x00001000) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 2422 #define RCC_CCIPR_I2C1SEL_1 ((uint32_t)0x00002000) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 2423
mbed_official 376:cb4d9db17537 2424 /*!< LPTIM1 Clock source selection */
mbed_official 376:cb4d9db17537 2425 #define RCC_CCIPR_LPTIM1SEL ((uint32_t)0x000C0000) /*!< LPTIM1SEL [1:0] bits */
mbed_official 376:cb4d9db17537 2426 #define RCC_CCIPR_LPTIM1SEL_0 ((uint32_t)0x00040000) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 2427 #define RCC_CCIPR_LPTIM1SEL_1 ((uint32_t)0x00080000) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 2428
mbed_official 376:cb4d9db17537 2429 /*!< HSI48 Clock source selection */
mbed_official 376:cb4d9db17537 2430 #define RCC_CCIPR_HSI48SEL ((uint32_t)0x04000000) /*!< HSI48 RC clock source selection bit for USB and RNG*/
mbed_official 376:cb4d9db17537 2431
mbed_official 376:cb4d9db17537 2432 /* Bit name alias maintained for legacy */
mbed_official 376:cb4d9db17537 2433 #define RCC_CCIPR_HSI48MSEL RCC_CCIPR_HSI48SEL
mbed_official 376:cb4d9db17537 2434
mbed_official 376:cb4d9db17537 2435 /******************* Bit definition for RCC_CSR register *******************/
mbed_official 376:cb4d9db17537 2436 #define RCC_CSR_LSION ((uint32_t)0x00000001) /*!< Internal Low Speed oscillator enable */
mbed_official 376:cb4d9db17537 2437 #define RCC_CSR_LSIRDY ((uint32_t)0x00000002) /*!< Internal Low Speed oscillator Ready */
mbed_official 376:cb4d9db17537 2438
mbed_official 376:cb4d9db17537 2439 #define RCC_CSR_LSEON ((uint32_t)0x00000100) /*!< External Low Speed oscillator enable */
mbed_official 376:cb4d9db17537 2440 #define RCC_CSR_LSERDY ((uint32_t)0x00000200) /*!< External Low Speed oscillator Ready */
mbed_official 376:cb4d9db17537 2441 #define RCC_CSR_LSEBYP ((uint32_t)0x00000400) /*!< External Low Speed oscillator Bypass */
mbed_official 376:cb4d9db17537 2442
mbed_official 376:cb4d9db17537 2443 #define RCC_CSR_LSEDRV ((uint32_t)0x00001800) /*!< LSEDRV[1:0] bits (LSE Osc. drive capability) */
mbed_official 376:cb4d9db17537 2444 #define RCC_CSR_LSEDRV_0 ((uint32_t)0x00000800) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 2445 #define RCC_CSR_LSEDRV_1 ((uint32_t)0x00001000) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 2446
mbed_official 376:cb4d9db17537 2447 #define RCC_CSR_LSECSSON ((uint32_t)0x00002000) /*!< External Low Speed oscillator CSS Enable */
mbed_official 376:cb4d9db17537 2448 #define RCC_CSR_LSECSSD ((uint32_t)0x00004000) /*!< External Low Speed oscillator CSS Detected */
mbed_official 376:cb4d9db17537 2449
mbed_official 376:cb4d9db17537 2450 /*!< RTC congiguration */
mbed_official 376:cb4d9db17537 2451 #define RCC_CSR_RTCSEL ((uint32_t)0x00030000) /*!< RTCSEL[1:0] bits (RTC clock source selection) */
mbed_official 376:cb4d9db17537 2452 #define RCC_CSR_RTCSEL_0 ((uint32_t)0x00010000) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 2453 #define RCC_CSR_RTCSEL_1 ((uint32_t)0x00020000) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 2454
mbed_official 376:cb4d9db17537 2455 #define RCC_CSR_RTCSEL_NOCLOCK ((uint32_t)0x00000000) /*!< No clock */
mbed_official 376:cb4d9db17537 2456 #define RCC_CSR_RTCSEL_LSE ((uint32_t)0x00010000) /*!< LSE oscillator clock used as RTC clock */
mbed_official 376:cb4d9db17537 2457 #define RCC_CSR_RTCSEL_LSI ((uint32_t)0x00020000) /*!< LSI oscillator clock used as RTC clock */
mbed_official 376:cb4d9db17537 2458 #define RCC_CSR_RTCSEL_HSE ((uint32_t)0x00030000) /*!< HSE oscillator clock used as RTC clock */
mbed_official 376:cb4d9db17537 2459
mbed_official 376:cb4d9db17537 2460 #define RCC_CSR_RTCEN ((uint32_t)0x00040000) /*!< RTC clock enable */
mbed_official 376:cb4d9db17537 2461 #define RCC_CSR_RTCRST ((uint32_t)0x00080000) /*!< RTC software reset */
mbed_official 376:cb4d9db17537 2462
mbed_official 376:cb4d9db17537 2463 #define RCC_CSR_RMVF ((uint32_t)0x00800000) /*!< Remove reset flag */
mbed_official 376:cb4d9db17537 2464 #define RCC_CSR_FWRSTF ((uint32_t)0x01000000) /*!< Mifare Firewall reset flag */
mbed_official 376:cb4d9db17537 2465 #define RCC_CSR_OBL ((uint32_t)0x02000000) /*!< OBL reset flag */
mbed_official 376:cb4d9db17537 2466 #define RCC_CSR_PINRSTF ((uint32_t)0x04000000) /*!< PIN reset flag */
mbed_official 376:cb4d9db17537 2467 #define RCC_CSR_PORRSTF ((uint32_t)0x08000000) /*!< POR/PDR reset flag */
mbed_official 376:cb4d9db17537 2468 #define RCC_CSR_SFTRSTF ((uint32_t)0x10000000) /*!< Software Reset flag */
mbed_official 376:cb4d9db17537 2469 #define RCC_CSR_IWDGRSTF ((uint32_t)0x20000000) /*!< Independent Watchdog reset flag */
mbed_official 376:cb4d9db17537 2470 #define RCC_CSR_WWDGRSTF ((uint32_t)0x40000000) /*!< Window watchdog reset flag */
mbed_official 376:cb4d9db17537 2471 #define RCC_CSR_LPWRRSTF ((uint32_t)0x80000000) /*!< Low-Power reset flag */
mbed_official 376:cb4d9db17537 2472
mbed_official 376:cb4d9db17537 2473 /******************************************************************************/
mbed_official 376:cb4d9db17537 2474 /* */
mbed_official 376:cb4d9db17537 2475 /* RNG */
mbed_official 376:cb4d9db17537 2476 /* */
mbed_official 376:cb4d9db17537 2477 /******************************************************************************/
mbed_official 376:cb4d9db17537 2478 /******************** Bits definition for RNG_CR register *******************/
mbed_official 376:cb4d9db17537 2479 #define RNG_CR_RNGEN ((uint32_t)0x00000004)
mbed_official 376:cb4d9db17537 2480 #define RNG_CR_IE ((uint32_t)0x00000008)
mbed_official 376:cb4d9db17537 2481
mbed_official 376:cb4d9db17537 2482 /******************** Bits definition for RNG_SR register *******************/
mbed_official 376:cb4d9db17537 2483 #define RNG_SR_DRDY ((uint32_t)0x00000001)
mbed_official 376:cb4d9db17537 2484 #define RNG_SR_CECS ((uint32_t)0x00000002)
mbed_official 376:cb4d9db17537 2485 #define RNG_SR_SECS ((uint32_t)0x00000004)
mbed_official 376:cb4d9db17537 2486 #define RNG_SR_CEIS ((uint32_t)0x00000020)
mbed_official 376:cb4d9db17537 2487 #define RNG_SR_SEIS ((uint32_t)0x00000040)
mbed_official 376:cb4d9db17537 2488
mbed_official 376:cb4d9db17537 2489 /******************************************************************************/
mbed_official 376:cb4d9db17537 2490 /* */
mbed_official 376:cb4d9db17537 2491 /* Real-Time Clock (RTC) */
mbed_official 376:cb4d9db17537 2492 /* */
mbed_official 376:cb4d9db17537 2493 /******************************************************************************/
mbed_official 376:cb4d9db17537 2494 /******************** Bits definition for RTC_TR register *******************/
mbed_official 376:cb4d9db17537 2495 #define RTC_TR_PM ((uint32_t)0x00400000) /*!< */
mbed_official 376:cb4d9db17537 2496 #define RTC_TR_HT ((uint32_t)0x00300000) /*!< */
mbed_official 376:cb4d9db17537 2497 #define RTC_TR_HT_0 ((uint32_t)0x00100000) /*!< */
mbed_official 376:cb4d9db17537 2498 #define RTC_TR_HT_1 ((uint32_t)0x00200000) /*!< */
mbed_official 376:cb4d9db17537 2499 #define RTC_TR_HU ((uint32_t)0x000F0000) /*!< */
mbed_official 376:cb4d9db17537 2500 #define RTC_TR_HU_0 ((uint32_t)0x00010000) /*!< */
mbed_official 376:cb4d9db17537 2501 #define RTC_TR_HU_1 ((uint32_t)0x00020000) /*!< */
mbed_official 376:cb4d9db17537 2502 #define RTC_TR_HU_2 ((uint32_t)0x00040000) /*!< */
mbed_official 376:cb4d9db17537 2503 #define RTC_TR_HU_3 ((uint32_t)0x00080000) /*!< */
mbed_official 376:cb4d9db17537 2504 #define RTC_TR_MNT ((uint32_t)0x00007000) /*!< */
mbed_official 376:cb4d9db17537 2505 #define RTC_TR_MNT_0 ((uint32_t)0x00001000) /*!< */
mbed_official 376:cb4d9db17537 2506 #define RTC_TR_MNT_1 ((uint32_t)0x00002000) /*!< */
mbed_official 376:cb4d9db17537 2507 #define RTC_TR_MNT_2 ((uint32_t)0x00004000) /*!< */
mbed_official 376:cb4d9db17537 2508 #define RTC_TR_MNU ((uint32_t)0x00000F00) /*!< */
mbed_official 376:cb4d9db17537 2509 #define RTC_TR_MNU_0 ((uint32_t)0x00000100) /*!< */
mbed_official 376:cb4d9db17537 2510 #define RTC_TR_MNU_1 ((uint32_t)0x00000200) /*!< */
mbed_official 376:cb4d9db17537 2511 #define RTC_TR_MNU_2 ((uint32_t)0x00000400) /*!< */
mbed_official 376:cb4d9db17537 2512 #define RTC_TR_MNU_3 ((uint32_t)0x00000800) /*!< */
mbed_official 376:cb4d9db17537 2513 #define RTC_TR_ST ((uint32_t)0x00000070) /*!< */
mbed_official 376:cb4d9db17537 2514 #define RTC_TR_ST_0 ((uint32_t)0x00000010) /*!< */
mbed_official 376:cb4d9db17537 2515 #define RTC_TR_ST_1 ((uint32_t)0x00000020) /*!< */
mbed_official 376:cb4d9db17537 2516 #define RTC_TR_ST_2 ((uint32_t)0x00000040) /*!< */
mbed_official 376:cb4d9db17537 2517 #define RTC_TR_SU ((uint32_t)0x0000000F) /*!< */
mbed_official 376:cb4d9db17537 2518 #define RTC_TR_SU_0 ((uint32_t)0x00000001) /*!< */
mbed_official 376:cb4d9db17537 2519 #define RTC_TR_SU_1 ((uint32_t)0x00000002) /*!< */
mbed_official 376:cb4d9db17537 2520 #define RTC_TR_SU_2 ((uint32_t)0x00000004) /*!< */
mbed_official 376:cb4d9db17537 2521 #define RTC_TR_SU_3 ((uint32_t)0x00000008) /*!< */
mbed_official 376:cb4d9db17537 2522
mbed_official 376:cb4d9db17537 2523 /******************** Bits definition for RTC_DR register *******************/
mbed_official 376:cb4d9db17537 2524 #define RTC_DR_YT ((uint32_t)0x00F00000) /*!< */
mbed_official 376:cb4d9db17537 2525 #define RTC_DR_YT_0 ((uint32_t)0x00100000) /*!< */
mbed_official 376:cb4d9db17537 2526 #define RTC_DR_YT_1 ((uint32_t)0x00200000) /*!< */
mbed_official 376:cb4d9db17537 2527 #define RTC_DR_YT_2 ((uint32_t)0x00400000) /*!< */
mbed_official 376:cb4d9db17537 2528 #define RTC_DR_YT_3 ((uint32_t)0x00800000) /*!< */
mbed_official 376:cb4d9db17537 2529 #define RTC_DR_YU ((uint32_t)0x000F0000) /*!< */
mbed_official 376:cb4d9db17537 2530 #define RTC_DR_YU_0 ((uint32_t)0x00010000) /*!< */
mbed_official 376:cb4d9db17537 2531 #define RTC_DR_YU_1 ((uint32_t)0x00020000) /*!< */
mbed_official 376:cb4d9db17537 2532 #define RTC_DR_YU_2 ((uint32_t)0x00040000) /*!< */
mbed_official 376:cb4d9db17537 2533 #define RTC_DR_YU_3 ((uint32_t)0x00080000) /*!< */
mbed_official 376:cb4d9db17537 2534 #define RTC_DR_WDU ((uint32_t)0x0000E000) /*!< */
mbed_official 376:cb4d9db17537 2535 #define RTC_DR_WDU_0 ((uint32_t)0x00002000) /*!< */
mbed_official 376:cb4d9db17537 2536 #define RTC_DR_WDU_1 ((uint32_t)0x00004000) /*!< */
mbed_official 376:cb4d9db17537 2537 #define RTC_DR_WDU_2 ((uint32_t)0x00008000) /*!< */
mbed_official 376:cb4d9db17537 2538 #define RTC_DR_MT ((uint32_t)0x00001000) /*!< */
mbed_official 376:cb4d9db17537 2539 #define RTC_DR_MU ((uint32_t)0x00000F00) /*!< */
mbed_official 376:cb4d9db17537 2540 #define RTC_DR_MU_0 ((uint32_t)0x00000100) /*!< */
mbed_official 376:cb4d9db17537 2541 #define RTC_DR_MU_1 ((uint32_t)0x00000200) /*!< */
mbed_official 376:cb4d9db17537 2542 #define RTC_DR_MU_2 ((uint32_t)0x00000400) /*!< */
mbed_official 376:cb4d9db17537 2543 #define RTC_DR_MU_3 ((uint32_t)0x00000800) /*!< */
mbed_official 376:cb4d9db17537 2544 #define RTC_DR_DT ((uint32_t)0x00000030) /*!< */
mbed_official 376:cb4d9db17537 2545 #define RTC_DR_DT_0 ((uint32_t)0x00000010) /*!< */
mbed_official 376:cb4d9db17537 2546 #define RTC_DR_DT_1 ((uint32_t)0x00000020) /*!< */
mbed_official 376:cb4d9db17537 2547 #define RTC_DR_DU ((uint32_t)0x0000000F) /*!< */
mbed_official 376:cb4d9db17537 2548 #define RTC_DR_DU_0 ((uint32_t)0x00000001) /*!< */
mbed_official 376:cb4d9db17537 2549 #define RTC_DR_DU_1 ((uint32_t)0x00000002) /*!< */
mbed_official 376:cb4d9db17537 2550 #define RTC_DR_DU_2 ((uint32_t)0x00000004) /*!< */
mbed_official 376:cb4d9db17537 2551 #define RTC_DR_DU_3 ((uint32_t)0x00000008) /*!< */
mbed_official 376:cb4d9db17537 2552
mbed_official 376:cb4d9db17537 2553 /******************** Bits definition for RTC_CR register *******************/
mbed_official 376:cb4d9db17537 2554 #define RTC_CR_COE ((uint32_t)0x00800000) /*!< */
mbed_official 376:cb4d9db17537 2555 #define RTC_CR_OSEL ((uint32_t)0x00600000) /*!< */
mbed_official 376:cb4d9db17537 2556 #define RTC_CR_OSEL_0 ((uint32_t)0x00200000) /*!< */
mbed_official 376:cb4d9db17537 2557 #define RTC_CR_OSEL_1 ((uint32_t)0x00400000) /*!< */
mbed_official 376:cb4d9db17537 2558 #define RTC_CR_POL ((uint32_t)0x00100000) /*!< */
mbed_official 376:cb4d9db17537 2559 #define RTC_CR_COSEL ((uint32_t)0x00080000) /*!< */
mbed_official 376:cb4d9db17537 2560 #define RTC_CR_BCK ((uint32_t)0x00040000) /*!< */
mbed_official 376:cb4d9db17537 2561 #define RTC_CR_SUB1H ((uint32_t)0x00020000) /*!< */
mbed_official 376:cb4d9db17537 2562 #define RTC_CR_ADD1H ((uint32_t)0x00010000) /*!< */
mbed_official 376:cb4d9db17537 2563 #define RTC_CR_TSIE ((uint32_t)0x00008000) /*!< */
mbed_official 376:cb4d9db17537 2564 #define RTC_CR_WUTIE ((uint32_t)0x00004000) /*!< */
mbed_official 376:cb4d9db17537 2565 #define RTC_CR_ALRBIE ((uint32_t)0x00002000) /*!< */
mbed_official 376:cb4d9db17537 2566 #define RTC_CR_ALRAIE ((uint32_t)0x00001000) /*!< */
mbed_official 376:cb4d9db17537 2567 #define RTC_CR_TSE ((uint32_t)0x00000800) /*!< */
mbed_official 376:cb4d9db17537 2568 #define RTC_CR_WUTE ((uint32_t)0x00000400) /*!< */
mbed_official 376:cb4d9db17537 2569 #define RTC_CR_ALRBE ((uint32_t)0x00000200) /*!< */
mbed_official 376:cb4d9db17537 2570 #define RTC_CR_ALRAE ((uint32_t)0x00000100) /*!< */
mbed_official 376:cb4d9db17537 2571 #define RTC_CR_FMT ((uint32_t)0x00000040) /*!< */
mbed_official 376:cb4d9db17537 2572 #define RTC_CR_BYPSHAD ((uint32_t)0x00000020) /*!< */
mbed_official 376:cb4d9db17537 2573 #define RTC_CR_REFCKON ((uint32_t)0x00000010) /*!< */
mbed_official 376:cb4d9db17537 2574 #define RTC_CR_TSEDGE ((uint32_t)0x00000008) /*!< */
mbed_official 376:cb4d9db17537 2575 #define RTC_CR_WUCKSEL ((uint32_t)0x00000007) /*!< */
mbed_official 376:cb4d9db17537 2576 #define RTC_CR_WUCKSEL_0 ((uint32_t)0x00000001) /*!< */
mbed_official 376:cb4d9db17537 2577 #define RTC_CR_WUCKSEL_1 ((uint32_t)0x00000002) /*!< */
mbed_official 376:cb4d9db17537 2578 #define RTC_CR_WUCKSEL_2 ((uint32_t)0x00000004) /*!< */
mbed_official 376:cb4d9db17537 2579
mbed_official 376:cb4d9db17537 2580 /******************** Bits definition for RTC_ISR register ******************/
mbed_official 376:cb4d9db17537 2581 #define RTC_ISR_RECALPF ((uint32_t)0x00010000) /*!< */
mbed_official 376:cb4d9db17537 2582 #define RTC_ISR_TAMP2F ((uint32_t)0x00004000) /*!< */
mbed_official 376:cb4d9db17537 2583 #define RTC_ISR_TAMP1F ((uint32_t)0x00002000) /*!< */
mbed_official 376:cb4d9db17537 2584 #define RTC_ISR_TSOVF ((uint32_t)0x00001000) /*!< */
mbed_official 376:cb4d9db17537 2585 #define RTC_ISR_TSF ((uint32_t)0x00000800) /*!< */
mbed_official 376:cb4d9db17537 2586 #define RTC_ISR_WUTF ((uint32_t)0x00000400) /*!< */
mbed_official 376:cb4d9db17537 2587 #define RTC_ISR_ALRBF ((uint32_t)0x00000200) /*!< */
mbed_official 376:cb4d9db17537 2588 #define RTC_ISR_ALRAF ((uint32_t)0x00000100) /*!< */
mbed_official 376:cb4d9db17537 2589 #define RTC_ISR_INIT ((uint32_t)0x00000080) /*!< */
mbed_official 376:cb4d9db17537 2590 #define RTC_ISR_INITF ((uint32_t)0x00000040) /*!< */
mbed_official 376:cb4d9db17537 2591 #define RTC_ISR_RSF ((uint32_t)0x00000020) /*!< */
mbed_official 376:cb4d9db17537 2592 #define RTC_ISR_INITS ((uint32_t)0x00000010) /*!< */
mbed_official 376:cb4d9db17537 2593 #define RTC_ISR_SHPF ((uint32_t)0x00000008) /*!< */
mbed_official 376:cb4d9db17537 2594 #define RTC_ISR_WUTWF ((uint32_t)0x00000004) /*!< */
mbed_official 376:cb4d9db17537 2595 #define RTC_ISR_ALRBWF ((uint32_t)0x00000002) /*!< */
mbed_official 376:cb4d9db17537 2596 #define RTC_ISR_ALRAWF ((uint32_t)0x00000001) /*!< */
mbed_official 376:cb4d9db17537 2597
mbed_official 376:cb4d9db17537 2598 /******************** Bits definition for RTC_PRER register *****************/
mbed_official 376:cb4d9db17537 2599 #define RTC_PRER_PREDIV_A ((uint32_t)0x007F0000) /*!< */
mbed_official 376:cb4d9db17537 2600 #define RTC_PRER_PREDIV_S ((uint32_t)0x00007FFF) /*!< */
mbed_official 376:cb4d9db17537 2601
mbed_official 376:cb4d9db17537 2602 /******************** Bits definition for RTC_WUTR register *****************/
mbed_official 376:cb4d9db17537 2603 #define RTC_WUTR_WUT ((uint32_t)0x0000FFFF)
mbed_official 376:cb4d9db17537 2604
mbed_official 376:cb4d9db17537 2605 /******************** Bits definition for RTC_ALRMAR register ***************/
mbed_official 376:cb4d9db17537 2606 #define RTC_ALRMAR_MSK4 ((uint32_t)0x80000000) /*!< */
mbed_official 376:cb4d9db17537 2607 #define RTC_ALRMAR_WDSEL ((uint32_t)0x40000000) /*!< */
mbed_official 376:cb4d9db17537 2608 #define RTC_ALRMAR_DT ((uint32_t)0x30000000) /*!< */
mbed_official 376:cb4d9db17537 2609 #define RTC_ALRMAR_DT_0 ((uint32_t)0x10000000) /*!< */
mbed_official 376:cb4d9db17537 2610 #define RTC_ALRMAR_DT_1 ((uint32_t)0x20000000) /*!< */
mbed_official 376:cb4d9db17537 2611 #define RTC_ALRMAR_DU ((uint32_t)0x0F000000) /*!< */
mbed_official 376:cb4d9db17537 2612 #define RTC_ALRMAR_DU_0 ((uint32_t)0x01000000) /*!< */
mbed_official 376:cb4d9db17537 2613 #define RTC_ALRMAR_DU_1 ((uint32_t)0x02000000) /*!< */
mbed_official 376:cb4d9db17537 2614 #define RTC_ALRMAR_DU_2 ((uint32_t)0x04000000) /*!< */
mbed_official 376:cb4d9db17537 2615 #define RTC_ALRMAR_DU_3 ((uint32_t)0x08000000) /*!< */
mbed_official 376:cb4d9db17537 2616 #define RTC_ALRMAR_MSK3 ((uint32_t)0x00800000) /*!< */
mbed_official 376:cb4d9db17537 2617 #define RTC_ALRMAR_PM ((uint32_t)0x00400000) /*!< */
mbed_official 376:cb4d9db17537 2618 #define RTC_ALRMAR_HT ((uint32_t)0x00300000) /*!< */
mbed_official 376:cb4d9db17537 2619 #define RTC_ALRMAR_HT_0 ((uint32_t)0x00100000) /*!< */
mbed_official 376:cb4d9db17537 2620 #define RTC_ALRMAR_HT_1 ((uint32_t)0x00200000) /*!< */
mbed_official 376:cb4d9db17537 2621 #define RTC_ALRMAR_HU ((uint32_t)0x000F0000) /*!< */
mbed_official 376:cb4d9db17537 2622 #define RTC_ALRMAR_HU_0 ((uint32_t)0x00010000) /*!< */
mbed_official 376:cb4d9db17537 2623 #define RTC_ALRMAR_HU_1 ((uint32_t)0x00020000) /*!< */
mbed_official 376:cb4d9db17537 2624 #define RTC_ALRMAR_HU_2 ((uint32_t)0x00040000) /*!< */
mbed_official 376:cb4d9db17537 2625 #define RTC_ALRMAR_HU_3 ((uint32_t)0x00080000) /*!< */
mbed_official 376:cb4d9db17537 2626 #define RTC_ALRMAR_MSK2 ((uint32_t)0x00008000) /*!< */
mbed_official 376:cb4d9db17537 2627 #define RTC_ALRMAR_MNT ((uint32_t)0x00007000) /*!< */
mbed_official 376:cb4d9db17537 2628 #define RTC_ALRMAR_MNT_0 ((uint32_t)0x00001000) /*!< */
mbed_official 376:cb4d9db17537 2629 #define RTC_ALRMAR_MNT_1 ((uint32_t)0x00002000) /*!< */
mbed_official 376:cb4d9db17537 2630 #define RTC_ALRMAR_MNT_2 ((uint32_t)0x00004000) /*!< */
mbed_official 376:cb4d9db17537 2631 #define RTC_ALRMAR_MNU ((uint32_t)0x00000F00) /*!< */
mbed_official 376:cb4d9db17537 2632 #define RTC_ALRMAR_MNU_0 ((uint32_t)0x00000100) /*!< */
mbed_official 376:cb4d9db17537 2633 #define RTC_ALRMAR_MNU_1 ((uint32_t)0x00000200) /*!< */
mbed_official 376:cb4d9db17537 2634 #define RTC_ALRMAR_MNU_2 ((uint32_t)0x00000400) /*!< */
mbed_official 376:cb4d9db17537 2635 #define RTC_ALRMAR_MNU_3 ((uint32_t)0x00000800) /*!< */
mbed_official 376:cb4d9db17537 2636 #define RTC_ALRMAR_MSK1 ((uint32_t)0x00000080) /*!< */
mbed_official 376:cb4d9db17537 2637 #define RTC_ALRMAR_ST ((uint32_t)0x00000070) /*!< */
mbed_official 376:cb4d9db17537 2638 #define RTC_ALRMAR_ST_0 ((uint32_t)0x00000010) /*!< */
mbed_official 376:cb4d9db17537 2639 #define RTC_ALRMAR_ST_1 ((uint32_t)0x00000020) /*!< */
mbed_official 376:cb4d9db17537 2640 #define RTC_ALRMAR_ST_2 ((uint32_t)0x00000040) /*!< */
mbed_official 376:cb4d9db17537 2641 #define RTC_ALRMAR_SU ((uint32_t)0x0000000F) /*!< */
mbed_official 376:cb4d9db17537 2642 #define RTC_ALRMAR_SU_0 ((uint32_t)0x00000001) /*!< */
mbed_official 376:cb4d9db17537 2643 #define RTC_ALRMAR_SU_1 ((uint32_t)0x00000002) /*!< */
mbed_official 376:cb4d9db17537 2644 #define RTC_ALRMAR_SU_2 ((uint32_t)0x00000004) /*!< */
mbed_official 376:cb4d9db17537 2645 #define RTC_ALRMAR_SU_3 ((uint32_t)0x00000008) /*!< */
mbed_official 376:cb4d9db17537 2646
mbed_official 376:cb4d9db17537 2647 /******************** Bits definition for RTC_ALRMBR register ***************/
mbed_official 376:cb4d9db17537 2648 #define RTC_ALRMBR_MSK4 ((uint32_t)0x80000000) /*!< */
mbed_official 376:cb4d9db17537 2649 #define RTC_ALRMBR_WDSEL ((uint32_t)0x40000000) /*!< */
mbed_official 376:cb4d9db17537 2650 #define RTC_ALRMBR_DT ((uint32_t)0x30000000) /*!< */
mbed_official 376:cb4d9db17537 2651 #define RTC_ALRMBR_DT_0 ((uint32_t)0x10000000) /*!< */
mbed_official 376:cb4d9db17537 2652 #define RTC_ALRMBR_DT_1 ((uint32_t)0x20000000) /*!< */
mbed_official 376:cb4d9db17537 2653 #define RTC_ALRMBR_DU ((uint32_t)0x0F000000) /*!< */
mbed_official 376:cb4d9db17537 2654 #define RTC_ALRMBR_DU_0 ((uint32_t)0x01000000) /*!< */
mbed_official 376:cb4d9db17537 2655 #define RTC_ALRMBR_DU_1 ((uint32_t)0x02000000) /*!< */
mbed_official 376:cb4d9db17537 2656 #define RTC_ALRMBR_DU_2 ((uint32_t)0x04000000) /*!< */
mbed_official 376:cb4d9db17537 2657 #define RTC_ALRMBR_DU_3 ((uint32_t)0x08000000) /*!< */
mbed_official 376:cb4d9db17537 2658 #define RTC_ALRMBR_MSK3 ((uint32_t)0x00800000) /*!< */
mbed_official 376:cb4d9db17537 2659 #define RTC_ALRMBR_PM ((uint32_t)0x00400000) /*!< */
mbed_official 376:cb4d9db17537 2660 #define RTC_ALRMBR_HT ((uint32_t)0x00300000) /*!< */
mbed_official 376:cb4d9db17537 2661 #define RTC_ALRMBR_HT_0 ((uint32_t)0x00100000) /*!< */
mbed_official 376:cb4d9db17537 2662 #define RTC_ALRMBR_HT_1 ((uint32_t)0x00200000) /*!< */
mbed_official 376:cb4d9db17537 2663 #define RTC_ALRMBR_HU ((uint32_t)0x000F0000) /*!< */
mbed_official 376:cb4d9db17537 2664 #define RTC_ALRMBR_HU_0 ((uint32_t)0x00010000) /*!< */
mbed_official 376:cb4d9db17537 2665 #define RTC_ALRMBR_HU_1 ((uint32_t)0x00020000) /*!< */
mbed_official 376:cb4d9db17537 2666 #define RTC_ALRMBR_HU_2 ((uint32_t)0x00040000) /*!< */
mbed_official 376:cb4d9db17537 2667 #define RTC_ALRMBR_HU_3 ((uint32_t)0x00080000) /*!< */
mbed_official 376:cb4d9db17537 2668 #define RTC_ALRMBR_MSK2 ((uint32_t)0x00008000) /*!< */
mbed_official 376:cb4d9db17537 2669 #define RTC_ALRMBR_MNT ((uint32_t)0x00007000) /*!< */
mbed_official 376:cb4d9db17537 2670 #define RTC_ALRMBR_MNT_0 ((uint32_t)0x00001000) /*!< */
mbed_official 376:cb4d9db17537 2671 #define RTC_ALRMBR_MNT_1 ((uint32_t)0x00002000) /*!< */
mbed_official 376:cb4d9db17537 2672 #define RTC_ALRMBR_MNT_2 ((uint32_t)0x00004000) /*!< */
mbed_official 376:cb4d9db17537 2673 #define RTC_ALRMBR_MNU ((uint32_t)0x00000F00) /*!< */
mbed_official 376:cb4d9db17537 2674 #define RTC_ALRMBR_MNU_0 ((uint32_t)0x00000100) /*!< */
mbed_official 376:cb4d9db17537 2675 #define RTC_ALRMBR_MNU_1 ((uint32_t)0x00000200) /*!< */
mbed_official 376:cb4d9db17537 2676 #define RTC_ALRMBR_MNU_2 ((uint32_t)0x00000400) /*!< */
mbed_official 376:cb4d9db17537 2677 #define RTC_ALRMBR_MNU_3 ((uint32_t)0x00000800) /*!< */
mbed_official 376:cb4d9db17537 2678 #define RTC_ALRMBR_MSK1 ((uint32_t)0x00000080) /*!< */
mbed_official 376:cb4d9db17537 2679 #define RTC_ALRMBR_ST ((uint32_t)0x00000070) /*!< */
mbed_official 376:cb4d9db17537 2680 #define RTC_ALRMBR_ST_0 ((uint32_t)0x00000010) /*!< */
mbed_official 376:cb4d9db17537 2681 #define RTC_ALRMBR_ST_1 ((uint32_t)0x00000020) /*!< */
mbed_official 376:cb4d9db17537 2682 #define RTC_ALRMBR_ST_2 ((uint32_t)0x00000040) /*!< */
mbed_official 376:cb4d9db17537 2683 #define RTC_ALRMBR_SU ((uint32_t)0x0000000F) /*!< */
mbed_official 376:cb4d9db17537 2684 #define RTC_ALRMBR_SU_0 ((uint32_t)0x00000001) /*!< */
mbed_official 376:cb4d9db17537 2685 #define RTC_ALRMBR_SU_1 ((uint32_t)0x00000002) /*!< */
mbed_official 376:cb4d9db17537 2686 #define RTC_ALRMBR_SU_2 ((uint32_t)0x00000004) /*!< */
mbed_official 376:cb4d9db17537 2687 #define RTC_ALRMBR_SU_3 ((uint32_t)0x00000008) /*!< */
mbed_official 376:cb4d9db17537 2688
mbed_official 376:cb4d9db17537 2689 /******************** Bits definition for RTC_WPR register ******************/
mbed_official 376:cb4d9db17537 2690 #define RTC_WPR_KEY ((uint32_t)0x000000FF) /*!< */
mbed_official 376:cb4d9db17537 2691
mbed_official 376:cb4d9db17537 2692 /******************** Bits definition for RTC_SSR register ******************/
mbed_official 376:cb4d9db17537 2693 #define RTC_SSR_SS ((uint32_t)0x0000FFFF) /*!< */
mbed_official 376:cb4d9db17537 2694
mbed_official 376:cb4d9db17537 2695 /******************** Bits definition for RTC_SHIFTR register ***************/
mbed_official 376:cb4d9db17537 2696 #define RTC_SHIFTR_SUBFS ((uint32_t)0x00007FFF) /*!< */
mbed_official 376:cb4d9db17537 2697 #define RTC_SHIFTR_ADD1S ((uint32_t)0x80000000) /*!< */
mbed_official 376:cb4d9db17537 2698
mbed_official 376:cb4d9db17537 2699 /******************** Bits definition for RTC_TSTR register *****************/
mbed_official 376:cb4d9db17537 2700 #define RTC_TSTR_PM ((uint32_t)0x00400000) /*!< */
mbed_official 376:cb4d9db17537 2701 #define RTC_TSTR_HT ((uint32_t)0x00300000) /*!< */
mbed_official 376:cb4d9db17537 2702 #define RTC_TSTR_HT_0 ((uint32_t)0x00100000) /*!< */
mbed_official 376:cb4d9db17537 2703 #define RTC_TSTR_HT_1 ((uint32_t)0x00200000) /*!< */
mbed_official 376:cb4d9db17537 2704 #define RTC_TSTR_HU ((uint32_t)0x000F0000) /*!< */
mbed_official 376:cb4d9db17537 2705 #define RTC_TSTR_HU_0 ((uint32_t)0x00010000) /*!< */
mbed_official 376:cb4d9db17537 2706 #define RTC_TSTR_HU_1 ((uint32_t)0x00020000) /*!< */
mbed_official 376:cb4d9db17537 2707 #define RTC_TSTR_HU_2 ((uint32_t)0x00040000) /*!< */
mbed_official 376:cb4d9db17537 2708 #define RTC_TSTR_HU_3 ((uint32_t)0x00080000) /*!< */
mbed_official 376:cb4d9db17537 2709 #define RTC_TSTR_MNT ((uint32_t)0x00007000) /*!< */
mbed_official 376:cb4d9db17537 2710 #define RTC_TSTR_MNT_0 ((uint32_t)0x00001000) /*!< */
mbed_official 376:cb4d9db17537 2711 #define RTC_TSTR_MNT_1 ((uint32_t)0x00002000) /*!< */
mbed_official 376:cb4d9db17537 2712 #define RTC_TSTR_MNT_2 ((uint32_t)0x00004000) /*!< */
mbed_official 376:cb4d9db17537 2713 #define RTC_TSTR_MNU ((uint32_t)0x00000F00) /*!< */
mbed_official 376:cb4d9db17537 2714 #define RTC_TSTR_MNU_0 ((uint32_t)0x00000100) /*!< */
mbed_official 376:cb4d9db17537 2715 #define RTC_TSTR_MNU_1 ((uint32_t)0x00000200) /*!< */
mbed_official 376:cb4d9db17537 2716 #define RTC_TSTR_MNU_2 ((uint32_t)0x00000400) /*!< */
mbed_official 376:cb4d9db17537 2717 #define RTC_TSTR_MNU_3 ((uint32_t)0x00000800) /*!< */
mbed_official 376:cb4d9db17537 2718 #define RTC_TSTR_ST ((uint32_t)0x00000070) /*!< */
mbed_official 376:cb4d9db17537 2719 #define RTC_TSTR_ST_0 ((uint32_t)0x00000010) /*!< */
mbed_official 376:cb4d9db17537 2720 #define RTC_TSTR_ST_1 ((uint32_t)0x00000020) /*!< */
mbed_official 376:cb4d9db17537 2721 #define RTC_TSTR_ST_2 ((uint32_t)0x00000040) /*!< */
mbed_official 376:cb4d9db17537 2722 #define RTC_TSTR_SU ((uint32_t)0x0000000F) /*!< */
mbed_official 376:cb4d9db17537 2723 #define RTC_TSTR_SU_0 ((uint32_t)0x00000001) /*!< */
mbed_official 376:cb4d9db17537 2724 #define RTC_TSTR_SU_1 ((uint32_t)0x00000002) /*!< */
mbed_official 376:cb4d9db17537 2725 #define RTC_TSTR_SU_2 ((uint32_t)0x00000004) /*!< */
mbed_official 376:cb4d9db17537 2726 #define RTC_TSTR_SU_3 ((uint32_t)0x00000008) /*!< */
mbed_official 376:cb4d9db17537 2727
mbed_official 376:cb4d9db17537 2728 /******************** Bits definition for RTC_TSDR register *****************/
mbed_official 376:cb4d9db17537 2729 #define RTC_TSDR_WDU ((uint32_t)0x0000E000) /*!< */
mbed_official 376:cb4d9db17537 2730 #define RTC_TSDR_WDU_0 ((uint32_t)0x00002000) /*!< */
mbed_official 376:cb4d9db17537 2731 #define RTC_TSDR_WDU_1 ((uint32_t)0x00004000) /*!< */
mbed_official 376:cb4d9db17537 2732 #define RTC_TSDR_WDU_2 ((uint32_t)0x00008000) /*!< */
mbed_official 376:cb4d9db17537 2733 #define RTC_TSDR_MT ((uint32_t)0x00001000) /*!< */
mbed_official 376:cb4d9db17537 2734 #define RTC_TSDR_MU ((uint32_t)0x00000F00) /*!< */
mbed_official 376:cb4d9db17537 2735 #define RTC_TSDR_MU_0 ((uint32_t)0x00000100) /*!< */
mbed_official 376:cb4d9db17537 2736 #define RTC_TSDR_MU_1 ((uint32_t)0x00000200) /*!< */
mbed_official 376:cb4d9db17537 2737 #define RTC_TSDR_MU_2 ((uint32_t)0x00000400) /*!< */
mbed_official 376:cb4d9db17537 2738 #define RTC_TSDR_MU_3 ((uint32_t)0x00000800) /*!< */
mbed_official 376:cb4d9db17537 2739 #define RTC_TSDR_DT ((uint32_t)0x00000030) /*!< */
mbed_official 376:cb4d9db17537 2740 #define RTC_TSDR_DT_0 ((uint32_t)0x00000010) /*!< */
mbed_official 376:cb4d9db17537 2741 #define RTC_TSDR_DT_1 ((uint32_t)0x00000020) /*!< */
mbed_official 376:cb4d9db17537 2742 #define RTC_TSDR_DU ((uint32_t)0x0000000F) /*!< */
mbed_official 376:cb4d9db17537 2743 #define RTC_TSDR_DU_0 ((uint32_t)0x00000001) /*!< */
mbed_official 376:cb4d9db17537 2744 #define RTC_TSDR_DU_1 ((uint32_t)0x00000002) /*!< */
mbed_official 376:cb4d9db17537 2745 #define RTC_TSDR_DU_2 ((uint32_t)0x00000004) /*!< */
mbed_official 376:cb4d9db17537 2746 #define RTC_TSDR_DU_3 ((uint32_t)0x00000008) /*!< */
mbed_official 376:cb4d9db17537 2747
mbed_official 376:cb4d9db17537 2748 /******************** Bits definition for RTC_TSSSR register ****************/
mbed_official 376:cb4d9db17537 2749 #define RTC_TSSSR_SS ((uint32_t)0x0000FFFF)
mbed_official 376:cb4d9db17537 2750
mbed_official 376:cb4d9db17537 2751 /******************** Bits definition for RTC_CAL register *****************/
mbed_official 376:cb4d9db17537 2752 #define RTC_CAL_CALP ((uint32_t)0x00008000) /*!< */
mbed_official 376:cb4d9db17537 2753 #define RTC_CAL_CALW8 ((uint32_t)0x00004000) /*!< */
mbed_official 376:cb4d9db17537 2754 #define RTC_CAL_CALW16 ((uint32_t)0x00002000) /*!< */
mbed_official 376:cb4d9db17537 2755 #define RTC_CAL_CALM ((uint32_t)0x000001FF) /*!< */
mbed_official 376:cb4d9db17537 2756 #define RTC_CAL_CALM_0 ((uint32_t)0x00000001) /*!< */
mbed_official 376:cb4d9db17537 2757 #define RTC_CAL_CALM_1 ((uint32_t)0x00000002) /*!< */
mbed_official 376:cb4d9db17537 2758 #define RTC_CAL_CALM_2 ((uint32_t)0x00000004) /*!< */
mbed_official 376:cb4d9db17537 2759 #define RTC_CAL_CALM_3 ((uint32_t)0x00000008) /*!< */
mbed_official 376:cb4d9db17537 2760 #define RTC_CAL_CALM_4 ((uint32_t)0x00000010) /*!< */
mbed_official 376:cb4d9db17537 2761 #define RTC_CAL_CALM_5 ((uint32_t)0x00000020) /*!< */
mbed_official 376:cb4d9db17537 2762 #define RTC_CAL_CALM_6 ((uint32_t)0x00000040) /*!< */
mbed_official 376:cb4d9db17537 2763 #define RTC_CAL_CALM_7 ((uint32_t)0x00000080) /*!< */
mbed_official 376:cb4d9db17537 2764 #define RTC_CAL_CALM_8 ((uint32_t)0x00000100) /*!< */
mbed_official 376:cb4d9db17537 2765
mbed_official 376:cb4d9db17537 2766 /******************** Bits definition for RTC_TAMPCR register ****************/
mbed_official 376:cb4d9db17537 2767 #define RTC_TAMPCR_TAMP2MF ((uint32_t)0x00200000) /*!< */
mbed_official 376:cb4d9db17537 2768 #define RTC_TAMPCR_TAMP2NOERASE ((uint32_t)0x00100000) /*!< */
mbed_official 376:cb4d9db17537 2769 #define RTC_TAMPCR_TAMP2IE ((uint32_t)0x00080000) /*!< */
mbed_official 376:cb4d9db17537 2770 #define RTC_TAMPCR_TAMP1MF ((uint32_t)0x00040000) /*!< */
mbed_official 376:cb4d9db17537 2771 #define RTC_TAMPCR_TAMP1NOERASE ((uint32_t)0x00020000) /*!< */
mbed_official 376:cb4d9db17537 2772 #define RTC_TAMPCR_TAMP1IE ((uint32_t)0x00010000) /*!< */
mbed_official 376:cb4d9db17537 2773 #define RTC_TAMPCR_TAMPPUDIS ((uint32_t)0x00008000) /*!< */
mbed_official 376:cb4d9db17537 2774 #define RTC_TAMPCR_TAMPPRCH ((uint32_t)0x00006000) /*!< */
mbed_official 376:cb4d9db17537 2775 #define RTC_TAMPCR_TAMPPRCH_0 ((uint32_t)0x00002000) /*!< */
mbed_official 376:cb4d9db17537 2776 #define RTC_TAMPCR_TAMPPRCH_1 ((uint32_t)0x00004000) /*!< */
mbed_official 376:cb4d9db17537 2777 #define RTC_TAMPCR_TAMPFLT ((uint32_t)0x00001800) /*!< */
mbed_official 376:cb4d9db17537 2778 #define RTC_TAMPCR_TAMPFLT_0 ((uint32_t)0x00000800) /*!< */
mbed_official 376:cb4d9db17537 2779 #define RTC_TAMPCR_TAMPFLT_1 ((uint32_t)0x00001000) /*!< */
mbed_official 376:cb4d9db17537 2780 #define RTC_TAMPCR_TAMPFREQ ((uint32_t)0x00000700) /*!< */
mbed_official 376:cb4d9db17537 2781 #define RTC_TAMPCR_TAMPFREQ_0 ((uint32_t)0x00000100) /*!< */
mbed_official 376:cb4d9db17537 2782 #define RTC_TAMPCR_TAMPFREQ_1 ((uint32_t)0x00000200) /*!< */
mbed_official 376:cb4d9db17537 2783 #define RTC_TAMPCR_TAMPFREQ_2 ((uint32_t)0x00000400) /*!< */
mbed_official 376:cb4d9db17537 2784 #define RTC_TAMPCR_TAMPTS ((uint32_t)0x00000080) /*!< */
mbed_official 376:cb4d9db17537 2785 #define RTC_TAMPCR_TAMP2TRG ((uint32_t)0x00000010) /*!< */
mbed_official 376:cb4d9db17537 2786 #define RTC_TAMPCR_TAMP2E ((uint32_t)0x00000008) /*!< */
mbed_official 376:cb4d9db17537 2787 #define RTC_TAMPCR_TAMPIE ((uint32_t)0x00000004) /*!< */
mbed_official 376:cb4d9db17537 2788 #define RTC_TAMPCR_TAMP1TRG ((uint32_t)0x00000002) /*!< */
mbed_official 376:cb4d9db17537 2789 #define RTC_TAMPCR_TAMP1E ((uint32_t)0x00000001) /*!< */
mbed_official 376:cb4d9db17537 2790
mbed_official 376:cb4d9db17537 2791 /******************** Bits definition for RTC_ALRMASSR register *************/
mbed_official 376:cb4d9db17537 2792 #define RTC_ALRMASSR_MASKSS ((uint32_t)0x0F000000)
mbed_official 376:cb4d9db17537 2793 #define RTC_ALRMASSR_MASKSS_0 ((uint32_t)0x01000000)
mbed_official 376:cb4d9db17537 2794 #define RTC_ALRMASSR_MASKSS_1 ((uint32_t)0x02000000)
mbed_official 376:cb4d9db17537 2795 #define RTC_ALRMASSR_MASKSS_2 ((uint32_t)0x04000000)
mbed_official 376:cb4d9db17537 2796 #define RTC_ALRMASSR_MASKSS_3 ((uint32_t)0x08000000)
mbed_official 376:cb4d9db17537 2797 #define RTC_ALRMASSR_SS ((uint32_t)0x00007FFF)
mbed_official 376:cb4d9db17537 2798
mbed_official 376:cb4d9db17537 2799 /******************** Bits definition for RTC_ALRMBSSR register *************/
mbed_official 376:cb4d9db17537 2800 #define RTC_ALRMBSSR_MASKSS ((uint32_t)0x0F000000)
mbed_official 376:cb4d9db17537 2801 #define RTC_ALRMBSSR_MASKSS_0 ((uint32_t)0x01000000)
mbed_official 376:cb4d9db17537 2802 #define RTC_ALRMBSSR_MASKSS_1 ((uint32_t)0x02000000)
mbed_official 376:cb4d9db17537 2803 #define RTC_ALRMBSSR_MASKSS_2 ((uint32_t)0x04000000)
mbed_official 376:cb4d9db17537 2804 #define RTC_ALRMBSSR_MASKSS_3 ((uint32_t)0x08000000)
mbed_official 376:cb4d9db17537 2805 #define RTC_ALRMBSSR_SS ((uint32_t)0x00007FFF)
mbed_official 376:cb4d9db17537 2806
mbed_official 376:cb4d9db17537 2807 /******************** Bits definition for RTC_OR register ****************/
mbed_official 376:cb4d9db17537 2808 #define RTC_OR_RTC_OUT_RMP ((uint32_t)0x00000002) /*!< */
mbed_official 376:cb4d9db17537 2809 #define RTC_OR_ALARMOUTTYPE ((uint32_t)0x00000001) /*!< */
mbed_official 376:cb4d9db17537 2810
mbed_official 376:cb4d9db17537 2811 /******************** Bits definition for RTC_BKP0R register ****************/
mbed_official 376:cb4d9db17537 2812 #define RTC_BKP0R ((uint32_t)0xFFFFFFFF) /*!< */
mbed_official 376:cb4d9db17537 2813
mbed_official 376:cb4d9db17537 2814 /******************** Bits definition for RTC_BKP1R register ****************/
mbed_official 376:cb4d9db17537 2815 #define RTC_BKP1R ((uint32_t)0xFFFFFFFF) /*!< */
mbed_official 376:cb4d9db17537 2816
mbed_official 376:cb4d9db17537 2817 /******************** Bits definition for RTC_BKP2R register ****************/
mbed_official 376:cb4d9db17537 2818 #define RTC_BKP2R ((uint32_t)0xFFFFFFFF) /*!< */
mbed_official 376:cb4d9db17537 2819
mbed_official 376:cb4d9db17537 2820 /******************** Bits definition for RTC_BKP3R register ****************/
mbed_official 376:cb4d9db17537 2821 #define RTC_BKP3R ((uint32_t)0xFFFFFFFF) /*!< */
mbed_official 376:cb4d9db17537 2822
mbed_official 376:cb4d9db17537 2823 /******************** Bits definition for RTC_BKP4R register ****************/
mbed_official 376:cb4d9db17537 2824 #define RTC_BKP4R ((uint32_t)0xFFFFFFFF) /*!< */
mbed_official 376:cb4d9db17537 2825
mbed_official 376:cb4d9db17537 2826 /******************************************************************************/
mbed_official 376:cb4d9db17537 2827 /* */
mbed_official 376:cb4d9db17537 2828 /* Serial Peripheral Interface (SPI) */
mbed_official 376:cb4d9db17537 2829 /* */
mbed_official 376:cb4d9db17537 2830 /******************************************************************************/
mbed_official 376:cb4d9db17537 2831 /******************* Bit definition for SPI_CR1 register ********************/
mbed_official 376:cb4d9db17537 2832 #define SPI_CR1_CPHA ((uint32_t)0x00000001) /*!< Clock Phase */
mbed_official 376:cb4d9db17537 2833 #define SPI_CR1_CPOL ((uint32_t)0x00000002) /*!< Clock Polarity */
mbed_official 376:cb4d9db17537 2834 #define SPI_CR1_MSTR ((uint32_t)0x00000004) /*!< Master Selection */
mbed_official 376:cb4d9db17537 2835 #define SPI_CR1_BR ((uint32_t)0x00000038) /*!< BR[2:0] bits (Baud Rate Control) */
mbed_official 376:cb4d9db17537 2836 #define SPI_CR1_BR_0 ((uint32_t)0x00000008) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 2837 #define SPI_CR1_BR_1 ((uint32_t)0x00000010) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 2838 #define SPI_CR1_BR_2 ((uint32_t)0x00000020) /*!< Bit 2 */
mbed_official 376:cb4d9db17537 2839 #define SPI_CR1_SPE ((uint32_t)0x00000040) /*!< SPI Enable */
mbed_official 376:cb4d9db17537 2840 #define SPI_CR1_LSBFIRST ((uint32_t)0x00000080) /*!< Frame Format */
mbed_official 376:cb4d9db17537 2841 #define SPI_CR1_SSI ((uint32_t)0x00000100) /*!< Internal slave select */
mbed_official 376:cb4d9db17537 2842 #define SPI_CR1_SSM ((uint32_t)0x00000200) /*!< Software slave management */
mbed_official 376:cb4d9db17537 2843 #define SPI_CR1_RXONLY ((uint32_t)0x00000400) /*!< Receive only */
mbed_official 376:cb4d9db17537 2844 #define SPI_CR1_DFF ((uint32_t)0x00000800) /*!< Data Frame Format */
mbed_official 376:cb4d9db17537 2845 #define SPI_CR1_CRCNEXT ((uint32_t)0x00001000) /*!< Transmit CRC next */
mbed_official 376:cb4d9db17537 2846 #define SPI_CR1_CRCEN ((uint32_t)0x00002000) /*!< Hardware CRC calculation enable */
mbed_official 376:cb4d9db17537 2847 #define SPI_CR1_BIDIOE ((uint32_t)0x00004000) /*!< Output enable in bidirectional mode */
mbed_official 376:cb4d9db17537 2848 #define SPI_CR1_BIDIMODE ((uint32_t)0x00008000) /*!< Bidirectional data mode enable */
mbed_official 376:cb4d9db17537 2849
mbed_official 376:cb4d9db17537 2850 /******************* Bit definition for SPI_CR2 register ********************/
mbed_official 376:cb4d9db17537 2851 #define SPI_CR2_RXDMAEN ((uint32_t)0x00000001) /*!< Rx Buffer DMA Enable */
mbed_official 376:cb4d9db17537 2852 #define SPI_CR2_TXDMAEN ((uint32_t)0x00000002) /*!< Tx Buffer DMA Enable */
mbed_official 376:cb4d9db17537 2853 #define SPI_CR2_SSOE ((uint32_t)0x00000004) /*!< SS Output Enable */
mbed_official 376:cb4d9db17537 2854 #define SPI_CR2_FRF ((uint32_t)0x00000010) /*!< Frame Format Enable */
mbed_official 376:cb4d9db17537 2855 #define SPI_CR2_ERRIE ((uint32_t)0x00000020) /*!< Error Interrupt Enable */
mbed_official 376:cb4d9db17537 2856 #define SPI_CR2_RXNEIE ((uint32_t)0x00000040) /*!< RX buffer Not Empty Interrupt Enable */
mbed_official 376:cb4d9db17537 2857 #define SPI_CR2_TXEIE ((uint32_t)0x00000080) /*!< Tx buffer Empty Interrupt Enable */
mbed_official 376:cb4d9db17537 2858
mbed_official 376:cb4d9db17537 2859 /******************** Bit definition for SPI_SR register ********************/
mbed_official 376:cb4d9db17537 2860 #define SPI_SR_RXNE ((uint32_t)0x00000001) /*!< Receive buffer Not Empty */
mbed_official 376:cb4d9db17537 2861 #define SPI_SR_TXE ((uint32_t)0x00000002) /*!< Transmit buffer Empty */
mbed_official 376:cb4d9db17537 2862 #define SPI_SR_CHSIDE ((uint32_t)0x00000004) /*!< Channel side */
mbed_official 376:cb4d9db17537 2863 #define SPI_SR_UDR ((uint32_t)0x00000008) /*!< Underrun flag */
mbed_official 376:cb4d9db17537 2864 #define SPI_SR_CRCERR ((uint32_t)0x00000010) /*!< CRC Error flag */
mbed_official 376:cb4d9db17537 2865 #define SPI_SR_MODF ((uint32_t)0x00000020) /*!< Mode fault */
mbed_official 376:cb4d9db17537 2866 #define SPI_SR_OVR ((uint32_t)0x00000040) /*!< Overrun flag */
mbed_official 376:cb4d9db17537 2867 #define SPI_SR_BSY ((uint32_t)0x00000080) /*!< Busy flag */
mbed_official 376:cb4d9db17537 2868 #define SPI_SR_FRE ((uint32_t)0x00000100) /*!< TI frame format error */
mbed_official 376:cb4d9db17537 2869
mbed_official 376:cb4d9db17537 2870 /******************** Bit definition for SPI_DR register ********************/
mbed_official 376:cb4d9db17537 2871 #define SPI_DR_DR ((uint32_t)0x0000FFFF) /*!< Data Register */
mbed_official 376:cb4d9db17537 2872
mbed_official 376:cb4d9db17537 2873 /******************* Bit definition for SPI_CRCPR register ******************/
mbed_official 376:cb4d9db17537 2874 #define SPI_CRCPR_CRCPOLY ((uint32_t)0x0000FFFF) /*!< CRC polynomial register */
mbed_official 376:cb4d9db17537 2875
mbed_official 376:cb4d9db17537 2876 /****************** Bit definition for SPI_RXCRCR register ******************/
mbed_official 376:cb4d9db17537 2877 #define SPI_RXCRCR_RXCRC ((uint32_t)0x0000FFFF) /*!< Rx CRC Register */
mbed_official 376:cb4d9db17537 2878
mbed_official 376:cb4d9db17537 2879 /****************** Bit definition for SPI_TXCRCR register ******************/
mbed_official 376:cb4d9db17537 2880 #define SPI_TXCRCR_TXCRC ((uint32_t)0x0000FFFF) /*!< Tx CRC Register */
mbed_official 376:cb4d9db17537 2881
mbed_official 376:cb4d9db17537 2882 /****************** Bit definition for SPI_I2SCFGR register *****************/
mbed_official 376:cb4d9db17537 2883 #define SPI_I2SCFGR_CHLEN ((uint32_t)0x00000001) /*!<Channel length (number of bits per audio channel) */
mbed_official 376:cb4d9db17537 2884 #define SPI_I2SCFGR_DATLEN ((uint32_t)0x00000006) /*!<DATLEN[1:0] bits (Data length to be transferred) */
mbed_official 376:cb4d9db17537 2885 #define SPI_I2SCFGR_DATLEN_0 ((uint32_t)0x00000002) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 2886 #define SPI_I2SCFGR_DATLEN_1 ((uint32_t)0x00000004) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 2887 #define SPI_I2SCFGR_CKPOL ((uint32_t)0x00000008) /*!<steady state clock polarity */
mbed_official 376:cb4d9db17537 2888 #define SPI_I2SCFGR_I2SSTD ((uint32_t)0x00000030) /*!<I2SSTD[1:0] bits (I2S standard selection) */
mbed_official 376:cb4d9db17537 2889 #define SPI_I2SCFGR_I2SSTD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 2890 #define SPI_I2SCFGR_I2SSTD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 2891 #define SPI_I2SCFGR_PCMSYNC ((uint32_t)0x00000080) /*!<PCM frame synchronization */
mbed_official 376:cb4d9db17537 2892 #define SPI_I2SCFGR_I2SCFG ((uint32_t)0x00000300) /*!<I2SCFG[1:0] bits (I2S configuration mode) */
mbed_official 376:cb4d9db17537 2893 #define SPI_I2SCFGR_I2SCFG_0 ((uint32_t)0x00000100) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 2894 #define SPI_I2SCFGR_I2SCFG_1 ((uint32_t)0x00000200) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 2895 #define SPI_I2SCFGR_I2SE ((uint32_t)0x00000400) /*!<I2S Enable */
mbed_official 376:cb4d9db17537 2896 #define SPI_I2SCFGR_I2SMOD ((uint32_t)0x00000800) /*!<I2S mode selection */
mbed_official 376:cb4d9db17537 2897
mbed_official 376:cb4d9db17537 2898 /****************** Bit definition for SPI_I2SPR register *******************/
mbed_official 376:cb4d9db17537 2899 #define SPI_I2SPR_I2SDIV ((uint32_t)0x000000FF) /*!<I2S Linear prescaler */
mbed_official 376:cb4d9db17537 2900 #define SPI_I2SPR_ODD ((uint32_t)0x00000100) /*!<Odd factor for the prescaler */
mbed_official 376:cb4d9db17537 2901 #define SPI_I2SPR_MCKOE ((uint32_t)0x00000200) /*!<Master Clock Output Enable */
mbed_official 376:cb4d9db17537 2902
mbed_official 376:cb4d9db17537 2903 /******************************************************************************/
mbed_official 376:cb4d9db17537 2904 /* */
mbed_official 376:cb4d9db17537 2905 /* System Configuration (SYSCFG) */
mbed_official 376:cb4d9db17537 2906 /* */
mbed_official 376:cb4d9db17537 2907 /******************************************************************************/
mbed_official 376:cb4d9db17537 2908 /***************** Bit definition for SYSCFG_CFGR1 register ****************/
mbed_official 376:cb4d9db17537 2909 #define SYSCFG_CFGR1_MEM_MODE ((uint32_t)0x00000003) /*!< SYSCFG_Memory Remap Config */
mbed_official 376:cb4d9db17537 2910 #define SYSCFG_CFGR1_MEM_MODE_0 ((uint32_t)0x00000001) /*!< SYSCFG_Memory Remap Config Bit 0 */
mbed_official 376:cb4d9db17537 2911 #define SYSCFG_CFGR1_MEM_MODE_1 ((uint32_t)0x00000002) /*!< SYSCFG_Memory Remap Config Bit 1 */
mbed_official 376:cb4d9db17537 2912 #define SYSCFG_CFGR1_BOOT_MODE ((uint32_t)0x00000300) /*!< SYSCFG_Boot mode Config */
mbed_official 376:cb4d9db17537 2913 #define SYSCFG_CFGR1_BOOT_MOD_0 ((uint32_t)0x00000100) /*!< SYSCFG_Boot mode Config Bit 0 */
mbed_official 376:cb4d9db17537 2914 #define SYSCFG_CFGR1_BOOT_MODE_1 ((uint32_t)0x00000200) /*!< SYSCFG_Boot mode Config Bit 1 */
mbed_official 376:cb4d9db17537 2915
mbed_official 376:cb4d9db17537 2916 /***************** Bit definition for SYSCFG_CFGR2 register ****************/
mbed_official 376:cb4d9db17537 2917 #define SYSCFG_CFGR2_FWDISEN ((uint32_t)0x00000001) /*!< Firewall disable bit */
mbed_official 376:cb4d9db17537 2918 #define SYSCFG_CFGR2_CAPA ((uint32_t)0x0000000E) /*!< Connection of internal Vlcd rail to external capacitors */
mbed_official 376:cb4d9db17537 2919 #define SYSCFG_CFGR2_CAPA_0 ((uint32_t)0x00000002)
mbed_official 376:cb4d9db17537 2920 #define SYSCFG_CFGR2_CAPA_1 ((uint32_t)0x00000004)
mbed_official 376:cb4d9db17537 2921 #define SYSCFG_CFGR2_CAPA_2 ((uint32_t)0x00000008)
mbed_official 376:cb4d9db17537 2922 #define SYSCFG_CFGR2_I2C_PB6_FMP ((uint32_t)0x00000100) /*!< I2C PB6 Fast mode plus */
mbed_official 376:cb4d9db17537 2923 #define SYSCFG_CFGR2_I2C_PB7_FMP ((uint32_t)0x00000200) /*!< I2C PB7 Fast mode plus */
mbed_official 376:cb4d9db17537 2924 #define SYSCFG_CFGR2_I2C_PB8_FMP ((uint32_t)0x00000400) /*!< I2C PB8 Fast mode plus */
mbed_official 376:cb4d9db17537 2925 #define SYSCFG_CFGR2_I2C_PB9_FMP ((uint32_t)0x00000800) /*!< I2C PB9 Fast mode plus */
mbed_official 376:cb4d9db17537 2926 #define SYSCFG_CFGR2_I2C1_FMP ((uint32_t)0x00001000) /*!< I2C1 Fast mode plus */
mbed_official 376:cb4d9db17537 2927 #define SYSCFG_CFGR2_I2C2_FMP ((uint32_t)0x00002000) /*!< I2C2 Fast mode plus */
mbed_official 376:cb4d9db17537 2928
mbed_official 376:cb4d9db17537 2929 /***************** Bit definition for SYSCFG_EXTICR1 register ***************/
mbed_official 376:cb4d9db17537 2930 #define SYSCFG_EXTICR1_EXTI0 ((uint32_t)0x0000000F) /*!< EXTI 0 configuration */
mbed_official 376:cb4d9db17537 2931 #define SYSCFG_EXTICR1_EXTI1 ((uint32_t)0x000000F0) /*!< EXTI 1 configuration */
mbed_official 376:cb4d9db17537 2932 #define SYSCFG_EXTICR1_EXTI2 ((uint32_t)0x00000F00) /*!< EXTI 2 configuration */
mbed_official 376:cb4d9db17537 2933 #define SYSCFG_EXTICR1_EXTI3 ((uint32_t)0x0000F000) /*!< EXTI 3 configuration */
mbed_official 376:cb4d9db17537 2934
mbed_official 376:cb4d9db17537 2935 /**
mbed_official 376:cb4d9db17537 2936 * @brief EXTI0 configuration
mbed_official 376:cb4d9db17537 2937 */
mbed_official 376:cb4d9db17537 2938 #define SYSCFG_EXTICR1_EXTI0_PA ((uint32_t)0x00000000) /*!< PA[0] pin */
mbed_official 376:cb4d9db17537 2939 #define SYSCFG_EXTICR1_EXTI0_PB ((uint32_t)0x00000001) /*!< PB[0] pin */
mbed_official 376:cb4d9db17537 2940 #define SYSCFG_EXTICR1_EXTI0_PC ((uint32_t)0x00000002) /*!< PC[0] pin */
mbed_official 376:cb4d9db17537 2941 #define SYSCFG_EXTICR1_EXTI0_PH ((uint32_t)0x00000005) /*!< PH[0] pin */
mbed_official 376:cb4d9db17537 2942
mbed_official 376:cb4d9db17537 2943 /**
mbed_official 376:cb4d9db17537 2944 * @brief EXTI1 configuration
mbed_official 376:cb4d9db17537 2945 */
mbed_official 376:cb4d9db17537 2946 #define SYSCFG_EXTICR1_EXTI1_PA ((uint32_t)0x00000000) /*!< PA[1] pin */
mbed_official 376:cb4d9db17537 2947 #define SYSCFG_EXTICR1_EXTI1_PB ((uint32_t)0x00000010) /*!< PB[1] pin */
mbed_official 376:cb4d9db17537 2948 #define SYSCFG_EXTICR1_EXTI1_PC ((uint32_t)0x00000020) /*!< PC[1] pin */
mbed_official 376:cb4d9db17537 2949 #define SYSCFG_EXTICR1_EXTI1_PH ((uint32_t)0x00000050) /*!< PH[1] pin */
mbed_official 376:cb4d9db17537 2950
mbed_official 376:cb4d9db17537 2951 /**
mbed_official 376:cb4d9db17537 2952 * @brief EXTI2 configuration
mbed_official 376:cb4d9db17537 2953 */
mbed_official 376:cb4d9db17537 2954 #define SYSCFG_EXTICR1_EXTI2_PA ((uint32_t)0x00000000) /*!< PA[2] pin */
mbed_official 376:cb4d9db17537 2955 #define SYSCFG_EXTICR1_EXTI2_PB ((uint32_t)0x00000100) /*!< PB[2] pin */
mbed_official 376:cb4d9db17537 2956 #define SYSCFG_EXTICR1_EXTI2_PC ((uint32_t)0x00000200) /*!< PC[2] pin */
mbed_official 376:cb4d9db17537 2957 #define SYSCFG_EXTICR1_EXTI2_PD ((uint32_t)0x00000300) /*!< PD[2] pin */
mbed_official 376:cb4d9db17537 2958
mbed_official 376:cb4d9db17537 2959 /**
mbed_official 376:cb4d9db17537 2960 * @brief EXTI3 configuration
mbed_official 376:cb4d9db17537 2961 */
mbed_official 376:cb4d9db17537 2962 #define SYSCFG_EXTICR1_EXTI3_PA ((uint32_t)0x00000000) /*!< PA[3] pin */
mbed_official 376:cb4d9db17537 2963 #define SYSCFG_EXTICR1_EXTI3_PB ((uint32_t)0x00001000) /*!< PB[3] pin */
mbed_official 376:cb4d9db17537 2964 #define SYSCFG_EXTICR1_EXTI3_PC ((uint32_t)0x00002000) /*!< PC[3] pin */
mbed_official 376:cb4d9db17537 2965
mbed_official 376:cb4d9db17537 2966 /***************** Bit definition for SYSCFG_EXTICR2 register *****************/
mbed_official 376:cb4d9db17537 2967 #define SYSCFG_EXTICR2_EXTI4 ((uint32_t)0x0000000F) /*!< EXTI 4 configuration */
mbed_official 376:cb4d9db17537 2968 #define SYSCFG_EXTICR2_EXTI5 ((uint32_t)0x000000F0) /*!< EXTI 5 configuration */
mbed_official 376:cb4d9db17537 2969 #define SYSCFG_EXTICR2_EXTI6 ((uint32_t)0x00000F00) /*!< EXTI 6 configuration */
mbed_official 376:cb4d9db17537 2970 #define SYSCFG_EXTICR2_EXTI7 ((uint32_t)0x0000F000) /*!< EXTI 7 configuration */
mbed_official 376:cb4d9db17537 2971
mbed_official 376:cb4d9db17537 2972 /**
mbed_official 376:cb4d9db17537 2973 * @brief EXTI4 configuration
mbed_official 376:cb4d9db17537 2974 */
mbed_official 376:cb4d9db17537 2975 #define SYSCFG_EXTICR2_EXTI4_PA ((uint32_t)0x00000000) /*!< PA[4] pin */
mbed_official 376:cb4d9db17537 2976 #define SYSCFG_EXTICR2_EXTI4_PB ((uint32_t)0x00000001) /*!< PB[4] pin */
mbed_official 376:cb4d9db17537 2977 #define SYSCFG_EXTICR2_EXTI4_PC ((uint32_t)0x00000002) /*!< PC[4] pin */
mbed_official 376:cb4d9db17537 2978
mbed_official 376:cb4d9db17537 2979
mbed_official 376:cb4d9db17537 2980 /**
mbed_official 376:cb4d9db17537 2981 * @brief EXTI5 configuration
mbed_official 376:cb4d9db17537 2982 */
mbed_official 376:cb4d9db17537 2983 #define SYSCFG_EXTICR2_EXTI5_PA ((uint32_t)0x00000000) /*!< PA[5] pin */
mbed_official 376:cb4d9db17537 2984 #define SYSCFG_EXTICR2_EXTI5_PB ((uint32_t)0x00000010) /*!< PB[5] pin */
mbed_official 376:cb4d9db17537 2985 #define SYSCFG_EXTICR2_EXTI5_PC ((uint32_t)0x00000020) /*!< PC[5] pin */
mbed_official 376:cb4d9db17537 2986
mbed_official 376:cb4d9db17537 2987 /**
mbed_official 376:cb4d9db17537 2988 * @brief EXTI6 configuration
mbed_official 376:cb4d9db17537 2989 */
mbed_official 376:cb4d9db17537 2990 #define SYSCFG_EXTICR2_EXTI6_PA ((uint32_t)0x00000000) /*!< PA[6] pin */
mbed_official 376:cb4d9db17537 2991 #define SYSCFG_EXTICR2_EXTI6_PB ((uint32_t)0x00000100) /*!< PB[6] pin */
mbed_official 376:cb4d9db17537 2992 #define SYSCFG_EXTICR2_EXTI6_PC ((uint32_t)0x00000200) /*!< PC[6] pin */
mbed_official 376:cb4d9db17537 2993
mbed_official 376:cb4d9db17537 2994 /**
mbed_official 376:cb4d9db17537 2995 * @brief EXTI7 configuration
mbed_official 376:cb4d9db17537 2996 */
mbed_official 376:cb4d9db17537 2997 #define SYSCFG_EXTICR2_EXTI7_PA ((uint32_t)0x00000000) /*!< PA[7] pin */
mbed_official 376:cb4d9db17537 2998 #define SYSCFG_EXTICR2_EXTI7_PB ((uint32_t)0x00001000) /*!< PB[7] pin */
mbed_official 376:cb4d9db17537 2999 #define SYSCFG_EXTICR2_EXTI7_PC ((uint32_t)0x00002000) /*!< PC[7] pin */
mbed_official 376:cb4d9db17537 3000
mbed_official 376:cb4d9db17537 3001 /***************** Bit definition for SYSCFG_EXTICR3 register *****************/
mbed_official 376:cb4d9db17537 3002 #define SYSCFG_EXTICR3_EXTI8 ((uint32_t)0x0000000F) /*!< EXTI 8 configuration */
mbed_official 376:cb4d9db17537 3003 #define SYSCFG_EXTICR3_EXTI9 ((uint32_t)0x000000F0) /*!< EXTI 9 configuration */
mbed_official 376:cb4d9db17537 3004 #define SYSCFG_EXTICR3_EXTI10 ((uint32_t)0x00000F00) /*!< EXTI 10 configuration */
mbed_official 376:cb4d9db17537 3005 #define SYSCFG_EXTICR3_EXTI11 ((uint32_t)0x0000F000) /*!< EXTI 11 configuration */
mbed_official 376:cb4d9db17537 3006
mbed_official 376:cb4d9db17537 3007 /**
mbed_official 376:cb4d9db17537 3008 * @brief EXTI8 configuration
mbed_official 376:cb4d9db17537 3009 */
mbed_official 376:cb4d9db17537 3010 #define SYSCFG_EXTICR3_EXTI8_PA ((uint32_t)0x00000000) /*!< PA[8] pin */
mbed_official 376:cb4d9db17537 3011 #define SYSCFG_EXTICR3_EXTI8_PB ((uint32_t)0x00000001) /*!< PB[8] pin */
mbed_official 376:cb4d9db17537 3012 #define SYSCFG_EXTICR3_EXTI8_PC ((uint32_t)0x00000002) /*!< PC[8] pin */
mbed_official 376:cb4d9db17537 3013
mbed_official 376:cb4d9db17537 3014 /**
mbed_official 376:cb4d9db17537 3015 * @brief EXTI9 configuration
mbed_official 376:cb4d9db17537 3016 */
mbed_official 376:cb4d9db17537 3017 #define SYSCFG_EXTICR3_EXTI9_PA ((uint32_t)0x00000000) /*!< PA[9] pin */
mbed_official 376:cb4d9db17537 3018 #define SYSCFG_EXTICR3_EXTI9_PB ((uint32_t)0x00000010) /*!< PB[9] pin */
mbed_official 376:cb4d9db17537 3019 #define SYSCFG_EXTICR3_EXTI9_PC ((uint32_t)0x00000020) /*!< PC[9] pin */
mbed_official 376:cb4d9db17537 3020
mbed_official 376:cb4d9db17537 3021 /**
mbed_official 376:cb4d9db17537 3022 * @brief EXTI10 configuration
mbed_official 376:cb4d9db17537 3023 */
mbed_official 376:cb4d9db17537 3024 #define SYSCFG_EXTICR3_EXTI10_PA ((uint32_t)0x00000000) /*!< PA[10] pin */
mbed_official 376:cb4d9db17537 3025 #define SYSCFG_EXTICR3_EXTI10_PB ((uint32_t)0x00000100) /*!< PB[10] pin */
mbed_official 376:cb4d9db17537 3026 #define SYSCFG_EXTICR3_EXTI10_PC ((uint32_t)0x00000200) /*!< PC[10] pin */
mbed_official 376:cb4d9db17537 3027
mbed_official 376:cb4d9db17537 3028 /**
mbed_official 376:cb4d9db17537 3029 * @brief EXTI11 configuration
mbed_official 376:cb4d9db17537 3030 */
mbed_official 376:cb4d9db17537 3031 #define SYSCFG_EXTICR3_EXTI11_PA ((uint32_t)0x00000000) /*!< PA[11] pin */
mbed_official 376:cb4d9db17537 3032 #define SYSCFG_EXTICR3_EXTI11_PB ((uint32_t)0x00001000) /*!< PB[11] pin */
mbed_official 376:cb4d9db17537 3033 #define SYSCFG_EXTICR3_EXTI11_PC ((uint32_t)0x00002000) /*!< PC[11] pin */
mbed_official 376:cb4d9db17537 3034
mbed_official 376:cb4d9db17537 3035 /***************** Bit definition for SYSCFG_EXTICR4 register *****************/
mbed_official 376:cb4d9db17537 3036 #define SYSCFG_EXTICR4_EXTI12 ((uint32_t)0x0000000F) /*!< EXTI 12 configuration */
mbed_official 376:cb4d9db17537 3037 #define SYSCFG_EXTICR4_EXTI13 ((uint32_t)0x000000F0) /*!< EXTI 13 configuration */
mbed_official 376:cb4d9db17537 3038 #define SYSCFG_EXTICR4_EXTI14 ((uint32_t)0x00000F00) /*!< EXTI 14 configuration */
mbed_official 376:cb4d9db17537 3039 #define SYSCFG_EXTICR4_EXTI15 ((uint32_t)0x0000F000) /*!< EXTI 15 configuration */
mbed_official 376:cb4d9db17537 3040
mbed_official 376:cb4d9db17537 3041 /**
mbed_official 376:cb4d9db17537 3042 * @brief EXTI12 configuration
mbed_official 376:cb4d9db17537 3043 */
mbed_official 376:cb4d9db17537 3044 #define SYSCFG_EXTICR4_EXTI12_PA ((uint32_t)0x00000000) /*!< PA[12] pin */
mbed_official 376:cb4d9db17537 3045 #define SYSCFG_EXTICR4_EXTI12_PB ((uint32_t)0x00000001) /*!< PB[12] pin */
mbed_official 376:cb4d9db17537 3046 #define SYSCFG_EXTICR4_EXTI12_PC ((uint32_t)0x00000002) /*!< PC[12] pin */
mbed_official 376:cb4d9db17537 3047
mbed_official 376:cb4d9db17537 3048 /**
mbed_official 376:cb4d9db17537 3049 * @brief EXTI13 configuration
mbed_official 376:cb4d9db17537 3050 */
mbed_official 376:cb4d9db17537 3051 #define SYSCFG_EXTICR4_EXTI13_PA ((uint32_t)0x00000000) /*!< PA[13] pin */
mbed_official 376:cb4d9db17537 3052 #define SYSCFG_EXTICR4_EXTI13_PB ((uint32_t)0x00000010) /*!< PB[13] pin */
mbed_official 376:cb4d9db17537 3053 #define SYSCFG_EXTICR4_EXTI13_PC ((uint32_t)0x00000020) /*!< PC[13] pin */
mbed_official 376:cb4d9db17537 3054
mbed_official 376:cb4d9db17537 3055 /**
mbed_official 376:cb4d9db17537 3056 * @brief EXTI14 configuration
mbed_official 376:cb4d9db17537 3057 */
mbed_official 376:cb4d9db17537 3058 #define SYSCFG_EXTICR4_EXTI14_PA ((uint32_t)0x00000000) /*!< PA[14] pin */
mbed_official 376:cb4d9db17537 3059 #define SYSCFG_EXTICR4_EXTI14_PB ((uint32_t)0x00000100) /*!< PB[14] pin */
mbed_official 376:cb4d9db17537 3060 #define SYSCFG_EXTICR4_EXTI14_PC ((uint32_t)0x00000200) /*!< PC[14] pin */
mbed_official 376:cb4d9db17537 3061
mbed_official 376:cb4d9db17537 3062 /**
mbed_official 376:cb4d9db17537 3063 * @brief EXTI15 configuration
mbed_official 376:cb4d9db17537 3064 */
mbed_official 376:cb4d9db17537 3065 #define SYSCFG_EXTICR4_EXTI15_PA ((uint32_t)0x00000000) /*!< PA[15] pin */
mbed_official 376:cb4d9db17537 3066 #define SYSCFG_EXTICR4_EXTI15_PB ((uint32_t)0x00001000) /*!< PB[15] pin */
mbed_official 376:cb4d9db17537 3067 #define SYSCFG_EXTICR4_EXTI15_PC ((uint32_t)0x00002000) /*!< PC[15] pin */
mbed_official 376:cb4d9db17537 3068
mbed_official 376:cb4d9db17537 3069
mbed_official 376:cb4d9db17537 3070 /***************** Bit definition for SYSCFG_CFGR3 register ****************/
mbed_official 376:cb4d9db17537 3071 #define SYSCFG_CFGR3_EN_VREFINT ((uint32_t)0x00000001) /*!< Vref Enable bit*/
mbed_official 376:cb4d9db17537 3072 #define SYSCFG_CFGR3_VREF_OUT ((uint32_t)0x00000030) /*!< Verf_ADC connection bit */
mbed_official 376:cb4d9db17537 3073 #define SYSCFG_CFGR3_VREF_OUT_0 ((uint32_t)0x00000010) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 3074 #define SYSCFG_CFGR3_VREF_OUT_1 ((uint32_t)0x00000020) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 3075 #define SYSCFG_CFGR3_ENBUF_VREFINT_ADC ((uint32_t)0x00000100) /*!< VREFINT reference for ADC enable bit */
mbed_official 376:cb4d9db17537 3076 #define SYSCFG_CFGR3_ENBUF_SENSOR_ADC ((uint32_t)0x00000200) /*!< Sensor reference for ADC enable bit */
mbed_official 376:cb4d9db17537 3077 #define SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP ((uint32_t)0x00001000) /*!< VREFINT reference for comparator 2 enable bit */
mbed_official 376:cb4d9db17537 3078 #define SYSCFG_CFGR3_ENREF_HSI48 ((uint32_t)0x00002000) /*!< VREFINT reference or 48 MHz RC oscillator enable bit */
mbed_official 376:cb4d9db17537 3079 #define SYSCFG_CFGR3_REF_HSI48_RDYF ((uint32_t)0x04000000) /*!< VREFINT for 48 MHz RC oscillator ready flag */
mbed_official 376:cb4d9db17537 3080 #define SYSCFG_CFGR3_SENSOR_ADC_RDYF ((uint32_t)0x08000000) /*!< Sensor for ADC ready flag */
mbed_official 376:cb4d9db17537 3081 #define SYSCFG_CFGR3_VREFINT_ADC_RDYF ((uint32_t)0x10000000) /*!< VREFINT for ADC ready flag */
mbed_official 376:cb4d9db17537 3082 #define SYSCFG_CFGR3_VREFINT_COMP_RDYF ((uint32_t)0x20000000) /*!< VREFINT for comparator ready flag */
mbed_official 376:cb4d9db17537 3083 #define SYSCFG_CFGR3_VREFINT_RDYF ((uint32_t)0x40000000) /*!< VREFINT ready flag */
mbed_official 376:cb4d9db17537 3084 #define SYSCFG_CFGR3_REF_LOCK ((uint32_t)0x80000000) /*!< CFGR3 lock bit */
mbed_official 376:cb4d9db17537 3085
mbed_official 376:cb4d9db17537 3086 /* Bit names aliases maintained for legacy */
mbed_official 376:cb4d9db17537 3087
mbed_official 376:cb4d9db17537 3088 #define SYSCFG_CFGR3_EN_BGAP SYSCFG_CFGR3_EN_VREFINT
mbed_official 376:cb4d9db17537 3089 #define SYSCFG_CFGR3_ENBUF_BGAP_ADC SYSCFG_CFGR3_ENBUF_VREFINT_ADC
mbed_official 376:cb4d9db17537 3090 #define SYSCFG_CFGR3_ENBUFLP_BGAP_COMP SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP
mbed_official 376:cb4d9db17537 3091 #define SYSCFG_CFGR3_ENREF_RC48MHz SYSCFG_CFGR3_ENREF_HSI48
mbed_official 376:cb4d9db17537 3092 #define SYSCFG_CFGR3_REF_RC48MHz_RDYF SYSCFG_CFGR3_REF_HSI48_RDYF
mbed_official 376:cb4d9db17537 3093 #define SYSCFG_VREFINT_ADC_RDYF SYSCFG_CFGR3_VREFINT_ADC_RDYF
mbed_official 376:cb4d9db17537 3094
mbed_official 376:cb4d9db17537 3095 /******************************************************************************/
mbed_official 376:cb4d9db17537 3096 /* */
mbed_official 376:cb4d9db17537 3097 /* Timers (TIM) */
mbed_official 376:cb4d9db17537 3098 /* */
mbed_official 376:cb4d9db17537 3099 /******************************************************************************/
mbed_official 376:cb4d9db17537 3100 /******************* Bit definition for TIM_CR1 register ********************/
mbed_official 376:cb4d9db17537 3101 #define TIM_CR1_CEN ((uint32_t)0x00000001) /*!<Counter enable */
mbed_official 376:cb4d9db17537 3102 #define TIM_CR1_UDIS ((uint32_t)0x00000002) /*!<Update disable */
mbed_official 376:cb4d9db17537 3103 #define TIM_CR1_URS ((uint32_t)0x00000004) /*!<Update request source */
mbed_official 376:cb4d9db17537 3104 #define TIM_CR1_OPM ((uint32_t)0x00000008) /*!<One pulse mode */
mbed_official 376:cb4d9db17537 3105 #define TIM_CR1_DIR ((uint32_t)0x00000010) /*!<Direction */
mbed_official 376:cb4d9db17537 3106
mbed_official 376:cb4d9db17537 3107 #define TIM_CR1_CMS ((uint32_t)0x00000060) /*!<CMS[1:0] bits (Center-aligned mode selection) */
mbed_official 376:cb4d9db17537 3108 #define TIM_CR1_CMS_0 ((uint32_t)0x00000020) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3109 #define TIM_CR1_CMS_1 ((uint32_t)0x00000040) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3110
mbed_official 376:cb4d9db17537 3111 #define TIM_CR1_ARPE ((uint32_t)0x00000080) /*!<Auto-reload preload enable */
mbed_official 376:cb4d9db17537 3112
mbed_official 376:cb4d9db17537 3113 #define TIM_CR1_CKD ((uint32_t)0x00000300) /*!<CKD[1:0] bits (clock division) */
mbed_official 376:cb4d9db17537 3114 #define TIM_CR1_CKD_0 ((uint32_t)0x00000100) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3115 #define TIM_CR1_CKD_1 ((uint32_t)0x00000200) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3116
mbed_official 376:cb4d9db17537 3117 /******************* Bit definition for TIM_CR2 register ********************/
mbed_official 376:cb4d9db17537 3118 #define TIM_CR2_CCPC ((uint32_t)0x00000001) /*!<Capture/Compare Preloaded Control */
mbed_official 376:cb4d9db17537 3119 #define TIM_CR2_CCUS ((uint32_t)0x00000004) /*!<Capture/Compare Control Update Selection */
mbed_official 376:cb4d9db17537 3120 #define TIM_CR2_CCDS ((uint32_t)0x00000008) /*!<Capture/Compare DMA Selection */
mbed_official 376:cb4d9db17537 3121
mbed_official 376:cb4d9db17537 3122 #define TIM_CR2_MMS ((uint32_t)0x00000070) /*!<MMS[2:0] bits (Master Mode Selection) */
mbed_official 376:cb4d9db17537 3123 #define TIM_CR2_MMS_0 ((uint32_t)0x00000010) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3124 #define TIM_CR2_MMS_1 ((uint32_t)0x00000020) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3125 #define TIM_CR2_MMS_2 ((uint32_t)0x00000040) /*!<Bit 2 */
mbed_official 376:cb4d9db17537 3126
mbed_official 376:cb4d9db17537 3127 #define TIM_CR2_TI1S ((uint32_t)0x00000080) /*!<TI1 Selection */
mbed_official 376:cb4d9db17537 3128 #define TIM_CR2_OIS1 ((uint32_t)0x00000100) /*!<Output Idle state 1 (OC1 output) */
mbed_official 376:cb4d9db17537 3129 #define TIM_CR2_OIS1N ((uint32_t)0x00000200) /*!<Output Idle state 1 (OC1N output) */
mbed_official 376:cb4d9db17537 3130 #define TIM_CR2_OIS2 ((uint32_t)0x00000400) /*!<Output Idle state 2 (OC2 output) */
mbed_official 376:cb4d9db17537 3131 #define TIM_CR2_OIS2N ((uint32_t)0x00000800) /*!<Output Idle state 2 (OC2N output) */
mbed_official 376:cb4d9db17537 3132 #define TIM_CR2_OIS3 ((uint32_t)0x00001000) /*!<Output Idle state 3 (OC3 output) */
mbed_official 376:cb4d9db17537 3133 #define TIM_CR2_OIS3N ((uint32_t)0x00002000) /*!<Output Idle state 3 (OC3N output) */
mbed_official 376:cb4d9db17537 3134 #define TIM_CR2_OIS4 ((uint32_t)0x00004000) /*!<Output Idle state 4 (OC4 output) */
mbed_official 376:cb4d9db17537 3135
mbed_official 376:cb4d9db17537 3136 /******************* Bit definition for TIM_SMCR register *******************/
mbed_official 376:cb4d9db17537 3137 #define TIM_SMCR_SMS ((uint32_t)0x00000007) /*!<SMS[2:0] bits (Slave mode selection) */
mbed_official 376:cb4d9db17537 3138 #define TIM_SMCR_SMS_0 ((uint32_t)0x00000001) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3139 #define TIM_SMCR_SMS_1 ((uint32_t)0x00000002) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3140 #define TIM_SMCR_SMS_2 ((uint32_t)0x00000004) /*!<Bit 2 */
mbed_official 376:cb4d9db17537 3141
mbed_official 376:cb4d9db17537 3142 #define TIM_SMCR_OCCS ((uint32_t)0x00000008) /*!< OCREF clear selection */
mbed_official 376:cb4d9db17537 3143
mbed_official 376:cb4d9db17537 3144 #define TIM_SMCR_TS ((uint32_t)0x00000070) /*!<TS[2:0] bits (Trigger selection) */
mbed_official 376:cb4d9db17537 3145 #define TIM_SMCR_TS_0 ((uint32_t)0x00000010) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3146 #define TIM_SMCR_TS_1 ((uint32_t)0x00000020) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3147 #define TIM_SMCR_TS_2 ((uint32_t)0x00000040) /*!<Bit 2 */
mbed_official 376:cb4d9db17537 3148
mbed_official 376:cb4d9db17537 3149 #define TIM_SMCR_MSM ((uint32_t)0x00000080) /*!<Master/slave mode */
mbed_official 376:cb4d9db17537 3150
mbed_official 376:cb4d9db17537 3151 #define TIM_SMCR_ETF ((uint32_t)0x00000F00) /*!<ETF[3:0] bits (External trigger filter) */
mbed_official 376:cb4d9db17537 3152 #define TIM_SMCR_ETF_0 ((uint32_t)0x00000100) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3153 #define TIM_SMCR_ETF_1 ((uint32_t)0x00000200) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3154 #define TIM_SMCR_ETF_2 ((uint32_t)0x00000400) /*!<Bit 2 */
mbed_official 376:cb4d9db17537 3155 #define TIM_SMCR_ETF_3 ((uint32_t)0x00000800) /*!<Bit 3 */
mbed_official 376:cb4d9db17537 3156
mbed_official 376:cb4d9db17537 3157 #define TIM_SMCR_ETPS ((uint32_t)0x00003000) /*!<ETPS[1:0] bits (External trigger prescaler) */
mbed_official 376:cb4d9db17537 3158 #define TIM_SMCR_ETPS_0 ((uint32_t)0x00001000) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3159 #define TIM_SMCR_ETPS_1 ((uint32_t)0x00002000) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3160
mbed_official 376:cb4d9db17537 3161 #define TIM_SMCR_ECE ((uint32_t)0x00004000) /*!<External clock enable */
mbed_official 376:cb4d9db17537 3162 #define TIM_SMCR_ETP ((uint32_t)0x00008000) /*!<External trigger polarity */
mbed_official 376:cb4d9db17537 3163
mbed_official 376:cb4d9db17537 3164 /******************* Bit definition for TIM_DIER register *******************/
mbed_official 376:cb4d9db17537 3165 #define TIM_DIER_UIE ((uint32_t)0x00000001) /*!<Update interrupt enable */
mbed_official 376:cb4d9db17537 3166 #define TIM_DIER_CC1IE ((uint32_t)0x00000002) /*!<Capture/Compare 1 interrupt enable */
mbed_official 376:cb4d9db17537 3167 #define TIM_DIER_CC2IE ((uint32_t)0x00000004) /*!<Capture/Compare 2 interrupt enable */
mbed_official 376:cb4d9db17537 3168 #define TIM_DIER_CC3IE ((uint32_t)0x00000008) /*!<Capture/Compare 3 interrupt enable */
mbed_official 376:cb4d9db17537 3169 #define TIM_DIER_CC4IE ((uint32_t)0x00000010) /*!<Capture/Compare 4 interrupt enable */
mbed_official 376:cb4d9db17537 3170 #define TIM_DIER_COMIE ((uint32_t)0x00000020) /*!<COM interrupt enable */
mbed_official 376:cb4d9db17537 3171 #define TIM_DIER_TIE ((uint32_t)0x00000040) /*!<Trigger interrupt enable */
mbed_official 376:cb4d9db17537 3172 #define TIM_DIER_BIE ((uint32_t)0x00000080) /*!<Break interrupt enable */
mbed_official 376:cb4d9db17537 3173 #define TIM_DIER_UDE ((uint32_t)0x00000100) /*!<Update DMA request enable */
mbed_official 376:cb4d9db17537 3174 #define TIM_DIER_CC1DE ((uint32_t)0x00000200) /*!<Capture/Compare 1 DMA request enable */
mbed_official 376:cb4d9db17537 3175 #define TIM_DIER_CC2DE ((uint32_t)0x00000400) /*!<Capture/Compare 2 DMA request enable */
mbed_official 376:cb4d9db17537 3176 #define TIM_DIER_CC3DE ((uint32_t)0x00000800) /*!<Capture/Compare 3 DMA request enable */
mbed_official 376:cb4d9db17537 3177 #define TIM_DIER_CC4DE ((uint32_t)0x00001000) /*!<Capture/Compare 4 DMA request enable */
mbed_official 376:cb4d9db17537 3178 #define TIM_DIER_COMDE ((uint32_t)0x00002000) /*!<COM DMA request enable */
mbed_official 376:cb4d9db17537 3179 #define TIM_DIER_TDE ((uint32_t)0x00004000) /*!<Trigger DMA request enable */
mbed_official 376:cb4d9db17537 3180
mbed_official 376:cb4d9db17537 3181 /******************** Bit definition for TIM_SR register ********************/
mbed_official 376:cb4d9db17537 3182 #define TIM_SR_UIF ((uint32_t)0x00000001) /*!<Update interrupt Flag */
mbed_official 376:cb4d9db17537 3183 #define TIM_SR_CC1IF ((uint32_t)0x00000002) /*!<Capture/Compare 1 interrupt Flag */
mbed_official 376:cb4d9db17537 3184 #define TIM_SR_CC2IF ((uint32_t)0x00000004) /*!<Capture/Compare 2 interrupt Flag */
mbed_official 376:cb4d9db17537 3185 #define TIM_SR_CC3IF ((uint32_t)0x00000008) /*!<Capture/Compare 3 interrupt Flag */
mbed_official 376:cb4d9db17537 3186 #define TIM_SR_CC4IF ((uint32_t)0x00000010) /*!<Capture/Compare 4 interrupt Flag */
mbed_official 376:cb4d9db17537 3187 #define TIM_SR_COMIF ((uint32_t)0x00000020) /*!<COM interrupt Flag */
mbed_official 376:cb4d9db17537 3188 #define TIM_SR_TIF ((uint32_t)0x00000040) /*!<Trigger interrupt Flag */
mbed_official 376:cb4d9db17537 3189 #define TIM_SR_BIF ((uint32_t)0x00000080) /*!<Break interrupt Flag */
mbed_official 376:cb4d9db17537 3190 #define TIM_SR_CC1OF ((uint32_t)0x00000200) /*!<Capture/Compare 1 Overcapture Flag */
mbed_official 376:cb4d9db17537 3191 #define TIM_SR_CC2OF ((uint32_t)0x00000400) /*!<Capture/Compare 2 Overcapture Flag */
mbed_official 376:cb4d9db17537 3192 #define TIM_SR_CC3OF ((uint32_t)0x00000800) /*!<Capture/Compare 3 Overcapture Flag */
mbed_official 376:cb4d9db17537 3193 #define TIM_SR_CC4OF ((uint32_t)0x00001000) /*!<Capture/Compare 4 Overcapture Flag */
mbed_official 376:cb4d9db17537 3194
mbed_official 376:cb4d9db17537 3195 /******************* Bit definition for TIM_EGR register ********************/
mbed_official 376:cb4d9db17537 3196 #define TIM_EGR_UG ((uint32_t)0x00000001) /*!<Update Generation */
mbed_official 376:cb4d9db17537 3197 #define TIM_EGR_CC1G ((uint32_t)0x00000002) /*!<Capture/Compare 1 Generation */
mbed_official 376:cb4d9db17537 3198 #define TIM_EGR_CC2G ((uint32_t)0x00000004) /*!<Capture/Compare 2 Generation */
mbed_official 376:cb4d9db17537 3199 #define TIM_EGR_CC3G ((uint32_t)0x00000008) /*!<Capture/Compare 3 Generation */
mbed_official 376:cb4d9db17537 3200 #define TIM_EGR_CC4G ((uint32_t)0x00000010) /*!<Capture/Compare 4 Generation */
mbed_official 376:cb4d9db17537 3201 #define TIM_EGR_COMG ((uint32_t)0x00000020) /*!<Capture/Compare Control Update Generation */
mbed_official 376:cb4d9db17537 3202 #define TIM_EGR_TG ((uint32_t)0x00000040) /*!<Trigger Generation */
mbed_official 376:cb4d9db17537 3203 #define TIM_EGR_BG ((uint32_t)0x00000080) /*!<Break Generation */
mbed_official 376:cb4d9db17537 3204
mbed_official 376:cb4d9db17537 3205 /****************** Bit definition for TIM_CCMR1 register *******************/
mbed_official 376:cb4d9db17537 3206 #define TIM_CCMR1_CC1S ((uint32_t)0x00000003) /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
mbed_official 376:cb4d9db17537 3207 #define TIM_CCMR1_CC1S_0 ((uint32_t)0x00000001) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3208 #define TIM_CCMR1_CC1S_1 ((uint32_t)0x00000002) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3209
mbed_official 376:cb4d9db17537 3210 #define TIM_CCMR1_OC1FE ((uint32_t)0x00000004) /*!<Output Compare 1 Fast enable */
mbed_official 376:cb4d9db17537 3211 #define TIM_CCMR1_OC1PE ((uint32_t)0x00000008) /*!<Output Compare 1 Preload enable */
mbed_official 376:cb4d9db17537 3212
mbed_official 376:cb4d9db17537 3213 #define TIM_CCMR1_OC1M ((uint32_t)0x00000070) /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
mbed_official 376:cb4d9db17537 3214 #define TIM_CCMR1_OC1M_0 ((uint32_t)0x00000010) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3215 #define TIM_CCMR1_OC1M_1 ((uint32_t)0x00000020) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3216 #define TIM_CCMR1_OC1M_2 ((uint32_t)0x00000040) /*!<Bit 2 */
mbed_official 376:cb4d9db17537 3217
mbed_official 376:cb4d9db17537 3218 #define TIM_CCMR1_OC1CE ((uint32_t)0x00000080) /*!<Output Compare 1Clear Enable */
mbed_official 376:cb4d9db17537 3219
mbed_official 376:cb4d9db17537 3220 #define TIM_CCMR1_CC2S ((uint32_t)0x00000300) /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
mbed_official 376:cb4d9db17537 3221 #define TIM_CCMR1_CC2S_0 ((uint32_t)0x00000100) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3222 #define TIM_CCMR1_CC2S_1 ((uint32_t)0x00000200) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3223
mbed_official 376:cb4d9db17537 3224 #define TIM_CCMR1_OC2FE ((uint32_t)0x00000400) /*!<Output Compare 2 Fast enable */
mbed_official 376:cb4d9db17537 3225 #define TIM_CCMR1_OC2PE ((uint32_t)0x00000800) /*!<Output Compare 2 Preload enable */
mbed_official 376:cb4d9db17537 3226
mbed_official 376:cb4d9db17537 3227 #define TIM_CCMR1_OC2M ((uint32_t)0x00007000) /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
mbed_official 376:cb4d9db17537 3228 #define TIM_CCMR1_OC2M_0 ((uint32_t)0x00001000) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3229 #define TIM_CCMR1_OC2M_1 ((uint32_t)0x00002000) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3230 #define TIM_CCMR1_OC2M_2 ((uint32_t)0x00004000) /*!<Bit 2 */
mbed_official 376:cb4d9db17537 3231
mbed_official 376:cb4d9db17537 3232 #define TIM_CCMR1_OC2CE ((uint32_t)0x00008000) /*!<Output Compare 2 Clear Enable */
mbed_official 376:cb4d9db17537 3233
mbed_official 376:cb4d9db17537 3234 /*----------------------------------------------------------------------------*/
mbed_official 376:cb4d9db17537 3235
mbed_official 376:cb4d9db17537 3236 #define TIM_CCMR1_IC1PSC ((uint32_t)0x0000000C) /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
mbed_official 376:cb4d9db17537 3237 #define TIM_CCMR1_IC1PSC_0 ((uint32_t)0x00000004) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3238 #define TIM_CCMR1_IC1PSC_1 ((uint32_t)0x00000008) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3239
mbed_official 376:cb4d9db17537 3240 #define TIM_CCMR1_IC1F ((uint32_t)0x000000F0) /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
mbed_official 376:cb4d9db17537 3241 #define TIM_CCMR1_IC1F_0 ((uint32_t)0x00000010) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3242 #define TIM_CCMR1_IC1F_1 ((uint32_t)0x00000020) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3243 #define TIM_CCMR1_IC1F_2 ((uint32_t)0x00000040) /*!<Bit 2 */
mbed_official 376:cb4d9db17537 3244 #define TIM_CCMR1_IC1F_3 ((uint32_t)0x00000080) /*!<Bit 3 */
mbed_official 376:cb4d9db17537 3245
mbed_official 376:cb4d9db17537 3246 #define TIM_CCMR1_IC2PSC ((uint32_t)0x00000C00) /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
mbed_official 376:cb4d9db17537 3247 #define TIM_CCMR1_IC2PSC_0 ((uint32_t)0x00000400) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3248 #define TIM_CCMR1_IC2PSC_1 ((uint32_t)0x00000800) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3249
mbed_official 376:cb4d9db17537 3250 #define TIM_CCMR1_IC2F ((uint32_t)0x0000F000) /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
mbed_official 376:cb4d9db17537 3251 #define TIM_CCMR1_IC2F_0 ((uint32_t)0x00001000) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3252 #define TIM_CCMR1_IC2F_1 ((uint32_t)0x00002000) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3253 #define TIM_CCMR1_IC2F_2 ((uint32_t)0x00004000) /*!<Bit 2 */
mbed_official 376:cb4d9db17537 3254 #define TIM_CCMR1_IC2F_3 ((uint32_t)0x00008000) /*!<Bit 3 */
mbed_official 376:cb4d9db17537 3255
mbed_official 376:cb4d9db17537 3256 /****************** Bit definition for TIM_CCMR2 register *******************/
mbed_official 376:cb4d9db17537 3257 #define TIM_CCMR2_CC3S ((uint32_t)0x00000003) /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
mbed_official 376:cb4d9db17537 3258 #define TIM_CCMR2_CC3S_0 ((uint32_t)0x00000001) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3259 #define TIM_CCMR2_CC3S_1 ((uint32_t)0x00000002) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3260
mbed_official 376:cb4d9db17537 3261 #define TIM_CCMR2_OC3FE ((uint32_t)0x00000004) /*!<Output Compare 3 Fast enable */
mbed_official 376:cb4d9db17537 3262 #define TIM_CCMR2_OC3PE ((uint32_t)0x00000008) /*!<Output Compare 3 Preload enable */
mbed_official 376:cb4d9db17537 3263
mbed_official 376:cb4d9db17537 3264 #define TIM_CCMR2_OC3M ((uint32_t)0x00000070) /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
mbed_official 376:cb4d9db17537 3265 #define TIM_CCMR2_OC3M_0 ((uint32_t)0x00000010) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3266 #define TIM_CCMR2_OC3M_1 ((uint32_t)0x00000020) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3267 #define TIM_CCMR2_OC3M_2 ((uint32_t)0x00000040) /*!<Bit 2 */
mbed_official 376:cb4d9db17537 3268
mbed_official 376:cb4d9db17537 3269 #define TIM_CCMR2_OC3CE ((uint32_t)0x00000080) /*!<Output Compare 3 Clear Enable */
mbed_official 376:cb4d9db17537 3270
mbed_official 376:cb4d9db17537 3271 #define TIM_CCMR2_CC4S ((uint32_t)0x00000300) /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
mbed_official 376:cb4d9db17537 3272 #define TIM_CCMR2_CC4S_0 ((uint32_t)0x00000100) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3273 #define TIM_CCMR2_CC4S_1 ((uint32_t)0x00000200) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3274
mbed_official 376:cb4d9db17537 3275 #define TIM_CCMR2_OC4FE ((uint32_t)0x00000400) /*!<Output Compare 4 Fast enable */
mbed_official 376:cb4d9db17537 3276 #define TIM_CCMR2_OC4PE ((uint32_t)0x00000800) /*!<Output Compare 4 Preload enable */
mbed_official 376:cb4d9db17537 3277
mbed_official 376:cb4d9db17537 3278 #define TIM_CCMR2_OC4M ((uint32_t)0x00007000) /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
mbed_official 376:cb4d9db17537 3279 #define TIM_CCMR2_OC4M_0 ((uint32_t)0x00001000) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3280 #define TIM_CCMR2_OC4M_1 ((uint32_t)0x00002000) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3281 #define TIM_CCMR2_OC4M_2 ((uint32_t)0x00004000) /*!<Bit 2 */
mbed_official 376:cb4d9db17537 3282
mbed_official 376:cb4d9db17537 3283 #define TIM_CCMR2_OC4CE ((uint32_t)0x00008000) /*!<Output Compare 4 Clear Enable */
mbed_official 376:cb4d9db17537 3284
mbed_official 376:cb4d9db17537 3285 /*----------------------------------------------------------------------------*/
mbed_official 376:cb4d9db17537 3286
mbed_official 376:cb4d9db17537 3287 #define TIM_CCMR2_IC3PSC ((uint32_t)0x0000000C) /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
mbed_official 376:cb4d9db17537 3288 #define TIM_CCMR2_IC3PSC_0 ((uint32_t)0x00000004) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3289 #define TIM_CCMR2_IC3PSC_1 ((uint32_t)0x00000008) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3290
mbed_official 376:cb4d9db17537 3291 #define TIM_CCMR2_IC3F ((uint32_t)0x000000F0) /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
mbed_official 376:cb4d9db17537 3292 #define TIM_CCMR2_IC3F_0 ((uint32_t)0x00000010) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3293 #define TIM_CCMR2_IC3F_1 ((uint32_t)0x00000020) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3294 #define TIM_CCMR2_IC3F_2 ((uint32_t)0x00000040) /*!<Bit 2 */
mbed_official 376:cb4d9db17537 3295 #define TIM_CCMR2_IC3F_3 ((uint32_t)0x00000080) /*!<Bit 3 */
mbed_official 376:cb4d9db17537 3296
mbed_official 376:cb4d9db17537 3297 #define TIM_CCMR2_IC4PSC ((uint32_t)0x00000C00) /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
mbed_official 376:cb4d9db17537 3298 #define TIM_CCMR2_IC4PSC_0 ((uint32_t)0x00000400) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3299 #define TIM_CCMR2_IC4PSC_1 ((uint32_t)0x00000800) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3300
mbed_official 376:cb4d9db17537 3301 #define TIM_CCMR2_IC4F ((uint32_t)0x0000F000) /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
mbed_official 376:cb4d9db17537 3302 #define TIM_CCMR2_IC4F_0 ((uint32_t)0x00001000) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3303 #define TIM_CCMR2_IC4F_1 ((uint32_t)0x00002000) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3304 #define TIM_CCMR2_IC4F_2 ((uint32_t)0x00004000) /*!<Bit 2 */
mbed_official 376:cb4d9db17537 3305 #define TIM_CCMR2_IC4F_3 ((uint32_t)0x00008000) /*!<Bit 3 */
mbed_official 376:cb4d9db17537 3306
mbed_official 376:cb4d9db17537 3307 /******************* Bit definition for TIM_CCER register *******************/
mbed_official 376:cb4d9db17537 3308 #define TIM_CCER_CC1E ((uint32_t)0x00000001) /*!<Capture/Compare 1 output enable */
mbed_official 376:cb4d9db17537 3309 #define TIM_CCER_CC1P ((uint32_t)0x00000002) /*!<Capture/Compare 1 output Polarity */
mbed_official 376:cb4d9db17537 3310 #define TIM_CCER_CC1NE ((uint32_t)0x00000004) /*!<Capture/Compare 1 Complementary output enable */
mbed_official 376:cb4d9db17537 3311 #define TIM_CCER_CC1NP ((uint32_t)0x00000008) /*!<Capture/Compare 1 Complementary output Polarity */
mbed_official 376:cb4d9db17537 3312 #define TIM_CCER_CC2E ((uint32_t)0x00000010) /*!<Capture/Compare 2 output enable */
mbed_official 376:cb4d9db17537 3313 #define TIM_CCER_CC2P ((uint32_t)0x00000020) /*!<Capture/Compare 2 output Polarity */
mbed_official 376:cb4d9db17537 3314 #define TIM_CCER_CC2NE ((uint32_t)0x00000040) /*!<Capture/Compare 2 Complementary output enable */
mbed_official 376:cb4d9db17537 3315 #define TIM_CCER_CC2NP ((uint32_t)0x00000080) /*!<Capture/Compare 2 Complementary output Polarity */
mbed_official 376:cb4d9db17537 3316 #define TIM_CCER_CC3E ((uint32_t)0x00000100) /*!<Capture/Compare 3 output enable */
mbed_official 376:cb4d9db17537 3317 #define TIM_CCER_CC3P ((uint32_t)0x00000200) /*!<Capture/Compare 3 output Polarity */
mbed_official 376:cb4d9db17537 3318 #define TIM_CCER_CC3NE ((uint32_t)0x00000400) /*!<Capture/Compare 3 Complementary output enable */
mbed_official 376:cb4d9db17537 3319 #define TIM_CCER_CC3NP ((uint32_t)0x00000800) /*!<Capture/Compare 3 Complementary output Polarity */
mbed_official 376:cb4d9db17537 3320 #define TIM_CCER_CC4E ((uint32_t)0x00001000) /*!<Capture/Compare 4 output enable */
mbed_official 376:cb4d9db17537 3321 #define TIM_CCER_CC4P ((uint32_t)0x00002000) /*!<Capture/Compare 4 output Polarity */
mbed_official 376:cb4d9db17537 3322 #define TIM_CCER_CC4NP ((uint32_t)0x00008000) /*!<Capture/Compare 4 Complementary output Polarity */
mbed_official 376:cb4d9db17537 3323
mbed_official 376:cb4d9db17537 3324 /******************* Bit definition for TIM_CNT register ********************/
mbed_official 376:cb4d9db17537 3325 #define TIM_CNT_CNT ((uint32_t)0x0000FFFF) /*!<Counter Value */
mbed_official 376:cb4d9db17537 3326
mbed_official 376:cb4d9db17537 3327 /******************* Bit definition for TIM_PSC register ********************/
mbed_official 376:cb4d9db17537 3328 #define TIM_PSC_PSC ((uint32_t)0x0000FFFF) /*!<Prescaler Value */
mbed_official 376:cb4d9db17537 3329
mbed_official 376:cb4d9db17537 3330 /******************* Bit definition for TIM_ARR register ********************/
mbed_official 376:cb4d9db17537 3331 #define TIM_ARR_ARR ((uint32_t)0x0000FFFF) /*!<actual auto-reload Value */
mbed_official 376:cb4d9db17537 3332
mbed_official 376:cb4d9db17537 3333 /******************* Bit definition for TIM_RCR register ********************/
mbed_official 376:cb4d9db17537 3334 #define TIM_RCR_REP ((uint32_t)0x000000FF) /*!<Repetition Counter Value */
mbed_official 376:cb4d9db17537 3335
mbed_official 376:cb4d9db17537 3336 /******************* Bit definition for TIM_CCR1 register *******************/
mbed_official 376:cb4d9db17537 3337 #define TIM_CCR1_CCR1 ((uint32_t)0x0000FFFF) /*!<Capture/Compare 1 Value */
mbed_official 376:cb4d9db17537 3338
mbed_official 376:cb4d9db17537 3339 /******************* Bit definition for TIM_CCR2 register *******************/
mbed_official 376:cb4d9db17537 3340 #define TIM_CCR2_CCR2 ((uint32_t)0x0000FFFF) /*!<Capture/Compare 2 Value */
mbed_official 376:cb4d9db17537 3341
mbed_official 376:cb4d9db17537 3342 /******************* Bit definition for TIM_CCR3 register *******************/
mbed_official 376:cb4d9db17537 3343 #define TIM_CCR3_CCR3 ((uint32_t)0x0000FFFF) /*!<Capture/Compare 3 Value */
mbed_official 376:cb4d9db17537 3344
mbed_official 376:cb4d9db17537 3345 /******************* Bit definition for TIM_CCR4 register *******************/
mbed_official 376:cb4d9db17537 3346 #define TIM_CCR4_CCR4 ((uint32_t)0x0000FFFF) /*!<Capture/Compare 4 Value */
mbed_official 376:cb4d9db17537 3347
mbed_official 376:cb4d9db17537 3348 /******************* Bit definition for TIM_BDTR register *******************/
mbed_official 376:cb4d9db17537 3349 #define TIM_BDTR_DTG ((uint32_t)0x000000FF) /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
mbed_official 376:cb4d9db17537 3350 #define TIM_BDTR_DTG_0 ((uint32_t)0x00000001) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3351 #define TIM_BDTR_DTG_1 ((uint32_t)0x00000002) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3352 #define TIM_BDTR_DTG_2 ((uint32_t)0x00000004) /*!<Bit 2 */
mbed_official 376:cb4d9db17537 3353 #define TIM_BDTR_DTG_3 ((uint32_t)0x00000008) /*!<Bit 3 */
mbed_official 376:cb4d9db17537 3354 #define TIM_BDTR_DTG_4 ((uint32_t)0x00000010) /*!<Bit 4 */
mbed_official 376:cb4d9db17537 3355 #define TIM_BDTR_DTG_5 ((uint32_t)0x00000020) /*!<Bit 5 */
mbed_official 376:cb4d9db17537 3356 #define TIM_BDTR_DTG_6 ((uint32_t)0x00000040) /*!<Bit 6 */
mbed_official 376:cb4d9db17537 3357 #define TIM_BDTR_DTG_7 ((uint32_t)0x00000080) /*!<Bit 7 */
mbed_official 376:cb4d9db17537 3358
mbed_official 376:cb4d9db17537 3359 #define TIM_BDTR_LOCK ((uint32_t)0x00000300) /*!<LOCK[1:0] bits (Lock Configuration) */
mbed_official 376:cb4d9db17537 3360 #define TIM_BDTR_LOCK_0 ((uint32_t)0x00000100) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3361 #define TIM_BDTR_LOCK_1 ((uint32_t)0x00000200) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3362
mbed_official 376:cb4d9db17537 3363 #define TIM_BDTR_OSSI ((uint32_t)0x00000400) /*!<Off-State Selection for Idle mode */
mbed_official 376:cb4d9db17537 3364 #define TIM_BDTR_OSSR ((uint32_t)0x00000800) /*!<Off-State Selection for Run mode */
mbed_official 376:cb4d9db17537 3365 #define TIM_BDTR_BKE ((uint32_t)0x00001000) /*!<Break enable */
mbed_official 376:cb4d9db17537 3366 #define TIM_BDTR_BKP ((uint32_t)0x00002000) /*!<Break Polarity */
mbed_official 376:cb4d9db17537 3367 #define TIM_BDTR_AOE ((uint32_t)0x00004000) /*!<Automatic Output enable */
mbed_official 376:cb4d9db17537 3368 #define TIM_BDTR_MOE ((uint32_t)0x00008000) /*!<Main Output enable */
mbed_official 376:cb4d9db17537 3369
mbed_official 376:cb4d9db17537 3370 /******************* Bit definition for TIM_DCR register ********************/
mbed_official 376:cb4d9db17537 3371 #define TIM_DCR_DBA ((uint32_t)0x0000001F) /*!<DBA[4:0] bits (DMA Base Address) */
mbed_official 376:cb4d9db17537 3372 #define TIM_DCR_DBA_0 ((uint32_t)0x00000001) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3373 #define TIM_DCR_DBA_1 ((uint32_t)0x00000002) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3374 #define TIM_DCR_DBA_2 ((uint32_t)0x00000004) /*!<Bit 2 */
mbed_official 376:cb4d9db17537 3375 #define TIM_DCR_DBA_3 ((uint32_t)0x00000008) /*!<Bit 3 */
mbed_official 376:cb4d9db17537 3376 #define TIM_DCR_DBA_4 ((uint32_t)0x00000010) /*!<Bit 4 */
mbed_official 376:cb4d9db17537 3377
mbed_official 376:cb4d9db17537 3378 #define TIM_DCR_DBL ((uint32_t)0x00001F00) /*!<DBL[4:0] bits (DMA Burst Length) */
mbed_official 376:cb4d9db17537 3379 #define TIM_DCR_DBL_0 ((uint32_t)0x00000100) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3380 #define TIM_DCR_DBL_1 ((uint32_t)0x00000200) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3381 #define TIM_DCR_DBL_2 ((uint32_t)0x00000400) /*!<Bit 2 */
mbed_official 376:cb4d9db17537 3382 #define TIM_DCR_DBL_3 ((uint32_t)0x00000800) /*!<Bit 3 */
mbed_official 376:cb4d9db17537 3383 #define TIM_DCR_DBL_4 ((uint32_t)0x00001000) /*!<Bit 4 */
mbed_official 376:cb4d9db17537 3384
mbed_official 376:cb4d9db17537 3385 /******************* Bit definition for TIM_DMAR register *******************/
mbed_official 376:cb4d9db17537 3386 #define TIM_DMAR_DMAB ((uint32_t)0x0000FFFF) /*!<DMA register for burst accesses */
mbed_official 376:cb4d9db17537 3387
mbed_official 376:cb4d9db17537 3388 /******************* Bit definition for TIM_OR register *********************/
mbed_official 376:cb4d9db17537 3389 /******************* Bit definition for TIM_OR register *********************/
mbed_official 376:cb4d9db17537 3390 #define TIM2_OR_ETR_RMP ((uint32_t)0x00000007) /*!<ETR_RMP[1:0] bits (TIM2 ETR remap) */
mbed_official 376:cb4d9db17537 3391 #define TIM2_OR_ETR_RMP_0 ((uint32_t)0x00000001) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3392 #define TIM2_OR_ETR_RMP_1 ((uint32_t)0x00000002) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3393 #define TIM2_OR_ETR_RMP_2 ((uint32_t)0x00000004) /*!<Bit 2 */
mbed_official 376:cb4d9db17537 3394 #define TIM2_OR_TI4_RMP ((uint32_t)0x0000018) /*!<TI4_RMP[1:0] bits (TIM2 Input 4 remap) */
mbed_official 376:cb4d9db17537 3395 #define TIM2_OR_TI4_RMP_0 ((uint32_t)0x00000008) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3396 #define TIM2_OR_TI4_RMP_1 ((uint32_t)0x00000010) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3397
mbed_official 376:cb4d9db17537 3398 #define TIM21_OR_ETR_RMP ((uint32_t)0x00000003) /*!<ETR_RMP[1:0] bits (TIM21 ETR remap) */
mbed_official 376:cb4d9db17537 3399 #define TIM21_OR_ETR_RMP_0 ((uint32_t)0x00000001) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3400 #define TIM21_OR_ETR_RMP_1 ((uint32_t)0x00000002) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3401 #define TIM21_OR_TI1_RMP ((uint32_t)0x0000001C) /*!<TI1_RMP[2:0] bits (TIM21 Input 1 remap) */
mbed_official 376:cb4d9db17537 3402 #define TIM21_OR_TI1_RMP_0 ((uint32_t)0x00000004) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3403 #define TIM21_OR_TI1_RMP_1 ((uint32_t)0x00000008) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3404 #define TIM21_OR_TI1_RMP_2 ((uint32_t)0x00000010) /*!<Bit 2 */
mbed_official 376:cb4d9db17537 3405 #define TIM21_OR_TI2_RMP ((uint32_t)0x00000020) /*!<TI2_RMP bit (TIM21 Input 2 remap) */
mbed_official 376:cb4d9db17537 3406
mbed_official 376:cb4d9db17537 3407 #define TIM22_OR_ETR_RMP ((uint32_t)0x00000003) /*!<ETR_RMP[1:0] bits (TIM22 ETR remap) */
mbed_official 376:cb4d9db17537 3408 #define TIM22_OR_ETR_RMP_0 ((uint32_t)0x00000001) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3409 #define TIM22_OR_ETR_RMP_1 ((uint32_t)0x00000002) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3410 #define TIM22_OR_TI1_RMP ((uint32_t)0x0000000C) /*!<TI1_RMP[2:0] bits (TIM22 Input 1 remap) */
mbed_official 376:cb4d9db17537 3411 #define TIM22_OR_TI1_RMP_0 ((uint32_t)0x00000004) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3412 #define TIM22_OR_TI1_RMP_1 ((uint32_t)0x00000008) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3413
mbed_official 376:cb4d9db17537 3414 /******************************************************************************/
mbed_official 376:cb4d9db17537 3415 /* */
mbed_official 376:cb4d9db17537 3416 /* Touch Sensing Controller (TSC) */
mbed_official 376:cb4d9db17537 3417 /* */
mbed_official 376:cb4d9db17537 3418 /******************************************************************************/
mbed_official 376:cb4d9db17537 3419 /******************* Bit definition for TSC_CR register *********************/
mbed_official 376:cb4d9db17537 3420 #define TSC_CR_TSCE ((uint32_t)0x00000001) /*!<Touch sensing controller enable */
mbed_official 376:cb4d9db17537 3421 #define TSC_CR_START ((uint32_t)0x00000002) /*!<Start acquisition */
mbed_official 376:cb4d9db17537 3422 #define TSC_CR_AM ((uint32_t)0x00000004) /*!<Acquisition mode */
mbed_official 376:cb4d9db17537 3423 #define TSC_CR_SYNCPOL ((uint32_t)0x00000008) /*!<Synchronization pin polarity */
mbed_official 376:cb4d9db17537 3424 #define TSC_CR_IODEF ((uint32_t)0x00000010) /*!<IO default mode */
mbed_official 376:cb4d9db17537 3425
mbed_official 376:cb4d9db17537 3426 #define TSC_CR_MCV ((uint32_t)0x000000E0) /*!<MCV[2:0] bits (Max Count Value) */
mbed_official 376:cb4d9db17537 3427 #define TSC_CR_MCV_0 ((uint32_t)0x00000020) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3428 #define TSC_CR_MCV_1 ((uint32_t)0x00000040) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3429 #define TSC_CR_MCV_2 ((uint32_t)0x00000080) /*!<Bit 2 */
mbed_official 376:cb4d9db17537 3430
mbed_official 376:cb4d9db17537 3431 #define TSC_CR_PGPSC ((uint32_t)0x00007000) /*!<PGPSC[2:0] bits (Pulse Generator Prescaler) */
mbed_official 376:cb4d9db17537 3432 #define TSC_CR_PGPSC_0 ((uint32_t)0x00001000) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3433 #define TSC_CR_PGPSC_1 ((uint32_t)0x00002000) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3434 #define TSC_CR_PGPSC_2 ((uint32_t)0x00004000) /*!<Bit 2 */
mbed_official 376:cb4d9db17537 3435
mbed_official 376:cb4d9db17537 3436 #define TSC_CR_SSPSC ((uint32_t)0x00008000) /*!<Spread Spectrum Prescaler */
mbed_official 376:cb4d9db17537 3437 #define TSC_CR_SSE ((uint32_t)0x00010000) /*!<Spread Spectrum Enable */
mbed_official 376:cb4d9db17537 3438
mbed_official 376:cb4d9db17537 3439 #define TSC_CR_SSD ((uint32_t)0x00FE0000) /*!<SSD[6:0] bits (Spread Spectrum Deviation) */
mbed_official 376:cb4d9db17537 3440 #define TSC_CR_SSD_0 ((uint32_t)0x00020000) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3441 #define TSC_CR_SSD_1 ((uint32_t)0x00040000) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3442 #define TSC_CR_SSD_2 ((uint32_t)0x00080000) /*!<Bit 2 */
mbed_official 376:cb4d9db17537 3443 #define TSC_CR_SSD_3 ((uint32_t)0x00100000) /*!<Bit 3 */
mbed_official 376:cb4d9db17537 3444 #define TSC_CR_SSD_4 ((uint32_t)0x00200000) /*!<Bit 4 */
mbed_official 376:cb4d9db17537 3445 #define TSC_CR_SSD_5 ((uint32_t)0x00400000) /*!<Bit 5 */
mbed_official 376:cb4d9db17537 3446 #define TSC_CR_SSD_6 ((uint32_t)0x00800000) /*!<Bit 6 */
mbed_official 376:cb4d9db17537 3447
mbed_official 376:cb4d9db17537 3448 #define TSC_CR_CTPL ((uint32_t)0x0F000000) /*!<CTPL[3:0] bits (Charge Transfer pulse low) */
mbed_official 376:cb4d9db17537 3449 #define TSC_CR_CTPL_0 ((uint32_t)0x01000000) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3450 #define TSC_CR_CTPL_1 ((uint32_t)0x02000000) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3451 #define TSC_CR_CTPL_2 ((uint32_t)0x04000000) /*!<Bit 2 */
mbed_official 376:cb4d9db17537 3452 #define TSC_CR_CTPL_3 ((uint32_t)0x08000000) /*!<Bit 3 */
mbed_official 376:cb4d9db17537 3453
mbed_official 376:cb4d9db17537 3454 #define TSC_CR_CTPH ((uint32_t)0xF0000000) /*!<CTPH[3:0] bits (Charge Transfer pulse high) */
mbed_official 376:cb4d9db17537 3455 #define TSC_CR_CTPH_0 ((uint32_t)0x10000000) /*!<Bit 0 */
mbed_official 376:cb4d9db17537 3456 #define TSC_CR_CTPH_1 ((uint32_t)0x20000000) /*!<Bit 1 */
mbed_official 376:cb4d9db17537 3457 #define TSC_CR_CTPH_2 ((uint32_t)0x40000000) /*!<Bit 2 */
mbed_official 376:cb4d9db17537 3458 #define TSC_CR_CTPH_3 ((uint32_t)0x80000000) /*!<Bit 3 */
mbed_official 376:cb4d9db17537 3459
mbed_official 376:cb4d9db17537 3460 /******************* Bit definition for TSC_IER register ********************/
mbed_official 376:cb4d9db17537 3461 #define TSC_IER_EOAIE ((uint32_t)0x00000001) /*!<End of acquisition interrupt enable */
mbed_official 376:cb4d9db17537 3462 #define TSC_IER_MCEIE ((uint32_t)0x00000002) /*!<Max count error interrupt enable */
mbed_official 376:cb4d9db17537 3463
mbed_official 376:cb4d9db17537 3464 /******************* Bit definition for TSC_ICR register ********************/
mbed_official 376:cb4d9db17537 3465 #define TSC_ICR_EOAIC ((uint32_t)0x00000001) /*!<End of acquisition interrupt clear */
mbed_official 376:cb4d9db17537 3466 #define TSC_ICR_MCEIC ((uint32_t)0x00000002) /*!<Max count error interrupt clear */
mbed_official 376:cb4d9db17537 3467
mbed_official 376:cb4d9db17537 3468 /******************* Bit definition for TSC_ISR register ********************/
mbed_official 376:cb4d9db17537 3469 #define TSC_ISR_EOAF ((uint32_t)0x00000001) /*!<End of acquisition flag */
mbed_official 376:cb4d9db17537 3470 #define TSC_ISR_MCEF ((uint32_t)0x00000002) /*!<Max count error flag */
mbed_official 376:cb4d9db17537 3471
mbed_official 376:cb4d9db17537 3472 /******************* Bit definition for TSC_IOHCR register ******************/
mbed_official 376:cb4d9db17537 3473 #define TSC_IOHCR_G1_IO1 ((uint32_t)0x00000001) /*!<GROUP1_IO1 schmitt trigger hysteresis mode */
mbed_official 376:cb4d9db17537 3474 #define TSC_IOHCR_G1_IO2 ((uint32_t)0x00000002) /*!<GROUP1_IO2 schmitt trigger hysteresis mode */
mbed_official 376:cb4d9db17537 3475 #define TSC_IOHCR_G1_IO3 ((uint32_t)0x00000004) /*!<GROUP1_IO3 schmitt trigger hysteresis mode */
mbed_official 376:cb4d9db17537 3476 #define TSC_IOHCR_G1_IO4 ((uint32_t)0x00000008) /*!<GROUP1_IO4 schmitt trigger hysteresis mode */
mbed_official 376:cb4d9db17537 3477 #define TSC_IOHCR_G2_IO1 ((uint32_t)0x00000010) /*!<GROUP2_IO1 schmitt trigger hysteresis mode */
mbed_official 376:cb4d9db17537 3478 #define TSC_IOHCR_G2_IO2 ((uint32_t)0x00000020) /*!<GROUP2_IO2 schmitt trigger hysteresis mode */
mbed_official 376:cb4d9db17537 3479 #define TSC_IOHCR_G2_IO3 ((uint32_t)0x00000040) /*!<GROUP2_IO3 schmitt trigger hysteresis mode */
mbed_official 376:cb4d9db17537 3480 #define TSC_IOHCR_G2_IO4 ((uint32_t)0x00000080) /*!<GROUP2_IO4 schmitt trigger hysteresis mode */
mbed_official 376:cb4d9db17537 3481 #define TSC_IOHCR_G3_IO1 ((uint32_t)0x00000100) /*!<GROUP3_IO1 schmitt trigger hysteresis mode */
mbed_official 376:cb4d9db17537 3482 #define TSC_IOHCR_G3_IO2 ((uint32_t)0x00000200) /*!<GROUP3_IO2 schmitt trigger hysteresis mode */
mbed_official 376:cb4d9db17537 3483 #define TSC_IOHCR_G3_IO3 ((uint32_t)0x00000400) /*!<GROUP3_IO3 schmitt trigger hysteresis mode */
mbed_official 376:cb4d9db17537 3484 #define TSC_IOHCR_G3_IO4 ((uint32_t)0x00000800) /*!<GROUP3_IO4 schmitt trigger hysteresis mode */
mbed_official 376:cb4d9db17537 3485 #define TSC_IOHCR_G4_IO1 ((uint32_t)0x00001000) /*!<GROUP4_IO1 schmitt trigger hysteresis mode */
mbed_official 376:cb4d9db17537 3486 #define TSC_IOHCR_G4_IO2 ((uint32_t)0x00002000) /*!<GROUP4_IO2 schmitt trigger hysteresis mode */
mbed_official 376:cb4d9db17537 3487 #define TSC_IOHCR_G4_IO3 ((uint32_t)0x00004000) /*!<GROUP4_IO3 schmitt trigger hysteresis mode */
mbed_official 376:cb4d9db17537 3488 #define TSC_IOHCR_G4_IO4 ((uint32_t)0x00008000) /*!<GROUP4_IO4 schmitt trigger hysteresis mode */
mbed_official 376:cb4d9db17537 3489 #define TSC_IOHCR_G5_IO1 ((uint32_t)0x00010000) /*!<GROUP5_IO1 schmitt trigger hysteresis mode */
mbed_official 376:cb4d9db17537 3490 #define TSC_IOHCR_G5_IO2 ((uint32_t)0x00020000) /*!<GROUP5_IO2 schmitt trigger hysteresis mode */
mbed_official 376:cb4d9db17537 3491 #define TSC_IOHCR_G5_IO3 ((uint32_t)0x00040000) /*!<GROUP5_IO3 schmitt trigger hysteresis mode */
mbed_official 376:cb4d9db17537 3492 #define TSC_IOHCR_G5_IO4 ((uint32_t)0x00080000) /*!<GROUP5_IO4 schmitt trigger hysteresis mode */
mbed_official 376:cb4d9db17537 3493 #define TSC_IOHCR_G6_IO1 ((uint32_t)0x00100000) /*!<GROUP6_IO1 schmitt trigger hysteresis mode */
mbed_official 376:cb4d9db17537 3494 #define TSC_IOHCR_G6_IO2 ((uint32_t)0x00200000) /*!<GROUP6_IO2 schmitt trigger hysteresis mode */
mbed_official 376:cb4d9db17537 3495 #define TSC_IOHCR_G6_IO3 ((uint32_t)0x00400000) /*!<GROUP6_IO3 schmitt trigger hysteresis mode */
mbed_official 376:cb4d9db17537 3496 #define TSC_IOHCR_G6_IO4 ((uint32_t)0x00800000) /*!<GROUP6_IO4 schmitt trigger hysteresis mode */
mbed_official 376:cb4d9db17537 3497 #define TSC_IOHCR_G7_IO1 ((uint32_t)0x01000000) /*!<GROUP7_IO1 schmitt trigger hysteresis mode */
mbed_official 376:cb4d9db17537 3498 #define TSC_IOHCR_G7_IO2 ((uint32_t)0x02000000) /*!<GROUP7_IO2 schmitt trigger hysteresis mode */
mbed_official 376:cb4d9db17537 3499 #define TSC_IOHCR_G7_IO3 ((uint32_t)0x04000000) /*!<GROUP7_IO3 schmitt trigger hysteresis mode */
mbed_official 376:cb4d9db17537 3500 #define TSC_IOHCR_G7_IO4 ((uint32_t)0x08000000) /*!<GROUP7_IO4 schmitt trigger hysteresis mode */
mbed_official 376:cb4d9db17537 3501 #define TSC_IOHCR_G8_IO1 ((uint32_t)0x10000000) /*!<GROUP8_IO1 schmitt trigger hysteresis mode */
mbed_official 376:cb4d9db17537 3502 #define TSC_IOHCR_G8_IO2 ((uint32_t)0x20000000) /*!<GROUP8_IO2 schmitt trigger hysteresis mode */
mbed_official 376:cb4d9db17537 3503 #define TSC_IOHCR_G8_IO3 ((uint32_t)0x40000000) /*!<GROUP8_IO3 schmitt trigger hysteresis mode */
mbed_official 376:cb4d9db17537 3504 #define TSC_IOHCR_G8_IO4 ((uint32_t)0x80000000) /*!<GROUP8_IO4 schmitt trigger hysteresis mode */
mbed_official 376:cb4d9db17537 3505
mbed_official 376:cb4d9db17537 3506 /******************* Bit definition for TSC_IOASCR register *****************/
mbed_official 376:cb4d9db17537 3507 #define TSC_IOASCR_G1_IO1 ((uint32_t)0x00000001) /*!<GROUP1_IO1 analog switch enable */
mbed_official 376:cb4d9db17537 3508 #define TSC_IOASCR_G1_IO2 ((uint32_t)0x00000002) /*!<GROUP1_IO2 analog switch enable */
mbed_official 376:cb4d9db17537 3509 #define TSC_IOASCR_G1_IO3 ((uint32_t)0x00000004) /*!<GROUP1_IO3 analog switch enable */
mbed_official 376:cb4d9db17537 3510 #define TSC_IOASCR_G1_IO4 ((uint32_t)0x00000008) /*!<GROUP1_IO4 analog switch enable */
mbed_official 376:cb4d9db17537 3511 #define TSC_IOASCR_G2_IO1 ((uint32_t)0x00000010) /*!<GROUP2_IO1 analog switch enable */
mbed_official 376:cb4d9db17537 3512 #define TSC_IOASCR_G2_IO2 ((uint32_t)0x00000020) /*!<GROUP2_IO2 analog switch enable */
mbed_official 376:cb4d9db17537 3513 #define TSC_IOASCR_G2_IO3 ((uint32_t)0x00000040) /*!<GROUP2_IO3 analog switch enable */
mbed_official 376:cb4d9db17537 3514 #define TSC_IOASCR_G2_IO4 ((uint32_t)0x00000080) /*!<GROUP2_IO4 analog switch enable */
mbed_official 376:cb4d9db17537 3515 #define TSC_IOASCR_G3_IO1 ((uint32_t)0x00000100) /*!<GROUP3_IO1 analog switch enable */
mbed_official 376:cb4d9db17537 3516 #define TSC_IOASCR_G3_IO2 ((uint32_t)0x00000200) /*!<GROUP3_IO2 analog switch enable */
mbed_official 376:cb4d9db17537 3517 #define TSC_IOASCR_G3_IO3 ((uint32_t)0x00000400) /*!<GROUP3_IO3 analog switch enable */
mbed_official 376:cb4d9db17537 3518 #define TSC_IOASCR_G3_IO4 ((uint32_t)0x00000800) /*!<GROUP3_IO4 analog switch enable */
mbed_official 376:cb4d9db17537 3519 #define TSC_IOASCR_G4_IO1 ((uint32_t)0x00001000) /*!<GROUP4_IO1 analog switch enable */
mbed_official 376:cb4d9db17537 3520 #define TSC_IOASCR_G4_IO2 ((uint32_t)0x00002000) /*!<GROUP4_IO2 analog switch enable */
mbed_official 376:cb4d9db17537 3521 #define TSC_IOASCR_G4_IO3 ((uint32_t)0x00004000) /*!<GROUP4_IO3 analog switch enable */
mbed_official 376:cb4d9db17537 3522 #define TSC_IOASCR_G4_IO4 ((uint32_t)0x00008000) /*!<GROUP4_IO4 analog switch enable */
mbed_official 376:cb4d9db17537 3523 #define TSC_IOASCR_G5_IO1 ((uint32_t)0x00010000) /*!<GROUP5_IO1 analog switch enable */
mbed_official 376:cb4d9db17537 3524 #define TSC_IOASCR_G5_IO2 ((uint32_t)0x00020000) /*!<GROUP5_IO2 analog switch enable */
mbed_official 376:cb4d9db17537 3525 #define TSC_IOASCR_G5_IO3 ((uint32_t)0x00040000) /*!<GROUP5_IO3 analog switch enable */
mbed_official 376:cb4d9db17537 3526 #define TSC_IOASCR_G5_IO4 ((uint32_t)0x00080000) /*!<GROUP5_IO4 analog switch enable */
mbed_official 376:cb4d9db17537 3527 #define TSC_IOASCR_G6_IO1 ((uint32_t)0x00100000) /*!<GROUP6_IO1 analog switch enable */
mbed_official 376:cb4d9db17537 3528 #define TSC_IOASCR_G6_IO2 ((uint32_t)0x00200000) /*!<GROUP6_IO2 analog switch enable */
mbed_official 376:cb4d9db17537 3529 #define TSC_IOASCR_G6_IO3 ((uint32_t)0x00400000) /*!<GROUP6_IO3 analog switch enable */
mbed_official 376:cb4d9db17537 3530 #define TSC_IOASCR_G6_IO4 ((uint32_t)0x00800000) /*!<GROUP6_IO4 analog switch enable */
mbed_official 376:cb4d9db17537 3531 #define TSC_IOASCR_G7_IO1 ((uint32_t)0x01000000) /*!<GROUP7_IO1 analog switch enable */
mbed_official 376:cb4d9db17537 3532 #define TSC_IOASCR_G7_IO2 ((uint32_t)0x02000000) /*!<GROUP7_IO2 analog switch enable */
mbed_official 376:cb4d9db17537 3533 #define TSC_IOASCR_G7_IO3 ((uint32_t)0x04000000) /*!<GROUP7_IO3 analog switch enable */
mbed_official 376:cb4d9db17537 3534 #define TSC_IOASCR_G7_IO4 ((uint32_t)0x08000000) /*!<GROUP7_IO4 analog switch enable */
mbed_official 376:cb4d9db17537 3535 #define TSC_IOASCR_G8_IO1 ((uint32_t)0x10000000) /*!<GROUP8_IO1 analog switch enable */
mbed_official 376:cb4d9db17537 3536 #define TSC_IOASCR_G8_IO2 ((uint32_t)0x20000000) /*!<GROUP8_IO2 analog switch enable */
mbed_official 376:cb4d9db17537 3537 #define TSC_IOASCR_G8_IO3 ((uint32_t)0x40000000) /*!<GROUP8_IO3 analog switch enable */
mbed_official 376:cb4d9db17537 3538 #define TSC_IOASCR_G8_IO4 ((uint32_t)0x80000000) /*!<GROUP8_IO4 analog switch enable */
mbed_official 376:cb4d9db17537 3539
mbed_official 376:cb4d9db17537 3540 /******************* Bit definition for TSC_IOSCR register ******************/
mbed_official 376:cb4d9db17537 3541 #define TSC_IOSCR_G1_IO1 ((uint32_t)0x00000001) /*!<GROUP1_IO1 sampling mode */
mbed_official 376:cb4d9db17537 3542 #define TSC_IOSCR_G1_IO2 ((uint32_t)0x00000002) /*!<GROUP1_IO2 sampling mode */
mbed_official 376:cb4d9db17537 3543 #define TSC_IOSCR_G1_IO3 ((uint32_t)0x00000004) /*!<GROUP1_IO3 sampling mode */
mbed_official 376:cb4d9db17537 3544 #define TSC_IOSCR_G1_IO4 ((uint32_t)0x00000008) /*!<GROUP1_IO4 sampling mode */
mbed_official 376:cb4d9db17537 3545 #define TSC_IOSCR_G2_IO1 ((uint32_t)0x00000010) /*!<GROUP2_IO1 sampling mode */
mbed_official 376:cb4d9db17537 3546 #define TSC_IOSCR_G2_IO2 ((uint32_t)0x00000020) /*!<GROUP2_IO2 sampling mode */
mbed_official 376:cb4d9db17537 3547 #define TSC_IOSCR_G2_IO3 ((uint32_t)0x00000040) /*!<GROUP2_IO3 sampling mode */
mbed_official 376:cb4d9db17537 3548 #define TSC_IOSCR_G2_IO4 ((uint32_t)0x00000080) /*!<GROUP2_IO4 sampling mode */
mbed_official 376:cb4d9db17537 3549 #define TSC_IOSCR_G3_IO1 ((uint32_t)0x00000100) /*!<GROUP3_IO1 sampling mode */
mbed_official 376:cb4d9db17537 3550 #define TSC_IOSCR_G3_IO2 ((uint32_t)0x00000200) /*!<GROUP3_IO2 sampling mode */
mbed_official 376:cb4d9db17537 3551 #define TSC_IOSCR_G3_IO3 ((uint32_t)0x00000400) /*!<GROUP3_IO3 sampling mode */
mbed_official 376:cb4d9db17537 3552 #define TSC_IOSCR_G3_IO4 ((uint32_t)0x00000800) /*!<GROUP3_IO4 sampling mode */
mbed_official 376:cb4d9db17537 3553 #define TSC_IOSCR_G4_IO1 ((uint32_t)0x00001000) /*!<GROUP4_IO1 sampling mode */
mbed_official 376:cb4d9db17537 3554 #define TSC_IOSCR_G4_IO2 ((uint32_t)0x00002000) /*!<GROUP4_IO2 sampling mode */
mbed_official 376:cb4d9db17537 3555 #define TSC_IOSCR_G4_IO3 ((uint32_t)0x00004000) /*!<GROUP4_IO3 sampling mode */
mbed_official 376:cb4d9db17537 3556 #define TSC_IOSCR_G4_IO4 ((uint32_t)0x00008000) /*!<GROUP4_IO4 sampling mode */
mbed_official 376:cb4d9db17537 3557 #define TSC_IOSCR_G5_IO1 ((uint32_t)0x00010000) /*!<GROUP5_IO1 sampling mode */
mbed_official 376:cb4d9db17537 3558 #define TSC_IOSCR_G5_IO2 ((uint32_t)0x00020000) /*!<GROUP5_IO2 sampling mode */
mbed_official 376:cb4d9db17537 3559 #define TSC_IOSCR_G5_IO3 ((uint32_t)0x00040000) /*!<GROUP5_IO3 sampling mode */
mbed_official 376:cb4d9db17537 3560 #define TSC_IOSCR_G5_IO4 ((uint32_t)0x00080000) /*!<GROUP5_IO4 sampling mode */
mbed_official 376:cb4d9db17537 3561 #define TSC_IOSCR_G6_IO1 ((uint32_t)0x00100000) /*!<GROUP6_IO1 sampling mode */
mbed_official 376:cb4d9db17537 3562 #define TSC_IOSCR_G6_IO2 ((uint32_t)0x00200000) /*!<GROUP6_IO2 sampling mode */
mbed_official 376:cb4d9db17537 3563 #define TSC_IOSCR_G6_IO3 ((uint32_t)0x00400000) /*!<GROUP6_IO3 sampling mode */
mbed_official 376:cb4d9db17537 3564 #define TSC_IOSCR_G6_IO4 ((uint32_t)0x00800000) /*!<GROUP6_IO4 sampling mode */
mbed_official 376:cb4d9db17537 3565 #define TSC_IOSCR_G7_IO1 ((uint32_t)0x01000000) /*!<GROUP7_IO1 sampling mode */
mbed_official 376:cb4d9db17537 3566 #define TSC_IOSCR_G7_IO2 ((uint32_t)0x02000000) /*!<GROUP7_IO2 sampling mode */
mbed_official 376:cb4d9db17537 3567 #define TSC_IOSCR_G7_IO3 ((uint32_t)0x04000000) /*!<GROUP7_IO3 sampling mode */
mbed_official 376:cb4d9db17537 3568 #define TSC_IOSCR_G7_IO4 ((uint32_t)0x08000000) /*!<GROUP7_IO4 sampling mode */
mbed_official 376:cb4d9db17537 3569 #define TSC_IOSCR_G8_IO1 ((uint32_t)0x10000000) /*!<GROUP8_IO1 sampling mode */
mbed_official 376:cb4d9db17537 3570 #define TSC_IOSCR_G8_IO2 ((uint32_t)0x20000000) /*!<GROUP8_IO2 sampling mode */
mbed_official 376:cb4d9db17537 3571 #define TSC_IOSCR_G8_IO3 ((uint32_t)0x40000000) /*!<GROUP8_IO3 sampling mode */
mbed_official 376:cb4d9db17537 3572 #define TSC_IOSCR_G8_IO4 ((uint32_t)0x80000000) /*!<GROUP8_IO4 sampling mode */
mbed_official 376:cb4d9db17537 3573
mbed_official 376:cb4d9db17537 3574 /******************* Bit definition for TSC_IOCCR register ******************/
mbed_official 376:cb4d9db17537 3575 #define TSC_IOCCR_G1_IO1 ((uint32_t)0x00000001) /*!<GROUP1_IO1 channel mode */
mbed_official 376:cb4d9db17537 3576 #define TSC_IOCCR_G1_IO2 ((uint32_t)0x00000002) /*!<GROUP1_IO2 channel mode */
mbed_official 376:cb4d9db17537 3577 #define TSC_IOCCR_G1_IO3 ((uint32_t)0x00000004) /*!<GROUP1_IO3 channel mode */
mbed_official 376:cb4d9db17537 3578 #define TSC_IOCCR_G1_IO4 ((uint32_t)0x00000008) /*!<GROUP1_IO4 channel mode */
mbed_official 376:cb4d9db17537 3579 #define TSC_IOCCR_G2_IO1 ((uint32_t)0x00000010) /*!<GROUP2_IO1 channel mode */
mbed_official 376:cb4d9db17537 3580 #define TSC_IOCCR_G2_IO2 ((uint32_t)0x00000020) /*!<GROUP2_IO2 channel mode */
mbed_official 376:cb4d9db17537 3581 #define TSC_IOCCR_G2_IO3 ((uint32_t)0x00000040) /*!<GROUP2_IO3 channel mode */
mbed_official 376:cb4d9db17537 3582 #define TSC_IOCCR_G2_IO4 ((uint32_t)0x00000080) /*!<GROUP2_IO4 channel mode */
mbed_official 376:cb4d9db17537 3583 #define TSC_IOCCR_G3_IO1 ((uint32_t)0x00000100) /*!<GROUP3_IO1 channel mode */
mbed_official 376:cb4d9db17537 3584 #define TSC_IOCCR_G3_IO2 ((uint32_t)0x00000200) /*!<GROUP3_IO2 channel mode */
mbed_official 376:cb4d9db17537 3585 #define TSC_IOCCR_G3_IO3 ((uint32_t)0x00000400) /*!<GROUP3_IO3 channel mode */
mbed_official 376:cb4d9db17537 3586 #define TSC_IOCCR_G3_IO4 ((uint32_t)0x00000800) /*!<GROUP3_IO4 channel mode */
mbed_official 376:cb4d9db17537 3587 #define TSC_IOCCR_G4_IO1 ((uint32_t)0x00001000) /*!<GROUP4_IO1 channel mode */
mbed_official 376:cb4d9db17537 3588 #define TSC_IOCCR_G4_IO2 ((uint32_t)0x00002000) /*!<GROUP4_IO2 channel mode */
mbed_official 376:cb4d9db17537 3589 #define TSC_IOCCR_G4_IO3 ((uint32_t)0x00004000) /*!<GROUP4_IO3 channel mode */
mbed_official 376:cb4d9db17537 3590 #define TSC_IOCCR_G4_IO4 ((uint32_t)0x00008000) /*!<GROUP4_IO4 channel mode */
mbed_official 376:cb4d9db17537 3591 #define TSC_IOCCR_G5_IO1 ((uint32_t)0x00010000) /*!<GROUP5_IO1 channel mode */
mbed_official 376:cb4d9db17537 3592 #define TSC_IOCCR_G5_IO2 ((uint32_t)0x00020000) /*!<GROUP5_IO2 channel mode */
mbed_official 376:cb4d9db17537 3593 #define TSC_IOCCR_G5_IO3 ((uint32_t)0x00040000) /*!<GROUP5_IO3 channel mode */
mbed_official 376:cb4d9db17537 3594 #define TSC_IOCCR_G5_IO4 ((uint32_t)0x00080000) /*!<GROUP5_IO4 channel mode */
mbed_official 376:cb4d9db17537 3595 #define TSC_IOCCR_G6_IO1 ((uint32_t)0x00100000) /*!<GROUP6_IO1 channel mode */
mbed_official 376:cb4d9db17537 3596 #define TSC_IOCCR_G6_IO2 ((uint32_t)0x00200000) /*!<GROUP6_IO2 channel mode */
mbed_official 376:cb4d9db17537 3597 #define TSC_IOCCR_G6_IO3 ((uint32_t)0x00400000) /*!<GROUP6_IO3 channel mode */
mbed_official 376:cb4d9db17537 3598 #define TSC_IOCCR_G6_IO4 ((uint32_t)0x00800000) /*!<GROUP6_IO4 channel mode */
mbed_official 376:cb4d9db17537 3599 #define TSC_IOCCR_G7_IO1 ((uint32_t)0x01000000) /*!<GROUP7_IO1 channel mode */
mbed_official 376:cb4d9db17537 3600 #define TSC_IOCCR_G7_IO2 ((uint32_t)0x02000000) /*!<GROUP7_IO2 channel mode */
mbed_official 376:cb4d9db17537 3601 #define TSC_IOCCR_G7_IO3 ((uint32_t)0x04000000) /*!<GROUP7_IO3 channel mode */
mbed_official 376:cb4d9db17537 3602 #define TSC_IOCCR_G7_IO4 ((uint32_t)0x08000000) /*!<GROUP7_IO4 channel mode */
mbed_official 376:cb4d9db17537 3603 #define TSC_IOCCR_G8_IO1 ((uint32_t)0x10000000) /*!<GROUP8_IO1 channel mode */
mbed_official 376:cb4d9db17537 3604 #define TSC_IOCCR_G8_IO2 ((uint32_t)0x20000000) /*!<GROUP8_IO2 channel mode */
mbed_official 376:cb4d9db17537 3605 #define TSC_IOCCR_G8_IO3 ((uint32_t)0x40000000) /*!<GROUP8_IO3 channel mode */
mbed_official 376:cb4d9db17537 3606 #define TSC_IOCCR_G8_IO4 ((uint32_t)0x80000000) /*!<GROUP8_IO4 channel mode */
mbed_official 376:cb4d9db17537 3607
mbed_official 376:cb4d9db17537 3608 /******************* Bit definition for TSC_IOGCSR register *****************/
mbed_official 376:cb4d9db17537 3609 #define TSC_IOGCSR_G1E ((uint32_t)0x00000001) /*!<Analog IO GROUP1 enable */
mbed_official 376:cb4d9db17537 3610 #define TSC_IOGCSR_G2E ((uint32_t)0x00000002) /*!<Analog IO GROUP2 enable */
mbed_official 376:cb4d9db17537 3611 #define TSC_IOGCSR_G3E ((uint32_t)0x00000004) /*!<Analog IO GROUP3 enable */
mbed_official 376:cb4d9db17537 3612 #define TSC_IOGCSR_G4E ((uint32_t)0x00000008) /*!<Analog IO GROUP4 enable */
mbed_official 376:cb4d9db17537 3613 #define TSC_IOGCSR_G5E ((uint32_t)0x00000010) /*!<Analog IO GROUP5 enable */
mbed_official 376:cb4d9db17537 3614 #define TSC_IOGCSR_G6E ((uint32_t)0x00000020) /*!<Analog IO GROUP6 enable */
mbed_official 376:cb4d9db17537 3615 #define TSC_IOGCSR_G7E ((uint32_t)0x00000040) /*!<Analog IO GROUP7 enable */
mbed_official 376:cb4d9db17537 3616 #define TSC_IOGCSR_G8E ((uint32_t)0x00000080) /*!<Analog IO GROUP8 enable */
mbed_official 376:cb4d9db17537 3617 #define TSC_IOGCSR_G1S ((uint32_t)0x00010000) /*!<Analog IO GROUP1 status */
mbed_official 376:cb4d9db17537 3618 #define TSC_IOGCSR_G2S ((uint32_t)0x00020000) /*!<Analog IO GROUP2 status */
mbed_official 376:cb4d9db17537 3619 #define TSC_IOGCSR_G3S ((uint32_t)0x00040000) /*!<Analog IO GROUP3 status */
mbed_official 376:cb4d9db17537 3620 #define TSC_IOGCSR_G4S ((uint32_t)0x00080000) /*!<Analog IO GROUP4 status */
mbed_official 376:cb4d9db17537 3621 #define TSC_IOGCSR_G5S ((uint32_t)0x00100000) /*!<Analog IO GROUP5 status */
mbed_official 376:cb4d9db17537 3622 #define TSC_IOGCSR_G6S ((uint32_t)0x00200000) /*!<Analog IO GROUP6 status */
mbed_official 376:cb4d9db17537 3623 #define TSC_IOGCSR_G7S ((uint32_t)0x00400000) /*!<Analog IO GROUP7 status */
mbed_official 376:cb4d9db17537 3624 #define TSC_IOGCSR_G8S ((uint32_t)0x00800000) /*!<Analog IO GROUP8 status */
mbed_official 376:cb4d9db17537 3625
mbed_official 376:cb4d9db17537 3626 /******************* Bit definition for TSC_IOGXCR register *****************/
mbed_official 376:cb4d9db17537 3627 #define TSC_IOGXCR_CNT ((uint32_t)0x00003FFF) /*!<CNT[13:0] bits (Counter value) */
mbed_official 376:cb4d9db17537 3628
mbed_official 376:cb4d9db17537 3629 /******************************************************************************/
mbed_official 376:cb4d9db17537 3630 /* */
mbed_official 376:cb4d9db17537 3631 /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */
mbed_official 376:cb4d9db17537 3632 /* */
mbed_official 376:cb4d9db17537 3633 /******************************************************************************/
mbed_official 376:cb4d9db17537 3634 /****************** Bit definition for USART_CR1 register *******************/
mbed_official 376:cb4d9db17537 3635 #define USART_CR1_UE ((uint32_t)0x00000001) /*!< USART Enable */
mbed_official 376:cb4d9db17537 3636 #define USART_CR1_UESM ((uint32_t)0x00000002) /*!< USART Enable in STOP Mode */
mbed_official 376:cb4d9db17537 3637 #define USART_CR1_RE ((uint32_t)0x00000004) /*!< Receiver Enable */
mbed_official 376:cb4d9db17537 3638 #define USART_CR1_TE ((uint32_t)0x00000008) /*!< Transmitter Enable */
mbed_official 376:cb4d9db17537 3639 #define USART_CR1_IDLEIE ((uint32_t)0x00000010) /*!< IDLE Interrupt Enable */
mbed_official 376:cb4d9db17537 3640 #define USART_CR1_RXNEIE ((uint32_t)0x00000020) /*!< RXNE Interrupt Enable */
mbed_official 376:cb4d9db17537 3641 #define USART_CR1_TCIE ((uint32_t)0x00000040) /*!< Transmission Complete Interrupt Enable */
mbed_official 376:cb4d9db17537 3642 #define USART_CR1_TXEIE ((uint32_t)0x00000080) /*!< TXE Interrupt Enable */
mbed_official 376:cb4d9db17537 3643 #define USART_CR1_PEIE ((uint32_t)0x00000100) /*!< PE Interrupt Enable */
mbed_official 376:cb4d9db17537 3644 #define USART_CR1_PS ((uint32_t)0x00000200) /*!< Parity Selection */
mbed_official 376:cb4d9db17537 3645 #define USART_CR1_PCE ((uint32_t)0x00000400) /*!< Parity Control Enable */
mbed_official 376:cb4d9db17537 3646 #define USART_CR1_WAKE ((uint32_t)0x00000800) /*!< Receiver Wakeup method */
mbed_official 376:cb4d9db17537 3647 #define USART_CR1_M ((uint32_t)0x10001000) /*!< Word length */
mbed_official 376:cb4d9db17537 3648 #define USART_CR1_M_0 ((uint32_t)0x00001000) /*!< Word length - Bit 0 */
mbed_official 376:cb4d9db17537 3649 #define USART_CR1_MME ((uint32_t)0x00002000) /*!< Mute Mode Enable */
mbed_official 376:cb4d9db17537 3650 #define USART_CR1_CMIE ((uint32_t)0x00004000) /*!< Character match interrupt enable */
mbed_official 376:cb4d9db17537 3651 #define USART_CR1_OVER8 ((uint32_t)0x00008000) /*!< Oversampling by 8-bit or 16-bit mode */
mbed_official 376:cb4d9db17537 3652 #define USART_CR1_DEDT ((uint32_t)0x001F0000) /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */
mbed_official 376:cb4d9db17537 3653 #define USART_CR1_DEDT_0 ((uint32_t)0x00010000) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 3654 #define USART_CR1_DEDT_1 ((uint32_t)0x00020000) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 3655 #define USART_CR1_DEDT_2 ((uint32_t)0x00040000) /*!< Bit 2 */
mbed_official 376:cb4d9db17537 3656 #define USART_CR1_DEDT_3 ((uint32_t)0x00080000) /*!< Bit 3 */
mbed_official 376:cb4d9db17537 3657 #define USART_CR1_DEDT_4 ((uint32_t)0x00100000) /*!< Bit 4 */
mbed_official 376:cb4d9db17537 3658 #define USART_CR1_DEAT ((uint32_t)0x03E00000) /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */
mbed_official 376:cb4d9db17537 3659 #define USART_CR1_DEAT_0 ((uint32_t)0x00200000) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 3660 #define USART_CR1_DEAT_1 ((uint32_t)0x00400000) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 3661 #define USART_CR1_DEAT_2 ((uint32_t)0x00800000) /*!< Bit 2 */
mbed_official 376:cb4d9db17537 3662 #define USART_CR1_DEAT_3 ((uint32_t)0x01000000) /*!< Bit 3 */
mbed_official 376:cb4d9db17537 3663 #define USART_CR1_DEAT_4 ((uint32_t)0x02000000) /*!< Bit 4 */
mbed_official 376:cb4d9db17537 3664 #define USART_CR1_RTOIE ((uint32_t)0x04000000) /*!< Receive Time Out interrupt enable */
mbed_official 376:cb4d9db17537 3665 #define USART_CR1_EOBIE ((uint32_t)0x08000000) /*!< End of Block interrupt enable */
mbed_official 376:cb4d9db17537 3666 #define USART_CR1_M_1 ((uint32_t)0x10000000) /*!< Word length - Bit 1 */
mbed_official 376:cb4d9db17537 3667 /****************** Bit definition for USART_CR2 register *******************/
mbed_official 376:cb4d9db17537 3668 #define USART_CR2_ADDM7 ((uint32_t)0x00000010) /*!< 7-bit or 4-bit Address Detection */
mbed_official 376:cb4d9db17537 3669 #define USART_CR2_LBDL ((uint32_t)0x00000020) /*!< LIN Break Detection Length */
mbed_official 376:cb4d9db17537 3670 #define USART_CR2_LBDIE ((uint32_t)0x00000040) /*!< LIN Break Detection Interrupt Enable */
mbed_official 376:cb4d9db17537 3671 #define USART_CR2_LBCL ((uint32_t)0x00000100) /*!< Last Bit Clock pulse */
mbed_official 376:cb4d9db17537 3672 #define USART_CR2_CPHA ((uint32_t)0x00000200) /*!< Clock Phase */
mbed_official 376:cb4d9db17537 3673 #define USART_CR2_CPOL ((uint32_t)0x00000400) /*!< Clock Polarity */
mbed_official 376:cb4d9db17537 3674 #define USART_CR2_CLKEN ((uint32_t)0x00000800) /*!< Clock Enable */
mbed_official 376:cb4d9db17537 3675 #define USART_CR2_STOP ((uint32_t)0x00003000) /*!< STOP[1:0] bits (STOP bits) */
mbed_official 376:cb4d9db17537 3676 #define USART_CR2_STOP_0 ((uint32_t)0x00001000) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 3677 #define USART_CR2_STOP_1 ((uint32_t)0x00002000) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 3678 #define USART_CR2_LINEN ((uint32_t)0x00004000) /*!< LIN mode enable */
mbed_official 376:cb4d9db17537 3679 #define USART_CR2_SWAP ((uint32_t)0x00008000) /*!< SWAP TX/RX pins */
mbed_official 376:cb4d9db17537 3680 #define USART_CR2_RXINV ((uint32_t)0x00010000) /*!< RX pin active level inversion */
mbed_official 376:cb4d9db17537 3681 #define USART_CR2_TXINV ((uint32_t)0x00020000) /*!< TX pin active level inversion */
mbed_official 376:cb4d9db17537 3682 #define USART_CR2_DATAINV ((uint32_t)0x00040000) /*!< Binary data inversion */
mbed_official 376:cb4d9db17537 3683 #define USART_CR2_MSBFIRST ((uint32_t)0x00080000) /*!< Most Significant Bit First */
mbed_official 376:cb4d9db17537 3684 #define USART_CR2_ABREN ((uint32_t)0x00100000) /*!< Auto Baud-Rate Enable*/
mbed_official 376:cb4d9db17537 3685 #define USART_CR2_ABRMODE ((uint32_t)0x00600000) /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */
mbed_official 376:cb4d9db17537 3686 #define USART_CR2_ABRMODE_0 ((uint32_t)0x00200000) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 3687 #define USART_CR2_ABRMODE_1 ((uint32_t)0x00400000) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 3688 #define USART_CR2_RTOEN ((uint32_t)0x00800000) /*!< Receiver Time-Out enable */
mbed_official 376:cb4d9db17537 3689 #define USART_CR2_ADD ((uint32_t)0xFF000000) /*!< Address of the USART node */
mbed_official 376:cb4d9db17537 3690
mbed_official 376:cb4d9db17537 3691 /****************** Bit definition for USART_CR3 register *******************/
mbed_official 376:cb4d9db17537 3692 #define USART_CR3_EIE ((uint32_t)0x00000001) /*!< Error Interrupt Enable */
mbed_official 376:cb4d9db17537 3693 #define USART_CR3_IREN ((uint32_t)0x00000002) /*!< IrDA mode Enable */
mbed_official 376:cb4d9db17537 3694 #define USART_CR3_IRLP ((uint32_t)0x00000004) /*!< IrDA Low-Power */
mbed_official 376:cb4d9db17537 3695 #define USART_CR3_HDSEL ((uint32_t)0x00000008) /*!< Half-Duplex Selection */
mbed_official 376:cb4d9db17537 3696 #define USART_CR3_NACK ((uint32_t)0x00000010) /*!< SmartCard NACK enable */
mbed_official 376:cb4d9db17537 3697 #define USART_CR3_SCEN ((uint32_t)0x00000020) /*!< SmartCard mode enable */
mbed_official 376:cb4d9db17537 3698 #define USART_CR3_DMAR ((uint32_t)0x00000040) /*!< DMA Enable Receiver */
mbed_official 376:cb4d9db17537 3699 #define USART_CR3_DMAT ((uint32_t)0x00000080) /*!< DMA Enable Transmitter */
mbed_official 376:cb4d9db17537 3700 #define USART_CR3_RTSE ((uint32_t)0x00000100) /*!< RTS Enable */
mbed_official 376:cb4d9db17537 3701 #define USART_CR3_CTSE ((uint32_t)0x00000200) /*!< CTS Enable */
mbed_official 376:cb4d9db17537 3702 #define USART_CR3_CTSIE ((uint32_t)0x00000400) /*!< CTS Interrupt Enable */
mbed_official 376:cb4d9db17537 3703 #define USART_CR3_ONEBIT ((uint32_t)0x00000800) /*!< One sample bit method enable */
mbed_official 376:cb4d9db17537 3704 #define USART_CR3_OVRDIS ((uint32_t)0x00001000) /*!< Overrun Disable */
mbed_official 376:cb4d9db17537 3705 #define USART_CR3_DDRE ((uint32_t)0x00002000) /*!< DMA Disable on Reception Error */
mbed_official 376:cb4d9db17537 3706 #define USART_CR3_DEM ((uint32_t)0x00004000) /*!< Driver Enable Mode */
mbed_official 376:cb4d9db17537 3707 #define USART_CR3_DEP ((uint32_t)0x00008000) /*!< Driver Enable Polarity Selection */
mbed_official 376:cb4d9db17537 3708 #define USART_CR3_SCARCNT ((uint32_t)0x000E0000) /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */
mbed_official 376:cb4d9db17537 3709 #define USART_CR3_SCARCNT_0 ((uint32_t)0x00020000) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 3710 #define USART_CR3_SCARCNT_1 ((uint32_t)0x00040000) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 3711 #define USART_CR3_SCARCNT_2 ((uint32_t)0x00080000) /*!< Bit 2 */
mbed_official 376:cb4d9db17537 3712 #define USART_CR3_WUS ((uint32_t)0x00300000) /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */
mbed_official 376:cb4d9db17537 3713 #define USART_CR3_WUS_0 ((uint32_t)0x00100000) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 3714 #define USART_CR3_WUS_1 ((uint32_t)0x00200000) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 3715 #define USART_CR3_WUFIE ((uint32_t)0x00400000) /*!< Wake Up Interrupt Enable */
mbed_official 376:cb4d9db17537 3716 #define USART_CR3_UCESM ((uint32_t)0x00800000) /*!< Clock Enable in Stop mode */
mbed_official 376:cb4d9db17537 3717
mbed_official 376:cb4d9db17537 3718 /****************** Bit definition for USART_BRR register *******************/
mbed_official 376:cb4d9db17537 3719 #define USART_BRR_DIV_FRACTION ((uint32_t)0x0000000F) /*!< Fraction of USARTDIV */
mbed_official 376:cb4d9db17537 3720 #define USART_BRR_DIV_MANTISSA ((uint32_t)0x0000FFF0) /*!< Mantissa of USARTDIV */
mbed_official 376:cb4d9db17537 3721
mbed_official 376:cb4d9db17537 3722 /****************** Bit definition for USART_GTPR register ******************/
mbed_official 376:cb4d9db17537 3723 #define USART_GTPR_PSC ((uint32_t)0x000000FF) /*!< PSC[7:0] bits (Prescaler value) */
mbed_official 376:cb4d9db17537 3724 #define USART_GTPR_GT ((uint32_t)0x0000FF00) /*!< GT[7:0] bits (Guard time value) */
mbed_official 376:cb4d9db17537 3725
mbed_official 376:cb4d9db17537 3726
mbed_official 376:cb4d9db17537 3727 /******************* Bit definition for USART_RTOR register *****************/
mbed_official 376:cb4d9db17537 3728 #define USART_RTOR_RTO ((uint32_t)0x00FFFFFF) /*!< Receiver Time Out Value */
mbed_official 376:cb4d9db17537 3729 #define USART_RTOR_BLEN ((uint32_t)0xFF000000) /*!< Block Length */
mbed_official 376:cb4d9db17537 3730
mbed_official 376:cb4d9db17537 3731 /******************* Bit definition for USART_RQR register ******************/
mbed_official 376:cb4d9db17537 3732 #define USART_RQR_ABRRQ ((uint32_t)0x00000001) /*!< Auto-Baud Rate Request */
mbed_official 376:cb4d9db17537 3733 #define USART_RQR_SBKRQ ((uint32_t)0x00000002) /*!< Send Break Request */
mbed_official 376:cb4d9db17537 3734 #define USART_RQR_MMRQ ((uint32_t)0x00000004) /*!< Mute Mode Request */
mbed_official 376:cb4d9db17537 3735 #define USART_RQR_RXFRQ ((uint32_t)0x00000008) /*!< Receive Data flush Request */
mbed_official 376:cb4d9db17537 3736 #define USART_RQR_TXFRQ ((uint32_t)0x00000010) /*!< Transmit data flush Request */
mbed_official 376:cb4d9db17537 3737
mbed_official 376:cb4d9db17537 3738 /******************* Bit definition for USART_ISR register ******************/
mbed_official 376:cb4d9db17537 3739 #define USART_ISR_PE ((uint32_t)0x00000001) /*!< Parity Error */
mbed_official 376:cb4d9db17537 3740 #define USART_ISR_FE ((uint32_t)0x00000002) /*!< Framing Error */
mbed_official 376:cb4d9db17537 3741 #define USART_ISR_NE ((uint32_t)0x00000004) /*!< Noise detected Flag */
mbed_official 376:cb4d9db17537 3742 #define USART_ISR_ORE ((uint32_t)0x00000008) /*!< OverRun Error */
mbed_official 376:cb4d9db17537 3743 #define USART_ISR_IDLE ((uint32_t)0x00000010) /*!< IDLE line detected */
mbed_official 376:cb4d9db17537 3744 #define USART_ISR_RXNE ((uint32_t)0x00000020) /*!< Read Data Register Not Empty */
mbed_official 376:cb4d9db17537 3745 #define USART_ISR_TC ((uint32_t)0x00000040) /*!< Transmission Complete */
mbed_official 376:cb4d9db17537 3746 #define USART_ISR_TXE ((uint32_t)0x00000080) /*!< Transmit Data Register Empty */
mbed_official 376:cb4d9db17537 3747 #define USART_ISR_LBD ((uint32_t)0x00000100) /*!< LIN Break Detection Flag */
mbed_official 376:cb4d9db17537 3748 #define USART_ISR_CTSIF ((uint32_t)0x00000200) /*!< CTS interrupt flag */
mbed_official 376:cb4d9db17537 3749 #define USART_ISR_CTS ((uint32_t)0x00000400) /*!< CTS flag */
mbed_official 376:cb4d9db17537 3750 #define USART_ISR_RTOF ((uint32_t)0x00000800) /*!< Receiver Time Out */
mbed_official 376:cb4d9db17537 3751 #define USART_ISR_EOBF ((uint32_t)0x00001000) /*!< End Of Block Flag */
mbed_official 376:cb4d9db17537 3752 #define USART_ISR_ABRE ((uint32_t)0x00004000) /*!< Auto-Baud Rate Error */
mbed_official 376:cb4d9db17537 3753 #define USART_ISR_ABRF ((uint32_t)0x00008000) /*!< Auto-Baud Rate Flag */
mbed_official 376:cb4d9db17537 3754 #define USART_ISR_BUSY ((uint32_t)0x00010000) /*!< Busy Flag */
mbed_official 376:cb4d9db17537 3755 #define USART_ISR_CMF ((uint32_t)0x00020000) /*!< Character Match Flag */
mbed_official 376:cb4d9db17537 3756 #define USART_ISR_SBKF ((uint32_t)0x00040000) /*!< Send Break Flag */
mbed_official 376:cb4d9db17537 3757 #define USART_ISR_RWU ((uint32_t)0x00080000) /*!< Receive Wake Up from mute mode Flag */
mbed_official 376:cb4d9db17537 3758 #define USART_ISR_WUF ((uint32_t)0x00100000) /*!< Wake Up from stop mode Flag */
mbed_official 376:cb4d9db17537 3759 #define USART_ISR_TEACK ((uint32_t)0x00200000) /*!< Transmit Enable Acknowledge Flag */
mbed_official 376:cb4d9db17537 3760 #define USART_ISR_REACK ((uint32_t)0x00400000) /*!< Receive Enable Acknowledge Flag */
mbed_official 376:cb4d9db17537 3761
mbed_official 376:cb4d9db17537 3762 /******************* Bit definition for USART_ICR register ******************/
mbed_official 376:cb4d9db17537 3763 #define USART_ICR_PECF ((uint32_t)0x00000001) /*!< Parity Error Clear Flag */
mbed_official 376:cb4d9db17537 3764 #define USART_ICR_FECF ((uint32_t)0x00000002) /*!< Framing Error Clear Flag */
mbed_official 376:cb4d9db17537 3765 #define USART_ICR_NCF ((uint32_t)0x00000004) /*!< Noise detected Clear Flag */
mbed_official 376:cb4d9db17537 3766 #define USART_ICR_ORECF ((uint32_t)0x00000008) /*!< OverRun Error Clear Flag */
mbed_official 376:cb4d9db17537 3767 #define USART_ICR_IDLECF ((uint32_t)0x00000010) /*!< IDLE line detected Clear Flag */
mbed_official 376:cb4d9db17537 3768 #define USART_ICR_TCCF ((uint32_t)0x00000040) /*!< Transmission Complete Clear Flag */
mbed_official 376:cb4d9db17537 3769 #define USART_ICR_LBDCF ((uint32_t)0x00000100) /*!< LIN Break Detection Clear Flag */
mbed_official 376:cb4d9db17537 3770 #define USART_ICR_CTSCF ((uint32_t)0x00000200) /*!< CTS Interrupt Clear Flag */
mbed_official 376:cb4d9db17537 3771 #define USART_ICR_RTOCF ((uint32_t)0x00000800) /*!< Receiver Time Out Clear Flag */
mbed_official 376:cb4d9db17537 3772 #define USART_ICR_EOBCF ((uint32_t)0x00001000) /*!< End Of Block Clear Flag */
mbed_official 376:cb4d9db17537 3773 #define USART_ICR_CMCF ((uint32_t)0x00020000) /*!< Character Match Clear Flag */
mbed_official 376:cb4d9db17537 3774 #define USART_ICR_WUCF ((uint32_t)0x00100000) /*!< Wake Up from stop mode Clear Flag */
mbed_official 376:cb4d9db17537 3775
mbed_official 376:cb4d9db17537 3776 /******************* Bit definition for USART_RDR register ******************/
mbed_official 376:cb4d9db17537 3777 #define USART_RDR_RDR ((uint32_t)0x000001FF) /*!< RDR[8:0] bits (Receive Data value) */
mbed_official 376:cb4d9db17537 3778
mbed_official 376:cb4d9db17537 3779 /******************* Bit definition for USART_TDR register ******************/
mbed_official 376:cb4d9db17537 3780 #define USART_TDR_TDR ((uint32_t)0x000001FF) /*!< TDR[8:0] bits (Transmit Data value) */
mbed_official 376:cb4d9db17537 3781
mbed_official 376:cb4d9db17537 3782 /******************************************************************************/
mbed_official 376:cb4d9db17537 3783 /* */
mbed_official 376:cb4d9db17537 3784 /* USB Device General registers */
mbed_official 376:cb4d9db17537 3785 /* */
mbed_official 376:cb4d9db17537 3786 /******************************************************************************/
mbed_official 376:cb4d9db17537 3787 #define USB_BASE ((uint32_t)0x40005C00) /*!< USB_IP Peripheral Registers base address */
mbed_official 376:cb4d9db17537 3788 #define USB_PMAADDR ((uint32_t)0x40006000) /*!< USB_IP Packet Memory Area base address */
mbed_official 376:cb4d9db17537 3789
mbed_official 376:cb4d9db17537 3790 #define USB_CNTR (USB_BASE + 0x40) /*!< Control register */
mbed_official 376:cb4d9db17537 3791 #define USB_ISTR (USB_BASE + 0x44) /*!< Interrupt status register */
mbed_official 376:cb4d9db17537 3792 #define USB_FNR (USB_BASE + 0x48) /*!< Frame number register */
mbed_official 376:cb4d9db17537 3793 #define USB_DADDR (USB_BASE + 0x4C) /*!< Device address register */
mbed_official 376:cb4d9db17537 3794 #define USB_BTABLE (USB_BASE + 0x50) /*!< Buffer Table address register */
mbed_official 376:cb4d9db17537 3795 #define USB_LPMCSR (USB_BASE + 0x54) /*!< LPM Control and Status register */
mbed_official 376:cb4d9db17537 3796 #define USB_BCDR (USB_BASE + 0x58) /*!< Battery Charging detector register*/
mbed_official 376:cb4d9db17537 3797
mbed_official 376:cb4d9db17537 3798 /**************************** ISTR interrupt events *************************/
mbed_official 376:cb4d9db17537 3799 #define USB_ISTR_CTR ((uint16_t)0x8000) /*!< Correct TRansfer (clear-only bit) */
mbed_official 376:cb4d9db17537 3800 #define USB_ISTR_PMAOVR ((uint16_t)0x4000) /*!< DMA OVeR/underrun (clear-only bit) */
mbed_official 376:cb4d9db17537 3801 #define USB_ISTR_ERR ((uint16_t)0x2000) /*!< ERRor (clear-only bit) */
mbed_official 376:cb4d9db17537 3802 #define USB_ISTR_WKUP ((uint16_t)0x1000) /*!< WaKe UP (clear-only bit) */
mbed_official 376:cb4d9db17537 3803 #define USB_ISTR_SUSP ((uint16_t)0x0800) /*!< SUSPend (clear-only bit) */
mbed_official 376:cb4d9db17537 3804 #define USB_ISTR_RESET ((uint16_t)0x0400) /*!< RESET (clear-only bit) */
mbed_official 376:cb4d9db17537 3805 #define USB_ISTR_SOF ((uint16_t)0x0200) /*!< Start Of Frame (clear-only bit) */
mbed_official 376:cb4d9db17537 3806 #define USB_ISTR_ESOF ((uint16_t)0x0100) /*!< Expected Start Of Frame (clear-only bit) */
mbed_official 376:cb4d9db17537 3807 #define USB_ISTR_L1REQ ((uint16_t)0x0080) /*!< LPM L1 state request */
mbed_official 376:cb4d9db17537 3808 #define USB_ISTR_DIR ((uint16_t)0x0010) /*!< DIRection of transaction (read-only bit) */
mbed_official 376:cb4d9db17537 3809 #define USB_ISTR_EP_ID ((uint16_t)0x000F) /*!< EndPoint IDentifier (read-only bit) */
mbed_official 376:cb4d9db17537 3810
mbed_official 376:cb4d9db17537 3811 #define USB_CLR_CTR (~USB_ISTR_CTR) /*!< clear Correct TRansfer bit */
mbed_official 376:cb4d9db17537 3812 #define USB_CLR_PMAOVR (~USB_ISTR_PMAOVR) /*!< clear DMA OVeR/underrun bit*/
mbed_official 376:cb4d9db17537 3813 #define USB_CLR_ERR (~USB_ISTR_ERR) /*!< clear ERRor bit */
mbed_official 376:cb4d9db17537 3814 #define USB_CLR_WKUP (~USB_ISTR_WKUP) /*!< clear WaKe UP bit */
mbed_official 376:cb4d9db17537 3815 #define USB_CLR_SUSP (~USB_ISTR_SUSP) /*!< clear SUSPend bit */
mbed_official 376:cb4d9db17537 3816 #define USB_CLR_RESET (~USB_ISTR_RESET) /*!< clear RESET bit */
mbed_official 376:cb4d9db17537 3817 #define USB_CLR_SOF (~USB_ISTR_SOF) /*!< clear Start Of Frame bit */
mbed_official 376:cb4d9db17537 3818 #define USB_CLR_ESOF (~USB_ISTR_ESOF) /*!< clear Expected Start Of Frame bit */
mbed_official 376:cb4d9db17537 3819 #define USB_CLR_L1REQ (~USB_ISTR_L1REQ) /*!< clear LPM L1 bit */
mbed_official 376:cb4d9db17537 3820 /************************* CNTR control register bits definitions ***********/
mbed_official 376:cb4d9db17537 3821 #define USB_CNTR_CTRM ((uint16_t)0x8000) /*!< Correct TRansfer Mask */
mbed_official 376:cb4d9db17537 3822 #define USB_CNTR_PMAOVRM ((uint16_t)0x4000) /*!< DMA OVeR/underrun Mask */
mbed_official 376:cb4d9db17537 3823 #define USB_CNTR_ERRM ((uint16_t)0x2000) /*!< ERRor Mask */
mbed_official 376:cb4d9db17537 3824 #define USB_CNTR_WKUPM ((uint16_t)0x1000) /*!< WaKe UP Mask */
mbed_official 376:cb4d9db17537 3825 #define USB_CNTR_SUSPM ((uint16_t)0x0800) /*!< SUSPend Mask */
mbed_official 376:cb4d9db17537 3826 #define USB_CNTR_RESETM ((uint16_t)0x0400) /*!< RESET Mask */
mbed_official 376:cb4d9db17537 3827 #define USB_CNTR_SOFM ((uint16_t)0x0200) /*!< Start Of Frame Mask */
mbed_official 376:cb4d9db17537 3828 #define USB_CNTR_ESOFM ((uint16_t)0x0100) /*!< Expected Start Of Frame Mask */
mbed_official 376:cb4d9db17537 3829 #define USB_CNTR_L1REQM ((uint16_t)0x0080) /*!< LPM L1 state request interrupt mask */
mbed_official 376:cb4d9db17537 3830 #define USB_CNTR_L1RESUME ((uint16_t)0x0020) /*!< LPM L1 Resume request */
mbed_official 376:cb4d9db17537 3831 #define USB_CNTR_RESUME ((uint16_t)0x0010) /*!< RESUME request */
mbed_official 376:cb4d9db17537 3832 #define USB_CNTR_FSUSP ((uint16_t)0x0008) /*!< Force SUSPend */
mbed_official 376:cb4d9db17537 3833 #define USB_CNTR_LPMODE ((uint16_t)0x0004) /*!< Low-power MODE */
mbed_official 376:cb4d9db17537 3834 #define USB_CNTR_PDWN ((uint16_t)0x0002) /*!< Power DoWN */
mbed_official 376:cb4d9db17537 3835 #define USB_CNTR_FRES ((uint16_t)0x0001) /*!< Force USB RESet */
mbed_official 376:cb4d9db17537 3836 /************************* BCDR control register bits definitions ***********/
mbed_official 376:cb4d9db17537 3837 #define USB_BCDR_DPPU ((uint16_t)0x8000) /*!< DP Pull-up Enable */
mbed_official 376:cb4d9db17537 3838 #define USB_BCDR_PS2DET ((uint16_t)0x0080) /*!< PS2 port or proprietary charger detected */
mbed_official 376:cb4d9db17537 3839 #define USB_BCDR_SDET ((uint16_t)0x0040) /*!< Secondary detection (SD) status */
mbed_official 376:cb4d9db17537 3840 #define USB_BCDR_PDET ((uint16_t)0x0020) /*!< Primary detection (PD) status */
mbed_official 376:cb4d9db17537 3841 #define USB_BCDR_DCDET ((uint16_t)0x0010) /*!< Data contact detection (DCD) status */
mbed_official 376:cb4d9db17537 3842 #define USB_BCDR_SDEN ((uint16_t)0x0008) /*!< Secondary detection (SD) mode enable */
mbed_official 376:cb4d9db17537 3843 #define USB_BCDR_PDEN ((uint16_t)0x0004) /*!< Primary detection (PD) mode enable */
mbed_official 376:cb4d9db17537 3844 #define USB_BCDR_DCDEN ((uint16_t)0x0002) /*!< Data contact detection (DCD) mode enable */
mbed_official 376:cb4d9db17537 3845 #define USB_BCDR_BCDEN ((uint16_t)0x0001) /*!< Battery charging detector (BCD) enable */
mbed_official 376:cb4d9db17537 3846 /*************************** LPM register bits definitions ******************/
mbed_official 376:cb4d9db17537 3847 #define USB_LPMCSR_BESL ((uint16_t)0x00F0) /*!< BESL value received with last ACKed LPM Token */
mbed_official 376:cb4d9db17537 3848 #define USB_LPMCSR_REMWAKE ((uint16_t)0x0008) /*!< bRemoteWake value received with last ACKed LPM Token */
mbed_official 376:cb4d9db17537 3849 #define USB_LPMCSR_LPMACK ((uint16_t)0x0002) /*!< LPM Token acknowledge enable*/
mbed_official 376:cb4d9db17537 3850 #define USB_LPMCSR_LMPEN ((uint16_t)0x0001) /*!< LPM support enable */
mbed_official 376:cb4d9db17537 3851 /******************** FNR Frame Number Register bit definitions ************/
mbed_official 376:cb4d9db17537 3852 #define USB_FNR_RXDP ((uint16_t)0x8000) /*!< status of D+ data line */
mbed_official 376:cb4d9db17537 3853 #define USB_FNR_RXDM ((uint16_t)0x4000) /*!< status of D- data line */
mbed_official 376:cb4d9db17537 3854 #define USB_FNR_LCK ((uint16_t)0x2000) /*!< LoCKed */
mbed_official 376:cb4d9db17537 3855 #define USB_FNR_LSOF ((uint16_t)0x1800) /*!< Lost SOF */
mbed_official 376:cb4d9db17537 3856 #define USB_FNR_FN ((uint16_t)0x07FF) /*!< Frame Number */
mbed_official 376:cb4d9db17537 3857 /******************** DADDR Device ADDRess bit definitions ****************/
mbed_official 376:cb4d9db17537 3858 #define USB_DADDR_EF ((uint8_t)0x80) /*!< USB device address Enable Function */
mbed_official 376:cb4d9db17537 3859 #define USB_DADDR_ADD ((uint8_t)0x7F) /*!< USB device address */
mbed_official 376:cb4d9db17537 3860 /****************************** Endpoint register *************************/
mbed_official 376:cb4d9db17537 3861 #define USB_EP0R USB_BASE /*!< endpoint 0 register address */
mbed_official 376:cb4d9db17537 3862 #define USB_EP1R (USB_BASE + 0x04) /*!< endpoint 1 register address */
mbed_official 376:cb4d9db17537 3863 #define USB_EP2R (USB_BASE + 0x08) /*!< endpoint 2 register address */
mbed_official 376:cb4d9db17537 3864 #define USB_EP3R (USB_BASE + 0x0C) /*!< endpoint 3 register address */
mbed_official 376:cb4d9db17537 3865 #define USB_EP4R (USB_BASE + 0x10) /*!< endpoint 4 register address */
mbed_official 376:cb4d9db17537 3866 #define USB_EP5R (USB_BASE + 0x14) /*!< endpoint 5 register address */
mbed_official 376:cb4d9db17537 3867 #define USB_EP6R (USB_BASE + 0x18) /*!< endpoint 6 register address */
mbed_official 376:cb4d9db17537 3868 #define USB_EP7R (USB_BASE + 0x1C) /*!< endpoint 7 register address */
mbed_official 376:cb4d9db17537 3869 /* bit positions */
mbed_official 376:cb4d9db17537 3870 #define USB_EP_CTR_RX ((uint16_t)0x8000) /*!< EndPoint Correct TRansfer RX */
mbed_official 376:cb4d9db17537 3871 #define USB_EP_DTOG_RX ((uint16_t)0x4000) /*!< EndPoint Data TOGGLE RX */
mbed_official 376:cb4d9db17537 3872 #define USB_EPRX_STAT ((uint16_t)0x3000) /*!< EndPoint RX STATus bit field */
mbed_official 376:cb4d9db17537 3873 #define USB_EP_SETUP ((uint16_t)0x0800) /*!< EndPoint SETUP */
mbed_official 376:cb4d9db17537 3874 #define USB_EP_T_FIELD ((uint16_t)0x0600) /*!< EndPoint TYPE */
mbed_official 376:cb4d9db17537 3875 #define USB_EP_KIND ((uint16_t)0x0100) /*!< EndPoint KIND */
mbed_official 376:cb4d9db17537 3876 #define USB_EP_CTR_TX ((uint16_t)0x0080) /*!< EndPoint Correct TRansfer TX */
mbed_official 376:cb4d9db17537 3877 #define USB_EP_DTOG_TX ((uint16_t)0x0040) /*!< EndPoint Data TOGGLE TX */
mbed_official 376:cb4d9db17537 3878 #define USB_EPTX_STAT ((uint16_t)0x0030) /*!< EndPoint TX STATus bit field */
mbed_official 376:cb4d9db17537 3879 #define USB_EPADDR_FIELD ((uint16_t)0x000F) /*!< EndPoint ADDRess FIELD */
mbed_official 376:cb4d9db17537 3880
mbed_official 376:cb4d9db17537 3881 /* EndPoint REGister MASK (no toggle fields) */
mbed_official 376:cb4d9db17537 3882 #define USB_EPREG_MASK (USB_EP_CTR_RX|USB_EP_SETUP|USB_EP_T_FIELD|USB_EP_KIND|USB_EP_CTR_TX|USB_EPADDR_FIELD)
mbed_official 376:cb4d9db17537 3883 /*!< EP_TYPE[1:0] EndPoint TYPE */
mbed_official 376:cb4d9db17537 3884 #define USB_EP_TYPE_MASK ((uint16_t)0x0600) /*!< EndPoint TYPE Mask */
mbed_official 376:cb4d9db17537 3885 #define USB_EP_BULK ((uint16_t)0x0000) /*!< EndPoint BULK */
mbed_official 376:cb4d9db17537 3886 #define USB_EP_CONTROL ((uint16_t)0x0200) /*!< EndPoint CONTROL */
mbed_official 376:cb4d9db17537 3887 #define USB_EP_ISOCHRONOUS ((uint16_t)0x0400) /*!< EndPoint ISOCHRONOUS */
mbed_official 376:cb4d9db17537 3888 #define USB_EP_INTERRUPT ((uint16_t)0x0600) /*!< EndPoint INTERRUPT */
mbed_official 376:cb4d9db17537 3889 #define USB_EP_T_MASK (~USB_EP_T_FIELD & USB_EPREG_MASK)
mbed_official 376:cb4d9db17537 3890
mbed_official 376:cb4d9db17537 3891 #define USB_EPKIND_MASK (~USB_EP_KIND & USB_EPREG_MASK) /*!< EP_KIND EndPoint KIND */
mbed_official 376:cb4d9db17537 3892 /*!< STAT_TX[1:0] STATus for TX transfer */
mbed_official 376:cb4d9db17537 3893 #define USB_EP_TX_DIS ((uint16_t)0x0000) /*!< EndPoint TX DISabled */
mbed_official 376:cb4d9db17537 3894 #define USB_EP_TX_STALL ((uint16_t)0x0010) /*!< EndPoint TX STALLed */
mbed_official 376:cb4d9db17537 3895 #define USB_EP_TX_NAK ((uint16_t)0x0020) /*!< EndPoint TX NAKed */
mbed_official 376:cb4d9db17537 3896 #define USB_EP_TX_VALID ((uint16_t)0x0030) /*!< EndPoint TX VALID */
mbed_official 376:cb4d9db17537 3897 #define USB_EPTX_DTOG1 ((uint16_t)0x0010) /*!< EndPoint TX Data TOGgle bit1 */
mbed_official 376:cb4d9db17537 3898 #define USB_EPTX_DTOG2 ((uint16_t)0x0020) /*!< EndPoint TX Data TOGgle bit2 */
mbed_official 376:cb4d9db17537 3899 #define USB_EPTX_DTOGMASK (USB_EPTX_STAT|USB_EPREG_MASK)
mbed_official 376:cb4d9db17537 3900 /*!< STAT_RX[1:0] STATus for RX transfer */
mbed_official 376:cb4d9db17537 3901 #define USB_EP_RX_DIS ((uint16_t)0x0000) /*!< EndPoint RX DISabled */
mbed_official 376:cb4d9db17537 3902 #define USB_EP_RX_STALL ((uint16_t)0x1000) /*!< EndPoint RX STALLed */
mbed_official 376:cb4d9db17537 3903 #define USB_EP_RX_NAK ((uint16_t)0x2000) /*!< EndPoint RX NAKed */
mbed_official 376:cb4d9db17537 3904 #define USB_EP_RX_VALID ((uint16_t)0x3000) /*!< EndPoint RX VALID */
mbed_official 376:cb4d9db17537 3905 #define USB_EPRX_DTOG1 ((uint16_t)0x1000) /*!< EndPoint RX Data TOGgle bit1 */
mbed_official 376:cb4d9db17537 3906 #define USB_EPRX_DTOG2 ((uint16_t)0x2000) /*!< EndPoint RX Data TOGgle bit1 */
mbed_official 376:cb4d9db17537 3907 #define USB_EPRX_DTOGMASK (USB_EPRX_STAT|USB_EPREG_MASK)
mbed_official 376:cb4d9db17537 3908
mbed_official 376:cb4d9db17537 3909 /******************************************************************************/
mbed_official 376:cb4d9db17537 3910 /* */
mbed_official 376:cb4d9db17537 3911 /* Window WATCHDOG (WWDG) */
mbed_official 376:cb4d9db17537 3912 /* */
mbed_official 376:cb4d9db17537 3913 /******************************************************************************/
mbed_official 376:cb4d9db17537 3914
mbed_official 376:cb4d9db17537 3915 /******************* Bit definition for WWDG_CR register ********************/
mbed_official 376:cb4d9db17537 3916 #define WWDG_CR_T ((uint32_t)0x0000007F) /*!< T[6:0] bits (7-Bit counter (MSB to LSB)) */
mbed_official 376:cb4d9db17537 3917 #define WWDG_CR_T0 ((uint32_t)0x00000001) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 3918 #define WWDG_CR_T1 ((uint32_t)0x00000002) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 3919 #define WWDG_CR_T2 ((uint32_t)0x00000004) /*!< Bit 2 */
mbed_official 376:cb4d9db17537 3920 #define WWDG_CR_T3 ((uint32_t)0x00000008) /*!< Bit 3 */
mbed_official 376:cb4d9db17537 3921 #define WWDG_CR_T4 ((uint32_t)0x00000010) /*!< Bit 4 */
mbed_official 376:cb4d9db17537 3922 #define WWDG_CR_T5 ((uint32_t)0x00000020) /*!< Bit 5 */
mbed_official 376:cb4d9db17537 3923 #define WWDG_CR_T6 ((uint32_t)0x00000040) /*!< Bit 6 */
mbed_official 376:cb4d9db17537 3924
mbed_official 376:cb4d9db17537 3925 #define WWDG_CR_WDGA ((uint32_t)0x00000080) /*!< Activation bit */
mbed_official 376:cb4d9db17537 3926
mbed_official 376:cb4d9db17537 3927 /******************* Bit definition for WWDG_CFR register *******************/
mbed_official 376:cb4d9db17537 3928 #define WWDG_CFR_W ((uint32_t)0x0000007F) /*!< W[6:0] bits (7-bit window value) */
mbed_official 376:cb4d9db17537 3929 #define WWDG_CFR_W0 ((uint32_t)0x00000001) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 3930 #define WWDG_CFR_W1 ((uint32_t)0x00000002) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 3931 #define WWDG_CFR_W2 ((uint32_t)0x00000004) /*!< Bit 2 */
mbed_official 376:cb4d9db17537 3932 #define WWDG_CFR_W3 ((uint32_t)0x00000008) /*!< Bit 3 */
mbed_official 376:cb4d9db17537 3933 #define WWDG_CFR_W4 ((uint32_t)0x00000010) /*!< Bit 4 */
mbed_official 376:cb4d9db17537 3934 #define WWDG_CFR_W5 ((uint32_t)0x00000020) /*!< Bit 5 */
mbed_official 376:cb4d9db17537 3935 #define WWDG_CFR_W6 ((uint32_t)0x00000040) /*!< Bit 6 */
mbed_official 376:cb4d9db17537 3936
mbed_official 376:cb4d9db17537 3937 #define WWDG_CFR_WDGTB ((uint32_t)0x00000180) /*!< WDGTB[1:0] bits (Timer Base) */
mbed_official 376:cb4d9db17537 3938 #define WWDG_CFR_WDGTB0 ((uint32_t)0x00000080) /*!< Bit 0 */
mbed_official 376:cb4d9db17537 3939 #define WWDG_CFR_WDGTB1 ((uint32_t)0x00000100) /*!< Bit 1 */
mbed_official 376:cb4d9db17537 3940
mbed_official 376:cb4d9db17537 3941 #define WWDG_CFR_EWI ((uint32_t)0x00000200) /*!< Early Wakeup Interrupt */
mbed_official 376:cb4d9db17537 3942
mbed_official 376:cb4d9db17537 3943 /******************* Bit definition for WWDG_SR register ********************/
mbed_official 376:cb4d9db17537 3944 #define WWDG_SR_EWIF ((uint32_t)0x00000001) /*!< Early Wakeup Interrupt Flag */
mbed_official 376:cb4d9db17537 3945
mbed_official 376:cb4d9db17537 3946 /**
mbed_official 376:cb4d9db17537 3947 * @}
mbed_official 376:cb4d9db17537 3948 */
mbed_official 376:cb4d9db17537 3949
mbed_official 376:cb4d9db17537 3950 /**
mbed_official 376:cb4d9db17537 3951 * @}
mbed_official 376:cb4d9db17537 3952 */
mbed_official 376:cb4d9db17537 3953
mbed_official 376:cb4d9db17537 3954 /** @addtogroup Exported_macros
mbed_official 376:cb4d9db17537 3955 * @{
mbed_official 376:cb4d9db17537 3956 */
mbed_official 376:cb4d9db17537 3957
mbed_official 376:cb4d9db17537 3958 /******************************* ADC Instances ********************************/
mbed_official 376:cb4d9db17537 3959 #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
mbed_official 376:cb4d9db17537 3960
mbed_official 376:cb4d9db17537 3961 /******************************** COMP Instances ******************************/
mbed_official 376:cb4d9db17537 3962 #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \
mbed_official 376:cb4d9db17537 3963 ((INSTANCE) == COMP2))
mbed_official 376:cb4d9db17537 3964
mbed_official 376:cb4d9db17537 3965 /******************************* CRC Instances ********************************/
mbed_official 376:cb4d9db17537 3966 #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
mbed_official 376:cb4d9db17537 3967
mbed_official 376:cb4d9db17537 3968 /******************************* DAC Instances ********************************/
mbed_official 376:cb4d9db17537 3969 #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC)
mbed_official 376:cb4d9db17537 3970
mbed_official 376:cb4d9db17537 3971 /******************************** DMA Instances *******************************/
mbed_official 376:cb4d9db17537 3972 #define IS_DMA_STREAM_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Stream0) || \
mbed_official 376:cb4d9db17537 3973 ((INSTANCE) == DMA1_Stream1) || \
mbed_official 376:cb4d9db17537 3974 ((INSTANCE) == DMA1_Stream2) || \
mbed_official 376:cb4d9db17537 3975 ((INSTANCE) == DMA1_Stream3) || \
mbed_official 376:cb4d9db17537 3976 ((INSTANCE) == DMA1_Stream4) || \
mbed_official 376:cb4d9db17537 3977 ((INSTANCE) == DMA1_Stream5) || \
mbed_official 376:cb4d9db17537 3978 ((INSTANCE) == DMA1_Stream6) || \
mbed_official 376:cb4d9db17537 3979 ((INSTANCE) == DMA1_Stream7))
mbed_official 376:cb4d9db17537 3980
mbed_official 376:cb4d9db17537 3981 /******************************* GPIO Instances *******************************/
mbed_official 376:cb4d9db17537 3982 #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
mbed_official 376:cb4d9db17537 3983 ((INSTANCE) == GPIOB) || \
mbed_official 376:cb4d9db17537 3984 ((INSTANCE) == GPIOC) || \
mbed_official 376:cb4d9db17537 3985 ((INSTANCE) == GPIOD) || \
mbed_official 376:cb4d9db17537 3986 ((INSTANCE) == GPIOH))
mbed_official 376:cb4d9db17537 3987
mbed_official 376:cb4d9db17537 3988
mbed_official 376:cb4d9db17537 3989 /******************************** I2C Instances *******************************/
mbed_official 376:cb4d9db17537 3990 #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
mbed_official 376:cb4d9db17537 3991 ((INSTANCE) == I2C2))
mbed_official 376:cb4d9db17537 3992
mbed_official 376:cb4d9db17537 3993 /******************************** I2S Instances *******************************/
mbed_official 376:cb4d9db17537 3994 #define IS_I2S_INSTANCE(INSTANCE) ((INSTANCE) == SPI2)
mbed_official 376:cb4d9db17537 3995
mbed_official 376:cb4d9db17537 3996 /******************************* RNG Instances ********************************/
mbed_official 376:cb4d9db17537 3997 #define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG)
mbed_official 376:cb4d9db17537 3998
mbed_official 376:cb4d9db17537 3999 /****************************** RTC Instances *********************************/
mbed_official 376:cb4d9db17537 4000 #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
mbed_official 376:cb4d9db17537 4001
mbed_official 376:cb4d9db17537 4002 /******************************** SMBUS Instances *****************************/
mbed_official 376:cb4d9db17537 4003 #define IS_SMBUS_INSTANCE(INSTANCE) ((INSTANCE) == I2C1)
mbed_official 376:cb4d9db17537 4004
mbed_official 376:cb4d9db17537 4005 /******************************** SPI Instances *******************************/
mbed_official 376:cb4d9db17537 4006 #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
mbed_official 376:cb4d9db17537 4007 ((INSTANCE) == SPI2))
mbed_official 376:cb4d9db17537 4008 /****************** LPTIM Instances : All supported instances *****************/
mbed_official 376:cb4d9db17537 4009 #define IS_LPTIM_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1)
mbed_official 376:cb4d9db17537 4010
mbed_official 376:cb4d9db17537 4011 /****************** TIM Instances : All supported instances *******************/
mbed_official 376:cb4d9db17537 4012 #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
mbed_official 376:cb4d9db17537 4013 ((INSTANCE) == TIM6) || \
mbed_official 376:cb4d9db17537 4014 ((INSTANCE) == TIM21) || \
mbed_official 376:cb4d9db17537 4015 ((INSTANCE) == TIM22))
mbed_official 376:cb4d9db17537 4016
mbed_official 376:cb4d9db17537 4017 /************* TIM Instances : at least 1 capture/compare channel *************/
mbed_official 376:cb4d9db17537 4018 #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
mbed_official 376:cb4d9db17537 4019 ((INSTANCE) == TIM21) || \
mbed_official 376:cb4d9db17537 4020 ((INSTANCE) == TIM22))
mbed_official 376:cb4d9db17537 4021
mbed_official 376:cb4d9db17537 4022 /************ TIM Instances : at least 2 capture/compare channels *************/
mbed_official 376:cb4d9db17537 4023 #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
mbed_official 376:cb4d9db17537 4024 ((INSTANCE) == TIM21) || \
mbed_official 376:cb4d9db17537 4025 ((INSTANCE) == TIM22))
mbed_official 376:cb4d9db17537 4026
mbed_official 376:cb4d9db17537 4027 /************ TIM Instances : at least 3 capture/compare channels *************/
mbed_official 376:cb4d9db17537 4028 #define IS_TIM_CC3_INSTANCE(INSTANCE) ((INSTANCE) == TIM2)
mbed_official 376:cb4d9db17537 4029
mbed_official 376:cb4d9db17537 4030 /************ TIM Instances : at least 4 capture/compare channels *************/
mbed_official 376:cb4d9db17537 4031 #define IS_TIM_CC4_INSTANCE(INSTANCE) ((INSTANCE) == TIM2)
mbed_official 376:cb4d9db17537 4032
mbed_official 376:cb4d9db17537 4033 /******************** TIM Instances : Advanced-control timers *****************/
mbed_official 376:cb4d9db17537 4034
mbed_official 376:cb4d9db17537 4035 /******************* TIM Instances : Timer input XOR function *****************/
mbed_official 376:cb4d9db17537 4036 #define IS_TIM_XOR_INSTANCE(INSTANCE) ((INSTANCE) == TIM2)
mbed_official 376:cb4d9db17537 4037
mbed_official 376:cb4d9db17537 4038
mbed_official 376:cb4d9db17537 4039 /****************** TIM Instances : DMA requests generation (UDE) *************/
mbed_official 376:cb4d9db17537 4040 #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
mbed_official 376:cb4d9db17537 4041 ((INSTANCE) == TIM6))
mbed_official 376:cb4d9db17537 4042 /************ TIM Instances : DMA requests generation (CCxDE) *****************/
mbed_official 376:cb4d9db17537 4043 #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) ((INSTANCE) == TIM2)
mbed_official 376:cb4d9db17537 4044
mbed_official 376:cb4d9db17537 4045 /************ TIM Instances : DMA requests generation (COMDE) *****************/
mbed_official 376:cb4d9db17537 4046 #define IS_TIM_CCDMA_INSTANCE(INSTANCE) ((INSTANCE) == TIM2)
mbed_official 376:cb4d9db17537 4047
mbed_official 376:cb4d9db17537 4048 /******************** TIM Instances : DMA burst feature ***********************/
mbed_official 376:cb4d9db17537 4049 #define IS_TIM_DMABURST_INSTANCE(INSTANCE) ((INSTANCE) == TIM2)
mbed_official 376:cb4d9db17537 4050
mbed_official 376:cb4d9db17537 4051 /****** TIM Instances : master mode available (TIMx_CR2.MMS available )********/
mbed_official 376:cb4d9db17537 4052 #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
mbed_official 376:cb4d9db17537 4053 ((INSTANCE) == TIM6) || \
mbed_official 376:cb4d9db17537 4054 ((INSTANCE) == TIM21) || \
mbed_official 376:cb4d9db17537 4055 ((INSTANCE) == TIM22))
mbed_official 376:cb4d9db17537 4056
mbed_official 376:cb4d9db17537 4057 /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
mbed_official 376:cb4d9db17537 4058 #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
mbed_official 376:cb4d9db17537 4059 ((INSTANCE) == TIM21) || \
mbed_official 376:cb4d9db17537 4060 ((INSTANCE) == TIM22))
mbed_official 376:cb4d9db17537 4061
mbed_official 376:cb4d9db17537 4062 /********************** TIM Instances : 32 bit Counter ************************/
mbed_official 376:cb4d9db17537 4063
mbed_official 376:cb4d9db17537 4064 /***************** TIM Instances : external trigger input availabe ************/
mbed_official 376:cb4d9db17537 4065 #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
mbed_official 376:cb4d9db17537 4066 ((INSTANCE) == TIM21) || \
mbed_official 376:cb4d9db17537 4067 ((INSTANCE) == TIM22))
mbed_official 376:cb4d9db17537 4068
mbed_official 376:cb4d9db17537 4069 /****************** TIM Instances : remapping capability **********************/
mbed_official 376:cb4d9db17537 4070 #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
mbed_official 376:cb4d9db17537 4071 ((INSTANCE) == TIM21) || \
mbed_official 376:cb4d9db17537 4072 ((INSTANCE) == TIM22))
mbed_official 376:cb4d9db17537 4073
mbed_official 376:cb4d9db17537 4074 /******************* TIM Instances : output(s) available **********************/
mbed_official 376:cb4d9db17537 4075 #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
mbed_official 376:cb4d9db17537 4076 ((((INSTANCE) == TIM2) && \
mbed_official 376:cb4d9db17537 4077 (((CHANNEL) == TIM_CHANNEL_1) || \
mbed_official 376:cb4d9db17537 4078 ((CHANNEL) == TIM_CHANNEL_2) || \
mbed_official 376:cb4d9db17537 4079 ((CHANNEL) == TIM_CHANNEL_3) || \
mbed_official 376:cb4d9db17537 4080 ((CHANNEL) == TIM_CHANNEL_4))) \
mbed_official 376:cb4d9db17537 4081 || \
mbed_official 376:cb4d9db17537 4082 (((INSTANCE) == TIM21) && \
mbed_official 376:cb4d9db17537 4083 (((CHANNEL) == TIM_CHANNEL_1) || \
mbed_official 376:cb4d9db17537 4084 ((CHANNEL) == TIM_CHANNEL_2))) \
mbed_official 376:cb4d9db17537 4085 || \
mbed_official 376:cb4d9db17537 4086 (((INSTANCE) == TIM22) && \
mbed_official 376:cb4d9db17537 4087 (((CHANNEL) == TIM_CHANNEL_1) || \
mbed_official 376:cb4d9db17537 4088 ((CHANNEL) == TIM_CHANNEL_2))))
mbed_official 376:cb4d9db17537 4089
mbed_official 376:cb4d9db17537 4090 /******************** UART Instances : Asynchronous mode **********************/
mbed_official 376:cb4d9db17537 4091 #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
mbed_official 376:cb4d9db17537 4092 ((INSTANCE) == USART2) || \
mbed_official 376:cb4d9db17537 4093 ((INSTANCE) == LPUART1))
mbed_official 376:cb4d9db17537 4094
mbed_official 376:cb4d9db17537 4095 /******************** USART Instances : Synchronous mode **********************/
mbed_official 376:cb4d9db17537 4096 #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
mbed_official 376:cb4d9db17537 4097 ((INSTANCE) == USART2))
mbed_official 376:cb4d9db17537 4098
mbed_official 376:cb4d9db17537 4099 /****************** UART Instances : Hardware Flow control ********************/
mbed_official 376:cb4d9db17537 4100 #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
mbed_official 376:cb4d9db17537 4101 ((INSTANCE) == USART2) || \
mbed_official 376:cb4d9db17537 4102 ((INSTANCE) == LPUART1))
mbed_official 376:cb4d9db17537 4103
mbed_official 376:cb4d9db17537 4104
mbed_official 376:cb4d9db17537 4105 /********************* UART Instances : Smard card mode ***********************/
mbed_official 376:cb4d9db17537 4106 #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
mbed_official 376:cb4d9db17537 4107 ((INSTANCE) == USART2))
mbed_official 376:cb4d9db17537 4108
mbed_official 376:cb4d9db17537 4109 /*********************** UART Instances : IRDA mode ***************************/
mbed_official 376:cb4d9db17537 4110 #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
mbed_official 376:cb4d9db17537 4111 ((INSTANCE) == USART2))
mbed_official 376:cb4d9db17537 4112
mbed_official 376:cb4d9db17537 4113 /****************************** IWDG Instances ********************************/
mbed_official 376:cb4d9db17537 4114 #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
mbed_official 376:cb4d9db17537 4115
mbed_official 376:cb4d9db17537 4116 /****************************** USB Instances ********************************/
mbed_official 376:cb4d9db17537 4117 #define IS_USB_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB)
mbed_official 376:cb4d9db17537 4118
mbed_official 376:cb4d9db17537 4119 /****************************** WWDG Instances ********************************/
mbed_official 376:cb4d9db17537 4120 #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
mbed_official 376:cb4d9db17537 4121
mbed_official 376:cb4d9db17537 4122 /**
mbed_official 376:cb4d9db17537 4123 * @}
mbed_official 376:cb4d9db17537 4124 */
mbed_official 376:cb4d9db17537 4125
mbed_official 376:cb4d9db17537 4126 /******************************************************************************/
mbed_official 376:cb4d9db17537 4127 /* For a painless codes migration between the STM32L0xx device product */
mbed_official 376:cb4d9db17537 4128 /* lines, the aliases defined below are put in place to overcome the */
mbed_official 376:cb4d9db17537 4129 /* differences in the interrupt handlers and IRQn definitions. */
mbed_official 376:cb4d9db17537 4130 /* No need to update developed interrupt code when moving across */
mbed_official 376:cb4d9db17537 4131 /* product lines within the same STM32L0 Family */
mbed_official 376:cb4d9db17537 4132 /******************************************************************************/
mbed_official 376:cb4d9db17537 4133
mbed_official 376:cb4d9db17537 4134 /* Aliases for __IRQn */
mbed_official 376:cb4d9db17537 4135
mbed_official 376:cb4d9db17537 4136 #define LPUART1_IRQn RNG_LPUART1_IRQn
mbed_official 376:cb4d9db17537 4137 #define AES_LPUART1_IRQn RNG_LPUART1_IRQn
mbed_official 376:cb4d9db17537 4138 #define AES_RNG_LPUART1_IRQn RNG_LPUART1_IRQn
mbed_official 376:cb4d9db17537 4139
mbed_official 376:cb4d9db17537 4140 #define TIM6_IRQn TIM6_DAC_IRQn
mbed_official 376:cb4d9db17537 4141
mbed_official 376:cb4d9db17537 4142 #define RCC_IRQn RCC_CRS_IRQn
mbed_official 376:cb4d9db17537 4143
mbed_official 376:cb4d9db17537 4144 /* Aliases for __IRQHandler */
mbed_official 376:cb4d9db17537 4145 #define LPUART1_IRQHandler RNG_LPUART1_IRQHandler
mbed_official 376:cb4d9db17537 4146 #define AES_LPUART1_IRQHandler RNG_LPUART1_IRQHandler
mbed_official 376:cb4d9db17537 4147 #define AES_RNG_LPUART1_IRQHandler RNG_LPUART1_IRQHandler
mbed_official 376:cb4d9db17537 4148
mbed_official 376:cb4d9db17537 4149 #define TIM6_IRQHandler TIM6_DAC_IRQHandler
mbed_official 376:cb4d9db17537 4150
mbed_official 376:cb4d9db17537 4151 #define RCC_IRQHandler RCC_CRS_IRQHandler
mbed_official 376:cb4d9db17537 4152
mbed_official 376:cb4d9db17537 4153 /**
mbed_official 376:cb4d9db17537 4154 * @}
mbed_official 376:cb4d9db17537 4155 */
mbed_official 376:cb4d9db17537 4156
mbed_official 376:cb4d9db17537 4157 /**
mbed_official 376:cb4d9db17537 4158 * @}
mbed_official 376:cb4d9db17537 4159 */
mbed_official 376:cb4d9db17537 4160
mbed_official 376:cb4d9db17537 4161 #ifdef __cplusplus
mbed_official 376:cb4d9db17537 4162 }
mbed_official 376:cb4d9db17537 4163 #endif /* __cplusplus */
mbed_official 376:cb4d9db17537 4164
mbed_official 376:cb4d9db17537 4165 #endif /* __STM32L053xx_H */
mbed_official 376:cb4d9db17537 4166
mbed_official 376:cb4d9db17537 4167
mbed_official 376:cb4d9db17537 4168
mbed_official 376:cb4d9db17537 4169 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/