Use with LoRa Node.

Fork of SX1276Lib by Semtech

Committer:
lukas_formanek
Date:
Mon May 01 14:57:42 2017 +0000
Revision:
26:3cf3658778df
Parent:
22:7f3aab69cca9
Semestralka gateway VER. 0

Who changed what in which revision?

UserRevisionLine numberNew contents of line
GregCr 0:e6ceb13d2d05 1 /*
GregCr 0:e6ceb13d2d05 2 / _____) _ | |
GregCr 0:e6ceb13d2d05 3 ( (____ _____ ____ _| |_ _____ ____| |__
GregCr 0:e6ceb13d2d05 4 \____ \| ___ | (_ _) ___ |/ ___) _ \
GregCr 0:e6ceb13d2d05 5 _____) ) ____| | | || |_| ____( (___| | | |
GregCr 0:e6ceb13d2d05 6 (______/|_____)_|_|_| \__)_____)\____)_| |_|
mluis 22:7f3aab69cca9 7 (C) 2014 Semtech
GregCr 0:e6ceb13d2d05 8
GregCr 0:e6ceb13d2d05 9 Description: -
GregCr 0:e6ceb13d2d05 10
GregCr 0:e6ceb13d2d05 11 License: Revised BSD License, see LICENSE.TXT file include in the project
GregCr 0:e6ceb13d2d05 12
GregCr 0:e6ceb13d2d05 13 Maintainers: Miguel Luis, Gregory Cristian and Nicolas Huguenin
GregCr 0:e6ceb13d2d05 14 */
GregCr 0:e6ceb13d2d05 15 #include "sx1276-hal.h"
GregCr 0:e6ceb13d2d05 16
mluis 22:7f3aab69cca9 17 const RadioRegisters_t SX1276MB1xAS::RadioRegsInit[] = RADIO_INIT_REGISTERS_VALUE;
GregCr 0:e6ceb13d2d05 18
mluis 21:2e496deb7858 19 SX1276MB1xAS::SX1276MB1xAS( RadioEvents_t *events,
GregCr 0:e6ceb13d2d05 20 PinName mosi, PinName miso, PinName sclk, PinName nss, PinName reset,
GregCr 0:e6ceb13d2d05 21 PinName dio0, PinName dio1, PinName dio2, PinName dio3, PinName dio4, PinName dio5,
GregCr 0:e6ceb13d2d05 22 PinName antSwitch )
mluis 21:2e496deb7858 23 : SX1276( events, mosi, miso, sclk, nss, reset, dio0, dio1, dio2, dio3, dio4, dio5 ),
GregCr 0:e6ceb13d2d05 24 antSwitch( antSwitch ),
GregCr 12:aa5b3bf7fdf4 25 #if( defined ( TARGET_NUCLEO_L152RE ) )
GregCr 12:aa5b3bf7fdf4 26 fake( D8 )
GregCr 12:aa5b3bf7fdf4 27 #else
GregCr 0:e6ceb13d2d05 28 fake( A3 )
GregCr 0:e6ceb13d2d05 29 #endif
GregCr 0:e6ceb13d2d05 30 {
mluis 21:2e496deb7858 31 this->RadioEvents = events;
mluis 21:2e496deb7858 32
GregCr 0:e6ceb13d2d05 33 Reset( );
GregCr 0:e6ceb13d2d05 34
GregCr 0:e6ceb13d2d05 35 RxChainCalibration( );
GregCr 0:e6ceb13d2d05 36
GregCr 0:e6ceb13d2d05 37 IoInit( );
GregCr 0:e6ceb13d2d05 38
GregCr 0:e6ceb13d2d05 39 SetOpMode( RF_OPMODE_SLEEP );
GregCr 0:e6ceb13d2d05 40
GregCr 0:e6ceb13d2d05 41 IoIrqInit( dioIrq );
GregCr 0:e6ceb13d2d05 42
GregCr 0:e6ceb13d2d05 43 RadioRegistersInit( );
GregCr 0:e6ceb13d2d05 44
GregCr 0:e6ceb13d2d05 45 SetModem( MODEM_FSK );
GregCr 0:e6ceb13d2d05 46
mluis 21:2e496deb7858 47 this->settings.State = RF_IDLE ;
GregCr 0:e6ceb13d2d05 48 }
GregCr 0:e6ceb13d2d05 49
mluis 21:2e496deb7858 50 SX1276MB1xAS::SX1276MB1xAS( RadioEvents_t *events )
GregCr 12:aa5b3bf7fdf4 51 #if defined ( TARGET_NUCLEO_L152RE )
mluis 21:2e496deb7858 52 : SX1276( events, D11, D12, D13, D10, A0, D2, D3, D4, D5, A3, D9 ), // For NUCLEO L152RE dio4 is on port A3
GregCr 0:e6ceb13d2d05 53 antSwitch( A4 ),
GregCr 0:e6ceb13d2d05 54 fake( D8 )
mluis 20:e05596ba4166 55 #elif defined( TARGET_LPC11U6X )
mluis 21:2e496deb7858 56 : SX1276( events, D11, D12, D13, D10, A0, D2, D3, D4, D5, D8, D9 ),
mluis 20:e05596ba4166 57 antSwitch( P0_23 ),
mluis 20:e05596ba4166 58 fake( A3 )
GregCr 0:e6ceb13d2d05 59 #else
lukas_formanek 26:3cf3658778df 60 : // SX1276( events, D11, D12, D13, D10, A0, D2, D3, D4, D5, D8, D9 ),
lukas_formanek 26:3cf3658778df 61 SX1276( events, D11, D12, D13, D10, A0, D6, D3, D4, D5, D7, D9 ),
GregCr 12:aa5b3bf7fdf4 62 antSwitch( A4 ),
GregCr 12:aa5b3bf7fdf4 63 fake( A3 )
GregCr 0:e6ceb13d2d05 64 #endif
GregCr 0:e6ceb13d2d05 65 {
mluis 21:2e496deb7858 66 this->RadioEvents = events;
mluis 21:2e496deb7858 67
GregCr 0:e6ceb13d2d05 68 Reset( );
GregCr 0:e6ceb13d2d05 69
GregCr 5:11ec8a6ba4f0 70 boardConnected = UNKNOWN;
GregCr 5:11ec8a6ba4f0 71
GregCr 1:f979673946c0 72 DetectBoardType( );
GregCr 1:f979673946c0 73
GregCr 0:e6ceb13d2d05 74 RxChainCalibration( );
GregCr 0:e6ceb13d2d05 75
GregCr 0:e6ceb13d2d05 76 IoInit( );
GregCr 0:e6ceb13d2d05 77
GregCr 0:e6ceb13d2d05 78 SetOpMode( RF_OPMODE_SLEEP );
GregCr 0:e6ceb13d2d05 79 IoIrqInit( dioIrq );
GregCr 0:e6ceb13d2d05 80
GregCr 0:e6ceb13d2d05 81 RadioRegistersInit( );
GregCr 0:e6ceb13d2d05 82
GregCr 0:e6ceb13d2d05 83 SetModem( MODEM_FSK );
GregCr 0:e6ceb13d2d05 84
mluis 21:2e496deb7858 85 this->settings.State = RF_IDLE ;
GregCr 0:e6ceb13d2d05 86 }
GregCr 0:e6ceb13d2d05 87
GregCr 0:e6ceb13d2d05 88 //-------------------------------------------------------------------------
GregCr 0:e6ceb13d2d05 89 // Board relative functions
GregCr 0:e6ceb13d2d05 90 //-------------------------------------------------------------------------
GregCr 2:5eb3066446dd 91 uint8_t SX1276MB1xAS::DetectBoardType( void )
GregCr 1:f979673946c0 92 {
GregCr 5:11ec8a6ba4f0 93 if( boardConnected == UNKNOWN )
GregCr 1:f979673946c0 94 {
GregCr 5:11ec8a6ba4f0 95 antSwitch.input( );
GregCr 5:11ec8a6ba4f0 96 wait_ms( 1 );
GregCr 5:11ec8a6ba4f0 97 if( antSwitch == 1 )
GregCr 5:11ec8a6ba4f0 98 {
GregCr 5:11ec8a6ba4f0 99 boardConnected = SX1276MB1LAS;
GregCr 5:11ec8a6ba4f0 100 }
GregCr 5:11ec8a6ba4f0 101 else
GregCr 5:11ec8a6ba4f0 102 {
GregCr 5:11ec8a6ba4f0 103 boardConnected = SX1276MB1MAS;
GregCr 5:11ec8a6ba4f0 104 }
GregCr 5:11ec8a6ba4f0 105 antSwitch.output( );
GregCr 5:11ec8a6ba4f0 106 wait_ms( 1 );
GregCr 1:f979673946c0 107 }
GregCr 2:5eb3066446dd 108 return ( boardConnected );
GregCr 1:f979673946c0 109 }
GregCr 0:e6ceb13d2d05 110
GregCr 0:e6ceb13d2d05 111 void SX1276MB1xAS::IoInit( void )
GregCr 0:e6ceb13d2d05 112 {
GregCr 0:e6ceb13d2d05 113 AntSwInit( );
GregCr 0:e6ceb13d2d05 114 SpiInit( );
GregCr 0:e6ceb13d2d05 115 }
GregCr 0:e6ceb13d2d05 116
mluis 22:7f3aab69cca9 117 void SX1276MB1xAS::RadioRegistersInit( )
mluis 22:7f3aab69cca9 118 {
GregCr 0:e6ceb13d2d05 119 uint8_t i = 0;
GregCr 0:e6ceb13d2d05 120 for( i = 0; i < sizeof( RadioRegsInit ) / sizeof( RadioRegisters_t ); i++ )
GregCr 0:e6ceb13d2d05 121 {
GregCr 0:e6ceb13d2d05 122 SetModem( RadioRegsInit[i].Modem );
GregCr 0:e6ceb13d2d05 123 Write( RadioRegsInit[i].Addr, RadioRegsInit[i].Value );
GregCr 0:e6ceb13d2d05 124 }
GregCr 0:e6ceb13d2d05 125 }
GregCr 0:e6ceb13d2d05 126
GregCr 0:e6ceb13d2d05 127 void SX1276MB1xAS::SpiInit( void )
GregCr 0:e6ceb13d2d05 128 {
GregCr 0:e6ceb13d2d05 129 nss = 1;
GregCr 0:e6ceb13d2d05 130 spi.format( 8,0 );
GregCr 0:e6ceb13d2d05 131 uint32_t frequencyToSet = 8000000;
GregCr 0:e6ceb13d2d05 132 #if( defined ( TARGET_NUCLEO_L152RE ) || defined ( TARGET_LPC11U6X ) )
GregCr 0:e6ceb13d2d05 133 spi.frequency( frequencyToSet );
GregCr 0:e6ceb13d2d05 134 #elif( defined ( TARGET_KL25Z ) ) //busclock frequency is halved -> double the spi frequency to compensate
GregCr 0:e6ceb13d2d05 135 spi.frequency( frequencyToSet * 2 );
GregCr 0:e6ceb13d2d05 136 #else
GregCr 0:e6ceb13d2d05 137 #warning "Check the board's SPI frequency"
GregCr 0:e6ceb13d2d05 138 #endif
GregCr 0:e6ceb13d2d05 139 wait(0.1);
GregCr 0:e6ceb13d2d05 140 }
GregCr 0:e6ceb13d2d05 141
GregCr 0:e6ceb13d2d05 142 void SX1276MB1xAS::IoIrqInit( DioIrqHandler *irqHandlers )
GregCr 0:e6ceb13d2d05 143 {
mluis 22:7f3aab69cca9 144 #if( defined ( TARGET_NUCLEO_L152RE ) || defined ( TARGET_LPC11U6X ) )
mluis 22:7f3aab69cca9 145 dio0.mode(PullDown);
mluis 22:7f3aab69cca9 146 dio1.mode(PullDown);
mluis 22:7f3aab69cca9 147 dio2.mode(PullDown);
mluis 22:7f3aab69cca9 148 dio3.mode(PullDown);
mluis 22:7f3aab69cca9 149 dio4.mode(PullDown);
mluis 22:7f3aab69cca9 150 #endif
GregCr 0:e6ceb13d2d05 151 dio0.rise( this, static_cast< TriggerMB1xAS > ( irqHandlers[0] ) );
GregCr 0:e6ceb13d2d05 152 dio1.rise( this, static_cast< TriggerMB1xAS > ( irqHandlers[1] ) );
GregCr 0:e6ceb13d2d05 153 dio2.rise( this, static_cast< TriggerMB1xAS > ( irqHandlers[2] ) );
GregCr 0:e6ceb13d2d05 154 dio3.rise( this, static_cast< TriggerMB1xAS > ( irqHandlers[3] ) );
GregCr 0:e6ceb13d2d05 155 dio4.rise( this, static_cast< TriggerMB1xAS > ( irqHandlers[4] ) );
GregCr 0:e6ceb13d2d05 156 }
GregCr 0:e6ceb13d2d05 157
GregCr 0:e6ceb13d2d05 158 void SX1276MB1xAS::IoDeInit( void )
GregCr 0:e6ceb13d2d05 159 {
GregCr 0:e6ceb13d2d05 160 //nothing
GregCr 0:e6ceb13d2d05 161 }
GregCr 0:e6ceb13d2d05 162
GregCr 0:e6ceb13d2d05 163 uint8_t SX1276MB1xAS::GetPaSelect( uint32_t channel )
GregCr 0:e6ceb13d2d05 164 {
GregCr 0:e6ceb13d2d05 165 if( channel > RF_MID_BAND_THRESH )
GregCr 0:e6ceb13d2d05 166 {
GregCr 3:ca84be1f3fac 167 if( boardConnected == SX1276MB1LAS )
GregCr 1:f979673946c0 168 {
GregCr 1:f979673946c0 169 return RF_PACONFIG_PASELECT_PABOOST;
GregCr 1:f979673946c0 170 }
GregCr 1:f979673946c0 171 else
GregCr 1:f979673946c0 172 {
GregCr 1:f979673946c0 173 return RF_PACONFIG_PASELECT_RFO;
GregCr 1:f979673946c0 174 }
GregCr 0:e6ceb13d2d05 175 }
GregCr 0:e6ceb13d2d05 176 else
GregCr 0:e6ceb13d2d05 177 {
GregCr 0:e6ceb13d2d05 178 return RF_PACONFIG_PASELECT_RFO;
GregCr 0:e6ceb13d2d05 179 }
GregCr 0:e6ceb13d2d05 180 }
GregCr 0:e6ceb13d2d05 181
GregCr 0:e6ceb13d2d05 182 void SX1276MB1xAS::SetAntSwLowPower( bool status )
GregCr 0:e6ceb13d2d05 183 {
GregCr 0:e6ceb13d2d05 184 if( isRadioActive != status )
GregCr 0:e6ceb13d2d05 185 {
GregCr 0:e6ceb13d2d05 186 isRadioActive = status;
GregCr 0:e6ceb13d2d05 187
GregCr 0:e6ceb13d2d05 188 if( status == false )
GregCr 0:e6ceb13d2d05 189 {
GregCr 0:e6ceb13d2d05 190 AntSwInit( );
GregCr 0:e6ceb13d2d05 191 }
GregCr 0:e6ceb13d2d05 192 else
GregCr 0:e6ceb13d2d05 193 {
GregCr 0:e6ceb13d2d05 194 AntSwDeInit( );
GregCr 0:e6ceb13d2d05 195 }
GregCr 0:e6ceb13d2d05 196 }
GregCr 0:e6ceb13d2d05 197 }
GregCr 0:e6ceb13d2d05 198
GregCr 0:e6ceb13d2d05 199 void SX1276MB1xAS::AntSwInit( void )
GregCr 0:e6ceb13d2d05 200 {
GregCr 0:e6ceb13d2d05 201 antSwitch = 0;
GregCr 0:e6ceb13d2d05 202 }
GregCr 0:e6ceb13d2d05 203
GregCr 0:e6ceb13d2d05 204 void SX1276MB1xAS::AntSwDeInit( void )
GregCr 0:e6ceb13d2d05 205 {
GregCr 0:e6ceb13d2d05 206 antSwitch = 0;
GregCr 0:e6ceb13d2d05 207 }
GregCr 0:e6ceb13d2d05 208
GregCr 0:e6ceb13d2d05 209 void SX1276MB1xAS::SetAntSw( uint8_t rxTx )
GregCr 0:e6ceb13d2d05 210 {
GregCr 0:e6ceb13d2d05 211 if( this->rxTx == rxTx )
GregCr 0:e6ceb13d2d05 212 {
GregCr 0:e6ceb13d2d05 213 //no need to go further
GregCr 0:e6ceb13d2d05 214 return;
GregCr 0:e6ceb13d2d05 215 }
GregCr 0:e6ceb13d2d05 216
GregCr 0:e6ceb13d2d05 217 this->rxTx = rxTx;
GregCr 0:e6ceb13d2d05 218
GregCr 0:e6ceb13d2d05 219 if( rxTx != 0 )
GregCr 0:e6ceb13d2d05 220 {
GregCr 0:e6ceb13d2d05 221 antSwitch = 1;
GregCr 0:e6ceb13d2d05 222 }
GregCr 0:e6ceb13d2d05 223 else
GregCr 0:e6ceb13d2d05 224 {
GregCr 0:e6ceb13d2d05 225 antSwitch = 0;
GregCr 0:e6ceb13d2d05 226 }
GregCr 0:e6ceb13d2d05 227 }
GregCr 0:e6ceb13d2d05 228
GregCr 0:e6ceb13d2d05 229 bool SX1276MB1xAS::CheckRfFrequency( uint32_t frequency )
GregCr 0:e6ceb13d2d05 230 {
GregCr 0:e6ceb13d2d05 231 //TODO: Implement check, currently all frequencies are supported
GregCr 0:e6ceb13d2d05 232 return true;
GregCr 0:e6ceb13d2d05 233 }
GregCr 0:e6ceb13d2d05 234
GregCr 0:e6ceb13d2d05 235
GregCr 0:e6ceb13d2d05 236 void SX1276MB1xAS::Reset( void )
GregCr 0:e6ceb13d2d05 237 {
GregCr 4:f0ce52e94d3f 238 reset.output();
GregCr 0:e6ceb13d2d05 239 reset = 0;
GregCr 0:e6ceb13d2d05 240 wait_ms( 1 );
GregCr 4:f0ce52e94d3f 241 reset.input();
GregCr 0:e6ceb13d2d05 242 wait_ms( 6 );
GregCr 0:e6ceb13d2d05 243 }
GregCr 0:e6ceb13d2d05 244
GregCr 0:e6ceb13d2d05 245 void SX1276MB1xAS::Write( uint8_t addr, uint8_t data )
GregCr 0:e6ceb13d2d05 246 {
GregCr 0:e6ceb13d2d05 247 Write( addr, &data, 1 );
GregCr 0:e6ceb13d2d05 248 }
GregCr 0:e6ceb13d2d05 249
GregCr 0:e6ceb13d2d05 250 uint8_t SX1276MB1xAS::Read( uint8_t addr )
GregCr 0:e6ceb13d2d05 251 {
GregCr 0:e6ceb13d2d05 252 uint8_t data;
GregCr 0:e6ceb13d2d05 253 Read( addr, &data, 1 );
GregCr 0:e6ceb13d2d05 254 return data;
GregCr 0:e6ceb13d2d05 255 }
GregCr 0:e6ceb13d2d05 256
GregCr 0:e6ceb13d2d05 257 void SX1276MB1xAS::Write( uint8_t addr, uint8_t *buffer, uint8_t size )
GregCr 0:e6ceb13d2d05 258 {
GregCr 0:e6ceb13d2d05 259 uint8_t i;
GregCr 0:e6ceb13d2d05 260
GregCr 0:e6ceb13d2d05 261 nss = 0;
GregCr 0:e6ceb13d2d05 262 spi.write( addr | 0x80 );
GregCr 0:e6ceb13d2d05 263 for( i = 0; i < size; i++ )
GregCr 0:e6ceb13d2d05 264 {
GregCr 0:e6ceb13d2d05 265 spi.write( buffer[i] );
GregCr 0:e6ceb13d2d05 266 }
GregCr 0:e6ceb13d2d05 267 nss = 1;
GregCr 0:e6ceb13d2d05 268 }
GregCr 0:e6ceb13d2d05 269
GregCr 0:e6ceb13d2d05 270 void SX1276MB1xAS::Read( uint8_t addr, uint8_t *buffer, uint8_t size )
GregCr 0:e6ceb13d2d05 271 {
GregCr 0:e6ceb13d2d05 272 uint8_t i;
GregCr 0:e6ceb13d2d05 273
GregCr 0:e6ceb13d2d05 274 nss = 0;
GregCr 0:e6ceb13d2d05 275 spi.write( addr & 0x7F );
GregCr 0:e6ceb13d2d05 276 for( i = 0; i < size; i++ )
GregCr 0:e6ceb13d2d05 277 {
GregCr 0:e6ceb13d2d05 278 buffer[i] = spi.write( 0 );
GregCr 0:e6ceb13d2d05 279 }
GregCr 0:e6ceb13d2d05 280 nss = 1;
GregCr 0:e6ceb13d2d05 281 }
GregCr 0:e6ceb13d2d05 282
GregCr 0:e6ceb13d2d05 283 void SX1276MB1xAS::WriteFifo( uint8_t *buffer, uint8_t size )
GregCr 0:e6ceb13d2d05 284 {
GregCr 0:e6ceb13d2d05 285 Write( 0, buffer, size );
GregCr 0:e6ceb13d2d05 286 }
GregCr 0:e6ceb13d2d05 287
GregCr 0:e6ceb13d2d05 288 void SX1276MB1xAS::ReadFifo( uint8_t *buffer, uint8_t size )
GregCr 0:e6ceb13d2d05 289 {
GregCr 0:e6ceb13d2d05 290 Read( 0, buffer, size );
GregCr 0:e6ceb13d2d05 291 }