Important changes to repositories hosted on mbed.com
Mbed hosted mercurial repositories are deprecated and are due to be permanently deleted in July 2026.
To keep a copy of this software download the repository Zip archive or clone locally using Mercurial.
It is also possible to export all your personal repositories from the account settings page.
u8glibARM/u8g_dev_uc1608_240x64.c@1:0e75de2a5d21, 2016-06-13 (annotated)
- Committer:
- lixianyu
- Date:
- Mon Jun 13 02:21:11 2016 +0000
- Revision:
- 1:0e75de2a5d21
- Parent:
- 0:d8f4c441e032
u8glib???????????????????????????Adafruit_GFX????OLED????????bitmap??????
Who changed what in which revision?
| User | Revision | Line number | New contents of line |
|---|---|---|---|
| lixianyu | 0:d8f4c441e032 | 1 | /* |
| lixianyu | 0:d8f4c441e032 | 2 | |
| lixianyu | 0:d8f4c441e032 | 3 | u8g_dev_uc1608_240x64.c |
| lixianyu | 0:d8f4c441e032 | 4 | |
| lixianyu | 0:d8f4c441e032 | 5 | Universal 8bit Graphics Library |
| lixianyu | 0:d8f4c441e032 | 6 | |
| lixianyu | 0:d8f4c441e032 | 7 | Copyright (c) 2013, olikraus@gmail.com |
| lixianyu | 0:d8f4c441e032 | 8 | All rights reserved. |
| lixianyu | 0:d8f4c441e032 | 9 | |
| lixianyu | 0:d8f4c441e032 | 10 | Redistribution and use in source and binary forms, with or without modification, |
| lixianyu | 0:d8f4c441e032 | 11 | are permitted provided that the following conditions are met: |
| lixianyu | 0:d8f4c441e032 | 12 | |
| lixianyu | 0:d8f4c441e032 | 13 | * Redistributions of source code must retain the above copyright notice, this list |
| lixianyu | 0:d8f4c441e032 | 14 | of conditions and the following disclaimer. |
| lixianyu | 0:d8f4c441e032 | 15 | |
| lixianyu | 0:d8f4c441e032 | 16 | * Redistributions in binary form must reproduce the above copyright notice, this |
| lixianyu | 0:d8f4c441e032 | 17 | list of conditions and the following disclaimer in the documentation and/or other |
| lixianyu | 0:d8f4c441e032 | 18 | materials provided with the distribution. |
| lixianyu | 0:d8f4c441e032 | 19 | |
| lixianyu | 0:d8f4c441e032 | 20 | THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND |
| lixianyu | 0:d8f4c441e032 | 21 | CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, |
| lixianyu | 0:d8f4c441e032 | 22 | INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF |
| lixianyu | 0:d8f4c441e032 | 23 | MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE |
| lixianyu | 0:d8f4c441e032 | 24 | DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR |
| lixianyu | 0:d8f4c441e032 | 25 | CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, |
| lixianyu | 0:d8f4c441e032 | 26 | SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT |
| lixianyu | 0:d8f4c441e032 | 27 | NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; |
| lixianyu | 0:d8f4c441e032 | 28 | LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER |
| lixianyu | 0:d8f4c441e032 | 29 | CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, |
| lixianyu | 0:d8f4c441e032 | 30 | STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) |
| lixianyu | 0:d8f4c441e032 | 31 | ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF |
| lixianyu | 0:d8f4c441e032 | 32 | ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| lixianyu | 0:d8f4c441e032 | 33 | |
| lixianyu | 0:d8f4c441e032 | 34 | |
| lixianyu | 0:d8f4c441e032 | 35 | */ |
| lixianyu | 0:d8f4c441e032 | 36 | |
| lixianyu | 0:d8f4c441e032 | 37 | #include "u8g.h" |
| lixianyu | 0:d8f4c441e032 | 38 | |
| lixianyu | 0:d8f4c441e032 | 39 | #define WIDTH 240 |
| lixianyu | 0:d8f4c441e032 | 40 | #define HEIGHT 64 |
| lixianyu | 0:d8f4c441e032 | 41 | #define PAGE_HEIGHT 8 |
| lixianyu | 0:d8f4c441e032 | 42 | |
| lixianyu | 0:d8f4c441e032 | 43 | /* see also ERC24064-1 for init sequence example */ |
| lixianyu | 0:d8f4c441e032 | 44 | static const uint8_t u8g_dev_uc1608_240x64_init_seq[] PROGMEM = { |
| lixianyu | 0:d8f4c441e032 | 45 | U8G_ESC_CS(1), /* disable chip (UC1608 has positive logic for CS) */ |
| lixianyu | 0:d8f4c441e032 | 46 | U8G_ESC_ADR(0), /* instruction mode */ |
| lixianyu | 0:d8f4c441e032 | 47 | U8G_ESC_RST(1), /* do reset low pulse with (15*16)+2 milliseconds */ |
| lixianyu | 0:d8f4c441e032 | 48 | |
| lixianyu | 0:d8f4c441e032 | 49 | |
| lixianyu | 0:d8f4c441e032 | 50 | U8G_ESC_CS(0), /* enable chip */ |
| lixianyu | 0:d8f4c441e032 | 51 | 0x0e2, /* soft reset */ |
| lixianyu | 0:d8f4c441e032 | 52 | |
| lixianyu | 0:d8f4c441e032 | 53 | U8G_ESC_DLY(100), /* delay 100 ms */ |
| lixianyu | 0:d8f4c441e032 | 54 | U8G_ESC_DLY(100), /* delay 100 ms */ |
| lixianyu | 0:d8f4c441e032 | 55 | #if HEIGHT <= 96 |
| lixianyu | 0:d8f4c441e032 | 56 | 0x023, /* Bit 0/1: Temp compenstation, Bit 2: Multiplex Rate 0=96, 1=128 */ |
| lixianyu | 0:d8f4c441e032 | 57 | #else |
| lixianyu | 0:d8f4c441e032 | 58 | /* 30 Nov 2013: not tested */ |
| lixianyu | 0:d8f4c441e032 | 59 | 0x027, /* Bit 0/1: Temp compenstation, Bit 2: Multiplex Rate 0=96, 1=128 */ |
| lixianyu | 0:d8f4c441e032 | 60 | #endif |
| lixianyu | 0:d8f4c441e032 | 61 | 0x0c8, /* Map control, Bit 3: MY=1, Bit 2: MX=0, Bit 0: MSF =0 */ |
| lixianyu | 0:d8f4c441e032 | 62 | 0x0e8, /* LCD bias Bits 0/1: 00=10.7 01=10.3, 10=12.0, 11=12.7*/ |
| lixianyu | 0:d8f4c441e032 | 63 | |
| lixianyu | 0:d8f4c441e032 | 64 | 0x081, /* set contrast (bits 0..5) and gain (bits 6/7) */ |
| lixianyu | 0:d8f4c441e032 | 65 | 0x014, /* ECR24064-1 default: 0x040*/ |
| lixianyu | 0:d8f4c441e032 | 66 | |
| lixianyu | 0:d8f4c441e032 | 67 | 0x02f, /* power on, Bit 2 PC2=1 (internal charge pump), Bits 0/1: cap of panel */ |
| lixianyu | 0:d8f4c441e032 | 68 | U8G_ESC_DLY(50), /* delay 50 ms */ |
| lixianyu | 0:d8f4c441e032 | 69 | |
| lixianyu | 0:d8f4c441e032 | 70 | 0x040, /* set display start line to 0 */ |
| lixianyu | 0:d8f4c441e032 | 71 | 0x090, /* no fixed lines */ |
| lixianyu | 0:d8f4c441e032 | 72 | 0x089, /* RAM access control */ |
| lixianyu | 0:d8f4c441e032 | 73 | |
| lixianyu | 0:d8f4c441e032 | 74 | 0x0af, /* disable sleep mode */ |
| lixianyu | 0:d8f4c441e032 | 75 | 0x0a4, /* normal display */ |
| lixianyu | 0:d8f4c441e032 | 76 | 0x0a5, /* display all points, ST7565, UC1610 */ |
| lixianyu | 0:d8f4c441e032 | 77 | U8G_ESC_DLY(100), /* delay 100 ms */ |
| lixianyu | 0:d8f4c441e032 | 78 | 0x0a4, /* normal display */ |
| lixianyu | 0:d8f4c441e032 | 79 | U8G_ESC_CS(1), /* disable chip */ |
| lixianyu | 0:d8f4c441e032 | 80 | U8G_ESC_END /* end of sequence */ |
| lixianyu | 0:d8f4c441e032 | 81 | }; |
| lixianyu | 0:d8f4c441e032 | 82 | |
| lixianyu | 0:d8f4c441e032 | 83 | static const uint8_t u8g_dev_uc1608_240x64_data_start[] PROGMEM = { |
| lixianyu | 0:d8f4c441e032 | 84 | U8G_ESC_ADR(0), /* instruction mode */ |
| lixianyu | 0:d8f4c441e032 | 85 | U8G_ESC_CS(0), /* enable chip */ |
| lixianyu | 0:d8f4c441e032 | 86 | 0x010, /* set upper 4 bit of the col adr to 0 (UC1608) */ |
| lixianyu | 0:d8f4c441e032 | 87 | 0x000, /* set lower 4 bit of the col adr to 0 */ |
| lixianyu | 0:d8f4c441e032 | 88 | U8G_ESC_END /* end of sequence */ |
| lixianyu | 0:d8f4c441e032 | 89 | }; |
| lixianyu | 0:d8f4c441e032 | 90 | |
| lixianyu | 0:d8f4c441e032 | 91 | uint8_t u8g_dev_uc1608_240x64_fn(u8g_t *u8g, u8g_dev_t *dev, uint8_t msg, void *arg) |
| lixianyu | 0:d8f4c441e032 | 92 | { |
| lixianyu | 0:d8f4c441e032 | 93 | switch(msg) |
| lixianyu | 0:d8f4c441e032 | 94 | { |
| lixianyu | 0:d8f4c441e032 | 95 | case U8G_DEV_MSG_INIT: |
| lixianyu | 0:d8f4c441e032 | 96 | u8g_InitCom(u8g, dev, U8G_SPI_CLK_CYCLE_300NS); |
| lixianyu | 0:d8f4c441e032 | 97 | u8g_WriteEscSeqP(u8g, dev, u8g_dev_uc1608_240x64_init_seq); |
| lixianyu | 0:d8f4c441e032 | 98 | break; |
| lixianyu | 0:d8f4c441e032 | 99 | case U8G_DEV_MSG_STOP: |
| lixianyu | 0:d8f4c441e032 | 100 | break; |
| lixianyu | 0:d8f4c441e032 | 101 | case U8G_DEV_MSG_PAGE_NEXT: |
| lixianyu | 0:d8f4c441e032 | 102 | { |
| lixianyu | 0:d8f4c441e032 | 103 | u8g_pb_t *pb = (u8g_pb_t *)(dev->dev_mem); |
| lixianyu | 0:d8f4c441e032 | 104 | u8g_WriteEscSeqP(u8g, dev, u8g_dev_uc1608_240x64_data_start); |
| lixianyu | 0:d8f4c441e032 | 105 | u8g_WriteByte(u8g, dev, 0x0b0 | pb->p.page); /* select current page (UC1608) */ |
| lixianyu | 0:d8f4c441e032 | 106 | u8g_SetAddress(u8g, dev, 1); /* data mode */ |
| lixianyu | 0:d8f4c441e032 | 107 | if ( u8g_pb_WriteBuffer(pb, u8g, dev) == 0 ) |
| lixianyu | 0:d8f4c441e032 | 108 | return 0; |
| lixianyu | 0:d8f4c441e032 | 109 | u8g_SetChipSelect(u8g, dev, 1); |
| lixianyu | 0:d8f4c441e032 | 110 | } |
| lixianyu | 0:d8f4c441e032 | 111 | break; |
| lixianyu | 0:d8f4c441e032 | 112 | case U8G_DEV_MSG_CONTRAST: |
| lixianyu | 0:d8f4c441e032 | 113 | u8g_SetChipSelect(u8g, dev, 0); |
| lixianyu | 0:d8f4c441e032 | 114 | u8g_SetAddress(u8g, dev, 0); /* instruction mode */ |
| lixianyu | 0:d8f4c441e032 | 115 | u8g_WriteByte(u8g, dev, 0x081); |
| lixianyu | 0:d8f4c441e032 | 116 | u8g_WriteByte(u8g, dev, (*(uint8_t *)arg) >> 2); /* set contrast from, keep gain at 0 */ |
| lixianyu | 0:d8f4c441e032 | 117 | u8g_SetChipSelect(u8g, dev, 1); |
| lixianyu | 0:d8f4c441e032 | 118 | return 1; |
| lixianyu | 0:d8f4c441e032 | 119 | } |
| lixianyu | 0:d8f4c441e032 | 120 | return u8g_dev_pb8v1_base_fn(u8g, dev, msg, arg); |
| lixianyu | 0:d8f4c441e032 | 121 | } |
| lixianyu | 0:d8f4c441e032 | 122 | |
| lixianyu | 0:d8f4c441e032 | 123 | uint8_t u8g_dev_uc1608_240x64_2x_fn(u8g_t *u8g, u8g_dev_t *dev, uint8_t msg, void *arg) |
| lixianyu | 0:d8f4c441e032 | 124 | { |
| lixianyu | 0:d8f4c441e032 | 125 | switch(msg) |
| lixianyu | 0:d8f4c441e032 | 126 | { |
| lixianyu | 0:d8f4c441e032 | 127 | case U8G_DEV_MSG_INIT: |
| lixianyu | 0:d8f4c441e032 | 128 | u8g_InitCom(u8g, dev, U8G_SPI_CLK_CYCLE_300NS); |
| lixianyu | 0:d8f4c441e032 | 129 | u8g_WriteEscSeqP(u8g, dev, u8g_dev_uc1608_240x64_init_seq); |
| lixianyu | 0:d8f4c441e032 | 130 | break; |
| lixianyu | 0:d8f4c441e032 | 131 | case U8G_DEV_MSG_STOP: |
| lixianyu | 0:d8f4c441e032 | 132 | break; |
| lixianyu | 0:d8f4c441e032 | 133 | case U8G_DEV_MSG_PAGE_NEXT: |
| lixianyu | 0:d8f4c441e032 | 134 | { |
| lixianyu | 0:d8f4c441e032 | 135 | u8g_pb_t *pb = (u8g_pb_t *)(dev->dev_mem); |
| lixianyu | 0:d8f4c441e032 | 136 | |
| lixianyu | 0:d8f4c441e032 | 137 | u8g_WriteEscSeqP(u8g, dev, u8g_dev_uc1608_240x64_data_start); |
| lixianyu | 0:d8f4c441e032 | 138 | u8g_WriteByte(u8g, dev, 0x0b0 | (2*pb->p.page)); /* select current page (ST7565R) */ |
| lixianyu | 0:d8f4c441e032 | 139 | u8g_SetAddress(u8g, dev, 1); /* data mode */ |
| lixianyu | 0:d8f4c441e032 | 140 | u8g_WriteSequence(u8g, dev, pb->width, pb->buf); |
| lixianyu | 0:d8f4c441e032 | 141 | u8g_SetChipSelect(u8g, dev, 0); |
| lixianyu | 0:d8f4c441e032 | 142 | |
| lixianyu | 0:d8f4c441e032 | 143 | u8g_WriteEscSeqP(u8g, dev, u8g_dev_uc1608_240x64_data_start); |
| lixianyu | 0:d8f4c441e032 | 144 | u8g_WriteByte(u8g, dev, 0x0b0 | (2*pb->p.page+1)); /* select current page (ST7565R) */ |
| lixianyu | 0:d8f4c441e032 | 145 | u8g_SetAddress(u8g, dev, 1); /* data mode */ |
| lixianyu | 0:d8f4c441e032 | 146 | u8g_WriteSequence(u8g, dev, pb->width, (uint8_t *)(pb->buf)+pb->width); |
| lixianyu | 0:d8f4c441e032 | 147 | u8g_SetChipSelect(u8g, dev, 0); |
| lixianyu | 0:d8f4c441e032 | 148 | } |
| lixianyu | 0:d8f4c441e032 | 149 | break; |
| lixianyu | 0:d8f4c441e032 | 150 | case U8G_DEV_MSG_CONTRAST: |
| lixianyu | 0:d8f4c441e032 | 151 | u8g_SetChipSelect(u8g, dev, 1); |
| lixianyu | 0:d8f4c441e032 | 152 | u8g_SetAddress(u8g, dev, 0); /* instruction mode */ |
| lixianyu | 0:d8f4c441e032 | 153 | u8g_WriteByte(u8g, dev, 0x081); |
| lixianyu | 0:d8f4c441e032 | 154 | u8g_WriteByte(u8g, dev, (*(uint8_t *)arg) >> 2); |
| lixianyu | 0:d8f4c441e032 | 155 | u8g_SetChipSelect(u8g, dev, 0); |
| lixianyu | 0:d8f4c441e032 | 156 | return 1; |
| lixianyu | 0:d8f4c441e032 | 157 | } |
| lixianyu | 0:d8f4c441e032 | 158 | return u8g_dev_pb16v1_base_fn(u8g, dev, msg, arg); |
| lixianyu | 0:d8f4c441e032 | 159 | } |
| lixianyu | 0:d8f4c441e032 | 160 | |
| lixianyu | 0:d8f4c441e032 | 161 | U8G_PB_DEV(u8g_dev_uc1608_240x64_sw_spi , WIDTH, HEIGHT, PAGE_HEIGHT, u8g_dev_uc1608_240x64_fn, U8G_COM_SW_SPI); |
| lixianyu | 0:d8f4c441e032 | 162 | U8G_PB_DEV(u8g_dev_uc1608_240x64_hw_spi , WIDTH, HEIGHT, PAGE_HEIGHT, u8g_dev_uc1608_240x64_fn, U8G_COM_HW_SPI); |
| lixianyu | 0:d8f4c441e032 | 163 | |
| lixianyu | 0:d8f4c441e032 | 164 | uint8_t u8g_dev_uc1608_240x64_2x_buf[WIDTH*2] U8G_NOCOMMON ; |
| lixianyu | 0:d8f4c441e032 | 165 | u8g_pb_t u8g_dev_uc1608_240x64_2x_pb = { {16, HEIGHT, 0, 0, 0}, WIDTH, u8g_dev_uc1608_240x64_2x_buf}; |
| lixianyu | 0:d8f4c441e032 | 166 | u8g_dev_t u8g_dev_uc1608_240x64_2x_sw_spi = { u8g_dev_uc1608_240x64_2x_fn, &u8g_dev_uc1608_240x64_2x_pb, U8G_COM_SW_SPI }; |
| lixianyu | 0:d8f4c441e032 | 167 | u8g_dev_t u8g_dev_uc1608_240x64_2x_hw_spi = { u8g_dev_uc1608_240x64_2x_fn, &u8g_dev_uc1608_240x64_2x_pb, U8G_COM_HW_SPI }; |
| lixianyu | 0:d8f4c441e032 | 168 | |
| lixianyu | 0:d8f4c441e032 | 169 |