cc y / mbed

Fork of mbed by mbed official

Committer:
Kojto
Date:
Wed Sep 02 14:17:43 2015 +0100
Revision:
106:ba1f97679dad
Parent:
101:7cff1c4259d7
Child:
110:165afa46840b
Release 106  of the mbed library

Changes:
- new platform - Nucleo F446RE
- STM32F4 Cube driver update v2.3.2
- ST cmsis driver v2.3.2
- nordic bugfix gcc linker start address
- lpc11u68 - bugfix for serial ports

Who changed what in which revision?

UserRevisionLine numberNew contents of line
Kojto 101:7cff1c4259d7 1 /**
Kojto 101:7cff1c4259d7 2 ******************************************************************************
Kojto 101:7cff1c4259d7 3 * @file stm32f4xx_hal_dma.h
Kojto 101:7cff1c4259d7 4 * @author MCD Application Team
Kojto 106:ba1f97679dad 5 * @version V1.3.2
Kojto 106:ba1f97679dad 6 * @date 26-June-2015
Kojto 101:7cff1c4259d7 7 * @brief Header file of DMA HAL module.
Kojto 101:7cff1c4259d7 8 ******************************************************************************
Kojto 101:7cff1c4259d7 9 * @attention
Kojto 101:7cff1c4259d7 10 *
Kojto 101:7cff1c4259d7 11 * <h2><center>&copy; COPYRIGHT(c) 2015 STMicroelectronics</center></h2>
Kojto 101:7cff1c4259d7 12 *
Kojto 101:7cff1c4259d7 13 * Redistribution and use in source and binary forms, with or without modification,
Kojto 101:7cff1c4259d7 14 * are permitted provided that the following conditions are met:
Kojto 101:7cff1c4259d7 15 * 1. Redistributions of source code must retain the above copyright notice,
Kojto 101:7cff1c4259d7 16 * this list of conditions and the following disclaimer.
Kojto 101:7cff1c4259d7 17 * 2. Redistributions in binary form must reproduce the above copyright notice,
Kojto 101:7cff1c4259d7 18 * this list of conditions and the following disclaimer in the documentation
Kojto 101:7cff1c4259d7 19 * and/or other materials provided with the distribution.
Kojto 101:7cff1c4259d7 20 * 3. Neither the name of STMicroelectronics nor the names of its contributors
Kojto 101:7cff1c4259d7 21 * may be used to endorse or promote products derived from this software
Kojto 101:7cff1c4259d7 22 * without specific prior written permission.
Kojto 101:7cff1c4259d7 23 *
Kojto 101:7cff1c4259d7 24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
Kojto 101:7cff1c4259d7 25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
Kojto 101:7cff1c4259d7 26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
Kojto 101:7cff1c4259d7 27 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
Kojto 101:7cff1c4259d7 28 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
Kojto 101:7cff1c4259d7 29 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
Kojto 101:7cff1c4259d7 30 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
Kojto 101:7cff1c4259d7 31 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
Kojto 101:7cff1c4259d7 32 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
Kojto 101:7cff1c4259d7 33 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
Kojto 101:7cff1c4259d7 34 *
Kojto 101:7cff1c4259d7 35 ******************************************************************************
Kojto 101:7cff1c4259d7 36 */
Kojto 101:7cff1c4259d7 37
Kojto 101:7cff1c4259d7 38 /* Define to prevent recursive inclusion -------------------------------------*/
Kojto 101:7cff1c4259d7 39 #ifndef __STM32F4xx_HAL_DMA_H
Kojto 101:7cff1c4259d7 40 #define __STM32F4xx_HAL_DMA_H
Kojto 101:7cff1c4259d7 41
Kojto 101:7cff1c4259d7 42 #ifdef __cplusplus
Kojto 101:7cff1c4259d7 43 extern "C" {
Kojto 101:7cff1c4259d7 44 #endif
Kojto 101:7cff1c4259d7 45
Kojto 101:7cff1c4259d7 46 /* Includes ------------------------------------------------------------------*/
Kojto 101:7cff1c4259d7 47 #include "stm32f4xx_hal_def.h"
Kojto 101:7cff1c4259d7 48
Kojto 101:7cff1c4259d7 49 /** @addtogroup STM32F4xx_HAL_Driver
Kojto 101:7cff1c4259d7 50 * @{
Kojto 101:7cff1c4259d7 51 */
Kojto 101:7cff1c4259d7 52
Kojto 101:7cff1c4259d7 53 /** @addtogroup DMA
Kojto 101:7cff1c4259d7 54 * @{
Kojto 101:7cff1c4259d7 55 */
Kojto 101:7cff1c4259d7 56
Kojto 101:7cff1c4259d7 57 /* Exported types ------------------------------------------------------------*/
Kojto 101:7cff1c4259d7 58
Kojto 101:7cff1c4259d7 59 /** @defgroup DMA_Exported_Types DMA Exported Types
Kojto 101:7cff1c4259d7 60 * @brief DMA Exported Types
Kojto 101:7cff1c4259d7 61 * @{
Kojto 101:7cff1c4259d7 62 */
Kojto 101:7cff1c4259d7 63
Kojto 101:7cff1c4259d7 64 /**
Kojto 101:7cff1c4259d7 65 * @brief DMA Configuration Structure definition
Kojto 101:7cff1c4259d7 66 */
Kojto 101:7cff1c4259d7 67 typedef struct
Kojto 101:7cff1c4259d7 68 {
Kojto 101:7cff1c4259d7 69 uint32_t Channel; /*!< Specifies the channel used for the specified stream.
Kojto 101:7cff1c4259d7 70 This parameter can be a value of @ref DMA_Channel_selection */
Kojto 101:7cff1c4259d7 71
Kojto 101:7cff1c4259d7 72 uint32_t Direction; /*!< Specifies if the data will be transferred from memory to peripheral,
Kojto 101:7cff1c4259d7 73 from memory to memory or from peripheral to memory.
Kojto 101:7cff1c4259d7 74 This parameter can be a value of @ref DMA_Data_transfer_direction */
Kojto 101:7cff1c4259d7 75
Kojto 101:7cff1c4259d7 76 uint32_t PeriphInc; /*!< Specifies whether the Peripheral address register should be incremented or not.
Kojto 101:7cff1c4259d7 77 This parameter can be a value of @ref DMA_Peripheral_incremented_mode */
Kojto 101:7cff1c4259d7 78
Kojto 101:7cff1c4259d7 79 uint32_t MemInc; /*!< Specifies whether the memory address register should be incremented or not.
Kojto 101:7cff1c4259d7 80 This parameter can be a value of @ref DMA_Memory_incremented_mode */
Kojto 101:7cff1c4259d7 81
Kojto 101:7cff1c4259d7 82 uint32_t PeriphDataAlignment; /*!< Specifies the Peripheral data width.
Kojto 101:7cff1c4259d7 83 This parameter can be a value of @ref DMA_Peripheral_data_size */
Kojto 101:7cff1c4259d7 84
Kojto 101:7cff1c4259d7 85 uint32_t MemDataAlignment; /*!< Specifies the Memory data width.
Kojto 101:7cff1c4259d7 86 This parameter can be a value of @ref DMA_Memory_data_size */
Kojto 101:7cff1c4259d7 87
Kojto 101:7cff1c4259d7 88 uint32_t Mode; /*!< Specifies the operation mode of the DMAy Streamx.
Kojto 101:7cff1c4259d7 89 This parameter can be a value of @ref DMA_mode
Kojto 101:7cff1c4259d7 90 @note The circular buffer mode cannot be used if the memory-to-memory
Kojto 101:7cff1c4259d7 91 data transfer is configured on the selected Stream */
Kojto 101:7cff1c4259d7 92
Kojto 101:7cff1c4259d7 93 uint32_t Priority; /*!< Specifies the software priority for the DMAy Streamx.
Kojto 101:7cff1c4259d7 94 This parameter can be a value of @ref DMA_Priority_level */
Kojto 101:7cff1c4259d7 95
Kojto 101:7cff1c4259d7 96 uint32_t FIFOMode; /*!< Specifies if the FIFO mode or Direct mode will be used for the specified stream.
Kojto 101:7cff1c4259d7 97 This parameter can be a value of @ref DMA_FIFO_direct_mode
Kojto 101:7cff1c4259d7 98 @note The Direct mode (FIFO mode disabled) cannot be used if the
Kojto 101:7cff1c4259d7 99 memory-to-memory data transfer is configured on the selected stream */
Kojto 101:7cff1c4259d7 100
Kojto 101:7cff1c4259d7 101 uint32_t FIFOThreshold; /*!< Specifies the FIFO threshold level.
Kojto 101:7cff1c4259d7 102 This parameter can be a value of @ref DMA_FIFO_threshold_level */
Kojto 101:7cff1c4259d7 103
Kojto 101:7cff1c4259d7 104 uint32_t MemBurst; /*!< Specifies the Burst transfer configuration for the memory transfers.
Kojto 101:7cff1c4259d7 105 It specifies the amount of data to be transferred in a single non interruptible
Kojto 101:7cff1c4259d7 106 transaction.
Kojto 101:7cff1c4259d7 107 This parameter can be a value of @ref DMA_Memory_burst
Kojto 101:7cff1c4259d7 108 @note The burst mode is possible only if the address Increment mode is enabled. */
Kojto 101:7cff1c4259d7 109
Kojto 101:7cff1c4259d7 110 uint32_t PeriphBurst; /*!< Specifies the Burst transfer configuration for the peripheral transfers.
Kojto 101:7cff1c4259d7 111 It specifies the amount of data to be transferred in a single non interruptable
Kojto 101:7cff1c4259d7 112 transaction.
Kojto 101:7cff1c4259d7 113 This parameter can be a value of @ref DMA_Peripheral_burst
Kojto 101:7cff1c4259d7 114 @note The burst mode is possible only if the address Increment mode is enabled. */
Kojto 101:7cff1c4259d7 115 }DMA_InitTypeDef;
Kojto 101:7cff1c4259d7 116
Kojto 101:7cff1c4259d7 117
Kojto 101:7cff1c4259d7 118 /**
Kojto 101:7cff1c4259d7 119 * @brief HAL DMA State structures definition
Kojto 101:7cff1c4259d7 120 */
Kojto 101:7cff1c4259d7 121 typedef enum
Kojto 101:7cff1c4259d7 122 {
Kojto 101:7cff1c4259d7 123 HAL_DMA_STATE_RESET = 0x00, /*!< DMA not yet initialized or disabled */
Kojto 101:7cff1c4259d7 124 HAL_DMA_STATE_READY = 0x01, /*!< DMA initialized and ready for use */
Kojto 101:7cff1c4259d7 125 HAL_DMA_STATE_READY_MEM0 = 0x11, /*!< DMA Mem0 process success */
Kojto 101:7cff1c4259d7 126 HAL_DMA_STATE_READY_MEM1 = 0x21, /*!< DMA Mem1 process success */
Kojto 101:7cff1c4259d7 127 HAL_DMA_STATE_READY_HALF_MEM0 = 0x31, /*!< DMA Mem0 Half process success */
Kojto 101:7cff1c4259d7 128 HAL_DMA_STATE_READY_HALF_MEM1 = 0x41, /*!< DMA Mem1 Half process success */
Kojto 101:7cff1c4259d7 129 HAL_DMA_STATE_BUSY = 0x02, /*!< DMA process is ongoing */
Kojto 101:7cff1c4259d7 130 HAL_DMA_STATE_BUSY_MEM0 = 0x12, /*!< DMA Mem0 process is ongoing */
Kojto 101:7cff1c4259d7 131 HAL_DMA_STATE_BUSY_MEM1 = 0x22, /*!< DMA Mem1 process is ongoing */
Kojto 101:7cff1c4259d7 132 HAL_DMA_STATE_TIMEOUT = 0x03, /*!< DMA timeout state */
Kojto 101:7cff1c4259d7 133 HAL_DMA_STATE_ERROR = 0x04, /*!< DMA error state */
Kojto 101:7cff1c4259d7 134 }HAL_DMA_StateTypeDef;
Kojto 101:7cff1c4259d7 135
Kojto 101:7cff1c4259d7 136 /**
Kojto 101:7cff1c4259d7 137 * @brief HAL DMA Error Code structure definition
Kojto 101:7cff1c4259d7 138 */
Kojto 101:7cff1c4259d7 139 typedef enum
Kojto 101:7cff1c4259d7 140 {
Kojto 101:7cff1c4259d7 141 HAL_DMA_FULL_TRANSFER = 0x00, /*!< Full transfer */
Kojto 101:7cff1c4259d7 142 HAL_DMA_HALF_TRANSFER = 0x01, /*!< Half Transfer */
Kojto 101:7cff1c4259d7 143 }HAL_DMA_LevelCompleteTypeDef;
Kojto 101:7cff1c4259d7 144
Kojto 101:7cff1c4259d7 145 /**
Kojto 101:7cff1c4259d7 146 * @brief DMA handle Structure definition
Kojto 101:7cff1c4259d7 147 */
Kojto 101:7cff1c4259d7 148 typedef struct __DMA_HandleTypeDef
Kojto 101:7cff1c4259d7 149 {
Kojto 101:7cff1c4259d7 150 DMA_Stream_TypeDef *Instance; /*!< Register base address */
Kojto 101:7cff1c4259d7 151
Kojto 101:7cff1c4259d7 152 DMA_InitTypeDef Init; /*!< DMA communication parameters */
Kojto 101:7cff1c4259d7 153
Kojto 101:7cff1c4259d7 154 HAL_LockTypeDef Lock; /*!< DMA locking object */
Kojto 101:7cff1c4259d7 155
Kojto 101:7cff1c4259d7 156 __IO HAL_DMA_StateTypeDef State; /*!< DMA transfer state */
Kojto 101:7cff1c4259d7 157
Kojto 101:7cff1c4259d7 158 void *Parent; /*!< Parent object state */
Kojto 101:7cff1c4259d7 159
Kojto 101:7cff1c4259d7 160 void (* XferCpltCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer complete callback */
Kojto 101:7cff1c4259d7 161
Kojto 101:7cff1c4259d7 162 void (* XferHalfCpltCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA Half transfer complete callback */
Kojto 101:7cff1c4259d7 163
Kojto 101:7cff1c4259d7 164 void (* XferM1CpltCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer complete Memory1 callback */
Kojto 101:7cff1c4259d7 165
Kojto 101:7cff1c4259d7 166 void (* XferErrorCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer error callback */
Kojto 101:7cff1c4259d7 167
Kojto 101:7cff1c4259d7 168 __IO uint32_t ErrorCode; /*!< DMA Error code */
Kojto 101:7cff1c4259d7 169 }DMA_HandleTypeDef;
Kojto 101:7cff1c4259d7 170
Kojto 101:7cff1c4259d7 171 /**
Kojto 101:7cff1c4259d7 172 * @}
Kojto 101:7cff1c4259d7 173 */
Kojto 101:7cff1c4259d7 174
Kojto 101:7cff1c4259d7 175 /* Exported constants --------------------------------------------------------*/
Kojto 101:7cff1c4259d7 176
Kojto 101:7cff1c4259d7 177 /** @defgroup DMA_Exported_Constants DMA Exported Constants
Kojto 101:7cff1c4259d7 178 * @brief DMA Exported constants
Kojto 101:7cff1c4259d7 179 * @{
Kojto 101:7cff1c4259d7 180 */
Kojto 101:7cff1c4259d7 181
Kojto 101:7cff1c4259d7 182 /** @defgroup DMA_Error_Code DMA Error Code
Kojto 101:7cff1c4259d7 183 * @brief DMA Error Code
Kojto 101:7cff1c4259d7 184 * @{
Kojto 101:7cff1c4259d7 185 */
Kojto 101:7cff1c4259d7 186 #define HAL_DMA_ERROR_NONE ((uint32_t)0x00000000) /*!< No error */
Kojto 101:7cff1c4259d7 187 #define HAL_DMA_ERROR_TE ((uint32_t)0x00000001) /*!< Transfer error */
Kojto 101:7cff1c4259d7 188 #define HAL_DMA_ERROR_FE ((uint32_t)0x00000002) /*!< FIFO error */
Kojto 101:7cff1c4259d7 189 #define HAL_DMA_ERROR_DME ((uint32_t)0x00000004) /*!< Direct Mode error */
Kojto 101:7cff1c4259d7 190 #define HAL_DMA_ERROR_TIMEOUT ((uint32_t)0x00000020) /*!< Timeout error */
Kojto 101:7cff1c4259d7 191 /**
Kojto 101:7cff1c4259d7 192 * @}
Kojto 101:7cff1c4259d7 193 */
Kojto 101:7cff1c4259d7 194
Kojto 101:7cff1c4259d7 195 /** @defgroup DMA_Channel_selection DMA Channel selection
Kojto 101:7cff1c4259d7 196 * @brief DMA channel selection
Kojto 101:7cff1c4259d7 197 * @{
Kojto 101:7cff1c4259d7 198 */
Kojto 101:7cff1c4259d7 199 #define DMA_CHANNEL_0 ((uint32_t)0x00000000) /*!< DMA Channel 0 */
Kojto 101:7cff1c4259d7 200 #define DMA_CHANNEL_1 ((uint32_t)0x02000000) /*!< DMA Channel 1 */
Kojto 101:7cff1c4259d7 201 #define DMA_CHANNEL_2 ((uint32_t)0x04000000) /*!< DMA Channel 2 */
Kojto 101:7cff1c4259d7 202 #define DMA_CHANNEL_3 ((uint32_t)0x06000000) /*!< DMA Channel 3 */
Kojto 101:7cff1c4259d7 203 #define DMA_CHANNEL_4 ((uint32_t)0x08000000) /*!< DMA Channel 4 */
Kojto 101:7cff1c4259d7 204 #define DMA_CHANNEL_5 ((uint32_t)0x0A000000) /*!< DMA Channel 5 */
Kojto 101:7cff1c4259d7 205 #define DMA_CHANNEL_6 ((uint32_t)0x0C000000) /*!< DMA Channel 6 */
Kojto 101:7cff1c4259d7 206 #define DMA_CHANNEL_7 ((uint32_t)0x0E000000) /*!< DMA Channel 7 */
Kojto 101:7cff1c4259d7 207 /**
Kojto 101:7cff1c4259d7 208 * @}
Kojto 101:7cff1c4259d7 209 */
Kojto 101:7cff1c4259d7 210
Kojto 101:7cff1c4259d7 211 /** @defgroup DMA_Data_transfer_direction DMA Data transfer direction
Kojto 101:7cff1c4259d7 212 * @brief DMA data transfer direction
Kojto 101:7cff1c4259d7 213 * @{
Kojto 101:7cff1c4259d7 214 */
Kojto 101:7cff1c4259d7 215 #define DMA_PERIPH_TO_MEMORY ((uint32_t)0x00000000) /*!< Peripheral to memory direction */
Kojto 101:7cff1c4259d7 216 #define DMA_MEMORY_TO_PERIPH ((uint32_t)DMA_SxCR_DIR_0) /*!< Memory to peripheral direction */
Kojto 101:7cff1c4259d7 217 #define DMA_MEMORY_TO_MEMORY ((uint32_t)DMA_SxCR_DIR_1) /*!< Memory to memory direction */
Kojto 101:7cff1c4259d7 218 /**
Kojto 101:7cff1c4259d7 219 * @}
Kojto 101:7cff1c4259d7 220 */
Kojto 101:7cff1c4259d7 221
Kojto 101:7cff1c4259d7 222 /** @defgroup DMA_Peripheral_incremented_mode DMA Peripheral incremented mode
Kojto 101:7cff1c4259d7 223 * @brief DMA peripheral incremented mode
Kojto 101:7cff1c4259d7 224 * @{
Kojto 101:7cff1c4259d7 225 */
Kojto 101:7cff1c4259d7 226 #define DMA_PINC_ENABLE ((uint32_t)DMA_SxCR_PINC) /*!< Peripheral increment mode enable */
Kojto 101:7cff1c4259d7 227 #define DMA_PINC_DISABLE ((uint32_t)0x00000000) /*!< Peripheral increment mode disable */
Kojto 101:7cff1c4259d7 228 /**
Kojto 101:7cff1c4259d7 229 * @}
Kojto 101:7cff1c4259d7 230 */
Kojto 101:7cff1c4259d7 231
Kojto 101:7cff1c4259d7 232 /** @defgroup DMA_Memory_incremented_mode DMA Memory incremented mode
Kojto 101:7cff1c4259d7 233 * @brief DMA memory incremented mode
Kojto 101:7cff1c4259d7 234 * @{
Kojto 101:7cff1c4259d7 235 */
Kojto 101:7cff1c4259d7 236 #define DMA_MINC_ENABLE ((uint32_t)DMA_SxCR_MINC) /*!< Memory increment mode enable */
Kojto 101:7cff1c4259d7 237 #define DMA_MINC_DISABLE ((uint32_t)0x00000000) /*!< Memory increment mode disable */
Kojto 101:7cff1c4259d7 238 /**
Kojto 101:7cff1c4259d7 239 * @}
Kojto 101:7cff1c4259d7 240 */
Kojto 101:7cff1c4259d7 241
Kojto 101:7cff1c4259d7 242 /** @defgroup DMA_Peripheral_data_size DMA Peripheral data size
Kojto 101:7cff1c4259d7 243 * @brief DMA peripheral data size
Kojto 101:7cff1c4259d7 244 * @{
Kojto 101:7cff1c4259d7 245 */
Kojto 101:7cff1c4259d7 246 #define DMA_PDATAALIGN_BYTE ((uint32_t)0x00000000) /*!< Peripheral data alignment: Byte */
Kojto 101:7cff1c4259d7 247 #define DMA_PDATAALIGN_HALFWORD ((uint32_t)DMA_SxCR_PSIZE_0) /*!< Peripheral data alignment: HalfWord */
Kojto 101:7cff1c4259d7 248 #define DMA_PDATAALIGN_WORD ((uint32_t)DMA_SxCR_PSIZE_1) /*!< Peripheral data alignment: Word */
Kojto 101:7cff1c4259d7 249 /**
Kojto 101:7cff1c4259d7 250 * @}
Kojto 101:7cff1c4259d7 251 */
Kojto 101:7cff1c4259d7 252
Kojto 101:7cff1c4259d7 253 /** @defgroup DMA_Memory_data_size DMA Memory data size
Kojto 101:7cff1c4259d7 254 * @brief DMA memory data size
Kojto 101:7cff1c4259d7 255 * @{
Kojto 101:7cff1c4259d7 256 */
Kojto 101:7cff1c4259d7 257 #define DMA_MDATAALIGN_BYTE ((uint32_t)0x00000000) /*!< Memory data alignment: Byte */
Kojto 101:7cff1c4259d7 258 #define DMA_MDATAALIGN_HALFWORD ((uint32_t)DMA_SxCR_MSIZE_0) /*!< Memory data alignment: HalfWord */
Kojto 101:7cff1c4259d7 259 #define DMA_MDATAALIGN_WORD ((uint32_t)DMA_SxCR_MSIZE_1) /*!< Memory data alignment: Word */
Kojto 101:7cff1c4259d7 260 /**
Kojto 101:7cff1c4259d7 261 * @}
Kojto 101:7cff1c4259d7 262 */
Kojto 101:7cff1c4259d7 263
Kojto 101:7cff1c4259d7 264 /** @defgroup DMA_mode DMA mode
Kojto 101:7cff1c4259d7 265 * @brief DMA mode
Kojto 101:7cff1c4259d7 266 * @{
Kojto 101:7cff1c4259d7 267 */
Kojto 101:7cff1c4259d7 268 #define DMA_NORMAL ((uint32_t)0x00000000) /*!< Normal mode */
Kojto 101:7cff1c4259d7 269 #define DMA_CIRCULAR ((uint32_t)DMA_SxCR_CIRC) /*!< Circular mode */
Kojto 101:7cff1c4259d7 270 #define DMA_PFCTRL ((uint32_t)DMA_SxCR_PFCTRL) /*!< Peripheral flow control mode */
Kojto 101:7cff1c4259d7 271 /**
Kojto 101:7cff1c4259d7 272 * @}
Kojto 101:7cff1c4259d7 273 */
Kojto 101:7cff1c4259d7 274
Kojto 101:7cff1c4259d7 275 /** @defgroup DMA_Priority_level DMA Priority level
Kojto 101:7cff1c4259d7 276 * @brief DMA priority levels
Kojto 101:7cff1c4259d7 277 * @{
Kojto 101:7cff1c4259d7 278 */
Kojto 101:7cff1c4259d7 279 #define DMA_PRIORITY_LOW ((uint32_t)0x00000000) /*!< Priority level: Low */
Kojto 101:7cff1c4259d7 280 #define DMA_PRIORITY_MEDIUM ((uint32_t)DMA_SxCR_PL_0) /*!< Priority level: Medium */
Kojto 101:7cff1c4259d7 281 #define DMA_PRIORITY_HIGH ((uint32_t)DMA_SxCR_PL_1) /*!< Priority level: High */
Kojto 101:7cff1c4259d7 282 #define DMA_PRIORITY_VERY_HIGH ((uint32_t)DMA_SxCR_PL) /*!< Priority level: Very High */
Kojto 101:7cff1c4259d7 283 /**
Kojto 101:7cff1c4259d7 284 * @}
Kojto 101:7cff1c4259d7 285 */
Kojto 101:7cff1c4259d7 286
Kojto 101:7cff1c4259d7 287 /** @defgroup DMA_FIFO_direct_mode DMA FIFO direct mode
Kojto 101:7cff1c4259d7 288 * @brief DMA FIFO direct mode
Kojto 101:7cff1c4259d7 289 * @{
Kojto 101:7cff1c4259d7 290 */
Kojto 101:7cff1c4259d7 291 #define DMA_FIFOMODE_DISABLE ((uint32_t)0x00000000) /*!< FIFO mode disable */
Kojto 101:7cff1c4259d7 292 #define DMA_FIFOMODE_ENABLE ((uint32_t)DMA_SxFCR_DMDIS) /*!< FIFO mode enable */
Kojto 101:7cff1c4259d7 293 /**
Kojto 101:7cff1c4259d7 294 * @}
Kojto 101:7cff1c4259d7 295 */
Kojto 101:7cff1c4259d7 296
Kojto 101:7cff1c4259d7 297 /** @defgroup DMA_FIFO_threshold_level DMA FIFO threshold level
Kojto 101:7cff1c4259d7 298 * @brief DMA FIFO level
Kojto 101:7cff1c4259d7 299 * @{
Kojto 101:7cff1c4259d7 300 */
Kojto 101:7cff1c4259d7 301 #define DMA_FIFO_THRESHOLD_1QUARTERFULL ((uint32_t)0x00000000) /*!< FIFO threshold 1 quart full configuration */
Kojto 101:7cff1c4259d7 302 #define DMA_FIFO_THRESHOLD_HALFFULL ((uint32_t)DMA_SxFCR_FTH_0) /*!< FIFO threshold half full configuration */
Kojto 101:7cff1c4259d7 303 #define DMA_FIFO_THRESHOLD_3QUARTERSFULL ((uint32_t)DMA_SxFCR_FTH_1) /*!< FIFO threshold 3 quarts full configuration */
Kojto 101:7cff1c4259d7 304 #define DMA_FIFO_THRESHOLD_FULL ((uint32_t)DMA_SxFCR_FTH) /*!< FIFO threshold full configuration */
Kojto 101:7cff1c4259d7 305 /**
Kojto 101:7cff1c4259d7 306 * @}
Kojto 101:7cff1c4259d7 307 */
Kojto 101:7cff1c4259d7 308
Kojto 101:7cff1c4259d7 309 /** @defgroup DMA_Memory_burst DMA Memory burst
Kojto 101:7cff1c4259d7 310 * @brief DMA memory burst
Kojto 101:7cff1c4259d7 311 * @{
Kojto 101:7cff1c4259d7 312 */
Kojto 101:7cff1c4259d7 313 #define DMA_MBURST_SINGLE ((uint32_t)0x00000000)
Kojto 101:7cff1c4259d7 314 #define DMA_MBURST_INC4 ((uint32_t)DMA_SxCR_MBURST_0)
Kojto 101:7cff1c4259d7 315 #define DMA_MBURST_INC8 ((uint32_t)DMA_SxCR_MBURST_1)
Kojto 101:7cff1c4259d7 316 #define DMA_MBURST_INC16 ((uint32_t)DMA_SxCR_MBURST)
Kojto 101:7cff1c4259d7 317 /**
Kojto 101:7cff1c4259d7 318 * @}
Kojto 101:7cff1c4259d7 319 */
Kojto 101:7cff1c4259d7 320
Kojto 101:7cff1c4259d7 321 /** @defgroup DMA_Peripheral_burst DMA Peripheral burst
Kojto 101:7cff1c4259d7 322 * @brief DMA peripheral burst
Kojto 101:7cff1c4259d7 323 * @{
Kojto 101:7cff1c4259d7 324 */
Kojto 101:7cff1c4259d7 325 #define DMA_PBURST_SINGLE ((uint32_t)0x00000000)
Kojto 101:7cff1c4259d7 326 #define DMA_PBURST_INC4 ((uint32_t)DMA_SxCR_PBURST_0)
Kojto 101:7cff1c4259d7 327 #define DMA_PBURST_INC8 ((uint32_t)DMA_SxCR_PBURST_1)
Kojto 101:7cff1c4259d7 328 #define DMA_PBURST_INC16 ((uint32_t)DMA_SxCR_PBURST)
Kojto 101:7cff1c4259d7 329 /**
Kojto 101:7cff1c4259d7 330 * @}
Kojto 101:7cff1c4259d7 331 */
Kojto 101:7cff1c4259d7 332
Kojto 101:7cff1c4259d7 333 /** @defgroup DMA_interrupt_enable_definitions DMA interrupt enable definitions
Kojto 101:7cff1c4259d7 334 * @brief DMA interrupts definition
Kojto 101:7cff1c4259d7 335 * @{
Kojto 101:7cff1c4259d7 336 */
Kojto 101:7cff1c4259d7 337 #define DMA_IT_TC ((uint32_t)DMA_SxCR_TCIE)
Kojto 101:7cff1c4259d7 338 #define DMA_IT_HT ((uint32_t)DMA_SxCR_HTIE)
Kojto 101:7cff1c4259d7 339 #define DMA_IT_TE ((uint32_t)DMA_SxCR_TEIE)
Kojto 101:7cff1c4259d7 340 #define DMA_IT_DME ((uint32_t)DMA_SxCR_DMEIE)
Kojto 101:7cff1c4259d7 341 #define DMA_IT_FE ((uint32_t)0x00000080)
Kojto 101:7cff1c4259d7 342 /**
Kojto 101:7cff1c4259d7 343 * @}
Kojto 101:7cff1c4259d7 344 */
Kojto 101:7cff1c4259d7 345
Kojto 101:7cff1c4259d7 346 /** @defgroup DMA_flag_definitions DMA flag definitions
Kojto 101:7cff1c4259d7 347 * @brief DMA flag definitions
Kojto 101:7cff1c4259d7 348 * @{
Kojto 101:7cff1c4259d7 349 */
Kojto 101:7cff1c4259d7 350 #define DMA_FLAG_FEIF0_4 ((uint32_t)0x00800001)
Kojto 101:7cff1c4259d7 351 #define DMA_FLAG_DMEIF0_4 ((uint32_t)0x00800004)
Kojto 101:7cff1c4259d7 352 #define DMA_FLAG_TEIF0_4 ((uint32_t)0x00000008)
Kojto 101:7cff1c4259d7 353 #define DMA_FLAG_HTIF0_4 ((uint32_t)0x00000010)
Kojto 101:7cff1c4259d7 354 #define DMA_FLAG_TCIF0_4 ((uint32_t)0x00000020)
Kojto 101:7cff1c4259d7 355 #define DMA_FLAG_FEIF1_5 ((uint32_t)0x00000040)
Kojto 101:7cff1c4259d7 356 #define DMA_FLAG_DMEIF1_5 ((uint32_t)0x00000100)
Kojto 101:7cff1c4259d7 357 #define DMA_FLAG_TEIF1_5 ((uint32_t)0x00000200)
Kojto 101:7cff1c4259d7 358 #define DMA_FLAG_HTIF1_5 ((uint32_t)0x00000400)
Kojto 101:7cff1c4259d7 359 #define DMA_FLAG_TCIF1_5 ((uint32_t)0x00000800)
Kojto 101:7cff1c4259d7 360 #define DMA_FLAG_FEIF2_6 ((uint32_t)0x00010000)
Kojto 101:7cff1c4259d7 361 #define DMA_FLAG_DMEIF2_6 ((uint32_t)0x00040000)
Kojto 101:7cff1c4259d7 362 #define DMA_FLAG_TEIF2_6 ((uint32_t)0x00080000)
Kojto 101:7cff1c4259d7 363 #define DMA_FLAG_HTIF2_6 ((uint32_t)0x00100000)
Kojto 101:7cff1c4259d7 364 #define DMA_FLAG_TCIF2_6 ((uint32_t)0x00200000)
Kojto 101:7cff1c4259d7 365 #define DMA_FLAG_FEIF3_7 ((uint32_t)0x00400000)
Kojto 101:7cff1c4259d7 366 #define DMA_FLAG_DMEIF3_7 ((uint32_t)0x01000000)
Kojto 101:7cff1c4259d7 367 #define DMA_FLAG_TEIF3_7 ((uint32_t)0x02000000)
Kojto 101:7cff1c4259d7 368 #define DMA_FLAG_HTIF3_7 ((uint32_t)0x04000000)
Kojto 101:7cff1c4259d7 369 #define DMA_FLAG_TCIF3_7 ((uint32_t)0x08000000)
Kojto 101:7cff1c4259d7 370 /**
Kojto 101:7cff1c4259d7 371 * @}
Kojto 101:7cff1c4259d7 372 */
Kojto 101:7cff1c4259d7 373
Kojto 101:7cff1c4259d7 374 /**
Kojto 101:7cff1c4259d7 375 * @}
Kojto 101:7cff1c4259d7 376 */
Kojto 101:7cff1c4259d7 377
Kojto 101:7cff1c4259d7 378 /* Exported macro ------------------------------------------------------------*/
Kojto 101:7cff1c4259d7 379
Kojto 101:7cff1c4259d7 380 /** @brief Reset DMA handle state
Kojto 101:7cff1c4259d7 381 * @param __HANDLE__: specifies the DMA handle.
Kojto 101:7cff1c4259d7 382 * @retval None
Kojto 101:7cff1c4259d7 383 */
Kojto 101:7cff1c4259d7 384 #define __HAL_DMA_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_DMA_STATE_RESET)
Kojto 101:7cff1c4259d7 385
Kojto 101:7cff1c4259d7 386 /**
Kojto 101:7cff1c4259d7 387 * @brief Return the current DMA Stream FIFO filled level.
Kojto 101:7cff1c4259d7 388 * @param __HANDLE__: DMA handle
Kojto 101:7cff1c4259d7 389 * @retval The FIFO filling state.
Kojto 101:7cff1c4259d7 390 * - DMA_FIFOStatus_Less1QuarterFull: when FIFO is less than 1 quarter-full
Kojto 101:7cff1c4259d7 391 * and not empty.
Kojto 101:7cff1c4259d7 392 * - DMA_FIFOStatus_1QuarterFull: if more than 1 quarter-full.
Kojto 101:7cff1c4259d7 393 * - DMA_FIFOStatus_HalfFull: if more than 1 half-full.
Kojto 101:7cff1c4259d7 394 * - DMA_FIFOStatus_3QuartersFull: if more than 3 quarters-full.
Kojto 101:7cff1c4259d7 395 * - DMA_FIFOStatus_Empty: when FIFO is empty
Kojto 101:7cff1c4259d7 396 * - DMA_FIFOStatus_Full: when FIFO is full
Kojto 101:7cff1c4259d7 397 */
Kojto 101:7cff1c4259d7 398 #define __HAL_DMA_GET_FS(__HANDLE__) (((__HANDLE__)->Instance->FCR & (DMA_SxFCR_FS)))
Kojto 101:7cff1c4259d7 399
Kojto 101:7cff1c4259d7 400 /**
Kojto 101:7cff1c4259d7 401 * @brief Enable the specified DMA Stream.
Kojto 101:7cff1c4259d7 402 * @param __HANDLE__: DMA handle
Kojto 101:7cff1c4259d7 403 * @retval None
Kojto 101:7cff1c4259d7 404 */
Kojto 101:7cff1c4259d7 405 #define __HAL_DMA_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->CR |= DMA_SxCR_EN)
Kojto 101:7cff1c4259d7 406
Kojto 101:7cff1c4259d7 407 /**
Kojto 101:7cff1c4259d7 408 * @brief Disable the specified DMA Stream.
Kojto 101:7cff1c4259d7 409 * @param __HANDLE__: DMA handle
Kojto 101:7cff1c4259d7 410 * @retval None
Kojto 101:7cff1c4259d7 411 */
Kojto 101:7cff1c4259d7 412 #define __HAL_DMA_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->CR &= ~DMA_SxCR_EN)
Kojto 101:7cff1c4259d7 413
Kojto 101:7cff1c4259d7 414 /* Interrupt & Flag management */
Kojto 101:7cff1c4259d7 415
Kojto 101:7cff1c4259d7 416 /**
Kojto 101:7cff1c4259d7 417 * @brief Return the current DMA Stream transfer complete flag.
Kojto 101:7cff1c4259d7 418 * @param __HANDLE__: DMA handle
Kojto 101:7cff1c4259d7 419 * @retval The specified transfer complete flag index.
Kojto 101:7cff1c4259d7 420 */
Kojto 101:7cff1c4259d7 421 #define __HAL_DMA_GET_TC_FLAG_INDEX(__HANDLE__) \
Kojto 101:7cff1c4259d7 422 (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream0))? DMA_FLAG_TCIF0_4 :\
Kojto 101:7cff1c4259d7 423 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream0))? DMA_FLAG_TCIF0_4 :\
Kojto 101:7cff1c4259d7 424 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream4))? DMA_FLAG_TCIF0_4 :\
Kojto 101:7cff1c4259d7 425 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream4))? DMA_FLAG_TCIF0_4 :\
Kojto 101:7cff1c4259d7 426 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream1))? DMA_FLAG_TCIF1_5 :\
Kojto 101:7cff1c4259d7 427 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream1))? DMA_FLAG_TCIF1_5 :\
Kojto 101:7cff1c4259d7 428 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream5))? DMA_FLAG_TCIF1_5 :\
Kojto 101:7cff1c4259d7 429 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream5))? DMA_FLAG_TCIF1_5 :\
Kojto 101:7cff1c4259d7 430 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream2))? DMA_FLAG_TCIF2_6 :\
Kojto 101:7cff1c4259d7 431 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream2))? DMA_FLAG_TCIF2_6 :\
Kojto 101:7cff1c4259d7 432 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream6))? DMA_FLAG_TCIF2_6 :\
Kojto 101:7cff1c4259d7 433 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream6))? DMA_FLAG_TCIF2_6 :\
Kojto 101:7cff1c4259d7 434 DMA_FLAG_TCIF3_7)
Kojto 101:7cff1c4259d7 435
Kojto 101:7cff1c4259d7 436 /**
Kojto 101:7cff1c4259d7 437 * @brief Return the current DMA Stream half transfer complete flag.
Kojto 101:7cff1c4259d7 438 * @param __HANDLE__: DMA handle
Kojto 101:7cff1c4259d7 439 * @retval The specified half transfer complete flag index.
Kojto 101:7cff1c4259d7 440 */
Kojto 101:7cff1c4259d7 441 #define __HAL_DMA_GET_HT_FLAG_INDEX(__HANDLE__)\
Kojto 101:7cff1c4259d7 442 (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream0))? DMA_FLAG_HTIF0_4 :\
Kojto 101:7cff1c4259d7 443 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream0))? DMA_FLAG_HTIF0_4 :\
Kojto 101:7cff1c4259d7 444 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream4))? DMA_FLAG_HTIF0_4 :\
Kojto 101:7cff1c4259d7 445 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream4))? DMA_FLAG_HTIF0_4 :\
Kojto 101:7cff1c4259d7 446 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream1))? DMA_FLAG_HTIF1_5 :\
Kojto 101:7cff1c4259d7 447 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream1))? DMA_FLAG_HTIF1_5 :\
Kojto 101:7cff1c4259d7 448 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream5))? DMA_FLAG_HTIF1_5 :\
Kojto 101:7cff1c4259d7 449 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream5))? DMA_FLAG_HTIF1_5 :\
Kojto 101:7cff1c4259d7 450 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream2))? DMA_FLAG_HTIF2_6 :\
Kojto 101:7cff1c4259d7 451 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream2))? DMA_FLAG_HTIF2_6 :\
Kojto 101:7cff1c4259d7 452 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream6))? DMA_FLAG_HTIF2_6 :\
Kojto 101:7cff1c4259d7 453 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream6))? DMA_FLAG_HTIF2_6 :\
Kojto 101:7cff1c4259d7 454 DMA_FLAG_HTIF3_7)
Kojto 101:7cff1c4259d7 455
Kojto 101:7cff1c4259d7 456 /**
Kojto 101:7cff1c4259d7 457 * @brief Return the current DMA Stream transfer error flag.
Kojto 101:7cff1c4259d7 458 * @param __HANDLE__: DMA handle
Kojto 101:7cff1c4259d7 459 * @retval The specified transfer error flag index.
Kojto 101:7cff1c4259d7 460 */
Kojto 101:7cff1c4259d7 461 #define __HAL_DMA_GET_TE_FLAG_INDEX(__HANDLE__)\
Kojto 101:7cff1c4259d7 462 (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream0))? DMA_FLAG_TEIF0_4 :\
Kojto 101:7cff1c4259d7 463 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream0))? DMA_FLAG_TEIF0_4 :\
Kojto 101:7cff1c4259d7 464 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream4))? DMA_FLAG_TEIF0_4 :\
Kojto 101:7cff1c4259d7 465 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream4))? DMA_FLAG_TEIF0_4 :\
Kojto 101:7cff1c4259d7 466 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream1))? DMA_FLAG_TEIF1_5 :\
Kojto 101:7cff1c4259d7 467 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream1))? DMA_FLAG_TEIF1_5 :\
Kojto 101:7cff1c4259d7 468 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream5))? DMA_FLAG_TEIF1_5 :\
Kojto 101:7cff1c4259d7 469 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream5))? DMA_FLAG_TEIF1_5 :\
Kojto 101:7cff1c4259d7 470 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream2))? DMA_FLAG_TEIF2_6 :\
Kojto 101:7cff1c4259d7 471 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream2))? DMA_FLAG_TEIF2_6 :\
Kojto 101:7cff1c4259d7 472 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream6))? DMA_FLAG_TEIF2_6 :\
Kojto 101:7cff1c4259d7 473 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream6))? DMA_FLAG_TEIF2_6 :\
Kojto 101:7cff1c4259d7 474 DMA_FLAG_TEIF3_7)
Kojto 101:7cff1c4259d7 475
Kojto 101:7cff1c4259d7 476 /**
Kojto 101:7cff1c4259d7 477 * @brief Return the current DMA Stream FIFO error flag.
Kojto 101:7cff1c4259d7 478 * @param __HANDLE__: DMA handle
Kojto 101:7cff1c4259d7 479 * @retval The specified FIFO error flag index.
Kojto 101:7cff1c4259d7 480 */
Kojto 101:7cff1c4259d7 481 #define __HAL_DMA_GET_FE_FLAG_INDEX(__HANDLE__)\
Kojto 101:7cff1c4259d7 482 (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream0))? DMA_FLAG_FEIF0_4 :\
Kojto 101:7cff1c4259d7 483 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream0))? DMA_FLAG_FEIF0_4 :\
Kojto 101:7cff1c4259d7 484 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream4))? DMA_FLAG_FEIF0_4 :\
Kojto 101:7cff1c4259d7 485 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream4))? DMA_FLAG_FEIF0_4 :\
Kojto 101:7cff1c4259d7 486 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream1))? DMA_FLAG_FEIF1_5 :\
Kojto 101:7cff1c4259d7 487 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream1))? DMA_FLAG_FEIF1_5 :\
Kojto 101:7cff1c4259d7 488 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream5))? DMA_FLAG_FEIF1_5 :\
Kojto 101:7cff1c4259d7 489 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream5))? DMA_FLAG_FEIF1_5 :\
Kojto 101:7cff1c4259d7 490 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream2))? DMA_FLAG_FEIF2_6 :\
Kojto 101:7cff1c4259d7 491 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream2))? DMA_FLAG_FEIF2_6 :\
Kojto 101:7cff1c4259d7 492 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream6))? DMA_FLAG_FEIF2_6 :\
Kojto 101:7cff1c4259d7 493 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream6))? DMA_FLAG_FEIF2_6 :\
Kojto 101:7cff1c4259d7 494 DMA_FLAG_FEIF3_7)
Kojto 101:7cff1c4259d7 495
Kojto 101:7cff1c4259d7 496 /**
Kojto 101:7cff1c4259d7 497 * @brief Return the current DMA Stream direct mode error flag.
Kojto 101:7cff1c4259d7 498 * @param __HANDLE__: DMA handle
Kojto 101:7cff1c4259d7 499 * @retval The specified direct mode error flag index.
Kojto 101:7cff1c4259d7 500 */
Kojto 101:7cff1c4259d7 501 #define __HAL_DMA_GET_DME_FLAG_INDEX(__HANDLE__)\
Kojto 101:7cff1c4259d7 502 (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream0))? DMA_FLAG_DMEIF0_4 :\
Kojto 101:7cff1c4259d7 503 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream0))? DMA_FLAG_DMEIF0_4 :\
Kojto 101:7cff1c4259d7 504 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream4))? DMA_FLAG_DMEIF0_4 :\
Kojto 101:7cff1c4259d7 505 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream4))? DMA_FLAG_DMEIF0_4 :\
Kojto 101:7cff1c4259d7 506 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream1))? DMA_FLAG_DMEIF1_5 :\
Kojto 101:7cff1c4259d7 507 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream1))? DMA_FLAG_DMEIF1_5 :\
Kojto 101:7cff1c4259d7 508 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream5))? DMA_FLAG_DMEIF1_5 :\
Kojto 101:7cff1c4259d7 509 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream5))? DMA_FLAG_DMEIF1_5 :\
Kojto 101:7cff1c4259d7 510 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream2))? DMA_FLAG_DMEIF2_6 :\
Kojto 101:7cff1c4259d7 511 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream2))? DMA_FLAG_DMEIF2_6 :\
Kojto 101:7cff1c4259d7 512 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream6))? DMA_FLAG_DMEIF2_6 :\
Kojto 101:7cff1c4259d7 513 ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream6))? DMA_FLAG_DMEIF2_6 :\
Kojto 101:7cff1c4259d7 514 DMA_FLAG_DMEIF3_7)
Kojto 101:7cff1c4259d7 515
Kojto 101:7cff1c4259d7 516 /**
Kojto 101:7cff1c4259d7 517 * @brief Get the DMA Stream pending flags.
Kojto 101:7cff1c4259d7 518 * @param __HANDLE__: DMA handle
Kojto 101:7cff1c4259d7 519 * @param __FLAG__: Get the specified flag.
Kojto 101:7cff1c4259d7 520 * This parameter can be any combination of the following values:
Kojto 101:7cff1c4259d7 521 * @arg DMA_FLAG_TCIFx: Transfer complete flag.
Kojto 101:7cff1c4259d7 522 * @arg DMA_FLAG_HTIFx: Half transfer complete flag.
Kojto 101:7cff1c4259d7 523 * @arg DMA_FLAG_TEIFx: Transfer error flag.
Kojto 101:7cff1c4259d7 524 * @arg DMA_FLAG_DMEIFx: Direct mode error flag.
Kojto 101:7cff1c4259d7 525 * @arg DMA_FLAG_FEIFx: FIFO error flag.
Kojto 101:7cff1c4259d7 526 * Where x can be 0_4, 1_5, 2_6 or 3_7 to select the DMA Stream flag.
Kojto 101:7cff1c4259d7 527 * @retval The state of FLAG (SET or RESET).
Kojto 101:7cff1c4259d7 528 */
Kojto 101:7cff1c4259d7 529 #define __HAL_DMA_GET_FLAG(__HANDLE__, __FLAG__)\
Kojto 101:7cff1c4259d7 530 (((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA2_Stream3)? (DMA2->HISR & (__FLAG__)) :\
Kojto 101:7cff1c4259d7 531 ((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA1_Stream7)? (DMA2->LISR & (__FLAG__)) :\
Kojto 101:7cff1c4259d7 532 ((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA1_Stream3)? (DMA1->HISR & (__FLAG__)) : (DMA1->LISR & (__FLAG__)))
Kojto 101:7cff1c4259d7 533
Kojto 101:7cff1c4259d7 534 /**
Kojto 101:7cff1c4259d7 535 * @brief Clear the DMA Stream pending flags.
Kojto 101:7cff1c4259d7 536 * @param __HANDLE__: DMA handle
Kojto 101:7cff1c4259d7 537 * @param __FLAG__: specifies the flag to clear.
Kojto 101:7cff1c4259d7 538 * This parameter can be any combination of the following values:
Kojto 101:7cff1c4259d7 539 * @arg DMA_FLAG_TCIFx: Transfer complete flag.
Kojto 101:7cff1c4259d7 540 * @arg DMA_FLAG_HTIFx: Half transfer complete flag.
Kojto 101:7cff1c4259d7 541 * @arg DMA_FLAG_TEIFx: Transfer error flag.
Kojto 101:7cff1c4259d7 542 * @arg DMA_FLAG_DMEIFx: Direct mode error flag.
Kojto 101:7cff1c4259d7 543 * @arg DMA_FLAG_FEIFx: FIFO error flag.
Kojto 101:7cff1c4259d7 544 * Where x can be 0_4, 1_5, 2_6 or 3_7 to select the DMA Stream flag.
Kojto 101:7cff1c4259d7 545 * @retval None
Kojto 101:7cff1c4259d7 546 */
Kojto 101:7cff1c4259d7 547 #define __HAL_DMA_CLEAR_FLAG(__HANDLE__, __FLAG__) \
Kojto 101:7cff1c4259d7 548 (((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA2_Stream3)? (DMA2->HIFCR = (__FLAG__)) :\
Kojto 101:7cff1c4259d7 549 ((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA1_Stream7)? (DMA2->LIFCR = (__FLAG__)) :\
Kojto 101:7cff1c4259d7 550 ((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA1_Stream3)? (DMA1->HIFCR = (__FLAG__)) : (DMA1->LIFCR = (__FLAG__)))
Kojto 101:7cff1c4259d7 551
Kojto 101:7cff1c4259d7 552 /**
Kojto 101:7cff1c4259d7 553 * @brief Enable the specified DMA Stream interrupts.
Kojto 101:7cff1c4259d7 554 * @param __HANDLE__: DMA handle
Kojto 101:7cff1c4259d7 555 * @param __INTERRUPT__: specifies the DMA interrupt sources to be enabled or disabled.
Kojto 101:7cff1c4259d7 556 * This parameter can be any combination of the following values:
Kojto 101:7cff1c4259d7 557 * @arg DMA_IT_TC: Transfer complete interrupt mask.
Kojto 101:7cff1c4259d7 558 * @arg DMA_IT_HT: Half transfer complete interrupt mask.
Kojto 101:7cff1c4259d7 559 * @arg DMA_IT_TE: Transfer error interrupt mask.
Kojto 101:7cff1c4259d7 560 * @arg DMA_IT_FE: FIFO error interrupt mask.
Kojto 101:7cff1c4259d7 561 * @arg DMA_IT_DME: Direct mode error interrupt.
Kojto 101:7cff1c4259d7 562 * @retval None
Kojto 101:7cff1c4259d7 563 */
Kojto 101:7cff1c4259d7 564 #define __HAL_DMA_ENABLE_IT(__HANDLE__, __INTERRUPT__) (((__INTERRUPT__) != DMA_IT_FE)? \
Kojto 101:7cff1c4259d7 565 ((__HANDLE__)->Instance->CR |= (__INTERRUPT__)) : ((__HANDLE__)->Instance->FCR |= (__INTERRUPT__)))
Kojto 101:7cff1c4259d7 566
Kojto 101:7cff1c4259d7 567 /**
Kojto 101:7cff1c4259d7 568 * @brief Disable the specified DMA Stream interrupts.
Kojto 101:7cff1c4259d7 569 * @param __HANDLE__: DMA handle
Kojto 101:7cff1c4259d7 570 * @param __INTERRUPT__: specifies the DMA interrupt sources to be enabled or disabled.
Kojto 101:7cff1c4259d7 571 * This parameter can be any combination of the following values:
Kojto 101:7cff1c4259d7 572 * @arg DMA_IT_TC: Transfer complete interrupt mask.
Kojto 101:7cff1c4259d7 573 * @arg DMA_IT_HT: Half transfer complete interrupt mask.
Kojto 101:7cff1c4259d7 574 * @arg DMA_IT_TE: Transfer error interrupt mask.
Kojto 101:7cff1c4259d7 575 * @arg DMA_IT_FE: FIFO error interrupt mask.
Kojto 101:7cff1c4259d7 576 * @arg DMA_IT_DME: Direct mode error interrupt.
Kojto 101:7cff1c4259d7 577 * @retval None
Kojto 101:7cff1c4259d7 578 */
Kojto 101:7cff1c4259d7 579 #define __HAL_DMA_DISABLE_IT(__HANDLE__, __INTERRUPT__) (((__INTERRUPT__) != DMA_IT_FE)? \
Kojto 101:7cff1c4259d7 580 ((__HANDLE__)->Instance->CR &= ~(__INTERRUPT__)) : ((__HANDLE__)->Instance->FCR &= ~(__INTERRUPT__)))
Kojto 101:7cff1c4259d7 581
Kojto 101:7cff1c4259d7 582 /**
Kojto 106:ba1f97679dad 583 * @brief Check whether the specified DMA Stream interrupt is enabled or disabled.
Kojto 101:7cff1c4259d7 584 * @param __HANDLE__: DMA handle
Kojto 101:7cff1c4259d7 585 * @param __INTERRUPT__: specifies the DMA interrupt source to check.
Kojto 101:7cff1c4259d7 586 * This parameter can be one of the following values:
Kojto 101:7cff1c4259d7 587 * @arg DMA_IT_TC: Transfer complete interrupt mask.
Kojto 101:7cff1c4259d7 588 * @arg DMA_IT_HT: Half transfer complete interrupt mask.
Kojto 101:7cff1c4259d7 589 * @arg DMA_IT_TE: Transfer error interrupt mask.
Kojto 101:7cff1c4259d7 590 * @arg DMA_IT_FE: FIFO error interrupt mask.
Kojto 101:7cff1c4259d7 591 * @arg DMA_IT_DME: Direct mode error interrupt.
Kojto 101:7cff1c4259d7 592 * @retval The state of DMA_IT.
Kojto 101:7cff1c4259d7 593 */
Kojto 101:7cff1c4259d7 594 #define __HAL_DMA_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) (((__INTERRUPT__) != DMA_IT_FE)? \
Kojto 101:7cff1c4259d7 595 ((__HANDLE__)->Instance->CR & (__INTERRUPT__)) : \
Kojto 101:7cff1c4259d7 596 ((__HANDLE__)->Instance->FCR & (__INTERRUPT__)))
Kojto 101:7cff1c4259d7 597
Kojto 101:7cff1c4259d7 598 /**
Kojto 101:7cff1c4259d7 599 * @brief Writes the number of data units to be transferred on the DMA Stream.
Kojto 101:7cff1c4259d7 600 * @param __HANDLE__: DMA handle
Kojto 101:7cff1c4259d7 601 * @param __COUNTER__: Number of data units to be transferred (from 0 to 65535)
Kojto 101:7cff1c4259d7 602 * Number of data items depends only on the Peripheral data format.
Kojto 101:7cff1c4259d7 603 *
Kojto 101:7cff1c4259d7 604 * @note If Peripheral data format is Bytes: number of data units is equal
Kojto 101:7cff1c4259d7 605 * to total number of bytes to be transferred.
Kojto 101:7cff1c4259d7 606 *
Kojto 101:7cff1c4259d7 607 * @note If Peripheral data format is Half-Word: number of data units is
Kojto 101:7cff1c4259d7 608 * equal to total number of bytes to be transferred / 2.
Kojto 101:7cff1c4259d7 609 *
Kojto 101:7cff1c4259d7 610 * @note If Peripheral data format is Word: number of data units is equal
Kojto 101:7cff1c4259d7 611 * to total number of bytes to be transferred / 4.
Kojto 101:7cff1c4259d7 612 *
Kojto 101:7cff1c4259d7 613 * @retval The number of remaining data units in the current DMAy Streamx transfer.
Kojto 101:7cff1c4259d7 614 */
Kojto 101:7cff1c4259d7 615 #define __HAL_DMA_SET_COUNTER(__HANDLE__, __COUNTER__) ((__HANDLE__)->Instance->NDTR = (uint16_t)(__COUNTER__))
Kojto 101:7cff1c4259d7 616
Kojto 101:7cff1c4259d7 617 /**
Kojto 101:7cff1c4259d7 618 * @brief Returns the number of remaining data units in the current DMAy Streamx transfer.
Kojto 101:7cff1c4259d7 619 * @param __HANDLE__: DMA handle
Kojto 101:7cff1c4259d7 620 *
Kojto 101:7cff1c4259d7 621 * @retval The number of remaining data units in the current DMA Stream transfer.
Kojto 101:7cff1c4259d7 622 */
Kojto 101:7cff1c4259d7 623 #define __HAL_DMA_GET_COUNTER(__HANDLE__) ((__HANDLE__)->Instance->NDTR)
Kojto 101:7cff1c4259d7 624
Kojto 101:7cff1c4259d7 625
Kojto 101:7cff1c4259d7 626 /* Include DMA HAL Extension module */
Kojto 101:7cff1c4259d7 627 #include "stm32f4xx_hal_dma_ex.h"
Kojto 101:7cff1c4259d7 628
Kojto 101:7cff1c4259d7 629 /* Exported functions --------------------------------------------------------*/
Kojto 101:7cff1c4259d7 630
Kojto 101:7cff1c4259d7 631 /** @defgroup DMA_Exported_Functions DMA Exported Functions
Kojto 101:7cff1c4259d7 632 * @brief DMA Exported functions
Kojto 101:7cff1c4259d7 633 * @{
Kojto 101:7cff1c4259d7 634 */
Kojto 101:7cff1c4259d7 635
Kojto 101:7cff1c4259d7 636 /** @defgroup DMA_Exported_Functions_Group1 Initialization and de-initialization functions
Kojto 101:7cff1c4259d7 637 * @brief Initialization and de-initialization functions
Kojto 101:7cff1c4259d7 638 * @{
Kojto 101:7cff1c4259d7 639 */
Kojto 101:7cff1c4259d7 640 HAL_StatusTypeDef HAL_DMA_Init(DMA_HandleTypeDef *hdma);
Kojto 101:7cff1c4259d7 641 HAL_StatusTypeDef HAL_DMA_DeInit(DMA_HandleTypeDef *hdma);
Kojto 101:7cff1c4259d7 642 /**
Kojto 101:7cff1c4259d7 643 * @}
Kojto 101:7cff1c4259d7 644 */
Kojto 101:7cff1c4259d7 645
Kojto 101:7cff1c4259d7 646 /** @defgroup DMA_Exported_Functions_Group2 I/O operation functions
Kojto 101:7cff1c4259d7 647 * @brief I/O operation functions
Kojto 101:7cff1c4259d7 648 * @{
Kojto 101:7cff1c4259d7 649 */
Kojto 101:7cff1c4259d7 650 HAL_StatusTypeDef HAL_DMA_Start (DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength);
Kojto 101:7cff1c4259d7 651 HAL_StatusTypeDef HAL_DMA_Start_IT(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength);
Kojto 101:7cff1c4259d7 652 HAL_StatusTypeDef HAL_DMA_Abort(DMA_HandleTypeDef *hdma);
Kojto 101:7cff1c4259d7 653 HAL_StatusTypeDef HAL_DMA_PollForTransfer(DMA_HandleTypeDef *hdma, uint32_t CompleteLevel, uint32_t Timeout);
Kojto 101:7cff1c4259d7 654 void HAL_DMA_IRQHandler(DMA_HandleTypeDef *hdma);
Kojto 101:7cff1c4259d7 655 /**
Kojto 101:7cff1c4259d7 656 * @}
Kojto 101:7cff1c4259d7 657 */
Kojto 101:7cff1c4259d7 658
Kojto 101:7cff1c4259d7 659 /** @defgroup DMA_Exported_Functions_Group3 Peripheral State functions
Kojto 101:7cff1c4259d7 660 * @brief Peripheral State functions
Kojto 101:7cff1c4259d7 661 * @{
Kojto 101:7cff1c4259d7 662 */
Kojto 101:7cff1c4259d7 663 HAL_DMA_StateTypeDef HAL_DMA_GetState(DMA_HandleTypeDef *hdma);
Kojto 101:7cff1c4259d7 664 uint32_t HAL_DMA_GetError(DMA_HandleTypeDef *hdma);
Kojto 101:7cff1c4259d7 665 /**
Kojto 101:7cff1c4259d7 666 * @}
Kojto 101:7cff1c4259d7 667 */
Kojto 101:7cff1c4259d7 668 /**
Kojto 101:7cff1c4259d7 669 * @}
Kojto 101:7cff1c4259d7 670 */
Kojto 101:7cff1c4259d7 671 /* Private Constants -------------------------------------------------------------*/
Kojto 101:7cff1c4259d7 672 /** @defgroup DMA_Private_Constants DMA Private Constants
Kojto 101:7cff1c4259d7 673 * @brief DMA private defines and constants
Kojto 101:7cff1c4259d7 674 * @{
Kojto 101:7cff1c4259d7 675 */
Kojto 101:7cff1c4259d7 676 /**
Kojto 101:7cff1c4259d7 677 * @}
Kojto 101:7cff1c4259d7 678 */
Kojto 101:7cff1c4259d7 679
Kojto 101:7cff1c4259d7 680 /* Private macros ------------------------------------------------------------*/
Kojto 101:7cff1c4259d7 681 /** @defgroup DMA_Private_Macros DMA Private Macros
Kojto 101:7cff1c4259d7 682 * @brief DMA private macros
Kojto 101:7cff1c4259d7 683 * @{
Kojto 101:7cff1c4259d7 684 */
Kojto 101:7cff1c4259d7 685 #define IS_DMA_CHANNEL(CHANNEL) (((CHANNEL) == DMA_CHANNEL_0) || \
Kojto 101:7cff1c4259d7 686 ((CHANNEL) == DMA_CHANNEL_1) || \
Kojto 101:7cff1c4259d7 687 ((CHANNEL) == DMA_CHANNEL_2) || \
Kojto 101:7cff1c4259d7 688 ((CHANNEL) == DMA_CHANNEL_3) || \
Kojto 101:7cff1c4259d7 689 ((CHANNEL) == DMA_CHANNEL_4) || \
Kojto 101:7cff1c4259d7 690 ((CHANNEL) == DMA_CHANNEL_5) || \
Kojto 101:7cff1c4259d7 691 ((CHANNEL) == DMA_CHANNEL_6) || \
Kojto 101:7cff1c4259d7 692 ((CHANNEL) == DMA_CHANNEL_7))
Kojto 101:7cff1c4259d7 693
Kojto 101:7cff1c4259d7 694 #define IS_DMA_DIRECTION(DIRECTION) (((DIRECTION) == DMA_PERIPH_TO_MEMORY ) || \
Kojto 101:7cff1c4259d7 695 ((DIRECTION) == DMA_MEMORY_TO_PERIPH) || \
Kojto 101:7cff1c4259d7 696 ((DIRECTION) == DMA_MEMORY_TO_MEMORY))
Kojto 101:7cff1c4259d7 697
Kojto 101:7cff1c4259d7 698 #define IS_DMA_BUFFER_SIZE(SIZE) (((SIZE) >= 0x1) && ((SIZE) < 0x10000))
Kojto 101:7cff1c4259d7 699
Kojto 101:7cff1c4259d7 700 #define IS_DMA_PERIPHERAL_INC_STATE(STATE) (((STATE) == DMA_PINC_ENABLE) || \
Kojto 101:7cff1c4259d7 701 ((STATE) == DMA_PINC_DISABLE))
Kojto 101:7cff1c4259d7 702
Kojto 101:7cff1c4259d7 703 #define IS_DMA_MEMORY_INC_STATE(STATE) (((STATE) == DMA_MINC_ENABLE) || \
Kojto 101:7cff1c4259d7 704 ((STATE) == DMA_MINC_DISABLE))
Kojto 101:7cff1c4259d7 705
Kojto 101:7cff1c4259d7 706 #define IS_DMA_PERIPHERAL_DATA_SIZE(SIZE) (((SIZE) == DMA_PDATAALIGN_BYTE) || \
Kojto 101:7cff1c4259d7 707 ((SIZE) == DMA_PDATAALIGN_HALFWORD) || \
Kojto 101:7cff1c4259d7 708 ((SIZE) == DMA_PDATAALIGN_WORD))
Kojto 101:7cff1c4259d7 709
Kojto 101:7cff1c4259d7 710 #define IS_DMA_MEMORY_DATA_SIZE(SIZE) (((SIZE) == DMA_MDATAALIGN_BYTE) || \
Kojto 101:7cff1c4259d7 711 ((SIZE) == DMA_MDATAALIGN_HALFWORD) || \
Kojto 101:7cff1c4259d7 712 ((SIZE) == DMA_MDATAALIGN_WORD ))
Kojto 101:7cff1c4259d7 713
Kojto 101:7cff1c4259d7 714 #define IS_DMA_MODE(MODE) (((MODE) == DMA_NORMAL ) || \
Kojto 101:7cff1c4259d7 715 ((MODE) == DMA_CIRCULAR) || \
Kojto 101:7cff1c4259d7 716 ((MODE) == DMA_PFCTRL))
Kojto 101:7cff1c4259d7 717
Kojto 101:7cff1c4259d7 718 #define IS_DMA_PRIORITY(PRIORITY) (((PRIORITY) == DMA_PRIORITY_LOW ) || \
Kojto 101:7cff1c4259d7 719 ((PRIORITY) == DMA_PRIORITY_MEDIUM) || \
Kojto 101:7cff1c4259d7 720 ((PRIORITY) == DMA_PRIORITY_HIGH) || \
Kojto 101:7cff1c4259d7 721 ((PRIORITY) == DMA_PRIORITY_VERY_HIGH))
Kojto 101:7cff1c4259d7 722
Kojto 101:7cff1c4259d7 723 #define IS_DMA_FIFO_MODE_STATE(STATE) (((STATE) == DMA_FIFOMODE_DISABLE ) || \
Kojto 101:7cff1c4259d7 724 ((STATE) == DMA_FIFOMODE_ENABLE))
Kojto 101:7cff1c4259d7 725
Kojto 101:7cff1c4259d7 726 #define IS_DMA_FIFO_THRESHOLD(THRESHOLD) (((THRESHOLD) == DMA_FIFO_THRESHOLD_1QUARTERFULL ) || \
Kojto 101:7cff1c4259d7 727 ((THRESHOLD) == DMA_FIFO_THRESHOLD_HALFFULL) || \
Kojto 101:7cff1c4259d7 728 ((THRESHOLD) == DMA_FIFO_THRESHOLD_3QUARTERSFULL) || \
Kojto 101:7cff1c4259d7 729 ((THRESHOLD) == DMA_FIFO_THRESHOLD_FULL))
Kojto 101:7cff1c4259d7 730
Kojto 101:7cff1c4259d7 731 #define IS_DMA_MEMORY_BURST(BURST) (((BURST) == DMA_MBURST_SINGLE) || \
Kojto 101:7cff1c4259d7 732 ((BURST) == DMA_MBURST_INC4) || \
Kojto 101:7cff1c4259d7 733 ((BURST) == DMA_MBURST_INC8) || \
Kojto 101:7cff1c4259d7 734 ((BURST) == DMA_MBURST_INC16))
Kojto 101:7cff1c4259d7 735
Kojto 101:7cff1c4259d7 736 #define IS_DMA_PERIPHERAL_BURST(BURST) (((BURST) == DMA_PBURST_SINGLE) || \
Kojto 101:7cff1c4259d7 737 ((BURST) == DMA_PBURST_INC4) || \
Kojto 101:7cff1c4259d7 738 ((BURST) == DMA_PBURST_INC8) || \
Kojto 101:7cff1c4259d7 739 ((BURST) == DMA_PBURST_INC16))
Kojto 101:7cff1c4259d7 740 /**
Kojto 101:7cff1c4259d7 741 * @}
Kojto 101:7cff1c4259d7 742 */
Kojto 101:7cff1c4259d7 743
Kojto 101:7cff1c4259d7 744 /* Private functions ---------------------------------------------------------*/
Kojto 101:7cff1c4259d7 745 /** @defgroup DMA_Private_Functions DMA Private Functions
Kojto 101:7cff1c4259d7 746 * @brief DMA private functions
Kojto 101:7cff1c4259d7 747 * @{
Kojto 101:7cff1c4259d7 748 */
Kojto 101:7cff1c4259d7 749 /**
Kojto 101:7cff1c4259d7 750 * @}
Kojto 101:7cff1c4259d7 751 */
Kojto 101:7cff1c4259d7 752
Kojto 101:7cff1c4259d7 753 /**
Kojto 101:7cff1c4259d7 754 * @}
Kojto 101:7cff1c4259d7 755 */
Kojto 101:7cff1c4259d7 756
Kojto 101:7cff1c4259d7 757 /**
Kojto 101:7cff1c4259d7 758 * @}
Kojto 101:7cff1c4259d7 759 */
Kojto 101:7cff1c4259d7 760
Kojto 101:7cff1c4259d7 761 #ifdef __cplusplus
Kojto 101:7cff1c4259d7 762 }
Kojto 101:7cff1c4259d7 763 #endif
Kojto 101:7cff1c4259d7 764
Kojto 101:7cff1c4259d7 765 #endif /* __STM32F4xx_HAL_DMA_H */
Kojto 101:7cff1c4259d7 766
Kojto 101:7cff1c4259d7 767 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/