cc y / mbed

Fork of mbed by mbed official

Committer:
Kojto
Date:
Tue May 10 12:23:43 2016 -0500
Revision:
120:7c328cabac7e
Parent:
96:487b796308b0
Release 120 of the mbed library

Changes:
- ST - STMF3XX/F4XX - directories removal
- STMF3 - pwm range fix
- STMF1 - Cube driver update
- Renesas - RZ_A1H - async i2c, serial and spi addition
- Freescale - KSDK2 update

Who changed what in which revision?

UserRevisionLine numberNew contents of line
Kojto 96:487b796308b0 1 /**
Kojto 96:487b796308b0 2 ******************************************************************************
Kojto 96:487b796308b0 3 * @file stm32f1xx_ll_fsmc.h
Kojto 96:487b796308b0 4 * @author MCD Application Team
Kojto 120:7c328cabac7e 5 * @version V1.0.4
Kojto 120:7c328cabac7e 6 * @date 29-April-2016
Kojto 96:487b796308b0 7 * @brief Header file of FSMC HAL module.
Kojto 96:487b796308b0 8 ******************************************************************************
Kojto 96:487b796308b0 9 * @attention
Kojto 96:487b796308b0 10 *
Kojto 120:7c328cabac7e 11 * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
Kojto 96:487b796308b0 12 *
Kojto 96:487b796308b0 13 * Redistribution and use in source and binary forms, with or without modification,
Kojto 96:487b796308b0 14 * are permitted provided that the following conditions are met:
Kojto 96:487b796308b0 15 * 1. Redistributions of source code must retain the above copyright notice,
Kojto 96:487b796308b0 16 * this list of conditions and the following disclaimer.
Kojto 96:487b796308b0 17 * 2. Redistributions in binary form must reproduce the above copyright notice,
Kojto 96:487b796308b0 18 * this list of conditions and the following disclaimer in the documentation
Kojto 96:487b796308b0 19 * and/or other materials provided with the distribution.
Kojto 96:487b796308b0 20 * 3. Neither the name of STMicroelectronics nor the names of its contributors
Kojto 96:487b796308b0 21 * may be used to endorse or promote products derived from this software
Kojto 96:487b796308b0 22 * without specific prior written permission.
Kojto 96:487b796308b0 23 *
Kojto 96:487b796308b0 24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
Kojto 96:487b796308b0 25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
Kojto 96:487b796308b0 26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
Kojto 96:487b796308b0 27 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
Kojto 96:487b796308b0 28 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
Kojto 96:487b796308b0 29 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
Kojto 96:487b796308b0 30 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
Kojto 96:487b796308b0 31 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
Kojto 96:487b796308b0 32 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
Kojto 96:487b796308b0 33 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
Kojto 96:487b796308b0 34 *
Kojto 96:487b796308b0 35 ******************************************************************************
Kojto 120:7c328cabac7e 36 */
Kojto 96:487b796308b0 37
Kojto 96:487b796308b0 38 /* Define to prevent recursive inclusion -------------------------------------*/
Kojto 96:487b796308b0 39 #ifndef __STM32F1xx_LL_FSMC_H
Kojto 96:487b796308b0 40 #define __STM32F1xx_LL_FSMC_H
Kojto 96:487b796308b0 41
Kojto 96:487b796308b0 42 #ifdef __cplusplus
Kojto 120:7c328cabac7e 43 extern "C" {
Kojto 96:487b796308b0 44 #endif
Kojto 96:487b796308b0 45
Kojto 96:487b796308b0 46 /* Includes ------------------------------------------------------------------*/
Kojto 96:487b796308b0 47 #include "stm32f1xx_hal_def.h"
Kojto 96:487b796308b0 48
Kojto 96:487b796308b0 49 /** @addtogroup STM32F1xx_HAL_Driver
Kojto 96:487b796308b0 50 * @{
Kojto 96:487b796308b0 51 */
Kojto 96:487b796308b0 52
Kojto 120:7c328cabac7e 53 #if defined(FSMC_BANK1)
Kojto 96:487b796308b0 54
Kojto 96:487b796308b0 55 /** @addtogroup FSMC_LL
Kojto 96:487b796308b0 56 * @{
Kojto 120:7c328cabac7e 57 */
Kojto 96:487b796308b0 58
Kojto 96:487b796308b0 59 /** @addtogroup FSMC_LL_Private_Macros
Kojto 96:487b796308b0 60 * @{
Kojto 96:487b796308b0 61 */
Kojto 96:487b796308b0 62
Kojto 96:487b796308b0 63 #define IS_FSMC_NORSRAM_BANK(__BANK__) (((__BANK__) == FSMC_NORSRAM_BANK1) || \
Kojto 96:487b796308b0 64 ((__BANK__) == FSMC_NORSRAM_BANK2) || \
Kojto 96:487b796308b0 65 ((__BANK__) == FSMC_NORSRAM_BANK3) || \
Kojto 96:487b796308b0 66 ((__BANK__) == FSMC_NORSRAM_BANK4))
Kojto 96:487b796308b0 67
Kojto 96:487b796308b0 68 #define IS_FSMC_MUX(__MUX__) (((__MUX__) == FSMC_DATA_ADDRESS_MUX_DISABLE) || \
Kojto 96:487b796308b0 69 ((__MUX__) == FSMC_DATA_ADDRESS_MUX_ENABLE))
Kojto 96:487b796308b0 70
Kojto 96:487b796308b0 71 #define IS_FSMC_MEMORY(__MEMORY__) (((__MEMORY__) == FSMC_MEMORY_TYPE_SRAM) || \
Kojto 96:487b796308b0 72 ((__MEMORY__) == FSMC_MEMORY_TYPE_PSRAM)|| \
Kojto 96:487b796308b0 73 ((__MEMORY__) == FSMC_MEMORY_TYPE_NOR))
Kojto 96:487b796308b0 74
Kojto 96:487b796308b0 75 #define IS_FSMC_NORSRAM_MEMORY_WIDTH(__WIDTH__) (((__WIDTH__) == FSMC_NORSRAM_MEM_BUS_WIDTH_8) || \
Kojto 96:487b796308b0 76 ((__WIDTH__) == FSMC_NORSRAM_MEM_BUS_WIDTH_16) || \
Kojto 96:487b796308b0 77 ((__WIDTH__) == FSMC_NORSRAM_MEM_BUS_WIDTH_32))
Kojto 96:487b796308b0 78
Kojto 120:7c328cabac7e 79 #define IS_FSMC_WRITE_BURST(__BURST__) (((__BURST__) == FSMC_WRITE_BURST_DISABLE) || \
Kojto 120:7c328cabac7e 80 ((__BURST__) == FSMC_WRITE_BURST_ENABLE))
Kojto 120:7c328cabac7e 81
Kojto 96:487b796308b0 82 #define IS_FSMC_ACCESS_MODE(__MODE__) (((__MODE__) == FSMC_ACCESS_MODE_A) || \
Kojto 96:487b796308b0 83 ((__MODE__) == FSMC_ACCESS_MODE_B) || \
Kojto 96:487b796308b0 84 ((__MODE__) == FSMC_ACCESS_MODE_C) || \
Kojto 96:487b796308b0 85 ((__MODE__) == FSMC_ACCESS_MODE_D))
Kojto 96:487b796308b0 86
Kojto 120:7c328cabac7e 87 #define IS_FSMC_NAND_BANK(__BANK__) (((__BANK__) == FSMC_NAND_BANK2) || \
Kojto 120:7c328cabac7e 88 ((__BANK__) == FSMC_NAND_BANK3))
Kojto 96:487b796308b0 89
Kojto 120:7c328cabac7e 90 #define IS_FSMC_WAIT_FEATURE(__FEATURE__) (((__FEATURE__) == FSMC_NAND_PCC_WAIT_FEATURE_DISABLE) || \
Kojto 120:7c328cabac7e 91 ((__FEATURE__) == FSMC_NAND_PCC_WAIT_FEATURE_ENABLE))
Kojto 120:7c328cabac7e 92
Kojto 120:7c328cabac7e 93 #define IS_FSMC_NAND_MEMORY_WIDTH(__WIDTH__) (((__WIDTH__) == FSMC_NAND_PCC_MEM_BUS_WIDTH_8) || \
Kojto 120:7c328cabac7e 94 ((__WIDTH__) == FSMC_NAND_PCC_MEM_BUS_WIDTH_16))
Kojto 96:487b796308b0 95
Kojto 120:7c328cabac7e 96 #define IS_FSMC_ECC_STATE(__STATE__) (((__STATE__) == FSMC_NAND_ECC_DISABLE) || \
Kojto 120:7c328cabac7e 97 ((__STATE__) == FSMC_NAND_ECC_ENABLE))
Kojto 120:7c328cabac7e 98
Kojto 120:7c328cabac7e 99 #define IS_FSMC_ECCPAGE_SIZE(__SIZE__) (((__SIZE__) == FSMC_NAND_ECC_PAGE_SIZE_256BYTE) || \
Kojto 120:7c328cabac7e 100 ((__SIZE__) == FSMC_NAND_ECC_PAGE_SIZE_512BYTE) || \
Kojto 120:7c328cabac7e 101 ((__SIZE__) == FSMC_NAND_ECC_PAGE_SIZE_1024BYTE) || \
Kojto 120:7c328cabac7e 102 ((__SIZE__) == FSMC_NAND_ECC_PAGE_SIZE_2048BYTE) || \
Kojto 120:7c328cabac7e 103 ((__SIZE__) == FSMC_NAND_ECC_PAGE_SIZE_4096BYTE) || \
Kojto 120:7c328cabac7e 104 ((__SIZE__) == FSMC_NAND_ECC_PAGE_SIZE_8192BYTE))
Kojto 120:7c328cabac7e 105
Kojto 120:7c328cabac7e 106 /** @defgroup FSMC_TCLR_Setup_Time FSMC_TCLR_Setup_Time
Kojto 96:487b796308b0 107 * @{
Kojto 96:487b796308b0 108 */
Kojto 120:7c328cabac7e 109 #define IS_FSMC_TCLR_TIME(__TIME__) ((__TIME__) <= 255)
Kojto 96:487b796308b0 110 /**
Kojto 96:487b796308b0 111 * @}
Kojto 96:487b796308b0 112 */
Kojto 96:487b796308b0 113
Kojto 120:7c328cabac7e 114 /** @defgroup FSMC_TAR_Setup_Time FSMC_TAR_Setup_Time
Kojto 96:487b796308b0 115 * @{
Kojto 96:487b796308b0 116 */
Kojto 120:7c328cabac7e 117 #define IS_FSMC_TAR_TIME(__TIME__) ((__TIME__) <= 255)
Kojto 96:487b796308b0 118 /**
Kojto 96:487b796308b0 119 * @}
Kojto 96:487b796308b0 120 */
Kojto 96:487b796308b0 121
Kojto 120:7c328cabac7e 122 /** @defgroup FSMC_Setup_Time FSMC_Setup_Time
Kojto 96:487b796308b0 123 * @{
Kojto 96:487b796308b0 124 */
Kojto 120:7c328cabac7e 125 #define IS_FSMC_SETUP_TIME(__TIME__) ((__TIME__) <= 255)
Kojto 96:487b796308b0 126 /**
Kojto 96:487b796308b0 127 * @}
Kojto 96:487b796308b0 128 */
Kojto 96:487b796308b0 129
Kojto 120:7c328cabac7e 130 /** @defgroup FSMC_Wait_Setup_Time FSMC_Wait_Setup_Time
Kojto 96:487b796308b0 131 * @{
Kojto 96:487b796308b0 132 */
Kojto 120:7c328cabac7e 133 #define IS_FSMC_WAIT_TIME(__TIME__) ((__TIME__) <= 255)
Kojto 96:487b796308b0 134 /**
Kojto 96:487b796308b0 135 * @}
Kojto 96:487b796308b0 136 */
Kojto 96:487b796308b0 137
Kojto 120:7c328cabac7e 138 /** @defgroup FSMC_Hold_Setup_Time FSMC_Hold_Setup_Time
Kojto 96:487b796308b0 139 * @{
Kojto 96:487b796308b0 140 */
Kojto 120:7c328cabac7e 141 #define IS_FSMC_HOLD_TIME(__TIME__) ((__TIME__) <= 255)
Kojto 96:487b796308b0 142 /**
Kojto 96:487b796308b0 143 * @}
Kojto 96:487b796308b0 144 */
Kojto 96:487b796308b0 145
Kojto 96:487b796308b0 146 /** @defgroup FSMC_HiZ_Setup_Time FSMC_HiZ_Setup_Time
Kojto 96:487b796308b0 147 * @{
Kojto 96:487b796308b0 148 */
Kojto 120:7c328cabac7e 149 #define IS_FSMC_HIZ_TIME(__TIME__) ((__TIME__) <= 255)
Kojto 96:487b796308b0 150 /**
Kojto 96:487b796308b0 151 * @}
Kojto 120:7c328cabac7e 152 */
Kojto 120:7c328cabac7e 153
Kojto 96:487b796308b0 154 /** @defgroup FSMC_NORSRAM_Device_Instance FSMC NOR/SRAM Device Instance
Kojto 96:487b796308b0 155 * @{
Kojto 96:487b796308b0 156 */
Kojto 120:7c328cabac7e 157
Kojto 96:487b796308b0 158 #define IS_FSMC_NORSRAM_DEVICE(__INSTANCE__) ((__INSTANCE__) == FSMC_NORSRAM_DEVICE)
Kojto 96:487b796308b0 159
Kojto 96:487b796308b0 160 /**
Kojto 96:487b796308b0 161 * @}
Kojto 96:487b796308b0 162 */
Kojto 96:487b796308b0 163
Kojto 96:487b796308b0 164 /** @defgroup FSMC_NORSRAM_EXTENDED_Device_Instance FSMC NOR/SRAM EXTENDED Device Instance
Kojto 96:487b796308b0 165 * @{
Kojto 96:487b796308b0 166 */
Kojto 120:7c328cabac7e 167
Kojto 96:487b796308b0 168 #define IS_FSMC_NORSRAM_EXTENDED_DEVICE(__INSTANCE__) ((__INSTANCE__) == FSMC_NORSRAM_EXTENDED_DEVICE)
Kojto 96:487b796308b0 169
Kojto 96:487b796308b0 170 /**
Kojto 96:487b796308b0 171 * @}
Kojto 96:487b796308b0 172 */
Kojto 96:487b796308b0 173
Kojto 120:7c328cabac7e 174 /** @defgroup FSMC_NAND_Device_Instance FSMC NAND Device Instance
Kojto 96:487b796308b0 175 * @{
Kojto 96:487b796308b0 176 */
Kojto 120:7c328cabac7e 177 #define IS_FSMC_NAND_DEVICE(__INSTANCE__) ((__INSTANCE__) == FSMC_NAND_DEVICE)
Kojto 96:487b796308b0 178 /**
Kojto 96:487b796308b0 179 * @}
Kojto 120:7c328cabac7e 180 */
Kojto 96:487b796308b0 181
Kojto 120:7c328cabac7e 182 /** @defgroup FSMC_PCCARD_Device_Instance FSMC PCCARD Device Instance
Kojto 96:487b796308b0 183 * @{
Kojto 96:487b796308b0 184 */
Kojto 120:7c328cabac7e 185 #define IS_FSMC_PCCARD_DEVICE(__INSTANCE__) ((__INSTANCE__) == FSMC_PCCARD_DEVICE)
Kojto 96:487b796308b0 186
Kojto 96:487b796308b0 187 /**
Kojto 96:487b796308b0 188 * @}
Kojto 120:7c328cabac7e 189 */
Kojto 96:487b796308b0 190 #define IS_FSMC_BURSTMODE(__STATE__) (((__STATE__) == FSMC_BURST_ACCESS_MODE_DISABLE) || \
Kojto 96:487b796308b0 191 ((__STATE__) == FSMC_BURST_ACCESS_MODE_ENABLE))
Kojto 96:487b796308b0 192
Kojto 96:487b796308b0 193 #define IS_FSMC_WAIT_POLARITY(__POLARITY__) (((__POLARITY__) == FSMC_WAIT_SIGNAL_POLARITY_LOW) || \
Kojto 96:487b796308b0 194 ((__POLARITY__) == FSMC_WAIT_SIGNAL_POLARITY_HIGH))
Kojto 96:487b796308b0 195
Kojto 96:487b796308b0 196 #define IS_FSMC_WRAP_MODE(__MODE__) (((__MODE__) == FSMC_WRAP_MODE_DISABLE) || \
Kojto 120:7c328cabac7e 197 ((__MODE__) == FSMC_WRAP_MODE_ENABLE))
Kojto 96:487b796308b0 198
Kojto 96:487b796308b0 199 #define IS_FSMC_WAIT_SIGNAL_ACTIVE(__ACTIVE__) (((__ACTIVE__) == FSMC_WAIT_TIMING_BEFORE_WS) || \
Kojto 120:7c328cabac7e 200 ((__ACTIVE__) == FSMC_WAIT_TIMING_DURING_WS))
Kojto 96:487b796308b0 201
Kojto 96:487b796308b0 202 #define IS_FSMC_WRITE_OPERATION(__OPERATION__) (((__OPERATION__) == FSMC_WRITE_OPERATION_DISABLE) || \
Kojto 120:7c328cabac7e 203 ((__OPERATION__) == FSMC_WRITE_OPERATION_ENABLE))
Kojto 96:487b796308b0 204
Kojto 96:487b796308b0 205 #define IS_FSMC_WAITE_SIGNAL(__SIGNAL__) (((__SIGNAL__) == FSMC_WAIT_SIGNAL_DISABLE) || \
Kojto 120:7c328cabac7e 206 ((__SIGNAL__) == FSMC_WAIT_SIGNAL_ENABLE))
Kojto 96:487b796308b0 207
Kojto 96:487b796308b0 208 #define IS_FSMC_EXTENDED_MODE(__MODE__) (((__MODE__) == FSMC_EXTENDED_MODE_DISABLE) || \
Kojto 96:487b796308b0 209 ((__MODE__) == FSMC_EXTENDED_MODE_ENABLE))
Kojto 96:487b796308b0 210
Kojto 96:487b796308b0 211 #define IS_FSMC_ASYNWAIT(__STATE__) (((__STATE__) == FSMC_ASYNCHRONOUS_WAIT_DISABLE) || \
Kojto 96:487b796308b0 212 ((__STATE__) == FSMC_ASYNCHRONOUS_WAIT_ENABLE))
Kojto 96:487b796308b0 213
Kojto 120:7c328cabac7e 214 #define IS_FSMC_CLK_DIV(__DIV__) (((__DIV__) > 1) && ((__DIV__) <= 16))
Kojto 96:487b796308b0 215
Kojto 96:487b796308b0 216 /** @defgroup FSMC_Data_Latency FSMC Data Latency
Kojto 96:487b796308b0 217 * @{
Kojto 96:487b796308b0 218 */
Kojto 96:487b796308b0 219 #define IS_FSMC_DATA_LATENCY(__LATENCY__) (((__LATENCY__) > 1) && ((__LATENCY__) <= 17))
Kojto 96:487b796308b0 220 /**
Kojto 96:487b796308b0 221 * @}
Kojto 120:7c328cabac7e 222 */
Kojto 96:487b796308b0 223
Kojto 96:487b796308b0 224 /** @defgroup FSMC_Address_Setup_Time FSMC Address Setup Time
Kojto 96:487b796308b0 225 * @{
Kojto 96:487b796308b0 226 */
Kojto 96:487b796308b0 227 #define IS_FSMC_ADDRESS_SETUP_TIME(__TIME__) ((__TIME__) <= 15)
Kojto 96:487b796308b0 228 /**
Kojto 96:487b796308b0 229 * @}
Kojto 96:487b796308b0 230 */
Kojto 96:487b796308b0 231
Kojto 96:487b796308b0 232 /** @defgroup FSMC_Address_Hold_Time FSMC Address Hold Time
Kojto 96:487b796308b0 233 * @{
Kojto 96:487b796308b0 234 */
Kojto 96:487b796308b0 235 #define IS_FSMC_ADDRESS_HOLD_TIME(__TIME__) (((__TIME__) > 0) && ((__TIME__) <= 15))
Kojto 96:487b796308b0 236 /**
Kojto 96:487b796308b0 237 * @}
Kojto 96:487b796308b0 238 */
Kojto 96:487b796308b0 239
Kojto 96:487b796308b0 240 /** @defgroup FSMC_Data_Setup_Time FSMC Data Setup Time
Kojto 96:487b796308b0 241 * @{
Kojto 96:487b796308b0 242 */
Kojto 96:487b796308b0 243 #define IS_FSMC_DATASETUP_TIME(__TIME__) (((__TIME__) > 0) && ((__TIME__) <= 255))
Kojto 96:487b796308b0 244 /**
Kojto 96:487b796308b0 245 * @}
Kojto 96:487b796308b0 246 */
Kojto 96:487b796308b0 247
Kojto 96:487b796308b0 248 /** @defgroup FSMC_Bus_Turn_around_Duration FSMC Bus Turn around Duration
Kojto 96:487b796308b0 249 * @{
Kojto 96:487b796308b0 250 */
Kojto 96:487b796308b0 251 #define IS_FSMC_TURNAROUND_TIME(__TIME__) ((__TIME__) <= 15)
Kojto 96:487b796308b0 252 /**
Kojto 96:487b796308b0 253 * @}
Kojto 96:487b796308b0 254 */
Kojto 96:487b796308b0 255
Kojto 96:487b796308b0 256 /**
Kojto 96:487b796308b0 257 * @}
Kojto 96:487b796308b0 258 */
Kojto 96:487b796308b0 259
Kojto 120:7c328cabac7e 260 /* Exported typedef ----------------------------------------------------------*/
Kojto 96:487b796308b0 261
Kojto 96:487b796308b0 262 /** @defgroup FSMC_NORSRAM_Exported_typedef FSMC Low Layer Exported Types
Kojto 96:487b796308b0 263 * @{
Kojto 120:7c328cabac7e 264 */
Kojto 120:7c328cabac7e 265
Kojto 96:487b796308b0 266 #define FSMC_NORSRAM_TypeDef FSMC_Bank1_TypeDef
Kojto 96:487b796308b0 267 #define FSMC_NORSRAM_EXTENDED_TypeDef FSMC_Bank1E_TypeDef
Kojto 96:487b796308b0 268 #define FSMC_NAND_TypeDef FSMC_Bank2_3_TypeDef
Kojto 96:487b796308b0 269 #define FSMC_PCCARD_TypeDef FSMC_Bank4_TypeDef
Kojto 96:487b796308b0 270
Kojto 120:7c328cabac7e 271 #define FSMC_NORSRAM_DEVICE FSMC_Bank1
Kojto 120:7c328cabac7e 272 #define FSMC_NORSRAM_EXTENDED_DEVICE FSMC_Bank1E
Kojto 120:7c328cabac7e 273 #define FSMC_NAND_DEVICE FSMC_Bank2_3
Kojto 120:7c328cabac7e 274 #define FSMC_PCCARD_DEVICE FSMC_Bank4
Kojto 96:487b796308b0 275
Kojto 120:7c328cabac7e 276 /**
Kojto 120:7c328cabac7e 277 * @brief FSMC_NORSRAM Configuration Structure definition
Kojto 120:7c328cabac7e 278 */
Kojto 96:487b796308b0 279 typedef struct
Kojto 96:487b796308b0 280 {
Kojto 96:487b796308b0 281 uint32_t NSBank; /*!< Specifies the NORSRAM memory device that will be used.
Kojto 120:7c328cabac7e 282 This parameter can be a value of @ref FSMC_NORSRAM_Bank */
Kojto 120:7c328cabac7e 283
Kojto 96:487b796308b0 284 uint32_t DataAddressMux; /*!< Specifies whether the address and data values are
Kojto 120:7c328cabac7e 285 multiplexed on the data bus or not.
Kojto 96:487b796308b0 286 This parameter can be a value of @ref FSMC_Data_Address_Bus_Multiplexing */
Kojto 120:7c328cabac7e 287
Kojto 96:487b796308b0 288 uint32_t MemoryType; /*!< Specifies the type of external memory attached to
Kojto 96:487b796308b0 289 the corresponding memory device.
Kojto 96:487b796308b0 290 This parameter can be a value of @ref FSMC_Memory_Type */
Kojto 120:7c328cabac7e 291
Kojto 96:487b796308b0 292 uint32_t MemoryDataWidth; /*!< Specifies the external memory device width.
Kojto 96:487b796308b0 293 This parameter can be a value of @ref FSMC_NORSRAM_Data_Width */
Kojto 120:7c328cabac7e 294
Kojto 96:487b796308b0 295 uint32_t BurstAccessMode; /*!< Enables or disables the burst access mode for Flash memory,
Kojto 96:487b796308b0 296 valid only with synchronous burst Flash memories.
Kojto 96:487b796308b0 297 This parameter can be a value of @ref FSMC_Burst_Access_Mode */
Kojto 120:7c328cabac7e 298
Kojto 96:487b796308b0 299 uint32_t WaitSignalPolarity; /*!< Specifies the wait signal polarity, valid only when accessing
Kojto 96:487b796308b0 300 the Flash memory in burst mode.
Kojto 96:487b796308b0 301 This parameter can be a value of @ref FSMC_Wait_Signal_Polarity */
Kojto 120:7c328cabac7e 302
Kojto 96:487b796308b0 303 uint32_t WrapMode; /*!< Enables or disables the Wrapped burst access mode for Flash
Kojto 96:487b796308b0 304 memory, valid only when accessing Flash memories in burst mode.
Kojto 96:487b796308b0 305 This parameter can be a value of @ref FSMC_Wrap_Mode */
Kojto 120:7c328cabac7e 306
Kojto 96:487b796308b0 307 uint32_t WaitSignalActive; /*!< Specifies if the wait signal is asserted by the memory one
Kojto 96:487b796308b0 308 clock cycle before the wait state or during the wait state,
Kojto 120:7c328cabac7e 309 valid only when accessing memories in burst mode.
Kojto 96:487b796308b0 310 This parameter can be a value of @ref FSMC_Wait_Timing */
Kojto 120:7c328cabac7e 311
Kojto 120:7c328cabac7e 312 uint32_t WriteOperation; /*!< Enables or disables the write operation in the selected device by the FSMC.
Kojto 96:487b796308b0 313 This parameter can be a value of @ref FSMC_Write_Operation */
Kojto 120:7c328cabac7e 314
Kojto 96:487b796308b0 315 uint32_t WaitSignal; /*!< Enables or disables the wait state insertion via wait
Kojto 120:7c328cabac7e 316 signal, valid for Flash memory access in burst mode.
Kojto 96:487b796308b0 317 This parameter can be a value of @ref FSMC_Wait_Signal */
Kojto 120:7c328cabac7e 318
Kojto 96:487b796308b0 319 uint32_t ExtendedMode; /*!< Enables or disables the extended mode.
Kojto 96:487b796308b0 320 This parameter can be a value of @ref FSMC_Extended_Mode */
Kojto 120:7c328cabac7e 321
Kojto 96:487b796308b0 322 uint32_t AsynchronousWait; /*!< Enables or disables wait signal during asynchronous transfers,
Kojto 96:487b796308b0 323 valid only with asynchronous Flash memories.
Kojto 96:487b796308b0 324 This parameter can be a value of @ref FSMC_AsynchronousWait */
Kojto 120:7c328cabac7e 325
Kojto 96:487b796308b0 326 uint32_t WriteBurst; /*!< Enables or disables the write burst operation.
Kojto 120:7c328cabac7e 327 This parameter can be a value of @ref FSMC_Write_Burst */
Kojto 96:487b796308b0 328
Kojto 96:487b796308b0 329 }FSMC_NORSRAM_InitTypeDef;
Kojto 96:487b796308b0 330
Kojto 120:7c328cabac7e 331 /**
Kojto 120:7c328cabac7e 332 * @brief FSMC_NORSRAM Timing parameters structure definition
Kojto 96:487b796308b0 333 */
Kojto 96:487b796308b0 334 typedef struct
Kojto 96:487b796308b0 335 {
Kojto 96:487b796308b0 336 uint32_t AddressSetupTime; /*!< Defines the number of HCLK cycles to configure
Kojto 120:7c328cabac7e 337 the duration of the address setup time.
Kojto 96:487b796308b0 338 This parameter can be a value between Min_Data = 0 and Max_Data = 15.
Kojto 96:487b796308b0 339 @note This parameter is not used with synchronous NOR Flash memories. */
Kojto 120:7c328cabac7e 340
Kojto 96:487b796308b0 341 uint32_t AddressHoldTime; /*!< Defines the number of HCLK cycles to configure
Kojto 96:487b796308b0 342 the duration of the address hold time.
Kojto 120:7c328cabac7e 343 This parameter can be a value between Min_Data = 1 and Max_Data = 15.
Kojto 96:487b796308b0 344 @note This parameter is not used with synchronous NOR Flash memories. */
Kojto 120:7c328cabac7e 345
Kojto 96:487b796308b0 346 uint32_t DataSetupTime; /*!< Defines the number of HCLK cycles to configure
Kojto 96:487b796308b0 347 the duration of the data setup time.
Kojto 96:487b796308b0 348 This parameter can be a value between Min_Data = 1 and Max_Data = 255.
Kojto 120:7c328cabac7e 349 @note This parameter is used for SRAMs, ROMs and asynchronous multiplexed
Kojto 96:487b796308b0 350 NOR Flash memories. */
Kojto 120:7c328cabac7e 351
Kojto 96:487b796308b0 352 uint32_t BusTurnAroundDuration; /*!< Defines the number of HCLK cycles to configure
Kojto 96:487b796308b0 353 the duration of the bus turnaround.
Kojto 96:487b796308b0 354 This parameter can be a value between Min_Data = 0 and Max_Data = 15.
Kojto 96:487b796308b0 355 @note This parameter is only used for multiplexed NOR Flash memories. */
Kojto 120:7c328cabac7e 356
Kojto 120:7c328cabac7e 357 uint32_t CLKDivision; /*!< Defines the period of CLK clock output signal, expressed in number of
Kojto 96:487b796308b0 358 HCLK cycles. This parameter can be a value between Min_Data = 2 and Max_Data = 16.
Kojto 120:7c328cabac7e 359 @note This parameter is not used for asynchronous NOR Flash, SRAM or ROM
Kojto 96:487b796308b0 360 accesses. */
Kojto 120:7c328cabac7e 361
Kojto 96:487b796308b0 362 uint32_t DataLatency; /*!< Defines the number of memory clock cycles to issue
Kojto 96:487b796308b0 363 to the memory before getting the first data.
Kojto 96:487b796308b0 364 The parameter value depends on the memory type as shown below:
Kojto 96:487b796308b0 365 - It must be set to 0 in case of a CRAM
Kojto 96:487b796308b0 366 - It is don't care in asynchronous NOR, SRAM or ROM accesses
Kojto 96:487b796308b0 367 - It may assume a value between Min_Data = 2 and Max_Data = 17 in NOR Flash memories
Kojto 96:487b796308b0 368 with synchronous burst mode enable */
Kojto 120:7c328cabac7e 369
Kojto 120:7c328cabac7e 370 uint32_t AccessMode; /*!< Specifies the asynchronous access mode.
Kojto 96:487b796308b0 371 This parameter can be a value of @ref FSMC_Access_Mode */
Kojto 120:7c328cabac7e 372
Kojto 96:487b796308b0 373 }FSMC_NORSRAM_TimingTypeDef;
Kojto 96:487b796308b0 374
Kojto 120:7c328cabac7e 375 #if (defined(STM32F101xE) || defined(STM32F103xE) || defined(STM32F101xG) || defined(STM32F103xG))
Kojto 120:7c328cabac7e 376 /**
Kojto 120:7c328cabac7e 377 * @brief FSMC_NAND Configuration Structure definition
Kojto 120:7c328cabac7e 378 */
Kojto 96:487b796308b0 379 typedef struct
Kojto 96:487b796308b0 380 {
Kojto 96:487b796308b0 381 uint32_t NandBank; /*!< Specifies the NAND memory device that will be used.
Kojto 120:7c328cabac7e 382 This parameter can be a value of @ref FSMC_NAND_Bank */
Kojto 120:7c328cabac7e 383
Kojto 96:487b796308b0 384 uint32_t Waitfeature; /*!< Enables or disables the Wait feature for the NAND Memory device.
Kojto 96:487b796308b0 385 This parameter can be any value of @ref FSMC_Wait_feature */
Kojto 120:7c328cabac7e 386
Kojto 96:487b796308b0 387 uint32_t MemoryDataWidth; /*!< Specifies the external memory device width.
Kojto 96:487b796308b0 388 This parameter can be any value of @ref FSMC_NAND_Data_Width */
Kojto 120:7c328cabac7e 389
Kojto 96:487b796308b0 390 uint32_t EccComputation; /*!< Enables or disables the ECC computation.
Kojto 96:487b796308b0 391 This parameter can be any value of @ref FSMC_ECC */
Kojto 120:7c328cabac7e 392
Kojto 96:487b796308b0 393 uint32_t ECCPageSize; /*!< Defines the page size for the extended ECC.
Kojto 96:487b796308b0 394 This parameter can be any value of @ref FSMC_ECC_Page_Size */
Kojto 120:7c328cabac7e 395
Kojto 96:487b796308b0 396 uint32_t TCLRSetupTime; /*!< Defines the number of HCLK cycles to configure the
Kojto 96:487b796308b0 397 delay between CLE low and RE low.
Kojto 96:487b796308b0 398 This parameter can be a value between Min_Data = 0 and Max_Data = 255 */
Kojto 120:7c328cabac7e 399
Kojto 96:487b796308b0 400 uint32_t TARSetupTime; /*!< Defines the number of HCLK cycles to configure the
Kojto 96:487b796308b0 401 delay between ALE low and RE low.
Kojto 96:487b796308b0 402 This parameter can be a number between Min_Data = 0 and Max_Data = 255 */
Kojto 96:487b796308b0 403
Kojto 120:7c328cabac7e 404 }FSMC_NAND_InitTypeDef;
Kojto 120:7c328cabac7e 405
Kojto 120:7c328cabac7e 406 /**
Kojto 96:487b796308b0 407 * @brief FSMC_NAND_PCCARD Timing parameters structure definition
Kojto 96:487b796308b0 408 */
Kojto 96:487b796308b0 409 typedef struct
Kojto 96:487b796308b0 410 {
Kojto 96:487b796308b0 411 uint32_t SetupTime; /*!< Defines the number of HCLK cycles to setup address before
Kojto 96:487b796308b0 412 the command assertion for NAND-Flash read or write access
Kojto 96:487b796308b0 413 to common/Attribute or I/O memory space (depending on
Kojto 96:487b796308b0 414 the memory space timing to be configured).
Kojto 96:487b796308b0 415 This parameter can be a value between Min_Data = 0 and Max_Data = 255 */
Kojto 120:7c328cabac7e 416
Kojto 96:487b796308b0 417 uint32_t WaitSetupTime; /*!< Defines the minimum number of HCLK cycles to assert the
Kojto 96:487b796308b0 418 command for NAND-Flash read or write access to
Kojto 96:487b796308b0 419 common/Attribute or I/O memory space (depending on the
Kojto 120:7c328cabac7e 420 memory space timing to be configured).
Kojto 96:487b796308b0 421 This parameter can be a number between Min_Data = 0 and Max_Data = 255 */
Kojto 120:7c328cabac7e 422
Kojto 96:487b796308b0 423 uint32_t HoldSetupTime; /*!< Defines the number of HCLK clock cycles to hold address
Kojto 96:487b796308b0 424 (and data for write access) after the command de-assertion
Kojto 96:487b796308b0 425 for NAND-Flash read or write access to common/Attribute
Kojto 96:487b796308b0 426 or I/O memory space (depending on the memory space timing
Kojto 96:487b796308b0 427 to be configured).
Kojto 96:487b796308b0 428 This parameter can be a number between Min_Data = 0 and Max_Data = 255 */
Kojto 120:7c328cabac7e 429
Kojto 96:487b796308b0 430 uint32_t HiZSetupTime; /*!< Defines the number of HCLK clock cycles during which the
Kojto 96:487b796308b0 431 data bus is kept in HiZ after the start of a NAND-Flash
Kojto 96:487b796308b0 432 write access to common/Attribute or I/O memory space (depending
Kojto 96:487b796308b0 433 on the memory space timing to be configured).
Kojto 96:487b796308b0 434 This parameter can be a number between Min_Data = 0 and Max_Data = 255 */
Kojto 120:7c328cabac7e 435
Kojto 96:487b796308b0 436 }FSMC_NAND_PCC_TimingTypeDef;
Kojto 96:487b796308b0 437
Kojto 120:7c328cabac7e 438 #endif /* STM32F101xE || STM32F103xE || STM32F101xG || STM32F103xG */
Kojto 120:7c328cabac7e 439 #if (defined(STM32F101xE) || defined(STM32F103xE) || defined(STM32F101xG) || defined(STM32F103xG))
Kojto 120:7c328cabac7e 440 /**
Kojto 120:7c328cabac7e 441 * @brief FSMC_NAND Configuration Structure definition
Kojto 120:7c328cabac7e 442 */
Kojto 96:487b796308b0 443 typedef struct
Kojto 96:487b796308b0 444 {
Kojto 96:487b796308b0 445 uint32_t Waitfeature; /*!< Enables or disables the Wait feature for the PCCARD Memory device.
Kojto 96:487b796308b0 446 This parameter can be any value of @ref FSMC_Wait_feature */
Kojto 120:7c328cabac7e 447
Kojto 96:487b796308b0 448 uint32_t TCLRSetupTime; /*!< Defines the number of HCLK cycles to configure the
Kojto 96:487b796308b0 449 delay between CLE low and RE low.
Kojto 96:487b796308b0 450 This parameter can be a value between Min_Data = 0 and Max_Data = 255 */
Kojto 120:7c328cabac7e 451
Kojto 96:487b796308b0 452 uint32_t TARSetupTime; /*!< Defines the number of HCLK cycles to configure the
Kojto 96:487b796308b0 453 delay between ALE low and RE low.
Kojto 96:487b796308b0 454 This parameter can be a number between Min_Data = 0 and Max_Data = 255 */
Kojto 120:7c328cabac7e 455
Kojto 120:7c328cabac7e 456 }FSMC_PCCARD_InitTypeDef;
Kojto 96:487b796308b0 457
Kojto 96:487b796308b0 458 #endif /* STM32F101xE || STM32F103xE || STM32F101xG || STM32F103xG */
Kojto 96:487b796308b0 459 /**
Kojto 96:487b796308b0 460 * @}
Kojto 96:487b796308b0 461 */
Kojto 96:487b796308b0 462
Kojto 96:487b796308b0 463 /* Exported constants --------------------------------------------------------*/
Kojto 96:487b796308b0 464
Kojto 96:487b796308b0 465 /** @defgroup FSMC_Exported_Constants FSMC Low Layer Exported Constants
Kojto 96:487b796308b0 466 * @{
Kojto 120:7c328cabac7e 467 */
Kojto 120:7c328cabac7e 468
Kojto 96:487b796308b0 469 /** @defgroup FSMC_NORSRAM_Exported_constants FSMC NOR/SRAM Exported constants
Kojto 96:487b796308b0 470 * @{
Kojto 120:7c328cabac7e 471 */
Kojto 120:7c328cabac7e 472
Kojto 96:487b796308b0 473 /** @defgroup FSMC_NORSRAM_Bank FSMC NOR/SRAM Bank
Kojto 96:487b796308b0 474 * @{
Kojto 96:487b796308b0 475 */
Kojto 96:487b796308b0 476 #define FSMC_NORSRAM_BANK1 ((uint32_t)0x00000000)
Kojto 96:487b796308b0 477 #define FSMC_NORSRAM_BANK2 ((uint32_t)0x00000002)
Kojto 96:487b796308b0 478 #define FSMC_NORSRAM_BANK3 ((uint32_t)0x00000004)
Kojto 96:487b796308b0 479 #define FSMC_NORSRAM_BANK4 ((uint32_t)0x00000006)
Kojto 96:487b796308b0 480
Kojto 96:487b796308b0 481 /**
Kojto 96:487b796308b0 482 * @}
Kojto 96:487b796308b0 483 */
Kojto 96:487b796308b0 484
Kojto 96:487b796308b0 485 /** @defgroup FSMC_Data_Address_Bus_Multiplexing FSMC Data Address Bus Multiplexing
Kojto 96:487b796308b0 486 * @{
Kojto 96:487b796308b0 487 */
Kojto 96:487b796308b0 488
Kojto 96:487b796308b0 489 #define FSMC_DATA_ADDRESS_MUX_DISABLE ((uint32_t)0x00000000)
Kojto 96:487b796308b0 490 #define FSMC_DATA_ADDRESS_MUX_ENABLE ((uint32_t)FSMC_BCRx_MUXEN)
Kojto 96:487b796308b0 491
Kojto 96:487b796308b0 492 /**
Kojto 96:487b796308b0 493 * @}
Kojto 96:487b796308b0 494 */
Kojto 96:487b796308b0 495
Kojto 96:487b796308b0 496 /** @defgroup FSMC_Memory_Type FSMC Memory Type
Kojto 96:487b796308b0 497 * @{
Kojto 96:487b796308b0 498 */
Kojto 96:487b796308b0 499
Kojto 96:487b796308b0 500 #define FSMC_MEMORY_TYPE_SRAM ((uint32_t)0x00000000)
Kojto 96:487b796308b0 501 #define FSMC_MEMORY_TYPE_PSRAM ((uint32_t)FSMC_BCRx_MTYP_0)
Kojto 96:487b796308b0 502 #define FSMC_MEMORY_TYPE_NOR ((uint32_t)FSMC_BCRx_MTYP_1)
Kojto 96:487b796308b0 503
Kojto 96:487b796308b0 504 /**
Kojto 96:487b796308b0 505 * @}
Kojto 96:487b796308b0 506 */
Kojto 96:487b796308b0 507
Kojto 96:487b796308b0 508 /** @defgroup FSMC_NORSRAM_Data_Width FSMC NOR/SRAM Data Width
Kojto 96:487b796308b0 509 * @{
Kojto 96:487b796308b0 510 */
Kojto 96:487b796308b0 511
Kojto 96:487b796308b0 512 #define FSMC_NORSRAM_MEM_BUS_WIDTH_8 ((uint32_t)0x00000000)
Kojto 96:487b796308b0 513 #define FSMC_NORSRAM_MEM_BUS_WIDTH_16 ((uint32_t)FSMC_BCRx_MWID_0)
Kojto 96:487b796308b0 514 #define FSMC_NORSRAM_MEM_BUS_WIDTH_32 ((uint32_t)FSMC_BCRx_MWID_1)
Kojto 96:487b796308b0 515
Kojto 96:487b796308b0 516 /**
Kojto 96:487b796308b0 517 * @}
Kojto 96:487b796308b0 518 */
Kojto 96:487b796308b0 519
Kojto 96:487b796308b0 520 /** @defgroup FSMC_NORSRAM_Flash_Access FSMC NOR/SRAM Flash Access
Kojto 96:487b796308b0 521 * @{
Kojto 96:487b796308b0 522 */
Kojto 120:7c328cabac7e 523
Kojto 96:487b796308b0 524 #define FSMC_NORSRAM_FLASH_ACCESS_ENABLE ((uint32_t)FSMC_BCRx_FACCEN)
Kojto 96:487b796308b0 525 #define FSMC_NORSRAM_FLASH_ACCESS_DISABLE ((uint32_t)0x00000000)
Kojto 96:487b796308b0 526 /**
Kojto 96:487b796308b0 527 * @}
Kojto 96:487b796308b0 528 */
Kojto 96:487b796308b0 529
Kojto 96:487b796308b0 530 /** @defgroup FSMC_Burst_Access_Mode FSMC Burst Access Mode
Kojto 96:487b796308b0 531 * @{
Kojto 96:487b796308b0 532 */
Kojto 96:487b796308b0 533
Kojto 120:7c328cabac7e 534 #define FSMC_BURST_ACCESS_MODE_DISABLE ((uint32_t)0x00000000)
Kojto 96:487b796308b0 535 #define FSMC_BURST_ACCESS_MODE_ENABLE ((uint32_t)FSMC_BCRx_BURSTEN)
Kojto 96:487b796308b0 536
Kojto 96:487b796308b0 537 /**
Kojto 96:487b796308b0 538 * @}
Kojto 96:487b796308b0 539 */
Kojto 120:7c328cabac7e 540
Kojto 96:487b796308b0 541
Kojto 96:487b796308b0 542 /** @defgroup FSMC_Wait_Signal_Polarity FSMC Wait Signal Polarity
Kojto 96:487b796308b0 543 * @{
Kojto 96:487b796308b0 544 */
Kojto 120:7c328cabac7e 545
Kojto 96:487b796308b0 546 #define FSMC_WAIT_SIGNAL_POLARITY_LOW ((uint32_t)0x00000000)
Kojto 96:487b796308b0 547 #define FSMC_WAIT_SIGNAL_POLARITY_HIGH ((uint32_t)FSMC_BCRx_WAITPOL)
Kojto 96:487b796308b0 548
Kojto 96:487b796308b0 549 /**
Kojto 96:487b796308b0 550 * @}
Kojto 96:487b796308b0 551 */
Kojto 96:487b796308b0 552
Kojto 96:487b796308b0 553 /** @defgroup FSMC_Wrap_Mode FSMC Wrap Mode
Kojto 96:487b796308b0 554 * @{
Kojto 96:487b796308b0 555 */
Kojto 120:7c328cabac7e 556
Kojto 96:487b796308b0 557 #define FSMC_WRAP_MODE_DISABLE ((uint32_t)0x00000000)
Kojto 96:487b796308b0 558 #define FSMC_WRAP_MODE_ENABLE ((uint32_t)FSMC_BCRx_WRAPMOD)
Kojto 96:487b796308b0 559
Kojto 96:487b796308b0 560 /**
Kojto 96:487b796308b0 561 * @}
Kojto 96:487b796308b0 562 */
Kojto 96:487b796308b0 563
Kojto 96:487b796308b0 564 /** @defgroup FSMC_Wait_Timing FSMC Wait Timing
Kojto 96:487b796308b0 565 * @{
Kojto 96:487b796308b0 566 */
Kojto 120:7c328cabac7e 567
Kojto 96:487b796308b0 568 #define FSMC_WAIT_TIMING_BEFORE_WS ((uint32_t)0x00000000)
Kojto 96:487b796308b0 569 #define FSMC_WAIT_TIMING_DURING_WS ((uint32_t)FSMC_BCRx_WAITCFG)
Kojto 96:487b796308b0 570
Kojto 96:487b796308b0 571 /**
Kojto 96:487b796308b0 572 * @}
Kojto 96:487b796308b0 573 */
Kojto 96:487b796308b0 574
Kojto 96:487b796308b0 575 /** @defgroup FSMC_Write_Operation FSMC Write Operation
Kojto 96:487b796308b0 576 * @{
Kojto 96:487b796308b0 577 */
Kojto 120:7c328cabac7e 578
Kojto 96:487b796308b0 579 #define FSMC_WRITE_OPERATION_DISABLE ((uint32_t)0x00000000)
Kojto 96:487b796308b0 580 #define FSMC_WRITE_OPERATION_ENABLE ((uint32_t)FSMC_BCRx_WREN)
Kojto 96:487b796308b0 581
Kojto 96:487b796308b0 582 /**
Kojto 96:487b796308b0 583 * @}
Kojto 96:487b796308b0 584 */
Kojto 96:487b796308b0 585
Kojto 96:487b796308b0 586 /** @defgroup FSMC_Wait_Signal FSMC Wait Signal
Kojto 96:487b796308b0 587 * @{
Kojto 96:487b796308b0 588 */
Kojto 120:7c328cabac7e 589
Kojto 96:487b796308b0 590 #define FSMC_WAIT_SIGNAL_DISABLE ((uint32_t)0x00000000)
Kojto 96:487b796308b0 591 #define FSMC_WAIT_SIGNAL_ENABLE ((uint32_t)FSMC_BCRx_WAITEN)
Kojto 96:487b796308b0 592
Kojto 96:487b796308b0 593 /**
Kojto 96:487b796308b0 594 * @}
Kojto 96:487b796308b0 595 */
Kojto 96:487b796308b0 596
Kojto 96:487b796308b0 597 /** @defgroup FSMC_Extended_Mode FSMC Extended Mode
Kojto 96:487b796308b0 598 * @{
Kojto 96:487b796308b0 599 */
Kojto 120:7c328cabac7e 600
Kojto 96:487b796308b0 601 #define FSMC_EXTENDED_MODE_DISABLE ((uint32_t)0x00000000)
Kojto 96:487b796308b0 602 #define FSMC_EXTENDED_MODE_ENABLE ((uint32_t)FSMC_BCRx_EXTMOD)
Kojto 96:487b796308b0 603
Kojto 96:487b796308b0 604 /**
Kojto 96:487b796308b0 605 * @}
Kojto 96:487b796308b0 606 */
Kojto 96:487b796308b0 607
Kojto 96:487b796308b0 608 /** @defgroup FSMC_AsynchronousWait FSMC Asynchronous Wait
Kojto 96:487b796308b0 609 * @{
Kojto 96:487b796308b0 610 */
Kojto 120:7c328cabac7e 611
Kojto 96:487b796308b0 612 #define FSMC_ASYNCHRONOUS_WAIT_DISABLE ((uint32_t)0x00000000)
Kojto 96:487b796308b0 613 #define FSMC_ASYNCHRONOUS_WAIT_ENABLE ((uint32_t)FSMC_BCRx_ASYNCWAIT)
Kojto 96:487b796308b0 614
Kojto 96:487b796308b0 615 /**
Kojto 96:487b796308b0 616 * @}
Kojto 120:7c328cabac7e 617 */
Kojto 96:487b796308b0 618
Kojto 96:487b796308b0 619 /** @defgroup FSMC_Write_Burst FSMC Write Burst
Kojto 96:487b796308b0 620 * @{
Kojto 96:487b796308b0 621 */
Kojto 96:487b796308b0 622
Kojto 96:487b796308b0 623 #define FSMC_WRITE_BURST_DISABLE ((uint32_t)0x00000000)
Kojto 96:487b796308b0 624 #define FSMC_WRITE_BURST_ENABLE ((uint32_t)FSMC_BCRx_CBURSTRW)
Kojto 96:487b796308b0 625
Kojto 96:487b796308b0 626 /**
Kojto 96:487b796308b0 627 * @}
Kojto 96:487b796308b0 628 */
Kojto 96:487b796308b0 629
Kojto 96:487b796308b0 630 /** @defgroup FSMC_Access_Mode FSMC Access Mode
Kojto 96:487b796308b0 631 * @{
Kojto 96:487b796308b0 632 */
Kojto 120:7c328cabac7e 633
Kojto 96:487b796308b0 634 #define FSMC_ACCESS_MODE_A ((uint32_t)0x00000000)
Kojto 120:7c328cabac7e 635 #define FSMC_ACCESS_MODE_B ((uint32_t)FSMC_BTRx_ACCMOD_0)
Kojto 96:487b796308b0 636 #define FSMC_ACCESS_MODE_C ((uint32_t)FSMC_BTRx_ACCMOD_1)
Kojto 96:487b796308b0 637 #define FSMC_ACCESS_MODE_D ((uint32_t)(FSMC_BTRx_ACCMOD_0 | FSMC_BTRx_ACCMOD_1))
Kojto 96:487b796308b0 638
Kojto 96:487b796308b0 639 /**
Kojto 96:487b796308b0 640 * @}
Kojto 96:487b796308b0 641 */
Kojto 96:487b796308b0 642
Kojto 96:487b796308b0 643 /**
Kojto 96:487b796308b0 644 * @}
Kojto 96:487b796308b0 645 */
Kojto 96:487b796308b0 646
Kojto 120:7c328cabac7e 647 #if (defined(STM32F101xE) || defined(STM32F103xE) || defined(STM32F101xG) || defined(STM32F103xG))
Kojto 96:487b796308b0 648 /** @defgroup FSMC_NAND_Controller FSMC NAND and PCCARD Controller
Kojto 96:487b796308b0 649 * @{
Kojto 96:487b796308b0 650 */
Kojto 96:487b796308b0 651
Kojto 120:7c328cabac7e 652 /** @defgroup FSMC_NAND_Bank FSMC NAND Bank
Kojto 96:487b796308b0 653 * @{
Kojto 120:7c328cabac7e 654 */
Kojto 96:487b796308b0 655 #define FSMC_NAND_BANK2 ((uint32_t)0x00000010)
Kojto 96:487b796308b0 656 #define FSMC_NAND_BANK3 ((uint32_t)0x00000100)
Kojto 96:487b796308b0 657
Kojto 96:487b796308b0 658 /**
Kojto 96:487b796308b0 659 * @}
Kojto 96:487b796308b0 660 */
Kojto 96:487b796308b0 661
Kojto 120:7c328cabac7e 662 /** @defgroup FSMC_Wait_feature FSMC Wait feature
Kojto 96:487b796308b0 663 * @{
Kojto 96:487b796308b0 664 */
Kojto 96:487b796308b0 665 #define FSMC_NAND_PCC_WAIT_FEATURE_DISABLE ((uint32_t)0x00000000)
Kojto 120:7c328cabac7e 666 #define FSMC_NAND_PCC_WAIT_FEATURE_ENABLE ((uint32_t)FSMC_PCRx_PWAITEN)
Kojto 96:487b796308b0 667
Kojto 96:487b796308b0 668 /**
Kojto 96:487b796308b0 669 * @}
Kojto 96:487b796308b0 670 */
Kojto 96:487b796308b0 671
Kojto 120:7c328cabac7e 672 /** @defgroup FSMC_PCR_Memory_Type FSMC PCR Memory Type
Kojto 96:487b796308b0 673 * @{
Kojto 96:487b796308b0 674 */
Kojto 96:487b796308b0 675 #define FSMC_PCR_MEMORY_TYPE_PCCARD ((uint32_t)0x00000000)
Kojto 96:487b796308b0 676 #define FSMC_PCR_MEMORY_TYPE_NAND ((uint32_t)FSMC_PCRx_PTYP)
Kojto 96:487b796308b0 677 /**
Kojto 96:487b796308b0 678 * @}
Kojto 96:487b796308b0 679 */
Kojto 96:487b796308b0 680
Kojto 120:7c328cabac7e 681 /** @defgroup FSMC_NAND_Data_Width FSMC NAND Data Width
Kojto 96:487b796308b0 682 * @{
Kojto 96:487b796308b0 683 */
Kojto 96:487b796308b0 684 #define FSMC_NAND_PCC_MEM_BUS_WIDTH_8 ((uint32_t)0x00000000)
Kojto 96:487b796308b0 685 #define FSMC_NAND_PCC_MEM_BUS_WIDTH_16 ((uint32_t)FSMC_PCRx_PWID_0)
Kojto 96:487b796308b0 686
Kojto 96:487b796308b0 687 /**
Kojto 96:487b796308b0 688 * @}
Kojto 96:487b796308b0 689 */
Kojto 96:487b796308b0 690
Kojto 120:7c328cabac7e 691 /** @defgroup FSMC_ECC FSMC NAND ECC
Kojto 96:487b796308b0 692 * @{
Kojto 96:487b796308b0 693 */
Kojto 96:487b796308b0 694 #define FSMC_NAND_ECC_DISABLE ((uint32_t)0x00000000)
Kojto 96:487b796308b0 695 #define FSMC_NAND_ECC_ENABLE ((uint32_t)FSMC_PCRx_ECCEN)
Kojto 96:487b796308b0 696
Kojto 96:487b796308b0 697 /**
Kojto 96:487b796308b0 698 * @}
Kojto 96:487b796308b0 699 */
Kojto 96:487b796308b0 700
Kojto 120:7c328cabac7e 701 /** @defgroup FSMC_ECC_Page_Size FSMC ECC Page Size
Kojto 96:487b796308b0 702 * @{
Kojto 96:487b796308b0 703 */
Kojto 96:487b796308b0 704 #define FSMC_NAND_ECC_PAGE_SIZE_256BYTE ((uint32_t)0x00000000)
Kojto 96:487b796308b0 705 #define FSMC_NAND_ECC_PAGE_SIZE_512BYTE ((uint32_t)FSMC_PCRx_ECCPS_0)
Kojto 96:487b796308b0 706 #define FSMC_NAND_ECC_PAGE_SIZE_1024BYTE ((uint32_t)FSMC_PCRx_ECCPS_1)
Kojto 96:487b796308b0 707 #define FSMC_NAND_ECC_PAGE_SIZE_2048BYTE ((uint32_t)FSMC_PCRx_ECCPS_0|FSMC_PCRx_ECCPS_1)
Kojto 96:487b796308b0 708 #define FSMC_NAND_ECC_PAGE_SIZE_4096BYTE ((uint32_t)FSMC_PCRx_ECCPS_2)
Kojto 96:487b796308b0 709 #define FSMC_NAND_ECC_PAGE_SIZE_8192BYTE ((uint32_t)FSMC_PCRx_ECCPS_0|FSMC_PCRx_ECCPS_2)
Kojto 96:487b796308b0 710
Kojto 96:487b796308b0 711 /**
Kojto 96:487b796308b0 712 * @}
Kojto 96:487b796308b0 713 */
Kojto 96:487b796308b0 714
Kojto 120:7c328cabac7e 715 /** @defgroup FSMC_Interrupt_definition FSMC Interrupt definition
Kojto 96:487b796308b0 716 * @brief FSMC Interrupt definition
Kojto 96:487b796308b0 717 * @{
Kojto 120:7c328cabac7e 718 */
Kojto 96:487b796308b0 719 #define FSMC_IT_RISING_EDGE ((uint32_t)FSMC_SRx_IREN)
Kojto 96:487b796308b0 720 #define FSMC_IT_LEVEL ((uint32_t)FSMC_SRx_ILEN)
Kojto 96:487b796308b0 721 #define FSMC_IT_FALLING_EDGE ((uint32_t)FSMC_SRx_IFEN)
Kojto 96:487b796308b0 722
Kojto 96:487b796308b0 723 /**
Kojto 96:487b796308b0 724 * @}
Kojto 96:487b796308b0 725 */
Kojto 120:7c328cabac7e 726
Kojto 120:7c328cabac7e 727 /** @defgroup FSMC_Flag_definition FSMC Flag definition
Kojto 96:487b796308b0 728 * @brief FSMC Flag definition
Kojto 96:487b796308b0 729 * @{
Kojto 120:7c328cabac7e 730 */
Kojto 96:487b796308b0 731 #define FSMC_FLAG_RISING_EDGE ((uint32_t)FSMC_SRx_IRS)
Kojto 96:487b796308b0 732 #define FSMC_FLAG_LEVEL ((uint32_t)FSMC_SRx_ILS)
Kojto 96:487b796308b0 733 #define FSMC_FLAG_FALLING_EDGE ((uint32_t)FSMC_SRx_IFS)
Kojto 96:487b796308b0 734 #define FSMC_FLAG_FEMPT ((uint32_t)FSMC_SRx_FEMPT)
Kojto 96:487b796308b0 735
Kojto 96:487b796308b0 736 /**
Kojto 96:487b796308b0 737 * @}
Kojto 96:487b796308b0 738 */
Kojto 96:487b796308b0 739
Kojto 96:487b796308b0 740 /**
Kojto 96:487b796308b0 741 * @}
Kojto 96:487b796308b0 742 */
Kojto 96:487b796308b0 743 #endif /* STM32F101xE || STM32F103xE || STM32F101xG || STM32F103xG */
Kojto 96:487b796308b0 744
Kojto 96:487b796308b0 745 /**
Kojto 96:487b796308b0 746 * @}
Kojto 96:487b796308b0 747 */
Kojto 96:487b796308b0 748
Kojto 96:487b796308b0 749 /* Exported macro ------------------------------------------------------------*/
Kojto 96:487b796308b0 750
Kojto 96:487b796308b0 751 /** @defgroup FSMC_Exported_Macros FSMC Low Layer Exported Macros
Kojto 96:487b796308b0 752 * @{
Kojto 120:7c328cabac7e 753 */
Kojto 120:7c328cabac7e 754
Kojto 96:487b796308b0 755 /** @defgroup FSMC_NOR_Macros FSMC NOR/SRAM Exported Macros
Kojto 96:487b796308b0 756 * @brief macros to handle NOR device enable/disable and read/write operations
Kojto 96:487b796308b0 757 * @{
Kojto 96:487b796308b0 758 */
Kojto 120:7c328cabac7e 759
Kojto 96:487b796308b0 760 /**
Kojto 96:487b796308b0 761 * @brief Enable the NORSRAM device access.
Kojto 120:7c328cabac7e 762 * @param __INSTANCE__ FSMC_NORSRAM Instance
Kojto 120:7c328cabac7e 763 * @param __BANK__ FSMC_NORSRAM Bank
Kojto 96:487b796308b0 764 * @retval none
Kojto 120:7c328cabac7e 765 */
Kojto 96:487b796308b0 766 #define __FSMC_NORSRAM_ENABLE(__INSTANCE__, __BANK__) SET_BIT((__INSTANCE__)->BTCR[(__BANK__)], FSMC_BCRx_MBKEN)
Kojto 96:487b796308b0 767
Kojto 96:487b796308b0 768 /**
Kojto 96:487b796308b0 769 * @brief Disable the NORSRAM device access.
Kojto 120:7c328cabac7e 770 * @param __INSTANCE__ FSMC_NORSRAM Instance
Kojto 120:7c328cabac7e 771 * @param __BANK__ FSMC_NORSRAM Bank
Kojto 96:487b796308b0 772 * @retval none
Kojto 120:7c328cabac7e 773 */
Kojto 96:487b796308b0 774 #define __FSMC_NORSRAM_DISABLE(__INSTANCE__, __BANK__) CLEAR_BIT((__INSTANCE__)->BTCR[(__BANK__)], FSMC_BCRx_MBKEN)
Kojto 96:487b796308b0 775
Kojto 96:487b796308b0 776 /**
Kojto 96:487b796308b0 777 * @}
Kojto 120:7c328cabac7e 778 */
Kojto 96:487b796308b0 779
Kojto 120:7c328cabac7e 780 #if (defined(STM32F101xE) || defined(STM32F103xE) || defined(STM32F101xG) || defined(STM32F103xG))
Kojto 120:7c328cabac7e 781 /** @defgroup FSMC_NAND_Macros FSMC NAND Macros
Kojto 96:487b796308b0 782 * @brief macros to handle NAND device enable/disable
Kojto 96:487b796308b0 783 * @{
Kojto 96:487b796308b0 784 */
Kojto 120:7c328cabac7e 785
Kojto 96:487b796308b0 786 /**
Kojto 96:487b796308b0 787 * @brief Enable the NAND device access.
Kojto 120:7c328cabac7e 788 * @param __INSTANCE__ FSMC_NAND Instance
Kojto 120:7c328cabac7e 789 * @param __BANK__ FSMC_NAND Bank
Kojto 96:487b796308b0 790 * @retval None
Kojto 120:7c328cabac7e 791 */
Kojto 96:487b796308b0 792 #define __FSMC_NAND_ENABLE(__INSTANCE__, __BANK__) (((__BANK__) == FSMC_NAND_BANK2)? SET_BIT((__INSTANCE__)->PCR2, FSMC_PCRx_PBKEN): \
Kojto 120:7c328cabac7e 793 SET_BIT((__INSTANCE__)->PCR3, FSMC_PCRx_PBKEN))
Kojto 96:487b796308b0 794
Kojto 96:487b796308b0 795 /**
Kojto 96:487b796308b0 796 * @brief Disable the NAND device access.
Kojto 120:7c328cabac7e 797 * @param __INSTANCE__ FSMC_NAND Instance
Kojto 120:7c328cabac7e 798 * @param __BANK__ FSMC_NAND Bank
Kojto 96:487b796308b0 799 * @retval None
Kojto 120:7c328cabac7e 800 */
Kojto 96:487b796308b0 801 #define __FSMC_NAND_DISABLE(__INSTANCE__, __BANK__) (((__BANK__) == FSMC_NAND_BANK2)? CLEAR_BIT((__INSTANCE__)->PCR2, FSMC_PCRx_PBKEN): \
Kojto 120:7c328cabac7e 802 CLEAR_BIT((__INSTANCE__)->PCR3, FSMC_PCRx_PBKEN))
Kojto 120:7c328cabac7e 803
Kojto 96:487b796308b0 804 /**
Kojto 96:487b796308b0 805 * @}
Kojto 120:7c328cabac7e 806 */
Kojto 120:7c328cabac7e 807
Kojto 120:7c328cabac7e 808 /** @defgroup FSMC_PCCARD_Macros FSMC PCCARD Macros
Kojto 120:7c328cabac7e 809 * @brief macros to handle PCCARD read/write operations
Kojto 96:487b796308b0 810 * @{
Kojto 96:487b796308b0 811 */
Kojto 96:487b796308b0 812
Kojto 96:487b796308b0 813 /**
Kojto 96:487b796308b0 814 * @brief Enable the PCCARD device access.
Kojto 120:7c328cabac7e 815 * @param __INSTANCE__ FSMC_PCCARD Instance
Kojto 96:487b796308b0 816 * @retval None
Kojto 120:7c328cabac7e 817 */
Kojto 96:487b796308b0 818 #define __FSMC_PCCARD_ENABLE(__INSTANCE__) SET_BIT((__INSTANCE__)->PCR4, FSMC_PCRx_PBKEN)
Kojto 96:487b796308b0 819
Kojto 96:487b796308b0 820 /**
Kojto 96:487b796308b0 821 * @brief Disable the PCCARD device access.
Kojto 120:7c328cabac7e 822 * @param __INSTANCE__ FSMC_PCCARD Instance
Kojto 96:487b796308b0 823 * @retval None
Kojto 120:7c328cabac7e 824 */
Kojto 96:487b796308b0 825 #define __FSMC_PCCARD_DISABLE(__INSTANCE__) CLEAR_BIT((__INSTANCE__)->PCR4, FSMC_PCRx_PBKEN)
Kojto 96:487b796308b0 826 /**
Kojto 96:487b796308b0 827 * @}
Kojto 96:487b796308b0 828 */
Kojto 120:7c328cabac7e 829
Kojto 120:7c328cabac7e 830 /** @defgroup FSMC_Interrupt FSMC Interrupt
Kojto 96:487b796308b0 831 * @brief macros to handle FSMC interrupts
Kojto 96:487b796308b0 832 * @{
Kojto 120:7c328cabac7e 833 */
Kojto 96:487b796308b0 834
Kojto 96:487b796308b0 835 /**
Kojto 96:487b796308b0 836 * @brief Enable the NAND device interrupt.
Kojto 120:7c328cabac7e 837 * @param __INSTANCE__ FSMC_NAND Instance
Kojto 120:7c328cabac7e 838 * @param __BANK__ FSMC_NAND Bank
Kojto 120:7c328cabac7e 839 * @param __INTERRUPT__ FSMC_NAND interrupt
Kojto 96:487b796308b0 840 * This parameter can be any combination of the following values:
Kojto 120:7c328cabac7e 841 * @arg FSMC_IT_RISING_EDGE Interrupt rising edge.
Kojto 120:7c328cabac7e 842 * @arg FSMC_IT_LEVEL Interrupt level.
Kojto 120:7c328cabac7e 843 * @arg FSMC_IT_FALLING_EDGE Interrupt falling edge.
Kojto 96:487b796308b0 844 * @retval None
Kojto 120:7c328cabac7e 845 */
Kojto 96:487b796308b0 846 #define __FSMC_NAND_ENABLE_IT(__INSTANCE__, __BANK__, __INTERRUPT__) (((__BANK__) == FSMC_NAND_BANK2)? SET_BIT((__INSTANCE__)->SR2, (__INTERRUPT__)): \
Kojto 96:487b796308b0 847 SET_BIT((__INSTANCE__)->SR3, (__INTERRUPT__)))
Kojto 96:487b796308b0 848
Kojto 96:487b796308b0 849 /**
Kojto 96:487b796308b0 850 * @brief Disable the NAND device interrupt.
Kojto 120:7c328cabac7e 851 * @param __INSTANCE__ FSMC_NAND Instance
Kojto 120:7c328cabac7e 852 * @param __BANK__ FSMC_NAND Bank
Kojto 120:7c328cabac7e 853 * @param __INTERRUPT__ FSMC_NAND interrupt
Kojto 96:487b796308b0 854 * This parameter can be any combination of the following values:
Kojto 120:7c328cabac7e 855 * @arg FSMC_IT_RISING_EDGE Interrupt rising edge.
Kojto 120:7c328cabac7e 856 * @arg FSMC_IT_LEVEL Interrupt level.
Kojto 120:7c328cabac7e 857 * @arg FSMC_IT_FALLING_EDGE Interrupt falling edge.
Kojto 96:487b796308b0 858 * @retval None
Kojto 96:487b796308b0 859 */
Kojto 96:487b796308b0 860 #define __FSMC_NAND_DISABLE_IT(__INSTANCE__, __BANK__, __INTERRUPT__) (((__BANK__) == FSMC_NAND_BANK2)? CLEAR_BIT((__INSTANCE__)->SR2, (__INTERRUPT__)): \
Kojto 120:7c328cabac7e 861 CLEAR_BIT((__INSTANCE__)->SR3, (__INTERRUPT__)))
Kojto 120:7c328cabac7e 862
Kojto 96:487b796308b0 863 /**
Kojto 96:487b796308b0 864 * @brief Get flag status of the NAND device.
Kojto 120:7c328cabac7e 865 * @param __INSTANCE__ FSMC_NAND Instance
Kojto 120:7c328cabac7e 866 * @param __BANK__ FSMC_NAND Bank
Kojto 120:7c328cabac7e 867 * @param __FLAG__ FSMC_NAND flag
Kojto 96:487b796308b0 868 * This parameter can be any combination of the following values:
Kojto 120:7c328cabac7e 869 * @arg FSMC_FLAG_RISING_EDGE Interrupt rising edge flag.
Kojto 120:7c328cabac7e 870 * @arg FSMC_FLAG_LEVEL Interrupt level edge flag.
Kojto 120:7c328cabac7e 871 * @arg FSMC_FLAG_FALLING_EDGE Interrupt falling edge flag.
Kojto 120:7c328cabac7e 872 * @arg FSMC_FLAG_FEMPT FIFO empty flag.
Kojto 96:487b796308b0 873 * @retval The state of FLAG (SET or RESET).
Kojto 96:487b796308b0 874 */
Kojto 96:487b796308b0 875 #define __FSMC_NAND_GET_FLAG(__INSTANCE__, __BANK__, __FLAG__) (((__BANK__) == FSMC_NAND_BANK2)? (((__INSTANCE__)->SR2 &(__FLAG__)) == (__FLAG__)): \
Kojto 96:487b796308b0 876 (((__INSTANCE__)->SR3 &(__FLAG__)) == (__FLAG__)))
Kojto 120:7c328cabac7e 877
Kojto 96:487b796308b0 878 /**
Kojto 96:487b796308b0 879 * @brief Clear flag status of the NAND device.
Kojto 120:7c328cabac7e 880 * @param __INSTANCE__ FSMC_NAND Instance
Kojto 120:7c328cabac7e 881 * @param __BANK__ FSMC_NAND Bank
Kojto 120:7c328cabac7e 882 * @param __FLAG__ FSMC_NAND flag
Kojto 96:487b796308b0 883 * This parameter can be any combination of the following values:
Kojto 120:7c328cabac7e 884 * @arg FSMC_FLAG_RISING_EDGE Interrupt rising edge flag.
Kojto 120:7c328cabac7e 885 * @arg FSMC_FLAG_LEVEL Interrupt level edge flag.
Kojto 120:7c328cabac7e 886 * @arg FSMC_FLAG_FALLING_EDGE Interrupt falling edge flag.
Kojto 120:7c328cabac7e 887 * @arg FSMC_FLAG_FEMPT FIFO empty flag.
Kojto 96:487b796308b0 888 * @retval None
Kojto 96:487b796308b0 889 */
Kojto 96:487b796308b0 890 #define __FSMC_NAND_CLEAR_FLAG(__INSTANCE__, __BANK__, __FLAG__) (((__BANK__) == FSMC_NAND_BANK2)? CLEAR_BIT((__INSTANCE__)->SR2, (__FLAG__)): \
Kojto 120:7c328cabac7e 891 CLEAR_BIT((__INSTANCE__)->SR3, (__FLAG__)))
Kojto 120:7c328cabac7e 892
Kojto 96:487b796308b0 893 /**
Kojto 96:487b796308b0 894 * @brief Enable the PCCARD device interrupt.
Kojto 120:7c328cabac7e 895 * @param __INSTANCE__ FSMC_PCCARD Instance
Kojto 120:7c328cabac7e 896 * @param __INTERRUPT__ FSMC_PCCARD interrupt
Kojto 96:487b796308b0 897 * This parameter can be any combination of the following values:
Kojto 120:7c328cabac7e 898 * @arg FSMC_IT_RISING_EDGE Interrupt rising edge.
Kojto 120:7c328cabac7e 899 * @arg FSMC_IT_LEVEL Interrupt level.
Kojto 120:7c328cabac7e 900 * @arg FSMC_IT_FALLING_EDGE Interrupt falling edge.
Kojto 96:487b796308b0 901 * @retval None
Kojto 120:7c328cabac7e 902 */
Kojto 96:487b796308b0 903 #define __FSMC_PCCARD_ENABLE_IT(__INSTANCE__, __INTERRUPT__) SET_BIT((__INSTANCE__)->SR4, (__INTERRUPT__))
Kojto 96:487b796308b0 904
Kojto 96:487b796308b0 905 /**
Kojto 96:487b796308b0 906 * @brief Disable the PCCARD device interrupt.
Kojto 120:7c328cabac7e 907 * @param __INSTANCE__ FSMC_PCCARD Instance
Kojto 120:7c328cabac7e 908 * @param __INTERRUPT__ FSMC_PCCARD interrupt
Kojto 96:487b796308b0 909 * This parameter can be any combination of the following values:
Kojto 120:7c328cabac7e 910 * @arg FSMC_IT_RISING_EDGE Interrupt rising edge.
Kojto 120:7c328cabac7e 911 * @arg FSMC_IT_LEVEL Interrupt level.
Kojto 120:7c328cabac7e 912 * @arg FSMC_IT_FALLING_EDGE Interrupt falling edge.
Kojto 96:487b796308b0 913 * @retval None
Kojto 120:7c328cabac7e 914 */
Kojto 120:7c328cabac7e 915 #define __FSMC_PCCARD_DISABLE_IT(__INSTANCE__, __INTERRUPT__) CLEAR_BIT((__INSTANCE__)->SR4, (__INTERRUPT__))
Kojto 96:487b796308b0 916
Kojto 96:487b796308b0 917 /**
Kojto 96:487b796308b0 918 * @brief Get flag status of the PCCARD device.
Kojto 120:7c328cabac7e 919 * @param __INSTANCE__ FSMC_PCCARD Instance
Kojto 120:7c328cabac7e 920 * @param __FLAG__ FSMC_PCCARD flag
Kojto 96:487b796308b0 921 * This parameter can be any combination of the following values:
Kojto 120:7c328cabac7e 922 * @arg FSMC_FLAG_RISING_EDGE Interrupt rising edge flag.
Kojto 120:7c328cabac7e 923 * @arg FSMC_FLAG_LEVEL Interrupt level edge flag.
Kojto 120:7c328cabac7e 924 * @arg FSMC_FLAG_FALLING_EDGE Interrupt falling edge flag.
Kojto 120:7c328cabac7e 925 * @arg FSMC_FLAG_FEMPT FIFO empty flag.
Kojto 96:487b796308b0 926 * @retval The state of FLAG (SET or RESET).
Kojto 96:487b796308b0 927 */
Kojto 96:487b796308b0 928 #define __FSMC_PCCARD_GET_FLAG(__INSTANCE__, __FLAG__) (((__INSTANCE__)->SR4 &(__FLAG__)) == (__FLAG__))
Kojto 96:487b796308b0 929
Kojto 96:487b796308b0 930 /**
Kojto 96:487b796308b0 931 * @brief Clear flag status of the PCCARD device.
Kojto 120:7c328cabac7e 932 * @param __INSTANCE__ FSMC_PCCARD Instance
Kojto 120:7c328cabac7e 933 * @param __FLAG__ FSMC_PCCARD flag
Kojto 96:487b796308b0 934 * This parameter can be any combination of the following values:
Kojto 120:7c328cabac7e 935 * @arg FSMC_FLAG_RISING_EDGE Interrupt rising edge flag.
Kojto 120:7c328cabac7e 936 * @arg FSMC_FLAG_LEVEL Interrupt level edge flag.
Kojto 120:7c328cabac7e 937 * @arg FSMC_FLAG_FALLING_EDGE Interrupt falling edge flag.
Kojto 120:7c328cabac7e 938 * @arg FSMC_FLAG_FEMPT FIFO empty flag.
Kojto 96:487b796308b0 939 * @retval None
Kojto 96:487b796308b0 940 */
Kojto 96:487b796308b0 941 #define __FSMC_PCCARD_CLEAR_FLAG(__INSTANCE__, __FLAG__) CLEAR_BIT((__INSTANCE__)->SR4, (__FLAG__))
Kojto 120:7c328cabac7e 942
Kojto 96:487b796308b0 943 /**
Kojto 96:487b796308b0 944 * @}
Kojto 120:7c328cabac7e 945 */
Kojto 96:487b796308b0 946
Kojto 96:487b796308b0 947 #endif /* STM32F101xE || STM32F103xE || STM32F101xG || STM32F103xG */
Kojto 96:487b796308b0 948
Kojto 96:487b796308b0 949 /**
Kojto 96:487b796308b0 950 * @}
Kojto 120:7c328cabac7e 951 */
Kojto 96:487b796308b0 952
Kojto 96:487b796308b0 953 /* Exported functions --------------------------------------------------------*/
Kojto 96:487b796308b0 954
Kojto 96:487b796308b0 955 /** @addtogroup FSMC_LL_Exported_Functions
Kojto 96:487b796308b0 956 * @{
Kojto 96:487b796308b0 957 */
Kojto 96:487b796308b0 958
Kojto 96:487b796308b0 959 /** @addtogroup FSMC_NORSRAM
Kojto 96:487b796308b0 960 * @{
Kojto 96:487b796308b0 961 */
Kojto 96:487b796308b0 962
Kojto 96:487b796308b0 963 /** @addtogroup FSMC_NORSRAM_Group1
Kojto 96:487b796308b0 964 * @{
Kojto 96:487b796308b0 965 */
Kojto 96:487b796308b0 966
Kojto 96:487b796308b0 967 /* FSMC_NORSRAM Controller functions ******************************************/
Kojto 96:487b796308b0 968 /* Initialization/de-initialization functions */
Kojto 96:487b796308b0 969 HAL_StatusTypeDef FSMC_NORSRAM_Init(FSMC_NORSRAM_TypeDef *Device, FSMC_NORSRAM_InitTypeDef *Init);
Kojto 96:487b796308b0 970 HAL_StatusTypeDef FSMC_NORSRAM_Timing_Init(FSMC_NORSRAM_TypeDef *Device, FSMC_NORSRAM_TimingTypeDef *Timing, uint32_t Bank);
Kojto 96:487b796308b0 971 HAL_StatusTypeDef FSMC_NORSRAM_Extended_Timing_Init(FSMC_NORSRAM_EXTENDED_TypeDef *Device, FSMC_NORSRAM_TimingTypeDef *Timing, uint32_t Bank, uint32_t ExtendedMode);
Kojto 96:487b796308b0 972 HAL_StatusTypeDef FSMC_NORSRAM_DeInit(FSMC_NORSRAM_TypeDef *Device, FSMC_NORSRAM_EXTENDED_TypeDef *ExDevice, uint32_t Bank);
Kojto 96:487b796308b0 973
Kojto 96:487b796308b0 974 /**
Kojto 96:487b796308b0 975 * @}
Kojto 120:7c328cabac7e 976 */
Kojto 96:487b796308b0 977
Kojto 96:487b796308b0 978 /** @addtogroup FSMC_NORSRAM_Group2
Kojto 96:487b796308b0 979 * @{
Kojto 96:487b796308b0 980 */
Kojto 96:487b796308b0 981
Kojto 96:487b796308b0 982 /* FSMC_NORSRAM Control functions */
Kojto 96:487b796308b0 983 HAL_StatusTypeDef FSMC_NORSRAM_WriteOperation_Enable(FSMC_NORSRAM_TypeDef *Device, uint32_t Bank);
Kojto 96:487b796308b0 984 HAL_StatusTypeDef FSMC_NORSRAM_WriteOperation_Disable(FSMC_NORSRAM_TypeDef *Device, uint32_t Bank);
Kojto 96:487b796308b0 985
Kojto 96:487b796308b0 986 /**
Kojto 96:487b796308b0 987 * @}
Kojto 120:7c328cabac7e 988 */
Kojto 96:487b796308b0 989
Kojto 96:487b796308b0 990 /**
Kojto 96:487b796308b0 991 * @}
Kojto 120:7c328cabac7e 992 */
Kojto 96:487b796308b0 993
Kojto 120:7c328cabac7e 994 #if (defined(STM32F101xE) || defined(STM32F103xE) || defined(STM32F101xG) || defined(STM32F103xG))
Kojto 96:487b796308b0 995 /** @addtogroup FSMC_NAND
Kojto 96:487b796308b0 996 * @{
Kojto 96:487b796308b0 997 */
Kojto 96:487b796308b0 998
Kojto 96:487b796308b0 999 /* FSMC_NAND Controller functions **********************************************/
Kojto 96:487b796308b0 1000 /* Initialization/de-initialization functions */
Kojto 96:487b796308b0 1001 /** @addtogroup FSMC_NAND_Exported_Functions_Group1
Kojto 96:487b796308b0 1002 * @{
Kojto 96:487b796308b0 1003 */
Kojto 96:487b796308b0 1004
Kojto 96:487b796308b0 1005 HAL_StatusTypeDef FSMC_NAND_Init(FSMC_NAND_TypeDef *Device, FSMC_NAND_InitTypeDef *Init);
Kojto 96:487b796308b0 1006 HAL_StatusTypeDef FSMC_NAND_CommonSpace_Timing_Init(FSMC_NAND_TypeDef *Device, FSMC_NAND_PCC_TimingTypeDef *Timing, uint32_t Bank);
Kojto 96:487b796308b0 1007 HAL_StatusTypeDef FSMC_NAND_AttributeSpace_Timing_Init(FSMC_NAND_TypeDef *Device, FSMC_NAND_PCC_TimingTypeDef *Timing, uint32_t Bank);
Kojto 96:487b796308b0 1008 HAL_StatusTypeDef FSMC_NAND_DeInit(FSMC_NAND_TypeDef *Device, uint32_t Bank);
Kojto 96:487b796308b0 1009
Kojto 96:487b796308b0 1010 /**
Kojto 96:487b796308b0 1011 * @}
Kojto 120:7c328cabac7e 1012 */
Kojto 96:487b796308b0 1013
Kojto 96:487b796308b0 1014 /* FSMC_NAND Control functions */
Kojto 96:487b796308b0 1015 /** @addtogroup FSMC_NAND_Exported_Functions_Group2
Kojto 96:487b796308b0 1016 * @{
Kojto 96:487b796308b0 1017 */
Kojto 96:487b796308b0 1018
Kojto 96:487b796308b0 1019 HAL_StatusTypeDef FSMC_NAND_ECC_Enable(FSMC_NAND_TypeDef *Device, uint32_t Bank);
Kojto 96:487b796308b0 1020 HAL_StatusTypeDef FSMC_NAND_ECC_Disable(FSMC_NAND_TypeDef *Device, uint32_t Bank);
Kojto 96:487b796308b0 1021 HAL_StatusTypeDef FSMC_NAND_GetECC(FSMC_NAND_TypeDef *Device, uint32_t *ECCval, uint32_t Bank, uint32_t Timeout);
Kojto 96:487b796308b0 1022
Kojto 96:487b796308b0 1023 /**
Kojto 96:487b796308b0 1024 * @}
Kojto 120:7c328cabac7e 1025 */
Kojto 96:487b796308b0 1026
Kojto 96:487b796308b0 1027 /**
Kojto 96:487b796308b0 1028 * @}
Kojto 120:7c328cabac7e 1029 */
Kojto 96:487b796308b0 1030
Kojto 96:487b796308b0 1031 /** @addtogroup FSMC_PCCARD
Kojto 96:487b796308b0 1032 * @{
Kojto 96:487b796308b0 1033 */
Kojto 96:487b796308b0 1034
Kojto 96:487b796308b0 1035 /* FSMC_PCCARD Controller functions ********************************************/
Kojto 96:487b796308b0 1036 /* Initialization/de-initialization functions */
Kojto 96:487b796308b0 1037 /** @addtogroup FSMC_PCCARD_Exported_Functions_Group1
Kojto 96:487b796308b0 1038 * @{
Kojto 96:487b796308b0 1039 */
Kojto 96:487b796308b0 1040
Kojto 96:487b796308b0 1041 HAL_StatusTypeDef FSMC_PCCARD_Init(FSMC_PCCARD_TypeDef *Device, FSMC_PCCARD_InitTypeDef *Init);
Kojto 96:487b796308b0 1042 HAL_StatusTypeDef FSMC_PCCARD_CommonSpace_Timing_Init(FSMC_PCCARD_TypeDef *Device, FSMC_NAND_PCC_TimingTypeDef *Timing);
Kojto 96:487b796308b0 1043 HAL_StatusTypeDef FSMC_PCCARD_AttributeSpace_Timing_Init(FSMC_PCCARD_TypeDef *Device, FSMC_NAND_PCC_TimingTypeDef *Timing);
Kojto 96:487b796308b0 1044 HAL_StatusTypeDef FSMC_PCCARD_IOSpace_Timing_Init(FSMC_PCCARD_TypeDef *Device, FSMC_NAND_PCC_TimingTypeDef *Timing);
Kojto 96:487b796308b0 1045 HAL_StatusTypeDef FSMC_PCCARD_DeInit(FSMC_PCCARD_TypeDef *Device);
Kojto 96:487b796308b0 1046
Kojto 96:487b796308b0 1047 /**
Kojto 96:487b796308b0 1048 * @}
Kojto 120:7c328cabac7e 1049 */
Kojto 96:487b796308b0 1050
Kojto 96:487b796308b0 1051 /**
Kojto 96:487b796308b0 1052 * @}
Kojto 96:487b796308b0 1053 */
Kojto 120:7c328cabac7e 1054
Kojto 120:7c328cabac7e 1055 #endif /* STM32F101xE || STM32F103xE || STM32F101xG || STM32F103xG */
Kojto 120:7c328cabac7e 1056 /**
Kojto 120:7c328cabac7e 1057 * @}
Kojto 120:7c328cabac7e 1058 */
Kojto 120:7c328cabac7e 1059
Kojto 120:7c328cabac7e 1060 /**
Kojto 120:7c328cabac7e 1061 * @}
Kojto 120:7c328cabac7e 1062 */
Kojto 120:7c328cabac7e 1063
Kojto 120:7c328cabac7e 1064 #endif /* FSMC_BANK1 */
Kojto 120:7c328cabac7e 1065
Kojto 120:7c328cabac7e 1066 /**
Kojto 120:7c328cabac7e 1067 * @}
Kojto 120:7c328cabac7e 1068 */
Kojto 120:7c328cabac7e 1069
Kojto 96:487b796308b0 1070 #ifdef __cplusplus
Kojto 96:487b796308b0 1071 }
Kojto 96:487b796308b0 1072 #endif
Kojto 96:487b796308b0 1073
Kojto 96:487b796308b0 1074 #endif /* __STM32F1xx_LL_FSMC_H */
Kojto 96:487b796308b0 1075
Kojto 96:487b796308b0 1076 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/
Kojto 96:487b796308b0 1077