cc y / mbed

Fork of mbed by mbed official

Committer:
Kojto
Date:
Wed Nov 25 13:21:40 2015 +0000
Revision:
110:165afa46840b
Parent:
106:ba1f97679dad
Child:
122:f9eeca106725
Release 110  of the mbed library

Changes:
- new platforms - STM32F410R, DISCO_F429ZI, DISCO_F469NI
- Nucleo L476 - gcc and uvision template
- k22,k64f targets - ADC channels A addition
- EFM32 - bugfixes in sleep, serial and spi
- Delta DFCM NNN40 - pinnames update

Who changed what in which revision?

UserRevisionLine numberNew contents of line
Kojto 101:7cff1c4259d7 1 /**
Kojto 101:7cff1c4259d7 2 ******************************************************************************
Kojto 101:7cff1c4259d7 3 * @file stm32f4xx_ll_sdmmc.h
Kojto 101:7cff1c4259d7 4 * @author MCD Application Team
Kojto 110:165afa46840b 5 * @version V1.4.1
Kojto 110:165afa46840b 6 * @date 09-October-2015
Kojto 101:7cff1c4259d7 7 * @brief Header file of SDMMC HAL module.
Kojto 101:7cff1c4259d7 8 ******************************************************************************
Kojto 101:7cff1c4259d7 9 * @attention
Kojto 101:7cff1c4259d7 10 *
Kojto 101:7cff1c4259d7 11 * <h2><center>&copy; COPYRIGHT(c) 2015 STMicroelectronics</center></h2>
Kojto 101:7cff1c4259d7 12 *
Kojto 101:7cff1c4259d7 13 * Redistribution and use in source and binary forms, with or without modification,
Kojto 101:7cff1c4259d7 14 * are permitted provided that the following conditions are met:
Kojto 101:7cff1c4259d7 15 * 1. Redistributions of source code must retain the above copyright notice,
Kojto 101:7cff1c4259d7 16 * this list of conditions and the following disclaimer.
Kojto 101:7cff1c4259d7 17 * 2. Redistributions in binary form must reproduce the above copyright notice,
Kojto 101:7cff1c4259d7 18 * this list of conditions and the following disclaimer in the documentation
Kojto 101:7cff1c4259d7 19 * and/or other materials provided with the distribution.
Kojto 101:7cff1c4259d7 20 * 3. Neither the name of STMicroelectronics nor the names of its contributors
Kojto 101:7cff1c4259d7 21 * may be used to endorse or promote products derived from this software
Kojto 101:7cff1c4259d7 22 * without specific prior written permission.
Kojto 101:7cff1c4259d7 23 *
Kojto 101:7cff1c4259d7 24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
Kojto 101:7cff1c4259d7 25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
Kojto 101:7cff1c4259d7 26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
Kojto 101:7cff1c4259d7 27 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
Kojto 101:7cff1c4259d7 28 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
Kojto 101:7cff1c4259d7 29 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
Kojto 101:7cff1c4259d7 30 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
Kojto 101:7cff1c4259d7 31 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
Kojto 101:7cff1c4259d7 32 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
Kojto 101:7cff1c4259d7 33 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
Kojto 101:7cff1c4259d7 34 *
Kojto 101:7cff1c4259d7 35 ******************************************************************************
Kojto 101:7cff1c4259d7 36 */
Kojto 101:7cff1c4259d7 37
Kojto 101:7cff1c4259d7 38 /* Define to prevent recursive inclusion -------------------------------------*/
Kojto 101:7cff1c4259d7 39 #ifndef __STM32F4xx_LL_SDMMC_H
Kojto 101:7cff1c4259d7 40 #define __STM32F4xx_LL_SDMMC_H
Kojto 101:7cff1c4259d7 41
Kojto 101:7cff1c4259d7 42 #ifdef __cplusplus
Kojto 101:7cff1c4259d7 43 extern "C" {
Kojto 101:7cff1c4259d7 44 #endif
Kojto 110:165afa46840b 45 #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx) || \
Kojto 110:165afa46840b 46 defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx) || \
Kojto 110:165afa46840b 47 defined(STM32F401xC) || defined(STM32F401xE) || defined(STM32F411xE) || defined(STM32F446xx) || \
Kojto 110:165afa46840b 48 defined(STM32F469xx) || defined(STM32F479xx)
Kojto 101:7cff1c4259d7 49 /* Includes ------------------------------------------------------------------*/
Kojto 101:7cff1c4259d7 50 #include "stm32f4xx_hal_def.h"
Kojto 101:7cff1c4259d7 51
Kojto 101:7cff1c4259d7 52 /** @addtogroup STM32F4xx_Driver
Kojto 101:7cff1c4259d7 53 * @{
Kojto 101:7cff1c4259d7 54 */
Kojto 101:7cff1c4259d7 55
Kojto 101:7cff1c4259d7 56 /** @addtogroup SDMMC_LL
Kojto 101:7cff1c4259d7 57 * @{
Kojto 101:7cff1c4259d7 58 */
Kojto 101:7cff1c4259d7 59
Kojto 101:7cff1c4259d7 60 /* Exported types ------------------------------------------------------------*/
Kojto 101:7cff1c4259d7 61 /** @defgroup SDMMC_LL_Exported_Types SDMMC_LL Exported Types
Kojto 101:7cff1c4259d7 62 * @{
Kojto 101:7cff1c4259d7 63 */
Kojto 101:7cff1c4259d7 64
Kojto 101:7cff1c4259d7 65 /**
Kojto 101:7cff1c4259d7 66 * @brief SDMMC Configuration Structure definition
Kojto 101:7cff1c4259d7 67 */
Kojto 101:7cff1c4259d7 68 typedef struct
Kojto 101:7cff1c4259d7 69 {
Kojto 101:7cff1c4259d7 70 uint32_t ClockEdge; /*!< Specifies the clock transition on which the bit capture is made.
Kojto 101:7cff1c4259d7 71 This parameter can be a value of @ref SDIO_Clock_Edge */
Kojto 101:7cff1c4259d7 72
Kojto 101:7cff1c4259d7 73 uint32_t ClockBypass; /*!< Specifies whether the SDIO Clock divider bypass is
Kojto 101:7cff1c4259d7 74 enabled or disabled.
Kojto 101:7cff1c4259d7 75 This parameter can be a value of @ref SDIO_Clock_Bypass */
Kojto 101:7cff1c4259d7 76
Kojto 101:7cff1c4259d7 77 uint32_t ClockPowerSave; /*!< Specifies whether SDIO Clock output is enabled or
Kojto 101:7cff1c4259d7 78 disabled when the bus is idle.
Kojto 101:7cff1c4259d7 79 This parameter can be a value of @ref SDIO_Clock_Power_Save */
Kojto 101:7cff1c4259d7 80
Kojto 101:7cff1c4259d7 81 uint32_t BusWide; /*!< Specifies the SDIO bus width.
Kojto 101:7cff1c4259d7 82 This parameter can be a value of @ref SDIO_Bus_Wide */
Kojto 101:7cff1c4259d7 83
Kojto 101:7cff1c4259d7 84 uint32_t HardwareFlowControl; /*!< Specifies whether the SDIO hardware flow control is enabled or disabled.
Kojto 101:7cff1c4259d7 85 This parameter can be a value of @ref SDIO_Hardware_Flow_Control */
Kojto 101:7cff1c4259d7 86
Kojto 101:7cff1c4259d7 87 uint32_t ClockDiv; /*!< Specifies the clock frequency of the SDIO controller.
Kojto 101:7cff1c4259d7 88 This parameter can be a value between Min_Data = 0 and Max_Data = 255 */
Kojto 101:7cff1c4259d7 89
Kojto 101:7cff1c4259d7 90 }SDIO_InitTypeDef;
Kojto 101:7cff1c4259d7 91
Kojto 101:7cff1c4259d7 92
Kojto 101:7cff1c4259d7 93 /**
Kojto 101:7cff1c4259d7 94 * @brief SDIO Command Control structure
Kojto 101:7cff1c4259d7 95 */
Kojto 101:7cff1c4259d7 96 typedef struct
Kojto 101:7cff1c4259d7 97 {
Kojto 101:7cff1c4259d7 98 uint32_t Argument; /*!< Specifies the SDIO command argument which is sent
Kojto 101:7cff1c4259d7 99 to a card as part of a command message. If a command
Kojto 101:7cff1c4259d7 100 contains an argument, it must be loaded into this register
Kojto 101:7cff1c4259d7 101 before writing the command to the command register. */
Kojto 101:7cff1c4259d7 102
Kojto 101:7cff1c4259d7 103 uint32_t CmdIndex; /*!< Specifies the SDIO command index. It must be Min_Data = 0 and
Kojto 101:7cff1c4259d7 104 Max_Data = 64 */
Kojto 101:7cff1c4259d7 105
Kojto 101:7cff1c4259d7 106 uint32_t Response; /*!< Specifies the SDIO response type.
Kojto 101:7cff1c4259d7 107 This parameter can be a value of @ref SDIO_Response_Type */
Kojto 101:7cff1c4259d7 108
Kojto 101:7cff1c4259d7 109 uint32_t WaitForInterrupt; /*!< Specifies whether SDIO wait for interrupt request is
Kojto 101:7cff1c4259d7 110 enabled or disabled.
Kojto 101:7cff1c4259d7 111 This parameter can be a value of @ref SDIO_Wait_Interrupt_State */
Kojto 101:7cff1c4259d7 112
Kojto 101:7cff1c4259d7 113 uint32_t CPSM; /*!< Specifies whether SDIO Command path state machine (CPSM)
Kojto 101:7cff1c4259d7 114 is enabled or disabled.
Kojto 101:7cff1c4259d7 115 This parameter can be a value of @ref SDIO_CPSM_State */
Kojto 101:7cff1c4259d7 116 }SDIO_CmdInitTypeDef;
Kojto 101:7cff1c4259d7 117
Kojto 101:7cff1c4259d7 118
Kojto 101:7cff1c4259d7 119 /**
Kojto 101:7cff1c4259d7 120 * @brief SDIO Data Control structure
Kojto 101:7cff1c4259d7 121 */
Kojto 101:7cff1c4259d7 122 typedef struct
Kojto 101:7cff1c4259d7 123 {
Kojto 101:7cff1c4259d7 124 uint32_t DataTimeOut; /*!< Specifies the data timeout period in card bus clock periods. */
Kojto 101:7cff1c4259d7 125
Kojto 101:7cff1c4259d7 126 uint32_t DataLength; /*!< Specifies the number of data bytes to be transferred. */
Kojto 101:7cff1c4259d7 127
Kojto 101:7cff1c4259d7 128 uint32_t DataBlockSize; /*!< Specifies the data block size for block transfer.
Kojto 101:7cff1c4259d7 129 This parameter can be a value of @ref SDIO_Data_Block_Size */
Kojto 101:7cff1c4259d7 130
Kojto 101:7cff1c4259d7 131 uint32_t TransferDir; /*!< Specifies the data transfer direction, whether the transfer
Kojto 101:7cff1c4259d7 132 is a read or write.
Kojto 101:7cff1c4259d7 133 This parameter can be a value of @ref SDIO_Transfer_Direction */
Kojto 101:7cff1c4259d7 134
Kojto 101:7cff1c4259d7 135 uint32_t TransferMode; /*!< Specifies whether data transfer is in stream or block mode.
Kojto 101:7cff1c4259d7 136 This parameter can be a value of @ref SDIO_Transfer_Type */
Kojto 101:7cff1c4259d7 137
Kojto 101:7cff1c4259d7 138 uint32_t DPSM; /*!< Specifies whether SDIO Data path state machine (DPSM)
Kojto 101:7cff1c4259d7 139 is enabled or disabled.
Kojto 101:7cff1c4259d7 140 This parameter can be a value of @ref SDIO_DPSM_State */
Kojto 101:7cff1c4259d7 141 }SDIO_DataInitTypeDef;
Kojto 101:7cff1c4259d7 142
Kojto 101:7cff1c4259d7 143 /**
Kojto 101:7cff1c4259d7 144 * @}
Kojto 101:7cff1c4259d7 145 */
Kojto 101:7cff1c4259d7 146
Kojto 101:7cff1c4259d7 147 /* Exported constants --------------------------------------------------------*/
Kojto 101:7cff1c4259d7 148 /** @defgroup SDMMC_LL_Exported_Constants SDMMC_LL Exported Constants
Kojto 101:7cff1c4259d7 149 * @{
Kojto 101:7cff1c4259d7 150 */
Kojto 101:7cff1c4259d7 151
Kojto 101:7cff1c4259d7 152 /** @defgroup SDIO_Clock_Edge Clock Edge
Kojto 101:7cff1c4259d7 153 * @{
Kojto 101:7cff1c4259d7 154 */
Kojto 101:7cff1c4259d7 155 #define SDIO_CLOCK_EDGE_RISING ((uint32_t)0x00000000)
Kojto 101:7cff1c4259d7 156 #define SDIO_CLOCK_EDGE_FALLING SDIO_CLKCR_NEGEDGE
Kojto 101:7cff1c4259d7 157
Kojto 101:7cff1c4259d7 158 #define IS_SDIO_CLOCK_EDGE(EDGE) (((EDGE) == SDIO_CLOCK_EDGE_RISING) || \
Kojto 101:7cff1c4259d7 159 ((EDGE) == SDIO_CLOCK_EDGE_FALLING))
Kojto 101:7cff1c4259d7 160 /**
Kojto 101:7cff1c4259d7 161 * @}
Kojto 101:7cff1c4259d7 162 */
Kojto 101:7cff1c4259d7 163
Kojto 101:7cff1c4259d7 164 /** @defgroup SDIO_Clock_Bypass Clock Bypass
Kojto 101:7cff1c4259d7 165 * @{
Kojto 101:7cff1c4259d7 166 */
Kojto 101:7cff1c4259d7 167 #define SDIO_CLOCK_BYPASS_DISABLE ((uint32_t)0x00000000)
Kojto 101:7cff1c4259d7 168 #define SDIO_CLOCK_BYPASS_ENABLE SDIO_CLKCR_BYPASS
Kojto 101:7cff1c4259d7 169
Kojto 101:7cff1c4259d7 170 #define IS_SDIO_CLOCK_BYPASS(BYPASS) (((BYPASS) == SDIO_CLOCK_BYPASS_DISABLE) || \
Kojto 101:7cff1c4259d7 171 ((BYPASS) == SDIO_CLOCK_BYPASS_ENABLE))
Kojto 101:7cff1c4259d7 172 /**
Kojto 101:7cff1c4259d7 173 * @}
Kojto 101:7cff1c4259d7 174 */
Kojto 101:7cff1c4259d7 175
Kojto 101:7cff1c4259d7 176 /** @defgroup SDIO_Clock_Power_Save Clock Power Saving
Kojto 101:7cff1c4259d7 177 * @{
Kojto 101:7cff1c4259d7 178 */
Kojto 101:7cff1c4259d7 179 #define SDIO_CLOCK_POWER_SAVE_DISABLE ((uint32_t)0x00000000)
Kojto 101:7cff1c4259d7 180 #define SDIO_CLOCK_POWER_SAVE_ENABLE SDIO_CLKCR_PWRSAV
Kojto 101:7cff1c4259d7 181
Kojto 101:7cff1c4259d7 182 #define IS_SDIO_CLOCK_POWER_SAVE(SAVE) (((SAVE) == SDIO_CLOCK_POWER_SAVE_DISABLE) || \
Kojto 101:7cff1c4259d7 183 ((SAVE) == SDIO_CLOCK_POWER_SAVE_ENABLE))
Kojto 101:7cff1c4259d7 184 /**
Kojto 101:7cff1c4259d7 185 * @}
Kojto 101:7cff1c4259d7 186 */
Kojto 101:7cff1c4259d7 187
Kojto 101:7cff1c4259d7 188 /** @defgroup SDIO_Bus_Wide Bus Width
Kojto 101:7cff1c4259d7 189 * @{
Kojto 101:7cff1c4259d7 190 */
Kojto 101:7cff1c4259d7 191 #define SDIO_BUS_WIDE_1B ((uint32_t)0x00000000)
Kojto 101:7cff1c4259d7 192 #define SDIO_BUS_WIDE_4B SDIO_CLKCR_WIDBUS_0
Kojto 101:7cff1c4259d7 193 #define SDIO_BUS_WIDE_8B SDIO_CLKCR_WIDBUS_1
Kojto 101:7cff1c4259d7 194
Kojto 101:7cff1c4259d7 195 #define IS_SDIO_BUS_WIDE(WIDE) (((WIDE) == SDIO_BUS_WIDE_1B) || \
Kojto 101:7cff1c4259d7 196 ((WIDE) == SDIO_BUS_WIDE_4B) || \
Kojto 101:7cff1c4259d7 197 ((WIDE) == SDIO_BUS_WIDE_8B))
Kojto 101:7cff1c4259d7 198 /**
Kojto 101:7cff1c4259d7 199 * @}
Kojto 101:7cff1c4259d7 200 */
Kojto 101:7cff1c4259d7 201
Kojto 101:7cff1c4259d7 202 /** @defgroup SDIO_Hardware_Flow_Control Hardware Flow Control
Kojto 101:7cff1c4259d7 203 * @{
Kojto 101:7cff1c4259d7 204 */
Kojto 101:7cff1c4259d7 205 #define SDIO_HARDWARE_FLOW_CONTROL_DISABLE ((uint32_t)0x00000000)
Kojto 101:7cff1c4259d7 206 #define SDIO_HARDWARE_FLOW_CONTROL_ENABLE SDIO_CLKCR_HWFC_EN
Kojto 101:7cff1c4259d7 207
Kojto 101:7cff1c4259d7 208 #define IS_SDIO_HARDWARE_FLOW_CONTROL(CONTROL) (((CONTROL) == SDIO_HARDWARE_FLOW_CONTROL_DISABLE) || \
Kojto 101:7cff1c4259d7 209 ((CONTROL) == SDIO_HARDWARE_FLOW_CONTROL_ENABLE))
Kojto 101:7cff1c4259d7 210 /**
Kojto 101:7cff1c4259d7 211 * @}
Kojto 101:7cff1c4259d7 212 */
Kojto 101:7cff1c4259d7 213
Kojto 101:7cff1c4259d7 214 /** @defgroup SDIO_Clock_Division Clock Division
Kojto 101:7cff1c4259d7 215 * @{
Kojto 101:7cff1c4259d7 216 */
Kojto 101:7cff1c4259d7 217 #define IS_SDIO_CLKDIV(DIV) ((DIV) <= 0xFF)
Kojto 101:7cff1c4259d7 218 /**
Kojto 101:7cff1c4259d7 219 * @}
Kojto 101:7cff1c4259d7 220 */
Kojto 101:7cff1c4259d7 221
Kojto 101:7cff1c4259d7 222 /** @defgroup SDIO_Command_Index Command Index
Kojto 101:7cff1c4259d7 223 * @{
Kojto 101:7cff1c4259d7 224 */
Kojto 101:7cff1c4259d7 225 #define IS_SDIO_CMD_INDEX(INDEX) ((INDEX) < 0x40)
Kojto 101:7cff1c4259d7 226 /**
Kojto 101:7cff1c4259d7 227 * @}
Kojto 101:7cff1c4259d7 228 */
Kojto 101:7cff1c4259d7 229
Kojto 101:7cff1c4259d7 230 /** @defgroup SDIO_Response_Type Response Type
Kojto 101:7cff1c4259d7 231 * @{
Kojto 101:7cff1c4259d7 232 */
Kojto 101:7cff1c4259d7 233 #define SDIO_RESPONSE_NO ((uint32_t)0x00000000)
Kojto 101:7cff1c4259d7 234 #define SDIO_RESPONSE_SHORT SDIO_CMD_WAITRESP_0
Kojto 101:7cff1c4259d7 235 #define SDIO_RESPONSE_LONG SDIO_CMD_WAITRESP
Kojto 101:7cff1c4259d7 236
Kojto 101:7cff1c4259d7 237 #define IS_SDIO_RESPONSE(RESPONSE) (((RESPONSE) == SDIO_RESPONSE_NO) || \
Kojto 101:7cff1c4259d7 238 ((RESPONSE) == SDIO_RESPONSE_SHORT) || \
Kojto 101:7cff1c4259d7 239 ((RESPONSE) == SDIO_RESPONSE_LONG))
Kojto 101:7cff1c4259d7 240 /**
Kojto 101:7cff1c4259d7 241 * @}
Kojto 101:7cff1c4259d7 242 */
Kojto 101:7cff1c4259d7 243
Kojto 101:7cff1c4259d7 244 /** @defgroup SDIO_Wait_Interrupt_State Wait Interrupt
Kojto 101:7cff1c4259d7 245 * @{
Kojto 101:7cff1c4259d7 246 */
Kojto 101:7cff1c4259d7 247 #define SDIO_WAIT_NO ((uint32_t)0x00000000)
Kojto 101:7cff1c4259d7 248 #define SDIO_WAIT_IT SDIO_CMD_WAITINT
Kojto 101:7cff1c4259d7 249 #define SDIO_WAIT_PEND SDIO_CMD_WAITPEND
Kojto 101:7cff1c4259d7 250
Kojto 101:7cff1c4259d7 251 #define IS_SDIO_WAIT(WAIT) (((WAIT) == SDIO_WAIT_NO) || \
Kojto 101:7cff1c4259d7 252 ((WAIT) == SDIO_WAIT_IT) || \
Kojto 101:7cff1c4259d7 253 ((WAIT) == SDIO_WAIT_PEND))
Kojto 101:7cff1c4259d7 254 /**
Kojto 101:7cff1c4259d7 255 * @}
Kojto 101:7cff1c4259d7 256 */
Kojto 101:7cff1c4259d7 257
Kojto 101:7cff1c4259d7 258 /** @defgroup SDIO_CPSM_State CPSM State
Kojto 101:7cff1c4259d7 259 * @{
Kojto 101:7cff1c4259d7 260 */
Kojto 101:7cff1c4259d7 261 #define SDIO_CPSM_DISABLE ((uint32_t)0x00000000)
Kojto 101:7cff1c4259d7 262 #define SDIO_CPSM_ENABLE SDIO_CMD_CPSMEN
Kojto 101:7cff1c4259d7 263
Kojto 101:7cff1c4259d7 264 #define IS_SDIO_CPSM(CPSM) (((CPSM) == SDIO_CPSM_DISABLE) || \
Kojto 101:7cff1c4259d7 265 ((CPSM) == SDIO_CPSM_ENABLE))
Kojto 101:7cff1c4259d7 266 /**
Kojto 101:7cff1c4259d7 267 * @}
Kojto 101:7cff1c4259d7 268 */
Kojto 101:7cff1c4259d7 269
Kojto 101:7cff1c4259d7 270 /** @defgroup SDIO_Response_Registers Response Register
Kojto 101:7cff1c4259d7 271 * @{
Kojto 101:7cff1c4259d7 272 */
Kojto 101:7cff1c4259d7 273 #define SDIO_RESP1 ((uint32_t)0x00000000)
Kojto 101:7cff1c4259d7 274 #define SDIO_RESP2 ((uint32_t)0x00000004)
Kojto 101:7cff1c4259d7 275 #define SDIO_RESP3 ((uint32_t)0x00000008)
Kojto 101:7cff1c4259d7 276 #define SDIO_RESP4 ((uint32_t)0x0000000C)
Kojto 101:7cff1c4259d7 277
Kojto 101:7cff1c4259d7 278 #define IS_SDIO_RESP(RESP) (((RESP) == SDIO_RESP1) || \
Kojto 101:7cff1c4259d7 279 ((RESP) == SDIO_RESP2) || \
Kojto 101:7cff1c4259d7 280 ((RESP) == SDIO_RESP3) || \
Kojto 101:7cff1c4259d7 281 ((RESP) == SDIO_RESP4))
Kojto 101:7cff1c4259d7 282 /**
Kojto 101:7cff1c4259d7 283 * @}
Kojto 101:7cff1c4259d7 284 */
Kojto 101:7cff1c4259d7 285
Kojto 101:7cff1c4259d7 286 /** @defgroup SDIO_Data_Length Data Lenght
Kojto 101:7cff1c4259d7 287 * @{
Kojto 101:7cff1c4259d7 288 */
Kojto 101:7cff1c4259d7 289 #define IS_SDIO_DATA_LENGTH(LENGTH) ((LENGTH) <= 0x01FFFFFF)
Kojto 101:7cff1c4259d7 290 /**
Kojto 101:7cff1c4259d7 291 * @}
Kojto 101:7cff1c4259d7 292 */
Kojto 101:7cff1c4259d7 293
Kojto 101:7cff1c4259d7 294 /** @defgroup SDIO_Data_Block_Size Data Block Size
Kojto 101:7cff1c4259d7 295 * @{
Kojto 101:7cff1c4259d7 296 */
Kojto 101:7cff1c4259d7 297 #define SDIO_DATABLOCK_SIZE_1B ((uint32_t)0x00000000)
Kojto 101:7cff1c4259d7 298 #define SDIO_DATABLOCK_SIZE_2B SDIO_DCTRL_DBLOCKSIZE_0
Kojto 101:7cff1c4259d7 299 #define SDIO_DATABLOCK_SIZE_4B SDIO_DCTRL_DBLOCKSIZE_1
Kojto 101:7cff1c4259d7 300 #define SDIO_DATABLOCK_SIZE_8B ((uint32_t)0x00000030)
Kojto 101:7cff1c4259d7 301 #define SDIO_DATABLOCK_SIZE_16B SDIO_DCTRL_DBLOCKSIZE_2
Kojto 101:7cff1c4259d7 302 #define SDIO_DATABLOCK_SIZE_32B ((uint32_t)0x00000050)
Kojto 101:7cff1c4259d7 303 #define SDIO_DATABLOCK_SIZE_64B ((uint32_t)0x00000060)
Kojto 101:7cff1c4259d7 304 #define SDIO_DATABLOCK_SIZE_128B ((uint32_t)0x00000070)
Kojto 101:7cff1c4259d7 305 #define SDIO_DATABLOCK_SIZE_256B SDIO_DCTRL_DBLOCKSIZE_3
Kojto 101:7cff1c4259d7 306 #define SDIO_DATABLOCK_SIZE_512B ((uint32_t)0x00000090)
Kojto 101:7cff1c4259d7 307 #define SDIO_DATABLOCK_SIZE_1024B ((uint32_t)0x000000A0)
Kojto 101:7cff1c4259d7 308 #define SDIO_DATABLOCK_SIZE_2048B ((uint32_t)0x000000B0)
Kojto 101:7cff1c4259d7 309 #define SDIO_DATABLOCK_SIZE_4096B ((uint32_t)0x000000C0)
Kojto 101:7cff1c4259d7 310 #define SDIO_DATABLOCK_SIZE_8192B ((uint32_t)0x000000D0)
Kojto 101:7cff1c4259d7 311 #define SDIO_DATABLOCK_SIZE_16384B ((uint32_t)0x000000E0)
Kojto 101:7cff1c4259d7 312
Kojto 101:7cff1c4259d7 313 #define IS_SDIO_BLOCK_SIZE(SIZE) (((SIZE) == SDIO_DATABLOCK_SIZE_1B) || \
Kojto 101:7cff1c4259d7 314 ((SIZE) == SDIO_DATABLOCK_SIZE_2B) || \
Kojto 101:7cff1c4259d7 315 ((SIZE) == SDIO_DATABLOCK_SIZE_4B) || \
Kojto 101:7cff1c4259d7 316 ((SIZE) == SDIO_DATABLOCK_SIZE_8B) || \
Kojto 101:7cff1c4259d7 317 ((SIZE) == SDIO_DATABLOCK_SIZE_16B) || \
Kojto 101:7cff1c4259d7 318 ((SIZE) == SDIO_DATABLOCK_SIZE_32B) || \
Kojto 101:7cff1c4259d7 319 ((SIZE) == SDIO_DATABLOCK_SIZE_64B) || \
Kojto 101:7cff1c4259d7 320 ((SIZE) == SDIO_DATABLOCK_SIZE_128B) || \
Kojto 101:7cff1c4259d7 321 ((SIZE) == SDIO_DATABLOCK_SIZE_256B) || \
Kojto 101:7cff1c4259d7 322 ((SIZE) == SDIO_DATABLOCK_SIZE_512B) || \
Kojto 101:7cff1c4259d7 323 ((SIZE) == SDIO_DATABLOCK_SIZE_1024B) || \
Kojto 101:7cff1c4259d7 324 ((SIZE) == SDIO_DATABLOCK_SIZE_2048B) || \
Kojto 101:7cff1c4259d7 325 ((SIZE) == SDIO_DATABLOCK_SIZE_4096B) || \
Kojto 101:7cff1c4259d7 326 ((SIZE) == SDIO_DATABLOCK_SIZE_8192B) || \
Kojto 101:7cff1c4259d7 327 ((SIZE) == SDIO_DATABLOCK_SIZE_16384B))
Kojto 101:7cff1c4259d7 328 /**
Kojto 101:7cff1c4259d7 329 * @}
Kojto 101:7cff1c4259d7 330 */
Kojto 101:7cff1c4259d7 331
Kojto 101:7cff1c4259d7 332 /** @defgroup SDIO_Transfer_Direction Transfer Direction
Kojto 101:7cff1c4259d7 333 * @{
Kojto 101:7cff1c4259d7 334 */
Kojto 101:7cff1c4259d7 335 #define SDIO_TRANSFER_DIR_TO_CARD ((uint32_t)0x00000000)
Kojto 101:7cff1c4259d7 336 #define SDIO_TRANSFER_DIR_TO_SDIO SDIO_DCTRL_DTDIR
Kojto 101:7cff1c4259d7 337
Kojto 101:7cff1c4259d7 338 #define IS_SDIO_TRANSFER_DIR(DIR) (((DIR) == SDIO_TRANSFER_DIR_TO_CARD) || \
Kojto 101:7cff1c4259d7 339 ((DIR) == SDIO_TRANSFER_DIR_TO_SDIO))
Kojto 101:7cff1c4259d7 340 /**
Kojto 101:7cff1c4259d7 341 * @}
Kojto 101:7cff1c4259d7 342 */
Kojto 101:7cff1c4259d7 343
Kojto 101:7cff1c4259d7 344 /** @defgroup SDIO_Transfer_Type Transfer Type
Kojto 101:7cff1c4259d7 345 * @{
Kojto 101:7cff1c4259d7 346 */
Kojto 101:7cff1c4259d7 347 #define SDIO_TRANSFER_MODE_BLOCK ((uint32_t)0x00000000)
Kojto 101:7cff1c4259d7 348 #define SDIO_TRANSFER_MODE_STREAM SDIO_DCTRL_DTMODE
Kojto 101:7cff1c4259d7 349
Kojto 101:7cff1c4259d7 350 #define IS_SDIO_TRANSFER_MODE(MODE) (((MODE) == SDIO_TRANSFER_MODE_BLOCK) || \
Kojto 101:7cff1c4259d7 351 ((MODE) == SDIO_TRANSFER_MODE_STREAM))
Kojto 101:7cff1c4259d7 352 /**
Kojto 101:7cff1c4259d7 353 * @}
Kojto 101:7cff1c4259d7 354 */
Kojto 101:7cff1c4259d7 355
Kojto 101:7cff1c4259d7 356 /** @defgroup SDIO_DPSM_State DPSM State
Kojto 101:7cff1c4259d7 357 * @{
Kojto 101:7cff1c4259d7 358 */
Kojto 101:7cff1c4259d7 359 #define SDIO_DPSM_DISABLE ((uint32_t)0x00000000)
Kojto 101:7cff1c4259d7 360 #define SDIO_DPSM_ENABLE SDIO_DCTRL_DTEN
Kojto 101:7cff1c4259d7 361
Kojto 101:7cff1c4259d7 362 #define IS_SDIO_DPSM(DPSM) (((DPSM) == SDIO_DPSM_DISABLE) ||\
Kojto 101:7cff1c4259d7 363 ((DPSM) == SDIO_DPSM_ENABLE))
Kojto 101:7cff1c4259d7 364 /**
Kojto 101:7cff1c4259d7 365 * @}
Kojto 101:7cff1c4259d7 366 */
Kojto 101:7cff1c4259d7 367
Kojto 101:7cff1c4259d7 368 /** @defgroup SDIO_Read_Wait_Mode Read Wait Mode
Kojto 101:7cff1c4259d7 369 * @{
Kojto 101:7cff1c4259d7 370 */
Kojto 101:7cff1c4259d7 371 #define SDIO_READ_WAIT_MODE_DATA2 ((uint32_t)0x00000000)
Kojto 101:7cff1c4259d7 372 #define SDIO_READ_WAIT_MODE_CLK ((uint32_t)0x00000001)
Kojto 101:7cff1c4259d7 373
Kojto 101:7cff1c4259d7 374 #define IS_SDIO_READWAIT_MODE(MODE) (((MODE) == SDIO_READ_WAIT_MODE_CLK) || \
Kojto 101:7cff1c4259d7 375 ((MODE) == SDIO_READ_WAIT_MODE_DATA2))
Kojto 101:7cff1c4259d7 376 /**
Kojto 101:7cff1c4259d7 377 * @}
Kojto 101:7cff1c4259d7 378 */
Kojto 101:7cff1c4259d7 379
Kojto 101:7cff1c4259d7 380 /** @defgroup SDIO_Interrupt_sources Interrupt Sources
Kojto 101:7cff1c4259d7 381 * @{
Kojto 101:7cff1c4259d7 382 */
Kojto 101:7cff1c4259d7 383 #define SDIO_IT_CCRCFAIL SDIO_STA_CCRCFAIL
Kojto 101:7cff1c4259d7 384 #define SDIO_IT_DCRCFAIL SDIO_STA_DCRCFAIL
Kojto 101:7cff1c4259d7 385 #define SDIO_IT_CTIMEOUT SDIO_STA_CTIMEOUT
Kojto 101:7cff1c4259d7 386 #define SDIO_IT_DTIMEOUT SDIO_STA_DTIMEOUT
Kojto 101:7cff1c4259d7 387 #define SDIO_IT_TXUNDERR SDIO_STA_TXUNDERR
Kojto 101:7cff1c4259d7 388 #define SDIO_IT_RXOVERR SDIO_STA_RXOVERR
Kojto 101:7cff1c4259d7 389 #define SDIO_IT_CMDREND SDIO_STA_CMDREND
Kojto 101:7cff1c4259d7 390 #define SDIO_IT_CMDSENT SDIO_STA_CMDSENT
Kojto 101:7cff1c4259d7 391 #define SDIO_IT_DATAEND SDIO_STA_DATAEND
Kojto 101:7cff1c4259d7 392 #define SDIO_IT_STBITERR SDIO_STA_STBITERR
Kojto 101:7cff1c4259d7 393 #define SDIO_IT_DBCKEND SDIO_STA_DBCKEND
Kojto 101:7cff1c4259d7 394 #define SDIO_IT_CMDACT SDIO_STA_CMDACT
Kojto 101:7cff1c4259d7 395 #define SDIO_IT_TXACT SDIO_STA_TXACT
Kojto 101:7cff1c4259d7 396 #define SDIO_IT_RXACT SDIO_STA_RXACT
Kojto 101:7cff1c4259d7 397 #define SDIO_IT_TXFIFOHE SDIO_STA_TXFIFOHE
Kojto 101:7cff1c4259d7 398 #define SDIO_IT_RXFIFOHF SDIO_STA_RXFIFOHF
Kojto 101:7cff1c4259d7 399 #define SDIO_IT_TXFIFOF SDIO_STA_TXFIFOF
Kojto 101:7cff1c4259d7 400 #define SDIO_IT_RXFIFOF SDIO_STA_RXFIFOF
Kojto 101:7cff1c4259d7 401 #define SDIO_IT_TXFIFOE SDIO_STA_TXFIFOE
Kojto 101:7cff1c4259d7 402 #define SDIO_IT_RXFIFOE SDIO_STA_RXFIFOE
Kojto 101:7cff1c4259d7 403 #define SDIO_IT_TXDAVL SDIO_STA_TXDAVL
Kojto 101:7cff1c4259d7 404 #define SDIO_IT_RXDAVL SDIO_STA_RXDAVL
Kojto 101:7cff1c4259d7 405 #define SDIO_IT_SDIOIT SDIO_STA_SDIOIT
Kojto 101:7cff1c4259d7 406 #define SDIO_IT_CEATAEND SDIO_STA_CEATAEND
Kojto 101:7cff1c4259d7 407 /**
Kojto 101:7cff1c4259d7 408 * @}
Kojto 101:7cff1c4259d7 409 */
Kojto 101:7cff1c4259d7 410
Kojto 101:7cff1c4259d7 411 /** @defgroup SDIO_Flags Flags
Kojto 101:7cff1c4259d7 412 * @{
Kojto 101:7cff1c4259d7 413 */
Kojto 101:7cff1c4259d7 414 #define SDIO_FLAG_CCRCFAIL SDIO_STA_CCRCFAIL
Kojto 101:7cff1c4259d7 415 #define SDIO_FLAG_DCRCFAIL SDIO_STA_DCRCFAIL
Kojto 101:7cff1c4259d7 416 #define SDIO_FLAG_CTIMEOUT SDIO_STA_CTIMEOUT
Kojto 101:7cff1c4259d7 417 #define SDIO_FLAG_DTIMEOUT SDIO_STA_DTIMEOUT
Kojto 101:7cff1c4259d7 418 #define SDIO_FLAG_TXUNDERR SDIO_STA_TXUNDERR
Kojto 101:7cff1c4259d7 419 #define SDIO_FLAG_RXOVERR SDIO_STA_RXOVERR
Kojto 101:7cff1c4259d7 420 #define SDIO_FLAG_CMDREND SDIO_STA_CMDREND
Kojto 101:7cff1c4259d7 421 #define SDIO_FLAG_CMDSENT SDIO_STA_CMDSENT
Kojto 101:7cff1c4259d7 422 #define SDIO_FLAG_DATAEND SDIO_STA_DATAEND
Kojto 101:7cff1c4259d7 423 #define SDIO_FLAG_STBITERR SDIO_STA_STBITERR
Kojto 101:7cff1c4259d7 424 #define SDIO_FLAG_DBCKEND SDIO_STA_DBCKEND
Kojto 101:7cff1c4259d7 425 #define SDIO_FLAG_CMDACT SDIO_STA_CMDACT
Kojto 101:7cff1c4259d7 426 #define SDIO_FLAG_TXACT SDIO_STA_TXACT
Kojto 101:7cff1c4259d7 427 #define SDIO_FLAG_RXACT SDIO_STA_RXACT
Kojto 101:7cff1c4259d7 428 #define SDIO_FLAG_TXFIFOHE SDIO_STA_TXFIFOHE
Kojto 101:7cff1c4259d7 429 #define SDIO_FLAG_RXFIFOHF SDIO_STA_RXFIFOHF
Kojto 101:7cff1c4259d7 430 #define SDIO_FLAG_TXFIFOF SDIO_STA_TXFIFOF
Kojto 101:7cff1c4259d7 431 #define SDIO_FLAG_RXFIFOF SDIO_STA_RXFIFOF
Kojto 101:7cff1c4259d7 432 #define SDIO_FLAG_TXFIFOE SDIO_STA_TXFIFOE
Kojto 101:7cff1c4259d7 433 #define SDIO_FLAG_RXFIFOE SDIO_STA_RXFIFOE
Kojto 101:7cff1c4259d7 434 #define SDIO_FLAG_TXDAVL SDIO_STA_TXDAVL
Kojto 101:7cff1c4259d7 435 #define SDIO_FLAG_RXDAVL SDIO_STA_RXDAVL
Kojto 101:7cff1c4259d7 436 #define SDIO_FLAG_SDIOIT SDIO_STA_SDIOIT
Kojto 101:7cff1c4259d7 437 #define SDIO_FLAG_CEATAEND SDIO_STA_CEATAEND
Kojto 101:7cff1c4259d7 438 /**
Kojto 101:7cff1c4259d7 439 * @}
Kojto 101:7cff1c4259d7 440 */
Kojto 101:7cff1c4259d7 441
Kojto 101:7cff1c4259d7 442 /**
Kojto 101:7cff1c4259d7 443 * @}
Kojto 101:7cff1c4259d7 444 */
Kojto 101:7cff1c4259d7 445 /* Exported macro ------------------------------------------------------------*/
Kojto 101:7cff1c4259d7 446 /** @defgroup SDMMC_LL_Exported_macros SDMMC_LL Exported Macros
Kojto 101:7cff1c4259d7 447 * @{
Kojto 101:7cff1c4259d7 448 */
Kojto 101:7cff1c4259d7 449
Kojto 101:7cff1c4259d7 450 /** @defgroup SDMMC_LL_Alias_Region Bit Address in the alias region
Kojto 101:7cff1c4259d7 451 * @{
Kojto 101:7cff1c4259d7 452 */
Kojto 101:7cff1c4259d7 453 /* ------------ SDIO registers bit address in the alias region -------------- */
Kojto 101:7cff1c4259d7 454 #define SDIO_OFFSET (SDIO_BASE - PERIPH_BASE)
Kojto 101:7cff1c4259d7 455
Kojto 101:7cff1c4259d7 456 /* --- CLKCR Register ---*/
Kojto 101:7cff1c4259d7 457 /* Alias word address of CLKEN bit */
Kojto 101:7cff1c4259d7 458 #define CLKCR_OFFSET (SDIO_OFFSET + 0x04)
Kojto 101:7cff1c4259d7 459 #define CLKEN_BITNUMBER 0x08
Kojto 101:7cff1c4259d7 460 #define CLKCR_CLKEN_BB (PERIPH_BB_BASE + (CLKCR_OFFSET * 32) + (CLKEN_BITNUMBER * 4))
Kojto 101:7cff1c4259d7 461
Kojto 101:7cff1c4259d7 462 /* --- CMD Register ---*/
Kojto 101:7cff1c4259d7 463 /* Alias word address of SDIOSUSPEND bit */
Kojto 101:7cff1c4259d7 464 #define CMD_OFFSET (SDIO_OFFSET + 0x0C)
Kojto 101:7cff1c4259d7 465 #define SDIOSUSPEND_BITNUMBER 0x0B
Kojto 101:7cff1c4259d7 466 #define CMD_SDIOSUSPEND_BB (PERIPH_BB_BASE + (CMD_OFFSET * 32) + (SDIOSUSPEND_BITNUMBER * 4))
Kojto 101:7cff1c4259d7 467
Kojto 101:7cff1c4259d7 468 /* Alias word address of ENCMDCOMPL bit */
Kojto 101:7cff1c4259d7 469 #define ENCMDCOMPL_BITNUMBER 0x0C
Kojto 101:7cff1c4259d7 470 #define CMD_ENCMDCOMPL_BB (PERIPH_BB_BASE + (CMD_OFFSET * 32) + (ENCMDCOMPL_BITNUMBER * 4))
Kojto 101:7cff1c4259d7 471
Kojto 101:7cff1c4259d7 472 /* Alias word address of NIEN bit */
Kojto 101:7cff1c4259d7 473 #define NIEN_BITNUMBER 0x0D
Kojto 101:7cff1c4259d7 474 #define CMD_NIEN_BB (PERIPH_BB_BASE + (CMD_OFFSET * 32) + (NIEN_BITNUMBER * 4))
Kojto 101:7cff1c4259d7 475
Kojto 101:7cff1c4259d7 476 /* Alias word address of ATACMD bit */
Kojto 101:7cff1c4259d7 477 #define ATACMD_BITNUMBER 0x0E
Kojto 101:7cff1c4259d7 478 #define CMD_ATACMD_BB (PERIPH_BB_BASE + (CMD_OFFSET * 32) + (ATACMD_BITNUMBER * 4))
Kojto 101:7cff1c4259d7 479
Kojto 101:7cff1c4259d7 480 /* --- DCTRL Register ---*/
Kojto 101:7cff1c4259d7 481 /* Alias word address of DMAEN bit */
Kojto 101:7cff1c4259d7 482 #define DCTRL_OFFSET (SDIO_OFFSET + 0x2C)
Kojto 101:7cff1c4259d7 483 #define DMAEN_BITNUMBER 0x03
Kojto 101:7cff1c4259d7 484 #define DCTRL_DMAEN_BB (PERIPH_BB_BASE + (DCTRL_OFFSET * 32) + (DMAEN_BITNUMBER * 4))
Kojto 101:7cff1c4259d7 485
Kojto 101:7cff1c4259d7 486 /* Alias word address of RWSTART bit */
Kojto 101:7cff1c4259d7 487 #define RWSTART_BITNUMBER 0x08
Kojto 101:7cff1c4259d7 488 #define DCTRL_RWSTART_BB (PERIPH_BB_BASE + (DCTRL_OFFSET * 32) + (RWSTART_BITNUMBER * 4))
Kojto 101:7cff1c4259d7 489
Kojto 101:7cff1c4259d7 490 /* Alias word address of RWSTOP bit */
Kojto 101:7cff1c4259d7 491 #define RWSTOP_BITNUMBER 0x09
Kojto 101:7cff1c4259d7 492 #define DCTRL_RWSTOP_BB (PERIPH_BB_BASE + (DCTRL_OFFSET * 32) + (RWSTOP_BITNUMBER * 4))
Kojto 101:7cff1c4259d7 493
Kojto 101:7cff1c4259d7 494 /* Alias word address of RWMOD bit */
Kojto 101:7cff1c4259d7 495 #define RWMOD_BITNUMBER 0x0A
Kojto 101:7cff1c4259d7 496 #define DCTRL_RWMOD_BB (PERIPH_BB_BASE + (DCTRL_OFFSET * 32) + (RWMOD_BITNUMBER * 4))
Kojto 101:7cff1c4259d7 497
Kojto 101:7cff1c4259d7 498 /* Alias word address of SDIOEN bit */
Kojto 101:7cff1c4259d7 499 #define SDIOEN_BITNUMBER 0x0B
Kojto 101:7cff1c4259d7 500 #define DCTRL_SDIOEN_BB (PERIPH_BB_BASE + (DCTRL_OFFSET * 32) + (SDIOEN_BITNUMBER * 4))
Kojto 101:7cff1c4259d7 501 /**
Kojto 101:7cff1c4259d7 502 * @}
Kojto 101:7cff1c4259d7 503 */
Kojto 101:7cff1c4259d7 504
Kojto 101:7cff1c4259d7 505 /** @defgroup SDMMC_LL_Register Bits And Addresses Definitions
Kojto 101:7cff1c4259d7 506 * @brief SDMMC_LL registers bit address in the alias region
Kojto 101:7cff1c4259d7 507 * @{
Kojto 101:7cff1c4259d7 508 */
Kojto 101:7cff1c4259d7 509
Kojto 101:7cff1c4259d7 510 /* ---------------------- SDIO registers bit mask --------------------------- */
Kojto 101:7cff1c4259d7 511 /* --- CLKCR Register ---*/
Kojto 101:7cff1c4259d7 512 /* CLKCR register clear mask */
Kojto 101:7cff1c4259d7 513 #define CLKCR_CLEAR_MASK ((uint32_t)(SDIO_CLKCR_CLKDIV | SDIO_CLKCR_PWRSAV |\
Kojto 101:7cff1c4259d7 514 SDIO_CLKCR_BYPASS | SDIO_CLKCR_WIDBUS |\
Kojto 101:7cff1c4259d7 515 SDIO_CLKCR_NEGEDGE | SDIO_CLKCR_HWFC_EN))
Kojto 101:7cff1c4259d7 516
Kojto 101:7cff1c4259d7 517 /* --- PWRCTRL Register ---*/
Kojto 101:7cff1c4259d7 518 /* --- DCTRL Register ---*/
Kojto 101:7cff1c4259d7 519 /* SDIO DCTRL Clear Mask */
Kojto 101:7cff1c4259d7 520 #define DCTRL_CLEAR_MASK ((uint32_t)(SDIO_DCTRL_DTEN | SDIO_DCTRL_DTDIR |\
Kojto 101:7cff1c4259d7 521 SDIO_DCTRL_DTMODE | SDIO_DCTRL_DBLOCKSIZE))
Kojto 101:7cff1c4259d7 522
Kojto 101:7cff1c4259d7 523 /* --- CMD Register ---*/
Kojto 101:7cff1c4259d7 524 /* CMD Register clear mask */
Kojto 101:7cff1c4259d7 525 #define CMD_CLEAR_MASK ((uint32_t)(SDIO_CMD_CMDINDEX | SDIO_CMD_WAITRESP |\
Kojto 101:7cff1c4259d7 526 SDIO_CMD_WAITINT | SDIO_CMD_WAITPEND |\
Kojto 101:7cff1c4259d7 527 SDIO_CMD_CPSMEN | SDIO_CMD_SDIOSUSPEND))
Kojto 101:7cff1c4259d7 528
Kojto 101:7cff1c4259d7 529 /* SDIO RESP Registers Address */
Kojto 101:7cff1c4259d7 530 #define SDIO_RESP_ADDR ((uint32_t)(SDIO_BASE + 0x14))
Kojto 101:7cff1c4259d7 531
Kojto 101:7cff1c4259d7 532 /* SDIO Initialization Frequency (400KHz max) */
Kojto 101:7cff1c4259d7 533 #define SDIO_INIT_CLK_DIV ((uint8_t)0x76)
Kojto 101:7cff1c4259d7 534
Kojto 101:7cff1c4259d7 535 /* SDIO Data Transfer Frequency (25MHz max) */
Kojto 101:7cff1c4259d7 536 #define SDIO_TRANSFER_CLK_DIV ((uint8_t)0x0)
Kojto 101:7cff1c4259d7 537 /**
Kojto 101:7cff1c4259d7 538 * @}
Kojto 101:7cff1c4259d7 539 */
Kojto 101:7cff1c4259d7 540
Kojto 101:7cff1c4259d7 541 /** @defgroup SDMMC_LL_Interrupt_Clock Interrupt And Clock Configuration
Kojto 101:7cff1c4259d7 542 * @brief macros to handle interrupts and specific clock configurations
Kojto 101:7cff1c4259d7 543 * @{
Kojto 101:7cff1c4259d7 544 */
Kojto 101:7cff1c4259d7 545
Kojto 101:7cff1c4259d7 546 /**
Kojto 101:7cff1c4259d7 547 * @brief Enable the SDIO device.
Kojto 101:7cff1c4259d7 548 * @retval None
Kojto 101:7cff1c4259d7 549 */
Kojto 101:7cff1c4259d7 550 #define __SDIO_ENABLE() (*(__IO uint32_t *)CLKCR_CLKEN_BB = ENABLE)
Kojto 101:7cff1c4259d7 551
Kojto 101:7cff1c4259d7 552 /**
Kojto 101:7cff1c4259d7 553 * @brief Disable the SDIO device.
Kojto 101:7cff1c4259d7 554 * @retval None
Kojto 101:7cff1c4259d7 555 */
Kojto 101:7cff1c4259d7 556 #define __SDIO_DISABLE() (*(__IO uint32_t *)CLKCR_CLKEN_BB = DISABLE)
Kojto 101:7cff1c4259d7 557
Kojto 101:7cff1c4259d7 558 /**
Kojto 101:7cff1c4259d7 559 * @brief Enable the SDIO DMA transfer.
Kojto 101:7cff1c4259d7 560 * @retval None
Kojto 101:7cff1c4259d7 561 */
Kojto 101:7cff1c4259d7 562 #define __SDIO_DMA_ENABLE() (*(__IO uint32_t *)DCTRL_DMAEN_BB = ENABLE)
Kojto 101:7cff1c4259d7 563
Kojto 101:7cff1c4259d7 564 /**
Kojto 101:7cff1c4259d7 565 * @brief Disable the SDIO DMA transfer.
Kojto 101:7cff1c4259d7 566 * @retval None
Kojto 101:7cff1c4259d7 567 */
Kojto 101:7cff1c4259d7 568 #define __SDIO_DMA_DISABLE() (*(__IO uint32_t *)DCTRL_DMAEN_BB = DISABLE)
Kojto 101:7cff1c4259d7 569
Kojto 101:7cff1c4259d7 570 /**
Kojto 101:7cff1c4259d7 571 * @brief Enable the SDIO device interrupt.
Kojto 101:7cff1c4259d7 572 * @param __INSTANCE__ : Pointer to SDIO register base
Kojto 101:7cff1c4259d7 573 * @param __INTERRUPT__ : specifies the SDIO interrupt sources to be enabled.
Kojto 101:7cff1c4259d7 574 * This parameter can be one or a combination of the following values:
Kojto 101:7cff1c4259d7 575 * @arg SDIO_IT_CCRCFAIL: Command response received (CRC check failed) interrupt
Kojto 101:7cff1c4259d7 576 * @arg SDIO_IT_DCRCFAIL: Data block sent/received (CRC check failed) interrupt
Kojto 101:7cff1c4259d7 577 * @arg SDIO_IT_CTIMEOUT: Command response timeout interrupt
Kojto 101:7cff1c4259d7 578 * @arg SDIO_IT_DTIMEOUT: Data timeout interrupt
Kojto 101:7cff1c4259d7 579 * @arg SDIO_IT_TXUNDERR: Transmit FIFO underrun error interrupt
Kojto 101:7cff1c4259d7 580 * @arg SDIO_IT_RXOVERR: Received FIFO overrun error interrupt
Kojto 101:7cff1c4259d7 581 * @arg SDIO_IT_CMDREND: Command response received (CRC check passed) interrupt
Kojto 101:7cff1c4259d7 582 * @arg SDIO_IT_CMDSENT: Command sent (no response required) interrupt
Kojto 101:7cff1c4259d7 583 * @arg SDIO_IT_DATAEND: Data end (data counter, SDIDCOUNT, is zero) interrupt
Kojto 101:7cff1c4259d7 584 * @arg SDIO_IT_STBITERR: Start bit not detected on all data signals in wide
Kojto 101:7cff1c4259d7 585 * bus mode interrupt
Kojto 101:7cff1c4259d7 586 * @arg SDIO_IT_DBCKEND: Data block sent/received (CRC check passed) interrupt
Kojto 101:7cff1c4259d7 587 * @arg SDIO_IT_CMDACT: Command transfer in progress interrupt
Kojto 101:7cff1c4259d7 588 * @arg SDIO_IT_TXACT: Data transmit in progress interrupt
Kojto 101:7cff1c4259d7 589 * @arg SDIO_IT_RXACT: Data receive in progress interrupt
Kojto 101:7cff1c4259d7 590 * @arg SDIO_IT_TXFIFOHE: Transmit FIFO Half Empty interrupt
Kojto 101:7cff1c4259d7 591 * @arg SDIO_IT_RXFIFOHF: Receive FIFO Half Full interrupt
Kojto 101:7cff1c4259d7 592 * @arg SDIO_IT_TXFIFOF: Transmit FIFO full interrupt
Kojto 101:7cff1c4259d7 593 * @arg SDIO_IT_RXFIFOF: Receive FIFO full interrupt
Kojto 101:7cff1c4259d7 594 * @arg SDIO_IT_TXFIFOE: Transmit FIFO empty interrupt
Kojto 101:7cff1c4259d7 595 * @arg SDIO_IT_RXFIFOE: Receive FIFO empty interrupt
Kojto 101:7cff1c4259d7 596 * @arg SDIO_IT_TXDAVL: Data available in transmit FIFO interrupt
Kojto 101:7cff1c4259d7 597 * @arg SDIO_IT_RXDAVL: Data available in receive FIFO interrupt
Kojto 101:7cff1c4259d7 598 * @arg SDIO_IT_SDIOIT: SD I/O interrupt received interrupt
Kojto 101:7cff1c4259d7 599 * @arg SDIO_IT_CEATAEND: CE-ATA command completion signal received for CMD61 interrupt
Kojto 101:7cff1c4259d7 600 * @retval None
Kojto 101:7cff1c4259d7 601 */
Kojto 101:7cff1c4259d7 602 #define __SDIO_ENABLE_IT(__INSTANCE__, __INTERRUPT__) ((__INSTANCE__)->MASK |= (__INTERRUPT__))
Kojto 101:7cff1c4259d7 603
Kojto 101:7cff1c4259d7 604 /**
Kojto 101:7cff1c4259d7 605 * @brief Disable the SDIO device interrupt.
Kojto 101:7cff1c4259d7 606 * @param __INSTANCE__ : Pointer to SDIO register base
Kojto 101:7cff1c4259d7 607 * @param __INTERRUPT__ : specifies the SDIO interrupt sources to be disabled.
Kojto 101:7cff1c4259d7 608 * This parameter can be one or a combination of the following values:
Kojto 101:7cff1c4259d7 609 * @arg SDIO_IT_CCRCFAIL: Command response received (CRC check failed) interrupt
Kojto 101:7cff1c4259d7 610 * @arg SDIO_IT_DCRCFAIL: Data block sent/received (CRC check failed) interrupt
Kojto 101:7cff1c4259d7 611 * @arg SDIO_IT_CTIMEOUT: Command response timeout interrupt
Kojto 101:7cff1c4259d7 612 * @arg SDIO_IT_DTIMEOUT: Data timeout interrupt
Kojto 101:7cff1c4259d7 613 * @arg SDIO_IT_TXUNDERR: Transmit FIFO underrun error interrupt
Kojto 101:7cff1c4259d7 614 * @arg SDIO_IT_RXOVERR: Received FIFO overrun error interrupt
Kojto 101:7cff1c4259d7 615 * @arg SDIO_IT_CMDREND: Command response received (CRC check passed) interrupt
Kojto 101:7cff1c4259d7 616 * @arg SDIO_IT_CMDSENT: Command sent (no response required) interrupt
Kojto 101:7cff1c4259d7 617 * @arg SDIO_IT_DATAEND: Data end (data counter, SDIDCOUNT, is zero) interrupt
Kojto 101:7cff1c4259d7 618 * @arg SDIO_IT_STBITERR: Start bit not detected on all data signals in wide
Kojto 101:7cff1c4259d7 619 * bus mode interrupt
Kojto 101:7cff1c4259d7 620 * @arg SDIO_IT_DBCKEND: Data block sent/received (CRC check passed) interrupt
Kojto 101:7cff1c4259d7 621 * @arg SDIO_IT_CMDACT: Command transfer in progress interrupt
Kojto 101:7cff1c4259d7 622 * @arg SDIO_IT_TXACT: Data transmit in progress interrupt
Kojto 101:7cff1c4259d7 623 * @arg SDIO_IT_RXACT: Data receive in progress interrupt
Kojto 101:7cff1c4259d7 624 * @arg SDIO_IT_TXFIFOHE: Transmit FIFO Half Empty interrupt
Kojto 101:7cff1c4259d7 625 * @arg SDIO_IT_RXFIFOHF: Receive FIFO Half Full interrupt
Kojto 101:7cff1c4259d7 626 * @arg SDIO_IT_TXFIFOF: Transmit FIFO full interrupt
Kojto 101:7cff1c4259d7 627 * @arg SDIO_IT_RXFIFOF: Receive FIFO full interrupt
Kojto 101:7cff1c4259d7 628 * @arg SDIO_IT_TXFIFOE: Transmit FIFO empty interrupt
Kojto 101:7cff1c4259d7 629 * @arg SDIO_IT_RXFIFOE: Receive FIFO empty interrupt
Kojto 101:7cff1c4259d7 630 * @arg SDIO_IT_TXDAVL: Data available in transmit FIFO interrupt
Kojto 101:7cff1c4259d7 631 * @arg SDIO_IT_RXDAVL: Data available in receive FIFO interrupt
Kojto 101:7cff1c4259d7 632 * @arg SDIO_IT_SDIOIT: SD I/O interrupt received interrupt
Kojto 101:7cff1c4259d7 633 * @arg SDIO_IT_CEATAEND: CE-ATA command completion signal received for CMD61 interrupt
Kojto 101:7cff1c4259d7 634 * @retval None
Kojto 101:7cff1c4259d7 635 */
Kojto 101:7cff1c4259d7 636 #define __SDIO_DISABLE_IT(__INSTANCE__, __INTERRUPT__) ((__INSTANCE__)->MASK &= ~(__INTERRUPT__))
Kojto 101:7cff1c4259d7 637
Kojto 101:7cff1c4259d7 638 /**
Kojto 101:7cff1c4259d7 639 * @brief Checks whether the specified SDIO flag is set or not.
Kojto 101:7cff1c4259d7 640 * @param __INSTANCE__ : Pointer to SDIO register base
Kojto 101:7cff1c4259d7 641 * @param __FLAG__: specifies the flag to check.
Kojto 101:7cff1c4259d7 642 * This parameter can be one of the following values:
Kojto 101:7cff1c4259d7 643 * @arg SDIO_FLAG_CCRCFAIL: Command response received (CRC check failed)
Kojto 101:7cff1c4259d7 644 * @arg SDIO_FLAG_DCRCFAIL: Data block sent/received (CRC check failed)
Kojto 101:7cff1c4259d7 645 * @arg SDIO_FLAG_CTIMEOUT: Command response timeout
Kojto 101:7cff1c4259d7 646 * @arg SDIO_FLAG_DTIMEOUT: Data timeout
Kojto 101:7cff1c4259d7 647 * @arg SDIO_FLAG_TXUNDERR: Transmit FIFO underrun error
Kojto 101:7cff1c4259d7 648 * @arg SDIO_FLAG_RXOVERR: Received FIFO overrun error
Kojto 101:7cff1c4259d7 649 * @arg SDIO_FLAG_CMDREND: Command response received (CRC check passed)
Kojto 101:7cff1c4259d7 650 * @arg SDIO_FLAG_CMDSENT: Command sent (no response required)
Kojto 101:7cff1c4259d7 651 * @arg SDIO_FLAG_DATAEND: Data end (data counter, SDIDCOUNT, is zero)
Kojto 101:7cff1c4259d7 652 * @arg SDIO_FLAG_STBITERR: Start bit not detected on all data signals in wide bus mode.
Kojto 101:7cff1c4259d7 653 * @arg SDIO_FLAG_DBCKEND: Data block sent/received (CRC check passed)
Kojto 101:7cff1c4259d7 654 * @arg SDIO_FLAG_CMDACT: Command transfer in progress
Kojto 101:7cff1c4259d7 655 * @arg SDIO_FLAG_TXACT: Data transmit in progress
Kojto 101:7cff1c4259d7 656 * @arg SDIO_FLAG_RXACT: Data receive in progress
Kojto 101:7cff1c4259d7 657 * @arg SDIO_FLAG_TXFIFOHE: Transmit FIFO Half Empty
Kojto 101:7cff1c4259d7 658 * @arg SDIO_FLAG_RXFIFOHF: Receive FIFO Half Full
Kojto 101:7cff1c4259d7 659 * @arg SDIO_FLAG_TXFIFOF: Transmit FIFO full
Kojto 101:7cff1c4259d7 660 * @arg SDIO_FLAG_RXFIFOF: Receive FIFO full
Kojto 101:7cff1c4259d7 661 * @arg SDIO_FLAG_TXFIFOE: Transmit FIFO empty
Kojto 101:7cff1c4259d7 662 * @arg SDIO_FLAG_RXFIFOE: Receive FIFO empty
Kojto 101:7cff1c4259d7 663 * @arg SDIO_FLAG_TXDAVL: Data available in transmit FIFO
Kojto 101:7cff1c4259d7 664 * @arg SDIO_FLAG_RXDAVL: Data available in receive FIFO
Kojto 101:7cff1c4259d7 665 * @arg SDIO_FLAG_SDIOIT: SD I/O interrupt received
Kojto 101:7cff1c4259d7 666 * @arg SDIO_FLAG_CEATAEND: CE-ATA command completion signal received for CMD61
Kojto 101:7cff1c4259d7 667 * @retval The new state of SDIO_FLAG (SET or RESET).
Kojto 101:7cff1c4259d7 668 */
Kojto 101:7cff1c4259d7 669 #define __SDIO_GET_FLAG(__INSTANCE__, __FLAG__) (((__INSTANCE__)->STA &(__FLAG__)) != RESET)
Kojto 101:7cff1c4259d7 670
Kojto 101:7cff1c4259d7 671
Kojto 101:7cff1c4259d7 672 /**
Kojto 101:7cff1c4259d7 673 * @brief Clears the SDIO pending flags.
Kojto 101:7cff1c4259d7 674 * @param __INSTANCE__ : Pointer to SDIO register base
Kojto 101:7cff1c4259d7 675 * @param __FLAG__: specifies the flag to clear.
Kojto 101:7cff1c4259d7 676 * This parameter can be one or a combination of the following values:
Kojto 101:7cff1c4259d7 677 * @arg SDIO_FLAG_CCRCFAIL: Command response received (CRC check failed)
Kojto 101:7cff1c4259d7 678 * @arg SDIO_FLAG_DCRCFAIL: Data block sent/received (CRC check failed)
Kojto 101:7cff1c4259d7 679 * @arg SDIO_FLAG_CTIMEOUT: Command response timeout
Kojto 101:7cff1c4259d7 680 * @arg SDIO_FLAG_DTIMEOUT: Data timeout
Kojto 101:7cff1c4259d7 681 * @arg SDIO_FLAG_TXUNDERR: Transmit FIFO underrun error
Kojto 101:7cff1c4259d7 682 * @arg SDIO_FLAG_RXOVERR: Received FIFO overrun error
Kojto 101:7cff1c4259d7 683 * @arg SDIO_FLAG_CMDREND: Command response received (CRC check passed)
Kojto 101:7cff1c4259d7 684 * @arg SDIO_FLAG_CMDSENT: Command sent (no response required)
Kojto 101:7cff1c4259d7 685 * @arg SDIO_FLAG_DATAEND: Data end (data counter, SDIDCOUNT, is zero)
Kojto 101:7cff1c4259d7 686 * @arg SDIO_FLAG_STBITERR: Start bit not detected on all data signals in wide bus mode
Kojto 101:7cff1c4259d7 687 * @arg SDIO_FLAG_DBCKEND: Data block sent/received (CRC check passed)
Kojto 101:7cff1c4259d7 688 * @arg SDIO_FLAG_SDIOIT: SD I/O interrupt received
Kojto 101:7cff1c4259d7 689 * @arg SDIO_FLAG_CEATAEND: CE-ATA command completion signal received for CMD61
Kojto 101:7cff1c4259d7 690 * @retval None
Kojto 101:7cff1c4259d7 691 */
Kojto 101:7cff1c4259d7 692 #define __SDIO_CLEAR_FLAG(__INSTANCE__, __FLAG__) ((__INSTANCE__)->ICR = (__FLAG__))
Kojto 101:7cff1c4259d7 693
Kojto 101:7cff1c4259d7 694 /**
Kojto 101:7cff1c4259d7 695 * @brief Checks whether the specified SDIO interrupt has occurred or not.
Kojto 101:7cff1c4259d7 696 * @param __INSTANCE__ : Pointer to SDIO register base
Kojto 101:7cff1c4259d7 697 * @param __INTERRUPT__: specifies the SDIO interrupt source to check.
Kojto 101:7cff1c4259d7 698 * This parameter can be one of the following values:
Kojto 101:7cff1c4259d7 699 * @arg SDIO_IT_CCRCFAIL: Command response received (CRC check failed) interrupt
Kojto 101:7cff1c4259d7 700 * @arg SDIO_IT_DCRCFAIL: Data block sent/received (CRC check failed) interrupt
Kojto 101:7cff1c4259d7 701 * @arg SDIO_IT_CTIMEOUT: Command response timeout interrupt
Kojto 101:7cff1c4259d7 702 * @arg SDIO_IT_DTIMEOUT: Data timeout interrupt
Kojto 101:7cff1c4259d7 703 * @arg SDIO_IT_TXUNDERR: Transmit FIFO underrun error interrupt
Kojto 101:7cff1c4259d7 704 * @arg SDIO_IT_RXOVERR: Received FIFO overrun error interrupt
Kojto 101:7cff1c4259d7 705 * @arg SDIO_IT_CMDREND: Command response received (CRC check passed) interrupt
Kojto 101:7cff1c4259d7 706 * @arg SDIO_IT_CMDSENT: Command sent (no response required) interrupt
Kojto 101:7cff1c4259d7 707 * @arg SDIO_IT_DATAEND: Data end (data counter, SDIDCOUNT, is zero) interrupt
Kojto 101:7cff1c4259d7 708 * @arg SDIO_IT_STBITERR: Start bit not detected on all data signals in wide
Kojto 101:7cff1c4259d7 709 * bus mode interrupt
Kojto 101:7cff1c4259d7 710 * @arg SDIO_IT_DBCKEND: Data block sent/received (CRC check passed) interrupt
Kojto 101:7cff1c4259d7 711 * @arg SDIO_IT_CMDACT: Command transfer in progress interrupt
Kojto 101:7cff1c4259d7 712 * @arg SDIO_IT_TXACT: Data transmit in progress interrupt
Kojto 101:7cff1c4259d7 713 * @arg SDIO_IT_RXACT: Data receive in progress interrupt
Kojto 101:7cff1c4259d7 714 * @arg SDIO_IT_TXFIFOHE: Transmit FIFO Half Empty interrupt
Kojto 101:7cff1c4259d7 715 * @arg SDIO_IT_RXFIFOHF: Receive FIFO Half Full interrupt
Kojto 101:7cff1c4259d7 716 * @arg SDIO_IT_TXFIFOF: Transmit FIFO full interrupt
Kojto 101:7cff1c4259d7 717 * @arg SDIO_IT_RXFIFOF: Receive FIFO full interrupt
Kojto 101:7cff1c4259d7 718 * @arg SDIO_IT_TXFIFOE: Transmit FIFO empty interrupt
Kojto 101:7cff1c4259d7 719 * @arg SDIO_IT_RXFIFOE: Receive FIFO empty interrupt
Kojto 101:7cff1c4259d7 720 * @arg SDIO_IT_TXDAVL: Data available in transmit FIFO interrupt
Kojto 101:7cff1c4259d7 721 * @arg SDIO_IT_RXDAVL: Data available in receive FIFO interrupt
Kojto 101:7cff1c4259d7 722 * @arg SDIO_IT_SDIOIT: SD I/O interrupt received interrupt
Kojto 101:7cff1c4259d7 723 * @arg SDIO_IT_CEATAEND: CE-ATA command completion signal received for CMD61 interrupt
Kojto 101:7cff1c4259d7 724 * @retval The new state of SDIO_IT (SET or RESET).
Kojto 101:7cff1c4259d7 725 */
Kojto 101:7cff1c4259d7 726 #define __SDIO_GET_IT (__INSTANCE__, __INTERRUPT__) (((__INSTANCE__)->STA &(__INTERRUPT__)) == (__INTERRUPT__))
Kojto 101:7cff1c4259d7 727
Kojto 101:7cff1c4259d7 728 /**
Kojto 101:7cff1c4259d7 729 * @brief Clears the SDIO's interrupt pending bits.
Kojto 101:7cff1c4259d7 730 * @param __INSTANCE__ : Pointer to SDIO register base
Kojto 101:7cff1c4259d7 731 * @param __INTERRUPT__: specifies the interrupt pending bit to clear.
Kojto 101:7cff1c4259d7 732 * This parameter can be one or a combination of the following values:
Kojto 101:7cff1c4259d7 733 * @arg SDIO_IT_CCRCFAIL: Command response received (CRC check failed) interrupt
Kojto 101:7cff1c4259d7 734 * @arg SDIO_IT_DCRCFAIL: Data block sent/received (CRC check failed) interrupt
Kojto 101:7cff1c4259d7 735 * @arg SDIO_IT_CTIMEOUT: Command response timeout interrupt
Kojto 101:7cff1c4259d7 736 * @arg SDIO_IT_DTIMEOUT: Data timeout interrupt
Kojto 101:7cff1c4259d7 737 * @arg SDIO_IT_TXUNDERR: Transmit FIFO underrun error interrupt
Kojto 101:7cff1c4259d7 738 * @arg SDIO_IT_RXOVERR: Received FIFO overrun error interrupt
Kojto 101:7cff1c4259d7 739 * @arg SDIO_IT_CMDREND: Command response received (CRC check passed) interrupt
Kojto 101:7cff1c4259d7 740 * @arg SDIO_IT_CMDSENT: Command sent (no response required) interrupt
Kojto 101:7cff1c4259d7 741 * @arg SDIO_IT_DATAEND: Data end (data counter, SDIO_DCOUNT, is zero) interrupt
Kojto 101:7cff1c4259d7 742 * @arg SDIO_IT_STBITERR: Start bit not detected on all data signals in wide
Kojto 101:7cff1c4259d7 743 * bus mode interrupt
Kojto 101:7cff1c4259d7 744 * @arg SDIO_IT_SDIOIT: SD I/O interrupt received interrupt
Kojto 101:7cff1c4259d7 745 * @arg SDIO_IT_CEATAEND: CE-ATA command completion signal received for CMD61
Kojto 101:7cff1c4259d7 746 * @retval None
Kojto 101:7cff1c4259d7 747 */
Kojto 101:7cff1c4259d7 748 #define __SDIO_CLEAR_IT(__INSTANCE__, __INTERRUPT__) ((__INSTANCE__)->ICR = (__INTERRUPT__))
Kojto 101:7cff1c4259d7 749
Kojto 101:7cff1c4259d7 750 /**
Kojto 101:7cff1c4259d7 751 * @brief Enable Start the SD I/O Read Wait operation.
Kojto 101:7cff1c4259d7 752 * @retval None
Kojto 101:7cff1c4259d7 753 */
Kojto 101:7cff1c4259d7 754 #define __SDIO_START_READWAIT_ENABLE() (*(__IO uint32_t *) DCTRL_RWSTART_BB = ENABLE)
Kojto 101:7cff1c4259d7 755
Kojto 101:7cff1c4259d7 756 /**
Kojto 101:7cff1c4259d7 757 * @brief Disable Start the SD I/O Read Wait operations.
Kojto 101:7cff1c4259d7 758 * @retval None
Kojto 101:7cff1c4259d7 759 */
Kojto 101:7cff1c4259d7 760 #define __SDIO_START_READWAIT_DISABLE() (*(__IO uint32_t *) DCTRL_RWSTART_BB = DISABLE)
Kojto 101:7cff1c4259d7 761
Kojto 101:7cff1c4259d7 762 /**
Kojto 101:7cff1c4259d7 763 * @brief Enable Start the SD I/O Read Wait operation.
Kojto 101:7cff1c4259d7 764 * @retval None
Kojto 101:7cff1c4259d7 765 */
Kojto 101:7cff1c4259d7 766 #define __SDIO_STOP_READWAIT_ENABLE() (*(__IO uint32_t *) DCTRL_RWSTOP_BB = ENABLE)
Kojto 101:7cff1c4259d7 767
Kojto 101:7cff1c4259d7 768 /**
Kojto 101:7cff1c4259d7 769 * @brief Disable Stop the SD I/O Read Wait operations.
Kojto 101:7cff1c4259d7 770 * @retval None
Kojto 101:7cff1c4259d7 771 */
Kojto 101:7cff1c4259d7 772 #define __SDIO_STOP_READWAIT_DISABLE() (*(__IO uint32_t *) DCTRL_RWSTOP_BB = DISABLE)
Kojto 101:7cff1c4259d7 773
Kojto 101:7cff1c4259d7 774 /**
Kojto 101:7cff1c4259d7 775 * @brief Enable the SD I/O Mode Operation.
Kojto 101:7cff1c4259d7 776 * @retval None
Kojto 101:7cff1c4259d7 777 */
Kojto 101:7cff1c4259d7 778 #define __SDIO_OPERATION_ENABLE() (*(__IO uint32_t *) DCTRL_SDIOEN_BB = ENABLE)
Kojto 101:7cff1c4259d7 779
Kojto 101:7cff1c4259d7 780 /**
Kojto 101:7cff1c4259d7 781 * @brief Disable the SD I/O Mode Operation.
Kojto 101:7cff1c4259d7 782 * @retval None
Kojto 101:7cff1c4259d7 783 */
Kojto 101:7cff1c4259d7 784 #define __SDIO_OPERATION_DISABLE() (*(__IO uint32_t *) DCTRL_SDIOEN_BB = DISABLE)
Kojto 101:7cff1c4259d7 785
Kojto 101:7cff1c4259d7 786 /**
Kojto 101:7cff1c4259d7 787 * @brief Enable the SD I/O Suspend command sending.
Kojto 101:7cff1c4259d7 788 * @retval None
Kojto 101:7cff1c4259d7 789 */
Kojto 101:7cff1c4259d7 790 #define __SDIO_SUSPEND_CMD_ENABLE() (*(__IO uint32_t *) CMD_SDIOSUSPEND_BB = ENABLE)
Kojto 101:7cff1c4259d7 791
Kojto 101:7cff1c4259d7 792 /**
Kojto 101:7cff1c4259d7 793 * @brief Disable the SD I/O Suspend command sending.
Kojto 101:7cff1c4259d7 794 * @retval None
Kojto 101:7cff1c4259d7 795 */
Kojto 101:7cff1c4259d7 796 #define __SDIO_SUSPEND_CMD_DISABLE() (*(__IO uint32_t *) CMD_SDIOSUSPEND_BB = DISABLE)
Kojto 101:7cff1c4259d7 797
Kojto 110:165afa46840b 798 #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx) ||\
Kojto 110:165afa46840b 799 defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx) ||\
Kojto 110:165afa46840b 800 defined(STM32F401xC) || defined(STM32F401xE) || defined(STM32F411xE)
Kojto 101:7cff1c4259d7 801 /**
Kojto 101:7cff1c4259d7 802 * @brief Enable the command completion signal.
Kojto 101:7cff1c4259d7 803 * @retval None
Kojto 101:7cff1c4259d7 804 */
Kojto 101:7cff1c4259d7 805 #define __SDIO_CEATA_CMD_COMPLETION_ENABLE() (*(__IO uint32_t *) CMD_ENCMDCOMPL_BB = ENABLE)
Kojto 101:7cff1c4259d7 806
Kojto 101:7cff1c4259d7 807 /**
Kojto 101:7cff1c4259d7 808 * @brief Disable the command completion signal.
Kojto 101:7cff1c4259d7 809 * @retval None
Kojto 101:7cff1c4259d7 810 */
Kojto 101:7cff1c4259d7 811 #define __SDIO_CEATA_CMD_COMPLETION_DISABLE() (*(__IO uint32_t *) CMD_ENCMDCOMPL_BB = DISABLE)
Kojto 101:7cff1c4259d7 812
Kojto 101:7cff1c4259d7 813 /**
Kojto 101:7cff1c4259d7 814 * @brief Enable the CE-ATA interrupt.
Kojto 101:7cff1c4259d7 815 * @retval None
Kojto 101:7cff1c4259d7 816 */
Kojto 101:7cff1c4259d7 817 #define __SDIO_CEATA_ENABLE_IT() (*(__IO uint32_t *) CMD_NIEN_BB = (uint32_t)0)
Kojto 101:7cff1c4259d7 818
Kojto 101:7cff1c4259d7 819 /**
Kojto 101:7cff1c4259d7 820 * @brief Disable the CE-ATA interrupt.
Kojto 101:7cff1c4259d7 821 * @retval None
Kojto 101:7cff1c4259d7 822 */
Kojto 101:7cff1c4259d7 823 #define __SDIO_CEATA_DISABLE_IT() (*(__IO uint32_t *) CMD_NIEN_BB = (uint32_t)1)
Kojto 101:7cff1c4259d7 824
Kojto 101:7cff1c4259d7 825 /**
Kojto 101:7cff1c4259d7 826 * @brief Enable send CE-ATA command (CMD61).
Kojto 101:7cff1c4259d7 827 * @retval None
Kojto 101:7cff1c4259d7 828 */
Kojto 101:7cff1c4259d7 829 #define __SDIO_CEATA_SENDCMD_ENABLE() (*(__IO uint32_t *) CMD_ATACMD_BB = ENABLE)
Kojto 101:7cff1c4259d7 830
Kojto 101:7cff1c4259d7 831 /**
Kojto 101:7cff1c4259d7 832 * @brief Disable send CE-ATA command (CMD61).
Kojto 101:7cff1c4259d7 833 * @retval None
Kojto 101:7cff1c4259d7 834 */
Kojto 101:7cff1c4259d7 835 #define __SDIO_CEATA_SENDCMD_DISABLE() (*(__IO uint32_t *) CMD_ATACMD_BB = DISABLE)
Kojto 110:165afa46840b 836 #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx || STM32F401xC || STM32F401xE || STM32F411xE ||\
Kojto 110:165afa46840b 837 STM32F427xx || STM32F437xx || STM32F429xx || STM32F439xx */
Kojto 101:7cff1c4259d7 838 /**
Kojto 101:7cff1c4259d7 839 * @}
Kojto 101:7cff1c4259d7 840 */
Kojto 101:7cff1c4259d7 841
Kojto 101:7cff1c4259d7 842 /**
Kojto 101:7cff1c4259d7 843 * @}
Kojto 101:7cff1c4259d7 844 */
Kojto 101:7cff1c4259d7 845
Kojto 101:7cff1c4259d7 846 /* Exported functions --------------------------------------------------------*/
Kojto 101:7cff1c4259d7 847 /** @addtogroup SDMMC_LL_Exported_Functions
Kojto 101:7cff1c4259d7 848 * @{
Kojto 101:7cff1c4259d7 849 */
Kojto 101:7cff1c4259d7 850
Kojto 101:7cff1c4259d7 851 /* Initialization/de-initialization functions **********************************/
Kojto 101:7cff1c4259d7 852 /** @addtogroup HAL_SDMMC_LL_Group1
Kojto 101:7cff1c4259d7 853 * @{
Kojto 101:7cff1c4259d7 854 */
Kojto 101:7cff1c4259d7 855 HAL_StatusTypeDef SDIO_Init(SDIO_TypeDef *SDIOx, SDIO_InitTypeDef Init);
Kojto 101:7cff1c4259d7 856 /**
Kojto 101:7cff1c4259d7 857 * @}
Kojto 101:7cff1c4259d7 858 */
Kojto 101:7cff1c4259d7 859
Kojto 101:7cff1c4259d7 860 /* I/O operation functions *****************************************************/
Kojto 101:7cff1c4259d7 861 /** @addtogroup HAL_SDMMC_LL_Group2
Kojto 101:7cff1c4259d7 862 * @{
Kojto 101:7cff1c4259d7 863 */
Kojto 101:7cff1c4259d7 864 /* Blocking mode: Polling */
Kojto 101:7cff1c4259d7 865 uint32_t SDIO_ReadFIFO(SDIO_TypeDef *SDIOx);
Kojto 101:7cff1c4259d7 866 HAL_StatusTypeDef SDIO_WriteFIFO(SDIO_TypeDef *SDIOx, uint32_t *pWriteData);
Kojto 101:7cff1c4259d7 867 /**
Kojto 101:7cff1c4259d7 868 * @}
Kojto 101:7cff1c4259d7 869 */
Kojto 101:7cff1c4259d7 870
Kojto 101:7cff1c4259d7 871 /* Peripheral Control functions ************************************************/
Kojto 101:7cff1c4259d7 872 /** @addtogroup HAL_SDMMC_LL_Group3
Kojto 101:7cff1c4259d7 873 * @{
Kojto 101:7cff1c4259d7 874 */
Kojto 101:7cff1c4259d7 875 HAL_StatusTypeDef SDIO_PowerState_ON(SDIO_TypeDef *SDIOx);
Kojto 101:7cff1c4259d7 876 HAL_StatusTypeDef SDIO_PowerState_OFF(SDIO_TypeDef *SDIOx);
Kojto 101:7cff1c4259d7 877 uint32_t SDIO_GetPowerState(SDIO_TypeDef *SDIOx);
Kojto 101:7cff1c4259d7 878
Kojto 101:7cff1c4259d7 879 /* Command path state machine (CPSM) management functions */
Kojto 101:7cff1c4259d7 880 HAL_StatusTypeDef SDIO_SendCommand(SDIO_TypeDef *SDIOx, SDIO_CmdInitTypeDef *SDIO_CmdInitStruct);
Kojto 101:7cff1c4259d7 881 uint8_t SDIO_GetCommandResponse(SDIO_TypeDef *SDIOx);
Kojto 101:7cff1c4259d7 882 uint32_t SDIO_GetResponse(uint32_t SDIO_RESP);
Kojto 101:7cff1c4259d7 883
Kojto 101:7cff1c4259d7 884 /* Data path state machine (DPSM) management functions */
Kojto 101:7cff1c4259d7 885 HAL_StatusTypeDef SDIO_DataConfig(SDIO_TypeDef *SDIOx, SDIO_DataInitTypeDef* SDIO_DataInitStruct);
Kojto 101:7cff1c4259d7 886 uint32_t SDIO_GetDataCounter(SDIO_TypeDef *SDIOx);
Kojto 101:7cff1c4259d7 887 uint32_t SDIO_GetFIFOCount(SDIO_TypeDef *SDIOx);
Kojto 101:7cff1c4259d7 888
Kojto 101:7cff1c4259d7 889 /* SDIO IO Cards mode management functions */
Kojto 101:7cff1c4259d7 890 HAL_StatusTypeDef SDIO_SetSDIOReadWaitMode(uint32_t SDIO_ReadWaitMode);
Kojto 101:7cff1c4259d7 891
Kojto 101:7cff1c4259d7 892 /**
Kojto 101:7cff1c4259d7 893 * @}
Kojto 101:7cff1c4259d7 894 */
Kojto 101:7cff1c4259d7 895
Kojto 101:7cff1c4259d7 896 /**
Kojto 101:7cff1c4259d7 897 * @}
Kojto 101:7cff1c4259d7 898 */
Kojto 101:7cff1c4259d7 899
Kojto 101:7cff1c4259d7 900 /**
Kojto 101:7cff1c4259d7 901 * @}
Kojto 101:7cff1c4259d7 902 */
Kojto 101:7cff1c4259d7 903
Kojto 101:7cff1c4259d7 904 /**
Kojto 101:7cff1c4259d7 905 * @}
Kojto 101:7cff1c4259d7 906 */
Kojto 110:165afa46840b 907 #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx || STM32F427xx || STM32F437xx || STM32F429xx || STM32F439xx ||
Kojto 110:165afa46840b 908 STM32F401xC || STM32F401xE || STM32F411xE || STM32F446xx || STM32F469xx || STM32F479xx */
Kojto 101:7cff1c4259d7 909 #ifdef __cplusplus
Kojto 101:7cff1c4259d7 910 }
Kojto 101:7cff1c4259d7 911 #endif
Kojto 101:7cff1c4259d7 912
Kojto 101:7cff1c4259d7 913 #endif /* __STM32F4xx_LL_SDMMC_H */
Kojto 101:7cff1c4259d7 914
Kojto 101:7cff1c4259d7 915 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/