cc y / mbed

Fork of mbed by mbed official

Committer:
Kojto
Date:
Wed Sep 02 14:17:43 2015 +0100
Revision:
106:ba1f97679dad
Parent:
101:7cff1c4259d7
Child:
110:165afa46840b
Release 106  of the mbed library

Changes:
- new platform - Nucleo F446RE
- STM32F4 Cube driver update v2.3.2
- ST cmsis driver v2.3.2
- nordic bugfix gcc linker start address
- lpc11u68 - bugfix for serial ports

Who changed what in which revision?

UserRevisionLine numberNew contents of line
Kojto 101:7cff1c4259d7 1 /**
Kojto 101:7cff1c4259d7 2 ******************************************************************************
Kojto 101:7cff1c4259d7 3 * @file stm32f4xx_hal_qspi.h
Kojto 101:7cff1c4259d7 4 * @author MCD Application Team
Kojto 106:ba1f97679dad 5 * @version V1.3.2
Kojto 106:ba1f97679dad 6 * @date 26-June-2015
Kojto 101:7cff1c4259d7 7 * @brief Header file of QSPI HAL module.
Kojto 101:7cff1c4259d7 8 ******************************************************************************
Kojto 101:7cff1c4259d7 9 * @attention
Kojto 101:7cff1c4259d7 10 *
Kojto 101:7cff1c4259d7 11 * <h2><center>&copy; COPYRIGHT(c) 2015 STMicroelectronics</center></h2>
Kojto 101:7cff1c4259d7 12 *
Kojto 101:7cff1c4259d7 13 * Redistribution and use in source and binary forms, with or without modification,
Kojto 101:7cff1c4259d7 14 * are permitted provided that the following conditions are met:
Kojto 101:7cff1c4259d7 15 * 1. Redistributions of source code must retain the above copyright notice,
Kojto 101:7cff1c4259d7 16 * this list of conditions and the following disclaimer.
Kojto 101:7cff1c4259d7 17 * 2. Redistributions in binary form must reproduce the above copyright notice,
Kojto 101:7cff1c4259d7 18 * this list of conditions and the following disclaimer in the documentation
Kojto 101:7cff1c4259d7 19 * and/or other materials provided with the distribution.
Kojto 101:7cff1c4259d7 20 * 3. Neither the name of STMicroelectronics nor the names of its contributors
Kojto 101:7cff1c4259d7 21 * may be used to endorse or promote products derived from this software
Kojto 101:7cff1c4259d7 22 * without specific prior written permission.
Kojto 101:7cff1c4259d7 23 *
Kojto 101:7cff1c4259d7 24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
Kojto 101:7cff1c4259d7 25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
Kojto 101:7cff1c4259d7 26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
Kojto 101:7cff1c4259d7 27 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
Kojto 101:7cff1c4259d7 28 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
Kojto 101:7cff1c4259d7 29 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
Kojto 101:7cff1c4259d7 30 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
Kojto 101:7cff1c4259d7 31 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
Kojto 101:7cff1c4259d7 32 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
Kojto 101:7cff1c4259d7 33 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
Kojto 101:7cff1c4259d7 34 *
Kojto 101:7cff1c4259d7 35 ******************************************************************************
Kojto 101:7cff1c4259d7 36 */
Kojto 101:7cff1c4259d7 37
Kojto 101:7cff1c4259d7 38 /* Define to prevent recursive inclusion -------------------------------------*/
Kojto 101:7cff1c4259d7 39 #ifndef __STM32F4xx_HAL_QSPI_H
Kojto 101:7cff1c4259d7 40 #define __STM32F4xx_HAL_QSPI_H
Kojto 101:7cff1c4259d7 41
Kojto 101:7cff1c4259d7 42 #ifdef __cplusplus
Kojto 101:7cff1c4259d7 43 extern "C" {
Kojto 101:7cff1c4259d7 44 #endif
Kojto 101:7cff1c4259d7 45
Kojto 101:7cff1c4259d7 46 #if defined(STM32F446xx)
Kojto 101:7cff1c4259d7 47 /* Includes ------------------------------------------------------------------*/
Kojto 101:7cff1c4259d7 48 #include "stm32f4xx_hal_def.h"
Kojto 101:7cff1c4259d7 49
Kojto 101:7cff1c4259d7 50 /** @addtogroup STM32F4xx_HAL_Driver
Kojto 101:7cff1c4259d7 51 * @{
Kojto 101:7cff1c4259d7 52 */
Kojto 101:7cff1c4259d7 53
Kojto 101:7cff1c4259d7 54 /** @addtogroup QSPI
Kojto 101:7cff1c4259d7 55 * @{
Kojto 101:7cff1c4259d7 56 */
Kojto 101:7cff1c4259d7 57
Kojto 101:7cff1c4259d7 58 /* Exported types ------------------------------------------------------------*/
Kojto 101:7cff1c4259d7 59 /** @defgroup QSPI_Exported_Types QSPI Exported Types
Kojto 101:7cff1c4259d7 60 * @{
Kojto 101:7cff1c4259d7 61 */
Kojto 101:7cff1c4259d7 62
Kojto 101:7cff1c4259d7 63 /**
Kojto 101:7cff1c4259d7 64 * @brief QSPI Init structure definition
Kojto 101:7cff1c4259d7 65 */
Kojto 101:7cff1c4259d7 66
Kojto 101:7cff1c4259d7 67 typedef struct
Kojto 101:7cff1c4259d7 68 {
Kojto 101:7cff1c4259d7 69 uint32_t ClockPrescaler; /* Specifies the prescaler factor for generating clock based on the AHB clock.
Kojto 101:7cff1c4259d7 70 This parameter can be a number between 0 and 255 */
Kojto 101:7cff1c4259d7 71
Kojto 101:7cff1c4259d7 72 uint32_t FifoThreshold; /* Specifies the threshold number of bytes in the FIFO (used only in indirect mode)
Kojto 101:7cff1c4259d7 73 This parameter can be a value between 1 and 32 */
Kojto 101:7cff1c4259d7 74
Kojto 101:7cff1c4259d7 75 uint32_t SampleShifting; /* Specifies the Sample Shift. The data is sampled 1/2 clock cycle delay later to
Kojto 101:7cff1c4259d7 76 take in account external signal delays. (It should be QSPI_SAMPLE_SHIFTING_NONE in DDR mode)
Kojto 101:7cff1c4259d7 77 This parameter can be a value of @ref QSPI_SampleShifting */
Kojto 101:7cff1c4259d7 78
Kojto 101:7cff1c4259d7 79 uint32_t FlashSize; /* Specifies the Flash Size. FlashSize+1 is effectively the number of address bits
Kojto 101:7cff1c4259d7 80 required to address the flash memory. The flash capacity can be up to 4GB
Kojto 101:7cff1c4259d7 81 (addressed using 32 bits) in indirect mode, but the addressable space in
Kojto 101:7cff1c4259d7 82 memory-mapped mode is limited to 256MB
Kojto 101:7cff1c4259d7 83 This parameter can be a number between 0 and 31 */
Kojto 101:7cff1c4259d7 84
Kojto 101:7cff1c4259d7 85 uint32_t ChipSelectHighTime; /* Specifies the Chip Select High Time. ChipSelectHighTime+1 defines the minimum number
Kojto 101:7cff1c4259d7 86 of clock cycles which the chip select must remain high between commands.
Kojto 101:7cff1c4259d7 87 This parameter can be a value of @ref QSPI_ChipSelectHighTime */
Kojto 101:7cff1c4259d7 88
Kojto 101:7cff1c4259d7 89 uint32_t ClockMode; /* Specifies the Clock Mode. It indicates the level that clock takes between commands.
Kojto 101:7cff1c4259d7 90 This parameter can be a value of @ref QSPI_ClockMode */
Kojto 101:7cff1c4259d7 91
Kojto 101:7cff1c4259d7 92 uint32_t FlashID; /* Specifies the Flash which will be used,
Kojto 101:7cff1c4259d7 93 This parameter can be a value of @ref QSPI_Flash_Select */
Kojto 101:7cff1c4259d7 94
Kojto 101:7cff1c4259d7 95 uint32_t DualFlash; /* Specifies the Dual Flash Mode State
Kojto 101:7cff1c4259d7 96 This parameter can be a value of @ref QSPI_DualFlash_Mode */
Kojto 101:7cff1c4259d7 97 }QSPI_InitTypeDef;
Kojto 101:7cff1c4259d7 98
Kojto 101:7cff1c4259d7 99 /**
Kojto 101:7cff1c4259d7 100 * @brief HAL QSPI State structures definition
Kojto 101:7cff1c4259d7 101 */
Kojto 101:7cff1c4259d7 102 typedef enum
Kojto 101:7cff1c4259d7 103 {
Kojto 101:7cff1c4259d7 104 HAL_QSPI_STATE_RESET = 0x00, /*!< Peripheral not initialized */
Kojto 101:7cff1c4259d7 105 HAL_QSPI_STATE_READY = 0x01, /*!< Peripheral initialized and ready for use */
Kojto 101:7cff1c4259d7 106 HAL_QSPI_STATE_BUSY = 0x02, /*!< Peripheral in indirect mode and busy */
Kojto 101:7cff1c4259d7 107 HAL_QSPI_STATE_BUSY_INDIRECT_TX = 0x12, /*!< Peripheral in indirect mode with transmission ongoing */
Kojto 101:7cff1c4259d7 108 HAL_QSPI_STATE_BUSY_INDIRECT_RX = 0x22, /*!< Peripheral in indirect mode with reception ongoing */
Kojto 101:7cff1c4259d7 109 HAL_QSPI_STATE_BUSY_AUTO_POLLING = 0x42, /*!< Peripheral in auto polling mode ongoing */
Kojto 101:7cff1c4259d7 110 HAL_QSPI_STATE_BUSY_MEM_MAPPED = 0x82, /*!< Peripheral in memory mapped mode ongoing */
Kojto 101:7cff1c4259d7 111 HAL_QSPI_STATE_ERROR = 0x04 /*!< Peripheral in error */
Kojto 101:7cff1c4259d7 112 }HAL_QSPI_StateTypeDef;
Kojto 101:7cff1c4259d7 113
Kojto 101:7cff1c4259d7 114 /**
Kojto 101:7cff1c4259d7 115 * @brief QSPI Handle Structure definition
Kojto 101:7cff1c4259d7 116 */
Kojto 101:7cff1c4259d7 117 typedef struct
Kojto 101:7cff1c4259d7 118 {
Kojto 101:7cff1c4259d7 119 QUADSPI_TypeDef *Instance; /* QSPI registers base address */
Kojto 101:7cff1c4259d7 120 QSPI_InitTypeDef Init; /* QSPI communication parameters */
Kojto 101:7cff1c4259d7 121 uint8_t *pTxBuffPtr; /* Pointer to QSPI Tx transfer Buffer */
Kojto 101:7cff1c4259d7 122 __IO uint16_t TxXferSize; /* QSPI Tx Transfer size */
Kojto 101:7cff1c4259d7 123 __IO uint16_t TxXferCount; /* QSPI Tx Transfer Counter */
Kojto 101:7cff1c4259d7 124 uint8_t *pRxBuffPtr; /* Pointer to QSPI Rx transfer Buffer */
Kojto 101:7cff1c4259d7 125 __IO uint16_t RxXferSize; /* QSPI Rx Transfer size */
Kojto 101:7cff1c4259d7 126 __IO uint16_t RxXferCount; /* QSPI Rx Transfer Counter */
Kojto 101:7cff1c4259d7 127 DMA_HandleTypeDef *hdma; /* QSPI Rx/Tx DMA Handle parameters */
Kojto 101:7cff1c4259d7 128 __IO HAL_LockTypeDef Lock; /* Locking object */
Kojto 101:7cff1c4259d7 129 __IO HAL_QSPI_StateTypeDef State; /* QSPI communication state */
Kojto 101:7cff1c4259d7 130 __IO uint32_t ErrorCode; /* QSPI Error code */
Kojto 101:7cff1c4259d7 131 uint32_t Timeout; /* Timeout for the QSPI memory access */
Kojto 101:7cff1c4259d7 132 }QSPI_HandleTypeDef;
Kojto 101:7cff1c4259d7 133
Kojto 101:7cff1c4259d7 134 /**
Kojto 101:7cff1c4259d7 135 * @brief QSPI Command structure definition
Kojto 101:7cff1c4259d7 136 */
Kojto 101:7cff1c4259d7 137 typedef struct
Kojto 101:7cff1c4259d7 138 {
Kojto 101:7cff1c4259d7 139 uint32_t Instruction; /* Specifies the Instruction to be sent
Kojto 101:7cff1c4259d7 140 This parameter can be a value (8-bit) between 0x00 and 0xFF */
Kojto 101:7cff1c4259d7 141 uint32_t Address; /* Specifies the Address to be sent (Size from 1 to 4 bytes according AddressSize)
Kojto 101:7cff1c4259d7 142 This parameter can be a value (32-bits) between 0x0 and 0xFFFFFFFF */
Kojto 101:7cff1c4259d7 143 uint32_t AlternateBytes; /* Specifies the Alternate Bytes to be sent (Size from 1 to 4 bytes according AlternateBytesSize)
Kojto 101:7cff1c4259d7 144 This parameter can be a value (32-bits) between 0x0 and 0xFFFFFFFF */
Kojto 101:7cff1c4259d7 145 uint32_t AddressSize; /* Specifies the Address Size
Kojto 101:7cff1c4259d7 146 This parameter can be a value of @ref QSPI_AddressSize */
Kojto 101:7cff1c4259d7 147 uint32_t AlternateBytesSize; /* Specifies the Alternate Bytes Size
Kojto 101:7cff1c4259d7 148 This parameter can be a value of @ref QSPI_AlternateBytesSize */
Kojto 101:7cff1c4259d7 149 uint32_t DummyCycles; /* Specifies the Number of Dummy Cycles.
Kojto 101:7cff1c4259d7 150 This parameter can be a number between 0 and 31 */
Kojto 101:7cff1c4259d7 151 uint32_t InstructionMode; /* Specifies the Instruction Mode
Kojto 101:7cff1c4259d7 152 This parameter can be a value of @ref QSPI_InstructionMode */
Kojto 101:7cff1c4259d7 153 uint32_t AddressMode; /* Specifies the Address Mode
Kojto 101:7cff1c4259d7 154 This parameter can be a value of @ref QSPI_AddressMode */
Kojto 101:7cff1c4259d7 155 uint32_t AlternateByteMode; /* Specifies the Alternate Bytes Mode
Kojto 101:7cff1c4259d7 156 This parameter can be a value of @ref QSPI_AlternateBytesMode */
Kojto 101:7cff1c4259d7 157 uint32_t DataMode; /* Specifies the Data Mode (used for dummy cycles and data phases)
Kojto 101:7cff1c4259d7 158 This parameter can be a value of @ref QSPI_DataMode */
Kojto 101:7cff1c4259d7 159 uint32_t NbData; /* Specifies the number of data to transfer.
Kojto 101:7cff1c4259d7 160 This parameter can be any value between 0 and 0xFFFFFFFF (0 means undefined length
Kojto 101:7cff1c4259d7 161 until end of memory)*/
Kojto 101:7cff1c4259d7 162 uint32_t DdrMode; /* Specifies the double data rate mode for address, alternate byte and data phase
Kojto 101:7cff1c4259d7 163 This parameter can be a value of @ref QSPI_DdrMode */
Kojto 101:7cff1c4259d7 164 uint32_t DdrHoldHalfCycle; /* Specifies the DDR hold half cycle. It delays the data output by one half of
Kojto 101:7cff1c4259d7 165 system clock in DDR mode.
Kojto 101:7cff1c4259d7 166 This parameter can be a value of @ref QSPI_DdrHoldHalfCycle */
Kojto 101:7cff1c4259d7 167 uint32_t SIOOMode; /* Specifies the send instruction only once mode
Kojto 101:7cff1c4259d7 168 This parameter can be a value of @ref QSPI_SIOOMode */
Kojto 101:7cff1c4259d7 169 }QSPI_CommandTypeDef;
Kojto 101:7cff1c4259d7 170
Kojto 101:7cff1c4259d7 171 /**
Kojto 101:7cff1c4259d7 172 * @brief QSPI Auto Polling mode configuration structure definition
Kojto 101:7cff1c4259d7 173 */
Kojto 101:7cff1c4259d7 174 typedef struct
Kojto 101:7cff1c4259d7 175 {
Kojto 101:7cff1c4259d7 176 uint32_t Match; /* Specifies the value to be compared with the masked status register to get a match.
Kojto 101:7cff1c4259d7 177 This parameter can be any value between 0 and 0xFFFFFFFF */
Kojto 101:7cff1c4259d7 178 uint32_t Mask; /* Specifies the mask to be applied to the status bytes received.
Kojto 101:7cff1c4259d7 179 This parameter can be any value between 0 and 0xFFFFFFFF */
Kojto 101:7cff1c4259d7 180 uint32_t Interval; /* Specifies the number of clock cycles between two read during automatic polling phases.
Kojto 101:7cff1c4259d7 181 This parameter can be any value between 0 and 0xFFFF */
Kojto 101:7cff1c4259d7 182 uint32_t StatusBytesSize; /* Specifies the size of the status bytes received.
Kojto 101:7cff1c4259d7 183 This parameter can be any value between 1 and 4 */
Kojto 101:7cff1c4259d7 184 uint32_t MatchMode; /* Specifies the method used for determining a match.
Kojto 101:7cff1c4259d7 185 This parameter can be a value of @ref QSPI_MatchMode */
Kojto 101:7cff1c4259d7 186 uint32_t AutomaticStop; /* Specifies if automatic polling is stopped after a match.
Kojto 101:7cff1c4259d7 187 This parameter can be a value of @ref QSPI_AutomaticStop */
Kojto 101:7cff1c4259d7 188 }QSPI_AutoPollingTypeDef;
Kojto 101:7cff1c4259d7 189
Kojto 101:7cff1c4259d7 190 /**
Kojto 101:7cff1c4259d7 191 * @brief QSPI Memory Mapped mode configuration structure definition
Kojto 101:7cff1c4259d7 192 */
Kojto 101:7cff1c4259d7 193 typedef struct
Kojto 101:7cff1c4259d7 194 {
Kojto 101:7cff1c4259d7 195 uint32_t TimeOutPeriod; /* Specifies the number of clock to wait when the FIFO is full before to release the chip select.
Kojto 101:7cff1c4259d7 196 This parameter can be any value between 0 and 0xFFFF */
Kojto 101:7cff1c4259d7 197 uint32_t TimeOutActivation; /* Specifies if the time out counter is enabled to release the chip select.
Kojto 101:7cff1c4259d7 198 This parameter can be a value of @ref QSPI_TimeOutActivation */
Kojto 101:7cff1c4259d7 199 }QSPI_MemoryMappedTypeDef;
Kojto 101:7cff1c4259d7 200 /**
Kojto 101:7cff1c4259d7 201 * @}
Kojto 101:7cff1c4259d7 202 */
Kojto 101:7cff1c4259d7 203
Kojto 101:7cff1c4259d7 204 /* Exported constants --------------------------------------------------------*/
Kojto 101:7cff1c4259d7 205 /** @defgroup QSPI_Exported_Constants QSPI Exported Constants
Kojto 101:7cff1c4259d7 206 * @{
Kojto 101:7cff1c4259d7 207 */
Kojto 101:7cff1c4259d7 208 /** @defgroup QSPI_ErrorCode QSPI Error Code
Kojto 101:7cff1c4259d7 209 * @{
Kojto 101:7cff1c4259d7 210 */
Kojto 101:7cff1c4259d7 211 #define HAL_QSPI_ERROR_NONE ((uint32_t)0x00000000) /*!< No error */
Kojto 101:7cff1c4259d7 212 #define HAL_QSPI_ERROR_TIMEOUT ((uint32_t)0x00000001) /*!< Timeout error */
Kojto 101:7cff1c4259d7 213 #define HAL_QSPI_ERROR_TRANSFER ((uint32_t)0x00000002) /*!< Transfer error */
Kojto 101:7cff1c4259d7 214 #define HAL_QSPI_ERROR_DMA ((uint32_t)0x00000004) /*!< DMA transfer error */
Kojto 101:7cff1c4259d7 215 /**
Kojto 101:7cff1c4259d7 216 * @}
Kojto 101:7cff1c4259d7 217 */
Kojto 101:7cff1c4259d7 218
Kojto 101:7cff1c4259d7 219 /** @defgroup QSPI_SampleShifting QSPI Sample Shifting
Kojto 101:7cff1c4259d7 220 * @{
Kojto 101:7cff1c4259d7 221 */
Kojto 101:7cff1c4259d7 222 #define QSPI_SAMPLE_SHIFTING_NONE ((uint32_t)0x00000000) /*!<No clock cycle shift to sample data*/
Kojto 101:7cff1c4259d7 223 #define QSPI_SAMPLE_SHIFTING_HALFCYCLE ((uint32_t)QUADSPI_CR_SSHIFT) /*!<1/2 clock cycle shift to sample data*/
Kojto 101:7cff1c4259d7 224 /**
Kojto 101:7cff1c4259d7 225 * @}
Kojto 101:7cff1c4259d7 226 */
Kojto 101:7cff1c4259d7 227
Kojto 101:7cff1c4259d7 228 /** @defgroup QSPI_ChipSelectHighTime QSPI Chip Select High Time
Kojto 101:7cff1c4259d7 229 * @{
Kojto 101:7cff1c4259d7 230 */
Kojto 101:7cff1c4259d7 231 #define QSPI_CS_HIGH_TIME_1_CYCLE ((uint32_t)0x00000000) /*!<nCS stay high for at least 1 clock cycle between commands*/
Kojto 101:7cff1c4259d7 232 #define QSPI_CS_HIGH_TIME_2_CYCLE ((uint32_t)QUADSPI_DCR_CSHT_0) /*!<nCS stay high for at least 2 clock cycles between commands*/
Kojto 101:7cff1c4259d7 233 #define QSPI_CS_HIGH_TIME_3_CYCLE ((uint32_t)QUADSPI_DCR_CSHT_1) /*!<nCS stay high for at least 3 clock cycles between commands*/
Kojto 101:7cff1c4259d7 234 #define QSPI_CS_HIGH_TIME_4_CYCLE ((uint32_t)QUADSPI_DCR_CSHT_0 | QUADSPI_DCR_CSHT_1) /*!<nCS stay high for at least 4 clock cycles between commands*/
Kojto 101:7cff1c4259d7 235 #define QSPI_CS_HIGH_TIME_5_CYCLE ((uint32_t)QUADSPI_DCR_CSHT_2) /*!<nCS stay high for at least 5 clock cycles between commands*/
Kojto 101:7cff1c4259d7 236 #define QSPI_CS_HIGH_TIME_6_CYCLE ((uint32_t)QUADSPI_DCR_CSHT_2 | QUADSPI_DCR_CSHT_0) /*!<nCS stay high for at least 6 clock cycles between commands*/
Kojto 101:7cff1c4259d7 237 #define QSPI_CS_HIGH_TIME_7_CYCLE ((uint32_t)QUADSPI_DCR_CSHT_2 | QUADSPI_DCR_CSHT_1) /*!<nCS stay high for at least 7 clock cycles between commands*/
Kojto 101:7cff1c4259d7 238 #define QSPI_CS_HIGH_TIME_8_CYCLE ((uint32_t)QUADSPI_DCR_CSHT) /*!<nCS stay high for at least 8 clock cycles between commands*/
Kojto 101:7cff1c4259d7 239 /**
Kojto 101:7cff1c4259d7 240 * @}
Kojto 101:7cff1c4259d7 241 */
Kojto 101:7cff1c4259d7 242
Kojto 101:7cff1c4259d7 243 /** @defgroup QSPI_ClockMode QSPI Clock Mode
Kojto 101:7cff1c4259d7 244 * @{
Kojto 101:7cff1c4259d7 245 */
Kojto 101:7cff1c4259d7 246 #define QSPI_CLOCK_MODE_0 ((uint32_t)0x00000000) /*!<Clk stays low while nCS is released*/
Kojto 101:7cff1c4259d7 247 #define QSPI_CLOCK_MODE_3 ((uint32_t)QUADSPI_DCR_CKMODE) /*!<Clk goes high while nCS is released*/
Kojto 101:7cff1c4259d7 248 /**
Kojto 101:7cff1c4259d7 249 * @}
Kojto 101:7cff1c4259d7 250 */
Kojto 101:7cff1c4259d7 251
Kojto 101:7cff1c4259d7 252 /** @defgroup QSPI_Flash_Select QSPI Flash Select
Kojto 101:7cff1c4259d7 253 * @{
Kojto 101:7cff1c4259d7 254 */
Kojto 101:7cff1c4259d7 255 #define QSPI_FLASH_ID_1 ((uint32_t)0x00000000)
Kojto 101:7cff1c4259d7 256 #define QSPI_FLASH_ID_2 ((uint32_t)QUADSPI_CR_FSEL)
Kojto 101:7cff1c4259d7 257 /**
Kojto 101:7cff1c4259d7 258 * @}
Kojto 101:7cff1c4259d7 259 */
Kojto 101:7cff1c4259d7 260
Kojto 101:7cff1c4259d7 261 /** @defgroup QSPI_DualFlash_Mode QSPI Dual Flash Mode
Kojto 101:7cff1c4259d7 262 * @{
Kojto 101:7cff1c4259d7 263 */
Kojto 101:7cff1c4259d7 264 #define QSPI_DUALFLASH_ENABLE ((uint32_t)QUADSPI_CR_DFM)
Kojto 101:7cff1c4259d7 265 #define QSPI_DUALFLASH_DISABLE ((uint32_t)0x00000000)
Kojto 101:7cff1c4259d7 266 /**
Kojto 101:7cff1c4259d7 267 * @}
Kojto 101:7cff1c4259d7 268 */
Kojto 101:7cff1c4259d7 269
Kojto 101:7cff1c4259d7 270 /** @defgroup QSPI_AddressSize QSPI Address Size
Kojto 101:7cff1c4259d7 271 * @{
Kojto 101:7cff1c4259d7 272 */
Kojto 101:7cff1c4259d7 273 #define QSPI_ADDRESS_8_BITS ((uint32_t)0x00000000) /*!<8-bit address*/
Kojto 101:7cff1c4259d7 274 #define QSPI_ADDRESS_16_BITS ((uint32_t)QUADSPI_CCR_ADSIZE_0) /*!<16-bit address*/
Kojto 101:7cff1c4259d7 275 #define QSPI_ADDRESS_24_BITS ((uint32_t)QUADSPI_CCR_ADSIZE_1) /*!<24-bit address*/
Kojto 101:7cff1c4259d7 276 #define QSPI_ADDRESS_32_BITS ((uint32_t)QUADSPI_CCR_ADSIZE) /*!<32-bit address*/
Kojto 101:7cff1c4259d7 277 /**
Kojto 101:7cff1c4259d7 278 * @}
Kojto 101:7cff1c4259d7 279 */
Kojto 101:7cff1c4259d7 280
Kojto 101:7cff1c4259d7 281 /** @defgroup QSPI_AlternateBytesSize QSPI Alternate Bytes Size
Kojto 101:7cff1c4259d7 282 * @{
Kojto 101:7cff1c4259d7 283 */
Kojto 101:7cff1c4259d7 284 #define QSPI_ALTERNATE_BYTES_8_BITS ((uint32_t)0x00000000) /*!<8-bit alternate bytes*/
Kojto 101:7cff1c4259d7 285 #define QSPI_ALTERNATE_BYTES_16_BITS ((uint32_t)QUADSPI_CCR_ABSIZE_0) /*!<16-bit alternate bytes*/
Kojto 101:7cff1c4259d7 286 #define QSPI_ALTERNATE_BYTES_24_BITS ((uint32_t)QUADSPI_CCR_ABSIZE_1) /*!<24-bit alternate bytes*/
Kojto 101:7cff1c4259d7 287 #define QSPI_ALTERNATE_BYTES_32_BITS ((uint32_t)QUADSPI_CCR_ABSIZE) /*!<32-bit alternate bytes*/
Kojto 101:7cff1c4259d7 288 /**
Kojto 101:7cff1c4259d7 289 * @}
Kojto 101:7cff1c4259d7 290 */
Kojto 101:7cff1c4259d7 291
Kojto 101:7cff1c4259d7 292 /** @defgroup QSPI_InstructionMode QSPI Instruction Mode
Kojto 101:7cff1c4259d7 293 * @{
Kojto 101:7cff1c4259d7 294 */
Kojto 101:7cff1c4259d7 295 #define QSPI_INSTRUCTION_NONE ((uint32_t)0x00000000) /*!<No instruction*/
Kojto 101:7cff1c4259d7 296 #define QSPI_INSTRUCTION_1_LINE ((uint32_t)QUADSPI_CCR_IMODE_0) /*!<Instruction on a single line*/
Kojto 101:7cff1c4259d7 297 #define QSPI_INSTRUCTION_2_LINES ((uint32_t)QUADSPI_CCR_IMODE_1) /*!<Instruction on two lines*/
Kojto 101:7cff1c4259d7 298 #define QSPI_INSTRUCTION_4_LINES ((uint32_t)QUADSPI_CCR_IMODE) /*!<Instruction on four lines*/
Kojto 101:7cff1c4259d7 299 /**
Kojto 101:7cff1c4259d7 300 * @}
Kojto 101:7cff1c4259d7 301 */
Kojto 101:7cff1c4259d7 302
Kojto 101:7cff1c4259d7 303 /** @defgroup QSPI_AddressMode QSPI Address Mode
Kojto 101:7cff1c4259d7 304 * @{
Kojto 101:7cff1c4259d7 305 */
Kojto 101:7cff1c4259d7 306 #define QSPI_ADDRESS_NONE ((uint32_t)0x00000000) /*!<No address*/
Kojto 101:7cff1c4259d7 307 #define QSPI_ADDRESS_1_LINE ((uint32_t)QUADSPI_CCR_ADMODE_0) /*!<Address on a single line*/
Kojto 101:7cff1c4259d7 308 #define QSPI_ADDRESS_2_LINES ((uint32_t)QUADSPI_CCR_ADMODE_1) /*!<Address on two lines*/
Kojto 101:7cff1c4259d7 309 #define QSPI_ADDRESS_4_LINES ((uint32_t)QUADSPI_CCR_ADMODE) /*!<Address on four lines*/
Kojto 101:7cff1c4259d7 310 /**
Kojto 101:7cff1c4259d7 311 * @}
Kojto 101:7cff1c4259d7 312 */
Kojto 101:7cff1c4259d7 313
Kojto 101:7cff1c4259d7 314 /** @defgroup QSPI_AlternateBytesMode QSPI Alternate Bytes Mode
Kojto 101:7cff1c4259d7 315 * @{
Kojto 101:7cff1c4259d7 316 */
Kojto 101:7cff1c4259d7 317 #define QSPI_ALTERNATE_BYTES_NONE ((uint32_t)0x00000000) /*!<No alternate bytes*/
Kojto 101:7cff1c4259d7 318 #define QSPI_ALTERNATE_BYTES_1_LINE ((uint32_t)QUADSPI_CCR_ABMODE_0) /*!<Alternate bytes on a single line*/
Kojto 101:7cff1c4259d7 319 #define QSPI_ALTERNATE_BYTES_2_LINES ((uint32_t)QUADSPI_CCR_ABMODE_1) /*!<Alternate bytes on two lines*/
Kojto 101:7cff1c4259d7 320 #define QSPI_ALTERNATE_BYTES_4_LINES ((uint32_t)QUADSPI_CCR_ABMODE) /*!<Alternate bytes on four lines*/
Kojto 101:7cff1c4259d7 321 /**
Kojto 101:7cff1c4259d7 322 * @}
Kojto 101:7cff1c4259d7 323 */
Kojto 101:7cff1c4259d7 324
Kojto 101:7cff1c4259d7 325 /** @defgroup QSPI_DataMode QSPI Data Mode
Kojto 101:7cff1c4259d7 326 * @{
Kojto 101:7cff1c4259d7 327 */
Kojto 101:7cff1c4259d7 328 #define QSPI_DATA_NONE ((uint32_t)0X00000000) /*!<No data*/
Kojto 101:7cff1c4259d7 329 #define QSPI_DATA_1_LINE ((uint32_t)QUADSPI_CCR_DMODE_0) /*!<Data on a single line*/
Kojto 101:7cff1c4259d7 330 #define QSPI_DATA_2_LINES ((uint32_t)QUADSPI_CCR_DMODE_1) /*!<Data on two lines*/
Kojto 101:7cff1c4259d7 331 #define QSPI_DATA_4_LINES ((uint32_t)QUADSPI_CCR_DMODE) /*!<Data on four lines*/
Kojto 101:7cff1c4259d7 332 /**
Kojto 101:7cff1c4259d7 333 * @}
Kojto 101:7cff1c4259d7 334 */
Kojto 101:7cff1c4259d7 335
Kojto 101:7cff1c4259d7 336 /** @defgroup QSPI_DdrMode QSPI Ddr Mode
Kojto 101:7cff1c4259d7 337 * @{
Kojto 101:7cff1c4259d7 338 */
Kojto 101:7cff1c4259d7 339 #define QSPI_DDR_MODE_DISABLE ((uint32_t)0x00000000) /*!<Double data rate mode disabled*/
Kojto 101:7cff1c4259d7 340 #define QSPI_DDR_MODE_ENABLE ((uint32_t)QUADSPI_CCR_DDRM) /*!<Double data rate mode enabled*/
Kojto 101:7cff1c4259d7 341 /**
Kojto 101:7cff1c4259d7 342 * @}
Kojto 101:7cff1c4259d7 343 */
Kojto 101:7cff1c4259d7 344
Kojto 101:7cff1c4259d7 345 /** @defgroup QSPI_DdrHoldHalfCycle QSPI Ddr HoldHalfCycle
Kojto 101:7cff1c4259d7 346 * @{
Kojto 101:7cff1c4259d7 347 */
Kojto 101:7cff1c4259d7 348 #define QSPI_DDR_HHC_ANALOG_DELAY ((uint32_t)0x00000000) /*!<Delay the data output using analog delay in DDR mode*/
Kojto 101:7cff1c4259d7 349 #define QSPI_DDR_HHC_HALF_CLK_DELAY ((uint32_t)QUADSPI_CCR_DHHC) /*!<Delay the data output by 1/2 clock cycle in DDR mode*/
Kojto 101:7cff1c4259d7 350 /**
Kojto 101:7cff1c4259d7 351 * @}
Kojto 101:7cff1c4259d7 352 */
Kojto 101:7cff1c4259d7 353
Kojto 101:7cff1c4259d7 354 /** @defgroup QSPI_SIOOMode QSPI SIOO Mode
Kojto 101:7cff1c4259d7 355 * @{
Kojto 101:7cff1c4259d7 356 */
Kojto 101:7cff1c4259d7 357 #define QSPI_SIOO_INST_EVERY_CMD ((uint32_t)0x00000000) /*!<Send instruction on every transaction*/
Kojto 101:7cff1c4259d7 358 #define QSPI_SIOO_INST_ONLY_FIRST_CMD ((uint32_t)QUADSPI_CCR_SIOO) /*!<Send instruction only for the first command*/
Kojto 101:7cff1c4259d7 359 /**
Kojto 101:7cff1c4259d7 360 * @}
Kojto 101:7cff1c4259d7 361 */
Kojto 101:7cff1c4259d7 362
Kojto 101:7cff1c4259d7 363 /** @defgroup QSPI_MatchMode QSPI Match Mode
Kojto 101:7cff1c4259d7 364 * @{
Kojto 101:7cff1c4259d7 365 */
Kojto 101:7cff1c4259d7 366 #define QSPI_MATCH_MODE_AND ((uint32_t)0x00000000) /*!<AND match mode between unmasked bits*/
Kojto 101:7cff1c4259d7 367 #define QSPI_MATCH_MODE_OR ((uint32_t)QUADSPI_CR_PMM) /*!<OR match mode between unmasked bits*/
Kojto 101:7cff1c4259d7 368 /**
Kojto 101:7cff1c4259d7 369 * @}
Kojto 101:7cff1c4259d7 370 */
Kojto 101:7cff1c4259d7 371
Kojto 101:7cff1c4259d7 372 /** @defgroup QSPI_AutomaticStop QSPI Automatic Stop
Kojto 101:7cff1c4259d7 373 * @{
Kojto 101:7cff1c4259d7 374 */
Kojto 101:7cff1c4259d7 375 #define QSPI_AUTOMATIC_STOP_DISABLE ((uint32_t)0x00000000) /*!<AutoPolling stops only with abort or QSPI disabling*/
Kojto 101:7cff1c4259d7 376 #define QSPI_AUTOMATIC_STOP_ENABLE ((uint32_t)QUADSPI_CR_APMS) /*!<AutoPolling stops as soon as there is a match*/
Kojto 101:7cff1c4259d7 377 /**
Kojto 101:7cff1c4259d7 378 * @}
Kojto 101:7cff1c4259d7 379 */
Kojto 101:7cff1c4259d7 380
Kojto 101:7cff1c4259d7 381 /** @defgroup QSPI_TimeOutActivation QSPI TimeOut Activation
Kojto 101:7cff1c4259d7 382 * @{
Kojto 101:7cff1c4259d7 383 */
Kojto 101:7cff1c4259d7 384 #define QSPI_TIMEOUT_COUNTER_DISABLE ((uint32_t)0x00000000) /*!<Timeout counter disabled, nCS remains active*/
Kojto 101:7cff1c4259d7 385 #define QSPI_TIMEOUT_COUNTER_ENABLE ((uint32_t)QUADSPI_CR_TCEN) /*!<Timeout counter enabled, nCS released when timeout expires*/
Kojto 101:7cff1c4259d7 386 /**
Kojto 101:7cff1c4259d7 387 * @}
Kojto 101:7cff1c4259d7 388 */
Kojto 101:7cff1c4259d7 389
Kojto 101:7cff1c4259d7 390 /** @defgroup QSPI_Flags QSPI Flags
Kojto 101:7cff1c4259d7 391 * @{
Kojto 101:7cff1c4259d7 392 */
Kojto 101:7cff1c4259d7 393 #define QSPI_FLAG_BUSY QUADSPI_SR_BUSY /*!<Busy flag: operation is ongoing*/
Kojto 101:7cff1c4259d7 394 #define QSPI_FLAG_TO QUADSPI_SR_TOF /*!<Timeout flag: timeout occurs in memory-mapped mode*/
Kojto 101:7cff1c4259d7 395 #define QSPI_FLAG_SM QUADSPI_SR_SMF /*!<Status match flag: received data matches in autopolling mode*/
Kojto 101:7cff1c4259d7 396 #define QSPI_FLAG_FT QUADSPI_SR_FTF /*!<Fifo threshold flag: Fifo threshold reached or data left after read from memory is complete*/
Kojto 101:7cff1c4259d7 397 #define QSPI_FLAG_TC QUADSPI_SR_TCF /*!<Transfer complete flag: programmed number of data have been transferred or the transfer has been aborted*/
Kojto 101:7cff1c4259d7 398 #define QSPI_FLAG_TE QUADSPI_SR_TEF /*!<Transfer error flag: invalid address is being accessed*/
Kojto 101:7cff1c4259d7 399 /**
Kojto 101:7cff1c4259d7 400 * @}
Kojto 101:7cff1c4259d7 401 */
Kojto 101:7cff1c4259d7 402
Kojto 101:7cff1c4259d7 403 /** @defgroup QSPI_Interrupts QSPI Interrupts
Kojto 101:7cff1c4259d7 404 * @{
Kojto 101:7cff1c4259d7 405 */
Kojto 101:7cff1c4259d7 406 #define QSPI_IT_TO QUADSPI_CR_TOIE /*!<Interrupt on the timeout flag*/
Kojto 101:7cff1c4259d7 407 #define QSPI_IT_SM QUADSPI_CR_SMIE /*!<Interrupt on the status match flag*/
Kojto 101:7cff1c4259d7 408 #define QSPI_IT_FT QUADSPI_CR_FTIE /*!<Interrupt on the fifo threshold flag*/
Kojto 101:7cff1c4259d7 409 #define QSPI_IT_TC QUADSPI_CR_TCIE /*!<Interrupt on the transfer complete flag*/
Kojto 101:7cff1c4259d7 410 #define QSPI_IT_TE QUADSPI_CR_TEIE /*!<Interrupt on the transfer error flag*/
Kojto 101:7cff1c4259d7 411 /**
Kojto 101:7cff1c4259d7 412 * @}
Kojto 101:7cff1c4259d7 413 */
Kojto 101:7cff1c4259d7 414
Kojto 101:7cff1c4259d7 415 /** @defgroup QSPI_Timeout_definition QSPI Timeout definition
Kojto 101:7cff1c4259d7 416 * @{
Kojto 101:7cff1c4259d7 417 */
Kojto 101:7cff1c4259d7 418 #define HAL_QPSI_TIMEOUT_DEFAULT_VALUE ((uint32_t)5000)/* 5 s */
Kojto 101:7cff1c4259d7 419 /**
Kojto 101:7cff1c4259d7 420 * @}
Kojto 101:7cff1c4259d7 421 */
Kojto 101:7cff1c4259d7 422
Kojto 101:7cff1c4259d7 423 /**
Kojto 101:7cff1c4259d7 424 * @}
Kojto 101:7cff1c4259d7 425 */
Kojto 101:7cff1c4259d7 426
Kojto 101:7cff1c4259d7 427 /* Exported macros -----------------------------------------------------------*/
Kojto 101:7cff1c4259d7 428 /** @defgroup QSPI_Exported_Macros QSPI Exported Macros
Kojto 101:7cff1c4259d7 429 * @{
Kojto 101:7cff1c4259d7 430 */
Kojto 101:7cff1c4259d7 431
Kojto 101:7cff1c4259d7 432 /** @brief Reset QSPI handle state
Kojto 101:7cff1c4259d7 433 * @param __HANDLE__: QSPI handle.
Kojto 101:7cff1c4259d7 434 * @retval None
Kojto 101:7cff1c4259d7 435 */
Kojto 101:7cff1c4259d7 436 #define __HAL_QSPI_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_QSPI_STATE_RESET)
Kojto 101:7cff1c4259d7 437
Kojto 101:7cff1c4259d7 438 /** @brief Enable QSPI
Kojto 101:7cff1c4259d7 439 * @param __HANDLE__: specifies the QSPI Handle.
Kojto 101:7cff1c4259d7 440 * @retval None
Kojto 101:7cff1c4259d7 441 */
Kojto 101:7cff1c4259d7 442 #define __HAL_QSPI_ENABLE(__HANDLE__) SET_BIT((__HANDLE__)->Instance->CR, QUADSPI_CR_EN)
Kojto 101:7cff1c4259d7 443
Kojto 101:7cff1c4259d7 444 /** @brief Disable QSPI
Kojto 101:7cff1c4259d7 445 * @param __HANDLE__: specifies the QSPI Handle.
Kojto 101:7cff1c4259d7 446 * @retval None
Kojto 101:7cff1c4259d7 447 */
Kojto 101:7cff1c4259d7 448 #define __HAL_QSPI_DISABLE(__HANDLE__) CLEAR_BIT((__HANDLE__)->Instance->CR, QUADSPI_CR_EN)
Kojto 101:7cff1c4259d7 449
Kojto 101:7cff1c4259d7 450 /** @brief Enables the specified QSPI interrupt.
Kojto 101:7cff1c4259d7 451 * @param __HANDLE__: specifies the QSPI Handle.
Kojto 101:7cff1c4259d7 452 * @param __INTERRUPT__: specifies the QSPI interrupt source to enable.
Kojto 101:7cff1c4259d7 453 * This parameter can be one of the following values:
Kojto 101:7cff1c4259d7 454 * @arg QSPI_IT_TO: QSPI Time out interrupt
Kojto 101:7cff1c4259d7 455 * @arg QSPI_IT_SM: QSPI Status match interrupt
Kojto 101:7cff1c4259d7 456 * @arg QSPI_IT_FT: QSPI FIFO threshold interrupt
Kojto 101:7cff1c4259d7 457 * @arg QSPI_IT_TC: QSPI Transfer complete interrupt
Kojto 101:7cff1c4259d7 458 * @arg QSPI_IT_TE: QSPI Transfer error interrupt
Kojto 101:7cff1c4259d7 459 * @retval None
Kojto 101:7cff1c4259d7 460 */
Kojto 101:7cff1c4259d7 461 #define __HAL_QSPI_ENABLE_IT(__HANDLE__, __INTERRUPT__) SET_BIT((__HANDLE__)->Instance->CR, (__INTERRUPT__))
Kojto 101:7cff1c4259d7 462
Kojto 101:7cff1c4259d7 463
Kojto 101:7cff1c4259d7 464 /** @brief Disables the specified QSPI interrupt.
Kojto 101:7cff1c4259d7 465 * @param __HANDLE__: specifies the QSPI Handle.
Kojto 101:7cff1c4259d7 466 * @param __INTERRUPT__: specifies the QSPI interrupt source to disable.
Kojto 101:7cff1c4259d7 467 * This parameter can be one of the following values:
Kojto 101:7cff1c4259d7 468 * @arg QSPI_IT_TO: QSPI Timeout interrupt
Kojto 101:7cff1c4259d7 469 * @arg QSPI_IT_SM: QSPI Status match interrupt
Kojto 101:7cff1c4259d7 470 * @arg QSPI_IT_FT: QSPI FIFO threshold interrupt
Kojto 101:7cff1c4259d7 471 * @arg QSPI_IT_TC: QSPI Transfer complete interrupt
Kojto 101:7cff1c4259d7 472 * @arg QSPI_IT_TE: QSPI Transfer error interrupt
Kojto 101:7cff1c4259d7 473 * @retval None
Kojto 101:7cff1c4259d7 474 */
Kojto 101:7cff1c4259d7 475 #define __HAL_QSPI_DISABLE_IT(__HANDLE__, __INTERRUPT__) CLEAR_BIT((__HANDLE__)->Instance->CR, (__INTERRUPT__))
Kojto 101:7cff1c4259d7 476
Kojto 101:7cff1c4259d7 477 /** @brief Checks whether the specified QSPI interrupt source is enabled.
Kojto 101:7cff1c4259d7 478 * @param __HANDLE__: specifies the QSPI Handle.
Kojto 101:7cff1c4259d7 479 * @param __INTERRUPT__: specifies the QSPI interrupt source to check.
Kojto 101:7cff1c4259d7 480 * This parameter can be one of the following values:
Kojto 101:7cff1c4259d7 481 * @arg QSPI_IT_TO: QSPI Time out interrupt
Kojto 101:7cff1c4259d7 482 * @arg QSPI_IT_SM: QSPI Status match interrupt
Kojto 101:7cff1c4259d7 483 * @arg QSPI_IT_FT: QSPI FIFO threshold interrupt
Kojto 101:7cff1c4259d7 484 * @arg QSPI_IT_TC: QSPI Transfer complete interrupt
Kojto 101:7cff1c4259d7 485 * @arg QSPI_IT_TE: QSPI Transfer error interrupt
Kojto 101:7cff1c4259d7 486 * @retval The new state of __INTERRUPT__ (TRUE or FALSE).
Kojto 101:7cff1c4259d7 487 */
Kojto 101:7cff1c4259d7 488 #define __HAL_QSPI_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) (READ_BIT((__HANDLE__)->Instance->CR, (__INTERRUPT__)) == (__INTERRUPT__))
Kojto 101:7cff1c4259d7 489
Kojto 101:7cff1c4259d7 490 /**
Kojto 101:7cff1c4259d7 491 * @brief Get the selected QSPI's flag status.
Kojto 101:7cff1c4259d7 492 * @param __HANDLE__: specifies the QSPI Handle.
Kojto 101:7cff1c4259d7 493 * @param __FLAG__: specifies the QSPI flag to check.
Kojto 101:7cff1c4259d7 494 * This parameter can be one of the following values:
Kojto 101:7cff1c4259d7 495 * @arg QSPI_FLAG_BUSY: QSPI Busy flag
Kojto 101:7cff1c4259d7 496 * @arg QSPI_FLAG_TO: QSPI Time out flag
Kojto 101:7cff1c4259d7 497 * @arg QSPI_FLAG_SM: QSPI Status match flag
Kojto 101:7cff1c4259d7 498 * @arg QSPI_FLAG_FT: QSPI FIFO threshold flag
Kojto 101:7cff1c4259d7 499 * @arg QSPI_FLAG_TC: QSPI Transfer complete flag
Kojto 101:7cff1c4259d7 500 * @arg QSPI_FLAG_TE: QSPI Transfer error flag
Kojto 101:7cff1c4259d7 501 * @retval None
Kojto 101:7cff1c4259d7 502 */
Kojto 101:7cff1c4259d7 503 #define __HAL_QSPI_GET_FLAG(__HANDLE__, __FLAG__) (READ_BIT((__HANDLE__)->Instance->SR, (__FLAG__)) != 0)
Kojto 101:7cff1c4259d7 504
Kojto 101:7cff1c4259d7 505 /** @brief Clears the specified QSPI's flag status.
Kojto 101:7cff1c4259d7 506 * @param __HANDLE__: specifies the QSPI Handle.
Kojto 101:7cff1c4259d7 507 * @param __FLAG__: specifies the QSPI clear register flag that needs to be set
Kojto 101:7cff1c4259d7 508 * This parameter can be one of the following values:
Kojto 101:7cff1c4259d7 509 * @arg QSPI_FLAG_TO: QSPI Time out flag
Kojto 101:7cff1c4259d7 510 * @arg QSPI_FLAG_SM: QSPI Status match flag
Kojto 101:7cff1c4259d7 511 * @arg QSPI_FLAG_TC: QSPI Transfer complete flag
Kojto 101:7cff1c4259d7 512 * @arg QSPI_FLAG_TE: QSPI Transfer error flag
Kojto 101:7cff1c4259d7 513 * @retval None
Kojto 101:7cff1c4259d7 514 */
Kojto 101:7cff1c4259d7 515 #define __HAL_QSPI_CLEAR_FLAG(__HANDLE__, __FLAG__) WRITE_REG((__HANDLE__)->Instance->FCR, (__FLAG__))
Kojto 101:7cff1c4259d7 516 /**
Kojto 101:7cff1c4259d7 517 * @}
Kojto 101:7cff1c4259d7 518 */
Kojto 101:7cff1c4259d7 519
Kojto 101:7cff1c4259d7 520 /* Exported functions --------------------------------------------------------*/
Kojto 101:7cff1c4259d7 521 /** @addtogroup QSPI_Exported_Functions
Kojto 101:7cff1c4259d7 522 * @{
Kojto 101:7cff1c4259d7 523 */
Kojto 101:7cff1c4259d7 524
Kojto 101:7cff1c4259d7 525 /** @addtogroup QSPI_Exported_Functions_Group1
Kojto 101:7cff1c4259d7 526 * @{
Kojto 101:7cff1c4259d7 527 */
Kojto 101:7cff1c4259d7 528 /* Initialization/de-initialization functions ********************************/
Kojto 101:7cff1c4259d7 529 HAL_StatusTypeDef HAL_QSPI_Init (QSPI_HandleTypeDef *hqspi);
Kojto 101:7cff1c4259d7 530 HAL_StatusTypeDef HAL_QSPI_DeInit (QSPI_HandleTypeDef *hqspi);
Kojto 101:7cff1c4259d7 531 void HAL_QSPI_MspInit (QSPI_HandleTypeDef *hqspi);
Kojto 101:7cff1c4259d7 532 void HAL_QSPI_MspDeInit(QSPI_HandleTypeDef *hqspi);
Kojto 101:7cff1c4259d7 533 /**
Kojto 101:7cff1c4259d7 534 * @}
Kojto 101:7cff1c4259d7 535 */
Kojto 101:7cff1c4259d7 536
Kojto 101:7cff1c4259d7 537 /** @addtogroup QSPI_Exported_Functions_Group2
Kojto 101:7cff1c4259d7 538 * @{
Kojto 101:7cff1c4259d7 539 */
Kojto 101:7cff1c4259d7 540 /* IO operation functions *****************************************************/
Kojto 101:7cff1c4259d7 541 /* QSPI IRQ handler method */
Kojto 101:7cff1c4259d7 542 void HAL_QSPI_IRQHandler(QSPI_HandleTypeDef *hqspi);
Kojto 101:7cff1c4259d7 543
Kojto 101:7cff1c4259d7 544 /* QSPI indirect mode */
Kojto 101:7cff1c4259d7 545 HAL_StatusTypeDef HAL_QSPI_Command (QSPI_HandleTypeDef *hqspi, QSPI_CommandTypeDef *cmd, uint32_t Timeout);
Kojto 101:7cff1c4259d7 546 HAL_StatusTypeDef HAL_QSPI_Transmit (QSPI_HandleTypeDef *hqspi, uint8_t *pData, uint32_t Timeout);
Kojto 101:7cff1c4259d7 547 HAL_StatusTypeDef HAL_QSPI_Receive (QSPI_HandleTypeDef *hqspi, uint8_t *pData, uint32_t Timeout);
Kojto 101:7cff1c4259d7 548 HAL_StatusTypeDef HAL_QSPI_Command_IT (QSPI_HandleTypeDef *hqspi, QSPI_CommandTypeDef *cmd);
Kojto 101:7cff1c4259d7 549 HAL_StatusTypeDef HAL_QSPI_Transmit_IT (QSPI_HandleTypeDef *hqspi, uint8_t *pData);
Kojto 101:7cff1c4259d7 550 HAL_StatusTypeDef HAL_QSPI_Receive_IT (QSPI_HandleTypeDef *hqspi, uint8_t *pData);
Kojto 101:7cff1c4259d7 551 HAL_StatusTypeDef HAL_QSPI_Transmit_DMA (QSPI_HandleTypeDef *hqspi, uint8_t *pData);
Kojto 101:7cff1c4259d7 552 HAL_StatusTypeDef HAL_QSPI_Receive_DMA (QSPI_HandleTypeDef *hqspi, uint8_t *pData);
Kojto 101:7cff1c4259d7 553
Kojto 101:7cff1c4259d7 554 /* QSPI status flag polling mode */
Kojto 101:7cff1c4259d7 555 HAL_StatusTypeDef HAL_QSPI_AutoPolling (QSPI_HandleTypeDef *hqspi, QSPI_CommandTypeDef *cmd, QSPI_AutoPollingTypeDef *cfg, uint32_t Timeout);
Kojto 101:7cff1c4259d7 556 HAL_StatusTypeDef HAL_QSPI_AutoPolling_IT(QSPI_HandleTypeDef *hqspi, QSPI_CommandTypeDef *cmd, QSPI_AutoPollingTypeDef *cfg);
Kojto 101:7cff1c4259d7 557
Kojto 101:7cff1c4259d7 558 /* QSPI memory-mapped mode */
Kojto 101:7cff1c4259d7 559 HAL_StatusTypeDef HAL_QSPI_MemoryMapped(QSPI_HandleTypeDef *hqspi, QSPI_CommandTypeDef *cmd, QSPI_MemoryMappedTypeDef *cfg);
Kojto 101:7cff1c4259d7 560 /**
Kojto 101:7cff1c4259d7 561 * @}
Kojto 101:7cff1c4259d7 562 */
Kojto 101:7cff1c4259d7 563
Kojto 101:7cff1c4259d7 564 /** @addtogroup QSPI_Exported_Functions_Group3
Kojto 101:7cff1c4259d7 565 * @{
Kojto 101:7cff1c4259d7 566 */
Kojto 101:7cff1c4259d7 567 /* Callback functions in non-blocking modes ***********************************/
Kojto 101:7cff1c4259d7 568 void HAL_QSPI_ErrorCallback (QSPI_HandleTypeDef *hqspi);
Kojto 101:7cff1c4259d7 569 void HAL_QSPI_FifoThresholdCallback(QSPI_HandleTypeDef *hqspi);
Kojto 101:7cff1c4259d7 570
Kojto 101:7cff1c4259d7 571 /* QSPI indirect mode */
Kojto 101:7cff1c4259d7 572 void HAL_QSPI_CmdCpltCallback (QSPI_HandleTypeDef *hqspi);
Kojto 101:7cff1c4259d7 573 void HAL_QSPI_RxCpltCallback (QSPI_HandleTypeDef *hqspi);
Kojto 101:7cff1c4259d7 574 void HAL_QSPI_TxCpltCallback (QSPI_HandleTypeDef *hqspi);
Kojto 101:7cff1c4259d7 575 void HAL_QSPI_RxHalfCpltCallback (QSPI_HandleTypeDef *hqspi);
Kojto 101:7cff1c4259d7 576 void HAL_QSPI_TxHalfCpltCallback (QSPI_HandleTypeDef *hqspi);
Kojto 101:7cff1c4259d7 577
Kojto 101:7cff1c4259d7 578 /* QSPI status flag polling mode */
Kojto 101:7cff1c4259d7 579 void HAL_QSPI_StatusMatchCallback (QSPI_HandleTypeDef *hqspi);
Kojto 101:7cff1c4259d7 580
Kojto 101:7cff1c4259d7 581 /* QSPI memory-mapped mode */
Kojto 101:7cff1c4259d7 582 void HAL_QSPI_TimeOutCallback (QSPI_HandleTypeDef *hqspi);
Kojto 101:7cff1c4259d7 583 /**
Kojto 101:7cff1c4259d7 584 * @}
Kojto 101:7cff1c4259d7 585 */
Kojto 101:7cff1c4259d7 586
Kojto 101:7cff1c4259d7 587 /** @addtogroup QSPI_Exported_Functions_Group4
Kojto 101:7cff1c4259d7 588 * @{
Kojto 101:7cff1c4259d7 589 */
Kojto 101:7cff1c4259d7 590 /* Peripheral Control and State functions ************************************/
Kojto 101:7cff1c4259d7 591 HAL_QSPI_StateTypeDef HAL_QSPI_GetState(QSPI_HandleTypeDef *hqspi);
Kojto 101:7cff1c4259d7 592 uint32_t HAL_QSPI_GetError(QSPI_HandleTypeDef *hqspi);
Kojto 101:7cff1c4259d7 593 HAL_StatusTypeDef HAL_QSPI_Abort (QSPI_HandleTypeDef *hqspi);
Kojto 101:7cff1c4259d7 594 void HAL_QSPI_SetTimeout(QSPI_HandleTypeDef *hqspi, uint32_t Timeout);
Kojto 101:7cff1c4259d7 595 /**
Kojto 101:7cff1c4259d7 596 * @}
Kojto 101:7cff1c4259d7 597 */
Kojto 101:7cff1c4259d7 598
Kojto 101:7cff1c4259d7 599 /**
Kojto 101:7cff1c4259d7 600 * @}
Kojto 101:7cff1c4259d7 601 */
Kojto 101:7cff1c4259d7 602
Kojto 101:7cff1c4259d7 603 /* Private types -------------------------------------------------------------*/
Kojto 101:7cff1c4259d7 604 /* Private variables ---------------------------------------------------------*/
Kojto 101:7cff1c4259d7 605 /* Private constants ---------------------------------------------------------*/
Kojto 101:7cff1c4259d7 606 /** @defgroup QSPI_Private_Constants QSPI Private Constants
Kojto 101:7cff1c4259d7 607 * @{
Kojto 101:7cff1c4259d7 608 */
Kojto 101:7cff1c4259d7 609
Kojto 101:7cff1c4259d7 610 /**
Kojto 101:7cff1c4259d7 611 * @}
Kojto 101:7cff1c4259d7 612 */
Kojto 101:7cff1c4259d7 613
Kojto 101:7cff1c4259d7 614 /* Private macros ------------------------------------------------------------*/
Kojto 101:7cff1c4259d7 615 /** @defgroup QSPI_Private_Macros QSPI Private Macros
Kojto 101:7cff1c4259d7 616 * @{
Kojto 101:7cff1c4259d7 617 */
Kojto 101:7cff1c4259d7 618 /** @defgroup QSPI_ClockPrescaler QSPI Clock Prescaler
Kojto 101:7cff1c4259d7 619 * @{
Kojto 101:7cff1c4259d7 620 */
Kojto 101:7cff1c4259d7 621 #define IS_QSPI_CLOCK_PRESCALER(PRESCALER) ((PRESCALER) <= 0xFF)
Kojto 101:7cff1c4259d7 622 /**
Kojto 101:7cff1c4259d7 623 * @}
Kojto 101:7cff1c4259d7 624 */
Kojto 101:7cff1c4259d7 625
Kojto 101:7cff1c4259d7 626 /** @defgroup QSPI_FifoThreshold QSPI Fifo Threshold
Kojto 101:7cff1c4259d7 627 * @{
Kojto 101:7cff1c4259d7 628 */
Kojto 101:7cff1c4259d7 629 #define IS_QSPI_FIFO_THRESHOLD(THR) (((THR) > 0) && ((THR) <= 32))
Kojto 101:7cff1c4259d7 630 /**
Kojto 101:7cff1c4259d7 631 * @}
Kojto 101:7cff1c4259d7 632 */
Kojto 101:7cff1c4259d7 633
Kojto 101:7cff1c4259d7 634 #define IS_QSPI_SSHIFT(SSHIFT) (((SSHIFT) == QSPI_SAMPLE_SHIFTING_NONE) || \
Kojto 101:7cff1c4259d7 635 ((SSHIFT) == QSPI_SAMPLE_SHIFTING_HALFCYCLE))
Kojto 101:7cff1c4259d7 636
Kojto 101:7cff1c4259d7 637 /** @defgroup QSPI_FlashSize QSPI Flash Size
Kojto 101:7cff1c4259d7 638 * @{
Kojto 101:7cff1c4259d7 639 */
Kojto 101:7cff1c4259d7 640 #define IS_QSPI_FLASH_SIZE(FSIZE) (((FSIZE) <= 31))
Kojto 101:7cff1c4259d7 641 /**
Kojto 101:7cff1c4259d7 642 * @}
Kojto 101:7cff1c4259d7 643 */
Kojto 101:7cff1c4259d7 644
Kojto 101:7cff1c4259d7 645 #define IS_QSPI_CS_HIGH_TIME(CSHTIME) (((CSHTIME) == QSPI_CS_HIGH_TIME_1_CYCLE) || \
Kojto 101:7cff1c4259d7 646 ((CSHTIME) == QSPI_CS_HIGH_TIME_2_CYCLE) || \
Kojto 101:7cff1c4259d7 647 ((CSHTIME) == QSPI_CS_HIGH_TIME_3_CYCLE) || \
Kojto 101:7cff1c4259d7 648 ((CSHTIME) == QSPI_CS_HIGH_TIME_4_CYCLE) || \
Kojto 101:7cff1c4259d7 649 ((CSHTIME) == QSPI_CS_HIGH_TIME_5_CYCLE) || \
Kojto 101:7cff1c4259d7 650 ((CSHTIME) == QSPI_CS_HIGH_TIME_6_CYCLE) || \
Kojto 101:7cff1c4259d7 651 ((CSHTIME) == QSPI_CS_HIGH_TIME_7_CYCLE) || \
Kojto 101:7cff1c4259d7 652 ((CSHTIME) == QSPI_CS_HIGH_TIME_8_CYCLE))
Kojto 101:7cff1c4259d7 653
Kojto 101:7cff1c4259d7 654 #define IS_QSPI_CLOCK_MODE(CLKMODE) (((CLKMODE) == QSPI_CLOCK_MODE_0) || \
Kojto 101:7cff1c4259d7 655 ((CLKMODE) == QSPI_CLOCK_MODE_3))
Kojto 101:7cff1c4259d7 656
Kojto 101:7cff1c4259d7 657 #define IS_QSPI_FLASH_ID(FLA) (((FLA) == QSPI_FLASH_ID_1) || \
Kojto 101:7cff1c4259d7 658 ((FLA) == QSPI_FLASH_ID_2))
Kojto 101:7cff1c4259d7 659
Kojto 101:7cff1c4259d7 660 #define IS_QSPI_DUAL_FLASH_MODE(MODE) (((MODE) == QSPI_DUALFLASH_ENABLE) || \
Kojto 101:7cff1c4259d7 661 ((MODE) == QSPI_DUALFLASH_DISABLE))
Kojto 101:7cff1c4259d7 662
Kojto 101:7cff1c4259d7 663
Kojto 101:7cff1c4259d7 664 /** @defgroup QSPI_Instruction QSPI Instruction
Kojto 101:7cff1c4259d7 665 * @{
Kojto 101:7cff1c4259d7 666 */
Kojto 101:7cff1c4259d7 667 #define IS_QSPI_INSTRUCTION(INSTRUCTION) ((INSTRUCTION) <= 0xFF)
Kojto 101:7cff1c4259d7 668 /**
Kojto 101:7cff1c4259d7 669 * @}
Kojto 101:7cff1c4259d7 670 */
Kojto 101:7cff1c4259d7 671
Kojto 101:7cff1c4259d7 672 #define IS_QSPI_ADDRESS_SIZE(ADDR_SIZE) (((ADDR_SIZE) == QSPI_ADDRESS_8_BITS) || \
Kojto 101:7cff1c4259d7 673 ((ADDR_SIZE) == QSPI_ADDRESS_16_BITS) || \
Kojto 101:7cff1c4259d7 674 ((ADDR_SIZE) == QSPI_ADDRESS_24_BITS) || \
Kojto 101:7cff1c4259d7 675 ((ADDR_SIZE) == QSPI_ADDRESS_32_BITS))
Kojto 101:7cff1c4259d7 676
Kojto 101:7cff1c4259d7 677 #define IS_QSPI_ALTERNATE_BYTES_SIZE(SIZE) (((SIZE) == QSPI_ALTERNATE_BYTES_8_BITS) || \
Kojto 101:7cff1c4259d7 678 ((SIZE) == QSPI_ALTERNATE_BYTES_16_BITS) || \
Kojto 101:7cff1c4259d7 679 ((SIZE) == QSPI_ALTERNATE_BYTES_24_BITS) || \
Kojto 101:7cff1c4259d7 680 ((SIZE) == QSPI_ALTERNATE_BYTES_32_BITS))
Kojto 101:7cff1c4259d7 681
Kojto 101:7cff1c4259d7 682
Kojto 101:7cff1c4259d7 683 /** @defgroup QSPI_DummyCycles QSPI Dummy Cycles
Kojto 101:7cff1c4259d7 684 * @{
Kojto 101:7cff1c4259d7 685 */
Kojto 101:7cff1c4259d7 686 #define IS_QSPI_DUMMY_CYCLES(DCY) ((DCY) <= 31)
Kojto 101:7cff1c4259d7 687 /**
Kojto 101:7cff1c4259d7 688 * @}
Kojto 101:7cff1c4259d7 689 */
Kojto 101:7cff1c4259d7 690
Kojto 101:7cff1c4259d7 691 #define IS_QSPI_INSTRUCTION_MODE(MODE) (((MODE) == QSPI_INSTRUCTION_NONE) || \
Kojto 101:7cff1c4259d7 692 ((MODE) == QSPI_INSTRUCTION_1_LINE) || \
Kojto 101:7cff1c4259d7 693 ((MODE) == QSPI_INSTRUCTION_2_LINES) || \
Kojto 101:7cff1c4259d7 694 ((MODE) == QSPI_INSTRUCTION_4_LINES))
Kojto 101:7cff1c4259d7 695
Kojto 101:7cff1c4259d7 696 #define IS_QSPI_ADDRESS_MODE(MODE) (((MODE) == QSPI_ADDRESS_NONE) || \
Kojto 101:7cff1c4259d7 697 ((MODE) == QSPI_ADDRESS_1_LINE) || \
Kojto 101:7cff1c4259d7 698 ((MODE) == QSPI_ADDRESS_2_LINES) || \
Kojto 101:7cff1c4259d7 699 ((MODE) == QSPI_ADDRESS_4_LINES))
Kojto 101:7cff1c4259d7 700
Kojto 101:7cff1c4259d7 701 #define IS_QSPI_ALTERNATE_BYTES_MODE(MODE) (((MODE) == QSPI_ALTERNATE_BYTES_NONE) || \
Kojto 101:7cff1c4259d7 702 ((MODE) == QSPI_ALTERNATE_BYTES_1_LINE) || \
Kojto 101:7cff1c4259d7 703 ((MODE) == QSPI_ALTERNATE_BYTES_2_LINES) || \
Kojto 101:7cff1c4259d7 704 ((MODE) == QSPI_ALTERNATE_BYTES_4_LINES))
Kojto 101:7cff1c4259d7 705
Kojto 101:7cff1c4259d7 706 #define IS_QSPI_DATA_MODE(MODE) (((MODE) == QSPI_DATA_NONE) || \
Kojto 101:7cff1c4259d7 707 ((MODE) == QSPI_DATA_1_LINE) || \
Kojto 101:7cff1c4259d7 708 ((MODE) == QSPI_DATA_2_LINES) || \
Kojto 101:7cff1c4259d7 709 ((MODE) == QSPI_DATA_4_LINES))
Kojto 101:7cff1c4259d7 710
Kojto 101:7cff1c4259d7 711 #define IS_QSPI_DDR_MODE(DDR_MODE) (((DDR_MODE) == QSPI_DDR_MODE_DISABLE) || \
Kojto 101:7cff1c4259d7 712 ((DDR_MODE) == QSPI_DDR_MODE_ENABLE))
Kojto 101:7cff1c4259d7 713
Kojto 101:7cff1c4259d7 714 #define IS_QSPI_DDR_HHC(DDR_HHC) (((DDR_HHC) == QSPI_DDR_HHC_ANALOG_DELAY) || \
Kojto 101:7cff1c4259d7 715 ((DDR_HHC) == QSPI_DDR_HHC_HALF_CLK_DELAY))
Kojto 101:7cff1c4259d7 716
Kojto 101:7cff1c4259d7 717 #define IS_QSPI_SIOO_MODE(SIOO_MODE) (((SIOO_MODE) == QSPI_SIOO_INST_EVERY_CMD) || \
Kojto 101:7cff1c4259d7 718 ((SIOO_MODE) == QSPI_SIOO_INST_ONLY_FIRST_CMD))
Kojto 101:7cff1c4259d7 719
Kojto 101:7cff1c4259d7 720 /** @defgroup QSPI_Interval QSPI Interval
Kojto 101:7cff1c4259d7 721 * @{
Kojto 101:7cff1c4259d7 722 */
Kojto 101:7cff1c4259d7 723 #define IS_QSPI_INTERVAL(INTERVAL) ((INTERVAL) <= QUADSPI_PIR_INTERVAL)
Kojto 101:7cff1c4259d7 724 /**
Kojto 101:7cff1c4259d7 725 * @}
Kojto 101:7cff1c4259d7 726 */
Kojto 101:7cff1c4259d7 727
Kojto 101:7cff1c4259d7 728 /** @defgroup QSPI_StatusBytesSize QSPI Status Bytes Size
Kojto 101:7cff1c4259d7 729 * @{
Kojto 101:7cff1c4259d7 730 */
Kojto 101:7cff1c4259d7 731 #define IS_QSPI_STATUS_BYTES_SIZE(SIZE) (((SIZE) >= 1) && ((SIZE) <= 4))
Kojto 101:7cff1c4259d7 732 /**
Kojto 101:7cff1c4259d7 733 * @}
Kojto 101:7cff1c4259d7 734 */
Kojto 101:7cff1c4259d7 735 #define IS_QSPI_MATCH_MODE(MODE) (((MODE) == QSPI_MATCH_MODE_AND) || \
Kojto 101:7cff1c4259d7 736 ((MODE) == QSPI_MATCH_MODE_OR))
Kojto 101:7cff1c4259d7 737
Kojto 101:7cff1c4259d7 738 #define IS_QSPI_AUTOMATIC_STOP(APMS) (((APMS) == QSPI_AUTOMATIC_STOP_DISABLE) || \
Kojto 101:7cff1c4259d7 739 ((APMS) == QSPI_AUTOMATIC_STOP_ENABLE))
Kojto 101:7cff1c4259d7 740
Kojto 101:7cff1c4259d7 741 #define IS_QSPI_TIMEOUT_ACTIVATION(TCEN) (((TCEN) == QSPI_TIMEOUT_COUNTER_DISABLE) || \
Kojto 101:7cff1c4259d7 742 ((TCEN) == QSPI_TIMEOUT_COUNTER_ENABLE))
Kojto 101:7cff1c4259d7 743
Kojto 101:7cff1c4259d7 744 /** @defgroup QSPI_TimeOutPeriod QSPI TimeOut Period
Kojto 101:7cff1c4259d7 745 * @{
Kojto 101:7cff1c4259d7 746 */
Kojto 101:7cff1c4259d7 747 #define IS_QSPI_TIMEOUT_PERIOD(PERIOD) ((PERIOD) <= 0xFFFF)
Kojto 101:7cff1c4259d7 748 /**
Kojto 101:7cff1c4259d7 749 * @}
Kojto 101:7cff1c4259d7 750 */
Kojto 101:7cff1c4259d7 751
Kojto 101:7cff1c4259d7 752 #define IS_QSPI_GET_FLAG(FLAG) (((FLAG) == QSPI_FLAG_BUSY) || \
Kojto 101:7cff1c4259d7 753 ((FLAG) == QSPI_FLAG_TO) || \
Kojto 101:7cff1c4259d7 754 ((FLAG) == QSPI_FLAG_SM) || \
Kojto 101:7cff1c4259d7 755 ((FLAG) == QSPI_FLAG_FT) || \
Kojto 101:7cff1c4259d7 756 ((FLAG) == QSPI_FLAG_TC) || \
Kojto 101:7cff1c4259d7 757 ((FLAG) == QSPI_FLAG_TE))
Kojto 101:7cff1c4259d7 758
Kojto 101:7cff1c4259d7 759 #define IS_QSPI_IT(IT) ((((IT) & (uint32_t)0xFFE0FFFF) == 0x00000000) && ((IT) != 0x00000000))
Kojto 101:7cff1c4259d7 760 /**
Kojto 101:7cff1c4259d7 761 * @}
Kojto 101:7cff1c4259d7 762 */
Kojto 101:7cff1c4259d7 763
Kojto 101:7cff1c4259d7 764 /* Private functions ---------------------------------------------------------*/
Kojto 101:7cff1c4259d7 765 /** @defgroup QSPI_Private_Functions QSPI Private Functions
Kojto 101:7cff1c4259d7 766 * @{
Kojto 101:7cff1c4259d7 767 */
Kojto 101:7cff1c4259d7 768
Kojto 101:7cff1c4259d7 769 /**
Kojto 101:7cff1c4259d7 770 * @}
Kojto 101:7cff1c4259d7 771 */
Kojto 101:7cff1c4259d7 772
Kojto 101:7cff1c4259d7 773 /**
Kojto 101:7cff1c4259d7 774 * @}
Kojto 101:7cff1c4259d7 775 */
Kojto 101:7cff1c4259d7 776
Kojto 101:7cff1c4259d7 777 /**
Kojto 101:7cff1c4259d7 778 * @}
Kojto 101:7cff1c4259d7 779 */
Kojto 101:7cff1c4259d7 780 #endif /* STM32F446xx */
Kojto 101:7cff1c4259d7 781
Kojto 101:7cff1c4259d7 782 #ifdef __cplusplus
Kojto 101:7cff1c4259d7 783 }
Kojto 101:7cff1c4259d7 784 #endif
Kojto 101:7cff1c4259d7 785
Kojto 101:7cff1c4259d7 786 #endif /* __STM32F4xx_HAL_QSPI_H */
Kojto 101:7cff1c4259d7 787
Kojto 101:7cff1c4259d7 788 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/