Dataloger

Committer:
jhon309
Date:
Thu Aug 20 00:37:14 2015 +0000
Revision:
0:666850d06c9f
ok

Who changed what in which revision?

UserRevisionLine numberNew contents of line
jhon309 0:666850d06c9f 1 /**
jhon309 0:666850d06c9f 2 ******************************************************************************
jhon309 0:666850d06c9f 3 * @file stm32f0xx_hal.h
jhon309 0:666850d06c9f 4 * @author MCD Application Team
jhon309 0:666850d06c9f 5 * @version V1.2.0
jhon309 0:666850d06c9f 6 * @date 11-December-2014
jhon309 0:666850d06c9f 7 * @brief This file contains all the functions prototypes for the HAL
jhon309 0:666850d06c9f 8 * module driver.
jhon309 0:666850d06c9f 9 ******************************************************************************
jhon309 0:666850d06c9f 10 * @attention
jhon309 0:666850d06c9f 11 *
jhon309 0:666850d06c9f 12 * <h2><center>&copy; COPYRIGHT(c) 2014 STMicroelectronics</center></h2>
jhon309 0:666850d06c9f 13 *
jhon309 0:666850d06c9f 14 * Redistribution and use in source and binary forms, with or without modification,
jhon309 0:666850d06c9f 15 * are permitted provided that the following conditions are met:
jhon309 0:666850d06c9f 16 * 1. Redistributions of source code must retain the above copyright notice,
jhon309 0:666850d06c9f 17 * this list of conditions and the following disclaimer.
jhon309 0:666850d06c9f 18 * 2. Redistributions in binary form must reproduce the above copyright notice,
jhon309 0:666850d06c9f 19 * this list of conditions and the following disclaimer in the documentation
jhon309 0:666850d06c9f 20 * and/or other materials provided with the distribution.
jhon309 0:666850d06c9f 21 * 3. Neither the name of STMicroelectronics nor the names of its contributors
jhon309 0:666850d06c9f 22 * may be used to endorse or promote products derived from this software
jhon309 0:666850d06c9f 23 * without specific prior written permission.
jhon309 0:666850d06c9f 24 *
jhon309 0:666850d06c9f 25 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
jhon309 0:666850d06c9f 26 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
jhon309 0:666850d06c9f 27 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
jhon309 0:666850d06c9f 28 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
jhon309 0:666850d06c9f 29 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
jhon309 0:666850d06c9f 30 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
jhon309 0:666850d06c9f 31 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
jhon309 0:666850d06c9f 32 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
jhon309 0:666850d06c9f 33 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
jhon309 0:666850d06c9f 34 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
jhon309 0:666850d06c9f 35 *
jhon309 0:666850d06c9f 36 ******************************************************************************
jhon309 0:666850d06c9f 37 */
jhon309 0:666850d06c9f 38
jhon309 0:666850d06c9f 39 /* Define to prevent recursive inclusion -------------------------------------*/
jhon309 0:666850d06c9f 40 #ifndef __STM32F0xx_HAL_H
jhon309 0:666850d06c9f 41 #define __STM32F0xx_HAL_H
jhon309 0:666850d06c9f 42
jhon309 0:666850d06c9f 43 #ifdef __cplusplus
jhon309 0:666850d06c9f 44 extern "C" {
jhon309 0:666850d06c9f 45 #endif
jhon309 0:666850d06c9f 46
jhon309 0:666850d06c9f 47 /* Includes ------------------------------------------------------------------*/
jhon309 0:666850d06c9f 48 #include "stm32f0xx_hal_conf.h"
jhon309 0:666850d06c9f 49
jhon309 0:666850d06c9f 50 /** @addtogroup STM32F0xx_HAL_Driver
jhon309 0:666850d06c9f 51 * @{
jhon309 0:666850d06c9f 52 */
jhon309 0:666850d06c9f 53
jhon309 0:666850d06c9f 54 /** @addtogroup HAL
jhon309 0:666850d06c9f 55 * @{
jhon309 0:666850d06c9f 56 */
jhon309 0:666850d06c9f 57
jhon309 0:666850d06c9f 58 /* Exported types ------------------------------------------------------------*/
jhon309 0:666850d06c9f 59 /* Exported constants --------------------------------------------------------*/
jhon309 0:666850d06c9f 60 /** @defgroup HAL_Exported_Constants HAL Exported Constants
jhon309 0:666850d06c9f 61 * @{
jhon309 0:666850d06c9f 62 */
jhon309 0:666850d06c9f 63
jhon309 0:666850d06c9f 64 #if defined(SYSCFG_CFGR1_DMA_RMP)
jhon309 0:666850d06c9f 65 /** @defgroup HAL_DMA_remapping HAL DMA remapping
jhon309 0:666850d06c9f 66 * Elements values convention: 0xYYYYYYYY
jhon309 0:666850d06c9f 67 * - YYYYYYYY : Position in the SYSCFG register CFGR1
jhon309 0:666850d06c9f 68 * @{
jhon309 0:666850d06c9f 69 */
jhon309 0:666850d06c9f 70 #define HAL_REMAPDMA_ADC_DMA_CH2 ((uint32_t)SYSCFG_CFGR1_ADC_DMA_RMP) /*!< ADC DMA remap
jhon309 0:666850d06c9f 71 0: No remap (ADC DMA requests mapped on DMA channel 1
jhon309 0:666850d06c9f 72 1: Remap (ADC DMA requests mapped on DMA channel 2 */
jhon309 0:666850d06c9f 73 #define HAL_REMAPDMA_USART1_TX_DMA_CH4 ((uint32_t)SYSCFG_CFGR1_USART1TX_DMA_RMP) /*!< USART1 TX DMA remap
jhon309 0:666850d06c9f 74 0: No remap (USART1_TX DMA request mapped on DMA channel 2
jhon309 0:666850d06c9f 75 1: Remap (USART1_TX DMA request mapped on DMA channel 4 */
jhon309 0:666850d06c9f 76 #define HAL_REMAPDMA_USART1_RX_DMA_CH5 ((uint32_t)SYSCFG_CFGR1_USART1RX_DMA_RMP) /*!< USART1 RX DMA remap
jhon309 0:666850d06c9f 77 0: No remap (USART1_RX DMA request mapped on DMA channel 3
jhon309 0:666850d06c9f 78 1: Remap (USART1_RX DMA request mapped on DMA channel 5 */
jhon309 0:666850d06c9f 79 #define HAL_REMAPDMA_TIM16_DMA_CH4 ((uint32_t)SYSCFG_CFGR1_TIM16_DMA_RMP) /*!< TIM16 DMA request remap
jhon309 0:666850d06c9f 80 0: No remap (TIM16_CH1 and TIM16_UP DMA requests mapped on DMA channel 3)
jhon309 0:666850d06c9f 81 1: Remap (TIM16_CH1 and TIM16_UP DMA requests mapped on DMA channel 4) */
jhon309 0:666850d06c9f 82 #define HAL_REMAPDMA_TIM17_DMA_CH2 ((uint32_t)SYSCFG_CFGR1_TIM17_DMA_RMP) /*!< TIM17 DMA request remap
jhon309 0:666850d06c9f 83 0: No remap (TIM17_CH1 and TIM17_UP DMA requests mapped on DMA channel 1
jhon309 0:666850d06c9f 84 1: Remap (TIM17_CH1 and TIM17_UP DMA requests mapped on DMA channel 2) */
jhon309 0:666850d06c9f 85
jhon309 0:666850d06c9f 86 #if defined (STM32F071xB) || defined (STM32F072xB) || defined (STM32F078xx)
jhon309 0:666850d06c9f 87 #define HAL_REMAPDMA_TIM16_DMA_CH6 ((uint32_t)SYSCFG_CFGR1_TIM16_DMA_RMP2) /*!< TIM16 alternate DMA request remapping bit. Available on STM32F07x devices only
jhon309 0:666850d06c9f 88 0: No alternate remap (TIM16 DMA requestsmapped according to TIM16_DMA_RMP bit)
jhon309 0:666850d06c9f 89 1: Alternate remap (TIM16_CH1 and TIM16_UP DMA requests mapped on DMA channel 6) */
jhon309 0:666850d06c9f 90 #define HAL_REMAPDMA_TIM17_DMA_CH7 ((uint32_t)SYSCFG_CFGR1_TIM17_DMA_RMP2) /*!< TIM17 alternate DMA request remapping bit. Available on STM32F07x devices only
jhon309 0:666850d06c9f 91 0: No alternate remap (TIM17 DMA requestsmapped according to TIM17_DMA_RMP bit)
jhon309 0:666850d06c9f 92 1: Alternate remap (TIM17_CH1 and TIM17_UP DMA requests mapped on DMA channel 7) */
jhon309 0:666850d06c9f 93 #define HAL_REMAPDMA_SPI2_DMA_CH67 ((uint32_t)SYSCFG_CFGR1_SPI2_DMA_RMP) /*!< SPI2 DMA request remapping bit. Available on STM32F07x devices only.
jhon309 0:666850d06c9f 94 0: No remap (SPI2_RX and SPI2_TX DMA requests mapped on DMA channel 4 and 5 respectively)
jhon309 0:666850d06c9f 95 1: 1: Remap (SPI2_RX and SPI2_TX DMA requests mapped on DMA channel 6 and 7 respectively) */
jhon309 0:666850d06c9f 96 #define HAL_REMAPDMA_USART2_DMA_CH67 ((uint32_t)SYSCFG_CFGR1_USART2_DMA_RMP) /*!< USART2 DMA request remapping bit. Available on STM32F07x devices only.
jhon309 0:666850d06c9f 97 0: No remap (USART2_RX and USART2_TX DMA requests mapped on DMA channel 5 and 4 respectively)
jhon309 0:666850d06c9f 98 1: 1: Remap (USART2_RX and USART2_TX DMA requests mapped on DMA channel 6 and 7 respectively) */
jhon309 0:666850d06c9f 99 #define HAL_REMAPDMA_USART3_DMA_CH32 ((uint32_t)SYSCFG_CFGR1_USART3_DMA_RMP) /*!< USART3 DMA request remapping bit. Available on STM32F07x devices only.
jhon309 0:666850d06c9f 100 0: No remap (USART3_RX and USART3_TX DMA requests mapped on DMA channel 6 and 7 respectively)
jhon309 0:666850d06c9f 101 1: 1: Remap (USART3_RX and USART3_TX DMA requests mapped on DMA channel 3 and 2 respectively) */
jhon309 0:666850d06c9f 102 #define HAL_REMAPDMA_I2C1_DMA_CH76 ((uint32_t)SYSCFG_CFGR1_I2C1_DMA_RMP) /*!< I2C1 DMA request remapping bit. Available on STM32F07x devices only.
jhon309 0:666850d06c9f 103 0: No remap (I2C1_RX and I2C1_TX DMA requests mapped on DMA channel 3 and 2 respectively)
jhon309 0:666850d06c9f 104 1: Remap (I2C1_RX and I2C1_TX DMA requests mapped on DMA channel 7 and 6 respectively) */
jhon309 0:666850d06c9f 105 #define HAL_REMAPDMA_TIM1_DMA_CH6 ((uint32_t)SYSCFG_CFGR1_TIM1_DMA_RMP) /*!< TIM1 DMA request remapping bit. Available on STM32F07x devices only.
jhon309 0:666850d06c9f 106 0: No remap (TIM1_CH1, TIM1_CH2 and TIM1_CH3 DMA requests mapped on DMA channel 2, 3 and 4 respectively)
jhon309 0:666850d06c9f 107 1: Remap (TIM1_CH1, TIM1_CH2 and TIM1_CH3 DMA requests mapped on DMA channel 6 */
jhon309 0:666850d06c9f 108 #define HAL_REMAPDMA_TIM2_DMA_CH7 ((uint32_t)SYSCFG_CFGR1_TIM2_DMA_RMP) /*!< TIM2 DMA request remapping bit. Available on STM32F07x devices only.
jhon309 0:666850d06c9f 109 0: No remap (TIM2_CH2 and TIM2_CH4 DMA requests mapped on DMA channel 3 and 4 respectively)
jhon309 0:666850d06c9f 110 1: Remap (TIM2_CH2 and TIM2_CH4 DMA requests mapped on DMA channel 7 */
jhon309 0:666850d06c9f 111 #define HAL_REMAPDMA_TIM3_DMA_CH6 ((uint32_t)SYSCFG_CFGR1_TIM3_DMA_RMP) /*!< TIM3 DMA request remapping bit. Available on STM32F07x devices only.
jhon309 0:666850d06c9f 112 0: No remap (TIM3_CH1 and TIM3_TRIG DMA requests mapped on DMA channel 4)
jhon309 0:666850d06c9f 113 1: Remap (TIM3_CH1 and TIM3_TRIG DMA requests mapped on DMA channel 6) */
jhon309 0:666850d06c9f 114 #endif
jhon309 0:666850d06c9f 115
jhon309 0:666850d06c9f 116 #if defined (STM32F071xB) || defined (STM32F072xB) || defined (STM32F078xx)
jhon309 0:666850d06c9f 117 #define IS_HAL_REMAPDMA(RMP) (((RMP) == HAL_REMAPDMA_ADC_DMA_CH2) || \
jhon309 0:666850d06c9f 118 ((RMP) == HAL_REMAPDMA_USART1_TX_DMA_CH4) || \
jhon309 0:666850d06c9f 119 ((RMP) == HAL_REMAPDMA_USART1_RX_DMA_CH5) || \
jhon309 0:666850d06c9f 120 ((RMP) == HAL_REMAPDMA_TIM16_DMA_CH4) || \
jhon309 0:666850d06c9f 121 ((RMP) == HAL_REMAPDMA_TIM17_DMA_CH2) || \
jhon309 0:666850d06c9f 122 ((RMP) == HAL_REMAPDMA_TIM16_DMA_CH6) || \
jhon309 0:666850d06c9f 123 ((RMP) == HAL_REMAPDMA_TIM17_DMA_CH7) || \
jhon309 0:666850d06c9f 124 ((RMP) == HAL_REMAPDMA_SPI2_DMA_CH67) || \
jhon309 0:666850d06c9f 125 ((RMP) == HAL_REMAPDMA_USART2_DMA_CH67) || \
jhon309 0:666850d06c9f 126 ((RMP) == HAL_REMAPDMA_USART3_DMA_CH32) || \
jhon309 0:666850d06c9f 127 ((RMP) == HAL_REMAPDMA_I2C1_DMA_CH76) || \
jhon309 0:666850d06c9f 128 ((RMP) == HAL_REMAPDMA_TIM1_DMA_CH6) || \
jhon309 0:666850d06c9f 129 ((RMP) == HAL_REMAPDMA_TIM2_DMA_CH7) || \
jhon309 0:666850d06c9f 130 ((RMP) == HAL_REMAPDMA_TIM3_DMA_CH6))
jhon309 0:666850d06c9f 131 #else
jhon309 0:666850d06c9f 132 #define IS_HAL_REMAPDMA(RMP) (((RMP) == HAL_REMAPDMA_ADC_DMA_CH2) || \
jhon309 0:666850d06c9f 133 ((RMP) == HAL_REMAPDMA_USART1_TX_DMA_CH4) || \
jhon309 0:666850d06c9f 134 ((RMP) == HAL_REMAPDMA_USART1_RX_DMA_CH5) || \
jhon309 0:666850d06c9f 135 ((RMP) == HAL_REMAPDMA_TIM16_DMA_CH4) || \
jhon309 0:666850d06c9f 136 ((RMP) == HAL_REMAPDMA_TIM17_DMA_CH2))
jhon309 0:666850d06c9f 137 #endif
jhon309 0:666850d06c9f 138 /**
jhon309 0:666850d06c9f 139 * @}
jhon309 0:666850d06c9f 140 */
jhon309 0:666850d06c9f 141 #endif /* SYSCFG_CFGR1_DMA_RMP */
jhon309 0:666850d06c9f 142
jhon309 0:666850d06c9f 143 #if defined(SYSCFG_CFGR1_PA11_PA12_RMP)
jhon309 0:666850d06c9f 144 /** @defgroup HAL_Pin_remapping HAL Pin remapping
jhon309 0:666850d06c9f 145 * @{
jhon309 0:666850d06c9f 146 */
jhon309 0:666850d06c9f 147 #define HAL_REMAP_PA11_PA12 (SYSCFG_CFGR1_PA11_PA12_RMP) /*!< PA11 and PA12 remapping bit for small packages (28 and 20 pins).
jhon309 0:666850d06c9f 148 0: No remap (pin pair PA9/10 mapped on the pins)
jhon309 0:666850d06c9f 149 1: Remap (pin pair PA11/12 mapped instead of PA9/10) */
jhon309 0:666850d06c9f 150
jhon309 0:666850d06c9f 151 #define IS_HAL_REMAP_PIN(RMP) ((RMP) == HAL_REMAP_PA11_PA12)
jhon309 0:666850d06c9f 152 /**
jhon309 0:666850d06c9f 153 * @}
jhon309 0:666850d06c9f 154 */
jhon309 0:666850d06c9f 155 #endif /* SYSCFG_CFGR1_PA11_PA12_RMP */
jhon309 0:666850d06c9f 156
jhon309 0:666850d06c9f 157 #if defined(STM32F091xC) || defined(STM32F098xx)
jhon309 0:666850d06c9f 158 /** @defgroup HAL_IRDA_ENV_SEL HAL IRDA Enveloppe Selection
jhon309 0:666850d06c9f 159 * @note Applicable on STM32F09x
jhon309 0:666850d06c9f 160 * @{
jhon309 0:666850d06c9f 161 */
jhon309 0:666850d06c9f 162 #define HAL_SYSCFG_IRDA_ENV_SEL_TIM16 (SYSCFG_CFGR1_IRDA_ENV_SEL_0 & SYSCFG_CFGR1_IRDA_ENV_SEL_1) /* 00: Timer16 is selected as IRDA Modulation enveloppe source */
jhon309 0:666850d06c9f 163 #define HAL_SYSCFG_IRDA_ENV_SEL_USART1 (SYSCFG_CFGR1_IRDA_ENV_SEL_0) /* 01: USART1 is selected as IRDA Modulation enveloppe source */
jhon309 0:666850d06c9f 164 #define HAL_SYSCFG_IRDA_ENV_SEL_USART4 (SYSCFG_CFGR1_IRDA_ENV_SEL_1) /* 10: USART4 is selected as IRDA Modulation enveloppe source */
jhon309 0:666850d06c9f 165
jhon309 0:666850d06c9f 166 #define IS_HAL_SYSCFG_IRDA_ENV_SEL(SEL) (((SEL) == HAL_SYSCFG_IRDA_ENV_SEL_TIM16) || \
jhon309 0:666850d06c9f 167 ((SEL) == HAL_SYSCFG_IRDA_ENV_SEL_USART1) || \
jhon309 0:666850d06c9f 168 ((SEL) == HAL_SYSCFG_IRDA_ENV_SEL_USART4))
jhon309 0:666850d06c9f 169 /**
jhon309 0:666850d06c9f 170 * @}
jhon309 0:666850d06c9f 171 */
jhon309 0:666850d06c9f 172 #endif /* STM32F091xC || STM32F098xx */
jhon309 0:666850d06c9f 173
jhon309 0:666850d06c9f 174
jhon309 0:666850d06c9f 175 /** @defgroup HAL_FastModePlus_I2C HAL FastModePlus I2C
jhon309 0:666850d06c9f 176 * @{
jhon309 0:666850d06c9f 177 */
jhon309 0:666850d06c9f 178 #if defined(SYSCFG_CFGR1_I2C_FMP_PB6)
jhon309 0:666850d06c9f 179 #define HAL_SYSCFG_FASTMODEPLUS_I2C_PB6 (SYSCFG_CFGR1_I2C_FMP_PB6) /*!< Fast Mode Plus (FM+) driving capability activation on the pad
jhon309 0:666850d06c9f 180 0: PB6 pin operates in standard mode
jhon309 0:666850d06c9f 181 1: I2C FM+ mode enabled on PB6 pin, and the Speed control is bypassed */
jhon309 0:666850d06c9f 182 #endif /* SYSCFG_CFGR1_I2C_FMP_PB6 */
jhon309 0:666850d06c9f 183
jhon309 0:666850d06c9f 184 #if defined(SYSCFG_CFGR1_I2C_FMP_PB7)
jhon309 0:666850d06c9f 185 #define HAL_SYSCFG_FASTMODEPLUS_I2C_PB7 (SYSCFG_CFGR1_I2C_FMP_PB7) /*!< Fast Mode Plus (FM+) driving capability activation on the pad
jhon309 0:666850d06c9f 186 0: PB7 pin operates in standard mode
jhon309 0:666850d06c9f 187 1: I2C FM+ mode enabled on PB7 pin, and the Speed control is bypassed */
jhon309 0:666850d06c9f 188 #endif /* SYSCFG_CFGR1_I2C_FMP_PB7 */
jhon309 0:666850d06c9f 189
jhon309 0:666850d06c9f 190 #if defined(SYSCFG_CFGR1_I2C_FMP_PB8)
jhon309 0:666850d06c9f 191 #define HAL_SYSCFG_FASTMODEPLUS_I2C_PB8 (SYSCFG_CFGR1_I2C_FMP_PB8) /*!< Fast Mode Plus (FM+) driving capability activation on the pad
jhon309 0:666850d06c9f 192 0: PB8 pin operates in standard mode
jhon309 0:666850d06c9f 193 1: I2C FM+ mode enabled on PB8 pin, and the Speed control is bypassed */
jhon309 0:666850d06c9f 194 #endif /* SYSCFG_CFGR1_I2C_FMP_PB8 */
jhon309 0:666850d06c9f 195
jhon309 0:666850d06c9f 196 #if defined(SYSCFG_CFGR1_I2C_FMP_PB9)
jhon309 0:666850d06c9f 197 #define HAL_SYSCFG_FASTMODEPLUS_I2C_PB9 (SYSCFG_CFGR1_I2C_FMP_PB9) /*!< Fast Mode Plus (FM+) driving capability activation on the pad
jhon309 0:666850d06c9f 198 0: PB9 pin operates in standard mode
jhon309 0:666850d06c9f 199 1: I2C FM+ mode enabled on PB9 pin, and the Speed control is bypassed */
jhon309 0:666850d06c9f 200 #endif /* SYSCFG_CFGR1_I2C_FMP_PB9 */
jhon309 0:666850d06c9f 201
jhon309 0:666850d06c9f 202 #if defined(SYSCFG_CFGR1_I2C_FMP_I2C1)
jhon309 0:666850d06c9f 203 #define HAL_SYSCFG_FASTMODEPLUS_I2C1 (SYSCFG_CFGR1_I2C_FMP_I2C1) /*!< I2C1 fast mode Plus driving capability activation
jhon309 0:666850d06c9f 204 0: FM+ mode is not enabled on I2C1 pins selected through AF selection bits
jhon309 0:666850d06c9f 205 1: FM+ mode is enabled on I2C1 pins selected through AF selection bits */
jhon309 0:666850d06c9f 206 #endif /* SYSCFG_CFGR1_I2C_FMP_I2C1 */
jhon309 0:666850d06c9f 207
jhon309 0:666850d06c9f 208 #if defined(SYSCFG_CFGR1_I2C_FMP_I2C2)
jhon309 0:666850d06c9f 209 #define HAL_SYSCFG_FASTMODEPLUS_I2C2 (SYSCFG_CFGR1_I2C_FMP_I2C2) /*!< I2C2 fast mode Plus driving capability activation
jhon309 0:666850d06c9f 210 0: FM+ mode is not enabled on I2C2 pins selected through AF selection bits
jhon309 0:666850d06c9f 211 1: FM+ mode is enabled on I2C2 pins selected through AF selection bits */
jhon309 0:666850d06c9f 212 #endif /* SYSCFG_CFGR1_I2C_FMP_I2C2 */
jhon309 0:666850d06c9f 213
jhon309 0:666850d06c9f 214 #if defined(SYSCFG_CFGR1_I2C_FMP_PA9)
jhon309 0:666850d06c9f 215 #define HAL_SYSCFG_FASTMODEPLUS_I2C_PA9 (SYSCFG_CFGR1_I2C_FMP_PA9) /*!< Fast Mode Plus (FM+) driving capability activation on the pad
jhon309 0:666850d06c9f 216 0: PA9 pin operates in standard mode
jhon309 0:666850d06c9f 217 1: FM+ mode is enabled on PA9 pin, and the Speed control is bypassed */
jhon309 0:666850d06c9f 218 #endif /* SYSCFG_CFGR1_I2C_FMP_PA9 */
jhon309 0:666850d06c9f 219
jhon309 0:666850d06c9f 220 #if defined(SYSCFG_CFGR1_I2C_FMP_PA10)
jhon309 0:666850d06c9f 221 #define HAL_SYSCFG_FASTMODEPLUS_I2C_PA10 (SYSCFG_CFGR1_I2C_FMP_PA10) /*!< Fast Mode Plus (FM+) driving capability activation on the pad
jhon309 0:666850d06c9f 222 0: PA10 pin operates in standard mode
jhon309 0:666850d06c9f 223 1: FM+ mode is enabled on PA10 pin, and the Speed control is bypassed */
jhon309 0:666850d06c9f 224 #endif /* SYSCFG_CFGR1_I2C_FMP_PA10 */
jhon309 0:666850d06c9f 225
jhon309 0:666850d06c9f 226 #if defined(STM32F091xC) || defined(STM32F098xx) || defined(STM32F042x6) || defined(STM32F048xx)
jhon309 0:666850d06c9f 227 #define IS_HAL_SYSCFG_FASTMODEPLUS_CONFIG(CONFIG) (((CONFIG) == HAL_SYSCFG_FASTMODEPLUS_I2C1) || \
jhon309 0:666850d06c9f 228 ((CONFIG) == HAL_SYSCFG_FASTMODEPLUS_I2C2) || \
jhon309 0:666850d06c9f 229 ((CONFIG) == HAL_SYSCFG_FASTMODEPLUS_I2C_PA9) || \
jhon309 0:666850d06c9f 230 ((CONFIG) == HAL_SYSCFG_FASTMODEPLUS_I2C_PA10) || \
jhon309 0:666850d06c9f 231 ((CONFIG) == HAL_SYSCFG_FASTMODEPLUS_I2C_PB6) || \
jhon309 0:666850d06c9f 232 ((CONFIG) == HAL_SYSCFG_FASTMODEPLUS_I2C_PB7) || \
jhon309 0:666850d06c9f 233 ((CONFIG) == HAL_SYSCFG_FASTMODEPLUS_I2C_PB8) || \
jhon309 0:666850d06c9f 234 ((CONFIG) == HAL_SYSCFG_FASTMODEPLUS_I2C_PB9))
jhon309 0:666850d06c9f 235 #elif defined(STM32F071xB) || defined(STM32F072xB) || defined(STM32F078xx)
jhon309 0:666850d06c9f 236 #define IS_HAL_SYSCFG_FASTMODEPLUS_CONFIG(CONFIG) (((CONFIG) == HAL_SYSCFG_FASTMODEPLUS_I2C1) || \
jhon309 0:666850d06c9f 237 ((CONFIG) == HAL_SYSCFG_FASTMODEPLUS_I2C2) || \
jhon309 0:666850d06c9f 238 ((CONFIG) == HAL_SYSCFG_FASTMODEPLUS_I2C_PB6) || \
jhon309 0:666850d06c9f 239 ((CONFIG) == HAL_SYSCFG_FASTMODEPLUS_I2C_PB7) || \
jhon309 0:666850d06c9f 240 ((CONFIG) == HAL_SYSCFG_FASTMODEPLUS_I2C_PB8) || \
jhon309 0:666850d06c9f 241 ((CONFIG) == HAL_SYSCFG_FASTMODEPLUS_I2C_PB9))
jhon309 0:666850d06c9f 242 #elif defined(STM32F030x6) || defined(STM32F031x6) || defined(STM32F038xx) || defined(STM32F070x6) || defined(STM32F070xB) || defined(STM32F030x6)
jhon309 0:666850d06c9f 243 #define IS_HAL_SYSCFG_FASTMODEPLUS_CONFIG(CONFIG) (((CONFIG) == HAL_SYSCFG_FASTMODEPLUS_I2C1) || \
jhon309 0:666850d06c9f 244 ((CONFIG) == HAL_SYSCFG_FASTMODEPLUS_I2C_PA9) || \
jhon309 0:666850d06c9f 245 ((CONFIG) == HAL_SYSCFG_FASTMODEPLUS_I2C_PA10) || \
jhon309 0:666850d06c9f 246 ((CONFIG) == HAL_SYSCFG_FASTMODEPLUS_I2C_PB6) || \
jhon309 0:666850d06c9f 247 ((CONFIG) == HAL_SYSCFG_FASTMODEPLUS_I2C_PB7) || \
jhon309 0:666850d06c9f 248 ((CONFIG) == HAL_SYSCFG_FASTMODEPLUS_I2C_PB8) || \
jhon309 0:666850d06c9f 249 ((CONFIG) == HAL_SYSCFG_FASTMODEPLUS_I2C_PB9))
jhon309 0:666850d06c9f 250 #else
jhon309 0:666850d06c9f 251 #define IS_HAL_SYSCFG_FASTMODEPLUS_CONFIG(CONFIG) (((CONFIG) == HAL_SYSCFG_FASTMODEPLUS_I2C_PB6) || \
jhon309 0:666850d06c9f 252 ((CONFIG) == HAL_SYSCFG_FASTMODEPLUS_I2C_PB7) || \
jhon309 0:666850d06c9f 253 ((CONFIG) == HAL_SYSCFG_FASTMODEPLUS_I2C_PB8) || \
jhon309 0:666850d06c9f 254 ((CONFIG) == HAL_SYSCFG_FASTMODEPLUS_I2C_PB9))
jhon309 0:666850d06c9f 255 #endif
jhon309 0:666850d06c9f 256
jhon309 0:666850d06c9f 257 /**
jhon309 0:666850d06c9f 258 * @}
jhon309 0:666850d06c9f 259 */
jhon309 0:666850d06c9f 260
jhon309 0:666850d06c9f 261 #if defined(STM32F091xC) || defined (STM32F098xx)
jhon309 0:666850d06c9f 262 /** @defgroup HAL_ISR_Wrapper HAL ISR Wrapper
jhon309 0:666850d06c9f 263 * @brief ISR Wrapper
jhon309 0:666850d06c9f 264 * @note applicable on STM32F09x
jhon309 0:666850d06c9f 265 * @{
jhon309 0:666850d06c9f 266 */
jhon309 0:666850d06c9f 267 #define HAL_SYSCFG_ITLINE0 ((uint32_t) 0x00000000) /*!< Internal define for macro handling */
jhon309 0:666850d06c9f 268 #define HAL_SYSCFG_ITLINE1 ((uint32_t) 0x00000001) /*!< Internal define for macro handling */
jhon309 0:666850d06c9f 269 #define HAL_SYSCFG_ITLINE2 ((uint32_t) 0x00000002) /*!< Internal define for macro handling */
jhon309 0:666850d06c9f 270 #define HAL_SYSCFG_ITLINE3 ((uint32_t) 0x00000003) /*!< Internal define for macro handling */
jhon309 0:666850d06c9f 271 #define HAL_SYSCFG_ITLINE4 ((uint32_t) 0x00000004) /*!< Internal define for macro handling */
jhon309 0:666850d06c9f 272 #define HAL_SYSCFG_ITLINE5 ((uint32_t) 0x00000005) /*!< Internal define for macro handling */
jhon309 0:666850d06c9f 273 #define HAL_SYSCFG_ITLINE6 ((uint32_t) 0x00000006) /*!< Internal define for macro handling */
jhon309 0:666850d06c9f 274 #define HAL_SYSCFG_ITLINE7 ((uint32_t) 0x00000007) /*!< Internal define for macro handling */
jhon309 0:666850d06c9f 275 #define HAL_SYSCFG_ITLINE8 ((uint32_t) 0x00000008) /*!< Internal define for macro handling */
jhon309 0:666850d06c9f 276 #define HAL_SYSCFG_ITLINE9 ((uint32_t) 0x00000009) /*!< Internal define for macro handling */
jhon309 0:666850d06c9f 277 #define HAL_SYSCFG_ITLINE10 ((uint32_t) 0x0000000A) /*!< Internal define for macro handling */
jhon309 0:666850d06c9f 278 #define HAL_SYSCFG_ITLINE11 ((uint32_t) 0x0000000B) /*!< Internal define for macro handling */
jhon309 0:666850d06c9f 279 #define HAL_SYSCFG_ITLINE12 ((uint32_t) 0x0000000C) /*!< Internal define for macro handling */
jhon309 0:666850d06c9f 280 #define HAL_SYSCFG_ITLINE13 ((uint32_t) 0x0000000D) /*!< Internal define for macro handling */
jhon309 0:666850d06c9f 281 #define HAL_SYSCFG_ITLINE14 ((uint32_t) 0x0000000E) /*!< Internal define for macro handling */
jhon309 0:666850d06c9f 282 #define HAL_SYSCFG_ITLINE15 ((uint32_t) 0x0000000F) /*!< Internal define for macro handling */
jhon309 0:666850d06c9f 283 #define HAL_SYSCFG_ITLINE16 ((uint32_t) 0x00000010) /*!< Internal define for macro handling */
jhon309 0:666850d06c9f 284 #define HAL_SYSCFG_ITLINE17 ((uint32_t) 0x00000011) /*!< Internal define for macro handling */
jhon309 0:666850d06c9f 285 #define HAL_SYSCFG_ITLINE18 ((uint32_t) 0x00000012) /*!< Internal define for macro handling */
jhon309 0:666850d06c9f 286 #define HAL_SYSCFG_ITLINE19 ((uint32_t) 0x00000013) /*!< Internal define for macro handling */
jhon309 0:666850d06c9f 287 #define HAL_SYSCFG_ITLINE20 ((uint32_t) 0x00000014) /*!< Internal define for macro handling */
jhon309 0:666850d06c9f 288 #define HAL_SYSCFG_ITLINE21 ((uint32_t) 0x00000015) /*!< Internal define for macro handling */
jhon309 0:666850d06c9f 289 #define HAL_SYSCFG_ITLINE22 ((uint32_t) 0x00000016) /*!< Internal define for macro handling */
jhon309 0:666850d06c9f 290 #define HAL_SYSCFG_ITLINE23 ((uint32_t) 0x00000017) /*!< Internal define for macro handling */
jhon309 0:666850d06c9f 291 #define HAL_SYSCFG_ITLINE24 ((uint32_t) 0x00000018) /*!< Internal define for macro handling */
jhon309 0:666850d06c9f 292 #define HAL_SYSCFG_ITLINE25 ((uint32_t) 0x00000019) /*!< Internal define for macro handling */
jhon309 0:666850d06c9f 293 #define HAL_SYSCFG_ITLINE26 ((uint32_t) 0x0000001A) /*!< Internal define for macro handling */
jhon309 0:666850d06c9f 294 #define HAL_SYSCFG_ITLINE27 ((uint32_t) 0x0000001B) /*!< Internal define for macro handling */
jhon309 0:666850d06c9f 295 #define HAL_SYSCFG_ITLINE28 ((uint32_t) 0x0000001C) /*!< Internal define for macro handling */
jhon309 0:666850d06c9f 296 #define HAL_SYSCFG_ITLINE29 ((uint32_t) 0x0000001D) /*!< Internal define for macro handling */
jhon309 0:666850d06c9f 297 #define HAL_SYSCFG_ITLINE30 ((uint32_t) 0x0000001E) /*!< Internal define for macro handling */
jhon309 0:666850d06c9f 298 #define HAL_SYSCFG_ITLINE31 ((uint32_t) 0x0000001F) /*!< Internal define for macro handling */
jhon309 0:666850d06c9f 299
jhon309 0:666850d06c9f 300 #define HAL_ITLINE_EWDG ((uint32_t) ((HAL_SYSCFG_ITLINE0 << 0x18) | SYSCFG_ITLINE0_SR_EWDG)) /*!< EWDG has expired .... */
jhon309 0:666850d06c9f 301 #if defined(STM32F091xC)
jhon309 0:666850d06c9f 302 #define HAL_ITLINE_PVDOUT ((uint32_t) ((HAL_SYSCFG_ITLINE1 << 0x18) | SYSCFG_ITLINE1_SR_PVDOUT)) /*!< Power voltage detection Interrupt .... */
jhon309 0:666850d06c9f 303 #endif
jhon309 0:666850d06c9f 304 #define HAL_ITLINE_VDDIO2 ((uint32_t) ((HAL_SYSCFG_ITLINE1 << 0x18) | SYSCFG_ITLINE1_SR_VDDIO2)) /*!< VDDIO2 Interrupt .... */
jhon309 0:666850d06c9f 305 #define HAL_ITLINE_RTC_WAKEUP ((uint32_t) ((HAL_SYSCFG_ITLINE2 << 0x18) | SYSCFG_ITLINE2_SR_RTC_WAKEUP)) /*!< RTC WAKEUP -> exti[20] Interrupt */
jhon309 0:666850d06c9f 306 #define HAL_ITLINE_RTC_TSTAMP ((uint32_t) ((HAL_SYSCFG_ITLINE2 << 0x18) | SYSCFG_ITLINE2_SR_RTC_TSTAMP)) /*!< RTC Time Stamp -> exti[19] interrupt */
jhon309 0:666850d06c9f 307 #define HAL_ITLINE_RTC_ALRA ((uint32_t) ((HAL_SYSCFG_ITLINE2 << 0x18) | SYSCFG_ITLINE2_SR_RTC_ALRA)) /*!< RTC Alarm -> exti[17] interrupt .... */
jhon309 0:666850d06c9f 308 #define HAL_ITLINE_FLASH_ITF ((uint32_t) ((HAL_SYSCFG_ITLINE3 << 0x18) | SYSCFG_ITLINE3_SR_FLASH_ITF)) /*!< Flash ITF Interrupt */
jhon309 0:666850d06c9f 309 #define HAL_ITLINE_CRS ((uint32_t) ((HAL_SYSCFG_ITLINE4 << 0x18) | SYSCFG_ITLINE4_SR_CRS)) /*!< CRS Interrupt */
jhon309 0:666850d06c9f 310 #define HAL_ITLINE_CLK_CTRL ((uint32_t) ((HAL_SYSCFG_ITLINE4 << 0x18) | SYSCFG_ITLINE4_SR_CLK_CTRL)) /*!< CLK Control Interrupt */
jhon309 0:666850d06c9f 311 #define HAL_ITLINE_EXTI0 ((uint32_t) ((HAL_SYSCFG_ITLINE5 << 0x18) | SYSCFG_ITLINE5_SR_EXTI0)) /*!< External Interrupt 0 */
jhon309 0:666850d06c9f 312 #define HAL_ITLINE_EXTI1 ((uint32_t) ((HAL_SYSCFG_ITLINE5 << 0x18) | SYSCFG_ITLINE5_SR_EXTI1)) /*!< External Interrupt 1 */
jhon309 0:666850d06c9f 313 #define HAL_ITLINE_EXTI2 ((uint32_t) ((HAL_SYSCFG_ITLINE6 << 0x18) | SYSCFG_ITLINE6_SR_EXTI2)) /*!< External Interrupt 2 */
jhon309 0:666850d06c9f 314 #define HAL_ITLINE_EXTI3 ((uint32_t) ((HAL_SYSCFG_ITLINE6 << 0x18) | SYSCFG_ITLINE6_SR_EXTI3)) /*!< External Interrupt 3 */
jhon309 0:666850d06c9f 315 #define HAL_ITLINE_EXTI4 ((uint32_t) ((HAL_SYSCFG_ITLINE7 << 0x18) | SYSCFG_ITLINE7_SR_EXTI4)) /*!< EXTI4 Interrupt */
jhon309 0:666850d06c9f 316 #define HAL_ITLINE_EXTI5 ((uint32_t) ((HAL_SYSCFG_ITLINE7 << 0x18) | SYSCFG_ITLINE7_SR_EXTI5)) /*!< EXTI5 Interrupt */
jhon309 0:666850d06c9f 317 #define HAL_ITLINE_EXTI6 ((uint32_t) ((HAL_SYSCFG_ITLINE7 << 0x18) | SYSCFG_ITLINE7_SR_EXTI6)) /*!< EXTI6 Interrupt */
jhon309 0:666850d06c9f 318 #define HAL_ITLINE_EXTI7 ((uint32_t) ((HAL_SYSCFG_ITLINE7 << 0x18) | SYSCFG_ITLINE7_SR_EXTI7)) /*!< EXTI7 Interrupt */
jhon309 0:666850d06c9f 319 #define HAL_ITLINE_EXTI8 ((uint32_t) ((HAL_SYSCFG_ITLINE7 << 0x18) | SYSCFG_ITLINE7_SR_EXTI8)) /*!< EXTI8 Interrupt */
jhon309 0:666850d06c9f 320 #define HAL_ITLINE_EXTI9 ((uint32_t) ((HAL_SYSCFG_ITLINE7 << 0x18) | SYSCFG_ITLINE7_SR_EXTI9)) /*!< EXTI9 Interrupt */
jhon309 0:666850d06c9f 321 #define HAL_ITLINE_EXTI10 ((uint32_t) ((HAL_SYSCFG_ITLINE7 << 0x18) | SYSCFG_ITLINE7_SR_EXTI10)) /*!< EXTI10 Interrupt */
jhon309 0:666850d06c9f 322 #define HAL_ITLINE_EXTI11 ((uint32_t) ((HAL_SYSCFG_ITLINE7 << 0x18) | SYSCFG_ITLINE7_SR_EXTI11)) /*!< EXTI11 Interrupt */
jhon309 0:666850d06c9f 323 #define HAL_ITLINE_EXTI12 ((uint32_t) ((HAL_SYSCFG_ITLINE7 << 0x18) | SYSCFG_ITLINE7_SR_EXTI12)) /*!< EXTI12 Interrupt */
jhon309 0:666850d06c9f 324 #define HAL_ITLINE_EXTI13 ((uint32_t) ((HAL_SYSCFG_ITLINE7 << 0x18) | SYSCFG_ITLINE7_SR_EXTI13)) /*!< EXTI13 Interrupt */
jhon309 0:666850d06c9f 325 #define HAL_ITLINE_EXTI14 ((uint32_t) ((HAL_SYSCFG_ITLINE7 << 0x18) | SYSCFG_ITLINE7_SR_EXTI14)) /*!< EXTI14 Interrupt */
jhon309 0:666850d06c9f 326 #define HAL_ITLINE_EXTI15 ((uint32_t) ((HAL_SYSCFG_ITLINE7 << 0x18) | SYSCFG_ITLINE7_SR_EXTI15)) /*!< EXTI15 Interrupt */
jhon309 0:666850d06c9f 327 #define HAL_ITLINE_TSC_EOA ((uint32_t) ((HAL_SYSCFG_ITLINE8 << 0x18) | SYSCFG_ITLINE8_SR_TSC_EOA)) /*!< Touch control EOA Interrupt */
jhon309 0:666850d06c9f 328 #define HAL_ITLINE_TSC_MCE ((uint32_t) ((HAL_SYSCFG_ITLINE8 << 0x18) | SYSCFG_ITLINE8_SR_TSC_MCE)) /*!< Touch control MCE Interrupt */
jhon309 0:666850d06c9f 329 #define HAL_ITLINE_DMA1_CH1 ((uint32_t) ((HAL_SYSCFG_ITLINE9 << 0x18) | SYSCFG_ITLINE9_SR_DMA1_CH1)) /*!< DMA1 Channel 1 Interrupt */
jhon309 0:666850d06c9f 330 #define HAL_ITLINE_DMA1_CH2 ((uint32_t) ((HAL_SYSCFG_ITLINE10 << 0x18) | SYSCFG_ITLINE10_SR_DMA1_CH2)) /*!< DMA1 Channel 2 Interrupt */
jhon309 0:666850d06c9f 331 #define HAL_ITLINE_DMA1_CH3 ((uint32_t) ((HAL_SYSCFG_ITLINE10 << 0x18) | SYSCFG_ITLINE10_SR_DMA1_CH3)) /*!< DMA1 Channel 3 Interrupt */
jhon309 0:666850d06c9f 332 #define HAL_ITLINE_DMA2_CH1 ((uint32_t) ((HAL_SYSCFG_ITLINE10 << 0x18) | SYSCFG_ITLINE10_SR_DMA2_CH1)) /*!< DMA2 Channel 1 Interrupt */
jhon309 0:666850d06c9f 333 #define HAL_ITLINE_DMA2_CH2 ((uint32_t) ((HAL_SYSCFG_ITLINE10 << 0x18) | SYSCFG_ITLINE10_SR_DMA2_CH2)) /*!< DMA2 Channel 2 Interrupt */
jhon309 0:666850d06c9f 334 #define HAL_ITLINE_DMA1_CH4 ((uint32_t) ((HAL_SYSCFG_ITLINE11 << 0x18) | SYSCFG_ITLINE11_SR_DMA1_CH4)) /*!< DMA1 Channel 4 Interrupt */
jhon309 0:666850d06c9f 335 #define HAL_ITLINE_DMA1_CH5 ((uint32_t) ((HAL_SYSCFG_ITLINE11 << 0x18) | SYSCFG_ITLINE11_SR_DMA1_CH5)) /*!< DMA1 Channel 5 Interrupt */
jhon309 0:666850d06c9f 336 #define HAL_ITLINE_DMA1_CH6 ((uint32_t) ((HAL_SYSCFG_ITLINE11 << 0x18) | SYSCFG_ITLINE11_SR_DMA1_CH6)) /*!< DMA1 Channel 6 Interrupt */
jhon309 0:666850d06c9f 337 #define HAL_ITLINE_DMA1_CH7 ((uint32_t) ((HAL_SYSCFG_ITLINE11 << 0x18) | SYSCFG_ITLINE11_SR_DMA1_CH7)) /*!< DMA1 Channel 7 Interrupt */
jhon309 0:666850d06c9f 338 #define HAL_ITLINE_DMA2_CH3 ((uint32_t) ((HAL_SYSCFG_ITLINE11 << 0x18) | SYSCFG_ITLINE11_SR_DMA2_CH3)) /*!< DMA2 Channel 3 Interrupt */
jhon309 0:666850d06c9f 339 #define HAL_ITLINE_DMA2_CH4 ((uint32_t) ((HAL_SYSCFG_ITLINE11 << 0x18) | SYSCFG_ITLINE11_SR_DMA2_CH4)) /*!< DMA2 Channel 4 Interrupt */
jhon309 0:666850d06c9f 340 #define HAL_ITLINE_DMA2_CH5 ((uint32_t) ((HAL_SYSCFG_ITLINE11 << 0x18) | SYSCFG_ITLINE11_SR_DMA2_CH5)) /*!< DMA2 Channel 5 Interrupt */
jhon309 0:666850d06c9f 341 #define HAL_ITLINE_ADC ((uint32_t) ((HAL_SYSCFG_ITLINE12 << 0x18) | SYSCFG_ITLINE12_SR_ADC)) /*!< ADC Interrupt */
jhon309 0:666850d06c9f 342 #define HAL_ITLINE_COMP1 ((uint32_t) ((HAL_SYSCFG_ITLINE12 << 0x18) | SYSCFG_ITLINE12_SR_COMP1)) /*!< COMP1 Interrupt -> exti[21] */
jhon309 0:666850d06c9f 343 #define HAL_ITLINE_COMP2 ((uint32_t) ((HAL_SYSCFG_ITLINE12 << 0x18) | SYSCFG_ITLINE12_SR_COMP2)) /*!< COMP2 Interrupt -> exti[21] */
jhon309 0:666850d06c9f 344 #define HAL_ITLINE_TIM1_BRK ((uint32_t) ((HAL_SYSCFG_ITLINE13 << 0x18) | SYSCFG_ITLINE13_SR_TIM1_BRK)) /*!< TIM1 BRK Interrupt */
jhon309 0:666850d06c9f 345 #define HAL_ITLINE_TIM1_UPD ((uint32_t) ((HAL_SYSCFG_ITLINE13 << 0x18) | SYSCFG_ITLINE13_SR_TIM1_UPD)) /*!< TIM1 UPD Interrupt */
jhon309 0:666850d06c9f 346 #define HAL_ITLINE_TIM1_TRG ((uint32_t) ((HAL_SYSCFG_ITLINE13 << 0x18) | SYSCFG_ITLINE13_SR_TIM1_TRG)) /*!< TIM1 TRG Interrupt */
jhon309 0:666850d06c9f 347 #define HAL_ITLINE_TIM1_CCU ((uint32_t) ((HAL_SYSCFG_ITLINE13 << 0x18) | SYSCFG_ITLINE13_SR_TIM1_CCU)) /*!< TIM1 CCU Interrupt */
jhon309 0:666850d06c9f 348 #define HAL_ITLINE_TIM1_CC ((uint32_t) ((HAL_SYSCFG_ITLINE14 << 0x18) | SYSCFG_ITLINE14_SR_TIM1_CC)) /*!< TIM1 CC Interrupt */
jhon309 0:666850d06c9f 349 #define HAL_ITLINE_TIM2 ((uint32_t) ((HAL_SYSCFG_ITLINE15 << 0x18) | SYSCFG_ITLINE15_SR_TIM2_GLB)) /*!< TIM2 Interrupt */
jhon309 0:666850d06c9f 350 #define HAL_ITLINE_TIM3 ((uint32_t) ((HAL_SYSCFG_ITLINE16 << 0x18) | SYSCFG_ITLINE16_SR_TIM3_GLB)) /*!< TIM3 Interrupt */
jhon309 0:666850d06c9f 351 #define HAL_ITLINE_DAC ((uint32_t) ((HAL_SYSCFG_ITLINE17 << 0x18) | SYSCFG_ITLINE17_SR_DAC)) /*!< DAC Interrupt */
jhon309 0:666850d06c9f 352 #define HAL_ITLINE_TIM6 ((uint32_t) ((HAL_SYSCFG_ITLINE17 << 0x18) | SYSCFG_ITLINE17_SR_TIM6_GLB)) /*!< TIM6 Interrupt */
jhon309 0:666850d06c9f 353 #define HAL_ITLINE_TIM7 ((uint32_t) ((HAL_SYSCFG_ITLINE18 << 0x18) | SYSCFG_ITLINE18_SR_TIM7_GLB)) /*!< TIM7 Interrupt */
jhon309 0:666850d06c9f 354 #define HAL_ITLINE_TIM14 ((uint32_t) ((HAL_SYSCFG_ITLINE19 << 0x18) | SYSCFG_ITLINE19_SR_TIM14_GLB)) /*!< TIM14 Interrupt */
jhon309 0:666850d06c9f 355 #define HAL_ITLINE_TIM15 ((uint32_t) ((HAL_SYSCFG_ITLINE20 << 0x18) | SYSCFG_ITLINE20_SR_TIM15_GLB)) /*!< TIM15 Interrupt */
jhon309 0:666850d06c9f 356 #define HAL_ITLINE_TIM16 ((uint32_t) ((HAL_SYSCFG_ITLINE21 << 0x18) | SYSCFG_ITLINE21_SR_TIM16_GLB)) /*!< TIM16 Interrupt */
jhon309 0:666850d06c9f 357 #define HAL_ITLINE_TIM17 ((uint32_t) ((HAL_SYSCFG_ITLINE22 << 0x18) | SYSCFG_ITLINE22_SR_TIM17_GLB)) /*!< TIM17 Interrupt */
jhon309 0:666850d06c9f 358 #define HAL_ITLINE_I2C1 ((uint32_t) ((HAL_SYSCFG_ITLINE23 << 0x18) | SYSCFG_ITLINE23_SR_I2C1_GLB)) /*!< I2C1 Interrupt -> exti[23] */
jhon309 0:666850d06c9f 359 #define HAL_ITLINE_I2C2 ((uint32_t) ((HAL_SYSCFG_ITLINE24 << 0x18) | SYSCFG_ITLINE24_SR_I2C2_GLB)) /*!< I2C2 Interrupt */
jhon309 0:666850d06c9f 360 #define HAL_ITLINE_SPI1 ((uint32_t) ((HAL_SYSCFG_ITLINE25 << 0x18) | SYSCFG_ITLINE25_SR_SPI1)) /*!< I2C1 Interrupt -> exti[23] */
jhon309 0:666850d06c9f 361 #define HAL_ITLINE_SPI2 ((uint32_t) ((HAL_SYSCFG_ITLINE26 << 0x18) | SYSCFG_ITLINE26_SR_SPI2)) /*!< SPI1 Interrupt */
jhon309 0:666850d06c9f 362 #define HAL_ITLINE_USART1 ((uint32_t) ((HAL_SYSCFG_ITLINE27 << 0x18) | SYSCFG_ITLINE27_SR_USART1_GLB)) /*!< USART1 GLB Interrupt -> exti[25] */
jhon309 0:666850d06c9f 363 #define HAL_ITLINE_USART2 ((uint32_t) ((HAL_SYSCFG_ITLINE28 << 0x18) | SYSCFG_ITLINE28_SR_USART2_GLB)) /*!< USART2 GLB Interrupt -> exti[26] */
jhon309 0:666850d06c9f 364 #define HAL_ITLINE_USART3 ((uint32_t) ((HAL_SYSCFG_ITLINE29 << 0x18) | SYSCFG_ITLINE29_SR_USART3_GLB)) /*!< USART3 Interrupt .... */
jhon309 0:666850d06c9f 365 #define HAL_ITLINE_USART4 ((uint32_t) ((HAL_SYSCFG_ITLINE29 << 0x18) | SYSCFG_ITLINE29_SR_USART4_GLB)) /*!< USART4 Interrupt .... */
jhon309 0:666850d06c9f 366 #define HAL_ITLINE_USART5 ((uint32_t) ((HAL_SYSCFG_ITLINE29 << 0x18) | SYSCFG_ITLINE29_SR_USART5_GLB)) /*!< USART5 Interrupt .... */
jhon309 0:666850d06c9f 367 #define HAL_ITLINE_USART6 ((uint32_t) ((HAL_SYSCFG_ITLINE29 << 0x18) | SYSCFG_ITLINE29_SR_USART6_GLB)) /*!< USART6 Interrupt .... */
jhon309 0:666850d06c9f 368 #define HAL_ITLINE_USART7 ((uint32_t) ((HAL_SYSCFG_ITLINE29 << 0x18) | SYSCFG_ITLINE29_SR_USART7_GLB)) /*!< USART7 Interrupt .... */
jhon309 0:666850d06c9f 369 #define HAL_ITLINE_USART8 ((uint32_t) ((HAL_SYSCFG_ITLINE29 << 0x18) | SYSCFG_ITLINE29_SR_USART8_GLB)) /*!< USART8 Interrupt .... */
jhon309 0:666850d06c9f 370 #define HAL_ITLINE_CAN ((uint32_t) ((HAL_SYSCFG_ITLINE30 << 0x18) | SYSCFG_ITLINE30_SR_CAN)) /*!< CAN Interrupt */
jhon309 0:666850d06c9f 371 #define HAL_ITLINE_CEC ((uint32_t) ((HAL_SYSCFG_ITLINE30 << 0x18) | SYSCFG_ITLINE30_SR_CEC)) /*!< CEC Interrupt -> exti[27] */
jhon309 0:666850d06c9f 372 /**
jhon309 0:666850d06c9f 373 * @}
jhon309 0:666850d06c9f 374 */
jhon309 0:666850d06c9f 375 #endif /* STM32F091xC || STM32F098xx */
jhon309 0:666850d06c9f 376
jhon309 0:666850d06c9f 377 /**
jhon309 0:666850d06c9f 378 * @}
jhon309 0:666850d06c9f 379 */
jhon309 0:666850d06c9f 380
jhon309 0:666850d06c9f 381 /* Exported macros -----------------------------------------------------------*/
jhon309 0:666850d06c9f 382 /** @defgroup HAL_Exported_Macros HAL Exported Macros
jhon309 0:666850d06c9f 383 * @{
jhon309 0:666850d06c9f 384 */
jhon309 0:666850d06c9f 385
jhon309 0:666850d06c9f 386 /** @defgroup HAL_Freeze_Unfreeze_Peripherals HAL Freeze Unfreeze Peripherals
jhon309 0:666850d06c9f 387 * @brief Freeze/Unfreeze Peripherals in Debug mode
jhon309 0:666850d06c9f 388 * @{
jhon309 0:666850d06c9f 389 */
jhon309 0:666850d06c9f 390
jhon309 0:666850d06c9f 391 #if defined(DBGMCU_APB1_FZ_DBG_CAN_STOP)
jhon309 0:666850d06c9f 392 #define __HAL_FREEZE_CAN_DBGMCU() (DBGMCU->APB1FZ |= (DBGMCU_APB1_FZ_DBG_CAN_STOP))
jhon309 0:666850d06c9f 393 #define __HAL_UNFREEZE_CAN_DBGMCU() (DBGMCU->APB1FZ &= ~(DBGMCU_APB1_FZ_DBG_CAN_STOP))
jhon309 0:666850d06c9f 394 #endif /* DBGMCU_APB1_FZ_DBG_CAN_STOP */
jhon309 0:666850d06c9f 395
jhon309 0:666850d06c9f 396 #if defined(DBGMCU_APB1_FZ_DBG_RTC_STOP)
jhon309 0:666850d06c9f 397 #define __HAL_FREEZE_RTC_DBGMCU() (DBGMCU->APB1FZ |= (DBGMCU_APB1_FZ_DBG_RTC_STOP))
jhon309 0:666850d06c9f 398 #define __HAL_UNFREEZE_RTC_DBGMCU() (DBGMCU->APB1FZ &= ~(DBGMCU_APB1_FZ_DBG_RTC_STOP))
jhon309 0:666850d06c9f 399 #endif /* DBGMCU_APB1_FZ_DBG_RTC_STOP */
jhon309 0:666850d06c9f 400
jhon309 0:666850d06c9f 401 #if defined(DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT)
jhon309 0:666850d06c9f 402 #define __HAL_FREEZE_I2C1_TIMEOUT_DBGMCU() (DBGMCU->APB1FZ |= (DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT))
jhon309 0:666850d06c9f 403 #define __HAL_UNFREEZE_I2C1_TIMEOUT_DBGMCU() (DBGMCU->APB1FZ &= ~(DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT))
jhon309 0:666850d06c9f 404 #endif /* DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT */
jhon309 0:666850d06c9f 405
jhon309 0:666850d06c9f 406 #if defined(DBGMCU_APB1_FZ_DBG_IWDG_STOP)
jhon309 0:666850d06c9f 407 #define __HAL_FREEZE_IWDG_DBGMCU() (DBGMCU->APB1FZ |= (DBGMCU_APB1_FZ_DBG_IWDG_STOP))
jhon309 0:666850d06c9f 408 #define __HAL_UNFREEZE_IWDG_DBGMCU() (DBGMCU->APB1FZ &= ~(DBGMCU_APB1_FZ_DBG_IWDG_STOP))
jhon309 0:666850d06c9f 409 #endif /* DBGMCU_APB1_FZ_DBG_IWDG_STOP */
jhon309 0:666850d06c9f 410
jhon309 0:666850d06c9f 411 #if defined(DBGMCU_APB1_FZ_DBG_WWDG_STOP)
jhon309 0:666850d06c9f 412 #define __HAL_FREEZE_WWDG_DBGMCU() (DBGMCU->APB1FZ |= (DBGMCU_APB1_FZ_DBG_WWDG_STOP))
jhon309 0:666850d06c9f 413 #define __HAL_UNFREEZE_WWDG_DBGMCU() (DBGMCU->APB1FZ &= ~(DBGMCU_APB1_FZ_DBG_WWDG_STOP))
jhon309 0:666850d06c9f 414 #endif /* DBGMCU_APB1_FZ_DBG_WWDG_STOP */
jhon309 0:666850d06c9f 415
jhon309 0:666850d06c9f 416 #if defined(DBGMCU_APB1_FZ_DBG_TIM2_STOP)
jhon309 0:666850d06c9f 417 #define __HAL_FREEZE_TIM2_DBGMCU() (DBGMCU->APB1FZ |= (DBGMCU_APB1_FZ_DBG_TIM2_STOP))
jhon309 0:666850d06c9f 418 #define __HAL_UNFREEZE_TIM2_DBGMCU() (DBGMCU->APB1FZ &= ~(DBGMCU_APB1_FZ_DBG_TIM2_STOP))
jhon309 0:666850d06c9f 419 #endif /* DBGMCU_APB1_FZ_DBG_TIM2_STOP */
jhon309 0:666850d06c9f 420
jhon309 0:666850d06c9f 421 #if defined(DBGMCU_APB1_FZ_DBG_TIM3_STOP)
jhon309 0:666850d06c9f 422 #define __HAL_FREEZE_TIM3_DBGMCU() (DBGMCU->APB1FZ |= (DBGMCU_APB1_FZ_DBG_TIM3_STOP))
jhon309 0:666850d06c9f 423 #define __HAL_UNFREEZE_TIM3_DBGMCU() (DBGMCU->APB1FZ &= ~(DBGMCU_APB1_FZ_DBG_TIM3_STOP))
jhon309 0:666850d06c9f 424 #endif /* DBGMCU_APB1_FZ_DBG_TIM3_STOP */
jhon309 0:666850d06c9f 425
jhon309 0:666850d06c9f 426 #if defined(DBGMCU_APB1_FZ_DBG_TIM6_STOP)
jhon309 0:666850d06c9f 427 #define __HAL_FREEZE_TIM6_DBGMCU() (DBGMCU->APB1FZ |= (DBGMCU_APB1_FZ_DBG_TIM6_STOP))
jhon309 0:666850d06c9f 428 #define __HAL_UNFREEZE_TIM6_DBGMCU() (DBGMCU->APB1FZ &= ~(DBGMCU_APB1_FZ_DBG_TIM6_STOP))
jhon309 0:666850d06c9f 429 #endif /* DBGMCU_APB1_FZ_DBG_TIM6_STOP */
jhon309 0:666850d06c9f 430
jhon309 0:666850d06c9f 431 #if defined(DBGMCU_APB1_FZ_DBG_TIM7_STOP)
jhon309 0:666850d06c9f 432 #define __HAL_FREEZE_TIM7_DBGMCU() (DBGMCU->APB1FZ |= (DBGMCU_APB1_FZ_DBG_TIM7_STOP))
jhon309 0:666850d06c9f 433 #define __HAL_UNFREEZE_TIM7_DBGMCU() (DBGMCU->APB1FZ &= ~(DBGMCU_APB1_FZ_DBG_TIM7_STOP))
jhon309 0:666850d06c9f 434 #endif /* DBGMCU_APB1_FZ_DBG_TIM7_STOP */
jhon309 0:666850d06c9f 435
jhon309 0:666850d06c9f 436 #if defined(DBGMCU_APB1_FZ_DBG_TIM14_STOP)
jhon309 0:666850d06c9f 437 #define __HAL_FREEZE_TIM14_DBGMCU() (DBGMCU->APB1FZ |= (DBGMCU_APB1_FZ_DBG_TIM14_STOP))
jhon309 0:666850d06c9f 438 #define __HAL_UNFREEZE_TIM14_DBGMCU() (DBGMCU->APB1FZ &= ~(DBGMCU_APB1_FZ_DBG_TIM14_STOP))
jhon309 0:666850d06c9f 439 #endif /* DBGMCU_APB1_FZ_DBG_TIM14_STOP */
jhon309 0:666850d06c9f 440
jhon309 0:666850d06c9f 441 #if defined(DBGMCU_APB2_FZ_DBG_TIM1_STOP)
jhon309 0:666850d06c9f 442 #define __HAL_FREEZE_TIM1_DBGMCU() (DBGMCU->APB2FZ |= (DBGMCU_APB2_FZ_DBG_TIM1_STOP))
jhon309 0:666850d06c9f 443 #define __HAL_UNFREEZE_TIM1_DBGMCU() (DBGMCU->APB2FZ &= ~(DBGMCU_APB2_FZ_DBG_TIM1_STOP))
jhon309 0:666850d06c9f 444 #endif /* DBGMCU_APB2_FZ_DBG_TIM1_STOP */
jhon309 0:666850d06c9f 445
jhon309 0:666850d06c9f 446 #if defined(DBGMCU_APB2_FZ_DBG_TIM15_STOP)
jhon309 0:666850d06c9f 447 #define __HAL_FREEZE_TIM15_DBGMCU() (DBGMCU->APB2FZ |= (DBGMCU_APB2_FZ_DBG_TIM15_STOP))
jhon309 0:666850d06c9f 448 #define __HAL_UNFREEZE_TIM15_DBGMCU() (DBGMCU->APB2FZ &= ~(DBGMCU_APB2_FZ_DBG_TIM15_STOP))
jhon309 0:666850d06c9f 449 #endif /* DBGMCU_APB2_FZ_DBG_TIM15_STOP */
jhon309 0:666850d06c9f 450
jhon309 0:666850d06c9f 451 #if defined(DBGMCU_APB2_FZ_DBG_TIM16_STOP)
jhon309 0:666850d06c9f 452 #define __HAL_FREEZE_TIM16_DBGMCU() (DBGMCU->APB2FZ |= (DBGMCU_APB2_FZ_DBG_TIM16_STOP))
jhon309 0:666850d06c9f 453 #define __HAL_UNFREEZE_TIM16_DBGMCU() (DBGMCU->APB2FZ &= ~(DBGMCU_APB2_FZ_DBG_TIM16_STOP))
jhon309 0:666850d06c9f 454 #endif /* DBGMCU_APB2_FZ_DBG_TIM16_STOP */
jhon309 0:666850d06c9f 455
jhon309 0:666850d06c9f 456 #if defined(DBGMCU_APB2_FZ_DBG_TIM17_STOP)
jhon309 0:666850d06c9f 457 #define __HAL_FREEZE_TIM17_DBGMCU() (DBGMCU->APB2FZ |= (DBGMCU_APB2_FZ_DBG_TIM17_STOP))
jhon309 0:666850d06c9f 458 #define __HAL_UNFREEZE_TIM17_DBGMCU() (DBGMCU->APB2FZ &= ~(DBGMCU_APB2_FZ_DBG_TIM17_STOP))
jhon309 0:666850d06c9f 459 #endif /* DBGMCU_APB2_FZ_DBG_TIM17_STOP */
jhon309 0:666850d06c9f 460
jhon309 0:666850d06c9f 461 /**
jhon309 0:666850d06c9f 462 * @}
jhon309 0:666850d06c9f 463 */
jhon309 0:666850d06c9f 464
jhon309 0:666850d06c9f 465 /** @defgroup Memory_Mapping_Selection Memory Mapping Selection
jhon309 0:666850d06c9f 466 * @{
jhon309 0:666850d06c9f 467 */
jhon309 0:666850d06c9f 468 #if defined(SYSCFG_CFGR1_MEM_MODE)
jhon309 0:666850d06c9f 469 /** @brief Main Flash memory mapped at 0x00000000
jhon309 0:666850d06c9f 470 */
jhon309 0:666850d06c9f 471 #define __HAL_REMAPMEMORY_FLASH() (SYSCFG->CFGR1 &= ~(SYSCFG_CFGR1_MEM_MODE))
jhon309 0:666850d06c9f 472 #endif /* SYSCFG_CFGR1_MEM_MODE */
jhon309 0:666850d06c9f 473
jhon309 0:666850d06c9f 474 #if defined(SYSCFG_CFGR1_MEM_MODE_0)
jhon309 0:666850d06c9f 475 /** @brief System Flash memory mapped at 0x00000000
jhon309 0:666850d06c9f 476 */
jhon309 0:666850d06c9f 477 #define __HAL_REMAPMEMORY_SYSTEMFLASH() do {SYSCFG->CFGR1 &= ~(SYSCFG_CFGR1_MEM_MODE); \
jhon309 0:666850d06c9f 478 SYSCFG->CFGR1 |= SYSCFG_CFGR1_MEM_MODE_0; \
jhon309 0:666850d06c9f 479 }while(0)
jhon309 0:666850d06c9f 480 #endif /* SYSCFG_CFGR1_MEM_MODE_0 */
jhon309 0:666850d06c9f 481
jhon309 0:666850d06c9f 482 #if defined(SYSCFG_CFGR1_MEM_MODE_0) && defined(SYSCFG_CFGR1_MEM_MODE_1)
jhon309 0:666850d06c9f 483 /** @brief Embedded SRAM mapped at 0x00000000
jhon309 0:666850d06c9f 484 */
jhon309 0:666850d06c9f 485 #define __HAL_REMAPMEMORY_SRAM() do {SYSCFG->CFGR1 &= ~(SYSCFG_CFGR1_MEM_MODE); \
jhon309 0:666850d06c9f 486 SYSCFG->CFGR1 |= (SYSCFG_CFGR1_MEM_MODE_0 | SYSCFG_CFGR1_MEM_MODE_1); \
jhon309 0:666850d06c9f 487 }while(0)
jhon309 0:666850d06c9f 488 #endif /* SYSCFG_CFGR1_MEM_MODE_0 && SYSCFG_CFGR1_MEM_MODE_1 */
jhon309 0:666850d06c9f 489 /**
jhon309 0:666850d06c9f 490 * @}
jhon309 0:666850d06c9f 491 */
jhon309 0:666850d06c9f 492
jhon309 0:666850d06c9f 493 #if defined(SYSCFG_CFGR1_DMA_RMP)
jhon309 0:666850d06c9f 494 /** @defgroup HAL_DMA_remap HAL DMA remap
jhon309 0:666850d06c9f 495 * @brief DMA remapping enable/disable macros
jhon309 0:666850d06c9f 496 * @param __DMA_REMAP__: This parameter can be a value of @ref HAL_DMA_remapping
jhon309 0:666850d06c9f 497 * @{
jhon309 0:666850d06c9f 498 */
jhon309 0:666850d06c9f 499 #define __HAL_REMAPDMA_CHANNEL_ENABLE(__DMA_REMAP__) do {assert_param(IS_HAL_REMAPDMA((__DMA_REMAP__))); \
jhon309 0:666850d06c9f 500 SYSCFG->CFGR1 |= (__DMA_REMAP__); \
jhon309 0:666850d06c9f 501 }while(0)
jhon309 0:666850d06c9f 502 #define __HAL_REMAPDMA_CHANNEL_DISABLE(__DMA_REMAP__) do {assert_param(IS_HAL_REMAPDMA((__DMA_REMAP__))); \
jhon309 0:666850d06c9f 503 SYSCFG->CFGR1 &= ~(__DMA_REMAP__); \
jhon309 0:666850d06c9f 504 }while(0)
jhon309 0:666850d06c9f 505 /**
jhon309 0:666850d06c9f 506 * @}
jhon309 0:666850d06c9f 507 */
jhon309 0:666850d06c9f 508 #endif /* SYSCFG_CFGR1_DMA_RMP */
jhon309 0:666850d06c9f 509
jhon309 0:666850d06c9f 510 #if defined(SYSCFG_CFGR1_PA11_PA12_RMP)
jhon309 0:666850d06c9f 511 /** @defgroup HAL_Pin_remap HAL Pin remap
jhon309 0:666850d06c9f 512 * @brief Pin remapping enable/disable macros
jhon309 0:666850d06c9f 513 * @param __PIN_REMAP__: This parameter can be a value of @ref HAL_Pin_remapping
jhon309 0:666850d06c9f 514 * @{
jhon309 0:666850d06c9f 515 */
jhon309 0:666850d06c9f 516 #define __HAL_REMAP_PIN_ENABLE(__PIN_REMAP__) do {assert_param(IS_HAL_REMAP_PIN((__PIN_REMAP__))); \
jhon309 0:666850d06c9f 517 SYSCFG->CFGR1 |= (__PIN_REMAP__); \
jhon309 0:666850d06c9f 518 }while(0)
jhon309 0:666850d06c9f 519 #define __HAL_REMAP_PIN_DISABLE(__PIN_REMAP__) do {assert_param(IS_HAL_REMAP_PIN((__PIN_REMAP__))); \
jhon309 0:666850d06c9f 520 SYSCFG->CFGR1 &= ~(__PIN_REMAP__); \
jhon309 0:666850d06c9f 521 }while(0)
jhon309 0:666850d06c9f 522 /**
jhon309 0:666850d06c9f 523 * @}
jhon309 0:666850d06c9f 524 */
jhon309 0:666850d06c9f 525 #endif /* SYSCFG_CFGR1_PA11_PA12_RMP */
jhon309 0:666850d06c9f 526
jhon309 0:666850d06c9f 527 /** @defgroup HAL_Fast_mode_plus_driving_cap HAL Fast mode plus driving cap
jhon309 0:666850d06c9f 528 * @brief Fast mode Plus driving capability enable/disable macros
jhon309 0:666850d06c9f 529 * @param __FASTMODEPLUS__: This parameter can be a value of @ref HAL_FastModePlus_I2C
jhon309 0:666850d06c9f 530 * @{
jhon309 0:666850d06c9f 531 */
jhon309 0:666850d06c9f 532 #define __HAL_SYSCFG_FASTMODEPLUS_ENABLE(__FASTMODEPLUS__) do {assert_param(IS_HAL_SYSCFG_FASTMODEPLUS_CONFIG((__FASTMODEPLUS__))); \
jhon309 0:666850d06c9f 533 SYSCFG->CFGR1 |= (__FASTMODEPLUS__); \
jhon309 0:666850d06c9f 534 }while(0)
jhon309 0:666850d06c9f 535
jhon309 0:666850d06c9f 536 #define __HAL_SYSCFG_FASTMODEPLUS_DISABLE(__FASTMODEPLUS__) do {assert_param(IS_HAL_SYSCFG_FASTMODEPLUS_CONFIG((__FASTMODEPLUS__))); \
jhon309 0:666850d06c9f 537 SYSCFG->CFGR1 &= ~(__FASTMODEPLUS__); \
jhon309 0:666850d06c9f 538 }while(0)
jhon309 0:666850d06c9f 539 /**
jhon309 0:666850d06c9f 540 * @}
jhon309 0:666850d06c9f 541 */
jhon309 0:666850d06c9f 542
jhon309 0:666850d06c9f 543 #if defined(SYSCFG_CFGR2_LOCKUP_LOCK)
jhon309 0:666850d06c9f 544 /** @defgroup Cortex_Lockup_Enable Cortex Lockup Enable
jhon309 0:666850d06c9f 545 * @{
jhon309 0:666850d06c9f 546 */
jhon309 0:666850d06c9f 547 /** @brief SYSCFG Break Lockup lock
jhon309 0:666850d06c9f 548 * Enables and locks the connection of Cortex-M0 LOCKUP (Hardfault) output to TIM1/15/16/17 Break input
jhon309 0:666850d06c9f 549 * @note The selected configuration is locked and can be unlocked by system reset
jhon309 0:666850d06c9f 550 */
jhon309 0:666850d06c9f 551 #define __HAL_SYSCFG_BREAK_LOCKUP_LOCK() do {SYSCFG->CFGR2 &= ~(SYSCFG_CFGR2_LOCKUP_LOCK); \
jhon309 0:666850d06c9f 552 SYSCFG->CFGR2 |= SYSCFG_CFGR2_LOCKUP_LOCK; \
jhon309 0:666850d06c9f 553 }while(0)
jhon309 0:666850d06c9f 554 /**
jhon309 0:666850d06c9f 555 * @}
jhon309 0:666850d06c9f 556 */
jhon309 0:666850d06c9f 557 #endif /* SYSCFG_CFGR2_LOCKUP_LOCK */
jhon309 0:666850d06c9f 558
jhon309 0:666850d06c9f 559 #if defined(SYSCFG_CFGR2_PVD_LOCK)
jhon309 0:666850d06c9f 560 /** @defgroup PVD_Lock_Enable PVD Lock
jhon309 0:666850d06c9f 561 * @{
jhon309 0:666850d06c9f 562 */
jhon309 0:666850d06c9f 563 /** @brief SYSCFG Break PVD lock
jhon309 0:666850d06c9f 564 * Enables and locks the PVD connection with Timer1/8/15/16/17 Break Input, , as well as the PVDE and PLS[2:0] in the PWR_CR register
jhon309 0:666850d06c9f 565 * @note The selected configuration is locked and can be unlocked by system reset
jhon309 0:666850d06c9f 566 */
jhon309 0:666850d06c9f 567 #define __HAL_SYSCFG_BREAK_PVD_LOCK() do {SYSCFG->CFGR2 &= ~(SYSCFG_CFGR2_PVD_LOCK); \
jhon309 0:666850d06c9f 568 SYSCFG->CFGR2 |= SYSCFG_CFGR2_PVD_LOCK; \
jhon309 0:666850d06c9f 569 }while(0)
jhon309 0:666850d06c9f 570 /**
jhon309 0:666850d06c9f 571 * @}
jhon309 0:666850d06c9f 572 */
jhon309 0:666850d06c9f 573 #endif /* SYSCFG_CFGR2_PVD_LOCK */
jhon309 0:666850d06c9f 574
jhon309 0:666850d06c9f 575 #if defined(SYSCFG_CFGR2_SRAM_PARITY_LOCK)
jhon309 0:666850d06c9f 576 /** @defgroup SRAM_Parity_Lock SRAM Parity Lock
jhon309 0:666850d06c9f 577 * @{
jhon309 0:666850d06c9f 578 */
jhon309 0:666850d06c9f 579 /** @brief SYSCFG Break SRAM PARITY lock
jhon309 0:666850d06c9f 580 * Enables and locks the SRAM_PARITY error signal with Break Input of TIMER1/8/15/16/17
jhon309 0:666850d06c9f 581 * @note The selected configuration is locked and can be unlocked by system reset
jhon309 0:666850d06c9f 582 */
jhon309 0:666850d06c9f 583 #define __HAL_SYSCFG_BREAK_SRAMPARITY_LOCK() do {SYSCFG->CFGR2 &= ~(SYSCFG_CFGR2_SRAM_PARITY_LOCK); \
jhon309 0:666850d06c9f 584 SYSCFG->CFGR2 |= SYSCFG_CFGR2_SRAM_PARITY_LOCK; \
jhon309 0:666850d06c9f 585 }while(0)
jhon309 0:666850d06c9f 586 /**
jhon309 0:666850d06c9f 587 * @}
jhon309 0:666850d06c9f 588 */
jhon309 0:666850d06c9f 589 #endif /* SYSCFG_CFGR2_SRAM_PARITY_LOCK */
jhon309 0:666850d06c9f 590
jhon309 0:666850d06c9f 591 #if defined(SYSCFG_CFGR2_SRAM_PEF)
jhon309 0:666850d06c9f 592 /** @defgroup HAL_SYSCFG_Parity_check_on_RAM HAL SYSCFG Parity check on RAM
jhon309 0:666850d06c9f 593 * @brief Parity check on RAM disable macro
jhon309 0:666850d06c9f 594 * @note Disabling the parity check on RAM locks the configuration bit.
jhon309 0:666850d06c9f 595 * To re-enable the parity check on RAM perform a system reset.
jhon309 0:666850d06c9f 596 * @{
jhon309 0:666850d06c9f 597 */
jhon309 0:666850d06c9f 598 #define __HAL_SYSCFG_RAM_PARITYCHECK_DISABLE() (SYSCFG->CFGR2 |= SYSCFG_CFGR2_SRAM_PEF)
jhon309 0:666850d06c9f 599 /**
jhon309 0:666850d06c9f 600 * @}
jhon309 0:666850d06c9f 601 */
jhon309 0:666850d06c9f 602 #endif /* SYSCFG_CFGR2_SRAM_PEF */
jhon309 0:666850d06c9f 603
jhon309 0:666850d06c9f 604
jhon309 0:666850d06c9f 605 #if defined(STM32F091xC) || defined (STM32F098xx)
jhon309 0:666850d06c9f 606 /** @defgroup HAL_ISR_wrapper_check HAL ISR wrapper check
jhon309 0:666850d06c9f 607 * @brief ISR wrapper check
jhon309 0:666850d06c9f 608 * @note This feature is applicable on STM32F09x
jhon309 0:666850d06c9f 609 * @note Allow to determine interrupt source per line.
jhon309 0:666850d06c9f 610 * @{
jhon309 0:666850d06c9f 611 */
jhon309 0:666850d06c9f 612 #define __HAL_GET_PENDING_IT(__SOURCE__) (SYSCFG->IT_LINE_SR[((__SOURCE__) >> 0x18)] & ((__SOURCE__) & 0x00FFFFFF))
jhon309 0:666850d06c9f 613 /**
jhon309 0:666850d06c9f 614 * @}
jhon309 0:666850d06c9f 615 */
jhon309 0:666850d06c9f 616 #endif /* (STM32F091xC) || defined (STM32F098xx)*/
jhon309 0:666850d06c9f 617
jhon309 0:666850d06c9f 618 #if defined(STM32F091xC) || defined (STM32F098xx)
jhon309 0:666850d06c9f 619 /** @defgroup HAL_SYSCFG_IRDA_modulation_envelope_selection HAL SYSCFG IRDA modulation envelope selection
jhon309 0:666850d06c9f 620 * @brief selection of the modulation envelope signal macro, using bits [7:6] of SYS_CTRL(CFGR1) register
jhon309 0:666850d06c9f 621 * @note This feature is applicable on STM32F09x
jhon309 0:666850d06c9f 622 * @param __SOURCE__: This parameter can be a value of @ref HAL_IRDA_ENV_SEL
jhon309 0:666850d06c9f 623 * @{
jhon309 0:666850d06c9f 624 */
jhon309 0:666850d06c9f 625 #define __HAL_SYSCFG_IRDA_ENV_SELECTION(__SOURCE__) do {assert_param(IS_HAL_SYSCFG_IRDA_ENV_SEL((__SOURCE__))); \
jhon309 0:666850d06c9f 626 SYSCFG->CFGR1 &= ~(SYSCFG_CFGR1_IRDA_ENV_SEL); \
jhon309 0:666850d06c9f 627 SYSCFG->CFGR1 |= (__SOURCE__); \
jhon309 0:666850d06c9f 628 }while(0)
jhon309 0:666850d06c9f 629
jhon309 0:666850d06c9f 630 #define __HAL_SYSCFG_GET_IRDA_ENV_SELECTION() ((SYSCFG->CFGR1) & 0x000000C0)
jhon309 0:666850d06c9f 631 /**
jhon309 0:666850d06c9f 632 * @}
jhon309 0:666850d06c9f 633 */
jhon309 0:666850d06c9f 634 #endif /* (STM32F091xC) || defined (STM32F098xx)*/
jhon309 0:666850d06c9f 635
jhon309 0:666850d06c9f 636 /**
jhon309 0:666850d06c9f 637 * @}
jhon309 0:666850d06c9f 638 */
jhon309 0:666850d06c9f 639 /* Exported functions --------------------------------------------------------*/
jhon309 0:666850d06c9f 640 /** @addtogroup HAL_Exported_Functions HAL Exported Functions
jhon309 0:666850d06c9f 641 * @{
jhon309 0:666850d06c9f 642 */
jhon309 0:666850d06c9f 643
jhon309 0:666850d06c9f 644 /** @addtogroup HAL_Exported_Functions_Group1 Initialization and de-initialization Functions
jhon309 0:666850d06c9f 645 * @brief Initialization and de-initialization functions
jhon309 0:666850d06c9f 646 * @{
jhon309 0:666850d06c9f 647 */
jhon309 0:666850d06c9f 648 /* Initialization and de-initialization functions ******************************/
jhon309 0:666850d06c9f 649 HAL_StatusTypeDef HAL_Init(void);
jhon309 0:666850d06c9f 650 HAL_StatusTypeDef HAL_DeInit(void);
jhon309 0:666850d06c9f 651 void HAL_MspInit(void);
jhon309 0:666850d06c9f 652 void HAL_MspDeInit(void);
jhon309 0:666850d06c9f 653 HAL_StatusTypeDef HAL_InitTick (uint32_t TickPriority);
jhon309 0:666850d06c9f 654 /**
jhon309 0:666850d06c9f 655 * @}
jhon309 0:666850d06c9f 656 */
jhon309 0:666850d06c9f 657
jhon309 0:666850d06c9f 658 /** @addtogroup HAL_Exported_Functions_Group2 HAL Control functions
jhon309 0:666850d06c9f 659 * @brief HAL Control functions
jhon309 0:666850d06c9f 660 * @{
jhon309 0:666850d06c9f 661 */
jhon309 0:666850d06c9f 662 /* Peripheral Control functions **********************************************/
jhon309 0:666850d06c9f 663 void HAL_IncTick(void);
jhon309 0:666850d06c9f 664 void HAL_Delay(__IO uint32_t Delay);
jhon309 0:666850d06c9f 665 uint32_t HAL_GetTick(void);
jhon309 0:666850d06c9f 666 void HAL_SuspendTick(void);
jhon309 0:666850d06c9f 667 void HAL_ResumeTick(void);
jhon309 0:666850d06c9f 668 uint32_t HAL_GetHalVersion(void);
jhon309 0:666850d06c9f 669 uint32_t HAL_GetREVID(void);
jhon309 0:666850d06c9f 670 uint32_t HAL_GetDEVID(void);
jhon309 0:666850d06c9f 671 void HAL_EnableDBGStopMode(void);
jhon309 0:666850d06c9f 672 void HAL_DisableDBGStopMode(void);
jhon309 0:666850d06c9f 673 void HAL_EnableDBGStandbyMode(void);
jhon309 0:666850d06c9f 674 void HAL_DisableDBGStandbyMode(void);
jhon309 0:666850d06c9f 675 /**
jhon309 0:666850d06c9f 676 * @}
jhon309 0:666850d06c9f 677 */
jhon309 0:666850d06c9f 678
jhon309 0:666850d06c9f 679 /**
jhon309 0:666850d06c9f 680 * @}
jhon309 0:666850d06c9f 681 */
jhon309 0:666850d06c9f 682
jhon309 0:666850d06c9f 683 /**
jhon309 0:666850d06c9f 684 * @}
jhon309 0:666850d06c9f 685 */
jhon309 0:666850d06c9f 686
jhon309 0:666850d06c9f 687 /**
jhon309 0:666850d06c9f 688 * @}
jhon309 0:666850d06c9f 689 */
jhon309 0:666850d06c9f 690
jhon309 0:666850d06c9f 691 #ifdef __cplusplus
jhon309 0:666850d06c9f 692 }
jhon309 0:666850d06c9f 693 #endif
jhon309 0:666850d06c9f 694
jhon309 0:666850d06c9f 695 #endif /* __STM32F0xx_HAL_H */
jhon309 0:666850d06c9f 696
jhon309 0:666850d06c9f 697 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/