...
Dependents: 2doejemplo Labo_TRSE_Drone
Fork of mbed by
Diff: TARGET_LPC1347/TOOLCHAIN_ARM_STD/LPC1347.sct
- Revision:
- 65:5798e58a58b1
- Parent:
- 64:e3affc9e7238
- Child:
- 66:9c8f0e3462fb
diff -r e3affc9e7238 -r 5798e58a58b1 TARGET_LPC1347/TOOLCHAIN_ARM_STD/LPC1347.sct --- a/TARGET_LPC1347/TOOLCHAIN_ARM_STD/LPC1347.sct Mon Aug 05 12:28:09 2013 +0300 +++ b/TARGET_LPC1347/TOOLCHAIN_ARM_STD/LPC1347.sct Mon Aug 12 13:17:46 2013 +0300 @@ -1,19 +1,19 @@ - -LR_IROM1 0x00000000 0x10000 { ; load region size_region - ER_IROM1 0x00000000 0x10000 { ; load address = execution address - *.o (RESET, +First) - *(InRoot$$Sections) - .ANY (+RO) - } - ; 8_byte_aligned(48 vect * 4 bytes) = 8_byte_aligned(0xC0) = 0xC0 - ; 8KB - 0xC0 = 0x1F40 - RW_IRAM1 0x100000C0 0x1F40 { - .ANY (+RW +ZI) - } - RW_IRAM2 0x20000000 0x800 { ; RW data - .ANY (AHBSRAM0) - } - RW_IRAM3 0x20004000 0x800 { ; RW data, USB RAM - .ANY (AHBSRAM1) - } -} + +LR_IROM1 0x00000000 0x10000 { ; load region size_region + ER_IROM1 0x00000000 0x10000 { ; load address = execution address + *.o (RESET, +First) + *(InRoot$$Sections) + .ANY (+RO) + } + ; 8_byte_aligned(48 vect * 4 bytes) = 8_byte_aligned(0xC0) = 0xC0 + ; 8KB - 0xC0 = 0x1F40 + RW_IRAM1 0x100000C0 0x1F40 { + .ANY (+RW +ZI) + } + RW_IRAM2 0x20000000 0x800 { ; RW data + .ANY (AHBSRAM0) + } + RW_IRAM3 0x20004000 0x800 { ; RW data, USB RAM + .ANY (AHBSRAM1) + } +}