Displays distance to start location on OLED screen.

Dependencies:   mbed

Committer:
iforce2d
Date:
Wed Mar 07 12:49:14 2018 +0000
Revision:
0:972874f31c98
First commit

Who changed what in which revision?

UserRevisionLine numberNew contents of line
iforce2d 0:972874f31c98 1 /*
iforce2d 0:972874f31c98 2
iforce2d 0:972874f31c98 3 u8g_dev_uc1701_dogs102.c
iforce2d 0:972874f31c98 4
iforce2d 0:972874f31c98 5 Universal 8bit Graphics Library
iforce2d 0:972874f31c98 6
iforce2d 0:972874f31c98 7 Copyright (c) 2011, olikraus@gmail.com
iforce2d 0:972874f31c98 8 All rights reserved.
iforce2d 0:972874f31c98 9
iforce2d 0:972874f31c98 10 Redistribution and use in source and binary forms, with or without modification,
iforce2d 0:972874f31c98 11 are permitted provided that the following conditions are met:
iforce2d 0:972874f31c98 12
iforce2d 0:972874f31c98 13 * Redistributions of source code must retain the above copyright notice, this list
iforce2d 0:972874f31c98 14 of conditions and the following disclaimer.
iforce2d 0:972874f31c98 15
iforce2d 0:972874f31c98 16 * Redistributions in binary form must reproduce the above copyright notice, this
iforce2d 0:972874f31c98 17 list of conditions and the following disclaimer in the documentation and/or other
iforce2d 0:972874f31c98 18 materials provided with the distribution.
iforce2d 0:972874f31c98 19
iforce2d 0:972874f31c98 20 THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND
iforce2d 0:972874f31c98 21 CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES,
iforce2d 0:972874f31c98 22 INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
iforce2d 0:972874f31c98 23 MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
iforce2d 0:972874f31c98 24 DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR
iforce2d 0:972874f31c98 25 CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
iforce2d 0:972874f31c98 26 SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
iforce2d 0:972874f31c98 27 NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
iforce2d 0:972874f31c98 28 LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
iforce2d 0:972874f31c98 29 CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
iforce2d 0:972874f31c98 30 STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
iforce2d 0:972874f31c98 31 ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
iforce2d 0:972874f31c98 32 ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
iforce2d 0:972874f31c98 33
iforce2d 0:972874f31c98 34
iforce2d 0:972874f31c98 35 */
iforce2d 0:972874f31c98 36
iforce2d 0:972874f31c98 37 #include "u8g.h"
iforce2d 0:972874f31c98 38
iforce2d 0:972874f31c98 39 #define WIDTH 102
iforce2d 0:972874f31c98 40 #define HEIGHT 64
iforce2d 0:972874f31c98 41 #define PAGE_HEIGHT 8
iforce2d 0:972874f31c98 42
iforce2d 0:972874f31c98 43 static const uint8_t u8g_dev_dogs102_init_seq[] PROGMEM = {
iforce2d 0:972874f31c98 44 U8G_ESC_CS(0), /* disable chip */
iforce2d 0:972874f31c98 45 U8G_ESC_ADR(0), /* instruction mode */
iforce2d 0:972874f31c98 46 U8G_ESC_RST(1), /* do reset low pulse with (1*16)+2 milliseconds */
iforce2d 0:972874f31c98 47 U8G_ESC_CS(1), /* enable chip */
iforce2d 0:972874f31c98 48
iforce2d 0:972874f31c98 49 0x0e2, /* soft reset */
iforce2d 0:972874f31c98 50 0x040, /* set display start line to 0 */
iforce2d 0:972874f31c98 51 0x0a1, /* ADC set to reverse */
iforce2d 0:972874f31c98 52 0x0c0, /* common output mode */
iforce2d 0:972874f31c98 53 0x0a6, /* display normal, bit val 0: LCD pixel off. */
iforce2d 0:972874f31c98 54 0x0a2, /* LCD bias 1/9 */
iforce2d 0:972874f31c98 55 0x02f, /* all power control circuits on */
iforce2d 0:972874f31c98 56 0x027, /* regulator, booster and follower */
iforce2d 0:972874f31c98 57 0x081, /* set contrast */
iforce2d 0:972874f31c98 58 0x00e, /* contrast value, EA default: 0x010, previous value for S102: 0x0e */
iforce2d 0:972874f31c98 59 0x0fa, /* Set Temp compensation */
iforce2d 0:972874f31c98 60 0x090, /* 0.11 deg/c WP Off WC Off*/
iforce2d 0:972874f31c98 61 0x0a4, /* normal display */
iforce2d 0:972874f31c98 62 0x0af, /* display on */
iforce2d 0:972874f31c98 63 U8G_ESC_DLY(100), /* delay 100 ms */
iforce2d 0:972874f31c98 64 0x0a5, /* display all points, ST7565, UC1610 */
iforce2d 0:972874f31c98 65 U8G_ESC_DLY(100), /* delay 100 ms */
iforce2d 0:972874f31c98 66 U8G_ESC_DLY(100), /* delay 100 ms */
iforce2d 0:972874f31c98 67 0x0a4, /* normal display */
iforce2d 0:972874f31c98 68 U8G_ESC_CS(0), /* disable chip */
iforce2d 0:972874f31c98 69 U8G_ESC_END /* end of sequence */
iforce2d 0:972874f31c98 70 };
iforce2d 0:972874f31c98 71
iforce2d 0:972874f31c98 72 static const uint8_t u8g_dev_dogs102_data_start[] PROGMEM = {
iforce2d 0:972874f31c98 73 U8G_ESC_ADR(0), /* instruction mode */
iforce2d 0:972874f31c98 74 U8G_ESC_CS(1), /* enable chip */
iforce2d 0:972874f31c98 75 0x010, /* set upper 4 bit of the col adr to 0 */
iforce2d 0:972874f31c98 76 0x000, /* set lower 4 bit of the col adr to 0 */
iforce2d 0:972874f31c98 77 U8G_ESC_END /* end of sequence */
iforce2d 0:972874f31c98 78 };
iforce2d 0:972874f31c98 79
iforce2d 0:972874f31c98 80 uint8_t u8g_dev_dogs102_fn(u8g_t *u8g, u8g_dev_t *dev, uint8_t msg, void *arg)
iforce2d 0:972874f31c98 81 {
iforce2d 0:972874f31c98 82 switch(msg)
iforce2d 0:972874f31c98 83 {
iforce2d 0:972874f31c98 84 case U8G_DEV_MSG_INIT:
iforce2d 0:972874f31c98 85 u8g_InitCom(u8g, dev, U8G_SPI_CLK_CYCLE_300NS);
iforce2d 0:972874f31c98 86 u8g_WriteEscSeqP(u8g, dev, u8g_dev_dogs102_init_seq);
iforce2d 0:972874f31c98 87 break;
iforce2d 0:972874f31c98 88 case U8G_DEV_MSG_STOP:
iforce2d 0:972874f31c98 89 break;
iforce2d 0:972874f31c98 90 case U8G_DEV_MSG_PAGE_NEXT:
iforce2d 0:972874f31c98 91 {
iforce2d 0:972874f31c98 92 u8g_pb_t *pb = (u8g_pb_t *)(dev->dev_mem);
iforce2d 0:972874f31c98 93 u8g_WriteEscSeqP(u8g, dev, u8g_dev_dogs102_data_start);
iforce2d 0:972874f31c98 94 u8g_WriteByte(u8g, dev, 0x0b0 | pb->p.page); /* select current page (ST7565R) */
iforce2d 0:972874f31c98 95 u8g_SetAddress(u8g, dev, 1); /* data mode */
iforce2d 0:972874f31c98 96 if ( u8g_pb_WriteBuffer(pb, u8g, dev) == 0 )
iforce2d 0:972874f31c98 97 return 0;
iforce2d 0:972874f31c98 98 u8g_SetChipSelect(u8g, dev, 0);
iforce2d 0:972874f31c98 99 }
iforce2d 0:972874f31c98 100 break;
iforce2d 0:972874f31c98 101 case U8G_DEV_MSG_CONTRAST:
iforce2d 0:972874f31c98 102 u8g_SetChipSelect(u8g, dev, 1);
iforce2d 0:972874f31c98 103 u8g_SetAddress(u8g, dev, 0); /* instruction mode */
iforce2d 0:972874f31c98 104 u8g_WriteByte(u8g, dev, 0x081);
iforce2d 0:972874f31c98 105 u8g_WriteByte(u8g, dev, (*(uint8_t *)arg) >> 2);
iforce2d 0:972874f31c98 106 u8g_SetChipSelect(u8g, dev, 0);
iforce2d 0:972874f31c98 107 return 1;
iforce2d 0:972874f31c98 108 }
iforce2d 0:972874f31c98 109 return u8g_dev_pb8v1_base_fn(u8g, dev, msg, arg);
iforce2d 0:972874f31c98 110 }
iforce2d 0:972874f31c98 111
iforce2d 0:972874f31c98 112 uint8_t u8g_dev_uc1701_dogs102_2x_fn(u8g_t *u8g, u8g_dev_t *dev, uint8_t msg, void *arg)
iforce2d 0:972874f31c98 113 {
iforce2d 0:972874f31c98 114 switch(msg)
iforce2d 0:972874f31c98 115 {
iforce2d 0:972874f31c98 116 case U8G_DEV_MSG_INIT:
iforce2d 0:972874f31c98 117 u8g_InitCom(u8g, dev, U8G_SPI_CLK_CYCLE_300NS);
iforce2d 0:972874f31c98 118 u8g_WriteEscSeqP(u8g, dev, u8g_dev_dogs102_init_seq);
iforce2d 0:972874f31c98 119 break;
iforce2d 0:972874f31c98 120 case U8G_DEV_MSG_STOP:
iforce2d 0:972874f31c98 121 break;
iforce2d 0:972874f31c98 122 case U8G_DEV_MSG_PAGE_NEXT:
iforce2d 0:972874f31c98 123 {
iforce2d 0:972874f31c98 124 u8g_pb_t *pb = (u8g_pb_t *)(dev->dev_mem);
iforce2d 0:972874f31c98 125
iforce2d 0:972874f31c98 126 u8g_WriteEscSeqP(u8g, dev, u8g_dev_dogs102_data_start);
iforce2d 0:972874f31c98 127 u8g_WriteByte(u8g, dev, 0x0b0 | (2*pb->p.page)); /* select current page (ST7565R) */
iforce2d 0:972874f31c98 128 u8g_SetAddress(u8g, dev, 1); /* data mode */
iforce2d 0:972874f31c98 129 u8g_WriteSequence(u8g, dev, pb->width, pb->buf);
iforce2d 0:972874f31c98 130 u8g_SetChipSelect(u8g, dev, 0);
iforce2d 0:972874f31c98 131
iforce2d 0:972874f31c98 132 u8g_WriteEscSeqP(u8g, dev, u8g_dev_dogs102_data_start);
iforce2d 0:972874f31c98 133 u8g_WriteByte(u8g, dev, 0x0b0 | (2*pb->p.page+1)); /* select current page (ST7565R) */
iforce2d 0:972874f31c98 134 u8g_SetAddress(u8g, dev, 1); /* data mode */
iforce2d 0:972874f31c98 135 u8g_WriteSequence(u8g, dev, pb->width, (uint8_t *)(pb->buf)+pb->width);
iforce2d 0:972874f31c98 136 u8g_SetChipSelect(u8g, dev, 0);
iforce2d 0:972874f31c98 137 }
iforce2d 0:972874f31c98 138 break;
iforce2d 0:972874f31c98 139 case U8G_DEV_MSG_CONTRAST:
iforce2d 0:972874f31c98 140 u8g_SetChipSelect(u8g, dev, 1);
iforce2d 0:972874f31c98 141 u8g_SetAddress(u8g, dev, 0); /* instruction mode */
iforce2d 0:972874f31c98 142 u8g_WriteByte(u8g, dev, 0x081);
iforce2d 0:972874f31c98 143 u8g_WriteByte(u8g, dev, (*(uint8_t *)arg) >> 2);
iforce2d 0:972874f31c98 144 u8g_SetChipSelect(u8g, dev, 0);
iforce2d 0:972874f31c98 145 return 1;
iforce2d 0:972874f31c98 146 }
iforce2d 0:972874f31c98 147 return u8g_dev_pb16v1_base_fn(u8g, dev, msg, arg);
iforce2d 0:972874f31c98 148 }
iforce2d 0:972874f31c98 149
iforce2d 0:972874f31c98 150 U8G_PB_DEV(u8g_dev_uc1701_dogs102_sw_spi , WIDTH, HEIGHT, PAGE_HEIGHT, u8g_dev_dogs102_fn, U8G_COM_SW_SPI);
iforce2d 0:972874f31c98 151 U8G_PB_DEV(u8g_dev_uc1701_dogs102_hw_spi , WIDTH, HEIGHT, PAGE_HEIGHT, u8g_dev_dogs102_fn, U8G_COM_HW_SPI);
iforce2d 0:972874f31c98 152
iforce2d 0:972874f31c98 153 uint8_t u8g_dev_uc1701_dogs102_2x_buf[WIDTH*2] U8G_NOCOMMON ;
iforce2d 0:972874f31c98 154 u8g_pb_t u8g_dev_uc1701_dogs102_2x_pb = { {16, HEIGHT, 0, 0, 0}, WIDTH, u8g_dev_uc1701_dogs102_2x_buf};
iforce2d 0:972874f31c98 155 u8g_dev_t u8g_dev_uc1701_dogs102_2x_sw_spi = { u8g_dev_uc1701_dogs102_2x_fn, &u8g_dev_uc1701_dogs102_2x_pb, U8G_COM_SW_SPI };
iforce2d 0:972874f31c98 156 u8g_dev_t u8g_dev_uc1701_dogs102_2x_hw_spi = { u8g_dev_uc1701_dogs102_2x_fn, &u8g_dev_uc1701_dogs102_2x_pb, U8G_COM_HW_SPI };
iforce2d 0:972874f31c98 157
iforce2d 0:972874f31c98 158