iforce2d Chris
/
ubxDistanceMeter
Displays distance to start location on OLED screen.
u8g_dev_ssd1306_128x64.c@0:972874f31c98, 2018-03-07 (annotated)
- Committer:
- iforce2d
- Date:
- Wed Mar 07 12:49:14 2018 +0000
- Revision:
- 0:972874f31c98
First commit
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
iforce2d | 0:972874f31c98 | 1 | /* |
iforce2d | 0:972874f31c98 | 2 | |
iforce2d | 0:972874f31c98 | 3 | u8g_dev_ssd1306_128x64.c |
iforce2d | 0:972874f31c98 | 4 | |
iforce2d | 0:972874f31c98 | 5 | Universal 8bit Graphics Library |
iforce2d | 0:972874f31c98 | 6 | |
iforce2d | 0:972874f31c98 | 7 | Copyright (c) 2011, olikraus@gmail.com |
iforce2d | 0:972874f31c98 | 8 | All rights reserved. |
iforce2d | 0:972874f31c98 | 9 | |
iforce2d | 0:972874f31c98 | 10 | Redistribution and use in source and binary forms, with or without modification, |
iforce2d | 0:972874f31c98 | 11 | are permitted provided that the following conditions are met: |
iforce2d | 0:972874f31c98 | 12 | |
iforce2d | 0:972874f31c98 | 13 | * Redistributions of source code must retain the above copyright notice, this list |
iforce2d | 0:972874f31c98 | 14 | of conditions and the following disclaimer. |
iforce2d | 0:972874f31c98 | 15 | |
iforce2d | 0:972874f31c98 | 16 | * Redistributions in binary form must reproduce the above copyright notice, this |
iforce2d | 0:972874f31c98 | 17 | list of conditions and the following disclaimer in the documentation and/or other |
iforce2d | 0:972874f31c98 | 18 | materials provided with the distribution. |
iforce2d | 0:972874f31c98 | 19 | |
iforce2d | 0:972874f31c98 | 20 | THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND |
iforce2d | 0:972874f31c98 | 21 | CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, |
iforce2d | 0:972874f31c98 | 22 | INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF |
iforce2d | 0:972874f31c98 | 23 | MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE |
iforce2d | 0:972874f31c98 | 24 | DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR |
iforce2d | 0:972874f31c98 | 25 | CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, |
iforce2d | 0:972874f31c98 | 26 | SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT |
iforce2d | 0:972874f31c98 | 27 | NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; |
iforce2d | 0:972874f31c98 | 28 | LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER |
iforce2d | 0:972874f31c98 | 29 | CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, |
iforce2d | 0:972874f31c98 | 30 | STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) |
iforce2d | 0:972874f31c98 | 31 | ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF |
iforce2d | 0:972874f31c98 | 32 | ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
iforce2d | 0:972874f31c98 | 33 | |
iforce2d | 0:972874f31c98 | 34 | |
iforce2d | 0:972874f31c98 | 35 | */ |
iforce2d | 0:972874f31c98 | 36 | |
iforce2d | 0:972874f31c98 | 37 | #include "u8g.h" |
iforce2d | 0:972874f31c98 | 38 | |
iforce2d | 0:972874f31c98 | 39 | #define WIDTH 128 |
iforce2d | 0:972874f31c98 | 40 | #define HEIGHT 64 |
iforce2d | 0:972874f31c98 | 41 | #define PAGE_HEIGHT 8 |
iforce2d | 0:972874f31c98 | 42 | |
iforce2d | 0:972874f31c98 | 43 | /* init sequence adafruit 128x64 OLED (NOT TESTED) */ |
iforce2d | 0:972874f31c98 | 44 | static const uint8_t u8g_dev_ssd1306_128x64_adafruit1_init_seq[] PROGMEM = { |
iforce2d | 0:972874f31c98 | 45 | U8G_ESC_CS(0), /* disable chip */ |
iforce2d | 0:972874f31c98 | 46 | U8G_ESC_ADR(0), /* instruction mode */ |
iforce2d | 0:972874f31c98 | 47 | U8G_ESC_RST(1), /* do reset low pulse with (1*16)+2 milliseconds */ |
iforce2d | 0:972874f31c98 | 48 | U8G_ESC_CS(1), /* enable chip */ |
iforce2d | 0:972874f31c98 | 49 | |
iforce2d | 0:972874f31c98 | 50 | 0x0ae, /* display off, sleep mode */ |
iforce2d | 0:972874f31c98 | 51 | 0x0d5, 0x080, /* clock divide ratio (0x00=1) and oscillator frequency (0x8) */ |
iforce2d | 0:972874f31c98 | 52 | 0x0a8, 0x03f, /* */ |
iforce2d | 0:972874f31c98 | 53 | |
iforce2d | 0:972874f31c98 | 54 | 0x0d3, 0x000, /* */ |
iforce2d | 0:972874f31c98 | 55 | |
iforce2d | 0:972874f31c98 | 56 | 0x040, /* start line */ |
iforce2d | 0:972874f31c98 | 57 | |
iforce2d | 0:972874f31c98 | 58 | 0x08d, 0x010, /* [1] charge pump setting (p62): 0x014 enable, 0x010 disable */ |
iforce2d | 0:972874f31c98 | 59 | |
iforce2d | 0:972874f31c98 | 60 | 0x020, 0x000, /* */ |
iforce2d | 0:972874f31c98 | 61 | 0x0a1, /* segment remap a0/a1*/ |
iforce2d | 0:972874f31c98 | 62 | 0x0c8, /* c0: scan dir normal, c8: reverse */ |
iforce2d | 0:972874f31c98 | 63 | 0x0da, 0x012, /* com pin HW config, sequential com pin config (bit 4), disable left/right remap (bit 5) */ |
iforce2d | 0:972874f31c98 | 64 | 0x081, 0x09f, /* [1] set contrast control */ |
iforce2d | 0:972874f31c98 | 65 | 0x0d9, 0x022, /* [1] pre-charge period 0x022/f1*/ |
iforce2d | 0:972874f31c98 | 66 | 0x0db, 0x040, /* vcomh deselect level */ |
iforce2d | 0:972874f31c98 | 67 | |
iforce2d | 0:972874f31c98 | 68 | 0x02e, /* 2012-05-27: Deactivate scroll */ |
iforce2d | 0:972874f31c98 | 69 | 0x0a4, /* output ram to display */ |
iforce2d | 0:972874f31c98 | 70 | 0x0a6, /* none inverted normal display mode */ |
iforce2d | 0:972874f31c98 | 71 | 0x0af, /* display on */ |
iforce2d | 0:972874f31c98 | 72 | |
iforce2d | 0:972874f31c98 | 73 | U8G_ESC_CS(0), /* disable chip */ |
iforce2d | 0:972874f31c98 | 74 | U8G_ESC_END /* end of sequence */ |
iforce2d | 0:972874f31c98 | 75 | }; |
iforce2d | 0:972874f31c98 | 76 | |
iforce2d | 0:972874f31c98 | 77 | /* init sequence adafruit 128x64 OLED (NOT TESTED) */ |
iforce2d | 0:972874f31c98 | 78 | static const uint8_t u8g_dev_ssd1306_128x64_adafruit2_init_seq[] PROGMEM = { |
iforce2d | 0:972874f31c98 | 79 | U8G_ESC_CS(0), /* disable chip */ |
iforce2d | 0:972874f31c98 | 80 | U8G_ESC_ADR(0), /* instruction mode */ |
iforce2d | 0:972874f31c98 | 81 | U8G_ESC_RST(1), /* do reset low pulse with (1*16)+2 milliseconds */ |
iforce2d | 0:972874f31c98 | 82 | U8G_ESC_CS(1), /* enable chip */ |
iforce2d | 0:972874f31c98 | 83 | |
iforce2d | 0:972874f31c98 | 84 | 0x0ae, /* display off, sleep mode */ |
iforce2d | 0:972874f31c98 | 85 | 0x0d5, 0x080, /* clock divide ratio (0x00=1) and oscillator frequency (0x8) */ |
iforce2d | 0:972874f31c98 | 86 | 0x0a8, 0x03f, /* */ |
iforce2d | 0:972874f31c98 | 87 | |
iforce2d | 0:972874f31c98 | 88 | 0x0d3, 0x000, /* */ |
iforce2d | 0:972874f31c98 | 89 | |
iforce2d | 0:972874f31c98 | 90 | 0x040, /* start line */ |
iforce2d | 0:972874f31c98 | 91 | |
iforce2d | 0:972874f31c98 | 92 | 0x08d, 0x014, /* [2] charge pump setting (p62): 0x014 enable, 0x010 disable */ |
iforce2d | 0:972874f31c98 | 93 | |
iforce2d | 0:972874f31c98 | 94 | 0x020, 0x000, /* */ |
iforce2d | 0:972874f31c98 | 95 | 0x0a1, /* segment remap a0/a1*/ |
iforce2d | 0:972874f31c98 | 96 | 0x0c8, /* c0: scan dir normal, c8: reverse */ |
iforce2d | 0:972874f31c98 | 97 | 0x0da, 0x012, /* com pin HW config, sequential com pin config (bit 4), disable left/right remap (bit 5) */ |
iforce2d | 0:972874f31c98 | 98 | 0x081, 0x0cf, /* [2] set contrast control */ |
iforce2d | 0:972874f31c98 | 99 | 0x0d9, 0x0f1, /* [2] pre-charge period 0x022/f1*/ |
iforce2d | 0:972874f31c98 | 100 | 0x0db, 0x040, /* vcomh deselect level */ |
iforce2d | 0:972874f31c98 | 101 | |
iforce2d | 0:972874f31c98 | 102 | 0x02e, /* 2012-05-27: Deactivate scroll */ |
iforce2d | 0:972874f31c98 | 103 | 0x0a4, /* output ram to display */ |
iforce2d | 0:972874f31c98 | 104 | 0x0a6, /* none inverted normal display mode */ |
iforce2d | 0:972874f31c98 | 105 | 0x0af, /* display on */ |
iforce2d | 0:972874f31c98 | 106 | |
iforce2d | 0:972874f31c98 | 107 | U8G_ESC_CS(0), /* disable chip */ |
iforce2d | 0:972874f31c98 | 108 | U8G_ESC_END /* end of sequence */ |
iforce2d | 0:972874f31c98 | 109 | }; |
iforce2d | 0:972874f31c98 | 110 | |
iforce2d | 0:972874f31c98 | 111 | /* init sequence adafruit 128x64 OLED (NOT TESTED), like adafruit3, but with page addressing mode */ |
iforce2d | 0:972874f31c98 | 112 | static const uint8_t u8g_dev_ssd1306_128x64_adafruit3_init_seq[] PROGMEM = { |
iforce2d | 0:972874f31c98 | 113 | U8G_ESC_CS(0), /* disable chip */ |
iforce2d | 0:972874f31c98 | 114 | U8G_ESC_ADR(0), /* instruction mode */ |
iforce2d | 0:972874f31c98 | 115 | U8G_ESC_RST(1), /* do reset low pulse with (1*16)+2 milliseconds */ |
iforce2d | 0:972874f31c98 | 116 | U8G_ESC_CS(1), /* enable chip */ |
iforce2d | 0:972874f31c98 | 117 | |
iforce2d | 0:972874f31c98 | 118 | 0x0ae, /* display off, sleep mode */ |
iforce2d | 0:972874f31c98 | 119 | 0x0d5, 0x080, /* clock divide ratio (0x00=1) and oscillator frequency (0x8) */ |
iforce2d | 0:972874f31c98 | 120 | 0x0a8, 0x03f, /* */ |
iforce2d | 0:972874f31c98 | 121 | |
iforce2d | 0:972874f31c98 | 122 | 0x0d3, 0x000, /* */ |
iforce2d | 0:972874f31c98 | 123 | |
iforce2d | 0:972874f31c98 | 124 | 0x040, /* start line */ |
iforce2d | 0:972874f31c98 | 125 | |
iforce2d | 0:972874f31c98 | 126 | 0x08d, 0x014, /* [2] charge pump setting (p62): 0x014 enable, 0x010 disable */ |
iforce2d | 0:972874f31c98 | 127 | |
iforce2d | 0:972874f31c98 | 128 | 0x020, 0x002, /* 2012-05-27: page addressing mode */ |
iforce2d | 0:972874f31c98 | 129 | 0x0a1, /* segment remap a0/a1*/ |
iforce2d | 0:972874f31c98 | 130 | 0x0c8, /* c0: scan dir normal, c8: reverse */ |
iforce2d | 0:972874f31c98 | 131 | 0x0da, 0x012, /* com pin HW config, sequential com pin config (bit 4), disable left/right remap (bit 5) */ |
iforce2d | 0:972874f31c98 | 132 | 0x081, 0x0cf, /* [2] set contrast control */ |
iforce2d | 0:972874f31c98 | 133 | 0x0d9, 0x0f1, /* [2] pre-charge period 0x022/f1*/ |
iforce2d | 0:972874f31c98 | 134 | 0x0db, 0x040, /* vcomh deselect level */ |
iforce2d | 0:972874f31c98 | 135 | |
iforce2d | 0:972874f31c98 | 136 | 0x02e, /* 2012-05-27: Deactivate scroll */ |
iforce2d | 0:972874f31c98 | 137 | 0x0a4, /* output ram to display */ |
iforce2d | 0:972874f31c98 | 138 | 0x0a6, /* none inverted normal display mode */ |
iforce2d | 0:972874f31c98 | 139 | 0x0af, /* display on */ |
iforce2d | 0:972874f31c98 | 140 | |
iforce2d | 0:972874f31c98 | 141 | U8G_ESC_CS(0), /* disable chip */ |
iforce2d | 0:972874f31c98 | 142 | U8G_ESC_END /* end of sequence */ |
iforce2d | 0:972874f31c98 | 143 | }; |
iforce2d | 0:972874f31c98 | 144 | |
iforce2d | 0:972874f31c98 | 145 | /* init sequence Univision datasheet (NOT TESTED) */ |
iforce2d | 0:972874f31c98 | 146 | static const uint8_t u8g_dev_ssd1306_128x64_univision_init_seq[] PROGMEM = { |
iforce2d | 0:972874f31c98 | 147 | U8G_ESC_CS(0), /* disable chip */ |
iforce2d | 0:972874f31c98 | 148 | U8G_ESC_ADR(0), /* instruction mode */ |
iforce2d | 0:972874f31c98 | 149 | U8G_ESC_RST(1), /* do reset low pulse with (1*16)+2 milliseconds */ |
iforce2d | 0:972874f31c98 | 150 | U8G_ESC_CS(1), /* enable chip */ |
iforce2d | 0:972874f31c98 | 151 | |
iforce2d | 0:972874f31c98 | 152 | 0x0ae, /* display off, sleep mode */ |
iforce2d | 0:972874f31c98 | 153 | 0x0d5, 0x080, /* clock divide ratio (0x00=1) and oscillator frequency (0x8) */ |
iforce2d | 0:972874f31c98 | 154 | 0x0a8, 0x03f, /* multiplex ratio */ |
iforce2d | 0:972874f31c98 | 155 | 0x0d3, 0x000, /* display offset */ |
iforce2d | 0:972874f31c98 | 156 | 0x040, /* start line */ |
iforce2d | 0:972874f31c98 | 157 | 0x08d, 0x010, /* charge pump setting (p62): 0x014 enable, 0x010 disable */ |
iforce2d | 0:972874f31c98 | 158 | 0x0a1, /* segment remap a0/a1*/ |
iforce2d | 0:972874f31c98 | 159 | 0x0c8, /* c0: scan dir normal, c8: reverse */ |
iforce2d | 0:972874f31c98 | 160 | 0x0da, 0x012, /* com pin HW config, sequential com pin config (bit 4), disable left/right remap (bit 5) */ |
iforce2d | 0:972874f31c98 | 161 | 0x081, 0x09f, /* set contrast control */ |
iforce2d | 0:972874f31c98 | 162 | 0x0d9, 0x022, /* pre-charge period */ |
iforce2d | 0:972874f31c98 | 163 | 0x0db, 0x040, /* vcomh deselect level */ |
iforce2d | 0:972874f31c98 | 164 | 0x022, 0x000, /* page addressing mode WRONG: 3 byte cmd! */ |
iforce2d | 0:972874f31c98 | 165 | 0x0a4, /* output ram to display */ |
iforce2d | 0:972874f31c98 | 166 | 0x0a6, /* none inverted normal display mode */ |
iforce2d | 0:972874f31c98 | 167 | 0x0af, /* display on */ |
iforce2d | 0:972874f31c98 | 168 | U8G_ESC_CS(0), /* disable chip */ |
iforce2d | 0:972874f31c98 | 169 | U8G_ESC_END /* end of sequence */ |
iforce2d | 0:972874f31c98 | 170 | }; |
iforce2d | 0:972874f31c98 | 171 | |
iforce2d | 0:972874f31c98 | 172 | /* select one init sequence here */ |
iforce2d | 0:972874f31c98 | 173 | //#define u8g_dev_ssd1306_128x64_init_seq u8g_dev_ssd1306_128x64_univision_init_seq |
iforce2d | 0:972874f31c98 | 174 | //#define u8g_dev_ssd1306_128x64_init_seq u8g_dev_ssd1306_128x64_adafruit1_init_seq |
iforce2d | 0:972874f31c98 | 175 | //#define u8g_dev_ssd1306_128x64_init_seq u8g_dev_ssd1306_128x64_adafruit2_init_seq |
iforce2d | 0:972874f31c98 | 176 | #define u8g_dev_ssd1306_128x64_init_seq u8g_dev_ssd1306_128x64_adafruit3_init_seq |
iforce2d | 0:972874f31c98 | 177 | |
iforce2d | 0:972874f31c98 | 178 | |
iforce2d | 0:972874f31c98 | 179 | static const uint8_t u8g_dev_ssd1306_128x64_data_start[] PROGMEM = { |
iforce2d | 0:972874f31c98 | 180 | U8G_ESC_ADR(0), /* instruction mode */ |
iforce2d | 0:972874f31c98 | 181 | U8G_ESC_CS(1), /* enable chip */ |
iforce2d | 0:972874f31c98 | 182 | 0x010, /* set upper 4 bit of the col adr to 0 */ |
iforce2d | 0:972874f31c98 | 183 | 0x000, /* set lower 4 bit of the col adr to 4 */ |
iforce2d | 0:972874f31c98 | 184 | U8G_ESC_END /* end of sequence */ |
iforce2d | 0:972874f31c98 | 185 | }; |
iforce2d | 0:972874f31c98 | 186 | |
iforce2d | 0:972874f31c98 | 187 | static const uint8_t u8g_dev_ssd13xx_sleep_on[] PROGMEM = { |
iforce2d | 0:972874f31c98 | 188 | U8G_ESC_ADR(0), /* instruction mode */ |
iforce2d | 0:972874f31c98 | 189 | U8G_ESC_CS(1), /* enable chip */ |
iforce2d | 0:972874f31c98 | 190 | 0x0ae, /* display off */ |
iforce2d | 0:972874f31c98 | 191 | U8G_ESC_CS(1), /* disable chip */ |
iforce2d | 0:972874f31c98 | 192 | U8G_ESC_END /* end of sequence */ |
iforce2d | 0:972874f31c98 | 193 | }; |
iforce2d | 0:972874f31c98 | 194 | |
iforce2d | 0:972874f31c98 | 195 | static const uint8_t u8g_dev_ssd13xx_sleep_off[] PROGMEM = { |
iforce2d | 0:972874f31c98 | 196 | U8G_ESC_ADR(0), /* instruction mode */ |
iforce2d | 0:972874f31c98 | 197 | U8G_ESC_CS(1), /* enable chip */ |
iforce2d | 0:972874f31c98 | 198 | 0x0af, /* display on */ |
iforce2d | 0:972874f31c98 | 199 | U8G_ESC_DLY(50), /* delay 50 ms */ |
iforce2d | 0:972874f31c98 | 200 | U8G_ESC_CS(1), /* disable chip */ |
iforce2d | 0:972874f31c98 | 201 | U8G_ESC_END /* end of sequence */ |
iforce2d | 0:972874f31c98 | 202 | }; |
iforce2d | 0:972874f31c98 | 203 | |
iforce2d | 0:972874f31c98 | 204 | uint8_t u8g_dev_ssd1306_128x64_fn(u8g_t *u8g, u8g_dev_t *dev, uint8_t msg, void *arg) |
iforce2d | 0:972874f31c98 | 205 | { |
iforce2d | 0:972874f31c98 | 206 | switch(msg) |
iforce2d | 0:972874f31c98 | 207 | { |
iforce2d | 0:972874f31c98 | 208 | case U8G_DEV_MSG_INIT: |
iforce2d | 0:972874f31c98 | 209 | u8g_InitCom(u8g, dev, U8G_SPI_CLK_CYCLE_300NS); |
iforce2d | 0:972874f31c98 | 210 | u8g_WriteEscSeqP(u8g, dev, u8g_dev_ssd1306_128x64_init_seq); |
iforce2d | 0:972874f31c98 | 211 | break; |
iforce2d | 0:972874f31c98 | 212 | case U8G_DEV_MSG_STOP: |
iforce2d | 0:972874f31c98 | 213 | break; |
iforce2d | 0:972874f31c98 | 214 | case U8G_DEV_MSG_PAGE_NEXT: |
iforce2d | 0:972874f31c98 | 215 | { |
iforce2d | 0:972874f31c98 | 216 | u8g_pb_t *pb = (u8g_pb_t *)(dev->dev_mem); |
iforce2d | 0:972874f31c98 | 217 | u8g_WriteEscSeqP(u8g, dev, u8g_dev_ssd1306_128x64_data_start); |
iforce2d | 0:972874f31c98 | 218 | u8g_WriteByte(u8g, dev, 0x0b0 | pb->p.page); /* select current page (SSD1306) */ |
iforce2d | 0:972874f31c98 | 219 | u8g_SetAddress(u8g, dev, 1); /* data mode */ |
iforce2d | 0:972874f31c98 | 220 | if ( u8g_pb_WriteBuffer(pb, u8g, dev) == 0 ) |
iforce2d | 0:972874f31c98 | 221 | return 0; |
iforce2d | 0:972874f31c98 | 222 | u8g_SetChipSelect(u8g, dev, 0); |
iforce2d | 0:972874f31c98 | 223 | } |
iforce2d | 0:972874f31c98 | 224 | break; |
iforce2d | 0:972874f31c98 | 225 | case U8G_DEV_MSG_SLEEP_ON: |
iforce2d | 0:972874f31c98 | 226 | u8g_WriteEscSeqP(u8g, dev, u8g_dev_ssd13xx_sleep_on); |
iforce2d | 0:972874f31c98 | 227 | return 1; |
iforce2d | 0:972874f31c98 | 228 | case U8G_DEV_MSG_SLEEP_OFF: |
iforce2d | 0:972874f31c98 | 229 | u8g_WriteEscSeqP(u8g, dev, u8g_dev_ssd13xx_sleep_off); |
iforce2d | 0:972874f31c98 | 230 | return 1; |
iforce2d | 0:972874f31c98 | 231 | } |
iforce2d | 0:972874f31c98 | 232 | return u8g_dev_pb8v1_base_fn(u8g, dev, msg, arg); |
iforce2d | 0:972874f31c98 | 233 | } |
iforce2d | 0:972874f31c98 | 234 | |
iforce2d | 0:972874f31c98 | 235 | uint8_t u8g_dev_ssd1306_128x64_2x_fn(u8g_t *u8g, u8g_dev_t *dev, uint8_t msg, void *arg) |
iforce2d | 0:972874f31c98 | 236 | { |
iforce2d | 0:972874f31c98 | 237 | switch(msg) |
iforce2d | 0:972874f31c98 | 238 | { |
iforce2d | 0:972874f31c98 | 239 | case U8G_DEV_MSG_INIT: |
iforce2d | 0:972874f31c98 | 240 | u8g_InitCom(u8g, dev, U8G_SPI_CLK_CYCLE_300NS); |
iforce2d | 0:972874f31c98 | 241 | u8g_WriteEscSeqP(u8g, dev, u8g_dev_ssd1306_128x64_init_seq); |
iforce2d | 0:972874f31c98 | 242 | break; |
iforce2d | 0:972874f31c98 | 243 | case U8G_DEV_MSG_STOP: |
iforce2d | 0:972874f31c98 | 244 | break; |
iforce2d | 0:972874f31c98 | 245 | case U8G_DEV_MSG_PAGE_NEXT: |
iforce2d | 0:972874f31c98 | 246 | { |
iforce2d | 0:972874f31c98 | 247 | u8g_pb_t *pb = (u8g_pb_t *)(dev->dev_mem); |
iforce2d | 0:972874f31c98 | 248 | |
iforce2d | 0:972874f31c98 | 249 | u8g_WriteEscSeqP(u8g, dev, u8g_dev_ssd1306_128x64_data_start); |
iforce2d | 0:972874f31c98 | 250 | u8g_WriteByte(u8g, dev, 0x0b0 | (pb->p.page*2)); /* select current page (SSD1306) */ |
iforce2d | 0:972874f31c98 | 251 | u8g_SetAddress(u8g, dev, 1); /* data mode */ |
iforce2d | 0:972874f31c98 | 252 | u8g_WriteSequence(u8g, dev, pb->width, pb->buf); |
iforce2d | 0:972874f31c98 | 253 | u8g_SetChipSelect(u8g, dev, 0); |
iforce2d | 0:972874f31c98 | 254 | |
iforce2d | 0:972874f31c98 | 255 | u8g_WriteEscSeqP(u8g, dev, u8g_dev_ssd1306_128x64_data_start); |
iforce2d | 0:972874f31c98 | 256 | u8g_WriteByte(u8g, dev, 0x0b0 | (pb->p.page*2+1)); /* select current page (SSD1306) */ |
iforce2d | 0:972874f31c98 | 257 | u8g_SetAddress(u8g, dev, 1); /* data mode */ |
iforce2d | 0:972874f31c98 | 258 | u8g_WriteSequence(u8g, dev, pb->width, (uint8_t *)(pb->buf)+pb->width); |
iforce2d | 0:972874f31c98 | 259 | u8g_SetChipSelect(u8g, dev, 0); |
iforce2d | 0:972874f31c98 | 260 | } |
iforce2d | 0:972874f31c98 | 261 | break; |
iforce2d | 0:972874f31c98 | 262 | case U8G_DEV_MSG_SLEEP_ON: |
iforce2d | 0:972874f31c98 | 263 | u8g_WriteEscSeqP(u8g, dev, u8g_dev_ssd13xx_sleep_on); |
iforce2d | 0:972874f31c98 | 264 | return 1; |
iforce2d | 0:972874f31c98 | 265 | case U8G_DEV_MSG_SLEEP_OFF: |
iforce2d | 0:972874f31c98 | 266 | u8g_WriteEscSeqP(u8g, dev, u8g_dev_ssd13xx_sleep_off); |
iforce2d | 0:972874f31c98 | 267 | return 1; |
iforce2d | 0:972874f31c98 | 268 | } |
iforce2d | 0:972874f31c98 | 269 | return u8g_dev_pb16v1_base_fn(u8g, dev, msg, arg); |
iforce2d | 0:972874f31c98 | 270 | } |
iforce2d | 0:972874f31c98 | 271 | |
iforce2d | 0:972874f31c98 | 272 | U8G_PB_DEV(u8g_dev_ssd1306_128x64_sw_spi, WIDTH, HEIGHT, PAGE_HEIGHT, u8g_dev_ssd1306_128x64_fn, U8G_COM_SW_SPI); |
iforce2d | 0:972874f31c98 | 273 | U8G_PB_DEV(u8g_dev_ssd1306_128x64_hw_spi, WIDTH, HEIGHT, PAGE_HEIGHT, u8g_dev_ssd1306_128x64_fn, U8G_COM_HW_SPI); |
iforce2d | 0:972874f31c98 | 274 | U8G_PB_DEV(u8g_dev_ssd1306_128x64_i2c, WIDTH, HEIGHT, PAGE_HEIGHT, u8g_dev_ssd1306_128x64_fn, U8G_COM_SSD_I2C); |
iforce2d | 0:972874f31c98 | 275 | |
iforce2d | 0:972874f31c98 | 276 | uint8_t u8g_dev_ssd1306_128x64_2x_buf[WIDTH*2] U8G_NOCOMMON ; |
iforce2d | 0:972874f31c98 | 277 | u8g_pb_t u8g_dev_ssd1306_128x64_2x_pb = { {16, HEIGHT, 0, 0, 0}, WIDTH, u8g_dev_ssd1306_128x64_2x_buf}; |
iforce2d | 0:972874f31c98 | 278 | u8g_dev_t u8g_dev_ssd1306_128x64_2x_sw_spi = { u8g_dev_ssd1306_128x64_2x_fn, &u8g_dev_ssd1306_128x64_2x_pb, U8G_COM_SW_SPI }; |
iforce2d | 0:972874f31c98 | 279 | u8g_dev_t u8g_dev_ssd1306_128x64_2x_hw_spi = { u8g_dev_ssd1306_128x64_2x_fn, &u8g_dev_ssd1306_128x64_2x_pb, U8G_COM_HW_SPI }; |
iforce2d | 0:972874f31c98 | 280 | u8g_dev_t u8g_dev_ssd1306_128x64_2x_i2c = { u8g_dev_ssd1306_128x64_2x_fn, &u8g_dev_ssd1306_128x64_2x_pb, U8G_COM_SSD_I2C }; |
iforce2d | 0:972874f31c98 | 281 | |
iforce2d | 0:972874f31c98 | 282 |