/TARGET_K64F/TARGET_Freescale/TARGET_KPSDK_MCUS/TARGET_KPSDK_CODE/hal/adc/fsl_adc_hal.h substitute line 894 extern } by }
Fork of mbed by
TARGET_NUCLEO_L152RE/stm32l152xe.h@93:9dd889aeda0e, 2014-12-05 (annotated)
- Committer:
- fblanc
- Date:
- Fri Dec 05 15:42:32 2014 +0000
- Revision:
- 93:9dd889aeda0e
- Parent:
- 90:cb3d968589d8
substitute line 894 extern } by }; /TARGET_K64F/TARGET_Freescale/TARGET_KPSDK_MCUS/TARGET_KPSDK_CODE/hal/adc/fsl_adc_hal.h
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
Kojto | 90:cb3d968589d8 | 1 | /** |
Kojto | 90:cb3d968589d8 | 2 | ****************************************************************************** |
Kojto | 90:cb3d968589d8 | 3 | * @file stm32l152xe.h |
Kojto | 90:cb3d968589d8 | 4 | * @author MCD Application Team |
Kojto | 90:cb3d968589d8 | 5 | * @version V2.0.0 |
Kojto | 90:cb3d968589d8 | 6 | * @date 5-September-2014 |
Kojto | 90:cb3d968589d8 | 7 | * @brief CMSIS Cortex-M3 Device Peripheral Access Layer Header File. |
Kojto | 90:cb3d968589d8 | 8 | * This file contains all the peripheral register's definitions, bits |
Kojto | 90:cb3d968589d8 | 9 | * definitions and memory mapping for STM32L1xx devices. |
Kojto | 90:cb3d968589d8 | 10 | * |
Kojto | 90:cb3d968589d8 | 11 | * This file contains: |
Kojto | 90:cb3d968589d8 | 12 | * - Data structures and the address mapping for all peripherals |
Kojto | 90:cb3d968589d8 | 13 | * - Peripheral's registers declarations and bits definition |
Kojto | 90:cb3d968589d8 | 14 | * - Macros to access peripherals registers hardware |
Kojto | 90:cb3d968589d8 | 15 | * |
Kojto | 90:cb3d968589d8 | 16 | ****************************************************************************** |
Kojto | 90:cb3d968589d8 | 17 | * @attention |
Kojto | 90:cb3d968589d8 | 18 | * |
Kojto | 90:cb3d968589d8 | 19 | * <h2><center>© COPYRIGHT(c) 2014 STMicroelectronics</center></h2> |
Kojto | 90:cb3d968589d8 | 20 | * |
Kojto | 90:cb3d968589d8 | 21 | * Redistribution and use in source and binary forms, with or without modification, |
Kojto | 90:cb3d968589d8 | 22 | * are permitted provided that the following conditions are met: |
Kojto | 90:cb3d968589d8 | 23 | * 1. Redistributions of source code must retain the above copyright notice, |
Kojto | 90:cb3d968589d8 | 24 | * this list of conditions and the following disclaimer. |
Kojto | 90:cb3d968589d8 | 25 | * 2. Redistributions in binary form must reproduce the above copyright notice, |
Kojto | 90:cb3d968589d8 | 26 | * this list of conditions and the following disclaimer in the documentation |
Kojto | 90:cb3d968589d8 | 27 | * and/or other materials provided with the distribution. |
Kojto | 90:cb3d968589d8 | 28 | * 3. Neither the name of STMicroelectronics nor the names of its contributors |
Kojto | 90:cb3d968589d8 | 29 | * may be used to endorse or promote products derived from this software |
Kojto | 90:cb3d968589d8 | 30 | * without specific prior written permission. |
Kojto | 90:cb3d968589d8 | 31 | * |
Kojto | 90:cb3d968589d8 | 32 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
Kojto | 90:cb3d968589d8 | 33 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
Kojto | 90:cb3d968589d8 | 34 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE |
Kojto | 90:cb3d968589d8 | 35 | * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE |
Kojto | 90:cb3d968589d8 | 36 | * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL |
Kojto | 90:cb3d968589d8 | 37 | * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR |
Kojto | 90:cb3d968589d8 | 38 | * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER |
Kojto | 90:cb3d968589d8 | 39 | * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, |
Kojto | 90:cb3d968589d8 | 40 | * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
Kojto | 90:cb3d968589d8 | 41 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
Kojto | 90:cb3d968589d8 | 42 | * |
Kojto | 90:cb3d968589d8 | 43 | ****************************************************************************** |
Kojto | 90:cb3d968589d8 | 44 | */ |
Kojto | 90:cb3d968589d8 | 45 | |
Kojto | 90:cb3d968589d8 | 46 | /** @addtogroup CMSIS |
Kojto | 90:cb3d968589d8 | 47 | * @{ |
Kojto | 90:cb3d968589d8 | 48 | */ |
Kojto | 90:cb3d968589d8 | 49 | |
Kojto | 90:cb3d968589d8 | 50 | /** @addtogroup stm32l152xe |
Kojto | 90:cb3d968589d8 | 51 | * @{ |
Kojto | 90:cb3d968589d8 | 52 | */ |
Kojto | 90:cb3d968589d8 | 53 | |
Kojto | 90:cb3d968589d8 | 54 | #ifndef __STM32L152xE_H |
Kojto | 90:cb3d968589d8 | 55 | #define __STM32L152xE_H |
Kojto | 90:cb3d968589d8 | 56 | |
Kojto | 90:cb3d968589d8 | 57 | #ifdef __cplusplus |
Kojto | 90:cb3d968589d8 | 58 | extern "C" { |
Kojto | 90:cb3d968589d8 | 59 | #endif |
Kojto | 90:cb3d968589d8 | 60 | |
Kojto | 90:cb3d968589d8 | 61 | |
Kojto | 90:cb3d968589d8 | 62 | /** @addtogroup Configuration_section_for_CMSIS |
Kojto | 90:cb3d968589d8 | 63 | * @{ |
Kojto | 90:cb3d968589d8 | 64 | */ |
Kojto | 90:cb3d968589d8 | 65 | /** |
Kojto | 90:cb3d968589d8 | 66 | * @brief Configuration of the Cortex-M3 Processor and Core Peripherals |
Kojto | 90:cb3d968589d8 | 67 | */ |
Kojto | 90:cb3d968589d8 | 68 | #define __CM3_REV 0x200 /*!< Cortex-M3 Revision r2p0 */ |
Kojto | 90:cb3d968589d8 | 69 | #define __MPU_PRESENT 1 /*!< STM32L1xx provides MPU */ |
Kojto | 90:cb3d968589d8 | 70 | #define __NVIC_PRIO_BITS 4 /*!< STM32L1xx uses 4 Bits for the Priority Levels */ |
Kojto | 90:cb3d968589d8 | 71 | #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */ |
Kojto | 90:cb3d968589d8 | 72 | |
Kojto | 90:cb3d968589d8 | 73 | /** |
Kojto | 90:cb3d968589d8 | 74 | * @} |
Kojto | 90:cb3d968589d8 | 75 | */ |
Kojto | 90:cb3d968589d8 | 76 | |
Kojto | 90:cb3d968589d8 | 77 | /** @addtogroup Peripheral_interrupt_number_definition |
Kojto | 90:cb3d968589d8 | 78 | * @{ |
Kojto | 90:cb3d968589d8 | 79 | */ |
Kojto | 90:cb3d968589d8 | 80 | |
Kojto | 90:cb3d968589d8 | 81 | /** |
Kojto | 90:cb3d968589d8 | 82 | * @brief STM32L1xx Interrupt Number Definition, according to the selected device |
Kojto | 90:cb3d968589d8 | 83 | * in @ref Library_configuration_section |
Kojto | 90:cb3d968589d8 | 84 | */ |
Kojto | 90:cb3d968589d8 | 85 | |
Kojto | 90:cb3d968589d8 | 86 | /*!< Interrupt Number Definition */ |
Kojto | 90:cb3d968589d8 | 87 | typedef enum |
Kojto | 90:cb3d968589d8 | 88 | { |
Kojto | 90:cb3d968589d8 | 89 | /****** Cortex-M3 Processor Exceptions Numbers ******************************************************/ |
Kojto | 90:cb3d968589d8 | 90 | NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */ |
Kojto | 90:cb3d968589d8 | 91 | MemoryManagement_IRQn = -12, /*!< 4 Cortex-M3 Memory Management Interrupt */ |
Kojto | 90:cb3d968589d8 | 92 | BusFault_IRQn = -11, /*!< 5 Cortex-M3 Bus Fault Interrupt */ |
Kojto | 90:cb3d968589d8 | 93 | UsageFault_IRQn = -10, /*!< 6 Cortex-M3 Usage Fault Interrupt */ |
Kojto | 90:cb3d968589d8 | 94 | SVC_IRQn = -5, /*!< 11 Cortex-M3 SV Call Interrupt */ |
Kojto | 90:cb3d968589d8 | 95 | DebugMonitor_IRQn = -4, /*!< 12 Cortex-M3 Debug Monitor Interrupt */ |
Kojto | 90:cb3d968589d8 | 96 | PendSV_IRQn = -2, /*!< 14 Cortex-M3 Pend SV Interrupt */ |
Kojto | 90:cb3d968589d8 | 97 | SysTick_IRQn = -1, /*!< 15 Cortex-M3 System Tick Interrupt */ |
Kojto | 90:cb3d968589d8 | 98 | |
Kojto | 90:cb3d968589d8 | 99 | /****** STM32L specific Interrupt Numbers ***********************************************************/ |
Kojto | 90:cb3d968589d8 | 100 | WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */ |
Kojto | 90:cb3d968589d8 | 101 | PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */ |
Kojto | 90:cb3d968589d8 | 102 | TAMPER_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts through the EXTI line */ |
Kojto | 90:cb3d968589d8 | 103 | RTC_WKUP_IRQn = 3, /*!< RTC Wakeup Timer through EXTI Line Interrupt */ |
Kojto | 90:cb3d968589d8 | 104 | FLASH_IRQn = 4, /*!< FLASH global Interrupt */ |
Kojto | 90:cb3d968589d8 | 105 | RCC_IRQn = 5, /*!< RCC global Interrupt */ |
Kojto | 90:cb3d968589d8 | 106 | EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */ |
Kojto | 90:cb3d968589d8 | 107 | EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */ |
Kojto | 90:cb3d968589d8 | 108 | EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */ |
Kojto | 90:cb3d968589d8 | 109 | EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */ |
Kojto | 90:cb3d968589d8 | 110 | EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */ |
Kojto | 90:cb3d968589d8 | 111 | DMA1_Channel1_IRQn = 11, /*!< DMA1 Channel 1 global Interrupt */ |
Kojto | 90:cb3d968589d8 | 112 | DMA1_Channel2_IRQn = 12, /*!< DMA1 Channel 2 global Interrupt */ |
Kojto | 90:cb3d968589d8 | 113 | DMA1_Channel3_IRQn = 13, /*!< DMA1 Channel 3 global Interrupt */ |
Kojto | 90:cb3d968589d8 | 114 | DMA1_Channel4_IRQn = 14, /*!< DMA1 Channel 4 global Interrupt */ |
Kojto | 90:cb3d968589d8 | 115 | DMA1_Channel5_IRQn = 15, /*!< DMA1 Channel 5 global Interrupt */ |
Kojto | 90:cb3d968589d8 | 116 | DMA1_Channel6_IRQn = 16, /*!< DMA1 Channel 6 global Interrupt */ |
Kojto | 90:cb3d968589d8 | 117 | DMA1_Channel7_IRQn = 17, /*!< DMA1 Channel 7 global Interrupt */ |
Kojto | 90:cb3d968589d8 | 118 | ADC1_IRQn = 18, /*!< ADC1 global Interrupt */ |
Kojto | 90:cb3d968589d8 | 119 | USB_HP_IRQn = 19, /*!< USB High Priority Interrupt */ |
Kojto | 90:cb3d968589d8 | 120 | USB_LP_IRQn = 20, /*!< USB Low Priority Interrupt */ |
Kojto | 90:cb3d968589d8 | 121 | DAC_IRQn = 21, /*!< DAC Interrupt */ |
Kojto | 90:cb3d968589d8 | 122 | COMP_IRQn = 22, /*!< Comparator through EXTI Line Interrupt */ |
Kojto | 90:cb3d968589d8 | 123 | EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */ |
Kojto | 90:cb3d968589d8 | 124 | LCD_IRQn = 24, /*!< LCD Interrupt */ |
Kojto | 90:cb3d968589d8 | 125 | TIM9_IRQn = 25, /*!< TIM9 global Interrupt */ |
Kojto | 90:cb3d968589d8 | 126 | TIM10_IRQn = 26, /*!< TIM10 global Interrupt */ |
Kojto | 90:cb3d968589d8 | 127 | TIM11_IRQn = 27, /*!< TIM11 global Interrupt */ |
Kojto | 90:cb3d968589d8 | 128 | TIM2_IRQn = 28, /*!< TIM2 global Interrupt */ |
Kojto | 90:cb3d968589d8 | 129 | TIM3_IRQn = 29, /*!< TIM3 global Interrupt */ |
Kojto | 90:cb3d968589d8 | 130 | TIM4_IRQn = 30, /*!< TIM4 global Interrupt */ |
Kojto | 90:cb3d968589d8 | 131 | I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */ |
Kojto | 90:cb3d968589d8 | 132 | I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */ |
Kojto | 90:cb3d968589d8 | 133 | I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */ |
Kojto | 90:cb3d968589d8 | 134 | I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */ |
Kojto | 90:cb3d968589d8 | 135 | SPI1_IRQn = 35, /*!< SPI1 global Interrupt */ |
Kojto | 90:cb3d968589d8 | 136 | SPI2_IRQn = 36, /*!< SPI2 global Interrupt */ |
Kojto | 90:cb3d968589d8 | 137 | USART1_IRQn = 37, /*!< USART1 global Interrupt */ |
Kojto | 90:cb3d968589d8 | 138 | USART2_IRQn = 38, /*!< USART2 global Interrupt */ |
Kojto | 90:cb3d968589d8 | 139 | USART3_IRQn = 39, /*!< USART3 global Interrupt */ |
Kojto | 90:cb3d968589d8 | 140 | EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */ |
Kojto | 90:cb3d968589d8 | 141 | RTC_Alarm_IRQn = 41, /*!< RTC Alarm through EXTI Line Interrupt */ |
Kojto | 90:cb3d968589d8 | 142 | USB_FS_WKUP_IRQn = 42, /*!< USB FS WakeUp from suspend through EXTI Line Interrupt */ |
Kojto | 90:cb3d968589d8 | 143 | TIM6_IRQn = 43, /*!< TIM6 global Interrupt */ |
Kojto | 90:cb3d968589d8 | 144 | TIM7_IRQn = 44, /*!< TIM7 global Interrupt */ |
Kojto | 90:cb3d968589d8 | 145 | TIM5_IRQn = 46, /*!< TIM5 global Interrupt */ |
Kojto | 90:cb3d968589d8 | 146 | SPI3_IRQn = 47, /*!< SPI3 global Interrupt */ |
Kojto | 90:cb3d968589d8 | 147 | UART4_IRQn = 48, /*!< UART4 global Interrupt */ |
Kojto | 90:cb3d968589d8 | 148 | UART5_IRQn = 49, /*!< UART5 global Interrupt */ |
Kojto | 90:cb3d968589d8 | 149 | DMA2_Channel1_IRQn = 50, /*!< DMA2 Channel 1 global Interrupt */ |
Kojto | 90:cb3d968589d8 | 150 | DMA2_Channel2_IRQn = 51, /*!< DMA2 Channel 2 global Interrupt */ |
Kojto | 90:cb3d968589d8 | 151 | DMA2_Channel3_IRQn = 52, /*!< DMA2 Channel 3 global Interrupt */ |
Kojto | 90:cb3d968589d8 | 152 | DMA2_Channel4_IRQn = 53, /*!< DMA2 Channel 4 global Interrupt */ |
Kojto | 90:cb3d968589d8 | 153 | DMA2_Channel5_IRQn = 54, /*!< DMA2 Channel 5 global Interrupt */ |
Kojto | 90:cb3d968589d8 | 154 | COMP_ACQ_IRQn = 56 /*!< Comparator Channel Acquisition global Interrupt */ |
Kojto | 90:cb3d968589d8 | 155 | } IRQn_Type; |
Kojto | 90:cb3d968589d8 | 156 | |
Kojto | 90:cb3d968589d8 | 157 | /** |
Kojto | 90:cb3d968589d8 | 158 | * @} |
Kojto | 90:cb3d968589d8 | 159 | */ |
Kojto | 90:cb3d968589d8 | 160 | |
Kojto | 90:cb3d968589d8 | 161 | #include "core_cm3.h" |
Kojto | 90:cb3d968589d8 | 162 | #include "system_stm32l1xx.h" |
Kojto | 90:cb3d968589d8 | 163 | #include <stdint.h> |
Kojto | 90:cb3d968589d8 | 164 | |
Kojto | 90:cb3d968589d8 | 165 | /** @addtogroup Peripheral_registers_structures |
Kojto | 90:cb3d968589d8 | 166 | * @{ |
Kojto | 90:cb3d968589d8 | 167 | */ |
Kojto | 90:cb3d968589d8 | 168 | |
Kojto | 90:cb3d968589d8 | 169 | /** |
Kojto | 90:cb3d968589d8 | 170 | * @brief Analog to Digital Converter |
Kojto | 90:cb3d968589d8 | 171 | */ |
Kojto | 90:cb3d968589d8 | 172 | |
Kojto | 90:cb3d968589d8 | 173 | typedef struct |
Kojto | 90:cb3d968589d8 | 174 | { |
Kojto | 90:cb3d968589d8 | 175 | __IO uint32_t SR; /*!< ADC status register, Address offset: 0x00 */ |
Kojto | 90:cb3d968589d8 | 176 | __IO uint32_t CR1; /*!< ADC control register 1, Address offset: 0x04 */ |
Kojto | 90:cb3d968589d8 | 177 | __IO uint32_t CR2; /*!< ADC control register 2, Address offset: 0x08 */ |
Kojto | 90:cb3d968589d8 | 178 | __IO uint32_t SMPR1; /*!< ADC sample time register 1, Address offset: 0x0C */ |
Kojto | 90:cb3d968589d8 | 179 | __IO uint32_t SMPR2; /*!< ADC sample time register 2, Address offset: 0x10 */ |
Kojto | 90:cb3d968589d8 | 180 | __IO uint32_t SMPR3; /*!< ADC sample time register 3, Address offset: 0x14 */ |
Kojto | 90:cb3d968589d8 | 181 | __IO uint32_t JOFR1; /*!< ADC injected channel data offset register 1, Address offset: 0x18 */ |
Kojto | 90:cb3d968589d8 | 182 | __IO uint32_t JOFR2; /*!< ADC injected channel data offset register 2, Address offset: 0x1C */ |
Kojto | 90:cb3d968589d8 | 183 | __IO uint32_t JOFR3; /*!< ADC injected channel data offset register 3, Address offset: 0x20 */ |
Kojto | 90:cb3d968589d8 | 184 | __IO uint32_t JOFR4; /*!< ADC injected channel data offset register 4, Address offset: 0x24 */ |
Kojto | 90:cb3d968589d8 | 185 | __IO uint32_t HTR; /*!< ADC watchdog higher threshold register, Address offset: 0x28 */ |
Kojto | 90:cb3d968589d8 | 186 | __IO uint32_t LTR; /*!< ADC watchdog lower threshold register, Address offset: 0x2C */ |
Kojto | 90:cb3d968589d8 | 187 | __IO uint32_t SQR1; /*!< ADC regular sequence register 1, Address offset: 0x30 */ |
Kojto | 90:cb3d968589d8 | 188 | __IO uint32_t SQR2; /*!< ADC regular sequence register 2, Address offset: 0x34 */ |
Kojto | 90:cb3d968589d8 | 189 | __IO uint32_t SQR3; /*!< ADC regular sequence register 3, Address offset: 0x38 */ |
Kojto | 90:cb3d968589d8 | 190 | __IO uint32_t SQR4; /*!< ADC regular sequence register 4, Address offset: 0x3C */ |
Kojto | 90:cb3d968589d8 | 191 | __IO uint32_t SQR5; /*!< ADC regular sequence register 5, Address offset: 0x40 */ |
Kojto | 90:cb3d968589d8 | 192 | __IO uint32_t JSQR; /*!< ADC injected sequence register, Address offset: 0x44 */ |
Kojto | 90:cb3d968589d8 | 193 | __IO uint32_t JDR1; /*!< ADC injected data register 1, Address offset: 0x48 */ |
Kojto | 90:cb3d968589d8 | 194 | __IO uint32_t JDR2; /*!< ADC injected data register 2, Address offset: 0x4C */ |
Kojto | 90:cb3d968589d8 | 195 | __IO uint32_t JDR3; /*!< ADC injected data register 3, Address offset: 0x50 */ |
Kojto | 90:cb3d968589d8 | 196 | __IO uint32_t JDR4; /*!< ADC injected data register 4, Address offset: 0x54 */ |
Kojto | 90:cb3d968589d8 | 197 | __IO uint32_t DR; /*!< ADC regular data register, Address offset: 0x58 */ |
Kojto | 90:cb3d968589d8 | 198 | __IO uint32_t SMPR0; /*!< ADC sample time register 0, Address offset: 0x5C */ |
Kojto | 90:cb3d968589d8 | 199 | } ADC_TypeDef; |
Kojto | 90:cb3d968589d8 | 200 | |
Kojto | 90:cb3d968589d8 | 201 | typedef struct |
Kojto | 90:cb3d968589d8 | 202 | { |
Kojto | 90:cb3d968589d8 | 203 | __IO uint32_t CSR; /*!< ADC common status register, Address offset: ADC1 base address + 0x300 */ |
Kojto | 90:cb3d968589d8 | 204 | __IO uint32_t CCR; /*!< ADC common control register, Address offset: ADC1 base address + 0x304 */ |
Kojto | 90:cb3d968589d8 | 205 | } ADC_Common_TypeDef; |
Kojto | 90:cb3d968589d8 | 206 | |
Kojto | 90:cb3d968589d8 | 207 | /** |
Kojto | 90:cb3d968589d8 | 208 | * @brief Comparator |
Kojto | 90:cb3d968589d8 | 209 | */ |
Kojto | 90:cb3d968589d8 | 210 | |
Kojto | 90:cb3d968589d8 | 211 | typedef struct |
Kojto | 90:cb3d968589d8 | 212 | { |
Kojto | 90:cb3d968589d8 | 213 | __IO uint32_t CSR; /*!< COMP comparator control and status register, Address offset: 0x00 */ |
Kojto | 90:cb3d968589d8 | 214 | } COMP_TypeDef; |
Kojto | 90:cb3d968589d8 | 215 | |
Kojto | 90:cb3d968589d8 | 216 | /** |
Kojto | 90:cb3d968589d8 | 217 | * @brief CRC calculation unit |
Kojto | 90:cb3d968589d8 | 218 | */ |
Kojto | 90:cb3d968589d8 | 219 | |
Kojto | 90:cb3d968589d8 | 220 | typedef struct |
Kojto | 90:cb3d968589d8 | 221 | { |
Kojto | 90:cb3d968589d8 | 222 | __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */ |
Kojto | 90:cb3d968589d8 | 223 | __IO uint32_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */ |
Kojto | 90:cb3d968589d8 | 224 | __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */ |
Kojto | 90:cb3d968589d8 | 225 | } CRC_TypeDef; |
Kojto | 90:cb3d968589d8 | 226 | |
Kojto | 90:cb3d968589d8 | 227 | /** |
Kojto | 90:cb3d968589d8 | 228 | * @brief Digital to Analog Converter |
Kojto | 90:cb3d968589d8 | 229 | */ |
Kojto | 90:cb3d968589d8 | 230 | |
Kojto | 90:cb3d968589d8 | 231 | typedef struct |
Kojto | 90:cb3d968589d8 | 232 | { |
Kojto | 90:cb3d968589d8 | 233 | __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */ |
Kojto | 90:cb3d968589d8 | 234 | __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */ |
Kojto | 90:cb3d968589d8 | 235 | __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */ |
Kojto | 90:cb3d968589d8 | 236 | __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */ |
Kojto | 90:cb3d968589d8 | 237 | __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */ |
Kojto | 90:cb3d968589d8 | 238 | __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */ |
Kojto | 90:cb3d968589d8 | 239 | __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */ |
Kojto | 90:cb3d968589d8 | 240 | __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */ |
Kojto | 90:cb3d968589d8 | 241 | __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */ |
Kojto | 90:cb3d968589d8 | 242 | __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */ |
Kojto | 90:cb3d968589d8 | 243 | __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */ |
Kojto | 90:cb3d968589d8 | 244 | __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */ |
Kojto | 90:cb3d968589d8 | 245 | __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */ |
Kojto | 90:cb3d968589d8 | 246 | __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */ |
Kojto | 90:cb3d968589d8 | 247 | } DAC_TypeDef; |
Kojto | 90:cb3d968589d8 | 248 | |
Kojto | 90:cb3d968589d8 | 249 | /** |
Kojto | 90:cb3d968589d8 | 250 | * @brief Debug MCU |
Kojto | 90:cb3d968589d8 | 251 | */ |
Kojto | 90:cb3d968589d8 | 252 | |
Kojto | 90:cb3d968589d8 | 253 | typedef struct |
Kojto | 90:cb3d968589d8 | 254 | { |
Kojto | 90:cb3d968589d8 | 255 | __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */ |
Kojto | 90:cb3d968589d8 | 256 | __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */ |
Kojto | 90:cb3d968589d8 | 257 | __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */ |
Kojto | 90:cb3d968589d8 | 258 | __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */ |
Kojto | 90:cb3d968589d8 | 259 | }DBGMCU_TypeDef; |
Kojto | 90:cb3d968589d8 | 260 | |
Kojto | 90:cb3d968589d8 | 261 | /** |
Kojto | 90:cb3d968589d8 | 262 | * @brief DMA Controller |
Kojto | 90:cb3d968589d8 | 263 | */ |
Kojto | 90:cb3d968589d8 | 264 | |
Kojto | 90:cb3d968589d8 | 265 | typedef struct |
Kojto | 90:cb3d968589d8 | 266 | { |
Kojto | 90:cb3d968589d8 | 267 | __IO uint32_t CCR; /*!< DMA channel x configuration register */ |
Kojto | 90:cb3d968589d8 | 268 | __IO uint32_t CNDTR; /*!< DMA channel x number of data register */ |
Kojto | 90:cb3d968589d8 | 269 | __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */ |
Kojto | 90:cb3d968589d8 | 270 | __IO uint32_t CMAR; /*!< DMA channel x memory address register */ |
Kojto | 90:cb3d968589d8 | 271 | } DMA_Channel_TypeDef; |
Kojto | 90:cb3d968589d8 | 272 | |
Kojto | 90:cb3d968589d8 | 273 | typedef struct |
Kojto | 90:cb3d968589d8 | 274 | { |
Kojto | 90:cb3d968589d8 | 275 | __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */ |
Kojto | 90:cb3d968589d8 | 276 | __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */ |
Kojto | 90:cb3d968589d8 | 277 | } DMA_TypeDef; |
Kojto | 90:cb3d968589d8 | 278 | |
Kojto | 90:cb3d968589d8 | 279 | /** |
Kojto | 90:cb3d968589d8 | 280 | * @brief External Interrupt/Event Controller |
Kojto | 90:cb3d968589d8 | 281 | */ |
Kojto | 90:cb3d968589d8 | 282 | |
Kojto | 90:cb3d968589d8 | 283 | typedef struct |
Kojto | 90:cb3d968589d8 | 284 | { |
Kojto | 90:cb3d968589d8 | 285 | __IO uint32_t IMR; /*!<EXTI Interrupt mask register, Address offset: 0x00 */ |
Kojto | 90:cb3d968589d8 | 286 | __IO uint32_t EMR; /*!<EXTI Event mask register, Address offset: 0x04 */ |
Kojto | 90:cb3d968589d8 | 287 | __IO uint32_t RTSR; /*!<EXTI Rising trigger selection register , Address offset: 0x08 */ |
Kojto | 90:cb3d968589d8 | 288 | __IO uint32_t FTSR; /*!<EXTI Falling trigger selection register, Address offset: 0x0C */ |
Kojto | 90:cb3d968589d8 | 289 | __IO uint32_t SWIER; /*!<EXTI Software interrupt event register, Address offset: 0x10 */ |
Kojto | 90:cb3d968589d8 | 290 | __IO uint32_t PR; /*!<EXTI Pending register, Address offset: 0x14 */ |
Kojto | 90:cb3d968589d8 | 291 | } EXTI_TypeDef; |
Kojto | 90:cb3d968589d8 | 292 | |
Kojto | 90:cb3d968589d8 | 293 | /** |
Kojto | 90:cb3d968589d8 | 294 | * @brief FLASH Registers |
Kojto | 90:cb3d968589d8 | 295 | */ |
Kojto | 90:cb3d968589d8 | 296 | typedef struct |
Kojto | 90:cb3d968589d8 | 297 | { |
Kojto | 90:cb3d968589d8 | 298 | __IO uint32_t ACR; /*!< Access control register, Address offset: 0x00 */ |
Kojto | 90:cb3d968589d8 | 299 | __IO uint32_t PECR; /*!< Program/erase control register, Address offset: 0x04 */ |
Kojto | 90:cb3d968589d8 | 300 | __IO uint32_t PDKEYR; /*!< Power down key register, Address offset: 0x08 */ |
Kojto | 90:cb3d968589d8 | 301 | __IO uint32_t PEKEYR; /*!< Program/erase key register, Address offset: 0x0c */ |
Kojto | 90:cb3d968589d8 | 302 | __IO uint32_t PRGKEYR; /*!< Program memory key register, Address offset: 0x10 */ |
Kojto | 90:cb3d968589d8 | 303 | __IO uint32_t OPTKEYR; /*!< Option byte key register, Address offset: 0x14 */ |
Kojto | 90:cb3d968589d8 | 304 | __IO uint32_t SR; /*!< Status register, Address offset: 0x18 */ |
Kojto | 90:cb3d968589d8 | 305 | __IO uint32_t OBR; /*!< Option byte register, Address offset: 0x1c */ |
Kojto | 90:cb3d968589d8 | 306 | __IO uint32_t WRPR1; /*!< Write protection register 1, Address offset: 0x20 */ |
Kojto | 90:cb3d968589d8 | 307 | uint32_t RESERVED[23]; /*!< Reserved, Address offset: 0x24 */ |
Kojto | 90:cb3d968589d8 | 308 | __IO uint32_t WRPR2; /*!< Write protection register 2, Address offset: 0x80 */ |
Kojto | 90:cb3d968589d8 | 309 | __IO uint32_t WRPR3; /*!< Write protection register 3, Address offset: 0x84 */ |
Kojto | 90:cb3d968589d8 | 310 | __IO uint32_t WRPR4; /*!< Write protection register 4, Address offset: 0x88 */ |
Kojto | 90:cb3d968589d8 | 311 | } FLASH_TypeDef; |
Kojto | 90:cb3d968589d8 | 312 | |
Kojto | 90:cb3d968589d8 | 313 | /** |
Kojto | 90:cb3d968589d8 | 314 | * @brief Option Bytes Registers |
Kojto | 90:cb3d968589d8 | 315 | */ |
Kojto | 90:cb3d968589d8 | 316 | typedef struct |
Kojto | 90:cb3d968589d8 | 317 | { |
Kojto | 90:cb3d968589d8 | 318 | __IO uint32_t RDP; /*!< Read protection register, Address offset: 0x00 */ |
Kojto | 90:cb3d968589d8 | 319 | __IO uint32_t USER; /*!< user register, Address offset: 0x04 */ |
Kojto | 90:cb3d968589d8 | 320 | __IO uint32_t WRP01; /*!< write protection register 0 1, Address offset: 0x08 */ |
Kojto | 90:cb3d968589d8 | 321 | __IO uint32_t WRP23; /*!< write protection register 2 3, Address offset: 0x0C */ |
Kojto | 90:cb3d968589d8 | 322 | __IO uint32_t WRP45; /*!< write protection register 4 5, Address offset: 0x10 */ |
Kojto | 90:cb3d968589d8 | 323 | __IO uint32_t WRP67; /*!< write protection register 6 7, Address offset: 0x14 */ |
Kojto | 90:cb3d968589d8 | 324 | __IO uint32_t WRP89; /*!< write protection register 8 9, Address offset: 0x18 */ |
Kojto | 90:cb3d968589d8 | 325 | __IO uint32_t WRP1011; /*!< write protection register 10 11, Address offset: 0x1C */ |
Kojto | 90:cb3d968589d8 | 326 | uint32_t RESERVED[24]; /*!< Reserved, 0x20 -> 0x7C */ |
Kojto | 90:cb3d968589d8 | 327 | __IO uint32_t WRP1213; /*!< write protection register 12 13, Address offset: 0x80 */ |
Kojto | 90:cb3d968589d8 | 328 | __IO uint32_t WRP1415; /*!< write protection register 14 15, Address offset: 0x84 */ |
Kojto | 90:cb3d968589d8 | 329 | } OB_TypeDef; |
Kojto | 90:cb3d968589d8 | 330 | |
Kojto | 90:cb3d968589d8 | 331 | /** |
Kojto | 90:cb3d968589d8 | 332 | * @brief Operational Amplifier (OPAMP) |
Kojto | 90:cb3d968589d8 | 333 | */ |
Kojto | 90:cb3d968589d8 | 334 | typedef struct |
Kojto | 90:cb3d968589d8 | 335 | { |
Kojto | 90:cb3d968589d8 | 336 | __IO uint32_t CSR; /*!< OPAMP control/status register, Address offset: 0x00 */ |
Kojto | 90:cb3d968589d8 | 337 | __IO uint32_t OTR; /*!< OPAMP offset trimming register for normal mode, Address offset: 0x04 */ |
Kojto | 90:cb3d968589d8 | 338 | __IO uint32_t LPOTR; /*!< OPAMP offset trimming register for low power mode, Address offset: 0x08 */ |
Kojto | 90:cb3d968589d8 | 339 | } OPAMP_TypeDef; |
Kojto | 90:cb3d968589d8 | 340 | |
Kojto | 90:cb3d968589d8 | 341 | /** |
Kojto | 90:cb3d968589d8 | 342 | * @brief General Purpose IO |
Kojto | 90:cb3d968589d8 | 343 | */ |
Kojto | 90:cb3d968589d8 | 344 | |
Kojto | 90:cb3d968589d8 | 345 | typedef struct |
Kojto | 90:cb3d968589d8 | 346 | { |
Kojto | 90:cb3d968589d8 | 347 | __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */ |
Kojto | 90:cb3d968589d8 | 348 | __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */ |
Kojto | 90:cb3d968589d8 | 349 | __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */ |
Kojto | 90:cb3d968589d8 | 350 | __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */ |
Kojto | 90:cb3d968589d8 | 351 | __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */ |
Kojto | 90:cb3d968589d8 | 352 | __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */ |
Kojto | 90:cb3d968589d8 | 353 | __IO uint32_t BSRR; /*!< GPIO port bit set/reset registerBSRR, Address offset: 0x18 */ |
Kojto | 90:cb3d968589d8 | 354 | __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */ |
Kojto | 90:cb3d968589d8 | 355 | __IO uint32_t AFR[2]; /*!< GPIO alternate function register, Address offset: 0x20-0x24 */ |
Kojto | 90:cb3d968589d8 | 356 | __IO uint32_t BRR; /*!< GPIO bit reset register, Address offset: 0x28 */ |
Kojto | 90:cb3d968589d8 | 357 | } GPIO_TypeDef; |
Kojto | 90:cb3d968589d8 | 358 | |
Kojto | 90:cb3d968589d8 | 359 | /** |
Kojto | 90:cb3d968589d8 | 360 | * @brief SysTem Configuration |
Kojto | 90:cb3d968589d8 | 361 | */ |
Kojto | 90:cb3d968589d8 | 362 | |
Kojto | 90:cb3d968589d8 | 363 | typedef struct |
Kojto | 90:cb3d968589d8 | 364 | { |
Kojto | 90:cb3d968589d8 | 365 | __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */ |
Kojto | 90:cb3d968589d8 | 366 | __IO uint32_t PMC; /*!< SYSCFG peripheral mode configuration register, Address offset: 0x04 */ |
Kojto | 90:cb3d968589d8 | 367 | __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */ |
Kojto | 90:cb3d968589d8 | 368 | } SYSCFG_TypeDef; |
Kojto | 90:cb3d968589d8 | 369 | |
Kojto | 90:cb3d968589d8 | 370 | /** |
Kojto | 90:cb3d968589d8 | 371 | * @brief Inter-integrated Circuit Interface |
Kojto | 90:cb3d968589d8 | 372 | */ |
Kojto | 90:cb3d968589d8 | 373 | |
Kojto | 90:cb3d968589d8 | 374 | typedef struct |
Kojto | 90:cb3d968589d8 | 375 | { |
Kojto | 90:cb3d968589d8 | 376 | __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */ |
Kojto | 90:cb3d968589d8 | 377 | __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */ |
Kojto | 90:cb3d968589d8 | 378 | __IO uint32_t OAR1; /*!< I2C Own address register 1, Address offset: 0x08 */ |
Kojto | 90:cb3d968589d8 | 379 | __IO uint32_t OAR2; /*!< I2C Own address register 2, Address offset: 0x0C */ |
Kojto | 90:cb3d968589d8 | 380 | __IO uint32_t DR; /*!< I2C Data register, Address offset: 0x10 */ |
Kojto | 90:cb3d968589d8 | 381 | __IO uint32_t SR1; /*!< I2C Status register 1, Address offset: 0x14 */ |
Kojto | 90:cb3d968589d8 | 382 | __IO uint32_t SR2; /*!< I2C Status register 2, Address offset: 0x18 */ |
Kojto | 90:cb3d968589d8 | 383 | __IO uint32_t CCR; /*!< I2C Clock control register, Address offset: 0x1C */ |
Kojto | 90:cb3d968589d8 | 384 | __IO uint32_t TRISE; /*!< I2C TRISE register, Address offset: 0x20 */ |
Kojto | 90:cb3d968589d8 | 385 | } I2C_TypeDef; |
Kojto | 90:cb3d968589d8 | 386 | |
Kojto | 90:cb3d968589d8 | 387 | /** |
Kojto | 90:cb3d968589d8 | 388 | * @brief Independent WATCHDOG |
Kojto | 90:cb3d968589d8 | 389 | */ |
Kojto | 90:cb3d968589d8 | 390 | |
Kojto | 90:cb3d968589d8 | 391 | typedef struct |
Kojto | 90:cb3d968589d8 | 392 | { |
Kojto | 90:cb3d968589d8 | 393 | __IO uint32_t KR; /*!< Key register, Address offset: 0x00 */ |
Kojto | 90:cb3d968589d8 | 394 | __IO uint32_t PR; /*!< Prescaler register, Address offset: 0x04 */ |
Kojto | 90:cb3d968589d8 | 395 | __IO uint32_t RLR; /*!< Reload register, Address offset: 0x08 */ |
Kojto | 90:cb3d968589d8 | 396 | __IO uint32_t SR; /*!< Status register, Address offset: 0x0C */ |
Kojto | 90:cb3d968589d8 | 397 | } IWDG_TypeDef; |
Kojto | 90:cb3d968589d8 | 398 | |
Kojto | 90:cb3d968589d8 | 399 | /** |
Kojto | 90:cb3d968589d8 | 400 | * @brief LCD |
Kojto | 90:cb3d968589d8 | 401 | */ |
Kojto | 90:cb3d968589d8 | 402 | |
Kojto | 90:cb3d968589d8 | 403 | typedef struct |
Kojto | 90:cb3d968589d8 | 404 | { |
Kojto | 90:cb3d968589d8 | 405 | __IO uint32_t CR; /*!< LCD control register, Address offset: 0x00 */ |
Kojto | 90:cb3d968589d8 | 406 | __IO uint32_t FCR; /*!< LCD frame control register, Address offset: 0x04 */ |
Kojto | 90:cb3d968589d8 | 407 | __IO uint32_t SR; /*!< LCD status register, Address offset: 0x08 */ |
Kojto | 90:cb3d968589d8 | 408 | __IO uint32_t CLR; /*!< LCD clear register, Address offset: 0x0C */ |
Kojto | 90:cb3d968589d8 | 409 | uint32_t RESERVED; /*!< Reserved, Address offset: 0x10 */ |
Kojto | 90:cb3d968589d8 | 410 | __IO uint32_t RAM[16]; /*!< LCD display memory, Address offset: 0x14-0x50 */ |
Kojto | 90:cb3d968589d8 | 411 | } LCD_TypeDef; |
Kojto | 90:cb3d968589d8 | 412 | |
Kojto | 90:cb3d968589d8 | 413 | /** |
Kojto | 90:cb3d968589d8 | 414 | * @brief Power Control |
Kojto | 90:cb3d968589d8 | 415 | */ |
Kojto | 90:cb3d968589d8 | 416 | |
Kojto | 90:cb3d968589d8 | 417 | typedef struct |
Kojto | 90:cb3d968589d8 | 418 | { |
Kojto | 90:cb3d968589d8 | 419 | __IO uint32_t CR; /*!< PWR power control register, Address offset: 0x00 */ |
Kojto | 90:cb3d968589d8 | 420 | __IO uint32_t CSR; /*!< PWR power control/status register, Address offset: 0x04 */ |
Kojto | 90:cb3d968589d8 | 421 | } PWR_TypeDef; |
Kojto | 90:cb3d968589d8 | 422 | |
Kojto | 90:cb3d968589d8 | 423 | /** |
Kojto | 90:cb3d968589d8 | 424 | * @brief Reset and Clock Control |
Kojto | 90:cb3d968589d8 | 425 | */ |
Kojto | 90:cb3d968589d8 | 426 | |
Kojto | 90:cb3d968589d8 | 427 | typedef struct |
Kojto | 90:cb3d968589d8 | 428 | { |
Kojto | 90:cb3d968589d8 | 429 | __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */ |
Kojto | 90:cb3d968589d8 | 430 | __IO uint32_t ICSCR; /*!< RCC Internal clock sources calibration register, Address offset: 0x04 */ |
Kojto | 90:cb3d968589d8 | 431 | __IO uint32_t CFGR; /*!< RCC Clock configuration register, Address offset: 0x08 */ |
Kojto | 90:cb3d968589d8 | 432 | __IO uint32_t CIR; /*!< RCC Clock interrupt register, Address offset: 0x0C */ |
Kojto | 90:cb3d968589d8 | 433 | __IO uint32_t AHBRSTR; /*!< RCC AHB peripheral reset register, Address offset: 0x10 */ |
Kojto | 90:cb3d968589d8 | 434 | __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x14 */ |
Kojto | 90:cb3d968589d8 | 435 | __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x18 */ |
Kojto | 90:cb3d968589d8 | 436 | __IO uint32_t AHBENR; /*!< RCC AHB peripheral clock enable register, Address offset: 0x1C */ |
Kojto | 90:cb3d968589d8 | 437 | __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clock enable register, Address offset: 0x20 */ |
Kojto | 90:cb3d968589d8 | 438 | __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral clock enable register, Address offset: 0x24 */ |
Kojto | 90:cb3d968589d8 | 439 | __IO uint32_t AHBLPENR; /*!< RCC AHB peripheral clock enable in low power mode register, Address offset: 0x28 */ |
Kojto | 90:cb3d968589d8 | 440 | __IO uint32_t APB2LPENR; /*!< RCC APB2 peripheral clock enable in low power mode register, Address offset: 0x2C */ |
Kojto | 90:cb3d968589d8 | 441 | __IO uint32_t APB1LPENR; /*!< RCC APB1 peripheral clock enable in low power mode register, Address offset: 0x30 */ |
Kojto | 90:cb3d968589d8 | 442 | __IO uint32_t CSR; /*!< RCC Control/status register, Address offset: 0x34 */ |
Kojto | 90:cb3d968589d8 | 443 | } RCC_TypeDef; |
Kojto | 90:cb3d968589d8 | 444 | |
Kojto | 90:cb3d968589d8 | 445 | /** |
Kojto | 90:cb3d968589d8 | 446 | * @brief Routing Interface |
Kojto | 90:cb3d968589d8 | 447 | */ |
Kojto | 90:cb3d968589d8 | 448 | |
Kojto | 90:cb3d968589d8 | 449 | typedef struct |
Kojto | 90:cb3d968589d8 | 450 | { |
Kojto | 90:cb3d968589d8 | 451 | __IO uint32_t ICR; /*!< RI input capture register, Address offset: 0x00 */ |
Kojto | 90:cb3d968589d8 | 452 | __IO uint32_t ASCR1; /*!< RI analog switches control register, Address offset: 0x04 */ |
Kojto | 90:cb3d968589d8 | 453 | __IO uint32_t ASCR2; /*!< RI analog switch control register 2, Address offset: 0x08 */ |
Kojto | 90:cb3d968589d8 | 454 | __IO uint32_t HYSCR1; /*!< RI hysteresis control register, Address offset: 0x0C */ |
Kojto | 90:cb3d968589d8 | 455 | __IO uint32_t HYSCR2; /*!< RI Hysteresis control register, Address offset: 0x10 */ |
Kojto | 90:cb3d968589d8 | 456 | __IO uint32_t HYSCR3; /*!< RI Hysteresis control register, Address offset: 0x14 */ |
Kojto | 90:cb3d968589d8 | 457 | __IO uint32_t HYSCR4; /*!< RI Hysteresis control register, Address offset: 0x18 */ |
Kojto | 90:cb3d968589d8 | 458 | __IO uint32_t ASMR1; /*!< RI Analog switch mode register 1, Address offset: 0x1C */ |
Kojto | 90:cb3d968589d8 | 459 | __IO uint32_t CMR1; /*!< RI Channel mask register 1, Address offset: 0x20 */ |
Kojto | 90:cb3d968589d8 | 460 | __IO uint32_t CICR1; /*!< RI Channel Iden for capture register 1, Address offset: 0x24 */ |
Kojto | 90:cb3d968589d8 | 461 | __IO uint32_t ASMR2; /*!< RI Analog switch mode register 2, Address offset: 0x28 */ |
Kojto | 90:cb3d968589d8 | 462 | __IO uint32_t CMR2; /*!< RI Channel mask register 2, Address offset: 0x2C */ |
Kojto | 90:cb3d968589d8 | 463 | __IO uint32_t CICR2; /*!< RI Channel Iden for capture register 2, Address offset: 0x30 */ |
Kojto | 90:cb3d968589d8 | 464 | __IO uint32_t ASMR3; /*!< RI Analog switch mode register 3, Address offset: 0x34 */ |
Kojto | 90:cb3d968589d8 | 465 | __IO uint32_t CMR3; /*!< RI Channel mask register 3, Address offset: 0x38 */ |
Kojto | 90:cb3d968589d8 | 466 | __IO uint32_t CICR3; /*!< RI Channel Iden for capture register 3, Address offset: 0x3C */ |
Kojto | 90:cb3d968589d8 | 467 | __IO uint32_t ASMR4; /*!< RI Analog switch mode register 4, Address offset: 0x40 */ |
Kojto | 90:cb3d968589d8 | 468 | __IO uint32_t CMR4; /*!< RI Channel mask register 4, Address offset: 0x44 */ |
Kojto | 90:cb3d968589d8 | 469 | __IO uint32_t CICR4; /*!< RI Channel Iden for capture register 4, Address offset: 0x48 */ |
Kojto | 90:cb3d968589d8 | 470 | __IO uint32_t ASMR5; /*!< RI Analog switch mode register 5, Address offset: 0x4C */ |
Kojto | 90:cb3d968589d8 | 471 | __IO uint32_t CMR5; /*!< RI Channel mask register 5, Address offset: 0x50 */ |
Kojto | 90:cb3d968589d8 | 472 | __IO uint32_t CICR5; /*!< RI Channel Iden for capture register 5, Address offset: 0x54 */ |
Kojto | 90:cb3d968589d8 | 473 | } RI_TypeDef; |
Kojto | 90:cb3d968589d8 | 474 | |
Kojto | 90:cb3d968589d8 | 475 | /** |
Kojto | 90:cb3d968589d8 | 476 | * @brief Real-Time Clock |
Kojto | 90:cb3d968589d8 | 477 | */ |
Kojto | 90:cb3d968589d8 | 478 | typedef struct |
Kojto | 90:cb3d968589d8 | 479 | { |
Kojto | 90:cb3d968589d8 | 480 | __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */ |
Kojto | 90:cb3d968589d8 | 481 | __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */ |
Kojto | 90:cb3d968589d8 | 482 | __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */ |
Kojto | 90:cb3d968589d8 | 483 | __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */ |
Kojto | 90:cb3d968589d8 | 484 | __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */ |
Kojto | 90:cb3d968589d8 | 485 | __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */ |
Kojto | 90:cb3d968589d8 | 486 | __IO uint32_t CALIBR; /*!< RTC calibration register, Address offset: 0x18 */ |
Kojto | 90:cb3d968589d8 | 487 | __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */ |
Kojto | 90:cb3d968589d8 | 488 | __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */ |
Kojto | 90:cb3d968589d8 | 489 | __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */ |
Kojto | 90:cb3d968589d8 | 490 | __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */ |
Kojto | 90:cb3d968589d8 | 491 | __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */ |
Kojto | 90:cb3d968589d8 | 492 | __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */ |
Kojto | 90:cb3d968589d8 | 493 | __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */ |
Kojto | 90:cb3d968589d8 | 494 | __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */ |
Kojto | 90:cb3d968589d8 | 495 | __IO uint32_t CALR; /*!< RRTC calibration register, Address offset: 0x3C */ |
Kojto | 90:cb3d968589d8 | 496 | __IO uint32_t TAFCR; /*!< RTC tamper and alternate function configuration register, Address offset: 0x40 */ |
Kojto | 90:cb3d968589d8 | 497 | __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */ |
Kojto | 90:cb3d968589d8 | 498 | __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x48 */ |
Kojto | 90:cb3d968589d8 | 499 | uint32_t RESERVED7; /*!< Reserved, 0x4C */ |
Kojto | 90:cb3d968589d8 | 500 | __IO uint32_t BKP0R; /*!< RTC backup register 0, Address offset: 0x50 */ |
Kojto | 90:cb3d968589d8 | 501 | __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */ |
Kojto | 90:cb3d968589d8 | 502 | __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */ |
Kojto | 90:cb3d968589d8 | 503 | __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */ |
Kojto | 90:cb3d968589d8 | 504 | __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */ |
Kojto | 90:cb3d968589d8 | 505 | __IO uint32_t BKP5R; /*!< RTC backup register 5, Address offset: 0x64 */ |
Kojto | 90:cb3d968589d8 | 506 | __IO uint32_t BKP6R; /*!< RTC backup register 6, Address offset: 0x68 */ |
Kojto | 90:cb3d968589d8 | 507 | __IO uint32_t BKP7R; /*!< RTC backup register 7, Address offset: 0x6C */ |
Kojto | 90:cb3d968589d8 | 508 | __IO uint32_t BKP8R; /*!< RTC backup register 8, Address offset: 0x70 */ |
Kojto | 90:cb3d968589d8 | 509 | __IO uint32_t BKP9R; /*!< RTC backup register 9, Address offset: 0x74 */ |
Kojto | 90:cb3d968589d8 | 510 | __IO uint32_t BKP10R; /*!< RTC backup register 10, Address offset: 0x78 */ |
Kojto | 90:cb3d968589d8 | 511 | __IO uint32_t BKP11R; /*!< RTC backup register 11, Address offset: 0x7C */ |
Kojto | 90:cb3d968589d8 | 512 | __IO uint32_t BKP12R; /*!< RTC backup register 12, Address offset: 0x80 */ |
Kojto | 90:cb3d968589d8 | 513 | __IO uint32_t BKP13R; /*!< RTC backup register 13, Address offset: 0x84 */ |
Kojto | 90:cb3d968589d8 | 514 | __IO uint32_t BKP14R; /*!< RTC backup register 14, Address offset: 0x88 */ |
Kojto | 90:cb3d968589d8 | 515 | __IO uint32_t BKP15R; /*!< RTC backup register 15, Address offset: 0x8C */ |
Kojto | 90:cb3d968589d8 | 516 | __IO uint32_t BKP16R; /*!< RTC backup register 16, Address offset: 0x90 */ |
Kojto | 90:cb3d968589d8 | 517 | __IO uint32_t BKP17R; /*!< RTC backup register 17, Address offset: 0x94 */ |
Kojto | 90:cb3d968589d8 | 518 | __IO uint32_t BKP18R; /*!< RTC backup register 18, Address offset: 0x98 */ |
Kojto | 90:cb3d968589d8 | 519 | __IO uint32_t BKP19R; /*!< RTC backup register 19, Address offset: 0x9C */ |
Kojto | 90:cb3d968589d8 | 520 | __IO uint32_t BKP20R; /*!< RTC backup register 20, Address offset: 0xA0 */ |
Kojto | 90:cb3d968589d8 | 521 | __IO uint32_t BKP21R; /*!< RTC backup register 21, Address offset: 0xA4 */ |
Kojto | 90:cb3d968589d8 | 522 | __IO uint32_t BKP22R; /*!< RTC backup register 22, Address offset: 0xA8 */ |
Kojto | 90:cb3d968589d8 | 523 | __IO uint32_t BKP23R; /*!< RTC backup register 23, Address offset: 0xAC */ |
Kojto | 90:cb3d968589d8 | 524 | __IO uint32_t BKP24R; /*!< RTC backup register 24, Address offset: 0xB0 */ |
Kojto | 90:cb3d968589d8 | 525 | __IO uint32_t BKP25R; /*!< RTC backup register 25, Address offset: 0xB4 */ |
Kojto | 90:cb3d968589d8 | 526 | __IO uint32_t BKP26R; /*!< RTC backup register 26, Address offset: 0xB8 */ |
Kojto | 90:cb3d968589d8 | 527 | __IO uint32_t BKP27R; /*!< RTC backup register 27, Address offset: 0xBC */ |
Kojto | 90:cb3d968589d8 | 528 | __IO uint32_t BKP28R; /*!< RTC backup register 28, Address offset: 0xC0 */ |
Kojto | 90:cb3d968589d8 | 529 | __IO uint32_t BKP29R; /*!< RTC backup register 29, Address offset: 0xC4 */ |
Kojto | 90:cb3d968589d8 | 530 | __IO uint32_t BKP30R; /*!< RTC backup register 30, Address offset: 0xC8 */ |
Kojto | 90:cb3d968589d8 | 531 | __IO uint32_t BKP31R; /*!< RTC backup register 31, Address offset: 0xCC */ |
Kojto | 90:cb3d968589d8 | 532 | } RTC_TypeDef; |
Kojto | 90:cb3d968589d8 | 533 | |
Kojto | 90:cb3d968589d8 | 534 | /** |
Kojto | 90:cb3d968589d8 | 535 | * @brief Serial Peripheral Interface |
Kojto | 90:cb3d968589d8 | 536 | */ |
Kojto | 90:cb3d968589d8 | 537 | |
Kojto | 90:cb3d968589d8 | 538 | typedef struct |
Kojto | 90:cb3d968589d8 | 539 | { |
Kojto | 90:cb3d968589d8 | 540 | __IO uint32_t CR1; /*!< SPI Control register 1 (not used in I2S mode), Address offset: 0x00 */ |
Kojto | 90:cb3d968589d8 | 541 | __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */ |
Kojto | 90:cb3d968589d8 | 542 | __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */ |
Kojto | 90:cb3d968589d8 | 543 | __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */ |
Kojto | 90:cb3d968589d8 | 544 | __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */ |
Kojto | 90:cb3d968589d8 | 545 | __IO uint32_t RXCRCR; /*!< SPI Rx CRC register (not used in I2S mode), Address offset: 0x14 */ |
Kojto | 90:cb3d968589d8 | 546 | __IO uint32_t TXCRCR; /*!< SPI Tx CRC register (not used in I2S mode), Address offset: 0x18 */ |
Kojto | 90:cb3d968589d8 | 547 | __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */ |
Kojto | 90:cb3d968589d8 | 548 | __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */ |
Kojto | 90:cb3d968589d8 | 549 | } SPI_TypeDef; |
Kojto | 90:cb3d968589d8 | 550 | |
Kojto | 90:cb3d968589d8 | 551 | /** |
Kojto | 90:cb3d968589d8 | 552 | * @brief TIM |
Kojto | 90:cb3d968589d8 | 553 | */ |
Kojto | 90:cb3d968589d8 | 554 | typedef struct |
Kojto | 90:cb3d968589d8 | 555 | { |
Kojto | 90:cb3d968589d8 | 556 | __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */ |
Kojto | 90:cb3d968589d8 | 557 | __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */ |
Kojto | 90:cb3d968589d8 | 558 | __IO uint32_t SMCR; /*!< TIM slave Mode Control register, Address offset: 0x08 */ |
Kojto | 90:cb3d968589d8 | 559 | __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */ |
Kojto | 90:cb3d968589d8 | 560 | __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */ |
Kojto | 90:cb3d968589d8 | 561 | __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */ |
Kojto | 90:cb3d968589d8 | 562 | __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */ |
Kojto | 90:cb3d968589d8 | 563 | __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */ |
Kojto | 90:cb3d968589d8 | 564 | __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */ |
Kojto | 90:cb3d968589d8 | 565 | __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */ |
Kojto | 90:cb3d968589d8 | 566 | __IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */ |
Kojto | 90:cb3d968589d8 | 567 | __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */ |
Kojto | 90:cb3d968589d8 | 568 | uint32_t RESERVED12; /*!< Reserved, 0x30 */ |
Kojto | 90:cb3d968589d8 | 569 | __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */ |
Kojto | 90:cb3d968589d8 | 570 | __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */ |
Kojto | 90:cb3d968589d8 | 571 | __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */ |
Kojto | 90:cb3d968589d8 | 572 | __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */ |
Kojto | 90:cb3d968589d8 | 573 | uint32_t RESERVED17; /*!< Reserved, 0x44 */ |
Kojto | 90:cb3d968589d8 | 574 | __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ |
Kojto | 90:cb3d968589d8 | 575 | __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */ |
Kojto | 90:cb3d968589d8 | 576 | __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */ |
Kojto | 90:cb3d968589d8 | 577 | } TIM_TypeDef; |
Kojto | 90:cb3d968589d8 | 578 | /** |
Kojto | 90:cb3d968589d8 | 579 | * @brief Universal Synchronous Asynchronous Receiver Transmitter |
Kojto | 90:cb3d968589d8 | 580 | */ |
Kojto | 90:cb3d968589d8 | 581 | |
Kojto | 90:cb3d968589d8 | 582 | typedef struct |
Kojto | 90:cb3d968589d8 | 583 | { |
Kojto | 90:cb3d968589d8 | 584 | __IO uint32_t SR; /*!< USART Status register, Address offset: 0x00 */ |
Kojto | 90:cb3d968589d8 | 585 | __IO uint32_t DR; /*!< USART Data register, Address offset: 0x04 */ |
Kojto | 90:cb3d968589d8 | 586 | __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x08 */ |
Kojto | 90:cb3d968589d8 | 587 | __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x0C */ |
Kojto | 90:cb3d968589d8 | 588 | __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x10 */ |
Kojto | 90:cb3d968589d8 | 589 | __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x14 */ |
Kojto | 90:cb3d968589d8 | 590 | __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x18 */ |
Kojto | 90:cb3d968589d8 | 591 | } USART_TypeDef; |
Kojto | 90:cb3d968589d8 | 592 | |
Kojto | 90:cb3d968589d8 | 593 | /** |
Kojto | 90:cb3d968589d8 | 594 | * @brief Universal Serial Bus Full Speed Device |
Kojto | 90:cb3d968589d8 | 595 | */ |
Kojto | 90:cb3d968589d8 | 596 | |
Kojto | 90:cb3d968589d8 | 597 | typedef struct |
Kojto | 90:cb3d968589d8 | 598 | { |
Kojto | 90:cb3d968589d8 | 599 | __IO uint16_t EP0R; /*!< USB Endpoint 0 register, Address offset: 0x00 */ |
Kojto | 90:cb3d968589d8 | 600 | __IO uint16_t RESERVED0; /*!< Reserved */ |
Kojto | 90:cb3d968589d8 | 601 | __IO uint16_t EP1R; /*!< USB Endpoint 1 register, Address offset: 0x04 */ |
Kojto | 90:cb3d968589d8 | 602 | __IO uint16_t RESERVED1; /*!< Reserved */ |
Kojto | 90:cb3d968589d8 | 603 | __IO uint16_t EP2R; /*!< USB Endpoint 2 register, Address offset: 0x08 */ |
Kojto | 90:cb3d968589d8 | 604 | __IO uint16_t RESERVED2; /*!< Reserved */ |
Kojto | 90:cb3d968589d8 | 605 | __IO uint16_t EP3R; /*!< USB Endpoint 3 register, Address offset: 0x0C */ |
Kojto | 90:cb3d968589d8 | 606 | __IO uint16_t RESERVED3; /*!< Reserved */ |
Kojto | 90:cb3d968589d8 | 607 | __IO uint16_t EP4R; /*!< USB Endpoint 4 register, Address offset: 0x10 */ |
Kojto | 90:cb3d968589d8 | 608 | __IO uint16_t RESERVED4; /*!< Reserved */ |
Kojto | 90:cb3d968589d8 | 609 | __IO uint16_t EP5R; /*!< USB Endpoint 5 register, Address offset: 0x14 */ |
Kojto | 90:cb3d968589d8 | 610 | __IO uint16_t RESERVED5; /*!< Reserved */ |
Kojto | 90:cb3d968589d8 | 611 | __IO uint16_t EP6R; /*!< USB Endpoint 6 register, Address offset: 0x18 */ |
Kojto | 90:cb3d968589d8 | 612 | __IO uint16_t RESERVED6; /*!< Reserved */ |
Kojto | 90:cb3d968589d8 | 613 | __IO uint16_t EP7R; /*!< USB Endpoint 7 register, Address offset: 0x1C */ |
Kojto | 90:cb3d968589d8 | 614 | __IO uint16_t RESERVED7[17]; /*!< Reserved */ |
Kojto | 90:cb3d968589d8 | 615 | __IO uint16_t CNTR; /*!< Control register, Address offset: 0x40 */ |
Kojto | 90:cb3d968589d8 | 616 | __IO uint16_t RESERVED8; /*!< Reserved */ |
Kojto | 90:cb3d968589d8 | 617 | __IO uint16_t ISTR; /*!< Interrupt status register, Address offset: 0x44 */ |
Kojto | 90:cb3d968589d8 | 618 | __IO uint16_t RESERVED9; /*!< Reserved */ |
Kojto | 90:cb3d968589d8 | 619 | __IO uint16_t FNR; /*!< Frame number register, Address offset: 0x48 */ |
Kojto | 90:cb3d968589d8 | 620 | __IO uint16_t RESERVEDA; /*!< Reserved */ |
Kojto | 90:cb3d968589d8 | 621 | __IO uint16_t DADDR; /*!< Device address register, Address offset: 0x4C */ |
Kojto | 90:cb3d968589d8 | 622 | __IO uint16_t RESERVEDB; /*!< Reserved */ |
Kojto | 90:cb3d968589d8 | 623 | __IO uint16_t BTABLE; /*!< Buffer Table address register, Address offset: 0x50 */ |
Kojto | 90:cb3d968589d8 | 624 | __IO uint16_t RESERVEDC; /*!< Reserved */ |
Kojto | 90:cb3d968589d8 | 625 | } USB_TypeDef; |
Kojto | 90:cb3d968589d8 | 626 | |
Kojto | 90:cb3d968589d8 | 627 | /** |
Kojto | 90:cb3d968589d8 | 628 | * @brief Window WATCHDOG |
Kojto | 90:cb3d968589d8 | 629 | */ |
Kojto | 90:cb3d968589d8 | 630 | typedef struct |
Kojto | 90:cb3d968589d8 | 631 | { |
Kojto | 90:cb3d968589d8 | 632 | __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */ |
Kojto | 90:cb3d968589d8 | 633 | __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */ |
Kojto | 90:cb3d968589d8 | 634 | __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */ |
Kojto | 90:cb3d968589d8 | 635 | } WWDG_TypeDef; |
Kojto | 90:cb3d968589d8 | 636 | |
Kojto | 90:cb3d968589d8 | 637 | /** |
Kojto | 90:cb3d968589d8 | 638 | * @brief Universal Serial Bus Full Speed Device |
Kojto | 90:cb3d968589d8 | 639 | */ |
Kojto | 90:cb3d968589d8 | 640 | /** |
Kojto | 90:cb3d968589d8 | 641 | * @} |
Kojto | 90:cb3d968589d8 | 642 | */ |
Kojto | 90:cb3d968589d8 | 643 | |
Kojto | 90:cb3d968589d8 | 644 | /** @addtogroup Peripheral_memory_map |
Kojto | 90:cb3d968589d8 | 645 | * @{ |
Kojto | 90:cb3d968589d8 | 646 | */ |
Kojto | 90:cb3d968589d8 | 647 | |
Kojto | 90:cb3d968589d8 | 648 | #define FLASH_BASE ((uint32_t)0x08000000) /*!< FLASH base address in the alias region */ |
Kojto | 90:cb3d968589d8 | 649 | #define FLASH_EEPROM_BASE ((uint32_t)(FLASH_BASE + 0x80000)) /*!< FLASH EEPROM base address in the alias region */ |
Kojto | 90:cb3d968589d8 | 650 | #define SRAM_BASE ((uint32_t)0x20000000) /*!< SRAM base address in the alias region */ |
Kojto | 90:cb3d968589d8 | 651 | #define PERIPH_BASE ((uint32_t)0x40000000) /*!< Peripheral base address in the alias region */ |
Kojto | 90:cb3d968589d8 | 652 | #define SRAM_BB_BASE ((uint32_t)0x22000000) /*!< SRAM base address in the bit-band region */ |
Kojto | 90:cb3d968589d8 | 653 | #define PERIPH_BB_BASE ((uint32_t)0x42000000) /*!< Peripheral base address in the bit-band region */ |
Kojto | 90:cb3d968589d8 | 654 | #define FLASH_BANK2_BASE ((uint32_t)0x08040000) /*!< FLASH BANK2 base address in the alias region */ |
Kojto | 90:cb3d968589d8 | 655 | #define FLASH_BANK1_END ((uint32_t)0x0803FFFF) /*!< Program end FLASH BANK1 address */ |
Kojto | 90:cb3d968589d8 | 656 | #define FLASH_BANK2_END ((uint32_t)0x0807FFFF) /*!< Program end FLASH BANK2 address */ |
Kojto | 90:cb3d968589d8 | 657 | #define FLASH_EEPROM_END ((uint32_t)0x08083FFF) /*!< FLASH EEPROM end address (16KB) */ |
Kojto | 90:cb3d968589d8 | 658 | |
Kojto | 90:cb3d968589d8 | 659 | /*!< Peripheral memory map */ |
Kojto | 90:cb3d968589d8 | 660 | #define APB1PERIPH_BASE PERIPH_BASE |
Kojto | 90:cb3d968589d8 | 661 | #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000) |
Kojto | 90:cb3d968589d8 | 662 | #define AHBPERIPH_BASE (PERIPH_BASE + 0x00020000) |
Kojto | 90:cb3d968589d8 | 663 | |
Kojto | 90:cb3d968589d8 | 664 | /*!< APB1 peripherals */ |
Kojto | 90:cb3d968589d8 | 665 | #define TIM2_BASE (APB1PERIPH_BASE + 0x00000000) |
Kojto | 90:cb3d968589d8 | 666 | #define TIM3_BASE (APB1PERIPH_BASE + 0x00000400) |
Kojto | 90:cb3d968589d8 | 667 | #define TIM4_BASE (APB1PERIPH_BASE + 0x00000800) |
Kojto | 90:cb3d968589d8 | 668 | #define TIM5_BASE (APB1PERIPH_BASE + 0x00000C00) |
Kojto | 90:cb3d968589d8 | 669 | #define TIM6_BASE (APB1PERIPH_BASE + 0x00001000) |
Kojto | 90:cb3d968589d8 | 670 | #define TIM7_BASE (APB1PERIPH_BASE + 0x00001400) |
Kojto | 90:cb3d968589d8 | 671 | #define LCD_BASE (APB1PERIPH_BASE + 0x00002400) |
Kojto | 90:cb3d968589d8 | 672 | #define RTC_BASE (APB1PERIPH_BASE + 0x00002800) |
Kojto | 90:cb3d968589d8 | 673 | #define WWDG_BASE (APB1PERIPH_BASE + 0x00002C00) |
Kojto | 90:cb3d968589d8 | 674 | #define IWDG_BASE (APB1PERIPH_BASE + 0x00003000) |
Kojto | 90:cb3d968589d8 | 675 | #define SPI2_BASE (APB1PERIPH_BASE + 0x00003800) |
Kojto | 90:cb3d968589d8 | 676 | #define SPI3_BASE (APB1PERIPH_BASE + 0x00003C00) |
Kojto | 90:cb3d968589d8 | 677 | #define USART2_BASE (APB1PERIPH_BASE + 0x00004400) |
Kojto | 90:cb3d968589d8 | 678 | #define USART3_BASE (APB1PERIPH_BASE + 0x00004800) |
Kojto | 90:cb3d968589d8 | 679 | #define UART4_BASE (APB1PERIPH_BASE + 0x00004C00) |
Kojto | 90:cb3d968589d8 | 680 | #define UART5_BASE (APB1PERIPH_BASE + 0x00005000) |
Kojto | 90:cb3d968589d8 | 681 | #define I2C1_BASE (APB1PERIPH_BASE + 0x00005400) |
Kojto | 90:cb3d968589d8 | 682 | #define I2C2_BASE (APB1PERIPH_BASE + 0x00005800) |
Kojto | 90:cb3d968589d8 | 683 | |
Kojto | 90:cb3d968589d8 | 684 | /* USB device FS */ |
Kojto | 90:cb3d968589d8 | 685 | #define USB_BASE (APB1PERIPH_BASE + 0x00005C00) /*!< USB_IP Peripheral Registers base address */ |
Kojto | 90:cb3d968589d8 | 686 | #define USB_PMAADDR (APB1PERIPH_BASE + 0x00006000) /*!< USB_IP Packet Memory Area base address */ |
Kojto | 90:cb3d968589d8 | 687 | |
Kojto | 90:cb3d968589d8 | 688 | /* USB device FS SRAM */ |
Kojto | 90:cb3d968589d8 | 689 | #define PWR_BASE (APB1PERIPH_BASE + 0x00007000) |
Kojto | 90:cb3d968589d8 | 690 | #define DAC_BASE (APB1PERIPH_BASE + 0x00007400) |
Kojto | 90:cb3d968589d8 | 691 | #define COMP_BASE (APB1PERIPH_BASE + 0x00007C00) |
Kojto | 90:cb3d968589d8 | 692 | #define RI_BASE (APB1PERIPH_BASE + 0x00007C04) |
Kojto | 90:cb3d968589d8 | 693 | #define OPAMP_BASE (APB1PERIPH_BASE + 0x00007C5C) |
Kojto | 90:cb3d968589d8 | 694 | |
Kojto | 90:cb3d968589d8 | 695 | /*!< APB2 peripherals */ |
Kojto | 90:cb3d968589d8 | 696 | #define SYSCFG_BASE (APB2PERIPH_BASE + 0x00000000) |
Kojto | 90:cb3d968589d8 | 697 | #define EXTI_BASE (APB2PERIPH_BASE + 0x00000400) |
Kojto | 90:cb3d968589d8 | 698 | #define TIM9_BASE (APB2PERIPH_BASE + 0x00000800) |
Kojto | 90:cb3d968589d8 | 699 | #define TIM10_BASE (APB2PERIPH_BASE + 0x00000C00) |
Kojto | 90:cb3d968589d8 | 700 | #define TIM11_BASE (APB2PERIPH_BASE + 0x00001000) |
Kojto | 90:cb3d968589d8 | 701 | #define ADC1_BASE (APB2PERIPH_BASE + 0x00002400) |
Kojto | 90:cb3d968589d8 | 702 | #define ADC_BASE (APB2PERIPH_BASE + 0x00002700) |
Kojto | 90:cb3d968589d8 | 703 | #define SPI1_BASE (APB2PERIPH_BASE + 0x00003000) |
Kojto | 90:cb3d968589d8 | 704 | #define USART1_BASE (APB2PERIPH_BASE + 0x00003800) |
Kojto | 90:cb3d968589d8 | 705 | |
Kojto | 90:cb3d968589d8 | 706 | /*!< AHB peripherals */ |
Kojto | 90:cb3d968589d8 | 707 | #define GPIOA_BASE (AHBPERIPH_BASE + 0x00000000) |
Kojto | 90:cb3d968589d8 | 708 | #define GPIOB_BASE (AHBPERIPH_BASE + 0x00000400) |
Kojto | 90:cb3d968589d8 | 709 | #define GPIOC_BASE (AHBPERIPH_BASE + 0x00000800) |
Kojto | 90:cb3d968589d8 | 710 | #define GPIOD_BASE (AHBPERIPH_BASE + 0x00000C00) |
Kojto | 90:cb3d968589d8 | 711 | #define GPIOE_BASE (AHBPERIPH_BASE + 0x00001000) |
Kojto | 90:cb3d968589d8 | 712 | #define GPIOH_BASE (AHBPERIPH_BASE + 0x00001400) |
Kojto | 90:cb3d968589d8 | 713 | #define GPIOF_BASE (AHBPERIPH_BASE + 0x00001800) |
Kojto | 90:cb3d968589d8 | 714 | #define GPIOG_BASE (AHBPERIPH_BASE + 0x00001C00) |
Kojto | 90:cb3d968589d8 | 715 | #define CRC_BASE (AHBPERIPH_BASE + 0x00003000) |
Kojto | 90:cb3d968589d8 | 716 | #define RCC_BASE (AHBPERIPH_BASE + 0x00003800) |
Kojto | 90:cb3d968589d8 | 717 | #define FLASH_R_BASE (AHBPERIPH_BASE + 0x00003C00) /*!< FLASH registers base address */ |
Kojto | 90:cb3d968589d8 | 718 | #define OB_BASE ((uint32_t)0x1FF80000) /*!< FLASH Option Bytes base address */ |
Kojto | 90:cb3d968589d8 | 719 | #define DMA1_BASE (AHBPERIPH_BASE + 0x00006000) |
Kojto | 90:cb3d968589d8 | 720 | #define DMA1_Channel1_BASE (DMA1_BASE + 0x00000008) |
Kojto | 90:cb3d968589d8 | 721 | #define DMA1_Channel2_BASE (DMA1_BASE + 0x0000001C) |
Kojto | 90:cb3d968589d8 | 722 | #define DMA1_Channel3_BASE (DMA1_BASE + 0x00000030) |
Kojto | 90:cb3d968589d8 | 723 | #define DMA1_Channel4_BASE (DMA1_BASE + 0x00000044) |
Kojto | 90:cb3d968589d8 | 724 | #define DMA1_Channel5_BASE (DMA1_BASE + 0x00000058) |
Kojto | 90:cb3d968589d8 | 725 | #define DMA1_Channel6_BASE (DMA1_BASE + 0x0000006C) |
Kojto | 90:cb3d968589d8 | 726 | #define DMA1_Channel7_BASE (DMA1_BASE + 0x00000080) |
Kojto | 90:cb3d968589d8 | 727 | #define DMA2_BASE (AHBPERIPH_BASE + 0x00006400) |
Kojto | 90:cb3d968589d8 | 728 | #define DMA2_Channel1_BASE (DMA2_BASE + 0x00000008) |
Kojto | 90:cb3d968589d8 | 729 | #define DMA2_Channel2_BASE (DMA2_BASE + 0x0000001C) |
Kojto | 90:cb3d968589d8 | 730 | #define DMA2_Channel3_BASE (DMA2_BASE + 0x00000030) |
Kojto | 90:cb3d968589d8 | 731 | #define DMA2_Channel4_BASE (DMA2_BASE + 0x00000044) |
Kojto | 90:cb3d968589d8 | 732 | #define DMA2_Channel5_BASE (DMA2_BASE + 0x00000058) |
Kojto | 90:cb3d968589d8 | 733 | #define DBGMCU_BASE ((uint32_t)0xE0042000) /*!< Debug MCU registers base address */ |
Kojto | 90:cb3d968589d8 | 734 | |
Kojto | 90:cb3d968589d8 | 735 | /** |
Kojto | 90:cb3d968589d8 | 736 | * @} |
Kojto | 90:cb3d968589d8 | 737 | */ |
Kojto | 90:cb3d968589d8 | 738 | |
Kojto | 90:cb3d968589d8 | 739 | /** @addtogroup Peripheral_declaration |
Kojto | 90:cb3d968589d8 | 740 | * @{ |
Kojto | 90:cb3d968589d8 | 741 | */ |
Kojto | 90:cb3d968589d8 | 742 | |
Kojto | 90:cb3d968589d8 | 743 | #define TIM2 ((TIM_TypeDef *) TIM2_BASE) |
Kojto | 90:cb3d968589d8 | 744 | #define TIM3 ((TIM_TypeDef *) TIM3_BASE) |
Kojto | 90:cb3d968589d8 | 745 | #define TIM4 ((TIM_TypeDef *) TIM4_BASE) |
Kojto | 90:cb3d968589d8 | 746 | #define TIM5 ((TIM_TypeDef *) TIM5_BASE) |
Kojto | 90:cb3d968589d8 | 747 | #define TIM6 ((TIM_TypeDef *) TIM6_BASE) |
Kojto | 90:cb3d968589d8 | 748 | #define TIM7 ((TIM_TypeDef *) TIM7_BASE) |
Kojto | 90:cb3d968589d8 | 749 | #define LCD ((LCD_TypeDef *) LCD_BASE) |
Kojto | 90:cb3d968589d8 | 750 | #define RTC ((RTC_TypeDef *) RTC_BASE) |
Kojto | 90:cb3d968589d8 | 751 | #define WWDG ((WWDG_TypeDef *) WWDG_BASE) |
Kojto | 90:cb3d968589d8 | 752 | #define IWDG ((IWDG_TypeDef *) IWDG_BASE) |
Kojto | 90:cb3d968589d8 | 753 | #define SPI2 ((SPI_TypeDef *) SPI2_BASE) |
Kojto | 90:cb3d968589d8 | 754 | #define SPI3 ((SPI_TypeDef *) SPI3_BASE) |
Kojto | 90:cb3d968589d8 | 755 | #define USART2 ((USART_TypeDef *) USART2_BASE) |
Kojto | 90:cb3d968589d8 | 756 | #define USART3 ((USART_TypeDef *) USART3_BASE) |
Kojto | 90:cb3d968589d8 | 757 | #define UART4 ((USART_TypeDef *) UART4_BASE) |
Kojto | 90:cb3d968589d8 | 758 | #define UART5 ((USART_TypeDef *) UART5_BASE) |
Kojto | 90:cb3d968589d8 | 759 | #define I2C1 ((I2C_TypeDef *) I2C1_BASE) |
Kojto | 90:cb3d968589d8 | 760 | #define I2C2 ((I2C_TypeDef *) I2C2_BASE) |
Kojto | 90:cb3d968589d8 | 761 | /* USB device FS */ |
Kojto | 90:cb3d968589d8 | 762 | #define USB ((USB_TypeDef *) USB_BASE) |
Kojto | 90:cb3d968589d8 | 763 | /* USB device FS SRAM */ |
Kojto | 90:cb3d968589d8 | 764 | #define PWR ((PWR_TypeDef *) PWR_BASE) |
Kojto | 90:cb3d968589d8 | 765 | #define DAC ((DAC_TypeDef *) DAC_BASE) |
Kojto | 90:cb3d968589d8 | 766 | #define COMP ((COMP_TypeDef *) COMP_BASE) |
Kojto | 90:cb3d968589d8 | 767 | #define COMP1 ((COMP_TypeDef *) COMP_BASE) |
Kojto | 90:cb3d968589d8 | 768 | #define COMP2 ((COMP_TypeDef *) (COMP_BASE + 0x00000001)) |
Kojto | 90:cb3d968589d8 | 769 | #define RI ((RI_TypeDef *) RI_BASE) |
Kojto | 90:cb3d968589d8 | 770 | #define OPAMP ((OPAMP_TypeDef *) OPAMP_BASE) |
Kojto | 90:cb3d968589d8 | 771 | #define OPAMP1 ((OPAMP_TypeDef *) OPAMP_BASE) |
Kojto | 90:cb3d968589d8 | 772 | #define OPAMP2 ((OPAMP_TypeDef *) (OPAMP_BASE + 0x00000001)) |
Kojto | 90:cb3d968589d8 | 773 | #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE) |
Kojto | 90:cb3d968589d8 | 774 | #define EXTI ((EXTI_TypeDef *) EXTI_BASE) |
Kojto | 90:cb3d968589d8 | 775 | #define TIM9 ((TIM_TypeDef *) TIM9_BASE) |
Kojto | 90:cb3d968589d8 | 776 | #define TIM10 ((TIM_TypeDef *) TIM10_BASE) |
Kojto | 90:cb3d968589d8 | 777 | #define TIM11 ((TIM_TypeDef *) TIM11_BASE) |
Kojto | 90:cb3d968589d8 | 778 | #define ADC1 ((ADC_TypeDef *) ADC1_BASE) |
Kojto | 90:cb3d968589d8 | 779 | #define ADC ((ADC_Common_TypeDef *) ADC_BASE) |
Kojto | 90:cb3d968589d8 | 780 | #define SPI1 ((SPI_TypeDef *) SPI1_BASE) |
Kojto | 90:cb3d968589d8 | 781 | #define USART1 ((USART_TypeDef *) USART1_BASE) |
Kojto | 90:cb3d968589d8 | 782 | #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE) |
Kojto | 90:cb3d968589d8 | 783 | #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE) |
Kojto | 90:cb3d968589d8 | 784 | #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE) |
Kojto | 90:cb3d968589d8 | 785 | #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE) |
Kojto | 90:cb3d968589d8 | 786 | #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE) |
Kojto | 90:cb3d968589d8 | 787 | #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE) |
Kojto | 90:cb3d968589d8 | 788 | #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE) |
Kojto | 90:cb3d968589d8 | 789 | #define GPIOG ((GPIO_TypeDef *) GPIOG_BASE) |
Kojto | 90:cb3d968589d8 | 790 | #define CRC ((CRC_TypeDef *) CRC_BASE) |
Kojto | 90:cb3d968589d8 | 791 | #define RCC ((RCC_TypeDef *) RCC_BASE) |
Kojto | 90:cb3d968589d8 | 792 | #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE) |
Kojto | 90:cb3d968589d8 | 793 | #define OB ((OB_TypeDef *) OB_BASE) |
Kojto | 90:cb3d968589d8 | 794 | #define DMA1 ((DMA_TypeDef *) DMA1_BASE) |
Kojto | 90:cb3d968589d8 | 795 | #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE) |
Kojto | 90:cb3d968589d8 | 796 | #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE) |
Kojto | 90:cb3d968589d8 | 797 | #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE) |
Kojto | 90:cb3d968589d8 | 798 | #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE) |
Kojto | 90:cb3d968589d8 | 799 | #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE) |
Kojto | 90:cb3d968589d8 | 800 | #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE) |
Kojto | 90:cb3d968589d8 | 801 | #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE) |
Kojto | 90:cb3d968589d8 | 802 | #define DMA2 ((DMA_TypeDef *) DMA2_BASE) |
Kojto | 90:cb3d968589d8 | 803 | #define DMA2_Channel1 ((DMA_Channel_TypeDef *) DMA2_Channel1_BASE) |
Kojto | 90:cb3d968589d8 | 804 | #define DMA2_Channel2 ((DMA_Channel_TypeDef *) DMA2_Channel2_BASE) |
Kojto | 90:cb3d968589d8 | 805 | #define DMA2_Channel3 ((DMA_Channel_TypeDef *) DMA2_Channel3_BASE) |
Kojto | 90:cb3d968589d8 | 806 | #define DMA2_Channel4 ((DMA_Channel_TypeDef *) DMA2_Channel4_BASE) |
Kojto | 90:cb3d968589d8 | 807 | #define DMA2_Channel5 ((DMA_Channel_TypeDef *) DMA2_Channel5_BASE) |
Kojto | 90:cb3d968589d8 | 808 | #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE) |
Kojto | 90:cb3d968589d8 | 809 | |
Kojto | 90:cb3d968589d8 | 810 | /** |
Kojto | 90:cb3d968589d8 | 811 | * @} |
Kojto | 90:cb3d968589d8 | 812 | */ |
Kojto | 90:cb3d968589d8 | 813 | |
Kojto | 90:cb3d968589d8 | 814 | /** @addtogroup Exported_constants |
Kojto | 90:cb3d968589d8 | 815 | * @{ |
Kojto | 90:cb3d968589d8 | 816 | */ |
Kojto | 90:cb3d968589d8 | 817 | |
Kojto | 90:cb3d968589d8 | 818 | /** @addtogroup Peripheral_Registers_Bits_Definition |
Kojto | 90:cb3d968589d8 | 819 | * @{ |
Kojto | 90:cb3d968589d8 | 820 | */ |
Kojto | 90:cb3d968589d8 | 821 | |
Kojto | 90:cb3d968589d8 | 822 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 823 | /* Peripheral Registers Bits Definition */ |
Kojto | 90:cb3d968589d8 | 824 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 825 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 826 | /* */ |
Kojto | 90:cb3d968589d8 | 827 | /* Analog to Digital Converter (ADC) */ |
Kojto | 90:cb3d968589d8 | 828 | /* */ |
Kojto | 90:cb3d968589d8 | 829 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 830 | |
Kojto | 90:cb3d968589d8 | 831 | /******************** Bit definition for ADC_SR register ********************/ |
Kojto | 90:cb3d968589d8 | 832 | #define ADC_SR_AWD ((uint32_t)0x00000001) /*!< Analog watchdog flag */ |
Kojto | 90:cb3d968589d8 | 833 | #define ADC_SR_EOC ((uint32_t)0x00000002) /*!< End of conversion */ |
Kojto | 90:cb3d968589d8 | 834 | #define ADC_SR_JEOC ((uint32_t)0x00000004) /*!< Injected channel end of conversion */ |
Kojto | 90:cb3d968589d8 | 835 | #define ADC_SR_JSTRT ((uint32_t)0x00000008) /*!< Injected channel Start flag */ |
Kojto | 90:cb3d968589d8 | 836 | #define ADC_SR_STRT ((uint32_t)0x00000010) /*!< Regular channel Start flag */ |
Kojto | 90:cb3d968589d8 | 837 | #define ADC_SR_OVR ((uint32_t)0x00000020) /*!< Overrun flag */ |
Kojto | 90:cb3d968589d8 | 838 | #define ADC_SR_ADONS ((uint32_t)0x00000040) /*!< ADC ON status */ |
Kojto | 90:cb3d968589d8 | 839 | #define ADC_SR_RCNR ((uint32_t)0x00000100) /*!< Regular channel not ready flag */ |
Kojto | 90:cb3d968589d8 | 840 | #define ADC_SR_JCNR ((uint32_t)0x00000200) /*!< Injected channel not ready flag */ |
Kojto | 90:cb3d968589d8 | 841 | |
Kojto | 90:cb3d968589d8 | 842 | /******************* Bit definition for ADC_CR1 register ********************/ |
Kojto | 90:cb3d968589d8 | 843 | #define ADC_CR1_AWDCH ((uint32_t)0x0000001F) /*!< AWDCH[4:0] bits (Analog watchdog channel select bits) */ |
Kojto | 90:cb3d968589d8 | 844 | #define ADC_CR1_AWDCH_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 845 | #define ADC_CR1_AWDCH_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 846 | #define ADC_CR1_AWDCH_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 847 | #define ADC_CR1_AWDCH_3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 848 | #define ADC_CR1_AWDCH_4 ((uint32_t)0x00000010) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 849 | |
Kojto | 90:cb3d968589d8 | 850 | #define ADC_CR1_EOCIE ((uint32_t)0x00000020) /*!< Interrupt enable for EOC */ |
Kojto | 90:cb3d968589d8 | 851 | #define ADC_CR1_AWDIE ((uint32_t)0x00000040) /*!< Analog Watchdog interrupt enable */ |
Kojto | 90:cb3d968589d8 | 852 | #define ADC_CR1_JEOCIE ((uint32_t)0x00000080) /*!< Interrupt enable for injected channels */ |
Kojto | 90:cb3d968589d8 | 853 | #define ADC_CR1_SCAN ((uint32_t)0x00000100) /*!< Scan mode */ |
Kojto | 90:cb3d968589d8 | 854 | #define ADC_CR1_AWDSGL ((uint32_t)0x00000200) /*!< Enable the watchdog on a single channel in scan mode */ |
Kojto | 90:cb3d968589d8 | 855 | #define ADC_CR1_JAUTO ((uint32_t)0x00000400) /*!< Automatic injected group conversion */ |
Kojto | 90:cb3d968589d8 | 856 | #define ADC_CR1_DISCEN ((uint32_t)0x00000800) /*!< Discontinuous mode on regular channels */ |
Kojto | 90:cb3d968589d8 | 857 | #define ADC_CR1_JDISCEN ((uint32_t)0x00001000) /*!< Discontinuous mode on injected channels */ |
Kojto | 90:cb3d968589d8 | 858 | |
Kojto | 90:cb3d968589d8 | 859 | #define ADC_CR1_DISCNUM ((uint32_t)0x0000E000) /*!< DISCNUM[2:0] bits (Discontinuous mode channel count) */ |
Kojto | 90:cb3d968589d8 | 860 | #define ADC_CR1_DISCNUM_0 ((uint32_t)0x00002000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 861 | #define ADC_CR1_DISCNUM_1 ((uint32_t)0x00004000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 862 | #define ADC_CR1_DISCNUM_2 ((uint32_t)0x00008000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 863 | |
Kojto | 90:cb3d968589d8 | 864 | #define ADC_CR1_PDD ((uint32_t)0x00010000) /*!< Power Down during Delay phase */ |
Kojto | 90:cb3d968589d8 | 865 | #define ADC_CR1_PDI ((uint32_t)0x00020000) /*!< Power Down during Idle phase */ |
Kojto | 90:cb3d968589d8 | 866 | |
Kojto | 90:cb3d968589d8 | 867 | #define ADC_CR1_JAWDEN ((uint32_t)0x00400000) /*!< Analog watchdog enable on injected channels */ |
Kojto | 90:cb3d968589d8 | 868 | #define ADC_CR1_AWDEN ((uint32_t)0x00800000) /*!< Analog watchdog enable on regular channels */ |
Kojto | 90:cb3d968589d8 | 869 | |
Kojto | 90:cb3d968589d8 | 870 | #define ADC_CR1_RES ((uint32_t)0x03000000) /*!< RES[1:0] bits (Resolution) */ |
Kojto | 90:cb3d968589d8 | 871 | #define ADC_CR1_RES_0 ((uint32_t)0x01000000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 872 | #define ADC_CR1_RES_1 ((uint32_t)0x02000000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 873 | |
Kojto | 90:cb3d968589d8 | 874 | #define ADC_CR1_OVRIE ((uint32_t)0x04000000) /*!< Overrun interrupt enable */ |
Kojto | 90:cb3d968589d8 | 875 | |
Kojto | 90:cb3d968589d8 | 876 | /******************* Bit definition for ADC_CR2 register ********************/ |
Kojto | 90:cb3d968589d8 | 877 | #define ADC_CR2_ADON ((uint32_t)0x00000001) /*!< A/D Converter ON / OFF */ |
Kojto | 90:cb3d968589d8 | 878 | #define ADC_CR2_CONT ((uint32_t)0x00000002) /*!< Continuous Conversion */ |
Kojto | 90:cb3d968589d8 | 879 | #define ADC_CR2_CFG ((uint32_t)0x00000004) /*!< ADC Configuration */ |
Kojto | 90:cb3d968589d8 | 880 | |
Kojto | 90:cb3d968589d8 | 881 | #define ADC_CR2_DELS ((uint32_t)0x00000070) /*!< DELS[2:0] bits (Delay selection) */ |
Kojto | 90:cb3d968589d8 | 882 | #define ADC_CR2_DELS_0 ((uint32_t)0x00000010) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 883 | #define ADC_CR2_DELS_1 ((uint32_t)0x00000020) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 884 | #define ADC_CR2_DELS_2 ((uint32_t)0x00000040) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 885 | |
Kojto | 90:cb3d968589d8 | 886 | #define ADC_CR2_DMA ((uint32_t)0x00000100) /*!< Direct Memory access mode */ |
Kojto | 90:cb3d968589d8 | 887 | #define ADC_CR2_DDS ((uint32_t)0x00000200) /*!< DMA disable selection (Single ADC) */ |
Kojto | 90:cb3d968589d8 | 888 | #define ADC_CR2_EOCS ((uint32_t)0x00000400) /*!< End of conversion selection */ |
Kojto | 90:cb3d968589d8 | 889 | #define ADC_CR2_ALIGN ((uint32_t)0x00000800) /*!< Data Alignment */ |
Kojto | 90:cb3d968589d8 | 890 | |
Kojto | 90:cb3d968589d8 | 891 | #define ADC_CR2_JEXTSEL ((uint32_t)0x000F0000) /*!< JEXTSEL[3:0] bits (External event select for injected group) */ |
Kojto | 90:cb3d968589d8 | 892 | #define ADC_CR2_JEXTSEL_0 ((uint32_t)0x00010000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 893 | #define ADC_CR2_JEXTSEL_1 ((uint32_t)0x00020000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 894 | #define ADC_CR2_JEXTSEL_2 ((uint32_t)0x00040000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 895 | #define ADC_CR2_JEXTSEL_3 ((uint32_t)0x00080000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 896 | |
Kojto | 90:cb3d968589d8 | 897 | #define ADC_CR2_JEXTEN ((uint32_t)0x00300000) /*!< JEXTEN[1:0] bits (External Trigger Conversion mode for injected channels) */ |
Kojto | 90:cb3d968589d8 | 898 | #define ADC_CR2_JEXTEN_0 ((uint32_t)0x00100000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 899 | #define ADC_CR2_JEXTEN_1 ((uint32_t)0x00200000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 900 | |
Kojto | 90:cb3d968589d8 | 901 | #define ADC_CR2_JSWSTART ((uint32_t)0x00400000) /*!< Start Conversion of injected channels */ |
Kojto | 90:cb3d968589d8 | 902 | |
Kojto | 90:cb3d968589d8 | 903 | #define ADC_CR2_EXTSEL ((uint32_t)0x0F000000) /*!< EXTSEL[3:0] bits (External Event Select for regular group) */ |
Kojto | 90:cb3d968589d8 | 904 | #define ADC_CR2_EXTSEL_0 ((uint32_t)0x01000000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 905 | #define ADC_CR2_EXTSEL_1 ((uint32_t)0x02000000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 906 | #define ADC_CR2_EXTSEL_2 ((uint32_t)0x04000000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 907 | #define ADC_CR2_EXTSEL_3 ((uint32_t)0x08000000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 908 | |
Kojto | 90:cb3d968589d8 | 909 | #define ADC_CR2_EXTEN ((uint32_t)0x30000000) /*!< EXTEN[1:0] bits (External Trigger Conversion mode for regular channels) */ |
Kojto | 90:cb3d968589d8 | 910 | #define ADC_CR2_EXTEN_0 ((uint32_t)0x10000000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 911 | #define ADC_CR2_EXTEN_1 ((uint32_t)0x20000000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 912 | |
Kojto | 90:cb3d968589d8 | 913 | #define ADC_CR2_SWSTART ((uint32_t)0x40000000) /*!< Start Conversion of regular channels */ |
Kojto | 90:cb3d968589d8 | 914 | |
Kojto | 90:cb3d968589d8 | 915 | /****************** Bit definition for ADC_SMPR1 register *******************/ |
Kojto | 90:cb3d968589d8 | 916 | #define ADC_SMPR1_SMP20 ((uint32_t)0x00000007) /*!< SMP20[2:0] bits (Channel 20 Sample time selection) */ |
Kojto | 90:cb3d968589d8 | 917 | #define ADC_SMPR1_SMP20_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 918 | #define ADC_SMPR1_SMP20_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 919 | #define ADC_SMPR1_SMP20_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 920 | |
Kojto | 90:cb3d968589d8 | 921 | #define ADC_SMPR1_SMP21 ((uint32_t)0x00000038) /*!< SMP21[2:0] bits (Channel 21 Sample time selection) */ |
Kojto | 90:cb3d968589d8 | 922 | #define ADC_SMPR1_SMP21_0 ((uint32_t)0x00000008) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 923 | #define ADC_SMPR1_SMP21_1 ((uint32_t)0x00000010) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 924 | #define ADC_SMPR1_SMP21_2 ((uint32_t)0x00000020) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 925 | |
Kojto | 90:cb3d968589d8 | 926 | #define ADC_SMPR1_SMP22 ((uint32_t)0x000001C0) /*!< SMP22[2:0] bits (Channel 22 Sample time selection) */ |
Kojto | 90:cb3d968589d8 | 927 | #define ADC_SMPR1_SMP22_0 ((uint32_t)0x00000040) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 928 | #define ADC_SMPR1_SMP22_1 ((uint32_t)0x00000080) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 929 | #define ADC_SMPR1_SMP22_2 ((uint32_t)0x00000100) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 930 | |
Kojto | 90:cb3d968589d8 | 931 | #define ADC_SMPR1_SMP23 ((uint32_t)0x00000E00) /*!< SMP23[2:0] bits (Channel 23 Sample time selection) */ |
Kojto | 90:cb3d968589d8 | 932 | #define ADC_SMPR1_SMP23_0 ((uint32_t)0x00000200) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 933 | #define ADC_SMPR1_SMP23_1 ((uint32_t)0x00000400) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 934 | #define ADC_SMPR1_SMP23_2 ((uint32_t)0x00000800) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 935 | |
Kojto | 90:cb3d968589d8 | 936 | #define ADC_SMPR1_SMP24 ((uint32_t)0x00007000) /*!< SMP24[2:0] bits (Channel 24 Sample time selection) */ |
Kojto | 90:cb3d968589d8 | 937 | #define ADC_SMPR1_SMP24_0 ((uint32_t)0x00001000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 938 | #define ADC_SMPR1_SMP24_1 ((uint32_t)0x00002000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 939 | #define ADC_SMPR1_SMP24_2 ((uint32_t)0x00004000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 940 | |
Kojto | 90:cb3d968589d8 | 941 | #define ADC_SMPR1_SMP25 ((uint32_t)0x00038000) /*!< SMP25[2:0] bits (Channel 25 Sample time selection) */ |
Kojto | 90:cb3d968589d8 | 942 | #define ADC_SMPR1_SMP25_0 ((uint32_t)0x00008000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 943 | #define ADC_SMPR1_SMP25_1 ((uint32_t)0x00010000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 944 | #define ADC_SMPR1_SMP25_2 ((uint32_t)0x00020000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 945 | |
Kojto | 90:cb3d968589d8 | 946 | #define ADC_SMPR1_SMP26 ((uint32_t)0x001C0000) /*!< SMP26[2:0] bits (Channel 26 Sample time selection) */ |
Kojto | 90:cb3d968589d8 | 947 | #define ADC_SMPR1_SMP26_0 ((uint32_t)0x00040000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 948 | #define ADC_SMPR1_SMP26_1 ((uint32_t)0x00080000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 949 | #define ADC_SMPR1_SMP26_2 ((uint32_t)0x00100000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 950 | |
Kojto | 90:cb3d968589d8 | 951 | #define ADC_SMPR1_SMP27 ((uint32_t)0x00E00000) /*!< SMP27[2:0] bits (Channel 27 Sample time selection) */ |
Kojto | 90:cb3d968589d8 | 952 | #define ADC_SMPR1_SMP27_0 ((uint32_t)0x00200000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 953 | #define ADC_SMPR1_SMP27_1 ((uint32_t)0x00400000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 954 | #define ADC_SMPR1_SMP27_2 ((uint32_t)0x00800000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 955 | |
Kojto | 90:cb3d968589d8 | 956 | #define ADC_SMPR1_SMP28 ((uint32_t)0x07000000) /*!< SMP28[2:0] bits (Channel 28 Sample time selection) */ |
Kojto | 90:cb3d968589d8 | 957 | #define ADC_SMPR1_SMP28_0 ((uint32_t)0x01000000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 958 | #define ADC_SMPR1_SMP28_1 ((uint32_t)0x02000000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 959 | #define ADC_SMPR1_SMP28_2 ((uint32_t)0x04000000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 960 | |
Kojto | 90:cb3d968589d8 | 961 | #define ADC_SMPR1_SMP29 ((uint32_t)0x38000000) /*!< SMP29[2:0] bits (Channel 29 Sample time selection) */ |
Kojto | 90:cb3d968589d8 | 962 | #define ADC_SMPR1_SMP29_0 ((uint32_t)0x08000000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 963 | #define ADC_SMPR1_SMP29_1 ((uint32_t)0x10000000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 964 | #define ADC_SMPR1_SMP29_2 ((uint32_t)0x20000000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 965 | |
Kojto | 90:cb3d968589d8 | 966 | /****************** Bit definition for ADC_SMPR2 register *******************/ |
Kojto | 90:cb3d968589d8 | 967 | #define ADC_SMPR2_SMP10 ((uint32_t)0x00000007) /*!< SMP10[2:0] bits (Channel 10 Sample time selection) */ |
Kojto | 90:cb3d968589d8 | 968 | #define ADC_SMPR2_SMP10_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 969 | #define ADC_SMPR2_SMP10_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 970 | #define ADC_SMPR2_SMP10_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 971 | |
Kojto | 90:cb3d968589d8 | 972 | #define ADC_SMPR2_SMP11 ((uint32_t)0x00000038) /*!< SMP11[2:0] bits (Channel 11 Sample time selection) */ |
Kojto | 90:cb3d968589d8 | 973 | #define ADC_SMPR2_SMP11_0 ((uint32_t)0x00000008) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 974 | #define ADC_SMPR2_SMP11_1 ((uint32_t)0x00000010) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 975 | #define ADC_SMPR2_SMP11_2 ((uint32_t)0x00000020) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 976 | |
Kojto | 90:cb3d968589d8 | 977 | #define ADC_SMPR2_SMP12 ((uint32_t)0x000001C0) /*!< SMP12[2:0] bits (Channel 12 Sample time selection) */ |
Kojto | 90:cb3d968589d8 | 978 | #define ADC_SMPR2_SMP12_0 ((uint32_t)0x00000040) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 979 | #define ADC_SMPR2_SMP12_1 ((uint32_t)0x00000080) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 980 | #define ADC_SMPR2_SMP12_2 ((uint32_t)0x00000100) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 981 | |
Kojto | 90:cb3d968589d8 | 982 | #define ADC_SMPR2_SMP13 ((uint32_t)0x00000E00) /*!< SMP13[2:0] bits (Channel 13 Sample time selection) */ |
Kojto | 90:cb3d968589d8 | 983 | #define ADC_SMPR2_SMP13_0 ((uint32_t)0x00000200) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 984 | #define ADC_SMPR2_SMP13_1 ((uint32_t)0x00000400) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 985 | #define ADC_SMPR2_SMP13_2 ((uint32_t)0x00000800) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 986 | |
Kojto | 90:cb3d968589d8 | 987 | #define ADC_SMPR2_SMP14 ((uint32_t)0x00007000) /*!< SMP14[2:0] bits (Channel 14 Sample time selection) */ |
Kojto | 90:cb3d968589d8 | 988 | #define ADC_SMPR2_SMP14_0 ((uint32_t)0x00001000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 989 | #define ADC_SMPR2_SMP14_1 ((uint32_t)0x00002000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 990 | #define ADC_SMPR2_SMP14_2 ((uint32_t)0x00004000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 991 | |
Kojto | 90:cb3d968589d8 | 992 | #define ADC_SMPR2_SMP15 ((uint32_t)0x00038000) /*!< SMP15[2:0] bits (Channel 5 Sample time selection) */ |
Kojto | 90:cb3d968589d8 | 993 | #define ADC_SMPR2_SMP15_0 ((uint32_t)0x00008000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 994 | #define ADC_SMPR2_SMP15_1 ((uint32_t)0x00010000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 995 | #define ADC_SMPR2_SMP15_2 ((uint32_t)0x00020000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 996 | |
Kojto | 90:cb3d968589d8 | 997 | #define ADC_SMPR2_SMP16 ((uint32_t)0x001C0000) /*!< SMP16[2:0] bits (Channel 16 Sample time selection) */ |
Kojto | 90:cb3d968589d8 | 998 | #define ADC_SMPR2_SMP16_0 ((uint32_t)0x00040000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 999 | #define ADC_SMPR2_SMP16_1 ((uint32_t)0x00080000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1000 | #define ADC_SMPR2_SMP16_2 ((uint32_t)0x00100000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1001 | |
Kojto | 90:cb3d968589d8 | 1002 | #define ADC_SMPR2_SMP17 ((uint32_t)0x00E00000) /*!< SMP17[2:0] bits (Channel 17 Sample time selection) */ |
Kojto | 90:cb3d968589d8 | 1003 | #define ADC_SMPR2_SMP17_0 ((uint32_t)0x00200000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1004 | #define ADC_SMPR2_SMP17_1 ((uint32_t)0x00400000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1005 | #define ADC_SMPR2_SMP17_2 ((uint32_t)0x00800000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1006 | |
Kojto | 90:cb3d968589d8 | 1007 | #define ADC_SMPR2_SMP18 ((uint32_t)0x07000000) /*!< SMP18[2:0] bits (Channel 18 Sample time selection) */ |
Kojto | 90:cb3d968589d8 | 1008 | #define ADC_SMPR2_SMP18_0 ((uint32_t)0x01000000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1009 | #define ADC_SMPR2_SMP18_1 ((uint32_t)0x02000000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1010 | #define ADC_SMPR2_SMP18_2 ((uint32_t)0x04000000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1011 | |
Kojto | 90:cb3d968589d8 | 1012 | #define ADC_SMPR2_SMP19 ((uint32_t)0x38000000) /*!< SMP19[2:0] bits (Channel 19 Sample time selection) */ |
Kojto | 90:cb3d968589d8 | 1013 | #define ADC_SMPR2_SMP19_0 ((uint32_t)0x08000000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1014 | #define ADC_SMPR2_SMP19_1 ((uint32_t)0x10000000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1015 | #define ADC_SMPR2_SMP19_2 ((uint32_t)0x20000000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1016 | |
Kojto | 90:cb3d968589d8 | 1017 | /****************** Bit definition for ADC_SMPR3 register *******************/ |
Kojto | 90:cb3d968589d8 | 1018 | #define ADC_SMPR3_SMP0 ((uint32_t)0x00000007) /*!< SMP0[2:0] bits (Channel 0 Sample time selection) */ |
Kojto | 90:cb3d968589d8 | 1019 | #define ADC_SMPR3_SMP0_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1020 | #define ADC_SMPR3_SMP0_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1021 | #define ADC_SMPR3_SMP0_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1022 | |
Kojto | 90:cb3d968589d8 | 1023 | #define ADC_SMPR3_SMP1 ((uint32_t)0x00000038) /*!< SMP1[2:0] bits (Channel 1 Sample time selection) */ |
Kojto | 90:cb3d968589d8 | 1024 | #define ADC_SMPR3_SMP1_0 ((uint32_t)0x00000008) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1025 | #define ADC_SMPR3_SMP1_1 ((uint32_t)0x00000010) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1026 | #define ADC_SMPR3_SMP1_2 ((uint32_t)0x00000020) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1027 | |
Kojto | 90:cb3d968589d8 | 1028 | #define ADC_SMPR3_SMP2 ((uint32_t)0x000001C0) /*!< SMP2[2:0] bits (Channel 2 Sample time selection) */ |
Kojto | 90:cb3d968589d8 | 1029 | #define ADC_SMPR3_SMP2_0 ((uint32_t)0x00000040) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1030 | #define ADC_SMPR3_SMP2_1 ((uint32_t)0x00000080) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1031 | #define ADC_SMPR3_SMP2_2 ((uint32_t)0x00000100) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1032 | |
Kojto | 90:cb3d968589d8 | 1033 | #define ADC_SMPR3_SMP3 ((uint32_t)0x00000E00) /*!< SMP3[2:0] bits (Channel 3 Sample time selection) */ |
Kojto | 90:cb3d968589d8 | 1034 | #define ADC_SMPR3_SMP3_0 ((uint32_t)0x00000200) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1035 | #define ADC_SMPR3_SMP3_1 ((uint32_t)0x00000400) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1036 | #define ADC_SMPR3_SMP3_2 ((uint32_t)0x00000800) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1037 | |
Kojto | 90:cb3d968589d8 | 1038 | #define ADC_SMPR3_SMP4 ((uint32_t)0x00007000) /*!< SMP4[2:0] bits (Channel 4 Sample time selection) */ |
Kojto | 90:cb3d968589d8 | 1039 | #define ADC_SMPR3_SMP4_0 ((uint32_t)0x00001000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1040 | #define ADC_SMPR3_SMP4_1 ((uint32_t)0x00002000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1041 | #define ADC_SMPR3_SMP4_2 ((uint32_t)0x00004000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1042 | |
Kojto | 90:cb3d968589d8 | 1043 | #define ADC_SMPR3_SMP5 ((uint32_t)0x00038000) /*!< SMP5[2:0] bits (Channel 5 Sample time selection) */ |
Kojto | 90:cb3d968589d8 | 1044 | #define ADC_SMPR3_SMP5_0 ((uint32_t)0x00008000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1045 | #define ADC_SMPR3_SMP5_1 ((uint32_t)0x00010000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1046 | #define ADC_SMPR3_SMP5_2 ((uint32_t)0x00020000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1047 | |
Kojto | 90:cb3d968589d8 | 1048 | #define ADC_SMPR3_SMP6 ((uint32_t)0x001C0000) /*!< SMP6[2:0] bits (Channel 6 Sample time selection) */ |
Kojto | 90:cb3d968589d8 | 1049 | #define ADC_SMPR3_SMP6_0 ((uint32_t)0x00040000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1050 | #define ADC_SMPR3_SMP6_1 ((uint32_t)0x00080000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1051 | #define ADC_SMPR3_SMP6_2 ((uint32_t)0x00100000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1052 | |
Kojto | 90:cb3d968589d8 | 1053 | #define ADC_SMPR3_SMP7 ((uint32_t)0x00E00000) /*!< SMP7[2:0] bits (Channel 7 Sample time selection) */ |
Kojto | 90:cb3d968589d8 | 1054 | #define ADC_SMPR3_SMP7_0 ((uint32_t)0x00200000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1055 | #define ADC_SMPR3_SMP7_1 ((uint32_t)0x00400000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1056 | #define ADC_SMPR3_SMP7_2 ((uint32_t)0x00800000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1057 | |
Kojto | 90:cb3d968589d8 | 1058 | #define ADC_SMPR3_SMP8 ((uint32_t)0x07000000) /*!< SMP8[2:0] bits (Channel 8 Sample time selection) */ |
Kojto | 90:cb3d968589d8 | 1059 | #define ADC_SMPR3_SMP8_0 ((uint32_t)0x01000000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1060 | #define ADC_SMPR3_SMP8_1 ((uint32_t)0x02000000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1061 | #define ADC_SMPR3_SMP8_2 ((uint32_t)0x04000000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1062 | |
Kojto | 90:cb3d968589d8 | 1063 | #define ADC_SMPR3_SMP9 ((uint32_t)0x38000000) /*!< SMP9[2:0] bits (Channel 9 Sample time selection) */ |
Kojto | 90:cb3d968589d8 | 1064 | #define ADC_SMPR3_SMP9_0 ((uint32_t)0x08000000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1065 | #define ADC_SMPR3_SMP9_1 ((uint32_t)0x10000000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1066 | #define ADC_SMPR3_SMP9_2 ((uint32_t)0x20000000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1067 | |
Kojto | 90:cb3d968589d8 | 1068 | /****************** Bit definition for ADC_JOFR1 register *******************/ |
Kojto | 90:cb3d968589d8 | 1069 | #define ADC_JOFR1_JOFFSET1 ((uint32_t)0x00000FFF) /*!< Data offset for injected channel 1 */ |
Kojto | 90:cb3d968589d8 | 1070 | |
Kojto | 90:cb3d968589d8 | 1071 | /****************** Bit definition for ADC_JOFR2 register *******************/ |
Kojto | 90:cb3d968589d8 | 1072 | #define ADC_JOFR2_JOFFSET2 ((uint32_t)0x00000FFF) /*!< Data offset for injected channel 2 */ |
Kojto | 90:cb3d968589d8 | 1073 | |
Kojto | 90:cb3d968589d8 | 1074 | /****************** Bit definition for ADC_JOFR3 register *******************/ |
Kojto | 90:cb3d968589d8 | 1075 | #define ADC_JOFR3_JOFFSET3 ((uint32_t)0x00000FFF) /*!< Data offset for injected channel 3 */ |
Kojto | 90:cb3d968589d8 | 1076 | |
Kojto | 90:cb3d968589d8 | 1077 | /****************** Bit definition for ADC_JOFR4 register *******************/ |
Kojto | 90:cb3d968589d8 | 1078 | #define ADC_JOFR4_JOFFSET4 ((uint32_t)0x00000FFF) /*!< Data offset for injected channel 4 */ |
Kojto | 90:cb3d968589d8 | 1079 | |
Kojto | 90:cb3d968589d8 | 1080 | /******************* Bit definition for ADC_HTR register ********************/ |
Kojto | 90:cb3d968589d8 | 1081 | #define ADC_HTR_HT ((uint32_t)0x00000FFF) /*!< Analog watchdog high threshold */ |
Kojto | 90:cb3d968589d8 | 1082 | |
Kojto | 90:cb3d968589d8 | 1083 | /******************* Bit definition for ADC_LTR register ********************/ |
Kojto | 90:cb3d968589d8 | 1084 | #define ADC_LTR_LT ((uint32_t)0x00000FFF) /*!< Analog watchdog low threshold */ |
Kojto | 90:cb3d968589d8 | 1085 | |
Kojto | 90:cb3d968589d8 | 1086 | /******************* Bit definition for ADC_SQR1 register *******************/ |
Kojto | 90:cb3d968589d8 | 1087 | #define ADC_SQR1_L ((uint32_t)0x01F00000) /*!< L[4:0] bits (Regular channel sequence length) */ |
Kojto | 90:cb3d968589d8 | 1088 | #define ADC_SQR1_L_0 ((uint32_t)0x00100000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1089 | #define ADC_SQR1_L_1 ((uint32_t)0x00200000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1090 | #define ADC_SQR1_L_2 ((uint32_t)0x00400000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1091 | #define ADC_SQR1_L_3 ((uint32_t)0x00800000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1092 | #define ADC_SQR1_L_4 ((uint32_t)0x01000000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1093 | |
Kojto | 90:cb3d968589d8 | 1094 | #define ADC_SQR1_SQ28 ((uint32_t)0x000F8000) /*!< SQ28[4:0] bits (25th conversion in regular sequence) */ |
Kojto | 90:cb3d968589d8 | 1095 | #define ADC_SQR1_SQ28_0 ((uint32_t)0x00008000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1096 | #define ADC_SQR1_SQ28_1 ((uint32_t)0x00010000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1097 | #define ADC_SQR1_SQ28_2 ((uint32_t)0x00020000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1098 | #define ADC_SQR1_SQ28_3 ((uint32_t)0x00040000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1099 | #define ADC_SQR1_SQ28_4 ((uint32_t)0x00080000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1100 | |
Kojto | 90:cb3d968589d8 | 1101 | #define ADC_SQR1_SQ27 ((uint32_t)0x00007C00) /*!< SQ27[4:0] bits (27th conversion in regular sequence) */ |
Kojto | 90:cb3d968589d8 | 1102 | #define ADC_SQR1_SQ27_0 ((uint32_t)0x00000400) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1103 | #define ADC_SQR1_SQ27_1 ((uint32_t)0x00000800) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1104 | #define ADC_SQR1_SQ27_2 ((uint32_t)0x00001000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1105 | #define ADC_SQR1_SQ27_3 ((uint32_t)0x00002000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1106 | #define ADC_SQR1_SQ27_4 ((uint32_t)0x00004000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1107 | |
Kojto | 90:cb3d968589d8 | 1108 | #define ADC_SQR1_SQ26 ((uint32_t)0x000003E0) /*!< SQ26[4:0] bits (26th conversion in regular sequence) */ |
Kojto | 90:cb3d968589d8 | 1109 | #define ADC_SQR1_SQ26_0 ((uint32_t)0x00000020) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1110 | #define ADC_SQR1_SQ26_1 ((uint32_t)0x00000040) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1111 | #define ADC_SQR1_SQ26_2 ((uint32_t)0x00000080) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1112 | #define ADC_SQR1_SQ26_3 ((uint32_t)0x00000100) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1113 | #define ADC_SQR1_SQ26_4 ((uint32_t)0x00000200) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1114 | |
Kojto | 90:cb3d968589d8 | 1115 | #define ADC_SQR1_SQ25 ((uint32_t)0x0000001F) /*!< SQ25[4:0] bits (25th conversion in regular sequence) */ |
Kojto | 90:cb3d968589d8 | 1116 | #define ADC_SQR1_SQ25_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1117 | #define ADC_SQR1_SQ25_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1118 | #define ADC_SQR1_SQ25_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1119 | #define ADC_SQR1_SQ25_3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1120 | #define ADC_SQR1_SQ25_4 ((uint32_t)0x00000010) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1121 | |
Kojto | 90:cb3d968589d8 | 1122 | /******************* Bit definition for ADC_SQR2 register *******************/ |
Kojto | 90:cb3d968589d8 | 1123 | #define ADC_SQR2_SQ19 ((uint32_t)0x0000001F) /*!< SQ19[4:0] bits (19th conversion in regular sequence) */ |
Kojto | 90:cb3d968589d8 | 1124 | #define ADC_SQR2_SQ19_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1125 | #define ADC_SQR2_SQ19_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1126 | #define ADC_SQR2_SQ19_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1127 | #define ADC_SQR2_SQ19_3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1128 | #define ADC_SQR2_SQ19_4 ((uint32_t)0x00000010) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1129 | |
Kojto | 90:cb3d968589d8 | 1130 | #define ADC_SQR2_SQ20 ((uint32_t)0x000003E0) /*!< SQ20[4:0] bits (20th conversion in regular sequence) */ |
Kojto | 90:cb3d968589d8 | 1131 | #define ADC_SQR2_SQ20_0 ((uint32_t)0x00000020) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1132 | #define ADC_SQR2_SQ20_1 ((uint32_t)0x00000040) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1133 | #define ADC_SQR2_SQ20_2 ((uint32_t)0x00000080) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1134 | #define ADC_SQR2_SQ20_3 ((uint32_t)0x00000100) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1135 | #define ADC_SQR2_SQ20_4 ((uint32_t)0x00000200) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1136 | |
Kojto | 90:cb3d968589d8 | 1137 | #define ADC_SQR2_SQ21 ((uint32_t)0x00007C00) /*!< SQ21[4:0] bits (21th conversion in regular sequence) */ |
Kojto | 90:cb3d968589d8 | 1138 | #define ADC_SQR2_SQ21_0 ((uint32_t)0x00000400) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1139 | #define ADC_SQR2_SQ21_1 ((uint32_t)0x00000800) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1140 | #define ADC_SQR2_SQ21_2 ((uint32_t)0x00001000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1141 | #define ADC_SQR2_SQ21_3 ((uint32_t)0x00002000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1142 | #define ADC_SQR2_SQ21_4 ((uint32_t)0x00004000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1143 | |
Kojto | 90:cb3d968589d8 | 1144 | #define ADC_SQR2_SQ22 ((uint32_t)0x000F8000) /*!< SQ22[4:0] bits (22th conversion in regular sequence) */ |
Kojto | 90:cb3d968589d8 | 1145 | #define ADC_SQR2_SQ22_0 ((uint32_t)0x00008000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1146 | #define ADC_SQR2_SQ22_1 ((uint32_t)0x00010000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1147 | #define ADC_SQR2_SQ22_2 ((uint32_t)0x00020000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1148 | #define ADC_SQR2_SQ22_3 ((uint32_t)0x00040000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1149 | #define ADC_SQR2_SQ22_4 ((uint32_t)0x00080000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1150 | |
Kojto | 90:cb3d968589d8 | 1151 | #define ADC_SQR2_SQ23 ((uint32_t)0x01F00000) /*!< SQ23[4:0] bits (23th conversion in regular sequence) */ |
Kojto | 90:cb3d968589d8 | 1152 | #define ADC_SQR2_SQ23_0 ((uint32_t)0x00100000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1153 | #define ADC_SQR2_SQ23_1 ((uint32_t)0x00200000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1154 | #define ADC_SQR2_SQ23_2 ((uint32_t)0x00400000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1155 | #define ADC_SQR2_SQ23_3 ((uint32_t)0x00800000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1156 | #define ADC_SQR2_SQ23_4 ((uint32_t)0x01000000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1157 | |
Kojto | 90:cb3d968589d8 | 1158 | #define ADC_SQR2_SQ24 ((uint32_t)0x3E000000) /*!< SQ24[4:0] bits (24th conversion in regular sequence) */ |
Kojto | 90:cb3d968589d8 | 1159 | #define ADC_SQR2_SQ24_0 ((uint32_t)0x02000000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1160 | #define ADC_SQR2_SQ24_1 ((uint32_t)0x04000000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1161 | #define ADC_SQR2_SQ24_2 ((uint32_t)0x08000000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1162 | #define ADC_SQR2_SQ24_3 ((uint32_t)0x10000000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1163 | #define ADC_SQR2_SQ24_4 ((uint32_t)0x20000000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1164 | |
Kojto | 90:cb3d968589d8 | 1165 | /******************* Bit definition for ADC_SQR3 register *******************/ |
Kojto | 90:cb3d968589d8 | 1166 | #define ADC_SQR3_SQ13 ((uint32_t)0x0000001F) /*!< SQ13[4:0] bits (13th conversion in regular sequence) */ |
Kojto | 90:cb3d968589d8 | 1167 | #define ADC_SQR3_SQ13_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1168 | #define ADC_SQR3_SQ13_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1169 | #define ADC_SQR3_SQ13_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1170 | #define ADC_SQR3_SQ13_3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1171 | #define ADC_SQR3_SQ13_4 ((uint32_t)0x00000010) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1172 | |
Kojto | 90:cb3d968589d8 | 1173 | #define ADC_SQR3_SQ14 ((uint32_t)0x000003E0) /*!< SQ14[4:0] bits (14th conversion in regular sequence) */ |
Kojto | 90:cb3d968589d8 | 1174 | #define ADC_SQR3_SQ14_0 ((uint32_t)0x00000020) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1175 | #define ADC_SQR3_SQ14_1 ((uint32_t)0x00000040) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1176 | #define ADC_SQR3_SQ14_2 ((uint32_t)0x00000080) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1177 | #define ADC_SQR3_SQ14_3 ((uint32_t)0x00000100) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1178 | #define ADC_SQR3_SQ14_4 ((uint32_t)0x00000200) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1179 | |
Kojto | 90:cb3d968589d8 | 1180 | #define ADC_SQR3_SQ15 ((uint32_t)0x00007C00) /*!< SQ15[4:0] bits (15th conversion in regular sequence) */ |
Kojto | 90:cb3d968589d8 | 1181 | #define ADC_SQR3_SQ15_0 ((uint32_t)0x00000400) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1182 | #define ADC_SQR3_SQ15_1 ((uint32_t)0x00000800) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1183 | #define ADC_SQR3_SQ15_2 ((uint32_t)0x00001000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1184 | #define ADC_SQR3_SQ15_3 ((uint32_t)0x00002000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1185 | #define ADC_SQR3_SQ15_4 ((uint32_t)0x00004000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1186 | |
Kojto | 90:cb3d968589d8 | 1187 | #define ADC_SQR3_SQ16 ((uint32_t)0x000F8000) /*!< SQ16[4:0] bits (16th conversion in regular sequence) */ |
Kojto | 90:cb3d968589d8 | 1188 | #define ADC_SQR3_SQ16_0 ((uint32_t)0x00008000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1189 | #define ADC_SQR3_SQ16_1 ((uint32_t)0x00010000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1190 | #define ADC_SQR3_SQ16_2 ((uint32_t)0x00020000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1191 | #define ADC_SQR3_SQ16_3 ((uint32_t)0x00040000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1192 | #define ADC_SQR3_SQ16_4 ((uint32_t)0x00080000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1193 | |
Kojto | 90:cb3d968589d8 | 1194 | #define ADC_SQR3_SQ17 ((uint32_t)0x01F00000) /*!< SQ17[4:0] bits (17th conversion in regular sequence) */ |
Kojto | 90:cb3d968589d8 | 1195 | #define ADC_SQR3_SQ17_0 ((uint32_t)0x00100000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1196 | #define ADC_SQR3_SQ17_1 ((uint32_t)0x00200000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1197 | #define ADC_SQR3_SQ17_2 ((uint32_t)0x00400000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1198 | #define ADC_SQR3_SQ17_3 ((uint32_t)0x00800000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1199 | #define ADC_SQR3_SQ17_4 ((uint32_t)0x01000000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1200 | |
Kojto | 90:cb3d968589d8 | 1201 | #define ADC_SQR3_SQ18 ((uint32_t)0x3E000000) /*!< SQ18[4:0] bits (18th conversion in regular sequence) */ |
Kojto | 90:cb3d968589d8 | 1202 | #define ADC_SQR3_SQ18_0 ((uint32_t)0x02000000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1203 | #define ADC_SQR3_SQ18_1 ((uint32_t)0x04000000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1204 | #define ADC_SQR3_SQ18_2 ((uint32_t)0x08000000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1205 | #define ADC_SQR3_SQ18_3 ((uint32_t)0x10000000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1206 | #define ADC_SQR3_SQ18_4 ((uint32_t)0x20000000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1207 | |
Kojto | 90:cb3d968589d8 | 1208 | /******************* Bit definition for ADC_SQR4 register *******************/ |
Kojto | 90:cb3d968589d8 | 1209 | #define ADC_SQR4_SQ7 ((uint32_t)0x0000001F) /*!< SQ7[4:0] bits (7th conversion in regular sequence) */ |
Kojto | 90:cb3d968589d8 | 1210 | #define ADC_SQR4_SQ7_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1211 | #define ADC_SQR4_SQ7_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1212 | #define ADC_SQR4_SQ7_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1213 | #define ADC_SQR4_SQ7_3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1214 | #define ADC_SQR4_SQ7_4 ((uint32_t)0x00000010) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1215 | |
Kojto | 90:cb3d968589d8 | 1216 | #define ADC_SQR4_SQ8 ((uint32_t)0x000003E0) /*!< SQ8[4:0] bits (8th conversion in regular sequence) */ |
Kojto | 90:cb3d968589d8 | 1217 | #define ADC_SQR4_SQ8_0 ((uint32_t)0x00000020) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1218 | #define ADC_SQR4_SQ8_1 ((uint32_t)0x00000040) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1219 | #define ADC_SQR4_SQ8_2 ((uint32_t)0x00000080) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1220 | #define ADC_SQR4_SQ8_3 ((uint32_t)0x00000100) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1221 | #define ADC_SQR4_SQ8_4 ((uint32_t)0x00000200) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1222 | |
Kojto | 90:cb3d968589d8 | 1223 | #define ADC_SQR4_SQ9 ((uint32_t)0x00007C00) /*!< SQ9[4:0] bits (9th conversion in regular sequence) */ |
Kojto | 90:cb3d968589d8 | 1224 | #define ADC_SQR4_SQ9_0 ((uint32_t)0x00000400) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1225 | #define ADC_SQR4_SQ9_1 ((uint32_t)0x00000800) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1226 | #define ADC_SQR4_SQ9_2 ((uint32_t)0x00001000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1227 | #define ADC_SQR4_SQ9_3 ((uint32_t)0x00002000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1228 | #define ADC_SQR4_SQ9_4 ((uint32_t)0x00004000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1229 | |
Kojto | 90:cb3d968589d8 | 1230 | #define ADC_SQR4_SQ10 ((uint32_t)0x000F8000) /*!< SQ10[4:0] bits (10th conversion in regular sequence) */ |
Kojto | 90:cb3d968589d8 | 1231 | #define ADC_SQR4_SQ10_0 ((uint32_t)0x00008000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1232 | #define ADC_SQR4_SQ10_1 ((uint32_t)0x00010000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1233 | #define ADC_SQR4_SQ10_2 ((uint32_t)0x00020000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1234 | #define ADC_SQR4_SQ10_3 ((uint32_t)0x00040000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1235 | #define ADC_SQR4_SQ10_4 ((uint32_t)0x00080000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1236 | |
Kojto | 90:cb3d968589d8 | 1237 | #define ADC_SQR4_SQ11 ((uint32_t)0x01F00000) /*!< SQ11[4:0] bits (11th conversion in regular sequence) */ |
Kojto | 90:cb3d968589d8 | 1238 | #define ADC_SQR4_SQ11_0 ((uint32_t)0x00100000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1239 | #define ADC_SQR4_SQ11_1 ((uint32_t)0x00200000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1240 | #define ADC_SQR4_SQ11_2 ((uint32_t)0x00400000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1241 | #define ADC_SQR4_SQ11_3 ((uint32_t)0x00800000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1242 | #define ADC_SQR4_SQ11_4 ((uint32_t)0x01000000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1243 | |
Kojto | 90:cb3d968589d8 | 1244 | #define ADC_SQR4_SQ12 ((uint32_t)0x3E000000) /*!< SQ12[4:0] bits (12th conversion in regular sequence) */ |
Kojto | 90:cb3d968589d8 | 1245 | #define ADC_SQR4_SQ12_0 ((uint32_t)0x02000000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1246 | #define ADC_SQR4_SQ12_1 ((uint32_t)0x04000000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1247 | #define ADC_SQR4_SQ12_2 ((uint32_t)0x08000000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1248 | #define ADC_SQR4_SQ12_3 ((uint32_t)0x10000000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1249 | #define ADC_SQR4_SQ12_4 ((uint32_t)0x20000000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1250 | |
Kojto | 90:cb3d968589d8 | 1251 | /******************* Bit definition for ADC_SQR5 register *******************/ |
Kojto | 90:cb3d968589d8 | 1252 | #define ADC_SQR5_SQ1 ((uint32_t)0x0000001F) /*!< SQ1[4:0] bits (1st conversion in regular sequence) */ |
Kojto | 90:cb3d968589d8 | 1253 | #define ADC_SQR5_SQ1_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1254 | #define ADC_SQR5_SQ1_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1255 | #define ADC_SQR5_SQ1_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1256 | #define ADC_SQR5_SQ1_3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1257 | #define ADC_SQR5_SQ1_4 ((uint32_t)0x00000010) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1258 | |
Kojto | 90:cb3d968589d8 | 1259 | #define ADC_SQR5_SQ2 ((uint32_t)0x000003E0) /*!< SQ2[4:0] bits (2nd conversion in regular sequence) */ |
Kojto | 90:cb3d968589d8 | 1260 | #define ADC_SQR5_SQ2_0 ((uint32_t)0x00000020) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1261 | #define ADC_SQR5_SQ2_1 ((uint32_t)0x00000040) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1262 | #define ADC_SQR5_SQ2_2 ((uint32_t)0x00000080) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1263 | #define ADC_SQR5_SQ2_3 ((uint32_t)0x00000100) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1264 | #define ADC_SQR5_SQ2_4 ((uint32_t)0x00000200) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1265 | |
Kojto | 90:cb3d968589d8 | 1266 | #define ADC_SQR5_SQ3 ((uint32_t)0x00007C00) /*!< SQ3[4:0] bits (3rd conversion in regular sequence) */ |
Kojto | 90:cb3d968589d8 | 1267 | #define ADC_SQR5_SQ3_0 ((uint32_t)0x00000400) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1268 | #define ADC_SQR5_SQ3_1 ((uint32_t)0x00000800) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1269 | #define ADC_SQR5_SQ3_2 ((uint32_t)0x00001000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1270 | #define ADC_SQR5_SQ3_3 ((uint32_t)0x00002000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1271 | #define ADC_SQR5_SQ3_4 ((uint32_t)0x00004000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1272 | |
Kojto | 90:cb3d968589d8 | 1273 | #define ADC_SQR5_SQ4 ((uint32_t)0x000F8000) /*!< SQ4[4:0] bits (4th conversion in regular sequence) */ |
Kojto | 90:cb3d968589d8 | 1274 | #define ADC_SQR5_SQ4_0 ((uint32_t)0x00008000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1275 | #define ADC_SQR5_SQ4_1 ((uint32_t)0x00010000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1276 | #define ADC_SQR5_SQ4_2 ((uint32_t)0x00020000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1277 | #define ADC_SQR5_SQ4_3 ((uint32_t)0x00040000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1278 | #define ADC_SQR5_SQ4_4 ((uint32_t)0x00080000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1279 | |
Kojto | 90:cb3d968589d8 | 1280 | #define ADC_SQR5_SQ5 ((uint32_t)0x01F00000) /*!< SQ5[4:0] bits (5th conversion in regular sequence) */ |
Kojto | 90:cb3d968589d8 | 1281 | #define ADC_SQR5_SQ5_0 ((uint32_t)0x00100000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1282 | #define ADC_SQR5_SQ5_1 ((uint32_t)0x00200000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1283 | #define ADC_SQR5_SQ5_2 ((uint32_t)0x00400000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1284 | #define ADC_SQR5_SQ5_3 ((uint32_t)0x00800000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1285 | #define ADC_SQR5_SQ5_4 ((uint32_t)0x01000000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1286 | |
Kojto | 90:cb3d968589d8 | 1287 | #define ADC_SQR5_SQ6 ((uint32_t)0x3E000000) /*!< SQ6[4:0] bits (6th conversion in regular sequence) */ |
Kojto | 90:cb3d968589d8 | 1288 | #define ADC_SQR5_SQ6_0 ((uint32_t)0x02000000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1289 | #define ADC_SQR5_SQ6_1 ((uint32_t)0x04000000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1290 | #define ADC_SQR5_SQ6_2 ((uint32_t)0x08000000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1291 | #define ADC_SQR5_SQ6_3 ((uint32_t)0x10000000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1292 | #define ADC_SQR5_SQ6_4 ((uint32_t)0x20000000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1293 | |
Kojto | 90:cb3d968589d8 | 1294 | |
Kojto | 90:cb3d968589d8 | 1295 | /******************* Bit definition for ADC_JSQR register *******************/ |
Kojto | 90:cb3d968589d8 | 1296 | #define ADC_JSQR_JSQ1 ((uint32_t)0x0000001F) /*!< JSQ1[4:0] bits (1st conversion in injected sequence) */ |
Kojto | 90:cb3d968589d8 | 1297 | #define ADC_JSQR_JSQ1_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1298 | #define ADC_JSQR_JSQ1_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1299 | #define ADC_JSQR_JSQ1_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1300 | #define ADC_JSQR_JSQ1_3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1301 | #define ADC_JSQR_JSQ1_4 ((uint32_t)0x00000010) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1302 | |
Kojto | 90:cb3d968589d8 | 1303 | #define ADC_JSQR_JSQ2 ((uint32_t)0x000003E0) /*!< JSQ2[4:0] bits (2nd conversion in injected sequence) */ |
Kojto | 90:cb3d968589d8 | 1304 | #define ADC_JSQR_JSQ2_0 ((uint32_t)0x00000020) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1305 | #define ADC_JSQR_JSQ2_1 ((uint32_t)0x00000040) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1306 | #define ADC_JSQR_JSQ2_2 ((uint32_t)0x00000080) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1307 | #define ADC_JSQR_JSQ2_3 ((uint32_t)0x00000100) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1308 | #define ADC_JSQR_JSQ2_4 ((uint32_t)0x00000200) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1309 | |
Kojto | 90:cb3d968589d8 | 1310 | #define ADC_JSQR_JSQ3 ((uint32_t)0x00007C00) /*!< JSQ3[4:0] bits (3rd conversion in injected sequence) */ |
Kojto | 90:cb3d968589d8 | 1311 | #define ADC_JSQR_JSQ3_0 ((uint32_t)0x00000400) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1312 | #define ADC_JSQR_JSQ3_1 ((uint32_t)0x00000800) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1313 | #define ADC_JSQR_JSQ3_2 ((uint32_t)0x00001000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1314 | #define ADC_JSQR_JSQ3_3 ((uint32_t)0x00002000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1315 | #define ADC_JSQR_JSQ3_4 ((uint32_t)0x00004000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1316 | |
Kojto | 90:cb3d968589d8 | 1317 | #define ADC_JSQR_JSQ4 ((uint32_t)0x000F8000) /*!< JSQ4[4:0] bits (4th conversion in injected sequence) */ |
Kojto | 90:cb3d968589d8 | 1318 | #define ADC_JSQR_JSQ4_0 ((uint32_t)0x00008000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1319 | #define ADC_JSQR_JSQ4_1 ((uint32_t)0x00010000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1320 | #define ADC_JSQR_JSQ4_2 ((uint32_t)0x00020000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1321 | #define ADC_JSQR_JSQ4_3 ((uint32_t)0x00040000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1322 | #define ADC_JSQR_JSQ4_4 ((uint32_t)0x00080000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1323 | |
Kojto | 90:cb3d968589d8 | 1324 | #define ADC_JSQR_JL ((uint32_t)0x00300000) /*!< JL[1:0] bits (Injected Sequence length) */ |
Kojto | 90:cb3d968589d8 | 1325 | #define ADC_JSQR_JL_0 ((uint32_t)0x00100000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1326 | #define ADC_JSQR_JL_1 ((uint32_t)0x00200000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1327 | |
Kojto | 90:cb3d968589d8 | 1328 | /******************* Bit definition for ADC_JDR1 register *******************/ |
Kojto | 90:cb3d968589d8 | 1329 | #define ADC_JDR1_JDATA ((uint32_t)0x0000FFFF) /*!< Injected data */ |
Kojto | 90:cb3d968589d8 | 1330 | |
Kojto | 90:cb3d968589d8 | 1331 | /******************* Bit definition for ADC_JDR2 register *******************/ |
Kojto | 90:cb3d968589d8 | 1332 | #define ADC_JDR2_JDATA ((uint32_t)0x0000FFFF) /*!< Injected data */ |
Kojto | 90:cb3d968589d8 | 1333 | |
Kojto | 90:cb3d968589d8 | 1334 | /******************* Bit definition for ADC_JDR3 register *******************/ |
Kojto | 90:cb3d968589d8 | 1335 | #define ADC_JDR3_JDATA ((uint32_t)0x0000FFFF) /*!< Injected data */ |
Kojto | 90:cb3d968589d8 | 1336 | |
Kojto | 90:cb3d968589d8 | 1337 | /******************* Bit definition for ADC_JDR4 register *******************/ |
Kojto | 90:cb3d968589d8 | 1338 | #define ADC_JDR4_JDATA ((uint32_t)0x0000FFFF) /*!< Injected data */ |
Kojto | 90:cb3d968589d8 | 1339 | |
Kojto | 90:cb3d968589d8 | 1340 | /******************** Bit definition for ADC_DR register ********************/ |
Kojto | 90:cb3d968589d8 | 1341 | #define ADC_DR_DATA ((uint32_t)0x0000FFFF) /*!< Regular data */ |
Kojto | 90:cb3d968589d8 | 1342 | |
Kojto | 90:cb3d968589d8 | 1343 | /****************** Bit definition for ADC_SMPR0 register *******************/ |
Kojto | 90:cb3d968589d8 | 1344 | #define ADC_SMPR0_SMP30 ((uint32_t)0x00000007) /*!< SMP30[2:0] bits (Channel 30 Sample time selection) */ |
Kojto | 90:cb3d968589d8 | 1345 | #define ADC_SMPR0_SMP30_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1346 | #define ADC_SMPR0_SMP30_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1347 | #define ADC_SMPR0_SMP30_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1348 | |
Kojto | 90:cb3d968589d8 | 1349 | #define ADC_SMPR0_SMP31 ((uint32_t)0x00000038) /*!< SMP31[2:0] bits (Channel 31 Sample time selection) */ |
Kojto | 90:cb3d968589d8 | 1350 | #define ADC_SMPR0_SMP31_0 ((uint32_t)0x00000008) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1351 | #define ADC_SMPR0_SMP31_1 ((uint32_t)0x00000010) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1352 | #define ADC_SMPR0_SMP31_2 ((uint32_t)0x00000020) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1353 | |
Kojto | 90:cb3d968589d8 | 1354 | /******************* Bit definition for ADC_CSR register ********************/ |
Kojto | 90:cb3d968589d8 | 1355 | #define ADC_CSR_AWD1 ((uint32_t)0x00000001) /*!< ADC1 Analog watchdog flag */ |
Kojto | 90:cb3d968589d8 | 1356 | #define ADC_CSR_EOC1 ((uint32_t)0x00000002) /*!< ADC1 End of conversion */ |
Kojto | 90:cb3d968589d8 | 1357 | #define ADC_CSR_JEOC1 ((uint32_t)0x00000004) /*!< ADC1 Injected channel end of conversion */ |
Kojto | 90:cb3d968589d8 | 1358 | #define ADC_CSR_JSTRT1 ((uint32_t)0x00000008) /*!< ADC1 Injected channel Start flag */ |
Kojto | 90:cb3d968589d8 | 1359 | #define ADC_CSR_STRT1 ((uint32_t)0x00000010) /*!< ADC1 Regular channel Start flag */ |
Kojto | 90:cb3d968589d8 | 1360 | #define ADC_CSR_OVR1 ((uint32_t)0x00000020) /*!< ADC1 overrun flag */ |
Kojto | 90:cb3d968589d8 | 1361 | #define ADC_CSR_ADONS1 ((uint32_t)0x00000040) /*!< ADON status of ADC1 */ |
Kojto | 90:cb3d968589d8 | 1362 | |
Kojto | 90:cb3d968589d8 | 1363 | /******************* Bit definition for ADC_CCR register ********************/ |
Kojto | 90:cb3d968589d8 | 1364 | #define ADC_CCR_ADCPRE ((uint32_t)0x00030000) /*!< ADC prescaler*/ |
Kojto | 90:cb3d968589d8 | 1365 | #define ADC_CCR_ADCPRE_0 ((uint32_t)0x00010000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1366 | #define ADC_CCR_ADCPRE_1 ((uint32_t)0x00020000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1367 | #define ADC_CCR_TSVREFE ((uint32_t)0x00800000) /*!< Temperature Sensor and VREFINT Enable */ |
Kojto | 90:cb3d968589d8 | 1368 | |
Kojto | 90:cb3d968589d8 | 1369 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 1370 | /* */ |
Kojto | 90:cb3d968589d8 | 1371 | /* Analog Comparators (COMP) */ |
Kojto | 90:cb3d968589d8 | 1372 | /* */ |
Kojto | 90:cb3d968589d8 | 1373 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 1374 | |
Kojto | 90:cb3d968589d8 | 1375 | /****************** Bit definition for COMP_CSR register ********************/ |
Kojto | 90:cb3d968589d8 | 1376 | #define COMP_CSR_10KPU ((uint32_t)0x00000001) /*!< 10K pull-up resistor */ |
Kojto | 90:cb3d968589d8 | 1377 | #define COMP_CSR_400KPU ((uint32_t)0x00000002) /*!< 400K pull-up resistor */ |
Kojto | 90:cb3d968589d8 | 1378 | #define COMP_CSR_10KPD ((uint32_t)0x00000004) /*!< 10K pull-down resistor */ |
Kojto | 90:cb3d968589d8 | 1379 | #define COMP_CSR_400KPD ((uint32_t)0x00000008) /*!< 400K pull-down resistor */ |
Kojto | 90:cb3d968589d8 | 1380 | #define COMP_CSR_CMP1EN ((uint32_t)0x00000010) /*!< Comparator 1 enable */ |
Kojto | 90:cb3d968589d8 | 1381 | #define COMP_CSR_SW1 ((uint32_t)0x00000020) /*!< SW1 analog switch enable */ |
Kojto | 90:cb3d968589d8 | 1382 | #define COMP_CSR_CMP1OUT ((uint32_t)0x00000080) /*!< Comparator 1 output */ |
Kojto | 90:cb3d968589d8 | 1383 | |
Kojto | 90:cb3d968589d8 | 1384 | #define COMP_CSR_SPEED ((uint32_t)0x00001000) /*!< Comparator 2 speed */ |
Kojto | 90:cb3d968589d8 | 1385 | #define COMP_CSR_CMP2OUT ((uint32_t)0x00002000) /*!< Comparator 2 ouput */ |
Kojto | 90:cb3d968589d8 | 1386 | #define COMP_CSR_VREFOUTEN ((uint32_t)0x00010000) /*!< Comparator Vref Enable */ |
Kojto | 90:cb3d968589d8 | 1387 | #define COMP_CSR_WNDWE ((uint32_t)0x00020000) /*!< Window mode enable */ |
Kojto | 90:cb3d968589d8 | 1388 | #define COMP_CSR_INSEL ((uint32_t)0x001C0000) /*!< INSEL[2:0] Inversion input Selection */ |
Kojto | 90:cb3d968589d8 | 1389 | #define COMP_CSR_INSEL_0 ((uint32_t)0x00040000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1390 | #define COMP_CSR_INSEL_1 ((uint32_t)0x00080000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1391 | #define COMP_CSR_INSEL_2 ((uint32_t)0x00100000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1392 | #define COMP_CSR_OUTSEL ((uint32_t)0x00E00000) /*!< OUTSEL[2:0] comparator 2 output redirection */ |
Kojto | 90:cb3d968589d8 | 1393 | #define COMP_CSR_OUTSEL_0 ((uint32_t)0x00200000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1394 | #define COMP_CSR_OUTSEL_1 ((uint32_t)0x00400000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1395 | #define COMP_CSR_OUTSEL_2 ((uint32_t)0x00800000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1396 | |
Kojto | 90:cb3d968589d8 | 1397 | #define COMP_CSR_FCH3 ((uint32_t)0x04000000) /*!< Bit 26 */ |
Kojto | 90:cb3d968589d8 | 1398 | #define COMP_CSR_FCH8 ((uint32_t)0x08000000) /*!< Bit 27 */ |
Kojto | 90:cb3d968589d8 | 1399 | #define COMP_CSR_RCH13 ((uint32_t)0x10000000) /*!< Bit 28 */ |
Kojto | 90:cb3d968589d8 | 1400 | |
Kojto | 90:cb3d968589d8 | 1401 | #define COMP_CSR_CAIE ((uint32_t)0x20000000) /*!< Bit 29 */ |
Kojto | 90:cb3d968589d8 | 1402 | #define COMP_CSR_CAIF ((uint32_t)0x40000000) /*!< Bit 30 */ |
Kojto | 90:cb3d968589d8 | 1403 | #define COMP_CSR_TSUSP ((uint32_t)0x80000000) /*!< Bit 31 */ |
Kojto | 90:cb3d968589d8 | 1404 | |
Kojto | 90:cb3d968589d8 | 1405 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 1406 | /* */ |
Kojto | 90:cb3d968589d8 | 1407 | /* Operational Amplifier (OPAMP) */ |
Kojto | 90:cb3d968589d8 | 1408 | /* */ |
Kojto | 90:cb3d968589d8 | 1409 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 1410 | /******************* Bit definition for OPAMP_CSR register ******************/ |
Kojto | 90:cb3d968589d8 | 1411 | #define OPAMP_CSR_OPA1PD ((uint32_t)0x00000001) /*!< OPAMP1 disable */ |
Kojto | 90:cb3d968589d8 | 1412 | #define OPAMP_CSR_S3SEL1 ((uint32_t)0x00000002) /*!< Switch 3 for OPAMP1 Enable */ |
Kojto | 90:cb3d968589d8 | 1413 | #define OPAMP_CSR_S4SEL1 ((uint32_t)0x00000004) /*!< Switch 4 for OPAMP1 Enable */ |
Kojto | 90:cb3d968589d8 | 1414 | #define OPAMP_CSR_S5SEL1 ((uint32_t)0x00000008) /*!< Switch 5 for OPAMP1 Enable */ |
Kojto | 90:cb3d968589d8 | 1415 | #define OPAMP_CSR_S6SEL1 ((uint32_t)0x00000010) /*!< Switch 6 for OPAMP1 Enable */ |
Kojto | 90:cb3d968589d8 | 1416 | #define OPAMP_CSR_OPA1CAL_L ((uint32_t)0x00000020) /*!< OPAMP1 Offset calibration for P differential pair */ |
Kojto | 90:cb3d968589d8 | 1417 | #define OPAMP_CSR_OPA1CAL_H ((uint32_t)0x00000040) /*!< OPAMP1 Offset calibration for N differential pair */ |
Kojto | 90:cb3d968589d8 | 1418 | #define OPAMP_CSR_OPA1LPM ((uint32_t)0x00000080) /*!< OPAMP1 Low power enable */ |
Kojto | 90:cb3d968589d8 | 1419 | #define OPAMP_CSR_OPA2PD ((uint32_t)0x00000100) /*!< OPAMP2 disable */ |
Kojto | 90:cb3d968589d8 | 1420 | #define OPAMP_CSR_S3SEL2 ((uint32_t)0x00000200) /*!< Switch 3 for OPAMP2 Enable */ |
Kojto | 90:cb3d968589d8 | 1421 | #define OPAMP_CSR_S4SEL2 ((uint32_t)0x00000400) /*!< Switch 4 for OPAMP2 Enable */ |
Kojto | 90:cb3d968589d8 | 1422 | #define OPAMP_CSR_S5SEL2 ((uint32_t)0x00000800) /*!< Switch 5 for OPAMP2 Enable */ |
Kojto | 90:cb3d968589d8 | 1423 | #define OPAMP_CSR_S6SEL2 ((uint32_t)0x00001000) /*!< Switch 6 for OPAMP2 Enable */ |
Kojto | 90:cb3d968589d8 | 1424 | #define OPAMP_CSR_OPA2CAL_L ((uint32_t)0x00002000) /*!< OPAMP2 Offset calibration for P differential pair */ |
Kojto | 90:cb3d968589d8 | 1425 | #define OPAMP_CSR_OPA2CAL_H ((uint32_t)0x00004000) /*!< OPAMP2 Offset calibration for N differential pair */ |
Kojto | 90:cb3d968589d8 | 1426 | #define OPAMP_CSR_OPA2LPM ((uint32_t)0x00008000) /*!< OPAMP2 Low power enable */ |
Kojto | 90:cb3d968589d8 | 1427 | #define OPAMP_CSR_ANAWSEL1 ((uint32_t)0x01000000) /*!< Switch ANA Enable for OPAMP1 */ |
Kojto | 90:cb3d968589d8 | 1428 | #define OPAMP_CSR_ANAWSEL2 ((uint32_t)0x02000000) /*!< Switch ANA Enable for OPAMP2 */ |
Kojto | 90:cb3d968589d8 | 1429 | #define OPAMP_CSR_S7SEL2 ((uint32_t)0x08000000) /*!< Switch 7 for OPAMP2 Enable */ |
Kojto | 90:cb3d968589d8 | 1430 | #define OPAMP_CSR_AOP_RANGE ((uint32_t)0x10000000) /*!< Power range selection */ |
Kojto | 90:cb3d968589d8 | 1431 | #define OPAMP_CSR_OPA1CALOUT ((uint32_t)0x20000000) /*!< OPAMP1 calibration output */ |
Kojto | 90:cb3d968589d8 | 1432 | #define OPAMP_CSR_OPA2CALOUT ((uint32_t)0x40000000) /*!< OPAMP2 calibration output */ |
Kojto | 90:cb3d968589d8 | 1433 | |
Kojto | 90:cb3d968589d8 | 1434 | /******************* Bit definition for OPAMP_OTR register ******************/ |
Kojto | 90:cb3d968589d8 | 1435 | #define OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LOW ((uint32_t)0x0000001F) /*!< Offset trim for transistors differential pair PMOS of OPAMP1 */ |
Kojto | 90:cb3d968589d8 | 1436 | #define OPAMP_OTR_AO1_OPT_OFFSET_TRIM_HIGH ((uint32_t)0x000003E0) /*!< Offset trim for transistors differential pair NMOS of OPAMP1 */ |
Kojto | 90:cb3d968589d8 | 1437 | #define OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LOW ((uint32_t)0x00007C00) /*!< Offset trim for transistors differential pair PMOS of OPAMP2 */ |
Kojto | 90:cb3d968589d8 | 1438 | #define OPAMP_OTR_AO2_OPT_OFFSET_TRIM_HIGH ((uint32_t)0x000F8000) /*!< Offset trim for transistors differential pair NMOS of OPAMP2 */ |
Kojto | 90:cb3d968589d8 | 1439 | #define OPAMP_OTR_OT_USER ((uint32_t)0x80000000) /*!< Switch to OPAMP offset user trimmed values */ |
Kojto | 90:cb3d968589d8 | 1440 | |
Kojto | 90:cb3d968589d8 | 1441 | /******************* Bit definition for OPAMP_LPOTR register ****************/ |
Kojto | 90:cb3d968589d8 | 1442 | #define OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LP_LOW ((uint32_t)0x0000001F) /*!< Offset trim for transistors differential pair PMOS of OPAMP1 */ |
Kojto | 90:cb3d968589d8 | 1443 | #define OPAMP_OTR_AO1_OPT_OFFSET_TRIM_LP_HIGH ((uint32_t)0x000003E0) /*!< Offset trim for transistors differential pair NMOS of OPAMP1 */ |
Kojto | 90:cb3d968589d8 | 1444 | #define OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LP_LOW ((uint32_t)0x00007C00) /*!< Offset trim for transistors differential pair PMOS of OPAMP2 */ |
Kojto | 90:cb3d968589d8 | 1445 | #define OPAMP_OTR_AO2_OPT_OFFSET_TRIM_LP_HIGH ((uint32_t)0x000F8000) /*!< Offset trim for transistors differential pair NMOS of OPAMP2 */ |
Kojto | 90:cb3d968589d8 | 1446 | |
Kojto | 90:cb3d968589d8 | 1447 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 1448 | /* */ |
Kojto | 90:cb3d968589d8 | 1449 | /* CRC calculation unit (CRC) */ |
Kojto | 90:cb3d968589d8 | 1450 | /* */ |
Kojto | 90:cb3d968589d8 | 1451 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 1452 | |
Kojto | 90:cb3d968589d8 | 1453 | /******************* Bit definition for CRC_DR register *********************/ |
Kojto | 90:cb3d968589d8 | 1454 | #define CRC_DR_DR ((uint32_t)0xFFFFFFFF) /*!< Data register bits */ |
Kojto | 90:cb3d968589d8 | 1455 | |
Kojto | 90:cb3d968589d8 | 1456 | /******************* Bit definition for CRC_IDR register ********************/ |
Kojto | 90:cb3d968589d8 | 1457 | #define CRC_IDR_IDR ((uint32_t)0x000000FF) /*!< General-purpose 8-bit data register bits */ |
Kojto | 90:cb3d968589d8 | 1458 | |
Kojto | 90:cb3d968589d8 | 1459 | /******************** Bit definition for CRC_CR register ********************/ |
Kojto | 90:cb3d968589d8 | 1460 | #define CRC_CR_RESET ((uint32_t)0x00000001) /*!< RESET bit */ |
Kojto | 90:cb3d968589d8 | 1461 | |
Kojto | 90:cb3d968589d8 | 1462 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 1463 | /* */ |
Kojto | 90:cb3d968589d8 | 1464 | /* Digital to Analog Converter (DAC) */ |
Kojto | 90:cb3d968589d8 | 1465 | /* */ |
Kojto | 90:cb3d968589d8 | 1466 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 1467 | |
Kojto | 90:cb3d968589d8 | 1468 | /******************** Bit definition for DAC_CR register ********************/ |
Kojto | 90:cb3d968589d8 | 1469 | #define DAC_CR_EN1 ((uint32_t)0x00000001) /*!<DAC channel1 enable */ |
Kojto | 90:cb3d968589d8 | 1470 | #define DAC_CR_BOFF1 ((uint32_t)0x00000002) /*!<DAC channel1 output buffer disable */ |
Kojto | 90:cb3d968589d8 | 1471 | #define DAC_CR_TEN1 ((uint32_t)0x00000004) /*!<DAC channel1 Trigger enable */ |
Kojto | 90:cb3d968589d8 | 1472 | |
Kojto | 90:cb3d968589d8 | 1473 | #define DAC_CR_TSEL1 ((uint32_t)0x00000038) /*!<TSEL1[2:0] (DAC channel1 Trigger selection) */ |
Kojto | 90:cb3d968589d8 | 1474 | #define DAC_CR_TSEL1_0 ((uint32_t)0x00000008) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1475 | #define DAC_CR_TSEL1_1 ((uint32_t)0x00000010) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1476 | #define DAC_CR_TSEL1_2 ((uint32_t)0x00000020) /*!<Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1477 | |
Kojto | 90:cb3d968589d8 | 1478 | #define DAC_CR_WAVE1 ((uint32_t)0x000000C0) /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */ |
Kojto | 90:cb3d968589d8 | 1479 | #define DAC_CR_WAVE1_0 ((uint32_t)0x00000040) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1480 | #define DAC_CR_WAVE1_1 ((uint32_t)0x00000080) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1481 | |
Kojto | 90:cb3d968589d8 | 1482 | #define DAC_CR_MAMP1 ((uint32_t)0x00000F00) /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */ |
Kojto | 90:cb3d968589d8 | 1483 | #define DAC_CR_MAMP1_0 ((uint32_t)0x00000100) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1484 | #define DAC_CR_MAMP1_1 ((uint32_t)0x00000200) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1485 | #define DAC_CR_MAMP1_2 ((uint32_t)0x00000400) /*!<Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1486 | #define DAC_CR_MAMP1_3 ((uint32_t)0x00000800) /*!<Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1487 | |
Kojto | 90:cb3d968589d8 | 1488 | #define DAC_CR_DMAEN1 ((uint32_t)0x00001000) /*!<DAC channel1 DMA enable */ |
Kojto | 90:cb3d968589d8 | 1489 | #define DAC_CR_DMAUDRIE1 ((uint32_t)0x00002000) /*!<DAC channel1 DMA Interrupt enable */ |
Kojto | 90:cb3d968589d8 | 1490 | #define DAC_CR_EN2 ((uint32_t)0x00010000) /*!<DAC channel2 enable */ |
Kojto | 90:cb3d968589d8 | 1491 | #define DAC_CR_BOFF2 ((uint32_t)0x00020000) /*!<DAC channel2 output buffer disable */ |
Kojto | 90:cb3d968589d8 | 1492 | #define DAC_CR_TEN2 ((uint32_t)0x00040000) /*!<DAC channel2 Trigger enable */ |
Kojto | 90:cb3d968589d8 | 1493 | |
Kojto | 90:cb3d968589d8 | 1494 | #define DAC_CR_TSEL2 ((uint32_t)0x00380000) /*!<TSEL2[2:0] (DAC channel2 Trigger selection) */ |
Kojto | 90:cb3d968589d8 | 1495 | #define DAC_CR_TSEL2_0 ((uint32_t)0x00080000) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1496 | #define DAC_CR_TSEL2_1 ((uint32_t)0x00100000) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1497 | #define DAC_CR_TSEL2_2 ((uint32_t)0x00200000) /*!<Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1498 | |
Kojto | 90:cb3d968589d8 | 1499 | #define DAC_CR_WAVE2 ((uint32_t)0x00C00000) /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */ |
Kojto | 90:cb3d968589d8 | 1500 | #define DAC_CR_WAVE2_0 ((uint32_t)0x00400000) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1501 | #define DAC_CR_WAVE2_1 ((uint32_t)0x00800000) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1502 | |
Kojto | 90:cb3d968589d8 | 1503 | #define DAC_CR_MAMP2 ((uint32_t)0x0F000000) /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */ |
Kojto | 90:cb3d968589d8 | 1504 | #define DAC_CR_MAMP2_0 ((uint32_t)0x01000000) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1505 | #define DAC_CR_MAMP2_1 ((uint32_t)0x02000000) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1506 | #define DAC_CR_MAMP2_2 ((uint32_t)0x04000000) /*!<Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1507 | #define DAC_CR_MAMP2_3 ((uint32_t)0x08000000) /*!<Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1508 | |
Kojto | 90:cb3d968589d8 | 1509 | #define DAC_CR_DMAEN2 ((uint32_t)0x10000000) /*!<DAC channel2 DMA enabled */ |
Kojto | 90:cb3d968589d8 | 1510 | #define DAC_CR_DMAUDRIE2 ((uint32_t)0x20000000) /*!<DAC channel2 DMA underrun interrupt enable */ |
Kojto | 90:cb3d968589d8 | 1511 | /***************** Bit definition for DAC_SWTRIGR register ******************/ |
Kojto | 90:cb3d968589d8 | 1512 | #define DAC_SWTRIGR_SWTRIG1 ((uint32_t)0x00000001) /*!<DAC channel1 software trigger */ |
Kojto | 90:cb3d968589d8 | 1513 | #define DAC_SWTRIGR_SWTRIG2 ((uint32_t)0x00000002) /*!<DAC channel2 software trigger */ |
Kojto | 90:cb3d968589d8 | 1514 | |
Kojto | 90:cb3d968589d8 | 1515 | /***************** Bit definition for DAC_DHR12R1 register ******************/ |
Kojto | 90:cb3d968589d8 | 1516 | #define DAC_DHR12R1_DACC1DHR ((uint32_t)0x00000FFF) /*!<DAC channel1 12-bit Right aligned data */ |
Kojto | 90:cb3d968589d8 | 1517 | |
Kojto | 90:cb3d968589d8 | 1518 | /***************** Bit definition for DAC_DHR12L1 register ******************/ |
Kojto | 90:cb3d968589d8 | 1519 | #define DAC_DHR12L1_DACC1DHR ((uint32_t)0x0000FFF0) /*!<DAC channel1 12-bit Left aligned data */ |
Kojto | 90:cb3d968589d8 | 1520 | |
Kojto | 90:cb3d968589d8 | 1521 | /****************** Bit definition for DAC_DHR8R1 register ******************/ |
Kojto | 90:cb3d968589d8 | 1522 | #define DAC_DHR8R1_DACC1DHR ((uint32_t)0x000000FF) /*!<DAC channel1 8-bit Right aligned data */ |
Kojto | 90:cb3d968589d8 | 1523 | |
Kojto | 90:cb3d968589d8 | 1524 | /***************** Bit definition for DAC_DHR12R2 register ******************/ |
Kojto | 90:cb3d968589d8 | 1525 | #define DAC_DHR12R2_DACC2DHR ((uint32_t)0x00000FFF) /*!<DAC channel2 12-bit Right aligned data */ |
Kojto | 90:cb3d968589d8 | 1526 | |
Kojto | 90:cb3d968589d8 | 1527 | /***************** Bit definition for DAC_DHR12L2 register ******************/ |
Kojto | 90:cb3d968589d8 | 1528 | #define DAC_DHR12L2_DACC2DHR ((uint32_t)0x0000FFF0) /*!<DAC channel2 12-bit Left aligned data */ |
Kojto | 90:cb3d968589d8 | 1529 | |
Kojto | 90:cb3d968589d8 | 1530 | /****************** Bit definition for DAC_DHR8R2 register ******************/ |
Kojto | 90:cb3d968589d8 | 1531 | #define DAC_DHR8R2_DACC2DHR ((uint32_t)0x000000FF) /*!<DAC channel2 8-bit Right aligned data */ |
Kojto | 90:cb3d968589d8 | 1532 | |
Kojto | 90:cb3d968589d8 | 1533 | /***************** Bit definition for DAC_DHR12RD register ******************/ |
Kojto | 90:cb3d968589d8 | 1534 | #define DAC_DHR12RD_DACC1DHR ((uint32_t)0x00000FFF) /*!<DAC channel1 12-bit Right aligned data */ |
Kojto | 90:cb3d968589d8 | 1535 | #define DAC_DHR12RD_DACC2DHR ((uint32_t)0x0FFF0000) /*!<DAC channel2 12-bit Right aligned data */ |
Kojto | 90:cb3d968589d8 | 1536 | |
Kojto | 90:cb3d968589d8 | 1537 | /***************** Bit definition for DAC_DHR12LD register ******************/ |
Kojto | 90:cb3d968589d8 | 1538 | #define DAC_DHR12LD_DACC1DHR ((uint32_t)0x0000FFF0) /*!<DAC channel1 12-bit Left aligned data */ |
Kojto | 90:cb3d968589d8 | 1539 | #define DAC_DHR12LD_DACC2DHR ((uint32_t)0xFFF00000) /*!<DAC channel2 12-bit Left aligned data */ |
Kojto | 90:cb3d968589d8 | 1540 | |
Kojto | 90:cb3d968589d8 | 1541 | /****************** Bit definition for DAC_DHR8RD register ******************/ |
Kojto | 90:cb3d968589d8 | 1542 | #define DAC_DHR8RD_DACC1DHR ((uint32_t)0x000000FF) /*!<DAC channel1 8-bit Right aligned data */ |
Kojto | 90:cb3d968589d8 | 1543 | #define DAC_DHR8RD_DACC2DHR ((uint32_t)0x0000FF00) /*!<DAC channel2 8-bit Right aligned data */ |
Kojto | 90:cb3d968589d8 | 1544 | |
Kojto | 90:cb3d968589d8 | 1545 | /******************* Bit definition for DAC_DOR1 register *******************/ |
Kojto | 90:cb3d968589d8 | 1546 | #define DAC_DOR1_DACC1DOR ((uint32_t)0x00000FFF) /*!<DAC channel1 data output */ |
Kojto | 90:cb3d968589d8 | 1547 | |
Kojto | 90:cb3d968589d8 | 1548 | /******************* Bit definition for DAC_DOR2 register *******************/ |
Kojto | 90:cb3d968589d8 | 1549 | #define DAC_DOR2_DACC2DOR ((uint_t)0x00000FFF) /*!<DAC channel2 data output */ |
Kojto | 90:cb3d968589d8 | 1550 | |
Kojto | 90:cb3d968589d8 | 1551 | /******************** Bit definition for DAC_SR register ********************/ |
Kojto | 90:cb3d968589d8 | 1552 | #define DAC_SR_DMAUDR1 ((uint32_t)0x00002000) /*!<DAC channel1 DMA underrun flag */ |
Kojto | 90:cb3d968589d8 | 1553 | #define DAC_SR_DMAUDR2 ((uint32_t)0x20000000) /*!<DAC channel2 DMA underrun flag */ |
Kojto | 90:cb3d968589d8 | 1554 | |
Kojto | 90:cb3d968589d8 | 1555 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 1556 | /* */ |
Kojto | 90:cb3d968589d8 | 1557 | /* Debug MCU (DBGMCU) */ |
Kojto | 90:cb3d968589d8 | 1558 | /* */ |
Kojto | 90:cb3d968589d8 | 1559 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 1560 | |
Kojto | 90:cb3d968589d8 | 1561 | /**************** Bit definition for DBGMCU_IDCODE register *****************/ |
Kojto | 90:cb3d968589d8 | 1562 | #define DBGMCU_IDCODE_DEV_ID ((uint32_t)0x00000FFF) /*!< Device Identifier */ |
Kojto | 90:cb3d968589d8 | 1563 | |
Kojto | 90:cb3d968589d8 | 1564 | #define DBGMCU_IDCODE_REV_ID ((uint32_t)0xFFFF0000) /*!< REV_ID[15:0] bits (Revision Identifier) */ |
Kojto | 90:cb3d968589d8 | 1565 | #define DBGMCU_IDCODE_REV_ID_0 ((uint32_t)0x00010000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1566 | #define DBGMCU_IDCODE_REV_ID_1 ((uint32_t)0x00020000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1567 | #define DBGMCU_IDCODE_REV_ID_2 ((uint32_t)0x00040000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 1568 | #define DBGMCU_IDCODE_REV_ID_3 ((uint32_t)0x00080000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 1569 | #define DBGMCU_IDCODE_REV_ID_4 ((uint32_t)0x00100000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 1570 | #define DBGMCU_IDCODE_REV_ID_5 ((uint32_t)0x00200000) /*!< Bit 5 */ |
Kojto | 90:cb3d968589d8 | 1571 | #define DBGMCU_IDCODE_REV_ID_6 ((uint32_t)0x00400000) /*!< Bit 6 */ |
Kojto | 90:cb3d968589d8 | 1572 | #define DBGMCU_IDCODE_REV_ID_7 ((uint32_t)0x00800000) /*!< Bit 7 */ |
Kojto | 90:cb3d968589d8 | 1573 | #define DBGMCU_IDCODE_REV_ID_8 ((uint32_t)0x01000000) /*!< Bit 8 */ |
Kojto | 90:cb3d968589d8 | 1574 | #define DBGMCU_IDCODE_REV_ID_9 ((uint32_t)0x02000000) /*!< Bit 9 */ |
Kojto | 90:cb3d968589d8 | 1575 | #define DBGMCU_IDCODE_REV_ID_10 ((uint32_t)0x04000000) /*!< Bit 10 */ |
Kojto | 90:cb3d968589d8 | 1576 | #define DBGMCU_IDCODE_REV_ID_11 ((uint32_t)0x08000000) /*!< Bit 11 */ |
Kojto | 90:cb3d968589d8 | 1577 | #define DBGMCU_IDCODE_REV_ID_12 ((uint32_t)0x10000000) /*!< Bit 12 */ |
Kojto | 90:cb3d968589d8 | 1578 | #define DBGMCU_IDCODE_REV_ID_13 ((uint32_t)0x20000000) /*!< Bit 13 */ |
Kojto | 90:cb3d968589d8 | 1579 | #define DBGMCU_IDCODE_REV_ID_14 ((uint32_t)0x40000000) /*!< Bit 14 */ |
Kojto | 90:cb3d968589d8 | 1580 | #define DBGMCU_IDCODE_REV_ID_15 ((uint32_t)0x80000000) /*!< Bit 15 */ |
Kojto | 90:cb3d968589d8 | 1581 | |
Kojto | 90:cb3d968589d8 | 1582 | /****************** Bit definition for DBGMCU_CR register *******************/ |
Kojto | 90:cb3d968589d8 | 1583 | #define DBGMCU_CR_DBG_SLEEP ((uint32_t)0x00000001) /*!< Debug Sleep Mode */ |
Kojto | 90:cb3d968589d8 | 1584 | #define DBGMCU_CR_DBG_STOP ((uint32_t)0x00000002) /*!< Debug Stop Mode */ |
Kojto | 90:cb3d968589d8 | 1585 | #define DBGMCU_CR_DBG_STANDBY ((uint32_t)0x00000004) /*!< Debug Standby mode */ |
Kojto | 90:cb3d968589d8 | 1586 | #define DBGMCU_CR_TRACE_IOEN ((uint32_t)0x00000020) /*!< Trace Pin Assignment Control */ |
Kojto | 90:cb3d968589d8 | 1587 | |
Kojto | 90:cb3d968589d8 | 1588 | #define DBGMCU_CR_TRACE_MODE ((uint32_t)0x000000C0) /*!< TRACE_MODE[1:0] bits (Trace Pin Assignment Control) */ |
Kojto | 90:cb3d968589d8 | 1589 | #define DBGMCU_CR_TRACE_MODE_0 ((uint32_t)0x00000040) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1590 | #define DBGMCU_CR_TRACE_MODE_1 ((uint32_t)0x00000080) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1591 | |
Kojto | 90:cb3d968589d8 | 1592 | /****************** Bit definition for DBGMCU_APB1_FZ register **************/ |
Kojto | 90:cb3d968589d8 | 1593 | |
Kojto | 90:cb3d968589d8 | 1594 | #define DBGMCU_APB1_FZ_DBG_TIM2_STOP ((uint32_t)0x00000001) /*!< TIM2 counter stopped when core is halted */ |
Kojto | 90:cb3d968589d8 | 1595 | #define DBGMCU_APB1_FZ_DBG_TIM3_STOP ((uint32_t)0x00000002) /*!< TIM3 counter stopped when core is halted */ |
Kojto | 90:cb3d968589d8 | 1596 | #define DBGMCU_APB1_FZ_DBG_TIM4_STOP ((uint32_t)0x00000004) /*!< TIM4 counter stopped when core is halted */ |
Kojto | 90:cb3d968589d8 | 1597 | #define DBGMCU_APB1_FZ_DBG_TIM5_STOP ((uint32_t)0x00000008) /*!< TIM5 counter stopped when core is halted */ |
Kojto | 90:cb3d968589d8 | 1598 | #define DBGMCU_APB1_FZ_DBG_TIM6_STOP ((uint32_t)0x00000010) /*!< TIM6 counter stopped when core is halted */ |
Kojto | 90:cb3d968589d8 | 1599 | #define DBGMCU_APB1_FZ_DBG_TIM7_STOP ((uint32_t)0x00000020) /*!< TIM7 counter stopped when core is halted */ |
Kojto | 90:cb3d968589d8 | 1600 | #define DBGMCU_APB1_FZ_DBG_RTC_STOP ((uint32_t)0x00000400) /*!< RTC Counter stopped when Core is halted */ |
Kojto | 90:cb3d968589d8 | 1601 | #define DBGMCU_APB1_FZ_DBG_WWDG_STOP ((uint32_t)0x00000800) /*!< Debug Window Watchdog stopped when Core is halted */ |
Kojto | 90:cb3d968589d8 | 1602 | #define DBGMCU_APB1_FZ_DBG_IWDG_STOP ((uint32_t)0x00001000) /*!< Debug Independent Watchdog stopped when Core is halted */ |
Kojto | 90:cb3d968589d8 | 1603 | #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT ((uint32_t)0x00200000) /*!< SMBUS timeout mode stopped when Core is halted */ |
Kojto | 90:cb3d968589d8 | 1604 | #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT ((uint32_t)0x00400000) /*!< SMBUS timeout mode stopped when Core is halted */ |
Kojto | 90:cb3d968589d8 | 1605 | |
Kojto | 90:cb3d968589d8 | 1606 | /****************** Bit definition for DBGMCU_APB2_FZ register **************/ |
Kojto | 90:cb3d968589d8 | 1607 | |
Kojto | 90:cb3d968589d8 | 1608 | #define DBGMCU_APB2_FZ_DBG_TIM9_STOP ((uint32_t)0x00000004) /*!< TIM9 counter stopped when core is halted */ |
Kojto | 90:cb3d968589d8 | 1609 | #define DBGMCU_APB2_FZ_DBG_TIM10_STOP ((uint32_t)0x00000008) /*!< TIM10 counter stopped when core is halted */ |
Kojto | 90:cb3d968589d8 | 1610 | #define DBGMCU_APB2_FZ_DBG_TIM11_STOP ((uint32_t)0x00000010) /*!< TIM11 counter stopped when core is halted */ |
Kojto | 90:cb3d968589d8 | 1611 | |
Kojto | 90:cb3d968589d8 | 1612 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 1613 | /* */ |
Kojto | 90:cb3d968589d8 | 1614 | /* DMA Controller (DMA) */ |
Kojto | 90:cb3d968589d8 | 1615 | /* */ |
Kojto | 90:cb3d968589d8 | 1616 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 1617 | |
Kojto | 90:cb3d968589d8 | 1618 | /******************* Bit definition for DMA_ISR register ********************/ |
Kojto | 90:cb3d968589d8 | 1619 | #define DMA_ISR_GIF1 ((uint32_t)0x00000001) /*!< Channel 1 Global interrupt flag */ |
Kojto | 90:cb3d968589d8 | 1620 | #define DMA_ISR_TCIF1 ((uint32_t)0x00000002) /*!< Channel 1 Transfer Complete flag */ |
Kojto | 90:cb3d968589d8 | 1621 | #define DMA_ISR_HTIF1 ((uint32_t)0x00000004) /*!< Channel 1 Half Transfer flag */ |
Kojto | 90:cb3d968589d8 | 1622 | #define DMA_ISR_TEIF1 ((uint32_t)0x00000008) /*!< Channel 1 Transfer Error flag */ |
Kojto | 90:cb3d968589d8 | 1623 | #define DMA_ISR_GIF2 ((uint32_t)0x00000010) /*!< Channel 2 Global interrupt flag */ |
Kojto | 90:cb3d968589d8 | 1624 | #define DMA_ISR_TCIF2 ((uint32_t)0x00000020) /*!< Channel 2 Transfer Complete flag */ |
Kojto | 90:cb3d968589d8 | 1625 | #define DMA_ISR_HTIF2 ((uint32_t)0x00000040) /*!< Channel 2 Half Transfer flag */ |
Kojto | 90:cb3d968589d8 | 1626 | #define DMA_ISR_TEIF2 ((uint32_t)0x00000080) /*!< Channel 2 Transfer Error flag */ |
Kojto | 90:cb3d968589d8 | 1627 | #define DMA_ISR_GIF3 ((uint32_t)0x00000100) /*!< Channel 3 Global interrupt flag */ |
Kojto | 90:cb3d968589d8 | 1628 | #define DMA_ISR_TCIF3 ((uint32_t)0x00000200) /*!< Channel 3 Transfer Complete flag */ |
Kojto | 90:cb3d968589d8 | 1629 | #define DMA_ISR_HTIF3 ((uint32_t)0x00000400) /*!< Channel 3 Half Transfer flag */ |
Kojto | 90:cb3d968589d8 | 1630 | #define DMA_ISR_TEIF3 ((uint32_t)0x00000800) /*!< Channel 3 Transfer Error flag */ |
Kojto | 90:cb3d968589d8 | 1631 | #define DMA_ISR_GIF4 ((uint32_t)0x00001000) /*!< Channel 4 Global interrupt flag */ |
Kojto | 90:cb3d968589d8 | 1632 | #define DMA_ISR_TCIF4 ((uint32_t)0x00002000) /*!< Channel 4 Transfer Complete flag */ |
Kojto | 90:cb3d968589d8 | 1633 | #define DMA_ISR_HTIF4 ((uint32_t)0x00004000) /*!< Channel 4 Half Transfer flag */ |
Kojto | 90:cb3d968589d8 | 1634 | #define DMA_ISR_TEIF4 ((uint32_t)0x00008000) /*!< Channel 4 Transfer Error flag */ |
Kojto | 90:cb3d968589d8 | 1635 | #define DMA_ISR_GIF5 ((uint32_t)0x00010000) /*!< Channel 5 Global interrupt flag */ |
Kojto | 90:cb3d968589d8 | 1636 | #define DMA_ISR_TCIF5 ((uint32_t)0x00020000) /*!< Channel 5 Transfer Complete flag */ |
Kojto | 90:cb3d968589d8 | 1637 | #define DMA_ISR_HTIF5 ((uint32_t)0x00040000) /*!< Channel 5 Half Transfer flag */ |
Kojto | 90:cb3d968589d8 | 1638 | #define DMA_ISR_TEIF5 ((uint32_t)0x00080000) /*!< Channel 5 Transfer Error flag */ |
Kojto | 90:cb3d968589d8 | 1639 | #define DMA_ISR_GIF6 ((uint32_t)0x00100000) /*!< Channel 6 Global interrupt flag */ |
Kojto | 90:cb3d968589d8 | 1640 | #define DMA_ISR_TCIF6 ((uint32_t)0x00200000) /*!< Channel 6 Transfer Complete flag */ |
Kojto | 90:cb3d968589d8 | 1641 | #define DMA_ISR_HTIF6 ((uint32_t)0x00400000) /*!< Channel 6 Half Transfer flag */ |
Kojto | 90:cb3d968589d8 | 1642 | #define DMA_ISR_TEIF6 ((uint32_t)0x00800000) /*!< Channel 6 Transfer Error flag */ |
Kojto | 90:cb3d968589d8 | 1643 | #define DMA_ISR_GIF7 ((uint32_t)0x01000000) /*!< Channel 7 Global interrupt flag */ |
Kojto | 90:cb3d968589d8 | 1644 | #define DMA_ISR_TCIF7 ((uint32_t)0x02000000) /*!< Channel 7 Transfer Complete flag */ |
Kojto | 90:cb3d968589d8 | 1645 | #define DMA_ISR_HTIF7 ((uint32_t)0x04000000) /*!< Channel 7 Half Transfer flag */ |
Kojto | 90:cb3d968589d8 | 1646 | #define DMA_ISR_TEIF7 ((uint32_t)0x08000000) /*!< Channel 7 Transfer Error flag */ |
Kojto | 90:cb3d968589d8 | 1647 | |
Kojto | 90:cb3d968589d8 | 1648 | /******************* Bit definition for DMA_IFCR register *******************/ |
Kojto | 90:cb3d968589d8 | 1649 | #define DMA_IFCR_CGIF1 ((uint32_t)0x00000001) /*!< Channel 1 Global interrupt clear */ |
Kojto | 90:cb3d968589d8 | 1650 | #define DMA_IFCR_CTCIF1 ((uint32_t)0x00000002) /*!< Channel 1 Transfer Complete clear */ |
Kojto | 90:cb3d968589d8 | 1651 | #define DMA_IFCR_CHTIF1 ((uint32_t)0x00000004) /*!< Channel 1 Half Transfer clear */ |
Kojto | 90:cb3d968589d8 | 1652 | #define DMA_IFCR_CTEIF1 ((uint32_t)0x00000008) /*!< Channel 1 Transfer Error clear */ |
Kojto | 90:cb3d968589d8 | 1653 | #define DMA_IFCR_CGIF2 ((uint32_t)0x00000010) /*!< Channel 2 Global interrupt clear */ |
Kojto | 90:cb3d968589d8 | 1654 | #define DMA_IFCR_CTCIF2 ((uint32_t)0x00000020) /*!< Channel 2 Transfer Complete clear */ |
Kojto | 90:cb3d968589d8 | 1655 | #define DMA_IFCR_CHTIF2 ((uint32_t)0x00000040) /*!< Channel 2 Half Transfer clear */ |
Kojto | 90:cb3d968589d8 | 1656 | #define DMA_IFCR_CTEIF2 ((uint32_t)0x00000080) /*!< Channel 2 Transfer Error clear */ |
Kojto | 90:cb3d968589d8 | 1657 | #define DMA_IFCR_CGIF3 ((uint32_t)0x00000100) /*!< Channel 3 Global interrupt clear */ |
Kojto | 90:cb3d968589d8 | 1658 | #define DMA_IFCR_CTCIF3 ((uint32_t)0x00000200) /*!< Channel 3 Transfer Complete clear */ |
Kojto | 90:cb3d968589d8 | 1659 | #define DMA_IFCR_CHTIF3 ((uint32_t)0x00000400) /*!< Channel 3 Half Transfer clear */ |
Kojto | 90:cb3d968589d8 | 1660 | #define DMA_IFCR_CTEIF3 ((uint32_t)0x00000800) /*!< Channel 3 Transfer Error clear */ |
Kojto | 90:cb3d968589d8 | 1661 | #define DMA_IFCR_CGIF4 ((uint32_t)0x00001000) /*!< Channel 4 Global interrupt clear */ |
Kojto | 90:cb3d968589d8 | 1662 | #define DMA_IFCR_CTCIF4 ((uint32_t)0x00002000) /*!< Channel 4 Transfer Complete clear */ |
Kojto | 90:cb3d968589d8 | 1663 | #define DMA_IFCR_CHTIF4 ((uint32_t)0x00004000) /*!< Channel 4 Half Transfer clear */ |
Kojto | 90:cb3d968589d8 | 1664 | #define DMA_IFCR_CTEIF4 ((uint32_t)0x00008000) /*!< Channel 4 Transfer Error clear */ |
Kojto | 90:cb3d968589d8 | 1665 | #define DMA_IFCR_CGIF5 ((uint32_t)0x00010000) /*!< Channel 5 Global interrupt clear */ |
Kojto | 90:cb3d968589d8 | 1666 | #define DMA_IFCR_CTCIF5 ((uint32_t)0x00020000) /*!< Channel 5 Transfer Complete clear */ |
Kojto | 90:cb3d968589d8 | 1667 | #define DMA_IFCR_CHTIF5 ((uint32_t)0x00040000) /*!< Channel 5 Half Transfer clear */ |
Kojto | 90:cb3d968589d8 | 1668 | #define DMA_IFCR_CTEIF5 ((uint32_t)0x00080000) /*!< Channel 5 Transfer Error clear */ |
Kojto | 90:cb3d968589d8 | 1669 | #define DMA_IFCR_CGIF6 ((uint32_t)0x00100000) /*!< Channel 6 Global interrupt clear */ |
Kojto | 90:cb3d968589d8 | 1670 | #define DMA_IFCR_CTCIF6 ((uint32_t)0x00200000) /*!< Channel 6 Transfer Complete clear */ |
Kojto | 90:cb3d968589d8 | 1671 | #define DMA_IFCR_CHTIF6 ((uint32_t)0x00400000) /*!< Channel 6 Half Transfer clear */ |
Kojto | 90:cb3d968589d8 | 1672 | #define DMA_IFCR_CTEIF6 ((uint32_t)0x00800000) /*!< Channel 6 Transfer Error clear */ |
Kojto | 90:cb3d968589d8 | 1673 | #define DMA_IFCR_CGIF7 ((uint32_t)0x01000000) /*!< Channel 7 Global interrupt clear */ |
Kojto | 90:cb3d968589d8 | 1674 | #define DMA_IFCR_CTCIF7 ((uint32_t)0x02000000) /*!< Channel 7 Transfer Complete clear */ |
Kojto | 90:cb3d968589d8 | 1675 | #define DMA_IFCR_CHTIF7 ((uint32_t)0x04000000) /*!< Channel 7 Half Transfer clear */ |
Kojto | 90:cb3d968589d8 | 1676 | #define DMA_IFCR_CTEIF7 ((uint32_t)0x08000000) /*!< Channel 7 Transfer Error clear */ |
Kojto | 90:cb3d968589d8 | 1677 | |
Kojto | 90:cb3d968589d8 | 1678 | /******************* Bit definition for DMA_CCR register *******************/ |
Kojto | 90:cb3d968589d8 | 1679 | #define DMA_CCR_EN ((uint32_t)0x00000001) /*!< Channel enable*/ |
Kojto | 90:cb3d968589d8 | 1680 | #define DMA_CCR_TCIE ((uint32_t)0x00000002) /*!< Transfer complete interrupt enable */ |
Kojto | 90:cb3d968589d8 | 1681 | #define DMA_CCR_HTIE ((uint32_t)0x00000004) /*!< Half Transfer interrupt enable */ |
Kojto | 90:cb3d968589d8 | 1682 | #define DMA_CCR_TEIE ((uint32_t)0x00000008) /*!< Transfer error interrupt enable */ |
Kojto | 90:cb3d968589d8 | 1683 | #define DMA_CCR_DIR ((uint32_t)0x00000010) /*!< Data transfer direction */ |
Kojto | 90:cb3d968589d8 | 1684 | #define DMA_CCR_CIRC ((uint32_t)0x00000020) /*!< Circular mode */ |
Kojto | 90:cb3d968589d8 | 1685 | #define DMA_CCR_PINC ((uint32_t)0x00000040) /*!< Peripheral increment mode */ |
Kojto | 90:cb3d968589d8 | 1686 | #define DMA_CCR_MINC ((uint32_t)0x00000080) /*!< Memory increment mode */ |
Kojto | 90:cb3d968589d8 | 1687 | |
Kojto | 90:cb3d968589d8 | 1688 | #define DMA_CCR_PSIZE ((uint32_t)0x00000300) /*!< PSIZE[1:0] bits (Peripheral size) */ |
Kojto | 90:cb3d968589d8 | 1689 | #define DMA_CCR_PSIZE_0 ((uint32_t)0x00000100) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1690 | #define DMA_CCR_PSIZE_1 ((uint32_t)0x00000200) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1691 | |
Kojto | 90:cb3d968589d8 | 1692 | #define DMA_CCR_MSIZE ((uint32_t)0x00000C00) /*!< MSIZE[1:0] bits (Memory size) */ |
Kojto | 90:cb3d968589d8 | 1693 | #define DMA_CCR_MSIZE_0 ((uint32_t)0x00000400) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1694 | #define DMA_CCR_MSIZE_1 ((uint32_t)0x00000800) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1695 | |
Kojto | 90:cb3d968589d8 | 1696 | #define DMA_CCR_PL ((uint32_t)0x00003000) /*!< PL[1:0] bits(Channel Priority level) */ |
Kojto | 90:cb3d968589d8 | 1697 | #define DMA_CCR_PL_0 ((uint32_t)0x00001000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 1698 | #define DMA_CCR_PL_1 ((uint32_t)0x00002000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 1699 | |
Kojto | 90:cb3d968589d8 | 1700 | #define DMA_CCR_MEM2MEM ((uint32_t)0x00004000) /*!< Memory to memory mode */ |
Kojto | 90:cb3d968589d8 | 1701 | |
Kojto | 90:cb3d968589d8 | 1702 | /****************** Bit definition for DMA_CNDTR1 register ******************/ |
Kojto | 90:cb3d968589d8 | 1703 | #define DMA_CNDTR1_NDT ((uint32_t)0x0000FFFF) /*!< Number of data to Transfer */ |
Kojto | 90:cb3d968589d8 | 1704 | |
Kojto | 90:cb3d968589d8 | 1705 | /****************** Bit definition for DMA_CNDTR2 register ******************/ |
Kojto | 90:cb3d968589d8 | 1706 | #define DMA_CNDTR2_NDT ((uint32_t)0x0000FFFF) /*!< Number of data to Transfer */ |
Kojto | 90:cb3d968589d8 | 1707 | |
Kojto | 90:cb3d968589d8 | 1708 | /****************** Bit definition for DMA_CNDTR3 register ******************/ |
Kojto | 90:cb3d968589d8 | 1709 | #define DMA_CNDTR3_NDT ((uint32_t)0x0000FFFF) /*!< Number of data to Transfer */ |
Kojto | 90:cb3d968589d8 | 1710 | |
Kojto | 90:cb3d968589d8 | 1711 | /****************** Bit definition for DMA_CNDTR4 register ******************/ |
Kojto | 90:cb3d968589d8 | 1712 | #define DMA_CNDTR4_NDT ((uint32_t)0x0000FFFF) /*!< Number of data to Transfer */ |
Kojto | 90:cb3d968589d8 | 1713 | |
Kojto | 90:cb3d968589d8 | 1714 | /****************** Bit definition for DMA_CNDTR5 register ******************/ |
Kojto | 90:cb3d968589d8 | 1715 | #define DMA_CNDTR5_NDT ((uint32_t)0x0000FFFF) /*!< Number of data to Transfer */ |
Kojto | 90:cb3d968589d8 | 1716 | |
Kojto | 90:cb3d968589d8 | 1717 | /****************** Bit definition for DMA_CNDTR6 register ******************/ |
Kojto | 90:cb3d968589d8 | 1718 | #define DMA_CNDTR6_NDT ((uint32_t)0x0000FFFF) /*!< Number of data to Transfer */ |
Kojto | 90:cb3d968589d8 | 1719 | |
Kojto | 90:cb3d968589d8 | 1720 | /****************** Bit definition for DMA_CNDTR7 register ******************/ |
Kojto | 90:cb3d968589d8 | 1721 | #define DMA_CNDTR7_NDT ((uint32_t)0x0000FFFF) /*!< Number of data to Transfer */ |
Kojto | 90:cb3d968589d8 | 1722 | |
Kojto | 90:cb3d968589d8 | 1723 | /****************** Bit definition for DMA_CPAR1 register *******************/ |
Kojto | 90:cb3d968589d8 | 1724 | #define DMA_CPAR1_PA ((uint32_t)0xFFFFFFFF) /*!< Peripheral Address */ |
Kojto | 90:cb3d968589d8 | 1725 | |
Kojto | 90:cb3d968589d8 | 1726 | /****************** Bit definition for DMA_CPAR2 register *******************/ |
Kojto | 90:cb3d968589d8 | 1727 | #define DMA_CPAR2_PA ((uint32_t)0xFFFFFFFF) /*!< Peripheral Address */ |
Kojto | 90:cb3d968589d8 | 1728 | |
Kojto | 90:cb3d968589d8 | 1729 | /****************** Bit definition for DMA_CPAR3 register *******************/ |
Kojto | 90:cb3d968589d8 | 1730 | #define DMA_CPAR3_PA ((uint32_t)0xFFFFFFFF) /*!< Peripheral Address */ |
Kojto | 90:cb3d968589d8 | 1731 | |
Kojto | 90:cb3d968589d8 | 1732 | |
Kojto | 90:cb3d968589d8 | 1733 | /****************** Bit definition for DMA_CPAR4 register *******************/ |
Kojto | 90:cb3d968589d8 | 1734 | #define DMA_CPAR4_PA ((uint32_t)0xFFFFFFFF) /*!< Peripheral Address */ |
Kojto | 90:cb3d968589d8 | 1735 | |
Kojto | 90:cb3d968589d8 | 1736 | /****************** Bit definition for DMA_CPAR5 register *******************/ |
Kojto | 90:cb3d968589d8 | 1737 | #define DMA_CPAR5_PA ((uint32_t)0xFFFFFFFF) /*!< Peripheral Address */ |
Kojto | 90:cb3d968589d8 | 1738 | |
Kojto | 90:cb3d968589d8 | 1739 | /****************** Bit definition for DMA_CPAR6 register *******************/ |
Kojto | 90:cb3d968589d8 | 1740 | #define DMA_CPAR6_PA ((uint32_t)0xFFFFFFFF) /*!< Peripheral Address */ |
Kojto | 90:cb3d968589d8 | 1741 | |
Kojto | 90:cb3d968589d8 | 1742 | |
Kojto | 90:cb3d968589d8 | 1743 | /****************** Bit definition for DMA_CPAR7 register *******************/ |
Kojto | 90:cb3d968589d8 | 1744 | #define DMA_CPAR7_PA ((uint32_t)0xFFFFFFFF) /*!< Peripheral Address */ |
Kojto | 90:cb3d968589d8 | 1745 | |
Kojto | 90:cb3d968589d8 | 1746 | /****************** Bit definition for DMA_CMAR1 register *******************/ |
Kojto | 90:cb3d968589d8 | 1747 | #define DMA_CMAR1_MA ((uint32_t)0xFFFFFFFF) /*!< Memory Address */ |
Kojto | 90:cb3d968589d8 | 1748 | |
Kojto | 90:cb3d968589d8 | 1749 | /****************** Bit definition for DMA_CMAR2 register *******************/ |
Kojto | 90:cb3d968589d8 | 1750 | #define DMA_CMAR2_MA ((uint32_t)0xFFFFFFFF) /*!< Memory Address */ |
Kojto | 90:cb3d968589d8 | 1751 | |
Kojto | 90:cb3d968589d8 | 1752 | /****************** Bit definition for DMA_CMAR3 register *******************/ |
Kojto | 90:cb3d968589d8 | 1753 | #define DMA_CMAR3_MA ((uint32_t)0xFFFFFFFF) /*!< Memory Address */ |
Kojto | 90:cb3d968589d8 | 1754 | |
Kojto | 90:cb3d968589d8 | 1755 | |
Kojto | 90:cb3d968589d8 | 1756 | /****************** Bit definition for DMA_CMAR4 register *******************/ |
Kojto | 90:cb3d968589d8 | 1757 | #define DMA_CMAR4_MA ((uint32_t)0xFFFFFFFF) /*!< Memory Address */ |
Kojto | 90:cb3d968589d8 | 1758 | |
Kojto | 90:cb3d968589d8 | 1759 | /****************** Bit definition for DMA_CMAR5 register *******************/ |
Kojto | 90:cb3d968589d8 | 1760 | #define DMA_CMAR5_MA ((uint32_t)0xFFFFFFFF) /*!< Memory Address */ |
Kojto | 90:cb3d968589d8 | 1761 | |
Kojto | 90:cb3d968589d8 | 1762 | /****************** Bit definition for DMA_CMAR6 register *******************/ |
Kojto | 90:cb3d968589d8 | 1763 | #define DMA_CMAR6_MA ((uint32_t)0xFFFFFFFF) /*!< Memory Address */ |
Kojto | 90:cb3d968589d8 | 1764 | |
Kojto | 90:cb3d968589d8 | 1765 | /****************** Bit definition for DMA_CMAR7 register *******************/ |
Kojto | 90:cb3d968589d8 | 1766 | #define DMA_CMAR7_MA ((uint32_t)0xFFFFFFFF) /*!< Memory Address */ |
Kojto | 90:cb3d968589d8 | 1767 | |
Kojto | 90:cb3d968589d8 | 1768 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 1769 | /* */ |
Kojto | 90:cb3d968589d8 | 1770 | /* External Interrupt/Event Controller (EXTI) */ |
Kojto | 90:cb3d968589d8 | 1771 | /* */ |
Kojto | 90:cb3d968589d8 | 1772 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 1773 | |
Kojto | 90:cb3d968589d8 | 1774 | /******************* Bit definition for EXTI_IMR register *******************/ |
Kojto | 90:cb3d968589d8 | 1775 | #define EXTI_IMR_MR0 ((uint32_t)0x00000001) /*!< Interrupt Mask on line 0 */ |
Kojto | 90:cb3d968589d8 | 1776 | #define EXTI_IMR_MR1 ((uint32_t)0x00000002) /*!< Interrupt Mask on line 1 */ |
Kojto | 90:cb3d968589d8 | 1777 | #define EXTI_IMR_MR2 ((uint32_t)0x00000004) /*!< Interrupt Mask on line 2 */ |
Kojto | 90:cb3d968589d8 | 1778 | #define EXTI_IMR_MR3 ((uint32_t)0x00000008) /*!< Interrupt Mask on line 3 */ |
Kojto | 90:cb3d968589d8 | 1779 | #define EXTI_IMR_MR4 ((uint32_t)0x00000010) /*!< Interrupt Mask on line 4 */ |
Kojto | 90:cb3d968589d8 | 1780 | #define EXTI_IMR_MR5 ((uint32_t)0x00000020) /*!< Interrupt Mask on line 5 */ |
Kojto | 90:cb3d968589d8 | 1781 | #define EXTI_IMR_MR6 ((uint32_t)0x00000040) /*!< Interrupt Mask on line 6 */ |
Kojto | 90:cb3d968589d8 | 1782 | #define EXTI_IMR_MR7 ((uint32_t)0x00000080) /*!< Interrupt Mask on line 7 */ |
Kojto | 90:cb3d968589d8 | 1783 | #define EXTI_IMR_MR8 ((uint32_t)0x00000100) /*!< Interrupt Mask on line 8 */ |
Kojto | 90:cb3d968589d8 | 1784 | #define EXTI_IMR_MR9 ((uint32_t)0x00000200) /*!< Interrupt Mask on line 9 */ |
Kojto | 90:cb3d968589d8 | 1785 | #define EXTI_IMR_MR10 ((uint32_t)0x00000400) /*!< Interrupt Mask on line 10 */ |
Kojto | 90:cb3d968589d8 | 1786 | #define EXTI_IMR_MR11 ((uint32_t)0x00000800) /*!< Interrupt Mask on line 11 */ |
Kojto | 90:cb3d968589d8 | 1787 | #define EXTI_IMR_MR12 ((uint32_t)0x00001000) /*!< Interrupt Mask on line 12 */ |
Kojto | 90:cb3d968589d8 | 1788 | #define EXTI_IMR_MR13 ((uint32_t)0x00002000) /*!< Interrupt Mask on line 13 */ |
Kojto | 90:cb3d968589d8 | 1789 | #define EXTI_IMR_MR14 ((uint32_t)0x00004000) /*!< Interrupt Mask on line 14 */ |
Kojto | 90:cb3d968589d8 | 1790 | #define EXTI_IMR_MR15 ((uint32_t)0x00008000) /*!< Interrupt Mask on line 15 */ |
Kojto | 90:cb3d968589d8 | 1791 | #define EXTI_IMR_MR16 ((uint32_t)0x00010000) /*!< Interrupt Mask on line 16 */ |
Kojto | 90:cb3d968589d8 | 1792 | #define EXTI_IMR_MR17 ((uint32_t)0x00020000) /*!< Interrupt Mask on line 17 */ |
Kojto | 90:cb3d968589d8 | 1793 | #define EXTI_IMR_MR18 ((uint32_t)0x00040000) /*!< Interrupt Mask on line 18 */ |
Kojto | 90:cb3d968589d8 | 1794 | #define EXTI_IMR_MR19 ((uint32_t)0x00080000) /*!< Interrupt Mask on line 19 */ |
Kojto | 90:cb3d968589d8 | 1795 | #define EXTI_IMR_MR20 ((uint32_t)0x00100000) /*!< Interrupt Mask on line 20 */ |
Kojto | 90:cb3d968589d8 | 1796 | #define EXTI_IMR_MR21 ((uint32_t)0x00200000) /*!< Interrupt Mask on line 21 */ |
Kojto | 90:cb3d968589d8 | 1797 | #define EXTI_IMR_MR22 ((uint32_t)0x00400000) /*!< Interrupt Mask on line 22 */ |
Kojto | 90:cb3d968589d8 | 1798 | #define EXTI_IMR_MR23 ((uint32_t)0x00800000) /*!< Interrupt Mask on line 23 */ |
Kojto | 90:cb3d968589d8 | 1799 | |
Kojto | 90:cb3d968589d8 | 1800 | /******************* Bit definition for EXTI_EMR register *******************/ |
Kojto | 90:cb3d968589d8 | 1801 | #define EXTI_EMR_MR0 ((uint32_t)0x00000001) /*!< Event Mask on line 0 */ |
Kojto | 90:cb3d968589d8 | 1802 | #define EXTI_EMR_MR1 ((uint32_t)0x00000002) /*!< Event Mask on line 1 */ |
Kojto | 90:cb3d968589d8 | 1803 | #define EXTI_EMR_MR2 ((uint32_t)0x00000004) /*!< Event Mask on line 2 */ |
Kojto | 90:cb3d968589d8 | 1804 | #define EXTI_EMR_MR3 ((uint32_t)0x00000008) /*!< Event Mask on line 3 */ |
Kojto | 90:cb3d968589d8 | 1805 | #define EXTI_EMR_MR4 ((uint32_t)0x00000010) /*!< Event Mask on line 4 */ |
Kojto | 90:cb3d968589d8 | 1806 | #define EXTI_EMR_MR5 ((uint32_t)0x00000020) /*!< Event Mask on line 5 */ |
Kojto | 90:cb3d968589d8 | 1807 | #define EXTI_EMR_MR6 ((uint32_t)0x00000040) /*!< Event Mask on line 6 */ |
Kojto | 90:cb3d968589d8 | 1808 | #define EXTI_EMR_MR7 ((uint32_t)0x00000080) /*!< Event Mask on line 7 */ |
Kojto | 90:cb3d968589d8 | 1809 | #define EXTI_EMR_MR8 ((uint32_t)0x00000100) /*!< Event Mask on line 8 */ |
Kojto | 90:cb3d968589d8 | 1810 | #define EXTI_EMR_MR9 ((uint32_t)0x00000200) /*!< Event Mask on line 9 */ |
Kojto | 90:cb3d968589d8 | 1811 | #define EXTI_EMR_MR10 ((uint32_t)0x00000400) /*!< Event Mask on line 10 */ |
Kojto | 90:cb3d968589d8 | 1812 | #define EXTI_EMR_MR11 ((uint32_t)0x00000800) /*!< Event Mask on line 11 */ |
Kojto | 90:cb3d968589d8 | 1813 | #define EXTI_EMR_MR12 ((uint32_t)0x00001000) /*!< Event Mask on line 12 */ |
Kojto | 90:cb3d968589d8 | 1814 | #define EXTI_EMR_MR13 ((uint32_t)0x00002000) /*!< Event Mask on line 13 */ |
Kojto | 90:cb3d968589d8 | 1815 | #define EXTI_EMR_MR14 ((uint32_t)0x00004000) /*!< Event Mask on line 14 */ |
Kojto | 90:cb3d968589d8 | 1816 | #define EXTI_EMR_MR15 ((uint32_t)0x00008000) /*!< Event Mask on line 15 */ |
Kojto | 90:cb3d968589d8 | 1817 | #define EXTI_EMR_MR16 ((uint32_t)0x00010000) /*!< Event Mask on line 16 */ |
Kojto | 90:cb3d968589d8 | 1818 | #define EXTI_EMR_MR17 ((uint32_t)0x00020000) /*!< Event Mask on line 17 */ |
Kojto | 90:cb3d968589d8 | 1819 | #define EXTI_EMR_MR18 ((uint32_t)0x00040000) /*!< Event Mask on line 18 */ |
Kojto | 90:cb3d968589d8 | 1820 | #define EXTI_EMR_MR19 ((uint32_t)0x00080000) /*!< Event Mask on line 19 */ |
Kojto | 90:cb3d968589d8 | 1821 | #define EXTI_EMR_MR20 ((uint32_t)0x00100000) /*!< Event Mask on line 20 */ |
Kojto | 90:cb3d968589d8 | 1822 | #define EXTI_EMR_MR21 ((uint32_t)0x00200000) /*!< Event Mask on line 21 */ |
Kojto | 90:cb3d968589d8 | 1823 | #define EXTI_EMR_MR22 ((uint32_t)0x00400000) /*!< Event Mask on line 22 */ |
Kojto | 90:cb3d968589d8 | 1824 | #define EXTI_EMR_MR23 ((uint32_t)0x00800000) /*!< Event Mask on line 23 */ |
Kojto | 90:cb3d968589d8 | 1825 | |
Kojto | 90:cb3d968589d8 | 1826 | /****************** Bit definition for EXTI_RTSR register *******************/ |
Kojto | 90:cb3d968589d8 | 1827 | #define EXTI_RTSR_TR0 ((uint32_t)0x00000001) /*!< Rising trigger event configuration bit of line 0 */ |
Kojto | 90:cb3d968589d8 | 1828 | #define EXTI_RTSR_TR1 ((uint32_t)0x00000002) /*!< Rising trigger event configuration bit of line 1 */ |
Kojto | 90:cb3d968589d8 | 1829 | #define EXTI_RTSR_TR2 ((uint32_t)0x00000004) /*!< Rising trigger event configuration bit of line 2 */ |
Kojto | 90:cb3d968589d8 | 1830 | #define EXTI_RTSR_TR3 ((uint32_t)0x00000008) /*!< Rising trigger event configuration bit of line 3 */ |
Kojto | 90:cb3d968589d8 | 1831 | #define EXTI_RTSR_TR4 ((uint32_t)0x00000010) /*!< Rising trigger event configuration bit of line 4 */ |
Kojto | 90:cb3d968589d8 | 1832 | #define EXTI_RTSR_TR5 ((uint32_t)0x00000020) /*!< Rising trigger event configuration bit of line 5 */ |
Kojto | 90:cb3d968589d8 | 1833 | #define EXTI_RTSR_TR6 ((uint32_t)0x00000040) /*!< Rising trigger event configuration bit of line 6 */ |
Kojto | 90:cb3d968589d8 | 1834 | #define EXTI_RTSR_TR7 ((uint32_t)0x00000080) /*!< Rising trigger event configuration bit of line 7 */ |
Kojto | 90:cb3d968589d8 | 1835 | #define EXTI_RTSR_TR8 ((uint32_t)0x00000100) /*!< Rising trigger event configuration bit of line 8 */ |
Kojto | 90:cb3d968589d8 | 1836 | #define EXTI_RTSR_TR9 ((uint32_t)0x00000200) /*!< Rising trigger event configuration bit of line 9 */ |
Kojto | 90:cb3d968589d8 | 1837 | #define EXTI_RTSR_TR10 ((uint32_t)0x00000400) /*!< Rising trigger event configuration bit of line 10 */ |
Kojto | 90:cb3d968589d8 | 1838 | #define EXTI_RTSR_TR11 ((uint32_t)0x00000800) /*!< Rising trigger event configuration bit of line 11 */ |
Kojto | 90:cb3d968589d8 | 1839 | #define EXTI_RTSR_TR12 ((uint32_t)0x00001000) /*!< Rising trigger event configuration bit of line 12 */ |
Kojto | 90:cb3d968589d8 | 1840 | #define EXTI_RTSR_TR13 ((uint32_t)0x00002000) /*!< Rising trigger event configuration bit of line 13 */ |
Kojto | 90:cb3d968589d8 | 1841 | #define EXTI_RTSR_TR14 ((uint32_t)0x00004000) /*!< Rising trigger event configuration bit of line 14 */ |
Kojto | 90:cb3d968589d8 | 1842 | #define EXTI_RTSR_TR15 ((uint32_t)0x00008000) /*!< Rising trigger event configuration bit of line 15 */ |
Kojto | 90:cb3d968589d8 | 1843 | #define EXTI_RTSR_TR16 ((uint32_t)0x00010000) /*!< Rising trigger event configuration bit of line 16 */ |
Kojto | 90:cb3d968589d8 | 1844 | #define EXTI_RTSR_TR17 ((uint32_t)0x00020000) /*!< Rising trigger event configuration bit of line 17 */ |
Kojto | 90:cb3d968589d8 | 1845 | #define EXTI_RTSR_TR18 ((uint32_t)0x00040000) /*!< Rising trigger event configuration bit of line 18 */ |
Kojto | 90:cb3d968589d8 | 1846 | #define EXTI_RTSR_TR19 ((uint32_t)0x00080000) /*!< Rising trigger event configuration bit of line 19 */ |
Kojto | 90:cb3d968589d8 | 1847 | #define EXTI_RTSR_TR20 ((uint32_t)0x00100000) /*!< Rising trigger event configuration bit of line 20 */ |
Kojto | 90:cb3d968589d8 | 1848 | #define EXTI_RTSR_TR21 ((uint32_t)0x00200000) /*!< Rising trigger event configuration bit of line 21 */ |
Kojto | 90:cb3d968589d8 | 1849 | #define EXTI_RTSR_TR22 ((uint32_t)0x00400000) /*!< Rising trigger event configuration bit of line 22 */ |
Kojto | 90:cb3d968589d8 | 1850 | #define EXTI_RTSR_TR23 ((uint32_t)0x00800000) /*!< Rising trigger event configuration bit of line 23 */ |
Kojto | 90:cb3d968589d8 | 1851 | |
Kojto | 90:cb3d968589d8 | 1852 | /****************** Bit definition for EXTI_FTSR register *******************/ |
Kojto | 90:cb3d968589d8 | 1853 | #define EXTI_FTSR_TR0 ((uint32_t)0x00000001) /*!< Falling trigger event configuration bit of line 0 */ |
Kojto | 90:cb3d968589d8 | 1854 | #define EXTI_FTSR_TR1 ((uint32_t)0x00000002) /*!< Falling trigger event configuration bit of line 1 */ |
Kojto | 90:cb3d968589d8 | 1855 | #define EXTI_FTSR_TR2 ((uint32_t)0x00000004) /*!< Falling trigger event configuration bit of line 2 */ |
Kojto | 90:cb3d968589d8 | 1856 | #define EXTI_FTSR_TR3 ((uint32_t)0x00000008) /*!< Falling trigger event configuration bit of line 3 */ |
Kojto | 90:cb3d968589d8 | 1857 | #define EXTI_FTSR_TR4 ((uint32_t)0x00000010) /*!< Falling trigger event configuration bit of line 4 */ |
Kojto | 90:cb3d968589d8 | 1858 | #define EXTI_FTSR_TR5 ((uint32_t)0x00000020) /*!< Falling trigger event configuration bit of line 5 */ |
Kojto | 90:cb3d968589d8 | 1859 | #define EXTI_FTSR_TR6 ((uint32_t)0x00000040) /*!< Falling trigger event configuration bit of line 6 */ |
Kojto | 90:cb3d968589d8 | 1860 | #define EXTI_FTSR_TR7 ((uint32_t)0x00000080) /*!< Falling trigger event configuration bit of line 7 */ |
Kojto | 90:cb3d968589d8 | 1861 | #define EXTI_FTSR_TR8 ((uint32_t)0x00000100) /*!< Falling trigger event configuration bit of line 8 */ |
Kojto | 90:cb3d968589d8 | 1862 | #define EXTI_FTSR_TR9 ((uint32_t)0x00000200) /*!< Falling trigger event configuration bit of line 9 */ |
Kojto | 90:cb3d968589d8 | 1863 | #define EXTI_FTSR_TR10 ((uint32_t)0x00000400) /*!< Falling trigger event configuration bit of line 10 */ |
Kojto | 90:cb3d968589d8 | 1864 | #define EXTI_FTSR_TR11 ((uint32_t)0x00000800) /*!< Falling trigger event configuration bit of line 11 */ |
Kojto | 90:cb3d968589d8 | 1865 | #define EXTI_FTSR_TR12 ((uint32_t)0x00001000) /*!< Falling trigger event configuration bit of line 12 */ |
Kojto | 90:cb3d968589d8 | 1866 | #define EXTI_FTSR_TR13 ((uint32_t)0x00002000) /*!< Falling trigger event configuration bit of line 13 */ |
Kojto | 90:cb3d968589d8 | 1867 | #define EXTI_FTSR_TR14 ((uint32_t)0x00004000) /*!< Falling trigger event configuration bit of line 14 */ |
Kojto | 90:cb3d968589d8 | 1868 | #define EXTI_FTSR_TR15 ((uint32_t)0x00008000) /*!< Falling trigger event configuration bit of line 15 */ |
Kojto | 90:cb3d968589d8 | 1869 | #define EXTI_FTSR_TR16 ((uint32_t)0x00010000) /*!< Falling trigger event configuration bit of line 16 */ |
Kojto | 90:cb3d968589d8 | 1870 | #define EXTI_FTSR_TR17 ((uint32_t)0x00020000) /*!< Falling trigger event configuration bit of line 17 */ |
Kojto | 90:cb3d968589d8 | 1871 | #define EXTI_FTSR_TR18 ((uint32_t)0x00040000) /*!< Falling trigger event configuration bit of line 18 */ |
Kojto | 90:cb3d968589d8 | 1872 | #define EXTI_FTSR_TR19 ((uint32_t)0x00080000) /*!< Falling trigger event configuration bit of line 19 */ |
Kojto | 90:cb3d968589d8 | 1873 | #define EXTI_FTSR_TR20 ((uint32_t)0x00100000) /*!< Falling trigger event configuration bit of line 20 */ |
Kojto | 90:cb3d968589d8 | 1874 | #define EXTI_FTSR_TR21 ((uint32_t)0x00200000) /*!< Falling trigger event configuration bit of line 21 */ |
Kojto | 90:cb3d968589d8 | 1875 | #define EXTI_FTSR_TR22 ((uint32_t)0x00400000) /*!< Falling trigger event configuration bit of line 22 */ |
Kojto | 90:cb3d968589d8 | 1876 | #define EXTI_FTSR_TR23 ((uint32_t)0x00800000) /*!< Falling trigger event configuration bit of line 23 */ |
Kojto | 90:cb3d968589d8 | 1877 | |
Kojto | 90:cb3d968589d8 | 1878 | /****************** Bit definition for EXTI_SWIER register ******************/ |
Kojto | 90:cb3d968589d8 | 1879 | #define EXTI_SWIER_SWIER0 ((uint32_t)0x00000001) /*!< Software Interrupt on line 0 */ |
Kojto | 90:cb3d968589d8 | 1880 | #define EXTI_SWIER_SWIER1 ((uint32_t)0x00000002) /*!< Software Interrupt on line 1 */ |
Kojto | 90:cb3d968589d8 | 1881 | #define EXTI_SWIER_SWIER2 ((uint32_t)0x00000004) /*!< Software Interrupt on line 2 */ |
Kojto | 90:cb3d968589d8 | 1882 | #define EXTI_SWIER_SWIER3 ((uint32_t)0x00000008) /*!< Software Interrupt on line 3 */ |
Kojto | 90:cb3d968589d8 | 1883 | #define EXTI_SWIER_SWIER4 ((uint32_t)0x00000010) /*!< Software Interrupt on line 4 */ |
Kojto | 90:cb3d968589d8 | 1884 | #define EXTI_SWIER_SWIER5 ((uint32_t)0x00000020) /*!< Software Interrupt on line 5 */ |
Kojto | 90:cb3d968589d8 | 1885 | #define EXTI_SWIER_SWIER6 ((uint32_t)0x00000040) /*!< Software Interrupt on line 6 */ |
Kojto | 90:cb3d968589d8 | 1886 | #define EXTI_SWIER_SWIER7 ((uint32_t)0x00000080) /*!< Software Interrupt on line 7 */ |
Kojto | 90:cb3d968589d8 | 1887 | #define EXTI_SWIER_SWIER8 ((uint32_t)0x00000100) /*!< Software Interrupt on line 8 */ |
Kojto | 90:cb3d968589d8 | 1888 | #define EXTI_SWIER_SWIER9 ((uint32_t)0x00000200) /*!< Software Interrupt on line 9 */ |
Kojto | 90:cb3d968589d8 | 1889 | #define EXTI_SWIER_SWIER10 ((uint32_t)0x00000400) /*!< Software Interrupt on line 10 */ |
Kojto | 90:cb3d968589d8 | 1890 | #define EXTI_SWIER_SWIER11 ((uint32_t)0x00000800) /*!< Software Interrupt on line 11 */ |
Kojto | 90:cb3d968589d8 | 1891 | #define EXTI_SWIER_SWIER12 ((uint32_t)0x00001000) /*!< Software Interrupt on line 12 */ |
Kojto | 90:cb3d968589d8 | 1892 | #define EXTI_SWIER_SWIER13 ((uint32_t)0x00002000) /*!< Software Interrupt on line 13 */ |
Kojto | 90:cb3d968589d8 | 1893 | #define EXTI_SWIER_SWIER14 ((uint32_t)0x00004000) /*!< Software Interrupt on line 14 */ |
Kojto | 90:cb3d968589d8 | 1894 | #define EXTI_SWIER_SWIER15 ((uint32_t)0x00008000) /*!< Software Interrupt on line 15 */ |
Kojto | 90:cb3d968589d8 | 1895 | #define EXTI_SWIER_SWIER16 ((uint32_t)0x00010000) /*!< Software Interrupt on line 16 */ |
Kojto | 90:cb3d968589d8 | 1896 | #define EXTI_SWIER_SWIER17 ((uint32_t)0x00020000) /*!< Software Interrupt on line 17 */ |
Kojto | 90:cb3d968589d8 | 1897 | #define EXTI_SWIER_SWIER18 ((uint32_t)0x00040000) /*!< Software Interrupt on line 18 */ |
Kojto | 90:cb3d968589d8 | 1898 | #define EXTI_SWIER_SWIER19 ((uint32_t)0x00080000) /*!< Software Interrupt on line 19 */ |
Kojto | 90:cb3d968589d8 | 1899 | #define EXTI_SWIER_SWIER20 ((uint32_t)0x00100000) /*!< Software Interrupt on line 20 */ |
Kojto | 90:cb3d968589d8 | 1900 | #define EXTI_SWIER_SWIER21 ((uint32_t)0x00200000) /*!< Software Interrupt on line 21 */ |
Kojto | 90:cb3d968589d8 | 1901 | #define EXTI_SWIER_SWIER22 ((uint32_t)0x00400000) /*!< Software Interrupt on line 22 */ |
Kojto | 90:cb3d968589d8 | 1902 | #define EXTI_SWIER_SWIER23 ((uint32_t)0x00800000) /*!< Software Interrupt on line 23 */ |
Kojto | 90:cb3d968589d8 | 1903 | |
Kojto | 90:cb3d968589d8 | 1904 | /******************* Bit definition for EXTI_PR register ********************/ |
Kojto | 90:cb3d968589d8 | 1905 | #define EXTI_PR_PR0 ((uint32_t)0x00000001) /*!< Pending bit 0 */ |
Kojto | 90:cb3d968589d8 | 1906 | #define EXTI_PR_PR1 ((uint32_t)0x00000002) /*!< Pending bit 1 */ |
Kojto | 90:cb3d968589d8 | 1907 | #define EXTI_PR_PR2 ((uint32_t)0x00000004) /*!< Pending bit 2 */ |
Kojto | 90:cb3d968589d8 | 1908 | #define EXTI_PR_PR3 ((uint32_t)0x00000008) /*!< Pending bit 3 */ |
Kojto | 90:cb3d968589d8 | 1909 | #define EXTI_PR_PR4 ((uint32_t)0x00000010) /*!< Pending bit 4 */ |
Kojto | 90:cb3d968589d8 | 1910 | #define EXTI_PR_PR5 ((uint32_t)0x00000020) /*!< Pending bit 5 */ |
Kojto | 90:cb3d968589d8 | 1911 | #define EXTI_PR_PR6 ((uint32_t)0x00000040) /*!< Pending bit 6 */ |
Kojto | 90:cb3d968589d8 | 1912 | #define EXTI_PR_PR7 ((uint32_t)0x00000080) /*!< Pending bit 7 */ |
Kojto | 90:cb3d968589d8 | 1913 | #define EXTI_PR_PR8 ((uint32_t)0x00000100) /*!< Pending bit 8 */ |
Kojto | 90:cb3d968589d8 | 1914 | #define EXTI_PR_PR9 ((uint32_t)0x00000200) /*!< Pending bit 9 */ |
Kojto | 90:cb3d968589d8 | 1915 | #define EXTI_PR_PR10 ((uint32_t)0x00000400) /*!< Pending bit 10 */ |
Kojto | 90:cb3d968589d8 | 1916 | #define EXTI_PR_PR11 ((uint32_t)0x00000800) /*!< Pending bit 11 */ |
Kojto | 90:cb3d968589d8 | 1917 | #define EXTI_PR_PR12 ((uint32_t)0x00001000) /*!< Pending bit 12 */ |
Kojto | 90:cb3d968589d8 | 1918 | #define EXTI_PR_PR13 ((uint32_t)0x00002000) /*!< Pending bit 13 */ |
Kojto | 90:cb3d968589d8 | 1919 | #define EXTI_PR_PR14 ((uint32_t)0x00004000) /*!< Pending bit 14 */ |
Kojto | 90:cb3d968589d8 | 1920 | #define EXTI_PR_PR15 ((uint32_t)0x00008000) /*!< Pending bit 15 */ |
Kojto | 90:cb3d968589d8 | 1921 | #define EXTI_PR_PR16 ((uint32_t)0x00010000) /*!< Pending bit 16 */ |
Kojto | 90:cb3d968589d8 | 1922 | #define EXTI_PR_PR17 ((uint32_t)0x00020000) /*!< Pending bit 17 */ |
Kojto | 90:cb3d968589d8 | 1923 | #define EXTI_PR_PR18 ((uint32_t)0x00040000) /*!< Pending bit 18 */ |
Kojto | 90:cb3d968589d8 | 1924 | #define EXTI_PR_PR19 ((uint32_t)0x00080000) /*!< Pending bit 19 */ |
Kojto | 90:cb3d968589d8 | 1925 | #define EXTI_PR_PR20 ((uint32_t)0x00100000) /*!< Pending bit 20 */ |
Kojto | 90:cb3d968589d8 | 1926 | #define EXTI_PR_PR21 ((uint32_t)0x00200000) /*!< Pending bit 21 */ |
Kojto | 90:cb3d968589d8 | 1927 | #define EXTI_PR_PR22 ((uint32_t)0x00400000) /*!< Pending bit 22 */ |
Kojto | 90:cb3d968589d8 | 1928 | #define EXTI_PR_PR23 ((uint32_t)0x00800000) /*!< Pending bit 23 */ |
Kojto | 90:cb3d968589d8 | 1929 | |
Kojto | 90:cb3d968589d8 | 1930 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 1931 | /* */ |
Kojto | 90:cb3d968589d8 | 1932 | /* FLASH, DATA EEPROM and Option Bytes Registers */ |
Kojto | 90:cb3d968589d8 | 1933 | /* (FLASH, DATA_EEPROM, OB) */ |
Kojto | 90:cb3d968589d8 | 1934 | /* */ |
Kojto | 90:cb3d968589d8 | 1935 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 1936 | |
Kojto | 90:cb3d968589d8 | 1937 | /******************* Bit definition for FLASH_ACR register ******************/ |
Kojto | 90:cb3d968589d8 | 1938 | #define FLASH_ACR_LATENCY ((uint32_t)0x00000001) /*!< Latency */ |
Kojto | 90:cb3d968589d8 | 1939 | #define FLASH_ACR_PRFTEN ((uint32_t)0x00000002) /*!< Prefetch Buffer Enable */ |
Kojto | 90:cb3d968589d8 | 1940 | #define FLASH_ACR_ACC64 ((uint32_t)0x00000004) /*!< Access 64 bits */ |
Kojto | 90:cb3d968589d8 | 1941 | #define FLASH_ACR_SLEEP_PD ((uint32_t)0x00000008) /*!< Flash mode during sleep mode */ |
Kojto | 90:cb3d968589d8 | 1942 | #define FLASH_ACR_RUN_PD ((uint32_t)0x00000010) /*!< Flash mode during RUN mode */ |
Kojto | 90:cb3d968589d8 | 1943 | |
Kojto | 90:cb3d968589d8 | 1944 | /******************* Bit definition for FLASH_PECR register ******************/ |
Kojto | 90:cb3d968589d8 | 1945 | #define FLASH_PECR_PELOCK ((uint32_t)0x00000001) /*!< FLASH_PECR and Flash data Lock */ |
Kojto | 90:cb3d968589d8 | 1946 | #define FLASH_PECR_PRGLOCK ((uint32_t)0x00000002) /*!< Program matrix Lock */ |
Kojto | 90:cb3d968589d8 | 1947 | #define FLASH_PECR_OPTLOCK ((uint32_t)0x00000004) /*!< Option byte matrix Lock */ |
Kojto | 90:cb3d968589d8 | 1948 | #define FLASH_PECR_PROG ((uint32_t)0x00000008) /*!< Program matrix selection */ |
Kojto | 90:cb3d968589d8 | 1949 | #define FLASH_PECR_DATA ((uint32_t)0x00000010) /*!< Data matrix selection */ |
Kojto | 90:cb3d968589d8 | 1950 | #define FLASH_PECR_FTDW ((uint32_t)0x00000100) /*!< Fixed Time Data write for Word/Half Word/Byte programming */ |
Kojto | 90:cb3d968589d8 | 1951 | #define FLASH_PECR_ERASE ((uint32_t)0x00000200) /*!< Page erasing mode */ |
Kojto | 90:cb3d968589d8 | 1952 | #define FLASH_PECR_FPRG ((uint32_t)0x00000400) /*!< Fast Page/Half Page programming mode */ |
Kojto | 90:cb3d968589d8 | 1953 | #define FLASH_PECR_PARALLBANK ((uint32_t)0x00008000) /*!< Parallel Bank mode */ |
Kojto | 90:cb3d968589d8 | 1954 | #define FLASH_PECR_EOPIE ((uint32_t)0x00010000) /*!< End of programming interrupt */ |
Kojto | 90:cb3d968589d8 | 1955 | #define FLASH_PECR_ERRIE ((uint32_t)0x00020000) /*!< Error interrupt */ |
Kojto | 90:cb3d968589d8 | 1956 | #define FLASH_PECR_OBL_LAUNCH ((uint32_t)0x00040000) /*!< Launch the option byte loading */ |
Kojto | 90:cb3d968589d8 | 1957 | |
Kojto | 90:cb3d968589d8 | 1958 | /****************** Bit definition for FLASH_PDKEYR register ******************/ |
Kojto | 90:cb3d968589d8 | 1959 | #define FLASH_PDKEYR_PDKEYR ((uint32_t)0xFFFFFFFF) /*!< FLASH_PEC and data matrix Key */ |
Kojto | 90:cb3d968589d8 | 1960 | |
Kojto | 90:cb3d968589d8 | 1961 | /****************** Bit definition for FLASH_PEKEYR register ******************/ |
Kojto | 90:cb3d968589d8 | 1962 | #define FLASH_PEKEYR_PEKEYR ((uint32_t)0xFFFFFFFF) /*!< FLASH_PEC and data matrix Key */ |
Kojto | 90:cb3d968589d8 | 1963 | |
Kojto | 90:cb3d968589d8 | 1964 | /****************** Bit definition for FLASH_PRGKEYR register ******************/ |
Kojto | 90:cb3d968589d8 | 1965 | #define FLASH_PRGKEYR_PRGKEYR ((uint32_t)0xFFFFFFFF) /*!< Program matrix Key */ |
Kojto | 90:cb3d968589d8 | 1966 | |
Kojto | 90:cb3d968589d8 | 1967 | /****************** Bit definition for FLASH_OPTKEYR register ******************/ |
Kojto | 90:cb3d968589d8 | 1968 | #define FLASH_OPTKEYR_OPTKEYR ((uint32_t)0xFFFFFFFF) /*!< Option bytes matrix Key */ |
Kojto | 90:cb3d968589d8 | 1969 | |
Kojto | 90:cb3d968589d8 | 1970 | /****************** Bit definition for FLASH_SR register *******************/ |
Kojto | 90:cb3d968589d8 | 1971 | #define FLASH_SR_BSY ((uint32_t)0x00000001) /*!< Busy */ |
Kojto | 90:cb3d968589d8 | 1972 | #define FLASH_SR_EOP ((uint32_t)0x00000002) /*!< End Of Programming*/ |
Kojto | 90:cb3d968589d8 | 1973 | #define FLASH_SR_ENDHV ((uint32_t)0x00000004) /*!< End of high voltage */ |
Kojto | 90:cb3d968589d8 | 1974 | #define FLASH_SR_READY ((uint32_t)0x00000008) /*!< Flash ready after low power mode */ |
Kojto | 90:cb3d968589d8 | 1975 | |
Kojto | 90:cb3d968589d8 | 1976 | #define FLASH_SR_WRPERR ((uint32_t)0x00000100) /*!< Write protected error */ |
Kojto | 90:cb3d968589d8 | 1977 | #define FLASH_SR_PGAERR ((uint32_t)0x00000200) /*!< Programming Alignment Error */ |
Kojto | 90:cb3d968589d8 | 1978 | #define FLASH_SR_SIZERR ((uint32_t)0x00000400) /*!< Size error */ |
Kojto | 90:cb3d968589d8 | 1979 | #define FLASH_SR_OPTVERR ((uint32_t)0x00000800) /*!< Option validity error */ |
Kojto | 90:cb3d968589d8 | 1980 | #define FLASH_SR_OPTVERRUSR ((uint32_t)0x00001000) /*!< Option User validity error */ |
Kojto | 90:cb3d968589d8 | 1981 | |
Kojto | 90:cb3d968589d8 | 1982 | /****************** Bit definition for FLASH_OBR register *******************/ |
Kojto | 90:cb3d968589d8 | 1983 | #define FLASH_OBR_RDPRT ((uint32_t)0x000000FF) /*!< Read Protection */ |
Kojto | 90:cb3d968589d8 | 1984 | #define FLASH_OBR_BOR_LEV ((uint32_t)0x000F0000) /*!< BOR_LEV[3:0] Brown Out Reset Threshold Level*/ |
Kojto | 90:cb3d968589d8 | 1985 | #define FLASH_OBR_USER ((uint32_t)0x00F00000) /*!< User Option Bytes */ |
Kojto | 90:cb3d968589d8 | 1986 | #define FLASH_OBR_IWDG_SW ((uint32_t)0x00100000) /*!< IWDG_SW */ |
Kojto | 90:cb3d968589d8 | 1987 | #define FLASH_OBR_nRST_STOP ((uint32_t)0x00200000) /*!< nRST_STOP */ |
Kojto | 90:cb3d968589d8 | 1988 | #define FLASH_OBR_nRST_STDBY ((uint32_t)0x00400000) /*!< nRST_STDBY */ |
Kojto | 90:cb3d968589d8 | 1989 | #define FLASH_OBR_nRST_BFB2 ((uint32_t)0x00800000) /*!< BFB2 */ |
Kojto | 90:cb3d968589d8 | 1990 | |
Kojto | 90:cb3d968589d8 | 1991 | /****************** Bit definition for FLASH_WRPR register ******************/ |
Kojto | 90:cb3d968589d8 | 1992 | #define FLASH_WRPR1_WRP ((uint32_t)0xFFFFFFFF) /*!< Write Protect */ |
Kojto | 90:cb3d968589d8 | 1993 | #define FLASH_WRPR2_WRP ((uint32_t)0xFFFFFFFF) /*!< Write Protect */ |
Kojto | 90:cb3d968589d8 | 1994 | #define FLASH_WRPR3_WRP ((uint32_t)0xFFFFFFFF) /*!< Write Protect */ |
Kojto | 90:cb3d968589d8 | 1995 | #define FLASH_WRPR4_WRP ((uint32_t)0xFFFFFFFF) /*!< Write Protect */ |
Kojto | 90:cb3d968589d8 | 1996 | |
Kojto | 90:cb3d968589d8 | 1997 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 1998 | /* */ |
Kojto | 90:cb3d968589d8 | 1999 | /* General Purpose I/O */ |
Kojto | 90:cb3d968589d8 | 2000 | /* */ |
Kojto | 90:cb3d968589d8 | 2001 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 2002 | /****************** Bits definition for GPIO_MODER register *****************/ |
Kojto | 90:cb3d968589d8 | 2003 | #define GPIO_MODER_MODER0 ((uint32_t)0x00000003) |
Kojto | 90:cb3d968589d8 | 2004 | #define GPIO_MODER_MODER0_0 ((uint32_t)0x00000001) |
Kojto | 90:cb3d968589d8 | 2005 | #define GPIO_MODER_MODER0_1 ((uint32_t)0x00000002) |
Kojto | 90:cb3d968589d8 | 2006 | |
Kojto | 90:cb3d968589d8 | 2007 | #define GPIO_MODER_MODER1 ((uint32_t)0x0000000C) |
Kojto | 90:cb3d968589d8 | 2008 | #define GPIO_MODER_MODER1_0 ((uint32_t)0x00000004) |
Kojto | 90:cb3d968589d8 | 2009 | #define GPIO_MODER_MODER1_1 ((uint32_t)0x00000008) |
Kojto | 90:cb3d968589d8 | 2010 | |
Kojto | 90:cb3d968589d8 | 2011 | #define GPIO_MODER_MODER2 ((uint32_t)0x00000030) |
Kojto | 90:cb3d968589d8 | 2012 | #define GPIO_MODER_MODER2_0 ((uint32_t)0x00000010) |
Kojto | 90:cb3d968589d8 | 2013 | #define GPIO_MODER_MODER2_1 ((uint32_t)0x00000020) |
Kojto | 90:cb3d968589d8 | 2014 | |
Kojto | 90:cb3d968589d8 | 2015 | #define GPIO_MODER_MODER3 ((uint32_t)0x000000C0) |
Kojto | 90:cb3d968589d8 | 2016 | #define GPIO_MODER_MODER3_0 ((uint32_t)0x00000040) |
Kojto | 90:cb3d968589d8 | 2017 | #define GPIO_MODER_MODER3_1 ((uint32_t)0x00000080) |
Kojto | 90:cb3d968589d8 | 2018 | |
Kojto | 90:cb3d968589d8 | 2019 | #define GPIO_MODER_MODER4 ((uint32_t)0x00000300) |
Kojto | 90:cb3d968589d8 | 2020 | #define GPIO_MODER_MODER4_0 ((uint32_t)0x00000100) |
Kojto | 90:cb3d968589d8 | 2021 | #define GPIO_MODER_MODER4_1 ((uint32_t)0x00000200) |
Kojto | 90:cb3d968589d8 | 2022 | |
Kojto | 90:cb3d968589d8 | 2023 | #define GPIO_MODER_MODER5 ((uint32_t)0x00000C00) |
Kojto | 90:cb3d968589d8 | 2024 | #define GPIO_MODER_MODER5_0 ((uint32_t)0x00000400) |
Kojto | 90:cb3d968589d8 | 2025 | #define GPIO_MODER_MODER5_1 ((uint32_t)0x00000800) |
Kojto | 90:cb3d968589d8 | 2026 | |
Kojto | 90:cb3d968589d8 | 2027 | #define GPIO_MODER_MODER6 ((uint32_t)0x00003000) |
Kojto | 90:cb3d968589d8 | 2028 | #define GPIO_MODER_MODER6_0 ((uint32_t)0x00001000) |
Kojto | 90:cb3d968589d8 | 2029 | #define GPIO_MODER_MODER6_1 ((uint32_t)0x00002000) |
Kojto | 90:cb3d968589d8 | 2030 | |
Kojto | 90:cb3d968589d8 | 2031 | #define GPIO_MODER_MODER7 ((uint32_t)0x0000C000) |
Kojto | 90:cb3d968589d8 | 2032 | #define GPIO_MODER_MODER7_0 ((uint32_t)0x00004000) |
Kojto | 90:cb3d968589d8 | 2033 | #define GPIO_MODER_MODER7_1 ((uint32_t)0x00008000) |
Kojto | 90:cb3d968589d8 | 2034 | |
Kojto | 90:cb3d968589d8 | 2035 | #define GPIO_MODER_MODER8 ((uint32_t)0x00030000) |
Kojto | 90:cb3d968589d8 | 2036 | #define GPIO_MODER_MODER8_0 ((uint32_t)0x00010000) |
Kojto | 90:cb3d968589d8 | 2037 | #define GPIO_MODER_MODER8_1 ((uint32_t)0x00020000) |
Kojto | 90:cb3d968589d8 | 2038 | |
Kojto | 90:cb3d968589d8 | 2039 | #define GPIO_MODER_MODER9 ((uint32_t)0x000C0000) |
Kojto | 90:cb3d968589d8 | 2040 | #define GPIO_MODER_MODER9_0 ((uint32_t)0x00040000) |
Kojto | 90:cb3d968589d8 | 2041 | #define GPIO_MODER_MODER9_1 ((uint32_t)0x00080000) |
Kojto | 90:cb3d968589d8 | 2042 | |
Kojto | 90:cb3d968589d8 | 2043 | #define GPIO_MODER_MODER10 ((uint32_t)0x00300000) |
Kojto | 90:cb3d968589d8 | 2044 | #define GPIO_MODER_MODER10_0 ((uint32_t)0x00100000) |
Kojto | 90:cb3d968589d8 | 2045 | #define GPIO_MODER_MODER10_1 ((uint32_t)0x00200000) |
Kojto | 90:cb3d968589d8 | 2046 | |
Kojto | 90:cb3d968589d8 | 2047 | #define GPIO_MODER_MODER11 ((uint32_t)0x00C00000) |
Kojto | 90:cb3d968589d8 | 2048 | #define GPIO_MODER_MODER11_0 ((uint32_t)0x00400000) |
Kojto | 90:cb3d968589d8 | 2049 | #define GPIO_MODER_MODER11_1 ((uint32_t)0x00800000) |
Kojto | 90:cb3d968589d8 | 2050 | |
Kojto | 90:cb3d968589d8 | 2051 | #define GPIO_MODER_MODER12 ((uint32_t)0x03000000) |
Kojto | 90:cb3d968589d8 | 2052 | #define GPIO_MODER_MODER12_0 ((uint32_t)0x01000000) |
Kojto | 90:cb3d968589d8 | 2053 | #define GPIO_MODER_MODER12_1 ((uint32_t)0x02000000) |
Kojto | 90:cb3d968589d8 | 2054 | |
Kojto | 90:cb3d968589d8 | 2055 | #define GPIO_MODER_MODER13 ((uint32_t)0x0C000000) |
Kojto | 90:cb3d968589d8 | 2056 | #define GPIO_MODER_MODER13_0 ((uint32_t)0x04000000) |
Kojto | 90:cb3d968589d8 | 2057 | #define GPIO_MODER_MODER13_1 ((uint32_t)0x08000000) |
Kojto | 90:cb3d968589d8 | 2058 | |
Kojto | 90:cb3d968589d8 | 2059 | #define GPIO_MODER_MODER14 ((uint32_t)0x30000000) |
Kojto | 90:cb3d968589d8 | 2060 | #define GPIO_MODER_MODER14_0 ((uint32_t)0x10000000) |
Kojto | 90:cb3d968589d8 | 2061 | #define GPIO_MODER_MODER14_1 ((uint32_t)0x20000000) |
Kojto | 90:cb3d968589d8 | 2062 | |
Kojto | 90:cb3d968589d8 | 2063 | #define GPIO_MODER_MODER15 ((uint32_t)0xC0000000) |
Kojto | 90:cb3d968589d8 | 2064 | #define GPIO_MODER_MODER15_0 ((uint32_t)0x40000000) |
Kojto | 90:cb3d968589d8 | 2065 | #define GPIO_MODER_MODER15_1 ((uint32_t)0x80000000) |
Kojto | 90:cb3d968589d8 | 2066 | |
Kojto | 90:cb3d968589d8 | 2067 | /****************** Bits definition for GPIO_OTYPER register ****************/ |
Kojto | 90:cb3d968589d8 | 2068 | #define GPIO_OTYPER_OT_0 ((uint32_t)0x00000001) |
Kojto | 90:cb3d968589d8 | 2069 | #define GPIO_OTYPER_OT_1 ((uint32_t)0x00000002) |
Kojto | 90:cb3d968589d8 | 2070 | #define GPIO_OTYPER_OT_2 ((uint32_t)0x00000004) |
Kojto | 90:cb3d968589d8 | 2071 | #define GPIO_OTYPER_OT_3 ((uint32_t)0x00000008) |
Kojto | 90:cb3d968589d8 | 2072 | #define GPIO_OTYPER_OT_4 ((uint32_t)0x00000010) |
Kojto | 90:cb3d968589d8 | 2073 | #define GPIO_OTYPER_OT_5 ((uint32_t)0x00000020) |
Kojto | 90:cb3d968589d8 | 2074 | #define GPIO_OTYPER_OT_6 ((uint32_t)0x00000040) |
Kojto | 90:cb3d968589d8 | 2075 | #define GPIO_OTYPER_OT_7 ((uint32_t)0x00000080) |
Kojto | 90:cb3d968589d8 | 2076 | #define GPIO_OTYPER_OT_8 ((uint32_t)0x00000100) |
Kojto | 90:cb3d968589d8 | 2077 | #define GPIO_OTYPER_OT_9 ((uint32_t)0x00000200) |
Kojto | 90:cb3d968589d8 | 2078 | #define GPIO_OTYPER_OT_10 ((uint32_t)0x00000400) |
Kojto | 90:cb3d968589d8 | 2079 | #define GPIO_OTYPER_OT_11 ((uint32_t)0x00000800) |
Kojto | 90:cb3d968589d8 | 2080 | #define GPIO_OTYPER_OT_12 ((uint32_t)0x00001000) |
Kojto | 90:cb3d968589d8 | 2081 | #define GPIO_OTYPER_OT_13 ((uint32_t)0x00002000) |
Kojto | 90:cb3d968589d8 | 2082 | #define GPIO_OTYPER_OT_14 ((uint32_t)0x00004000) |
Kojto | 90:cb3d968589d8 | 2083 | #define GPIO_OTYPER_OT_15 ((uint32_t)0x00008000) |
Kojto | 90:cb3d968589d8 | 2084 | |
Kojto | 90:cb3d968589d8 | 2085 | /****************** Bits definition for GPIO_OSPEEDR register ***************/ |
Kojto | 90:cb3d968589d8 | 2086 | #define GPIO_OSPEEDER_OSPEEDR0 ((uint32_t)0x00000003) |
Kojto | 90:cb3d968589d8 | 2087 | #define GPIO_OSPEEDER_OSPEEDR0_0 ((uint32_t)0x00000001) |
Kojto | 90:cb3d968589d8 | 2088 | #define GPIO_OSPEEDER_OSPEEDR0_1 ((uint32_t)0x00000002) |
Kojto | 90:cb3d968589d8 | 2089 | |
Kojto | 90:cb3d968589d8 | 2090 | #define GPIO_OSPEEDER_OSPEEDR1 ((uint32_t)0x0000000C) |
Kojto | 90:cb3d968589d8 | 2091 | #define GPIO_OSPEEDER_OSPEEDR1_0 ((uint32_t)0x00000004) |
Kojto | 90:cb3d968589d8 | 2092 | #define GPIO_OSPEEDER_OSPEEDR1_1 ((uint32_t)0x00000008) |
Kojto | 90:cb3d968589d8 | 2093 | |
Kojto | 90:cb3d968589d8 | 2094 | #define GPIO_OSPEEDER_OSPEEDR2 ((uint32_t)0x00000030) |
Kojto | 90:cb3d968589d8 | 2095 | #define GPIO_OSPEEDER_OSPEEDR2_0 ((uint32_t)0x00000010) |
Kojto | 90:cb3d968589d8 | 2096 | #define GPIO_OSPEEDER_OSPEEDR2_1 ((uint32_t)0x00000020) |
Kojto | 90:cb3d968589d8 | 2097 | |
Kojto | 90:cb3d968589d8 | 2098 | #define GPIO_OSPEEDER_OSPEEDR3 ((uint32_t)0x000000C0) |
Kojto | 90:cb3d968589d8 | 2099 | #define GPIO_OSPEEDER_OSPEEDR3_0 ((uint32_t)0x00000040) |
Kojto | 90:cb3d968589d8 | 2100 | #define GPIO_OSPEEDER_OSPEEDR3_1 ((uint32_t)0x00000080) |
Kojto | 90:cb3d968589d8 | 2101 | |
Kojto | 90:cb3d968589d8 | 2102 | #define GPIO_OSPEEDER_OSPEEDR4 ((uint32_t)0x00000300) |
Kojto | 90:cb3d968589d8 | 2103 | #define GPIO_OSPEEDER_OSPEEDR4_0 ((uint32_t)0x00000100) |
Kojto | 90:cb3d968589d8 | 2104 | #define GPIO_OSPEEDER_OSPEEDR4_1 ((uint32_t)0x00000200) |
Kojto | 90:cb3d968589d8 | 2105 | |
Kojto | 90:cb3d968589d8 | 2106 | #define GPIO_OSPEEDER_OSPEEDR5 ((uint32_t)0x00000C00) |
Kojto | 90:cb3d968589d8 | 2107 | #define GPIO_OSPEEDER_OSPEEDR5_0 ((uint32_t)0x00000400) |
Kojto | 90:cb3d968589d8 | 2108 | #define GPIO_OSPEEDER_OSPEEDR5_1 ((uint32_t)0x00000800) |
Kojto | 90:cb3d968589d8 | 2109 | |
Kojto | 90:cb3d968589d8 | 2110 | #define GPIO_OSPEEDER_OSPEEDR6 ((uint32_t)0x00003000) |
Kojto | 90:cb3d968589d8 | 2111 | #define GPIO_OSPEEDER_OSPEEDR6_0 ((uint32_t)0x00001000) |
Kojto | 90:cb3d968589d8 | 2112 | #define GPIO_OSPEEDER_OSPEEDR6_1 ((uint32_t)0x00002000) |
Kojto | 90:cb3d968589d8 | 2113 | |
Kojto | 90:cb3d968589d8 | 2114 | #define GPIO_OSPEEDER_OSPEEDR7 ((uint32_t)0x0000C000) |
Kojto | 90:cb3d968589d8 | 2115 | #define GPIO_OSPEEDER_OSPEEDR7_0 ((uint32_t)0x00004000) |
Kojto | 90:cb3d968589d8 | 2116 | #define GPIO_OSPEEDER_OSPEEDR7_1 ((uint32_t)0x00008000) |
Kojto | 90:cb3d968589d8 | 2117 | |
Kojto | 90:cb3d968589d8 | 2118 | #define GPIO_OSPEEDER_OSPEEDR8 ((uint32_t)0x00030000) |
Kojto | 90:cb3d968589d8 | 2119 | #define GPIO_OSPEEDER_OSPEEDR8_0 ((uint32_t)0x00010000) |
Kojto | 90:cb3d968589d8 | 2120 | #define GPIO_OSPEEDER_OSPEEDR8_1 ((uint32_t)0x00020000) |
Kojto | 90:cb3d968589d8 | 2121 | |
Kojto | 90:cb3d968589d8 | 2122 | #define GPIO_OSPEEDER_OSPEEDR9 ((uint32_t)0x000C0000) |
Kojto | 90:cb3d968589d8 | 2123 | #define GPIO_OSPEEDER_OSPEEDR9_0 ((uint32_t)0x00040000) |
Kojto | 90:cb3d968589d8 | 2124 | #define GPIO_OSPEEDER_OSPEEDR9_1 ((uint32_t)0x00080000) |
Kojto | 90:cb3d968589d8 | 2125 | |
Kojto | 90:cb3d968589d8 | 2126 | #define GPIO_OSPEEDER_OSPEEDR10 ((uint32_t)0x00300000) |
Kojto | 90:cb3d968589d8 | 2127 | #define GPIO_OSPEEDER_OSPEEDR10_0 ((uint32_t)0x00100000) |
Kojto | 90:cb3d968589d8 | 2128 | #define GPIO_OSPEEDER_OSPEEDR10_1 ((uint32_t)0x00200000) |
Kojto | 90:cb3d968589d8 | 2129 | |
Kojto | 90:cb3d968589d8 | 2130 | #define GPIO_OSPEEDER_OSPEEDR11 ((uint32_t)0x00C00000) |
Kojto | 90:cb3d968589d8 | 2131 | #define GPIO_OSPEEDER_OSPEEDR11_0 ((uint32_t)0x00400000) |
Kojto | 90:cb3d968589d8 | 2132 | #define GPIO_OSPEEDER_OSPEEDR11_1 ((uint32_t)0x00800000) |
Kojto | 90:cb3d968589d8 | 2133 | |
Kojto | 90:cb3d968589d8 | 2134 | #define GPIO_OSPEEDER_OSPEEDR12 ((uint32_t)0x03000000) |
Kojto | 90:cb3d968589d8 | 2135 | #define GPIO_OSPEEDER_OSPEEDR12_0 ((uint32_t)0x01000000) |
Kojto | 90:cb3d968589d8 | 2136 | #define GPIO_OSPEEDER_OSPEEDR12_1 ((uint32_t)0x02000000) |
Kojto | 90:cb3d968589d8 | 2137 | |
Kojto | 90:cb3d968589d8 | 2138 | #define GPIO_OSPEEDER_OSPEEDR13 ((uint32_t)0x0C000000) |
Kojto | 90:cb3d968589d8 | 2139 | #define GPIO_OSPEEDER_OSPEEDR13_0 ((uint32_t)0x04000000) |
Kojto | 90:cb3d968589d8 | 2140 | #define GPIO_OSPEEDER_OSPEEDR13_1 ((uint32_t)0x08000000) |
Kojto | 90:cb3d968589d8 | 2141 | |
Kojto | 90:cb3d968589d8 | 2142 | #define GPIO_OSPEEDER_OSPEEDR14 ((uint32_t)0x30000000) |
Kojto | 90:cb3d968589d8 | 2143 | #define GPIO_OSPEEDER_OSPEEDR14_0 ((uint32_t)0x10000000) |
Kojto | 90:cb3d968589d8 | 2144 | #define GPIO_OSPEEDER_OSPEEDR14_1 ((uint32_t)0x20000000) |
Kojto | 90:cb3d968589d8 | 2145 | |
Kojto | 90:cb3d968589d8 | 2146 | #define GPIO_OSPEEDER_OSPEEDR15 ((uint32_t)0xC0000000) |
Kojto | 90:cb3d968589d8 | 2147 | #define GPIO_OSPEEDER_OSPEEDR15_0 ((uint32_t)0x40000000) |
Kojto | 90:cb3d968589d8 | 2148 | #define GPIO_OSPEEDER_OSPEEDR15_1 ((uint32_t)0x80000000) |
Kojto | 90:cb3d968589d8 | 2149 | |
Kojto | 90:cb3d968589d8 | 2150 | /****************** Bits definition for GPIO_PUPDR register *****************/ |
Kojto | 90:cb3d968589d8 | 2151 | #define GPIO_PUPDR_PUPDR0 ((uint32_t)0x00000003) |
Kojto | 90:cb3d968589d8 | 2152 | #define GPIO_PUPDR_PUPDR0_0 ((uint32_t)0x00000001) |
Kojto | 90:cb3d968589d8 | 2153 | #define GPIO_PUPDR_PUPDR0_1 ((uint32_t)0x00000002) |
Kojto | 90:cb3d968589d8 | 2154 | |
Kojto | 90:cb3d968589d8 | 2155 | #define GPIO_PUPDR_PUPDR1 ((uint32_t)0x0000000C) |
Kojto | 90:cb3d968589d8 | 2156 | #define GPIO_PUPDR_PUPDR1_0 ((uint32_t)0x00000004) |
Kojto | 90:cb3d968589d8 | 2157 | #define GPIO_PUPDR_PUPDR1_1 ((uint32_t)0x00000008) |
Kojto | 90:cb3d968589d8 | 2158 | |
Kojto | 90:cb3d968589d8 | 2159 | #define GPIO_PUPDR_PUPDR2 ((uint32_t)0x00000030) |
Kojto | 90:cb3d968589d8 | 2160 | #define GPIO_PUPDR_PUPDR2_0 ((uint32_t)0x00000010) |
Kojto | 90:cb3d968589d8 | 2161 | #define GPIO_PUPDR_PUPDR2_1 ((uint32_t)0x00000020) |
Kojto | 90:cb3d968589d8 | 2162 | |
Kojto | 90:cb3d968589d8 | 2163 | #define GPIO_PUPDR_PUPDR3 ((uint32_t)0x000000C0) |
Kojto | 90:cb3d968589d8 | 2164 | #define GPIO_PUPDR_PUPDR3_0 ((uint32_t)0x00000040) |
Kojto | 90:cb3d968589d8 | 2165 | #define GPIO_PUPDR_PUPDR3_1 ((uint32_t)0x00000080) |
Kojto | 90:cb3d968589d8 | 2166 | |
Kojto | 90:cb3d968589d8 | 2167 | #define GPIO_PUPDR_PUPDR4 ((uint32_t)0x00000300) |
Kojto | 90:cb3d968589d8 | 2168 | #define GPIO_PUPDR_PUPDR4_0 ((uint32_t)0x00000100) |
Kojto | 90:cb3d968589d8 | 2169 | #define GPIO_PUPDR_PUPDR4_1 ((uint32_t)0x00000200) |
Kojto | 90:cb3d968589d8 | 2170 | |
Kojto | 90:cb3d968589d8 | 2171 | #define GPIO_PUPDR_PUPDR5 ((uint32_t)0x00000C00) |
Kojto | 90:cb3d968589d8 | 2172 | #define GPIO_PUPDR_PUPDR5_0 ((uint32_t)0x00000400) |
Kojto | 90:cb3d968589d8 | 2173 | #define GPIO_PUPDR_PUPDR5_1 ((uint32_t)0x00000800) |
Kojto | 90:cb3d968589d8 | 2174 | |
Kojto | 90:cb3d968589d8 | 2175 | #define GPIO_PUPDR_PUPDR6 ((uint32_t)0x00003000) |
Kojto | 90:cb3d968589d8 | 2176 | #define GPIO_PUPDR_PUPDR6_0 ((uint32_t)0x00001000) |
Kojto | 90:cb3d968589d8 | 2177 | #define GPIO_PUPDR_PUPDR6_1 ((uint32_t)0x00002000) |
Kojto | 90:cb3d968589d8 | 2178 | |
Kojto | 90:cb3d968589d8 | 2179 | #define GPIO_PUPDR_PUPDR7 ((uint32_t)0x0000C000) |
Kojto | 90:cb3d968589d8 | 2180 | #define GPIO_PUPDR_PUPDR7_0 ((uint32_t)0x00004000) |
Kojto | 90:cb3d968589d8 | 2181 | #define GPIO_PUPDR_PUPDR7_1 ((uint32_t)0x00008000) |
Kojto | 90:cb3d968589d8 | 2182 | |
Kojto | 90:cb3d968589d8 | 2183 | #define GPIO_PUPDR_PUPDR8 ((uint32_t)0x00030000) |
Kojto | 90:cb3d968589d8 | 2184 | #define GPIO_PUPDR_PUPDR8_0 ((uint32_t)0x00010000) |
Kojto | 90:cb3d968589d8 | 2185 | #define GPIO_PUPDR_PUPDR8_1 ((uint32_t)0x00020000) |
Kojto | 90:cb3d968589d8 | 2186 | |
Kojto | 90:cb3d968589d8 | 2187 | #define GPIO_PUPDR_PUPDR9 ((uint32_t)0x000C0000) |
Kojto | 90:cb3d968589d8 | 2188 | #define GPIO_PUPDR_PUPDR9_0 ((uint32_t)0x00040000) |
Kojto | 90:cb3d968589d8 | 2189 | #define GPIO_PUPDR_PUPDR9_1 ((uint32_t)0x00080000) |
Kojto | 90:cb3d968589d8 | 2190 | |
Kojto | 90:cb3d968589d8 | 2191 | #define GPIO_PUPDR_PUPDR10 ((uint32_t)0x00300000) |
Kojto | 90:cb3d968589d8 | 2192 | #define GPIO_PUPDR_PUPDR10_0 ((uint32_t)0x00100000) |
Kojto | 90:cb3d968589d8 | 2193 | #define GPIO_PUPDR_PUPDR10_1 ((uint32_t)0x00200000) |
Kojto | 90:cb3d968589d8 | 2194 | |
Kojto | 90:cb3d968589d8 | 2195 | #define GPIO_PUPDR_PUPDR11 ((uint32_t)0x00C00000) |
Kojto | 90:cb3d968589d8 | 2196 | #define GPIO_PUPDR_PUPDR11_0 ((uint32_t)0x00400000) |
Kojto | 90:cb3d968589d8 | 2197 | #define GPIO_PUPDR_PUPDR11_1 ((uint32_t)0x00800000) |
Kojto | 90:cb3d968589d8 | 2198 | |
Kojto | 90:cb3d968589d8 | 2199 | #define GPIO_PUPDR_PUPDR12 ((uint32_t)0x03000000) |
Kojto | 90:cb3d968589d8 | 2200 | #define GPIO_PUPDR_PUPDR12_0 ((uint32_t)0x01000000) |
Kojto | 90:cb3d968589d8 | 2201 | #define GPIO_PUPDR_PUPDR12_1 ((uint32_t)0x02000000) |
Kojto | 90:cb3d968589d8 | 2202 | |
Kojto | 90:cb3d968589d8 | 2203 | #define GPIO_PUPDR_PUPDR13 ((uint32_t)0x0C000000) |
Kojto | 90:cb3d968589d8 | 2204 | #define GPIO_PUPDR_PUPDR13_0 ((uint32_t)0x04000000) |
Kojto | 90:cb3d968589d8 | 2205 | #define GPIO_PUPDR_PUPDR13_1 ((uint32_t)0x08000000) |
Kojto | 90:cb3d968589d8 | 2206 | |
Kojto | 90:cb3d968589d8 | 2207 | #define GPIO_PUPDR_PUPDR14 ((uint32_t)0x30000000) |
Kojto | 90:cb3d968589d8 | 2208 | #define GPIO_PUPDR_PUPDR14_0 ((uint32_t)0x10000000) |
Kojto | 90:cb3d968589d8 | 2209 | #define GPIO_PUPDR_PUPDR14_1 ((uint32_t)0x20000000) |
Kojto | 90:cb3d968589d8 | 2210 | #define GPIO_PUPDR_PUPDR15 ((uint32_t)0xC0000000) |
Kojto | 90:cb3d968589d8 | 2211 | #define GPIO_PUPDR_PUPDR15_0 ((uint32_t)0x40000000) |
Kojto | 90:cb3d968589d8 | 2212 | #define GPIO_PUPDR_PUPDR15_1 ((uint32_t)0x80000000) |
Kojto | 90:cb3d968589d8 | 2213 | |
Kojto | 90:cb3d968589d8 | 2214 | /****************** Bits definition for GPIO_IDR register *******************/ |
Kojto | 90:cb3d968589d8 | 2215 | #define GPIO_IDR_IDR_0 ((uint32_t)0x00000001) |
Kojto | 90:cb3d968589d8 | 2216 | #define GPIO_IDR_IDR_1 ((uint32_t)0x00000002) |
Kojto | 90:cb3d968589d8 | 2217 | #define GPIO_IDR_IDR_2 ((uint32_t)0x00000004) |
Kojto | 90:cb3d968589d8 | 2218 | #define GPIO_IDR_IDR_3 ((uint32_t)0x00000008) |
Kojto | 90:cb3d968589d8 | 2219 | #define GPIO_IDR_IDR_4 ((uint32_t)0x00000010) |
Kojto | 90:cb3d968589d8 | 2220 | #define GPIO_IDR_IDR_5 ((uint32_t)0x00000020) |
Kojto | 90:cb3d968589d8 | 2221 | #define GPIO_IDR_IDR_6 ((uint32_t)0x00000040) |
Kojto | 90:cb3d968589d8 | 2222 | #define GPIO_IDR_IDR_7 ((uint32_t)0x00000080) |
Kojto | 90:cb3d968589d8 | 2223 | #define GPIO_IDR_IDR_8 ((uint32_t)0x00000100) |
Kojto | 90:cb3d968589d8 | 2224 | #define GPIO_IDR_IDR_9 ((uint32_t)0x00000200) |
Kojto | 90:cb3d968589d8 | 2225 | #define GPIO_IDR_IDR_10 ((uint32_t)0x00000400) |
Kojto | 90:cb3d968589d8 | 2226 | #define GPIO_IDR_IDR_11 ((uint32_t)0x00000800) |
Kojto | 90:cb3d968589d8 | 2227 | #define GPIO_IDR_IDR_12 ((uint32_t)0x00001000) |
Kojto | 90:cb3d968589d8 | 2228 | #define GPIO_IDR_IDR_13 ((uint32_t)0x00002000) |
Kojto | 90:cb3d968589d8 | 2229 | #define GPIO_IDR_IDR_14 ((uint32_t)0x00004000) |
Kojto | 90:cb3d968589d8 | 2230 | #define GPIO_IDR_IDR_15 ((uint32_t)0x00008000) |
Kojto | 90:cb3d968589d8 | 2231 | |
Kojto | 90:cb3d968589d8 | 2232 | /****************** Bits definition for GPIO_ODR register *******************/ |
Kojto | 90:cb3d968589d8 | 2233 | #define GPIO_ODR_ODR_0 ((uint32_t)0x00000001) |
Kojto | 90:cb3d968589d8 | 2234 | #define GPIO_ODR_ODR_1 ((uint32_t)0x00000002) |
Kojto | 90:cb3d968589d8 | 2235 | #define GPIO_ODR_ODR_2 ((uint32_t)0x00000004) |
Kojto | 90:cb3d968589d8 | 2236 | #define GPIO_ODR_ODR_3 ((uint32_t)0x00000008) |
Kojto | 90:cb3d968589d8 | 2237 | #define GPIO_ODR_ODR_4 ((uint32_t)0x00000010) |
Kojto | 90:cb3d968589d8 | 2238 | #define GPIO_ODR_ODR_5 ((uint32_t)0x00000020) |
Kojto | 90:cb3d968589d8 | 2239 | #define GPIO_ODR_ODR_6 ((uint32_t)0x00000040) |
Kojto | 90:cb3d968589d8 | 2240 | #define GPIO_ODR_ODR_7 ((uint32_t)0x00000080) |
Kojto | 90:cb3d968589d8 | 2241 | #define GPIO_ODR_ODR_8 ((uint32_t)0x00000100) |
Kojto | 90:cb3d968589d8 | 2242 | #define GPIO_ODR_ODR_9 ((uint32_t)0x00000200) |
Kojto | 90:cb3d968589d8 | 2243 | #define GPIO_ODR_ODR_10 ((uint32_t)0x00000400) |
Kojto | 90:cb3d968589d8 | 2244 | #define GPIO_ODR_ODR_11 ((uint32_t)0x00000800) |
Kojto | 90:cb3d968589d8 | 2245 | #define GPIO_ODR_ODR_12 ((uint32_t)0x00001000) |
Kojto | 90:cb3d968589d8 | 2246 | #define GPIO_ODR_ODR_13 ((uint32_t)0x00002000) |
Kojto | 90:cb3d968589d8 | 2247 | #define GPIO_ODR_ODR_14 ((uint32_t)0x00004000) |
Kojto | 90:cb3d968589d8 | 2248 | #define GPIO_ODR_ODR_15 ((uint32_t)0x00008000) |
Kojto | 90:cb3d968589d8 | 2249 | |
Kojto | 90:cb3d968589d8 | 2250 | /****************** Bits definition for GPIO_BSRR register ******************/ |
Kojto | 90:cb3d968589d8 | 2251 | #define GPIO_BSRR_BS_0 ((uint32_t)0x00000001) |
Kojto | 90:cb3d968589d8 | 2252 | #define GPIO_BSRR_BS_1 ((uint32_t)0x00000002) |
Kojto | 90:cb3d968589d8 | 2253 | #define GPIO_BSRR_BS_2 ((uint32_t)0x00000004) |
Kojto | 90:cb3d968589d8 | 2254 | #define GPIO_BSRR_BS_3 ((uint32_t)0x00000008) |
Kojto | 90:cb3d968589d8 | 2255 | #define GPIO_BSRR_BS_4 ((uint32_t)0x00000010) |
Kojto | 90:cb3d968589d8 | 2256 | #define GPIO_BSRR_BS_5 ((uint32_t)0x00000020) |
Kojto | 90:cb3d968589d8 | 2257 | #define GPIO_BSRR_BS_6 ((uint32_t)0x00000040) |
Kojto | 90:cb3d968589d8 | 2258 | #define GPIO_BSRR_BS_7 ((uint32_t)0x00000080) |
Kojto | 90:cb3d968589d8 | 2259 | #define GPIO_BSRR_BS_8 ((uint32_t)0x00000100) |
Kojto | 90:cb3d968589d8 | 2260 | #define GPIO_BSRR_BS_9 ((uint32_t)0x00000200) |
Kojto | 90:cb3d968589d8 | 2261 | #define GPIO_BSRR_BS_10 ((uint32_t)0x00000400) |
Kojto | 90:cb3d968589d8 | 2262 | #define GPIO_BSRR_BS_11 ((uint32_t)0x00000800) |
Kojto | 90:cb3d968589d8 | 2263 | #define GPIO_BSRR_BS_12 ((uint32_t)0x00001000) |
Kojto | 90:cb3d968589d8 | 2264 | #define GPIO_BSRR_BS_13 ((uint32_t)0x00002000) |
Kojto | 90:cb3d968589d8 | 2265 | #define GPIO_BSRR_BS_14 ((uint32_t)0x00004000) |
Kojto | 90:cb3d968589d8 | 2266 | #define GPIO_BSRR_BS_15 ((uint32_t)0x00008000) |
Kojto | 90:cb3d968589d8 | 2267 | #define GPIO_BSRR_BR_0 ((uint32_t)0x00010000) |
Kojto | 90:cb3d968589d8 | 2268 | #define GPIO_BSRR_BR_1 ((uint32_t)0x00020000) |
Kojto | 90:cb3d968589d8 | 2269 | #define GPIO_BSRR_BR_2 ((uint32_t)0x00040000) |
Kojto | 90:cb3d968589d8 | 2270 | #define GPIO_BSRR_BR_3 ((uint32_t)0x00080000) |
Kojto | 90:cb3d968589d8 | 2271 | #define GPIO_BSRR_BR_4 ((uint32_t)0x00100000) |
Kojto | 90:cb3d968589d8 | 2272 | #define GPIO_BSRR_BR_5 ((uint32_t)0x00200000) |
Kojto | 90:cb3d968589d8 | 2273 | #define GPIO_BSRR_BR_6 ((uint32_t)0x00400000) |
Kojto | 90:cb3d968589d8 | 2274 | #define GPIO_BSRR_BR_7 ((uint32_t)0x00800000) |
Kojto | 90:cb3d968589d8 | 2275 | #define GPIO_BSRR_BR_8 ((uint32_t)0x01000000) |
Kojto | 90:cb3d968589d8 | 2276 | #define GPIO_BSRR_BR_9 ((uint32_t)0x02000000) |
Kojto | 90:cb3d968589d8 | 2277 | #define GPIO_BSRR_BR_10 ((uint32_t)0x04000000) |
Kojto | 90:cb3d968589d8 | 2278 | #define GPIO_BSRR_BR_11 ((uint32_t)0x08000000) |
Kojto | 90:cb3d968589d8 | 2279 | #define GPIO_BSRR_BR_12 ((uint32_t)0x10000000) |
Kojto | 90:cb3d968589d8 | 2280 | #define GPIO_BSRR_BR_13 ((uint32_t)0x20000000) |
Kojto | 90:cb3d968589d8 | 2281 | #define GPIO_BSRR_BR_14 ((uint32_t)0x40000000) |
Kojto | 90:cb3d968589d8 | 2282 | #define GPIO_BSRR_BR_15 ((uint32_t)0x80000000) |
Kojto | 90:cb3d968589d8 | 2283 | |
Kojto | 90:cb3d968589d8 | 2284 | /****************** Bit definition for GPIO_LCKR register ********************/ |
Kojto | 90:cb3d968589d8 | 2285 | #define GPIO_LCKR_LCK0 ((uint32_t)0x00000001) |
Kojto | 90:cb3d968589d8 | 2286 | #define GPIO_LCKR_LCK1 ((uint32_t)0x00000002) |
Kojto | 90:cb3d968589d8 | 2287 | #define GPIO_LCKR_LCK2 ((uint32_t)0x00000004) |
Kojto | 90:cb3d968589d8 | 2288 | #define GPIO_LCKR_LCK3 ((uint32_t)0x00000008) |
Kojto | 90:cb3d968589d8 | 2289 | #define GPIO_LCKR_LCK4 ((uint32_t)0x00000010) |
Kojto | 90:cb3d968589d8 | 2290 | #define GPIO_LCKR_LCK5 ((uint32_t)0x00000020) |
Kojto | 90:cb3d968589d8 | 2291 | #define GPIO_LCKR_LCK6 ((uint32_t)0x00000040) |
Kojto | 90:cb3d968589d8 | 2292 | #define GPIO_LCKR_LCK7 ((uint32_t)0x00000080) |
Kojto | 90:cb3d968589d8 | 2293 | #define GPIO_LCKR_LCK8 ((uint32_t)0x00000100) |
Kojto | 90:cb3d968589d8 | 2294 | #define GPIO_LCKR_LCK9 ((uint32_t)0x00000200) |
Kojto | 90:cb3d968589d8 | 2295 | #define GPIO_LCKR_LCK10 ((uint32_t)0x00000400) |
Kojto | 90:cb3d968589d8 | 2296 | #define GPIO_LCKR_LCK11 ((uint32_t)0x00000800) |
Kojto | 90:cb3d968589d8 | 2297 | #define GPIO_LCKR_LCK12 ((uint32_t)0x00001000) |
Kojto | 90:cb3d968589d8 | 2298 | #define GPIO_LCKR_LCK13 ((uint32_t)0x00002000) |
Kojto | 90:cb3d968589d8 | 2299 | #define GPIO_LCKR_LCK14 ((uint32_t)0x00004000) |
Kojto | 90:cb3d968589d8 | 2300 | #define GPIO_LCKR_LCK15 ((uint32_t)0x00008000) |
Kojto | 90:cb3d968589d8 | 2301 | #define GPIO_LCKR_LCKK ((uint32_t)0x00010000) |
Kojto | 90:cb3d968589d8 | 2302 | |
Kojto | 90:cb3d968589d8 | 2303 | /****************** Bit definition for GPIO_AFRL register ********************/ |
Kojto | 90:cb3d968589d8 | 2304 | #define GPIO_AFRL_AFRL0 ((uint32_t)0x0000000F) |
Kojto | 90:cb3d968589d8 | 2305 | #define GPIO_AFRL_AFRL1 ((uint32_t)0x000000F0) |
Kojto | 90:cb3d968589d8 | 2306 | #define GPIO_AFRL_AFRL2 ((uint32_t)0x00000F00) |
Kojto | 90:cb3d968589d8 | 2307 | #define GPIO_AFRL_AFRL3 ((uint32_t)0x0000F000) |
Kojto | 90:cb3d968589d8 | 2308 | #define GPIO_AFRL_AFRL4 ((uint32_t)0x000F0000) |
Kojto | 90:cb3d968589d8 | 2309 | #define GPIO_AFRL_AFRL5 ((uint32_t)0x00F00000) |
Kojto | 90:cb3d968589d8 | 2310 | #define GPIO_AFRL_AFRL6 ((uint32_t)0x0F000000) |
Kojto | 90:cb3d968589d8 | 2311 | #define GPIO_AFRL_AFRL7 ((uint32_t)0xF0000000) |
Kojto | 90:cb3d968589d8 | 2312 | |
Kojto | 90:cb3d968589d8 | 2313 | /****************** Bit definition for GPIO_AFRH register ********************/ |
Kojto | 90:cb3d968589d8 | 2314 | #define GPIO_AFRH_AFRH0 ((uint32_t)0x0000000F) |
Kojto | 90:cb3d968589d8 | 2315 | #define GPIO_AFRH_AFRH1 ((uint32_t)0x000000F0) |
Kojto | 90:cb3d968589d8 | 2316 | #define GPIO_AFRH_AFRH2 ((uint32_t)0x00000F00) |
Kojto | 90:cb3d968589d8 | 2317 | #define GPIO_AFRH_AFRH3 ((uint32_t)0x0000F000) |
Kojto | 90:cb3d968589d8 | 2318 | #define GPIO_AFRH_AFRH4 ((uint32_t)0x000F0000) |
Kojto | 90:cb3d968589d8 | 2319 | #define GPIO_AFRH_AFRH5 ((uint32_t)0x00F00000) |
Kojto | 90:cb3d968589d8 | 2320 | #define GPIO_AFRH_AFRH6 ((uint32_t)0x0F000000) |
Kojto | 90:cb3d968589d8 | 2321 | #define GPIO_AFRH_AFRH7 ((uint32_t)0xF0000000) |
Kojto | 90:cb3d968589d8 | 2322 | |
Kojto | 90:cb3d968589d8 | 2323 | /****************** Bit definition for GPIO_BRR register *********************/ |
Kojto | 90:cb3d968589d8 | 2324 | #define GPIO_BRR_BR_0 ((uint32_t)0x00000001) |
Kojto | 90:cb3d968589d8 | 2325 | #define GPIO_BRR_BR_1 ((uint32_t)0x00000002) |
Kojto | 90:cb3d968589d8 | 2326 | #define GPIO_BRR_BR_2 ((uint32_t)0x00000004) |
Kojto | 90:cb3d968589d8 | 2327 | #define GPIO_BRR_BR_3 ((uint32_t)0x00000008) |
Kojto | 90:cb3d968589d8 | 2328 | #define GPIO_BRR_BR_4 ((uint32_t)0x00000010) |
Kojto | 90:cb3d968589d8 | 2329 | #define GPIO_BRR_BR_5 ((uint32_t)0x00000020) |
Kojto | 90:cb3d968589d8 | 2330 | #define GPIO_BRR_BR_6 ((uint32_t)0x00000040) |
Kojto | 90:cb3d968589d8 | 2331 | #define GPIO_BRR_BR_7 ((uint32_t)0x00000080) |
Kojto | 90:cb3d968589d8 | 2332 | #define GPIO_BRR_BR_8 ((uint32_t)0x00000100) |
Kojto | 90:cb3d968589d8 | 2333 | #define GPIO_BRR_BR_9 ((uint32_t)0x00000200) |
Kojto | 90:cb3d968589d8 | 2334 | #define GPIO_BRR_BR_10 ((uint32_t)0x00000400) |
Kojto | 90:cb3d968589d8 | 2335 | #define GPIO_BRR_BR_11 ((uint32_t)0x00000800) |
Kojto | 90:cb3d968589d8 | 2336 | #define GPIO_BRR_BR_12 ((uint32_t)0x00001000) |
Kojto | 90:cb3d968589d8 | 2337 | #define GPIO_BRR_BR_13 ((uint32_t)0x00002000) |
Kojto | 90:cb3d968589d8 | 2338 | #define GPIO_BRR_BR_14 ((uint32_t)0x00004000) |
Kojto | 90:cb3d968589d8 | 2339 | #define GPIO_BRR_BR_15 ((uint32_t)0x00008000) |
Kojto | 90:cb3d968589d8 | 2340 | |
Kojto | 90:cb3d968589d8 | 2341 | |
Kojto | 90:cb3d968589d8 | 2342 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 2343 | /* */ |
Kojto | 90:cb3d968589d8 | 2344 | /* Inter-integrated Circuit Interface (I2C) */ |
Kojto | 90:cb3d968589d8 | 2345 | /* */ |
Kojto | 90:cb3d968589d8 | 2346 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 2347 | |
Kojto | 90:cb3d968589d8 | 2348 | /******************* Bit definition for I2C_CR1 register ********************/ |
Kojto | 90:cb3d968589d8 | 2349 | #define I2C_CR1_PE ((uint32_t)0x00000001) /*!< Peripheral Enable */ |
Kojto | 90:cb3d968589d8 | 2350 | #define I2C_CR1_SMBUS ((uint32_t)0x00000002) /*!< SMBus Mode */ |
Kojto | 90:cb3d968589d8 | 2351 | #define I2C_CR1_SMBTYPE ((uint32_t)0x00000008) /*!< SMBus Type */ |
Kojto | 90:cb3d968589d8 | 2352 | #define I2C_CR1_ENARP ((uint32_t)0x00000010) /*!< ARP Enable */ |
Kojto | 90:cb3d968589d8 | 2353 | #define I2C_CR1_ENPEC ((uint32_t)0x00000020) /*!< PEC Enable */ |
Kojto | 90:cb3d968589d8 | 2354 | #define I2C_CR1_ENGC ((uint32_t)0x00000040) /*!< General Call Enable */ |
Kojto | 90:cb3d968589d8 | 2355 | #define I2C_CR1_NOSTRETCH ((uint32_t)0x00000080) /*!< Clock Stretching Disable (Slave mode) */ |
Kojto | 90:cb3d968589d8 | 2356 | #define I2C_CR1_START ((uint32_t)0x00000100) /*!< Start Generation */ |
Kojto | 90:cb3d968589d8 | 2357 | #define I2C_CR1_STOP ((uint32_t)0x00000200) /*!< Stop Generation */ |
Kojto | 90:cb3d968589d8 | 2358 | #define I2C_CR1_ACK ((uint32_t)0x00000400) /*!< Acknowledge Enable */ |
Kojto | 90:cb3d968589d8 | 2359 | #define I2C_CR1_POS ((uint32_t)0x00000800) /*!< Acknowledge/PEC Position (for data reception) */ |
Kojto | 90:cb3d968589d8 | 2360 | #define I2C_CR1_PEC ((uint32_t)0x00001000) /*!< Packet Error Checking */ |
Kojto | 90:cb3d968589d8 | 2361 | #define I2C_CR1_ALERT ((uint32_t)0x00002000) /*!< SMBus Alert */ |
Kojto | 90:cb3d968589d8 | 2362 | #define I2C_CR1_SWRST ((uint32_t)0x00008000) /*!< Software Reset */ |
Kojto | 90:cb3d968589d8 | 2363 | |
Kojto | 90:cb3d968589d8 | 2364 | /******************* Bit definition for I2C_CR2 register ********************/ |
Kojto | 90:cb3d968589d8 | 2365 | #define I2C_CR2_FREQ ((uint32_t)0x0000003F) /*!< FREQ[5:0] bits (Peripheral Clock Frequency) */ |
Kojto | 90:cb3d968589d8 | 2366 | #define I2C_CR2_FREQ_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 2367 | #define I2C_CR2_FREQ_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 2368 | #define I2C_CR2_FREQ_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 2369 | #define I2C_CR2_FREQ_3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 2370 | #define I2C_CR2_FREQ_4 ((uint32_t)0x00000010) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 2371 | #define I2C_CR2_FREQ_5 ((uint32_t)0x00000020) /*!< Bit 5 */ |
Kojto | 90:cb3d968589d8 | 2372 | |
Kojto | 90:cb3d968589d8 | 2373 | #define I2C_CR2_ITERREN ((uint32_t)0x00000100) /*!< Error Interrupt Enable */ |
Kojto | 90:cb3d968589d8 | 2374 | #define I2C_CR2_ITEVTEN ((uint32_t)0x00000200) /*!< Event Interrupt Enable */ |
Kojto | 90:cb3d968589d8 | 2375 | #define I2C_CR2_ITBUFEN ((uint32_t)0x00000400) /*!< Buffer Interrupt Enable */ |
Kojto | 90:cb3d968589d8 | 2376 | #define I2C_CR2_DMAEN ((uint32_t)0x00000800) /*!< DMA Requests Enable */ |
Kojto | 90:cb3d968589d8 | 2377 | #define I2C_CR2_LAST ((uint32_t)0x00001000) /*!< DMA Last Transfer */ |
Kojto | 90:cb3d968589d8 | 2378 | |
Kojto | 90:cb3d968589d8 | 2379 | /******************* Bit definition for I2C_OAR1 register *******************/ |
Kojto | 90:cb3d968589d8 | 2380 | #define I2C_OAR1_ADD1_7 ((uint32_t)0x000000FE) /*!< Interface Address */ |
Kojto | 90:cb3d968589d8 | 2381 | #define I2C_OAR1_ADD8_9 ((uint32_t)0x00000300) /*!< Interface Address */ |
Kojto | 90:cb3d968589d8 | 2382 | |
Kojto | 90:cb3d968589d8 | 2383 | #define I2C_OAR1_ADD0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 2384 | #define I2C_OAR1_ADD1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 2385 | #define I2C_OAR1_ADD2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 2386 | #define I2C_OAR1_ADD3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 2387 | #define I2C_OAR1_ADD4 ((uint32_t)0x00000010) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 2388 | #define I2C_OAR1_ADD5 ((uint32_t)0x00000020) /*!< Bit 5 */ |
Kojto | 90:cb3d968589d8 | 2389 | #define I2C_OAR1_ADD6 ((uint32_t)0x00000040) /*!< Bit 6 */ |
Kojto | 90:cb3d968589d8 | 2390 | #define I2C_OAR1_ADD7 ((uint32_t)0x00000080) /*!< Bit 7 */ |
Kojto | 90:cb3d968589d8 | 2391 | #define I2C_OAR1_ADD8 ((uint32_t)0x00000100) /*!< Bit 8 */ |
Kojto | 90:cb3d968589d8 | 2392 | #define I2C_OAR1_ADD9 ((uint32_t)0x00000200) /*!< Bit 9 */ |
Kojto | 90:cb3d968589d8 | 2393 | |
Kojto | 90:cb3d968589d8 | 2394 | #define I2C_OAR1_ADDMODE ((uint32_t)0x00008000) /*!< Addressing Mode (Slave mode) */ |
Kojto | 90:cb3d968589d8 | 2395 | |
Kojto | 90:cb3d968589d8 | 2396 | /******************* Bit definition for I2C_OAR2 register *******************/ |
Kojto | 90:cb3d968589d8 | 2397 | #define I2C_OAR2_ENDUAL ((uint32_t)0x00000001) /*!< Dual addressing mode enable */ |
Kojto | 90:cb3d968589d8 | 2398 | #define I2C_OAR2_ADD2 ((uint32_t)0x000000FE) /*!< Interface address */ |
Kojto | 90:cb3d968589d8 | 2399 | |
Kojto | 90:cb3d968589d8 | 2400 | /******************** Bit definition for I2C_DR register ********************/ |
Kojto | 90:cb3d968589d8 | 2401 | #define I2C_DR_DR ((uint32_t)0x000000FF) /*!< 8-bit Data Register */ |
Kojto | 90:cb3d968589d8 | 2402 | |
Kojto | 90:cb3d968589d8 | 2403 | /******************* Bit definition for I2C_SR1 register ********************/ |
Kojto | 90:cb3d968589d8 | 2404 | #define I2C_SR1_SB ((uint32_t)0x00000001) /*!< Start Bit (Master mode) */ |
Kojto | 90:cb3d968589d8 | 2405 | #define I2C_SR1_ADDR ((uint32_t)0x00000002) /*!< Address sent (master mode)/matched (slave mode) */ |
Kojto | 90:cb3d968589d8 | 2406 | #define I2C_SR1_BTF ((uint32_t)0x00000004) /*!< Byte Transfer Finished */ |
Kojto | 90:cb3d968589d8 | 2407 | #define I2C_SR1_ADD10 ((uint32_t)0x00000008) /*!< 10-bit header sent (Master mode) */ |
Kojto | 90:cb3d968589d8 | 2408 | #define I2C_SR1_STOPF ((uint32_t)0x00000010) /*!< Stop detection (Slave mode) */ |
Kojto | 90:cb3d968589d8 | 2409 | #define I2C_SR1_RXNE ((uint32_t)0x00000040) /*!< Data Register not Empty (receivers) */ |
Kojto | 90:cb3d968589d8 | 2410 | #define I2C_SR1_TXE ((uint32_t)0x00000080) /*!< Data Register Empty (transmitters) */ |
Kojto | 90:cb3d968589d8 | 2411 | #define I2C_SR1_BERR ((uint32_t)0x00000100) /*!< Bus Error */ |
Kojto | 90:cb3d968589d8 | 2412 | #define I2C_SR1_ARLO ((uint32_t)0x00000200) /*!< Arbitration Lost (master mode) */ |
Kojto | 90:cb3d968589d8 | 2413 | #define I2C_SR1_AF ((uint32_t)0x00000400) /*!< Acknowledge Failure */ |
Kojto | 90:cb3d968589d8 | 2414 | #define I2C_SR1_OVR ((uint32_t)0x00000800) /*!< Overrun/Underrun */ |
Kojto | 90:cb3d968589d8 | 2415 | #define I2C_SR1_PECERR ((uint32_t)0x00001000) /*!< PEC Error in reception */ |
Kojto | 90:cb3d968589d8 | 2416 | #define I2C_SR1_TIMEOUT ((uint32_t)0x00004000) /*!< Timeout or Tlow Error */ |
Kojto | 90:cb3d968589d8 | 2417 | #define I2C_SR1_SMBALERT ((uint32_t)0x00008000) /*!< SMBus Alert */ |
Kojto | 90:cb3d968589d8 | 2418 | |
Kojto | 90:cb3d968589d8 | 2419 | /******************* Bit definition for I2C_SR2 register ********************/ |
Kojto | 90:cb3d968589d8 | 2420 | #define I2C_SR2_MSL ((uint32_t)0x00000001) /*!< Master/Slave */ |
Kojto | 90:cb3d968589d8 | 2421 | #define I2C_SR2_BUSY ((uint32_t)0x00000002) /*!< Bus Busy */ |
Kojto | 90:cb3d968589d8 | 2422 | #define I2C_SR2_TRA ((uint32_t)0x00000004) /*!< Transmitter/Receiver */ |
Kojto | 90:cb3d968589d8 | 2423 | #define I2C_SR2_GENCALL ((uint32_t)0x00000010) /*!< General Call Address (Slave mode) */ |
Kojto | 90:cb3d968589d8 | 2424 | #define I2C_SR2_SMBDEFAULT ((uint32_t)0x00000020) /*!< SMBus Device Default Address (Slave mode) */ |
Kojto | 90:cb3d968589d8 | 2425 | #define I2C_SR2_SMBHOST ((uint32_t)0x00000040) /*!< SMBus Host Header (Slave mode) */ |
Kojto | 90:cb3d968589d8 | 2426 | #define I2C_SR2_DUALF ((uint32_t)0x00000080) /*!< Dual Flag (Slave mode) */ |
Kojto | 90:cb3d968589d8 | 2427 | #define I2C_SR2_PEC ((uint32_t)0x0000FF00) /*!< Packet Error Checking Register */ |
Kojto | 90:cb3d968589d8 | 2428 | |
Kojto | 90:cb3d968589d8 | 2429 | /******************* Bit definition for I2C_CCR register ********************/ |
Kojto | 90:cb3d968589d8 | 2430 | #define I2C_CCR_CCR ((uint32_t)0x00000FFF) /*!< Clock Control Register in Fast/Standard mode (Master mode) */ |
Kojto | 90:cb3d968589d8 | 2431 | #define I2C_CCR_DUTY ((uint32_t)0x00004000) /*!< Fast Mode Duty Cycle */ |
Kojto | 90:cb3d968589d8 | 2432 | #define I2C_CCR_FS ((uint32_t)0x00008000) /*!< I2C Master Mode Selection */ |
Kojto | 90:cb3d968589d8 | 2433 | |
Kojto | 90:cb3d968589d8 | 2434 | /****************** Bit definition for I2C_TRISE register *******************/ |
Kojto | 90:cb3d968589d8 | 2435 | #define I2C_TRISE_TRISE ((uint32_t)0x0000003F) /*!< Maximum Rise Time in Fast/Standard mode (Master mode) */ |
Kojto | 90:cb3d968589d8 | 2436 | |
Kojto | 90:cb3d968589d8 | 2437 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 2438 | /* */ |
Kojto | 90:cb3d968589d8 | 2439 | /* Independent WATCHDOG (IWDG) */ |
Kojto | 90:cb3d968589d8 | 2440 | /* */ |
Kojto | 90:cb3d968589d8 | 2441 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 2442 | |
Kojto | 90:cb3d968589d8 | 2443 | /******************* Bit definition for IWDG_KR register ********************/ |
Kojto | 90:cb3d968589d8 | 2444 | #define IWDG_KR_KEY ((uint32_t)0x0000FFFF) /*!< Key value (write only, read 0000h) */ |
Kojto | 90:cb3d968589d8 | 2445 | |
Kojto | 90:cb3d968589d8 | 2446 | /******************* Bit definition for IWDG_PR register ********************/ |
Kojto | 90:cb3d968589d8 | 2447 | #define IWDG_PR_PR ((uint32_t)0x00000007) /*!< PR[2:0] (Prescaler divider) */ |
Kojto | 90:cb3d968589d8 | 2448 | #define IWDG_PR_PR_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 2449 | #define IWDG_PR_PR_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 2450 | #define IWDG_PR_PR_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 2451 | |
Kojto | 90:cb3d968589d8 | 2452 | /******************* Bit definition for IWDG_RLR register *******************/ |
Kojto | 90:cb3d968589d8 | 2453 | #define IWDG_RLR_RL ((uint32_t)0x00000FFF) /*!< Watchdog counter reload value */ |
Kojto | 90:cb3d968589d8 | 2454 | |
Kojto | 90:cb3d968589d8 | 2455 | /******************* Bit definition for IWDG_SR register ********************/ |
Kojto | 90:cb3d968589d8 | 2456 | #define IWDG_SR_PVU ((uint32_t)0x00000001) /*!< Watchdog prescaler value update */ |
Kojto | 90:cb3d968589d8 | 2457 | #define IWDG_SR_RVU ((uint32_t)0x00000002) /*!< Watchdog counter reload value update */ |
Kojto | 90:cb3d968589d8 | 2458 | |
Kojto | 90:cb3d968589d8 | 2459 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 2460 | /* */ |
Kojto | 90:cb3d968589d8 | 2461 | /* LCD Controller (LCD) */ |
Kojto | 90:cb3d968589d8 | 2462 | /* */ |
Kojto | 90:cb3d968589d8 | 2463 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 2464 | |
Kojto | 90:cb3d968589d8 | 2465 | /******************* Bit definition for LCD_CR register *********************/ |
Kojto | 90:cb3d968589d8 | 2466 | #define LCD_CR_LCDEN ((uint32_t)0x00000001) /*!< LCD Enable Bit */ |
Kojto | 90:cb3d968589d8 | 2467 | #define LCD_CR_VSEL ((uint32_t)0x00000002) /*!< Voltage source selector Bit */ |
Kojto | 90:cb3d968589d8 | 2468 | |
Kojto | 90:cb3d968589d8 | 2469 | #define LCD_CR_DUTY ((uint32_t)0x0000001C) /*!< DUTY[2:0] bits (Duty selector) */ |
Kojto | 90:cb3d968589d8 | 2470 | #define LCD_CR_DUTY_0 ((uint32_t)0x00000004) /*!< Duty selector Bit 0 */ |
Kojto | 90:cb3d968589d8 | 2471 | #define LCD_CR_DUTY_1 ((uint32_t)0x00000008) /*!< Duty selector Bit 1 */ |
Kojto | 90:cb3d968589d8 | 2472 | #define LCD_CR_DUTY_2 ((uint32_t)0x00000010) /*!< Duty selector Bit 2 */ |
Kojto | 90:cb3d968589d8 | 2473 | |
Kojto | 90:cb3d968589d8 | 2474 | #define LCD_CR_BIAS ((uint32_t)0x00000060) /*!< BIAS[1:0] bits (Bias selector) */ |
Kojto | 90:cb3d968589d8 | 2475 | #define LCD_CR_BIAS_0 ((uint32_t)0x00000020) /*!< Bias selector Bit 0 */ |
Kojto | 90:cb3d968589d8 | 2476 | #define LCD_CR_BIAS_1 ((uint32_t)0x00000040) /*!< Bias selector Bit 1 */ |
Kojto | 90:cb3d968589d8 | 2477 | |
Kojto | 90:cb3d968589d8 | 2478 | #define LCD_CR_MUX_SEG ((uint32_t)0x00000080) /*!< Mux Segment Enable Bit */ |
Kojto | 90:cb3d968589d8 | 2479 | |
Kojto | 90:cb3d968589d8 | 2480 | /******************* Bit definition for LCD_FCR register ********************/ |
Kojto | 90:cb3d968589d8 | 2481 | #define LCD_FCR_HD ((uint32_t)0x00000001) /*!< High Drive Enable Bit */ |
Kojto | 90:cb3d968589d8 | 2482 | #define LCD_FCR_SOFIE ((uint32_t)0x00000002) /*!< Start of Frame Interrupt Enable Bit */ |
Kojto | 90:cb3d968589d8 | 2483 | #define LCD_FCR_UDDIE ((uint32_t)0x00000008) /*!< Update Display Done Interrupt Enable Bit */ |
Kojto | 90:cb3d968589d8 | 2484 | |
Kojto | 90:cb3d968589d8 | 2485 | #define LCD_FCR_PON ((uint32_t)0x00000070) /*!< PON[2:0] bits (Puls ON Duration) */ |
Kojto | 90:cb3d968589d8 | 2486 | #define LCD_FCR_PON_0 ((uint32_t)0x00000010) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 2487 | #define LCD_FCR_PON_1 ((uint32_t)0x00000020) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 2488 | #define LCD_FCR_PON_2 ((uint32_t)0x00000040) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 2489 | |
Kojto | 90:cb3d968589d8 | 2490 | #define LCD_FCR_DEAD ((uint32_t)0x00000380) /*!< DEAD[2:0] bits (DEAD Time) */ |
Kojto | 90:cb3d968589d8 | 2491 | #define LCD_FCR_DEAD_0 ((uint32_t)0x00000080) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 2492 | #define LCD_FCR_DEAD_1 ((uint32_t)0x00000100) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 2493 | #define LCD_FCR_DEAD_2 ((uint32_t)0x00000200) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 2494 | |
Kojto | 90:cb3d968589d8 | 2495 | #define LCD_FCR_CC ((uint32_t)0x00001C00) /*!< CC[2:0] bits (Contrast Control) */ |
Kojto | 90:cb3d968589d8 | 2496 | #define LCD_FCR_CC_0 ((uint32_t)0x00000400) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 2497 | #define LCD_FCR_CC_1 ((uint32_t)0x00000800) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 2498 | #define LCD_FCR_CC_2 ((uint32_t)0x00001000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 2499 | |
Kojto | 90:cb3d968589d8 | 2500 | #define LCD_FCR_BLINKF ((uint32_t)0x0000E000) /*!< BLINKF[2:0] bits (Blink Frequency) */ |
Kojto | 90:cb3d968589d8 | 2501 | #define LCD_FCR_BLINKF_0 ((uint32_t)0x00002000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 2502 | #define LCD_FCR_BLINKF_1 ((uint32_t)0x00004000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 2503 | #define LCD_FCR_BLINKF_2 ((uint32_t)0x00008000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 2504 | |
Kojto | 90:cb3d968589d8 | 2505 | #define LCD_FCR_BLINK ((uint32_t)0x00030000) /*!< BLINK[1:0] bits (Blink Enable) */ |
Kojto | 90:cb3d968589d8 | 2506 | #define LCD_FCR_BLINK_0 ((uint32_t)0x00010000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 2507 | #define LCD_FCR_BLINK_1 ((uint32_t)0x00020000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 2508 | |
Kojto | 90:cb3d968589d8 | 2509 | #define LCD_FCR_DIV ((uint32_t)0x003C0000) /*!< DIV[3:0] bits (Divider) */ |
Kojto | 90:cb3d968589d8 | 2510 | #define LCD_FCR_PS ((uint32_t)0x03C00000) /*!< PS[3:0] bits (Prescaler) */ |
Kojto | 90:cb3d968589d8 | 2511 | |
Kojto | 90:cb3d968589d8 | 2512 | /******************* Bit definition for LCD_SR register *********************/ |
Kojto | 90:cb3d968589d8 | 2513 | #define LCD_SR_ENS ((uint32_t)0x00000001) /*!< LCD Enabled Bit */ |
Kojto | 90:cb3d968589d8 | 2514 | #define LCD_SR_SOF ((uint32_t)0x00000002) /*!< Start Of Frame Flag Bit */ |
Kojto | 90:cb3d968589d8 | 2515 | #define LCD_SR_UDR ((uint32_t)0x00000004) /*!< Update Display Request Bit */ |
Kojto | 90:cb3d968589d8 | 2516 | #define LCD_SR_UDD ((uint32_t)0x00000008) /*!< Update Display Done Flag Bit */ |
Kojto | 90:cb3d968589d8 | 2517 | #define LCD_SR_RDY ((uint32_t)0x00000010) /*!< Ready Flag Bit */ |
Kojto | 90:cb3d968589d8 | 2518 | #define LCD_SR_FCRSR ((uint32_t)0x00000020) /*!< LCD FCR Register Synchronization Flag Bit */ |
Kojto | 90:cb3d968589d8 | 2519 | |
Kojto | 90:cb3d968589d8 | 2520 | /******************* Bit definition for LCD_CLR register ********************/ |
Kojto | 90:cb3d968589d8 | 2521 | #define LCD_CLR_SOFC ((uint32_t)0x00000002) /*!< Start Of Frame Flag Clear Bit */ |
Kojto | 90:cb3d968589d8 | 2522 | #define LCD_CLR_UDDC ((uint32_t)0x00000008) /*!< Update Display Done Flag Clear Bit */ |
Kojto | 90:cb3d968589d8 | 2523 | |
Kojto | 90:cb3d968589d8 | 2524 | /******************* Bit definition for LCD_RAM register ********************/ |
Kojto | 90:cb3d968589d8 | 2525 | #define LCD_RAM_SEGMENT_DATA ((uint32_t)0xFFFFFFFF) /*!< Segment Data Bits */ |
Kojto | 90:cb3d968589d8 | 2526 | |
Kojto | 90:cb3d968589d8 | 2527 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 2528 | /* */ |
Kojto | 90:cb3d968589d8 | 2529 | /* Power Control (PWR) */ |
Kojto | 90:cb3d968589d8 | 2530 | /* */ |
Kojto | 90:cb3d968589d8 | 2531 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 2532 | |
Kojto | 90:cb3d968589d8 | 2533 | /******************** Bit definition for PWR_CR register ********************/ |
Kojto | 90:cb3d968589d8 | 2534 | #define PWR_CR_LPSDSR ((uint32_t)0x00000001) /*!< Low-power deepsleep/sleep/low power run */ |
Kojto | 90:cb3d968589d8 | 2535 | #define PWR_CR_PDDS ((uint32_t)0x00000002) /*!< Power Down Deepsleep */ |
Kojto | 90:cb3d968589d8 | 2536 | #define PWR_CR_CWUF ((uint32_t)0x00000004) /*!< Clear Wakeup Flag */ |
Kojto | 90:cb3d968589d8 | 2537 | #define PWR_CR_CSBF ((uint32_t)0x00000008) /*!< Clear Standby Flag */ |
Kojto | 90:cb3d968589d8 | 2538 | #define PWR_CR_PVDE ((uint32_t)0x00000010) /*!< Power Voltage Detector Enable */ |
Kojto | 90:cb3d968589d8 | 2539 | |
Kojto | 90:cb3d968589d8 | 2540 | #define PWR_CR_PLS ((uint32_t)0x000000E0) /*!< PLS[2:0] bits (PVD Level Selection) */ |
Kojto | 90:cb3d968589d8 | 2541 | #define PWR_CR_PLS_0 ((uint32_t)0x00000020) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 2542 | #define PWR_CR_PLS_1 ((uint32_t)0x00000040) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 2543 | #define PWR_CR_PLS_2 ((uint32_t)0x00000080) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 2544 | |
Kojto | 90:cb3d968589d8 | 2545 | /*!< PVD level configuration */ |
Kojto | 90:cb3d968589d8 | 2546 | #define PWR_CR_PLS_LEV0 ((uint32_t)0x00000000) /*!< PVD level 0 */ |
Kojto | 90:cb3d968589d8 | 2547 | #define PWR_CR_PLS_LEV1 ((uint32_t)0x00000020) /*!< PVD level 1 */ |
Kojto | 90:cb3d968589d8 | 2548 | #define PWR_CR_PLS_LEV2 ((uint32_t)0x00000040) /*!< PVD level 2 */ |
Kojto | 90:cb3d968589d8 | 2549 | #define PWR_CR_PLS_LEV3 ((uint32_t)0x00000060) /*!< PVD level 3 */ |
Kojto | 90:cb3d968589d8 | 2550 | #define PWR_CR_PLS_LEV4 ((uint32_t)0x00000080) /*!< PVD level 4 */ |
Kojto | 90:cb3d968589d8 | 2551 | #define PWR_CR_PLS_LEV5 ((uint32_t)0x000000A0) /*!< PVD level 5 */ |
Kojto | 90:cb3d968589d8 | 2552 | #define PWR_CR_PLS_LEV6 ((uint32_t)0x000000C0) /*!< PVD level 6 */ |
Kojto | 90:cb3d968589d8 | 2553 | #define PWR_CR_PLS_LEV7 ((uint32_t)0x000000E0) /*!< PVD level 7 */ |
Kojto | 90:cb3d968589d8 | 2554 | |
Kojto | 90:cb3d968589d8 | 2555 | #define PWR_CR_DBP ((uint32_t)0x00000100) /*!< Disable Backup Domain write protection */ |
Kojto | 90:cb3d968589d8 | 2556 | #define PWR_CR_ULP ((uint32_t)0x00000200) /*!< Ultra Low Power mode */ |
Kojto | 90:cb3d968589d8 | 2557 | #define PWR_CR_FWU ((uint32_t)0x00000400) /*!< Fast wakeup */ |
Kojto | 90:cb3d968589d8 | 2558 | |
Kojto | 90:cb3d968589d8 | 2559 | #define PWR_CR_VOS ((uint32_t)0x00001800) /*!< VOS[1:0] bits (Voltage scaling range selection) */ |
Kojto | 90:cb3d968589d8 | 2560 | #define PWR_CR_VOS_0 ((uint32_t)0x00000800) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 2561 | #define PWR_CR_VOS_1 ((uint32_t)0x00001000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 2562 | #define PWR_CR_LPRUN ((uint32_t)0x00004000) /*!< Low power run mode */ |
Kojto | 90:cb3d968589d8 | 2563 | |
Kojto | 90:cb3d968589d8 | 2564 | /******************* Bit definition for PWR_CSR register ********************/ |
Kojto | 90:cb3d968589d8 | 2565 | #define PWR_CSR_WUF ((uint32_t)0x00000001) /*!< Wakeup Flag */ |
Kojto | 90:cb3d968589d8 | 2566 | #define PWR_CSR_SBF ((uint32_t)0x00000002) /*!< Standby Flag */ |
Kojto | 90:cb3d968589d8 | 2567 | #define PWR_CSR_PVDO ((uint32_t)0x00000004) /*!< PVD Output */ |
Kojto | 90:cb3d968589d8 | 2568 | #define PWR_CSR_VREFINTRDYF ((uint32_t)0x00000008) /*!< Internal voltage reference (VREFINT) ready flag */ |
Kojto | 90:cb3d968589d8 | 2569 | #define PWR_CSR_VOSF ((uint32_t)0x00000010) /*!< Voltage Scaling select flag */ |
Kojto | 90:cb3d968589d8 | 2570 | #define PWR_CSR_REGLPF ((uint32_t)0x00000020) /*!< Regulator LP flag */ |
Kojto | 90:cb3d968589d8 | 2571 | |
Kojto | 90:cb3d968589d8 | 2572 | #define PWR_CSR_EWUP1 ((uint32_t)0x00000100) /*!< Enable WKUP pin 1 */ |
Kojto | 90:cb3d968589d8 | 2573 | #define PWR_CSR_EWUP2 ((uint32_t)0x00000200) /*!< Enable WKUP pin 2 */ |
Kojto | 90:cb3d968589d8 | 2574 | #define PWR_CSR_EWUP3 ((uint32_t)0x00000400) /*!< Enable WKUP pin 3 */ |
Kojto | 90:cb3d968589d8 | 2575 | |
Kojto | 90:cb3d968589d8 | 2576 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 2577 | /* */ |
Kojto | 90:cb3d968589d8 | 2578 | /* Reset and Clock Control (RCC) */ |
Kojto | 90:cb3d968589d8 | 2579 | /* */ |
Kojto | 90:cb3d968589d8 | 2580 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 2581 | /******************** Bit definition for RCC_CR register ********************/ |
Kojto | 90:cb3d968589d8 | 2582 | #define RCC_CR_HSION ((uint32_t)0x00000001) /*!< Internal High Speed clock enable */ |
Kojto | 90:cb3d968589d8 | 2583 | #define RCC_CR_HSIRDY ((uint32_t)0x00000002) /*!< Internal High Speed clock ready flag */ |
Kojto | 90:cb3d968589d8 | 2584 | |
Kojto | 90:cb3d968589d8 | 2585 | #define RCC_CR_MSION ((uint32_t)0x00000100) /*!< Internal Multi Speed clock enable */ |
Kojto | 90:cb3d968589d8 | 2586 | #define RCC_CR_MSIRDY ((uint32_t)0x00000200) /*!< Internal Multi Speed clock ready flag */ |
Kojto | 90:cb3d968589d8 | 2587 | |
Kojto | 90:cb3d968589d8 | 2588 | #define RCC_CR_HSEON ((uint32_t)0x00010000) /*!< External High Speed clock enable */ |
Kojto | 90:cb3d968589d8 | 2589 | #define RCC_CR_HSERDY ((uint32_t)0x00020000) /*!< External High Speed clock ready flag */ |
Kojto | 90:cb3d968589d8 | 2590 | #define RCC_CR_HSEBYP ((uint32_t)0x00040000) /*!< External High Speed clock Bypass */ |
Kojto | 90:cb3d968589d8 | 2591 | |
Kojto | 90:cb3d968589d8 | 2592 | #define RCC_CR_PLLON ((uint32_t)0x01000000) /*!< PLL enable */ |
Kojto | 90:cb3d968589d8 | 2593 | #define RCC_CR_PLLRDY ((uint32_t)0x02000000) /*!< PLL clock ready flag */ |
Kojto | 90:cb3d968589d8 | 2594 | #define RCC_CR_CSSON ((uint32_t)0x10000000) /*!< Clock Security System enable */ |
Kojto | 90:cb3d968589d8 | 2595 | |
Kojto | 90:cb3d968589d8 | 2596 | #define RCC_CR_RTCPRE ((uint32_t)0x60000000) /*!< RTC/LCD Prescaler */ |
Kojto | 90:cb3d968589d8 | 2597 | #define RCC_CR_RTCPRE_0 ((uint32_t)0x20000000) /*!< Bit0 */ |
Kojto | 90:cb3d968589d8 | 2598 | #define RCC_CR_RTCPRE_1 ((uint32_t)0x40000000) /*!< Bit1 */ |
Kojto | 90:cb3d968589d8 | 2599 | |
Kojto | 90:cb3d968589d8 | 2600 | /******************** Bit definition for RCC_ICSCR register *****************/ |
Kojto | 90:cb3d968589d8 | 2601 | #define RCC_ICSCR_HSICAL ((uint32_t)0x000000FF) /*!< Internal High Speed clock Calibration */ |
Kojto | 90:cb3d968589d8 | 2602 | #define RCC_ICSCR_HSITRIM ((uint32_t)0x00001F00) /*!< Internal High Speed clock trimming */ |
Kojto | 90:cb3d968589d8 | 2603 | |
Kojto | 90:cb3d968589d8 | 2604 | #define RCC_ICSCR_MSIRANGE ((uint32_t)0x0000E000) /*!< Internal Multi Speed clock Range */ |
Kojto | 90:cb3d968589d8 | 2605 | #define RCC_ICSCR_MSIRANGE_0 ((uint32_t)0x00000000) /*!< Internal Multi Speed clock Range 65.536 KHz */ |
Kojto | 90:cb3d968589d8 | 2606 | #define RCC_ICSCR_MSIRANGE_1 ((uint32_t)0x00002000) /*!< Internal Multi Speed clock Range 131.072 KHz */ |
Kojto | 90:cb3d968589d8 | 2607 | #define RCC_ICSCR_MSIRANGE_2 ((uint32_t)0x00004000) /*!< Internal Multi Speed clock Range 262.144 KHz */ |
Kojto | 90:cb3d968589d8 | 2608 | #define RCC_ICSCR_MSIRANGE_3 ((uint32_t)0x00006000) /*!< Internal Multi Speed clock Range 524.288 KHz */ |
Kojto | 90:cb3d968589d8 | 2609 | #define RCC_ICSCR_MSIRANGE_4 ((uint32_t)0x00008000) /*!< Internal Multi Speed clock Range 1.048 MHz */ |
Kojto | 90:cb3d968589d8 | 2610 | #define RCC_ICSCR_MSIRANGE_5 ((uint32_t)0x0000A000) /*!< Internal Multi Speed clock Range 2.097 MHz */ |
Kojto | 90:cb3d968589d8 | 2611 | #define RCC_ICSCR_MSIRANGE_6 ((uint32_t)0x0000C000) /*!< Internal Multi Speed clock Range 4.194 MHz */ |
Kojto | 90:cb3d968589d8 | 2612 | #define RCC_ICSCR_MSICAL ((uint32_t)0x00FF0000) /*!< Internal Multi Speed clock Calibration */ |
Kojto | 90:cb3d968589d8 | 2613 | #define RCC_ICSCR_MSITRIM ((uint32_t)0xFF000000) /*!< Internal Multi Speed clock trimming */ |
Kojto | 90:cb3d968589d8 | 2614 | |
Kojto | 90:cb3d968589d8 | 2615 | /******************** Bit definition for RCC_CFGR register ******************/ |
Kojto | 90:cb3d968589d8 | 2616 | #define RCC_CFGR_SW ((uint32_t)0x00000003) /*!< SW[1:0] bits (System clock Switch) */ |
Kojto | 90:cb3d968589d8 | 2617 | #define RCC_CFGR_SW_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 2618 | #define RCC_CFGR_SW_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 2619 | |
Kojto | 90:cb3d968589d8 | 2620 | /*!< SW configuration */ |
Kojto | 90:cb3d968589d8 | 2621 | #define RCC_CFGR_SW_MSI ((uint32_t)0x00000000) /*!< MSI selected as system clock */ |
Kojto | 90:cb3d968589d8 | 2622 | #define RCC_CFGR_SW_HSI ((uint32_t)0x00000001) /*!< HSI selected as system clock */ |
Kojto | 90:cb3d968589d8 | 2623 | #define RCC_CFGR_SW_HSE ((uint32_t)0x00000002) /*!< HSE selected as system clock */ |
Kojto | 90:cb3d968589d8 | 2624 | #define RCC_CFGR_SW_PLL ((uint32_t)0x00000003) /*!< PLL selected as system clock */ |
Kojto | 90:cb3d968589d8 | 2625 | |
Kojto | 90:cb3d968589d8 | 2626 | #define RCC_CFGR_SWS ((uint32_t)0x0000000C) /*!< SWS[1:0] bits (System Clock Switch Status) */ |
Kojto | 90:cb3d968589d8 | 2627 | #define RCC_CFGR_SWS_0 ((uint32_t)0x00000004) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 2628 | #define RCC_CFGR_SWS_1 ((uint32_t)0x00000008) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 2629 | |
Kojto | 90:cb3d968589d8 | 2630 | /*!< SWS configuration */ |
Kojto | 90:cb3d968589d8 | 2631 | #define RCC_CFGR_SWS_MSI ((uint32_t)0x00000000) /*!< MSI oscillator used as system clock */ |
Kojto | 90:cb3d968589d8 | 2632 | #define RCC_CFGR_SWS_HSI ((uint32_t)0x00000004) /*!< HSI oscillator used as system clock */ |
Kojto | 90:cb3d968589d8 | 2633 | #define RCC_CFGR_SWS_HSE ((uint32_t)0x00000008) /*!< HSE oscillator used as system clock */ |
Kojto | 90:cb3d968589d8 | 2634 | #define RCC_CFGR_SWS_PLL ((uint32_t)0x0000000C) /*!< PLL used as system clock */ |
Kojto | 90:cb3d968589d8 | 2635 | |
Kojto | 90:cb3d968589d8 | 2636 | #define RCC_CFGR_HPRE ((uint32_t)0x000000F0) /*!< HPRE[3:0] bits (AHB prescaler) */ |
Kojto | 90:cb3d968589d8 | 2637 | #define RCC_CFGR_HPRE_0 ((uint32_t)0x00000010) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 2638 | #define RCC_CFGR_HPRE_1 ((uint32_t)0x00000020) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 2639 | #define RCC_CFGR_HPRE_2 ((uint32_t)0x00000040) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 2640 | #define RCC_CFGR_HPRE_3 ((uint32_t)0x00000080) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 2641 | |
Kojto | 90:cb3d968589d8 | 2642 | /*!< HPRE configuration */ |
Kojto | 90:cb3d968589d8 | 2643 | #define RCC_CFGR_HPRE_DIV1 ((uint32_t)0x00000000) /*!< SYSCLK not divided */ |
Kojto | 90:cb3d968589d8 | 2644 | #define RCC_CFGR_HPRE_DIV2 ((uint32_t)0x00000080) /*!< SYSCLK divided by 2 */ |
Kojto | 90:cb3d968589d8 | 2645 | #define RCC_CFGR_HPRE_DIV4 ((uint32_t)0x00000090) /*!< SYSCLK divided by 4 */ |
Kojto | 90:cb3d968589d8 | 2646 | #define RCC_CFGR_HPRE_DIV8 ((uint32_t)0x000000A0) /*!< SYSCLK divided by 8 */ |
Kojto | 90:cb3d968589d8 | 2647 | #define RCC_CFGR_HPRE_DIV16 ((uint32_t)0x000000B0) /*!< SYSCLK divided by 16 */ |
Kojto | 90:cb3d968589d8 | 2648 | #define RCC_CFGR_HPRE_DIV64 ((uint32_t)0x000000C0) /*!< SYSCLK divided by 64 */ |
Kojto | 90:cb3d968589d8 | 2649 | #define RCC_CFGR_HPRE_DIV128 ((uint32_t)0x000000D0) /*!< SYSCLK divided by 128 */ |
Kojto | 90:cb3d968589d8 | 2650 | #define RCC_CFGR_HPRE_DIV256 ((uint32_t)0x000000E0) /*!< SYSCLK divided by 256 */ |
Kojto | 90:cb3d968589d8 | 2651 | #define RCC_CFGR_HPRE_DIV512 ((uint32_t)0x000000F0) /*!< SYSCLK divided by 512 */ |
Kojto | 90:cb3d968589d8 | 2652 | |
Kojto | 90:cb3d968589d8 | 2653 | #define RCC_CFGR_PPRE1 ((uint32_t)0x00000700) /*!< PRE1[2:0] bits (APB1 prescaler) */ |
Kojto | 90:cb3d968589d8 | 2654 | #define RCC_CFGR_PPRE1_0 ((uint32_t)0x00000100) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 2655 | #define RCC_CFGR_PPRE1_1 ((uint32_t)0x00000200) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 2656 | #define RCC_CFGR_PPRE1_2 ((uint32_t)0x00000400) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 2657 | |
Kojto | 90:cb3d968589d8 | 2658 | /*!< PPRE1 configuration */ |
Kojto | 90:cb3d968589d8 | 2659 | #define RCC_CFGR_PPRE1_DIV1 ((uint32_t)0x00000000) /*!< HCLK not divided */ |
Kojto | 90:cb3d968589d8 | 2660 | #define RCC_CFGR_PPRE1_DIV2 ((uint32_t)0x00000400) /*!< HCLK divided by 2 */ |
Kojto | 90:cb3d968589d8 | 2661 | #define RCC_CFGR_PPRE1_DIV4 ((uint32_t)0x00000500) /*!< HCLK divided by 4 */ |
Kojto | 90:cb3d968589d8 | 2662 | #define RCC_CFGR_PPRE1_DIV8 ((uint32_t)0x00000600) /*!< HCLK divided by 8 */ |
Kojto | 90:cb3d968589d8 | 2663 | #define RCC_CFGR_PPRE1_DIV16 ((uint32_t)0x00000700) /*!< HCLK divided by 16 */ |
Kojto | 90:cb3d968589d8 | 2664 | |
Kojto | 90:cb3d968589d8 | 2665 | #define RCC_CFGR_PPRE2 ((uint32_t)0x00003800) /*!< PRE2[2:0] bits (APB2 prescaler) */ |
Kojto | 90:cb3d968589d8 | 2666 | #define RCC_CFGR_PPRE2_0 ((uint32_t)0x00000800) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 2667 | #define RCC_CFGR_PPRE2_1 ((uint32_t)0x00001000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 2668 | #define RCC_CFGR_PPRE2_2 ((uint32_t)0x00002000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 2669 | |
Kojto | 90:cb3d968589d8 | 2670 | /*!< PPRE2 configuration */ |
Kojto | 90:cb3d968589d8 | 2671 | #define RCC_CFGR_PPRE2_DIV1 ((uint32_t)0x00000000) /*!< HCLK not divided */ |
Kojto | 90:cb3d968589d8 | 2672 | #define RCC_CFGR_PPRE2_DIV2 ((uint32_t)0x00002000) /*!< HCLK divided by 2 */ |
Kojto | 90:cb3d968589d8 | 2673 | #define RCC_CFGR_PPRE2_DIV4 ((uint32_t)0x00002800) /*!< HCLK divided by 4 */ |
Kojto | 90:cb3d968589d8 | 2674 | #define RCC_CFGR_PPRE2_DIV8 ((uint32_t)0x00003000) /*!< HCLK divided by 8 */ |
Kojto | 90:cb3d968589d8 | 2675 | #define RCC_CFGR_PPRE2_DIV16 ((uint32_t)0x00003800) /*!< HCLK divided by 16 */ |
Kojto | 90:cb3d968589d8 | 2676 | |
Kojto | 90:cb3d968589d8 | 2677 | /*!< PLL entry clock source*/ |
Kojto | 90:cb3d968589d8 | 2678 | #define RCC_CFGR_PLLSRC ((uint32_t)0x00010000) /*!< PLL entry clock source */ |
Kojto | 90:cb3d968589d8 | 2679 | |
Kojto | 90:cb3d968589d8 | 2680 | #define RCC_CFGR_PLLSRC_HSI ((uint32_t)0x00000000) /*!< HSI as PLL entry clock source */ |
Kojto | 90:cb3d968589d8 | 2681 | #define RCC_CFGR_PLLSRC_HSE ((uint32_t)0x00010000) /*!< HSE as PLL entry clock source */ |
Kojto | 90:cb3d968589d8 | 2682 | |
Kojto | 90:cb3d968589d8 | 2683 | |
Kojto | 90:cb3d968589d8 | 2684 | /*!< PLLMUL configuration */ |
Kojto | 90:cb3d968589d8 | 2685 | #define RCC_CFGR_PLLMUL ((uint32_t)0x003C0000) /*!< PLLMUL[3:0] bits (PLL multiplication factor) */ |
Kojto | 90:cb3d968589d8 | 2686 | #define RCC_CFGR_PLLMUL_0 ((uint32_t)0x00040000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 2687 | #define RCC_CFGR_PLLMUL_1 ((uint32_t)0x00080000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 2688 | #define RCC_CFGR_PLLMUL_2 ((uint32_t)0x00100000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 2689 | #define RCC_CFGR_PLLMUL_3 ((uint32_t)0x00200000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 2690 | |
Kojto | 90:cb3d968589d8 | 2691 | /*!< PLLMUL configuration */ |
Kojto | 90:cb3d968589d8 | 2692 | #define RCC_CFGR_PLLMUL3 ((uint32_t)0x00000000) /*!< PLL input clock * 3 */ |
Kojto | 90:cb3d968589d8 | 2693 | #define RCC_CFGR_PLLMUL4 ((uint32_t)0x00040000) /*!< PLL input clock * 4 */ |
Kojto | 90:cb3d968589d8 | 2694 | #define RCC_CFGR_PLLMUL6 ((uint32_t)0x00080000) /*!< PLL input clock * 6 */ |
Kojto | 90:cb3d968589d8 | 2695 | #define RCC_CFGR_PLLMUL8 ((uint32_t)0x000C0000) /*!< PLL input clock * 8 */ |
Kojto | 90:cb3d968589d8 | 2696 | #define RCC_CFGR_PLLMUL12 ((uint32_t)0x00100000) /*!< PLL input clock * 12 */ |
Kojto | 90:cb3d968589d8 | 2697 | #define RCC_CFGR_PLLMUL16 ((uint32_t)0x00140000) /*!< PLL input clock * 16 */ |
Kojto | 90:cb3d968589d8 | 2698 | #define RCC_CFGR_PLLMUL24 ((uint32_t)0x00180000) /*!< PLL input clock * 24 */ |
Kojto | 90:cb3d968589d8 | 2699 | #define RCC_CFGR_PLLMUL32 ((uint32_t)0x001C0000) /*!< PLL input clock * 32 */ |
Kojto | 90:cb3d968589d8 | 2700 | #define RCC_CFGR_PLLMUL48 ((uint32_t)0x00200000) /*!< PLL input clock * 48 */ |
Kojto | 90:cb3d968589d8 | 2701 | |
Kojto | 90:cb3d968589d8 | 2702 | /*!< PLLDIV configuration */ |
Kojto | 90:cb3d968589d8 | 2703 | #define RCC_CFGR_PLLDIV ((uint32_t)0x00C00000) /*!< PLLDIV[1:0] bits (PLL Output Division) */ |
Kojto | 90:cb3d968589d8 | 2704 | #define RCC_CFGR_PLLDIV_0 ((uint32_t)0x00400000) /*!< Bit0 */ |
Kojto | 90:cb3d968589d8 | 2705 | #define RCC_CFGR_PLLDIV_1 ((uint32_t)0x00800000) /*!< Bit1 */ |
Kojto | 90:cb3d968589d8 | 2706 | |
Kojto | 90:cb3d968589d8 | 2707 | |
Kojto | 90:cb3d968589d8 | 2708 | /*!< PLLDIV configuration */ |
Kojto | 90:cb3d968589d8 | 2709 | #define RCC_CFGR_PLLDIV1 ((uint32_t)0x00000000) /*!< PLL clock output = CKVCO / 1 */ |
Kojto | 90:cb3d968589d8 | 2710 | #define RCC_CFGR_PLLDIV2 ((uint32_t)0x00400000) /*!< PLL clock output = CKVCO / 2 */ |
Kojto | 90:cb3d968589d8 | 2711 | #define RCC_CFGR_PLLDIV3 ((uint32_t)0x00800000) /*!< PLL clock output = CKVCO / 3 */ |
Kojto | 90:cb3d968589d8 | 2712 | #define RCC_CFGR_PLLDIV4 ((uint32_t)0x00C00000) /*!< PLL clock output = CKVCO / 4 */ |
Kojto | 90:cb3d968589d8 | 2713 | |
Kojto | 90:cb3d968589d8 | 2714 | |
Kojto | 90:cb3d968589d8 | 2715 | #define RCC_CFGR_MCOSEL ((uint32_t)0x07000000) /*!< MCO[2:0] bits (Microcontroller Clock Output) */ |
Kojto | 90:cb3d968589d8 | 2716 | #define RCC_CFGR_MCOSEL_0 ((uint32_t)0x01000000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 2717 | #define RCC_CFGR_MCOSEL_1 ((uint32_t)0x02000000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 2718 | #define RCC_CFGR_MCOSEL_2 ((uint32_t)0x04000000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 2719 | |
Kojto | 90:cb3d968589d8 | 2720 | /*!< MCO configuration */ |
Kojto | 90:cb3d968589d8 | 2721 | #define RCC_CFGR_MCO_NOCLOCK ((uint32_t)0x00000000) /*!< No clock */ |
Kojto | 90:cb3d968589d8 | 2722 | #define RCC_CFGR_MCO_SYSCLK ((uint32_t)0x01000000) /*!< System clock selected */ |
Kojto | 90:cb3d968589d8 | 2723 | #define RCC_CFGR_MCO_HSI ((uint32_t)0x02000000) /*!< Internal 16 MHz RC oscillator clock selected */ |
Kojto | 90:cb3d968589d8 | 2724 | #define RCC_CFGR_MCO_MSI ((uint32_t)0x03000000) /*!< Internal Medium Speed RC oscillator clock selected */ |
Kojto | 90:cb3d968589d8 | 2725 | #define RCC_CFGR_MCO_HSE ((uint32_t)0x04000000) /*!< External 1-25 MHz oscillator clock selected */ |
Kojto | 90:cb3d968589d8 | 2726 | #define RCC_CFGR_MCO_PLL ((uint32_t)0x05000000) /*!< PLL clock divided */ |
Kojto | 90:cb3d968589d8 | 2727 | #define RCC_CFGR_MCO_LSI ((uint32_t)0x06000000) /*!< LSI selected */ |
Kojto | 90:cb3d968589d8 | 2728 | #define RCC_CFGR_MCO_LSE ((uint32_t)0x07000000) /*!< LSE selected */ |
Kojto | 90:cb3d968589d8 | 2729 | |
Kojto | 90:cb3d968589d8 | 2730 | #define RCC_CFGR_MCOPRE ((uint32_t)0x70000000) /*!< MCOPRE[2:0] bits (Microcontroller Clock Output Prescaler) */ |
Kojto | 90:cb3d968589d8 | 2731 | #define RCC_CFGR_MCOPRE_0 ((uint32_t)0x10000000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 2732 | #define RCC_CFGR_MCOPRE_1 ((uint32_t)0x20000000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 2733 | #define RCC_CFGR_MCOPRE_2 ((uint32_t)0x40000000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 2734 | |
Kojto | 90:cb3d968589d8 | 2735 | /*!< MCO Prescaler configuration */ |
Kojto | 90:cb3d968589d8 | 2736 | #define RCC_CFGR_MCO_DIV1 ((uint32_t)0x00000000) /*!< MCO Clock divided by 1 */ |
Kojto | 90:cb3d968589d8 | 2737 | #define RCC_CFGR_MCO_DIV2 ((uint32_t)0x10000000) /*!< MCO Clock divided by 2 */ |
Kojto | 90:cb3d968589d8 | 2738 | #define RCC_CFGR_MCO_DIV4 ((uint32_t)0x20000000) /*!< MCO Clock divided by 4 */ |
Kojto | 90:cb3d968589d8 | 2739 | #define RCC_CFGR_MCO_DIV8 ((uint32_t)0x30000000) /*!< MCO Clock divided by 8 */ |
Kojto | 90:cb3d968589d8 | 2740 | #define RCC_CFGR_MCO_DIV16 ((uint32_t)0x40000000) /*!< MCO Clock divided by 16 */ |
Kojto | 90:cb3d968589d8 | 2741 | |
Kojto | 90:cb3d968589d8 | 2742 | /*!<****************** Bit definition for RCC_CIR register ********************/ |
Kojto | 90:cb3d968589d8 | 2743 | #define RCC_CIR_LSIRDYF ((uint32_t)0x00000001) /*!< LSI Ready Interrupt flag */ |
Kojto | 90:cb3d968589d8 | 2744 | #define RCC_CIR_LSERDYF ((uint32_t)0x00000002) /*!< LSE Ready Interrupt flag */ |
Kojto | 90:cb3d968589d8 | 2745 | #define RCC_CIR_HSIRDYF ((uint32_t)0x00000004) /*!< HSI Ready Interrupt flag */ |
Kojto | 90:cb3d968589d8 | 2746 | #define RCC_CIR_HSERDYF ((uint32_t)0x00000008) /*!< HSE Ready Interrupt flag */ |
Kojto | 90:cb3d968589d8 | 2747 | #define RCC_CIR_PLLRDYF ((uint32_t)0x00000010) /*!< PLL Ready Interrupt flag */ |
Kojto | 90:cb3d968589d8 | 2748 | #define RCC_CIR_MSIRDYF ((uint32_t)0x00000020) /*!< MSI Ready Interrupt flag */ |
Kojto | 90:cb3d968589d8 | 2749 | #define RCC_CIR_LSECSS ((uint32_t)0x00000040) /*!< LSE CSS Interrupt flag */ |
Kojto | 90:cb3d968589d8 | 2750 | #define RCC_CIR_CSSF ((uint32_t)0x00000080) /*!< Clock Security System Interrupt flag */ |
Kojto | 90:cb3d968589d8 | 2751 | |
Kojto | 90:cb3d968589d8 | 2752 | #define RCC_CIR_LSIRDYIE ((uint32_t)0x00000100) /*!< LSI Ready Interrupt Enable */ |
Kojto | 90:cb3d968589d8 | 2753 | #define RCC_CIR_LSERDYIE ((uint32_t)0x00000200) /*!< LSE Ready Interrupt Enable */ |
Kojto | 90:cb3d968589d8 | 2754 | #define RCC_CIR_HSIRDYIE ((uint32_t)0x00000400) /*!< HSI Ready Interrupt Enable */ |
Kojto | 90:cb3d968589d8 | 2755 | #define RCC_CIR_HSERDYIE ((uint32_t)0x00000800) /*!< HSE Ready Interrupt Enable */ |
Kojto | 90:cb3d968589d8 | 2756 | #define RCC_CIR_PLLRDYIE ((uint32_t)0x00001000) /*!< PLL Ready Interrupt Enable */ |
Kojto | 90:cb3d968589d8 | 2757 | #define RCC_CIR_MSIRDYIE ((uint32_t)0x00002000) /*!< MSI Ready Interrupt Enable */ |
Kojto | 90:cb3d968589d8 | 2758 | #define RCC_CIR_LSECSSIE ((uint32_t)0x00004000) /*!< LSE CSS Interrupt Enable */ |
Kojto | 90:cb3d968589d8 | 2759 | |
Kojto | 90:cb3d968589d8 | 2760 | #define RCC_CIR_LSIRDYC ((uint32_t)0x00010000) /*!< LSI Ready Interrupt Clear */ |
Kojto | 90:cb3d968589d8 | 2761 | #define RCC_CIR_LSERDYC ((uint32_t)0x00020000) /*!< LSE Ready Interrupt Clear */ |
Kojto | 90:cb3d968589d8 | 2762 | #define RCC_CIR_HSIRDYC ((uint32_t)0x00040000) /*!< HSI Ready Interrupt Clear */ |
Kojto | 90:cb3d968589d8 | 2763 | #define RCC_CIR_HSERDYC ((uint32_t)0x00080000) /*!< HSE Ready Interrupt Clear */ |
Kojto | 90:cb3d968589d8 | 2764 | #define RCC_CIR_PLLRDYC ((uint32_t)0x00100000) /*!< PLL Ready Interrupt Clear */ |
Kojto | 90:cb3d968589d8 | 2765 | #define RCC_CIR_MSIRDYC ((uint32_t)0x00200000) /*!< MSI Ready Interrupt Clear */ |
Kojto | 90:cb3d968589d8 | 2766 | #define RCC_CIR_LSECSSC ((uint32_t)0x00400000) /*!< LSE CSS Interrupt Clear */ |
Kojto | 90:cb3d968589d8 | 2767 | #define RCC_CIR_CSSC ((uint32_t)0x00800000) /*!< Clock Security System Interrupt Clear */ |
Kojto | 90:cb3d968589d8 | 2768 | |
Kojto | 90:cb3d968589d8 | 2769 | /***************** Bit definition for RCC_AHBRSTR register ******************/ |
Kojto | 90:cb3d968589d8 | 2770 | #define RCC_AHBRSTR_GPIOARST ((uint32_t)0x00000001) /*!< GPIO port A reset */ |
Kojto | 90:cb3d968589d8 | 2771 | #define RCC_AHBRSTR_GPIOBRST ((uint32_t)0x00000002) /*!< GPIO port B reset */ |
Kojto | 90:cb3d968589d8 | 2772 | #define RCC_AHBRSTR_GPIOCRST ((uint32_t)0x00000004) /*!< GPIO port C reset */ |
Kojto | 90:cb3d968589d8 | 2773 | #define RCC_AHBRSTR_GPIODRST ((uint32_t)0x00000008) /*!< GPIO port D reset */ |
Kojto | 90:cb3d968589d8 | 2774 | #define RCC_AHBRSTR_GPIOERST ((uint32_t)0x00000010) /*!< GPIO port E reset */ |
Kojto | 90:cb3d968589d8 | 2775 | #define RCC_AHBRSTR_GPIOHRST ((uint32_t)0x00000020) /*!< GPIO port H reset */ |
Kojto | 90:cb3d968589d8 | 2776 | #define RCC_AHBRSTR_GPIOFRST ((uint32_t)0x00000040) /*!< GPIO port F reset */ |
Kojto | 90:cb3d968589d8 | 2777 | #define RCC_AHBRSTR_GPIOGRST ((uint32_t)0x00000080) /*!< GPIO port G reset */ |
Kojto | 90:cb3d968589d8 | 2778 | #define RCC_AHBRSTR_CRCRST ((uint32_t)0x00001000) /*!< CRC reset */ |
Kojto | 90:cb3d968589d8 | 2779 | #define RCC_AHBRSTR_FLITFRST ((uint32_t)0x00008000) /*!< FLITF reset */ |
Kojto | 90:cb3d968589d8 | 2780 | #define RCC_AHBRSTR_DMA1RST ((uint32_t)0x01000000) /*!< DMA1 reset */ |
Kojto | 90:cb3d968589d8 | 2781 | #define RCC_AHBRSTR_DMA2RST ((uint32_t)0x02000000) /*!< DMA2 reset */ |
Kojto | 90:cb3d968589d8 | 2782 | |
Kojto | 90:cb3d968589d8 | 2783 | /***************** Bit definition for RCC_APB2RSTR register *****************/ |
Kojto | 90:cb3d968589d8 | 2784 | #define RCC_APB2RSTR_SYSCFGRST ((uint32_t)0x00000001) /*!< System Configuration SYSCFG reset */ |
Kojto | 90:cb3d968589d8 | 2785 | #define RCC_APB2RSTR_TIM9RST ((uint32_t)0x00000004) /*!< TIM9 reset */ |
Kojto | 90:cb3d968589d8 | 2786 | #define RCC_APB2RSTR_TIM10RST ((uint32_t)0x00000008) /*!< TIM10 reset */ |
Kojto | 90:cb3d968589d8 | 2787 | #define RCC_APB2RSTR_TIM11RST ((uint32_t)0x00000010) /*!< TIM11 reset */ |
Kojto | 90:cb3d968589d8 | 2788 | #define RCC_APB2RSTR_ADC1RST ((uint32_t)0x00000200) /*!< ADC1 reset */ |
Kojto | 90:cb3d968589d8 | 2789 | #define RCC_APB2RSTR_SPI1RST ((uint32_t)0x00001000) /*!< SPI1 reset */ |
Kojto | 90:cb3d968589d8 | 2790 | #define RCC_APB2RSTR_USART1RST ((uint32_t)0x00004000) /*!< USART1 reset */ |
Kojto | 90:cb3d968589d8 | 2791 | |
Kojto | 90:cb3d968589d8 | 2792 | /***************** Bit definition for RCC_APB1RSTR register *****************/ |
Kojto | 90:cb3d968589d8 | 2793 | #define RCC_APB1RSTR_TIM2RST ((uint32_t)0x00000001) /*!< Timer 2 reset */ |
Kojto | 90:cb3d968589d8 | 2794 | #define RCC_APB1RSTR_TIM3RST ((uint32_t)0x00000002) /*!< Timer 3 reset */ |
Kojto | 90:cb3d968589d8 | 2795 | #define RCC_APB1RSTR_TIM4RST ((uint32_t)0x00000004) /*!< Timer 4 reset */ |
Kojto | 90:cb3d968589d8 | 2796 | #define RCC_APB1RSTR_TIM5RST ((uint32_t)0x00000008) /*!< Timer 5 reset */ |
Kojto | 90:cb3d968589d8 | 2797 | #define RCC_APB1RSTR_TIM6RST ((uint32_t)0x00000010) /*!< Timer 6 reset */ |
Kojto | 90:cb3d968589d8 | 2798 | #define RCC_APB1RSTR_TIM7RST ((uint32_t)0x00000020) /*!< Timer 7 reset */ |
Kojto | 90:cb3d968589d8 | 2799 | #define RCC_APB1RSTR_LCDRST ((uint32_t)0x00000200) /*!< LCD reset */ |
Kojto | 90:cb3d968589d8 | 2800 | #define RCC_APB1RSTR_WWDGRST ((uint32_t)0x00000800) /*!< Window Watchdog reset */ |
Kojto | 90:cb3d968589d8 | 2801 | #define RCC_APB1RSTR_SPI2RST ((uint32_t)0x00004000) /*!< SPI 2 reset */ |
Kojto | 90:cb3d968589d8 | 2802 | #define RCC_APB1RSTR_SPI3RST ((uint32_t)0x00008000) /*!< SPI 3 reset */ |
Kojto | 90:cb3d968589d8 | 2803 | #define RCC_APB1RSTR_USART2RST ((uint32_t)0x00020000) /*!< USART 2 reset */ |
Kojto | 90:cb3d968589d8 | 2804 | #define RCC_APB1RSTR_USART3RST ((uint32_t)0x00040000) /*!< USART 3 reset */ |
Kojto | 90:cb3d968589d8 | 2805 | #define RCC_APB1RSTR_UART4RST ((uint32_t)0x00080000) /*!< UART 4 reset */ |
Kojto | 90:cb3d968589d8 | 2806 | #define RCC_APB1RSTR_UART5RST ((uint32_t)0x00100000) /*!< UART 5 reset */ |
Kojto | 90:cb3d968589d8 | 2807 | #define RCC_APB1RSTR_I2C1RST ((uint32_t)0x00200000) /*!< I2C 1 reset */ |
Kojto | 90:cb3d968589d8 | 2808 | #define RCC_APB1RSTR_I2C2RST ((uint32_t)0x00400000) /*!< I2C 2 reset */ |
Kojto | 90:cb3d968589d8 | 2809 | #define RCC_APB1RSTR_USBRST ((uint32_t)0x00800000) /*!< USB reset */ |
Kojto | 90:cb3d968589d8 | 2810 | #define RCC_APB1RSTR_PWRRST ((uint32_t)0x10000000) /*!< Power interface reset */ |
Kojto | 90:cb3d968589d8 | 2811 | #define RCC_APB1RSTR_DACRST ((uint32_t)0x20000000) /*!< DAC interface reset */ |
Kojto | 90:cb3d968589d8 | 2812 | #define RCC_APB1RSTR_COMPRST ((uint32_t)0x80000000) /*!< Comparator interface reset */ |
Kojto | 90:cb3d968589d8 | 2813 | |
Kojto | 90:cb3d968589d8 | 2814 | /****************** Bit definition for RCC_AHBENR register ******************/ |
Kojto | 90:cb3d968589d8 | 2815 | #define RCC_AHBENR_GPIOAEN ((uint32_t)0x00000001) /*!< GPIO port A clock enable */ |
Kojto | 90:cb3d968589d8 | 2816 | #define RCC_AHBENR_GPIOBEN ((uint32_t)0x00000002) /*!< GPIO port B clock enable */ |
Kojto | 90:cb3d968589d8 | 2817 | #define RCC_AHBENR_GPIOCEN ((uint32_t)0x00000004) /*!< GPIO port C clock enable */ |
Kojto | 90:cb3d968589d8 | 2818 | #define RCC_AHBENR_GPIODEN ((uint32_t)0x00000008) /*!< GPIO port D clock enable */ |
Kojto | 90:cb3d968589d8 | 2819 | #define RCC_AHBENR_GPIOEEN ((uint32_t)0x00000010) /*!< GPIO port E clock enable */ |
Kojto | 90:cb3d968589d8 | 2820 | #define RCC_AHBENR_GPIOHEN ((uint32_t)0x00000020) /*!< GPIO port H clock enable */ |
Kojto | 90:cb3d968589d8 | 2821 | #define RCC_AHBENR_GPIOFEN ((uint32_t)0x00000040) /*!< GPIO port F clock enable */ |
Kojto | 90:cb3d968589d8 | 2822 | #define RCC_AHBENR_GPIOGEN ((uint32_t)0x00000080) /*!< GPIO port G clock enable */ |
Kojto | 90:cb3d968589d8 | 2823 | #define RCC_AHBENR_CRCEN ((uint32_t)0x00001000) /*!< CRC clock enable */ |
Kojto | 90:cb3d968589d8 | 2824 | #define RCC_AHBENR_FLITFEN ((uint32_t)0x00008000) /*!< FLITF clock enable (has effect only when |
Kojto | 90:cb3d968589d8 | 2825 | the Flash memory is in power down mode) */ |
Kojto | 90:cb3d968589d8 | 2826 | #define RCC_AHBENR_DMA1EN ((uint32_t)0x01000000) /*!< DMA1 clock enable */ |
Kojto | 90:cb3d968589d8 | 2827 | #define RCC_AHBENR_DMA2EN ((uint32_t)0x02000000) /*!< DMA2 clock enable */ |
Kojto | 90:cb3d968589d8 | 2828 | |
Kojto | 90:cb3d968589d8 | 2829 | /****************** Bit definition for RCC_APB2ENR register *****************/ |
Kojto | 90:cb3d968589d8 | 2830 | #define RCC_APB2ENR_SYSCFGEN ((uint32_t)0x00000001) /*!< System Configuration SYSCFG clock enable */ |
Kojto | 90:cb3d968589d8 | 2831 | #define RCC_APB2ENR_TIM9EN ((uint32_t)0x00000004) /*!< TIM9 interface clock enable */ |
Kojto | 90:cb3d968589d8 | 2832 | #define RCC_APB2ENR_TIM10EN ((uint32_t)0x00000008) /*!< TIM10 interface clock enable */ |
Kojto | 90:cb3d968589d8 | 2833 | #define RCC_APB2ENR_TIM11EN ((uint32_t)0x00000010) /*!< TIM11 Timer clock enable */ |
Kojto | 90:cb3d968589d8 | 2834 | #define RCC_APB2ENR_ADC1EN ((uint32_t)0x00000200) /*!< ADC1 clock enable */ |
Kojto | 90:cb3d968589d8 | 2835 | #define RCC_APB2ENR_SPI1EN ((uint32_t)0x00001000) /*!< SPI1 clock enable */ |
Kojto | 90:cb3d968589d8 | 2836 | #define RCC_APB2ENR_USART1EN ((uint32_t)0x00004000) /*!< USART1 clock enable */ |
Kojto | 90:cb3d968589d8 | 2837 | |
Kojto | 90:cb3d968589d8 | 2838 | /***************** Bit definition for RCC_APB1ENR register ******************/ |
Kojto | 90:cb3d968589d8 | 2839 | #define RCC_APB1ENR_TIM2EN ((uint32_t)0x00000001) /*!< Timer 2 clock enabled*/ |
Kojto | 90:cb3d968589d8 | 2840 | #define RCC_APB1ENR_TIM3EN ((uint32_t)0x00000002) /*!< Timer 3 clock enable */ |
Kojto | 90:cb3d968589d8 | 2841 | #define RCC_APB1ENR_TIM4EN ((uint32_t)0x00000004) /*!< Timer 4 clock enable */ |
Kojto | 90:cb3d968589d8 | 2842 | #define RCC_APB1ENR_TIM5EN ((uint32_t)0x00000008) /*!< Timer 5 clock enable */ |
Kojto | 90:cb3d968589d8 | 2843 | #define RCC_APB1ENR_TIM6EN ((uint32_t)0x00000010) /*!< Timer 6 clock enable */ |
Kojto | 90:cb3d968589d8 | 2844 | #define RCC_APB1ENR_TIM7EN ((uint32_t)0x00000020) /*!< Timer 7 clock enable */ |
Kojto | 90:cb3d968589d8 | 2845 | #define RCC_APB1ENR_LCDEN ((uint32_t)0x00000200) /*!< LCD clock enable */ |
Kojto | 90:cb3d968589d8 | 2846 | #define RCC_APB1ENR_WWDGEN ((uint32_t)0x00000800) /*!< Window Watchdog clock enable */ |
Kojto | 90:cb3d968589d8 | 2847 | #define RCC_APB1ENR_SPI2EN ((uint32_t)0x00004000) /*!< SPI 2 clock enable */ |
Kojto | 90:cb3d968589d8 | 2848 | #define RCC_APB1ENR_SPI3EN ((uint32_t)0x00008000) /*!< SPI 3 clock enable */ |
Kojto | 90:cb3d968589d8 | 2849 | #define RCC_APB1ENR_USART2EN ((uint32_t)0x00020000) /*!< USART 2 clock enable */ |
Kojto | 90:cb3d968589d8 | 2850 | #define RCC_APB1ENR_USART3EN ((uint32_t)0x00040000) /*!< USART 3 clock enable */ |
Kojto | 90:cb3d968589d8 | 2851 | #define RCC_APB1ENR_UART4EN ((uint32_t)0x00080000) /*!< UART 4 clock enable */ |
Kojto | 90:cb3d968589d8 | 2852 | #define RCC_APB1ENR_UART5EN ((uint32_t)0x00100000) /*!< UART 5 clock enable */ |
Kojto | 90:cb3d968589d8 | 2853 | #define RCC_APB1ENR_I2C1EN ((uint32_t)0x00200000) /*!< I2C 1 clock enable */ |
Kojto | 90:cb3d968589d8 | 2854 | #define RCC_APB1ENR_I2C2EN ((uint32_t)0x00400000) /*!< I2C 2 clock enable */ |
Kojto | 90:cb3d968589d8 | 2855 | #define RCC_APB1ENR_USBEN ((uint32_t)0x00800000) /*!< USB clock enable */ |
Kojto | 90:cb3d968589d8 | 2856 | #define RCC_APB1ENR_PWREN ((uint32_t)0x10000000) /*!< Power interface clock enable */ |
Kojto | 90:cb3d968589d8 | 2857 | #define RCC_APB1ENR_DACEN ((uint32_t)0x20000000) /*!< DAC interface clock enable */ |
Kojto | 90:cb3d968589d8 | 2858 | #define RCC_APB1ENR_COMPEN ((uint32_t)0x80000000) /*!< Comparator interface clock enable */ |
Kojto | 90:cb3d968589d8 | 2859 | |
Kojto | 90:cb3d968589d8 | 2860 | /****************** Bit definition for RCC_AHBLPENR register ****************/ |
Kojto | 90:cb3d968589d8 | 2861 | #define RCC_AHBLPENR_GPIOALPEN ((uint32_t)0x00000001) /*!< GPIO port A clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2862 | #define RCC_AHBLPENR_GPIOBLPEN ((uint32_t)0x00000002) /*!< GPIO port B clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2863 | #define RCC_AHBLPENR_GPIOCLPEN ((uint32_t)0x00000004) /*!< GPIO port C clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2864 | #define RCC_AHBLPENR_GPIODLPEN ((uint32_t)0x00000008) /*!< GPIO port D clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2865 | #define RCC_AHBLPENR_GPIOELPEN ((uint32_t)0x00000010) /*!< GPIO port E clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2866 | #define RCC_AHBLPENR_GPIOHLPEN ((uint32_t)0x00000020) /*!< GPIO port H clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2867 | #define RCC_AHBLPENR_GPIOFLPEN ((uint32_t)0x00000040) /*!< GPIO port F clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2868 | #define RCC_AHBLPENR_GPIOGLPEN ((uint32_t)0x00000080) /*!< GPIO port G clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2869 | #define RCC_AHBLPENR_CRCLPEN ((uint32_t)0x00001000) /*!< CRC clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2870 | #define RCC_AHBLPENR_FLITFLPEN ((uint32_t)0x00008000) /*!< Flash Interface clock enabled in sleep mode |
Kojto | 90:cb3d968589d8 | 2871 | (has effect only when the Flash memory is |
Kojto | 90:cb3d968589d8 | 2872 | in power down mode) */ |
Kojto | 90:cb3d968589d8 | 2873 | #define RCC_AHBLPENR_SRAMLPEN ((uint32_t)0x00010000) /*!< SRAM clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2874 | #define RCC_AHBLPENR_DMA1LPEN ((uint32_t)0x01000000) /*!< DMA1 clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2875 | #define RCC_AHBLPENR_DMA2LPEN ((uint32_t)0x02000000) /*!< DMA2 clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2876 | |
Kojto | 90:cb3d968589d8 | 2877 | /****************** Bit definition for RCC_APB2LPENR register ***************/ |
Kojto | 90:cb3d968589d8 | 2878 | #define RCC_APB2LPENR_SYSCFGLPEN ((uint32_t)0x00000001) /*!< System Configuration SYSCFG clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2879 | #define RCC_APB2LPENR_TIM9LPEN ((uint32_t)0x00000004) /*!< TIM9 interface clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2880 | #define RCC_APB2LPENR_TIM10LPEN ((uint32_t)0x00000008) /*!< TIM10 interface clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2881 | #define RCC_APB2LPENR_TIM11LPEN ((uint32_t)0x00000010) /*!< TIM11 Timer clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2882 | #define RCC_APB2LPENR_ADC1LPEN ((uint32_t)0x00000200) /*!< ADC1 clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2883 | #define RCC_APB2LPENR_SPI1LPEN ((uint32_t)0x00001000) /*!< SPI1 clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2884 | #define RCC_APB2LPENR_USART1LPEN ((uint32_t)0x00004000) /*!< USART1 clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2885 | |
Kojto | 90:cb3d968589d8 | 2886 | /***************** Bit definition for RCC_APB1LPENR register ****************/ |
Kojto | 90:cb3d968589d8 | 2887 | #define RCC_APB1LPENR_TIM2LPEN ((uint32_t)0x00000001) /*!< Timer 2 clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2888 | #define RCC_APB1LPENR_TIM3LPEN ((uint32_t)0x00000002) /*!< Timer 3 clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2889 | #define RCC_APB1LPENR_TIM4LPEN ((uint32_t)0x00000004) /*!< Timer 4 clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2890 | #define RCC_APB1LPENR_TIM5LPEN ((uint32_t)0x00000008) /*!< Timer 5 clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2891 | #define RCC_APB1LPENR_TIM6LPEN ((uint32_t)0x00000010) /*!< Timer 6 clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2892 | #define RCC_APB1LPENR_TIM7LPEN ((uint32_t)0x00000020) /*!< Timer 7 clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2893 | #define RCC_APB1LPENR_LCDLPEN ((uint32_t)0x00000200) /*!< LCD clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2894 | #define RCC_APB1LPENR_WWDGLPEN ((uint32_t)0x00000800) /*!< Window Watchdog clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2895 | #define RCC_APB1LPENR_SPI2LPEN ((uint32_t)0x00004000) /*!< SPI 2 clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2896 | #define RCC_APB1LPENR_SPI3LPEN ((uint32_t)0x00008000) /*!< SPI 3 clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2897 | #define RCC_APB1LPENR_USART2LPEN ((uint32_t)0x00020000) /*!< USART 2 clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2898 | #define RCC_APB1LPENR_USART3LPEN ((uint32_t)0x00040000) /*!< USART 3 clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2899 | #define RCC_APB1LPENR_UART4LPEN ((uint32_t)0x00080000) /*!< UART 4 clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2900 | #define RCC_APB1LPENR_UART5LPEN ((uint32_t)0x00100000) /*!< UART 5 clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2901 | #define RCC_APB1LPENR_I2C1LPEN ((uint32_t)0x00200000) /*!< I2C 1 clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2902 | #define RCC_APB1LPENR_I2C2LPEN ((uint32_t)0x00400000) /*!< I2C 2 clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2903 | #define RCC_APB1LPENR_USBLPEN ((uint32_t)0x00800000) /*!< USB clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2904 | #define RCC_APB1LPENR_PWRLPEN ((uint32_t)0x10000000) /*!< Power interface clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2905 | #define RCC_APB1LPENR_DACLPEN ((uint32_t)0x20000000) /*!< DAC interface clock enabled in sleep mode */ |
Kojto | 90:cb3d968589d8 | 2906 | #define RCC_APB1LPENR_COMPLPEN ((uint32_t)0x80000000) /*!< Comparator interface clock enabled in sleep mode*/ |
Kojto | 90:cb3d968589d8 | 2907 | |
Kojto | 90:cb3d968589d8 | 2908 | /******************* Bit definition for RCC_CSR register ********************/ |
Kojto | 90:cb3d968589d8 | 2909 | #define RCC_CSR_LSION ((uint32_t)0x00000001) /*!< Internal Low Speed oscillator enable */ |
Kojto | 90:cb3d968589d8 | 2910 | #define RCC_CSR_LSIRDY ((uint32_t)0x00000002) /*!< Internal Low Speed oscillator Ready */ |
Kojto | 90:cb3d968589d8 | 2911 | |
Kojto | 90:cb3d968589d8 | 2912 | #define RCC_CSR_LSEON ((uint32_t)0x00000100) /*!< External Low Speed oscillator enable */ |
Kojto | 90:cb3d968589d8 | 2913 | #define RCC_CSR_LSERDY ((uint32_t)0x00000200) /*!< External Low Speed oscillator Ready */ |
Kojto | 90:cb3d968589d8 | 2914 | #define RCC_CSR_LSEBYP ((uint32_t)0x00000400) /*!< External Low Speed oscillator Bypass */ |
Kojto | 90:cb3d968589d8 | 2915 | |
Kojto | 90:cb3d968589d8 | 2916 | #define RCC_CSR_LSECSSON ((uint32_t)0x00000800) /*!< External Low Speed oscillator CSS Enable */ |
Kojto | 90:cb3d968589d8 | 2917 | #define RCC_CSR_LSECSSD ((uint32_t)0x00001000) /*!< External Low Speed oscillator CSS Detected */ |
Kojto | 90:cb3d968589d8 | 2918 | |
Kojto | 90:cb3d968589d8 | 2919 | #define RCC_CSR_RTCSEL ((uint32_t)0x00030000) /*!< RTCSEL[1:0] bits (RTC clock source selection) */ |
Kojto | 90:cb3d968589d8 | 2920 | #define RCC_CSR_RTCSEL_0 ((uint32_t)0x00010000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 2921 | #define RCC_CSR_RTCSEL_1 ((uint32_t)0x00020000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 2922 | |
Kojto | 90:cb3d968589d8 | 2923 | /*!< RTC congiguration */ |
Kojto | 90:cb3d968589d8 | 2924 | #define RCC_CSR_RTCSEL_NOCLOCK ((uint32_t)0x00000000) /*!< No clock */ |
Kojto | 90:cb3d968589d8 | 2925 | #define RCC_CSR_RTCSEL_LSE ((uint32_t)0x00010000) /*!< LSE oscillator clock used as RTC clock */ |
Kojto | 90:cb3d968589d8 | 2926 | #define RCC_CSR_RTCSEL_LSI ((uint32_t)0x00020000) /*!< LSI oscillator clock used as RTC clock */ |
Kojto | 90:cb3d968589d8 | 2927 | #define RCC_CSR_RTCSEL_HSE ((uint32_t)0x00030000) /*!< HSE oscillator clock divided by 2, 4, 8 or 16 by RTCPRE used as RTC clock */ |
Kojto | 90:cb3d968589d8 | 2928 | |
Kojto | 90:cb3d968589d8 | 2929 | #define RCC_CSR_RTCEN ((uint32_t)0x00400000) /*!< RTC clock enable */ |
Kojto | 90:cb3d968589d8 | 2930 | #define RCC_CSR_RTCRST ((uint32_t)0x00800000) /*!< RTC reset */ |
Kojto | 90:cb3d968589d8 | 2931 | |
Kojto | 90:cb3d968589d8 | 2932 | #define RCC_CSR_RMVF ((uint32_t)0x01000000) /*!< Remove reset flag */ |
Kojto | 90:cb3d968589d8 | 2933 | #define RCC_CSR_OBLRSTF ((uint32_t)0x02000000) /*!< Option Bytes Loader reset flag */ |
Kojto | 90:cb3d968589d8 | 2934 | #define RCC_CSR_PINRSTF ((uint32_t)0x04000000) /*!< PIN reset flag */ |
Kojto | 90:cb3d968589d8 | 2935 | #define RCC_CSR_PORRSTF ((uint32_t)0x08000000) /*!< POR/PDR reset flag */ |
Kojto | 90:cb3d968589d8 | 2936 | #define RCC_CSR_SFTRSTF ((uint32_t)0x10000000) /*!< Software Reset flag */ |
Kojto | 90:cb3d968589d8 | 2937 | #define RCC_CSR_IWDGRSTF ((uint32_t)0x20000000) /*!< Independent Watchdog reset flag */ |
Kojto | 90:cb3d968589d8 | 2938 | #define RCC_CSR_WWDGRSTF ((uint32_t)0x40000000) /*!< Window watchdog reset flag */ |
Kojto | 90:cb3d968589d8 | 2939 | #define RCC_CSR_LPWRRSTF ((uint32_t)0x80000000) /*!< Low-Power reset flag */ |
Kojto | 90:cb3d968589d8 | 2940 | |
Kojto | 90:cb3d968589d8 | 2941 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 2942 | /* */ |
Kojto | 90:cb3d968589d8 | 2943 | /* Real-Time Clock (RTC) */ |
Kojto | 90:cb3d968589d8 | 2944 | /* */ |
Kojto | 90:cb3d968589d8 | 2945 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 2946 | /******************** Bits definition for RTC_TR register *******************/ |
Kojto | 90:cb3d968589d8 | 2947 | #define RTC_TR_PM ((uint32_t)0x00400000) |
Kojto | 90:cb3d968589d8 | 2948 | #define RTC_TR_HT ((uint32_t)0x00300000) |
Kojto | 90:cb3d968589d8 | 2949 | #define RTC_TR_HT_0 ((uint32_t)0x00100000) |
Kojto | 90:cb3d968589d8 | 2950 | #define RTC_TR_HT_1 ((uint32_t)0x00200000) |
Kojto | 90:cb3d968589d8 | 2951 | #define RTC_TR_HU ((uint32_t)0x000F0000) |
Kojto | 90:cb3d968589d8 | 2952 | #define RTC_TR_HU_0 ((uint32_t)0x00010000) |
Kojto | 90:cb3d968589d8 | 2953 | #define RTC_TR_HU_1 ((uint32_t)0x00020000) |
Kojto | 90:cb3d968589d8 | 2954 | #define RTC_TR_HU_2 ((uint32_t)0x00040000) |
Kojto | 90:cb3d968589d8 | 2955 | #define RTC_TR_HU_3 ((uint32_t)0x00080000) |
Kojto | 90:cb3d968589d8 | 2956 | #define RTC_TR_MNT ((uint32_t)0x00007000) |
Kojto | 90:cb3d968589d8 | 2957 | #define RTC_TR_MNT_0 ((uint32_t)0x00001000) |
Kojto | 90:cb3d968589d8 | 2958 | #define RTC_TR_MNT_1 ((uint32_t)0x00002000) |
Kojto | 90:cb3d968589d8 | 2959 | #define RTC_TR_MNT_2 ((uint32_t)0x00004000) |
Kojto | 90:cb3d968589d8 | 2960 | #define RTC_TR_MNU ((uint32_t)0x00000F00) |
Kojto | 90:cb3d968589d8 | 2961 | #define RTC_TR_MNU_0 ((uint32_t)0x00000100) |
Kojto | 90:cb3d968589d8 | 2962 | #define RTC_TR_MNU_1 ((uint32_t)0x00000200) |
Kojto | 90:cb3d968589d8 | 2963 | #define RTC_TR_MNU_2 ((uint32_t)0x00000400) |
Kojto | 90:cb3d968589d8 | 2964 | #define RTC_TR_MNU_3 ((uint32_t)0x00000800) |
Kojto | 90:cb3d968589d8 | 2965 | #define RTC_TR_ST ((uint32_t)0x00000070) |
Kojto | 90:cb3d968589d8 | 2966 | #define RTC_TR_ST_0 ((uint32_t)0x00000010) |
Kojto | 90:cb3d968589d8 | 2967 | #define RTC_TR_ST_1 ((uint32_t)0x00000020) |
Kojto | 90:cb3d968589d8 | 2968 | #define RTC_TR_ST_2 ((uint32_t)0x00000040) |
Kojto | 90:cb3d968589d8 | 2969 | #define RTC_TR_SU ((uint32_t)0x0000000F) |
Kojto | 90:cb3d968589d8 | 2970 | #define RTC_TR_SU_0 ((uint32_t)0x00000001) |
Kojto | 90:cb3d968589d8 | 2971 | #define RTC_TR_SU_1 ((uint32_t)0x00000002) |
Kojto | 90:cb3d968589d8 | 2972 | #define RTC_TR_SU_2 ((uint32_t)0x00000004) |
Kojto | 90:cb3d968589d8 | 2973 | #define RTC_TR_SU_3 ((uint32_t)0x00000008) |
Kojto | 90:cb3d968589d8 | 2974 | |
Kojto | 90:cb3d968589d8 | 2975 | /******************** Bits definition for RTC_DR register *******************/ |
Kojto | 90:cb3d968589d8 | 2976 | #define RTC_DR_YT ((uint32_t)0x00F00000) |
Kojto | 90:cb3d968589d8 | 2977 | #define RTC_DR_YT_0 ((uint32_t)0x00100000) |
Kojto | 90:cb3d968589d8 | 2978 | #define RTC_DR_YT_1 ((uint32_t)0x00200000) |
Kojto | 90:cb3d968589d8 | 2979 | #define RTC_DR_YT_2 ((uint32_t)0x00400000) |
Kojto | 90:cb3d968589d8 | 2980 | #define RTC_DR_YT_3 ((uint32_t)0x00800000) |
Kojto | 90:cb3d968589d8 | 2981 | #define RTC_DR_YU ((uint32_t)0x000F0000) |
Kojto | 90:cb3d968589d8 | 2982 | #define RTC_DR_YU_0 ((uint32_t)0x00010000) |
Kojto | 90:cb3d968589d8 | 2983 | #define RTC_DR_YU_1 ((uint32_t)0x00020000) |
Kojto | 90:cb3d968589d8 | 2984 | #define RTC_DR_YU_2 ((uint32_t)0x00040000) |
Kojto | 90:cb3d968589d8 | 2985 | #define RTC_DR_YU_3 ((uint32_t)0x00080000) |
Kojto | 90:cb3d968589d8 | 2986 | #define RTC_DR_WDU ((uint32_t)0x0000E000) |
Kojto | 90:cb3d968589d8 | 2987 | #define RTC_DR_WDU_0 ((uint32_t)0x00002000) |
Kojto | 90:cb3d968589d8 | 2988 | #define RTC_DR_WDU_1 ((uint32_t)0x00004000) |
Kojto | 90:cb3d968589d8 | 2989 | #define RTC_DR_WDU_2 ((uint32_t)0x00008000) |
Kojto | 90:cb3d968589d8 | 2990 | #define RTC_DR_MT ((uint32_t)0x00001000) |
Kojto | 90:cb3d968589d8 | 2991 | #define RTC_DR_MU ((uint32_t)0x00000F00) |
Kojto | 90:cb3d968589d8 | 2992 | #define RTC_DR_MU_0 ((uint32_t)0x00000100) |
Kojto | 90:cb3d968589d8 | 2993 | #define RTC_DR_MU_1 ((uint32_t)0x00000200) |
Kojto | 90:cb3d968589d8 | 2994 | #define RTC_DR_MU_2 ((uint32_t)0x00000400) |
Kojto | 90:cb3d968589d8 | 2995 | #define RTC_DR_MU_3 ((uint32_t)0x00000800) |
Kojto | 90:cb3d968589d8 | 2996 | #define RTC_DR_DT ((uint32_t)0x00000030) |
Kojto | 90:cb3d968589d8 | 2997 | #define RTC_DR_DT_0 ((uint32_t)0x00000010) |
Kojto | 90:cb3d968589d8 | 2998 | #define RTC_DR_DT_1 ((uint32_t)0x00000020) |
Kojto | 90:cb3d968589d8 | 2999 | #define RTC_DR_DU ((uint32_t)0x0000000F) |
Kojto | 90:cb3d968589d8 | 3000 | #define RTC_DR_DU_0 ((uint32_t)0x00000001) |
Kojto | 90:cb3d968589d8 | 3001 | #define RTC_DR_DU_1 ((uint32_t)0x00000002) |
Kojto | 90:cb3d968589d8 | 3002 | #define RTC_DR_DU_2 ((uint32_t)0x00000004) |
Kojto | 90:cb3d968589d8 | 3003 | #define RTC_DR_DU_3 ((uint32_t)0x00000008) |
Kojto | 90:cb3d968589d8 | 3004 | |
Kojto | 90:cb3d968589d8 | 3005 | /******************** Bits definition for RTC_CR register *******************/ |
Kojto | 90:cb3d968589d8 | 3006 | #define RTC_CR_COE ((uint32_t)0x00800000) |
Kojto | 90:cb3d968589d8 | 3007 | #define RTC_CR_OSEL ((uint32_t)0x00600000) |
Kojto | 90:cb3d968589d8 | 3008 | #define RTC_CR_OSEL_0 ((uint32_t)0x00200000) |
Kojto | 90:cb3d968589d8 | 3009 | #define RTC_CR_OSEL_1 ((uint32_t)0x00400000) |
Kojto | 90:cb3d968589d8 | 3010 | #define RTC_CR_POL ((uint32_t)0x00100000) |
Kojto | 90:cb3d968589d8 | 3011 | #define RTC_CR_COSEL ((uint32_t)0x00080000) |
Kojto | 90:cb3d968589d8 | 3012 | #define RTC_CR_BCK ((uint32_t)0x00040000) |
Kojto | 90:cb3d968589d8 | 3013 | #define RTC_CR_SUB1H ((uint32_t)0x00020000) |
Kojto | 90:cb3d968589d8 | 3014 | #define RTC_CR_ADD1H ((uint32_t)0x00010000) |
Kojto | 90:cb3d968589d8 | 3015 | #define RTC_CR_TSIE ((uint32_t)0x00008000) |
Kojto | 90:cb3d968589d8 | 3016 | #define RTC_CR_WUTIE ((uint32_t)0x00004000) |
Kojto | 90:cb3d968589d8 | 3017 | #define RTC_CR_ALRBIE ((uint32_t)0x00002000) |
Kojto | 90:cb3d968589d8 | 3018 | #define RTC_CR_ALRAIE ((uint32_t)0x00001000) |
Kojto | 90:cb3d968589d8 | 3019 | #define RTC_CR_TSE ((uint32_t)0x00000800) |
Kojto | 90:cb3d968589d8 | 3020 | #define RTC_CR_WUTE ((uint32_t)0x00000400) |
Kojto | 90:cb3d968589d8 | 3021 | #define RTC_CR_ALRBE ((uint32_t)0x00000200) |
Kojto | 90:cb3d968589d8 | 3022 | #define RTC_CR_ALRAE ((uint32_t)0x00000100) |
Kojto | 90:cb3d968589d8 | 3023 | #define RTC_CR_DCE ((uint32_t)0x00000080) |
Kojto | 90:cb3d968589d8 | 3024 | #define RTC_CR_FMT ((uint32_t)0x00000040) |
Kojto | 90:cb3d968589d8 | 3025 | #define RTC_CR_BYPSHAD ((uint32_t)0x00000020) |
Kojto | 90:cb3d968589d8 | 3026 | #define RTC_CR_REFCKON ((uint32_t)0x00000010) |
Kojto | 90:cb3d968589d8 | 3027 | #define RTC_CR_TSEDGE ((uint32_t)0x00000008) |
Kojto | 90:cb3d968589d8 | 3028 | #define RTC_CR_WUCKSEL ((uint32_t)0x00000007) |
Kojto | 90:cb3d968589d8 | 3029 | #define RTC_CR_WUCKSEL_0 ((uint32_t)0x00000001) |
Kojto | 90:cb3d968589d8 | 3030 | #define RTC_CR_WUCKSEL_1 ((uint32_t)0x00000002) |
Kojto | 90:cb3d968589d8 | 3031 | #define RTC_CR_WUCKSEL_2 ((uint32_t)0x00000004) |
Kojto | 90:cb3d968589d8 | 3032 | |
Kojto | 90:cb3d968589d8 | 3033 | /******************** Bits definition for RTC_ISR register ******************/ |
Kojto | 90:cb3d968589d8 | 3034 | #define RTC_ISR_RECALPF ((uint32_t)0x00010000) |
Kojto | 90:cb3d968589d8 | 3035 | #define RTC_ISR_TAMP3F ((uint32_t)0x00008000) |
Kojto | 90:cb3d968589d8 | 3036 | #define RTC_ISR_TAMP2F ((uint32_t)0x00004000) |
Kojto | 90:cb3d968589d8 | 3037 | #define RTC_ISR_TAMP1F ((uint32_t)0x00002000) |
Kojto | 90:cb3d968589d8 | 3038 | #define RTC_ISR_TSOVF ((uint32_t)0x00001000) |
Kojto | 90:cb3d968589d8 | 3039 | #define RTC_ISR_TSF ((uint32_t)0x00000800) |
Kojto | 90:cb3d968589d8 | 3040 | #define RTC_ISR_WUTF ((uint32_t)0x00000400) |
Kojto | 90:cb3d968589d8 | 3041 | #define RTC_ISR_ALRBF ((uint32_t)0x00000200) |
Kojto | 90:cb3d968589d8 | 3042 | #define RTC_ISR_ALRAF ((uint32_t)0x00000100) |
Kojto | 90:cb3d968589d8 | 3043 | #define RTC_ISR_INIT ((uint32_t)0x00000080) |
Kojto | 90:cb3d968589d8 | 3044 | #define RTC_ISR_INITF ((uint32_t)0x00000040) |
Kojto | 90:cb3d968589d8 | 3045 | #define RTC_ISR_RSF ((uint32_t)0x00000020) |
Kojto | 90:cb3d968589d8 | 3046 | #define RTC_ISR_INITS ((uint32_t)0x00000010) |
Kojto | 90:cb3d968589d8 | 3047 | #define RTC_ISR_SHPF ((uint32_t)0x00000008) |
Kojto | 90:cb3d968589d8 | 3048 | #define RTC_ISR_WUTWF ((uint32_t)0x00000004) |
Kojto | 90:cb3d968589d8 | 3049 | #define RTC_ISR_ALRBWF ((uint32_t)0x00000002) |
Kojto | 90:cb3d968589d8 | 3050 | #define RTC_ISR_ALRAWF ((uint32_t)0x00000001) |
Kojto | 90:cb3d968589d8 | 3051 | |
Kojto | 90:cb3d968589d8 | 3052 | /******************** Bits definition for RTC_PRER register *****************/ |
Kojto | 90:cb3d968589d8 | 3053 | #define RTC_PRER_PREDIV_A ((uint32_t)0x007F0000) |
Kojto | 90:cb3d968589d8 | 3054 | #define RTC_PRER_PREDIV_S ((uint32_t)0x00007FFF) |
Kojto | 90:cb3d968589d8 | 3055 | |
Kojto | 90:cb3d968589d8 | 3056 | /******************** Bits definition for RTC_WUTR register *****************/ |
Kojto | 90:cb3d968589d8 | 3057 | #define RTC_WUTR_WUT ((uint32_t)0x0000FFFF) |
Kojto | 90:cb3d968589d8 | 3058 | |
Kojto | 90:cb3d968589d8 | 3059 | /******************** Bits definition for RTC_CALIBR register ***************/ |
Kojto | 90:cb3d968589d8 | 3060 | #define RTC_CALIBR_DCS ((uint32_t)0x00000080) |
Kojto | 90:cb3d968589d8 | 3061 | #define RTC_CALIBR_DC ((uint32_t)0x0000001F) |
Kojto | 90:cb3d968589d8 | 3062 | |
Kojto | 90:cb3d968589d8 | 3063 | /******************** Bits definition for RTC_ALRMAR register ***************/ |
Kojto | 90:cb3d968589d8 | 3064 | #define RTC_ALRMAR_MSK4 ((uint32_t)0x80000000) |
Kojto | 90:cb3d968589d8 | 3065 | #define RTC_ALRMAR_WDSEL ((uint32_t)0x40000000) |
Kojto | 90:cb3d968589d8 | 3066 | #define RTC_ALRMAR_DT ((uint32_t)0x30000000) |
Kojto | 90:cb3d968589d8 | 3067 | #define RTC_ALRMAR_DT_0 ((uint32_t)0x10000000) |
Kojto | 90:cb3d968589d8 | 3068 | #define RTC_ALRMAR_DT_1 ((uint32_t)0x20000000) |
Kojto | 90:cb3d968589d8 | 3069 | #define RTC_ALRMAR_DU ((uint32_t)0x0F000000) |
Kojto | 90:cb3d968589d8 | 3070 | #define RTC_ALRMAR_DU_0 ((uint32_t)0x01000000) |
Kojto | 90:cb3d968589d8 | 3071 | #define RTC_ALRMAR_DU_1 ((uint32_t)0x02000000) |
Kojto | 90:cb3d968589d8 | 3072 | #define RTC_ALRMAR_DU_2 ((uint32_t)0x04000000) |
Kojto | 90:cb3d968589d8 | 3073 | #define RTC_ALRMAR_DU_3 ((uint32_t)0x08000000) |
Kojto | 90:cb3d968589d8 | 3074 | #define RTC_ALRMAR_MSK3 ((uint32_t)0x00800000) |
Kojto | 90:cb3d968589d8 | 3075 | #define RTC_ALRMAR_PM ((uint32_t)0x00400000) |
Kojto | 90:cb3d968589d8 | 3076 | #define RTC_ALRMAR_HT ((uint32_t)0x00300000) |
Kojto | 90:cb3d968589d8 | 3077 | #define RTC_ALRMAR_HT_0 ((uint32_t)0x00100000) |
Kojto | 90:cb3d968589d8 | 3078 | #define RTC_ALRMAR_HT_1 ((uint32_t)0x00200000) |
Kojto | 90:cb3d968589d8 | 3079 | #define RTC_ALRMAR_HU ((uint32_t)0x000F0000) |
Kojto | 90:cb3d968589d8 | 3080 | #define RTC_ALRMAR_HU_0 ((uint32_t)0x00010000) |
Kojto | 90:cb3d968589d8 | 3081 | #define RTC_ALRMAR_HU_1 ((uint32_t)0x00020000) |
Kojto | 90:cb3d968589d8 | 3082 | #define RTC_ALRMAR_HU_2 ((uint32_t)0x00040000) |
Kojto | 90:cb3d968589d8 | 3083 | #define RTC_ALRMAR_HU_3 ((uint32_t)0x00080000) |
Kojto | 90:cb3d968589d8 | 3084 | #define RTC_ALRMAR_MSK2 ((uint32_t)0x00008000) |
Kojto | 90:cb3d968589d8 | 3085 | #define RTC_ALRMAR_MNT ((uint32_t)0x00007000) |
Kojto | 90:cb3d968589d8 | 3086 | #define RTC_ALRMAR_MNT_0 ((uint32_t)0x00001000) |
Kojto | 90:cb3d968589d8 | 3087 | #define RTC_ALRMAR_MNT_1 ((uint32_t)0x00002000) |
Kojto | 90:cb3d968589d8 | 3088 | #define RTC_ALRMAR_MNT_2 ((uint32_t)0x00004000) |
Kojto | 90:cb3d968589d8 | 3089 | #define RTC_ALRMAR_MNU ((uint32_t)0x00000F00) |
Kojto | 90:cb3d968589d8 | 3090 | #define RTC_ALRMAR_MNU_0 ((uint32_t)0x00000100) |
Kojto | 90:cb3d968589d8 | 3091 | #define RTC_ALRMAR_MNU_1 ((uint32_t)0x00000200) |
Kojto | 90:cb3d968589d8 | 3092 | #define RTC_ALRMAR_MNU_2 ((uint32_t)0x00000400) |
Kojto | 90:cb3d968589d8 | 3093 | #define RTC_ALRMAR_MNU_3 ((uint32_t)0x00000800) |
Kojto | 90:cb3d968589d8 | 3094 | #define RTC_ALRMAR_MSK1 ((uint32_t)0x00000080) |
Kojto | 90:cb3d968589d8 | 3095 | #define RTC_ALRMAR_ST ((uint32_t)0x00000070) |
Kojto | 90:cb3d968589d8 | 3096 | #define RTC_ALRMAR_ST_0 ((uint32_t)0x00000010) |
Kojto | 90:cb3d968589d8 | 3097 | #define RTC_ALRMAR_ST_1 ((uint32_t)0x00000020) |
Kojto | 90:cb3d968589d8 | 3098 | #define RTC_ALRMAR_ST_2 ((uint32_t)0x00000040) |
Kojto | 90:cb3d968589d8 | 3099 | #define RTC_ALRMAR_SU ((uint32_t)0x0000000F) |
Kojto | 90:cb3d968589d8 | 3100 | #define RTC_ALRMAR_SU_0 ((uint32_t)0x00000001) |
Kojto | 90:cb3d968589d8 | 3101 | #define RTC_ALRMAR_SU_1 ((uint32_t)0x00000002) |
Kojto | 90:cb3d968589d8 | 3102 | #define RTC_ALRMAR_SU_2 ((uint32_t)0x00000004) |
Kojto | 90:cb3d968589d8 | 3103 | #define RTC_ALRMAR_SU_3 ((uint32_t)0x00000008) |
Kojto | 90:cb3d968589d8 | 3104 | |
Kojto | 90:cb3d968589d8 | 3105 | /******************** Bits definition for RTC_ALRMBR register ***************/ |
Kojto | 90:cb3d968589d8 | 3106 | #define RTC_ALRMBR_MSK4 ((uint32_t)0x80000000) |
Kojto | 90:cb3d968589d8 | 3107 | #define RTC_ALRMBR_WDSEL ((uint32_t)0x40000000) |
Kojto | 90:cb3d968589d8 | 3108 | #define RTC_ALRMBR_DT ((uint32_t)0x30000000) |
Kojto | 90:cb3d968589d8 | 3109 | #define RTC_ALRMBR_DT_0 ((uint32_t)0x10000000) |
Kojto | 90:cb3d968589d8 | 3110 | #define RTC_ALRMBR_DT_1 ((uint32_t)0x20000000) |
Kojto | 90:cb3d968589d8 | 3111 | #define RTC_ALRMBR_DU ((uint32_t)0x0F000000) |
Kojto | 90:cb3d968589d8 | 3112 | #define RTC_ALRMBR_DU_0 ((uint32_t)0x01000000) |
Kojto | 90:cb3d968589d8 | 3113 | #define RTC_ALRMBR_DU_1 ((uint32_t)0x02000000) |
Kojto | 90:cb3d968589d8 | 3114 | #define RTC_ALRMBR_DU_2 ((uint32_t)0x04000000) |
Kojto | 90:cb3d968589d8 | 3115 | #define RTC_ALRMBR_DU_3 ((uint32_t)0x08000000) |
Kojto | 90:cb3d968589d8 | 3116 | #define RTC_ALRMBR_MSK3 ((uint32_t)0x00800000) |
Kojto | 90:cb3d968589d8 | 3117 | #define RTC_ALRMBR_PM ((uint32_t)0x00400000) |
Kojto | 90:cb3d968589d8 | 3118 | #define RTC_ALRMBR_HT ((uint32_t)0x00300000) |
Kojto | 90:cb3d968589d8 | 3119 | #define RTC_ALRMBR_HT_0 ((uint32_t)0x00100000) |
Kojto | 90:cb3d968589d8 | 3120 | #define RTC_ALRMBR_HT_1 ((uint32_t)0x00200000) |
Kojto | 90:cb3d968589d8 | 3121 | #define RTC_ALRMBR_HU ((uint32_t)0x000F0000) |
Kojto | 90:cb3d968589d8 | 3122 | #define RTC_ALRMBR_HU_0 ((uint32_t)0x00010000) |
Kojto | 90:cb3d968589d8 | 3123 | #define RTC_ALRMBR_HU_1 ((uint32_t)0x00020000) |
Kojto | 90:cb3d968589d8 | 3124 | #define RTC_ALRMBR_HU_2 ((uint32_t)0x00040000) |
Kojto | 90:cb3d968589d8 | 3125 | #define RTC_ALRMBR_HU_3 ((uint32_t)0x00080000) |
Kojto | 90:cb3d968589d8 | 3126 | #define RTC_ALRMBR_MSK2 ((uint32_t)0x00008000) |
Kojto | 90:cb3d968589d8 | 3127 | #define RTC_ALRMBR_MNT ((uint32_t)0x00007000) |
Kojto | 90:cb3d968589d8 | 3128 | #define RTC_ALRMBR_MNT_0 ((uint32_t)0x00001000) |
Kojto | 90:cb3d968589d8 | 3129 | #define RTC_ALRMBR_MNT_1 ((uint32_t)0x00002000) |
Kojto | 90:cb3d968589d8 | 3130 | #define RTC_ALRMBR_MNT_2 ((uint32_t)0x00004000) |
Kojto | 90:cb3d968589d8 | 3131 | #define RTC_ALRMBR_MNU ((uint32_t)0x00000F00) |
Kojto | 90:cb3d968589d8 | 3132 | #define RTC_ALRMBR_MNU_0 ((uint32_t)0x00000100) |
Kojto | 90:cb3d968589d8 | 3133 | #define RTC_ALRMBR_MNU_1 ((uint32_t)0x00000200) |
Kojto | 90:cb3d968589d8 | 3134 | #define RTC_ALRMBR_MNU_2 ((uint32_t)0x00000400) |
Kojto | 90:cb3d968589d8 | 3135 | #define RTC_ALRMBR_MNU_3 ((uint32_t)0x00000800) |
Kojto | 90:cb3d968589d8 | 3136 | #define RTC_ALRMBR_MSK1 ((uint32_t)0x00000080) |
Kojto | 90:cb3d968589d8 | 3137 | #define RTC_ALRMBR_ST ((uint32_t)0x00000070) |
Kojto | 90:cb3d968589d8 | 3138 | #define RTC_ALRMBR_ST_0 ((uint32_t)0x00000010) |
Kojto | 90:cb3d968589d8 | 3139 | #define RTC_ALRMBR_ST_1 ((uint32_t)0x00000020) |
Kojto | 90:cb3d968589d8 | 3140 | #define RTC_ALRMBR_ST_2 ((uint32_t)0x00000040) |
Kojto | 90:cb3d968589d8 | 3141 | #define RTC_ALRMBR_SU ((uint32_t)0x0000000F) |
Kojto | 90:cb3d968589d8 | 3142 | #define RTC_ALRMBR_SU_0 ((uint32_t)0x00000001) |
Kojto | 90:cb3d968589d8 | 3143 | #define RTC_ALRMBR_SU_1 ((uint32_t)0x00000002) |
Kojto | 90:cb3d968589d8 | 3144 | #define RTC_ALRMBR_SU_2 ((uint32_t)0x00000004) |
Kojto | 90:cb3d968589d8 | 3145 | #define RTC_ALRMBR_SU_3 ((uint32_t)0x00000008) |
Kojto | 90:cb3d968589d8 | 3146 | |
Kojto | 90:cb3d968589d8 | 3147 | /******************** Bits definition for RTC_WPR register ******************/ |
Kojto | 90:cb3d968589d8 | 3148 | #define RTC_WPR_KEY ((uint32_t)0x000000FF) |
Kojto | 90:cb3d968589d8 | 3149 | |
Kojto | 90:cb3d968589d8 | 3150 | /******************** Bits definition for RTC_SSR register ******************/ |
Kojto | 90:cb3d968589d8 | 3151 | #define RTC_SSR_SS ((uint32_t)0x0000FFFF) |
Kojto | 90:cb3d968589d8 | 3152 | |
Kojto | 90:cb3d968589d8 | 3153 | /******************** Bits definition for RTC_SHIFTR register ***************/ |
Kojto | 90:cb3d968589d8 | 3154 | #define RTC_SHIFTR_SUBFS ((uint32_t)0x00007FFF) |
Kojto | 90:cb3d968589d8 | 3155 | #define RTC_SHIFTR_ADD1S ((uint32_t)0x80000000) |
Kojto | 90:cb3d968589d8 | 3156 | |
Kojto | 90:cb3d968589d8 | 3157 | /******************** Bits definition for RTC_TSTR register *****************/ |
Kojto | 90:cb3d968589d8 | 3158 | #define RTC_TSTR_PM ((uint32_t)0x00400000) |
Kojto | 90:cb3d968589d8 | 3159 | #define RTC_TSTR_HT ((uint32_t)0x00300000) |
Kojto | 90:cb3d968589d8 | 3160 | #define RTC_TSTR_HT_0 ((uint32_t)0x00100000) |
Kojto | 90:cb3d968589d8 | 3161 | #define RTC_TSTR_HT_1 ((uint32_t)0x00200000) |
Kojto | 90:cb3d968589d8 | 3162 | #define RTC_TSTR_HU ((uint32_t)0x000F0000) |
Kojto | 90:cb3d968589d8 | 3163 | #define RTC_TSTR_HU_0 ((uint32_t)0x00010000) |
Kojto | 90:cb3d968589d8 | 3164 | #define RTC_TSTR_HU_1 ((uint32_t)0x00020000) |
Kojto | 90:cb3d968589d8 | 3165 | #define RTC_TSTR_HU_2 ((uint32_t)0x00040000) |
Kojto | 90:cb3d968589d8 | 3166 | #define RTC_TSTR_HU_3 ((uint32_t)0x00080000) |
Kojto | 90:cb3d968589d8 | 3167 | #define RTC_TSTR_MNT ((uint32_t)0x00007000) |
Kojto | 90:cb3d968589d8 | 3168 | #define RTC_TSTR_MNT_0 ((uint32_t)0x00001000) |
Kojto | 90:cb3d968589d8 | 3169 | #define RTC_TSTR_MNT_1 ((uint32_t)0x00002000) |
Kojto | 90:cb3d968589d8 | 3170 | #define RTC_TSTR_MNT_2 ((uint32_t)0x00004000) |
Kojto | 90:cb3d968589d8 | 3171 | #define RTC_TSTR_MNU ((uint32_t)0x00000F00) |
Kojto | 90:cb3d968589d8 | 3172 | #define RTC_TSTR_MNU_0 ((uint32_t)0x00000100) |
Kojto | 90:cb3d968589d8 | 3173 | #define RTC_TSTR_MNU_1 ((uint32_t)0x00000200) |
Kojto | 90:cb3d968589d8 | 3174 | #define RTC_TSTR_MNU_2 ((uint32_t)0x00000400) |
Kojto | 90:cb3d968589d8 | 3175 | #define RTC_TSTR_MNU_3 ((uint32_t)0x00000800) |
Kojto | 90:cb3d968589d8 | 3176 | #define RTC_TSTR_ST ((uint32_t)0x00000070) |
Kojto | 90:cb3d968589d8 | 3177 | #define RTC_TSTR_ST_0 ((uint32_t)0x00000010) |
Kojto | 90:cb3d968589d8 | 3178 | #define RTC_TSTR_ST_1 ((uint32_t)0x00000020) |
Kojto | 90:cb3d968589d8 | 3179 | #define RTC_TSTR_ST_2 ((uint32_t)0x00000040) |
Kojto | 90:cb3d968589d8 | 3180 | #define RTC_TSTR_SU ((uint32_t)0x0000000F) |
Kojto | 90:cb3d968589d8 | 3181 | #define RTC_TSTR_SU_0 ((uint32_t)0x00000001) |
Kojto | 90:cb3d968589d8 | 3182 | #define RTC_TSTR_SU_1 ((uint32_t)0x00000002) |
Kojto | 90:cb3d968589d8 | 3183 | #define RTC_TSTR_SU_2 ((uint32_t)0x00000004) |
Kojto | 90:cb3d968589d8 | 3184 | #define RTC_TSTR_SU_3 ((uint32_t)0x00000008) |
Kojto | 90:cb3d968589d8 | 3185 | |
Kojto | 90:cb3d968589d8 | 3186 | /******************** Bits definition for RTC_TSDR register *****************/ |
Kojto | 90:cb3d968589d8 | 3187 | #define RTC_TSDR_WDU ((uint32_t)0x0000E000) |
Kojto | 90:cb3d968589d8 | 3188 | #define RTC_TSDR_WDU_0 ((uint32_t)0x00002000) |
Kojto | 90:cb3d968589d8 | 3189 | #define RTC_TSDR_WDU_1 ((uint32_t)0x00004000) |
Kojto | 90:cb3d968589d8 | 3190 | #define RTC_TSDR_WDU_2 ((uint32_t)0x00008000) |
Kojto | 90:cb3d968589d8 | 3191 | #define RTC_TSDR_MT ((uint32_t)0x00001000) |
Kojto | 90:cb3d968589d8 | 3192 | #define RTC_TSDR_MU ((uint32_t)0x00000F00) |
Kojto | 90:cb3d968589d8 | 3193 | #define RTC_TSDR_MU_0 ((uint32_t)0x00000100) |
Kojto | 90:cb3d968589d8 | 3194 | #define RTC_TSDR_MU_1 ((uint32_t)0x00000200) |
Kojto | 90:cb3d968589d8 | 3195 | #define RTC_TSDR_MU_2 ((uint32_t)0x00000400) |
Kojto | 90:cb3d968589d8 | 3196 | #define RTC_TSDR_MU_3 ((uint32_t)0x00000800) |
Kojto | 90:cb3d968589d8 | 3197 | #define RTC_TSDR_DT ((uint32_t)0x00000030) |
Kojto | 90:cb3d968589d8 | 3198 | #define RTC_TSDR_DT_0 ((uint32_t)0x00000010) |
Kojto | 90:cb3d968589d8 | 3199 | #define RTC_TSDR_DT_1 ((uint32_t)0x00000020) |
Kojto | 90:cb3d968589d8 | 3200 | #define RTC_TSDR_DU ((uint32_t)0x0000000F) |
Kojto | 90:cb3d968589d8 | 3201 | #define RTC_TSDR_DU_0 ((uint32_t)0x00000001) |
Kojto | 90:cb3d968589d8 | 3202 | #define RTC_TSDR_DU_1 ((uint32_t)0x00000002) |
Kojto | 90:cb3d968589d8 | 3203 | #define RTC_TSDR_DU_2 ((uint32_t)0x00000004) |
Kojto | 90:cb3d968589d8 | 3204 | #define RTC_TSDR_DU_3 ((uint32_t)0x00000008) |
Kojto | 90:cb3d968589d8 | 3205 | |
Kojto | 90:cb3d968589d8 | 3206 | /******************** Bits definition for RTC_TSSSR register ****************/ |
Kojto | 90:cb3d968589d8 | 3207 | #define RTC_TSSSR_SS ((uint32_t)0x0000FFFF) |
Kojto | 90:cb3d968589d8 | 3208 | |
Kojto | 90:cb3d968589d8 | 3209 | /******************** Bits definition for RTC_CAL register *****************/ |
Kojto | 90:cb3d968589d8 | 3210 | #define RTC_CALR_CALP ((uint32_t)0x00008000) |
Kojto | 90:cb3d968589d8 | 3211 | #define RTC_CALR_CALW8 ((uint32_t)0x00004000) |
Kojto | 90:cb3d968589d8 | 3212 | #define RTC_CALR_CALW16 ((uint32_t)0x00002000) |
Kojto | 90:cb3d968589d8 | 3213 | #define RTC_CALR_CALM ((uint32_t)0x000001FF) |
Kojto | 90:cb3d968589d8 | 3214 | #define RTC_CALR_CALM_0 ((uint32_t)0x00000001) |
Kojto | 90:cb3d968589d8 | 3215 | #define RTC_CALR_CALM_1 ((uint32_t)0x00000002) |
Kojto | 90:cb3d968589d8 | 3216 | #define RTC_CALR_CALM_2 ((uint32_t)0x00000004) |
Kojto | 90:cb3d968589d8 | 3217 | #define RTC_CALR_CALM_3 ((uint32_t)0x00000008) |
Kojto | 90:cb3d968589d8 | 3218 | #define RTC_CALR_CALM_4 ((uint32_t)0x00000010) |
Kojto | 90:cb3d968589d8 | 3219 | #define RTC_CALR_CALM_5 ((uint32_t)0x00000020) |
Kojto | 90:cb3d968589d8 | 3220 | #define RTC_CALR_CALM_6 ((uint32_t)0x00000040) |
Kojto | 90:cb3d968589d8 | 3221 | #define RTC_CALR_CALM_7 ((uint32_t)0x00000080) |
Kojto | 90:cb3d968589d8 | 3222 | #define RTC_CALR_CALM_8 ((uint32_t)0x00000100) |
Kojto | 90:cb3d968589d8 | 3223 | |
Kojto | 90:cb3d968589d8 | 3224 | /******************** Bits definition for RTC_TAFCR register ****************/ |
Kojto | 90:cb3d968589d8 | 3225 | #define RTC_TAFCR_ALARMOUTTYPE ((uint32_t)0x00040000) |
Kojto | 90:cb3d968589d8 | 3226 | #define RTC_TAFCR_TAMPPUDIS ((uint32_t)0x00008000) |
Kojto | 90:cb3d968589d8 | 3227 | #define RTC_TAFCR_TAMPPRCH ((uint32_t)0x00006000) |
Kojto | 90:cb3d968589d8 | 3228 | #define RTC_TAFCR_TAMPPRCH_0 ((uint32_t)0x00002000) |
Kojto | 90:cb3d968589d8 | 3229 | #define RTC_TAFCR_TAMPPRCH_1 ((uint32_t)0x00004000) |
Kojto | 90:cb3d968589d8 | 3230 | #define RTC_TAFCR_TAMPFLT ((uint32_t)0x00001800) |
Kojto | 90:cb3d968589d8 | 3231 | #define RTC_TAFCR_TAMPFLT_0 ((uint32_t)0x00000800) |
Kojto | 90:cb3d968589d8 | 3232 | #define RTC_TAFCR_TAMPFLT_1 ((uint32_t)0x00001000) |
Kojto | 90:cb3d968589d8 | 3233 | #define RTC_TAFCR_TAMPFREQ ((uint32_t)0x00000700) |
Kojto | 90:cb3d968589d8 | 3234 | #define RTC_TAFCR_TAMPFREQ_0 ((uint32_t)0x00000100) |
Kojto | 90:cb3d968589d8 | 3235 | #define RTC_TAFCR_TAMPFREQ_1 ((uint32_t)0x00000200) |
Kojto | 90:cb3d968589d8 | 3236 | #define RTC_TAFCR_TAMPFREQ_2 ((uint32_t)0x00000400) |
Kojto | 90:cb3d968589d8 | 3237 | #define RTC_TAFCR_TAMPTS ((uint32_t)0x00000080) |
Kojto | 90:cb3d968589d8 | 3238 | #define RTC_TAFCR_TAMP3TRG ((uint32_t)0x00000040) |
Kojto | 90:cb3d968589d8 | 3239 | #define RTC_TAFCR_TAMP3E ((uint32_t)0x00000020) |
Kojto | 90:cb3d968589d8 | 3240 | #define RTC_TAFCR_TAMP2TRG ((uint32_t)0x00000010) |
Kojto | 90:cb3d968589d8 | 3241 | #define RTC_TAFCR_TAMP2E ((uint32_t)0x00000008) |
Kojto | 90:cb3d968589d8 | 3242 | #define RTC_TAFCR_TAMPIE ((uint32_t)0x00000004) |
Kojto | 90:cb3d968589d8 | 3243 | #define RTC_TAFCR_TAMP1TRG ((uint32_t)0x00000002) |
Kojto | 90:cb3d968589d8 | 3244 | #define RTC_TAFCR_TAMP1E ((uint32_t)0x00000001) |
Kojto | 90:cb3d968589d8 | 3245 | |
Kojto | 90:cb3d968589d8 | 3246 | /******************** Bits definition for RTC_ALRMASSR register *************/ |
Kojto | 90:cb3d968589d8 | 3247 | #define RTC_ALRMASSR_MASKSS ((uint32_t)0x0F000000) |
Kojto | 90:cb3d968589d8 | 3248 | #define RTC_ALRMASSR_MASKSS_0 ((uint32_t)0x01000000) |
Kojto | 90:cb3d968589d8 | 3249 | #define RTC_ALRMASSR_MASKSS_1 ((uint32_t)0x02000000) |
Kojto | 90:cb3d968589d8 | 3250 | #define RTC_ALRMASSR_MASKSS_2 ((uint32_t)0x04000000) |
Kojto | 90:cb3d968589d8 | 3251 | #define RTC_ALRMASSR_MASKSS_3 ((uint32_t)0x08000000) |
Kojto | 90:cb3d968589d8 | 3252 | #define RTC_ALRMASSR_SS ((uint32_t)0x00007FFF) |
Kojto | 90:cb3d968589d8 | 3253 | |
Kojto | 90:cb3d968589d8 | 3254 | /******************** Bits definition for RTC_ALRMBSSR register *************/ |
Kojto | 90:cb3d968589d8 | 3255 | #define RTC_ALRMBSSR_MASKSS ((uint32_t)0x0F000000) |
Kojto | 90:cb3d968589d8 | 3256 | #define RTC_ALRMBSSR_MASKSS_0 ((uint32_t)0x01000000) |
Kojto | 90:cb3d968589d8 | 3257 | #define RTC_ALRMBSSR_MASKSS_1 ((uint32_t)0x02000000) |
Kojto | 90:cb3d968589d8 | 3258 | #define RTC_ALRMBSSR_MASKSS_2 ((uint32_t)0x04000000) |
Kojto | 90:cb3d968589d8 | 3259 | #define RTC_ALRMBSSR_MASKSS_3 ((uint32_t)0x08000000) |
Kojto | 90:cb3d968589d8 | 3260 | #define RTC_ALRMBSSR_SS ((uint32_t)0x00007FFF) |
Kojto | 90:cb3d968589d8 | 3261 | |
Kojto | 90:cb3d968589d8 | 3262 | /******************** Bits definition for RTC_BKP0R register ****************/ |
Kojto | 90:cb3d968589d8 | 3263 | #define RTC_BKP0R ((uint32_t)0xFFFFFFFF) |
Kojto | 90:cb3d968589d8 | 3264 | |
Kojto | 90:cb3d968589d8 | 3265 | /******************** Bits definition for RTC_BKP1R register ****************/ |
Kojto | 90:cb3d968589d8 | 3266 | #define RTC_BKP1R ((uint32_t)0xFFFFFFFF) |
Kojto | 90:cb3d968589d8 | 3267 | |
Kojto | 90:cb3d968589d8 | 3268 | /******************** Bits definition for RTC_BKP2R register ****************/ |
Kojto | 90:cb3d968589d8 | 3269 | #define RTC_BKP2R ((uint32_t)0xFFFFFFFF) |
Kojto | 90:cb3d968589d8 | 3270 | |
Kojto | 90:cb3d968589d8 | 3271 | /******************** Bits definition for RTC_BKP3R register ****************/ |
Kojto | 90:cb3d968589d8 | 3272 | #define RTC_BKP3R ((uint32_t)0xFFFFFFFF) |
Kojto | 90:cb3d968589d8 | 3273 | |
Kojto | 90:cb3d968589d8 | 3274 | /******************** Bits definition for RTC_BKP4R register ****************/ |
Kojto | 90:cb3d968589d8 | 3275 | #define RTC_BKP4R ((uint32_t)0xFFFFFFFF) |
Kojto | 90:cb3d968589d8 | 3276 | |
Kojto | 90:cb3d968589d8 | 3277 | /******************** Bits definition for RTC_BKP5R register ****************/ |
Kojto | 90:cb3d968589d8 | 3278 | #define RTC_BKP5R ((uint32_t)0xFFFFFFFF) |
Kojto | 90:cb3d968589d8 | 3279 | |
Kojto | 90:cb3d968589d8 | 3280 | /******************** Bits definition for RTC_BKP6R register ****************/ |
Kojto | 90:cb3d968589d8 | 3281 | #define RTC_BKP6R ((uint32_t)0xFFFFFFFF) |
Kojto | 90:cb3d968589d8 | 3282 | |
Kojto | 90:cb3d968589d8 | 3283 | /******************** Bits definition for RTC_BKP7R register ****************/ |
Kojto | 90:cb3d968589d8 | 3284 | #define RTC_BKP7R ((uint32_t)0xFFFFFFFF) |
Kojto | 90:cb3d968589d8 | 3285 | |
Kojto | 90:cb3d968589d8 | 3286 | /******************** Bits definition for RTC_BKP8R register ****************/ |
Kojto | 90:cb3d968589d8 | 3287 | #define RTC_BKP8R ((uint32_t)0xFFFFFFFF) |
Kojto | 90:cb3d968589d8 | 3288 | |
Kojto | 90:cb3d968589d8 | 3289 | /******************** Bits definition for RTC_BKP9R register ****************/ |
Kojto | 90:cb3d968589d8 | 3290 | #define RTC_BKP9R ((uint32_t)0xFFFFFFFF) |
Kojto | 90:cb3d968589d8 | 3291 | |
Kojto | 90:cb3d968589d8 | 3292 | /******************** Bits definition for RTC_BKP10R register ***************/ |
Kojto | 90:cb3d968589d8 | 3293 | #define RTC_BKP10R ((uint32_t)0xFFFFFFFF) |
Kojto | 90:cb3d968589d8 | 3294 | |
Kojto | 90:cb3d968589d8 | 3295 | /******************** Bits definition for RTC_BKP11R register ***************/ |
Kojto | 90:cb3d968589d8 | 3296 | #define RTC_BKP11R ((uint32_t)0xFFFFFFFF) |
Kojto | 90:cb3d968589d8 | 3297 | |
Kojto | 90:cb3d968589d8 | 3298 | /******************** Bits definition for RTC_BKP12R register ***************/ |
Kojto | 90:cb3d968589d8 | 3299 | #define RTC_BKP12R ((uint32_t)0xFFFFFFFF) |
Kojto | 90:cb3d968589d8 | 3300 | |
Kojto | 90:cb3d968589d8 | 3301 | /******************** Bits definition for RTC_BKP13R register ***************/ |
Kojto | 90:cb3d968589d8 | 3302 | #define RTC_BKP13R ((uint32_t)0xFFFFFFFF) |
Kojto | 90:cb3d968589d8 | 3303 | |
Kojto | 90:cb3d968589d8 | 3304 | /******************** Bits definition for RTC_BKP14R register ***************/ |
Kojto | 90:cb3d968589d8 | 3305 | #define RTC_BKP14R ((uint32_t)0xFFFFFFFF) |
Kojto | 90:cb3d968589d8 | 3306 | |
Kojto | 90:cb3d968589d8 | 3307 | /******************** Bits definition for RTC_BKP15R register ***************/ |
Kojto | 90:cb3d968589d8 | 3308 | #define RTC_BKP15R ((uint32_t)0xFFFFFFFF) |
Kojto | 90:cb3d968589d8 | 3309 | |
Kojto | 90:cb3d968589d8 | 3310 | /******************** Bits definition for RTC_BKP16R register ***************/ |
Kojto | 90:cb3d968589d8 | 3311 | #define RTC_BKP16R ((uint32_t)0xFFFFFFFF) |
Kojto | 90:cb3d968589d8 | 3312 | |
Kojto | 90:cb3d968589d8 | 3313 | /******************** Bits definition for RTC_BKP17R register ***************/ |
Kojto | 90:cb3d968589d8 | 3314 | #define RTC_BKP17R ((uint32_t)0xFFFFFFFF) |
Kojto | 90:cb3d968589d8 | 3315 | |
Kojto | 90:cb3d968589d8 | 3316 | /******************** Bits definition for RTC_BKP18R register ***************/ |
Kojto | 90:cb3d968589d8 | 3317 | #define RTC_BKP18R ((uint32_t)0xFFFFFFFF) |
Kojto | 90:cb3d968589d8 | 3318 | |
Kojto | 90:cb3d968589d8 | 3319 | /******************** Bits definition for RTC_BKP19R register ***************/ |
Kojto | 90:cb3d968589d8 | 3320 | #define RTC_BKP19R ((uint32_t)0xFFFFFFFF) |
Kojto | 90:cb3d968589d8 | 3321 | |
Kojto | 90:cb3d968589d8 | 3322 | /******************** Bits definition for RTC_BKP20R register ***************/ |
Kojto | 90:cb3d968589d8 | 3323 | #define RTC_BKP20R ((uint32_t)0xFFFFFFFF) |
Kojto | 90:cb3d968589d8 | 3324 | |
Kojto | 90:cb3d968589d8 | 3325 | /******************** Bits definition for RTC_BKP21R register ***************/ |
Kojto | 90:cb3d968589d8 | 3326 | #define RTC_BKP21R ((uint32_t)0xFFFFFFFF) |
Kojto | 90:cb3d968589d8 | 3327 | |
Kojto | 90:cb3d968589d8 | 3328 | /******************** Bits definition for RTC_BKP22R register ***************/ |
Kojto | 90:cb3d968589d8 | 3329 | #define RTC_BKP22R ((uint32_t)0xFFFFFFFF) |
Kojto | 90:cb3d968589d8 | 3330 | |
Kojto | 90:cb3d968589d8 | 3331 | /******************** Bits definition for RTC_BKP23R register ***************/ |
Kojto | 90:cb3d968589d8 | 3332 | #define RTC_BKP23R ((uint32_t)0xFFFFFFFF) |
Kojto | 90:cb3d968589d8 | 3333 | |
Kojto | 90:cb3d968589d8 | 3334 | /******************** Bits definition for RTC_BKP24R register ***************/ |
Kojto | 90:cb3d968589d8 | 3335 | #define RTC_BKP24R ((uint32_t)0xFFFFFFFF) |
Kojto | 90:cb3d968589d8 | 3336 | |
Kojto | 90:cb3d968589d8 | 3337 | /******************** Bits definition for RTC_BKP25R register ***************/ |
Kojto | 90:cb3d968589d8 | 3338 | #define RTC_BKP25R ((uint32_t)0xFFFFFFFF) |
Kojto | 90:cb3d968589d8 | 3339 | |
Kojto | 90:cb3d968589d8 | 3340 | /******************** Bits definition for RTC_BKP26R register ***************/ |
Kojto | 90:cb3d968589d8 | 3341 | #define RTC_BKP26R ((uint32_t)0xFFFFFFFF) |
Kojto | 90:cb3d968589d8 | 3342 | |
Kojto | 90:cb3d968589d8 | 3343 | /******************** Bits definition for RTC_BKP27R register ***************/ |
Kojto | 90:cb3d968589d8 | 3344 | #define RTC_BKP27R ((uint32_t)0xFFFFFFFF) |
Kojto | 90:cb3d968589d8 | 3345 | |
Kojto | 90:cb3d968589d8 | 3346 | /******************** Bits definition for RTC_BKP28R register ***************/ |
Kojto | 90:cb3d968589d8 | 3347 | #define RTC_BKP28R ((uint32_t)0xFFFFFFFF) |
Kojto | 90:cb3d968589d8 | 3348 | |
Kojto | 90:cb3d968589d8 | 3349 | /******************** Bits definition for RTC_BKP29R register ***************/ |
Kojto | 90:cb3d968589d8 | 3350 | #define RTC_BKP29R ((uint32_t)0xFFFFFFFF) |
Kojto | 90:cb3d968589d8 | 3351 | |
Kojto | 90:cb3d968589d8 | 3352 | /******************** Bits definition for RTC_BKP30R register ***************/ |
Kojto | 90:cb3d968589d8 | 3353 | #define RTC_BKP30R ((uint32_t)0xFFFFFFFF) |
Kojto | 90:cb3d968589d8 | 3354 | |
Kojto | 90:cb3d968589d8 | 3355 | /******************** Bits definition for RTC_BKP31R register ***************/ |
Kojto | 90:cb3d968589d8 | 3356 | #define RTC_BKP31R ((uint32_t)0xFFFFFFFF) |
Kojto | 90:cb3d968589d8 | 3357 | |
Kojto | 90:cb3d968589d8 | 3358 | /******************** Number of backup registers ******************************/ |
Kojto | 90:cb3d968589d8 | 3359 | #define RTC_BKP_NUMBER 32 |
Kojto | 90:cb3d968589d8 | 3360 | |
Kojto | 90:cb3d968589d8 | 3361 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 3362 | /* */ |
Kojto | 90:cb3d968589d8 | 3363 | /* Serial Peripheral Interface (SPI) */ |
Kojto | 90:cb3d968589d8 | 3364 | /* */ |
Kojto | 90:cb3d968589d8 | 3365 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 3366 | |
Kojto | 90:cb3d968589d8 | 3367 | /******************* Bit definition for SPI_CR1 register ********************/ |
Kojto | 90:cb3d968589d8 | 3368 | #define SPI_CR1_CPHA ((uint32_t)0x00000001) /*!< Clock Phase */ |
Kojto | 90:cb3d968589d8 | 3369 | #define SPI_CR1_CPOL ((uint32_t)0x00000002) /*!< Clock Polarity */ |
Kojto | 90:cb3d968589d8 | 3370 | #define SPI_CR1_MSTR ((uint32_t)0x00000004) /*!< Master Selection */ |
Kojto | 90:cb3d968589d8 | 3371 | |
Kojto | 90:cb3d968589d8 | 3372 | #define SPI_CR1_BR ((uint32_t)0x00000038) /*!< BR[2:0] bits (Baud Rate Control) */ |
Kojto | 90:cb3d968589d8 | 3373 | #define SPI_CR1_BR_0 ((uint32_t)0x00000008) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 3374 | #define SPI_CR1_BR_1 ((uint32_t)0x00000010) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 3375 | #define SPI_CR1_BR_2 ((uint32_t)0x00000020) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 3376 | |
Kojto | 90:cb3d968589d8 | 3377 | #define SPI_CR1_SPE ((uint32_t)0x00000040) /*!< SPI Enable */ |
Kojto | 90:cb3d968589d8 | 3378 | #define SPI_CR1_LSBFIRST ((uint32_t)0x00000080) /*!< Frame Format */ |
Kojto | 90:cb3d968589d8 | 3379 | #define SPI_CR1_SSI ((uint32_t)0x00000100) /*!< Internal slave select */ |
Kojto | 90:cb3d968589d8 | 3380 | #define SPI_CR1_SSM ((uint32_t)0x00000200) /*!< Software slave management */ |
Kojto | 90:cb3d968589d8 | 3381 | #define SPI_CR1_RXONLY ((uint32_t)0x00000400) /*!< Receive only */ |
Kojto | 90:cb3d968589d8 | 3382 | #define SPI_CR1_DFF ((uint32_t)0x00000800) /*!< Data Frame Format */ |
Kojto | 90:cb3d968589d8 | 3383 | #define SPI_CR1_CRCNEXT ((uint32_t)0x00001000) /*!< Transmit CRC next */ |
Kojto | 90:cb3d968589d8 | 3384 | #define SPI_CR1_CRCEN ((uint32_t)0x00002000) /*!< Hardware CRC calculation enable */ |
Kojto | 90:cb3d968589d8 | 3385 | #define SPI_CR1_BIDIOE ((uint32_t)0x00004000) /*!< Output enable in bidirectional mode */ |
Kojto | 90:cb3d968589d8 | 3386 | #define SPI_CR1_BIDIMODE ((uint32_t)0x00008000) /*!< Bidirectional data mode enable */ |
Kojto | 90:cb3d968589d8 | 3387 | |
Kojto | 90:cb3d968589d8 | 3388 | /******************* Bit definition for SPI_CR2 register ********************/ |
Kojto | 90:cb3d968589d8 | 3389 | #define SPI_CR2_RXDMAEN ((uint32_t)0x00000001) /*!< Rx Buffer DMA Enable */ |
Kojto | 90:cb3d968589d8 | 3390 | #define SPI_CR2_TXDMAEN ((uint32_t)0x00000002) /*!< Tx Buffer DMA Enable */ |
Kojto | 90:cb3d968589d8 | 3391 | #define SPI_CR2_SSOE ((uint32_t)0x00000004) /*!< SS Output Enable */ |
Kojto | 90:cb3d968589d8 | 3392 | #define SPI_CR2_FRF ((uint32_t)0x00000010) /*!< Frame format */ |
Kojto | 90:cb3d968589d8 | 3393 | #define SPI_CR2_ERRIE ((uint32_t)0x00000020) /*!< Error Interrupt Enable */ |
Kojto | 90:cb3d968589d8 | 3394 | #define SPI_CR2_RXNEIE ((uint32_t)0x00000040) /*!< RX buffer Not Empty Interrupt Enable */ |
Kojto | 90:cb3d968589d8 | 3395 | #define SPI_CR2_TXEIE ((uint32_t)0x00000080) /*!< Tx buffer Empty Interrupt Enable */ |
Kojto | 90:cb3d968589d8 | 3396 | |
Kojto | 90:cb3d968589d8 | 3397 | /******************** Bit definition for SPI_SR register ********************/ |
Kojto | 90:cb3d968589d8 | 3398 | #define SPI_SR_RXNE ((uint32_t)0x00000001) /*!< Receive buffer Not Empty */ |
Kojto | 90:cb3d968589d8 | 3399 | #define SPI_SR_TXE ((uint32_t)0x00000002) /*!< Transmit buffer Empty */ |
Kojto | 90:cb3d968589d8 | 3400 | #define SPI_SR_CHSIDE ((uint32_t)0x00000004) /*!< Channel side */ |
Kojto | 90:cb3d968589d8 | 3401 | #define SPI_SR_UDR ((uint32_t)0x00000008) /*!< Underrun flag */ |
Kojto | 90:cb3d968589d8 | 3402 | #define SPI_SR_CRCERR ((uint32_t)0x00000010) /*!< CRC Error flag */ |
Kojto | 90:cb3d968589d8 | 3403 | #define SPI_SR_MODF ((uint32_t)0x00000020) /*!< Mode fault */ |
Kojto | 90:cb3d968589d8 | 3404 | #define SPI_SR_OVR ((uint32_t)0x00000040) /*!< Overrun flag */ |
Kojto | 90:cb3d968589d8 | 3405 | #define SPI_SR_BSY ((uint32_t)0x00000080) /*!< Busy flag */ |
Kojto | 90:cb3d968589d8 | 3406 | #define SPI_SR_FRE ((uint32_t)0x00000100) /*!<Frame format error flag */ |
Kojto | 90:cb3d968589d8 | 3407 | |
Kojto | 90:cb3d968589d8 | 3408 | /******************** Bit definition for SPI_DR register ********************/ |
Kojto | 90:cb3d968589d8 | 3409 | #define SPI_DR_DR ((uint32_t)0x0000FFFF) /*!< Data Register */ |
Kojto | 90:cb3d968589d8 | 3410 | |
Kojto | 90:cb3d968589d8 | 3411 | /******************* Bit definition for SPI_CRCPR register ******************/ |
Kojto | 90:cb3d968589d8 | 3412 | #define SPI_CRCPR_CRCPOLY ((uint32_t)0x0000FFFF) /*!< CRC polynomial register */ |
Kojto | 90:cb3d968589d8 | 3413 | |
Kojto | 90:cb3d968589d8 | 3414 | /****************** Bit definition for SPI_RXCRCR register ******************/ |
Kojto | 90:cb3d968589d8 | 3415 | #define SPI_RXCRCR_RXCRC ((uint32_t)0x0000FFFF) /*!< Rx CRC Register */ |
Kojto | 90:cb3d968589d8 | 3416 | |
Kojto | 90:cb3d968589d8 | 3417 | /****************** Bit definition for SPI_TXCRCR register ******************/ |
Kojto | 90:cb3d968589d8 | 3418 | #define SPI_TXCRCR_TXCRC ((uint32_t)0x0000FFFF) /*!< Tx CRC Register */ |
Kojto | 90:cb3d968589d8 | 3419 | |
Kojto | 90:cb3d968589d8 | 3420 | /****************** Bit definition for SPI_I2SCFGR register *****************/ |
Kojto | 90:cb3d968589d8 | 3421 | #define SPI_I2SCFGR_CHLEN ((uint32_t)0x00000001) /*!<Channel length (number of bits per audio channel) */ |
Kojto | 90:cb3d968589d8 | 3422 | |
Kojto | 90:cb3d968589d8 | 3423 | #define SPI_I2SCFGR_DATLEN ((uint32_t)0x00000006) /*!<DATLEN[1:0] bits (Data length to be transferred) */ |
Kojto | 90:cb3d968589d8 | 3424 | #define SPI_I2SCFGR_DATLEN_0 ((uint32_t)0x00000002) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 3425 | #define SPI_I2SCFGR_DATLEN_1 ((uint32_t)0x00000004) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 3426 | |
Kojto | 90:cb3d968589d8 | 3427 | #define SPI_I2SCFGR_CKPOL ((uint32_t)0x00000008) /*!<steady state clock polarity */ |
Kojto | 90:cb3d968589d8 | 3428 | |
Kojto | 90:cb3d968589d8 | 3429 | #define SPI_I2SCFGR_I2SSTD ((uint32_t)0x00000030) /*!<I2SSTD[1:0] bits (I2S standard selection) */ |
Kojto | 90:cb3d968589d8 | 3430 | #define SPI_I2SCFGR_I2SSTD_0 ((uint32_t)0x00000010) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 3431 | #define SPI_I2SCFGR_I2SSTD_1 ((uint32_t)0x00000020) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 3432 | |
Kojto | 90:cb3d968589d8 | 3433 | #define SPI_I2SCFGR_PCMSYNC ((uint32_t)0x00000080) /*!<PCM frame synchronization */ |
Kojto | 90:cb3d968589d8 | 3434 | |
Kojto | 90:cb3d968589d8 | 3435 | #define SPI_I2SCFGR_I2SCFG ((uint32_t)0x00000300) /*!<I2SCFG[1:0] bits (I2S configuration mode) */ |
Kojto | 90:cb3d968589d8 | 3436 | #define SPI_I2SCFGR_I2SCFG_0 ((uint32_t)0x00000100) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 3437 | #define SPI_I2SCFGR_I2SCFG_1 ((uint32_t)0x00000200) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 3438 | |
Kojto | 90:cb3d968589d8 | 3439 | #define SPI_I2SCFGR_I2SE ((uint32_t)0x00000400) /*!<I2S Enable */ |
Kojto | 90:cb3d968589d8 | 3440 | #define SPI_I2SCFGR_I2SMOD ((uint32_t)0x00000800) /*!<I2S mode selection */ |
Kojto | 90:cb3d968589d8 | 3441 | |
Kojto | 90:cb3d968589d8 | 3442 | /****************** Bit definition for SPI_I2SPR register *******************/ |
Kojto | 90:cb3d968589d8 | 3443 | #define SPI_I2SPR_I2SDIV ((uint32_t)0x000000FF) /*!<I2S Linear prescaler */ |
Kojto | 90:cb3d968589d8 | 3444 | #define SPI_I2SPR_ODD ((uint32_t)0x00000100) /*!<Odd factor for the prescaler */ |
Kojto | 90:cb3d968589d8 | 3445 | #define SPI_I2SPR_MCKOE ((uint32_t)0x00000200) /*!<Master Clock Output Enable */ |
Kojto | 90:cb3d968589d8 | 3446 | |
Kojto | 90:cb3d968589d8 | 3447 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 3448 | /* */ |
Kojto | 90:cb3d968589d8 | 3449 | /* System Configuration (SYSCFG) */ |
Kojto | 90:cb3d968589d8 | 3450 | /* */ |
Kojto | 90:cb3d968589d8 | 3451 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 3452 | /***************** Bit definition for SYSCFG_MEMRMP register ****************/ |
Kojto | 90:cb3d968589d8 | 3453 | #define SYSCFG_MEMRMP_MEM_MODE ((uint32_t)0x00000003) /*!< SYSCFG_Memory Remap Config */ |
Kojto | 90:cb3d968589d8 | 3454 | #define SYSCFG_MEMRMP_MEM_MODE_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 3455 | #define SYSCFG_MEMRMP_MEM_MODE_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 3456 | #define SYSCFG_MEMRMP_BOOT_MODE ((uint32_t)0x00000300) /*!< Boot mode Config */ |
Kojto | 90:cb3d968589d8 | 3457 | #define SYSCFG_MEMRMP_BOOT_MODE_0 ((uint32_t)0x00000100) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 3458 | #define SYSCFG_MEMRMP_BOOT_MODE_1 ((uint32_t)0x00000200) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 3459 | |
Kojto | 90:cb3d968589d8 | 3460 | /***************** Bit definition for SYSCFG_PMC register *******************/ |
Kojto | 90:cb3d968589d8 | 3461 | #define SYSCFG_PMC_USB_PU ((uint32_t)0x00000001) /*!< SYSCFG PMC */ |
Kojto | 90:cb3d968589d8 | 3462 | |
Kojto | 90:cb3d968589d8 | 3463 | /***************** Bit definition for SYSCFG_EXTICR1 register ***************/ |
Kojto | 90:cb3d968589d8 | 3464 | #define SYSCFG_EXTICR1_EXTI0 ((uint32_t)0x0000000F) /*!< EXTI 0 configuration */ |
Kojto | 90:cb3d968589d8 | 3465 | #define SYSCFG_EXTICR1_EXTI1 ((uint32_t)0x000000F0) /*!< EXTI 1 configuration */ |
Kojto | 90:cb3d968589d8 | 3466 | #define SYSCFG_EXTICR1_EXTI2 ((uint32_t)0x00000F00) /*!< EXTI 2 configuration */ |
Kojto | 90:cb3d968589d8 | 3467 | #define SYSCFG_EXTICR1_EXTI3 ((uint32_t)0x0000F000) /*!< EXTI 3 configuration */ |
Kojto | 90:cb3d968589d8 | 3468 | |
Kojto | 90:cb3d968589d8 | 3469 | /** |
Kojto | 90:cb3d968589d8 | 3470 | * @brief EXTI0 configuration |
Kojto | 90:cb3d968589d8 | 3471 | */ |
Kojto | 90:cb3d968589d8 | 3472 | #define SYSCFG_EXTICR1_EXTI0_PA ((uint32_t)0x00000000) /*!< PA[0] pin */ |
Kojto | 90:cb3d968589d8 | 3473 | #define SYSCFG_EXTICR1_EXTI0_PB ((uint32_t)0x00000001) /*!< PB[0] pin */ |
Kojto | 90:cb3d968589d8 | 3474 | #define SYSCFG_EXTICR1_EXTI0_PC ((uint32_t)0x00000002) /*!< PC[0] pin */ |
Kojto | 90:cb3d968589d8 | 3475 | #define SYSCFG_EXTICR1_EXTI0_PD ((uint32_t)0x00000003) /*!< PD[0] pin */ |
Kojto | 90:cb3d968589d8 | 3476 | #define SYSCFG_EXTICR1_EXTI0_PE ((uint32_t)0x00000004) /*!< PE[0] pin */ |
Kojto | 90:cb3d968589d8 | 3477 | #define SYSCFG_EXTICR1_EXTI0_PH ((uint32_t)0x00000005) /*!< PH[0] pin */ |
Kojto | 90:cb3d968589d8 | 3478 | #define SYSCFG_EXTICR1_EXTI0_PF ((uint32_t)0x00000006) /*!< PF[0] pin */ |
Kojto | 90:cb3d968589d8 | 3479 | #define SYSCFG_EXTICR1_EXTI0_PG ((uint32_t)0x00000007) /*!< PG[0] pin */ |
Kojto | 90:cb3d968589d8 | 3480 | |
Kojto | 90:cb3d968589d8 | 3481 | /** |
Kojto | 90:cb3d968589d8 | 3482 | * @brief EXTI1 configuration |
Kojto | 90:cb3d968589d8 | 3483 | */ |
Kojto | 90:cb3d968589d8 | 3484 | #define SYSCFG_EXTICR1_EXTI1_PA ((uint32_t)0x00000000) /*!< PA[1] pin */ |
Kojto | 90:cb3d968589d8 | 3485 | #define SYSCFG_EXTICR1_EXTI1_PB ((uint32_t)0x00000010) /*!< PB[1] pin */ |
Kojto | 90:cb3d968589d8 | 3486 | #define SYSCFG_EXTICR1_EXTI1_PC ((uint32_t)0x00000020) /*!< PC[1] pin */ |
Kojto | 90:cb3d968589d8 | 3487 | #define SYSCFG_EXTICR1_EXTI1_PD ((uint32_t)0x00000030) /*!< PD[1] pin */ |
Kojto | 90:cb3d968589d8 | 3488 | #define SYSCFG_EXTICR1_EXTI1_PE ((uint32_t)0x00000040) /*!< PE[1] pin */ |
Kojto | 90:cb3d968589d8 | 3489 | #define SYSCFG_EXTICR1_EXTI1_PH ((uint32_t)0x00000050) /*!< PH[1] pin */ |
Kojto | 90:cb3d968589d8 | 3490 | #define SYSCFG_EXTICR1_EXTI1_PF ((uint32_t)0x00000060) /*!< PF[1] pin */ |
Kojto | 90:cb3d968589d8 | 3491 | #define SYSCFG_EXTICR1_EXTI1_PG ((uint32_t)0x00000070) /*!< PG[1] pin */ |
Kojto | 90:cb3d968589d8 | 3492 | |
Kojto | 90:cb3d968589d8 | 3493 | /** |
Kojto | 90:cb3d968589d8 | 3494 | * @brief EXTI2 configuration |
Kojto | 90:cb3d968589d8 | 3495 | */ |
Kojto | 90:cb3d968589d8 | 3496 | #define SYSCFG_EXTICR1_EXTI2_PA ((uint32_t)0x00000000) /*!< PA[2] pin */ |
Kojto | 90:cb3d968589d8 | 3497 | #define SYSCFG_EXTICR1_EXTI2_PB ((uint32_t)0x00000100) /*!< PB[2] pin */ |
Kojto | 90:cb3d968589d8 | 3498 | #define SYSCFG_EXTICR1_EXTI2_PC ((uint32_t)0x00000200) /*!< PC[2] pin */ |
Kojto | 90:cb3d968589d8 | 3499 | #define SYSCFG_EXTICR1_EXTI2_PD ((uint32_t)0x00000300) /*!< PD[2] pin */ |
Kojto | 90:cb3d968589d8 | 3500 | #define SYSCFG_EXTICR1_EXTI2_PE ((uint32_t)0x00000400) /*!< PE[2] pin */ |
Kojto | 90:cb3d968589d8 | 3501 | #define SYSCFG_EXTICR1_EXTI2_PH ((uint32_t)0x00000500) /*!< PH[2] pin */ |
Kojto | 90:cb3d968589d8 | 3502 | #define SYSCFG_EXTICR1_EXTI2_PF ((uint32_t)0x00000600) /*!< PF[2] pin */ |
Kojto | 90:cb3d968589d8 | 3503 | #define SYSCFG_EXTICR1_EXTI2_PG ((uint32_t)0x00000700) /*!< PG[2] pin */ |
Kojto | 90:cb3d968589d8 | 3504 | |
Kojto | 90:cb3d968589d8 | 3505 | /** |
Kojto | 90:cb3d968589d8 | 3506 | * @brief EXTI3 configuration |
Kojto | 90:cb3d968589d8 | 3507 | */ |
Kojto | 90:cb3d968589d8 | 3508 | #define SYSCFG_EXTICR1_EXTI3_PA ((uint32_t)0x00000000) /*!< PA[3] pin */ |
Kojto | 90:cb3d968589d8 | 3509 | #define SYSCFG_EXTICR1_EXTI3_PB ((uint32_t)0x00001000) /*!< PB[3] pin */ |
Kojto | 90:cb3d968589d8 | 3510 | #define SYSCFG_EXTICR1_EXTI3_PC ((uint32_t)0x00002000) /*!< PC[3] pin */ |
Kojto | 90:cb3d968589d8 | 3511 | #define SYSCFG_EXTICR1_EXTI3_PD ((uint32_t)0x00003000) /*!< PD[3] pin */ |
Kojto | 90:cb3d968589d8 | 3512 | #define SYSCFG_EXTICR1_EXTI3_PE ((uint32_t)0x00004000) /*!< PE[3] pin */ |
Kojto | 90:cb3d968589d8 | 3513 | #define SYSCFG_EXTICR1_EXTI3_PF ((uint32_t)0x00003000) /*!< PF[3] pin */ |
Kojto | 90:cb3d968589d8 | 3514 | #define SYSCFG_EXTICR1_EXTI3_PG ((uint32_t)0x00004000) /*!< PG[3] pin */ |
Kojto | 90:cb3d968589d8 | 3515 | |
Kojto | 90:cb3d968589d8 | 3516 | /***************** Bit definition for SYSCFG_EXTICR2 register *****************/ |
Kojto | 90:cb3d968589d8 | 3517 | #define SYSCFG_EXTICR2_EXTI4 ((uint32_t)0x0000000F) /*!< EXTI 4 configuration */ |
Kojto | 90:cb3d968589d8 | 3518 | #define SYSCFG_EXTICR2_EXTI5 ((uint32_t)0x000000F0) /*!< EXTI 5 configuration */ |
Kojto | 90:cb3d968589d8 | 3519 | #define SYSCFG_EXTICR2_EXTI6 ((uint32_t)0x00000F00) /*!< EXTI 6 configuration */ |
Kojto | 90:cb3d968589d8 | 3520 | #define SYSCFG_EXTICR2_EXTI7 ((uint32_t)0x0000F000) /*!< EXTI 7 configuration */ |
Kojto | 90:cb3d968589d8 | 3521 | |
Kojto | 90:cb3d968589d8 | 3522 | /** |
Kojto | 90:cb3d968589d8 | 3523 | * @brief EXTI4 configuration |
Kojto | 90:cb3d968589d8 | 3524 | */ |
Kojto | 90:cb3d968589d8 | 3525 | #define SYSCFG_EXTICR2_EXTI4_PA ((uint32_t)0x00000000) /*!< PA[4] pin */ |
Kojto | 90:cb3d968589d8 | 3526 | #define SYSCFG_EXTICR2_EXTI4_PB ((uint32_t)0x00000001) /*!< PB[4] pin */ |
Kojto | 90:cb3d968589d8 | 3527 | #define SYSCFG_EXTICR2_EXTI4_PC ((uint32_t)0x00000002) /*!< PC[4] pin */ |
Kojto | 90:cb3d968589d8 | 3528 | #define SYSCFG_EXTICR2_EXTI4_PD ((uint32_t)0x00000003) /*!< PD[4] pin */ |
Kojto | 90:cb3d968589d8 | 3529 | #define SYSCFG_EXTICR2_EXTI4_PE ((uint32_t)0x00000004) /*!< PE[4] pin */ |
Kojto | 90:cb3d968589d8 | 3530 | #define SYSCFG_EXTICR2_EXTI4_PF ((uint32_t)0x00000006) /*!< PF[4] pin */ |
Kojto | 90:cb3d968589d8 | 3531 | #define SYSCFG_EXTICR2_EXTI4_PG ((uint32_t)0x00000007) /*!< PG[4] pin */ |
Kojto | 90:cb3d968589d8 | 3532 | |
Kojto | 90:cb3d968589d8 | 3533 | /** |
Kojto | 90:cb3d968589d8 | 3534 | * @brief EXTI5 configuration |
Kojto | 90:cb3d968589d8 | 3535 | */ |
Kojto | 90:cb3d968589d8 | 3536 | #define SYSCFG_EXTICR2_EXTI5_PA ((uint32_t)0x00000000) /*!< PA[5] pin */ |
Kojto | 90:cb3d968589d8 | 3537 | #define SYSCFG_EXTICR2_EXTI5_PB ((uint32_t)0x00000010) /*!< PB[5] pin */ |
Kojto | 90:cb3d968589d8 | 3538 | #define SYSCFG_EXTICR2_EXTI5_PC ((uint32_t)0x00000020) /*!< PC[5] pin */ |
Kojto | 90:cb3d968589d8 | 3539 | #define SYSCFG_EXTICR2_EXTI5_PD ((uint32_t)0x00000030) /*!< PD[5] pin */ |
Kojto | 90:cb3d968589d8 | 3540 | #define SYSCFG_EXTICR2_EXTI5_PE ((uint32_t)0x00000040) /*!< PE[5] pin */ |
Kojto | 90:cb3d968589d8 | 3541 | #define SYSCFG_EXTICR2_EXTI5_PF ((uint32_t)0x00000060) /*!< PF[5] pin */ |
Kojto | 90:cb3d968589d8 | 3542 | #define SYSCFG_EXTICR2_EXTI5_PG ((uint32_t)0x00000070) /*!< PG[5] pin */ |
Kojto | 90:cb3d968589d8 | 3543 | |
Kojto | 90:cb3d968589d8 | 3544 | /** |
Kojto | 90:cb3d968589d8 | 3545 | * @brief EXTI6 configuration |
Kojto | 90:cb3d968589d8 | 3546 | */ |
Kojto | 90:cb3d968589d8 | 3547 | #define SYSCFG_EXTICR2_EXTI6_PA ((uint32_t)0x00000000) /*!< PA[6] pin */ |
Kojto | 90:cb3d968589d8 | 3548 | #define SYSCFG_EXTICR2_EXTI6_PB ((uint32_t)0x00000100) /*!< PB[6] pin */ |
Kojto | 90:cb3d968589d8 | 3549 | #define SYSCFG_EXTICR2_EXTI6_PC ((uint32_t)0x00000200) /*!< PC[6] pin */ |
Kojto | 90:cb3d968589d8 | 3550 | #define SYSCFG_EXTICR2_EXTI6_PD ((uint32_t)0x00000300) /*!< PD[6] pin */ |
Kojto | 90:cb3d968589d8 | 3551 | #define SYSCFG_EXTICR2_EXTI6_PE ((uint32_t)0x00000400) /*!< PE[6] pin */ |
Kojto | 90:cb3d968589d8 | 3552 | #define SYSCFG_EXTICR2_EXTI6_PF ((uint32_t)0x00000600) /*!< PF[6] pin */ |
Kojto | 90:cb3d968589d8 | 3553 | #define SYSCFG_EXTICR2_EXTI6_PG ((uint32_t)0x00000700) /*!< PG[6] pin */ |
Kojto | 90:cb3d968589d8 | 3554 | |
Kojto | 90:cb3d968589d8 | 3555 | /** |
Kojto | 90:cb3d968589d8 | 3556 | * @brief EXTI7 configuration |
Kojto | 90:cb3d968589d8 | 3557 | */ |
Kojto | 90:cb3d968589d8 | 3558 | #define SYSCFG_EXTICR2_EXTI7_PA ((uint32_t)0x00000000) /*!< PA[7] pin */ |
Kojto | 90:cb3d968589d8 | 3559 | #define SYSCFG_EXTICR2_EXTI7_PB ((uint32_t)0x00001000) /*!< PB[7] pin */ |
Kojto | 90:cb3d968589d8 | 3560 | #define SYSCFG_EXTICR2_EXTI7_PC ((uint32_t)0x00002000) /*!< PC[7] pin */ |
Kojto | 90:cb3d968589d8 | 3561 | #define SYSCFG_EXTICR2_EXTI7_PD ((uint32_t)0x00003000) /*!< PD[7] pin */ |
Kojto | 90:cb3d968589d8 | 3562 | #define SYSCFG_EXTICR2_EXTI7_PE ((uint32_t)0x00004000) /*!< PE[7] pin */ |
Kojto | 90:cb3d968589d8 | 3563 | #define SYSCFG_EXTICR2_EXTI7_PF ((uint32_t)0x00006000) /*!< PF[7] pin */ |
Kojto | 90:cb3d968589d8 | 3564 | #define SYSCFG_EXTICR2_EXTI7_PG ((uint32_t)0x00007000) /*!< PG[7] pin */ |
Kojto | 90:cb3d968589d8 | 3565 | |
Kojto | 90:cb3d968589d8 | 3566 | /***************** Bit definition for SYSCFG_EXTICR3 register *****************/ |
Kojto | 90:cb3d968589d8 | 3567 | #define SYSCFG_EXTICR3_EXTI8 ((uint32_t)0x0000000F) /*!< EXTI 8 configuration */ |
Kojto | 90:cb3d968589d8 | 3568 | #define SYSCFG_EXTICR3_EXTI9 ((uint32_t)0x000000F0) /*!< EXTI 9 configuration */ |
Kojto | 90:cb3d968589d8 | 3569 | #define SYSCFG_EXTICR3_EXTI10 ((uint32_t)0x00000F00) /*!< EXTI 10 configuration */ |
Kojto | 90:cb3d968589d8 | 3570 | #define SYSCFG_EXTICR3_EXTI11 ((uint32_t)0x0000F000) /*!< EXTI 11 configuration */ |
Kojto | 90:cb3d968589d8 | 3571 | |
Kojto | 90:cb3d968589d8 | 3572 | /** |
Kojto | 90:cb3d968589d8 | 3573 | * @brief EXTI8 configuration |
Kojto | 90:cb3d968589d8 | 3574 | */ |
Kojto | 90:cb3d968589d8 | 3575 | #define SYSCFG_EXTICR3_EXTI8_PA ((uint32_t)0x00000000) /*!< PA[8] pin */ |
Kojto | 90:cb3d968589d8 | 3576 | #define SYSCFG_EXTICR3_EXTI8_PB ((uint32_t)0x00000001) /*!< PB[8] pin */ |
Kojto | 90:cb3d968589d8 | 3577 | #define SYSCFG_EXTICR3_EXTI8_PC ((uint32_t)0x00000002) /*!< PC[8] pin */ |
Kojto | 90:cb3d968589d8 | 3578 | #define SYSCFG_EXTICR3_EXTI8_PD ((uint32_t)0x00000003) /*!< PD[8] pin */ |
Kojto | 90:cb3d968589d8 | 3579 | #define SYSCFG_EXTICR3_EXTI8_PE ((uint32_t)0x00000004) /*!< PE[8] pin */ |
Kojto | 90:cb3d968589d8 | 3580 | #define SYSCFG_EXTICR3_EXTI8_PF ((uint32_t)0x00000006) /*!< PF[8] pin */ |
Kojto | 90:cb3d968589d8 | 3581 | #define SYSCFG_EXTICR3_EXTI8_PG ((uint32_t)0x00000007) /*!< PG[8] pin */ |
Kojto | 90:cb3d968589d8 | 3582 | |
Kojto | 90:cb3d968589d8 | 3583 | /** |
Kojto | 90:cb3d968589d8 | 3584 | * @brief EXTI9 configuration |
Kojto | 90:cb3d968589d8 | 3585 | */ |
Kojto | 90:cb3d968589d8 | 3586 | #define SYSCFG_EXTICR3_EXTI9_PA ((uint32_t)0x00000000) /*!< PA[9] pin */ |
Kojto | 90:cb3d968589d8 | 3587 | #define SYSCFG_EXTICR3_EXTI9_PB ((uint32_t)0x00000010) /*!< PB[9] pin */ |
Kojto | 90:cb3d968589d8 | 3588 | #define SYSCFG_EXTICR3_EXTI9_PC ((uint32_t)0x00000020) /*!< PC[9] pin */ |
Kojto | 90:cb3d968589d8 | 3589 | #define SYSCFG_EXTICR3_EXTI9_PD ((uint32_t)0x00000030) /*!< PD[9] pin */ |
Kojto | 90:cb3d968589d8 | 3590 | #define SYSCFG_EXTICR3_EXTI9_PE ((uint32_t)0x00000040) /*!< PE[9] pin */ |
Kojto | 90:cb3d968589d8 | 3591 | #define SYSCFG_EXTICR3_EXTI9_PF ((uint32_t)0x00000060) /*!< PF[9] pin */ |
Kojto | 90:cb3d968589d8 | 3592 | #define SYSCFG_EXTICR3_EXTI9_PG ((uint32_t)0x00000070) /*!< PG[9] pin */ |
Kojto | 90:cb3d968589d8 | 3593 | |
Kojto | 90:cb3d968589d8 | 3594 | /** |
Kojto | 90:cb3d968589d8 | 3595 | * @brief EXTI10 configuration |
Kojto | 90:cb3d968589d8 | 3596 | */ |
Kojto | 90:cb3d968589d8 | 3597 | #define SYSCFG_EXTICR3_EXTI10_PA ((uint32_t)0x00000000) /*!< PA[10] pin */ |
Kojto | 90:cb3d968589d8 | 3598 | #define SYSCFG_EXTICR3_EXTI10_PB ((uint32_t)0x00000100) /*!< PB[10] pin */ |
Kojto | 90:cb3d968589d8 | 3599 | #define SYSCFG_EXTICR3_EXTI10_PC ((uint32_t)0x00000200) /*!< PC[10] pin */ |
Kojto | 90:cb3d968589d8 | 3600 | #define SYSCFG_EXTICR3_EXTI10_PD ((uint32_t)0x00000300) /*!< PD[10] pin */ |
Kojto | 90:cb3d968589d8 | 3601 | #define SYSCFG_EXTICR3_EXTI10_PE ((uint32_t)0x00000400) /*!< PE[10] pin */ |
Kojto | 90:cb3d968589d8 | 3602 | #define SYSCFG_EXTICR3_EXTI10_PF ((uint32_t)0x00000600) /*!< PF[10] pin */ |
Kojto | 90:cb3d968589d8 | 3603 | #define SYSCFG_EXTICR3_EXTI10_PG ((uint32_t)0x00000700) /*!< PG[10] pin */ |
Kojto | 90:cb3d968589d8 | 3604 | |
Kojto | 90:cb3d968589d8 | 3605 | /** |
Kojto | 90:cb3d968589d8 | 3606 | * @brief EXTI11 configuration |
Kojto | 90:cb3d968589d8 | 3607 | */ |
Kojto | 90:cb3d968589d8 | 3608 | #define SYSCFG_EXTICR3_EXTI11_PA ((uint32_t)0x00000000) /*!< PA[11] pin */ |
Kojto | 90:cb3d968589d8 | 3609 | #define SYSCFG_EXTICR3_EXTI11_PB ((uint32_t)0x00001000) /*!< PB[11] pin */ |
Kojto | 90:cb3d968589d8 | 3610 | #define SYSCFG_EXTICR3_EXTI11_PC ((uint32_t)0x00002000) /*!< PC[11] pin */ |
Kojto | 90:cb3d968589d8 | 3611 | #define SYSCFG_EXTICR3_EXTI11_PD ((uint32_t)0x00003000) /*!< PD[11] pin */ |
Kojto | 90:cb3d968589d8 | 3612 | #define SYSCFG_EXTICR3_EXTI11_PE ((uint32_t)0x00004000) /*!< PE[11] pin */ |
Kojto | 90:cb3d968589d8 | 3613 | #define SYSCFG_EXTICR3_EXTI11_PF ((uint32_t)0x00006000) /*!< PF[11] pin */ |
Kojto | 90:cb3d968589d8 | 3614 | #define SYSCFG_EXTICR3_EXTI11_PG ((uint32_t)0x00007000) /*!< PG[11] pin */ |
Kojto | 90:cb3d968589d8 | 3615 | |
Kojto | 90:cb3d968589d8 | 3616 | /***************** Bit definition for SYSCFG_EXTICR4 register *****************/ |
Kojto | 90:cb3d968589d8 | 3617 | #define SYSCFG_EXTICR4_EXTI12 ((uint32_t)0x0000000F) /*!< EXTI 12 configuration */ |
Kojto | 90:cb3d968589d8 | 3618 | #define SYSCFG_EXTICR4_EXTI13 ((uint32_t)0x000000F0) /*!< EXTI 13 configuration */ |
Kojto | 90:cb3d968589d8 | 3619 | #define SYSCFG_EXTICR4_EXTI14 ((uint32_t)0x00000F00) /*!< EXTI 14 configuration */ |
Kojto | 90:cb3d968589d8 | 3620 | #define SYSCFG_EXTICR4_EXTI15 ((uint32_t)0x0000F000) /*!< EXTI 15 configuration */ |
Kojto | 90:cb3d968589d8 | 3621 | |
Kojto | 90:cb3d968589d8 | 3622 | /** |
Kojto | 90:cb3d968589d8 | 3623 | * @brief EXTI12 configuration |
Kojto | 90:cb3d968589d8 | 3624 | */ |
Kojto | 90:cb3d968589d8 | 3625 | #define SYSCFG_EXTICR4_EXTI12_PA ((uint32_t)0x00000000) /*!< PA[12] pin */ |
Kojto | 90:cb3d968589d8 | 3626 | #define SYSCFG_EXTICR4_EXTI12_PB ((uint32_t)0x00000001) /*!< PB[12] pin */ |
Kojto | 90:cb3d968589d8 | 3627 | #define SYSCFG_EXTICR4_EXTI12_PC ((uint32_t)0x00000002) /*!< PC[12] pin */ |
Kojto | 90:cb3d968589d8 | 3628 | #define SYSCFG_EXTICR4_EXTI12_PD ((uint32_t)0x00000003) /*!< PD[12] pin */ |
Kojto | 90:cb3d968589d8 | 3629 | #define SYSCFG_EXTICR4_EXTI12_PE ((uint32_t)0x00000004) /*!< PE[12] pin */ |
Kojto | 90:cb3d968589d8 | 3630 | #define SYSCFG_EXTICR4_EXTI12_PF ((uint32_t)0x00000006) /*!< PF[12] pin */ |
Kojto | 90:cb3d968589d8 | 3631 | #define SYSCFG_EXTICR4_EXTI12_PG ((uint32_t)0x00000007) /*!< PG[12] pin */ |
Kojto | 90:cb3d968589d8 | 3632 | |
Kojto | 90:cb3d968589d8 | 3633 | /** |
Kojto | 90:cb3d968589d8 | 3634 | * @brief EXTI13 configuration |
Kojto | 90:cb3d968589d8 | 3635 | */ |
Kojto | 90:cb3d968589d8 | 3636 | #define SYSCFG_EXTICR4_EXTI13_PA ((uint32_t)0x00000000) /*!< PA[13] pin */ |
Kojto | 90:cb3d968589d8 | 3637 | #define SYSCFG_EXTICR4_EXTI13_PB ((uint32_t)0x00000010) /*!< PB[13] pin */ |
Kojto | 90:cb3d968589d8 | 3638 | #define SYSCFG_EXTICR4_EXTI13_PC ((uint32_t)0x00000020) /*!< PC[13] pin */ |
Kojto | 90:cb3d968589d8 | 3639 | #define SYSCFG_EXTICR4_EXTI13_PD ((uint32_t)0x00000030) /*!< PD[13] pin */ |
Kojto | 90:cb3d968589d8 | 3640 | #define SYSCFG_EXTICR4_EXTI13_PE ((uint32_t)0x00000040) /*!< PE[13] pin */ |
Kojto | 90:cb3d968589d8 | 3641 | #define SYSCFG_EXTICR4_EXTI13_PF ((uint32_t)0x00000060) /*!< PF[13] pin */ |
Kojto | 90:cb3d968589d8 | 3642 | #define SYSCFG_EXTICR4_EXTI13_PG ((uint32_t)0x00000070) /*!< PG[13] pin */ |
Kojto | 90:cb3d968589d8 | 3643 | |
Kojto | 90:cb3d968589d8 | 3644 | /** |
Kojto | 90:cb3d968589d8 | 3645 | * @brief EXTI14 configuration |
Kojto | 90:cb3d968589d8 | 3646 | */ |
Kojto | 90:cb3d968589d8 | 3647 | #define SYSCFG_EXTICR4_EXTI14_PA ((uint32_t)0x00000000) /*!< PA[14] pin */ |
Kojto | 90:cb3d968589d8 | 3648 | #define SYSCFG_EXTICR4_EXTI14_PB ((uint32_t)0x00000100) /*!< PB[14] pin */ |
Kojto | 90:cb3d968589d8 | 3649 | #define SYSCFG_EXTICR4_EXTI14_PC ((uint32_t)0x00000200) /*!< PC[14] pin */ |
Kojto | 90:cb3d968589d8 | 3650 | #define SYSCFG_EXTICR4_EXTI14_PD ((uint32_t)0x00000300) /*!< PD[14] pin */ |
Kojto | 90:cb3d968589d8 | 3651 | #define SYSCFG_EXTICR4_EXTI14_PE ((uint32_t)0x00000400) /*!< PE[14] pin */ |
Kojto | 90:cb3d968589d8 | 3652 | #define SYSCFG_EXTICR4_EXTI14_PF ((uint32_t)0x00000600) /*!< PF[14] pin */ |
Kojto | 90:cb3d968589d8 | 3653 | #define SYSCFG_EXTICR4_EXTI14_PG ((uint32_t)0x00000700) /*!< PG[14] pin */ |
Kojto | 90:cb3d968589d8 | 3654 | |
Kojto | 90:cb3d968589d8 | 3655 | /** |
Kojto | 90:cb3d968589d8 | 3656 | * @brief EXTI15 configuration |
Kojto | 90:cb3d968589d8 | 3657 | */ |
Kojto | 90:cb3d968589d8 | 3658 | #define SYSCFG_EXTICR4_EXTI15_PA ((uint32_t)0x00000000) /*!< PA[15] pin */ |
Kojto | 90:cb3d968589d8 | 3659 | #define SYSCFG_EXTICR4_EXTI15_PB ((uint32_t)0x00001000) /*!< PB[15] pin */ |
Kojto | 90:cb3d968589d8 | 3660 | #define SYSCFG_EXTICR4_EXTI15_PC ((uint32_t)0x00002000) /*!< PC[15] pin */ |
Kojto | 90:cb3d968589d8 | 3661 | #define SYSCFG_EXTICR4_EXTI15_PD ((uint32_t)0x00003000) /*!< PD[15] pin */ |
Kojto | 90:cb3d968589d8 | 3662 | #define SYSCFG_EXTICR4_EXTI15_PE ((uint32_t)0x00004000) /*!< PE[15] pin */ |
Kojto | 90:cb3d968589d8 | 3663 | #define SYSCFG_EXTICR4_EXTI15_PF ((uint32_t)0x00006000) /*!< PF[15] pin */ |
Kojto | 90:cb3d968589d8 | 3664 | #define SYSCFG_EXTICR4_EXTI15_PG ((uint32_t)0x00007000) /*!< PG[15] pin */ |
Kojto | 90:cb3d968589d8 | 3665 | |
Kojto | 90:cb3d968589d8 | 3666 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 3667 | /* */ |
Kojto | 90:cb3d968589d8 | 3668 | /* Routing Interface (RI) */ |
Kojto | 90:cb3d968589d8 | 3669 | /* */ |
Kojto | 90:cb3d968589d8 | 3670 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 3671 | |
Kojto | 90:cb3d968589d8 | 3672 | /******************** Bit definition for RI_ICR register ********************/ |
Kojto | 90:cb3d968589d8 | 3673 | #define RI_ICR_IC1OS ((uint32_t)0x0000000F) /*!< IC1OS[3:0] bits (Input Capture 1 select bits) */ |
Kojto | 90:cb3d968589d8 | 3674 | #define RI_ICR_IC1OS_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 3675 | #define RI_ICR_IC1OS_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 3676 | #define RI_ICR_IC1OS_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 3677 | #define RI_ICR_IC1OS_3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 3678 | |
Kojto | 90:cb3d968589d8 | 3679 | #define RI_ICR_IC2OS ((uint32_t)0x000000F0) /*!< IC2OS[3:0] bits (Input Capture 2 select bits) */ |
Kojto | 90:cb3d968589d8 | 3680 | #define RI_ICR_IC2OS_0 ((uint32_t)0x00000010) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 3681 | #define RI_ICR_IC2OS_1 ((uint32_t)0x00000020) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 3682 | #define RI_ICR_IC2OS_2 ((uint32_t)0x00000040) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 3683 | #define RI_ICR_IC2OS_3 ((uint32_t)0x00000080) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 3684 | |
Kojto | 90:cb3d968589d8 | 3685 | #define RI_ICR_IC3OS ((uint32_t)0x00000F00) /*!< IC3OS[3:0] bits (Input Capture 3 select bits) */ |
Kojto | 90:cb3d968589d8 | 3686 | #define RI_ICR_IC3OS_0 ((uint32_t)0x00000100) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 3687 | #define RI_ICR_IC3OS_1 ((uint32_t)0x00000200) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 3688 | #define RI_ICR_IC3OS_2 ((uint32_t)0x00000400) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 3689 | #define RI_ICR_IC3OS_3 ((uint32_t)0x00000800) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 3690 | |
Kojto | 90:cb3d968589d8 | 3691 | #define RI_ICR_IC4OS ((uint32_t)0x0000F000) /*!< IC4OS[3:0] bits (Input Capture 4 select bits) */ |
Kojto | 90:cb3d968589d8 | 3692 | #define RI_ICR_IC4OS_0 ((uint32_t)0x00001000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 3693 | #define RI_ICR_IC4OS_1 ((uint32_t)0x00002000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 3694 | #define RI_ICR_IC4OS_2 ((uint32_t)0x00004000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 3695 | #define RI_ICR_IC4OS_3 ((uint32_t)0x00008000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 3696 | |
Kojto | 90:cb3d968589d8 | 3697 | #define RI_ICR_TIM ((uint32_t)0x00030000) /*!< TIM[3:0] bits (Timers select bits) */ |
Kojto | 90:cb3d968589d8 | 3698 | #define RI_ICR_TIM_0 ((uint32_t)0x00010000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 3699 | #define RI_ICR_TIM_1 ((uint32_t)0x00020000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 3700 | |
Kojto | 90:cb3d968589d8 | 3701 | #define RI_ICR_IC1 ((uint32_t)0x00040000) /*!< Input capture 1 */ |
Kojto | 90:cb3d968589d8 | 3702 | #define RI_ICR_IC2 ((uint32_t)0x00080000) /*!< Input capture 2 */ |
Kojto | 90:cb3d968589d8 | 3703 | #define RI_ICR_IC3 ((uint32_t)0x00100000) /*!< Input capture 3 */ |
Kojto | 90:cb3d968589d8 | 3704 | #define RI_ICR_IC4 ((uint32_t)0x00200000) /*!< Input capture 4 */ |
Kojto | 90:cb3d968589d8 | 3705 | |
Kojto | 90:cb3d968589d8 | 3706 | /******************** Bit definition for RI_ASCR1 register ********************/ |
Kojto | 90:cb3d968589d8 | 3707 | #define RI_ASCR1_CH ((uint32_t)0x7BFDFFFF) /*!< AS_CH[25:18] & AS_CH[15:0] bits ( Analog switches selection bits) */ |
Kojto | 90:cb3d968589d8 | 3708 | #define RI_ASCR1_CH_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 3709 | #define RI_ASCR1_CH_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 3710 | #define RI_ASCR1_CH_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 3711 | #define RI_ASCR1_CH_3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 3712 | #define RI_ASCR1_CH_4 ((uint32_t)0x00000010) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 3713 | #define RI_ASCR1_CH_5 ((uint32_t)0x00000020) /*!< Bit 5 */ |
Kojto | 90:cb3d968589d8 | 3714 | #define RI_ASCR1_CH_6 ((uint32_t)0x00000040) /*!< Bit 6 */ |
Kojto | 90:cb3d968589d8 | 3715 | #define RI_ASCR1_CH_7 ((uint32_t)0x00000080) /*!< Bit 7 */ |
Kojto | 90:cb3d968589d8 | 3716 | #define RI_ASCR1_CH_8 ((uint32_t)0x00000100) /*!< Bit 8 */ |
Kojto | 90:cb3d968589d8 | 3717 | #define RI_ASCR1_CH_9 ((uint32_t)0x00000200) /*!< Bit 9 */ |
Kojto | 90:cb3d968589d8 | 3718 | #define RI_ASCR1_CH_10 ((uint32_t)0x00000400) /*!< Bit 10 */ |
Kojto | 90:cb3d968589d8 | 3719 | #define RI_ASCR1_CH_11 ((uint32_t)0x00000800) /*!< Bit 11 */ |
Kojto | 90:cb3d968589d8 | 3720 | #define RI_ASCR1_CH_12 ((uint32_t)0x00001000) /*!< Bit 12 */ |
Kojto | 90:cb3d968589d8 | 3721 | #define RI_ASCR1_CH_13 ((uint32_t)0x00002000) /*!< Bit 13 */ |
Kojto | 90:cb3d968589d8 | 3722 | #define RI_ASCR1_CH_14 ((uint32_t)0x00004000) /*!< Bit 14 */ |
Kojto | 90:cb3d968589d8 | 3723 | #define RI_ASCR1_CH_15 ((uint32_t)0x00008000) /*!< Bit 15 */ |
Kojto | 90:cb3d968589d8 | 3724 | #define RI_ASCR1_CH_31 ((uint32_t)0x00010000) /*!< Bit 16 */ |
Kojto | 90:cb3d968589d8 | 3725 | #define RI_ASCR1_CH_18 ((uint32_t)0x00040000) /*!< Bit 18 */ |
Kojto | 90:cb3d968589d8 | 3726 | #define RI_ASCR1_CH_19 ((uint32_t)0x00080000) /*!< Bit 19 */ |
Kojto | 90:cb3d968589d8 | 3727 | #define RI_ASCR1_CH_20 ((uint32_t)0x00100000) /*!< Bit 20 */ |
Kojto | 90:cb3d968589d8 | 3728 | #define RI_ASCR1_CH_21 ((uint32_t)0x00200000) /*!< Bit 21 */ |
Kojto | 90:cb3d968589d8 | 3729 | #define RI_ASCR1_CH_22 ((uint32_t)0x00400000) /*!< Bit 22 */ |
Kojto | 90:cb3d968589d8 | 3730 | #define RI_ASCR1_CH_23 ((uint32_t)0x00800000) /*!< Bit 23 */ |
Kojto | 90:cb3d968589d8 | 3731 | #define RI_ASCR1_CH_24 ((uint32_t)0x01000000) /*!< Bit 24 */ |
Kojto | 90:cb3d968589d8 | 3732 | #define RI_ASCR1_CH_25 ((uint32_t)0x02000000) /*!< Bit 25 */ |
Kojto | 90:cb3d968589d8 | 3733 | #define RI_ASCR1_VCOMP ((uint32_t)0x04000000) /*!< ADC analog switch selection for internal node to COMP1 */ |
Kojto | 90:cb3d968589d8 | 3734 | #define RI_ASCR1_CH_27 ((uint32_t)0x00400000) /*!< Bit 27 */ |
Kojto | 90:cb3d968589d8 | 3735 | #define RI_ASCR1_CH_28 ((uint32_t)0x00800000) /*!< Bit 28 */ |
Kojto | 90:cb3d968589d8 | 3736 | #define RI_ASCR1_CH_29 ((uint32_t)0x01000000) /*!< Bit 29 */ |
Kojto | 90:cb3d968589d8 | 3737 | #define RI_ASCR1_CH_30 ((uint32_t)0x02000000) /*!< Bit 30 */ |
Kojto | 90:cb3d968589d8 | 3738 | #define RI_ASCR1_SCM ((uint32_t)0x80000000) /*!< I/O Switch control mode */ |
Kojto | 90:cb3d968589d8 | 3739 | |
Kojto | 90:cb3d968589d8 | 3740 | /******************** Bit definition for RI_ASCR2 register ********************/ |
Kojto | 90:cb3d968589d8 | 3741 | #define RI_ASCR2_GR10_1 ((uint32_t)0x00000001) /*!< GR10-1 selection bit */ |
Kojto | 90:cb3d968589d8 | 3742 | #define RI_ASCR2_GR10_2 ((uint32_t)0x00000002) /*!< GR10-2 selection bit */ |
Kojto | 90:cb3d968589d8 | 3743 | #define RI_ASCR2_GR10_3 ((uint32_t)0x00000004) /*!< GR10-3 selection bit */ |
Kojto | 90:cb3d968589d8 | 3744 | #define RI_ASCR2_GR10_4 ((uint32_t)0x00000008) /*!< GR10-4 selection bit */ |
Kojto | 90:cb3d968589d8 | 3745 | #define RI_ASCR2_GR6_1 ((uint32_t)0x00000010) /*!< GR6-1 selection bit */ |
Kojto | 90:cb3d968589d8 | 3746 | #define RI_ASCR2_GR6_2 ((uint32_t)0x00000020) /*!< GR6-2 selection bit */ |
Kojto | 90:cb3d968589d8 | 3747 | #define RI_ASCR2_GR5_1 ((uint32_t)0x00000040) /*!< GR5-1 selection bit */ |
Kojto | 90:cb3d968589d8 | 3748 | #define RI_ASCR2_GR5_2 ((uint32_t)0x00000080) /*!< GR5-2 selection bit */ |
Kojto | 90:cb3d968589d8 | 3749 | #define RI_ASCR2_GR5_3 ((uint32_t)0x00000100) /*!< GR5-3 selection bit */ |
Kojto | 90:cb3d968589d8 | 3750 | #define RI_ASCR2_GR4_1 ((uint32_t)0x00000200) /*!< GR4-1 selection bit */ |
Kojto | 90:cb3d968589d8 | 3751 | #define RI_ASCR2_GR4_2 ((uint32_t)0x00000400) /*!< GR4-2 selection bit */ |
Kojto | 90:cb3d968589d8 | 3752 | #define RI_ASCR2_GR4_3 ((uint32_t)0x00000800) /*!< GR4-3 selection bit */ |
Kojto | 90:cb3d968589d8 | 3753 | #define RI_ASCR2_GR4_4 ((uint32_t)0x00008000) /*!< GR4-4 selection bit */ |
Kojto | 90:cb3d968589d8 | 3754 | #define RI_ASCR2_CH0b ((uint32_t)0x00010000) /*!< CH0b selection bit */ |
Kojto | 90:cb3d968589d8 | 3755 | #define RI_ASCR2_CH1b ((uint32_t)0x00020000) /*!< CH1b selection bit */ |
Kojto | 90:cb3d968589d8 | 3756 | #define RI_ASCR2_CH2b ((uint32_t)0x00040000) /*!< CH2b selection bit */ |
Kojto | 90:cb3d968589d8 | 3757 | #define RI_ASCR2_CH3b ((uint32_t)0x00080000) /*!< CH3b selection bit */ |
Kojto | 90:cb3d968589d8 | 3758 | #define RI_ASCR2_CH6b ((uint32_t)0x00100000) /*!< CH6b selection bit */ |
Kojto | 90:cb3d968589d8 | 3759 | #define RI_ASCR2_CH7b ((uint32_t)0x00200000) /*!< CH7b selection bit */ |
Kojto | 90:cb3d968589d8 | 3760 | #define RI_ASCR2_CH8b ((uint32_t)0x00400000) /*!< CH8b selection bit */ |
Kojto | 90:cb3d968589d8 | 3761 | #define RI_ASCR2_CH9b ((uint32_t)0x00800000) /*!< CH9b selection bit */ |
Kojto | 90:cb3d968589d8 | 3762 | #define RI_ASCR2_CH10b ((uint32_t)0x01000000) /*!< CH10b selection bit */ |
Kojto | 90:cb3d968589d8 | 3763 | #define RI_ASCR2_CH11b ((uint32_t)0x02000000) /*!< CH11b selection bit */ |
Kojto | 90:cb3d968589d8 | 3764 | #define RI_ASCR2_CH12b ((uint32_t)0x04000000) /*!< CH12b selection bit */ |
Kojto | 90:cb3d968589d8 | 3765 | #define RI_ASCR2_GR6_3 ((uint32_t)0x08000000) /*!< GR6-3 selection bit */ |
Kojto | 90:cb3d968589d8 | 3766 | #define RI_ASCR2_GR6_4 ((uint32_t)0x10000000) /*!< GR6-4 selection bit */ |
Kojto | 90:cb3d968589d8 | 3767 | |
Kojto | 90:cb3d968589d8 | 3768 | /******************** Bit definition for RI_HYSCR1 register ********************/ |
Kojto | 90:cb3d968589d8 | 3769 | #define RI_HYSCR1_PA ((uint32_t)0x0000FFFF) /*!< PA[15:0] Port A Hysteresis selection */ |
Kojto | 90:cb3d968589d8 | 3770 | #define RI_HYSCR1_PA_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 3771 | #define RI_HYSCR1_PA_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 3772 | #define RI_HYSCR1_PA_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 3773 | #define RI_HYSCR1_PA_3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 3774 | #define RI_HYSCR1_PA_4 ((uint32_t)0x00000010) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 3775 | #define RI_HYSCR1_PA_5 ((uint32_t)0x00000020) /*!< Bit 5 */ |
Kojto | 90:cb3d968589d8 | 3776 | #define RI_HYSCR1_PA_6 ((uint32_t)0x00000040) /*!< Bit 6 */ |
Kojto | 90:cb3d968589d8 | 3777 | #define RI_HYSCR1_PA_7 ((uint32_t)0x00000080) /*!< Bit 7 */ |
Kojto | 90:cb3d968589d8 | 3778 | #define RI_HYSCR1_PA_8 ((uint32_t)0x00000100) /*!< Bit 8 */ |
Kojto | 90:cb3d968589d8 | 3779 | #define RI_HYSCR1_PA_9 ((uint32_t)0x00000200) /*!< Bit 9 */ |
Kojto | 90:cb3d968589d8 | 3780 | #define RI_HYSCR1_PA_10 ((uint32_t)0x00000400) /*!< Bit 10 */ |
Kojto | 90:cb3d968589d8 | 3781 | #define RI_HYSCR1_PA_11 ((uint32_t)0x00000800) /*!< Bit 11 */ |
Kojto | 90:cb3d968589d8 | 3782 | #define RI_HYSCR1_PA_12 ((uint32_t)0x00001000) /*!< Bit 12 */ |
Kojto | 90:cb3d968589d8 | 3783 | #define RI_HYSCR1_PA_13 ((uint32_t)0x00002000) /*!< Bit 13 */ |
Kojto | 90:cb3d968589d8 | 3784 | #define RI_HYSCR1_PA_14 ((uint32_t)0x00004000) /*!< Bit 14 */ |
Kojto | 90:cb3d968589d8 | 3785 | #define RI_HYSCR1_PA_15 ((uint32_t)0x00008000) /*!< Bit 15 */ |
Kojto | 90:cb3d968589d8 | 3786 | |
Kojto | 90:cb3d968589d8 | 3787 | #define RI_HYSCR1_PB ((uint32_t)0xFFFF0000) /*!< PB[15:0] Port B Hysteresis selection */ |
Kojto | 90:cb3d968589d8 | 3788 | #define RI_HYSCR1_PB_0 ((uint32_t)0x00010000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 3789 | #define RI_HYSCR1_PB_1 ((uint32_t)0x00020000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 3790 | #define RI_HYSCR1_PB_2 ((uint32_t)0x00040000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 3791 | #define RI_HYSCR1_PB_3 ((uint32_t)0x00080000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 3792 | #define RI_HYSCR1_PB_4 ((uint32_t)0x00100000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 3793 | #define RI_HYSCR1_PB_5 ((uint32_t)0x00200000) /*!< Bit 5 */ |
Kojto | 90:cb3d968589d8 | 3794 | #define RI_HYSCR1_PB_6 ((uint32_t)0x00400000) /*!< Bit 6 */ |
Kojto | 90:cb3d968589d8 | 3795 | #define RI_HYSCR1_PB_7 ((uint32_t)0x00800000) /*!< Bit 7 */ |
Kojto | 90:cb3d968589d8 | 3796 | #define RI_HYSCR1_PB_8 ((uint32_t)0x01000000) /*!< Bit 8 */ |
Kojto | 90:cb3d968589d8 | 3797 | #define RI_HYSCR1_PB_9 ((uint32_t)0x02000000) /*!< Bit 9 */ |
Kojto | 90:cb3d968589d8 | 3798 | #define RI_HYSCR1_PB_10 ((uint32_t)0x04000000) /*!< Bit 10 */ |
Kojto | 90:cb3d968589d8 | 3799 | #define RI_HYSCR1_PB_11 ((uint32_t)0x08000000) /*!< Bit 11 */ |
Kojto | 90:cb3d968589d8 | 3800 | #define RI_HYSCR1_PB_12 ((uint32_t)0x10000000) /*!< Bit 12 */ |
Kojto | 90:cb3d968589d8 | 3801 | #define RI_HYSCR1_PB_13 ((uint32_t)0x20000000) /*!< Bit 13 */ |
Kojto | 90:cb3d968589d8 | 3802 | #define RI_HYSCR1_PB_14 ((uint32_t)0x40000000) /*!< Bit 14 */ |
Kojto | 90:cb3d968589d8 | 3803 | #define RI_HYSCR1_PB_15 ((uint32_t)0x80000000) /*!< Bit 15 */ |
Kojto | 90:cb3d968589d8 | 3804 | |
Kojto | 90:cb3d968589d8 | 3805 | /******************** Bit definition for RI_HYSCR2 register ********************/ |
Kojto | 90:cb3d968589d8 | 3806 | #define RI_HYSCR2_PC ((uint32_t)0x0000FFFF) /*!< PC[15:0] Port C Hysteresis selection */ |
Kojto | 90:cb3d968589d8 | 3807 | #define RI_HYSCR2_PC_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 3808 | #define RI_HYSCR2_PC_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 3809 | #define RI_HYSCR2_PC_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 3810 | #define RI_HYSCR2_PC_3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 3811 | #define RI_HYSCR2_PC_4 ((uint32_t)0x00000010) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 3812 | #define RI_HYSCR2_PC_5 ((uint32_t)0x00000020) /*!< Bit 5 */ |
Kojto | 90:cb3d968589d8 | 3813 | #define RI_HYSCR2_PC_6 ((uint32_t)0x00000040) /*!< Bit 6 */ |
Kojto | 90:cb3d968589d8 | 3814 | #define RI_HYSCR2_PC_7 ((uint32_t)0x00000080) /*!< Bit 7 */ |
Kojto | 90:cb3d968589d8 | 3815 | #define RI_HYSCR2_PC_8 ((uint32_t)0x00000100) /*!< Bit 8 */ |
Kojto | 90:cb3d968589d8 | 3816 | #define RI_HYSCR2_PC_9 ((uint32_t)0x00000200) /*!< Bit 9 */ |
Kojto | 90:cb3d968589d8 | 3817 | #define RI_HYSCR2_PC_10 ((uint32_t)0x00000400) /*!< Bit 10 */ |
Kojto | 90:cb3d968589d8 | 3818 | #define RI_HYSCR2_PC_11 ((uint32_t)0x00000800) /*!< Bit 11 */ |
Kojto | 90:cb3d968589d8 | 3819 | #define RI_HYSCR2_PC_12 ((uint32_t)0x00001000) /*!< Bit 12 */ |
Kojto | 90:cb3d968589d8 | 3820 | #define RI_HYSCR2_PC_13 ((uint32_t)0x00002000) /*!< Bit 13 */ |
Kojto | 90:cb3d968589d8 | 3821 | #define RI_HYSCR2_PC_14 ((uint32_t)0x00004000) /*!< Bit 14 */ |
Kojto | 90:cb3d968589d8 | 3822 | #define RI_HYSCR2_PC_15 ((uint32_t)0x00008000) /*!< Bit 15 */ |
Kojto | 90:cb3d968589d8 | 3823 | |
Kojto | 90:cb3d968589d8 | 3824 | #define RI_HYSCR2_PD ((uint32_t)0xFFFF0000) /*!< PD[15:0] Port D Hysteresis selection */ |
Kojto | 90:cb3d968589d8 | 3825 | #define RI_HYSCR2_PD_0 ((uint32_t)0x00010000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 3826 | #define RI_HYSCR2_PD_1 ((uint32_t)0x00020000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 3827 | #define RI_HYSCR2_PD_2 ((uint32_t)0x00040000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 3828 | #define RI_HYSCR2_PD_3 ((uint32_t)0x00080000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 3829 | #define RI_HYSCR2_PD_4 ((uint32_t)0x00100000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 3830 | #define RI_HYSCR2_PD_5 ((uint32_t)0x00200000) /*!< Bit 5 */ |
Kojto | 90:cb3d968589d8 | 3831 | #define RI_HYSCR2_PD_6 ((uint32_t)0x00400000) /*!< Bit 6 */ |
Kojto | 90:cb3d968589d8 | 3832 | #define RI_HYSCR2_PD_7 ((uint32_t)0x00800000) /*!< Bit 7 */ |
Kojto | 90:cb3d968589d8 | 3833 | #define RI_HYSCR2_PD_8 ((uint32_t)0x01000000) /*!< Bit 8 */ |
Kojto | 90:cb3d968589d8 | 3834 | #define RI_HYSCR2_PD_9 ((uint32_t)0x02000000) /*!< Bit 9 */ |
Kojto | 90:cb3d968589d8 | 3835 | #define RI_HYSCR2_PD_10 ((uint32_t)0x04000000) /*!< Bit 10 */ |
Kojto | 90:cb3d968589d8 | 3836 | #define RI_HYSCR2_PD_11 ((uint32_t)0x08000000) /*!< Bit 11 */ |
Kojto | 90:cb3d968589d8 | 3837 | #define RI_HYSCR2_PD_12 ((uint32_t)0x10000000) /*!< Bit 12 */ |
Kojto | 90:cb3d968589d8 | 3838 | #define RI_HYSCR2_PD_13 ((uint32_t)0x20000000) /*!< Bit 13 */ |
Kojto | 90:cb3d968589d8 | 3839 | #define RI_HYSCR2_PD_14 ((uint32_t)0x40000000) /*!< Bit 14 */ |
Kojto | 90:cb3d968589d8 | 3840 | #define RI_HYSCR2_PD_15 ((uint32_t)0x80000000) /*!< Bit 15 */ |
Kojto | 90:cb3d968589d8 | 3841 | |
Kojto | 90:cb3d968589d8 | 3842 | /******************** Bit definition for RI_HYSCR3 register ********************/ |
Kojto | 90:cb3d968589d8 | 3843 | #define RI_HYSCR3_PE ((uint32_t)0x0000FFFF) /*!< PE[15:0] Port E Hysteresis selection */ |
Kojto | 90:cb3d968589d8 | 3844 | #define RI_HYSCR3_PE_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 3845 | #define RI_HYSCR3_PE_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 3846 | #define RI_HYSCR3_PE_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 3847 | #define RI_HYSCR3_PE_3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 3848 | #define RI_HYSCR3_PE_4 ((uint32_t)0x00000010) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 3849 | #define RI_HYSCR3_PE_5 ((uint32_t)0x00000020) /*!< Bit 5 */ |
Kojto | 90:cb3d968589d8 | 3850 | #define RI_HYSCR3_PE_6 ((uint32_t)0x00000040) /*!< Bit 6 */ |
Kojto | 90:cb3d968589d8 | 3851 | #define RI_HYSCR3_PE_7 ((uint32_t)0x00000080) /*!< Bit 7 */ |
Kojto | 90:cb3d968589d8 | 3852 | #define RI_HYSCR3_PE_8 ((uint32_t)0x00000100) /*!< Bit 8 */ |
Kojto | 90:cb3d968589d8 | 3853 | #define RI_HYSCR3_PE_9 ((uint32_t)0x00000200) /*!< Bit 9 */ |
Kojto | 90:cb3d968589d8 | 3854 | #define RI_HYSCR3_PE_10 ((uint32_t)0x00000400) /*!< Bit 10 */ |
Kojto | 90:cb3d968589d8 | 3855 | #define RI_HYSCR3_PE_11 ((uint32_t)0x00000800) /*!< Bit 11 */ |
Kojto | 90:cb3d968589d8 | 3856 | #define RI_HYSCR3_PE_12 ((uint32_t)0x00001000) /*!< Bit 12 */ |
Kojto | 90:cb3d968589d8 | 3857 | #define RI_HYSCR3_PE_13 ((uint32_t)0x00002000) /*!< Bit 13 */ |
Kojto | 90:cb3d968589d8 | 3858 | #define RI_HYSCR3_PE_14 ((uint32_t)0x00004000) /*!< Bit 14 */ |
Kojto | 90:cb3d968589d8 | 3859 | #define RI_HYSCR3_PE_15 ((uint32_t)0x00008000) /*!< Bit 15 */ |
Kojto | 90:cb3d968589d8 | 3860 | #define RI_HYSCR3_PF ((uint32_t)0xFFFF0000) /*!< PF[15:0] Port F Hysteresis selection */ |
Kojto | 90:cb3d968589d8 | 3861 | #define RI_HYSCR3_PF_0 ((uint32_t)0x00010000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 3862 | #define RI_HYSCR3_PF_1 ((uint32_t)0x00020000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 3863 | #define RI_HYSCR3_PF_2 ((uint32_t)0x00040000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 3864 | #define RI_HYSCR3_PF_3 ((uint32_t)0x00080000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 3865 | #define RI_HYSCR3_PF_4 ((uint32_t)0x00100000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 3866 | #define RI_HYSCR3_PF_5 ((uint32_t)0x00200000) /*!< Bit 5 */ |
Kojto | 90:cb3d968589d8 | 3867 | #define RI_HYSCR3_PF_6 ((uint32_t)0x00400000) /*!< Bit 6 */ |
Kojto | 90:cb3d968589d8 | 3868 | #define RI_HYSCR3_PF_7 ((uint32_t)0x00800000) /*!< Bit 7 */ |
Kojto | 90:cb3d968589d8 | 3869 | #define RI_HYSCR3_PF_8 ((uint32_t)0x01000000) /*!< Bit 8 */ |
Kojto | 90:cb3d968589d8 | 3870 | #define RI_HYSCR3_PF_9 ((uint32_t)0x02000000) /*!< Bit 9 */ |
Kojto | 90:cb3d968589d8 | 3871 | #define RI_HYSCR3_PF_10 ((uint32_t)0x04000000) /*!< Bit 10 */ |
Kojto | 90:cb3d968589d8 | 3872 | #define RI_HYSCR3_PF_11 ((uint32_t)0x08000000) /*!< Bit 11 */ |
Kojto | 90:cb3d968589d8 | 3873 | #define RI_HYSCR3_PF_12 ((uint32_t)0x10000000) /*!< Bit 12 */ |
Kojto | 90:cb3d968589d8 | 3874 | #define RI_HYSCR3_PF_13 ((uint32_t)0x20000000) /*!< Bit 13 */ |
Kojto | 90:cb3d968589d8 | 3875 | #define RI_HYSCR3_PF_14 ((uint32_t)0x40000000) /*!< Bit 14 */ |
Kojto | 90:cb3d968589d8 | 3876 | #define RI_HYSCR3_PF_15 ((uint32_t)0x80000000) /*!< Bit 15 */ |
Kojto | 90:cb3d968589d8 | 3877 | |
Kojto | 90:cb3d968589d8 | 3878 | /******************** Bit definition for RI_HYSCR4 register ********************/ |
Kojto | 90:cb3d968589d8 | 3879 | #define RI_HYSCR4_PG ((uint32_t)0x0000FFFF) /*!< PG[15:0] Port G Hysteresis selection */ |
Kojto | 90:cb3d968589d8 | 3880 | #define RI_HYSCR4_PG_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 3881 | #define RI_HYSCR4_PG_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 3882 | #define RI_HYSCR4_PG_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 3883 | #define RI_HYSCR4_PG_3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 3884 | #define RI_HYSCR4_PG_4 ((uint32_t)0x00000010) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 3885 | #define RI_HYSCR4_PG_5 ((uint32_t)0x00000020) /*!< Bit 5 */ |
Kojto | 90:cb3d968589d8 | 3886 | #define RI_HYSCR4_PG_6 ((uint32_t)0x00000040) /*!< Bit 6 */ |
Kojto | 90:cb3d968589d8 | 3887 | #define RI_HYSCR4_PG_7 ((uint32_t)0x00000080) /*!< Bit 7 */ |
Kojto | 90:cb3d968589d8 | 3888 | #define RI_HYSCR4_PG_8 ((uint32_t)0x00000100) /*!< Bit 8 */ |
Kojto | 90:cb3d968589d8 | 3889 | #define RI_HYSCR4_PG_9 ((uint32_t)0x00000200) /*!< Bit 9 */ |
Kojto | 90:cb3d968589d8 | 3890 | #define RI_HYSCR4_PG_10 ((uint32_t)0x00000400) /*!< Bit 10 */ |
Kojto | 90:cb3d968589d8 | 3891 | #define RI_HYSCR4_PG_11 ((uint32_t)0x00000800) /*!< Bit 11 */ |
Kojto | 90:cb3d968589d8 | 3892 | #define RI_HYSCR4_PG_12 ((uint32_t)0x00001000) /*!< Bit 12 */ |
Kojto | 90:cb3d968589d8 | 3893 | #define RI_HYSCR4_PG_13 ((uint32_t)0x00002000) /*!< Bit 13 */ |
Kojto | 90:cb3d968589d8 | 3894 | #define RI_HYSCR4_PG_14 ((uint32_t)0x00004000) /*!< Bit 14 */ |
Kojto | 90:cb3d968589d8 | 3895 | #define RI_HYSCR4_PG_15 ((uint32_t)0x00008000) /*!< Bit 15 */ |
Kojto | 90:cb3d968589d8 | 3896 | |
Kojto | 90:cb3d968589d8 | 3897 | /******************** Bit definition for RI_ASMR1 register ********************/ |
Kojto | 90:cb3d968589d8 | 3898 | #define RI_ASMR1_PA ((uint32_t)0x0000FFFF) /*!< PA[15:0] Port A selection*/ |
Kojto | 90:cb3d968589d8 | 3899 | #define RI_ASMR1_PA_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 3900 | #define RI_ASMR1_PA_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 3901 | #define RI_ASMR1_PA_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 3902 | #define RI_ASMR1_PA_3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 3903 | #define RI_ASMR1_PA_4 ((uint32_t)0x00000010) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 3904 | #define RI_ASMR1_PA_5 ((uint32_t)0x00000020) /*!< Bit 5 */ |
Kojto | 90:cb3d968589d8 | 3905 | #define RI_ASMR1_PA_6 ((uint32_t)0x00000040) /*!< Bit 6 */ |
Kojto | 90:cb3d968589d8 | 3906 | #define RI_ASMR1_PA_7 ((uint32_t)0x00000080) /*!< Bit 7 */ |
Kojto | 90:cb3d968589d8 | 3907 | #define RI_ASMR1_PA_8 ((uint32_t)0x00000100) /*!< Bit 8 */ |
Kojto | 90:cb3d968589d8 | 3908 | #define RI_ASMR1_PA_9 ((uint32_t)0x00000200) /*!< Bit 9 */ |
Kojto | 90:cb3d968589d8 | 3909 | #define RI_ASMR1_PA_10 ((uint32_t)0x00000400) /*!< Bit 10 */ |
Kojto | 90:cb3d968589d8 | 3910 | #define RI_ASMR1_PA_11 ((uint32_t)0x00000800) /*!< Bit 11 */ |
Kojto | 90:cb3d968589d8 | 3911 | #define RI_ASMR1_PA_12 ((uint32_t)0x00001000) /*!< Bit 12 */ |
Kojto | 90:cb3d968589d8 | 3912 | #define RI_ASMR1_PA_13 ((uint32_t)0x00002000) /*!< Bit 13 */ |
Kojto | 90:cb3d968589d8 | 3913 | #define RI_ASMR1_PA_14 ((uint32_t)0x00004000) /*!< Bit 14 */ |
Kojto | 90:cb3d968589d8 | 3914 | #define RI_ASMR1_PA_15 ((uint32_t)0x00008000) /*!< Bit 15 */ |
Kojto | 90:cb3d968589d8 | 3915 | |
Kojto | 90:cb3d968589d8 | 3916 | /******************** Bit definition for RI_CMR1 register ********************/ |
Kojto | 90:cb3d968589d8 | 3917 | #define RI_CMR1_PA ((uint32_t)0x0000FFFF) /*!< PA[15:0] Port A selection*/ |
Kojto | 90:cb3d968589d8 | 3918 | #define RI_CMR1_PA_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 3919 | #define RI_CMR1_PA_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 3920 | #define RI_CMR1_PA_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 3921 | #define RI_CMR1_PA_3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 3922 | #define RI_CMR1_PA_4 ((uint32_t)0x00000010) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 3923 | #define RI_CMR1_PA_5 ((uint32_t)0x00000020) /*!< Bit 5 */ |
Kojto | 90:cb3d968589d8 | 3924 | #define RI_CMR1_PA_6 ((uint32_t)0x00000040) /*!< Bit 6 */ |
Kojto | 90:cb3d968589d8 | 3925 | #define RI_CMR1_PA_7 ((uint32_t)0x00000080) /*!< Bit 7 */ |
Kojto | 90:cb3d968589d8 | 3926 | #define RI_CMR1_PA_8 ((uint32_t)0x00000100) /*!< Bit 8 */ |
Kojto | 90:cb3d968589d8 | 3927 | #define RI_CMR1_PA_9 ((uint32_t)0x00000200) /*!< Bit 9 */ |
Kojto | 90:cb3d968589d8 | 3928 | #define RI_CMR1_PA_10 ((uint32_t)0x00000400) /*!< Bit 10 */ |
Kojto | 90:cb3d968589d8 | 3929 | #define RI_CMR1_PA_11 ((uint32_t)0x00000800) /*!< Bit 11 */ |
Kojto | 90:cb3d968589d8 | 3930 | #define RI_CMR1_PA_12 ((uint32_t)0x00001000) /*!< Bit 12 */ |
Kojto | 90:cb3d968589d8 | 3931 | #define RI_CMR1_PA_13 ((uint32_t)0x00002000) /*!< Bit 13 */ |
Kojto | 90:cb3d968589d8 | 3932 | #define RI_CMR1_PA_14 ((uint32_t)0x00004000) /*!< Bit 14 */ |
Kojto | 90:cb3d968589d8 | 3933 | #define RI_CMR1_PA_15 ((uint32_t)0x00008000) /*!< Bit 15 */ |
Kojto | 90:cb3d968589d8 | 3934 | |
Kojto | 90:cb3d968589d8 | 3935 | /******************** Bit definition for RI_CICR1 register ********************/ |
Kojto | 90:cb3d968589d8 | 3936 | #define RI_CICR1_PA ((uint32_t)0x0000FFFF) /*!< PA[15:0] Port A selection*/ |
Kojto | 90:cb3d968589d8 | 3937 | #define RI_CICR1_PA_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 3938 | #define RI_CICR1_PA_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 3939 | #define RI_CICR1_PA_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 3940 | #define RI_CICR1_PA_3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 3941 | #define RI_CICR1_PA_4 ((uint32_t)0x00000010) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 3942 | #define RI_CICR1_PA_5 ((uint32_t)0x00000020) /*!< Bit 5 */ |
Kojto | 90:cb3d968589d8 | 3943 | #define RI_CICR1_PA_6 ((uint32_t)0x00000040) /*!< Bit 6 */ |
Kojto | 90:cb3d968589d8 | 3944 | #define RI_CICR1_PA_7 ((uint32_t)0x00000080) /*!< Bit 7 */ |
Kojto | 90:cb3d968589d8 | 3945 | #define RI_CICR1_PA_8 ((uint32_t)0x00000100) /*!< Bit 8 */ |
Kojto | 90:cb3d968589d8 | 3946 | #define RI_CICR1_PA_9 ((uint32_t)0x00000200) /*!< Bit 9 */ |
Kojto | 90:cb3d968589d8 | 3947 | #define RI_CICR1_PA_10 ((uint32_t)0x00000400) /*!< Bit 10 */ |
Kojto | 90:cb3d968589d8 | 3948 | #define RI_CICR1_PA_11 ((uint32_t)0x00000800) /*!< Bit 11 */ |
Kojto | 90:cb3d968589d8 | 3949 | #define RI_CICR1_PA_12 ((uint32_t)0x00001000) /*!< Bit 12 */ |
Kojto | 90:cb3d968589d8 | 3950 | #define RI_CICR1_PA_13 ((uint32_t)0x00002000) /*!< Bit 13 */ |
Kojto | 90:cb3d968589d8 | 3951 | #define RI_CICR1_PA_14 ((uint32_t)0x00004000) /*!< Bit 14 */ |
Kojto | 90:cb3d968589d8 | 3952 | #define RI_CICR1_PA_15 ((uint32_t)0x00008000) /*!< Bit 15 */ |
Kojto | 90:cb3d968589d8 | 3953 | |
Kojto | 90:cb3d968589d8 | 3954 | /******************** Bit definition for RI_ASMR2 register ********************/ |
Kojto | 90:cb3d968589d8 | 3955 | #define RI_ASMR2_PB ((uint32_t)0x0000FFFF) /*!< PB[15:0] Port B selection */ |
Kojto | 90:cb3d968589d8 | 3956 | #define RI_ASMR2_PB_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 3957 | #define RI_ASMR2_PB_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 3958 | #define RI_ASMR2_PB_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 3959 | #define RI_ASMR2_PB_3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 3960 | #define RI_ASMR2_PB_4 ((uint32_t)0x00000010) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 3961 | #define RI_ASMR2_PB_5 ((uint32_t)0x00000020) /*!< Bit 5 */ |
Kojto | 90:cb3d968589d8 | 3962 | #define RI_ASMR2_PB_6 ((uint32_t)0x00000040) /*!< Bit 6 */ |
Kojto | 90:cb3d968589d8 | 3963 | #define RI_ASMR2_PB_7 ((uint32_t)0x00000080) /*!< Bit 7 */ |
Kojto | 90:cb3d968589d8 | 3964 | #define RI_ASMR2_PB_8 ((uint32_t)0x00000100) /*!< Bit 8 */ |
Kojto | 90:cb3d968589d8 | 3965 | #define RI_ASMR2_PB_9 ((uint32_t)0x00000200) /*!< Bit 9 */ |
Kojto | 90:cb3d968589d8 | 3966 | #define RI_ASMR2_PB_10 ((uint32_t)0x00000400) /*!< Bit 10 */ |
Kojto | 90:cb3d968589d8 | 3967 | #define RI_ASMR2_PB_11 ((uint32_t)0x00000800) /*!< Bit 11 */ |
Kojto | 90:cb3d968589d8 | 3968 | #define RI_ASMR2_PB_12 ((uint32_t)0x00001000) /*!< Bit 12 */ |
Kojto | 90:cb3d968589d8 | 3969 | #define RI_ASMR2_PB_13 ((uint32_t)0x00002000) /*!< Bit 13 */ |
Kojto | 90:cb3d968589d8 | 3970 | #define RI_ASMR2_PB_14 ((uint32_t)0x00004000) /*!< Bit 14 */ |
Kojto | 90:cb3d968589d8 | 3971 | #define RI_ASMR2_PB_15 ((uint32_t)0x00008000) /*!< Bit 15 */ |
Kojto | 90:cb3d968589d8 | 3972 | |
Kojto | 90:cb3d968589d8 | 3973 | /******************** Bit definition for RI_CMR2 register ********************/ |
Kojto | 90:cb3d968589d8 | 3974 | #define RI_CMR2_PB ((uint32_t)0x0000FFFF) /*!< PB[15:0] Port B selection */ |
Kojto | 90:cb3d968589d8 | 3975 | #define RI_CMR2_PB_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 3976 | #define RI_CMR2_PB_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 3977 | #define RI_CMR2_PB_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 3978 | #define RI_CMR2_PB_3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 3979 | #define RI_CMR2_PB_4 ((uint32_t)0x00000010) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 3980 | #define RI_CMR2_PB_5 ((uint32_t)0x00000020) /*!< Bit 5 */ |
Kojto | 90:cb3d968589d8 | 3981 | #define RI_CMR2_PB_6 ((uint32_t)0x00000040) /*!< Bit 6 */ |
Kojto | 90:cb3d968589d8 | 3982 | #define RI_CMR2_PB_7 ((uint32_t)0x00000080) /*!< Bit 7 */ |
Kojto | 90:cb3d968589d8 | 3983 | #define RI_CMR2_PB_8 ((uint32_t)0x00000100) /*!< Bit 8 */ |
Kojto | 90:cb3d968589d8 | 3984 | #define RI_CMR2_PB_9 ((uint32_t)0x00000200) /*!< Bit 9 */ |
Kojto | 90:cb3d968589d8 | 3985 | #define RI_CMR2_PB_10 ((uint32_t)0x00000400) /*!< Bit 10 */ |
Kojto | 90:cb3d968589d8 | 3986 | #define RI_CMR2_PB_11 ((uint32_t)0x00000800) /*!< Bit 11 */ |
Kojto | 90:cb3d968589d8 | 3987 | #define RI_CMR2_PB_12 ((uint32_t)0x00001000) /*!< Bit 12 */ |
Kojto | 90:cb3d968589d8 | 3988 | #define RI_CMR2_PB_13 ((uint32_t)0x00002000) /*!< Bit 13 */ |
Kojto | 90:cb3d968589d8 | 3989 | #define RI_CMR2_PB_14 ((uint32_t)0x00004000) /*!< Bit 14 */ |
Kojto | 90:cb3d968589d8 | 3990 | #define RI_CMR2_PB_15 ((uint32_t)0x00008000) /*!< Bit 15 */ |
Kojto | 90:cb3d968589d8 | 3991 | |
Kojto | 90:cb3d968589d8 | 3992 | /******************** Bit definition for RI_CICR2 register ********************/ |
Kojto | 90:cb3d968589d8 | 3993 | #define RI_CICR2_PB ((uint32_t)0x0000FFFF) /*!< PB[15:0] Port B selection */ |
Kojto | 90:cb3d968589d8 | 3994 | #define RI_CICR2_PB_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 3995 | #define RI_CICR2_PB_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 3996 | #define RI_CICR2_PB_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 3997 | #define RI_CICR2_PB_3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 3998 | #define RI_CICR2_PB_4 ((uint32_t)0x00000010) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 3999 | #define RI_CICR2_PB_5 ((uint32_t)0x00000020) /*!< Bit 5 */ |
Kojto | 90:cb3d968589d8 | 4000 | #define RI_CICR2_PB_6 ((uint32_t)0x00000040) /*!< Bit 6 */ |
Kojto | 90:cb3d968589d8 | 4001 | #define RI_CICR2_PB_7 ((uint32_t)0x00000080) /*!< Bit 7 */ |
Kojto | 90:cb3d968589d8 | 4002 | #define RI_CICR2_PB_8 ((uint32_t)0x00000100) /*!< Bit 8 */ |
Kojto | 90:cb3d968589d8 | 4003 | #define RI_CICR2_PB_9 ((uint32_t)0x00000200) /*!< Bit 9 */ |
Kojto | 90:cb3d968589d8 | 4004 | #define RI_CICR2_PB_10 ((uint32_t)0x00000400) /*!< Bit 10 */ |
Kojto | 90:cb3d968589d8 | 4005 | #define RI_CICR2_PB_11 ((uint32_t)0x00000800) /*!< Bit 11 */ |
Kojto | 90:cb3d968589d8 | 4006 | #define RI_CICR2_PB_12 ((uint32_t)0x00001000) /*!< Bit 12 */ |
Kojto | 90:cb3d968589d8 | 4007 | #define RI_CICR2_PB_13 ((uint32_t)0x00002000) /*!< Bit 13 */ |
Kojto | 90:cb3d968589d8 | 4008 | #define RI_CICR2_PB_14 ((uint32_t)0x00004000) /*!< Bit 14 */ |
Kojto | 90:cb3d968589d8 | 4009 | #define RI_CICR2_PB_15 ((uint32_t)0x00008000) /*!< Bit 15 */ |
Kojto | 90:cb3d968589d8 | 4010 | |
Kojto | 90:cb3d968589d8 | 4011 | /******************** Bit definition for RI_ASMR3 register ********************/ |
Kojto | 90:cb3d968589d8 | 4012 | #define RI_ASMR3_PC ((uint32_t)0x0000FFFF) /*!< PC[15:0] Port C selection */ |
Kojto | 90:cb3d968589d8 | 4013 | #define RI_ASMR3_PC_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4014 | #define RI_ASMR3_PC_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4015 | #define RI_ASMR3_PC_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 4016 | #define RI_ASMR3_PC_3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 4017 | #define RI_ASMR3_PC_4 ((uint32_t)0x00000010) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 4018 | #define RI_ASMR3_PC_5 ((uint32_t)0x00000020) /*!< Bit 5 */ |
Kojto | 90:cb3d968589d8 | 4019 | #define RI_ASMR3_PC_6 ((uint32_t)0x00000040) /*!< Bit 6 */ |
Kojto | 90:cb3d968589d8 | 4020 | #define RI_ASMR3_PC_7 ((uint32_t)0x00000080) /*!< Bit 7 */ |
Kojto | 90:cb3d968589d8 | 4021 | #define RI_ASMR3_PC_8 ((uint32_t)0x00000100) /*!< Bit 8 */ |
Kojto | 90:cb3d968589d8 | 4022 | #define RI_ASMR3_PC_9 ((uint32_t)0x00000200) /*!< Bit 9 */ |
Kojto | 90:cb3d968589d8 | 4023 | #define RI_ASMR3_PC_10 ((uint32_t)0x00000400) /*!< Bit 10 */ |
Kojto | 90:cb3d968589d8 | 4024 | #define RI_ASMR3_PC_11 ((uint32_t)0x00000800) /*!< Bit 11 */ |
Kojto | 90:cb3d968589d8 | 4025 | #define RI_ASMR3_PC_12 ((uint32_t)0x00001000) /*!< Bit 12 */ |
Kojto | 90:cb3d968589d8 | 4026 | #define RI_ASMR3_PC_13 ((uint32_t)0x00002000) /*!< Bit 13 */ |
Kojto | 90:cb3d968589d8 | 4027 | #define RI_ASMR3_PC_14 ((uint32_t)0x00004000) /*!< Bit 14 */ |
Kojto | 90:cb3d968589d8 | 4028 | #define RI_ASMR3_PC_15 ((uint32_t)0x00008000) /*!< Bit 15 */ |
Kojto | 90:cb3d968589d8 | 4029 | |
Kojto | 90:cb3d968589d8 | 4030 | /******************** Bit definition for RI_CMR3 register ********************/ |
Kojto | 90:cb3d968589d8 | 4031 | #define RI_CMR3_PC ((uint32_t)0x0000FFFF) /*!< PC[15:0] Port C selection */ |
Kojto | 90:cb3d968589d8 | 4032 | #define RI_CMR3_PC_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4033 | #define RI_CMR3_PC_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4034 | #define RI_CMR3_PC_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 4035 | #define RI_CMR3_PC_3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 4036 | #define RI_CMR3_PC_4 ((uint32_t)0x00000010) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 4037 | #define RI_CMR3_PC_5 ((uint32_t)0x00000020) /*!< Bit 5 */ |
Kojto | 90:cb3d968589d8 | 4038 | #define RI_CMR3_PC_6 ((uint32_t)0x00000040) /*!< Bit 6 */ |
Kojto | 90:cb3d968589d8 | 4039 | #define RI_CMR3_PC_7 ((uint32_t)0x00000080) /*!< Bit 7 */ |
Kojto | 90:cb3d968589d8 | 4040 | #define RI_CMR3_PC_8 ((uint32_t)0x00000100) /*!< Bit 8 */ |
Kojto | 90:cb3d968589d8 | 4041 | #define RI_CMR3_PC_9 ((uint32_t)0x00000200) /*!< Bit 9 */ |
Kojto | 90:cb3d968589d8 | 4042 | #define RI_CMR3_PC_10 ((uint32_t)0x00000400) /*!< Bit 10 */ |
Kojto | 90:cb3d968589d8 | 4043 | #define RI_CMR3_PC_11 ((uint32_t)0x00000800) /*!< Bit 11 */ |
Kojto | 90:cb3d968589d8 | 4044 | #define RI_CMR3_PC_12 ((uint32_t)0x00001000) /*!< Bit 12 */ |
Kojto | 90:cb3d968589d8 | 4045 | #define RI_CMR3_PC_13 ((uint32_t)0x00002000) /*!< Bit 13 */ |
Kojto | 90:cb3d968589d8 | 4046 | #define RI_CMR3_PC_14 ((uint32_t)0x00004000) /*!< Bit 14 */ |
Kojto | 90:cb3d968589d8 | 4047 | #define RI_CMR3_PC_15 ((uint32_t)0x00008000) /*!< Bit 15 */ |
Kojto | 90:cb3d968589d8 | 4048 | |
Kojto | 90:cb3d968589d8 | 4049 | /******************** Bit definition for RI_CICR3 register ********************/ |
Kojto | 90:cb3d968589d8 | 4050 | #define RI_CICR3_PC ((uint32_t)0x0000FFFF) /*!< PC[15:0] Port C selection */ |
Kojto | 90:cb3d968589d8 | 4051 | #define RI_CICR3_PC_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4052 | #define RI_CICR3_PC_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4053 | #define RI_CICR3_PC_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 4054 | #define RI_CICR3_PC_3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 4055 | #define RI_CICR3_PC_4 ((uint32_t)0x00000010) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 4056 | #define RI_CICR3_PC_5 ((uint32_t)0x00000020) /*!< Bit 5 */ |
Kojto | 90:cb3d968589d8 | 4057 | #define RI_CICR3_PC_6 ((uint32_t)0x00000040) /*!< Bit 6 */ |
Kojto | 90:cb3d968589d8 | 4058 | #define RI_CICR3_PC_7 ((uint32_t)0x00000080) /*!< Bit 7 */ |
Kojto | 90:cb3d968589d8 | 4059 | #define RI_CICR3_PC_8 ((uint32_t)0x00000100) /*!< Bit 8 */ |
Kojto | 90:cb3d968589d8 | 4060 | #define RI_CICR3_PC_9 ((uint32_t)0x00000200) /*!< Bit 9 */ |
Kojto | 90:cb3d968589d8 | 4061 | #define RI_CICR3_PC_10 ((uint32_t)0x00000400) /*!< Bit 10 */ |
Kojto | 90:cb3d968589d8 | 4062 | #define RI_CICR3_PC_11 ((uint32_t)0x00000800) /*!< Bit 11 */ |
Kojto | 90:cb3d968589d8 | 4063 | #define RI_CICR3_PC_12 ((uint32_t)0x00001000) /*!< Bit 12 */ |
Kojto | 90:cb3d968589d8 | 4064 | #define RI_CICR3_PC_13 ((uint32_t)0x00002000) /*!< Bit 13 */ |
Kojto | 90:cb3d968589d8 | 4065 | #define RI_CICR3_PC_14 ((uint32_t)0x00004000) /*!< Bit 14 */ |
Kojto | 90:cb3d968589d8 | 4066 | #define RI_CICR3_PC_15 ((uint32_t)0x00008000) /*!< Bit 15 */ |
Kojto | 90:cb3d968589d8 | 4067 | |
Kojto | 90:cb3d968589d8 | 4068 | /******************** Bit definition for RI_ASMR4 register ********************/ |
Kojto | 90:cb3d968589d8 | 4069 | #define RI_ASMR4_PF ((uint32_t)0x0000FFFF) /*!< PF[15:0] Port F selection */ |
Kojto | 90:cb3d968589d8 | 4070 | #define RI_ASMR4_PF_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4071 | #define RI_ASMR4_PF_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4072 | #define RI_ASMR4_PF_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 4073 | #define RI_ASMR4_PF_3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 4074 | #define RI_ASMR4_PF_4 ((uint32_t)0x00000010) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 4075 | #define RI_ASMR4_PF_5 ((uint32_t)0x00000020) /*!< Bit 5 */ |
Kojto | 90:cb3d968589d8 | 4076 | #define RI_ASMR4_PF_6 ((uint32_t)0x00000040) /*!< Bit 6 */ |
Kojto | 90:cb3d968589d8 | 4077 | #define RI_ASMR4_PF_7 ((uint32_t)0x00000080) /*!< Bit 7 */ |
Kojto | 90:cb3d968589d8 | 4078 | #define RI_ASMR4_PF_8 ((uint32_t)0x00000100) /*!< Bit 8 */ |
Kojto | 90:cb3d968589d8 | 4079 | #define RI_ASMR4_PF_9 ((uint32_t)0x00000200) /*!< Bit 9 */ |
Kojto | 90:cb3d968589d8 | 4080 | #define RI_ASMR4_PF_10 ((uint32_t)0x00000400) /*!< Bit 10 */ |
Kojto | 90:cb3d968589d8 | 4081 | #define RI_ASMR4_PF_11 ((uint32_t)0x00000800) /*!< Bit 11 */ |
Kojto | 90:cb3d968589d8 | 4082 | #define RI_ASMR4_PF_12 ((uint32_t)0x00001000) /*!< Bit 12 */ |
Kojto | 90:cb3d968589d8 | 4083 | #define RI_ASMR4_PF_13 ((uint32_t)0x00002000) /*!< Bit 13 */ |
Kojto | 90:cb3d968589d8 | 4084 | #define RI_ASMR4_PF_14 ((uint32_t)0x00004000) /*!< Bit 14 */ |
Kojto | 90:cb3d968589d8 | 4085 | #define RI_ASMR4_PF_15 ((uint32_t)0x00008000) /*!< Bit 15 */ |
Kojto | 90:cb3d968589d8 | 4086 | |
Kojto | 90:cb3d968589d8 | 4087 | /******************** Bit definition for RI_CMR4 register ********************/ |
Kojto | 90:cb3d968589d8 | 4088 | #define RI_CMR4_PF ((uint32_t)0x0000FFFF) /*!< PF[15:0] Port F selection */ |
Kojto | 90:cb3d968589d8 | 4089 | #define RI_CMR4_PF_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4090 | #define RI_CMR4_PF_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4091 | #define RI_CMR4_PF_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 4092 | #define RI_CMR4_PF_3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 4093 | #define RI_CMR4_PF_4 ((uint32_t)0x00000010) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 4094 | #define RI_CMR4_PF_5 ((uint32_t)0x00000020) /*!< Bit 5 */ |
Kojto | 90:cb3d968589d8 | 4095 | #define RI_CMR4_PF_6 ((uint32_t)0x00000040) /*!< Bit 6 */ |
Kojto | 90:cb3d968589d8 | 4096 | #define RI_CMR4_PF_7 ((uint32_t)0x00000080) /*!< Bit 7 */ |
Kojto | 90:cb3d968589d8 | 4097 | #define RI_CMR4_PF_8 ((uint32_t)0x00000100) /*!< Bit 8 */ |
Kojto | 90:cb3d968589d8 | 4098 | #define RI_CMR4_PF_9 ((uint32_t)0x00000200) /*!< Bit 9 */ |
Kojto | 90:cb3d968589d8 | 4099 | #define RI_CMR4_PF_10 ((uint32_t)0x00000400) /*!< Bit 10 */ |
Kojto | 90:cb3d968589d8 | 4100 | #define RI_CMR4_PF_11 ((uint32_t)0x00000800) /*!< Bit 11 */ |
Kojto | 90:cb3d968589d8 | 4101 | #define RI_CMR4_PF_12 ((uint32_t)0x00001000) /*!< Bit 12 */ |
Kojto | 90:cb3d968589d8 | 4102 | #define RI_CMR4_PF_13 ((uint32_t)0x00002000) /*!< Bit 13 */ |
Kojto | 90:cb3d968589d8 | 4103 | #define RI_CMR4_PF_14 ((uint32_t)0x00004000) /*!< Bit 14 */ |
Kojto | 90:cb3d968589d8 | 4104 | #define RI_CMR4_PF_15 ((uint32_t)0x00008000) /*!< Bit 15 */ |
Kojto | 90:cb3d968589d8 | 4105 | |
Kojto | 90:cb3d968589d8 | 4106 | /******************** Bit definition for RI_CICR4 register ********************/ |
Kojto | 90:cb3d968589d8 | 4107 | #define RI_CICR4_PF ((uint32_t)0x0000FFFF) /*!< PF[15:0] Port F selection */ |
Kojto | 90:cb3d968589d8 | 4108 | #define RI_CICR4_PF_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4109 | #define RI_CICR4_PF_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4110 | #define RI_CICR4_PF_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 4111 | #define RI_CICR4_PF_3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 4112 | #define RI_CICR4_PF_4 ((uint32_t)0x00000010) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 4113 | #define RI_CICR4_PF_5 ((uint32_t)0x00000020) /*!< Bit 5 */ |
Kojto | 90:cb3d968589d8 | 4114 | #define RI_CICR4_PF_6 ((uint32_t)0x00000040) /*!< Bit 6 */ |
Kojto | 90:cb3d968589d8 | 4115 | #define RI_CICR4_PF_7 ((uint32_t)0x00000080) /*!< Bit 7 */ |
Kojto | 90:cb3d968589d8 | 4116 | #define RI_CICR4_PF_8 ((uint32_t)0x00000100) /*!< Bit 8 */ |
Kojto | 90:cb3d968589d8 | 4117 | #define RI_CICR4_PF_9 ((uint32_t)0x00000200) /*!< Bit 9 */ |
Kojto | 90:cb3d968589d8 | 4118 | #define RI_CICR4_PF_10 ((uint32_t)0x00000400) /*!< Bit 10 */ |
Kojto | 90:cb3d968589d8 | 4119 | #define RI_CICR4_PF_11 ((uint32_t)0x00000800) /*!< Bit 11 */ |
Kojto | 90:cb3d968589d8 | 4120 | #define RI_CICR4_PF_12 ((uint32_t)0x00001000) /*!< Bit 12 */ |
Kojto | 90:cb3d968589d8 | 4121 | #define RI_CICR4_PF_13 ((uint32_t)0x00002000) /*!< Bit 13 */ |
Kojto | 90:cb3d968589d8 | 4122 | #define RI_CICR4_PF_14 ((uint32_t)0x00004000) /*!< Bit 14 */ |
Kojto | 90:cb3d968589d8 | 4123 | #define RI_CICR4_PF_15 ((uint32_t)0x00008000) /*!< Bit 15 */ |
Kojto | 90:cb3d968589d8 | 4124 | |
Kojto | 90:cb3d968589d8 | 4125 | /******************** Bit definition for RI_ASMR5 register ********************/ |
Kojto | 90:cb3d968589d8 | 4126 | #define RI_ASMR5_PG ((uint32_t)0x0000FFFF) /*!< PG[15:0] Port G selection */ |
Kojto | 90:cb3d968589d8 | 4127 | #define RI_ASMR5_PG_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4128 | #define RI_ASMR5_PG_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4129 | #define RI_ASMR5_PG_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 4130 | #define RI_ASMR5_PG_3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 4131 | #define RI_ASMR5_PG_4 ((uint32_t)0x00000010) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 4132 | #define RI_ASMR5_PG_5 ((uint32_t)0x00000020) /*!< Bit 5 */ |
Kojto | 90:cb3d968589d8 | 4133 | #define RI_ASMR5_PG_6 ((uint32_t)0x00000040) /*!< Bit 6 */ |
Kojto | 90:cb3d968589d8 | 4134 | #define RI_ASMR5_PG_7 ((uint32_t)0x00000080) /*!< Bit 7 */ |
Kojto | 90:cb3d968589d8 | 4135 | #define RI_ASMR5_PG_8 ((uint32_t)0x00000100) /*!< Bit 8 */ |
Kojto | 90:cb3d968589d8 | 4136 | #define RI_ASMR5_PG_9 ((uint32_t)0x00000200) /*!< Bit 9 */ |
Kojto | 90:cb3d968589d8 | 4137 | #define RI_ASMR5_PG_10 ((uint32_t)0x00000400) /*!< Bit 10 */ |
Kojto | 90:cb3d968589d8 | 4138 | #define RI_ASMR5_PG_11 ((uint32_t)0x00000800) /*!< Bit 11 */ |
Kojto | 90:cb3d968589d8 | 4139 | #define RI_ASMR5_PG_12 ((uint32_t)0x00001000) /*!< Bit 12 */ |
Kojto | 90:cb3d968589d8 | 4140 | #define RI_ASMR5_PG_13 ((uint32_t)0x00002000) /*!< Bit 13 */ |
Kojto | 90:cb3d968589d8 | 4141 | #define RI_ASMR5_PG_14 ((uint32_t)0x00004000) /*!< Bit 14 */ |
Kojto | 90:cb3d968589d8 | 4142 | #define RI_ASMR5_PG_15 ((uint32_t)0x00008000) /*!< Bit 15 */ |
Kojto | 90:cb3d968589d8 | 4143 | |
Kojto | 90:cb3d968589d8 | 4144 | /******************** Bit definition for RI_CMR5 register ********************/ |
Kojto | 90:cb3d968589d8 | 4145 | #define RI_CMR5_PG ((uint32_t)0x0000FFFF) /*!< PG[15:0] Port G selection */ |
Kojto | 90:cb3d968589d8 | 4146 | #define RI_CMR5_PG_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4147 | #define RI_CMR5_PG_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4148 | #define RI_CMR5_PG_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 4149 | #define RI_CMR5_PG_3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 4150 | #define RI_CMR5_PG_4 ((uint32_t)0x00000010) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 4151 | #define RI_CMR5_PG_5 ((uint32_t)0x00000020) /*!< Bit 5 */ |
Kojto | 90:cb3d968589d8 | 4152 | #define RI_CMR5_PG_6 ((uint32_t)0x00000040) /*!< Bit 6 */ |
Kojto | 90:cb3d968589d8 | 4153 | #define RI_CMR5_PG_7 ((uint32_t)0x00000080) /*!< Bit 7 */ |
Kojto | 90:cb3d968589d8 | 4154 | #define RI_CMR5_PG_8 ((uint32_t)0x00000100) /*!< Bit 8 */ |
Kojto | 90:cb3d968589d8 | 4155 | #define RI_CMR5_PG_9 ((uint32_t)0x00000200) /*!< Bit 9 */ |
Kojto | 90:cb3d968589d8 | 4156 | #define RI_CMR5_PG_10 ((uint32_t)0x00000400) /*!< Bit 10 */ |
Kojto | 90:cb3d968589d8 | 4157 | #define RI_CMR5_PG_11 ((uint32_t)0x00000800) /*!< Bit 11 */ |
Kojto | 90:cb3d968589d8 | 4158 | #define RI_CMR5_PG_12 ((uint32_t)0x00001000) /*!< Bit 12 */ |
Kojto | 90:cb3d968589d8 | 4159 | #define RI_CMR5_PG_13 ((uint32_t)0x00002000) /*!< Bit 13 */ |
Kojto | 90:cb3d968589d8 | 4160 | #define RI_CMR5_PG_14 ((uint32_t)0x00004000) /*!< Bit 14 */ |
Kojto | 90:cb3d968589d8 | 4161 | #define RI_CMR5_PG_15 ((uint32_t)0x00008000) /*!< Bit 15 */ |
Kojto | 90:cb3d968589d8 | 4162 | |
Kojto | 90:cb3d968589d8 | 4163 | /******************** Bit definition for RI_CICR5 register ********************/ |
Kojto | 90:cb3d968589d8 | 4164 | #define RI_CICR5_PG ((uint32_t)0x0000FFFF) /*!< PG[15:0] Port G selection */ |
Kojto | 90:cb3d968589d8 | 4165 | #define RI_CICR5_PG_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4166 | #define RI_CICR5_PG_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4167 | #define RI_CICR5_PG_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 4168 | #define RI_CICR5_PG_3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 4169 | #define RI_CICR5_PG_4 ((uint32_t)0x00000010) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 4170 | #define RI_CICR5_PG_5 ((uint32_t)0x00000020) /*!< Bit 5 */ |
Kojto | 90:cb3d968589d8 | 4171 | #define RI_CICR5_PG_6 ((uint32_t)0x00000040) /*!< Bit 6 */ |
Kojto | 90:cb3d968589d8 | 4172 | #define RI_CICR5_PG_7 ((uint32_t)0x00000080) /*!< Bit 7 */ |
Kojto | 90:cb3d968589d8 | 4173 | #define RI_CICR5_PG_8 ((uint32_t)0x00000100) /*!< Bit 8 */ |
Kojto | 90:cb3d968589d8 | 4174 | #define RI_CICR5_PG_9 ((uint32_t)0x00000200) /*!< Bit 9 */ |
Kojto | 90:cb3d968589d8 | 4175 | #define RI_CICR5_PG_10 ((uint32_t)0x00000400) /*!< Bit 10 */ |
Kojto | 90:cb3d968589d8 | 4176 | #define RI_CICR5_PG_11 ((uint32_t)0x00000800) /*!< Bit 11 */ |
Kojto | 90:cb3d968589d8 | 4177 | #define RI_CICR5_PG_12 ((uint32_t)0x00001000) /*!< Bit 12 */ |
Kojto | 90:cb3d968589d8 | 4178 | #define RI_CICR5_PG_13 ((uint32_t)0x00002000) /*!< Bit 13 */ |
Kojto | 90:cb3d968589d8 | 4179 | #define RI_CICR5_PG_14 ((uint32_t)0x00004000) /*!< Bit 14 */ |
Kojto | 90:cb3d968589d8 | 4180 | #define RI_CICR5_PG_15 ((uint32_t)0x00008000) /*!< Bit 15 */ |
Kojto | 90:cb3d968589d8 | 4181 | |
Kojto | 90:cb3d968589d8 | 4182 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 4183 | /* */ |
Kojto | 90:cb3d968589d8 | 4184 | /* Timers (TIM) */ |
Kojto | 90:cb3d968589d8 | 4185 | /* */ |
Kojto | 90:cb3d968589d8 | 4186 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 4187 | |
Kojto | 90:cb3d968589d8 | 4188 | /******************* Bit definition for TIM_CR1 register ********************/ |
Kojto | 90:cb3d968589d8 | 4189 | #define TIM_CR1_CEN ((uint32_t)0x00000001) /*!<Counter enable */ |
Kojto | 90:cb3d968589d8 | 4190 | #define TIM_CR1_UDIS ((uint32_t)0x00000002) /*!<Update disable */ |
Kojto | 90:cb3d968589d8 | 4191 | #define TIM_CR1_URS ((uint32_t)0x00000004) /*!<Update request source */ |
Kojto | 90:cb3d968589d8 | 4192 | #define TIM_CR1_OPM ((uint32_t)0x00000008) /*!<One pulse mode */ |
Kojto | 90:cb3d968589d8 | 4193 | #define TIM_CR1_DIR ((uint32_t)0x00000010) /*!<Direction */ |
Kojto | 90:cb3d968589d8 | 4194 | |
Kojto | 90:cb3d968589d8 | 4195 | #define TIM_CR1_CMS ((uint32_t)0x00000060) /*!<CMS[1:0] bits (Center-aligned mode selection) */ |
Kojto | 90:cb3d968589d8 | 4196 | #define TIM_CR1_CMS_0 ((uint32_t)0x00000020) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4197 | #define TIM_CR1_CMS_1 ((uint32_t)0x00000040) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4198 | |
Kojto | 90:cb3d968589d8 | 4199 | #define TIM_CR1_ARPE ((uint32_t)0x00000080) /*!<Auto-reload preload enable */ |
Kojto | 90:cb3d968589d8 | 4200 | |
Kojto | 90:cb3d968589d8 | 4201 | #define TIM_CR1_CKD ((uint32_t)0x00000300) /*!<CKD[1:0] bits (clock division) */ |
Kojto | 90:cb3d968589d8 | 4202 | #define TIM_CR1_CKD_0 ((uint32_t)0x00000100) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4203 | #define TIM_CR1_CKD_1 ((uint32_t)0x00000200) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4204 | |
Kojto | 90:cb3d968589d8 | 4205 | /******************* Bit definition for TIM_CR2 register ********************/ |
Kojto | 90:cb3d968589d8 | 4206 | #define TIM_CR2_CCDS ((uint32_t)0x00000008) /*!<Capture/Compare DMA Selection */ |
Kojto | 90:cb3d968589d8 | 4207 | |
Kojto | 90:cb3d968589d8 | 4208 | #define TIM_CR2_MMS ((uint32_t)0x00000070) /*!<MMS[2:0] bits (Master Mode Selection) */ |
Kojto | 90:cb3d968589d8 | 4209 | #define TIM_CR2_MMS_0 ((uint32_t)0x00000010) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4210 | #define TIM_CR2_MMS_1 ((uint32_t)0x00000020) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4211 | #define TIM_CR2_MMS_2 ((uint32_t)0x00000040) /*!<Bit 2 */ |
Kojto | 90:cb3d968589d8 | 4212 | |
Kojto | 90:cb3d968589d8 | 4213 | #define TIM_CR2_TI1S ((uint32_t)0x00000080) /*!<TI1 Selection */ |
Kojto | 90:cb3d968589d8 | 4214 | |
Kojto | 90:cb3d968589d8 | 4215 | /******************* Bit definition for TIM_SMCR register *******************/ |
Kojto | 90:cb3d968589d8 | 4216 | #define TIM_SMCR_SMS ((uint32_t)0x00000007) /*!<SMS[2:0] bits (Slave mode selection) */ |
Kojto | 90:cb3d968589d8 | 4217 | #define TIM_SMCR_SMS_0 ((uint32_t)0x00000001) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4218 | #define TIM_SMCR_SMS_1 ((uint32_t)0x00000002) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4219 | #define TIM_SMCR_SMS_2 ((uint32_t)0x00000004) /*!<Bit 2 */ |
Kojto | 90:cb3d968589d8 | 4220 | |
Kojto | 90:cb3d968589d8 | 4221 | #define TIM_SMCR_OCCS ((uint32_t)0x00000008) /*!< OCREF clear selection */ |
Kojto | 90:cb3d968589d8 | 4222 | |
Kojto | 90:cb3d968589d8 | 4223 | #define TIM_SMCR_TS ((uint32_t)0x00000070) /*!<TS[2:0] bits (Trigger selection) */ |
Kojto | 90:cb3d968589d8 | 4224 | #define TIM_SMCR_TS_0 ((uint32_t)0x00000010) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4225 | #define TIM_SMCR_TS_1 ((uint32_t)0x00000020) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4226 | #define TIM_SMCR_TS_2 ((uint32_t)0x00000040) /*!<Bit 2 */ |
Kojto | 90:cb3d968589d8 | 4227 | |
Kojto | 90:cb3d968589d8 | 4228 | #define TIM_SMCR_MSM ((uint32_t)0x00000080) /*!<Master/slave mode */ |
Kojto | 90:cb3d968589d8 | 4229 | |
Kojto | 90:cb3d968589d8 | 4230 | #define TIM_SMCR_ETF ((uint32_t)0x00000F00) /*!<ETF[3:0] bits (External trigger filter) */ |
Kojto | 90:cb3d968589d8 | 4231 | #define TIM_SMCR_ETF_0 ((uint32_t)0x00000100) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4232 | #define TIM_SMCR_ETF_1 ((uint32_t)0x00000200) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4233 | #define TIM_SMCR_ETF_2 ((uint32_t)0x00000400) /*!<Bit 2 */ |
Kojto | 90:cb3d968589d8 | 4234 | #define TIM_SMCR_ETF_3 ((uint32_t)0x00000800) /*!<Bit 3 */ |
Kojto | 90:cb3d968589d8 | 4235 | |
Kojto | 90:cb3d968589d8 | 4236 | #define TIM_SMCR_ETPS ((uint32_t)0x00003000) /*!<ETPS[1:0] bits (External trigger prescaler) */ |
Kojto | 90:cb3d968589d8 | 4237 | #define TIM_SMCR_ETPS_0 ((uint32_t)0x00001000) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4238 | #define TIM_SMCR_ETPS_1 ((uint32_t)0x00002000) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4239 | |
Kojto | 90:cb3d968589d8 | 4240 | #define TIM_SMCR_ECE ((uint32_t)0x00004000) /*!<External clock enable */ |
Kojto | 90:cb3d968589d8 | 4241 | #define TIM_SMCR_ETP ((uint32_t)0x00008000) /*!<External trigger polarity */ |
Kojto | 90:cb3d968589d8 | 4242 | |
Kojto | 90:cb3d968589d8 | 4243 | /******************* Bit definition for TIM_DIER register *******************/ |
Kojto | 90:cb3d968589d8 | 4244 | #define TIM_DIER_UIE ((uint32_t)0x00000001) /*!<Update interrupt enable */ |
Kojto | 90:cb3d968589d8 | 4245 | #define TIM_DIER_CC1IE ((uint32_t)0x00000002) /*!<Capture/Compare 1 interrupt enable */ |
Kojto | 90:cb3d968589d8 | 4246 | #define TIM_DIER_CC2IE ((uint32_t)0x00000004) /*!<Capture/Compare 2 interrupt enable */ |
Kojto | 90:cb3d968589d8 | 4247 | #define TIM_DIER_CC3IE ((uint32_t)0x00000008) /*!<Capture/Compare 3 interrupt enable */ |
Kojto | 90:cb3d968589d8 | 4248 | #define TIM_DIER_CC4IE ((uint32_t)0x00000010) /*!<Capture/Compare 4 interrupt enable */ |
Kojto | 90:cb3d968589d8 | 4249 | #define TIM_DIER_TIE ((uint32_t)0x00000040) /*!<Trigger interrupt enable */ |
Kojto | 90:cb3d968589d8 | 4250 | #define TIM_DIER_UDE ((uint32_t)0x00000100) /*!<Update DMA request enable */ |
Kojto | 90:cb3d968589d8 | 4251 | #define TIM_DIER_CC1DE ((uint32_t)0x00000200) /*!<Capture/Compare 1 DMA request enable */ |
Kojto | 90:cb3d968589d8 | 4252 | #define TIM_DIER_CC2DE ((uint32_t)0x00000400) /*!<Capture/Compare 2 DMA request enable */ |
Kojto | 90:cb3d968589d8 | 4253 | #define TIM_DIER_CC3DE ((uint32_t)0x00000800) /*!<Capture/Compare 3 DMA request enable */ |
Kojto | 90:cb3d968589d8 | 4254 | #define TIM_DIER_CC4DE ((uint32_t)0x00001000) /*!<Capture/Compare 4 DMA request enable */ |
Kojto | 90:cb3d968589d8 | 4255 | #define TIM_DIER_COMDE ((uint16_t)0x2000) /*!<COM DMA request enable */ |
Kojto | 90:cb3d968589d8 | 4256 | #define TIM_DIER_TDE ((uint32_t)0x00004000) /*!<Trigger DMA request enable */ |
Kojto | 90:cb3d968589d8 | 4257 | |
Kojto | 90:cb3d968589d8 | 4258 | /******************** Bit definition for TIM_SR register ********************/ |
Kojto | 90:cb3d968589d8 | 4259 | #define TIM_SR_UIF ((uint32_t)0x00000001) /*!<Update interrupt Flag */ |
Kojto | 90:cb3d968589d8 | 4260 | #define TIM_SR_CC1IF ((uint32_t)0x00000002) /*!<Capture/Compare 1 interrupt Flag */ |
Kojto | 90:cb3d968589d8 | 4261 | #define TIM_SR_CC2IF ((uint32_t)0x00000004) /*!<Capture/Compare 2 interrupt Flag */ |
Kojto | 90:cb3d968589d8 | 4262 | #define TIM_SR_CC3IF ((uint32_t)0x00000008) /*!<Capture/Compare 3 interrupt Flag */ |
Kojto | 90:cb3d968589d8 | 4263 | #define TIM_SR_CC4IF ((uint32_t)0x00000010) /*!<Capture/Compare 4 interrupt Flag */ |
Kojto | 90:cb3d968589d8 | 4264 | #define TIM_SR_TIF ((uint32_t)0x00000040) /*!<Trigger interrupt Flag */ |
Kojto | 90:cb3d968589d8 | 4265 | #define TIM_SR_CC1OF ((uint32_t)0x00000200) /*!<Capture/Compare 1 Overcapture Flag */ |
Kojto | 90:cb3d968589d8 | 4266 | #define TIM_SR_CC2OF ((uint32_t)0x00000400) /*!<Capture/Compare 2 Overcapture Flag */ |
Kojto | 90:cb3d968589d8 | 4267 | #define TIM_SR_CC3OF ((uint32_t)0x00000800) /*!<Capture/Compare 3 Overcapture Flag */ |
Kojto | 90:cb3d968589d8 | 4268 | #define TIM_SR_CC4OF ((uint32_t)0x00001000) /*!<Capture/Compare 4 Overcapture Flag */ |
Kojto | 90:cb3d968589d8 | 4269 | |
Kojto | 90:cb3d968589d8 | 4270 | /******************* Bit definition for TIM_EGR register ********************/ |
Kojto | 90:cb3d968589d8 | 4271 | #define TIM_EGR_UG ((uint32_t)0x00000001) /*!<Update Generation */ |
Kojto | 90:cb3d968589d8 | 4272 | #define TIM_EGR_CC1G ((uint32_t)0x00000002) /*!<Capture/Compare 1 Generation */ |
Kojto | 90:cb3d968589d8 | 4273 | #define TIM_EGR_CC2G ((uint32_t)0x00000004) /*!<Capture/Compare 2 Generation */ |
Kojto | 90:cb3d968589d8 | 4274 | #define TIM_EGR_CC3G ((uint32_t)0x00000008) /*!<Capture/Compare 3 Generation */ |
Kojto | 90:cb3d968589d8 | 4275 | #define TIM_EGR_CC4G ((uint32_t)0x00000010) /*!<Capture/Compare 4 Generation */ |
Kojto | 90:cb3d968589d8 | 4276 | #define TIM_EGR_TG ((uint32_t)0x00000040) /*!<Trigger Generation */ |
Kojto | 90:cb3d968589d8 | 4277 | |
Kojto | 90:cb3d968589d8 | 4278 | /****************** Bit definition for TIM_CCMR1 register *******************/ |
Kojto | 90:cb3d968589d8 | 4279 | #define TIM_CCMR1_CC1S ((uint32_t)0x00000003) /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */ |
Kojto | 90:cb3d968589d8 | 4280 | #define TIM_CCMR1_CC1S_0 ((uint32_t)0x00000001) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4281 | #define TIM_CCMR1_CC1S_1 ((uint32_t)0x00000002) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4282 | |
Kojto | 90:cb3d968589d8 | 4283 | #define TIM_CCMR1_OC1FE ((uint32_t)0x00000004) /*!<Output Compare 1 Fast enable */ |
Kojto | 90:cb3d968589d8 | 4284 | #define TIM_CCMR1_OC1PE ((uint32_t)0x00000008) /*!<Output Compare 1 Preload enable */ |
Kojto | 90:cb3d968589d8 | 4285 | |
Kojto | 90:cb3d968589d8 | 4286 | #define TIM_CCMR1_OC1M ((uint32_t)0x00000070) /*!<OC1M[2:0] bits (Output Compare 1 Mode) */ |
Kojto | 90:cb3d968589d8 | 4287 | #define TIM_CCMR1_OC1M_0 ((uint32_t)0x00000010) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4288 | #define TIM_CCMR1_OC1M_1 ((uint32_t)0x00000020) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4289 | #define TIM_CCMR1_OC1M_2 ((uint32_t)0x00000040) /*!<Bit 2 */ |
Kojto | 90:cb3d968589d8 | 4290 | |
Kojto | 90:cb3d968589d8 | 4291 | #define TIM_CCMR1_OC1CE ((uint32_t)0x00000080) /*!<Output Compare 1Clear Enable */ |
Kojto | 90:cb3d968589d8 | 4292 | |
Kojto | 90:cb3d968589d8 | 4293 | #define TIM_CCMR1_CC2S ((uint32_t)0x00000300) /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */ |
Kojto | 90:cb3d968589d8 | 4294 | #define TIM_CCMR1_CC2S_0 ((uint32_t)0x00000100) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4295 | #define TIM_CCMR1_CC2S_1 ((uint32_t)0x00000200) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4296 | |
Kojto | 90:cb3d968589d8 | 4297 | #define TIM_CCMR1_OC2FE ((uint32_t)0x00000400) /*!<Output Compare 2 Fast enable */ |
Kojto | 90:cb3d968589d8 | 4298 | #define TIM_CCMR1_OC2PE ((uint32_t)0x00000800) /*!<Output Compare 2 Preload enable */ |
Kojto | 90:cb3d968589d8 | 4299 | |
Kojto | 90:cb3d968589d8 | 4300 | #define TIM_CCMR1_OC2M ((uint32_t)0x00007000) /*!<OC2M[2:0] bits (Output Compare 2 Mode) */ |
Kojto | 90:cb3d968589d8 | 4301 | #define TIM_CCMR1_OC2M_0 ((uint32_t)0x00001000) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4302 | #define TIM_CCMR1_OC2M_1 ((uint32_t)0x00002000) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4303 | #define TIM_CCMR1_OC2M_2 ((uint32_t)0x00004000) /*!<Bit 2 */ |
Kojto | 90:cb3d968589d8 | 4304 | |
Kojto | 90:cb3d968589d8 | 4305 | #define TIM_CCMR1_OC2CE ((uint32_t)0x00008000) /*!<Output Compare 2 Clear Enable */ |
Kojto | 90:cb3d968589d8 | 4306 | |
Kojto | 90:cb3d968589d8 | 4307 | /*----------------------------------------------------------------------------*/ |
Kojto | 90:cb3d968589d8 | 4308 | |
Kojto | 90:cb3d968589d8 | 4309 | #define TIM_CCMR1_IC1PSC ((uint32_t)0x0000000C) /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */ |
Kojto | 90:cb3d968589d8 | 4310 | #define TIM_CCMR1_IC1PSC_0 ((uint32_t)0x00000004) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4311 | #define TIM_CCMR1_IC1PSC_1 ((uint32_t)0x00000008) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4312 | |
Kojto | 90:cb3d968589d8 | 4313 | #define TIM_CCMR1_IC1F ((uint32_t)0x000000F0) /*!<IC1F[3:0] bits (Input Capture 1 Filter) */ |
Kojto | 90:cb3d968589d8 | 4314 | #define TIM_CCMR1_IC1F_0 ((uint32_t)0x00000010) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4315 | #define TIM_CCMR1_IC1F_1 ((uint32_t)0x00000020) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4316 | #define TIM_CCMR1_IC1F_2 ((uint32_t)0x00000040) /*!<Bit 2 */ |
Kojto | 90:cb3d968589d8 | 4317 | #define TIM_CCMR1_IC1F_3 ((uint32_t)0x00000080) /*!<Bit 3 */ |
Kojto | 90:cb3d968589d8 | 4318 | |
Kojto | 90:cb3d968589d8 | 4319 | #define TIM_CCMR1_IC2PSC ((uint32_t)0x00000C00) /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */ |
Kojto | 90:cb3d968589d8 | 4320 | #define TIM_CCMR1_IC2PSC_0 ((uint32_t)0x00000400) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4321 | #define TIM_CCMR1_IC2PSC_1 ((uint32_t)0x00000800) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4322 | |
Kojto | 90:cb3d968589d8 | 4323 | #define TIM_CCMR1_IC2F ((uint32_t)0x0000F000) /*!<IC2F[3:0] bits (Input Capture 2 Filter) */ |
Kojto | 90:cb3d968589d8 | 4324 | #define TIM_CCMR1_IC2F_0 ((uint32_t)0x00001000) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4325 | #define TIM_CCMR1_IC2F_1 ((uint32_t)0x00002000) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4326 | #define TIM_CCMR1_IC2F_2 ((uint32_t)0x00004000) /*!<Bit 2 */ |
Kojto | 90:cb3d968589d8 | 4327 | #define TIM_CCMR1_IC2F_3 ((uint32_t)0x00008000) /*!<Bit 3 */ |
Kojto | 90:cb3d968589d8 | 4328 | |
Kojto | 90:cb3d968589d8 | 4329 | /****************** Bit definition for TIM_CCMR2 register *******************/ |
Kojto | 90:cb3d968589d8 | 4330 | #define TIM_CCMR2_CC3S ((uint32_t)0x00000003) /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */ |
Kojto | 90:cb3d968589d8 | 4331 | #define TIM_CCMR2_CC3S_0 ((uint32_t)0x00000001) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4332 | #define TIM_CCMR2_CC3S_1 ((uint32_t)0x00000002) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4333 | |
Kojto | 90:cb3d968589d8 | 4334 | #define TIM_CCMR2_OC3FE ((uint32_t)0x00000004) /*!<Output Compare 3 Fast enable */ |
Kojto | 90:cb3d968589d8 | 4335 | #define TIM_CCMR2_OC3PE ((uint32_t)0x00000008) /*!<Output Compare 3 Preload enable */ |
Kojto | 90:cb3d968589d8 | 4336 | |
Kojto | 90:cb3d968589d8 | 4337 | #define TIM_CCMR2_OC3M ((uint32_t)0x00000070) /*!<OC3M[2:0] bits (Output Compare 3 Mode) */ |
Kojto | 90:cb3d968589d8 | 4338 | #define TIM_CCMR2_OC3M_0 ((uint32_t)0x00000010) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4339 | #define TIM_CCMR2_OC3M_1 ((uint32_t)0x00000020) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4340 | #define TIM_CCMR2_OC3M_2 ((uint32_t)0x00000040) /*!<Bit 2 */ |
Kojto | 90:cb3d968589d8 | 4341 | |
Kojto | 90:cb3d968589d8 | 4342 | #define TIM_CCMR2_OC3CE ((uint32_t)0x00000080) /*!<Output Compare 3 Clear Enable */ |
Kojto | 90:cb3d968589d8 | 4343 | |
Kojto | 90:cb3d968589d8 | 4344 | #define TIM_CCMR2_CC4S ((uint32_t)0x00000300) /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */ |
Kojto | 90:cb3d968589d8 | 4345 | #define TIM_CCMR2_CC4S_0 ((uint32_t)0x00000100) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4346 | #define TIM_CCMR2_CC4S_1 ((uint32_t)0x00000200) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4347 | |
Kojto | 90:cb3d968589d8 | 4348 | #define TIM_CCMR2_OC4FE ((uint32_t)0x00000400) /*!<Output Compare 4 Fast enable */ |
Kojto | 90:cb3d968589d8 | 4349 | #define TIM_CCMR2_OC4PE ((uint32_t)0x00000800) /*!<Output Compare 4 Preload enable */ |
Kojto | 90:cb3d968589d8 | 4350 | |
Kojto | 90:cb3d968589d8 | 4351 | #define TIM_CCMR2_OC4M ((uint32_t)0x00007000) /*!<OC4M[2:0] bits (Output Compare 4 Mode) */ |
Kojto | 90:cb3d968589d8 | 4352 | #define TIM_CCMR2_OC4M_0 ((uint32_t)0x00001000) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4353 | #define TIM_CCMR2_OC4M_1 ((uint32_t)0x00002000) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4354 | #define TIM_CCMR2_OC4M_2 ((uint32_t)0x00004000) /*!<Bit 2 */ |
Kojto | 90:cb3d968589d8 | 4355 | |
Kojto | 90:cb3d968589d8 | 4356 | #define TIM_CCMR2_OC4CE ((uint32_t)0x00008000) /*!<Output Compare 4 Clear Enable */ |
Kojto | 90:cb3d968589d8 | 4357 | |
Kojto | 90:cb3d968589d8 | 4358 | /*----------------------------------------------------------------------------*/ |
Kojto | 90:cb3d968589d8 | 4359 | |
Kojto | 90:cb3d968589d8 | 4360 | #define TIM_CCMR2_IC3PSC ((uint32_t)0x0000000C) /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */ |
Kojto | 90:cb3d968589d8 | 4361 | #define TIM_CCMR2_IC3PSC_0 ((uint32_t)0x00000004) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4362 | #define TIM_CCMR2_IC3PSC_1 ((uint32_t)0x00000008) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4363 | |
Kojto | 90:cb3d968589d8 | 4364 | #define TIM_CCMR2_IC3F ((uint32_t)0x000000F0) /*!<IC3F[3:0] bits (Input Capture 3 Filter) */ |
Kojto | 90:cb3d968589d8 | 4365 | #define TIM_CCMR2_IC3F_0 ((uint32_t)0x00000010) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4366 | #define TIM_CCMR2_IC3F_1 ((uint32_t)0x00000020) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4367 | #define TIM_CCMR2_IC3F_2 ((uint32_t)0x00000040) /*!<Bit 2 */ |
Kojto | 90:cb3d968589d8 | 4368 | #define TIM_CCMR2_IC3F_3 ((uint32_t)0x00000080) /*!<Bit 3 */ |
Kojto | 90:cb3d968589d8 | 4369 | |
Kojto | 90:cb3d968589d8 | 4370 | #define TIM_CCMR2_IC4PSC ((uint32_t)0x00000C00) /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */ |
Kojto | 90:cb3d968589d8 | 4371 | #define TIM_CCMR2_IC4PSC_0 ((uint32_t)0x00000400) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4372 | #define TIM_CCMR2_IC4PSC_1 ((uint32_t)0x00000800) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4373 | |
Kojto | 90:cb3d968589d8 | 4374 | #define TIM_CCMR2_IC4F ((uint32_t)0x0000F000) /*!<IC4F[3:0] bits (Input Capture 4 Filter) */ |
Kojto | 90:cb3d968589d8 | 4375 | #define TIM_CCMR2_IC4F_0 ((uint32_t)0x00001000) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4376 | #define TIM_CCMR2_IC4F_1 ((uint32_t)0x00002000) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4377 | #define TIM_CCMR2_IC4F_2 ((uint32_t)0x00004000) /*!<Bit 2 */ |
Kojto | 90:cb3d968589d8 | 4378 | #define TIM_CCMR2_IC4F_3 ((uint32_t)0x00008000) /*!<Bit 3 */ |
Kojto | 90:cb3d968589d8 | 4379 | |
Kojto | 90:cb3d968589d8 | 4380 | /******************* Bit definition for TIM_CCER register *******************/ |
Kojto | 90:cb3d968589d8 | 4381 | #define TIM_CCER_CC1E ((uint32_t)0x00000001) /*!<Capture/Compare 1 output enable */ |
Kojto | 90:cb3d968589d8 | 4382 | #define TIM_CCER_CC1P ((uint32_t)0x00000002) /*!<Capture/Compare 1 output Polarity */ |
Kojto | 90:cb3d968589d8 | 4383 | #define TIM_CCER_CC1NP ((uint32_t)0x00000008) /*!<Capture/Compare 1 Complementary output Polarity */ |
Kojto | 90:cb3d968589d8 | 4384 | #define TIM_CCER_CC2E ((uint32_t)0x00000010) /*!<Capture/Compare 2 output enable */ |
Kojto | 90:cb3d968589d8 | 4385 | #define TIM_CCER_CC2P ((uint32_t)0x00000020) /*!<Capture/Compare 2 output Polarity */ |
Kojto | 90:cb3d968589d8 | 4386 | #define TIM_CCER_CC2NP ((uint32_t)0x00000080) /*!<Capture/Compare 2 Complementary output Polarity */ |
Kojto | 90:cb3d968589d8 | 4387 | #define TIM_CCER_CC3E ((uint32_t)0x00000100) /*!<Capture/Compare 3 output enable */ |
Kojto | 90:cb3d968589d8 | 4388 | #define TIM_CCER_CC3P ((uint32_t)0x00000200) /*!<Capture/Compare 3 output Polarity */ |
Kojto | 90:cb3d968589d8 | 4389 | #define TIM_CCER_CC3NP ((uint32_t)0x00000800) /*!<Capture/Compare 3 Complementary output Polarity */ |
Kojto | 90:cb3d968589d8 | 4390 | #define TIM_CCER_CC4E ((uint32_t)0x00001000) /*!<Capture/Compare 4 output enable */ |
Kojto | 90:cb3d968589d8 | 4391 | #define TIM_CCER_CC4P ((uint32_t)0x00002000) /*!<Capture/Compare 4 output Polarity */ |
Kojto | 90:cb3d968589d8 | 4392 | #define TIM_CCER_CC4NP ((uint32_t)0x00008000) /*!<Capture/Compare 4 Complementary output Polarity */ |
Kojto | 90:cb3d968589d8 | 4393 | |
Kojto | 90:cb3d968589d8 | 4394 | /******************* Bit definition for TIM_CNT register ********************/ |
Kojto | 90:cb3d968589d8 | 4395 | #define TIM_CNT_CNT ((uint32_t)0x0000FFFF) /*!<Counter Value */ |
Kojto | 90:cb3d968589d8 | 4396 | |
Kojto | 90:cb3d968589d8 | 4397 | /******************* Bit definition for TIM_PSC register ********************/ |
Kojto | 90:cb3d968589d8 | 4398 | #define TIM_PSC_PSC ((uint32_t)0x0000FFFF) /*!<Prescaler Value */ |
Kojto | 90:cb3d968589d8 | 4399 | |
Kojto | 90:cb3d968589d8 | 4400 | /******************* Bit definition for TIM_ARR register ********************/ |
Kojto | 90:cb3d968589d8 | 4401 | #define TIM_ARR_ARR ((uint32_t)0x0000FFFF) /*!<actual auto-reload Value */ |
Kojto | 90:cb3d968589d8 | 4402 | |
Kojto | 90:cb3d968589d8 | 4403 | /******************* Bit definition for TIM_CCR1 register *******************/ |
Kojto | 90:cb3d968589d8 | 4404 | #define TIM_CCR1_CCR1 ((uint32_t)0x0000FFFF) /*!<Capture/Compare 1 Value */ |
Kojto | 90:cb3d968589d8 | 4405 | |
Kojto | 90:cb3d968589d8 | 4406 | /******************* Bit definition for TIM_CCR2 register *******************/ |
Kojto | 90:cb3d968589d8 | 4407 | #define TIM_CCR2_CCR2 ((uint32_t)0x0000FFFF) /*!<Capture/Compare 2 Value */ |
Kojto | 90:cb3d968589d8 | 4408 | |
Kojto | 90:cb3d968589d8 | 4409 | /******************* Bit definition for TIM_CCR3 register *******************/ |
Kojto | 90:cb3d968589d8 | 4410 | #define TIM_CCR3_CCR3 ((uint32_t)0x0000FFFF) /*!<Capture/Compare 3 Value */ |
Kojto | 90:cb3d968589d8 | 4411 | |
Kojto | 90:cb3d968589d8 | 4412 | /******************* Bit definition for TIM_CCR4 register *******************/ |
Kojto | 90:cb3d968589d8 | 4413 | #define TIM_CCR4_CCR4 ((uint32_t)0x0000FFFF) /*!<Capture/Compare 4 Value */ |
Kojto | 90:cb3d968589d8 | 4414 | |
Kojto | 90:cb3d968589d8 | 4415 | /******************* Bit definition for TIM_DCR register ********************/ |
Kojto | 90:cb3d968589d8 | 4416 | #define TIM_DCR_DBA ((uint32_t)0x0000001F) /*!<DBA[4:0] bits (DMA Base Address) */ |
Kojto | 90:cb3d968589d8 | 4417 | #define TIM_DCR_DBA_0 ((uint32_t)0x00000001) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4418 | #define TIM_DCR_DBA_1 ((uint32_t)0x00000002) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4419 | #define TIM_DCR_DBA_2 ((uint32_t)0x00000004) /*!<Bit 2 */ |
Kojto | 90:cb3d968589d8 | 4420 | #define TIM_DCR_DBA_3 ((uint32_t)0x00000008) /*!<Bit 3 */ |
Kojto | 90:cb3d968589d8 | 4421 | #define TIM_DCR_DBA_4 ((uint32_t)0x00000010) /*!<Bit 4 */ |
Kojto | 90:cb3d968589d8 | 4422 | |
Kojto | 90:cb3d968589d8 | 4423 | #define TIM_DCR_DBL ((uint32_t)0x00001F00) /*!<DBL[4:0] bits (DMA Burst Length) */ |
Kojto | 90:cb3d968589d8 | 4424 | #define TIM_DCR_DBL_0 ((uint32_t)0x00000100) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4425 | #define TIM_DCR_DBL_1 ((uint32_t)0x00000200) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4426 | #define TIM_DCR_DBL_2 ((uint32_t)0x00000400) /*!<Bit 2 */ |
Kojto | 90:cb3d968589d8 | 4427 | #define TIM_DCR_DBL_3 ((uint32_t)0x00000800) /*!<Bit 3 */ |
Kojto | 90:cb3d968589d8 | 4428 | #define TIM_DCR_DBL_4 ((uint32_t)0x00001000) /*!<Bit 4 */ |
Kojto | 90:cb3d968589d8 | 4429 | |
Kojto | 90:cb3d968589d8 | 4430 | /******************* Bit definition for TIM_DMAR register *******************/ |
Kojto | 90:cb3d968589d8 | 4431 | #define TIM_DMAR_DMAB ((uint32_t)0x0000FFFF) /*!<DMA register for burst accesses */ |
Kojto | 90:cb3d968589d8 | 4432 | |
Kojto | 90:cb3d968589d8 | 4433 | /******************* Bit definition for TIM_OR register *********************/ |
Kojto | 90:cb3d968589d8 | 4434 | #define TIM_OR_TI1RMP ((uint32_t)0x00000003) /*!<TI1_RMP[1:0] bits (TIM Input 1 remap) */ |
Kojto | 90:cb3d968589d8 | 4435 | #define TIM_OR_TI1RMP_0 ((uint32_t)0x00000001) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4436 | #define TIM_OR_TI1RMP_1 ((uint32_t)0x00000002) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4437 | |
Kojto | 90:cb3d968589d8 | 4438 | #define TIM_OR_ETR_RMP ((uint32_t)0x00000004) /*!<ETR_RMP bit (TIM10/11 ETR remap)*/ |
Kojto | 90:cb3d968589d8 | 4439 | #define TIM_OR_TI1_RMP_RI ((uint32_t)0x00000008) /*!<TI1_RMP_RI bit (TIM10/11 Input 1 remap for Routing interface) */ |
Kojto | 90:cb3d968589d8 | 4440 | |
Kojto | 90:cb3d968589d8 | 4441 | /*----------------------------------------------------------------------------*/ |
Kojto | 90:cb3d968589d8 | 4442 | #define TIM9_OR_ITR1_RMP ((uint32_t)0x00000004) /*!<ITR1_RMP bit (TIM9 Internal trigger 1 remap) */ |
Kojto | 90:cb3d968589d8 | 4443 | |
Kojto | 90:cb3d968589d8 | 4444 | /*----------------------------------------------------------------------------*/ |
Kojto | 90:cb3d968589d8 | 4445 | #define TIM2_OR_ITR1_RMP ((uint32_t)0x00000001) /*!<ITR1_RMP bit (TIM2 Internal trigger 1 remap) */ |
Kojto | 90:cb3d968589d8 | 4446 | |
Kojto | 90:cb3d968589d8 | 4447 | /*----------------------------------------------------------------------------*/ |
Kojto | 90:cb3d968589d8 | 4448 | #define TIM3_OR_ITR2_RMP ((uint32_t)0x00000001) /*!<ITR2_RMP bit (TIM3 Internal trigger 2 remap) */ |
Kojto | 90:cb3d968589d8 | 4449 | |
Kojto | 90:cb3d968589d8 | 4450 | /*----------------------------------------------------------------------------*/ |
Kojto | 90:cb3d968589d8 | 4451 | |
Kojto | 90:cb3d968589d8 | 4452 | |
Kojto | 90:cb3d968589d8 | 4453 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 4454 | /* */ |
Kojto | 90:cb3d968589d8 | 4455 | /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */ |
Kojto | 90:cb3d968589d8 | 4456 | /* */ |
Kojto | 90:cb3d968589d8 | 4457 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 4458 | |
Kojto | 90:cb3d968589d8 | 4459 | /******************* Bit definition for USART_SR register *******************/ |
Kojto | 90:cb3d968589d8 | 4460 | #define USART_SR_PE ((uint32_t)0x00000001) /*!< Parity Error */ |
Kojto | 90:cb3d968589d8 | 4461 | #define USART_SR_FE ((uint32_t)0x00000002) /*!< Framing Error */ |
Kojto | 90:cb3d968589d8 | 4462 | #define USART_SR_NE ((uint32_t)0x00000004) /*!< Noise Error Flag */ |
Kojto | 90:cb3d968589d8 | 4463 | #define USART_SR_ORE ((uint32_t)0x00000008) /*!< OverRun Error */ |
Kojto | 90:cb3d968589d8 | 4464 | #define USART_SR_IDLE ((uint32_t)0x00000010) /*!< IDLE line detected */ |
Kojto | 90:cb3d968589d8 | 4465 | #define USART_SR_RXNE ((uint32_t)0x00000020) /*!< Read Data Register Not Empty */ |
Kojto | 90:cb3d968589d8 | 4466 | #define USART_SR_TC ((uint32_t)0x00000040) /*!< Transmission Complete */ |
Kojto | 90:cb3d968589d8 | 4467 | #define USART_SR_TXE ((uint32_t)0x00000080) /*!< Transmit Data Register Empty */ |
Kojto | 90:cb3d968589d8 | 4468 | #define USART_SR_LBD ((uint32_t)0x00000100) /*!< LIN Break Detection Flag */ |
Kojto | 90:cb3d968589d8 | 4469 | #define USART_SR_CTS ((uint32_t)0x00000200) /*!< CTS Flag */ |
Kojto | 90:cb3d968589d8 | 4470 | |
Kojto | 90:cb3d968589d8 | 4471 | /******************* Bit definition for USART_DR register *******************/ |
Kojto | 90:cb3d968589d8 | 4472 | #define USART_DR_DR ((uint32_t)0x000001FF) /*!< Data value */ |
Kojto | 90:cb3d968589d8 | 4473 | |
Kojto | 90:cb3d968589d8 | 4474 | /****************** Bit definition for USART_BRR register *******************/ |
Kojto | 90:cb3d968589d8 | 4475 | #define USART_BRR_DIV_FRACTION ((uint32_t)0x0000000F) /*!< Fraction of USARTDIV */ |
Kojto | 90:cb3d968589d8 | 4476 | #define USART_BRR_DIV_MANTISSA ((uint32_t)0x0000FFF0) /*!< Mantissa of USARTDIV */ |
Kojto | 90:cb3d968589d8 | 4477 | |
Kojto | 90:cb3d968589d8 | 4478 | /****************** Bit definition for USART_CR1 register *******************/ |
Kojto | 90:cb3d968589d8 | 4479 | #define USART_CR1_SBK ((uint32_t)0x00000001) /*!< Send Break */ |
Kojto | 90:cb3d968589d8 | 4480 | #define USART_CR1_RWU ((uint32_t)0x00000002) /*!< Receiver wakeup */ |
Kojto | 90:cb3d968589d8 | 4481 | #define USART_CR1_RE ((uint32_t)0x00000004) /*!< Receiver Enable */ |
Kojto | 90:cb3d968589d8 | 4482 | #define USART_CR1_TE ((uint32_t)0x00000008) /*!< Transmitter Enable */ |
Kojto | 90:cb3d968589d8 | 4483 | #define USART_CR1_IDLEIE ((uint32_t)0x00000010) /*!< IDLE Interrupt Enable */ |
Kojto | 90:cb3d968589d8 | 4484 | #define USART_CR1_RXNEIE ((uint32_t)0x00000020) /*!< RXNE Interrupt Enable */ |
Kojto | 90:cb3d968589d8 | 4485 | #define USART_CR1_TCIE ((uint32_t)0x00000040) /*!< Transmission Complete Interrupt Enable */ |
Kojto | 90:cb3d968589d8 | 4486 | #define USART_CR1_TXEIE ((uint32_t)0x00000080) /*!< PE Interrupt Enable */ |
Kojto | 90:cb3d968589d8 | 4487 | #define USART_CR1_PEIE ((uint32_t)0x00000100) /*!< PE Interrupt Enable */ |
Kojto | 90:cb3d968589d8 | 4488 | #define USART_CR1_PS ((uint32_t)0x00000200) /*!< Parity Selection */ |
Kojto | 90:cb3d968589d8 | 4489 | #define USART_CR1_PCE ((uint32_t)0x00000400) /*!< Parity Control Enable */ |
Kojto | 90:cb3d968589d8 | 4490 | #define USART_CR1_WAKE ((uint32_t)0x00000800) /*!< Wakeup method */ |
Kojto | 90:cb3d968589d8 | 4491 | #define USART_CR1_M ((uint32_t)0x00001000) /*!< Word length */ |
Kojto | 90:cb3d968589d8 | 4492 | #define USART_CR1_UE ((uint32_t)0x00002000) /*!< USART Enable */ |
Kojto | 90:cb3d968589d8 | 4493 | #define USART_CR1_OVER8 ((uint32_t)0x00008000) /*!< Oversampling by 8-bit mode */ |
Kojto | 90:cb3d968589d8 | 4494 | |
Kojto | 90:cb3d968589d8 | 4495 | /****************** Bit definition for USART_CR2 register *******************/ |
Kojto | 90:cb3d968589d8 | 4496 | #define USART_CR2_ADD ((uint32_t)0x0000000F) /*!< Address of the USART node */ |
Kojto | 90:cb3d968589d8 | 4497 | #define USART_CR2_LBDL ((uint32_t)0x00000020) /*!< LIN Break Detection Length */ |
Kojto | 90:cb3d968589d8 | 4498 | #define USART_CR2_LBDIE ((uint32_t)0x00000040) /*!< LIN Break Detection Interrupt Enable */ |
Kojto | 90:cb3d968589d8 | 4499 | #define USART_CR2_LBCL ((uint32_t)0x00000100) /*!< Last Bit Clock pulse */ |
Kojto | 90:cb3d968589d8 | 4500 | #define USART_CR2_CPHA ((uint32_t)0x00000200) /*!< Clock Phase */ |
Kojto | 90:cb3d968589d8 | 4501 | #define USART_CR2_CPOL ((uint32_t)0x00000400) /*!< Clock Polarity */ |
Kojto | 90:cb3d968589d8 | 4502 | #define USART_CR2_CLKEN ((uint32_t)0x00000800) /*!< Clock Enable */ |
Kojto | 90:cb3d968589d8 | 4503 | |
Kojto | 90:cb3d968589d8 | 4504 | #define USART_CR2_STOP ((uint32_t)0x00003000) /*!< STOP[1:0] bits (STOP bits) */ |
Kojto | 90:cb3d968589d8 | 4505 | #define USART_CR2_STOP_0 ((uint32_t)0x00001000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4506 | #define USART_CR2_STOP_1 ((uint32_t)0x00002000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4507 | |
Kojto | 90:cb3d968589d8 | 4508 | #define USART_CR2_LINEN ((uint32_t)0x00004000) /*!< LIN mode enable */ |
Kojto | 90:cb3d968589d8 | 4509 | |
Kojto | 90:cb3d968589d8 | 4510 | /****************** Bit definition for USART_CR3 register *******************/ |
Kojto | 90:cb3d968589d8 | 4511 | #define USART_CR3_EIE ((uint32_t)0x00000001) /*!< Error Interrupt Enable */ |
Kojto | 90:cb3d968589d8 | 4512 | #define USART_CR3_IREN ((uint32_t)0x00000002) /*!< IrDA mode Enable */ |
Kojto | 90:cb3d968589d8 | 4513 | #define USART_CR3_IRLP ((uint32_t)0x00000004) /*!< IrDA Low-Power */ |
Kojto | 90:cb3d968589d8 | 4514 | #define USART_CR3_HDSEL ((uint32_t)0x00000008) /*!< Half-Duplex Selection */ |
Kojto | 90:cb3d968589d8 | 4515 | #define USART_CR3_NACK ((uint32_t)0x00000010) /*!< Smartcard NACK enable */ |
Kojto | 90:cb3d968589d8 | 4516 | #define USART_CR3_SCEN ((uint32_t)0x00000020) /*!< Smartcard mode enable */ |
Kojto | 90:cb3d968589d8 | 4517 | #define USART_CR3_DMAR ((uint32_t)0x00000040) /*!< DMA Enable Receiver */ |
Kojto | 90:cb3d968589d8 | 4518 | #define USART_CR3_DMAT ((uint32_t)0x00000080) /*!< DMA Enable Transmitter */ |
Kojto | 90:cb3d968589d8 | 4519 | #define USART_CR3_RTSE ((uint32_t)0x00000100) /*!< RTS Enable */ |
Kojto | 90:cb3d968589d8 | 4520 | #define USART_CR3_CTSE ((uint32_t)0x00000200) /*!< CTS Enable */ |
Kojto | 90:cb3d968589d8 | 4521 | #define USART_CR3_CTSIE ((uint32_t)0x00000400) /*!< CTS Interrupt Enable */ |
Kojto | 90:cb3d968589d8 | 4522 | #define USART_CR3_ONEBIT ((uint32_t)0x00000800) /*!< One sample bit method enable */ |
Kojto | 90:cb3d968589d8 | 4523 | |
Kojto | 90:cb3d968589d8 | 4524 | /****************** Bit definition for USART_GTPR register ******************/ |
Kojto | 90:cb3d968589d8 | 4525 | #define USART_GTPR_PSC ((uint32_t)0x000000FF) /*!< PSC[7:0] bits (Prescaler value) */ |
Kojto | 90:cb3d968589d8 | 4526 | #define USART_GTPR_PSC_0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4527 | #define USART_GTPR_PSC_1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4528 | #define USART_GTPR_PSC_2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 4529 | #define USART_GTPR_PSC_3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 4530 | #define USART_GTPR_PSC_4 ((uint32_t)0x00000010) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 4531 | #define USART_GTPR_PSC_5 ((uint32_t)0x00000020) /*!< Bit 5 */ |
Kojto | 90:cb3d968589d8 | 4532 | #define USART_GTPR_PSC_6 ((uint32_t)0x00000040) /*!< Bit 6 */ |
Kojto | 90:cb3d968589d8 | 4533 | #define USART_GTPR_PSC_7 ((uint32_t)0x00000080) /*!< Bit 7 */ |
Kojto | 90:cb3d968589d8 | 4534 | |
Kojto | 90:cb3d968589d8 | 4535 | #define USART_GTPR_GT ((uint32_t)0x0000FF00) /*!< Guard time value */ |
Kojto | 90:cb3d968589d8 | 4536 | |
Kojto | 90:cb3d968589d8 | 4537 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 4538 | /* */ |
Kojto | 90:cb3d968589d8 | 4539 | /* Universal Serial Bus (USB) */ |
Kojto | 90:cb3d968589d8 | 4540 | /* */ |
Kojto | 90:cb3d968589d8 | 4541 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 4542 | |
Kojto | 90:cb3d968589d8 | 4543 | /*!<Endpoint-specific registers */ |
Kojto | 90:cb3d968589d8 | 4544 | |
Kojto | 90:cb3d968589d8 | 4545 | #define USB_EP0R USB_BASE /*!< endpoint 0 register address */ |
Kojto | 90:cb3d968589d8 | 4546 | #define USB_EP1R (USB_BASE + 0x00000004) /*!< endpoint 1 register address */ |
Kojto | 90:cb3d968589d8 | 4547 | #define USB_EP2R (USB_BASE + 0x00000008) /*!< endpoint 2 register address */ |
Kojto | 90:cb3d968589d8 | 4548 | #define USB_EP3R (USB_BASE + 0x0000000C) /*!< endpoint 3 register address */ |
Kojto | 90:cb3d968589d8 | 4549 | #define USB_EP4R (USB_BASE + 0x00000010) /*!< endpoint 4 register address */ |
Kojto | 90:cb3d968589d8 | 4550 | #define USB_EP5R (USB_BASE + 0x00000014) /*!< endpoint 5 register address */ |
Kojto | 90:cb3d968589d8 | 4551 | #define USB_EP6R (USB_BASE + 0x00000018) /*!< endpoint 6 register address */ |
Kojto | 90:cb3d968589d8 | 4552 | #define USB_EP7R (USB_BASE + 0x0000001C) /*!< endpoint 7 register address */ |
Kojto | 90:cb3d968589d8 | 4553 | |
Kojto | 90:cb3d968589d8 | 4554 | /* bit positions */ |
Kojto | 90:cb3d968589d8 | 4555 | #define USB_EP_CTR_RX ((uint32_t)0x00008000) /*!< EndPoint Correct TRansfer RX */ |
Kojto | 90:cb3d968589d8 | 4556 | #define USB_EP_DTOG_RX ((uint32_t)0x00004000) /*!< EndPoint Data TOGGLE RX */ |
Kojto | 90:cb3d968589d8 | 4557 | #define USB_EPRX_STAT ((uint32_t)0x00003000) /*!< EndPoint RX STATus bit field */ |
Kojto | 90:cb3d968589d8 | 4558 | #define USB_EP_SETUP ((uint32_t)0x00000800) /*!< EndPoint SETUP */ |
Kojto | 90:cb3d968589d8 | 4559 | #define USB_EP_T_FIELD ((uint32_t)0x00000600) /*!< EndPoint TYPE */ |
Kojto | 90:cb3d968589d8 | 4560 | #define USB_EP_KIND ((uint32_t)0x00000100) /*!< EndPoint KIND */ |
Kojto | 90:cb3d968589d8 | 4561 | #define USB_EP_CTR_TX ((uint32_t)0x00000080) /*!< EndPoint Correct TRansfer TX */ |
Kojto | 90:cb3d968589d8 | 4562 | #define USB_EP_DTOG_TX ((uint32_t)0x00000040) /*!< EndPoint Data TOGGLE TX */ |
Kojto | 90:cb3d968589d8 | 4563 | #define USB_EPTX_STAT ((uint32_t)0x00000030) /*!< EndPoint TX STATus bit field */ |
Kojto | 90:cb3d968589d8 | 4564 | #define USB_EPADDR_FIELD ((uint32_t)0x0000000F) /*!< EndPoint ADDRess FIELD */ |
Kojto | 90:cb3d968589d8 | 4565 | |
Kojto | 90:cb3d968589d8 | 4566 | /* EndPoint REGister MASK (no toggle fields) */ |
Kojto | 90:cb3d968589d8 | 4567 | #define USB_EPREG_MASK (USB_EP_CTR_RX|USB_EP_SETUP|USB_EP_T_FIELD|USB_EP_KIND|USB_EP_CTR_TX|USB_EPADDR_FIELD) |
Kojto | 90:cb3d968589d8 | 4568 | /*!< EP_TYPE[1:0] EndPoint TYPE */ |
Kojto | 90:cb3d968589d8 | 4569 | #define USB_EP_TYPE_MASK ((uint32_t)0x00000600) /*!< EndPoint TYPE Mask */ |
Kojto | 90:cb3d968589d8 | 4570 | #define USB_EP_BULK ((uint32_t)0x00000000) /*!< EndPoint BULK */ |
Kojto | 90:cb3d968589d8 | 4571 | #define USB_EP_CONTROL ((uint32_t)0x00000200) /*!< EndPoint CONTROL */ |
Kojto | 90:cb3d968589d8 | 4572 | #define USB_EP_ISOCHRONOUS ((uint32_t)0x00000400) /*!< EndPoint ISOCHRONOUS */ |
Kojto | 90:cb3d968589d8 | 4573 | #define USB_EP_INTERRUPT ((uint32_t)0x00000600) /*!< EndPoint INTERRUPT */ |
Kojto | 90:cb3d968589d8 | 4574 | #define USB_EP_T_MASK (~USB_EP_T_FIELD & USB_EPREG_MASK) |
Kojto | 90:cb3d968589d8 | 4575 | |
Kojto | 90:cb3d968589d8 | 4576 | #define USB_EPKIND_MASK (~USB_EP_KIND & USB_EPREG_MASK) /*!< EP_KIND EndPoint KIND */ |
Kojto | 90:cb3d968589d8 | 4577 | /*!< STAT_TX[1:0] STATus for TX transfer */ |
Kojto | 90:cb3d968589d8 | 4578 | #define USB_EP_TX_DIS ((uint32_t)0x00000000) /*!< EndPoint TX DISabled */ |
Kojto | 90:cb3d968589d8 | 4579 | #define USB_EP_TX_STALL ((uint32_t)0x00000010) /*!< EndPoint TX STALLed */ |
Kojto | 90:cb3d968589d8 | 4580 | #define USB_EP_TX_NAK ((uint32_t)0x00000020) /*!< EndPoint TX NAKed */ |
Kojto | 90:cb3d968589d8 | 4581 | #define USB_EP_TX_VALID ((uint32_t)0x00000030) /*!< EndPoint TX VALID */ |
Kojto | 90:cb3d968589d8 | 4582 | #define USB_EPTX_DTOG1 ((uint32_t)0x00000010) /*!< EndPoint TX Data TOGgle bit1 */ |
Kojto | 90:cb3d968589d8 | 4583 | #define USB_EPTX_DTOG2 ((uint32_t)0x00000020) /*!< EndPoint TX Data TOGgle bit2 */ |
Kojto | 90:cb3d968589d8 | 4584 | #define USB_EPTX_DTOGMASK (USB_EPTX_STAT|USB_EPREG_MASK) |
Kojto | 90:cb3d968589d8 | 4585 | /*!< STAT_RX[1:0] STATus for RX transfer */ |
Kojto | 90:cb3d968589d8 | 4586 | #define USB_EP_RX_DIS ((uint32_t)0x00000000) /*!< EndPoint RX DISabled */ |
Kojto | 90:cb3d968589d8 | 4587 | #define USB_EP_RX_STALL ((uint32_t)0x00001000) /*!< EndPoint RX STALLed */ |
Kojto | 90:cb3d968589d8 | 4588 | #define USB_EP_RX_NAK ((uint32_t)0x00002000) /*!< EndPoint RX NAKed */ |
Kojto | 90:cb3d968589d8 | 4589 | #define USB_EP_RX_VALID ((uint32_t)0x00003000) /*!< EndPoint RX VALID */ |
Kojto | 90:cb3d968589d8 | 4590 | #define USB_EPRX_DTOG1 ((uint32_t)0x00001000) /*!< EndPoint RX Data TOGgle bit1 */ |
Kojto | 90:cb3d968589d8 | 4591 | #define USB_EPRX_DTOG2 ((uint32_t)0x00002000) /*!< EndPoint RX Data TOGgle bit1 */ |
Kojto | 90:cb3d968589d8 | 4592 | #define USB_EPRX_DTOGMASK (USB_EPRX_STAT|USB_EPREG_MASK) |
Kojto | 90:cb3d968589d8 | 4593 | |
Kojto | 90:cb3d968589d8 | 4594 | /******************* Bit definition for USB_EP0R register *******************/ |
Kojto | 90:cb3d968589d8 | 4595 | #define USB_EP0R_EA ((uint32_t)0x0000000F) /*!<Endpoint Address */ |
Kojto | 90:cb3d968589d8 | 4596 | |
Kojto | 90:cb3d968589d8 | 4597 | #define USB_EP0R_STAT_TX ((uint32_t)0x00000030) /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */ |
Kojto | 90:cb3d968589d8 | 4598 | #define USB_EP0R_STAT_TX_0 ((uint32_t)0x00000010) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4599 | #define USB_EP0R_STAT_TX_1 ((uint32_t)0x00000020) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4600 | |
Kojto | 90:cb3d968589d8 | 4601 | #define USB_EP0R_DTOG_TX ((uint32_t)0x00000040) /*!<Data Toggle, for transmission transfers */ |
Kojto | 90:cb3d968589d8 | 4602 | #define USB_EP0R_CTR_TX ((uint32_t)0x00000080) /*!<Correct Transfer for transmission */ |
Kojto | 90:cb3d968589d8 | 4603 | #define USB_EP0R_EP_KIND ((uint32_t)0x00000100) /*!<Endpoint Kind */ |
Kojto | 90:cb3d968589d8 | 4604 | |
Kojto | 90:cb3d968589d8 | 4605 | #define USB_EP0R_EP_TYPE ((uint32_t)0x00000600) /*!<EP_TYPE[1:0] bits (Endpoint type) */ |
Kojto | 90:cb3d968589d8 | 4606 | #define USB_EP0R_EP_TYPE_0 ((uint32_t)0x00000200) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4607 | #define USB_EP0R_EP_TYPE_1 ((uint32_t)0x00000400) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4608 | |
Kojto | 90:cb3d968589d8 | 4609 | #define USB_EP0R_SETUP ((uint32_t)0x00000800) /*!<Setup transaction completed */ |
Kojto | 90:cb3d968589d8 | 4610 | |
Kojto | 90:cb3d968589d8 | 4611 | #define USB_EP0R_STAT_RX ((uint32_t)0x00003000) /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */ |
Kojto | 90:cb3d968589d8 | 4612 | #define USB_EP0R_STAT_RX_0 ((uint32_t)0x00001000) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4613 | #define USB_EP0R_STAT_RX_1 ((uint32_t)0x00002000) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4614 | |
Kojto | 90:cb3d968589d8 | 4615 | #define USB_EP0R_DTOG_RX ((uint32_t)0x00004000) /*!<Data Toggle, for reception transfers */ |
Kojto | 90:cb3d968589d8 | 4616 | #define USB_EP0R_CTR_RX ((uint32_t)0x00008000) /*!<Correct Transfer for reception */ |
Kojto | 90:cb3d968589d8 | 4617 | |
Kojto | 90:cb3d968589d8 | 4618 | /******************* Bit definition for USB_EP1R register *******************/ |
Kojto | 90:cb3d968589d8 | 4619 | #define USB_EP1R_EA ((uint32_t)0x0000000F) /*!<Endpoint Address */ |
Kojto | 90:cb3d968589d8 | 4620 | |
Kojto | 90:cb3d968589d8 | 4621 | #define USB_EP1R_STAT_TX ((uint32_t)0x00000030) /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */ |
Kojto | 90:cb3d968589d8 | 4622 | #define USB_EP1R_STAT_TX_0 ((uint32_t)0x00000010) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4623 | #define USB_EP1R_STAT_TX_1 ((uint32_t)0x00000020) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4624 | |
Kojto | 90:cb3d968589d8 | 4625 | #define USB_EP1R_DTOG_TX ((uint32_t)0x00000040) /*!<Data Toggle, for transmission transfers */ |
Kojto | 90:cb3d968589d8 | 4626 | #define USB_EP1R_CTR_TX ((uint32_t)0x00000080) /*!<Correct Transfer for transmission */ |
Kojto | 90:cb3d968589d8 | 4627 | #define USB_EP1R_EP_KIND ((uint32_t)0x00000100) /*!<Endpoint Kind */ |
Kojto | 90:cb3d968589d8 | 4628 | |
Kojto | 90:cb3d968589d8 | 4629 | #define USB_EP1R_EP_TYPE ((uint32_t)0x00000600) /*!<EP_TYPE[1:0] bits (Endpoint type) */ |
Kojto | 90:cb3d968589d8 | 4630 | #define USB_EP1R_EP_TYPE_0 ((uint32_t)0x00000200) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4631 | #define USB_EP1R_EP_TYPE_1 ((uint32_t)0x00000400) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4632 | |
Kojto | 90:cb3d968589d8 | 4633 | #define USB_EP1R_SETUP ((uint32_t)0x00000800) /*!<Setup transaction completed */ |
Kojto | 90:cb3d968589d8 | 4634 | |
Kojto | 90:cb3d968589d8 | 4635 | #define USB_EP1R_STAT_RX ((uint32_t)0x00003000) /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */ |
Kojto | 90:cb3d968589d8 | 4636 | #define USB_EP1R_STAT_RX_0 ((uint32_t)0x00001000) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4637 | #define USB_EP1R_STAT_RX_1 ((uint32_t)0x00002000) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4638 | |
Kojto | 90:cb3d968589d8 | 4639 | #define USB_EP1R_DTOG_RX ((uint32_t)0x00004000) /*!<Data Toggle, for reception transfers */ |
Kojto | 90:cb3d968589d8 | 4640 | #define USB_EP1R_CTR_RX ((uint32_t)0x00008000) /*!<Correct Transfer for reception */ |
Kojto | 90:cb3d968589d8 | 4641 | |
Kojto | 90:cb3d968589d8 | 4642 | /******************* Bit definition for USB_EP2R register *******************/ |
Kojto | 90:cb3d968589d8 | 4643 | #define USB_EP2R_EA ((uint32_t)0x0000000F) /*!<Endpoint Address */ |
Kojto | 90:cb3d968589d8 | 4644 | |
Kojto | 90:cb3d968589d8 | 4645 | #define USB_EP2R_STAT_TX ((uint32_t)0x00000030) /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */ |
Kojto | 90:cb3d968589d8 | 4646 | #define USB_EP2R_STAT_TX_0 ((uint32_t)0x00000010) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4647 | #define USB_EP2R_STAT_TX_1 ((uint32_t)0x00000020) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4648 | |
Kojto | 90:cb3d968589d8 | 4649 | #define USB_EP2R_DTOG_TX ((uint32_t)0x00000040) /*!<Data Toggle, for transmission transfers */ |
Kojto | 90:cb3d968589d8 | 4650 | #define USB_EP2R_CTR_TX ((uint32_t)0x00000080) /*!<Correct Transfer for transmission */ |
Kojto | 90:cb3d968589d8 | 4651 | #define USB_EP2R_EP_KIND ((uint32_t)0x00000100) /*!<Endpoint Kind */ |
Kojto | 90:cb3d968589d8 | 4652 | |
Kojto | 90:cb3d968589d8 | 4653 | #define USB_EP2R_EP_TYPE ((uint32_t)0x00000600) /*!<EP_TYPE[1:0] bits (Endpoint type) */ |
Kojto | 90:cb3d968589d8 | 4654 | #define USB_EP2R_EP_TYPE_0 ((uint32_t)0x00000200) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4655 | #define USB_EP2R_EP_TYPE_1 ((uint32_t)0x00000400) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4656 | |
Kojto | 90:cb3d968589d8 | 4657 | #define USB_EP2R_SETUP ((uint32_t)0x00000800) /*!<Setup transaction completed */ |
Kojto | 90:cb3d968589d8 | 4658 | |
Kojto | 90:cb3d968589d8 | 4659 | #define USB_EP2R_STAT_RX ((uint32_t)0x00003000) /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */ |
Kojto | 90:cb3d968589d8 | 4660 | #define USB_EP2R_STAT_RX_0 ((uint32_t)0x00001000) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4661 | #define USB_EP2R_STAT_RX_1 ((uint32_t)0x00002000) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4662 | |
Kojto | 90:cb3d968589d8 | 4663 | #define USB_EP2R_DTOG_RX ((uint32_t)0x00004000) /*!<Data Toggle, for reception transfers */ |
Kojto | 90:cb3d968589d8 | 4664 | #define USB_EP2R_CTR_RX ((uint32_t)0x00008000) /*!<Correct Transfer for reception */ |
Kojto | 90:cb3d968589d8 | 4665 | |
Kojto | 90:cb3d968589d8 | 4666 | /******************* Bit definition for USB_EP3R register *******************/ |
Kojto | 90:cb3d968589d8 | 4667 | #define USB_EP3R_EA ((uint32_t)0x0000000F) /*!<Endpoint Address */ |
Kojto | 90:cb3d968589d8 | 4668 | |
Kojto | 90:cb3d968589d8 | 4669 | #define USB_EP3R_STAT_TX ((uint32_t)0x00000030) /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */ |
Kojto | 90:cb3d968589d8 | 4670 | #define USB_EP3R_STAT_TX_0 ((uint32_t)0x00000010) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4671 | #define USB_EP3R_STAT_TX_1 ((uint32_t)0x00000020) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4672 | |
Kojto | 90:cb3d968589d8 | 4673 | #define USB_EP3R_DTOG_TX ((uint32_t)0x00000040) /*!<Data Toggle, for transmission transfers */ |
Kojto | 90:cb3d968589d8 | 4674 | #define USB_EP3R_CTR_TX ((uint32_t)0x00000080) /*!<Correct Transfer for transmission */ |
Kojto | 90:cb3d968589d8 | 4675 | #define USB_EP3R_EP_KIND ((uint32_t)0x00000100) /*!<Endpoint Kind */ |
Kojto | 90:cb3d968589d8 | 4676 | |
Kojto | 90:cb3d968589d8 | 4677 | #define USB_EP3R_EP_TYPE ((uint32_t)0x00000600) /*!<EP_TYPE[1:0] bits (Endpoint type) */ |
Kojto | 90:cb3d968589d8 | 4678 | #define USB_EP3R_EP_TYPE_0 ((uint32_t)0x00000200) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4679 | #define USB_EP3R_EP_TYPE_1 ((uint32_t)0x00000400) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4680 | |
Kojto | 90:cb3d968589d8 | 4681 | #define USB_EP3R_SETUP ((uint32_t)0x00000800) /*!<Setup transaction completed */ |
Kojto | 90:cb3d968589d8 | 4682 | |
Kojto | 90:cb3d968589d8 | 4683 | #define USB_EP3R_STAT_RX ((uint32_t)0x00003000) /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */ |
Kojto | 90:cb3d968589d8 | 4684 | #define USB_EP3R_STAT_RX_0 ((uint32_t)0x00001000) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4685 | #define USB_EP3R_STAT_RX_1 ((uint32_t)0x00002000) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4686 | |
Kojto | 90:cb3d968589d8 | 4687 | #define USB_EP3R_DTOG_RX ((uint32_t)0x00004000) /*!<Data Toggle, for reception transfers */ |
Kojto | 90:cb3d968589d8 | 4688 | #define USB_EP3R_CTR_RX ((uint32_t)0x00008000) /*!<Correct Transfer for reception */ |
Kojto | 90:cb3d968589d8 | 4689 | |
Kojto | 90:cb3d968589d8 | 4690 | /******************* Bit definition for USB_EP4R register *******************/ |
Kojto | 90:cb3d968589d8 | 4691 | #define USB_EP4R_EA ((uint32_t)0x0000000F) /*!<Endpoint Address */ |
Kojto | 90:cb3d968589d8 | 4692 | |
Kojto | 90:cb3d968589d8 | 4693 | #define USB_EP4R_STAT_TX ((uint32_t)0x00000030) /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */ |
Kojto | 90:cb3d968589d8 | 4694 | #define USB_EP4R_STAT_TX_0 ((uint32_t)0x00000010) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4695 | #define USB_EP4R_STAT_TX_1 ((uint32_t)0x00000020) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4696 | |
Kojto | 90:cb3d968589d8 | 4697 | #define USB_EP4R_DTOG_TX ((uint32_t)0x00000040) /*!<Data Toggle, for transmission transfers */ |
Kojto | 90:cb3d968589d8 | 4698 | #define USB_EP4R_CTR_TX ((uint32_t)0x00000080) /*!<Correct Transfer for transmission */ |
Kojto | 90:cb3d968589d8 | 4699 | #define USB_EP4R_EP_KIND ((uint32_t)0x00000100) /*!<Endpoint Kind */ |
Kojto | 90:cb3d968589d8 | 4700 | |
Kojto | 90:cb3d968589d8 | 4701 | #define USB_EP4R_EP_TYPE ((uint32_t)0x00000600) /*!<EP_TYPE[1:0] bits (Endpoint type) */ |
Kojto | 90:cb3d968589d8 | 4702 | #define USB_EP4R_EP_TYPE_0 ((uint32_t)0x00000200) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4703 | #define USB_EP4R_EP_TYPE_1 ((uint32_t)0x00000400) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4704 | |
Kojto | 90:cb3d968589d8 | 4705 | #define USB_EP4R_SETUP ((uint32_t)0x00000800) /*!<Setup transaction completed */ |
Kojto | 90:cb3d968589d8 | 4706 | |
Kojto | 90:cb3d968589d8 | 4707 | #define USB_EP4R_STAT_RX ((uint32_t)0x00003000) /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */ |
Kojto | 90:cb3d968589d8 | 4708 | #define USB_EP4R_STAT_RX_0 ((uint32_t)0x00001000) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4709 | #define USB_EP4R_STAT_RX_1 ((uint32_t)0x00002000) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4710 | |
Kojto | 90:cb3d968589d8 | 4711 | #define USB_EP4R_DTOG_RX ((uint32_t)0x00004000) /*!<Data Toggle, for reception transfers */ |
Kojto | 90:cb3d968589d8 | 4712 | #define USB_EP4R_CTR_RX ((uint32_t)0x00008000) /*!<Correct Transfer for reception */ |
Kojto | 90:cb3d968589d8 | 4713 | |
Kojto | 90:cb3d968589d8 | 4714 | /******************* Bit definition for USB_EP5R register *******************/ |
Kojto | 90:cb3d968589d8 | 4715 | #define USB_EP5R_EA ((uint32_t)0x0000000F) /*!<Endpoint Address */ |
Kojto | 90:cb3d968589d8 | 4716 | |
Kojto | 90:cb3d968589d8 | 4717 | #define USB_EP5R_STAT_TX ((uint32_t)0x00000030) /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */ |
Kojto | 90:cb3d968589d8 | 4718 | #define USB_EP5R_STAT_TX_0 ((uint32_t)0x00000010) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4719 | #define USB_EP5R_STAT_TX_1 ((uint32_t)0x00000020) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4720 | |
Kojto | 90:cb3d968589d8 | 4721 | #define USB_EP5R_DTOG_TX ((uint32_t)0x00000040) /*!<Data Toggle, for transmission transfers */ |
Kojto | 90:cb3d968589d8 | 4722 | #define USB_EP5R_CTR_TX ((uint32_t)0x00000080) /*!<Correct Transfer for transmission */ |
Kojto | 90:cb3d968589d8 | 4723 | #define USB_EP5R_EP_KIND ((uint32_t)0x00000100) /*!<Endpoint Kind */ |
Kojto | 90:cb3d968589d8 | 4724 | |
Kojto | 90:cb3d968589d8 | 4725 | #define USB_EP5R_EP_TYPE ((uint32_t)0x00000600) /*!<EP_TYPE[1:0] bits (Endpoint type) */ |
Kojto | 90:cb3d968589d8 | 4726 | #define USB_EP5R_EP_TYPE_0 ((uint32_t)0x00000200) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4727 | #define USB_EP5R_EP_TYPE_1 ((uint32_t)0x00000400) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4728 | |
Kojto | 90:cb3d968589d8 | 4729 | #define USB_EP5R_SETUP ((uint32_t)0x00000800) /*!<Setup transaction completed */ |
Kojto | 90:cb3d968589d8 | 4730 | |
Kojto | 90:cb3d968589d8 | 4731 | #define USB_EP5R_STAT_RX ((uint32_t)0x00003000) /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */ |
Kojto | 90:cb3d968589d8 | 4732 | #define USB_EP5R_STAT_RX_0 ((uint32_t)0x00001000) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4733 | #define USB_EP5R_STAT_RX_1 ((uint32_t)0x00002000) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4734 | |
Kojto | 90:cb3d968589d8 | 4735 | #define USB_EP5R_DTOG_RX ((uint32_t)0x00004000) /*!<Data Toggle, for reception transfers */ |
Kojto | 90:cb3d968589d8 | 4736 | #define USB_EP5R_CTR_RX ((uint32_t)0x00008000) /*!<Correct Transfer for reception */ |
Kojto | 90:cb3d968589d8 | 4737 | |
Kojto | 90:cb3d968589d8 | 4738 | /******************* Bit definition for USB_EP6R register *******************/ |
Kojto | 90:cb3d968589d8 | 4739 | #define USB_EP6R_EA ((uint32_t)0x0000000F) /*!<Endpoint Address */ |
Kojto | 90:cb3d968589d8 | 4740 | |
Kojto | 90:cb3d968589d8 | 4741 | #define USB_EP6R_STAT_TX ((uint32_t)0x00000030) /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */ |
Kojto | 90:cb3d968589d8 | 4742 | #define USB_EP6R_STAT_TX_0 ((uint32_t)0x00000010) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4743 | #define USB_EP6R_STAT_TX_1 ((uint32_t)0x00000020) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4744 | |
Kojto | 90:cb3d968589d8 | 4745 | #define USB_EP6R_DTOG_TX ((uint32_t)0x00000040) /*!<Data Toggle, for transmission transfers */ |
Kojto | 90:cb3d968589d8 | 4746 | #define USB_EP6R_CTR_TX ((uint32_t)0x00000080) /*!<Correct Transfer for transmission */ |
Kojto | 90:cb3d968589d8 | 4747 | #define USB_EP6R_EP_KIND ((uint32_t)0x00000100) /*!<Endpoint Kind */ |
Kojto | 90:cb3d968589d8 | 4748 | |
Kojto | 90:cb3d968589d8 | 4749 | #define USB_EP6R_EP_TYPE ((uint32_t)0x00000600) /*!<EP_TYPE[1:0] bits (Endpoint type) */ |
Kojto | 90:cb3d968589d8 | 4750 | #define USB_EP6R_EP_TYPE_0 ((uint32_t)0x00000200) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4751 | #define USB_EP6R_EP_TYPE_1 ((uint32_t)0x00000400) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4752 | |
Kojto | 90:cb3d968589d8 | 4753 | #define USB_EP6R_SETUP ((uint32_t)0x00000800) /*!<Setup transaction completed */ |
Kojto | 90:cb3d968589d8 | 4754 | |
Kojto | 90:cb3d968589d8 | 4755 | #define USB_EP6R_STAT_RX ((uint32_t)0x00003000) /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */ |
Kojto | 90:cb3d968589d8 | 4756 | #define USB_EP6R_STAT_RX_0 ((uint32_t)0x00001000) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4757 | #define USB_EP6R_STAT_RX_1 ((uint32_t)0x00002000) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4758 | |
Kojto | 90:cb3d968589d8 | 4759 | #define USB_EP6R_DTOG_RX ((uint32_t)0x00004000) /*!<Data Toggle, for reception transfers */ |
Kojto | 90:cb3d968589d8 | 4760 | #define USB_EP6R_CTR_RX ((uint32_t)0x00008000) /*!<Correct Transfer for reception */ |
Kojto | 90:cb3d968589d8 | 4761 | |
Kojto | 90:cb3d968589d8 | 4762 | /******************* Bit definition for USB_EP7R register *******************/ |
Kojto | 90:cb3d968589d8 | 4763 | #define USB_EP7R_EA ((uint32_t)0x0000000F) /*!<Endpoint Address */ |
Kojto | 90:cb3d968589d8 | 4764 | |
Kojto | 90:cb3d968589d8 | 4765 | #define USB_EP7R_STAT_TX ((uint32_t)0x00000030) /*!<STAT_TX[1:0] bits (Status bits, for transmission transfers) */ |
Kojto | 90:cb3d968589d8 | 4766 | #define USB_EP7R_STAT_TX_0 ((uint32_t)0x00000010) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4767 | #define USB_EP7R_STAT_TX_1 ((uint32_t)0x00000020) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4768 | |
Kojto | 90:cb3d968589d8 | 4769 | #define USB_EP7R_DTOG_TX ((uint32_t)0x00000040) /*!<Data Toggle, for transmission transfers */ |
Kojto | 90:cb3d968589d8 | 4770 | #define USB_EP7R_CTR_TX ((uint32_t)0x00000080) /*!<Correct Transfer for transmission */ |
Kojto | 90:cb3d968589d8 | 4771 | #define USB_EP7R_EP_KIND ((uint32_t)0x00000100) /*!<Endpoint Kind */ |
Kojto | 90:cb3d968589d8 | 4772 | |
Kojto | 90:cb3d968589d8 | 4773 | #define USB_EP7R_EP_TYPE ((uint32_t)0x00000600) /*!<EP_TYPE[1:0] bits (Endpoint type) */ |
Kojto | 90:cb3d968589d8 | 4774 | #define USB_EP7R_EP_TYPE_0 ((uint32_t)0x00000200) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4775 | #define USB_EP7R_EP_TYPE_1 ((uint32_t)0x00000400) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4776 | |
Kojto | 90:cb3d968589d8 | 4777 | #define USB_EP7R_SETUP ((uint32_t)0x00000800) /*!<Setup transaction completed */ |
Kojto | 90:cb3d968589d8 | 4778 | |
Kojto | 90:cb3d968589d8 | 4779 | #define USB_EP7R_STAT_RX ((uint32_t)0x00003000) /*!<STAT_RX[1:0] bits (Status bits, for reception transfers) */ |
Kojto | 90:cb3d968589d8 | 4780 | #define USB_EP7R_STAT_RX_0 ((uint32_t)0x00001000) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4781 | #define USB_EP7R_STAT_RX_1 ((uint32_t)0x00002000) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4782 | |
Kojto | 90:cb3d968589d8 | 4783 | #define USB_EP7R_DTOG_RX ((uint32_t)0x00004000) /*!<Data Toggle, for reception transfers */ |
Kojto | 90:cb3d968589d8 | 4784 | #define USB_EP7R_CTR_RX ((uint32_t)0x00008000) /*!<Correct Transfer for reception */ |
Kojto | 90:cb3d968589d8 | 4785 | |
Kojto | 90:cb3d968589d8 | 4786 | /*!<Common registers */ |
Kojto | 90:cb3d968589d8 | 4787 | |
Kojto | 90:cb3d968589d8 | 4788 | #define USB_CNTR (USB_BASE + 0x00000040) /*!< Control register */ |
Kojto | 90:cb3d968589d8 | 4789 | #define USB_ISTR (USB_BASE + 0x00000044) /*!< Interrupt status register */ |
Kojto | 90:cb3d968589d8 | 4790 | #define USB_FNR (USB_BASE + 0x00000048) /*!< Frame number register */ |
Kojto | 90:cb3d968589d8 | 4791 | #define USB_DADDR (USB_BASE + 0x0000004C) /*!< Device address register */ |
Kojto | 90:cb3d968589d8 | 4792 | #define USB_BTABLE (USB_BASE + 0x00000050) /*!< Buffer Table address register */ |
Kojto | 90:cb3d968589d8 | 4793 | |
Kojto | 90:cb3d968589d8 | 4794 | |
Kojto | 90:cb3d968589d8 | 4795 | |
Kojto | 90:cb3d968589d8 | 4796 | /******************* Bit definition for USB_CNTR register *******************/ |
Kojto | 90:cb3d968589d8 | 4797 | #define USB_CNTR_FRES ((uint32_t)0x00000001) /*!<Force USB Reset */ |
Kojto | 90:cb3d968589d8 | 4798 | #define USB_CNTR_PDWN ((uint32_t)0x00000002) /*!<Power down */ |
Kojto | 90:cb3d968589d8 | 4799 | #define USB_CNTR_LP_MODE ((uint32_t)0x00000004) /*!<Low-power mode */ |
Kojto | 90:cb3d968589d8 | 4800 | #define USB_CNTR_FSUSP ((uint32_t)0x00000008) /*!<Force suspend */ |
Kojto | 90:cb3d968589d8 | 4801 | #define USB_CNTR_RESUME ((uint32_t)0x00000010) /*!<Resume request */ |
Kojto | 90:cb3d968589d8 | 4802 | #define USB_CNTR_ESOFM ((uint32_t)0x00000100) /*!<Expected Start Of Frame Interrupt Mask */ |
Kojto | 90:cb3d968589d8 | 4803 | #define USB_CNTR_SOFM ((uint32_t)0x00000200) /*!<Start Of Frame Interrupt Mask */ |
Kojto | 90:cb3d968589d8 | 4804 | #define USB_CNTR_RESETM ((uint32_t)0x00000400) /*!<RESET Interrupt Mask */ |
Kojto | 90:cb3d968589d8 | 4805 | #define USB_CNTR_SUSPM ((uint32_t)0x00000800) /*!<Suspend mode Interrupt Mask */ |
Kojto | 90:cb3d968589d8 | 4806 | #define USB_CNTR_WKUPM ((uint32_t)0x00001000) /*!<Wakeup Interrupt Mask */ |
Kojto | 90:cb3d968589d8 | 4807 | #define USB_CNTR_ERRM ((uint32_t)0x00002000) /*!<Error Interrupt Mask */ |
Kojto | 90:cb3d968589d8 | 4808 | #define USB_CNTR_PMAOVRM ((uint32_t)0x00004000) /*!<Packet Memory Area Over / Underrun Interrupt Mask */ |
Kojto | 90:cb3d968589d8 | 4809 | #define USB_CNTR_CTRM ((uint32_t)0x00008000) /*!<Correct Transfer Interrupt Mask */ |
Kojto | 90:cb3d968589d8 | 4810 | |
Kojto | 90:cb3d968589d8 | 4811 | /******************* Bit definition for USB_ISTR register *******************/ |
Kojto | 90:cb3d968589d8 | 4812 | #define USB_ISTR_EP_ID ((uint32_t)0x0000000F) /*!<Endpoint Identifier */ |
Kojto | 90:cb3d968589d8 | 4813 | #define USB_ISTR_DIR ((uint32_t)0x00000010) /*!<Direction of transaction */ |
Kojto | 90:cb3d968589d8 | 4814 | #define USB_ISTR_ESOF ((uint32_t)0x00000100) /*!<Expected Start Of Frame */ |
Kojto | 90:cb3d968589d8 | 4815 | #define USB_ISTR_SOF ((uint32_t)0x00000200) /*!<Start Of Frame */ |
Kojto | 90:cb3d968589d8 | 4816 | #define USB_ISTR_RESET ((uint32_t)0x00000400) /*!<USB RESET request */ |
Kojto | 90:cb3d968589d8 | 4817 | #define USB_ISTR_SUSP ((uint32_t)0x00000800) /*!<Suspend mode request */ |
Kojto | 90:cb3d968589d8 | 4818 | #define USB_ISTR_WKUP ((uint32_t)0x00001000) /*!<Wake up */ |
Kojto | 90:cb3d968589d8 | 4819 | #define USB_ISTR_ERR ((uint32_t)0x00002000) /*!<Error */ |
Kojto | 90:cb3d968589d8 | 4820 | #define USB_ISTR_PMAOVRM ((uint32_t)0x00004000) /*!<Packet Memory Area Over / Underrun */ |
Kojto | 90:cb3d968589d8 | 4821 | #define USB_ISTR_CTR ((uint32_t)0x00008000) /*!<Correct Transfer */ |
Kojto | 90:cb3d968589d8 | 4822 | |
Kojto | 90:cb3d968589d8 | 4823 | #define USB_CLR_CTR (~USB_ISTR_CTR) /*!< clear Correct TRansfer bit */ |
Kojto | 90:cb3d968589d8 | 4824 | #define USB_CLR_PMAOVRM (~USB_ISTR_PMAOVR) /*!< clear DMA OVeR/underrun bit*/ |
Kojto | 90:cb3d968589d8 | 4825 | #define USB_CLR_ERR (~USB_ISTR_ERR) /*!< clear ERRor bit */ |
Kojto | 90:cb3d968589d8 | 4826 | #define USB_CLR_WKUP (~USB_ISTR_WKUP) /*!< clear WaKe UP bit */ |
Kojto | 90:cb3d968589d8 | 4827 | #define USB_CLR_SUSP (~USB_ISTR_SUSP) /*!< clear SUSPend bit */ |
Kojto | 90:cb3d968589d8 | 4828 | #define USB_CLR_RESET (~USB_ISTR_RESET) /*!< clear RESET bit */ |
Kojto | 90:cb3d968589d8 | 4829 | #define USB_CLR_SOF (~USB_ISTR_SOF) /*!< clear Start Of Frame bit */ |
Kojto | 90:cb3d968589d8 | 4830 | #define USB_CLR_ESOF (~USB_ISTR_ESOF) /*!< clear Expected Start Of Frame bit */ |
Kojto | 90:cb3d968589d8 | 4831 | |
Kojto | 90:cb3d968589d8 | 4832 | |
Kojto | 90:cb3d968589d8 | 4833 | /******************* Bit definition for USB_FNR register ********************/ |
Kojto | 90:cb3d968589d8 | 4834 | #define USB_FNR_FN ((uint32_t)0x000007FF) /*!<Frame Number */ |
Kojto | 90:cb3d968589d8 | 4835 | #define USB_FNR_LSOF ((uint32_t)0x00001800) /*!<Lost SOF */ |
Kojto | 90:cb3d968589d8 | 4836 | #define USB_FNR_LCK ((uint32_t)0x00002000) /*!<Locked */ |
Kojto | 90:cb3d968589d8 | 4837 | #define USB_FNR_RXDM ((uint32_t)0x00004000) /*!<Receive Data - Line Status */ |
Kojto | 90:cb3d968589d8 | 4838 | #define USB_FNR_RXDP ((uint32_t)0x00008000) /*!<Receive Data + Line Status */ |
Kojto | 90:cb3d968589d8 | 4839 | |
Kojto | 90:cb3d968589d8 | 4840 | /****************** Bit definition for USB_DADDR register *******************/ |
Kojto | 90:cb3d968589d8 | 4841 | #define USB_DADDR_ADD ((uint32_t)0x0000007F) /*!<ADD[6:0] bits (Device Address) */ |
Kojto | 90:cb3d968589d8 | 4842 | #define USB_DADDR_ADD0 ((uint32_t)0x00000001) /*!<Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4843 | #define USB_DADDR_ADD1 ((uint32_t)0x00000002) /*!<Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4844 | #define USB_DADDR_ADD2 ((uint32_t)0x00000004) /*!<Bit 2 */ |
Kojto | 90:cb3d968589d8 | 4845 | #define USB_DADDR_ADD3 ((uint32_t)0x00000008) /*!<Bit 3 */ |
Kojto | 90:cb3d968589d8 | 4846 | #define USB_DADDR_ADD4 ((uint32_t)0x00000010) /*!<Bit 4 */ |
Kojto | 90:cb3d968589d8 | 4847 | #define USB_DADDR_ADD5 ((uint32_t)0x00000020) /*!<Bit 5 */ |
Kojto | 90:cb3d968589d8 | 4848 | #define USB_DADDR_ADD6 ((uint32_t)0x00000040) /*!<Bit 6 */ |
Kojto | 90:cb3d968589d8 | 4849 | |
Kojto | 90:cb3d968589d8 | 4850 | #define USB_DADDR_EF ((uint32_t)0x00000080) /*!<Enable Function */ |
Kojto | 90:cb3d968589d8 | 4851 | |
Kojto | 90:cb3d968589d8 | 4852 | /****************** Bit definition for USB_BTABLE register ******************/ |
Kojto | 90:cb3d968589d8 | 4853 | #define USB_BTABLE_BTABLE ((uint32_t)0x0000FFF8) /*!<Buffer Table */ |
Kojto | 90:cb3d968589d8 | 4854 | |
Kojto | 90:cb3d968589d8 | 4855 | /*!< Buffer descriptor table */ |
Kojto | 90:cb3d968589d8 | 4856 | /***************** Bit definition for USB_ADDR0_TX register *****************/ |
Kojto | 90:cb3d968589d8 | 4857 | #define USB_ADDR0_TX_ADDR0_TX ((uint32_t)0x0000FFFE) /*!< Transmission Buffer Address 0 */ |
Kojto | 90:cb3d968589d8 | 4858 | |
Kojto | 90:cb3d968589d8 | 4859 | /***************** Bit definition for USB_ADDR1_TX register *****************/ |
Kojto | 90:cb3d968589d8 | 4860 | #define USB_ADDR1_TX_ADDR1_TX ((uint32_t)0x0000FFFE) /*!< Transmission Buffer Address 1 */ |
Kojto | 90:cb3d968589d8 | 4861 | |
Kojto | 90:cb3d968589d8 | 4862 | /***************** Bit definition for USB_ADDR2_TX register *****************/ |
Kojto | 90:cb3d968589d8 | 4863 | #define USB_ADDR2_TX_ADDR2_TX ((uint32_t)0x0000FFFE) /*!< Transmission Buffer Address 2 */ |
Kojto | 90:cb3d968589d8 | 4864 | |
Kojto | 90:cb3d968589d8 | 4865 | /***************** Bit definition for USB_ADDR3_TX register *****************/ |
Kojto | 90:cb3d968589d8 | 4866 | #define USB_ADDR3_TX_ADDR3_TX ((uint32_t)0x0000FFFE) /*!< Transmission Buffer Address 3 */ |
Kojto | 90:cb3d968589d8 | 4867 | |
Kojto | 90:cb3d968589d8 | 4868 | /***************** Bit definition for USB_ADDR4_TX register *****************/ |
Kojto | 90:cb3d968589d8 | 4869 | #define USB_ADDR4_TX_ADDR4_TX ((uint32_t)0x0000FFFE) /*!< Transmission Buffer Address 4 */ |
Kojto | 90:cb3d968589d8 | 4870 | |
Kojto | 90:cb3d968589d8 | 4871 | /***************** Bit definition for USB_ADDR5_TX register *****************/ |
Kojto | 90:cb3d968589d8 | 4872 | #define USB_ADDR5_TX_ADDR5_TX ((uint32_t)0x0000FFFE) /*!< Transmission Buffer Address 5 */ |
Kojto | 90:cb3d968589d8 | 4873 | |
Kojto | 90:cb3d968589d8 | 4874 | /***************** Bit definition for USB_ADDR6_TX register *****************/ |
Kojto | 90:cb3d968589d8 | 4875 | #define USB_ADDR6_TX_ADDR6_TX ((uint32_t)0x0000FFFE) /*!< Transmission Buffer Address 6 */ |
Kojto | 90:cb3d968589d8 | 4876 | |
Kojto | 90:cb3d968589d8 | 4877 | /***************** Bit definition for USB_ADDR7_TX register *****************/ |
Kojto | 90:cb3d968589d8 | 4878 | #define USB_ADDR7_TX_ADDR7_TX ((uint32_t)0x0000FFFE) /*!< Transmission Buffer Address 7 */ |
Kojto | 90:cb3d968589d8 | 4879 | |
Kojto | 90:cb3d968589d8 | 4880 | /*----------------------------------------------------------------------------*/ |
Kojto | 90:cb3d968589d8 | 4881 | |
Kojto | 90:cb3d968589d8 | 4882 | /***************** Bit definition for USB_COUNT0_TX register ****************/ |
Kojto | 90:cb3d968589d8 | 4883 | #define USB_COUNT0_TX_COUNT0_TX ((uint32_t)0x000003FF) /*!< Transmission Byte Count 0 */ |
Kojto | 90:cb3d968589d8 | 4884 | |
Kojto | 90:cb3d968589d8 | 4885 | /***************** Bit definition for USB_COUNT1_TX register ****************/ |
Kojto | 90:cb3d968589d8 | 4886 | #define USB_COUNT1_TX_COUNT1_TX ((uint32_t)0x000003FF) /*!< Transmission Byte Count 1 */ |
Kojto | 90:cb3d968589d8 | 4887 | |
Kojto | 90:cb3d968589d8 | 4888 | /***************** Bit definition for USB_COUNT2_TX register ****************/ |
Kojto | 90:cb3d968589d8 | 4889 | #define USB_COUNT2_TX_COUNT2_TX ((uint32_t)0x000003FF) /*!< Transmission Byte Count 2 */ |
Kojto | 90:cb3d968589d8 | 4890 | |
Kojto | 90:cb3d968589d8 | 4891 | /***************** Bit definition for USB_COUNT3_TX register ****************/ |
Kojto | 90:cb3d968589d8 | 4892 | #define USB_COUNT3_TX_COUNT3_TX ((uint32_t)0x000003FF) /*!< Transmission Byte Count 3 */ |
Kojto | 90:cb3d968589d8 | 4893 | |
Kojto | 90:cb3d968589d8 | 4894 | /***************** Bit definition for USB_COUNT4_TX register ****************/ |
Kojto | 90:cb3d968589d8 | 4895 | #define USB_COUNT4_TX_COUNT4_TX ((uint32_t)0x000003FF) /*!< Transmission Byte Count 4 */ |
Kojto | 90:cb3d968589d8 | 4896 | |
Kojto | 90:cb3d968589d8 | 4897 | /***************** Bit definition for USB_COUNT5_TX register ****************/ |
Kojto | 90:cb3d968589d8 | 4898 | #define USB_COUNT5_TX_COUNT5_TX ((uint32_t)0x000003FF) /*!< Transmission Byte Count 5 */ |
Kojto | 90:cb3d968589d8 | 4899 | |
Kojto | 90:cb3d968589d8 | 4900 | /***************** Bit definition for USB_COUNT6_TX register ****************/ |
Kojto | 90:cb3d968589d8 | 4901 | #define USB_COUNT6_TX_COUNT6_TX ((uint32_t)0x000003FF) /*!< Transmission Byte Count 6 */ |
Kojto | 90:cb3d968589d8 | 4902 | |
Kojto | 90:cb3d968589d8 | 4903 | /***************** Bit definition for USB_COUNT7_TX register ****************/ |
Kojto | 90:cb3d968589d8 | 4904 | #define USB_COUNT7_TX_COUNT7_TX ((uint32_t)0x000003FF) /*!< Transmission Byte Count 7 */ |
Kojto | 90:cb3d968589d8 | 4905 | |
Kojto | 90:cb3d968589d8 | 4906 | /*----------------------------------------------------------------------------*/ |
Kojto | 90:cb3d968589d8 | 4907 | |
Kojto | 90:cb3d968589d8 | 4908 | /**************** Bit definition for USB_COUNT0_TX_0 register ***************/ |
Kojto | 90:cb3d968589d8 | 4909 | #define USB_COUNT0_TX_0_COUNT0_TX_0 ((uint32_t)0x000003FF) /*!< Transmission Byte Count 0 (low) */ |
Kojto | 90:cb3d968589d8 | 4910 | |
Kojto | 90:cb3d968589d8 | 4911 | /**************** Bit definition for USB_COUNT0_TX_1 register ***************/ |
Kojto | 90:cb3d968589d8 | 4912 | #define USB_COUNT0_TX_1_COUNT0_TX_1 ((uint32_t)0x03FF0000) /*!< Transmission Byte Count 0 (high) */ |
Kojto | 90:cb3d968589d8 | 4913 | |
Kojto | 90:cb3d968589d8 | 4914 | /**************** Bit definition for USB_COUNT1_TX_0 register ***************/ |
Kojto | 90:cb3d968589d8 | 4915 | #define USB_COUNT1_TX_0_COUNT1_TX_0 ((uint32_t)0x000003FF) /*!< Transmission Byte Count 1 (low) */ |
Kojto | 90:cb3d968589d8 | 4916 | |
Kojto | 90:cb3d968589d8 | 4917 | /**************** Bit definition for USB_COUNT1_TX_1 register ***************/ |
Kojto | 90:cb3d968589d8 | 4918 | #define USB_COUNT1_TX_1_COUNT1_TX_1 ((uint32_t)0x03FF0000) /*!< Transmission Byte Count 1 (high) */ |
Kojto | 90:cb3d968589d8 | 4919 | |
Kojto | 90:cb3d968589d8 | 4920 | /**************** Bit definition for USB_COUNT2_TX_0 register ***************/ |
Kojto | 90:cb3d968589d8 | 4921 | #define USB_COUNT2_TX_0_COUNT2_TX_0 ((uint32_t)0x000003FF) /*!< Transmission Byte Count 2 (low) */ |
Kojto | 90:cb3d968589d8 | 4922 | |
Kojto | 90:cb3d968589d8 | 4923 | /**************** Bit definition for USB_COUNT2_TX_1 register ***************/ |
Kojto | 90:cb3d968589d8 | 4924 | #define USB_COUNT2_TX_1_COUNT2_TX_1 ((uint32_t)0x03FF0000) /*!< Transmission Byte Count 2 (high) */ |
Kojto | 90:cb3d968589d8 | 4925 | |
Kojto | 90:cb3d968589d8 | 4926 | /**************** Bit definition for USB_COUNT3_TX_0 register ***************/ |
Kojto | 90:cb3d968589d8 | 4927 | #define USB_COUNT3_TX_0_COUNT3_TX_0 ((uint32_t)0x0000000003FF) /*!< Transmission Byte Count 3 (low) */ |
Kojto | 90:cb3d968589d8 | 4928 | |
Kojto | 90:cb3d968589d8 | 4929 | /**************** Bit definition for USB_COUNT3_TX_1 register ***************/ |
Kojto | 90:cb3d968589d8 | 4930 | #define USB_COUNT3_TX_1_COUNT3_TX_1 ((uint32_t)0x000003FF0000) /*!< Transmission Byte Count 3 (high) */ |
Kojto | 90:cb3d968589d8 | 4931 | |
Kojto | 90:cb3d968589d8 | 4932 | /**************** Bit definition for USB_COUNT4_TX_0 register ***************/ |
Kojto | 90:cb3d968589d8 | 4933 | #define USB_COUNT4_TX_0_COUNT4_TX_0 ((uint32_t)0x000003FF) /*!< Transmission Byte Count 4 (low) */ |
Kojto | 90:cb3d968589d8 | 4934 | |
Kojto | 90:cb3d968589d8 | 4935 | /**************** Bit definition for USB_COUNT4_TX_1 register ***************/ |
Kojto | 90:cb3d968589d8 | 4936 | #define USB_COUNT4_TX_1_COUNT4_TX_1 ((uint32_t)0x03FF0000) /*!< Transmission Byte Count 4 (high) */ |
Kojto | 90:cb3d968589d8 | 4937 | |
Kojto | 90:cb3d968589d8 | 4938 | /**************** Bit definition for USB_COUNT5_TX_0 register ***************/ |
Kojto | 90:cb3d968589d8 | 4939 | #define USB_COUNT5_TX_0_COUNT5_TX_0 ((uint32_t)0x000003FF) /*!< Transmission Byte Count 5 (low) */ |
Kojto | 90:cb3d968589d8 | 4940 | |
Kojto | 90:cb3d968589d8 | 4941 | /**************** Bit definition for USB_COUNT5_TX_1 register ***************/ |
Kojto | 90:cb3d968589d8 | 4942 | #define USB_COUNT5_TX_1_COUNT5_TX_1 ((uint32_t)0x03FF0000) /*!< Transmission Byte Count 5 (high) */ |
Kojto | 90:cb3d968589d8 | 4943 | |
Kojto | 90:cb3d968589d8 | 4944 | /**************** Bit definition for USB_COUNT6_TX_0 register ***************/ |
Kojto | 90:cb3d968589d8 | 4945 | #define USB_COUNT6_TX_0_COUNT6_TX_0 ((uint32_t)0x000003FF) /*!< Transmission Byte Count 6 (low) */ |
Kojto | 90:cb3d968589d8 | 4946 | |
Kojto | 90:cb3d968589d8 | 4947 | /**************** Bit definition for USB_COUNT6_TX_1 register ***************/ |
Kojto | 90:cb3d968589d8 | 4948 | #define USB_COUNT6_TX_1_COUNT6_TX_1 ((uint32_t)0x03FF0000) /*!< Transmission Byte Count 6 (high) */ |
Kojto | 90:cb3d968589d8 | 4949 | |
Kojto | 90:cb3d968589d8 | 4950 | /**************** Bit definition for USB_COUNT7_TX_0 register ***************/ |
Kojto | 90:cb3d968589d8 | 4951 | #define USB_COUNT7_TX_0_COUNT7_TX_0 ((uint32_t)0x000003FF) /*!< Transmission Byte Count 7 (low) */ |
Kojto | 90:cb3d968589d8 | 4952 | |
Kojto | 90:cb3d968589d8 | 4953 | /**************** Bit definition for USB_COUNT7_TX_1 register ***************/ |
Kojto | 90:cb3d968589d8 | 4954 | #define USB_COUNT7_TX_1_COUNT7_TX_1 ((uint32_t)0x03FF0000) /*!< Transmission Byte Count 7 (high) */ |
Kojto | 90:cb3d968589d8 | 4955 | |
Kojto | 90:cb3d968589d8 | 4956 | /*----------------------------------------------------------------------------*/ |
Kojto | 90:cb3d968589d8 | 4957 | |
Kojto | 90:cb3d968589d8 | 4958 | /***************** Bit definition for USB_ADDR0_RX register *****************/ |
Kojto | 90:cb3d968589d8 | 4959 | #define USB_ADDR0_RX_ADDR0_RX ((uint32_t)0x0000FFFE) /*!< Reception Buffer Address 0 */ |
Kojto | 90:cb3d968589d8 | 4960 | |
Kojto | 90:cb3d968589d8 | 4961 | /***************** Bit definition for USB_ADDR1_RX register *****************/ |
Kojto | 90:cb3d968589d8 | 4962 | #define USB_ADDR1_RX_ADDR1_RX ((uint32_t)0x0000FFFE) /*!< Reception Buffer Address 1 */ |
Kojto | 90:cb3d968589d8 | 4963 | |
Kojto | 90:cb3d968589d8 | 4964 | /***************** Bit definition for USB_ADDR2_RX register *****************/ |
Kojto | 90:cb3d968589d8 | 4965 | #define USB_ADDR2_RX_ADDR2_RX ((uint32_t)0x0000FFFE) /*!< Reception Buffer Address 2 */ |
Kojto | 90:cb3d968589d8 | 4966 | |
Kojto | 90:cb3d968589d8 | 4967 | /***************** Bit definition for USB_ADDR3_RX register *****************/ |
Kojto | 90:cb3d968589d8 | 4968 | #define USB_ADDR3_RX_ADDR3_RX ((uint32_t)0x0000FFFE) /*!< Reception Buffer Address 3 */ |
Kojto | 90:cb3d968589d8 | 4969 | |
Kojto | 90:cb3d968589d8 | 4970 | /***************** Bit definition for USB_ADDR4_RX register *****************/ |
Kojto | 90:cb3d968589d8 | 4971 | #define USB_ADDR4_RX_ADDR4_RX ((uint32_t)0x0000FFFE) /*!< Reception Buffer Address 4 */ |
Kojto | 90:cb3d968589d8 | 4972 | |
Kojto | 90:cb3d968589d8 | 4973 | /***************** Bit definition for USB_ADDR5_RX register *****************/ |
Kojto | 90:cb3d968589d8 | 4974 | #define USB_ADDR5_RX_ADDR5_RX ((uint32_t)0x0000FFFE) /*!< Reception Buffer Address 5 */ |
Kojto | 90:cb3d968589d8 | 4975 | |
Kojto | 90:cb3d968589d8 | 4976 | /***************** Bit definition for USB_ADDR6_RX register *****************/ |
Kojto | 90:cb3d968589d8 | 4977 | #define USB_ADDR6_RX_ADDR6_RX ((uint32_t)0x0000FFFE) /*!< Reception Buffer Address 6 */ |
Kojto | 90:cb3d968589d8 | 4978 | |
Kojto | 90:cb3d968589d8 | 4979 | /***************** Bit definition for USB_ADDR7_RX register *****************/ |
Kojto | 90:cb3d968589d8 | 4980 | #define USB_ADDR7_RX_ADDR7_RX ((uint32_t)0x0000FFFE) /*!< Reception Buffer Address 7 */ |
Kojto | 90:cb3d968589d8 | 4981 | |
Kojto | 90:cb3d968589d8 | 4982 | /*----------------------------------------------------------------------------*/ |
Kojto | 90:cb3d968589d8 | 4983 | |
Kojto | 90:cb3d968589d8 | 4984 | /***************** Bit definition for USB_COUNT0_RX register ****************/ |
Kojto | 90:cb3d968589d8 | 4985 | #define USB_COUNT0_RX_COUNT0_RX ((uint32_t)0x000003FF) /*!< Reception Byte Count */ |
Kojto | 90:cb3d968589d8 | 4986 | |
Kojto | 90:cb3d968589d8 | 4987 | #define USB_COUNT0_RX_NUM_BLOCK ((uint32_t)0x00007C00) /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ |
Kojto | 90:cb3d968589d8 | 4988 | #define USB_COUNT0_RX_NUM_BLOCK_0 ((uint32_t)0x00000400) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 4989 | #define USB_COUNT0_RX_NUM_BLOCK_1 ((uint32_t)0x00000800) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 4990 | #define USB_COUNT0_RX_NUM_BLOCK_2 ((uint32_t)0x00001000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 4991 | #define USB_COUNT0_RX_NUM_BLOCK_3 ((uint32_t)0x00002000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 4992 | #define USB_COUNT0_RX_NUM_BLOCK_4 ((uint32_t)0x00004000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 4993 | |
Kojto | 90:cb3d968589d8 | 4994 | #define USB_COUNT0_RX_BLSIZE ((uint32_t)0x00008000) /*!< BLock SIZE */ |
Kojto | 90:cb3d968589d8 | 4995 | |
Kojto | 90:cb3d968589d8 | 4996 | /***************** Bit definition for USB_COUNT1_RX register ****************/ |
Kojto | 90:cb3d968589d8 | 4997 | #define USB_COUNT1_RX_COUNT1_RX ((uint32_t)0x000003FF) /*!< Reception Byte Count */ |
Kojto | 90:cb3d968589d8 | 4998 | |
Kojto | 90:cb3d968589d8 | 4999 | #define USB_COUNT1_RX_NUM_BLOCK ((uint32_t)0x00007C00) /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ |
Kojto | 90:cb3d968589d8 | 5000 | #define USB_COUNT1_RX_NUM_BLOCK_0 ((uint32_t)0x00000400) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 5001 | #define USB_COUNT1_RX_NUM_BLOCK_1 ((uint32_t)0x00000800) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 5002 | #define USB_COUNT1_RX_NUM_BLOCK_2 ((uint32_t)0x00001000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 5003 | #define USB_COUNT1_RX_NUM_BLOCK_3 ((uint32_t)0x00002000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 5004 | #define USB_COUNT1_RX_NUM_BLOCK_4 ((uint32_t)0x00004000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 5005 | |
Kojto | 90:cb3d968589d8 | 5006 | #define USB_COUNT1_RX_BLSIZE ((uint32_t)0x00008000) /*!< BLock SIZE */ |
Kojto | 90:cb3d968589d8 | 5007 | |
Kojto | 90:cb3d968589d8 | 5008 | /***************** Bit definition for USB_COUNT2_RX register ****************/ |
Kojto | 90:cb3d968589d8 | 5009 | #define USB_COUNT2_RX_COUNT2_RX ((uint32_t)0x000003FF) /*!< Reception Byte Count */ |
Kojto | 90:cb3d968589d8 | 5010 | |
Kojto | 90:cb3d968589d8 | 5011 | #define USB_COUNT2_RX_NUM_BLOCK ((uint32_t)0x00007C00) /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ |
Kojto | 90:cb3d968589d8 | 5012 | #define USB_COUNT2_RX_NUM_BLOCK_0 ((uint32_t)0x00000400) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 5013 | #define USB_COUNT2_RX_NUM_BLOCK_1 ((uint32_t)0x00000800) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 5014 | #define USB_COUNT2_RX_NUM_BLOCK_2 ((uint32_t)0x00001000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 5015 | #define USB_COUNT2_RX_NUM_BLOCK_3 ((uint32_t)0x00002000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 5016 | #define USB_COUNT2_RX_NUM_BLOCK_4 ((uint32_t)0x00004000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 5017 | |
Kojto | 90:cb3d968589d8 | 5018 | #define USB_COUNT2_RX_BLSIZE ((uint32_t)0x00008000) /*!< BLock SIZE */ |
Kojto | 90:cb3d968589d8 | 5019 | |
Kojto | 90:cb3d968589d8 | 5020 | /***************** Bit definition for USB_COUNT3_RX register ****************/ |
Kojto | 90:cb3d968589d8 | 5021 | #define USB_COUNT3_RX_COUNT3_RX ((uint32_t)0x000003FF) /*!< Reception Byte Count */ |
Kojto | 90:cb3d968589d8 | 5022 | |
Kojto | 90:cb3d968589d8 | 5023 | #define USB_COUNT3_RX_NUM_BLOCK ((uint32_t)0x00007C00) /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ |
Kojto | 90:cb3d968589d8 | 5024 | #define USB_COUNT3_RX_NUM_BLOCK_0 ((uint32_t)0x00000400) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 5025 | #define USB_COUNT3_RX_NUM_BLOCK_1 ((uint32_t)0x00000800) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 5026 | #define USB_COUNT3_RX_NUM_BLOCK_2 ((uint32_t)0x00001000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 5027 | #define USB_COUNT3_RX_NUM_BLOCK_3 ((uint32_t)0x00002000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 5028 | #define USB_COUNT3_RX_NUM_BLOCK_4 ((uint32_t)0x00004000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 5029 | |
Kojto | 90:cb3d968589d8 | 5030 | #define USB_COUNT3_RX_BLSIZE ((uint32_t)0x00008000) /*!< BLock SIZE */ |
Kojto | 90:cb3d968589d8 | 5031 | |
Kojto | 90:cb3d968589d8 | 5032 | /***************** Bit definition for USB_COUNT4_RX register ****************/ |
Kojto | 90:cb3d968589d8 | 5033 | #define USB_COUNT4_RX_COUNT4_RX ((uint32_t)0x000003FF) /*!< Reception Byte Count */ |
Kojto | 90:cb3d968589d8 | 5034 | |
Kojto | 90:cb3d968589d8 | 5035 | #define USB_COUNT4_RX_NUM_BLOCK ((uint32_t)0x00007C00) /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ |
Kojto | 90:cb3d968589d8 | 5036 | #define USB_COUNT4_RX_NUM_BLOCK_0 ((uint32_t)0x00000400) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 5037 | #define USB_COUNT4_RX_NUM_BLOCK_1 ((uint32_t)0x00000800) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 5038 | #define USB_COUNT4_RX_NUM_BLOCK_2 ((uint32_t)0x00001000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 5039 | #define USB_COUNT4_RX_NUM_BLOCK_3 ((uint32_t)0x00002000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 5040 | #define USB_COUNT4_RX_NUM_BLOCK_4 ((uint32_t)0x00004000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 5041 | |
Kojto | 90:cb3d968589d8 | 5042 | #define USB_COUNT4_RX_BLSIZE ((uint32_t)0x00008000) /*!< BLock SIZE */ |
Kojto | 90:cb3d968589d8 | 5043 | |
Kojto | 90:cb3d968589d8 | 5044 | /***************** Bit definition for USB_COUNT5_RX register ****************/ |
Kojto | 90:cb3d968589d8 | 5045 | #define USB_COUNT5_RX_COUNT5_RX ((uint32_t)0x000003FF) /*!< Reception Byte Count */ |
Kojto | 90:cb3d968589d8 | 5046 | |
Kojto | 90:cb3d968589d8 | 5047 | #define USB_COUNT5_RX_NUM_BLOCK ((uint32_t)0x00007C00) /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ |
Kojto | 90:cb3d968589d8 | 5048 | #define USB_COUNT5_RX_NUM_BLOCK_0 ((uint32_t)0x00000400) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 5049 | #define USB_COUNT5_RX_NUM_BLOCK_1 ((uint32_t)0x00000800) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 5050 | #define USB_COUNT5_RX_NUM_BLOCK_2 ((uint32_t)0x00001000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 5051 | #define USB_COUNT5_RX_NUM_BLOCK_3 ((uint32_t)0x00002000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 5052 | #define USB_COUNT5_RX_NUM_BLOCK_4 ((uint32_t)0x00004000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 5053 | |
Kojto | 90:cb3d968589d8 | 5054 | #define USB_COUNT5_RX_BLSIZE ((uint32_t)0x00008000) /*!< BLock SIZE */ |
Kojto | 90:cb3d968589d8 | 5055 | |
Kojto | 90:cb3d968589d8 | 5056 | /***************** Bit definition for USB_COUNT6_RX register ****************/ |
Kojto | 90:cb3d968589d8 | 5057 | #define USB_COUNT6_RX_COUNT6_RX ((uint32_t)0x000003FF) /*!< Reception Byte Count */ |
Kojto | 90:cb3d968589d8 | 5058 | |
Kojto | 90:cb3d968589d8 | 5059 | #define USB_COUNT6_RX_NUM_BLOCK ((uint32_t)0x00007C00) /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ |
Kojto | 90:cb3d968589d8 | 5060 | #define USB_COUNT6_RX_NUM_BLOCK_0 ((uint32_t)0x00000400) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 5061 | #define USB_COUNT6_RX_NUM_BLOCK_1 ((uint32_t)0x00000800) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 5062 | #define USB_COUNT6_RX_NUM_BLOCK_2 ((uint32_t)0x00001000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 5063 | #define USB_COUNT6_RX_NUM_BLOCK_3 ((uint32_t)0x00002000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 5064 | #define USB_COUNT6_RX_NUM_BLOCK_4 ((uint32_t)0x00004000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 5065 | |
Kojto | 90:cb3d968589d8 | 5066 | #define USB_COUNT6_RX_BLSIZE ((uint32_t)0x00008000) /*!< BLock SIZE */ |
Kojto | 90:cb3d968589d8 | 5067 | |
Kojto | 90:cb3d968589d8 | 5068 | /***************** Bit definition for USB_COUNT7_RX register ****************/ |
Kojto | 90:cb3d968589d8 | 5069 | #define USB_COUNT7_RX_COUNT7_RX ((uint32_t)0x000003FF) /*!< Reception Byte Count */ |
Kojto | 90:cb3d968589d8 | 5070 | |
Kojto | 90:cb3d968589d8 | 5071 | #define USB_COUNT7_RX_NUM_BLOCK ((uint32_t)0x00007C00) /*!< NUM_BLOCK[4:0] bits (Number of blocks) */ |
Kojto | 90:cb3d968589d8 | 5072 | #define USB_COUNT7_RX_NUM_BLOCK_0 ((uint32_t)0x00000400) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 5073 | #define USB_COUNT7_RX_NUM_BLOCK_1 ((uint32_t)0x00000800) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 5074 | #define USB_COUNT7_RX_NUM_BLOCK_2 ((uint32_t)0x00001000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 5075 | #define USB_COUNT7_RX_NUM_BLOCK_3 ((uint32_t)0x00002000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 5076 | #define USB_COUNT7_RX_NUM_BLOCK_4 ((uint32_t)0x00004000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 5077 | |
Kojto | 90:cb3d968589d8 | 5078 | #define USB_COUNT7_RX_BLSIZE ((uint32_t)0x00008000) /*!< BLock SIZE */ |
Kojto | 90:cb3d968589d8 | 5079 | |
Kojto | 90:cb3d968589d8 | 5080 | /*----------------------------------------------------------------------------*/ |
Kojto | 90:cb3d968589d8 | 5081 | |
Kojto | 90:cb3d968589d8 | 5082 | /**************** Bit definition for USB_COUNT0_RX_0 register ***************/ |
Kojto | 90:cb3d968589d8 | 5083 | #define USB_COUNT0_RX_0_COUNT0_RX_0 ((uint32_t)0x000003FF) /*!< Reception Byte Count (low) */ |
Kojto | 90:cb3d968589d8 | 5084 | |
Kojto | 90:cb3d968589d8 | 5085 | #define USB_COUNT0_RX_0_NUM_BLOCK_0 ((uint32_t)0x00007C00) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ |
Kojto | 90:cb3d968589d8 | 5086 | #define USB_COUNT0_RX_0_NUM_BLOCK_0_0 ((uint32_t)0x00000400) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 5087 | #define USB_COUNT0_RX_0_NUM_BLOCK_0_1 ((uint32_t)0x00000800) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 5088 | #define USB_COUNT0_RX_0_NUM_BLOCK_0_2 ((uint32_t)0x00001000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 5089 | #define USB_COUNT0_RX_0_NUM_BLOCK_0_3 ((uint32_t)0x00002000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 5090 | #define USB_COUNT0_RX_0_NUM_BLOCK_0_4 ((uint32_t)0x00004000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 5091 | |
Kojto | 90:cb3d968589d8 | 5092 | #define USB_COUNT0_RX_0_BLSIZE_0 ((uint32_t)0x00008000) /*!< BLock SIZE (low) */ |
Kojto | 90:cb3d968589d8 | 5093 | |
Kojto | 90:cb3d968589d8 | 5094 | /**************** Bit definition for USB_COUNT0_RX_1 register ***************/ |
Kojto | 90:cb3d968589d8 | 5095 | #define USB_COUNT0_RX_1_COUNT0_RX_1 ((uint32_t)0x03FF0000) /*!< Reception Byte Count (high) */ |
Kojto | 90:cb3d968589d8 | 5096 | |
Kojto | 90:cb3d968589d8 | 5097 | #define USB_COUNT0_RX_1_NUM_BLOCK_1 ((uint32_t)0x7C000000) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ |
Kojto | 90:cb3d968589d8 | 5098 | #define USB_COUNT0_RX_1_NUM_BLOCK_1_0 ((uint32_t)0x04000000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 5099 | #define USB_COUNT0_RX_1_NUM_BLOCK_1_1 ((uint32_t)0x08000000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 5100 | #define USB_COUNT0_RX_1_NUM_BLOCK_1_2 ((uint32_t)0x10000000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 5101 | #define USB_COUNT0_RX_1_NUM_BLOCK_1_3 ((uint32_t)0x20000000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 5102 | #define USB_COUNT0_RX_1_NUM_BLOCK_1_4 ((uint32_t)0x40000000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 5103 | |
Kojto | 90:cb3d968589d8 | 5104 | #define USB_COUNT0_RX_1_BLSIZE_1 ((uint32_t)0x80000000) /*!< BLock SIZE (high) */ |
Kojto | 90:cb3d968589d8 | 5105 | |
Kojto | 90:cb3d968589d8 | 5106 | /**************** Bit definition for USB_COUNT1_RX_0 register ***************/ |
Kojto | 90:cb3d968589d8 | 5107 | #define USB_COUNT1_RX_0_COUNT1_RX_0 ((uint32_t)0x000003FF) /*!< Reception Byte Count (low) */ |
Kojto | 90:cb3d968589d8 | 5108 | |
Kojto | 90:cb3d968589d8 | 5109 | #define USB_COUNT1_RX_0_NUM_BLOCK_0 ((uint32_t)0x00007C00) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ |
Kojto | 90:cb3d968589d8 | 5110 | #define USB_COUNT1_RX_0_NUM_BLOCK_0_0 ((uint32_t)0x00000400) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 5111 | #define USB_COUNT1_RX_0_NUM_BLOCK_0_1 ((uint32_t)0x00000800) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 5112 | #define USB_COUNT1_RX_0_NUM_BLOCK_0_2 ((uint32_t)0x00001000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 5113 | #define USB_COUNT1_RX_0_NUM_BLOCK_0_3 ((uint32_t)0x00002000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 5114 | #define USB_COUNT1_RX_0_NUM_BLOCK_0_4 ((uint32_t)0x00004000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 5115 | |
Kojto | 90:cb3d968589d8 | 5116 | #define USB_COUNT1_RX_0_BLSIZE_0 ((uint32_t)0x00008000) /*!< BLock SIZE (low) */ |
Kojto | 90:cb3d968589d8 | 5117 | |
Kojto | 90:cb3d968589d8 | 5118 | /**************** Bit definition for USB_COUNT1_RX_1 register ***************/ |
Kojto | 90:cb3d968589d8 | 5119 | #define USB_COUNT1_RX_1_COUNT1_RX_1 ((uint32_t)0x03FF0000) /*!< Reception Byte Count (high) */ |
Kojto | 90:cb3d968589d8 | 5120 | |
Kojto | 90:cb3d968589d8 | 5121 | #define USB_COUNT1_RX_1_NUM_BLOCK_1 ((uint32_t)0x7C000000) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ |
Kojto | 90:cb3d968589d8 | 5122 | #define USB_COUNT1_RX_1_NUM_BLOCK_1_0 ((uint32_t)0x04000000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 5123 | #define USB_COUNT1_RX_1_NUM_BLOCK_1_1 ((uint32_t)0x08000000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 5124 | #define USB_COUNT1_RX_1_NUM_BLOCK_1_2 ((uint32_t)0x10000000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 5125 | #define USB_COUNT1_RX_1_NUM_BLOCK_1_3 ((uint32_t)0x20000000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 5126 | #define USB_COUNT1_RX_1_NUM_BLOCK_1_4 ((uint32_t)0x40000000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 5127 | |
Kojto | 90:cb3d968589d8 | 5128 | #define USB_COUNT1_RX_1_BLSIZE_1 ((uint32_t)0x80000000) /*!< BLock SIZE (high) */ |
Kojto | 90:cb3d968589d8 | 5129 | |
Kojto | 90:cb3d968589d8 | 5130 | /**************** Bit definition for USB_COUNT2_RX_0 register ***************/ |
Kojto | 90:cb3d968589d8 | 5131 | #define USB_COUNT2_RX_0_COUNT2_RX_0 ((uint32_t)0x000003FF) /*!< Reception Byte Count (low) */ |
Kojto | 90:cb3d968589d8 | 5132 | |
Kojto | 90:cb3d968589d8 | 5133 | #define USB_COUNT2_RX_0_NUM_BLOCK_0 ((uint32_t)0x00007C00) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ |
Kojto | 90:cb3d968589d8 | 5134 | #define USB_COUNT2_RX_0_NUM_BLOCK_0_0 ((uint32_t)0x00000400) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 5135 | #define USB_COUNT2_RX_0_NUM_BLOCK_0_1 ((uint32_t)0x00000800) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 5136 | #define USB_COUNT2_RX_0_NUM_BLOCK_0_2 ((uint32_t)0x00001000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 5137 | #define USB_COUNT2_RX_0_NUM_BLOCK_0_3 ((uint32_t)0x00002000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 5138 | #define USB_COUNT2_RX_0_NUM_BLOCK_0_4 ((uint32_t)0x00004000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 5139 | |
Kojto | 90:cb3d968589d8 | 5140 | #define USB_COUNT2_RX_0_BLSIZE_0 ((uint32_t)0x00008000) /*!< BLock SIZE (low) */ |
Kojto | 90:cb3d968589d8 | 5141 | |
Kojto | 90:cb3d968589d8 | 5142 | /**************** Bit definition for USB_COUNT2_RX_1 register ***************/ |
Kojto | 90:cb3d968589d8 | 5143 | #define USB_COUNT2_RX_1_COUNT2_RX_1 ((uint32_t)0x03FF0000) /*!< Reception Byte Count (high) */ |
Kojto | 90:cb3d968589d8 | 5144 | |
Kojto | 90:cb3d968589d8 | 5145 | #define USB_COUNT2_RX_1_NUM_BLOCK_1 ((uint32_t)0x7C000000) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ |
Kojto | 90:cb3d968589d8 | 5146 | #define USB_COUNT2_RX_1_NUM_BLOCK_1_0 ((uint32_t)0x04000000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 5147 | #define USB_COUNT2_RX_1_NUM_BLOCK_1_1 ((uint32_t)0x08000000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 5148 | #define USB_COUNT2_RX_1_NUM_BLOCK_1_2 ((uint32_t)0x10000000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 5149 | #define USB_COUNT2_RX_1_NUM_BLOCK_1_3 ((uint32_t)0x20000000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 5150 | #define USB_COUNT2_RX_1_NUM_BLOCK_1_4 ((uint32_t)0x40000000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 5151 | |
Kojto | 90:cb3d968589d8 | 5152 | #define USB_COUNT2_RX_1_BLSIZE_1 ((uint32_t)0x80000000) /*!< BLock SIZE (high) */ |
Kojto | 90:cb3d968589d8 | 5153 | |
Kojto | 90:cb3d968589d8 | 5154 | /**************** Bit definition for USB_COUNT3_RX_0 register ***************/ |
Kojto | 90:cb3d968589d8 | 5155 | #define USB_COUNT3_RX_0_COUNT3_RX_0 ((uint32_t)0x000003FF) /*!< Reception Byte Count (low) */ |
Kojto | 90:cb3d968589d8 | 5156 | |
Kojto | 90:cb3d968589d8 | 5157 | #define USB_COUNT3_RX_0_NUM_BLOCK_0 ((uint32_t)0x00007C00) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ |
Kojto | 90:cb3d968589d8 | 5158 | #define USB_COUNT3_RX_0_NUM_BLOCK_0_0 ((uint32_t)0x00000400) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 5159 | #define USB_COUNT3_RX_0_NUM_BLOCK_0_1 ((uint32_t)0x00000800) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 5160 | #define USB_COUNT3_RX_0_NUM_BLOCK_0_2 ((uint32_t)0x00001000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 5161 | #define USB_COUNT3_RX_0_NUM_BLOCK_0_3 ((uint32_t)0x00002000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 5162 | #define USB_COUNT3_RX_0_NUM_BLOCK_0_4 ((uint32_t)0x00004000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 5163 | |
Kojto | 90:cb3d968589d8 | 5164 | #define USB_COUNT3_RX_0_BLSIZE_0 ((uint32_t)0x00008000) /*!< BLock SIZE (low) */ |
Kojto | 90:cb3d968589d8 | 5165 | |
Kojto | 90:cb3d968589d8 | 5166 | /**************** Bit definition for USB_COUNT3_RX_1 register ***************/ |
Kojto | 90:cb3d968589d8 | 5167 | #define USB_COUNT3_RX_1_COUNT3_RX_1 ((uint32_t)0x03FF0000) /*!< Reception Byte Count (high) */ |
Kojto | 90:cb3d968589d8 | 5168 | |
Kojto | 90:cb3d968589d8 | 5169 | #define USB_COUNT3_RX_1_NUM_BLOCK_1 ((uint32_t)0x7C000000) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ |
Kojto | 90:cb3d968589d8 | 5170 | #define USB_COUNT3_RX_1_NUM_BLOCK_1_0 ((uint32_t)0x04000000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 5171 | #define USB_COUNT3_RX_1_NUM_BLOCK_1_1 ((uint32_t)0x08000000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 5172 | #define USB_COUNT3_RX_1_NUM_BLOCK_1_2 ((uint32_t)0x10000000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 5173 | #define USB_COUNT3_RX_1_NUM_BLOCK_1_3 ((uint32_t)0x20000000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 5174 | #define USB_COUNT3_RX_1_NUM_BLOCK_1_4 ((uint32_t)0x40000000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 5175 | |
Kojto | 90:cb3d968589d8 | 5176 | #define USB_COUNT3_RX_1_BLSIZE_1 ((uint32_t)0x80000000) /*!< BLock SIZE (high) */ |
Kojto | 90:cb3d968589d8 | 5177 | |
Kojto | 90:cb3d968589d8 | 5178 | /**************** Bit definition for USB_COUNT4_RX_0 register ***************/ |
Kojto | 90:cb3d968589d8 | 5179 | #define USB_COUNT4_RX_0_COUNT4_RX_0 ((uint32_t)0x000003FF) /*!< Reception Byte Count (low) */ |
Kojto | 90:cb3d968589d8 | 5180 | |
Kojto | 90:cb3d968589d8 | 5181 | #define USB_COUNT4_RX_0_NUM_BLOCK_0 ((uint32_t)0x00007C00) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ |
Kojto | 90:cb3d968589d8 | 5182 | #define USB_COUNT4_RX_0_NUM_BLOCK_0_0 ((uint32_t)0x00000400) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 5183 | #define USB_COUNT4_RX_0_NUM_BLOCK_0_1 ((uint32_t)0x00000800) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 5184 | #define USB_COUNT4_RX_0_NUM_BLOCK_0_2 ((uint32_t)0x00001000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 5185 | #define USB_COUNT4_RX_0_NUM_BLOCK_0_3 ((uint32_t)0x00002000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 5186 | #define USB_COUNT4_RX_0_NUM_BLOCK_0_4 ((uint32_t)0x00004000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 5187 | |
Kojto | 90:cb3d968589d8 | 5188 | #define USB_COUNT4_RX_0_BLSIZE_0 ((uint32_t)0x00008000) /*!< BLock SIZE (low) */ |
Kojto | 90:cb3d968589d8 | 5189 | |
Kojto | 90:cb3d968589d8 | 5190 | /**************** Bit definition for USB_COUNT4_RX_1 register ***************/ |
Kojto | 90:cb3d968589d8 | 5191 | #define USB_COUNT4_RX_1_COUNT4_RX_1 ((uint32_t)0x03FF0000) /*!< Reception Byte Count (high) */ |
Kojto | 90:cb3d968589d8 | 5192 | |
Kojto | 90:cb3d968589d8 | 5193 | #define USB_COUNT4_RX_1_NUM_BLOCK_1 ((uint32_t)0x7C000000) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ |
Kojto | 90:cb3d968589d8 | 5194 | #define USB_COUNT4_RX_1_NUM_BLOCK_1_0 ((uint32_t)0x04000000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 5195 | #define USB_COUNT4_RX_1_NUM_BLOCK_1_1 ((uint32_t)0x08000000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 5196 | #define USB_COUNT4_RX_1_NUM_BLOCK_1_2 ((uint32_t)0x10000000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 5197 | #define USB_COUNT4_RX_1_NUM_BLOCK_1_3 ((uint32_t)0x20000000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 5198 | #define USB_COUNT4_RX_1_NUM_BLOCK_1_4 ((uint32_t)0x40000000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 5199 | |
Kojto | 90:cb3d968589d8 | 5200 | #define USB_COUNT4_RX_1_BLSIZE_1 ((uint32_t)0x80000000) /*!< BLock SIZE (high) */ |
Kojto | 90:cb3d968589d8 | 5201 | |
Kojto | 90:cb3d968589d8 | 5202 | /**************** Bit definition for USB_COUNT5_RX_0 register ***************/ |
Kojto | 90:cb3d968589d8 | 5203 | #define USB_COUNT5_RX_0_COUNT5_RX_0 ((uint32_t)0x000003FF) /*!< Reception Byte Count (low) */ |
Kojto | 90:cb3d968589d8 | 5204 | |
Kojto | 90:cb3d968589d8 | 5205 | #define USB_COUNT5_RX_0_NUM_BLOCK_0 ((uint32_t)0x00007C00) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ |
Kojto | 90:cb3d968589d8 | 5206 | #define USB_COUNT5_RX_0_NUM_BLOCK_0_0 ((uint32_t)0x00000400) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 5207 | #define USB_COUNT5_RX_0_NUM_BLOCK_0_1 ((uint32_t)0x00000800) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 5208 | #define USB_COUNT5_RX_0_NUM_BLOCK_0_2 ((uint32_t)0x00001000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 5209 | #define USB_COUNT5_RX_0_NUM_BLOCK_0_3 ((uint32_t)0x00002000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 5210 | #define USB_COUNT5_RX_0_NUM_BLOCK_0_4 ((uint32_t)0x00004000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 5211 | |
Kojto | 90:cb3d968589d8 | 5212 | #define USB_COUNT5_RX_0_BLSIZE_0 ((uint32_t)0x00008000) /*!< BLock SIZE (low) */ |
Kojto | 90:cb3d968589d8 | 5213 | |
Kojto | 90:cb3d968589d8 | 5214 | /**************** Bit definition for USB_COUNT5_RX_1 register ***************/ |
Kojto | 90:cb3d968589d8 | 5215 | #define USB_COUNT5_RX_1_COUNT5_RX_1 ((uint32_t)0x03FF0000) /*!< Reception Byte Count (high) */ |
Kojto | 90:cb3d968589d8 | 5216 | |
Kojto | 90:cb3d968589d8 | 5217 | #define USB_COUNT5_RX_1_NUM_BLOCK_1 ((uint32_t)0x7C000000) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ |
Kojto | 90:cb3d968589d8 | 5218 | #define USB_COUNT5_RX_1_NUM_BLOCK_1_0 ((uint32_t)0x04000000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 5219 | #define USB_COUNT5_RX_1_NUM_BLOCK_1_1 ((uint32_t)0x08000000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 5220 | #define USB_COUNT5_RX_1_NUM_BLOCK_1_2 ((uint32_t)0x10000000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 5221 | #define USB_COUNT5_RX_1_NUM_BLOCK_1_3 ((uint32_t)0x20000000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 5222 | #define USB_COUNT5_RX_1_NUM_BLOCK_1_4 ((uint32_t)0x40000000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 5223 | |
Kojto | 90:cb3d968589d8 | 5224 | #define USB_COUNT5_RX_1_BLSIZE_1 ((uint32_t)0x80000000) /*!< BLock SIZE (high) */ |
Kojto | 90:cb3d968589d8 | 5225 | |
Kojto | 90:cb3d968589d8 | 5226 | /*************** Bit definition for USB_COUNT6_RX_0 register ***************/ |
Kojto | 90:cb3d968589d8 | 5227 | #define USB_COUNT6_RX_0_COUNT6_RX_0 ((uint32_t)0x000003FF) /*!< Reception Byte Count (low) */ |
Kojto | 90:cb3d968589d8 | 5228 | |
Kojto | 90:cb3d968589d8 | 5229 | #define USB_COUNT6_RX_0_NUM_BLOCK_0 ((uint32_t)0x00007C00) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ |
Kojto | 90:cb3d968589d8 | 5230 | #define USB_COUNT6_RX_0_NUM_BLOCK_0_0 ((uint32_t)0x00000400) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 5231 | #define USB_COUNT6_RX_0_NUM_BLOCK_0_1 ((uint32_t)0x00000800) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 5232 | #define USB_COUNT6_RX_0_NUM_BLOCK_0_2 ((uint32_t)0x00001000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 5233 | #define USB_COUNT6_RX_0_NUM_BLOCK_0_3 ((uint32_t)0x00002000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 5234 | #define USB_COUNT6_RX_0_NUM_BLOCK_0_4 ((uint32_t)0x00004000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 5235 | |
Kojto | 90:cb3d968589d8 | 5236 | #define USB_COUNT6_RX_0_BLSIZE_0 ((uint32_t)0x00008000) /*!< BLock SIZE (low) */ |
Kojto | 90:cb3d968589d8 | 5237 | |
Kojto | 90:cb3d968589d8 | 5238 | /**************** Bit definition for USB_COUNT6_RX_1 register ***************/ |
Kojto | 90:cb3d968589d8 | 5239 | #define USB_COUNT6_RX_1_COUNT6_RX_1 ((uint32_t)0x03FF0000) /*!< Reception Byte Count (high) */ |
Kojto | 90:cb3d968589d8 | 5240 | |
Kojto | 90:cb3d968589d8 | 5241 | #define USB_COUNT6_RX_1_NUM_BLOCK_1 ((uint32_t)0x7C000000) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ |
Kojto | 90:cb3d968589d8 | 5242 | #define USB_COUNT6_RX_1_NUM_BLOCK_1_0 ((uint32_t)0x04000000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 5243 | #define USB_COUNT6_RX_1_NUM_BLOCK_1_1 ((uint32_t)0x08000000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 5244 | #define USB_COUNT6_RX_1_NUM_BLOCK_1_2 ((uint32_t)0x10000000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 5245 | #define USB_COUNT6_RX_1_NUM_BLOCK_1_3 ((uint32_t)0x20000000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 5246 | #define USB_COUNT6_RX_1_NUM_BLOCK_1_4 ((uint32_t)0x40000000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 5247 | |
Kojto | 90:cb3d968589d8 | 5248 | #define USB_COUNT6_RX_1_BLSIZE_1 ((uint32_t)0x80000000) /*!< BLock SIZE (high) */ |
Kojto | 90:cb3d968589d8 | 5249 | |
Kojto | 90:cb3d968589d8 | 5250 | /*************** Bit definition for USB_COUNT7_RX_0 register ****************/ |
Kojto | 90:cb3d968589d8 | 5251 | #define USB_COUNT7_RX_0_COUNT7_RX_0 ((uint32_t)0x000003FF) /*!< Reception Byte Count (low) */ |
Kojto | 90:cb3d968589d8 | 5252 | |
Kojto | 90:cb3d968589d8 | 5253 | #define USB_COUNT7_RX_0_NUM_BLOCK_0 ((uint32_t)0x00007C00) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */ |
Kojto | 90:cb3d968589d8 | 5254 | #define USB_COUNT7_RX_0_NUM_BLOCK_0_0 ((uint32_t)0x00000400) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 5255 | #define USB_COUNT7_RX_0_NUM_BLOCK_0_1 ((uint32_t)0x00000800) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 5256 | #define USB_COUNT7_RX_0_NUM_BLOCK_0_2 ((uint32_t)0x00001000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 5257 | #define USB_COUNT7_RX_0_NUM_BLOCK_0_3 ((uint32_t)0x00002000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 5258 | #define USB_COUNT7_RX_0_NUM_BLOCK_0_4 ((uint32_t)0x00004000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 5259 | |
Kojto | 90:cb3d968589d8 | 5260 | #define USB_COUNT7_RX_0_BLSIZE_0 ((uint32_t)0x00008000) /*!< BLock SIZE (low) */ |
Kojto | 90:cb3d968589d8 | 5261 | |
Kojto | 90:cb3d968589d8 | 5262 | /*************** Bit definition for USB_COUNT7_RX_1 register ****************/ |
Kojto | 90:cb3d968589d8 | 5263 | #define USB_COUNT7_RX_1_COUNT7_RX_1 ((uint32_t)0x03FF0000) /*!< Reception Byte Count (high) */ |
Kojto | 90:cb3d968589d8 | 5264 | |
Kojto | 90:cb3d968589d8 | 5265 | #define USB_COUNT7_RX_1_NUM_BLOCK_1 ((uint32_t)0x7C000000) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */ |
Kojto | 90:cb3d968589d8 | 5266 | #define USB_COUNT7_RX_1_NUM_BLOCK_1_0 ((uint32_t)0x04000000) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 5267 | #define USB_COUNT7_RX_1_NUM_BLOCK_1_1 ((uint32_t)0x08000000) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 5268 | #define USB_COUNT7_RX_1_NUM_BLOCK_1_2 ((uint32_t)0x10000000) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 5269 | #define USB_COUNT7_RX_1_NUM_BLOCK_1_3 ((uint32_t)0x20000000) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 5270 | #define USB_COUNT7_RX_1_NUM_BLOCK_1_4 ((uint32_t)0x40000000) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 5271 | |
Kojto | 90:cb3d968589d8 | 5272 | #define USB_COUNT7_RX_1_BLSIZE_1 ((uint32_t)0x80000000) /*!< BLock SIZE (high) */ |
Kojto | 90:cb3d968589d8 | 5273 | |
Kojto | 90:cb3d968589d8 | 5274 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 5275 | /* */ |
Kojto | 90:cb3d968589d8 | 5276 | /* Window WATCHDOG (WWDG) */ |
Kojto | 90:cb3d968589d8 | 5277 | /* */ |
Kojto | 90:cb3d968589d8 | 5278 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 5279 | |
Kojto | 90:cb3d968589d8 | 5280 | /******************* Bit definition for WWDG_CR register ********************/ |
Kojto | 90:cb3d968589d8 | 5281 | #define WWDG_CR_T ((uint32_t)0x0000007F) /*!< T[6:0] bits (7-Bit counter (MSB to LSB)) */ |
Kojto | 90:cb3d968589d8 | 5282 | #define WWDG_CR_T0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 5283 | #define WWDG_CR_T1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 5284 | #define WWDG_CR_T2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 5285 | #define WWDG_CR_T3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 5286 | #define WWDG_CR_T4 ((uint32_t)0x00000010) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 5287 | #define WWDG_CR_T5 ((uint32_t)0x00000020) /*!< Bit 5 */ |
Kojto | 90:cb3d968589d8 | 5288 | #define WWDG_CR_T6 ((uint32_t)0x00000040) /*!< Bit 6 */ |
Kojto | 90:cb3d968589d8 | 5289 | |
Kojto | 90:cb3d968589d8 | 5290 | #define WWDG_CR_WDGA ((uint32_t)0x00000080) /*!< Activation bit */ |
Kojto | 90:cb3d968589d8 | 5291 | |
Kojto | 90:cb3d968589d8 | 5292 | /******************* Bit definition for WWDG_CFR register *******************/ |
Kojto | 90:cb3d968589d8 | 5293 | #define WWDG_CFR_W ((uint32_t)0x0000007F) /*!< W[6:0] bits (7-bit window value) */ |
Kojto | 90:cb3d968589d8 | 5294 | #define WWDG_CFR_W0 ((uint32_t)0x00000001) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 5295 | #define WWDG_CFR_W1 ((uint32_t)0x00000002) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 5296 | #define WWDG_CFR_W2 ((uint32_t)0x00000004) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 5297 | #define WWDG_CFR_W3 ((uint32_t)0x00000008) /*!< Bit 3 */ |
Kojto | 90:cb3d968589d8 | 5298 | #define WWDG_CFR_W4 ((uint32_t)0x00000010) /*!< Bit 4 */ |
Kojto | 90:cb3d968589d8 | 5299 | #define WWDG_CFR_W5 ((uint32_t)0x00000020) /*!< Bit 5 */ |
Kojto | 90:cb3d968589d8 | 5300 | #define WWDG_CFR_W6 ((uint32_t)0x00000040) /*!< Bit 6 */ |
Kojto | 90:cb3d968589d8 | 5301 | |
Kojto | 90:cb3d968589d8 | 5302 | #define WWDG_CFR_WDGTB ((uint32_t)0x00000180) /*!< WDGTB[1:0] bits (Timer Base) */ |
Kojto | 90:cb3d968589d8 | 5303 | #define WWDG_CFR_WDGTB0 ((uint32_t)0x00000080) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 5304 | #define WWDG_CFR_WDGTB1 ((uint32_t)0x00000100) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 5305 | |
Kojto | 90:cb3d968589d8 | 5306 | #define WWDG_CFR_EWI ((uint32_t)0x00000200) /*!< Early Wakeup Interrupt */ |
Kojto | 90:cb3d968589d8 | 5307 | |
Kojto | 90:cb3d968589d8 | 5308 | /******************* Bit definition for WWDG_SR register ********************/ |
Kojto | 90:cb3d968589d8 | 5309 | #define WWDG_SR_EWIF ((uint32_t)0x00000001) /*!< Early Wakeup Interrupt Flag */ |
Kojto | 90:cb3d968589d8 | 5310 | |
Kojto | 90:cb3d968589d8 | 5311 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 5312 | /* */ |
Kojto | 90:cb3d968589d8 | 5313 | /* SystemTick (SysTick) */ |
Kojto | 90:cb3d968589d8 | 5314 | /* */ |
Kojto | 90:cb3d968589d8 | 5315 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 5316 | |
Kojto | 90:cb3d968589d8 | 5317 | /***************** Bit definition for SysTick_CTRL register *****************/ |
Kojto | 90:cb3d968589d8 | 5318 | #define SysTick_CTRL_ENABLE ((uint32_t)0x00000001) /*!< Counter enable */ |
Kojto | 90:cb3d968589d8 | 5319 | #define SysTick_CTRL_TICKINT ((uint32_t)0x00000002) /*!< Counting down to 0 pends the SysTick handler */ |
Kojto | 90:cb3d968589d8 | 5320 | #define SysTick_CTRL_CLKSOURCE ((uint32_t)0x00000004) /*!< Clock source */ |
Kojto | 90:cb3d968589d8 | 5321 | #define SysTick_CTRL_COUNTFLAG ((uint32_t)0x00010000) /*!< Count Flag */ |
Kojto | 90:cb3d968589d8 | 5322 | |
Kojto | 90:cb3d968589d8 | 5323 | /***************** Bit definition for SysTick_LOAD register *****************/ |
Kojto | 90:cb3d968589d8 | 5324 | #define SysTick_LOAD_RELOAD ((uint32_t)0x00FFFFFF) /*!< Value to load into the SysTick Current Value Register when the counter reaches 0 */ |
Kojto | 90:cb3d968589d8 | 5325 | |
Kojto | 90:cb3d968589d8 | 5326 | /***************** Bit definition for SysTick_VAL register ******************/ |
Kojto | 90:cb3d968589d8 | 5327 | #define SysTick_VAL_CURRENT ((uint32_t)0x00FFFFFF) /*!< Current value at the time the register is accessed */ |
Kojto | 90:cb3d968589d8 | 5328 | |
Kojto | 90:cb3d968589d8 | 5329 | /***************** Bit definition for SysTick_CALIB register ****************/ |
Kojto | 90:cb3d968589d8 | 5330 | #define SysTick_CALIB_TENMS ((uint32_t)0x00FFFFFF) /*!< Reload value to use for 10ms timing */ |
Kojto | 90:cb3d968589d8 | 5331 | #define SysTick_CALIB_SKEW ((uint32_t)0x40000000) /*!< Calibration value is not exactly 10 ms */ |
Kojto | 90:cb3d968589d8 | 5332 | #define SysTick_CALIB_NOREF ((uint32_t)0x80000000) /*!< The reference clock is not provided */ |
Kojto | 90:cb3d968589d8 | 5333 | |
Kojto | 90:cb3d968589d8 | 5334 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 5335 | /* */ |
Kojto | 90:cb3d968589d8 | 5336 | /* Nested Vectored Interrupt Controller (NVIC) */ |
Kojto | 90:cb3d968589d8 | 5337 | /* */ |
Kojto | 90:cb3d968589d8 | 5338 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 5339 | |
Kojto | 90:cb3d968589d8 | 5340 | /****************** Bit definition for NVIC_ISER register *******************/ |
Kojto | 90:cb3d968589d8 | 5341 | #define NVIC_ISER_SETENA ((uint32_t)0xFFFFFFFF) /*!< Interrupt set enable bits */ |
Kojto | 90:cb3d968589d8 | 5342 | #define NVIC_ISER_SETENA_0 ((uint32_t)0x00000001) /*!< bit 0 */ |
Kojto | 90:cb3d968589d8 | 5343 | #define NVIC_ISER_SETENA_1 ((uint32_t)0x00000002) /*!< bit 1 */ |
Kojto | 90:cb3d968589d8 | 5344 | #define NVIC_ISER_SETENA_2 ((uint32_t)0x00000004) /*!< bit 2 */ |
Kojto | 90:cb3d968589d8 | 5345 | #define NVIC_ISER_SETENA_3 ((uint32_t)0x00000008) /*!< bit 3 */ |
Kojto | 90:cb3d968589d8 | 5346 | #define NVIC_ISER_SETENA_4 ((uint32_t)0x00000010) /*!< bit 4 */ |
Kojto | 90:cb3d968589d8 | 5347 | #define NVIC_ISER_SETENA_5 ((uint32_t)0x00000020) /*!< bit 5 */ |
Kojto | 90:cb3d968589d8 | 5348 | #define NVIC_ISER_SETENA_6 ((uint32_t)0x00000040) /*!< bit 6 */ |
Kojto | 90:cb3d968589d8 | 5349 | #define NVIC_ISER_SETENA_7 ((uint32_t)0x00000080) /*!< bit 7 */ |
Kojto | 90:cb3d968589d8 | 5350 | #define NVIC_ISER_SETENA_8 ((uint32_t)0x00000100) /*!< bit 8 */ |
Kojto | 90:cb3d968589d8 | 5351 | #define NVIC_ISER_SETENA_9 ((uint32_t)0x00000200) /*!< bit 9 */ |
Kojto | 90:cb3d968589d8 | 5352 | #define NVIC_ISER_SETENA_10 ((uint32_t)0x00000400) /*!< bit 10 */ |
Kojto | 90:cb3d968589d8 | 5353 | #define NVIC_ISER_SETENA_11 ((uint32_t)0x00000800) /*!< bit 11 */ |
Kojto | 90:cb3d968589d8 | 5354 | #define NVIC_ISER_SETENA_12 ((uint32_t)0x00001000) /*!< bit 12 */ |
Kojto | 90:cb3d968589d8 | 5355 | #define NVIC_ISER_SETENA_13 ((uint32_t)0x00002000) /*!< bit 13 */ |
Kojto | 90:cb3d968589d8 | 5356 | #define NVIC_ISER_SETENA_14 ((uint32_t)0x00004000) /*!< bit 14 */ |
Kojto | 90:cb3d968589d8 | 5357 | #define NVIC_ISER_SETENA_15 ((uint32_t)0x00008000) /*!< bit 15 */ |
Kojto | 90:cb3d968589d8 | 5358 | #define NVIC_ISER_SETENA_16 ((uint32_t)0x00010000) /*!< bit 16 */ |
Kojto | 90:cb3d968589d8 | 5359 | #define NVIC_ISER_SETENA_17 ((uint32_t)0x00020000) /*!< bit 17 */ |
Kojto | 90:cb3d968589d8 | 5360 | #define NVIC_ISER_SETENA_18 ((uint32_t)0x00040000) /*!< bit 18 */ |
Kojto | 90:cb3d968589d8 | 5361 | #define NVIC_ISER_SETENA_19 ((uint32_t)0x00080000) /*!< bit 19 */ |
Kojto | 90:cb3d968589d8 | 5362 | #define NVIC_ISER_SETENA_20 ((uint32_t)0x00100000) /*!< bit 20 */ |
Kojto | 90:cb3d968589d8 | 5363 | #define NVIC_ISER_SETENA_21 ((uint32_t)0x00200000) /*!< bit 21 */ |
Kojto | 90:cb3d968589d8 | 5364 | #define NVIC_ISER_SETENA_22 ((uint32_t)0x00400000) /*!< bit 22 */ |
Kojto | 90:cb3d968589d8 | 5365 | #define NVIC_ISER_SETENA_23 ((uint32_t)0x00800000) /*!< bit 23 */ |
Kojto | 90:cb3d968589d8 | 5366 | #define NVIC_ISER_SETENA_24 ((uint32_t)0x01000000) /*!< bit 24 */ |
Kojto | 90:cb3d968589d8 | 5367 | #define NVIC_ISER_SETENA_25 ((uint32_t)0x02000000) /*!< bit 25 */ |
Kojto | 90:cb3d968589d8 | 5368 | #define NVIC_ISER_SETENA_26 ((uint32_t)0x04000000) /*!< bit 26 */ |
Kojto | 90:cb3d968589d8 | 5369 | #define NVIC_ISER_SETENA_27 ((uint32_t)0x08000000) /*!< bit 27 */ |
Kojto | 90:cb3d968589d8 | 5370 | #define NVIC_ISER_SETENA_28 ((uint32_t)0x10000000) /*!< bit 28 */ |
Kojto | 90:cb3d968589d8 | 5371 | #define NVIC_ISER_SETENA_29 ((uint32_t)0x20000000) /*!< bit 29 */ |
Kojto | 90:cb3d968589d8 | 5372 | #define NVIC_ISER_SETENA_30 ((uint32_t)0x40000000) /*!< bit 30 */ |
Kojto | 90:cb3d968589d8 | 5373 | #define NVIC_ISER_SETENA_31 ((uint32_t)0x80000000) /*!< bit 31 */ |
Kojto | 90:cb3d968589d8 | 5374 | |
Kojto | 90:cb3d968589d8 | 5375 | /****************** Bit definition for NVIC_ICER register *******************/ |
Kojto | 90:cb3d968589d8 | 5376 | #define NVIC_ICER_CLRENA ((uint32_t)0xFFFFFFFF) /*!< Interrupt clear-enable bits */ |
Kojto | 90:cb3d968589d8 | 5377 | #define NVIC_ICER_CLRENA_0 ((uint32_t)0x00000001) /*!< bit 0 */ |
Kojto | 90:cb3d968589d8 | 5378 | #define NVIC_ICER_CLRENA_1 ((uint32_t)0x00000002) /*!< bit 1 */ |
Kojto | 90:cb3d968589d8 | 5379 | #define NVIC_ICER_CLRENA_2 ((uint32_t)0x00000004) /*!< bit 2 */ |
Kojto | 90:cb3d968589d8 | 5380 | #define NVIC_ICER_CLRENA_3 ((uint32_t)0x00000008) /*!< bit 3 */ |
Kojto | 90:cb3d968589d8 | 5381 | #define NVIC_ICER_CLRENA_4 ((uint32_t)0x00000010) /*!< bit 4 */ |
Kojto | 90:cb3d968589d8 | 5382 | #define NVIC_ICER_CLRENA_5 ((uint32_t)0x00000020) /*!< bit 5 */ |
Kojto | 90:cb3d968589d8 | 5383 | #define NVIC_ICER_CLRENA_6 ((uint32_t)0x00000040) /*!< bit 6 */ |
Kojto | 90:cb3d968589d8 | 5384 | #define NVIC_ICER_CLRENA_7 ((uint32_t)0x00000080) /*!< bit 7 */ |
Kojto | 90:cb3d968589d8 | 5385 | #define NVIC_ICER_CLRENA_8 ((uint32_t)0x00000100) /*!< bit 8 */ |
Kojto | 90:cb3d968589d8 | 5386 | #define NVIC_ICER_CLRENA_9 ((uint32_t)0x00000200) /*!< bit 9 */ |
Kojto | 90:cb3d968589d8 | 5387 | #define NVIC_ICER_CLRENA_10 ((uint32_t)0x00000400) /*!< bit 10 */ |
Kojto | 90:cb3d968589d8 | 5388 | #define NVIC_ICER_CLRENA_11 ((uint32_t)0x00000800) /*!< bit 11 */ |
Kojto | 90:cb3d968589d8 | 5389 | #define NVIC_ICER_CLRENA_12 ((uint32_t)0x00001000) /*!< bit 12 */ |
Kojto | 90:cb3d968589d8 | 5390 | #define NVIC_ICER_CLRENA_13 ((uint32_t)0x00002000) /*!< bit 13 */ |
Kojto | 90:cb3d968589d8 | 5391 | #define NVIC_ICER_CLRENA_14 ((uint32_t)0x00004000) /*!< bit 14 */ |
Kojto | 90:cb3d968589d8 | 5392 | #define NVIC_ICER_CLRENA_15 ((uint32_t)0x00008000) /*!< bit 15 */ |
Kojto | 90:cb3d968589d8 | 5393 | #define NVIC_ICER_CLRENA_16 ((uint32_t)0x00010000) /*!< bit 16 */ |
Kojto | 90:cb3d968589d8 | 5394 | #define NVIC_ICER_CLRENA_17 ((uint32_t)0x00020000) /*!< bit 17 */ |
Kojto | 90:cb3d968589d8 | 5395 | #define NVIC_ICER_CLRENA_18 ((uint32_t)0x00040000) /*!< bit 18 */ |
Kojto | 90:cb3d968589d8 | 5396 | #define NVIC_ICER_CLRENA_19 ((uint32_t)0x00080000) /*!< bit 19 */ |
Kojto | 90:cb3d968589d8 | 5397 | #define NVIC_ICER_CLRENA_20 ((uint32_t)0x00100000) /*!< bit 20 */ |
Kojto | 90:cb3d968589d8 | 5398 | #define NVIC_ICER_CLRENA_21 ((uint32_t)0x00200000) /*!< bit 21 */ |
Kojto | 90:cb3d968589d8 | 5399 | #define NVIC_ICER_CLRENA_22 ((uint32_t)0x00400000) /*!< bit 22 */ |
Kojto | 90:cb3d968589d8 | 5400 | #define NVIC_ICER_CLRENA_23 ((uint32_t)0x00800000) /*!< bit 23 */ |
Kojto | 90:cb3d968589d8 | 5401 | #define NVIC_ICER_CLRENA_24 ((uint32_t)0x01000000) /*!< bit 24 */ |
Kojto | 90:cb3d968589d8 | 5402 | #define NVIC_ICER_CLRENA_25 ((uint32_t)0x02000000) /*!< bit 25 */ |
Kojto | 90:cb3d968589d8 | 5403 | #define NVIC_ICER_CLRENA_26 ((uint32_t)0x04000000) /*!< bit 26 */ |
Kojto | 90:cb3d968589d8 | 5404 | #define NVIC_ICER_CLRENA_27 ((uint32_t)0x08000000) /*!< bit 27 */ |
Kojto | 90:cb3d968589d8 | 5405 | #define NVIC_ICER_CLRENA_28 ((uint32_t)0x10000000) /*!< bit 28 */ |
Kojto | 90:cb3d968589d8 | 5406 | #define NVIC_ICER_CLRENA_29 ((uint32_t)0x20000000) /*!< bit 29 */ |
Kojto | 90:cb3d968589d8 | 5407 | #define NVIC_ICER_CLRENA_30 ((uint32_t)0x40000000) /*!< bit 30 */ |
Kojto | 90:cb3d968589d8 | 5408 | #define NVIC_ICER_CLRENA_31 ((uint32_t)0x80000000) /*!< bit 31 */ |
Kojto | 90:cb3d968589d8 | 5409 | |
Kojto | 90:cb3d968589d8 | 5410 | /****************** Bit definition for NVIC_ISPR register *******************/ |
Kojto | 90:cb3d968589d8 | 5411 | #define NVIC_ISPR_SETPEND ((uint32_t)0xFFFFFFFF) /*!< Interrupt set-pending bits */ |
Kojto | 90:cb3d968589d8 | 5412 | #define NVIC_ISPR_SETPEND_0 ((uint32_t)0x00000001) /*!< bit 0 */ |
Kojto | 90:cb3d968589d8 | 5413 | #define NVIC_ISPR_SETPEND_1 ((uint32_t)0x00000002) /*!< bit 1 */ |
Kojto | 90:cb3d968589d8 | 5414 | #define NVIC_ISPR_SETPEND_2 ((uint32_t)0x00000004) /*!< bit 2 */ |
Kojto | 90:cb3d968589d8 | 5415 | #define NVIC_ISPR_SETPEND_3 ((uint32_t)0x00000008) /*!< bit 3 */ |
Kojto | 90:cb3d968589d8 | 5416 | #define NVIC_ISPR_SETPEND_4 ((uint32_t)0x00000010) /*!< bit 4 */ |
Kojto | 90:cb3d968589d8 | 5417 | #define NVIC_ISPR_SETPEND_5 ((uint32_t)0x00000020) /*!< bit 5 */ |
Kojto | 90:cb3d968589d8 | 5418 | #define NVIC_ISPR_SETPEND_6 ((uint32_t)0x00000040) /*!< bit 6 */ |
Kojto | 90:cb3d968589d8 | 5419 | #define NVIC_ISPR_SETPEND_7 ((uint32_t)0x00000080) /*!< bit 7 */ |
Kojto | 90:cb3d968589d8 | 5420 | #define NVIC_ISPR_SETPEND_8 ((uint32_t)0x00000100) /*!< bit 8 */ |
Kojto | 90:cb3d968589d8 | 5421 | #define NVIC_ISPR_SETPEND_9 ((uint32_t)0x00000200) /*!< bit 9 */ |
Kojto | 90:cb3d968589d8 | 5422 | #define NVIC_ISPR_SETPEND_10 ((uint32_t)0x00000400) /*!< bit 10 */ |
Kojto | 90:cb3d968589d8 | 5423 | #define NVIC_ISPR_SETPEND_11 ((uint32_t)0x00000800) /*!< bit 11 */ |
Kojto | 90:cb3d968589d8 | 5424 | #define NVIC_ISPR_SETPEND_12 ((uint32_t)0x00001000) /*!< bit 12 */ |
Kojto | 90:cb3d968589d8 | 5425 | #define NVIC_ISPR_SETPEND_13 ((uint32_t)0x00002000) /*!< bit 13 */ |
Kojto | 90:cb3d968589d8 | 5426 | #define NVIC_ISPR_SETPEND_14 ((uint32_t)0x00004000) /*!< bit 14 */ |
Kojto | 90:cb3d968589d8 | 5427 | #define NVIC_ISPR_SETPEND_15 ((uint32_t)0x00008000) /*!< bit 15 */ |
Kojto | 90:cb3d968589d8 | 5428 | #define NVIC_ISPR_SETPEND_16 ((uint32_t)0x00010000) /*!< bit 16 */ |
Kojto | 90:cb3d968589d8 | 5429 | #define NVIC_ISPR_SETPEND_17 ((uint32_t)0x00020000) /*!< bit 17 */ |
Kojto | 90:cb3d968589d8 | 5430 | #define NVIC_ISPR_SETPEND_18 ((uint32_t)0x00040000) /*!< bit 18 */ |
Kojto | 90:cb3d968589d8 | 5431 | #define NVIC_ISPR_SETPEND_19 ((uint32_t)0x00080000) /*!< bit 19 */ |
Kojto | 90:cb3d968589d8 | 5432 | #define NVIC_ISPR_SETPEND_20 ((uint32_t)0x00100000) /*!< bit 20 */ |
Kojto | 90:cb3d968589d8 | 5433 | #define NVIC_ISPR_SETPEND_21 ((uint32_t)0x00200000) /*!< bit 21 */ |
Kojto | 90:cb3d968589d8 | 5434 | #define NVIC_ISPR_SETPEND_22 ((uint32_t)0x00400000) /*!< bit 22 */ |
Kojto | 90:cb3d968589d8 | 5435 | #define NVIC_ISPR_SETPEND_23 ((uint32_t)0x00800000) /*!< bit 23 */ |
Kojto | 90:cb3d968589d8 | 5436 | #define NVIC_ISPR_SETPEND_24 ((uint32_t)0x01000000) /*!< bit 24 */ |
Kojto | 90:cb3d968589d8 | 5437 | #define NVIC_ISPR_SETPEND_25 ((uint32_t)0x02000000) /*!< bit 25 */ |
Kojto | 90:cb3d968589d8 | 5438 | #define NVIC_ISPR_SETPEND_26 ((uint32_t)0x04000000) /*!< bit 26 */ |
Kojto | 90:cb3d968589d8 | 5439 | #define NVIC_ISPR_SETPEND_27 ((uint32_t)0x08000000) /*!< bit 27 */ |
Kojto | 90:cb3d968589d8 | 5440 | #define NVIC_ISPR_SETPEND_28 ((uint32_t)0x10000000) /*!< bit 28 */ |
Kojto | 90:cb3d968589d8 | 5441 | #define NVIC_ISPR_SETPEND_29 ((uint32_t)0x20000000) /*!< bit 29 */ |
Kojto | 90:cb3d968589d8 | 5442 | #define NVIC_ISPR_SETPEND_30 ((uint32_t)0x40000000) /*!< bit 30 */ |
Kojto | 90:cb3d968589d8 | 5443 | #define NVIC_ISPR_SETPEND_31 ((uint32_t)0x80000000) /*!< bit 31 */ |
Kojto | 90:cb3d968589d8 | 5444 | |
Kojto | 90:cb3d968589d8 | 5445 | /****************** Bit definition for NVIC_ICPR register *******************/ |
Kojto | 90:cb3d968589d8 | 5446 | #define NVIC_ICPR_CLRPEND ((uint32_t)0xFFFFFFFF) /*!< Interrupt clear-pending bits */ |
Kojto | 90:cb3d968589d8 | 5447 | #define NVIC_ICPR_CLRPEND_0 ((uint32_t)0x00000001) /*!< bit 0 */ |
Kojto | 90:cb3d968589d8 | 5448 | #define NVIC_ICPR_CLRPEND_1 ((uint32_t)0x00000002) /*!< bit 1 */ |
Kojto | 90:cb3d968589d8 | 5449 | #define NVIC_ICPR_CLRPEND_2 ((uint32_t)0x00000004) /*!< bit 2 */ |
Kojto | 90:cb3d968589d8 | 5450 | #define NVIC_ICPR_CLRPEND_3 ((uint32_t)0x00000008) /*!< bit 3 */ |
Kojto | 90:cb3d968589d8 | 5451 | #define NVIC_ICPR_CLRPEND_4 ((uint32_t)0x00000010) /*!< bit 4 */ |
Kojto | 90:cb3d968589d8 | 5452 | #define NVIC_ICPR_CLRPEND_5 ((uint32_t)0x00000020) /*!< bit 5 */ |
Kojto | 90:cb3d968589d8 | 5453 | #define NVIC_ICPR_CLRPEND_6 ((uint32_t)0x00000040) /*!< bit 6 */ |
Kojto | 90:cb3d968589d8 | 5454 | #define NVIC_ICPR_CLRPEND_7 ((uint32_t)0x00000080) /*!< bit 7 */ |
Kojto | 90:cb3d968589d8 | 5455 | #define NVIC_ICPR_CLRPEND_8 ((uint32_t)0x00000100) /*!< bit 8 */ |
Kojto | 90:cb3d968589d8 | 5456 | #define NVIC_ICPR_CLRPEND_9 ((uint32_t)0x00000200) /*!< bit 9 */ |
Kojto | 90:cb3d968589d8 | 5457 | #define NVIC_ICPR_CLRPEND_10 ((uint32_t)0x00000400) /*!< bit 10 */ |
Kojto | 90:cb3d968589d8 | 5458 | #define NVIC_ICPR_CLRPEND_11 ((uint32_t)0x00000800) /*!< bit 11 */ |
Kojto | 90:cb3d968589d8 | 5459 | #define NVIC_ICPR_CLRPEND_12 ((uint32_t)0x00001000) /*!< bit 12 */ |
Kojto | 90:cb3d968589d8 | 5460 | #define NVIC_ICPR_CLRPEND_13 ((uint32_t)0x00002000) /*!< bit 13 */ |
Kojto | 90:cb3d968589d8 | 5461 | #define NVIC_ICPR_CLRPEND_14 ((uint32_t)0x00004000) /*!< bit 14 */ |
Kojto | 90:cb3d968589d8 | 5462 | #define NVIC_ICPR_CLRPEND_15 ((uint32_t)0x00008000) /*!< bit 15 */ |
Kojto | 90:cb3d968589d8 | 5463 | #define NVIC_ICPR_CLRPEND_16 ((uint32_t)0x00010000) /*!< bit 16 */ |
Kojto | 90:cb3d968589d8 | 5464 | #define NVIC_ICPR_CLRPEND_17 ((uint32_t)0x00020000) /*!< bit 17 */ |
Kojto | 90:cb3d968589d8 | 5465 | #define NVIC_ICPR_CLRPEND_18 ((uint32_t)0x00040000) /*!< bit 18 */ |
Kojto | 90:cb3d968589d8 | 5466 | #define NVIC_ICPR_CLRPEND_19 ((uint32_t)0x00080000) /*!< bit 19 */ |
Kojto | 90:cb3d968589d8 | 5467 | #define NVIC_ICPR_CLRPEND_20 ((uint32_t)0x00100000) /*!< bit 20 */ |
Kojto | 90:cb3d968589d8 | 5468 | #define NVIC_ICPR_CLRPEND_21 ((uint32_t)0x00200000) /*!< bit 21 */ |
Kojto | 90:cb3d968589d8 | 5469 | #define NVIC_ICPR_CLRPEND_22 ((uint32_t)0x00400000) /*!< bit 22 */ |
Kojto | 90:cb3d968589d8 | 5470 | #define NVIC_ICPR_CLRPEND_23 ((uint32_t)0x00800000) /*!< bit 23 */ |
Kojto | 90:cb3d968589d8 | 5471 | #define NVIC_ICPR_CLRPEND_24 ((uint32_t)0x01000000) /*!< bit 24 */ |
Kojto | 90:cb3d968589d8 | 5472 | #define NVIC_ICPR_CLRPEND_25 ((uint32_t)0x02000000) /*!< bit 25 */ |
Kojto | 90:cb3d968589d8 | 5473 | #define NVIC_ICPR_CLRPEND_26 ((uint32_t)0x04000000) /*!< bit 26 */ |
Kojto | 90:cb3d968589d8 | 5474 | #define NVIC_ICPR_CLRPEND_27 ((uint32_t)0x08000000) /*!< bit 27 */ |
Kojto | 90:cb3d968589d8 | 5475 | #define NVIC_ICPR_CLRPEND_28 ((uint32_t)0x10000000) /*!< bit 28 */ |
Kojto | 90:cb3d968589d8 | 5476 | #define NVIC_ICPR_CLRPEND_29 ((uint32_t)0x20000000) /*!< bit 29 */ |
Kojto | 90:cb3d968589d8 | 5477 | #define NVIC_ICPR_CLRPEND_30 ((uint32_t)0x40000000) /*!< bit 30 */ |
Kojto | 90:cb3d968589d8 | 5478 | #define NVIC_ICPR_CLRPEND_31 ((uint32_t)0x80000000) /*!< bit 31 */ |
Kojto | 90:cb3d968589d8 | 5479 | |
Kojto | 90:cb3d968589d8 | 5480 | /****************** Bit definition for NVIC_IABR register *******************/ |
Kojto | 90:cb3d968589d8 | 5481 | #define NVIC_IABR_ACTIVE ((uint32_t)0xFFFFFFFF) /*!< Interrupt active flags */ |
Kojto | 90:cb3d968589d8 | 5482 | #define NVIC_IABR_ACTIVE_0 ((uint32_t)0x00000001) /*!< bit 0 */ |
Kojto | 90:cb3d968589d8 | 5483 | #define NVIC_IABR_ACTIVE_1 ((uint32_t)0x00000002) /*!< bit 1 */ |
Kojto | 90:cb3d968589d8 | 5484 | #define NVIC_IABR_ACTIVE_2 ((uint32_t)0x00000004) /*!< bit 2 */ |
Kojto | 90:cb3d968589d8 | 5485 | #define NVIC_IABR_ACTIVE_3 ((uint32_t)0x00000008) /*!< bit 3 */ |
Kojto | 90:cb3d968589d8 | 5486 | #define NVIC_IABR_ACTIVE_4 ((uint32_t)0x00000010) /*!< bit 4 */ |
Kojto | 90:cb3d968589d8 | 5487 | #define NVIC_IABR_ACTIVE_5 ((uint32_t)0x00000020) /*!< bit 5 */ |
Kojto | 90:cb3d968589d8 | 5488 | #define NVIC_IABR_ACTIVE_6 ((uint32_t)0x00000040) /*!< bit 6 */ |
Kojto | 90:cb3d968589d8 | 5489 | #define NVIC_IABR_ACTIVE_7 ((uint32_t)0x00000080) /*!< bit 7 */ |
Kojto | 90:cb3d968589d8 | 5490 | #define NVIC_IABR_ACTIVE_8 ((uint32_t)0x00000100) /*!< bit 8 */ |
Kojto | 90:cb3d968589d8 | 5491 | #define NVIC_IABR_ACTIVE_9 ((uint32_t)0x00000200) /*!< bit 9 */ |
Kojto | 90:cb3d968589d8 | 5492 | #define NVIC_IABR_ACTIVE_10 ((uint32_t)0x00000400) /*!< bit 10 */ |
Kojto | 90:cb3d968589d8 | 5493 | #define NVIC_IABR_ACTIVE_11 ((uint32_t)0x00000800) /*!< bit 11 */ |
Kojto | 90:cb3d968589d8 | 5494 | #define NVIC_IABR_ACTIVE_12 ((uint32_t)0x00001000) /*!< bit 12 */ |
Kojto | 90:cb3d968589d8 | 5495 | #define NVIC_IABR_ACTIVE_13 ((uint32_t)0x00002000) /*!< bit 13 */ |
Kojto | 90:cb3d968589d8 | 5496 | #define NVIC_IABR_ACTIVE_14 ((uint32_t)0x00004000) /*!< bit 14 */ |
Kojto | 90:cb3d968589d8 | 5497 | #define NVIC_IABR_ACTIVE_15 ((uint32_t)0x00008000) /*!< bit 15 */ |
Kojto | 90:cb3d968589d8 | 5498 | #define NVIC_IABR_ACTIVE_16 ((uint32_t)0x00010000) /*!< bit 16 */ |
Kojto | 90:cb3d968589d8 | 5499 | #define NVIC_IABR_ACTIVE_17 ((uint32_t)0x00020000) /*!< bit 17 */ |
Kojto | 90:cb3d968589d8 | 5500 | #define NVIC_IABR_ACTIVE_18 ((uint32_t)0x00040000) /*!< bit 18 */ |
Kojto | 90:cb3d968589d8 | 5501 | #define NVIC_IABR_ACTIVE_19 ((uint32_t)0x00080000) /*!< bit 19 */ |
Kojto | 90:cb3d968589d8 | 5502 | #define NVIC_IABR_ACTIVE_20 ((uint32_t)0x00100000) /*!< bit 20 */ |
Kojto | 90:cb3d968589d8 | 5503 | #define NVIC_IABR_ACTIVE_21 ((uint32_t)0x00200000) /*!< bit 21 */ |
Kojto | 90:cb3d968589d8 | 5504 | #define NVIC_IABR_ACTIVE_22 ((uint32_t)0x00400000) /*!< bit 22 */ |
Kojto | 90:cb3d968589d8 | 5505 | #define NVIC_IABR_ACTIVE_23 ((uint32_t)0x00800000) /*!< bit 23 */ |
Kojto | 90:cb3d968589d8 | 5506 | #define NVIC_IABR_ACTIVE_24 ((uint32_t)0x01000000) /*!< bit 24 */ |
Kojto | 90:cb3d968589d8 | 5507 | #define NVIC_IABR_ACTIVE_25 ((uint32_t)0x02000000) /*!< bit 25 */ |
Kojto | 90:cb3d968589d8 | 5508 | #define NVIC_IABR_ACTIVE_26 ((uint32_t)0x04000000) /*!< bit 26 */ |
Kojto | 90:cb3d968589d8 | 5509 | #define NVIC_IABR_ACTIVE_27 ((uint32_t)0x08000000) /*!< bit 27 */ |
Kojto | 90:cb3d968589d8 | 5510 | #define NVIC_IABR_ACTIVE_28 ((uint32_t)0x10000000) /*!< bit 28 */ |
Kojto | 90:cb3d968589d8 | 5511 | #define NVIC_IABR_ACTIVE_29 ((uint32_t)0x20000000) /*!< bit 29 */ |
Kojto | 90:cb3d968589d8 | 5512 | #define NVIC_IABR_ACTIVE_30 ((uint32_t)0x40000000) /*!< bit 30 */ |
Kojto | 90:cb3d968589d8 | 5513 | #define NVIC_IABR_ACTIVE_31 ((uint32_t)0x80000000) /*!< bit 31 */ |
Kojto | 90:cb3d968589d8 | 5514 | |
Kojto | 90:cb3d968589d8 | 5515 | /****************** Bit definition for NVIC_PRI0 register *******************/ |
Kojto | 90:cb3d968589d8 | 5516 | #define NVIC_IPR0_PRI_0 ((uint32_t)0x000000FF) /*!< Priority of interrupt 0 */ |
Kojto | 90:cb3d968589d8 | 5517 | #define NVIC_IPR0_PRI_1 ((uint32_t)0x0000FF00) /*!< Priority of interrupt 1 */ |
Kojto | 90:cb3d968589d8 | 5518 | #define NVIC_IPR0_PRI_2 ((uint32_t)0x00FF0000) /*!< Priority of interrupt 2 */ |
Kojto | 90:cb3d968589d8 | 5519 | #define NVIC_IPR0_PRI_3 ((uint32_t)0xFF000000) /*!< Priority of interrupt 3 */ |
Kojto | 90:cb3d968589d8 | 5520 | |
Kojto | 90:cb3d968589d8 | 5521 | /****************** Bit definition for NVIC_PRI1 register *******************/ |
Kojto | 90:cb3d968589d8 | 5522 | #define NVIC_IPR1_PRI_4 ((uint32_t)0x000000FF) /*!< Priority of interrupt 4 */ |
Kojto | 90:cb3d968589d8 | 5523 | #define NVIC_IPR1_PRI_5 ((uint32_t)0x0000FF00) /*!< Priority of interrupt 5 */ |
Kojto | 90:cb3d968589d8 | 5524 | #define NVIC_IPR1_PRI_6 ((uint32_t)0x00FF0000) /*!< Priority of interrupt 6 */ |
Kojto | 90:cb3d968589d8 | 5525 | #define NVIC_IPR1_PRI_7 ((uint32_t)0xFF000000) /*!< Priority of interrupt 7 */ |
Kojto | 90:cb3d968589d8 | 5526 | |
Kojto | 90:cb3d968589d8 | 5527 | /****************** Bit definition for NVIC_PRI2 register *******************/ |
Kojto | 90:cb3d968589d8 | 5528 | #define NVIC_IPR2_PRI_8 ((uint32_t)0x000000FF) /*!< Priority of interrupt 8 */ |
Kojto | 90:cb3d968589d8 | 5529 | #define NVIC_IPR2_PRI_9 ((uint32_t)0x0000FF00) /*!< Priority of interrupt 9 */ |
Kojto | 90:cb3d968589d8 | 5530 | #define NVIC_IPR2_PRI_10 ((uint32_t)0x00FF0000) /*!< Priority of interrupt 10 */ |
Kojto | 90:cb3d968589d8 | 5531 | #define NVIC_IPR2_PRI_11 ((uint32_t)0xFF000000) /*!< Priority of interrupt 11 */ |
Kojto | 90:cb3d968589d8 | 5532 | |
Kojto | 90:cb3d968589d8 | 5533 | /****************** Bit definition for NVIC_PRI3 register *******************/ |
Kojto | 90:cb3d968589d8 | 5534 | #define NVIC_IPR3_PRI_12 ((uint32_t)0x000000FF) /*!< Priority of interrupt 12 */ |
Kojto | 90:cb3d968589d8 | 5535 | #define NVIC_IPR3_PRI_13 ((uint32_t)0x0000FF00) /*!< Priority of interrupt 13 */ |
Kojto | 90:cb3d968589d8 | 5536 | #define NVIC_IPR3_PRI_14 ((uint32_t)0x00FF0000) /*!< Priority of interrupt 14 */ |
Kojto | 90:cb3d968589d8 | 5537 | #define NVIC_IPR3_PRI_15 ((uint32_t)0xFF000000) /*!< Priority of interrupt 15 */ |
Kojto | 90:cb3d968589d8 | 5538 | |
Kojto | 90:cb3d968589d8 | 5539 | /****************** Bit definition for NVIC_PRI4 register *******************/ |
Kojto | 90:cb3d968589d8 | 5540 | #define NVIC_IPR4_PRI_16 ((uint32_t)0x000000FF) /*!< Priority of interrupt 16 */ |
Kojto | 90:cb3d968589d8 | 5541 | #define NVIC_IPR4_PRI_17 ((uint32_t)0x0000FF00) /*!< Priority of interrupt 17 */ |
Kojto | 90:cb3d968589d8 | 5542 | #define NVIC_IPR4_PRI_18 ((uint32_t)0x00FF0000) /*!< Priority of interrupt 18 */ |
Kojto | 90:cb3d968589d8 | 5543 | #define NVIC_IPR4_PRI_19 ((uint32_t)0xFF000000) /*!< Priority of interrupt 19 */ |
Kojto | 90:cb3d968589d8 | 5544 | |
Kojto | 90:cb3d968589d8 | 5545 | /****************** Bit definition for NVIC_PRI5 register *******************/ |
Kojto | 90:cb3d968589d8 | 5546 | #define NVIC_IPR5_PRI_20 ((uint32_t)0x000000FF) /*!< Priority of interrupt 20 */ |
Kojto | 90:cb3d968589d8 | 5547 | #define NVIC_IPR5_PRI_21 ((uint32_t)0x0000FF00) /*!< Priority of interrupt 21 */ |
Kojto | 90:cb3d968589d8 | 5548 | #define NVIC_IPR5_PRI_22 ((uint32_t)0x00FF0000) /*!< Priority of interrupt 22 */ |
Kojto | 90:cb3d968589d8 | 5549 | #define NVIC_IPR5_PRI_23 ((uint32_t)0xFF000000) /*!< Priority of interrupt 23 */ |
Kojto | 90:cb3d968589d8 | 5550 | |
Kojto | 90:cb3d968589d8 | 5551 | /****************** Bit definition for NVIC_PRI6 register *******************/ |
Kojto | 90:cb3d968589d8 | 5552 | #define NVIC_IPR6_PRI_24 ((uint32_t)0x000000FF) /*!< Priority of interrupt 24 */ |
Kojto | 90:cb3d968589d8 | 5553 | #define NVIC_IPR6_PRI_25 ((uint32_t)0x0000FF00) /*!< Priority of interrupt 25 */ |
Kojto | 90:cb3d968589d8 | 5554 | #define NVIC_IPR6_PRI_26 ((uint32_t)0x00FF0000) /*!< Priority of interrupt 26 */ |
Kojto | 90:cb3d968589d8 | 5555 | #define NVIC_IPR6_PRI_27 ((uint32_t)0xFF000000) /*!< Priority of interrupt 27 */ |
Kojto | 90:cb3d968589d8 | 5556 | |
Kojto | 90:cb3d968589d8 | 5557 | /****************** Bit definition for NVIC_PRI7 register *******************/ |
Kojto | 90:cb3d968589d8 | 5558 | #define NVIC_IPR7_PRI_28 ((uint32_t)0x000000FF) /*!< Priority of interrupt 28 */ |
Kojto | 90:cb3d968589d8 | 5559 | #define NVIC_IPR7_PRI_29 ((uint32_t)0x0000FF00) /*!< Priority of interrupt 29 */ |
Kojto | 90:cb3d968589d8 | 5560 | #define NVIC_IPR7_PRI_30 ((uint32_t)0x00FF0000) /*!< Priority of interrupt 30 */ |
Kojto | 90:cb3d968589d8 | 5561 | #define NVIC_IPR7_PRI_31 ((uint32_t)0xFF000000) /*!< Priority of interrupt 31 */ |
Kojto | 90:cb3d968589d8 | 5562 | |
Kojto | 90:cb3d968589d8 | 5563 | /****************** Bit definition for SCB_CPUID register *******************/ |
Kojto | 90:cb3d968589d8 | 5564 | #define SCB_CPUID_REVISION ((uint32_t)0x0000000F) /*!< Implementation defined revision number */ |
Kojto | 90:cb3d968589d8 | 5565 | #define SCB_CPUID_PARTNO ((uint32_t)0x0000FFF0) /*!< Number of processor within family */ |
Kojto | 90:cb3d968589d8 | 5566 | #define SCB_CPUID_Constant ((uint32_t)0x000F0000) /*!< Reads as 0x0F */ |
Kojto | 90:cb3d968589d8 | 5567 | #define SCB_CPUID_VARIANT ((uint32_t)0x00F00000) /*!< Implementation defined variant number */ |
Kojto | 90:cb3d968589d8 | 5568 | #define SCB_CPUID_IMPLEMENTER ((uint32_t)0xFF000000) /*!< Implementer code. ARM is 0x41 */ |
Kojto | 90:cb3d968589d8 | 5569 | |
Kojto | 90:cb3d968589d8 | 5570 | /******************* Bit definition for SCB_ICSR register *******************/ |
Kojto | 90:cb3d968589d8 | 5571 | #define SCB_ICSR_VECTACTIVE ((uint32_t)0x000001FF) /*!< Active ISR number field */ |
Kojto | 90:cb3d968589d8 | 5572 | #define SCB_ICSR_RETTOBASE ((uint32_t)0x00000800) /*!< All active exceptions minus the IPSR_current_exception yields the empty set */ |
Kojto | 90:cb3d968589d8 | 5573 | #define SCB_ICSR_VECTPENDING ((uint32_t)0x003FF000) /*!< Pending ISR number field */ |
Kojto | 90:cb3d968589d8 | 5574 | #define SCB_ICSR_ISRPENDING ((uint32_t)0x00400000) /*!< Interrupt pending flag */ |
Kojto | 90:cb3d968589d8 | 5575 | #define SCB_ICSR_ISRPREEMPT ((uint32_t)0x00800000) /*!< It indicates that a pending interrupt becomes active in the next running cycle */ |
Kojto | 90:cb3d968589d8 | 5576 | #define SCB_ICSR_PENDSTCLR ((uint32_t)0x02000000) /*!< Clear pending SysTick bit */ |
Kojto | 90:cb3d968589d8 | 5577 | #define SCB_ICSR_PENDSTSET ((uint32_t)0x04000000) /*!< Set pending SysTick bit */ |
Kojto | 90:cb3d968589d8 | 5578 | #define SCB_ICSR_PENDSVCLR ((uint32_t)0x08000000) /*!< Clear pending pendSV bit */ |
Kojto | 90:cb3d968589d8 | 5579 | #define SCB_ICSR_PENDSVSET ((uint32_t)0x10000000) /*!< Set pending pendSV bit */ |
Kojto | 90:cb3d968589d8 | 5580 | #define SCB_ICSR_NMIPENDSET ((uint32_t)0x80000000) /*!< Set pending NMI bit */ |
Kojto | 90:cb3d968589d8 | 5581 | |
Kojto | 90:cb3d968589d8 | 5582 | /******************* Bit definition for SCB_VTOR register *******************/ |
Kojto | 90:cb3d968589d8 | 5583 | #define SCB_VTOR_TBLOFF ((uint32_t)0x1FFFFF80) /*!< Vector table base offset field */ |
Kojto | 90:cb3d968589d8 | 5584 | #define SCB_VTOR_TBLBASE ((uint32_t)0x20000000) /*!< Table base in code(0) or RAM(1) */ |
Kojto | 90:cb3d968589d8 | 5585 | |
Kojto | 90:cb3d968589d8 | 5586 | /*!<***************** Bit definition for SCB_AIRCR register *******************/ |
Kojto | 90:cb3d968589d8 | 5587 | #define SCB_AIRCR_VECTRESET ((uint32_t)0x00000001) /*!< System Reset bit */ |
Kojto | 90:cb3d968589d8 | 5588 | #define SCB_AIRCR_VECTCLRACTIVE ((uint32_t)0x00000002) /*!< Clear active vector bit */ |
Kojto | 90:cb3d968589d8 | 5589 | #define SCB_AIRCR_SYSRESETREQ ((uint32_t)0x00000004) /*!< Requests chip control logic to generate a reset */ |
Kojto | 90:cb3d968589d8 | 5590 | |
Kojto | 90:cb3d968589d8 | 5591 | #define SCB_AIRCR_PRIGROUP ((uint32_t)0x00000700) /*!< PRIGROUP[2:0] bits (Priority group) */ |
Kojto | 90:cb3d968589d8 | 5592 | #define SCB_AIRCR_PRIGROUP_0 ((uint32_t)0x00000100) /*!< Bit 0 */ |
Kojto | 90:cb3d968589d8 | 5593 | #define SCB_AIRCR_PRIGROUP_1 ((uint32_t)0x00000200) /*!< Bit 1 */ |
Kojto | 90:cb3d968589d8 | 5594 | #define SCB_AIRCR_PRIGROUP_2 ((uint32_t)0x00000400) /*!< Bit 2 */ |
Kojto | 90:cb3d968589d8 | 5595 | |
Kojto | 90:cb3d968589d8 | 5596 | /* prority group configuration */ |
Kojto | 90:cb3d968589d8 | 5597 | #define SCB_AIRCR_PRIGROUP0 ((uint32_t)0x00000000) /*!< Priority group=0 (7 bits of pre-emption priority, 1 bit of subpriority) */ |
Kojto | 90:cb3d968589d8 | 5598 | #define SCB_AIRCR_PRIGROUP1 ((uint32_t)0x00000100) /*!< Priority group=1 (6 bits of pre-emption priority, 2 bits of subpriority) */ |
Kojto | 90:cb3d968589d8 | 5599 | #define SCB_AIRCR_PRIGROUP2 ((uint32_t)0x00000200) /*!< Priority group=2 (5 bits of pre-emption priority, 3 bits of subpriority) */ |
Kojto | 90:cb3d968589d8 | 5600 | #define SCB_AIRCR_PRIGROUP3 ((uint32_t)0x00000300) /*!< Priority group=3 (4 bits of pre-emption priority, 4 bits of subpriority) */ |
Kojto | 90:cb3d968589d8 | 5601 | #define SCB_AIRCR_PRIGROUP4 ((uint32_t)0x00000400) /*!< Priority group=4 (3 bits of pre-emption priority, 5 bits of subpriority) */ |
Kojto | 90:cb3d968589d8 | 5602 | #define SCB_AIRCR_PRIGROUP5 ((uint32_t)0x00000500) /*!< Priority group=5 (2 bits of pre-emption priority, 6 bits of subpriority) */ |
Kojto | 90:cb3d968589d8 | 5603 | #define SCB_AIRCR_PRIGROUP6 ((uint32_t)0x00000600) /*!< Priority group=6 (1 bit of pre-emption priority, 7 bits of subpriority) */ |
Kojto | 90:cb3d968589d8 | 5604 | #define SCB_AIRCR_PRIGROUP7 ((uint32_t)0x00000700) /*!< Priority group=7 (no pre-emption priority, 8 bits of subpriority) */ |
Kojto | 90:cb3d968589d8 | 5605 | |
Kojto | 90:cb3d968589d8 | 5606 | #define SCB_AIRCR_ENDIANESS ((uint32_t)0x00008000) /*!< Data endianness bit */ |
Kojto | 90:cb3d968589d8 | 5607 | #define SCB_AIRCR_VECTKEY ((uint32_t)0xFFFF0000) /*!< Register key (VECTKEY) - Reads as 0xFA05 (VECTKEYSTAT) */ |
Kojto | 90:cb3d968589d8 | 5608 | |
Kojto | 90:cb3d968589d8 | 5609 | /******************* Bit definition for SCB_SCR register ********************/ |
Kojto | 90:cb3d968589d8 | 5610 | #define SCB_SCR_SLEEPONEXIT ((uint32_t)0x00000002) /*!< Sleep on exit bit */ |
Kojto | 90:cb3d968589d8 | 5611 | #define SCB_SCR_SLEEPDEEP ((uint32_t)0x00000004) /*!< Sleep deep bit */ |
Kojto | 90:cb3d968589d8 | 5612 | #define SCB_SCR_SEVONPEND ((uint32_t)0x00000010) /*!< Wake up from WFE */ |
Kojto | 90:cb3d968589d8 | 5613 | |
Kojto | 90:cb3d968589d8 | 5614 | /******************** Bit definition for SCB_CCR register *******************/ |
Kojto | 90:cb3d968589d8 | 5615 | #define SCB_CCR_NONBASETHRDENA ((uint32_t)0x00000001) /*!< Thread mode can be entered from any level in Handler mode by controlled return value */ |
Kojto | 90:cb3d968589d8 | 5616 | #define SCB_CCR_USERSETMPEND ((uint32_t)0x00000002) /*!< Enables user code to write the Software Trigger Interrupt register to trigger (pend) a Main exception */ |
Kojto | 90:cb3d968589d8 | 5617 | #define SCB_CCR_UNALIGN_TRP ((uint32_t)0x00000008) /*!< Trap for unaligned access */ |
Kojto | 90:cb3d968589d8 | 5618 | #define SCB_CCR_DIV_0_TRP ((uint32_t)0x00000010) /*!< Trap on Divide by 0 */ |
Kojto | 90:cb3d968589d8 | 5619 | #define SCB_CCR_BFHFNMIGN ((uint32_t)0x00000100) /*!< Handlers running at priority -1 and -2 */ |
Kojto | 90:cb3d968589d8 | 5620 | #define SCB_CCR_STKALIGN ((uint32_t)0x00000200) /*!< On exception entry, the SP used prior to the exception is adjusted to be 8-byte aligned */ |
Kojto | 90:cb3d968589d8 | 5621 | |
Kojto | 90:cb3d968589d8 | 5622 | /******************* Bit definition for SCB_SHPR register ********************/ |
Kojto | 90:cb3d968589d8 | 5623 | #define SCB_SHPR_PRI_N ((uint32_t)0x000000FF) /*!< Priority of system handler 4,8, and 12. Mem Manage, reserved and Debug Monitor */ |
Kojto | 90:cb3d968589d8 | 5624 | #define SCB_SHPR_PRI_N1 ((uint32_t)0x0000FF00) /*!< Priority of system handler 5,9, and 13. Bus Fault, reserved and reserved */ |
Kojto | 90:cb3d968589d8 | 5625 | #define SCB_SHPR_PRI_N2 ((uint32_t)0x00FF0000) /*!< Priority of system handler 6,10, and 14. Usage Fault, reserved and PendSV */ |
Kojto | 90:cb3d968589d8 | 5626 | #define SCB_SHPR_PRI_N3 ((uint32_t)0xFF000000) /*!< Priority of system handler 7,11, and 15. Reserved, SVCall and SysTick */ |
Kojto | 90:cb3d968589d8 | 5627 | |
Kojto | 90:cb3d968589d8 | 5628 | /****************** Bit definition for SCB_SHCSR register *******************/ |
Kojto | 90:cb3d968589d8 | 5629 | #define SCB_SHCSR_MEMFAULTACT ((uint32_t)0x00000001) /*!< MemManage is active */ |
Kojto | 90:cb3d968589d8 | 5630 | #define SCB_SHCSR_BUSFAULTACT ((uint32_t)0x00000002) /*!< BusFault is active */ |
Kojto | 90:cb3d968589d8 | 5631 | #define SCB_SHCSR_USGFAULTACT ((uint32_t)0x00000008) /*!< UsageFault is active */ |
Kojto | 90:cb3d968589d8 | 5632 | #define SCB_SHCSR_SVCALLACT ((uint32_t)0x00000080) /*!< SVCall is active */ |
Kojto | 90:cb3d968589d8 | 5633 | #define SCB_SHCSR_MONITORACT ((uint32_t)0x00000100) /*!< Monitor is active */ |
Kojto | 90:cb3d968589d8 | 5634 | #define SCB_SHCSR_PENDSVACT ((uint32_t)0x00000400) /*!< PendSV is active */ |
Kojto | 90:cb3d968589d8 | 5635 | #define SCB_SHCSR_SYSTICKACT ((uint32_t)0x00000800) /*!< SysTick is active */ |
Kojto | 90:cb3d968589d8 | 5636 | #define SCB_SHCSR_USGFAULTPENDED ((uint32_t)0x00001000) /*!< Usage Fault is pended */ |
Kojto | 90:cb3d968589d8 | 5637 | #define SCB_SHCSR_MEMFAULTPENDED ((uint32_t)0x00002000) /*!< MemManage is pended */ |
Kojto | 90:cb3d968589d8 | 5638 | #define SCB_SHCSR_BUSFAULTPENDED ((uint32_t)0x00004000) /*!< Bus Fault is pended */ |
Kojto | 90:cb3d968589d8 | 5639 | #define SCB_SHCSR_SVCALLPENDED ((uint32_t)0x00008000) /*!< SVCall is pended */ |
Kojto | 90:cb3d968589d8 | 5640 | #define SCB_SHCSR_MEMFAULTENA ((uint32_t)0x00010000) /*!< MemManage enable */ |
Kojto | 90:cb3d968589d8 | 5641 | #define SCB_SHCSR_BUSFAULTENA ((uint32_t)0x00020000) /*!< Bus Fault enable */ |
Kojto | 90:cb3d968589d8 | 5642 | #define SCB_SHCSR_USGFAULTENA ((uint32_t)0x00040000) /*!< UsageFault enable */ |
Kojto | 90:cb3d968589d8 | 5643 | |
Kojto | 90:cb3d968589d8 | 5644 | /******************* Bit definition for SCB_CFSR register *******************/ |
Kojto | 90:cb3d968589d8 | 5645 | /*!< MFSR */ |
Kojto | 90:cb3d968589d8 | 5646 | #define SCB_CFSR_IACCVIOL ((uint32_t)0x00000001) /*!< Instruction access violation */ |
Kojto | 90:cb3d968589d8 | 5647 | #define SCB_CFSR_DACCVIOL ((uint32_t)0x00000002) /*!< Data access violation */ |
Kojto | 90:cb3d968589d8 | 5648 | #define SCB_CFSR_MUNSTKERR ((uint32_t)0x00000008) /*!< Unstacking error */ |
Kojto | 90:cb3d968589d8 | 5649 | #define SCB_CFSR_MSTKERR ((uint32_t)0x00000010) /*!< Stacking error */ |
Kojto | 90:cb3d968589d8 | 5650 | #define SCB_CFSR_MMARVALID ((uint32_t)0x00000080) /*!< Memory Manage Address Register address valid flag */ |
Kojto | 90:cb3d968589d8 | 5651 | /*!< BFSR */ |
Kojto | 90:cb3d968589d8 | 5652 | #define SCB_CFSR_IBUSERR ((uint32_t)0x00000100) /*!< Instruction bus error flag */ |
Kojto | 90:cb3d968589d8 | 5653 | #define SCB_CFSR_PRECISERR ((uint32_t)0x00000200) /*!< Precise data bus error */ |
Kojto | 90:cb3d968589d8 | 5654 | #define SCB_CFSR_IMPRECISERR ((uint32_t)0x00000400) /*!< Imprecise data bus error */ |
Kojto | 90:cb3d968589d8 | 5655 | #define SCB_CFSR_UNSTKERR ((uint32_t)0x00000800) /*!< Unstacking error */ |
Kojto | 90:cb3d968589d8 | 5656 | #define SCB_CFSR_STKERR ((uint32_t)0x00001000) /*!< Stacking error */ |
Kojto | 90:cb3d968589d8 | 5657 | #define SCB_CFSR_BFARVALID ((uint32_t)0x00008000) /*!< Bus Fault Address Register address valid flag */ |
Kojto | 90:cb3d968589d8 | 5658 | /*!< UFSR */ |
Kojto | 90:cb3d968589d8 | 5659 | #define SCB_CFSR_UNDEFINSTR ((uint32_t)0x00010000) /*!< The processor attempt to excecute an undefined instruction */ |
Kojto | 90:cb3d968589d8 | 5660 | #define SCB_CFSR_INVSTATE ((uint32_t)0x00020000) /*!< Invalid combination of EPSR and instruction */ |
Kojto | 90:cb3d968589d8 | 5661 | #define SCB_CFSR_INVPC ((uint32_t)0x00040000) /*!< Attempt to load EXC_RETURN into pc illegally */ |
Kojto | 90:cb3d968589d8 | 5662 | #define SCB_CFSR_NOCP ((uint32_t)0x00080000) /*!< Attempt to use a coprocessor instruction */ |
Kojto | 90:cb3d968589d8 | 5663 | #define SCB_CFSR_UNALIGNED ((uint32_t)0x01000000) /*!< Fault occurs when there is an attempt to make an unaligned memory access */ |
Kojto | 90:cb3d968589d8 | 5664 | #define SCB_CFSR_DIVBYZERO ((uint32_t)0x02000000) /*!< Fault occurs when SDIV or DIV instruction is used with a divisor of 0 */ |
Kojto | 90:cb3d968589d8 | 5665 | |
Kojto | 90:cb3d968589d8 | 5666 | /******************* Bit definition for SCB_HFSR register *******************/ |
Kojto | 90:cb3d968589d8 | 5667 | #define SCB_HFSR_VECTTBL ((uint32_t)0x00000002) /*!< Fault occures because of vector table read on exception processing */ |
Kojto | 90:cb3d968589d8 | 5668 | #define SCB_HFSR_FORCED ((uint32_t)0x40000000) /*!< Hard Fault activated when a configurable Fault was received and cannot activate */ |
Kojto | 90:cb3d968589d8 | 5669 | #define SCB_HFSR_DEBUGEVT ((uint32_t)0x80000000) /*!< Fault related to debug */ |
Kojto | 90:cb3d968589d8 | 5670 | |
Kojto | 90:cb3d968589d8 | 5671 | /******************* Bit definition for SCB_DFSR register *******************/ |
Kojto | 90:cb3d968589d8 | 5672 | #define SCB_DFSR_HALTED ((uint32_t)0x00000001) /*!< Halt request flag */ |
Kojto | 90:cb3d968589d8 | 5673 | #define SCB_DFSR_BKPT ((uint32_t)0x00000002) /*!< BKPT flag */ |
Kojto | 90:cb3d968589d8 | 5674 | #define SCB_DFSR_DWTTRAP ((uint32_t)0x00000004) /*!< Data Watchpoint and Trace (DWT) flag */ |
Kojto | 90:cb3d968589d8 | 5675 | #define SCB_DFSR_VCATCH ((uint32_t)0x00000008) /*!< Vector catch flag */ |
Kojto | 90:cb3d968589d8 | 5676 | #define SCB_DFSR_EXTERNAL ((uint32_t)0x00000010) /*!< External debug request flag */ |
Kojto | 90:cb3d968589d8 | 5677 | |
Kojto | 90:cb3d968589d8 | 5678 | /******************* Bit definition for SCB_MMFAR register ******************/ |
Kojto | 90:cb3d968589d8 | 5679 | #define SCB_MMFAR_ADDRESS ((uint32_t)0xFFFFFFFF) /*!< Mem Manage fault address field */ |
Kojto | 90:cb3d968589d8 | 5680 | |
Kojto | 90:cb3d968589d8 | 5681 | /******************* Bit definition for SCB_BFAR register *******************/ |
Kojto | 90:cb3d968589d8 | 5682 | #define SCB_BFAR_ADDRESS ((uint32_t)0xFFFFFFFF) /*!< Bus fault address field */ |
Kojto | 90:cb3d968589d8 | 5683 | |
Kojto | 90:cb3d968589d8 | 5684 | /******************* Bit definition for SCB_afsr register *******************/ |
Kojto | 90:cb3d968589d8 | 5685 | #define SCB_AFSR_IMPDEF ((uint32_t)0xFFFFFFFF) /*!< Implementation defined */ |
Kojto | 90:cb3d968589d8 | 5686 | /** |
Kojto | 90:cb3d968589d8 | 5687 | * @} |
Kojto | 90:cb3d968589d8 | 5688 | */ |
Kojto | 90:cb3d968589d8 | 5689 | |
Kojto | 90:cb3d968589d8 | 5690 | /** |
Kojto | 90:cb3d968589d8 | 5691 | * @} |
Kojto | 90:cb3d968589d8 | 5692 | */ |
Kojto | 90:cb3d968589d8 | 5693 | /** @addtogroup Exported_macro |
Kojto | 90:cb3d968589d8 | 5694 | * @{ |
Kojto | 90:cb3d968589d8 | 5695 | */ |
Kojto | 90:cb3d968589d8 | 5696 | |
Kojto | 90:cb3d968589d8 | 5697 | /****************************** ADC Instances *********************************/ |
Kojto | 90:cb3d968589d8 | 5698 | #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1) |
Kojto | 90:cb3d968589d8 | 5699 | |
Kojto | 90:cb3d968589d8 | 5700 | /******************************** COMP Instances ******************************/ |
Kojto | 90:cb3d968589d8 | 5701 | #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \ |
Kojto | 90:cb3d968589d8 | 5702 | ((INSTANCE) == COMP2)) |
Kojto | 90:cb3d968589d8 | 5703 | |
Kojto | 90:cb3d968589d8 | 5704 | /****************************** CRC Instances *********************************/ |
Kojto | 90:cb3d968589d8 | 5705 | #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC) |
Kojto | 90:cb3d968589d8 | 5706 | |
Kojto | 90:cb3d968589d8 | 5707 | /****************************** DAC Instances *********************************/ |
Kojto | 90:cb3d968589d8 | 5708 | #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC) |
Kojto | 90:cb3d968589d8 | 5709 | |
Kojto | 90:cb3d968589d8 | 5710 | /****************************** DMA Instances *********************************/ |
Kojto | 90:cb3d968589d8 | 5711 | #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \ |
Kojto | 90:cb3d968589d8 | 5712 | ((INSTANCE) == DMA1_Channel2) || \ |
Kojto | 90:cb3d968589d8 | 5713 | ((INSTANCE) == DMA1_Channel3) || \ |
Kojto | 90:cb3d968589d8 | 5714 | ((INSTANCE) == DMA1_Channel4) || \ |
Kojto | 90:cb3d968589d8 | 5715 | ((INSTANCE) == DMA1_Channel5) || \ |
Kojto | 90:cb3d968589d8 | 5716 | ((INSTANCE) == DMA1_Channel6) || \ |
Kojto | 90:cb3d968589d8 | 5717 | ((INSTANCE) == DMA1_Channel7) || \ |
Kojto | 90:cb3d968589d8 | 5718 | ((INSTANCE) == DMA2_Channel1) || \ |
Kojto | 90:cb3d968589d8 | 5719 | ((INSTANCE) == DMA2_Channel2) || \ |
Kojto | 90:cb3d968589d8 | 5720 | ((INSTANCE) == DMA2_Channel3) || \ |
Kojto | 90:cb3d968589d8 | 5721 | ((INSTANCE) == DMA2_Channel4) || \ |
Kojto | 90:cb3d968589d8 | 5722 | ((INSTANCE) == DMA2_Channel5)) |
Kojto | 90:cb3d968589d8 | 5723 | |
Kojto | 90:cb3d968589d8 | 5724 | /******************************* GPIO Instances *******************************/ |
Kojto | 90:cb3d968589d8 | 5725 | #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \ |
Kojto | 90:cb3d968589d8 | 5726 | ((INSTANCE) == GPIOB) || \ |
Kojto | 90:cb3d968589d8 | 5727 | ((INSTANCE) == GPIOC) || \ |
Kojto | 90:cb3d968589d8 | 5728 | ((INSTANCE) == GPIOD) || \ |
Kojto | 90:cb3d968589d8 | 5729 | ((INSTANCE) == GPIOE) || \ |
Kojto | 90:cb3d968589d8 | 5730 | ((INSTANCE) == GPIOF) || \ |
Kojto | 90:cb3d968589d8 | 5731 | ((INSTANCE) == GPIOG) || \ |
Kojto | 90:cb3d968589d8 | 5732 | ((INSTANCE) == GPIOH)) |
Kojto | 90:cb3d968589d8 | 5733 | |
Kojto | 90:cb3d968589d8 | 5734 | /**************************** GPIO Lock Instances *****************************/ |
Kojto | 90:cb3d968589d8 | 5735 | /* On L1, all GPIO Bank support the Lock mechanism */ |
Kojto | 90:cb3d968589d8 | 5736 | #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE) |
Kojto | 90:cb3d968589d8 | 5737 | |
Kojto | 90:cb3d968589d8 | 5738 | /******************************** I2C Instances *******************************/ |
Kojto | 90:cb3d968589d8 | 5739 | #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \ |
Kojto | 90:cb3d968589d8 | 5740 | ((INSTANCE) == I2C2)) |
Kojto | 90:cb3d968589d8 | 5741 | |
Kojto | 90:cb3d968589d8 | 5742 | #define IS_I2S_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \ |
Kojto | 90:cb3d968589d8 | 5743 | ((INSTANCE) == SPI2) || \ |
Kojto | 90:cb3d968589d8 | 5744 | ((INSTANCE) == SPI3)) |
Kojto | 90:cb3d968589d8 | 5745 | /****************************** IWDG Instances ********************************/ |
Kojto | 90:cb3d968589d8 | 5746 | #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG) |
Kojto | 90:cb3d968589d8 | 5747 | |
Kojto | 90:cb3d968589d8 | 5748 | /****************************** OPAMP Instances *******************************/ |
Kojto | 90:cb3d968589d8 | 5749 | #define IS_OPAMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == OPAMP1) || \ |
Kojto | 90:cb3d968589d8 | 5750 | ((INSTANCE) == OPAMP2)) |
Kojto | 90:cb3d968589d8 | 5751 | |
Kojto | 90:cb3d968589d8 | 5752 | /****************************** RTC Instances *********************************/ |
Kojto | 90:cb3d968589d8 | 5753 | #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC) |
Kojto | 90:cb3d968589d8 | 5754 | |
Kojto | 90:cb3d968589d8 | 5755 | /******************************** SPI Instances *******************************/ |
Kojto | 90:cb3d968589d8 | 5756 | #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \ |
Kojto | 90:cb3d968589d8 | 5757 | ((INSTANCE) == SPI2) || \ |
Kojto | 90:cb3d968589d8 | 5758 | ((INSTANCE) == SPI3)) |
Kojto | 90:cb3d968589d8 | 5759 | |
Kojto | 90:cb3d968589d8 | 5760 | /****************************** TIM Instances *********************************/ |
Kojto | 90:cb3d968589d8 | 5761 | #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
Kojto | 90:cb3d968589d8 | 5762 | ((INSTANCE) == TIM3) || \ |
Kojto | 90:cb3d968589d8 | 5763 | ((INSTANCE) == TIM4) || \ |
Kojto | 90:cb3d968589d8 | 5764 | ((INSTANCE) == TIM5) || \ |
Kojto | 90:cb3d968589d8 | 5765 | ((INSTANCE) == TIM6) || \ |
Kojto | 90:cb3d968589d8 | 5766 | ((INSTANCE) == TIM7) || \ |
Kojto | 90:cb3d968589d8 | 5767 | ((INSTANCE) == TIM9) || \ |
Kojto | 90:cb3d968589d8 | 5768 | ((INSTANCE) == TIM10) || \ |
Kojto | 90:cb3d968589d8 | 5769 | ((INSTANCE) == TIM11)) |
Kojto | 90:cb3d968589d8 | 5770 | |
Kojto | 90:cb3d968589d8 | 5771 | #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
Kojto | 90:cb3d968589d8 | 5772 | ((INSTANCE) == TIM3) || \ |
Kojto | 90:cb3d968589d8 | 5773 | ((INSTANCE) == TIM4) || \ |
Kojto | 90:cb3d968589d8 | 5774 | ((INSTANCE) == TIM5) || \ |
Kojto | 90:cb3d968589d8 | 5775 | ((INSTANCE) == TIM9) || \ |
Kojto | 90:cb3d968589d8 | 5776 | ((INSTANCE) == TIM10) || \ |
Kojto | 90:cb3d968589d8 | 5777 | ((INSTANCE) == TIM11)) |
Kojto | 90:cb3d968589d8 | 5778 | |
Kojto | 90:cb3d968589d8 | 5779 | #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
Kojto | 90:cb3d968589d8 | 5780 | ((INSTANCE) == TIM3) || \ |
Kojto | 90:cb3d968589d8 | 5781 | ((INSTANCE) == TIM4) || \ |
Kojto | 90:cb3d968589d8 | 5782 | ((INSTANCE) == TIM5) || \ |
Kojto | 90:cb3d968589d8 | 5783 | ((INSTANCE) == TIM9)) |
Kojto | 90:cb3d968589d8 | 5784 | |
Kojto | 90:cb3d968589d8 | 5785 | #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
Kojto | 90:cb3d968589d8 | 5786 | ((INSTANCE) == TIM3) || \ |
Kojto | 90:cb3d968589d8 | 5787 | ((INSTANCE) == TIM4) || \ |
Kojto | 90:cb3d968589d8 | 5788 | ((INSTANCE) == TIM5)) |
Kojto | 90:cb3d968589d8 | 5789 | |
Kojto | 90:cb3d968589d8 | 5790 | #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
Kojto | 90:cb3d968589d8 | 5791 | ((INSTANCE) == TIM3) || \ |
Kojto | 90:cb3d968589d8 | 5792 | ((INSTANCE) == TIM4) || \ |
Kojto | 90:cb3d968589d8 | 5793 | ((INSTANCE) == TIM5)) |
Kojto | 90:cb3d968589d8 | 5794 | |
Kojto | 90:cb3d968589d8 | 5795 | #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
Kojto | 90:cb3d968589d8 | 5796 | ((INSTANCE) == TIM3) || \ |
Kojto | 90:cb3d968589d8 | 5797 | ((INSTANCE) == TIM4) || \ |
Kojto | 90:cb3d968589d8 | 5798 | ((INSTANCE) == TIM5) || \ |
Kojto | 90:cb3d968589d8 | 5799 | ((INSTANCE) == TIM9)) |
Kojto | 90:cb3d968589d8 | 5800 | |
Kojto | 90:cb3d968589d8 | 5801 | #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
Kojto | 90:cb3d968589d8 | 5802 | ((INSTANCE) == TIM3) || \ |
Kojto | 90:cb3d968589d8 | 5803 | ((INSTANCE) == TIM4) || \ |
Kojto | 90:cb3d968589d8 | 5804 | ((INSTANCE) == TIM5) || \ |
Kojto | 90:cb3d968589d8 | 5805 | ((INSTANCE) == TIM9) || \ |
Kojto | 90:cb3d968589d8 | 5806 | ((INSTANCE) == TIM10) || \ |
Kojto | 90:cb3d968589d8 | 5807 | ((INSTANCE) == TIM11)) |
Kojto | 90:cb3d968589d8 | 5808 | |
Kojto | 90:cb3d968589d8 | 5809 | #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
Kojto | 90:cb3d968589d8 | 5810 | ((INSTANCE) == TIM3) || \ |
Kojto | 90:cb3d968589d8 | 5811 | ((INSTANCE) == TIM4) || \ |
Kojto | 90:cb3d968589d8 | 5812 | ((INSTANCE) == TIM5) || \ |
Kojto | 90:cb3d968589d8 | 5813 | ((INSTANCE) == TIM9)) |
Kojto | 90:cb3d968589d8 | 5814 | |
Kojto | 90:cb3d968589d8 | 5815 | #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
Kojto | 90:cb3d968589d8 | 5816 | ((INSTANCE) == TIM3) || \ |
Kojto | 90:cb3d968589d8 | 5817 | ((INSTANCE) == TIM4) || \ |
Kojto | 90:cb3d968589d8 | 5818 | ((INSTANCE) == TIM5) || \ |
Kojto | 90:cb3d968589d8 | 5819 | ((INSTANCE) == TIM9)) |
Kojto | 90:cb3d968589d8 | 5820 | |
Kojto | 90:cb3d968589d8 | 5821 | #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
Kojto | 90:cb3d968589d8 | 5822 | ((INSTANCE) == TIM3) || \ |
Kojto | 90:cb3d968589d8 | 5823 | ((INSTANCE) == TIM4)) |
Kojto | 90:cb3d968589d8 | 5824 | |
Kojto | 90:cb3d968589d8 | 5825 | #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
Kojto | 90:cb3d968589d8 | 5826 | ((INSTANCE) == TIM3) || \ |
Kojto | 90:cb3d968589d8 | 5827 | ((INSTANCE) == TIM4) || \ |
Kojto | 90:cb3d968589d8 | 5828 | ((INSTANCE) == TIM5)) |
Kojto | 90:cb3d968589d8 | 5829 | |
Kojto | 90:cb3d968589d8 | 5830 | #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
Kojto | 90:cb3d968589d8 | 5831 | ((INSTANCE) == TIM3) || \ |
Kojto | 90:cb3d968589d8 | 5832 | ((INSTANCE) == TIM4) || \ |
Kojto | 90:cb3d968589d8 | 5833 | ((INSTANCE) == TIM5) || \ |
Kojto | 90:cb3d968589d8 | 5834 | ((INSTANCE) == TIM6) || \ |
Kojto | 90:cb3d968589d8 | 5835 | ((INSTANCE) == TIM7) || \ |
Kojto | 90:cb3d968589d8 | 5836 | ((INSTANCE) == TIM9)) |
Kojto | 90:cb3d968589d8 | 5837 | |
Kojto | 90:cb3d968589d8 | 5838 | #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
Kojto | 90:cb3d968589d8 | 5839 | ((INSTANCE) == TIM3) || \ |
Kojto | 90:cb3d968589d8 | 5840 | ((INSTANCE) == TIM4) || \ |
Kojto | 90:cb3d968589d8 | 5841 | ((INSTANCE) == TIM5) || \ |
Kojto | 90:cb3d968589d8 | 5842 | ((INSTANCE) == TIM9)) |
Kojto | 90:cb3d968589d8 | 5843 | |
Kojto | 90:cb3d968589d8 | 5844 | #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) ((INSTANCE) == TIM5) |
Kojto | 90:cb3d968589d8 | 5845 | |
Kojto | 90:cb3d968589d8 | 5846 | #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
Kojto | 90:cb3d968589d8 | 5847 | ((INSTANCE) == TIM3) || \ |
Kojto | 90:cb3d968589d8 | 5848 | ((INSTANCE) == TIM4) || \ |
Kojto | 90:cb3d968589d8 | 5849 | ((INSTANCE) == TIM5)) |
Kojto | 90:cb3d968589d8 | 5850 | |
Kojto | 90:cb3d968589d8 | 5851 | #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \ |
Kojto | 90:cb3d968589d8 | 5852 | ((((INSTANCE) == TIM2) && \ |
Kojto | 90:cb3d968589d8 | 5853 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
Kojto | 90:cb3d968589d8 | 5854 | ((CHANNEL) == TIM_CHANNEL_2) || \ |
Kojto | 90:cb3d968589d8 | 5855 | ((CHANNEL) == TIM_CHANNEL_3) || \ |
Kojto | 90:cb3d968589d8 | 5856 | ((CHANNEL) == TIM_CHANNEL_4))) \ |
Kojto | 90:cb3d968589d8 | 5857 | || \ |
Kojto | 90:cb3d968589d8 | 5858 | (((INSTANCE) == TIM3) && \ |
Kojto | 90:cb3d968589d8 | 5859 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
Kojto | 90:cb3d968589d8 | 5860 | ((CHANNEL) == TIM_CHANNEL_2) || \ |
Kojto | 90:cb3d968589d8 | 5861 | ((CHANNEL) == TIM_CHANNEL_3) || \ |
Kojto | 90:cb3d968589d8 | 5862 | ((CHANNEL) == TIM_CHANNEL_4))) \ |
Kojto | 90:cb3d968589d8 | 5863 | || \ |
Kojto | 90:cb3d968589d8 | 5864 | (((INSTANCE) == TIM4) && \ |
Kojto | 90:cb3d968589d8 | 5865 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
Kojto | 90:cb3d968589d8 | 5866 | ((CHANNEL) == TIM_CHANNEL_2) || \ |
Kojto | 90:cb3d968589d8 | 5867 | ((CHANNEL) == TIM_CHANNEL_3) || \ |
Kojto | 90:cb3d968589d8 | 5868 | ((CHANNEL) == TIM_CHANNEL_4))) \ |
Kojto | 90:cb3d968589d8 | 5869 | || \ |
Kojto | 90:cb3d968589d8 | 5870 | (((INSTANCE) == TIM5) && \ |
Kojto | 90:cb3d968589d8 | 5871 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
Kojto | 90:cb3d968589d8 | 5872 | ((CHANNEL) == TIM_CHANNEL_2) || \ |
Kojto | 90:cb3d968589d8 | 5873 | ((CHANNEL) == TIM_CHANNEL_3) || \ |
Kojto | 90:cb3d968589d8 | 5874 | ((CHANNEL) == TIM_CHANNEL_4))) \ |
Kojto | 90:cb3d968589d8 | 5875 | || \ |
Kojto | 90:cb3d968589d8 | 5876 | (((INSTANCE) == TIM9) && \ |
Kojto | 90:cb3d968589d8 | 5877 | (((CHANNEL) == TIM_CHANNEL_1) || \ |
Kojto | 90:cb3d968589d8 | 5878 | ((CHANNEL) == TIM_CHANNEL_2))) \ |
Kojto | 90:cb3d968589d8 | 5879 | || \ |
Kojto | 90:cb3d968589d8 | 5880 | (((INSTANCE) == TIM10) && \ |
Kojto | 90:cb3d968589d8 | 5881 | (((CHANNEL) == TIM_CHANNEL_1))) \ |
Kojto | 90:cb3d968589d8 | 5882 | || \ |
Kojto | 90:cb3d968589d8 | 5883 | (((INSTANCE) == TIM11) && \ |
Kojto | 90:cb3d968589d8 | 5884 | (((CHANNEL) == TIM_CHANNEL_1)))) |
Kojto | 90:cb3d968589d8 | 5885 | |
Kojto | 90:cb3d968589d8 | 5886 | #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
Kojto | 90:cb3d968589d8 | 5887 | ((INSTANCE) == TIM3) || \ |
Kojto | 90:cb3d968589d8 | 5888 | ((INSTANCE) == TIM4) || \ |
Kojto | 90:cb3d968589d8 | 5889 | ((INSTANCE) == TIM5) || \ |
Kojto | 90:cb3d968589d8 | 5890 | ((INSTANCE) == TIM9) || \ |
Kojto | 90:cb3d968589d8 | 5891 | ((INSTANCE) == TIM10) || \ |
Kojto | 90:cb3d968589d8 | 5892 | ((INSTANCE) == TIM11)) |
Kojto | 90:cb3d968589d8 | 5893 | |
Kojto | 90:cb3d968589d8 | 5894 | #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
Kojto | 90:cb3d968589d8 | 5895 | ((INSTANCE) == TIM3) || \ |
Kojto | 90:cb3d968589d8 | 5896 | ((INSTANCE) == TIM4) || \ |
Kojto | 90:cb3d968589d8 | 5897 | ((INSTANCE) == TIM5) || \ |
Kojto | 90:cb3d968589d8 | 5898 | ((INSTANCE) == TIM6) || \ |
Kojto | 90:cb3d968589d8 | 5899 | ((INSTANCE) == TIM7)) |
Kojto | 90:cb3d968589d8 | 5900 | |
Kojto | 90:cb3d968589d8 | 5901 | #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
Kojto | 90:cb3d968589d8 | 5902 | ((INSTANCE) == TIM3) || \ |
Kojto | 90:cb3d968589d8 | 5903 | ((INSTANCE) == TIM4) || \ |
Kojto | 90:cb3d968589d8 | 5904 | ((INSTANCE) == TIM5)) |
Kojto | 90:cb3d968589d8 | 5905 | |
Kojto | 90:cb3d968589d8 | 5906 | #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
Kojto | 90:cb3d968589d8 | 5907 | ((INSTANCE) == TIM3) || \ |
Kojto | 90:cb3d968589d8 | 5908 | ((INSTANCE) == TIM4) || \ |
Kojto | 90:cb3d968589d8 | 5909 | ((INSTANCE) == TIM5) || \ |
Kojto | 90:cb3d968589d8 | 5910 | ((INSTANCE) == TIM9)) |
Kojto | 90:cb3d968589d8 | 5911 | |
Kojto | 90:cb3d968589d8 | 5912 | #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
Kojto | 90:cb3d968589d8 | 5913 | ((INSTANCE) == TIM3) || \ |
Kojto | 90:cb3d968589d8 | 5914 | ((INSTANCE) == TIM4) || \ |
Kojto | 90:cb3d968589d8 | 5915 | ((INSTANCE) == TIM5) || \ |
Kojto | 90:cb3d968589d8 | 5916 | ((INSTANCE) == TIM9)) |
Kojto | 90:cb3d968589d8 | 5917 | |
Kojto | 90:cb3d968589d8 | 5918 | #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \ |
Kojto | 90:cb3d968589d8 | 5919 | ((INSTANCE) == TIM3) || \ |
Kojto | 90:cb3d968589d8 | 5920 | ((INSTANCE) == TIM9) || \ |
Kojto | 90:cb3d968589d8 | 5921 | ((INSTANCE) == TIM10) || \ |
Kojto | 90:cb3d968589d8 | 5922 | ((INSTANCE) == TIM11)) |
Kojto | 90:cb3d968589d8 | 5923 | |
Kojto | 90:cb3d968589d8 | 5924 | /******************** USART Instances : Synchronous mode **********************/ |
Kojto | 90:cb3d968589d8 | 5925 | #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
Kojto | 90:cb3d968589d8 | 5926 | ((INSTANCE) == USART2) || \ |
Kojto | 90:cb3d968589d8 | 5927 | ((INSTANCE) == USART3)) |
Kojto | 90:cb3d968589d8 | 5928 | |
Kojto | 90:cb3d968589d8 | 5929 | /******************** UART Instances : Asynchronous mode **********************/ |
Kojto | 90:cb3d968589d8 | 5930 | #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
Kojto | 90:cb3d968589d8 | 5931 | ((INSTANCE) == USART2) || \ |
Kojto | 90:cb3d968589d8 | 5932 | ((INSTANCE) == USART3) || \ |
Kojto | 90:cb3d968589d8 | 5933 | ((INSTANCE) == UART4) || \ |
Kojto | 90:cb3d968589d8 | 5934 | ((INSTANCE) == UART5)) |
Kojto | 90:cb3d968589d8 | 5935 | |
Kojto | 90:cb3d968589d8 | 5936 | /******************** UART Instances : Half-Duplex mode **********************/ |
Kojto | 90:cb3d968589d8 | 5937 | #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
Kojto | 90:cb3d968589d8 | 5938 | ((INSTANCE) == USART2) || \ |
Kojto | 90:cb3d968589d8 | 5939 | ((INSTANCE) == USART3) || \ |
Kojto | 90:cb3d968589d8 | 5940 | ((INSTANCE) == UART4) || \ |
Kojto | 90:cb3d968589d8 | 5941 | ((INSTANCE) == UART5)) |
Kojto | 90:cb3d968589d8 | 5942 | |
Kojto | 90:cb3d968589d8 | 5943 | /******************** UART Instances : LIN mode **********************/ |
Kojto | 90:cb3d968589d8 | 5944 | #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
Kojto | 90:cb3d968589d8 | 5945 | ((INSTANCE) == USART2) || \ |
Kojto | 90:cb3d968589d8 | 5946 | ((INSTANCE) == USART3) || \ |
Kojto | 90:cb3d968589d8 | 5947 | ((INSTANCE) == UART4) || \ |
Kojto | 90:cb3d968589d8 | 5948 | ((INSTANCE) == UART5)) |
Kojto | 90:cb3d968589d8 | 5949 | |
Kojto | 90:cb3d968589d8 | 5950 | /****************** UART Instances : Hardware Flow control ********************/ |
Kojto | 90:cb3d968589d8 | 5951 | #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
Kojto | 90:cb3d968589d8 | 5952 | ((INSTANCE) == USART2) || \ |
Kojto | 90:cb3d968589d8 | 5953 | ((INSTANCE) == USART3)) |
Kojto | 90:cb3d968589d8 | 5954 | |
Kojto | 90:cb3d968589d8 | 5955 | /********************* UART Instances : Smard card mode ***********************/ |
Kojto | 90:cb3d968589d8 | 5956 | #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
Kojto | 90:cb3d968589d8 | 5957 | ((INSTANCE) == USART2) || \ |
Kojto | 90:cb3d968589d8 | 5958 | ((INSTANCE) == USART3)) |
Kojto | 90:cb3d968589d8 | 5959 | |
Kojto | 90:cb3d968589d8 | 5960 | /*********************** UART Instances : IRDA mode ***************************/ |
Kojto | 90:cb3d968589d8 | 5961 | #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
Kojto | 90:cb3d968589d8 | 5962 | ((INSTANCE) == USART2) || \ |
Kojto | 90:cb3d968589d8 | 5963 | ((INSTANCE) == USART3) || \ |
Kojto | 90:cb3d968589d8 | 5964 | ((INSTANCE) == UART4) || \ |
Kojto | 90:cb3d968589d8 | 5965 | ((INSTANCE) == UART5)) |
Kojto | 90:cb3d968589d8 | 5966 | |
Kojto | 90:cb3d968589d8 | 5967 | /***************** UART Instances : Multi-Processor mode **********************/ |
Kojto | 90:cb3d968589d8 | 5968 | #define IS_UART_MULTIPROCESSOR_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \ |
Kojto | 90:cb3d968589d8 | 5969 | ((INSTANCE) == USART2) || \ |
Kojto | 90:cb3d968589d8 | 5970 | ((INSTANCE) == USART3) || \ |
Kojto | 90:cb3d968589d8 | 5971 | ((INSTANCE) == UART4) || \ |
Kojto | 90:cb3d968589d8 | 5972 | ((INSTANCE) == UART5)) |
Kojto | 90:cb3d968589d8 | 5973 | |
Kojto | 90:cb3d968589d8 | 5974 | /****************************** WWDG Instances ********************************/ |
Kojto | 90:cb3d968589d8 | 5975 | #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG) |
Kojto | 90:cb3d968589d8 | 5976 | |
Kojto | 90:cb3d968589d8 | 5977 | |
Kojto | 90:cb3d968589d8 | 5978 | /****************************** LCD Instances ********************************/ |
Kojto | 90:cb3d968589d8 | 5979 | #define IS_LCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == LCD) |
Kojto | 90:cb3d968589d8 | 5980 | |
Kojto | 90:cb3d968589d8 | 5981 | /****************************** USB Instances ********************************/ |
Kojto | 90:cb3d968589d8 | 5982 | #define IS_USB_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB) |
Kojto | 90:cb3d968589d8 | 5983 | |
Kojto | 90:cb3d968589d8 | 5984 | /** |
Kojto | 90:cb3d968589d8 | 5985 | * @} |
Kojto | 90:cb3d968589d8 | 5986 | */ |
Kojto | 90:cb3d968589d8 | 5987 | |
Kojto | 90:cb3d968589d8 | 5988 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 5989 | /* For a painless codes migration between the STM32L1xx device product */ |
Kojto | 90:cb3d968589d8 | 5990 | /* lines, the aliases defined below are put in place to overcome the */ |
Kojto | 90:cb3d968589d8 | 5991 | /* differences in the interrupt handlers and IRQn definitions. */ |
Kojto | 90:cb3d968589d8 | 5992 | /* No need to update developed interrupt code when moving across */ |
Kojto | 90:cb3d968589d8 | 5993 | /* product lines within the same STM32L1 Family */ |
Kojto | 90:cb3d968589d8 | 5994 | /******************************************************************************/ |
Kojto | 90:cb3d968589d8 | 5995 | |
Kojto | 90:cb3d968589d8 | 5996 | /* Aliases for __IRQn */ |
Kojto | 90:cb3d968589d8 | 5997 | |
Kojto | 90:cb3d968589d8 | 5998 | /* Aliases for __IRQHandler */ |
Kojto | 90:cb3d968589d8 | 5999 | |
Kojto | 90:cb3d968589d8 | 6000 | /** |
Kojto | 90:cb3d968589d8 | 6001 | * @} |
Kojto | 90:cb3d968589d8 | 6002 | */ |
Kojto | 90:cb3d968589d8 | 6003 | |
Kojto | 90:cb3d968589d8 | 6004 | /** |
Kojto | 90:cb3d968589d8 | 6005 | * @} |
Kojto | 90:cb3d968589d8 | 6006 | */ |
Kojto | 90:cb3d968589d8 | 6007 | |
Kojto | 90:cb3d968589d8 | 6008 | #ifdef __cplusplus |
Kojto | 90:cb3d968589d8 | 6009 | } |
Kojto | 90:cb3d968589d8 | 6010 | #endif /* __cplusplus */ |
Kojto | 90:cb3d968589d8 | 6011 | |
Kojto | 90:cb3d968589d8 | 6012 | #endif /* __STM32L152xE_H */ |
Kojto | 90:cb3d968589d8 | 6013 | |
Kojto | 90:cb3d968589d8 | 6014 | |
Kojto | 90:cb3d968589d8 | 6015 | |
Kojto | 90:cb3d968589d8 | 6016 | /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ |